1d3bafe1dSMichael Zhilin /*-
2d3bafe1dSMichael Zhilin * Copyright (c) 2016 Hiroki Mori
3d3bafe1dSMichael Zhilin * Copyright (c) 2013 Luiz Otavio O Souza.
4d3bafe1dSMichael Zhilin * Copyright (c) 2011-2012 Stefan Bethke.
5d3bafe1dSMichael Zhilin * Copyright (c) 2012 Adrian Chadd.
6d3bafe1dSMichael Zhilin * All rights reserved.
7d3bafe1dSMichael Zhilin *
8d3bafe1dSMichael Zhilin * Redistribution and use in source and binary forms, with or without
9d3bafe1dSMichael Zhilin * modification, are permitted provided that the following conditions
10d3bafe1dSMichael Zhilin * are met:
11d3bafe1dSMichael Zhilin * 1. Redistributions of source code must retain the above copyright
12d3bafe1dSMichael Zhilin * notice, this list of conditions and the following disclaimer.
13d3bafe1dSMichael Zhilin * 2. Redistributions in binary form must reproduce the above copyright
14d3bafe1dSMichael Zhilin * notice, this list of conditions and the following disclaimer in the
15d3bafe1dSMichael Zhilin * documentation and/or other materials provided with the distribution.
16d3bafe1dSMichael Zhilin *
17d3bafe1dSMichael Zhilin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18d3bafe1dSMichael Zhilin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19d3bafe1dSMichael Zhilin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20d3bafe1dSMichael Zhilin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21d3bafe1dSMichael Zhilin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22d3bafe1dSMichael Zhilin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23d3bafe1dSMichael Zhilin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24d3bafe1dSMichael Zhilin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25d3bafe1dSMichael Zhilin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26d3bafe1dSMichael Zhilin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27d3bafe1dSMichael Zhilin * SUCH DAMAGE.
28d3bafe1dSMichael Zhilin */
29d3bafe1dSMichael Zhilin
30d3bafe1dSMichael Zhilin /*
31d3bafe1dSMichael Zhilin * This is Micrel KSZ8995MA driver code. KSZ8995MA use SPI bus on control.
32d3bafe1dSMichael Zhilin * This code development on @SRCHACK's ksz8995ma board and FON2100 with
33d3bafe1dSMichael Zhilin * gpiospi.
34d3bafe1dSMichael Zhilin * etherswitchcfg command port option support addtag, ingress, striptag,
35d3bafe1dSMichael Zhilin * dropuntagged.
36d3bafe1dSMichael Zhilin */
37d3bafe1dSMichael Zhilin
38d3bafe1dSMichael Zhilin #include <sys/param.h>
39d3bafe1dSMichael Zhilin #include <sys/bus.h>
40d3bafe1dSMichael Zhilin #include <sys/errno.h>
41d3bafe1dSMichael Zhilin #include <sys/kernel.h>
42d3bafe1dSMichael Zhilin #include <sys/lock.h>
43d3bafe1dSMichael Zhilin #include <sys/malloc.h>
44d3bafe1dSMichael Zhilin #include <sys/module.h>
45d3bafe1dSMichael Zhilin #include <sys/mutex.h>
46d3bafe1dSMichael Zhilin #include <sys/socket.h>
47d3bafe1dSMichael Zhilin #include <sys/sockio.h>
48d3bafe1dSMichael Zhilin #include <sys/sysctl.h>
49d3bafe1dSMichael Zhilin #include <sys/systm.h>
50d3bafe1dSMichael Zhilin
51d3bafe1dSMichael Zhilin #include <net/if.h>
52d3bafe1dSMichael Zhilin #include <net/if_var.h>
53d3bafe1dSMichael Zhilin #include <net/ethernet.h>
54d3bafe1dSMichael Zhilin #include <net/if_media.h>
55d3bafe1dSMichael Zhilin #include <net/if_types.h>
56d3bafe1dSMichael Zhilin
57d3bafe1dSMichael Zhilin #include <machine/bus.h>
58d3bafe1dSMichael Zhilin #include <dev/mii/mii.h>
59d3bafe1dSMichael Zhilin #include <dev/mii/miivar.h>
60d3bafe1dSMichael Zhilin
61d3bafe1dSMichael Zhilin #include <dev/etherswitch/etherswitch.h>
62d3bafe1dSMichael Zhilin
63d3bafe1dSMichael Zhilin #include <dev/spibus/spi.h>
64d3bafe1dSMichael Zhilin
65d3bafe1dSMichael Zhilin #include "spibus_if.h"
66d3bafe1dSMichael Zhilin #include "miibus_if.h"
67d3bafe1dSMichael Zhilin #include "etherswitch_if.h"
68d3bafe1dSMichael Zhilin
69d3bafe1dSMichael Zhilin #define KSZ8995MA_SPI_READ 0x03
70d3bafe1dSMichael Zhilin #define KSZ8995MA_SPI_WRITE 0x02
71d3bafe1dSMichael Zhilin
72d3bafe1dSMichael Zhilin #define KSZ8995MA_CID0 0x00
73d3bafe1dSMichael Zhilin #define KSZ8995MA_CID1 0x01
74d3bafe1dSMichael Zhilin
75d3bafe1dSMichael Zhilin #define KSZ8995MA_GC0 0x02
76d3bafe1dSMichael Zhilin #define KSZ8995MA_GC1 0x03
77d3bafe1dSMichael Zhilin #define KSZ8995MA_GC2 0x04
78d3bafe1dSMichael Zhilin #define KSZ8995MA_GC3 0x05
79d3bafe1dSMichael Zhilin
80d3bafe1dSMichael Zhilin #define KSZ8995MA_PORT_SIZE 0x10
81d3bafe1dSMichael Zhilin
82d3bafe1dSMichael Zhilin #define KSZ8995MA_PC0_BASE 0x10
83d3bafe1dSMichael Zhilin #define KSZ8995MA_PC1_BASE 0x11
84d3bafe1dSMichael Zhilin #define KSZ8995MA_PC2_BASE 0x12
85d3bafe1dSMichael Zhilin #define KSZ8995MA_PC3_BASE 0x13
86d3bafe1dSMichael Zhilin #define KSZ8995MA_PC4_BASE 0x14
87d3bafe1dSMichael Zhilin #define KSZ8995MA_PC5_BASE 0x15
88d3bafe1dSMichael Zhilin #define KSZ8995MA_PC6_BASE 0x16
89d3bafe1dSMichael Zhilin #define KSZ8995MA_PC7_BASE 0x17
90d3bafe1dSMichael Zhilin #define KSZ8995MA_PC8_BASE 0x18
91d3bafe1dSMichael Zhilin #define KSZ8995MA_PC9_BASE 0x19
92d3bafe1dSMichael Zhilin #define KSZ8995MA_PC10_BASE 0x1a
93d3bafe1dSMichael Zhilin #define KSZ8995MA_PC11_BASE 0x1b
94d3bafe1dSMichael Zhilin #define KSZ8995MA_PC12_BASE 0x1c
95d3bafe1dSMichael Zhilin #define KSZ8995MA_PC13_BASE 0x1d
96d3bafe1dSMichael Zhilin
97d3bafe1dSMichael Zhilin #define KSZ8995MA_PS0_BASE 0x1e
98d3bafe1dSMichael Zhilin
99d3bafe1dSMichael Zhilin #define KSZ8995MA_PC14_BASE 0x1f
100d3bafe1dSMichael Zhilin
101d3bafe1dSMichael Zhilin #define KSZ8995MA_IAC0 0x6e
102d3bafe1dSMichael Zhilin #define KSZ8995MA_IAC1 0x6f
103d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR8 0x70
104d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR7 0x71
105d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR6 0x72
106d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR5 0x73
107d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR4 0x74
108d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR3 0x75
109d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR2 0x76
110d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR1 0x77
111d3bafe1dSMichael Zhilin #define KSZ8995MA_IDR0 0x78
112d3bafe1dSMichael Zhilin
113d3bafe1dSMichael Zhilin #define KSZ8995MA_FAMILI_ID 0x95
114d3bafe1dSMichael Zhilin #define KSZ8995MA_CHIP_ID 0x00
115d3bafe1dSMichael Zhilin #define KSZ8995MA_CHIP_ID_MASK 0xf0
116d3bafe1dSMichael Zhilin #define KSZ8995MA_START 0x01
117d3bafe1dSMichael Zhilin #define KSZ8995MA_VLAN_ENABLE 0x80
118d3bafe1dSMichael Zhilin #define KSZ8995MA_TAG_INS 0x04
119d3bafe1dSMichael Zhilin #define KSZ8995MA_TAG_RM 0x02
120d3bafe1dSMichael Zhilin #define KSZ8995MA_INGR_FILT 0x40
121d3bafe1dSMichael Zhilin #define KSZ8995MA_DROP_NONPVID 0x20
122d3bafe1dSMichael Zhilin
123d3bafe1dSMichael Zhilin #define KSZ8995MA_PDOWN 0x08
124d3bafe1dSMichael Zhilin #define KSZ8995MA_STARTNEG 0x20
125d3bafe1dSMichael Zhilin
126d3bafe1dSMichael Zhilin #define KSZ8995MA_MII_STAT 0x7808
127d3bafe1dSMichael Zhilin #define KSZ8995MA_MII_PHYID_H 0x0022
128d3bafe1dSMichael Zhilin #define KSZ8995MA_MII_PHYID_L 0x1450
129d3bafe1dSMichael Zhilin #define KSZ8995MA_MII_AA 0x0401
130d3bafe1dSMichael Zhilin
131d3bafe1dSMichael Zhilin #define KSZ8995MA_VLAN_TABLE_VALID 0x20
132d3bafe1dSMichael Zhilin #define KSZ8995MA_VLAN_TABLE_READ 0x14
133d3bafe1dSMichael Zhilin #define KSZ8995MA_VLAN_TABLE_WRITE 0x04
134d3bafe1dSMichael Zhilin
135d3bafe1dSMichael Zhilin #define KSZ8995MA_MAX_PORT 5
136d3bafe1dSMichael Zhilin
137d3bafe1dSMichael Zhilin MALLOC_DECLARE(M_KSZ8995MA);
138d3bafe1dSMichael Zhilin MALLOC_DEFINE(M_KSZ8995MA, "ksz8995ma", "ksz8995ma data structures");
139d3bafe1dSMichael Zhilin
140d3bafe1dSMichael Zhilin struct ksz8995ma_softc {
141d3bafe1dSMichael Zhilin struct mtx sc_mtx; /* serialize access to softc */
142d3bafe1dSMichael Zhilin device_t sc_dev;
143d3bafe1dSMichael Zhilin int vlan_mode;
144d3bafe1dSMichael Zhilin int media; /* cpu port media */
145d3bafe1dSMichael Zhilin int cpuport; /* which PHY is connected to the CPU */
146d3bafe1dSMichael Zhilin int phymask; /* PHYs we manage */
147d3bafe1dSMichael Zhilin int numports; /* number of ports */
148d3bafe1dSMichael Zhilin int ifpport[KSZ8995MA_MAX_PORT];
149d3bafe1dSMichael Zhilin int *portphy;
150d3bafe1dSMichael Zhilin char **ifname;
151d3bafe1dSMichael Zhilin device_t **miibus;
1522e6a8c1aSJustin Hibbits if_t *ifp;
153d3bafe1dSMichael Zhilin struct callout callout_tick;
154d3bafe1dSMichael Zhilin etherswitch_info_t info;
155d3bafe1dSMichael Zhilin };
156d3bafe1dSMichael Zhilin
157d3bafe1dSMichael Zhilin #define KSZ8995MA_LOCK(_sc) \
158d3bafe1dSMichael Zhilin mtx_lock(&(_sc)->sc_mtx)
159d3bafe1dSMichael Zhilin #define KSZ8995MA_UNLOCK(_sc) \
160d3bafe1dSMichael Zhilin mtx_unlock(&(_sc)->sc_mtx)
161d3bafe1dSMichael Zhilin #define KSZ8995MA_LOCK_ASSERT(_sc, _what) \
162d3bafe1dSMichael Zhilin mtx_assert(&(_sc)->sc_mtx, (_what))
163d3bafe1dSMichael Zhilin #define KSZ8995MA_TRYLOCK(_sc) \
164d3bafe1dSMichael Zhilin mtx_trylock(&(_sc)->sc_mtx)
165d3bafe1dSMichael Zhilin
166d3bafe1dSMichael Zhilin #if defined(DEBUG)
167d3bafe1dSMichael Zhilin #define DPRINTF(dev, args...) device_printf(dev, args)
168d3bafe1dSMichael Zhilin #else
169d3bafe1dSMichael Zhilin #define DPRINTF(dev, args...)
170d3bafe1dSMichael Zhilin #endif
171d3bafe1dSMichael Zhilin
172d3bafe1dSMichael Zhilin static inline int ksz8995ma_portforphy(struct ksz8995ma_softc *, int);
173d3bafe1dSMichael Zhilin static void ksz8995ma_tick(void *);
1742e6a8c1aSJustin Hibbits static int ksz8995ma_ifmedia_upd(if_t);
1752e6a8c1aSJustin Hibbits static void ksz8995ma_ifmedia_sts(if_t, struct ifmediareq *);
176d3bafe1dSMichael Zhilin static int ksz8995ma_readreg(device_t dev, int addr);
177d3bafe1dSMichael Zhilin static int ksz8995ma_writereg(device_t dev, int addr, int value);
178d3bafe1dSMichael Zhilin static void ksz8995ma_portvlanreset(device_t dev);
179d3bafe1dSMichael Zhilin
180d3bafe1dSMichael Zhilin static int
ksz8995ma_probe(device_t dev)181d3bafe1dSMichael Zhilin ksz8995ma_probe(device_t dev)
182d3bafe1dSMichael Zhilin {
183d3bafe1dSMichael Zhilin int id0, id1;
184d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
185d3bafe1dSMichael Zhilin
186d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
187d3bafe1dSMichael Zhilin bzero(sc, sizeof(*sc));
188d3bafe1dSMichael Zhilin
189d3bafe1dSMichael Zhilin id0 = ksz8995ma_readreg(dev, KSZ8995MA_CID0);
190d3bafe1dSMichael Zhilin id1 = ksz8995ma_readreg(dev, KSZ8995MA_CID1);
191d3bafe1dSMichael Zhilin if (bootverbose)
192d3bafe1dSMichael Zhilin device_printf(dev,"Chip Identifier Register %x %x\n", id0, id1);
193d3bafe1dSMichael Zhilin
194d3bafe1dSMichael Zhilin /* check Product Code */
195d3bafe1dSMichael Zhilin if (id0 != KSZ8995MA_FAMILI_ID || (id1 & KSZ8995MA_CHIP_ID_MASK) !=
196d3bafe1dSMichael Zhilin KSZ8995MA_CHIP_ID) {
197d3bafe1dSMichael Zhilin return (ENXIO);
198d3bafe1dSMichael Zhilin }
199d3bafe1dSMichael Zhilin
20054482989SMark Johnston device_set_desc(dev, "Micrel KSZ8995MA SPI switch driver");
201d3bafe1dSMichael Zhilin return (BUS_PROBE_DEFAULT);
202d3bafe1dSMichael Zhilin }
203d3bafe1dSMichael Zhilin
204d3bafe1dSMichael Zhilin static int
ksz8995ma_attach_phys(struct ksz8995ma_softc * sc)205d3bafe1dSMichael Zhilin ksz8995ma_attach_phys(struct ksz8995ma_softc *sc)
206d3bafe1dSMichael Zhilin {
207d3bafe1dSMichael Zhilin int phy, port, err;
208d3bafe1dSMichael Zhilin char name[IFNAMSIZ];
209d3bafe1dSMichael Zhilin
210d3bafe1dSMichael Zhilin port = 0;
211d3bafe1dSMichael Zhilin err = 0;
212d3bafe1dSMichael Zhilin /* PHYs need an interface, so we generate a dummy one */
213d3bafe1dSMichael Zhilin snprintf(name, IFNAMSIZ, "%sport", device_get_nameunit(sc->sc_dev));
214d3bafe1dSMichael Zhilin for (phy = 0; phy < sc->numports; phy++) {
215d3bafe1dSMichael Zhilin if (phy == sc->cpuport)
216d3bafe1dSMichael Zhilin continue;
217d3bafe1dSMichael Zhilin if (((1 << phy) & sc->phymask) == 0)
218d3bafe1dSMichael Zhilin continue;
219d3bafe1dSMichael Zhilin sc->ifpport[phy] = port;
220d3bafe1dSMichael Zhilin sc->portphy[port] = phy;
221d3bafe1dSMichael Zhilin sc->ifp[port] = if_alloc(IFT_ETHER);
222d3bafe1dSMichael Zhilin sc->ifp[port]->if_softc = sc;
223d3bafe1dSMichael Zhilin sc->ifp[port]->if_flags |= IFF_UP | IFF_BROADCAST |
224d3bafe1dSMichael Zhilin IFF_DRV_RUNNING | IFF_SIMPLEX;
225d3bafe1dSMichael Zhilin if_initname(sc->ifp[port], name, port);
226d3bafe1dSMichael Zhilin sc->miibus[port] = malloc(sizeof(device_t), M_KSZ8995MA,
227d3bafe1dSMichael Zhilin M_WAITOK | M_ZERO);
228d3bafe1dSMichael Zhilin err = mii_attach(sc->sc_dev, sc->miibus[port], sc->ifp[port],
229d3bafe1dSMichael Zhilin ksz8995ma_ifmedia_upd, ksz8995ma_ifmedia_sts, \
230d3bafe1dSMichael Zhilin BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, 0);
231d3bafe1dSMichael Zhilin DPRINTF(sc->sc_dev, "%s attached to pseudo interface %s\n",
232d3bafe1dSMichael Zhilin device_get_nameunit(*sc->miibus[port]),
233d3bafe1dSMichael Zhilin sc->ifp[port]->if_xname);
234d3bafe1dSMichael Zhilin if (err != 0) {
235d3bafe1dSMichael Zhilin device_printf(sc->sc_dev,
236d3bafe1dSMichael Zhilin "attaching PHY %d failed\n",
237d3bafe1dSMichael Zhilin phy);
238d3bafe1dSMichael Zhilin goto failed;
239d3bafe1dSMichael Zhilin }
240d3bafe1dSMichael Zhilin ++port;
241d3bafe1dSMichael Zhilin }
242d3bafe1dSMichael Zhilin sc->info.es_nports = port;
243d3bafe1dSMichael Zhilin if (sc->cpuport != -1) {
244d3bafe1dSMichael Zhilin /* cpu port is MAC5 on ksz8995ma */
245d3bafe1dSMichael Zhilin sc->ifpport[sc->cpuport] = port;
246d3bafe1dSMichael Zhilin sc->portphy[port] = sc->cpuport;
247d3bafe1dSMichael Zhilin ++sc->info.es_nports;
248d3bafe1dSMichael Zhilin }
249d3bafe1dSMichael Zhilin
250d3bafe1dSMichael Zhilin return (0);
251d3bafe1dSMichael Zhilin
252d3bafe1dSMichael Zhilin failed:
253d3bafe1dSMichael Zhilin for (phy = 0; phy < sc->numports; phy++) {
254d3bafe1dSMichael Zhilin if (((1 << phy) & sc->phymask) == 0)
255d3bafe1dSMichael Zhilin continue;
256d3bafe1dSMichael Zhilin port = ksz8995ma_portforphy(sc, phy);
257d3bafe1dSMichael Zhilin if (sc->miibus[port] != NULL)
258d3bafe1dSMichael Zhilin device_delete_child(sc->sc_dev, (*sc->miibus[port]));
259d3bafe1dSMichael Zhilin if (sc->ifp[port] != NULL)
260d3bafe1dSMichael Zhilin if_free(sc->ifp[port]);
261d3bafe1dSMichael Zhilin if (sc->ifname[port] != NULL)
262d3bafe1dSMichael Zhilin free(sc->ifname[port], M_KSZ8995MA);
263d3bafe1dSMichael Zhilin if (sc->miibus[port] != NULL)
264d3bafe1dSMichael Zhilin free(sc->miibus[port], M_KSZ8995MA);
265d3bafe1dSMichael Zhilin }
266d3bafe1dSMichael Zhilin return (err);
267d3bafe1dSMichael Zhilin }
268d3bafe1dSMichael Zhilin
269d3bafe1dSMichael Zhilin static int
ksz8995ma_attach(device_t dev)270d3bafe1dSMichael Zhilin ksz8995ma_attach(device_t dev)
271d3bafe1dSMichael Zhilin {
272d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
273d3bafe1dSMichael Zhilin int err, reg;
274d3bafe1dSMichael Zhilin
275d3bafe1dSMichael Zhilin err = 0;
276d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
277d3bafe1dSMichael Zhilin
278d3bafe1dSMichael Zhilin sc->sc_dev = dev;
279d3bafe1dSMichael Zhilin mtx_init(&sc->sc_mtx, "ksz8995ma", NULL, MTX_DEF);
280d3bafe1dSMichael Zhilin strlcpy(sc->info.es_name, device_get_desc(dev),
281d3bafe1dSMichael Zhilin sizeof(sc->info.es_name));
282d3bafe1dSMichael Zhilin
283d3bafe1dSMichael Zhilin /* KSZ8995MA Defaults */
284d3bafe1dSMichael Zhilin sc->numports = KSZ8995MA_MAX_PORT;
285d3bafe1dSMichael Zhilin sc->phymask = (1 << (KSZ8995MA_MAX_PORT + 1)) - 1;
286d3bafe1dSMichael Zhilin sc->cpuport = -1;
287d3bafe1dSMichael Zhilin sc->media = 100;
288d3bafe1dSMichael Zhilin
289d3bafe1dSMichael Zhilin (void) resource_int_value(device_get_name(dev), device_get_unit(dev),
290d3bafe1dSMichael Zhilin "cpuport", &sc->cpuport);
291d3bafe1dSMichael Zhilin
292d3bafe1dSMichael Zhilin sc->info.es_nvlangroups = 16;
293d3bafe1dSMichael Zhilin sc->info.es_vlan_caps = ETHERSWITCH_VLAN_PORT | ETHERSWITCH_VLAN_DOT1Q;
294d3bafe1dSMichael Zhilin
2952e6a8c1aSJustin Hibbits sc->ifp = malloc(sizeof(if_t) * sc->numports, M_KSZ8995MA,
296d3bafe1dSMichael Zhilin M_WAITOK | M_ZERO);
297d3bafe1dSMichael Zhilin sc->ifname = malloc(sizeof(char *) * sc->numports, M_KSZ8995MA,
298d3bafe1dSMichael Zhilin M_WAITOK | M_ZERO);
299d3bafe1dSMichael Zhilin sc->miibus = malloc(sizeof(device_t *) * sc->numports, M_KSZ8995MA,
300d3bafe1dSMichael Zhilin M_WAITOK | M_ZERO);
301d3bafe1dSMichael Zhilin sc->portphy = malloc(sizeof(int) * sc->numports, M_KSZ8995MA,
302d3bafe1dSMichael Zhilin M_WAITOK | M_ZERO);
303d3bafe1dSMichael Zhilin
304d3bafe1dSMichael Zhilin /*
305d3bafe1dSMichael Zhilin * Attach the PHYs and complete the bus enumeration.
306d3bafe1dSMichael Zhilin */
307d3bafe1dSMichael Zhilin err = ksz8995ma_attach_phys(sc);
308d3bafe1dSMichael Zhilin if (err != 0)
309d3bafe1dSMichael Zhilin goto failed;
310d3bafe1dSMichael Zhilin
311723da5d9SJohn Baldwin bus_identify_children(dev);
312d3bafe1dSMichael Zhilin bus_enumerate_hinted_children(dev);
31318250ec6SJohn Baldwin bus_attach_children(dev);
314d3bafe1dSMichael Zhilin
315d3bafe1dSMichael Zhilin callout_init(&sc->callout_tick, 0);
316d3bafe1dSMichael Zhilin
317d3bafe1dSMichael Zhilin ksz8995ma_tick(sc);
318d3bafe1dSMichael Zhilin
319d3bafe1dSMichael Zhilin /* start switch */
320d3bafe1dSMichael Zhilin sc->vlan_mode = 0;
321d3bafe1dSMichael Zhilin reg = ksz8995ma_readreg(dev, KSZ8995MA_GC3);
322d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_GC3,
323d3bafe1dSMichael Zhilin reg & ~KSZ8995MA_VLAN_ENABLE);
324d3bafe1dSMichael Zhilin ksz8995ma_portvlanreset(dev);
325d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_CID1, KSZ8995MA_START);
326d3bafe1dSMichael Zhilin
327d3bafe1dSMichael Zhilin return (0);
328d3bafe1dSMichael Zhilin
329d3bafe1dSMichael Zhilin failed:
330d3bafe1dSMichael Zhilin free(sc->portphy, M_KSZ8995MA);
331d3bafe1dSMichael Zhilin free(sc->miibus, M_KSZ8995MA);
332d3bafe1dSMichael Zhilin free(sc->ifname, M_KSZ8995MA);
333d3bafe1dSMichael Zhilin free(sc->ifp, M_KSZ8995MA);
334d3bafe1dSMichael Zhilin
335d3bafe1dSMichael Zhilin return (err);
336d3bafe1dSMichael Zhilin }
337d3bafe1dSMichael Zhilin
338d3bafe1dSMichael Zhilin static int
ksz8995ma_detach(device_t dev)339d3bafe1dSMichael Zhilin ksz8995ma_detach(device_t dev)
340d3bafe1dSMichael Zhilin {
341d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
342*aa48c1aeSJohn Baldwin int error, i, port;
343*aa48c1aeSJohn Baldwin
344*aa48c1aeSJohn Baldwin error = bus_generic_detach(dev);
345*aa48c1aeSJohn Baldwin if (error != 0)
346*aa48c1aeSJohn Baldwin return (error);
347d3bafe1dSMichael Zhilin
348d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
349d3bafe1dSMichael Zhilin
350d3bafe1dSMichael Zhilin callout_drain(&sc->callout_tick);
351d3bafe1dSMichael Zhilin
352d3bafe1dSMichael Zhilin for (i = 0; i < KSZ8995MA_MAX_PORT; i++) {
353d3bafe1dSMichael Zhilin if (((1 << i) & sc->phymask) == 0)
354d3bafe1dSMichael Zhilin continue;
355d3bafe1dSMichael Zhilin port = ksz8995ma_portforphy(sc, i);
356d3bafe1dSMichael Zhilin if (sc->ifp[port] != NULL)
357d3bafe1dSMichael Zhilin if_free(sc->ifp[port]);
358d3bafe1dSMichael Zhilin free(sc->ifname[port], M_KSZ8995MA);
359d3bafe1dSMichael Zhilin free(sc->miibus[port], M_KSZ8995MA);
360d3bafe1dSMichael Zhilin }
361d3bafe1dSMichael Zhilin
362d3bafe1dSMichael Zhilin free(sc->portphy, M_KSZ8995MA);
363d3bafe1dSMichael Zhilin free(sc->miibus, M_KSZ8995MA);
364d3bafe1dSMichael Zhilin free(sc->ifname, M_KSZ8995MA);
365d3bafe1dSMichael Zhilin free(sc->ifp, M_KSZ8995MA);
366d3bafe1dSMichael Zhilin
367d3bafe1dSMichael Zhilin mtx_destroy(&sc->sc_mtx);
368d3bafe1dSMichael Zhilin
369d3bafe1dSMichael Zhilin return (0);
370d3bafe1dSMichael Zhilin }
371d3bafe1dSMichael Zhilin
372d3bafe1dSMichael Zhilin /*
373d3bafe1dSMichael Zhilin * Convert PHY number to port number.
374d3bafe1dSMichael Zhilin */
375d3bafe1dSMichael Zhilin static inline int
ksz8995ma_portforphy(struct ksz8995ma_softc * sc,int phy)376d3bafe1dSMichael Zhilin ksz8995ma_portforphy(struct ksz8995ma_softc *sc, int phy)
377d3bafe1dSMichael Zhilin {
378d3bafe1dSMichael Zhilin
379d3bafe1dSMichael Zhilin return (sc->ifpport[phy]);
380d3bafe1dSMichael Zhilin }
381d3bafe1dSMichael Zhilin
382d3bafe1dSMichael Zhilin static inline struct mii_data *
ksz8995ma_miiforport(struct ksz8995ma_softc * sc,int port)383d3bafe1dSMichael Zhilin ksz8995ma_miiforport(struct ksz8995ma_softc *sc, int port)
384d3bafe1dSMichael Zhilin {
385d3bafe1dSMichael Zhilin
386d3bafe1dSMichael Zhilin if (port < 0 || port > sc->numports)
387d3bafe1dSMichael Zhilin return (NULL);
388d3bafe1dSMichael Zhilin if (port == sc->cpuport)
389d3bafe1dSMichael Zhilin return (NULL);
390d3bafe1dSMichael Zhilin return (device_get_softc(*sc->miibus[port]));
391d3bafe1dSMichael Zhilin }
392d3bafe1dSMichael Zhilin
3932e6a8c1aSJustin Hibbits static inline if_t
ksz8995ma_ifpforport(struct ksz8995ma_softc * sc,int port)394d3bafe1dSMichael Zhilin ksz8995ma_ifpforport(struct ksz8995ma_softc *sc, int port)
395d3bafe1dSMichael Zhilin {
396d3bafe1dSMichael Zhilin
397d3bafe1dSMichael Zhilin if (port < 0 || port > sc->numports)
398d3bafe1dSMichael Zhilin return (NULL);
399d3bafe1dSMichael Zhilin return (sc->ifp[port]);
400d3bafe1dSMichael Zhilin }
401d3bafe1dSMichael Zhilin
402d3bafe1dSMichael Zhilin /*
403d3bafe1dSMichael Zhilin * Poll the status for all PHYs.
404d3bafe1dSMichael Zhilin */
405d3bafe1dSMichael Zhilin static void
ksz8995ma_miipollstat(struct ksz8995ma_softc * sc)406d3bafe1dSMichael Zhilin ksz8995ma_miipollstat(struct ksz8995ma_softc *sc)
407d3bafe1dSMichael Zhilin {
408d3bafe1dSMichael Zhilin int i, port;
409d3bafe1dSMichael Zhilin struct mii_data *mii;
410d3bafe1dSMichael Zhilin struct mii_softc *miisc;
411d3bafe1dSMichael Zhilin
412d3bafe1dSMichael Zhilin KSZ8995MA_LOCK_ASSERT(sc, MA_NOTOWNED);
413d3bafe1dSMichael Zhilin
414d3bafe1dSMichael Zhilin for (i = 0; i < KSZ8995MA_MAX_PORT; i++) {
415d3bafe1dSMichael Zhilin if (i == sc->cpuport)
416d3bafe1dSMichael Zhilin continue;
417d3bafe1dSMichael Zhilin if (((1 << i) & sc->phymask) == 0)
418d3bafe1dSMichael Zhilin continue;
419d3bafe1dSMichael Zhilin port = ksz8995ma_portforphy(sc, i);
420d3bafe1dSMichael Zhilin if ((*sc->miibus[port]) == NULL)
421d3bafe1dSMichael Zhilin continue;
422d3bafe1dSMichael Zhilin mii = device_get_softc(*sc->miibus[port]);
423d3bafe1dSMichael Zhilin LIST_FOREACH(miisc, &mii->mii_phys, mii_list) {
424d3bafe1dSMichael Zhilin if (IFM_INST(mii->mii_media.ifm_cur->ifm_media) !=
425d3bafe1dSMichael Zhilin miisc->mii_inst)
426d3bafe1dSMichael Zhilin continue;
427d3bafe1dSMichael Zhilin ukphy_status(miisc);
428d3bafe1dSMichael Zhilin mii_phy_update(miisc, MII_POLLSTAT);
429d3bafe1dSMichael Zhilin }
430d3bafe1dSMichael Zhilin }
431d3bafe1dSMichael Zhilin }
432d3bafe1dSMichael Zhilin
433d3bafe1dSMichael Zhilin static void
ksz8995ma_tick(void * arg)434d3bafe1dSMichael Zhilin ksz8995ma_tick(void *arg)
435d3bafe1dSMichael Zhilin {
436d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
437d3bafe1dSMichael Zhilin
438d3bafe1dSMichael Zhilin sc = arg;
439d3bafe1dSMichael Zhilin
440d3bafe1dSMichael Zhilin ksz8995ma_miipollstat(sc);
441d3bafe1dSMichael Zhilin callout_reset(&sc->callout_tick, hz, ksz8995ma_tick, sc);
442d3bafe1dSMichael Zhilin }
443d3bafe1dSMichael Zhilin
444d3bafe1dSMichael Zhilin static void
ksz8995ma_lock(device_t dev)445d3bafe1dSMichael Zhilin ksz8995ma_lock(device_t dev)
446d3bafe1dSMichael Zhilin {
447d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
448d3bafe1dSMichael Zhilin
449d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
450d3bafe1dSMichael Zhilin
451d3bafe1dSMichael Zhilin KSZ8995MA_LOCK_ASSERT(sc, MA_NOTOWNED);
452d3bafe1dSMichael Zhilin KSZ8995MA_LOCK(sc);
453d3bafe1dSMichael Zhilin }
454d3bafe1dSMichael Zhilin
455d3bafe1dSMichael Zhilin static void
ksz8995ma_unlock(device_t dev)456d3bafe1dSMichael Zhilin ksz8995ma_unlock(device_t dev)
457d3bafe1dSMichael Zhilin {
458d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
459d3bafe1dSMichael Zhilin
460d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
461d3bafe1dSMichael Zhilin
462d3bafe1dSMichael Zhilin KSZ8995MA_LOCK_ASSERT(sc, MA_OWNED);
463d3bafe1dSMichael Zhilin KSZ8995MA_UNLOCK(sc);
464d3bafe1dSMichael Zhilin }
465d3bafe1dSMichael Zhilin
466d3bafe1dSMichael Zhilin static etherswitch_info_t *
ksz8995ma_getinfo(device_t dev)467d3bafe1dSMichael Zhilin ksz8995ma_getinfo(device_t dev)
468d3bafe1dSMichael Zhilin {
469d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
470d3bafe1dSMichael Zhilin
471d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
472d3bafe1dSMichael Zhilin
473d3bafe1dSMichael Zhilin return (&sc->info);
474d3bafe1dSMichael Zhilin }
475d3bafe1dSMichael Zhilin
476d3bafe1dSMichael Zhilin static int
ksz8995ma_getport(device_t dev,etherswitch_port_t * p)477d3bafe1dSMichael Zhilin ksz8995ma_getport(device_t dev, etherswitch_port_t *p)
478d3bafe1dSMichael Zhilin {
479d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
480d3bafe1dSMichael Zhilin struct mii_data *mii;
481d3bafe1dSMichael Zhilin struct ifmediareq *ifmr;
482d3bafe1dSMichael Zhilin int phy, err;
483d3bafe1dSMichael Zhilin int tag1, tag2, portreg;
484d3bafe1dSMichael Zhilin
485d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
486d3bafe1dSMichael Zhilin ifmr = &p->es_ifmr;
487d3bafe1dSMichael Zhilin
488d3bafe1dSMichael Zhilin if (p->es_port < 0 || p->es_port >= sc->numports)
489d3bafe1dSMichael Zhilin return (ENXIO);
490d3bafe1dSMichael Zhilin
491d3bafe1dSMichael Zhilin if (sc->vlan_mode == ETHERSWITCH_VLAN_DOT1Q) {
492d3bafe1dSMichael Zhilin tag1 = ksz8995ma_readreg(dev, KSZ8995MA_PC3_BASE +
493d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port);
494d3bafe1dSMichael Zhilin tag2 = ksz8995ma_readreg(dev, KSZ8995MA_PC4_BASE +
495d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port);
496d3bafe1dSMichael Zhilin p->es_pvid = (tag1 & 0x0f) << 8 | tag2;
497d3bafe1dSMichael Zhilin
498d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC0_BASE +
499d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port);
500d3bafe1dSMichael Zhilin if (portreg & KSZ8995MA_TAG_INS)
501d3bafe1dSMichael Zhilin p->es_flags |= ETHERSWITCH_PORT_ADDTAG;
502d3bafe1dSMichael Zhilin if (portreg & KSZ8995MA_TAG_RM)
503d3bafe1dSMichael Zhilin p->es_flags |= ETHERSWITCH_PORT_STRIPTAG;
504d3bafe1dSMichael Zhilin
505d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC2_BASE +
506d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port);
507d3bafe1dSMichael Zhilin if (portreg & KSZ8995MA_DROP_NONPVID)
508d3bafe1dSMichael Zhilin p->es_flags |= ETHERSWITCH_PORT_DROPUNTAGGED;
509d3bafe1dSMichael Zhilin if (portreg & KSZ8995MA_INGR_FILT)
510d3bafe1dSMichael Zhilin p->es_flags |= ETHERSWITCH_PORT_INGRESS;
511d3bafe1dSMichael Zhilin }
512d3bafe1dSMichael Zhilin
513d3bafe1dSMichael Zhilin phy = sc->portphy[p->es_port];
514d3bafe1dSMichael Zhilin mii = ksz8995ma_miiforport(sc, p->es_port);
515d3bafe1dSMichael Zhilin if (sc->cpuport != -1 && phy == sc->cpuport) {
516d3bafe1dSMichael Zhilin /* fill in fixed values for CPU port */
517d3bafe1dSMichael Zhilin p->es_flags |= ETHERSWITCH_PORT_CPU;
518d3bafe1dSMichael Zhilin ifmr->ifm_count = 0;
519d3bafe1dSMichael Zhilin if (sc->media == 100)
520d3bafe1dSMichael Zhilin ifmr->ifm_current = ifmr->ifm_active =
521d3bafe1dSMichael Zhilin IFM_ETHER | IFM_100_TX | IFM_FDX;
522d3bafe1dSMichael Zhilin else
523d3bafe1dSMichael Zhilin ifmr->ifm_current = ifmr->ifm_active =
524d3bafe1dSMichael Zhilin IFM_ETHER | IFM_1000_T | IFM_FDX;
525d3bafe1dSMichael Zhilin ifmr->ifm_mask = 0;
526d3bafe1dSMichael Zhilin ifmr->ifm_status = IFM_ACTIVE | IFM_AVALID;
527d3bafe1dSMichael Zhilin } else if (mii != NULL) {
528d3bafe1dSMichael Zhilin err = ifmedia_ioctl(mii->mii_ifp, &p->es_ifr,
529d3bafe1dSMichael Zhilin &mii->mii_media, SIOCGIFMEDIA);
530d3bafe1dSMichael Zhilin if (err)
531d3bafe1dSMichael Zhilin return (err);
532d3bafe1dSMichael Zhilin } else {
533d3bafe1dSMichael Zhilin return (ENXIO);
534d3bafe1dSMichael Zhilin }
535d3bafe1dSMichael Zhilin
536d3bafe1dSMichael Zhilin return (0);
537d3bafe1dSMichael Zhilin }
538d3bafe1dSMichael Zhilin
539d3bafe1dSMichael Zhilin static int
ksz8995ma_setport(device_t dev,etherswitch_port_t * p)540d3bafe1dSMichael Zhilin ksz8995ma_setport(device_t dev, etherswitch_port_t *p)
541d3bafe1dSMichael Zhilin {
542d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
543d3bafe1dSMichael Zhilin struct mii_data *mii;
544d3bafe1dSMichael Zhilin struct ifmedia *ifm;
5452e6a8c1aSJustin Hibbits if_t ifp;
546d3bafe1dSMichael Zhilin int phy, err;
547d3bafe1dSMichael Zhilin int portreg;
548d3bafe1dSMichael Zhilin
549d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
550d3bafe1dSMichael Zhilin
551d3bafe1dSMichael Zhilin if (p->es_port < 0 || p->es_port >= sc->numports)
552d3bafe1dSMichael Zhilin return (ENXIO);
553d3bafe1dSMichael Zhilin
554d3bafe1dSMichael Zhilin if (sc->vlan_mode == ETHERSWITCH_VLAN_DOT1Q) {
555d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC4_BASE +
556d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port, p->es_pvid & 0xff);
557d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC3_BASE +
558d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port);
559d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC3_BASE +
560d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port,
561d3bafe1dSMichael Zhilin (portreg & 0xf0) | ((p->es_pvid >> 8) & 0x0f));
562d3bafe1dSMichael Zhilin
563d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC0_BASE +
564d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port);
565d3bafe1dSMichael Zhilin if (p->es_flags & ETHERSWITCH_PORT_ADDTAG)
566d3bafe1dSMichael Zhilin portreg |= KSZ8995MA_TAG_INS;
567d3bafe1dSMichael Zhilin else
568d3bafe1dSMichael Zhilin portreg &= ~KSZ8995MA_TAG_INS;
569d3bafe1dSMichael Zhilin if (p->es_flags & ETHERSWITCH_PORT_STRIPTAG)
570d3bafe1dSMichael Zhilin portreg |= KSZ8995MA_TAG_RM;
571d3bafe1dSMichael Zhilin else
572d3bafe1dSMichael Zhilin portreg &= ~KSZ8995MA_TAG_RM;
573d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC0_BASE +
574d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port, portreg);
575d3bafe1dSMichael Zhilin
576d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC2_BASE +
577d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port);
578d3bafe1dSMichael Zhilin if (p->es_flags & ETHERSWITCH_PORT_DROPUNTAGGED)
579d3bafe1dSMichael Zhilin portreg |= KSZ8995MA_DROP_NONPVID;
580d3bafe1dSMichael Zhilin else
581d3bafe1dSMichael Zhilin portreg &= ~KSZ8995MA_DROP_NONPVID;
582d3bafe1dSMichael Zhilin if (p->es_flags & ETHERSWITCH_PORT_INGRESS)
583d3bafe1dSMichael Zhilin portreg |= KSZ8995MA_INGR_FILT;
584d3bafe1dSMichael Zhilin else
585d3bafe1dSMichael Zhilin portreg &= ~KSZ8995MA_INGR_FILT;
586d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC2_BASE +
587d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * p->es_port, portreg);
588d3bafe1dSMichael Zhilin }
589d3bafe1dSMichael Zhilin
590d3bafe1dSMichael Zhilin phy = sc->portphy[p->es_port];
591d3bafe1dSMichael Zhilin mii = ksz8995ma_miiforport(sc, p->es_port);
592d3bafe1dSMichael Zhilin if (phy != sc->cpuport) {
593d3bafe1dSMichael Zhilin if (mii == NULL)
594d3bafe1dSMichael Zhilin return (ENXIO);
595d3bafe1dSMichael Zhilin ifp = ksz8995ma_ifpforport(sc, p->es_port);
596d3bafe1dSMichael Zhilin ifm = &mii->mii_media;
597d3bafe1dSMichael Zhilin err = ifmedia_ioctl(ifp, &p->es_ifr, ifm, SIOCSIFMEDIA);
598d3bafe1dSMichael Zhilin }
599d3bafe1dSMichael Zhilin return (0);
600d3bafe1dSMichael Zhilin }
601d3bafe1dSMichael Zhilin
602d3bafe1dSMichael Zhilin static int
ksz8995ma_getvgroup(device_t dev,etherswitch_vlangroup_t * vg)603d3bafe1dSMichael Zhilin ksz8995ma_getvgroup(device_t dev, etherswitch_vlangroup_t *vg)
604d3bafe1dSMichael Zhilin {
605d3bafe1dSMichael Zhilin int data0, data1, data2;
606d3bafe1dSMichael Zhilin int vlantab;
607d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
608d3bafe1dSMichael Zhilin
609d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
610d3bafe1dSMichael Zhilin
611d3bafe1dSMichael Zhilin if (sc->vlan_mode == ETHERSWITCH_VLAN_PORT) {
612d3bafe1dSMichael Zhilin if (vg->es_vlangroup < sc->numports) {
613d3bafe1dSMichael Zhilin vg->es_vid = ETHERSWITCH_VID_VALID;
614d3bafe1dSMichael Zhilin vg->es_vid |= vg->es_vlangroup;
615d3bafe1dSMichael Zhilin data0 = ksz8995ma_readreg(dev, KSZ8995MA_PC1_BASE +
616d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * vg->es_vlangroup);
617d3bafe1dSMichael Zhilin vg->es_member_ports = data0 & 0x1f;
618d3bafe1dSMichael Zhilin vg->es_untagged_ports = vg->es_member_ports;
619d3bafe1dSMichael Zhilin vg->es_fid = 0;
620d3bafe1dSMichael Zhilin } else {
621d3bafe1dSMichael Zhilin vg->es_vid = 0;
622d3bafe1dSMichael Zhilin }
623d3bafe1dSMichael Zhilin } else if (sc->vlan_mode == ETHERSWITCH_VLAN_DOT1Q) {
624d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IAC0,
625d3bafe1dSMichael Zhilin KSZ8995MA_VLAN_TABLE_READ);
626d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IAC1, vg->es_vlangroup);
627d3bafe1dSMichael Zhilin data2 = ksz8995ma_readreg(dev, KSZ8995MA_IDR2);
628d3bafe1dSMichael Zhilin data1 = ksz8995ma_readreg(dev, KSZ8995MA_IDR1);
629d3bafe1dSMichael Zhilin data0 = ksz8995ma_readreg(dev, KSZ8995MA_IDR0);
630d3bafe1dSMichael Zhilin vlantab = data2 << 16 | data1 << 8 | data0;
631d3bafe1dSMichael Zhilin if (data2 & KSZ8995MA_VLAN_TABLE_VALID) {
632d3bafe1dSMichael Zhilin vg->es_vid = ETHERSWITCH_VID_VALID;
633d3bafe1dSMichael Zhilin vg->es_vid |= vlantab & 0xfff;
634d3bafe1dSMichael Zhilin vg->es_member_ports = (vlantab >> 16) & 0x1f;
635d3bafe1dSMichael Zhilin vg->es_untagged_ports = vg->es_member_ports;
636d3bafe1dSMichael Zhilin vg->es_fid = (vlantab >> 12) & 0x0f;
637d3bafe1dSMichael Zhilin } else {
638d3bafe1dSMichael Zhilin vg->es_fid = 0;
639d3bafe1dSMichael Zhilin }
640d3bafe1dSMichael Zhilin }
641d3bafe1dSMichael Zhilin
642d3bafe1dSMichael Zhilin return (0);
643d3bafe1dSMichael Zhilin }
644d3bafe1dSMichael Zhilin
645d3bafe1dSMichael Zhilin static int
ksz8995ma_setvgroup(device_t dev,etherswitch_vlangroup_t * vg)646d3bafe1dSMichael Zhilin ksz8995ma_setvgroup(device_t dev, etherswitch_vlangroup_t *vg)
647d3bafe1dSMichael Zhilin {
648d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
649d3bafe1dSMichael Zhilin int data0;
650d3bafe1dSMichael Zhilin
651d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
652d3bafe1dSMichael Zhilin
653d3bafe1dSMichael Zhilin if (sc->vlan_mode == ETHERSWITCH_VLAN_PORT) {
654d3bafe1dSMichael Zhilin data0 = ksz8995ma_readreg(dev, KSZ8995MA_PC1_BASE +
655d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * vg->es_vlangroup);
656d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC1_BASE +
657d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * vg->es_vlangroup,
658d3bafe1dSMichael Zhilin (data0 & 0xe0) | (vg->es_member_ports & 0x1f));
659d3bafe1dSMichael Zhilin } else if (sc->vlan_mode == ETHERSWITCH_VLAN_DOT1Q) {
660d3bafe1dSMichael Zhilin if (vg->es_member_ports != 0) {
661d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IDR2,
662d3bafe1dSMichael Zhilin KSZ8995MA_VLAN_TABLE_VALID |
663d3bafe1dSMichael Zhilin (vg->es_member_ports & 0x1f));
664d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IDR1,
665d3bafe1dSMichael Zhilin vg->es_fid << 4 | vg->es_vid >> 8);
666d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IDR0,
667d3bafe1dSMichael Zhilin vg->es_vid & 0xff);
668d3bafe1dSMichael Zhilin } else {
669d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IDR2, 0);
670d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IDR1, 0);
671d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IDR0, 0);
672d3bafe1dSMichael Zhilin }
673d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IAC0,
674d3bafe1dSMichael Zhilin KSZ8995MA_VLAN_TABLE_WRITE);
675d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_IAC1, vg->es_vlangroup);
676d3bafe1dSMichael Zhilin }
677d3bafe1dSMichael Zhilin
678d3bafe1dSMichael Zhilin return (0);
679d3bafe1dSMichael Zhilin }
680d3bafe1dSMichael Zhilin
681d3bafe1dSMichael Zhilin static int
ksz8995ma_getconf(device_t dev,etherswitch_conf_t * conf)682d3bafe1dSMichael Zhilin ksz8995ma_getconf(device_t dev, etherswitch_conf_t *conf)
683d3bafe1dSMichael Zhilin {
684d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
685d3bafe1dSMichael Zhilin
686d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
687d3bafe1dSMichael Zhilin
688d3bafe1dSMichael Zhilin /* Return the VLAN mode. */
689d3bafe1dSMichael Zhilin conf->cmd = ETHERSWITCH_CONF_VLAN_MODE;
690d3bafe1dSMichael Zhilin conf->vlan_mode = sc->vlan_mode;
691d3bafe1dSMichael Zhilin
692d3bafe1dSMichael Zhilin return (0);
693d3bafe1dSMichael Zhilin }
694d3bafe1dSMichael Zhilin
695d3bafe1dSMichael Zhilin static void
ksz8995ma_portvlanreset(device_t dev)696d3bafe1dSMichael Zhilin ksz8995ma_portvlanreset(device_t dev)
697d3bafe1dSMichael Zhilin {
698d3bafe1dSMichael Zhilin int i, data;
699d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
700d3bafe1dSMichael Zhilin
701d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
702d3bafe1dSMichael Zhilin
703d3bafe1dSMichael Zhilin for (i = 0; i < sc->numports; ++i) {
704d3bafe1dSMichael Zhilin data = ksz8995ma_readreg(dev, KSZ8995MA_PC1_BASE +
705d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * i);
706d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC1_BASE +
707d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * i, (data & 0xe0) | 0x1f);
708d3bafe1dSMichael Zhilin }
709d3bafe1dSMichael Zhilin }
710d3bafe1dSMichael Zhilin
711d3bafe1dSMichael Zhilin static int
ksz8995ma_setconf(device_t dev,etherswitch_conf_t * conf)712d3bafe1dSMichael Zhilin ksz8995ma_setconf(device_t dev, etherswitch_conf_t *conf)
713d3bafe1dSMichael Zhilin {
714d3bafe1dSMichael Zhilin int reg;
715d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
716d3bafe1dSMichael Zhilin
717d3bafe1dSMichael Zhilin sc = device_get_softc(dev);
718d3bafe1dSMichael Zhilin
719d3bafe1dSMichael Zhilin if ((conf->cmd & ETHERSWITCH_CONF_VLAN_MODE) == 0)
720d3bafe1dSMichael Zhilin return (0);
721d3bafe1dSMichael Zhilin
722d3bafe1dSMichael Zhilin if (conf->vlan_mode == ETHERSWITCH_VLAN_PORT) {
723d3bafe1dSMichael Zhilin sc->vlan_mode = ETHERSWITCH_VLAN_PORT;
724d3bafe1dSMichael Zhilin reg = ksz8995ma_readreg(dev, KSZ8995MA_GC3);
725d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_GC3,
726d3bafe1dSMichael Zhilin reg & ~KSZ8995MA_VLAN_ENABLE);
727d3bafe1dSMichael Zhilin ksz8995ma_portvlanreset(dev);
728d3bafe1dSMichael Zhilin } else if (conf->vlan_mode == ETHERSWITCH_VLAN_DOT1Q) {
729d3bafe1dSMichael Zhilin sc->vlan_mode = ETHERSWITCH_VLAN_DOT1Q;
730d3bafe1dSMichael Zhilin reg = ksz8995ma_readreg(dev, KSZ8995MA_GC3);
731d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_GC3,
732d3bafe1dSMichael Zhilin reg | KSZ8995MA_VLAN_ENABLE);
733d3bafe1dSMichael Zhilin } else {
734d3bafe1dSMichael Zhilin sc->vlan_mode = 0;
735d3bafe1dSMichael Zhilin reg = ksz8995ma_readreg(dev, KSZ8995MA_GC3);
736d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_GC3,
737d3bafe1dSMichael Zhilin reg & ~KSZ8995MA_VLAN_ENABLE);
738d3bafe1dSMichael Zhilin ksz8995ma_portvlanreset(dev);
739d3bafe1dSMichael Zhilin }
740d3bafe1dSMichael Zhilin return (0);
741d3bafe1dSMichael Zhilin }
742d3bafe1dSMichael Zhilin
743d3bafe1dSMichael Zhilin static void
ksz8995ma_statchg(device_t dev)744d3bafe1dSMichael Zhilin ksz8995ma_statchg(device_t dev)
745d3bafe1dSMichael Zhilin {
746d3bafe1dSMichael Zhilin
747d3bafe1dSMichael Zhilin DPRINTF(dev, "%s\n", __func__);
748d3bafe1dSMichael Zhilin }
749d3bafe1dSMichael Zhilin
750d3bafe1dSMichael Zhilin static int
ksz8995ma_ifmedia_upd(if_t ifp)7512e6a8c1aSJustin Hibbits ksz8995ma_ifmedia_upd(if_t ifp)
752d3bafe1dSMichael Zhilin {
753d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
754d3bafe1dSMichael Zhilin struct mii_data *mii;
755d3bafe1dSMichael Zhilin
7562e6a8c1aSJustin Hibbits sc = if_getsoftc(ifp);
757b29549c7SJustin Hibbits mii = ksz8995ma_miiforport(sc, if_getdunit(ifp));
758d3bafe1dSMichael Zhilin
759d3bafe1dSMichael Zhilin DPRINTF(sc->sc_dev, "%s\n", __func__);
760d3bafe1dSMichael Zhilin if (mii == NULL)
761d3bafe1dSMichael Zhilin return (ENXIO);
762d3bafe1dSMichael Zhilin mii_mediachg(mii);
763d3bafe1dSMichael Zhilin return (0);
764d3bafe1dSMichael Zhilin }
765d3bafe1dSMichael Zhilin
766d3bafe1dSMichael Zhilin static void
ksz8995ma_ifmedia_sts(if_t ifp,struct ifmediareq * ifmr)7672e6a8c1aSJustin Hibbits ksz8995ma_ifmedia_sts(if_t ifp, struct ifmediareq *ifmr)
768d3bafe1dSMichael Zhilin {
769d3bafe1dSMichael Zhilin struct ksz8995ma_softc *sc;
770d3bafe1dSMichael Zhilin struct mii_data *mii;
771d3bafe1dSMichael Zhilin
7722e6a8c1aSJustin Hibbits sc = if_getsoftc(ifp);
773b29549c7SJustin Hibbits mii = ksz8995ma_miiforport(sc, if_getdunit(ifp));
774d3bafe1dSMichael Zhilin
775d3bafe1dSMichael Zhilin DPRINTF(sc->sc_dev, "%s\n", __func__);
776d3bafe1dSMichael Zhilin
777d3bafe1dSMichael Zhilin if (mii == NULL)
778d3bafe1dSMichael Zhilin return;
779d3bafe1dSMichael Zhilin mii_pollstat(mii);
780d3bafe1dSMichael Zhilin ifmr->ifm_active = mii->mii_media_active;
781d3bafe1dSMichael Zhilin ifmr->ifm_status = mii->mii_media_status;
782d3bafe1dSMichael Zhilin }
783d3bafe1dSMichael Zhilin
784d3bafe1dSMichael Zhilin static int
ksz8995ma_readphy(device_t dev,int phy,int reg)785d3bafe1dSMichael Zhilin ksz8995ma_readphy(device_t dev, int phy, int reg)
786d3bafe1dSMichael Zhilin {
787d3bafe1dSMichael Zhilin int portreg;
788d3bafe1dSMichael Zhilin
789d3bafe1dSMichael Zhilin /*
790d3bafe1dSMichael Zhilin * This is no mdio/mdc connection code.
791d3bafe1dSMichael Zhilin * simulate MIIM Registers via the SPI interface
792d3bafe1dSMichael Zhilin */
793d3bafe1dSMichael Zhilin if (reg == MII_BMSR) {
794d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PS0_BASE +
795d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * phy);
796d3bafe1dSMichael Zhilin return (KSZ8995MA_MII_STAT |
797d3bafe1dSMichael Zhilin (portreg & 0x20 ? BMSR_LINK : 0x00) |
798d3bafe1dSMichael Zhilin (portreg & 0x40 ? BMSR_ACOMP : 0x00));
799d3bafe1dSMichael Zhilin } else if (reg == MII_PHYIDR1) {
800d3bafe1dSMichael Zhilin return (KSZ8995MA_MII_PHYID_H);
801d3bafe1dSMichael Zhilin } else if (reg == MII_PHYIDR2) {
802d3bafe1dSMichael Zhilin return (KSZ8995MA_MII_PHYID_L);
803d3bafe1dSMichael Zhilin } else if (reg == MII_ANAR) {
804d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC12_BASE +
805d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * phy);
806d3bafe1dSMichael Zhilin return (KSZ8995MA_MII_AA | (portreg & 0x0f) << 5);
807d3bafe1dSMichael Zhilin } else if (reg == MII_ANLPAR) {
808d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PS0_BASE +
809d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * phy);
810d3bafe1dSMichael Zhilin return (((portreg & 0x0f) << 5) | 0x01);
811d3bafe1dSMichael Zhilin }
812d3bafe1dSMichael Zhilin
813d3bafe1dSMichael Zhilin return (0);
814d3bafe1dSMichael Zhilin }
815d3bafe1dSMichael Zhilin
816d3bafe1dSMichael Zhilin static int
ksz8995ma_writephy(device_t dev,int phy,int reg,int data)817d3bafe1dSMichael Zhilin ksz8995ma_writephy(device_t dev, int phy, int reg, int data)
818d3bafe1dSMichael Zhilin {
819d3bafe1dSMichael Zhilin int portreg;
820d3bafe1dSMichael Zhilin
821d3bafe1dSMichael Zhilin /*
822d3bafe1dSMichael Zhilin * This is no mdio/mdc connection code.
823d3bafe1dSMichael Zhilin * simulate MIIM Registers via the SPI interface
824d3bafe1dSMichael Zhilin */
825d3bafe1dSMichael Zhilin if (reg == MII_BMCR) {
826d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC13_BASE +
827d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * phy);
828d3bafe1dSMichael Zhilin if (data & BMCR_PDOWN)
829d3bafe1dSMichael Zhilin portreg |= KSZ8995MA_PDOWN;
830d3bafe1dSMichael Zhilin else
831d3bafe1dSMichael Zhilin portreg &= ~KSZ8995MA_PDOWN;
832d3bafe1dSMichael Zhilin if (data & BMCR_STARTNEG)
833d3bafe1dSMichael Zhilin portreg |= KSZ8995MA_STARTNEG;
834d3bafe1dSMichael Zhilin else
835d3bafe1dSMichael Zhilin portreg &= ~KSZ8995MA_STARTNEG;
836d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC13_BASE +
837d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * phy, portreg);
838d3bafe1dSMichael Zhilin } else if (reg == MII_ANAR) {
839d3bafe1dSMichael Zhilin portreg = ksz8995ma_readreg(dev, KSZ8995MA_PC12_BASE +
840d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * phy);
841d3bafe1dSMichael Zhilin portreg &= 0xf;
842d3bafe1dSMichael Zhilin portreg |= ((data >> 5) & 0x0f);
843d3bafe1dSMichael Zhilin ksz8995ma_writereg(dev, KSZ8995MA_PC12_BASE +
844d3bafe1dSMichael Zhilin KSZ8995MA_PORT_SIZE * phy, portreg);
845d3bafe1dSMichael Zhilin }
846d3bafe1dSMichael Zhilin return (0);
847d3bafe1dSMichael Zhilin }
848d3bafe1dSMichael Zhilin
849d3bafe1dSMichael Zhilin static int
ksz8995ma_readreg(device_t dev,int addr)850d3bafe1dSMichael Zhilin ksz8995ma_readreg(device_t dev, int addr)
851d3bafe1dSMichael Zhilin {
852d3bafe1dSMichael Zhilin uint8_t txBuf[8], rxBuf[8];
853d3bafe1dSMichael Zhilin struct spi_command cmd;
854d3bafe1dSMichael Zhilin int err;
855d3bafe1dSMichael Zhilin
856d3bafe1dSMichael Zhilin memset(&cmd, 0, sizeof(cmd));
857d3bafe1dSMichael Zhilin memset(txBuf, 0, sizeof(txBuf));
858d3bafe1dSMichael Zhilin memset(rxBuf, 0, sizeof(rxBuf));
859d3bafe1dSMichael Zhilin
860d3bafe1dSMichael Zhilin /* read spi */
861d3bafe1dSMichael Zhilin txBuf[0] = KSZ8995MA_SPI_READ;
862d3bafe1dSMichael Zhilin txBuf[1] = addr;
863d3bafe1dSMichael Zhilin cmd.tx_cmd = &txBuf;
864d3bafe1dSMichael Zhilin cmd.rx_cmd = &rxBuf;
865d3bafe1dSMichael Zhilin cmd.tx_cmd_sz = 3;
866d3bafe1dSMichael Zhilin cmd.rx_cmd_sz = 3;
867d3bafe1dSMichael Zhilin err = SPIBUS_TRANSFER(device_get_parent(dev), dev, &cmd);
868d3bafe1dSMichael Zhilin if (err)
869d3bafe1dSMichael Zhilin return(0);
870d3bafe1dSMichael Zhilin
871d3bafe1dSMichael Zhilin return (rxBuf[2]);
872d3bafe1dSMichael Zhilin }
873d3bafe1dSMichael Zhilin
874d3bafe1dSMichael Zhilin static int
ksz8995ma_writereg(device_t dev,int addr,int value)875d3bafe1dSMichael Zhilin ksz8995ma_writereg(device_t dev, int addr, int value)
876d3bafe1dSMichael Zhilin {
877d3bafe1dSMichael Zhilin uint8_t txBuf[8], rxBuf[8];
878d3bafe1dSMichael Zhilin struct spi_command cmd;
879d3bafe1dSMichael Zhilin int err;
880d3bafe1dSMichael Zhilin
881d3bafe1dSMichael Zhilin memset(&cmd, 0, sizeof(cmd));
882d3bafe1dSMichael Zhilin memset(txBuf, 0, sizeof(txBuf));
883d3bafe1dSMichael Zhilin memset(rxBuf, 0, sizeof(rxBuf));
884d3bafe1dSMichael Zhilin
885d3bafe1dSMichael Zhilin /* write spi */
886d3bafe1dSMichael Zhilin txBuf[0] = KSZ8995MA_SPI_WRITE;
887d3bafe1dSMichael Zhilin txBuf[1] = addr;
888d3bafe1dSMichael Zhilin txBuf[2] = value;
889d3bafe1dSMichael Zhilin cmd.tx_cmd = &txBuf;
890d3bafe1dSMichael Zhilin cmd.rx_cmd = &rxBuf;
891d3bafe1dSMichael Zhilin cmd.tx_cmd_sz = 3;
892d3bafe1dSMichael Zhilin cmd.rx_cmd_sz = 3;
893d3bafe1dSMichael Zhilin err = SPIBUS_TRANSFER(device_get_parent(dev), dev, &cmd);
894d3bafe1dSMichael Zhilin if (err)
895d3bafe1dSMichael Zhilin return(0);
896d3bafe1dSMichael Zhilin
897d3bafe1dSMichael Zhilin return (0);
898d3bafe1dSMichael Zhilin }
899d3bafe1dSMichael Zhilin
900d3bafe1dSMichael Zhilin static device_method_t ksz8995ma_methods[] = {
901d3bafe1dSMichael Zhilin /* Device interface */
902d3bafe1dSMichael Zhilin DEVMETHOD(device_probe, ksz8995ma_probe),
903d3bafe1dSMichael Zhilin DEVMETHOD(device_attach, ksz8995ma_attach),
904d3bafe1dSMichael Zhilin DEVMETHOD(device_detach, ksz8995ma_detach),
905d3bafe1dSMichael Zhilin
906d3bafe1dSMichael Zhilin /* bus interface */
907d3bafe1dSMichael Zhilin DEVMETHOD(bus_add_child, device_add_child_ordered),
908d3bafe1dSMichael Zhilin
909d3bafe1dSMichael Zhilin /* MII interface */
910d3bafe1dSMichael Zhilin DEVMETHOD(miibus_readreg, ksz8995ma_readphy),
911d3bafe1dSMichael Zhilin DEVMETHOD(miibus_writereg, ksz8995ma_writephy),
912d3bafe1dSMichael Zhilin DEVMETHOD(miibus_statchg, ksz8995ma_statchg),
913d3bafe1dSMichael Zhilin
914d3bafe1dSMichael Zhilin /* etherswitch interface */
915d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_lock, ksz8995ma_lock),
916d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_unlock, ksz8995ma_unlock),
917d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_getinfo, ksz8995ma_getinfo),
918d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_readreg, ksz8995ma_readreg),
919d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_writereg, ksz8995ma_writereg),
920d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_readphyreg, ksz8995ma_readphy),
921d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_writephyreg, ksz8995ma_writephy),
922d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_getport, ksz8995ma_getport),
923d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_setport, ksz8995ma_setport),
924d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_getvgroup, ksz8995ma_getvgroup),
925d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_setvgroup, ksz8995ma_setvgroup),
926d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_setconf, ksz8995ma_setconf),
927d3bafe1dSMichael Zhilin DEVMETHOD(etherswitch_getconf, ksz8995ma_getconf),
928d3bafe1dSMichael Zhilin
929d3bafe1dSMichael Zhilin DEVMETHOD_END
930d3bafe1dSMichael Zhilin };
931d3bafe1dSMichael Zhilin
932d3bafe1dSMichael Zhilin DEFINE_CLASS_0(ksz8995ma, ksz8995ma_driver, ksz8995ma_methods,
933d3bafe1dSMichael Zhilin sizeof(struct ksz8995ma_softc));
934d3bafe1dSMichael Zhilin
93542726c2fSJohn Baldwin DRIVER_MODULE(ksz8995ma, spibus, ksz8995ma_driver, 0, 0);
9363e38757dSJohn Baldwin DRIVER_MODULE(miibus, ksz8995ma, miibus_driver, 0, 0);
937829a13faSJohn Baldwin DRIVER_MODULE(etherswitch, ksz8995ma, etherswitch_driver, 0, 0);
938d3bafe1dSMichael Zhilin MODULE_VERSION(ksz8995ma, 1);
939d3bafe1dSMichael Zhilin MODULE_DEPEND(ksz8995ma, spibus, 1, 1, 1); /* XXX which versions? */
940d3bafe1dSMichael Zhilin MODULE_DEPEND(ksz8995ma, miibus, 1, 1, 1); /* XXX which versions? */
941d3bafe1dSMichael Zhilin MODULE_DEPEND(ksz8995ma, etherswitch, 1, 1, 1); /* XXX which versions? */
942