1*a043e8c7SAdrian Chadd /*- 2*a043e8c7SAdrian Chadd * Copyright (c) 2011 Aleksandr Rybalko. 3*a043e8c7SAdrian Chadd * All rights reserved. 4*a043e8c7SAdrian Chadd * 5*a043e8c7SAdrian Chadd * Redistribution and use in source and binary forms, with or without 6*a043e8c7SAdrian Chadd * modification, are permitted provided that the following conditions 7*a043e8c7SAdrian Chadd * are met: 8*a043e8c7SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 9*a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer. 10*a043e8c7SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 11*a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 12*a043e8c7SAdrian Chadd * documentation and/or other materials provided with the distribution. 13*a043e8c7SAdrian Chadd * 14*a043e8c7SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15*a043e8c7SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16*a043e8c7SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17*a043e8c7SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18*a043e8c7SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19*a043e8c7SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20*a043e8c7SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21*a043e8c7SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22*a043e8c7SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23*a043e8c7SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24*a043e8c7SAdrian Chadd * SUCH DAMAGE. 25*a043e8c7SAdrian Chadd * 26*a043e8c7SAdrian Chadd * $FreeBSD$ 27*a043e8c7SAdrian Chadd */ 28*a043e8c7SAdrian Chadd 29*a043e8c7SAdrian Chadd #ifndef __AR8X16_SWITCHREG_H__ 30*a043e8c7SAdrian Chadd #define __AR8X16_SWITCHREG_H__ 31*a043e8c7SAdrian Chadd 32*a043e8c7SAdrian Chadd /* Atheros specific MII registers */ 33*a043e8c7SAdrian Chadd #define MII_ATH_DBG_ADDR 0x1d 34*a043e8c7SAdrian Chadd #define MII_ATH_DBG_DATA 0x1e 35*a043e8c7SAdrian Chadd 36*a043e8c7SAdrian Chadd #define AR8X16_REG_MASK_CTRL 0x0000 37*a043e8c7SAdrian Chadd #define AR8X16_MASK_CTRL_REV_MASK 0x000000ff 38*a043e8c7SAdrian Chadd #define AR8X16_MASK_CTRL_VER_MASK 0x0000ff00 39*a043e8c7SAdrian Chadd #define AR8X16_MASK_CTRL_VER_SHIFT 8 40*a043e8c7SAdrian Chadd #define AR8X16_MASK_CTRL_SOFT_RESET (1 << 31) 41*a043e8c7SAdrian Chadd 42*a043e8c7SAdrian Chadd #define AR8X16_REG_MODE 0x0008 43*a043e8c7SAdrian Chadd /* DIR-615 E4 U-Boot */ 44*a043e8c7SAdrian Chadd #define AR8X16_MODE_DIR_615_UBOOT 0x8d1003e0 45*a043e8c7SAdrian Chadd /* From Ubiquiti RSPRO */ 46*a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_PORT4_ISO 0x81461bea 47*a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_PORT4_SWITCH 0x01261be2 48*a043e8c7SAdrian Chadd /* AVM Fritz!Box 7390 */ 49*a043e8c7SAdrian Chadd #define AR8X16_MODE_GMII 0x010e5b71 50*a043e8c7SAdrian Chadd /* from avm_cpmac/linux_ar_reg.h */ 51*a043e8c7SAdrian Chadd #define AR8X16_MODE_RESERVED 0x000e1b20 52*a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC0_GMII_EN (1u << 0) 53*a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC0_RGMII_EN (1u << 1) 54*a043e8c7SAdrian Chadd #define AR8X16_MODE_PHY4_GMII_EN (1u << 2) 55*a043e8c7SAdrian Chadd #define AR8X16_MODE_PHY4_RGMII_EN (1u << 3) 56*a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC0_MAC_MODE (1u << 4) 57*a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_RXCLK_DELAY_EN (1u << 6) 58*a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_TXCLK_DELAY_EN (1u << 7) 59*a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC5_MAC_MODE (1u << 14) 60*a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC5_PHY_MODE (1u << 15) 61*a043e8c7SAdrian Chadd #define AR8X16_MODE_TXDELAY_S0 (1u << 21) 62*a043e8c7SAdrian Chadd #define AR8X16_MODE_TXDELAY_S1 (1u << 22) 63*a043e8c7SAdrian Chadd #define AR8X16_MODE_RXDELAY_S0 (1u << 23) 64*a043e8c7SAdrian Chadd #define AR8X16_MODE_LED_OPEN_EN (1u << 24) 65*a043e8c7SAdrian Chadd #define AR8X16_MODE_SPI_EN (1u << 25) 66*a043e8c7SAdrian Chadd #define AR8X16_MODE_RXDELAY_S1 (1u << 26) 67*a043e8c7SAdrian Chadd #define AR8X16_MODE_POWER_ON_SEL (1u << 31) 68*a043e8c7SAdrian Chadd 69*a043e8c7SAdrian Chadd #define AR8X16_REG_ISR 0x0010 70*a043e8c7SAdrian Chadd #define AR8X16_REG_IMR 0x0014 71*a043e8c7SAdrian Chadd 72*a043e8c7SAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR0 0x0020 73*a043e8c7SAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1 0x0024 74*a043e8c7SAdrian Chadd 75*a043e8c7SAdrian Chadd #define AR8X16_REG_FLOOD_MASK 0x002c 76*a043e8c7SAdrian Chadd #define AR8X16_FLOOD_MASK_BCAST_TO_CPU (1 << 26) 77*a043e8c7SAdrian Chadd 78*a043e8c7SAdrian Chadd #define AR8X16_REG_GLOBAL_CTRL 0x0030 79*a043e8c7SAdrian Chadd #define AR8216_GLOBAL_CTRL_MTU_MASK 0x00000fff 80*a043e8c7SAdrian Chadd #define AR8316_GLOBAL_CTRL_MTU_MASK 0x00007fff 81*a043e8c7SAdrian Chadd #define AR8236_GLOBAL_CTRL_MTU_MASK 0x00007fff 82*a043e8c7SAdrian Chadd 83*a043e8c7SAdrian Chadd #define AR8X16_REG_VLAN_CTRL 0x0040 84*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP 0x00000007 85*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_NOOP 0x0 86*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_FLUSH 0x1 87*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_LOAD 0x2 88*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_PURGE 0x3 89*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_REMOVE_PORT 0x4 90*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_GET_NEXT 0x5 91*a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_GET 0x6 92*a043e8c7SAdrian Chadd #define AR8X16_VLAN_ACTIVE (1 << 3) 93*a043e8c7SAdrian Chadd #define AR8X16_VLAN_FULL (1 << 4) 94*a043e8c7SAdrian Chadd #define AR8X16_VLAN_PORT 0x00000f00 95*a043e8c7SAdrian Chadd #define AR8X16_VLAN_PORT_SHIFT 8 96*a043e8c7SAdrian Chadd #define AR8X16_VLAN_VID 0x0fff0000 97*a043e8c7SAdrian Chadd #define AR8X16_VLAN_VID_SHIFT 16 98*a043e8c7SAdrian Chadd #define AR8X16_VLAN_PRIO 0x70000000 99*a043e8c7SAdrian Chadd #define AR8X16_VLAN_PRIO_SHIFT 28 100*a043e8c7SAdrian Chadd #define AR8X16_VLAN_PRIO_EN (1 << 31) 101*a043e8c7SAdrian Chadd 102*a043e8c7SAdrian Chadd #define AR8X16_REG_VLAN_DATA 0x0044 103*a043e8c7SAdrian Chadd #define AR8X16_VLAN_MEMBER 0x000003ff 104*a043e8c7SAdrian Chadd #define AR8X16_VLAN_VALID (1 << 11) 105*a043e8c7SAdrian Chadd 106*a043e8c7SAdrian Chadd #define AR8X16_REG_ARL_CTRL0 0x0050 107*a043e8c7SAdrian Chadd #define AR8X16_REG_ARL_CTRL1 0x0054 108*a043e8c7SAdrian Chadd #define AR8X16_REG_ARL_CTRL2 0x0058 109*a043e8c7SAdrian Chadd 110*a043e8c7SAdrian Chadd #define AR8X16_REG_AT_CTRL 0x005c 111*a043e8c7SAdrian Chadd #define AR8X16_AT_CTRL_ARP_EN (1 << 20) 112*a043e8c7SAdrian Chadd 113*a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_1 0x0060 114*a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_2 0x0064 115*a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_3 0x0068 116*a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_4 0x006C 117*a043e8c7SAdrian Chadd 118*a043e8c7SAdrian Chadd #define AR8X16_REG_TAG_PRIO 0x0070 119*a043e8c7SAdrian Chadd 120*a043e8c7SAdrian Chadd #define AR8X16_REG_SERVICE_TAG 0x0074 121*a043e8c7SAdrian Chadd #define AR8X16_SERVICE_TAG_MASK 0x0000ffff 122*a043e8c7SAdrian Chadd 123*a043e8c7SAdrian Chadd #define AR8X16_REG_CPU_PORT 0x0078 124*a043e8c7SAdrian Chadd #define AR8X16_MIRROR_PORT_SHIFT 4 125*a043e8c7SAdrian Chadd #define AR8X16_CPU_PORT_EN (1 << 8) 126*a043e8c7SAdrian Chadd 127*a043e8c7SAdrian Chadd #define AR8X16_REG_MIB_FUNC0 0x0080 128*a043e8c7SAdrian Chadd #define AR8X16_MIB_TIMER_MASK 0x0000ffff 129*a043e8c7SAdrian Chadd #define AR8X16_MIB_AT_HALF_EN (1 << 16) 130*a043e8c7SAdrian Chadd #define AR8X16_MIB_BUSY (1 << 17) 131*a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_SHIFT 24 132*a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_NO_OP 0x0 133*a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_FLUSH 0x1 134*a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_CAPTURE 0x3 135*a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_XXX (1 << 30) /* 0x40000000 */ 136*a043e8c7SAdrian Chadd 137*a043e8c7SAdrian Chadd #define AR8X16_REG_MDIO_HIGH_ADDR 0x0094 138*a043e8c7SAdrian Chadd 139*a043e8c7SAdrian Chadd #define AR8X16_REG_MDIO_CTRL 0x0098 140*a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_DATA_MASK 0x0000ffff 141*a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_REG_ADDR_SHIFT 16 142*a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_PHY_ADDR_SHIFT 21 143*a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_CMD_WRITE 0 144*a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_CMD_READ (1 << 27) 145*a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_MASTER_EN (1 << 30) 146*a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_BUSY (1 << 31) 147*a043e8c7SAdrian Chadd 148*a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_BASE(_p) (0x0100 + (_p) * 0x0100) 149*a043e8c7SAdrian Chadd 150*a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_STS(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0000) 151*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_MASK 0x00000003 152*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_10 0 153*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_100 1 154*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_1000 2 155*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_TXMAC (1 << 2) 156*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_RXMAC (1 << 3) 157*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_TXFLOW (1 << 4) 158*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_RXFLOW (1 << 5) 159*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_DUPLEX (1 << 6) 160*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_LINK_UP (1 << 8) 161*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_LINK_AUTO (1 << 9) 162*a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_LINK_PAUSE (1 << 10) 163*a043e8c7SAdrian Chadd 164*a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_CTRL(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0004) 165*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_MASK 0x00000007 166*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_DISABLED 0 167*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_BLOCK 1 168*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_LISTEN 2 169*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_LEARN 3 170*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_FORWARD 4 171*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_LEARN_LOCK (1 << 7) 172*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_SHIFT 8 173*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_KEEP 0 174*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_STRIP 1 175*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_ADD 2 176*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_DOUBLE_TAG 3 177*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_IGMP_SNOOP (1 << 10) 178*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_HEADER (1 << 11) 179*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_MAC_LOOP (1 << 12) 180*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_SINGLE_VLAN (1 << 13) 181*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_LEARN (1 << 14) 182*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_DOUBLE_TAG (1 << 15) 183*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_MIRROR_TX (1 << 16) 184*a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_MIRROR_RX (1 << 17) 185*a043e8c7SAdrian Chadd 186*a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_VLAN(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0008) 187*a043e8c7SAdrian Chadd 188*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_DEFAULT_ID_SHIFT 0 189*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_DEST_PORTS_SHIFT 16 190*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_MASK 0xc0000000 191*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_SHIFT 30 192*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_PORT_ONLY 0 193*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_PORT_FALLBACK 1 194*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_VLAN_ONLY 2 195*a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_SECURE 3 196*a043e8c7SAdrian Chadd 197*a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_RATE_LIM(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x000c) 198*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_128KB 0 199*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_256KB 1 200*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_512KB 2 201*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_1MB 3 202*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_2MB 4 203*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_4MB 5 204*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_8MB 6 205*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_16MB 7 206*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_32MB 8 207*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_64MB 9 208*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_IN_EN (1 << 24) 209*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_OUT_EN (1 << 23) 210*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_IN_MASK 0x000f0000 211*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_IN_SHIFT 16 212*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_OUT_MASK 0x0000000f 213*a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_OUT_SHIFT 0 214*a043e8c7SAdrian Chadd 215*a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_PRIORITY(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0010) 216*a043e8c7SAdrian Chadd 217*a043e8c7SAdrian Chadd #define AR8X16_REG_STATS_BASE(_p) (0x20000 + (_p) * 0x100) 218*a043e8c7SAdrian Chadd 219*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXBROAD 0x0000 220*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXPAUSE 0x0004 221*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXMULTI 0x0008 222*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXFCSERR 0x000c 223*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXALIGNERR 0x0010 224*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXRUNT 0x0014 225*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXFRAGMENT 0x0018 226*a043e8c7SAdrian Chadd #define AR8X16_STATS_RX64BYTE 0x001c 227*a043e8c7SAdrian Chadd #define AR8X16_STATS_RX128BYTE 0x0020 228*a043e8c7SAdrian Chadd #define AR8X16_STATS_RX256BYTE 0x0024 229*a043e8c7SAdrian Chadd #define AR8X16_STATS_RX512BYTE 0x0028 230*a043e8c7SAdrian Chadd #define AR8X16_STATS_RX1024BYTE 0x002c 231*a043e8c7SAdrian Chadd #define AR8X16_STATS_RX1518BYTE 0x0030 232*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXMAXBYTE 0x0034 233*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXTOOLONG 0x0038 234*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXGOODBYTE 0x003c 235*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXBADBYTE 0x0044 236*a043e8c7SAdrian Chadd #define AR8X16_STATS_RXOVERFLOW 0x004c 237*a043e8c7SAdrian Chadd #define AR8X16_STATS_FILTERED 0x0050 238*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXBROAD 0x0054 239*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXPAUSE 0x0058 240*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXMULTI 0x005c 241*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXUNDERRUN 0x0060 242*a043e8c7SAdrian Chadd #define AR8X16_STATS_TX64BYTE 0x0064 243*a043e8c7SAdrian Chadd #define AR8X16_STATS_TX128BYTE 0x0068 244*a043e8c7SAdrian Chadd #define AR8X16_STATS_TX256BYTE 0x006c 245*a043e8c7SAdrian Chadd #define AR8X16_STATS_TX512BYTE 0x0070 246*a043e8c7SAdrian Chadd #define AR8X16_STATS_TX1024BYTE 0x0074 247*a043e8c7SAdrian Chadd #define AR8X16_STATS_TX1518BYTE 0x0078 248*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXMAXBYTE 0x007c 249*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXOVERSIZE 0x0080 250*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXBYTE 0x0084 251*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXCOLLISION 0x008c 252*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXABORTCOL 0x0090 253*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXMULTICOL 0x0094 254*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXSINGLECOL 0x0098 255*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXEXCDEFER 0x009c 256*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXDEFER 0x00a0 257*a043e8c7SAdrian Chadd #define AR8X16_STATS_TXLATECOL 0x00a4 258*a043e8c7SAdrian Chadd 259*a043e8c7SAdrian Chadd #define AR8X16_PORT_CPU 0 260*a043e8c7SAdrian Chadd #define AR8X16_NUM_PORTS 6 261*a043e8c7SAdrian Chadd #define AR8X16_NUM_PHYS 5 262*a043e8c7SAdrian Chadd #define AR8X16_MAGIC 0xc000050e 263*a043e8c7SAdrian Chadd 264*a043e8c7SAdrian Chadd #define AR8X16_PHY_ID1 0x004d 265*a043e8c7SAdrian Chadd #define AR8X16_PHY_ID2 0xd041 266*a043e8c7SAdrian Chadd 267*a043e8c7SAdrian Chadd #define AR8X16_PORT_MASK(_port) (1 << (_port)) 268*a043e8c7SAdrian Chadd #define AR8X16_PORT_MASK_ALL ((1<<AR8X16_NUM_PORTS)-1) 269*a043e8c7SAdrian Chadd #define AR8X16_PORT_MASK_BUT(_port) (AR8X16_PORT_MASK_ALL & ~(1 << (_port))) 270*a043e8c7SAdrian Chadd 271*a043e8c7SAdrian Chadd #define AR8X16_MAX_VLANS 16 272*a043e8c7SAdrian Chadd 273*a043e8c7SAdrian Chadd #endif /* __AR8X16_SWITCHREG_H__ */ 274*a043e8c7SAdrian Chadd 275