xref: /freebsd/sys/dev/etherswitch/arswitch/arswitchreg.h (revision 93f5e67e021f548cdfc6f486375302fe5bdcea3d)
1a043e8c7SAdrian Chadd /*-
2a043e8c7SAdrian Chadd  * Copyright (c) 2011 Aleksandr Rybalko.
3a043e8c7SAdrian Chadd  * All rights reserved.
4a043e8c7SAdrian Chadd  *
5a043e8c7SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
6a043e8c7SAdrian Chadd  * modification, are permitted provided that the following conditions
7a043e8c7SAdrian Chadd  * are met:
8a043e8c7SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
9a043e8c7SAdrian Chadd  *    notice, this list of conditions and the following disclaimer.
10a043e8c7SAdrian Chadd  * 2. Redistributions in binary form must reproduce the above copyright
11a043e8c7SAdrian Chadd  *    notice, this list of conditions and the following disclaimer in the
12a043e8c7SAdrian Chadd  *    documentation and/or other materials provided with the distribution.
13a043e8c7SAdrian Chadd  *
14a043e8c7SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15a043e8c7SAdrian Chadd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16a043e8c7SAdrian Chadd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17a043e8c7SAdrian Chadd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18a043e8c7SAdrian Chadd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19a043e8c7SAdrian Chadd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20a043e8c7SAdrian Chadd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21a043e8c7SAdrian Chadd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22a043e8c7SAdrian Chadd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23a043e8c7SAdrian Chadd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24a043e8c7SAdrian Chadd  * SUCH DAMAGE.
25a043e8c7SAdrian Chadd  *
26a043e8c7SAdrian Chadd  * $FreeBSD$
27a043e8c7SAdrian Chadd  */
28a043e8c7SAdrian Chadd 
29a043e8c7SAdrian Chadd #ifndef __AR8X16_SWITCHREG_H__
30a043e8c7SAdrian Chadd #define	__AR8X16_SWITCHREG_H__
31a043e8c7SAdrian Chadd 
322015605eSAdrian Chadd /* XXX doesn't belong here; stolen shamelessly from ath_hal/ah_internal.h */
332015605eSAdrian Chadd /*
342015605eSAdrian Chadd  * Register manipulation macros that expect bit field defines
352015605eSAdrian Chadd  * to follow the convention that an _S suffix is appended for
362015605eSAdrian Chadd  * a shift count, while the field mask has no suffix.
372015605eSAdrian Chadd  */
382015605eSAdrian Chadd #define	SM(_v, _f)	(((_v) << _f##_S) & (_f))
392015605eSAdrian Chadd #define	MS(_v, _f)	(((_v) & (_f)) >> _f##_S)
402015605eSAdrian Chadd 
41*93f5e67eSAdrian Chadd /* XXX Linux define compatibility stuff */
42*93f5e67eSAdrian Chadd #define	BIT(_m)				(1UL << (_m))
43*93f5e67eSAdrian Chadd #define	BITM(_count)			((1UL << (_count)) - 1)
44*93f5e67eSAdrian Chadd #define	BITS(_shift, _count)		(BITM(_count) << (_shift))
45*93f5e67eSAdrian Chadd 
46a043e8c7SAdrian Chadd /* Atheros specific MII registers */
477e1a619dSAdrian Chadd #define	MII_ATH_MMD_ADDR		0x0d
487e1a619dSAdrian Chadd #define	MII_ATH_MMD_DATA		0x0e
49a043e8c7SAdrian Chadd #define	MII_ATH_DBG_ADDR		0x1d
50a043e8c7SAdrian Chadd #define	MII_ATH_DBG_DATA		0x1e
51a043e8c7SAdrian Chadd 
52a043e8c7SAdrian Chadd #define	AR8X16_REG_MASK_CTRL		0x0000
53a043e8c7SAdrian Chadd #define		AR8X16_MASK_CTRL_REV_MASK	0x000000ff
54a043e8c7SAdrian Chadd #define		AR8X16_MASK_CTRL_VER_MASK	0x0000ff00
55a043e8c7SAdrian Chadd #define		AR8X16_MASK_CTRL_VER_SHIFT	8
567a22215cSEitan Adler #define		AR8X16_MASK_CTRL_SOFT_RESET	(1U << 31)
57a043e8c7SAdrian Chadd 
58a043e8c7SAdrian Chadd #define	AR8X16_REG_MODE			0x0008
59a043e8c7SAdrian Chadd /* DIR-615 E4 U-Boot */
60a043e8c7SAdrian Chadd #define		AR8X16_MODE_DIR_615_UBOOT	0x8d1003e0
61a043e8c7SAdrian Chadd /* From Ubiquiti RSPRO */
62a043e8c7SAdrian Chadd #define		AR8X16_MODE_RGMII_PORT4_ISO	0x81461bea
63a043e8c7SAdrian Chadd #define		AR8X16_MODE_RGMII_PORT4_SWITCH	0x01261be2
64a043e8c7SAdrian Chadd /* AVM Fritz!Box 7390 */
65a043e8c7SAdrian Chadd #define		AR8X16_MODE_GMII		0x010e5b71
66a043e8c7SAdrian Chadd /* from avm_cpmac/linux_ar_reg.h */
67a043e8c7SAdrian Chadd #define		AR8X16_MODE_RESERVED		0x000e1b20
68a043e8c7SAdrian Chadd #define		AR8X16_MODE_MAC0_GMII_EN	(1u <<  0)
69a043e8c7SAdrian Chadd #define		AR8X16_MODE_MAC0_RGMII_EN	(1u <<  1)
70a043e8c7SAdrian Chadd #define		AR8X16_MODE_PHY4_GMII_EN	(1u <<  2)
71a043e8c7SAdrian Chadd #define		AR8X16_MODE_PHY4_RGMII_EN	(1u <<  3)
72a043e8c7SAdrian Chadd #define		AR8X16_MODE_MAC0_MAC_MODE	(1u <<  4)
73a043e8c7SAdrian Chadd #define		AR8X16_MODE_RGMII_RXCLK_DELAY_EN (1u <<  6)
74a043e8c7SAdrian Chadd #define		AR8X16_MODE_RGMII_TXCLK_DELAY_EN (1u <<  7)
75a043e8c7SAdrian Chadd #define		AR8X16_MODE_MAC5_MAC_MODE	(1u << 14)
76a043e8c7SAdrian Chadd #define		AR8X16_MODE_MAC5_PHY_MODE	(1u << 15)
77a043e8c7SAdrian Chadd #define		AR8X16_MODE_TXDELAY_S0		(1u << 21)
78a043e8c7SAdrian Chadd #define		AR8X16_MODE_TXDELAY_S1		(1u << 22)
79a043e8c7SAdrian Chadd #define		AR8X16_MODE_RXDELAY_S0		(1u << 23)
80a043e8c7SAdrian Chadd #define		AR8X16_MODE_LED_OPEN_EN		(1u << 24)
81a043e8c7SAdrian Chadd #define		AR8X16_MODE_SPI_EN		(1u << 25)
82a043e8c7SAdrian Chadd #define		AR8X16_MODE_RXDELAY_S1		(1u << 26)
83a043e8c7SAdrian Chadd #define		AR8X16_MODE_POWER_ON_SEL	(1u << 31)
84a043e8c7SAdrian Chadd 
85a043e8c7SAdrian Chadd #define	AR8X16_REG_ISR			0x0010
86a043e8c7SAdrian Chadd #define	AR8X16_REG_IMR			0x0014
87a043e8c7SAdrian Chadd 
88a043e8c7SAdrian Chadd #define	AR8X16_REG_SW_MAC_ADDR0		0x0020
89a043e8c7SAdrian Chadd #define	AR8X16_REG_SW_MAC_ADDR1		0x0024
90a043e8c7SAdrian Chadd 
91a043e8c7SAdrian Chadd #define	AR8X16_REG_FLOOD_MASK		0x002c
92a043e8c7SAdrian Chadd #define		AR8X16_FLOOD_MASK_BCAST_TO_CPU	(1 << 26)
93a043e8c7SAdrian Chadd 
94a043e8c7SAdrian Chadd #define	AR8X16_REG_GLOBAL_CTRL		0x0030
95a043e8c7SAdrian Chadd #define		AR8216_GLOBAL_CTRL_MTU_MASK	0x00000fff
962015605eSAdrian Chadd #define		AR8216_GLOBAL_CTRL_MTU_MASK_S	0
97a043e8c7SAdrian Chadd #define		AR8316_GLOBAL_CTRL_MTU_MASK	0x00007fff
982015605eSAdrian Chadd #define		AR8316_GLOBAL_CTRL_MTU_MASK_S	0
99a043e8c7SAdrian Chadd #define		AR8236_GLOBAL_CTRL_MTU_MASK	0x00007fff
1002015605eSAdrian Chadd #define		AR8236_GLOBAL_CTRL_MTU_MASK_S	0
1012015605eSAdrian Chadd #define		AR7240_GLOBAL_CTRL_MTU_MASK	0x00003fff
1022015605eSAdrian Chadd #define		AR7240_GLOBAL_CTRL_MTU_MASK_S	0
103a043e8c7SAdrian Chadd 
104a043e8c7SAdrian Chadd #define	AR8X16_REG_VLAN_CTRL			0x0040
105a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP			0x00000007
106a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP_NOOP		0x0
107a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP_FLUSH		0x1
108a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP_LOAD		0x2
109a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP_PURGE		0x3
110a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP_REMOVE_PORT	0x4
111a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP_GET_NEXT		0x5
112a043e8c7SAdrian Chadd #define		AR8X16_VLAN_OP_GET		0x6
113a043e8c7SAdrian Chadd #define		AR8X16_VLAN_ACTIVE		(1 << 3)
114a043e8c7SAdrian Chadd #define		AR8X16_VLAN_FULL		(1 << 4)
115a043e8c7SAdrian Chadd #define		AR8X16_VLAN_PORT		0x00000f00
116a043e8c7SAdrian Chadd #define		AR8X16_VLAN_PORT_SHIFT		8
117a043e8c7SAdrian Chadd #define		AR8X16_VLAN_VID			0x0fff0000
118a043e8c7SAdrian Chadd #define		AR8X16_VLAN_VID_SHIFT		16
119a043e8c7SAdrian Chadd #define		AR8X16_VLAN_PRIO		0x70000000
120a043e8c7SAdrian Chadd #define		AR8X16_VLAN_PRIO_SHIFT		28
1217a22215cSEitan Adler #define		AR8X16_VLAN_PRIO_EN		(1U << 31)
122a043e8c7SAdrian Chadd 
123a043e8c7SAdrian Chadd #define	AR8X16_REG_VLAN_DATA		0x0044
124b9f07b86SLuiz Otavio O Souza #define		AR8X16_VLAN_MEMBER		0x0000003f
125a043e8c7SAdrian Chadd #define		AR8X16_VLAN_VALID		(1 << 11)
126a043e8c7SAdrian Chadd 
127*93f5e67eSAdrian Chadd #define	AR8216_REG_ATU			0x0050
128*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP		BITS(0, 3)
129*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP_NOOP		0x0
130*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP_FLUSH		0x1
131*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP_LOAD		0x2
132*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP_PURGE		0x3
133*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP_FLUSH_LOCKED	0x4
134*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP_FLUSH_UNICAST	0x5
135*93f5e67eSAdrian Chadd #define		AR8216_ATU_OP_GET_NEXT		0x6
136*93f5e67eSAdrian Chadd #define		AR8216_ATU_ACTIVE		BIT(3)
137*93f5e67eSAdrian Chadd #define		AR8216_ATU_PORT_NUM		BITS(8, 4)
138*93f5e67eSAdrian Chadd #define		AR8216_ATU_FULL_VIO		BIT(12)
139*93f5e67eSAdrian Chadd #define		AR8216_ATU_ADDR4		BITS(16, 8)
140*93f5e67eSAdrian Chadd #define		AR8216_ATU_ADDR5		BITS(24, 8)
141*93f5e67eSAdrian Chadd 
142*93f5e67eSAdrian Chadd #define	AR8216_REG_ATU_DATA		0x0054
143*93f5e67eSAdrian Chadd #define		AR8216_ATU_ADDR3		BITS(0, 8)
144*93f5e67eSAdrian Chadd #define		AR8216_ATU_ADDR2		BITS(8, 8)
145*93f5e67eSAdrian Chadd #define		AR8216_ATU_ADDR1		BITS(16, 8)
146*93f5e67eSAdrian Chadd #define		AR8216_ATU_ADDR0		BITS(24, 8)
147*93f5e67eSAdrian Chadd 
148a043e8c7SAdrian Chadd #define	AR8X16_REG_ARL_CTRL2		0x0058
149a043e8c7SAdrian Chadd 
150*93f5e67eSAdrian Chadd #define	AR8216_REG_ATU_CTRL		0x005C
151*93f5e67eSAdrian Chadd #define		AR8216_ATU_CTRL_AGE_EN		BIT(17)
152*93f5e67eSAdrian Chadd #define		AR8216_ATU_CTRL_AGE_TIME	BITS(0, 16)
153*93f5e67eSAdrian Chadd #define		AR8216_ATU_CTRL_AGE_TIME_S	0
154*93f5e67eSAdrian Chadd 
155a043e8c7SAdrian Chadd #define	AR8X16_REG_AT_CTRL		0x005c
156a043e8c7SAdrian Chadd #define		AR8X16_AT_CTRL_ARP_EN		(1 << 20)
157a043e8c7SAdrian Chadd 
158a043e8c7SAdrian Chadd #define	AR8X16_REG_IP_PRIORITY_1     	0x0060
159a043e8c7SAdrian Chadd #define	AR8X16_REG_IP_PRIORITY_2     	0x0064
160a043e8c7SAdrian Chadd #define	AR8X16_REG_IP_PRIORITY_3     	0x0068
161a043e8c7SAdrian Chadd #define	AR8X16_REG_IP_PRIORITY_4     	0x006C
162a043e8c7SAdrian Chadd 
163a043e8c7SAdrian Chadd #define	AR8X16_REG_TAG_PRIO		0x0070
164a043e8c7SAdrian Chadd 
165a043e8c7SAdrian Chadd #define	AR8X16_REG_SERVICE_TAG		0x0074
166a043e8c7SAdrian Chadd #define		AR8X16_SERVICE_TAG_MASK		0x0000ffff
167a043e8c7SAdrian Chadd 
168a043e8c7SAdrian Chadd #define	AR8X16_REG_CPU_PORT		0x0078
169a043e8c7SAdrian Chadd #define		AR8X16_MIRROR_PORT_SHIFT	4
17067a8db4dSAdrian Chadd #define		AR8X16_MIRROR_PORT_MASK		(0xf << AR8X16_MIRROR_PORT_SHIFT)
17167a8db4dSAdrian Chadd #define		AR8X16_CPU_MIRROR_PORT(_p)	((_p) << AR8X16_MIRROR_PORT_SHIFT)
17267a8db4dSAdrian Chadd #define		AR8X16_CPU_MIRROR_DIS		AR8X16_CPU_MIRROR_PORT(0xf)
173a043e8c7SAdrian Chadd #define		AR8X16_CPU_PORT_EN		(1 << 8)
174a043e8c7SAdrian Chadd 
175a043e8c7SAdrian Chadd #define	AR8X16_REG_MIB_FUNC0		0x0080
176a043e8c7SAdrian Chadd #define		AR8X16_MIB_TIMER_MASK		0x0000ffff
177a043e8c7SAdrian Chadd #define		AR8X16_MIB_AT_HALF_EN		(1 << 16)
178a043e8c7SAdrian Chadd #define		AR8X16_MIB_BUSY			(1 << 17)
179a043e8c7SAdrian Chadd #define		AR8X16_MIB_FUNC_SHIFT		24
180a043e8c7SAdrian Chadd #define		AR8X16_MIB_FUNC_NO_OP		0x0
181a043e8c7SAdrian Chadd #define		AR8X16_MIB_FUNC_FLUSH		0x1
182a043e8c7SAdrian Chadd #define		AR8X16_MIB_FUNC_CAPTURE		0x3
183a043e8c7SAdrian Chadd #define		AR8X16_MIB_FUNC_XXX		(1 << 30) /* 0x40000000 */
184a043e8c7SAdrian Chadd 
1857e57b3adSAdrian Chadd #define		AR934X_MIB_ENABLE		(1 << 30)
1867e57b3adSAdrian Chadd 
187a043e8c7SAdrian Chadd #define	AR8X16_REG_MDIO_HIGH_ADDR	0x0094
188a043e8c7SAdrian Chadd 
189a043e8c7SAdrian Chadd #define	AR8X16_REG_MDIO_CTRL		0x0098
190a043e8c7SAdrian Chadd #define		AR8X16_MDIO_CTRL_DATA_MASK	0x0000ffff
191a043e8c7SAdrian Chadd #define		AR8X16_MDIO_CTRL_REG_ADDR_SHIFT	16
192a043e8c7SAdrian Chadd #define		AR8X16_MDIO_CTRL_PHY_ADDR_SHIFT	21
193a043e8c7SAdrian Chadd #define		AR8X16_MDIO_CTRL_CMD_WRITE	0
194a043e8c7SAdrian Chadd #define		AR8X16_MDIO_CTRL_CMD_READ	(1 << 27)
195a043e8c7SAdrian Chadd #define		AR8X16_MDIO_CTRL_MASTER_EN	(1 << 30)
1967a22215cSEitan Adler #define		AR8X16_MDIO_CTRL_BUSY		(1U << 31)
197a043e8c7SAdrian Chadd 
198a043e8c7SAdrian Chadd #define	AR8X16_REG_PORT_BASE(_p)	(0x0100 + (_p) * 0x0100)
199a043e8c7SAdrian Chadd 
200a043e8c7SAdrian Chadd #define	AR8X16_REG_PORT_STS(_p)		(AR8X16_REG_PORT_BASE((_p)) + 0x0000)
201a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_SPEED_MASK	0x00000003
202a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_SPEED_10	0
203a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_SPEED_100	1
204a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_SPEED_1000	2
205a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_TXMAC		(1 << 2)
206a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_RXMAC		(1 << 3)
207a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_TXFLOW		(1 << 4)
208a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_RXFLOW		(1 << 5)
209a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_DUPLEX		(1 << 6)
210a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_LINK_UP		(1 << 8)
211a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_LINK_AUTO	(1 << 9)
212a043e8c7SAdrian Chadd #define		AR8X16_PORT_STS_LINK_PAUSE	(1 << 10)
213a043e8c7SAdrian Chadd 
214a043e8c7SAdrian Chadd #define	AR8X16_REG_PORT_CTRL(_p)	(AR8X16_REG_PORT_BASE((_p)) + 0x0004)
215a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_STATE_MASK	0x00000007
216a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_STATE_DISABLED	0
217a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_STATE_BLOCK	1
218a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_STATE_LISTEN	2
219a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_STATE_LEARN	3
220a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_STATE_FORWARD	4
221a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_LEARN_LOCK	(1 << 7)
222a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_SHIFT 8
223a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_KEEP	0
224a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_STRIP 1
225a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_ADD 2
226a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_DOUBLE_TAG 3
227a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_IGMP_SNOOP	(1 << 10)
228a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_HEADER		(1 << 11)
229a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_MAC_LOOP	(1 << 12)
230a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_SINGLE_VLAN	(1 << 13)
231a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_LEARN		(1 << 14)
232a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_DOUBLE_TAG	(1 << 15)
233a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_MIRROR_TX	(1 << 16)
234a043e8c7SAdrian Chadd #define		AR8X16_PORT_CTRL_MIRROR_RX	(1 << 17)
235a043e8c7SAdrian Chadd 
236a043e8c7SAdrian Chadd #define	AR8X16_REG_PORT_VLAN(_p)	(AR8X16_REG_PORT_BASE((_p)) + 0x0008)
237a043e8c7SAdrian Chadd 
238a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_DEFAULT_ID_SHIFT	0
239a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_DEST_PORTS_SHIFT	16
240a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_MODE_MASK		0xc0000000
241a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_MODE_SHIFT		30
242a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_MODE_PORT_ONLY		0
243a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_MODE_PORT_FALLBACK	1
244a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_MODE_VLAN_ONLY		2
245a043e8c7SAdrian Chadd #define		AR8X16_PORT_VLAN_MODE_SECURE		3
246a043e8c7SAdrian Chadd 
247a043e8c7SAdrian Chadd #define	AR8X16_REG_PORT_RATE_LIM(_p)	(AR8X16_REG_PORT_BASE((_p)) + 0x000c)
248a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_128KB	0
249a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_256KB	1
250a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_512KB	2
251a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_1MB	3
252a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_2MB	4
253a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_4MB	5
254a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_8MB	6
255a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_16MB	7
256a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_32MB	8
257a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_64MB	9
258a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_IN_EN	(1 << 24)
259a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_OUT_EN	(1 << 23)
260a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_IN_MASK	0x000f0000
261a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_IN_SHIFT	16
262a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_OUT_MASK	0x0000000f
263a043e8c7SAdrian Chadd #define		AR8X16_PORT_RATE_LIM_OUT_SHIFT	0
264a043e8c7SAdrian Chadd 
265a043e8c7SAdrian Chadd #define	AR8X16_REG_PORT_PRIORITY(_p)	(AR8X16_REG_PORT_BASE((_p)) + 0x0010)
266a043e8c7SAdrian Chadd 
267a043e8c7SAdrian Chadd #define	AR8X16_REG_STATS_BASE(_p)	(0x20000 + (_p) * 0x100)
268a043e8c7SAdrian Chadd 
269a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXBROAD		0x0000
270a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXPAUSE		0x0004
271a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXMULTI		0x0008
272a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXFCSERR		0x000c
273a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXALIGNERR		0x0010
274a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXRUNT		0x0014
275a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXFRAGMENT		0x0018
276a043e8c7SAdrian Chadd #define	AR8X16_STATS_RX64BYTE		0x001c
277a043e8c7SAdrian Chadd #define	AR8X16_STATS_RX128BYTE		0x0020
278a043e8c7SAdrian Chadd #define	AR8X16_STATS_RX256BYTE		0x0024
279a043e8c7SAdrian Chadd #define	AR8X16_STATS_RX512BYTE		0x0028
280a043e8c7SAdrian Chadd #define	AR8X16_STATS_RX1024BYTE		0x002c
281a043e8c7SAdrian Chadd #define	AR8X16_STATS_RX1518BYTE		0x0030
282a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXMAXBYTE		0x0034
283a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXTOOLONG		0x0038
284a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXGOODBYTE		0x003c
285a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXBADBYTE		0x0044
286a043e8c7SAdrian Chadd #define	AR8X16_STATS_RXOVERFLOW		0x004c
287a043e8c7SAdrian Chadd #define	AR8X16_STATS_FILTERED		0x0050
288a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXBROAD		0x0054
289a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXPAUSE		0x0058
290a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXMULTI		0x005c
291a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXUNDERRUN		0x0060
292a043e8c7SAdrian Chadd #define	AR8X16_STATS_TX64BYTE		0x0064
293a043e8c7SAdrian Chadd #define	AR8X16_STATS_TX128BYTE		0x0068
294a043e8c7SAdrian Chadd #define	AR8X16_STATS_TX256BYTE		0x006c
295a043e8c7SAdrian Chadd #define	AR8X16_STATS_TX512BYTE		0x0070
296a043e8c7SAdrian Chadd #define	AR8X16_STATS_TX1024BYTE		0x0074
297a043e8c7SAdrian Chadd #define	AR8X16_STATS_TX1518BYTE		0x0078
298a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXMAXBYTE		0x007c
299a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXOVERSIZE		0x0080
300a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXBYTE		0x0084
301a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXCOLLISION	0x008c
302a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXABORTCOL		0x0090
303a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXMULTICOL		0x0094
304a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXSINGLECOL	0x0098
305a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXEXCDEFER		0x009c
306a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXDEFER		0x00a0
307a043e8c7SAdrian Chadd #define	AR8X16_STATS_TXLATECOL		0x00a4
308a043e8c7SAdrian Chadd 
309a043e8c7SAdrian Chadd #define	AR8X16_PORT_CPU			0
310a043e8c7SAdrian Chadd #define	AR8X16_NUM_PORTS		6
311a043e8c7SAdrian Chadd #define	AR8X16_NUM_PHYS			5
312a043e8c7SAdrian Chadd #define	AR8X16_MAGIC			0xc000050e
313a043e8c7SAdrian Chadd 
314a043e8c7SAdrian Chadd #define	AR8X16_PHY_ID1			0x004d
315a043e8c7SAdrian Chadd #define	AR8X16_PHY_ID2			0xd041
316a043e8c7SAdrian Chadd 
317a043e8c7SAdrian Chadd #define	AR8X16_PORT_MASK(_port)		(1 << (_port))
318a043e8c7SAdrian Chadd #define	AR8X16_PORT_MASK_ALL		((1<<AR8X16_NUM_PORTS)-1)
319a043e8c7SAdrian Chadd #define	AR8X16_PORT_MASK_BUT(_port)	(AR8X16_PORT_MASK_ALL & ~(1 << (_port)))
320a043e8c7SAdrian Chadd 
321a043e8c7SAdrian Chadd #define	AR8X16_MAX_VLANS		16
322a043e8c7SAdrian Chadd 
3237e57b3adSAdrian Chadd /*
3247e57b3adSAdrian Chadd  * AR9340 switch specific definitions.
3257e57b3adSAdrian Chadd  */
326a043e8c7SAdrian Chadd 
3277e57b3adSAdrian Chadd #define	AR934X_REG_OPER_MODE0		0x04
3287e57b3adSAdrian Chadd #define		AR934X_OPER_MODE0_MAC_GMII_EN	(1 << 6)
3297e57b3adSAdrian Chadd #define		AR934X_OPER_MODE0_PHY_MII_EN	(1 << 10)
3307e57b3adSAdrian Chadd 
3317e57b3adSAdrian Chadd #define	AR934X_REG_OPER_MODE1		0x08
3327e57b3adSAdrian Chadd #define		AR934X_REG_OPER_MODE1_PHY4_MII_EN	(1 << 28)
3337e57b3adSAdrian Chadd 
3347e57b3adSAdrian Chadd #define	AR934X_REG_FLOOD_MASK		0x2c
3357e57b3adSAdrian Chadd #define		AR934X_FLOOD_MASK_MC_DP(_p)	(1 << (16 + (_p)))
3367e57b3adSAdrian Chadd #define		AR934X_FLOOD_MASK_BC_DP(_p)	(1 << (25 + (_p)))
3377e57b3adSAdrian Chadd 
3387e57b3adSAdrian Chadd #define	AR934X_REG_QM_CTRL		0x3c
3397e57b3adSAdrian Chadd #define		AR934X_QM_CTRL_ARP_EN	(1 << 15)
3407e57b3adSAdrian Chadd 
3417e57b3adSAdrian Chadd #define	AR934X_REG_AT_CTRL		0x5c
3427e57b3adSAdrian Chadd #define		AR934X_AT_CTRL_AGE_TIME		BITS(0, 15)
3437e57b3adSAdrian Chadd #define		AR934X_AT_CTRL_AGE_EN		(1 << 17)
3447e57b3adSAdrian Chadd #define		AR934X_AT_CTRL_LEARN_CHANGE	(1 << 18)
3457e57b3adSAdrian Chadd 
3467e57b3adSAdrian Chadd #define	AR934X_REG_PORT_BASE(_port)	(0x100 + (_port) * 0x100)
3477e57b3adSAdrian Chadd 
3487e57b3adSAdrian Chadd #define	AR934X_REG_PORT_VLAN1(_port)	(AR934X_REG_PORT_BASE((_port)) + 0x08)
3497e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_DEFAULT_SVID_S		0
3507e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_FORCE_DEFAULT_VID_EN		(1 << 12)
3517e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_PORT_TLS_MODE			(1 << 13)
3527e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_PORT_VLAN_PROP_EN		(1 << 14)
3537e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_PORT_CLONE_EN			(1 << 15)
3547e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_DEFAULT_CVID_S		16
3557e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_FORCE_PORT_VLAN_EN		(1 << 28)
3567e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN1_ING_PORT_PRI_S		29
3577e57b3adSAdrian Chadd 
3587e57b3adSAdrian Chadd #define	AR934X_REG_PORT_VLAN2(_port)	(AR934X_REG_PORT_BASE((_port)) + 0x0c)
3597e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN2_PORT_VID_MEM_S		16
3607e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN2_8021Q_MODE_S			30
3617e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN2_8021Q_MODE_PORT_ONLY		0
3627e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN2_8021Q_MODE_PORT_FALLBACK	1
3637e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN2_8021Q_MODE_VLAN_ONLY		2
3647e57b3adSAdrian Chadd #define		AR934X_PORT_VLAN2_8021Q_MODE_SECURE		3
3657e57b3adSAdrian Chadd 
3667e57b3adSAdrian Chadd /*
3677e57b3adSAdrian Chadd  * AR8327 specific registers
3687e57b3adSAdrian Chadd  */
3697e57b3adSAdrian Chadd #define	AR8327_NUM_PORTS		7
3707e57b3adSAdrian Chadd #define	AR8327_NUM_PHYS			5
3717e57b3adSAdrian Chadd #define	AR8327_PORTS_ALL		0x7f
3727e57b3adSAdrian Chadd 
3737e57b3adSAdrian Chadd #define	AR8327_REG_MASK			0x000
3747e57b3adSAdrian Chadd 
3757e57b3adSAdrian Chadd #define	AR8327_REG_PAD0_MODE		0x004
3767e57b3adSAdrian Chadd #define	AR8327_REG_PAD5_MODE		0x008
3777e57b3adSAdrian Chadd #define	AR8327_REG_PAD6_MODE		0x00c
3787e57b3adSAdrian Chadd 
3797e57b3adSAdrian Chadd #define		AR8327_PAD_MAC_MII_RXCLK_SEL	(1 << 0)
3807e57b3adSAdrian Chadd #define		AR8327_PAD_MAC_MII_TXCLK_SEL	(1 << 1)
3817e57b3adSAdrian Chadd #define		AR8327_PAD_MAC_MII_EN		(1 << 2)
3827e57b3adSAdrian Chadd #define		AR8327_PAD_MAC_GMII_RXCLK_SEL	(1 << 4)
3837e57b3adSAdrian Chadd #define		AR8327_PAD_MAC_GMII_TXCLK_SEL	(1 << 5)
3847e57b3adSAdrian Chadd #define		AR8327_PAD_MAC_GMII_EN		(1 << 6)
3857e57b3adSAdrian Chadd #define		AR8327_PAD_SGMII_EN		(1 << 7)
3867e57b3adSAdrian Chadd #define		AR8327_PAD_PHY_MII_RXCLK_SEL	(1 << 8)
3877e57b3adSAdrian Chadd #define		AR8327_PAD_PHY_MII_TXCLK_SEL	(1 << 9)
3887e57b3adSAdrian Chadd #define		AR8327_PAD_PHY_MII_EN		(1 << 10)
3897e57b3adSAdrian Chadd #define		AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL	(1 << 11)
3907e57b3adSAdrian Chadd #define		AR8327_PAD_PHY_GMII_RXCLK_SEL	(1 << 12)
3917e57b3adSAdrian Chadd #define		AR8327_PAD_PHY_GMII_TXCLK_SEL	(1 << 13)
3927e57b3adSAdrian Chadd #define		AR8327_PAD_PHY_GMII_EN		(1 << 14)
3937e57b3adSAdrian Chadd #define		AR8327_PAD_PHYX_GMII_EN		(1 << 16)
3947e57b3adSAdrian Chadd #define		AR8327_PAD_PHYX_RGMII_EN	(1 << 17)
3957e57b3adSAdrian Chadd #define		AR8327_PAD_PHYX_MII_EN		(1 << 18)
3967e57b3adSAdrian Chadd #define		AR8327_PAD_SGMII_DELAY_EN	(1 << 19)
3977e57b3adSAdrian Chadd #define		AR8327_PAD_RGMII_RXCLK_DELAY_SEL	BITS(20, 2)
3987e57b3adSAdrian Chadd #define		AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S		20
3997e57b3adSAdrian Chadd #define		AR8327_PAD_RGMII_TXCLK_DELAY_SEL	BITS(22, 2)
4007e57b3adSAdrian Chadd #define		AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S	22
4017e57b3adSAdrian Chadd #define		AR8327_PAD_RGMII_RXCLK_DELAY_EN	(1 << 24)
4027e57b3adSAdrian Chadd #define		AR8327_PAD_RGMII_TXCLK_DELAY_EN	(1 << 25)
4037e57b3adSAdrian Chadd #define		AR8327_PAD_RGMII_EN		(1 << 26)
4047e57b3adSAdrian Chadd 
4057e57b3adSAdrian Chadd #define	AR8327_REG_POWER_ON_STRIP	0x010
4067a22215cSEitan Adler #define		AR8327_POWER_ON_STRIP_POWER_ON_SEL	(1U << 31)
4077e57b3adSAdrian Chadd #define		AR8327_POWER_ON_STRIP_LED_OPEN_EN	(1 << 24)
4087e57b3adSAdrian Chadd #define		AR8327_POWER_ON_STRIP_SERDES_AEN	(1 << 7)
4097e57b3adSAdrian Chadd 
4107e57b3adSAdrian Chadd #define	AR8327_REG_INT_STATUS0		0x020
4117e57b3adSAdrian Chadd #define		AR8327_INT0_VT_DONE			(1 << 20)
4127e57b3adSAdrian Chadd 
4137e57b3adSAdrian Chadd #define	AR8327_REG_INT_STATUS1		0x024
4147e57b3adSAdrian Chadd #define	AR8327_REG_INT_MASK0		0x028
4157e57b3adSAdrian Chadd #define	AR8327_REG_INT_MASK1		0x02c
4167e57b3adSAdrian Chadd 
4177e57b3adSAdrian Chadd #define	AR8327_REG_MODULE_EN		0x030
4187e57b3adSAdrian Chadd #define		AR8327_MODULE_EN_MIB		(1 << 0)
4197e57b3adSAdrian Chadd 
4207e57b3adSAdrian Chadd #define	AR8327_REG_MIB_FUNC		0x034
4217e57b3adSAdrian Chadd #define		AR8327_MIB_CPU_KEEP		(1 << 20)
4227e57b3adSAdrian Chadd 
4237307fbd1SAdrian Chadd #define	AR8327_REG_MDIO_CTRL		0x03c
4247307fbd1SAdrian Chadd 
4257e57b3adSAdrian Chadd #define	AR8327_REG_SERVICE_TAG		0x048
4267e57b3adSAdrian Chadd #define	AR8327_REG_LED_CTRL0		0x050
4277e57b3adSAdrian Chadd #define	AR8327_REG_LED_CTRL1		0x054
4287e57b3adSAdrian Chadd #define	AR8327_REG_LED_CTRL2		0x058
4297e57b3adSAdrian Chadd #define	AR8327_REG_LED_CTRL3		0x05c
4307e57b3adSAdrian Chadd #define	AR8327_REG_MAC_ADDR0		0x060
4317e57b3adSAdrian Chadd #define	AR8327_REG_MAC_ADDR1		0x064
4327e57b3adSAdrian Chadd 
4337e57b3adSAdrian Chadd #define	AR8327_REG_MAX_FRAME_SIZE	0x078
4347e57b3adSAdrian Chadd #define		AR8327_MAX_FRAME_SIZE_MTU	BITS(0, 14)
4357e57b3adSAdrian Chadd 
4367e57b3adSAdrian Chadd #define	AR8327_REG_PORT_STATUS(_i)	(0x07c + (_i) * 4)
4377e57b3adSAdrian Chadd 
4387e57b3adSAdrian Chadd #define	AR8327_REG_HEADER_CTRL		0x098
4397e57b3adSAdrian Chadd #define	AR8327_REG_PORT_HEADER(_i)		(0x09c + (_i) * 4)
4407e57b3adSAdrian Chadd 
4417e57b3adSAdrian Chadd #define	AR8327_REG_SGMII_CTRL		0x0e0
4427e57b3adSAdrian Chadd #define		AR8327_SGMII_CTRL_EN_PLL		(1 << 1)
4437e57b3adSAdrian Chadd #define		AR8327_SGMII_CTRL_EN_RX			(1 << 2)
4447e57b3adSAdrian Chadd #define		AR8327_SGMII_CTRL_EN_TX			(1 << 3)
4457e57b3adSAdrian Chadd 
4467e57b3adSAdrian Chadd #define	AR8327_REG_PORT_VLAN0(_i)		(0x420 + (_i) * 0x8)
4477e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN0_DEF_SVID		BITS(0, 12)
4487e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN0_DEF_SVID_S		0
4497e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN0_DEF_CVID		BITS(16, 12)
4507e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN0_DEF_CVID_S		16
4517e57b3adSAdrian Chadd 
4527e57b3adSAdrian Chadd #define	AR8327_REG_PORT_VLAN1(_i)		(0x424 + (_i) * 0x8)
4537e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN1_PORT_VLAN_PROP	(1 << 6)
4547e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN1_OUT_MODE		BITS(12, 2)
4557e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN1_OUT_MODE_S		12
4567e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN1_OUT_MODE_UNMOD	0
4577e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN1_OUT_MODE_UNTAG	1
4587e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN1_OUT_MODE_TAG		2
4597e57b3adSAdrian Chadd #define		AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH	3
4607e57b3adSAdrian Chadd 
4617e57b3adSAdrian Chadd #define	AR8327_REG_ATU_DATA0		0x600
4627e57b3adSAdrian Chadd #define	AR8327_REG_ATU_DATA1		0x604
4637e57b3adSAdrian Chadd #define	AR8327_REG_ATU_DATA2		0x608
4647e57b3adSAdrian Chadd 
4657e57b3adSAdrian Chadd #define	AR8327_REG_ATU_FUNC		0x60c
4667e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP		BITS(0, 4)
4677e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_NOOP			0x0
4687e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_FLUSH		0x1
4697e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_LOAD			0x2
4707e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_PURGE		0x3
4717e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_FLUSH_LOCKED		0x4
4727e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_FLUSH_UNICAST	0x5
4737e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_GET_NEXT		0x6
4747e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_SEARCH_MAC		0x7
4757e57b3adSAdrian Chadd #define		AR8327_ATU_FUNC_OP_CHANGE_TRUNK		0x8
4767a22215cSEitan Adler #define		AR8327_ATU_FUNC_BUSY			(1U << 31)
4777e57b3adSAdrian Chadd 
4787e57b3adSAdrian Chadd #define	AR8327_REG_VTU_FUNC0		0x0610
4797e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_EG_MODE	BITS(4, 14)
4807e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_EG_MODE_S(_i)	(4 + (_i) * 2)
4817e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_EG_MODE_KEEP	0
4827e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_EG_MODE_UNTAG	1
4837e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_EG_MODE_TAG	2
4847e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_EG_MODE_NOT	3
4857e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_IVL		(1 << 19)
4867e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC0_VALID		(1 << 20)
4877e57b3adSAdrian Chadd 
4887e57b3adSAdrian Chadd #define	AR8327_REG_VTU_FUNC1		0x0614
4897e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP		BITS(0, 3)
4907e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP_NOOP	0
4917e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP_FLUSH	1
4927e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP_LOAD	2
4937e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP_PURGE	3
4947e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP_REMOVE_PORT	4
4957e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP_GET_NEXT	5
4967e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_OP_GET_ONE	6
4977e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_FULL		(1 << 4)
4987e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_PORT		(1 << 8, 4)
4997e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_PORT_S		8
5007e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_VID		(1 << 16, 12)
5017e57b3adSAdrian Chadd #define		AR8327_VTU_FUNC1_VID_S		16
5027a22215cSEitan Adler #define		AR8327_VTU_FUNC1_BUSY		(1U << 31)
5037e57b3adSAdrian Chadd 
5047e57b3adSAdrian Chadd #define	AR8327_REG_FWD_CTRL0		0x620
5057e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL0_CPU_PORT_EN	(1 << 10)
5067e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL0_MIRROR_PORT	BITS(4, 4)
5077e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL0_MIRROR_PORT_S	4
5087e57b3adSAdrian Chadd 
5097e57b3adSAdrian Chadd #define	AR8327_REG_FWD_CTRL1		0x624
5107e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_UC_FLOOD	BITS(0, 7)
5117e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_UC_FLOOD_S	0
5127e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_MC_FLOOD	BITS(8, 7)
5137e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_MC_FLOOD_S	8
5147e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_BC_FLOOD	BITS(16, 7)
5157e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_BC_FLOOD_S	16
5167e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_IGMP		BITS(24, 7)
5177e57b3adSAdrian Chadd #define		AR8327_FWD_CTRL1_IGMP_S		24
5187e57b3adSAdrian Chadd 
5197e57b3adSAdrian Chadd #define	AR8327_REG_PORT_LOOKUP(_i)	(0x660 + (_i) * 0xc)
5207e57b3adSAdrian Chadd #define		AR8327_PORT_LOOKUP_MEMBER	BITS(0, 7)
5217e57b3adSAdrian Chadd #define		AR8327_PORT_LOOKUP_IN_MODE	BITS(8, 2)
5227e57b3adSAdrian Chadd #define		AR8327_PORT_LOOKUP_IN_MODE_S	8
5237e57b3adSAdrian Chadd #define		AR8327_PORT_LOOKUP_STATE	BITS(16, 3)
5247e57b3adSAdrian Chadd #define		AR8327_PORT_LOOKUP_STATE_S	16
5257e57b3adSAdrian Chadd #define		AR8327_PORT_LOOKUP_LEARN	(1 << 20)
5267e57b3adSAdrian Chadd #define		AR8327_PORT_LOOKUP_ING_MIRROR_EN	(1 << 25)
5277e57b3adSAdrian Chadd 
5287e57b3adSAdrian Chadd #define	AR8327_REG_PORT_PRIO(_i)	(0x664 + (_i) * 0xc)
5297e57b3adSAdrian Chadd 
5307e57b3adSAdrian Chadd #define	AR8327_REG_PORT_HOL_CTRL1(_i)		(0x974 + (_i) * 0x8)
5317e57b3adSAdrian Chadd #define		AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN	(1 << 16)
5327e57b3adSAdrian Chadd 
5337e57b3adSAdrian Chadd #define	AR8327_REG_PORT_STATS_BASE(_i)		(0x1000 + (_i) * 0x100)
5347e57b3adSAdrian Chadd 
5357e57b3adSAdrian Chadd #endif /* __AR8X16_SWITCHREG_H__ */
536