1a043e8c7SAdrian Chadd /*- 2*4d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause 3718cf2ccSPedro F. Giffuni * 4a043e8c7SAdrian Chadd * Copyright (c) 2011 Aleksandr Rybalko. 5a043e8c7SAdrian Chadd * All rights reserved. 6a043e8c7SAdrian Chadd * 7a043e8c7SAdrian Chadd * Redistribution and use in source and binary forms, with or without 8a043e8c7SAdrian Chadd * modification, are permitted provided that the following conditions 9a043e8c7SAdrian Chadd * are met: 10a043e8c7SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 11a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer. 12a043e8c7SAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright 13a043e8c7SAdrian Chadd * notice, this list of conditions and the following disclaimer in the 14a043e8c7SAdrian Chadd * documentation and/or other materials provided with the distribution. 15a043e8c7SAdrian Chadd * 16a043e8c7SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a043e8c7SAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a043e8c7SAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a043e8c7SAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a043e8c7SAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a043e8c7SAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a043e8c7SAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a043e8c7SAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a043e8c7SAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a043e8c7SAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a043e8c7SAdrian Chadd * SUCH DAMAGE. 27a043e8c7SAdrian Chadd */ 28a043e8c7SAdrian Chadd 29a043e8c7SAdrian Chadd #ifndef __AR8X16_SWITCHREG_H__ 30a043e8c7SAdrian Chadd #define __AR8X16_SWITCHREG_H__ 31a043e8c7SAdrian Chadd 322015605eSAdrian Chadd /* XXX doesn't belong here; stolen shamelessly from ath_hal/ah_internal.h */ 332015605eSAdrian Chadd /* 342015605eSAdrian Chadd * Register manipulation macros that expect bit field defines 352015605eSAdrian Chadd * to follow the convention that an _S suffix is appended for 362015605eSAdrian Chadd * a shift count, while the field mask has no suffix. 372015605eSAdrian Chadd */ 382015605eSAdrian Chadd #define SM(_v, _f) (((_v) << _f##_S) & (_f)) 392015605eSAdrian Chadd #define MS(_v, _f) (((_v) & (_f)) >> _f##_S) 402015605eSAdrian Chadd 4193f5e67eSAdrian Chadd /* XXX Linux define compatibility stuff */ 4293f5e67eSAdrian Chadd #define BIT(_m) (1UL << (_m)) 4393f5e67eSAdrian Chadd #define BITM(_count) ((1UL << (_count)) - 1) 4493f5e67eSAdrian Chadd #define BITS(_shift, _count) (BITM(_count) << (_shift)) 4593f5e67eSAdrian Chadd 46a043e8c7SAdrian Chadd /* Atheros specific MII registers */ 477e1a619dSAdrian Chadd #define MII_ATH_MMD_ADDR 0x0d 487e1a619dSAdrian Chadd #define MII_ATH_MMD_DATA 0x0e 49a043e8c7SAdrian Chadd #define MII_ATH_DBG_ADDR 0x1d 50a043e8c7SAdrian Chadd #define MII_ATH_DBG_DATA 0x1e 51a043e8c7SAdrian Chadd 52a043e8c7SAdrian Chadd #define AR8X16_REG_MASK_CTRL 0x0000 53a043e8c7SAdrian Chadd #define AR8X16_MASK_CTRL_REV_MASK 0x000000ff 54a043e8c7SAdrian Chadd #define AR8X16_MASK_CTRL_VER_MASK 0x0000ff00 55a043e8c7SAdrian Chadd #define AR8X16_MASK_CTRL_VER_SHIFT 8 567a22215cSEitan Adler #define AR8X16_MASK_CTRL_SOFT_RESET (1U << 31) 57a043e8c7SAdrian Chadd 58a043e8c7SAdrian Chadd #define AR8X16_REG_MODE 0x0008 59a043e8c7SAdrian Chadd /* DIR-615 E4 U-Boot */ 60a043e8c7SAdrian Chadd #define AR8X16_MODE_DIR_615_UBOOT 0x8d1003e0 61a043e8c7SAdrian Chadd /* From Ubiquiti RSPRO */ 62a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_PORT4_ISO 0x81461bea 63a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_PORT4_SWITCH 0x01261be2 64a043e8c7SAdrian Chadd /* AVM Fritz!Box 7390 */ 65a043e8c7SAdrian Chadd #define AR8X16_MODE_GMII 0x010e5b71 66a043e8c7SAdrian Chadd /* from avm_cpmac/linux_ar_reg.h */ 67a043e8c7SAdrian Chadd #define AR8X16_MODE_RESERVED 0x000e1b20 68a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC0_GMII_EN (1u << 0) 69a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC0_RGMII_EN (1u << 1) 70a043e8c7SAdrian Chadd #define AR8X16_MODE_PHY4_GMII_EN (1u << 2) 71a043e8c7SAdrian Chadd #define AR8X16_MODE_PHY4_RGMII_EN (1u << 3) 72a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC0_MAC_MODE (1u << 4) 73a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_RXCLK_DELAY_EN (1u << 6) 74a043e8c7SAdrian Chadd #define AR8X16_MODE_RGMII_TXCLK_DELAY_EN (1u << 7) 75a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC5_MAC_MODE (1u << 14) 76a043e8c7SAdrian Chadd #define AR8X16_MODE_MAC5_PHY_MODE (1u << 15) 77a043e8c7SAdrian Chadd #define AR8X16_MODE_TXDELAY_S0 (1u << 21) 78a043e8c7SAdrian Chadd #define AR8X16_MODE_TXDELAY_S1 (1u << 22) 79a043e8c7SAdrian Chadd #define AR8X16_MODE_RXDELAY_S0 (1u << 23) 80a043e8c7SAdrian Chadd #define AR8X16_MODE_LED_OPEN_EN (1u << 24) 81a043e8c7SAdrian Chadd #define AR8X16_MODE_SPI_EN (1u << 25) 82a043e8c7SAdrian Chadd #define AR8X16_MODE_RXDELAY_S1 (1u << 26) 83a043e8c7SAdrian Chadd #define AR8X16_MODE_POWER_ON_SEL (1u << 31) 84a043e8c7SAdrian Chadd 85a043e8c7SAdrian Chadd #define AR8X16_REG_ISR 0x0010 86a043e8c7SAdrian Chadd #define AR8X16_REG_IMR 0x0014 87a043e8c7SAdrian Chadd 88a043e8c7SAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR0 0x0020 892ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR0_BYTE4 BITS(8, 8) 902ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR0_BYTE4_S 8 912ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR0_BYTE5 BITS(0, 8) 922ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR0_BYTE5_S 0 932ba4bf8fSAdrian Chadd 94a043e8c7SAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1 0x0024 952ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE0 BITS(24, 8) 962ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE0_S 24 972ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE1 BITS(16, 8) 982ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE1_S 16 992ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE2 BITS(8, 8) 1002ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE2_S 8 1012ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE3 BITS(0, 8) 1022ba4bf8fSAdrian Chadd #define AR8X16_REG_SW_MAC_ADDR1_BYTE3_S 0 103a043e8c7SAdrian Chadd 104a043e8c7SAdrian Chadd #define AR8X16_REG_FLOOD_MASK 0x002c 105a043e8c7SAdrian Chadd #define AR8X16_FLOOD_MASK_BCAST_TO_CPU (1 << 26) 106a043e8c7SAdrian Chadd 107a043e8c7SAdrian Chadd #define AR8X16_REG_GLOBAL_CTRL 0x0030 108a043e8c7SAdrian Chadd #define AR8216_GLOBAL_CTRL_MTU_MASK 0x00000fff 1092015605eSAdrian Chadd #define AR8216_GLOBAL_CTRL_MTU_MASK_S 0 110a043e8c7SAdrian Chadd #define AR8316_GLOBAL_CTRL_MTU_MASK 0x00007fff 1112015605eSAdrian Chadd #define AR8316_GLOBAL_CTRL_MTU_MASK_S 0 112a043e8c7SAdrian Chadd #define AR8236_GLOBAL_CTRL_MTU_MASK 0x00007fff 1132015605eSAdrian Chadd #define AR8236_GLOBAL_CTRL_MTU_MASK_S 0 114a043e8c7SAdrian Chadd 115a043e8c7SAdrian Chadd #define AR8X16_REG_VLAN_CTRL 0x0040 116a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP 0x00000007 117a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_NOOP 0x0 118a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_FLUSH 0x1 119a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_LOAD 0x2 120a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_PURGE 0x3 121a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_REMOVE_PORT 0x4 122a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_GET_NEXT 0x5 123a043e8c7SAdrian Chadd #define AR8X16_VLAN_OP_GET 0x6 124a043e8c7SAdrian Chadd #define AR8X16_VLAN_ACTIVE (1 << 3) 125a043e8c7SAdrian Chadd #define AR8X16_VLAN_FULL (1 << 4) 126a043e8c7SAdrian Chadd #define AR8X16_VLAN_PORT 0x00000f00 127a043e8c7SAdrian Chadd #define AR8X16_VLAN_PORT_SHIFT 8 128a043e8c7SAdrian Chadd #define AR8X16_VLAN_VID 0x0fff0000 129a043e8c7SAdrian Chadd #define AR8X16_VLAN_VID_SHIFT 16 130a043e8c7SAdrian Chadd #define AR8X16_VLAN_PRIO 0x70000000 131a043e8c7SAdrian Chadd #define AR8X16_VLAN_PRIO_SHIFT 28 1327a22215cSEitan Adler #define AR8X16_VLAN_PRIO_EN (1U << 31) 133a043e8c7SAdrian Chadd 134a043e8c7SAdrian Chadd #define AR8X16_REG_VLAN_DATA 0x0044 135b9f07b86SLuiz Otavio O Souza #define AR8X16_VLAN_MEMBER 0x0000003f 136a043e8c7SAdrian Chadd #define AR8X16_VLAN_VALID (1 << 11) 137a043e8c7SAdrian Chadd 13893f5e67eSAdrian Chadd #define AR8216_REG_ATU 0x0050 13993f5e67eSAdrian Chadd #define AR8216_ATU_OP BITS(0, 3) 14093f5e67eSAdrian Chadd #define AR8216_ATU_OP_NOOP 0x0 14193f5e67eSAdrian Chadd #define AR8216_ATU_OP_FLUSH 0x1 14293f5e67eSAdrian Chadd #define AR8216_ATU_OP_LOAD 0x2 14393f5e67eSAdrian Chadd #define AR8216_ATU_OP_PURGE 0x3 14493f5e67eSAdrian Chadd #define AR8216_ATU_OP_FLUSH_LOCKED 0x4 14593f5e67eSAdrian Chadd #define AR8216_ATU_OP_FLUSH_UNICAST 0x5 14693f5e67eSAdrian Chadd #define AR8216_ATU_OP_GET_NEXT 0x6 14793f5e67eSAdrian Chadd #define AR8216_ATU_ACTIVE BIT(3) 14893f5e67eSAdrian Chadd #define AR8216_ATU_PORT_NUM BITS(8, 4) 14962042c97SAdrian Chadd #define AR8216_ATU_PORT_NUM_S 8 15093f5e67eSAdrian Chadd #define AR8216_ATU_FULL_VIO BIT(12) 1517f81a204SAdrian Chadd #define AR8216_ATU_ADDR5 BITS(16, 8) 1527f81a204SAdrian Chadd #define AR8216_ATU_ADDR5_S 16 1537f81a204SAdrian Chadd #define AR8216_ATU_ADDR4 BITS(24, 8) 1547f81a204SAdrian Chadd #define AR8216_ATU_ADDR4_S 24 15593f5e67eSAdrian Chadd 15693f5e67eSAdrian Chadd #define AR8216_REG_ATU_DATA 0x0054 15793f5e67eSAdrian Chadd #define AR8216_ATU_ADDR3 BITS(0, 8) 15862042c97SAdrian Chadd #define AR8216_ATU_ADDR3_S 0 15993f5e67eSAdrian Chadd #define AR8216_ATU_ADDR2 BITS(8, 8) 16062042c97SAdrian Chadd #define AR8216_ATU_ADDR2_S 8 16193f5e67eSAdrian Chadd #define AR8216_ATU_ADDR1 BITS(16, 8) 16262042c97SAdrian Chadd #define AR8216_ATU_ADDR1_S 16 16393f5e67eSAdrian Chadd #define AR8216_ATU_ADDR0 BITS(24, 8) 16462042c97SAdrian Chadd #define AR8216_ATU_ADDR0_S 24 16593f5e67eSAdrian Chadd 16662042c97SAdrian Chadd #define AR8216_REG_ATU_CTRL2 0x0058 16762042c97SAdrian Chadd #define AR8216_ATU_CTRL2_DESPORT BITS(0, 5) 16862042c97SAdrian Chadd #define AR8216_ATU_CTRL2_DESPORT_S 0 1697f81a204SAdrian Chadd #define AR934X_ATU_CROSS_STATE_PORT_EN BIT(8) 1707f81a204SAdrian Chadd #define AR934X_ATU_HASH_HIGH_ADDR BIT(9) /* Used for CPU_FUNC (get_next_valid) */ 17162042c97SAdrian Chadd #define AR8216_ATU_CTRL2_AT_PRIORITY BITS(10, 2) 17262042c97SAdrian Chadd #define AR8216_ATU_CTRL2_AT_PRIORITY_EN BIT(12) 17362042c97SAdrian Chadd #define AR8216_ATU_CTRL2_MIRROR_EN BIT(13) 17462042c97SAdrian Chadd #define AR8216_ATU_CTRL2_SA_DROP_EN BIT(14) 1757f81a204SAdrian Chadd #define AR934X_ATU_CTRL2_MAC_CLONE BIT(15) 17662042c97SAdrian Chadd #define AR8216_ATU_CTRL2_AT_STATUS BITS(16, 4) 17762042c97SAdrian Chadd #define AR8216_ATU_CTRL2_AT_STATUS_S 16 1787f81a204SAdrian Chadd /* 1797f81a204SAdrian Chadd * For at least the AR9340 - 1807f81a204SAdrian Chadd * 0: empty 1817f81a204SAdrian Chadd * 1-7: dynamic, valid 1827f81a204SAdrian Chadd * 15: static, won't be aged 1837f81a204SAdrian Chadd */ 18462042c97SAdrian Chadd #define AR8216_ATU_CTRL2_VLAN_LEAKY_EN BIT(24) 1857f81a204SAdrian Chadd /* 1867f81a204SAdrian Chadd * This defines whether this MAC will leak between VLANs; 1877f81a204SAdrian Chadd * controlled by ARL_UNI_LEAKY_EN and ARL_MULTI_LEAKY_EN. 1887f81a204SAdrian Chadd */ 18962042c97SAdrian Chadd #define AR8216_ATU_CTRL2_REDIRECT2CPU BIT(25) 19062042c97SAdrian Chadd #define AR8216_ATU_CTRL2_COPY2CPU BIT(26) 191a043e8c7SAdrian Chadd 19293f5e67eSAdrian Chadd #define AR8216_REG_ATU_CTRL 0x005C 19393f5e67eSAdrian Chadd #define AR8216_ATU_CTRL_AGE_TIME BITS(0, 16) 19493f5e67eSAdrian Chadd #define AR8216_ATU_CTRL_AGE_TIME_S 0 19562042c97SAdrian Chadd #define AR8216_ATU_CTRL_AGE_EN BIT(17) 19662042c97SAdrian Chadd #define AR8216_ATU_CTRL_LEARN_CHANGE BIT(18) 19762042c97SAdrian Chadd #define AR8216_ATU_CTRL_ARP_EN BIT(20) 198a043e8c7SAdrian Chadd 199a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_1 0x0060 200a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_2 0x0064 201a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_3 0x0068 202a043e8c7SAdrian Chadd #define AR8X16_REG_IP_PRIORITY_4 0x006C 203a043e8c7SAdrian Chadd 204a043e8c7SAdrian Chadd #define AR8X16_REG_TAG_PRIO 0x0070 205a043e8c7SAdrian Chadd 206a043e8c7SAdrian Chadd #define AR8X16_REG_SERVICE_TAG 0x0074 207a043e8c7SAdrian Chadd #define AR8X16_SERVICE_TAG_MASK 0x0000ffff 208a043e8c7SAdrian Chadd 209a043e8c7SAdrian Chadd #define AR8X16_REG_CPU_PORT 0x0078 210a043e8c7SAdrian Chadd #define AR8X16_MIRROR_PORT_SHIFT 4 21167a8db4dSAdrian Chadd #define AR8X16_MIRROR_PORT_MASK (0xf << AR8X16_MIRROR_PORT_SHIFT) 21267a8db4dSAdrian Chadd #define AR8X16_CPU_MIRROR_PORT(_p) ((_p) << AR8X16_MIRROR_PORT_SHIFT) 21367a8db4dSAdrian Chadd #define AR8X16_CPU_MIRROR_DIS AR8X16_CPU_MIRROR_PORT(0xf) 214a043e8c7SAdrian Chadd #define AR8X16_CPU_PORT_EN (1 << 8) 215a043e8c7SAdrian Chadd 216a043e8c7SAdrian Chadd #define AR8X16_REG_MIB_FUNC0 0x0080 217a043e8c7SAdrian Chadd #define AR8X16_MIB_TIMER_MASK 0x0000ffff 218a043e8c7SAdrian Chadd #define AR8X16_MIB_AT_HALF_EN (1 << 16) 219a043e8c7SAdrian Chadd #define AR8X16_MIB_BUSY (1 << 17) 220a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_SHIFT 24 221a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_NO_OP 0x0 222a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_FLUSH 0x1 223a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_CAPTURE 0x3 224a043e8c7SAdrian Chadd #define AR8X16_MIB_FUNC_XXX (1 << 30) /* 0x40000000 */ 225a043e8c7SAdrian Chadd 2267e57b3adSAdrian Chadd #define AR934X_MIB_ENABLE (1 << 30) 2277e57b3adSAdrian Chadd 228a043e8c7SAdrian Chadd #define AR8X16_REG_MDIO_HIGH_ADDR 0x0094 229a043e8c7SAdrian Chadd 230a043e8c7SAdrian Chadd #define AR8X16_REG_MDIO_CTRL 0x0098 231a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_DATA_MASK 0x0000ffff 232a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_REG_ADDR_SHIFT 16 233a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_PHY_ADDR_SHIFT 21 234a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_CMD_WRITE 0 235a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_CMD_READ (1 << 27) 236a043e8c7SAdrian Chadd #define AR8X16_MDIO_CTRL_MASTER_EN (1 << 30) 2377a22215cSEitan Adler #define AR8X16_MDIO_CTRL_BUSY (1U << 31) 238a043e8c7SAdrian Chadd 239a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_BASE(_p) (0x0100 + (_p) * 0x0100) 240a043e8c7SAdrian Chadd 241a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_STS(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0000) 242a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_MASK 0x00000003 243a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_10 0 244a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_100 1 245a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_SPEED_1000 2 246a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_TXMAC (1 << 2) 247a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_RXMAC (1 << 3) 248a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_TXFLOW (1 << 4) 249a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_RXFLOW (1 << 5) 250a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_DUPLEX (1 << 6) 251a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_LINK_UP (1 << 8) 252a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_LINK_AUTO (1 << 9) 253a043e8c7SAdrian Chadd #define AR8X16_PORT_STS_LINK_PAUSE (1 << 10) 254a043e8c7SAdrian Chadd 255a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_CTRL(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0004) 256a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_MASK 0x00000007 257a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_DISABLED 0 258a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_BLOCK 1 259a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_LISTEN 2 260a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_LEARN 3 261a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_STATE_FORWARD 4 262a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_LEARN_LOCK (1 << 7) 263a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_SHIFT 8 264a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_KEEP 0 265a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_STRIP 1 266a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_ADD 2 267a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_EGRESS_VLAN_MODE_DOUBLE_TAG 3 268a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_IGMP_SNOOP (1 << 10) 269a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_HEADER (1 << 11) 270a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_MAC_LOOP (1 << 12) 271a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_SINGLE_VLAN (1 << 13) 272a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_LEARN (1 << 14) 273a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_DOUBLE_TAG (1 << 15) 274a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_MIRROR_TX (1 << 16) 275a043e8c7SAdrian Chadd #define AR8X16_PORT_CTRL_MIRROR_RX (1 << 17) 276a043e8c7SAdrian Chadd 277a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_VLAN(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0008) 278a043e8c7SAdrian Chadd 279a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_DEFAULT_ID_SHIFT 0 280a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_DEST_PORTS_SHIFT 16 281a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_MASK 0xc0000000 282a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_SHIFT 30 283a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_PORT_ONLY 0 284a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_PORT_FALLBACK 1 285a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_VLAN_ONLY 2 286a043e8c7SAdrian Chadd #define AR8X16_PORT_VLAN_MODE_SECURE 3 287a043e8c7SAdrian Chadd 288a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_RATE_LIM(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x000c) 289a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_128KB 0 290a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_256KB 1 291a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_512KB 2 292a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_1MB 3 293a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_2MB 4 294a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_4MB 5 295a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_8MB 6 296a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_16MB 7 297a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_32MB 8 298a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_64MB 9 299a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_IN_EN (1 << 24) 300a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_OUT_EN (1 << 23) 301a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_IN_MASK 0x000f0000 302a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_IN_SHIFT 16 303a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_OUT_MASK 0x0000000f 304a043e8c7SAdrian Chadd #define AR8X16_PORT_RATE_LIM_OUT_SHIFT 0 305a043e8c7SAdrian Chadd 306a043e8c7SAdrian Chadd #define AR8X16_REG_PORT_PRIORITY(_p) (AR8X16_REG_PORT_BASE((_p)) + 0x0010) 307a043e8c7SAdrian Chadd 308a043e8c7SAdrian Chadd #define AR8X16_REG_STATS_BASE(_p) (0x20000 + (_p) * 0x100) 309a043e8c7SAdrian Chadd 310a043e8c7SAdrian Chadd #define AR8X16_STATS_RXBROAD 0x0000 311a043e8c7SAdrian Chadd #define AR8X16_STATS_RXPAUSE 0x0004 312a043e8c7SAdrian Chadd #define AR8X16_STATS_RXMULTI 0x0008 313a043e8c7SAdrian Chadd #define AR8X16_STATS_RXFCSERR 0x000c 314a043e8c7SAdrian Chadd #define AR8X16_STATS_RXALIGNERR 0x0010 315a043e8c7SAdrian Chadd #define AR8X16_STATS_RXRUNT 0x0014 316a043e8c7SAdrian Chadd #define AR8X16_STATS_RXFRAGMENT 0x0018 317a043e8c7SAdrian Chadd #define AR8X16_STATS_RX64BYTE 0x001c 318a043e8c7SAdrian Chadd #define AR8X16_STATS_RX128BYTE 0x0020 319a043e8c7SAdrian Chadd #define AR8X16_STATS_RX256BYTE 0x0024 320a043e8c7SAdrian Chadd #define AR8X16_STATS_RX512BYTE 0x0028 321a043e8c7SAdrian Chadd #define AR8X16_STATS_RX1024BYTE 0x002c 322a043e8c7SAdrian Chadd #define AR8X16_STATS_RX1518BYTE 0x0030 323a043e8c7SAdrian Chadd #define AR8X16_STATS_RXMAXBYTE 0x0034 324a043e8c7SAdrian Chadd #define AR8X16_STATS_RXTOOLONG 0x0038 325a043e8c7SAdrian Chadd #define AR8X16_STATS_RXGOODBYTE 0x003c 326a043e8c7SAdrian Chadd #define AR8X16_STATS_RXBADBYTE 0x0044 327a043e8c7SAdrian Chadd #define AR8X16_STATS_RXOVERFLOW 0x004c 328a043e8c7SAdrian Chadd #define AR8X16_STATS_FILTERED 0x0050 329a043e8c7SAdrian Chadd #define AR8X16_STATS_TXBROAD 0x0054 330a043e8c7SAdrian Chadd #define AR8X16_STATS_TXPAUSE 0x0058 331a043e8c7SAdrian Chadd #define AR8X16_STATS_TXMULTI 0x005c 332a043e8c7SAdrian Chadd #define AR8X16_STATS_TXUNDERRUN 0x0060 333a043e8c7SAdrian Chadd #define AR8X16_STATS_TX64BYTE 0x0064 334a043e8c7SAdrian Chadd #define AR8X16_STATS_TX128BYTE 0x0068 335a043e8c7SAdrian Chadd #define AR8X16_STATS_TX256BYTE 0x006c 336a043e8c7SAdrian Chadd #define AR8X16_STATS_TX512BYTE 0x0070 337a043e8c7SAdrian Chadd #define AR8X16_STATS_TX1024BYTE 0x0074 338a043e8c7SAdrian Chadd #define AR8X16_STATS_TX1518BYTE 0x0078 339a043e8c7SAdrian Chadd #define AR8X16_STATS_TXMAXBYTE 0x007c 340a043e8c7SAdrian Chadd #define AR8X16_STATS_TXOVERSIZE 0x0080 341a043e8c7SAdrian Chadd #define AR8X16_STATS_TXBYTE 0x0084 342a043e8c7SAdrian Chadd #define AR8X16_STATS_TXCOLLISION 0x008c 343a043e8c7SAdrian Chadd #define AR8X16_STATS_TXABORTCOL 0x0090 344a043e8c7SAdrian Chadd #define AR8X16_STATS_TXMULTICOL 0x0094 345a043e8c7SAdrian Chadd #define AR8X16_STATS_TXSINGLECOL 0x0098 346a043e8c7SAdrian Chadd #define AR8X16_STATS_TXEXCDEFER 0x009c 347a043e8c7SAdrian Chadd #define AR8X16_STATS_TXDEFER 0x00a0 348a043e8c7SAdrian Chadd #define AR8X16_STATS_TXLATECOL 0x00a4 349a043e8c7SAdrian Chadd 350a043e8c7SAdrian Chadd #define AR8X16_PORT_CPU 0 351a043e8c7SAdrian Chadd #define AR8X16_NUM_PORTS 6 352a043e8c7SAdrian Chadd #define AR8X16_NUM_PHYS 5 353a043e8c7SAdrian Chadd #define AR8X16_MAGIC 0xc000050e 354a043e8c7SAdrian Chadd 355a043e8c7SAdrian Chadd #define AR8X16_PHY_ID1 0x004d 356a043e8c7SAdrian Chadd #define AR8X16_PHY_ID2 0xd041 357a043e8c7SAdrian Chadd 358a043e8c7SAdrian Chadd #define AR8X16_PORT_MASK(_port) (1 << (_port)) 359a043e8c7SAdrian Chadd #define AR8X16_PORT_MASK_ALL ((1<<AR8X16_NUM_PORTS)-1) 360a043e8c7SAdrian Chadd #define AR8X16_PORT_MASK_BUT(_port) (AR8X16_PORT_MASK_ALL & ~(1 << (_port))) 361a043e8c7SAdrian Chadd 362a043e8c7SAdrian Chadd #define AR8X16_MAX_VLANS 16 363a043e8c7SAdrian Chadd 3647e57b3adSAdrian Chadd /* 3657e57b3adSAdrian Chadd * AR8327 specific registers 3667e57b3adSAdrian Chadd */ 3677e57b3adSAdrian Chadd #define AR8327_NUM_PORTS 7 3687e57b3adSAdrian Chadd #define AR8327_NUM_PHYS 5 3697e57b3adSAdrian Chadd #define AR8327_PORTS_ALL 0x7f 3707e57b3adSAdrian Chadd 371749cac13SAdrian Chadd #define AR8327_PORT_GMAC0 0 372749cac13SAdrian Chadd #define AR8327_PORT_GMAC6 6 373749cac13SAdrian Chadd 3747e57b3adSAdrian Chadd #define AR8327_REG_MASK 0x000 3757e57b3adSAdrian Chadd 3767e57b3adSAdrian Chadd #define AR8327_REG_PAD0_MODE 0x004 3777e57b3adSAdrian Chadd #define AR8327_REG_PAD5_MODE 0x008 3787e57b3adSAdrian Chadd #define AR8327_REG_PAD6_MODE 0x00c 3797e57b3adSAdrian Chadd 3807e57b3adSAdrian Chadd #define AR8327_PAD_MAC_MII_RXCLK_SEL (1 << 0) 3817e57b3adSAdrian Chadd #define AR8327_PAD_MAC_MII_TXCLK_SEL (1 << 1) 3827e57b3adSAdrian Chadd #define AR8327_PAD_MAC_MII_EN (1 << 2) 3837e57b3adSAdrian Chadd #define AR8327_PAD_MAC_GMII_RXCLK_SEL (1 << 4) 3847e57b3adSAdrian Chadd #define AR8327_PAD_MAC_GMII_TXCLK_SEL (1 << 5) 3857e57b3adSAdrian Chadd #define AR8327_PAD_MAC_GMII_EN (1 << 6) 3867e57b3adSAdrian Chadd #define AR8327_PAD_SGMII_EN (1 << 7) 3877e57b3adSAdrian Chadd #define AR8327_PAD_PHY_MII_RXCLK_SEL (1 << 8) 3887e57b3adSAdrian Chadd #define AR8327_PAD_PHY_MII_TXCLK_SEL (1 << 9) 3897e57b3adSAdrian Chadd #define AR8327_PAD_PHY_MII_EN (1 << 10) 3907e57b3adSAdrian Chadd #define AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL (1 << 11) 3917e57b3adSAdrian Chadd #define AR8327_PAD_PHY_GMII_RXCLK_SEL (1 << 12) 3927e57b3adSAdrian Chadd #define AR8327_PAD_PHY_GMII_TXCLK_SEL (1 << 13) 3937e57b3adSAdrian Chadd #define AR8327_PAD_PHY_GMII_EN (1 << 14) 3947e57b3adSAdrian Chadd #define AR8327_PAD_PHYX_GMII_EN (1 << 16) 3957e57b3adSAdrian Chadd #define AR8327_PAD_PHYX_RGMII_EN (1 << 17) 3967e57b3adSAdrian Chadd #define AR8327_PAD_PHYX_MII_EN (1 << 18) 3977e57b3adSAdrian Chadd #define AR8327_PAD_SGMII_DELAY_EN (1 << 19) 3987e57b3adSAdrian Chadd #define AR8327_PAD_RGMII_RXCLK_DELAY_SEL BITS(20, 2) 3997e57b3adSAdrian Chadd #define AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S 20 4007e57b3adSAdrian Chadd #define AR8327_PAD_RGMII_TXCLK_DELAY_SEL BITS(22, 2) 4017e57b3adSAdrian Chadd #define AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S 22 4027e57b3adSAdrian Chadd #define AR8327_PAD_RGMII_RXCLK_DELAY_EN (1 << 24) 4037e57b3adSAdrian Chadd #define AR8327_PAD_RGMII_TXCLK_DELAY_EN (1 << 25) 4047e57b3adSAdrian Chadd #define AR8327_PAD_RGMII_EN (1 << 26) 4057e57b3adSAdrian Chadd 4067e57b3adSAdrian Chadd #define AR8327_REG_POWER_ON_STRIP 0x010 4077a22215cSEitan Adler #define AR8327_POWER_ON_STRIP_POWER_ON_SEL (1U << 31) 4087e57b3adSAdrian Chadd #define AR8327_POWER_ON_STRIP_LED_OPEN_EN (1 << 24) 4097e57b3adSAdrian Chadd #define AR8327_POWER_ON_STRIP_SERDES_AEN (1 << 7) 4107e57b3adSAdrian Chadd 4117e57b3adSAdrian Chadd #define AR8327_REG_INT_STATUS0 0x020 4127e57b3adSAdrian Chadd #define AR8327_INT0_VT_DONE (1 << 20) 4137e57b3adSAdrian Chadd 4147e57b3adSAdrian Chadd #define AR8327_REG_INT_STATUS1 0x024 4157e57b3adSAdrian Chadd #define AR8327_REG_INT_MASK0 0x028 4167e57b3adSAdrian Chadd #define AR8327_REG_INT_MASK1 0x02c 4177e57b3adSAdrian Chadd 4187e57b3adSAdrian Chadd #define AR8327_REG_MODULE_EN 0x030 4197e57b3adSAdrian Chadd #define AR8327_MODULE_EN_MIB (1 << 0) 4207e57b3adSAdrian Chadd 4217e57b3adSAdrian Chadd #define AR8327_REG_MIB_FUNC 0x034 4227e57b3adSAdrian Chadd #define AR8327_MIB_CPU_KEEP (1 << 20) 4237e57b3adSAdrian Chadd 4247307fbd1SAdrian Chadd #define AR8327_REG_MDIO_CTRL 0x03c 4257307fbd1SAdrian Chadd 4267e57b3adSAdrian Chadd #define AR8327_REG_SERVICE_TAG 0x048 4277e57b3adSAdrian Chadd #define AR8327_REG_LED_CTRL0 0x050 4287e57b3adSAdrian Chadd #define AR8327_REG_LED_CTRL1 0x054 4297e57b3adSAdrian Chadd #define AR8327_REG_LED_CTRL2 0x058 4307e57b3adSAdrian Chadd #define AR8327_REG_LED_CTRL3 0x05c 4317e57b3adSAdrian Chadd #define AR8327_REG_MAC_ADDR0 0x060 4327e57b3adSAdrian Chadd #define AR8327_REG_MAC_ADDR1 0x064 4337e57b3adSAdrian Chadd 4347e57b3adSAdrian Chadd #define AR8327_REG_MAX_FRAME_SIZE 0x078 4357e57b3adSAdrian Chadd #define AR8327_MAX_FRAME_SIZE_MTU BITS(0, 14) 4367e57b3adSAdrian Chadd 4377e57b3adSAdrian Chadd #define AR8327_REG_PORT_STATUS(_i) (0x07c + (_i) * 4) 4387e57b3adSAdrian Chadd 4397e57b3adSAdrian Chadd #define AR8327_REG_HEADER_CTRL 0x098 4407e57b3adSAdrian Chadd #define AR8327_REG_PORT_HEADER(_i) (0x09c + (_i) * 4) 4417e57b3adSAdrian Chadd 4427e57b3adSAdrian Chadd #define AR8327_REG_SGMII_CTRL 0x0e0 4437e57b3adSAdrian Chadd #define AR8327_SGMII_CTRL_EN_PLL (1 << 1) 4447e57b3adSAdrian Chadd #define AR8327_SGMII_CTRL_EN_RX (1 << 2) 4457e57b3adSAdrian Chadd #define AR8327_SGMII_CTRL_EN_TX (1 << 3) 4467e57b3adSAdrian Chadd 4470f3ec576SAdrian Chadd #define AR8327_REG_EEE_CTRL 0x100 4480f3ec576SAdrian Chadd #define AR8327_EEE_CTRL_DISABLE_PHY(_i) BIT(4 + (_i) * 2) 4490f3ec576SAdrian Chadd 4507e57b3adSAdrian Chadd #define AR8327_REG_PORT_VLAN0(_i) (0x420 + (_i) * 0x8) 4517e57b3adSAdrian Chadd #define AR8327_PORT_VLAN0_DEF_SVID BITS(0, 12) 4527e57b3adSAdrian Chadd #define AR8327_PORT_VLAN0_DEF_SVID_S 0 4537e57b3adSAdrian Chadd #define AR8327_PORT_VLAN0_DEF_CVID BITS(16, 12) 4547e57b3adSAdrian Chadd #define AR8327_PORT_VLAN0_DEF_CVID_S 16 4557e57b3adSAdrian Chadd 4567e57b3adSAdrian Chadd #define AR8327_REG_PORT_VLAN1(_i) (0x424 + (_i) * 0x8) 4577e57b3adSAdrian Chadd #define AR8327_PORT_VLAN1_PORT_VLAN_PROP (1 << 6) 4587e57b3adSAdrian Chadd #define AR8327_PORT_VLAN1_OUT_MODE BITS(12, 2) 4597e57b3adSAdrian Chadd #define AR8327_PORT_VLAN1_OUT_MODE_S 12 4607e57b3adSAdrian Chadd #define AR8327_PORT_VLAN1_OUT_MODE_UNMOD 0 4617e57b3adSAdrian Chadd #define AR8327_PORT_VLAN1_OUT_MODE_UNTAG 1 4627e57b3adSAdrian Chadd #define AR8327_PORT_VLAN1_OUT_MODE_TAG 2 4637e57b3adSAdrian Chadd #define AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH 3 4647e57b3adSAdrian Chadd 4657e57b3adSAdrian Chadd #define AR8327_REG_ATU_DATA0 0x600 46665d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR3 BITS(0, 8) 46765d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR3_S 0 46865d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR2 BITS(8, 8) 46965d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR2_S 8 47065d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR1 BITS(16, 8) 47165d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR1_S 16 47265d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR0 BITS(24, 8) 47365d59686SAdrian Chadd #define AR8327_ATU_DATA0_MAC_ADDR0_S 24 47465d59686SAdrian Chadd 4757e57b3adSAdrian Chadd #define AR8327_REG_ATU_DATA1 0x604 47665d59686SAdrian Chadd #define AR8327_ATU_DATA1_MAC_ADDR4 BITS(0, 8) 47765d59686SAdrian Chadd #define AR8327_ATU_DATA1_MAC_ADDR4_S 0 47865d59686SAdrian Chadd #define AR8327_ATU_DATA1_MAC_ADDR5 BITS(8, 8) 479c9f70b7bSAdrian Chadd #define AR8327_ATU_DATA1_MAC_ADDR5_S 8 48065d59686SAdrian Chadd #define AR8327_ATU_DATA1_DEST_PORT BITS(16, 7) 48165d59686SAdrian Chadd #define AR8327_ATU_DATA1_DEST_PORT_S 16 48265d59686SAdrian Chadd #define AR8327_ATU_DATA1_CROSS_PORT_STATE_EN BIT(23) 48365d59686SAdrian Chadd #define AR8327_ATU_DATA1_PRI BITS(24, 3) 48465d59686SAdrian Chadd #define AR8327_ATU_DATA1_SVL_ENTRY BIT(27) 48565d59686SAdrian Chadd #define AR8327_ATU_DATA1_PRI_OVER_EN BIT(28) 48665d59686SAdrian Chadd #define AR8327_ATU_DATA1_MIRROR_EN BIT(29) 48765d59686SAdrian Chadd #define AR8327_ATU_DATA1_SA_DROP_EN BIT(30) 48865d59686SAdrian Chadd #define AR8327_ATU_DATA1_HASH_HIGH_ADDR BIT(31) 48965d59686SAdrian Chadd 4907e57b3adSAdrian Chadd #define AR8327_REG_ATU_DATA2 0x608 49165d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_STATUS BITS(0, 4) 49265d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_STATUS_S 0 49365d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_VLAN_LEAKY_EN BIT(4) 49465d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_REDIRECT_TO_CPU BIT(5) 49565d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_COPY_TO_CPU BIT(6) 49665d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_SHORT_LOOP BIT(7) 49765d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_ATU_VID BITS(8, 12) 49865d59686SAdrian Chadd #define AR8327_ATU_FUNC_DATA2_ATU_VID_S 8 4997e57b3adSAdrian Chadd 5007e57b3adSAdrian Chadd #define AR8327_REG_ATU_FUNC 0x60c 50165d59686SAdrian Chadd #define AR8327_ATU_FUNC_OP BITS(0, 4) 5027e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_NOOP 0x0 5037e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_FLUSH 0x1 5047e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_LOAD 0x2 5057e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_PURGE 0x3 5067e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_FLUSH_LOCKED 0x4 5077e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_FLUSH_UNICAST 0x5 5087e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_GET_NEXT 0x6 5097e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_SEARCH_MAC 0x7 5107e57b3adSAdrian Chadd #define AR8327_ATU_FUNC_OP_CHANGE_TRUNK 0x8 51165d59686SAdrian Chadd #define AR8327_ATU_FUNC_FLUSH_STATIC_EN BIT(4) 51265d59686SAdrian Chadd #define AR8327_ATU_FUNC_ENTRY_TYPE BIT(5) 51362042c97SAdrian Chadd #define AR8327_ATU_FUNC_PORT_NUM BITS(8, 4) 51462042c97SAdrian Chadd #define AR8327_ATU_FUNC_PORT_NUM_S 8 51565d59686SAdrian Chadd #define AR8327_ATU_FUNC_FULL_VIOLATION BIT(12) 51665d59686SAdrian Chadd #define AR8327_ATU_FUNC_MULTI_EN BIT(13) /* for GET_NEXT */ 51765d59686SAdrian Chadd #define AR8327_ATU_FUNC_PORT_EN BIT(14) /* for GET_NEXT */ 51865d59686SAdrian Chadd #define AR8327_ATU_FUNC_VID_EN BIT(15) /* for GET_NEXT */ 51965d59686SAdrian Chadd #define AR8327_ATU_FUNC_ATU_INDEX BITS(16, 5) 52065d59686SAdrian Chadd #define AR8327_ATU_FUNC_ATU_INDEX_S 16 52165d59686SAdrian Chadd #define AR8327_ATU_FUNC_TRUNK_PORT_NUM BITS(22, 3) /* for CHANGE_TRUNK */ 52265d59686SAdrian Chadd #define AR8327_ATU_FUNC_TRUNK_PORT_NUM_S 22 52365d59686SAdrian Chadd #define AR8327_ATU_FUNC_BUSY BIT(31) 5247e57b3adSAdrian Chadd 5257e57b3adSAdrian Chadd #define AR8327_REG_VTU_FUNC0 0x0610 5267e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_EG_MODE BITS(4, 14) 5277e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_EG_MODE_S(_i) (4 + (_i) * 2) 5287e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_EG_MODE_KEEP 0 5297e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_EG_MODE_UNTAG 1 5307e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_EG_MODE_TAG 2 5317e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_EG_MODE_NOT 3 5327e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_IVL (1 << 19) 5337e57b3adSAdrian Chadd #define AR8327_VTU_FUNC0_VALID (1 << 20) 5347e57b3adSAdrian Chadd 5357e57b3adSAdrian Chadd #define AR8327_REG_VTU_FUNC1 0x0614 5367e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP BITS(0, 3) 5377e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP_NOOP 0 5387e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP_FLUSH 1 5397e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP_LOAD 2 5407e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP_PURGE 3 5417e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP_REMOVE_PORT 4 5427e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP_GET_NEXT 5 5437e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_OP_GET_ONE 6 5447e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_FULL (1 << 4) 5457e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_PORT (1 << 8, 4) 5467e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_PORT_S 8 5477e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_VID (1 << 16, 12) 5487e57b3adSAdrian Chadd #define AR8327_VTU_FUNC1_VID_S 16 5497a22215cSEitan Adler #define AR8327_VTU_FUNC1_BUSY (1U << 31) 5507e57b3adSAdrian Chadd 5517e57b3adSAdrian Chadd #define AR8327_REG_FWD_CTRL0 0x620 5527e57b3adSAdrian Chadd #define AR8327_FWD_CTRL0_CPU_PORT_EN (1 << 10) 5537e57b3adSAdrian Chadd #define AR8327_FWD_CTRL0_MIRROR_PORT BITS(4, 4) 5547e57b3adSAdrian Chadd #define AR8327_FWD_CTRL0_MIRROR_PORT_S 4 5557e57b3adSAdrian Chadd 5567e57b3adSAdrian Chadd #define AR8327_REG_FWD_CTRL1 0x624 5577e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_UC_FLOOD BITS(0, 7) 5587e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_UC_FLOOD_S 0 5597e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_MC_FLOOD BITS(8, 7) 5607e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_MC_FLOOD_S 8 5617e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_BC_FLOOD BITS(16, 7) 5627e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_BC_FLOOD_S 16 5637e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_IGMP BITS(24, 7) 5647e57b3adSAdrian Chadd #define AR8327_FWD_CTRL1_IGMP_S 24 5657e57b3adSAdrian Chadd 5667e57b3adSAdrian Chadd #define AR8327_REG_PORT_LOOKUP(_i) (0x660 + (_i) * 0xc) 5677e57b3adSAdrian Chadd #define AR8327_PORT_LOOKUP_MEMBER BITS(0, 7) 5687e57b3adSAdrian Chadd #define AR8327_PORT_LOOKUP_IN_MODE BITS(8, 2) 5697e57b3adSAdrian Chadd #define AR8327_PORT_LOOKUP_IN_MODE_S 8 5707e57b3adSAdrian Chadd #define AR8327_PORT_LOOKUP_STATE BITS(16, 3) 5717e57b3adSAdrian Chadd #define AR8327_PORT_LOOKUP_STATE_S 16 5727e57b3adSAdrian Chadd #define AR8327_PORT_LOOKUP_LEARN (1 << 20) 5737e57b3adSAdrian Chadd #define AR8327_PORT_LOOKUP_ING_MIRROR_EN (1 << 25) 5747e57b3adSAdrian Chadd 5757e57b3adSAdrian Chadd #define AR8327_REG_PORT_PRIO(_i) (0x664 + (_i) * 0xc) 5767e57b3adSAdrian Chadd 5777e57b3adSAdrian Chadd #define AR8327_REG_PORT_HOL_CTRL1(_i) (0x974 + (_i) * 0x8) 5787e57b3adSAdrian Chadd #define AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN (1 << 16) 5797e57b3adSAdrian Chadd 5807e57b3adSAdrian Chadd #define AR8327_REG_PORT_STATS_BASE(_i) (0x1000 + (_i) * 0x100) 5817e57b3adSAdrian Chadd 5827e57b3adSAdrian Chadd #endif /* __AR8X16_SWITCHREG_H__ */ 583