xref: /freebsd/sys/dev/etherswitch/arswitch/arswitch_8327.c (revision 71e8eac4fd89dedbcb4130379add151d3ed942fa)
17330dd0bSAdrian Chadd /*-
27330dd0bSAdrian Chadd  * Copyright (c) 2011-2012 Stefan Bethke.
37330dd0bSAdrian Chadd  * Copyright (c) 2014 Adrian Chadd.
47330dd0bSAdrian Chadd  * All rights reserved.
57330dd0bSAdrian Chadd  *
67330dd0bSAdrian Chadd  * Redistribution and use in source and binary forms, with or without
77330dd0bSAdrian Chadd  * modification, are permitted provided that the following conditions
87330dd0bSAdrian Chadd  * are met:
97330dd0bSAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
107330dd0bSAdrian Chadd  *    notice, this list of conditions and the following disclaimer.
117330dd0bSAdrian Chadd  * 2. Redistributions in binary form must reproduce the above copyright
127330dd0bSAdrian Chadd  *    notice, this list of conditions and the following disclaimer in the
137330dd0bSAdrian Chadd  *    documentation and/or other materials provided with the distribution.
147330dd0bSAdrian Chadd  *
157330dd0bSAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
167330dd0bSAdrian Chadd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
177330dd0bSAdrian Chadd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
187330dd0bSAdrian Chadd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
197330dd0bSAdrian Chadd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
207330dd0bSAdrian Chadd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
217330dd0bSAdrian Chadd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
227330dd0bSAdrian Chadd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
237330dd0bSAdrian Chadd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
247330dd0bSAdrian Chadd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
257330dd0bSAdrian Chadd  * SUCH DAMAGE.
267330dd0bSAdrian Chadd  *
277330dd0bSAdrian Chadd  * $FreeBSD$
287330dd0bSAdrian Chadd  */
297330dd0bSAdrian Chadd 
307330dd0bSAdrian Chadd #include <sys/param.h>
317330dd0bSAdrian Chadd #include <sys/bus.h>
327330dd0bSAdrian Chadd #include <sys/errno.h>
337330dd0bSAdrian Chadd #include <sys/kernel.h>
347330dd0bSAdrian Chadd #include <sys/module.h>
357330dd0bSAdrian Chadd #include <sys/socket.h>
367330dd0bSAdrian Chadd #include <sys/sockio.h>
377330dd0bSAdrian Chadd #include <sys/sysctl.h>
387330dd0bSAdrian Chadd #include <sys/systm.h>
397330dd0bSAdrian Chadd 
407330dd0bSAdrian Chadd #include <net/if.h>
417330dd0bSAdrian Chadd #include <net/if_arp.h>
427330dd0bSAdrian Chadd #include <net/ethernet.h>
437330dd0bSAdrian Chadd #include <net/if_dl.h>
447330dd0bSAdrian Chadd #include <net/if_media.h>
457330dd0bSAdrian Chadd #include <net/if_types.h>
467330dd0bSAdrian Chadd 
477330dd0bSAdrian Chadd #include <machine/bus.h>
48efce3748SRui Paulo #include <dev/iicbus/iic.h>
497330dd0bSAdrian Chadd #include <dev/iicbus/iiconf.h>
507330dd0bSAdrian Chadd #include <dev/iicbus/iicbus.h>
517330dd0bSAdrian Chadd #include <dev/mii/mii.h>
527330dd0bSAdrian Chadd #include <dev/mii/miivar.h>
53*71e8eac4SAdrian Chadd #include <dev/mdio/mdio.h>
547330dd0bSAdrian Chadd 
557330dd0bSAdrian Chadd #include <dev/etherswitch/etherswitch.h>
567330dd0bSAdrian Chadd 
577330dd0bSAdrian Chadd #include <dev/etherswitch/arswitch/arswitchreg.h>
587330dd0bSAdrian Chadd #include <dev/etherswitch/arswitch/arswitchvar.h>
597330dd0bSAdrian Chadd #include <dev/etherswitch/arswitch/arswitch_reg.h>
6078549b94SAdrian Chadd #include <dev/etherswitch/arswitch/arswitch_phy.h>
6178549b94SAdrian Chadd #include <dev/etherswitch/arswitch/arswitch_vlans.h>
6278549b94SAdrian Chadd 
637330dd0bSAdrian Chadd #include <dev/etherswitch/arswitch/arswitch_8327.h>
647330dd0bSAdrian Chadd 
657330dd0bSAdrian Chadd #include "mdio_if.h"
667330dd0bSAdrian Chadd #include "miibus_if.h"
677330dd0bSAdrian Chadd #include "etherswitch_if.h"
687330dd0bSAdrian Chadd 
698f1cf028SAdrian Chadd /*
708f1cf028SAdrian Chadd  * AR8327 TODO:
718f1cf028SAdrian Chadd  *
728f1cf028SAdrian Chadd  * There should be a default hardware setup hint set for the default
738f1cf028SAdrian Chadd  * switch config.  Otherwise the default is "all ports in one vlangroup",
748f1cf028SAdrian Chadd  * which means both CPU ports can see each other and that will quickly
758f1cf028SAdrian Chadd  * lead to traffic storms/loops.
768f1cf028SAdrian Chadd  */
77036e1c76SAdrian Chadd 
78036e1c76SAdrian Chadd static int
79036e1c76SAdrian Chadd ar8327_vlan_op(struct arswitch_softc *sc, uint32_t op, uint32_t vid,
80036e1c76SAdrian Chadd     uint32_t data)
81036e1c76SAdrian Chadd {
82036e1c76SAdrian Chadd 	int err;
83036e1c76SAdrian Chadd 
84036e1c76SAdrian Chadd 	/*
85036e1c76SAdrian Chadd 	 * Wait for the "done" bit to finish.
86036e1c76SAdrian Chadd 	 */
87036e1c76SAdrian Chadd 	if (arswitch_waitreg(sc->sc_dev, AR8327_REG_VTU_FUNC1,
88036e1c76SAdrian Chadd 	    AR8327_VTU_FUNC1_BUSY, 0, 5))
89036e1c76SAdrian Chadd 		return (EBUSY);
90036e1c76SAdrian Chadd 
91036e1c76SAdrian Chadd 	/*
92036e1c76SAdrian Chadd 	 * If it's a "load" operation, then ensure 'data' is loaded
93036e1c76SAdrian Chadd 	 * in first.
94036e1c76SAdrian Chadd 	 */
95036e1c76SAdrian Chadd 	if ((op & AR8327_VTU_FUNC1_OP) == AR8327_VTU_FUNC1_OP_LOAD) {
96036e1c76SAdrian Chadd 		err = arswitch_writereg(sc->sc_dev, AR8327_REG_VTU_FUNC0, data);
97036e1c76SAdrian Chadd 		if (err)
98036e1c76SAdrian Chadd 			return (err);
99036e1c76SAdrian Chadd 	}
100036e1c76SAdrian Chadd 
101036e1c76SAdrian Chadd 	/*
102036e1c76SAdrian Chadd 	 * Set the VID.
103036e1c76SAdrian Chadd 	 */
104036e1c76SAdrian Chadd 	op |= ((vid & 0xfff) << AR8327_VTU_FUNC1_VID_S);
105036e1c76SAdrian Chadd 
106036e1c76SAdrian Chadd 	/*
107036e1c76SAdrian Chadd 	 * Set busy bit to start loading in the command.
108036e1c76SAdrian Chadd 	 */
109036e1c76SAdrian Chadd 	op |= AR8327_VTU_FUNC1_BUSY;
110036e1c76SAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_VTU_FUNC1, op);
111036e1c76SAdrian Chadd 
112036e1c76SAdrian Chadd 	/*
113036e1c76SAdrian Chadd 	 * Finally - wait for it to load.
114036e1c76SAdrian Chadd 	 */
115036e1c76SAdrian Chadd 	if (arswitch_waitreg(sc->sc_dev, AR8327_REG_VTU_FUNC1,
116036e1c76SAdrian Chadd 	    AR8327_VTU_FUNC1_BUSY, 0, 5))
117036e1c76SAdrian Chadd 		return (EBUSY);
118036e1c76SAdrian Chadd 
119036e1c76SAdrian Chadd 	return (0);
120036e1c76SAdrian Chadd }
121036e1c76SAdrian Chadd 
1227330dd0bSAdrian Chadd static void
1237330dd0bSAdrian Chadd ar8327_phy_fixup(struct arswitch_softc *sc, int phy)
1247330dd0bSAdrian Chadd {
125db37238fSAdrian Chadd 	if (bootverbose)
126db37238fSAdrian Chadd 		device_printf(sc->sc_dev,
127db37238fSAdrian Chadd 		    "%s: called; phy=%d; chiprev=%d\n", __func__,
128db37238fSAdrian Chadd 		    phy,
129db37238fSAdrian Chadd 		    sc->chip_rev);
1307330dd0bSAdrian Chadd 	switch (sc->chip_rev) {
1317330dd0bSAdrian Chadd 	case 1:
1327330dd0bSAdrian Chadd 		/* For 100M waveform */
1337330dd0bSAdrian Chadd 		arswitch_writedbg(sc->sc_dev, phy, 0, 0x02ea);
1347330dd0bSAdrian Chadd 		/* Turn on Gigabit clock */
1357330dd0bSAdrian Chadd 		arswitch_writedbg(sc->sc_dev, phy, 0x3d, 0x68a0);
1367330dd0bSAdrian Chadd 		break;
1377330dd0bSAdrian Chadd 
1387330dd0bSAdrian Chadd 	case 2:
1397330dd0bSAdrian Chadd 		arswitch_writemmd(sc->sc_dev, phy, 0x7, 0x3c);
1407330dd0bSAdrian Chadd 		arswitch_writemmd(sc->sc_dev, phy, 0x4007, 0x0);
1417330dd0bSAdrian Chadd 		/* fallthrough */
1427330dd0bSAdrian Chadd 	case 4:
1437330dd0bSAdrian Chadd 		arswitch_writemmd(sc->sc_dev, phy, 0x3, 0x800d);
1447330dd0bSAdrian Chadd 		arswitch_writemmd(sc->sc_dev, phy, 0x4003, 0x803f);
1457330dd0bSAdrian Chadd 
1467330dd0bSAdrian Chadd 		arswitch_writedbg(sc->sc_dev, phy, 0x3d, 0x6860);
1477330dd0bSAdrian Chadd 		arswitch_writedbg(sc->sc_dev, phy, 0x5, 0x2c46);
1487330dd0bSAdrian Chadd 		arswitch_writedbg(sc->sc_dev, phy, 0x3c, 0x6000);
1497330dd0bSAdrian Chadd 		break;
1507330dd0bSAdrian Chadd 	}
1517330dd0bSAdrian Chadd }
1527330dd0bSAdrian Chadd 
1537330dd0bSAdrian Chadd static uint32_t
1547330dd0bSAdrian Chadd ar8327_get_pad_cfg(struct ar8327_pad_cfg *cfg)
1557330dd0bSAdrian Chadd {
1567330dd0bSAdrian Chadd 	uint32_t t;
1577330dd0bSAdrian Chadd 
1587330dd0bSAdrian Chadd 	if (!cfg)
1597330dd0bSAdrian Chadd 		return (0);
1607330dd0bSAdrian Chadd 
1617330dd0bSAdrian Chadd 	t = 0;
1627330dd0bSAdrian Chadd 	switch (cfg->mode) {
1637330dd0bSAdrian Chadd 	case AR8327_PAD_NC:
1647330dd0bSAdrian Chadd 		break;
1657330dd0bSAdrian Chadd 
1667330dd0bSAdrian Chadd 	case AR8327_PAD_MAC2MAC_MII:
1677330dd0bSAdrian Chadd 		t = AR8327_PAD_MAC_MII_EN;
1687330dd0bSAdrian Chadd 		if (cfg->rxclk_sel)
1697330dd0bSAdrian Chadd 			t |= AR8327_PAD_MAC_MII_RXCLK_SEL;
1707330dd0bSAdrian Chadd 		if (cfg->txclk_sel)
1717330dd0bSAdrian Chadd 			t |= AR8327_PAD_MAC_MII_TXCLK_SEL;
1727330dd0bSAdrian Chadd 		break;
1737330dd0bSAdrian Chadd 
1747330dd0bSAdrian Chadd 	case AR8327_PAD_MAC2MAC_GMII:
1757330dd0bSAdrian Chadd 		t = AR8327_PAD_MAC_GMII_EN;
1767330dd0bSAdrian Chadd 		if (cfg->rxclk_sel)
1777330dd0bSAdrian Chadd 			t |= AR8327_PAD_MAC_GMII_RXCLK_SEL;
1787330dd0bSAdrian Chadd 		if (cfg->txclk_sel)
1797330dd0bSAdrian Chadd 			t |= AR8327_PAD_MAC_GMII_TXCLK_SEL;
1807330dd0bSAdrian Chadd 		break;
1817330dd0bSAdrian Chadd 
1827330dd0bSAdrian Chadd 	case AR8327_PAD_MAC_SGMII:
1837330dd0bSAdrian Chadd 		t = AR8327_PAD_SGMII_EN;
1847330dd0bSAdrian Chadd 
1857330dd0bSAdrian Chadd 		/*
1869ab21e32SAdrian Chadd 		 * WAR for the Qualcomm Atheros AP136 board.
1877330dd0bSAdrian Chadd 		 * It seems that RGMII TX/RX delay settings needs to be
1887330dd0bSAdrian Chadd 		 * applied for SGMII mode as well, The ethernet is not
1897330dd0bSAdrian Chadd 		 * reliable without this.
1907330dd0bSAdrian Chadd 		 */
1917330dd0bSAdrian Chadd 		t |= cfg->txclk_delay_sel << AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S;
1927330dd0bSAdrian Chadd 		t |= cfg->rxclk_delay_sel << AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S;
1937330dd0bSAdrian Chadd 		if (cfg->rxclk_delay_en)
1947330dd0bSAdrian Chadd 			t |= AR8327_PAD_RGMII_RXCLK_DELAY_EN;
1957330dd0bSAdrian Chadd 		if (cfg->txclk_delay_en)
1967330dd0bSAdrian Chadd 			t |= AR8327_PAD_RGMII_TXCLK_DELAY_EN;
1977330dd0bSAdrian Chadd 
1987330dd0bSAdrian Chadd 		if (cfg->sgmii_delay_en)
1997330dd0bSAdrian Chadd 			t |= AR8327_PAD_SGMII_DELAY_EN;
2007330dd0bSAdrian Chadd 
2017330dd0bSAdrian Chadd 		break;
2027330dd0bSAdrian Chadd 
2037330dd0bSAdrian Chadd 	case AR8327_PAD_MAC2PHY_MII:
2047330dd0bSAdrian Chadd 		t = AR8327_PAD_PHY_MII_EN;
2057330dd0bSAdrian Chadd 		if (cfg->rxclk_sel)
2067330dd0bSAdrian Chadd 			t |= AR8327_PAD_PHY_MII_RXCLK_SEL;
2077330dd0bSAdrian Chadd 		if (cfg->txclk_sel)
2087330dd0bSAdrian Chadd 			t |= AR8327_PAD_PHY_MII_TXCLK_SEL;
2097330dd0bSAdrian Chadd 		break;
2107330dd0bSAdrian Chadd 
2117330dd0bSAdrian Chadd 	case AR8327_PAD_MAC2PHY_GMII:
2127330dd0bSAdrian Chadd 		t = AR8327_PAD_PHY_GMII_EN;
2137330dd0bSAdrian Chadd 		if (cfg->pipe_rxclk_sel)
2147330dd0bSAdrian Chadd 			t |= AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL;
2157330dd0bSAdrian Chadd 		if (cfg->rxclk_sel)
2167330dd0bSAdrian Chadd 			t |= AR8327_PAD_PHY_GMII_RXCLK_SEL;
2177330dd0bSAdrian Chadd 		if (cfg->txclk_sel)
2187330dd0bSAdrian Chadd 			t |= AR8327_PAD_PHY_GMII_TXCLK_SEL;
2197330dd0bSAdrian Chadd 		break;
2207330dd0bSAdrian Chadd 
2217330dd0bSAdrian Chadd 	case AR8327_PAD_MAC_RGMII:
2227330dd0bSAdrian Chadd 		t = AR8327_PAD_RGMII_EN;
2237330dd0bSAdrian Chadd 		t |= cfg->txclk_delay_sel << AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S;
2247330dd0bSAdrian Chadd 		t |= cfg->rxclk_delay_sel << AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S;
2257330dd0bSAdrian Chadd 		if (cfg->rxclk_delay_en)
2267330dd0bSAdrian Chadd 			t |= AR8327_PAD_RGMII_RXCLK_DELAY_EN;
2277330dd0bSAdrian Chadd 		if (cfg->txclk_delay_en)
2287330dd0bSAdrian Chadd 			t |= AR8327_PAD_RGMII_TXCLK_DELAY_EN;
2297330dd0bSAdrian Chadd 		break;
2307330dd0bSAdrian Chadd 
2317330dd0bSAdrian Chadd 	case AR8327_PAD_PHY_GMII:
2327330dd0bSAdrian Chadd 		t = AR8327_PAD_PHYX_GMII_EN;
2337330dd0bSAdrian Chadd 		break;
2347330dd0bSAdrian Chadd 
2357330dd0bSAdrian Chadd 	case AR8327_PAD_PHY_RGMII:
2367330dd0bSAdrian Chadd 		t = AR8327_PAD_PHYX_RGMII_EN;
2377330dd0bSAdrian Chadd 		break;
2387330dd0bSAdrian Chadd 
2397330dd0bSAdrian Chadd 	case AR8327_PAD_PHY_MII:
2407330dd0bSAdrian Chadd 		t = AR8327_PAD_PHYX_MII_EN;
2417330dd0bSAdrian Chadd 		break;
2427330dd0bSAdrian Chadd 	}
2437330dd0bSAdrian Chadd 
2447330dd0bSAdrian Chadd 	return (t);
2457330dd0bSAdrian Chadd }
2467330dd0bSAdrian Chadd 
2477330dd0bSAdrian Chadd /*
2487330dd0bSAdrian Chadd  * Map the hard-coded port config from the switch setup to
2497330dd0bSAdrian Chadd  * the chipset port config (status, duplex, flow, etc.)
2507330dd0bSAdrian Chadd  */
2517330dd0bSAdrian Chadd static uint32_t
2527330dd0bSAdrian Chadd ar8327_get_port_init_status(struct ar8327_port_cfg *cfg)
2537330dd0bSAdrian Chadd {
2547330dd0bSAdrian Chadd 	uint32_t t;
2557330dd0bSAdrian Chadd 
2567330dd0bSAdrian Chadd 	if (!cfg->force_link)
2577330dd0bSAdrian Chadd 		return (AR8X16_PORT_STS_LINK_AUTO);
2587330dd0bSAdrian Chadd 
2597330dd0bSAdrian Chadd 	t = AR8X16_PORT_STS_TXMAC | AR8X16_PORT_STS_RXMAC;
2607330dd0bSAdrian Chadd 	t |= cfg->duplex ? AR8X16_PORT_STS_DUPLEX : 0;
2617330dd0bSAdrian Chadd 	t |= cfg->rxpause ? AR8X16_PORT_STS_RXFLOW : 0;
2627330dd0bSAdrian Chadd 	t |= cfg->txpause ? AR8X16_PORT_STS_TXFLOW : 0;
2637330dd0bSAdrian Chadd 
2647330dd0bSAdrian Chadd 	switch (cfg->speed) {
2657330dd0bSAdrian Chadd 	case AR8327_PORT_SPEED_10:
2667330dd0bSAdrian Chadd 		t |= AR8X16_PORT_STS_SPEED_10;
2677330dd0bSAdrian Chadd 		break;
2687330dd0bSAdrian Chadd 	case AR8327_PORT_SPEED_100:
2697330dd0bSAdrian Chadd 		t |= AR8X16_PORT_STS_SPEED_100;
2707330dd0bSAdrian Chadd 		break;
2717330dd0bSAdrian Chadd 	case AR8327_PORT_SPEED_1000:
2727330dd0bSAdrian Chadd 		t |= AR8X16_PORT_STS_SPEED_1000;
2737330dd0bSAdrian Chadd 		break;
2747330dd0bSAdrian Chadd 	}
2757330dd0bSAdrian Chadd 
2767330dd0bSAdrian Chadd 	return (t);
2777330dd0bSAdrian Chadd }
2789ab21e32SAdrian Chadd 
2799ab21e32SAdrian Chadd /*
280f9950f9aSAdrian Chadd  * Fetch the port data for the given port.
281f9950f9aSAdrian Chadd  *
282f9950f9aSAdrian Chadd  * This goes and does dirty things with the hints space
283f9950f9aSAdrian Chadd  * to determine what the configuration parameters should be.
284f9950f9aSAdrian Chadd  *
285f9950f9aSAdrian Chadd  * Returns 1 if the structure was successfully parsed and
286f9950f9aSAdrian Chadd  * the contents are valid; 0 otherwise.
287f9950f9aSAdrian Chadd  */
288f9950f9aSAdrian Chadd static int
289f9950f9aSAdrian Chadd ar8327_fetch_pdata_port(struct arswitch_softc *sc,
290f9950f9aSAdrian Chadd     struct ar8327_port_cfg *pcfg,
291f9950f9aSAdrian Chadd     int port)
292f9950f9aSAdrian Chadd {
293f9950f9aSAdrian Chadd 	int val;
294f9950f9aSAdrian Chadd 	char sbuf[128];
295f9950f9aSAdrian Chadd 
296f9950f9aSAdrian Chadd 	/* Check if force_link exists */
297f9950f9aSAdrian Chadd 	val = 0;
298f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "port.%d.force_link", port);
299f9950f9aSAdrian Chadd 	(void) resource_int_value(device_get_name(sc->sc_dev),
300f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
301f9950f9aSAdrian Chadd 	    sbuf, &val);
302f9950f9aSAdrian Chadd 	if (val != 1)
303f9950f9aSAdrian Chadd 		return (0);
304f9950f9aSAdrian Chadd 	pcfg->force_link = 1;
305f9950f9aSAdrian Chadd 
306f9950f9aSAdrian Chadd 	/* force_link is set; let's parse the rest of the fields */
307f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "port.%d.speed", port);
308f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
309f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
310f9950f9aSAdrian Chadd 	    sbuf, &val) == 0) {
311f9950f9aSAdrian Chadd 		switch (val) {
312f9950f9aSAdrian Chadd 		case 10:
313f9950f9aSAdrian Chadd 			pcfg->speed = AR8327_PORT_SPEED_10;
314f9950f9aSAdrian Chadd 			break;
315f9950f9aSAdrian Chadd 		case 100:
316f9950f9aSAdrian Chadd 			pcfg->speed = AR8327_PORT_SPEED_100;
317f9950f9aSAdrian Chadd 			break;
318f9950f9aSAdrian Chadd 		case 1000:
319f9950f9aSAdrian Chadd 			pcfg->speed = AR8327_PORT_SPEED_1000;
320f9950f9aSAdrian Chadd 			break;
321f9950f9aSAdrian Chadd 		default:
322f9950f9aSAdrian Chadd 			device_printf(sc->sc_dev,
323f9950f9aSAdrian Chadd 			    "%s: invalid port %d duplex value (%d)\n",
324f9950f9aSAdrian Chadd 			    __func__,
325f9950f9aSAdrian Chadd 			    port,
326f9950f9aSAdrian Chadd 			    val);
327f9950f9aSAdrian Chadd 			return (0);
328f9950f9aSAdrian Chadd 		}
329f9950f9aSAdrian Chadd 	}
330f9950f9aSAdrian Chadd 
331f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "port.%d.duplex", port);
332f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
333f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
334f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
335f9950f9aSAdrian Chadd 		pcfg->duplex = val;
336f9950f9aSAdrian Chadd 
337f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "port.%d.txpause", port);
338f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
339f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
340f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
341f9950f9aSAdrian Chadd 		pcfg->txpause = val;
342f9950f9aSAdrian Chadd 
343f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "port.%d.rxpause", port);
344f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
345f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
346f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
347f9950f9aSAdrian Chadd 		pcfg->rxpause = val;
348f9950f9aSAdrian Chadd 
34978549b94SAdrian Chadd #if 1
350f9950f9aSAdrian Chadd 	device_printf(sc->sc_dev,
351f9950f9aSAdrian Chadd 	    "%s: port %d: speed=%d, duplex=%d, txpause=%d, rxpause=%d\n",
352f9950f9aSAdrian Chadd 	    __func__,
353f9950f9aSAdrian Chadd 	    port,
354f9950f9aSAdrian Chadd 	    pcfg->speed,
355f9950f9aSAdrian Chadd 	    pcfg->duplex,
356f9950f9aSAdrian Chadd 	    pcfg->txpause,
357f9950f9aSAdrian Chadd 	    pcfg->rxpause);
358f9950f9aSAdrian Chadd #endif
359f9950f9aSAdrian Chadd 
360f9950f9aSAdrian Chadd 	return (1);
361f9950f9aSAdrian Chadd }
362f9950f9aSAdrian Chadd 
363f9950f9aSAdrian Chadd /*
364f9950f9aSAdrian Chadd  * Parse the pad configuration from the boot hints.
365f9950f9aSAdrian Chadd  *
366f9950f9aSAdrian Chadd  * The (mostly optional) fields are:
367f9950f9aSAdrian Chadd  *
368f9950f9aSAdrian Chadd  * uint32_t mode;
369f9950f9aSAdrian Chadd  * uint32_t rxclk_sel;
370f9950f9aSAdrian Chadd  * uint32_t txclk_sel;
371f9950f9aSAdrian Chadd  * uint32_t txclk_delay_sel;
372f9950f9aSAdrian Chadd  * uint32_t rxclk_delay_sel;
373f9950f9aSAdrian Chadd  * uint32_t txclk_delay_en;
374f9950f9aSAdrian Chadd  * uint32_t rxclk_delay_en;
375f9950f9aSAdrian Chadd  * uint32_t sgmii_delay_en;
376f9950f9aSAdrian Chadd  * uint32_t pipe_rxclk_sel;
377f9950f9aSAdrian Chadd  *
378f9950f9aSAdrian Chadd  * If mode isn't in the hints, 0 is returned.
379f9950f9aSAdrian Chadd  * Else the structure is fleshed out and 1 is returned.
380f9950f9aSAdrian Chadd  */
381f9950f9aSAdrian Chadd static int
382f9950f9aSAdrian Chadd ar8327_fetch_pdata_pad(struct arswitch_softc *sc,
383f9950f9aSAdrian Chadd     struct ar8327_pad_cfg *pc,
384f9950f9aSAdrian Chadd     int pad)
385f9950f9aSAdrian Chadd {
386f9950f9aSAdrian Chadd 	int val;
387f9950f9aSAdrian Chadd 	char sbuf[128];
388f9950f9aSAdrian Chadd 
389f9950f9aSAdrian Chadd 	/* Check if mode exists */
390f9950f9aSAdrian Chadd 	val = 0;
391f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.mode", pad);
392f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
393f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
394f9950f9aSAdrian Chadd 	    sbuf, &val) != 0)
395f9950f9aSAdrian Chadd 		return (0);
396f9950f9aSAdrian Chadd 
397f9950f9aSAdrian Chadd 	/* assume that 'mode' exists and was found */
398f9950f9aSAdrian Chadd 	pc->mode = val;
399f9950f9aSAdrian Chadd 
400f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.rxclk_sel", pad);
401f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
402f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
403f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
404f9950f9aSAdrian Chadd 		pc->rxclk_sel = val;
405f9950f9aSAdrian Chadd 
406f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.txclk_sel", pad);
407f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
408f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
409f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
410f9950f9aSAdrian Chadd 		pc->txclk_sel = val;
411f9950f9aSAdrian Chadd 
412f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.txclk_delay_sel", pad);
413f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
414f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
415f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
416f9950f9aSAdrian Chadd 		pc->txclk_delay_sel = val;
417f9950f9aSAdrian Chadd 
418f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.rxclk_delay_sel", pad);
419f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
420f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
421f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
422f9950f9aSAdrian Chadd 		pc->rxclk_delay_sel = val;
423f9950f9aSAdrian Chadd 
424f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.txclk_delay_en", pad);
425f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
426f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
427f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
428f9950f9aSAdrian Chadd 		pc->txclk_delay_en = val;
429f9950f9aSAdrian Chadd 
430f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.rxclk_delay_en", pad);
431f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
432f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
433f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
434f9950f9aSAdrian Chadd 		pc->rxclk_delay_en = val;
435f9950f9aSAdrian Chadd 
436f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.sgmii_delay_en", pad);
437f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
438f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
439f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
440f9950f9aSAdrian Chadd 		pc->sgmii_delay_en = val;
441f9950f9aSAdrian Chadd 
442f9950f9aSAdrian Chadd 	snprintf(sbuf, 128, "pad.%d.pipe_rxclk_sel", pad);
443f9950f9aSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
444f9950f9aSAdrian Chadd 	    device_get_unit(sc->sc_dev),
445f9950f9aSAdrian Chadd 	    sbuf, &val) == 0)
446f9950f9aSAdrian Chadd 		pc->pipe_rxclk_sel = val;
447f9950f9aSAdrian Chadd 
448db37238fSAdrian Chadd 	if (bootverbose) {
449f9950f9aSAdrian Chadd 		device_printf(sc->sc_dev,
450f9950f9aSAdrian Chadd 		    "%s: pad %d: mode=%d, rxclk_sel=%d, txclk_sel=%d, "
451f9950f9aSAdrian Chadd 		    "txclk_delay_sel=%d, rxclk_delay_sel=%d, txclk_delay_en=%d, "
452f9950f9aSAdrian Chadd 		    "rxclk_enable_en=%d, sgmii_delay_en=%d, pipe_rxclk_sel=%d\n",
453f9950f9aSAdrian Chadd 		    __func__,
454f9950f9aSAdrian Chadd 		    pad,
455f9950f9aSAdrian Chadd 		    pc->mode,
456f9950f9aSAdrian Chadd 		    pc->rxclk_sel,
457f9950f9aSAdrian Chadd 		    pc->txclk_sel,
458f9950f9aSAdrian Chadd 		    pc->txclk_delay_sel,
459f9950f9aSAdrian Chadd 		    pc->rxclk_delay_sel,
460f9950f9aSAdrian Chadd 		    pc->txclk_delay_en,
461f9950f9aSAdrian Chadd 		    pc->rxclk_delay_en,
462f9950f9aSAdrian Chadd 		    pc->sgmii_delay_en,
463f9950f9aSAdrian Chadd 		    pc->pipe_rxclk_sel);
464db37238fSAdrian Chadd 	}
465f9950f9aSAdrian Chadd 
466f9950f9aSAdrian Chadd 	return (1);
467f9950f9aSAdrian Chadd }
468f9950f9aSAdrian Chadd 
469f9950f9aSAdrian Chadd /*
470810bdeddSAdrian Chadd  * Fetch the SGMII configuration block from the boot hints.
471810bdeddSAdrian Chadd  */
472810bdeddSAdrian Chadd static int
473810bdeddSAdrian Chadd ar8327_fetch_pdata_sgmii(struct arswitch_softc *sc,
474810bdeddSAdrian Chadd     struct ar8327_sgmii_cfg *scfg)
475810bdeddSAdrian Chadd {
476810bdeddSAdrian Chadd 	int val;
477810bdeddSAdrian Chadd 
478810bdeddSAdrian Chadd 	/* sgmii_ctrl */
479810bdeddSAdrian Chadd 	val = 0;
480810bdeddSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
481810bdeddSAdrian Chadd 	    device_get_unit(sc->sc_dev),
482810bdeddSAdrian Chadd 	    "sgmii.ctrl", &val) != 0)
483810bdeddSAdrian Chadd 		return (0);
484810bdeddSAdrian Chadd 	scfg->sgmii_ctrl = val;
485810bdeddSAdrian Chadd 
486810bdeddSAdrian Chadd 	/* serdes_aen */
487810bdeddSAdrian Chadd 	val = 0;
488810bdeddSAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
489810bdeddSAdrian Chadd 	    device_get_unit(sc->sc_dev),
490810bdeddSAdrian Chadd 	    "sgmii.serdes_aen", &val) != 0)
491810bdeddSAdrian Chadd 		return (0);
492810bdeddSAdrian Chadd 	scfg->serdes_aen = val;
493810bdeddSAdrian Chadd 
494810bdeddSAdrian Chadd 	return (1);
495810bdeddSAdrian Chadd }
496810bdeddSAdrian Chadd 
497810bdeddSAdrian Chadd /*
498b67ba111SAdrian Chadd  * Fetch the LED configuration from the boot hints.
499b67ba111SAdrian Chadd  */
500b67ba111SAdrian Chadd static int
501b67ba111SAdrian Chadd ar8327_fetch_pdata_led(struct arswitch_softc *sc,
502b67ba111SAdrian Chadd     struct ar8327_led_cfg *lcfg)
503b67ba111SAdrian Chadd {
504b67ba111SAdrian Chadd 	int val;
505b67ba111SAdrian Chadd 
506b67ba111SAdrian Chadd 	val = 0;
507b67ba111SAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
508b67ba111SAdrian Chadd 	    device_get_unit(sc->sc_dev),
509b67ba111SAdrian Chadd 	    "led.ctrl0", &val) != 0)
510b67ba111SAdrian Chadd 		return (0);
511b67ba111SAdrian Chadd 	lcfg->led_ctrl0 = val;
512b67ba111SAdrian Chadd 
513b67ba111SAdrian Chadd 	val = 0;
514b67ba111SAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
515b67ba111SAdrian Chadd 	    device_get_unit(sc->sc_dev),
516b67ba111SAdrian Chadd 	    "led.ctrl1", &val) != 0)
517b67ba111SAdrian Chadd 		return (0);
518b67ba111SAdrian Chadd 	lcfg->led_ctrl1 = val;
519b67ba111SAdrian Chadd 
520b67ba111SAdrian Chadd 	val = 0;
521b67ba111SAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
522b67ba111SAdrian Chadd 	    device_get_unit(sc->sc_dev),
523b67ba111SAdrian Chadd 	    "led.ctrl2", &val) != 0)
524b67ba111SAdrian Chadd 		return (0);
525b67ba111SAdrian Chadd 	lcfg->led_ctrl2 = val;
526b67ba111SAdrian Chadd 
527b67ba111SAdrian Chadd 	val = 0;
528b67ba111SAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
529b67ba111SAdrian Chadd 	    device_get_unit(sc->sc_dev),
530b67ba111SAdrian Chadd 	    "led.ctrl3", &val) != 0)
531b67ba111SAdrian Chadd 		return (0);
532b67ba111SAdrian Chadd 	lcfg->led_ctrl3 = val;
533b67ba111SAdrian Chadd 
534b67ba111SAdrian Chadd 	val = 0;
535b67ba111SAdrian Chadd 	if (resource_int_value(device_get_name(sc->sc_dev),
536b67ba111SAdrian Chadd 	    device_get_unit(sc->sc_dev),
537b67ba111SAdrian Chadd 	    "led.open_drain", &val) != 0)
538b67ba111SAdrian Chadd 		return (0);
539b67ba111SAdrian Chadd 	lcfg->open_drain = val;
540b67ba111SAdrian Chadd 
541b67ba111SAdrian Chadd 	return (1);
542b67ba111SAdrian Chadd }
543b67ba111SAdrian Chadd 
544b67ba111SAdrian Chadd /*
5459ab21e32SAdrian Chadd  * Initialise the ar8327 specific hardware features from
5469ab21e32SAdrian Chadd  * the hints provided in the boot environment.
5479ab21e32SAdrian Chadd  */
5489ab21e32SAdrian Chadd static int
5499ab21e32SAdrian Chadd ar8327_init_pdata(struct arswitch_softc *sc)
5509ab21e32SAdrian Chadd {
5519ab21e32SAdrian Chadd 	struct ar8327_pad_cfg pc;
5529ab21e32SAdrian Chadd 	struct ar8327_port_cfg port_cfg;
553810bdeddSAdrian Chadd 	struct ar8327_sgmii_cfg scfg;
554b67ba111SAdrian Chadd 	struct ar8327_led_cfg lcfg;
555810bdeddSAdrian Chadd 	uint32_t t, new_pos, pos;
5569ab21e32SAdrian Chadd 
557f9950f9aSAdrian Chadd 	/* Port 0 */
5589ab21e32SAdrian Chadd 	bzero(&port_cfg, sizeof(port_cfg));
559f9950f9aSAdrian Chadd 	sc->ar8327.port0_status = 0;
560f9950f9aSAdrian Chadd 	if (ar8327_fetch_pdata_port(sc, &port_cfg, 0))
5619ab21e32SAdrian Chadd 		sc->ar8327.port0_status = ar8327_get_port_init_status(&port_cfg);
5629ab21e32SAdrian Chadd 
563f9950f9aSAdrian Chadd 	/* Port 6 */
5649ab21e32SAdrian Chadd 	bzero(&port_cfg, sizeof(port_cfg));
565f9950f9aSAdrian Chadd 	sc->ar8327.port6_status = 0;
566f9950f9aSAdrian Chadd 	if (ar8327_fetch_pdata_port(sc, &port_cfg, 6))
5679ab21e32SAdrian Chadd 		sc->ar8327.port6_status = ar8327_get_port_init_status(&port_cfg);
5689ab21e32SAdrian Chadd 
5699ab21e32SAdrian Chadd 	/* Pad 0 */
5709ab21e32SAdrian Chadd 	bzero(&pc, sizeof(pc));
571f9950f9aSAdrian Chadd 	t = 0;
572f9950f9aSAdrian Chadd 	if (ar8327_fetch_pdata_pad(sc, &pc, 0))
5739ab21e32SAdrian Chadd 		t = ar8327_get_pad_cfg(&pc);
5749ab21e32SAdrian Chadd #if 0
5759ab21e32SAdrian Chadd 		if (AR8X16_IS_SWITCH(sc, AR8337))
5769ab21e32SAdrian Chadd 			t |= AR8337_PAD_MAC06_EXCHANGE_EN;
5777330dd0bSAdrian Chadd #endif
5789ab21e32SAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PAD0_MODE, t);
5799ab21e32SAdrian Chadd 
5809ab21e32SAdrian Chadd 	/* Pad 5 */
5819ab21e32SAdrian Chadd 	bzero(&pc, sizeof(pc));
582f9950f9aSAdrian Chadd 	t = 0;
583f9950f9aSAdrian Chadd 	if (ar8327_fetch_pdata_pad(sc, &pc, 5))
5849ab21e32SAdrian Chadd 		t = ar8327_get_pad_cfg(&pc);
5859ab21e32SAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PAD5_MODE, t);
5869ab21e32SAdrian Chadd 
5879ab21e32SAdrian Chadd 	/* Pad 6 */
5889ab21e32SAdrian Chadd 	bzero(&pc, sizeof(pc));
589f9950f9aSAdrian Chadd 	t = 0;
590f9950f9aSAdrian Chadd 	if (ar8327_fetch_pdata_pad(sc, &pc, 6))
5919ab21e32SAdrian Chadd 		t = ar8327_get_pad_cfg(&pc);
5929ab21e32SAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PAD6_MODE, t);
5939ab21e32SAdrian Chadd 
594810bdeddSAdrian Chadd 	pos = arswitch_readreg(sc->sc_dev, AR8327_REG_POWER_ON_STRIP);
595810bdeddSAdrian Chadd 	new_pos = pos;
596810bdeddSAdrian Chadd 
5979ab21e32SAdrian Chadd 	/* XXX LED config */
598b67ba111SAdrian Chadd 	bzero(&lcfg, sizeof(lcfg));
599b67ba111SAdrian Chadd 	if (ar8327_fetch_pdata_led(sc, &lcfg)) {
600b67ba111SAdrian Chadd 		if (lcfg.open_drain)
601b67ba111SAdrian Chadd 			new_pos |= AR8327_POWER_ON_STRIP_LED_OPEN_EN;
602b67ba111SAdrian Chadd 		else
603b67ba111SAdrian Chadd 			new_pos &= ~AR8327_POWER_ON_STRIP_LED_OPEN_EN;
604b67ba111SAdrian Chadd 
605b67ba111SAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_LED_CTRL0,
606b67ba111SAdrian Chadd 		    lcfg.led_ctrl0);
607b67ba111SAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_LED_CTRL1,
608b67ba111SAdrian Chadd 		    lcfg.led_ctrl1);
609b67ba111SAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_LED_CTRL2,
610b67ba111SAdrian Chadd 		    lcfg.led_ctrl2);
611b67ba111SAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_LED_CTRL3,
612b67ba111SAdrian Chadd 		    lcfg.led_ctrl3);
613b67ba111SAdrian Chadd 
614b67ba111SAdrian Chadd 		if (new_pos != pos)
615b67ba111SAdrian Chadd 			new_pos |= AR8327_POWER_ON_STRIP_POWER_ON_SEL;
616b67ba111SAdrian Chadd 	}
6179ab21e32SAdrian Chadd 
618810bdeddSAdrian Chadd 	/* SGMII config */
619810bdeddSAdrian Chadd 	bzero(&scfg, sizeof(scfg));
620810bdeddSAdrian Chadd 	if (ar8327_fetch_pdata_sgmii(sc, &scfg)) {
62178549b94SAdrian Chadd 		device_printf(sc->sc_dev, "%s: SGMII cfg?\n", __func__);
622810bdeddSAdrian Chadd 		t = scfg.sgmii_ctrl;
623810bdeddSAdrian Chadd 		if (sc->chip_rev == 1)
624810bdeddSAdrian Chadd 			t |= AR8327_SGMII_CTRL_EN_PLL |
625810bdeddSAdrian Chadd 			    AR8327_SGMII_CTRL_EN_RX |
626810bdeddSAdrian Chadd 			    AR8327_SGMII_CTRL_EN_TX;
627810bdeddSAdrian Chadd 		else
628810bdeddSAdrian Chadd 			t &= ~(AR8327_SGMII_CTRL_EN_PLL |
629810bdeddSAdrian Chadd 			    AR8327_SGMII_CTRL_EN_RX |
630810bdeddSAdrian Chadd 			    AR8327_SGMII_CTRL_EN_TX);
631810bdeddSAdrian Chadd 
632810bdeddSAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_SGMII_CTRL, t);
633810bdeddSAdrian Chadd 
634810bdeddSAdrian Chadd 		if (scfg.serdes_aen)
635810bdeddSAdrian Chadd 			new_pos &= ~AR8327_POWER_ON_STRIP_SERDES_AEN;
636810bdeddSAdrian Chadd 		else
637810bdeddSAdrian Chadd 			new_pos |= AR8327_POWER_ON_STRIP_SERDES_AEN;
638810bdeddSAdrian Chadd 	}
639810bdeddSAdrian Chadd 
640810bdeddSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_POWER_ON_STRIP, new_pos);
6419ab21e32SAdrian Chadd 
6429ab21e32SAdrian Chadd 	return (0);
6439ab21e32SAdrian Chadd }
6447330dd0bSAdrian Chadd 
6457330dd0bSAdrian Chadd static int
6467330dd0bSAdrian Chadd ar8327_hw_setup(struct arswitch_softc *sc)
6477330dd0bSAdrian Chadd {
6487330dd0bSAdrian Chadd 	int i;
6497330dd0bSAdrian Chadd 	int err;
6507330dd0bSAdrian Chadd 
6517330dd0bSAdrian Chadd 	/* pdata fetch and setup */
6527330dd0bSAdrian Chadd 	err = ar8327_init_pdata(sc);
6537330dd0bSAdrian Chadd 	if (err != 0)
6547330dd0bSAdrian Chadd 		return (err);
6557330dd0bSAdrian Chadd 
6567330dd0bSAdrian Chadd 	/* XXX init leds */
6577330dd0bSAdrian Chadd 
6587330dd0bSAdrian Chadd 	for (i = 0; i < AR8327_NUM_PHYS; i++) {
6597330dd0bSAdrian Chadd 		/* phy fixup */
6607330dd0bSAdrian Chadd 		ar8327_phy_fixup(sc, i);
6617330dd0bSAdrian Chadd 
6627330dd0bSAdrian Chadd 		/* start PHY autonegotiation? */
6637330dd0bSAdrian Chadd 		/* XXX is this done as part of the normal PHY setup? */
6647330dd0bSAdrian Chadd 
6657330dd0bSAdrian Chadd 	};
6667330dd0bSAdrian Chadd 
6677330dd0bSAdrian Chadd 	/* Let things settle */
6687330dd0bSAdrian Chadd 	DELAY(1000);
6697330dd0bSAdrian Chadd 
6707330dd0bSAdrian Chadd 	return (0);
6717330dd0bSAdrian Chadd }
6727330dd0bSAdrian Chadd 
6737330dd0bSAdrian Chadd /*
6747330dd0bSAdrian Chadd  * Initialise other global values, for the AR8327.
6757330dd0bSAdrian Chadd  */
6767330dd0bSAdrian Chadd static int
6777330dd0bSAdrian Chadd ar8327_hw_global_setup(struct arswitch_softc *sc)
6787330dd0bSAdrian Chadd {
6797330dd0bSAdrian Chadd 	uint32_t t;
6807330dd0bSAdrian Chadd 
6817330dd0bSAdrian Chadd 	/* enable CPU port and disable mirror port */
6827330dd0bSAdrian Chadd 	t = AR8327_FWD_CTRL0_CPU_PORT_EN |
6837330dd0bSAdrian Chadd 	    AR8327_FWD_CTRL0_MIRROR_PORT;
6847330dd0bSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_FWD_CTRL0, t);
6857330dd0bSAdrian Chadd 
6867330dd0bSAdrian Chadd 	/* forward multicast and broadcast frames to CPU */
6877330dd0bSAdrian Chadd 	t = (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_UC_FLOOD_S) |
6887330dd0bSAdrian Chadd 	    (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_MC_FLOOD_S) |
6897330dd0bSAdrian Chadd 	    (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_BC_FLOOD_S);
6907330dd0bSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_FWD_CTRL1, t);
6917330dd0bSAdrian Chadd 
6927330dd0bSAdrian Chadd 	/* enable jumbo frames */
6937330dd0bSAdrian Chadd 	/* XXX need to macro-shift the value! */
6947330dd0bSAdrian Chadd 	arswitch_modifyreg(sc->sc_dev, AR8327_REG_MAX_FRAME_SIZE,
6957330dd0bSAdrian Chadd 	    AR8327_MAX_FRAME_SIZE_MTU, 9018 + 8 + 2);
6967330dd0bSAdrian Chadd 
6977330dd0bSAdrian Chadd 	/* Enable MIB counters */
6987330dd0bSAdrian Chadd 	arswitch_modifyreg(sc->sc_dev, AR8327_REG_MODULE_EN,
6997330dd0bSAdrian Chadd 	    AR8327_MODULE_EN_MIB, AR8327_MODULE_EN_MIB);
7007330dd0bSAdrian Chadd 
701db37238fSAdrian Chadd 	/* Disable EEE on all ports due to stability issues */
702db37238fSAdrian Chadd 	t = arswitch_readreg(sc->sc_dev, AR8327_REG_EEE_CTRL);
703db37238fSAdrian Chadd 	t |= AR8327_EEE_CTRL_DISABLE_PHY(0) |
704db37238fSAdrian Chadd 	    AR8327_EEE_CTRL_DISABLE_PHY(1) |
705db37238fSAdrian Chadd 	    AR8327_EEE_CTRL_DISABLE_PHY(2) |
706db37238fSAdrian Chadd 	    AR8327_EEE_CTRL_DISABLE_PHY(3) |
707db37238fSAdrian Chadd 	    AR8327_EEE_CTRL_DISABLE_PHY(4);
708db37238fSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_EEE_CTRL, t);
709db37238fSAdrian Chadd 
7104ff2f60dSAdrian Chadd 	/* Set the right number of ports */
711749cac13SAdrian Chadd 	/* GMAC0 (CPU), GMAC1..5 (PHYs), GMAC6 (CPU) */
712749cac13SAdrian Chadd 	sc->info.es_nports = 7;
7134ff2f60dSAdrian Chadd 
7147330dd0bSAdrian Chadd 	return (0);
7157330dd0bSAdrian Chadd }
7167330dd0bSAdrian Chadd 
7177330dd0bSAdrian Chadd /*
71878549b94SAdrian Chadd  * Port setup.  Called at attach time.
7197330dd0bSAdrian Chadd  */
7207330dd0bSAdrian Chadd static void
7217330dd0bSAdrian Chadd ar8327_port_init(struct arswitch_softc *sc, int port)
7227330dd0bSAdrian Chadd {
7237330dd0bSAdrian Chadd 	uint32_t t;
72478549b94SAdrian Chadd 	int ports;
72578549b94SAdrian Chadd 
72678549b94SAdrian Chadd 	/* For now, port can see all other ports */
72778549b94SAdrian Chadd 	ports = 0x7f;
7287330dd0bSAdrian Chadd 
7299ab21e32SAdrian Chadd 	if (port == AR8X16_PORT_CPU)
7309ab21e32SAdrian Chadd 		t = sc->ar8327.port0_status;
7317330dd0bSAdrian Chadd 	else if (port == 6)
7329ab21e32SAdrian Chadd 		t = sc->ar8327.port6_status;
7337330dd0bSAdrian Chadd         else
7347330dd0bSAdrian Chadd 		t = AR8X16_PORT_STS_LINK_AUTO;
7357330dd0bSAdrian Chadd 
7367330dd0bSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_STATUS(port), t);
7377330dd0bSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_HEADER(port), 0);
7387330dd0bSAdrian Chadd 
7390d2041a0SAdrian Chadd 	/*
7400d2041a0SAdrian Chadd 	 * Default to 1 port group.
7410d2041a0SAdrian Chadd 	 */
7427330dd0bSAdrian Chadd 	t = 1 << AR8327_PORT_VLAN0_DEF_SVID_S;
7437330dd0bSAdrian Chadd 	t |= 1 << AR8327_PORT_VLAN0_DEF_CVID_S;
7447330dd0bSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_VLAN0(port), t);
7457330dd0bSAdrian Chadd 
7467330dd0bSAdrian Chadd 	t = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH << AR8327_PORT_VLAN1_OUT_MODE_S;
7477330dd0bSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_VLAN1(port), t);
7487330dd0bSAdrian Chadd 
74903b5d827SAdrian Chadd 	/*
75003b5d827SAdrian Chadd 	 * This doesn't configure any ports which this port can "see".
75103b5d827SAdrian Chadd 	 * bits 0-6 control which ports a frame coming into this port
75203b5d827SAdrian Chadd 	 * can be sent out to.
75303b5d827SAdrian Chadd 	 *
75403b5d827SAdrian Chadd 	 * So by doing this, we're making it impossible to send frames out
75503b5d827SAdrian Chadd 	 * to that port.
75603b5d827SAdrian Chadd 	 */
7577330dd0bSAdrian Chadd 	t = AR8327_PORT_LOOKUP_LEARN;
7587330dd0bSAdrian Chadd 	t |= AR8X16_PORT_CTRL_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
75903b5d827SAdrian Chadd 
76003b5d827SAdrian Chadd 	/* So this allows traffic to any port except ourselves */
76178549b94SAdrian Chadd 	t |= (ports & ~(1 << port));
7627330dd0bSAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_LOOKUP(port), t);
7637330dd0bSAdrian Chadd }
7647330dd0bSAdrian Chadd 
7657330dd0bSAdrian Chadd static int
7667330dd0bSAdrian Chadd ar8327_port_vlan_setup(struct arswitch_softc *sc, etherswitch_port_t *p)
7677330dd0bSAdrian Chadd {
7687330dd0bSAdrian Chadd 
769749cac13SAdrian Chadd 	/* Check: ADDTAG/STRIPTAG - exclusive */
770749cac13SAdrian Chadd 
771749cac13SAdrian Chadd 	ARSWITCH_LOCK(sc);
772749cac13SAdrian Chadd 
773749cac13SAdrian Chadd 	/* Set the PVID. */
774749cac13SAdrian Chadd 	if (p->es_pvid != 0)
775749cac13SAdrian Chadd 		sc->hal.arswitch_vlan_set_pvid(sc, p->es_port, p->es_pvid);
776749cac13SAdrian Chadd 
777749cac13SAdrian Chadd 	/*
778749cac13SAdrian Chadd 	 * DOUBLE_TAG
779749cac13SAdrian Chadd 	 * VLAN_MODE_ADD
780749cac13SAdrian Chadd 	 * VLAN_MODE_STRIP
781749cac13SAdrian Chadd 	 */
782749cac13SAdrian Chadd 	ARSWITCH_UNLOCK(sc);
7837330dd0bSAdrian Chadd 	return (0);
7847330dd0bSAdrian Chadd }
7857330dd0bSAdrian Chadd 
78678549b94SAdrian Chadd /*
78778549b94SAdrian Chadd  * Get the port VLAN configuration.
78878549b94SAdrian Chadd  */
7897330dd0bSAdrian Chadd static int
7907330dd0bSAdrian Chadd ar8327_port_vlan_get(struct arswitch_softc *sc, etherswitch_port_t *p)
7917330dd0bSAdrian Chadd {
792749cac13SAdrian Chadd 
793749cac13SAdrian Chadd 	ARSWITCH_LOCK(sc);
794749cac13SAdrian Chadd 
795749cac13SAdrian Chadd 	/* Retrieve the PVID */
796749cac13SAdrian Chadd 	sc->hal.arswitch_vlan_get_pvid(sc, p->es_port, &p->es_pvid);
797749cac13SAdrian Chadd 
798036e1c76SAdrian Chadd 	/* Retrieve the current port configuration from the VTU */
799749cac13SAdrian Chadd 	/*
800749cac13SAdrian Chadd 	 * DOUBLE_TAG
801749cac13SAdrian Chadd 	 * VLAN_MODE_ADD
802749cac13SAdrian Chadd 	 * VLAN_MODE_STRIP
803749cac13SAdrian Chadd 	 */
804749cac13SAdrian Chadd 
805749cac13SAdrian Chadd 	ARSWITCH_UNLOCK(sc);
8067330dd0bSAdrian Chadd 	return (0);
8077330dd0bSAdrian Chadd }
8087330dd0bSAdrian Chadd 
8097330dd0bSAdrian Chadd static void
810036e1c76SAdrian Chadd ar8327_port_disable_mirror(struct arswitch_softc *sc, int port)
811036e1c76SAdrian Chadd {
812036e1c76SAdrian Chadd 
813036e1c76SAdrian Chadd 	arswitch_modifyreg(sc->sc_dev,
814036e1c76SAdrian Chadd 	    AR8327_REG_PORT_LOOKUP(port),
815036e1c76SAdrian Chadd 	    AR8327_PORT_LOOKUP_ING_MIRROR_EN,
816036e1c76SAdrian Chadd 	    0);
817036e1c76SAdrian Chadd 	arswitch_modifyreg(sc->sc_dev,
818036e1c76SAdrian Chadd 	    AR8327_REG_PORT_HOL_CTRL1(port),
819036e1c76SAdrian Chadd 	    AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN,
820036e1c76SAdrian Chadd 	    0);
821036e1c76SAdrian Chadd }
822036e1c76SAdrian Chadd 
823036e1c76SAdrian Chadd static void
8247330dd0bSAdrian Chadd ar8327_reset_vlans(struct arswitch_softc *sc)
8257330dd0bSAdrian Chadd {
8267330dd0bSAdrian Chadd 	int i;
827036e1c76SAdrian Chadd 	uint32_t t;
82878549b94SAdrian Chadd 	int ports;
82978549b94SAdrian Chadd 
83078549b94SAdrian Chadd 	ARSWITCH_LOCK_ASSERT(sc, MA_NOTOWNED);
83178549b94SAdrian Chadd 	ARSWITCH_LOCK(sc);
83278549b94SAdrian Chadd 
83378549b94SAdrian Chadd 	/* Clear the existing VLAN configuration */
83478549b94SAdrian Chadd 	memset(sc->vid, 0, sizeof(sc->vid));
8357330dd0bSAdrian Chadd 
8367330dd0bSAdrian Chadd 	/*
83703b5d827SAdrian Chadd 	 * Disable mirroring.
83803b5d827SAdrian Chadd 	 */
83903b5d827SAdrian Chadd 	arswitch_modifyreg(sc->sc_dev, AR8327_REG_FWD_CTRL0,
84003b5d827SAdrian Chadd 	    AR8327_FWD_CTRL0_MIRROR_PORT,
84103b5d827SAdrian Chadd 	    (0xF << AR8327_FWD_CTRL0_MIRROR_PORT_S));
84203b5d827SAdrian Chadd 
84303b5d827SAdrian Chadd 	/*
84478549b94SAdrian Chadd 	 * XXX TODO: disable any Q-in-Q port configuration,
84578549b94SAdrian Chadd 	 * tagging, egress filters, etc.
8467330dd0bSAdrian Chadd 	 */
84778549b94SAdrian Chadd 
84878549b94SAdrian Chadd 	/*
84978549b94SAdrian Chadd 	 * For now, let's default to one portgroup, just so traffic
85078549b94SAdrian Chadd 	 * flows.  All ports can see other ports. There are two CPU GMACs
85178549b94SAdrian Chadd 	 * (GMAC0, GMAC6), GMAC1..GMAC5 are external PHYs.
85278549b94SAdrian Chadd 	 *
85378549b94SAdrian Chadd 	 * (ETHERSWITCH_VLAN_PORT)
85478549b94SAdrian Chadd 	 */
85578549b94SAdrian Chadd 	ports = 0x7f;
85678549b94SAdrian Chadd 
857036e1c76SAdrian Chadd 	/*
858036e1c76SAdrian Chadd 	 * XXX TODO: set things up correctly for vlans!
859036e1c76SAdrian Chadd 	 */
8607330dd0bSAdrian Chadd 	for (i = 0; i < AR8327_NUM_PORTS; i++) {
861036e1c76SAdrian Chadd 		int egress, ingress;
86278549b94SAdrian Chadd 
863036e1c76SAdrian Chadd 		if (sc->vlan_mode == ETHERSWITCH_VLAN_PORT) {
864749cac13SAdrian Chadd 			sc->vid[i] = i | ETHERSWITCH_VID_VALID;
865036e1c76SAdrian Chadd 			/* set egress == out_keep */
866036e1c76SAdrian Chadd 			ingress = AR8X16_PORT_VLAN_MODE_PORT_ONLY;
867036e1c76SAdrian Chadd 			/* in_port_only, forward */
868036e1c76SAdrian Chadd 			egress = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH;
869036e1c76SAdrian Chadd 		} else if (sc->vlan_mode == ETHERSWITCH_VLAN_DOT1Q) {
870036e1c76SAdrian Chadd 			ingress = AR8X16_PORT_VLAN_MODE_SECURE;
871036e1c76SAdrian Chadd 			egress = AR8327_PORT_VLAN1_OUT_MODE_UNMOD;
872036e1c76SAdrian Chadd 		} else {
873036e1c76SAdrian Chadd 			/* set egress == out_keep */
874036e1c76SAdrian Chadd 			ingress = AR8X16_PORT_VLAN_MODE_PORT_ONLY;
875036e1c76SAdrian Chadd 			/* in_port_only, forward */
876036e1c76SAdrian Chadd 			egress = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH;
877036e1c76SAdrian Chadd 		}
878749cac13SAdrian Chadd 
879749cac13SAdrian Chadd 		/* set pvid = 1; there's only one vlangroup to start with */
880dd846bddSAdrian Chadd 		t = 1 << AR8327_PORT_VLAN0_DEF_SVID_S;
881dd846bddSAdrian Chadd 		t |= 1 << AR8327_PORT_VLAN0_DEF_CVID_S;
8827330dd0bSAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_VLAN0(i), t);
8837330dd0bSAdrian Chadd 
8847330dd0bSAdrian Chadd 		t = AR8327_PORT_VLAN1_PORT_VLAN_PROP;
885036e1c76SAdrian Chadd 		t |= egress << AR8327_PORT_VLAN1_OUT_MODE_S;
8867330dd0bSAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_VLAN1(i), t);
8877330dd0bSAdrian Chadd 
888dd846bddSAdrian Chadd 		/* Ports can see other ports */
889036e1c76SAdrian Chadd 		/* XXX not entirely true for dot1q? */
89078549b94SAdrian Chadd 		t = (ports & ~(1 << i));	/* all ports besides us */
8917330dd0bSAdrian Chadd 		t |= AR8327_PORT_LOOKUP_LEARN;
8927330dd0bSAdrian Chadd 
893036e1c76SAdrian Chadd 		t |= ingress << AR8327_PORT_LOOKUP_IN_MODE_S;
8947330dd0bSAdrian Chadd 		t |= AR8X16_PORT_CTRL_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
8957330dd0bSAdrian Chadd 		arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_LOOKUP(i), t);
896036e1c76SAdrian Chadd 	}
89703b5d827SAdrian Chadd 
89803b5d827SAdrian Chadd 	/*
89903b5d827SAdrian Chadd 	 * Disable port mirroring entirely.
90003b5d827SAdrian Chadd 	 */
901036e1c76SAdrian Chadd 	for (i = 0; i < AR8327_NUM_PORTS; i++) {
902036e1c76SAdrian Chadd 		ar8327_port_disable_mirror(sc, i);
903036e1c76SAdrian Chadd 	}
904036e1c76SAdrian Chadd 
905036e1c76SAdrian Chadd 	/*
906036e1c76SAdrian Chadd 	 * If dot1q - set pvid; dot1q, etc.
907036e1c76SAdrian Chadd 	 */
908036e1c76SAdrian Chadd 	if (sc->vlan_mode == ETHERSWITCH_VLAN_DOT1Q) {
9098f1cf028SAdrian Chadd 		sc->vid[0] = 1;
910036e1c76SAdrian Chadd 		for (i = 0; i < AR8327_NUM_PORTS; i++) {
911036e1c76SAdrian Chadd 			/* Each port - pvid 1 */
912036e1c76SAdrian Chadd 			sc->hal.arswitch_vlan_set_pvid(sc, i, sc->vid[0]);
913036e1c76SAdrian Chadd 		}
914036e1c76SAdrian Chadd 		/* Initialise vlan1 - all ports, untagged */
915036e1c76SAdrian Chadd 		sc->hal.arswitch_set_dot1q_vlan(sc, ports, ports, sc->vid[0]);
916036e1c76SAdrian Chadd 		sc->vid[0] |= ETHERSWITCH_VID_VALID;
9177330dd0bSAdrian Chadd 	}
91878549b94SAdrian Chadd 
91978549b94SAdrian Chadd 	ARSWITCH_UNLOCK(sc);
9207330dd0bSAdrian Chadd }
9217330dd0bSAdrian Chadd 
9227330dd0bSAdrian Chadd static int
923749cac13SAdrian Chadd ar8327_vlan_get_port(struct arswitch_softc *sc, uint32_t *ports, int vid)
924749cac13SAdrian Chadd {
925749cac13SAdrian Chadd 	int port;
926749cac13SAdrian Chadd 	uint32_t reg;
927749cac13SAdrian Chadd 
928749cac13SAdrian Chadd 	ARSWITCH_LOCK_ASSERT(sc, MA_OWNED);
929749cac13SAdrian Chadd 
930749cac13SAdrian Chadd 	/* For port based vlans the vlanid is the same as the port index. */
931749cac13SAdrian Chadd 	port = vid & ETHERSWITCH_VID_MASK;
932749cac13SAdrian Chadd 	reg = arswitch_readreg(sc->sc_dev, AR8327_REG_PORT_LOOKUP(port));
933749cac13SAdrian Chadd 	*ports = reg & 0x7f;
934749cac13SAdrian Chadd 	return (0);
935749cac13SAdrian Chadd }
936749cac13SAdrian Chadd 
937749cac13SAdrian Chadd static int
938749cac13SAdrian Chadd ar8327_vlan_set_port(struct arswitch_softc *sc, uint32_t ports, int vid)
939749cac13SAdrian Chadd {
940749cac13SAdrian Chadd 	int err, port;
941749cac13SAdrian Chadd 
942749cac13SAdrian Chadd 	ARSWITCH_LOCK_ASSERT(sc, MA_OWNED);
943749cac13SAdrian Chadd 
944749cac13SAdrian Chadd 	/* For port based vlans the vlanid is the same as the port index. */
945749cac13SAdrian Chadd 	port = vid & ETHERSWITCH_VID_MASK;
946749cac13SAdrian Chadd 
947749cac13SAdrian Chadd 	err = arswitch_modifyreg(sc->sc_dev, AR8327_REG_PORT_LOOKUP(port),
948749cac13SAdrian Chadd 	    0x7f, /* vlan membership mask */
949749cac13SAdrian Chadd 	    (ports & 0x7f));
950749cac13SAdrian Chadd 
951749cac13SAdrian Chadd 	if (err)
952749cac13SAdrian Chadd 		return (err);
953749cac13SAdrian Chadd 	return (0);
954749cac13SAdrian Chadd }
955749cac13SAdrian Chadd 
956749cac13SAdrian Chadd static int
9577330dd0bSAdrian Chadd ar8327_vlan_getvgroup(struct arswitch_softc *sc, etherswitch_vlangroup_t *vg)
9587330dd0bSAdrian Chadd {
95978549b94SAdrian Chadd 
96078549b94SAdrian Chadd 	return (ar8xxx_getvgroup(sc, vg));
9617330dd0bSAdrian Chadd }
9627330dd0bSAdrian Chadd 
9637330dd0bSAdrian Chadd static int
9647330dd0bSAdrian Chadd ar8327_vlan_setvgroup(struct arswitch_softc *sc, etherswitch_vlangroup_t *vg)
9657330dd0bSAdrian Chadd {
9667330dd0bSAdrian Chadd 
96778549b94SAdrian Chadd 	return (ar8xxx_setvgroup(sc, vg));
9687330dd0bSAdrian Chadd }
9697330dd0bSAdrian Chadd 
9707330dd0bSAdrian Chadd static int
9717330dd0bSAdrian Chadd ar8327_get_pvid(struct arswitch_softc *sc, int port, int *pvid)
9727330dd0bSAdrian Chadd {
973749cac13SAdrian Chadd 	uint32_t reg;
9747330dd0bSAdrian Chadd 
975749cac13SAdrian Chadd 	ARSWITCH_LOCK_ASSERT(sc, MA_OWNED);
976749cac13SAdrian Chadd 
977749cac13SAdrian Chadd 	/*
978749cac13SAdrian Chadd 	 * XXX for now, assuming it's CVID; likely very wrong!
979749cac13SAdrian Chadd 	 */
980749cac13SAdrian Chadd 	port = port & ETHERSWITCH_VID_MASK;
981749cac13SAdrian Chadd 	reg = arswitch_readreg(sc->sc_dev, AR8327_REG_PORT_VLAN0(port));
982749cac13SAdrian Chadd 	reg = reg >> AR8327_PORT_VLAN0_DEF_CVID_S;
983749cac13SAdrian Chadd 	reg = reg & 0xfff;
984749cac13SAdrian Chadd 
985749cac13SAdrian Chadd 	*pvid = reg;
9867330dd0bSAdrian Chadd 	return (0);
9877330dd0bSAdrian Chadd }
9887330dd0bSAdrian Chadd 
9897330dd0bSAdrian Chadd static int
9907330dd0bSAdrian Chadd ar8327_set_pvid(struct arswitch_softc *sc, int port, int pvid)
9917330dd0bSAdrian Chadd {
992749cac13SAdrian Chadd 	uint32_t t;
9937330dd0bSAdrian Chadd 
994749cac13SAdrian Chadd 	/* Limit pvid to valid values */
995749cac13SAdrian Chadd 	pvid &= 0x7f;
996749cac13SAdrian Chadd 
997749cac13SAdrian Chadd 	t = pvid << AR8327_PORT_VLAN0_DEF_SVID_S;
998749cac13SAdrian Chadd 	t |= pvid << AR8327_PORT_VLAN0_DEF_CVID_S;
999749cac13SAdrian Chadd 	arswitch_writereg(sc->sc_dev, AR8327_REG_PORT_VLAN0(port), t);
1000749cac13SAdrian Chadd 
10017330dd0bSAdrian Chadd 	return (0);
10027330dd0bSAdrian Chadd }
10037330dd0bSAdrian Chadd 
10044ff2f60dSAdrian Chadd static int
10054ff2f60dSAdrian Chadd ar8327_atu_flush(struct arswitch_softc *sc)
10064ff2f60dSAdrian Chadd {
10074ff2f60dSAdrian Chadd 
10084ff2f60dSAdrian Chadd 	int ret;
10094ff2f60dSAdrian Chadd 
10104ff2f60dSAdrian Chadd 	ret = arswitch_waitreg(sc->sc_dev,
10114ff2f60dSAdrian Chadd 	    AR8327_REG_ATU_FUNC,
10124ff2f60dSAdrian Chadd 	    AR8327_ATU_FUNC_BUSY,
10134ff2f60dSAdrian Chadd 	    0,
10144ff2f60dSAdrian Chadd 	    1000);
10154ff2f60dSAdrian Chadd 
10164ff2f60dSAdrian Chadd 	if (ret)
10174ff2f60dSAdrian Chadd 		device_printf(sc->sc_dev, "%s: waitreg failed\n", __func__);
10184ff2f60dSAdrian Chadd 
10194ff2f60dSAdrian Chadd 	if (!ret)
10204ff2f60dSAdrian Chadd 		arswitch_writereg(sc->sc_dev,
10214ff2f60dSAdrian Chadd 		    AR8327_REG_ATU_FUNC,
10224ff2f60dSAdrian Chadd 		    AR8327_ATU_FUNC_OP_FLUSH);
10234ff2f60dSAdrian Chadd 	return (ret);
10244ff2f60dSAdrian Chadd }
10254ff2f60dSAdrian Chadd 
1026036e1c76SAdrian Chadd static int
1027036e1c76SAdrian Chadd ar8327_flush_dot1q_vlan(struct arswitch_softc *sc)
1028036e1c76SAdrian Chadd {
1029036e1c76SAdrian Chadd 
1030036e1c76SAdrian Chadd 	return (ar8327_vlan_op(sc, AR8327_VTU_FUNC1_OP_FLUSH, 0, 0));
1031036e1c76SAdrian Chadd }
1032036e1c76SAdrian Chadd 
1033036e1c76SAdrian Chadd static int
1034036e1c76SAdrian Chadd ar8327_purge_dot1q_vlan(struct arswitch_softc *sc, int vid)
1035036e1c76SAdrian Chadd {
1036036e1c76SAdrian Chadd 
1037036e1c76SAdrian Chadd 	return (ar8327_vlan_op(sc, AR8327_VTU_FUNC1_OP_PURGE, vid, 0));
1038036e1c76SAdrian Chadd }
1039036e1c76SAdrian Chadd 
1040036e1c76SAdrian Chadd static int
1041036e1c76SAdrian Chadd ar8327_get_dot1q_vlan(struct arswitch_softc *sc, uint32_t *ports,
1042036e1c76SAdrian Chadd     uint32_t *untagged_ports, int vid)
1043036e1c76SAdrian Chadd {
1044036e1c76SAdrian Chadd 	int i, r;
1045036e1c76SAdrian Chadd 	uint32_t op, reg, val;
1046036e1c76SAdrian Chadd 
1047036e1c76SAdrian Chadd 	op = AR8327_VTU_FUNC1_OP_GET_ONE;
1048036e1c76SAdrian Chadd 
1049036e1c76SAdrian Chadd 	/* Filter out the vid flags; only grab the VLAN ID */
1050036e1c76SAdrian Chadd 	vid &= 0xfff;
1051036e1c76SAdrian Chadd 
1052036e1c76SAdrian Chadd 	/* XXX TODO: the VTU here stores egress mode - keep, tag, untagged, none */
1053036e1c76SAdrian Chadd 	r = ar8327_vlan_op(sc, op, vid, 0);
1054036e1c76SAdrian Chadd 	if (r != 0) {
1055036e1c76SAdrian Chadd 		device_printf(sc->sc_dev, "%s: %d: op failed\n", __func__, vid);
1056036e1c76SAdrian Chadd 	}
1057036e1c76SAdrian Chadd 
1058036e1c76SAdrian Chadd 	reg = arswitch_readreg(sc->sc_dev, AR8327_REG_VTU_FUNC0);
1059036e1c76SAdrian Chadd 	DPRINTF(sc->sc_dev, "%s: %d: reg=0x%08x\n", __func__, vid, reg);
1060036e1c76SAdrian Chadd 
1061036e1c76SAdrian Chadd 	/*
1062036e1c76SAdrian Chadd 	 * If any of the bits are set, update the port mask.
1063036e1c76SAdrian Chadd 	 * Worry about the port config itself when getport() is called.
1064036e1c76SAdrian Chadd 	 */
1065036e1c76SAdrian Chadd 	*ports = 0;
1066036e1c76SAdrian Chadd 	for (i = 0; i < AR8327_NUM_PORTS; i++) {
1067036e1c76SAdrian Chadd 		val = reg >> AR8327_VTU_FUNC0_EG_MODE_S(i);
1068036e1c76SAdrian Chadd 		val = val & 0x3;
1069036e1c76SAdrian Chadd 		/* XXX KEEP (unmodified?) */
1070036e1c76SAdrian Chadd 		if (val == AR8327_VTU_FUNC0_EG_MODE_TAG) {
1071036e1c76SAdrian Chadd 			*ports |= (1 << i);
1072036e1c76SAdrian Chadd 		} else if (val == AR8327_VTU_FUNC0_EG_MODE_UNTAG) {
1073036e1c76SAdrian Chadd 			*ports |= (1 << i);
1074036e1c76SAdrian Chadd 			*untagged_ports |= (1 << i);
1075036e1c76SAdrian Chadd 		}
1076036e1c76SAdrian Chadd 	}
1077036e1c76SAdrian Chadd 
1078036e1c76SAdrian Chadd 	return (0);
1079036e1c76SAdrian Chadd }
1080036e1c76SAdrian Chadd 
1081036e1c76SAdrian Chadd static int
1082036e1c76SAdrian Chadd ar8327_set_dot1q_vlan(struct arswitch_softc *sc, uint32_t ports,
1083036e1c76SAdrian Chadd     uint32_t untagged_ports, int vid)
1084036e1c76SAdrian Chadd {
1085036e1c76SAdrian Chadd 	int i;
1086036e1c76SAdrian Chadd 	uint32_t op, val, mode;
1087036e1c76SAdrian Chadd 
1088036e1c76SAdrian Chadd 	op = AR8327_VTU_FUNC1_OP_LOAD;
1089036e1c76SAdrian Chadd 	vid &= 0xfff;
1090036e1c76SAdrian Chadd 
1091036e1c76SAdrian Chadd 	DPRINTF(sc->sc_dev,
1092036e1c76SAdrian Chadd 	    "%s: vid: %d, ports=0x%08x, untagged_ports=0x%08x\n",
1093036e1c76SAdrian Chadd 	    __func__,
1094036e1c76SAdrian Chadd 	    vid,
1095036e1c76SAdrian Chadd 	    ports,
1096036e1c76SAdrian Chadd 	    untagged_ports);
1097036e1c76SAdrian Chadd 
1098036e1c76SAdrian Chadd 	/*
1099036e1c76SAdrian Chadd 	 * Mark it as valid; and that it should use per-VLAN MAC table,
1100036e1c76SAdrian Chadd 	 * not VID=0 when doing MAC lookups
1101036e1c76SAdrian Chadd 	 */
1102036e1c76SAdrian Chadd 	val = AR8327_VTU_FUNC0_VALID | AR8327_VTU_FUNC0_IVL;
1103036e1c76SAdrian Chadd 
1104036e1c76SAdrian Chadd 	for (i = 0; i < AR8327_NUM_PORTS; i++) {
1105036e1c76SAdrian Chadd 		if ((ports & BIT(i)) == 0)
1106036e1c76SAdrian Chadd 			mode = AR8327_VTU_FUNC0_EG_MODE_NOT;
1107036e1c76SAdrian Chadd 		else if (untagged_ports & BIT(i))
1108036e1c76SAdrian Chadd 			mode = AR8327_VTU_FUNC0_EG_MODE_UNTAG;
1109036e1c76SAdrian Chadd 		else
1110036e1c76SAdrian Chadd 			mode = AR8327_VTU_FUNC0_EG_MODE_TAG;
1111036e1c76SAdrian Chadd 
1112036e1c76SAdrian Chadd 		val |= mode << AR8327_VTU_FUNC0_EG_MODE_S(i);
1113036e1c76SAdrian Chadd 	}
1114036e1c76SAdrian Chadd 
1115036e1c76SAdrian Chadd 	return (ar8327_vlan_op(sc, op, vid, val));
1116036e1c76SAdrian Chadd }
1117036e1c76SAdrian Chadd 
11187330dd0bSAdrian Chadd void
11197330dd0bSAdrian Chadd ar8327_attach(struct arswitch_softc *sc)
11207330dd0bSAdrian Chadd {
11217330dd0bSAdrian Chadd 
11227330dd0bSAdrian Chadd 	sc->hal.arswitch_hw_setup = ar8327_hw_setup;
11237330dd0bSAdrian Chadd 	sc->hal.arswitch_hw_global_setup = ar8327_hw_global_setup;
11247330dd0bSAdrian Chadd 
11257330dd0bSAdrian Chadd 	sc->hal.arswitch_port_init = ar8327_port_init;
112678549b94SAdrian Chadd 
112778549b94SAdrian Chadd 	sc->hal.arswitch_vlan_getvgroup = ar8327_vlan_getvgroup;
112878549b94SAdrian Chadd 	sc->hal.arswitch_vlan_setvgroup = ar8327_vlan_setvgroup;
11297330dd0bSAdrian Chadd 	sc->hal.arswitch_port_vlan_setup = ar8327_port_vlan_setup;
11307330dd0bSAdrian Chadd 	sc->hal.arswitch_port_vlan_get = ar8327_port_vlan_get;
1131036e1c76SAdrian Chadd 	sc->hal.arswitch_flush_dot1q_vlan = ar8327_flush_dot1q_vlan;
1132036e1c76SAdrian Chadd 	sc->hal.arswitch_purge_dot1q_vlan = ar8327_purge_dot1q_vlan;
1133036e1c76SAdrian Chadd 	sc->hal.arswitch_set_dot1q_vlan = ar8327_set_dot1q_vlan;
1134036e1c76SAdrian Chadd 	sc->hal.arswitch_get_dot1q_vlan = ar8327_get_dot1q_vlan;
11357330dd0bSAdrian Chadd 
11367330dd0bSAdrian Chadd 	sc->hal.arswitch_vlan_init_hw = ar8327_reset_vlans;
11377330dd0bSAdrian Chadd 	sc->hal.arswitch_vlan_get_pvid = ar8327_get_pvid;
11387330dd0bSAdrian Chadd 	sc->hal.arswitch_vlan_set_pvid = ar8327_set_pvid;
11397330dd0bSAdrian Chadd 
1140749cac13SAdrian Chadd 	sc->hal.arswitch_get_port_vlan = ar8327_vlan_get_port;
1141749cac13SAdrian Chadd 	sc->hal.arswitch_set_port_vlan = ar8327_vlan_set_port;
1142749cac13SAdrian Chadd 
11434ff2f60dSAdrian Chadd 	sc->hal.arswitch_atu_flush = ar8327_atu_flush;
11444ff2f60dSAdrian Chadd 
114578549b94SAdrian Chadd 	/*
114678549b94SAdrian Chadd 	 * Reading the PHY via the MDIO interface currently doesn't
114778549b94SAdrian Chadd 	 * work correctly.
114878549b94SAdrian Chadd 	 *
114978549b94SAdrian Chadd 	 * So for now, just go direct to the PHY registers themselves.
115078549b94SAdrian Chadd 	 * This has always worked  on external devices, but not internal
115178549b94SAdrian Chadd 	 * devices (AR934x, AR724x, AR933x.)
115278549b94SAdrian Chadd 	 */
115378549b94SAdrian Chadd 	sc->hal.arswitch_phy_read = arswitch_readphy_external;
115478549b94SAdrian Chadd 	sc->hal.arswitch_phy_write = arswitch_writephy_external;
115578549b94SAdrian Chadd 
11567330dd0bSAdrian Chadd 	/* Set the switch vlan capabilities. */
11577330dd0bSAdrian Chadd 	sc->info.es_vlan_caps = ETHERSWITCH_VLAN_DOT1Q |
11587330dd0bSAdrian Chadd 	    ETHERSWITCH_VLAN_PORT | ETHERSWITCH_VLAN_DOUBLE_TAG;
11597330dd0bSAdrian Chadd 	sc->info.es_nvlangroups = AR8X16_MAX_VLANS;
11607330dd0bSAdrian Chadd }
1161