14d52a575SXin LI /*- 2e5fdd9deSXin LI * Copyright (c) 2007 Sepherosa Ziehau. All rights reserved. 34d52a575SXin LI * 44d52a575SXin LI * This code is derived from software contributed to The DragonFly Project 54d52a575SXin LI * by Sepherosa Ziehau <sepherosa@gmail.com> 64d52a575SXin LI * 74d52a575SXin LI * Redistribution and use in source and binary forms, with or without 84d52a575SXin LI * modification, are permitted provided that the following conditions 94d52a575SXin LI * are met: 104d52a575SXin LI * 114d52a575SXin LI * 1. Redistributions of source code must retain the above copyright 124d52a575SXin LI * notice, this list of conditions and the following disclaimer. 134d52a575SXin LI * 2. Redistributions in binary form must reproduce the above copyright 144d52a575SXin LI * notice, this list of conditions and the following disclaimer in 154d52a575SXin LI * the documentation and/or other materials provided with the 164d52a575SXin LI * distribution. 174d52a575SXin LI * 3. Neither the name of The DragonFly Project nor the names of its 184d52a575SXin LI * contributors may be used to endorse or promote products derived 194d52a575SXin LI * from this software without specific, prior written permission. 204d52a575SXin LI * 214d52a575SXin LI * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 224d52a575SXin LI * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 234d52a575SXin LI * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 244d52a575SXin LI * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 254d52a575SXin LI * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 264d52a575SXin LI * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 274d52a575SXin LI * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 284d52a575SXin LI * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 294d52a575SXin LI * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 304d52a575SXin LI * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 314d52a575SXin LI * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 324d52a575SXin LI * SUCH DAMAGE. 334d52a575SXin LI * 344d52a575SXin LI * $DragonFly: src/sys/dev/netif/et/if_et.c,v 1.10 2008/05/18 07:47:14 sephe Exp $ 354d52a575SXin LI */ 364d52a575SXin LI 37fe42b04dSPyun YongHyeon #include <sys/cdefs.h> 38fe42b04dSPyun YongHyeon __FBSDID("$FreeBSD$"); 39fe42b04dSPyun YongHyeon 404d52a575SXin LI #include <sys/param.h> 414d52a575SXin LI #include <sys/systm.h> 424d52a575SXin LI #include <sys/endian.h> 434d52a575SXin LI #include <sys/kernel.h> 444d52a575SXin LI #include <sys/bus.h> 454d52a575SXin LI #include <sys/malloc.h> 464d52a575SXin LI #include <sys/mbuf.h> 474d52a575SXin LI #include <sys/proc.h> 484d52a575SXin LI #include <sys/rman.h> 494d52a575SXin LI #include <sys/module.h> 504d52a575SXin LI #include <sys/socket.h> 514d52a575SXin LI #include <sys/sockio.h> 524d52a575SXin LI #include <sys/sysctl.h> 534d52a575SXin LI 544d52a575SXin LI #include <net/ethernet.h> 554d52a575SXin LI #include <net/if.h> 564d52a575SXin LI #include <net/if_dl.h> 574d52a575SXin LI #include <net/if_types.h> 584d52a575SXin LI #include <net/bpf.h> 594d52a575SXin LI #include <net/if_arp.h> 604d52a575SXin LI #include <net/if_media.h> 614d52a575SXin LI #include <net/if_vlan_var.h> 624d52a575SXin LI 634d52a575SXin LI #include <machine/bus.h> 644d52a575SXin LI 65d6c65d27SMarius Strobl #include <dev/mii/mii.h> 664d52a575SXin LI #include <dev/mii/miivar.h> 674d52a575SXin LI 684d52a575SXin LI #include <dev/pci/pcireg.h> 694d52a575SXin LI #include <dev/pci/pcivar.h> 704d52a575SXin LI 714d52a575SXin LI #include <dev/et/if_etreg.h> 724d52a575SXin LI #include <dev/et/if_etvar.h> 734d52a575SXin LI 744d52a575SXin LI #include "miibus_if.h" 754d52a575SXin LI 764d52a575SXin LI MODULE_DEPEND(et, pci, 1, 1, 1); 774d52a575SXin LI MODULE_DEPEND(et, ether, 1, 1, 1); 784d52a575SXin LI MODULE_DEPEND(et, miibus, 1, 1, 1); 794d52a575SXin LI 80cc3c3b4eSPyun YongHyeon /* Tunables. */ 81cc3c3b4eSPyun YongHyeon static int msi_disable = 0; 82accb4fcdSPyun YongHyeon TUNABLE_INT("hw.et.msi_disable", &msi_disable); 83cc3c3b4eSPyun YongHyeon 849955274cSPyun YongHyeon #define ET_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 859955274cSPyun YongHyeon 864d52a575SXin LI static int et_probe(device_t); 874d52a575SXin LI static int et_attach(device_t); 884d52a575SXin LI static int et_detach(device_t); 894d52a575SXin LI static int et_shutdown(device_t); 900442028aSPyun YongHyeon static int et_suspend(device_t); 910442028aSPyun YongHyeon static int et_resume(device_t); 924d52a575SXin LI 934d52a575SXin LI static int et_miibus_readreg(device_t, int, int); 944d52a575SXin LI static int et_miibus_writereg(device_t, int, int, int); 954d52a575SXin LI static void et_miibus_statchg(device_t); 964d52a575SXin LI 974d52a575SXin LI static void et_init_locked(struct et_softc *); 984d52a575SXin LI static void et_init(void *); 994d52a575SXin LI static int et_ioctl(struct ifnet *, u_long, caddr_t); 1004d52a575SXin LI static void et_start_locked(struct ifnet *); 1014d52a575SXin LI static void et_start(struct ifnet *); 10205884511SPyun YongHyeon static int et_watchdog(struct et_softc *); 1034d52a575SXin LI static int et_ifmedia_upd_locked(struct ifnet *); 1044d52a575SXin LI static int et_ifmedia_upd(struct ifnet *); 1054d52a575SXin LI static void et_ifmedia_sts(struct ifnet *, struct ifmediareq *); 1064d52a575SXin LI 1074d52a575SXin LI static void et_add_sysctls(struct et_softc *); 1084d52a575SXin LI static int et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS); 1094d52a575SXin LI static int et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS); 1104d52a575SXin LI 1114d52a575SXin LI static void et_intr(void *); 1124d52a575SXin LI static void et_rxeof(struct et_softc *); 1134d52a575SXin LI static void et_txeof(struct et_softc *); 1144d52a575SXin LI 11505884511SPyun YongHyeon static int et_dma_alloc(struct et_softc *); 11605884511SPyun YongHyeon static void et_dma_free(struct et_softc *); 11705884511SPyun YongHyeon static void et_dma_map_addr(void *, bus_dma_segment_t *, int, int); 11805884511SPyun YongHyeon static int et_dma_ring_alloc(struct et_softc *, bus_size_t, bus_size_t, 11905884511SPyun YongHyeon bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, 12005884511SPyun YongHyeon const char *); 12105884511SPyun YongHyeon static void et_dma_ring_free(struct et_softc *, bus_dma_tag_t *, uint8_t **, 12205884511SPyun YongHyeon bus_dmamap_t *); 12305884511SPyun YongHyeon static void et_init_tx_ring(struct et_softc *); 1244d52a575SXin LI static int et_init_rx_ring(struct et_softc *); 1254d52a575SXin LI static void et_free_tx_ring(struct et_softc *); 1264d52a575SXin LI static void et_free_rx_ring(struct et_softc *); 1274d52a575SXin LI static int et_encap(struct et_softc *, struct mbuf **); 12805884511SPyun YongHyeon static int et_newbuf_cluster(struct et_rxbuf_data *, int); 12905884511SPyun YongHyeon static int et_newbuf_hdr(struct et_rxbuf_data *, int); 13005884511SPyun YongHyeon static void et_rxbuf_discard(struct et_rxbuf_data *, int); 1314d52a575SXin LI 1324d52a575SXin LI static void et_stop(struct et_softc *); 1334d52a575SXin LI static int et_chip_init(struct et_softc *); 1344d52a575SXin LI static void et_chip_attach(struct et_softc *); 1354d52a575SXin LI static void et_init_mac(struct et_softc *); 1364d52a575SXin LI static void et_init_rxmac(struct et_softc *); 1374d52a575SXin LI static void et_init_txmac(struct et_softc *); 1384d52a575SXin LI static int et_init_rxdma(struct et_softc *); 1394d52a575SXin LI static int et_init_txdma(struct et_softc *); 1404d52a575SXin LI static int et_start_rxdma(struct et_softc *); 1414d52a575SXin LI static int et_start_txdma(struct et_softc *); 1424d52a575SXin LI static int et_stop_rxdma(struct et_softc *); 1434d52a575SXin LI static int et_stop_txdma(struct et_softc *); 1444d52a575SXin LI static void et_reset(struct et_softc *); 1458b3c6496SPyun YongHyeon static int et_bus_config(struct et_softc *); 1464d52a575SXin LI static void et_get_eaddr(device_t, uint8_t[]); 1474d52a575SXin LI static void et_setmulti(struct et_softc *); 1484d52a575SXin LI static void et_tick(void *); 149*e0b5ac02SPyun YongHyeon static void et_stats_update(struct et_softc *); 1504d52a575SXin LI 1514d52a575SXin LI static const struct et_dev { 1524d52a575SXin LI uint16_t vid; 1534d52a575SXin LI uint16_t did; 1544d52a575SXin LI const char *desc; 1554d52a575SXin LI } et_devices[] = { 1564d52a575SXin LI { PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310, 1574d52a575SXin LI "Agere ET1310 Gigabit Ethernet" }, 1584d52a575SXin LI { PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310_FAST, 1594d52a575SXin LI "Agere ET1310 Fast Ethernet" }, 1604d52a575SXin LI { 0, 0, NULL } 1614d52a575SXin LI }; 1624d52a575SXin LI 1634d52a575SXin LI static device_method_t et_methods[] = { 1644d52a575SXin LI DEVMETHOD(device_probe, et_probe), 1654d52a575SXin LI DEVMETHOD(device_attach, et_attach), 1664d52a575SXin LI DEVMETHOD(device_detach, et_detach), 1674d52a575SXin LI DEVMETHOD(device_shutdown, et_shutdown), 1680442028aSPyun YongHyeon DEVMETHOD(device_suspend, et_suspend), 1690442028aSPyun YongHyeon DEVMETHOD(device_resume, et_resume), 1704d52a575SXin LI 1714d52a575SXin LI DEVMETHOD(miibus_readreg, et_miibus_readreg), 1724d52a575SXin LI DEVMETHOD(miibus_writereg, et_miibus_writereg), 1734d52a575SXin LI DEVMETHOD(miibus_statchg, et_miibus_statchg), 1744d52a575SXin LI 1754b7ec270SMarius Strobl DEVMETHOD_END 1764d52a575SXin LI }; 1774d52a575SXin LI 1784d52a575SXin LI static driver_t et_driver = { 1794d52a575SXin LI "et", 1804d52a575SXin LI et_methods, 1814d52a575SXin LI sizeof(struct et_softc) 1824d52a575SXin LI }; 1834d52a575SXin LI 1844d52a575SXin LI static devclass_t et_devclass; 1854d52a575SXin LI 1864d52a575SXin LI DRIVER_MODULE(et, pci, et_driver, et_devclass, 0, 0); 1874d52a575SXin LI DRIVER_MODULE(miibus, et, miibus_driver, miibus_devclass, 0, 0); 1884d52a575SXin LI 1894d52a575SXin LI static int et_rx_intr_npkts = 32; 1904d52a575SXin LI static int et_rx_intr_delay = 20; /* x10 usec */ 1914d52a575SXin LI static int et_tx_intr_nsegs = 126; 1924d52a575SXin LI static uint32_t et_timer = 1000 * 1000 * 1000; /* nanosec */ 1934d52a575SXin LI 1944d52a575SXin LI TUNABLE_INT("hw.et.timer", &et_timer); 1954d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_npkts", &et_rx_intr_npkts); 1964d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_delay", &et_rx_intr_delay); 1974d52a575SXin LI TUNABLE_INT("hw.et.tx_intr_nsegs", &et_tx_intr_nsegs); 1984d52a575SXin LI 1994d52a575SXin LI static int 2004d52a575SXin LI et_probe(device_t dev) 2014d52a575SXin LI { 2024d52a575SXin LI const struct et_dev *d; 2034d52a575SXin LI uint16_t did, vid; 2044d52a575SXin LI 2054d52a575SXin LI vid = pci_get_vendor(dev); 2064d52a575SXin LI did = pci_get_device(dev); 2074d52a575SXin LI 2084d52a575SXin LI for (d = et_devices; d->desc != NULL; ++d) { 2094d52a575SXin LI if (vid == d->vid && did == d->did) { 2104d52a575SXin LI device_set_desc(dev, d->desc); 211a64788d1SPyun YongHyeon return (BUS_PROBE_DEFAULT); 2124d52a575SXin LI } 2134d52a575SXin LI } 214398f1b65SPyun YongHyeon return (ENXIO); 2154d52a575SXin LI } 2164d52a575SXin LI 2174d52a575SXin LI static int 2184d52a575SXin LI et_attach(device_t dev) 2194d52a575SXin LI { 2204d52a575SXin LI struct et_softc *sc; 2214d52a575SXin LI struct ifnet *ifp; 2224d52a575SXin LI uint8_t eaddr[ETHER_ADDR_LEN]; 223cc3c3b4eSPyun YongHyeon int cap, error, msic; 2244d52a575SXin LI 2254d52a575SXin LI sc = device_get_softc(dev); 2264d52a575SXin LI sc->dev = dev; 2274d52a575SXin LI mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 2284d52a575SXin LI MTX_DEF); 229d2f7028cSPyun YongHyeon callout_init_mtx(&sc->sc_tick, &sc->sc_mtx, 0); 2304d52a575SXin LI 2314d52a575SXin LI ifp = sc->ifp = if_alloc(IFT_ETHER); 2324d52a575SXin LI if (ifp == NULL) { 2334d52a575SXin LI device_printf(dev, "can not if_alloc()\n"); 2344d52a575SXin LI error = ENOSPC; 2354d52a575SXin LI goto fail; 2364d52a575SXin LI } 2374d52a575SXin LI 2384d52a575SXin LI /* 2394d52a575SXin LI * Initialize tunables 2404d52a575SXin LI */ 2414d52a575SXin LI sc->sc_rx_intr_npkts = et_rx_intr_npkts; 2424d52a575SXin LI sc->sc_rx_intr_delay = et_rx_intr_delay; 2434d52a575SXin LI sc->sc_tx_intr_nsegs = et_tx_intr_nsegs; 2444d52a575SXin LI sc->sc_timer = et_timer; 2454d52a575SXin LI 2464d52a575SXin LI /* Enable bus mastering */ 2474d52a575SXin LI pci_enable_busmaster(dev); 2484d52a575SXin LI 2494d52a575SXin LI /* 2504d52a575SXin LI * Allocate IO memory 2514d52a575SXin LI */ 2524d52a575SXin LI sc->sc_mem_rid = ET_PCIR_BAR; 2534d52a575SXin LI sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 2544d52a575SXin LI &sc->sc_mem_rid, RF_ACTIVE); 2554d52a575SXin LI if (sc->sc_mem_res == NULL) { 2564d52a575SXin LI device_printf(dev, "can't allocate IO memory\n"); 257398f1b65SPyun YongHyeon return (ENXIO); 2584d52a575SXin LI } 2594d52a575SXin LI 260cc3c3b4eSPyun YongHyeon msic = 0; 2613b0a4aefSJohn Baldwin if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) { 262cc3c3b4eSPyun YongHyeon sc->sc_expcap = cap; 263cc3c3b4eSPyun YongHyeon sc->sc_flags |= ET_FLAG_PCIE; 264cc3c3b4eSPyun YongHyeon msic = pci_msi_count(dev); 265cc3c3b4eSPyun YongHyeon if (bootverbose) 266cc3c3b4eSPyun YongHyeon device_printf(dev, "MSI count: %d\n", msic); 267cc3c3b4eSPyun YongHyeon } 268cc3c3b4eSPyun YongHyeon if (msic > 0 && msi_disable == 0) { 269cc3c3b4eSPyun YongHyeon msic = 1; 270cc3c3b4eSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 271cc3c3b4eSPyun YongHyeon if (msic == 1) { 272cc3c3b4eSPyun YongHyeon device_printf(dev, "Using %d MSI message\n", 273cc3c3b4eSPyun YongHyeon msic); 274cc3c3b4eSPyun YongHyeon sc->sc_flags |= ET_FLAG_MSI; 275cc3c3b4eSPyun YongHyeon } else 276cc3c3b4eSPyun YongHyeon pci_release_msi(dev); 277cc3c3b4eSPyun YongHyeon } 278cc3c3b4eSPyun YongHyeon } 279cc3c3b4eSPyun YongHyeon 2804d52a575SXin LI /* 2814d52a575SXin LI * Allocate IRQ 2824d52a575SXin LI */ 283cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) == 0) { 2844d52a575SXin LI sc->sc_irq_rid = 0; 2854d52a575SXin LI sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 286cc3c3b4eSPyun YongHyeon &sc->sc_irq_rid, RF_SHAREABLE | RF_ACTIVE); 287cc3c3b4eSPyun YongHyeon } else { 288cc3c3b4eSPyun YongHyeon sc->sc_irq_rid = 1; 289cc3c3b4eSPyun YongHyeon sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 290cc3c3b4eSPyun YongHyeon &sc->sc_irq_rid, RF_ACTIVE); 291cc3c3b4eSPyun YongHyeon } 2924d52a575SXin LI if (sc->sc_irq_res == NULL) { 2934d52a575SXin LI device_printf(dev, "can't allocate irq\n"); 2944d52a575SXin LI error = ENXIO; 2954d52a575SXin LI goto fail; 2964d52a575SXin LI } 2974d52a575SXin LI 2981f009e2fSPyun YongHyeon if (pci_get_device(dev) == PCI_PRODUCT_LUCENT_ET1310_FAST) 2991f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_FASTETHER; 3001f009e2fSPyun YongHyeon 3018b3c6496SPyun YongHyeon error = et_bus_config(sc); 3024d52a575SXin LI if (error) 3034d52a575SXin LI goto fail; 3044d52a575SXin LI 3054d52a575SXin LI et_get_eaddr(dev, eaddr); 3064d52a575SXin LI 3074d52a575SXin LI CSR_WRITE_4(sc, ET_PM, 3084d52a575SXin LI ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE); 3094d52a575SXin LI 3104d52a575SXin LI et_reset(sc); 3114d52a575SXin LI 31205884511SPyun YongHyeon error = et_dma_alloc(sc); 3134d52a575SXin LI if (error) 3144d52a575SXin LI goto fail; 3154d52a575SXin LI 3164d52a575SXin LI ifp->if_softc = sc; 3174d52a575SXin LI if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 3184d52a575SXin LI ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 3194d52a575SXin LI ifp->if_init = et_init; 3204d52a575SXin LI ifp->if_ioctl = et_ioctl; 3214d52a575SXin LI ifp->if_start = et_start; 322ed848e3aSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_MTU; 3234d52a575SXin LI ifp->if_capenable = ifp->if_capabilities; 324c8b727ceSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = ET_TX_NDESC - 1; 325c8b727ceSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ET_TX_NDESC - 1); 3264d52a575SXin LI IFQ_SET_READY(&ifp->if_snd); 3274d52a575SXin LI 3284d52a575SXin LI et_chip_attach(sc); 3294d52a575SXin LI 330d6c65d27SMarius Strobl error = mii_attach(dev, &sc->sc_miibus, ifp, et_ifmedia_upd, 331d6c65d27SMarius Strobl et_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 0); 3324d52a575SXin LI if (error) { 333d6c65d27SMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 3344d52a575SXin LI goto fail; 3354d52a575SXin LI } 3364d52a575SXin LI 3374d52a575SXin LI ether_ifattach(ifp, eaddr); 338d2f7028cSPyun YongHyeon 339d2f7028cSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 340d2f7028cSPyun YongHyeon ifp->if_hdrlen = sizeof(struct ether_vlan_header); 3414d52a575SXin LI 3424d52a575SXin LI error = bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_NET | INTR_MPSAFE, 3434d52a575SXin LI NULL, et_intr, sc, &sc->sc_irq_handle); 3444d52a575SXin LI if (error) { 3454d52a575SXin LI ether_ifdetach(ifp); 3464d52a575SXin LI device_printf(dev, "can't setup intr\n"); 3474d52a575SXin LI goto fail; 3484d52a575SXin LI } 3494d52a575SXin LI 3504d52a575SXin LI et_add_sysctls(sc); 3514d52a575SXin LI 352398f1b65SPyun YongHyeon return (0); 3534d52a575SXin LI fail: 3544d52a575SXin LI et_detach(dev); 355398f1b65SPyun YongHyeon return (error); 3564d52a575SXin LI } 3574d52a575SXin LI 3584d52a575SXin LI static int 3594d52a575SXin LI et_detach(device_t dev) 3604d52a575SXin LI { 3614d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 3624d52a575SXin LI 3634d52a575SXin LI if (device_is_attached(dev)) { 364a64788d1SPyun YongHyeon ether_ifdetach(sc->ifp); 3654d52a575SXin LI ET_LOCK(sc); 3664d52a575SXin LI et_stop(sc); 3674d52a575SXin LI ET_UNLOCK(sc); 368a64788d1SPyun YongHyeon callout_drain(&sc->sc_tick); 3694d52a575SXin LI } 3704d52a575SXin LI 3714d52a575SXin LI if (sc->sc_miibus != NULL) 3724d52a575SXin LI device_delete_child(dev, sc->sc_miibus); 3734d52a575SXin LI bus_generic_detach(dev); 3744d52a575SXin LI 375a64788d1SPyun YongHyeon if (sc->sc_irq_handle != NULL) 376a64788d1SPyun YongHyeon bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_irq_handle); 377a64788d1SPyun YongHyeon if (sc->sc_irq_res != NULL) 378a64788d1SPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 379a64788d1SPyun YongHyeon rman_get_rid(sc->sc_irq_res), sc->sc_irq_res); 380cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) != 0) 381cc3c3b4eSPyun YongHyeon pci_release_msi(dev); 382a64788d1SPyun YongHyeon if (sc->sc_mem_res != NULL) 383a64788d1SPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, 384a64788d1SPyun YongHyeon rman_get_rid(sc->sc_mem_res), sc->sc_mem_res); 3854d52a575SXin LI 3864d52a575SXin LI if (sc->ifp != NULL) 3874d52a575SXin LI if_free(sc->ifp); 3884d52a575SXin LI 38905884511SPyun YongHyeon et_dma_free(sc); 3905b8f4900SPyun YongHyeon 3915b8f4900SPyun YongHyeon mtx_destroy(&sc->sc_mtx); 3924d52a575SXin LI 393398f1b65SPyun YongHyeon return (0); 3944d52a575SXin LI } 3954d52a575SXin LI 3964d52a575SXin LI static int 3974d52a575SXin LI et_shutdown(device_t dev) 3984d52a575SXin LI { 3994d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 4004d52a575SXin LI 4014d52a575SXin LI ET_LOCK(sc); 4024d52a575SXin LI et_stop(sc); 4034d52a575SXin LI ET_UNLOCK(sc); 404398f1b65SPyun YongHyeon return (0); 4054d52a575SXin LI } 4064d52a575SXin LI 4074d52a575SXin LI static int 4084d52a575SXin LI et_miibus_readreg(device_t dev, int phy, int reg) 4094d52a575SXin LI { 4104d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 4114d52a575SXin LI uint32_t val; 4124d52a575SXin LI int i, ret; 4134d52a575SXin LI 4144d52a575SXin LI /* Stop any pending operations */ 4154d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 4164d52a575SXin LI 41723263665SPyun YongHyeon val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK; 41823263665SPyun YongHyeon val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK; 4194d52a575SXin LI CSR_WRITE_4(sc, ET_MII_ADDR, val); 4204d52a575SXin LI 4214d52a575SXin LI /* Start reading */ 4224d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, ET_MII_CMD_READ); 4234d52a575SXin LI 4244d52a575SXin LI #define NRETRY 50 4254d52a575SXin LI 4264d52a575SXin LI for (i = 0; i < NRETRY; ++i) { 4274d52a575SXin LI val = CSR_READ_4(sc, ET_MII_IND); 4284d52a575SXin LI if ((val & (ET_MII_IND_BUSY | ET_MII_IND_INVALID)) == 0) 4294d52a575SXin LI break; 4304d52a575SXin LI DELAY(50); 4314d52a575SXin LI } 4324d52a575SXin LI if (i == NRETRY) { 4334d52a575SXin LI if_printf(sc->ifp, 4344d52a575SXin LI "read phy %d, reg %d timed out\n", phy, reg); 4354d52a575SXin LI ret = 0; 4364d52a575SXin LI goto back; 4374d52a575SXin LI } 4384d52a575SXin LI 4394d52a575SXin LI #undef NRETRY 4404d52a575SXin LI 4414d52a575SXin LI val = CSR_READ_4(sc, ET_MII_STAT); 44223263665SPyun YongHyeon ret = val & ET_MII_STAT_VALUE_MASK; 4434d52a575SXin LI 4444d52a575SXin LI back: 4454d52a575SXin LI /* Make sure that the current operation is stopped */ 4464d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 447398f1b65SPyun YongHyeon return (ret); 4484d52a575SXin LI } 4494d52a575SXin LI 4504d52a575SXin LI static int 4514d52a575SXin LI et_miibus_writereg(device_t dev, int phy, int reg, int val0) 4524d52a575SXin LI { 4534d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 4544d52a575SXin LI uint32_t val; 4554d52a575SXin LI int i; 4564d52a575SXin LI 4574d52a575SXin LI /* Stop any pending operations */ 4584d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 4594d52a575SXin LI 46023263665SPyun YongHyeon val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK; 46123263665SPyun YongHyeon val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK; 4624d52a575SXin LI CSR_WRITE_4(sc, ET_MII_ADDR, val); 4634d52a575SXin LI 4644d52a575SXin LI /* Start writing */ 46523263665SPyun YongHyeon CSR_WRITE_4(sc, ET_MII_CTRL, 46623263665SPyun YongHyeon (val0 << ET_MII_CTRL_VALUE_SHIFT) & ET_MII_CTRL_VALUE_MASK); 4674d52a575SXin LI 4684d52a575SXin LI #define NRETRY 100 4694d52a575SXin LI 4704d52a575SXin LI for (i = 0; i < NRETRY; ++i) { 4714d52a575SXin LI val = CSR_READ_4(sc, ET_MII_IND); 4724d52a575SXin LI if ((val & ET_MII_IND_BUSY) == 0) 4734d52a575SXin LI break; 4744d52a575SXin LI DELAY(50); 4754d52a575SXin LI } 4764d52a575SXin LI if (i == NRETRY) { 4774d52a575SXin LI if_printf(sc->ifp, 4784d52a575SXin LI "write phy %d, reg %d timed out\n", phy, reg); 4794d52a575SXin LI et_miibus_readreg(dev, phy, reg); 4804d52a575SXin LI } 4814d52a575SXin LI 4824d52a575SXin LI #undef NRETRY 4834d52a575SXin LI 4844d52a575SXin LI /* Make sure that the current operation is stopped */ 4854d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 486398f1b65SPyun YongHyeon return (0); 4874d52a575SXin LI } 4884d52a575SXin LI 4894d52a575SXin LI static void 4904d52a575SXin LI et_miibus_statchg(device_t dev) 4914d52a575SXin LI { 4921f009e2fSPyun YongHyeon struct et_softc *sc; 4931f009e2fSPyun YongHyeon struct mii_data *mii; 4941f009e2fSPyun YongHyeon struct ifnet *ifp; 4951f009e2fSPyun YongHyeon uint32_t cfg1, cfg2, ctrl; 4961f009e2fSPyun YongHyeon int i; 4971f009e2fSPyun YongHyeon 4981f009e2fSPyun YongHyeon sc = device_get_softc(dev); 4991f009e2fSPyun YongHyeon 5001f009e2fSPyun YongHyeon mii = device_get_softc(sc->sc_miibus); 5011f009e2fSPyun YongHyeon ifp = sc->ifp; 5021f009e2fSPyun YongHyeon if (mii == NULL || ifp == NULL || 5031f009e2fSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 5041f009e2fSPyun YongHyeon return; 5051f009e2fSPyun YongHyeon 5061f009e2fSPyun YongHyeon sc->sc_flags &= ~ET_FLAG_LINK; 5071f009e2fSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 5081f009e2fSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 5091f009e2fSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5101f009e2fSPyun YongHyeon case IFM_10_T: 5111f009e2fSPyun YongHyeon case IFM_100_TX: 5121f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_LINK; 5131f009e2fSPyun YongHyeon break; 5141f009e2fSPyun YongHyeon case IFM_1000_T: 5151f009e2fSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0) 5161f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_LINK; 5171f009e2fSPyun YongHyeon break; 5181f009e2fSPyun YongHyeon } 5191f009e2fSPyun YongHyeon } 5201f009e2fSPyun YongHyeon 5211f009e2fSPyun YongHyeon /* XXX Stop TX/RX MAC? */ 5221f009e2fSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_LINK) == 0) 5231f009e2fSPyun YongHyeon return; 5241f009e2fSPyun YongHyeon 5251f009e2fSPyun YongHyeon /* Program MACs with resolved speed/duplex/flow-control. */ 5261f009e2fSPyun YongHyeon ctrl = CSR_READ_4(sc, ET_MAC_CTRL); 5271f009e2fSPyun YongHyeon ctrl &= ~(ET_MAC_CTRL_GHDX | ET_MAC_CTRL_MODE_MII); 5281f009e2fSPyun YongHyeon cfg1 = CSR_READ_4(sc, ET_MAC_CFG1); 5291f009e2fSPyun YongHyeon cfg1 &= ~(ET_MAC_CFG1_TXFLOW | ET_MAC_CFG1_RXFLOW | 5301f009e2fSPyun YongHyeon ET_MAC_CFG1_LOOPBACK); 5311f009e2fSPyun YongHyeon cfg2 = CSR_READ_4(sc, ET_MAC_CFG2); 5321f009e2fSPyun YongHyeon cfg2 &= ~(ET_MAC_CFG2_MODE_MII | ET_MAC_CFG2_MODE_GMII | 5331f009e2fSPyun YongHyeon ET_MAC_CFG2_FDX | ET_MAC_CFG2_BIGFRM); 5341f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_LENCHK | ET_MAC_CFG2_CRC | ET_MAC_CFG2_PADCRC | 5351f009e2fSPyun YongHyeon ((7 << ET_MAC_CFG2_PREAMBLE_LEN_SHIFT) & 5361f009e2fSPyun YongHyeon ET_MAC_CFG2_PREAMBLE_LEN_MASK); 5371f009e2fSPyun YongHyeon 5381f009e2fSPyun YongHyeon if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) 5391f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_MODE_GMII; 5401f009e2fSPyun YongHyeon else { 5411f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_MODE_MII; 5421f009e2fSPyun YongHyeon ctrl |= ET_MAC_CTRL_MODE_MII; 5431f009e2fSPyun YongHyeon } 5441f009e2fSPyun YongHyeon 5451f009e2fSPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) { 5461f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_FDX; 5471f009e2fSPyun YongHyeon #ifdef notyet 5481f009e2fSPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) 5491f009e2fSPyun YongHyeon cfg1 |= ET_MAC_CFG1_TXFLOW; 5501f009e2fSPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) 5511f009e2fSPyun YongHyeon cfg1 |= ET_MAC_CFG1_RXFLOW; 5521f009e2fSPyun YongHyeon #endif 5531f009e2fSPyun YongHyeon } else 5541f009e2fSPyun YongHyeon ctrl |= ET_MAC_CTRL_GHDX; 5551f009e2fSPyun YongHyeon 5561f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CTRL, ctrl); 5571f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CFG2, cfg2); 5581f009e2fSPyun YongHyeon cfg1 |= ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN; 5591f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CFG1, cfg1); 5601f009e2fSPyun YongHyeon 5611f009e2fSPyun YongHyeon #define NRETRY 50 5621f009e2fSPyun YongHyeon 5631f009e2fSPyun YongHyeon for (i = 0; i < NRETRY; ++i) { 5641f009e2fSPyun YongHyeon cfg1 = CSR_READ_4(sc, ET_MAC_CFG1); 5651f009e2fSPyun YongHyeon if ((cfg1 & (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) == 5661f009e2fSPyun YongHyeon (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) 5671f009e2fSPyun YongHyeon break; 5681f009e2fSPyun YongHyeon DELAY(100); 5691f009e2fSPyun YongHyeon } 5701f009e2fSPyun YongHyeon if (i == NRETRY) 5711f009e2fSPyun YongHyeon if_printf(ifp, "can't enable RX/TX\n"); 5721f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_TXRX_ENABLED; 5731f009e2fSPyun YongHyeon 5741f009e2fSPyun YongHyeon #undef NRETRY 5754d52a575SXin LI } 5764d52a575SXin LI 5774d52a575SXin LI static int 5784d52a575SXin LI et_ifmedia_upd_locked(struct ifnet *ifp) 5794d52a575SXin LI { 5804d52a575SXin LI struct et_softc *sc = ifp->if_softc; 5814d52a575SXin LI struct mii_data *mii = device_get_softc(sc->sc_miibus); 5824d52a575SXin LI struct mii_softc *miisc; 5834d52a575SXin LI 5844d52a575SXin LI LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 5853fcb7a53SMarius Strobl PHY_RESET(miisc); 58696570638SPyun YongHyeon return (mii_mediachg(mii)); 5874d52a575SXin LI } 5884d52a575SXin LI 5894d52a575SXin LI static int 5904d52a575SXin LI et_ifmedia_upd(struct ifnet *ifp) 5914d52a575SXin LI { 5924d52a575SXin LI struct et_softc *sc = ifp->if_softc; 5934d52a575SXin LI int res; 5944d52a575SXin LI 5954d52a575SXin LI ET_LOCK(sc); 5964d52a575SXin LI res = et_ifmedia_upd_locked(ifp); 5974d52a575SXin LI ET_UNLOCK(sc); 5984d52a575SXin LI 599398f1b65SPyun YongHyeon return (res); 6004d52a575SXin LI } 6014d52a575SXin LI 6024d52a575SXin LI static void 6034d52a575SXin LI et_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 6044d52a575SXin LI { 6051f009e2fSPyun YongHyeon struct et_softc *sc; 6061f009e2fSPyun YongHyeon struct mii_data *mii; 6074d52a575SXin LI 6081f009e2fSPyun YongHyeon sc = ifp->if_softc; 6090ae9f6a9SPyun YongHyeon ET_LOCK(sc); 6101f009e2fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 6111f009e2fSPyun YongHyeon ET_UNLOCK(sc); 6121f009e2fSPyun YongHyeon return; 6131f009e2fSPyun YongHyeon } 6141f009e2fSPyun YongHyeon 6151f009e2fSPyun YongHyeon mii = device_get_softc(sc->sc_miibus); 6164d52a575SXin LI mii_pollstat(mii); 6174d52a575SXin LI ifmr->ifm_active = mii->mii_media_active; 6184d52a575SXin LI ifmr->ifm_status = mii->mii_media_status; 6190ae9f6a9SPyun YongHyeon ET_UNLOCK(sc); 6204d52a575SXin LI } 6214d52a575SXin LI 6224d52a575SXin LI static void 6234d52a575SXin LI et_stop(struct et_softc *sc) 6244d52a575SXin LI { 6254d52a575SXin LI struct ifnet *ifp = sc->ifp; 6264d52a575SXin LI 6274d52a575SXin LI ET_LOCK_ASSERT(sc); 6284d52a575SXin LI 6294d52a575SXin LI callout_stop(&sc->sc_tick); 6306537ffa6SPyun YongHyeon /* Disable interrupts. */ 6316537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff); 6324d52a575SXin LI 6331f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CFG1, CSR_READ_4(sc, ET_MAC_CFG1) & ~( 6341f009e2fSPyun YongHyeon ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN)); 6351f009e2fSPyun YongHyeon DELAY(100); 6361f009e2fSPyun YongHyeon 6374d52a575SXin LI et_stop_rxdma(sc); 6384d52a575SXin LI et_stop_txdma(sc); 639*e0b5ac02SPyun YongHyeon et_stats_update(sc); 6404d52a575SXin LI 6414d52a575SXin LI et_free_tx_ring(sc); 6424d52a575SXin LI et_free_rx_ring(sc); 6434d52a575SXin LI 6444d52a575SXin LI sc->sc_tx = 0; 6454d52a575SXin LI sc->sc_tx_intr = 0; 6464d52a575SXin LI sc->sc_flags &= ~ET_FLAG_TXRX_ENABLED; 6474d52a575SXin LI 6484d52a575SXin LI sc->watchdog_timer = 0; 6494d52a575SXin LI ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 6504d52a575SXin LI } 6514d52a575SXin LI 6524d52a575SXin LI static int 6538b3c6496SPyun YongHyeon et_bus_config(struct et_softc *sc) 6544d52a575SXin LI { 6554d52a575SXin LI uint32_t val, max_plsz; 6564d52a575SXin LI uint16_t ack_latency, replay_timer; 6574d52a575SXin LI 6584d52a575SXin LI /* 6594d52a575SXin LI * Test whether EEPROM is valid 6604d52a575SXin LI * NOTE: Read twice to get the correct value 6614d52a575SXin LI */ 6628b3c6496SPyun YongHyeon pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1); 6638b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1); 6644d52a575SXin LI if (val & ET_PCIM_EEPROM_STATUS_ERROR) { 6658b3c6496SPyun YongHyeon device_printf(sc->dev, "EEPROM status error 0x%02x\n", val); 666398f1b65SPyun YongHyeon return (ENXIO); 6674d52a575SXin LI } 6684d52a575SXin LI 6694d52a575SXin LI /* TODO: LED */ 6704d52a575SXin LI 6718b3c6496SPyun YongHyeon if ((sc->sc_flags & ET_FLAG_PCIE) == 0) 6728b3c6496SPyun YongHyeon return (0); 6738b3c6496SPyun YongHyeon 6744d52a575SXin LI /* 6754d52a575SXin LI * Configure ACK latency and replay timer according to 6764d52a575SXin LI * max playload size 6774d52a575SXin LI */ 6788b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, 6798b3c6496SPyun YongHyeon sc->sc_expcap + PCIR_EXPRESS_DEVICE_CAP, 4); 6808b3c6496SPyun YongHyeon max_plsz = val & PCIM_EXP_CAP_MAX_PAYLOAD; 6814d52a575SXin LI 6824d52a575SXin LI switch (max_plsz) { 6834d52a575SXin LI case ET_PCIV_DEVICE_CAPS_PLSZ_128: 6844d52a575SXin LI ack_latency = ET_PCIV_ACK_LATENCY_128; 6854d52a575SXin LI replay_timer = ET_PCIV_REPLAY_TIMER_128; 6864d52a575SXin LI break; 6874d52a575SXin LI 6884d52a575SXin LI case ET_PCIV_DEVICE_CAPS_PLSZ_256: 6894d52a575SXin LI ack_latency = ET_PCIV_ACK_LATENCY_256; 6904d52a575SXin LI replay_timer = ET_PCIV_REPLAY_TIMER_256; 6914d52a575SXin LI break; 6924d52a575SXin LI 6934d52a575SXin LI default: 6948b3c6496SPyun YongHyeon ack_latency = pci_read_config(sc->dev, ET_PCIR_ACK_LATENCY, 2); 6958b3c6496SPyun YongHyeon replay_timer = pci_read_config(sc->dev, 6968b3c6496SPyun YongHyeon ET_PCIR_REPLAY_TIMER, 2); 6978b3c6496SPyun YongHyeon device_printf(sc->dev, "ack latency %u, replay timer %u\n", 6984d52a575SXin LI ack_latency, replay_timer); 6994d52a575SXin LI break; 7004d52a575SXin LI } 7014d52a575SXin LI if (ack_latency != 0) { 7028b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_ACK_LATENCY, ack_latency, 2); 7038b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_REPLAY_TIMER, replay_timer, 7048b3c6496SPyun YongHyeon 2); 7054d52a575SXin LI } 7064d52a575SXin LI 7074d52a575SXin LI /* 7084d52a575SXin LI * Set L0s and L1 latency timer to 2us 7094d52a575SXin LI */ 7108b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, 4); 71123263665SPyun YongHyeon val &= ~(PCIM_LINK_CAP_L0S_EXIT | PCIM_LINK_CAP_L1_EXIT); 71223263665SPyun YongHyeon /* L0s exit latency : 2us */ 71323263665SPyun YongHyeon val |= 0x00005000; 71423263665SPyun YongHyeon /* L1 exit latency : 2us */ 71523263665SPyun YongHyeon val |= 0x00028000; 7168b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, val, 4); 7174d52a575SXin LI 7184d52a575SXin LI /* 7194d52a575SXin LI * Set max read request size to 2048 bytes 7204d52a575SXin LI */ 7218b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, 7228b3c6496SPyun YongHyeon sc->sc_expcap + PCIR_EXPRESS_DEVICE_CTL, 2); 7238b3c6496SPyun YongHyeon val &= ~PCIM_EXP_CTL_MAX_READ_REQUEST; 7244d52a575SXin LI val |= ET_PCIV_DEVICE_CTRL_RRSZ_2K; 7258b3c6496SPyun YongHyeon pci_write_config(sc->dev, 7268b3c6496SPyun YongHyeon sc->sc_expcap + PCIR_EXPRESS_DEVICE_CTL, val, 2); 7274d52a575SXin LI 728398f1b65SPyun YongHyeon return (0); 7294d52a575SXin LI } 7304d52a575SXin LI 7314d52a575SXin LI static void 7324d52a575SXin LI et_get_eaddr(device_t dev, uint8_t eaddr[]) 7334d52a575SXin LI { 7344d52a575SXin LI uint32_t val; 7354d52a575SXin LI int i; 7364d52a575SXin LI 7374d52a575SXin LI val = pci_read_config(dev, ET_PCIR_MAC_ADDR0, 4); 7384d52a575SXin LI for (i = 0; i < 4; ++i) 7394d52a575SXin LI eaddr[i] = (val >> (8 * i)) & 0xff; 7404d52a575SXin LI 7414d52a575SXin LI val = pci_read_config(dev, ET_PCIR_MAC_ADDR1, 2); 7424d52a575SXin LI for (; i < ETHER_ADDR_LEN; ++i) 7434d52a575SXin LI eaddr[i] = (val >> (8 * (i - 4))) & 0xff; 7444d52a575SXin LI } 7454d52a575SXin LI 7464d52a575SXin LI static void 7474d52a575SXin LI et_reset(struct et_softc *sc) 7484d52a575SXin LI { 7494d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 7504d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 7514d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 7524d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 7534d52a575SXin LI 7544d52a575SXin LI CSR_WRITE_4(sc, ET_SWRST, 7554d52a575SXin LI ET_SWRST_TXDMA | ET_SWRST_RXDMA | 7564d52a575SXin LI ET_SWRST_TXMAC | ET_SWRST_RXMAC | 7574d52a575SXin LI ET_SWRST_MAC | ET_SWRST_MAC_STAT | ET_SWRST_MMC); 7584d52a575SXin LI 7594d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 7604d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 7614d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC); 7624d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 7636537ffa6SPyun YongHyeon /* Disable interrupts. */ 7644d52a575SXin LI CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff); 7654d52a575SXin LI } 7664d52a575SXin LI 76705884511SPyun YongHyeon struct et_dmamap_arg { 76805884511SPyun YongHyeon bus_addr_t et_busaddr; 76905884511SPyun YongHyeon }; 77005884511SPyun YongHyeon 77105884511SPyun YongHyeon static void 77205884511SPyun YongHyeon et_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 7734d52a575SXin LI { 77405884511SPyun YongHyeon struct et_dmamap_arg *ctx; 77505884511SPyun YongHyeon 77605884511SPyun YongHyeon if (error) 77705884511SPyun YongHyeon return; 77805884511SPyun YongHyeon 77905884511SPyun YongHyeon KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg)); 78005884511SPyun YongHyeon 78105884511SPyun YongHyeon ctx = arg; 78205884511SPyun YongHyeon ctx->et_busaddr = segs->ds_addr; 78305884511SPyun YongHyeon } 78405884511SPyun YongHyeon 78505884511SPyun YongHyeon static int 78605884511SPyun YongHyeon et_dma_ring_alloc(struct et_softc *sc, bus_size_t alignment, bus_size_t maxsize, 78705884511SPyun YongHyeon bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map, bus_addr_t *paddr, 78805884511SPyun YongHyeon const char *msg) 78905884511SPyun YongHyeon { 79005884511SPyun YongHyeon struct et_dmamap_arg ctx; 79105884511SPyun YongHyeon int error; 79205884511SPyun YongHyeon 79305884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_dtag, alignment, 0, BUS_SPACE_MAXADDR, 79405884511SPyun YongHyeon BUS_SPACE_MAXADDR, NULL, NULL, maxsize, 1, maxsize, 0, NULL, NULL, 79505884511SPyun YongHyeon tag); 79605884511SPyun YongHyeon if (error != 0) { 79705884511SPyun YongHyeon device_printf(sc->dev, "could not create %s dma tag\n", msg); 79805884511SPyun YongHyeon return (error); 79905884511SPyun YongHyeon } 80005884511SPyun YongHyeon /* Allocate DMA'able memory for ring. */ 80105884511SPyun YongHyeon error = bus_dmamem_alloc(*tag, (void **)ring, 80205884511SPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map); 80305884511SPyun YongHyeon if (error != 0) { 80405884511SPyun YongHyeon device_printf(sc->dev, 80505884511SPyun YongHyeon "could not allocate DMA'able memory for %s\n", msg); 80605884511SPyun YongHyeon return (error); 80705884511SPyun YongHyeon } 80805884511SPyun YongHyeon /* Load the address of the ring. */ 80905884511SPyun YongHyeon ctx.et_busaddr = 0; 81005884511SPyun YongHyeon error = bus_dmamap_load(*tag, *map, *ring, maxsize, et_dma_map_addr, 81105884511SPyun YongHyeon &ctx, BUS_DMA_NOWAIT); 81205884511SPyun YongHyeon if (error != 0) { 81305884511SPyun YongHyeon device_printf(sc->dev, 81405884511SPyun YongHyeon "could not load DMA'able memory for %s\n", msg); 81505884511SPyun YongHyeon return (error); 81605884511SPyun YongHyeon } 81705884511SPyun YongHyeon *paddr = ctx.et_busaddr; 81805884511SPyun YongHyeon return (0); 81905884511SPyun YongHyeon } 82005884511SPyun YongHyeon 82105884511SPyun YongHyeon static void 82205884511SPyun YongHyeon et_dma_ring_free(struct et_softc *sc, bus_dma_tag_t *tag, uint8_t **ring, 82305884511SPyun YongHyeon bus_dmamap_t *map) 82405884511SPyun YongHyeon { 82505884511SPyun YongHyeon 82605884511SPyun YongHyeon if (*map != NULL) 82705884511SPyun YongHyeon bus_dmamap_unload(*tag, *map); 82805884511SPyun YongHyeon if (*map != NULL && *ring != NULL) { 82905884511SPyun YongHyeon bus_dmamem_free(*tag, *ring, *map); 83005884511SPyun YongHyeon *ring = NULL; 83105884511SPyun YongHyeon *map = NULL; 83205884511SPyun YongHyeon } 83305884511SPyun YongHyeon if (*tag) { 83405884511SPyun YongHyeon bus_dma_tag_destroy(*tag); 83505884511SPyun YongHyeon *tag = NULL; 83605884511SPyun YongHyeon } 83705884511SPyun YongHyeon } 83805884511SPyun YongHyeon 83905884511SPyun YongHyeon static int 84005884511SPyun YongHyeon et_dma_alloc(struct et_softc *sc) 84105884511SPyun YongHyeon { 84205884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 84305884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 84405884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 84505884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 84605884511SPyun YongHyeon struct et_rxbuf_data *rbd; 84705884511SPyun YongHyeon struct et_txbuf_data *tbd; 84805884511SPyun YongHyeon struct et_txstatus_data *txsd; 8494d52a575SXin LI int i, error; 8504d52a575SXin LI 85105884511SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 85205884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 85305884511SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, 85405884511SPyun YongHyeon &sc->sc_dtag); 85505884511SPyun YongHyeon if (error != 0) { 85605884511SPyun YongHyeon device_printf(sc->dev, "could not allocate parent dma tag\n"); 857398f1b65SPyun YongHyeon return (error); 8584d52a575SXin LI } 8594d52a575SXin LI 86005884511SPyun YongHyeon /* TX ring. */ 86105884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 86205884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_TX_RING_SIZE, 86305884511SPyun YongHyeon &tx_ring->tr_dtag, (uint8_t **)&tx_ring->tr_desc, &tx_ring->tr_dmap, 86405884511SPyun YongHyeon &tx_ring->tr_paddr, "TX ring"); 8654d52a575SXin LI if (error) 866398f1b65SPyun YongHyeon return (error); 8674d52a575SXin LI 86805884511SPyun YongHyeon /* TX status block. */ 86905884511SPyun YongHyeon txsd = &sc->sc_tx_status; 87005884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, sizeof(uint32_t), 87105884511SPyun YongHyeon &txsd->txsd_dtag, (uint8_t **)&txsd->txsd_status, &txsd->txsd_dmap, 87205884511SPyun YongHyeon &txsd->txsd_paddr, "TX status block"); 87305884511SPyun YongHyeon if (error) 87405884511SPyun YongHyeon return (error); 8754d52a575SXin LI 87605884511SPyun YongHyeon /* RX ring 0, used as to recive small sized frames. */ 87705884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 87805884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE, 87905884511SPyun YongHyeon &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap, 88005884511SPyun YongHyeon &rx_ring->rr_paddr, "RX ring 0"); 88105884511SPyun YongHyeon rx_ring->rr_posreg = ET_RX_RING0_POS; 88205884511SPyun YongHyeon if (error) 88305884511SPyun YongHyeon return (error); 8844d52a575SXin LI 88505884511SPyun YongHyeon /* RX ring 1, used as to store normal sized frames. */ 88605884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 88705884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE, 88805884511SPyun YongHyeon &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap, 88905884511SPyun YongHyeon &rx_ring->rr_paddr, "RX ring 1"); 89005884511SPyun YongHyeon rx_ring->rr_posreg = ET_RX_RING1_POS; 89105884511SPyun YongHyeon if (error) 89205884511SPyun YongHyeon return (error); 8934d52a575SXin LI 89405884511SPyun YongHyeon /* RX stat ring. */ 89505884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 89605884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RXSTAT_RING_SIZE, 89705884511SPyun YongHyeon &rxst_ring->rsr_dtag, (uint8_t **)&rxst_ring->rsr_stat, 89805884511SPyun YongHyeon &rxst_ring->rsr_dmap, &rxst_ring->rsr_paddr, "RX stat ring"); 89905884511SPyun YongHyeon if (error) 90005884511SPyun YongHyeon return (error); 9014d52a575SXin LI 90205884511SPyun YongHyeon /* RX status block. */ 90305884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 90405884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, 90505884511SPyun YongHyeon sizeof(struct et_rxstatus), &rxsd->rxsd_dtag, 90605884511SPyun YongHyeon (uint8_t **)&rxsd->rxsd_status, &rxsd->rxsd_dmap, 90705884511SPyun YongHyeon &rxsd->rxsd_paddr, "RX status block"); 90805884511SPyun YongHyeon if (error) 90905884511SPyun YongHyeon return (error); 9104d52a575SXin LI 91105884511SPyun YongHyeon /* Create parent DMA tag for mbufs. */ 91205884511SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 91305884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 91405884511SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, 91505884511SPyun YongHyeon &sc->sc_mbuf_dtag); 91605884511SPyun YongHyeon if (error != 0) { 91705884511SPyun YongHyeon device_printf(sc->dev, 91805884511SPyun YongHyeon "could not allocate parent dma tag for mbuf\n"); 919398f1b65SPyun YongHyeon return (error); 9204d52a575SXin LI } 9214d52a575SXin LI 92205884511SPyun YongHyeon /* Create DMA tag for mini RX mbufs to use RX ring 0. */ 92305884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 92405884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MHLEN, 1, 92505884511SPyun YongHyeon MHLEN, 0, NULL, NULL, &sc->sc_rx_mini_tag); 9264d52a575SXin LI if (error) { 92705884511SPyun YongHyeon device_printf(sc->dev, "could not create mini RX dma tag\n"); 928398f1b65SPyun YongHyeon return (error); 9294d52a575SXin LI } 9304d52a575SXin LI 93105884511SPyun YongHyeon /* Create DMA tag for standard RX mbufs to use RX ring 1. */ 93205884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 93305884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1, 93405884511SPyun YongHyeon MCLBYTES, 0, NULL, NULL, &sc->sc_rx_tag); 9354d52a575SXin LI if (error) { 93605884511SPyun YongHyeon device_printf(sc->dev, "could not create RX dma tag\n"); 937398f1b65SPyun YongHyeon return (error); 9384d52a575SXin LI } 9394d52a575SXin LI 94005884511SPyun YongHyeon /* Create DMA tag for TX mbufs. */ 94105884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 94205884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 94305884511SPyun YongHyeon MCLBYTES * ET_NSEG_MAX, ET_NSEG_MAX, MCLBYTES, 0, NULL, NULL, 94405884511SPyun YongHyeon &sc->sc_tx_tag); 94505884511SPyun YongHyeon if (error) { 94605884511SPyun YongHyeon device_printf(sc->dev, "could not create TX dma tag\n"); 94705884511SPyun YongHyeon return (error); 94805884511SPyun YongHyeon } 94905884511SPyun YongHyeon 95005884511SPyun YongHyeon /* Initialize RX ring 0. */ 95105884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 95205884511SPyun YongHyeon rbd->rbd_bufsize = ET_RXDMA_CTRL_RING0_128; 95305884511SPyun YongHyeon rbd->rbd_newbuf = et_newbuf_hdr; 95405884511SPyun YongHyeon rbd->rbd_discard = et_rxbuf_discard; 9554d52a575SXin LI rbd->rbd_softc = sc; 95605884511SPyun YongHyeon rbd->rbd_ring = &sc->sc_rx_ring[0]; 95705884511SPyun YongHyeon /* Create DMA maps for mini RX buffers, ring 0. */ 95805884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 95905884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_mini_tag, 0, 96005884511SPyun YongHyeon &rbd->rbd_buf[i].rb_dmap); 96105884511SPyun YongHyeon if (error) { 96205884511SPyun YongHyeon device_printf(sc->dev, 96305884511SPyun YongHyeon "could not create DMA map for mini RX mbufs\n"); 96405884511SPyun YongHyeon return (error); 96505884511SPyun YongHyeon } 9664d52a575SXin LI } 9674d52a575SXin LI 96805884511SPyun YongHyeon /* Create a spare DMA map for mini RX buffers, ring 0. */ 96905884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_mini_tag, 0, 97005884511SPyun YongHyeon &sc->sc_rx_mini_sparemap); 97105884511SPyun YongHyeon if (error) { 97205884511SPyun YongHyeon device_printf(sc->dev, 97305884511SPyun YongHyeon "could not create spare DMA map for mini RX mbuf\n"); 97405884511SPyun YongHyeon return (error); 97505884511SPyun YongHyeon } 97605884511SPyun YongHyeon 97705884511SPyun YongHyeon /* Initialize RX ring 1. */ 97805884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 97905884511SPyun YongHyeon rbd->rbd_bufsize = ET_RXDMA_CTRL_RING1_2048; 98005884511SPyun YongHyeon rbd->rbd_newbuf = et_newbuf_cluster; 98105884511SPyun YongHyeon rbd->rbd_discard = et_rxbuf_discard; 98205884511SPyun YongHyeon rbd->rbd_softc = sc; 98305884511SPyun YongHyeon rbd->rbd_ring = &sc->sc_rx_ring[1]; 98405884511SPyun YongHyeon /* Create DMA maps for standard RX buffers, ring 1. */ 98505884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 98605884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_tag, 0, 98705884511SPyun YongHyeon &rbd->rbd_buf[i].rb_dmap); 98805884511SPyun YongHyeon if (error) { 98905884511SPyun YongHyeon device_printf(sc->dev, 99005884511SPyun YongHyeon "could not create DMA map for mini RX mbufs\n"); 99105884511SPyun YongHyeon return (error); 99205884511SPyun YongHyeon } 99305884511SPyun YongHyeon } 99405884511SPyun YongHyeon 99505884511SPyun YongHyeon /* Create a spare DMA map for standard RX buffers, ring 1. */ 99605884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_tag, 0, &sc->sc_rx_sparemap); 99705884511SPyun YongHyeon if (error) { 99805884511SPyun YongHyeon device_printf(sc->dev, 99905884511SPyun YongHyeon "could not create spare DMA map for RX mbuf\n"); 100005884511SPyun YongHyeon return (error); 100105884511SPyun YongHyeon } 100205884511SPyun YongHyeon 100305884511SPyun YongHyeon /* Create DMA maps for TX buffers. */ 100405884511SPyun YongHyeon tbd = &sc->sc_tx_data; 100505884511SPyun YongHyeon for (i = 0; i < ET_TX_NDESC; i++) { 100605884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_tx_tag, 0, 10074d52a575SXin LI &tbd->tbd_buf[i].tb_dmap); 10084d52a575SXin LI if (error) { 100905884511SPyun YongHyeon device_printf(sc->dev, 101005884511SPyun YongHyeon "could not create DMA map for TX mbufs\n"); 1011398f1b65SPyun YongHyeon return (error); 10124d52a575SXin LI } 10134d52a575SXin LI } 10144d52a575SXin LI 1015398f1b65SPyun YongHyeon return (0); 10164d52a575SXin LI } 10174d52a575SXin LI 10184d52a575SXin LI static void 101905884511SPyun YongHyeon et_dma_free(struct et_softc *sc) 10204d52a575SXin LI { 102105884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 102205884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 102305884511SPyun YongHyeon struct et_txstatus_data *txsd; 102405884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 102505884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 102605884511SPyun YongHyeon struct et_rxbuf_data *rbd; 102705884511SPyun YongHyeon struct et_txbuf_data *tbd; 10284d52a575SXin LI int i; 10294d52a575SXin LI 103005884511SPyun YongHyeon /* Destroy DMA maps for mini RX buffers, ring 0. */ 103105884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 103205884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 103305884511SPyun YongHyeon if (rbd->rbd_buf[i].rb_dmap) { 103405884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_mini_tag, 103505884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap); 103605884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap = NULL; 10374d52a575SXin LI } 10384d52a575SXin LI } 103905884511SPyun YongHyeon if (sc->sc_rx_mini_sparemap) { 104005884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap); 104105884511SPyun YongHyeon sc->sc_rx_mini_sparemap = NULL; 104205884511SPyun YongHyeon } 104305884511SPyun YongHyeon if (sc->sc_rx_mini_tag) { 104405884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_rx_mini_tag); 104505884511SPyun YongHyeon sc->sc_rx_mini_tag = NULL; 10464d52a575SXin LI } 10474d52a575SXin LI 104805884511SPyun YongHyeon /* Destroy DMA maps for standard RX buffers, ring 1. */ 104905884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 105005884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 105105884511SPyun YongHyeon if (rbd->rbd_buf[i].rb_dmap) { 105205884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_tag, 105305884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap); 105405884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap = NULL; 10554d52a575SXin LI } 10564d52a575SXin LI } 105705884511SPyun YongHyeon if (sc->sc_rx_sparemap) { 105805884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_tag, sc->sc_rx_sparemap); 105905884511SPyun YongHyeon sc->sc_rx_sparemap = NULL; 106005884511SPyun YongHyeon } 106105884511SPyun YongHyeon if (sc->sc_rx_tag) { 106205884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_rx_tag); 106305884511SPyun YongHyeon sc->sc_rx_tag = NULL; 106405884511SPyun YongHyeon } 10654d52a575SXin LI 106605884511SPyun YongHyeon /* Destroy DMA maps for TX buffers. */ 106705884511SPyun YongHyeon tbd = &sc->sc_tx_data; 106805884511SPyun YongHyeon for (i = 0; i < ET_TX_NDESC; i++) { 106905884511SPyun YongHyeon if (tbd->tbd_buf[i].tb_dmap) { 107005884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_tx_tag, 107105884511SPyun YongHyeon tbd->tbd_buf[i].tb_dmap); 107205884511SPyun YongHyeon tbd->tbd_buf[i].tb_dmap = NULL; 107305884511SPyun YongHyeon } 107405884511SPyun YongHyeon } 107505884511SPyun YongHyeon if (sc->sc_tx_tag) { 107605884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_tx_tag); 107705884511SPyun YongHyeon sc->sc_tx_tag = NULL; 107805884511SPyun YongHyeon } 107905884511SPyun YongHyeon 108005884511SPyun YongHyeon /* Destroy mini RX ring, ring 0. */ 108105884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 108205884511SPyun YongHyeon et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc, 108305884511SPyun YongHyeon &rx_ring->rr_dmap); 108405884511SPyun YongHyeon /* Destroy standard RX ring, ring 1. */ 108505884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 108605884511SPyun YongHyeon et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc, 108705884511SPyun YongHyeon &rx_ring->rr_dmap); 108805884511SPyun YongHyeon /* Destroy RX stat ring. */ 108905884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 109005884511SPyun YongHyeon et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat, 109105884511SPyun YongHyeon &rxst_ring->rsr_dmap); 109205884511SPyun YongHyeon /* Destroy RX status block. */ 109305884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 109405884511SPyun YongHyeon et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat, 109505884511SPyun YongHyeon &rxst_ring->rsr_dmap); 109605884511SPyun YongHyeon /* Destroy TX ring. */ 109705884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 109805884511SPyun YongHyeon et_dma_ring_free(sc, &tx_ring->tr_dtag, (void *)&tx_ring->tr_desc, 109905884511SPyun YongHyeon &tx_ring->tr_dmap); 110005884511SPyun YongHyeon /* Destroy TX status block. */ 110105884511SPyun YongHyeon txsd = &sc->sc_tx_status; 110205884511SPyun YongHyeon et_dma_ring_free(sc, &txsd->txsd_dtag, (void *)&txsd->txsd_status, 110305884511SPyun YongHyeon &txsd->txsd_dmap); 110405884511SPyun YongHyeon 110505884511SPyun YongHyeon /* Destroy the parent tag. */ 110605884511SPyun YongHyeon if (sc->sc_dtag) { 110705884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_dtag); 110805884511SPyun YongHyeon sc->sc_dtag = NULL; 110905884511SPyun YongHyeon } 11104d52a575SXin LI } 11114d52a575SXin LI 11124d52a575SXin LI static void 11134d52a575SXin LI et_chip_attach(struct et_softc *sc) 11144d52a575SXin LI { 11154d52a575SXin LI uint32_t val; 11164d52a575SXin LI 11174d52a575SXin LI /* 11184d52a575SXin LI * Perform minimal initialization 11194d52a575SXin LI */ 11204d52a575SXin LI 11214d52a575SXin LI /* Disable loopback */ 11224d52a575SXin LI CSR_WRITE_4(sc, ET_LOOPBACK, 0); 11234d52a575SXin LI 11244d52a575SXin LI /* Reset MAC */ 11254d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 11264d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 11274d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 11284d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 11294d52a575SXin LI 11304d52a575SXin LI /* 11314d52a575SXin LI * Setup half duplex mode 11324d52a575SXin LI */ 113323263665SPyun YongHyeon val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) | 113423263665SPyun YongHyeon (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) | 113523263665SPyun YongHyeon (55 << ET_MAC_HDX_COLLWIN_SHIFT) | 11364d52a575SXin LI ET_MAC_HDX_EXC_DEFER; 11374d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_HDX, val); 11384d52a575SXin LI 11394d52a575SXin LI /* Clear MAC control */ 11404d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CTRL, 0); 11414d52a575SXin LI 11424d52a575SXin LI /* Reset MII */ 11434d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST); 11444d52a575SXin LI 11454d52a575SXin LI /* Bring MAC out of reset state */ 11464d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 11474d52a575SXin LI 11484d52a575SXin LI /* Enable memory controllers */ 11494d52a575SXin LI CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE); 11504d52a575SXin LI } 11514d52a575SXin LI 11524d52a575SXin LI static void 11534d52a575SXin LI et_intr(void *xsc) 11544d52a575SXin LI { 11554d52a575SXin LI struct et_softc *sc = xsc; 11564d52a575SXin LI struct ifnet *ifp; 11574d52a575SXin LI uint32_t intrs; 11584d52a575SXin LI 11594d52a575SXin LI ET_LOCK(sc); 11604d52a575SXin LI ifp = sc->ifp; 11614d52a575SXin LI if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 11624d52a575SXin LI ET_UNLOCK(sc); 11634d52a575SXin LI return; 11644d52a575SXin LI } 11654d52a575SXin LI 11666537ffa6SPyun YongHyeon /* Disable further interrupts. */ 11676537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff); 11684d52a575SXin LI 11694d52a575SXin LI intrs = CSR_READ_4(sc, ET_INTR_STATUS); 11706537ffa6SPyun YongHyeon if ((intrs & ET_INTRS) == 0) 11716537ffa6SPyun YongHyeon goto done; 11724d52a575SXin LI 11734d52a575SXin LI if (intrs & ET_INTR_RXEOF) 11744d52a575SXin LI et_rxeof(sc); 11754d52a575SXin LI if (intrs & (ET_INTR_TXEOF | ET_INTR_TIMER)) 11764d52a575SXin LI et_txeof(sc); 11774d52a575SXin LI if (intrs & ET_INTR_TIMER) 11784d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer); 11796537ffa6SPyun YongHyeon done: 1180244fd28bSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 11816537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS); 1182244fd28bSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1183244fd28bSPyun YongHyeon et_start_locked(ifp); 1184244fd28bSPyun YongHyeon } 11854d52a575SXin LI ET_UNLOCK(sc); 11864d52a575SXin LI } 11874d52a575SXin LI 11884d52a575SXin LI static void 11894d52a575SXin LI et_init_locked(struct et_softc *sc) 11904d52a575SXin LI { 119105884511SPyun YongHyeon struct ifnet *ifp; 119205884511SPyun YongHyeon int error; 11934d52a575SXin LI 11944d52a575SXin LI ET_LOCK_ASSERT(sc); 11954d52a575SXin LI 119605884511SPyun YongHyeon ifp = sc->ifp; 11974d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 11984d52a575SXin LI return; 11994d52a575SXin LI 12004d52a575SXin LI et_stop(sc); 12011f009e2fSPyun YongHyeon et_reset(sc); 12024d52a575SXin LI 120305884511SPyun YongHyeon et_init_tx_ring(sc); 12044d52a575SXin LI error = et_init_rx_ring(sc); 12054d52a575SXin LI if (error) 120605884511SPyun YongHyeon return; 12074d52a575SXin LI 12084d52a575SXin LI error = et_chip_init(sc); 12094d52a575SXin LI if (error) 12101f009e2fSPyun YongHyeon goto fail; 12114d52a575SXin LI 12121f009e2fSPyun YongHyeon /* 12131f009e2fSPyun YongHyeon * Start TX/RX DMA engine 12141f009e2fSPyun YongHyeon */ 12151f009e2fSPyun YongHyeon error = et_start_rxdma(sc); 12164d52a575SXin LI if (error) 12171f009e2fSPyun YongHyeon return; 12181f009e2fSPyun YongHyeon 12191f009e2fSPyun YongHyeon error = et_start_txdma(sc); 12201f009e2fSPyun YongHyeon if (error) 12211f009e2fSPyun YongHyeon return; 12224d52a575SXin LI 12236537ffa6SPyun YongHyeon /* Enable interrupts. */ 12246537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS); 12254d52a575SXin LI 12264d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer); 12274d52a575SXin LI 12284d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_RUNNING; 12294d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 12301f009e2fSPyun YongHyeon 12311f009e2fSPyun YongHyeon sc->sc_flags &= ~ET_FLAG_LINK; 12321f009e2fSPyun YongHyeon et_ifmedia_upd_locked(ifp); 12331f009e2fSPyun YongHyeon 12341f009e2fSPyun YongHyeon callout_reset(&sc->sc_tick, hz, et_tick, sc); 12351f009e2fSPyun YongHyeon 12361f009e2fSPyun YongHyeon fail: 12374d52a575SXin LI if (error) 12384d52a575SXin LI et_stop(sc); 12394d52a575SXin LI } 12404d52a575SXin LI 12414d52a575SXin LI static void 12424d52a575SXin LI et_init(void *xsc) 12434d52a575SXin LI { 12444d52a575SXin LI struct et_softc *sc = xsc; 12454d52a575SXin LI 12464d52a575SXin LI ET_LOCK(sc); 12474d52a575SXin LI et_init_locked(sc); 12484d52a575SXin LI ET_UNLOCK(sc); 12494d52a575SXin LI } 12504d52a575SXin LI 12514d52a575SXin LI static int 12524d52a575SXin LI et_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 12534d52a575SXin LI { 12544d52a575SXin LI struct et_softc *sc = ifp->if_softc; 12554d52a575SXin LI struct mii_data *mii = device_get_softc(sc->sc_miibus); 12564d52a575SXin LI struct ifreq *ifr = (struct ifreq *)data; 12579955274cSPyun YongHyeon int error = 0, mask, max_framelen; 12584d52a575SXin LI 12594d52a575SXin LI /* XXX LOCKSUSED */ 12604d52a575SXin LI switch (cmd) { 12614d52a575SXin LI case SIOCSIFFLAGS: 12624d52a575SXin LI ET_LOCK(sc); 12634d52a575SXin LI if (ifp->if_flags & IFF_UP) { 12644d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 12654d52a575SXin LI if ((ifp->if_flags ^ sc->sc_if_flags) & 12664d52a575SXin LI (IFF_ALLMULTI | IFF_PROMISC | IFF_BROADCAST)) 12674d52a575SXin LI et_setmulti(sc); 12684d52a575SXin LI } else { 12694d52a575SXin LI et_init_locked(sc); 12704d52a575SXin LI } 12714d52a575SXin LI } else { 12724d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 12734d52a575SXin LI et_stop(sc); 12744d52a575SXin LI } 12754d52a575SXin LI sc->sc_if_flags = ifp->if_flags; 12764d52a575SXin LI ET_UNLOCK(sc); 12774d52a575SXin LI break; 12784d52a575SXin LI 12794d52a575SXin LI case SIOCSIFMEDIA: 12804d52a575SXin LI case SIOCGIFMEDIA: 12814d52a575SXin LI error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 12824d52a575SXin LI break; 12834d52a575SXin LI 12844d52a575SXin LI case SIOCADDMULTI: 12854d52a575SXin LI case SIOCDELMULTI: 12864d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 12874d52a575SXin LI ET_LOCK(sc); 12884d52a575SXin LI et_setmulti(sc); 12894d52a575SXin LI ET_UNLOCK(sc); 12904d52a575SXin LI error = 0; 12914d52a575SXin LI } 12924d52a575SXin LI break; 12934d52a575SXin LI 12944d52a575SXin LI case SIOCSIFMTU: 12954d52a575SXin LI #if 0 12964d52a575SXin LI if (sc->sc_flags & ET_FLAG_JUMBO) 12974d52a575SXin LI max_framelen = ET_JUMBO_FRAMELEN; 12984d52a575SXin LI else 12994d52a575SXin LI #endif 13004d52a575SXin LI max_framelen = MCLBYTES - 1; 13014d52a575SXin LI 13024d52a575SXin LI if (ET_FRAMELEN(ifr->ifr_mtu) > max_framelen) { 13034d52a575SXin LI error = EOPNOTSUPP; 13044d52a575SXin LI break; 13054d52a575SXin LI } 13064d52a575SXin LI 13074d52a575SXin LI if (ifp->if_mtu != ifr->ifr_mtu) { 13084d52a575SXin LI ifp->if_mtu = ifr->ifr_mtu; 13094d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 13104d52a575SXin LI et_init(sc); 13114d52a575SXin LI } 13124d52a575SXin LI break; 13134d52a575SXin LI 13149955274cSPyun YongHyeon case SIOCSIFCAP: 13159955274cSPyun YongHyeon ET_LOCK(sc); 13169955274cSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 13179955274cSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 13189955274cSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 13199955274cSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 13209955274cSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 13219955274cSPyun YongHyeon ifp->if_hwassist |= ET_CSUM_FEATURES; 13229955274cSPyun YongHyeon else 13239955274cSPyun YongHyeon ifp->if_hwassist &= ~ET_CSUM_FEATURES; 13249955274cSPyun YongHyeon } 13259955274cSPyun YongHyeon ET_UNLOCK(sc); 13269955274cSPyun YongHyeon break; 13279955274cSPyun YongHyeon 13284d52a575SXin LI default: 13294d52a575SXin LI error = ether_ioctl(ifp, cmd, data); 13304d52a575SXin LI break; 13314d52a575SXin LI } 1332398f1b65SPyun YongHyeon return (error); 13334d52a575SXin LI } 13344d52a575SXin LI 13354d52a575SXin LI static void 13364d52a575SXin LI et_start_locked(struct ifnet *ifp) 13374d52a575SXin LI { 1338c8b727ceSPyun YongHyeon struct et_softc *sc; 1339c8b727ceSPyun YongHyeon struct mbuf *m_head = NULL; 1340244fd28bSPyun YongHyeon struct et_txdesc_ring *tx_ring; 13414d52a575SXin LI struct et_txbuf_data *tbd; 1342244fd28bSPyun YongHyeon uint32_t tx_ready_pos; 1343c8b727ceSPyun YongHyeon int enq; 13444d52a575SXin LI 1345c8b727ceSPyun YongHyeon sc = ifp->if_softc; 13464d52a575SXin LI ET_LOCK_ASSERT(sc); 13474d52a575SXin LI 13481f009e2fSPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 13491f009e2fSPyun YongHyeon IFF_DRV_RUNNING || 13501f009e2fSPyun YongHyeon (sc->sc_flags & (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED)) != 13511f009e2fSPyun YongHyeon (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED)) 13524d52a575SXin LI return; 13534d52a575SXin LI 1354244fd28bSPyun YongHyeon /* 1355244fd28bSPyun YongHyeon * Driver does not request TX completion interrupt for every 1356244fd28bSPyun YongHyeon * queued frames to prevent generating excessive interrupts. 1357244fd28bSPyun YongHyeon * This means driver may wait for TX completion interrupt even 1358244fd28bSPyun YongHyeon * though some frames were sucessfully transmitted. Reclaiming 1359244fd28bSPyun YongHyeon * transmitted frames will ensure driver see all available 1360244fd28bSPyun YongHyeon * descriptors. 1361244fd28bSPyun YongHyeon */ 1362c8b727ceSPyun YongHyeon tbd = &sc->sc_tx_data; 1363244fd28bSPyun YongHyeon if (tbd->tbd_used > (ET_TX_NDESC * 2) / 3) 1364244fd28bSPyun YongHyeon et_txeof(sc); 1365244fd28bSPyun YongHyeon 1366c8b727ceSPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 1367c8b727ceSPyun YongHyeon if (tbd->tbd_used + ET_NSEG_SPARE >= ET_TX_NDESC) { 13684d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_OACTIVE; 13694d52a575SXin LI break; 13704d52a575SXin LI } 13714d52a575SXin LI 1372c8b727ceSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1373c8b727ceSPyun YongHyeon if (m_head == NULL) 13744d52a575SXin LI break; 13754d52a575SXin LI 1376c8b727ceSPyun YongHyeon if (et_encap(sc, &m_head)) { 1377c8b727ceSPyun YongHyeon if (m_head == NULL) { 13784d52a575SXin LI ifp->if_oerrors++; 1379c8b727ceSPyun YongHyeon break; 1380c8b727ceSPyun YongHyeon } 1381c8b727ceSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1382c8b727ceSPyun YongHyeon if (tbd->tbd_used > 0) 13834d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_OACTIVE; 13844d52a575SXin LI break; 13854d52a575SXin LI } 1386c8b727ceSPyun YongHyeon enq++; 1387c8b727ceSPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 13884d52a575SXin LI } 13894d52a575SXin LI 1390244fd28bSPyun YongHyeon if (enq > 0) { 1391244fd28bSPyun YongHyeon tx_ring = &sc->sc_tx_ring; 1392244fd28bSPyun YongHyeon bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 1393244fd28bSPyun YongHyeon BUS_DMASYNC_PREWRITE); 1394244fd28bSPyun YongHyeon tx_ready_pos = tx_ring->tr_ready_index & 1395244fd28bSPyun YongHyeon ET_TX_READY_POS_INDEX_MASK; 1396244fd28bSPyun YongHyeon if (tx_ring->tr_ready_wrap) 1397244fd28bSPyun YongHyeon tx_ready_pos |= ET_TX_READY_POS_WRAP; 1398244fd28bSPyun YongHyeon CSR_WRITE_4(sc, ET_TX_READY_POS, tx_ready_pos); 13994d52a575SXin LI sc->watchdog_timer = 5; 14004d52a575SXin LI } 1401244fd28bSPyun YongHyeon } 14024d52a575SXin LI 14034d52a575SXin LI static void 14044d52a575SXin LI et_start(struct ifnet *ifp) 14054d52a575SXin LI { 14064d52a575SXin LI struct et_softc *sc = ifp->if_softc; 14074d52a575SXin LI 14084d52a575SXin LI ET_LOCK(sc); 14094d52a575SXin LI et_start_locked(ifp); 14104d52a575SXin LI ET_UNLOCK(sc); 14114d52a575SXin LI } 14124d52a575SXin LI 141305884511SPyun YongHyeon static int 14144d52a575SXin LI et_watchdog(struct et_softc *sc) 14154d52a575SXin LI { 141605884511SPyun YongHyeon uint32_t status; 141705884511SPyun YongHyeon 14184d52a575SXin LI ET_LOCK_ASSERT(sc); 14194d52a575SXin LI 14204d52a575SXin LI if (sc->watchdog_timer == 0 || --sc->watchdog_timer) 142105884511SPyun YongHyeon return (0); 14224d52a575SXin LI 142305884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_status.txsd_dtag, sc->sc_tx_status.txsd_dmap, 142405884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 142505884511SPyun YongHyeon status = le32toh(*(sc->sc_tx_status.txsd_status)); 142605884511SPyun YongHyeon if_printf(sc->ifp, "watchdog timed out (0x%08x) -- resetting\n", 142705884511SPyun YongHyeon status); 14284d52a575SXin LI 1429744ec7f2SPyun YongHyeon sc->ifp->if_oerrors++; 1430744ec7f2SPyun YongHyeon sc->ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 14314d52a575SXin LI et_init_locked(sc); 143205884511SPyun YongHyeon return (EJUSTRETURN); 14334d52a575SXin LI } 14344d52a575SXin LI 14354d52a575SXin LI static int 14364d52a575SXin LI et_stop_rxdma(struct et_softc *sc) 14374d52a575SXin LI { 14384d52a575SXin LI CSR_WRITE_4(sc, ET_RXDMA_CTRL, 14394d52a575SXin LI ET_RXDMA_CTRL_HALT | ET_RXDMA_CTRL_RING1_ENABLE); 14404d52a575SXin LI 14414d52a575SXin LI DELAY(5); 14424d52a575SXin LI if ((CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) == 0) { 14434d52a575SXin LI if_printf(sc->ifp, "can't stop RX DMA engine\n"); 1444398f1b65SPyun YongHyeon return (ETIMEDOUT); 14454d52a575SXin LI } 1446398f1b65SPyun YongHyeon return (0); 14474d52a575SXin LI } 14484d52a575SXin LI 14494d52a575SXin LI static int 14504d52a575SXin LI et_stop_txdma(struct et_softc *sc) 14514d52a575SXin LI { 14524d52a575SXin LI CSR_WRITE_4(sc, ET_TXDMA_CTRL, 14534d52a575SXin LI ET_TXDMA_CTRL_HALT | ET_TXDMA_CTRL_SINGLE_EPKT); 1454398f1b65SPyun YongHyeon return (0); 14554d52a575SXin LI } 14564d52a575SXin LI 14574d52a575SXin LI static void 14584d52a575SXin LI et_free_tx_ring(struct et_softc *sc) 14594d52a575SXin LI { 146005884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 146105884511SPyun YongHyeon struct et_txbuf_data *tbd; 146205884511SPyun YongHyeon struct et_txbuf *tb; 14634d52a575SXin LI int i; 14644d52a575SXin LI 146505884511SPyun YongHyeon tbd = &sc->sc_tx_data; 146605884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 14674d52a575SXin LI for (i = 0; i < ET_TX_NDESC; ++i) { 146805884511SPyun YongHyeon tb = &tbd->tbd_buf[i]; 14694d52a575SXin LI if (tb->tb_mbuf != NULL) { 147005884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap, 147105884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 14724d52a575SXin LI bus_dmamap_unload(sc->sc_mbuf_dtag, tb->tb_dmap); 14734d52a575SXin LI m_freem(tb->tb_mbuf); 14744d52a575SXin LI tb->tb_mbuf = NULL; 14754d52a575SXin LI } 14764d52a575SXin LI } 14774d52a575SXin LI } 14784d52a575SXin LI 14794d52a575SXin LI static void 14804d52a575SXin LI et_free_rx_ring(struct et_softc *sc) 14814d52a575SXin LI { 148205884511SPyun YongHyeon struct et_rxbuf_data *rbd; 148305884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 148405884511SPyun YongHyeon struct et_rxbuf *rb; 14854d52a575SXin LI int i; 14864d52a575SXin LI 148705884511SPyun YongHyeon /* Ring 0 */ 148805884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 148905884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 14904d52a575SXin LI for (i = 0; i < ET_RX_NDESC; ++i) { 149105884511SPyun YongHyeon rb = &rbd->rbd_buf[i]; 14924d52a575SXin LI if (rb->rb_mbuf != NULL) { 149305884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rx_ring->rr_dmap, 149405884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 149505884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap); 14964d52a575SXin LI m_freem(rb->rb_mbuf); 14974d52a575SXin LI rb->rb_mbuf = NULL; 14984d52a575SXin LI } 14994d52a575SXin LI } 15004d52a575SXin LI 150105884511SPyun YongHyeon /* Ring 1 */ 150205884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 150305884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 150405884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; ++i) { 150505884511SPyun YongHyeon rb = &rbd->rbd_buf[i]; 150605884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 150705884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rx_ring->rr_dmap, 150805884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 150905884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap); 151005884511SPyun YongHyeon m_freem(rb->rb_mbuf); 151105884511SPyun YongHyeon rb->rb_mbuf = NULL; 151205884511SPyun YongHyeon } 15134d52a575SXin LI } 15144d52a575SXin LI } 15154d52a575SXin LI 15164d52a575SXin LI static void 15174d52a575SXin LI et_setmulti(struct et_softc *sc) 15184d52a575SXin LI { 15194d52a575SXin LI struct ifnet *ifp; 15204d52a575SXin LI uint32_t hash[4] = { 0, 0, 0, 0 }; 15214d52a575SXin LI uint32_t rxmac_ctrl, pktfilt; 15224d52a575SXin LI struct ifmultiaddr *ifma; 15234d52a575SXin LI int i, count; 15244d52a575SXin LI 15254d52a575SXin LI ET_LOCK_ASSERT(sc); 15264d52a575SXin LI ifp = sc->ifp; 15274d52a575SXin LI 15284d52a575SXin LI pktfilt = CSR_READ_4(sc, ET_PKTFILT); 15294d52a575SXin LI rxmac_ctrl = CSR_READ_4(sc, ET_RXMAC_CTRL); 15304d52a575SXin LI 15314d52a575SXin LI pktfilt &= ~(ET_PKTFILT_BCAST | ET_PKTFILT_MCAST | ET_PKTFILT_UCAST); 15324d52a575SXin LI if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) { 15334d52a575SXin LI rxmac_ctrl |= ET_RXMAC_CTRL_NO_PKTFILT; 15344d52a575SXin LI goto back; 15354d52a575SXin LI } 15364d52a575SXin LI 15374d52a575SXin LI count = 0; 1538eb956cd0SRobert Watson if_maddr_rlock(ifp); 15394d52a575SXin LI TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 15404d52a575SXin LI uint32_t *hp, h; 15414d52a575SXin LI 15424d52a575SXin LI if (ifma->ifma_addr->sa_family != AF_LINK) 15434d52a575SXin LI continue; 15444d52a575SXin LI 15454d52a575SXin LI h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 15464d52a575SXin LI ifma->ifma_addr), ETHER_ADDR_LEN); 15474d52a575SXin LI h = (h & 0x3f800000) >> 23; 15484d52a575SXin LI 15494d52a575SXin LI hp = &hash[0]; 15504d52a575SXin LI if (h >= 32 && h < 64) { 15514d52a575SXin LI h -= 32; 15524d52a575SXin LI hp = &hash[1]; 15534d52a575SXin LI } else if (h >= 64 && h < 96) { 15544d52a575SXin LI h -= 64; 15554d52a575SXin LI hp = &hash[2]; 15564d52a575SXin LI } else if (h >= 96) { 15574d52a575SXin LI h -= 96; 15584d52a575SXin LI hp = &hash[3]; 15594d52a575SXin LI } 15604d52a575SXin LI *hp |= (1 << h); 15614d52a575SXin LI 15624d52a575SXin LI ++count; 15634d52a575SXin LI } 1564eb956cd0SRobert Watson if_maddr_runlock(ifp); 15654d52a575SXin LI 15664d52a575SXin LI for (i = 0; i < 4; ++i) 15674d52a575SXin LI CSR_WRITE_4(sc, ET_MULTI_HASH + (i * 4), hash[i]); 15684d52a575SXin LI 15694d52a575SXin LI if (count > 0) 15704d52a575SXin LI pktfilt |= ET_PKTFILT_MCAST; 15714d52a575SXin LI rxmac_ctrl &= ~ET_RXMAC_CTRL_NO_PKTFILT; 15724d52a575SXin LI back: 15734d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, pktfilt); 15744d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, rxmac_ctrl); 15754d52a575SXin LI } 15764d52a575SXin LI 15774d52a575SXin LI static int 15784d52a575SXin LI et_chip_init(struct et_softc *sc) 15794d52a575SXin LI { 15804d52a575SXin LI struct ifnet *ifp = sc->ifp; 15814d52a575SXin LI uint32_t rxq_end; 15824d52a575SXin LI int error, frame_len, rxmem_size; 15834d52a575SXin LI 15844d52a575SXin LI /* 15854d52a575SXin LI * Split 16Kbytes internal memory between TX and RX 15864d52a575SXin LI * according to frame length. 15874d52a575SXin LI */ 15884d52a575SXin LI frame_len = ET_FRAMELEN(ifp->if_mtu); 15894d52a575SXin LI if (frame_len < 2048) { 15904d52a575SXin LI rxmem_size = ET_MEM_RXSIZE_DEFAULT; 15914d52a575SXin LI } else if (frame_len <= ET_RXMAC_CUT_THRU_FRMLEN) { 15924d52a575SXin LI rxmem_size = ET_MEM_SIZE / 2; 15934d52a575SXin LI } else { 15944d52a575SXin LI rxmem_size = ET_MEM_SIZE - 15954d52a575SXin LI roundup(frame_len + ET_MEM_TXSIZE_EX, ET_MEM_UNIT); 15964d52a575SXin LI } 15974d52a575SXin LI rxq_end = ET_QUEUE_ADDR(rxmem_size); 15984d52a575SXin LI 15994d52a575SXin LI CSR_WRITE_4(sc, ET_RXQUEUE_START, ET_QUEUE_ADDR_START); 16004d52a575SXin LI CSR_WRITE_4(sc, ET_RXQUEUE_END, rxq_end); 16014d52a575SXin LI CSR_WRITE_4(sc, ET_TXQUEUE_START, rxq_end + 1); 16024d52a575SXin LI CSR_WRITE_4(sc, ET_TXQUEUE_END, ET_QUEUE_ADDR_END); 16034d52a575SXin LI 16044d52a575SXin LI /* No loopback */ 16054d52a575SXin LI CSR_WRITE_4(sc, ET_LOOPBACK, 0); 16064d52a575SXin LI 16074d52a575SXin LI /* Clear MSI configure */ 1608cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) == 0) 16094d52a575SXin LI CSR_WRITE_4(sc, ET_MSI_CFG, 0); 16104d52a575SXin LI 16114d52a575SXin LI /* Disable timer */ 16124d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, 0); 16134d52a575SXin LI 16144d52a575SXin LI /* Initialize MAC */ 16154d52a575SXin LI et_init_mac(sc); 16164d52a575SXin LI 16174d52a575SXin LI /* Enable memory controllers */ 16184d52a575SXin LI CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE); 16194d52a575SXin LI 16204d52a575SXin LI /* Initialize RX MAC */ 16214d52a575SXin LI et_init_rxmac(sc); 16224d52a575SXin LI 16234d52a575SXin LI /* Initialize TX MAC */ 16244d52a575SXin LI et_init_txmac(sc); 16254d52a575SXin LI 16264d52a575SXin LI /* Initialize RX DMA engine */ 16274d52a575SXin LI error = et_init_rxdma(sc); 16284d52a575SXin LI if (error) 1629398f1b65SPyun YongHyeon return (error); 16304d52a575SXin LI 16314d52a575SXin LI /* Initialize TX DMA engine */ 16324d52a575SXin LI error = et_init_txdma(sc); 16334d52a575SXin LI if (error) 1634398f1b65SPyun YongHyeon return (error); 16354d52a575SXin LI 1636398f1b65SPyun YongHyeon return (0); 16374d52a575SXin LI } 16384d52a575SXin LI 163905884511SPyun YongHyeon static void 16404d52a575SXin LI et_init_tx_ring(struct et_softc *sc) 16414d52a575SXin LI { 164205884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 164305884511SPyun YongHyeon struct et_txbuf_data *tbd; 164405884511SPyun YongHyeon struct et_txstatus_data *txsd; 16454d52a575SXin LI 164605884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 16474d52a575SXin LI bzero(tx_ring->tr_desc, ET_TX_RING_SIZE); 16484d52a575SXin LI bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 16494d52a575SXin LI BUS_DMASYNC_PREWRITE); 16504d52a575SXin LI 165105884511SPyun YongHyeon tbd = &sc->sc_tx_data; 16524d52a575SXin LI tbd->tbd_start_index = 0; 16534d52a575SXin LI tbd->tbd_start_wrap = 0; 16544d52a575SXin LI tbd->tbd_used = 0; 16554d52a575SXin LI 165605884511SPyun YongHyeon txsd = &sc->sc_tx_status; 16574d52a575SXin LI bzero(txsd->txsd_status, sizeof(uint32_t)); 16584d52a575SXin LI bus_dmamap_sync(txsd->txsd_dtag, txsd->txsd_dmap, 165905884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 16604d52a575SXin LI } 16614d52a575SXin LI 16624d52a575SXin LI static int 16634d52a575SXin LI et_init_rx_ring(struct et_softc *sc) 16644d52a575SXin LI { 166505884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 166605884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 166705884511SPyun YongHyeon struct et_rxbuf_data *rbd; 166805884511SPyun YongHyeon int i, error, n; 16694d52a575SXin LI 16704d52a575SXin LI for (n = 0; n < ET_RX_NRING; ++n) { 167105884511SPyun YongHyeon rbd = &sc->sc_rx_data[n]; 16724d52a575SXin LI for (i = 0; i < ET_RX_NDESC; ++i) { 167305884511SPyun YongHyeon error = rbd->rbd_newbuf(rbd, i); 16744d52a575SXin LI if (error) { 16754d52a575SXin LI if_printf(sc->ifp, "%d ring %d buf, " 16764d52a575SXin LI "newbuf failed: %d\n", n, i, error); 1677398f1b65SPyun YongHyeon return (error); 16784d52a575SXin LI } 16794d52a575SXin LI } 16804d52a575SXin LI } 16814d52a575SXin LI 168205884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 16834d52a575SXin LI bzero(rxsd->rxsd_status, sizeof(struct et_rxstatus)); 16844d52a575SXin LI bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 168505884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 16864d52a575SXin LI 168705884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 16884d52a575SXin LI bzero(rxst_ring->rsr_stat, ET_RXSTAT_RING_SIZE); 16894d52a575SXin LI bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 169005884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 16914d52a575SXin LI 1692398f1b65SPyun YongHyeon return (0); 16934d52a575SXin LI } 16944d52a575SXin LI 16954d52a575SXin LI static int 16964d52a575SXin LI et_init_rxdma(struct et_softc *sc) 16974d52a575SXin LI { 16984d52a575SXin LI struct et_rxstatus_data *rxsd = &sc->sc_rx_status; 16994d52a575SXin LI struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring; 17004d52a575SXin LI struct et_rxdesc_ring *rx_ring; 17014d52a575SXin LI int error; 17024d52a575SXin LI 17034d52a575SXin LI error = et_stop_rxdma(sc); 17044d52a575SXin LI if (error) { 17054d52a575SXin LI if_printf(sc->ifp, "can't init RX DMA engine\n"); 1706398f1b65SPyun YongHyeon return (error); 17074d52a575SXin LI } 17084d52a575SXin LI 17094d52a575SXin LI /* 17104d52a575SXin LI * Install RX status 17114d52a575SXin LI */ 17124d52a575SXin LI CSR_WRITE_4(sc, ET_RX_STATUS_HI, ET_ADDR_HI(rxsd->rxsd_paddr)); 17134d52a575SXin LI CSR_WRITE_4(sc, ET_RX_STATUS_LO, ET_ADDR_LO(rxsd->rxsd_paddr)); 17144d52a575SXin LI 17154d52a575SXin LI /* 17164d52a575SXin LI * Install RX stat ring 17174d52a575SXin LI */ 17184d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_HI, ET_ADDR_HI(rxst_ring->rsr_paddr)); 17194d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_LO, ET_ADDR_LO(rxst_ring->rsr_paddr)); 17204d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_CNT, ET_RX_NSTAT - 1); 17214d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_POS, 0); 17224d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_MINCNT, ((ET_RX_NSTAT * 15) / 100) - 1); 17234d52a575SXin LI 17244d52a575SXin LI /* Match ET_RXSTAT_POS */ 17254d52a575SXin LI rxst_ring->rsr_index = 0; 17264d52a575SXin LI rxst_ring->rsr_wrap = 0; 17274d52a575SXin LI 17284d52a575SXin LI /* 17294d52a575SXin LI * Install the 2nd RX descriptor ring 17304d52a575SXin LI */ 17314d52a575SXin LI rx_ring = &sc->sc_rx_ring[1]; 17324d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_HI, ET_ADDR_HI(rx_ring->rr_paddr)); 17334d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_LO, ET_ADDR_LO(rx_ring->rr_paddr)); 17344d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_CNT, ET_RX_NDESC - 1); 17354d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_POS, ET_RX_RING1_POS_WRAP); 17364d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1); 17374d52a575SXin LI 17384d52a575SXin LI /* Match ET_RX_RING1_POS */ 17394d52a575SXin LI rx_ring->rr_index = 0; 17404d52a575SXin LI rx_ring->rr_wrap = 1; 17414d52a575SXin LI 17424d52a575SXin LI /* 17434d52a575SXin LI * Install the 1st RX descriptor ring 17444d52a575SXin LI */ 17454d52a575SXin LI rx_ring = &sc->sc_rx_ring[0]; 17464d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_HI, ET_ADDR_HI(rx_ring->rr_paddr)); 17474d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_LO, ET_ADDR_LO(rx_ring->rr_paddr)); 17484d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_CNT, ET_RX_NDESC - 1); 17494d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_POS, ET_RX_RING0_POS_WRAP); 17504d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1); 17514d52a575SXin LI 17524d52a575SXin LI /* Match ET_RX_RING0_POS */ 17534d52a575SXin LI rx_ring->rr_index = 0; 17544d52a575SXin LI rx_ring->rr_wrap = 1; 17554d52a575SXin LI 17564d52a575SXin LI /* 17574d52a575SXin LI * RX intr moderation 17584d52a575SXin LI */ 17594d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, sc->sc_rx_intr_npkts); 17604d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_DELAY, sc->sc_rx_intr_delay); 17614d52a575SXin LI 1762398f1b65SPyun YongHyeon return (0); 17634d52a575SXin LI } 17644d52a575SXin LI 17654d52a575SXin LI static int 17664d52a575SXin LI et_init_txdma(struct et_softc *sc) 17674d52a575SXin LI { 17684d52a575SXin LI struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring; 17694d52a575SXin LI struct et_txstatus_data *txsd = &sc->sc_tx_status; 17704d52a575SXin LI int error; 17714d52a575SXin LI 17724d52a575SXin LI error = et_stop_txdma(sc); 17734d52a575SXin LI if (error) { 17744d52a575SXin LI if_printf(sc->ifp, "can't init TX DMA engine\n"); 1775398f1b65SPyun YongHyeon return (error); 17764d52a575SXin LI } 17774d52a575SXin LI 17784d52a575SXin LI /* 17794d52a575SXin LI * Install TX descriptor ring 17804d52a575SXin LI */ 17814d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_HI, ET_ADDR_HI(tx_ring->tr_paddr)); 17824d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_LO, ET_ADDR_LO(tx_ring->tr_paddr)); 17834d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_CNT, ET_TX_NDESC - 1); 17844d52a575SXin LI 17854d52a575SXin LI /* 17864d52a575SXin LI * Install TX status 17874d52a575SXin LI */ 17884d52a575SXin LI CSR_WRITE_4(sc, ET_TX_STATUS_HI, ET_ADDR_HI(txsd->txsd_paddr)); 17894d52a575SXin LI CSR_WRITE_4(sc, ET_TX_STATUS_LO, ET_ADDR_LO(txsd->txsd_paddr)); 17904d52a575SXin LI 17914d52a575SXin LI CSR_WRITE_4(sc, ET_TX_READY_POS, 0); 17924d52a575SXin LI 17934d52a575SXin LI /* Match ET_TX_READY_POS */ 17944d52a575SXin LI tx_ring->tr_ready_index = 0; 17954d52a575SXin LI tx_ring->tr_ready_wrap = 0; 17964d52a575SXin LI 1797398f1b65SPyun YongHyeon return (0); 17984d52a575SXin LI } 17994d52a575SXin LI 18004d52a575SXin LI static void 18014d52a575SXin LI et_init_mac(struct et_softc *sc) 18024d52a575SXin LI { 18034d52a575SXin LI struct ifnet *ifp = sc->ifp; 18044d52a575SXin LI const uint8_t *eaddr = IF_LLADDR(ifp); 18054d52a575SXin LI uint32_t val; 18064d52a575SXin LI 18074d52a575SXin LI /* Reset MAC */ 18084d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 18094d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 18104d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 18114d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 18124d52a575SXin LI 18134d52a575SXin LI /* 18144d52a575SXin LI * Setup inter packet gap 18154d52a575SXin LI */ 181623263665SPyun YongHyeon val = (56 << ET_IPG_NONB2B_1_SHIFT) | 181723263665SPyun YongHyeon (88 << ET_IPG_NONB2B_2_SHIFT) | 181823263665SPyun YongHyeon (80 << ET_IPG_MINIFG_SHIFT) | 181923263665SPyun YongHyeon (96 << ET_IPG_B2B_SHIFT); 18204d52a575SXin LI CSR_WRITE_4(sc, ET_IPG, val); 18214d52a575SXin LI 18224d52a575SXin LI /* 18234d52a575SXin LI * Setup half duplex mode 18244d52a575SXin LI */ 182523263665SPyun YongHyeon val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) | 182623263665SPyun YongHyeon (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) | 182723263665SPyun YongHyeon (55 << ET_MAC_HDX_COLLWIN_SHIFT) | 18284d52a575SXin LI ET_MAC_HDX_EXC_DEFER; 18294d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_HDX, val); 18304d52a575SXin LI 18314d52a575SXin LI /* Clear MAC control */ 18324d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CTRL, 0); 18334d52a575SXin LI 18344d52a575SXin LI /* Reset MII */ 18354d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST); 18364d52a575SXin LI 18374d52a575SXin LI /* 18384d52a575SXin LI * Set MAC address 18394d52a575SXin LI */ 18404d52a575SXin LI val = eaddr[2] | (eaddr[3] << 8) | (eaddr[4] << 16) | (eaddr[5] << 24); 18414d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_ADDR1, val); 18424d52a575SXin LI val = (eaddr[0] << 16) | (eaddr[1] << 24); 18434d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_ADDR2, val); 18444d52a575SXin LI 18454d52a575SXin LI /* Set max frame length */ 18464d52a575SXin LI CSR_WRITE_4(sc, ET_MAX_FRMLEN, ET_FRAMELEN(ifp->if_mtu)); 18474d52a575SXin LI 18484d52a575SXin LI /* Bring MAC out of reset state */ 18494d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 18504d52a575SXin LI } 18514d52a575SXin LI 18524d52a575SXin LI static void 18534d52a575SXin LI et_init_rxmac(struct et_softc *sc) 18544d52a575SXin LI { 18554d52a575SXin LI struct ifnet *ifp = sc->ifp; 18564d52a575SXin LI const uint8_t *eaddr = IF_LLADDR(ifp); 18574d52a575SXin LI uint32_t val; 18584d52a575SXin LI int i; 18594d52a575SXin LI 18604d52a575SXin LI /* Disable RX MAC and WOL */ 18614d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, ET_RXMAC_CTRL_WOL_DISABLE); 18624d52a575SXin LI 18634d52a575SXin LI /* 18644d52a575SXin LI * Clear all WOL related registers 18654d52a575SXin LI */ 18664d52a575SXin LI for (i = 0; i < 3; ++i) 18674d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_CRC + (i * 4), 0); 18684d52a575SXin LI for (i = 0; i < 20; ++i) 18694d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_MASK + (i * 4), 0); 18704d52a575SXin LI 18714d52a575SXin LI /* 18724d52a575SXin LI * Set WOL source address. XXX is this necessary? 18734d52a575SXin LI */ 18744d52a575SXin LI val = (eaddr[2] << 24) | (eaddr[3] << 16) | (eaddr[4] << 8) | eaddr[5]; 18754d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_SA_LO, val); 18764d52a575SXin LI val = (eaddr[0] << 8) | eaddr[1]; 18774d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_SA_HI, val); 18784d52a575SXin LI 18794d52a575SXin LI /* Clear packet filters */ 18804d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, 0); 18814d52a575SXin LI 18824d52a575SXin LI /* No ucast filtering */ 18834d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR1, 0); 18844d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR2, 0); 18854d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR3, 0); 18864d52a575SXin LI 18874d52a575SXin LI if (ET_FRAMELEN(ifp->if_mtu) > ET_RXMAC_CUT_THRU_FRMLEN) { 18884d52a575SXin LI /* 18894d52a575SXin LI * In order to transmit jumbo packets greater than 18904d52a575SXin LI * ET_RXMAC_CUT_THRU_FRMLEN bytes, the FIFO between 18914d52a575SXin LI * RX MAC and RX DMA needs to be reduced in size to 18924d52a575SXin LI * (ET_MEM_SIZE - ET_MEM_TXSIZE_EX - framelen). In 18934d52a575SXin LI * order to implement this, we must use "cut through" 18944d52a575SXin LI * mode in the RX MAC, which chops packets down into 18954d52a575SXin LI * segments. In this case we selected 256 bytes, 18964d52a575SXin LI * since this is the size of the PCI-Express TLP's 18974d52a575SXin LI * that the ET1310 uses. 18984d52a575SXin LI */ 189923263665SPyun YongHyeon val = (ET_RXMAC_SEGSZ(256) & ET_RXMAC_MC_SEGSZ_MAX_MASK) | 19004d52a575SXin LI ET_RXMAC_MC_SEGSZ_ENABLE; 19014d52a575SXin LI } else { 19024d52a575SXin LI val = 0; 19034d52a575SXin LI } 19044d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MC_SEGSZ, val); 19054d52a575SXin LI 19064d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MC_WATERMARK, 0); 19074d52a575SXin LI 19084d52a575SXin LI /* Initialize RX MAC management register */ 19094d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MGT, 0); 19104d52a575SXin LI 19114d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_SPACE_AVL, 0); 19124d52a575SXin LI 19134d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MGT, 19144d52a575SXin LI ET_RXMAC_MGT_PASS_ECRC | 19154d52a575SXin LI ET_RXMAC_MGT_PASS_ELEN | 19164d52a575SXin LI ET_RXMAC_MGT_PASS_ETRUNC | 19174d52a575SXin LI ET_RXMAC_MGT_CHECK_PKT); 19184d52a575SXin LI 19194d52a575SXin LI /* 19204d52a575SXin LI * Configure runt filtering (may not work on certain chip generation) 19214d52a575SXin LI */ 192223263665SPyun YongHyeon val = (ETHER_MIN_LEN << ET_PKTFILT_MINLEN_SHIFT) & 192323263665SPyun YongHyeon ET_PKTFILT_MINLEN_MASK; 192423263665SPyun YongHyeon val |= ET_PKTFILT_FRAG; 19254d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, val); 19264d52a575SXin LI 19274d52a575SXin LI /* Enable RX MAC but leave WOL disabled */ 19284d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, 19294d52a575SXin LI ET_RXMAC_CTRL_WOL_DISABLE | ET_RXMAC_CTRL_ENABLE); 19304d52a575SXin LI 19314d52a575SXin LI /* 19324d52a575SXin LI * Setup multicast hash and allmulti/promisc mode 19334d52a575SXin LI */ 19344d52a575SXin LI et_setmulti(sc); 19354d52a575SXin LI } 19364d52a575SXin LI 19374d52a575SXin LI static void 19384d52a575SXin LI et_init_txmac(struct et_softc *sc) 19394d52a575SXin LI { 19404d52a575SXin LI /* Disable TX MAC and FC(?) */ 19414d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_CTRL, ET_TXMAC_CTRL_FC_DISABLE); 19424d52a575SXin LI 19434d52a575SXin LI /* No flow control yet */ 19444d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_FLOWCTRL, 0); 19454d52a575SXin LI 19464d52a575SXin LI /* Enable TX MAC but leave FC(?) diabled */ 19474d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_CTRL, 19484d52a575SXin LI ET_TXMAC_CTRL_ENABLE | ET_TXMAC_CTRL_FC_DISABLE); 19494d52a575SXin LI } 19504d52a575SXin LI 19514d52a575SXin LI static int 19524d52a575SXin LI et_start_rxdma(struct et_softc *sc) 19534d52a575SXin LI { 19544d52a575SXin LI uint32_t val = 0; 19554d52a575SXin LI 195623263665SPyun YongHyeon val |= (sc->sc_rx_data[0].rbd_bufsize & ET_RXDMA_CTRL_RING0_SIZE_MASK) | 19574d52a575SXin LI ET_RXDMA_CTRL_RING0_ENABLE; 195823263665SPyun YongHyeon val |= (sc->sc_rx_data[1].rbd_bufsize & ET_RXDMA_CTRL_RING1_SIZE_MASK) | 19594d52a575SXin LI ET_RXDMA_CTRL_RING1_ENABLE; 19604d52a575SXin LI 19614d52a575SXin LI CSR_WRITE_4(sc, ET_RXDMA_CTRL, val); 19624d52a575SXin LI 19634d52a575SXin LI DELAY(5); 19644d52a575SXin LI 19654d52a575SXin LI if (CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) { 19664d52a575SXin LI if_printf(sc->ifp, "can't start RX DMA engine\n"); 1967398f1b65SPyun YongHyeon return (ETIMEDOUT); 19684d52a575SXin LI } 1969398f1b65SPyun YongHyeon return (0); 19704d52a575SXin LI } 19714d52a575SXin LI 19724d52a575SXin LI static int 19734d52a575SXin LI et_start_txdma(struct et_softc *sc) 19744d52a575SXin LI { 19754d52a575SXin LI CSR_WRITE_4(sc, ET_TXDMA_CTRL, ET_TXDMA_CTRL_SINGLE_EPKT); 1976398f1b65SPyun YongHyeon return (0); 19774d52a575SXin LI } 19784d52a575SXin LI 19794d52a575SXin LI static void 19804d52a575SXin LI et_rxeof(struct et_softc *sc) 19814d52a575SXin LI { 19824d52a575SXin LI struct et_rxstatus_data *rxsd; 19834d52a575SXin LI struct et_rxstat_ring *rxst_ring; 198405884511SPyun YongHyeon struct et_rxbuf_data *rbd; 198505884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 198605884511SPyun YongHyeon struct et_rxstat *st; 198705884511SPyun YongHyeon struct ifnet *ifp; 198805884511SPyun YongHyeon struct mbuf *m; 198905884511SPyun YongHyeon uint32_t rxstat_pos, rxring_pos; 199005884511SPyun YongHyeon uint32_t rxst_info1, rxst_info2, rxs_stat_ring; 199105884511SPyun YongHyeon int buflen, buf_idx, npost[2], ring_idx; 199205884511SPyun YongHyeon int rxst_index, rxst_wrap; 19934d52a575SXin LI 19944d52a575SXin LI ET_LOCK_ASSERT(sc); 199505884511SPyun YongHyeon 19964d52a575SXin LI ifp = sc->ifp; 19974d52a575SXin LI rxsd = &sc->sc_rx_status; 19984d52a575SXin LI rxst_ring = &sc->sc_rxstat_ring; 19994d52a575SXin LI 20004d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0) 20014d52a575SXin LI return; 20024d52a575SXin LI 20034d52a575SXin LI bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 20044d52a575SXin LI BUS_DMASYNC_POSTREAD); 20054d52a575SXin LI bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 20064d52a575SXin LI BUS_DMASYNC_POSTREAD); 20074d52a575SXin LI 200805884511SPyun YongHyeon npost[0] = npost[1] = 0; 200926e07b50SPyun YongHyeon rxs_stat_ring = le32toh(rxsd->rxsd_status->rxs_stat_ring); 20104d52a575SXin LI rxst_wrap = (rxs_stat_ring & ET_RXS_STATRING_WRAP) ? 1 : 0; 201123263665SPyun YongHyeon rxst_index = (rxs_stat_ring & ET_RXS_STATRING_INDEX_MASK) >> 201223263665SPyun YongHyeon ET_RXS_STATRING_INDEX_SHIFT; 20134d52a575SXin LI 20144d52a575SXin LI while (rxst_index != rxst_ring->rsr_index || 20154d52a575SXin LI rxst_wrap != rxst_ring->rsr_wrap) { 201605884511SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 201705884511SPyun YongHyeon break; 20184d52a575SXin LI 20194d52a575SXin LI MPASS(rxst_ring->rsr_index < ET_RX_NSTAT); 20204d52a575SXin LI st = &rxst_ring->rsr_stat[rxst_ring->rsr_index]; 202105884511SPyun YongHyeon rxst_info1 = le32toh(st->rxst_info1); 202226e07b50SPyun YongHyeon rxst_info2 = le32toh(st->rxst_info2); 202326e07b50SPyun YongHyeon buflen = (rxst_info2 & ET_RXST_INFO2_LEN_MASK) >> 202423263665SPyun YongHyeon ET_RXST_INFO2_LEN_SHIFT; 202526e07b50SPyun YongHyeon buf_idx = (rxst_info2 & ET_RXST_INFO2_BUFIDX_MASK) >> 202623263665SPyun YongHyeon ET_RXST_INFO2_BUFIDX_SHIFT; 202726e07b50SPyun YongHyeon ring_idx = (rxst_info2 & ET_RXST_INFO2_RINGIDX_MASK) >> 202823263665SPyun YongHyeon ET_RXST_INFO2_RINGIDX_SHIFT; 20294d52a575SXin LI 20304d52a575SXin LI if (++rxst_ring->rsr_index == ET_RX_NSTAT) { 20314d52a575SXin LI rxst_ring->rsr_index = 0; 20324d52a575SXin LI rxst_ring->rsr_wrap ^= 1; 20334d52a575SXin LI } 203423263665SPyun YongHyeon rxstat_pos = rxst_ring->rsr_index & ET_RXSTAT_POS_INDEX_MASK; 20354d52a575SXin LI if (rxst_ring->rsr_wrap) 20364d52a575SXin LI rxstat_pos |= ET_RXSTAT_POS_WRAP; 20374d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_POS, rxstat_pos); 20384d52a575SXin LI 20394d52a575SXin LI if (ring_idx >= ET_RX_NRING) { 20404d52a575SXin LI ifp->if_ierrors++; 20414d52a575SXin LI if_printf(ifp, "invalid ring index %d\n", ring_idx); 20424d52a575SXin LI continue; 20434d52a575SXin LI } 20444d52a575SXin LI if (buf_idx >= ET_RX_NDESC) { 20454d52a575SXin LI ifp->if_ierrors++; 20464d52a575SXin LI if_printf(ifp, "invalid buf index %d\n", buf_idx); 20474d52a575SXin LI continue; 20484d52a575SXin LI } 20494d52a575SXin LI 20504d52a575SXin LI rbd = &sc->sc_rx_data[ring_idx]; 20514d52a575SXin LI m = rbd->rbd_buf[buf_idx].rb_mbuf; 205205884511SPyun YongHyeon if ((rxst_info1 & ET_RXST_INFO1_OK) == 0){ 205305884511SPyun YongHyeon /* Discard errored frame. */ 205405884511SPyun YongHyeon rbd->rbd_discard(rbd, buf_idx); 205505884511SPyun YongHyeon } else if (rbd->rbd_newbuf(rbd, buf_idx) != 0) { 205605884511SPyun YongHyeon /* No available mbufs, discard it. */ 205705884511SPyun YongHyeon ifp->if_iqdrops++; 205805884511SPyun YongHyeon rbd->rbd_discard(rbd, buf_idx); 205905884511SPyun YongHyeon } else { 206005884511SPyun YongHyeon buflen -= ETHER_CRC_LEN; 206105884511SPyun YongHyeon if (buflen < ETHER_HDR_LEN) { 20624d52a575SXin LI m_freem(m); 20634d52a575SXin LI ifp->if_ierrors++; 20644d52a575SXin LI } else { 206505884511SPyun YongHyeon m->m_pkthdr.len = m->m_len = buflen; 20664d52a575SXin LI m->m_pkthdr.rcvif = ifp; 20674d52a575SXin LI ET_UNLOCK(sc); 20684d52a575SXin LI ifp->if_input(ifp, m); 20694d52a575SXin LI ET_LOCK(sc); 20704d52a575SXin LI } 20714d52a575SXin LI } 20724d52a575SXin LI 20734d52a575SXin LI rx_ring = &sc->sc_rx_ring[ring_idx]; 20744d52a575SXin LI if (buf_idx != rx_ring->rr_index) { 207505884511SPyun YongHyeon if_printf(ifp, 207605884511SPyun YongHyeon "WARNING!! ring %d, buf_idx %d, rr_idx %d\n", 20774d52a575SXin LI ring_idx, buf_idx, rx_ring->rr_index); 20784d52a575SXin LI } 20794d52a575SXin LI 20804d52a575SXin LI MPASS(rx_ring->rr_index < ET_RX_NDESC); 20814d52a575SXin LI if (++rx_ring->rr_index == ET_RX_NDESC) { 20824d52a575SXin LI rx_ring->rr_index = 0; 20834d52a575SXin LI rx_ring->rr_wrap ^= 1; 20844d52a575SXin LI } 208523263665SPyun YongHyeon rxring_pos = rx_ring->rr_index & ET_RX_RING_POS_INDEX_MASK; 20864d52a575SXin LI if (rx_ring->rr_wrap) 20874d52a575SXin LI rxring_pos |= ET_RX_RING_POS_WRAP; 20884d52a575SXin LI CSR_WRITE_4(sc, rx_ring->rr_posreg, rxring_pos); 20894d52a575SXin LI } 209005884511SPyun YongHyeon 209105884511SPyun YongHyeon bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 209205884511SPyun YongHyeon BUS_DMASYNC_PREREAD); 209305884511SPyun YongHyeon bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 209405884511SPyun YongHyeon BUS_DMASYNC_PREREAD); 20954d52a575SXin LI } 20964d52a575SXin LI 20974d52a575SXin LI static int 20984d52a575SXin LI et_encap(struct et_softc *sc, struct mbuf **m0) 20994d52a575SXin LI { 210005884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 210105884511SPyun YongHyeon struct et_txbuf_data *tbd; 21024d52a575SXin LI struct et_txdesc *td; 210305884511SPyun YongHyeon struct mbuf *m; 210405884511SPyun YongHyeon bus_dma_segment_t segs[ET_NSEG_MAX]; 21054d52a575SXin LI bus_dmamap_t map; 2106244fd28bSPyun YongHyeon uint32_t csum_flags, last_td_ctrl2; 210705884511SPyun YongHyeon int error, i, idx, first_idx, last_idx, nsegs; 21084d52a575SXin LI 210905884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 21104d52a575SXin LI MPASS(tx_ring->tr_ready_index < ET_TX_NDESC); 211105884511SPyun YongHyeon tbd = &sc->sc_tx_data; 21124d52a575SXin LI first_idx = tx_ring->tr_ready_index; 21134d52a575SXin LI map = tbd->tbd_buf[first_idx].tb_dmap; 21144d52a575SXin LI 211505884511SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, &nsegs, 211605884511SPyun YongHyeon 0); 211705884511SPyun YongHyeon if (error == EFBIG) { 211805884511SPyun YongHyeon m = m_collapse(*m0, M_DONTWAIT, ET_NSEG_MAX); 211905884511SPyun YongHyeon if (m == NULL) { 212005884511SPyun YongHyeon m_freem(*m0); 212105884511SPyun YongHyeon *m0 = NULL; 212205884511SPyun YongHyeon return (ENOMEM); 21234d52a575SXin LI } 212405884511SPyun YongHyeon *m0 = m; 212505884511SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, 212605884511SPyun YongHyeon &nsegs, 0); 212705884511SPyun YongHyeon if (error != 0) { 212805884511SPyun YongHyeon m_freem(*m0); 212905884511SPyun YongHyeon *m0 = NULL; 213005884511SPyun YongHyeon return (error); 21314d52a575SXin LI } 213205884511SPyun YongHyeon } else if (error != 0) 213305884511SPyun YongHyeon return (error); 21344d52a575SXin LI 213505884511SPyun YongHyeon /* Check for descriptor overruns. */ 213605884511SPyun YongHyeon if (tbd->tbd_used + nsegs > ET_TX_NDESC - 1) { 213705884511SPyun YongHyeon bus_dmamap_unload(sc->sc_tx_tag, map); 213805884511SPyun YongHyeon return (ENOBUFS); 21394d52a575SXin LI } 214005884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, map, BUS_DMASYNC_PREWRITE); 21414d52a575SXin LI 21424d52a575SXin LI last_td_ctrl2 = ET_TDCTRL2_LAST_FRAG; 214305884511SPyun YongHyeon sc->sc_tx += nsegs; 21444d52a575SXin LI if (sc->sc_tx / sc->sc_tx_intr_nsegs != sc->sc_tx_intr) { 21454d52a575SXin LI sc->sc_tx_intr = sc->sc_tx / sc->sc_tx_intr_nsegs; 21464d52a575SXin LI last_td_ctrl2 |= ET_TDCTRL2_INTR; 21474d52a575SXin LI } 21484d52a575SXin LI 214905884511SPyun YongHyeon m = *m0; 21509955274cSPyun YongHyeon csum_flags = 0; 21519955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & ET_CSUM_FEATURES) != 0) { 21529955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 21539955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_IP; 21549955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 21559955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_UDP; 21569955274cSPyun YongHyeon else if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 21579955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_TCP; 21589955274cSPyun YongHyeon } 21594d52a575SXin LI last_idx = -1; 216005884511SPyun YongHyeon for (i = 0; i < nsegs; ++i) { 21614d52a575SXin LI idx = (first_idx + i) % ET_TX_NDESC; 21624d52a575SXin LI td = &tx_ring->tr_desc[idx]; 216326e07b50SPyun YongHyeon td->td_addr_hi = htole32(ET_ADDR_HI(segs[i].ds_addr)); 216426e07b50SPyun YongHyeon td->td_addr_lo = htole32(ET_ADDR_LO(segs[i].ds_addr)); 216526e07b50SPyun YongHyeon td->td_ctrl1 = htole32(segs[i].ds_len & ET_TDCTRL1_LEN_MASK); 216605884511SPyun YongHyeon if (i == nsegs - 1) { 216705884511SPyun YongHyeon /* Last frag */ 21689955274cSPyun YongHyeon td->td_ctrl2 = htole32(last_td_ctrl2 | csum_flags); 21694d52a575SXin LI last_idx = idx; 21709955274cSPyun YongHyeon } else 21719955274cSPyun YongHyeon td->td_ctrl2 = htole32(csum_flags); 21724d52a575SXin LI 21734d52a575SXin LI MPASS(tx_ring->tr_ready_index < ET_TX_NDESC); 21744d52a575SXin LI if (++tx_ring->tr_ready_index == ET_TX_NDESC) { 21754d52a575SXin LI tx_ring->tr_ready_index = 0; 21764d52a575SXin LI tx_ring->tr_ready_wrap ^= 1; 21774d52a575SXin LI } 21784d52a575SXin LI } 21794d52a575SXin LI td = &tx_ring->tr_desc[first_idx]; 218005884511SPyun YongHyeon /* First frag */ 218105884511SPyun YongHyeon td->td_ctrl2 |= htole32(ET_TDCTRL2_FIRST_FRAG); 21824d52a575SXin LI 21834d52a575SXin LI MPASS(last_idx >= 0); 21844d52a575SXin LI tbd->tbd_buf[first_idx].tb_dmap = tbd->tbd_buf[last_idx].tb_dmap; 21854d52a575SXin LI tbd->tbd_buf[last_idx].tb_dmap = map; 21864d52a575SXin LI tbd->tbd_buf[last_idx].tb_mbuf = m; 21874d52a575SXin LI 218805884511SPyun YongHyeon tbd->tbd_used += nsegs; 21894d52a575SXin LI MPASS(tbd->tbd_used <= ET_TX_NDESC); 21904d52a575SXin LI 219105884511SPyun YongHyeon return (0); 21924d52a575SXin LI } 21934d52a575SXin LI 21944d52a575SXin LI static void 21954d52a575SXin LI et_txeof(struct et_softc *sc) 21964d52a575SXin LI { 21974d52a575SXin LI struct et_txdesc_ring *tx_ring; 21984d52a575SXin LI struct et_txbuf_data *tbd; 219905884511SPyun YongHyeon struct et_txbuf *tb; 220005884511SPyun YongHyeon struct ifnet *ifp; 22014d52a575SXin LI uint32_t tx_done; 22024d52a575SXin LI int end, wrap; 22034d52a575SXin LI 22044d52a575SXin LI ET_LOCK_ASSERT(sc); 220505884511SPyun YongHyeon 22064d52a575SXin LI ifp = sc->ifp; 22074d52a575SXin LI tx_ring = &sc->sc_tx_ring; 22084d52a575SXin LI tbd = &sc->sc_tx_data; 22094d52a575SXin LI 22104d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0) 22114d52a575SXin LI return; 22124d52a575SXin LI 22134d52a575SXin LI if (tbd->tbd_used == 0) 22144d52a575SXin LI return; 22154d52a575SXin LI 221605884511SPyun YongHyeon bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 221705884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 221805884511SPyun YongHyeon 22194d52a575SXin LI tx_done = CSR_READ_4(sc, ET_TX_DONE_POS); 222023263665SPyun YongHyeon end = tx_done & ET_TX_DONE_POS_INDEX_MASK; 22214d52a575SXin LI wrap = (tx_done & ET_TX_DONE_POS_WRAP) ? 1 : 0; 22224d52a575SXin LI 22234d52a575SXin LI while (tbd->tbd_start_index != end || tbd->tbd_start_wrap != wrap) { 22244d52a575SXin LI MPASS(tbd->tbd_start_index < ET_TX_NDESC); 22254d52a575SXin LI tb = &tbd->tbd_buf[tbd->tbd_start_index]; 22264d52a575SXin LI if (tb->tb_mbuf != NULL) { 222705884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap, 222805884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 222905884511SPyun YongHyeon bus_dmamap_unload(sc->sc_tx_tag, tb->tb_dmap); 22304d52a575SXin LI m_freem(tb->tb_mbuf); 22314d52a575SXin LI tb->tb_mbuf = NULL; 22324d52a575SXin LI } 22334d52a575SXin LI 22344d52a575SXin LI if (++tbd->tbd_start_index == ET_TX_NDESC) { 22354d52a575SXin LI tbd->tbd_start_index = 0; 22364d52a575SXin LI tbd->tbd_start_wrap ^= 1; 22374d52a575SXin LI } 22384d52a575SXin LI 22394d52a575SXin LI MPASS(tbd->tbd_used > 0); 22404d52a575SXin LI tbd->tbd_used--; 22414d52a575SXin LI } 22424d52a575SXin LI 22434d52a575SXin LI if (tbd->tbd_used == 0) 22444d52a575SXin LI sc->watchdog_timer = 0; 224505884511SPyun YongHyeon if (tbd->tbd_used + ET_NSEG_SPARE < ET_TX_NDESC) 22464d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 22474d52a575SXin LI } 22481f009e2fSPyun YongHyeon 22494d52a575SXin LI static void 22504d52a575SXin LI et_tick(void *xsc) 22514d52a575SXin LI { 22524d52a575SXin LI struct et_softc *sc = xsc; 22534d52a575SXin LI struct ifnet *ifp; 22544d52a575SXin LI struct mii_data *mii; 22554d52a575SXin LI 22564d52a575SXin LI ET_LOCK_ASSERT(sc); 22574d52a575SXin LI ifp = sc->ifp; 22584d52a575SXin LI mii = device_get_softc(sc->sc_miibus); 22594d52a575SXin LI 22604d52a575SXin LI mii_tick(mii); 2261*e0b5ac02SPyun YongHyeon et_stats_update(sc); 226205884511SPyun YongHyeon if (et_watchdog(sc) == EJUSTRETURN) 226305884511SPyun YongHyeon return; 22644d52a575SXin LI callout_reset(&sc->sc_tick, hz, et_tick, sc); 22654d52a575SXin LI } 22664d52a575SXin LI 22674d52a575SXin LI static int 226805884511SPyun YongHyeon et_newbuf_cluster(struct et_rxbuf_data *rbd, int buf_idx) 22694d52a575SXin LI { 227005884511SPyun YongHyeon struct et_softc *sc; 227105884511SPyun YongHyeon struct et_rxdesc *desc; 22724d52a575SXin LI struct et_rxbuf *rb; 22734d52a575SXin LI struct mbuf *m; 227405884511SPyun YongHyeon bus_dma_segment_t segs[1]; 22754d52a575SXin LI bus_dmamap_t dmap; 227605884511SPyun YongHyeon int nsegs; 22774d52a575SXin LI 22784d52a575SXin LI MPASS(buf_idx < ET_RX_NDESC); 227905884511SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 228005884511SPyun YongHyeon if (m == NULL) 228105884511SPyun YongHyeon return (ENOBUFS); 228205884511SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 228305884511SPyun YongHyeon m_adj(m, ETHER_ALIGN); 228405884511SPyun YongHyeon 228505884511SPyun YongHyeon sc = rbd->rbd_softc; 22864d52a575SXin LI rb = &rbd->rbd_buf[buf_idx]; 22874d52a575SXin LI 228805884511SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->sc_rx_tag, sc->sc_rx_sparemap, m, 228905884511SPyun YongHyeon segs, &nsegs, 0) != 0) { 22904d52a575SXin LI m_freem(m); 229105884511SPyun YongHyeon return (ENOBUFS); 22924d52a575SXin LI } 229305884511SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 22944d52a575SXin LI 229505884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 229605884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, 22974d52a575SXin LI BUS_DMASYNC_POSTREAD); 229805884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap); 22994d52a575SXin LI } 23004d52a575SXin LI dmap = rb->rb_dmap; 230105884511SPyun YongHyeon rb->rb_dmap = sc->sc_rx_sparemap; 230205884511SPyun YongHyeon sc->sc_rx_sparemap = dmap; 230305884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD); 23044d52a575SXin LI 230505884511SPyun YongHyeon rb->rb_mbuf = m; 230605884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 230705884511SPyun YongHyeon desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr)); 230805884511SPyun YongHyeon desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr)); 230905884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 231005884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 231105884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 231205884511SPyun YongHyeon return (0); 231305884511SPyun YongHyeon } 231405884511SPyun YongHyeon 231505884511SPyun YongHyeon static void 231605884511SPyun YongHyeon et_rxbuf_discard(struct et_rxbuf_data *rbd, int buf_idx) 231705884511SPyun YongHyeon { 231805884511SPyun YongHyeon struct et_rxdesc *desc; 231905884511SPyun YongHyeon 232005884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 232105884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 232205884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 232305884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 232405884511SPyun YongHyeon } 232505884511SPyun YongHyeon 232605884511SPyun YongHyeon static int 232705884511SPyun YongHyeon et_newbuf_hdr(struct et_rxbuf_data *rbd, int buf_idx) 232805884511SPyun YongHyeon { 232905884511SPyun YongHyeon struct et_softc *sc; 233005884511SPyun YongHyeon struct et_rxdesc *desc; 233105884511SPyun YongHyeon struct et_rxbuf *rb; 233205884511SPyun YongHyeon struct mbuf *m; 233305884511SPyun YongHyeon bus_dma_segment_t segs[1]; 233405884511SPyun YongHyeon bus_dmamap_t dmap; 233505884511SPyun YongHyeon int nsegs; 233605884511SPyun YongHyeon 233705884511SPyun YongHyeon MPASS(buf_idx < ET_RX_NDESC); 233805884511SPyun YongHyeon MGETHDR(m, M_DONTWAIT, MT_DATA); 233905884511SPyun YongHyeon if (m == NULL) 234005884511SPyun YongHyeon return (ENOBUFS); 234105884511SPyun YongHyeon m->m_len = m->m_pkthdr.len = MHLEN; 234205884511SPyun YongHyeon m_adj(m, ETHER_ALIGN); 234305884511SPyun YongHyeon 234405884511SPyun YongHyeon sc = rbd->rbd_softc; 234505884511SPyun YongHyeon rb = &rbd->rbd_buf[buf_idx]; 234605884511SPyun YongHyeon 234705884511SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap, 234805884511SPyun YongHyeon m, segs, &nsegs, 0) != 0) { 234905884511SPyun YongHyeon m_freem(m); 235005884511SPyun YongHyeon return (ENOBUFS); 235105884511SPyun YongHyeon } 235205884511SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 235305884511SPyun YongHyeon 235405884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 235505884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, 235605884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 235705884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap); 235805884511SPyun YongHyeon } 235905884511SPyun YongHyeon dmap = rb->rb_dmap; 236005884511SPyun YongHyeon rb->rb_dmap = sc->sc_rx_mini_sparemap; 236105884511SPyun YongHyeon sc->sc_rx_mini_sparemap = dmap; 236205884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD); 236305884511SPyun YongHyeon 236405884511SPyun YongHyeon rb->rb_mbuf = m; 236505884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 236605884511SPyun YongHyeon desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr)); 236705884511SPyun YongHyeon desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr)); 236805884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 236905884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 237005884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 237105884511SPyun YongHyeon return (0); 23724d52a575SXin LI } 23734d52a575SXin LI 2374*e0b5ac02SPyun YongHyeon #define ET_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 2375*e0b5ac02SPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 2376*e0b5ac02SPyun YongHyeon #define ET_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 2377*e0b5ac02SPyun YongHyeon SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 2378*e0b5ac02SPyun YongHyeon 23794d52a575SXin LI /* 23804d52a575SXin LI * Create sysctl tree 23814d52a575SXin LI */ 23824d52a575SXin LI static void 23834d52a575SXin LI et_add_sysctls(struct et_softc * sc) 23844d52a575SXin LI { 23854d52a575SXin LI struct sysctl_ctx_list *ctx; 2386*e0b5ac02SPyun YongHyeon struct sysctl_oid_list *children, *parent; 2387*e0b5ac02SPyun YongHyeon struct sysctl_oid *tree; 2388*e0b5ac02SPyun YongHyeon struct et_hw_stats *stats; 23894d52a575SXin LI 23904d52a575SXin LI ctx = device_get_sysctl_ctx(sc->dev); 23914d52a575SXin LI children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 23924d52a575SXin LI 23934d52a575SXin LI SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_npkts", 23944d52a575SXin LI CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_npkts, "I", 23954d52a575SXin LI "RX IM, # packets per RX interrupt"); 23964d52a575SXin LI SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_delay", 23974d52a575SXin LI CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_delay, "I", 23984d52a575SXin LI "RX IM, RX interrupt delay (x10 usec)"); 23994d52a575SXin LI SYSCTL_ADD_INT(ctx, children, OID_AUTO, "tx_intr_nsegs", 24004d52a575SXin LI CTLFLAG_RW, &sc->sc_tx_intr_nsegs, 0, 24014d52a575SXin LI "TX IM, # segments per TX interrupt"); 24024d52a575SXin LI SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "timer", 24034d52a575SXin LI CTLFLAG_RW, &sc->sc_timer, 0, "TX timer"); 2404*e0b5ac02SPyun YongHyeon 2405*e0b5ac02SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD, 2406*e0b5ac02SPyun YongHyeon NULL, "ET statistics"); 2407*e0b5ac02SPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 2408*e0b5ac02SPyun YongHyeon 2409*e0b5ac02SPyun YongHyeon /* TX/RX statistics. */ 2410*e0b5ac02SPyun YongHyeon stats = &sc->sc_stats; 2411*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_64", &stats->pkts_64, 2412*e0b5ac02SPyun YongHyeon "0 to 64 bytes frames"); 2413*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_65_127", &stats->pkts_65, 2414*e0b5ac02SPyun YongHyeon "65 to 127 bytes frames"); 2415*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_128_255", &stats->pkts_128, 2416*e0b5ac02SPyun YongHyeon "128 to 255 bytes frames"); 2417*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_256_511", &stats->pkts_256, 2418*e0b5ac02SPyun YongHyeon "256 to 511 bytes frames"); 2419*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_512_1023", &stats->pkts_512, 2420*e0b5ac02SPyun YongHyeon "512 to 1023 bytes frames"); 2421*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1024_1518", &stats->pkts_1024, 2422*e0b5ac02SPyun YongHyeon "1024 to 1518 bytes frames"); 2423*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1519_1522", &stats->pkts_1519, 2424*e0b5ac02SPyun YongHyeon "1519 to 1522 bytes frames"); 2425*e0b5ac02SPyun YongHyeon 2426*e0b5ac02SPyun YongHyeon /* RX statistics. */ 2427*e0b5ac02SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 2428*e0b5ac02SPyun YongHyeon NULL, "RX MAC statistics"); 2429*e0b5ac02SPyun YongHyeon children = SYSCTL_CHILDREN(tree); 2430*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bytes", 2431*e0b5ac02SPyun YongHyeon &stats->rx_bytes, "Good bytes"); 2432*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "frames", 2433*e0b5ac02SPyun YongHyeon &stats->rx_frames, "Good frames"); 2434*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs", 2435*e0b5ac02SPyun YongHyeon &stats->rx_crcerrs, "CRC errors"); 2436*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames", 2437*e0b5ac02SPyun YongHyeon &stats->rx_mcast, "Multicast frames"); 2438*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames", 2439*e0b5ac02SPyun YongHyeon &stats->rx_bcast, "Broadcast frames"); 2440*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "control", 2441*e0b5ac02SPyun YongHyeon &stats->rx_control, "Control frames"); 2442*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "pause", 2443*e0b5ac02SPyun YongHyeon &stats->rx_pause, "Pause frames"); 2444*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "unknown_control", 2445*e0b5ac02SPyun YongHyeon &stats->rx_unknown_control, "Unknown control frames"); 2446*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "align_errs", 2447*e0b5ac02SPyun YongHyeon &stats->rx_alignerrs, "Alignment errors"); 2448*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "len_errs", 2449*e0b5ac02SPyun YongHyeon &stats->rx_lenerrs, "Frames with length mismatched"); 2450*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "code_errs", 2451*e0b5ac02SPyun YongHyeon &stats->rx_codeerrs, "Frames with code error"); 2452*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "cs_errs", 2453*e0b5ac02SPyun YongHyeon &stats->rx_cserrs, "Frames with carrier sense error"); 2454*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "runts", 2455*e0b5ac02SPyun YongHyeon &stats->rx_runts, "Too short frames"); 2456*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "oversize", 2457*e0b5ac02SPyun YongHyeon &stats->rx_oversize, "Oversized frames"); 2458*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "fragments", 2459*e0b5ac02SPyun YongHyeon &stats->rx_fragments, "Fragmented frames"); 2460*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers", 2461*e0b5ac02SPyun YongHyeon &stats->rx_jabbers, "Frames with jabber error"); 2462*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "drop", 2463*e0b5ac02SPyun YongHyeon &stats->rx_drop, "Dropped frames"); 2464*e0b5ac02SPyun YongHyeon 2465*e0b5ac02SPyun YongHyeon /* TX statistics. */ 2466*e0b5ac02SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 2467*e0b5ac02SPyun YongHyeon NULL, "TX MAC statistics"); 2468*e0b5ac02SPyun YongHyeon children = SYSCTL_CHILDREN(tree); 2469*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bytes", 2470*e0b5ac02SPyun YongHyeon &stats->tx_bytes, "Good bytes"); 2471*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "frames", 2472*e0b5ac02SPyun YongHyeon &stats->tx_frames, "Good frames"); 2473*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames", 2474*e0b5ac02SPyun YongHyeon &stats->tx_mcast, "Multicast frames"); 2475*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames", 2476*e0b5ac02SPyun YongHyeon &stats->tx_bcast, "Broadcast frames"); 2477*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "pause", 2478*e0b5ac02SPyun YongHyeon &stats->tx_pause, "Pause frames"); 2479*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "deferred", 2480*e0b5ac02SPyun YongHyeon &stats->tx_deferred, "Deferred frames"); 2481*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "excess_deferred", 2482*e0b5ac02SPyun YongHyeon &stats->tx_excess_deferred, "Excessively deferred frames"); 2483*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "single_colls", 2484*e0b5ac02SPyun YongHyeon &stats->tx_single_colls, "Single collisions"); 2485*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "multi_colls", 2486*e0b5ac02SPyun YongHyeon &stats->tx_multi_colls, "Multiple collisions"); 2487*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "late_colls", 2488*e0b5ac02SPyun YongHyeon &stats->tx_late_colls, "Late collisions"); 2489*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "excess_colls", 2490*e0b5ac02SPyun YongHyeon &stats->tx_excess_colls, "Excess collisions"); 2491*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "total_colls", 2492*e0b5ac02SPyun YongHyeon &stats->tx_total_colls, "Total collisions"); 2493*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "pause_honored", 2494*e0b5ac02SPyun YongHyeon &stats->tx_pause_honored, "Honored pause frames"); 2495*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "drop", 2496*e0b5ac02SPyun YongHyeon &stats->tx_drop, "Dropped frames"); 2497*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers", 2498*e0b5ac02SPyun YongHyeon &stats->tx_jabbers, "Frames with jabber errors"); 2499*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs", 2500*e0b5ac02SPyun YongHyeon &stats->tx_crcerrs, "Frames with CRC errors"); 2501*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "control", 2502*e0b5ac02SPyun YongHyeon &stats->tx_control, "Control frames"); 2503*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "oversize", 2504*e0b5ac02SPyun YongHyeon &stats->tx_oversize, "Oversized frames"); 2505*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "undersize", 2506*e0b5ac02SPyun YongHyeon &stats->tx_undersize, "Undersized frames"); 2507*e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "fragments", 2508*e0b5ac02SPyun YongHyeon &stats->tx_fragments, "Fragmented frames"); 25094d52a575SXin LI } 25104d52a575SXin LI 2511*e0b5ac02SPyun YongHyeon #undef ET_SYSCTL_STAT_ADD32 2512*e0b5ac02SPyun YongHyeon #undef ET_SYSCTL_STAT_ADD64 2513*e0b5ac02SPyun YongHyeon 25144d52a575SXin LI static int 25154d52a575SXin LI et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS) 25164d52a575SXin LI { 25174d52a575SXin LI struct et_softc *sc = arg1; 25184d52a575SXin LI struct ifnet *ifp = sc->ifp; 25194d52a575SXin LI int error = 0, v; 25204d52a575SXin LI 25214d52a575SXin LI v = sc->sc_rx_intr_npkts; 25224d52a575SXin LI error = sysctl_handle_int(oidp, &v, 0, req); 25234d52a575SXin LI if (error || req->newptr == NULL) 25244d52a575SXin LI goto back; 25254d52a575SXin LI if (v <= 0) { 25264d52a575SXin LI error = EINVAL; 25274d52a575SXin LI goto back; 25284d52a575SXin LI } 25294d52a575SXin LI 25304d52a575SXin LI if (sc->sc_rx_intr_npkts != v) { 25314d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 25324d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, v); 25334d52a575SXin LI sc->sc_rx_intr_npkts = v; 25344d52a575SXin LI } 25354d52a575SXin LI back: 2536398f1b65SPyun YongHyeon return (error); 25374d52a575SXin LI } 25384d52a575SXin LI 25394d52a575SXin LI static int 25404d52a575SXin LI et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS) 25414d52a575SXin LI { 25424d52a575SXin LI struct et_softc *sc = arg1; 25434d52a575SXin LI struct ifnet *ifp = sc->ifp; 25444d52a575SXin LI int error = 0, v; 25454d52a575SXin LI 25464d52a575SXin LI v = sc->sc_rx_intr_delay; 25474d52a575SXin LI error = sysctl_handle_int(oidp, &v, 0, req); 25484d52a575SXin LI if (error || req->newptr == NULL) 25494d52a575SXin LI goto back; 25504d52a575SXin LI if (v <= 0) { 25514d52a575SXin LI error = EINVAL; 25524d52a575SXin LI goto back; 25534d52a575SXin LI } 25544d52a575SXin LI 25554d52a575SXin LI if (sc->sc_rx_intr_delay != v) { 25564d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 25574d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_DELAY, v); 25584d52a575SXin LI sc->sc_rx_intr_delay = v; 25594d52a575SXin LI } 25604d52a575SXin LI back: 2561398f1b65SPyun YongHyeon return (error); 25624d52a575SXin LI } 25634d52a575SXin LI 2564*e0b5ac02SPyun YongHyeon static void 2565*e0b5ac02SPyun YongHyeon et_stats_update(struct et_softc *sc) 2566*e0b5ac02SPyun YongHyeon { 2567*e0b5ac02SPyun YongHyeon struct ifnet *ifp; 2568*e0b5ac02SPyun YongHyeon struct et_hw_stats *stats; 2569*e0b5ac02SPyun YongHyeon 2570*e0b5ac02SPyun YongHyeon stats = &sc->sc_stats; 2571*e0b5ac02SPyun YongHyeon stats->pkts_64 += CSR_READ_4(sc, ET_STAT_PKTS_64); 2572*e0b5ac02SPyun YongHyeon stats->pkts_65 += CSR_READ_4(sc, ET_STAT_PKTS_65_127); 2573*e0b5ac02SPyun YongHyeon stats->pkts_128 += CSR_READ_4(sc, ET_STAT_PKTS_128_255); 2574*e0b5ac02SPyun YongHyeon stats->pkts_256 += CSR_READ_4(sc, ET_STAT_PKTS_256_511); 2575*e0b5ac02SPyun YongHyeon stats->pkts_512 += CSR_READ_4(sc, ET_STAT_PKTS_512_1023); 2576*e0b5ac02SPyun YongHyeon stats->pkts_1024 += CSR_READ_4(sc, ET_STAT_PKTS_1024_1518); 2577*e0b5ac02SPyun YongHyeon stats->pkts_1519 += CSR_READ_4(sc, ET_STAT_PKTS_1519_1522); 2578*e0b5ac02SPyun YongHyeon 2579*e0b5ac02SPyun YongHyeon stats->rx_bytes += CSR_READ_4(sc, ET_STAT_RX_BYTES); 2580*e0b5ac02SPyun YongHyeon stats->rx_frames += CSR_READ_4(sc, ET_STAT_RX_FRAMES); 2581*e0b5ac02SPyun YongHyeon stats->rx_crcerrs += CSR_READ_4(sc, ET_STAT_RX_CRC_ERR); 2582*e0b5ac02SPyun YongHyeon stats->rx_mcast += CSR_READ_4(sc, ET_STAT_RX_MCAST); 2583*e0b5ac02SPyun YongHyeon stats->rx_bcast += CSR_READ_4(sc, ET_STAT_RX_BCAST); 2584*e0b5ac02SPyun YongHyeon stats->rx_control += CSR_READ_4(sc, ET_STAT_RX_CTL); 2585*e0b5ac02SPyun YongHyeon stats->rx_pause += CSR_READ_4(sc, ET_STAT_RX_PAUSE); 2586*e0b5ac02SPyun YongHyeon stats->rx_unknown_control += CSR_READ_4(sc, ET_STAT_RX_UNKNOWN_CTL); 2587*e0b5ac02SPyun YongHyeon stats->rx_alignerrs += CSR_READ_4(sc, ET_STAT_RX_ALIGN_ERR); 2588*e0b5ac02SPyun YongHyeon stats->rx_lenerrs += CSR_READ_4(sc, ET_STAT_RX_LEN_ERR); 2589*e0b5ac02SPyun YongHyeon stats->rx_codeerrs += CSR_READ_4(sc, ET_STAT_RX_CODE_ERR); 2590*e0b5ac02SPyun YongHyeon stats->rx_cserrs += CSR_READ_4(sc, ET_STAT_RX_CS_ERR); 2591*e0b5ac02SPyun YongHyeon stats->rx_runts += CSR_READ_4(sc, ET_STAT_RX_RUNT); 2592*e0b5ac02SPyun YongHyeon stats->rx_oversize += CSR_READ_4(sc, ET_STAT_RX_OVERSIZE); 2593*e0b5ac02SPyun YongHyeon stats->rx_fragments += CSR_READ_4(sc, ET_STAT_RX_FRAG); 2594*e0b5ac02SPyun YongHyeon stats->rx_jabbers += CSR_READ_4(sc, ET_STAT_RX_JABBER); 2595*e0b5ac02SPyun YongHyeon stats->rx_drop += CSR_READ_4(sc, ET_STAT_RX_DROP); 2596*e0b5ac02SPyun YongHyeon 2597*e0b5ac02SPyun YongHyeon stats->tx_bytes += CSR_READ_4(sc, ET_STAT_TX_BYTES); 2598*e0b5ac02SPyun YongHyeon stats->tx_frames += CSR_READ_4(sc, ET_STAT_TX_FRAMES); 2599*e0b5ac02SPyun YongHyeon stats->tx_mcast += CSR_READ_4(sc, ET_STAT_TX_MCAST); 2600*e0b5ac02SPyun YongHyeon stats->tx_bcast += CSR_READ_4(sc, ET_STAT_TX_BCAST); 2601*e0b5ac02SPyun YongHyeon stats->tx_pause += CSR_READ_4(sc, ET_STAT_TX_PAUSE); 2602*e0b5ac02SPyun YongHyeon stats->tx_deferred += CSR_READ_4(sc, ET_STAT_TX_DEFER); 2603*e0b5ac02SPyun YongHyeon stats->tx_excess_deferred += CSR_READ_4(sc, ET_STAT_TX_EXCESS_DEFER); 2604*e0b5ac02SPyun YongHyeon stats->tx_single_colls += CSR_READ_4(sc, ET_STAT_TX_SINGLE_COL); 2605*e0b5ac02SPyun YongHyeon stats->tx_multi_colls += CSR_READ_4(sc, ET_STAT_TX_MULTI_COL); 2606*e0b5ac02SPyun YongHyeon stats->tx_late_colls += CSR_READ_4(sc, ET_STAT_TX_LATE_COL); 2607*e0b5ac02SPyun YongHyeon stats->tx_excess_colls += CSR_READ_4(sc, ET_STAT_TX_EXCESS_COL); 2608*e0b5ac02SPyun YongHyeon stats->tx_total_colls += CSR_READ_4(sc, ET_STAT_TX_TOTAL_COL); 2609*e0b5ac02SPyun YongHyeon stats->tx_pause_honored += CSR_READ_4(sc, ET_STAT_TX_PAUSE_HONOR); 2610*e0b5ac02SPyun YongHyeon stats->tx_drop += CSR_READ_4(sc, ET_STAT_TX_DROP); 2611*e0b5ac02SPyun YongHyeon stats->tx_jabbers += CSR_READ_4(sc, ET_STAT_TX_JABBER); 2612*e0b5ac02SPyun YongHyeon stats->tx_crcerrs += CSR_READ_4(sc, ET_STAT_TX_CRC_ERR); 2613*e0b5ac02SPyun YongHyeon stats->tx_control += CSR_READ_4(sc, ET_STAT_TX_CTL); 2614*e0b5ac02SPyun YongHyeon stats->tx_oversize += CSR_READ_4(sc, ET_STAT_TX_OVERSIZE); 2615*e0b5ac02SPyun YongHyeon stats->tx_undersize += CSR_READ_4(sc, ET_STAT_TX_UNDERSIZE); 2616*e0b5ac02SPyun YongHyeon stats->tx_fragments += CSR_READ_4(sc, ET_STAT_TX_FRAG); 2617*e0b5ac02SPyun YongHyeon 2618*e0b5ac02SPyun YongHyeon /* Update ifnet counters. */ 2619*e0b5ac02SPyun YongHyeon ifp = sc->ifp; 2620*e0b5ac02SPyun YongHyeon ifp->if_opackets = (u_long)stats->tx_frames; 2621*e0b5ac02SPyun YongHyeon ifp->if_collisions = stats->tx_total_colls; 2622*e0b5ac02SPyun YongHyeon ifp->if_oerrors = stats->tx_drop + stats->tx_jabbers + 2623*e0b5ac02SPyun YongHyeon stats->tx_crcerrs + stats->tx_excess_deferred + 2624*e0b5ac02SPyun YongHyeon stats->tx_late_colls; 2625*e0b5ac02SPyun YongHyeon ifp->if_ipackets = (u_long)stats->rx_frames; 2626*e0b5ac02SPyun YongHyeon ifp->if_ierrors = stats->rx_crcerrs + stats->rx_alignerrs + 2627*e0b5ac02SPyun YongHyeon stats->rx_lenerrs + stats->rx_codeerrs + stats->rx_cserrs + 2628*e0b5ac02SPyun YongHyeon stats->rx_runts + stats->rx_jabbers + stats->rx_drop; 2629*e0b5ac02SPyun YongHyeon } 2630*e0b5ac02SPyun YongHyeon 26310442028aSPyun YongHyeon static int 26320442028aSPyun YongHyeon et_suspend(device_t dev) 26330442028aSPyun YongHyeon { 26340442028aSPyun YongHyeon struct et_softc *sc; 26350442028aSPyun YongHyeon 26360442028aSPyun YongHyeon sc = device_get_softc(dev); 26370442028aSPyun YongHyeon ET_LOCK(sc); 26380442028aSPyun YongHyeon if ((sc->ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 26390442028aSPyun YongHyeon et_stop(sc); 26400442028aSPyun YongHyeon ET_UNLOCK(sc); 26410442028aSPyun YongHyeon return (0); 26420442028aSPyun YongHyeon } 26430442028aSPyun YongHyeon 26440442028aSPyun YongHyeon static int 26450442028aSPyun YongHyeon et_resume(device_t dev) 26460442028aSPyun YongHyeon { 26470442028aSPyun YongHyeon struct et_softc *sc; 26480442028aSPyun YongHyeon 26490442028aSPyun YongHyeon sc = device_get_softc(dev); 26500442028aSPyun YongHyeon ET_LOCK(sc); 26510442028aSPyun YongHyeon if ((sc->ifp->if_flags & IFF_UP) != 0) 26520442028aSPyun YongHyeon et_init_locked(sc); 26530442028aSPyun YongHyeon ET_UNLOCK(sc); 26540442028aSPyun YongHyeon return (0); 26550442028aSPyun YongHyeon } 2656