xref: /freebsd/sys/dev/et/if_et.c (revision c6499eccad497913a5025fbde8ae76da70e08043)
14d52a575SXin LI /*-
2e5fdd9deSXin LI  * Copyright (c) 2007 Sepherosa Ziehau.  All rights reserved.
34d52a575SXin LI  *
44d52a575SXin LI  * This code is derived from software contributed to The DragonFly Project
54d52a575SXin LI  * by Sepherosa Ziehau <sepherosa@gmail.com>
64d52a575SXin LI  *
74d52a575SXin LI  * Redistribution and use in source and binary forms, with or without
84d52a575SXin LI  * modification, are permitted provided that the following conditions
94d52a575SXin LI  * are met:
104d52a575SXin LI  *
114d52a575SXin LI  * 1. Redistributions of source code must retain the above copyright
124d52a575SXin LI  *    notice, this list of conditions and the following disclaimer.
134d52a575SXin LI  * 2. Redistributions in binary form must reproduce the above copyright
144d52a575SXin LI  *    notice, this list of conditions and the following disclaimer in
154d52a575SXin LI  *    the documentation and/or other materials provided with the
164d52a575SXin LI  *    distribution.
174d52a575SXin LI  * 3. Neither the name of The DragonFly Project nor the names of its
184d52a575SXin LI  *    contributors may be used to endorse or promote products derived
194d52a575SXin LI  *    from this software without specific, prior written permission.
204d52a575SXin LI  *
214d52a575SXin LI  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
224d52a575SXin LI  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
234d52a575SXin LI  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
244d52a575SXin LI  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
254d52a575SXin LI  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
264d52a575SXin LI  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
274d52a575SXin LI  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
284d52a575SXin LI  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
294d52a575SXin LI  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
304d52a575SXin LI  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
314d52a575SXin LI  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
324d52a575SXin LI  * SUCH DAMAGE.
334d52a575SXin LI  *
344d52a575SXin LI  * $DragonFly: src/sys/dev/netif/et/if_et.c,v 1.10 2008/05/18 07:47:14 sephe Exp $
354d52a575SXin LI  */
364d52a575SXin LI 
37fe42b04dSPyun YongHyeon #include <sys/cdefs.h>
38fe42b04dSPyun YongHyeon __FBSDID("$FreeBSD$");
39fe42b04dSPyun YongHyeon 
404d52a575SXin LI #include <sys/param.h>
414d52a575SXin LI #include <sys/systm.h>
424d52a575SXin LI #include <sys/endian.h>
434d52a575SXin LI #include <sys/kernel.h>
444d52a575SXin LI #include <sys/bus.h>
454d52a575SXin LI #include <sys/malloc.h>
464d52a575SXin LI #include <sys/mbuf.h>
474d52a575SXin LI #include <sys/proc.h>
484d52a575SXin LI #include <sys/rman.h>
494d52a575SXin LI #include <sys/module.h>
504d52a575SXin LI #include <sys/socket.h>
514d52a575SXin LI #include <sys/sockio.h>
524d52a575SXin LI #include <sys/sysctl.h>
534d52a575SXin LI 
544d52a575SXin LI #include <net/ethernet.h>
554d52a575SXin LI #include <net/if.h>
564d52a575SXin LI #include <net/if_dl.h>
574d52a575SXin LI #include <net/if_types.h>
584d52a575SXin LI #include <net/bpf.h>
594d52a575SXin LI #include <net/if_arp.h>
604d52a575SXin LI #include <net/if_media.h>
614d52a575SXin LI #include <net/if_vlan_var.h>
624d52a575SXin LI 
634d52a575SXin LI #include <machine/bus.h>
644d52a575SXin LI 
65d6c65d27SMarius Strobl #include <dev/mii/mii.h>
664d52a575SXin LI #include <dev/mii/miivar.h>
674d52a575SXin LI 
684d52a575SXin LI #include <dev/pci/pcireg.h>
694d52a575SXin LI #include <dev/pci/pcivar.h>
704d52a575SXin LI 
714d52a575SXin LI #include <dev/et/if_etreg.h>
724d52a575SXin LI #include <dev/et/if_etvar.h>
734d52a575SXin LI 
744d52a575SXin LI #include "miibus_if.h"
754d52a575SXin LI 
764d52a575SXin LI MODULE_DEPEND(et, pci, 1, 1, 1);
774d52a575SXin LI MODULE_DEPEND(et, ether, 1, 1, 1);
784d52a575SXin LI MODULE_DEPEND(et, miibus, 1, 1, 1);
794d52a575SXin LI 
80cc3c3b4eSPyun YongHyeon /* Tunables. */
81cc3c3b4eSPyun YongHyeon static int msi_disable = 0;
82accb4fcdSPyun YongHyeon TUNABLE_INT("hw.et.msi_disable", &msi_disable);
83cc3c3b4eSPyun YongHyeon 
849955274cSPyun YongHyeon #define	ET_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
859955274cSPyun YongHyeon 
864d52a575SXin LI static int	et_probe(device_t);
874d52a575SXin LI static int	et_attach(device_t);
884d52a575SXin LI static int	et_detach(device_t);
894d52a575SXin LI static int	et_shutdown(device_t);
900442028aSPyun YongHyeon static int	et_suspend(device_t);
910442028aSPyun YongHyeon static int	et_resume(device_t);
924d52a575SXin LI 
934d52a575SXin LI static int	et_miibus_readreg(device_t, int, int);
944d52a575SXin LI static int	et_miibus_writereg(device_t, int, int, int);
954d52a575SXin LI static void	et_miibus_statchg(device_t);
964d52a575SXin LI 
974d52a575SXin LI static void	et_init_locked(struct et_softc *);
984d52a575SXin LI static void	et_init(void *);
994d52a575SXin LI static int	et_ioctl(struct ifnet *, u_long, caddr_t);
1004d52a575SXin LI static void	et_start_locked(struct ifnet *);
1014d52a575SXin LI static void	et_start(struct ifnet *);
10205884511SPyun YongHyeon static int	et_watchdog(struct et_softc *);
1034d52a575SXin LI static int	et_ifmedia_upd_locked(struct ifnet *);
1044d52a575SXin LI static int	et_ifmedia_upd(struct ifnet *);
1054d52a575SXin LI static void	et_ifmedia_sts(struct ifnet *, struct ifmediareq *);
1064d52a575SXin LI 
1074d52a575SXin LI static void	et_add_sysctls(struct et_softc *);
1084d52a575SXin LI static int	et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS);
1094d52a575SXin LI static int	et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS);
1104d52a575SXin LI 
1114d52a575SXin LI static void	et_intr(void *);
1124d52a575SXin LI static void	et_rxeof(struct et_softc *);
1134d52a575SXin LI static void	et_txeof(struct et_softc *);
1144d52a575SXin LI 
11505884511SPyun YongHyeon static int	et_dma_alloc(struct et_softc *);
11605884511SPyun YongHyeon static void	et_dma_free(struct et_softc *);
11705884511SPyun YongHyeon static void	et_dma_map_addr(void *, bus_dma_segment_t *, int, int);
11805884511SPyun YongHyeon static int	et_dma_ring_alloc(struct et_softc *, bus_size_t, bus_size_t,
11905884511SPyun YongHyeon 		    bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *,
12005884511SPyun YongHyeon 		    const char *);
12105884511SPyun YongHyeon static void	et_dma_ring_free(struct et_softc *, bus_dma_tag_t *, uint8_t **,
12205884511SPyun YongHyeon 		    bus_dmamap_t *);
12305884511SPyun YongHyeon static void	et_init_tx_ring(struct et_softc *);
1244d52a575SXin LI static int	et_init_rx_ring(struct et_softc *);
1254d52a575SXin LI static void	et_free_tx_ring(struct et_softc *);
1264d52a575SXin LI static void	et_free_rx_ring(struct et_softc *);
1274d52a575SXin LI static int	et_encap(struct et_softc *, struct mbuf **);
12805884511SPyun YongHyeon static int	et_newbuf_cluster(struct et_rxbuf_data *, int);
12905884511SPyun YongHyeon static int	et_newbuf_hdr(struct et_rxbuf_data *, int);
13005884511SPyun YongHyeon static void	et_rxbuf_discard(struct et_rxbuf_data *, int);
1314d52a575SXin LI 
1324d52a575SXin LI static void	et_stop(struct et_softc *);
1334d52a575SXin LI static int	et_chip_init(struct et_softc *);
1344d52a575SXin LI static void	et_chip_attach(struct et_softc *);
1354d52a575SXin LI static void	et_init_mac(struct et_softc *);
1364d52a575SXin LI static void	et_init_rxmac(struct et_softc *);
1374d52a575SXin LI static void	et_init_txmac(struct et_softc *);
1384d52a575SXin LI static int	et_init_rxdma(struct et_softc *);
1394d52a575SXin LI static int	et_init_txdma(struct et_softc *);
1404d52a575SXin LI static int	et_start_rxdma(struct et_softc *);
1414d52a575SXin LI static int	et_start_txdma(struct et_softc *);
1424d52a575SXin LI static int	et_stop_rxdma(struct et_softc *);
1434d52a575SXin LI static int	et_stop_txdma(struct et_softc *);
1444d52a575SXin LI static void	et_reset(struct et_softc *);
1458b3c6496SPyun YongHyeon static int	et_bus_config(struct et_softc *);
1464d52a575SXin LI static void	et_get_eaddr(device_t, uint8_t[]);
1474d52a575SXin LI static void	et_setmulti(struct et_softc *);
1484d52a575SXin LI static void	et_tick(void *);
149e0b5ac02SPyun YongHyeon static void	et_stats_update(struct et_softc *);
1504d52a575SXin LI 
1514d52a575SXin LI static const struct et_dev {
1524d52a575SXin LI 	uint16_t	vid;
1534d52a575SXin LI 	uint16_t	did;
1544d52a575SXin LI 	const char	*desc;
1554d52a575SXin LI } et_devices[] = {
1564d52a575SXin LI 	{ PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310,
1574d52a575SXin LI 	  "Agere ET1310 Gigabit Ethernet" },
1584d52a575SXin LI 	{ PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310_FAST,
1594d52a575SXin LI 	  "Agere ET1310 Fast Ethernet" },
1604d52a575SXin LI 	{ 0, 0, NULL }
1614d52a575SXin LI };
1624d52a575SXin LI 
1634d52a575SXin LI static device_method_t et_methods[] = {
1644d52a575SXin LI 	DEVMETHOD(device_probe,		et_probe),
1654d52a575SXin LI 	DEVMETHOD(device_attach,	et_attach),
1664d52a575SXin LI 	DEVMETHOD(device_detach,	et_detach),
1674d52a575SXin LI 	DEVMETHOD(device_shutdown,	et_shutdown),
1680442028aSPyun YongHyeon 	DEVMETHOD(device_suspend,	et_suspend),
1690442028aSPyun YongHyeon 	DEVMETHOD(device_resume,	et_resume),
1704d52a575SXin LI 
1714d52a575SXin LI 	DEVMETHOD(miibus_readreg,	et_miibus_readreg),
1724d52a575SXin LI 	DEVMETHOD(miibus_writereg,	et_miibus_writereg),
1734d52a575SXin LI 	DEVMETHOD(miibus_statchg,	et_miibus_statchg),
1744d52a575SXin LI 
1754b7ec270SMarius Strobl 	DEVMETHOD_END
1764d52a575SXin LI };
1774d52a575SXin LI 
1784d52a575SXin LI static driver_t et_driver = {
1794d52a575SXin LI 	"et",
1804d52a575SXin LI 	et_methods,
1814d52a575SXin LI 	sizeof(struct et_softc)
1824d52a575SXin LI };
1834d52a575SXin LI 
1844d52a575SXin LI static devclass_t et_devclass;
1854d52a575SXin LI 
1864d52a575SXin LI DRIVER_MODULE(et, pci, et_driver, et_devclass, 0, 0);
1874d52a575SXin LI DRIVER_MODULE(miibus, et, miibus_driver, miibus_devclass, 0, 0);
1884d52a575SXin LI 
1894d52a575SXin LI static int	et_rx_intr_npkts = 32;
1904d52a575SXin LI static int	et_rx_intr_delay = 20;		/* x10 usec */
1914d52a575SXin LI static int	et_tx_intr_nsegs = 126;
1924d52a575SXin LI static uint32_t	et_timer = 1000 * 1000 * 1000;	/* nanosec */
1934d52a575SXin LI 
1944d52a575SXin LI TUNABLE_INT("hw.et.timer", &et_timer);
1954d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_npkts", &et_rx_intr_npkts);
1964d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_delay", &et_rx_intr_delay);
1974d52a575SXin LI TUNABLE_INT("hw.et.tx_intr_nsegs", &et_tx_intr_nsegs);
1984d52a575SXin LI 
1994d52a575SXin LI static int
2004d52a575SXin LI et_probe(device_t dev)
2014d52a575SXin LI {
2024d52a575SXin LI 	const struct et_dev *d;
2034d52a575SXin LI 	uint16_t did, vid;
2044d52a575SXin LI 
2054d52a575SXin LI 	vid = pci_get_vendor(dev);
2064d52a575SXin LI 	did = pci_get_device(dev);
2074d52a575SXin LI 
2084d52a575SXin LI 	for (d = et_devices; d->desc != NULL; ++d) {
2094d52a575SXin LI 		if (vid == d->vid && did == d->did) {
2104d52a575SXin LI 			device_set_desc(dev, d->desc);
211a64788d1SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
2124d52a575SXin LI 		}
2134d52a575SXin LI 	}
214398f1b65SPyun YongHyeon 	return (ENXIO);
2154d52a575SXin LI }
2164d52a575SXin LI 
2174d52a575SXin LI static int
2184d52a575SXin LI et_attach(device_t dev)
2194d52a575SXin LI {
2204d52a575SXin LI 	struct et_softc *sc;
2214d52a575SXin LI 	struct ifnet *ifp;
2224d52a575SXin LI 	uint8_t eaddr[ETHER_ADDR_LEN];
22338953bb0SPyun YongHyeon 	uint32_t pmcfg;
224cc3c3b4eSPyun YongHyeon 	int cap, error, msic;
2254d52a575SXin LI 
2264d52a575SXin LI 	sc = device_get_softc(dev);
2274d52a575SXin LI 	sc->dev = dev;
2284d52a575SXin LI 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
2294d52a575SXin LI 	    MTX_DEF);
230d2f7028cSPyun YongHyeon 	callout_init_mtx(&sc->sc_tick, &sc->sc_mtx, 0);
2314d52a575SXin LI 
2324d52a575SXin LI 	ifp = sc->ifp = if_alloc(IFT_ETHER);
2334d52a575SXin LI 	if (ifp == NULL) {
2344d52a575SXin LI 		device_printf(dev, "can not if_alloc()\n");
2354d52a575SXin LI 		error = ENOSPC;
2364d52a575SXin LI 		goto fail;
2374d52a575SXin LI 	}
2384d52a575SXin LI 
2394d52a575SXin LI 	/*
2404d52a575SXin LI 	 * Initialize tunables
2414d52a575SXin LI 	 */
2424d52a575SXin LI 	sc->sc_rx_intr_npkts = et_rx_intr_npkts;
2434d52a575SXin LI 	sc->sc_rx_intr_delay = et_rx_intr_delay;
2444d52a575SXin LI 	sc->sc_tx_intr_nsegs = et_tx_intr_nsegs;
2454d52a575SXin LI 	sc->sc_timer = et_timer;
2464d52a575SXin LI 
2474d52a575SXin LI 	/* Enable bus mastering */
2484d52a575SXin LI 	pci_enable_busmaster(dev);
2494d52a575SXin LI 
2504d52a575SXin LI 	/*
2514d52a575SXin LI 	 * Allocate IO memory
2524d52a575SXin LI 	 */
25339bea5ddSPyun YongHyeon 	sc->sc_mem_rid = PCIR_BAR(0);
2544d52a575SXin LI 	sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
2554d52a575SXin LI 	    &sc->sc_mem_rid, RF_ACTIVE);
2564d52a575SXin LI 	if (sc->sc_mem_res == NULL) {
2574d52a575SXin LI 		device_printf(dev, "can't allocate IO memory\n");
258398f1b65SPyun YongHyeon 		return (ENXIO);
2594d52a575SXin LI 	}
2604d52a575SXin LI 
261cc3c3b4eSPyun YongHyeon 	msic = 0;
2623b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) {
263cc3c3b4eSPyun YongHyeon 		sc->sc_expcap = cap;
264cc3c3b4eSPyun YongHyeon 		sc->sc_flags |= ET_FLAG_PCIE;
265cc3c3b4eSPyun YongHyeon 		msic = pci_msi_count(dev);
266cc3c3b4eSPyun YongHyeon 		if (bootverbose)
267cc3c3b4eSPyun YongHyeon 			device_printf(dev, "MSI count: %d\n", msic);
268cc3c3b4eSPyun YongHyeon 	}
269cc3c3b4eSPyun YongHyeon 	if (msic > 0 && msi_disable == 0) {
270cc3c3b4eSPyun YongHyeon 		msic = 1;
271cc3c3b4eSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
272cc3c3b4eSPyun YongHyeon 			if (msic == 1) {
273cc3c3b4eSPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
274cc3c3b4eSPyun YongHyeon 				    msic);
275cc3c3b4eSPyun YongHyeon 				sc->sc_flags |= ET_FLAG_MSI;
276cc3c3b4eSPyun YongHyeon 			} else
277cc3c3b4eSPyun YongHyeon 				pci_release_msi(dev);
278cc3c3b4eSPyun YongHyeon 		}
279cc3c3b4eSPyun YongHyeon 	}
280cc3c3b4eSPyun YongHyeon 
2814d52a575SXin LI 	/*
2824d52a575SXin LI 	 * Allocate IRQ
2834d52a575SXin LI 	 */
284cc3c3b4eSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_MSI) == 0) {
2854d52a575SXin LI 		sc->sc_irq_rid = 0;
2864d52a575SXin LI 		sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ,
287cc3c3b4eSPyun YongHyeon 		    &sc->sc_irq_rid, RF_SHAREABLE | RF_ACTIVE);
288cc3c3b4eSPyun YongHyeon 	} else {
289cc3c3b4eSPyun YongHyeon 		sc->sc_irq_rid = 1;
290cc3c3b4eSPyun YongHyeon 		sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ,
291cc3c3b4eSPyun YongHyeon 		    &sc->sc_irq_rid, RF_ACTIVE);
292cc3c3b4eSPyun YongHyeon 	}
2934d52a575SXin LI 	if (sc->sc_irq_res == NULL) {
2944d52a575SXin LI 		device_printf(dev, "can't allocate irq\n");
2954d52a575SXin LI 		error = ENXIO;
2964d52a575SXin LI 		goto fail;
2974d52a575SXin LI 	}
2984d52a575SXin LI 
2991f009e2fSPyun YongHyeon 	if (pci_get_device(dev) == PCI_PRODUCT_LUCENT_ET1310_FAST)
3001f009e2fSPyun YongHyeon 		sc->sc_flags |= ET_FLAG_FASTETHER;
3011f009e2fSPyun YongHyeon 
3028b3c6496SPyun YongHyeon 	error = et_bus_config(sc);
3034d52a575SXin LI 	if (error)
3044d52a575SXin LI 		goto fail;
3054d52a575SXin LI 
3064d52a575SXin LI 	et_get_eaddr(dev, eaddr);
3074d52a575SXin LI 
30838953bb0SPyun YongHyeon 	/* Take PHY out of COMA and enable clocks. */
30938953bb0SPyun YongHyeon 	pmcfg = ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE;
31038953bb0SPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0)
31138953bb0SPyun YongHyeon 		pmcfg |= EM_PM_GIGEPHY_ENB;
31238953bb0SPyun YongHyeon 	CSR_WRITE_4(sc, ET_PM, pmcfg);
3134d52a575SXin LI 
3144d52a575SXin LI 	et_reset(sc);
3154d52a575SXin LI 
31605884511SPyun YongHyeon 	error = et_dma_alloc(sc);
3174d52a575SXin LI 	if (error)
3184d52a575SXin LI 		goto fail;
3194d52a575SXin LI 
3204d52a575SXin LI 	ifp->if_softc = sc;
3214d52a575SXin LI 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
3224d52a575SXin LI 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
3234d52a575SXin LI 	ifp->if_init = et_init;
3244d52a575SXin LI 	ifp->if_ioctl = et_ioctl;
3254d52a575SXin LI 	ifp->if_start = et_start;
326ed848e3aSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_MTU;
3274d52a575SXin LI 	ifp->if_capenable = ifp->if_capabilities;
328c8b727ceSPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = ET_TX_NDESC - 1;
329c8b727ceSPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ET_TX_NDESC - 1);
3304d52a575SXin LI 	IFQ_SET_READY(&ifp->if_snd);
3314d52a575SXin LI 
3324d52a575SXin LI 	et_chip_attach(sc);
3334d52a575SXin LI 
334d6c65d27SMarius Strobl 	error = mii_attach(dev, &sc->sc_miibus, ifp, et_ifmedia_upd,
3355d384a0dSPyun YongHyeon 	    et_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY,
3365d384a0dSPyun YongHyeon 	    MIIF_DOPAUSE);
3374d52a575SXin LI 	if (error) {
338d6c65d27SMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
3394d52a575SXin LI 		goto fail;
3404d52a575SXin LI 	}
3414d52a575SXin LI 
3424d52a575SXin LI 	ether_ifattach(ifp, eaddr);
343d2f7028cSPyun YongHyeon 
344d2f7028cSPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
345d2f7028cSPyun YongHyeon 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
3464d52a575SXin LI 
3474d52a575SXin LI 	error = bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_NET | INTR_MPSAFE,
3484d52a575SXin LI 	    NULL, et_intr, sc, &sc->sc_irq_handle);
3494d52a575SXin LI 	if (error) {
3504d52a575SXin LI 		ether_ifdetach(ifp);
3514d52a575SXin LI 		device_printf(dev, "can't setup intr\n");
3524d52a575SXin LI 		goto fail;
3534d52a575SXin LI 	}
3544d52a575SXin LI 
3554d52a575SXin LI 	et_add_sysctls(sc);
3564d52a575SXin LI 
357398f1b65SPyun YongHyeon 	return (0);
3584d52a575SXin LI fail:
3594d52a575SXin LI 	et_detach(dev);
360398f1b65SPyun YongHyeon 	return (error);
3614d52a575SXin LI }
3624d52a575SXin LI 
3634d52a575SXin LI static int
3644d52a575SXin LI et_detach(device_t dev)
3654d52a575SXin LI {
3660b699044SPyun YongHyeon 	struct et_softc *sc;
3674d52a575SXin LI 
3680b699044SPyun YongHyeon 	sc = device_get_softc(dev);
3694d52a575SXin LI 	if (device_is_attached(dev)) {
370a64788d1SPyun YongHyeon 		ether_ifdetach(sc->ifp);
3714d52a575SXin LI 		ET_LOCK(sc);
3724d52a575SXin LI 		et_stop(sc);
3734d52a575SXin LI 		ET_UNLOCK(sc);
374a64788d1SPyun YongHyeon 		callout_drain(&sc->sc_tick);
3754d52a575SXin LI 	}
3764d52a575SXin LI 
3774d52a575SXin LI 	if (sc->sc_miibus != NULL)
3784d52a575SXin LI 		device_delete_child(dev, sc->sc_miibus);
3794d52a575SXin LI 	bus_generic_detach(dev);
3804d52a575SXin LI 
381a64788d1SPyun YongHyeon 	if (sc->sc_irq_handle != NULL)
382a64788d1SPyun YongHyeon 		bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_irq_handle);
383a64788d1SPyun YongHyeon 	if (sc->sc_irq_res != NULL)
384a64788d1SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ,
385a64788d1SPyun YongHyeon 		    rman_get_rid(sc->sc_irq_res), sc->sc_irq_res);
386cc3c3b4eSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_MSI) != 0)
387cc3c3b4eSPyun YongHyeon 		pci_release_msi(dev);
388a64788d1SPyun YongHyeon 	if (sc->sc_mem_res != NULL)
389a64788d1SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY,
390a64788d1SPyun YongHyeon 		    rman_get_rid(sc->sc_mem_res), sc->sc_mem_res);
3914d52a575SXin LI 
3924d52a575SXin LI 	if (sc->ifp != NULL)
3934d52a575SXin LI 		if_free(sc->ifp);
3944d52a575SXin LI 
39505884511SPyun YongHyeon 	et_dma_free(sc);
3965b8f4900SPyun YongHyeon 
3975b8f4900SPyun YongHyeon 	mtx_destroy(&sc->sc_mtx);
3984d52a575SXin LI 
399398f1b65SPyun YongHyeon 	return (0);
4004d52a575SXin LI }
4014d52a575SXin LI 
4024d52a575SXin LI static int
4034d52a575SXin LI et_shutdown(device_t dev)
4044d52a575SXin LI {
4050b699044SPyun YongHyeon 	struct et_softc *sc;
4064d52a575SXin LI 
4070b699044SPyun YongHyeon 	sc = device_get_softc(dev);
4084d52a575SXin LI 	ET_LOCK(sc);
4094d52a575SXin LI 	et_stop(sc);
4104d52a575SXin LI 	ET_UNLOCK(sc);
411398f1b65SPyun YongHyeon 	return (0);
4124d52a575SXin LI }
4134d52a575SXin LI 
4144d52a575SXin LI static int
4154d52a575SXin LI et_miibus_readreg(device_t dev, int phy, int reg)
4164d52a575SXin LI {
4170b699044SPyun YongHyeon 	struct et_softc *sc;
4184d52a575SXin LI 	uint32_t val;
4194d52a575SXin LI 	int i, ret;
4204d52a575SXin LI 
4210b699044SPyun YongHyeon 	sc = device_get_softc(dev);
4224d52a575SXin LI 	/* Stop any pending operations */
4234d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
4244d52a575SXin LI 
42523263665SPyun YongHyeon 	val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK;
42623263665SPyun YongHyeon 	val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK;
4274d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_ADDR, val);
4284d52a575SXin LI 
4294d52a575SXin LI 	/* Start reading */
4304d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, ET_MII_CMD_READ);
4314d52a575SXin LI 
4324d52a575SXin LI #define NRETRY	50
4334d52a575SXin LI 
4344d52a575SXin LI 	for (i = 0; i < NRETRY; ++i) {
4354d52a575SXin LI 		val = CSR_READ_4(sc, ET_MII_IND);
4364d52a575SXin LI 		if ((val & (ET_MII_IND_BUSY | ET_MII_IND_INVALID)) == 0)
4374d52a575SXin LI 			break;
4384d52a575SXin LI 		DELAY(50);
4394d52a575SXin LI 	}
4404d52a575SXin LI 	if (i == NRETRY) {
4414d52a575SXin LI 		if_printf(sc->ifp,
4424d52a575SXin LI 			  "read phy %d, reg %d timed out\n", phy, reg);
4434d52a575SXin LI 		ret = 0;
4444d52a575SXin LI 		goto back;
4454d52a575SXin LI 	}
4464d52a575SXin LI 
4474d52a575SXin LI #undef NRETRY
4484d52a575SXin LI 
4494d52a575SXin LI 	val = CSR_READ_4(sc, ET_MII_STAT);
45023263665SPyun YongHyeon 	ret = val & ET_MII_STAT_VALUE_MASK;
4514d52a575SXin LI 
4524d52a575SXin LI back:
4534d52a575SXin LI 	/* Make sure that the current operation is stopped */
4544d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
455398f1b65SPyun YongHyeon 	return (ret);
4564d52a575SXin LI }
4574d52a575SXin LI 
4584d52a575SXin LI static int
4594d52a575SXin LI et_miibus_writereg(device_t dev, int phy, int reg, int val0)
4604d52a575SXin LI {
4610b699044SPyun YongHyeon 	struct et_softc *sc;
4624d52a575SXin LI 	uint32_t val;
4634d52a575SXin LI 	int i;
4644d52a575SXin LI 
4650b699044SPyun YongHyeon 	sc = device_get_softc(dev);
4664d52a575SXin LI 	/* Stop any pending operations */
4674d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
4684d52a575SXin LI 
46923263665SPyun YongHyeon 	val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK;
47023263665SPyun YongHyeon 	val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK;
4714d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_ADDR, val);
4724d52a575SXin LI 
4734d52a575SXin LI 	/* Start writing */
47423263665SPyun YongHyeon 	CSR_WRITE_4(sc, ET_MII_CTRL,
47523263665SPyun YongHyeon 	    (val0 << ET_MII_CTRL_VALUE_SHIFT) & ET_MII_CTRL_VALUE_MASK);
4764d52a575SXin LI 
4774d52a575SXin LI #define NRETRY 100
4784d52a575SXin LI 
4794d52a575SXin LI 	for (i = 0; i < NRETRY; ++i) {
4804d52a575SXin LI 		val = CSR_READ_4(sc, ET_MII_IND);
4814d52a575SXin LI 		if ((val & ET_MII_IND_BUSY) == 0)
4824d52a575SXin LI 			break;
4834d52a575SXin LI 		DELAY(50);
4844d52a575SXin LI 	}
4854d52a575SXin LI 	if (i == NRETRY) {
4864d52a575SXin LI 		if_printf(sc->ifp,
4874d52a575SXin LI 			  "write phy %d, reg %d timed out\n", phy, reg);
4884d52a575SXin LI 		et_miibus_readreg(dev, phy, reg);
4894d52a575SXin LI 	}
4904d52a575SXin LI 
4914d52a575SXin LI #undef NRETRY
4924d52a575SXin LI 
4934d52a575SXin LI 	/* Make sure that the current operation is stopped */
4944d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
495398f1b65SPyun YongHyeon 	return (0);
4964d52a575SXin LI }
4974d52a575SXin LI 
4984d52a575SXin LI static void
4994d52a575SXin LI et_miibus_statchg(device_t dev)
5004d52a575SXin LI {
5011f009e2fSPyun YongHyeon 	struct et_softc *sc;
5021f009e2fSPyun YongHyeon 	struct mii_data *mii;
5031f009e2fSPyun YongHyeon 	struct ifnet *ifp;
5041f009e2fSPyun YongHyeon 	uint32_t cfg1, cfg2, ctrl;
5051f009e2fSPyun YongHyeon 	int i;
5061f009e2fSPyun YongHyeon 
5071f009e2fSPyun YongHyeon 	sc = device_get_softc(dev);
5081f009e2fSPyun YongHyeon 
5091f009e2fSPyun YongHyeon 	mii = device_get_softc(sc->sc_miibus);
5101f009e2fSPyun YongHyeon 	ifp = sc->ifp;
5111f009e2fSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
5121f009e2fSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
5131f009e2fSPyun YongHyeon 		return;
5141f009e2fSPyun YongHyeon 
5151f009e2fSPyun YongHyeon 	sc->sc_flags &= ~ET_FLAG_LINK;
5161f009e2fSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
5171f009e2fSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
5181f009e2fSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
5191f009e2fSPyun YongHyeon 		case IFM_10_T:
5201f009e2fSPyun YongHyeon 		case IFM_100_TX:
5211f009e2fSPyun YongHyeon 			sc->sc_flags |= ET_FLAG_LINK;
5221f009e2fSPyun YongHyeon 			break;
5231f009e2fSPyun YongHyeon 		case IFM_1000_T:
5241f009e2fSPyun YongHyeon 			if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0)
5251f009e2fSPyun YongHyeon 				sc->sc_flags |= ET_FLAG_LINK;
5261f009e2fSPyun YongHyeon 			break;
5271f009e2fSPyun YongHyeon 		}
5281f009e2fSPyun YongHyeon 	}
5291f009e2fSPyun YongHyeon 
5301f009e2fSPyun YongHyeon 	/* XXX Stop TX/RX MAC? */
5311f009e2fSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_LINK) == 0)
5321f009e2fSPyun YongHyeon 		return;
5331f009e2fSPyun YongHyeon 
5341f009e2fSPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
5351f009e2fSPyun YongHyeon 	ctrl = CSR_READ_4(sc, ET_MAC_CTRL);
5361f009e2fSPyun YongHyeon 	ctrl &= ~(ET_MAC_CTRL_GHDX | ET_MAC_CTRL_MODE_MII);
5371f009e2fSPyun YongHyeon 	cfg1 = CSR_READ_4(sc, ET_MAC_CFG1);
5381f009e2fSPyun YongHyeon 	cfg1 &= ~(ET_MAC_CFG1_TXFLOW | ET_MAC_CFG1_RXFLOW |
5391f009e2fSPyun YongHyeon 	    ET_MAC_CFG1_LOOPBACK);
5401f009e2fSPyun YongHyeon 	cfg2 = CSR_READ_4(sc, ET_MAC_CFG2);
5411f009e2fSPyun YongHyeon 	cfg2 &= ~(ET_MAC_CFG2_MODE_MII | ET_MAC_CFG2_MODE_GMII |
5421f009e2fSPyun YongHyeon 	    ET_MAC_CFG2_FDX | ET_MAC_CFG2_BIGFRM);
5431f009e2fSPyun YongHyeon 	cfg2 |= ET_MAC_CFG2_LENCHK | ET_MAC_CFG2_CRC | ET_MAC_CFG2_PADCRC |
5441f009e2fSPyun YongHyeon 	    ((7 << ET_MAC_CFG2_PREAMBLE_LEN_SHIFT) &
5451f009e2fSPyun YongHyeon 	    ET_MAC_CFG2_PREAMBLE_LEN_MASK);
5461f009e2fSPyun YongHyeon 
5471f009e2fSPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T)
5481f009e2fSPyun YongHyeon 		cfg2 |= ET_MAC_CFG2_MODE_GMII;
5491f009e2fSPyun YongHyeon 	else {
5501f009e2fSPyun YongHyeon 		cfg2 |= ET_MAC_CFG2_MODE_MII;
5511f009e2fSPyun YongHyeon 		ctrl |= ET_MAC_CTRL_MODE_MII;
5521f009e2fSPyun YongHyeon 	}
5531f009e2fSPyun YongHyeon 
5541f009e2fSPyun YongHyeon 	if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) {
5551f009e2fSPyun YongHyeon 		cfg2 |= ET_MAC_CFG2_FDX;
5565d384a0dSPyun YongHyeon 		/*
5575d384a0dSPyun YongHyeon 		 * Controller lacks automatic TX pause frame
5585d384a0dSPyun YongHyeon 		 * generation so it should be handled by driver.
5595d384a0dSPyun YongHyeon 		 * Even though driver can send pause frame with
5605d384a0dSPyun YongHyeon 		 * arbitrary pause time, controller does not
5615d384a0dSPyun YongHyeon 		 * provide a way that tells how many free RX
5625d384a0dSPyun YongHyeon 		 * buffers are available in controller.  This
5635d384a0dSPyun YongHyeon 		 * limitation makes it hard to generate XON frame
5645d384a0dSPyun YongHyeon 		 * in time on driver side so don't enable TX flow
5655d384a0dSPyun YongHyeon 		 * control.
5665d384a0dSPyun YongHyeon 		 */
5671f009e2fSPyun YongHyeon #ifdef notyet
5681f009e2fSPyun YongHyeon 		if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE)
5691f009e2fSPyun YongHyeon 			cfg1 |= ET_MAC_CFG1_TXFLOW;
5705d384a0dSPyun YongHyeon #endif
5711f009e2fSPyun YongHyeon 		if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE)
5721f009e2fSPyun YongHyeon 			cfg1 |= ET_MAC_CFG1_RXFLOW;
5731f009e2fSPyun YongHyeon 	} else
5741f009e2fSPyun YongHyeon 		ctrl |= ET_MAC_CTRL_GHDX;
5751f009e2fSPyun YongHyeon 
5761f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CTRL, ctrl);
5771f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CFG2, cfg2);
5781f009e2fSPyun YongHyeon 	cfg1 |= ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN;
5791f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CFG1, cfg1);
5801f009e2fSPyun YongHyeon 
5811f009e2fSPyun YongHyeon #define NRETRY	50
5821f009e2fSPyun YongHyeon 
5831f009e2fSPyun YongHyeon 	for (i = 0; i < NRETRY; ++i) {
5841f009e2fSPyun YongHyeon 		cfg1 = CSR_READ_4(sc, ET_MAC_CFG1);
5851f009e2fSPyun YongHyeon 		if ((cfg1 & (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) ==
5861f009e2fSPyun YongHyeon 		    (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN))
5871f009e2fSPyun YongHyeon 			break;
5881f009e2fSPyun YongHyeon 		DELAY(100);
5891f009e2fSPyun YongHyeon 	}
5901f009e2fSPyun YongHyeon 	if (i == NRETRY)
5911f009e2fSPyun YongHyeon 		if_printf(ifp, "can't enable RX/TX\n");
5921f009e2fSPyun YongHyeon 	sc->sc_flags |= ET_FLAG_TXRX_ENABLED;
5931f009e2fSPyun YongHyeon 
5941f009e2fSPyun YongHyeon #undef NRETRY
5954d52a575SXin LI }
5964d52a575SXin LI 
5974d52a575SXin LI static int
5984d52a575SXin LI et_ifmedia_upd_locked(struct ifnet *ifp)
5994d52a575SXin LI {
6000b699044SPyun YongHyeon 	struct et_softc *sc;
6010b699044SPyun YongHyeon 	struct mii_data *mii;
6024d52a575SXin LI 	struct mii_softc *miisc;
6034d52a575SXin LI 
6040b699044SPyun YongHyeon 	sc = ifp->if_softc;
6050b699044SPyun YongHyeon 	mii = device_get_softc(sc->sc_miibus);
6064d52a575SXin LI 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
6073fcb7a53SMarius Strobl 		PHY_RESET(miisc);
60896570638SPyun YongHyeon 	return (mii_mediachg(mii));
6094d52a575SXin LI }
6104d52a575SXin LI 
6114d52a575SXin LI static int
6124d52a575SXin LI et_ifmedia_upd(struct ifnet *ifp)
6134d52a575SXin LI {
6140b699044SPyun YongHyeon 	struct et_softc *sc;
6154d52a575SXin LI 	int res;
6164d52a575SXin LI 
6170b699044SPyun YongHyeon 	sc = ifp->if_softc;
6184d52a575SXin LI 	ET_LOCK(sc);
6194d52a575SXin LI 	res = et_ifmedia_upd_locked(ifp);
6204d52a575SXin LI 	ET_UNLOCK(sc);
6214d52a575SXin LI 
622398f1b65SPyun YongHyeon 	return (res);
6234d52a575SXin LI }
6244d52a575SXin LI 
6254d52a575SXin LI static void
6264d52a575SXin LI et_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
6274d52a575SXin LI {
6281f009e2fSPyun YongHyeon 	struct et_softc *sc;
6291f009e2fSPyun YongHyeon 	struct mii_data *mii;
6304d52a575SXin LI 
6311f009e2fSPyun YongHyeon 	sc = ifp->if_softc;
6320ae9f6a9SPyun YongHyeon 	ET_LOCK(sc);
6331f009e2fSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
6341f009e2fSPyun YongHyeon 		ET_UNLOCK(sc);
6351f009e2fSPyun YongHyeon 		return;
6361f009e2fSPyun YongHyeon 	}
6371f009e2fSPyun YongHyeon 
6381f009e2fSPyun YongHyeon 	mii = device_get_softc(sc->sc_miibus);
6394d52a575SXin LI 	mii_pollstat(mii);
6404d52a575SXin LI 	ifmr->ifm_active = mii->mii_media_active;
6414d52a575SXin LI 	ifmr->ifm_status = mii->mii_media_status;
6420ae9f6a9SPyun YongHyeon 	ET_UNLOCK(sc);
6434d52a575SXin LI }
6444d52a575SXin LI 
6454d52a575SXin LI static void
6464d52a575SXin LI et_stop(struct et_softc *sc)
6474d52a575SXin LI {
6480b699044SPyun YongHyeon 	struct ifnet *ifp;
6494d52a575SXin LI 
6504d52a575SXin LI 	ET_LOCK_ASSERT(sc);
6514d52a575SXin LI 
6520b699044SPyun YongHyeon 	ifp = sc->ifp;
6534d52a575SXin LI 	callout_stop(&sc->sc_tick);
6546537ffa6SPyun YongHyeon 	/* Disable interrupts. */
6556537ffa6SPyun YongHyeon 	CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff);
6564d52a575SXin LI 
6571f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CFG1, CSR_READ_4(sc, ET_MAC_CFG1) & ~(
6581f009e2fSPyun YongHyeon 	    ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN));
6591f009e2fSPyun YongHyeon 	DELAY(100);
6601f009e2fSPyun YongHyeon 
6614d52a575SXin LI 	et_stop_rxdma(sc);
6624d52a575SXin LI 	et_stop_txdma(sc);
663e0b5ac02SPyun YongHyeon 	et_stats_update(sc);
6644d52a575SXin LI 
6654d52a575SXin LI 	et_free_tx_ring(sc);
6664d52a575SXin LI 	et_free_rx_ring(sc);
6674d52a575SXin LI 
6684d52a575SXin LI 	sc->sc_tx = 0;
6694d52a575SXin LI 	sc->sc_tx_intr = 0;
6704d52a575SXin LI 	sc->sc_flags &= ~ET_FLAG_TXRX_ENABLED;
6714d52a575SXin LI 
6724d52a575SXin LI 	sc->watchdog_timer = 0;
6734d52a575SXin LI 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
6744d52a575SXin LI }
6754d52a575SXin LI 
6764d52a575SXin LI static int
6778b3c6496SPyun YongHyeon et_bus_config(struct et_softc *sc)
6784d52a575SXin LI {
6794d52a575SXin LI 	uint32_t val, max_plsz;
6804d52a575SXin LI 	uint16_t ack_latency, replay_timer;
6814d52a575SXin LI 
6824d52a575SXin LI 	/*
6834d52a575SXin LI 	 * Test whether EEPROM is valid
6844d52a575SXin LI 	 * NOTE: Read twice to get the correct value
6854d52a575SXin LI 	 */
6868b3c6496SPyun YongHyeon 	pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1);
6878b3c6496SPyun YongHyeon 	val = pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1);
6884d52a575SXin LI 	if (val & ET_PCIM_EEPROM_STATUS_ERROR) {
6898b3c6496SPyun YongHyeon 		device_printf(sc->dev, "EEPROM status error 0x%02x\n", val);
690398f1b65SPyun YongHyeon 		return (ENXIO);
6914d52a575SXin LI 	}
6924d52a575SXin LI 
6934d52a575SXin LI 	/* TODO: LED */
6944d52a575SXin LI 
6958b3c6496SPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_PCIE) == 0)
6968b3c6496SPyun YongHyeon 		return (0);
6978b3c6496SPyun YongHyeon 
6984d52a575SXin LI 	/*
6994d52a575SXin LI 	 * Configure ACK latency and replay timer according to
7004d52a575SXin LI 	 * max playload size
7014d52a575SXin LI 	 */
7028b3c6496SPyun YongHyeon 	val = pci_read_config(sc->dev,
703389c8bd5SGavin Atkinson 	    sc->sc_expcap + PCIER_DEVICE_CAP, 4);
704389c8bd5SGavin Atkinson 	max_plsz = val & PCIEM_CAP_MAX_PAYLOAD;
7054d52a575SXin LI 
7064d52a575SXin LI 	switch (max_plsz) {
7074d52a575SXin LI 	case ET_PCIV_DEVICE_CAPS_PLSZ_128:
7084d52a575SXin LI 		ack_latency = ET_PCIV_ACK_LATENCY_128;
7094d52a575SXin LI 		replay_timer = ET_PCIV_REPLAY_TIMER_128;
7104d52a575SXin LI 		break;
7114d52a575SXin LI 
7124d52a575SXin LI 	case ET_PCIV_DEVICE_CAPS_PLSZ_256:
7134d52a575SXin LI 		ack_latency = ET_PCIV_ACK_LATENCY_256;
7144d52a575SXin LI 		replay_timer = ET_PCIV_REPLAY_TIMER_256;
7154d52a575SXin LI 		break;
7164d52a575SXin LI 
7174d52a575SXin LI 	default:
7188b3c6496SPyun YongHyeon 		ack_latency = pci_read_config(sc->dev, ET_PCIR_ACK_LATENCY, 2);
7198b3c6496SPyun YongHyeon 		replay_timer = pci_read_config(sc->dev,
7208b3c6496SPyun YongHyeon 		    ET_PCIR_REPLAY_TIMER, 2);
7218b3c6496SPyun YongHyeon 		device_printf(sc->dev, "ack latency %u, replay timer %u\n",
7224d52a575SXin LI 			      ack_latency, replay_timer);
7234d52a575SXin LI 		break;
7244d52a575SXin LI 	}
7254d52a575SXin LI 	if (ack_latency != 0) {
7268b3c6496SPyun YongHyeon 		pci_write_config(sc->dev, ET_PCIR_ACK_LATENCY, ack_latency, 2);
7278b3c6496SPyun YongHyeon 		pci_write_config(sc->dev, ET_PCIR_REPLAY_TIMER, replay_timer,
7288b3c6496SPyun YongHyeon 		    2);
7294d52a575SXin LI 	}
7304d52a575SXin LI 
7314d52a575SXin LI 	/*
7324d52a575SXin LI 	 * Set L0s and L1 latency timer to 2us
7334d52a575SXin LI 	 */
7348b3c6496SPyun YongHyeon 	val = pci_read_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, 4);
735389c8bd5SGavin Atkinson 	val &= ~(PCIEM_LINK_CAP_L0S_EXIT | PCIEM_LINK_CAP_L1_EXIT);
73623263665SPyun YongHyeon 	/* L0s exit latency : 2us */
73723263665SPyun YongHyeon 	val |= 0x00005000;
73823263665SPyun YongHyeon 	/* L1 exit latency : 2us */
73923263665SPyun YongHyeon 	val |= 0x00028000;
7408b3c6496SPyun YongHyeon 	pci_write_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, val, 4);
7414d52a575SXin LI 
7424d52a575SXin LI 	/*
7434d52a575SXin LI 	 * Set max read request size to 2048 bytes
7444d52a575SXin LI 	 */
74539bea5ddSPyun YongHyeon 	pci_set_max_read_req(sc->dev, 2048);
7464d52a575SXin LI 
747398f1b65SPyun YongHyeon 	return (0);
7484d52a575SXin LI }
7494d52a575SXin LI 
7504d52a575SXin LI static void
7514d52a575SXin LI et_get_eaddr(device_t dev, uint8_t eaddr[])
7524d52a575SXin LI {
7534d52a575SXin LI 	uint32_t val;
7544d52a575SXin LI 	int i;
7554d52a575SXin LI 
7564d52a575SXin LI 	val = pci_read_config(dev, ET_PCIR_MAC_ADDR0, 4);
7574d52a575SXin LI 	for (i = 0; i < 4; ++i)
7584d52a575SXin LI 		eaddr[i] = (val >> (8 * i)) & 0xff;
7594d52a575SXin LI 
7604d52a575SXin LI 	val = pci_read_config(dev, ET_PCIR_MAC_ADDR1, 2);
7614d52a575SXin LI 	for (; i < ETHER_ADDR_LEN; ++i)
7624d52a575SXin LI 		eaddr[i] = (val >> (8 * (i - 4))) & 0xff;
7634d52a575SXin LI }
7644d52a575SXin LI 
7654d52a575SXin LI static void
7664d52a575SXin LI et_reset(struct et_softc *sc)
7674d52a575SXin LI {
7680b699044SPyun YongHyeon 
7694d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
7704d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
7714d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
7724d52a575SXin LI 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
7734d52a575SXin LI 
7744d52a575SXin LI 	CSR_WRITE_4(sc, ET_SWRST,
7754d52a575SXin LI 		    ET_SWRST_TXDMA | ET_SWRST_RXDMA |
7764d52a575SXin LI 		    ET_SWRST_TXMAC | ET_SWRST_RXMAC |
7774d52a575SXin LI 		    ET_SWRST_MAC | ET_SWRST_MAC_STAT | ET_SWRST_MMC);
7784d52a575SXin LI 
7794d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
7804d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
7814d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC);
7824d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
7836537ffa6SPyun YongHyeon 	/* Disable interrupts. */
7844d52a575SXin LI 	CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff);
7854d52a575SXin LI }
7864d52a575SXin LI 
78705884511SPyun YongHyeon struct et_dmamap_arg {
78805884511SPyun YongHyeon 	bus_addr_t	et_busaddr;
78905884511SPyun YongHyeon };
79005884511SPyun YongHyeon 
79105884511SPyun YongHyeon static void
79205884511SPyun YongHyeon et_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
7934d52a575SXin LI {
79405884511SPyun YongHyeon 	struct et_dmamap_arg *ctx;
79505884511SPyun YongHyeon 
79605884511SPyun YongHyeon 	if (error)
79705884511SPyun YongHyeon 		return;
79805884511SPyun YongHyeon 
79905884511SPyun YongHyeon 	KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg));
80005884511SPyun YongHyeon 
80105884511SPyun YongHyeon 	ctx = arg;
80205884511SPyun YongHyeon 	ctx->et_busaddr = segs->ds_addr;
80305884511SPyun YongHyeon }
80405884511SPyun YongHyeon 
80505884511SPyun YongHyeon static int
80605884511SPyun YongHyeon et_dma_ring_alloc(struct et_softc *sc, bus_size_t alignment, bus_size_t maxsize,
80705884511SPyun YongHyeon     bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map, bus_addr_t *paddr,
80805884511SPyun YongHyeon     const char *msg)
80905884511SPyun YongHyeon {
81005884511SPyun YongHyeon 	struct et_dmamap_arg ctx;
81105884511SPyun YongHyeon 	int error;
81205884511SPyun YongHyeon 
81305884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_dtag, alignment, 0, BUS_SPACE_MAXADDR,
81405884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, NULL, NULL, maxsize, 1, maxsize, 0, NULL, NULL,
81505884511SPyun YongHyeon 	    tag);
81605884511SPyun YongHyeon 	if (error != 0) {
81705884511SPyun YongHyeon 		device_printf(sc->dev, "could not create %s dma tag\n", msg);
81805884511SPyun YongHyeon 		return (error);
81905884511SPyun YongHyeon 	}
82005884511SPyun YongHyeon 	/* Allocate DMA'able memory for ring. */
82105884511SPyun YongHyeon 	error = bus_dmamem_alloc(*tag, (void **)ring,
82205884511SPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map);
82305884511SPyun YongHyeon 	if (error != 0) {
82405884511SPyun YongHyeon 		device_printf(sc->dev,
82505884511SPyun YongHyeon 		    "could not allocate DMA'able memory for %s\n", msg);
82605884511SPyun YongHyeon 		return (error);
82705884511SPyun YongHyeon 	}
82805884511SPyun YongHyeon 	/* Load the address of the ring. */
82905884511SPyun YongHyeon 	ctx.et_busaddr = 0;
83005884511SPyun YongHyeon 	error = bus_dmamap_load(*tag, *map, *ring, maxsize, et_dma_map_addr,
83105884511SPyun YongHyeon 	    &ctx, BUS_DMA_NOWAIT);
83205884511SPyun YongHyeon 	if (error != 0) {
83305884511SPyun YongHyeon 		device_printf(sc->dev,
83405884511SPyun YongHyeon 		    "could not load DMA'able memory for %s\n", msg);
83505884511SPyun YongHyeon 		return (error);
83605884511SPyun YongHyeon 	}
83705884511SPyun YongHyeon 	*paddr = ctx.et_busaddr;
83805884511SPyun YongHyeon 	return (0);
83905884511SPyun YongHyeon }
84005884511SPyun YongHyeon 
84105884511SPyun YongHyeon static void
84205884511SPyun YongHyeon et_dma_ring_free(struct et_softc *sc, bus_dma_tag_t *tag, uint8_t **ring,
84305884511SPyun YongHyeon     bus_dmamap_t *map)
84405884511SPyun YongHyeon {
84505884511SPyun YongHyeon 
84605884511SPyun YongHyeon 	if (*map != NULL)
84705884511SPyun YongHyeon 		bus_dmamap_unload(*tag, *map);
84805884511SPyun YongHyeon 	if (*map != NULL && *ring != NULL) {
84905884511SPyun YongHyeon 		bus_dmamem_free(*tag, *ring, *map);
85005884511SPyun YongHyeon 		*ring = NULL;
85105884511SPyun YongHyeon 		*map = NULL;
85205884511SPyun YongHyeon 	}
85305884511SPyun YongHyeon 	if (*tag) {
85405884511SPyun YongHyeon 		bus_dma_tag_destroy(*tag);
85505884511SPyun YongHyeon 		*tag = NULL;
85605884511SPyun YongHyeon 	}
85705884511SPyun YongHyeon }
85805884511SPyun YongHyeon 
85905884511SPyun YongHyeon static int
86005884511SPyun YongHyeon et_dma_alloc(struct et_softc *sc)
86105884511SPyun YongHyeon {
86205884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
86305884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
86405884511SPyun YongHyeon 	struct et_rxstat_ring *rxst_ring;
86505884511SPyun YongHyeon 	struct et_rxstatus_data *rxsd;
86605884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
86705884511SPyun YongHyeon         struct et_txbuf_data *tbd;
86805884511SPyun YongHyeon 	struct et_txstatus_data *txsd;
8694d52a575SXin LI 	int i, error;
8704d52a575SXin LI 
87105884511SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
87205884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
87305884511SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL,
87405884511SPyun YongHyeon 	    &sc->sc_dtag);
87505884511SPyun YongHyeon 	if (error != 0) {
87605884511SPyun YongHyeon 		device_printf(sc->dev, "could not allocate parent dma tag\n");
877398f1b65SPyun YongHyeon 		return (error);
8784d52a575SXin LI 	}
8794d52a575SXin LI 
88005884511SPyun YongHyeon 	/* TX ring. */
88105884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
88205884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_TX_RING_SIZE,
88305884511SPyun YongHyeon 	    &tx_ring->tr_dtag, (uint8_t **)&tx_ring->tr_desc, &tx_ring->tr_dmap,
88405884511SPyun YongHyeon 	    &tx_ring->tr_paddr, "TX ring");
8854d52a575SXin LI 	if (error)
886398f1b65SPyun YongHyeon 		return (error);
8874d52a575SXin LI 
88805884511SPyun YongHyeon 	/* TX status block. */
88905884511SPyun YongHyeon 	txsd = &sc->sc_tx_status;
89005884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, sizeof(uint32_t),
89105884511SPyun YongHyeon 	    &txsd->txsd_dtag, (uint8_t **)&txsd->txsd_status, &txsd->txsd_dmap,
89205884511SPyun YongHyeon 	    &txsd->txsd_paddr, "TX status block");
89305884511SPyun YongHyeon 	if (error)
89405884511SPyun YongHyeon 		return (error);
8954d52a575SXin LI 
89605884511SPyun YongHyeon 	/* RX ring 0, used as to recive small sized frames. */
89705884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[0];
89805884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE,
89905884511SPyun YongHyeon 	    &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap,
90005884511SPyun YongHyeon 	    &rx_ring->rr_paddr, "RX ring 0");
90105884511SPyun YongHyeon 	rx_ring->rr_posreg = ET_RX_RING0_POS;
90205884511SPyun YongHyeon 	if (error)
90305884511SPyun YongHyeon 		return (error);
9044d52a575SXin LI 
90505884511SPyun YongHyeon 	/* RX ring 1, used as to store normal sized frames. */
90605884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[1];
90705884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE,
90805884511SPyun YongHyeon 	    &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap,
90905884511SPyun YongHyeon 	    &rx_ring->rr_paddr, "RX ring 1");
91005884511SPyun YongHyeon 	rx_ring->rr_posreg = ET_RX_RING1_POS;
91105884511SPyun YongHyeon 	if (error)
91205884511SPyun YongHyeon 		return (error);
9134d52a575SXin LI 
91405884511SPyun YongHyeon 	/* RX stat ring. */
91505884511SPyun YongHyeon 	rxst_ring = &sc->sc_rxstat_ring;
91605884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RXSTAT_RING_SIZE,
91705884511SPyun YongHyeon 	    &rxst_ring->rsr_dtag, (uint8_t **)&rxst_ring->rsr_stat,
91805884511SPyun YongHyeon 	    &rxst_ring->rsr_dmap, &rxst_ring->rsr_paddr, "RX stat ring");
91905884511SPyun YongHyeon 	if (error)
92005884511SPyun YongHyeon 		return (error);
9214d52a575SXin LI 
92205884511SPyun YongHyeon 	/* RX status block. */
92305884511SPyun YongHyeon 	rxsd = &sc->sc_rx_status;
92405884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN,
92505884511SPyun YongHyeon 	    sizeof(struct et_rxstatus), &rxsd->rxsd_dtag,
92605884511SPyun YongHyeon 	    (uint8_t **)&rxsd->rxsd_status, &rxsd->rxsd_dmap,
92705884511SPyun YongHyeon 	    &rxsd->rxsd_paddr, "RX status block");
92805884511SPyun YongHyeon 	if (error)
92905884511SPyun YongHyeon 		return (error);
9304d52a575SXin LI 
93105884511SPyun YongHyeon 	/* Create parent DMA tag for mbufs. */
93205884511SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
93305884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
93405884511SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL,
93505884511SPyun YongHyeon 	    &sc->sc_mbuf_dtag);
93605884511SPyun YongHyeon 	if (error != 0) {
93705884511SPyun YongHyeon 		device_printf(sc->dev,
93805884511SPyun YongHyeon 		    "could not allocate parent dma tag for mbuf\n");
939398f1b65SPyun YongHyeon 		return (error);
9404d52a575SXin LI 	}
9414d52a575SXin LI 
94205884511SPyun YongHyeon 	/* Create DMA tag for mini RX mbufs to use RX ring 0. */
94305884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0,
94405884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MHLEN, 1,
94505884511SPyun YongHyeon 	    MHLEN, 0, NULL, NULL, &sc->sc_rx_mini_tag);
9464d52a575SXin LI 	if (error) {
94705884511SPyun YongHyeon 		device_printf(sc->dev, "could not create mini RX dma tag\n");
948398f1b65SPyun YongHyeon 		return (error);
9494d52a575SXin LI 	}
9504d52a575SXin LI 
95105884511SPyun YongHyeon 	/* Create DMA tag for standard RX mbufs to use RX ring 1. */
95205884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0,
95305884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
95405884511SPyun YongHyeon 	    MCLBYTES, 0, NULL, NULL, &sc->sc_rx_tag);
9554d52a575SXin LI 	if (error) {
95605884511SPyun YongHyeon 		device_printf(sc->dev, "could not create RX dma tag\n");
957398f1b65SPyun YongHyeon 		return (error);
9584d52a575SXin LI 	}
9594d52a575SXin LI 
96005884511SPyun YongHyeon 	/* Create DMA tag for TX mbufs. */
96105884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0,
96205884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
96305884511SPyun YongHyeon 	    MCLBYTES * ET_NSEG_MAX, ET_NSEG_MAX, MCLBYTES, 0, NULL, NULL,
96405884511SPyun YongHyeon 	    &sc->sc_tx_tag);
96505884511SPyun YongHyeon 	if (error) {
96605884511SPyun YongHyeon 		device_printf(sc->dev, "could not create TX dma tag\n");
96705884511SPyun YongHyeon 		return (error);
96805884511SPyun YongHyeon 	}
96905884511SPyun YongHyeon 
97005884511SPyun YongHyeon 	/* Initialize RX ring 0. */
97105884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[0];
97205884511SPyun YongHyeon 	rbd->rbd_bufsize = ET_RXDMA_CTRL_RING0_128;
97305884511SPyun YongHyeon 	rbd->rbd_newbuf = et_newbuf_hdr;
97405884511SPyun YongHyeon 	rbd->rbd_discard = et_rxbuf_discard;
9754d52a575SXin LI 	rbd->rbd_softc = sc;
97605884511SPyun YongHyeon 	rbd->rbd_ring = &sc->sc_rx_ring[0];
97705884511SPyun YongHyeon 	/* Create DMA maps for mini RX buffers, ring 0. */
97805884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
97905884511SPyun YongHyeon 		error = bus_dmamap_create(sc->sc_rx_mini_tag, 0,
98005884511SPyun YongHyeon 		    &rbd->rbd_buf[i].rb_dmap);
98105884511SPyun YongHyeon 		if (error) {
98205884511SPyun YongHyeon 			device_printf(sc->dev,
98305884511SPyun YongHyeon 			    "could not create DMA map for mini RX mbufs\n");
98405884511SPyun YongHyeon 			return (error);
98505884511SPyun YongHyeon 		}
9864d52a575SXin LI 	}
9874d52a575SXin LI 
98805884511SPyun YongHyeon 	/* Create a spare DMA map for mini RX buffers, ring 0. */
98905884511SPyun YongHyeon 	error = bus_dmamap_create(sc->sc_rx_mini_tag, 0,
99005884511SPyun YongHyeon 	    &sc->sc_rx_mini_sparemap);
99105884511SPyun YongHyeon 	if (error) {
99205884511SPyun YongHyeon 		device_printf(sc->dev,
99305884511SPyun YongHyeon 		    "could not create spare DMA map for mini RX mbuf\n");
99405884511SPyun YongHyeon 		return (error);
99505884511SPyun YongHyeon 	}
99605884511SPyun YongHyeon 
99705884511SPyun YongHyeon 	/* Initialize RX ring 1. */
99805884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[1];
99905884511SPyun YongHyeon 	rbd->rbd_bufsize = ET_RXDMA_CTRL_RING1_2048;
100005884511SPyun YongHyeon 	rbd->rbd_newbuf = et_newbuf_cluster;
100105884511SPyun YongHyeon 	rbd->rbd_discard = et_rxbuf_discard;
100205884511SPyun YongHyeon 	rbd->rbd_softc = sc;
100305884511SPyun YongHyeon 	rbd->rbd_ring = &sc->sc_rx_ring[1];
100405884511SPyun YongHyeon 	/* Create DMA maps for standard RX buffers, ring 1. */
100505884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
100605884511SPyun YongHyeon 		error = bus_dmamap_create(sc->sc_rx_tag, 0,
100705884511SPyun YongHyeon 		    &rbd->rbd_buf[i].rb_dmap);
100805884511SPyun YongHyeon 		if (error) {
100905884511SPyun YongHyeon 			device_printf(sc->dev,
101005884511SPyun YongHyeon 			    "could not create DMA map for mini RX mbufs\n");
101105884511SPyun YongHyeon 			return (error);
101205884511SPyun YongHyeon 		}
101305884511SPyun YongHyeon 	}
101405884511SPyun YongHyeon 
101505884511SPyun YongHyeon 	/* Create a spare DMA map for standard RX buffers, ring 1. */
101605884511SPyun YongHyeon 	error = bus_dmamap_create(sc->sc_rx_tag, 0, &sc->sc_rx_sparemap);
101705884511SPyun YongHyeon 	if (error) {
101805884511SPyun YongHyeon 		device_printf(sc->dev,
101905884511SPyun YongHyeon 		    "could not create spare DMA map for RX mbuf\n");
102005884511SPyun YongHyeon 		return (error);
102105884511SPyun YongHyeon 	}
102205884511SPyun YongHyeon 
102305884511SPyun YongHyeon 	/* Create DMA maps for TX buffers. */
102405884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
102505884511SPyun YongHyeon 	for (i = 0; i < ET_TX_NDESC; i++) {
102605884511SPyun YongHyeon 		error = bus_dmamap_create(sc->sc_tx_tag, 0,
10274d52a575SXin LI 		    &tbd->tbd_buf[i].tb_dmap);
10284d52a575SXin LI 		if (error) {
102905884511SPyun YongHyeon 			device_printf(sc->dev,
103005884511SPyun YongHyeon 			    "could not create DMA map for TX mbufs\n");
1031398f1b65SPyun YongHyeon 			return (error);
10324d52a575SXin LI 		}
10334d52a575SXin LI 	}
10344d52a575SXin LI 
1035398f1b65SPyun YongHyeon 	return (0);
10364d52a575SXin LI }
10374d52a575SXin LI 
10384d52a575SXin LI static void
103905884511SPyun YongHyeon et_dma_free(struct et_softc *sc)
10404d52a575SXin LI {
104105884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
104205884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
104305884511SPyun YongHyeon 	struct et_txstatus_data *txsd;
104405884511SPyun YongHyeon 	struct et_rxstat_ring *rxst_ring;
104505884511SPyun YongHyeon 	struct et_rxstatus_data *rxsd;
104605884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
104705884511SPyun YongHyeon         struct et_txbuf_data *tbd;
10484d52a575SXin LI 	int i;
10494d52a575SXin LI 
105005884511SPyun YongHyeon 	/* Destroy DMA maps for mini RX buffers, ring 0. */
105105884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[0];
105205884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
105305884511SPyun YongHyeon 		if (rbd->rbd_buf[i].rb_dmap) {
105405884511SPyun YongHyeon 			bus_dmamap_destroy(sc->sc_rx_mini_tag,
105505884511SPyun YongHyeon 			    rbd->rbd_buf[i].rb_dmap);
105605884511SPyun YongHyeon 			rbd->rbd_buf[i].rb_dmap = NULL;
10574d52a575SXin LI 		}
10584d52a575SXin LI 	}
105905884511SPyun YongHyeon 	if (sc->sc_rx_mini_sparemap) {
106005884511SPyun YongHyeon 		bus_dmamap_destroy(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap);
106105884511SPyun YongHyeon 		sc->sc_rx_mini_sparemap = NULL;
106205884511SPyun YongHyeon 	}
106305884511SPyun YongHyeon 	if (sc->sc_rx_mini_tag) {
106405884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_rx_mini_tag);
106505884511SPyun YongHyeon 		sc->sc_rx_mini_tag = NULL;
10664d52a575SXin LI 	}
10674d52a575SXin LI 
106805884511SPyun YongHyeon 	/* Destroy DMA maps for standard RX buffers, ring 1. */
106905884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[1];
107005884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
107105884511SPyun YongHyeon 		if (rbd->rbd_buf[i].rb_dmap) {
107205884511SPyun YongHyeon 			bus_dmamap_destroy(sc->sc_rx_tag,
107305884511SPyun YongHyeon 			    rbd->rbd_buf[i].rb_dmap);
107405884511SPyun YongHyeon 			rbd->rbd_buf[i].rb_dmap = NULL;
10754d52a575SXin LI 		}
10764d52a575SXin LI 	}
107705884511SPyun YongHyeon 	if (sc->sc_rx_sparemap) {
107805884511SPyun YongHyeon 		bus_dmamap_destroy(sc->sc_rx_tag, sc->sc_rx_sparemap);
107905884511SPyun YongHyeon 		sc->sc_rx_sparemap = NULL;
108005884511SPyun YongHyeon 	}
108105884511SPyun YongHyeon 	if (sc->sc_rx_tag) {
108205884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_rx_tag);
108305884511SPyun YongHyeon 		sc->sc_rx_tag = NULL;
108405884511SPyun YongHyeon 	}
10854d52a575SXin LI 
108605884511SPyun YongHyeon 	/* Destroy DMA maps for TX buffers. */
108705884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
108805884511SPyun YongHyeon 	for (i = 0; i < ET_TX_NDESC; i++) {
108905884511SPyun YongHyeon 		if (tbd->tbd_buf[i].tb_dmap) {
109005884511SPyun YongHyeon 			bus_dmamap_destroy(sc->sc_tx_tag,
109105884511SPyun YongHyeon 			    tbd->tbd_buf[i].tb_dmap);
109205884511SPyun YongHyeon 			tbd->tbd_buf[i].tb_dmap = NULL;
109305884511SPyun YongHyeon 		}
109405884511SPyun YongHyeon 	}
109505884511SPyun YongHyeon 	if (sc->sc_tx_tag) {
109605884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_tx_tag);
109705884511SPyun YongHyeon 		sc->sc_tx_tag = NULL;
109805884511SPyun YongHyeon 	}
109905884511SPyun YongHyeon 
110005884511SPyun YongHyeon 	/* Destroy mini RX ring, ring 0. */
110105884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[0];
110205884511SPyun YongHyeon 	et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc,
110305884511SPyun YongHyeon 	    &rx_ring->rr_dmap);
110405884511SPyun YongHyeon 	/* Destroy standard RX ring, ring 1. */
110505884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[1];
110605884511SPyun YongHyeon 	et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc,
110705884511SPyun YongHyeon 	    &rx_ring->rr_dmap);
110805884511SPyun YongHyeon 	/* Destroy RX stat ring. */
110905884511SPyun YongHyeon 	rxst_ring = &sc->sc_rxstat_ring;
111005884511SPyun YongHyeon 	et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat,
111105884511SPyun YongHyeon 	    &rxst_ring->rsr_dmap);
111205884511SPyun YongHyeon 	/* Destroy RX status block. */
111305884511SPyun YongHyeon 	rxsd = &sc->sc_rx_status;
111405884511SPyun YongHyeon 	et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat,
111505884511SPyun YongHyeon 	    &rxst_ring->rsr_dmap);
111605884511SPyun YongHyeon 	/* Destroy TX ring. */
111705884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
111805884511SPyun YongHyeon 	et_dma_ring_free(sc, &tx_ring->tr_dtag, (void *)&tx_ring->tr_desc,
111905884511SPyun YongHyeon 	    &tx_ring->tr_dmap);
112005884511SPyun YongHyeon 	/* Destroy TX status block. */
112105884511SPyun YongHyeon 	txsd = &sc->sc_tx_status;
112205884511SPyun YongHyeon 	et_dma_ring_free(sc, &txsd->txsd_dtag, (void *)&txsd->txsd_status,
112305884511SPyun YongHyeon 	    &txsd->txsd_dmap);
112405884511SPyun YongHyeon 
112505884511SPyun YongHyeon 	/* Destroy the parent tag. */
112605884511SPyun YongHyeon 	if (sc->sc_dtag) {
112705884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_dtag);
112805884511SPyun YongHyeon 		sc->sc_dtag = NULL;
112905884511SPyun YongHyeon 	}
11304d52a575SXin LI }
11314d52a575SXin LI 
11324d52a575SXin LI static void
11334d52a575SXin LI et_chip_attach(struct et_softc *sc)
11344d52a575SXin LI {
11354d52a575SXin LI 	uint32_t val;
11364d52a575SXin LI 
11374d52a575SXin LI 	/*
11384d52a575SXin LI 	 * Perform minimal initialization
11394d52a575SXin LI 	 */
11404d52a575SXin LI 
11414d52a575SXin LI 	/* Disable loopback */
11424d52a575SXin LI 	CSR_WRITE_4(sc, ET_LOOPBACK, 0);
11434d52a575SXin LI 
11444d52a575SXin LI 	/* Reset MAC */
11454d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
11464d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
11474d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
11484d52a575SXin LI 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
11494d52a575SXin LI 
11504d52a575SXin LI 	/*
11514d52a575SXin LI 	 * Setup half duplex mode
11524d52a575SXin LI 	 */
115323263665SPyun YongHyeon 	val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) |
115423263665SPyun YongHyeon 	    (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) |
115523263665SPyun YongHyeon 	    (55 << ET_MAC_HDX_COLLWIN_SHIFT) |
11564d52a575SXin LI 	    ET_MAC_HDX_EXC_DEFER;
11574d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_HDX, val);
11584d52a575SXin LI 
11594d52a575SXin LI 	/* Clear MAC control */
11604d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CTRL, 0);
11614d52a575SXin LI 
11624d52a575SXin LI 	/* Reset MII */
11634d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST);
11644d52a575SXin LI 
11654d52a575SXin LI 	/* Bring MAC out of reset state */
11664d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
11674d52a575SXin LI 
11684d52a575SXin LI 	/* Enable memory controllers */
11694d52a575SXin LI 	CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE);
11704d52a575SXin LI }
11714d52a575SXin LI 
11724d52a575SXin LI static void
11734d52a575SXin LI et_intr(void *xsc)
11744d52a575SXin LI {
11750b699044SPyun YongHyeon 	struct et_softc *sc;
11764d52a575SXin LI 	struct ifnet *ifp;
1177fa1483ddSPyun YongHyeon 	uint32_t status;
11784d52a575SXin LI 
11790b699044SPyun YongHyeon 	sc = xsc;
11804d52a575SXin LI 	ET_LOCK(sc);
11814d52a575SXin LI 	ifp = sc->ifp;
1182fa1483ddSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1183fa1483ddSPyun YongHyeon 		goto done;
1184fa1483ddSPyun YongHyeon 
1185fa1483ddSPyun YongHyeon 	status = CSR_READ_4(sc, ET_INTR_STATUS);
1186fa1483ddSPyun YongHyeon 	if ((status & ET_INTRS) == 0)
1187fa1483ddSPyun YongHyeon 		goto done;
11884d52a575SXin LI 
11896537ffa6SPyun YongHyeon 	/* Disable further interrupts. */
11906537ffa6SPyun YongHyeon 	CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff);
11914d52a575SXin LI 
1192fa1483ddSPyun YongHyeon 	if (status & (ET_INTR_RXDMA_ERROR | ET_INTR_TXDMA_ERROR)) {
1193fa1483ddSPyun YongHyeon 		device_printf(sc->dev, "DMA error(0x%08x) -- resetting\n",
1194fa1483ddSPyun YongHyeon 		    status);
1195fa1483ddSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1196fa1483ddSPyun YongHyeon 		et_init_locked(sc);
1197fa1483ddSPyun YongHyeon 		ET_UNLOCK(sc);
1198fa1483ddSPyun YongHyeon 		return;
1199fa1483ddSPyun YongHyeon 	}
1200fa1483ddSPyun YongHyeon 	if (status & ET_INTR_RXDMA)
12014d52a575SXin LI 		et_rxeof(sc);
1202fa1483ddSPyun YongHyeon 	if (status & (ET_INTR_TXDMA | ET_INTR_TIMER))
12034d52a575SXin LI 		et_txeof(sc);
1204fa1483ddSPyun YongHyeon 	if (status & ET_INTR_TIMER)
12054d52a575SXin LI 		CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer);
1206244fd28bSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
12076537ffa6SPyun YongHyeon 		CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS);
1208244fd28bSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1209244fd28bSPyun YongHyeon 			et_start_locked(ifp);
1210244fd28bSPyun YongHyeon 	}
1211fa1483ddSPyun YongHyeon done:
12124d52a575SXin LI 	ET_UNLOCK(sc);
12134d52a575SXin LI }
12144d52a575SXin LI 
12154d52a575SXin LI static void
12164d52a575SXin LI et_init_locked(struct et_softc *sc)
12174d52a575SXin LI {
121805884511SPyun YongHyeon 	struct ifnet *ifp;
121905884511SPyun YongHyeon 	int error;
12204d52a575SXin LI 
12214d52a575SXin LI 	ET_LOCK_ASSERT(sc);
12224d52a575SXin LI 
122305884511SPyun YongHyeon 	ifp = sc->ifp;
12244d52a575SXin LI 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
12254d52a575SXin LI 		return;
12264d52a575SXin LI 
12274d52a575SXin LI 	et_stop(sc);
12281f009e2fSPyun YongHyeon 	et_reset(sc);
12294d52a575SXin LI 
123005884511SPyun YongHyeon 	et_init_tx_ring(sc);
12314d52a575SXin LI 	error = et_init_rx_ring(sc);
12324d52a575SXin LI 	if (error)
123305884511SPyun YongHyeon 		return;
12344d52a575SXin LI 
12354d52a575SXin LI 	error = et_chip_init(sc);
12364d52a575SXin LI 	if (error)
12371f009e2fSPyun YongHyeon 		goto fail;
12384d52a575SXin LI 
12391f009e2fSPyun YongHyeon 	/*
12401f009e2fSPyun YongHyeon 	 * Start TX/RX DMA engine
12411f009e2fSPyun YongHyeon 	 */
12421f009e2fSPyun YongHyeon 	error = et_start_rxdma(sc);
12434d52a575SXin LI 	if (error)
12441f009e2fSPyun YongHyeon 		return;
12451f009e2fSPyun YongHyeon 
12461f009e2fSPyun YongHyeon 	error = et_start_txdma(sc);
12471f009e2fSPyun YongHyeon 	if (error)
12481f009e2fSPyun YongHyeon 		return;
12494d52a575SXin LI 
12506537ffa6SPyun YongHyeon 	/* Enable interrupts. */
12516537ffa6SPyun YongHyeon 	CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS);
12524d52a575SXin LI 
12534d52a575SXin LI 	CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer);
12544d52a575SXin LI 
12554d52a575SXin LI 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
12564d52a575SXin LI 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
12571f009e2fSPyun YongHyeon 
12581f009e2fSPyun YongHyeon 	sc->sc_flags &= ~ET_FLAG_LINK;
12591f009e2fSPyun YongHyeon 	et_ifmedia_upd_locked(ifp);
12601f009e2fSPyun YongHyeon 
12611f009e2fSPyun YongHyeon 	callout_reset(&sc->sc_tick, hz, et_tick, sc);
12621f009e2fSPyun YongHyeon 
12631f009e2fSPyun YongHyeon fail:
12644d52a575SXin LI 	if (error)
12654d52a575SXin LI 		et_stop(sc);
12664d52a575SXin LI }
12674d52a575SXin LI 
12684d52a575SXin LI static void
12694d52a575SXin LI et_init(void *xsc)
12704d52a575SXin LI {
12714d52a575SXin LI 	struct et_softc *sc = xsc;
12724d52a575SXin LI 
12734d52a575SXin LI 	ET_LOCK(sc);
12744d52a575SXin LI 	et_init_locked(sc);
12754d52a575SXin LI 	ET_UNLOCK(sc);
12764d52a575SXin LI }
12774d52a575SXin LI 
12784d52a575SXin LI static int
12794d52a575SXin LI et_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
12804d52a575SXin LI {
12810b699044SPyun YongHyeon 	struct et_softc *sc;
12820b699044SPyun YongHyeon 	struct mii_data *mii;
12830b699044SPyun YongHyeon 	struct ifreq *ifr;
12840b699044SPyun YongHyeon 	int error, mask, max_framelen;
12850b699044SPyun YongHyeon 
12860b699044SPyun YongHyeon 	sc = ifp->if_softc;
12870b699044SPyun YongHyeon 	ifr = (struct ifreq *)data;
12880b699044SPyun YongHyeon 	error = 0;
12894d52a575SXin LI 
12904d52a575SXin LI /* XXX LOCKSUSED */
12914d52a575SXin LI 	switch (cmd) {
12924d52a575SXin LI 	case SIOCSIFFLAGS:
12934d52a575SXin LI 		ET_LOCK(sc);
12944d52a575SXin LI 		if (ifp->if_flags & IFF_UP) {
12954d52a575SXin LI 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
12964d52a575SXin LI 				if ((ifp->if_flags ^ sc->sc_if_flags) &
12974d52a575SXin LI 				(IFF_ALLMULTI | IFF_PROMISC | IFF_BROADCAST))
12984d52a575SXin LI 					et_setmulti(sc);
12994d52a575SXin LI 			} else {
13004d52a575SXin LI 				et_init_locked(sc);
13014d52a575SXin LI 			}
13024d52a575SXin LI 		} else {
13034d52a575SXin LI 			if (ifp->if_drv_flags & IFF_DRV_RUNNING)
13044d52a575SXin LI 				et_stop(sc);
13054d52a575SXin LI 		}
13064d52a575SXin LI 		sc->sc_if_flags = ifp->if_flags;
13074d52a575SXin LI 		ET_UNLOCK(sc);
13084d52a575SXin LI 		break;
13094d52a575SXin LI 
13104d52a575SXin LI 	case SIOCSIFMEDIA:
13114d52a575SXin LI 	case SIOCGIFMEDIA:
13120b699044SPyun YongHyeon 		mii = device_get_softc(sc->sc_miibus);
13134d52a575SXin LI 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
13144d52a575SXin LI 		break;
13154d52a575SXin LI 
13164d52a575SXin LI 	case SIOCADDMULTI:
13174d52a575SXin LI 	case SIOCDELMULTI:
13184d52a575SXin LI 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
13194d52a575SXin LI 			ET_LOCK(sc);
13204d52a575SXin LI 			et_setmulti(sc);
13214d52a575SXin LI 			ET_UNLOCK(sc);
13224d52a575SXin LI 		}
13234d52a575SXin LI 		break;
13244d52a575SXin LI 
13254d52a575SXin LI 	case SIOCSIFMTU:
13268e5ad990SPyun YongHyeon 		ET_LOCK(sc);
13274d52a575SXin LI #if 0
13284d52a575SXin LI 		if (sc->sc_flags & ET_FLAG_JUMBO)
13294d52a575SXin LI 			max_framelen = ET_JUMBO_FRAMELEN;
13304d52a575SXin LI 		else
13314d52a575SXin LI #endif
13324d52a575SXin LI 			max_framelen = MCLBYTES - 1;
13334d52a575SXin LI 
13344d52a575SXin LI 		if (ET_FRAMELEN(ifr->ifr_mtu) > max_framelen) {
13354d52a575SXin LI 			error = EOPNOTSUPP;
13368e5ad990SPyun YongHyeon 			ET_UNLOCK(sc);
13374d52a575SXin LI 			break;
13384d52a575SXin LI 		}
13394d52a575SXin LI 
13404d52a575SXin LI 		if (ifp->if_mtu != ifr->ifr_mtu) {
13414d52a575SXin LI 			ifp->if_mtu = ifr->ifr_mtu;
13428e5ad990SPyun YongHyeon 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
13434d52a575SXin LI 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
13448e5ad990SPyun YongHyeon 				et_init_locked(sc);
13454d52a575SXin LI 			}
13468e5ad990SPyun YongHyeon 		}
13478e5ad990SPyun YongHyeon 		ET_UNLOCK(sc);
13484d52a575SXin LI 		break;
13494d52a575SXin LI 
13509955274cSPyun YongHyeon 	case SIOCSIFCAP:
13519955274cSPyun YongHyeon 		ET_LOCK(sc);
13529955274cSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
13539955274cSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
13549955274cSPyun YongHyeon 		    (IFCAP_TXCSUM & ifp->if_capabilities) != 0) {
13559955274cSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
13569955274cSPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capenable) != 0)
13579955274cSPyun YongHyeon 				ifp->if_hwassist |= ET_CSUM_FEATURES;
13589955274cSPyun YongHyeon 			else
13599955274cSPyun YongHyeon 				ifp->if_hwassist &= ~ET_CSUM_FEATURES;
13609955274cSPyun YongHyeon 		}
13619955274cSPyun YongHyeon 		ET_UNLOCK(sc);
13629955274cSPyun YongHyeon 		break;
13639955274cSPyun YongHyeon 
13644d52a575SXin LI 	default:
13654d52a575SXin LI 		error = ether_ioctl(ifp, cmd, data);
13664d52a575SXin LI 		break;
13674d52a575SXin LI 	}
1368398f1b65SPyun YongHyeon 	return (error);
13694d52a575SXin LI }
13704d52a575SXin LI 
13714d52a575SXin LI static void
13724d52a575SXin LI et_start_locked(struct ifnet *ifp)
13734d52a575SXin LI {
1374c8b727ceSPyun YongHyeon 	struct et_softc *sc;
1375c8b727ceSPyun YongHyeon 	struct mbuf *m_head = NULL;
1376244fd28bSPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
13774d52a575SXin LI 	struct et_txbuf_data *tbd;
1378244fd28bSPyun YongHyeon 	uint32_t tx_ready_pos;
1379c8b727ceSPyun YongHyeon 	int enq;
13804d52a575SXin LI 
1381c8b727ceSPyun YongHyeon 	sc = ifp->if_softc;
13824d52a575SXin LI 	ET_LOCK_ASSERT(sc);
13834d52a575SXin LI 
13841f009e2fSPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
13851f009e2fSPyun YongHyeon 	    IFF_DRV_RUNNING ||
13861f009e2fSPyun YongHyeon 	    (sc->sc_flags & (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED)) !=
13871f009e2fSPyun YongHyeon 	    (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED))
13884d52a575SXin LI 		return;
13894d52a575SXin LI 
1390244fd28bSPyun YongHyeon 	/*
1391244fd28bSPyun YongHyeon 	 * Driver does not request TX completion interrupt for every
1392244fd28bSPyun YongHyeon 	 * queued frames to prevent generating excessive interrupts.
1393244fd28bSPyun YongHyeon 	 * This means driver may wait for TX completion interrupt even
1394244fd28bSPyun YongHyeon 	 * though some frames were sucessfully transmitted.  Reclaiming
1395244fd28bSPyun YongHyeon 	 * transmitted frames will ensure driver see all available
1396244fd28bSPyun YongHyeon 	 * descriptors.
1397244fd28bSPyun YongHyeon 	 */
1398c8b727ceSPyun YongHyeon 	tbd = &sc->sc_tx_data;
1399244fd28bSPyun YongHyeon 	if (tbd->tbd_used > (ET_TX_NDESC * 2) / 3)
1400244fd28bSPyun YongHyeon 		et_txeof(sc);
1401244fd28bSPyun YongHyeon 
1402c8b727ceSPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
1403c8b727ceSPyun YongHyeon 		if (tbd->tbd_used + ET_NSEG_SPARE >= ET_TX_NDESC) {
14044d52a575SXin LI 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
14054d52a575SXin LI 			break;
14064d52a575SXin LI 		}
14074d52a575SXin LI 
1408c8b727ceSPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1409c8b727ceSPyun YongHyeon 		if (m_head == NULL)
14104d52a575SXin LI 			break;
14114d52a575SXin LI 
1412c8b727ceSPyun YongHyeon 		if (et_encap(sc, &m_head)) {
1413c8b727ceSPyun YongHyeon 			if (m_head == NULL) {
14144d52a575SXin LI 				ifp->if_oerrors++;
1415c8b727ceSPyun YongHyeon 				break;
1416c8b727ceSPyun YongHyeon 			}
1417c8b727ceSPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1418c8b727ceSPyun YongHyeon 			if (tbd->tbd_used > 0)
14194d52a575SXin LI 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
14204d52a575SXin LI 			break;
14214d52a575SXin LI 		}
1422c8b727ceSPyun YongHyeon 		enq++;
1423c8b727ceSPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
14244d52a575SXin LI 	}
14254d52a575SXin LI 
1426244fd28bSPyun YongHyeon 	if (enq > 0) {
1427244fd28bSPyun YongHyeon 		tx_ring = &sc->sc_tx_ring;
1428244fd28bSPyun YongHyeon 		bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap,
1429244fd28bSPyun YongHyeon 		    BUS_DMASYNC_PREWRITE);
1430244fd28bSPyun YongHyeon 		tx_ready_pos = tx_ring->tr_ready_index &
1431244fd28bSPyun YongHyeon 		    ET_TX_READY_POS_INDEX_MASK;
1432244fd28bSPyun YongHyeon 		if (tx_ring->tr_ready_wrap)
1433244fd28bSPyun YongHyeon 			tx_ready_pos |= ET_TX_READY_POS_WRAP;
1434244fd28bSPyun YongHyeon 		CSR_WRITE_4(sc, ET_TX_READY_POS, tx_ready_pos);
14354d52a575SXin LI 		sc->watchdog_timer = 5;
14364d52a575SXin LI 	}
1437244fd28bSPyun YongHyeon }
14384d52a575SXin LI 
14394d52a575SXin LI static void
14404d52a575SXin LI et_start(struct ifnet *ifp)
14414d52a575SXin LI {
14420b699044SPyun YongHyeon 	struct et_softc *sc;
14434d52a575SXin LI 
14440b699044SPyun YongHyeon 	sc = ifp->if_softc;
14454d52a575SXin LI 	ET_LOCK(sc);
14464d52a575SXin LI 	et_start_locked(ifp);
14474d52a575SXin LI 	ET_UNLOCK(sc);
14484d52a575SXin LI }
14494d52a575SXin LI 
145005884511SPyun YongHyeon static int
14514d52a575SXin LI et_watchdog(struct et_softc *sc)
14524d52a575SXin LI {
145305884511SPyun YongHyeon 	uint32_t status;
145405884511SPyun YongHyeon 
14554d52a575SXin LI 	ET_LOCK_ASSERT(sc);
14564d52a575SXin LI 
14574d52a575SXin LI 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
145805884511SPyun YongHyeon 		return (0);
14594d52a575SXin LI 
146005884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_tx_status.txsd_dtag, sc->sc_tx_status.txsd_dmap,
146105884511SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
146205884511SPyun YongHyeon 	status = le32toh(*(sc->sc_tx_status.txsd_status));
146305884511SPyun YongHyeon 	if_printf(sc->ifp, "watchdog timed out (0x%08x) -- resetting\n",
146405884511SPyun YongHyeon 	    status);
14654d52a575SXin LI 
1466744ec7f2SPyun YongHyeon 	sc->ifp->if_oerrors++;
1467744ec7f2SPyun YongHyeon 	sc->ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
14684d52a575SXin LI 	et_init_locked(sc);
146905884511SPyun YongHyeon 	return (EJUSTRETURN);
14704d52a575SXin LI }
14714d52a575SXin LI 
14724d52a575SXin LI static int
14734d52a575SXin LI et_stop_rxdma(struct et_softc *sc)
14744d52a575SXin LI {
14750b699044SPyun YongHyeon 
14764d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXDMA_CTRL,
14774d52a575SXin LI 		    ET_RXDMA_CTRL_HALT | ET_RXDMA_CTRL_RING1_ENABLE);
14784d52a575SXin LI 
14794d52a575SXin LI 	DELAY(5);
14804d52a575SXin LI 	if ((CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) == 0) {
14814d52a575SXin LI 		if_printf(sc->ifp, "can't stop RX DMA engine\n");
1482398f1b65SPyun YongHyeon 		return (ETIMEDOUT);
14834d52a575SXin LI 	}
1484398f1b65SPyun YongHyeon 	return (0);
14854d52a575SXin LI }
14864d52a575SXin LI 
14874d52a575SXin LI static int
14884d52a575SXin LI et_stop_txdma(struct et_softc *sc)
14894d52a575SXin LI {
14900b699044SPyun YongHyeon 
14914d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXDMA_CTRL,
14924d52a575SXin LI 		    ET_TXDMA_CTRL_HALT | ET_TXDMA_CTRL_SINGLE_EPKT);
1493398f1b65SPyun YongHyeon 	return (0);
14944d52a575SXin LI }
14954d52a575SXin LI 
14964d52a575SXin LI static void
14974d52a575SXin LI et_free_tx_ring(struct et_softc *sc)
14984d52a575SXin LI {
149905884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
150005884511SPyun YongHyeon 	struct et_txbuf_data *tbd;
150105884511SPyun YongHyeon 	struct et_txbuf *tb;
15024d52a575SXin LI 	int i;
15034d52a575SXin LI 
150405884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
150505884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
15064d52a575SXin LI 	for (i = 0; i < ET_TX_NDESC; ++i) {
150705884511SPyun YongHyeon 		tb = &tbd->tbd_buf[i];
15084d52a575SXin LI 		if (tb->tb_mbuf != NULL) {
150905884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap,
151005884511SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
15114d52a575SXin LI 			bus_dmamap_unload(sc->sc_mbuf_dtag, tb->tb_dmap);
15124d52a575SXin LI 			m_freem(tb->tb_mbuf);
15134d52a575SXin LI 			tb->tb_mbuf = NULL;
15144d52a575SXin LI 		}
15154d52a575SXin LI 	}
15164d52a575SXin LI }
15174d52a575SXin LI 
15184d52a575SXin LI static void
15194d52a575SXin LI et_free_rx_ring(struct et_softc *sc)
15204d52a575SXin LI {
152105884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
152205884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
152305884511SPyun YongHyeon 	struct et_rxbuf *rb;
15244d52a575SXin LI 	int i;
15254d52a575SXin LI 
152605884511SPyun YongHyeon 	/* Ring 0 */
152705884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[0];
152805884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[0];
15294d52a575SXin LI 	for (i = 0; i < ET_RX_NDESC; ++i) {
153005884511SPyun YongHyeon 		rb = &rbd->rbd_buf[i];
15314d52a575SXin LI 		if (rb->rb_mbuf != NULL) {
153205884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_rx_mini_tag, rx_ring->rr_dmap,
153305884511SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
153405884511SPyun YongHyeon 			bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap);
15354d52a575SXin LI 			m_freem(rb->rb_mbuf);
15364d52a575SXin LI 			rb->rb_mbuf = NULL;
15374d52a575SXin LI 		}
15384d52a575SXin LI 	}
15394d52a575SXin LI 
154005884511SPyun YongHyeon 	/* Ring 1 */
154105884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[1];
154205884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[1];
154305884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; ++i) {
154405884511SPyun YongHyeon 		rb = &rbd->rbd_buf[i];
154505884511SPyun YongHyeon 		if (rb->rb_mbuf != NULL) {
154605884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_rx_tag, rx_ring->rr_dmap,
154705884511SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
154805884511SPyun YongHyeon 			bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap);
154905884511SPyun YongHyeon 			m_freem(rb->rb_mbuf);
155005884511SPyun YongHyeon 			rb->rb_mbuf = NULL;
155105884511SPyun YongHyeon 		}
15524d52a575SXin LI 	}
15534d52a575SXin LI }
15544d52a575SXin LI 
15554d52a575SXin LI static void
15564d52a575SXin LI et_setmulti(struct et_softc *sc)
15574d52a575SXin LI {
15584d52a575SXin LI 	struct ifnet *ifp;
15594d52a575SXin LI 	uint32_t hash[4] = { 0, 0, 0, 0 };
15604d52a575SXin LI 	uint32_t rxmac_ctrl, pktfilt;
15614d52a575SXin LI 	struct ifmultiaddr *ifma;
15624d52a575SXin LI 	int i, count;
15634d52a575SXin LI 
15644d52a575SXin LI 	ET_LOCK_ASSERT(sc);
15654d52a575SXin LI 	ifp = sc->ifp;
15664d52a575SXin LI 
15674d52a575SXin LI 	pktfilt = CSR_READ_4(sc, ET_PKTFILT);
15684d52a575SXin LI 	rxmac_ctrl = CSR_READ_4(sc, ET_RXMAC_CTRL);
15694d52a575SXin LI 
15704d52a575SXin LI 	pktfilt &= ~(ET_PKTFILT_BCAST | ET_PKTFILT_MCAST | ET_PKTFILT_UCAST);
15714d52a575SXin LI 	if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) {
15724d52a575SXin LI 		rxmac_ctrl |= ET_RXMAC_CTRL_NO_PKTFILT;
15734d52a575SXin LI 		goto back;
15744d52a575SXin LI 	}
15754d52a575SXin LI 
15764d52a575SXin LI 	count = 0;
1577eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
15784d52a575SXin LI 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
15794d52a575SXin LI 		uint32_t *hp, h;
15804d52a575SXin LI 
15814d52a575SXin LI 		if (ifma->ifma_addr->sa_family != AF_LINK)
15824d52a575SXin LI 			continue;
15834d52a575SXin LI 
15844d52a575SXin LI 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
15854d52a575SXin LI 				   ifma->ifma_addr), ETHER_ADDR_LEN);
15864d52a575SXin LI 		h = (h & 0x3f800000) >> 23;
15874d52a575SXin LI 
15884d52a575SXin LI 		hp = &hash[0];
15894d52a575SXin LI 		if (h >= 32 && h < 64) {
15904d52a575SXin LI 			h -= 32;
15914d52a575SXin LI 			hp = &hash[1];
15924d52a575SXin LI 		} else if (h >= 64 && h < 96) {
15934d52a575SXin LI 			h -= 64;
15944d52a575SXin LI 			hp = &hash[2];
15954d52a575SXin LI 		} else if (h >= 96) {
15964d52a575SXin LI 			h -= 96;
15974d52a575SXin LI 			hp = &hash[3];
15984d52a575SXin LI 		}
15994d52a575SXin LI 		*hp |= (1 << h);
16004d52a575SXin LI 
16014d52a575SXin LI 		++count;
16024d52a575SXin LI 	}
1603eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
16044d52a575SXin LI 
16054d52a575SXin LI 	for (i = 0; i < 4; ++i)
16064d52a575SXin LI 		CSR_WRITE_4(sc, ET_MULTI_HASH + (i * 4), hash[i]);
16074d52a575SXin LI 
16084d52a575SXin LI 	if (count > 0)
16094d52a575SXin LI 		pktfilt |= ET_PKTFILT_MCAST;
16104d52a575SXin LI 	rxmac_ctrl &= ~ET_RXMAC_CTRL_NO_PKTFILT;
16114d52a575SXin LI back:
16124d52a575SXin LI 	CSR_WRITE_4(sc, ET_PKTFILT, pktfilt);
16134d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_CTRL, rxmac_ctrl);
16144d52a575SXin LI }
16154d52a575SXin LI 
16164d52a575SXin LI static int
16174d52a575SXin LI et_chip_init(struct et_softc *sc)
16184d52a575SXin LI {
16190b699044SPyun YongHyeon 	struct ifnet *ifp;
16204d52a575SXin LI 	uint32_t rxq_end;
16214d52a575SXin LI 	int error, frame_len, rxmem_size;
16224d52a575SXin LI 
16230b699044SPyun YongHyeon 	ifp = sc->ifp;
16244d52a575SXin LI 	/*
16254d52a575SXin LI 	 * Split 16Kbytes internal memory between TX and RX
16264d52a575SXin LI 	 * according to frame length.
16274d52a575SXin LI 	 */
16284d52a575SXin LI 	frame_len = ET_FRAMELEN(ifp->if_mtu);
16294d52a575SXin LI 	if (frame_len < 2048) {
16304d52a575SXin LI 		rxmem_size = ET_MEM_RXSIZE_DEFAULT;
16314d52a575SXin LI 	} else if (frame_len <= ET_RXMAC_CUT_THRU_FRMLEN) {
16324d52a575SXin LI 		rxmem_size = ET_MEM_SIZE / 2;
16334d52a575SXin LI 	} else {
16344d52a575SXin LI 		rxmem_size = ET_MEM_SIZE -
16354d52a575SXin LI 		roundup(frame_len + ET_MEM_TXSIZE_EX, ET_MEM_UNIT);
16364d52a575SXin LI 	}
16374d52a575SXin LI 	rxq_end = ET_QUEUE_ADDR(rxmem_size);
16384d52a575SXin LI 
16394d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXQUEUE_START, ET_QUEUE_ADDR_START);
16404d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXQUEUE_END, rxq_end);
16414d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXQUEUE_START, rxq_end + 1);
16424d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXQUEUE_END, ET_QUEUE_ADDR_END);
16434d52a575SXin LI 
16444d52a575SXin LI 	/* No loopback */
16454d52a575SXin LI 	CSR_WRITE_4(sc, ET_LOOPBACK, 0);
16464d52a575SXin LI 
16474d52a575SXin LI 	/* Clear MSI configure */
1648cc3c3b4eSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_MSI) == 0)
16494d52a575SXin LI 		CSR_WRITE_4(sc, ET_MSI_CFG, 0);
16504d52a575SXin LI 
16514d52a575SXin LI 	/* Disable timer */
16524d52a575SXin LI 	CSR_WRITE_4(sc, ET_TIMER, 0);
16534d52a575SXin LI 
16544d52a575SXin LI 	/* Initialize MAC */
16554d52a575SXin LI 	et_init_mac(sc);
16564d52a575SXin LI 
16574d52a575SXin LI 	/* Enable memory controllers */
16584d52a575SXin LI 	CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE);
16594d52a575SXin LI 
16604d52a575SXin LI 	/* Initialize RX MAC */
16614d52a575SXin LI 	et_init_rxmac(sc);
16624d52a575SXin LI 
16634d52a575SXin LI 	/* Initialize TX MAC */
16644d52a575SXin LI 	et_init_txmac(sc);
16654d52a575SXin LI 
16664d52a575SXin LI 	/* Initialize RX DMA engine */
16674d52a575SXin LI 	error = et_init_rxdma(sc);
16684d52a575SXin LI 	if (error)
1669398f1b65SPyun YongHyeon 		return (error);
16704d52a575SXin LI 
16714d52a575SXin LI 	/* Initialize TX DMA engine */
16724d52a575SXin LI 	error = et_init_txdma(sc);
16734d52a575SXin LI 	if (error)
1674398f1b65SPyun YongHyeon 		return (error);
16754d52a575SXin LI 
1676398f1b65SPyun YongHyeon 	return (0);
16774d52a575SXin LI }
16784d52a575SXin LI 
167905884511SPyun YongHyeon static void
16804d52a575SXin LI et_init_tx_ring(struct et_softc *sc)
16814d52a575SXin LI {
168205884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
168305884511SPyun YongHyeon 	struct et_txbuf_data *tbd;
168405884511SPyun YongHyeon 	struct et_txstatus_data *txsd;
16854d52a575SXin LI 
168605884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
16874d52a575SXin LI 	bzero(tx_ring->tr_desc, ET_TX_RING_SIZE);
16884d52a575SXin LI 	bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap,
16894d52a575SXin LI 	    BUS_DMASYNC_PREWRITE);
16904d52a575SXin LI 
169105884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
16924d52a575SXin LI 	tbd->tbd_start_index = 0;
16934d52a575SXin LI 	tbd->tbd_start_wrap = 0;
16944d52a575SXin LI 	tbd->tbd_used = 0;
16954d52a575SXin LI 
169605884511SPyun YongHyeon 	txsd = &sc->sc_tx_status;
16974d52a575SXin LI 	bzero(txsd->txsd_status, sizeof(uint32_t));
16984d52a575SXin LI 	bus_dmamap_sync(txsd->txsd_dtag, txsd->txsd_dmap,
169905884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17004d52a575SXin LI }
17014d52a575SXin LI 
17024d52a575SXin LI static int
17034d52a575SXin LI et_init_rx_ring(struct et_softc *sc)
17044d52a575SXin LI {
170505884511SPyun YongHyeon 	struct et_rxstatus_data *rxsd;
170605884511SPyun YongHyeon 	struct et_rxstat_ring *rxst_ring;
170705884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
170805884511SPyun YongHyeon 	int i, error, n;
17094d52a575SXin LI 
17104d52a575SXin LI 	for (n = 0; n < ET_RX_NRING; ++n) {
171105884511SPyun YongHyeon 		rbd = &sc->sc_rx_data[n];
17124d52a575SXin LI 		for (i = 0; i < ET_RX_NDESC; ++i) {
171305884511SPyun YongHyeon 			error = rbd->rbd_newbuf(rbd, i);
17144d52a575SXin LI 			if (error) {
17154d52a575SXin LI 				if_printf(sc->ifp, "%d ring %d buf, "
17164d52a575SXin LI 					  "newbuf failed: %d\n", n, i, error);
1717398f1b65SPyun YongHyeon 				return (error);
17184d52a575SXin LI 			}
17194d52a575SXin LI 		}
17204d52a575SXin LI 	}
17214d52a575SXin LI 
172205884511SPyun YongHyeon 	rxsd = &sc->sc_rx_status;
17234d52a575SXin LI 	bzero(rxsd->rxsd_status, sizeof(struct et_rxstatus));
17244d52a575SXin LI 	bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap,
172505884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17264d52a575SXin LI 
172705884511SPyun YongHyeon 	rxst_ring = &sc->sc_rxstat_ring;
17284d52a575SXin LI 	bzero(rxst_ring->rsr_stat, ET_RXSTAT_RING_SIZE);
17294d52a575SXin LI 	bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap,
173005884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
17314d52a575SXin LI 
1732398f1b65SPyun YongHyeon 	return (0);
17334d52a575SXin LI }
17344d52a575SXin LI 
17354d52a575SXin LI static int
17364d52a575SXin LI et_init_rxdma(struct et_softc *sc)
17374d52a575SXin LI {
17380b699044SPyun YongHyeon 	struct et_rxstatus_data *rxsd;
17390b699044SPyun YongHyeon 	struct et_rxstat_ring *rxst_ring;
17404d52a575SXin LI 	struct et_rxdesc_ring *rx_ring;
17414d52a575SXin LI 	int error;
17424d52a575SXin LI 
17434d52a575SXin LI 	error = et_stop_rxdma(sc);
17444d52a575SXin LI 	if (error) {
17454d52a575SXin LI 		if_printf(sc->ifp, "can't init RX DMA engine\n");
1746398f1b65SPyun YongHyeon 		return (error);
17474d52a575SXin LI 	}
17484d52a575SXin LI 
17494d52a575SXin LI 	/*
17504d52a575SXin LI 	 * Install RX status
17514d52a575SXin LI 	 */
17520b699044SPyun YongHyeon 	rxsd = &sc->sc_rx_status;
17534d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_STATUS_HI, ET_ADDR_HI(rxsd->rxsd_paddr));
17544d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_STATUS_LO, ET_ADDR_LO(rxsd->rxsd_paddr));
17554d52a575SXin LI 
17564d52a575SXin LI 	/*
17574d52a575SXin LI 	 * Install RX stat ring
17584d52a575SXin LI 	 */
17590b699044SPyun YongHyeon 	rxst_ring = &sc->sc_rxstat_ring;
17604d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_HI, ET_ADDR_HI(rxst_ring->rsr_paddr));
17614d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_LO, ET_ADDR_LO(rxst_ring->rsr_paddr));
17624d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_CNT, ET_RX_NSTAT - 1);
17634d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_POS, 0);
17644d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_MINCNT, ((ET_RX_NSTAT * 15) / 100) - 1);
17654d52a575SXin LI 
17664d52a575SXin LI 	/* Match ET_RXSTAT_POS */
17674d52a575SXin LI 	rxst_ring->rsr_index = 0;
17684d52a575SXin LI 	rxst_ring->rsr_wrap = 0;
17694d52a575SXin LI 
17704d52a575SXin LI 	/*
17714d52a575SXin LI 	 * Install the 2nd RX descriptor ring
17724d52a575SXin LI 	 */
17734d52a575SXin LI 	rx_ring = &sc->sc_rx_ring[1];
17744d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_HI, ET_ADDR_HI(rx_ring->rr_paddr));
17754d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_LO, ET_ADDR_LO(rx_ring->rr_paddr));
17764d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_CNT, ET_RX_NDESC - 1);
17774d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_POS, ET_RX_RING1_POS_WRAP);
17784d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1);
17794d52a575SXin LI 
17804d52a575SXin LI 	/* Match ET_RX_RING1_POS */
17814d52a575SXin LI 	rx_ring->rr_index = 0;
17824d52a575SXin LI 	rx_ring->rr_wrap = 1;
17834d52a575SXin LI 
17844d52a575SXin LI 	/*
17854d52a575SXin LI 	 * Install the 1st RX descriptor ring
17864d52a575SXin LI 	 */
17874d52a575SXin LI 	rx_ring = &sc->sc_rx_ring[0];
17884d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_HI, ET_ADDR_HI(rx_ring->rr_paddr));
17894d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_LO, ET_ADDR_LO(rx_ring->rr_paddr));
17904d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_CNT, ET_RX_NDESC - 1);
17914d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_POS, ET_RX_RING0_POS_WRAP);
17924d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1);
17934d52a575SXin LI 
17944d52a575SXin LI 	/* Match ET_RX_RING0_POS */
17954d52a575SXin LI 	rx_ring->rr_index = 0;
17964d52a575SXin LI 	rx_ring->rr_wrap = 1;
17974d52a575SXin LI 
17984d52a575SXin LI 	/*
17994d52a575SXin LI 	 * RX intr moderation
18004d52a575SXin LI 	 */
18014d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, sc->sc_rx_intr_npkts);
18024d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_INTR_DELAY, sc->sc_rx_intr_delay);
18034d52a575SXin LI 
1804398f1b65SPyun YongHyeon 	return (0);
18054d52a575SXin LI }
18064d52a575SXin LI 
18074d52a575SXin LI static int
18084d52a575SXin LI et_init_txdma(struct et_softc *sc)
18094d52a575SXin LI {
18100b699044SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
18110b699044SPyun YongHyeon 	struct et_txstatus_data *txsd;
18124d52a575SXin LI 	int error;
18134d52a575SXin LI 
18144d52a575SXin LI 	error = et_stop_txdma(sc);
18154d52a575SXin LI 	if (error) {
18164d52a575SXin LI 		if_printf(sc->ifp, "can't init TX DMA engine\n");
1817398f1b65SPyun YongHyeon 		return (error);
18184d52a575SXin LI 	}
18194d52a575SXin LI 
18204d52a575SXin LI 	/*
18214d52a575SXin LI 	 * Install TX descriptor ring
18224d52a575SXin LI 	 */
18230b699044SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
18244d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_RING_HI, ET_ADDR_HI(tx_ring->tr_paddr));
18254d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_RING_LO, ET_ADDR_LO(tx_ring->tr_paddr));
18264d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_RING_CNT, ET_TX_NDESC - 1);
18274d52a575SXin LI 
18284d52a575SXin LI 	/*
18294d52a575SXin LI 	 * Install TX status
18304d52a575SXin LI 	 */
18310b699044SPyun YongHyeon 	txsd = &sc->sc_tx_status;
18324d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_STATUS_HI, ET_ADDR_HI(txsd->txsd_paddr));
18334d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_STATUS_LO, ET_ADDR_LO(txsd->txsd_paddr));
18344d52a575SXin LI 
18354d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_READY_POS, 0);
18364d52a575SXin LI 
18374d52a575SXin LI 	/* Match ET_TX_READY_POS */
18384d52a575SXin LI 	tx_ring->tr_ready_index = 0;
18394d52a575SXin LI 	tx_ring->tr_ready_wrap = 0;
18404d52a575SXin LI 
1841398f1b65SPyun YongHyeon 	return (0);
18424d52a575SXin LI }
18434d52a575SXin LI 
18444d52a575SXin LI static void
18454d52a575SXin LI et_init_mac(struct et_softc *sc)
18464d52a575SXin LI {
18470b699044SPyun YongHyeon 	struct ifnet *ifp;
18480b699044SPyun YongHyeon 	const uint8_t *eaddr;
18494d52a575SXin LI 	uint32_t val;
18504d52a575SXin LI 
18514d52a575SXin LI 	/* Reset MAC */
18524d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
18534d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
18544d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
18554d52a575SXin LI 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
18564d52a575SXin LI 
18574d52a575SXin LI 	/*
18584d52a575SXin LI 	 * Setup inter packet gap
18594d52a575SXin LI 	 */
186023263665SPyun YongHyeon 	val = (56 << ET_IPG_NONB2B_1_SHIFT) |
186123263665SPyun YongHyeon 	    (88 << ET_IPG_NONB2B_2_SHIFT) |
186223263665SPyun YongHyeon 	    (80 << ET_IPG_MINIFG_SHIFT) |
186323263665SPyun YongHyeon 	    (96 << ET_IPG_B2B_SHIFT);
18644d52a575SXin LI 	CSR_WRITE_4(sc, ET_IPG, val);
18654d52a575SXin LI 
18664d52a575SXin LI 	/*
18674d52a575SXin LI 	 * Setup half duplex mode
18684d52a575SXin LI 	 */
186923263665SPyun YongHyeon 	val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) |
187023263665SPyun YongHyeon 	    (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) |
187123263665SPyun YongHyeon 	    (55 << ET_MAC_HDX_COLLWIN_SHIFT) |
18724d52a575SXin LI 	    ET_MAC_HDX_EXC_DEFER;
18734d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_HDX, val);
18744d52a575SXin LI 
18754d52a575SXin LI 	/* Clear MAC control */
18764d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CTRL, 0);
18774d52a575SXin LI 
18784d52a575SXin LI 	/* Reset MII */
18794d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST);
18804d52a575SXin LI 
18814d52a575SXin LI 	/*
18824d52a575SXin LI 	 * Set MAC address
18834d52a575SXin LI 	 */
18840b699044SPyun YongHyeon 	ifp = sc->ifp;
18850b699044SPyun YongHyeon 	eaddr = IF_LLADDR(ifp);
18864d52a575SXin LI 	val = eaddr[2] | (eaddr[3] << 8) | (eaddr[4] << 16) | (eaddr[5] << 24);
18874d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_ADDR1, val);
18884d52a575SXin LI 	val = (eaddr[0] << 16) | (eaddr[1] << 24);
18894d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_ADDR2, val);
18904d52a575SXin LI 
18914d52a575SXin LI 	/* Set max frame length */
18924d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAX_FRMLEN, ET_FRAMELEN(ifp->if_mtu));
18934d52a575SXin LI 
18944d52a575SXin LI 	/* Bring MAC out of reset state */
18954d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
18964d52a575SXin LI }
18974d52a575SXin LI 
18984d52a575SXin LI static void
18994d52a575SXin LI et_init_rxmac(struct et_softc *sc)
19004d52a575SXin LI {
19010b699044SPyun YongHyeon 	struct ifnet *ifp;
19020b699044SPyun YongHyeon 	const uint8_t *eaddr;
19034d52a575SXin LI 	uint32_t val;
19044d52a575SXin LI 	int i;
19054d52a575SXin LI 
19064d52a575SXin LI 	/* Disable RX MAC and WOL */
19074d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_CTRL, ET_RXMAC_CTRL_WOL_DISABLE);
19084d52a575SXin LI 
19094d52a575SXin LI 	/*
19104d52a575SXin LI 	 * Clear all WOL related registers
19114d52a575SXin LI 	 */
19124d52a575SXin LI 	for (i = 0; i < 3; ++i)
19134d52a575SXin LI 		CSR_WRITE_4(sc, ET_WOL_CRC + (i * 4), 0);
19144d52a575SXin LI 	for (i = 0; i < 20; ++i)
19154d52a575SXin LI 		CSR_WRITE_4(sc, ET_WOL_MASK + (i * 4), 0);
19164d52a575SXin LI 
19174d52a575SXin LI 	/*
19184d52a575SXin LI 	 * Set WOL source address.  XXX is this necessary?
19194d52a575SXin LI 	 */
19200b699044SPyun YongHyeon 	ifp = sc->ifp;
19210b699044SPyun YongHyeon 	eaddr = IF_LLADDR(ifp);
19224d52a575SXin LI 	val = (eaddr[2] << 24) | (eaddr[3] << 16) | (eaddr[4] << 8) | eaddr[5];
19234d52a575SXin LI 	CSR_WRITE_4(sc, ET_WOL_SA_LO, val);
19244d52a575SXin LI 	val = (eaddr[0] << 8) | eaddr[1];
19254d52a575SXin LI 	CSR_WRITE_4(sc, ET_WOL_SA_HI, val);
19264d52a575SXin LI 
19274d52a575SXin LI 	/* Clear packet filters */
19284d52a575SXin LI 	CSR_WRITE_4(sc, ET_PKTFILT, 0);
19294d52a575SXin LI 
19304d52a575SXin LI 	/* No ucast filtering */
19314d52a575SXin LI 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR1, 0);
19324d52a575SXin LI 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR2, 0);
19334d52a575SXin LI 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR3, 0);
19344d52a575SXin LI 
19354d52a575SXin LI 	if (ET_FRAMELEN(ifp->if_mtu) > ET_RXMAC_CUT_THRU_FRMLEN) {
19364d52a575SXin LI 		/*
19374d52a575SXin LI 		 * In order to transmit jumbo packets greater than
19384d52a575SXin LI 		 * ET_RXMAC_CUT_THRU_FRMLEN bytes, the FIFO between
19394d52a575SXin LI 		 * RX MAC and RX DMA needs to be reduced in size to
19404d52a575SXin LI 		 * (ET_MEM_SIZE - ET_MEM_TXSIZE_EX - framelen).  In
19414d52a575SXin LI 		 * order to implement this, we must use "cut through"
19424d52a575SXin LI 		 * mode in the RX MAC, which chops packets down into
19434d52a575SXin LI 		 * segments.  In this case we selected 256 bytes,
19444d52a575SXin LI 		 * since this is the size of the PCI-Express TLP's
19454d52a575SXin LI 		 * that the ET1310 uses.
19464d52a575SXin LI 		 */
194723263665SPyun YongHyeon 		val = (ET_RXMAC_SEGSZ(256) & ET_RXMAC_MC_SEGSZ_MAX_MASK) |
19484d52a575SXin LI 		      ET_RXMAC_MC_SEGSZ_ENABLE;
19494d52a575SXin LI 	} else {
19504d52a575SXin LI 		val = 0;
19514d52a575SXin LI 	}
19524d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MC_SEGSZ, val);
19534d52a575SXin LI 
19544d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MC_WATERMARK, 0);
19554d52a575SXin LI 
19564d52a575SXin LI 	/* Initialize RX MAC management register */
19574d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MGT, 0);
19584d52a575SXin LI 
19594d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_SPACE_AVL, 0);
19604d52a575SXin LI 
19614d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MGT,
19624d52a575SXin LI 		    ET_RXMAC_MGT_PASS_ECRC |
19634d52a575SXin LI 		    ET_RXMAC_MGT_PASS_ELEN |
19644d52a575SXin LI 		    ET_RXMAC_MGT_PASS_ETRUNC |
19654d52a575SXin LI 		    ET_RXMAC_MGT_CHECK_PKT);
19664d52a575SXin LI 
19674d52a575SXin LI 	/*
19684d52a575SXin LI 	 * Configure runt filtering (may not work on certain chip generation)
19694d52a575SXin LI 	 */
197023263665SPyun YongHyeon 	val = (ETHER_MIN_LEN << ET_PKTFILT_MINLEN_SHIFT) &
197123263665SPyun YongHyeon 	    ET_PKTFILT_MINLEN_MASK;
197223263665SPyun YongHyeon 	val |= ET_PKTFILT_FRAG;
19734d52a575SXin LI 	CSR_WRITE_4(sc, ET_PKTFILT, val);
19744d52a575SXin LI 
19754d52a575SXin LI 	/* Enable RX MAC but leave WOL disabled */
19764d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_CTRL,
19774d52a575SXin LI 		    ET_RXMAC_CTRL_WOL_DISABLE | ET_RXMAC_CTRL_ENABLE);
19784d52a575SXin LI 
19794d52a575SXin LI 	/*
19804d52a575SXin LI 	 * Setup multicast hash and allmulti/promisc mode
19814d52a575SXin LI 	 */
19824d52a575SXin LI 	et_setmulti(sc);
19834d52a575SXin LI }
19844d52a575SXin LI 
19854d52a575SXin LI static void
19864d52a575SXin LI et_init_txmac(struct et_softc *sc)
19874d52a575SXin LI {
19880b699044SPyun YongHyeon 
19894d52a575SXin LI 	/* Disable TX MAC and FC(?) */
19904d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXMAC_CTRL, ET_TXMAC_CTRL_FC_DISABLE);
19914d52a575SXin LI 
19925d384a0dSPyun YongHyeon 	/*
19935d384a0dSPyun YongHyeon 	 * Initialize pause time.
19945d384a0dSPyun YongHyeon 	 * This register should be set before XON/XOFF frame is
19955d384a0dSPyun YongHyeon 	 * sent by driver.
19965d384a0dSPyun YongHyeon 	 */
19975d384a0dSPyun YongHyeon 	CSR_WRITE_4(sc, ET_TXMAC_FLOWCTRL, 0 << ET_TXMAC_FLOWCTRL_CFPT_SHIFT);
19984d52a575SXin LI 
19994d52a575SXin LI 	/* Enable TX MAC but leave FC(?) diabled */
20004d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXMAC_CTRL,
20014d52a575SXin LI 		    ET_TXMAC_CTRL_ENABLE | ET_TXMAC_CTRL_FC_DISABLE);
20024d52a575SXin LI }
20034d52a575SXin LI 
20044d52a575SXin LI static int
20054d52a575SXin LI et_start_rxdma(struct et_softc *sc)
20064d52a575SXin LI {
20070b699044SPyun YongHyeon 	uint32_t val;
20084d52a575SXin LI 
20090b699044SPyun YongHyeon 	val = (sc->sc_rx_data[0].rbd_bufsize & ET_RXDMA_CTRL_RING0_SIZE_MASK) |
20104d52a575SXin LI 	    ET_RXDMA_CTRL_RING0_ENABLE;
201123263665SPyun YongHyeon 	val |= (sc->sc_rx_data[1].rbd_bufsize & ET_RXDMA_CTRL_RING1_SIZE_MASK) |
20124d52a575SXin LI 	    ET_RXDMA_CTRL_RING1_ENABLE;
20134d52a575SXin LI 
20144d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXDMA_CTRL, val);
20154d52a575SXin LI 
20164d52a575SXin LI 	DELAY(5);
20174d52a575SXin LI 
20184d52a575SXin LI 	if (CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) {
20194d52a575SXin LI 		if_printf(sc->ifp, "can't start RX DMA engine\n");
2020398f1b65SPyun YongHyeon 		return (ETIMEDOUT);
20214d52a575SXin LI 	}
2022398f1b65SPyun YongHyeon 	return (0);
20234d52a575SXin LI }
20244d52a575SXin LI 
20254d52a575SXin LI static int
20264d52a575SXin LI et_start_txdma(struct et_softc *sc)
20274d52a575SXin LI {
20280b699044SPyun YongHyeon 
20294d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXDMA_CTRL, ET_TXDMA_CTRL_SINGLE_EPKT);
2030398f1b65SPyun YongHyeon 	return (0);
20314d52a575SXin LI }
20324d52a575SXin LI 
20334d52a575SXin LI static void
20344d52a575SXin LI et_rxeof(struct et_softc *sc)
20354d52a575SXin LI {
20364d52a575SXin LI 	struct et_rxstatus_data *rxsd;
20374d52a575SXin LI 	struct et_rxstat_ring *rxst_ring;
203805884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
203905884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
204005884511SPyun YongHyeon 	struct et_rxstat *st;
204105884511SPyun YongHyeon 	struct ifnet *ifp;
204205884511SPyun YongHyeon 	struct mbuf *m;
204305884511SPyun YongHyeon 	uint32_t rxstat_pos, rxring_pos;
204405884511SPyun YongHyeon 	uint32_t rxst_info1, rxst_info2, rxs_stat_ring;
204505884511SPyun YongHyeon 	int buflen, buf_idx, npost[2], ring_idx;
204605884511SPyun YongHyeon 	int rxst_index, rxst_wrap;
20474d52a575SXin LI 
20484d52a575SXin LI 	ET_LOCK_ASSERT(sc);
204905884511SPyun YongHyeon 
20504d52a575SXin LI 	ifp = sc->ifp;
20514d52a575SXin LI 	rxsd = &sc->sc_rx_status;
20524d52a575SXin LI 	rxst_ring = &sc->sc_rxstat_ring;
20534d52a575SXin LI 
20544d52a575SXin LI 	if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0)
20554d52a575SXin LI 		return;
20564d52a575SXin LI 
20574d52a575SXin LI 	bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap,
20584d52a575SXin LI 	    BUS_DMASYNC_POSTREAD);
20594d52a575SXin LI 	bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap,
20604d52a575SXin LI 	    BUS_DMASYNC_POSTREAD);
20614d52a575SXin LI 
206205884511SPyun YongHyeon 	npost[0] = npost[1] = 0;
206326e07b50SPyun YongHyeon 	rxs_stat_ring = le32toh(rxsd->rxsd_status->rxs_stat_ring);
20644d52a575SXin LI 	rxst_wrap = (rxs_stat_ring & ET_RXS_STATRING_WRAP) ? 1 : 0;
206523263665SPyun YongHyeon 	rxst_index = (rxs_stat_ring & ET_RXS_STATRING_INDEX_MASK) >>
206623263665SPyun YongHyeon 	    ET_RXS_STATRING_INDEX_SHIFT;
20674d52a575SXin LI 
20684d52a575SXin LI 	while (rxst_index != rxst_ring->rsr_index ||
20694d52a575SXin LI 	    rxst_wrap != rxst_ring->rsr_wrap) {
207005884511SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
207105884511SPyun YongHyeon 			break;
20724d52a575SXin LI 
20734d52a575SXin LI 		MPASS(rxst_ring->rsr_index < ET_RX_NSTAT);
20744d52a575SXin LI 		st = &rxst_ring->rsr_stat[rxst_ring->rsr_index];
207505884511SPyun YongHyeon 		rxst_info1 = le32toh(st->rxst_info1);
207626e07b50SPyun YongHyeon 		rxst_info2 = le32toh(st->rxst_info2);
207726e07b50SPyun YongHyeon 		buflen = (rxst_info2 & ET_RXST_INFO2_LEN_MASK) >>
207823263665SPyun YongHyeon 		    ET_RXST_INFO2_LEN_SHIFT;
207926e07b50SPyun YongHyeon 		buf_idx = (rxst_info2 & ET_RXST_INFO2_BUFIDX_MASK) >>
208023263665SPyun YongHyeon 		    ET_RXST_INFO2_BUFIDX_SHIFT;
208126e07b50SPyun YongHyeon 		ring_idx = (rxst_info2 & ET_RXST_INFO2_RINGIDX_MASK) >>
208223263665SPyun YongHyeon 		    ET_RXST_INFO2_RINGIDX_SHIFT;
20834d52a575SXin LI 
20844d52a575SXin LI 		if (++rxst_ring->rsr_index == ET_RX_NSTAT) {
20854d52a575SXin LI 			rxst_ring->rsr_index = 0;
20864d52a575SXin LI 			rxst_ring->rsr_wrap ^= 1;
20874d52a575SXin LI 		}
208823263665SPyun YongHyeon 		rxstat_pos = rxst_ring->rsr_index & ET_RXSTAT_POS_INDEX_MASK;
20894d52a575SXin LI 		if (rxst_ring->rsr_wrap)
20904d52a575SXin LI 			rxstat_pos |= ET_RXSTAT_POS_WRAP;
20914d52a575SXin LI 		CSR_WRITE_4(sc, ET_RXSTAT_POS, rxstat_pos);
20924d52a575SXin LI 
20934d52a575SXin LI 		if (ring_idx >= ET_RX_NRING) {
20944d52a575SXin LI 			ifp->if_ierrors++;
20954d52a575SXin LI 			if_printf(ifp, "invalid ring index %d\n", ring_idx);
20964d52a575SXin LI 			continue;
20974d52a575SXin LI 		}
20984d52a575SXin LI 		if (buf_idx >= ET_RX_NDESC) {
20994d52a575SXin LI 			ifp->if_ierrors++;
21004d52a575SXin LI 			if_printf(ifp, "invalid buf index %d\n", buf_idx);
21014d52a575SXin LI 			continue;
21024d52a575SXin LI 		}
21034d52a575SXin LI 
21044d52a575SXin LI 		rbd = &sc->sc_rx_data[ring_idx];
21054d52a575SXin LI 		m = rbd->rbd_buf[buf_idx].rb_mbuf;
210605884511SPyun YongHyeon 		if ((rxst_info1 & ET_RXST_INFO1_OK) == 0){
210705884511SPyun YongHyeon 			/* Discard errored frame. */
210805884511SPyun YongHyeon 			rbd->rbd_discard(rbd, buf_idx);
210905884511SPyun YongHyeon 		} else if (rbd->rbd_newbuf(rbd, buf_idx) != 0) {
211005884511SPyun YongHyeon 			/* No available mbufs, discard it. */
211105884511SPyun YongHyeon 			ifp->if_iqdrops++;
211205884511SPyun YongHyeon 			rbd->rbd_discard(rbd, buf_idx);
211305884511SPyun YongHyeon 		} else {
211405884511SPyun YongHyeon 			buflen -= ETHER_CRC_LEN;
211505884511SPyun YongHyeon 			if (buflen < ETHER_HDR_LEN) {
21164d52a575SXin LI 				m_freem(m);
21174d52a575SXin LI 				ifp->if_ierrors++;
21184d52a575SXin LI 			} else {
211905884511SPyun YongHyeon 				m->m_pkthdr.len = m->m_len = buflen;
21204d52a575SXin LI 				m->m_pkthdr.rcvif = ifp;
21214d52a575SXin LI 				ET_UNLOCK(sc);
21224d52a575SXin LI 				ifp->if_input(ifp, m);
21234d52a575SXin LI 				ET_LOCK(sc);
21244d52a575SXin LI 			}
21254d52a575SXin LI 		}
21264d52a575SXin LI 
21274d52a575SXin LI 		rx_ring = &sc->sc_rx_ring[ring_idx];
21284d52a575SXin LI 		if (buf_idx != rx_ring->rr_index) {
212905884511SPyun YongHyeon 			if_printf(ifp,
213005884511SPyun YongHyeon 			    "WARNING!! ring %d, buf_idx %d, rr_idx %d\n",
21314d52a575SXin LI 			    ring_idx, buf_idx, rx_ring->rr_index);
21324d52a575SXin LI 		}
21334d52a575SXin LI 
21344d52a575SXin LI 		MPASS(rx_ring->rr_index < ET_RX_NDESC);
21354d52a575SXin LI 		if (++rx_ring->rr_index == ET_RX_NDESC) {
21364d52a575SXin LI 			rx_ring->rr_index = 0;
21374d52a575SXin LI 			rx_ring->rr_wrap ^= 1;
21384d52a575SXin LI 		}
213923263665SPyun YongHyeon 		rxring_pos = rx_ring->rr_index & ET_RX_RING_POS_INDEX_MASK;
21404d52a575SXin LI 		if (rx_ring->rr_wrap)
21414d52a575SXin LI 			rxring_pos |= ET_RX_RING_POS_WRAP;
21424d52a575SXin LI 		CSR_WRITE_4(sc, rx_ring->rr_posreg, rxring_pos);
21434d52a575SXin LI 	}
214405884511SPyun YongHyeon 
214505884511SPyun YongHyeon 	bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap,
214605884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
214705884511SPyun YongHyeon 	bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap,
214805884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
21494d52a575SXin LI }
21504d52a575SXin LI 
21514d52a575SXin LI static int
21524d52a575SXin LI et_encap(struct et_softc *sc, struct mbuf **m0)
21534d52a575SXin LI {
215405884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
215505884511SPyun YongHyeon 	struct et_txbuf_data *tbd;
21564d52a575SXin LI 	struct et_txdesc *td;
215705884511SPyun YongHyeon 	struct mbuf *m;
215805884511SPyun YongHyeon 	bus_dma_segment_t segs[ET_NSEG_MAX];
21594d52a575SXin LI 	bus_dmamap_t map;
2160244fd28bSPyun YongHyeon 	uint32_t csum_flags, last_td_ctrl2;
216105884511SPyun YongHyeon 	int error, i, idx, first_idx, last_idx, nsegs;
21624d52a575SXin LI 
216305884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
21644d52a575SXin LI 	MPASS(tx_ring->tr_ready_index < ET_TX_NDESC);
216505884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
21664d52a575SXin LI 	first_idx = tx_ring->tr_ready_index;
21674d52a575SXin LI 	map = tbd->tbd_buf[first_idx].tb_dmap;
21684d52a575SXin LI 
216905884511SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, &nsegs,
217005884511SPyun YongHyeon 	    0);
217105884511SPyun YongHyeon 	if (error == EFBIG) {
2172*c6499eccSGleb Smirnoff 		m = m_collapse(*m0, M_NOWAIT, ET_NSEG_MAX);
217305884511SPyun YongHyeon 		if (m == NULL) {
217405884511SPyun YongHyeon 			m_freem(*m0);
217505884511SPyun YongHyeon 			*m0 = NULL;
217605884511SPyun YongHyeon 			return (ENOMEM);
21774d52a575SXin LI 		}
217805884511SPyun YongHyeon 		*m0 = m;
217905884511SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs,
218005884511SPyun YongHyeon 		    &nsegs, 0);
218105884511SPyun YongHyeon 		if (error != 0) {
218205884511SPyun YongHyeon 			m_freem(*m0);
218305884511SPyun YongHyeon                         *m0 = NULL;
218405884511SPyun YongHyeon 			return (error);
21854d52a575SXin LI 		}
218605884511SPyun YongHyeon 	} else if (error != 0)
218705884511SPyun YongHyeon 		return (error);
21884d52a575SXin LI 
218905884511SPyun YongHyeon 	/* Check for descriptor overruns. */
219005884511SPyun YongHyeon 	if (tbd->tbd_used + nsegs > ET_TX_NDESC - 1) {
219105884511SPyun YongHyeon 		bus_dmamap_unload(sc->sc_tx_tag, map);
219205884511SPyun YongHyeon 		return (ENOBUFS);
21934d52a575SXin LI 	}
219405884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_tx_tag, map, BUS_DMASYNC_PREWRITE);
21954d52a575SXin LI 
21964d52a575SXin LI 	last_td_ctrl2 = ET_TDCTRL2_LAST_FRAG;
219705884511SPyun YongHyeon 	sc->sc_tx += nsegs;
21984d52a575SXin LI 	if (sc->sc_tx / sc->sc_tx_intr_nsegs != sc->sc_tx_intr) {
21994d52a575SXin LI 		sc->sc_tx_intr = sc->sc_tx / sc->sc_tx_intr_nsegs;
22004d52a575SXin LI 		last_td_ctrl2 |= ET_TDCTRL2_INTR;
22014d52a575SXin LI 	}
22024d52a575SXin LI 
220305884511SPyun YongHyeon 	m = *m0;
22049955274cSPyun YongHyeon 	csum_flags = 0;
22059955274cSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & ET_CSUM_FEATURES) != 0) {
22069955274cSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
22079955274cSPyun YongHyeon 			csum_flags |= ET_TDCTRL2_CSUM_IP;
22089955274cSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
22099955274cSPyun YongHyeon 			csum_flags |= ET_TDCTRL2_CSUM_UDP;
22109955274cSPyun YongHyeon 		else if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
22119955274cSPyun YongHyeon 			csum_flags |= ET_TDCTRL2_CSUM_TCP;
22129955274cSPyun YongHyeon 	}
22134d52a575SXin LI 	last_idx = -1;
221405884511SPyun YongHyeon 	for (i = 0; i < nsegs; ++i) {
22154d52a575SXin LI 		idx = (first_idx + i) % ET_TX_NDESC;
22164d52a575SXin LI 		td = &tx_ring->tr_desc[idx];
221726e07b50SPyun YongHyeon 		td->td_addr_hi = htole32(ET_ADDR_HI(segs[i].ds_addr));
221826e07b50SPyun YongHyeon 		td->td_addr_lo = htole32(ET_ADDR_LO(segs[i].ds_addr));
221926e07b50SPyun YongHyeon 		td->td_ctrl1 =  htole32(segs[i].ds_len & ET_TDCTRL1_LEN_MASK);
222005884511SPyun YongHyeon 		if (i == nsegs - 1) {
222105884511SPyun YongHyeon 			/* Last frag */
22229955274cSPyun YongHyeon 			td->td_ctrl2 = htole32(last_td_ctrl2 | csum_flags);
22234d52a575SXin LI 			last_idx = idx;
22249955274cSPyun YongHyeon 		} else
22259955274cSPyun YongHyeon 			td->td_ctrl2 = htole32(csum_flags);
22264d52a575SXin LI 
22274d52a575SXin LI 		MPASS(tx_ring->tr_ready_index < ET_TX_NDESC);
22284d52a575SXin LI 		if (++tx_ring->tr_ready_index == ET_TX_NDESC) {
22294d52a575SXin LI 			tx_ring->tr_ready_index = 0;
22304d52a575SXin LI 			tx_ring->tr_ready_wrap ^= 1;
22314d52a575SXin LI 		}
22324d52a575SXin LI 	}
22334d52a575SXin LI 	td = &tx_ring->tr_desc[first_idx];
223405884511SPyun YongHyeon 	/* First frag */
223505884511SPyun YongHyeon 	td->td_ctrl2 |= htole32(ET_TDCTRL2_FIRST_FRAG);
22364d52a575SXin LI 
22374d52a575SXin LI 	MPASS(last_idx >= 0);
22384d52a575SXin LI 	tbd->tbd_buf[first_idx].tb_dmap = tbd->tbd_buf[last_idx].tb_dmap;
22394d52a575SXin LI 	tbd->tbd_buf[last_idx].tb_dmap = map;
22404d52a575SXin LI 	tbd->tbd_buf[last_idx].tb_mbuf = m;
22414d52a575SXin LI 
224205884511SPyun YongHyeon 	tbd->tbd_used += nsegs;
22434d52a575SXin LI 	MPASS(tbd->tbd_used <= ET_TX_NDESC);
22444d52a575SXin LI 
224505884511SPyun YongHyeon 	return (0);
22464d52a575SXin LI }
22474d52a575SXin LI 
22484d52a575SXin LI static void
22494d52a575SXin LI et_txeof(struct et_softc *sc)
22504d52a575SXin LI {
22514d52a575SXin LI 	struct et_txdesc_ring *tx_ring;
22524d52a575SXin LI 	struct et_txbuf_data *tbd;
225305884511SPyun YongHyeon 	struct et_txbuf *tb;
225405884511SPyun YongHyeon 	struct ifnet *ifp;
22554d52a575SXin LI 	uint32_t tx_done;
22564d52a575SXin LI 	int end, wrap;
22574d52a575SXin LI 
22584d52a575SXin LI 	ET_LOCK_ASSERT(sc);
225905884511SPyun YongHyeon 
22604d52a575SXin LI 	ifp = sc->ifp;
22614d52a575SXin LI 	tx_ring = &sc->sc_tx_ring;
22624d52a575SXin LI 	tbd = &sc->sc_tx_data;
22634d52a575SXin LI 
22644d52a575SXin LI 	if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0)
22654d52a575SXin LI 		return;
22664d52a575SXin LI 
22674d52a575SXin LI 	if (tbd->tbd_used == 0)
22684d52a575SXin LI 		return;
22694d52a575SXin LI 
227005884511SPyun YongHyeon 	bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap,
227105884511SPyun YongHyeon 	    BUS_DMASYNC_POSTWRITE);
227205884511SPyun YongHyeon 
22734d52a575SXin LI 	tx_done = CSR_READ_4(sc, ET_TX_DONE_POS);
227423263665SPyun YongHyeon 	end = tx_done & ET_TX_DONE_POS_INDEX_MASK;
22754d52a575SXin LI 	wrap = (tx_done & ET_TX_DONE_POS_WRAP) ? 1 : 0;
22764d52a575SXin LI 
22774d52a575SXin LI 	while (tbd->tbd_start_index != end || tbd->tbd_start_wrap != wrap) {
22784d52a575SXin LI 		MPASS(tbd->tbd_start_index < ET_TX_NDESC);
22794d52a575SXin LI 		tb = &tbd->tbd_buf[tbd->tbd_start_index];
22804d52a575SXin LI 		if (tb->tb_mbuf != NULL) {
228105884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap,
228205884511SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
228305884511SPyun YongHyeon 			bus_dmamap_unload(sc->sc_tx_tag, tb->tb_dmap);
22844d52a575SXin LI 			m_freem(tb->tb_mbuf);
22854d52a575SXin LI 			tb->tb_mbuf = NULL;
22864d52a575SXin LI 		}
22874d52a575SXin LI 
22884d52a575SXin LI 		if (++tbd->tbd_start_index == ET_TX_NDESC) {
22894d52a575SXin LI 			tbd->tbd_start_index = 0;
22904d52a575SXin LI 			tbd->tbd_start_wrap ^= 1;
22914d52a575SXin LI 		}
22924d52a575SXin LI 
22934d52a575SXin LI 		MPASS(tbd->tbd_used > 0);
22944d52a575SXin LI 		tbd->tbd_used--;
22954d52a575SXin LI 	}
22964d52a575SXin LI 
22974d52a575SXin LI 	if (tbd->tbd_used == 0)
22984d52a575SXin LI 		sc->watchdog_timer = 0;
229905884511SPyun YongHyeon 	if (tbd->tbd_used + ET_NSEG_SPARE < ET_TX_NDESC)
23004d52a575SXin LI 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
23014d52a575SXin LI }
23021f009e2fSPyun YongHyeon 
23034d52a575SXin LI static void
23044d52a575SXin LI et_tick(void *xsc)
23054d52a575SXin LI {
23060b699044SPyun YongHyeon 	struct et_softc *sc;
23074d52a575SXin LI 	struct ifnet *ifp;
23084d52a575SXin LI 	struct mii_data *mii;
23094d52a575SXin LI 
23100b699044SPyun YongHyeon 	sc = xsc;
23114d52a575SXin LI 	ET_LOCK_ASSERT(sc);
23124d52a575SXin LI 	ifp = sc->ifp;
23134d52a575SXin LI 	mii = device_get_softc(sc->sc_miibus);
23144d52a575SXin LI 
23154d52a575SXin LI 	mii_tick(mii);
2316e0b5ac02SPyun YongHyeon 	et_stats_update(sc);
231705884511SPyun YongHyeon 	if (et_watchdog(sc) == EJUSTRETURN)
231805884511SPyun YongHyeon 		return;
23194d52a575SXin LI 	callout_reset(&sc->sc_tick, hz, et_tick, sc);
23204d52a575SXin LI }
23214d52a575SXin LI 
23224d52a575SXin LI static int
232305884511SPyun YongHyeon et_newbuf_cluster(struct et_rxbuf_data *rbd, int buf_idx)
23244d52a575SXin LI {
232505884511SPyun YongHyeon 	struct et_softc *sc;
232605884511SPyun YongHyeon 	struct et_rxdesc *desc;
23274d52a575SXin LI 	struct et_rxbuf *rb;
23284d52a575SXin LI 	struct mbuf *m;
232905884511SPyun YongHyeon 	bus_dma_segment_t segs[1];
23304d52a575SXin LI 	bus_dmamap_t dmap;
233105884511SPyun YongHyeon 	int nsegs;
23324d52a575SXin LI 
23334d52a575SXin LI 	MPASS(buf_idx < ET_RX_NDESC);
2334*c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
233505884511SPyun YongHyeon 	if (m == NULL)
233605884511SPyun YongHyeon 		return (ENOBUFS);
233705884511SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
233805884511SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
233905884511SPyun YongHyeon 
234005884511SPyun YongHyeon 	sc = rbd->rbd_softc;
23414d52a575SXin LI 	rb = &rbd->rbd_buf[buf_idx];
23424d52a575SXin LI 
234305884511SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->sc_rx_tag, sc->sc_rx_sparemap, m,
234405884511SPyun YongHyeon 	    segs, &nsegs, 0) != 0) {
23454d52a575SXin LI 		m_freem(m);
234605884511SPyun YongHyeon 		return (ENOBUFS);
23474d52a575SXin LI 	}
234805884511SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
23494d52a575SXin LI 
235005884511SPyun YongHyeon 	if (rb->rb_mbuf != NULL) {
235105884511SPyun YongHyeon 		bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap,
23524d52a575SXin LI 		    BUS_DMASYNC_POSTREAD);
235305884511SPyun YongHyeon 		bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap);
23544d52a575SXin LI 	}
23554d52a575SXin LI 	dmap = rb->rb_dmap;
235605884511SPyun YongHyeon 	rb->rb_dmap = sc->sc_rx_sparemap;
235705884511SPyun YongHyeon 	sc->sc_rx_sparemap = dmap;
235805884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD);
23594d52a575SXin LI 
236005884511SPyun YongHyeon 	rb->rb_mbuf = m;
236105884511SPyun YongHyeon 	desc = &rbd->rbd_ring->rr_desc[buf_idx];
236205884511SPyun YongHyeon 	desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr));
236305884511SPyun YongHyeon 	desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr));
236405884511SPyun YongHyeon 	desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK);
236505884511SPyun YongHyeon 	bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap,
236605884511SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
236705884511SPyun YongHyeon 	return (0);
236805884511SPyun YongHyeon }
236905884511SPyun YongHyeon 
237005884511SPyun YongHyeon static void
237105884511SPyun YongHyeon et_rxbuf_discard(struct et_rxbuf_data *rbd, int buf_idx)
237205884511SPyun YongHyeon {
237305884511SPyun YongHyeon 	struct et_rxdesc *desc;
237405884511SPyun YongHyeon 
237505884511SPyun YongHyeon 	desc = &rbd->rbd_ring->rr_desc[buf_idx];
237605884511SPyun YongHyeon 	desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK);
237705884511SPyun YongHyeon 	bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap,
237805884511SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
237905884511SPyun YongHyeon }
238005884511SPyun YongHyeon 
238105884511SPyun YongHyeon static int
238205884511SPyun YongHyeon et_newbuf_hdr(struct et_rxbuf_data *rbd, int buf_idx)
238305884511SPyun YongHyeon {
238405884511SPyun YongHyeon 	struct et_softc *sc;
238505884511SPyun YongHyeon 	struct et_rxdesc *desc;
238605884511SPyun YongHyeon 	struct et_rxbuf *rb;
238705884511SPyun YongHyeon 	struct mbuf *m;
238805884511SPyun YongHyeon 	bus_dma_segment_t segs[1];
238905884511SPyun YongHyeon 	bus_dmamap_t dmap;
239005884511SPyun YongHyeon 	int nsegs;
239105884511SPyun YongHyeon 
239205884511SPyun YongHyeon 	MPASS(buf_idx < ET_RX_NDESC);
2393*c6499eccSGleb Smirnoff 	MGETHDR(m, M_NOWAIT, MT_DATA);
239405884511SPyun YongHyeon 	if (m == NULL)
239505884511SPyun YongHyeon 		return (ENOBUFS);
239605884511SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MHLEN;
239705884511SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
239805884511SPyun YongHyeon 
239905884511SPyun YongHyeon 	sc = rbd->rbd_softc;
240005884511SPyun YongHyeon 	rb = &rbd->rbd_buf[buf_idx];
240105884511SPyun YongHyeon 
240205884511SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap,
240305884511SPyun YongHyeon 	    m, segs, &nsegs, 0) != 0) {
240405884511SPyun YongHyeon 		m_freem(m);
240505884511SPyun YongHyeon 		return (ENOBUFS);
240605884511SPyun YongHyeon 	}
240705884511SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
240805884511SPyun YongHyeon 
240905884511SPyun YongHyeon 	if (rb->rb_mbuf != NULL) {
241005884511SPyun YongHyeon 		bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap,
241105884511SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
241205884511SPyun YongHyeon 		bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap);
241305884511SPyun YongHyeon 	}
241405884511SPyun YongHyeon 	dmap = rb->rb_dmap;
241505884511SPyun YongHyeon 	rb->rb_dmap = sc->sc_rx_mini_sparemap;
241605884511SPyun YongHyeon 	sc->sc_rx_mini_sparemap = dmap;
241705884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD);
241805884511SPyun YongHyeon 
241905884511SPyun YongHyeon 	rb->rb_mbuf = m;
242005884511SPyun YongHyeon 	desc = &rbd->rbd_ring->rr_desc[buf_idx];
242105884511SPyun YongHyeon 	desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr));
242205884511SPyun YongHyeon 	desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr));
242305884511SPyun YongHyeon 	desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK);
242405884511SPyun YongHyeon 	bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap,
242505884511SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
242605884511SPyun YongHyeon 	return (0);
24274d52a575SXin LI }
24284d52a575SXin LI 
2429e0b5ac02SPyun YongHyeon #define	ET_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
2430e0b5ac02SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
2431e0b5ac02SPyun YongHyeon #define	ET_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
2432e0b5ac02SPyun YongHyeon 	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
2433e0b5ac02SPyun YongHyeon 
24344d52a575SXin LI /*
24354d52a575SXin LI  * Create sysctl tree
24364d52a575SXin LI  */
24374d52a575SXin LI static void
24384d52a575SXin LI et_add_sysctls(struct et_softc * sc)
24394d52a575SXin LI {
24404d52a575SXin LI 	struct sysctl_ctx_list *ctx;
2441e0b5ac02SPyun YongHyeon 	struct sysctl_oid_list *children, *parent;
2442e0b5ac02SPyun YongHyeon 	struct sysctl_oid *tree;
2443e0b5ac02SPyun YongHyeon 	struct et_hw_stats *stats;
24444d52a575SXin LI 
24454d52a575SXin LI 	ctx = device_get_sysctl_ctx(sc->dev);
24464d52a575SXin LI 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
24474d52a575SXin LI 
24484d52a575SXin LI 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_npkts",
24494d52a575SXin LI 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_npkts, "I",
24504d52a575SXin LI 	    "RX IM, # packets per RX interrupt");
24514d52a575SXin LI 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_delay",
24524d52a575SXin LI 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_delay, "I",
24534d52a575SXin LI 	    "RX IM, RX interrupt delay (x10 usec)");
24544d52a575SXin LI 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "tx_intr_nsegs",
24554d52a575SXin LI 	    CTLFLAG_RW, &sc->sc_tx_intr_nsegs, 0,
24564d52a575SXin LI 	    "TX IM, # segments per TX interrupt");
24574d52a575SXin LI 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "timer",
24584d52a575SXin LI 	    CTLFLAG_RW, &sc->sc_timer, 0, "TX timer");
2459e0b5ac02SPyun YongHyeon 
2460e0b5ac02SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD,
2461e0b5ac02SPyun YongHyeon 	    NULL, "ET statistics");
2462e0b5ac02SPyun YongHyeon         parent = SYSCTL_CHILDREN(tree);
2463e0b5ac02SPyun YongHyeon 
2464e0b5ac02SPyun YongHyeon 	/* TX/RX statistics. */
2465e0b5ac02SPyun YongHyeon 	stats = &sc->sc_stats;
2466e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_64", &stats->pkts_64,
2467e0b5ac02SPyun YongHyeon 	    "0 to 64 bytes frames");
2468e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_65_127", &stats->pkts_65,
2469e0b5ac02SPyun YongHyeon 	    "65 to 127 bytes frames");
2470e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_128_255", &stats->pkts_128,
2471e0b5ac02SPyun YongHyeon 	    "128 to 255 bytes frames");
2472e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_256_511", &stats->pkts_256,
2473e0b5ac02SPyun YongHyeon 	    "256 to 511 bytes frames");
2474e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_512_1023", &stats->pkts_512,
2475e0b5ac02SPyun YongHyeon 	    "512 to 1023 bytes frames");
2476e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1024_1518", &stats->pkts_1024,
2477e0b5ac02SPyun YongHyeon 	    "1024 to 1518 bytes frames");
2478e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1519_1522", &stats->pkts_1519,
2479e0b5ac02SPyun YongHyeon 	    "1519 to 1522 bytes frames");
2480e0b5ac02SPyun YongHyeon 
2481e0b5ac02SPyun YongHyeon 	/* RX statistics. */
2482e0b5ac02SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
2483e0b5ac02SPyun YongHyeon 	    NULL, "RX MAC statistics");
2484e0b5ac02SPyun YongHyeon 	children = SYSCTL_CHILDREN(tree);
2485e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bytes",
2486e0b5ac02SPyun YongHyeon 	    &stats->rx_bytes, "Good bytes");
2487e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "frames",
2488e0b5ac02SPyun YongHyeon 	    &stats->rx_frames, "Good frames");
2489e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs",
2490e0b5ac02SPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
2491e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames",
2492e0b5ac02SPyun YongHyeon 	    &stats->rx_mcast, "Multicast frames");
2493e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames",
2494e0b5ac02SPyun YongHyeon 	    &stats->rx_bcast, "Broadcast frames");
2495e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "control",
2496e0b5ac02SPyun YongHyeon 	    &stats->rx_control, "Control frames");
2497e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "pause",
2498e0b5ac02SPyun YongHyeon 	    &stats->rx_pause, "Pause frames");
2499e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "unknown_control",
2500e0b5ac02SPyun YongHyeon 	    &stats->rx_unknown_control, "Unknown control frames");
2501e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "align_errs",
2502e0b5ac02SPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
2503e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "len_errs",
2504e0b5ac02SPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
2505e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "code_errs",
2506e0b5ac02SPyun YongHyeon 	    &stats->rx_codeerrs, "Frames with code error");
2507e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "cs_errs",
2508e0b5ac02SPyun YongHyeon 	    &stats->rx_cserrs, "Frames with carrier sense error");
2509e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "runts",
2510e0b5ac02SPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
2511e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "oversize",
2512e0b5ac02SPyun YongHyeon 	    &stats->rx_oversize, "Oversized frames");
2513e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "fragments",
2514e0b5ac02SPyun YongHyeon 	    &stats->rx_fragments, "Fragmented frames");
2515e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers",
2516e0b5ac02SPyun YongHyeon 	    &stats->rx_jabbers, "Frames with jabber error");
2517e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "drop",
2518e0b5ac02SPyun YongHyeon 	    &stats->rx_drop, "Dropped frames");
2519e0b5ac02SPyun YongHyeon 
2520e0b5ac02SPyun YongHyeon 	/* TX statistics. */
2521e0b5ac02SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
2522e0b5ac02SPyun YongHyeon 	    NULL, "TX MAC statistics");
2523e0b5ac02SPyun YongHyeon 	children = SYSCTL_CHILDREN(tree);
2524e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bytes",
2525e0b5ac02SPyun YongHyeon 	    &stats->tx_bytes, "Good bytes");
2526e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "frames",
2527e0b5ac02SPyun YongHyeon 	    &stats->tx_frames, "Good frames");
2528e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames",
2529e0b5ac02SPyun YongHyeon 	    &stats->tx_mcast, "Multicast frames");
2530e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames",
2531e0b5ac02SPyun YongHyeon 	    &stats->tx_bcast, "Broadcast frames");
2532e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "pause",
2533e0b5ac02SPyun YongHyeon 	    &stats->tx_pause, "Pause frames");
2534e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "deferred",
2535e0b5ac02SPyun YongHyeon 	    &stats->tx_deferred, "Deferred frames");
2536e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "excess_deferred",
2537e0b5ac02SPyun YongHyeon 	    &stats->tx_excess_deferred, "Excessively deferred frames");
2538e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "single_colls",
2539e0b5ac02SPyun YongHyeon 	    &stats->tx_single_colls, "Single collisions");
2540e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "multi_colls",
2541e0b5ac02SPyun YongHyeon 	    &stats->tx_multi_colls, "Multiple collisions");
2542e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "late_colls",
2543e0b5ac02SPyun YongHyeon 	    &stats->tx_late_colls, "Late collisions");
2544e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "excess_colls",
2545e0b5ac02SPyun YongHyeon 	    &stats->tx_excess_colls, "Excess collisions");
2546e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "total_colls",
2547e0b5ac02SPyun YongHyeon 	    &stats->tx_total_colls, "Total collisions");
2548e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "pause_honored",
2549e0b5ac02SPyun YongHyeon 	    &stats->tx_pause_honored, "Honored pause frames");
2550e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "drop",
2551e0b5ac02SPyun YongHyeon 	    &stats->tx_drop, "Dropped frames");
2552e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers",
2553e0b5ac02SPyun YongHyeon 	    &stats->tx_jabbers, "Frames with jabber errors");
2554e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs",
2555e0b5ac02SPyun YongHyeon 	    &stats->tx_crcerrs, "Frames with CRC errors");
2556e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "control",
2557e0b5ac02SPyun YongHyeon 	    &stats->tx_control, "Control frames");
2558e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "oversize",
2559e0b5ac02SPyun YongHyeon 	    &stats->tx_oversize, "Oversized frames");
2560e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "undersize",
2561e0b5ac02SPyun YongHyeon 	    &stats->tx_undersize, "Undersized frames");
2562e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "fragments",
2563e0b5ac02SPyun YongHyeon 	    &stats->tx_fragments, "Fragmented frames");
25644d52a575SXin LI }
25654d52a575SXin LI 
2566e0b5ac02SPyun YongHyeon #undef	ET_SYSCTL_STAT_ADD32
2567e0b5ac02SPyun YongHyeon #undef	ET_SYSCTL_STAT_ADD64
2568e0b5ac02SPyun YongHyeon 
25694d52a575SXin LI static int
25704d52a575SXin LI et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS)
25714d52a575SXin LI {
25720b699044SPyun YongHyeon 	struct et_softc *sc;
25730b699044SPyun YongHyeon 	struct ifnet *ifp;
25740b699044SPyun YongHyeon 	int error, v;
25754d52a575SXin LI 
25760b699044SPyun YongHyeon 	sc = arg1;
25770b699044SPyun YongHyeon 	ifp = sc->ifp;
25784d52a575SXin LI 	v = sc->sc_rx_intr_npkts;
25794d52a575SXin LI 	error = sysctl_handle_int(oidp, &v, 0, req);
25804d52a575SXin LI 	if (error || req->newptr == NULL)
25814d52a575SXin LI 		goto back;
25824d52a575SXin LI 	if (v <= 0) {
25834d52a575SXin LI 		error = EINVAL;
25844d52a575SXin LI 		goto back;
25854d52a575SXin LI 	}
25864d52a575SXin LI 
25874d52a575SXin LI 	if (sc->sc_rx_intr_npkts != v) {
25884d52a575SXin LI 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
25894d52a575SXin LI 			CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, v);
25904d52a575SXin LI 		sc->sc_rx_intr_npkts = v;
25914d52a575SXin LI 	}
25924d52a575SXin LI back:
2593398f1b65SPyun YongHyeon 	return (error);
25944d52a575SXin LI }
25954d52a575SXin LI 
25964d52a575SXin LI static int
25974d52a575SXin LI et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS)
25984d52a575SXin LI {
25990b699044SPyun YongHyeon 	struct et_softc *sc;
26000b699044SPyun YongHyeon 	struct ifnet *ifp;
26010b699044SPyun YongHyeon 	int error, v;
26024d52a575SXin LI 
26030b699044SPyun YongHyeon 	sc = arg1;
26040b699044SPyun YongHyeon 	ifp = sc->ifp;
26054d52a575SXin LI 	v = sc->sc_rx_intr_delay;
26064d52a575SXin LI 	error = sysctl_handle_int(oidp, &v, 0, req);
26074d52a575SXin LI 	if (error || req->newptr == NULL)
26084d52a575SXin LI 		goto back;
26094d52a575SXin LI 	if (v <= 0) {
26104d52a575SXin LI 		error = EINVAL;
26114d52a575SXin LI 		goto back;
26124d52a575SXin LI 	}
26134d52a575SXin LI 
26144d52a575SXin LI 	if (sc->sc_rx_intr_delay != v) {
26154d52a575SXin LI 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
26164d52a575SXin LI 			CSR_WRITE_4(sc, ET_RX_INTR_DELAY, v);
26174d52a575SXin LI 		sc->sc_rx_intr_delay = v;
26184d52a575SXin LI 	}
26194d52a575SXin LI back:
2620398f1b65SPyun YongHyeon 	return (error);
26214d52a575SXin LI }
26224d52a575SXin LI 
2623e0b5ac02SPyun YongHyeon static void
2624e0b5ac02SPyun YongHyeon et_stats_update(struct et_softc *sc)
2625e0b5ac02SPyun YongHyeon {
2626e0b5ac02SPyun YongHyeon 	struct ifnet *ifp;
2627e0b5ac02SPyun YongHyeon 	struct et_hw_stats *stats;
2628e0b5ac02SPyun YongHyeon 
2629e0b5ac02SPyun YongHyeon 	stats = &sc->sc_stats;
2630e0b5ac02SPyun YongHyeon 	stats->pkts_64 += CSR_READ_4(sc, ET_STAT_PKTS_64);
2631e0b5ac02SPyun YongHyeon 	stats->pkts_65 += CSR_READ_4(sc, ET_STAT_PKTS_65_127);
2632e0b5ac02SPyun YongHyeon 	stats->pkts_128 += CSR_READ_4(sc, ET_STAT_PKTS_128_255);
2633e0b5ac02SPyun YongHyeon 	stats->pkts_256 += CSR_READ_4(sc, ET_STAT_PKTS_256_511);
2634e0b5ac02SPyun YongHyeon 	stats->pkts_512 += CSR_READ_4(sc, ET_STAT_PKTS_512_1023);
2635e0b5ac02SPyun YongHyeon 	stats->pkts_1024 += CSR_READ_4(sc, ET_STAT_PKTS_1024_1518);
2636e0b5ac02SPyun YongHyeon 	stats->pkts_1519 += CSR_READ_4(sc, ET_STAT_PKTS_1519_1522);
2637e0b5ac02SPyun YongHyeon 
2638e0b5ac02SPyun YongHyeon 	stats->rx_bytes += CSR_READ_4(sc, ET_STAT_RX_BYTES);
2639e0b5ac02SPyun YongHyeon 	stats->rx_frames += CSR_READ_4(sc, ET_STAT_RX_FRAMES);
2640e0b5ac02SPyun YongHyeon 	stats->rx_crcerrs += CSR_READ_4(sc, ET_STAT_RX_CRC_ERR);
2641e0b5ac02SPyun YongHyeon 	stats->rx_mcast += CSR_READ_4(sc, ET_STAT_RX_MCAST);
2642e0b5ac02SPyun YongHyeon 	stats->rx_bcast += CSR_READ_4(sc, ET_STAT_RX_BCAST);
2643e0b5ac02SPyun YongHyeon 	stats->rx_control += CSR_READ_4(sc, ET_STAT_RX_CTL);
2644e0b5ac02SPyun YongHyeon 	stats->rx_pause += CSR_READ_4(sc, ET_STAT_RX_PAUSE);
2645e0b5ac02SPyun YongHyeon 	stats->rx_unknown_control += CSR_READ_4(sc, ET_STAT_RX_UNKNOWN_CTL);
2646e0b5ac02SPyun YongHyeon 	stats->rx_alignerrs += CSR_READ_4(sc, ET_STAT_RX_ALIGN_ERR);
2647e0b5ac02SPyun YongHyeon 	stats->rx_lenerrs += CSR_READ_4(sc, ET_STAT_RX_LEN_ERR);
2648e0b5ac02SPyun YongHyeon 	stats->rx_codeerrs += CSR_READ_4(sc, ET_STAT_RX_CODE_ERR);
2649e0b5ac02SPyun YongHyeon 	stats->rx_cserrs += CSR_READ_4(sc, ET_STAT_RX_CS_ERR);
2650e0b5ac02SPyun YongHyeon 	stats->rx_runts += CSR_READ_4(sc, ET_STAT_RX_RUNT);
2651e0b5ac02SPyun YongHyeon 	stats->rx_oversize += CSR_READ_4(sc, ET_STAT_RX_OVERSIZE);
2652e0b5ac02SPyun YongHyeon 	stats->rx_fragments += CSR_READ_4(sc, ET_STAT_RX_FRAG);
2653e0b5ac02SPyun YongHyeon 	stats->rx_jabbers += CSR_READ_4(sc, ET_STAT_RX_JABBER);
2654e0b5ac02SPyun YongHyeon 	stats->rx_drop += CSR_READ_4(sc, ET_STAT_RX_DROP);
2655e0b5ac02SPyun YongHyeon 
2656e0b5ac02SPyun YongHyeon 	stats->tx_bytes += CSR_READ_4(sc, ET_STAT_TX_BYTES);
2657e0b5ac02SPyun YongHyeon 	stats->tx_frames += CSR_READ_4(sc, ET_STAT_TX_FRAMES);
2658e0b5ac02SPyun YongHyeon 	stats->tx_mcast += CSR_READ_4(sc, ET_STAT_TX_MCAST);
2659e0b5ac02SPyun YongHyeon 	stats->tx_bcast += CSR_READ_4(sc, ET_STAT_TX_BCAST);
2660e0b5ac02SPyun YongHyeon 	stats->tx_pause += CSR_READ_4(sc, ET_STAT_TX_PAUSE);
2661e0b5ac02SPyun YongHyeon 	stats->tx_deferred += CSR_READ_4(sc, ET_STAT_TX_DEFER);
2662e0b5ac02SPyun YongHyeon 	stats->tx_excess_deferred += CSR_READ_4(sc, ET_STAT_TX_EXCESS_DEFER);
2663e0b5ac02SPyun YongHyeon 	stats->tx_single_colls += CSR_READ_4(sc, ET_STAT_TX_SINGLE_COL);
2664e0b5ac02SPyun YongHyeon 	stats->tx_multi_colls += CSR_READ_4(sc, ET_STAT_TX_MULTI_COL);
2665e0b5ac02SPyun YongHyeon 	stats->tx_late_colls += CSR_READ_4(sc, ET_STAT_TX_LATE_COL);
2666e0b5ac02SPyun YongHyeon 	stats->tx_excess_colls += CSR_READ_4(sc, ET_STAT_TX_EXCESS_COL);
2667e0b5ac02SPyun YongHyeon 	stats->tx_total_colls += CSR_READ_4(sc, ET_STAT_TX_TOTAL_COL);
2668e0b5ac02SPyun YongHyeon 	stats->tx_pause_honored += CSR_READ_4(sc, ET_STAT_TX_PAUSE_HONOR);
2669e0b5ac02SPyun YongHyeon 	stats->tx_drop += CSR_READ_4(sc, ET_STAT_TX_DROP);
2670e0b5ac02SPyun YongHyeon 	stats->tx_jabbers += CSR_READ_4(sc, ET_STAT_TX_JABBER);
2671e0b5ac02SPyun YongHyeon 	stats->tx_crcerrs += CSR_READ_4(sc, ET_STAT_TX_CRC_ERR);
2672e0b5ac02SPyun YongHyeon 	stats->tx_control += CSR_READ_4(sc, ET_STAT_TX_CTL);
2673e0b5ac02SPyun YongHyeon 	stats->tx_oversize += CSR_READ_4(sc, ET_STAT_TX_OVERSIZE);
2674e0b5ac02SPyun YongHyeon 	stats->tx_undersize += CSR_READ_4(sc, ET_STAT_TX_UNDERSIZE);
2675e0b5ac02SPyun YongHyeon 	stats->tx_fragments += CSR_READ_4(sc, ET_STAT_TX_FRAG);
2676e0b5ac02SPyun YongHyeon 
2677e0b5ac02SPyun YongHyeon 	/* Update ifnet counters. */
2678e0b5ac02SPyun YongHyeon 	ifp = sc->ifp;
2679e0b5ac02SPyun YongHyeon 	ifp->if_opackets = (u_long)stats->tx_frames;
2680e0b5ac02SPyun YongHyeon 	ifp->if_collisions = stats->tx_total_colls;
2681e0b5ac02SPyun YongHyeon 	ifp->if_oerrors = stats->tx_drop + stats->tx_jabbers +
2682e0b5ac02SPyun YongHyeon 	    stats->tx_crcerrs + stats->tx_excess_deferred +
2683e0b5ac02SPyun YongHyeon 	    stats->tx_late_colls;
2684e0b5ac02SPyun YongHyeon 	ifp->if_ipackets = (u_long)stats->rx_frames;
2685e0b5ac02SPyun YongHyeon 	ifp->if_ierrors = stats->rx_crcerrs + stats->rx_alignerrs +
2686e0b5ac02SPyun YongHyeon 	    stats->rx_lenerrs + stats->rx_codeerrs + stats->rx_cserrs +
2687e0b5ac02SPyun YongHyeon 	    stats->rx_runts + stats->rx_jabbers + stats->rx_drop;
2688e0b5ac02SPyun YongHyeon }
2689e0b5ac02SPyun YongHyeon 
26900442028aSPyun YongHyeon static int
26910442028aSPyun YongHyeon et_suspend(device_t dev)
26920442028aSPyun YongHyeon {
26930442028aSPyun YongHyeon 	struct et_softc *sc;
269438953bb0SPyun YongHyeon 	uint32_t pmcfg;
26950442028aSPyun YongHyeon 
26960442028aSPyun YongHyeon 	sc = device_get_softc(dev);
26970442028aSPyun YongHyeon 	ET_LOCK(sc);
26980442028aSPyun YongHyeon 	if ((sc->ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
26990442028aSPyun YongHyeon 		et_stop(sc);
270038953bb0SPyun YongHyeon 	/* Diable all clocks and put PHY into COMA. */
270138953bb0SPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ET_PM);
270238953bb0SPyun YongHyeon 	pmcfg &= ~(EM_PM_GIGEPHY_ENB | ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE |
270338953bb0SPyun YongHyeon 	    ET_PM_RXCLK_GATE);
270438953bb0SPyun YongHyeon 	pmcfg |= ET_PM_PHY_SW_COMA;
270538953bb0SPyun YongHyeon 	CSR_WRITE_4(sc, ET_PM, pmcfg);
27060442028aSPyun YongHyeon 	ET_UNLOCK(sc);
27070442028aSPyun YongHyeon 	return (0);
27080442028aSPyun YongHyeon }
27090442028aSPyun YongHyeon 
27100442028aSPyun YongHyeon static int
27110442028aSPyun YongHyeon et_resume(device_t dev)
27120442028aSPyun YongHyeon {
27130442028aSPyun YongHyeon 	struct et_softc *sc;
271438953bb0SPyun YongHyeon 	uint32_t pmcfg;
27150442028aSPyun YongHyeon 
27160442028aSPyun YongHyeon 	sc = device_get_softc(dev);
27170442028aSPyun YongHyeon 	ET_LOCK(sc);
271838953bb0SPyun YongHyeon 	/* Take PHY out of COMA and enable clocks. */
271938953bb0SPyun YongHyeon 	pmcfg = ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE;
272038953bb0SPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0)
272138953bb0SPyun YongHyeon 		pmcfg |= EM_PM_GIGEPHY_ENB;
272238953bb0SPyun YongHyeon 	CSR_WRITE_4(sc, ET_PM, pmcfg);
27230442028aSPyun YongHyeon 	if ((sc->ifp->if_flags & IFF_UP) != 0)
27240442028aSPyun YongHyeon 		et_init_locked(sc);
27250442028aSPyun YongHyeon 	ET_UNLOCK(sc);
27260442028aSPyun YongHyeon 	return (0);
27270442028aSPyun YongHyeon }
2728