14d52a575SXin LI /*- 2e5fdd9deSXin LI * Copyright (c) 2007 Sepherosa Ziehau. All rights reserved. 34d52a575SXin LI * 44d52a575SXin LI * This code is derived from software contributed to The DragonFly Project 54d52a575SXin LI * by Sepherosa Ziehau <sepherosa@gmail.com> 64d52a575SXin LI * 74d52a575SXin LI * Redistribution and use in source and binary forms, with or without 84d52a575SXin LI * modification, are permitted provided that the following conditions 94d52a575SXin LI * are met: 104d52a575SXin LI * 114d52a575SXin LI * 1. Redistributions of source code must retain the above copyright 124d52a575SXin LI * notice, this list of conditions and the following disclaimer. 134d52a575SXin LI * 2. Redistributions in binary form must reproduce the above copyright 144d52a575SXin LI * notice, this list of conditions and the following disclaimer in 154d52a575SXin LI * the documentation and/or other materials provided with the 164d52a575SXin LI * distribution. 174d52a575SXin LI * 3. Neither the name of The DragonFly Project nor the names of its 184d52a575SXin LI * contributors may be used to endorse or promote products derived 194d52a575SXin LI * from this software without specific, prior written permission. 204d52a575SXin LI * 214d52a575SXin LI * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 224d52a575SXin LI * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 234d52a575SXin LI * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 244d52a575SXin LI * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 254d52a575SXin LI * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 264d52a575SXin LI * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 274d52a575SXin LI * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 284d52a575SXin LI * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 294d52a575SXin LI * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 304d52a575SXin LI * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 314d52a575SXin LI * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 324d52a575SXin LI * SUCH DAMAGE. 334d52a575SXin LI * 344d52a575SXin LI * $DragonFly: src/sys/dev/netif/et/if_et.c,v 1.10 2008/05/18 07:47:14 sephe Exp $ 354d52a575SXin LI */ 364d52a575SXin LI 37fe42b04dSPyun YongHyeon #include <sys/cdefs.h> 38fe42b04dSPyun YongHyeon __FBSDID("$FreeBSD$"); 39fe42b04dSPyun YongHyeon 404d52a575SXin LI #include <sys/param.h> 414d52a575SXin LI #include <sys/systm.h> 424d52a575SXin LI #include <sys/endian.h> 434d52a575SXin LI #include <sys/kernel.h> 444d52a575SXin LI #include <sys/bus.h> 454d52a575SXin LI #include <sys/malloc.h> 464d52a575SXin LI #include <sys/mbuf.h> 474d52a575SXin LI #include <sys/proc.h> 484d52a575SXin LI #include <sys/rman.h> 494d52a575SXin LI #include <sys/module.h> 504d52a575SXin LI #include <sys/socket.h> 514d52a575SXin LI #include <sys/sockio.h> 524d52a575SXin LI #include <sys/sysctl.h> 534d52a575SXin LI 544d52a575SXin LI #include <net/ethernet.h> 554d52a575SXin LI #include <net/if.h> 56*76039bc8SGleb Smirnoff #include <net/if_var.h> 574d52a575SXin LI #include <net/if_dl.h> 584d52a575SXin LI #include <net/if_types.h> 594d52a575SXin LI #include <net/bpf.h> 604d52a575SXin LI #include <net/if_arp.h> 614d52a575SXin LI #include <net/if_media.h> 624d52a575SXin LI #include <net/if_vlan_var.h> 634d52a575SXin LI 644d52a575SXin LI #include <machine/bus.h> 654d52a575SXin LI 66d6c65d27SMarius Strobl #include <dev/mii/mii.h> 674d52a575SXin LI #include <dev/mii/miivar.h> 684d52a575SXin LI 694d52a575SXin LI #include <dev/pci/pcireg.h> 704d52a575SXin LI #include <dev/pci/pcivar.h> 714d52a575SXin LI 724d52a575SXin LI #include <dev/et/if_etreg.h> 734d52a575SXin LI #include <dev/et/if_etvar.h> 744d52a575SXin LI 754d52a575SXin LI #include "miibus_if.h" 764d52a575SXin LI 774d52a575SXin LI MODULE_DEPEND(et, pci, 1, 1, 1); 784d52a575SXin LI MODULE_DEPEND(et, ether, 1, 1, 1); 794d52a575SXin LI MODULE_DEPEND(et, miibus, 1, 1, 1); 804d52a575SXin LI 81cc3c3b4eSPyun YongHyeon /* Tunables. */ 82cc3c3b4eSPyun YongHyeon static int msi_disable = 0; 83accb4fcdSPyun YongHyeon TUNABLE_INT("hw.et.msi_disable", &msi_disable); 84cc3c3b4eSPyun YongHyeon 859955274cSPyun YongHyeon #define ET_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 869955274cSPyun YongHyeon 874d52a575SXin LI static int et_probe(device_t); 884d52a575SXin LI static int et_attach(device_t); 894d52a575SXin LI static int et_detach(device_t); 904d52a575SXin LI static int et_shutdown(device_t); 910442028aSPyun YongHyeon static int et_suspend(device_t); 920442028aSPyun YongHyeon static int et_resume(device_t); 934d52a575SXin LI 944d52a575SXin LI static int et_miibus_readreg(device_t, int, int); 954d52a575SXin LI static int et_miibus_writereg(device_t, int, int, int); 964d52a575SXin LI static void et_miibus_statchg(device_t); 974d52a575SXin LI 984d52a575SXin LI static void et_init_locked(struct et_softc *); 994d52a575SXin LI static void et_init(void *); 1004d52a575SXin LI static int et_ioctl(struct ifnet *, u_long, caddr_t); 1014d52a575SXin LI static void et_start_locked(struct ifnet *); 1024d52a575SXin LI static void et_start(struct ifnet *); 10305884511SPyun YongHyeon static int et_watchdog(struct et_softc *); 1044d52a575SXin LI static int et_ifmedia_upd_locked(struct ifnet *); 1054d52a575SXin LI static int et_ifmedia_upd(struct ifnet *); 1064d52a575SXin LI static void et_ifmedia_sts(struct ifnet *, struct ifmediareq *); 1074d52a575SXin LI 1084d52a575SXin LI static void et_add_sysctls(struct et_softc *); 1094d52a575SXin LI static int et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS); 1104d52a575SXin LI static int et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS); 1114d52a575SXin LI 1124d52a575SXin LI static void et_intr(void *); 1134d52a575SXin LI static void et_rxeof(struct et_softc *); 1144d52a575SXin LI static void et_txeof(struct et_softc *); 1154d52a575SXin LI 11605884511SPyun YongHyeon static int et_dma_alloc(struct et_softc *); 11705884511SPyun YongHyeon static void et_dma_free(struct et_softc *); 11805884511SPyun YongHyeon static void et_dma_map_addr(void *, bus_dma_segment_t *, int, int); 11905884511SPyun YongHyeon static int et_dma_ring_alloc(struct et_softc *, bus_size_t, bus_size_t, 12005884511SPyun YongHyeon bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, 12105884511SPyun YongHyeon const char *); 12205884511SPyun YongHyeon static void et_dma_ring_free(struct et_softc *, bus_dma_tag_t *, uint8_t **, 12305884511SPyun YongHyeon bus_dmamap_t *); 12405884511SPyun YongHyeon static void et_init_tx_ring(struct et_softc *); 1254d52a575SXin LI static int et_init_rx_ring(struct et_softc *); 1264d52a575SXin LI static void et_free_tx_ring(struct et_softc *); 1274d52a575SXin LI static void et_free_rx_ring(struct et_softc *); 1284d52a575SXin LI static int et_encap(struct et_softc *, struct mbuf **); 12905884511SPyun YongHyeon static int et_newbuf_cluster(struct et_rxbuf_data *, int); 13005884511SPyun YongHyeon static int et_newbuf_hdr(struct et_rxbuf_data *, int); 13105884511SPyun YongHyeon static void et_rxbuf_discard(struct et_rxbuf_data *, int); 1324d52a575SXin LI 1334d52a575SXin LI static void et_stop(struct et_softc *); 1344d52a575SXin LI static int et_chip_init(struct et_softc *); 1354d52a575SXin LI static void et_chip_attach(struct et_softc *); 1364d52a575SXin LI static void et_init_mac(struct et_softc *); 1374d52a575SXin LI static void et_init_rxmac(struct et_softc *); 1384d52a575SXin LI static void et_init_txmac(struct et_softc *); 1394d52a575SXin LI static int et_init_rxdma(struct et_softc *); 1404d52a575SXin LI static int et_init_txdma(struct et_softc *); 1414d52a575SXin LI static int et_start_rxdma(struct et_softc *); 1424d52a575SXin LI static int et_start_txdma(struct et_softc *); 1434d52a575SXin LI static int et_stop_rxdma(struct et_softc *); 1444d52a575SXin LI static int et_stop_txdma(struct et_softc *); 1454d52a575SXin LI static void et_reset(struct et_softc *); 1468b3c6496SPyun YongHyeon static int et_bus_config(struct et_softc *); 1474d52a575SXin LI static void et_get_eaddr(device_t, uint8_t[]); 1484d52a575SXin LI static void et_setmulti(struct et_softc *); 1494d52a575SXin LI static void et_tick(void *); 150e0b5ac02SPyun YongHyeon static void et_stats_update(struct et_softc *); 1514d52a575SXin LI 1524d52a575SXin LI static const struct et_dev { 1534d52a575SXin LI uint16_t vid; 1544d52a575SXin LI uint16_t did; 1554d52a575SXin LI const char *desc; 1564d52a575SXin LI } et_devices[] = { 1574d52a575SXin LI { PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310, 1584d52a575SXin LI "Agere ET1310 Gigabit Ethernet" }, 1594d52a575SXin LI { PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310_FAST, 1604d52a575SXin LI "Agere ET1310 Fast Ethernet" }, 1614d52a575SXin LI { 0, 0, NULL } 1624d52a575SXin LI }; 1634d52a575SXin LI 1644d52a575SXin LI static device_method_t et_methods[] = { 1654d52a575SXin LI DEVMETHOD(device_probe, et_probe), 1664d52a575SXin LI DEVMETHOD(device_attach, et_attach), 1674d52a575SXin LI DEVMETHOD(device_detach, et_detach), 1684d52a575SXin LI DEVMETHOD(device_shutdown, et_shutdown), 1690442028aSPyun YongHyeon DEVMETHOD(device_suspend, et_suspend), 1700442028aSPyun YongHyeon DEVMETHOD(device_resume, et_resume), 1714d52a575SXin LI 1724d52a575SXin LI DEVMETHOD(miibus_readreg, et_miibus_readreg), 1734d52a575SXin LI DEVMETHOD(miibus_writereg, et_miibus_writereg), 1744d52a575SXin LI DEVMETHOD(miibus_statchg, et_miibus_statchg), 1754d52a575SXin LI 1764b7ec270SMarius Strobl DEVMETHOD_END 1774d52a575SXin LI }; 1784d52a575SXin LI 1794d52a575SXin LI static driver_t et_driver = { 1804d52a575SXin LI "et", 1814d52a575SXin LI et_methods, 1824d52a575SXin LI sizeof(struct et_softc) 1834d52a575SXin LI }; 1844d52a575SXin LI 1854d52a575SXin LI static devclass_t et_devclass; 1864d52a575SXin LI 1874d52a575SXin LI DRIVER_MODULE(et, pci, et_driver, et_devclass, 0, 0); 1884d52a575SXin LI DRIVER_MODULE(miibus, et, miibus_driver, miibus_devclass, 0, 0); 1894d52a575SXin LI 1904d52a575SXin LI static int et_rx_intr_npkts = 32; 1914d52a575SXin LI static int et_rx_intr_delay = 20; /* x10 usec */ 1924d52a575SXin LI static int et_tx_intr_nsegs = 126; 1934d52a575SXin LI static uint32_t et_timer = 1000 * 1000 * 1000; /* nanosec */ 1944d52a575SXin LI 1954d52a575SXin LI TUNABLE_INT("hw.et.timer", &et_timer); 1964d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_npkts", &et_rx_intr_npkts); 1974d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_delay", &et_rx_intr_delay); 1984d52a575SXin LI TUNABLE_INT("hw.et.tx_intr_nsegs", &et_tx_intr_nsegs); 1994d52a575SXin LI 2004d52a575SXin LI static int 2014d52a575SXin LI et_probe(device_t dev) 2024d52a575SXin LI { 2034d52a575SXin LI const struct et_dev *d; 2044d52a575SXin LI uint16_t did, vid; 2054d52a575SXin LI 2064d52a575SXin LI vid = pci_get_vendor(dev); 2074d52a575SXin LI did = pci_get_device(dev); 2084d52a575SXin LI 2094d52a575SXin LI for (d = et_devices; d->desc != NULL; ++d) { 2104d52a575SXin LI if (vid == d->vid && did == d->did) { 2114d52a575SXin LI device_set_desc(dev, d->desc); 212a64788d1SPyun YongHyeon return (BUS_PROBE_DEFAULT); 2134d52a575SXin LI } 2144d52a575SXin LI } 215398f1b65SPyun YongHyeon return (ENXIO); 2164d52a575SXin LI } 2174d52a575SXin LI 2184d52a575SXin LI static int 2194d52a575SXin LI et_attach(device_t dev) 2204d52a575SXin LI { 2214d52a575SXin LI struct et_softc *sc; 2224d52a575SXin LI struct ifnet *ifp; 2234d52a575SXin LI uint8_t eaddr[ETHER_ADDR_LEN]; 22438953bb0SPyun YongHyeon uint32_t pmcfg; 225cc3c3b4eSPyun YongHyeon int cap, error, msic; 2264d52a575SXin LI 2274d52a575SXin LI sc = device_get_softc(dev); 2284d52a575SXin LI sc->dev = dev; 2294d52a575SXin LI mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 2304d52a575SXin LI MTX_DEF); 231d2f7028cSPyun YongHyeon callout_init_mtx(&sc->sc_tick, &sc->sc_mtx, 0); 2324d52a575SXin LI 2334d52a575SXin LI ifp = sc->ifp = if_alloc(IFT_ETHER); 2344d52a575SXin LI if (ifp == NULL) { 2354d52a575SXin LI device_printf(dev, "can not if_alloc()\n"); 2364d52a575SXin LI error = ENOSPC; 2374d52a575SXin LI goto fail; 2384d52a575SXin LI } 2394d52a575SXin LI 2404d52a575SXin LI /* 2414d52a575SXin LI * Initialize tunables 2424d52a575SXin LI */ 2434d52a575SXin LI sc->sc_rx_intr_npkts = et_rx_intr_npkts; 2444d52a575SXin LI sc->sc_rx_intr_delay = et_rx_intr_delay; 2454d52a575SXin LI sc->sc_tx_intr_nsegs = et_tx_intr_nsegs; 2464d52a575SXin LI sc->sc_timer = et_timer; 2474d52a575SXin LI 2484d52a575SXin LI /* Enable bus mastering */ 2494d52a575SXin LI pci_enable_busmaster(dev); 2504d52a575SXin LI 2514d52a575SXin LI /* 2524d52a575SXin LI * Allocate IO memory 2534d52a575SXin LI */ 25439bea5ddSPyun YongHyeon sc->sc_mem_rid = PCIR_BAR(0); 2554d52a575SXin LI sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 2564d52a575SXin LI &sc->sc_mem_rid, RF_ACTIVE); 2574d52a575SXin LI if (sc->sc_mem_res == NULL) { 2584d52a575SXin LI device_printf(dev, "can't allocate IO memory\n"); 259398f1b65SPyun YongHyeon return (ENXIO); 2604d52a575SXin LI } 2614d52a575SXin LI 262cc3c3b4eSPyun YongHyeon msic = 0; 2633b0a4aefSJohn Baldwin if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) { 264cc3c3b4eSPyun YongHyeon sc->sc_expcap = cap; 265cc3c3b4eSPyun YongHyeon sc->sc_flags |= ET_FLAG_PCIE; 266cc3c3b4eSPyun YongHyeon msic = pci_msi_count(dev); 267cc3c3b4eSPyun YongHyeon if (bootverbose) 268cc3c3b4eSPyun YongHyeon device_printf(dev, "MSI count: %d\n", msic); 269cc3c3b4eSPyun YongHyeon } 270cc3c3b4eSPyun YongHyeon if (msic > 0 && msi_disable == 0) { 271cc3c3b4eSPyun YongHyeon msic = 1; 272cc3c3b4eSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 273cc3c3b4eSPyun YongHyeon if (msic == 1) { 274cc3c3b4eSPyun YongHyeon device_printf(dev, "Using %d MSI message\n", 275cc3c3b4eSPyun YongHyeon msic); 276cc3c3b4eSPyun YongHyeon sc->sc_flags |= ET_FLAG_MSI; 277cc3c3b4eSPyun YongHyeon } else 278cc3c3b4eSPyun YongHyeon pci_release_msi(dev); 279cc3c3b4eSPyun YongHyeon } 280cc3c3b4eSPyun YongHyeon } 281cc3c3b4eSPyun YongHyeon 2824d52a575SXin LI /* 2834d52a575SXin LI * Allocate IRQ 2844d52a575SXin LI */ 285cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) == 0) { 2864d52a575SXin LI sc->sc_irq_rid = 0; 2874d52a575SXin LI sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 288cc3c3b4eSPyun YongHyeon &sc->sc_irq_rid, RF_SHAREABLE | RF_ACTIVE); 289cc3c3b4eSPyun YongHyeon } else { 290cc3c3b4eSPyun YongHyeon sc->sc_irq_rid = 1; 291cc3c3b4eSPyun YongHyeon sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 292cc3c3b4eSPyun YongHyeon &sc->sc_irq_rid, RF_ACTIVE); 293cc3c3b4eSPyun YongHyeon } 2944d52a575SXin LI if (sc->sc_irq_res == NULL) { 2954d52a575SXin LI device_printf(dev, "can't allocate irq\n"); 2964d52a575SXin LI error = ENXIO; 2974d52a575SXin LI goto fail; 2984d52a575SXin LI } 2994d52a575SXin LI 3001f009e2fSPyun YongHyeon if (pci_get_device(dev) == PCI_PRODUCT_LUCENT_ET1310_FAST) 3011f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_FASTETHER; 3021f009e2fSPyun YongHyeon 3038b3c6496SPyun YongHyeon error = et_bus_config(sc); 3044d52a575SXin LI if (error) 3054d52a575SXin LI goto fail; 3064d52a575SXin LI 3074d52a575SXin LI et_get_eaddr(dev, eaddr); 3084d52a575SXin LI 30938953bb0SPyun YongHyeon /* Take PHY out of COMA and enable clocks. */ 31038953bb0SPyun YongHyeon pmcfg = ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE; 31138953bb0SPyun YongHyeon if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0) 31238953bb0SPyun YongHyeon pmcfg |= EM_PM_GIGEPHY_ENB; 31338953bb0SPyun YongHyeon CSR_WRITE_4(sc, ET_PM, pmcfg); 3144d52a575SXin LI 3154d52a575SXin LI et_reset(sc); 3164d52a575SXin LI 31705884511SPyun YongHyeon error = et_dma_alloc(sc); 3184d52a575SXin LI if (error) 3194d52a575SXin LI goto fail; 3204d52a575SXin LI 3214d52a575SXin LI ifp->if_softc = sc; 3224d52a575SXin LI if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 3234d52a575SXin LI ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 3244d52a575SXin LI ifp->if_init = et_init; 3254d52a575SXin LI ifp->if_ioctl = et_ioctl; 3264d52a575SXin LI ifp->if_start = et_start; 327ed848e3aSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_MTU; 3284d52a575SXin LI ifp->if_capenable = ifp->if_capabilities; 329c8b727ceSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = ET_TX_NDESC - 1; 330c8b727ceSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ET_TX_NDESC - 1); 3314d52a575SXin LI IFQ_SET_READY(&ifp->if_snd); 3324d52a575SXin LI 3334d52a575SXin LI et_chip_attach(sc); 3344d52a575SXin LI 335d6c65d27SMarius Strobl error = mii_attach(dev, &sc->sc_miibus, ifp, et_ifmedia_upd, 3365d384a0dSPyun YongHyeon et_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 3375d384a0dSPyun YongHyeon MIIF_DOPAUSE); 3384d52a575SXin LI if (error) { 339d6c65d27SMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 3404d52a575SXin LI goto fail; 3414d52a575SXin LI } 3424d52a575SXin LI 3434d52a575SXin LI ether_ifattach(ifp, eaddr); 344d2f7028cSPyun YongHyeon 345d2f7028cSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 346d2f7028cSPyun YongHyeon ifp->if_hdrlen = sizeof(struct ether_vlan_header); 3474d52a575SXin LI 3484d52a575SXin LI error = bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_NET | INTR_MPSAFE, 3494d52a575SXin LI NULL, et_intr, sc, &sc->sc_irq_handle); 3504d52a575SXin LI if (error) { 3514d52a575SXin LI ether_ifdetach(ifp); 3524d52a575SXin LI device_printf(dev, "can't setup intr\n"); 3534d52a575SXin LI goto fail; 3544d52a575SXin LI } 3554d52a575SXin LI 3564d52a575SXin LI et_add_sysctls(sc); 3574d52a575SXin LI 358398f1b65SPyun YongHyeon return (0); 3594d52a575SXin LI fail: 3604d52a575SXin LI et_detach(dev); 361398f1b65SPyun YongHyeon return (error); 3624d52a575SXin LI } 3634d52a575SXin LI 3644d52a575SXin LI static int 3654d52a575SXin LI et_detach(device_t dev) 3664d52a575SXin LI { 3670b699044SPyun YongHyeon struct et_softc *sc; 3684d52a575SXin LI 3690b699044SPyun YongHyeon sc = device_get_softc(dev); 3704d52a575SXin LI if (device_is_attached(dev)) { 371a64788d1SPyun YongHyeon ether_ifdetach(sc->ifp); 3724d52a575SXin LI ET_LOCK(sc); 3734d52a575SXin LI et_stop(sc); 3744d52a575SXin LI ET_UNLOCK(sc); 375a64788d1SPyun YongHyeon callout_drain(&sc->sc_tick); 3764d52a575SXin LI } 3774d52a575SXin LI 3784d52a575SXin LI if (sc->sc_miibus != NULL) 3794d52a575SXin LI device_delete_child(dev, sc->sc_miibus); 3804d52a575SXin LI bus_generic_detach(dev); 3814d52a575SXin LI 382a64788d1SPyun YongHyeon if (sc->sc_irq_handle != NULL) 383a64788d1SPyun YongHyeon bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_irq_handle); 384a64788d1SPyun YongHyeon if (sc->sc_irq_res != NULL) 385a64788d1SPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 386a64788d1SPyun YongHyeon rman_get_rid(sc->sc_irq_res), sc->sc_irq_res); 387cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) != 0) 388cc3c3b4eSPyun YongHyeon pci_release_msi(dev); 389a64788d1SPyun YongHyeon if (sc->sc_mem_res != NULL) 390a64788d1SPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, 391a64788d1SPyun YongHyeon rman_get_rid(sc->sc_mem_res), sc->sc_mem_res); 3924d52a575SXin LI 3934d52a575SXin LI if (sc->ifp != NULL) 3944d52a575SXin LI if_free(sc->ifp); 3954d52a575SXin LI 39605884511SPyun YongHyeon et_dma_free(sc); 3975b8f4900SPyun YongHyeon 3985b8f4900SPyun YongHyeon mtx_destroy(&sc->sc_mtx); 3994d52a575SXin LI 400398f1b65SPyun YongHyeon return (0); 4014d52a575SXin LI } 4024d52a575SXin LI 4034d52a575SXin LI static int 4044d52a575SXin LI et_shutdown(device_t dev) 4054d52a575SXin LI { 4060b699044SPyun YongHyeon struct et_softc *sc; 4074d52a575SXin LI 4080b699044SPyun YongHyeon sc = device_get_softc(dev); 4094d52a575SXin LI ET_LOCK(sc); 4104d52a575SXin LI et_stop(sc); 4114d52a575SXin LI ET_UNLOCK(sc); 412398f1b65SPyun YongHyeon return (0); 4134d52a575SXin LI } 4144d52a575SXin LI 4154d52a575SXin LI static int 4164d52a575SXin LI et_miibus_readreg(device_t dev, int phy, int reg) 4174d52a575SXin LI { 4180b699044SPyun YongHyeon struct et_softc *sc; 4194d52a575SXin LI uint32_t val; 4204d52a575SXin LI int i, ret; 4214d52a575SXin LI 4220b699044SPyun YongHyeon sc = device_get_softc(dev); 4234d52a575SXin LI /* Stop any pending operations */ 4244d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 4254d52a575SXin LI 42623263665SPyun YongHyeon val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK; 42723263665SPyun YongHyeon val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK; 4284d52a575SXin LI CSR_WRITE_4(sc, ET_MII_ADDR, val); 4294d52a575SXin LI 4304d52a575SXin LI /* Start reading */ 4314d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, ET_MII_CMD_READ); 4324d52a575SXin LI 4334d52a575SXin LI #define NRETRY 50 4344d52a575SXin LI 4354d52a575SXin LI for (i = 0; i < NRETRY; ++i) { 4364d52a575SXin LI val = CSR_READ_4(sc, ET_MII_IND); 4374d52a575SXin LI if ((val & (ET_MII_IND_BUSY | ET_MII_IND_INVALID)) == 0) 4384d52a575SXin LI break; 4394d52a575SXin LI DELAY(50); 4404d52a575SXin LI } 4414d52a575SXin LI if (i == NRETRY) { 4424d52a575SXin LI if_printf(sc->ifp, 4434d52a575SXin LI "read phy %d, reg %d timed out\n", phy, reg); 4444d52a575SXin LI ret = 0; 4454d52a575SXin LI goto back; 4464d52a575SXin LI } 4474d52a575SXin LI 4484d52a575SXin LI #undef NRETRY 4494d52a575SXin LI 4504d52a575SXin LI val = CSR_READ_4(sc, ET_MII_STAT); 45123263665SPyun YongHyeon ret = val & ET_MII_STAT_VALUE_MASK; 4524d52a575SXin LI 4534d52a575SXin LI back: 4544d52a575SXin LI /* Make sure that the current operation is stopped */ 4554d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 456398f1b65SPyun YongHyeon return (ret); 4574d52a575SXin LI } 4584d52a575SXin LI 4594d52a575SXin LI static int 4604d52a575SXin LI et_miibus_writereg(device_t dev, int phy, int reg, int val0) 4614d52a575SXin LI { 4620b699044SPyun YongHyeon struct et_softc *sc; 4634d52a575SXin LI uint32_t val; 4644d52a575SXin LI int i; 4654d52a575SXin LI 4660b699044SPyun YongHyeon sc = device_get_softc(dev); 4674d52a575SXin LI /* Stop any pending operations */ 4684d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 4694d52a575SXin LI 47023263665SPyun YongHyeon val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK; 47123263665SPyun YongHyeon val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK; 4724d52a575SXin LI CSR_WRITE_4(sc, ET_MII_ADDR, val); 4734d52a575SXin LI 4744d52a575SXin LI /* Start writing */ 47523263665SPyun YongHyeon CSR_WRITE_4(sc, ET_MII_CTRL, 47623263665SPyun YongHyeon (val0 << ET_MII_CTRL_VALUE_SHIFT) & ET_MII_CTRL_VALUE_MASK); 4774d52a575SXin LI 4784d52a575SXin LI #define NRETRY 100 4794d52a575SXin LI 4804d52a575SXin LI for (i = 0; i < NRETRY; ++i) { 4814d52a575SXin LI val = CSR_READ_4(sc, ET_MII_IND); 4824d52a575SXin LI if ((val & ET_MII_IND_BUSY) == 0) 4834d52a575SXin LI break; 4844d52a575SXin LI DELAY(50); 4854d52a575SXin LI } 4864d52a575SXin LI if (i == NRETRY) { 4874d52a575SXin LI if_printf(sc->ifp, 4884d52a575SXin LI "write phy %d, reg %d timed out\n", phy, reg); 4894d52a575SXin LI et_miibus_readreg(dev, phy, reg); 4904d52a575SXin LI } 4914d52a575SXin LI 4924d52a575SXin LI #undef NRETRY 4934d52a575SXin LI 4944d52a575SXin LI /* Make sure that the current operation is stopped */ 4954d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 496398f1b65SPyun YongHyeon return (0); 4974d52a575SXin LI } 4984d52a575SXin LI 4994d52a575SXin LI static void 5004d52a575SXin LI et_miibus_statchg(device_t dev) 5014d52a575SXin LI { 5021f009e2fSPyun YongHyeon struct et_softc *sc; 5031f009e2fSPyun YongHyeon struct mii_data *mii; 5041f009e2fSPyun YongHyeon struct ifnet *ifp; 5051f009e2fSPyun YongHyeon uint32_t cfg1, cfg2, ctrl; 5061f009e2fSPyun YongHyeon int i; 5071f009e2fSPyun YongHyeon 5081f009e2fSPyun YongHyeon sc = device_get_softc(dev); 5091f009e2fSPyun YongHyeon 5101f009e2fSPyun YongHyeon mii = device_get_softc(sc->sc_miibus); 5111f009e2fSPyun YongHyeon ifp = sc->ifp; 5121f009e2fSPyun YongHyeon if (mii == NULL || ifp == NULL || 5131f009e2fSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 5141f009e2fSPyun YongHyeon return; 5151f009e2fSPyun YongHyeon 5161f009e2fSPyun YongHyeon sc->sc_flags &= ~ET_FLAG_LINK; 5171f009e2fSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 5181f009e2fSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 5191f009e2fSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 5201f009e2fSPyun YongHyeon case IFM_10_T: 5211f009e2fSPyun YongHyeon case IFM_100_TX: 5221f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_LINK; 5231f009e2fSPyun YongHyeon break; 5241f009e2fSPyun YongHyeon case IFM_1000_T: 5251f009e2fSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0) 5261f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_LINK; 5271f009e2fSPyun YongHyeon break; 5281f009e2fSPyun YongHyeon } 5291f009e2fSPyun YongHyeon } 5301f009e2fSPyun YongHyeon 5311f009e2fSPyun YongHyeon /* XXX Stop TX/RX MAC? */ 5321f009e2fSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_LINK) == 0) 5331f009e2fSPyun YongHyeon return; 5341f009e2fSPyun YongHyeon 5351f009e2fSPyun YongHyeon /* Program MACs with resolved speed/duplex/flow-control. */ 5361f009e2fSPyun YongHyeon ctrl = CSR_READ_4(sc, ET_MAC_CTRL); 5371f009e2fSPyun YongHyeon ctrl &= ~(ET_MAC_CTRL_GHDX | ET_MAC_CTRL_MODE_MII); 5381f009e2fSPyun YongHyeon cfg1 = CSR_READ_4(sc, ET_MAC_CFG1); 5391f009e2fSPyun YongHyeon cfg1 &= ~(ET_MAC_CFG1_TXFLOW | ET_MAC_CFG1_RXFLOW | 5401f009e2fSPyun YongHyeon ET_MAC_CFG1_LOOPBACK); 5411f009e2fSPyun YongHyeon cfg2 = CSR_READ_4(sc, ET_MAC_CFG2); 5421f009e2fSPyun YongHyeon cfg2 &= ~(ET_MAC_CFG2_MODE_MII | ET_MAC_CFG2_MODE_GMII | 5431f009e2fSPyun YongHyeon ET_MAC_CFG2_FDX | ET_MAC_CFG2_BIGFRM); 5441f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_LENCHK | ET_MAC_CFG2_CRC | ET_MAC_CFG2_PADCRC | 5451f009e2fSPyun YongHyeon ((7 << ET_MAC_CFG2_PREAMBLE_LEN_SHIFT) & 5461f009e2fSPyun YongHyeon ET_MAC_CFG2_PREAMBLE_LEN_MASK); 5471f009e2fSPyun YongHyeon 5481f009e2fSPyun YongHyeon if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) 5491f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_MODE_GMII; 5501f009e2fSPyun YongHyeon else { 5511f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_MODE_MII; 5521f009e2fSPyun YongHyeon ctrl |= ET_MAC_CTRL_MODE_MII; 5531f009e2fSPyun YongHyeon } 5541f009e2fSPyun YongHyeon 5551f009e2fSPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) { 5561f009e2fSPyun YongHyeon cfg2 |= ET_MAC_CFG2_FDX; 5575d384a0dSPyun YongHyeon /* 5585d384a0dSPyun YongHyeon * Controller lacks automatic TX pause frame 5595d384a0dSPyun YongHyeon * generation so it should be handled by driver. 5605d384a0dSPyun YongHyeon * Even though driver can send pause frame with 5615d384a0dSPyun YongHyeon * arbitrary pause time, controller does not 5625d384a0dSPyun YongHyeon * provide a way that tells how many free RX 5635d384a0dSPyun YongHyeon * buffers are available in controller. This 5645d384a0dSPyun YongHyeon * limitation makes it hard to generate XON frame 5655d384a0dSPyun YongHyeon * in time on driver side so don't enable TX flow 5665d384a0dSPyun YongHyeon * control. 5675d384a0dSPyun YongHyeon */ 5681f009e2fSPyun YongHyeon #ifdef notyet 5691f009e2fSPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) 5701f009e2fSPyun YongHyeon cfg1 |= ET_MAC_CFG1_TXFLOW; 5715d384a0dSPyun YongHyeon #endif 5721f009e2fSPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) 5731f009e2fSPyun YongHyeon cfg1 |= ET_MAC_CFG1_RXFLOW; 5741f009e2fSPyun YongHyeon } else 5751f009e2fSPyun YongHyeon ctrl |= ET_MAC_CTRL_GHDX; 5761f009e2fSPyun YongHyeon 5771f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CTRL, ctrl); 5781f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CFG2, cfg2); 5791f009e2fSPyun YongHyeon cfg1 |= ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN; 5801f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CFG1, cfg1); 5811f009e2fSPyun YongHyeon 5821f009e2fSPyun YongHyeon #define NRETRY 50 5831f009e2fSPyun YongHyeon 5841f009e2fSPyun YongHyeon for (i = 0; i < NRETRY; ++i) { 5851f009e2fSPyun YongHyeon cfg1 = CSR_READ_4(sc, ET_MAC_CFG1); 5861f009e2fSPyun YongHyeon if ((cfg1 & (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) == 5871f009e2fSPyun YongHyeon (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) 5881f009e2fSPyun YongHyeon break; 5891f009e2fSPyun YongHyeon DELAY(100); 5901f009e2fSPyun YongHyeon } 5911f009e2fSPyun YongHyeon if (i == NRETRY) 5921f009e2fSPyun YongHyeon if_printf(ifp, "can't enable RX/TX\n"); 5931f009e2fSPyun YongHyeon sc->sc_flags |= ET_FLAG_TXRX_ENABLED; 5941f009e2fSPyun YongHyeon 5951f009e2fSPyun YongHyeon #undef NRETRY 5964d52a575SXin LI } 5974d52a575SXin LI 5984d52a575SXin LI static int 5994d52a575SXin LI et_ifmedia_upd_locked(struct ifnet *ifp) 6004d52a575SXin LI { 6010b699044SPyun YongHyeon struct et_softc *sc; 6020b699044SPyun YongHyeon struct mii_data *mii; 6034d52a575SXin LI struct mii_softc *miisc; 6044d52a575SXin LI 6050b699044SPyun YongHyeon sc = ifp->if_softc; 6060b699044SPyun YongHyeon mii = device_get_softc(sc->sc_miibus); 6074d52a575SXin LI LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 6083fcb7a53SMarius Strobl PHY_RESET(miisc); 60996570638SPyun YongHyeon return (mii_mediachg(mii)); 6104d52a575SXin LI } 6114d52a575SXin LI 6124d52a575SXin LI static int 6134d52a575SXin LI et_ifmedia_upd(struct ifnet *ifp) 6144d52a575SXin LI { 6150b699044SPyun YongHyeon struct et_softc *sc; 6164d52a575SXin LI int res; 6174d52a575SXin LI 6180b699044SPyun YongHyeon sc = ifp->if_softc; 6194d52a575SXin LI ET_LOCK(sc); 6204d52a575SXin LI res = et_ifmedia_upd_locked(ifp); 6214d52a575SXin LI ET_UNLOCK(sc); 6224d52a575SXin LI 623398f1b65SPyun YongHyeon return (res); 6244d52a575SXin LI } 6254d52a575SXin LI 6264d52a575SXin LI static void 6274d52a575SXin LI et_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 6284d52a575SXin LI { 6291f009e2fSPyun YongHyeon struct et_softc *sc; 6301f009e2fSPyun YongHyeon struct mii_data *mii; 6314d52a575SXin LI 6321f009e2fSPyun YongHyeon sc = ifp->if_softc; 6330ae9f6a9SPyun YongHyeon ET_LOCK(sc); 6341f009e2fSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 6351f009e2fSPyun YongHyeon ET_UNLOCK(sc); 6361f009e2fSPyun YongHyeon return; 6371f009e2fSPyun YongHyeon } 6381f009e2fSPyun YongHyeon 6391f009e2fSPyun YongHyeon mii = device_get_softc(sc->sc_miibus); 6404d52a575SXin LI mii_pollstat(mii); 6414d52a575SXin LI ifmr->ifm_active = mii->mii_media_active; 6424d52a575SXin LI ifmr->ifm_status = mii->mii_media_status; 6430ae9f6a9SPyun YongHyeon ET_UNLOCK(sc); 6444d52a575SXin LI } 6454d52a575SXin LI 6464d52a575SXin LI static void 6474d52a575SXin LI et_stop(struct et_softc *sc) 6484d52a575SXin LI { 6490b699044SPyun YongHyeon struct ifnet *ifp; 6504d52a575SXin LI 6514d52a575SXin LI ET_LOCK_ASSERT(sc); 6524d52a575SXin LI 6530b699044SPyun YongHyeon ifp = sc->ifp; 6544d52a575SXin LI callout_stop(&sc->sc_tick); 6556537ffa6SPyun YongHyeon /* Disable interrupts. */ 6566537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff); 6574d52a575SXin LI 6581f009e2fSPyun YongHyeon CSR_WRITE_4(sc, ET_MAC_CFG1, CSR_READ_4(sc, ET_MAC_CFG1) & ~( 6591f009e2fSPyun YongHyeon ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN)); 6601f009e2fSPyun YongHyeon DELAY(100); 6611f009e2fSPyun YongHyeon 6624d52a575SXin LI et_stop_rxdma(sc); 6634d52a575SXin LI et_stop_txdma(sc); 664e0b5ac02SPyun YongHyeon et_stats_update(sc); 6654d52a575SXin LI 6664d52a575SXin LI et_free_tx_ring(sc); 6674d52a575SXin LI et_free_rx_ring(sc); 6684d52a575SXin LI 6694d52a575SXin LI sc->sc_tx = 0; 6704d52a575SXin LI sc->sc_tx_intr = 0; 6714d52a575SXin LI sc->sc_flags &= ~ET_FLAG_TXRX_ENABLED; 6724d52a575SXin LI 6734d52a575SXin LI sc->watchdog_timer = 0; 6744d52a575SXin LI ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 6754d52a575SXin LI } 6764d52a575SXin LI 6774d52a575SXin LI static int 6788b3c6496SPyun YongHyeon et_bus_config(struct et_softc *sc) 6794d52a575SXin LI { 6804d52a575SXin LI uint32_t val, max_plsz; 6814d52a575SXin LI uint16_t ack_latency, replay_timer; 6824d52a575SXin LI 6834d52a575SXin LI /* 6844d52a575SXin LI * Test whether EEPROM is valid 6854d52a575SXin LI * NOTE: Read twice to get the correct value 6864d52a575SXin LI */ 6878b3c6496SPyun YongHyeon pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1); 6888b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1); 6894d52a575SXin LI if (val & ET_PCIM_EEPROM_STATUS_ERROR) { 6908b3c6496SPyun YongHyeon device_printf(sc->dev, "EEPROM status error 0x%02x\n", val); 691398f1b65SPyun YongHyeon return (ENXIO); 6924d52a575SXin LI } 6934d52a575SXin LI 6944d52a575SXin LI /* TODO: LED */ 6954d52a575SXin LI 6968b3c6496SPyun YongHyeon if ((sc->sc_flags & ET_FLAG_PCIE) == 0) 6978b3c6496SPyun YongHyeon return (0); 6988b3c6496SPyun YongHyeon 6994d52a575SXin LI /* 7004d52a575SXin LI * Configure ACK latency and replay timer according to 7014d52a575SXin LI * max playload size 7024d52a575SXin LI */ 7038b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, 704389c8bd5SGavin Atkinson sc->sc_expcap + PCIER_DEVICE_CAP, 4); 705389c8bd5SGavin Atkinson max_plsz = val & PCIEM_CAP_MAX_PAYLOAD; 7064d52a575SXin LI 7074d52a575SXin LI switch (max_plsz) { 7084d52a575SXin LI case ET_PCIV_DEVICE_CAPS_PLSZ_128: 7094d52a575SXin LI ack_latency = ET_PCIV_ACK_LATENCY_128; 7104d52a575SXin LI replay_timer = ET_PCIV_REPLAY_TIMER_128; 7114d52a575SXin LI break; 7124d52a575SXin LI 7134d52a575SXin LI case ET_PCIV_DEVICE_CAPS_PLSZ_256: 7144d52a575SXin LI ack_latency = ET_PCIV_ACK_LATENCY_256; 7154d52a575SXin LI replay_timer = ET_PCIV_REPLAY_TIMER_256; 7164d52a575SXin LI break; 7174d52a575SXin LI 7184d52a575SXin LI default: 7198b3c6496SPyun YongHyeon ack_latency = pci_read_config(sc->dev, ET_PCIR_ACK_LATENCY, 2); 7208b3c6496SPyun YongHyeon replay_timer = pci_read_config(sc->dev, 7218b3c6496SPyun YongHyeon ET_PCIR_REPLAY_TIMER, 2); 7228b3c6496SPyun YongHyeon device_printf(sc->dev, "ack latency %u, replay timer %u\n", 7234d52a575SXin LI ack_latency, replay_timer); 7244d52a575SXin LI break; 7254d52a575SXin LI } 7264d52a575SXin LI if (ack_latency != 0) { 7278b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_ACK_LATENCY, ack_latency, 2); 7288b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_REPLAY_TIMER, replay_timer, 7298b3c6496SPyun YongHyeon 2); 7304d52a575SXin LI } 7314d52a575SXin LI 7324d52a575SXin LI /* 7334d52a575SXin LI * Set L0s and L1 latency timer to 2us 7344d52a575SXin LI */ 7358b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, 4); 736389c8bd5SGavin Atkinson val &= ~(PCIEM_LINK_CAP_L0S_EXIT | PCIEM_LINK_CAP_L1_EXIT); 73723263665SPyun YongHyeon /* L0s exit latency : 2us */ 73823263665SPyun YongHyeon val |= 0x00005000; 73923263665SPyun YongHyeon /* L1 exit latency : 2us */ 74023263665SPyun YongHyeon val |= 0x00028000; 7418b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, val, 4); 7424d52a575SXin LI 7434d52a575SXin LI /* 7444d52a575SXin LI * Set max read request size to 2048 bytes 7454d52a575SXin LI */ 74639bea5ddSPyun YongHyeon pci_set_max_read_req(sc->dev, 2048); 7474d52a575SXin LI 748398f1b65SPyun YongHyeon return (0); 7494d52a575SXin LI } 7504d52a575SXin LI 7514d52a575SXin LI static void 7524d52a575SXin LI et_get_eaddr(device_t dev, uint8_t eaddr[]) 7534d52a575SXin LI { 7544d52a575SXin LI uint32_t val; 7554d52a575SXin LI int i; 7564d52a575SXin LI 7574d52a575SXin LI val = pci_read_config(dev, ET_PCIR_MAC_ADDR0, 4); 7584d52a575SXin LI for (i = 0; i < 4; ++i) 7594d52a575SXin LI eaddr[i] = (val >> (8 * i)) & 0xff; 7604d52a575SXin LI 7614d52a575SXin LI val = pci_read_config(dev, ET_PCIR_MAC_ADDR1, 2); 7624d52a575SXin LI for (; i < ETHER_ADDR_LEN; ++i) 7634d52a575SXin LI eaddr[i] = (val >> (8 * (i - 4))) & 0xff; 7644d52a575SXin LI } 7654d52a575SXin LI 7664d52a575SXin LI static void 7674d52a575SXin LI et_reset(struct et_softc *sc) 7684d52a575SXin LI { 7690b699044SPyun YongHyeon 7704d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 7714d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 7724d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 7734d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 7744d52a575SXin LI 7754d52a575SXin LI CSR_WRITE_4(sc, ET_SWRST, 7764d52a575SXin LI ET_SWRST_TXDMA | ET_SWRST_RXDMA | 7774d52a575SXin LI ET_SWRST_TXMAC | ET_SWRST_RXMAC | 7784d52a575SXin LI ET_SWRST_MAC | ET_SWRST_MAC_STAT | ET_SWRST_MMC); 7794d52a575SXin LI 7804d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 7814d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 7824d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC); 7834d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 7846537ffa6SPyun YongHyeon /* Disable interrupts. */ 7854d52a575SXin LI CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff); 7864d52a575SXin LI } 7874d52a575SXin LI 78805884511SPyun YongHyeon struct et_dmamap_arg { 78905884511SPyun YongHyeon bus_addr_t et_busaddr; 79005884511SPyun YongHyeon }; 79105884511SPyun YongHyeon 79205884511SPyun YongHyeon static void 79305884511SPyun YongHyeon et_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 7944d52a575SXin LI { 79505884511SPyun YongHyeon struct et_dmamap_arg *ctx; 79605884511SPyun YongHyeon 79705884511SPyun YongHyeon if (error) 79805884511SPyun YongHyeon return; 79905884511SPyun YongHyeon 80005884511SPyun YongHyeon KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg)); 80105884511SPyun YongHyeon 80205884511SPyun YongHyeon ctx = arg; 80305884511SPyun YongHyeon ctx->et_busaddr = segs->ds_addr; 80405884511SPyun YongHyeon } 80505884511SPyun YongHyeon 80605884511SPyun YongHyeon static int 80705884511SPyun YongHyeon et_dma_ring_alloc(struct et_softc *sc, bus_size_t alignment, bus_size_t maxsize, 80805884511SPyun YongHyeon bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map, bus_addr_t *paddr, 80905884511SPyun YongHyeon const char *msg) 81005884511SPyun YongHyeon { 81105884511SPyun YongHyeon struct et_dmamap_arg ctx; 81205884511SPyun YongHyeon int error; 81305884511SPyun YongHyeon 81405884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_dtag, alignment, 0, BUS_SPACE_MAXADDR, 81505884511SPyun YongHyeon BUS_SPACE_MAXADDR, NULL, NULL, maxsize, 1, maxsize, 0, NULL, NULL, 81605884511SPyun YongHyeon tag); 81705884511SPyun YongHyeon if (error != 0) { 81805884511SPyun YongHyeon device_printf(sc->dev, "could not create %s dma tag\n", msg); 81905884511SPyun YongHyeon return (error); 82005884511SPyun YongHyeon } 82105884511SPyun YongHyeon /* Allocate DMA'able memory for ring. */ 82205884511SPyun YongHyeon error = bus_dmamem_alloc(*tag, (void **)ring, 82305884511SPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map); 82405884511SPyun YongHyeon if (error != 0) { 82505884511SPyun YongHyeon device_printf(sc->dev, 82605884511SPyun YongHyeon "could not allocate DMA'able memory for %s\n", msg); 82705884511SPyun YongHyeon return (error); 82805884511SPyun YongHyeon } 82905884511SPyun YongHyeon /* Load the address of the ring. */ 83005884511SPyun YongHyeon ctx.et_busaddr = 0; 83105884511SPyun YongHyeon error = bus_dmamap_load(*tag, *map, *ring, maxsize, et_dma_map_addr, 83205884511SPyun YongHyeon &ctx, BUS_DMA_NOWAIT); 83305884511SPyun YongHyeon if (error != 0) { 83405884511SPyun YongHyeon device_printf(sc->dev, 83505884511SPyun YongHyeon "could not load DMA'able memory for %s\n", msg); 83605884511SPyun YongHyeon return (error); 83705884511SPyun YongHyeon } 83805884511SPyun YongHyeon *paddr = ctx.et_busaddr; 83905884511SPyun YongHyeon return (0); 84005884511SPyun YongHyeon } 84105884511SPyun YongHyeon 84205884511SPyun YongHyeon static void 84305884511SPyun YongHyeon et_dma_ring_free(struct et_softc *sc, bus_dma_tag_t *tag, uint8_t **ring, 84405884511SPyun YongHyeon bus_dmamap_t *map) 84505884511SPyun YongHyeon { 84605884511SPyun YongHyeon 84705884511SPyun YongHyeon if (*map != NULL) 84805884511SPyun YongHyeon bus_dmamap_unload(*tag, *map); 84905884511SPyun YongHyeon if (*map != NULL && *ring != NULL) { 85005884511SPyun YongHyeon bus_dmamem_free(*tag, *ring, *map); 85105884511SPyun YongHyeon *ring = NULL; 85205884511SPyun YongHyeon *map = NULL; 85305884511SPyun YongHyeon } 85405884511SPyun YongHyeon if (*tag) { 85505884511SPyun YongHyeon bus_dma_tag_destroy(*tag); 85605884511SPyun YongHyeon *tag = NULL; 85705884511SPyun YongHyeon } 85805884511SPyun YongHyeon } 85905884511SPyun YongHyeon 86005884511SPyun YongHyeon static int 86105884511SPyun YongHyeon et_dma_alloc(struct et_softc *sc) 86205884511SPyun YongHyeon { 86305884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 86405884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 86505884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 86605884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 86705884511SPyun YongHyeon struct et_rxbuf_data *rbd; 86805884511SPyun YongHyeon struct et_txbuf_data *tbd; 86905884511SPyun YongHyeon struct et_txstatus_data *txsd; 8704d52a575SXin LI int i, error; 8714d52a575SXin LI 87205884511SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 87305884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 87405884511SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, 87505884511SPyun YongHyeon &sc->sc_dtag); 87605884511SPyun YongHyeon if (error != 0) { 87705884511SPyun YongHyeon device_printf(sc->dev, "could not allocate parent dma tag\n"); 878398f1b65SPyun YongHyeon return (error); 8794d52a575SXin LI } 8804d52a575SXin LI 88105884511SPyun YongHyeon /* TX ring. */ 88205884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 88305884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_TX_RING_SIZE, 88405884511SPyun YongHyeon &tx_ring->tr_dtag, (uint8_t **)&tx_ring->tr_desc, &tx_ring->tr_dmap, 88505884511SPyun YongHyeon &tx_ring->tr_paddr, "TX ring"); 8864d52a575SXin LI if (error) 887398f1b65SPyun YongHyeon return (error); 8884d52a575SXin LI 88905884511SPyun YongHyeon /* TX status block. */ 89005884511SPyun YongHyeon txsd = &sc->sc_tx_status; 89105884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, sizeof(uint32_t), 89205884511SPyun YongHyeon &txsd->txsd_dtag, (uint8_t **)&txsd->txsd_status, &txsd->txsd_dmap, 89305884511SPyun YongHyeon &txsd->txsd_paddr, "TX status block"); 89405884511SPyun YongHyeon if (error) 89505884511SPyun YongHyeon return (error); 8964d52a575SXin LI 89705884511SPyun YongHyeon /* RX ring 0, used as to recive small sized frames. */ 89805884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 89905884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE, 90005884511SPyun YongHyeon &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap, 90105884511SPyun YongHyeon &rx_ring->rr_paddr, "RX ring 0"); 90205884511SPyun YongHyeon rx_ring->rr_posreg = ET_RX_RING0_POS; 90305884511SPyun YongHyeon if (error) 90405884511SPyun YongHyeon return (error); 9054d52a575SXin LI 90605884511SPyun YongHyeon /* RX ring 1, used as to store normal sized frames. */ 90705884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 90805884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE, 90905884511SPyun YongHyeon &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap, 91005884511SPyun YongHyeon &rx_ring->rr_paddr, "RX ring 1"); 91105884511SPyun YongHyeon rx_ring->rr_posreg = ET_RX_RING1_POS; 91205884511SPyun YongHyeon if (error) 91305884511SPyun YongHyeon return (error); 9144d52a575SXin LI 91505884511SPyun YongHyeon /* RX stat ring. */ 91605884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 91705884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RXSTAT_RING_SIZE, 91805884511SPyun YongHyeon &rxst_ring->rsr_dtag, (uint8_t **)&rxst_ring->rsr_stat, 91905884511SPyun YongHyeon &rxst_ring->rsr_dmap, &rxst_ring->rsr_paddr, "RX stat ring"); 92005884511SPyun YongHyeon if (error) 92105884511SPyun YongHyeon return (error); 9224d52a575SXin LI 92305884511SPyun YongHyeon /* RX status block. */ 92405884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 92505884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, 92605884511SPyun YongHyeon sizeof(struct et_rxstatus), &rxsd->rxsd_dtag, 92705884511SPyun YongHyeon (uint8_t **)&rxsd->rxsd_status, &rxsd->rxsd_dmap, 92805884511SPyun YongHyeon &rxsd->rxsd_paddr, "RX status block"); 92905884511SPyun YongHyeon if (error) 93005884511SPyun YongHyeon return (error); 9314d52a575SXin LI 93205884511SPyun YongHyeon /* Create parent DMA tag for mbufs. */ 93305884511SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 93405884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 93505884511SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, 93605884511SPyun YongHyeon &sc->sc_mbuf_dtag); 93705884511SPyun YongHyeon if (error != 0) { 93805884511SPyun YongHyeon device_printf(sc->dev, 93905884511SPyun YongHyeon "could not allocate parent dma tag for mbuf\n"); 940398f1b65SPyun YongHyeon return (error); 9414d52a575SXin LI } 9424d52a575SXin LI 94305884511SPyun YongHyeon /* Create DMA tag for mini RX mbufs to use RX ring 0. */ 94405884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 94505884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MHLEN, 1, 94605884511SPyun YongHyeon MHLEN, 0, NULL, NULL, &sc->sc_rx_mini_tag); 9474d52a575SXin LI if (error) { 94805884511SPyun YongHyeon device_printf(sc->dev, "could not create mini RX dma tag\n"); 949398f1b65SPyun YongHyeon return (error); 9504d52a575SXin LI } 9514d52a575SXin LI 95205884511SPyun YongHyeon /* Create DMA tag for standard RX mbufs to use RX ring 1. */ 95305884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 95405884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1, 95505884511SPyun YongHyeon MCLBYTES, 0, NULL, NULL, &sc->sc_rx_tag); 9564d52a575SXin LI if (error) { 95705884511SPyun YongHyeon device_printf(sc->dev, "could not create RX dma tag\n"); 958398f1b65SPyun YongHyeon return (error); 9594d52a575SXin LI } 9604d52a575SXin LI 96105884511SPyun YongHyeon /* Create DMA tag for TX mbufs. */ 96205884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 96305884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 96405884511SPyun YongHyeon MCLBYTES * ET_NSEG_MAX, ET_NSEG_MAX, MCLBYTES, 0, NULL, NULL, 96505884511SPyun YongHyeon &sc->sc_tx_tag); 96605884511SPyun YongHyeon if (error) { 96705884511SPyun YongHyeon device_printf(sc->dev, "could not create TX dma tag\n"); 96805884511SPyun YongHyeon return (error); 96905884511SPyun YongHyeon } 97005884511SPyun YongHyeon 97105884511SPyun YongHyeon /* Initialize RX ring 0. */ 97205884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 97305884511SPyun YongHyeon rbd->rbd_bufsize = ET_RXDMA_CTRL_RING0_128; 97405884511SPyun YongHyeon rbd->rbd_newbuf = et_newbuf_hdr; 97505884511SPyun YongHyeon rbd->rbd_discard = et_rxbuf_discard; 9764d52a575SXin LI rbd->rbd_softc = sc; 97705884511SPyun YongHyeon rbd->rbd_ring = &sc->sc_rx_ring[0]; 97805884511SPyun YongHyeon /* Create DMA maps for mini RX buffers, ring 0. */ 97905884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 98005884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_mini_tag, 0, 98105884511SPyun YongHyeon &rbd->rbd_buf[i].rb_dmap); 98205884511SPyun YongHyeon if (error) { 98305884511SPyun YongHyeon device_printf(sc->dev, 98405884511SPyun YongHyeon "could not create DMA map for mini RX mbufs\n"); 98505884511SPyun YongHyeon return (error); 98605884511SPyun YongHyeon } 9874d52a575SXin LI } 9884d52a575SXin LI 98905884511SPyun YongHyeon /* Create a spare DMA map for mini RX buffers, ring 0. */ 99005884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_mini_tag, 0, 99105884511SPyun YongHyeon &sc->sc_rx_mini_sparemap); 99205884511SPyun YongHyeon if (error) { 99305884511SPyun YongHyeon device_printf(sc->dev, 99405884511SPyun YongHyeon "could not create spare DMA map for mini RX mbuf\n"); 99505884511SPyun YongHyeon return (error); 99605884511SPyun YongHyeon } 99705884511SPyun YongHyeon 99805884511SPyun YongHyeon /* Initialize RX ring 1. */ 99905884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 100005884511SPyun YongHyeon rbd->rbd_bufsize = ET_RXDMA_CTRL_RING1_2048; 100105884511SPyun YongHyeon rbd->rbd_newbuf = et_newbuf_cluster; 100205884511SPyun YongHyeon rbd->rbd_discard = et_rxbuf_discard; 100305884511SPyun YongHyeon rbd->rbd_softc = sc; 100405884511SPyun YongHyeon rbd->rbd_ring = &sc->sc_rx_ring[1]; 100505884511SPyun YongHyeon /* Create DMA maps for standard RX buffers, ring 1. */ 100605884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 100705884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_tag, 0, 100805884511SPyun YongHyeon &rbd->rbd_buf[i].rb_dmap); 100905884511SPyun YongHyeon if (error) { 101005884511SPyun YongHyeon device_printf(sc->dev, 101105884511SPyun YongHyeon "could not create DMA map for mini RX mbufs\n"); 101205884511SPyun YongHyeon return (error); 101305884511SPyun YongHyeon } 101405884511SPyun YongHyeon } 101505884511SPyun YongHyeon 101605884511SPyun YongHyeon /* Create a spare DMA map for standard RX buffers, ring 1. */ 101705884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_tag, 0, &sc->sc_rx_sparemap); 101805884511SPyun YongHyeon if (error) { 101905884511SPyun YongHyeon device_printf(sc->dev, 102005884511SPyun YongHyeon "could not create spare DMA map for RX mbuf\n"); 102105884511SPyun YongHyeon return (error); 102205884511SPyun YongHyeon } 102305884511SPyun YongHyeon 102405884511SPyun YongHyeon /* Create DMA maps for TX buffers. */ 102505884511SPyun YongHyeon tbd = &sc->sc_tx_data; 102605884511SPyun YongHyeon for (i = 0; i < ET_TX_NDESC; i++) { 102705884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_tx_tag, 0, 10284d52a575SXin LI &tbd->tbd_buf[i].tb_dmap); 10294d52a575SXin LI if (error) { 103005884511SPyun YongHyeon device_printf(sc->dev, 103105884511SPyun YongHyeon "could not create DMA map for TX mbufs\n"); 1032398f1b65SPyun YongHyeon return (error); 10334d52a575SXin LI } 10344d52a575SXin LI } 10354d52a575SXin LI 1036398f1b65SPyun YongHyeon return (0); 10374d52a575SXin LI } 10384d52a575SXin LI 10394d52a575SXin LI static void 104005884511SPyun YongHyeon et_dma_free(struct et_softc *sc) 10414d52a575SXin LI { 104205884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 104305884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 104405884511SPyun YongHyeon struct et_txstatus_data *txsd; 104505884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 104605884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 104705884511SPyun YongHyeon struct et_rxbuf_data *rbd; 104805884511SPyun YongHyeon struct et_txbuf_data *tbd; 10494d52a575SXin LI int i; 10504d52a575SXin LI 105105884511SPyun YongHyeon /* Destroy DMA maps for mini RX buffers, ring 0. */ 105205884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 105305884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 105405884511SPyun YongHyeon if (rbd->rbd_buf[i].rb_dmap) { 105505884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_mini_tag, 105605884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap); 105705884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap = NULL; 10584d52a575SXin LI } 10594d52a575SXin LI } 106005884511SPyun YongHyeon if (sc->sc_rx_mini_sparemap) { 106105884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap); 106205884511SPyun YongHyeon sc->sc_rx_mini_sparemap = NULL; 106305884511SPyun YongHyeon } 106405884511SPyun YongHyeon if (sc->sc_rx_mini_tag) { 106505884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_rx_mini_tag); 106605884511SPyun YongHyeon sc->sc_rx_mini_tag = NULL; 10674d52a575SXin LI } 10684d52a575SXin LI 106905884511SPyun YongHyeon /* Destroy DMA maps for standard RX buffers, ring 1. */ 107005884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 107105884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 107205884511SPyun YongHyeon if (rbd->rbd_buf[i].rb_dmap) { 107305884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_tag, 107405884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap); 107505884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap = NULL; 10764d52a575SXin LI } 10774d52a575SXin LI } 107805884511SPyun YongHyeon if (sc->sc_rx_sparemap) { 107905884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_tag, sc->sc_rx_sparemap); 108005884511SPyun YongHyeon sc->sc_rx_sparemap = NULL; 108105884511SPyun YongHyeon } 108205884511SPyun YongHyeon if (sc->sc_rx_tag) { 108305884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_rx_tag); 108405884511SPyun YongHyeon sc->sc_rx_tag = NULL; 108505884511SPyun YongHyeon } 10864d52a575SXin LI 108705884511SPyun YongHyeon /* Destroy DMA maps for TX buffers. */ 108805884511SPyun YongHyeon tbd = &sc->sc_tx_data; 108905884511SPyun YongHyeon for (i = 0; i < ET_TX_NDESC; i++) { 109005884511SPyun YongHyeon if (tbd->tbd_buf[i].tb_dmap) { 109105884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_tx_tag, 109205884511SPyun YongHyeon tbd->tbd_buf[i].tb_dmap); 109305884511SPyun YongHyeon tbd->tbd_buf[i].tb_dmap = NULL; 109405884511SPyun YongHyeon } 109505884511SPyun YongHyeon } 109605884511SPyun YongHyeon if (sc->sc_tx_tag) { 109705884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_tx_tag); 109805884511SPyun YongHyeon sc->sc_tx_tag = NULL; 109905884511SPyun YongHyeon } 110005884511SPyun YongHyeon 110105884511SPyun YongHyeon /* Destroy mini RX ring, ring 0. */ 110205884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 110305884511SPyun YongHyeon et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc, 110405884511SPyun YongHyeon &rx_ring->rr_dmap); 110505884511SPyun YongHyeon /* Destroy standard RX ring, ring 1. */ 110605884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 110705884511SPyun YongHyeon et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc, 110805884511SPyun YongHyeon &rx_ring->rr_dmap); 110905884511SPyun YongHyeon /* Destroy RX stat ring. */ 111005884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 111105884511SPyun YongHyeon et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat, 111205884511SPyun YongHyeon &rxst_ring->rsr_dmap); 111305884511SPyun YongHyeon /* Destroy RX status block. */ 111405884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 111505884511SPyun YongHyeon et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat, 111605884511SPyun YongHyeon &rxst_ring->rsr_dmap); 111705884511SPyun YongHyeon /* Destroy TX ring. */ 111805884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 111905884511SPyun YongHyeon et_dma_ring_free(sc, &tx_ring->tr_dtag, (void *)&tx_ring->tr_desc, 112005884511SPyun YongHyeon &tx_ring->tr_dmap); 112105884511SPyun YongHyeon /* Destroy TX status block. */ 112205884511SPyun YongHyeon txsd = &sc->sc_tx_status; 112305884511SPyun YongHyeon et_dma_ring_free(sc, &txsd->txsd_dtag, (void *)&txsd->txsd_status, 112405884511SPyun YongHyeon &txsd->txsd_dmap); 112505884511SPyun YongHyeon 112605884511SPyun YongHyeon /* Destroy the parent tag. */ 112705884511SPyun YongHyeon if (sc->sc_dtag) { 112805884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_dtag); 112905884511SPyun YongHyeon sc->sc_dtag = NULL; 113005884511SPyun YongHyeon } 11314d52a575SXin LI } 11324d52a575SXin LI 11334d52a575SXin LI static void 11344d52a575SXin LI et_chip_attach(struct et_softc *sc) 11354d52a575SXin LI { 11364d52a575SXin LI uint32_t val; 11374d52a575SXin LI 11384d52a575SXin LI /* 11394d52a575SXin LI * Perform minimal initialization 11404d52a575SXin LI */ 11414d52a575SXin LI 11424d52a575SXin LI /* Disable loopback */ 11434d52a575SXin LI CSR_WRITE_4(sc, ET_LOOPBACK, 0); 11444d52a575SXin LI 11454d52a575SXin LI /* Reset MAC */ 11464d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 11474d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 11484d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 11494d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 11504d52a575SXin LI 11514d52a575SXin LI /* 11524d52a575SXin LI * Setup half duplex mode 11534d52a575SXin LI */ 115423263665SPyun YongHyeon val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) | 115523263665SPyun YongHyeon (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) | 115623263665SPyun YongHyeon (55 << ET_MAC_HDX_COLLWIN_SHIFT) | 11574d52a575SXin LI ET_MAC_HDX_EXC_DEFER; 11584d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_HDX, val); 11594d52a575SXin LI 11604d52a575SXin LI /* Clear MAC control */ 11614d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CTRL, 0); 11624d52a575SXin LI 11634d52a575SXin LI /* Reset MII */ 11644d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST); 11654d52a575SXin LI 11664d52a575SXin LI /* Bring MAC out of reset state */ 11674d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 11684d52a575SXin LI 11694d52a575SXin LI /* Enable memory controllers */ 11704d52a575SXin LI CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE); 11714d52a575SXin LI } 11724d52a575SXin LI 11734d52a575SXin LI static void 11744d52a575SXin LI et_intr(void *xsc) 11754d52a575SXin LI { 11760b699044SPyun YongHyeon struct et_softc *sc; 11774d52a575SXin LI struct ifnet *ifp; 1178fa1483ddSPyun YongHyeon uint32_t status; 11794d52a575SXin LI 11800b699044SPyun YongHyeon sc = xsc; 11814d52a575SXin LI ET_LOCK(sc); 11824d52a575SXin LI ifp = sc->ifp; 1183fa1483ddSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 1184fa1483ddSPyun YongHyeon goto done; 1185fa1483ddSPyun YongHyeon 1186fa1483ddSPyun YongHyeon status = CSR_READ_4(sc, ET_INTR_STATUS); 1187fa1483ddSPyun YongHyeon if ((status & ET_INTRS) == 0) 1188fa1483ddSPyun YongHyeon goto done; 11894d52a575SXin LI 11906537ffa6SPyun YongHyeon /* Disable further interrupts. */ 11916537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff); 11924d52a575SXin LI 1193fa1483ddSPyun YongHyeon if (status & (ET_INTR_RXDMA_ERROR | ET_INTR_TXDMA_ERROR)) { 1194fa1483ddSPyun YongHyeon device_printf(sc->dev, "DMA error(0x%08x) -- resetting\n", 1195fa1483ddSPyun YongHyeon status); 1196fa1483ddSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1197fa1483ddSPyun YongHyeon et_init_locked(sc); 1198fa1483ddSPyun YongHyeon ET_UNLOCK(sc); 1199fa1483ddSPyun YongHyeon return; 1200fa1483ddSPyun YongHyeon } 1201fa1483ddSPyun YongHyeon if (status & ET_INTR_RXDMA) 12024d52a575SXin LI et_rxeof(sc); 1203fa1483ddSPyun YongHyeon if (status & (ET_INTR_TXDMA | ET_INTR_TIMER)) 12044d52a575SXin LI et_txeof(sc); 1205fa1483ddSPyun YongHyeon if (status & ET_INTR_TIMER) 12064d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer); 1207244fd28bSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 12086537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS); 1209244fd28bSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1210244fd28bSPyun YongHyeon et_start_locked(ifp); 1211244fd28bSPyun YongHyeon } 1212fa1483ddSPyun YongHyeon done: 12134d52a575SXin LI ET_UNLOCK(sc); 12144d52a575SXin LI } 12154d52a575SXin LI 12164d52a575SXin LI static void 12174d52a575SXin LI et_init_locked(struct et_softc *sc) 12184d52a575SXin LI { 121905884511SPyun YongHyeon struct ifnet *ifp; 122005884511SPyun YongHyeon int error; 12214d52a575SXin LI 12224d52a575SXin LI ET_LOCK_ASSERT(sc); 12234d52a575SXin LI 122405884511SPyun YongHyeon ifp = sc->ifp; 12254d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 12264d52a575SXin LI return; 12274d52a575SXin LI 12284d52a575SXin LI et_stop(sc); 12291f009e2fSPyun YongHyeon et_reset(sc); 12304d52a575SXin LI 123105884511SPyun YongHyeon et_init_tx_ring(sc); 12324d52a575SXin LI error = et_init_rx_ring(sc); 12334d52a575SXin LI if (error) 123405884511SPyun YongHyeon return; 12354d52a575SXin LI 12364d52a575SXin LI error = et_chip_init(sc); 12374d52a575SXin LI if (error) 12381f009e2fSPyun YongHyeon goto fail; 12394d52a575SXin LI 12401f009e2fSPyun YongHyeon /* 12411f009e2fSPyun YongHyeon * Start TX/RX DMA engine 12421f009e2fSPyun YongHyeon */ 12431f009e2fSPyun YongHyeon error = et_start_rxdma(sc); 12444d52a575SXin LI if (error) 12451f009e2fSPyun YongHyeon return; 12461f009e2fSPyun YongHyeon 12471f009e2fSPyun YongHyeon error = et_start_txdma(sc); 12481f009e2fSPyun YongHyeon if (error) 12491f009e2fSPyun YongHyeon return; 12504d52a575SXin LI 12516537ffa6SPyun YongHyeon /* Enable interrupts. */ 12526537ffa6SPyun YongHyeon CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS); 12534d52a575SXin LI 12544d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer); 12554d52a575SXin LI 12564d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_RUNNING; 12574d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 12581f009e2fSPyun YongHyeon 12591f009e2fSPyun YongHyeon sc->sc_flags &= ~ET_FLAG_LINK; 12601f009e2fSPyun YongHyeon et_ifmedia_upd_locked(ifp); 12611f009e2fSPyun YongHyeon 12621f009e2fSPyun YongHyeon callout_reset(&sc->sc_tick, hz, et_tick, sc); 12631f009e2fSPyun YongHyeon 12641f009e2fSPyun YongHyeon fail: 12654d52a575SXin LI if (error) 12664d52a575SXin LI et_stop(sc); 12674d52a575SXin LI } 12684d52a575SXin LI 12694d52a575SXin LI static void 12704d52a575SXin LI et_init(void *xsc) 12714d52a575SXin LI { 12724d52a575SXin LI struct et_softc *sc = xsc; 12734d52a575SXin LI 12744d52a575SXin LI ET_LOCK(sc); 12754d52a575SXin LI et_init_locked(sc); 12764d52a575SXin LI ET_UNLOCK(sc); 12774d52a575SXin LI } 12784d52a575SXin LI 12794d52a575SXin LI static int 12804d52a575SXin LI et_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 12814d52a575SXin LI { 12820b699044SPyun YongHyeon struct et_softc *sc; 12830b699044SPyun YongHyeon struct mii_data *mii; 12840b699044SPyun YongHyeon struct ifreq *ifr; 12850b699044SPyun YongHyeon int error, mask, max_framelen; 12860b699044SPyun YongHyeon 12870b699044SPyun YongHyeon sc = ifp->if_softc; 12880b699044SPyun YongHyeon ifr = (struct ifreq *)data; 12890b699044SPyun YongHyeon error = 0; 12904d52a575SXin LI 12914d52a575SXin LI /* XXX LOCKSUSED */ 12924d52a575SXin LI switch (cmd) { 12934d52a575SXin LI case SIOCSIFFLAGS: 12944d52a575SXin LI ET_LOCK(sc); 12954d52a575SXin LI if (ifp->if_flags & IFF_UP) { 12964d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 12974d52a575SXin LI if ((ifp->if_flags ^ sc->sc_if_flags) & 12984d52a575SXin LI (IFF_ALLMULTI | IFF_PROMISC | IFF_BROADCAST)) 12994d52a575SXin LI et_setmulti(sc); 13004d52a575SXin LI } else { 13014d52a575SXin LI et_init_locked(sc); 13024d52a575SXin LI } 13034d52a575SXin LI } else { 13044d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 13054d52a575SXin LI et_stop(sc); 13064d52a575SXin LI } 13074d52a575SXin LI sc->sc_if_flags = ifp->if_flags; 13084d52a575SXin LI ET_UNLOCK(sc); 13094d52a575SXin LI break; 13104d52a575SXin LI 13114d52a575SXin LI case SIOCSIFMEDIA: 13124d52a575SXin LI case SIOCGIFMEDIA: 13130b699044SPyun YongHyeon mii = device_get_softc(sc->sc_miibus); 13144d52a575SXin LI error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 13154d52a575SXin LI break; 13164d52a575SXin LI 13174d52a575SXin LI case SIOCADDMULTI: 13184d52a575SXin LI case SIOCDELMULTI: 13194d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 13204d52a575SXin LI ET_LOCK(sc); 13214d52a575SXin LI et_setmulti(sc); 13224d52a575SXin LI ET_UNLOCK(sc); 13234d52a575SXin LI } 13244d52a575SXin LI break; 13254d52a575SXin LI 13264d52a575SXin LI case SIOCSIFMTU: 13278e5ad990SPyun YongHyeon ET_LOCK(sc); 13284d52a575SXin LI #if 0 13294d52a575SXin LI if (sc->sc_flags & ET_FLAG_JUMBO) 13304d52a575SXin LI max_framelen = ET_JUMBO_FRAMELEN; 13314d52a575SXin LI else 13324d52a575SXin LI #endif 13334d52a575SXin LI max_framelen = MCLBYTES - 1; 13344d52a575SXin LI 13354d52a575SXin LI if (ET_FRAMELEN(ifr->ifr_mtu) > max_framelen) { 13364d52a575SXin LI error = EOPNOTSUPP; 13378e5ad990SPyun YongHyeon ET_UNLOCK(sc); 13384d52a575SXin LI break; 13394d52a575SXin LI } 13404d52a575SXin LI 13414d52a575SXin LI if (ifp->if_mtu != ifr->ifr_mtu) { 13424d52a575SXin LI ifp->if_mtu = ifr->ifr_mtu; 13438e5ad990SPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 13444d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 13458e5ad990SPyun YongHyeon et_init_locked(sc); 13464d52a575SXin LI } 13478e5ad990SPyun YongHyeon } 13488e5ad990SPyun YongHyeon ET_UNLOCK(sc); 13494d52a575SXin LI break; 13504d52a575SXin LI 13519955274cSPyun YongHyeon case SIOCSIFCAP: 13529955274cSPyun YongHyeon ET_LOCK(sc); 13539955274cSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 13549955274cSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 13559955274cSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 13569955274cSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 13579955274cSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 13589955274cSPyun YongHyeon ifp->if_hwassist |= ET_CSUM_FEATURES; 13599955274cSPyun YongHyeon else 13609955274cSPyun YongHyeon ifp->if_hwassist &= ~ET_CSUM_FEATURES; 13619955274cSPyun YongHyeon } 13629955274cSPyun YongHyeon ET_UNLOCK(sc); 13639955274cSPyun YongHyeon break; 13649955274cSPyun YongHyeon 13654d52a575SXin LI default: 13664d52a575SXin LI error = ether_ioctl(ifp, cmd, data); 13674d52a575SXin LI break; 13684d52a575SXin LI } 1369398f1b65SPyun YongHyeon return (error); 13704d52a575SXin LI } 13714d52a575SXin LI 13724d52a575SXin LI static void 13734d52a575SXin LI et_start_locked(struct ifnet *ifp) 13744d52a575SXin LI { 1375c8b727ceSPyun YongHyeon struct et_softc *sc; 1376c8b727ceSPyun YongHyeon struct mbuf *m_head = NULL; 1377244fd28bSPyun YongHyeon struct et_txdesc_ring *tx_ring; 13784d52a575SXin LI struct et_txbuf_data *tbd; 1379244fd28bSPyun YongHyeon uint32_t tx_ready_pos; 1380c8b727ceSPyun YongHyeon int enq; 13814d52a575SXin LI 1382c8b727ceSPyun YongHyeon sc = ifp->if_softc; 13834d52a575SXin LI ET_LOCK_ASSERT(sc); 13844d52a575SXin LI 13851f009e2fSPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 13861f009e2fSPyun YongHyeon IFF_DRV_RUNNING || 13871f009e2fSPyun YongHyeon (sc->sc_flags & (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED)) != 13881f009e2fSPyun YongHyeon (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED)) 13894d52a575SXin LI return; 13904d52a575SXin LI 1391244fd28bSPyun YongHyeon /* 1392244fd28bSPyun YongHyeon * Driver does not request TX completion interrupt for every 1393244fd28bSPyun YongHyeon * queued frames to prevent generating excessive interrupts. 1394244fd28bSPyun YongHyeon * This means driver may wait for TX completion interrupt even 1395244fd28bSPyun YongHyeon * though some frames were sucessfully transmitted. Reclaiming 1396244fd28bSPyun YongHyeon * transmitted frames will ensure driver see all available 1397244fd28bSPyun YongHyeon * descriptors. 1398244fd28bSPyun YongHyeon */ 1399c8b727ceSPyun YongHyeon tbd = &sc->sc_tx_data; 1400244fd28bSPyun YongHyeon if (tbd->tbd_used > (ET_TX_NDESC * 2) / 3) 1401244fd28bSPyun YongHyeon et_txeof(sc); 1402244fd28bSPyun YongHyeon 1403c8b727ceSPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 1404c8b727ceSPyun YongHyeon if (tbd->tbd_used + ET_NSEG_SPARE >= ET_TX_NDESC) { 14054d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_OACTIVE; 14064d52a575SXin LI break; 14074d52a575SXin LI } 14084d52a575SXin LI 1409c8b727ceSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1410c8b727ceSPyun YongHyeon if (m_head == NULL) 14114d52a575SXin LI break; 14124d52a575SXin LI 1413c8b727ceSPyun YongHyeon if (et_encap(sc, &m_head)) { 1414c8b727ceSPyun YongHyeon if (m_head == NULL) { 14154d52a575SXin LI ifp->if_oerrors++; 1416c8b727ceSPyun YongHyeon break; 1417c8b727ceSPyun YongHyeon } 1418c8b727ceSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1419c8b727ceSPyun YongHyeon if (tbd->tbd_used > 0) 14204d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_OACTIVE; 14214d52a575SXin LI break; 14224d52a575SXin LI } 1423c8b727ceSPyun YongHyeon enq++; 1424c8b727ceSPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 14254d52a575SXin LI } 14264d52a575SXin LI 1427244fd28bSPyun YongHyeon if (enq > 0) { 1428244fd28bSPyun YongHyeon tx_ring = &sc->sc_tx_ring; 1429244fd28bSPyun YongHyeon bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 1430244fd28bSPyun YongHyeon BUS_DMASYNC_PREWRITE); 1431244fd28bSPyun YongHyeon tx_ready_pos = tx_ring->tr_ready_index & 1432244fd28bSPyun YongHyeon ET_TX_READY_POS_INDEX_MASK; 1433244fd28bSPyun YongHyeon if (tx_ring->tr_ready_wrap) 1434244fd28bSPyun YongHyeon tx_ready_pos |= ET_TX_READY_POS_WRAP; 1435244fd28bSPyun YongHyeon CSR_WRITE_4(sc, ET_TX_READY_POS, tx_ready_pos); 14364d52a575SXin LI sc->watchdog_timer = 5; 14374d52a575SXin LI } 1438244fd28bSPyun YongHyeon } 14394d52a575SXin LI 14404d52a575SXin LI static void 14414d52a575SXin LI et_start(struct ifnet *ifp) 14424d52a575SXin LI { 14430b699044SPyun YongHyeon struct et_softc *sc; 14444d52a575SXin LI 14450b699044SPyun YongHyeon sc = ifp->if_softc; 14464d52a575SXin LI ET_LOCK(sc); 14474d52a575SXin LI et_start_locked(ifp); 14484d52a575SXin LI ET_UNLOCK(sc); 14494d52a575SXin LI } 14504d52a575SXin LI 145105884511SPyun YongHyeon static int 14524d52a575SXin LI et_watchdog(struct et_softc *sc) 14534d52a575SXin LI { 145405884511SPyun YongHyeon uint32_t status; 145505884511SPyun YongHyeon 14564d52a575SXin LI ET_LOCK_ASSERT(sc); 14574d52a575SXin LI 14584d52a575SXin LI if (sc->watchdog_timer == 0 || --sc->watchdog_timer) 145905884511SPyun YongHyeon return (0); 14604d52a575SXin LI 146105884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_status.txsd_dtag, sc->sc_tx_status.txsd_dmap, 146205884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 146305884511SPyun YongHyeon status = le32toh(*(sc->sc_tx_status.txsd_status)); 146405884511SPyun YongHyeon if_printf(sc->ifp, "watchdog timed out (0x%08x) -- resetting\n", 146505884511SPyun YongHyeon status); 14664d52a575SXin LI 1467744ec7f2SPyun YongHyeon sc->ifp->if_oerrors++; 1468744ec7f2SPyun YongHyeon sc->ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 14694d52a575SXin LI et_init_locked(sc); 147005884511SPyun YongHyeon return (EJUSTRETURN); 14714d52a575SXin LI } 14724d52a575SXin LI 14734d52a575SXin LI static int 14744d52a575SXin LI et_stop_rxdma(struct et_softc *sc) 14754d52a575SXin LI { 14760b699044SPyun YongHyeon 14774d52a575SXin LI CSR_WRITE_4(sc, ET_RXDMA_CTRL, 14784d52a575SXin LI ET_RXDMA_CTRL_HALT | ET_RXDMA_CTRL_RING1_ENABLE); 14794d52a575SXin LI 14804d52a575SXin LI DELAY(5); 14814d52a575SXin LI if ((CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) == 0) { 14824d52a575SXin LI if_printf(sc->ifp, "can't stop RX DMA engine\n"); 1483398f1b65SPyun YongHyeon return (ETIMEDOUT); 14844d52a575SXin LI } 1485398f1b65SPyun YongHyeon return (0); 14864d52a575SXin LI } 14874d52a575SXin LI 14884d52a575SXin LI static int 14894d52a575SXin LI et_stop_txdma(struct et_softc *sc) 14904d52a575SXin LI { 14910b699044SPyun YongHyeon 14924d52a575SXin LI CSR_WRITE_4(sc, ET_TXDMA_CTRL, 14934d52a575SXin LI ET_TXDMA_CTRL_HALT | ET_TXDMA_CTRL_SINGLE_EPKT); 1494398f1b65SPyun YongHyeon return (0); 14954d52a575SXin LI } 14964d52a575SXin LI 14974d52a575SXin LI static void 14984d52a575SXin LI et_free_tx_ring(struct et_softc *sc) 14994d52a575SXin LI { 150005884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 150105884511SPyun YongHyeon struct et_txbuf_data *tbd; 150205884511SPyun YongHyeon struct et_txbuf *tb; 15034d52a575SXin LI int i; 15044d52a575SXin LI 150505884511SPyun YongHyeon tbd = &sc->sc_tx_data; 150605884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 15074d52a575SXin LI for (i = 0; i < ET_TX_NDESC; ++i) { 150805884511SPyun YongHyeon tb = &tbd->tbd_buf[i]; 15094d52a575SXin LI if (tb->tb_mbuf != NULL) { 151005884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap, 151105884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 15124d52a575SXin LI bus_dmamap_unload(sc->sc_mbuf_dtag, tb->tb_dmap); 15134d52a575SXin LI m_freem(tb->tb_mbuf); 15144d52a575SXin LI tb->tb_mbuf = NULL; 15154d52a575SXin LI } 15164d52a575SXin LI } 15174d52a575SXin LI } 15184d52a575SXin LI 15194d52a575SXin LI static void 15204d52a575SXin LI et_free_rx_ring(struct et_softc *sc) 15214d52a575SXin LI { 152205884511SPyun YongHyeon struct et_rxbuf_data *rbd; 152305884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 152405884511SPyun YongHyeon struct et_rxbuf *rb; 15254d52a575SXin LI int i; 15264d52a575SXin LI 152705884511SPyun YongHyeon /* Ring 0 */ 152805884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 152905884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 15304d52a575SXin LI for (i = 0; i < ET_RX_NDESC; ++i) { 153105884511SPyun YongHyeon rb = &rbd->rbd_buf[i]; 15324d52a575SXin LI if (rb->rb_mbuf != NULL) { 153305884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rx_ring->rr_dmap, 153405884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 153505884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap); 15364d52a575SXin LI m_freem(rb->rb_mbuf); 15374d52a575SXin LI rb->rb_mbuf = NULL; 15384d52a575SXin LI } 15394d52a575SXin LI } 15404d52a575SXin LI 154105884511SPyun YongHyeon /* Ring 1 */ 154205884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 154305884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 154405884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; ++i) { 154505884511SPyun YongHyeon rb = &rbd->rbd_buf[i]; 154605884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 154705884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rx_ring->rr_dmap, 154805884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 154905884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap); 155005884511SPyun YongHyeon m_freem(rb->rb_mbuf); 155105884511SPyun YongHyeon rb->rb_mbuf = NULL; 155205884511SPyun YongHyeon } 15534d52a575SXin LI } 15544d52a575SXin LI } 15554d52a575SXin LI 15564d52a575SXin LI static void 15574d52a575SXin LI et_setmulti(struct et_softc *sc) 15584d52a575SXin LI { 15594d52a575SXin LI struct ifnet *ifp; 15604d52a575SXin LI uint32_t hash[4] = { 0, 0, 0, 0 }; 15614d52a575SXin LI uint32_t rxmac_ctrl, pktfilt; 15624d52a575SXin LI struct ifmultiaddr *ifma; 15634d52a575SXin LI int i, count; 15644d52a575SXin LI 15654d52a575SXin LI ET_LOCK_ASSERT(sc); 15664d52a575SXin LI ifp = sc->ifp; 15674d52a575SXin LI 15684d52a575SXin LI pktfilt = CSR_READ_4(sc, ET_PKTFILT); 15694d52a575SXin LI rxmac_ctrl = CSR_READ_4(sc, ET_RXMAC_CTRL); 15704d52a575SXin LI 15714d52a575SXin LI pktfilt &= ~(ET_PKTFILT_BCAST | ET_PKTFILT_MCAST | ET_PKTFILT_UCAST); 15724d52a575SXin LI if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) { 15734d52a575SXin LI rxmac_ctrl |= ET_RXMAC_CTRL_NO_PKTFILT; 15744d52a575SXin LI goto back; 15754d52a575SXin LI } 15764d52a575SXin LI 15774d52a575SXin LI count = 0; 1578eb956cd0SRobert Watson if_maddr_rlock(ifp); 15794d52a575SXin LI TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 15804d52a575SXin LI uint32_t *hp, h; 15814d52a575SXin LI 15824d52a575SXin LI if (ifma->ifma_addr->sa_family != AF_LINK) 15834d52a575SXin LI continue; 15844d52a575SXin LI 15854d52a575SXin LI h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 15864d52a575SXin LI ifma->ifma_addr), ETHER_ADDR_LEN); 15874d52a575SXin LI h = (h & 0x3f800000) >> 23; 15884d52a575SXin LI 15894d52a575SXin LI hp = &hash[0]; 15904d52a575SXin LI if (h >= 32 && h < 64) { 15914d52a575SXin LI h -= 32; 15924d52a575SXin LI hp = &hash[1]; 15934d52a575SXin LI } else if (h >= 64 && h < 96) { 15944d52a575SXin LI h -= 64; 15954d52a575SXin LI hp = &hash[2]; 15964d52a575SXin LI } else if (h >= 96) { 15974d52a575SXin LI h -= 96; 15984d52a575SXin LI hp = &hash[3]; 15994d52a575SXin LI } 16004d52a575SXin LI *hp |= (1 << h); 16014d52a575SXin LI 16024d52a575SXin LI ++count; 16034d52a575SXin LI } 1604eb956cd0SRobert Watson if_maddr_runlock(ifp); 16054d52a575SXin LI 16064d52a575SXin LI for (i = 0; i < 4; ++i) 16074d52a575SXin LI CSR_WRITE_4(sc, ET_MULTI_HASH + (i * 4), hash[i]); 16084d52a575SXin LI 16094d52a575SXin LI if (count > 0) 16104d52a575SXin LI pktfilt |= ET_PKTFILT_MCAST; 16114d52a575SXin LI rxmac_ctrl &= ~ET_RXMAC_CTRL_NO_PKTFILT; 16124d52a575SXin LI back: 16134d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, pktfilt); 16144d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, rxmac_ctrl); 16154d52a575SXin LI } 16164d52a575SXin LI 16174d52a575SXin LI static int 16184d52a575SXin LI et_chip_init(struct et_softc *sc) 16194d52a575SXin LI { 16200b699044SPyun YongHyeon struct ifnet *ifp; 16214d52a575SXin LI uint32_t rxq_end; 16224d52a575SXin LI int error, frame_len, rxmem_size; 16234d52a575SXin LI 16240b699044SPyun YongHyeon ifp = sc->ifp; 16254d52a575SXin LI /* 16264d52a575SXin LI * Split 16Kbytes internal memory between TX and RX 16274d52a575SXin LI * according to frame length. 16284d52a575SXin LI */ 16294d52a575SXin LI frame_len = ET_FRAMELEN(ifp->if_mtu); 16304d52a575SXin LI if (frame_len < 2048) { 16314d52a575SXin LI rxmem_size = ET_MEM_RXSIZE_DEFAULT; 16324d52a575SXin LI } else if (frame_len <= ET_RXMAC_CUT_THRU_FRMLEN) { 16334d52a575SXin LI rxmem_size = ET_MEM_SIZE / 2; 16344d52a575SXin LI } else { 16354d52a575SXin LI rxmem_size = ET_MEM_SIZE - 16364d52a575SXin LI roundup(frame_len + ET_MEM_TXSIZE_EX, ET_MEM_UNIT); 16374d52a575SXin LI } 16384d52a575SXin LI rxq_end = ET_QUEUE_ADDR(rxmem_size); 16394d52a575SXin LI 16404d52a575SXin LI CSR_WRITE_4(sc, ET_RXQUEUE_START, ET_QUEUE_ADDR_START); 16414d52a575SXin LI CSR_WRITE_4(sc, ET_RXQUEUE_END, rxq_end); 16424d52a575SXin LI CSR_WRITE_4(sc, ET_TXQUEUE_START, rxq_end + 1); 16434d52a575SXin LI CSR_WRITE_4(sc, ET_TXQUEUE_END, ET_QUEUE_ADDR_END); 16444d52a575SXin LI 16454d52a575SXin LI /* No loopback */ 16464d52a575SXin LI CSR_WRITE_4(sc, ET_LOOPBACK, 0); 16474d52a575SXin LI 16484d52a575SXin LI /* Clear MSI configure */ 1649cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) == 0) 16504d52a575SXin LI CSR_WRITE_4(sc, ET_MSI_CFG, 0); 16514d52a575SXin LI 16524d52a575SXin LI /* Disable timer */ 16534d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, 0); 16544d52a575SXin LI 16554d52a575SXin LI /* Initialize MAC */ 16564d52a575SXin LI et_init_mac(sc); 16574d52a575SXin LI 16584d52a575SXin LI /* Enable memory controllers */ 16594d52a575SXin LI CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE); 16604d52a575SXin LI 16614d52a575SXin LI /* Initialize RX MAC */ 16624d52a575SXin LI et_init_rxmac(sc); 16634d52a575SXin LI 16644d52a575SXin LI /* Initialize TX MAC */ 16654d52a575SXin LI et_init_txmac(sc); 16664d52a575SXin LI 16674d52a575SXin LI /* Initialize RX DMA engine */ 16684d52a575SXin LI error = et_init_rxdma(sc); 16694d52a575SXin LI if (error) 1670398f1b65SPyun YongHyeon return (error); 16714d52a575SXin LI 16724d52a575SXin LI /* Initialize TX DMA engine */ 16734d52a575SXin LI error = et_init_txdma(sc); 16744d52a575SXin LI if (error) 1675398f1b65SPyun YongHyeon return (error); 16764d52a575SXin LI 1677398f1b65SPyun YongHyeon return (0); 16784d52a575SXin LI } 16794d52a575SXin LI 168005884511SPyun YongHyeon static void 16814d52a575SXin LI et_init_tx_ring(struct et_softc *sc) 16824d52a575SXin LI { 168305884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 168405884511SPyun YongHyeon struct et_txbuf_data *tbd; 168505884511SPyun YongHyeon struct et_txstatus_data *txsd; 16864d52a575SXin LI 168705884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 16884d52a575SXin LI bzero(tx_ring->tr_desc, ET_TX_RING_SIZE); 16894d52a575SXin LI bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 16904d52a575SXin LI BUS_DMASYNC_PREWRITE); 16914d52a575SXin LI 169205884511SPyun YongHyeon tbd = &sc->sc_tx_data; 16934d52a575SXin LI tbd->tbd_start_index = 0; 16944d52a575SXin LI tbd->tbd_start_wrap = 0; 16954d52a575SXin LI tbd->tbd_used = 0; 16964d52a575SXin LI 169705884511SPyun YongHyeon txsd = &sc->sc_tx_status; 16984d52a575SXin LI bzero(txsd->txsd_status, sizeof(uint32_t)); 16994d52a575SXin LI bus_dmamap_sync(txsd->txsd_dtag, txsd->txsd_dmap, 170005884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17014d52a575SXin LI } 17024d52a575SXin LI 17034d52a575SXin LI static int 17044d52a575SXin LI et_init_rx_ring(struct et_softc *sc) 17054d52a575SXin LI { 170605884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 170705884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 170805884511SPyun YongHyeon struct et_rxbuf_data *rbd; 170905884511SPyun YongHyeon int i, error, n; 17104d52a575SXin LI 17114d52a575SXin LI for (n = 0; n < ET_RX_NRING; ++n) { 171205884511SPyun YongHyeon rbd = &sc->sc_rx_data[n]; 17134d52a575SXin LI for (i = 0; i < ET_RX_NDESC; ++i) { 171405884511SPyun YongHyeon error = rbd->rbd_newbuf(rbd, i); 17154d52a575SXin LI if (error) { 17164d52a575SXin LI if_printf(sc->ifp, "%d ring %d buf, " 17174d52a575SXin LI "newbuf failed: %d\n", n, i, error); 1718398f1b65SPyun YongHyeon return (error); 17194d52a575SXin LI } 17204d52a575SXin LI } 17214d52a575SXin LI } 17224d52a575SXin LI 172305884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 17244d52a575SXin LI bzero(rxsd->rxsd_status, sizeof(struct et_rxstatus)); 17254d52a575SXin LI bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 172605884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17274d52a575SXin LI 172805884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 17294d52a575SXin LI bzero(rxst_ring->rsr_stat, ET_RXSTAT_RING_SIZE); 17304d52a575SXin LI bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 173105884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 17324d52a575SXin LI 1733398f1b65SPyun YongHyeon return (0); 17344d52a575SXin LI } 17354d52a575SXin LI 17364d52a575SXin LI static int 17374d52a575SXin LI et_init_rxdma(struct et_softc *sc) 17384d52a575SXin LI { 17390b699044SPyun YongHyeon struct et_rxstatus_data *rxsd; 17400b699044SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 17414d52a575SXin LI struct et_rxdesc_ring *rx_ring; 17424d52a575SXin LI int error; 17434d52a575SXin LI 17444d52a575SXin LI error = et_stop_rxdma(sc); 17454d52a575SXin LI if (error) { 17464d52a575SXin LI if_printf(sc->ifp, "can't init RX DMA engine\n"); 1747398f1b65SPyun YongHyeon return (error); 17484d52a575SXin LI } 17494d52a575SXin LI 17504d52a575SXin LI /* 17514d52a575SXin LI * Install RX status 17524d52a575SXin LI */ 17530b699044SPyun YongHyeon rxsd = &sc->sc_rx_status; 17544d52a575SXin LI CSR_WRITE_4(sc, ET_RX_STATUS_HI, ET_ADDR_HI(rxsd->rxsd_paddr)); 17554d52a575SXin LI CSR_WRITE_4(sc, ET_RX_STATUS_LO, ET_ADDR_LO(rxsd->rxsd_paddr)); 17564d52a575SXin LI 17574d52a575SXin LI /* 17584d52a575SXin LI * Install RX stat ring 17594d52a575SXin LI */ 17600b699044SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 17614d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_HI, ET_ADDR_HI(rxst_ring->rsr_paddr)); 17624d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_LO, ET_ADDR_LO(rxst_ring->rsr_paddr)); 17634d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_CNT, ET_RX_NSTAT - 1); 17644d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_POS, 0); 17654d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_MINCNT, ((ET_RX_NSTAT * 15) / 100) - 1); 17664d52a575SXin LI 17674d52a575SXin LI /* Match ET_RXSTAT_POS */ 17684d52a575SXin LI rxst_ring->rsr_index = 0; 17694d52a575SXin LI rxst_ring->rsr_wrap = 0; 17704d52a575SXin LI 17714d52a575SXin LI /* 17724d52a575SXin LI * Install the 2nd RX descriptor ring 17734d52a575SXin LI */ 17744d52a575SXin LI rx_ring = &sc->sc_rx_ring[1]; 17754d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_HI, ET_ADDR_HI(rx_ring->rr_paddr)); 17764d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_LO, ET_ADDR_LO(rx_ring->rr_paddr)); 17774d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_CNT, ET_RX_NDESC - 1); 17784d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_POS, ET_RX_RING1_POS_WRAP); 17794d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1); 17804d52a575SXin LI 17814d52a575SXin LI /* Match ET_RX_RING1_POS */ 17824d52a575SXin LI rx_ring->rr_index = 0; 17834d52a575SXin LI rx_ring->rr_wrap = 1; 17844d52a575SXin LI 17854d52a575SXin LI /* 17864d52a575SXin LI * Install the 1st RX descriptor ring 17874d52a575SXin LI */ 17884d52a575SXin LI rx_ring = &sc->sc_rx_ring[0]; 17894d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_HI, ET_ADDR_HI(rx_ring->rr_paddr)); 17904d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_LO, ET_ADDR_LO(rx_ring->rr_paddr)); 17914d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_CNT, ET_RX_NDESC - 1); 17924d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_POS, ET_RX_RING0_POS_WRAP); 17934d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1); 17944d52a575SXin LI 17954d52a575SXin LI /* Match ET_RX_RING0_POS */ 17964d52a575SXin LI rx_ring->rr_index = 0; 17974d52a575SXin LI rx_ring->rr_wrap = 1; 17984d52a575SXin LI 17994d52a575SXin LI /* 18004d52a575SXin LI * RX intr moderation 18014d52a575SXin LI */ 18024d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, sc->sc_rx_intr_npkts); 18034d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_DELAY, sc->sc_rx_intr_delay); 18044d52a575SXin LI 1805398f1b65SPyun YongHyeon return (0); 18064d52a575SXin LI } 18074d52a575SXin LI 18084d52a575SXin LI static int 18094d52a575SXin LI et_init_txdma(struct et_softc *sc) 18104d52a575SXin LI { 18110b699044SPyun YongHyeon struct et_txdesc_ring *tx_ring; 18120b699044SPyun YongHyeon struct et_txstatus_data *txsd; 18134d52a575SXin LI int error; 18144d52a575SXin LI 18154d52a575SXin LI error = et_stop_txdma(sc); 18164d52a575SXin LI if (error) { 18174d52a575SXin LI if_printf(sc->ifp, "can't init TX DMA engine\n"); 1818398f1b65SPyun YongHyeon return (error); 18194d52a575SXin LI } 18204d52a575SXin LI 18214d52a575SXin LI /* 18224d52a575SXin LI * Install TX descriptor ring 18234d52a575SXin LI */ 18240b699044SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 18254d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_HI, ET_ADDR_HI(tx_ring->tr_paddr)); 18264d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_LO, ET_ADDR_LO(tx_ring->tr_paddr)); 18274d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_CNT, ET_TX_NDESC - 1); 18284d52a575SXin LI 18294d52a575SXin LI /* 18304d52a575SXin LI * Install TX status 18314d52a575SXin LI */ 18320b699044SPyun YongHyeon txsd = &sc->sc_tx_status; 18334d52a575SXin LI CSR_WRITE_4(sc, ET_TX_STATUS_HI, ET_ADDR_HI(txsd->txsd_paddr)); 18344d52a575SXin LI CSR_WRITE_4(sc, ET_TX_STATUS_LO, ET_ADDR_LO(txsd->txsd_paddr)); 18354d52a575SXin LI 18364d52a575SXin LI CSR_WRITE_4(sc, ET_TX_READY_POS, 0); 18374d52a575SXin LI 18384d52a575SXin LI /* Match ET_TX_READY_POS */ 18394d52a575SXin LI tx_ring->tr_ready_index = 0; 18404d52a575SXin LI tx_ring->tr_ready_wrap = 0; 18414d52a575SXin LI 1842398f1b65SPyun YongHyeon return (0); 18434d52a575SXin LI } 18444d52a575SXin LI 18454d52a575SXin LI static void 18464d52a575SXin LI et_init_mac(struct et_softc *sc) 18474d52a575SXin LI { 18480b699044SPyun YongHyeon struct ifnet *ifp; 18490b699044SPyun YongHyeon const uint8_t *eaddr; 18504d52a575SXin LI uint32_t val; 18514d52a575SXin LI 18524d52a575SXin LI /* Reset MAC */ 18534d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 18544d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 18554d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 18564d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 18574d52a575SXin LI 18584d52a575SXin LI /* 18594d52a575SXin LI * Setup inter packet gap 18604d52a575SXin LI */ 186123263665SPyun YongHyeon val = (56 << ET_IPG_NONB2B_1_SHIFT) | 186223263665SPyun YongHyeon (88 << ET_IPG_NONB2B_2_SHIFT) | 186323263665SPyun YongHyeon (80 << ET_IPG_MINIFG_SHIFT) | 186423263665SPyun YongHyeon (96 << ET_IPG_B2B_SHIFT); 18654d52a575SXin LI CSR_WRITE_4(sc, ET_IPG, val); 18664d52a575SXin LI 18674d52a575SXin LI /* 18684d52a575SXin LI * Setup half duplex mode 18694d52a575SXin LI */ 187023263665SPyun YongHyeon val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) | 187123263665SPyun YongHyeon (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) | 187223263665SPyun YongHyeon (55 << ET_MAC_HDX_COLLWIN_SHIFT) | 18734d52a575SXin LI ET_MAC_HDX_EXC_DEFER; 18744d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_HDX, val); 18754d52a575SXin LI 18764d52a575SXin LI /* Clear MAC control */ 18774d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CTRL, 0); 18784d52a575SXin LI 18794d52a575SXin LI /* Reset MII */ 18804d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST); 18814d52a575SXin LI 18824d52a575SXin LI /* 18834d52a575SXin LI * Set MAC address 18844d52a575SXin LI */ 18850b699044SPyun YongHyeon ifp = sc->ifp; 18860b699044SPyun YongHyeon eaddr = IF_LLADDR(ifp); 18874d52a575SXin LI val = eaddr[2] | (eaddr[3] << 8) | (eaddr[4] << 16) | (eaddr[5] << 24); 18884d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_ADDR1, val); 18894d52a575SXin LI val = (eaddr[0] << 16) | (eaddr[1] << 24); 18904d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_ADDR2, val); 18914d52a575SXin LI 18924d52a575SXin LI /* Set max frame length */ 18934d52a575SXin LI CSR_WRITE_4(sc, ET_MAX_FRMLEN, ET_FRAMELEN(ifp->if_mtu)); 18944d52a575SXin LI 18954d52a575SXin LI /* Bring MAC out of reset state */ 18964d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 18974d52a575SXin LI } 18984d52a575SXin LI 18994d52a575SXin LI static void 19004d52a575SXin LI et_init_rxmac(struct et_softc *sc) 19014d52a575SXin LI { 19020b699044SPyun YongHyeon struct ifnet *ifp; 19030b699044SPyun YongHyeon const uint8_t *eaddr; 19044d52a575SXin LI uint32_t val; 19054d52a575SXin LI int i; 19064d52a575SXin LI 19074d52a575SXin LI /* Disable RX MAC and WOL */ 19084d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, ET_RXMAC_CTRL_WOL_DISABLE); 19094d52a575SXin LI 19104d52a575SXin LI /* 19114d52a575SXin LI * Clear all WOL related registers 19124d52a575SXin LI */ 19134d52a575SXin LI for (i = 0; i < 3; ++i) 19144d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_CRC + (i * 4), 0); 19154d52a575SXin LI for (i = 0; i < 20; ++i) 19164d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_MASK + (i * 4), 0); 19174d52a575SXin LI 19184d52a575SXin LI /* 19194d52a575SXin LI * Set WOL source address. XXX is this necessary? 19204d52a575SXin LI */ 19210b699044SPyun YongHyeon ifp = sc->ifp; 19220b699044SPyun YongHyeon eaddr = IF_LLADDR(ifp); 19234d52a575SXin LI val = (eaddr[2] << 24) | (eaddr[3] << 16) | (eaddr[4] << 8) | eaddr[5]; 19244d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_SA_LO, val); 19254d52a575SXin LI val = (eaddr[0] << 8) | eaddr[1]; 19264d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_SA_HI, val); 19274d52a575SXin LI 19284d52a575SXin LI /* Clear packet filters */ 19294d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, 0); 19304d52a575SXin LI 19314d52a575SXin LI /* No ucast filtering */ 19324d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR1, 0); 19334d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR2, 0); 19344d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR3, 0); 19354d52a575SXin LI 19364d52a575SXin LI if (ET_FRAMELEN(ifp->if_mtu) > ET_RXMAC_CUT_THRU_FRMLEN) { 19374d52a575SXin LI /* 19384d52a575SXin LI * In order to transmit jumbo packets greater than 19394d52a575SXin LI * ET_RXMAC_CUT_THRU_FRMLEN bytes, the FIFO between 19404d52a575SXin LI * RX MAC and RX DMA needs to be reduced in size to 19414d52a575SXin LI * (ET_MEM_SIZE - ET_MEM_TXSIZE_EX - framelen). In 19424d52a575SXin LI * order to implement this, we must use "cut through" 19434d52a575SXin LI * mode in the RX MAC, which chops packets down into 19444d52a575SXin LI * segments. In this case we selected 256 bytes, 19454d52a575SXin LI * since this is the size of the PCI-Express TLP's 19464d52a575SXin LI * that the ET1310 uses. 19474d52a575SXin LI */ 194823263665SPyun YongHyeon val = (ET_RXMAC_SEGSZ(256) & ET_RXMAC_MC_SEGSZ_MAX_MASK) | 19494d52a575SXin LI ET_RXMAC_MC_SEGSZ_ENABLE; 19504d52a575SXin LI } else { 19514d52a575SXin LI val = 0; 19524d52a575SXin LI } 19534d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MC_SEGSZ, val); 19544d52a575SXin LI 19554d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MC_WATERMARK, 0); 19564d52a575SXin LI 19574d52a575SXin LI /* Initialize RX MAC management register */ 19584d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MGT, 0); 19594d52a575SXin LI 19604d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_SPACE_AVL, 0); 19614d52a575SXin LI 19624d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MGT, 19634d52a575SXin LI ET_RXMAC_MGT_PASS_ECRC | 19644d52a575SXin LI ET_RXMAC_MGT_PASS_ELEN | 19654d52a575SXin LI ET_RXMAC_MGT_PASS_ETRUNC | 19664d52a575SXin LI ET_RXMAC_MGT_CHECK_PKT); 19674d52a575SXin LI 19684d52a575SXin LI /* 19694d52a575SXin LI * Configure runt filtering (may not work on certain chip generation) 19704d52a575SXin LI */ 197123263665SPyun YongHyeon val = (ETHER_MIN_LEN << ET_PKTFILT_MINLEN_SHIFT) & 197223263665SPyun YongHyeon ET_PKTFILT_MINLEN_MASK; 197323263665SPyun YongHyeon val |= ET_PKTFILT_FRAG; 19744d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, val); 19754d52a575SXin LI 19764d52a575SXin LI /* Enable RX MAC but leave WOL disabled */ 19774d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, 19784d52a575SXin LI ET_RXMAC_CTRL_WOL_DISABLE | ET_RXMAC_CTRL_ENABLE); 19794d52a575SXin LI 19804d52a575SXin LI /* 19814d52a575SXin LI * Setup multicast hash and allmulti/promisc mode 19824d52a575SXin LI */ 19834d52a575SXin LI et_setmulti(sc); 19844d52a575SXin LI } 19854d52a575SXin LI 19864d52a575SXin LI static void 19874d52a575SXin LI et_init_txmac(struct et_softc *sc) 19884d52a575SXin LI { 19890b699044SPyun YongHyeon 19904d52a575SXin LI /* Disable TX MAC and FC(?) */ 19914d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_CTRL, ET_TXMAC_CTRL_FC_DISABLE); 19924d52a575SXin LI 19935d384a0dSPyun YongHyeon /* 19945d384a0dSPyun YongHyeon * Initialize pause time. 19955d384a0dSPyun YongHyeon * This register should be set before XON/XOFF frame is 19965d384a0dSPyun YongHyeon * sent by driver. 19975d384a0dSPyun YongHyeon */ 19985d384a0dSPyun YongHyeon CSR_WRITE_4(sc, ET_TXMAC_FLOWCTRL, 0 << ET_TXMAC_FLOWCTRL_CFPT_SHIFT); 19994d52a575SXin LI 20004d52a575SXin LI /* Enable TX MAC but leave FC(?) diabled */ 20014d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_CTRL, 20024d52a575SXin LI ET_TXMAC_CTRL_ENABLE | ET_TXMAC_CTRL_FC_DISABLE); 20034d52a575SXin LI } 20044d52a575SXin LI 20054d52a575SXin LI static int 20064d52a575SXin LI et_start_rxdma(struct et_softc *sc) 20074d52a575SXin LI { 20080b699044SPyun YongHyeon uint32_t val; 20094d52a575SXin LI 20100b699044SPyun YongHyeon val = (sc->sc_rx_data[0].rbd_bufsize & ET_RXDMA_CTRL_RING0_SIZE_MASK) | 20114d52a575SXin LI ET_RXDMA_CTRL_RING0_ENABLE; 201223263665SPyun YongHyeon val |= (sc->sc_rx_data[1].rbd_bufsize & ET_RXDMA_CTRL_RING1_SIZE_MASK) | 20134d52a575SXin LI ET_RXDMA_CTRL_RING1_ENABLE; 20144d52a575SXin LI 20154d52a575SXin LI CSR_WRITE_4(sc, ET_RXDMA_CTRL, val); 20164d52a575SXin LI 20174d52a575SXin LI DELAY(5); 20184d52a575SXin LI 20194d52a575SXin LI if (CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) { 20204d52a575SXin LI if_printf(sc->ifp, "can't start RX DMA engine\n"); 2021398f1b65SPyun YongHyeon return (ETIMEDOUT); 20224d52a575SXin LI } 2023398f1b65SPyun YongHyeon return (0); 20244d52a575SXin LI } 20254d52a575SXin LI 20264d52a575SXin LI static int 20274d52a575SXin LI et_start_txdma(struct et_softc *sc) 20284d52a575SXin LI { 20290b699044SPyun YongHyeon 20304d52a575SXin LI CSR_WRITE_4(sc, ET_TXDMA_CTRL, ET_TXDMA_CTRL_SINGLE_EPKT); 2031398f1b65SPyun YongHyeon return (0); 20324d52a575SXin LI } 20334d52a575SXin LI 20344d52a575SXin LI static void 20354d52a575SXin LI et_rxeof(struct et_softc *sc) 20364d52a575SXin LI { 20374d52a575SXin LI struct et_rxstatus_data *rxsd; 20384d52a575SXin LI struct et_rxstat_ring *rxst_ring; 203905884511SPyun YongHyeon struct et_rxbuf_data *rbd; 204005884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 204105884511SPyun YongHyeon struct et_rxstat *st; 204205884511SPyun YongHyeon struct ifnet *ifp; 204305884511SPyun YongHyeon struct mbuf *m; 204405884511SPyun YongHyeon uint32_t rxstat_pos, rxring_pos; 204505884511SPyun YongHyeon uint32_t rxst_info1, rxst_info2, rxs_stat_ring; 204605884511SPyun YongHyeon int buflen, buf_idx, npost[2], ring_idx; 204705884511SPyun YongHyeon int rxst_index, rxst_wrap; 20484d52a575SXin LI 20494d52a575SXin LI ET_LOCK_ASSERT(sc); 205005884511SPyun YongHyeon 20514d52a575SXin LI ifp = sc->ifp; 20524d52a575SXin LI rxsd = &sc->sc_rx_status; 20534d52a575SXin LI rxst_ring = &sc->sc_rxstat_ring; 20544d52a575SXin LI 20554d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0) 20564d52a575SXin LI return; 20574d52a575SXin LI 20584d52a575SXin LI bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 20594d52a575SXin LI BUS_DMASYNC_POSTREAD); 20604d52a575SXin LI bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 20614d52a575SXin LI BUS_DMASYNC_POSTREAD); 20624d52a575SXin LI 206305884511SPyun YongHyeon npost[0] = npost[1] = 0; 206426e07b50SPyun YongHyeon rxs_stat_ring = le32toh(rxsd->rxsd_status->rxs_stat_ring); 20654d52a575SXin LI rxst_wrap = (rxs_stat_ring & ET_RXS_STATRING_WRAP) ? 1 : 0; 206623263665SPyun YongHyeon rxst_index = (rxs_stat_ring & ET_RXS_STATRING_INDEX_MASK) >> 206723263665SPyun YongHyeon ET_RXS_STATRING_INDEX_SHIFT; 20684d52a575SXin LI 20694d52a575SXin LI while (rxst_index != rxst_ring->rsr_index || 20704d52a575SXin LI rxst_wrap != rxst_ring->rsr_wrap) { 207105884511SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 207205884511SPyun YongHyeon break; 20734d52a575SXin LI 20744d52a575SXin LI MPASS(rxst_ring->rsr_index < ET_RX_NSTAT); 20754d52a575SXin LI st = &rxst_ring->rsr_stat[rxst_ring->rsr_index]; 207605884511SPyun YongHyeon rxst_info1 = le32toh(st->rxst_info1); 207726e07b50SPyun YongHyeon rxst_info2 = le32toh(st->rxst_info2); 207826e07b50SPyun YongHyeon buflen = (rxst_info2 & ET_RXST_INFO2_LEN_MASK) >> 207923263665SPyun YongHyeon ET_RXST_INFO2_LEN_SHIFT; 208026e07b50SPyun YongHyeon buf_idx = (rxst_info2 & ET_RXST_INFO2_BUFIDX_MASK) >> 208123263665SPyun YongHyeon ET_RXST_INFO2_BUFIDX_SHIFT; 208226e07b50SPyun YongHyeon ring_idx = (rxst_info2 & ET_RXST_INFO2_RINGIDX_MASK) >> 208323263665SPyun YongHyeon ET_RXST_INFO2_RINGIDX_SHIFT; 20844d52a575SXin LI 20854d52a575SXin LI if (++rxst_ring->rsr_index == ET_RX_NSTAT) { 20864d52a575SXin LI rxst_ring->rsr_index = 0; 20874d52a575SXin LI rxst_ring->rsr_wrap ^= 1; 20884d52a575SXin LI } 208923263665SPyun YongHyeon rxstat_pos = rxst_ring->rsr_index & ET_RXSTAT_POS_INDEX_MASK; 20904d52a575SXin LI if (rxst_ring->rsr_wrap) 20914d52a575SXin LI rxstat_pos |= ET_RXSTAT_POS_WRAP; 20924d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_POS, rxstat_pos); 20934d52a575SXin LI 20944d52a575SXin LI if (ring_idx >= ET_RX_NRING) { 20954d52a575SXin LI ifp->if_ierrors++; 20964d52a575SXin LI if_printf(ifp, "invalid ring index %d\n", ring_idx); 20974d52a575SXin LI continue; 20984d52a575SXin LI } 20994d52a575SXin LI if (buf_idx >= ET_RX_NDESC) { 21004d52a575SXin LI ifp->if_ierrors++; 21014d52a575SXin LI if_printf(ifp, "invalid buf index %d\n", buf_idx); 21024d52a575SXin LI continue; 21034d52a575SXin LI } 21044d52a575SXin LI 21054d52a575SXin LI rbd = &sc->sc_rx_data[ring_idx]; 21064d52a575SXin LI m = rbd->rbd_buf[buf_idx].rb_mbuf; 210705884511SPyun YongHyeon if ((rxst_info1 & ET_RXST_INFO1_OK) == 0){ 210805884511SPyun YongHyeon /* Discard errored frame. */ 210905884511SPyun YongHyeon rbd->rbd_discard(rbd, buf_idx); 211005884511SPyun YongHyeon } else if (rbd->rbd_newbuf(rbd, buf_idx) != 0) { 211105884511SPyun YongHyeon /* No available mbufs, discard it. */ 211205884511SPyun YongHyeon ifp->if_iqdrops++; 211305884511SPyun YongHyeon rbd->rbd_discard(rbd, buf_idx); 211405884511SPyun YongHyeon } else { 211505884511SPyun YongHyeon buflen -= ETHER_CRC_LEN; 211605884511SPyun YongHyeon if (buflen < ETHER_HDR_LEN) { 21174d52a575SXin LI m_freem(m); 21184d52a575SXin LI ifp->if_ierrors++; 21194d52a575SXin LI } else { 212005884511SPyun YongHyeon m->m_pkthdr.len = m->m_len = buflen; 21214d52a575SXin LI m->m_pkthdr.rcvif = ifp; 21224d52a575SXin LI ET_UNLOCK(sc); 21234d52a575SXin LI ifp->if_input(ifp, m); 21244d52a575SXin LI ET_LOCK(sc); 21254d52a575SXin LI } 21264d52a575SXin LI } 21274d52a575SXin LI 21284d52a575SXin LI rx_ring = &sc->sc_rx_ring[ring_idx]; 21294d52a575SXin LI if (buf_idx != rx_ring->rr_index) { 213005884511SPyun YongHyeon if_printf(ifp, 213105884511SPyun YongHyeon "WARNING!! ring %d, buf_idx %d, rr_idx %d\n", 21324d52a575SXin LI ring_idx, buf_idx, rx_ring->rr_index); 21334d52a575SXin LI } 21344d52a575SXin LI 21354d52a575SXin LI MPASS(rx_ring->rr_index < ET_RX_NDESC); 21364d52a575SXin LI if (++rx_ring->rr_index == ET_RX_NDESC) { 21374d52a575SXin LI rx_ring->rr_index = 0; 21384d52a575SXin LI rx_ring->rr_wrap ^= 1; 21394d52a575SXin LI } 214023263665SPyun YongHyeon rxring_pos = rx_ring->rr_index & ET_RX_RING_POS_INDEX_MASK; 21414d52a575SXin LI if (rx_ring->rr_wrap) 21424d52a575SXin LI rxring_pos |= ET_RX_RING_POS_WRAP; 21434d52a575SXin LI CSR_WRITE_4(sc, rx_ring->rr_posreg, rxring_pos); 21444d52a575SXin LI } 214505884511SPyun YongHyeon 214605884511SPyun YongHyeon bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 214705884511SPyun YongHyeon BUS_DMASYNC_PREREAD); 214805884511SPyun YongHyeon bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 214905884511SPyun YongHyeon BUS_DMASYNC_PREREAD); 21504d52a575SXin LI } 21514d52a575SXin LI 21524d52a575SXin LI static int 21534d52a575SXin LI et_encap(struct et_softc *sc, struct mbuf **m0) 21544d52a575SXin LI { 215505884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 215605884511SPyun YongHyeon struct et_txbuf_data *tbd; 21574d52a575SXin LI struct et_txdesc *td; 215805884511SPyun YongHyeon struct mbuf *m; 215905884511SPyun YongHyeon bus_dma_segment_t segs[ET_NSEG_MAX]; 21604d52a575SXin LI bus_dmamap_t map; 2161244fd28bSPyun YongHyeon uint32_t csum_flags, last_td_ctrl2; 216205884511SPyun YongHyeon int error, i, idx, first_idx, last_idx, nsegs; 21634d52a575SXin LI 216405884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 21654d52a575SXin LI MPASS(tx_ring->tr_ready_index < ET_TX_NDESC); 216605884511SPyun YongHyeon tbd = &sc->sc_tx_data; 21674d52a575SXin LI first_idx = tx_ring->tr_ready_index; 21684d52a575SXin LI map = tbd->tbd_buf[first_idx].tb_dmap; 21694d52a575SXin LI 217005884511SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, &nsegs, 217105884511SPyun YongHyeon 0); 217205884511SPyun YongHyeon if (error == EFBIG) { 2173c6499eccSGleb Smirnoff m = m_collapse(*m0, M_NOWAIT, ET_NSEG_MAX); 217405884511SPyun YongHyeon if (m == NULL) { 217505884511SPyun YongHyeon m_freem(*m0); 217605884511SPyun YongHyeon *m0 = NULL; 217705884511SPyun YongHyeon return (ENOMEM); 21784d52a575SXin LI } 217905884511SPyun YongHyeon *m0 = m; 218005884511SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, 218105884511SPyun YongHyeon &nsegs, 0); 218205884511SPyun YongHyeon if (error != 0) { 218305884511SPyun YongHyeon m_freem(*m0); 218405884511SPyun YongHyeon *m0 = NULL; 218505884511SPyun YongHyeon return (error); 21864d52a575SXin LI } 218705884511SPyun YongHyeon } else if (error != 0) 218805884511SPyun YongHyeon return (error); 21894d52a575SXin LI 219005884511SPyun YongHyeon /* Check for descriptor overruns. */ 219105884511SPyun YongHyeon if (tbd->tbd_used + nsegs > ET_TX_NDESC - 1) { 219205884511SPyun YongHyeon bus_dmamap_unload(sc->sc_tx_tag, map); 219305884511SPyun YongHyeon return (ENOBUFS); 21944d52a575SXin LI } 219505884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, map, BUS_DMASYNC_PREWRITE); 21964d52a575SXin LI 21974d52a575SXin LI last_td_ctrl2 = ET_TDCTRL2_LAST_FRAG; 219805884511SPyun YongHyeon sc->sc_tx += nsegs; 21994d52a575SXin LI if (sc->sc_tx / sc->sc_tx_intr_nsegs != sc->sc_tx_intr) { 22004d52a575SXin LI sc->sc_tx_intr = sc->sc_tx / sc->sc_tx_intr_nsegs; 22014d52a575SXin LI last_td_ctrl2 |= ET_TDCTRL2_INTR; 22024d52a575SXin LI } 22034d52a575SXin LI 220405884511SPyun YongHyeon m = *m0; 22059955274cSPyun YongHyeon csum_flags = 0; 22069955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & ET_CSUM_FEATURES) != 0) { 22079955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 22089955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_IP; 22099955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 22109955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_UDP; 22119955274cSPyun YongHyeon else if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 22129955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_TCP; 22139955274cSPyun YongHyeon } 22144d52a575SXin LI last_idx = -1; 221505884511SPyun YongHyeon for (i = 0; i < nsegs; ++i) { 22164d52a575SXin LI idx = (first_idx + i) % ET_TX_NDESC; 22174d52a575SXin LI td = &tx_ring->tr_desc[idx]; 221826e07b50SPyun YongHyeon td->td_addr_hi = htole32(ET_ADDR_HI(segs[i].ds_addr)); 221926e07b50SPyun YongHyeon td->td_addr_lo = htole32(ET_ADDR_LO(segs[i].ds_addr)); 222026e07b50SPyun YongHyeon td->td_ctrl1 = htole32(segs[i].ds_len & ET_TDCTRL1_LEN_MASK); 222105884511SPyun YongHyeon if (i == nsegs - 1) { 222205884511SPyun YongHyeon /* Last frag */ 22239955274cSPyun YongHyeon td->td_ctrl2 = htole32(last_td_ctrl2 | csum_flags); 22244d52a575SXin LI last_idx = idx; 22259955274cSPyun YongHyeon } else 22269955274cSPyun YongHyeon td->td_ctrl2 = htole32(csum_flags); 22274d52a575SXin LI 22284d52a575SXin LI MPASS(tx_ring->tr_ready_index < ET_TX_NDESC); 22294d52a575SXin LI if (++tx_ring->tr_ready_index == ET_TX_NDESC) { 22304d52a575SXin LI tx_ring->tr_ready_index = 0; 22314d52a575SXin LI tx_ring->tr_ready_wrap ^= 1; 22324d52a575SXin LI } 22334d52a575SXin LI } 22344d52a575SXin LI td = &tx_ring->tr_desc[first_idx]; 223505884511SPyun YongHyeon /* First frag */ 223605884511SPyun YongHyeon td->td_ctrl2 |= htole32(ET_TDCTRL2_FIRST_FRAG); 22374d52a575SXin LI 22384d52a575SXin LI MPASS(last_idx >= 0); 22394d52a575SXin LI tbd->tbd_buf[first_idx].tb_dmap = tbd->tbd_buf[last_idx].tb_dmap; 22404d52a575SXin LI tbd->tbd_buf[last_idx].tb_dmap = map; 22414d52a575SXin LI tbd->tbd_buf[last_idx].tb_mbuf = m; 22424d52a575SXin LI 224305884511SPyun YongHyeon tbd->tbd_used += nsegs; 22444d52a575SXin LI MPASS(tbd->tbd_used <= ET_TX_NDESC); 22454d52a575SXin LI 224605884511SPyun YongHyeon return (0); 22474d52a575SXin LI } 22484d52a575SXin LI 22494d52a575SXin LI static void 22504d52a575SXin LI et_txeof(struct et_softc *sc) 22514d52a575SXin LI { 22524d52a575SXin LI struct et_txdesc_ring *tx_ring; 22534d52a575SXin LI struct et_txbuf_data *tbd; 225405884511SPyun YongHyeon struct et_txbuf *tb; 225505884511SPyun YongHyeon struct ifnet *ifp; 22564d52a575SXin LI uint32_t tx_done; 22574d52a575SXin LI int end, wrap; 22584d52a575SXin LI 22594d52a575SXin LI ET_LOCK_ASSERT(sc); 226005884511SPyun YongHyeon 22614d52a575SXin LI ifp = sc->ifp; 22624d52a575SXin LI tx_ring = &sc->sc_tx_ring; 22634d52a575SXin LI tbd = &sc->sc_tx_data; 22644d52a575SXin LI 22654d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0) 22664d52a575SXin LI return; 22674d52a575SXin LI 22684d52a575SXin LI if (tbd->tbd_used == 0) 22694d52a575SXin LI return; 22704d52a575SXin LI 227105884511SPyun YongHyeon bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 227205884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 227305884511SPyun YongHyeon 22744d52a575SXin LI tx_done = CSR_READ_4(sc, ET_TX_DONE_POS); 227523263665SPyun YongHyeon end = tx_done & ET_TX_DONE_POS_INDEX_MASK; 22764d52a575SXin LI wrap = (tx_done & ET_TX_DONE_POS_WRAP) ? 1 : 0; 22774d52a575SXin LI 22784d52a575SXin LI while (tbd->tbd_start_index != end || tbd->tbd_start_wrap != wrap) { 22794d52a575SXin LI MPASS(tbd->tbd_start_index < ET_TX_NDESC); 22804d52a575SXin LI tb = &tbd->tbd_buf[tbd->tbd_start_index]; 22814d52a575SXin LI if (tb->tb_mbuf != NULL) { 228205884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap, 228305884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 228405884511SPyun YongHyeon bus_dmamap_unload(sc->sc_tx_tag, tb->tb_dmap); 22854d52a575SXin LI m_freem(tb->tb_mbuf); 22864d52a575SXin LI tb->tb_mbuf = NULL; 22874d52a575SXin LI } 22884d52a575SXin LI 22894d52a575SXin LI if (++tbd->tbd_start_index == ET_TX_NDESC) { 22904d52a575SXin LI tbd->tbd_start_index = 0; 22914d52a575SXin LI tbd->tbd_start_wrap ^= 1; 22924d52a575SXin LI } 22934d52a575SXin LI 22944d52a575SXin LI MPASS(tbd->tbd_used > 0); 22954d52a575SXin LI tbd->tbd_used--; 22964d52a575SXin LI } 22974d52a575SXin LI 22984d52a575SXin LI if (tbd->tbd_used == 0) 22994d52a575SXin LI sc->watchdog_timer = 0; 230005884511SPyun YongHyeon if (tbd->tbd_used + ET_NSEG_SPARE < ET_TX_NDESC) 23014d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 23024d52a575SXin LI } 23031f009e2fSPyun YongHyeon 23044d52a575SXin LI static void 23054d52a575SXin LI et_tick(void *xsc) 23064d52a575SXin LI { 23070b699044SPyun YongHyeon struct et_softc *sc; 23084d52a575SXin LI struct ifnet *ifp; 23094d52a575SXin LI struct mii_data *mii; 23104d52a575SXin LI 23110b699044SPyun YongHyeon sc = xsc; 23124d52a575SXin LI ET_LOCK_ASSERT(sc); 23134d52a575SXin LI ifp = sc->ifp; 23144d52a575SXin LI mii = device_get_softc(sc->sc_miibus); 23154d52a575SXin LI 23164d52a575SXin LI mii_tick(mii); 2317e0b5ac02SPyun YongHyeon et_stats_update(sc); 231805884511SPyun YongHyeon if (et_watchdog(sc) == EJUSTRETURN) 231905884511SPyun YongHyeon return; 23204d52a575SXin LI callout_reset(&sc->sc_tick, hz, et_tick, sc); 23214d52a575SXin LI } 23224d52a575SXin LI 23234d52a575SXin LI static int 232405884511SPyun YongHyeon et_newbuf_cluster(struct et_rxbuf_data *rbd, int buf_idx) 23254d52a575SXin LI { 232605884511SPyun YongHyeon struct et_softc *sc; 232705884511SPyun YongHyeon struct et_rxdesc *desc; 23284d52a575SXin LI struct et_rxbuf *rb; 23294d52a575SXin LI struct mbuf *m; 233005884511SPyun YongHyeon bus_dma_segment_t segs[1]; 23314d52a575SXin LI bus_dmamap_t dmap; 233205884511SPyun YongHyeon int nsegs; 23334d52a575SXin LI 23344d52a575SXin LI MPASS(buf_idx < ET_RX_NDESC); 2335c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 233605884511SPyun YongHyeon if (m == NULL) 233705884511SPyun YongHyeon return (ENOBUFS); 233805884511SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 233905884511SPyun YongHyeon m_adj(m, ETHER_ALIGN); 234005884511SPyun YongHyeon 234105884511SPyun YongHyeon sc = rbd->rbd_softc; 23424d52a575SXin LI rb = &rbd->rbd_buf[buf_idx]; 23434d52a575SXin LI 234405884511SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->sc_rx_tag, sc->sc_rx_sparemap, m, 234505884511SPyun YongHyeon segs, &nsegs, 0) != 0) { 23464d52a575SXin LI m_freem(m); 234705884511SPyun YongHyeon return (ENOBUFS); 23484d52a575SXin LI } 234905884511SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 23504d52a575SXin LI 235105884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 235205884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, 23534d52a575SXin LI BUS_DMASYNC_POSTREAD); 235405884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap); 23554d52a575SXin LI } 23564d52a575SXin LI dmap = rb->rb_dmap; 235705884511SPyun YongHyeon rb->rb_dmap = sc->sc_rx_sparemap; 235805884511SPyun YongHyeon sc->sc_rx_sparemap = dmap; 235905884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD); 23604d52a575SXin LI 236105884511SPyun YongHyeon rb->rb_mbuf = m; 236205884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 236305884511SPyun YongHyeon desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr)); 236405884511SPyun YongHyeon desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr)); 236505884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 236605884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 236705884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 236805884511SPyun YongHyeon return (0); 236905884511SPyun YongHyeon } 237005884511SPyun YongHyeon 237105884511SPyun YongHyeon static void 237205884511SPyun YongHyeon et_rxbuf_discard(struct et_rxbuf_data *rbd, int buf_idx) 237305884511SPyun YongHyeon { 237405884511SPyun YongHyeon struct et_rxdesc *desc; 237505884511SPyun YongHyeon 237605884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 237705884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 237805884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 237905884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 238005884511SPyun YongHyeon } 238105884511SPyun YongHyeon 238205884511SPyun YongHyeon static int 238305884511SPyun YongHyeon et_newbuf_hdr(struct et_rxbuf_data *rbd, int buf_idx) 238405884511SPyun YongHyeon { 238505884511SPyun YongHyeon struct et_softc *sc; 238605884511SPyun YongHyeon struct et_rxdesc *desc; 238705884511SPyun YongHyeon struct et_rxbuf *rb; 238805884511SPyun YongHyeon struct mbuf *m; 238905884511SPyun YongHyeon bus_dma_segment_t segs[1]; 239005884511SPyun YongHyeon bus_dmamap_t dmap; 239105884511SPyun YongHyeon int nsegs; 239205884511SPyun YongHyeon 239305884511SPyun YongHyeon MPASS(buf_idx < ET_RX_NDESC); 2394c6499eccSGleb Smirnoff MGETHDR(m, M_NOWAIT, MT_DATA); 239505884511SPyun YongHyeon if (m == NULL) 239605884511SPyun YongHyeon return (ENOBUFS); 239705884511SPyun YongHyeon m->m_len = m->m_pkthdr.len = MHLEN; 239805884511SPyun YongHyeon m_adj(m, ETHER_ALIGN); 239905884511SPyun YongHyeon 240005884511SPyun YongHyeon sc = rbd->rbd_softc; 240105884511SPyun YongHyeon rb = &rbd->rbd_buf[buf_idx]; 240205884511SPyun YongHyeon 240305884511SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap, 240405884511SPyun YongHyeon m, segs, &nsegs, 0) != 0) { 240505884511SPyun YongHyeon m_freem(m); 240605884511SPyun YongHyeon return (ENOBUFS); 240705884511SPyun YongHyeon } 240805884511SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 240905884511SPyun YongHyeon 241005884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 241105884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, 241205884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 241305884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap); 241405884511SPyun YongHyeon } 241505884511SPyun YongHyeon dmap = rb->rb_dmap; 241605884511SPyun YongHyeon rb->rb_dmap = sc->sc_rx_mini_sparemap; 241705884511SPyun YongHyeon sc->sc_rx_mini_sparemap = dmap; 241805884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD); 241905884511SPyun YongHyeon 242005884511SPyun YongHyeon rb->rb_mbuf = m; 242105884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 242205884511SPyun YongHyeon desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr)); 242305884511SPyun YongHyeon desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr)); 242405884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 242505884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 242605884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 242705884511SPyun YongHyeon return (0); 24284d52a575SXin LI } 24294d52a575SXin LI 2430e0b5ac02SPyun YongHyeon #define ET_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 2431e0b5ac02SPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 2432e0b5ac02SPyun YongHyeon #define ET_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 2433e0b5ac02SPyun YongHyeon SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 2434e0b5ac02SPyun YongHyeon 24354d52a575SXin LI /* 24364d52a575SXin LI * Create sysctl tree 24374d52a575SXin LI */ 24384d52a575SXin LI static void 24394d52a575SXin LI et_add_sysctls(struct et_softc * sc) 24404d52a575SXin LI { 24414d52a575SXin LI struct sysctl_ctx_list *ctx; 2442e0b5ac02SPyun YongHyeon struct sysctl_oid_list *children, *parent; 2443e0b5ac02SPyun YongHyeon struct sysctl_oid *tree; 2444e0b5ac02SPyun YongHyeon struct et_hw_stats *stats; 24454d52a575SXin LI 24464d52a575SXin LI ctx = device_get_sysctl_ctx(sc->dev); 24474d52a575SXin LI children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 24484d52a575SXin LI 24494d52a575SXin LI SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_npkts", 24504d52a575SXin LI CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_npkts, "I", 24514d52a575SXin LI "RX IM, # packets per RX interrupt"); 24524d52a575SXin LI SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_delay", 24534d52a575SXin LI CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_delay, "I", 24544d52a575SXin LI "RX IM, RX interrupt delay (x10 usec)"); 24554d52a575SXin LI SYSCTL_ADD_INT(ctx, children, OID_AUTO, "tx_intr_nsegs", 24564d52a575SXin LI CTLFLAG_RW, &sc->sc_tx_intr_nsegs, 0, 24574d52a575SXin LI "TX IM, # segments per TX interrupt"); 24584d52a575SXin LI SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "timer", 24594d52a575SXin LI CTLFLAG_RW, &sc->sc_timer, 0, "TX timer"); 2460e0b5ac02SPyun YongHyeon 2461e0b5ac02SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD, 2462e0b5ac02SPyun YongHyeon NULL, "ET statistics"); 2463e0b5ac02SPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 2464e0b5ac02SPyun YongHyeon 2465e0b5ac02SPyun YongHyeon /* TX/RX statistics. */ 2466e0b5ac02SPyun YongHyeon stats = &sc->sc_stats; 2467e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_64", &stats->pkts_64, 2468e0b5ac02SPyun YongHyeon "0 to 64 bytes frames"); 2469e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_65_127", &stats->pkts_65, 2470e0b5ac02SPyun YongHyeon "65 to 127 bytes frames"); 2471e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_128_255", &stats->pkts_128, 2472e0b5ac02SPyun YongHyeon "128 to 255 bytes frames"); 2473e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_256_511", &stats->pkts_256, 2474e0b5ac02SPyun YongHyeon "256 to 511 bytes frames"); 2475e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_512_1023", &stats->pkts_512, 2476e0b5ac02SPyun YongHyeon "512 to 1023 bytes frames"); 2477e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1024_1518", &stats->pkts_1024, 2478e0b5ac02SPyun YongHyeon "1024 to 1518 bytes frames"); 2479e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1519_1522", &stats->pkts_1519, 2480e0b5ac02SPyun YongHyeon "1519 to 1522 bytes frames"); 2481e0b5ac02SPyun YongHyeon 2482e0b5ac02SPyun YongHyeon /* RX statistics. */ 2483e0b5ac02SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 2484e0b5ac02SPyun YongHyeon NULL, "RX MAC statistics"); 2485e0b5ac02SPyun YongHyeon children = SYSCTL_CHILDREN(tree); 2486e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bytes", 2487e0b5ac02SPyun YongHyeon &stats->rx_bytes, "Good bytes"); 2488e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "frames", 2489e0b5ac02SPyun YongHyeon &stats->rx_frames, "Good frames"); 2490e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs", 2491e0b5ac02SPyun YongHyeon &stats->rx_crcerrs, "CRC errors"); 2492e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames", 2493e0b5ac02SPyun YongHyeon &stats->rx_mcast, "Multicast frames"); 2494e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames", 2495e0b5ac02SPyun YongHyeon &stats->rx_bcast, "Broadcast frames"); 2496e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "control", 2497e0b5ac02SPyun YongHyeon &stats->rx_control, "Control frames"); 2498e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "pause", 2499e0b5ac02SPyun YongHyeon &stats->rx_pause, "Pause frames"); 2500e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "unknown_control", 2501e0b5ac02SPyun YongHyeon &stats->rx_unknown_control, "Unknown control frames"); 2502e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "align_errs", 2503e0b5ac02SPyun YongHyeon &stats->rx_alignerrs, "Alignment errors"); 2504e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "len_errs", 2505e0b5ac02SPyun YongHyeon &stats->rx_lenerrs, "Frames with length mismatched"); 2506e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "code_errs", 2507e0b5ac02SPyun YongHyeon &stats->rx_codeerrs, "Frames with code error"); 2508e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "cs_errs", 2509e0b5ac02SPyun YongHyeon &stats->rx_cserrs, "Frames with carrier sense error"); 2510e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "runts", 2511e0b5ac02SPyun YongHyeon &stats->rx_runts, "Too short frames"); 2512e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "oversize", 2513e0b5ac02SPyun YongHyeon &stats->rx_oversize, "Oversized frames"); 2514e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "fragments", 2515e0b5ac02SPyun YongHyeon &stats->rx_fragments, "Fragmented frames"); 2516e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers", 2517e0b5ac02SPyun YongHyeon &stats->rx_jabbers, "Frames with jabber error"); 2518e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "drop", 2519e0b5ac02SPyun YongHyeon &stats->rx_drop, "Dropped frames"); 2520e0b5ac02SPyun YongHyeon 2521e0b5ac02SPyun YongHyeon /* TX statistics. */ 2522e0b5ac02SPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 2523e0b5ac02SPyun YongHyeon NULL, "TX MAC statistics"); 2524e0b5ac02SPyun YongHyeon children = SYSCTL_CHILDREN(tree); 2525e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bytes", 2526e0b5ac02SPyun YongHyeon &stats->tx_bytes, "Good bytes"); 2527e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "frames", 2528e0b5ac02SPyun YongHyeon &stats->tx_frames, "Good frames"); 2529e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames", 2530e0b5ac02SPyun YongHyeon &stats->tx_mcast, "Multicast frames"); 2531e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames", 2532e0b5ac02SPyun YongHyeon &stats->tx_bcast, "Broadcast frames"); 2533e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "pause", 2534e0b5ac02SPyun YongHyeon &stats->tx_pause, "Pause frames"); 2535e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "deferred", 2536e0b5ac02SPyun YongHyeon &stats->tx_deferred, "Deferred frames"); 2537e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "excess_deferred", 2538e0b5ac02SPyun YongHyeon &stats->tx_excess_deferred, "Excessively deferred frames"); 2539e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "single_colls", 2540e0b5ac02SPyun YongHyeon &stats->tx_single_colls, "Single collisions"); 2541e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "multi_colls", 2542e0b5ac02SPyun YongHyeon &stats->tx_multi_colls, "Multiple collisions"); 2543e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "late_colls", 2544e0b5ac02SPyun YongHyeon &stats->tx_late_colls, "Late collisions"); 2545e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "excess_colls", 2546e0b5ac02SPyun YongHyeon &stats->tx_excess_colls, "Excess collisions"); 2547e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "total_colls", 2548e0b5ac02SPyun YongHyeon &stats->tx_total_colls, "Total collisions"); 2549e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "pause_honored", 2550e0b5ac02SPyun YongHyeon &stats->tx_pause_honored, "Honored pause frames"); 2551e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "drop", 2552e0b5ac02SPyun YongHyeon &stats->tx_drop, "Dropped frames"); 2553e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers", 2554e0b5ac02SPyun YongHyeon &stats->tx_jabbers, "Frames with jabber errors"); 2555e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs", 2556e0b5ac02SPyun YongHyeon &stats->tx_crcerrs, "Frames with CRC errors"); 2557e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "control", 2558e0b5ac02SPyun YongHyeon &stats->tx_control, "Control frames"); 2559e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD64(ctx, children, "oversize", 2560e0b5ac02SPyun YongHyeon &stats->tx_oversize, "Oversized frames"); 2561e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "undersize", 2562e0b5ac02SPyun YongHyeon &stats->tx_undersize, "Undersized frames"); 2563e0b5ac02SPyun YongHyeon ET_SYSCTL_STAT_ADD32(ctx, children, "fragments", 2564e0b5ac02SPyun YongHyeon &stats->tx_fragments, "Fragmented frames"); 25654d52a575SXin LI } 25664d52a575SXin LI 2567e0b5ac02SPyun YongHyeon #undef ET_SYSCTL_STAT_ADD32 2568e0b5ac02SPyun YongHyeon #undef ET_SYSCTL_STAT_ADD64 2569e0b5ac02SPyun YongHyeon 25704d52a575SXin LI static int 25714d52a575SXin LI et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS) 25724d52a575SXin LI { 25730b699044SPyun YongHyeon struct et_softc *sc; 25740b699044SPyun YongHyeon struct ifnet *ifp; 25750b699044SPyun YongHyeon int error, v; 25764d52a575SXin LI 25770b699044SPyun YongHyeon sc = arg1; 25780b699044SPyun YongHyeon ifp = sc->ifp; 25794d52a575SXin LI v = sc->sc_rx_intr_npkts; 25804d52a575SXin LI error = sysctl_handle_int(oidp, &v, 0, req); 25814d52a575SXin LI if (error || req->newptr == NULL) 25824d52a575SXin LI goto back; 25834d52a575SXin LI if (v <= 0) { 25844d52a575SXin LI error = EINVAL; 25854d52a575SXin LI goto back; 25864d52a575SXin LI } 25874d52a575SXin LI 25884d52a575SXin LI if (sc->sc_rx_intr_npkts != v) { 25894d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 25904d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, v); 25914d52a575SXin LI sc->sc_rx_intr_npkts = v; 25924d52a575SXin LI } 25934d52a575SXin LI back: 2594398f1b65SPyun YongHyeon return (error); 25954d52a575SXin LI } 25964d52a575SXin LI 25974d52a575SXin LI static int 25984d52a575SXin LI et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS) 25994d52a575SXin LI { 26000b699044SPyun YongHyeon struct et_softc *sc; 26010b699044SPyun YongHyeon struct ifnet *ifp; 26020b699044SPyun YongHyeon int error, v; 26034d52a575SXin LI 26040b699044SPyun YongHyeon sc = arg1; 26050b699044SPyun YongHyeon ifp = sc->ifp; 26064d52a575SXin LI v = sc->sc_rx_intr_delay; 26074d52a575SXin LI error = sysctl_handle_int(oidp, &v, 0, req); 26084d52a575SXin LI if (error || req->newptr == NULL) 26094d52a575SXin LI goto back; 26104d52a575SXin LI if (v <= 0) { 26114d52a575SXin LI error = EINVAL; 26124d52a575SXin LI goto back; 26134d52a575SXin LI } 26144d52a575SXin LI 26154d52a575SXin LI if (sc->sc_rx_intr_delay != v) { 26164d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 26174d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_DELAY, v); 26184d52a575SXin LI sc->sc_rx_intr_delay = v; 26194d52a575SXin LI } 26204d52a575SXin LI back: 2621398f1b65SPyun YongHyeon return (error); 26224d52a575SXin LI } 26234d52a575SXin LI 2624e0b5ac02SPyun YongHyeon static void 2625e0b5ac02SPyun YongHyeon et_stats_update(struct et_softc *sc) 2626e0b5ac02SPyun YongHyeon { 2627e0b5ac02SPyun YongHyeon struct ifnet *ifp; 2628e0b5ac02SPyun YongHyeon struct et_hw_stats *stats; 2629e0b5ac02SPyun YongHyeon 2630e0b5ac02SPyun YongHyeon stats = &sc->sc_stats; 2631e0b5ac02SPyun YongHyeon stats->pkts_64 += CSR_READ_4(sc, ET_STAT_PKTS_64); 2632e0b5ac02SPyun YongHyeon stats->pkts_65 += CSR_READ_4(sc, ET_STAT_PKTS_65_127); 2633e0b5ac02SPyun YongHyeon stats->pkts_128 += CSR_READ_4(sc, ET_STAT_PKTS_128_255); 2634e0b5ac02SPyun YongHyeon stats->pkts_256 += CSR_READ_4(sc, ET_STAT_PKTS_256_511); 2635e0b5ac02SPyun YongHyeon stats->pkts_512 += CSR_READ_4(sc, ET_STAT_PKTS_512_1023); 2636e0b5ac02SPyun YongHyeon stats->pkts_1024 += CSR_READ_4(sc, ET_STAT_PKTS_1024_1518); 2637e0b5ac02SPyun YongHyeon stats->pkts_1519 += CSR_READ_4(sc, ET_STAT_PKTS_1519_1522); 2638e0b5ac02SPyun YongHyeon 2639e0b5ac02SPyun YongHyeon stats->rx_bytes += CSR_READ_4(sc, ET_STAT_RX_BYTES); 2640e0b5ac02SPyun YongHyeon stats->rx_frames += CSR_READ_4(sc, ET_STAT_RX_FRAMES); 2641e0b5ac02SPyun YongHyeon stats->rx_crcerrs += CSR_READ_4(sc, ET_STAT_RX_CRC_ERR); 2642e0b5ac02SPyun YongHyeon stats->rx_mcast += CSR_READ_4(sc, ET_STAT_RX_MCAST); 2643e0b5ac02SPyun YongHyeon stats->rx_bcast += CSR_READ_4(sc, ET_STAT_RX_BCAST); 2644e0b5ac02SPyun YongHyeon stats->rx_control += CSR_READ_4(sc, ET_STAT_RX_CTL); 2645e0b5ac02SPyun YongHyeon stats->rx_pause += CSR_READ_4(sc, ET_STAT_RX_PAUSE); 2646e0b5ac02SPyun YongHyeon stats->rx_unknown_control += CSR_READ_4(sc, ET_STAT_RX_UNKNOWN_CTL); 2647e0b5ac02SPyun YongHyeon stats->rx_alignerrs += CSR_READ_4(sc, ET_STAT_RX_ALIGN_ERR); 2648e0b5ac02SPyun YongHyeon stats->rx_lenerrs += CSR_READ_4(sc, ET_STAT_RX_LEN_ERR); 2649e0b5ac02SPyun YongHyeon stats->rx_codeerrs += CSR_READ_4(sc, ET_STAT_RX_CODE_ERR); 2650e0b5ac02SPyun YongHyeon stats->rx_cserrs += CSR_READ_4(sc, ET_STAT_RX_CS_ERR); 2651e0b5ac02SPyun YongHyeon stats->rx_runts += CSR_READ_4(sc, ET_STAT_RX_RUNT); 2652e0b5ac02SPyun YongHyeon stats->rx_oversize += CSR_READ_4(sc, ET_STAT_RX_OVERSIZE); 2653e0b5ac02SPyun YongHyeon stats->rx_fragments += CSR_READ_4(sc, ET_STAT_RX_FRAG); 2654e0b5ac02SPyun YongHyeon stats->rx_jabbers += CSR_READ_4(sc, ET_STAT_RX_JABBER); 2655e0b5ac02SPyun YongHyeon stats->rx_drop += CSR_READ_4(sc, ET_STAT_RX_DROP); 2656e0b5ac02SPyun YongHyeon 2657e0b5ac02SPyun YongHyeon stats->tx_bytes += CSR_READ_4(sc, ET_STAT_TX_BYTES); 2658e0b5ac02SPyun YongHyeon stats->tx_frames += CSR_READ_4(sc, ET_STAT_TX_FRAMES); 2659e0b5ac02SPyun YongHyeon stats->tx_mcast += CSR_READ_4(sc, ET_STAT_TX_MCAST); 2660e0b5ac02SPyun YongHyeon stats->tx_bcast += CSR_READ_4(sc, ET_STAT_TX_BCAST); 2661e0b5ac02SPyun YongHyeon stats->tx_pause += CSR_READ_4(sc, ET_STAT_TX_PAUSE); 2662e0b5ac02SPyun YongHyeon stats->tx_deferred += CSR_READ_4(sc, ET_STAT_TX_DEFER); 2663e0b5ac02SPyun YongHyeon stats->tx_excess_deferred += CSR_READ_4(sc, ET_STAT_TX_EXCESS_DEFER); 2664e0b5ac02SPyun YongHyeon stats->tx_single_colls += CSR_READ_4(sc, ET_STAT_TX_SINGLE_COL); 2665e0b5ac02SPyun YongHyeon stats->tx_multi_colls += CSR_READ_4(sc, ET_STAT_TX_MULTI_COL); 2666e0b5ac02SPyun YongHyeon stats->tx_late_colls += CSR_READ_4(sc, ET_STAT_TX_LATE_COL); 2667e0b5ac02SPyun YongHyeon stats->tx_excess_colls += CSR_READ_4(sc, ET_STAT_TX_EXCESS_COL); 2668e0b5ac02SPyun YongHyeon stats->tx_total_colls += CSR_READ_4(sc, ET_STAT_TX_TOTAL_COL); 2669e0b5ac02SPyun YongHyeon stats->tx_pause_honored += CSR_READ_4(sc, ET_STAT_TX_PAUSE_HONOR); 2670e0b5ac02SPyun YongHyeon stats->tx_drop += CSR_READ_4(sc, ET_STAT_TX_DROP); 2671e0b5ac02SPyun YongHyeon stats->tx_jabbers += CSR_READ_4(sc, ET_STAT_TX_JABBER); 2672e0b5ac02SPyun YongHyeon stats->tx_crcerrs += CSR_READ_4(sc, ET_STAT_TX_CRC_ERR); 2673e0b5ac02SPyun YongHyeon stats->tx_control += CSR_READ_4(sc, ET_STAT_TX_CTL); 2674e0b5ac02SPyun YongHyeon stats->tx_oversize += CSR_READ_4(sc, ET_STAT_TX_OVERSIZE); 2675e0b5ac02SPyun YongHyeon stats->tx_undersize += CSR_READ_4(sc, ET_STAT_TX_UNDERSIZE); 2676e0b5ac02SPyun YongHyeon stats->tx_fragments += CSR_READ_4(sc, ET_STAT_TX_FRAG); 2677e0b5ac02SPyun YongHyeon 2678e0b5ac02SPyun YongHyeon /* Update ifnet counters. */ 2679e0b5ac02SPyun YongHyeon ifp = sc->ifp; 2680e0b5ac02SPyun YongHyeon ifp->if_opackets = (u_long)stats->tx_frames; 2681e0b5ac02SPyun YongHyeon ifp->if_collisions = stats->tx_total_colls; 2682e0b5ac02SPyun YongHyeon ifp->if_oerrors = stats->tx_drop + stats->tx_jabbers + 2683e0b5ac02SPyun YongHyeon stats->tx_crcerrs + stats->tx_excess_deferred + 2684e0b5ac02SPyun YongHyeon stats->tx_late_colls; 2685e0b5ac02SPyun YongHyeon ifp->if_ipackets = (u_long)stats->rx_frames; 2686e0b5ac02SPyun YongHyeon ifp->if_ierrors = stats->rx_crcerrs + stats->rx_alignerrs + 2687e0b5ac02SPyun YongHyeon stats->rx_lenerrs + stats->rx_codeerrs + stats->rx_cserrs + 2688e0b5ac02SPyun YongHyeon stats->rx_runts + stats->rx_jabbers + stats->rx_drop; 2689e0b5ac02SPyun YongHyeon } 2690e0b5ac02SPyun YongHyeon 26910442028aSPyun YongHyeon static int 26920442028aSPyun YongHyeon et_suspend(device_t dev) 26930442028aSPyun YongHyeon { 26940442028aSPyun YongHyeon struct et_softc *sc; 269538953bb0SPyun YongHyeon uint32_t pmcfg; 26960442028aSPyun YongHyeon 26970442028aSPyun YongHyeon sc = device_get_softc(dev); 26980442028aSPyun YongHyeon ET_LOCK(sc); 26990442028aSPyun YongHyeon if ((sc->ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 27000442028aSPyun YongHyeon et_stop(sc); 270138953bb0SPyun YongHyeon /* Diable all clocks and put PHY into COMA. */ 270238953bb0SPyun YongHyeon pmcfg = CSR_READ_4(sc, ET_PM); 270338953bb0SPyun YongHyeon pmcfg &= ~(EM_PM_GIGEPHY_ENB | ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | 270438953bb0SPyun YongHyeon ET_PM_RXCLK_GATE); 270538953bb0SPyun YongHyeon pmcfg |= ET_PM_PHY_SW_COMA; 270638953bb0SPyun YongHyeon CSR_WRITE_4(sc, ET_PM, pmcfg); 27070442028aSPyun YongHyeon ET_UNLOCK(sc); 27080442028aSPyun YongHyeon return (0); 27090442028aSPyun YongHyeon } 27100442028aSPyun YongHyeon 27110442028aSPyun YongHyeon static int 27120442028aSPyun YongHyeon et_resume(device_t dev) 27130442028aSPyun YongHyeon { 27140442028aSPyun YongHyeon struct et_softc *sc; 271538953bb0SPyun YongHyeon uint32_t pmcfg; 27160442028aSPyun YongHyeon 27170442028aSPyun YongHyeon sc = device_get_softc(dev); 27180442028aSPyun YongHyeon ET_LOCK(sc); 271938953bb0SPyun YongHyeon /* Take PHY out of COMA and enable clocks. */ 272038953bb0SPyun YongHyeon pmcfg = ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE; 272138953bb0SPyun YongHyeon if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0) 272238953bb0SPyun YongHyeon pmcfg |= EM_PM_GIGEPHY_ENB; 272338953bb0SPyun YongHyeon CSR_WRITE_4(sc, ET_PM, pmcfg); 27240442028aSPyun YongHyeon if ((sc->ifp->if_flags & IFF_UP) != 0) 27250442028aSPyun YongHyeon et_init_locked(sc); 27260442028aSPyun YongHyeon ET_UNLOCK(sc); 27270442028aSPyun YongHyeon return (0); 27280442028aSPyun YongHyeon } 2729