xref: /freebsd/sys/dev/et/if_et.c (revision 38953bb0a52d4b9f8e04aca65148c19065bc0aea)
14d52a575SXin LI /*-
2e5fdd9deSXin LI  * Copyright (c) 2007 Sepherosa Ziehau.  All rights reserved.
34d52a575SXin LI  *
44d52a575SXin LI  * This code is derived from software contributed to The DragonFly Project
54d52a575SXin LI  * by Sepherosa Ziehau <sepherosa@gmail.com>
64d52a575SXin LI  *
74d52a575SXin LI  * Redistribution and use in source and binary forms, with or without
84d52a575SXin LI  * modification, are permitted provided that the following conditions
94d52a575SXin LI  * are met:
104d52a575SXin LI  *
114d52a575SXin LI  * 1. Redistributions of source code must retain the above copyright
124d52a575SXin LI  *    notice, this list of conditions and the following disclaimer.
134d52a575SXin LI  * 2. Redistributions in binary form must reproduce the above copyright
144d52a575SXin LI  *    notice, this list of conditions and the following disclaimer in
154d52a575SXin LI  *    the documentation and/or other materials provided with the
164d52a575SXin LI  *    distribution.
174d52a575SXin LI  * 3. Neither the name of The DragonFly Project nor the names of its
184d52a575SXin LI  *    contributors may be used to endorse or promote products derived
194d52a575SXin LI  *    from this software without specific, prior written permission.
204d52a575SXin LI  *
214d52a575SXin LI  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
224d52a575SXin LI  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
234d52a575SXin LI  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
244d52a575SXin LI  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
254d52a575SXin LI  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
264d52a575SXin LI  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
274d52a575SXin LI  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
284d52a575SXin LI  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
294d52a575SXin LI  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
304d52a575SXin LI  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
314d52a575SXin LI  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
324d52a575SXin LI  * SUCH DAMAGE.
334d52a575SXin LI  *
344d52a575SXin LI  * $DragonFly: src/sys/dev/netif/et/if_et.c,v 1.10 2008/05/18 07:47:14 sephe Exp $
354d52a575SXin LI  */
364d52a575SXin LI 
37fe42b04dSPyun YongHyeon #include <sys/cdefs.h>
38fe42b04dSPyun YongHyeon __FBSDID("$FreeBSD$");
39fe42b04dSPyun YongHyeon 
404d52a575SXin LI #include <sys/param.h>
414d52a575SXin LI #include <sys/systm.h>
424d52a575SXin LI #include <sys/endian.h>
434d52a575SXin LI #include <sys/kernel.h>
444d52a575SXin LI #include <sys/bus.h>
454d52a575SXin LI #include <sys/malloc.h>
464d52a575SXin LI #include <sys/mbuf.h>
474d52a575SXin LI #include <sys/proc.h>
484d52a575SXin LI #include <sys/rman.h>
494d52a575SXin LI #include <sys/module.h>
504d52a575SXin LI #include <sys/socket.h>
514d52a575SXin LI #include <sys/sockio.h>
524d52a575SXin LI #include <sys/sysctl.h>
534d52a575SXin LI 
544d52a575SXin LI #include <net/ethernet.h>
554d52a575SXin LI #include <net/if.h>
564d52a575SXin LI #include <net/if_dl.h>
574d52a575SXin LI #include <net/if_types.h>
584d52a575SXin LI #include <net/bpf.h>
594d52a575SXin LI #include <net/if_arp.h>
604d52a575SXin LI #include <net/if_media.h>
614d52a575SXin LI #include <net/if_vlan_var.h>
624d52a575SXin LI 
634d52a575SXin LI #include <machine/bus.h>
644d52a575SXin LI 
65d6c65d27SMarius Strobl #include <dev/mii/mii.h>
664d52a575SXin LI #include <dev/mii/miivar.h>
674d52a575SXin LI 
684d52a575SXin LI #include <dev/pci/pcireg.h>
694d52a575SXin LI #include <dev/pci/pcivar.h>
704d52a575SXin LI 
714d52a575SXin LI #include <dev/et/if_etreg.h>
724d52a575SXin LI #include <dev/et/if_etvar.h>
734d52a575SXin LI 
744d52a575SXin LI #include "miibus_if.h"
754d52a575SXin LI 
764d52a575SXin LI MODULE_DEPEND(et, pci, 1, 1, 1);
774d52a575SXin LI MODULE_DEPEND(et, ether, 1, 1, 1);
784d52a575SXin LI MODULE_DEPEND(et, miibus, 1, 1, 1);
794d52a575SXin LI 
80cc3c3b4eSPyun YongHyeon /* Tunables. */
81cc3c3b4eSPyun YongHyeon static int msi_disable = 0;
82accb4fcdSPyun YongHyeon TUNABLE_INT("hw.et.msi_disable", &msi_disable);
83cc3c3b4eSPyun YongHyeon 
849955274cSPyun YongHyeon #define	ET_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
859955274cSPyun YongHyeon 
864d52a575SXin LI static int	et_probe(device_t);
874d52a575SXin LI static int	et_attach(device_t);
884d52a575SXin LI static int	et_detach(device_t);
894d52a575SXin LI static int	et_shutdown(device_t);
900442028aSPyun YongHyeon static int	et_suspend(device_t);
910442028aSPyun YongHyeon static int	et_resume(device_t);
924d52a575SXin LI 
934d52a575SXin LI static int	et_miibus_readreg(device_t, int, int);
944d52a575SXin LI static int	et_miibus_writereg(device_t, int, int, int);
954d52a575SXin LI static void	et_miibus_statchg(device_t);
964d52a575SXin LI 
974d52a575SXin LI static void	et_init_locked(struct et_softc *);
984d52a575SXin LI static void	et_init(void *);
994d52a575SXin LI static int	et_ioctl(struct ifnet *, u_long, caddr_t);
1004d52a575SXin LI static void	et_start_locked(struct ifnet *);
1014d52a575SXin LI static void	et_start(struct ifnet *);
10205884511SPyun YongHyeon static int	et_watchdog(struct et_softc *);
1034d52a575SXin LI static int	et_ifmedia_upd_locked(struct ifnet *);
1044d52a575SXin LI static int	et_ifmedia_upd(struct ifnet *);
1054d52a575SXin LI static void	et_ifmedia_sts(struct ifnet *, struct ifmediareq *);
1064d52a575SXin LI 
1074d52a575SXin LI static void	et_add_sysctls(struct et_softc *);
1084d52a575SXin LI static int	et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS);
1094d52a575SXin LI static int	et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS);
1104d52a575SXin LI 
1114d52a575SXin LI static void	et_intr(void *);
1124d52a575SXin LI static void	et_rxeof(struct et_softc *);
1134d52a575SXin LI static void	et_txeof(struct et_softc *);
1144d52a575SXin LI 
11505884511SPyun YongHyeon static int	et_dma_alloc(struct et_softc *);
11605884511SPyun YongHyeon static void	et_dma_free(struct et_softc *);
11705884511SPyun YongHyeon static void	et_dma_map_addr(void *, bus_dma_segment_t *, int, int);
11805884511SPyun YongHyeon static int	et_dma_ring_alloc(struct et_softc *, bus_size_t, bus_size_t,
11905884511SPyun YongHyeon 		    bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *,
12005884511SPyun YongHyeon 		    const char *);
12105884511SPyun YongHyeon static void	et_dma_ring_free(struct et_softc *, bus_dma_tag_t *, uint8_t **,
12205884511SPyun YongHyeon 		    bus_dmamap_t *);
12305884511SPyun YongHyeon static void	et_init_tx_ring(struct et_softc *);
1244d52a575SXin LI static int	et_init_rx_ring(struct et_softc *);
1254d52a575SXin LI static void	et_free_tx_ring(struct et_softc *);
1264d52a575SXin LI static void	et_free_rx_ring(struct et_softc *);
1274d52a575SXin LI static int	et_encap(struct et_softc *, struct mbuf **);
12805884511SPyun YongHyeon static int	et_newbuf_cluster(struct et_rxbuf_data *, int);
12905884511SPyun YongHyeon static int	et_newbuf_hdr(struct et_rxbuf_data *, int);
13005884511SPyun YongHyeon static void	et_rxbuf_discard(struct et_rxbuf_data *, int);
1314d52a575SXin LI 
1324d52a575SXin LI static void	et_stop(struct et_softc *);
1334d52a575SXin LI static int	et_chip_init(struct et_softc *);
1344d52a575SXin LI static void	et_chip_attach(struct et_softc *);
1354d52a575SXin LI static void	et_init_mac(struct et_softc *);
1364d52a575SXin LI static void	et_init_rxmac(struct et_softc *);
1374d52a575SXin LI static void	et_init_txmac(struct et_softc *);
1384d52a575SXin LI static int	et_init_rxdma(struct et_softc *);
1394d52a575SXin LI static int	et_init_txdma(struct et_softc *);
1404d52a575SXin LI static int	et_start_rxdma(struct et_softc *);
1414d52a575SXin LI static int	et_start_txdma(struct et_softc *);
1424d52a575SXin LI static int	et_stop_rxdma(struct et_softc *);
1434d52a575SXin LI static int	et_stop_txdma(struct et_softc *);
1444d52a575SXin LI static void	et_reset(struct et_softc *);
1458b3c6496SPyun YongHyeon static int	et_bus_config(struct et_softc *);
1464d52a575SXin LI static void	et_get_eaddr(device_t, uint8_t[]);
1474d52a575SXin LI static void	et_setmulti(struct et_softc *);
1484d52a575SXin LI static void	et_tick(void *);
149e0b5ac02SPyun YongHyeon static void	et_stats_update(struct et_softc *);
1504d52a575SXin LI 
1514d52a575SXin LI static const struct et_dev {
1524d52a575SXin LI 	uint16_t	vid;
1534d52a575SXin LI 	uint16_t	did;
1544d52a575SXin LI 	const char	*desc;
1554d52a575SXin LI } et_devices[] = {
1564d52a575SXin LI 	{ PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310,
1574d52a575SXin LI 	  "Agere ET1310 Gigabit Ethernet" },
1584d52a575SXin LI 	{ PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310_FAST,
1594d52a575SXin LI 	  "Agere ET1310 Fast Ethernet" },
1604d52a575SXin LI 	{ 0, 0, NULL }
1614d52a575SXin LI };
1624d52a575SXin LI 
1634d52a575SXin LI static device_method_t et_methods[] = {
1644d52a575SXin LI 	DEVMETHOD(device_probe,		et_probe),
1654d52a575SXin LI 	DEVMETHOD(device_attach,	et_attach),
1664d52a575SXin LI 	DEVMETHOD(device_detach,	et_detach),
1674d52a575SXin LI 	DEVMETHOD(device_shutdown,	et_shutdown),
1680442028aSPyun YongHyeon 	DEVMETHOD(device_suspend,	et_suspend),
1690442028aSPyun YongHyeon 	DEVMETHOD(device_resume,	et_resume),
1704d52a575SXin LI 
1714d52a575SXin LI 	DEVMETHOD(miibus_readreg,	et_miibus_readreg),
1724d52a575SXin LI 	DEVMETHOD(miibus_writereg,	et_miibus_writereg),
1734d52a575SXin LI 	DEVMETHOD(miibus_statchg,	et_miibus_statchg),
1744d52a575SXin LI 
1754b7ec270SMarius Strobl 	DEVMETHOD_END
1764d52a575SXin LI };
1774d52a575SXin LI 
1784d52a575SXin LI static driver_t et_driver = {
1794d52a575SXin LI 	"et",
1804d52a575SXin LI 	et_methods,
1814d52a575SXin LI 	sizeof(struct et_softc)
1824d52a575SXin LI };
1834d52a575SXin LI 
1844d52a575SXin LI static devclass_t et_devclass;
1854d52a575SXin LI 
1864d52a575SXin LI DRIVER_MODULE(et, pci, et_driver, et_devclass, 0, 0);
1874d52a575SXin LI DRIVER_MODULE(miibus, et, miibus_driver, miibus_devclass, 0, 0);
1884d52a575SXin LI 
1894d52a575SXin LI static int	et_rx_intr_npkts = 32;
1904d52a575SXin LI static int	et_rx_intr_delay = 20;		/* x10 usec */
1914d52a575SXin LI static int	et_tx_intr_nsegs = 126;
1924d52a575SXin LI static uint32_t	et_timer = 1000 * 1000 * 1000;	/* nanosec */
1934d52a575SXin LI 
1944d52a575SXin LI TUNABLE_INT("hw.et.timer", &et_timer);
1954d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_npkts", &et_rx_intr_npkts);
1964d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_delay", &et_rx_intr_delay);
1974d52a575SXin LI TUNABLE_INT("hw.et.tx_intr_nsegs", &et_tx_intr_nsegs);
1984d52a575SXin LI 
1994d52a575SXin LI static int
2004d52a575SXin LI et_probe(device_t dev)
2014d52a575SXin LI {
2024d52a575SXin LI 	const struct et_dev *d;
2034d52a575SXin LI 	uint16_t did, vid;
2044d52a575SXin LI 
2054d52a575SXin LI 	vid = pci_get_vendor(dev);
2064d52a575SXin LI 	did = pci_get_device(dev);
2074d52a575SXin LI 
2084d52a575SXin LI 	for (d = et_devices; d->desc != NULL; ++d) {
2094d52a575SXin LI 		if (vid == d->vid && did == d->did) {
2104d52a575SXin LI 			device_set_desc(dev, d->desc);
211a64788d1SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
2124d52a575SXin LI 		}
2134d52a575SXin LI 	}
214398f1b65SPyun YongHyeon 	return (ENXIO);
2154d52a575SXin LI }
2164d52a575SXin LI 
2174d52a575SXin LI static int
2184d52a575SXin LI et_attach(device_t dev)
2194d52a575SXin LI {
2204d52a575SXin LI 	struct et_softc *sc;
2214d52a575SXin LI 	struct ifnet *ifp;
2224d52a575SXin LI 	uint8_t eaddr[ETHER_ADDR_LEN];
223*38953bb0SPyun YongHyeon 	uint32_t pmcfg;
224cc3c3b4eSPyun YongHyeon 	int cap, error, msic;
2254d52a575SXin LI 
2264d52a575SXin LI 	sc = device_get_softc(dev);
2274d52a575SXin LI 	sc->dev = dev;
2284d52a575SXin LI 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
2294d52a575SXin LI 	    MTX_DEF);
230d2f7028cSPyun YongHyeon 	callout_init_mtx(&sc->sc_tick, &sc->sc_mtx, 0);
2314d52a575SXin LI 
2324d52a575SXin LI 	ifp = sc->ifp = if_alloc(IFT_ETHER);
2334d52a575SXin LI 	if (ifp == NULL) {
2344d52a575SXin LI 		device_printf(dev, "can not if_alloc()\n");
2354d52a575SXin LI 		error = ENOSPC;
2364d52a575SXin LI 		goto fail;
2374d52a575SXin LI 	}
2384d52a575SXin LI 
2394d52a575SXin LI 	/*
2404d52a575SXin LI 	 * Initialize tunables
2414d52a575SXin LI 	 */
2424d52a575SXin LI 	sc->sc_rx_intr_npkts = et_rx_intr_npkts;
2434d52a575SXin LI 	sc->sc_rx_intr_delay = et_rx_intr_delay;
2444d52a575SXin LI 	sc->sc_tx_intr_nsegs = et_tx_intr_nsegs;
2454d52a575SXin LI 	sc->sc_timer = et_timer;
2464d52a575SXin LI 
2474d52a575SXin LI 	/* Enable bus mastering */
2484d52a575SXin LI 	pci_enable_busmaster(dev);
2494d52a575SXin LI 
2504d52a575SXin LI 	/*
2514d52a575SXin LI 	 * Allocate IO memory
2524d52a575SXin LI 	 */
2534d52a575SXin LI 	sc->sc_mem_rid = ET_PCIR_BAR;
2544d52a575SXin LI 	sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
2554d52a575SXin LI 						&sc->sc_mem_rid, RF_ACTIVE);
2564d52a575SXin LI 	if (sc->sc_mem_res == NULL) {
2574d52a575SXin LI 		device_printf(dev, "can't allocate IO memory\n");
258398f1b65SPyun YongHyeon 		return (ENXIO);
2594d52a575SXin LI 	}
2604d52a575SXin LI 
261cc3c3b4eSPyun YongHyeon 	msic = 0;
2623b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) {
263cc3c3b4eSPyun YongHyeon 		sc->sc_expcap = cap;
264cc3c3b4eSPyun YongHyeon 		sc->sc_flags |= ET_FLAG_PCIE;
265cc3c3b4eSPyun YongHyeon 		msic = pci_msi_count(dev);
266cc3c3b4eSPyun YongHyeon 		if (bootverbose)
267cc3c3b4eSPyun YongHyeon 			device_printf(dev, "MSI count: %d\n", msic);
268cc3c3b4eSPyun YongHyeon 	}
269cc3c3b4eSPyun YongHyeon 	if (msic > 0 && msi_disable == 0) {
270cc3c3b4eSPyun YongHyeon 		msic = 1;
271cc3c3b4eSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
272cc3c3b4eSPyun YongHyeon 			if (msic == 1) {
273cc3c3b4eSPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
274cc3c3b4eSPyun YongHyeon 				    msic);
275cc3c3b4eSPyun YongHyeon 				sc->sc_flags |= ET_FLAG_MSI;
276cc3c3b4eSPyun YongHyeon 			} else
277cc3c3b4eSPyun YongHyeon 				pci_release_msi(dev);
278cc3c3b4eSPyun YongHyeon 		}
279cc3c3b4eSPyun YongHyeon 	}
280cc3c3b4eSPyun YongHyeon 
2814d52a575SXin LI 	/*
2824d52a575SXin LI 	 * Allocate IRQ
2834d52a575SXin LI 	 */
284cc3c3b4eSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_MSI) == 0) {
2854d52a575SXin LI 		sc->sc_irq_rid = 0;
2864d52a575SXin LI 		sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ,
287cc3c3b4eSPyun YongHyeon 		    &sc->sc_irq_rid, RF_SHAREABLE | RF_ACTIVE);
288cc3c3b4eSPyun YongHyeon 	} else {
289cc3c3b4eSPyun YongHyeon 		sc->sc_irq_rid = 1;
290cc3c3b4eSPyun YongHyeon 		sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ,
291cc3c3b4eSPyun YongHyeon 		    &sc->sc_irq_rid, RF_ACTIVE);
292cc3c3b4eSPyun YongHyeon 	}
2934d52a575SXin LI 	if (sc->sc_irq_res == NULL) {
2944d52a575SXin LI 		device_printf(dev, "can't allocate irq\n");
2954d52a575SXin LI 		error = ENXIO;
2964d52a575SXin LI 		goto fail;
2974d52a575SXin LI 	}
2984d52a575SXin LI 
2991f009e2fSPyun YongHyeon 	if (pci_get_device(dev) == PCI_PRODUCT_LUCENT_ET1310_FAST)
3001f009e2fSPyun YongHyeon 		sc->sc_flags |= ET_FLAG_FASTETHER;
3011f009e2fSPyun YongHyeon 
3028b3c6496SPyun YongHyeon 	error = et_bus_config(sc);
3034d52a575SXin LI 	if (error)
3044d52a575SXin LI 		goto fail;
3054d52a575SXin LI 
3064d52a575SXin LI 	et_get_eaddr(dev, eaddr);
3074d52a575SXin LI 
308*38953bb0SPyun YongHyeon 	/* Take PHY out of COMA and enable clocks. */
309*38953bb0SPyun YongHyeon 	pmcfg = ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE;
310*38953bb0SPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0)
311*38953bb0SPyun YongHyeon 		pmcfg |= EM_PM_GIGEPHY_ENB;
312*38953bb0SPyun YongHyeon 	CSR_WRITE_4(sc, ET_PM, pmcfg);
3134d52a575SXin LI 
3144d52a575SXin LI 	et_reset(sc);
3154d52a575SXin LI 
31605884511SPyun YongHyeon 	error = et_dma_alloc(sc);
3174d52a575SXin LI 	if (error)
3184d52a575SXin LI 		goto fail;
3194d52a575SXin LI 
3204d52a575SXin LI 	ifp->if_softc = sc;
3214d52a575SXin LI 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
3224d52a575SXin LI 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
3234d52a575SXin LI 	ifp->if_init = et_init;
3244d52a575SXin LI 	ifp->if_ioctl = et_ioctl;
3254d52a575SXin LI 	ifp->if_start = et_start;
326ed848e3aSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_MTU;
3274d52a575SXin LI 	ifp->if_capenable = ifp->if_capabilities;
328c8b727ceSPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = ET_TX_NDESC - 1;
329c8b727ceSPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ET_TX_NDESC - 1);
3304d52a575SXin LI 	IFQ_SET_READY(&ifp->if_snd);
3314d52a575SXin LI 
3324d52a575SXin LI 	et_chip_attach(sc);
3334d52a575SXin LI 
334d6c65d27SMarius Strobl 	error = mii_attach(dev, &sc->sc_miibus, ifp, et_ifmedia_upd,
335d6c65d27SMarius Strobl 	    et_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 0);
3364d52a575SXin LI 	if (error) {
337d6c65d27SMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
3384d52a575SXin LI 		goto fail;
3394d52a575SXin LI 	}
3404d52a575SXin LI 
3414d52a575SXin LI 	ether_ifattach(ifp, eaddr);
342d2f7028cSPyun YongHyeon 
343d2f7028cSPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
344d2f7028cSPyun YongHyeon 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
3454d52a575SXin LI 
3464d52a575SXin LI 	error = bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_NET | INTR_MPSAFE,
3474d52a575SXin LI 	    NULL, et_intr, sc, &sc->sc_irq_handle);
3484d52a575SXin LI 	if (error) {
3494d52a575SXin LI 		ether_ifdetach(ifp);
3504d52a575SXin LI 		device_printf(dev, "can't setup intr\n");
3514d52a575SXin LI 		goto fail;
3524d52a575SXin LI 	}
3534d52a575SXin LI 
3544d52a575SXin LI 	et_add_sysctls(sc);
3554d52a575SXin LI 
356398f1b65SPyun YongHyeon 	return (0);
3574d52a575SXin LI fail:
3584d52a575SXin LI 	et_detach(dev);
359398f1b65SPyun YongHyeon 	return (error);
3604d52a575SXin LI }
3614d52a575SXin LI 
3624d52a575SXin LI static int
3634d52a575SXin LI et_detach(device_t dev)
3644d52a575SXin LI {
3654d52a575SXin LI 	struct et_softc *sc = device_get_softc(dev);
3664d52a575SXin LI 
3674d52a575SXin LI 	if (device_is_attached(dev)) {
368a64788d1SPyun YongHyeon 		ether_ifdetach(sc->ifp);
3694d52a575SXin LI 		ET_LOCK(sc);
3704d52a575SXin LI 		et_stop(sc);
3714d52a575SXin LI 		ET_UNLOCK(sc);
372a64788d1SPyun YongHyeon 		callout_drain(&sc->sc_tick);
3734d52a575SXin LI 	}
3744d52a575SXin LI 
3754d52a575SXin LI 	if (sc->sc_miibus != NULL)
3764d52a575SXin LI 		device_delete_child(dev, sc->sc_miibus);
3774d52a575SXin LI 	bus_generic_detach(dev);
3784d52a575SXin LI 
379a64788d1SPyun YongHyeon 	if (sc->sc_irq_handle != NULL)
380a64788d1SPyun YongHyeon 		bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_irq_handle);
381a64788d1SPyun YongHyeon 	if (sc->sc_irq_res != NULL)
382a64788d1SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ,
383a64788d1SPyun YongHyeon 		    rman_get_rid(sc->sc_irq_res), sc->sc_irq_res);
384cc3c3b4eSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_MSI) != 0)
385cc3c3b4eSPyun YongHyeon 		pci_release_msi(dev);
386a64788d1SPyun YongHyeon 	if (sc->sc_mem_res != NULL)
387a64788d1SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY,
388a64788d1SPyun YongHyeon 		    rman_get_rid(sc->sc_mem_res), sc->sc_mem_res);
3894d52a575SXin LI 
3904d52a575SXin LI 	if (sc->ifp != NULL)
3914d52a575SXin LI 		if_free(sc->ifp);
3924d52a575SXin LI 
39305884511SPyun YongHyeon 	et_dma_free(sc);
3945b8f4900SPyun YongHyeon 
3955b8f4900SPyun YongHyeon 	mtx_destroy(&sc->sc_mtx);
3964d52a575SXin LI 
397398f1b65SPyun YongHyeon 	return (0);
3984d52a575SXin LI }
3994d52a575SXin LI 
4004d52a575SXin LI static int
4014d52a575SXin LI et_shutdown(device_t dev)
4024d52a575SXin LI {
4034d52a575SXin LI 	struct et_softc *sc = device_get_softc(dev);
4044d52a575SXin LI 
4054d52a575SXin LI 	ET_LOCK(sc);
4064d52a575SXin LI 	et_stop(sc);
4074d52a575SXin LI 	ET_UNLOCK(sc);
408398f1b65SPyun YongHyeon 	return (0);
4094d52a575SXin LI }
4104d52a575SXin LI 
4114d52a575SXin LI static int
4124d52a575SXin LI et_miibus_readreg(device_t dev, int phy, int reg)
4134d52a575SXin LI {
4144d52a575SXin LI 	struct et_softc *sc = device_get_softc(dev);
4154d52a575SXin LI 	uint32_t val;
4164d52a575SXin LI 	int i, ret;
4174d52a575SXin LI 
4184d52a575SXin LI 	/* Stop any pending operations */
4194d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
4204d52a575SXin LI 
42123263665SPyun YongHyeon 	val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK;
42223263665SPyun YongHyeon 	val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK;
4234d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_ADDR, val);
4244d52a575SXin LI 
4254d52a575SXin LI 	/* Start reading */
4264d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, ET_MII_CMD_READ);
4274d52a575SXin LI 
4284d52a575SXin LI #define NRETRY	50
4294d52a575SXin LI 
4304d52a575SXin LI 	for (i = 0; i < NRETRY; ++i) {
4314d52a575SXin LI 		val = CSR_READ_4(sc, ET_MII_IND);
4324d52a575SXin LI 		if ((val & (ET_MII_IND_BUSY | ET_MII_IND_INVALID)) == 0)
4334d52a575SXin LI 			break;
4344d52a575SXin LI 		DELAY(50);
4354d52a575SXin LI 	}
4364d52a575SXin LI 	if (i == NRETRY) {
4374d52a575SXin LI 		if_printf(sc->ifp,
4384d52a575SXin LI 			  "read phy %d, reg %d timed out\n", phy, reg);
4394d52a575SXin LI 		ret = 0;
4404d52a575SXin LI 		goto back;
4414d52a575SXin LI 	}
4424d52a575SXin LI 
4434d52a575SXin LI #undef NRETRY
4444d52a575SXin LI 
4454d52a575SXin LI 	val = CSR_READ_4(sc, ET_MII_STAT);
44623263665SPyun YongHyeon 	ret = val & ET_MII_STAT_VALUE_MASK;
4474d52a575SXin LI 
4484d52a575SXin LI back:
4494d52a575SXin LI 	/* Make sure that the current operation is stopped */
4504d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
451398f1b65SPyun YongHyeon 	return (ret);
4524d52a575SXin LI }
4534d52a575SXin LI 
4544d52a575SXin LI static int
4554d52a575SXin LI et_miibus_writereg(device_t dev, int phy, int reg, int val0)
4564d52a575SXin LI {
4574d52a575SXin LI 	struct et_softc *sc = device_get_softc(dev);
4584d52a575SXin LI 	uint32_t val;
4594d52a575SXin LI 	int i;
4604d52a575SXin LI 
4614d52a575SXin LI 	/* Stop any pending operations */
4624d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
4634d52a575SXin LI 
46423263665SPyun YongHyeon 	val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK;
46523263665SPyun YongHyeon 	val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK;
4664d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_ADDR, val);
4674d52a575SXin LI 
4684d52a575SXin LI 	/* Start writing */
46923263665SPyun YongHyeon 	CSR_WRITE_4(sc, ET_MII_CTRL,
47023263665SPyun YongHyeon 	    (val0 << ET_MII_CTRL_VALUE_SHIFT) & ET_MII_CTRL_VALUE_MASK);
4714d52a575SXin LI 
4724d52a575SXin LI #define NRETRY 100
4734d52a575SXin LI 
4744d52a575SXin LI 	for (i = 0; i < NRETRY; ++i) {
4754d52a575SXin LI 		val = CSR_READ_4(sc, ET_MII_IND);
4764d52a575SXin LI 		if ((val & ET_MII_IND_BUSY) == 0)
4774d52a575SXin LI 			break;
4784d52a575SXin LI 		DELAY(50);
4794d52a575SXin LI 	}
4804d52a575SXin LI 	if (i == NRETRY) {
4814d52a575SXin LI 		if_printf(sc->ifp,
4824d52a575SXin LI 			  "write phy %d, reg %d timed out\n", phy, reg);
4834d52a575SXin LI 		et_miibus_readreg(dev, phy, reg);
4844d52a575SXin LI 	}
4854d52a575SXin LI 
4864d52a575SXin LI #undef NRETRY
4874d52a575SXin LI 
4884d52a575SXin LI 	/* Make sure that the current operation is stopped */
4894d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CMD, 0);
490398f1b65SPyun YongHyeon 	return (0);
4914d52a575SXin LI }
4924d52a575SXin LI 
4934d52a575SXin LI static void
4944d52a575SXin LI et_miibus_statchg(device_t dev)
4954d52a575SXin LI {
4961f009e2fSPyun YongHyeon 	struct et_softc *sc;
4971f009e2fSPyun YongHyeon 	struct mii_data *mii;
4981f009e2fSPyun YongHyeon 	struct ifnet *ifp;
4991f009e2fSPyun YongHyeon 	uint32_t cfg1, cfg2, ctrl;
5001f009e2fSPyun YongHyeon 	int i;
5011f009e2fSPyun YongHyeon 
5021f009e2fSPyun YongHyeon 	sc = device_get_softc(dev);
5031f009e2fSPyun YongHyeon 
5041f009e2fSPyun YongHyeon 	mii = device_get_softc(sc->sc_miibus);
5051f009e2fSPyun YongHyeon 	ifp = sc->ifp;
5061f009e2fSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
5071f009e2fSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
5081f009e2fSPyun YongHyeon 		return;
5091f009e2fSPyun YongHyeon 
5101f009e2fSPyun YongHyeon 	sc->sc_flags &= ~ET_FLAG_LINK;
5111f009e2fSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
5121f009e2fSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
5131f009e2fSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
5141f009e2fSPyun YongHyeon 		case IFM_10_T:
5151f009e2fSPyun YongHyeon 		case IFM_100_TX:
5161f009e2fSPyun YongHyeon 			sc->sc_flags |= ET_FLAG_LINK;
5171f009e2fSPyun YongHyeon 			break;
5181f009e2fSPyun YongHyeon 		case IFM_1000_T:
5191f009e2fSPyun YongHyeon 			if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0)
5201f009e2fSPyun YongHyeon 				sc->sc_flags |= ET_FLAG_LINK;
5211f009e2fSPyun YongHyeon 			break;
5221f009e2fSPyun YongHyeon 		}
5231f009e2fSPyun YongHyeon 	}
5241f009e2fSPyun YongHyeon 
5251f009e2fSPyun YongHyeon 	/* XXX Stop TX/RX MAC? */
5261f009e2fSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_LINK) == 0)
5271f009e2fSPyun YongHyeon 		return;
5281f009e2fSPyun YongHyeon 
5291f009e2fSPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
5301f009e2fSPyun YongHyeon 	ctrl = CSR_READ_4(sc, ET_MAC_CTRL);
5311f009e2fSPyun YongHyeon 	ctrl &= ~(ET_MAC_CTRL_GHDX | ET_MAC_CTRL_MODE_MII);
5321f009e2fSPyun YongHyeon 	cfg1 = CSR_READ_4(sc, ET_MAC_CFG1);
5331f009e2fSPyun YongHyeon 	cfg1 &= ~(ET_MAC_CFG1_TXFLOW | ET_MAC_CFG1_RXFLOW |
5341f009e2fSPyun YongHyeon 	    ET_MAC_CFG1_LOOPBACK);
5351f009e2fSPyun YongHyeon 	cfg2 = CSR_READ_4(sc, ET_MAC_CFG2);
5361f009e2fSPyun YongHyeon 	cfg2 &= ~(ET_MAC_CFG2_MODE_MII | ET_MAC_CFG2_MODE_GMII |
5371f009e2fSPyun YongHyeon 	    ET_MAC_CFG2_FDX | ET_MAC_CFG2_BIGFRM);
5381f009e2fSPyun YongHyeon 	cfg2 |= ET_MAC_CFG2_LENCHK | ET_MAC_CFG2_CRC | ET_MAC_CFG2_PADCRC |
5391f009e2fSPyun YongHyeon 	    ((7 << ET_MAC_CFG2_PREAMBLE_LEN_SHIFT) &
5401f009e2fSPyun YongHyeon 	    ET_MAC_CFG2_PREAMBLE_LEN_MASK);
5411f009e2fSPyun YongHyeon 
5421f009e2fSPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T)
5431f009e2fSPyun YongHyeon 		cfg2 |= ET_MAC_CFG2_MODE_GMII;
5441f009e2fSPyun YongHyeon 	else {
5451f009e2fSPyun YongHyeon 		cfg2 |= ET_MAC_CFG2_MODE_MII;
5461f009e2fSPyun YongHyeon 		ctrl |= ET_MAC_CTRL_MODE_MII;
5471f009e2fSPyun YongHyeon 	}
5481f009e2fSPyun YongHyeon 
5491f009e2fSPyun YongHyeon 	if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) {
5501f009e2fSPyun YongHyeon 		cfg2 |= ET_MAC_CFG2_FDX;
5511f009e2fSPyun YongHyeon #ifdef notyet
5521f009e2fSPyun YongHyeon 		if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE)
5531f009e2fSPyun YongHyeon 			cfg1 |= ET_MAC_CFG1_TXFLOW;
5541f009e2fSPyun YongHyeon 		if (IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE)
5551f009e2fSPyun YongHyeon 			cfg1 |= ET_MAC_CFG1_RXFLOW;
5561f009e2fSPyun YongHyeon #endif
5571f009e2fSPyun YongHyeon 	} else
5581f009e2fSPyun YongHyeon 		ctrl |= ET_MAC_CTRL_GHDX;
5591f009e2fSPyun YongHyeon 
5601f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CTRL, ctrl);
5611f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CFG2, cfg2);
5621f009e2fSPyun YongHyeon 	cfg1 |= ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN;
5631f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CFG1, cfg1);
5641f009e2fSPyun YongHyeon 
5651f009e2fSPyun YongHyeon #define NRETRY	50
5661f009e2fSPyun YongHyeon 
5671f009e2fSPyun YongHyeon 	for (i = 0; i < NRETRY; ++i) {
5681f009e2fSPyun YongHyeon 		cfg1 = CSR_READ_4(sc, ET_MAC_CFG1);
5691f009e2fSPyun YongHyeon 		if ((cfg1 & (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) ==
5701f009e2fSPyun YongHyeon 		    (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN))
5711f009e2fSPyun YongHyeon 			break;
5721f009e2fSPyun YongHyeon 		DELAY(100);
5731f009e2fSPyun YongHyeon 	}
5741f009e2fSPyun YongHyeon 	if (i == NRETRY)
5751f009e2fSPyun YongHyeon 		if_printf(ifp, "can't enable RX/TX\n");
5761f009e2fSPyun YongHyeon 	sc->sc_flags |= ET_FLAG_TXRX_ENABLED;
5771f009e2fSPyun YongHyeon 
5781f009e2fSPyun YongHyeon #undef NRETRY
5794d52a575SXin LI }
5804d52a575SXin LI 
5814d52a575SXin LI static int
5824d52a575SXin LI et_ifmedia_upd_locked(struct ifnet *ifp)
5834d52a575SXin LI {
5844d52a575SXin LI 	struct et_softc *sc = ifp->if_softc;
5854d52a575SXin LI 	struct mii_data *mii = device_get_softc(sc->sc_miibus);
5864d52a575SXin LI 	struct mii_softc *miisc;
5874d52a575SXin LI 
5884d52a575SXin LI 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
5893fcb7a53SMarius Strobl 		PHY_RESET(miisc);
59096570638SPyun YongHyeon 	return (mii_mediachg(mii));
5914d52a575SXin LI }
5924d52a575SXin LI 
5934d52a575SXin LI static int
5944d52a575SXin LI et_ifmedia_upd(struct ifnet *ifp)
5954d52a575SXin LI {
5964d52a575SXin LI 	struct et_softc *sc = ifp->if_softc;
5974d52a575SXin LI 	int res;
5984d52a575SXin LI 
5994d52a575SXin LI 	ET_LOCK(sc);
6004d52a575SXin LI 	res = et_ifmedia_upd_locked(ifp);
6014d52a575SXin LI 	ET_UNLOCK(sc);
6024d52a575SXin LI 
603398f1b65SPyun YongHyeon 	return (res);
6044d52a575SXin LI }
6054d52a575SXin LI 
6064d52a575SXin LI static void
6074d52a575SXin LI et_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
6084d52a575SXin LI {
6091f009e2fSPyun YongHyeon 	struct et_softc *sc;
6101f009e2fSPyun YongHyeon 	struct mii_data *mii;
6114d52a575SXin LI 
6121f009e2fSPyun YongHyeon 	sc = ifp->if_softc;
6130ae9f6a9SPyun YongHyeon 	ET_LOCK(sc);
6141f009e2fSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
6151f009e2fSPyun YongHyeon 		ET_UNLOCK(sc);
6161f009e2fSPyun YongHyeon 		return;
6171f009e2fSPyun YongHyeon 	}
6181f009e2fSPyun YongHyeon 
6191f009e2fSPyun YongHyeon 	mii = device_get_softc(sc->sc_miibus);
6204d52a575SXin LI 	mii_pollstat(mii);
6214d52a575SXin LI 	ifmr->ifm_active = mii->mii_media_active;
6224d52a575SXin LI 	ifmr->ifm_status = mii->mii_media_status;
6230ae9f6a9SPyun YongHyeon 	ET_UNLOCK(sc);
6244d52a575SXin LI }
6254d52a575SXin LI 
6264d52a575SXin LI static void
6274d52a575SXin LI et_stop(struct et_softc *sc)
6284d52a575SXin LI {
6294d52a575SXin LI 	struct ifnet *ifp = sc->ifp;
6304d52a575SXin LI 
6314d52a575SXin LI 	ET_LOCK_ASSERT(sc);
6324d52a575SXin LI 
6334d52a575SXin LI 	callout_stop(&sc->sc_tick);
6346537ffa6SPyun YongHyeon 	/* Disable interrupts. */
6356537ffa6SPyun YongHyeon 	CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff);
6364d52a575SXin LI 
6371f009e2fSPyun YongHyeon 	CSR_WRITE_4(sc, ET_MAC_CFG1, CSR_READ_4(sc, ET_MAC_CFG1) & ~(
6381f009e2fSPyun YongHyeon 	    ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN));
6391f009e2fSPyun YongHyeon 	DELAY(100);
6401f009e2fSPyun YongHyeon 
6414d52a575SXin LI 	et_stop_rxdma(sc);
6424d52a575SXin LI 	et_stop_txdma(sc);
643e0b5ac02SPyun YongHyeon 	et_stats_update(sc);
6444d52a575SXin LI 
6454d52a575SXin LI 	et_free_tx_ring(sc);
6464d52a575SXin LI 	et_free_rx_ring(sc);
6474d52a575SXin LI 
6484d52a575SXin LI 	sc->sc_tx = 0;
6494d52a575SXin LI 	sc->sc_tx_intr = 0;
6504d52a575SXin LI 	sc->sc_flags &= ~ET_FLAG_TXRX_ENABLED;
6514d52a575SXin LI 
6524d52a575SXin LI 	sc->watchdog_timer = 0;
6534d52a575SXin LI 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
6544d52a575SXin LI }
6554d52a575SXin LI 
6564d52a575SXin LI static int
6578b3c6496SPyun YongHyeon et_bus_config(struct et_softc *sc)
6584d52a575SXin LI {
6594d52a575SXin LI 	uint32_t val, max_plsz;
6604d52a575SXin LI 	uint16_t ack_latency, replay_timer;
6614d52a575SXin LI 
6624d52a575SXin LI 	/*
6634d52a575SXin LI 	 * Test whether EEPROM is valid
6644d52a575SXin LI 	 * NOTE: Read twice to get the correct value
6654d52a575SXin LI 	 */
6668b3c6496SPyun YongHyeon 	pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1);
6678b3c6496SPyun YongHyeon 	val = pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1);
6684d52a575SXin LI 	if (val & ET_PCIM_EEPROM_STATUS_ERROR) {
6698b3c6496SPyun YongHyeon 		device_printf(sc->dev, "EEPROM status error 0x%02x\n", val);
670398f1b65SPyun YongHyeon 		return (ENXIO);
6714d52a575SXin LI 	}
6724d52a575SXin LI 
6734d52a575SXin LI 	/* TODO: LED */
6744d52a575SXin LI 
6758b3c6496SPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_PCIE) == 0)
6768b3c6496SPyun YongHyeon 		return (0);
6778b3c6496SPyun YongHyeon 
6784d52a575SXin LI 	/*
6794d52a575SXin LI 	 * Configure ACK latency and replay timer according to
6804d52a575SXin LI 	 * max playload size
6814d52a575SXin LI 	 */
6828b3c6496SPyun YongHyeon 	val = pci_read_config(sc->dev,
6838b3c6496SPyun YongHyeon 	    sc->sc_expcap + PCIR_EXPRESS_DEVICE_CAP, 4);
6848b3c6496SPyun YongHyeon 	max_plsz = val & PCIM_EXP_CAP_MAX_PAYLOAD;
6854d52a575SXin LI 
6864d52a575SXin LI 	switch (max_plsz) {
6874d52a575SXin LI 	case ET_PCIV_DEVICE_CAPS_PLSZ_128:
6884d52a575SXin LI 		ack_latency = ET_PCIV_ACK_LATENCY_128;
6894d52a575SXin LI 		replay_timer = ET_PCIV_REPLAY_TIMER_128;
6904d52a575SXin LI 		break;
6914d52a575SXin LI 
6924d52a575SXin LI 	case ET_PCIV_DEVICE_CAPS_PLSZ_256:
6934d52a575SXin LI 		ack_latency = ET_PCIV_ACK_LATENCY_256;
6944d52a575SXin LI 		replay_timer = ET_PCIV_REPLAY_TIMER_256;
6954d52a575SXin LI 		break;
6964d52a575SXin LI 
6974d52a575SXin LI 	default:
6988b3c6496SPyun YongHyeon 		ack_latency = pci_read_config(sc->dev, ET_PCIR_ACK_LATENCY, 2);
6998b3c6496SPyun YongHyeon 		replay_timer = pci_read_config(sc->dev,
7008b3c6496SPyun YongHyeon 		    ET_PCIR_REPLAY_TIMER, 2);
7018b3c6496SPyun YongHyeon 		device_printf(sc->dev, "ack latency %u, replay timer %u\n",
7024d52a575SXin LI 			      ack_latency, replay_timer);
7034d52a575SXin LI 		break;
7044d52a575SXin LI 	}
7054d52a575SXin LI 	if (ack_latency != 0) {
7068b3c6496SPyun YongHyeon 		pci_write_config(sc->dev, ET_PCIR_ACK_LATENCY, ack_latency, 2);
7078b3c6496SPyun YongHyeon 		pci_write_config(sc->dev, ET_PCIR_REPLAY_TIMER, replay_timer,
7088b3c6496SPyun YongHyeon 		    2);
7094d52a575SXin LI 	}
7104d52a575SXin LI 
7114d52a575SXin LI 	/*
7124d52a575SXin LI 	 * Set L0s and L1 latency timer to 2us
7134d52a575SXin LI 	 */
7148b3c6496SPyun YongHyeon 	val = pci_read_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, 4);
71523263665SPyun YongHyeon 	val &= ~(PCIM_LINK_CAP_L0S_EXIT | PCIM_LINK_CAP_L1_EXIT);
71623263665SPyun YongHyeon 	/* L0s exit latency : 2us */
71723263665SPyun YongHyeon 	val |= 0x00005000;
71823263665SPyun YongHyeon 	/* L1 exit latency : 2us */
71923263665SPyun YongHyeon 	val |= 0x00028000;
7208b3c6496SPyun YongHyeon 	pci_write_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, val, 4);
7214d52a575SXin LI 
7224d52a575SXin LI 	/*
7234d52a575SXin LI 	 * Set max read request size to 2048 bytes
7244d52a575SXin LI 	 */
7258b3c6496SPyun YongHyeon 	val = pci_read_config(sc->dev,
7268b3c6496SPyun YongHyeon 	    sc->sc_expcap + PCIR_EXPRESS_DEVICE_CTL, 2);
7278b3c6496SPyun YongHyeon 	val &= ~PCIM_EXP_CTL_MAX_READ_REQUEST;
7284d52a575SXin LI 	val |= ET_PCIV_DEVICE_CTRL_RRSZ_2K;
7298b3c6496SPyun YongHyeon 	pci_write_config(sc->dev,
7308b3c6496SPyun YongHyeon 	    sc->sc_expcap + PCIR_EXPRESS_DEVICE_CTL, val, 2);
7314d52a575SXin LI 
732398f1b65SPyun YongHyeon 	return (0);
7334d52a575SXin LI }
7344d52a575SXin LI 
7354d52a575SXin LI static void
7364d52a575SXin LI et_get_eaddr(device_t dev, uint8_t eaddr[])
7374d52a575SXin LI {
7384d52a575SXin LI 	uint32_t val;
7394d52a575SXin LI 	int i;
7404d52a575SXin LI 
7414d52a575SXin LI 	val = pci_read_config(dev, ET_PCIR_MAC_ADDR0, 4);
7424d52a575SXin LI 	for (i = 0; i < 4; ++i)
7434d52a575SXin LI 		eaddr[i] = (val >> (8 * i)) & 0xff;
7444d52a575SXin LI 
7454d52a575SXin LI 	val = pci_read_config(dev, ET_PCIR_MAC_ADDR1, 2);
7464d52a575SXin LI 	for (; i < ETHER_ADDR_LEN; ++i)
7474d52a575SXin LI 		eaddr[i] = (val >> (8 * (i - 4))) & 0xff;
7484d52a575SXin LI }
7494d52a575SXin LI 
7504d52a575SXin LI static void
7514d52a575SXin LI et_reset(struct et_softc *sc)
7524d52a575SXin LI {
7534d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
7544d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
7554d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
7564d52a575SXin LI 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
7574d52a575SXin LI 
7584d52a575SXin LI 	CSR_WRITE_4(sc, ET_SWRST,
7594d52a575SXin LI 		    ET_SWRST_TXDMA | ET_SWRST_RXDMA |
7604d52a575SXin LI 		    ET_SWRST_TXMAC | ET_SWRST_RXMAC |
7614d52a575SXin LI 		    ET_SWRST_MAC | ET_SWRST_MAC_STAT | ET_SWRST_MMC);
7624d52a575SXin LI 
7634d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
7644d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
7654d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC);
7664d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
7676537ffa6SPyun YongHyeon 	/* Disable interrupts. */
7684d52a575SXin LI 	CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff);
7694d52a575SXin LI }
7704d52a575SXin LI 
77105884511SPyun YongHyeon struct et_dmamap_arg {
77205884511SPyun YongHyeon 	bus_addr_t	et_busaddr;
77305884511SPyun YongHyeon };
77405884511SPyun YongHyeon 
77505884511SPyun YongHyeon static void
77605884511SPyun YongHyeon et_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
7774d52a575SXin LI {
77805884511SPyun YongHyeon 	struct et_dmamap_arg *ctx;
77905884511SPyun YongHyeon 
78005884511SPyun YongHyeon 	if (error)
78105884511SPyun YongHyeon 		return;
78205884511SPyun YongHyeon 
78305884511SPyun YongHyeon 	KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg));
78405884511SPyun YongHyeon 
78505884511SPyun YongHyeon 	ctx = arg;
78605884511SPyun YongHyeon 	ctx->et_busaddr = segs->ds_addr;
78705884511SPyun YongHyeon }
78805884511SPyun YongHyeon 
78905884511SPyun YongHyeon static int
79005884511SPyun YongHyeon et_dma_ring_alloc(struct et_softc *sc, bus_size_t alignment, bus_size_t maxsize,
79105884511SPyun YongHyeon     bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map, bus_addr_t *paddr,
79205884511SPyun YongHyeon     const char *msg)
79305884511SPyun YongHyeon {
79405884511SPyun YongHyeon 	struct et_dmamap_arg ctx;
79505884511SPyun YongHyeon 	int error;
79605884511SPyun YongHyeon 
79705884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_dtag, alignment, 0, BUS_SPACE_MAXADDR,
79805884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, NULL, NULL, maxsize, 1, maxsize, 0, NULL, NULL,
79905884511SPyun YongHyeon 	    tag);
80005884511SPyun YongHyeon 	if (error != 0) {
80105884511SPyun YongHyeon 		device_printf(sc->dev, "could not create %s dma tag\n", msg);
80205884511SPyun YongHyeon 		return (error);
80305884511SPyun YongHyeon 	}
80405884511SPyun YongHyeon 	/* Allocate DMA'able memory for ring. */
80505884511SPyun YongHyeon 	error = bus_dmamem_alloc(*tag, (void **)ring,
80605884511SPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map);
80705884511SPyun YongHyeon 	if (error != 0) {
80805884511SPyun YongHyeon 		device_printf(sc->dev,
80905884511SPyun YongHyeon 		    "could not allocate DMA'able memory for %s\n", msg);
81005884511SPyun YongHyeon 		return (error);
81105884511SPyun YongHyeon 	}
81205884511SPyun YongHyeon 	/* Load the address of the ring. */
81305884511SPyun YongHyeon 	ctx.et_busaddr = 0;
81405884511SPyun YongHyeon 	error = bus_dmamap_load(*tag, *map, *ring, maxsize, et_dma_map_addr,
81505884511SPyun YongHyeon 	    &ctx, BUS_DMA_NOWAIT);
81605884511SPyun YongHyeon 	if (error != 0) {
81705884511SPyun YongHyeon 		device_printf(sc->dev,
81805884511SPyun YongHyeon 		    "could not load DMA'able memory for %s\n", msg);
81905884511SPyun YongHyeon 		return (error);
82005884511SPyun YongHyeon 	}
82105884511SPyun YongHyeon 	*paddr = ctx.et_busaddr;
82205884511SPyun YongHyeon 	return (0);
82305884511SPyun YongHyeon }
82405884511SPyun YongHyeon 
82505884511SPyun YongHyeon static void
82605884511SPyun YongHyeon et_dma_ring_free(struct et_softc *sc, bus_dma_tag_t *tag, uint8_t **ring,
82705884511SPyun YongHyeon     bus_dmamap_t *map)
82805884511SPyun YongHyeon {
82905884511SPyun YongHyeon 
83005884511SPyun YongHyeon 	if (*map != NULL)
83105884511SPyun YongHyeon 		bus_dmamap_unload(*tag, *map);
83205884511SPyun YongHyeon 	if (*map != NULL && *ring != NULL) {
83305884511SPyun YongHyeon 		bus_dmamem_free(*tag, *ring, *map);
83405884511SPyun YongHyeon 		*ring = NULL;
83505884511SPyun YongHyeon 		*map = NULL;
83605884511SPyun YongHyeon 	}
83705884511SPyun YongHyeon 	if (*tag) {
83805884511SPyun YongHyeon 		bus_dma_tag_destroy(*tag);
83905884511SPyun YongHyeon 		*tag = NULL;
84005884511SPyun YongHyeon 	}
84105884511SPyun YongHyeon }
84205884511SPyun YongHyeon 
84305884511SPyun YongHyeon static int
84405884511SPyun YongHyeon et_dma_alloc(struct et_softc *sc)
84505884511SPyun YongHyeon {
84605884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
84705884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
84805884511SPyun YongHyeon 	struct et_rxstat_ring *rxst_ring;
84905884511SPyun YongHyeon 	struct et_rxstatus_data *rxsd;
85005884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
85105884511SPyun YongHyeon         struct et_txbuf_data *tbd;
85205884511SPyun YongHyeon 	struct et_txstatus_data *txsd;
8534d52a575SXin LI 	int i, error;
8544d52a575SXin LI 
85505884511SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
85605884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
85705884511SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL,
85805884511SPyun YongHyeon 	    &sc->sc_dtag);
85905884511SPyun YongHyeon 	if (error != 0) {
86005884511SPyun YongHyeon 		device_printf(sc->dev, "could not allocate parent dma tag\n");
861398f1b65SPyun YongHyeon 		return (error);
8624d52a575SXin LI 	}
8634d52a575SXin LI 
86405884511SPyun YongHyeon 	/* TX ring. */
86505884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
86605884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_TX_RING_SIZE,
86705884511SPyun YongHyeon 	    &tx_ring->tr_dtag, (uint8_t **)&tx_ring->tr_desc, &tx_ring->tr_dmap,
86805884511SPyun YongHyeon 	    &tx_ring->tr_paddr, "TX ring");
8694d52a575SXin LI 	if (error)
870398f1b65SPyun YongHyeon 		return (error);
8714d52a575SXin LI 
87205884511SPyun YongHyeon 	/* TX status block. */
87305884511SPyun YongHyeon 	txsd = &sc->sc_tx_status;
87405884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, sizeof(uint32_t),
87505884511SPyun YongHyeon 	    &txsd->txsd_dtag, (uint8_t **)&txsd->txsd_status, &txsd->txsd_dmap,
87605884511SPyun YongHyeon 	    &txsd->txsd_paddr, "TX status block");
87705884511SPyun YongHyeon 	if (error)
87805884511SPyun YongHyeon 		return (error);
8794d52a575SXin LI 
88005884511SPyun YongHyeon 	/* RX ring 0, used as to recive small sized frames. */
88105884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[0];
88205884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE,
88305884511SPyun YongHyeon 	    &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap,
88405884511SPyun YongHyeon 	    &rx_ring->rr_paddr, "RX ring 0");
88505884511SPyun YongHyeon 	rx_ring->rr_posreg = ET_RX_RING0_POS;
88605884511SPyun YongHyeon 	if (error)
88705884511SPyun YongHyeon 		return (error);
8884d52a575SXin LI 
88905884511SPyun YongHyeon 	/* RX ring 1, used as to store normal sized frames. */
89005884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[1];
89105884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE,
89205884511SPyun YongHyeon 	    &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap,
89305884511SPyun YongHyeon 	    &rx_ring->rr_paddr, "RX ring 1");
89405884511SPyun YongHyeon 	rx_ring->rr_posreg = ET_RX_RING1_POS;
89505884511SPyun YongHyeon 	if (error)
89605884511SPyun YongHyeon 		return (error);
8974d52a575SXin LI 
89805884511SPyun YongHyeon 	/* RX stat ring. */
89905884511SPyun YongHyeon 	rxst_ring = &sc->sc_rxstat_ring;
90005884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RXSTAT_RING_SIZE,
90105884511SPyun YongHyeon 	    &rxst_ring->rsr_dtag, (uint8_t **)&rxst_ring->rsr_stat,
90205884511SPyun YongHyeon 	    &rxst_ring->rsr_dmap, &rxst_ring->rsr_paddr, "RX stat ring");
90305884511SPyun YongHyeon 	if (error)
90405884511SPyun YongHyeon 		return (error);
9054d52a575SXin LI 
90605884511SPyun YongHyeon 	/* RX status block. */
90705884511SPyun YongHyeon 	rxsd = &sc->sc_rx_status;
90805884511SPyun YongHyeon 	error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN,
90905884511SPyun YongHyeon 	    sizeof(struct et_rxstatus), &rxsd->rxsd_dtag,
91005884511SPyun YongHyeon 	    (uint8_t **)&rxsd->rxsd_status, &rxsd->rxsd_dmap,
91105884511SPyun YongHyeon 	    &rxsd->rxsd_paddr, "RX status block");
91205884511SPyun YongHyeon 	if (error)
91305884511SPyun YongHyeon 		return (error);
9144d52a575SXin LI 
91505884511SPyun YongHyeon 	/* Create parent DMA tag for mbufs. */
91605884511SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
91705884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
91805884511SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL,
91905884511SPyun YongHyeon 	    &sc->sc_mbuf_dtag);
92005884511SPyun YongHyeon 	if (error != 0) {
92105884511SPyun YongHyeon 		device_printf(sc->dev,
92205884511SPyun YongHyeon 		    "could not allocate parent dma tag for mbuf\n");
923398f1b65SPyun YongHyeon 		return (error);
9244d52a575SXin LI 	}
9254d52a575SXin LI 
92605884511SPyun YongHyeon 	/* Create DMA tag for mini RX mbufs to use RX ring 0. */
92705884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0,
92805884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MHLEN, 1,
92905884511SPyun YongHyeon 	    MHLEN, 0, NULL, NULL, &sc->sc_rx_mini_tag);
9304d52a575SXin LI 	if (error) {
93105884511SPyun YongHyeon 		device_printf(sc->dev, "could not create mini RX dma tag\n");
932398f1b65SPyun YongHyeon 		return (error);
9334d52a575SXin LI 	}
9344d52a575SXin LI 
93505884511SPyun YongHyeon 	/* Create DMA tag for standard RX mbufs to use RX ring 1. */
93605884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0,
93705884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
93805884511SPyun YongHyeon 	    MCLBYTES, 0, NULL, NULL, &sc->sc_rx_tag);
9394d52a575SXin LI 	if (error) {
94005884511SPyun YongHyeon 		device_printf(sc->dev, "could not create RX dma tag\n");
941398f1b65SPyun YongHyeon 		return (error);
9424d52a575SXin LI 	}
9434d52a575SXin LI 
94405884511SPyun YongHyeon 	/* Create DMA tag for TX mbufs. */
94505884511SPyun YongHyeon 	error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0,
94605884511SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
94705884511SPyun YongHyeon 	    MCLBYTES * ET_NSEG_MAX, ET_NSEG_MAX, MCLBYTES, 0, NULL, NULL,
94805884511SPyun YongHyeon 	    &sc->sc_tx_tag);
94905884511SPyun YongHyeon 	if (error) {
95005884511SPyun YongHyeon 		device_printf(sc->dev, "could not create TX dma tag\n");
95105884511SPyun YongHyeon 		return (error);
95205884511SPyun YongHyeon 	}
95305884511SPyun YongHyeon 
95405884511SPyun YongHyeon 	/* Initialize RX ring 0. */
95505884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[0];
95605884511SPyun YongHyeon 	rbd->rbd_bufsize = ET_RXDMA_CTRL_RING0_128;
95705884511SPyun YongHyeon 	rbd->rbd_newbuf = et_newbuf_hdr;
95805884511SPyun YongHyeon 	rbd->rbd_discard = et_rxbuf_discard;
9594d52a575SXin LI 	rbd->rbd_softc = sc;
96005884511SPyun YongHyeon 	rbd->rbd_ring = &sc->sc_rx_ring[0];
96105884511SPyun YongHyeon 	/* Create DMA maps for mini RX buffers, ring 0. */
96205884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
96305884511SPyun YongHyeon 		error = bus_dmamap_create(sc->sc_rx_mini_tag, 0,
96405884511SPyun YongHyeon 		    &rbd->rbd_buf[i].rb_dmap);
96505884511SPyun YongHyeon 		if (error) {
96605884511SPyun YongHyeon 			device_printf(sc->dev,
96705884511SPyun YongHyeon 			    "could not create DMA map for mini RX mbufs\n");
96805884511SPyun YongHyeon 			return (error);
96905884511SPyun YongHyeon 		}
9704d52a575SXin LI 	}
9714d52a575SXin LI 
97205884511SPyun YongHyeon 	/* Create a spare DMA map for mini RX buffers, ring 0. */
97305884511SPyun YongHyeon 	error = bus_dmamap_create(sc->sc_rx_mini_tag, 0,
97405884511SPyun YongHyeon 	    &sc->sc_rx_mini_sparemap);
97505884511SPyun YongHyeon 	if (error) {
97605884511SPyun YongHyeon 		device_printf(sc->dev,
97705884511SPyun YongHyeon 		    "could not create spare DMA map for mini RX mbuf\n");
97805884511SPyun YongHyeon 		return (error);
97905884511SPyun YongHyeon 	}
98005884511SPyun YongHyeon 
98105884511SPyun YongHyeon 	/* Initialize RX ring 1. */
98205884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[1];
98305884511SPyun YongHyeon 	rbd->rbd_bufsize = ET_RXDMA_CTRL_RING1_2048;
98405884511SPyun YongHyeon 	rbd->rbd_newbuf = et_newbuf_cluster;
98505884511SPyun YongHyeon 	rbd->rbd_discard = et_rxbuf_discard;
98605884511SPyun YongHyeon 	rbd->rbd_softc = sc;
98705884511SPyun YongHyeon 	rbd->rbd_ring = &sc->sc_rx_ring[1];
98805884511SPyun YongHyeon 	/* Create DMA maps for standard RX buffers, ring 1. */
98905884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
99005884511SPyun YongHyeon 		error = bus_dmamap_create(sc->sc_rx_tag, 0,
99105884511SPyun YongHyeon 		    &rbd->rbd_buf[i].rb_dmap);
99205884511SPyun YongHyeon 		if (error) {
99305884511SPyun YongHyeon 			device_printf(sc->dev,
99405884511SPyun YongHyeon 			    "could not create DMA map for mini RX mbufs\n");
99505884511SPyun YongHyeon 			return (error);
99605884511SPyun YongHyeon 		}
99705884511SPyun YongHyeon 	}
99805884511SPyun YongHyeon 
99905884511SPyun YongHyeon 	/* Create a spare DMA map for standard RX buffers, ring 1. */
100005884511SPyun YongHyeon 	error = bus_dmamap_create(sc->sc_rx_tag, 0, &sc->sc_rx_sparemap);
100105884511SPyun YongHyeon 	if (error) {
100205884511SPyun YongHyeon 		device_printf(sc->dev,
100305884511SPyun YongHyeon 		    "could not create spare DMA map for RX mbuf\n");
100405884511SPyun YongHyeon 		return (error);
100505884511SPyun YongHyeon 	}
100605884511SPyun YongHyeon 
100705884511SPyun YongHyeon 	/* Create DMA maps for TX buffers. */
100805884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
100905884511SPyun YongHyeon 	for (i = 0; i < ET_TX_NDESC; i++) {
101005884511SPyun YongHyeon 		error = bus_dmamap_create(sc->sc_tx_tag, 0,
10114d52a575SXin LI 		    &tbd->tbd_buf[i].tb_dmap);
10124d52a575SXin LI 		if (error) {
101305884511SPyun YongHyeon 			device_printf(sc->dev,
101405884511SPyun YongHyeon 			    "could not create DMA map for TX mbufs\n");
1015398f1b65SPyun YongHyeon 			return (error);
10164d52a575SXin LI 		}
10174d52a575SXin LI 	}
10184d52a575SXin LI 
1019398f1b65SPyun YongHyeon 	return (0);
10204d52a575SXin LI }
10214d52a575SXin LI 
10224d52a575SXin LI static void
102305884511SPyun YongHyeon et_dma_free(struct et_softc *sc)
10244d52a575SXin LI {
102505884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
102605884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
102705884511SPyun YongHyeon 	struct et_txstatus_data *txsd;
102805884511SPyun YongHyeon 	struct et_rxstat_ring *rxst_ring;
102905884511SPyun YongHyeon 	struct et_rxstatus_data *rxsd;
103005884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
103105884511SPyun YongHyeon         struct et_txbuf_data *tbd;
10324d52a575SXin LI 	int i;
10334d52a575SXin LI 
103405884511SPyun YongHyeon 	/* Destroy DMA maps for mini RX buffers, ring 0. */
103505884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[0];
103605884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
103705884511SPyun YongHyeon 		if (rbd->rbd_buf[i].rb_dmap) {
103805884511SPyun YongHyeon 			bus_dmamap_destroy(sc->sc_rx_mini_tag,
103905884511SPyun YongHyeon 			    rbd->rbd_buf[i].rb_dmap);
104005884511SPyun YongHyeon 			rbd->rbd_buf[i].rb_dmap = NULL;
10414d52a575SXin LI 		}
10424d52a575SXin LI 	}
104305884511SPyun YongHyeon 	if (sc->sc_rx_mini_sparemap) {
104405884511SPyun YongHyeon 		bus_dmamap_destroy(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap);
104505884511SPyun YongHyeon 		sc->sc_rx_mini_sparemap = NULL;
104605884511SPyun YongHyeon 	}
104705884511SPyun YongHyeon 	if (sc->sc_rx_mini_tag) {
104805884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_rx_mini_tag);
104905884511SPyun YongHyeon 		sc->sc_rx_mini_tag = NULL;
10504d52a575SXin LI 	}
10514d52a575SXin LI 
105205884511SPyun YongHyeon 	/* Destroy DMA maps for standard RX buffers, ring 1. */
105305884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[1];
105405884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; i++) {
105505884511SPyun YongHyeon 		if (rbd->rbd_buf[i].rb_dmap) {
105605884511SPyun YongHyeon 			bus_dmamap_destroy(sc->sc_rx_tag,
105705884511SPyun YongHyeon 			    rbd->rbd_buf[i].rb_dmap);
105805884511SPyun YongHyeon 			rbd->rbd_buf[i].rb_dmap = NULL;
10594d52a575SXin LI 		}
10604d52a575SXin LI 	}
106105884511SPyun YongHyeon 	if (sc->sc_rx_sparemap) {
106205884511SPyun YongHyeon 		bus_dmamap_destroy(sc->sc_rx_tag, sc->sc_rx_sparemap);
106305884511SPyun YongHyeon 		sc->sc_rx_sparemap = NULL;
106405884511SPyun YongHyeon 	}
106505884511SPyun YongHyeon 	if (sc->sc_rx_tag) {
106605884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_rx_tag);
106705884511SPyun YongHyeon 		sc->sc_rx_tag = NULL;
106805884511SPyun YongHyeon 	}
10694d52a575SXin LI 
107005884511SPyun YongHyeon 	/* Destroy DMA maps for TX buffers. */
107105884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
107205884511SPyun YongHyeon 	for (i = 0; i < ET_TX_NDESC; i++) {
107305884511SPyun YongHyeon 		if (tbd->tbd_buf[i].tb_dmap) {
107405884511SPyun YongHyeon 			bus_dmamap_destroy(sc->sc_tx_tag,
107505884511SPyun YongHyeon 			    tbd->tbd_buf[i].tb_dmap);
107605884511SPyun YongHyeon 			tbd->tbd_buf[i].tb_dmap = NULL;
107705884511SPyun YongHyeon 		}
107805884511SPyun YongHyeon 	}
107905884511SPyun YongHyeon 	if (sc->sc_tx_tag) {
108005884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_tx_tag);
108105884511SPyun YongHyeon 		sc->sc_tx_tag = NULL;
108205884511SPyun YongHyeon 	}
108305884511SPyun YongHyeon 
108405884511SPyun YongHyeon 	/* Destroy mini RX ring, ring 0. */
108505884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[0];
108605884511SPyun YongHyeon 	et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc,
108705884511SPyun YongHyeon 	    &rx_ring->rr_dmap);
108805884511SPyun YongHyeon 	/* Destroy standard RX ring, ring 1. */
108905884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[1];
109005884511SPyun YongHyeon 	et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc,
109105884511SPyun YongHyeon 	    &rx_ring->rr_dmap);
109205884511SPyun YongHyeon 	/* Destroy RX stat ring. */
109305884511SPyun YongHyeon 	rxst_ring = &sc->sc_rxstat_ring;
109405884511SPyun YongHyeon 	et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat,
109505884511SPyun YongHyeon 	    &rxst_ring->rsr_dmap);
109605884511SPyun YongHyeon 	/* Destroy RX status block. */
109705884511SPyun YongHyeon 	rxsd = &sc->sc_rx_status;
109805884511SPyun YongHyeon 	et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat,
109905884511SPyun YongHyeon 	    &rxst_ring->rsr_dmap);
110005884511SPyun YongHyeon 	/* Destroy TX ring. */
110105884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
110205884511SPyun YongHyeon 	et_dma_ring_free(sc, &tx_ring->tr_dtag, (void *)&tx_ring->tr_desc,
110305884511SPyun YongHyeon 	    &tx_ring->tr_dmap);
110405884511SPyun YongHyeon 	/* Destroy TX status block. */
110505884511SPyun YongHyeon 	txsd = &sc->sc_tx_status;
110605884511SPyun YongHyeon 	et_dma_ring_free(sc, &txsd->txsd_dtag, (void *)&txsd->txsd_status,
110705884511SPyun YongHyeon 	    &txsd->txsd_dmap);
110805884511SPyun YongHyeon 
110905884511SPyun YongHyeon 	/* Destroy the parent tag. */
111005884511SPyun YongHyeon 	if (sc->sc_dtag) {
111105884511SPyun YongHyeon 		bus_dma_tag_destroy(sc->sc_dtag);
111205884511SPyun YongHyeon 		sc->sc_dtag = NULL;
111305884511SPyun YongHyeon 	}
11144d52a575SXin LI }
11154d52a575SXin LI 
11164d52a575SXin LI static void
11174d52a575SXin LI et_chip_attach(struct et_softc *sc)
11184d52a575SXin LI {
11194d52a575SXin LI 	uint32_t val;
11204d52a575SXin LI 
11214d52a575SXin LI 	/*
11224d52a575SXin LI 	 * Perform minimal initialization
11234d52a575SXin LI 	 */
11244d52a575SXin LI 
11254d52a575SXin LI 	/* Disable loopback */
11264d52a575SXin LI 	CSR_WRITE_4(sc, ET_LOOPBACK, 0);
11274d52a575SXin LI 
11284d52a575SXin LI 	/* Reset MAC */
11294d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
11304d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
11314d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
11324d52a575SXin LI 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
11334d52a575SXin LI 
11344d52a575SXin LI 	/*
11354d52a575SXin LI 	 * Setup half duplex mode
11364d52a575SXin LI 	 */
113723263665SPyun YongHyeon 	val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) |
113823263665SPyun YongHyeon 	    (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) |
113923263665SPyun YongHyeon 	    (55 << ET_MAC_HDX_COLLWIN_SHIFT) |
11404d52a575SXin LI 	    ET_MAC_HDX_EXC_DEFER;
11414d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_HDX, val);
11424d52a575SXin LI 
11434d52a575SXin LI 	/* Clear MAC control */
11444d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CTRL, 0);
11454d52a575SXin LI 
11464d52a575SXin LI 	/* Reset MII */
11474d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST);
11484d52a575SXin LI 
11494d52a575SXin LI 	/* Bring MAC out of reset state */
11504d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
11514d52a575SXin LI 
11524d52a575SXin LI 	/* Enable memory controllers */
11534d52a575SXin LI 	CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE);
11544d52a575SXin LI }
11554d52a575SXin LI 
11564d52a575SXin LI static void
11574d52a575SXin LI et_intr(void *xsc)
11584d52a575SXin LI {
11594d52a575SXin LI 	struct et_softc *sc = xsc;
11604d52a575SXin LI 	struct ifnet *ifp;
11614d52a575SXin LI 	uint32_t intrs;
11624d52a575SXin LI 
11634d52a575SXin LI 	ET_LOCK(sc);
11644d52a575SXin LI 	ifp = sc->ifp;
11654d52a575SXin LI 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
11664d52a575SXin LI 		ET_UNLOCK(sc);
11674d52a575SXin LI 		return;
11684d52a575SXin LI 	}
11694d52a575SXin LI 
11706537ffa6SPyun YongHyeon 	/* Disable further interrupts. */
11716537ffa6SPyun YongHyeon 	CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff);
11724d52a575SXin LI 
11734d52a575SXin LI 	intrs = CSR_READ_4(sc, ET_INTR_STATUS);
11746537ffa6SPyun YongHyeon 	if ((intrs & ET_INTRS) == 0)
11756537ffa6SPyun YongHyeon 		goto done;
11764d52a575SXin LI 
11774d52a575SXin LI 	if (intrs & ET_INTR_RXEOF)
11784d52a575SXin LI 		et_rxeof(sc);
11794d52a575SXin LI 	if (intrs & (ET_INTR_TXEOF | ET_INTR_TIMER))
11804d52a575SXin LI 		et_txeof(sc);
11814d52a575SXin LI 	if (intrs & ET_INTR_TIMER)
11824d52a575SXin LI 		CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer);
11836537ffa6SPyun YongHyeon done:
1184244fd28bSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
11856537ffa6SPyun YongHyeon 		CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS);
1186244fd28bSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1187244fd28bSPyun YongHyeon 			et_start_locked(ifp);
1188244fd28bSPyun YongHyeon 	}
11894d52a575SXin LI 	ET_UNLOCK(sc);
11904d52a575SXin LI }
11914d52a575SXin LI 
11924d52a575SXin LI static void
11934d52a575SXin LI et_init_locked(struct et_softc *sc)
11944d52a575SXin LI {
119505884511SPyun YongHyeon 	struct ifnet *ifp;
119605884511SPyun YongHyeon 	int error;
11974d52a575SXin LI 
11984d52a575SXin LI 	ET_LOCK_ASSERT(sc);
11994d52a575SXin LI 
120005884511SPyun YongHyeon 	ifp = sc->ifp;
12014d52a575SXin LI 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
12024d52a575SXin LI 		return;
12034d52a575SXin LI 
12044d52a575SXin LI 	et_stop(sc);
12051f009e2fSPyun YongHyeon 	et_reset(sc);
12064d52a575SXin LI 
120705884511SPyun YongHyeon 	et_init_tx_ring(sc);
12084d52a575SXin LI 	error = et_init_rx_ring(sc);
12094d52a575SXin LI 	if (error)
121005884511SPyun YongHyeon 		return;
12114d52a575SXin LI 
12124d52a575SXin LI 	error = et_chip_init(sc);
12134d52a575SXin LI 	if (error)
12141f009e2fSPyun YongHyeon 		goto fail;
12154d52a575SXin LI 
12161f009e2fSPyun YongHyeon 	/*
12171f009e2fSPyun YongHyeon 	 * Start TX/RX DMA engine
12181f009e2fSPyun YongHyeon 	 */
12191f009e2fSPyun YongHyeon 	error = et_start_rxdma(sc);
12204d52a575SXin LI 	if (error)
12211f009e2fSPyun YongHyeon 		return;
12221f009e2fSPyun YongHyeon 
12231f009e2fSPyun YongHyeon 	error = et_start_txdma(sc);
12241f009e2fSPyun YongHyeon 	if (error)
12251f009e2fSPyun YongHyeon 		return;
12264d52a575SXin LI 
12276537ffa6SPyun YongHyeon 	/* Enable interrupts. */
12286537ffa6SPyun YongHyeon 	CSR_WRITE_4(sc, ET_INTR_MASK, ~ET_INTRS);
12294d52a575SXin LI 
12304d52a575SXin LI 	CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer);
12314d52a575SXin LI 
12324d52a575SXin LI 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
12334d52a575SXin LI 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
12341f009e2fSPyun YongHyeon 
12351f009e2fSPyun YongHyeon 	sc->sc_flags &= ~ET_FLAG_LINK;
12361f009e2fSPyun YongHyeon 	et_ifmedia_upd_locked(ifp);
12371f009e2fSPyun YongHyeon 
12381f009e2fSPyun YongHyeon 	callout_reset(&sc->sc_tick, hz, et_tick, sc);
12391f009e2fSPyun YongHyeon 
12401f009e2fSPyun YongHyeon fail:
12414d52a575SXin LI 	if (error)
12424d52a575SXin LI 		et_stop(sc);
12434d52a575SXin LI }
12444d52a575SXin LI 
12454d52a575SXin LI static void
12464d52a575SXin LI et_init(void *xsc)
12474d52a575SXin LI {
12484d52a575SXin LI 	struct et_softc *sc = xsc;
12494d52a575SXin LI 
12504d52a575SXin LI 	ET_LOCK(sc);
12514d52a575SXin LI 	et_init_locked(sc);
12524d52a575SXin LI 	ET_UNLOCK(sc);
12534d52a575SXin LI }
12544d52a575SXin LI 
12554d52a575SXin LI static int
12564d52a575SXin LI et_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
12574d52a575SXin LI {
12584d52a575SXin LI 	struct et_softc *sc = ifp->if_softc;
12594d52a575SXin LI 	struct mii_data *mii = device_get_softc(sc->sc_miibus);
12604d52a575SXin LI 	struct ifreq *ifr = (struct ifreq *)data;
12619955274cSPyun YongHyeon 	int error = 0, mask, max_framelen;
12624d52a575SXin LI 
12634d52a575SXin LI /* XXX LOCKSUSED */
12644d52a575SXin LI 	switch (cmd) {
12654d52a575SXin LI 	case SIOCSIFFLAGS:
12664d52a575SXin LI 		ET_LOCK(sc);
12674d52a575SXin LI 		if (ifp->if_flags & IFF_UP) {
12684d52a575SXin LI 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
12694d52a575SXin LI 				if ((ifp->if_flags ^ sc->sc_if_flags) &
12704d52a575SXin LI 				(IFF_ALLMULTI | IFF_PROMISC | IFF_BROADCAST))
12714d52a575SXin LI 					et_setmulti(sc);
12724d52a575SXin LI 			} else {
12734d52a575SXin LI 				et_init_locked(sc);
12744d52a575SXin LI 			}
12754d52a575SXin LI 		} else {
12764d52a575SXin LI 			if (ifp->if_drv_flags & IFF_DRV_RUNNING)
12774d52a575SXin LI 				et_stop(sc);
12784d52a575SXin LI 		}
12794d52a575SXin LI 		sc->sc_if_flags = ifp->if_flags;
12804d52a575SXin LI 		ET_UNLOCK(sc);
12814d52a575SXin LI 		break;
12824d52a575SXin LI 
12834d52a575SXin LI 	case SIOCSIFMEDIA:
12844d52a575SXin LI 	case SIOCGIFMEDIA:
12854d52a575SXin LI 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
12864d52a575SXin LI 		break;
12874d52a575SXin LI 
12884d52a575SXin LI 	case SIOCADDMULTI:
12894d52a575SXin LI 	case SIOCDELMULTI:
12904d52a575SXin LI 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
12914d52a575SXin LI 			ET_LOCK(sc);
12924d52a575SXin LI 			et_setmulti(sc);
12934d52a575SXin LI 			ET_UNLOCK(sc);
12944d52a575SXin LI 		}
12954d52a575SXin LI 		break;
12964d52a575SXin LI 
12974d52a575SXin LI 	case SIOCSIFMTU:
12988e5ad990SPyun YongHyeon 		ET_LOCK(sc);
12994d52a575SXin LI #if 0
13004d52a575SXin LI 		if (sc->sc_flags & ET_FLAG_JUMBO)
13014d52a575SXin LI 			max_framelen = ET_JUMBO_FRAMELEN;
13024d52a575SXin LI 		else
13034d52a575SXin LI #endif
13044d52a575SXin LI 			max_framelen = MCLBYTES - 1;
13054d52a575SXin LI 
13064d52a575SXin LI 		if (ET_FRAMELEN(ifr->ifr_mtu) > max_framelen) {
13074d52a575SXin LI 			error = EOPNOTSUPP;
13088e5ad990SPyun YongHyeon 			ET_UNLOCK(sc);
13094d52a575SXin LI 			break;
13104d52a575SXin LI 		}
13114d52a575SXin LI 
13124d52a575SXin LI 		if (ifp->if_mtu != ifr->ifr_mtu) {
13134d52a575SXin LI 			ifp->if_mtu = ifr->ifr_mtu;
13148e5ad990SPyun YongHyeon 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
13154d52a575SXin LI 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
13168e5ad990SPyun YongHyeon 				et_init_locked(sc);
13174d52a575SXin LI 			}
13188e5ad990SPyun YongHyeon 		}
13198e5ad990SPyun YongHyeon 		ET_UNLOCK(sc);
13204d52a575SXin LI 		break;
13214d52a575SXin LI 
13229955274cSPyun YongHyeon 	case SIOCSIFCAP:
13239955274cSPyun YongHyeon 		ET_LOCK(sc);
13249955274cSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
13259955274cSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
13269955274cSPyun YongHyeon 		    (IFCAP_TXCSUM & ifp->if_capabilities) != 0) {
13279955274cSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
13289955274cSPyun YongHyeon 			if ((IFCAP_TXCSUM & ifp->if_capenable) != 0)
13299955274cSPyun YongHyeon 				ifp->if_hwassist |= ET_CSUM_FEATURES;
13309955274cSPyun YongHyeon 			else
13319955274cSPyun YongHyeon 				ifp->if_hwassist &= ~ET_CSUM_FEATURES;
13329955274cSPyun YongHyeon 		}
13339955274cSPyun YongHyeon 		ET_UNLOCK(sc);
13349955274cSPyun YongHyeon 		break;
13359955274cSPyun YongHyeon 
13364d52a575SXin LI 	default:
13374d52a575SXin LI 		error = ether_ioctl(ifp, cmd, data);
13384d52a575SXin LI 		break;
13394d52a575SXin LI 	}
1340398f1b65SPyun YongHyeon 	return (error);
13414d52a575SXin LI }
13424d52a575SXin LI 
13434d52a575SXin LI static void
13444d52a575SXin LI et_start_locked(struct ifnet *ifp)
13454d52a575SXin LI {
1346c8b727ceSPyun YongHyeon 	struct et_softc *sc;
1347c8b727ceSPyun YongHyeon 	struct mbuf *m_head = NULL;
1348244fd28bSPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
13494d52a575SXin LI 	struct et_txbuf_data *tbd;
1350244fd28bSPyun YongHyeon 	uint32_t tx_ready_pos;
1351c8b727ceSPyun YongHyeon 	int enq;
13524d52a575SXin LI 
1353c8b727ceSPyun YongHyeon 	sc = ifp->if_softc;
13544d52a575SXin LI 	ET_LOCK_ASSERT(sc);
13554d52a575SXin LI 
13561f009e2fSPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
13571f009e2fSPyun YongHyeon 	    IFF_DRV_RUNNING ||
13581f009e2fSPyun YongHyeon 	    (sc->sc_flags & (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED)) !=
13591f009e2fSPyun YongHyeon 	    (ET_FLAG_LINK | ET_FLAG_TXRX_ENABLED))
13604d52a575SXin LI 		return;
13614d52a575SXin LI 
1362244fd28bSPyun YongHyeon 	/*
1363244fd28bSPyun YongHyeon 	 * Driver does not request TX completion interrupt for every
1364244fd28bSPyun YongHyeon 	 * queued frames to prevent generating excessive interrupts.
1365244fd28bSPyun YongHyeon 	 * This means driver may wait for TX completion interrupt even
1366244fd28bSPyun YongHyeon 	 * though some frames were sucessfully transmitted.  Reclaiming
1367244fd28bSPyun YongHyeon 	 * transmitted frames will ensure driver see all available
1368244fd28bSPyun YongHyeon 	 * descriptors.
1369244fd28bSPyun YongHyeon 	 */
1370c8b727ceSPyun YongHyeon 	tbd = &sc->sc_tx_data;
1371244fd28bSPyun YongHyeon 	if (tbd->tbd_used > (ET_TX_NDESC * 2) / 3)
1372244fd28bSPyun YongHyeon 		et_txeof(sc);
1373244fd28bSPyun YongHyeon 
1374c8b727ceSPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
1375c8b727ceSPyun YongHyeon 		if (tbd->tbd_used + ET_NSEG_SPARE >= ET_TX_NDESC) {
13764d52a575SXin LI 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
13774d52a575SXin LI 			break;
13784d52a575SXin LI 		}
13794d52a575SXin LI 
1380c8b727ceSPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1381c8b727ceSPyun YongHyeon 		if (m_head == NULL)
13824d52a575SXin LI 			break;
13834d52a575SXin LI 
1384c8b727ceSPyun YongHyeon 		if (et_encap(sc, &m_head)) {
1385c8b727ceSPyun YongHyeon 			if (m_head == NULL) {
13864d52a575SXin LI 				ifp->if_oerrors++;
1387c8b727ceSPyun YongHyeon 				break;
1388c8b727ceSPyun YongHyeon 			}
1389c8b727ceSPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1390c8b727ceSPyun YongHyeon 			if (tbd->tbd_used > 0)
13914d52a575SXin LI 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
13924d52a575SXin LI 			break;
13934d52a575SXin LI 		}
1394c8b727ceSPyun YongHyeon 		enq++;
1395c8b727ceSPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
13964d52a575SXin LI 	}
13974d52a575SXin LI 
1398244fd28bSPyun YongHyeon 	if (enq > 0) {
1399244fd28bSPyun YongHyeon 		tx_ring = &sc->sc_tx_ring;
1400244fd28bSPyun YongHyeon 		bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap,
1401244fd28bSPyun YongHyeon 		    BUS_DMASYNC_PREWRITE);
1402244fd28bSPyun YongHyeon 		tx_ready_pos = tx_ring->tr_ready_index &
1403244fd28bSPyun YongHyeon 		    ET_TX_READY_POS_INDEX_MASK;
1404244fd28bSPyun YongHyeon 		if (tx_ring->tr_ready_wrap)
1405244fd28bSPyun YongHyeon 			tx_ready_pos |= ET_TX_READY_POS_WRAP;
1406244fd28bSPyun YongHyeon 		CSR_WRITE_4(sc, ET_TX_READY_POS, tx_ready_pos);
14074d52a575SXin LI 		sc->watchdog_timer = 5;
14084d52a575SXin LI 	}
1409244fd28bSPyun YongHyeon }
14104d52a575SXin LI 
14114d52a575SXin LI static void
14124d52a575SXin LI et_start(struct ifnet *ifp)
14134d52a575SXin LI {
14144d52a575SXin LI 	struct et_softc *sc = ifp->if_softc;
14154d52a575SXin LI 
14164d52a575SXin LI 	ET_LOCK(sc);
14174d52a575SXin LI 	et_start_locked(ifp);
14184d52a575SXin LI 	ET_UNLOCK(sc);
14194d52a575SXin LI }
14204d52a575SXin LI 
142105884511SPyun YongHyeon static int
14224d52a575SXin LI et_watchdog(struct et_softc *sc)
14234d52a575SXin LI {
142405884511SPyun YongHyeon 	uint32_t status;
142505884511SPyun YongHyeon 
14264d52a575SXin LI 	ET_LOCK_ASSERT(sc);
14274d52a575SXin LI 
14284d52a575SXin LI 	if (sc->watchdog_timer == 0 || --sc->watchdog_timer)
142905884511SPyun YongHyeon 		return (0);
14304d52a575SXin LI 
143105884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_tx_status.txsd_dtag, sc->sc_tx_status.txsd_dmap,
143205884511SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
143305884511SPyun YongHyeon 	status = le32toh(*(sc->sc_tx_status.txsd_status));
143405884511SPyun YongHyeon 	if_printf(sc->ifp, "watchdog timed out (0x%08x) -- resetting\n",
143505884511SPyun YongHyeon 	    status);
14364d52a575SXin LI 
1437744ec7f2SPyun YongHyeon 	sc->ifp->if_oerrors++;
1438744ec7f2SPyun YongHyeon 	sc->ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
14394d52a575SXin LI 	et_init_locked(sc);
144005884511SPyun YongHyeon 	return (EJUSTRETURN);
14414d52a575SXin LI }
14424d52a575SXin LI 
14434d52a575SXin LI static int
14444d52a575SXin LI et_stop_rxdma(struct et_softc *sc)
14454d52a575SXin LI {
14464d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXDMA_CTRL,
14474d52a575SXin LI 		    ET_RXDMA_CTRL_HALT | ET_RXDMA_CTRL_RING1_ENABLE);
14484d52a575SXin LI 
14494d52a575SXin LI 	DELAY(5);
14504d52a575SXin LI 	if ((CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) == 0) {
14514d52a575SXin LI 		if_printf(sc->ifp, "can't stop RX DMA engine\n");
1452398f1b65SPyun YongHyeon 		return (ETIMEDOUT);
14534d52a575SXin LI 	}
1454398f1b65SPyun YongHyeon 	return (0);
14554d52a575SXin LI }
14564d52a575SXin LI 
14574d52a575SXin LI static int
14584d52a575SXin LI et_stop_txdma(struct et_softc *sc)
14594d52a575SXin LI {
14604d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXDMA_CTRL,
14614d52a575SXin LI 		    ET_TXDMA_CTRL_HALT | ET_TXDMA_CTRL_SINGLE_EPKT);
1462398f1b65SPyun YongHyeon 	return (0);
14634d52a575SXin LI }
14644d52a575SXin LI 
14654d52a575SXin LI static void
14664d52a575SXin LI et_free_tx_ring(struct et_softc *sc)
14674d52a575SXin LI {
146805884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
146905884511SPyun YongHyeon 	struct et_txbuf_data *tbd;
147005884511SPyun YongHyeon 	struct et_txbuf *tb;
14714d52a575SXin LI 	int i;
14724d52a575SXin LI 
147305884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
147405884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
14754d52a575SXin LI 	for (i = 0; i < ET_TX_NDESC; ++i) {
147605884511SPyun YongHyeon 		tb = &tbd->tbd_buf[i];
14774d52a575SXin LI 		if (tb->tb_mbuf != NULL) {
147805884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap,
147905884511SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
14804d52a575SXin LI 			bus_dmamap_unload(sc->sc_mbuf_dtag, tb->tb_dmap);
14814d52a575SXin LI 			m_freem(tb->tb_mbuf);
14824d52a575SXin LI 			tb->tb_mbuf = NULL;
14834d52a575SXin LI 		}
14844d52a575SXin LI 	}
14854d52a575SXin LI }
14864d52a575SXin LI 
14874d52a575SXin LI static void
14884d52a575SXin LI et_free_rx_ring(struct et_softc *sc)
14894d52a575SXin LI {
149005884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
149105884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
149205884511SPyun YongHyeon 	struct et_rxbuf *rb;
14934d52a575SXin LI 	int i;
14944d52a575SXin LI 
149505884511SPyun YongHyeon 	/* Ring 0 */
149605884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[0];
149705884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[0];
14984d52a575SXin LI 	for (i = 0; i < ET_RX_NDESC; ++i) {
149905884511SPyun YongHyeon 		rb = &rbd->rbd_buf[i];
15004d52a575SXin LI 		if (rb->rb_mbuf != NULL) {
150105884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_rx_mini_tag, rx_ring->rr_dmap,
150205884511SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
150305884511SPyun YongHyeon 			bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap);
15044d52a575SXin LI 			m_freem(rb->rb_mbuf);
15054d52a575SXin LI 			rb->rb_mbuf = NULL;
15064d52a575SXin LI 		}
15074d52a575SXin LI 	}
15084d52a575SXin LI 
150905884511SPyun YongHyeon 	/* Ring 1 */
151005884511SPyun YongHyeon 	rx_ring = &sc->sc_rx_ring[1];
151105884511SPyun YongHyeon 	rbd = &sc->sc_rx_data[1];
151205884511SPyun YongHyeon 	for (i = 0; i < ET_RX_NDESC; ++i) {
151305884511SPyun YongHyeon 		rb = &rbd->rbd_buf[i];
151405884511SPyun YongHyeon 		if (rb->rb_mbuf != NULL) {
151505884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_rx_tag, rx_ring->rr_dmap,
151605884511SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
151705884511SPyun YongHyeon 			bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap);
151805884511SPyun YongHyeon 			m_freem(rb->rb_mbuf);
151905884511SPyun YongHyeon 			rb->rb_mbuf = NULL;
152005884511SPyun YongHyeon 		}
15214d52a575SXin LI 	}
15224d52a575SXin LI }
15234d52a575SXin LI 
15244d52a575SXin LI static void
15254d52a575SXin LI et_setmulti(struct et_softc *sc)
15264d52a575SXin LI {
15274d52a575SXin LI 	struct ifnet *ifp;
15284d52a575SXin LI 	uint32_t hash[4] = { 0, 0, 0, 0 };
15294d52a575SXin LI 	uint32_t rxmac_ctrl, pktfilt;
15304d52a575SXin LI 	struct ifmultiaddr *ifma;
15314d52a575SXin LI 	int i, count;
15324d52a575SXin LI 
15334d52a575SXin LI 	ET_LOCK_ASSERT(sc);
15344d52a575SXin LI 	ifp = sc->ifp;
15354d52a575SXin LI 
15364d52a575SXin LI 	pktfilt = CSR_READ_4(sc, ET_PKTFILT);
15374d52a575SXin LI 	rxmac_ctrl = CSR_READ_4(sc, ET_RXMAC_CTRL);
15384d52a575SXin LI 
15394d52a575SXin LI 	pktfilt &= ~(ET_PKTFILT_BCAST | ET_PKTFILT_MCAST | ET_PKTFILT_UCAST);
15404d52a575SXin LI 	if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) {
15414d52a575SXin LI 		rxmac_ctrl |= ET_RXMAC_CTRL_NO_PKTFILT;
15424d52a575SXin LI 		goto back;
15434d52a575SXin LI 	}
15444d52a575SXin LI 
15454d52a575SXin LI 	count = 0;
1546eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
15474d52a575SXin LI 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
15484d52a575SXin LI 		uint32_t *hp, h;
15494d52a575SXin LI 
15504d52a575SXin LI 		if (ifma->ifma_addr->sa_family != AF_LINK)
15514d52a575SXin LI 			continue;
15524d52a575SXin LI 
15534d52a575SXin LI 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
15544d52a575SXin LI 				   ifma->ifma_addr), ETHER_ADDR_LEN);
15554d52a575SXin LI 		h = (h & 0x3f800000) >> 23;
15564d52a575SXin LI 
15574d52a575SXin LI 		hp = &hash[0];
15584d52a575SXin LI 		if (h >= 32 && h < 64) {
15594d52a575SXin LI 			h -= 32;
15604d52a575SXin LI 			hp = &hash[1];
15614d52a575SXin LI 		} else if (h >= 64 && h < 96) {
15624d52a575SXin LI 			h -= 64;
15634d52a575SXin LI 			hp = &hash[2];
15644d52a575SXin LI 		} else if (h >= 96) {
15654d52a575SXin LI 			h -= 96;
15664d52a575SXin LI 			hp = &hash[3];
15674d52a575SXin LI 		}
15684d52a575SXin LI 		*hp |= (1 << h);
15694d52a575SXin LI 
15704d52a575SXin LI 		++count;
15714d52a575SXin LI 	}
1572eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
15734d52a575SXin LI 
15744d52a575SXin LI 	for (i = 0; i < 4; ++i)
15754d52a575SXin LI 		CSR_WRITE_4(sc, ET_MULTI_HASH + (i * 4), hash[i]);
15764d52a575SXin LI 
15774d52a575SXin LI 	if (count > 0)
15784d52a575SXin LI 		pktfilt |= ET_PKTFILT_MCAST;
15794d52a575SXin LI 	rxmac_ctrl &= ~ET_RXMAC_CTRL_NO_PKTFILT;
15804d52a575SXin LI back:
15814d52a575SXin LI 	CSR_WRITE_4(sc, ET_PKTFILT, pktfilt);
15824d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_CTRL, rxmac_ctrl);
15834d52a575SXin LI }
15844d52a575SXin LI 
15854d52a575SXin LI static int
15864d52a575SXin LI et_chip_init(struct et_softc *sc)
15874d52a575SXin LI {
15884d52a575SXin LI 	struct ifnet *ifp = sc->ifp;
15894d52a575SXin LI 	uint32_t rxq_end;
15904d52a575SXin LI 	int error, frame_len, rxmem_size;
15914d52a575SXin LI 
15924d52a575SXin LI 	/*
15934d52a575SXin LI 	 * Split 16Kbytes internal memory between TX and RX
15944d52a575SXin LI 	 * according to frame length.
15954d52a575SXin LI 	 */
15964d52a575SXin LI 	frame_len = ET_FRAMELEN(ifp->if_mtu);
15974d52a575SXin LI 	if (frame_len < 2048) {
15984d52a575SXin LI 		rxmem_size = ET_MEM_RXSIZE_DEFAULT;
15994d52a575SXin LI 	} else if (frame_len <= ET_RXMAC_CUT_THRU_FRMLEN) {
16004d52a575SXin LI 		rxmem_size = ET_MEM_SIZE / 2;
16014d52a575SXin LI 	} else {
16024d52a575SXin LI 		rxmem_size = ET_MEM_SIZE -
16034d52a575SXin LI 		roundup(frame_len + ET_MEM_TXSIZE_EX, ET_MEM_UNIT);
16044d52a575SXin LI 	}
16054d52a575SXin LI 	rxq_end = ET_QUEUE_ADDR(rxmem_size);
16064d52a575SXin LI 
16074d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXQUEUE_START, ET_QUEUE_ADDR_START);
16084d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXQUEUE_END, rxq_end);
16094d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXQUEUE_START, rxq_end + 1);
16104d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXQUEUE_END, ET_QUEUE_ADDR_END);
16114d52a575SXin LI 
16124d52a575SXin LI 	/* No loopback */
16134d52a575SXin LI 	CSR_WRITE_4(sc, ET_LOOPBACK, 0);
16144d52a575SXin LI 
16154d52a575SXin LI 	/* Clear MSI configure */
1616cc3c3b4eSPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_MSI) == 0)
16174d52a575SXin LI 		CSR_WRITE_4(sc, ET_MSI_CFG, 0);
16184d52a575SXin LI 
16194d52a575SXin LI 	/* Disable timer */
16204d52a575SXin LI 	CSR_WRITE_4(sc, ET_TIMER, 0);
16214d52a575SXin LI 
16224d52a575SXin LI 	/* Initialize MAC */
16234d52a575SXin LI 	et_init_mac(sc);
16244d52a575SXin LI 
16254d52a575SXin LI 	/* Enable memory controllers */
16264d52a575SXin LI 	CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE);
16274d52a575SXin LI 
16284d52a575SXin LI 	/* Initialize RX MAC */
16294d52a575SXin LI 	et_init_rxmac(sc);
16304d52a575SXin LI 
16314d52a575SXin LI 	/* Initialize TX MAC */
16324d52a575SXin LI 	et_init_txmac(sc);
16334d52a575SXin LI 
16344d52a575SXin LI 	/* Initialize RX DMA engine */
16354d52a575SXin LI 	error = et_init_rxdma(sc);
16364d52a575SXin LI 	if (error)
1637398f1b65SPyun YongHyeon 		return (error);
16384d52a575SXin LI 
16394d52a575SXin LI 	/* Initialize TX DMA engine */
16404d52a575SXin LI 	error = et_init_txdma(sc);
16414d52a575SXin LI 	if (error)
1642398f1b65SPyun YongHyeon 		return (error);
16434d52a575SXin LI 
1644398f1b65SPyun YongHyeon 	return (0);
16454d52a575SXin LI }
16464d52a575SXin LI 
164705884511SPyun YongHyeon static void
16484d52a575SXin LI et_init_tx_ring(struct et_softc *sc)
16494d52a575SXin LI {
165005884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
165105884511SPyun YongHyeon 	struct et_txbuf_data *tbd;
165205884511SPyun YongHyeon 	struct et_txstatus_data *txsd;
16534d52a575SXin LI 
165405884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
16554d52a575SXin LI 	bzero(tx_ring->tr_desc, ET_TX_RING_SIZE);
16564d52a575SXin LI 	bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap,
16574d52a575SXin LI 	    BUS_DMASYNC_PREWRITE);
16584d52a575SXin LI 
165905884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
16604d52a575SXin LI 	tbd->tbd_start_index = 0;
16614d52a575SXin LI 	tbd->tbd_start_wrap = 0;
16624d52a575SXin LI 	tbd->tbd_used = 0;
16634d52a575SXin LI 
166405884511SPyun YongHyeon 	txsd = &sc->sc_tx_status;
16654d52a575SXin LI 	bzero(txsd->txsd_status, sizeof(uint32_t));
16664d52a575SXin LI 	bus_dmamap_sync(txsd->txsd_dtag, txsd->txsd_dmap,
166705884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
16684d52a575SXin LI }
16694d52a575SXin LI 
16704d52a575SXin LI static int
16714d52a575SXin LI et_init_rx_ring(struct et_softc *sc)
16724d52a575SXin LI {
167305884511SPyun YongHyeon 	struct et_rxstatus_data *rxsd;
167405884511SPyun YongHyeon 	struct et_rxstat_ring *rxst_ring;
167505884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
167605884511SPyun YongHyeon 	int i, error, n;
16774d52a575SXin LI 
16784d52a575SXin LI 	for (n = 0; n < ET_RX_NRING; ++n) {
167905884511SPyun YongHyeon 		rbd = &sc->sc_rx_data[n];
16804d52a575SXin LI 		for (i = 0; i < ET_RX_NDESC; ++i) {
168105884511SPyun YongHyeon 			error = rbd->rbd_newbuf(rbd, i);
16824d52a575SXin LI 			if (error) {
16834d52a575SXin LI 				if_printf(sc->ifp, "%d ring %d buf, "
16844d52a575SXin LI 					  "newbuf failed: %d\n", n, i, error);
1685398f1b65SPyun YongHyeon 				return (error);
16864d52a575SXin LI 			}
16874d52a575SXin LI 		}
16884d52a575SXin LI 	}
16894d52a575SXin LI 
169005884511SPyun YongHyeon 	rxsd = &sc->sc_rx_status;
16914d52a575SXin LI 	bzero(rxsd->rxsd_status, sizeof(struct et_rxstatus));
16924d52a575SXin LI 	bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap,
169305884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
16944d52a575SXin LI 
169505884511SPyun YongHyeon 	rxst_ring = &sc->sc_rxstat_ring;
16964d52a575SXin LI 	bzero(rxst_ring->rsr_stat, ET_RXSTAT_RING_SIZE);
16974d52a575SXin LI 	bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap,
169805884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
16994d52a575SXin LI 
1700398f1b65SPyun YongHyeon 	return (0);
17014d52a575SXin LI }
17024d52a575SXin LI 
17034d52a575SXin LI static int
17044d52a575SXin LI et_init_rxdma(struct et_softc *sc)
17054d52a575SXin LI {
17064d52a575SXin LI 	struct et_rxstatus_data *rxsd = &sc->sc_rx_status;
17074d52a575SXin LI 	struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring;
17084d52a575SXin LI 	struct et_rxdesc_ring *rx_ring;
17094d52a575SXin LI 	int error;
17104d52a575SXin LI 
17114d52a575SXin LI 	error = et_stop_rxdma(sc);
17124d52a575SXin LI 	if (error) {
17134d52a575SXin LI 		if_printf(sc->ifp, "can't init RX DMA engine\n");
1714398f1b65SPyun YongHyeon 		return (error);
17154d52a575SXin LI 	}
17164d52a575SXin LI 
17174d52a575SXin LI 	/*
17184d52a575SXin LI 	 * Install RX status
17194d52a575SXin LI 	 */
17204d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_STATUS_HI, ET_ADDR_HI(rxsd->rxsd_paddr));
17214d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_STATUS_LO, ET_ADDR_LO(rxsd->rxsd_paddr));
17224d52a575SXin LI 
17234d52a575SXin LI 	/*
17244d52a575SXin LI 	 * Install RX stat ring
17254d52a575SXin LI 	 */
17264d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_HI, ET_ADDR_HI(rxst_ring->rsr_paddr));
17274d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_LO, ET_ADDR_LO(rxst_ring->rsr_paddr));
17284d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_CNT, ET_RX_NSTAT - 1);
17294d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_POS, 0);
17304d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXSTAT_MINCNT, ((ET_RX_NSTAT * 15) / 100) - 1);
17314d52a575SXin LI 
17324d52a575SXin LI 	/* Match ET_RXSTAT_POS */
17334d52a575SXin LI 	rxst_ring->rsr_index = 0;
17344d52a575SXin LI 	rxst_ring->rsr_wrap = 0;
17354d52a575SXin LI 
17364d52a575SXin LI 	/*
17374d52a575SXin LI 	 * Install the 2nd RX descriptor ring
17384d52a575SXin LI 	 */
17394d52a575SXin LI 	rx_ring = &sc->sc_rx_ring[1];
17404d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_HI, ET_ADDR_HI(rx_ring->rr_paddr));
17414d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_LO, ET_ADDR_LO(rx_ring->rr_paddr));
17424d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_CNT, ET_RX_NDESC - 1);
17434d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_POS, ET_RX_RING1_POS_WRAP);
17444d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING1_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1);
17454d52a575SXin LI 
17464d52a575SXin LI 	/* Match ET_RX_RING1_POS */
17474d52a575SXin LI 	rx_ring->rr_index = 0;
17484d52a575SXin LI 	rx_ring->rr_wrap = 1;
17494d52a575SXin LI 
17504d52a575SXin LI 	/*
17514d52a575SXin LI 	 * Install the 1st RX descriptor ring
17524d52a575SXin LI 	 */
17534d52a575SXin LI 	rx_ring = &sc->sc_rx_ring[0];
17544d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_HI, ET_ADDR_HI(rx_ring->rr_paddr));
17554d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_LO, ET_ADDR_LO(rx_ring->rr_paddr));
17564d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_CNT, ET_RX_NDESC - 1);
17574d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_POS, ET_RX_RING0_POS_WRAP);
17584d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_RING0_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1);
17594d52a575SXin LI 
17604d52a575SXin LI 	/* Match ET_RX_RING0_POS */
17614d52a575SXin LI 	rx_ring->rr_index = 0;
17624d52a575SXin LI 	rx_ring->rr_wrap = 1;
17634d52a575SXin LI 
17644d52a575SXin LI 	/*
17654d52a575SXin LI 	 * RX intr moderation
17664d52a575SXin LI 	 */
17674d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, sc->sc_rx_intr_npkts);
17684d52a575SXin LI 	CSR_WRITE_4(sc, ET_RX_INTR_DELAY, sc->sc_rx_intr_delay);
17694d52a575SXin LI 
1770398f1b65SPyun YongHyeon 	return (0);
17714d52a575SXin LI }
17724d52a575SXin LI 
17734d52a575SXin LI static int
17744d52a575SXin LI et_init_txdma(struct et_softc *sc)
17754d52a575SXin LI {
17764d52a575SXin LI 	struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring;
17774d52a575SXin LI 	struct et_txstatus_data *txsd = &sc->sc_tx_status;
17784d52a575SXin LI 	int error;
17794d52a575SXin LI 
17804d52a575SXin LI 	error = et_stop_txdma(sc);
17814d52a575SXin LI 	if (error) {
17824d52a575SXin LI 		if_printf(sc->ifp, "can't init TX DMA engine\n");
1783398f1b65SPyun YongHyeon 		return (error);
17844d52a575SXin LI 	}
17854d52a575SXin LI 
17864d52a575SXin LI 	/*
17874d52a575SXin LI 	 * Install TX descriptor ring
17884d52a575SXin LI 	 */
17894d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_RING_HI, ET_ADDR_HI(tx_ring->tr_paddr));
17904d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_RING_LO, ET_ADDR_LO(tx_ring->tr_paddr));
17914d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_RING_CNT, ET_TX_NDESC - 1);
17924d52a575SXin LI 
17934d52a575SXin LI 	/*
17944d52a575SXin LI 	 * Install TX status
17954d52a575SXin LI 	 */
17964d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_STATUS_HI, ET_ADDR_HI(txsd->txsd_paddr));
17974d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_STATUS_LO, ET_ADDR_LO(txsd->txsd_paddr));
17984d52a575SXin LI 
17994d52a575SXin LI 	CSR_WRITE_4(sc, ET_TX_READY_POS, 0);
18004d52a575SXin LI 
18014d52a575SXin LI 	/* Match ET_TX_READY_POS */
18024d52a575SXin LI 	tx_ring->tr_ready_index = 0;
18034d52a575SXin LI 	tx_ring->tr_ready_wrap = 0;
18044d52a575SXin LI 
1805398f1b65SPyun YongHyeon 	return (0);
18064d52a575SXin LI }
18074d52a575SXin LI 
18084d52a575SXin LI static void
18094d52a575SXin LI et_init_mac(struct et_softc *sc)
18104d52a575SXin LI {
18114d52a575SXin LI 	struct ifnet *ifp = sc->ifp;
18124d52a575SXin LI 	const uint8_t *eaddr = IF_LLADDR(ifp);
18134d52a575SXin LI 	uint32_t val;
18144d52a575SXin LI 
18154d52a575SXin LI 	/* Reset MAC */
18164d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1,
18174d52a575SXin LI 		    ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC |
18184d52a575SXin LI 		    ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC |
18194d52a575SXin LI 		    ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST);
18204d52a575SXin LI 
18214d52a575SXin LI 	/*
18224d52a575SXin LI 	 * Setup inter packet gap
18234d52a575SXin LI 	 */
182423263665SPyun YongHyeon 	val = (56 << ET_IPG_NONB2B_1_SHIFT) |
182523263665SPyun YongHyeon 	    (88 << ET_IPG_NONB2B_2_SHIFT) |
182623263665SPyun YongHyeon 	    (80 << ET_IPG_MINIFG_SHIFT) |
182723263665SPyun YongHyeon 	    (96 << ET_IPG_B2B_SHIFT);
18284d52a575SXin LI 	CSR_WRITE_4(sc, ET_IPG, val);
18294d52a575SXin LI 
18304d52a575SXin LI 	/*
18314d52a575SXin LI 	 * Setup half duplex mode
18324d52a575SXin LI 	 */
183323263665SPyun YongHyeon 	val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) |
183423263665SPyun YongHyeon 	    (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) |
183523263665SPyun YongHyeon 	    (55 << ET_MAC_HDX_COLLWIN_SHIFT) |
18364d52a575SXin LI 	    ET_MAC_HDX_EXC_DEFER;
18374d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_HDX, val);
18384d52a575SXin LI 
18394d52a575SXin LI 	/* Clear MAC control */
18404d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CTRL, 0);
18414d52a575SXin LI 
18424d52a575SXin LI 	/* Reset MII */
18434d52a575SXin LI 	CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST);
18444d52a575SXin LI 
18454d52a575SXin LI 	/*
18464d52a575SXin LI 	 * Set MAC address
18474d52a575SXin LI 	 */
18484d52a575SXin LI 	val = eaddr[2] | (eaddr[3] << 8) | (eaddr[4] << 16) | (eaddr[5] << 24);
18494d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_ADDR1, val);
18504d52a575SXin LI 	val = (eaddr[0] << 16) | (eaddr[1] << 24);
18514d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_ADDR2, val);
18524d52a575SXin LI 
18534d52a575SXin LI 	/* Set max frame length */
18544d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAX_FRMLEN, ET_FRAMELEN(ifp->if_mtu));
18554d52a575SXin LI 
18564d52a575SXin LI 	/* Bring MAC out of reset state */
18574d52a575SXin LI 	CSR_WRITE_4(sc, ET_MAC_CFG1, 0);
18584d52a575SXin LI }
18594d52a575SXin LI 
18604d52a575SXin LI static void
18614d52a575SXin LI et_init_rxmac(struct et_softc *sc)
18624d52a575SXin LI {
18634d52a575SXin LI 	struct ifnet *ifp = sc->ifp;
18644d52a575SXin LI 	const uint8_t *eaddr = IF_LLADDR(ifp);
18654d52a575SXin LI 	uint32_t val;
18664d52a575SXin LI 	int i;
18674d52a575SXin LI 
18684d52a575SXin LI 	/* Disable RX MAC and WOL */
18694d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_CTRL, ET_RXMAC_CTRL_WOL_DISABLE);
18704d52a575SXin LI 
18714d52a575SXin LI 	/*
18724d52a575SXin LI 	 * Clear all WOL related registers
18734d52a575SXin LI 	 */
18744d52a575SXin LI 	for (i = 0; i < 3; ++i)
18754d52a575SXin LI 		CSR_WRITE_4(sc, ET_WOL_CRC + (i * 4), 0);
18764d52a575SXin LI 	for (i = 0; i < 20; ++i)
18774d52a575SXin LI 		CSR_WRITE_4(sc, ET_WOL_MASK + (i * 4), 0);
18784d52a575SXin LI 
18794d52a575SXin LI 	/*
18804d52a575SXin LI 	 * Set WOL source address.  XXX is this necessary?
18814d52a575SXin LI 	 */
18824d52a575SXin LI 	val = (eaddr[2] << 24) | (eaddr[3] << 16) | (eaddr[4] << 8) | eaddr[5];
18834d52a575SXin LI 	CSR_WRITE_4(sc, ET_WOL_SA_LO, val);
18844d52a575SXin LI 	val = (eaddr[0] << 8) | eaddr[1];
18854d52a575SXin LI 	CSR_WRITE_4(sc, ET_WOL_SA_HI, val);
18864d52a575SXin LI 
18874d52a575SXin LI 	/* Clear packet filters */
18884d52a575SXin LI 	CSR_WRITE_4(sc, ET_PKTFILT, 0);
18894d52a575SXin LI 
18904d52a575SXin LI 	/* No ucast filtering */
18914d52a575SXin LI 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR1, 0);
18924d52a575SXin LI 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR2, 0);
18934d52a575SXin LI 	CSR_WRITE_4(sc, ET_UCAST_FILTADDR3, 0);
18944d52a575SXin LI 
18954d52a575SXin LI 	if (ET_FRAMELEN(ifp->if_mtu) > ET_RXMAC_CUT_THRU_FRMLEN) {
18964d52a575SXin LI 		/*
18974d52a575SXin LI 		 * In order to transmit jumbo packets greater than
18984d52a575SXin LI 		 * ET_RXMAC_CUT_THRU_FRMLEN bytes, the FIFO between
18994d52a575SXin LI 		 * RX MAC and RX DMA needs to be reduced in size to
19004d52a575SXin LI 		 * (ET_MEM_SIZE - ET_MEM_TXSIZE_EX - framelen).  In
19014d52a575SXin LI 		 * order to implement this, we must use "cut through"
19024d52a575SXin LI 		 * mode in the RX MAC, which chops packets down into
19034d52a575SXin LI 		 * segments.  In this case we selected 256 bytes,
19044d52a575SXin LI 		 * since this is the size of the PCI-Express TLP's
19054d52a575SXin LI 		 * that the ET1310 uses.
19064d52a575SXin LI 		 */
190723263665SPyun YongHyeon 		val = (ET_RXMAC_SEGSZ(256) & ET_RXMAC_MC_SEGSZ_MAX_MASK) |
19084d52a575SXin LI 		      ET_RXMAC_MC_SEGSZ_ENABLE;
19094d52a575SXin LI 	} else {
19104d52a575SXin LI 		val = 0;
19114d52a575SXin LI 	}
19124d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MC_SEGSZ, val);
19134d52a575SXin LI 
19144d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MC_WATERMARK, 0);
19154d52a575SXin LI 
19164d52a575SXin LI 	/* Initialize RX MAC management register */
19174d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MGT, 0);
19184d52a575SXin LI 
19194d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_SPACE_AVL, 0);
19204d52a575SXin LI 
19214d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_MGT,
19224d52a575SXin LI 		    ET_RXMAC_MGT_PASS_ECRC |
19234d52a575SXin LI 		    ET_RXMAC_MGT_PASS_ELEN |
19244d52a575SXin LI 		    ET_RXMAC_MGT_PASS_ETRUNC |
19254d52a575SXin LI 		    ET_RXMAC_MGT_CHECK_PKT);
19264d52a575SXin LI 
19274d52a575SXin LI 	/*
19284d52a575SXin LI 	 * Configure runt filtering (may not work on certain chip generation)
19294d52a575SXin LI 	 */
193023263665SPyun YongHyeon 	val = (ETHER_MIN_LEN << ET_PKTFILT_MINLEN_SHIFT) &
193123263665SPyun YongHyeon 	    ET_PKTFILT_MINLEN_MASK;
193223263665SPyun YongHyeon 	val |= ET_PKTFILT_FRAG;
19334d52a575SXin LI 	CSR_WRITE_4(sc, ET_PKTFILT, val);
19344d52a575SXin LI 
19354d52a575SXin LI 	/* Enable RX MAC but leave WOL disabled */
19364d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXMAC_CTRL,
19374d52a575SXin LI 		    ET_RXMAC_CTRL_WOL_DISABLE | ET_RXMAC_CTRL_ENABLE);
19384d52a575SXin LI 
19394d52a575SXin LI 	/*
19404d52a575SXin LI 	 * Setup multicast hash and allmulti/promisc mode
19414d52a575SXin LI 	 */
19424d52a575SXin LI 	et_setmulti(sc);
19434d52a575SXin LI }
19444d52a575SXin LI 
19454d52a575SXin LI static void
19464d52a575SXin LI et_init_txmac(struct et_softc *sc)
19474d52a575SXin LI {
19484d52a575SXin LI 	/* Disable TX MAC and FC(?) */
19494d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXMAC_CTRL, ET_TXMAC_CTRL_FC_DISABLE);
19504d52a575SXin LI 
19514d52a575SXin LI 	/* No flow control yet */
19524d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXMAC_FLOWCTRL, 0);
19534d52a575SXin LI 
19544d52a575SXin LI 	/* Enable TX MAC but leave FC(?) diabled */
19554d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXMAC_CTRL,
19564d52a575SXin LI 		    ET_TXMAC_CTRL_ENABLE | ET_TXMAC_CTRL_FC_DISABLE);
19574d52a575SXin LI }
19584d52a575SXin LI 
19594d52a575SXin LI static int
19604d52a575SXin LI et_start_rxdma(struct et_softc *sc)
19614d52a575SXin LI {
19624d52a575SXin LI 	uint32_t val = 0;
19634d52a575SXin LI 
196423263665SPyun YongHyeon 	val |= (sc->sc_rx_data[0].rbd_bufsize & ET_RXDMA_CTRL_RING0_SIZE_MASK) |
19654d52a575SXin LI 	       ET_RXDMA_CTRL_RING0_ENABLE;
196623263665SPyun YongHyeon 	val |= (sc->sc_rx_data[1].rbd_bufsize & ET_RXDMA_CTRL_RING1_SIZE_MASK) |
19674d52a575SXin LI 	       ET_RXDMA_CTRL_RING1_ENABLE;
19684d52a575SXin LI 
19694d52a575SXin LI 	CSR_WRITE_4(sc, ET_RXDMA_CTRL, val);
19704d52a575SXin LI 
19714d52a575SXin LI 	DELAY(5);
19724d52a575SXin LI 
19734d52a575SXin LI 	if (CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) {
19744d52a575SXin LI 		if_printf(sc->ifp, "can't start RX DMA engine\n");
1975398f1b65SPyun YongHyeon 		return (ETIMEDOUT);
19764d52a575SXin LI 	}
1977398f1b65SPyun YongHyeon 	return (0);
19784d52a575SXin LI }
19794d52a575SXin LI 
19804d52a575SXin LI static int
19814d52a575SXin LI et_start_txdma(struct et_softc *sc)
19824d52a575SXin LI {
19834d52a575SXin LI 	CSR_WRITE_4(sc, ET_TXDMA_CTRL, ET_TXDMA_CTRL_SINGLE_EPKT);
1984398f1b65SPyun YongHyeon 	return (0);
19854d52a575SXin LI }
19864d52a575SXin LI 
19874d52a575SXin LI static void
19884d52a575SXin LI et_rxeof(struct et_softc *sc)
19894d52a575SXin LI {
19904d52a575SXin LI 	struct et_rxstatus_data *rxsd;
19914d52a575SXin LI 	struct et_rxstat_ring *rxst_ring;
199205884511SPyun YongHyeon 	struct et_rxbuf_data *rbd;
199305884511SPyun YongHyeon 	struct et_rxdesc_ring *rx_ring;
199405884511SPyun YongHyeon 	struct et_rxstat *st;
199505884511SPyun YongHyeon 	struct ifnet *ifp;
199605884511SPyun YongHyeon 	struct mbuf *m;
199705884511SPyun YongHyeon 	uint32_t rxstat_pos, rxring_pos;
199805884511SPyun YongHyeon 	uint32_t rxst_info1, rxst_info2, rxs_stat_ring;
199905884511SPyun YongHyeon 	int buflen, buf_idx, npost[2], ring_idx;
200005884511SPyun YongHyeon 	int rxst_index, rxst_wrap;
20014d52a575SXin LI 
20024d52a575SXin LI 	ET_LOCK_ASSERT(sc);
200305884511SPyun YongHyeon 
20044d52a575SXin LI 	ifp = sc->ifp;
20054d52a575SXin LI 	rxsd = &sc->sc_rx_status;
20064d52a575SXin LI 	rxst_ring = &sc->sc_rxstat_ring;
20074d52a575SXin LI 
20084d52a575SXin LI 	if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0)
20094d52a575SXin LI 		return;
20104d52a575SXin LI 
20114d52a575SXin LI 	bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap,
20124d52a575SXin LI 	    BUS_DMASYNC_POSTREAD);
20134d52a575SXin LI 	bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap,
20144d52a575SXin LI 	    BUS_DMASYNC_POSTREAD);
20154d52a575SXin LI 
201605884511SPyun YongHyeon 	npost[0] = npost[1] = 0;
201726e07b50SPyun YongHyeon 	rxs_stat_ring = le32toh(rxsd->rxsd_status->rxs_stat_ring);
20184d52a575SXin LI 	rxst_wrap = (rxs_stat_ring & ET_RXS_STATRING_WRAP) ? 1 : 0;
201923263665SPyun YongHyeon 	rxst_index = (rxs_stat_ring & ET_RXS_STATRING_INDEX_MASK) >>
202023263665SPyun YongHyeon 	    ET_RXS_STATRING_INDEX_SHIFT;
20214d52a575SXin LI 
20224d52a575SXin LI 	while (rxst_index != rxst_ring->rsr_index ||
20234d52a575SXin LI 	    rxst_wrap != rxst_ring->rsr_wrap) {
202405884511SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
202505884511SPyun YongHyeon 			break;
20264d52a575SXin LI 
20274d52a575SXin LI 		MPASS(rxst_ring->rsr_index < ET_RX_NSTAT);
20284d52a575SXin LI 		st = &rxst_ring->rsr_stat[rxst_ring->rsr_index];
202905884511SPyun YongHyeon 		rxst_info1 = le32toh(st->rxst_info1);
203026e07b50SPyun YongHyeon 		rxst_info2 = le32toh(st->rxst_info2);
203126e07b50SPyun YongHyeon 		buflen = (rxst_info2 & ET_RXST_INFO2_LEN_MASK) >>
203223263665SPyun YongHyeon 		    ET_RXST_INFO2_LEN_SHIFT;
203326e07b50SPyun YongHyeon 		buf_idx = (rxst_info2 & ET_RXST_INFO2_BUFIDX_MASK) >>
203423263665SPyun YongHyeon 		    ET_RXST_INFO2_BUFIDX_SHIFT;
203526e07b50SPyun YongHyeon 		ring_idx = (rxst_info2 & ET_RXST_INFO2_RINGIDX_MASK) >>
203623263665SPyun YongHyeon 		    ET_RXST_INFO2_RINGIDX_SHIFT;
20374d52a575SXin LI 
20384d52a575SXin LI 		if (++rxst_ring->rsr_index == ET_RX_NSTAT) {
20394d52a575SXin LI 			rxst_ring->rsr_index = 0;
20404d52a575SXin LI 			rxst_ring->rsr_wrap ^= 1;
20414d52a575SXin LI 		}
204223263665SPyun YongHyeon 		rxstat_pos = rxst_ring->rsr_index & ET_RXSTAT_POS_INDEX_MASK;
20434d52a575SXin LI 		if (rxst_ring->rsr_wrap)
20444d52a575SXin LI 			rxstat_pos |= ET_RXSTAT_POS_WRAP;
20454d52a575SXin LI 		CSR_WRITE_4(sc, ET_RXSTAT_POS, rxstat_pos);
20464d52a575SXin LI 
20474d52a575SXin LI 		if (ring_idx >= ET_RX_NRING) {
20484d52a575SXin LI 			ifp->if_ierrors++;
20494d52a575SXin LI 			if_printf(ifp, "invalid ring index %d\n", ring_idx);
20504d52a575SXin LI 			continue;
20514d52a575SXin LI 		}
20524d52a575SXin LI 		if (buf_idx >= ET_RX_NDESC) {
20534d52a575SXin LI 			ifp->if_ierrors++;
20544d52a575SXin LI 			if_printf(ifp, "invalid buf index %d\n", buf_idx);
20554d52a575SXin LI 			continue;
20564d52a575SXin LI 		}
20574d52a575SXin LI 
20584d52a575SXin LI 		rbd = &sc->sc_rx_data[ring_idx];
20594d52a575SXin LI 		m = rbd->rbd_buf[buf_idx].rb_mbuf;
206005884511SPyun YongHyeon 		if ((rxst_info1 & ET_RXST_INFO1_OK) == 0){
206105884511SPyun YongHyeon 			/* Discard errored frame. */
206205884511SPyun YongHyeon 			rbd->rbd_discard(rbd, buf_idx);
206305884511SPyun YongHyeon 		} else if (rbd->rbd_newbuf(rbd, buf_idx) != 0) {
206405884511SPyun YongHyeon 			/* No available mbufs, discard it. */
206505884511SPyun YongHyeon 			ifp->if_iqdrops++;
206605884511SPyun YongHyeon 			rbd->rbd_discard(rbd, buf_idx);
206705884511SPyun YongHyeon 		} else {
206805884511SPyun YongHyeon 			buflen -= ETHER_CRC_LEN;
206905884511SPyun YongHyeon 			if (buflen < ETHER_HDR_LEN) {
20704d52a575SXin LI 				m_freem(m);
20714d52a575SXin LI 				ifp->if_ierrors++;
20724d52a575SXin LI 			} else {
207305884511SPyun YongHyeon 				m->m_pkthdr.len = m->m_len = buflen;
20744d52a575SXin LI 				m->m_pkthdr.rcvif = ifp;
20754d52a575SXin LI 				ET_UNLOCK(sc);
20764d52a575SXin LI 				ifp->if_input(ifp, m);
20774d52a575SXin LI 				ET_LOCK(sc);
20784d52a575SXin LI 			}
20794d52a575SXin LI 		}
20804d52a575SXin LI 
20814d52a575SXin LI 		rx_ring = &sc->sc_rx_ring[ring_idx];
20824d52a575SXin LI 		if (buf_idx != rx_ring->rr_index) {
208305884511SPyun YongHyeon 			if_printf(ifp,
208405884511SPyun YongHyeon 			    "WARNING!! ring %d, buf_idx %d, rr_idx %d\n",
20854d52a575SXin LI 			    ring_idx, buf_idx, rx_ring->rr_index);
20864d52a575SXin LI 		}
20874d52a575SXin LI 
20884d52a575SXin LI 		MPASS(rx_ring->rr_index < ET_RX_NDESC);
20894d52a575SXin LI 		if (++rx_ring->rr_index == ET_RX_NDESC) {
20904d52a575SXin LI 			rx_ring->rr_index = 0;
20914d52a575SXin LI 			rx_ring->rr_wrap ^= 1;
20924d52a575SXin LI 		}
209323263665SPyun YongHyeon 		rxring_pos = rx_ring->rr_index & ET_RX_RING_POS_INDEX_MASK;
20944d52a575SXin LI 		if (rx_ring->rr_wrap)
20954d52a575SXin LI 			rxring_pos |= ET_RX_RING_POS_WRAP;
20964d52a575SXin LI 		CSR_WRITE_4(sc, rx_ring->rr_posreg, rxring_pos);
20974d52a575SXin LI 	}
209805884511SPyun YongHyeon 
209905884511SPyun YongHyeon 	bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap,
210005884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
210105884511SPyun YongHyeon 	bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap,
210205884511SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
21034d52a575SXin LI }
21044d52a575SXin LI 
21054d52a575SXin LI static int
21064d52a575SXin LI et_encap(struct et_softc *sc, struct mbuf **m0)
21074d52a575SXin LI {
210805884511SPyun YongHyeon 	struct et_txdesc_ring *tx_ring;
210905884511SPyun YongHyeon 	struct et_txbuf_data *tbd;
21104d52a575SXin LI 	struct et_txdesc *td;
211105884511SPyun YongHyeon 	struct mbuf *m;
211205884511SPyun YongHyeon 	bus_dma_segment_t segs[ET_NSEG_MAX];
21134d52a575SXin LI 	bus_dmamap_t map;
2114244fd28bSPyun YongHyeon 	uint32_t csum_flags, last_td_ctrl2;
211505884511SPyun YongHyeon 	int error, i, idx, first_idx, last_idx, nsegs;
21164d52a575SXin LI 
211705884511SPyun YongHyeon 	tx_ring = &sc->sc_tx_ring;
21184d52a575SXin LI 	MPASS(tx_ring->tr_ready_index < ET_TX_NDESC);
211905884511SPyun YongHyeon 	tbd = &sc->sc_tx_data;
21204d52a575SXin LI 	first_idx = tx_ring->tr_ready_index;
21214d52a575SXin LI 	map = tbd->tbd_buf[first_idx].tb_dmap;
21224d52a575SXin LI 
212305884511SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, &nsegs,
212405884511SPyun YongHyeon 	    0);
212505884511SPyun YongHyeon 	if (error == EFBIG) {
212605884511SPyun YongHyeon 		m = m_collapse(*m0, M_DONTWAIT, ET_NSEG_MAX);
212705884511SPyun YongHyeon 		if (m == NULL) {
212805884511SPyun YongHyeon 			m_freem(*m0);
212905884511SPyun YongHyeon 			*m0 = NULL;
213005884511SPyun YongHyeon 			return (ENOMEM);
21314d52a575SXin LI 		}
213205884511SPyun YongHyeon 		*m0 = m;
213305884511SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs,
213405884511SPyun YongHyeon 		    &nsegs, 0);
213505884511SPyun YongHyeon 		if (error != 0) {
213605884511SPyun YongHyeon 			m_freem(*m0);
213705884511SPyun YongHyeon                         *m0 = NULL;
213805884511SPyun YongHyeon 			return (error);
21394d52a575SXin LI 		}
214005884511SPyun YongHyeon 	} else if (error != 0)
214105884511SPyun YongHyeon 		return (error);
21424d52a575SXin LI 
214305884511SPyun YongHyeon 	/* Check for descriptor overruns. */
214405884511SPyun YongHyeon 	if (tbd->tbd_used + nsegs > ET_TX_NDESC - 1) {
214505884511SPyun YongHyeon 		bus_dmamap_unload(sc->sc_tx_tag, map);
214605884511SPyun YongHyeon 		return (ENOBUFS);
21474d52a575SXin LI 	}
214805884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_tx_tag, map, BUS_DMASYNC_PREWRITE);
21494d52a575SXin LI 
21504d52a575SXin LI 	last_td_ctrl2 = ET_TDCTRL2_LAST_FRAG;
215105884511SPyun YongHyeon 	sc->sc_tx += nsegs;
21524d52a575SXin LI 	if (sc->sc_tx / sc->sc_tx_intr_nsegs != sc->sc_tx_intr) {
21534d52a575SXin LI 		sc->sc_tx_intr = sc->sc_tx / sc->sc_tx_intr_nsegs;
21544d52a575SXin LI 		last_td_ctrl2 |= ET_TDCTRL2_INTR;
21554d52a575SXin LI 	}
21564d52a575SXin LI 
215705884511SPyun YongHyeon 	m = *m0;
21589955274cSPyun YongHyeon 	csum_flags = 0;
21599955274cSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & ET_CSUM_FEATURES) != 0) {
21609955274cSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
21619955274cSPyun YongHyeon 			csum_flags |= ET_TDCTRL2_CSUM_IP;
21629955274cSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
21639955274cSPyun YongHyeon 			csum_flags |= ET_TDCTRL2_CSUM_UDP;
21649955274cSPyun YongHyeon 		else if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
21659955274cSPyun YongHyeon 			csum_flags |= ET_TDCTRL2_CSUM_TCP;
21669955274cSPyun YongHyeon 	}
21674d52a575SXin LI 	last_idx = -1;
216805884511SPyun YongHyeon 	for (i = 0; i < nsegs; ++i) {
21694d52a575SXin LI 		idx = (first_idx + i) % ET_TX_NDESC;
21704d52a575SXin LI 		td = &tx_ring->tr_desc[idx];
217126e07b50SPyun YongHyeon 		td->td_addr_hi = htole32(ET_ADDR_HI(segs[i].ds_addr));
217226e07b50SPyun YongHyeon 		td->td_addr_lo = htole32(ET_ADDR_LO(segs[i].ds_addr));
217326e07b50SPyun YongHyeon 		td->td_ctrl1 =  htole32(segs[i].ds_len & ET_TDCTRL1_LEN_MASK);
217405884511SPyun YongHyeon 		if (i == nsegs - 1) {
217505884511SPyun YongHyeon 			/* Last frag */
21769955274cSPyun YongHyeon 			td->td_ctrl2 = htole32(last_td_ctrl2 | csum_flags);
21774d52a575SXin LI 			last_idx = idx;
21789955274cSPyun YongHyeon 		} else
21799955274cSPyun YongHyeon 			td->td_ctrl2 = htole32(csum_flags);
21804d52a575SXin LI 
21814d52a575SXin LI 		MPASS(tx_ring->tr_ready_index < ET_TX_NDESC);
21824d52a575SXin LI 		if (++tx_ring->tr_ready_index == ET_TX_NDESC) {
21834d52a575SXin LI 			tx_ring->tr_ready_index = 0;
21844d52a575SXin LI 			tx_ring->tr_ready_wrap ^= 1;
21854d52a575SXin LI 		}
21864d52a575SXin LI 	}
21874d52a575SXin LI 	td = &tx_ring->tr_desc[first_idx];
218805884511SPyun YongHyeon 	/* First frag */
218905884511SPyun YongHyeon 	td->td_ctrl2 |= htole32(ET_TDCTRL2_FIRST_FRAG);
21904d52a575SXin LI 
21914d52a575SXin LI 	MPASS(last_idx >= 0);
21924d52a575SXin LI 	tbd->tbd_buf[first_idx].tb_dmap = tbd->tbd_buf[last_idx].tb_dmap;
21934d52a575SXin LI 	tbd->tbd_buf[last_idx].tb_dmap = map;
21944d52a575SXin LI 	tbd->tbd_buf[last_idx].tb_mbuf = m;
21954d52a575SXin LI 
219605884511SPyun YongHyeon 	tbd->tbd_used += nsegs;
21974d52a575SXin LI 	MPASS(tbd->tbd_used <= ET_TX_NDESC);
21984d52a575SXin LI 
219905884511SPyun YongHyeon 	return (0);
22004d52a575SXin LI }
22014d52a575SXin LI 
22024d52a575SXin LI static void
22034d52a575SXin LI et_txeof(struct et_softc *sc)
22044d52a575SXin LI {
22054d52a575SXin LI 	struct et_txdesc_ring *tx_ring;
22064d52a575SXin LI 	struct et_txbuf_data *tbd;
220705884511SPyun YongHyeon 	struct et_txbuf *tb;
220805884511SPyun YongHyeon 	struct ifnet *ifp;
22094d52a575SXin LI 	uint32_t tx_done;
22104d52a575SXin LI 	int end, wrap;
22114d52a575SXin LI 
22124d52a575SXin LI 	ET_LOCK_ASSERT(sc);
221305884511SPyun YongHyeon 
22144d52a575SXin LI 	ifp = sc->ifp;
22154d52a575SXin LI 	tx_ring = &sc->sc_tx_ring;
22164d52a575SXin LI 	tbd = &sc->sc_tx_data;
22174d52a575SXin LI 
22184d52a575SXin LI 	if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0)
22194d52a575SXin LI 		return;
22204d52a575SXin LI 
22214d52a575SXin LI 	if (tbd->tbd_used == 0)
22224d52a575SXin LI 		return;
22234d52a575SXin LI 
222405884511SPyun YongHyeon 	bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap,
222505884511SPyun YongHyeon 	    BUS_DMASYNC_POSTWRITE);
222605884511SPyun YongHyeon 
22274d52a575SXin LI 	tx_done = CSR_READ_4(sc, ET_TX_DONE_POS);
222823263665SPyun YongHyeon 	end = tx_done & ET_TX_DONE_POS_INDEX_MASK;
22294d52a575SXin LI 	wrap = (tx_done & ET_TX_DONE_POS_WRAP) ? 1 : 0;
22304d52a575SXin LI 
22314d52a575SXin LI 	while (tbd->tbd_start_index != end || tbd->tbd_start_wrap != wrap) {
22324d52a575SXin LI 		MPASS(tbd->tbd_start_index < ET_TX_NDESC);
22334d52a575SXin LI 		tb = &tbd->tbd_buf[tbd->tbd_start_index];
22344d52a575SXin LI 		if (tb->tb_mbuf != NULL) {
223505884511SPyun YongHyeon 			bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap,
223605884511SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
223705884511SPyun YongHyeon 			bus_dmamap_unload(sc->sc_tx_tag, tb->tb_dmap);
22384d52a575SXin LI 			m_freem(tb->tb_mbuf);
22394d52a575SXin LI 			tb->tb_mbuf = NULL;
22404d52a575SXin LI 		}
22414d52a575SXin LI 
22424d52a575SXin LI 		if (++tbd->tbd_start_index == ET_TX_NDESC) {
22434d52a575SXin LI 			tbd->tbd_start_index = 0;
22444d52a575SXin LI 			tbd->tbd_start_wrap ^= 1;
22454d52a575SXin LI 		}
22464d52a575SXin LI 
22474d52a575SXin LI 		MPASS(tbd->tbd_used > 0);
22484d52a575SXin LI 		tbd->tbd_used--;
22494d52a575SXin LI 	}
22504d52a575SXin LI 
22514d52a575SXin LI 	if (tbd->tbd_used == 0)
22524d52a575SXin LI 		sc->watchdog_timer = 0;
225305884511SPyun YongHyeon 	if (tbd->tbd_used + ET_NSEG_SPARE < ET_TX_NDESC)
22544d52a575SXin LI 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
22554d52a575SXin LI }
22561f009e2fSPyun YongHyeon 
22574d52a575SXin LI static void
22584d52a575SXin LI et_tick(void *xsc)
22594d52a575SXin LI {
22604d52a575SXin LI 	struct et_softc *sc = xsc;
22614d52a575SXin LI 	struct ifnet *ifp;
22624d52a575SXin LI 	struct mii_data *mii;
22634d52a575SXin LI 
22644d52a575SXin LI 	ET_LOCK_ASSERT(sc);
22654d52a575SXin LI 	ifp = sc->ifp;
22664d52a575SXin LI 	mii = device_get_softc(sc->sc_miibus);
22674d52a575SXin LI 
22684d52a575SXin LI 	mii_tick(mii);
2269e0b5ac02SPyun YongHyeon 	et_stats_update(sc);
227005884511SPyun YongHyeon 	if (et_watchdog(sc) == EJUSTRETURN)
227105884511SPyun YongHyeon 		return;
22724d52a575SXin LI 	callout_reset(&sc->sc_tick, hz, et_tick, sc);
22734d52a575SXin LI }
22744d52a575SXin LI 
22754d52a575SXin LI static int
227605884511SPyun YongHyeon et_newbuf_cluster(struct et_rxbuf_data *rbd, int buf_idx)
22774d52a575SXin LI {
227805884511SPyun YongHyeon 	struct et_softc *sc;
227905884511SPyun YongHyeon 	struct et_rxdesc *desc;
22804d52a575SXin LI 	struct et_rxbuf *rb;
22814d52a575SXin LI 	struct mbuf *m;
228205884511SPyun YongHyeon 	bus_dma_segment_t segs[1];
22834d52a575SXin LI 	bus_dmamap_t dmap;
228405884511SPyun YongHyeon 	int nsegs;
22854d52a575SXin LI 
22864d52a575SXin LI 	MPASS(buf_idx < ET_RX_NDESC);
228705884511SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
228805884511SPyun YongHyeon 	if (m == NULL)
228905884511SPyun YongHyeon 		return (ENOBUFS);
229005884511SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
229105884511SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
229205884511SPyun YongHyeon 
229305884511SPyun YongHyeon 	sc = rbd->rbd_softc;
22944d52a575SXin LI 	rb = &rbd->rbd_buf[buf_idx];
22954d52a575SXin LI 
229605884511SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->sc_rx_tag, sc->sc_rx_sparemap, m,
229705884511SPyun YongHyeon 	    segs, &nsegs, 0) != 0) {
22984d52a575SXin LI 		m_freem(m);
229905884511SPyun YongHyeon 		return (ENOBUFS);
23004d52a575SXin LI 	}
230105884511SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
23024d52a575SXin LI 
230305884511SPyun YongHyeon 	if (rb->rb_mbuf != NULL) {
230405884511SPyun YongHyeon 		bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap,
23054d52a575SXin LI 		    BUS_DMASYNC_POSTREAD);
230605884511SPyun YongHyeon 		bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap);
23074d52a575SXin LI 	}
23084d52a575SXin LI 	dmap = rb->rb_dmap;
230905884511SPyun YongHyeon 	rb->rb_dmap = sc->sc_rx_sparemap;
231005884511SPyun YongHyeon 	sc->sc_rx_sparemap = dmap;
231105884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD);
23124d52a575SXin LI 
231305884511SPyun YongHyeon 	rb->rb_mbuf = m;
231405884511SPyun YongHyeon 	desc = &rbd->rbd_ring->rr_desc[buf_idx];
231505884511SPyun YongHyeon 	desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr));
231605884511SPyun YongHyeon 	desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr));
231705884511SPyun YongHyeon 	desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK);
231805884511SPyun YongHyeon 	bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap,
231905884511SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
232005884511SPyun YongHyeon 	return (0);
232105884511SPyun YongHyeon }
232205884511SPyun YongHyeon 
232305884511SPyun YongHyeon static void
232405884511SPyun YongHyeon et_rxbuf_discard(struct et_rxbuf_data *rbd, int buf_idx)
232505884511SPyun YongHyeon {
232605884511SPyun YongHyeon 	struct et_rxdesc *desc;
232705884511SPyun YongHyeon 
232805884511SPyun YongHyeon 	desc = &rbd->rbd_ring->rr_desc[buf_idx];
232905884511SPyun YongHyeon 	desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK);
233005884511SPyun YongHyeon 	bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap,
233105884511SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
233205884511SPyun YongHyeon }
233305884511SPyun YongHyeon 
233405884511SPyun YongHyeon static int
233505884511SPyun YongHyeon et_newbuf_hdr(struct et_rxbuf_data *rbd, int buf_idx)
233605884511SPyun YongHyeon {
233705884511SPyun YongHyeon 	struct et_softc *sc;
233805884511SPyun YongHyeon 	struct et_rxdesc *desc;
233905884511SPyun YongHyeon 	struct et_rxbuf *rb;
234005884511SPyun YongHyeon 	struct mbuf *m;
234105884511SPyun YongHyeon 	bus_dma_segment_t segs[1];
234205884511SPyun YongHyeon 	bus_dmamap_t dmap;
234305884511SPyun YongHyeon 	int nsegs;
234405884511SPyun YongHyeon 
234505884511SPyun YongHyeon 	MPASS(buf_idx < ET_RX_NDESC);
234605884511SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
234705884511SPyun YongHyeon 	if (m == NULL)
234805884511SPyun YongHyeon 		return (ENOBUFS);
234905884511SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MHLEN;
235005884511SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
235105884511SPyun YongHyeon 
235205884511SPyun YongHyeon 	sc = rbd->rbd_softc;
235305884511SPyun YongHyeon 	rb = &rbd->rbd_buf[buf_idx];
235405884511SPyun YongHyeon 
235505884511SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap,
235605884511SPyun YongHyeon 	    m, segs, &nsegs, 0) != 0) {
235705884511SPyun YongHyeon 		m_freem(m);
235805884511SPyun YongHyeon 		return (ENOBUFS);
235905884511SPyun YongHyeon 	}
236005884511SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
236105884511SPyun YongHyeon 
236205884511SPyun YongHyeon 	if (rb->rb_mbuf != NULL) {
236305884511SPyun YongHyeon 		bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap,
236405884511SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
236505884511SPyun YongHyeon 		bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap);
236605884511SPyun YongHyeon 	}
236705884511SPyun YongHyeon 	dmap = rb->rb_dmap;
236805884511SPyun YongHyeon 	rb->rb_dmap = sc->sc_rx_mini_sparemap;
236905884511SPyun YongHyeon 	sc->sc_rx_mini_sparemap = dmap;
237005884511SPyun YongHyeon 	bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD);
237105884511SPyun YongHyeon 
237205884511SPyun YongHyeon 	rb->rb_mbuf = m;
237305884511SPyun YongHyeon 	desc = &rbd->rbd_ring->rr_desc[buf_idx];
237405884511SPyun YongHyeon 	desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr));
237505884511SPyun YongHyeon 	desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr));
237605884511SPyun YongHyeon 	desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK);
237705884511SPyun YongHyeon 	bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap,
237805884511SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
237905884511SPyun YongHyeon 	return (0);
23804d52a575SXin LI }
23814d52a575SXin LI 
2382e0b5ac02SPyun YongHyeon #define	ET_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
2383e0b5ac02SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
2384e0b5ac02SPyun YongHyeon #define	ET_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
2385e0b5ac02SPyun YongHyeon 	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
2386e0b5ac02SPyun YongHyeon 
23874d52a575SXin LI /*
23884d52a575SXin LI  * Create sysctl tree
23894d52a575SXin LI  */
23904d52a575SXin LI static void
23914d52a575SXin LI et_add_sysctls(struct et_softc * sc)
23924d52a575SXin LI {
23934d52a575SXin LI 	struct sysctl_ctx_list *ctx;
2394e0b5ac02SPyun YongHyeon 	struct sysctl_oid_list *children, *parent;
2395e0b5ac02SPyun YongHyeon 	struct sysctl_oid *tree;
2396e0b5ac02SPyun YongHyeon 	struct et_hw_stats *stats;
23974d52a575SXin LI 
23984d52a575SXin LI 	ctx = device_get_sysctl_ctx(sc->dev);
23994d52a575SXin LI 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev));
24004d52a575SXin LI 
24014d52a575SXin LI 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_npkts",
24024d52a575SXin LI 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_npkts, "I",
24034d52a575SXin LI 	    "RX IM, # packets per RX interrupt");
24044d52a575SXin LI 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_delay",
24054d52a575SXin LI 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_delay, "I",
24064d52a575SXin LI 	    "RX IM, RX interrupt delay (x10 usec)");
24074d52a575SXin LI 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "tx_intr_nsegs",
24084d52a575SXin LI 	    CTLFLAG_RW, &sc->sc_tx_intr_nsegs, 0,
24094d52a575SXin LI 	    "TX IM, # segments per TX interrupt");
24104d52a575SXin LI 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "timer",
24114d52a575SXin LI 	    CTLFLAG_RW, &sc->sc_timer, 0, "TX timer");
2412e0b5ac02SPyun YongHyeon 
2413e0b5ac02SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD,
2414e0b5ac02SPyun YongHyeon 	    NULL, "ET statistics");
2415e0b5ac02SPyun YongHyeon         parent = SYSCTL_CHILDREN(tree);
2416e0b5ac02SPyun YongHyeon 
2417e0b5ac02SPyun YongHyeon 	/* TX/RX statistics. */
2418e0b5ac02SPyun YongHyeon 	stats = &sc->sc_stats;
2419e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_64", &stats->pkts_64,
2420e0b5ac02SPyun YongHyeon 	    "0 to 64 bytes frames");
2421e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_65_127", &stats->pkts_65,
2422e0b5ac02SPyun YongHyeon 	    "65 to 127 bytes frames");
2423e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_128_255", &stats->pkts_128,
2424e0b5ac02SPyun YongHyeon 	    "128 to 255 bytes frames");
2425e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_256_511", &stats->pkts_256,
2426e0b5ac02SPyun YongHyeon 	    "256 to 511 bytes frames");
2427e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_512_1023", &stats->pkts_512,
2428e0b5ac02SPyun YongHyeon 	    "512 to 1023 bytes frames");
2429e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1024_1518", &stats->pkts_1024,
2430e0b5ac02SPyun YongHyeon 	    "1024 to 1518 bytes frames");
2431e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, parent, "frames_1519_1522", &stats->pkts_1519,
2432e0b5ac02SPyun YongHyeon 	    "1519 to 1522 bytes frames");
2433e0b5ac02SPyun YongHyeon 
2434e0b5ac02SPyun YongHyeon 	/* RX statistics. */
2435e0b5ac02SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
2436e0b5ac02SPyun YongHyeon 	    NULL, "RX MAC statistics");
2437e0b5ac02SPyun YongHyeon 	children = SYSCTL_CHILDREN(tree);
2438e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bytes",
2439e0b5ac02SPyun YongHyeon 	    &stats->rx_bytes, "Good bytes");
2440e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "frames",
2441e0b5ac02SPyun YongHyeon 	    &stats->rx_frames, "Good frames");
2442e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs",
2443e0b5ac02SPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
2444e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames",
2445e0b5ac02SPyun YongHyeon 	    &stats->rx_mcast, "Multicast frames");
2446e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames",
2447e0b5ac02SPyun YongHyeon 	    &stats->rx_bcast, "Broadcast frames");
2448e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "control",
2449e0b5ac02SPyun YongHyeon 	    &stats->rx_control, "Control frames");
2450e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "pause",
2451e0b5ac02SPyun YongHyeon 	    &stats->rx_pause, "Pause frames");
2452e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "unknown_control",
2453e0b5ac02SPyun YongHyeon 	    &stats->rx_unknown_control, "Unknown control frames");
2454e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "align_errs",
2455e0b5ac02SPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
2456e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "len_errs",
2457e0b5ac02SPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
2458e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "code_errs",
2459e0b5ac02SPyun YongHyeon 	    &stats->rx_codeerrs, "Frames with code error");
2460e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "cs_errs",
2461e0b5ac02SPyun YongHyeon 	    &stats->rx_cserrs, "Frames with carrier sense error");
2462e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "runts",
2463e0b5ac02SPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
2464e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "oversize",
2465e0b5ac02SPyun YongHyeon 	    &stats->rx_oversize, "Oversized frames");
2466e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "fragments",
2467e0b5ac02SPyun YongHyeon 	    &stats->rx_fragments, "Fragmented frames");
2468e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers",
2469e0b5ac02SPyun YongHyeon 	    &stats->rx_jabbers, "Frames with jabber error");
2470e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "drop",
2471e0b5ac02SPyun YongHyeon 	    &stats->rx_drop, "Dropped frames");
2472e0b5ac02SPyun YongHyeon 
2473e0b5ac02SPyun YongHyeon 	/* TX statistics. */
2474e0b5ac02SPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
2475e0b5ac02SPyun YongHyeon 	    NULL, "TX MAC statistics");
2476e0b5ac02SPyun YongHyeon 	children = SYSCTL_CHILDREN(tree);
2477e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bytes",
2478e0b5ac02SPyun YongHyeon 	    &stats->tx_bytes, "Good bytes");
2479e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "frames",
2480e0b5ac02SPyun YongHyeon 	    &stats->tx_frames, "Good frames");
2481e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "mcast_frames",
2482e0b5ac02SPyun YongHyeon 	    &stats->tx_mcast, "Multicast frames");
2483e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "bcast_frames",
2484e0b5ac02SPyun YongHyeon 	    &stats->tx_bcast, "Broadcast frames");
2485e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "pause",
2486e0b5ac02SPyun YongHyeon 	    &stats->tx_pause, "Pause frames");
2487e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "deferred",
2488e0b5ac02SPyun YongHyeon 	    &stats->tx_deferred, "Deferred frames");
2489e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "excess_deferred",
2490e0b5ac02SPyun YongHyeon 	    &stats->tx_excess_deferred, "Excessively deferred frames");
2491e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "single_colls",
2492e0b5ac02SPyun YongHyeon 	    &stats->tx_single_colls, "Single collisions");
2493e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "multi_colls",
2494e0b5ac02SPyun YongHyeon 	    &stats->tx_multi_colls, "Multiple collisions");
2495e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "late_colls",
2496e0b5ac02SPyun YongHyeon 	    &stats->tx_late_colls, "Late collisions");
2497e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "excess_colls",
2498e0b5ac02SPyun YongHyeon 	    &stats->tx_excess_colls, "Excess collisions");
2499e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "total_colls",
2500e0b5ac02SPyun YongHyeon 	    &stats->tx_total_colls, "Total collisions");
2501e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "pause_honored",
2502e0b5ac02SPyun YongHyeon 	    &stats->tx_pause_honored, "Honored pause frames");
2503e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "drop",
2504e0b5ac02SPyun YongHyeon 	    &stats->tx_drop, "Dropped frames");
2505e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "jabbers",
2506e0b5ac02SPyun YongHyeon 	    &stats->tx_jabbers, "Frames with jabber errors");
2507e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "crc_errs",
2508e0b5ac02SPyun YongHyeon 	    &stats->tx_crcerrs, "Frames with CRC errors");
2509e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "control",
2510e0b5ac02SPyun YongHyeon 	    &stats->tx_control, "Control frames");
2511e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD64(ctx, children, "oversize",
2512e0b5ac02SPyun YongHyeon 	    &stats->tx_oversize, "Oversized frames");
2513e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "undersize",
2514e0b5ac02SPyun YongHyeon 	    &stats->tx_undersize, "Undersized frames");
2515e0b5ac02SPyun YongHyeon 	ET_SYSCTL_STAT_ADD32(ctx, children, "fragments",
2516e0b5ac02SPyun YongHyeon 	    &stats->tx_fragments, "Fragmented frames");
25174d52a575SXin LI }
25184d52a575SXin LI 
2519e0b5ac02SPyun YongHyeon #undef	ET_SYSCTL_STAT_ADD32
2520e0b5ac02SPyun YongHyeon #undef	ET_SYSCTL_STAT_ADD64
2521e0b5ac02SPyun YongHyeon 
25224d52a575SXin LI static int
25234d52a575SXin LI et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS)
25244d52a575SXin LI {
25254d52a575SXin LI 	struct et_softc *sc = arg1;
25264d52a575SXin LI 	struct ifnet *ifp = sc->ifp;
25274d52a575SXin LI 	int error = 0, v;
25284d52a575SXin LI 
25294d52a575SXin LI 	v = sc->sc_rx_intr_npkts;
25304d52a575SXin LI 	error = sysctl_handle_int(oidp, &v, 0, req);
25314d52a575SXin LI 	if (error || req->newptr == NULL)
25324d52a575SXin LI 		goto back;
25334d52a575SXin LI 	if (v <= 0) {
25344d52a575SXin LI 		error = EINVAL;
25354d52a575SXin LI 		goto back;
25364d52a575SXin LI 	}
25374d52a575SXin LI 
25384d52a575SXin LI 	if (sc->sc_rx_intr_npkts != v) {
25394d52a575SXin LI 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
25404d52a575SXin LI 			CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, v);
25414d52a575SXin LI 		sc->sc_rx_intr_npkts = v;
25424d52a575SXin LI 	}
25434d52a575SXin LI back:
2544398f1b65SPyun YongHyeon 	return (error);
25454d52a575SXin LI }
25464d52a575SXin LI 
25474d52a575SXin LI static int
25484d52a575SXin LI et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS)
25494d52a575SXin LI {
25504d52a575SXin LI 	struct et_softc *sc = arg1;
25514d52a575SXin LI 	struct ifnet *ifp = sc->ifp;
25524d52a575SXin LI 	int error = 0, v;
25534d52a575SXin LI 
25544d52a575SXin LI 	v = sc->sc_rx_intr_delay;
25554d52a575SXin LI 	error = sysctl_handle_int(oidp, &v, 0, req);
25564d52a575SXin LI 	if (error || req->newptr == NULL)
25574d52a575SXin LI 		goto back;
25584d52a575SXin LI 	if (v <= 0) {
25594d52a575SXin LI 		error = EINVAL;
25604d52a575SXin LI 		goto back;
25614d52a575SXin LI 	}
25624d52a575SXin LI 
25634d52a575SXin LI 	if (sc->sc_rx_intr_delay != v) {
25644d52a575SXin LI 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
25654d52a575SXin LI 			CSR_WRITE_4(sc, ET_RX_INTR_DELAY, v);
25664d52a575SXin LI 		sc->sc_rx_intr_delay = v;
25674d52a575SXin LI 	}
25684d52a575SXin LI back:
2569398f1b65SPyun YongHyeon 	return (error);
25704d52a575SXin LI }
25714d52a575SXin LI 
2572e0b5ac02SPyun YongHyeon static void
2573e0b5ac02SPyun YongHyeon et_stats_update(struct et_softc *sc)
2574e0b5ac02SPyun YongHyeon {
2575e0b5ac02SPyun YongHyeon 	struct ifnet *ifp;
2576e0b5ac02SPyun YongHyeon 	struct et_hw_stats *stats;
2577e0b5ac02SPyun YongHyeon 
2578e0b5ac02SPyun YongHyeon 	stats = &sc->sc_stats;
2579e0b5ac02SPyun YongHyeon 	stats->pkts_64 += CSR_READ_4(sc, ET_STAT_PKTS_64);
2580e0b5ac02SPyun YongHyeon 	stats->pkts_65 += CSR_READ_4(sc, ET_STAT_PKTS_65_127);
2581e0b5ac02SPyun YongHyeon 	stats->pkts_128 += CSR_READ_4(sc, ET_STAT_PKTS_128_255);
2582e0b5ac02SPyun YongHyeon 	stats->pkts_256 += CSR_READ_4(sc, ET_STAT_PKTS_256_511);
2583e0b5ac02SPyun YongHyeon 	stats->pkts_512 += CSR_READ_4(sc, ET_STAT_PKTS_512_1023);
2584e0b5ac02SPyun YongHyeon 	stats->pkts_1024 += CSR_READ_4(sc, ET_STAT_PKTS_1024_1518);
2585e0b5ac02SPyun YongHyeon 	stats->pkts_1519 += CSR_READ_4(sc, ET_STAT_PKTS_1519_1522);
2586e0b5ac02SPyun YongHyeon 
2587e0b5ac02SPyun YongHyeon 	stats->rx_bytes += CSR_READ_4(sc, ET_STAT_RX_BYTES);
2588e0b5ac02SPyun YongHyeon 	stats->rx_frames += CSR_READ_4(sc, ET_STAT_RX_FRAMES);
2589e0b5ac02SPyun YongHyeon 	stats->rx_crcerrs += CSR_READ_4(sc, ET_STAT_RX_CRC_ERR);
2590e0b5ac02SPyun YongHyeon 	stats->rx_mcast += CSR_READ_4(sc, ET_STAT_RX_MCAST);
2591e0b5ac02SPyun YongHyeon 	stats->rx_bcast += CSR_READ_4(sc, ET_STAT_RX_BCAST);
2592e0b5ac02SPyun YongHyeon 	stats->rx_control += CSR_READ_4(sc, ET_STAT_RX_CTL);
2593e0b5ac02SPyun YongHyeon 	stats->rx_pause += CSR_READ_4(sc, ET_STAT_RX_PAUSE);
2594e0b5ac02SPyun YongHyeon 	stats->rx_unknown_control += CSR_READ_4(sc, ET_STAT_RX_UNKNOWN_CTL);
2595e0b5ac02SPyun YongHyeon 	stats->rx_alignerrs += CSR_READ_4(sc, ET_STAT_RX_ALIGN_ERR);
2596e0b5ac02SPyun YongHyeon 	stats->rx_lenerrs += CSR_READ_4(sc, ET_STAT_RX_LEN_ERR);
2597e0b5ac02SPyun YongHyeon 	stats->rx_codeerrs += CSR_READ_4(sc, ET_STAT_RX_CODE_ERR);
2598e0b5ac02SPyun YongHyeon 	stats->rx_cserrs += CSR_READ_4(sc, ET_STAT_RX_CS_ERR);
2599e0b5ac02SPyun YongHyeon 	stats->rx_runts += CSR_READ_4(sc, ET_STAT_RX_RUNT);
2600e0b5ac02SPyun YongHyeon 	stats->rx_oversize += CSR_READ_4(sc, ET_STAT_RX_OVERSIZE);
2601e0b5ac02SPyun YongHyeon 	stats->rx_fragments += CSR_READ_4(sc, ET_STAT_RX_FRAG);
2602e0b5ac02SPyun YongHyeon 	stats->rx_jabbers += CSR_READ_4(sc, ET_STAT_RX_JABBER);
2603e0b5ac02SPyun YongHyeon 	stats->rx_drop += CSR_READ_4(sc, ET_STAT_RX_DROP);
2604e0b5ac02SPyun YongHyeon 
2605e0b5ac02SPyun YongHyeon 	stats->tx_bytes += CSR_READ_4(sc, ET_STAT_TX_BYTES);
2606e0b5ac02SPyun YongHyeon 	stats->tx_frames += CSR_READ_4(sc, ET_STAT_TX_FRAMES);
2607e0b5ac02SPyun YongHyeon 	stats->tx_mcast += CSR_READ_4(sc, ET_STAT_TX_MCAST);
2608e0b5ac02SPyun YongHyeon 	stats->tx_bcast += CSR_READ_4(sc, ET_STAT_TX_BCAST);
2609e0b5ac02SPyun YongHyeon 	stats->tx_pause += CSR_READ_4(sc, ET_STAT_TX_PAUSE);
2610e0b5ac02SPyun YongHyeon 	stats->tx_deferred += CSR_READ_4(sc, ET_STAT_TX_DEFER);
2611e0b5ac02SPyun YongHyeon 	stats->tx_excess_deferred += CSR_READ_4(sc, ET_STAT_TX_EXCESS_DEFER);
2612e0b5ac02SPyun YongHyeon 	stats->tx_single_colls += CSR_READ_4(sc, ET_STAT_TX_SINGLE_COL);
2613e0b5ac02SPyun YongHyeon 	stats->tx_multi_colls += CSR_READ_4(sc, ET_STAT_TX_MULTI_COL);
2614e0b5ac02SPyun YongHyeon 	stats->tx_late_colls += CSR_READ_4(sc, ET_STAT_TX_LATE_COL);
2615e0b5ac02SPyun YongHyeon 	stats->tx_excess_colls += CSR_READ_4(sc, ET_STAT_TX_EXCESS_COL);
2616e0b5ac02SPyun YongHyeon 	stats->tx_total_colls += CSR_READ_4(sc, ET_STAT_TX_TOTAL_COL);
2617e0b5ac02SPyun YongHyeon 	stats->tx_pause_honored += CSR_READ_4(sc, ET_STAT_TX_PAUSE_HONOR);
2618e0b5ac02SPyun YongHyeon 	stats->tx_drop += CSR_READ_4(sc, ET_STAT_TX_DROP);
2619e0b5ac02SPyun YongHyeon 	stats->tx_jabbers += CSR_READ_4(sc, ET_STAT_TX_JABBER);
2620e0b5ac02SPyun YongHyeon 	stats->tx_crcerrs += CSR_READ_4(sc, ET_STAT_TX_CRC_ERR);
2621e0b5ac02SPyun YongHyeon 	stats->tx_control += CSR_READ_4(sc, ET_STAT_TX_CTL);
2622e0b5ac02SPyun YongHyeon 	stats->tx_oversize += CSR_READ_4(sc, ET_STAT_TX_OVERSIZE);
2623e0b5ac02SPyun YongHyeon 	stats->tx_undersize += CSR_READ_4(sc, ET_STAT_TX_UNDERSIZE);
2624e0b5ac02SPyun YongHyeon 	stats->tx_fragments += CSR_READ_4(sc, ET_STAT_TX_FRAG);
2625e0b5ac02SPyun YongHyeon 
2626e0b5ac02SPyun YongHyeon 	/* Update ifnet counters. */
2627e0b5ac02SPyun YongHyeon 	ifp = sc->ifp;
2628e0b5ac02SPyun YongHyeon 	ifp->if_opackets = (u_long)stats->tx_frames;
2629e0b5ac02SPyun YongHyeon 	ifp->if_collisions = stats->tx_total_colls;
2630e0b5ac02SPyun YongHyeon 	ifp->if_oerrors = stats->tx_drop + stats->tx_jabbers +
2631e0b5ac02SPyun YongHyeon 	    stats->tx_crcerrs + stats->tx_excess_deferred +
2632e0b5ac02SPyun YongHyeon 	    stats->tx_late_colls;
2633e0b5ac02SPyun YongHyeon 	ifp->if_ipackets = (u_long)stats->rx_frames;
2634e0b5ac02SPyun YongHyeon 	ifp->if_ierrors = stats->rx_crcerrs + stats->rx_alignerrs +
2635e0b5ac02SPyun YongHyeon 	    stats->rx_lenerrs + stats->rx_codeerrs + stats->rx_cserrs +
2636e0b5ac02SPyun YongHyeon 	    stats->rx_runts + stats->rx_jabbers + stats->rx_drop;
2637e0b5ac02SPyun YongHyeon }
2638e0b5ac02SPyun YongHyeon 
26390442028aSPyun YongHyeon static int
26400442028aSPyun YongHyeon et_suspend(device_t dev)
26410442028aSPyun YongHyeon {
26420442028aSPyun YongHyeon 	struct et_softc *sc;
2643*38953bb0SPyun YongHyeon 	uint32_t pmcfg;
26440442028aSPyun YongHyeon 
26450442028aSPyun YongHyeon 	sc = device_get_softc(dev);
26460442028aSPyun YongHyeon 	ET_LOCK(sc);
26470442028aSPyun YongHyeon 	if ((sc->ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
26480442028aSPyun YongHyeon 		et_stop(sc);
2649*38953bb0SPyun YongHyeon 	/* Diable all clocks and put PHY into COMA. */
2650*38953bb0SPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ET_PM);
2651*38953bb0SPyun YongHyeon 	pmcfg &= ~(EM_PM_GIGEPHY_ENB | ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE |
2652*38953bb0SPyun YongHyeon 	    ET_PM_RXCLK_GATE);
2653*38953bb0SPyun YongHyeon 	pmcfg |= ET_PM_PHY_SW_COMA;
2654*38953bb0SPyun YongHyeon 	CSR_WRITE_4(sc, ET_PM, pmcfg);
26550442028aSPyun YongHyeon 	ET_UNLOCK(sc);
26560442028aSPyun YongHyeon 	return (0);
26570442028aSPyun YongHyeon }
26580442028aSPyun YongHyeon 
26590442028aSPyun YongHyeon static int
26600442028aSPyun YongHyeon et_resume(device_t dev)
26610442028aSPyun YongHyeon {
26620442028aSPyun YongHyeon 	struct et_softc *sc;
2663*38953bb0SPyun YongHyeon 	uint32_t pmcfg;
26640442028aSPyun YongHyeon 
26650442028aSPyun YongHyeon 	sc = device_get_softc(dev);
26660442028aSPyun YongHyeon 	ET_LOCK(sc);
2667*38953bb0SPyun YongHyeon 	/* Take PHY out of COMA and enable clocks. */
2668*38953bb0SPyun YongHyeon 	pmcfg = ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE;
2669*38953bb0SPyun YongHyeon 	if ((sc->sc_flags & ET_FLAG_FASTETHER) == 0)
2670*38953bb0SPyun YongHyeon 		pmcfg |= EM_PM_GIGEPHY_ENB;
2671*38953bb0SPyun YongHyeon 	CSR_WRITE_4(sc, ET_PM, pmcfg);
26720442028aSPyun YongHyeon 	if ((sc->ifp->if_flags & IFF_UP) != 0)
26730442028aSPyun YongHyeon 		et_init_locked(sc);
26740442028aSPyun YongHyeon 	ET_UNLOCK(sc);
26750442028aSPyun YongHyeon 	return (0);
26760442028aSPyun YongHyeon }
2677