14d52a575SXin LI /*- 2e5fdd9deSXin LI * Copyright (c) 2007 Sepherosa Ziehau. All rights reserved. 34d52a575SXin LI * 44d52a575SXin LI * This code is derived from software contributed to The DragonFly Project 54d52a575SXin LI * by Sepherosa Ziehau <sepherosa@gmail.com> 64d52a575SXin LI * 74d52a575SXin LI * Redistribution and use in source and binary forms, with or without 84d52a575SXin LI * modification, are permitted provided that the following conditions 94d52a575SXin LI * are met: 104d52a575SXin LI * 114d52a575SXin LI * 1. Redistributions of source code must retain the above copyright 124d52a575SXin LI * notice, this list of conditions and the following disclaimer. 134d52a575SXin LI * 2. Redistributions in binary form must reproduce the above copyright 144d52a575SXin LI * notice, this list of conditions and the following disclaimer in 154d52a575SXin LI * the documentation and/or other materials provided with the 164d52a575SXin LI * distribution. 174d52a575SXin LI * 3. Neither the name of The DragonFly Project nor the names of its 184d52a575SXin LI * contributors may be used to endorse or promote products derived 194d52a575SXin LI * from this software without specific, prior written permission. 204d52a575SXin LI * 214d52a575SXin LI * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 224d52a575SXin LI * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 234d52a575SXin LI * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS 244d52a575SXin LI * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 254d52a575SXin LI * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, 264d52a575SXin LI * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING, 274d52a575SXin LI * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 284d52a575SXin LI * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 294d52a575SXin LI * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 304d52a575SXin LI * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 314d52a575SXin LI * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 324d52a575SXin LI * SUCH DAMAGE. 334d52a575SXin LI * 344d52a575SXin LI * $DragonFly: src/sys/dev/netif/et/if_et.c,v 1.10 2008/05/18 07:47:14 sephe Exp $ 354d52a575SXin LI */ 364d52a575SXin LI 37fe42b04dSPyun YongHyeon #include <sys/cdefs.h> 38fe42b04dSPyun YongHyeon __FBSDID("$FreeBSD$"); 39fe42b04dSPyun YongHyeon 404d52a575SXin LI #include <sys/param.h> 414d52a575SXin LI #include <sys/systm.h> 424d52a575SXin LI #include <sys/endian.h> 434d52a575SXin LI #include <sys/kernel.h> 444d52a575SXin LI #include <sys/bus.h> 454d52a575SXin LI #include <sys/malloc.h> 464d52a575SXin LI #include <sys/mbuf.h> 474d52a575SXin LI #include <sys/proc.h> 484d52a575SXin LI #include <sys/rman.h> 494d52a575SXin LI #include <sys/module.h> 504d52a575SXin LI #include <sys/socket.h> 514d52a575SXin LI #include <sys/sockio.h> 524d52a575SXin LI #include <sys/sysctl.h> 534d52a575SXin LI 544d52a575SXin LI #include <net/ethernet.h> 554d52a575SXin LI #include <net/if.h> 564d52a575SXin LI #include <net/if_dl.h> 574d52a575SXin LI #include <net/if_types.h> 584d52a575SXin LI #include <net/bpf.h> 594d52a575SXin LI #include <net/if_arp.h> 604d52a575SXin LI #include <net/if_media.h> 614d52a575SXin LI #include <net/if_vlan_var.h> 624d52a575SXin LI 634d52a575SXin LI #include <machine/bus.h> 644d52a575SXin LI 65d6c65d27SMarius Strobl #include <dev/mii/mii.h> 664d52a575SXin LI #include <dev/mii/miivar.h> 674d52a575SXin LI 684d52a575SXin LI #include <dev/pci/pcireg.h> 694d52a575SXin LI #include <dev/pci/pcivar.h> 704d52a575SXin LI 714d52a575SXin LI #include <dev/et/if_etreg.h> 724d52a575SXin LI #include <dev/et/if_etvar.h> 734d52a575SXin LI 744d52a575SXin LI #include "miibus_if.h" 754d52a575SXin LI 764d52a575SXin LI MODULE_DEPEND(et, pci, 1, 1, 1); 774d52a575SXin LI MODULE_DEPEND(et, ether, 1, 1, 1); 784d52a575SXin LI MODULE_DEPEND(et, miibus, 1, 1, 1); 794d52a575SXin LI 80cc3c3b4eSPyun YongHyeon /* Tunables. */ 81cc3c3b4eSPyun YongHyeon static int msi_disable = 0; 82accb4fcdSPyun YongHyeon TUNABLE_INT("hw.et.msi_disable", &msi_disable); 83cc3c3b4eSPyun YongHyeon 849955274cSPyun YongHyeon #define ET_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 859955274cSPyun YongHyeon 864d52a575SXin LI static int et_probe(device_t); 874d52a575SXin LI static int et_attach(device_t); 884d52a575SXin LI static int et_detach(device_t); 894d52a575SXin LI static int et_shutdown(device_t); 900442028aSPyun YongHyeon static int et_suspend(device_t); 910442028aSPyun YongHyeon static int et_resume(device_t); 924d52a575SXin LI 934d52a575SXin LI static int et_miibus_readreg(device_t, int, int); 944d52a575SXin LI static int et_miibus_writereg(device_t, int, int, int); 954d52a575SXin LI static void et_miibus_statchg(device_t); 964d52a575SXin LI 974d52a575SXin LI static void et_init_locked(struct et_softc *); 984d52a575SXin LI static void et_init(void *); 994d52a575SXin LI static int et_ioctl(struct ifnet *, u_long, caddr_t); 1004d52a575SXin LI static void et_start_locked(struct ifnet *); 1014d52a575SXin LI static void et_start(struct ifnet *); 10205884511SPyun YongHyeon static int et_watchdog(struct et_softc *); 1034d52a575SXin LI static int et_ifmedia_upd_locked(struct ifnet *); 1044d52a575SXin LI static int et_ifmedia_upd(struct ifnet *); 1054d52a575SXin LI static void et_ifmedia_sts(struct ifnet *, struct ifmediareq *); 1064d52a575SXin LI 1074d52a575SXin LI static void et_add_sysctls(struct et_softc *); 1084d52a575SXin LI static int et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS); 1094d52a575SXin LI static int et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS); 1104d52a575SXin LI 1114d52a575SXin LI static void et_intr(void *); 1124d52a575SXin LI static void et_enable_intrs(struct et_softc *, uint32_t); 1134d52a575SXin LI static void et_disable_intrs(struct et_softc *); 1144d52a575SXin LI static void et_rxeof(struct et_softc *); 1154d52a575SXin LI static void et_txeof(struct et_softc *); 1164d52a575SXin LI 11705884511SPyun YongHyeon static int et_dma_alloc(struct et_softc *); 11805884511SPyun YongHyeon static void et_dma_free(struct et_softc *); 11905884511SPyun YongHyeon static void et_dma_map_addr(void *, bus_dma_segment_t *, int, int); 12005884511SPyun YongHyeon static int et_dma_ring_alloc(struct et_softc *, bus_size_t, bus_size_t, 12105884511SPyun YongHyeon bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, 12205884511SPyun YongHyeon const char *); 12305884511SPyun YongHyeon static void et_dma_ring_free(struct et_softc *, bus_dma_tag_t *, uint8_t **, 12405884511SPyun YongHyeon bus_dmamap_t *); 12505884511SPyun YongHyeon static void et_init_tx_ring(struct et_softc *); 1264d52a575SXin LI static int et_init_rx_ring(struct et_softc *); 1274d52a575SXin LI static void et_free_tx_ring(struct et_softc *); 1284d52a575SXin LI static void et_free_rx_ring(struct et_softc *); 1294d52a575SXin LI static int et_encap(struct et_softc *, struct mbuf **); 13005884511SPyun YongHyeon static int et_newbuf_cluster(struct et_rxbuf_data *, int); 13105884511SPyun YongHyeon static int et_newbuf_hdr(struct et_rxbuf_data *, int); 13205884511SPyun YongHyeon static void et_rxbuf_discard(struct et_rxbuf_data *, int); 1334d52a575SXin LI 1344d52a575SXin LI static void et_stop(struct et_softc *); 1354d52a575SXin LI static int et_chip_init(struct et_softc *); 1364d52a575SXin LI static void et_chip_attach(struct et_softc *); 1374d52a575SXin LI static void et_init_mac(struct et_softc *); 1384d52a575SXin LI static void et_init_rxmac(struct et_softc *); 1394d52a575SXin LI static void et_init_txmac(struct et_softc *); 1404d52a575SXin LI static int et_init_rxdma(struct et_softc *); 1414d52a575SXin LI static int et_init_txdma(struct et_softc *); 1424d52a575SXin LI static int et_start_rxdma(struct et_softc *); 1434d52a575SXin LI static int et_start_txdma(struct et_softc *); 1444d52a575SXin LI static int et_stop_rxdma(struct et_softc *); 1454d52a575SXin LI static int et_stop_txdma(struct et_softc *); 1464d52a575SXin LI static int et_enable_txrx(struct et_softc *, int); 1474d52a575SXin LI static void et_reset(struct et_softc *); 1488b3c6496SPyun YongHyeon static int et_bus_config(struct et_softc *); 1494d52a575SXin LI static void et_get_eaddr(device_t, uint8_t[]); 1504d52a575SXin LI static void et_setmulti(struct et_softc *); 1514d52a575SXin LI static void et_tick(void *); 1524d52a575SXin LI static void et_setmedia(struct et_softc *); 1534d52a575SXin LI 1544d52a575SXin LI static const struct et_dev { 1554d52a575SXin LI uint16_t vid; 1564d52a575SXin LI uint16_t did; 1574d52a575SXin LI const char *desc; 1584d52a575SXin LI } et_devices[] = { 1594d52a575SXin LI { PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310, 1604d52a575SXin LI "Agere ET1310 Gigabit Ethernet" }, 1614d52a575SXin LI { PCI_VENDOR_LUCENT, PCI_PRODUCT_LUCENT_ET1310_FAST, 1624d52a575SXin LI "Agere ET1310 Fast Ethernet" }, 1634d52a575SXin LI { 0, 0, NULL } 1644d52a575SXin LI }; 1654d52a575SXin LI 1664d52a575SXin LI static device_method_t et_methods[] = { 1674d52a575SXin LI DEVMETHOD(device_probe, et_probe), 1684d52a575SXin LI DEVMETHOD(device_attach, et_attach), 1694d52a575SXin LI DEVMETHOD(device_detach, et_detach), 1704d52a575SXin LI DEVMETHOD(device_shutdown, et_shutdown), 1710442028aSPyun YongHyeon DEVMETHOD(device_suspend, et_suspend), 1720442028aSPyun YongHyeon DEVMETHOD(device_resume, et_resume), 1734d52a575SXin LI 1744d52a575SXin LI DEVMETHOD(miibus_readreg, et_miibus_readreg), 1754d52a575SXin LI DEVMETHOD(miibus_writereg, et_miibus_writereg), 1764d52a575SXin LI DEVMETHOD(miibus_statchg, et_miibus_statchg), 1774d52a575SXin LI 1784b7ec270SMarius Strobl DEVMETHOD_END 1794d52a575SXin LI }; 1804d52a575SXin LI 1814d52a575SXin LI static driver_t et_driver = { 1824d52a575SXin LI "et", 1834d52a575SXin LI et_methods, 1844d52a575SXin LI sizeof(struct et_softc) 1854d52a575SXin LI }; 1864d52a575SXin LI 1874d52a575SXin LI static devclass_t et_devclass; 1884d52a575SXin LI 1894d52a575SXin LI DRIVER_MODULE(et, pci, et_driver, et_devclass, 0, 0); 1904d52a575SXin LI DRIVER_MODULE(miibus, et, miibus_driver, miibus_devclass, 0, 0); 1914d52a575SXin LI 1924d52a575SXin LI static int et_rx_intr_npkts = 32; 1934d52a575SXin LI static int et_rx_intr_delay = 20; /* x10 usec */ 1944d52a575SXin LI static int et_tx_intr_nsegs = 126; 1954d52a575SXin LI static uint32_t et_timer = 1000 * 1000 * 1000; /* nanosec */ 1964d52a575SXin LI 1974d52a575SXin LI TUNABLE_INT("hw.et.timer", &et_timer); 1984d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_npkts", &et_rx_intr_npkts); 1994d52a575SXin LI TUNABLE_INT("hw.et.rx_intr_delay", &et_rx_intr_delay); 2004d52a575SXin LI TUNABLE_INT("hw.et.tx_intr_nsegs", &et_tx_intr_nsegs); 2014d52a575SXin LI 2024d52a575SXin LI static int 2034d52a575SXin LI et_probe(device_t dev) 2044d52a575SXin LI { 2054d52a575SXin LI const struct et_dev *d; 2064d52a575SXin LI uint16_t did, vid; 2074d52a575SXin LI 2084d52a575SXin LI vid = pci_get_vendor(dev); 2094d52a575SXin LI did = pci_get_device(dev); 2104d52a575SXin LI 2114d52a575SXin LI for (d = et_devices; d->desc != NULL; ++d) { 2124d52a575SXin LI if (vid == d->vid && did == d->did) { 2134d52a575SXin LI device_set_desc(dev, d->desc); 214a64788d1SPyun YongHyeon return (BUS_PROBE_DEFAULT); 2154d52a575SXin LI } 2164d52a575SXin LI } 217398f1b65SPyun YongHyeon return (ENXIO); 2184d52a575SXin LI } 2194d52a575SXin LI 2204d52a575SXin LI static int 2214d52a575SXin LI et_attach(device_t dev) 2224d52a575SXin LI { 2234d52a575SXin LI struct et_softc *sc; 2244d52a575SXin LI struct ifnet *ifp; 2254d52a575SXin LI uint8_t eaddr[ETHER_ADDR_LEN]; 226cc3c3b4eSPyun YongHyeon int cap, error, msic; 2274d52a575SXin LI 2284d52a575SXin LI sc = device_get_softc(dev); 2294d52a575SXin LI sc->dev = dev; 2304d52a575SXin LI mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 2314d52a575SXin LI MTX_DEF); 232d2f7028cSPyun YongHyeon callout_init_mtx(&sc->sc_tick, &sc->sc_mtx, 0); 2334d52a575SXin LI 2344d52a575SXin LI ifp = sc->ifp = if_alloc(IFT_ETHER); 2354d52a575SXin LI if (ifp == NULL) { 2364d52a575SXin LI device_printf(dev, "can not if_alloc()\n"); 2374d52a575SXin LI error = ENOSPC; 2384d52a575SXin LI goto fail; 2394d52a575SXin LI } 2404d52a575SXin LI 2414d52a575SXin LI /* 2424d52a575SXin LI * Initialize tunables 2434d52a575SXin LI */ 2444d52a575SXin LI sc->sc_rx_intr_npkts = et_rx_intr_npkts; 2454d52a575SXin LI sc->sc_rx_intr_delay = et_rx_intr_delay; 2464d52a575SXin LI sc->sc_tx_intr_nsegs = et_tx_intr_nsegs; 2474d52a575SXin LI sc->sc_timer = et_timer; 2484d52a575SXin LI 2494d52a575SXin LI /* Enable bus mastering */ 2504d52a575SXin LI pci_enable_busmaster(dev); 2514d52a575SXin LI 2524d52a575SXin LI /* 2534d52a575SXin LI * Allocate IO memory 2544d52a575SXin LI */ 2554d52a575SXin LI sc->sc_mem_rid = ET_PCIR_BAR; 2564d52a575SXin LI sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 2574d52a575SXin LI &sc->sc_mem_rid, RF_ACTIVE); 2584d52a575SXin LI if (sc->sc_mem_res == NULL) { 2594d52a575SXin LI device_printf(dev, "can't allocate IO memory\n"); 260398f1b65SPyun YongHyeon return (ENXIO); 2614d52a575SXin LI } 2624d52a575SXin LI 263cc3c3b4eSPyun YongHyeon msic = 0; 2643b0a4aefSJohn Baldwin if (pci_find_cap(dev, PCIY_EXPRESS, &cap) == 0) { 265cc3c3b4eSPyun YongHyeon sc->sc_expcap = cap; 266cc3c3b4eSPyun YongHyeon sc->sc_flags |= ET_FLAG_PCIE; 267cc3c3b4eSPyun YongHyeon msic = pci_msi_count(dev); 268cc3c3b4eSPyun YongHyeon if (bootverbose) 269cc3c3b4eSPyun YongHyeon device_printf(dev, "MSI count: %d\n", msic); 270cc3c3b4eSPyun YongHyeon } 271cc3c3b4eSPyun YongHyeon if (msic > 0 && msi_disable == 0) { 272cc3c3b4eSPyun YongHyeon msic = 1; 273cc3c3b4eSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 274cc3c3b4eSPyun YongHyeon if (msic == 1) { 275cc3c3b4eSPyun YongHyeon device_printf(dev, "Using %d MSI message\n", 276cc3c3b4eSPyun YongHyeon msic); 277cc3c3b4eSPyun YongHyeon sc->sc_flags |= ET_FLAG_MSI; 278cc3c3b4eSPyun YongHyeon } else 279cc3c3b4eSPyun YongHyeon pci_release_msi(dev); 280cc3c3b4eSPyun YongHyeon } 281cc3c3b4eSPyun YongHyeon } 282cc3c3b4eSPyun YongHyeon 2834d52a575SXin LI /* 2844d52a575SXin LI * Allocate IRQ 2854d52a575SXin LI */ 286cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) == 0) { 2874d52a575SXin LI sc->sc_irq_rid = 0; 2884d52a575SXin LI sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 289cc3c3b4eSPyun YongHyeon &sc->sc_irq_rid, RF_SHAREABLE | RF_ACTIVE); 290cc3c3b4eSPyun YongHyeon } else { 291cc3c3b4eSPyun YongHyeon sc->sc_irq_rid = 1; 292cc3c3b4eSPyun YongHyeon sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 293cc3c3b4eSPyun YongHyeon &sc->sc_irq_rid, RF_ACTIVE); 294cc3c3b4eSPyun YongHyeon } 2954d52a575SXin LI if (sc->sc_irq_res == NULL) { 2964d52a575SXin LI device_printf(dev, "can't allocate irq\n"); 2974d52a575SXin LI error = ENXIO; 2984d52a575SXin LI goto fail; 2994d52a575SXin LI } 3004d52a575SXin LI 3018b3c6496SPyun YongHyeon error = et_bus_config(sc); 3024d52a575SXin LI if (error) 3034d52a575SXin LI goto fail; 3044d52a575SXin LI 3054d52a575SXin LI et_get_eaddr(dev, eaddr); 3064d52a575SXin LI 3074d52a575SXin LI CSR_WRITE_4(sc, ET_PM, 3084d52a575SXin LI ET_PM_SYSCLK_GATE | ET_PM_TXCLK_GATE | ET_PM_RXCLK_GATE); 3094d52a575SXin LI 3104d52a575SXin LI et_reset(sc); 3114d52a575SXin LI 3124d52a575SXin LI et_disable_intrs(sc); 3134d52a575SXin LI 31405884511SPyun YongHyeon error = et_dma_alloc(sc); 3154d52a575SXin LI if (error) 3164d52a575SXin LI goto fail; 3174d52a575SXin LI 3184d52a575SXin LI ifp->if_softc = sc; 3194d52a575SXin LI if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 3204d52a575SXin LI ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 3214d52a575SXin LI ifp->if_init = et_init; 3224d52a575SXin LI ifp->if_ioctl = et_ioctl; 3234d52a575SXin LI ifp->if_start = et_start; 324ed848e3aSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_MTU; 3254d52a575SXin LI ifp->if_capenable = ifp->if_capabilities; 326c8b727ceSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = ET_TX_NDESC - 1; 327c8b727ceSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ET_TX_NDESC - 1); 3284d52a575SXin LI IFQ_SET_READY(&ifp->if_snd); 3294d52a575SXin LI 3304d52a575SXin LI et_chip_attach(sc); 3314d52a575SXin LI 332d6c65d27SMarius Strobl error = mii_attach(dev, &sc->sc_miibus, ifp, et_ifmedia_upd, 333d6c65d27SMarius Strobl et_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, MII_OFFSET_ANY, 0); 3344d52a575SXin LI if (error) { 335d6c65d27SMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 3364d52a575SXin LI goto fail; 3374d52a575SXin LI } 3384d52a575SXin LI 3394d52a575SXin LI ether_ifattach(ifp, eaddr); 340d2f7028cSPyun YongHyeon 341d2f7028cSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 342d2f7028cSPyun YongHyeon ifp->if_hdrlen = sizeof(struct ether_vlan_header); 3434d52a575SXin LI 3444d52a575SXin LI error = bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_NET | INTR_MPSAFE, 3454d52a575SXin LI NULL, et_intr, sc, &sc->sc_irq_handle); 3464d52a575SXin LI if (error) { 3474d52a575SXin LI ether_ifdetach(ifp); 3484d52a575SXin LI device_printf(dev, "can't setup intr\n"); 3494d52a575SXin LI goto fail; 3504d52a575SXin LI } 3514d52a575SXin LI 3524d52a575SXin LI et_add_sysctls(sc); 3534d52a575SXin LI 354398f1b65SPyun YongHyeon return (0); 3554d52a575SXin LI fail: 3564d52a575SXin LI et_detach(dev); 357398f1b65SPyun YongHyeon return (error); 3584d52a575SXin LI } 3594d52a575SXin LI 3604d52a575SXin LI static int 3614d52a575SXin LI et_detach(device_t dev) 3624d52a575SXin LI { 3634d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 3644d52a575SXin LI 3654d52a575SXin LI if (device_is_attached(dev)) { 366a64788d1SPyun YongHyeon ether_ifdetach(sc->ifp); 3674d52a575SXin LI ET_LOCK(sc); 3684d52a575SXin LI et_stop(sc); 3694d52a575SXin LI ET_UNLOCK(sc); 370a64788d1SPyun YongHyeon callout_drain(&sc->sc_tick); 3714d52a575SXin LI } 3724d52a575SXin LI 3734d52a575SXin LI if (sc->sc_miibus != NULL) 3744d52a575SXin LI device_delete_child(dev, sc->sc_miibus); 3754d52a575SXin LI bus_generic_detach(dev); 3764d52a575SXin LI 377a64788d1SPyun YongHyeon if (sc->sc_irq_handle != NULL) 378a64788d1SPyun YongHyeon bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_irq_handle); 379a64788d1SPyun YongHyeon if (sc->sc_irq_res != NULL) 380a64788d1SPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 381a64788d1SPyun YongHyeon rman_get_rid(sc->sc_irq_res), sc->sc_irq_res); 382cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) != 0) 383cc3c3b4eSPyun YongHyeon pci_release_msi(dev); 384a64788d1SPyun YongHyeon if (sc->sc_mem_res != NULL) 385a64788d1SPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, 386a64788d1SPyun YongHyeon rman_get_rid(sc->sc_mem_res), sc->sc_mem_res); 3874d52a575SXin LI 3884d52a575SXin LI if (sc->ifp != NULL) 3894d52a575SXin LI if_free(sc->ifp); 3904d52a575SXin LI 39105884511SPyun YongHyeon et_dma_free(sc); 3925b8f4900SPyun YongHyeon 3935b8f4900SPyun YongHyeon mtx_destroy(&sc->sc_mtx); 3944d52a575SXin LI 395398f1b65SPyun YongHyeon return (0); 3964d52a575SXin LI } 3974d52a575SXin LI 3984d52a575SXin LI static int 3994d52a575SXin LI et_shutdown(device_t dev) 4004d52a575SXin LI { 4014d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 4024d52a575SXin LI 4034d52a575SXin LI ET_LOCK(sc); 4044d52a575SXin LI et_stop(sc); 4054d52a575SXin LI ET_UNLOCK(sc); 406398f1b65SPyun YongHyeon return (0); 4074d52a575SXin LI } 4084d52a575SXin LI 4094d52a575SXin LI static int 4104d52a575SXin LI et_miibus_readreg(device_t dev, int phy, int reg) 4114d52a575SXin LI { 4124d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 4134d52a575SXin LI uint32_t val; 4144d52a575SXin LI int i, ret; 4154d52a575SXin LI 4164d52a575SXin LI /* Stop any pending operations */ 4174d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 4184d52a575SXin LI 41923263665SPyun YongHyeon val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK; 42023263665SPyun YongHyeon val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK; 4214d52a575SXin LI CSR_WRITE_4(sc, ET_MII_ADDR, val); 4224d52a575SXin LI 4234d52a575SXin LI /* Start reading */ 4244d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, ET_MII_CMD_READ); 4254d52a575SXin LI 4264d52a575SXin LI #define NRETRY 50 4274d52a575SXin LI 4284d52a575SXin LI for (i = 0; i < NRETRY; ++i) { 4294d52a575SXin LI val = CSR_READ_4(sc, ET_MII_IND); 4304d52a575SXin LI if ((val & (ET_MII_IND_BUSY | ET_MII_IND_INVALID)) == 0) 4314d52a575SXin LI break; 4324d52a575SXin LI DELAY(50); 4334d52a575SXin LI } 4344d52a575SXin LI if (i == NRETRY) { 4354d52a575SXin LI if_printf(sc->ifp, 4364d52a575SXin LI "read phy %d, reg %d timed out\n", phy, reg); 4374d52a575SXin LI ret = 0; 4384d52a575SXin LI goto back; 4394d52a575SXin LI } 4404d52a575SXin LI 4414d52a575SXin LI #undef NRETRY 4424d52a575SXin LI 4434d52a575SXin LI val = CSR_READ_4(sc, ET_MII_STAT); 44423263665SPyun YongHyeon ret = val & ET_MII_STAT_VALUE_MASK; 4454d52a575SXin LI 4464d52a575SXin LI back: 4474d52a575SXin LI /* Make sure that the current operation is stopped */ 4484d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 449398f1b65SPyun YongHyeon return (ret); 4504d52a575SXin LI } 4514d52a575SXin LI 4524d52a575SXin LI static int 4534d52a575SXin LI et_miibus_writereg(device_t dev, int phy, int reg, int val0) 4544d52a575SXin LI { 4554d52a575SXin LI struct et_softc *sc = device_get_softc(dev); 4564d52a575SXin LI uint32_t val; 4574d52a575SXin LI int i; 4584d52a575SXin LI 4594d52a575SXin LI /* Stop any pending operations */ 4604d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 4614d52a575SXin LI 46223263665SPyun YongHyeon val = (phy << ET_MII_ADDR_PHY_SHIFT) & ET_MII_ADDR_PHY_MASK; 46323263665SPyun YongHyeon val |= (reg << ET_MII_ADDR_REG_SHIFT) & ET_MII_ADDR_REG_MASK; 4644d52a575SXin LI CSR_WRITE_4(sc, ET_MII_ADDR, val); 4654d52a575SXin LI 4664d52a575SXin LI /* Start writing */ 46723263665SPyun YongHyeon CSR_WRITE_4(sc, ET_MII_CTRL, 46823263665SPyun YongHyeon (val0 << ET_MII_CTRL_VALUE_SHIFT) & ET_MII_CTRL_VALUE_MASK); 4694d52a575SXin LI 4704d52a575SXin LI #define NRETRY 100 4714d52a575SXin LI 4724d52a575SXin LI for (i = 0; i < NRETRY; ++i) { 4734d52a575SXin LI val = CSR_READ_4(sc, ET_MII_IND); 4744d52a575SXin LI if ((val & ET_MII_IND_BUSY) == 0) 4754d52a575SXin LI break; 4764d52a575SXin LI DELAY(50); 4774d52a575SXin LI } 4784d52a575SXin LI if (i == NRETRY) { 4794d52a575SXin LI if_printf(sc->ifp, 4804d52a575SXin LI "write phy %d, reg %d timed out\n", phy, reg); 4814d52a575SXin LI et_miibus_readreg(dev, phy, reg); 4824d52a575SXin LI } 4834d52a575SXin LI 4844d52a575SXin LI #undef NRETRY 4854d52a575SXin LI 4864d52a575SXin LI /* Make sure that the current operation is stopped */ 4874d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CMD, 0); 488398f1b65SPyun YongHyeon return (0); 4894d52a575SXin LI } 4904d52a575SXin LI 4914d52a575SXin LI static void 4924d52a575SXin LI et_miibus_statchg(device_t dev) 4934d52a575SXin LI { 4944d52a575SXin LI et_setmedia(device_get_softc(dev)); 4954d52a575SXin LI } 4964d52a575SXin LI 4974d52a575SXin LI static int 4984d52a575SXin LI et_ifmedia_upd_locked(struct ifnet *ifp) 4994d52a575SXin LI { 5004d52a575SXin LI struct et_softc *sc = ifp->if_softc; 5014d52a575SXin LI struct mii_data *mii = device_get_softc(sc->sc_miibus); 5024d52a575SXin LI struct mii_softc *miisc; 5034d52a575SXin LI 5044d52a575SXin LI LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 5053fcb7a53SMarius Strobl PHY_RESET(miisc); 50696570638SPyun YongHyeon return (mii_mediachg(mii)); 5074d52a575SXin LI } 5084d52a575SXin LI 5094d52a575SXin LI static int 5104d52a575SXin LI et_ifmedia_upd(struct ifnet *ifp) 5114d52a575SXin LI { 5124d52a575SXin LI struct et_softc *sc = ifp->if_softc; 5134d52a575SXin LI int res; 5144d52a575SXin LI 5154d52a575SXin LI ET_LOCK(sc); 5164d52a575SXin LI res = et_ifmedia_upd_locked(ifp); 5174d52a575SXin LI ET_UNLOCK(sc); 5184d52a575SXin LI 519398f1b65SPyun YongHyeon return (res); 5204d52a575SXin LI } 5214d52a575SXin LI 5224d52a575SXin LI static void 5234d52a575SXin LI et_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 5244d52a575SXin LI { 5254d52a575SXin LI struct et_softc *sc = ifp->if_softc; 5264d52a575SXin LI struct mii_data *mii = device_get_softc(sc->sc_miibus); 5274d52a575SXin LI 5280ae9f6a9SPyun YongHyeon ET_LOCK(sc); 5294d52a575SXin LI mii_pollstat(mii); 5304d52a575SXin LI ifmr->ifm_active = mii->mii_media_active; 5314d52a575SXin LI ifmr->ifm_status = mii->mii_media_status; 5320ae9f6a9SPyun YongHyeon ET_UNLOCK(sc); 5334d52a575SXin LI } 5344d52a575SXin LI 5354d52a575SXin LI static void 5364d52a575SXin LI et_stop(struct et_softc *sc) 5374d52a575SXin LI { 5384d52a575SXin LI struct ifnet *ifp = sc->ifp; 5394d52a575SXin LI 5404d52a575SXin LI ET_LOCK_ASSERT(sc); 5414d52a575SXin LI 5424d52a575SXin LI callout_stop(&sc->sc_tick); 5434d52a575SXin LI 5444d52a575SXin LI et_stop_rxdma(sc); 5454d52a575SXin LI et_stop_txdma(sc); 5464d52a575SXin LI 5474d52a575SXin LI et_disable_intrs(sc); 5484d52a575SXin LI 5494d52a575SXin LI et_free_tx_ring(sc); 5504d52a575SXin LI et_free_rx_ring(sc); 5514d52a575SXin LI 5524d52a575SXin LI et_reset(sc); 5534d52a575SXin LI 5544d52a575SXin LI sc->sc_tx = 0; 5554d52a575SXin LI sc->sc_tx_intr = 0; 5564d52a575SXin LI sc->sc_flags &= ~ET_FLAG_TXRX_ENABLED; 5574d52a575SXin LI 5584d52a575SXin LI sc->watchdog_timer = 0; 5594d52a575SXin LI ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 5604d52a575SXin LI } 5614d52a575SXin LI 5624d52a575SXin LI static int 5638b3c6496SPyun YongHyeon et_bus_config(struct et_softc *sc) 5644d52a575SXin LI { 5654d52a575SXin LI uint32_t val, max_plsz; 5664d52a575SXin LI uint16_t ack_latency, replay_timer; 5674d52a575SXin LI 5684d52a575SXin LI /* 5694d52a575SXin LI * Test whether EEPROM is valid 5704d52a575SXin LI * NOTE: Read twice to get the correct value 5714d52a575SXin LI */ 5728b3c6496SPyun YongHyeon pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1); 5738b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, ET_PCIR_EEPROM_STATUS, 1); 5744d52a575SXin LI if (val & ET_PCIM_EEPROM_STATUS_ERROR) { 5758b3c6496SPyun YongHyeon device_printf(sc->dev, "EEPROM status error 0x%02x\n", val); 576398f1b65SPyun YongHyeon return (ENXIO); 5774d52a575SXin LI } 5784d52a575SXin LI 5794d52a575SXin LI /* TODO: LED */ 5804d52a575SXin LI 5818b3c6496SPyun YongHyeon if ((sc->sc_flags & ET_FLAG_PCIE) == 0) 5828b3c6496SPyun YongHyeon return (0); 5838b3c6496SPyun YongHyeon 5844d52a575SXin LI /* 5854d52a575SXin LI * Configure ACK latency and replay timer according to 5864d52a575SXin LI * max playload size 5874d52a575SXin LI */ 5888b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, 5898b3c6496SPyun YongHyeon sc->sc_expcap + PCIR_EXPRESS_DEVICE_CAP, 4); 5908b3c6496SPyun YongHyeon max_plsz = val & PCIM_EXP_CAP_MAX_PAYLOAD; 5914d52a575SXin LI 5924d52a575SXin LI switch (max_plsz) { 5934d52a575SXin LI case ET_PCIV_DEVICE_CAPS_PLSZ_128: 5944d52a575SXin LI ack_latency = ET_PCIV_ACK_LATENCY_128; 5954d52a575SXin LI replay_timer = ET_PCIV_REPLAY_TIMER_128; 5964d52a575SXin LI break; 5974d52a575SXin LI 5984d52a575SXin LI case ET_PCIV_DEVICE_CAPS_PLSZ_256: 5994d52a575SXin LI ack_latency = ET_PCIV_ACK_LATENCY_256; 6004d52a575SXin LI replay_timer = ET_PCIV_REPLAY_TIMER_256; 6014d52a575SXin LI break; 6024d52a575SXin LI 6034d52a575SXin LI default: 6048b3c6496SPyun YongHyeon ack_latency = pci_read_config(sc->dev, ET_PCIR_ACK_LATENCY, 2); 6058b3c6496SPyun YongHyeon replay_timer = pci_read_config(sc->dev, 6068b3c6496SPyun YongHyeon ET_PCIR_REPLAY_TIMER, 2); 6078b3c6496SPyun YongHyeon device_printf(sc->dev, "ack latency %u, replay timer %u\n", 6084d52a575SXin LI ack_latency, replay_timer); 6094d52a575SXin LI break; 6104d52a575SXin LI } 6114d52a575SXin LI if (ack_latency != 0) { 6128b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_ACK_LATENCY, ack_latency, 2); 6138b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_REPLAY_TIMER, replay_timer, 6148b3c6496SPyun YongHyeon 2); 6154d52a575SXin LI } 6164d52a575SXin LI 6174d52a575SXin LI /* 6184d52a575SXin LI * Set L0s and L1 latency timer to 2us 6194d52a575SXin LI */ 6208b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, 4); 62123263665SPyun YongHyeon val &= ~(PCIM_LINK_CAP_L0S_EXIT | PCIM_LINK_CAP_L1_EXIT); 62223263665SPyun YongHyeon /* L0s exit latency : 2us */ 62323263665SPyun YongHyeon val |= 0x00005000; 62423263665SPyun YongHyeon /* L1 exit latency : 2us */ 62523263665SPyun YongHyeon val |= 0x00028000; 6268b3c6496SPyun YongHyeon pci_write_config(sc->dev, ET_PCIR_L0S_L1_LATENCY, val, 4); 6274d52a575SXin LI 6284d52a575SXin LI /* 6294d52a575SXin LI * Set max read request size to 2048 bytes 6304d52a575SXin LI */ 6318b3c6496SPyun YongHyeon val = pci_read_config(sc->dev, 6328b3c6496SPyun YongHyeon sc->sc_expcap + PCIR_EXPRESS_DEVICE_CTL, 2); 6338b3c6496SPyun YongHyeon val &= ~PCIM_EXP_CTL_MAX_READ_REQUEST; 6344d52a575SXin LI val |= ET_PCIV_DEVICE_CTRL_RRSZ_2K; 6358b3c6496SPyun YongHyeon pci_write_config(sc->dev, 6368b3c6496SPyun YongHyeon sc->sc_expcap + PCIR_EXPRESS_DEVICE_CTL, val, 2); 6374d52a575SXin LI 638398f1b65SPyun YongHyeon return (0); 6394d52a575SXin LI } 6404d52a575SXin LI 6414d52a575SXin LI static void 6424d52a575SXin LI et_get_eaddr(device_t dev, uint8_t eaddr[]) 6434d52a575SXin LI { 6444d52a575SXin LI uint32_t val; 6454d52a575SXin LI int i; 6464d52a575SXin LI 6474d52a575SXin LI val = pci_read_config(dev, ET_PCIR_MAC_ADDR0, 4); 6484d52a575SXin LI for (i = 0; i < 4; ++i) 6494d52a575SXin LI eaddr[i] = (val >> (8 * i)) & 0xff; 6504d52a575SXin LI 6514d52a575SXin LI val = pci_read_config(dev, ET_PCIR_MAC_ADDR1, 2); 6524d52a575SXin LI for (; i < ETHER_ADDR_LEN; ++i) 6534d52a575SXin LI eaddr[i] = (val >> (8 * (i - 4))) & 0xff; 6544d52a575SXin LI } 6554d52a575SXin LI 6564d52a575SXin LI static void 6574d52a575SXin LI et_reset(struct et_softc *sc) 6584d52a575SXin LI { 6594d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 6604d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 6614d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 6624d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 6634d52a575SXin LI 6644d52a575SXin LI CSR_WRITE_4(sc, ET_SWRST, 6654d52a575SXin LI ET_SWRST_TXDMA | ET_SWRST_RXDMA | 6664d52a575SXin LI ET_SWRST_TXMAC | ET_SWRST_RXMAC | 6674d52a575SXin LI ET_SWRST_MAC | ET_SWRST_MAC_STAT | ET_SWRST_MMC); 6684d52a575SXin LI 6694d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 6704d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 6714d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC); 6724d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 6734d52a575SXin LI } 6744d52a575SXin LI 6754d52a575SXin LI static void 6764d52a575SXin LI et_disable_intrs(struct et_softc *sc) 6774d52a575SXin LI { 6784d52a575SXin LI CSR_WRITE_4(sc, ET_INTR_MASK, 0xffffffff); 6794d52a575SXin LI } 6804d52a575SXin LI 6814d52a575SXin LI static void 6824d52a575SXin LI et_enable_intrs(struct et_softc *sc, uint32_t intrs) 6834d52a575SXin LI { 6844d52a575SXin LI CSR_WRITE_4(sc, ET_INTR_MASK, ~intrs); 6854d52a575SXin LI } 6864d52a575SXin LI 68705884511SPyun YongHyeon struct et_dmamap_arg { 68805884511SPyun YongHyeon bus_addr_t et_busaddr; 68905884511SPyun YongHyeon }; 69005884511SPyun YongHyeon 69105884511SPyun YongHyeon static void 69205884511SPyun YongHyeon et_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 6934d52a575SXin LI { 69405884511SPyun YongHyeon struct et_dmamap_arg *ctx; 69505884511SPyun YongHyeon 69605884511SPyun YongHyeon if (error) 69705884511SPyun YongHyeon return; 69805884511SPyun YongHyeon 69905884511SPyun YongHyeon KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg)); 70005884511SPyun YongHyeon 70105884511SPyun YongHyeon ctx = arg; 70205884511SPyun YongHyeon ctx->et_busaddr = segs->ds_addr; 70305884511SPyun YongHyeon } 70405884511SPyun YongHyeon 70505884511SPyun YongHyeon static int 70605884511SPyun YongHyeon et_dma_ring_alloc(struct et_softc *sc, bus_size_t alignment, bus_size_t maxsize, 70705884511SPyun YongHyeon bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map, bus_addr_t *paddr, 70805884511SPyun YongHyeon const char *msg) 70905884511SPyun YongHyeon { 71005884511SPyun YongHyeon struct et_dmamap_arg ctx; 71105884511SPyun YongHyeon int error; 71205884511SPyun YongHyeon 71305884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_dtag, alignment, 0, BUS_SPACE_MAXADDR, 71405884511SPyun YongHyeon BUS_SPACE_MAXADDR, NULL, NULL, maxsize, 1, maxsize, 0, NULL, NULL, 71505884511SPyun YongHyeon tag); 71605884511SPyun YongHyeon if (error != 0) { 71705884511SPyun YongHyeon device_printf(sc->dev, "could not create %s dma tag\n", msg); 71805884511SPyun YongHyeon return (error); 71905884511SPyun YongHyeon } 72005884511SPyun YongHyeon /* Allocate DMA'able memory for ring. */ 72105884511SPyun YongHyeon error = bus_dmamem_alloc(*tag, (void **)ring, 72205884511SPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map); 72305884511SPyun YongHyeon if (error != 0) { 72405884511SPyun YongHyeon device_printf(sc->dev, 72505884511SPyun YongHyeon "could not allocate DMA'able memory for %s\n", msg); 72605884511SPyun YongHyeon return (error); 72705884511SPyun YongHyeon } 72805884511SPyun YongHyeon /* Load the address of the ring. */ 72905884511SPyun YongHyeon ctx.et_busaddr = 0; 73005884511SPyun YongHyeon error = bus_dmamap_load(*tag, *map, *ring, maxsize, et_dma_map_addr, 73105884511SPyun YongHyeon &ctx, BUS_DMA_NOWAIT); 73205884511SPyun YongHyeon if (error != 0) { 73305884511SPyun YongHyeon device_printf(sc->dev, 73405884511SPyun YongHyeon "could not load DMA'able memory for %s\n", msg); 73505884511SPyun YongHyeon return (error); 73605884511SPyun YongHyeon } 73705884511SPyun YongHyeon *paddr = ctx.et_busaddr; 73805884511SPyun YongHyeon return (0); 73905884511SPyun YongHyeon } 74005884511SPyun YongHyeon 74105884511SPyun YongHyeon static void 74205884511SPyun YongHyeon et_dma_ring_free(struct et_softc *sc, bus_dma_tag_t *tag, uint8_t **ring, 74305884511SPyun YongHyeon bus_dmamap_t *map) 74405884511SPyun YongHyeon { 74505884511SPyun YongHyeon 74605884511SPyun YongHyeon if (*map != NULL) 74705884511SPyun YongHyeon bus_dmamap_unload(*tag, *map); 74805884511SPyun YongHyeon if (*map != NULL && *ring != NULL) { 74905884511SPyun YongHyeon bus_dmamem_free(*tag, *ring, *map); 75005884511SPyun YongHyeon *ring = NULL; 75105884511SPyun YongHyeon *map = NULL; 75205884511SPyun YongHyeon } 75305884511SPyun YongHyeon if (*tag) { 75405884511SPyun YongHyeon bus_dma_tag_destroy(*tag); 75505884511SPyun YongHyeon *tag = NULL; 75605884511SPyun YongHyeon } 75705884511SPyun YongHyeon } 75805884511SPyun YongHyeon 75905884511SPyun YongHyeon static int 76005884511SPyun YongHyeon et_dma_alloc(struct et_softc *sc) 76105884511SPyun YongHyeon { 76205884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 76305884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 76405884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 76505884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 76605884511SPyun YongHyeon struct et_rxbuf_data *rbd; 76705884511SPyun YongHyeon struct et_txbuf_data *tbd; 76805884511SPyun YongHyeon struct et_txstatus_data *txsd; 7694d52a575SXin LI int i, error; 7704d52a575SXin LI 77105884511SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 77205884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 77305884511SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, 77405884511SPyun YongHyeon &sc->sc_dtag); 77505884511SPyun YongHyeon if (error != 0) { 77605884511SPyun YongHyeon device_printf(sc->dev, "could not allocate parent dma tag\n"); 777398f1b65SPyun YongHyeon return (error); 7784d52a575SXin LI } 7794d52a575SXin LI 78005884511SPyun YongHyeon /* TX ring. */ 78105884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 78205884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_TX_RING_SIZE, 78305884511SPyun YongHyeon &tx_ring->tr_dtag, (uint8_t **)&tx_ring->tr_desc, &tx_ring->tr_dmap, 78405884511SPyun YongHyeon &tx_ring->tr_paddr, "TX ring"); 7854d52a575SXin LI if (error) 786398f1b65SPyun YongHyeon return (error); 7874d52a575SXin LI 78805884511SPyun YongHyeon /* TX status block. */ 78905884511SPyun YongHyeon txsd = &sc->sc_tx_status; 79005884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, sizeof(uint32_t), 79105884511SPyun YongHyeon &txsd->txsd_dtag, (uint8_t **)&txsd->txsd_status, &txsd->txsd_dmap, 79205884511SPyun YongHyeon &txsd->txsd_paddr, "TX status block"); 79305884511SPyun YongHyeon if (error) 79405884511SPyun YongHyeon return (error); 7954d52a575SXin LI 79605884511SPyun YongHyeon /* RX ring 0, used as to recive small sized frames. */ 79705884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 79805884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE, 79905884511SPyun YongHyeon &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap, 80005884511SPyun YongHyeon &rx_ring->rr_paddr, "RX ring 0"); 80105884511SPyun YongHyeon rx_ring->rr_posreg = ET_RX_RING0_POS; 80205884511SPyun YongHyeon if (error) 80305884511SPyun YongHyeon return (error); 8044d52a575SXin LI 80505884511SPyun YongHyeon /* RX ring 1, used as to store normal sized frames. */ 80605884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 80705884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RX_RING_SIZE, 80805884511SPyun YongHyeon &rx_ring->rr_dtag, (uint8_t **)&rx_ring->rr_desc, &rx_ring->rr_dmap, 80905884511SPyun YongHyeon &rx_ring->rr_paddr, "RX ring 1"); 81005884511SPyun YongHyeon rx_ring->rr_posreg = ET_RX_RING1_POS; 81105884511SPyun YongHyeon if (error) 81205884511SPyun YongHyeon return (error); 8134d52a575SXin LI 81405884511SPyun YongHyeon /* RX stat ring. */ 81505884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 81605884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_RING_ALIGN, ET_RXSTAT_RING_SIZE, 81705884511SPyun YongHyeon &rxst_ring->rsr_dtag, (uint8_t **)&rxst_ring->rsr_stat, 81805884511SPyun YongHyeon &rxst_ring->rsr_dmap, &rxst_ring->rsr_paddr, "RX stat ring"); 81905884511SPyun YongHyeon if (error) 82005884511SPyun YongHyeon return (error); 8214d52a575SXin LI 82205884511SPyun YongHyeon /* RX status block. */ 82305884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 82405884511SPyun YongHyeon error = et_dma_ring_alloc(sc, ET_STATUS_ALIGN, 82505884511SPyun YongHyeon sizeof(struct et_rxstatus), &rxsd->rxsd_dtag, 82605884511SPyun YongHyeon (uint8_t **)&rxsd->rxsd_status, &rxsd->rxsd_dmap, 82705884511SPyun YongHyeon &rxsd->rxsd_paddr, "RX status block"); 82805884511SPyun YongHyeon if (error) 82905884511SPyun YongHyeon return (error); 8304d52a575SXin LI 83105884511SPyun YongHyeon /* Create parent DMA tag for mbufs. */ 83205884511SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 83305884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 83405884511SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL, 83505884511SPyun YongHyeon &sc->sc_mbuf_dtag); 83605884511SPyun YongHyeon if (error != 0) { 83705884511SPyun YongHyeon device_printf(sc->dev, 83805884511SPyun YongHyeon "could not allocate parent dma tag for mbuf\n"); 839398f1b65SPyun YongHyeon return (error); 8404d52a575SXin LI } 8414d52a575SXin LI 84205884511SPyun YongHyeon /* Create DMA tag for mini RX mbufs to use RX ring 0. */ 84305884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 84405884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MHLEN, 1, 84505884511SPyun YongHyeon MHLEN, 0, NULL, NULL, &sc->sc_rx_mini_tag); 8464d52a575SXin LI if (error) { 84705884511SPyun YongHyeon device_printf(sc->dev, "could not create mini RX dma tag\n"); 848398f1b65SPyun YongHyeon return (error); 8494d52a575SXin LI } 8504d52a575SXin LI 85105884511SPyun YongHyeon /* Create DMA tag for standard RX mbufs to use RX ring 1. */ 85205884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 85305884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1, 85405884511SPyun YongHyeon MCLBYTES, 0, NULL, NULL, &sc->sc_rx_tag); 8554d52a575SXin LI if (error) { 85605884511SPyun YongHyeon device_printf(sc->dev, "could not create RX dma tag\n"); 857398f1b65SPyun YongHyeon return (error); 8584d52a575SXin LI } 8594d52a575SXin LI 86005884511SPyun YongHyeon /* Create DMA tag for TX mbufs. */ 86105884511SPyun YongHyeon error = bus_dma_tag_create(sc->sc_mbuf_dtag, 1, 0, 86205884511SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 86305884511SPyun YongHyeon MCLBYTES * ET_NSEG_MAX, ET_NSEG_MAX, MCLBYTES, 0, NULL, NULL, 86405884511SPyun YongHyeon &sc->sc_tx_tag); 86505884511SPyun YongHyeon if (error) { 86605884511SPyun YongHyeon device_printf(sc->dev, "could not create TX dma tag\n"); 86705884511SPyun YongHyeon return (error); 86805884511SPyun YongHyeon } 86905884511SPyun YongHyeon 87005884511SPyun YongHyeon /* Initialize RX ring 0. */ 87105884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 87205884511SPyun YongHyeon rbd->rbd_bufsize = ET_RXDMA_CTRL_RING0_128; 87305884511SPyun YongHyeon rbd->rbd_newbuf = et_newbuf_hdr; 87405884511SPyun YongHyeon rbd->rbd_discard = et_rxbuf_discard; 8754d52a575SXin LI rbd->rbd_softc = sc; 87605884511SPyun YongHyeon rbd->rbd_ring = &sc->sc_rx_ring[0]; 87705884511SPyun YongHyeon /* Create DMA maps for mini RX buffers, ring 0. */ 87805884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 87905884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_mini_tag, 0, 88005884511SPyun YongHyeon &rbd->rbd_buf[i].rb_dmap); 88105884511SPyun YongHyeon if (error) { 88205884511SPyun YongHyeon device_printf(sc->dev, 88305884511SPyun YongHyeon "could not create DMA map for mini RX mbufs\n"); 88405884511SPyun YongHyeon return (error); 88505884511SPyun YongHyeon } 8864d52a575SXin LI } 8874d52a575SXin LI 88805884511SPyun YongHyeon /* Create a spare DMA map for mini RX buffers, ring 0. */ 88905884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_mini_tag, 0, 89005884511SPyun YongHyeon &sc->sc_rx_mini_sparemap); 89105884511SPyun YongHyeon if (error) { 89205884511SPyun YongHyeon device_printf(sc->dev, 89305884511SPyun YongHyeon "could not create spare DMA map for mini RX mbuf\n"); 89405884511SPyun YongHyeon return (error); 89505884511SPyun YongHyeon } 89605884511SPyun YongHyeon 89705884511SPyun YongHyeon /* Initialize RX ring 1. */ 89805884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 89905884511SPyun YongHyeon rbd->rbd_bufsize = ET_RXDMA_CTRL_RING1_2048; 90005884511SPyun YongHyeon rbd->rbd_newbuf = et_newbuf_cluster; 90105884511SPyun YongHyeon rbd->rbd_discard = et_rxbuf_discard; 90205884511SPyun YongHyeon rbd->rbd_softc = sc; 90305884511SPyun YongHyeon rbd->rbd_ring = &sc->sc_rx_ring[1]; 90405884511SPyun YongHyeon /* Create DMA maps for standard RX buffers, ring 1. */ 90505884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 90605884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_tag, 0, 90705884511SPyun YongHyeon &rbd->rbd_buf[i].rb_dmap); 90805884511SPyun YongHyeon if (error) { 90905884511SPyun YongHyeon device_printf(sc->dev, 91005884511SPyun YongHyeon "could not create DMA map for mini RX mbufs\n"); 91105884511SPyun YongHyeon return (error); 91205884511SPyun YongHyeon } 91305884511SPyun YongHyeon } 91405884511SPyun YongHyeon 91505884511SPyun YongHyeon /* Create a spare DMA map for standard RX buffers, ring 1. */ 91605884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_rx_tag, 0, &sc->sc_rx_sparemap); 91705884511SPyun YongHyeon if (error) { 91805884511SPyun YongHyeon device_printf(sc->dev, 91905884511SPyun YongHyeon "could not create spare DMA map for RX mbuf\n"); 92005884511SPyun YongHyeon return (error); 92105884511SPyun YongHyeon } 92205884511SPyun YongHyeon 92305884511SPyun YongHyeon /* Create DMA maps for TX buffers. */ 92405884511SPyun YongHyeon tbd = &sc->sc_tx_data; 92505884511SPyun YongHyeon for (i = 0; i < ET_TX_NDESC; i++) { 92605884511SPyun YongHyeon error = bus_dmamap_create(sc->sc_tx_tag, 0, 9274d52a575SXin LI &tbd->tbd_buf[i].tb_dmap); 9284d52a575SXin LI if (error) { 92905884511SPyun YongHyeon device_printf(sc->dev, 93005884511SPyun YongHyeon "could not create DMA map for TX mbufs\n"); 931398f1b65SPyun YongHyeon return (error); 9324d52a575SXin LI } 9334d52a575SXin LI } 9344d52a575SXin LI 935398f1b65SPyun YongHyeon return (0); 9364d52a575SXin LI } 9374d52a575SXin LI 9384d52a575SXin LI static void 93905884511SPyun YongHyeon et_dma_free(struct et_softc *sc) 9404d52a575SXin LI { 94105884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 94205884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 94305884511SPyun YongHyeon struct et_txstatus_data *txsd; 94405884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 94505884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 94605884511SPyun YongHyeon struct et_rxbuf_data *rbd; 94705884511SPyun YongHyeon struct et_txbuf_data *tbd; 9484d52a575SXin LI int i; 9494d52a575SXin LI 95005884511SPyun YongHyeon /* Destroy DMA maps for mini RX buffers, ring 0. */ 95105884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 95205884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 95305884511SPyun YongHyeon if (rbd->rbd_buf[i].rb_dmap) { 95405884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_mini_tag, 95505884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap); 95605884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap = NULL; 9574d52a575SXin LI } 9584d52a575SXin LI } 95905884511SPyun YongHyeon if (sc->sc_rx_mini_sparemap) { 96005884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap); 96105884511SPyun YongHyeon sc->sc_rx_mini_sparemap = NULL; 96205884511SPyun YongHyeon } 96305884511SPyun YongHyeon if (sc->sc_rx_mini_tag) { 96405884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_rx_mini_tag); 96505884511SPyun YongHyeon sc->sc_rx_mini_tag = NULL; 9664d52a575SXin LI } 9674d52a575SXin LI 96805884511SPyun YongHyeon /* Destroy DMA maps for standard RX buffers, ring 1. */ 96905884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 97005884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; i++) { 97105884511SPyun YongHyeon if (rbd->rbd_buf[i].rb_dmap) { 97205884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_tag, 97305884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap); 97405884511SPyun YongHyeon rbd->rbd_buf[i].rb_dmap = NULL; 9754d52a575SXin LI } 9764d52a575SXin LI } 97705884511SPyun YongHyeon if (sc->sc_rx_sparemap) { 97805884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_rx_tag, sc->sc_rx_sparemap); 97905884511SPyun YongHyeon sc->sc_rx_sparemap = NULL; 98005884511SPyun YongHyeon } 98105884511SPyun YongHyeon if (sc->sc_rx_tag) { 98205884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_rx_tag); 98305884511SPyun YongHyeon sc->sc_rx_tag = NULL; 98405884511SPyun YongHyeon } 9854d52a575SXin LI 98605884511SPyun YongHyeon /* Destroy DMA maps for TX buffers. */ 98705884511SPyun YongHyeon tbd = &sc->sc_tx_data; 98805884511SPyun YongHyeon for (i = 0; i < ET_TX_NDESC; i++) { 98905884511SPyun YongHyeon if (tbd->tbd_buf[i].tb_dmap) { 99005884511SPyun YongHyeon bus_dmamap_destroy(sc->sc_tx_tag, 99105884511SPyun YongHyeon tbd->tbd_buf[i].tb_dmap); 99205884511SPyun YongHyeon tbd->tbd_buf[i].tb_dmap = NULL; 99305884511SPyun YongHyeon } 99405884511SPyun YongHyeon } 99505884511SPyun YongHyeon if (sc->sc_tx_tag) { 99605884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_tx_tag); 99705884511SPyun YongHyeon sc->sc_tx_tag = NULL; 99805884511SPyun YongHyeon } 99905884511SPyun YongHyeon 100005884511SPyun YongHyeon /* Destroy mini RX ring, ring 0. */ 100105884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 100205884511SPyun YongHyeon et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc, 100305884511SPyun YongHyeon &rx_ring->rr_dmap); 100405884511SPyun YongHyeon /* Destroy standard RX ring, ring 1. */ 100505884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 100605884511SPyun YongHyeon et_dma_ring_free(sc, &rx_ring->rr_dtag, (void *)&rx_ring->rr_desc, 100705884511SPyun YongHyeon &rx_ring->rr_dmap); 100805884511SPyun YongHyeon /* Destroy RX stat ring. */ 100905884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 101005884511SPyun YongHyeon et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat, 101105884511SPyun YongHyeon &rxst_ring->rsr_dmap); 101205884511SPyun YongHyeon /* Destroy RX status block. */ 101305884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 101405884511SPyun YongHyeon et_dma_ring_free(sc, &rxst_ring->rsr_dtag, (void *)&rxst_ring->rsr_stat, 101505884511SPyun YongHyeon &rxst_ring->rsr_dmap); 101605884511SPyun YongHyeon /* Destroy TX ring. */ 101705884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 101805884511SPyun YongHyeon et_dma_ring_free(sc, &tx_ring->tr_dtag, (void *)&tx_ring->tr_desc, 101905884511SPyun YongHyeon &tx_ring->tr_dmap); 102005884511SPyun YongHyeon /* Destroy TX status block. */ 102105884511SPyun YongHyeon txsd = &sc->sc_tx_status; 102205884511SPyun YongHyeon et_dma_ring_free(sc, &txsd->txsd_dtag, (void *)&txsd->txsd_status, 102305884511SPyun YongHyeon &txsd->txsd_dmap); 102405884511SPyun YongHyeon 102505884511SPyun YongHyeon /* Destroy the parent tag. */ 102605884511SPyun YongHyeon if (sc->sc_dtag) { 102705884511SPyun YongHyeon bus_dma_tag_destroy(sc->sc_dtag); 102805884511SPyun YongHyeon sc->sc_dtag = NULL; 102905884511SPyun YongHyeon } 10304d52a575SXin LI } 10314d52a575SXin LI 10324d52a575SXin LI static void 10334d52a575SXin LI et_chip_attach(struct et_softc *sc) 10344d52a575SXin LI { 10354d52a575SXin LI uint32_t val; 10364d52a575SXin LI 10374d52a575SXin LI /* 10384d52a575SXin LI * Perform minimal initialization 10394d52a575SXin LI */ 10404d52a575SXin LI 10414d52a575SXin LI /* Disable loopback */ 10424d52a575SXin LI CSR_WRITE_4(sc, ET_LOOPBACK, 0); 10434d52a575SXin LI 10444d52a575SXin LI /* Reset MAC */ 10454d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 10464d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 10474d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 10484d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 10494d52a575SXin LI 10504d52a575SXin LI /* 10514d52a575SXin LI * Setup half duplex mode 10524d52a575SXin LI */ 105323263665SPyun YongHyeon val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) | 105423263665SPyun YongHyeon (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) | 105523263665SPyun YongHyeon (55 << ET_MAC_HDX_COLLWIN_SHIFT) | 10564d52a575SXin LI ET_MAC_HDX_EXC_DEFER; 10574d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_HDX, val); 10584d52a575SXin LI 10594d52a575SXin LI /* Clear MAC control */ 10604d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CTRL, 0); 10614d52a575SXin LI 10624d52a575SXin LI /* Reset MII */ 10634d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST); 10644d52a575SXin LI 10654d52a575SXin LI /* Bring MAC out of reset state */ 10664d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 10674d52a575SXin LI 10684d52a575SXin LI /* Enable memory controllers */ 10694d52a575SXin LI CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE); 10704d52a575SXin LI } 10714d52a575SXin LI 10724d52a575SXin LI static void 10734d52a575SXin LI et_intr(void *xsc) 10744d52a575SXin LI { 10754d52a575SXin LI struct et_softc *sc = xsc; 10764d52a575SXin LI struct ifnet *ifp; 10774d52a575SXin LI uint32_t intrs; 10784d52a575SXin LI 10794d52a575SXin LI ET_LOCK(sc); 10804d52a575SXin LI ifp = sc->ifp; 10814d52a575SXin LI if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 10824d52a575SXin LI ET_UNLOCK(sc); 10834d52a575SXin LI return; 10844d52a575SXin LI } 10854d52a575SXin LI 10864d52a575SXin LI et_disable_intrs(sc); 10874d52a575SXin LI 10884d52a575SXin LI intrs = CSR_READ_4(sc, ET_INTR_STATUS); 10894d52a575SXin LI intrs &= ET_INTRS; 10904d52a575SXin LI if (intrs == 0) /* Not interested */ 10914d52a575SXin LI goto back; 10924d52a575SXin LI 10934d52a575SXin LI if (intrs & ET_INTR_RXEOF) 10944d52a575SXin LI et_rxeof(sc); 10954d52a575SXin LI if (intrs & (ET_INTR_TXEOF | ET_INTR_TIMER)) 10964d52a575SXin LI et_txeof(sc); 10974d52a575SXin LI if (intrs & ET_INTR_TIMER) 10984d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer); 10994d52a575SXin LI back: 1100*244fd28bSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 11014d52a575SXin LI et_enable_intrs(sc, ET_INTRS); 1102*244fd28bSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1103*244fd28bSPyun YongHyeon et_start_locked(ifp); 1104*244fd28bSPyun YongHyeon } 11054d52a575SXin LI ET_UNLOCK(sc); 11064d52a575SXin LI } 11074d52a575SXin LI 11084d52a575SXin LI static void 11094d52a575SXin LI et_init_locked(struct et_softc *sc) 11104d52a575SXin LI { 111105884511SPyun YongHyeon struct ifnet *ifp; 111205884511SPyun YongHyeon int error; 11134d52a575SXin LI 11144d52a575SXin LI ET_LOCK_ASSERT(sc); 11154d52a575SXin LI 111605884511SPyun YongHyeon ifp = sc->ifp; 11174d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 11184d52a575SXin LI return; 11194d52a575SXin LI 11204d52a575SXin LI et_stop(sc); 11214d52a575SXin LI 112205884511SPyun YongHyeon et_init_tx_ring(sc); 11234d52a575SXin LI error = et_init_rx_ring(sc); 11244d52a575SXin LI if (error) 112505884511SPyun YongHyeon return; 11264d52a575SXin LI 11274d52a575SXin LI error = et_chip_init(sc); 11284d52a575SXin LI if (error) 11294d52a575SXin LI goto back; 11304d52a575SXin LI 11314d52a575SXin LI error = et_enable_txrx(sc, 1); 11324d52a575SXin LI if (error) 11334d52a575SXin LI goto back; 11344d52a575SXin LI 11354d52a575SXin LI et_enable_intrs(sc, ET_INTRS); 11364d52a575SXin LI 11374d52a575SXin LI callout_reset(&sc->sc_tick, hz, et_tick, sc); 11384d52a575SXin LI 11394d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, sc->sc_timer); 11404d52a575SXin LI 11414d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_RUNNING; 11424d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 11434d52a575SXin LI back: 11444d52a575SXin LI if (error) 11454d52a575SXin LI et_stop(sc); 11464d52a575SXin LI } 11474d52a575SXin LI 11484d52a575SXin LI static void 11494d52a575SXin LI et_init(void *xsc) 11504d52a575SXin LI { 11514d52a575SXin LI struct et_softc *sc = xsc; 11524d52a575SXin LI 11534d52a575SXin LI ET_LOCK(sc); 11544d52a575SXin LI et_init_locked(sc); 11554d52a575SXin LI ET_UNLOCK(sc); 11564d52a575SXin LI } 11574d52a575SXin LI 11584d52a575SXin LI static int 11594d52a575SXin LI et_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 11604d52a575SXin LI { 11614d52a575SXin LI struct et_softc *sc = ifp->if_softc; 11624d52a575SXin LI struct mii_data *mii = device_get_softc(sc->sc_miibus); 11634d52a575SXin LI struct ifreq *ifr = (struct ifreq *)data; 11649955274cSPyun YongHyeon int error = 0, mask, max_framelen; 11654d52a575SXin LI 11664d52a575SXin LI /* XXX LOCKSUSED */ 11674d52a575SXin LI switch (cmd) { 11684d52a575SXin LI case SIOCSIFFLAGS: 11694d52a575SXin LI ET_LOCK(sc); 11704d52a575SXin LI if (ifp->if_flags & IFF_UP) { 11714d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 11724d52a575SXin LI if ((ifp->if_flags ^ sc->sc_if_flags) & 11734d52a575SXin LI (IFF_ALLMULTI | IFF_PROMISC | IFF_BROADCAST)) 11744d52a575SXin LI et_setmulti(sc); 11754d52a575SXin LI } else { 11764d52a575SXin LI et_init_locked(sc); 11774d52a575SXin LI } 11784d52a575SXin LI } else { 11794d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 11804d52a575SXin LI et_stop(sc); 11814d52a575SXin LI } 11824d52a575SXin LI sc->sc_if_flags = ifp->if_flags; 11834d52a575SXin LI ET_UNLOCK(sc); 11844d52a575SXin LI break; 11854d52a575SXin LI 11864d52a575SXin LI case SIOCSIFMEDIA: 11874d52a575SXin LI case SIOCGIFMEDIA: 11884d52a575SXin LI error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 11894d52a575SXin LI break; 11904d52a575SXin LI 11914d52a575SXin LI case SIOCADDMULTI: 11924d52a575SXin LI case SIOCDELMULTI: 11934d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 11944d52a575SXin LI ET_LOCK(sc); 11954d52a575SXin LI et_setmulti(sc); 11964d52a575SXin LI ET_UNLOCK(sc); 11974d52a575SXin LI error = 0; 11984d52a575SXin LI } 11994d52a575SXin LI break; 12004d52a575SXin LI 12014d52a575SXin LI case SIOCSIFMTU: 12024d52a575SXin LI #if 0 12034d52a575SXin LI if (sc->sc_flags & ET_FLAG_JUMBO) 12044d52a575SXin LI max_framelen = ET_JUMBO_FRAMELEN; 12054d52a575SXin LI else 12064d52a575SXin LI #endif 12074d52a575SXin LI max_framelen = MCLBYTES - 1; 12084d52a575SXin LI 12094d52a575SXin LI if (ET_FRAMELEN(ifr->ifr_mtu) > max_framelen) { 12104d52a575SXin LI error = EOPNOTSUPP; 12114d52a575SXin LI break; 12124d52a575SXin LI } 12134d52a575SXin LI 12144d52a575SXin LI if (ifp->if_mtu != ifr->ifr_mtu) { 12154d52a575SXin LI ifp->if_mtu = ifr->ifr_mtu; 12164d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 12174d52a575SXin LI et_init(sc); 12184d52a575SXin LI } 12194d52a575SXin LI break; 12204d52a575SXin LI 12219955274cSPyun YongHyeon case SIOCSIFCAP: 12229955274cSPyun YongHyeon ET_LOCK(sc); 12239955274cSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 12249955274cSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 12259955274cSPyun YongHyeon (IFCAP_TXCSUM & ifp->if_capabilities) != 0) { 12269955274cSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 12279955274cSPyun YongHyeon if ((IFCAP_TXCSUM & ifp->if_capenable) != 0) 12289955274cSPyun YongHyeon ifp->if_hwassist |= ET_CSUM_FEATURES; 12299955274cSPyun YongHyeon else 12309955274cSPyun YongHyeon ifp->if_hwassist &= ~ET_CSUM_FEATURES; 12319955274cSPyun YongHyeon } 12329955274cSPyun YongHyeon ET_UNLOCK(sc); 12339955274cSPyun YongHyeon break; 12349955274cSPyun YongHyeon 12354d52a575SXin LI default: 12364d52a575SXin LI error = ether_ioctl(ifp, cmd, data); 12374d52a575SXin LI break; 12384d52a575SXin LI } 1239398f1b65SPyun YongHyeon return (error); 12404d52a575SXin LI } 12414d52a575SXin LI 12424d52a575SXin LI static void 12434d52a575SXin LI et_start_locked(struct ifnet *ifp) 12444d52a575SXin LI { 1245c8b727ceSPyun YongHyeon struct et_softc *sc; 1246c8b727ceSPyun YongHyeon struct mbuf *m_head = NULL; 1247*244fd28bSPyun YongHyeon struct et_txdesc_ring *tx_ring; 12484d52a575SXin LI struct et_txbuf_data *tbd; 1249*244fd28bSPyun YongHyeon uint32_t tx_ready_pos; 1250c8b727ceSPyun YongHyeon int enq; 12514d52a575SXin LI 1252c8b727ceSPyun YongHyeon sc = ifp->if_softc; 12534d52a575SXin LI ET_LOCK_ASSERT(sc); 12544d52a575SXin LI 12554d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0) 12564d52a575SXin LI return; 12574d52a575SXin LI 12584d52a575SXin LI if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != IFF_DRV_RUNNING) 12594d52a575SXin LI return; 12604d52a575SXin LI 1261*244fd28bSPyun YongHyeon /* 1262*244fd28bSPyun YongHyeon * Driver does not request TX completion interrupt for every 1263*244fd28bSPyun YongHyeon * queued frames to prevent generating excessive interrupts. 1264*244fd28bSPyun YongHyeon * This means driver may wait for TX completion interrupt even 1265*244fd28bSPyun YongHyeon * though some frames were sucessfully transmitted. Reclaiming 1266*244fd28bSPyun YongHyeon * transmitted frames will ensure driver see all available 1267*244fd28bSPyun YongHyeon * descriptors. 1268*244fd28bSPyun YongHyeon */ 1269c8b727ceSPyun YongHyeon tbd = &sc->sc_tx_data; 1270*244fd28bSPyun YongHyeon if (tbd->tbd_used > (ET_TX_NDESC * 2) / 3) 1271*244fd28bSPyun YongHyeon et_txeof(sc); 1272*244fd28bSPyun YongHyeon 1273c8b727ceSPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 1274c8b727ceSPyun YongHyeon if (tbd->tbd_used + ET_NSEG_SPARE >= ET_TX_NDESC) { 12754d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_OACTIVE; 12764d52a575SXin LI break; 12774d52a575SXin LI } 12784d52a575SXin LI 1279c8b727ceSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 1280c8b727ceSPyun YongHyeon if (m_head == NULL) 12814d52a575SXin LI break; 12824d52a575SXin LI 1283c8b727ceSPyun YongHyeon if (et_encap(sc, &m_head)) { 1284c8b727ceSPyun YongHyeon if (m_head == NULL) { 12854d52a575SXin LI ifp->if_oerrors++; 1286c8b727ceSPyun YongHyeon break; 1287c8b727ceSPyun YongHyeon } 1288c8b727ceSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 1289c8b727ceSPyun YongHyeon if (tbd->tbd_used > 0) 12904d52a575SXin LI ifp->if_drv_flags |= IFF_DRV_OACTIVE; 12914d52a575SXin LI break; 12924d52a575SXin LI } 1293c8b727ceSPyun YongHyeon enq++; 1294c8b727ceSPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 12954d52a575SXin LI } 12964d52a575SXin LI 1297*244fd28bSPyun YongHyeon if (enq > 0) { 1298*244fd28bSPyun YongHyeon tx_ring = &sc->sc_tx_ring; 1299*244fd28bSPyun YongHyeon bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 1300*244fd28bSPyun YongHyeon BUS_DMASYNC_PREWRITE); 1301*244fd28bSPyun YongHyeon tx_ready_pos = tx_ring->tr_ready_index & 1302*244fd28bSPyun YongHyeon ET_TX_READY_POS_INDEX_MASK; 1303*244fd28bSPyun YongHyeon if (tx_ring->tr_ready_wrap) 1304*244fd28bSPyun YongHyeon tx_ready_pos |= ET_TX_READY_POS_WRAP; 1305*244fd28bSPyun YongHyeon CSR_WRITE_4(sc, ET_TX_READY_POS, tx_ready_pos); 13064d52a575SXin LI sc->watchdog_timer = 5; 13074d52a575SXin LI } 1308*244fd28bSPyun YongHyeon } 13094d52a575SXin LI 13104d52a575SXin LI static void 13114d52a575SXin LI et_start(struct ifnet *ifp) 13124d52a575SXin LI { 13134d52a575SXin LI struct et_softc *sc = ifp->if_softc; 13144d52a575SXin LI 13154d52a575SXin LI ET_LOCK(sc); 13164d52a575SXin LI et_start_locked(ifp); 13174d52a575SXin LI ET_UNLOCK(sc); 13184d52a575SXin LI } 13194d52a575SXin LI 132005884511SPyun YongHyeon static int 13214d52a575SXin LI et_watchdog(struct et_softc *sc) 13224d52a575SXin LI { 132305884511SPyun YongHyeon uint32_t status; 132405884511SPyun YongHyeon 13254d52a575SXin LI ET_LOCK_ASSERT(sc); 13264d52a575SXin LI 13274d52a575SXin LI if (sc->watchdog_timer == 0 || --sc->watchdog_timer) 132805884511SPyun YongHyeon return (0); 13294d52a575SXin LI 133005884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_status.txsd_dtag, sc->sc_tx_status.txsd_dmap, 133105884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 133205884511SPyun YongHyeon status = le32toh(*(sc->sc_tx_status.txsd_status)); 133305884511SPyun YongHyeon if_printf(sc->ifp, "watchdog timed out (0x%08x) -- resetting\n", 133405884511SPyun YongHyeon status); 13354d52a575SXin LI 1336744ec7f2SPyun YongHyeon sc->ifp->if_oerrors++; 1337744ec7f2SPyun YongHyeon sc->ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 13384d52a575SXin LI et_init_locked(sc); 133905884511SPyun YongHyeon return (EJUSTRETURN); 13404d52a575SXin LI } 13414d52a575SXin LI 13424d52a575SXin LI static int 13434d52a575SXin LI et_stop_rxdma(struct et_softc *sc) 13444d52a575SXin LI { 13454d52a575SXin LI CSR_WRITE_4(sc, ET_RXDMA_CTRL, 13464d52a575SXin LI ET_RXDMA_CTRL_HALT | ET_RXDMA_CTRL_RING1_ENABLE); 13474d52a575SXin LI 13484d52a575SXin LI DELAY(5); 13494d52a575SXin LI if ((CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) == 0) { 13504d52a575SXin LI if_printf(sc->ifp, "can't stop RX DMA engine\n"); 1351398f1b65SPyun YongHyeon return (ETIMEDOUT); 13524d52a575SXin LI } 1353398f1b65SPyun YongHyeon return (0); 13544d52a575SXin LI } 13554d52a575SXin LI 13564d52a575SXin LI static int 13574d52a575SXin LI et_stop_txdma(struct et_softc *sc) 13584d52a575SXin LI { 13594d52a575SXin LI CSR_WRITE_4(sc, ET_TXDMA_CTRL, 13604d52a575SXin LI ET_TXDMA_CTRL_HALT | ET_TXDMA_CTRL_SINGLE_EPKT); 1361398f1b65SPyun YongHyeon return (0); 13624d52a575SXin LI } 13634d52a575SXin LI 13644d52a575SXin LI static void 13654d52a575SXin LI et_free_tx_ring(struct et_softc *sc) 13664d52a575SXin LI { 136705884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 136805884511SPyun YongHyeon struct et_txbuf_data *tbd; 136905884511SPyun YongHyeon struct et_txbuf *tb; 13704d52a575SXin LI int i; 13714d52a575SXin LI 137205884511SPyun YongHyeon tbd = &sc->sc_tx_data; 137305884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 13744d52a575SXin LI for (i = 0; i < ET_TX_NDESC; ++i) { 137505884511SPyun YongHyeon tb = &tbd->tbd_buf[i]; 13764d52a575SXin LI if (tb->tb_mbuf != NULL) { 137705884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap, 137805884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 13794d52a575SXin LI bus_dmamap_unload(sc->sc_mbuf_dtag, tb->tb_dmap); 13804d52a575SXin LI m_freem(tb->tb_mbuf); 13814d52a575SXin LI tb->tb_mbuf = NULL; 13824d52a575SXin LI } 13834d52a575SXin LI } 13844d52a575SXin LI } 13854d52a575SXin LI 13864d52a575SXin LI static void 13874d52a575SXin LI et_free_rx_ring(struct et_softc *sc) 13884d52a575SXin LI { 138905884511SPyun YongHyeon struct et_rxbuf_data *rbd; 139005884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 139105884511SPyun YongHyeon struct et_rxbuf *rb; 13924d52a575SXin LI int i; 13934d52a575SXin LI 139405884511SPyun YongHyeon /* Ring 0 */ 139505884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[0]; 139605884511SPyun YongHyeon rbd = &sc->sc_rx_data[0]; 13974d52a575SXin LI for (i = 0; i < ET_RX_NDESC; ++i) { 139805884511SPyun YongHyeon rb = &rbd->rbd_buf[i]; 13994d52a575SXin LI if (rb->rb_mbuf != NULL) { 140005884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rx_ring->rr_dmap, 140105884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 140205884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap); 14034d52a575SXin LI m_freem(rb->rb_mbuf); 14044d52a575SXin LI rb->rb_mbuf = NULL; 14054d52a575SXin LI } 14064d52a575SXin LI } 14074d52a575SXin LI 140805884511SPyun YongHyeon /* Ring 1 */ 140905884511SPyun YongHyeon rx_ring = &sc->sc_rx_ring[1]; 141005884511SPyun YongHyeon rbd = &sc->sc_rx_data[1]; 141105884511SPyun YongHyeon for (i = 0; i < ET_RX_NDESC; ++i) { 141205884511SPyun YongHyeon rb = &rbd->rbd_buf[i]; 141305884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 141405884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rx_ring->rr_dmap, 141505884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 141605884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap); 141705884511SPyun YongHyeon m_freem(rb->rb_mbuf); 141805884511SPyun YongHyeon rb->rb_mbuf = NULL; 141905884511SPyun YongHyeon } 14204d52a575SXin LI } 14214d52a575SXin LI } 14224d52a575SXin LI 14234d52a575SXin LI static void 14244d52a575SXin LI et_setmulti(struct et_softc *sc) 14254d52a575SXin LI { 14264d52a575SXin LI struct ifnet *ifp; 14274d52a575SXin LI uint32_t hash[4] = { 0, 0, 0, 0 }; 14284d52a575SXin LI uint32_t rxmac_ctrl, pktfilt; 14294d52a575SXin LI struct ifmultiaddr *ifma; 14304d52a575SXin LI int i, count; 14314d52a575SXin LI 14324d52a575SXin LI ET_LOCK_ASSERT(sc); 14334d52a575SXin LI ifp = sc->ifp; 14344d52a575SXin LI 14354d52a575SXin LI pktfilt = CSR_READ_4(sc, ET_PKTFILT); 14364d52a575SXin LI rxmac_ctrl = CSR_READ_4(sc, ET_RXMAC_CTRL); 14374d52a575SXin LI 14384d52a575SXin LI pktfilt &= ~(ET_PKTFILT_BCAST | ET_PKTFILT_MCAST | ET_PKTFILT_UCAST); 14394d52a575SXin LI if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) { 14404d52a575SXin LI rxmac_ctrl |= ET_RXMAC_CTRL_NO_PKTFILT; 14414d52a575SXin LI goto back; 14424d52a575SXin LI } 14434d52a575SXin LI 14444d52a575SXin LI count = 0; 1445eb956cd0SRobert Watson if_maddr_rlock(ifp); 14464d52a575SXin LI TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 14474d52a575SXin LI uint32_t *hp, h; 14484d52a575SXin LI 14494d52a575SXin LI if (ifma->ifma_addr->sa_family != AF_LINK) 14504d52a575SXin LI continue; 14514d52a575SXin LI 14524d52a575SXin LI h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 14534d52a575SXin LI ifma->ifma_addr), ETHER_ADDR_LEN); 14544d52a575SXin LI h = (h & 0x3f800000) >> 23; 14554d52a575SXin LI 14564d52a575SXin LI hp = &hash[0]; 14574d52a575SXin LI if (h >= 32 && h < 64) { 14584d52a575SXin LI h -= 32; 14594d52a575SXin LI hp = &hash[1]; 14604d52a575SXin LI } else if (h >= 64 && h < 96) { 14614d52a575SXin LI h -= 64; 14624d52a575SXin LI hp = &hash[2]; 14634d52a575SXin LI } else if (h >= 96) { 14644d52a575SXin LI h -= 96; 14654d52a575SXin LI hp = &hash[3]; 14664d52a575SXin LI } 14674d52a575SXin LI *hp |= (1 << h); 14684d52a575SXin LI 14694d52a575SXin LI ++count; 14704d52a575SXin LI } 1471eb956cd0SRobert Watson if_maddr_runlock(ifp); 14724d52a575SXin LI 14734d52a575SXin LI for (i = 0; i < 4; ++i) 14744d52a575SXin LI CSR_WRITE_4(sc, ET_MULTI_HASH + (i * 4), hash[i]); 14754d52a575SXin LI 14764d52a575SXin LI if (count > 0) 14774d52a575SXin LI pktfilt |= ET_PKTFILT_MCAST; 14784d52a575SXin LI rxmac_ctrl &= ~ET_RXMAC_CTRL_NO_PKTFILT; 14794d52a575SXin LI back: 14804d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, pktfilt); 14814d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, rxmac_ctrl); 14824d52a575SXin LI } 14834d52a575SXin LI 14844d52a575SXin LI static int 14854d52a575SXin LI et_chip_init(struct et_softc *sc) 14864d52a575SXin LI { 14874d52a575SXin LI struct ifnet *ifp = sc->ifp; 14884d52a575SXin LI uint32_t rxq_end; 14894d52a575SXin LI int error, frame_len, rxmem_size; 14904d52a575SXin LI 14914d52a575SXin LI /* 14924d52a575SXin LI * Split 16Kbytes internal memory between TX and RX 14934d52a575SXin LI * according to frame length. 14944d52a575SXin LI */ 14954d52a575SXin LI frame_len = ET_FRAMELEN(ifp->if_mtu); 14964d52a575SXin LI if (frame_len < 2048) { 14974d52a575SXin LI rxmem_size = ET_MEM_RXSIZE_DEFAULT; 14984d52a575SXin LI } else if (frame_len <= ET_RXMAC_CUT_THRU_FRMLEN) { 14994d52a575SXin LI rxmem_size = ET_MEM_SIZE / 2; 15004d52a575SXin LI } else { 15014d52a575SXin LI rxmem_size = ET_MEM_SIZE - 15024d52a575SXin LI roundup(frame_len + ET_MEM_TXSIZE_EX, ET_MEM_UNIT); 15034d52a575SXin LI } 15044d52a575SXin LI rxq_end = ET_QUEUE_ADDR(rxmem_size); 15054d52a575SXin LI 15064d52a575SXin LI CSR_WRITE_4(sc, ET_RXQUEUE_START, ET_QUEUE_ADDR_START); 15074d52a575SXin LI CSR_WRITE_4(sc, ET_RXQUEUE_END, rxq_end); 15084d52a575SXin LI CSR_WRITE_4(sc, ET_TXQUEUE_START, rxq_end + 1); 15094d52a575SXin LI CSR_WRITE_4(sc, ET_TXQUEUE_END, ET_QUEUE_ADDR_END); 15104d52a575SXin LI 15114d52a575SXin LI /* No loopback */ 15124d52a575SXin LI CSR_WRITE_4(sc, ET_LOOPBACK, 0); 15134d52a575SXin LI 15144d52a575SXin LI /* Clear MSI configure */ 1515cc3c3b4eSPyun YongHyeon if ((sc->sc_flags & ET_FLAG_MSI) == 0) 15164d52a575SXin LI CSR_WRITE_4(sc, ET_MSI_CFG, 0); 15174d52a575SXin LI 15184d52a575SXin LI /* Disable timer */ 15194d52a575SXin LI CSR_WRITE_4(sc, ET_TIMER, 0); 15204d52a575SXin LI 15214d52a575SXin LI /* Initialize MAC */ 15224d52a575SXin LI et_init_mac(sc); 15234d52a575SXin LI 15244d52a575SXin LI /* Enable memory controllers */ 15254d52a575SXin LI CSR_WRITE_4(sc, ET_MMC_CTRL, ET_MMC_CTRL_ENABLE); 15264d52a575SXin LI 15274d52a575SXin LI /* Initialize RX MAC */ 15284d52a575SXin LI et_init_rxmac(sc); 15294d52a575SXin LI 15304d52a575SXin LI /* Initialize TX MAC */ 15314d52a575SXin LI et_init_txmac(sc); 15324d52a575SXin LI 15334d52a575SXin LI /* Initialize RX DMA engine */ 15344d52a575SXin LI error = et_init_rxdma(sc); 15354d52a575SXin LI if (error) 1536398f1b65SPyun YongHyeon return (error); 15374d52a575SXin LI 15384d52a575SXin LI /* Initialize TX DMA engine */ 15394d52a575SXin LI error = et_init_txdma(sc); 15404d52a575SXin LI if (error) 1541398f1b65SPyun YongHyeon return (error); 15424d52a575SXin LI 1543398f1b65SPyun YongHyeon return (0); 15444d52a575SXin LI } 15454d52a575SXin LI 154605884511SPyun YongHyeon static void 15474d52a575SXin LI et_init_tx_ring(struct et_softc *sc) 15484d52a575SXin LI { 154905884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 155005884511SPyun YongHyeon struct et_txbuf_data *tbd; 155105884511SPyun YongHyeon struct et_txstatus_data *txsd; 15524d52a575SXin LI 155305884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 15544d52a575SXin LI bzero(tx_ring->tr_desc, ET_TX_RING_SIZE); 15554d52a575SXin LI bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 15564d52a575SXin LI BUS_DMASYNC_PREWRITE); 15574d52a575SXin LI 155805884511SPyun YongHyeon tbd = &sc->sc_tx_data; 15594d52a575SXin LI tbd->tbd_start_index = 0; 15604d52a575SXin LI tbd->tbd_start_wrap = 0; 15614d52a575SXin LI tbd->tbd_used = 0; 15624d52a575SXin LI 156305884511SPyun YongHyeon txsd = &sc->sc_tx_status; 15644d52a575SXin LI bzero(txsd->txsd_status, sizeof(uint32_t)); 15654d52a575SXin LI bus_dmamap_sync(txsd->txsd_dtag, txsd->txsd_dmap, 156605884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15674d52a575SXin LI } 15684d52a575SXin LI 15694d52a575SXin LI static int 15704d52a575SXin LI et_init_rx_ring(struct et_softc *sc) 15714d52a575SXin LI { 157205884511SPyun YongHyeon struct et_rxstatus_data *rxsd; 157305884511SPyun YongHyeon struct et_rxstat_ring *rxst_ring; 157405884511SPyun YongHyeon struct et_rxbuf_data *rbd; 157505884511SPyun YongHyeon int i, error, n; 15764d52a575SXin LI 15774d52a575SXin LI for (n = 0; n < ET_RX_NRING; ++n) { 157805884511SPyun YongHyeon rbd = &sc->sc_rx_data[n]; 15794d52a575SXin LI for (i = 0; i < ET_RX_NDESC; ++i) { 158005884511SPyun YongHyeon error = rbd->rbd_newbuf(rbd, i); 15814d52a575SXin LI if (error) { 15824d52a575SXin LI if_printf(sc->ifp, "%d ring %d buf, " 15834d52a575SXin LI "newbuf failed: %d\n", n, i, error); 1584398f1b65SPyun YongHyeon return (error); 15854d52a575SXin LI } 15864d52a575SXin LI } 15874d52a575SXin LI } 15884d52a575SXin LI 158905884511SPyun YongHyeon rxsd = &sc->sc_rx_status; 15904d52a575SXin LI bzero(rxsd->rxsd_status, sizeof(struct et_rxstatus)); 15914d52a575SXin LI bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 159205884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15934d52a575SXin LI 159405884511SPyun YongHyeon rxst_ring = &sc->sc_rxstat_ring; 15954d52a575SXin LI bzero(rxst_ring->rsr_stat, ET_RXSTAT_RING_SIZE); 15964d52a575SXin LI bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 159705884511SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 15984d52a575SXin LI 1599398f1b65SPyun YongHyeon return (0); 16004d52a575SXin LI } 16014d52a575SXin LI 16024d52a575SXin LI static int 16034d52a575SXin LI et_init_rxdma(struct et_softc *sc) 16044d52a575SXin LI { 16054d52a575SXin LI struct et_rxstatus_data *rxsd = &sc->sc_rx_status; 16064d52a575SXin LI struct et_rxstat_ring *rxst_ring = &sc->sc_rxstat_ring; 16074d52a575SXin LI struct et_rxdesc_ring *rx_ring; 16084d52a575SXin LI int error; 16094d52a575SXin LI 16104d52a575SXin LI error = et_stop_rxdma(sc); 16114d52a575SXin LI if (error) { 16124d52a575SXin LI if_printf(sc->ifp, "can't init RX DMA engine\n"); 1613398f1b65SPyun YongHyeon return (error); 16144d52a575SXin LI } 16154d52a575SXin LI 16164d52a575SXin LI /* 16174d52a575SXin LI * Install RX status 16184d52a575SXin LI */ 16194d52a575SXin LI CSR_WRITE_4(sc, ET_RX_STATUS_HI, ET_ADDR_HI(rxsd->rxsd_paddr)); 16204d52a575SXin LI CSR_WRITE_4(sc, ET_RX_STATUS_LO, ET_ADDR_LO(rxsd->rxsd_paddr)); 16214d52a575SXin LI 16224d52a575SXin LI /* 16234d52a575SXin LI * Install RX stat ring 16244d52a575SXin LI */ 16254d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_HI, ET_ADDR_HI(rxst_ring->rsr_paddr)); 16264d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_LO, ET_ADDR_LO(rxst_ring->rsr_paddr)); 16274d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_CNT, ET_RX_NSTAT - 1); 16284d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_POS, 0); 16294d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_MINCNT, ((ET_RX_NSTAT * 15) / 100) - 1); 16304d52a575SXin LI 16314d52a575SXin LI /* Match ET_RXSTAT_POS */ 16324d52a575SXin LI rxst_ring->rsr_index = 0; 16334d52a575SXin LI rxst_ring->rsr_wrap = 0; 16344d52a575SXin LI 16354d52a575SXin LI /* 16364d52a575SXin LI * Install the 2nd RX descriptor ring 16374d52a575SXin LI */ 16384d52a575SXin LI rx_ring = &sc->sc_rx_ring[1]; 16394d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_HI, ET_ADDR_HI(rx_ring->rr_paddr)); 16404d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_LO, ET_ADDR_LO(rx_ring->rr_paddr)); 16414d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_CNT, ET_RX_NDESC - 1); 16424d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_POS, ET_RX_RING1_POS_WRAP); 16434d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING1_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1); 16444d52a575SXin LI 16454d52a575SXin LI /* Match ET_RX_RING1_POS */ 16464d52a575SXin LI rx_ring->rr_index = 0; 16474d52a575SXin LI rx_ring->rr_wrap = 1; 16484d52a575SXin LI 16494d52a575SXin LI /* 16504d52a575SXin LI * Install the 1st RX descriptor ring 16514d52a575SXin LI */ 16524d52a575SXin LI rx_ring = &sc->sc_rx_ring[0]; 16534d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_HI, ET_ADDR_HI(rx_ring->rr_paddr)); 16544d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_LO, ET_ADDR_LO(rx_ring->rr_paddr)); 16554d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_CNT, ET_RX_NDESC - 1); 16564d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_POS, ET_RX_RING0_POS_WRAP); 16574d52a575SXin LI CSR_WRITE_4(sc, ET_RX_RING0_MINCNT, ((ET_RX_NDESC * 15) / 100) - 1); 16584d52a575SXin LI 16594d52a575SXin LI /* Match ET_RX_RING0_POS */ 16604d52a575SXin LI rx_ring->rr_index = 0; 16614d52a575SXin LI rx_ring->rr_wrap = 1; 16624d52a575SXin LI 16634d52a575SXin LI /* 16644d52a575SXin LI * RX intr moderation 16654d52a575SXin LI */ 16664d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, sc->sc_rx_intr_npkts); 16674d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_DELAY, sc->sc_rx_intr_delay); 16684d52a575SXin LI 1669398f1b65SPyun YongHyeon return (0); 16704d52a575SXin LI } 16714d52a575SXin LI 16724d52a575SXin LI static int 16734d52a575SXin LI et_init_txdma(struct et_softc *sc) 16744d52a575SXin LI { 16754d52a575SXin LI struct et_txdesc_ring *tx_ring = &sc->sc_tx_ring; 16764d52a575SXin LI struct et_txstatus_data *txsd = &sc->sc_tx_status; 16774d52a575SXin LI int error; 16784d52a575SXin LI 16794d52a575SXin LI error = et_stop_txdma(sc); 16804d52a575SXin LI if (error) { 16814d52a575SXin LI if_printf(sc->ifp, "can't init TX DMA engine\n"); 1682398f1b65SPyun YongHyeon return (error); 16834d52a575SXin LI } 16844d52a575SXin LI 16854d52a575SXin LI /* 16864d52a575SXin LI * Install TX descriptor ring 16874d52a575SXin LI */ 16884d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_HI, ET_ADDR_HI(tx_ring->tr_paddr)); 16894d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_LO, ET_ADDR_LO(tx_ring->tr_paddr)); 16904d52a575SXin LI CSR_WRITE_4(sc, ET_TX_RING_CNT, ET_TX_NDESC - 1); 16914d52a575SXin LI 16924d52a575SXin LI /* 16934d52a575SXin LI * Install TX status 16944d52a575SXin LI */ 16954d52a575SXin LI CSR_WRITE_4(sc, ET_TX_STATUS_HI, ET_ADDR_HI(txsd->txsd_paddr)); 16964d52a575SXin LI CSR_WRITE_4(sc, ET_TX_STATUS_LO, ET_ADDR_LO(txsd->txsd_paddr)); 16974d52a575SXin LI 16984d52a575SXin LI CSR_WRITE_4(sc, ET_TX_READY_POS, 0); 16994d52a575SXin LI 17004d52a575SXin LI /* Match ET_TX_READY_POS */ 17014d52a575SXin LI tx_ring->tr_ready_index = 0; 17024d52a575SXin LI tx_ring->tr_ready_wrap = 0; 17034d52a575SXin LI 1704398f1b65SPyun YongHyeon return (0); 17054d52a575SXin LI } 17064d52a575SXin LI 17074d52a575SXin LI static void 17084d52a575SXin LI et_init_mac(struct et_softc *sc) 17094d52a575SXin LI { 17104d52a575SXin LI struct ifnet *ifp = sc->ifp; 17114d52a575SXin LI const uint8_t *eaddr = IF_LLADDR(ifp); 17124d52a575SXin LI uint32_t val; 17134d52a575SXin LI 17144d52a575SXin LI /* Reset MAC */ 17154d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 17164d52a575SXin LI ET_MAC_CFG1_RST_TXFUNC | ET_MAC_CFG1_RST_RXFUNC | 17174d52a575SXin LI ET_MAC_CFG1_RST_TXMC | ET_MAC_CFG1_RST_RXMC | 17184d52a575SXin LI ET_MAC_CFG1_SIM_RST | ET_MAC_CFG1_SOFT_RST); 17194d52a575SXin LI 17204d52a575SXin LI /* 17214d52a575SXin LI * Setup inter packet gap 17224d52a575SXin LI */ 172323263665SPyun YongHyeon val = (56 << ET_IPG_NONB2B_1_SHIFT) | 172423263665SPyun YongHyeon (88 << ET_IPG_NONB2B_2_SHIFT) | 172523263665SPyun YongHyeon (80 << ET_IPG_MINIFG_SHIFT) | 172623263665SPyun YongHyeon (96 << ET_IPG_B2B_SHIFT); 17274d52a575SXin LI CSR_WRITE_4(sc, ET_IPG, val); 17284d52a575SXin LI 17294d52a575SXin LI /* 17304d52a575SXin LI * Setup half duplex mode 17314d52a575SXin LI */ 173223263665SPyun YongHyeon val = (10 << ET_MAC_HDX_ALT_BEB_TRUNC_SHIFT) | 173323263665SPyun YongHyeon (15 << ET_MAC_HDX_REXMIT_MAX_SHIFT) | 173423263665SPyun YongHyeon (55 << ET_MAC_HDX_COLLWIN_SHIFT) | 17354d52a575SXin LI ET_MAC_HDX_EXC_DEFER; 17364d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_HDX, val); 17374d52a575SXin LI 17384d52a575SXin LI /* Clear MAC control */ 17394d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CTRL, 0); 17404d52a575SXin LI 17414d52a575SXin LI /* Reset MII */ 17424d52a575SXin LI CSR_WRITE_4(sc, ET_MII_CFG, ET_MII_CFG_CLKRST); 17434d52a575SXin LI 17444d52a575SXin LI /* 17454d52a575SXin LI * Set MAC address 17464d52a575SXin LI */ 17474d52a575SXin LI val = eaddr[2] | (eaddr[3] << 8) | (eaddr[4] << 16) | (eaddr[5] << 24); 17484d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_ADDR1, val); 17494d52a575SXin LI val = (eaddr[0] << 16) | (eaddr[1] << 24); 17504d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_ADDR2, val); 17514d52a575SXin LI 17524d52a575SXin LI /* Set max frame length */ 17534d52a575SXin LI CSR_WRITE_4(sc, ET_MAX_FRMLEN, ET_FRAMELEN(ifp->if_mtu)); 17544d52a575SXin LI 17554d52a575SXin LI /* Bring MAC out of reset state */ 17564d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, 0); 17574d52a575SXin LI } 17584d52a575SXin LI 17594d52a575SXin LI static void 17604d52a575SXin LI et_init_rxmac(struct et_softc *sc) 17614d52a575SXin LI { 17624d52a575SXin LI struct ifnet *ifp = sc->ifp; 17634d52a575SXin LI const uint8_t *eaddr = IF_LLADDR(ifp); 17644d52a575SXin LI uint32_t val; 17654d52a575SXin LI int i; 17664d52a575SXin LI 17674d52a575SXin LI /* Disable RX MAC and WOL */ 17684d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, ET_RXMAC_CTRL_WOL_DISABLE); 17694d52a575SXin LI 17704d52a575SXin LI /* 17714d52a575SXin LI * Clear all WOL related registers 17724d52a575SXin LI */ 17734d52a575SXin LI for (i = 0; i < 3; ++i) 17744d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_CRC + (i * 4), 0); 17754d52a575SXin LI for (i = 0; i < 20; ++i) 17764d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_MASK + (i * 4), 0); 17774d52a575SXin LI 17784d52a575SXin LI /* 17794d52a575SXin LI * Set WOL source address. XXX is this necessary? 17804d52a575SXin LI */ 17814d52a575SXin LI val = (eaddr[2] << 24) | (eaddr[3] << 16) | (eaddr[4] << 8) | eaddr[5]; 17824d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_SA_LO, val); 17834d52a575SXin LI val = (eaddr[0] << 8) | eaddr[1]; 17844d52a575SXin LI CSR_WRITE_4(sc, ET_WOL_SA_HI, val); 17854d52a575SXin LI 17864d52a575SXin LI /* Clear packet filters */ 17874d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, 0); 17884d52a575SXin LI 17894d52a575SXin LI /* No ucast filtering */ 17904d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR1, 0); 17914d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR2, 0); 17924d52a575SXin LI CSR_WRITE_4(sc, ET_UCAST_FILTADDR3, 0); 17934d52a575SXin LI 17944d52a575SXin LI if (ET_FRAMELEN(ifp->if_mtu) > ET_RXMAC_CUT_THRU_FRMLEN) { 17954d52a575SXin LI /* 17964d52a575SXin LI * In order to transmit jumbo packets greater than 17974d52a575SXin LI * ET_RXMAC_CUT_THRU_FRMLEN bytes, the FIFO between 17984d52a575SXin LI * RX MAC and RX DMA needs to be reduced in size to 17994d52a575SXin LI * (ET_MEM_SIZE - ET_MEM_TXSIZE_EX - framelen). In 18004d52a575SXin LI * order to implement this, we must use "cut through" 18014d52a575SXin LI * mode in the RX MAC, which chops packets down into 18024d52a575SXin LI * segments. In this case we selected 256 bytes, 18034d52a575SXin LI * since this is the size of the PCI-Express TLP's 18044d52a575SXin LI * that the ET1310 uses. 18054d52a575SXin LI */ 180623263665SPyun YongHyeon val = (ET_RXMAC_SEGSZ(256) & ET_RXMAC_MC_SEGSZ_MAX_MASK) | 18074d52a575SXin LI ET_RXMAC_MC_SEGSZ_ENABLE; 18084d52a575SXin LI } else { 18094d52a575SXin LI val = 0; 18104d52a575SXin LI } 18114d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MC_SEGSZ, val); 18124d52a575SXin LI 18134d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MC_WATERMARK, 0); 18144d52a575SXin LI 18154d52a575SXin LI /* Initialize RX MAC management register */ 18164d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MGT, 0); 18174d52a575SXin LI 18184d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_SPACE_AVL, 0); 18194d52a575SXin LI 18204d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_MGT, 18214d52a575SXin LI ET_RXMAC_MGT_PASS_ECRC | 18224d52a575SXin LI ET_RXMAC_MGT_PASS_ELEN | 18234d52a575SXin LI ET_RXMAC_MGT_PASS_ETRUNC | 18244d52a575SXin LI ET_RXMAC_MGT_CHECK_PKT); 18254d52a575SXin LI 18264d52a575SXin LI /* 18274d52a575SXin LI * Configure runt filtering (may not work on certain chip generation) 18284d52a575SXin LI */ 182923263665SPyun YongHyeon val = (ETHER_MIN_LEN << ET_PKTFILT_MINLEN_SHIFT) & 183023263665SPyun YongHyeon ET_PKTFILT_MINLEN_MASK; 183123263665SPyun YongHyeon val |= ET_PKTFILT_FRAG; 18324d52a575SXin LI CSR_WRITE_4(sc, ET_PKTFILT, val); 18334d52a575SXin LI 18344d52a575SXin LI /* Enable RX MAC but leave WOL disabled */ 18354d52a575SXin LI CSR_WRITE_4(sc, ET_RXMAC_CTRL, 18364d52a575SXin LI ET_RXMAC_CTRL_WOL_DISABLE | ET_RXMAC_CTRL_ENABLE); 18374d52a575SXin LI 18384d52a575SXin LI /* 18394d52a575SXin LI * Setup multicast hash and allmulti/promisc mode 18404d52a575SXin LI */ 18414d52a575SXin LI et_setmulti(sc); 18424d52a575SXin LI } 18434d52a575SXin LI 18444d52a575SXin LI static void 18454d52a575SXin LI et_init_txmac(struct et_softc *sc) 18464d52a575SXin LI { 18474d52a575SXin LI /* Disable TX MAC and FC(?) */ 18484d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_CTRL, ET_TXMAC_CTRL_FC_DISABLE); 18494d52a575SXin LI 18504d52a575SXin LI /* No flow control yet */ 18514d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_FLOWCTRL, 0); 18524d52a575SXin LI 18534d52a575SXin LI /* Enable TX MAC but leave FC(?) diabled */ 18544d52a575SXin LI CSR_WRITE_4(sc, ET_TXMAC_CTRL, 18554d52a575SXin LI ET_TXMAC_CTRL_ENABLE | ET_TXMAC_CTRL_FC_DISABLE); 18564d52a575SXin LI } 18574d52a575SXin LI 18584d52a575SXin LI static int 18594d52a575SXin LI et_start_rxdma(struct et_softc *sc) 18604d52a575SXin LI { 18614d52a575SXin LI uint32_t val = 0; 18624d52a575SXin LI 186323263665SPyun YongHyeon val |= (sc->sc_rx_data[0].rbd_bufsize & ET_RXDMA_CTRL_RING0_SIZE_MASK) | 18644d52a575SXin LI ET_RXDMA_CTRL_RING0_ENABLE; 186523263665SPyun YongHyeon val |= (sc->sc_rx_data[1].rbd_bufsize & ET_RXDMA_CTRL_RING1_SIZE_MASK) | 18664d52a575SXin LI ET_RXDMA_CTRL_RING1_ENABLE; 18674d52a575SXin LI 18684d52a575SXin LI CSR_WRITE_4(sc, ET_RXDMA_CTRL, val); 18694d52a575SXin LI 18704d52a575SXin LI DELAY(5); 18714d52a575SXin LI 18724d52a575SXin LI if (CSR_READ_4(sc, ET_RXDMA_CTRL) & ET_RXDMA_CTRL_HALTED) { 18734d52a575SXin LI if_printf(sc->ifp, "can't start RX DMA engine\n"); 1874398f1b65SPyun YongHyeon return (ETIMEDOUT); 18754d52a575SXin LI } 1876398f1b65SPyun YongHyeon return (0); 18774d52a575SXin LI } 18784d52a575SXin LI 18794d52a575SXin LI static int 18804d52a575SXin LI et_start_txdma(struct et_softc *sc) 18814d52a575SXin LI { 18824d52a575SXin LI CSR_WRITE_4(sc, ET_TXDMA_CTRL, ET_TXDMA_CTRL_SINGLE_EPKT); 1883398f1b65SPyun YongHyeon return (0); 18844d52a575SXin LI } 18854d52a575SXin LI 18864d52a575SXin LI static int 18874d52a575SXin LI et_enable_txrx(struct et_softc *sc, int media_upd) 18884d52a575SXin LI { 18894d52a575SXin LI struct ifnet *ifp = sc->ifp; 18904d52a575SXin LI uint32_t val; 18914d52a575SXin LI int i, error; 18924d52a575SXin LI 18934d52a575SXin LI val = CSR_READ_4(sc, ET_MAC_CFG1); 18944d52a575SXin LI val |= ET_MAC_CFG1_TXEN | ET_MAC_CFG1_RXEN; 18954d52a575SXin LI val &= ~(ET_MAC_CFG1_TXFLOW | ET_MAC_CFG1_RXFLOW | 18964d52a575SXin LI ET_MAC_CFG1_LOOPBACK); 18974d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG1, val); 18984d52a575SXin LI 18994d52a575SXin LI if (media_upd) 19004d52a575SXin LI et_ifmedia_upd_locked(ifp); 19014d52a575SXin LI else 19024d52a575SXin LI et_setmedia(sc); 19034d52a575SXin LI 19044d52a575SXin LI #define NRETRY 50 19054d52a575SXin LI 19064d52a575SXin LI for (i = 0; i < NRETRY; ++i) { 19074d52a575SXin LI val = CSR_READ_4(sc, ET_MAC_CFG1); 19084d52a575SXin LI if ((val & (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) == 19094d52a575SXin LI (ET_MAC_CFG1_SYNC_TXEN | ET_MAC_CFG1_SYNC_RXEN)) 19104d52a575SXin LI break; 19114d52a575SXin LI 19124d52a575SXin LI DELAY(100); 19134d52a575SXin LI } 19144d52a575SXin LI if (i == NRETRY) { 19154d52a575SXin LI if_printf(ifp, "can't enable RX/TX\n"); 1916398f1b65SPyun YongHyeon return (0); 19174d52a575SXin LI } 19184d52a575SXin LI sc->sc_flags |= ET_FLAG_TXRX_ENABLED; 19194d52a575SXin LI 19204d52a575SXin LI #undef NRETRY 19214d52a575SXin LI 19224d52a575SXin LI /* 19234d52a575SXin LI * Start TX/RX DMA engine 19244d52a575SXin LI */ 19254d52a575SXin LI error = et_start_rxdma(sc); 19264d52a575SXin LI if (error) 1927398f1b65SPyun YongHyeon return (error); 19284d52a575SXin LI 19294d52a575SXin LI error = et_start_txdma(sc); 19304d52a575SXin LI if (error) 1931398f1b65SPyun YongHyeon return (error); 19324d52a575SXin LI 1933398f1b65SPyun YongHyeon return (0); 19344d52a575SXin LI } 19354d52a575SXin LI 19364d52a575SXin LI static void 19374d52a575SXin LI et_rxeof(struct et_softc *sc) 19384d52a575SXin LI { 19394d52a575SXin LI struct et_rxstatus_data *rxsd; 19404d52a575SXin LI struct et_rxstat_ring *rxst_ring; 194105884511SPyun YongHyeon struct et_rxbuf_data *rbd; 194205884511SPyun YongHyeon struct et_rxdesc_ring *rx_ring; 194305884511SPyun YongHyeon struct et_rxstat *st; 194405884511SPyun YongHyeon struct ifnet *ifp; 194505884511SPyun YongHyeon struct mbuf *m; 194605884511SPyun YongHyeon uint32_t rxstat_pos, rxring_pos; 194705884511SPyun YongHyeon uint32_t rxst_info1, rxst_info2, rxs_stat_ring; 194805884511SPyun YongHyeon int buflen, buf_idx, npost[2], ring_idx; 194905884511SPyun YongHyeon int rxst_index, rxst_wrap; 19504d52a575SXin LI 19514d52a575SXin LI ET_LOCK_ASSERT(sc); 195205884511SPyun YongHyeon 19534d52a575SXin LI ifp = sc->ifp; 19544d52a575SXin LI rxsd = &sc->sc_rx_status; 19554d52a575SXin LI rxst_ring = &sc->sc_rxstat_ring; 19564d52a575SXin LI 19574d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0) 19584d52a575SXin LI return; 19594d52a575SXin LI 19604d52a575SXin LI bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 19614d52a575SXin LI BUS_DMASYNC_POSTREAD); 19624d52a575SXin LI bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 19634d52a575SXin LI BUS_DMASYNC_POSTREAD); 19644d52a575SXin LI 196505884511SPyun YongHyeon npost[0] = npost[1] = 0; 196626e07b50SPyun YongHyeon rxs_stat_ring = le32toh(rxsd->rxsd_status->rxs_stat_ring); 19674d52a575SXin LI rxst_wrap = (rxs_stat_ring & ET_RXS_STATRING_WRAP) ? 1 : 0; 196823263665SPyun YongHyeon rxst_index = (rxs_stat_ring & ET_RXS_STATRING_INDEX_MASK) >> 196923263665SPyun YongHyeon ET_RXS_STATRING_INDEX_SHIFT; 19704d52a575SXin LI 19714d52a575SXin LI while (rxst_index != rxst_ring->rsr_index || 19724d52a575SXin LI rxst_wrap != rxst_ring->rsr_wrap) { 197305884511SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 197405884511SPyun YongHyeon break; 19754d52a575SXin LI 19764d52a575SXin LI MPASS(rxst_ring->rsr_index < ET_RX_NSTAT); 19774d52a575SXin LI st = &rxst_ring->rsr_stat[rxst_ring->rsr_index]; 197805884511SPyun YongHyeon rxst_info1 = le32toh(st->rxst_info1); 197926e07b50SPyun YongHyeon rxst_info2 = le32toh(st->rxst_info2); 198026e07b50SPyun YongHyeon buflen = (rxst_info2 & ET_RXST_INFO2_LEN_MASK) >> 198123263665SPyun YongHyeon ET_RXST_INFO2_LEN_SHIFT; 198226e07b50SPyun YongHyeon buf_idx = (rxst_info2 & ET_RXST_INFO2_BUFIDX_MASK) >> 198323263665SPyun YongHyeon ET_RXST_INFO2_BUFIDX_SHIFT; 198426e07b50SPyun YongHyeon ring_idx = (rxst_info2 & ET_RXST_INFO2_RINGIDX_MASK) >> 198523263665SPyun YongHyeon ET_RXST_INFO2_RINGIDX_SHIFT; 19864d52a575SXin LI 19874d52a575SXin LI if (++rxst_ring->rsr_index == ET_RX_NSTAT) { 19884d52a575SXin LI rxst_ring->rsr_index = 0; 19894d52a575SXin LI rxst_ring->rsr_wrap ^= 1; 19904d52a575SXin LI } 199123263665SPyun YongHyeon rxstat_pos = rxst_ring->rsr_index & ET_RXSTAT_POS_INDEX_MASK; 19924d52a575SXin LI if (rxst_ring->rsr_wrap) 19934d52a575SXin LI rxstat_pos |= ET_RXSTAT_POS_WRAP; 19944d52a575SXin LI CSR_WRITE_4(sc, ET_RXSTAT_POS, rxstat_pos); 19954d52a575SXin LI 19964d52a575SXin LI if (ring_idx >= ET_RX_NRING) { 19974d52a575SXin LI ifp->if_ierrors++; 19984d52a575SXin LI if_printf(ifp, "invalid ring index %d\n", ring_idx); 19994d52a575SXin LI continue; 20004d52a575SXin LI } 20014d52a575SXin LI if (buf_idx >= ET_RX_NDESC) { 20024d52a575SXin LI ifp->if_ierrors++; 20034d52a575SXin LI if_printf(ifp, "invalid buf index %d\n", buf_idx); 20044d52a575SXin LI continue; 20054d52a575SXin LI } 20064d52a575SXin LI 20074d52a575SXin LI rbd = &sc->sc_rx_data[ring_idx]; 20084d52a575SXin LI m = rbd->rbd_buf[buf_idx].rb_mbuf; 200905884511SPyun YongHyeon if ((rxst_info1 & ET_RXST_INFO1_OK) == 0){ 201005884511SPyun YongHyeon /* Discard errored frame. */ 201105884511SPyun YongHyeon ifp->if_ierrors++; 201205884511SPyun YongHyeon rbd->rbd_discard(rbd, buf_idx); 201305884511SPyun YongHyeon } else if (rbd->rbd_newbuf(rbd, buf_idx) != 0) { 201405884511SPyun YongHyeon /* No available mbufs, discard it. */ 201505884511SPyun YongHyeon ifp->if_iqdrops++; 201605884511SPyun YongHyeon rbd->rbd_discard(rbd, buf_idx); 201705884511SPyun YongHyeon } else { 201805884511SPyun YongHyeon buflen -= ETHER_CRC_LEN; 201905884511SPyun YongHyeon if (buflen < ETHER_HDR_LEN) { 20204d52a575SXin LI m_freem(m); 20214d52a575SXin LI ifp->if_ierrors++; 20224d52a575SXin LI } else { 202305884511SPyun YongHyeon m->m_pkthdr.len = m->m_len = buflen; 20244d52a575SXin LI m->m_pkthdr.rcvif = ifp; 20254d52a575SXin LI ifp->if_ipackets++; 20264d52a575SXin LI ET_UNLOCK(sc); 20274d52a575SXin LI ifp->if_input(ifp, m); 20284d52a575SXin LI ET_LOCK(sc); 20294d52a575SXin LI } 20304d52a575SXin LI } 20314d52a575SXin LI 20324d52a575SXin LI rx_ring = &sc->sc_rx_ring[ring_idx]; 20334d52a575SXin LI if (buf_idx != rx_ring->rr_index) { 203405884511SPyun YongHyeon if_printf(ifp, 203505884511SPyun YongHyeon "WARNING!! ring %d, buf_idx %d, rr_idx %d\n", 20364d52a575SXin LI ring_idx, buf_idx, rx_ring->rr_index); 20374d52a575SXin LI } 20384d52a575SXin LI 20394d52a575SXin LI MPASS(rx_ring->rr_index < ET_RX_NDESC); 20404d52a575SXin LI if (++rx_ring->rr_index == ET_RX_NDESC) { 20414d52a575SXin LI rx_ring->rr_index = 0; 20424d52a575SXin LI rx_ring->rr_wrap ^= 1; 20434d52a575SXin LI } 204423263665SPyun YongHyeon rxring_pos = rx_ring->rr_index & ET_RX_RING_POS_INDEX_MASK; 20454d52a575SXin LI if (rx_ring->rr_wrap) 20464d52a575SXin LI rxring_pos |= ET_RX_RING_POS_WRAP; 20474d52a575SXin LI CSR_WRITE_4(sc, rx_ring->rr_posreg, rxring_pos); 20484d52a575SXin LI } 204905884511SPyun YongHyeon 205005884511SPyun YongHyeon bus_dmamap_sync(rxsd->rxsd_dtag, rxsd->rxsd_dmap, 205105884511SPyun YongHyeon BUS_DMASYNC_PREREAD); 205205884511SPyun YongHyeon bus_dmamap_sync(rxst_ring->rsr_dtag, rxst_ring->rsr_dmap, 205305884511SPyun YongHyeon BUS_DMASYNC_PREREAD); 20544d52a575SXin LI } 20554d52a575SXin LI 20564d52a575SXin LI static int 20574d52a575SXin LI et_encap(struct et_softc *sc, struct mbuf **m0) 20584d52a575SXin LI { 205905884511SPyun YongHyeon struct et_txdesc_ring *tx_ring; 206005884511SPyun YongHyeon struct et_txbuf_data *tbd; 20614d52a575SXin LI struct et_txdesc *td; 206205884511SPyun YongHyeon struct mbuf *m; 206305884511SPyun YongHyeon bus_dma_segment_t segs[ET_NSEG_MAX]; 20644d52a575SXin LI bus_dmamap_t map; 2065*244fd28bSPyun YongHyeon uint32_t csum_flags, last_td_ctrl2; 206605884511SPyun YongHyeon int error, i, idx, first_idx, last_idx, nsegs; 20674d52a575SXin LI 206805884511SPyun YongHyeon tx_ring = &sc->sc_tx_ring; 20694d52a575SXin LI MPASS(tx_ring->tr_ready_index < ET_TX_NDESC); 207005884511SPyun YongHyeon tbd = &sc->sc_tx_data; 20714d52a575SXin LI first_idx = tx_ring->tr_ready_index; 20724d52a575SXin LI map = tbd->tbd_buf[first_idx].tb_dmap; 20734d52a575SXin LI 207405884511SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, &nsegs, 207505884511SPyun YongHyeon 0); 207605884511SPyun YongHyeon if (error == EFBIG) { 207705884511SPyun YongHyeon m = m_collapse(*m0, M_DONTWAIT, ET_NSEG_MAX); 207805884511SPyun YongHyeon if (m == NULL) { 207905884511SPyun YongHyeon m_freem(*m0); 208005884511SPyun YongHyeon *m0 = NULL; 208105884511SPyun YongHyeon return (ENOMEM); 20824d52a575SXin LI } 208305884511SPyun YongHyeon *m0 = m; 208405884511SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->sc_tx_tag, map, *m0, segs, 208505884511SPyun YongHyeon &nsegs, 0); 208605884511SPyun YongHyeon if (error != 0) { 208705884511SPyun YongHyeon m_freem(*m0); 208805884511SPyun YongHyeon *m0 = NULL; 208905884511SPyun YongHyeon return (error); 20904d52a575SXin LI } 209105884511SPyun YongHyeon } else if (error != 0) 209205884511SPyun YongHyeon return (error); 20934d52a575SXin LI 209405884511SPyun YongHyeon /* Check for descriptor overruns. */ 209505884511SPyun YongHyeon if (tbd->tbd_used + nsegs > ET_TX_NDESC - 1) { 209605884511SPyun YongHyeon bus_dmamap_unload(sc->sc_tx_tag, map); 209705884511SPyun YongHyeon return (ENOBUFS); 20984d52a575SXin LI } 209905884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, map, BUS_DMASYNC_PREWRITE); 21004d52a575SXin LI 21014d52a575SXin LI last_td_ctrl2 = ET_TDCTRL2_LAST_FRAG; 210205884511SPyun YongHyeon sc->sc_tx += nsegs; 21034d52a575SXin LI if (sc->sc_tx / sc->sc_tx_intr_nsegs != sc->sc_tx_intr) { 21044d52a575SXin LI sc->sc_tx_intr = sc->sc_tx / sc->sc_tx_intr_nsegs; 21054d52a575SXin LI last_td_ctrl2 |= ET_TDCTRL2_INTR; 21064d52a575SXin LI } 21074d52a575SXin LI 210805884511SPyun YongHyeon m = *m0; 21099955274cSPyun YongHyeon csum_flags = 0; 21109955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & ET_CSUM_FEATURES) != 0) { 21119955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 21129955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_IP; 21139955274cSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 21149955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_UDP; 21159955274cSPyun YongHyeon else if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 21169955274cSPyun YongHyeon csum_flags |= ET_TDCTRL2_CSUM_TCP; 21179955274cSPyun YongHyeon } 21184d52a575SXin LI last_idx = -1; 211905884511SPyun YongHyeon for (i = 0; i < nsegs; ++i) { 21204d52a575SXin LI idx = (first_idx + i) % ET_TX_NDESC; 21214d52a575SXin LI td = &tx_ring->tr_desc[idx]; 212226e07b50SPyun YongHyeon td->td_addr_hi = htole32(ET_ADDR_HI(segs[i].ds_addr)); 212326e07b50SPyun YongHyeon td->td_addr_lo = htole32(ET_ADDR_LO(segs[i].ds_addr)); 212426e07b50SPyun YongHyeon td->td_ctrl1 = htole32(segs[i].ds_len & ET_TDCTRL1_LEN_MASK); 212505884511SPyun YongHyeon if (i == nsegs - 1) { 212605884511SPyun YongHyeon /* Last frag */ 21279955274cSPyun YongHyeon td->td_ctrl2 = htole32(last_td_ctrl2 | csum_flags); 21284d52a575SXin LI last_idx = idx; 21299955274cSPyun YongHyeon } else 21309955274cSPyun YongHyeon td->td_ctrl2 = htole32(csum_flags); 21314d52a575SXin LI 21324d52a575SXin LI MPASS(tx_ring->tr_ready_index < ET_TX_NDESC); 21334d52a575SXin LI if (++tx_ring->tr_ready_index == ET_TX_NDESC) { 21344d52a575SXin LI tx_ring->tr_ready_index = 0; 21354d52a575SXin LI tx_ring->tr_ready_wrap ^= 1; 21364d52a575SXin LI } 21374d52a575SXin LI } 21384d52a575SXin LI td = &tx_ring->tr_desc[first_idx]; 213905884511SPyun YongHyeon /* First frag */ 214005884511SPyun YongHyeon td->td_ctrl2 |= htole32(ET_TDCTRL2_FIRST_FRAG); 21414d52a575SXin LI 21424d52a575SXin LI MPASS(last_idx >= 0); 21434d52a575SXin LI tbd->tbd_buf[first_idx].tb_dmap = tbd->tbd_buf[last_idx].tb_dmap; 21444d52a575SXin LI tbd->tbd_buf[last_idx].tb_dmap = map; 21454d52a575SXin LI tbd->tbd_buf[last_idx].tb_mbuf = m; 21464d52a575SXin LI 214705884511SPyun YongHyeon tbd->tbd_used += nsegs; 21484d52a575SXin LI MPASS(tbd->tbd_used <= ET_TX_NDESC); 21494d52a575SXin LI 215005884511SPyun YongHyeon return (0); 21514d52a575SXin LI } 21524d52a575SXin LI 21534d52a575SXin LI static void 21544d52a575SXin LI et_txeof(struct et_softc *sc) 21554d52a575SXin LI { 21564d52a575SXin LI struct et_txdesc_ring *tx_ring; 21574d52a575SXin LI struct et_txbuf_data *tbd; 215805884511SPyun YongHyeon struct et_txbuf *tb; 215905884511SPyun YongHyeon struct ifnet *ifp; 21604d52a575SXin LI uint32_t tx_done; 21614d52a575SXin LI int end, wrap; 21624d52a575SXin LI 21634d52a575SXin LI ET_LOCK_ASSERT(sc); 216405884511SPyun YongHyeon 21654d52a575SXin LI ifp = sc->ifp; 21664d52a575SXin LI tx_ring = &sc->sc_tx_ring; 21674d52a575SXin LI tbd = &sc->sc_tx_data; 21684d52a575SXin LI 21694d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0) 21704d52a575SXin LI return; 21714d52a575SXin LI 21724d52a575SXin LI if (tbd->tbd_used == 0) 21734d52a575SXin LI return; 21744d52a575SXin LI 217505884511SPyun YongHyeon bus_dmamap_sync(tx_ring->tr_dtag, tx_ring->tr_dmap, 217605884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 217705884511SPyun YongHyeon 21784d52a575SXin LI tx_done = CSR_READ_4(sc, ET_TX_DONE_POS); 217923263665SPyun YongHyeon end = tx_done & ET_TX_DONE_POS_INDEX_MASK; 21804d52a575SXin LI wrap = (tx_done & ET_TX_DONE_POS_WRAP) ? 1 : 0; 21814d52a575SXin LI 21824d52a575SXin LI while (tbd->tbd_start_index != end || tbd->tbd_start_wrap != wrap) { 21834d52a575SXin LI MPASS(tbd->tbd_start_index < ET_TX_NDESC); 21844d52a575SXin LI tb = &tbd->tbd_buf[tbd->tbd_start_index]; 21854d52a575SXin LI if (tb->tb_mbuf != NULL) { 218605884511SPyun YongHyeon bus_dmamap_sync(sc->sc_tx_tag, tb->tb_dmap, 218705884511SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 218805884511SPyun YongHyeon bus_dmamap_unload(sc->sc_tx_tag, tb->tb_dmap); 21894d52a575SXin LI m_freem(tb->tb_mbuf); 21904d52a575SXin LI tb->tb_mbuf = NULL; 21914d52a575SXin LI ifp->if_opackets++; 21924d52a575SXin LI } 21934d52a575SXin LI 21944d52a575SXin LI if (++tbd->tbd_start_index == ET_TX_NDESC) { 21954d52a575SXin LI tbd->tbd_start_index = 0; 21964d52a575SXin LI tbd->tbd_start_wrap ^= 1; 21974d52a575SXin LI } 21984d52a575SXin LI 21994d52a575SXin LI MPASS(tbd->tbd_used > 0); 22004d52a575SXin LI tbd->tbd_used--; 22014d52a575SXin LI } 22024d52a575SXin LI 22034d52a575SXin LI if (tbd->tbd_used == 0) 22044d52a575SXin LI sc->watchdog_timer = 0; 220505884511SPyun YongHyeon if (tbd->tbd_used + ET_NSEG_SPARE < ET_TX_NDESC) 22064d52a575SXin LI ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 22074d52a575SXin LI } 22084d52a575SXin LI static void 22094d52a575SXin LI et_tick(void *xsc) 22104d52a575SXin LI { 22114d52a575SXin LI struct et_softc *sc = xsc; 22124d52a575SXin LI struct ifnet *ifp; 22134d52a575SXin LI struct mii_data *mii; 22144d52a575SXin LI 22154d52a575SXin LI ET_LOCK_ASSERT(sc); 22164d52a575SXin LI ifp = sc->ifp; 22174d52a575SXin LI mii = device_get_softc(sc->sc_miibus); 22184d52a575SXin LI 22194d52a575SXin LI mii_tick(mii); 22204d52a575SXin LI if ((sc->sc_flags & ET_FLAG_TXRX_ENABLED) == 0 && 22214d52a575SXin LI (mii->mii_media_status & IFM_ACTIVE) && 22224d52a575SXin LI IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 22234d52a575SXin LI if_printf(ifp, "Link up, enable TX/RX\n"); 22244d52a575SXin LI if (et_enable_txrx(sc, 0) == 0) 22254d52a575SXin LI et_start_locked(ifp); 22264d52a575SXin LI } 222705884511SPyun YongHyeon if (et_watchdog(sc) == EJUSTRETURN) 222805884511SPyun YongHyeon return; 22294d52a575SXin LI callout_reset(&sc->sc_tick, hz, et_tick, sc); 22304d52a575SXin LI } 22314d52a575SXin LI 22324d52a575SXin LI static int 223305884511SPyun YongHyeon et_newbuf_cluster(struct et_rxbuf_data *rbd, int buf_idx) 22344d52a575SXin LI { 223505884511SPyun YongHyeon struct et_softc *sc; 223605884511SPyun YongHyeon struct et_rxdesc *desc; 22374d52a575SXin LI struct et_rxbuf *rb; 22384d52a575SXin LI struct mbuf *m; 223905884511SPyun YongHyeon bus_dma_segment_t segs[1]; 22404d52a575SXin LI bus_dmamap_t dmap; 224105884511SPyun YongHyeon int nsegs; 22424d52a575SXin LI 22434d52a575SXin LI MPASS(buf_idx < ET_RX_NDESC); 224405884511SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 224505884511SPyun YongHyeon if (m == NULL) 224605884511SPyun YongHyeon return (ENOBUFS); 224705884511SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 224805884511SPyun YongHyeon m_adj(m, ETHER_ALIGN); 224905884511SPyun YongHyeon 225005884511SPyun YongHyeon sc = rbd->rbd_softc; 22514d52a575SXin LI rb = &rbd->rbd_buf[buf_idx]; 22524d52a575SXin LI 225305884511SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->sc_rx_tag, sc->sc_rx_sparemap, m, 225405884511SPyun YongHyeon segs, &nsegs, 0) != 0) { 22554d52a575SXin LI m_freem(m); 225605884511SPyun YongHyeon return (ENOBUFS); 22574d52a575SXin LI } 225805884511SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 22594d52a575SXin LI 226005884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 226105884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, 22624d52a575SXin LI BUS_DMASYNC_POSTREAD); 226305884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_tag, rb->rb_dmap); 22644d52a575SXin LI } 22654d52a575SXin LI dmap = rb->rb_dmap; 226605884511SPyun YongHyeon rb->rb_dmap = sc->sc_rx_sparemap; 226705884511SPyun YongHyeon sc->sc_rx_sparemap = dmap; 226805884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD); 22694d52a575SXin LI 227005884511SPyun YongHyeon rb->rb_mbuf = m; 227105884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 227205884511SPyun YongHyeon desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr)); 227305884511SPyun YongHyeon desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr)); 227405884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 227505884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 227605884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 227705884511SPyun YongHyeon return (0); 227805884511SPyun YongHyeon } 227905884511SPyun YongHyeon 228005884511SPyun YongHyeon static void 228105884511SPyun YongHyeon et_rxbuf_discard(struct et_rxbuf_data *rbd, int buf_idx) 228205884511SPyun YongHyeon { 228305884511SPyun YongHyeon struct et_rxdesc *desc; 228405884511SPyun YongHyeon 228505884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 228605884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 228705884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 228805884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 228905884511SPyun YongHyeon } 229005884511SPyun YongHyeon 229105884511SPyun YongHyeon static int 229205884511SPyun YongHyeon et_newbuf_hdr(struct et_rxbuf_data *rbd, int buf_idx) 229305884511SPyun YongHyeon { 229405884511SPyun YongHyeon struct et_softc *sc; 229505884511SPyun YongHyeon struct et_rxdesc *desc; 229605884511SPyun YongHyeon struct et_rxbuf *rb; 229705884511SPyun YongHyeon struct mbuf *m; 229805884511SPyun YongHyeon bus_dma_segment_t segs[1]; 229905884511SPyun YongHyeon bus_dmamap_t dmap; 230005884511SPyun YongHyeon int nsegs; 230105884511SPyun YongHyeon 230205884511SPyun YongHyeon MPASS(buf_idx < ET_RX_NDESC); 230305884511SPyun YongHyeon MGETHDR(m, M_DONTWAIT, MT_DATA); 230405884511SPyun YongHyeon if (m == NULL) 230505884511SPyun YongHyeon return (ENOBUFS); 230605884511SPyun YongHyeon m->m_len = m->m_pkthdr.len = MHLEN; 230705884511SPyun YongHyeon m_adj(m, ETHER_ALIGN); 230805884511SPyun YongHyeon 230905884511SPyun YongHyeon sc = rbd->rbd_softc; 231005884511SPyun YongHyeon rb = &rbd->rbd_buf[buf_idx]; 231105884511SPyun YongHyeon 231205884511SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->sc_rx_mini_tag, sc->sc_rx_mini_sparemap, 231305884511SPyun YongHyeon m, segs, &nsegs, 0) != 0) { 231405884511SPyun YongHyeon m_freem(m); 231505884511SPyun YongHyeon return (ENOBUFS); 231605884511SPyun YongHyeon } 231705884511SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 231805884511SPyun YongHyeon 231905884511SPyun YongHyeon if (rb->rb_mbuf != NULL) { 232005884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, 232105884511SPyun YongHyeon BUS_DMASYNC_POSTREAD); 232205884511SPyun YongHyeon bus_dmamap_unload(sc->sc_rx_mini_tag, rb->rb_dmap); 232305884511SPyun YongHyeon } 232405884511SPyun YongHyeon dmap = rb->rb_dmap; 232505884511SPyun YongHyeon rb->rb_dmap = sc->sc_rx_mini_sparemap; 232605884511SPyun YongHyeon sc->sc_rx_mini_sparemap = dmap; 232705884511SPyun YongHyeon bus_dmamap_sync(sc->sc_rx_mini_tag, rb->rb_dmap, BUS_DMASYNC_PREREAD); 232805884511SPyun YongHyeon 232905884511SPyun YongHyeon rb->rb_mbuf = m; 233005884511SPyun YongHyeon desc = &rbd->rbd_ring->rr_desc[buf_idx]; 233105884511SPyun YongHyeon desc->rd_addr_hi = htole32(ET_ADDR_HI(segs[0].ds_addr)); 233205884511SPyun YongHyeon desc->rd_addr_lo = htole32(ET_ADDR_LO(segs[0].ds_addr)); 233305884511SPyun YongHyeon desc->rd_ctrl = htole32(buf_idx & ET_RDCTRL_BUFIDX_MASK); 233405884511SPyun YongHyeon bus_dmamap_sync(rbd->rbd_ring->rr_dtag, rbd->rbd_ring->rr_dmap, 233505884511SPyun YongHyeon BUS_DMASYNC_PREWRITE); 233605884511SPyun YongHyeon return (0); 23374d52a575SXin LI } 23384d52a575SXin LI 23394d52a575SXin LI /* 23404d52a575SXin LI * Create sysctl tree 23414d52a575SXin LI */ 23424d52a575SXin LI static void 23434d52a575SXin LI et_add_sysctls(struct et_softc * sc) 23444d52a575SXin LI { 23454d52a575SXin LI struct sysctl_ctx_list *ctx; 23464d52a575SXin LI struct sysctl_oid_list *children; 23474d52a575SXin LI 23484d52a575SXin LI ctx = device_get_sysctl_ctx(sc->dev); 23494d52a575SXin LI children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->dev)); 23504d52a575SXin LI 23514d52a575SXin LI SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_npkts", 23524d52a575SXin LI CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_npkts, "I", 23534d52a575SXin LI "RX IM, # packets per RX interrupt"); 23544d52a575SXin LI SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "rx_intr_delay", 23554d52a575SXin LI CTLTYPE_INT | CTLFLAG_RW, sc, 0, et_sysctl_rx_intr_delay, "I", 23564d52a575SXin LI "RX IM, RX interrupt delay (x10 usec)"); 23574d52a575SXin LI SYSCTL_ADD_INT(ctx, children, OID_AUTO, "tx_intr_nsegs", 23584d52a575SXin LI CTLFLAG_RW, &sc->sc_tx_intr_nsegs, 0, 23594d52a575SXin LI "TX IM, # segments per TX interrupt"); 23604d52a575SXin LI SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "timer", 23614d52a575SXin LI CTLFLAG_RW, &sc->sc_timer, 0, "TX timer"); 23624d52a575SXin LI } 23634d52a575SXin LI 23644d52a575SXin LI static int 23654d52a575SXin LI et_sysctl_rx_intr_npkts(SYSCTL_HANDLER_ARGS) 23664d52a575SXin LI { 23674d52a575SXin LI struct et_softc *sc = arg1; 23684d52a575SXin LI struct ifnet *ifp = sc->ifp; 23694d52a575SXin LI int error = 0, v; 23704d52a575SXin LI 23714d52a575SXin LI v = sc->sc_rx_intr_npkts; 23724d52a575SXin LI error = sysctl_handle_int(oidp, &v, 0, req); 23734d52a575SXin LI if (error || req->newptr == NULL) 23744d52a575SXin LI goto back; 23754d52a575SXin LI if (v <= 0) { 23764d52a575SXin LI error = EINVAL; 23774d52a575SXin LI goto back; 23784d52a575SXin LI } 23794d52a575SXin LI 23804d52a575SXin LI if (sc->sc_rx_intr_npkts != v) { 23814d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 23824d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_NPKTS, v); 23834d52a575SXin LI sc->sc_rx_intr_npkts = v; 23844d52a575SXin LI } 23854d52a575SXin LI back: 2386398f1b65SPyun YongHyeon return (error); 23874d52a575SXin LI } 23884d52a575SXin LI 23894d52a575SXin LI static int 23904d52a575SXin LI et_sysctl_rx_intr_delay(SYSCTL_HANDLER_ARGS) 23914d52a575SXin LI { 23924d52a575SXin LI struct et_softc *sc = arg1; 23934d52a575SXin LI struct ifnet *ifp = sc->ifp; 23944d52a575SXin LI int error = 0, v; 23954d52a575SXin LI 23964d52a575SXin LI v = sc->sc_rx_intr_delay; 23974d52a575SXin LI error = sysctl_handle_int(oidp, &v, 0, req); 23984d52a575SXin LI if (error || req->newptr == NULL) 23994d52a575SXin LI goto back; 24004d52a575SXin LI if (v <= 0) { 24014d52a575SXin LI error = EINVAL; 24024d52a575SXin LI goto back; 24034d52a575SXin LI } 24044d52a575SXin LI 24054d52a575SXin LI if (sc->sc_rx_intr_delay != v) { 24064d52a575SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) 24074d52a575SXin LI CSR_WRITE_4(sc, ET_RX_INTR_DELAY, v); 24084d52a575SXin LI sc->sc_rx_intr_delay = v; 24094d52a575SXin LI } 24104d52a575SXin LI back: 2411398f1b65SPyun YongHyeon return (error); 24124d52a575SXin LI } 24134d52a575SXin LI 24144d52a575SXin LI static void 24154d52a575SXin LI et_setmedia(struct et_softc *sc) 24164d52a575SXin LI { 24174d52a575SXin LI struct mii_data *mii = device_get_softc(sc->sc_miibus); 24184d52a575SXin LI uint32_t cfg2, ctrl; 24194d52a575SXin LI 24204d52a575SXin LI cfg2 = CSR_READ_4(sc, ET_MAC_CFG2); 24214d52a575SXin LI cfg2 &= ~(ET_MAC_CFG2_MODE_MII | ET_MAC_CFG2_MODE_GMII | 24224d52a575SXin LI ET_MAC_CFG2_FDX | ET_MAC_CFG2_BIGFRM); 24234d52a575SXin LI cfg2 |= ET_MAC_CFG2_LENCHK | ET_MAC_CFG2_CRC | ET_MAC_CFG2_PADCRC | 242423263665SPyun YongHyeon ((7 << ET_MAC_CFG2_PREAMBLE_LEN_SHIFT) & 242523263665SPyun YongHyeon ET_MAC_CFG2_PREAMBLE_LEN_MASK); 24264d52a575SXin LI 24274d52a575SXin LI ctrl = CSR_READ_4(sc, ET_MAC_CTRL); 24284d52a575SXin LI ctrl &= ~(ET_MAC_CTRL_GHDX | ET_MAC_CTRL_MODE_MII); 24294d52a575SXin LI 24304d52a575SXin LI if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) { 24314d52a575SXin LI cfg2 |= ET_MAC_CFG2_MODE_GMII; 24324d52a575SXin LI } else { 24334d52a575SXin LI cfg2 |= ET_MAC_CFG2_MODE_MII; 24344d52a575SXin LI ctrl |= ET_MAC_CTRL_MODE_MII; 24354d52a575SXin LI } 24364d52a575SXin LI 24374d52a575SXin LI if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) 24384d52a575SXin LI cfg2 |= ET_MAC_CFG2_FDX; 24394d52a575SXin LI else 24404d52a575SXin LI ctrl |= ET_MAC_CTRL_GHDX; 24414d52a575SXin LI 24424d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CTRL, ctrl); 24434d52a575SXin LI CSR_WRITE_4(sc, ET_MAC_CFG2, cfg2); 24444d52a575SXin LI } 24454d52a575SXin LI 24460442028aSPyun YongHyeon static int 24470442028aSPyun YongHyeon et_suspend(device_t dev) 24480442028aSPyun YongHyeon { 24490442028aSPyun YongHyeon struct et_softc *sc; 24500442028aSPyun YongHyeon 24510442028aSPyun YongHyeon sc = device_get_softc(dev); 24520442028aSPyun YongHyeon ET_LOCK(sc); 24530442028aSPyun YongHyeon if ((sc->ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 24540442028aSPyun YongHyeon et_stop(sc); 24550442028aSPyun YongHyeon ET_UNLOCK(sc); 24560442028aSPyun YongHyeon return (0); 24570442028aSPyun YongHyeon } 24580442028aSPyun YongHyeon 24590442028aSPyun YongHyeon static int 24600442028aSPyun YongHyeon et_resume(device_t dev) 24610442028aSPyun YongHyeon { 24620442028aSPyun YongHyeon struct et_softc *sc; 24630442028aSPyun YongHyeon 24640442028aSPyun YongHyeon sc = device_get_softc(dev); 24650442028aSPyun YongHyeon ET_LOCK(sc); 24660442028aSPyun YongHyeon if ((sc->ifp->if_flags & IFF_UP) != 0) 24670442028aSPyun YongHyeon et_init_locked(sc); 24680442028aSPyun YongHyeon ET_UNLOCK(sc); 24690442028aSPyun YongHyeon return (0); 24700442028aSPyun YongHyeon } 2471