19b8d05b8SZbigniew Bodek /*- 29b8d05b8SZbigniew Bodek * BSD LICENSE 39b8d05b8SZbigniew Bodek * 49b8d05b8SZbigniew Bodek * Copyright (c) 2015-2017 Amazon.com, Inc. or its affiliates. 59b8d05b8SZbigniew Bodek * All rights reserved. 69b8d05b8SZbigniew Bodek * 79b8d05b8SZbigniew Bodek * Redistribution and use in source and binary forms, with or without 89b8d05b8SZbigniew Bodek * modification, are permitted provided that the following conditions 99b8d05b8SZbigniew Bodek * are met: 109b8d05b8SZbigniew Bodek * 119b8d05b8SZbigniew Bodek * 1. Redistributions of source code must retain the above copyright 129b8d05b8SZbigniew Bodek * notice, this list of conditions and the following disclaimer. 139b8d05b8SZbigniew Bodek * 149b8d05b8SZbigniew Bodek * 2. Redistributions in binary form must reproduce the above copyright 159b8d05b8SZbigniew Bodek * notice, this list of conditions and the following disclaimer in the 169b8d05b8SZbigniew Bodek * documentation and/or other materials provided with the distribution. 179b8d05b8SZbigniew Bodek * 189b8d05b8SZbigniew Bodek * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 199b8d05b8SZbigniew Bodek * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 209b8d05b8SZbigniew Bodek * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 219b8d05b8SZbigniew Bodek * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 229b8d05b8SZbigniew Bodek * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 239b8d05b8SZbigniew Bodek * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 249b8d05b8SZbigniew Bodek * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 259b8d05b8SZbigniew Bodek * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 269b8d05b8SZbigniew Bodek * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 279b8d05b8SZbigniew Bodek * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 289b8d05b8SZbigniew Bodek * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 299b8d05b8SZbigniew Bodek * 309b8d05b8SZbigniew Bodek * $FreeBSD$ 319b8d05b8SZbigniew Bodek * 329b8d05b8SZbigniew Bodek */ 339b8d05b8SZbigniew Bodek 349b8d05b8SZbigniew Bodek #ifndef ENA_H 359b8d05b8SZbigniew Bodek #define ENA_H 369b8d05b8SZbigniew Bodek 379b8d05b8SZbigniew Bodek #include <sys/types.h> 389b8d05b8SZbigniew Bodek 399b8d05b8SZbigniew Bodek #include "ena-com/ena_com.h" 409b8d05b8SZbigniew Bodek #include "ena-com/ena_eth_com.h" 419b8d05b8SZbigniew Bodek 429b8d05b8SZbigniew Bodek #define DRV_MODULE_VER_MAJOR 0 43a195fab0SMarcin Wojtas #define DRV_MODULE_VER_MINOR 8 44c2e7e247SMarcin Wojtas #define DRV_MODULE_VER_SUBMINOR 4 459b8d05b8SZbigniew Bodek 469b8d05b8SZbigniew Bodek #define DRV_MODULE_NAME "ena" 479b8d05b8SZbigniew Bodek 489b8d05b8SZbigniew Bodek #ifndef DRV_MODULE_VERSION 499b8d05b8SZbigniew Bodek #define DRV_MODULE_VERSION \ 509b8d05b8SZbigniew Bodek __XSTRING(DRV_MODULE_VER_MAJOR) "." \ 519b8d05b8SZbigniew Bodek __XSTRING(DRV_MODULE_VER_MINOR) "." \ 529b8d05b8SZbigniew Bodek __XSTRING(DRV_MODULE_VER_SUBMINOR) 539b8d05b8SZbigniew Bodek #endif 549b8d05b8SZbigniew Bodek #define DEVICE_NAME "Elastic Network Adapter (ENA)" 559b8d05b8SZbigniew Bodek #define DEVICE_DESC "ENA adapter" 569b8d05b8SZbigniew Bodek 579b8d05b8SZbigniew Bodek /* Calculate DMA mask - width for ena cannot exceed 48, so it is safe */ 589b8d05b8SZbigniew Bodek #define ENA_DMA_BIT_MASK(x) ((1ULL << (x)) - 1ULL) 599b8d05b8SZbigniew Bodek 609b8d05b8SZbigniew Bodek /* 1 for AENQ + ADMIN */ 618805021aSMarcin Wojtas #define ENA_ADMIN_MSIX_VEC 1 628805021aSMarcin Wojtas #define ENA_MAX_MSIX_VEC(io_queues) (ENA_ADMIN_MSIX_VEC + (io_queues)) 639b8d05b8SZbigniew Bodek 649b8d05b8SZbigniew Bodek #define ENA_REG_BAR 0 659b8d05b8SZbigniew Bodek #define ENA_MEM_BAR 2 669b8d05b8SZbigniew Bodek 679b8d05b8SZbigniew Bodek #define ENA_BUS_DMA_SEGS 32 689b8d05b8SZbigniew Bodek 696064f289SMarcin Wojtas #define ENA_DEFAULT_BUF_RING_SIZE 4096 706064f289SMarcin Wojtas 719b8d05b8SZbigniew Bodek #define ENA_DEFAULT_RING_SIZE 1024 729b8d05b8SZbigniew Bodek 7382f5a792SMarcin Wojtas /* 7482f5a792SMarcin Wojtas * Refill Rx queue when number of required descriptors is above 7582f5a792SMarcin Wojtas * QUEUE_SIZE / ENA_RX_REFILL_THRESH_DIVIDER or ENA_RX_REFILL_THRESH_PACKET 7682f5a792SMarcin Wojtas */ 775a990212SMarcin Wojtas #define ENA_RX_REFILL_THRESH_DIVIDER 8 7882f5a792SMarcin Wojtas #define ENA_RX_REFILL_THRESH_PACKET 256 799b8d05b8SZbigniew Bodek 809b8d05b8SZbigniew Bodek #define ENA_IRQNAME_SIZE 40 819b8d05b8SZbigniew Bodek 829b8d05b8SZbigniew Bodek #define ENA_PKT_MAX_BUFS 19 839b8d05b8SZbigniew Bodek 849b8d05b8SZbigniew Bodek #define ENA_RX_RSS_TABLE_LOG_SIZE 7 859b8d05b8SZbigniew Bodek #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE) 869b8d05b8SZbigniew Bodek 879b8d05b8SZbigniew Bodek #define ENA_HASH_KEY_SIZE 40 889b8d05b8SZbigniew Bodek 899b8d05b8SZbigniew Bodek #define ENA_MAX_FRAME_LEN 10000 909b8d05b8SZbigniew Bodek #define ENA_MIN_FRAME_LEN 60 919b8d05b8SZbigniew Bodek 925cb9db07SMarcin Wojtas #define ENA_TX_RESUME_THRESH (ENA_PKT_MAX_BUFS + 2) 939b8d05b8SZbigniew Bodek 949b8d05b8SZbigniew Bodek #define DB_THRESHOLD 64 959b8d05b8SZbigniew Bodek 969b8d05b8SZbigniew Bodek #define TX_COMMIT 32 979b8d05b8SZbigniew Bodek /* 989b8d05b8SZbigniew Bodek * TX budget for cleaning. It should be half of the RX budget to reduce amount 999b8d05b8SZbigniew Bodek * of TCP retransmissions. 1009b8d05b8SZbigniew Bodek */ 1019b8d05b8SZbigniew Bodek #define TX_BUDGET 128 1029b8d05b8SZbigniew Bodek /* RX cleanup budget. -1 stands for infinity. */ 1039b8d05b8SZbigniew Bodek #define RX_BUDGET 256 1049b8d05b8SZbigniew Bodek /* 1059b8d05b8SZbigniew Bodek * How many times we can repeat cleanup in the io irq handling routine if the 1069b8d05b8SZbigniew Bodek * RX or TX budget was depleted. 1079b8d05b8SZbigniew Bodek */ 1089b8d05b8SZbigniew Bodek #define CLEAN_BUDGET 8 1099b8d05b8SZbigniew Bodek 1109b8d05b8SZbigniew Bodek #define RX_IRQ_INTERVAL 20 1119b8d05b8SZbigniew Bodek #define TX_IRQ_INTERVAL 50 1129b8d05b8SZbigniew Bodek 1133cfadb28SMarcin Wojtas #define ENA_MIN_MTU 128 1143cfadb28SMarcin Wojtas 1158a573700SZbigniew Bodek #define ENA_TSO_MAXSIZE 65536 1169b8d05b8SZbigniew Bodek 1179b8d05b8SZbigniew Bodek #define ENA_MMIO_DISABLE_REG_READ BIT(0) 1189b8d05b8SZbigniew Bodek 1199b8d05b8SZbigniew Bodek #define ENA_TX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1)) 1209b8d05b8SZbigniew Bodek 1219b8d05b8SZbigniew Bodek #define ENA_RX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1)) 1229b8d05b8SZbigniew Bodek 1239b8d05b8SZbigniew Bodek #define ENA_IO_TXQ_IDX(q) (2 * (q)) 1249b8d05b8SZbigniew Bodek #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1) 1259b8d05b8SZbigniew Bodek 1269b8d05b8SZbigniew Bodek #define ENA_MGMNT_IRQ_IDX 0 1279b8d05b8SZbigniew Bodek #define ENA_IO_IRQ_FIRST_IDX 1 1289b8d05b8SZbigniew Bodek #define ENA_IO_IRQ_IDX(q) (ENA_IO_IRQ_FIRST_IDX + (q)) 1299b8d05b8SZbigniew Bodek 130d12f7bfcSMarcin Wojtas #define ENA_MAX_NO_INTERRUPT_ITERATIONS 3 131d12f7bfcSMarcin Wojtas 1329b8d05b8SZbigniew Bodek /* 1339b8d05b8SZbigniew Bodek * ENA device should send keep alive msg every 1 sec. 1349b8d05b8SZbigniew Bodek * We wait for 6 sec just to be on the safe side. 1359b8d05b8SZbigniew Bodek */ 1369b8d05b8SZbigniew Bodek #define DEFAULT_KEEP_ALIVE_TO (SBT_1S * 6) 1379b8d05b8SZbigniew Bodek 1389b8d05b8SZbigniew Bodek /* Time in jiffies before concluding the transmitter is hung. */ 1399b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_TO (SBT_1S * 5) 1409b8d05b8SZbigniew Bodek 1419b8d05b8SZbigniew Bodek /* Number of queues to check for missing queues per timer tick */ 1429b8d05b8SZbigniew Bodek #define DEFAULT_TX_MONITORED_QUEUES (4) 1439b8d05b8SZbigniew Bodek 1449b8d05b8SZbigniew Bodek /* Max number of timeouted packets before device reset */ 1459b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_THRESHOLD (128) 1469b8d05b8SZbigniew Bodek 1479b8d05b8SZbigniew Bodek /* 1489b8d05b8SZbigniew Bodek * Supported PCI vendor and devices IDs 1499b8d05b8SZbigniew Bodek */ 1509b8d05b8SZbigniew Bodek #define PCI_VENDOR_ID_AMAZON 0x1d0f 1519b8d05b8SZbigniew Bodek 1529b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_PF 0x0ec2 1539b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_LLQ_PF 0x1ec2 1549b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_VF 0xec20 1559b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_LLQ_VF 0xec21 1569b8d05b8SZbigniew Bodek 157*fd43fd2aSMarcin Wojtas /* 158*fd43fd2aSMarcin Wojtas * Flags indicating current ENA driver state 159*fd43fd2aSMarcin Wojtas */ 160*fd43fd2aSMarcin Wojtas enum ena_flags_t { 161*fd43fd2aSMarcin Wojtas ENA_FLAG_DEVICE_RUNNING, 162*fd43fd2aSMarcin Wojtas ENA_FLAG_DEV_UP, 163*fd43fd2aSMarcin Wojtas ENA_FLAG_LINK_UP, 164*fd43fd2aSMarcin Wojtas ENA_FLAG_MSIX_ENABLED, 165*fd43fd2aSMarcin Wojtas ENA_FLAG_TRIGGER_RESET, 166*fd43fd2aSMarcin Wojtas ENA_FLAG_ONGOING_RESET, 167*fd43fd2aSMarcin Wojtas ENA_FLAG_RSS_ACTIVE, 168*fd43fd2aSMarcin Wojtas ENA_FLAGS_NUMBER = ENA_FLAG_RSS_ACTIVE 169*fd43fd2aSMarcin Wojtas }; 170*fd43fd2aSMarcin Wojtas 171*fd43fd2aSMarcin Wojtas BITSET_DEFINE(_ena_state, ENA_FLAGS_NUMBER); 172*fd43fd2aSMarcin Wojtas typedef struct _ena_state ena_state_t; 173*fd43fd2aSMarcin Wojtas 174*fd43fd2aSMarcin Wojtas #define ENA_FLAG_ZERO(adapter) \ 175*fd43fd2aSMarcin Wojtas BIT_ZERO(ENA_FLAGS_NUMBER, &(adapter)->flags) 176*fd43fd2aSMarcin Wojtas #define ENA_FLAG_ISSET(bit, adapter) \ 177*fd43fd2aSMarcin Wojtas BIT_ISSET(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags) 178*fd43fd2aSMarcin Wojtas #define ENA_FLAG_SET_ATOMIC(bit, adapter) \ 179*fd43fd2aSMarcin Wojtas BIT_SET_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags) 180*fd43fd2aSMarcin Wojtas #define ENA_FLAG_CLEAR_ATOMIC(bit, adapter) \ 181*fd43fd2aSMarcin Wojtas BIT_CLR_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags) 182*fd43fd2aSMarcin Wojtas 1839b8d05b8SZbigniew Bodek struct msix_entry { 1849b8d05b8SZbigniew Bodek int entry; 1859b8d05b8SZbigniew Bodek int vector; 1869b8d05b8SZbigniew Bodek }; 1879b8d05b8SZbigniew Bodek 1889b8d05b8SZbigniew Bodek typedef struct _ena_vendor_info_t { 18940abe76bSWarner Losh uint16_t vendor_id; 19040abe76bSWarner Losh uint16_t device_id; 1919b8d05b8SZbigniew Bodek unsigned int index; 1929b8d05b8SZbigniew Bodek } ena_vendor_info_t; 1939b8d05b8SZbigniew Bodek 1949b8d05b8SZbigniew Bodek struct ena_irq { 1959b8d05b8SZbigniew Bodek /* Interrupt resources */ 1969b8d05b8SZbigniew Bodek struct resource *res; 1975cb9db07SMarcin Wojtas driver_filter_t *handler; 1989b8d05b8SZbigniew Bodek void *data; 1999b8d05b8SZbigniew Bodek void *cookie; 2009b8d05b8SZbigniew Bodek unsigned int vector; 2019b8d05b8SZbigniew Bodek bool requested; 2029b8d05b8SZbigniew Bodek int cpu; 2039b8d05b8SZbigniew Bodek char name[ENA_IRQNAME_SIZE]; 2049b8d05b8SZbigniew Bodek }; 2059b8d05b8SZbigniew Bodek 2069b8d05b8SZbigniew Bodek struct ena_que { 2079b8d05b8SZbigniew Bodek struct ena_adapter *adapter; 2089b8d05b8SZbigniew Bodek struct ena_ring *tx_ring; 2099b8d05b8SZbigniew Bodek struct ena_ring *rx_ring; 2105cb9db07SMarcin Wojtas 2115cb9db07SMarcin Wojtas struct task cleanup_task; 2125cb9db07SMarcin Wojtas struct taskqueue *cleanup_tq; 2135cb9db07SMarcin Wojtas 2149b8d05b8SZbigniew Bodek uint32_t id; 2159b8d05b8SZbigniew Bodek int cpu; 2169b8d05b8SZbigniew Bodek }; 2179b8d05b8SZbigniew Bodek 2186064f289SMarcin Wojtas struct ena_calc_queue_size_ctx { 2196064f289SMarcin Wojtas struct ena_com_dev_get_features_ctx *get_feat_ctx; 2206064f289SMarcin Wojtas struct ena_com_dev *ena_dev; 2216064f289SMarcin Wojtas device_t pdev; 2226064f289SMarcin Wojtas uint16_t rx_queue_size; 2236064f289SMarcin Wojtas uint16_t tx_queue_size; 2246064f289SMarcin Wojtas uint16_t max_tx_sgl_size; 2256064f289SMarcin Wojtas uint16_t max_rx_sgl_size; 2266064f289SMarcin Wojtas }; 2276064f289SMarcin Wojtas 2289b8d05b8SZbigniew Bodek struct ena_tx_buffer { 2299b8d05b8SZbigniew Bodek struct mbuf *mbuf; 2309b8d05b8SZbigniew Bodek /* # of ena desc for this specific mbuf 2319b8d05b8SZbigniew Bodek * (includes data desc and metadata desc) */ 2329b8d05b8SZbigniew Bodek unsigned int tx_descs; 2339b8d05b8SZbigniew Bodek /* # of buffers used by this mbuf */ 2349b8d05b8SZbigniew Bodek unsigned int num_of_bufs; 2354fa9e02dSMarcin Wojtas bus_dmamap_t map_head; 2364fa9e02dSMarcin Wojtas bus_dmamap_t map_seg; 2374fa9e02dSMarcin Wojtas 2384fa9e02dSMarcin Wojtas /* Indicate if segments of the mbuf were mapped */ 2394fa9e02dSMarcin Wojtas bool seg_mapped; 2404fa9e02dSMarcin Wojtas /* Indicate if bufs[0] maps the linear data of the mbuf */ 2414fa9e02dSMarcin Wojtas bool head_mapped; 2429b8d05b8SZbigniew Bodek 2439b8d05b8SZbigniew Bodek /* Used to detect missing tx packets */ 2449b8d05b8SZbigniew Bodek struct bintime timestamp; 2459b8d05b8SZbigniew Bodek bool print_once; 2469b8d05b8SZbigniew Bodek 2479b8d05b8SZbigniew Bodek struct ena_com_buf bufs[ENA_PKT_MAX_BUFS]; 2489b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE); 2499b8d05b8SZbigniew Bodek 2509b8d05b8SZbigniew Bodek struct ena_rx_buffer { 2519b8d05b8SZbigniew Bodek struct mbuf *mbuf; 2529b8d05b8SZbigniew Bodek bus_dmamap_t map; 2539b8d05b8SZbigniew Bodek struct ena_com_buf ena_buf; 2549b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE); 2559b8d05b8SZbigniew Bodek 2569b8d05b8SZbigniew Bodek struct ena_stats_tx { 2579b8d05b8SZbigniew Bodek counter_u64_t cnt; 2589b8d05b8SZbigniew Bodek counter_u64_t bytes; 2599b8d05b8SZbigniew Bodek counter_u64_t prepare_ctx_err; 2609b8d05b8SZbigniew Bodek counter_u64_t dma_mapping_err; 2619b8d05b8SZbigniew Bodek counter_u64_t doorbells; 2629b8d05b8SZbigniew Bodek counter_u64_t missing_tx_comp; 2639b8d05b8SZbigniew Bodek counter_u64_t bad_req_id; 2641b069f1cSZbigniew Bodek counter_u64_t collapse; 2651b069f1cSZbigniew Bodek counter_u64_t collapse_err; 2665cb9db07SMarcin Wojtas counter_u64_t queue_wakeup; 2675cb9db07SMarcin Wojtas counter_u64_t queue_stop; 2684fa9e02dSMarcin Wojtas counter_u64_t llq_buffer_copy; 2699b8d05b8SZbigniew Bodek }; 2709b8d05b8SZbigniew Bodek 2719b8d05b8SZbigniew Bodek struct ena_stats_rx { 2729b8d05b8SZbigniew Bodek counter_u64_t cnt; 2739b8d05b8SZbigniew Bodek counter_u64_t bytes; 2749b8d05b8SZbigniew Bodek counter_u64_t refil_partial; 2759b8d05b8SZbigniew Bodek counter_u64_t bad_csum; 2764727bda6SMarcin Wojtas counter_u64_t mjum_alloc_fail; 2779b8d05b8SZbigniew Bodek counter_u64_t mbuf_alloc_fail; 2789b8d05b8SZbigniew Bodek counter_u64_t dma_mapping_err; 2799b8d05b8SZbigniew Bodek counter_u64_t bad_desc_num; 28043fefd16SMarcin Wojtas counter_u64_t bad_req_id; 28143fefd16SMarcin Wojtas counter_u64_t empty_rx_ring; 2829b8d05b8SZbigniew Bodek }; 2839b8d05b8SZbigniew Bodek 2849b8d05b8SZbigniew Bodek struct ena_ring { 28543fefd16SMarcin Wojtas /* Holds the empty requests for TX/RX out of order completions */ 28643fefd16SMarcin Wojtas union { 2879b8d05b8SZbigniew Bodek uint16_t *free_tx_ids; 28843fefd16SMarcin Wojtas uint16_t *free_rx_ids; 28943fefd16SMarcin Wojtas }; 2909b8d05b8SZbigniew Bodek struct ena_com_dev *ena_dev; 2919b8d05b8SZbigniew Bodek struct ena_adapter *adapter; 2929b8d05b8SZbigniew Bodek struct ena_com_io_cq *ena_com_io_cq; 2939b8d05b8SZbigniew Bodek struct ena_com_io_sq *ena_com_io_sq; 2949b8d05b8SZbigniew Bodek 2959b8d05b8SZbigniew Bodek uint16_t qid; 2965a990212SMarcin Wojtas 2975a990212SMarcin Wojtas /* Determines if device will use LLQ or normal mode for TX */ 2985a990212SMarcin Wojtas enum ena_admin_placement_policy_type tx_mem_queue_type; 2995a990212SMarcin Wojtas /* The maximum length the driver can push to the device (For LLQ) */ 3009b8d05b8SZbigniew Bodek uint8_t tx_max_header_size; 3019b8d05b8SZbigniew Bodek 302d12f7bfcSMarcin Wojtas bool first_interrupt; 303d12f7bfcSMarcin Wojtas uint16_t no_interrupt_event_cnt; 304d12f7bfcSMarcin Wojtas 3059b8d05b8SZbigniew Bodek struct ena_com_rx_buf_info ena_bufs[ENA_PKT_MAX_BUFS]; 3065a990212SMarcin Wojtas 3075a990212SMarcin Wojtas /* 3085a990212SMarcin Wojtas * Fields used for Adaptive Interrupt Modulation - to be implemented in 3095a990212SMarcin Wojtas * the future releases 3105a990212SMarcin Wojtas */ 3119b8d05b8SZbigniew Bodek uint32_t smoothed_interval; 3129b8d05b8SZbigniew Bodek enum ena_intr_moder_level moder_tbl_idx; 3139b8d05b8SZbigniew Bodek 3149b8d05b8SZbigniew Bodek struct ena_que *que; 3159b8d05b8SZbigniew Bodek struct lro_ctrl lro; 3169b8d05b8SZbigniew Bodek 3179b8d05b8SZbigniew Bodek uint16_t next_to_use; 3189b8d05b8SZbigniew Bodek uint16_t next_to_clean; 3199b8d05b8SZbigniew Bodek 3209b8d05b8SZbigniew Bodek union { 3219b8d05b8SZbigniew Bodek struct ena_tx_buffer *tx_buffer_info; /* contex of tx packet */ 3229b8d05b8SZbigniew Bodek struct ena_rx_buffer *rx_buffer_info; /* contex of rx packet */ 3239b8d05b8SZbigniew Bodek }; 3249b8d05b8SZbigniew Bodek int ring_size; /* number of tx/rx_buffer_info's entries */ 3259b8d05b8SZbigniew Bodek 3269b8d05b8SZbigniew Bodek struct buf_ring *br; /* only for TX */ 3276064f289SMarcin Wojtas uint32_t buf_ring_size; 3285a990212SMarcin Wojtas 3299b8d05b8SZbigniew Bodek struct mtx ring_mtx; 3309b8d05b8SZbigniew Bodek char mtx_name[16]; 3315a990212SMarcin Wojtas 332efe6ab18SMarcin Wojtas struct { 3339b8d05b8SZbigniew Bodek struct task enqueue_task; 3349b8d05b8SZbigniew Bodek struct taskqueue *enqueue_tq; 335efe6ab18SMarcin Wojtas }; 3369b8d05b8SZbigniew Bodek 3379b8d05b8SZbigniew Bodek union { 3389b8d05b8SZbigniew Bodek struct ena_stats_tx tx_stats; 3399b8d05b8SZbigniew Bodek struct ena_stats_rx rx_stats; 3409b8d05b8SZbigniew Bodek }; 3419b8d05b8SZbigniew Bodek 3425cb9db07SMarcin Wojtas union { 343efe6ab18SMarcin Wojtas int empty_rx_queue; 3445cb9db07SMarcin Wojtas /* For Tx ring to indicate if it's running or not */ 3455cb9db07SMarcin Wojtas bool running; 3465cb9db07SMarcin Wojtas }; 3474fa9e02dSMarcin Wojtas 348af66d7d0SMarcin Wojtas /* How many packets are sent in one Tx loop, used for doorbells */ 349af66d7d0SMarcin Wojtas uint32_t acum_pkts; 350af66d7d0SMarcin Wojtas 3514fa9e02dSMarcin Wojtas /* Used for LLQ */ 3524fa9e02dSMarcin Wojtas uint8_t *push_buf_intermediate_buf; 3539b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE); 3549b8d05b8SZbigniew Bodek 3559b8d05b8SZbigniew Bodek struct ena_stats_dev { 3569b8d05b8SZbigniew Bodek counter_u64_t wd_expired; 3579b8d05b8SZbigniew Bodek counter_u64_t interface_up; 3589b8d05b8SZbigniew Bodek counter_u64_t interface_down; 3599b8d05b8SZbigniew Bodek counter_u64_t admin_q_pause; 3609b8d05b8SZbigniew Bodek }; 3619b8d05b8SZbigniew Bodek 3629b8d05b8SZbigniew Bodek struct ena_hw_stats { 36330217e2dSMarcin Wojtas counter_u64_t rx_packets; 36430217e2dSMarcin Wojtas counter_u64_t tx_packets; 3659b8d05b8SZbigniew Bodek 36630217e2dSMarcin Wojtas counter_u64_t rx_bytes; 36730217e2dSMarcin Wojtas counter_u64_t tx_bytes; 3689b8d05b8SZbigniew Bodek 36930217e2dSMarcin Wojtas counter_u64_t rx_drops; 3709b8d05b8SZbigniew Bodek }; 3719b8d05b8SZbigniew Bodek 3729b8d05b8SZbigniew Bodek /* Board specific private data structure */ 3739b8d05b8SZbigniew Bodek struct ena_adapter { 3749b8d05b8SZbigniew Bodek struct ena_com_dev *ena_dev; 3759b8d05b8SZbigniew Bodek 3769b8d05b8SZbigniew Bodek /* OS defined structs */ 3779b8d05b8SZbigniew Bodek if_t ifp; 3789b8d05b8SZbigniew Bodek device_t pdev; 3799b8d05b8SZbigniew Bodek struct ifmedia media; 3809b8d05b8SZbigniew Bodek 3819b8d05b8SZbigniew Bodek /* OS resources */ 3829b8d05b8SZbigniew Bodek struct resource *memory; 3839b8d05b8SZbigniew Bodek struct resource *registers; 3849b8d05b8SZbigniew Bodek 3859b8d05b8SZbigniew Bodek struct mtx global_mtx; 3869b8d05b8SZbigniew Bodek struct sx ioctl_sx; 3879b8d05b8SZbigniew Bodek 3889b8d05b8SZbigniew Bodek /* MSI-X */ 3899b8d05b8SZbigniew Bodek struct msix_entry *msix_entries; 3909b8d05b8SZbigniew Bodek int msix_vecs; 3919b8d05b8SZbigniew Bodek 3929b8d05b8SZbigniew Bodek /* DMA tags used throughout the driver adapter for Tx and Rx */ 3939b8d05b8SZbigniew Bodek bus_dma_tag_t tx_buf_tag; 3949b8d05b8SZbigniew Bodek bus_dma_tag_t rx_buf_tag; 3959b8d05b8SZbigniew Bodek int dma_width; 3969b8d05b8SZbigniew Bodek 3973cfadb28SMarcin Wojtas uint32_t max_mtu; 3983cfadb28SMarcin Wojtas 3999b8d05b8SZbigniew Bodek uint16_t max_tx_sgl_size; 4009b8d05b8SZbigniew Bodek uint16_t max_rx_sgl_size; 4019b8d05b8SZbigniew Bodek 4029b8d05b8SZbigniew Bodek uint32_t tx_offload_cap; 4039b8d05b8SZbigniew Bodek 4049b8d05b8SZbigniew Bodek /* Tx fast path data */ 4059b8d05b8SZbigniew Bodek int num_queues; 4069b8d05b8SZbigniew Bodek 4079b8d05b8SZbigniew Bodek unsigned int tx_ring_size; 4089b8d05b8SZbigniew Bodek unsigned int rx_ring_size; 4099b8d05b8SZbigniew Bodek 4106064f289SMarcin Wojtas uint16_t buf_ring_size; 4116064f289SMarcin Wojtas 4129b8d05b8SZbigniew Bodek /* RSS*/ 4139b8d05b8SZbigniew Bodek uint8_t rss_ind_tbl[ENA_RX_RSS_TABLE_SIZE]; 4149b8d05b8SZbigniew Bodek 4159b8d05b8SZbigniew Bodek uint8_t mac_addr[ETHER_ADDR_LEN]; 4169b8d05b8SZbigniew Bodek /* mdio and phy*/ 4179b8d05b8SZbigniew Bodek 418*fd43fd2aSMarcin Wojtas ena_state_t flags; 4199b8d05b8SZbigniew Bodek 4209b8d05b8SZbigniew Bodek /* Queue will represent one TX and one RX ring */ 4219b8d05b8SZbigniew Bodek struct ena_que que[ENA_MAX_NUM_IO_QUEUES] 4229b8d05b8SZbigniew Bodek __aligned(CACHE_LINE_SIZE); 4239b8d05b8SZbigniew Bodek 4249b8d05b8SZbigniew Bodek /* TX */ 4259b8d05b8SZbigniew Bodek struct ena_ring tx_ring[ENA_MAX_NUM_IO_QUEUES] 4269b8d05b8SZbigniew Bodek __aligned(CACHE_LINE_SIZE); 4279b8d05b8SZbigniew Bodek 4289b8d05b8SZbigniew Bodek /* RX */ 4299b8d05b8SZbigniew Bodek struct ena_ring rx_ring[ENA_MAX_NUM_IO_QUEUES] 4309b8d05b8SZbigniew Bodek __aligned(CACHE_LINE_SIZE); 4319b8d05b8SZbigniew Bodek 4329b8d05b8SZbigniew Bodek struct ena_irq irq_tbl[ENA_MAX_MSIX_VEC(ENA_MAX_NUM_IO_QUEUES)]; 4339b8d05b8SZbigniew Bodek 4349b8d05b8SZbigniew Bodek /* Timer service */ 4359b8d05b8SZbigniew Bodek struct callout timer_service; 4369b8d05b8SZbigniew Bodek sbintime_t keep_alive_timestamp; 4379b8d05b8SZbigniew Bodek uint32_t next_monitored_tx_qid; 4389b8d05b8SZbigniew Bodek struct task reset_task; 4399b8d05b8SZbigniew Bodek struct taskqueue *reset_tq; 4409b8d05b8SZbigniew Bodek int wd_active; 4419b8d05b8SZbigniew Bodek sbintime_t keep_alive_timeout; 4429b8d05b8SZbigniew Bodek sbintime_t missing_tx_timeout; 4439b8d05b8SZbigniew Bodek uint32_t missing_tx_max_queues; 4449b8d05b8SZbigniew Bodek uint32_t missing_tx_threshold; 4459b8d05b8SZbigniew Bodek 4469b8d05b8SZbigniew Bodek /* Statistics */ 4479b8d05b8SZbigniew Bodek struct ena_stats_dev dev_stats; 4489b8d05b8SZbigniew Bodek struct ena_hw_stats hw_stats; 449a195fab0SMarcin Wojtas 450a195fab0SMarcin Wojtas enum ena_regs_reset_reason_types reset_reason; 4519b8d05b8SZbigniew Bodek }; 4529b8d05b8SZbigniew Bodek 4539b8d05b8SZbigniew Bodek #define ENA_RING_MTX_LOCK(_ring) mtx_lock(&(_ring)->ring_mtx) 4549b8d05b8SZbigniew Bodek #define ENA_RING_MTX_TRYLOCK(_ring) mtx_trylock(&(_ring)->ring_mtx) 4559b8d05b8SZbigniew Bodek #define ENA_RING_MTX_UNLOCK(_ring) mtx_unlock(&(_ring)->ring_mtx) 4569b8d05b8SZbigniew Bodek 4579b8d05b8SZbigniew Bodek static inline int ena_mbuf_count(struct mbuf *mbuf) 4589b8d05b8SZbigniew Bodek { 4599b8d05b8SZbigniew Bodek int count = 1; 4609b8d05b8SZbigniew Bodek 4619b8d05b8SZbigniew Bodek while ((mbuf = mbuf->m_next) != NULL) 4629b8d05b8SZbigniew Bodek ++count; 4639b8d05b8SZbigniew Bodek 4649b8d05b8SZbigniew Bodek return count; 4659b8d05b8SZbigniew Bodek } 4669b8d05b8SZbigniew Bodek 4679b8d05b8SZbigniew Bodek #endif /* !(ENA_H) */ 468