xref: /freebsd/sys/dev/ena/ena.h (revision 888810f0fb0c8993c4f3f841db7ff88ebc41396c)
19b8d05b8SZbigniew Bodek /*-
29b8d05b8SZbigniew Bodek  * BSD LICENSE
39b8d05b8SZbigniew Bodek  *
49d0073e4SMarcin Wojtas  * Copyright (c) 2015-2019 Amazon.com, Inc. or its affiliates.
59b8d05b8SZbigniew Bodek  * All rights reserved.
69b8d05b8SZbigniew Bodek  *
79b8d05b8SZbigniew Bodek  * Redistribution and use in source and binary forms, with or without
89b8d05b8SZbigniew Bodek  * modification, are permitted provided that the following conditions
99b8d05b8SZbigniew Bodek  * are met:
109b8d05b8SZbigniew Bodek  *
119b8d05b8SZbigniew Bodek  * 1. Redistributions of source code must retain the above copyright
129b8d05b8SZbigniew Bodek  *    notice, this list of conditions and the following disclaimer.
139b8d05b8SZbigniew Bodek  *
149b8d05b8SZbigniew Bodek  * 2. Redistributions in binary form must reproduce the above copyright
159b8d05b8SZbigniew Bodek  *    notice, this list of conditions and the following disclaimer in the
169b8d05b8SZbigniew Bodek  *    documentation and/or other materials provided with the distribution.
179b8d05b8SZbigniew Bodek  *
189b8d05b8SZbigniew Bodek  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
199b8d05b8SZbigniew Bodek  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
209b8d05b8SZbigniew Bodek  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
219b8d05b8SZbigniew Bodek  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
229b8d05b8SZbigniew Bodek  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
239b8d05b8SZbigniew Bodek  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
249b8d05b8SZbigniew Bodek  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
259b8d05b8SZbigniew Bodek  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
269b8d05b8SZbigniew Bodek  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
279b8d05b8SZbigniew Bodek  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
289b8d05b8SZbigniew Bodek  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
299b8d05b8SZbigniew Bodek  *
309b8d05b8SZbigniew Bodek  * $FreeBSD$
319b8d05b8SZbigniew Bodek  *
329b8d05b8SZbigniew Bodek  */
339b8d05b8SZbigniew Bodek 
349b8d05b8SZbigniew Bodek #ifndef ENA_H
359b8d05b8SZbigniew Bodek #define ENA_H
369b8d05b8SZbigniew Bodek 
379b8d05b8SZbigniew Bodek #include <sys/types.h>
389b8d05b8SZbigniew Bodek 
399b8d05b8SZbigniew Bodek #include "ena-com/ena_com.h"
409b8d05b8SZbigniew Bodek #include "ena-com/ena_eth_com.h"
419b8d05b8SZbigniew Bodek 
429d0073e4SMarcin Wojtas #define DRV_MODULE_VER_MAJOR	2
432731abe8SMarcin Wojtas #define DRV_MODULE_VER_MINOR	1
44*888810f0SMarcin Wojtas #define DRV_MODULE_VER_SUBMINOR 1
459b8d05b8SZbigniew Bodek 
469b8d05b8SZbigniew Bodek #define DRV_MODULE_NAME		"ena"
479b8d05b8SZbigniew Bodek 
489b8d05b8SZbigniew Bodek #ifndef DRV_MODULE_VERSION
499b8d05b8SZbigniew Bodek #define DRV_MODULE_VERSION				\
509b8d05b8SZbigniew Bodek 	__XSTRING(DRV_MODULE_VER_MAJOR) "."		\
519b8d05b8SZbigniew Bodek 	__XSTRING(DRV_MODULE_VER_MINOR) "."		\
529b8d05b8SZbigniew Bodek 	__XSTRING(DRV_MODULE_VER_SUBMINOR)
539b8d05b8SZbigniew Bodek #endif
549b8d05b8SZbigniew Bodek #define DEVICE_NAME	"Elastic Network Adapter (ENA)"
559b8d05b8SZbigniew Bodek #define DEVICE_DESC	"ENA adapter"
569b8d05b8SZbigniew Bodek 
579b8d05b8SZbigniew Bodek /* Calculate DMA mask - width for ena cannot exceed 48, so it is safe */
589b8d05b8SZbigniew Bodek #define ENA_DMA_BIT_MASK(x)		((1ULL << (x)) - 1ULL)
599b8d05b8SZbigniew Bodek 
609b8d05b8SZbigniew Bodek /* 1 for AENQ + ADMIN */
618805021aSMarcin Wojtas #define	ENA_ADMIN_MSIX_VEC		1
628805021aSMarcin Wojtas #define	ENA_MAX_MSIX_VEC(io_queues)	(ENA_ADMIN_MSIX_VEC + (io_queues))
639b8d05b8SZbigniew Bodek 
649b8d05b8SZbigniew Bodek #define	ENA_REG_BAR			0
659b8d05b8SZbigniew Bodek #define	ENA_MEM_BAR			2
669b8d05b8SZbigniew Bodek 
679b8d05b8SZbigniew Bodek #define	ENA_BUS_DMA_SEGS		32
689b8d05b8SZbigniew Bodek 
696064f289SMarcin Wojtas #define	ENA_DEFAULT_BUF_RING_SIZE	4096
706064f289SMarcin Wojtas 
719b8d05b8SZbigniew Bodek #define	ENA_DEFAULT_RING_SIZE		1024
729b8d05b8SZbigniew Bodek 
7382f5a792SMarcin Wojtas /*
7482f5a792SMarcin Wojtas  * Refill Rx queue when number of required descriptors is above
7582f5a792SMarcin Wojtas  * QUEUE_SIZE / ENA_RX_REFILL_THRESH_DIVIDER or ENA_RX_REFILL_THRESH_PACKET
7682f5a792SMarcin Wojtas  */
775a990212SMarcin Wojtas #define	ENA_RX_REFILL_THRESH_DIVIDER	8
7882f5a792SMarcin Wojtas #define	ENA_RX_REFILL_THRESH_PACKET	256
799b8d05b8SZbigniew Bodek 
809b8d05b8SZbigniew Bodek #define	ENA_IRQNAME_SIZE		40
819b8d05b8SZbigniew Bodek 
829b8d05b8SZbigniew Bodek #define	ENA_PKT_MAX_BUFS 		19
839b8d05b8SZbigniew Bodek 
849b8d05b8SZbigniew Bodek #define	ENA_RX_RSS_TABLE_LOG_SIZE	7
859b8d05b8SZbigniew Bodek #define	ENA_RX_RSS_TABLE_SIZE		(1 << ENA_RX_RSS_TABLE_LOG_SIZE)
869b8d05b8SZbigniew Bodek 
879b8d05b8SZbigniew Bodek #define	ENA_HASH_KEY_SIZE		40
889b8d05b8SZbigniew Bodek 
899b8d05b8SZbigniew Bodek #define	ENA_MAX_FRAME_LEN		10000
909b8d05b8SZbigniew Bodek #define	ENA_MIN_FRAME_LEN 		60
919b8d05b8SZbigniew Bodek 
925cb9db07SMarcin Wojtas #define ENA_TX_RESUME_THRESH		(ENA_PKT_MAX_BUFS + 2)
939b8d05b8SZbigniew Bodek 
949b8d05b8SZbigniew Bodek #define DB_THRESHOLD	64
959b8d05b8SZbigniew Bodek 
969b8d05b8SZbigniew Bodek #define TX_COMMIT	32
979b8d05b8SZbigniew Bodek  /*
989b8d05b8SZbigniew Bodek  * TX budget for cleaning. It should be half of the RX budget to reduce amount
999b8d05b8SZbigniew Bodek  *  of TCP retransmissions.
1009b8d05b8SZbigniew Bodek  */
1019b8d05b8SZbigniew Bodek #define TX_BUDGET	128
1029b8d05b8SZbigniew Bodek /* RX cleanup budget. -1 stands for infinity. */
1039b8d05b8SZbigniew Bodek #define RX_BUDGET	256
1049b8d05b8SZbigniew Bodek /*
1059b8d05b8SZbigniew Bodek  * How many times we can repeat cleanup in the io irq handling routine if the
1069b8d05b8SZbigniew Bodek  * RX or TX budget was depleted.
1079b8d05b8SZbigniew Bodek  */
1089b8d05b8SZbigniew Bodek #define CLEAN_BUDGET	8
1099b8d05b8SZbigniew Bodek 
1109b8d05b8SZbigniew Bodek #define RX_IRQ_INTERVAL 20
1119b8d05b8SZbigniew Bodek #define TX_IRQ_INTERVAL 50
1129b8d05b8SZbigniew Bodek 
1133cfadb28SMarcin Wojtas #define	ENA_MIN_MTU		128
1143cfadb28SMarcin Wojtas 
1158a573700SZbigniew Bodek #define	ENA_TSO_MAXSIZE		65536
1169b8d05b8SZbigniew Bodek 
1179b8d05b8SZbigniew Bodek #define	ENA_MMIO_DISABLE_REG_READ	BIT(0)
1189b8d05b8SZbigniew Bodek 
1199b8d05b8SZbigniew Bodek #define	ENA_TX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
1209b8d05b8SZbigniew Bodek 
1219b8d05b8SZbigniew Bodek #define	ENA_RX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
1229b8d05b8SZbigniew Bodek 
1239b8d05b8SZbigniew Bodek #define	ENA_IO_TXQ_IDX(q)		(2 * (q))
1249b8d05b8SZbigniew Bodek #define	ENA_IO_RXQ_IDX(q)		(2 * (q) + 1)
1259b8d05b8SZbigniew Bodek 
1269b8d05b8SZbigniew Bodek #define	ENA_MGMNT_IRQ_IDX		0
1279b8d05b8SZbigniew Bodek #define	ENA_IO_IRQ_FIRST_IDX		1
1289b8d05b8SZbigniew Bodek #define	ENA_IO_IRQ_IDX(q)		(ENA_IO_IRQ_FIRST_IDX + (q))
1299b8d05b8SZbigniew Bodek 
130d12f7bfcSMarcin Wojtas #define	ENA_MAX_NO_INTERRUPT_ITERATIONS	3
131d12f7bfcSMarcin Wojtas 
1329b8d05b8SZbigniew Bodek /*
1339b8d05b8SZbigniew Bodek  * ENA device should send keep alive msg every 1 sec.
1349b8d05b8SZbigniew Bodek  * We wait for 6 sec just to be on the safe side.
1359b8d05b8SZbigniew Bodek  */
1369b8d05b8SZbigniew Bodek #define DEFAULT_KEEP_ALIVE_TO		(SBT_1S * 6)
1379b8d05b8SZbigniew Bodek 
1389b8d05b8SZbigniew Bodek /* Time in jiffies before concluding the transmitter is hung. */
1399b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_TO		(SBT_1S * 5)
1409b8d05b8SZbigniew Bodek 
1419b8d05b8SZbigniew Bodek /* Number of queues to check for missing queues per timer tick */
1429b8d05b8SZbigniew Bodek #define DEFAULT_TX_MONITORED_QUEUES	(4)
1439b8d05b8SZbigniew Bodek 
1449b8d05b8SZbigniew Bodek /* Max number of timeouted packets before device reset */
1459b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_THRESHOLD	(128)
1469b8d05b8SZbigniew Bodek 
1479b8d05b8SZbigniew Bodek /*
1489b8d05b8SZbigniew Bodek  * Supported PCI vendor and devices IDs
1499b8d05b8SZbigniew Bodek  */
1509b8d05b8SZbigniew Bodek #define	PCI_VENDOR_ID_AMAZON	0x1d0f
1519b8d05b8SZbigniew Bodek 
1529b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_PF	0x0ec2
1539b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_LLQ_PF	0x1ec2
1549b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_VF	0xec20
1559b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_LLQ_VF	0xec21
1569b8d05b8SZbigniew Bodek 
157fd43fd2aSMarcin Wojtas /*
158fd43fd2aSMarcin Wojtas  * Flags indicating current ENA driver state
159fd43fd2aSMarcin Wojtas  */
160fd43fd2aSMarcin Wojtas enum ena_flags_t {
161fd43fd2aSMarcin Wojtas 	ENA_FLAG_DEVICE_RUNNING,
162fd43fd2aSMarcin Wojtas 	ENA_FLAG_DEV_UP,
163fd43fd2aSMarcin Wojtas 	ENA_FLAG_LINK_UP,
164fd43fd2aSMarcin Wojtas 	ENA_FLAG_MSIX_ENABLED,
165fd43fd2aSMarcin Wojtas 	ENA_FLAG_TRIGGER_RESET,
166fd43fd2aSMarcin Wojtas 	ENA_FLAG_ONGOING_RESET,
16732f63fa7SMarcin Wojtas 	ENA_FLAG_DEV_UP_BEFORE_RESET,
168fd43fd2aSMarcin Wojtas 	ENA_FLAG_RSS_ACTIVE,
169fd43fd2aSMarcin Wojtas 	ENA_FLAGS_NUMBER = ENA_FLAG_RSS_ACTIVE
170fd43fd2aSMarcin Wojtas };
171fd43fd2aSMarcin Wojtas 
172fd43fd2aSMarcin Wojtas BITSET_DEFINE(_ena_state, ENA_FLAGS_NUMBER);
173fd43fd2aSMarcin Wojtas typedef struct _ena_state ena_state_t;
174fd43fd2aSMarcin Wojtas 
175fd43fd2aSMarcin Wojtas #define ENA_FLAG_ZERO(adapter)		\
176fd43fd2aSMarcin Wojtas 	BIT_ZERO(ENA_FLAGS_NUMBER, &(adapter)->flags)
177fd43fd2aSMarcin Wojtas #define ENA_FLAG_ISSET(bit, adapter)	\
178fd43fd2aSMarcin Wojtas 	BIT_ISSET(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags)
179fd43fd2aSMarcin Wojtas #define ENA_FLAG_SET_ATOMIC(bit, adapter)	\
180fd43fd2aSMarcin Wojtas 	BIT_SET_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags)
181fd43fd2aSMarcin Wojtas #define ENA_FLAG_CLEAR_ATOMIC(bit, adapter)	\
182fd43fd2aSMarcin Wojtas 	BIT_CLR_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags)
183fd43fd2aSMarcin Wojtas 
1849b8d05b8SZbigniew Bodek struct msix_entry {
1859b8d05b8SZbigniew Bodek 	int entry;
1869b8d05b8SZbigniew Bodek 	int vector;
1879b8d05b8SZbigniew Bodek };
1889b8d05b8SZbigniew Bodek 
1899b8d05b8SZbigniew Bodek typedef struct _ena_vendor_info_t {
19040abe76bSWarner Losh 	uint16_t vendor_id;
19140abe76bSWarner Losh 	uint16_t device_id;
1929b8d05b8SZbigniew Bodek 	unsigned int index;
1939b8d05b8SZbigniew Bodek } ena_vendor_info_t;
1949b8d05b8SZbigniew Bodek 
1959b8d05b8SZbigniew Bodek struct ena_irq {
1969b8d05b8SZbigniew Bodek 	/* Interrupt resources */
1979b8d05b8SZbigniew Bodek 	struct resource *res;
1985cb9db07SMarcin Wojtas 	driver_filter_t *handler;
1999b8d05b8SZbigniew Bodek 	void *data;
2009b8d05b8SZbigniew Bodek 	void *cookie;
2019b8d05b8SZbigniew Bodek 	unsigned int vector;
2029b8d05b8SZbigniew Bodek 	bool requested;
2039b8d05b8SZbigniew Bodek 	int cpu;
2049b8d05b8SZbigniew Bodek 	char name[ENA_IRQNAME_SIZE];
2059b8d05b8SZbigniew Bodek };
2069b8d05b8SZbigniew Bodek 
2079b8d05b8SZbigniew Bodek struct ena_que {
2089b8d05b8SZbigniew Bodek 	struct ena_adapter *adapter;
2099b8d05b8SZbigniew Bodek 	struct ena_ring *tx_ring;
2109b8d05b8SZbigniew Bodek 	struct ena_ring *rx_ring;
2115cb9db07SMarcin Wojtas 
2125cb9db07SMarcin Wojtas 	struct task cleanup_task;
2135cb9db07SMarcin Wojtas 	struct taskqueue *cleanup_tq;
2145cb9db07SMarcin Wojtas 
2159b8d05b8SZbigniew Bodek 	uint32_t id;
2169b8d05b8SZbigniew Bodek 	int cpu;
2179b8d05b8SZbigniew Bodek };
2189b8d05b8SZbigniew Bodek 
2196064f289SMarcin Wojtas struct ena_calc_queue_size_ctx {
2206064f289SMarcin Wojtas 	struct ena_com_dev_get_features_ctx *get_feat_ctx;
2216064f289SMarcin Wojtas 	struct ena_com_dev *ena_dev;
2226064f289SMarcin Wojtas 	device_t pdev;
2236064f289SMarcin Wojtas 	uint16_t rx_queue_size;
2246064f289SMarcin Wojtas 	uint16_t tx_queue_size;
2256064f289SMarcin Wojtas 	uint16_t max_tx_sgl_size;
2266064f289SMarcin Wojtas 	uint16_t max_rx_sgl_size;
2276064f289SMarcin Wojtas };
2286064f289SMarcin Wojtas 
2296f2128c7SMarcin Wojtas #ifdef DEV_NETMAP
2306f2128c7SMarcin Wojtas struct ena_netmap_tx_info {
2316f2128c7SMarcin Wojtas 	uint32_t socket_buf_idx[ENA_PKT_MAX_BUFS];
2326f2128c7SMarcin Wojtas 	bus_dmamap_t map_seg[ENA_PKT_MAX_BUFS];
2336f2128c7SMarcin Wojtas 	unsigned int sockets_used;
2346f2128c7SMarcin Wojtas };
2356f2128c7SMarcin Wojtas #endif
2366f2128c7SMarcin Wojtas 
2379b8d05b8SZbigniew Bodek struct ena_tx_buffer {
2389b8d05b8SZbigniew Bodek 	struct mbuf *mbuf;
2399b8d05b8SZbigniew Bodek 	/* # of ena desc for this specific mbuf
2409b8d05b8SZbigniew Bodek 	 * (includes data desc and metadata desc) */
2419b8d05b8SZbigniew Bodek 	unsigned int tx_descs;
2429b8d05b8SZbigniew Bodek 	/* # of buffers used by this mbuf */
2439b8d05b8SZbigniew Bodek 	unsigned int num_of_bufs;
2444fa9e02dSMarcin Wojtas 
245*888810f0SMarcin Wojtas 	bus_dmamap_t dmamap;
2469b8d05b8SZbigniew Bodek 
2479b8d05b8SZbigniew Bodek 	/* Used to detect missing tx packets */
2489b8d05b8SZbigniew Bodek 	struct bintime timestamp;
2499b8d05b8SZbigniew Bodek 	bool print_once;
2509b8d05b8SZbigniew Bodek 
2516f2128c7SMarcin Wojtas #ifdef DEV_NETMAP
2526f2128c7SMarcin Wojtas 	struct ena_netmap_tx_info nm_info;
2536f2128c7SMarcin Wojtas #endif /* DEV_NETMAP */
2546f2128c7SMarcin Wojtas 
2559b8d05b8SZbigniew Bodek 	struct ena_com_buf bufs[ENA_PKT_MAX_BUFS];
2569b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
2579b8d05b8SZbigniew Bodek 
2589b8d05b8SZbigniew Bodek struct ena_rx_buffer {
2599b8d05b8SZbigniew Bodek 	struct mbuf *mbuf;
2609b8d05b8SZbigniew Bodek 	bus_dmamap_t map;
2619b8d05b8SZbigniew Bodek 	struct ena_com_buf ena_buf;
2629a0f2079SMarcin Wojtas #ifdef DEV_NETMAP
2639a0f2079SMarcin Wojtas 	uint32_t netmap_buf_idx;
2649a0f2079SMarcin Wojtas #endif /* DEV_NETMAP */
2659b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
2669b8d05b8SZbigniew Bodek 
2679b8d05b8SZbigniew Bodek struct ena_stats_tx {
2689b8d05b8SZbigniew Bodek 	counter_u64_t cnt;
2699b8d05b8SZbigniew Bodek 	counter_u64_t bytes;
2709b8d05b8SZbigniew Bodek 	counter_u64_t prepare_ctx_err;
2719b8d05b8SZbigniew Bodek 	counter_u64_t dma_mapping_err;
2729b8d05b8SZbigniew Bodek 	counter_u64_t doorbells;
2739b8d05b8SZbigniew Bodek 	counter_u64_t missing_tx_comp;
2749b8d05b8SZbigniew Bodek 	counter_u64_t bad_req_id;
2751b069f1cSZbigniew Bodek 	counter_u64_t collapse;
2761b069f1cSZbigniew Bodek 	counter_u64_t collapse_err;
2775cb9db07SMarcin Wojtas 	counter_u64_t queue_wakeup;
2785cb9db07SMarcin Wojtas 	counter_u64_t queue_stop;
2794fa9e02dSMarcin Wojtas 	counter_u64_t llq_buffer_copy;
2809b8d05b8SZbigniew Bodek };
2819b8d05b8SZbigniew Bodek 
2829b8d05b8SZbigniew Bodek struct ena_stats_rx {
2839b8d05b8SZbigniew Bodek 	counter_u64_t cnt;
2849b8d05b8SZbigniew Bodek 	counter_u64_t bytes;
2859b8d05b8SZbigniew Bodek 	counter_u64_t refil_partial;
2869b8d05b8SZbigniew Bodek 	counter_u64_t bad_csum;
2874727bda6SMarcin Wojtas 	counter_u64_t mjum_alloc_fail;
2889b8d05b8SZbigniew Bodek 	counter_u64_t mbuf_alloc_fail;
2899b8d05b8SZbigniew Bodek 	counter_u64_t dma_mapping_err;
2909b8d05b8SZbigniew Bodek 	counter_u64_t bad_desc_num;
29143fefd16SMarcin Wojtas 	counter_u64_t bad_req_id;
29243fefd16SMarcin Wojtas 	counter_u64_t empty_rx_ring;
2939b8d05b8SZbigniew Bodek };
2949b8d05b8SZbigniew Bodek 
2959b8d05b8SZbigniew Bodek struct ena_ring {
29643fefd16SMarcin Wojtas 	/* Holds the empty requests for TX/RX out of order completions */
29743fefd16SMarcin Wojtas 	union {
2989b8d05b8SZbigniew Bodek 		uint16_t *free_tx_ids;
29943fefd16SMarcin Wojtas 		uint16_t *free_rx_ids;
30043fefd16SMarcin Wojtas 	};
3019b8d05b8SZbigniew Bodek 	struct ena_com_dev *ena_dev;
3029b8d05b8SZbigniew Bodek 	struct ena_adapter *adapter;
3039b8d05b8SZbigniew Bodek 	struct ena_com_io_cq *ena_com_io_cq;
3049b8d05b8SZbigniew Bodek 	struct ena_com_io_sq *ena_com_io_sq;
3059b8d05b8SZbigniew Bodek 
3069b8d05b8SZbigniew Bodek 	uint16_t qid;
3075a990212SMarcin Wojtas 
3085a990212SMarcin Wojtas 	/* Determines if device will use LLQ or normal mode for TX */
3095a990212SMarcin Wojtas 	enum ena_admin_placement_policy_type tx_mem_queue_type;
3105a990212SMarcin Wojtas 	/* The maximum length the driver can push to the device (For LLQ) */
3119b8d05b8SZbigniew Bodek 	uint8_t tx_max_header_size;
3129b8d05b8SZbigniew Bodek 
313d12f7bfcSMarcin Wojtas 	bool first_interrupt;
314d12f7bfcSMarcin Wojtas 	uint16_t no_interrupt_event_cnt;
315d12f7bfcSMarcin Wojtas 
3169b8d05b8SZbigniew Bodek 	struct ena_com_rx_buf_info ena_bufs[ENA_PKT_MAX_BUFS];
3175a990212SMarcin Wojtas 
3185a990212SMarcin Wojtas 	/*
3195a990212SMarcin Wojtas 	 * Fields used for Adaptive Interrupt Modulation - to be implemented in
3205a990212SMarcin Wojtas 	 * the future releases
3215a990212SMarcin Wojtas 	 */
3229b8d05b8SZbigniew Bodek 	uint32_t  smoothed_interval;
3239b8d05b8SZbigniew Bodek 	enum ena_intr_moder_level moder_tbl_idx;
3249b8d05b8SZbigniew Bodek 
3259b8d05b8SZbigniew Bodek 	struct ena_que *que;
3269b8d05b8SZbigniew Bodek 	struct lro_ctrl lro;
3279b8d05b8SZbigniew Bodek 
3289b8d05b8SZbigniew Bodek 	uint16_t next_to_use;
3299b8d05b8SZbigniew Bodek 	uint16_t next_to_clean;
3309b8d05b8SZbigniew Bodek 
3319b8d05b8SZbigniew Bodek 	union {
3329b8d05b8SZbigniew Bodek 		struct ena_tx_buffer *tx_buffer_info; /* contex of tx packet */
3339b8d05b8SZbigniew Bodek 		struct ena_rx_buffer *rx_buffer_info; /* contex of rx packet */
3349b8d05b8SZbigniew Bodek 	};
3359b8d05b8SZbigniew Bodek 	int ring_size; /* number of tx/rx_buffer_info's entries */
3369b8d05b8SZbigniew Bodek 
3379b8d05b8SZbigniew Bodek 	struct buf_ring *br; /* only for TX */
3386064f289SMarcin Wojtas 	uint32_t buf_ring_size;
3395a990212SMarcin Wojtas 
3409b8d05b8SZbigniew Bodek 	struct mtx ring_mtx;
3419b8d05b8SZbigniew Bodek 	char mtx_name[16];
3425a990212SMarcin Wojtas 
343efe6ab18SMarcin Wojtas 	struct {
3449b8d05b8SZbigniew Bodek 		struct task enqueue_task;
3459b8d05b8SZbigniew Bodek 		struct taskqueue *enqueue_tq;
346efe6ab18SMarcin Wojtas 	};
3479b8d05b8SZbigniew Bodek 
3489b8d05b8SZbigniew Bodek 	union {
3499b8d05b8SZbigniew Bodek 		struct ena_stats_tx tx_stats;
3509b8d05b8SZbigniew Bodek 		struct ena_stats_rx rx_stats;
3519b8d05b8SZbigniew Bodek 	};
3529b8d05b8SZbigniew Bodek 
3535cb9db07SMarcin Wojtas 	union {
354efe6ab18SMarcin Wojtas 		int empty_rx_queue;
3555cb9db07SMarcin Wojtas 		/* For Tx ring to indicate if it's running or not */
3565cb9db07SMarcin Wojtas 		bool running;
3575cb9db07SMarcin Wojtas 	};
3584fa9e02dSMarcin Wojtas 
359af66d7d0SMarcin Wojtas 	/* How many packets are sent in one Tx loop, used for doorbells */
360af66d7d0SMarcin Wojtas 	uint32_t acum_pkts;
361af66d7d0SMarcin Wojtas 
3624fa9e02dSMarcin Wojtas 	/* Used for LLQ */
3634fa9e02dSMarcin Wojtas 	uint8_t *push_buf_intermediate_buf;
3649a0f2079SMarcin Wojtas 
3659a0f2079SMarcin Wojtas #ifdef DEV_NETMAP
3669a0f2079SMarcin Wojtas 	bool initialized;
3679a0f2079SMarcin Wojtas #endif /* DEV_NETMAP */
3689b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
3699b8d05b8SZbigniew Bodek 
3709b8d05b8SZbigniew Bodek struct ena_stats_dev {
3719b8d05b8SZbigniew Bodek 	counter_u64_t wd_expired;
3729b8d05b8SZbigniew Bodek 	counter_u64_t interface_up;
3739b8d05b8SZbigniew Bodek 	counter_u64_t interface_down;
3749b8d05b8SZbigniew Bodek 	counter_u64_t admin_q_pause;
3759b8d05b8SZbigniew Bodek };
3769b8d05b8SZbigniew Bodek 
3779b8d05b8SZbigniew Bodek struct ena_hw_stats {
37830217e2dSMarcin Wojtas 	counter_u64_t rx_packets;
37930217e2dSMarcin Wojtas 	counter_u64_t tx_packets;
3809b8d05b8SZbigniew Bodek 
38130217e2dSMarcin Wojtas 	counter_u64_t rx_bytes;
38230217e2dSMarcin Wojtas 	counter_u64_t tx_bytes;
3839b8d05b8SZbigniew Bodek 
38430217e2dSMarcin Wojtas 	counter_u64_t rx_drops;
3859b8d05b8SZbigniew Bodek };
3869b8d05b8SZbigniew Bodek 
3879b8d05b8SZbigniew Bodek /* Board specific private data structure */
3889b8d05b8SZbigniew Bodek struct ena_adapter {
3899b8d05b8SZbigniew Bodek 	struct ena_com_dev *ena_dev;
3909b8d05b8SZbigniew Bodek 
3919b8d05b8SZbigniew Bodek 	/* OS defined structs */
3929b8d05b8SZbigniew Bodek 	if_t ifp;
3939b8d05b8SZbigniew Bodek 	device_t pdev;
3949b8d05b8SZbigniew Bodek 	struct ifmedia	media;
3959b8d05b8SZbigniew Bodek 
3969b8d05b8SZbigniew Bodek 	/* OS resources */
3979b8d05b8SZbigniew Bodek 	struct resource *memory;
3989b8d05b8SZbigniew Bodek 	struct resource *registers;
3999b8d05b8SZbigniew Bodek 
4009b8d05b8SZbigniew Bodek 	struct mtx global_mtx;
4019b8d05b8SZbigniew Bodek 	struct sx ioctl_sx;
4029b8d05b8SZbigniew Bodek 
4039b8d05b8SZbigniew Bodek 	/* MSI-X */
4049b8d05b8SZbigniew Bodek 	struct msix_entry *msix_entries;
4059b8d05b8SZbigniew Bodek 	int msix_vecs;
4069b8d05b8SZbigniew Bodek 
4079b8d05b8SZbigniew Bodek 	/* DMA tags used throughout the driver adapter for Tx and Rx */
4089b8d05b8SZbigniew Bodek 	bus_dma_tag_t tx_buf_tag;
4099b8d05b8SZbigniew Bodek 	bus_dma_tag_t rx_buf_tag;
4109b8d05b8SZbigniew Bodek 	int dma_width;
4119b8d05b8SZbigniew Bodek 
4123cfadb28SMarcin Wojtas 	uint32_t max_mtu;
4133cfadb28SMarcin Wojtas 
4149b8d05b8SZbigniew Bodek 	uint16_t max_tx_sgl_size;
4159b8d05b8SZbigniew Bodek 	uint16_t max_rx_sgl_size;
4169b8d05b8SZbigniew Bodek 
4179b8d05b8SZbigniew Bodek 	uint32_t tx_offload_cap;
4189b8d05b8SZbigniew Bodek 
4199b8d05b8SZbigniew Bodek 	/* Tx fast path data */
4209b8d05b8SZbigniew Bodek 	int num_queues;
4219b8d05b8SZbigniew Bodek 
4229b8d05b8SZbigniew Bodek 	unsigned int tx_ring_size;
4239b8d05b8SZbigniew Bodek 	unsigned int rx_ring_size;
4249b8d05b8SZbigniew Bodek 
4256064f289SMarcin Wojtas 	uint16_t buf_ring_size;
4266064f289SMarcin Wojtas 
4279b8d05b8SZbigniew Bodek 	/* RSS*/
4289b8d05b8SZbigniew Bodek 	uint8_t	rss_ind_tbl[ENA_RX_RSS_TABLE_SIZE];
4299b8d05b8SZbigniew Bodek 
4309b8d05b8SZbigniew Bodek 	uint8_t mac_addr[ETHER_ADDR_LEN];
4319b8d05b8SZbigniew Bodek 	/* mdio and phy*/
4329b8d05b8SZbigniew Bodek 
433fd43fd2aSMarcin Wojtas 	ena_state_t flags;
4349b8d05b8SZbigniew Bodek 
4359b8d05b8SZbigniew Bodek 	/* Queue will represent one TX and one RX ring */
4369b8d05b8SZbigniew Bodek 	struct ena_que que[ENA_MAX_NUM_IO_QUEUES]
4379b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
4389b8d05b8SZbigniew Bodek 
4399b8d05b8SZbigniew Bodek 	/* TX */
4409b8d05b8SZbigniew Bodek 	struct ena_ring tx_ring[ENA_MAX_NUM_IO_QUEUES]
4419b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
4429b8d05b8SZbigniew Bodek 
4439b8d05b8SZbigniew Bodek 	/* RX */
4449b8d05b8SZbigniew Bodek 	struct ena_ring rx_ring[ENA_MAX_NUM_IO_QUEUES]
4459b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
4469b8d05b8SZbigniew Bodek 
4479b8d05b8SZbigniew Bodek 	struct ena_irq irq_tbl[ENA_MAX_MSIX_VEC(ENA_MAX_NUM_IO_QUEUES)];
4489b8d05b8SZbigniew Bodek 
4499b8d05b8SZbigniew Bodek 	/* Timer service */
4509b8d05b8SZbigniew Bodek 	struct callout timer_service;
4519b8d05b8SZbigniew Bodek 	sbintime_t keep_alive_timestamp;
4529b8d05b8SZbigniew Bodek 	uint32_t next_monitored_tx_qid;
4539b8d05b8SZbigniew Bodek 	struct task reset_task;
4549b8d05b8SZbigniew Bodek 	struct taskqueue *reset_tq;
4559b8d05b8SZbigniew Bodek 	int wd_active;
4569b8d05b8SZbigniew Bodek 	sbintime_t keep_alive_timeout;
4579b8d05b8SZbigniew Bodek 	sbintime_t missing_tx_timeout;
4589b8d05b8SZbigniew Bodek 	uint32_t missing_tx_max_queues;
4599b8d05b8SZbigniew Bodek 	uint32_t missing_tx_threshold;
4609b8d05b8SZbigniew Bodek 
4619b8d05b8SZbigniew Bodek 	/* Statistics */
4629b8d05b8SZbigniew Bodek 	struct ena_stats_dev dev_stats;
4639b8d05b8SZbigniew Bodek 	struct ena_hw_stats hw_stats;
464a195fab0SMarcin Wojtas 
465a195fab0SMarcin Wojtas 	enum ena_regs_reset_reason_types reset_reason;
4669b8d05b8SZbigniew Bodek };
4679b8d05b8SZbigniew Bodek 
4689b8d05b8SZbigniew Bodek #define	ENA_RING_MTX_LOCK(_ring)		mtx_lock(&(_ring)->ring_mtx)
4699b8d05b8SZbigniew Bodek #define	ENA_RING_MTX_TRYLOCK(_ring)		mtx_trylock(&(_ring)->ring_mtx)
4709b8d05b8SZbigniew Bodek #define	ENA_RING_MTX_UNLOCK(_ring)		mtx_unlock(&(_ring)->ring_mtx)
4719b8d05b8SZbigniew Bodek 
4729b8d05b8SZbigniew Bodek static inline int ena_mbuf_count(struct mbuf *mbuf)
4739b8d05b8SZbigniew Bodek {
4749b8d05b8SZbigniew Bodek 	int count = 1;
4759b8d05b8SZbigniew Bodek 
4769b8d05b8SZbigniew Bodek 	while ((mbuf = mbuf->m_next) != NULL)
4779b8d05b8SZbigniew Bodek 		++count;
4789b8d05b8SZbigniew Bodek 
4799b8d05b8SZbigniew Bodek 	return count;
4809b8d05b8SZbigniew Bodek }
4819b8d05b8SZbigniew Bodek 
48238c7b965SMarcin Wojtas int	ena_up(struct ena_adapter *);
48338c7b965SMarcin Wojtas void	ena_down(struct ena_adapter *);
48438c7b965SMarcin Wojtas int	ena_restore_device(struct ena_adapter *);
48538c7b965SMarcin Wojtas void	ena_destroy_device(struct ena_adapter *, bool);
48638c7b965SMarcin Wojtas int	ena_refill_rx_bufs(struct ena_ring *, uint32_t);
4879a0f2079SMarcin Wojtas 
4881c028d72SWarner Losh static inline int
4899a0f2079SMarcin Wojtas validate_rx_req_id(struct ena_ring *rx_ring, uint16_t req_id)
4909a0f2079SMarcin Wojtas {
4919a0f2079SMarcin Wojtas 	if (likely(req_id < rx_ring->ring_size))
4929a0f2079SMarcin Wojtas 		return (0);
4939a0f2079SMarcin Wojtas 
4949a0f2079SMarcin Wojtas 	device_printf(rx_ring->adapter->pdev, "Invalid rx req_id: %hu\n",
4959a0f2079SMarcin Wojtas 	    req_id);
4969a0f2079SMarcin Wojtas 	counter_u64_add(rx_ring->rx_stats.bad_req_id, 1);
4979a0f2079SMarcin Wojtas 
4989a0f2079SMarcin Wojtas 	/* Trigger device reset */
4999a0f2079SMarcin Wojtas 	if (likely(!ENA_FLAG_ISSET(ENA_FLAG_TRIGGER_RESET, rx_ring->adapter))) {
5009a0f2079SMarcin Wojtas 		rx_ring->adapter->reset_reason = ENA_REGS_RESET_INV_RX_REQ_ID;
5019a0f2079SMarcin Wojtas 		ENA_FLAG_SET_ATOMIC(ENA_FLAG_TRIGGER_RESET, rx_ring->adapter);
5029a0f2079SMarcin Wojtas 	}
5039a0f2079SMarcin Wojtas 
5049a0f2079SMarcin Wojtas 	return (EFAULT);
5059a0f2079SMarcin Wojtas }
50638c7b965SMarcin Wojtas 
5079b8d05b8SZbigniew Bodek #endif /* !(ENA_H) */
508