xref: /freebsd/sys/dev/ena/ena.h (revision 5a9902126ef49e29cec67e9020802063c8579b55)
19b8d05b8SZbigniew Bodek /*-
29b8d05b8SZbigniew Bodek  * BSD LICENSE
39b8d05b8SZbigniew Bodek  *
49b8d05b8SZbigniew Bodek  * Copyright (c) 2015-2017 Amazon.com, Inc. or its affiliates.
59b8d05b8SZbigniew Bodek  * All rights reserved.
69b8d05b8SZbigniew Bodek  *
79b8d05b8SZbigniew Bodek  * Redistribution and use in source and binary forms, with or without
89b8d05b8SZbigniew Bodek  * modification, are permitted provided that the following conditions
99b8d05b8SZbigniew Bodek  * are met:
109b8d05b8SZbigniew Bodek  *
119b8d05b8SZbigniew Bodek  * 1. Redistributions of source code must retain the above copyright
129b8d05b8SZbigniew Bodek  *    notice, this list of conditions and the following disclaimer.
139b8d05b8SZbigniew Bodek  *
149b8d05b8SZbigniew Bodek  * 2. Redistributions in binary form must reproduce the above copyright
159b8d05b8SZbigniew Bodek  *    notice, this list of conditions and the following disclaimer in the
169b8d05b8SZbigniew Bodek  *    documentation and/or other materials provided with the distribution.
179b8d05b8SZbigniew Bodek  *
189b8d05b8SZbigniew Bodek  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
199b8d05b8SZbigniew Bodek  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
209b8d05b8SZbigniew Bodek  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
219b8d05b8SZbigniew Bodek  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
229b8d05b8SZbigniew Bodek  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
239b8d05b8SZbigniew Bodek  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
249b8d05b8SZbigniew Bodek  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
259b8d05b8SZbigniew Bodek  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
269b8d05b8SZbigniew Bodek  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
279b8d05b8SZbigniew Bodek  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
289b8d05b8SZbigniew Bodek  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
299b8d05b8SZbigniew Bodek  *
309b8d05b8SZbigniew Bodek  * $FreeBSD$
319b8d05b8SZbigniew Bodek  *
329b8d05b8SZbigniew Bodek  */
339b8d05b8SZbigniew Bodek 
349b8d05b8SZbigniew Bodek #ifndef ENA_H
359b8d05b8SZbigniew Bodek #define ENA_H
369b8d05b8SZbigniew Bodek 
379b8d05b8SZbigniew Bodek #include <sys/types.h>
389b8d05b8SZbigniew Bodek 
399b8d05b8SZbigniew Bodek #include "ena-com/ena_com.h"
409b8d05b8SZbigniew Bodek #include "ena-com/ena_eth_com.h"
419b8d05b8SZbigniew Bodek 
429b8d05b8SZbigniew Bodek #define DRV_MODULE_VER_MAJOR	0
43a195fab0SMarcin Wojtas #define DRV_MODULE_VER_MINOR	8
449b8d05b8SZbigniew Bodek #define DRV_MODULE_VER_SUBMINOR 0
459b8d05b8SZbigniew Bodek 
469b8d05b8SZbigniew Bodek #define DRV_MODULE_NAME		"ena"
479b8d05b8SZbigniew Bodek 
489b8d05b8SZbigniew Bodek #ifndef DRV_MODULE_VERSION
499b8d05b8SZbigniew Bodek #define DRV_MODULE_VERSION				\
509b8d05b8SZbigniew Bodek 	__XSTRING(DRV_MODULE_VER_MAJOR) "."		\
519b8d05b8SZbigniew Bodek 	__XSTRING(DRV_MODULE_VER_MINOR) "."		\
529b8d05b8SZbigniew Bodek 	__XSTRING(DRV_MODULE_VER_SUBMINOR)
539b8d05b8SZbigniew Bodek #endif
549b8d05b8SZbigniew Bodek #define DEVICE_NAME	"Elastic Network Adapter (ENA)"
559b8d05b8SZbigniew Bodek #define DEVICE_DESC	"ENA adapter"
569b8d05b8SZbigniew Bodek 
579b8d05b8SZbigniew Bodek /* Calculate DMA mask - width for ena cannot exceed 48, so it is safe */
589b8d05b8SZbigniew Bodek #define ENA_DMA_BIT_MASK(x)		((1ULL << (x)) - 1ULL)
599b8d05b8SZbigniew Bodek 
609b8d05b8SZbigniew Bodek /* 1 for AENQ + ADMIN */
618805021aSMarcin Wojtas #define	ENA_ADMIN_MSIX_VEC		1
628805021aSMarcin Wojtas #define	ENA_MAX_MSIX_VEC(io_queues)	(ENA_ADMIN_MSIX_VEC + (io_queues))
639b8d05b8SZbigniew Bodek 
649b8d05b8SZbigniew Bodek #define	ENA_REG_BAR			0
659b8d05b8SZbigniew Bodek #define	ENA_MEM_BAR			2
669b8d05b8SZbigniew Bodek 
679b8d05b8SZbigniew Bodek #define	ENA_BUS_DMA_SEGS		32
689b8d05b8SZbigniew Bodek 
699b8d05b8SZbigniew Bodek #define	ENA_DEFAULT_RING_SIZE		1024
709b8d05b8SZbigniew Bodek 
71*5a990212SMarcin Wojtas #define	ENA_RX_REFILL_THRESH_DIVIDER	8
729b8d05b8SZbigniew Bodek 
739b8d05b8SZbigniew Bodek #define	ENA_IRQNAME_SIZE		40
749b8d05b8SZbigniew Bodek 
759b8d05b8SZbigniew Bodek #define	ENA_PKT_MAX_BUFS 		19
769b8d05b8SZbigniew Bodek 
779b8d05b8SZbigniew Bodek #define	ENA_RX_RSS_TABLE_LOG_SIZE	7
789b8d05b8SZbigniew Bodek #define	ENA_RX_RSS_TABLE_SIZE		(1 << ENA_RX_RSS_TABLE_LOG_SIZE)
799b8d05b8SZbigniew Bodek 
809b8d05b8SZbigniew Bodek #define	ENA_HASH_KEY_SIZE		40
819b8d05b8SZbigniew Bodek 
829b8d05b8SZbigniew Bodek #define	ENA_MAX_FRAME_LEN		10000
839b8d05b8SZbigniew Bodek #define	ENA_MIN_FRAME_LEN 		60
849b8d05b8SZbigniew Bodek 
85a195fab0SMarcin Wojtas #define ENA_TX_CLEANUP_THRESHOLD	128
869b8d05b8SZbigniew Bodek 
879b8d05b8SZbigniew Bodek #define DB_THRESHOLD	64
889b8d05b8SZbigniew Bodek 
899b8d05b8SZbigniew Bodek #define TX_COMMIT	32
909b8d05b8SZbigniew Bodek  /*
919b8d05b8SZbigniew Bodek  * TX budget for cleaning. It should be half of the RX budget to reduce amount
929b8d05b8SZbigniew Bodek  *  of TCP retransmissions.
939b8d05b8SZbigniew Bodek  */
949b8d05b8SZbigniew Bodek #define TX_BUDGET	128
959b8d05b8SZbigniew Bodek /* RX cleanup budget. -1 stands for infinity. */
969b8d05b8SZbigniew Bodek #define RX_BUDGET	256
979b8d05b8SZbigniew Bodek /*
989b8d05b8SZbigniew Bodek  * How many times we can repeat cleanup in the io irq handling routine if the
999b8d05b8SZbigniew Bodek  * RX or TX budget was depleted.
1009b8d05b8SZbigniew Bodek  */
1019b8d05b8SZbigniew Bodek #define CLEAN_BUDGET	8
1029b8d05b8SZbigniew Bodek 
1039b8d05b8SZbigniew Bodek #define RX_IRQ_INTERVAL 20
1049b8d05b8SZbigniew Bodek #define TX_IRQ_INTERVAL 50
1059b8d05b8SZbigniew Bodek 
1068a573700SZbigniew Bodek #define	ENA_TSO_MAXSIZE		65536
1079b8d05b8SZbigniew Bodek 
1089b8d05b8SZbigniew Bodek #define	ENA_MMIO_DISABLE_REG_READ	BIT(0)
1099b8d05b8SZbigniew Bodek 
1109b8d05b8SZbigniew Bodek #define	ENA_TX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
1119b8d05b8SZbigniew Bodek 
1129b8d05b8SZbigniew Bodek #define	ENA_RX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
1139b8d05b8SZbigniew Bodek 
1149b8d05b8SZbigniew Bodek #define	ENA_IO_TXQ_IDX(q)		(2 * (q))
1159b8d05b8SZbigniew Bodek #define	ENA_IO_RXQ_IDX(q)		(2 * (q) + 1)
1169b8d05b8SZbigniew Bodek 
1179b8d05b8SZbigniew Bodek #define	ENA_MGMNT_IRQ_IDX		0
1189b8d05b8SZbigniew Bodek #define	ENA_IO_IRQ_FIRST_IDX		1
1199b8d05b8SZbigniew Bodek #define	ENA_IO_IRQ_IDX(q)		(ENA_IO_IRQ_FIRST_IDX + (q))
1209b8d05b8SZbigniew Bodek 
1219b8d05b8SZbigniew Bodek /*
1229b8d05b8SZbigniew Bodek  * ENA device should send keep alive msg every 1 sec.
1239b8d05b8SZbigniew Bodek  * We wait for 6 sec just to be on the safe side.
1249b8d05b8SZbigniew Bodek  */
1259b8d05b8SZbigniew Bodek #define DEFAULT_KEEP_ALIVE_TO		(SBT_1S * 6)
1269b8d05b8SZbigniew Bodek 
1279b8d05b8SZbigniew Bodek /* Time in jiffies before concluding the transmitter is hung. */
1289b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_TO		(SBT_1S * 5)
1299b8d05b8SZbigniew Bodek 
1309b8d05b8SZbigniew Bodek /* Number of queues to check for missing queues per timer tick */
1319b8d05b8SZbigniew Bodek #define DEFAULT_TX_MONITORED_QUEUES	(4)
1329b8d05b8SZbigniew Bodek 
1339b8d05b8SZbigniew Bodek /* Max number of timeouted packets before device reset */
1349b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_THRESHOLD	(128)
1359b8d05b8SZbigniew Bodek 
1369b8d05b8SZbigniew Bodek /*
1379b8d05b8SZbigniew Bodek  * Supported PCI vendor and devices IDs
1389b8d05b8SZbigniew Bodek  */
1399b8d05b8SZbigniew Bodek #define	PCI_VENDOR_ID_AMAZON	0x1d0f
1409b8d05b8SZbigniew Bodek 
1419b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_PF	0x0ec2
1429b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_LLQ_PF	0x1ec2
1439b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_VF	0xec20
1449b8d05b8SZbigniew Bodek #define	PCI_DEV_ID_ENA_LLQ_VF	0xec21
1459b8d05b8SZbigniew Bodek 
1469b8d05b8SZbigniew Bodek struct msix_entry {
1479b8d05b8SZbigniew Bodek 	int entry;
1489b8d05b8SZbigniew Bodek 	int vector;
1499b8d05b8SZbigniew Bodek };
1509b8d05b8SZbigniew Bodek 
1519b8d05b8SZbigniew Bodek typedef struct _ena_vendor_info_t {
1529b8d05b8SZbigniew Bodek 	unsigned int vendor_id;
1539b8d05b8SZbigniew Bodek 	unsigned int device_id;
1549b8d05b8SZbigniew Bodek 	unsigned int index;
1559b8d05b8SZbigniew Bodek } ena_vendor_info_t;
1569b8d05b8SZbigniew Bodek 
1579b8d05b8SZbigniew Bodek struct ena_irq {
1589b8d05b8SZbigniew Bodek 	/* Interrupt resources */
1599b8d05b8SZbigniew Bodek 	struct resource *res;
1609b8d05b8SZbigniew Bodek 	driver_intr_t *handler;
1619b8d05b8SZbigniew Bodek 	void *data;
1629b8d05b8SZbigniew Bodek 	void *cookie;
1639b8d05b8SZbigniew Bodek 	unsigned int vector;
1649b8d05b8SZbigniew Bodek 	bool requested;
1659b8d05b8SZbigniew Bodek 	int cpu;
1669b8d05b8SZbigniew Bodek 	char name[ENA_IRQNAME_SIZE];
1679b8d05b8SZbigniew Bodek };
1689b8d05b8SZbigniew Bodek 
1699b8d05b8SZbigniew Bodek struct ena_que {
1709b8d05b8SZbigniew Bodek 	struct ena_adapter *adapter;
1719b8d05b8SZbigniew Bodek 	struct ena_ring *tx_ring;
1729b8d05b8SZbigniew Bodek 	struct ena_ring *rx_ring;
1739b8d05b8SZbigniew Bodek 	uint32_t id;
1749b8d05b8SZbigniew Bodek 	int cpu;
1759b8d05b8SZbigniew Bodek };
1769b8d05b8SZbigniew Bodek 
1779b8d05b8SZbigniew Bodek struct ena_tx_buffer {
1789b8d05b8SZbigniew Bodek 	struct mbuf *mbuf;
1799b8d05b8SZbigniew Bodek 	/* # of ena desc for this specific mbuf
1809b8d05b8SZbigniew Bodek 	 * (includes data desc and metadata desc) */
1819b8d05b8SZbigniew Bodek 	unsigned int tx_descs;
1829b8d05b8SZbigniew Bodek 	/* # of buffers used by this mbuf */
1839b8d05b8SZbigniew Bodek 	unsigned int num_of_bufs;
1849b8d05b8SZbigniew Bodek 	bus_dmamap_t map;
1859b8d05b8SZbigniew Bodek 
1869b8d05b8SZbigniew Bodek 	/* Used to detect missing tx packets */
1879b8d05b8SZbigniew Bodek 	struct bintime timestamp;
1889b8d05b8SZbigniew Bodek 	bool print_once;
1899b8d05b8SZbigniew Bodek 
1909b8d05b8SZbigniew Bodek 	struct ena_com_buf bufs[ENA_PKT_MAX_BUFS];
1919b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
1929b8d05b8SZbigniew Bodek 
1939b8d05b8SZbigniew Bodek struct ena_rx_buffer {
1949b8d05b8SZbigniew Bodek 	struct mbuf *mbuf;
1959b8d05b8SZbigniew Bodek 	bus_dmamap_t map;
1969b8d05b8SZbigniew Bodek 	struct ena_com_buf ena_buf;
1979b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
1989b8d05b8SZbigniew Bodek 
1999b8d05b8SZbigniew Bodek struct ena_stats_tx {
2009b8d05b8SZbigniew Bodek 	counter_u64_t cnt;
2019b8d05b8SZbigniew Bodek 	counter_u64_t bytes;
2029b8d05b8SZbigniew Bodek 	counter_u64_t prepare_ctx_err;
2039b8d05b8SZbigniew Bodek 	counter_u64_t dma_mapping_err;
2049b8d05b8SZbigniew Bodek 	counter_u64_t doorbells;
2059b8d05b8SZbigniew Bodek 	counter_u64_t missing_tx_comp;
2069b8d05b8SZbigniew Bodek 	counter_u64_t bad_req_id;
2071b069f1cSZbigniew Bodek 	counter_u64_t collapse;
2081b069f1cSZbigniew Bodek 	counter_u64_t collapse_err;
2099b8d05b8SZbigniew Bodek };
2109b8d05b8SZbigniew Bodek 
2119b8d05b8SZbigniew Bodek struct ena_stats_rx {
2129b8d05b8SZbigniew Bodek 	counter_u64_t cnt;
2139b8d05b8SZbigniew Bodek 	counter_u64_t bytes;
2149b8d05b8SZbigniew Bodek 	counter_u64_t refil_partial;
2159b8d05b8SZbigniew Bodek 	counter_u64_t bad_csum;
2169b8d05b8SZbigniew Bodek 	counter_u64_t mbuf_alloc_fail;
2179b8d05b8SZbigniew Bodek 	counter_u64_t dma_mapping_err;
2189b8d05b8SZbigniew Bodek 	counter_u64_t bad_desc_num;
21943fefd16SMarcin Wojtas 	counter_u64_t bad_req_id;
22043fefd16SMarcin Wojtas 	counter_u64_t empty_rx_ring;
2219b8d05b8SZbigniew Bodek };
2229b8d05b8SZbigniew Bodek 
2239b8d05b8SZbigniew Bodek struct ena_ring {
22443fefd16SMarcin Wojtas 	/* Holds the empty requests for TX/RX out of order completions */
22543fefd16SMarcin Wojtas 	union {
2269b8d05b8SZbigniew Bodek 		uint16_t *free_tx_ids;
22743fefd16SMarcin Wojtas 		uint16_t *free_rx_ids;
22843fefd16SMarcin Wojtas 	};
2299b8d05b8SZbigniew Bodek 	struct ena_com_dev *ena_dev;
2309b8d05b8SZbigniew Bodek 	struct ena_adapter *adapter;
2319b8d05b8SZbigniew Bodek 	struct ena_com_io_cq *ena_com_io_cq;
2329b8d05b8SZbigniew Bodek 	struct ena_com_io_sq *ena_com_io_sq;
2339b8d05b8SZbigniew Bodek 
2349b8d05b8SZbigniew Bodek 	uint16_t qid;
235*5a990212SMarcin Wojtas 
236*5a990212SMarcin Wojtas 	/* Determines if device will use LLQ or normal mode for TX */
237*5a990212SMarcin Wojtas 	enum ena_admin_placement_policy_type tx_mem_queue_type;
238*5a990212SMarcin Wojtas 	/* The maximum length the driver can push to the device (For LLQ) */
2399b8d05b8SZbigniew Bodek 	uint8_t tx_max_header_size;
2409b8d05b8SZbigniew Bodek 
2419b8d05b8SZbigniew Bodek 	struct ena_com_rx_buf_info ena_bufs[ENA_PKT_MAX_BUFS];
242*5a990212SMarcin Wojtas 
243*5a990212SMarcin Wojtas 	/*
244*5a990212SMarcin Wojtas 	 * Fields used for Adaptive Interrupt Modulation - to be implemented in
245*5a990212SMarcin Wojtas 	 * the future releases
246*5a990212SMarcin Wojtas 	 */
2479b8d05b8SZbigniew Bodek 	uint32_t  smoothed_interval;
2489b8d05b8SZbigniew Bodek 	enum ena_intr_moder_level moder_tbl_idx;
2499b8d05b8SZbigniew Bodek 
2509b8d05b8SZbigniew Bodek 	struct ena_que *que;
2519b8d05b8SZbigniew Bodek 	struct lro_ctrl lro;
2529b8d05b8SZbigniew Bodek 
2539b8d05b8SZbigniew Bodek 	uint16_t next_to_use;
2549b8d05b8SZbigniew Bodek 	uint16_t next_to_clean;
2559b8d05b8SZbigniew Bodek 
2569b8d05b8SZbigniew Bodek 	union {
2579b8d05b8SZbigniew Bodek 		struct ena_tx_buffer *tx_buffer_info; /* contex of tx packet */
2589b8d05b8SZbigniew Bodek 		struct ena_rx_buffer *rx_buffer_info; /* contex of rx packet */
2599b8d05b8SZbigniew Bodek 	};
2609b8d05b8SZbigniew Bodek 	int ring_size; /* number of tx/rx_buffer_info's entries */
2619b8d05b8SZbigniew Bodek 
2629b8d05b8SZbigniew Bodek 	struct buf_ring *br; /* only for TX */
263*5a990212SMarcin Wojtas 
2649b8d05b8SZbigniew Bodek 	struct mtx ring_mtx;
2659b8d05b8SZbigniew Bodek 	char mtx_name[16];
266*5a990212SMarcin Wojtas 
267efe6ab18SMarcin Wojtas 	union {
268efe6ab18SMarcin Wojtas 		struct {
2699b8d05b8SZbigniew Bodek 			struct task enqueue_task;
2709b8d05b8SZbigniew Bodek 			struct taskqueue *enqueue_tq;
271efe6ab18SMarcin Wojtas 		};
272efe6ab18SMarcin Wojtas 		struct {
2739b8d05b8SZbigniew Bodek 			struct task cmpl_task;
2749b8d05b8SZbigniew Bodek 			struct taskqueue *cmpl_tq;
275efe6ab18SMarcin Wojtas 		};
276efe6ab18SMarcin Wojtas 	};
2779b8d05b8SZbigniew Bodek 
2789b8d05b8SZbigniew Bodek 	union {
2799b8d05b8SZbigniew Bodek 		struct ena_stats_tx tx_stats;
2809b8d05b8SZbigniew Bodek 		struct ena_stats_rx rx_stats;
2819b8d05b8SZbigniew Bodek 	};
2829b8d05b8SZbigniew Bodek 
283efe6ab18SMarcin Wojtas 	int empty_rx_queue;
2849b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE);
2859b8d05b8SZbigniew Bodek 
2869b8d05b8SZbigniew Bodek struct ena_stats_dev {
2879b8d05b8SZbigniew Bodek 	counter_u64_t wd_expired;
2889b8d05b8SZbigniew Bodek 	counter_u64_t interface_up;
2899b8d05b8SZbigniew Bodek 	counter_u64_t interface_down;
2909b8d05b8SZbigniew Bodek 	counter_u64_t admin_q_pause;
2919b8d05b8SZbigniew Bodek };
2929b8d05b8SZbigniew Bodek 
2939b8d05b8SZbigniew Bodek struct ena_hw_stats {
29430217e2dSMarcin Wojtas 	counter_u64_t rx_packets;
29530217e2dSMarcin Wojtas 	counter_u64_t tx_packets;
2969b8d05b8SZbigniew Bodek 
29730217e2dSMarcin Wojtas 	counter_u64_t rx_bytes;
29830217e2dSMarcin Wojtas 	counter_u64_t tx_bytes;
2999b8d05b8SZbigniew Bodek 
30030217e2dSMarcin Wojtas 	counter_u64_t rx_drops;
3019b8d05b8SZbigniew Bodek };
3029b8d05b8SZbigniew Bodek 
3039b8d05b8SZbigniew Bodek /* Board specific private data structure */
3049b8d05b8SZbigniew Bodek struct ena_adapter {
3059b8d05b8SZbigniew Bodek 	struct ena_com_dev *ena_dev;
3069b8d05b8SZbigniew Bodek 
3079b8d05b8SZbigniew Bodek 	/* OS defined structs */
3089b8d05b8SZbigniew Bodek 	if_t ifp;
3099b8d05b8SZbigniew Bodek 	device_t pdev;
3109b8d05b8SZbigniew Bodek 	struct ifmedia	media;
3119b8d05b8SZbigniew Bodek 
3129b8d05b8SZbigniew Bodek 	/* OS resources */
3139b8d05b8SZbigniew Bodek 	struct resource *memory;
3149b8d05b8SZbigniew Bodek 	struct resource *registers;
3159b8d05b8SZbigniew Bodek 
3169b8d05b8SZbigniew Bodek 	struct mtx global_mtx;
3179b8d05b8SZbigniew Bodek 	struct sx ioctl_sx;
3189b8d05b8SZbigniew Bodek 
3199b8d05b8SZbigniew Bodek 	/* MSI-X */
3209b8d05b8SZbigniew Bodek 	uint32_t msix_enabled;
3219b8d05b8SZbigniew Bodek 	struct msix_entry *msix_entries;
3229b8d05b8SZbigniew Bodek 	int msix_vecs;
3239b8d05b8SZbigniew Bodek 
3249b8d05b8SZbigniew Bodek 	/* DMA tags used throughout the driver adapter for Tx and Rx */
3259b8d05b8SZbigniew Bodek 	bus_dma_tag_t tx_buf_tag;
3269b8d05b8SZbigniew Bodek 	bus_dma_tag_t rx_buf_tag;
3279b8d05b8SZbigniew Bodek 	int dma_width;
3289b8d05b8SZbigniew Bodek 
3299b8d05b8SZbigniew Bodek 	uint16_t max_tx_sgl_size;
3309b8d05b8SZbigniew Bodek 	uint16_t max_rx_sgl_size;
3319b8d05b8SZbigniew Bodek 
3329b8d05b8SZbigniew Bodek 	uint32_t tx_offload_cap;
3339b8d05b8SZbigniew Bodek 
3349b8d05b8SZbigniew Bodek 	/* Tx fast path data */
3359b8d05b8SZbigniew Bodek 	int num_queues;
3369b8d05b8SZbigniew Bodek 
3379b8d05b8SZbigniew Bodek 	unsigned int tx_ring_size;
3389b8d05b8SZbigniew Bodek 	unsigned int rx_ring_size;
3399b8d05b8SZbigniew Bodek 
3409b8d05b8SZbigniew Bodek 	/* RSS*/
3419b8d05b8SZbigniew Bodek 	uint8_t	rss_ind_tbl[ENA_RX_RSS_TABLE_SIZE];
3429b8d05b8SZbigniew Bodek 	bool rss_support;
3439b8d05b8SZbigniew Bodek 
3449b8d05b8SZbigniew Bodek 	uint8_t mac_addr[ETHER_ADDR_LEN];
3459b8d05b8SZbigniew Bodek 	/* mdio and phy*/
3469b8d05b8SZbigniew Bodek 
3479b8d05b8SZbigniew Bodek 	bool link_status;
3489b8d05b8SZbigniew Bodek 	bool trigger_reset;
3499b8d05b8SZbigniew Bodek 	bool up;
3509b8d05b8SZbigniew Bodek 	bool running;
3519b8d05b8SZbigniew Bodek 
3529b8d05b8SZbigniew Bodek 	/* Queue will represent one TX and one RX ring */
3539b8d05b8SZbigniew Bodek 	struct ena_que que[ENA_MAX_NUM_IO_QUEUES]
3549b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
3559b8d05b8SZbigniew Bodek 
3569b8d05b8SZbigniew Bodek 	/* TX */
3579b8d05b8SZbigniew Bodek 	struct ena_ring tx_ring[ENA_MAX_NUM_IO_QUEUES]
3589b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
3599b8d05b8SZbigniew Bodek 
3609b8d05b8SZbigniew Bodek 	/* RX */
3619b8d05b8SZbigniew Bodek 	struct ena_ring rx_ring[ENA_MAX_NUM_IO_QUEUES]
3629b8d05b8SZbigniew Bodek 	    __aligned(CACHE_LINE_SIZE);
3639b8d05b8SZbigniew Bodek 
3649b8d05b8SZbigniew Bodek 	struct ena_irq irq_tbl[ENA_MAX_MSIX_VEC(ENA_MAX_NUM_IO_QUEUES)];
3659b8d05b8SZbigniew Bodek 
3669b8d05b8SZbigniew Bodek 	/* Timer service */
3679b8d05b8SZbigniew Bodek 	struct callout timer_service;
3689b8d05b8SZbigniew Bodek 	sbintime_t keep_alive_timestamp;
3699b8d05b8SZbigniew Bodek 	uint32_t next_monitored_tx_qid;
3709b8d05b8SZbigniew Bodek 	struct task reset_task;
3719b8d05b8SZbigniew Bodek 	struct taskqueue *reset_tq;
3729b8d05b8SZbigniew Bodek 	int wd_active;
3739b8d05b8SZbigniew Bodek 	sbintime_t keep_alive_timeout;
3749b8d05b8SZbigniew Bodek 	sbintime_t missing_tx_timeout;
3759b8d05b8SZbigniew Bodek 	uint32_t missing_tx_max_queues;
3769b8d05b8SZbigniew Bodek 	uint32_t missing_tx_threshold;
3779b8d05b8SZbigniew Bodek 
3789b8d05b8SZbigniew Bodek 	/* Statistics */
3799b8d05b8SZbigniew Bodek 	struct ena_stats_dev dev_stats;
3809b8d05b8SZbigniew Bodek 	struct ena_hw_stats hw_stats;
381a195fab0SMarcin Wojtas 
382a195fab0SMarcin Wojtas 	enum ena_regs_reset_reason_types reset_reason;
3839b8d05b8SZbigniew Bodek };
3849b8d05b8SZbigniew Bodek 
3859b8d05b8SZbigniew Bodek #define	ENA_RING_MTX_LOCK(_ring)		mtx_lock(&(_ring)->ring_mtx)
3869b8d05b8SZbigniew Bodek #define	ENA_RING_MTX_TRYLOCK(_ring)		mtx_trylock(&(_ring)->ring_mtx)
3879b8d05b8SZbigniew Bodek #define	ENA_RING_MTX_UNLOCK(_ring)		mtx_unlock(&(_ring)->ring_mtx)
3889b8d05b8SZbigniew Bodek 
3899b8d05b8SZbigniew Bodek static inline int ena_mbuf_count(struct mbuf *mbuf)
3909b8d05b8SZbigniew Bodek {
3919b8d05b8SZbigniew Bodek 	int count = 1;
3929b8d05b8SZbigniew Bodek 
3939b8d05b8SZbigniew Bodek 	while ((mbuf = mbuf->m_next) != NULL)
3949b8d05b8SZbigniew Bodek 		++count;
3959b8d05b8SZbigniew Bodek 
3969b8d05b8SZbigniew Bodek 	return count;
3979b8d05b8SZbigniew Bodek }
3989b8d05b8SZbigniew Bodek 
3999b8d05b8SZbigniew Bodek #endif /* !(ENA_H) */
400