19b8d05b8SZbigniew Bodek /*- 20835cc78SMarcin Wojtas * SPDX-License-Identifier: BSD-2-Clause 39b8d05b8SZbigniew Bodek * 42287afd8SMarcin Wojtas * Copyright (c) 2015-2020 Amazon.com, Inc. or its affiliates. 59b8d05b8SZbigniew Bodek * All rights reserved. 69b8d05b8SZbigniew Bodek * 79b8d05b8SZbigniew Bodek * Redistribution and use in source and binary forms, with or without 89b8d05b8SZbigniew Bodek * modification, are permitted provided that the following conditions 99b8d05b8SZbigniew Bodek * are met: 109b8d05b8SZbigniew Bodek * 119b8d05b8SZbigniew Bodek * 1. Redistributions of source code must retain the above copyright 129b8d05b8SZbigniew Bodek * notice, this list of conditions and the following disclaimer. 139b8d05b8SZbigniew Bodek * 149b8d05b8SZbigniew Bodek * 2. Redistributions in binary form must reproduce the above copyright 159b8d05b8SZbigniew Bodek * notice, this list of conditions and the following disclaimer in the 169b8d05b8SZbigniew Bodek * documentation and/or other materials provided with the distribution. 179b8d05b8SZbigniew Bodek * 189b8d05b8SZbigniew Bodek * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 199b8d05b8SZbigniew Bodek * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 209b8d05b8SZbigniew Bodek * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 219b8d05b8SZbigniew Bodek * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 229b8d05b8SZbigniew Bodek * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 239b8d05b8SZbigniew Bodek * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 249b8d05b8SZbigniew Bodek * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 259b8d05b8SZbigniew Bodek * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 269b8d05b8SZbigniew Bodek * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 279b8d05b8SZbigniew Bodek * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 289b8d05b8SZbigniew Bodek * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 299b8d05b8SZbigniew Bodek * 309b8d05b8SZbigniew Bodek * $FreeBSD$ 319b8d05b8SZbigniew Bodek * 329b8d05b8SZbigniew Bodek */ 339b8d05b8SZbigniew Bodek 349b8d05b8SZbigniew Bodek #ifndef ENA_H 359b8d05b8SZbigniew Bodek #define ENA_H 369b8d05b8SZbigniew Bodek 376d1ef2abSArtur Rojek #include "opt_rss.h" 389b8d05b8SZbigniew Bodek 399b8d05b8SZbigniew Bodek #include "ena-com/ena_com.h" 409b8d05b8SZbigniew Bodek #include "ena-com/ena_eth_com.h" 419b8d05b8SZbigniew Bodek 429d0073e4SMarcin Wojtas #define DRV_MODULE_VER_MAJOR 2 438a5b4859SMichal Krawczyk #define DRV_MODULE_VER_MINOR 5 448a5b4859SMichal Krawczyk #define DRV_MODULE_VER_SUBMINOR 0 459b8d05b8SZbigniew Bodek 469b8d05b8SZbigniew Bodek #define DRV_MODULE_NAME "ena" 479b8d05b8SZbigniew Bodek 489b8d05b8SZbigniew Bodek #ifndef DRV_MODULE_VERSION 499b8d05b8SZbigniew Bodek #define DRV_MODULE_VERSION \ 509b8d05b8SZbigniew Bodek __XSTRING(DRV_MODULE_VER_MAJOR) "." \ 519b8d05b8SZbigniew Bodek __XSTRING(DRV_MODULE_VER_MINOR) "." \ 529b8d05b8SZbigniew Bodek __XSTRING(DRV_MODULE_VER_SUBMINOR) 539b8d05b8SZbigniew Bodek #endif 549b8d05b8SZbigniew Bodek #define DEVICE_NAME "Elastic Network Adapter (ENA)" 559b8d05b8SZbigniew Bodek #define DEVICE_DESC "ENA adapter" 569b8d05b8SZbigniew Bodek 579b8d05b8SZbigniew Bodek /* Calculate DMA mask - width for ena cannot exceed 48, so it is safe */ 589b8d05b8SZbigniew Bodek #define ENA_DMA_BIT_MASK(x) ((1ULL << (x)) - 1ULL) 599b8d05b8SZbigniew Bodek 609b8d05b8SZbigniew Bodek /* 1 for AENQ + ADMIN */ 618805021aSMarcin Wojtas #define ENA_ADMIN_MSIX_VEC 1 628805021aSMarcin Wojtas #define ENA_MAX_MSIX_VEC(io_queues) (ENA_ADMIN_MSIX_VEC + (io_queues)) 639b8d05b8SZbigniew Bodek 649b8d05b8SZbigniew Bodek #define ENA_REG_BAR 0 659b8d05b8SZbigniew Bodek #define ENA_MEM_BAR 2 669b8d05b8SZbigniew Bodek 679b8d05b8SZbigniew Bodek #define ENA_BUS_DMA_SEGS 32 689b8d05b8SZbigniew Bodek 696064f289SMarcin Wojtas #define ENA_DEFAULT_BUF_RING_SIZE 4096 706064f289SMarcin Wojtas 719b8d05b8SZbigniew Bodek #define ENA_DEFAULT_RING_SIZE 1024 727d8c4feeSMarcin Wojtas #define ENA_MIN_RING_SIZE 256 739b8d05b8SZbigniew Bodek 7482f5a792SMarcin Wojtas /* 7582f5a792SMarcin Wojtas * Refill Rx queue when number of required descriptors is above 7682f5a792SMarcin Wojtas * QUEUE_SIZE / ENA_RX_REFILL_THRESH_DIVIDER or ENA_RX_REFILL_THRESH_PACKET 7782f5a792SMarcin Wojtas */ 785a990212SMarcin Wojtas #define ENA_RX_REFILL_THRESH_DIVIDER 8 7982f5a792SMarcin Wojtas #define ENA_RX_REFILL_THRESH_PACKET 256 809b8d05b8SZbigniew Bodek 819b8d05b8SZbigniew Bodek #define ENA_IRQNAME_SIZE 40 829b8d05b8SZbigniew Bodek 839b8d05b8SZbigniew Bodek #define ENA_PKT_MAX_BUFS 19 849b8d05b8SZbigniew Bodek 859b8d05b8SZbigniew Bodek #define ENA_RX_RSS_TABLE_LOG_SIZE 7 869b8d05b8SZbigniew Bodek #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE) 879b8d05b8SZbigniew Bodek 889b8d05b8SZbigniew Bodek #define ENA_HASH_KEY_SIZE 40 899b8d05b8SZbigniew Bodek 909b8d05b8SZbigniew Bodek #define ENA_MAX_FRAME_LEN 10000 919b8d05b8SZbigniew Bodek #define ENA_MIN_FRAME_LEN 60 929b8d05b8SZbigniew Bodek 935cb9db07SMarcin Wojtas #define ENA_TX_RESUME_THRESH (ENA_PKT_MAX_BUFS + 2) 949b8d05b8SZbigniew Bodek 959b8d05b8SZbigniew Bodek #define DB_THRESHOLD 64 969b8d05b8SZbigniew Bodek 979b8d05b8SZbigniew Bodek #define TX_COMMIT 32 989b8d05b8SZbigniew Bodek /* 999b8d05b8SZbigniew Bodek * TX budget for cleaning. It should be half of the RX budget to reduce amount 1009b8d05b8SZbigniew Bodek * of TCP retransmissions. 1019b8d05b8SZbigniew Bodek */ 1029b8d05b8SZbigniew Bodek #define TX_BUDGET 128 1039b8d05b8SZbigniew Bodek /* RX cleanup budget. -1 stands for infinity. */ 1049b8d05b8SZbigniew Bodek #define RX_BUDGET 256 1059b8d05b8SZbigniew Bodek /* 1069b8d05b8SZbigniew Bodek * How many times we can repeat cleanup in the io irq handling routine if the 1079b8d05b8SZbigniew Bodek * RX or TX budget was depleted. 1089b8d05b8SZbigniew Bodek */ 1099b8d05b8SZbigniew Bodek #define CLEAN_BUDGET 8 1109b8d05b8SZbigniew Bodek 1119b8d05b8SZbigniew Bodek #define RX_IRQ_INTERVAL 20 1129b8d05b8SZbigniew Bodek #define TX_IRQ_INTERVAL 50 1139b8d05b8SZbigniew Bodek 1143cfadb28SMarcin Wojtas #define ENA_MIN_MTU 128 1153cfadb28SMarcin Wojtas 1168a573700SZbigniew Bodek #define ENA_TSO_MAXSIZE 65536 1179b8d05b8SZbigniew Bodek 1189b8d05b8SZbigniew Bodek #define ENA_MMIO_DISABLE_REG_READ BIT(0) 1199b8d05b8SZbigniew Bodek 1209b8d05b8SZbigniew Bodek #define ENA_TX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1)) 1219b8d05b8SZbigniew Bodek 1229b8d05b8SZbigniew Bodek #define ENA_RX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1)) 1239b8d05b8SZbigniew Bodek 1249b8d05b8SZbigniew Bodek #define ENA_IO_TXQ_IDX(q) (2 * (q)) 1259b8d05b8SZbigniew Bodek #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1) 1266d1ef2abSArtur Rojek #define ENA_IO_TXQ_IDX_TO_COMBINED_IDX(q) ((q) / 2) 1276d1ef2abSArtur Rojek #define ENA_IO_RXQ_IDX_TO_COMBINED_IDX(q) (((q) - 1) / 2) 1289b8d05b8SZbigniew Bodek 1299b8d05b8SZbigniew Bodek #define ENA_MGMNT_IRQ_IDX 0 1309b8d05b8SZbigniew Bodek #define ENA_IO_IRQ_FIRST_IDX 1 1319b8d05b8SZbigniew Bodek #define ENA_IO_IRQ_IDX(q) (ENA_IO_IRQ_FIRST_IDX + (q)) 1329b8d05b8SZbigniew Bodek 133d12f7bfcSMarcin Wojtas #define ENA_MAX_NO_INTERRUPT_ITERATIONS 3 134d12f7bfcSMarcin Wojtas 1359b8d05b8SZbigniew Bodek /* 1369b8d05b8SZbigniew Bodek * ENA device should send keep alive msg every 1 sec. 1379b8d05b8SZbigniew Bodek * We wait for 6 sec just to be on the safe side. 1389b8d05b8SZbigniew Bodek */ 1399b8d05b8SZbigniew Bodek #define DEFAULT_KEEP_ALIVE_TO (SBT_1S * 6) 1409b8d05b8SZbigniew Bodek 1419b8d05b8SZbigniew Bodek /* Time in jiffies before concluding the transmitter is hung. */ 1429b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_TO (SBT_1S * 5) 1439b8d05b8SZbigniew Bodek 1449b8d05b8SZbigniew Bodek /* Number of queues to check for missing queues per timer tick */ 1459b8d05b8SZbigniew Bodek #define DEFAULT_TX_MONITORED_QUEUES (4) 1469b8d05b8SZbigniew Bodek 1479b8d05b8SZbigniew Bodek /* Max number of timeouted packets before device reset */ 1489b8d05b8SZbigniew Bodek #define DEFAULT_TX_CMP_THRESHOLD (128) 1499b8d05b8SZbigniew Bodek 1509b8d05b8SZbigniew Bodek /* 1519b8d05b8SZbigniew Bodek * Supported PCI vendor and devices IDs 1529b8d05b8SZbigniew Bodek */ 1539b8d05b8SZbigniew Bodek #define PCI_VENDOR_ID_AMAZON 0x1d0f 1549b8d05b8SZbigniew Bodek 1559b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_PF 0x0ec2 1567d2e6f20SMarcin Wojtas #define PCI_DEV_ID_ENA_PF_RSERV0 0x1ec2 1579b8d05b8SZbigniew Bodek #define PCI_DEV_ID_ENA_VF 0xec20 1587d2e6f20SMarcin Wojtas #define PCI_DEV_ID_ENA_VF_RSERV0 0xec21 1599b8d05b8SZbigniew Bodek 160fd43fd2aSMarcin Wojtas /* 161fd43fd2aSMarcin Wojtas * Flags indicating current ENA driver state 162fd43fd2aSMarcin Wojtas */ 163fd43fd2aSMarcin Wojtas enum ena_flags_t { 164fd43fd2aSMarcin Wojtas ENA_FLAG_DEVICE_RUNNING, 165fd43fd2aSMarcin Wojtas ENA_FLAG_DEV_UP, 166fd43fd2aSMarcin Wojtas ENA_FLAG_LINK_UP, 167fd43fd2aSMarcin Wojtas ENA_FLAG_MSIX_ENABLED, 168fd43fd2aSMarcin Wojtas ENA_FLAG_TRIGGER_RESET, 169fd43fd2aSMarcin Wojtas ENA_FLAG_ONGOING_RESET, 17032f63fa7SMarcin Wojtas ENA_FLAG_DEV_UP_BEFORE_RESET, 171fd43fd2aSMarcin Wojtas ENA_FLAG_RSS_ACTIVE, 172fd43fd2aSMarcin Wojtas ENA_FLAGS_NUMBER = ENA_FLAG_RSS_ACTIVE 173fd43fd2aSMarcin Wojtas }; 174fd43fd2aSMarcin Wojtas 175fd43fd2aSMarcin Wojtas BITSET_DEFINE(_ena_state, ENA_FLAGS_NUMBER); 176fd43fd2aSMarcin Wojtas typedef struct _ena_state ena_state_t; 177fd43fd2aSMarcin Wojtas 178fd43fd2aSMarcin Wojtas #define ENA_FLAG_ZERO(adapter) \ 179fd43fd2aSMarcin Wojtas BIT_ZERO(ENA_FLAGS_NUMBER, &(adapter)->flags) 180fd43fd2aSMarcin Wojtas #define ENA_FLAG_ISSET(bit, adapter) \ 181fd43fd2aSMarcin Wojtas BIT_ISSET(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags) 182fd43fd2aSMarcin Wojtas #define ENA_FLAG_SET_ATOMIC(bit, adapter) \ 183fd43fd2aSMarcin Wojtas BIT_SET_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags) 184fd43fd2aSMarcin Wojtas #define ENA_FLAG_CLEAR_ATOMIC(bit, adapter) \ 185fd43fd2aSMarcin Wojtas BIT_CLR_ATOMIC(ENA_FLAGS_NUMBER, (bit), &(adapter)->flags) 186fd43fd2aSMarcin Wojtas 1879b8d05b8SZbigniew Bodek struct msix_entry { 1889b8d05b8SZbigniew Bodek int entry; 1899b8d05b8SZbigniew Bodek int vector; 1909b8d05b8SZbigniew Bodek }; 1919b8d05b8SZbigniew Bodek 1929b8d05b8SZbigniew Bodek typedef struct _ena_vendor_info_t { 19340abe76bSWarner Losh uint16_t vendor_id; 19440abe76bSWarner Losh uint16_t device_id; 1959b8d05b8SZbigniew Bodek unsigned int index; 1969b8d05b8SZbigniew Bodek } ena_vendor_info_t; 1979b8d05b8SZbigniew Bodek 1989b8d05b8SZbigniew Bodek struct ena_irq { 1999b8d05b8SZbigniew Bodek /* Interrupt resources */ 2009b8d05b8SZbigniew Bodek struct resource *res; 2015cb9db07SMarcin Wojtas driver_filter_t *handler; 2029b8d05b8SZbigniew Bodek void *data; 2039b8d05b8SZbigniew Bodek void *cookie; 2049b8d05b8SZbigniew Bodek unsigned int vector; 2059b8d05b8SZbigniew Bodek bool requested; 2066d1ef2abSArtur Rojek #ifdef RSS 2079b8d05b8SZbigniew Bodek int cpu; 2086d1ef2abSArtur Rojek #endif 2099b8d05b8SZbigniew Bodek char name[ENA_IRQNAME_SIZE]; 2109b8d05b8SZbigniew Bodek }; 2119b8d05b8SZbigniew Bodek 2129b8d05b8SZbigniew Bodek struct ena_que { 2139b8d05b8SZbigniew Bodek struct ena_adapter *adapter; 2149b8d05b8SZbigniew Bodek struct ena_ring *tx_ring; 2159b8d05b8SZbigniew Bodek struct ena_ring *rx_ring; 2165cb9db07SMarcin Wojtas 2175cb9db07SMarcin Wojtas struct task cleanup_task; 2185cb9db07SMarcin Wojtas struct taskqueue *cleanup_tq; 2195cb9db07SMarcin Wojtas 2209b8d05b8SZbigniew Bodek uint32_t id; 2216d1ef2abSArtur Rojek #ifdef RSS 2229b8d05b8SZbigniew Bodek int cpu; 2236d1ef2abSArtur Rojek cpuset_t cpu_mask; 2246d1ef2abSArtur Rojek #endif 225eb4c4f4aSMarcin Wojtas int domain; 2260e7d31f6SMarcin Wojtas struct sysctl_oid *oid; 2279b8d05b8SZbigniew Bodek }; 2289b8d05b8SZbigniew Bodek 2296064f289SMarcin Wojtas struct ena_calc_queue_size_ctx { 2306064f289SMarcin Wojtas struct ena_com_dev_get_features_ctx *get_feat_ctx; 2316064f289SMarcin Wojtas struct ena_com_dev *ena_dev; 2326064f289SMarcin Wojtas device_t pdev; 2337d8c4feeSMarcin Wojtas uint32_t tx_queue_size; 2347d8c4feeSMarcin Wojtas uint32_t rx_queue_size; 2357d8c4feeSMarcin Wojtas uint32_t max_tx_queue_size; 2367d8c4feeSMarcin Wojtas uint32_t max_rx_queue_size; 2376064f289SMarcin Wojtas uint16_t max_tx_sgl_size; 2386064f289SMarcin Wojtas uint16_t max_rx_sgl_size; 2396064f289SMarcin Wojtas }; 2406064f289SMarcin Wojtas 2416f2128c7SMarcin Wojtas #ifdef DEV_NETMAP 2426f2128c7SMarcin Wojtas struct ena_netmap_tx_info { 2436f2128c7SMarcin Wojtas uint32_t socket_buf_idx[ENA_PKT_MAX_BUFS]; 2446f2128c7SMarcin Wojtas bus_dmamap_t map_seg[ENA_PKT_MAX_BUFS]; 2456f2128c7SMarcin Wojtas unsigned int sockets_used; 2466f2128c7SMarcin Wojtas }; 2476f2128c7SMarcin Wojtas #endif 2486f2128c7SMarcin Wojtas 2499b8d05b8SZbigniew Bodek struct ena_tx_buffer { 2509b8d05b8SZbigniew Bodek struct mbuf *mbuf; 2519b8d05b8SZbigniew Bodek /* # of ena desc for this specific mbuf 2529b8d05b8SZbigniew Bodek * (includes data desc and metadata desc) */ 2539b8d05b8SZbigniew Bodek unsigned int tx_descs; 2549b8d05b8SZbigniew Bodek /* # of buffers used by this mbuf */ 2559b8d05b8SZbigniew Bodek unsigned int num_of_bufs; 2564fa9e02dSMarcin Wojtas 257888810f0SMarcin Wojtas bus_dmamap_t dmamap; 2589b8d05b8SZbigniew Bodek 2599b8d05b8SZbigniew Bodek /* Used to detect missing tx packets */ 2609b8d05b8SZbigniew Bodek struct bintime timestamp; 2619b8d05b8SZbigniew Bodek bool print_once; 2629b8d05b8SZbigniew Bodek 2636f2128c7SMarcin Wojtas #ifdef DEV_NETMAP 2646f2128c7SMarcin Wojtas struct ena_netmap_tx_info nm_info; 2656f2128c7SMarcin Wojtas #endif /* DEV_NETMAP */ 2666f2128c7SMarcin Wojtas 2679b8d05b8SZbigniew Bodek struct ena_com_buf bufs[ENA_PKT_MAX_BUFS]; 2689b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE); 2699b8d05b8SZbigniew Bodek 2709b8d05b8SZbigniew Bodek struct ena_rx_buffer { 2719b8d05b8SZbigniew Bodek struct mbuf *mbuf; 2729b8d05b8SZbigniew Bodek bus_dmamap_t map; 2739b8d05b8SZbigniew Bodek struct ena_com_buf ena_buf; 2749a0f2079SMarcin Wojtas #ifdef DEV_NETMAP 2759a0f2079SMarcin Wojtas uint32_t netmap_buf_idx; 2769a0f2079SMarcin Wojtas #endif /* DEV_NETMAP */ 2779b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE); 2789b8d05b8SZbigniew Bodek 2799b8d05b8SZbigniew Bodek struct ena_stats_tx { 2809b8d05b8SZbigniew Bodek counter_u64_t cnt; 2819b8d05b8SZbigniew Bodek counter_u64_t bytes; 2829b8d05b8SZbigniew Bodek counter_u64_t prepare_ctx_err; 2839b8d05b8SZbigniew Bodek counter_u64_t dma_mapping_err; 2849b8d05b8SZbigniew Bodek counter_u64_t doorbells; 2859b8d05b8SZbigniew Bodek counter_u64_t missing_tx_comp; 2869b8d05b8SZbigniew Bodek counter_u64_t bad_req_id; 2871b069f1cSZbigniew Bodek counter_u64_t collapse; 2881b069f1cSZbigniew Bodek counter_u64_t collapse_err; 2895cb9db07SMarcin Wojtas counter_u64_t queue_wakeup; 2905cb9db07SMarcin Wojtas counter_u64_t queue_stop; 2914fa9e02dSMarcin Wojtas counter_u64_t llq_buffer_copy; 292223c8cb1SArtur Rojek counter_u64_t unmask_interrupt_num; 2939b8d05b8SZbigniew Bodek }; 2949b8d05b8SZbigniew Bodek 2959b8d05b8SZbigniew Bodek struct ena_stats_rx { 2969b8d05b8SZbigniew Bodek counter_u64_t cnt; 2979b8d05b8SZbigniew Bodek counter_u64_t bytes; 2989b8d05b8SZbigniew Bodek counter_u64_t refil_partial; 299223c8cb1SArtur Rojek counter_u64_t csum_bad; 3004727bda6SMarcin Wojtas counter_u64_t mjum_alloc_fail; 3019b8d05b8SZbigniew Bodek counter_u64_t mbuf_alloc_fail; 3029b8d05b8SZbigniew Bodek counter_u64_t dma_mapping_err; 3039b8d05b8SZbigniew Bodek counter_u64_t bad_desc_num; 30443fefd16SMarcin Wojtas counter_u64_t bad_req_id; 30543fefd16SMarcin Wojtas counter_u64_t empty_rx_ring; 306223c8cb1SArtur Rojek counter_u64_t csum_good; 3079b8d05b8SZbigniew Bodek }; 3089b8d05b8SZbigniew Bodek 3099b8d05b8SZbigniew Bodek struct ena_ring { 31043fefd16SMarcin Wojtas /* Holds the empty requests for TX/RX out of order completions */ 31143fefd16SMarcin Wojtas union { 3129b8d05b8SZbigniew Bodek uint16_t *free_tx_ids; 31343fefd16SMarcin Wojtas uint16_t *free_rx_ids; 31443fefd16SMarcin Wojtas }; 3159b8d05b8SZbigniew Bodek struct ena_com_dev *ena_dev; 3169b8d05b8SZbigniew Bodek struct ena_adapter *adapter; 3179b8d05b8SZbigniew Bodek struct ena_com_io_cq *ena_com_io_cq; 3189b8d05b8SZbigniew Bodek struct ena_com_io_sq *ena_com_io_sq; 3199b8d05b8SZbigniew Bodek 3209b8d05b8SZbigniew Bodek uint16_t qid; 3215a990212SMarcin Wojtas 3225a990212SMarcin Wojtas /* Determines if device will use LLQ or normal mode for TX */ 3235a990212SMarcin Wojtas enum ena_admin_placement_policy_type tx_mem_queue_type; 32404cf2b88SMarcin Wojtas union { 3255a990212SMarcin Wojtas /* The maximum length the driver can push to the device (For LLQ) */ 3269b8d05b8SZbigniew Bodek uint8_t tx_max_header_size; 32704cf2b88SMarcin Wojtas /* The maximum (and default) mbuf size for the Rx descriptor. */ 32804cf2b88SMarcin Wojtas uint16_t rx_mbuf_sz; 32904cf2b88SMarcin Wojtas 33004cf2b88SMarcin Wojtas }; 3319b8d05b8SZbigniew Bodek 332d12f7bfcSMarcin Wojtas bool first_interrupt; 333d12f7bfcSMarcin Wojtas uint16_t no_interrupt_event_cnt; 334d12f7bfcSMarcin Wojtas 3359b8d05b8SZbigniew Bodek struct ena_com_rx_buf_info ena_bufs[ENA_PKT_MAX_BUFS]; 3365a990212SMarcin Wojtas 3379b8d05b8SZbigniew Bodek struct ena_que *que; 3389b8d05b8SZbigniew Bodek struct lro_ctrl lro; 3399b8d05b8SZbigniew Bodek 3409b8d05b8SZbigniew Bodek uint16_t next_to_use; 3419b8d05b8SZbigniew Bodek uint16_t next_to_clean; 3429b8d05b8SZbigniew Bodek 3439b8d05b8SZbigniew Bodek union { 3449b8d05b8SZbigniew Bodek struct ena_tx_buffer *tx_buffer_info; /* contex of tx packet */ 3459b8d05b8SZbigniew Bodek struct ena_rx_buffer *rx_buffer_info; /* contex of rx packet */ 3469b8d05b8SZbigniew Bodek }; 3479b8d05b8SZbigniew Bodek int ring_size; /* number of tx/rx_buffer_info's entries */ 3489b8d05b8SZbigniew Bodek 3499b8d05b8SZbigniew Bodek struct buf_ring *br; /* only for TX */ 3506064f289SMarcin Wojtas uint32_t buf_ring_size; 3515a990212SMarcin Wojtas 3529b8d05b8SZbigniew Bodek struct mtx ring_mtx; 3539b8d05b8SZbigniew Bodek char mtx_name[16]; 3545a990212SMarcin Wojtas 355efe6ab18SMarcin Wojtas struct { 3569b8d05b8SZbigniew Bodek struct task enqueue_task; 3579b8d05b8SZbigniew Bodek struct taskqueue *enqueue_tq; 358efe6ab18SMarcin Wojtas }; 3599b8d05b8SZbigniew Bodek 3609b8d05b8SZbigniew Bodek union { 3619b8d05b8SZbigniew Bodek struct ena_stats_tx tx_stats; 3629b8d05b8SZbigniew Bodek struct ena_stats_rx rx_stats; 3639b8d05b8SZbigniew Bodek }; 3649b8d05b8SZbigniew Bodek 3655cb9db07SMarcin Wojtas union { 366efe6ab18SMarcin Wojtas int empty_rx_queue; 3675cb9db07SMarcin Wojtas /* For Tx ring to indicate if it's running or not */ 3685cb9db07SMarcin Wojtas bool running; 3695cb9db07SMarcin Wojtas }; 3704fa9e02dSMarcin Wojtas 371af66d7d0SMarcin Wojtas /* How many packets are sent in one Tx loop, used for doorbells */ 372af66d7d0SMarcin Wojtas uint32_t acum_pkts; 373af66d7d0SMarcin Wojtas 3744fa9e02dSMarcin Wojtas /* Used for LLQ */ 3754fa9e02dSMarcin Wojtas uint8_t *push_buf_intermediate_buf; 3769a0f2079SMarcin Wojtas 3779a0f2079SMarcin Wojtas #ifdef DEV_NETMAP 3789a0f2079SMarcin Wojtas bool initialized; 3799a0f2079SMarcin Wojtas #endif /* DEV_NETMAP */ 3809b8d05b8SZbigniew Bodek } __aligned(CACHE_LINE_SIZE); 3819b8d05b8SZbigniew Bodek 3829b8d05b8SZbigniew Bodek struct ena_stats_dev { 3839b8d05b8SZbigniew Bodek counter_u64_t wd_expired; 3849b8d05b8SZbigniew Bodek counter_u64_t interface_up; 3859b8d05b8SZbigniew Bodek counter_u64_t interface_down; 3869b8d05b8SZbigniew Bodek counter_u64_t admin_q_pause; 3879b8d05b8SZbigniew Bodek }; 3889b8d05b8SZbigniew Bodek 3899b8d05b8SZbigniew Bodek struct ena_hw_stats { 39030217e2dSMarcin Wojtas counter_u64_t rx_packets; 39130217e2dSMarcin Wojtas counter_u64_t tx_packets; 3929b8d05b8SZbigniew Bodek 39330217e2dSMarcin Wojtas counter_u64_t rx_bytes; 39430217e2dSMarcin Wojtas counter_u64_t tx_bytes; 3959b8d05b8SZbigniew Bodek 39630217e2dSMarcin Wojtas counter_u64_t rx_drops; 3976c84cec3SMarcin Wojtas counter_u64_t tx_drops; 3989b8d05b8SZbigniew Bodek }; 3999b8d05b8SZbigniew Bodek 4009b8d05b8SZbigniew Bodek /* Board specific private data structure */ 4019b8d05b8SZbigniew Bodek struct ena_adapter { 4029b8d05b8SZbigniew Bodek struct ena_com_dev *ena_dev; 4039b8d05b8SZbigniew Bodek 4049b8d05b8SZbigniew Bodek /* OS defined structs */ 4059b8d05b8SZbigniew Bodek if_t ifp; 4069b8d05b8SZbigniew Bodek device_t pdev; 4079b8d05b8SZbigniew Bodek struct ifmedia media; 4089b8d05b8SZbigniew Bodek 4099b8d05b8SZbigniew Bodek /* OS resources */ 4109b8d05b8SZbigniew Bodek struct resource *memory; 4119b8d05b8SZbigniew Bodek struct resource *registers; 4121c808fcdSMichal Krawczyk struct resource *msix; 4131c808fcdSMichal Krawczyk int msix_rid; 4149b8d05b8SZbigniew Bodek 4159b8d05b8SZbigniew Bodek /* MSI-X */ 4169b8d05b8SZbigniew Bodek struct msix_entry *msix_entries; 4179b8d05b8SZbigniew Bodek int msix_vecs; 4189b8d05b8SZbigniew Bodek 4199b8d05b8SZbigniew Bodek /* DMA tags used throughout the driver adapter for Tx and Rx */ 4209b8d05b8SZbigniew Bodek bus_dma_tag_t tx_buf_tag; 4219b8d05b8SZbigniew Bodek bus_dma_tag_t rx_buf_tag; 4229b8d05b8SZbigniew Bodek int dma_width; 4239b8d05b8SZbigniew Bodek 4243cfadb28SMarcin Wojtas uint32_t max_mtu; 4253cfadb28SMarcin Wojtas 4267d8c4feeSMarcin Wojtas uint32_t num_io_queues; 4277d8c4feeSMarcin Wojtas uint32_t max_num_io_queues; 4287d8c4feeSMarcin Wojtas 4299762a033SMarcin Wojtas uint32_t requested_tx_ring_size; 4309762a033SMarcin Wojtas uint32_t requested_rx_ring_size; 4317d8c4feeSMarcin Wojtas 4327d8c4feeSMarcin Wojtas uint32_t max_tx_ring_size; 4337d8c4feeSMarcin Wojtas uint32_t max_rx_ring_size; 4347d8c4feeSMarcin Wojtas 4359b8d05b8SZbigniew Bodek uint16_t max_tx_sgl_size; 4369b8d05b8SZbigniew Bodek uint16_t max_rx_sgl_size; 4379b8d05b8SZbigniew Bodek 4389b8d05b8SZbigniew Bodek uint32_t tx_offload_cap; 4399b8d05b8SZbigniew Bodek 44021823546SMarcin Wojtas uint32_t buf_ring_size; 4416064f289SMarcin Wojtas 4429b8d05b8SZbigniew Bodek /* RSS*/ 443eb4c4f4aSMarcin Wojtas int first_bind; 4446d1ef2abSArtur Rojek struct ena_indir *rss_indir; 4459b8d05b8SZbigniew Bodek 4469b8d05b8SZbigniew Bodek uint8_t mac_addr[ETHER_ADDR_LEN]; 4479b8d05b8SZbigniew Bodek /* mdio and phy*/ 4489b8d05b8SZbigniew Bodek 449fd43fd2aSMarcin Wojtas ena_state_t flags; 4509b8d05b8SZbigniew Bodek 4519b8d05b8SZbigniew Bodek /* Queue will represent one TX and one RX ring */ 4529b8d05b8SZbigniew Bodek struct ena_que que[ENA_MAX_NUM_IO_QUEUES] 4539b8d05b8SZbigniew Bodek __aligned(CACHE_LINE_SIZE); 4549b8d05b8SZbigniew Bodek 4559b8d05b8SZbigniew Bodek /* TX */ 4569b8d05b8SZbigniew Bodek struct ena_ring tx_ring[ENA_MAX_NUM_IO_QUEUES] 4579b8d05b8SZbigniew Bodek __aligned(CACHE_LINE_SIZE); 4589b8d05b8SZbigniew Bodek 4599b8d05b8SZbigniew Bodek /* RX */ 4609b8d05b8SZbigniew Bodek struct ena_ring rx_ring[ENA_MAX_NUM_IO_QUEUES] 4619b8d05b8SZbigniew Bodek __aligned(CACHE_LINE_SIZE); 4629b8d05b8SZbigniew Bodek 4639b8d05b8SZbigniew Bodek struct ena_irq irq_tbl[ENA_MAX_MSIX_VEC(ENA_MAX_NUM_IO_QUEUES)]; 4649b8d05b8SZbigniew Bodek 4659b8d05b8SZbigniew Bodek /* Timer service */ 4669b8d05b8SZbigniew Bodek struct callout timer_service; 4679b8d05b8SZbigniew Bodek sbintime_t keep_alive_timestamp; 4689b8d05b8SZbigniew Bodek uint32_t next_monitored_tx_qid; 4699b8d05b8SZbigniew Bodek struct task reset_task; 4709b8d05b8SZbigniew Bodek struct taskqueue *reset_tq; 4719b8d05b8SZbigniew Bodek int wd_active; 4729b8d05b8SZbigniew Bodek sbintime_t keep_alive_timeout; 4739b8d05b8SZbigniew Bodek sbintime_t missing_tx_timeout; 4749b8d05b8SZbigniew Bodek uint32_t missing_tx_max_queues; 4759b8d05b8SZbigniew Bodek uint32_t missing_tx_threshold; 4760b432b70SMarcin Wojtas bool disable_meta_caching; 4779b8d05b8SZbigniew Bodek 478f180142cSMarcin Wojtas uint16_t eni_metrics_sample_interval; 479f180142cSMarcin Wojtas uint16_t eni_metrics_sample_interval_cnt; 480f180142cSMarcin Wojtas 4819b8d05b8SZbigniew Bodek /* Statistics */ 4829b8d05b8SZbigniew Bodek struct ena_stats_dev dev_stats; 4839b8d05b8SZbigniew Bodek struct ena_hw_stats hw_stats; 484f180142cSMarcin Wojtas struct ena_admin_eni_stats eni_metrics; 485a195fab0SMarcin Wojtas 486a195fab0SMarcin Wojtas enum ena_regs_reset_reason_types reset_reason; 4879b8d05b8SZbigniew Bodek }; 4889b8d05b8SZbigniew Bodek 4899b8d05b8SZbigniew Bodek #define ENA_RING_MTX_LOCK(_ring) mtx_lock(&(_ring)->ring_mtx) 4909b8d05b8SZbigniew Bodek #define ENA_RING_MTX_TRYLOCK(_ring) mtx_trylock(&(_ring)->ring_mtx) 4919b8d05b8SZbigniew Bodek #define ENA_RING_MTX_UNLOCK(_ring) mtx_unlock(&(_ring)->ring_mtx) 492cb98c439SArtur Rojek #define ENA_RING_MTX_ASSERT(_ring) \ 493cb98c439SArtur Rojek mtx_assert(&(_ring)->ring_mtx, MA_OWNED) 4949b8d05b8SZbigniew Bodek 49507aff471SArtur Rojek #define ENA_LOCK_INIT() \ 49607aff471SArtur Rojek sx_init(&ena_global_lock, "ENA global lock") 49707aff471SArtur Rojek #define ENA_LOCK_DESTROY() sx_destroy(&ena_global_lock) 49807aff471SArtur Rojek #define ENA_LOCK_LOCK() sx_xlock(&ena_global_lock) 49907aff471SArtur Rojek #define ENA_LOCK_UNLOCK() sx_unlock(&ena_global_lock) 50007aff471SArtur Rojek #define ENA_LOCK_ASSERT() sx_assert(&ena_global_lock, SA_XLOCKED) 5016959869eSMarcin Wojtas 50278554d0cSDawid Gorecki #define ENA_TIMER_INIT(_adapter) \ 50378554d0cSDawid Gorecki callout_init(&(_adapter)->timer_service, true) 50478554d0cSDawid Gorecki #define ENA_TIMER_DRAIN(_adapter) \ 50578554d0cSDawid Gorecki callout_drain(&(_adapter)->timer_service) 50678554d0cSDawid Gorecki #define ENA_TIMER_RESET(_adapter) \ 50778554d0cSDawid Gorecki callout_reset_sbt(&(_adapter)->timer_service, SBT_1S, SBT_1S, \ 50878554d0cSDawid Gorecki ena_timer_service, (void*)(_adapter), 0) 50978554d0cSDawid Gorecki 5107d8c4feeSMarcin Wojtas #define clamp_t(type, _x, min, max) min_t(type, max_t(type, _x, min), max) 5117d8c4feeSMarcin Wojtas #define clamp_val(val, lo, hi) clamp_t(__typeof(val), val, lo, hi) 5127d8c4feeSMarcin Wojtas 51307aff471SArtur Rojek extern struct sx ena_global_lock; 51407aff471SArtur Rojek 5159b8d05b8SZbigniew Bodek static inline int ena_mbuf_count(struct mbuf *mbuf) 5169b8d05b8SZbigniew Bodek { 5179b8d05b8SZbigniew Bodek int count = 1; 5189b8d05b8SZbigniew Bodek 5199b8d05b8SZbigniew Bodek while ((mbuf = mbuf->m_next) != NULL) 5209b8d05b8SZbigniew Bodek ++count; 5219b8d05b8SZbigniew Bodek 5229b8d05b8SZbigniew Bodek return count; 5239b8d05b8SZbigniew Bodek } 5249b8d05b8SZbigniew Bodek 52502a2a7ceSMarcin Wojtas int ena_up(struct ena_adapter *adapter); 52602a2a7ceSMarcin Wojtas void ena_down(struct ena_adapter *adapter); 52702a2a7ceSMarcin Wojtas int ena_restore_device(struct ena_adapter *adapter); 52802a2a7ceSMarcin Wojtas void ena_destroy_device(struct ena_adapter *adapter, bool graceful); 52902a2a7ceSMarcin Wojtas int ena_refill_rx_bufs(struct ena_ring *rx_ring, uint32_t num); 53021823546SMarcin Wojtas int ena_update_buf_ring_size(struct ena_adapter *adapter, 53121823546SMarcin Wojtas uint32_t new_buf_ring_size); 5327d8c4feeSMarcin Wojtas int ena_update_queue_size(struct ena_adapter *adapter, uint32_t new_tx_size, 5337d8c4feeSMarcin Wojtas uint32_t new_rx_size); 53456d41ad5SMarcin Wojtas int ena_update_io_queue_nb(struct ena_adapter *adapter, uint32_t new_num); 5359a0f2079SMarcin Wojtas 5367926bc44SMarcin Wojtas static inline void 5377926bc44SMarcin Wojtas ena_trigger_reset(struct ena_adapter *adapter, 5387926bc44SMarcin Wojtas enum ena_regs_reset_reason_types reset_reason) 5397926bc44SMarcin Wojtas { 5407926bc44SMarcin Wojtas if (likely(!ENA_FLAG_ISSET(ENA_FLAG_TRIGGER_RESET, adapter))) { 5417926bc44SMarcin Wojtas adapter->reset_reason = reset_reason; 5427926bc44SMarcin Wojtas ENA_FLAG_SET_ATOMIC(ENA_FLAG_TRIGGER_RESET, adapter); 5437926bc44SMarcin Wojtas } 5447926bc44SMarcin Wojtas } 5457926bc44SMarcin Wojtas 546*3501d4f1SDawid Gorecki static inline void 547*3501d4f1SDawid Gorecki ena_ring_tx_doorbell(struct ena_ring *tx_ring) 548*3501d4f1SDawid Gorecki { 549*3501d4f1SDawid Gorecki ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq); 550*3501d4f1SDawid Gorecki counter_u64_add(tx_ring->tx_stats.doorbells, 1); 551*3501d4f1SDawid Gorecki tx_ring->acum_pkts = 0; 552*3501d4f1SDawid Gorecki } 553*3501d4f1SDawid Gorecki 5549b8d05b8SZbigniew Bodek #endif /* !(ENA_H) */ 555