xref: /freebsd/sys/dev/e1000/e1000_ich8lan.c (revision a69ed8dfb381a0f0cb4130ea72c8e1507897a638)
18cfa0ad2SJack F Vogel /******************************************************************************
28cfa0ad2SJack F Vogel 
3a69ed8dfSJack F Vogel   Copyright (c) 2001-2010, Intel Corporation
48cfa0ad2SJack F Vogel   All rights reserved.
58cfa0ad2SJack F Vogel 
68cfa0ad2SJack F Vogel   Redistribution and use in source and binary forms, with or without
78cfa0ad2SJack F Vogel   modification, are permitted provided that the following conditions are met:
88cfa0ad2SJack F Vogel 
98cfa0ad2SJack F Vogel    1. Redistributions of source code must retain the above copyright notice,
108cfa0ad2SJack F Vogel       this list of conditions and the following disclaimer.
118cfa0ad2SJack F Vogel 
128cfa0ad2SJack F Vogel    2. Redistributions in binary form must reproduce the above copyright
138cfa0ad2SJack F Vogel       notice, this list of conditions and the following disclaimer in the
148cfa0ad2SJack F Vogel       documentation and/or other materials provided with the distribution.
158cfa0ad2SJack F Vogel 
168cfa0ad2SJack F Vogel    3. Neither the name of the Intel Corporation nor the names of its
178cfa0ad2SJack F Vogel       contributors may be used to endorse or promote products derived from
188cfa0ad2SJack F Vogel       this software without specific prior written permission.
198cfa0ad2SJack F Vogel 
208cfa0ad2SJack F Vogel   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
218cfa0ad2SJack F Vogel   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
228cfa0ad2SJack F Vogel   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
238cfa0ad2SJack F Vogel   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
248cfa0ad2SJack F Vogel   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
258cfa0ad2SJack F Vogel   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
268cfa0ad2SJack F Vogel   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
278cfa0ad2SJack F Vogel   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
288cfa0ad2SJack F Vogel   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
298cfa0ad2SJack F Vogel   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
308cfa0ad2SJack F Vogel   POSSIBILITY OF SUCH DAMAGE.
318cfa0ad2SJack F Vogel 
328cfa0ad2SJack F Vogel ******************************************************************************/
338cfa0ad2SJack F Vogel /*$FreeBSD$*/
348cfa0ad2SJack F Vogel 
35daf9197cSJack F Vogel /*
36daf9197cSJack F Vogel  * 82562G 10/100 Network Connection
37daf9197cSJack F Vogel  * 82562G-2 10/100 Network Connection
38daf9197cSJack F Vogel  * 82562GT 10/100 Network Connection
39daf9197cSJack F Vogel  * 82562GT-2 10/100 Network Connection
40daf9197cSJack F Vogel  * 82562V 10/100 Network Connection
41daf9197cSJack F Vogel  * 82562V-2 10/100 Network Connection
42daf9197cSJack F Vogel  * 82566DC-2 Gigabit Network Connection
43daf9197cSJack F Vogel  * 82566DC Gigabit Network Connection
44daf9197cSJack F Vogel  * 82566DM-2 Gigabit Network Connection
45daf9197cSJack F Vogel  * 82566DM Gigabit Network Connection
46daf9197cSJack F Vogel  * 82566MC Gigabit Network Connection
47daf9197cSJack F Vogel  * 82566MM Gigabit Network Connection
48daf9197cSJack F Vogel  * 82567LM Gigabit Network Connection
49daf9197cSJack F Vogel  * 82567LF Gigabit Network Connection
50daf9197cSJack F Vogel  * 82567V Gigabit Network Connection
51daf9197cSJack F Vogel  * 82567LM-2 Gigabit Network Connection
52daf9197cSJack F Vogel  * 82567LF-2 Gigabit Network Connection
53daf9197cSJack F Vogel  * 82567V-2 Gigabit Network Connection
54daf9197cSJack F Vogel  * 82567LF-3 Gigabit Network Connection
55daf9197cSJack F Vogel  * 82567LM-3 Gigabit Network Connection
56daf9197cSJack F Vogel  * 82567LM-4 Gigabit Network Connection
579d81738fSJack F Vogel  * 82577LM Gigabit Network Connection
589d81738fSJack F Vogel  * 82577LC Gigabit Network Connection
599d81738fSJack F Vogel  * 82578DM Gigabit Network Connection
609d81738fSJack F Vogel  * 82578DC Gigabit Network Connection
618cfa0ad2SJack F Vogel  */
628cfa0ad2SJack F Vogel 
638cfa0ad2SJack F Vogel #include "e1000_api.h"
648cfa0ad2SJack F Vogel 
658cfa0ad2SJack F Vogel static s32  e1000_init_phy_params_ich8lan(struct e1000_hw *hw);
669d81738fSJack F Vogel static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw);
678cfa0ad2SJack F Vogel static s32  e1000_init_nvm_params_ich8lan(struct e1000_hw *hw);
688cfa0ad2SJack F Vogel static s32  e1000_init_mac_params_ich8lan(struct e1000_hw *hw);
698cfa0ad2SJack F Vogel static s32  e1000_acquire_swflag_ich8lan(struct e1000_hw *hw);
708cfa0ad2SJack F Vogel static void e1000_release_swflag_ich8lan(struct e1000_hw *hw);
714edd8523SJack F Vogel static s32  e1000_acquire_nvm_ich8lan(struct e1000_hw *hw);
724edd8523SJack F Vogel static void e1000_release_nvm_ich8lan(struct e1000_hw *hw);
738cfa0ad2SJack F Vogel static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
748cfa0ad2SJack F Vogel static s32  e1000_check_reset_block_ich8lan(struct e1000_hw *hw);
758cfa0ad2SJack F Vogel static s32  e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw);
764edd8523SJack F Vogel static s32  e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
778cfa0ad2SJack F Vogel static s32  e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw,
788cfa0ad2SJack F Vogel                                             bool active);
798cfa0ad2SJack F Vogel static s32  e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw,
808cfa0ad2SJack F Vogel                                             bool active);
818cfa0ad2SJack F Vogel static s32  e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset,
828cfa0ad2SJack F Vogel                                    u16 words, u16 *data);
838cfa0ad2SJack F Vogel static s32  e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset,
848cfa0ad2SJack F Vogel                                     u16 words, u16 *data);
858cfa0ad2SJack F Vogel static s32  e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw);
868cfa0ad2SJack F Vogel static s32  e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw);
878cfa0ad2SJack F Vogel static s32  e1000_valid_led_default_ich8lan(struct e1000_hw *hw,
888cfa0ad2SJack F Vogel                                             u16 *data);
899d81738fSJack F Vogel static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
908cfa0ad2SJack F Vogel static s32  e1000_get_bus_info_ich8lan(struct e1000_hw *hw);
918cfa0ad2SJack F Vogel static s32  e1000_reset_hw_ich8lan(struct e1000_hw *hw);
928cfa0ad2SJack F Vogel static s32  e1000_init_hw_ich8lan(struct e1000_hw *hw);
938cfa0ad2SJack F Vogel static s32  e1000_setup_link_ich8lan(struct e1000_hw *hw);
948cfa0ad2SJack F Vogel static s32  e1000_setup_copper_link_ich8lan(struct e1000_hw *hw);
958cfa0ad2SJack F Vogel static s32  e1000_get_link_up_info_ich8lan(struct e1000_hw *hw,
968cfa0ad2SJack F Vogel                                            u16 *speed, u16 *duplex);
978cfa0ad2SJack F Vogel static s32  e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
988cfa0ad2SJack F Vogel static s32  e1000_led_on_ich8lan(struct e1000_hw *hw);
998cfa0ad2SJack F Vogel static s32  e1000_led_off_ich8lan(struct e1000_hw *hw);
1004edd8523SJack F Vogel static s32  e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
1019d81738fSJack F Vogel static s32  e1000_setup_led_pchlan(struct e1000_hw *hw);
1029d81738fSJack F Vogel static s32  e1000_cleanup_led_pchlan(struct e1000_hw *hw);
1039d81738fSJack F Vogel static s32  e1000_led_on_pchlan(struct e1000_hw *hw);
1049d81738fSJack F Vogel static s32  e1000_led_off_pchlan(struct e1000_hw *hw);
1058cfa0ad2SJack F Vogel static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
1068cfa0ad2SJack F Vogel static s32  e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
1078cfa0ad2SJack F Vogel static s32  e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout);
1088cfa0ad2SJack F Vogel static s32  e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw);
1098cfa0ad2SJack F Vogel static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
1108cfa0ad2SJack F Vogel static s32  e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
1118cfa0ad2SJack F Vogel static s32  e1000_read_flash_byte_ich8lan(struct e1000_hw *hw,
1128cfa0ad2SJack F Vogel                                           u32 offset, u8 *data);
1138cfa0ad2SJack F Vogel static s32  e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
1148cfa0ad2SJack F Vogel                                           u8 size, u16 *data);
1158cfa0ad2SJack F Vogel static s32  e1000_read_flash_word_ich8lan(struct e1000_hw *hw,
1168cfa0ad2SJack F Vogel                                           u32 offset, u16 *data);
1178cfa0ad2SJack F Vogel static s32  e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
1188cfa0ad2SJack F Vogel                                                  u32 offset, u8 byte);
1198cfa0ad2SJack F Vogel static s32  e1000_write_flash_byte_ich8lan(struct e1000_hw *hw,
1208cfa0ad2SJack F Vogel                                            u32 offset, u8 data);
1218cfa0ad2SJack F Vogel static s32  e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
1228cfa0ad2SJack F Vogel                                            u8 size, u16 data);
1238cfa0ad2SJack F Vogel static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw);
1248cfa0ad2SJack F Vogel static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
1254edd8523SJack F Vogel static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw);
1264edd8523SJack F Vogel static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
1274edd8523SJack F Vogel static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw);
128a69ed8dfSJack F Vogel static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
1298cfa0ad2SJack F Vogel 
1308cfa0ad2SJack F Vogel /* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
1318cfa0ad2SJack F Vogel /* Offset 04h HSFSTS */
1328cfa0ad2SJack F Vogel union ich8_hws_flash_status {
1338cfa0ad2SJack F Vogel 	struct ich8_hsfsts {
1348cfa0ad2SJack F Vogel 		u16 flcdone    :1; /* bit 0 Flash Cycle Done */
1358cfa0ad2SJack F Vogel 		u16 flcerr     :1; /* bit 1 Flash Cycle Error */
1368cfa0ad2SJack F Vogel 		u16 dael       :1; /* bit 2 Direct Access error Log */
1378cfa0ad2SJack F Vogel 		u16 berasesz   :2; /* bit 4:3 Sector Erase Size */
1388cfa0ad2SJack F Vogel 		u16 flcinprog  :1; /* bit 5 flash cycle in Progress */
1398cfa0ad2SJack F Vogel 		u16 reserved1  :2; /* bit 13:6 Reserved */
1408cfa0ad2SJack F Vogel 		u16 reserved2  :6; /* bit 13:6 Reserved */
1418cfa0ad2SJack F Vogel 		u16 fldesvalid :1; /* bit 14 Flash Descriptor Valid */
1428cfa0ad2SJack F Vogel 		u16 flockdn    :1; /* bit 15 Flash Config Lock-Down */
1438cfa0ad2SJack F Vogel 	} hsf_status;
1448cfa0ad2SJack F Vogel 	u16 regval;
1458cfa0ad2SJack F Vogel };
1468cfa0ad2SJack F Vogel 
1478cfa0ad2SJack F Vogel /* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
1488cfa0ad2SJack F Vogel /* Offset 06h FLCTL */
1498cfa0ad2SJack F Vogel union ich8_hws_flash_ctrl {
1508cfa0ad2SJack F Vogel 	struct ich8_hsflctl {
1518cfa0ad2SJack F Vogel 		u16 flcgo      :1;   /* 0 Flash Cycle Go */
1528cfa0ad2SJack F Vogel 		u16 flcycle    :2;   /* 2:1 Flash Cycle */
1538cfa0ad2SJack F Vogel 		u16 reserved   :5;   /* 7:3 Reserved  */
1548cfa0ad2SJack F Vogel 		u16 fldbcount  :2;   /* 9:8 Flash Data Byte Count */
1558cfa0ad2SJack F Vogel 		u16 flockdn    :6;   /* 15:10 Reserved */
1568cfa0ad2SJack F Vogel 	} hsf_ctrl;
1578cfa0ad2SJack F Vogel 	u16 regval;
1588cfa0ad2SJack F Vogel };
1598cfa0ad2SJack F Vogel 
1608cfa0ad2SJack F Vogel /* ICH Flash Region Access Permissions */
1618cfa0ad2SJack F Vogel union ich8_hws_flash_regacc {
1628cfa0ad2SJack F Vogel 	struct ich8_flracc {
1638cfa0ad2SJack F Vogel 		u32 grra      :8; /* 0:7 GbE region Read Access */
1648cfa0ad2SJack F Vogel 		u32 grwa      :8; /* 8:15 GbE region Write Access */
1658cfa0ad2SJack F Vogel 		u32 gmrag     :8; /* 23:16 GbE Master Read Access Grant */
1668cfa0ad2SJack F Vogel 		u32 gmwag     :8; /* 31:24 GbE Master Write Access Grant */
1678cfa0ad2SJack F Vogel 	} hsf_flregacc;
1688cfa0ad2SJack F Vogel 	u16 regval;
1698cfa0ad2SJack F Vogel };
1708cfa0ad2SJack F Vogel 
1718cfa0ad2SJack F Vogel /**
1729d81738fSJack F Vogel  *  e1000_init_phy_params_pchlan - Initialize PHY function pointers
1739d81738fSJack F Vogel  *  @hw: pointer to the HW structure
1749d81738fSJack F Vogel  *
1759d81738fSJack F Vogel  *  Initialize family-specific PHY parameters and function pointers.
1769d81738fSJack F Vogel  **/
1779d81738fSJack F Vogel static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
1789d81738fSJack F Vogel {
1799d81738fSJack F Vogel 	struct e1000_phy_info *phy = &hw->phy;
1809d81738fSJack F Vogel 	s32 ret_val = E1000_SUCCESS;
1819d81738fSJack F Vogel 
1829d81738fSJack F Vogel 	DEBUGFUNC("e1000_init_phy_params_pchlan");
1839d81738fSJack F Vogel 
1849d81738fSJack F Vogel 	phy->addr                     = 1;
1859d81738fSJack F Vogel 	phy->reset_delay_us           = 100;
1869d81738fSJack F Vogel 
1879d81738fSJack F Vogel 	phy->ops.acquire              = e1000_acquire_swflag_ich8lan;
1889d81738fSJack F Vogel 	phy->ops.check_reset_block    = e1000_check_reset_block_ich8lan;
1899d81738fSJack F Vogel 	phy->ops.get_cfg_done         = e1000_get_cfg_done_ich8lan;
1909d81738fSJack F Vogel 	phy->ops.read_reg             = e1000_read_phy_reg_hv;
1914edd8523SJack F Vogel 	phy->ops.read_reg_locked      = e1000_read_phy_reg_hv_locked;
1929d81738fSJack F Vogel 	phy->ops.release              = e1000_release_swflag_ich8lan;
1939d81738fSJack F Vogel 	phy->ops.reset                = e1000_phy_hw_reset_ich8lan;
1944edd8523SJack F Vogel 	phy->ops.set_d0_lplu_state    = e1000_set_lplu_state_pchlan;
1954edd8523SJack F Vogel 	phy->ops.set_d3_lplu_state    = e1000_set_lplu_state_pchlan;
1969d81738fSJack F Vogel 	phy->ops.write_reg            = e1000_write_phy_reg_hv;
1974edd8523SJack F Vogel 	phy->ops.write_reg_locked     = e1000_write_phy_reg_hv_locked;
1989d81738fSJack F Vogel 	phy->ops.power_up             = e1000_power_up_phy_copper;
1999d81738fSJack F Vogel 	phy->ops.power_down           = e1000_power_down_phy_copper_ich8lan;
2009d81738fSJack F Vogel 	phy->autoneg_mask             = AUTONEG_ADVERTISE_SPEED_DEFAULT;
2019d81738fSJack F Vogel 
2029d81738fSJack F Vogel 	phy->id = e1000_phy_unknown;
203a69ed8dfSJack F Vogel 	ret_val = e1000_get_phy_id(hw);
204a69ed8dfSJack F Vogel 	if (ret_val)
205a69ed8dfSJack F Vogel 		goto out;
206a69ed8dfSJack F Vogel 	if ((phy->id == 0) || (phy->id == PHY_REVISION_MASK)) {
207a69ed8dfSJack F Vogel 		/*
208a69ed8dfSJack F Vogel 		 * In case the PHY needs to be in mdio slow mode (eg. 82577),
209a69ed8dfSJack F Vogel 		 * set slow mode and try to get the PHY id again.
210a69ed8dfSJack F Vogel 		 */
211a69ed8dfSJack F Vogel 		ret_val = e1000_set_mdio_slow_mode_hv(hw);
212a69ed8dfSJack F Vogel 		if (ret_val)
213a69ed8dfSJack F Vogel 			goto out;
214a69ed8dfSJack F Vogel 		ret_val = e1000_get_phy_id(hw);
215a69ed8dfSJack F Vogel 		if (ret_val)
216a69ed8dfSJack F Vogel 			goto out;
217a69ed8dfSJack F Vogel 	}
2189d81738fSJack F Vogel 	phy->type = e1000_get_phy_type_from_id(phy->id);
2199d81738fSJack F Vogel 
2204edd8523SJack F Vogel 	switch (phy->type) {
2214edd8523SJack F Vogel 	case e1000_phy_82577:
2229d81738fSJack F Vogel 		phy->ops.check_polarity = e1000_check_polarity_82577;
2239d81738fSJack F Vogel 		phy->ops.force_speed_duplex =
2249d81738fSJack F Vogel 			e1000_phy_force_speed_duplex_82577;
2259d81738fSJack F Vogel 		phy->ops.get_cable_length = e1000_get_cable_length_82577;
2269d81738fSJack F Vogel 		phy->ops.get_info = e1000_get_phy_info_82577;
2279d81738fSJack F Vogel 		phy->ops.commit = e1000_phy_sw_reset_generic;
2284edd8523SJack F Vogel 	case e1000_phy_82578:
2294edd8523SJack F Vogel 		phy->ops.check_polarity = e1000_check_polarity_m88;
2304edd8523SJack F Vogel 		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_m88;
2314edd8523SJack F Vogel 		phy->ops.get_cable_length = e1000_get_cable_length_m88;
2324edd8523SJack F Vogel 		phy->ops.get_info = e1000_get_phy_info_m88;
2334edd8523SJack F Vogel 		break;
2344edd8523SJack F Vogel 	default:
2354edd8523SJack F Vogel 		ret_val = -E1000_ERR_PHY;
2364edd8523SJack F Vogel 		break;
2379d81738fSJack F Vogel 	}
2389d81738fSJack F Vogel 
239a69ed8dfSJack F Vogel out:
2409d81738fSJack F Vogel 	return ret_val;
2419d81738fSJack F Vogel }
2429d81738fSJack F Vogel 
2439d81738fSJack F Vogel /**
2448cfa0ad2SJack F Vogel  *  e1000_init_phy_params_ich8lan - Initialize PHY function pointers
2458cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
2468cfa0ad2SJack F Vogel  *
2478cfa0ad2SJack F Vogel  *  Initialize family-specific PHY parameters and function pointers.
2488cfa0ad2SJack F Vogel  **/
2498cfa0ad2SJack F Vogel static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
2508cfa0ad2SJack F Vogel {
2518cfa0ad2SJack F Vogel 	struct e1000_phy_info *phy = &hw->phy;
2528cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
2538cfa0ad2SJack F Vogel 	u16 i = 0;
2548cfa0ad2SJack F Vogel 
2558cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_init_phy_params_ich8lan");
2568cfa0ad2SJack F Vogel 
2578cfa0ad2SJack F Vogel 	phy->addr                     = 1;
2588cfa0ad2SJack F Vogel 	phy->reset_delay_us           = 100;
2598cfa0ad2SJack F Vogel 
2608cfa0ad2SJack F Vogel 	phy->ops.acquire              = e1000_acquire_swflag_ich8lan;
2618cfa0ad2SJack F Vogel 	phy->ops.check_reset_block    = e1000_check_reset_block_ich8lan;
2628cfa0ad2SJack F Vogel 	phy->ops.get_cable_length     = e1000_get_cable_length_igp_2;
2638cfa0ad2SJack F Vogel 	phy->ops.get_cfg_done         = e1000_get_cfg_done_ich8lan;
2648cfa0ad2SJack F Vogel 	phy->ops.read_reg             = e1000_read_phy_reg_igp;
2658cfa0ad2SJack F Vogel 	phy->ops.release              = e1000_release_swflag_ich8lan;
2668cfa0ad2SJack F Vogel 	phy->ops.reset                = e1000_phy_hw_reset_ich8lan;
2678cfa0ad2SJack F Vogel 	phy->ops.set_d0_lplu_state    = e1000_set_d0_lplu_state_ich8lan;
2688cfa0ad2SJack F Vogel 	phy->ops.set_d3_lplu_state    = e1000_set_d3_lplu_state_ich8lan;
2698cfa0ad2SJack F Vogel 	phy->ops.write_reg            = e1000_write_phy_reg_igp;
2708cfa0ad2SJack F Vogel 	phy->ops.power_up             = e1000_power_up_phy_copper;
2718cfa0ad2SJack F Vogel 	phy->ops.power_down           = e1000_power_down_phy_copper_ich8lan;
2728cfa0ad2SJack F Vogel 
2738cfa0ad2SJack F Vogel 	/*
2748cfa0ad2SJack F Vogel 	 * We may need to do this twice - once for IGP and if that fails,
2758cfa0ad2SJack F Vogel 	 * we'll set BM func pointers and try again
2768cfa0ad2SJack F Vogel 	 */
2778cfa0ad2SJack F Vogel 	ret_val = e1000_determine_phy_address(hw);
2788cfa0ad2SJack F Vogel 	if (ret_val) {
2798cfa0ad2SJack F Vogel 		phy->ops.write_reg = e1000_write_phy_reg_bm;
2808cfa0ad2SJack F Vogel 		phy->ops.read_reg  = e1000_read_phy_reg_bm;
2818cfa0ad2SJack F Vogel 		ret_val = e1000_determine_phy_address(hw);
2828cfa0ad2SJack F Vogel 		if (ret_val) {
283d035aa2dSJack F Vogel 			DEBUGOUT("Cannot determine PHY addr. Erroring out\n");
2848cfa0ad2SJack F Vogel 			goto out;
2858cfa0ad2SJack F Vogel 		}
2868cfa0ad2SJack F Vogel 	}
2878cfa0ad2SJack F Vogel 
2888cfa0ad2SJack F Vogel 	phy->id = 0;
2898cfa0ad2SJack F Vogel 	while ((e1000_phy_unknown == e1000_get_phy_type_from_id(phy->id)) &&
2908cfa0ad2SJack F Vogel 	       (i++ < 100)) {
2918cfa0ad2SJack F Vogel 		msec_delay(1);
2928cfa0ad2SJack F Vogel 		ret_val = e1000_get_phy_id(hw);
2938cfa0ad2SJack F Vogel 		if (ret_val)
2948cfa0ad2SJack F Vogel 			goto out;
2958cfa0ad2SJack F Vogel 	}
2968cfa0ad2SJack F Vogel 
2978cfa0ad2SJack F Vogel 	/* Verify phy id */
2988cfa0ad2SJack F Vogel 	switch (phy->id) {
2998cfa0ad2SJack F Vogel 	case IGP03E1000_E_PHY_ID:
3008cfa0ad2SJack F Vogel 		phy->type = e1000_phy_igp_3;
3018cfa0ad2SJack F Vogel 		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
3024edd8523SJack F Vogel 		phy->ops.read_reg_locked = e1000_read_phy_reg_igp_locked;
3034edd8523SJack F Vogel 		phy->ops.write_reg_locked = e1000_write_phy_reg_igp_locked;
3044edd8523SJack F Vogel 		phy->ops.get_info = e1000_get_phy_info_igp;
3054edd8523SJack F Vogel 		phy->ops.check_polarity = e1000_check_polarity_igp;
3064edd8523SJack F Vogel 		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_igp;
3078cfa0ad2SJack F Vogel 		break;
3088cfa0ad2SJack F Vogel 	case IFE_E_PHY_ID:
3098cfa0ad2SJack F Vogel 	case IFE_PLUS_E_PHY_ID:
3108cfa0ad2SJack F Vogel 	case IFE_C_E_PHY_ID:
3118cfa0ad2SJack F Vogel 		phy->type = e1000_phy_ife;
3128cfa0ad2SJack F Vogel 		phy->autoneg_mask = E1000_ALL_NOT_GIG;
3134edd8523SJack F Vogel 		phy->ops.get_info = e1000_get_phy_info_ife;
3144edd8523SJack F Vogel 		phy->ops.check_polarity = e1000_check_polarity_ife;
3154edd8523SJack F Vogel 		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
3168cfa0ad2SJack F Vogel 		break;
3178cfa0ad2SJack F Vogel 	case BME1000_E_PHY_ID:
3188cfa0ad2SJack F Vogel 		phy->type = e1000_phy_bm;
3198cfa0ad2SJack F Vogel 		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
3208cfa0ad2SJack F Vogel 		phy->ops.read_reg = e1000_read_phy_reg_bm;
3218cfa0ad2SJack F Vogel 		phy->ops.write_reg = e1000_write_phy_reg_bm;
3228cfa0ad2SJack F Vogel 		phy->ops.commit = e1000_phy_sw_reset_generic;
3234edd8523SJack F Vogel 		phy->ops.get_info = e1000_get_phy_info_m88;
3244edd8523SJack F Vogel 		phy->ops.check_polarity = e1000_check_polarity_m88;
3254edd8523SJack F Vogel 		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_m88;
3268cfa0ad2SJack F Vogel 		break;
3278cfa0ad2SJack F Vogel 	default:
3288cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_PHY;
3298cfa0ad2SJack F Vogel 		goto out;
3308cfa0ad2SJack F Vogel 	}
3318cfa0ad2SJack F Vogel 
3328cfa0ad2SJack F Vogel out:
3338cfa0ad2SJack F Vogel 	return ret_val;
3348cfa0ad2SJack F Vogel }
3358cfa0ad2SJack F Vogel 
3368cfa0ad2SJack F Vogel /**
3378cfa0ad2SJack F Vogel  *  e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
3388cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
3398cfa0ad2SJack F Vogel  *
3408cfa0ad2SJack F Vogel  *  Initialize family-specific NVM parameters and function
3418cfa0ad2SJack F Vogel  *  pointers.
3428cfa0ad2SJack F Vogel  **/
3438cfa0ad2SJack F Vogel static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
3448cfa0ad2SJack F Vogel {
3458cfa0ad2SJack F Vogel 	struct e1000_nvm_info *nvm = &hw->nvm;
346daf9197cSJack F Vogel 	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3478cfa0ad2SJack F Vogel 	u32 gfpreg, sector_base_addr, sector_end_addr;
3488cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
3498cfa0ad2SJack F Vogel 	u16 i;
3508cfa0ad2SJack F Vogel 
3518cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_init_nvm_params_ich8lan");
3528cfa0ad2SJack F Vogel 
3538cfa0ad2SJack F Vogel 	/* Can't read flash registers if the register set isn't mapped. */
3548cfa0ad2SJack F Vogel 	if (!hw->flash_address) {
3558cfa0ad2SJack F Vogel 		DEBUGOUT("ERROR: Flash registers not mapped\n");
3568cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_CONFIG;
3578cfa0ad2SJack F Vogel 		goto out;
3588cfa0ad2SJack F Vogel 	}
3598cfa0ad2SJack F Vogel 
3608cfa0ad2SJack F Vogel 	nvm->type = e1000_nvm_flash_sw;
3618cfa0ad2SJack F Vogel 
3628cfa0ad2SJack F Vogel 	gfpreg = E1000_READ_FLASH_REG(hw, ICH_FLASH_GFPREG);
3638cfa0ad2SJack F Vogel 
3648cfa0ad2SJack F Vogel 	/*
3658cfa0ad2SJack F Vogel 	 * sector_X_addr is a "sector"-aligned address (4096 bytes)
3668cfa0ad2SJack F Vogel 	 * Add 1 to sector_end_addr since this sector is included in
3678cfa0ad2SJack F Vogel 	 * the overall size.
3688cfa0ad2SJack F Vogel 	 */
3698cfa0ad2SJack F Vogel 	sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
3708cfa0ad2SJack F Vogel 	sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
3718cfa0ad2SJack F Vogel 
3728cfa0ad2SJack F Vogel 	/* flash_base_addr is byte-aligned */
3738cfa0ad2SJack F Vogel 	nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;
3748cfa0ad2SJack F Vogel 
3758cfa0ad2SJack F Vogel 	/*
3768cfa0ad2SJack F Vogel 	 * find total size of the NVM, then cut in half since the total
3778cfa0ad2SJack F Vogel 	 * size represents two separate NVM banks.
3788cfa0ad2SJack F Vogel 	 */
3798cfa0ad2SJack F Vogel 	nvm->flash_bank_size = (sector_end_addr - sector_base_addr)
3808cfa0ad2SJack F Vogel 	                          << FLASH_SECTOR_ADDR_SHIFT;
3818cfa0ad2SJack F Vogel 	nvm->flash_bank_size /= 2;
3828cfa0ad2SJack F Vogel 	/* Adjust to word count */
3838cfa0ad2SJack F Vogel 	nvm->flash_bank_size /= sizeof(u16);
3848cfa0ad2SJack F Vogel 
3858cfa0ad2SJack F Vogel 	nvm->word_size = E1000_SHADOW_RAM_WORDS;
3868cfa0ad2SJack F Vogel 
3878cfa0ad2SJack F Vogel 	/* Clear shadow ram */
3888cfa0ad2SJack F Vogel 	for (i = 0; i < nvm->word_size; i++) {
3898cfa0ad2SJack F Vogel 		dev_spec->shadow_ram[i].modified = FALSE;
3908cfa0ad2SJack F Vogel 		dev_spec->shadow_ram[i].value    = 0xFFFF;
3918cfa0ad2SJack F Vogel 	}
3928cfa0ad2SJack F Vogel 
3934edd8523SJack F Vogel 	E1000_MUTEX_INIT(&dev_spec->nvm_mutex);
3944edd8523SJack F Vogel 	E1000_MUTEX_INIT(&dev_spec->swflag_mutex);
3954edd8523SJack F Vogel 
3968cfa0ad2SJack F Vogel 	/* Function Pointers */
3974edd8523SJack F Vogel 	nvm->ops.acquire       = e1000_acquire_nvm_ich8lan;
3984edd8523SJack F Vogel 	nvm->ops.release       = e1000_release_nvm_ich8lan;
3998cfa0ad2SJack F Vogel 	nvm->ops.read          = e1000_read_nvm_ich8lan;
4008cfa0ad2SJack F Vogel 	nvm->ops.update        = e1000_update_nvm_checksum_ich8lan;
4018cfa0ad2SJack F Vogel 	nvm->ops.valid_led_default = e1000_valid_led_default_ich8lan;
4028cfa0ad2SJack F Vogel 	nvm->ops.validate      = e1000_validate_nvm_checksum_ich8lan;
4038cfa0ad2SJack F Vogel 	nvm->ops.write         = e1000_write_nvm_ich8lan;
4048cfa0ad2SJack F Vogel 
4058cfa0ad2SJack F Vogel out:
4068cfa0ad2SJack F Vogel 	return ret_val;
4078cfa0ad2SJack F Vogel }
4088cfa0ad2SJack F Vogel 
4098cfa0ad2SJack F Vogel /**
4108cfa0ad2SJack F Vogel  *  e1000_init_mac_params_ich8lan - Initialize MAC function pointers
4118cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
4128cfa0ad2SJack F Vogel  *
4138cfa0ad2SJack F Vogel  *  Initialize family-specific MAC parameters and function
4148cfa0ad2SJack F Vogel  *  pointers.
4158cfa0ad2SJack F Vogel  **/
4168cfa0ad2SJack F Vogel static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
4178cfa0ad2SJack F Vogel {
4188cfa0ad2SJack F Vogel 	struct e1000_mac_info *mac = &hw->mac;
419d035aa2dSJack F Vogel 	u16 pci_cfg;
4208cfa0ad2SJack F Vogel 
4218cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_init_mac_params_ich8lan");
4228cfa0ad2SJack F Vogel 
4238cfa0ad2SJack F Vogel 	/* Set media type function pointer */
4248cfa0ad2SJack F Vogel 	hw->phy.media_type = e1000_media_type_copper;
4258cfa0ad2SJack F Vogel 
4268cfa0ad2SJack F Vogel 	/* Set mta register count */
4278cfa0ad2SJack F Vogel 	mac->mta_reg_count = 32;
4288cfa0ad2SJack F Vogel 	/* Set rar entry count */
4298cfa0ad2SJack F Vogel 	mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
4308cfa0ad2SJack F Vogel 	if (mac->type == e1000_ich8lan)
4318cfa0ad2SJack F Vogel 		mac->rar_entry_count--;
4328cfa0ad2SJack F Vogel 	/* Set if part includes ASF firmware */
4338cfa0ad2SJack F Vogel 	mac->asf_firmware_present = TRUE;
4348cfa0ad2SJack F Vogel 	/* Set if manageability features are enabled. */
4358cfa0ad2SJack F Vogel 	mac->arc_subsystem_valid = TRUE;
4364edd8523SJack F Vogel 	/* Adaptive IFS supported */
4374edd8523SJack F Vogel 	mac->adaptive_ifs = TRUE;
4388cfa0ad2SJack F Vogel 
4398cfa0ad2SJack F Vogel 	/* Function pointers */
4408cfa0ad2SJack F Vogel 
4418cfa0ad2SJack F Vogel 	/* bus type/speed/width */
4428cfa0ad2SJack F Vogel 	mac->ops.get_bus_info = e1000_get_bus_info_ich8lan;
443daf9197cSJack F Vogel 	/* function id */
444daf9197cSJack F Vogel 	mac->ops.set_lan_id = e1000_set_lan_id_single_port;
4458cfa0ad2SJack F Vogel 	/* reset */
4468cfa0ad2SJack F Vogel 	mac->ops.reset_hw = e1000_reset_hw_ich8lan;
4478cfa0ad2SJack F Vogel 	/* hw initialization */
4488cfa0ad2SJack F Vogel 	mac->ops.init_hw = e1000_init_hw_ich8lan;
4498cfa0ad2SJack F Vogel 	/* link setup */
4508cfa0ad2SJack F Vogel 	mac->ops.setup_link = e1000_setup_link_ich8lan;
4518cfa0ad2SJack F Vogel 	/* physical interface setup */
4528cfa0ad2SJack F Vogel 	mac->ops.setup_physical_interface = e1000_setup_copper_link_ich8lan;
4538cfa0ad2SJack F Vogel 	/* check for link */
4544edd8523SJack F Vogel 	mac->ops.check_for_link = e1000_check_for_copper_link_ich8lan;
4558cfa0ad2SJack F Vogel 	/* check management mode */
4568cfa0ad2SJack F Vogel 	mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
4578cfa0ad2SJack F Vogel 	/* link info */
4588cfa0ad2SJack F Vogel 	mac->ops.get_link_up_info = e1000_get_link_up_info_ich8lan;
4598cfa0ad2SJack F Vogel 	/* multicast address update */
4608cfa0ad2SJack F Vogel 	mac->ops.update_mc_addr_list = e1000_update_mc_addr_list_generic;
461d035aa2dSJack F Vogel 	/* clear hardware counters */
462d035aa2dSJack F Vogel 	mac->ops.clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan;
463d035aa2dSJack F Vogel 
464d035aa2dSJack F Vogel 	/* LED operations */
465d035aa2dSJack F Vogel 	switch (mac->type) {
466d035aa2dSJack F Vogel 	case e1000_ich8lan:
467d035aa2dSJack F Vogel 	case e1000_ich9lan:
468d035aa2dSJack F Vogel 	case e1000_ich10lan:
469d035aa2dSJack F Vogel 		/* ID LED init */
470d035aa2dSJack F Vogel 		mac->ops.id_led_init = e1000_id_led_init_generic;
4718cfa0ad2SJack F Vogel 		/* blink LED */
4728cfa0ad2SJack F Vogel 		mac->ops.blink_led = e1000_blink_led_generic;
4738cfa0ad2SJack F Vogel 		/* setup LED */
4748cfa0ad2SJack F Vogel 		mac->ops.setup_led = e1000_setup_led_generic;
4758cfa0ad2SJack F Vogel 		/* cleanup LED */
4768cfa0ad2SJack F Vogel 		mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
4778cfa0ad2SJack F Vogel 		/* turn on/off LED */
4788cfa0ad2SJack F Vogel 		mac->ops.led_on = e1000_led_on_ich8lan;
4798cfa0ad2SJack F Vogel 		mac->ops.led_off = e1000_led_off_ich8lan;
480d035aa2dSJack F Vogel 		break;
481a69ed8dfSJack F Vogel #if defined(NAHUM4) || defined(NAHUM5)
4829d81738fSJack F Vogel 	case e1000_pchlan:
4839d81738fSJack F Vogel 		/* save PCH revision_id */
4849d81738fSJack F Vogel 		e1000_read_pci_cfg(hw, 0x2, &pci_cfg);
4859d81738fSJack F Vogel 		hw->revision_id = (u8)(pci_cfg &= 0x000F);
4869d81738fSJack F Vogel 		/* ID LED init */
4879d81738fSJack F Vogel 		mac->ops.id_led_init = e1000_id_led_init_pchlan;
4889d81738fSJack F Vogel 		/* setup LED */
4899d81738fSJack F Vogel 		mac->ops.setup_led = e1000_setup_led_pchlan;
4909d81738fSJack F Vogel 		/* cleanup LED */
4919d81738fSJack F Vogel 		mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
4929d81738fSJack F Vogel 		/* turn on/off LED */
4939d81738fSJack F Vogel 		mac->ops.led_on = e1000_led_on_pchlan;
4949d81738fSJack F Vogel 		mac->ops.led_off = e1000_led_off_pchlan;
4959d81738fSJack F Vogel 		break;
496a69ed8dfSJack F Vogel #endif /* defined(NAHUM4) || defined(NAHUM5) */
497d035aa2dSJack F Vogel 	default:
498d035aa2dSJack F Vogel 		break;
499d035aa2dSJack F Vogel 	}
5008cfa0ad2SJack F Vogel 
5018cfa0ad2SJack F Vogel 	/* Enable PCS Lock-loss workaround for ICH8 */
5028cfa0ad2SJack F Vogel 	if (mac->type == e1000_ich8lan)
5038cfa0ad2SJack F Vogel 		e1000_set_kmrn_lock_loss_workaround_ich8lan(hw, TRUE);
5048cfa0ad2SJack F Vogel 
505daf9197cSJack F Vogel 	return E1000_SUCCESS;
5068cfa0ad2SJack F Vogel }
5078cfa0ad2SJack F Vogel 
5088cfa0ad2SJack F Vogel /**
5094edd8523SJack F Vogel  *  e1000_check_for_copper_link_ich8lan - Check for link (Copper)
5104edd8523SJack F Vogel  *  @hw: pointer to the HW structure
5114edd8523SJack F Vogel  *
5124edd8523SJack F Vogel  *  Checks to see of the link status of the hardware has changed.  If a
5134edd8523SJack F Vogel  *  change in link status has been detected, then we read the PHY registers
5144edd8523SJack F Vogel  *  to get the current speed/duplex if link exists.
5154edd8523SJack F Vogel  **/
5164edd8523SJack F Vogel static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
5174edd8523SJack F Vogel {
5184edd8523SJack F Vogel 	struct e1000_mac_info *mac = &hw->mac;
5194edd8523SJack F Vogel 	s32 ret_val;
5204edd8523SJack F Vogel 	bool link;
5214edd8523SJack F Vogel 
5224edd8523SJack F Vogel 	DEBUGFUNC("e1000_check_for_copper_link_ich8lan");
5234edd8523SJack F Vogel 
5244edd8523SJack F Vogel 	/*
5254edd8523SJack F Vogel 	 * We only want to go out to the PHY registers to see if Auto-Neg
5264edd8523SJack F Vogel 	 * has completed and/or if our link status has changed.  The
5274edd8523SJack F Vogel 	 * get_link_status flag is set upon receiving a Link Status
5284edd8523SJack F Vogel 	 * Change or Rx Sequence Error interrupt.
5294edd8523SJack F Vogel 	 */
5304edd8523SJack F Vogel 	if (!mac->get_link_status) {
5314edd8523SJack F Vogel 		ret_val = E1000_SUCCESS;
5324edd8523SJack F Vogel 		goto out;
5334edd8523SJack F Vogel 	}
5344edd8523SJack F Vogel 
5354edd8523SJack F Vogel 	/*
5364edd8523SJack F Vogel 	 * First we want to see if the MII Status Register reports
5374edd8523SJack F Vogel 	 * link.  If so, then we want to get the current speed/duplex
5384edd8523SJack F Vogel 	 * of the PHY.
5394edd8523SJack F Vogel 	 */
5404edd8523SJack F Vogel 	ret_val = e1000_phy_has_link_generic(hw, 1, 0, &link);
5414edd8523SJack F Vogel 	if (ret_val)
5424edd8523SJack F Vogel 		goto out;
5434edd8523SJack F Vogel 
5444edd8523SJack F Vogel 	if (hw->mac.type == e1000_pchlan) {
5454edd8523SJack F Vogel 		ret_val = e1000_k1_gig_workaround_hv(hw, link);
5464edd8523SJack F Vogel 		if (ret_val)
5474edd8523SJack F Vogel 			goto out;
5484edd8523SJack F Vogel 	}
5494edd8523SJack F Vogel 
5504edd8523SJack F Vogel 	if (!link)
5514edd8523SJack F Vogel 		goto out; /* No link detected */
5524edd8523SJack F Vogel 
5534edd8523SJack F Vogel 	mac->get_link_status = FALSE;
5544edd8523SJack F Vogel 
5554edd8523SJack F Vogel 	if (hw->phy.type == e1000_phy_82578) {
5564edd8523SJack F Vogel 		ret_val = e1000_link_stall_workaround_hv(hw);
5574edd8523SJack F Vogel 		if (ret_val)
5584edd8523SJack F Vogel 			goto out;
5594edd8523SJack F Vogel 	}
5604edd8523SJack F Vogel 
5614edd8523SJack F Vogel 	/*
5624edd8523SJack F Vogel 	 * Check if there was DownShift, must be checked
5634edd8523SJack F Vogel 	 * immediately after link-up
5644edd8523SJack F Vogel 	 */
5654edd8523SJack F Vogel 	e1000_check_downshift_generic(hw);
5664edd8523SJack F Vogel 
5674edd8523SJack F Vogel 	/*
5684edd8523SJack F Vogel 	 * If we are forcing speed/duplex, then we simply return since
5694edd8523SJack F Vogel 	 * we have already determined whether we have link or not.
5704edd8523SJack F Vogel 	 */
5714edd8523SJack F Vogel 	if (!mac->autoneg) {
5724edd8523SJack F Vogel 		ret_val = -E1000_ERR_CONFIG;
5734edd8523SJack F Vogel 		goto out;
5744edd8523SJack F Vogel 	}
5754edd8523SJack F Vogel 
5764edd8523SJack F Vogel 	/*
5774edd8523SJack F Vogel 	 * Auto-Neg is enabled.  Auto Speed Detection takes care
5784edd8523SJack F Vogel 	 * of MAC speed/duplex configuration.  So we only need to
5794edd8523SJack F Vogel 	 * configure Collision Distance in the MAC.
5804edd8523SJack F Vogel 	 */
5814edd8523SJack F Vogel 	e1000_config_collision_dist_generic(hw);
5824edd8523SJack F Vogel 
5834edd8523SJack F Vogel 	/*
5844edd8523SJack F Vogel 	 * Configure Flow Control now that Auto-Neg has completed.
5854edd8523SJack F Vogel 	 * First, we need to restore the desired flow control
5864edd8523SJack F Vogel 	 * settings because we may have had to re-autoneg with a
5874edd8523SJack F Vogel 	 * different link partner.
5884edd8523SJack F Vogel 	 */
5894edd8523SJack F Vogel 	ret_val = e1000_config_fc_after_link_up_generic(hw);
5904edd8523SJack F Vogel 	if (ret_val)
5914edd8523SJack F Vogel 		DEBUGOUT("Error configuring flow control\n");
5924edd8523SJack F Vogel 
5934edd8523SJack F Vogel out:
5944edd8523SJack F Vogel 	return ret_val;
5954edd8523SJack F Vogel }
5964edd8523SJack F Vogel 
5974edd8523SJack F Vogel /**
5988cfa0ad2SJack F Vogel  *  e1000_init_function_pointers_ich8lan - Initialize ICH8 function pointers
5998cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
6008cfa0ad2SJack F Vogel  *
6018cfa0ad2SJack F Vogel  *  Initialize family-specific function pointers for PHY, MAC, and NVM.
6028cfa0ad2SJack F Vogel  **/
6038cfa0ad2SJack F Vogel void e1000_init_function_pointers_ich8lan(struct e1000_hw *hw)
6048cfa0ad2SJack F Vogel {
6058cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_init_function_pointers_ich8lan");
6068cfa0ad2SJack F Vogel 
6078cfa0ad2SJack F Vogel 	hw->mac.ops.init_params = e1000_init_mac_params_ich8lan;
6088cfa0ad2SJack F Vogel 	hw->nvm.ops.init_params = e1000_init_nvm_params_ich8lan;
6099d81738fSJack F Vogel 	switch (hw->mac.type) {
6109d81738fSJack F Vogel 	case e1000_ich8lan:
6119d81738fSJack F Vogel 	case e1000_ich9lan:
6129d81738fSJack F Vogel 	case e1000_ich10lan:
6138cfa0ad2SJack F Vogel 		hw->phy.ops.init_params = e1000_init_phy_params_ich8lan;
6149d81738fSJack F Vogel 		break;
615a69ed8dfSJack F Vogel #if defined(NAHUM4) || defined(NAHUM5)
6169d81738fSJack F Vogel 	case e1000_pchlan:
6179d81738fSJack F Vogel 		hw->phy.ops.init_params = e1000_init_phy_params_pchlan;
6189d81738fSJack F Vogel 		break;
619a69ed8dfSJack F Vogel #endif /* defined(NAHUM4) || defined(NAHUM5) */
6209d81738fSJack F Vogel 	default:
6219d81738fSJack F Vogel 		break;
6229d81738fSJack F Vogel 	}
6238cfa0ad2SJack F Vogel }
6248cfa0ad2SJack F Vogel 
6258cfa0ad2SJack F Vogel /**
6264edd8523SJack F Vogel  *  e1000_acquire_nvm_ich8lan - Acquire NVM mutex
6274edd8523SJack F Vogel  *  @hw: pointer to the HW structure
6284edd8523SJack F Vogel  *
6294edd8523SJack F Vogel  *  Acquires the mutex for performing NVM operations.
6304edd8523SJack F Vogel  **/
6314edd8523SJack F Vogel static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw *hw)
6324edd8523SJack F Vogel {
6334edd8523SJack F Vogel 	DEBUGFUNC("e1000_acquire_nvm_ich8lan");
6344edd8523SJack F Vogel 
6354edd8523SJack F Vogel 	E1000_MUTEX_LOCK(&hw->dev_spec.ich8lan.nvm_mutex);
6364edd8523SJack F Vogel 
6374edd8523SJack F Vogel 	return E1000_SUCCESS;
6384edd8523SJack F Vogel }
6394edd8523SJack F Vogel 
6404edd8523SJack F Vogel /**
6414edd8523SJack F Vogel  *  e1000_release_nvm_ich8lan - Release NVM mutex
6424edd8523SJack F Vogel  *  @hw: pointer to the HW structure
6434edd8523SJack F Vogel  *
6444edd8523SJack F Vogel  *  Releases the mutex used while performing NVM operations.
6454edd8523SJack F Vogel  **/
6464edd8523SJack F Vogel static void e1000_release_nvm_ich8lan(struct e1000_hw *hw)
6474edd8523SJack F Vogel {
6484edd8523SJack F Vogel 	DEBUGFUNC("e1000_release_nvm_ich8lan");
6494edd8523SJack F Vogel 
6504edd8523SJack F Vogel 	E1000_MUTEX_UNLOCK(&hw->dev_spec.ich8lan.nvm_mutex);
6514edd8523SJack F Vogel 
6524edd8523SJack F Vogel 	return;
6534edd8523SJack F Vogel }
6544edd8523SJack F Vogel 
6554edd8523SJack F Vogel /**
6568cfa0ad2SJack F Vogel  *  e1000_acquire_swflag_ich8lan - Acquire software control flag
6578cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
6588cfa0ad2SJack F Vogel  *
6594edd8523SJack F Vogel  *  Acquires the software control flag for performing PHY and select
6604edd8523SJack F Vogel  *  MAC CSR accesses.
6618cfa0ad2SJack F Vogel  **/
6628cfa0ad2SJack F Vogel static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
6638cfa0ad2SJack F Vogel {
6648cfa0ad2SJack F Vogel 	u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
6658cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
6668cfa0ad2SJack F Vogel 
6678cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_acquire_swflag_ich8lan");
6688cfa0ad2SJack F Vogel 
6694edd8523SJack F Vogel 	E1000_MUTEX_LOCK(&hw->dev_spec.ich8lan.swflag_mutex);
6704edd8523SJack F Vogel 
6718cfa0ad2SJack F Vogel 	while (timeout) {
6728cfa0ad2SJack F Vogel 		extcnf_ctrl = E1000_READ_REG(hw, E1000_EXTCNF_CTRL);
6734edd8523SJack F Vogel 		if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
6748cfa0ad2SJack F Vogel 			break;
6754edd8523SJack F Vogel 
6768cfa0ad2SJack F Vogel 		msec_delay_irq(1);
6778cfa0ad2SJack F Vogel 		timeout--;
6788cfa0ad2SJack F Vogel 	}
6798cfa0ad2SJack F Vogel 
6808cfa0ad2SJack F Vogel 	if (!timeout) {
6819d81738fSJack F Vogel 		DEBUGOUT("SW/FW/HW has locked the resource for too long.\n");
6824edd8523SJack F Vogel 		ret_val = -E1000_ERR_CONFIG;
6834edd8523SJack F Vogel 		goto out;
6844edd8523SJack F Vogel 	}
6854edd8523SJack F Vogel 
6864edd8523SJack F Vogel 	timeout = SW_FLAG_TIMEOUT;
6874edd8523SJack F Vogel 
6884edd8523SJack F Vogel 	extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
6894edd8523SJack F Vogel 	E1000_WRITE_REG(hw, E1000_EXTCNF_CTRL, extcnf_ctrl);
6904edd8523SJack F Vogel 
6914edd8523SJack F Vogel 	while (timeout) {
6924edd8523SJack F Vogel 		extcnf_ctrl = E1000_READ_REG(hw, E1000_EXTCNF_CTRL);
6934edd8523SJack F Vogel 		if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
6944edd8523SJack F Vogel 			break;
6954edd8523SJack F Vogel 
6964edd8523SJack F Vogel 		msec_delay_irq(1);
6974edd8523SJack F Vogel 		timeout--;
6984edd8523SJack F Vogel 	}
6994edd8523SJack F Vogel 
7004edd8523SJack F Vogel 	if (!timeout) {
7014edd8523SJack F Vogel 		DEBUGOUT("Failed to acquire the semaphore.\n");
7028cfa0ad2SJack F Vogel 		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
7038cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_EXTCNF_CTRL, extcnf_ctrl);
7048cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_CONFIG;
7058cfa0ad2SJack F Vogel 		goto out;
7068cfa0ad2SJack F Vogel 	}
7078cfa0ad2SJack F Vogel 
7088cfa0ad2SJack F Vogel out:
7094edd8523SJack F Vogel 	if (ret_val)
7104edd8523SJack F Vogel 		E1000_MUTEX_UNLOCK(&hw->dev_spec.ich8lan.swflag_mutex);
7114edd8523SJack F Vogel 
7128cfa0ad2SJack F Vogel 	return ret_val;
7138cfa0ad2SJack F Vogel }
7148cfa0ad2SJack F Vogel 
7158cfa0ad2SJack F Vogel /**
7168cfa0ad2SJack F Vogel  *  e1000_release_swflag_ich8lan - Release software control flag
7178cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
7188cfa0ad2SJack F Vogel  *
7194edd8523SJack F Vogel  *  Releases the software control flag for performing PHY and select
7204edd8523SJack F Vogel  *  MAC CSR accesses.
7218cfa0ad2SJack F Vogel  **/
7228cfa0ad2SJack F Vogel static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
7238cfa0ad2SJack F Vogel {
7248cfa0ad2SJack F Vogel 	u32 extcnf_ctrl;
7258cfa0ad2SJack F Vogel 
7268cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_release_swflag_ich8lan");
7278cfa0ad2SJack F Vogel 
7288cfa0ad2SJack F Vogel 	extcnf_ctrl = E1000_READ_REG(hw, E1000_EXTCNF_CTRL);
7298cfa0ad2SJack F Vogel 	extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
7308cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_EXTCNF_CTRL, extcnf_ctrl);
7318cfa0ad2SJack F Vogel 
7324edd8523SJack F Vogel 	E1000_MUTEX_UNLOCK(&hw->dev_spec.ich8lan.swflag_mutex);
7334edd8523SJack F Vogel 
7348cfa0ad2SJack F Vogel 	return;
7358cfa0ad2SJack F Vogel }
7368cfa0ad2SJack F Vogel 
7378cfa0ad2SJack F Vogel /**
7388cfa0ad2SJack F Vogel  *  e1000_check_mng_mode_ich8lan - Checks management mode
7398cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
7408cfa0ad2SJack F Vogel  *
7418cfa0ad2SJack F Vogel  *  This checks if the adapter has manageability enabled.
7428cfa0ad2SJack F Vogel  *  This is a function pointer entry point only called by read/write
7438cfa0ad2SJack F Vogel  *  routines for the PHY and NVM parts.
7448cfa0ad2SJack F Vogel  **/
7458cfa0ad2SJack F Vogel static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
7468cfa0ad2SJack F Vogel {
7478cfa0ad2SJack F Vogel 	u32 fwsm;
7488cfa0ad2SJack F Vogel 
7498cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_check_mng_mode_ich8lan");
7508cfa0ad2SJack F Vogel 
7518cfa0ad2SJack F Vogel 	fwsm = E1000_READ_REG(hw, E1000_FWSM);
7528cfa0ad2SJack F Vogel 
753daf9197cSJack F Vogel 	return (fwsm & E1000_FWSM_MODE_MASK) ==
754daf9197cSJack F Vogel 	        (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT);
7558cfa0ad2SJack F Vogel }
7568cfa0ad2SJack F Vogel 
7578cfa0ad2SJack F Vogel /**
7588cfa0ad2SJack F Vogel  *  e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
7598cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
7608cfa0ad2SJack F Vogel  *
7618cfa0ad2SJack F Vogel  *  Checks if firmware is blocking the reset of the PHY.
7628cfa0ad2SJack F Vogel  *  This is a function pointer entry point only called by
7638cfa0ad2SJack F Vogel  *  reset routines.
7648cfa0ad2SJack F Vogel  **/
7658cfa0ad2SJack F Vogel static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
7668cfa0ad2SJack F Vogel {
7678cfa0ad2SJack F Vogel 	u32 fwsm;
7688cfa0ad2SJack F Vogel 
7698cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_check_reset_block_ich8lan");
7708cfa0ad2SJack F Vogel 
7718cfa0ad2SJack F Vogel 	fwsm = E1000_READ_REG(hw, E1000_FWSM);
7728cfa0ad2SJack F Vogel 
7738cfa0ad2SJack F Vogel 	return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? E1000_SUCCESS
7748cfa0ad2SJack F Vogel 	                                        : E1000_BLK_PHY_RESET;
7758cfa0ad2SJack F Vogel }
7768cfa0ad2SJack F Vogel 
7778cfa0ad2SJack F Vogel /**
7784edd8523SJack F Vogel  *  e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
7794edd8523SJack F Vogel  *  @hw:   pointer to the HW structure
7804edd8523SJack F Vogel  *
7814edd8523SJack F Vogel  *  SW should configure the LCD from the NVM extended configuration region
7824edd8523SJack F Vogel  *  as a workaround for certain parts.
7834edd8523SJack F Vogel  **/
7844edd8523SJack F Vogel static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
7854edd8523SJack F Vogel {
7864edd8523SJack F Vogel 	struct e1000_phy_info *phy = &hw->phy;
7874edd8523SJack F Vogel 	u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
788a69ed8dfSJack F Vogel 	s32 ret_val = E1000_SUCCESS;
7894edd8523SJack F Vogel 	u16 word_addr, reg_data, reg_addr, phy_page = 0;
7904edd8523SJack F Vogel 
791a69ed8dfSJack F Vogel 	if (!(hw->mac.type == e1000_ich8lan && phy->type == e1000_phy_igp_3) &&
792a69ed8dfSJack F Vogel 		!(hw->mac.type == e1000_pchlan))
793a69ed8dfSJack F Vogel 		return ret_val;
794a69ed8dfSJack F Vogel 
7954edd8523SJack F Vogel 	ret_val = hw->phy.ops.acquire(hw);
7964edd8523SJack F Vogel 	if (ret_val)
7974edd8523SJack F Vogel 		return ret_val;
7984edd8523SJack F Vogel 
7994edd8523SJack F Vogel 	/*
8004edd8523SJack F Vogel 	 * Initialize the PHY from the NVM on ICH platforms.  This
8014edd8523SJack F Vogel 	 * is needed due to an issue where the NVM configuration is
8024edd8523SJack F Vogel 	 * not properly autoloaded after power transitions.
8034edd8523SJack F Vogel 	 * Therefore, after each PHY reset, we will load the
8044edd8523SJack F Vogel 	 * configuration data out of the NVM manually.
8054edd8523SJack F Vogel 	 */
8064edd8523SJack F Vogel 	if ((hw->device_id == E1000_DEV_ID_ICH8_IGP_M_AMT) ||
8074edd8523SJack F Vogel 	    (hw->device_id == E1000_DEV_ID_ICH8_IGP_M) ||
8084edd8523SJack F Vogel 	    (hw->mac.type == e1000_pchlan))
8094edd8523SJack F Vogel 		sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
8104edd8523SJack F Vogel 	else
8114edd8523SJack F Vogel 		sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
8124edd8523SJack F Vogel 
8134edd8523SJack F Vogel 	data = E1000_READ_REG(hw, E1000_FEXTNVM);
8144edd8523SJack F Vogel 	if (!(data & sw_cfg_mask))
8154edd8523SJack F Vogel 		goto out;
8164edd8523SJack F Vogel 
8174edd8523SJack F Vogel 	/* Wait for basic configuration completes before proceeding */
8184edd8523SJack F Vogel 	e1000_lan_init_done_ich8lan(hw);
8194edd8523SJack F Vogel 
8204edd8523SJack F Vogel 	/*
8214edd8523SJack F Vogel 	 * Make sure HW does not configure LCD from PHY
8224edd8523SJack F Vogel 	 * extended configuration before SW configuration
8234edd8523SJack F Vogel 	 */
8244edd8523SJack F Vogel 	data = E1000_READ_REG(hw, E1000_EXTCNF_CTRL);
8254edd8523SJack F Vogel 	if (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE)
8264edd8523SJack F Vogel 		goto out;
8274edd8523SJack F Vogel 
8284edd8523SJack F Vogel 	cnf_size = E1000_READ_REG(hw, E1000_EXTCNF_SIZE);
8294edd8523SJack F Vogel 	cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
8304edd8523SJack F Vogel 	cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
8314edd8523SJack F Vogel 	if (!cnf_size)
8324edd8523SJack F Vogel 		goto out;
8334edd8523SJack F Vogel 
8344edd8523SJack F Vogel 	cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
8354edd8523SJack F Vogel 	cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
8364edd8523SJack F Vogel 
837a69ed8dfSJack F Vogel #if defined(NAHUM4) || defined(NAHUM5)
8384edd8523SJack F Vogel 	if (!(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE) &&
8394edd8523SJack F Vogel 	    (hw->mac.type == e1000_pchlan)) {
8404edd8523SJack F Vogel 		/*
8414edd8523SJack F Vogel 		 * HW configures the SMBus address and LEDs when the
8424edd8523SJack F Vogel 		 * OEM and LCD Write Enable bits are set in the NVM.
8434edd8523SJack F Vogel 		 * When both NVM bits are cleared, SW will configure
8444edd8523SJack F Vogel 		 * them instead.
8454edd8523SJack F Vogel 		 */
8464edd8523SJack F Vogel 		data = E1000_READ_REG(hw, E1000_STRAP);
8474edd8523SJack F Vogel 		data &= E1000_STRAP_SMBUS_ADDRESS_MASK;
8484edd8523SJack F Vogel 		reg_data = data >> E1000_STRAP_SMBUS_ADDRESS_SHIFT;
8494edd8523SJack F Vogel 		reg_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
8504edd8523SJack F Vogel 		ret_val = e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR,
8514edd8523SJack F Vogel 							reg_data);
8524edd8523SJack F Vogel 		if (ret_val)
8534edd8523SJack F Vogel 			goto out;
8544edd8523SJack F Vogel 
8554edd8523SJack F Vogel 		data = E1000_READ_REG(hw, E1000_LEDCTL);
856a69ed8dfSJack F Vogel 		ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
8574edd8523SJack F Vogel 							(u16)data);
8584edd8523SJack F Vogel 		if (ret_val)
8594edd8523SJack F Vogel 			goto out;
8604edd8523SJack F Vogel 	}
8614edd8523SJack F Vogel 
862a69ed8dfSJack F Vogel #endif /* defined(NAHUM4) || defined(NAHUM5) */
8634edd8523SJack F Vogel 	/* Configure LCD from extended configuration region. */
8644edd8523SJack F Vogel 
8654edd8523SJack F Vogel 	/* cnf_base_addr is in DWORD */
8664edd8523SJack F Vogel 	word_addr = (u16)(cnf_base_addr << 1);
8674edd8523SJack F Vogel 
8684edd8523SJack F Vogel 	for (i = 0; i < cnf_size; i++) {
8694edd8523SJack F Vogel 		ret_val = hw->nvm.ops.read(hw, (word_addr + i * 2), 1,
8704edd8523SJack F Vogel 					   &reg_data);
8714edd8523SJack F Vogel 		if (ret_val)
8724edd8523SJack F Vogel 			goto out;
8734edd8523SJack F Vogel 
8744edd8523SJack F Vogel 		ret_val = hw->nvm.ops.read(hw, (word_addr + i * 2 + 1),
8754edd8523SJack F Vogel 					   1, &reg_addr);
8764edd8523SJack F Vogel 		if (ret_val)
8774edd8523SJack F Vogel 			goto out;
8784edd8523SJack F Vogel 
8794edd8523SJack F Vogel 		/* Save off the PHY page for future writes. */
8804edd8523SJack F Vogel 		if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
8814edd8523SJack F Vogel 			phy_page = reg_data;
8824edd8523SJack F Vogel 			continue;
8834edd8523SJack F Vogel 		}
8844edd8523SJack F Vogel 
8854edd8523SJack F Vogel 		reg_addr &= PHY_REG_MASK;
8864edd8523SJack F Vogel 		reg_addr |= phy_page;
8874edd8523SJack F Vogel 
8884edd8523SJack F Vogel 		ret_val = phy->ops.write_reg_locked(hw, (u32)reg_addr,
8894edd8523SJack F Vogel 						    reg_data);
8904edd8523SJack F Vogel 		if (ret_val)
8914edd8523SJack F Vogel 			goto out;
8924edd8523SJack F Vogel 	}
8934edd8523SJack F Vogel 
8944edd8523SJack F Vogel out:
8954edd8523SJack F Vogel 	hw->phy.ops.release(hw);
8964edd8523SJack F Vogel 	return ret_val;
8974edd8523SJack F Vogel }
8984edd8523SJack F Vogel 
8994edd8523SJack F Vogel /**
9004edd8523SJack F Vogel  *  e1000_k1_gig_workaround_hv - K1 Si workaround
9014edd8523SJack F Vogel  *  @hw:   pointer to the HW structure
9024edd8523SJack F Vogel  *  @link: link up bool flag
9034edd8523SJack F Vogel  *
9044edd8523SJack F Vogel  *  If K1 is enabled for 1Gbps, the MAC might stall when transitioning
9054edd8523SJack F Vogel  *  from a lower speed.  This workaround disables K1 whenever link is at 1Gig
9064edd8523SJack F Vogel  *  If link is down, the function will restore the default K1 setting located
9074edd8523SJack F Vogel  *  in the NVM.
9084edd8523SJack F Vogel  **/
9094edd8523SJack F Vogel static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
9104edd8523SJack F Vogel {
9114edd8523SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
9124edd8523SJack F Vogel 	u16 status_reg = 0;
9134edd8523SJack F Vogel 	bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
9144edd8523SJack F Vogel 
9154edd8523SJack F Vogel 	DEBUGFUNC("e1000_k1_gig_workaround_hv");
9164edd8523SJack F Vogel 
9174edd8523SJack F Vogel 	if (hw->mac.type != e1000_pchlan)
9184edd8523SJack F Vogel 		goto out;
9194edd8523SJack F Vogel 
9204edd8523SJack F Vogel 	/* Wrap the whole flow with the sw flag */
9214edd8523SJack F Vogel 	ret_val = hw->phy.ops.acquire(hw);
9224edd8523SJack F Vogel 	if (ret_val)
9234edd8523SJack F Vogel 		goto out;
9244edd8523SJack F Vogel 
9254edd8523SJack F Vogel 	/* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
9264edd8523SJack F Vogel 	if (link) {
9274edd8523SJack F Vogel 		if (hw->phy.type == e1000_phy_82578) {
9284edd8523SJack F Vogel 			ret_val = hw->phy.ops.read_reg_locked(hw, BM_CS_STATUS,
9294edd8523SJack F Vogel 			                                      &status_reg);
9304edd8523SJack F Vogel 			if (ret_val)
9314edd8523SJack F Vogel 				goto release;
9324edd8523SJack F Vogel 
9334edd8523SJack F Vogel 			status_reg &= BM_CS_STATUS_LINK_UP |
9344edd8523SJack F Vogel 			              BM_CS_STATUS_RESOLVED |
9354edd8523SJack F Vogel 			              BM_CS_STATUS_SPEED_MASK;
9364edd8523SJack F Vogel 
9374edd8523SJack F Vogel 			if (status_reg == (BM_CS_STATUS_LINK_UP |
9384edd8523SJack F Vogel 			                   BM_CS_STATUS_RESOLVED |
9394edd8523SJack F Vogel 			                   BM_CS_STATUS_SPEED_1000))
9404edd8523SJack F Vogel 				k1_enable = FALSE;
9414edd8523SJack F Vogel 		}
9424edd8523SJack F Vogel 
9434edd8523SJack F Vogel 		if (hw->phy.type == e1000_phy_82577) {
9444edd8523SJack F Vogel 			ret_val = hw->phy.ops.read_reg_locked(hw, HV_M_STATUS,
9454edd8523SJack F Vogel 			                                      &status_reg);
9464edd8523SJack F Vogel 			if (ret_val)
9474edd8523SJack F Vogel 				goto release;
9484edd8523SJack F Vogel 
9494edd8523SJack F Vogel 			status_reg &= HV_M_STATUS_LINK_UP |
9504edd8523SJack F Vogel 			              HV_M_STATUS_AUTONEG_COMPLETE |
9514edd8523SJack F Vogel 			              HV_M_STATUS_SPEED_MASK;
9524edd8523SJack F Vogel 
9534edd8523SJack F Vogel 			if (status_reg == (HV_M_STATUS_LINK_UP |
9544edd8523SJack F Vogel 			                   HV_M_STATUS_AUTONEG_COMPLETE |
9554edd8523SJack F Vogel 			                   HV_M_STATUS_SPEED_1000))
9564edd8523SJack F Vogel 				k1_enable = FALSE;
9574edd8523SJack F Vogel 		}
9584edd8523SJack F Vogel 
9594edd8523SJack F Vogel 		/* Link stall fix for link up */
9604edd8523SJack F Vogel 		ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
9614edd8523SJack F Vogel 		                                       0x0100);
9624edd8523SJack F Vogel 		if (ret_val)
9634edd8523SJack F Vogel 			goto release;
9644edd8523SJack F Vogel 
9654edd8523SJack F Vogel 	} else {
9664edd8523SJack F Vogel 		/* Link stall fix for link down */
9674edd8523SJack F Vogel 		ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
9684edd8523SJack F Vogel 		                                       0x4100);
9694edd8523SJack F Vogel 		if (ret_val)
9704edd8523SJack F Vogel 			goto release;
9714edd8523SJack F Vogel 	}
9724edd8523SJack F Vogel 
9734edd8523SJack F Vogel 	ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
9744edd8523SJack F Vogel 
9754edd8523SJack F Vogel release:
9764edd8523SJack F Vogel 	hw->phy.ops.release(hw);
9774edd8523SJack F Vogel out:
9784edd8523SJack F Vogel 	return ret_val;
9794edd8523SJack F Vogel }
9804edd8523SJack F Vogel 
9814edd8523SJack F Vogel /**
9824edd8523SJack F Vogel  *  e1000_configure_k1_ich8lan - Configure K1 power state
9834edd8523SJack F Vogel  *  @hw: pointer to the HW structure
9844edd8523SJack F Vogel  *  @enable: K1 state to configure
9854edd8523SJack F Vogel  *
9864edd8523SJack F Vogel  *  Configure the K1 power state based on the provided parameter.
9874edd8523SJack F Vogel  *  Assumes semaphore already acquired.
9884edd8523SJack F Vogel  *
9894edd8523SJack F Vogel  *  Success returns 0, Failure returns -E1000_ERR_PHY (-2)
9904edd8523SJack F Vogel  **/
9914edd8523SJack F Vogel s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
9924edd8523SJack F Vogel {
9934edd8523SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
9944edd8523SJack F Vogel 	u32 ctrl_reg = 0;
9954edd8523SJack F Vogel 	u32 ctrl_ext = 0;
9964edd8523SJack F Vogel 	u32 reg = 0;
9974edd8523SJack F Vogel 	u16 kmrn_reg = 0;
9984edd8523SJack F Vogel 
9994edd8523SJack F Vogel 	ret_val = e1000_read_kmrn_reg_locked(hw,
10004edd8523SJack F Vogel 	                                     E1000_KMRNCTRLSTA_K1_CONFIG,
10014edd8523SJack F Vogel 	                                     &kmrn_reg);
10024edd8523SJack F Vogel 	if (ret_val)
10034edd8523SJack F Vogel 		goto out;
10044edd8523SJack F Vogel 
10054edd8523SJack F Vogel 	if (k1_enable)
10064edd8523SJack F Vogel 		kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
10074edd8523SJack F Vogel 	else
10084edd8523SJack F Vogel 		kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
10094edd8523SJack F Vogel 
10104edd8523SJack F Vogel 	ret_val = e1000_write_kmrn_reg_locked(hw,
10114edd8523SJack F Vogel 	                                      E1000_KMRNCTRLSTA_K1_CONFIG,
10124edd8523SJack F Vogel 	                                      kmrn_reg);
10134edd8523SJack F Vogel 	if (ret_val)
10144edd8523SJack F Vogel 		goto out;
10154edd8523SJack F Vogel 
10164edd8523SJack F Vogel 	usec_delay(20);
10174edd8523SJack F Vogel 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
10184edd8523SJack F Vogel 	ctrl_reg = E1000_READ_REG(hw, E1000_CTRL);
10194edd8523SJack F Vogel 
10204edd8523SJack F Vogel 	reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
10214edd8523SJack F Vogel 	reg |= E1000_CTRL_FRCSPD;
10224edd8523SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL, reg);
10234edd8523SJack F Vogel 
10244edd8523SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
10254edd8523SJack F Vogel 	usec_delay(20);
10264edd8523SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL, ctrl_reg);
10274edd8523SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
10284edd8523SJack F Vogel 	usec_delay(20);
10294edd8523SJack F Vogel 
10304edd8523SJack F Vogel out:
10314edd8523SJack F Vogel 	return ret_val;
10324edd8523SJack F Vogel }
10334edd8523SJack F Vogel 
10344edd8523SJack F Vogel /**
10354edd8523SJack F Vogel  *  e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
10364edd8523SJack F Vogel  *  @hw:       pointer to the HW structure
10374edd8523SJack F Vogel  *  @d0_state: boolean if entering d0 or d3 device state
10384edd8523SJack F Vogel  *
10394edd8523SJack F Vogel  *  SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
10404edd8523SJack F Vogel  *  collectively called OEM bits.  The OEM Write Enable bit and SW Config bit
10414edd8523SJack F Vogel  *  in NVM determines whether HW should configure LPLU and Gbe Disable.
10424edd8523SJack F Vogel  **/
10434edd8523SJack F Vogel s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
10444edd8523SJack F Vogel {
10454edd8523SJack F Vogel 	s32 ret_val = 0;
10464edd8523SJack F Vogel 	u32 mac_reg;
10474edd8523SJack F Vogel 	u16 oem_reg;
10484edd8523SJack F Vogel 
10494edd8523SJack F Vogel 	if (hw->mac.type != e1000_pchlan)
10504edd8523SJack F Vogel 		return ret_val;
10514edd8523SJack F Vogel 
10524edd8523SJack F Vogel 	ret_val = hw->phy.ops.acquire(hw);
10534edd8523SJack F Vogel 	if (ret_val)
10544edd8523SJack F Vogel 		return ret_val;
10554edd8523SJack F Vogel 
10564edd8523SJack F Vogel 	mac_reg = E1000_READ_REG(hw, E1000_EXTCNF_CTRL);
10574edd8523SJack F Vogel 	if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
10584edd8523SJack F Vogel 		goto out;
10594edd8523SJack F Vogel 
10604edd8523SJack F Vogel 	mac_reg = E1000_READ_REG(hw, E1000_FEXTNVM);
10614edd8523SJack F Vogel 	if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
10624edd8523SJack F Vogel 		goto out;
10634edd8523SJack F Vogel 
10644edd8523SJack F Vogel 	mac_reg = E1000_READ_REG(hw, E1000_PHY_CTRL);
10654edd8523SJack F Vogel 
10664edd8523SJack F Vogel 	ret_val = hw->phy.ops.read_reg_locked(hw, HV_OEM_BITS, &oem_reg);
10674edd8523SJack F Vogel 	if (ret_val)
10684edd8523SJack F Vogel 		goto out;
10694edd8523SJack F Vogel 
10704edd8523SJack F Vogel 	oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
10714edd8523SJack F Vogel 
10724edd8523SJack F Vogel 	if (d0_state) {
10734edd8523SJack F Vogel 		if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
10744edd8523SJack F Vogel 			oem_reg |= HV_OEM_BITS_GBE_DIS;
10754edd8523SJack F Vogel 
10764edd8523SJack F Vogel 		if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
10774edd8523SJack F Vogel 			oem_reg |= HV_OEM_BITS_LPLU;
10784edd8523SJack F Vogel 	} else {
10794edd8523SJack F Vogel 		if (mac_reg & E1000_PHY_CTRL_NOND0A_GBE_DISABLE)
10804edd8523SJack F Vogel 			oem_reg |= HV_OEM_BITS_GBE_DIS;
10814edd8523SJack F Vogel 
10824edd8523SJack F Vogel 		if (mac_reg & E1000_PHY_CTRL_NOND0A_LPLU)
10834edd8523SJack F Vogel 			oem_reg |= HV_OEM_BITS_LPLU;
10844edd8523SJack F Vogel 	}
10854edd8523SJack F Vogel 	/* Restart auto-neg to activate the bits */
10864edd8523SJack F Vogel 	if (!hw->phy.ops.check_reset_block(hw))
10874edd8523SJack F Vogel 		oem_reg |= HV_OEM_BITS_RESTART_AN;
10884edd8523SJack F Vogel 	ret_val = hw->phy.ops.write_reg_locked(hw, HV_OEM_BITS, oem_reg);
10894edd8523SJack F Vogel 
10904edd8523SJack F Vogel out:
10914edd8523SJack F Vogel 	hw->phy.ops.release(hw);
10924edd8523SJack F Vogel 
10934edd8523SJack F Vogel 	return ret_val;
10944edd8523SJack F Vogel }
10954edd8523SJack F Vogel 
10964edd8523SJack F Vogel 
10974edd8523SJack F Vogel /**
10989d81738fSJack F Vogel  *  e1000_hv_phy_powerdown_workaround_ich8lan - Power down workaround on Sx
10999d81738fSJack F Vogel  *  @hw: pointer to the HW structure
11009d81738fSJack F Vogel  **/
11019d81738fSJack F Vogel s32 e1000_hv_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
11029d81738fSJack F Vogel {
11039d81738fSJack F Vogel 	if ((hw->phy.type != e1000_phy_82577) || (hw->revision_id > 2))
11049d81738fSJack F Vogel 		return E1000_SUCCESS;
11059d81738fSJack F Vogel 
11069d81738fSJack F Vogel 	return hw->phy.ops.write_reg(hw, PHY_REG(768, 25), 0x0444);
11079d81738fSJack F Vogel }
11089d81738fSJack F Vogel 
11099d81738fSJack F Vogel /**
1110a69ed8dfSJack F Vogel  *  e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
1111a69ed8dfSJack F Vogel  *  @hw:   pointer to the HW structure
1112a69ed8dfSJack F Vogel  **/
1113a69ed8dfSJack F Vogel static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
1114a69ed8dfSJack F Vogel {
1115a69ed8dfSJack F Vogel 	s32 ret_val;
1116a69ed8dfSJack F Vogel 	u16 data;
1117a69ed8dfSJack F Vogel 
1118a69ed8dfSJack F Vogel 	ret_val = hw->phy.ops.read_reg(hw, HV_KMRN_MODE_CTRL, &data);
1119a69ed8dfSJack F Vogel 	if (ret_val)
1120a69ed8dfSJack F Vogel 		return ret_val;
1121a69ed8dfSJack F Vogel 
1122a69ed8dfSJack F Vogel 	data |= HV_KMRN_MDIO_SLOW;
1123a69ed8dfSJack F Vogel 
1124a69ed8dfSJack F Vogel 	ret_val = hw->phy.ops.write_reg(hw, HV_KMRN_MODE_CTRL, data);
1125a69ed8dfSJack F Vogel 
1126a69ed8dfSJack F Vogel 	return ret_val;
1127a69ed8dfSJack F Vogel }
1128a69ed8dfSJack F Vogel 
1129a69ed8dfSJack F Vogel /**
11309d81738fSJack F Vogel  *  e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
11319d81738fSJack F Vogel  *  done after every PHY reset.
11329d81738fSJack F Vogel  **/
11339d81738fSJack F Vogel static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
11349d81738fSJack F Vogel {
11359d81738fSJack F Vogel 	s32 ret_val = E1000_SUCCESS;
1136a69ed8dfSJack F Vogel 	u16 phy_data;
11379d81738fSJack F Vogel 
11389d81738fSJack F Vogel 	if (hw->mac.type != e1000_pchlan)
11394edd8523SJack F Vogel 		goto out;
11409d81738fSJack F Vogel 
1141a69ed8dfSJack F Vogel 	/* Set MDIO slow mode before any other MDIO access */
1142a69ed8dfSJack F Vogel 	if (hw->phy.type == e1000_phy_82577) {
1143a69ed8dfSJack F Vogel 		ret_val = e1000_set_mdio_slow_mode_hv(hw);
1144a69ed8dfSJack F Vogel 		if (ret_val)
1145a69ed8dfSJack F Vogel 			goto out;
1146a69ed8dfSJack F Vogel 	}
1147a69ed8dfSJack F Vogel 
11489d81738fSJack F Vogel 	/* Hanksville M Phy init for IEEE. */
11499d81738fSJack F Vogel 	if ((hw->revision_id == 2) &&
11509d81738fSJack F Vogel 	    (hw->phy.type == e1000_phy_82577) &&
11519d81738fSJack F Vogel 	    ((hw->phy.revision == 2) || (hw->phy.revision == 3))) {
11529d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x8823);
11539d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0018);
11549d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x8824);
11559d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0016);
11569d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x8825);
11579d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x001A);
11589d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x888C);
11599d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0007);
11609d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x888D);
11619d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0007);
11629d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x888E);
11639d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0007);
11649d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x8827);
11659d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0001);
11669d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x8835);
11679d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0001);
11689d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x8834);
11699d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0001);
11709d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x10, 0x8833);
11719d81738fSJack F Vogel 		hw->phy.ops.write_reg(hw, 0x11, 0x0002);
11729d81738fSJack F Vogel 	}
11739d81738fSJack F Vogel 
11749d81738fSJack F Vogel 	if (((hw->phy.type == e1000_phy_82577) &&
11759d81738fSJack F Vogel 	     ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
11769d81738fSJack F Vogel 	    ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
11779d81738fSJack F Vogel 		/* Disable generation of early preamble */
11789d81738fSJack F Vogel 		ret_val = hw->phy.ops.write_reg(hw, PHY_REG(769, 25), 0x4431);
11799d81738fSJack F Vogel 		if (ret_val)
11804edd8523SJack F Vogel 			goto out;
11819d81738fSJack F Vogel 
11829d81738fSJack F Vogel 		/* Preamble tuning for SSC */
11839d81738fSJack F Vogel 		ret_val = hw->phy.ops.write_reg(hw, PHY_REG(770, 16), 0xA204);
11849d81738fSJack F Vogel 		if (ret_val)
11854edd8523SJack F Vogel 			goto out;
11869d81738fSJack F Vogel 	}
11879d81738fSJack F Vogel 
11889d81738fSJack F Vogel 	if (hw->phy.type == e1000_phy_82578) {
11899d81738fSJack F Vogel 		if (hw->revision_id < 3) {
11909d81738fSJack F Vogel 			/* PHY config */
11919d81738fSJack F Vogel 			ret_val = hw->phy.ops.write_reg(hw, (1 << 6) | 0x29,
11929d81738fSJack F Vogel 			                                0x66C0);
11939d81738fSJack F Vogel 			if (ret_val)
11944edd8523SJack F Vogel 				goto out;
11959d81738fSJack F Vogel 
11969d81738fSJack F Vogel 			/* PHY config */
11979d81738fSJack F Vogel 			ret_val = hw->phy.ops.write_reg(hw, (1 << 6) | 0x1E,
11989d81738fSJack F Vogel 			                                0xFFFF);
11999d81738fSJack F Vogel 			if (ret_val)
12004edd8523SJack F Vogel 				goto out;
12019d81738fSJack F Vogel 		}
12029d81738fSJack F Vogel 
12039d81738fSJack F Vogel 		/*
12049d81738fSJack F Vogel 		 * Return registers to default by doing a soft reset then
12059d81738fSJack F Vogel 		 * writing 0x3140 to the control register.
12069d81738fSJack F Vogel 		 */
12079d81738fSJack F Vogel 		if (hw->phy.revision < 2) {
12089d81738fSJack F Vogel 			e1000_phy_sw_reset_generic(hw);
12099d81738fSJack F Vogel 			ret_val = hw->phy.ops.write_reg(hw, PHY_CONTROL,
12109d81738fSJack F Vogel 			                                0x3140);
12119d81738fSJack F Vogel 		}
12129d81738fSJack F Vogel 	}
12139d81738fSJack F Vogel 
12149d81738fSJack F Vogel 	if ((hw->revision_id == 2) &&
12159d81738fSJack F Vogel 	    (hw->phy.type == e1000_phy_82577) &&
12169d81738fSJack F Vogel 	    ((hw->phy.revision == 2) || (hw->phy.revision == 3))) {
12179d81738fSJack F Vogel 		/*
12189d81738fSJack F Vogel 		 * Workaround for OEM (GbE) not operating after reset -
12199d81738fSJack F Vogel 		 * restart AN (twice)
12209d81738fSJack F Vogel 		 */
12219d81738fSJack F Vogel 		ret_val = hw->phy.ops.write_reg(hw, PHY_REG(768, 25), 0x0400);
12229d81738fSJack F Vogel 		if (ret_val)
12234edd8523SJack F Vogel 			goto out;
12249d81738fSJack F Vogel 		ret_val = hw->phy.ops.write_reg(hw, PHY_REG(768, 25), 0x0400);
12259d81738fSJack F Vogel 		if (ret_val)
12264edd8523SJack F Vogel 			goto out;
12279d81738fSJack F Vogel 	}
12289d81738fSJack F Vogel 
12299d81738fSJack F Vogel 	/* Select page 0 */
12309d81738fSJack F Vogel 	ret_val = hw->phy.ops.acquire(hw);
12319d81738fSJack F Vogel 	if (ret_val)
12324edd8523SJack F Vogel 		goto out;
12334edd8523SJack F Vogel 
12349d81738fSJack F Vogel 	hw->phy.addr = 1;
12354edd8523SJack F Vogel 	ret_val = e1000_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
1236a69ed8dfSJack F Vogel 	hw->phy.ops.release(hw);
12374edd8523SJack F Vogel 	if (ret_val)
12384edd8523SJack F Vogel 		goto out;
12399d81738fSJack F Vogel 
12404edd8523SJack F Vogel 	/*
12414edd8523SJack F Vogel 	 * Configure the K1 Si workaround during phy reset assuming there is
12424edd8523SJack F Vogel 	 * link so that it disables K1 if link is in 1Gbps.
12434edd8523SJack F Vogel 	 */
12444edd8523SJack F Vogel 	ret_val = e1000_k1_gig_workaround_hv(hw, TRUE);
1245a69ed8dfSJack F Vogel 	if (ret_val)
1246a69ed8dfSJack F Vogel 		goto out;
12474edd8523SJack F Vogel 
1248a69ed8dfSJack F Vogel 	/* Workaround for link disconnects on a busy hub in half duplex */
1249a69ed8dfSJack F Vogel 	ret_val = hw->phy.ops.acquire(hw);
1250a69ed8dfSJack F Vogel 	if (ret_val)
1251a69ed8dfSJack F Vogel 		goto out;
1252a69ed8dfSJack F Vogel 	ret_val = hw->phy.ops.read_reg_locked(hw,
1253a69ed8dfSJack F Vogel 	                                      PHY_REG(BM_PORT_CTRL_PAGE, 17),
1254a69ed8dfSJack F Vogel 	                                      &phy_data);
1255a69ed8dfSJack F Vogel 	if (ret_val)
1256a69ed8dfSJack F Vogel 		goto release;
1257a69ed8dfSJack F Vogel 	ret_val = hw->phy.ops.write_reg_locked(hw,
1258a69ed8dfSJack F Vogel 	                                       PHY_REG(BM_PORT_CTRL_PAGE, 17),
1259a69ed8dfSJack F Vogel 	                                       phy_data & 0x00FF);
1260a69ed8dfSJack F Vogel release:
1261a69ed8dfSJack F Vogel 	hw->phy.ops.release(hw);
12624edd8523SJack F Vogel out:
12639d81738fSJack F Vogel 	return ret_val;
12649d81738fSJack F Vogel }
12659d81738fSJack F Vogel 
12669d81738fSJack F Vogel /**
12679d81738fSJack F Vogel  *  e1000_lan_init_done_ich8lan - Check for PHY config completion
12688cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
12698cfa0ad2SJack F Vogel  *
12709d81738fSJack F Vogel  *  Check the appropriate indication the MAC has finished configuring the
12719d81738fSJack F Vogel  *  PHY after a software reset.
12728cfa0ad2SJack F Vogel  **/
12739d81738fSJack F Vogel static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
12748cfa0ad2SJack F Vogel {
12759d81738fSJack F Vogel 	u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
12768cfa0ad2SJack F Vogel 
12779d81738fSJack F Vogel 	DEBUGFUNC("e1000_lan_init_done_ich8lan");
12788cfa0ad2SJack F Vogel 
12799d81738fSJack F Vogel 	/* Wait for basic configuration completes before proceeding */
12809d81738fSJack F Vogel 	do {
12819d81738fSJack F Vogel 		data = E1000_READ_REG(hw, E1000_STATUS);
12829d81738fSJack F Vogel 		data &= E1000_STATUS_LAN_INIT_DONE;
12839d81738fSJack F Vogel 		usec_delay(100);
12849d81738fSJack F Vogel 	} while ((!data) && --loop);
12858cfa0ad2SJack F Vogel 
12869d81738fSJack F Vogel 	/*
12879d81738fSJack F Vogel 	 * If basic configuration is incomplete before the above loop
12889d81738fSJack F Vogel 	 * count reaches 0, loading the configuration from NVM will
12899d81738fSJack F Vogel 	 * leave the PHY in a bad state possibly resulting in no link.
12909d81738fSJack F Vogel 	 */
12919d81738fSJack F Vogel 	if (loop == 0)
12929d81738fSJack F Vogel 		DEBUGOUT("LAN_INIT_DONE not set, increase timeout\n");
12938cfa0ad2SJack F Vogel 
12949d81738fSJack F Vogel 	/* Clear the Init Done bit for the next init event */
12959d81738fSJack F Vogel 	data = E1000_READ_REG(hw, E1000_STATUS);
12969d81738fSJack F Vogel 	data &= ~E1000_STATUS_LAN_INIT_DONE;
12979d81738fSJack F Vogel 	E1000_WRITE_REG(hw, E1000_STATUS, data);
12988cfa0ad2SJack F Vogel }
12998cfa0ad2SJack F Vogel 
13008cfa0ad2SJack F Vogel /**
13018cfa0ad2SJack F Vogel  *  e1000_phy_hw_reset_ich8lan - Performs a PHY reset
13028cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
13038cfa0ad2SJack F Vogel  *
13048cfa0ad2SJack F Vogel  *  Resets the PHY
13058cfa0ad2SJack F Vogel  *  This is a function pointer entry point called by drivers
13068cfa0ad2SJack F Vogel  *  or other shared routines.
13078cfa0ad2SJack F Vogel  **/
13088cfa0ad2SJack F Vogel static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
13098cfa0ad2SJack F Vogel {
13104edd8523SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
13114edd8523SJack F Vogel 	u16 reg;
13128cfa0ad2SJack F Vogel 
13138cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_phy_hw_reset_ich8lan");
13148cfa0ad2SJack F Vogel 
13158cfa0ad2SJack F Vogel 	ret_val = e1000_phy_hw_reset_generic(hw);
13168cfa0ad2SJack F Vogel 	if (ret_val)
13178cfa0ad2SJack F Vogel 		goto out;
13188cfa0ad2SJack F Vogel 
13199d81738fSJack F Vogel 	/* Allow time for h/w to get to a quiescent state after reset */
13209d81738fSJack F Vogel 	msec_delay(10);
13219d81738fSJack F Vogel 
1322a69ed8dfSJack F Vogel 	/* Perform any necessary post-reset workarounds */
1323a69ed8dfSJack F Vogel 	switch (hw->mac.type) {
1324a69ed8dfSJack F Vogel 	case e1000_pchlan:
13259d81738fSJack F Vogel 		ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
13269d81738fSJack F Vogel 		if (ret_val)
13279d81738fSJack F Vogel 			goto out;
1328a69ed8dfSJack F Vogel 		break;
1329a69ed8dfSJack F Vogel 	default:
1330a69ed8dfSJack F Vogel 		break;
13319d81738fSJack F Vogel 	}
13329d81738fSJack F Vogel 
13334edd8523SJack F Vogel 	/* Dummy read to clear the phy wakeup bit after lcd reset */
13344edd8523SJack F Vogel 	if (hw->mac.type == e1000_pchlan)
13354edd8523SJack F Vogel 		hw->phy.ops.read_reg(hw, BM_WUC, &reg);
13368cfa0ad2SJack F Vogel 
13374edd8523SJack F Vogel 	/* Configure the LCD with the extended configuration region in NVM */
13384edd8523SJack F Vogel 	ret_val = e1000_sw_lcd_config_ich8lan(hw);
13398cfa0ad2SJack F Vogel 	if (ret_val)
13408cfa0ad2SJack F Vogel 		goto out;
13418cfa0ad2SJack F Vogel 
13424edd8523SJack F Vogel 	/* Configure the LCD with the OEM bits in NVM */
13434edd8523SJack F Vogel 	ret_val = e1000_oem_bits_config_ich8lan(hw, TRUE);
13448cfa0ad2SJack F Vogel 
13458cfa0ad2SJack F Vogel out:
13468cfa0ad2SJack F Vogel 	return ret_val;
13478cfa0ad2SJack F Vogel }
13488cfa0ad2SJack F Vogel 
13498cfa0ad2SJack F Vogel /**
13504edd8523SJack F Vogel  *  e1000_set_lplu_state_pchlan - Set Low Power Link Up state
13518cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
13524edd8523SJack F Vogel  *  @active: TRUE to enable LPLU, FALSE to disable
13538cfa0ad2SJack F Vogel  *
13544edd8523SJack F Vogel  *  Sets the LPLU state according to the active flag.  For PCH, if OEM write
13554edd8523SJack F Vogel  *  bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
13564edd8523SJack F Vogel  *  the phy speed. This function will manually set the LPLU bit and restart
13574edd8523SJack F Vogel  *  auto-neg as hw would do. D3 and D0 LPLU will call the same function
13584edd8523SJack F Vogel  *  since it configures the same bit.
13598cfa0ad2SJack F Vogel  **/
13604edd8523SJack F Vogel static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
13618cfa0ad2SJack F Vogel {
13624edd8523SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
13634edd8523SJack F Vogel 	u16 oem_reg;
13648cfa0ad2SJack F Vogel 
13654edd8523SJack F Vogel 	DEBUGFUNC("e1000_set_lplu_state_pchlan");
13668cfa0ad2SJack F Vogel 
13674edd8523SJack F Vogel 	ret_val = hw->phy.ops.read_reg(hw, HV_OEM_BITS, &oem_reg);
13688cfa0ad2SJack F Vogel 	if (ret_val)
13698cfa0ad2SJack F Vogel 		goto out;
13708cfa0ad2SJack F Vogel 
13714edd8523SJack F Vogel 	if (active)
13724edd8523SJack F Vogel 		oem_reg |= HV_OEM_BITS_LPLU;
13734edd8523SJack F Vogel 	else
13744edd8523SJack F Vogel 		oem_reg &= ~HV_OEM_BITS_LPLU;
13758cfa0ad2SJack F Vogel 
13764edd8523SJack F Vogel 	oem_reg |= HV_OEM_BITS_RESTART_AN;
13774edd8523SJack F Vogel 	ret_val = hw->phy.ops.write_reg(hw, HV_OEM_BITS, oem_reg);
13788cfa0ad2SJack F Vogel 
13798cfa0ad2SJack F Vogel out:
13808cfa0ad2SJack F Vogel 	return ret_val;
13818cfa0ad2SJack F Vogel }
13828cfa0ad2SJack F Vogel 
13838cfa0ad2SJack F Vogel /**
13848cfa0ad2SJack F Vogel  *  e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
13858cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
13868cfa0ad2SJack F Vogel  *  @active: TRUE to enable LPLU, FALSE to disable
13878cfa0ad2SJack F Vogel  *
13888cfa0ad2SJack F Vogel  *  Sets the LPLU D0 state according to the active flag.  When
13898cfa0ad2SJack F Vogel  *  activating LPLU this function also disables smart speed
13908cfa0ad2SJack F Vogel  *  and vice versa.  LPLU will not be activated unless the
13918cfa0ad2SJack F Vogel  *  device autonegotiation advertisement meets standards of
13928cfa0ad2SJack F Vogel  *  either 10 or 10/100 or 10/100/1000 at all duplexes.
13938cfa0ad2SJack F Vogel  *  This is a function pointer entry point only called by
13948cfa0ad2SJack F Vogel  *  PHY setup routines.
13958cfa0ad2SJack F Vogel  **/
1396daf9197cSJack F Vogel static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
13978cfa0ad2SJack F Vogel {
13988cfa0ad2SJack F Vogel 	struct e1000_phy_info *phy = &hw->phy;
13998cfa0ad2SJack F Vogel 	u32 phy_ctrl;
14008cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
14018cfa0ad2SJack F Vogel 	u16 data;
14028cfa0ad2SJack F Vogel 
14038cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_set_d0_lplu_state_ich8lan");
14048cfa0ad2SJack F Vogel 
14058cfa0ad2SJack F Vogel 	if (phy->type == e1000_phy_ife)
14068cfa0ad2SJack F Vogel 		goto out;
14078cfa0ad2SJack F Vogel 
14088cfa0ad2SJack F Vogel 	phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL);
14098cfa0ad2SJack F Vogel 
14108cfa0ad2SJack F Vogel 	if (active) {
14118cfa0ad2SJack F Vogel 		phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
14128cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl);
14138cfa0ad2SJack F Vogel 
14149d81738fSJack F Vogel 		if (phy->type != e1000_phy_igp_3)
14159d81738fSJack F Vogel 			goto out;
14169d81738fSJack F Vogel 
14178cfa0ad2SJack F Vogel 		/*
14188cfa0ad2SJack F Vogel 		 * Call gig speed drop workaround on LPLU before accessing
14198cfa0ad2SJack F Vogel 		 * any PHY registers
14208cfa0ad2SJack F Vogel 		 */
14219d81738fSJack F Vogel 		if (hw->mac.type == e1000_ich8lan)
14228cfa0ad2SJack F Vogel 			e1000_gig_downshift_workaround_ich8lan(hw);
14238cfa0ad2SJack F Vogel 
14248cfa0ad2SJack F Vogel 		/* When LPLU is enabled, we should disable SmartSpeed */
14258cfa0ad2SJack F Vogel 		ret_val = phy->ops.read_reg(hw,
14268cfa0ad2SJack F Vogel 		                            IGP01E1000_PHY_PORT_CONFIG,
14278cfa0ad2SJack F Vogel 		                            &data);
14288cfa0ad2SJack F Vogel 		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
14298cfa0ad2SJack F Vogel 		ret_val = phy->ops.write_reg(hw,
14308cfa0ad2SJack F Vogel 		                             IGP01E1000_PHY_PORT_CONFIG,
14318cfa0ad2SJack F Vogel 		                             data);
14328cfa0ad2SJack F Vogel 		if (ret_val)
14338cfa0ad2SJack F Vogel 			goto out;
14348cfa0ad2SJack F Vogel 	} else {
14358cfa0ad2SJack F Vogel 		phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
14368cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl);
14378cfa0ad2SJack F Vogel 
14389d81738fSJack F Vogel 		if (phy->type != e1000_phy_igp_3)
14399d81738fSJack F Vogel 			goto out;
14409d81738fSJack F Vogel 
14418cfa0ad2SJack F Vogel 		/*
14428cfa0ad2SJack F Vogel 		 * LPLU and SmartSpeed are mutually exclusive.  LPLU is used
14438cfa0ad2SJack F Vogel 		 * during Dx states where the power conservation is most
14448cfa0ad2SJack F Vogel 		 * important.  During driver activity we should enable
14458cfa0ad2SJack F Vogel 		 * SmartSpeed, so performance is maintained.
14468cfa0ad2SJack F Vogel 		 */
14478cfa0ad2SJack F Vogel 		if (phy->smart_speed == e1000_smart_speed_on) {
14488cfa0ad2SJack F Vogel 			ret_val = phy->ops.read_reg(hw,
14498cfa0ad2SJack F Vogel 			                            IGP01E1000_PHY_PORT_CONFIG,
14508cfa0ad2SJack F Vogel 			                            &data);
14518cfa0ad2SJack F Vogel 			if (ret_val)
14528cfa0ad2SJack F Vogel 				goto out;
14538cfa0ad2SJack F Vogel 
14548cfa0ad2SJack F Vogel 			data |= IGP01E1000_PSCFR_SMART_SPEED;
14558cfa0ad2SJack F Vogel 			ret_val = phy->ops.write_reg(hw,
14568cfa0ad2SJack F Vogel 			                             IGP01E1000_PHY_PORT_CONFIG,
14578cfa0ad2SJack F Vogel 			                             data);
14588cfa0ad2SJack F Vogel 			if (ret_val)
14598cfa0ad2SJack F Vogel 				goto out;
14608cfa0ad2SJack F Vogel 		} else if (phy->smart_speed == e1000_smart_speed_off) {
14618cfa0ad2SJack F Vogel 			ret_val = phy->ops.read_reg(hw,
14628cfa0ad2SJack F Vogel 			                            IGP01E1000_PHY_PORT_CONFIG,
14638cfa0ad2SJack F Vogel 			                            &data);
14648cfa0ad2SJack F Vogel 			if (ret_val)
14658cfa0ad2SJack F Vogel 				goto out;
14668cfa0ad2SJack F Vogel 
14678cfa0ad2SJack F Vogel 			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
14688cfa0ad2SJack F Vogel 			ret_val = phy->ops.write_reg(hw,
14698cfa0ad2SJack F Vogel 			                             IGP01E1000_PHY_PORT_CONFIG,
14708cfa0ad2SJack F Vogel 			                             data);
14718cfa0ad2SJack F Vogel 			if (ret_val)
14728cfa0ad2SJack F Vogel 				goto out;
14738cfa0ad2SJack F Vogel 		}
14748cfa0ad2SJack F Vogel 	}
14758cfa0ad2SJack F Vogel 
14768cfa0ad2SJack F Vogel out:
14778cfa0ad2SJack F Vogel 	return ret_val;
14788cfa0ad2SJack F Vogel }
14798cfa0ad2SJack F Vogel 
14808cfa0ad2SJack F Vogel /**
14818cfa0ad2SJack F Vogel  *  e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
14828cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
14838cfa0ad2SJack F Vogel  *  @active: TRUE to enable LPLU, FALSE to disable
14848cfa0ad2SJack F Vogel  *
14858cfa0ad2SJack F Vogel  *  Sets the LPLU D3 state according to the active flag.  When
14868cfa0ad2SJack F Vogel  *  activating LPLU this function also disables smart speed
14878cfa0ad2SJack F Vogel  *  and vice versa.  LPLU will not be activated unless the
14888cfa0ad2SJack F Vogel  *  device autonegotiation advertisement meets standards of
14898cfa0ad2SJack F Vogel  *  either 10 or 10/100 or 10/100/1000 at all duplexes.
14908cfa0ad2SJack F Vogel  *  This is a function pointer entry point only called by
14918cfa0ad2SJack F Vogel  *  PHY setup routines.
14928cfa0ad2SJack F Vogel  **/
1493daf9197cSJack F Vogel static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
14948cfa0ad2SJack F Vogel {
14958cfa0ad2SJack F Vogel 	struct e1000_phy_info *phy = &hw->phy;
14968cfa0ad2SJack F Vogel 	u32 phy_ctrl;
14978cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
14988cfa0ad2SJack F Vogel 	u16 data;
14998cfa0ad2SJack F Vogel 
15008cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_set_d3_lplu_state_ich8lan");
15018cfa0ad2SJack F Vogel 
15028cfa0ad2SJack F Vogel 	phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL);
15038cfa0ad2SJack F Vogel 
15048cfa0ad2SJack F Vogel 	if (!active) {
15058cfa0ad2SJack F Vogel 		phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
15068cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl);
15079d81738fSJack F Vogel 
15089d81738fSJack F Vogel 		if (phy->type != e1000_phy_igp_3)
15099d81738fSJack F Vogel 			goto out;
15109d81738fSJack F Vogel 
15118cfa0ad2SJack F Vogel 		/*
15128cfa0ad2SJack F Vogel 		 * LPLU and SmartSpeed are mutually exclusive.  LPLU is used
15138cfa0ad2SJack F Vogel 		 * during Dx states where the power conservation is most
15148cfa0ad2SJack F Vogel 		 * important.  During driver activity we should enable
15158cfa0ad2SJack F Vogel 		 * SmartSpeed, so performance is maintained.
15168cfa0ad2SJack F Vogel 		 */
15178cfa0ad2SJack F Vogel 		if (phy->smart_speed == e1000_smart_speed_on) {
15188cfa0ad2SJack F Vogel 			ret_val = phy->ops.read_reg(hw,
15198cfa0ad2SJack F Vogel 			                            IGP01E1000_PHY_PORT_CONFIG,
15208cfa0ad2SJack F Vogel 			                            &data);
15218cfa0ad2SJack F Vogel 			if (ret_val)
15228cfa0ad2SJack F Vogel 				goto out;
15238cfa0ad2SJack F Vogel 
15248cfa0ad2SJack F Vogel 			data |= IGP01E1000_PSCFR_SMART_SPEED;
15258cfa0ad2SJack F Vogel 			ret_val = phy->ops.write_reg(hw,
15268cfa0ad2SJack F Vogel 			                             IGP01E1000_PHY_PORT_CONFIG,
15278cfa0ad2SJack F Vogel 			                             data);
15288cfa0ad2SJack F Vogel 			if (ret_val)
15298cfa0ad2SJack F Vogel 				goto out;
15308cfa0ad2SJack F Vogel 		} else if (phy->smart_speed == e1000_smart_speed_off) {
15318cfa0ad2SJack F Vogel 			ret_val = phy->ops.read_reg(hw,
15328cfa0ad2SJack F Vogel 			                            IGP01E1000_PHY_PORT_CONFIG,
15338cfa0ad2SJack F Vogel 			                            &data);
15348cfa0ad2SJack F Vogel 			if (ret_val)
15358cfa0ad2SJack F Vogel 				goto out;
15368cfa0ad2SJack F Vogel 
15378cfa0ad2SJack F Vogel 			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
15388cfa0ad2SJack F Vogel 			ret_val = phy->ops.write_reg(hw,
15398cfa0ad2SJack F Vogel 			                             IGP01E1000_PHY_PORT_CONFIG,
15408cfa0ad2SJack F Vogel 			                             data);
15418cfa0ad2SJack F Vogel 			if (ret_val)
15428cfa0ad2SJack F Vogel 				goto out;
15438cfa0ad2SJack F Vogel 		}
15448cfa0ad2SJack F Vogel 	} else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
15458cfa0ad2SJack F Vogel 	           (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
15468cfa0ad2SJack F Vogel 	           (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
15478cfa0ad2SJack F Vogel 		phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
15488cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl);
15498cfa0ad2SJack F Vogel 
15509d81738fSJack F Vogel 		if (phy->type != e1000_phy_igp_3)
15519d81738fSJack F Vogel 			goto out;
15529d81738fSJack F Vogel 
15538cfa0ad2SJack F Vogel 		/*
15548cfa0ad2SJack F Vogel 		 * Call gig speed drop workaround on LPLU before accessing
15558cfa0ad2SJack F Vogel 		 * any PHY registers
15568cfa0ad2SJack F Vogel 		 */
15579d81738fSJack F Vogel 		if (hw->mac.type == e1000_ich8lan)
15588cfa0ad2SJack F Vogel 			e1000_gig_downshift_workaround_ich8lan(hw);
15598cfa0ad2SJack F Vogel 
15608cfa0ad2SJack F Vogel 		/* When LPLU is enabled, we should disable SmartSpeed */
15618cfa0ad2SJack F Vogel 		ret_val = phy->ops.read_reg(hw,
15628cfa0ad2SJack F Vogel 		                            IGP01E1000_PHY_PORT_CONFIG,
15638cfa0ad2SJack F Vogel 		                            &data);
15648cfa0ad2SJack F Vogel 		if (ret_val)
15658cfa0ad2SJack F Vogel 			goto out;
15668cfa0ad2SJack F Vogel 
15678cfa0ad2SJack F Vogel 		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
15688cfa0ad2SJack F Vogel 		ret_val = phy->ops.write_reg(hw,
15698cfa0ad2SJack F Vogel 		                             IGP01E1000_PHY_PORT_CONFIG,
15708cfa0ad2SJack F Vogel 		                             data);
15718cfa0ad2SJack F Vogel 	}
15728cfa0ad2SJack F Vogel 
15738cfa0ad2SJack F Vogel out:
15748cfa0ad2SJack F Vogel 	return ret_val;
15758cfa0ad2SJack F Vogel }
15768cfa0ad2SJack F Vogel 
15778cfa0ad2SJack F Vogel /**
15788cfa0ad2SJack F Vogel  *  e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
15798cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
15808cfa0ad2SJack F Vogel  *  @bank:  pointer to the variable that returns the active bank
15818cfa0ad2SJack F Vogel  *
15828cfa0ad2SJack F Vogel  *  Reads signature byte from the NVM using the flash access registers.
1583d035aa2dSJack F Vogel  *  Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
15848cfa0ad2SJack F Vogel  **/
15858cfa0ad2SJack F Vogel static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
15868cfa0ad2SJack F Vogel {
1587d035aa2dSJack F Vogel 	u32 eecd;
15888cfa0ad2SJack F Vogel 	struct e1000_nvm_info *nvm = &hw->nvm;
15898cfa0ad2SJack F Vogel 	u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
15908cfa0ad2SJack F Vogel 	u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
1591d035aa2dSJack F Vogel 	u8 sig_byte = 0;
1592d035aa2dSJack F Vogel 	s32 ret_val = E1000_SUCCESS;
15938cfa0ad2SJack F Vogel 
1594d035aa2dSJack F Vogel 	switch (hw->mac.type) {
1595d035aa2dSJack F Vogel 	case e1000_ich8lan:
1596d035aa2dSJack F Vogel 	case e1000_ich9lan:
1597d035aa2dSJack F Vogel 		eecd = E1000_READ_REG(hw, E1000_EECD);
1598d035aa2dSJack F Vogel 		if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
1599d035aa2dSJack F Vogel 		    E1000_EECD_SEC1VAL_VALID_MASK) {
1600d035aa2dSJack F Vogel 			if (eecd & E1000_EECD_SEC1VAL)
16018cfa0ad2SJack F Vogel 				*bank = 1;
16028cfa0ad2SJack F Vogel 			else
16038cfa0ad2SJack F Vogel 				*bank = 0;
1604d035aa2dSJack F Vogel 
1605d035aa2dSJack F Vogel 			goto out;
1606d035aa2dSJack F Vogel 		}
1607d035aa2dSJack F Vogel 		DEBUGOUT("Unable to determine valid NVM bank via EEC - "
1608d035aa2dSJack F Vogel 		         "reading flash signature\n");
1609d035aa2dSJack F Vogel 		/* fall-thru */
1610d035aa2dSJack F Vogel 	default:
1611d035aa2dSJack F Vogel 		/* set bank to 0 in case flash read fails */
16128cfa0ad2SJack F Vogel 		*bank = 0;
16138cfa0ad2SJack F Vogel 
1614d035aa2dSJack F Vogel 		/* Check bank 0 */
1615d035aa2dSJack F Vogel 		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
1616d035aa2dSJack F Vogel 		                                        &sig_byte);
1617d035aa2dSJack F Vogel 		if (ret_val)
1618d035aa2dSJack F Vogel 			goto out;
1619d035aa2dSJack F Vogel 		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
1620d035aa2dSJack F Vogel 		    E1000_ICH_NVM_SIG_VALUE) {
1621d035aa2dSJack F Vogel 			*bank = 0;
1622d035aa2dSJack F Vogel 			goto out;
1623d035aa2dSJack F Vogel 		}
1624d035aa2dSJack F Vogel 
1625d035aa2dSJack F Vogel 		/* Check bank 1 */
1626d035aa2dSJack F Vogel 		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
1627d035aa2dSJack F Vogel 		                                        bank1_offset,
1628d035aa2dSJack F Vogel 		                                        &sig_byte);
1629d035aa2dSJack F Vogel 		if (ret_val)
1630d035aa2dSJack F Vogel 			goto out;
1631d035aa2dSJack F Vogel 		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
1632d035aa2dSJack F Vogel 		    E1000_ICH_NVM_SIG_VALUE) {
16338cfa0ad2SJack F Vogel 			*bank = 1;
1634d035aa2dSJack F Vogel 			goto out;
16358cfa0ad2SJack F Vogel 		}
16368cfa0ad2SJack F Vogel 
1637d035aa2dSJack F Vogel 		DEBUGOUT("ERROR: No valid NVM bank present\n");
1638d035aa2dSJack F Vogel 		ret_val = -E1000_ERR_NVM;
1639d035aa2dSJack F Vogel 		break;
1640d035aa2dSJack F Vogel 	}
1641d035aa2dSJack F Vogel out:
16428cfa0ad2SJack F Vogel 	return ret_val;
16438cfa0ad2SJack F Vogel }
16448cfa0ad2SJack F Vogel 
16458cfa0ad2SJack F Vogel /**
16468cfa0ad2SJack F Vogel  *  e1000_read_nvm_ich8lan - Read word(s) from the NVM
16478cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
16488cfa0ad2SJack F Vogel  *  @offset: The offset (in bytes) of the word(s) to read.
16498cfa0ad2SJack F Vogel  *  @words: Size of data to read in words
16508cfa0ad2SJack F Vogel  *  @data: Pointer to the word(s) to read at offset.
16518cfa0ad2SJack F Vogel  *
16528cfa0ad2SJack F Vogel  *  Reads a word(s) from the NVM using the flash access registers.
16538cfa0ad2SJack F Vogel  **/
16548cfa0ad2SJack F Vogel static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
16558cfa0ad2SJack F Vogel                                   u16 *data)
16568cfa0ad2SJack F Vogel {
16578cfa0ad2SJack F Vogel 	struct e1000_nvm_info *nvm = &hw->nvm;
1658daf9197cSJack F Vogel 	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
16598cfa0ad2SJack F Vogel 	u32 act_offset;
16608cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
16618cfa0ad2SJack F Vogel 	u32 bank = 0;
16628cfa0ad2SJack F Vogel 	u16 i, word;
16638cfa0ad2SJack F Vogel 
16648cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_read_nvm_ich8lan");
16658cfa0ad2SJack F Vogel 
16668cfa0ad2SJack F Vogel 	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
16678cfa0ad2SJack F Vogel 	    (words == 0)) {
16688cfa0ad2SJack F Vogel 		DEBUGOUT("nvm parameter(s) out of bounds\n");
16698cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_NVM;
16708cfa0ad2SJack F Vogel 		goto out;
16718cfa0ad2SJack F Vogel 	}
16728cfa0ad2SJack F Vogel 
16734edd8523SJack F Vogel 	nvm->ops.acquire(hw);
16748cfa0ad2SJack F Vogel 
16758cfa0ad2SJack F Vogel 	ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
16764edd8523SJack F Vogel 	if (ret_val != E1000_SUCCESS) {
16774edd8523SJack F Vogel 		DEBUGOUT("Could not detect valid bank, assuming bank 0\n");
16784edd8523SJack F Vogel 		bank = 0;
16794edd8523SJack F Vogel 	}
16808cfa0ad2SJack F Vogel 
16818cfa0ad2SJack F Vogel 	act_offset = (bank) ? nvm->flash_bank_size : 0;
16828cfa0ad2SJack F Vogel 	act_offset += offset;
16838cfa0ad2SJack F Vogel 
16844edd8523SJack F Vogel 	ret_val = E1000_SUCCESS;
16858cfa0ad2SJack F Vogel 	for (i = 0; i < words; i++) {
16868cfa0ad2SJack F Vogel 		if ((dev_spec->shadow_ram) &&
16878cfa0ad2SJack F Vogel 		    (dev_spec->shadow_ram[offset+i].modified)) {
16888cfa0ad2SJack F Vogel 			data[i] = dev_spec->shadow_ram[offset+i].value;
16898cfa0ad2SJack F Vogel 		} else {
16908cfa0ad2SJack F Vogel 			ret_val = e1000_read_flash_word_ich8lan(hw,
16918cfa0ad2SJack F Vogel 			                                        act_offset + i,
16928cfa0ad2SJack F Vogel 			                                        &word);
16938cfa0ad2SJack F Vogel 			if (ret_val)
16948cfa0ad2SJack F Vogel 				break;
16958cfa0ad2SJack F Vogel 			data[i] = word;
16968cfa0ad2SJack F Vogel 		}
16978cfa0ad2SJack F Vogel 	}
16988cfa0ad2SJack F Vogel 
16998cfa0ad2SJack F Vogel 	nvm->ops.release(hw);
17008cfa0ad2SJack F Vogel 
17018cfa0ad2SJack F Vogel out:
1702d035aa2dSJack F Vogel 	if (ret_val)
1703d035aa2dSJack F Vogel 		DEBUGOUT1("NVM read error: %d\n", ret_val);
1704d035aa2dSJack F Vogel 
17058cfa0ad2SJack F Vogel 	return ret_val;
17068cfa0ad2SJack F Vogel }
17078cfa0ad2SJack F Vogel 
17088cfa0ad2SJack F Vogel /**
17098cfa0ad2SJack F Vogel  *  e1000_flash_cycle_init_ich8lan - Initialize flash
17108cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
17118cfa0ad2SJack F Vogel  *
17128cfa0ad2SJack F Vogel  *  This function does initial flash setup so that a new read/write/erase cycle
17138cfa0ad2SJack F Vogel  *  can be started.
17148cfa0ad2SJack F Vogel  **/
17158cfa0ad2SJack F Vogel static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
17168cfa0ad2SJack F Vogel {
17178cfa0ad2SJack F Vogel 	union ich8_hws_flash_status hsfsts;
17188cfa0ad2SJack F Vogel 	s32 ret_val = -E1000_ERR_NVM;
17198cfa0ad2SJack F Vogel 	s32 i = 0;
17208cfa0ad2SJack F Vogel 
17218cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_flash_cycle_init_ich8lan");
17228cfa0ad2SJack F Vogel 
17238cfa0ad2SJack F Vogel 	hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS);
17248cfa0ad2SJack F Vogel 
17258cfa0ad2SJack F Vogel 	/* Check if the flash descriptor is valid */
17268cfa0ad2SJack F Vogel 	if (hsfsts.hsf_status.fldesvalid == 0) {
17278cfa0ad2SJack F Vogel 		DEBUGOUT("Flash descriptor invalid.  "
17288cfa0ad2SJack F Vogel 		         "SW Sequencing must be used.");
17298cfa0ad2SJack F Vogel 		goto out;
17308cfa0ad2SJack F Vogel 	}
17318cfa0ad2SJack F Vogel 
17328cfa0ad2SJack F Vogel 	/* Clear FCERR and DAEL in hw status by writing 1 */
17338cfa0ad2SJack F Vogel 	hsfsts.hsf_status.flcerr = 1;
17348cfa0ad2SJack F Vogel 	hsfsts.hsf_status.dael = 1;
17358cfa0ad2SJack F Vogel 
17368cfa0ad2SJack F Vogel 	E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFSTS, hsfsts.regval);
17378cfa0ad2SJack F Vogel 
17388cfa0ad2SJack F Vogel 	/*
17398cfa0ad2SJack F Vogel 	 * Either we should have a hardware SPI cycle in progress
17408cfa0ad2SJack F Vogel 	 * bit to check against, in order to start a new cycle or
17418cfa0ad2SJack F Vogel 	 * FDONE bit should be changed in the hardware so that it
17428cfa0ad2SJack F Vogel 	 * is 1 after hardware reset, which can then be used as an
17438cfa0ad2SJack F Vogel 	 * indication whether a cycle is in progress or has been
17448cfa0ad2SJack F Vogel 	 * completed.
17458cfa0ad2SJack F Vogel 	 */
17468cfa0ad2SJack F Vogel 
17478cfa0ad2SJack F Vogel 	if (hsfsts.hsf_status.flcinprog == 0) {
17488cfa0ad2SJack F Vogel 		/*
17498cfa0ad2SJack F Vogel 		 * There is no cycle running at present,
17508cfa0ad2SJack F Vogel 		 * so we can start a cycle.
17518cfa0ad2SJack F Vogel 		 * Begin by setting Flash Cycle Done.
17528cfa0ad2SJack F Vogel 		 */
17538cfa0ad2SJack F Vogel 		hsfsts.hsf_status.flcdone = 1;
17548cfa0ad2SJack F Vogel 		E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFSTS, hsfsts.regval);
17558cfa0ad2SJack F Vogel 		ret_val = E1000_SUCCESS;
17568cfa0ad2SJack F Vogel 	} else {
17578cfa0ad2SJack F Vogel 		/*
17588cfa0ad2SJack F Vogel 		 * Otherwise poll for sometime so the current
17598cfa0ad2SJack F Vogel 		 * cycle has a chance to end before giving up.
17608cfa0ad2SJack F Vogel 		 */
17618cfa0ad2SJack F Vogel 		for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
17628cfa0ad2SJack F Vogel 			hsfsts.regval = E1000_READ_FLASH_REG16(hw,
17638cfa0ad2SJack F Vogel 			                                      ICH_FLASH_HSFSTS);
17648cfa0ad2SJack F Vogel 			if (hsfsts.hsf_status.flcinprog == 0) {
17658cfa0ad2SJack F Vogel 				ret_val = E1000_SUCCESS;
17668cfa0ad2SJack F Vogel 				break;
17678cfa0ad2SJack F Vogel 			}
17688cfa0ad2SJack F Vogel 			usec_delay(1);
17698cfa0ad2SJack F Vogel 		}
17708cfa0ad2SJack F Vogel 		if (ret_val == E1000_SUCCESS) {
17718cfa0ad2SJack F Vogel 			/*
17728cfa0ad2SJack F Vogel 			 * Successful in waiting for previous cycle to timeout,
17738cfa0ad2SJack F Vogel 			 * now set the Flash Cycle Done.
17748cfa0ad2SJack F Vogel 			 */
17758cfa0ad2SJack F Vogel 			hsfsts.hsf_status.flcdone = 1;
1776daf9197cSJack F Vogel 			E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFSTS,
17778cfa0ad2SJack F Vogel 			                        hsfsts.regval);
17788cfa0ad2SJack F Vogel 		} else {
17798cfa0ad2SJack F Vogel 			DEBUGOUT("Flash controller busy, cannot get access");
17808cfa0ad2SJack F Vogel 		}
17818cfa0ad2SJack F Vogel 	}
17828cfa0ad2SJack F Vogel 
17838cfa0ad2SJack F Vogel out:
17848cfa0ad2SJack F Vogel 	return ret_val;
17858cfa0ad2SJack F Vogel }
17868cfa0ad2SJack F Vogel 
17878cfa0ad2SJack F Vogel /**
17888cfa0ad2SJack F Vogel  *  e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
17898cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
17908cfa0ad2SJack F Vogel  *  @timeout: maximum time to wait for completion
17918cfa0ad2SJack F Vogel  *
17928cfa0ad2SJack F Vogel  *  This function starts a flash cycle and waits for its completion.
17938cfa0ad2SJack F Vogel  **/
17948cfa0ad2SJack F Vogel static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
17958cfa0ad2SJack F Vogel {
17968cfa0ad2SJack F Vogel 	union ich8_hws_flash_ctrl hsflctl;
17978cfa0ad2SJack F Vogel 	union ich8_hws_flash_status hsfsts;
17988cfa0ad2SJack F Vogel 	s32 ret_val = -E1000_ERR_NVM;
17998cfa0ad2SJack F Vogel 	u32 i = 0;
18008cfa0ad2SJack F Vogel 
18018cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_flash_cycle_ich8lan");
18028cfa0ad2SJack F Vogel 
18038cfa0ad2SJack F Vogel 	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
18048cfa0ad2SJack F Vogel 	hsflctl.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFCTL);
18058cfa0ad2SJack F Vogel 	hsflctl.hsf_ctrl.flcgo = 1;
18068cfa0ad2SJack F Vogel 	E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, hsflctl.regval);
18078cfa0ad2SJack F Vogel 
18088cfa0ad2SJack F Vogel 	/* wait till FDONE bit is set to 1 */
18098cfa0ad2SJack F Vogel 	do {
18108cfa0ad2SJack F Vogel 		hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS);
18118cfa0ad2SJack F Vogel 		if (hsfsts.hsf_status.flcdone == 1)
18128cfa0ad2SJack F Vogel 			break;
18138cfa0ad2SJack F Vogel 		usec_delay(1);
18148cfa0ad2SJack F Vogel 	} while (i++ < timeout);
18158cfa0ad2SJack F Vogel 
18168cfa0ad2SJack F Vogel 	if (hsfsts.hsf_status.flcdone == 1 && hsfsts.hsf_status.flcerr == 0)
18178cfa0ad2SJack F Vogel 		ret_val = E1000_SUCCESS;
18188cfa0ad2SJack F Vogel 
18198cfa0ad2SJack F Vogel 	return ret_val;
18208cfa0ad2SJack F Vogel }
18218cfa0ad2SJack F Vogel 
18228cfa0ad2SJack F Vogel /**
18238cfa0ad2SJack F Vogel  *  e1000_read_flash_word_ich8lan - Read word from flash
18248cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
18258cfa0ad2SJack F Vogel  *  @offset: offset to data location
18268cfa0ad2SJack F Vogel  *  @data: pointer to the location for storing the data
18278cfa0ad2SJack F Vogel  *
18288cfa0ad2SJack F Vogel  *  Reads the flash word at offset into data.  Offset is converted
18298cfa0ad2SJack F Vogel  *  to bytes before read.
18308cfa0ad2SJack F Vogel  **/
18318cfa0ad2SJack F Vogel static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
18328cfa0ad2SJack F Vogel                                          u16 *data)
18338cfa0ad2SJack F Vogel {
18348cfa0ad2SJack F Vogel 	s32 ret_val;
18358cfa0ad2SJack F Vogel 
18368cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_read_flash_word_ich8lan");
18378cfa0ad2SJack F Vogel 
18388cfa0ad2SJack F Vogel 	if (!data) {
18398cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_NVM;
18408cfa0ad2SJack F Vogel 		goto out;
18418cfa0ad2SJack F Vogel 	}
18428cfa0ad2SJack F Vogel 
18438cfa0ad2SJack F Vogel 	/* Must convert offset into bytes. */
18448cfa0ad2SJack F Vogel 	offset <<= 1;
18458cfa0ad2SJack F Vogel 
18468cfa0ad2SJack F Vogel 	ret_val = e1000_read_flash_data_ich8lan(hw, offset, 2, data);
18478cfa0ad2SJack F Vogel 
18488cfa0ad2SJack F Vogel out:
18498cfa0ad2SJack F Vogel 	return ret_val;
18508cfa0ad2SJack F Vogel }
18518cfa0ad2SJack F Vogel 
18528cfa0ad2SJack F Vogel /**
18538cfa0ad2SJack F Vogel  *  e1000_read_flash_byte_ich8lan - Read byte from flash
18548cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
18558cfa0ad2SJack F Vogel  *  @offset: The offset of the byte to read.
18568cfa0ad2SJack F Vogel  *  @data: Pointer to a byte to store the value read.
18578cfa0ad2SJack F Vogel  *
18588cfa0ad2SJack F Vogel  *  Reads a single byte from the NVM using the flash access registers.
18598cfa0ad2SJack F Vogel  **/
18608cfa0ad2SJack F Vogel static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
18618cfa0ad2SJack F Vogel                                          u8 *data)
18628cfa0ad2SJack F Vogel {
18638cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
18648cfa0ad2SJack F Vogel 	u16 word = 0;
18658cfa0ad2SJack F Vogel 
18668cfa0ad2SJack F Vogel 	ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
18678cfa0ad2SJack F Vogel 	if (ret_val)
18688cfa0ad2SJack F Vogel 		goto out;
18698cfa0ad2SJack F Vogel 
18708cfa0ad2SJack F Vogel 	*data = (u8)word;
18718cfa0ad2SJack F Vogel 
18728cfa0ad2SJack F Vogel out:
18738cfa0ad2SJack F Vogel 	return ret_val;
18748cfa0ad2SJack F Vogel }
18758cfa0ad2SJack F Vogel 
18768cfa0ad2SJack F Vogel /**
18778cfa0ad2SJack F Vogel  *  e1000_read_flash_data_ich8lan - Read byte or word from NVM
18788cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
18798cfa0ad2SJack F Vogel  *  @offset: The offset (in bytes) of the byte or word to read.
18808cfa0ad2SJack F Vogel  *  @size: Size of data to read, 1=byte 2=word
18818cfa0ad2SJack F Vogel  *  @data: Pointer to the word to store the value read.
18828cfa0ad2SJack F Vogel  *
18838cfa0ad2SJack F Vogel  *  Reads a byte or word from the NVM using the flash access registers.
18848cfa0ad2SJack F Vogel  **/
18858cfa0ad2SJack F Vogel static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
18868cfa0ad2SJack F Vogel                                          u8 size, u16 *data)
18878cfa0ad2SJack F Vogel {
18888cfa0ad2SJack F Vogel 	union ich8_hws_flash_status hsfsts;
18898cfa0ad2SJack F Vogel 	union ich8_hws_flash_ctrl hsflctl;
18908cfa0ad2SJack F Vogel 	u32 flash_linear_addr;
18918cfa0ad2SJack F Vogel 	u32 flash_data = 0;
18928cfa0ad2SJack F Vogel 	s32 ret_val = -E1000_ERR_NVM;
18938cfa0ad2SJack F Vogel 	u8 count = 0;
18948cfa0ad2SJack F Vogel 
18958cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_read_flash_data_ich8lan");
18968cfa0ad2SJack F Vogel 
18978cfa0ad2SJack F Vogel 	if (size < 1  || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
18988cfa0ad2SJack F Vogel 		goto out;
18998cfa0ad2SJack F Vogel 
19008cfa0ad2SJack F Vogel 	flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
19018cfa0ad2SJack F Vogel 	                    hw->nvm.flash_base_addr;
19028cfa0ad2SJack F Vogel 
19038cfa0ad2SJack F Vogel 	do {
19048cfa0ad2SJack F Vogel 		usec_delay(1);
19058cfa0ad2SJack F Vogel 		/* Steps */
19068cfa0ad2SJack F Vogel 		ret_val = e1000_flash_cycle_init_ich8lan(hw);
19078cfa0ad2SJack F Vogel 		if (ret_val != E1000_SUCCESS)
19088cfa0ad2SJack F Vogel 			break;
19098cfa0ad2SJack F Vogel 
19108cfa0ad2SJack F Vogel 		hsflctl.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFCTL);
19118cfa0ad2SJack F Vogel 		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
19128cfa0ad2SJack F Vogel 		hsflctl.hsf_ctrl.fldbcount = size - 1;
19138cfa0ad2SJack F Vogel 		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
19148cfa0ad2SJack F Vogel 		E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, hsflctl.regval);
19158cfa0ad2SJack F Vogel 
19168cfa0ad2SJack F Vogel 		E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR, flash_linear_addr);
19178cfa0ad2SJack F Vogel 
19188cfa0ad2SJack F Vogel 		ret_val = e1000_flash_cycle_ich8lan(hw,
19198cfa0ad2SJack F Vogel 		                                ICH_FLASH_READ_COMMAND_TIMEOUT);
19208cfa0ad2SJack F Vogel 
19218cfa0ad2SJack F Vogel 		/*
19228cfa0ad2SJack F Vogel 		 * Check if FCERR is set to 1, if set to 1, clear it
19238cfa0ad2SJack F Vogel 		 * and try the whole sequence a few more times, else
19248cfa0ad2SJack F Vogel 		 * read in (shift in) the Flash Data0, the order is
19258cfa0ad2SJack F Vogel 		 * least significant byte first msb to lsb
19268cfa0ad2SJack F Vogel 		 */
19278cfa0ad2SJack F Vogel 		if (ret_val == E1000_SUCCESS) {
19288cfa0ad2SJack F Vogel 			flash_data = E1000_READ_FLASH_REG(hw, ICH_FLASH_FDATA0);
1929daf9197cSJack F Vogel 			if (size == 1)
19308cfa0ad2SJack F Vogel 				*data = (u8)(flash_data & 0x000000FF);
1931daf9197cSJack F Vogel 			else if (size == 2)
19328cfa0ad2SJack F Vogel 				*data = (u16)(flash_data & 0x0000FFFF);
19338cfa0ad2SJack F Vogel 			break;
19348cfa0ad2SJack F Vogel 		} else {
19358cfa0ad2SJack F Vogel 			/*
19368cfa0ad2SJack F Vogel 			 * If we've gotten here, then things are probably
19378cfa0ad2SJack F Vogel 			 * completely hosed, but if the error condition is
19388cfa0ad2SJack F Vogel 			 * detected, it won't hurt to give it another try...
19398cfa0ad2SJack F Vogel 			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
19408cfa0ad2SJack F Vogel 			 */
19418cfa0ad2SJack F Vogel 			hsfsts.regval = E1000_READ_FLASH_REG16(hw,
19428cfa0ad2SJack F Vogel 			                                      ICH_FLASH_HSFSTS);
19438cfa0ad2SJack F Vogel 			if (hsfsts.hsf_status.flcerr == 1) {
19448cfa0ad2SJack F Vogel 				/* Repeat for some time before giving up. */
19458cfa0ad2SJack F Vogel 				continue;
19468cfa0ad2SJack F Vogel 			} else if (hsfsts.hsf_status.flcdone == 0) {
19478cfa0ad2SJack F Vogel 				DEBUGOUT("Timeout error - flash cycle "
19488cfa0ad2SJack F Vogel 				         "did not complete.");
19498cfa0ad2SJack F Vogel 				break;
19508cfa0ad2SJack F Vogel 			}
19518cfa0ad2SJack F Vogel 		}
19528cfa0ad2SJack F Vogel 	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
19538cfa0ad2SJack F Vogel 
19548cfa0ad2SJack F Vogel out:
19558cfa0ad2SJack F Vogel 	return ret_val;
19568cfa0ad2SJack F Vogel }
19578cfa0ad2SJack F Vogel 
19588cfa0ad2SJack F Vogel /**
19598cfa0ad2SJack F Vogel  *  e1000_write_nvm_ich8lan - Write word(s) to the NVM
19608cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
19618cfa0ad2SJack F Vogel  *  @offset: The offset (in bytes) of the word(s) to write.
19628cfa0ad2SJack F Vogel  *  @words: Size of data to write in words
19638cfa0ad2SJack F Vogel  *  @data: Pointer to the word(s) to write at offset.
19648cfa0ad2SJack F Vogel  *
19658cfa0ad2SJack F Vogel  *  Writes a byte or word to the NVM using the flash access registers.
19668cfa0ad2SJack F Vogel  **/
19678cfa0ad2SJack F Vogel static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
19688cfa0ad2SJack F Vogel                                    u16 *data)
19698cfa0ad2SJack F Vogel {
19708cfa0ad2SJack F Vogel 	struct e1000_nvm_info *nvm = &hw->nvm;
1971daf9197cSJack F Vogel 	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
19728cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
19738cfa0ad2SJack F Vogel 	u16 i;
19748cfa0ad2SJack F Vogel 
19758cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_write_nvm_ich8lan");
19768cfa0ad2SJack F Vogel 
19778cfa0ad2SJack F Vogel 	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
19788cfa0ad2SJack F Vogel 	    (words == 0)) {
19798cfa0ad2SJack F Vogel 		DEBUGOUT("nvm parameter(s) out of bounds\n");
19808cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_NVM;
19818cfa0ad2SJack F Vogel 		goto out;
19828cfa0ad2SJack F Vogel 	}
19838cfa0ad2SJack F Vogel 
19844edd8523SJack F Vogel 	nvm->ops.acquire(hw);
19858cfa0ad2SJack F Vogel 
19868cfa0ad2SJack F Vogel 	for (i = 0; i < words; i++) {
19878cfa0ad2SJack F Vogel 		dev_spec->shadow_ram[offset+i].modified = TRUE;
19888cfa0ad2SJack F Vogel 		dev_spec->shadow_ram[offset+i].value = data[i];
19898cfa0ad2SJack F Vogel 	}
19908cfa0ad2SJack F Vogel 
19918cfa0ad2SJack F Vogel 	nvm->ops.release(hw);
19928cfa0ad2SJack F Vogel 
19938cfa0ad2SJack F Vogel out:
19948cfa0ad2SJack F Vogel 	return ret_val;
19958cfa0ad2SJack F Vogel }
19968cfa0ad2SJack F Vogel 
19978cfa0ad2SJack F Vogel /**
19988cfa0ad2SJack F Vogel  *  e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
19998cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
20008cfa0ad2SJack F Vogel  *
20018cfa0ad2SJack F Vogel  *  The NVM checksum is updated by calling the generic update_nvm_checksum,
20028cfa0ad2SJack F Vogel  *  which writes the checksum to the shadow ram.  The changes in the shadow
20038cfa0ad2SJack F Vogel  *  ram are then committed to the EEPROM by processing each bank at a time
20048cfa0ad2SJack F Vogel  *  checking for the modified bit and writing only the pending changes.
20058cfa0ad2SJack F Vogel  *  After a successful commit, the shadow ram is cleared and is ready for
20068cfa0ad2SJack F Vogel  *  future writes.
20078cfa0ad2SJack F Vogel  **/
20088cfa0ad2SJack F Vogel static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
20098cfa0ad2SJack F Vogel {
20108cfa0ad2SJack F Vogel 	struct e1000_nvm_info *nvm = &hw->nvm;
2011daf9197cSJack F Vogel 	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
20128cfa0ad2SJack F Vogel 	u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
20138cfa0ad2SJack F Vogel 	s32 ret_val;
20148cfa0ad2SJack F Vogel 	u16 data;
20158cfa0ad2SJack F Vogel 
20168cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_update_nvm_checksum_ich8lan");
20178cfa0ad2SJack F Vogel 
20188cfa0ad2SJack F Vogel 	ret_val = e1000_update_nvm_checksum_generic(hw);
20198cfa0ad2SJack F Vogel 	if (ret_val)
20208cfa0ad2SJack F Vogel 		goto out;
20218cfa0ad2SJack F Vogel 
20228cfa0ad2SJack F Vogel 	if (nvm->type != e1000_nvm_flash_sw)
20238cfa0ad2SJack F Vogel 		goto out;
20248cfa0ad2SJack F Vogel 
20254edd8523SJack F Vogel 	nvm->ops.acquire(hw);
20268cfa0ad2SJack F Vogel 
20278cfa0ad2SJack F Vogel 	/*
20288cfa0ad2SJack F Vogel 	 * We're writing to the opposite bank so if we're on bank 1,
20298cfa0ad2SJack F Vogel 	 * write to bank 0 etc.  We also need to erase the segment that
20308cfa0ad2SJack F Vogel 	 * is going to be written
20318cfa0ad2SJack F Vogel 	 */
20328cfa0ad2SJack F Vogel 	ret_val =  e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2033d035aa2dSJack F Vogel 	if (ret_val != E1000_SUCCESS) {
20344edd8523SJack F Vogel 		DEBUGOUT("Could not detect valid bank, assuming bank 0\n");
20354edd8523SJack F Vogel 		bank = 0;
2036d035aa2dSJack F Vogel 	}
20378cfa0ad2SJack F Vogel 
20388cfa0ad2SJack F Vogel 	if (bank == 0) {
20398cfa0ad2SJack F Vogel 		new_bank_offset = nvm->flash_bank_size;
20408cfa0ad2SJack F Vogel 		old_bank_offset = 0;
2041d035aa2dSJack F Vogel 		ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
2042a69ed8dfSJack F Vogel 		if (ret_val)
2043a69ed8dfSJack F Vogel 			goto release;
20448cfa0ad2SJack F Vogel 	} else {
20458cfa0ad2SJack F Vogel 		old_bank_offset = nvm->flash_bank_size;
20468cfa0ad2SJack F Vogel 		new_bank_offset = 0;
2047d035aa2dSJack F Vogel 		ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
2048a69ed8dfSJack F Vogel 		if (ret_val)
2049a69ed8dfSJack F Vogel 			goto release;
20508cfa0ad2SJack F Vogel 	}
20518cfa0ad2SJack F Vogel 
20528cfa0ad2SJack F Vogel 	for (i = 0; i < E1000_SHADOW_RAM_WORDS; i++) {
20538cfa0ad2SJack F Vogel 		/*
20548cfa0ad2SJack F Vogel 		 * Determine whether to write the value stored
20558cfa0ad2SJack F Vogel 		 * in the other NVM bank or a modified value stored
20568cfa0ad2SJack F Vogel 		 * in the shadow RAM
20578cfa0ad2SJack F Vogel 		 */
20588cfa0ad2SJack F Vogel 		if (dev_spec->shadow_ram[i].modified) {
20598cfa0ad2SJack F Vogel 			data = dev_spec->shadow_ram[i].value;
20608cfa0ad2SJack F Vogel 		} else {
2061d035aa2dSJack F Vogel 			ret_val = e1000_read_flash_word_ich8lan(hw, i +
2062d035aa2dSJack F Vogel 			                                        old_bank_offset,
20638cfa0ad2SJack F Vogel 			                                        &data);
2064d035aa2dSJack F Vogel 			if (ret_val)
2065d035aa2dSJack F Vogel 				break;
20668cfa0ad2SJack F Vogel 		}
20678cfa0ad2SJack F Vogel 
20688cfa0ad2SJack F Vogel 		/*
20698cfa0ad2SJack F Vogel 		 * If the word is 0x13, then make sure the signature bits
20708cfa0ad2SJack F Vogel 		 * (15:14) are 11b until the commit has completed.
20718cfa0ad2SJack F Vogel 		 * This will allow us to write 10b which indicates the
20728cfa0ad2SJack F Vogel 		 * signature is valid.  We want to do this after the write
20738cfa0ad2SJack F Vogel 		 * has completed so that we don't mark the segment valid
20748cfa0ad2SJack F Vogel 		 * while the write is still in progress
20758cfa0ad2SJack F Vogel 		 */
20768cfa0ad2SJack F Vogel 		if (i == E1000_ICH_NVM_SIG_WORD)
20778cfa0ad2SJack F Vogel 			data |= E1000_ICH_NVM_SIG_MASK;
20788cfa0ad2SJack F Vogel 
20798cfa0ad2SJack F Vogel 		/* Convert offset to bytes. */
20808cfa0ad2SJack F Vogel 		act_offset = (i + new_bank_offset) << 1;
20818cfa0ad2SJack F Vogel 
20828cfa0ad2SJack F Vogel 		usec_delay(100);
20838cfa0ad2SJack F Vogel 		/* Write the bytes to the new bank. */
20848cfa0ad2SJack F Vogel 		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
20858cfa0ad2SJack F Vogel 		                                               act_offset,
20868cfa0ad2SJack F Vogel 		                                               (u8)data);
20878cfa0ad2SJack F Vogel 		if (ret_val)
20888cfa0ad2SJack F Vogel 			break;
20898cfa0ad2SJack F Vogel 
20908cfa0ad2SJack F Vogel 		usec_delay(100);
20918cfa0ad2SJack F Vogel 		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
20928cfa0ad2SJack F Vogel 		                                          act_offset + 1,
20938cfa0ad2SJack F Vogel 		                                          (u8)(data >> 8));
20948cfa0ad2SJack F Vogel 		if (ret_val)
20958cfa0ad2SJack F Vogel 			break;
20968cfa0ad2SJack F Vogel 	}
20978cfa0ad2SJack F Vogel 
20988cfa0ad2SJack F Vogel 	/*
20998cfa0ad2SJack F Vogel 	 * Don't bother writing the segment valid bits if sector
21008cfa0ad2SJack F Vogel 	 * programming failed.
21018cfa0ad2SJack F Vogel 	 */
21028cfa0ad2SJack F Vogel 	if (ret_val) {
21038cfa0ad2SJack F Vogel 		DEBUGOUT("Flash commit failed.\n");
2104a69ed8dfSJack F Vogel 		goto release;
21058cfa0ad2SJack F Vogel 	}
21068cfa0ad2SJack F Vogel 
21078cfa0ad2SJack F Vogel 	/*
21088cfa0ad2SJack F Vogel 	 * Finally validate the new segment by setting bit 15:14
21098cfa0ad2SJack F Vogel 	 * to 10b in word 0x13 , this can be done without an
21108cfa0ad2SJack F Vogel 	 * erase as well since these bits are 11 to start with
21118cfa0ad2SJack F Vogel 	 * and we need to change bit 14 to 0b
21128cfa0ad2SJack F Vogel 	 */
21138cfa0ad2SJack F Vogel 	act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
2114d035aa2dSJack F Vogel 	ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
2115a69ed8dfSJack F Vogel 	if (ret_val)
2116a69ed8dfSJack F Vogel 		goto release;
21174edd8523SJack F Vogel 
21188cfa0ad2SJack F Vogel 	data &= 0xBFFF;
21198cfa0ad2SJack F Vogel 	ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
21208cfa0ad2SJack F Vogel 	                                               act_offset * 2 + 1,
21218cfa0ad2SJack F Vogel 	                                               (u8)(data >> 8));
2122a69ed8dfSJack F Vogel 	if (ret_val)
2123a69ed8dfSJack F Vogel 		goto release;
21248cfa0ad2SJack F Vogel 
21258cfa0ad2SJack F Vogel 	/*
21268cfa0ad2SJack F Vogel 	 * And invalidate the previously valid segment by setting
21278cfa0ad2SJack F Vogel 	 * its signature word (0x13) high_byte to 0b. This can be
21288cfa0ad2SJack F Vogel 	 * done without an erase because flash erase sets all bits
21298cfa0ad2SJack F Vogel 	 * to 1's. We can write 1's to 0's without an erase
21308cfa0ad2SJack F Vogel 	 */
21318cfa0ad2SJack F Vogel 	act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
21328cfa0ad2SJack F Vogel 	ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
2133a69ed8dfSJack F Vogel 	if (ret_val)
2134a69ed8dfSJack F Vogel 		goto release;
21358cfa0ad2SJack F Vogel 
21368cfa0ad2SJack F Vogel 	/* Great!  Everything worked, we can now clear the cached entries. */
21378cfa0ad2SJack F Vogel 	for (i = 0; i < E1000_SHADOW_RAM_WORDS; i++) {
21388cfa0ad2SJack F Vogel 		dev_spec->shadow_ram[i].modified = FALSE;
21398cfa0ad2SJack F Vogel 		dev_spec->shadow_ram[i].value = 0xFFFF;
21408cfa0ad2SJack F Vogel 	}
21418cfa0ad2SJack F Vogel 
2142a69ed8dfSJack F Vogel release:
21438cfa0ad2SJack F Vogel 	nvm->ops.release(hw);
21448cfa0ad2SJack F Vogel 
21458cfa0ad2SJack F Vogel 	/*
21468cfa0ad2SJack F Vogel 	 * Reload the EEPROM, or else modifications will not appear
21478cfa0ad2SJack F Vogel 	 * until after the next adapter reset.
21488cfa0ad2SJack F Vogel 	 */
2149a69ed8dfSJack F Vogel 	if (!ret_val) {
21508cfa0ad2SJack F Vogel 		nvm->ops.reload(hw);
21518cfa0ad2SJack F Vogel 		msec_delay(10);
2152a69ed8dfSJack F Vogel 	}
21538cfa0ad2SJack F Vogel 
21548cfa0ad2SJack F Vogel out:
2155d035aa2dSJack F Vogel 	if (ret_val)
2156d035aa2dSJack F Vogel 		DEBUGOUT1("NVM update error: %d\n", ret_val);
2157d035aa2dSJack F Vogel 
21588cfa0ad2SJack F Vogel 	return ret_val;
21598cfa0ad2SJack F Vogel }
21608cfa0ad2SJack F Vogel 
21618cfa0ad2SJack F Vogel /**
21628cfa0ad2SJack F Vogel  *  e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
21638cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
21648cfa0ad2SJack F Vogel  *
21658cfa0ad2SJack F Vogel  *  Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
2166daf9197cSJack F Vogel  *  If the bit is 0, that the EEPROM had been modified, but the checksum was not
2167daf9197cSJack F Vogel  *  calculated, in which case we need to calculate the checksum and set bit 6.
21688cfa0ad2SJack F Vogel  **/
21698cfa0ad2SJack F Vogel static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
21708cfa0ad2SJack F Vogel {
21718cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
21728cfa0ad2SJack F Vogel 	u16 data;
21738cfa0ad2SJack F Vogel 
21748cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_validate_nvm_checksum_ich8lan");
21758cfa0ad2SJack F Vogel 
21768cfa0ad2SJack F Vogel 	/*
21778cfa0ad2SJack F Vogel 	 * Read 0x19 and check bit 6.  If this bit is 0, the checksum
21788cfa0ad2SJack F Vogel 	 * needs to be fixed.  This bit is an indication that the NVM
21798cfa0ad2SJack F Vogel 	 * was prepared by OEM software and did not calculate the
21808cfa0ad2SJack F Vogel 	 * checksum...a likely scenario.
21818cfa0ad2SJack F Vogel 	 */
21828cfa0ad2SJack F Vogel 	ret_val = hw->nvm.ops.read(hw, 0x19, 1, &data);
21838cfa0ad2SJack F Vogel 	if (ret_val)
21848cfa0ad2SJack F Vogel 		goto out;
21858cfa0ad2SJack F Vogel 
21868cfa0ad2SJack F Vogel 	if ((data & 0x40) == 0) {
21878cfa0ad2SJack F Vogel 		data |= 0x40;
21888cfa0ad2SJack F Vogel 		ret_val = hw->nvm.ops.write(hw, 0x19, 1, &data);
21898cfa0ad2SJack F Vogel 		if (ret_val)
21908cfa0ad2SJack F Vogel 			goto out;
21918cfa0ad2SJack F Vogel 		ret_val = hw->nvm.ops.update(hw);
21928cfa0ad2SJack F Vogel 		if (ret_val)
21938cfa0ad2SJack F Vogel 			goto out;
21948cfa0ad2SJack F Vogel 	}
21958cfa0ad2SJack F Vogel 
21968cfa0ad2SJack F Vogel 	ret_val = e1000_validate_nvm_checksum_generic(hw);
21978cfa0ad2SJack F Vogel 
21988cfa0ad2SJack F Vogel out:
21998cfa0ad2SJack F Vogel 	return ret_val;
22008cfa0ad2SJack F Vogel }
22018cfa0ad2SJack F Vogel 
22028cfa0ad2SJack F Vogel /**
22038cfa0ad2SJack F Vogel  *  e1000_write_flash_data_ich8lan - Writes bytes to the NVM
22048cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
22058cfa0ad2SJack F Vogel  *  @offset: The offset (in bytes) of the byte/word to read.
22068cfa0ad2SJack F Vogel  *  @size: Size of data to read, 1=byte 2=word
22078cfa0ad2SJack F Vogel  *  @data: The byte(s) to write to the NVM.
22088cfa0ad2SJack F Vogel  *
22098cfa0ad2SJack F Vogel  *  Writes one/two bytes to the NVM using the flash access registers.
22108cfa0ad2SJack F Vogel  **/
22118cfa0ad2SJack F Vogel static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
22128cfa0ad2SJack F Vogel                                           u8 size, u16 data)
22138cfa0ad2SJack F Vogel {
22148cfa0ad2SJack F Vogel 	union ich8_hws_flash_status hsfsts;
22158cfa0ad2SJack F Vogel 	union ich8_hws_flash_ctrl hsflctl;
22168cfa0ad2SJack F Vogel 	u32 flash_linear_addr;
22178cfa0ad2SJack F Vogel 	u32 flash_data = 0;
22188cfa0ad2SJack F Vogel 	s32 ret_val = -E1000_ERR_NVM;
22198cfa0ad2SJack F Vogel 	u8 count = 0;
22208cfa0ad2SJack F Vogel 
22218cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_write_ich8_data");
22228cfa0ad2SJack F Vogel 
22238cfa0ad2SJack F Vogel 	if (size < 1 || size > 2 || data > size * 0xff ||
22248cfa0ad2SJack F Vogel 	    offset > ICH_FLASH_LINEAR_ADDR_MASK)
22258cfa0ad2SJack F Vogel 		goto out;
22268cfa0ad2SJack F Vogel 
22278cfa0ad2SJack F Vogel 	flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
22288cfa0ad2SJack F Vogel 	                    hw->nvm.flash_base_addr;
22298cfa0ad2SJack F Vogel 
22308cfa0ad2SJack F Vogel 	do {
22318cfa0ad2SJack F Vogel 		usec_delay(1);
22328cfa0ad2SJack F Vogel 		/* Steps */
22338cfa0ad2SJack F Vogel 		ret_val = e1000_flash_cycle_init_ich8lan(hw);
22348cfa0ad2SJack F Vogel 		if (ret_val != E1000_SUCCESS)
22358cfa0ad2SJack F Vogel 			break;
22368cfa0ad2SJack F Vogel 
22378cfa0ad2SJack F Vogel 		hsflctl.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFCTL);
22388cfa0ad2SJack F Vogel 		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
22398cfa0ad2SJack F Vogel 		hsflctl.hsf_ctrl.fldbcount = size - 1;
22408cfa0ad2SJack F Vogel 		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
22418cfa0ad2SJack F Vogel 		E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, hsflctl.regval);
22428cfa0ad2SJack F Vogel 
22438cfa0ad2SJack F Vogel 		E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR, flash_linear_addr);
22448cfa0ad2SJack F Vogel 
22458cfa0ad2SJack F Vogel 		if (size == 1)
22468cfa0ad2SJack F Vogel 			flash_data = (u32)data & 0x00FF;
22478cfa0ad2SJack F Vogel 		else
22488cfa0ad2SJack F Vogel 			flash_data = (u32)data;
22498cfa0ad2SJack F Vogel 
22508cfa0ad2SJack F Vogel 		E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FDATA0, flash_data);
22518cfa0ad2SJack F Vogel 
22528cfa0ad2SJack F Vogel 		/*
22538cfa0ad2SJack F Vogel 		 * check if FCERR is set to 1 , if set to 1, clear it
22548cfa0ad2SJack F Vogel 		 * and try the whole sequence a few more times else done
22558cfa0ad2SJack F Vogel 		 */
22568cfa0ad2SJack F Vogel 		ret_val = e1000_flash_cycle_ich8lan(hw,
22578cfa0ad2SJack F Vogel 		                               ICH_FLASH_WRITE_COMMAND_TIMEOUT);
2258daf9197cSJack F Vogel 		if (ret_val == E1000_SUCCESS)
22598cfa0ad2SJack F Vogel 			break;
2260daf9197cSJack F Vogel 
22618cfa0ad2SJack F Vogel 		/*
22628cfa0ad2SJack F Vogel 		 * If we're here, then things are most likely
22638cfa0ad2SJack F Vogel 		 * completely hosed, but if the error condition
22648cfa0ad2SJack F Vogel 		 * is detected, it won't hurt to give it another
22658cfa0ad2SJack F Vogel 		 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
22668cfa0ad2SJack F Vogel 		 */
2267daf9197cSJack F Vogel 		hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS);
22684edd8523SJack F Vogel 		if (hsfsts.hsf_status.flcerr == 1)
22698cfa0ad2SJack F Vogel 			/* Repeat for some time before giving up. */
22708cfa0ad2SJack F Vogel 			continue;
22714edd8523SJack F Vogel 		if (hsfsts.hsf_status.flcdone == 0) {
22728cfa0ad2SJack F Vogel 			DEBUGOUT("Timeout error - flash cycle "
22738cfa0ad2SJack F Vogel 				 "did not complete.");
22748cfa0ad2SJack F Vogel 			break;
22758cfa0ad2SJack F Vogel 		}
22768cfa0ad2SJack F Vogel 	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
22778cfa0ad2SJack F Vogel 
22788cfa0ad2SJack F Vogel out:
22798cfa0ad2SJack F Vogel 	return ret_val;
22808cfa0ad2SJack F Vogel }
22818cfa0ad2SJack F Vogel 
22828cfa0ad2SJack F Vogel /**
22838cfa0ad2SJack F Vogel  *  e1000_write_flash_byte_ich8lan - Write a single byte to NVM
22848cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
22858cfa0ad2SJack F Vogel  *  @offset: The index of the byte to read.
22868cfa0ad2SJack F Vogel  *  @data: The byte to write to the NVM.
22878cfa0ad2SJack F Vogel  *
22888cfa0ad2SJack F Vogel  *  Writes a single byte to the NVM using the flash access registers.
22898cfa0ad2SJack F Vogel  **/
22908cfa0ad2SJack F Vogel static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
22918cfa0ad2SJack F Vogel                                           u8 data)
22928cfa0ad2SJack F Vogel {
22938cfa0ad2SJack F Vogel 	u16 word = (u16)data;
22948cfa0ad2SJack F Vogel 
22958cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_write_flash_byte_ich8lan");
22968cfa0ad2SJack F Vogel 
22978cfa0ad2SJack F Vogel 	return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
22988cfa0ad2SJack F Vogel }
22998cfa0ad2SJack F Vogel 
23008cfa0ad2SJack F Vogel /**
23018cfa0ad2SJack F Vogel  *  e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
23028cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
23038cfa0ad2SJack F Vogel  *  @offset: The offset of the byte to write.
23048cfa0ad2SJack F Vogel  *  @byte: The byte to write to the NVM.
23058cfa0ad2SJack F Vogel  *
23068cfa0ad2SJack F Vogel  *  Writes a single byte to the NVM using the flash access registers.
23078cfa0ad2SJack F Vogel  *  Goes through a retry algorithm before giving up.
23088cfa0ad2SJack F Vogel  **/
23098cfa0ad2SJack F Vogel static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
23108cfa0ad2SJack F Vogel                                                 u32 offset, u8 byte)
23118cfa0ad2SJack F Vogel {
23128cfa0ad2SJack F Vogel 	s32 ret_val;
23138cfa0ad2SJack F Vogel 	u16 program_retries;
23148cfa0ad2SJack F Vogel 
23158cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_retry_write_flash_byte_ich8lan");
23168cfa0ad2SJack F Vogel 
23178cfa0ad2SJack F Vogel 	ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
23188cfa0ad2SJack F Vogel 	if (ret_val == E1000_SUCCESS)
23198cfa0ad2SJack F Vogel 		goto out;
23208cfa0ad2SJack F Vogel 
23218cfa0ad2SJack F Vogel 	for (program_retries = 0; program_retries < 100; program_retries++) {
23228cfa0ad2SJack F Vogel 		DEBUGOUT2("Retrying Byte %2.2X at offset %u\n", byte, offset);
23238cfa0ad2SJack F Vogel 		usec_delay(100);
23248cfa0ad2SJack F Vogel 		ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
23258cfa0ad2SJack F Vogel 		if (ret_val == E1000_SUCCESS)
23268cfa0ad2SJack F Vogel 			break;
23278cfa0ad2SJack F Vogel 	}
23288cfa0ad2SJack F Vogel 	if (program_retries == 100) {
23298cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_NVM;
23308cfa0ad2SJack F Vogel 		goto out;
23318cfa0ad2SJack F Vogel 	}
23328cfa0ad2SJack F Vogel 
23338cfa0ad2SJack F Vogel out:
23348cfa0ad2SJack F Vogel 	return ret_val;
23358cfa0ad2SJack F Vogel }
23368cfa0ad2SJack F Vogel 
23378cfa0ad2SJack F Vogel /**
23388cfa0ad2SJack F Vogel  *  e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
23398cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
23408cfa0ad2SJack F Vogel  *  @bank: 0 for first bank, 1 for second bank, etc.
23418cfa0ad2SJack F Vogel  *
23428cfa0ad2SJack F Vogel  *  Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
23438cfa0ad2SJack F Vogel  *  bank N is 4096 * N + flash_reg_addr.
23448cfa0ad2SJack F Vogel  **/
23458cfa0ad2SJack F Vogel static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
23468cfa0ad2SJack F Vogel {
23478cfa0ad2SJack F Vogel 	struct e1000_nvm_info *nvm = &hw->nvm;
23488cfa0ad2SJack F Vogel 	union ich8_hws_flash_status hsfsts;
23498cfa0ad2SJack F Vogel 	union ich8_hws_flash_ctrl hsflctl;
23508cfa0ad2SJack F Vogel 	u32 flash_linear_addr;
23518cfa0ad2SJack F Vogel 	/* bank size is in 16bit words - adjust to bytes */
23528cfa0ad2SJack F Vogel 	u32 flash_bank_size = nvm->flash_bank_size * 2;
23538cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
23548cfa0ad2SJack F Vogel 	s32 count = 0;
23558cfa0ad2SJack F Vogel 	s32 j, iteration, sector_size;
23568cfa0ad2SJack F Vogel 
23578cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_erase_flash_bank_ich8lan");
23588cfa0ad2SJack F Vogel 
23598cfa0ad2SJack F Vogel 	hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS);
23608cfa0ad2SJack F Vogel 
23618cfa0ad2SJack F Vogel 	/*
23628cfa0ad2SJack F Vogel 	 * Determine HW Sector size: Read BERASE bits of hw flash status
23638cfa0ad2SJack F Vogel 	 * register
23648cfa0ad2SJack F Vogel 	 * 00: The Hw sector is 256 bytes, hence we need to erase 16
23658cfa0ad2SJack F Vogel 	 *     consecutive sectors.  The start index for the nth Hw sector
23668cfa0ad2SJack F Vogel 	 *     can be calculated as = bank * 4096 + n * 256
23678cfa0ad2SJack F Vogel 	 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
23688cfa0ad2SJack F Vogel 	 *     The start index for the nth Hw sector can be calculated
23698cfa0ad2SJack F Vogel 	 *     as = bank * 4096
23708cfa0ad2SJack F Vogel 	 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
23718cfa0ad2SJack F Vogel 	 *     (ich9 only, otherwise error condition)
23728cfa0ad2SJack F Vogel 	 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
23738cfa0ad2SJack F Vogel 	 */
23748cfa0ad2SJack F Vogel 	switch (hsfsts.hsf_status.berasesz) {
23758cfa0ad2SJack F Vogel 	case 0:
23768cfa0ad2SJack F Vogel 		/* Hw sector size 256 */
23778cfa0ad2SJack F Vogel 		sector_size = ICH_FLASH_SEG_SIZE_256;
23788cfa0ad2SJack F Vogel 		iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
23798cfa0ad2SJack F Vogel 		break;
23808cfa0ad2SJack F Vogel 	case 1:
23818cfa0ad2SJack F Vogel 		sector_size = ICH_FLASH_SEG_SIZE_4K;
23829d81738fSJack F Vogel 		iteration = 1;
23838cfa0ad2SJack F Vogel 		break;
23848cfa0ad2SJack F Vogel 	case 2:
23858cfa0ad2SJack F Vogel 		sector_size = ICH_FLASH_SEG_SIZE_8K;
23868bd0025fSJack F Vogel 		iteration = 1;
23878cfa0ad2SJack F Vogel 		break;
23888cfa0ad2SJack F Vogel 	case 3:
23898cfa0ad2SJack F Vogel 		sector_size = ICH_FLASH_SEG_SIZE_64K;
23909d81738fSJack F Vogel 		iteration = 1;
23918cfa0ad2SJack F Vogel 		break;
23928cfa0ad2SJack F Vogel 	default:
23938cfa0ad2SJack F Vogel 		ret_val = -E1000_ERR_NVM;
23948cfa0ad2SJack F Vogel 		goto out;
23958cfa0ad2SJack F Vogel 	}
23968cfa0ad2SJack F Vogel 
23978cfa0ad2SJack F Vogel 	/* Start with the base address, then add the sector offset. */
23988cfa0ad2SJack F Vogel 	flash_linear_addr = hw->nvm.flash_base_addr;
23994edd8523SJack F Vogel 	flash_linear_addr += (bank) ? flash_bank_size : 0;
24008cfa0ad2SJack F Vogel 
24018cfa0ad2SJack F Vogel 	for (j = 0; j < iteration ; j++) {
24028cfa0ad2SJack F Vogel 		do {
24038cfa0ad2SJack F Vogel 			/* Steps */
24048cfa0ad2SJack F Vogel 			ret_val = e1000_flash_cycle_init_ich8lan(hw);
24058cfa0ad2SJack F Vogel 			if (ret_val)
24068cfa0ad2SJack F Vogel 				goto out;
24078cfa0ad2SJack F Vogel 
24088cfa0ad2SJack F Vogel 			/*
24098cfa0ad2SJack F Vogel 			 * Write a value 11 (block Erase) in Flash
24108cfa0ad2SJack F Vogel 			 * Cycle field in hw flash control
24118cfa0ad2SJack F Vogel 			 */
24128cfa0ad2SJack F Vogel 			hsflctl.regval = E1000_READ_FLASH_REG16(hw,
24138cfa0ad2SJack F Vogel 			                                      ICH_FLASH_HSFCTL);
24148cfa0ad2SJack F Vogel 			hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
2415daf9197cSJack F Vogel 			E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL,
24168cfa0ad2SJack F Vogel 			                        hsflctl.regval);
24178cfa0ad2SJack F Vogel 
24188cfa0ad2SJack F Vogel 			/*
24198cfa0ad2SJack F Vogel 			 * Write the last 24 bits of an index within the
24208cfa0ad2SJack F Vogel 			 * block into Flash Linear address field in Flash
24218cfa0ad2SJack F Vogel 			 * Address.
24228cfa0ad2SJack F Vogel 			 */
24238cfa0ad2SJack F Vogel 			flash_linear_addr += (j * sector_size);
2424daf9197cSJack F Vogel 			E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR,
24258cfa0ad2SJack F Vogel 			                      flash_linear_addr);
24268cfa0ad2SJack F Vogel 
24278cfa0ad2SJack F Vogel 			ret_val = e1000_flash_cycle_ich8lan(hw,
24288cfa0ad2SJack F Vogel 			                       ICH_FLASH_ERASE_COMMAND_TIMEOUT);
2429daf9197cSJack F Vogel 			if (ret_val == E1000_SUCCESS)
24308cfa0ad2SJack F Vogel 				break;
2431daf9197cSJack F Vogel 
24328cfa0ad2SJack F Vogel 			/*
24338cfa0ad2SJack F Vogel 			 * Check if FCERR is set to 1.  If 1,
24348cfa0ad2SJack F Vogel 			 * clear it and try the whole sequence
24358cfa0ad2SJack F Vogel 			 * a few more times else Done
24368cfa0ad2SJack F Vogel 			 */
24378cfa0ad2SJack F Vogel 			hsfsts.regval = E1000_READ_FLASH_REG16(hw,
24388cfa0ad2SJack F Vogel 						      ICH_FLASH_HSFSTS);
2439daf9197cSJack F Vogel 			if (hsfsts.hsf_status.flcerr == 1)
2440daf9197cSJack F Vogel 				/* repeat for some time before giving up */
24418cfa0ad2SJack F Vogel 				continue;
2442daf9197cSJack F Vogel 			else if (hsfsts.hsf_status.flcdone == 0)
24438cfa0ad2SJack F Vogel 				goto out;
24448cfa0ad2SJack F Vogel 		} while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
24458cfa0ad2SJack F Vogel 	}
24468cfa0ad2SJack F Vogel 
24478cfa0ad2SJack F Vogel out:
24488cfa0ad2SJack F Vogel 	return ret_val;
24498cfa0ad2SJack F Vogel }
24508cfa0ad2SJack F Vogel 
24518cfa0ad2SJack F Vogel /**
24528cfa0ad2SJack F Vogel  *  e1000_valid_led_default_ich8lan - Set the default LED settings
24538cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
24548cfa0ad2SJack F Vogel  *  @data: Pointer to the LED settings
24558cfa0ad2SJack F Vogel  *
24568cfa0ad2SJack F Vogel  *  Reads the LED default settings from the NVM to data.  If the NVM LED
24578cfa0ad2SJack F Vogel  *  settings is all 0's or F's, set the LED default to a valid LED default
24588cfa0ad2SJack F Vogel  *  setting.
24598cfa0ad2SJack F Vogel  **/
24608cfa0ad2SJack F Vogel static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
24618cfa0ad2SJack F Vogel {
24628cfa0ad2SJack F Vogel 	s32 ret_val;
24638cfa0ad2SJack F Vogel 
24648cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_valid_led_default_ich8lan");
24658cfa0ad2SJack F Vogel 
24668cfa0ad2SJack F Vogel 	ret_val = hw->nvm.ops.read(hw, NVM_ID_LED_SETTINGS, 1, data);
24678cfa0ad2SJack F Vogel 	if (ret_val) {
24688cfa0ad2SJack F Vogel 		DEBUGOUT("NVM Read Error\n");
24698cfa0ad2SJack F Vogel 		goto out;
24708cfa0ad2SJack F Vogel 	}
24718cfa0ad2SJack F Vogel 
24728cfa0ad2SJack F Vogel 	if (*data == ID_LED_RESERVED_0000 ||
24738cfa0ad2SJack F Vogel 	    *data == ID_LED_RESERVED_FFFF)
24748cfa0ad2SJack F Vogel 		*data = ID_LED_DEFAULT_ICH8LAN;
24758cfa0ad2SJack F Vogel 
24768cfa0ad2SJack F Vogel out:
24778cfa0ad2SJack F Vogel 	return ret_val;
24788cfa0ad2SJack F Vogel }
24798cfa0ad2SJack F Vogel 
24808cfa0ad2SJack F Vogel /**
24819d81738fSJack F Vogel  *  e1000_id_led_init_pchlan - store LED configurations
24829d81738fSJack F Vogel  *  @hw: pointer to the HW structure
24839d81738fSJack F Vogel  *
24849d81738fSJack F Vogel  *  PCH does not control LEDs via the LEDCTL register, rather it uses
24859d81738fSJack F Vogel  *  the PHY LED configuration register.
24869d81738fSJack F Vogel  *
24879d81738fSJack F Vogel  *  PCH also does not have an "always on" or "always off" mode which
24889d81738fSJack F Vogel  *  complicates the ID feature.  Instead of using the "on" mode to indicate
24899d81738fSJack F Vogel  *  in ledctl_mode2 the LEDs to use for ID (see e1000_id_led_init_generic()),
24909d81738fSJack F Vogel  *  use "link_up" mode.  The LEDs will still ID on request if there is no
24919d81738fSJack F Vogel  *  link based on logic in e1000_led_[on|off]_pchlan().
24929d81738fSJack F Vogel  **/
24939d81738fSJack F Vogel static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
24949d81738fSJack F Vogel {
24959d81738fSJack F Vogel 	struct e1000_mac_info *mac = &hw->mac;
24969d81738fSJack F Vogel 	s32 ret_val;
24979d81738fSJack F Vogel 	const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
24989d81738fSJack F Vogel 	const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
24999d81738fSJack F Vogel 	u16 data, i, temp, shift;
25009d81738fSJack F Vogel 
25019d81738fSJack F Vogel 	DEBUGFUNC("e1000_id_led_init_pchlan");
25029d81738fSJack F Vogel 
25039d81738fSJack F Vogel 	/* Get default ID LED modes */
25049d81738fSJack F Vogel 	ret_val = hw->nvm.ops.valid_led_default(hw, &data);
25059d81738fSJack F Vogel 	if (ret_val)
25069d81738fSJack F Vogel 		goto out;
25079d81738fSJack F Vogel 
25089d81738fSJack F Vogel 	mac->ledctl_default = E1000_READ_REG(hw, E1000_LEDCTL);
25099d81738fSJack F Vogel 	mac->ledctl_mode1 = mac->ledctl_default;
25109d81738fSJack F Vogel 	mac->ledctl_mode2 = mac->ledctl_default;
25119d81738fSJack F Vogel 
25129d81738fSJack F Vogel 	for (i = 0; i < 4; i++) {
25139d81738fSJack F Vogel 		temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
25149d81738fSJack F Vogel 		shift = (i * 5);
25159d81738fSJack F Vogel 		switch (temp) {
25169d81738fSJack F Vogel 		case ID_LED_ON1_DEF2:
25179d81738fSJack F Vogel 		case ID_LED_ON1_ON2:
25189d81738fSJack F Vogel 		case ID_LED_ON1_OFF2:
25199d81738fSJack F Vogel 			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
25209d81738fSJack F Vogel 			mac->ledctl_mode1 |= (ledctl_on << shift);
25219d81738fSJack F Vogel 			break;
25229d81738fSJack F Vogel 		case ID_LED_OFF1_DEF2:
25239d81738fSJack F Vogel 		case ID_LED_OFF1_ON2:
25249d81738fSJack F Vogel 		case ID_LED_OFF1_OFF2:
25259d81738fSJack F Vogel 			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
25269d81738fSJack F Vogel 			mac->ledctl_mode1 |= (ledctl_off << shift);
25279d81738fSJack F Vogel 			break;
25289d81738fSJack F Vogel 		default:
25299d81738fSJack F Vogel 			/* Do nothing */
25309d81738fSJack F Vogel 			break;
25319d81738fSJack F Vogel 		}
25329d81738fSJack F Vogel 		switch (temp) {
25339d81738fSJack F Vogel 		case ID_LED_DEF1_ON2:
25349d81738fSJack F Vogel 		case ID_LED_ON1_ON2:
25359d81738fSJack F Vogel 		case ID_LED_OFF1_ON2:
25369d81738fSJack F Vogel 			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
25379d81738fSJack F Vogel 			mac->ledctl_mode2 |= (ledctl_on << shift);
25389d81738fSJack F Vogel 			break;
25399d81738fSJack F Vogel 		case ID_LED_DEF1_OFF2:
25409d81738fSJack F Vogel 		case ID_LED_ON1_OFF2:
25419d81738fSJack F Vogel 		case ID_LED_OFF1_OFF2:
25429d81738fSJack F Vogel 			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
25439d81738fSJack F Vogel 			mac->ledctl_mode2 |= (ledctl_off << shift);
25449d81738fSJack F Vogel 			break;
25459d81738fSJack F Vogel 		default:
25469d81738fSJack F Vogel 			/* Do nothing */
25479d81738fSJack F Vogel 			break;
25489d81738fSJack F Vogel 		}
25499d81738fSJack F Vogel 	}
25509d81738fSJack F Vogel 
25519d81738fSJack F Vogel out:
25529d81738fSJack F Vogel 	return ret_val;
25539d81738fSJack F Vogel }
25549d81738fSJack F Vogel 
25559d81738fSJack F Vogel /**
25568cfa0ad2SJack F Vogel  *  e1000_get_bus_info_ich8lan - Get/Set the bus type and width
25578cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
25588cfa0ad2SJack F Vogel  *
25598cfa0ad2SJack F Vogel  *  ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
25608cfa0ad2SJack F Vogel  *  register, so the the bus width is hard coded.
25618cfa0ad2SJack F Vogel  **/
25628cfa0ad2SJack F Vogel static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
25638cfa0ad2SJack F Vogel {
25648cfa0ad2SJack F Vogel 	struct e1000_bus_info *bus = &hw->bus;
25658cfa0ad2SJack F Vogel 	s32 ret_val;
25668cfa0ad2SJack F Vogel 
25678cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_get_bus_info_ich8lan");
25688cfa0ad2SJack F Vogel 
25698cfa0ad2SJack F Vogel 	ret_val = e1000_get_bus_info_pcie_generic(hw);
25708cfa0ad2SJack F Vogel 
25718cfa0ad2SJack F Vogel 	/*
25728cfa0ad2SJack F Vogel 	 * ICH devices are "PCI Express"-ish.  They have
25738cfa0ad2SJack F Vogel 	 * a configuration space, but do not contain
25748cfa0ad2SJack F Vogel 	 * PCI Express Capability registers, so bus width
25758cfa0ad2SJack F Vogel 	 * must be hardcoded.
25768cfa0ad2SJack F Vogel 	 */
25778cfa0ad2SJack F Vogel 	if (bus->width == e1000_bus_width_unknown)
25788cfa0ad2SJack F Vogel 		bus->width = e1000_bus_width_pcie_x1;
25798cfa0ad2SJack F Vogel 
25808cfa0ad2SJack F Vogel 	return ret_val;
25818cfa0ad2SJack F Vogel }
25828cfa0ad2SJack F Vogel 
25838cfa0ad2SJack F Vogel /**
25848cfa0ad2SJack F Vogel  *  e1000_reset_hw_ich8lan - Reset the hardware
25858cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
25868cfa0ad2SJack F Vogel  *
25878cfa0ad2SJack F Vogel  *  Does a full reset of the hardware which includes a reset of the PHY and
25888cfa0ad2SJack F Vogel  *  MAC.
25898cfa0ad2SJack F Vogel  **/
25908cfa0ad2SJack F Vogel static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
25918cfa0ad2SJack F Vogel {
25924edd8523SJack F Vogel 	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
25934edd8523SJack F Vogel 	u16 reg;
25948cfa0ad2SJack F Vogel 	u32 ctrl, icr, kab;
25958cfa0ad2SJack F Vogel 	s32 ret_val;
25968cfa0ad2SJack F Vogel 
25978cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_reset_hw_ich8lan");
25988cfa0ad2SJack F Vogel 
25998cfa0ad2SJack F Vogel 	/*
26008cfa0ad2SJack F Vogel 	 * Prevent the PCI-E bus from sticking if there is no TLP connection
26018cfa0ad2SJack F Vogel 	 * on the last TLP read/write transaction when MAC is reset.
26028cfa0ad2SJack F Vogel 	 */
26038cfa0ad2SJack F Vogel 	ret_val = e1000_disable_pcie_master_generic(hw);
2604daf9197cSJack F Vogel 	if (ret_val)
26058cfa0ad2SJack F Vogel 		DEBUGOUT("PCI-E Master disable polling has failed.\n");
26068cfa0ad2SJack F Vogel 
26078cfa0ad2SJack F Vogel 	DEBUGOUT("Masking off all interrupts\n");
26088cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_IMC, 0xffffffff);
26098cfa0ad2SJack F Vogel 
26108cfa0ad2SJack F Vogel 	/*
26118cfa0ad2SJack F Vogel 	 * Disable the Transmit and Receive units.  Then delay to allow
26128cfa0ad2SJack F Vogel 	 * any pending transactions to complete before we hit the MAC
26138cfa0ad2SJack F Vogel 	 * with the global reset.
26148cfa0ad2SJack F Vogel 	 */
26158cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_RCTL, 0);
26168cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_TCTL, E1000_TCTL_PSP);
26178cfa0ad2SJack F Vogel 	E1000_WRITE_FLUSH(hw);
26188cfa0ad2SJack F Vogel 
26198cfa0ad2SJack F Vogel 	msec_delay(10);
26208cfa0ad2SJack F Vogel 
26218cfa0ad2SJack F Vogel 	/* Workaround for ICH8 bit corruption issue in FIFO memory */
26228cfa0ad2SJack F Vogel 	if (hw->mac.type == e1000_ich8lan) {
26238cfa0ad2SJack F Vogel 		/* Set Tx and Rx buffer allocation to 8k apiece. */
26248cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PBA, E1000_PBA_8K);
26258cfa0ad2SJack F Vogel 		/* Set Packet Buffer Size to 16k. */
26268cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PBS, E1000_PBS_16K);
26278cfa0ad2SJack F Vogel 	}
26288cfa0ad2SJack F Vogel 
26294edd8523SJack F Vogel 	if (hw->mac.type == e1000_pchlan) {
26304edd8523SJack F Vogel 		/* Save the NVM K1 bit setting*/
26314edd8523SJack F Vogel 		ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &reg);
26324edd8523SJack F Vogel 		if (ret_val)
26334edd8523SJack F Vogel 			return ret_val;
26344edd8523SJack F Vogel 
26354edd8523SJack F Vogel 		if (reg & E1000_NVM_K1_ENABLE)
26364edd8523SJack F Vogel 			dev_spec->nvm_k1_enabled = TRUE;
26374edd8523SJack F Vogel 		else
26384edd8523SJack F Vogel 			dev_spec->nvm_k1_enabled = FALSE;
26394edd8523SJack F Vogel 	}
26404edd8523SJack F Vogel 
26418cfa0ad2SJack F Vogel 	ctrl = E1000_READ_REG(hw, E1000_CTRL);
26428cfa0ad2SJack F Vogel 
26438cfa0ad2SJack F Vogel 	if (!hw->phy.ops.check_reset_block(hw) && !hw->phy.reset_disable) {
26449d81738fSJack F Vogel 		/* Clear PHY Reset Asserted bit */
26459d81738fSJack F Vogel 		if (hw->mac.type >= e1000_pchlan) {
26469d81738fSJack F Vogel 			u32 status = E1000_READ_REG(hw, E1000_STATUS);
26479d81738fSJack F Vogel 			E1000_WRITE_REG(hw, E1000_STATUS, status &
26489d81738fSJack F Vogel 			                ~E1000_STATUS_PHYRA);
26499d81738fSJack F Vogel 		}
26509d81738fSJack F Vogel 
26518cfa0ad2SJack F Vogel 		/*
26528cfa0ad2SJack F Vogel 		 * PHY HW reset requires MAC CORE reset at the same
26538cfa0ad2SJack F Vogel 		 * time to make sure the interface between MAC and the
26548cfa0ad2SJack F Vogel 		 * external PHY is reset.
26558cfa0ad2SJack F Vogel 		 */
26568cfa0ad2SJack F Vogel 		ctrl |= E1000_CTRL_PHY_RST;
26578cfa0ad2SJack F Vogel 	}
26588cfa0ad2SJack F Vogel 	ret_val = e1000_acquire_swflag_ich8lan(hw);
2659daf9197cSJack F Vogel 	DEBUGOUT("Issuing a global reset to ich8lan\n");
26608cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL, (ctrl | E1000_CTRL_RST));
26618cfa0ad2SJack F Vogel 	msec_delay(20);
26628cfa0ad2SJack F Vogel 
26639d81738fSJack F Vogel 	if (!ret_val)
26649d81738fSJack F Vogel 		e1000_release_swflag_ich8lan(hw);
26659d81738fSJack F Vogel 
2666a69ed8dfSJack F Vogel 	/* Perform any necessary post-reset workarounds */
2667a69ed8dfSJack F Vogel 	switch (hw->mac.type) {
2668a69ed8dfSJack F Vogel 	case e1000_pchlan:
2669a69ed8dfSJack F Vogel 		ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
2670a69ed8dfSJack F Vogel 		if (ret_val)
2671a69ed8dfSJack F Vogel 			goto out;
2672a69ed8dfSJack F Vogel 		break;
2673a69ed8dfSJack F Vogel 	default:
2674a69ed8dfSJack F Vogel 		break;
2675a69ed8dfSJack F Vogel 	}
2676a69ed8dfSJack F Vogel 
26779d81738fSJack F Vogel 	if (ctrl & E1000_CTRL_PHY_RST)
26789d81738fSJack F Vogel 		ret_val = hw->phy.ops.get_cfg_done(hw);
26799d81738fSJack F Vogel 
26809d81738fSJack F Vogel 	if (hw->mac.type >= e1000_ich10lan) {
26819d81738fSJack F Vogel 		e1000_lan_init_done_ich8lan(hw);
26829d81738fSJack F Vogel 	} else {
26838cfa0ad2SJack F Vogel 		ret_val = e1000_get_auto_rd_done_generic(hw);
26848cfa0ad2SJack F Vogel 		if (ret_val) {
26858cfa0ad2SJack F Vogel 			/*
26868cfa0ad2SJack F Vogel 			 * When auto config read does not complete, do not
26878cfa0ad2SJack F Vogel 			 * return with an error. This can happen in situations
26888cfa0ad2SJack F Vogel 			 * where there is no eeprom and prevents getting link.
26898cfa0ad2SJack F Vogel 			 */
26908cfa0ad2SJack F Vogel 			DEBUGOUT("Auto Read Done did not complete\n");
26918cfa0ad2SJack F Vogel 		}
26929d81738fSJack F Vogel 	}
2693a69ed8dfSJack F Vogel #if defined(NAHUM4) || defined(NAHUM5)
26944edd8523SJack F Vogel 	/* Dummy read to clear the phy wakeup bit after lcd reset */
2695a69ed8dfSJack F Vogel #if defined(NAHUM4) && defined(NAHUM5)
2696a69ed8dfSJack F Vogel 	if ((hw->mac.type == e1000_pchlan) || (hw->mac.type == e1000_pch2lan))
2697a69ed8dfSJack F Vogel #else
26984edd8523SJack F Vogel 	if (hw->mac.type == e1000_pchlan)
2699a69ed8dfSJack F Vogel #endif
27004edd8523SJack F Vogel 		hw->phy.ops.read_reg(hw, BM_WUC, &reg);
27014edd8523SJack F Vogel 
2702a69ed8dfSJack F Vogel #endif /* defined(NAHUM4) || defined(NAHUM5) */
27034edd8523SJack F Vogel 	ret_val = e1000_sw_lcd_config_ich8lan(hw);
27044edd8523SJack F Vogel 	if (ret_val)
27054edd8523SJack F Vogel 		goto out;
27064edd8523SJack F Vogel 
27074edd8523SJack F Vogel 	ret_val = e1000_oem_bits_config_ich8lan(hw, TRUE);
27084edd8523SJack F Vogel 	if (ret_val)
27094edd8523SJack F Vogel 		goto out;
27104edd8523SJack F Vogel 	/*
27114edd8523SJack F Vogel 	 * For PCH, this write will make sure that any noise
27124edd8523SJack F Vogel 	 * will be detected as a CRC error and be dropped rather than show up
27134edd8523SJack F Vogel 	 * as a bad packet to the DMA engine.
27144edd8523SJack F Vogel 	 */
27154edd8523SJack F Vogel 	if (hw->mac.type == e1000_pchlan)
27164edd8523SJack F Vogel 		E1000_WRITE_REG(hw, E1000_CRC_OFFSET, 0x65656565);
27178cfa0ad2SJack F Vogel 
27188cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_IMC, 0xffffffff);
27198cfa0ad2SJack F Vogel 	icr = E1000_READ_REG(hw, E1000_ICR);
27208cfa0ad2SJack F Vogel 
27218cfa0ad2SJack F Vogel 	kab = E1000_READ_REG(hw, E1000_KABGTXD);
27228cfa0ad2SJack F Vogel 	kab |= E1000_KABGTXD_BGSQLBIAS;
27238cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_KABGTXD, kab);
27248cfa0ad2SJack F Vogel 
27254edd8523SJack F Vogel out:
27268cfa0ad2SJack F Vogel 	return ret_val;
27278cfa0ad2SJack F Vogel }
27288cfa0ad2SJack F Vogel 
27298cfa0ad2SJack F Vogel /**
27308cfa0ad2SJack F Vogel  *  e1000_init_hw_ich8lan - Initialize the hardware
27318cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
27328cfa0ad2SJack F Vogel  *
27338cfa0ad2SJack F Vogel  *  Prepares the hardware for transmit and receive by doing the following:
27348cfa0ad2SJack F Vogel  *   - initialize hardware bits
27358cfa0ad2SJack F Vogel  *   - initialize LED identification
27368cfa0ad2SJack F Vogel  *   - setup receive address registers
27378cfa0ad2SJack F Vogel  *   - setup flow control
27388cfa0ad2SJack F Vogel  *   - setup transmit descriptors
27398cfa0ad2SJack F Vogel  *   - clear statistics
27408cfa0ad2SJack F Vogel  **/
27418cfa0ad2SJack F Vogel static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
27428cfa0ad2SJack F Vogel {
27438cfa0ad2SJack F Vogel 	struct e1000_mac_info *mac = &hw->mac;
27448cfa0ad2SJack F Vogel 	u32 ctrl_ext, txdctl, snoop;
27458cfa0ad2SJack F Vogel 	s32 ret_val;
27468cfa0ad2SJack F Vogel 	u16 i;
27478cfa0ad2SJack F Vogel 
27488cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_init_hw_ich8lan");
27498cfa0ad2SJack F Vogel 
27508cfa0ad2SJack F Vogel 	e1000_initialize_hw_bits_ich8lan(hw);
27518cfa0ad2SJack F Vogel 
27528cfa0ad2SJack F Vogel 	/* Initialize identification LED */
2753d035aa2dSJack F Vogel 	ret_val = mac->ops.id_led_init(hw);
2754d035aa2dSJack F Vogel 	if (ret_val)
2755d035aa2dSJack F Vogel 		DEBUGOUT("Error initializing identification LED\n");
27564edd8523SJack F Vogel 		/* This is not fatal and we should not stop init due to this */
27578cfa0ad2SJack F Vogel 
27588cfa0ad2SJack F Vogel 	/* Setup the receive address. */
27598cfa0ad2SJack F Vogel 	e1000_init_rx_addrs_generic(hw, mac->rar_entry_count);
27608cfa0ad2SJack F Vogel 
27618cfa0ad2SJack F Vogel 	/* Zero out the Multicast HASH table */
27628cfa0ad2SJack F Vogel 	DEBUGOUT("Zeroing the MTA\n");
27638cfa0ad2SJack F Vogel 	for (i = 0; i < mac->mta_reg_count; i++)
27648cfa0ad2SJack F Vogel 		E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
27658cfa0ad2SJack F Vogel 
27669d81738fSJack F Vogel 	/*
27679d81738fSJack F Vogel 	 * The 82578 Rx buffer will stall if wakeup is enabled in host and
27689d81738fSJack F Vogel 	 * the ME.  Reading the BM_WUC register will clear the host wakeup bit.
27699d81738fSJack F Vogel 	 * Reset the phy after disabling host wakeup to reset the Rx buffer.
27709d81738fSJack F Vogel 	 */
27719d81738fSJack F Vogel 	if (hw->phy.type == e1000_phy_82578) {
27729d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, BM_WUC, &i);
27739d81738fSJack F Vogel 		ret_val = e1000_phy_hw_reset_ich8lan(hw);
27749d81738fSJack F Vogel 		if (ret_val)
27759d81738fSJack F Vogel 			return ret_val;
27769d81738fSJack F Vogel 	}
27779d81738fSJack F Vogel 
27788cfa0ad2SJack F Vogel 	/* Setup link and flow control */
27798cfa0ad2SJack F Vogel 	ret_val = mac->ops.setup_link(hw);
27808cfa0ad2SJack F Vogel 
27818cfa0ad2SJack F Vogel 	/* Set the transmit descriptor write-back policy for both queues */
27828cfa0ad2SJack F Vogel 	txdctl = E1000_READ_REG(hw, E1000_TXDCTL(0));
27838cfa0ad2SJack F Vogel 	txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
27848cfa0ad2SJack F Vogel 		 E1000_TXDCTL_FULL_TX_DESC_WB;
27858cfa0ad2SJack F Vogel 	txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
27868cfa0ad2SJack F Vogel 	         E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
27878cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_TXDCTL(0), txdctl);
27888cfa0ad2SJack F Vogel 	txdctl = E1000_READ_REG(hw, E1000_TXDCTL(1));
27898cfa0ad2SJack F Vogel 	txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
27908cfa0ad2SJack F Vogel 		 E1000_TXDCTL_FULL_TX_DESC_WB;
27918cfa0ad2SJack F Vogel 	txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
27928cfa0ad2SJack F Vogel 	         E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
27938cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_TXDCTL(1), txdctl);
27948cfa0ad2SJack F Vogel 
27958cfa0ad2SJack F Vogel 	/*
27968cfa0ad2SJack F Vogel 	 * ICH8 has opposite polarity of no_snoop bits.
27978cfa0ad2SJack F Vogel 	 * By default, we should use snoop behavior.
27988cfa0ad2SJack F Vogel 	 */
27998cfa0ad2SJack F Vogel 	if (mac->type == e1000_ich8lan)
28008cfa0ad2SJack F Vogel 		snoop = PCIE_ICH8_SNOOP_ALL;
28018cfa0ad2SJack F Vogel 	else
28028cfa0ad2SJack F Vogel 		snoop = (u32) ~(PCIE_NO_SNOOP_ALL);
28038cfa0ad2SJack F Vogel 	e1000_set_pcie_no_snoop_generic(hw, snoop);
28048cfa0ad2SJack F Vogel 
28058cfa0ad2SJack F Vogel 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
28068cfa0ad2SJack F Vogel 	ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
28078cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
28088cfa0ad2SJack F Vogel 
28098cfa0ad2SJack F Vogel 	/*
28108cfa0ad2SJack F Vogel 	 * Clear all of the statistics registers (clear on read).  It is
28118cfa0ad2SJack F Vogel 	 * important that we do this after we have tried to establish link
28128cfa0ad2SJack F Vogel 	 * because the symbol error count will increment wildly if there
28138cfa0ad2SJack F Vogel 	 * is no link.
28148cfa0ad2SJack F Vogel 	 */
28158cfa0ad2SJack F Vogel 	e1000_clear_hw_cntrs_ich8lan(hw);
28168cfa0ad2SJack F Vogel 
28178cfa0ad2SJack F Vogel 	return ret_val;
28188cfa0ad2SJack F Vogel }
28198cfa0ad2SJack F Vogel /**
28208cfa0ad2SJack F Vogel  *  e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
28218cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
28228cfa0ad2SJack F Vogel  *
28238cfa0ad2SJack F Vogel  *  Sets/Clears required hardware bits necessary for correctly setting up the
28248cfa0ad2SJack F Vogel  *  hardware for transmit and receive.
28258cfa0ad2SJack F Vogel  **/
28268cfa0ad2SJack F Vogel static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
28278cfa0ad2SJack F Vogel {
28288cfa0ad2SJack F Vogel 	u32 reg;
28298cfa0ad2SJack F Vogel 
28308cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_initialize_hw_bits_ich8lan");
28318cfa0ad2SJack F Vogel 
28328cfa0ad2SJack F Vogel 	/* Extended Device Control */
28338cfa0ad2SJack F Vogel 	reg = E1000_READ_REG(hw, E1000_CTRL_EXT);
28348cfa0ad2SJack F Vogel 	reg |= (1 << 22);
28359d81738fSJack F Vogel 	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
28369d81738fSJack F Vogel 	if (hw->mac.type >= e1000_pchlan)
28379d81738fSJack F Vogel 		reg |= E1000_CTRL_EXT_PHYPDEN;
28388cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, reg);
28398cfa0ad2SJack F Vogel 
28408cfa0ad2SJack F Vogel 	/* Transmit Descriptor Control 0 */
28418cfa0ad2SJack F Vogel 	reg = E1000_READ_REG(hw, E1000_TXDCTL(0));
28428cfa0ad2SJack F Vogel 	reg |= (1 << 22);
28438cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_TXDCTL(0), reg);
28448cfa0ad2SJack F Vogel 
28458cfa0ad2SJack F Vogel 	/* Transmit Descriptor Control 1 */
28468cfa0ad2SJack F Vogel 	reg = E1000_READ_REG(hw, E1000_TXDCTL(1));
28478cfa0ad2SJack F Vogel 	reg |= (1 << 22);
28488cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_TXDCTL(1), reg);
28498cfa0ad2SJack F Vogel 
28508cfa0ad2SJack F Vogel 	/* Transmit Arbitration Control 0 */
28518cfa0ad2SJack F Vogel 	reg = E1000_READ_REG(hw, E1000_TARC(0));
28528cfa0ad2SJack F Vogel 	if (hw->mac.type == e1000_ich8lan)
28538cfa0ad2SJack F Vogel 		reg |= (1 << 28) | (1 << 29);
28548cfa0ad2SJack F Vogel 	reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
28558cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_TARC(0), reg);
28568cfa0ad2SJack F Vogel 
28578cfa0ad2SJack F Vogel 	/* Transmit Arbitration Control 1 */
28588cfa0ad2SJack F Vogel 	reg = E1000_READ_REG(hw, E1000_TARC(1));
28598cfa0ad2SJack F Vogel 	if (E1000_READ_REG(hw, E1000_TCTL) & E1000_TCTL_MULR)
28608cfa0ad2SJack F Vogel 		reg &= ~(1 << 28);
28618cfa0ad2SJack F Vogel 	else
28628cfa0ad2SJack F Vogel 		reg |= (1 << 28);
28638cfa0ad2SJack F Vogel 	reg |= (1 << 24) | (1 << 26) | (1 << 30);
28648cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_TARC(1), reg);
28658cfa0ad2SJack F Vogel 
28668cfa0ad2SJack F Vogel 	/* Device Status */
28678cfa0ad2SJack F Vogel 	if (hw->mac.type == e1000_ich8lan) {
28688cfa0ad2SJack F Vogel 		reg = E1000_READ_REG(hw, E1000_STATUS);
28698cfa0ad2SJack F Vogel 		reg &= ~(1 << 31);
28708cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_STATUS, reg);
28718cfa0ad2SJack F Vogel 	}
28728cfa0ad2SJack F Vogel 
28738cfa0ad2SJack F Vogel 	return;
28748cfa0ad2SJack F Vogel }
28758cfa0ad2SJack F Vogel 
28768cfa0ad2SJack F Vogel /**
28778cfa0ad2SJack F Vogel  *  e1000_setup_link_ich8lan - Setup flow control and link settings
28788cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
28798cfa0ad2SJack F Vogel  *
28808cfa0ad2SJack F Vogel  *  Determines which flow control settings to use, then configures flow
28818cfa0ad2SJack F Vogel  *  control.  Calls the appropriate media-specific link configuration
28828cfa0ad2SJack F Vogel  *  function.  Assuming the adapter has a valid link partner, a valid link
28838cfa0ad2SJack F Vogel  *  should be established.  Assumes the hardware has previously been reset
28848cfa0ad2SJack F Vogel  *  and the transmitter and receiver are not enabled.
28858cfa0ad2SJack F Vogel  **/
28868cfa0ad2SJack F Vogel static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
28878cfa0ad2SJack F Vogel {
28888cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
28898cfa0ad2SJack F Vogel 
28908cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_setup_link_ich8lan");
28918cfa0ad2SJack F Vogel 
28928cfa0ad2SJack F Vogel 	if (hw->phy.ops.check_reset_block(hw))
28938cfa0ad2SJack F Vogel 		goto out;
28948cfa0ad2SJack F Vogel 
28958cfa0ad2SJack F Vogel 	/*
28968cfa0ad2SJack F Vogel 	 * ICH parts do not have a word in the NVM to determine
28978cfa0ad2SJack F Vogel 	 * the default flow control setting, so we explicitly
28988cfa0ad2SJack F Vogel 	 * set it to full.
28998cfa0ad2SJack F Vogel 	 */
2900daf9197cSJack F Vogel 	if (hw->fc.requested_mode == e1000_fc_default)
2901daf9197cSJack F Vogel 		hw->fc.requested_mode = e1000_fc_full;
29028cfa0ad2SJack F Vogel 
2903daf9197cSJack F Vogel 	/*
2904daf9197cSJack F Vogel 	 * Save off the requested flow control mode for use later.  Depending
2905daf9197cSJack F Vogel 	 * on the link partner's capabilities, we may or may not use this mode.
2906daf9197cSJack F Vogel 	 */
2907daf9197cSJack F Vogel 	hw->fc.current_mode = hw->fc.requested_mode;
29088cfa0ad2SJack F Vogel 
2909daf9197cSJack F Vogel 	DEBUGOUT1("After fix-ups FlowControl is now = %x\n",
2910daf9197cSJack F Vogel 		hw->fc.current_mode);
29118cfa0ad2SJack F Vogel 
29128cfa0ad2SJack F Vogel 	/* Continue to configure the copper link. */
29138cfa0ad2SJack F Vogel 	ret_val = hw->mac.ops.setup_physical_interface(hw);
29148cfa0ad2SJack F Vogel 	if (ret_val)
29158cfa0ad2SJack F Vogel 		goto out;
29168cfa0ad2SJack F Vogel 
29178cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_FCTTV, hw->fc.pause_time);
29189d81738fSJack F Vogel 	if ((hw->phy.type == e1000_phy_82578) ||
29199d81738fSJack F Vogel 	    (hw->phy.type == e1000_phy_82577)) {
29209d81738fSJack F Vogel 		ret_val = hw->phy.ops.write_reg(hw,
29219d81738fSJack F Vogel 		                             PHY_REG(BM_PORT_CTRL_PAGE, 27),
29229d81738fSJack F Vogel 		                             hw->fc.pause_time);
29239d81738fSJack F Vogel 		if (ret_val)
29249d81738fSJack F Vogel 			goto out;
29259d81738fSJack F Vogel 	}
29268cfa0ad2SJack F Vogel 
29278cfa0ad2SJack F Vogel 	ret_val = e1000_set_fc_watermarks_generic(hw);
29288cfa0ad2SJack F Vogel 
29298cfa0ad2SJack F Vogel out:
29308cfa0ad2SJack F Vogel 	return ret_val;
29318cfa0ad2SJack F Vogel }
29328cfa0ad2SJack F Vogel 
29338cfa0ad2SJack F Vogel /**
29348cfa0ad2SJack F Vogel  *  e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
29358cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
29368cfa0ad2SJack F Vogel  *
29378cfa0ad2SJack F Vogel  *  Configures the kumeran interface to the PHY to wait the appropriate time
29388cfa0ad2SJack F Vogel  *  when polling the PHY, then call the generic setup_copper_link to finish
29398cfa0ad2SJack F Vogel  *  configuring the copper link.
29408cfa0ad2SJack F Vogel  **/
29418cfa0ad2SJack F Vogel static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
29428cfa0ad2SJack F Vogel {
29438cfa0ad2SJack F Vogel 	u32 ctrl;
29448cfa0ad2SJack F Vogel 	s32 ret_val;
29458cfa0ad2SJack F Vogel 	u16 reg_data;
29468cfa0ad2SJack F Vogel 
29478cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_setup_copper_link_ich8lan");
29488cfa0ad2SJack F Vogel 
29498cfa0ad2SJack F Vogel 	ctrl = E1000_READ_REG(hw, E1000_CTRL);
29508cfa0ad2SJack F Vogel 	ctrl |= E1000_CTRL_SLU;
29518cfa0ad2SJack F Vogel 	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
29528cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_CTRL, ctrl);
29538cfa0ad2SJack F Vogel 
29548cfa0ad2SJack F Vogel 	/*
29558cfa0ad2SJack F Vogel 	 * Set the mac to wait the maximum time between each iteration
29568cfa0ad2SJack F Vogel 	 * and increase the max iterations when polling the phy;
29578cfa0ad2SJack F Vogel 	 * this fixes erroneous timeouts at 10Mbps.
29588cfa0ad2SJack F Vogel 	 */
29594edd8523SJack F Vogel 	ret_val = e1000_write_kmrn_reg_generic(hw, E1000_KMRNCTRLSTA_TIMEOUTS,
29608cfa0ad2SJack F Vogel 	                                       0xFFFF);
29618cfa0ad2SJack F Vogel 	if (ret_val)
29628cfa0ad2SJack F Vogel 		goto out;
29639d81738fSJack F Vogel 	ret_val = e1000_read_kmrn_reg_generic(hw,
29649d81738fSJack F Vogel 	                                      E1000_KMRNCTRLSTA_INBAND_PARAM,
29658cfa0ad2SJack F Vogel 	                                      &reg_data);
29668cfa0ad2SJack F Vogel 	if (ret_val)
29678cfa0ad2SJack F Vogel 		goto out;
29688cfa0ad2SJack F Vogel 	reg_data |= 0x3F;
29699d81738fSJack F Vogel 	ret_val = e1000_write_kmrn_reg_generic(hw,
29709d81738fSJack F Vogel 	                                       E1000_KMRNCTRLSTA_INBAND_PARAM,
29718cfa0ad2SJack F Vogel 	                                       reg_data);
29728cfa0ad2SJack F Vogel 	if (ret_val)
29738cfa0ad2SJack F Vogel 		goto out;
29748cfa0ad2SJack F Vogel 
2975d035aa2dSJack F Vogel 	switch (hw->phy.type) {
2976d035aa2dSJack F Vogel 	case e1000_phy_igp_3:
29778cfa0ad2SJack F Vogel 		ret_val = e1000_copper_link_setup_igp(hw);
29788cfa0ad2SJack F Vogel 		if (ret_val)
29798cfa0ad2SJack F Vogel 			goto out;
2980d035aa2dSJack F Vogel 		break;
2981d035aa2dSJack F Vogel 	case e1000_phy_bm:
29829d81738fSJack F Vogel 	case e1000_phy_82578:
29838cfa0ad2SJack F Vogel 		ret_val = e1000_copper_link_setup_m88(hw);
29848cfa0ad2SJack F Vogel 		if (ret_val)
29858cfa0ad2SJack F Vogel 			goto out;
2986d035aa2dSJack F Vogel 		break;
29879d81738fSJack F Vogel 	case e1000_phy_82577:
29889d81738fSJack F Vogel 		ret_val = e1000_copper_link_setup_82577(hw);
29899d81738fSJack F Vogel 		if (ret_val)
29909d81738fSJack F Vogel 			goto out;
29919d81738fSJack F Vogel 		break;
2992d035aa2dSJack F Vogel 	case e1000_phy_ife:
29938cfa0ad2SJack F Vogel 		ret_val = hw->phy.ops.read_reg(hw, IFE_PHY_MDIX_CONTROL,
29948cfa0ad2SJack F Vogel 		                               &reg_data);
29958cfa0ad2SJack F Vogel 		if (ret_val)
29968cfa0ad2SJack F Vogel 			goto out;
29978cfa0ad2SJack F Vogel 
29988cfa0ad2SJack F Vogel 		reg_data &= ~IFE_PMC_AUTO_MDIX;
29998cfa0ad2SJack F Vogel 
30008cfa0ad2SJack F Vogel 		switch (hw->phy.mdix) {
30018cfa0ad2SJack F Vogel 		case 1:
30028cfa0ad2SJack F Vogel 			reg_data &= ~IFE_PMC_FORCE_MDIX;
30038cfa0ad2SJack F Vogel 			break;
30048cfa0ad2SJack F Vogel 		case 2:
30058cfa0ad2SJack F Vogel 			reg_data |= IFE_PMC_FORCE_MDIX;
30068cfa0ad2SJack F Vogel 			break;
30078cfa0ad2SJack F Vogel 		case 0:
30088cfa0ad2SJack F Vogel 		default:
30098cfa0ad2SJack F Vogel 			reg_data |= IFE_PMC_AUTO_MDIX;
30108cfa0ad2SJack F Vogel 			break;
30118cfa0ad2SJack F Vogel 		}
30128cfa0ad2SJack F Vogel 		ret_val = hw->phy.ops.write_reg(hw, IFE_PHY_MDIX_CONTROL,
30138cfa0ad2SJack F Vogel 		                                reg_data);
30148cfa0ad2SJack F Vogel 		if (ret_val)
30158cfa0ad2SJack F Vogel 			goto out;
3016d035aa2dSJack F Vogel 		break;
3017d035aa2dSJack F Vogel 	default:
3018d035aa2dSJack F Vogel 		break;
30198cfa0ad2SJack F Vogel 	}
30208cfa0ad2SJack F Vogel 	ret_val = e1000_setup_copper_link_generic(hw);
30218cfa0ad2SJack F Vogel 
30228cfa0ad2SJack F Vogel out:
30238cfa0ad2SJack F Vogel 	return ret_val;
30248cfa0ad2SJack F Vogel }
30258cfa0ad2SJack F Vogel 
30268cfa0ad2SJack F Vogel /**
30278cfa0ad2SJack F Vogel  *  e1000_get_link_up_info_ich8lan - Get current link speed and duplex
30288cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
30298cfa0ad2SJack F Vogel  *  @speed: pointer to store current link speed
30308cfa0ad2SJack F Vogel  *  @duplex: pointer to store the current link duplex
30318cfa0ad2SJack F Vogel  *
30328cfa0ad2SJack F Vogel  *  Calls the generic get_speed_and_duplex to retrieve the current link
30338cfa0ad2SJack F Vogel  *  information and then calls the Kumeran lock loss workaround for links at
30348cfa0ad2SJack F Vogel  *  gigabit speeds.
30358cfa0ad2SJack F Vogel  **/
30368cfa0ad2SJack F Vogel static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
30378cfa0ad2SJack F Vogel                                           u16 *duplex)
30388cfa0ad2SJack F Vogel {
30398cfa0ad2SJack F Vogel 	s32 ret_val;
30408cfa0ad2SJack F Vogel 
30418cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_get_link_up_info_ich8lan");
30428cfa0ad2SJack F Vogel 
30438cfa0ad2SJack F Vogel 	ret_val = e1000_get_speed_and_duplex_copper_generic(hw, speed, duplex);
30448cfa0ad2SJack F Vogel 	if (ret_val)
30458cfa0ad2SJack F Vogel 		goto out;
30468cfa0ad2SJack F Vogel 
30478cfa0ad2SJack F Vogel 	if ((hw->mac.type == e1000_ich8lan) &&
30488cfa0ad2SJack F Vogel 	    (hw->phy.type == e1000_phy_igp_3) &&
30498cfa0ad2SJack F Vogel 	    (*speed == SPEED_1000)) {
30508cfa0ad2SJack F Vogel 		ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
30518cfa0ad2SJack F Vogel 	}
30528cfa0ad2SJack F Vogel 
30538cfa0ad2SJack F Vogel out:
30548cfa0ad2SJack F Vogel 	return ret_val;
30558cfa0ad2SJack F Vogel }
30568cfa0ad2SJack F Vogel 
30578cfa0ad2SJack F Vogel /**
30588cfa0ad2SJack F Vogel  *  e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
30598cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
30608cfa0ad2SJack F Vogel  *
30618cfa0ad2SJack F Vogel  *  Work-around for 82566 Kumeran PCS lock loss:
30628cfa0ad2SJack F Vogel  *  On link status change (i.e. PCI reset, speed change) and link is up and
30638cfa0ad2SJack F Vogel  *  speed is gigabit-
30648cfa0ad2SJack F Vogel  *    0) if workaround is optionally disabled do nothing
30658cfa0ad2SJack F Vogel  *    1) wait 1ms for Kumeran link to come up
30668cfa0ad2SJack F Vogel  *    2) check Kumeran Diagnostic register PCS lock loss bit
30678cfa0ad2SJack F Vogel  *    3) if not set the link is locked (all is good), otherwise...
30688cfa0ad2SJack F Vogel  *    4) reset the PHY
30698cfa0ad2SJack F Vogel  *    5) repeat up to 10 times
30708cfa0ad2SJack F Vogel  *  Note: this is only called for IGP3 copper when speed is 1gb.
30718cfa0ad2SJack F Vogel  **/
30728cfa0ad2SJack F Vogel static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
30738cfa0ad2SJack F Vogel {
3074daf9197cSJack F Vogel 	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
30758cfa0ad2SJack F Vogel 	u32 phy_ctrl;
30768cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
30778cfa0ad2SJack F Vogel 	u16 i, data;
30788cfa0ad2SJack F Vogel 	bool link;
30798cfa0ad2SJack F Vogel 
30808cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_kmrn_lock_loss_workaround_ich8lan");
30818cfa0ad2SJack F Vogel 
30828cfa0ad2SJack F Vogel 	if (!(dev_spec->kmrn_lock_loss_workaround_enabled))
30838cfa0ad2SJack F Vogel 		goto out;
30848cfa0ad2SJack F Vogel 
30858cfa0ad2SJack F Vogel 	/*
30868cfa0ad2SJack F Vogel 	 * Make sure link is up before proceeding.  If not just return.
30878cfa0ad2SJack F Vogel 	 * Attempting this while link is negotiating fouled up link
30888cfa0ad2SJack F Vogel 	 * stability
30898cfa0ad2SJack F Vogel 	 */
30908cfa0ad2SJack F Vogel 	ret_val = e1000_phy_has_link_generic(hw, 1, 0, &link);
30918cfa0ad2SJack F Vogel 	if (!link) {
30928cfa0ad2SJack F Vogel 		ret_val = E1000_SUCCESS;
30938cfa0ad2SJack F Vogel 		goto out;
30948cfa0ad2SJack F Vogel 	}
30958cfa0ad2SJack F Vogel 
30968cfa0ad2SJack F Vogel 	for (i = 0; i < 10; i++) {
30978cfa0ad2SJack F Vogel 		/* read once to clear */
30988cfa0ad2SJack F Vogel 		ret_val = hw->phy.ops.read_reg(hw, IGP3_KMRN_DIAG, &data);
30998cfa0ad2SJack F Vogel 		if (ret_val)
31008cfa0ad2SJack F Vogel 			goto out;
31018cfa0ad2SJack F Vogel 		/* and again to get new status */
31028cfa0ad2SJack F Vogel 		ret_val = hw->phy.ops.read_reg(hw, IGP3_KMRN_DIAG, &data);
31038cfa0ad2SJack F Vogel 		if (ret_val)
31048cfa0ad2SJack F Vogel 			goto out;
31058cfa0ad2SJack F Vogel 
31068cfa0ad2SJack F Vogel 		/* check for PCS lock */
31078cfa0ad2SJack F Vogel 		if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS)) {
31088cfa0ad2SJack F Vogel 			ret_val = E1000_SUCCESS;
31098cfa0ad2SJack F Vogel 			goto out;
31108cfa0ad2SJack F Vogel 		}
31118cfa0ad2SJack F Vogel 
31128cfa0ad2SJack F Vogel 		/* Issue PHY reset */
31138cfa0ad2SJack F Vogel 		hw->phy.ops.reset(hw);
31148cfa0ad2SJack F Vogel 		msec_delay_irq(5);
31158cfa0ad2SJack F Vogel 	}
31168cfa0ad2SJack F Vogel 	/* Disable GigE link negotiation */
31178cfa0ad2SJack F Vogel 	phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL);
31188cfa0ad2SJack F Vogel 	phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
31198cfa0ad2SJack F Vogel 	             E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
31208cfa0ad2SJack F Vogel 	E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl);
31218cfa0ad2SJack F Vogel 
31228cfa0ad2SJack F Vogel 	/*
31238cfa0ad2SJack F Vogel 	 * Call gig speed drop workaround on Gig disable before accessing
31248cfa0ad2SJack F Vogel 	 * any PHY registers
31258cfa0ad2SJack F Vogel 	 */
31268cfa0ad2SJack F Vogel 	e1000_gig_downshift_workaround_ich8lan(hw);
31278cfa0ad2SJack F Vogel 
31288cfa0ad2SJack F Vogel 	/* unable to acquire PCS lock */
31298cfa0ad2SJack F Vogel 	ret_val = -E1000_ERR_PHY;
31308cfa0ad2SJack F Vogel 
31318cfa0ad2SJack F Vogel out:
31328cfa0ad2SJack F Vogel 	return ret_val;
31338cfa0ad2SJack F Vogel }
31348cfa0ad2SJack F Vogel 
31358cfa0ad2SJack F Vogel /**
31368cfa0ad2SJack F Vogel  *  e1000_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
31378cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
31388cfa0ad2SJack F Vogel  *  @state: boolean value used to set the current Kumeran workaround state
31398cfa0ad2SJack F Vogel  *
31408cfa0ad2SJack F Vogel  *  If ICH8, set the current Kumeran workaround state (enabled - TRUE
31418cfa0ad2SJack F Vogel  *  /disabled - FALSE).
31428cfa0ad2SJack F Vogel  **/
31438cfa0ad2SJack F Vogel void e1000_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
31448cfa0ad2SJack F Vogel                                                  bool state)
31458cfa0ad2SJack F Vogel {
3146daf9197cSJack F Vogel 	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
31478cfa0ad2SJack F Vogel 
31488cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_set_kmrn_lock_loss_workaround_ich8lan");
31498cfa0ad2SJack F Vogel 
31508cfa0ad2SJack F Vogel 	if (hw->mac.type != e1000_ich8lan) {
31518cfa0ad2SJack F Vogel 		DEBUGOUT("Workaround applies to ICH8 only.\n");
3152daf9197cSJack F Vogel 		return;
31538cfa0ad2SJack F Vogel 	}
31548cfa0ad2SJack F Vogel 
31558cfa0ad2SJack F Vogel 	dev_spec->kmrn_lock_loss_workaround_enabled = state;
31568cfa0ad2SJack F Vogel 
31578cfa0ad2SJack F Vogel 	return;
31588cfa0ad2SJack F Vogel }
31598cfa0ad2SJack F Vogel 
31608cfa0ad2SJack F Vogel /**
31618cfa0ad2SJack F Vogel  *  e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
31628cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
31638cfa0ad2SJack F Vogel  *
31648cfa0ad2SJack F Vogel  *  Workaround for 82566 power-down on D3 entry:
31658cfa0ad2SJack F Vogel  *    1) disable gigabit link
31668cfa0ad2SJack F Vogel  *    2) write VR power-down enable
31678cfa0ad2SJack F Vogel  *    3) read it back
31688cfa0ad2SJack F Vogel  *  Continue if successful, else issue LCD reset and repeat
31698cfa0ad2SJack F Vogel  **/
31708cfa0ad2SJack F Vogel void e1000_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
31718cfa0ad2SJack F Vogel {
31728cfa0ad2SJack F Vogel 	u32 reg;
31738cfa0ad2SJack F Vogel 	u16 data;
31748cfa0ad2SJack F Vogel 	u8  retry = 0;
31758cfa0ad2SJack F Vogel 
31768cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_igp3_phy_powerdown_workaround_ich8lan");
31778cfa0ad2SJack F Vogel 
31788cfa0ad2SJack F Vogel 	if (hw->phy.type != e1000_phy_igp_3)
31798cfa0ad2SJack F Vogel 		goto out;
31808cfa0ad2SJack F Vogel 
31818cfa0ad2SJack F Vogel 	/* Try the workaround twice (if needed) */
31828cfa0ad2SJack F Vogel 	do {
31838cfa0ad2SJack F Vogel 		/* Disable link */
31848cfa0ad2SJack F Vogel 		reg = E1000_READ_REG(hw, E1000_PHY_CTRL);
31858cfa0ad2SJack F Vogel 		reg |= (E1000_PHY_CTRL_GBE_DISABLE |
31868cfa0ad2SJack F Vogel 		        E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
31878cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PHY_CTRL, reg);
31888cfa0ad2SJack F Vogel 
31898cfa0ad2SJack F Vogel 		/*
31908cfa0ad2SJack F Vogel 		 * Call gig speed drop workaround on Gig disable before
31918cfa0ad2SJack F Vogel 		 * accessing any PHY registers
31928cfa0ad2SJack F Vogel 		 */
31938cfa0ad2SJack F Vogel 		if (hw->mac.type == e1000_ich8lan)
31948cfa0ad2SJack F Vogel 			e1000_gig_downshift_workaround_ich8lan(hw);
31958cfa0ad2SJack F Vogel 
31968cfa0ad2SJack F Vogel 		/* Write VR power-down enable */
31978cfa0ad2SJack F Vogel 		hw->phy.ops.read_reg(hw, IGP3_VR_CTRL, &data);
31988cfa0ad2SJack F Vogel 		data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3199daf9197cSJack F Vogel 		hw->phy.ops.write_reg(hw, IGP3_VR_CTRL,
32008cfa0ad2SJack F Vogel 		                   data | IGP3_VR_CTRL_MODE_SHUTDOWN);
32018cfa0ad2SJack F Vogel 
32028cfa0ad2SJack F Vogel 		/* Read it back and test */
32038cfa0ad2SJack F Vogel 		hw->phy.ops.read_reg(hw, IGP3_VR_CTRL, &data);
32048cfa0ad2SJack F Vogel 		data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
32058cfa0ad2SJack F Vogel 		if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
32068cfa0ad2SJack F Vogel 			break;
32078cfa0ad2SJack F Vogel 
32088cfa0ad2SJack F Vogel 		/* Issue PHY reset and repeat at most one more time */
32098cfa0ad2SJack F Vogel 		reg = E1000_READ_REG(hw, E1000_CTRL);
32108cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_CTRL, reg | E1000_CTRL_PHY_RST);
32118cfa0ad2SJack F Vogel 		retry++;
32128cfa0ad2SJack F Vogel 	} while (retry);
32138cfa0ad2SJack F Vogel 
32148cfa0ad2SJack F Vogel out:
32158cfa0ad2SJack F Vogel 	return;
32168cfa0ad2SJack F Vogel }
32178cfa0ad2SJack F Vogel 
32188cfa0ad2SJack F Vogel /**
32198cfa0ad2SJack F Vogel  *  e1000_gig_downshift_workaround_ich8lan - WoL from S5 stops working
32208cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
32218cfa0ad2SJack F Vogel  *
32228cfa0ad2SJack F Vogel  *  Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
32238cfa0ad2SJack F Vogel  *  LPLU, Gig disable, MDIC PHY reset):
32248cfa0ad2SJack F Vogel  *    1) Set Kumeran Near-end loopback
32258cfa0ad2SJack F Vogel  *    2) Clear Kumeran Near-end loopback
32268cfa0ad2SJack F Vogel  *  Should only be called for ICH8[m] devices with IGP_3 Phy.
32278cfa0ad2SJack F Vogel  **/
32288cfa0ad2SJack F Vogel void e1000_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
32298cfa0ad2SJack F Vogel {
32308cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
32318cfa0ad2SJack F Vogel 	u16 reg_data;
32328cfa0ad2SJack F Vogel 
32338cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_gig_downshift_workaround_ich8lan");
32348cfa0ad2SJack F Vogel 
32358cfa0ad2SJack F Vogel 	if ((hw->mac.type != e1000_ich8lan) ||
32368cfa0ad2SJack F Vogel 	    (hw->phy.type != e1000_phy_igp_3))
32378cfa0ad2SJack F Vogel 		goto out;
32388cfa0ad2SJack F Vogel 
32398cfa0ad2SJack F Vogel 	ret_val = e1000_read_kmrn_reg_generic(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
32408cfa0ad2SJack F Vogel 	                                      &reg_data);
32418cfa0ad2SJack F Vogel 	if (ret_val)
32428cfa0ad2SJack F Vogel 		goto out;
32438cfa0ad2SJack F Vogel 	reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
32448cfa0ad2SJack F Vogel 	ret_val = e1000_write_kmrn_reg_generic(hw,
32458cfa0ad2SJack F Vogel 	                                       E1000_KMRNCTRLSTA_DIAG_OFFSET,
32468cfa0ad2SJack F Vogel 	                                       reg_data);
32478cfa0ad2SJack F Vogel 	if (ret_val)
32488cfa0ad2SJack F Vogel 		goto out;
32498cfa0ad2SJack F Vogel 	reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
32508cfa0ad2SJack F Vogel 	ret_val = e1000_write_kmrn_reg_generic(hw,
32518cfa0ad2SJack F Vogel 	                                       E1000_KMRNCTRLSTA_DIAG_OFFSET,
32528cfa0ad2SJack F Vogel 	                                       reg_data);
32538cfa0ad2SJack F Vogel out:
32548cfa0ad2SJack F Vogel 	return;
32558cfa0ad2SJack F Vogel }
32568cfa0ad2SJack F Vogel 
32578cfa0ad2SJack F Vogel /**
32588cfa0ad2SJack F Vogel  *  e1000_disable_gig_wol_ich8lan - disable gig during WoL
32598cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
32608cfa0ad2SJack F Vogel  *
32618cfa0ad2SJack F Vogel  *  During S0 to Sx transition, it is possible the link remains at gig
32628cfa0ad2SJack F Vogel  *  instead of negotiating to a lower speed.  Before going to Sx, set
32638cfa0ad2SJack F Vogel  *  'LPLU Enabled' and 'Gig Disable' to force link speed negotiation
32648cfa0ad2SJack F Vogel  *  to a lower speed.
32658cfa0ad2SJack F Vogel  *
3266d035aa2dSJack F Vogel  *  Should only be called for applicable parts.
32678cfa0ad2SJack F Vogel  **/
32688cfa0ad2SJack F Vogel void e1000_disable_gig_wol_ich8lan(struct e1000_hw *hw)
32698cfa0ad2SJack F Vogel {
32708cfa0ad2SJack F Vogel 	u32 phy_ctrl;
32718cfa0ad2SJack F Vogel 
3272d035aa2dSJack F Vogel 	switch (hw->mac.type) {
32734edd8523SJack F Vogel 	case e1000_ich8lan:
3274d035aa2dSJack F Vogel 	case e1000_ich9lan:
3275d035aa2dSJack F Vogel 	case e1000_ich10lan:
32769d81738fSJack F Vogel 	case e1000_pchlan:
32778cfa0ad2SJack F Vogel 		phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL);
32788cfa0ad2SJack F Vogel 		phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU |
32798cfa0ad2SJack F Vogel 		            E1000_PHY_CTRL_GBE_DISABLE;
32808cfa0ad2SJack F Vogel 		E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl);
32819d81738fSJack F Vogel 
32829d81738fSJack F Vogel 		if (hw->mac.type == e1000_pchlan)
32834edd8523SJack F Vogel 			e1000_phy_hw_reset_ich8lan(hw);
3284d035aa2dSJack F Vogel 	default:
3285d035aa2dSJack F Vogel 		break;
32868cfa0ad2SJack F Vogel 	}
32878cfa0ad2SJack F Vogel 
32888cfa0ad2SJack F Vogel 	return;
32898cfa0ad2SJack F Vogel }
32908cfa0ad2SJack F Vogel 
32918cfa0ad2SJack F Vogel /**
32928cfa0ad2SJack F Vogel  *  e1000_cleanup_led_ich8lan - Restore the default LED operation
32938cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
32948cfa0ad2SJack F Vogel  *
32958cfa0ad2SJack F Vogel  *  Return the LED back to the default configuration.
32968cfa0ad2SJack F Vogel  **/
32978cfa0ad2SJack F Vogel static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
32988cfa0ad2SJack F Vogel {
32998cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_cleanup_led_ich8lan");
33008cfa0ad2SJack F Vogel 
33018cfa0ad2SJack F Vogel 	if (hw->phy.type == e1000_phy_ife)
3302a69ed8dfSJack F Vogel 		return hw->phy.ops.write_reg(hw, IFE_PHY_SPECIAL_CONTROL_LED,
33038cfa0ad2SJack F Vogel 		                             0);
33048cfa0ad2SJack F Vogel 
3305a69ed8dfSJack F Vogel 	E1000_WRITE_REG(hw, E1000_LEDCTL, hw->mac.ledctl_default);
3306a69ed8dfSJack F Vogel 	return E1000_SUCCESS;
33078cfa0ad2SJack F Vogel }
33088cfa0ad2SJack F Vogel 
33098cfa0ad2SJack F Vogel /**
33108cfa0ad2SJack F Vogel  *  e1000_led_on_ich8lan - Turn LEDs on
33118cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
33128cfa0ad2SJack F Vogel  *
33138cfa0ad2SJack F Vogel  *  Turn on the LEDs.
33148cfa0ad2SJack F Vogel  **/
33158cfa0ad2SJack F Vogel static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
33168cfa0ad2SJack F Vogel {
33178cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_led_on_ich8lan");
33188cfa0ad2SJack F Vogel 
33198cfa0ad2SJack F Vogel 	if (hw->phy.type == e1000_phy_ife)
3320a69ed8dfSJack F Vogel 		return hw->phy.ops.write_reg(hw, IFE_PHY_SPECIAL_CONTROL_LED,
33218cfa0ad2SJack F Vogel 		                (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
33228cfa0ad2SJack F Vogel 
3323a69ed8dfSJack F Vogel 	E1000_WRITE_REG(hw, E1000_LEDCTL, hw->mac.ledctl_mode2);
3324a69ed8dfSJack F Vogel 	return E1000_SUCCESS;
33258cfa0ad2SJack F Vogel }
33268cfa0ad2SJack F Vogel 
33278cfa0ad2SJack F Vogel /**
33288cfa0ad2SJack F Vogel  *  e1000_led_off_ich8lan - Turn LEDs off
33298cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
33308cfa0ad2SJack F Vogel  *
33318cfa0ad2SJack F Vogel  *  Turn off the LEDs.
33328cfa0ad2SJack F Vogel  **/
33338cfa0ad2SJack F Vogel static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
33348cfa0ad2SJack F Vogel {
33358cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_led_off_ich8lan");
33368cfa0ad2SJack F Vogel 
33378cfa0ad2SJack F Vogel 	if (hw->phy.type == e1000_phy_ife)
3338a69ed8dfSJack F Vogel 		return hw->phy.ops.write_reg(hw, IFE_PHY_SPECIAL_CONTROL_LED,
33398cfa0ad2SJack F Vogel 		               (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_OFF));
33408cfa0ad2SJack F Vogel 
3341a69ed8dfSJack F Vogel 	E1000_WRITE_REG(hw, E1000_LEDCTL, hw->mac.ledctl_mode1);
3342a69ed8dfSJack F Vogel 	return E1000_SUCCESS;
33438cfa0ad2SJack F Vogel }
33448cfa0ad2SJack F Vogel 
33458cfa0ad2SJack F Vogel /**
33469d81738fSJack F Vogel  *  e1000_setup_led_pchlan - Configures SW controllable LED
33479d81738fSJack F Vogel  *  @hw: pointer to the HW structure
33489d81738fSJack F Vogel  *
33499d81738fSJack F Vogel  *  This prepares the SW controllable LED for use.
33509d81738fSJack F Vogel  **/
33519d81738fSJack F Vogel static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
33529d81738fSJack F Vogel {
33539d81738fSJack F Vogel 	DEBUGFUNC("e1000_setup_led_pchlan");
33549d81738fSJack F Vogel 
33559d81738fSJack F Vogel 	return hw->phy.ops.write_reg(hw, HV_LED_CONFIG,
33569d81738fSJack F Vogel 					(u16)hw->mac.ledctl_mode1);
33579d81738fSJack F Vogel }
33589d81738fSJack F Vogel 
33599d81738fSJack F Vogel /**
33609d81738fSJack F Vogel  *  e1000_cleanup_led_pchlan - Restore the default LED operation
33619d81738fSJack F Vogel  *  @hw: pointer to the HW structure
33629d81738fSJack F Vogel  *
33639d81738fSJack F Vogel  *  Return the LED back to the default configuration.
33649d81738fSJack F Vogel  **/
33659d81738fSJack F Vogel static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
33669d81738fSJack F Vogel {
33679d81738fSJack F Vogel 	DEBUGFUNC("e1000_cleanup_led_pchlan");
33689d81738fSJack F Vogel 
33699d81738fSJack F Vogel 	return hw->phy.ops.write_reg(hw, HV_LED_CONFIG,
33709d81738fSJack F Vogel 					(u16)hw->mac.ledctl_default);
33719d81738fSJack F Vogel }
33729d81738fSJack F Vogel 
33739d81738fSJack F Vogel /**
33749d81738fSJack F Vogel  *  e1000_led_on_pchlan - Turn LEDs on
33759d81738fSJack F Vogel  *  @hw: pointer to the HW structure
33769d81738fSJack F Vogel  *
33779d81738fSJack F Vogel  *  Turn on the LEDs.
33789d81738fSJack F Vogel  **/
33799d81738fSJack F Vogel static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
33809d81738fSJack F Vogel {
33819d81738fSJack F Vogel 	u16 data = (u16)hw->mac.ledctl_mode2;
33829d81738fSJack F Vogel 	u32 i, led;
33839d81738fSJack F Vogel 
33849d81738fSJack F Vogel 	DEBUGFUNC("e1000_led_on_pchlan");
33859d81738fSJack F Vogel 
33869d81738fSJack F Vogel 	/*
33879d81738fSJack F Vogel 	 * If no link, then turn LED on by setting the invert bit
33889d81738fSJack F Vogel 	 * for each LED that's mode is "link_up" in ledctl_mode2.
33899d81738fSJack F Vogel 	 */
33909d81738fSJack F Vogel 	if (!(E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU)) {
33919d81738fSJack F Vogel 		for (i = 0; i < 3; i++) {
33929d81738fSJack F Vogel 			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
33939d81738fSJack F Vogel 			if ((led & E1000_PHY_LED0_MODE_MASK) !=
33949d81738fSJack F Vogel 			    E1000_LEDCTL_MODE_LINK_UP)
33959d81738fSJack F Vogel 				continue;
33969d81738fSJack F Vogel 			if (led & E1000_PHY_LED0_IVRT)
33979d81738fSJack F Vogel 				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
33989d81738fSJack F Vogel 			else
33999d81738fSJack F Vogel 				data |= (E1000_PHY_LED0_IVRT << (i * 5));
34009d81738fSJack F Vogel 		}
34019d81738fSJack F Vogel 	}
34029d81738fSJack F Vogel 
34039d81738fSJack F Vogel 	return hw->phy.ops.write_reg(hw, HV_LED_CONFIG, data);
34049d81738fSJack F Vogel }
34059d81738fSJack F Vogel 
34069d81738fSJack F Vogel /**
34079d81738fSJack F Vogel  *  e1000_led_off_pchlan - Turn LEDs off
34089d81738fSJack F Vogel  *  @hw: pointer to the HW structure
34099d81738fSJack F Vogel  *
34109d81738fSJack F Vogel  *  Turn off the LEDs.
34119d81738fSJack F Vogel  **/
34129d81738fSJack F Vogel static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
34139d81738fSJack F Vogel {
34149d81738fSJack F Vogel 	u16 data = (u16)hw->mac.ledctl_mode1;
34159d81738fSJack F Vogel 	u32 i, led;
34169d81738fSJack F Vogel 
34179d81738fSJack F Vogel 	DEBUGFUNC("e1000_led_off_pchlan");
34189d81738fSJack F Vogel 
34199d81738fSJack F Vogel 	/*
34209d81738fSJack F Vogel 	 * If no link, then turn LED off by clearing the invert bit
34219d81738fSJack F Vogel 	 * for each LED that's mode is "link_up" in ledctl_mode1.
34229d81738fSJack F Vogel 	 */
34239d81738fSJack F Vogel 	if (!(E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU)) {
34249d81738fSJack F Vogel 		for (i = 0; i < 3; i++) {
34259d81738fSJack F Vogel 			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
34269d81738fSJack F Vogel 			if ((led & E1000_PHY_LED0_MODE_MASK) !=
34279d81738fSJack F Vogel 			    E1000_LEDCTL_MODE_LINK_UP)
34289d81738fSJack F Vogel 				continue;
34299d81738fSJack F Vogel 			if (led & E1000_PHY_LED0_IVRT)
34309d81738fSJack F Vogel 				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
34319d81738fSJack F Vogel 			else
34329d81738fSJack F Vogel 				data |= (E1000_PHY_LED0_IVRT << (i * 5));
34339d81738fSJack F Vogel 		}
34349d81738fSJack F Vogel 	}
34359d81738fSJack F Vogel 
34369d81738fSJack F Vogel 	return hw->phy.ops.write_reg(hw, HV_LED_CONFIG, data);
34379d81738fSJack F Vogel }
34389d81738fSJack F Vogel 
34399d81738fSJack F Vogel /**
34408cfa0ad2SJack F Vogel  *  e1000_get_cfg_done_ich8lan - Read config done bit
34418cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
34428cfa0ad2SJack F Vogel  *
34438cfa0ad2SJack F Vogel  *  Read the management control register for the config done bit for
34448cfa0ad2SJack F Vogel  *  completion status.  NOTE: silicon which is EEPROM-less will fail trying
34458cfa0ad2SJack F Vogel  *  to read the config done bit, so an error is *ONLY* logged and returns
34468cfa0ad2SJack F Vogel  *  E1000_SUCCESS.  If we were to return with error, EEPROM-less silicon
34478cfa0ad2SJack F Vogel  *  would not be able to be reset or change link.
34488cfa0ad2SJack F Vogel  **/
34498cfa0ad2SJack F Vogel static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
34508cfa0ad2SJack F Vogel {
34518cfa0ad2SJack F Vogel 	s32 ret_val = E1000_SUCCESS;
34528cfa0ad2SJack F Vogel 	u32 bank = 0;
34538cfa0ad2SJack F Vogel 
34549d81738fSJack F Vogel 	if (hw->mac.type >= e1000_pchlan) {
34559d81738fSJack F Vogel 		u32 status = E1000_READ_REG(hw, E1000_STATUS);
34569d81738fSJack F Vogel 
34574edd8523SJack F Vogel 		if (status & E1000_STATUS_PHYRA)
34589d81738fSJack F Vogel 			E1000_WRITE_REG(hw, E1000_STATUS, status &
34599d81738fSJack F Vogel 			                ~E1000_STATUS_PHYRA);
34604edd8523SJack F Vogel 		else
34619d81738fSJack F Vogel 			DEBUGOUT("PHY Reset Asserted not set - needs delay\n");
34629d81738fSJack F Vogel 	}
34639d81738fSJack F Vogel 
34648cfa0ad2SJack F Vogel 	e1000_get_cfg_done_generic(hw);
34658cfa0ad2SJack F Vogel 
34668cfa0ad2SJack F Vogel 	/* If EEPROM is not marked present, init the IGP 3 PHY manually */
34674edd8523SJack F Vogel 	if (hw->mac.type <= e1000_ich9lan) {
34688cfa0ad2SJack F Vogel 		if (((E1000_READ_REG(hw, E1000_EECD) & E1000_EECD_PRES) == 0) &&
34698cfa0ad2SJack F Vogel 		    (hw->phy.type == e1000_phy_igp_3)) {
34708cfa0ad2SJack F Vogel 			e1000_phy_init_script_igp3(hw);
34718cfa0ad2SJack F Vogel 		}
34728cfa0ad2SJack F Vogel 	} else {
34738cfa0ad2SJack F Vogel 		if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
3474daf9197cSJack F Vogel 			/* Maybe we should do a basic PHY config */
34758cfa0ad2SJack F Vogel 			DEBUGOUT("EEPROM not present\n");
34768cfa0ad2SJack F Vogel 			ret_val = -E1000_ERR_CONFIG;
34778cfa0ad2SJack F Vogel 		}
34788cfa0ad2SJack F Vogel 	}
34798cfa0ad2SJack F Vogel 
34808cfa0ad2SJack F Vogel 	return ret_val;
34818cfa0ad2SJack F Vogel }
34828cfa0ad2SJack F Vogel 
34838cfa0ad2SJack F Vogel /**
34848cfa0ad2SJack F Vogel  * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
34858cfa0ad2SJack F Vogel  * @hw: pointer to the HW structure
34868cfa0ad2SJack F Vogel  *
34878cfa0ad2SJack F Vogel  * In the case of a PHY power down to save power, or to turn off link during a
34888cfa0ad2SJack F Vogel  * driver unload, or wake on lan is not enabled, remove the link.
34898cfa0ad2SJack F Vogel  **/
34908cfa0ad2SJack F Vogel static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
34918cfa0ad2SJack F Vogel {
34928cfa0ad2SJack F Vogel 	/* If the management interface is not enabled, then power down */
3493daf9197cSJack F Vogel 	if (!(hw->mac.ops.check_mng_mode(hw) ||
3494daf9197cSJack F Vogel 	      hw->phy.ops.check_reset_block(hw)))
34958cfa0ad2SJack F Vogel 		e1000_power_down_phy_copper(hw);
34968cfa0ad2SJack F Vogel 
34978cfa0ad2SJack F Vogel 	return;
34988cfa0ad2SJack F Vogel }
34998cfa0ad2SJack F Vogel 
35008cfa0ad2SJack F Vogel /**
35018cfa0ad2SJack F Vogel  *  e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
35028cfa0ad2SJack F Vogel  *  @hw: pointer to the HW structure
35038cfa0ad2SJack F Vogel  *
35048cfa0ad2SJack F Vogel  *  Clears hardware counters specific to the silicon family and calls
35058cfa0ad2SJack F Vogel  *  clear_hw_cntrs_generic to clear all general purpose counters.
35068cfa0ad2SJack F Vogel  **/
35078cfa0ad2SJack F Vogel static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
35088cfa0ad2SJack F Vogel {
35099d81738fSJack F Vogel 	u16 phy_data;
35109d81738fSJack F Vogel 
35118cfa0ad2SJack F Vogel 	DEBUGFUNC("e1000_clear_hw_cntrs_ich8lan");
35128cfa0ad2SJack F Vogel 
35138cfa0ad2SJack F Vogel 	e1000_clear_hw_cntrs_base_generic(hw);
35148cfa0ad2SJack F Vogel 
3515daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_ALGNERRC);
3516daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_RXERRC);
3517daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_TNCRS);
3518daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_CEXTERR);
3519daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_TSCTC);
3520daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_TSCTFC);
35218cfa0ad2SJack F Vogel 
3522daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_MGTPRC);
3523daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_MGTPDC);
3524daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_MGTPTC);
35258cfa0ad2SJack F Vogel 
3526daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_IAC);
3527daf9197cSJack F Vogel 	E1000_READ_REG(hw, E1000_ICRXOC);
35289d81738fSJack F Vogel 
35299d81738fSJack F Vogel 	/* Clear PHY statistics registers */
35309d81738fSJack F Vogel 	if ((hw->phy.type == e1000_phy_82578) ||
35319d81738fSJack F Vogel 	    (hw->phy.type == e1000_phy_82577)) {
35329d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_SCC_UPPER, &phy_data);
35339d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_SCC_LOWER, &phy_data);
35349d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_ECOL_UPPER, &phy_data);
35359d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_ECOL_LOWER, &phy_data);
35369d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_MCC_UPPER, &phy_data);
35379d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_MCC_LOWER, &phy_data);
35389d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_LATECOL_UPPER, &phy_data);
35399d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_LATECOL_LOWER, &phy_data);
35409d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_COLC_UPPER, &phy_data);
35419d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_COLC_LOWER, &phy_data);
35429d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_DC_UPPER, &phy_data);
35439d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_DC_LOWER, &phy_data);
35449d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_TNCRS_UPPER, &phy_data);
35459d81738fSJack F Vogel 		hw->phy.ops.read_reg(hw, HV_TNCRS_LOWER, &phy_data);
35469d81738fSJack F Vogel 	}
35478cfa0ad2SJack F Vogel }
35488cfa0ad2SJack F Vogel 
3549