18cfa0ad2SJack F Vogel /****************************************************************************** 27282444bSPedro F. Giffuni SPDX-License-Identifier: BSD-3-Clause 38cfa0ad2SJack F Vogel 4702cac6cSKevin Bowling Copyright (c) 2001-2020, Intel Corporation 58cfa0ad2SJack F Vogel All rights reserved. 68cfa0ad2SJack F Vogel 78cfa0ad2SJack F Vogel Redistribution and use in source and binary forms, with or without 88cfa0ad2SJack F Vogel modification, are permitted provided that the following conditions are met: 98cfa0ad2SJack F Vogel 108cfa0ad2SJack F Vogel 1. Redistributions of source code must retain the above copyright notice, 118cfa0ad2SJack F Vogel this list of conditions and the following disclaimer. 128cfa0ad2SJack F Vogel 138cfa0ad2SJack F Vogel 2. Redistributions in binary form must reproduce the above copyright 148cfa0ad2SJack F Vogel notice, this list of conditions and the following disclaimer in the 158cfa0ad2SJack F Vogel documentation and/or other materials provided with the distribution. 168cfa0ad2SJack F Vogel 178cfa0ad2SJack F Vogel 3. Neither the name of the Intel Corporation nor the names of its 188cfa0ad2SJack F Vogel contributors may be used to endorse or promote products derived from 198cfa0ad2SJack F Vogel this software without specific prior written permission. 208cfa0ad2SJack F Vogel 218cfa0ad2SJack F Vogel THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 228cfa0ad2SJack F Vogel AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 238cfa0ad2SJack F Vogel IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 248cfa0ad2SJack F Vogel ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 258cfa0ad2SJack F Vogel LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 268cfa0ad2SJack F Vogel CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 278cfa0ad2SJack F Vogel SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 288cfa0ad2SJack F Vogel INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 298cfa0ad2SJack F Vogel CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 308cfa0ad2SJack F Vogel ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 318cfa0ad2SJack F Vogel POSSIBILITY OF SUCH DAMAGE. 328cfa0ad2SJack F Vogel 338cfa0ad2SJack F Vogel ******************************************************************************/ 348cfa0ad2SJack F Vogel /*$FreeBSD$*/ 358cfa0ad2SJack F Vogel 366ab6bfe3SJack F Vogel /* 82562G 10/100 Network Connection 37daf9197cSJack F Vogel * 82562G-2 10/100 Network Connection 38daf9197cSJack F Vogel * 82562GT 10/100 Network Connection 39daf9197cSJack F Vogel * 82562GT-2 10/100 Network Connection 40daf9197cSJack F Vogel * 82562V 10/100 Network Connection 41daf9197cSJack F Vogel * 82562V-2 10/100 Network Connection 42daf9197cSJack F Vogel * 82566DC-2 Gigabit Network Connection 43daf9197cSJack F Vogel * 82566DC Gigabit Network Connection 44daf9197cSJack F Vogel * 82566DM-2 Gigabit Network Connection 45daf9197cSJack F Vogel * 82566DM Gigabit Network Connection 46daf9197cSJack F Vogel * 82566MC Gigabit Network Connection 47daf9197cSJack F Vogel * 82566MM Gigabit Network Connection 48daf9197cSJack F Vogel * 82567LM Gigabit Network Connection 49daf9197cSJack F Vogel * 82567LF Gigabit Network Connection 50daf9197cSJack F Vogel * 82567V Gigabit Network Connection 51daf9197cSJack F Vogel * 82567LM-2 Gigabit Network Connection 52daf9197cSJack F Vogel * 82567LF-2 Gigabit Network Connection 53daf9197cSJack F Vogel * 82567V-2 Gigabit Network Connection 54daf9197cSJack F Vogel * 82567LF-3 Gigabit Network Connection 55daf9197cSJack F Vogel * 82567LM-3 Gigabit Network Connection 56daf9197cSJack F Vogel * 82567LM-4 Gigabit Network Connection 579d81738fSJack F Vogel * 82577LM Gigabit Network Connection 589d81738fSJack F Vogel * 82577LC Gigabit Network Connection 599d81738fSJack F Vogel * 82578DM Gigabit Network Connection 609d81738fSJack F Vogel * 82578DC Gigabit Network Connection 617d9119bdSJack F Vogel * 82579LM Gigabit Network Connection 627d9119bdSJack F Vogel * 82579V Gigabit Network Connection 637609433eSJack F Vogel * Ethernet Connection I217-LM 647609433eSJack F Vogel * Ethernet Connection I217-V 657609433eSJack F Vogel * Ethernet Connection I218-V 667609433eSJack F Vogel * Ethernet Connection I218-LM 678cc64f1eSJack F Vogel * Ethernet Connection (2) I218-LM 688cc64f1eSJack F Vogel * Ethernet Connection (2) I218-V 698cc64f1eSJack F Vogel * Ethernet Connection (3) I218-LM 708cc64f1eSJack F Vogel * Ethernet Connection (3) I218-V 718cfa0ad2SJack F Vogel */ 728cfa0ad2SJack F Vogel 738cfa0ad2SJack F Vogel #include "e1000_api.h" 748cfa0ad2SJack F Vogel 758cfa0ad2SJack F Vogel static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw); 768cfa0ad2SJack F Vogel static void e1000_release_swflag_ich8lan(struct e1000_hw *hw); 774edd8523SJack F Vogel static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw *hw); 784edd8523SJack F Vogel static void e1000_release_nvm_ich8lan(struct e1000_hw *hw); 798cfa0ad2SJack F Vogel static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw); 807d9119bdSJack F Vogel static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw); 818cc64f1eSJack F Vogel static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index); 828cc64f1eSJack F Vogel static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index); 837609433eSJack F Vogel static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw); 84730d3130SJack F Vogel static void e1000_update_mc_addr_list_pch2lan(struct e1000_hw *hw, 85730d3130SJack F Vogel u8 *mc_addr_list, 86730d3130SJack F Vogel u32 mc_addr_count); 878cfa0ad2SJack F Vogel static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw); 888cfa0ad2SJack F Vogel static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw); 894edd8523SJack F Vogel static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active); 908cfa0ad2SJack F Vogel static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, 918cfa0ad2SJack F Vogel bool active); 928cfa0ad2SJack F Vogel static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, 938cfa0ad2SJack F Vogel bool active); 948cfa0ad2SJack F Vogel static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, 958cfa0ad2SJack F Vogel u16 words, u16 *data); 96c80429ceSEric Joyner static s32 e1000_read_nvm_spt(struct e1000_hw *hw, u16 offset, u16 words, 97c80429ceSEric Joyner u16 *data); 988cfa0ad2SJack F Vogel static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, 998cfa0ad2SJack F Vogel u16 words, u16 *data); 1008cfa0ad2SJack F Vogel static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw); 1018cfa0ad2SJack F Vogel static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw); 102c80429ceSEric Joyner static s32 e1000_update_nvm_checksum_spt(struct e1000_hw *hw); 1038cfa0ad2SJack F Vogel static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, 1048cfa0ad2SJack F Vogel u16 *data); 1059d81738fSJack F Vogel static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw); 1068cfa0ad2SJack F Vogel static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw); 1078cfa0ad2SJack F Vogel static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw); 1088cfa0ad2SJack F Vogel static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw); 1098cfa0ad2SJack F Vogel static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw); 1108cfa0ad2SJack F Vogel static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw); 1116ab6bfe3SJack F Vogel static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw); 1128cfa0ad2SJack F Vogel static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, 1138cfa0ad2SJack F Vogel u16 *speed, u16 *duplex); 1148cfa0ad2SJack F Vogel static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw); 1158cfa0ad2SJack F Vogel static s32 e1000_led_on_ich8lan(struct e1000_hw *hw); 1168cfa0ad2SJack F Vogel static s32 e1000_led_off_ich8lan(struct e1000_hw *hw); 1174edd8523SJack F Vogel static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link); 1189d81738fSJack F Vogel static s32 e1000_setup_led_pchlan(struct e1000_hw *hw); 1199d81738fSJack F Vogel static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw); 1209d81738fSJack F Vogel static s32 e1000_led_on_pchlan(struct e1000_hw *hw); 1219d81738fSJack F Vogel static s32 e1000_led_off_pchlan(struct e1000_hw *hw); 1228cfa0ad2SJack F Vogel static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw); 1238cfa0ad2SJack F Vogel static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank); 1248cfa0ad2SJack F Vogel static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw); 1258cfa0ad2SJack F Vogel static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw); 1268cfa0ad2SJack F Vogel static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, 1278cfa0ad2SJack F Vogel u32 offset, u8 *data); 1288cfa0ad2SJack F Vogel static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset, 1298cfa0ad2SJack F Vogel u8 size, u16 *data); 130c80429ceSEric Joyner static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset, 131c80429ceSEric Joyner u32 *data); 132c80429ceSEric Joyner static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw, 133c80429ceSEric Joyner u32 offset, u32 *data); 134c80429ceSEric Joyner static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw, 135c80429ceSEric Joyner u32 offset, u32 data); 136c80429ceSEric Joyner static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw, 137c80429ceSEric Joyner u32 offset, u32 dword); 1388cfa0ad2SJack F Vogel static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, 1398cfa0ad2SJack F Vogel u32 offset, u16 *data); 1408cfa0ad2SJack F Vogel static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw, 1418cfa0ad2SJack F Vogel u32 offset, u8 byte); 1428cfa0ad2SJack F Vogel static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw); 1438cfa0ad2SJack F Vogel static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw); 1444edd8523SJack F Vogel static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw); 145a69ed8dfSJack F Vogel static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw); 1467d9119bdSJack F Vogel static s32 e1000_k1_workaround_lv(struct e1000_hw *hw); 1477d9119bdSJack F Vogel static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate); 148e373323fSSean Bruno static s32 e1000_set_obff_timer_pch_lpt(struct e1000_hw *hw, u32 itr); 1498cfa0ad2SJack F Vogel 1508cfa0ad2SJack F Vogel /* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */ 1518cfa0ad2SJack F Vogel /* Offset 04h HSFSTS */ 1528cfa0ad2SJack F Vogel union ich8_hws_flash_status { 1538cfa0ad2SJack F Vogel struct ich8_hsfsts { 1548cfa0ad2SJack F Vogel u16 flcdone:1; /* bit 0 Flash Cycle Done */ 1558cfa0ad2SJack F Vogel u16 flcerr:1; /* bit 1 Flash Cycle Error */ 1568cfa0ad2SJack F Vogel u16 dael:1; /* bit 2 Direct Access error Log */ 1578cfa0ad2SJack F Vogel u16 berasesz:2; /* bit 4:3 Sector Erase Size */ 1588cfa0ad2SJack F Vogel u16 flcinprog:1; /* bit 5 flash cycle in Progress */ 1598cfa0ad2SJack F Vogel u16 reserved1:2; /* bit 13:6 Reserved */ 1608cfa0ad2SJack F Vogel u16 reserved2:6; /* bit 13:6 Reserved */ 1618cfa0ad2SJack F Vogel u16 fldesvalid:1; /* bit 14 Flash Descriptor Valid */ 1628cfa0ad2SJack F Vogel u16 flockdn:1; /* bit 15 Flash Config Lock-Down */ 1638cfa0ad2SJack F Vogel } hsf_status; 1648cfa0ad2SJack F Vogel u16 regval; 1658cfa0ad2SJack F Vogel }; 1668cfa0ad2SJack F Vogel 1678cfa0ad2SJack F Vogel /* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */ 1688cfa0ad2SJack F Vogel /* Offset 06h FLCTL */ 1698cfa0ad2SJack F Vogel union ich8_hws_flash_ctrl { 1708cfa0ad2SJack F Vogel struct ich8_hsflctl { 1718cfa0ad2SJack F Vogel u16 flcgo:1; /* 0 Flash Cycle Go */ 1728cfa0ad2SJack F Vogel u16 flcycle:2; /* 2:1 Flash Cycle */ 1738cfa0ad2SJack F Vogel u16 reserved:5; /* 7:3 Reserved */ 1748cfa0ad2SJack F Vogel u16 fldbcount:2; /* 9:8 Flash Data Byte Count */ 1758cfa0ad2SJack F Vogel u16 flockdn:6; /* 15:10 Reserved */ 1768cfa0ad2SJack F Vogel } hsf_ctrl; 1778cfa0ad2SJack F Vogel u16 regval; 1788cfa0ad2SJack F Vogel }; 1798cfa0ad2SJack F Vogel 1808cfa0ad2SJack F Vogel /* ICH Flash Region Access Permissions */ 1818cfa0ad2SJack F Vogel union ich8_hws_flash_regacc { 1828cfa0ad2SJack F Vogel struct ich8_flracc { 1838cfa0ad2SJack F Vogel u32 grra:8; /* 0:7 GbE region Read Access */ 1848cfa0ad2SJack F Vogel u32 grwa:8; /* 8:15 GbE region Write Access */ 1858cfa0ad2SJack F Vogel u32 gmrag:8; /* 23:16 GbE Master Read Access Grant */ 1868cfa0ad2SJack F Vogel u32 gmwag:8; /* 31:24 GbE Master Write Access Grant */ 1878cfa0ad2SJack F Vogel } hsf_flregacc; 1888cfa0ad2SJack F Vogel u16 regval; 1898cfa0ad2SJack F Vogel }; 1908cfa0ad2SJack F Vogel 1916ab6bfe3SJack F Vogel /** 1926ab6bfe3SJack F Vogel * e1000_phy_is_accessible_pchlan - Check if able to access PHY registers 1936ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 1946ab6bfe3SJack F Vogel * 1956ab6bfe3SJack F Vogel * Test access to the PHY registers by reading the PHY ID registers. If 1966ab6bfe3SJack F Vogel * the PHY ID is already known (e.g. resume path) compare it with known ID, 1976ab6bfe3SJack F Vogel * otherwise assume the read PHY ID is correct if it is valid. 1986ab6bfe3SJack F Vogel * 1996ab6bfe3SJack F Vogel * Assumes the sw/fw/hw semaphore is already acquired. 2006ab6bfe3SJack F Vogel **/ 2016ab6bfe3SJack F Vogel static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw) 2024dab5c37SJack F Vogel { 2036ab6bfe3SJack F Vogel u16 phy_reg = 0; 2046ab6bfe3SJack F Vogel u32 phy_id = 0; 2057609433eSJack F Vogel s32 ret_val = 0; 2066ab6bfe3SJack F Vogel u16 retry_count; 2077609433eSJack F Vogel u32 mac_reg = 0; 2084dab5c37SJack F Vogel 2096ab6bfe3SJack F Vogel for (retry_count = 0; retry_count < 2; retry_count++) { 2106ab6bfe3SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID1, &phy_reg); 2116ab6bfe3SJack F Vogel if (ret_val || (phy_reg == 0xFFFF)) 2126ab6bfe3SJack F Vogel continue; 2136ab6bfe3SJack F Vogel phy_id = (u32)(phy_reg << 16); 2144dab5c37SJack F Vogel 2156ab6bfe3SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID2, &phy_reg); 2166ab6bfe3SJack F Vogel if (ret_val || (phy_reg == 0xFFFF)) { 2176ab6bfe3SJack F Vogel phy_id = 0; 2186ab6bfe3SJack F Vogel continue; 2196ab6bfe3SJack F Vogel } 2206ab6bfe3SJack F Vogel phy_id |= (u32)(phy_reg & PHY_REVISION_MASK); 2216ab6bfe3SJack F Vogel break; 2226ab6bfe3SJack F Vogel } 2236ab6bfe3SJack F Vogel 2246ab6bfe3SJack F Vogel if (hw->phy.id) { 2256ab6bfe3SJack F Vogel if (hw->phy.id == phy_id) 2267609433eSJack F Vogel goto out; 2276ab6bfe3SJack F Vogel } else if (phy_id) { 2286ab6bfe3SJack F Vogel hw->phy.id = phy_id; 2296ab6bfe3SJack F Vogel hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK); 2307609433eSJack F Vogel goto out; 2316ab6bfe3SJack F Vogel } 2326ab6bfe3SJack F Vogel 2336ab6bfe3SJack F Vogel /* In case the PHY needs to be in mdio slow mode, 2346ab6bfe3SJack F Vogel * set slow mode and try to get the PHY id again. 2356ab6bfe3SJack F Vogel */ 2367609433eSJack F Vogel if (hw->mac.type < e1000_pch_lpt) { 2376ab6bfe3SJack F Vogel hw->phy.ops.release(hw); 2386ab6bfe3SJack F Vogel ret_val = e1000_set_mdio_slow_mode_hv(hw); 2396ab6bfe3SJack F Vogel if (!ret_val) 2406ab6bfe3SJack F Vogel ret_val = e1000_get_phy_id(hw); 2416ab6bfe3SJack F Vogel hw->phy.ops.acquire(hw); 2427609433eSJack F Vogel } 2436ab6bfe3SJack F Vogel 2447609433eSJack F Vogel if (ret_val) 245*1bbdc25fSKevin Bowling return false; 2467609433eSJack F Vogel out: 247295df609SEric Joyner if (hw->mac.type >= e1000_pch_lpt) { 248c80429ceSEric Joyner /* Only unforce SMBus if ME is not active */ 249c80429ceSEric Joyner if (!(E1000_READ_REG(hw, E1000_FWSM) & 250c80429ceSEric Joyner E1000_ICH_FWSM_FW_VALID)) { 2517609433eSJack F Vogel /* Unforce SMBus mode in PHY */ 2527609433eSJack F Vogel hw->phy.ops.read_reg_locked(hw, CV_SMB_CTRL, &phy_reg); 2537609433eSJack F Vogel phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS; 2547609433eSJack F Vogel hw->phy.ops.write_reg_locked(hw, CV_SMB_CTRL, phy_reg); 2557609433eSJack F Vogel 2567609433eSJack F Vogel /* Unforce SMBus mode in MAC */ 2577609433eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_CTRL_EXT); 2587609433eSJack F Vogel mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS; 2597609433eSJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, mac_reg); 2607609433eSJack F Vogel } 261c80429ceSEric Joyner } 2627609433eSJack F Vogel 263*1bbdc25fSKevin Bowling return true; 2647609433eSJack F Vogel } 2657609433eSJack F Vogel 2667609433eSJack F Vogel /** 2677609433eSJack F Vogel * e1000_toggle_lanphypc_pch_lpt - toggle the LANPHYPC pin value 2687609433eSJack F Vogel * @hw: pointer to the HW structure 2697609433eSJack F Vogel * 2707609433eSJack F Vogel * Toggling the LANPHYPC pin value fully power-cycles the PHY and is 2717609433eSJack F Vogel * used to reset the PHY to a quiescent state when necessary. 2727609433eSJack F Vogel **/ 2738cc64f1eSJack F Vogel static void e1000_toggle_lanphypc_pch_lpt(struct e1000_hw *hw) 2747609433eSJack F Vogel { 2757609433eSJack F Vogel u32 mac_reg; 2767609433eSJack F Vogel 2777609433eSJack F Vogel DEBUGFUNC("e1000_toggle_lanphypc_pch_lpt"); 2787609433eSJack F Vogel 2797609433eSJack F Vogel /* Set Phy Config Counter to 50msec */ 2807609433eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_FEXTNVM3); 2817609433eSJack F Vogel mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK; 2827609433eSJack F Vogel mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC; 2837609433eSJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM3, mac_reg); 2847609433eSJack F Vogel 2857609433eSJack F Vogel /* Toggle LANPHYPC Value bit */ 2867609433eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_CTRL); 2877609433eSJack F Vogel mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE; 2887609433eSJack F Vogel mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE; 2897609433eSJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, mac_reg); 2907609433eSJack F Vogel E1000_WRITE_FLUSH(hw); 291e760e292SSean Bruno msec_delay(1); 2927609433eSJack F Vogel mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE; 2937609433eSJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, mac_reg); 2947609433eSJack F Vogel E1000_WRITE_FLUSH(hw); 2957609433eSJack F Vogel 2967609433eSJack F Vogel if (hw->mac.type < e1000_pch_lpt) { 2977609433eSJack F Vogel msec_delay(50); 2987609433eSJack F Vogel } else { 2997609433eSJack F Vogel u16 count = 20; 3007609433eSJack F Vogel 3017609433eSJack F Vogel do { 3027609433eSJack F Vogel msec_delay(5); 3037609433eSJack F Vogel } while (!(E1000_READ_REG(hw, E1000_CTRL_EXT) & 3047609433eSJack F Vogel E1000_CTRL_EXT_LPCD) && count--); 3057609433eSJack F Vogel 3067609433eSJack F Vogel msec_delay(30); 3077609433eSJack F Vogel } 3086ab6bfe3SJack F Vogel } 3096ab6bfe3SJack F Vogel 3106ab6bfe3SJack F Vogel /** 3116ab6bfe3SJack F Vogel * e1000_init_phy_workarounds_pchlan - PHY initialization workarounds 3126ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 3136ab6bfe3SJack F Vogel * 3146ab6bfe3SJack F Vogel * Workarounds/flow necessary for PHY initialization during driver load 3156ab6bfe3SJack F Vogel * and resume paths. 3166ab6bfe3SJack F Vogel **/ 3176ab6bfe3SJack F Vogel static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw) 3186ab6bfe3SJack F Vogel { 3196ab6bfe3SJack F Vogel u32 mac_reg, fwsm = E1000_READ_REG(hw, E1000_FWSM); 3206ab6bfe3SJack F Vogel s32 ret_val; 3216ab6bfe3SJack F Vogel 3226ab6bfe3SJack F Vogel DEBUGFUNC("e1000_init_phy_workarounds_pchlan"); 3236ab6bfe3SJack F Vogel 3246ab6bfe3SJack F Vogel /* Gate automatic PHY configuration by hardware on managed and 3256ab6bfe3SJack F Vogel * non-managed 82579 and newer adapters. 3266ab6bfe3SJack F Vogel */ 327*1bbdc25fSKevin Bowling e1000_gate_hw_phy_config_ich8lan(hw, true); 3286ab6bfe3SJack F Vogel 3298cc64f1eSJack F Vogel /* It is not possible to be certain of the current state of ULP 3308cc64f1eSJack F Vogel * so forcibly disable it. 3318cc64f1eSJack F Vogel */ 3328cc64f1eSJack F Vogel hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_unknown; 3338cc64f1eSJack F Vogel e1000_disable_ulp_lpt_lp(hw, TRUE); 3348cc64f1eSJack F Vogel 3356ab6bfe3SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 3366ab6bfe3SJack F Vogel if (ret_val) { 3376ab6bfe3SJack F Vogel DEBUGOUT("Failed to initialize PHY flow\n"); 3386ab6bfe3SJack F Vogel goto out; 3396ab6bfe3SJack F Vogel } 3406ab6bfe3SJack F Vogel 3416ab6bfe3SJack F Vogel /* The MAC-PHY interconnect may be in SMBus mode. If the PHY is 3426ab6bfe3SJack F Vogel * inaccessible and resetting the PHY is not blocked, toggle the 3436ab6bfe3SJack F Vogel * LANPHYPC Value bit to force the interconnect to PCIe mode. 3446ab6bfe3SJack F Vogel */ 3456ab6bfe3SJack F Vogel switch (hw->mac.type) { 3466ab6bfe3SJack F Vogel case e1000_pch_lpt: 347c80429ceSEric Joyner case e1000_pch_spt: 3486fe4c0a0SSean Bruno case e1000_pch_cnp: 34959690eabSKevin Bowling case e1000_pch_tgp: 35059690eabSKevin Bowling case e1000_pch_adp: 35159690eabSKevin Bowling case e1000_pch_mtp: 3526ab6bfe3SJack F Vogel if (e1000_phy_is_accessible_pchlan(hw)) 3536ab6bfe3SJack F Vogel break; 3546ab6bfe3SJack F Vogel 3556ab6bfe3SJack F Vogel /* Before toggling LANPHYPC, see if PHY is accessible by 3566ab6bfe3SJack F Vogel * forcing MAC to SMBus mode first. 3576ab6bfe3SJack F Vogel */ 3586ab6bfe3SJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_CTRL_EXT); 3596ab6bfe3SJack F Vogel mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS; 3606ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, mac_reg); 3616ab6bfe3SJack F Vogel 3627609433eSJack F Vogel /* Wait 50 milliseconds for MAC to finish any retries 3637609433eSJack F Vogel * that it might be trying to perform from previous 3647609433eSJack F Vogel * attempts to acknowledge any phy read requests. 3657609433eSJack F Vogel */ 3667609433eSJack F Vogel msec_delay(50); 3677609433eSJack F Vogel 3686ab6bfe3SJack F Vogel /* fall-through */ 3696ab6bfe3SJack F Vogel case e1000_pch2lan: 3707609433eSJack F Vogel if (e1000_phy_is_accessible_pchlan(hw)) 3716ab6bfe3SJack F Vogel break; 3726ab6bfe3SJack F Vogel 3736ab6bfe3SJack F Vogel /* fall-through */ 3746ab6bfe3SJack F Vogel case e1000_pchlan: 3756ab6bfe3SJack F Vogel if ((hw->mac.type == e1000_pchlan) && 3766ab6bfe3SJack F Vogel (fwsm & E1000_ICH_FWSM_FW_VALID)) 3776ab6bfe3SJack F Vogel break; 3786ab6bfe3SJack F Vogel 3796ab6bfe3SJack F Vogel if (hw->phy.ops.check_reset_block(hw)) { 3806ab6bfe3SJack F Vogel DEBUGOUT("Required LANPHYPC toggle blocked by ME\n"); 3817609433eSJack F Vogel ret_val = -E1000_ERR_PHY; 3826ab6bfe3SJack F Vogel break; 3836ab6bfe3SJack F Vogel } 3846ab6bfe3SJack F Vogel 3857609433eSJack F Vogel /* Toggle LANPHYPC Value bit */ 3867609433eSJack F Vogel e1000_toggle_lanphypc_pch_lpt(hw); 3877609433eSJack F Vogel if (hw->mac.type >= e1000_pch_lpt) { 3887609433eSJack F Vogel if (e1000_phy_is_accessible_pchlan(hw)) 3897609433eSJack F Vogel break; 3906ab6bfe3SJack F Vogel 3916ab6bfe3SJack F Vogel /* Toggling LANPHYPC brings the PHY out of SMBus mode 3927609433eSJack F Vogel * so ensure that the MAC is also out of SMBus mode 3936ab6bfe3SJack F Vogel */ 3946ab6bfe3SJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_CTRL_EXT); 3956ab6bfe3SJack F Vogel mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS; 3966ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, mac_reg); 3976ab6bfe3SJack F Vogel 3987609433eSJack F Vogel if (e1000_phy_is_accessible_pchlan(hw)) 3997609433eSJack F Vogel break; 4007609433eSJack F Vogel 4017609433eSJack F Vogel ret_val = -E1000_ERR_PHY; 4026ab6bfe3SJack F Vogel } 4036ab6bfe3SJack F Vogel break; 4046ab6bfe3SJack F Vogel default: 4056ab6bfe3SJack F Vogel break; 4066ab6bfe3SJack F Vogel } 4076ab6bfe3SJack F Vogel 4086ab6bfe3SJack F Vogel hw->phy.ops.release(hw); 4097609433eSJack F Vogel if (!ret_val) { 4107609433eSJack F Vogel 4117609433eSJack F Vogel /* Check to see if able to reset PHY. Print error if not */ 4127609433eSJack F Vogel if (hw->phy.ops.check_reset_block(hw)) { 4137609433eSJack F Vogel ERROR_REPORT("Reset blocked by ME\n"); 4147609433eSJack F Vogel goto out; 4157609433eSJack F Vogel } 4166ab6bfe3SJack F Vogel 4176ab6bfe3SJack F Vogel /* Reset the PHY before any access to it. Doing so, ensures 4186ab6bfe3SJack F Vogel * that the PHY is in a known good state before we read/write 4196ab6bfe3SJack F Vogel * PHY registers. The generic reset is sufficient here, 4206ab6bfe3SJack F Vogel * because we haven't determined the PHY type yet. 4216ab6bfe3SJack F Vogel */ 4226ab6bfe3SJack F Vogel ret_val = e1000_phy_hw_reset_generic(hw); 4237609433eSJack F Vogel if (ret_val) 4247609433eSJack F Vogel goto out; 4257609433eSJack F Vogel 4267609433eSJack F Vogel /* On a successful reset, possibly need to wait for the PHY 4277609433eSJack F Vogel * to quiesce to an accessible state before returning control 4287609433eSJack F Vogel * to the calling function. If the PHY does not quiesce, then 4297609433eSJack F Vogel * return E1000E_BLK_PHY_RESET, as this is the condition that 4307609433eSJack F Vogel * the PHY is in. 4317609433eSJack F Vogel */ 4327609433eSJack F Vogel ret_val = hw->phy.ops.check_reset_block(hw); 4337609433eSJack F Vogel if (ret_val) 4347609433eSJack F Vogel ERROR_REPORT("ME blocked access to PHY after reset\n"); 4357609433eSJack F Vogel } 4366ab6bfe3SJack F Vogel 4376ab6bfe3SJack F Vogel out: 4386ab6bfe3SJack F Vogel /* Ungate automatic PHY configuration on non-managed 82579 */ 4396ab6bfe3SJack F Vogel if ((hw->mac.type == e1000_pch2lan) && 4406ab6bfe3SJack F Vogel !(fwsm & E1000_ICH_FWSM_FW_VALID)) { 4416ab6bfe3SJack F Vogel msec_delay(10); 442*1bbdc25fSKevin Bowling e1000_gate_hw_phy_config_ich8lan(hw, false); 4436ab6bfe3SJack F Vogel } 4446ab6bfe3SJack F Vogel 4456ab6bfe3SJack F Vogel return ret_val; 4464dab5c37SJack F Vogel } 4474dab5c37SJack F Vogel 4488cfa0ad2SJack F Vogel /** 4499d81738fSJack F Vogel * e1000_init_phy_params_pchlan - Initialize PHY function pointers 4509d81738fSJack F Vogel * @hw: pointer to the HW structure 4519d81738fSJack F Vogel * 4529d81738fSJack F Vogel * Initialize family-specific PHY parameters and function pointers. 4539d81738fSJack F Vogel **/ 4549d81738fSJack F Vogel static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw) 4559d81738fSJack F Vogel { 4569d81738fSJack F Vogel struct e1000_phy_info *phy = &hw->phy; 4576ab6bfe3SJack F Vogel s32 ret_val; 4589d81738fSJack F Vogel 4599d81738fSJack F Vogel DEBUGFUNC("e1000_init_phy_params_pchlan"); 4609d81738fSJack F Vogel 4619d81738fSJack F Vogel phy->addr = 1; 4629d81738fSJack F Vogel phy->reset_delay_us = 100; 4639d81738fSJack F Vogel 4649d81738fSJack F Vogel phy->ops.acquire = e1000_acquire_swflag_ich8lan; 4659d81738fSJack F Vogel phy->ops.check_reset_block = e1000_check_reset_block_ich8lan; 4669d81738fSJack F Vogel phy->ops.get_cfg_done = e1000_get_cfg_done_ich8lan; 4674dab5c37SJack F Vogel phy->ops.set_page = e1000_set_page_igp; 4689d81738fSJack F Vogel phy->ops.read_reg = e1000_read_phy_reg_hv; 4694edd8523SJack F Vogel phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked; 4704dab5c37SJack F Vogel phy->ops.read_reg_page = e1000_read_phy_reg_page_hv; 4719d81738fSJack F Vogel phy->ops.release = e1000_release_swflag_ich8lan; 4729d81738fSJack F Vogel phy->ops.reset = e1000_phy_hw_reset_ich8lan; 4734edd8523SJack F Vogel phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan; 4744edd8523SJack F Vogel phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan; 4759d81738fSJack F Vogel phy->ops.write_reg = e1000_write_phy_reg_hv; 4764edd8523SJack F Vogel phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked; 4774dab5c37SJack F Vogel phy->ops.write_reg_page = e1000_write_phy_reg_page_hv; 4789d81738fSJack F Vogel phy->ops.power_up = e1000_power_up_phy_copper; 4799d81738fSJack F Vogel phy->ops.power_down = e1000_power_down_phy_copper_ich8lan; 4809d81738fSJack F Vogel phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT; 4819d81738fSJack F Vogel 4829d81738fSJack F Vogel phy->id = e1000_phy_unknown; 4836ab6bfe3SJack F Vogel 4846ab6bfe3SJack F Vogel ret_val = e1000_init_phy_workarounds_pchlan(hw); 4856ab6bfe3SJack F Vogel if (ret_val) 4866ab6bfe3SJack F Vogel return ret_val; 4876ab6bfe3SJack F Vogel 4886ab6bfe3SJack F Vogel if (phy->id == e1000_phy_unknown) 4897d9119bdSJack F Vogel switch (hw->mac.type) { 4907d9119bdSJack F Vogel default: 491a69ed8dfSJack F Vogel ret_val = e1000_get_phy_id(hw); 492a69ed8dfSJack F Vogel if (ret_val) 4936ab6bfe3SJack F Vogel return ret_val; 4947d9119bdSJack F Vogel if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK)) 4957d9119bdSJack F Vogel break; 4967d9119bdSJack F Vogel /* fall-through */ 4977d9119bdSJack F Vogel case e1000_pch2lan: 4986ab6bfe3SJack F Vogel case e1000_pch_lpt: 499c80429ceSEric Joyner case e1000_pch_spt: 5006fe4c0a0SSean Bruno case e1000_pch_cnp: 50159690eabSKevin Bowling case e1000_pch_tgp: 50259690eabSKevin Bowling case e1000_pch_adp: 50359690eabSKevin Bowling case e1000_pch_mtp: 5046ab6bfe3SJack F Vogel /* In case the PHY needs to be in mdio slow mode, 505a69ed8dfSJack F Vogel * set slow mode and try to get the PHY id again. 506a69ed8dfSJack F Vogel */ 507a69ed8dfSJack F Vogel ret_val = e1000_set_mdio_slow_mode_hv(hw); 508a69ed8dfSJack F Vogel if (ret_val) 5096ab6bfe3SJack F Vogel return ret_val; 510a69ed8dfSJack F Vogel ret_val = e1000_get_phy_id(hw); 511a69ed8dfSJack F Vogel if (ret_val) 5126ab6bfe3SJack F Vogel return ret_val; 5137d9119bdSJack F Vogel break; 514a69ed8dfSJack F Vogel } 5159d81738fSJack F Vogel phy->type = e1000_get_phy_type_from_id(phy->id); 5169d81738fSJack F Vogel 5174edd8523SJack F Vogel switch (phy->type) { 5184edd8523SJack F Vogel case e1000_phy_82577: 5197d9119bdSJack F Vogel case e1000_phy_82579: 5206ab6bfe3SJack F Vogel case e1000_phy_i217: 5219d81738fSJack F Vogel phy->ops.check_polarity = e1000_check_polarity_82577; 5229d81738fSJack F Vogel phy->ops.force_speed_duplex = 5239d81738fSJack F Vogel e1000_phy_force_speed_duplex_82577; 5249d81738fSJack F Vogel phy->ops.get_cable_length = e1000_get_cable_length_82577; 5259d81738fSJack F Vogel phy->ops.get_info = e1000_get_phy_info_82577; 5269d81738fSJack F Vogel phy->ops.commit = e1000_phy_sw_reset_generic; 5278ec87fc5SJack F Vogel break; 5284edd8523SJack F Vogel case e1000_phy_82578: 5294edd8523SJack F Vogel phy->ops.check_polarity = e1000_check_polarity_m88; 5304edd8523SJack F Vogel phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_m88; 5314edd8523SJack F Vogel phy->ops.get_cable_length = e1000_get_cable_length_m88; 5324edd8523SJack F Vogel phy->ops.get_info = e1000_get_phy_info_m88; 5334edd8523SJack F Vogel break; 5344edd8523SJack F Vogel default: 5354edd8523SJack F Vogel ret_val = -E1000_ERR_PHY; 5364edd8523SJack F Vogel break; 5379d81738fSJack F Vogel } 5389d81738fSJack F Vogel 5399d81738fSJack F Vogel return ret_val; 5409d81738fSJack F Vogel } 5419d81738fSJack F Vogel 5429d81738fSJack F Vogel /** 5438cfa0ad2SJack F Vogel * e1000_init_phy_params_ich8lan - Initialize PHY function pointers 5448cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 5458cfa0ad2SJack F Vogel * 5468cfa0ad2SJack F Vogel * Initialize family-specific PHY parameters and function pointers. 5478cfa0ad2SJack F Vogel **/ 5488cfa0ad2SJack F Vogel static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw) 5498cfa0ad2SJack F Vogel { 5508cfa0ad2SJack F Vogel struct e1000_phy_info *phy = &hw->phy; 5516ab6bfe3SJack F Vogel s32 ret_val; 5528cfa0ad2SJack F Vogel u16 i = 0; 5538cfa0ad2SJack F Vogel 5548cfa0ad2SJack F Vogel DEBUGFUNC("e1000_init_phy_params_ich8lan"); 5558cfa0ad2SJack F Vogel 5568cfa0ad2SJack F Vogel phy->addr = 1; 5578cfa0ad2SJack F Vogel phy->reset_delay_us = 100; 5588cfa0ad2SJack F Vogel 5598cfa0ad2SJack F Vogel phy->ops.acquire = e1000_acquire_swflag_ich8lan; 5608cfa0ad2SJack F Vogel phy->ops.check_reset_block = e1000_check_reset_block_ich8lan; 5618cfa0ad2SJack F Vogel phy->ops.get_cable_length = e1000_get_cable_length_igp_2; 5628cfa0ad2SJack F Vogel phy->ops.get_cfg_done = e1000_get_cfg_done_ich8lan; 5638cfa0ad2SJack F Vogel phy->ops.read_reg = e1000_read_phy_reg_igp; 5648cfa0ad2SJack F Vogel phy->ops.release = e1000_release_swflag_ich8lan; 5658cfa0ad2SJack F Vogel phy->ops.reset = e1000_phy_hw_reset_ich8lan; 5668cfa0ad2SJack F Vogel phy->ops.set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan; 5678cfa0ad2SJack F Vogel phy->ops.set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan; 5688cfa0ad2SJack F Vogel phy->ops.write_reg = e1000_write_phy_reg_igp; 5698cfa0ad2SJack F Vogel phy->ops.power_up = e1000_power_up_phy_copper; 5708cfa0ad2SJack F Vogel phy->ops.power_down = e1000_power_down_phy_copper_ich8lan; 5718cfa0ad2SJack F Vogel 5726ab6bfe3SJack F Vogel /* We may need to do this twice - once for IGP and if that fails, 5738cfa0ad2SJack F Vogel * we'll set BM func pointers and try again 5748cfa0ad2SJack F Vogel */ 5758cfa0ad2SJack F Vogel ret_val = e1000_determine_phy_address(hw); 5768cfa0ad2SJack F Vogel if (ret_val) { 5778cfa0ad2SJack F Vogel phy->ops.write_reg = e1000_write_phy_reg_bm; 5788cfa0ad2SJack F Vogel phy->ops.read_reg = e1000_read_phy_reg_bm; 5798cfa0ad2SJack F Vogel ret_val = e1000_determine_phy_address(hw); 5808cfa0ad2SJack F Vogel if (ret_val) { 581d035aa2dSJack F Vogel DEBUGOUT("Cannot determine PHY addr. Erroring out\n"); 5826ab6bfe3SJack F Vogel return ret_val; 5838cfa0ad2SJack F Vogel } 5848cfa0ad2SJack F Vogel } 5858cfa0ad2SJack F Vogel 5868cfa0ad2SJack F Vogel phy->id = 0; 5878cfa0ad2SJack F Vogel while ((e1000_phy_unknown == e1000_get_phy_type_from_id(phy->id)) && 5888cfa0ad2SJack F Vogel (i++ < 100)) { 5898cfa0ad2SJack F Vogel msec_delay(1); 5908cfa0ad2SJack F Vogel ret_val = e1000_get_phy_id(hw); 5918cfa0ad2SJack F Vogel if (ret_val) 5926ab6bfe3SJack F Vogel return ret_val; 5938cfa0ad2SJack F Vogel } 5948cfa0ad2SJack F Vogel 5958cfa0ad2SJack F Vogel /* Verify phy id */ 5968cfa0ad2SJack F Vogel switch (phy->id) { 5978cfa0ad2SJack F Vogel case IGP03E1000_E_PHY_ID: 5988cfa0ad2SJack F Vogel phy->type = e1000_phy_igp_3; 5998cfa0ad2SJack F Vogel phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT; 6004edd8523SJack F Vogel phy->ops.read_reg_locked = e1000_read_phy_reg_igp_locked; 6014edd8523SJack F Vogel phy->ops.write_reg_locked = e1000_write_phy_reg_igp_locked; 6024edd8523SJack F Vogel phy->ops.get_info = e1000_get_phy_info_igp; 6034edd8523SJack F Vogel phy->ops.check_polarity = e1000_check_polarity_igp; 6044edd8523SJack F Vogel phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_igp; 6058cfa0ad2SJack F Vogel break; 6068cfa0ad2SJack F Vogel case IFE_E_PHY_ID: 6078cfa0ad2SJack F Vogel case IFE_PLUS_E_PHY_ID: 6088cfa0ad2SJack F Vogel case IFE_C_E_PHY_ID: 6098cfa0ad2SJack F Vogel phy->type = e1000_phy_ife; 6108cfa0ad2SJack F Vogel phy->autoneg_mask = E1000_ALL_NOT_GIG; 6114edd8523SJack F Vogel phy->ops.get_info = e1000_get_phy_info_ife; 6124edd8523SJack F Vogel phy->ops.check_polarity = e1000_check_polarity_ife; 6134edd8523SJack F Vogel phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife; 6148cfa0ad2SJack F Vogel break; 6158cfa0ad2SJack F Vogel case BME1000_E_PHY_ID: 6168cfa0ad2SJack F Vogel phy->type = e1000_phy_bm; 6178cfa0ad2SJack F Vogel phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT; 6188cfa0ad2SJack F Vogel phy->ops.read_reg = e1000_read_phy_reg_bm; 6198cfa0ad2SJack F Vogel phy->ops.write_reg = e1000_write_phy_reg_bm; 6208cfa0ad2SJack F Vogel phy->ops.commit = e1000_phy_sw_reset_generic; 6214edd8523SJack F Vogel phy->ops.get_info = e1000_get_phy_info_m88; 6224edd8523SJack F Vogel phy->ops.check_polarity = e1000_check_polarity_m88; 6234edd8523SJack F Vogel phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_m88; 6248cfa0ad2SJack F Vogel break; 6258cfa0ad2SJack F Vogel default: 6266ab6bfe3SJack F Vogel return -E1000_ERR_PHY; 6276ab6bfe3SJack F Vogel break; 6288cfa0ad2SJack F Vogel } 6298cfa0ad2SJack F Vogel 6306ab6bfe3SJack F Vogel return E1000_SUCCESS; 6318cfa0ad2SJack F Vogel } 6328cfa0ad2SJack F Vogel 6338cfa0ad2SJack F Vogel /** 6348cfa0ad2SJack F Vogel * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers 6358cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 6368cfa0ad2SJack F Vogel * 6378cfa0ad2SJack F Vogel * Initialize family-specific NVM parameters and function 6388cfa0ad2SJack F Vogel * pointers. 6398cfa0ad2SJack F Vogel **/ 6408cfa0ad2SJack F Vogel static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw) 6418cfa0ad2SJack F Vogel { 6428cfa0ad2SJack F Vogel struct e1000_nvm_info *nvm = &hw->nvm; 643daf9197cSJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 6448cfa0ad2SJack F Vogel u32 gfpreg, sector_base_addr, sector_end_addr; 6458cfa0ad2SJack F Vogel u16 i; 646c80429ceSEric Joyner u32 nvm_size; 6478cfa0ad2SJack F Vogel 6488cfa0ad2SJack F Vogel DEBUGFUNC("e1000_init_nvm_params_ich8lan"); 6498cfa0ad2SJack F Vogel 6508cc64f1eSJack F Vogel nvm->type = e1000_nvm_flash_sw; 651c80429ceSEric Joyner 652295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) { 653c80429ceSEric Joyner /* in SPT, gfpreg doesn't exist. NVM size is taken from the 654c80429ceSEric Joyner * STRAP register. This is because in SPT the GbE Flash region 655c80429ceSEric Joyner * is no longer accessed through the flash registers. Instead, 656c80429ceSEric Joyner * the mechanism has changed, and the Flash region access 657c80429ceSEric Joyner * registers are now implemented in GbE memory space. 658c80429ceSEric Joyner */ 659c80429ceSEric Joyner nvm->flash_base_addr = 0; 660c80429ceSEric Joyner nvm_size = 661c80429ceSEric Joyner (((E1000_READ_REG(hw, E1000_STRAP) >> 1) & 0x1F) + 1) 662c80429ceSEric Joyner * NVM_SIZE_MULTIPLIER; 663c80429ceSEric Joyner nvm->flash_bank_size = nvm_size / 2; 664c80429ceSEric Joyner /* Adjust to word count */ 665c80429ceSEric Joyner nvm->flash_bank_size /= sizeof(u16); 666c80429ceSEric Joyner /* Set the base address for flash register access */ 667c80429ceSEric Joyner hw->flash_address = hw->hw_addr + E1000_FLASH_BASE_ADDR; 668c80429ceSEric Joyner } else { 669c80429ceSEric Joyner /* Can't read flash registers if register set isn't mapped. */ 6708cfa0ad2SJack F Vogel if (!hw->flash_address) { 6718cfa0ad2SJack F Vogel DEBUGOUT("ERROR: Flash registers not mapped\n"); 6726ab6bfe3SJack F Vogel return -E1000_ERR_CONFIG; 6738cfa0ad2SJack F Vogel } 6748cfa0ad2SJack F Vogel 6758cfa0ad2SJack F Vogel gfpreg = E1000_READ_FLASH_REG(hw, ICH_FLASH_GFPREG); 6768cfa0ad2SJack F Vogel 6776ab6bfe3SJack F Vogel /* sector_X_addr is a "sector"-aligned address (4096 bytes) 6788cfa0ad2SJack F Vogel * Add 1 to sector_end_addr since this sector is included in 6798cfa0ad2SJack F Vogel * the overall size. 6808cfa0ad2SJack F Vogel */ 6818cfa0ad2SJack F Vogel sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK; 6828cfa0ad2SJack F Vogel sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1; 6838cfa0ad2SJack F Vogel 6848cfa0ad2SJack F Vogel /* flash_base_addr is byte-aligned */ 685c80429ceSEric Joyner nvm->flash_base_addr = sector_base_addr 686c80429ceSEric Joyner << FLASH_SECTOR_ADDR_SHIFT; 6878cfa0ad2SJack F Vogel 6886ab6bfe3SJack F Vogel /* find total size of the NVM, then cut in half since the total 6898cfa0ad2SJack F Vogel * size represents two separate NVM banks. 6908cfa0ad2SJack F Vogel */ 6917609433eSJack F Vogel nvm->flash_bank_size = ((sector_end_addr - sector_base_addr) 6927609433eSJack F Vogel << FLASH_SECTOR_ADDR_SHIFT); 6938cfa0ad2SJack F Vogel nvm->flash_bank_size /= 2; 6948cfa0ad2SJack F Vogel /* Adjust to word count */ 6958cfa0ad2SJack F Vogel nvm->flash_bank_size /= sizeof(u16); 696c80429ceSEric Joyner } 6978cfa0ad2SJack F Vogel 6988cfa0ad2SJack F Vogel nvm->word_size = E1000_SHADOW_RAM_WORDS; 6998cfa0ad2SJack F Vogel 7008cfa0ad2SJack F Vogel /* Clear shadow ram */ 7018cfa0ad2SJack F Vogel for (i = 0; i < nvm->word_size; i++) { 702*1bbdc25fSKevin Bowling dev_spec->shadow_ram[i].modified = false; 7038cfa0ad2SJack F Vogel dev_spec->shadow_ram[i].value = 0xFFFF; 7048cfa0ad2SJack F Vogel } 7058cfa0ad2SJack F Vogel 7068cfa0ad2SJack F Vogel /* Function Pointers */ 7074edd8523SJack F Vogel nvm->ops.acquire = e1000_acquire_nvm_ich8lan; 7084edd8523SJack F Vogel nvm->ops.release = e1000_release_nvm_ich8lan; 709295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) { 710c80429ceSEric Joyner nvm->ops.read = e1000_read_nvm_spt; 711c80429ceSEric Joyner nvm->ops.update = e1000_update_nvm_checksum_spt; 712c80429ceSEric Joyner } else { 7138cfa0ad2SJack F Vogel nvm->ops.read = e1000_read_nvm_ich8lan; 7148cfa0ad2SJack F Vogel nvm->ops.update = e1000_update_nvm_checksum_ich8lan; 715c80429ceSEric Joyner } 7168cfa0ad2SJack F Vogel nvm->ops.valid_led_default = e1000_valid_led_default_ich8lan; 7178cfa0ad2SJack F Vogel nvm->ops.validate = e1000_validate_nvm_checksum_ich8lan; 7188cfa0ad2SJack F Vogel nvm->ops.write = e1000_write_nvm_ich8lan; 7198cfa0ad2SJack F Vogel 7206ab6bfe3SJack F Vogel return E1000_SUCCESS; 7218cfa0ad2SJack F Vogel } 7228cfa0ad2SJack F Vogel 7238cfa0ad2SJack F Vogel /** 7248cfa0ad2SJack F Vogel * e1000_init_mac_params_ich8lan - Initialize MAC function pointers 7258cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 7268cfa0ad2SJack F Vogel * 7278cfa0ad2SJack F Vogel * Initialize family-specific MAC parameters and function 7288cfa0ad2SJack F Vogel * pointers. 7298cfa0ad2SJack F Vogel **/ 7308cfa0ad2SJack F Vogel static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw) 7318cfa0ad2SJack F Vogel { 7328cfa0ad2SJack F Vogel struct e1000_mac_info *mac = &hw->mac; 7338cfa0ad2SJack F Vogel 7348cfa0ad2SJack F Vogel DEBUGFUNC("e1000_init_mac_params_ich8lan"); 7358cfa0ad2SJack F Vogel 7368cfa0ad2SJack F Vogel /* Set media type function pointer */ 7378cfa0ad2SJack F Vogel hw->phy.media_type = e1000_media_type_copper; 7388cfa0ad2SJack F Vogel 7398cfa0ad2SJack F Vogel /* Set mta register count */ 7408cfa0ad2SJack F Vogel mac->mta_reg_count = 32; 7418cfa0ad2SJack F Vogel /* Set rar entry count */ 7428cfa0ad2SJack F Vogel mac->rar_entry_count = E1000_ICH_RAR_ENTRIES; 7438cfa0ad2SJack F Vogel if (mac->type == e1000_ich8lan) 7448cfa0ad2SJack F Vogel mac->rar_entry_count--; 7458cfa0ad2SJack F Vogel /* Set if part includes ASF firmware */ 746*1bbdc25fSKevin Bowling mac->asf_firmware_present = true; 7478ec87fc5SJack F Vogel /* FWSM register */ 748*1bbdc25fSKevin Bowling mac->has_fwsm = true; 7498ec87fc5SJack F Vogel /* ARC subsystem not supported */ 750*1bbdc25fSKevin Bowling mac->arc_subsystem_valid = false; 7514edd8523SJack F Vogel /* Adaptive IFS supported */ 752*1bbdc25fSKevin Bowling mac->adaptive_ifs = true; 7538cfa0ad2SJack F Vogel 7548cfa0ad2SJack F Vogel /* Function pointers */ 7558cfa0ad2SJack F Vogel 7568cfa0ad2SJack F Vogel /* bus type/speed/width */ 7578cfa0ad2SJack F Vogel mac->ops.get_bus_info = e1000_get_bus_info_ich8lan; 758daf9197cSJack F Vogel /* function id */ 759daf9197cSJack F Vogel mac->ops.set_lan_id = e1000_set_lan_id_single_port; 7608cfa0ad2SJack F Vogel /* reset */ 7618cfa0ad2SJack F Vogel mac->ops.reset_hw = e1000_reset_hw_ich8lan; 7628cfa0ad2SJack F Vogel /* hw initialization */ 7638cfa0ad2SJack F Vogel mac->ops.init_hw = e1000_init_hw_ich8lan; 7648cfa0ad2SJack F Vogel /* link setup */ 7658cfa0ad2SJack F Vogel mac->ops.setup_link = e1000_setup_link_ich8lan; 7668cfa0ad2SJack F Vogel /* physical interface setup */ 7678cfa0ad2SJack F Vogel mac->ops.setup_physical_interface = e1000_setup_copper_link_ich8lan; 7688cfa0ad2SJack F Vogel /* check for link */ 7694edd8523SJack F Vogel mac->ops.check_for_link = e1000_check_for_copper_link_ich8lan; 7708cfa0ad2SJack F Vogel /* link info */ 7718cfa0ad2SJack F Vogel mac->ops.get_link_up_info = e1000_get_link_up_info_ich8lan; 7728cfa0ad2SJack F Vogel /* multicast address update */ 7738cfa0ad2SJack F Vogel mac->ops.update_mc_addr_list = e1000_update_mc_addr_list_generic; 774d035aa2dSJack F Vogel /* clear hardware counters */ 775d035aa2dSJack F Vogel mac->ops.clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan; 776d035aa2dSJack F Vogel 7776ab6bfe3SJack F Vogel /* LED and other operations */ 778d035aa2dSJack F Vogel switch (mac->type) { 779d035aa2dSJack F Vogel case e1000_ich8lan: 780d035aa2dSJack F Vogel case e1000_ich9lan: 781d035aa2dSJack F Vogel case e1000_ich10lan: 7827d9119bdSJack F Vogel /* check management mode */ 7837d9119bdSJack F Vogel mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan; 784d035aa2dSJack F Vogel /* ID LED init */ 785d035aa2dSJack F Vogel mac->ops.id_led_init = e1000_id_led_init_generic; 7868cfa0ad2SJack F Vogel /* blink LED */ 7878cfa0ad2SJack F Vogel mac->ops.blink_led = e1000_blink_led_generic; 7888cfa0ad2SJack F Vogel /* setup LED */ 7898cfa0ad2SJack F Vogel mac->ops.setup_led = e1000_setup_led_generic; 7908cfa0ad2SJack F Vogel /* cleanup LED */ 7918cfa0ad2SJack F Vogel mac->ops.cleanup_led = e1000_cleanup_led_ich8lan; 7928cfa0ad2SJack F Vogel /* turn on/off LED */ 7938cfa0ad2SJack F Vogel mac->ops.led_on = e1000_led_on_ich8lan; 7948cfa0ad2SJack F Vogel mac->ops.led_off = e1000_led_off_ich8lan; 795d035aa2dSJack F Vogel break; 7967d9119bdSJack F Vogel case e1000_pch2lan: 7977d9119bdSJack F Vogel mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES; 7987d9119bdSJack F Vogel mac->ops.rar_set = e1000_rar_set_pch2lan; 7996ab6bfe3SJack F Vogel /* fall-through */ 8006ab6bfe3SJack F Vogel case e1000_pch_lpt: 801c80429ceSEric Joyner case e1000_pch_spt: 8026fe4c0a0SSean Bruno case e1000_pch_cnp: 80359690eabSKevin Bowling case e1000_pch_tgp: 80459690eabSKevin Bowling case e1000_pch_adp: 80559690eabSKevin Bowling case e1000_pch_mtp: 806730d3130SJack F Vogel /* multicast address update for pch2 */ 807730d3130SJack F Vogel mac->ops.update_mc_addr_list = 808730d3130SJack F Vogel e1000_update_mc_addr_list_pch2lan; 809c80429ceSEric Joyner /* fall-through */ 8109d81738fSJack F Vogel case e1000_pchlan: 8117d9119bdSJack F Vogel /* check management mode */ 8127d9119bdSJack F Vogel mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan; 8139d81738fSJack F Vogel /* ID LED init */ 8149d81738fSJack F Vogel mac->ops.id_led_init = e1000_id_led_init_pchlan; 8159d81738fSJack F Vogel /* setup LED */ 8169d81738fSJack F Vogel mac->ops.setup_led = e1000_setup_led_pchlan; 8179d81738fSJack F Vogel /* cleanup LED */ 8189d81738fSJack F Vogel mac->ops.cleanup_led = e1000_cleanup_led_pchlan; 8199d81738fSJack F Vogel /* turn on/off LED */ 8209d81738fSJack F Vogel mac->ops.led_on = e1000_led_on_pchlan; 8219d81738fSJack F Vogel mac->ops.led_off = e1000_led_off_pchlan; 8229d81738fSJack F Vogel break; 823d035aa2dSJack F Vogel default: 824d035aa2dSJack F Vogel break; 825d035aa2dSJack F Vogel } 8268cfa0ad2SJack F Vogel 827295df609SEric Joyner if (mac->type >= e1000_pch_lpt) { 8286ab6bfe3SJack F Vogel mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES; 8296ab6bfe3SJack F Vogel mac->ops.rar_set = e1000_rar_set_pch_lpt; 8306ab6bfe3SJack F Vogel mac->ops.setup_physical_interface = e1000_setup_copper_link_pch_lpt; 831e373323fSSean Bruno mac->ops.set_obff_timer = e1000_set_obff_timer_pch_lpt; 8324dab5c37SJack F Vogel } 8334dab5c37SJack F Vogel 8348cfa0ad2SJack F Vogel /* Enable PCS Lock-loss workaround for ICH8 */ 8358cfa0ad2SJack F Vogel if (mac->type == e1000_ich8lan) 836*1bbdc25fSKevin Bowling e1000_set_kmrn_lock_loss_workaround_ich8lan(hw, true); 8378cfa0ad2SJack F Vogel 838daf9197cSJack F Vogel return E1000_SUCCESS; 8398cfa0ad2SJack F Vogel } 8408cfa0ad2SJack F Vogel 8418cfa0ad2SJack F Vogel /** 8426ab6bfe3SJack F Vogel * __e1000_access_emi_reg_locked - Read/write EMI register 8436ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 8446c59e186SGuinan Sun * @address: EMI address to program 8456ab6bfe3SJack F Vogel * @data: pointer to value to read/write from/to the EMI address 8466ab6bfe3SJack F Vogel * @read: boolean flag to indicate read or write 8476ab6bfe3SJack F Vogel * 8486ab6bfe3SJack F Vogel * This helper function assumes the SW/FW/HW Semaphore is already acquired. 8496ab6bfe3SJack F Vogel **/ 8506ab6bfe3SJack F Vogel static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address, 8516ab6bfe3SJack F Vogel u16 *data, bool read) 8526ab6bfe3SJack F Vogel { 8536ab6bfe3SJack F Vogel s32 ret_val; 8546ab6bfe3SJack F Vogel 8556ab6bfe3SJack F Vogel DEBUGFUNC("__e1000_access_emi_reg_locked"); 8566ab6bfe3SJack F Vogel 8576ab6bfe3SJack F Vogel ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_ADDR, address); 8586ab6bfe3SJack F Vogel if (ret_val) 8596ab6bfe3SJack F Vogel return ret_val; 8606ab6bfe3SJack F Vogel 8616ab6bfe3SJack F Vogel if (read) 8626ab6bfe3SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, I82579_EMI_DATA, 8636ab6bfe3SJack F Vogel data); 8646ab6bfe3SJack F Vogel else 8656ab6bfe3SJack F Vogel ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_DATA, 8666ab6bfe3SJack F Vogel *data); 8676ab6bfe3SJack F Vogel 8686ab6bfe3SJack F Vogel return ret_val; 8696ab6bfe3SJack F Vogel } 8706ab6bfe3SJack F Vogel 8716ab6bfe3SJack F Vogel /** 8726ab6bfe3SJack F Vogel * e1000_read_emi_reg_locked - Read Extended Management Interface register 8736ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 8746ab6bfe3SJack F Vogel * @addr: EMI address to program 8756ab6bfe3SJack F Vogel * @data: value to be read from the EMI address 8766ab6bfe3SJack F Vogel * 8776ab6bfe3SJack F Vogel * Assumes the SW/FW/HW Semaphore is already acquired. 8786ab6bfe3SJack F Vogel **/ 8796ab6bfe3SJack F Vogel s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data) 8806ab6bfe3SJack F Vogel { 8816ab6bfe3SJack F Vogel DEBUGFUNC("e1000_read_emi_reg_locked"); 8826ab6bfe3SJack F Vogel 883*1bbdc25fSKevin Bowling return __e1000_access_emi_reg_locked(hw, addr, data, true); 8846ab6bfe3SJack F Vogel } 8856ab6bfe3SJack F Vogel 8866ab6bfe3SJack F Vogel /** 8876ab6bfe3SJack F Vogel * e1000_write_emi_reg_locked - Write Extended Management Interface register 8886ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 8896ab6bfe3SJack F Vogel * @addr: EMI address to program 8906ab6bfe3SJack F Vogel * @data: value to be written to the EMI address 8916ab6bfe3SJack F Vogel * 8926ab6bfe3SJack F Vogel * Assumes the SW/FW/HW Semaphore is already acquired. 8936ab6bfe3SJack F Vogel **/ 8947609433eSJack F Vogel s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data) 8956ab6bfe3SJack F Vogel { 8966ab6bfe3SJack F Vogel DEBUGFUNC("e1000_read_emi_reg_locked"); 8976ab6bfe3SJack F Vogel 898*1bbdc25fSKevin Bowling return __e1000_access_emi_reg_locked(hw, addr, &data, false); 8996ab6bfe3SJack F Vogel } 9006ab6bfe3SJack F Vogel 9016ab6bfe3SJack F Vogel /** 9027d9119bdSJack F Vogel * e1000_set_eee_pchlan - Enable/disable EEE support 9037d9119bdSJack F Vogel * @hw: pointer to the HW structure 9047d9119bdSJack F Vogel * 9056ab6bfe3SJack F Vogel * Enable/disable EEE based on setting in dev_spec structure, the duplex of 9066ab6bfe3SJack F Vogel * the link and the EEE capabilities of the link partner. The LPI Control 9076ab6bfe3SJack F Vogel * register bits will remain set only if/when link is up. 9087609433eSJack F Vogel * 9097609433eSJack F Vogel * EEE LPI must not be asserted earlier than one second after link is up. 9107609433eSJack F Vogel * On 82579, EEE LPI should not be enabled until such time otherwise there 9117609433eSJack F Vogel * can be link issues with some switches. Other devices can have EEE LPI 9127609433eSJack F Vogel * enabled immediately upon link up since they have a timer in hardware which 9137609433eSJack F Vogel * prevents LPI from being asserted too early. 9147d9119bdSJack F Vogel **/ 9157609433eSJack F Vogel s32 e1000_set_eee_pchlan(struct e1000_hw *hw) 9167d9119bdSJack F Vogel { 9174dab5c37SJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 9186ab6bfe3SJack F Vogel s32 ret_val; 9197609433eSJack F Vogel u16 lpa, pcs_status, adv, adv_addr, lpi_ctrl, data; 9207d9119bdSJack F Vogel 9217d9119bdSJack F Vogel DEBUGFUNC("e1000_set_eee_pchlan"); 9227d9119bdSJack F Vogel 9237609433eSJack F Vogel switch (hw->phy.type) { 9247609433eSJack F Vogel case e1000_phy_82579: 9257609433eSJack F Vogel lpa = I82579_EEE_LP_ABILITY; 9267609433eSJack F Vogel pcs_status = I82579_EEE_PCS_STATUS; 9277609433eSJack F Vogel adv_addr = I82579_EEE_ADVERTISEMENT; 9287609433eSJack F Vogel break; 9297609433eSJack F Vogel case e1000_phy_i217: 9307609433eSJack F Vogel lpa = I217_EEE_LP_ABILITY; 9317609433eSJack F Vogel pcs_status = I217_EEE_PCS_STATUS; 9327609433eSJack F Vogel adv_addr = I217_EEE_ADVERTISEMENT; 9337609433eSJack F Vogel break; 9347609433eSJack F Vogel default: 9356ab6bfe3SJack F Vogel return E1000_SUCCESS; 9367609433eSJack F Vogel } 9377d9119bdSJack F Vogel 9386ab6bfe3SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 9397d9119bdSJack F Vogel if (ret_val) 9407d9119bdSJack F Vogel return ret_val; 9416ab6bfe3SJack F Vogel 9426ab6bfe3SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, I82579_LPI_CTRL, &lpi_ctrl); 9436ab6bfe3SJack F Vogel if (ret_val) 9446ab6bfe3SJack F Vogel goto release; 9456ab6bfe3SJack F Vogel 9466ab6bfe3SJack F Vogel /* Clear bits that enable EEE in various speeds */ 9476ab6bfe3SJack F Vogel lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK; 9486ab6bfe3SJack F Vogel 9496ab6bfe3SJack F Vogel /* Enable EEE if not disabled by user */ 9506ab6bfe3SJack F Vogel if (!dev_spec->eee_disable) { 9516ab6bfe3SJack F Vogel /* Save off link partner's EEE ability */ 9526ab6bfe3SJack F Vogel ret_val = e1000_read_emi_reg_locked(hw, lpa, 9536ab6bfe3SJack F Vogel &dev_spec->eee_lp_ability); 9546ab6bfe3SJack F Vogel if (ret_val) 9556ab6bfe3SJack F Vogel goto release; 9566ab6bfe3SJack F Vogel 9577609433eSJack F Vogel /* Read EEE advertisement */ 9587609433eSJack F Vogel ret_val = e1000_read_emi_reg_locked(hw, adv_addr, &adv); 9597609433eSJack F Vogel if (ret_val) 9607609433eSJack F Vogel goto release; 9617609433eSJack F Vogel 9626ab6bfe3SJack F Vogel /* Enable EEE only for speeds in which the link partner is 9637609433eSJack F Vogel * EEE capable and for which we advertise EEE. 9646ab6bfe3SJack F Vogel */ 9657609433eSJack F Vogel if (adv & dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED) 9666ab6bfe3SJack F Vogel lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE; 9676ab6bfe3SJack F Vogel 9687609433eSJack F Vogel if (adv & dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) { 9696ab6bfe3SJack F Vogel hw->phy.ops.read_reg_locked(hw, PHY_LP_ABILITY, &data); 9706ab6bfe3SJack F Vogel if (data & NWAY_LPAR_100TX_FD_CAPS) 9716ab6bfe3SJack F Vogel lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE; 9726ab6bfe3SJack F Vogel else 9736ab6bfe3SJack F Vogel /* EEE is not supported in 100Half, so ignore 9746ab6bfe3SJack F Vogel * partner's EEE in 100 ability if full-duplex 9756ab6bfe3SJack F Vogel * is not advertised. 9766ab6bfe3SJack F Vogel */ 9776ab6bfe3SJack F Vogel dev_spec->eee_lp_ability &= 9786ab6bfe3SJack F Vogel ~I82579_EEE_100_SUPPORTED; 9796ab6bfe3SJack F Vogel } 9807609433eSJack F Vogel } 9816ab6bfe3SJack F Vogel 9828cc64f1eSJack F Vogel if (hw->phy.type == e1000_phy_82579) { 9838cc64f1eSJack F Vogel ret_val = e1000_read_emi_reg_locked(hw, I82579_LPI_PLL_SHUT, 9848cc64f1eSJack F Vogel &data); 9858cc64f1eSJack F Vogel if (ret_val) 9868cc64f1eSJack F Vogel goto release; 9878cc64f1eSJack F Vogel 9888cc64f1eSJack F Vogel data &= ~I82579_LPI_100_PLL_SHUT; 9898cc64f1eSJack F Vogel ret_val = e1000_write_emi_reg_locked(hw, I82579_LPI_PLL_SHUT, 9908cc64f1eSJack F Vogel data); 9918cc64f1eSJack F Vogel } 9928cc64f1eSJack F Vogel 9936ab6bfe3SJack F Vogel /* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */ 9946ab6bfe3SJack F Vogel ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data); 9956ab6bfe3SJack F Vogel if (ret_val) 9966ab6bfe3SJack F Vogel goto release; 9976ab6bfe3SJack F Vogel 9986ab6bfe3SJack F Vogel ret_val = hw->phy.ops.write_reg_locked(hw, I82579_LPI_CTRL, lpi_ctrl); 9996ab6bfe3SJack F Vogel release: 10006ab6bfe3SJack F Vogel hw->phy.ops.release(hw); 10016ab6bfe3SJack F Vogel 10026ab6bfe3SJack F Vogel return ret_val; 10036ab6bfe3SJack F Vogel } 10046ab6bfe3SJack F Vogel 10056ab6bfe3SJack F Vogel /** 10066ab6bfe3SJack F Vogel * e1000_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP 10076ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 10086ab6bfe3SJack F Vogel * @link: link up bool flag 10096ab6bfe3SJack F Vogel * 10106ab6bfe3SJack F Vogel * When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications 10116ab6bfe3SJack F Vogel * preventing further DMA write requests. Workaround the issue by disabling 10126ab6bfe3SJack F Vogel * the de-assertion of the clock request when in 1Gpbs mode. 10137609433eSJack F Vogel * Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link 10147609433eSJack F Vogel * speeds in order to avoid Tx hangs. 10156ab6bfe3SJack F Vogel **/ 10166ab6bfe3SJack F Vogel static s32 e1000_k1_workaround_lpt_lp(struct e1000_hw *hw, bool link) 10176ab6bfe3SJack F Vogel { 10186ab6bfe3SJack F Vogel u32 fextnvm6 = E1000_READ_REG(hw, E1000_FEXTNVM6); 10197609433eSJack F Vogel u32 status = E1000_READ_REG(hw, E1000_STATUS); 10206ab6bfe3SJack F Vogel s32 ret_val = E1000_SUCCESS; 10217609433eSJack F Vogel u16 reg; 10226ab6bfe3SJack F Vogel 10237609433eSJack F Vogel if (link && (status & E1000_STATUS_SPEED_1000)) { 10246ab6bfe3SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 10256ab6bfe3SJack F Vogel if (ret_val) 10266ab6bfe3SJack F Vogel return ret_val; 10276ab6bfe3SJack F Vogel 10286ab6bfe3SJack F Vogel ret_val = 10296ab6bfe3SJack F Vogel e1000_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG, 10307609433eSJack F Vogel ®); 10316ab6bfe3SJack F Vogel if (ret_val) 10326ab6bfe3SJack F Vogel goto release; 10336ab6bfe3SJack F Vogel 10346ab6bfe3SJack F Vogel ret_val = 10356ab6bfe3SJack F Vogel e1000_write_kmrn_reg_locked(hw, 10366ab6bfe3SJack F Vogel E1000_KMRNCTRLSTA_K1_CONFIG, 10377609433eSJack F Vogel reg & 10386ab6bfe3SJack F Vogel ~E1000_KMRNCTRLSTA_K1_ENABLE); 10396ab6bfe3SJack F Vogel if (ret_val) 10406ab6bfe3SJack F Vogel goto release; 10416ab6bfe3SJack F Vogel 10426ab6bfe3SJack F Vogel usec_delay(10); 10436ab6bfe3SJack F Vogel 10446ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM6, 10456ab6bfe3SJack F Vogel fextnvm6 | E1000_FEXTNVM6_REQ_PLL_CLK); 10466ab6bfe3SJack F Vogel 10476ab6bfe3SJack F Vogel ret_val = 10486ab6bfe3SJack F Vogel e1000_write_kmrn_reg_locked(hw, 10496ab6bfe3SJack F Vogel E1000_KMRNCTRLSTA_K1_CONFIG, 10507609433eSJack F Vogel reg); 10516ab6bfe3SJack F Vogel release: 10526ab6bfe3SJack F Vogel hw->phy.ops.release(hw); 10536ab6bfe3SJack F Vogel } else { 10546ab6bfe3SJack F Vogel /* clear FEXTNVM6 bit 8 on link down or 10/100 */ 10557609433eSJack F Vogel fextnvm6 &= ~E1000_FEXTNVM6_REQ_PLL_CLK; 10567609433eSJack F Vogel 1057c80429ceSEric Joyner if ((hw->phy.revision > 5) || !link || 1058c80429ceSEric Joyner ((status & E1000_STATUS_SPEED_100) && 10597609433eSJack F Vogel (status & E1000_STATUS_FD))) 10607609433eSJack F Vogel goto update_fextnvm6; 10617609433eSJack F Vogel 10627609433eSJack F Vogel ret_val = hw->phy.ops.read_reg(hw, I217_INBAND_CTRL, ®); 10637609433eSJack F Vogel if (ret_val) 10647609433eSJack F Vogel return ret_val; 10657609433eSJack F Vogel 10667609433eSJack F Vogel /* Clear link status transmit timeout */ 10677609433eSJack F Vogel reg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK; 10687609433eSJack F Vogel 10697609433eSJack F Vogel if (status & E1000_STATUS_SPEED_100) { 10707609433eSJack F Vogel /* Set inband Tx timeout to 5x10us for 100Half */ 10717609433eSJack F Vogel reg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT; 10727609433eSJack F Vogel 10737609433eSJack F Vogel /* Do not extend the K1 entry latency for 100Half */ 10747609433eSJack F Vogel fextnvm6 &= ~E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION; 10757609433eSJack F Vogel } else { 10767609433eSJack F Vogel /* Set inband Tx timeout to 50x10us for 10Full/Half */ 10777609433eSJack F Vogel reg |= 50 << 10787609433eSJack F Vogel I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT; 10797609433eSJack F Vogel 10807609433eSJack F Vogel /* Extend the K1 entry latency for 10 Mbps */ 10817609433eSJack F Vogel fextnvm6 |= E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION; 10827609433eSJack F Vogel } 10837609433eSJack F Vogel 10847609433eSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, I217_INBAND_CTRL, reg); 10857609433eSJack F Vogel if (ret_val) 10867609433eSJack F Vogel return ret_val; 10877609433eSJack F Vogel 10887609433eSJack F Vogel update_fextnvm6: 10897609433eSJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM6, fextnvm6); 10906ab6bfe3SJack F Vogel } 10916ab6bfe3SJack F Vogel 10926ab6bfe3SJack F Vogel return ret_val; 10936ab6bfe3SJack F Vogel } 10946ab6bfe3SJack F Vogel 1095e373323fSSean Bruno static u64 e1000_ltr2ns(u16 ltr) 1096e373323fSSean Bruno { 1097e373323fSSean Bruno u32 value, scale; 1098e373323fSSean Bruno 1099e373323fSSean Bruno /* Determine the latency in nsec based on the LTR value & scale */ 1100e373323fSSean Bruno value = ltr & E1000_LTRV_VALUE_MASK; 1101e373323fSSean Bruno scale = (ltr & E1000_LTRV_SCALE_MASK) >> E1000_LTRV_SCALE_SHIFT; 1102e373323fSSean Bruno 110351569bd7SEric Joyner return value * (1ULL << (scale * E1000_LTRV_SCALE_FACTOR)); 1104e373323fSSean Bruno } 1105e373323fSSean Bruno 1106e373323fSSean Bruno /** 1107e373323fSSean Bruno * e1000_platform_pm_pch_lpt - Set platform power management values 1108e373323fSSean Bruno * @hw: pointer to the HW structure 1109e373323fSSean Bruno * @link: bool indicating link status 1110e373323fSSean Bruno * 1111e373323fSSean Bruno * Set the Latency Tolerance Reporting (LTR) values for the "PCIe-like" 1112e373323fSSean Bruno * GbE MAC in the Lynx Point PCH based on Rx buffer size and link speed 1113e373323fSSean Bruno * when link is up (which must not exceed the maximum latency supported 1114e373323fSSean Bruno * by the platform), otherwise specify there is no LTR requirement. 1115*1bbdc25fSKevin Bowling * Unlike true-PCIe devices which set the LTR maximum snoop/no-snoop 1116e373323fSSean Bruno * latencies in the LTR Extended Capability Structure in the PCIe Extended 1117e373323fSSean Bruno * Capability register set, on this device LTR is set by writing the 1118e373323fSSean Bruno * equivalent snoop/no-snoop latencies in the LTRV register in the MAC and 1119e373323fSSean Bruno * set the SEND bit to send an Intel On-chip System Fabric sideband (IOSF-SB) 1120e373323fSSean Bruno * message to the PMC. 1121e373323fSSean Bruno * 1122e373323fSSean Bruno * Use the LTR value to calculate the Optimized Buffer Flush/Fill (OBFF) 1123e373323fSSean Bruno * high-water mark. 1124e373323fSSean Bruno **/ 1125e373323fSSean Bruno static s32 e1000_platform_pm_pch_lpt(struct e1000_hw *hw, bool link) 1126e373323fSSean Bruno { 1127e373323fSSean Bruno u32 reg = link << (E1000_LTRV_REQ_SHIFT + E1000_LTRV_NOSNOOP_SHIFT) | 1128e373323fSSean Bruno link << E1000_LTRV_REQ_SHIFT | E1000_LTRV_SEND; 1129e373323fSSean Bruno u16 lat_enc = 0; /* latency encoded */ 1130e373323fSSean Bruno s32 obff_hwm = 0; 1131e373323fSSean Bruno 1132e373323fSSean Bruno DEBUGFUNC("e1000_platform_pm_pch_lpt"); 1133e373323fSSean Bruno 1134e373323fSSean Bruno if (link) { 1135e373323fSSean Bruno u16 speed, duplex, scale = 0; 1136e373323fSSean Bruno u16 max_snoop, max_nosnoop; 1137e373323fSSean Bruno u16 max_ltr_enc; /* max LTR latency encoded */ 1138e373323fSSean Bruno s64 lat_ns; 1139e373323fSSean Bruno s64 value; 1140e373323fSSean Bruno u32 rxa; 1141e373323fSSean Bruno 1142e373323fSSean Bruno if (!hw->mac.max_frame_size) { 1143e373323fSSean Bruno DEBUGOUT("max_frame_size not set.\n"); 1144e373323fSSean Bruno return -E1000_ERR_CONFIG; 1145e373323fSSean Bruno } 1146e373323fSSean Bruno 1147e373323fSSean Bruno hw->mac.ops.get_link_up_info(hw, &speed, &duplex); 1148e373323fSSean Bruno if (!speed) { 1149e373323fSSean Bruno DEBUGOUT("Speed not set.\n"); 1150e373323fSSean Bruno return -E1000_ERR_CONFIG; 1151e373323fSSean Bruno } 1152e373323fSSean Bruno 1153e373323fSSean Bruno /* Rx Packet Buffer Allocation size (KB) */ 1154e373323fSSean Bruno rxa = E1000_READ_REG(hw, E1000_PBA) & E1000_PBA_RXA_MASK; 1155e373323fSSean Bruno 1156e373323fSSean Bruno /* Determine the maximum latency tolerated by the device. 1157e373323fSSean Bruno * 1158e373323fSSean Bruno * Per the PCIe spec, the tolerated latencies are encoded as 1159e373323fSSean Bruno * a 3-bit encoded scale (only 0-5 are valid) multiplied by 1160e373323fSSean Bruno * a 10-bit value (0-1023) to provide a range from 1 ns to 1161e373323fSSean Bruno * 2^25*(2^10-1) ns. The scale is encoded as 0=2^0ns, 1162e373323fSSean Bruno * 1=2^5ns, 2=2^10ns,...5=2^25ns. 1163e373323fSSean Bruno */ 1164e373323fSSean Bruno lat_ns = ((s64)rxa * 1024 - 1165e373323fSSean Bruno (2 * (s64)hw->mac.max_frame_size)) * 8 * 1000; 1166e373323fSSean Bruno if (lat_ns < 0) 1167e373323fSSean Bruno lat_ns = 0; 1168e373323fSSean Bruno else 1169e373323fSSean Bruno lat_ns /= speed; 1170e373323fSSean Bruno value = lat_ns; 1171e373323fSSean Bruno 1172e373323fSSean Bruno while (value > E1000_LTRV_VALUE_MASK) { 1173e373323fSSean Bruno scale++; 1174e373323fSSean Bruno value = E1000_DIVIDE_ROUND_UP(value, (1 << 5)); 1175e373323fSSean Bruno } 1176e373323fSSean Bruno if (scale > E1000_LTRV_SCALE_MAX) { 1177e373323fSSean Bruno DEBUGOUT1("Invalid LTR latency scale %d\n", scale); 1178e373323fSSean Bruno return -E1000_ERR_CONFIG; 1179e373323fSSean Bruno } 1180e373323fSSean Bruno lat_enc = (u16)((scale << E1000_LTRV_SCALE_SHIFT) | value); 1181e373323fSSean Bruno 1182e373323fSSean Bruno /* Determine the maximum latency tolerated by the platform */ 1183e373323fSSean Bruno e1000_read_pci_cfg(hw, E1000_PCI_LTR_CAP_LPT, &max_snoop); 1184e373323fSSean Bruno e1000_read_pci_cfg(hw, E1000_PCI_LTR_CAP_LPT + 2, &max_nosnoop); 1185e373323fSSean Bruno max_ltr_enc = E1000_MAX(max_snoop, max_nosnoop); 1186e373323fSSean Bruno 1187e373323fSSean Bruno if (lat_enc > max_ltr_enc) { 1188e373323fSSean Bruno lat_enc = max_ltr_enc; 1189e373323fSSean Bruno lat_ns = e1000_ltr2ns(max_ltr_enc); 1190e373323fSSean Bruno } 1191e373323fSSean Bruno 1192e373323fSSean Bruno if (lat_ns) { 1193e373323fSSean Bruno lat_ns *= speed * 1000; 1194e373323fSSean Bruno lat_ns /= 8; 1195e373323fSSean Bruno lat_ns /= 1000000000; 1196e373323fSSean Bruno obff_hwm = (s32)(rxa - lat_ns); 1197e373323fSSean Bruno } 1198e373323fSSean Bruno if ((obff_hwm < 0) || (obff_hwm > E1000_SVT_OFF_HWM_MASK)) { 1199e373323fSSean Bruno DEBUGOUT1("Invalid high water mark %d\n", obff_hwm); 1200e373323fSSean Bruno return -E1000_ERR_CONFIG; 1201e373323fSSean Bruno } 1202e373323fSSean Bruno } 1203e373323fSSean Bruno 1204e373323fSSean Bruno /* Set Snoop and No-Snoop latencies the same */ 1205e373323fSSean Bruno reg |= lat_enc | (lat_enc << E1000_LTRV_NOSNOOP_SHIFT); 1206e373323fSSean Bruno E1000_WRITE_REG(hw, E1000_LTRV, reg); 1207e373323fSSean Bruno 1208e373323fSSean Bruno /* Set OBFF high water mark */ 1209e373323fSSean Bruno reg = E1000_READ_REG(hw, E1000_SVT) & ~E1000_SVT_OFF_HWM_MASK; 1210e373323fSSean Bruno reg |= obff_hwm; 1211e373323fSSean Bruno E1000_WRITE_REG(hw, E1000_SVT, reg); 1212e373323fSSean Bruno 1213e373323fSSean Bruno /* Enable OBFF */ 1214e373323fSSean Bruno reg = E1000_READ_REG(hw, E1000_SVCR); 1215e373323fSSean Bruno reg |= E1000_SVCR_OFF_EN; 1216e373323fSSean Bruno /* Always unblock interrupts to the CPU even when the system is 1217e373323fSSean Bruno * in OBFF mode. This ensures that small round-robin traffic 1218e373323fSSean Bruno * (like ping) does not get dropped or experience long latency. 1219e373323fSSean Bruno */ 1220e373323fSSean Bruno reg |= E1000_SVCR_OFF_MASKINT; 1221e373323fSSean Bruno E1000_WRITE_REG(hw, E1000_SVCR, reg); 1222e373323fSSean Bruno 1223e373323fSSean Bruno return E1000_SUCCESS; 1224e373323fSSean Bruno } 1225e373323fSSean Bruno 1226e373323fSSean Bruno /** 1227e373323fSSean Bruno * e1000_set_obff_timer_pch_lpt - Update Optimized Buffer Flush/Fill timer 1228e373323fSSean Bruno * @hw: pointer to the HW structure 1229e373323fSSean Bruno * @itr: interrupt throttling rate 1230e373323fSSean Bruno * 1231e373323fSSean Bruno * Configure OBFF with the updated interrupt rate. 1232e373323fSSean Bruno **/ 1233e373323fSSean Bruno static s32 e1000_set_obff_timer_pch_lpt(struct e1000_hw *hw, u32 itr) 1234e373323fSSean Bruno { 1235e373323fSSean Bruno u32 svcr; 1236e373323fSSean Bruno s32 timer; 1237e373323fSSean Bruno 1238e373323fSSean Bruno DEBUGFUNC("e1000_set_obff_timer_pch_lpt"); 1239e373323fSSean Bruno 1240e373323fSSean Bruno /* Convert ITR value into microseconds for OBFF timer */ 1241e373323fSSean Bruno timer = itr & E1000_ITR_MASK; 1242e373323fSSean Bruno timer = (timer * E1000_ITR_MULT) / 1000; 1243e373323fSSean Bruno 1244e373323fSSean Bruno if ((timer < 0) || (timer > E1000_ITR_MASK)) { 1245e373323fSSean Bruno DEBUGOUT1("Invalid OBFF timer %d\n", timer); 1246e373323fSSean Bruno return -E1000_ERR_CONFIG; 1247e373323fSSean Bruno } 1248e373323fSSean Bruno 1249e373323fSSean Bruno svcr = E1000_READ_REG(hw, E1000_SVCR); 1250e373323fSSean Bruno svcr &= ~E1000_SVCR_OFF_TIMER_MASK; 1251e373323fSSean Bruno svcr |= timer << E1000_SVCR_OFF_TIMER_SHIFT; 1252e373323fSSean Bruno E1000_WRITE_REG(hw, E1000_SVCR, svcr); 1253e373323fSSean Bruno 1254e373323fSSean Bruno return E1000_SUCCESS; 1255e373323fSSean Bruno } 1256e373323fSSean Bruno 12577d9119bdSJack F Vogel /** 12588cc64f1eSJack F Vogel * e1000_enable_ulp_lpt_lp - configure Ultra Low Power mode for LynxPoint-LP 12598cc64f1eSJack F Vogel * @hw: pointer to the HW structure 12608cc64f1eSJack F Vogel * @to_sx: boolean indicating a system power state transition to Sx 12618cc64f1eSJack F Vogel * 12628cc64f1eSJack F Vogel * When link is down, configure ULP mode to significantly reduce the power 12638cc64f1eSJack F Vogel * to the PHY. If on a Manageability Engine (ME) enabled system, tell the 12648cc64f1eSJack F Vogel * ME firmware to start the ULP configuration. If not on an ME enabled 12658cc64f1eSJack F Vogel * system, configure the ULP mode by software. 12668cc64f1eSJack F Vogel */ 12678cc64f1eSJack F Vogel s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx) 12688cc64f1eSJack F Vogel { 12698cc64f1eSJack F Vogel u32 mac_reg; 12708cc64f1eSJack F Vogel s32 ret_val = E1000_SUCCESS; 12718cc64f1eSJack F Vogel u16 phy_reg; 1272c80429ceSEric Joyner u16 oem_reg = 0; 12738cc64f1eSJack F Vogel 12748cc64f1eSJack F Vogel if ((hw->mac.type < e1000_pch_lpt) || 12758cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_LPT_I217_LM) || 12768cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_LPT_I217_V) || 12778cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_I218_LM2) || 12788cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_I218_V2) || 12798cc64f1eSJack F Vogel (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_on)) 12808cc64f1eSJack F Vogel return 0; 12818cc64f1eSJack F Vogel 1282fc7682b1SKevin Bowling if (E1000_READ_REG(hw, E1000_FWSM) & E1000_ICH_FWSM_FW_VALID) { 1283fc7682b1SKevin Bowling /* Request ME configure ULP mode in the PHY */ 1284fc7682b1SKevin Bowling mac_reg = E1000_READ_REG(hw, E1000_H2ME); 1285fc7682b1SKevin Bowling mac_reg |= E1000_H2ME_ULP | E1000_H2ME_ENFORCE_SETTINGS; 1286fc7682b1SKevin Bowling E1000_WRITE_REG(hw, E1000_H2ME, mac_reg); 1287fc7682b1SKevin Bowling 1288fc7682b1SKevin Bowling goto out; 12898cc64f1eSJack F Vogel } 12908cc64f1eSJack F Vogel 1291a4378873SKevin Bowling if (!to_sx) { 1292a4378873SKevin Bowling int i = 0; 1293a4378873SKevin Bowling 1294a4378873SKevin Bowling /* Poll up to 5 seconds for Cable Disconnected indication */ 1295a4378873SKevin Bowling while (!(E1000_READ_REG(hw, E1000_FEXT) & 1296a4378873SKevin Bowling E1000_FEXT_PHY_CABLE_DISCONNECTED)) { 1297a4378873SKevin Bowling /* Bail if link is re-acquired */ 1298a4378873SKevin Bowling if (E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU) 1299a4378873SKevin Bowling return -E1000_ERR_PHY; 1300a4378873SKevin Bowling 1301a4378873SKevin Bowling if (i++ == 100) 1302a4378873SKevin Bowling break; 1303a4378873SKevin Bowling 1304a4378873SKevin Bowling msec_delay(50); 1305a4378873SKevin Bowling } 1306a4378873SKevin Bowling DEBUGOUT2("CABLE_DISCONNECTED %s set after %dmsec\n", 1307a4378873SKevin Bowling (E1000_READ_REG(hw, E1000_FEXT) & 1308a4378873SKevin Bowling E1000_FEXT_PHY_CABLE_DISCONNECTED) ? "" : "not", 1309a4378873SKevin Bowling i * 50); 131040fa6e53SWenzhuo Lu if (!(E1000_READ_REG(hw, E1000_FEXT) & 131140fa6e53SWenzhuo Lu E1000_FEXT_PHY_CABLE_DISCONNECTED)) 131240fa6e53SWenzhuo Lu return 0; 131340fa6e53SWenzhuo Lu 1314a4378873SKevin Bowling } 1315a4378873SKevin Bowling 13168cc64f1eSJack F Vogel ret_val = hw->phy.ops.acquire(hw); 13178cc64f1eSJack F Vogel if (ret_val) 13188cc64f1eSJack F Vogel goto out; 13198cc64f1eSJack F Vogel 13208cc64f1eSJack F Vogel /* Force SMBus mode in PHY */ 13218cc64f1eSJack F Vogel ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg); 13228cc64f1eSJack F Vogel if (ret_val) 13238cc64f1eSJack F Vogel goto release; 13248cc64f1eSJack F Vogel phy_reg |= CV_SMB_CTRL_FORCE_SMBUS; 13258cc64f1eSJack F Vogel e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg); 13268cc64f1eSJack F Vogel 13278cc64f1eSJack F Vogel /* Force SMBus mode in MAC */ 13288cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_CTRL_EXT); 13298cc64f1eSJack F Vogel mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS; 13308cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, mac_reg); 13318cc64f1eSJack F Vogel 1332a4378873SKevin Bowling /* Si workaround for ULP entry flow on i127/rev6 h/w. Enable 1333c80429ceSEric Joyner * LPLU and disable Gig speed when entering ULP 1334c80429ceSEric Joyner */ 1335c80429ceSEric Joyner if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6)) { 1336c80429ceSEric Joyner ret_val = e1000_read_phy_reg_hv_locked(hw, HV_OEM_BITS, 1337c80429ceSEric Joyner &oem_reg); 1338c80429ceSEric Joyner if (ret_val) 1339c80429ceSEric Joyner goto release; 1340c80429ceSEric Joyner 1341c80429ceSEric Joyner phy_reg = oem_reg; 1342c80429ceSEric Joyner phy_reg |= HV_OEM_BITS_LPLU | HV_OEM_BITS_GBE_DIS; 1343c80429ceSEric Joyner 1344c80429ceSEric Joyner ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS, 1345c80429ceSEric Joyner phy_reg); 1346c80429ceSEric Joyner 1347c80429ceSEric Joyner if (ret_val) 1348c80429ceSEric Joyner goto release; 1349c80429ceSEric Joyner } 1350c80429ceSEric Joyner 13518cc64f1eSJack F Vogel /* Set Inband ULP Exit, Reset to SMBus mode and 13528cc64f1eSJack F Vogel * Disable SMBus Release on PERST# in PHY 13538cc64f1eSJack F Vogel */ 13548cc64f1eSJack F Vogel ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg); 13558cc64f1eSJack F Vogel if (ret_val) 13568cc64f1eSJack F Vogel goto release; 13578cc64f1eSJack F Vogel phy_reg |= (I218_ULP_CONFIG1_RESET_TO_SMBUS | 13588cc64f1eSJack F Vogel I218_ULP_CONFIG1_DISABLE_SMB_PERST); 13598cc64f1eSJack F Vogel if (to_sx) { 13608cc64f1eSJack F Vogel if (E1000_READ_REG(hw, E1000_WUFC) & E1000_WUFC_LNKC) 13618cc64f1eSJack F Vogel phy_reg |= I218_ULP_CONFIG1_WOL_HOST; 1362c80429ceSEric Joyner else 1363c80429ceSEric Joyner phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST; 13648cc64f1eSJack F Vogel 13658cc64f1eSJack F Vogel phy_reg |= I218_ULP_CONFIG1_STICKY_ULP; 1366c80429ceSEric Joyner phy_reg &= ~I218_ULP_CONFIG1_INBAND_EXIT; 13678cc64f1eSJack F Vogel } else { 13688cc64f1eSJack F Vogel phy_reg |= I218_ULP_CONFIG1_INBAND_EXIT; 1369c80429ceSEric Joyner phy_reg &= ~I218_ULP_CONFIG1_STICKY_ULP; 1370c80429ceSEric Joyner phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST; 13718cc64f1eSJack F Vogel } 13728cc64f1eSJack F Vogel e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); 13738cc64f1eSJack F Vogel 13748cc64f1eSJack F Vogel /* Set Disable SMBus Release on PERST# in MAC */ 13758cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_FEXTNVM7); 13768cc64f1eSJack F Vogel mac_reg |= E1000_FEXTNVM7_DISABLE_SMB_PERST; 13778cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM7, mac_reg); 13788cc64f1eSJack F Vogel 13798cc64f1eSJack F Vogel /* Commit ULP changes in PHY by starting auto ULP configuration */ 13808cc64f1eSJack F Vogel phy_reg |= I218_ULP_CONFIG1_START; 13818cc64f1eSJack F Vogel e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); 1382c80429ceSEric Joyner 1383c80429ceSEric Joyner if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6) && 1384c80429ceSEric Joyner to_sx && (E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU)) { 1385c80429ceSEric Joyner ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS, 1386c80429ceSEric Joyner oem_reg); 1387c80429ceSEric Joyner if (ret_val) 1388c80429ceSEric Joyner goto release; 1389c80429ceSEric Joyner } 1390c80429ceSEric Joyner 13918cc64f1eSJack F Vogel release: 13928cc64f1eSJack F Vogel hw->phy.ops.release(hw); 13938cc64f1eSJack F Vogel out: 13948cc64f1eSJack F Vogel if (ret_val) 13958cc64f1eSJack F Vogel DEBUGOUT1("Error in ULP enable flow: %d\n", ret_val); 13968cc64f1eSJack F Vogel else 13978cc64f1eSJack F Vogel hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_on; 13988cc64f1eSJack F Vogel 13998cc64f1eSJack F Vogel return ret_val; 14008cc64f1eSJack F Vogel } 14018cc64f1eSJack F Vogel 14028cc64f1eSJack F Vogel /** 14038cc64f1eSJack F Vogel * e1000_disable_ulp_lpt_lp - unconfigure Ultra Low Power mode for LynxPoint-LP 14048cc64f1eSJack F Vogel * @hw: pointer to the HW structure 14058cc64f1eSJack F Vogel * @force: boolean indicating whether or not to force disabling ULP 14068cc64f1eSJack F Vogel * 14078cc64f1eSJack F Vogel * Un-configure ULP mode when link is up, the system is transitioned from 14088cc64f1eSJack F Vogel * Sx or the driver is unloaded. If on a Manageability Engine (ME) enabled 14098cc64f1eSJack F Vogel * system, poll for an indication from ME that ULP has been un-configured. 14108cc64f1eSJack F Vogel * If not on an ME enabled system, un-configure the ULP mode by software. 14118cc64f1eSJack F Vogel * 14128cc64f1eSJack F Vogel * During nominal operation, this function is called when link is acquired 1413*1bbdc25fSKevin Bowling * to disable ULP mode (force=false); otherwise, for example when unloading 1414*1bbdc25fSKevin Bowling * the driver or during Sx->S0 transitions, this is called with force=true 14158cc64f1eSJack F Vogel * to forcibly disable ULP. 14168cc64f1eSJack F Vogel */ 14178cc64f1eSJack F Vogel s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force) 14188cc64f1eSJack F Vogel { 14198cc64f1eSJack F Vogel s32 ret_val = E1000_SUCCESS; 1420e8e3171dSGuinan Sun u8 ulp_exit_timeout = 30; 14218cc64f1eSJack F Vogel u32 mac_reg; 14228cc64f1eSJack F Vogel u16 phy_reg; 14238cc64f1eSJack F Vogel int i = 0; 14248cc64f1eSJack F Vogel 14258cc64f1eSJack F Vogel if ((hw->mac.type < e1000_pch_lpt) || 14268cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_LPT_I217_LM) || 14278cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_LPT_I217_V) || 14288cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_I218_LM2) || 14298cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_I218_V2) || 14308cc64f1eSJack F Vogel (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_off)) 14318cc64f1eSJack F Vogel return 0; 14328cc64f1eSJack F Vogel 14338cc64f1eSJack F Vogel if (E1000_READ_REG(hw, E1000_FWSM) & E1000_ICH_FWSM_FW_VALID) { 14348cc64f1eSJack F Vogel if (force) { 14358cc64f1eSJack F Vogel /* Request ME un-configure ULP mode in the PHY */ 14368cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_H2ME); 14378cc64f1eSJack F Vogel mac_reg &= ~E1000_H2ME_ULP; 14388cc64f1eSJack F Vogel mac_reg |= E1000_H2ME_ENFORCE_SETTINGS; 14398cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_H2ME, mac_reg); 14408cc64f1eSJack F Vogel } 14418cc64f1eSJack F Vogel 1442e8e3171dSGuinan Sun if (hw->mac.type == e1000_pch_cnp) 1443e8e3171dSGuinan Sun ulp_exit_timeout = 100; 1444e8e3171dSGuinan Sun 14458cc64f1eSJack F Vogel while (E1000_READ_REG(hw, E1000_FWSM) & 14468cc64f1eSJack F Vogel E1000_FWSM_ULP_CFG_DONE) { 1447e8e3171dSGuinan Sun if (i++ == ulp_exit_timeout) { 14488cc64f1eSJack F Vogel ret_val = -E1000_ERR_PHY; 14498cc64f1eSJack F Vogel goto out; 14508cc64f1eSJack F Vogel } 14518cc64f1eSJack F Vogel 14528cc64f1eSJack F Vogel msec_delay(10); 14538cc64f1eSJack F Vogel } 14548cc64f1eSJack F Vogel DEBUGOUT1("ULP_CONFIG_DONE cleared after %dmsec\n", i * 10); 14558cc64f1eSJack F Vogel 14568cc64f1eSJack F Vogel if (force) { 14578cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_H2ME); 14588cc64f1eSJack F Vogel mac_reg &= ~E1000_H2ME_ENFORCE_SETTINGS; 14598cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_H2ME, mac_reg); 14608cc64f1eSJack F Vogel } else { 14618cc64f1eSJack F Vogel /* Clear H2ME.ULP after ME ULP configuration */ 14628cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_H2ME); 14638cc64f1eSJack F Vogel mac_reg &= ~E1000_H2ME_ULP; 14648cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_H2ME, mac_reg); 14658cc64f1eSJack F Vogel } 14668cc64f1eSJack F Vogel 14678cc64f1eSJack F Vogel goto out; 14688cc64f1eSJack F Vogel } 14698cc64f1eSJack F Vogel 14708cc64f1eSJack F Vogel ret_val = hw->phy.ops.acquire(hw); 14718cc64f1eSJack F Vogel if (ret_val) 14728cc64f1eSJack F Vogel goto out; 14738cc64f1eSJack F Vogel 14748cc64f1eSJack F Vogel if (force) 14758cc64f1eSJack F Vogel /* Toggle LANPHYPC Value bit */ 14768cc64f1eSJack F Vogel e1000_toggle_lanphypc_pch_lpt(hw); 14778cc64f1eSJack F Vogel 14788cc64f1eSJack F Vogel /* Unforce SMBus mode in PHY */ 14798cc64f1eSJack F Vogel ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg); 14808cc64f1eSJack F Vogel if (ret_val) { 14818cc64f1eSJack F Vogel /* The MAC might be in PCIe mode, so temporarily force to 14828cc64f1eSJack F Vogel * SMBus mode in order to access the PHY. 14838cc64f1eSJack F Vogel */ 14848cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_CTRL_EXT); 14858cc64f1eSJack F Vogel mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS; 14868cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, mac_reg); 14878cc64f1eSJack F Vogel 14888cc64f1eSJack F Vogel msec_delay(50); 14898cc64f1eSJack F Vogel 14908cc64f1eSJack F Vogel ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, 14918cc64f1eSJack F Vogel &phy_reg); 14928cc64f1eSJack F Vogel if (ret_val) 14938cc64f1eSJack F Vogel goto release; 14948cc64f1eSJack F Vogel } 14958cc64f1eSJack F Vogel phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS; 14968cc64f1eSJack F Vogel e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg); 14978cc64f1eSJack F Vogel 14988cc64f1eSJack F Vogel /* Unforce SMBus mode in MAC */ 14998cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_CTRL_EXT); 15008cc64f1eSJack F Vogel mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS; 15018cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, mac_reg); 15028cc64f1eSJack F Vogel 15038cc64f1eSJack F Vogel /* When ULP mode was previously entered, K1 was disabled by the 15048cc64f1eSJack F Vogel * hardware. Re-Enable K1 in the PHY when exiting ULP. 15058cc64f1eSJack F Vogel */ 15068cc64f1eSJack F Vogel ret_val = e1000_read_phy_reg_hv_locked(hw, HV_PM_CTRL, &phy_reg); 15078cc64f1eSJack F Vogel if (ret_val) 15088cc64f1eSJack F Vogel goto release; 15098cc64f1eSJack F Vogel phy_reg |= HV_PM_CTRL_K1_ENABLE; 15108cc64f1eSJack F Vogel e1000_write_phy_reg_hv_locked(hw, HV_PM_CTRL, phy_reg); 15118cc64f1eSJack F Vogel 15128cc64f1eSJack F Vogel /* Clear ULP enabled configuration */ 15138cc64f1eSJack F Vogel ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg); 15148cc64f1eSJack F Vogel if (ret_val) 15158cc64f1eSJack F Vogel goto release; 15168cc64f1eSJack F Vogel phy_reg &= ~(I218_ULP_CONFIG1_IND | 15178cc64f1eSJack F Vogel I218_ULP_CONFIG1_STICKY_ULP | 15188cc64f1eSJack F Vogel I218_ULP_CONFIG1_RESET_TO_SMBUS | 15198cc64f1eSJack F Vogel I218_ULP_CONFIG1_WOL_HOST | 15208cc64f1eSJack F Vogel I218_ULP_CONFIG1_INBAND_EXIT | 1521c80429ceSEric Joyner I218_ULP_CONFIG1_EN_ULP_LANPHYPC | 1522c80429ceSEric Joyner I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST | 15238cc64f1eSJack F Vogel I218_ULP_CONFIG1_DISABLE_SMB_PERST); 15248cc64f1eSJack F Vogel e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); 15258cc64f1eSJack F Vogel 15268cc64f1eSJack F Vogel /* Commit ULP changes by starting auto ULP configuration */ 15278cc64f1eSJack F Vogel phy_reg |= I218_ULP_CONFIG1_START; 15288cc64f1eSJack F Vogel e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg); 15298cc64f1eSJack F Vogel 15308cc64f1eSJack F Vogel /* Clear Disable SMBus Release on PERST# in MAC */ 15318cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_FEXTNVM7); 15328cc64f1eSJack F Vogel mac_reg &= ~E1000_FEXTNVM7_DISABLE_SMB_PERST; 15338cc64f1eSJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM7, mac_reg); 15348cc64f1eSJack F Vogel 15358cc64f1eSJack F Vogel release: 15368cc64f1eSJack F Vogel hw->phy.ops.release(hw); 15378cc64f1eSJack F Vogel if (force) { 15388cc64f1eSJack F Vogel hw->phy.ops.reset(hw); 15398cc64f1eSJack F Vogel msec_delay(50); 15408cc64f1eSJack F Vogel } 15418cc64f1eSJack F Vogel out: 15428cc64f1eSJack F Vogel if (ret_val) 15438cc64f1eSJack F Vogel DEBUGOUT1("Error in ULP disable flow: %d\n", ret_val); 15448cc64f1eSJack F Vogel else 15458cc64f1eSJack F Vogel hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_off; 15468cc64f1eSJack F Vogel 15478cc64f1eSJack F Vogel return ret_val; 15488cc64f1eSJack F Vogel } 15498cc64f1eSJack F Vogel 15508cc64f1eSJack F Vogel /** 15514edd8523SJack F Vogel * e1000_check_for_copper_link_ich8lan - Check for link (Copper) 15524edd8523SJack F Vogel * @hw: pointer to the HW structure 15534edd8523SJack F Vogel * 15544edd8523SJack F Vogel * Checks to see of the link status of the hardware has changed. If a 15554edd8523SJack F Vogel * change in link status has been detected, then we read the PHY registers 15564edd8523SJack F Vogel * to get the current speed/duplex if link exists. 15574edd8523SJack F Vogel **/ 15584edd8523SJack F Vogel static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw) 15594edd8523SJack F Vogel { 15604edd8523SJack F Vogel struct e1000_mac_info *mac = &hw->mac; 1561c80429ceSEric Joyner s32 ret_val, tipg_reg = 0; 1562c80429ceSEric Joyner u16 emi_addr, emi_val = 0; 1563a4378873SKevin Bowling bool link; 15644dab5c37SJack F Vogel u16 phy_reg; 15654edd8523SJack F Vogel 15664edd8523SJack F Vogel DEBUGFUNC("e1000_check_for_copper_link_ich8lan"); 15674edd8523SJack F Vogel 15686ab6bfe3SJack F Vogel /* We only want to go out to the PHY registers to see if Auto-Neg 15694edd8523SJack F Vogel * has completed and/or if our link status has changed. The 15704edd8523SJack F Vogel * get_link_status flag is set upon receiving a Link Status 15714edd8523SJack F Vogel * Change or Rx Sequence Error interrupt. 15724edd8523SJack F Vogel */ 15736ab6bfe3SJack F Vogel if (!mac->get_link_status) 15746ab6bfe3SJack F Vogel return E1000_SUCCESS; 15754edd8523SJack F Vogel 15766ab6bfe3SJack F Vogel /* First we want to see if the MII Status Register reports 15774edd8523SJack F Vogel * link. If so, then we want to get the current speed/duplex 15784edd8523SJack F Vogel * of the PHY. 15794edd8523SJack F Vogel */ 15804edd8523SJack F Vogel ret_val = e1000_phy_has_link_generic(hw, 1, 0, &link); 15814edd8523SJack F Vogel if (ret_val) 15826ab6bfe3SJack F Vogel return ret_val; 15834edd8523SJack F Vogel 15844edd8523SJack F Vogel if (hw->mac.type == e1000_pchlan) { 15854edd8523SJack F Vogel ret_val = e1000_k1_gig_workaround_hv(hw, link); 15864edd8523SJack F Vogel if (ret_val) 15876ab6bfe3SJack F Vogel return ret_val; 15884edd8523SJack F Vogel } 15894edd8523SJack F Vogel 15908cc64f1eSJack F Vogel /* When connected at 10Mbps half-duplex, some parts are excessively 15916ab6bfe3SJack F Vogel * aggressive resulting in many collisions. To avoid this, increase 15926ab6bfe3SJack F Vogel * the IPG and reduce Rx latency in the PHY. 15936ab6bfe3SJack F Vogel */ 1594295df609SEric Joyner if ((hw->mac.type >= e1000_pch2lan) && link) { 1595c80429ceSEric Joyner u16 speed, duplex; 15968cc64f1eSJack F Vogel 1597c80429ceSEric Joyner e1000_get_speed_and_duplex_copper_generic(hw, &speed, &duplex); 1598c80429ceSEric Joyner tipg_reg = E1000_READ_REG(hw, E1000_TIPG); 1599c80429ceSEric Joyner tipg_reg &= ~E1000_TIPG_IPGT_MASK; 16006ab6bfe3SJack F Vogel 1601c80429ceSEric Joyner if (duplex == HALF_DUPLEX && speed == SPEED_10) { 1602c80429ceSEric Joyner tipg_reg |= 0xFF; 16036ab6bfe3SJack F Vogel /* Reduce Rx latency in analog PHY */ 1604c80429ceSEric Joyner emi_val = 0; 1605295df609SEric Joyner } else if (hw->mac.type >= e1000_pch_spt && 1606c80429ceSEric Joyner duplex == FULL_DUPLEX && speed != SPEED_1000) { 1607c80429ceSEric Joyner tipg_reg |= 0xC; 1608c80429ceSEric Joyner emi_val = 1; 1609c80429ceSEric Joyner } else { 1610c80429ceSEric Joyner /* Roll back the default values */ 1611c80429ceSEric Joyner tipg_reg |= 0x08; 1612c80429ceSEric Joyner emi_val = 1; 1613c80429ceSEric Joyner } 1614c80429ceSEric Joyner 1615c80429ceSEric Joyner E1000_WRITE_REG(hw, E1000_TIPG, tipg_reg); 1616c80429ceSEric Joyner 16176ab6bfe3SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 16186ab6bfe3SJack F Vogel if (ret_val) 16196ab6bfe3SJack F Vogel return ret_val; 16206ab6bfe3SJack F Vogel 16218cc64f1eSJack F Vogel if (hw->mac.type == e1000_pch2lan) 16228cc64f1eSJack F Vogel emi_addr = I82579_RX_CONFIG; 16238cc64f1eSJack F Vogel else 16248cc64f1eSJack F Vogel emi_addr = I217_RX_CONFIG; 1625c80429ceSEric Joyner ret_val = e1000_write_emi_reg_locked(hw, emi_addr, emi_val); 16266ab6bfe3SJack F Vogel 1627295df609SEric Joyner 1628295df609SEric Joyner if (hw->mac.type >= e1000_pch_lpt) { 1629c80429ceSEric Joyner hw->phy.ops.read_reg_locked(hw, I217_PLL_CLOCK_GATE_REG, 1630c80429ceSEric Joyner &phy_reg); 1631c80429ceSEric Joyner phy_reg &= ~I217_PLL_CLOCK_GATE_MASK; 1632c80429ceSEric Joyner if (speed == SPEED_100 || speed == SPEED_10) 1633c80429ceSEric Joyner phy_reg |= 0x3E8; 1634c80429ceSEric Joyner else 1635c80429ceSEric Joyner phy_reg |= 0xFA; 1636c80429ceSEric Joyner hw->phy.ops.write_reg_locked(hw, 1637c80429ceSEric Joyner I217_PLL_CLOCK_GATE_REG, 1638c80429ceSEric Joyner phy_reg); 1639e760e292SSean Bruno 1640e760e292SSean Bruno if (speed == SPEED_1000) { 1641e760e292SSean Bruno hw->phy.ops.read_reg_locked(hw, HV_PM_CTRL, 1642e760e292SSean Bruno &phy_reg); 1643e760e292SSean Bruno 1644e760e292SSean Bruno phy_reg |= HV_PM_CTRL_K1_CLK_REQ; 1645e760e292SSean Bruno 1646e760e292SSean Bruno hw->phy.ops.write_reg_locked(hw, HV_PM_CTRL, 1647e760e292SSean Bruno phy_reg); 1648e760e292SSean Bruno } 1649c80429ceSEric Joyner } 16506ab6bfe3SJack F Vogel hw->phy.ops.release(hw); 16516ab6bfe3SJack F Vogel 16526ab6bfe3SJack F Vogel if (ret_val) 16536ab6bfe3SJack F Vogel return ret_val; 1654c80429ceSEric Joyner 1655295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) { 1656c80429ceSEric Joyner u16 data; 1657c80429ceSEric Joyner u16 ptr_gap; 1658c80429ceSEric Joyner 1659c80429ceSEric Joyner if (speed == SPEED_1000) { 1660c80429ceSEric Joyner ret_val = hw->phy.ops.acquire(hw); 1661c80429ceSEric Joyner if (ret_val) 1662c80429ceSEric Joyner return ret_val; 1663c80429ceSEric Joyner 1664c80429ceSEric Joyner ret_val = hw->phy.ops.read_reg_locked(hw, 1665c80429ceSEric Joyner PHY_REG(776, 20), 1666c80429ceSEric Joyner &data); 1667c80429ceSEric Joyner if (ret_val) { 1668c80429ceSEric Joyner hw->phy.ops.release(hw); 1669c80429ceSEric Joyner return ret_val; 16706ab6bfe3SJack F Vogel } 1671c80429ceSEric Joyner 1672c80429ceSEric Joyner ptr_gap = (data & (0x3FF << 2)) >> 2; 1673c80429ceSEric Joyner if (ptr_gap < 0x18) { 1674c80429ceSEric Joyner data &= ~(0x3FF << 2); 1675c80429ceSEric Joyner data |= (0x18 << 2); 1676c80429ceSEric Joyner ret_val = 1677c80429ceSEric Joyner hw->phy.ops.write_reg_locked(hw, 1678c80429ceSEric Joyner PHY_REG(776, 20), data); 1679c80429ceSEric Joyner } 1680c80429ceSEric Joyner hw->phy.ops.release(hw); 1681c80429ceSEric Joyner if (ret_val) 1682c80429ceSEric Joyner return ret_val; 1683c80429ceSEric Joyner } else { 1684c80429ceSEric Joyner ret_val = hw->phy.ops.acquire(hw); 1685c80429ceSEric Joyner if (ret_val) 1686c80429ceSEric Joyner return ret_val; 1687c80429ceSEric Joyner 1688c80429ceSEric Joyner ret_val = hw->phy.ops.write_reg_locked(hw, 1689c80429ceSEric Joyner PHY_REG(776, 20), 1690c80429ceSEric Joyner 0xC023); 1691c80429ceSEric Joyner hw->phy.ops.release(hw); 1692c80429ceSEric Joyner if (ret_val) 1693c80429ceSEric Joyner return ret_val; 1694c80429ceSEric Joyner 1695c80429ceSEric Joyner } 1696c80429ceSEric Joyner } 1697c80429ceSEric Joyner } 1698c80429ceSEric Joyner 1699c80429ceSEric Joyner /* I217 Packet Loss issue: 1700c80429ceSEric Joyner * ensure that FEXTNVM4 Beacon Duration is set correctly 1701c80429ceSEric Joyner * on power up. 1702c80429ceSEric Joyner * Set the Beacon Duration for I217 to 8 usec 1703c80429ceSEric Joyner */ 1704295df609SEric Joyner if (hw->mac.type >= e1000_pch_lpt) { 1705c80429ceSEric Joyner u32 mac_reg; 1706c80429ceSEric Joyner 1707c80429ceSEric Joyner mac_reg = E1000_READ_REG(hw, E1000_FEXTNVM4); 1708c80429ceSEric Joyner mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK; 1709c80429ceSEric Joyner mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC; 1710c80429ceSEric Joyner E1000_WRITE_REG(hw, E1000_FEXTNVM4, mac_reg); 17116ab6bfe3SJack F Vogel } 17126ab6bfe3SJack F Vogel 17136ab6bfe3SJack F Vogel /* Work-around I218 hang issue */ 17146ab6bfe3SJack F Vogel if ((hw->device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) || 17158cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) || 17168cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_I218_LM3) || 17178cc64f1eSJack F Vogel (hw->device_id == E1000_DEV_ID_PCH_I218_V3)) { 17186ab6bfe3SJack F Vogel ret_val = e1000_k1_workaround_lpt_lp(hw, link); 17196ab6bfe3SJack F Vogel if (ret_val) 17206ab6bfe3SJack F Vogel return ret_val; 17216ab6bfe3SJack F Vogel } 1722295df609SEric Joyner if (hw->mac.type >= e1000_pch_lpt) { 1723e373323fSSean Bruno /* Set platform power management values for 1724e373323fSSean Bruno * Latency Tolerance Reporting (LTR) 1725e373323fSSean Bruno * Optimized Buffer Flush/Fill (OBFF) 1726e373323fSSean Bruno */ 1727e373323fSSean Bruno ret_val = e1000_platform_pm_pch_lpt(hw, link); 1728e373323fSSean Bruno if (ret_val) 1729e373323fSSean Bruno return ret_val; 1730e373323fSSean Bruno } 1731e373323fSSean Bruno 17326ab6bfe3SJack F Vogel /* Clear link partner's EEE ability */ 17336ab6bfe3SJack F Vogel hw->dev_spec.ich8lan.eee_lp_ability = 0; 17346ab6bfe3SJack F Vogel 1735295df609SEric Joyner if (hw->mac.type >= e1000_pch_lpt) { 1736c80429ceSEric Joyner u32 fextnvm6 = E1000_READ_REG(hw, E1000_FEXTNVM6); 1737c80429ceSEric Joyner 1738295df609SEric Joyner if (hw->mac.type == e1000_pch_spt) { 1739295df609SEric Joyner /* FEXTNVM6 K1-off workaround - for SPT only */ 1740295df609SEric Joyner u32 pcieanacfg = E1000_READ_REG(hw, E1000_PCIEANACFG); 1741295df609SEric Joyner 1742295df609SEric Joyner if (pcieanacfg & E1000_FEXTNVM6_K1_OFF_ENABLE) 1743c80429ceSEric Joyner fextnvm6 |= E1000_FEXTNVM6_K1_OFF_ENABLE; 1744c80429ceSEric Joyner else 1745c80429ceSEric Joyner fextnvm6 &= ~E1000_FEXTNVM6_K1_OFF_ENABLE; 1746295df609SEric Joyner } 1747295df609SEric Joyner 1748*1bbdc25fSKevin Bowling if (hw->dev_spec.ich8lan.disable_k1_off == true) 1749295df609SEric Joyner fextnvm6 &= ~E1000_FEXTNVM6_K1_OFF_ENABLE; 1750c80429ceSEric Joyner 1751c80429ceSEric Joyner E1000_WRITE_REG(hw, E1000_FEXTNVM6, fextnvm6); 1752c80429ceSEric Joyner } 1753c80429ceSEric Joyner 17544edd8523SJack F Vogel if (!link) 17556ab6bfe3SJack F Vogel return E1000_SUCCESS; /* No link detected */ 17564edd8523SJack F Vogel 1757*1bbdc25fSKevin Bowling mac->get_link_status = false; 17584edd8523SJack F Vogel 17594dab5c37SJack F Vogel switch (hw->mac.type) { 17604dab5c37SJack F Vogel case e1000_pch2lan: 17614dab5c37SJack F Vogel ret_val = e1000_k1_workaround_lv(hw); 17624dab5c37SJack F Vogel if (ret_val) 17636ab6bfe3SJack F Vogel return ret_val; 17644dab5c37SJack F Vogel /* fall-thru */ 17654dab5c37SJack F Vogel case e1000_pchlan: 17664edd8523SJack F Vogel if (hw->phy.type == e1000_phy_82578) { 17674edd8523SJack F Vogel ret_val = e1000_link_stall_workaround_hv(hw); 17684edd8523SJack F Vogel if (ret_val) 17696ab6bfe3SJack F Vogel return ret_val; 17704edd8523SJack F Vogel } 17714edd8523SJack F Vogel 17726ab6bfe3SJack F Vogel /* Workaround for PCHx parts in half-duplex: 17734dab5c37SJack F Vogel * Set the number of preambles removed from the packet 17744dab5c37SJack F Vogel * when it is passed from the PHY to the MAC to prevent 17754dab5c37SJack F Vogel * the MAC from misinterpreting the packet type. 17764dab5c37SJack F Vogel */ 17774dab5c37SJack F Vogel hw->phy.ops.read_reg(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg); 17784dab5c37SJack F Vogel phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK; 17794dab5c37SJack F Vogel 17804dab5c37SJack F Vogel if ((E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_FD) != 17814dab5c37SJack F Vogel E1000_STATUS_FD) 17824dab5c37SJack F Vogel phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT); 17834dab5c37SJack F Vogel 17844dab5c37SJack F Vogel hw->phy.ops.write_reg(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg); 17854dab5c37SJack F Vogel break; 17864dab5c37SJack F Vogel default: 17874dab5c37SJack F Vogel break; 17887d9119bdSJack F Vogel } 17897d9119bdSJack F Vogel 17906ab6bfe3SJack F Vogel /* Check if there was DownShift, must be checked 17914edd8523SJack F Vogel * immediately after link-up 17924edd8523SJack F Vogel */ 17934edd8523SJack F Vogel e1000_check_downshift_generic(hw); 17944edd8523SJack F Vogel 17957d9119bdSJack F Vogel /* Enable/Disable EEE after link up */ 17967609433eSJack F Vogel if (hw->phy.type > e1000_phy_82579) { 17977d9119bdSJack F Vogel ret_val = e1000_set_eee_pchlan(hw); 17987d9119bdSJack F Vogel if (ret_val) 17996ab6bfe3SJack F Vogel return ret_val; 18007609433eSJack F Vogel } 18017d9119bdSJack F Vogel 18026ab6bfe3SJack F Vogel /* If we are forcing speed/duplex, then we simply return since 18034edd8523SJack F Vogel * we have already determined whether we have link or not. 18044edd8523SJack F Vogel */ 18056ab6bfe3SJack F Vogel if (!mac->autoneg) 18066ab6bfe3SJack F Vogel return -E1000_ERR_CONFIG; 18074edd8523SJack F Vogel 18086ab6bfe3SJack F Vogel /* Auto-Neg is enabled. Auto Speed Detection takes care 18094edd8523SJack F Vogel * of MAC speed/duplex configuration. So we only need to 18104edd8523SJack F Vogel * configure Collision Distance in the MAC. 18114edd8523SJack F Vogel */ 18126ab6bfe3SJack F Vogel mac->ops.config_collision_dist(hw); 18134edd8523SJack F Vogel 18146ab6bfe3SJack F Vogel /* Configure Flow Control now that Auto-Neg has completed. 18154edd8523SJack F Vogel * First, we need to restore the desired flow control 18164edd8523SJack F Vogel * settings because we may have had to re-autoneg with a 18174edd8523SJack F Vogel * different link partner. 18184edd8523SJack F Vogel */ 18194edd8523SJack F Vogel ret_val = e1000_config_fc_after_link_up_generic(hw); 18204edd8523SJack F Vogel if (ret_val) 18214edd8523SJack F Vogel DEBUGOUT("Error configuring flow control\n"); 18224edd8523SJack F Vogel 18234edd8523SJack F Vogel return ret_val; 18244edd8523SJack F Vogel } 18254edd8523SJack F Vogel 18264edd8523SJack F Vogel /** 18278cfa0ad2SJack F Vogel * e1000_init_function_pointers_ich8lan - Initialize ICH8 function pointers 18288cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 18298cfa0ad2SJack F Vogel * 18308cfa0ad2SJack F Vogel * Initialize family-specific function pointers for PHY, MAC, and NVM. 18318cfa0ad2SJack F Vogel **/ 18328cfa0ad2SJack F Vogel void e1000_init_function_pointers_ich8lan(struct e1000_hw *hw) 18338cfa0ad2SJack F Vogel { 18348cfa0ad2SJack F Vogel DEBUGFUNC("e1000_init_function_pointers_ich8lan"); 18358cfa0ad2SJack F Vogel 18368cfa0ad2SJack F Vogel hw->mac.ops.init_params = e1000_init_mac_params_ich8lan; 18378cfa0ad2SJack F Vogel hw->nvm.ops.init_params = e1000_init_nvm_params_ich8lan; 18389d81738fSJack F Vogel switch (hw->mac.type) { 18399d81738fSJack F Vogel case e1000_ich8lan: 18409d81738fSJack F Vogel case e1000_ich9lan: 18419d81738fSJack F Vogel case e1000_ich10lan: 18428cfa0ad2SJack F Vogel hw->phy.ops.init_params = e1000_init_phy_params_ich8lan; 18439d81738fSJack F Vogel break; 18449d81738fSJack F Vogel case e1000_pchlan: 18457d9119bdSJack F Vogel case e1000_pch2lan: 18466ab6bfe3SJack F Vogel case e1000_pch_lpt: 1847c80429ceSEric Joyner case e1000_pch_spt: 18486fe4c0a0SSean Bruno case e1000_pch_cnp: 184959690eabSKevin Bowling case e1000_pch_tgp: 185059690eabSKevin Bowling case e1000_pch_adp: 185159690eabSKevin Bowling case e1000_pch_mtp: 18529d81738fSJack F Vogel hw->phy.ops.init_params = e1000_init_phy_params_pchlan; 18539d81738fSJack F Vogel break; 18549d81738fSJack F Vogel default: 18559d81738fSJack F Vogel break; 18569d81738fSJack F Vogel } 18578cfa0ad2SJack F Vogel } 18588cfa0ad2SJack F Vogel 18598cfa0ad2SJack F Vogel /** 18604edd8523SJack F Vogel * e1000_acquire_nvm_ich8lan - Acquire NVM mutex 18614edd8523SJack F Vogel * @hw: pointer to the HW structure 18624edd8523SJack F Vogel * 18634edd8523SJack F Vogel * Acquires the mutex for performing NVM operations. 18644edd8523SJack F Vogel **/ 18654edd8523SJack F Vogel static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw *hw) 18664edd8523SJack F Vogel { 18674edd8523SJack F Vogel DEBUGFUNC("e1000_acquire_nvm_ich8lan"); 18684edd8523SJack F Vogel 1869d5210708SMatt Macy ASSERT_CTX_LOCK_HELD(hw); 18704edd8523SJack F Vogel 18714edd8523SJack F Vogel return E1000_SUCCESS; 18724edd8523SJack F Vogel } 18734edd8523SJack F Vogel 18744edd8523SJack F Vogel /** 18754edd8523SJack F Vogel * e1000_release_nvm_ich8lan - Release NVM mutex 18764edd8523SJack F Vogel * @hw: pointer to the HW structure 18774edd8523SJack F Vogel * 18784edd8523SJack F Vogel * Releases the mutex used while performing NVM operations. 18794edd8523SJack F Vogel **/ 18804edd8523SJack F Vogel static void e1000_release_nvm_ich8lan(struct e1000_hw *hw) 18814edd8523SJack F Vogel { 18824edd8523SJack F Vogel DEBUGFUNC("e1000_release_nvm_ich8lan"); 18834edd8523SJack F Vogel 1884d5210708SMatt Macy ASSERT_CTX_LOCK_HELD(hw); 18854edd8523SJack F Vogel } 18864edd8523SJack F Vogel 18874edd8523SJack F Vogel /** 18888cfa0ad2SJack F Vogel * e1000_acquire_swflag_ich8lan - Acquire software control flag 18898cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 18908cfa0ad2SJack F Vogel * 18914edd8523SJack F Vogel * Acquires the software control flag for performing PHY and select 18924edd8523SJack F Vogel * MAC CSR accesses. 18938cfa0ad2SJack F Vogel **/ 18948cfa0ad2SJack F Vogel static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw) 18958cfa0ad2SJack F Vogel { 18968cfa0ad2SJack F Vogel u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT; 18978cfa0ad2SJack F Vogel s32 ret_val = E1000_SUCCESS; 18988cfa0ad2SJack F Vogel 18998cfa0ad2SJack F Vogel DEBUGFUNC("e1000_acquire_swflag_ich8lan"); 19008cfa0ad2SJack F Vogel 1901d5210708SMatt Macy ASSERT_CTX_LOCK_HELD(hw); 19024edd8523SJack F Vogel 19038cfa0ad2SJack F Vogel while (timeout) { 19048cfa0ad2SJack F Vogel extcnf_ctrl = E1000_READ_REG(hw, E1000_EXTCNF_CTRL); 19054edd8523SJack F Vogel if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)) 19068cfa0ad2SJack F Vogel break; 19074edd8523SJack F Vogel 19088cfa0ad2SJack F Vogel msec_delay_irq(1); 19098cfa0ad2SJack F Vogel timeout--; 19108cfa0ad2SJack F Vogel } 19118cfa0ad2SJack F Vogel 19128cfa0ad2SJack F Vogel if (!timeout) { 19134dab5c37SJack F Vogel DEBUGOUT("SW has already locked the resource.\n"); 19144edd8523SJack F Vogel ret_val = -E1000_ERR_CONFIG; 19154edd8523SJack F Vogel goto out; 19164edd8523SJack F Vogel } 19174edd8523SJack F Vogel 19184edd8523SJack F Vogel timeout = SW_FLAG_TIMEOUT; 19194edd8523SJack F Vogel 19204edd8523SJack F Vogel extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG; 19214edd8523SJack F Vogel E1000_WRITE_REG(hw, E1000_EXTCNF_CTRL, extcnf_ctrl); 19224edd8523SJack F Vogel 19234edd8523SJack F Vogel while (timeout) { 19244edd8523SJack F Vogel extcnf_ctrl = E1000_READ_REG(hw, E1000_EXTCNF_CTRL); 19254edd8523SJack F Vogel if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) 19264edd8523SJack F Vogel break; 19274edd8523SJack F Vogel 19284edd8523SJack F Vogel msec_delay_irq(1); 19294edd8523SJack F Vogel timeout--; 19304edd8523SJack F Vogel } 19314edd8523SJack F Vogel 19324edd8523SJack F Vogel if (!timeout) { 19334dab5c37SJack F Vogel DEBUGOUT2("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n", 19344dab5c37SJack F Vogel E1000_READ_REG(hw, E1000_FWSM), extcnf_ctrl); 19358cfa0ad2SJack F Vogel extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG; 19368cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_EXTCNF_CTRL, extcnf_ctrl); 19378cfa0ad2SJack F Vogel ret_val = -E1000_ERR_CONFIG; 19388cfa0ad2SJack F Vogel goto out; 19398cfa0ad2SJack F Vogel } 19408cfa0ad2SJack F Vogel 19418cfa0ad2SJack F Vogel out: 19428cfa0ad2SJack F Vogel return ret_val; 19438cfa0ad2SJack F Vogel } 19448cfa0ad2SJack F Vogel 19458cfa0ad2SJack F Vogel /** 19468cfa0ad2SJack F Vogel * e1000_release_swflag_ich8lan - Release software control flag 19478cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 19488cfa0ad2SJack F Vogel * 19494edd8523SJack F Vogel * Releases the software control flag for performing PHY and select 19504edd8523SJack F Vogel * MAC CSR accesses. 19518cfa0ad2SJack F Vogel **/ 19528cfa0ad2SJack F Vogel static void e1000_release_swflag_ich8lan(struct e1000_hw *hw) 19538cfa0ad2SJack F Vogel { 19548cfa0ad2SJack F Vogel u32 extcnf_ctrl; 19558cfa0ad2SJack F Vogel 19568cfa0ad2SJack F Vogel DEBUGFUNC("e1000_release_swflag_ich8lan"); 19578cfa0ad2SJack F Vogel 19588cfa0ad2SJack F Vogel extcnf_ctrl = E1000_READ_REG(hw, E1000_EXTCNF_CTRL); 1959730d3130SJack F Vogel 1960730d3130SJack F Vogel if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) { 19618cfa0ad2SJack F Vogel extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG; 19628cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_EXTCNF_CTRL, extcnf_ctrl); 1963730d3130SJack F Vogel } else { 1964730d3130SJack F Vogel DEBUGOUT("Semaphore unexpectedly released by sw/fw/hw\n"); 1965730d3130SJack F Vogel } 19668cfa0ad2SJack F Vogel } 19678cfa0ad2SJack F Vogel 19688cfa0ad2SJack F Vogel /** 19698cfa0ad2SJack F Vogel * e1000_check_mng_mode_ich8lan - Checks management mode 19708cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 19718cfa0ad2SJack F Vogel * 19727d9119bdSJack F Vogel * This checks if the adapter has any manageability enabled. 19738cfa0ad2SJack F Vogel * This is a function pointer entry point only called by read/write 19748cfa0ad2SJack F Vogel * routines for the PHY and NVM parts. 19758cfa0ad2SJack F Vogel **/ 19768cfa0ad2SJack F Vogel static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw) 19778cfa0ad2SJack F Vogel { 19788cfa0ad2SJack F Vogel u32 fwsm; 19798cfa0ad2SJack F Vogel 19808cfa0ad2SJack F Vogel DEBUGFUNC("e1000_check_mng_mode_ich8lan"); 19818cfa0ad2SJack F Vogel 19828cfa0ad2SJack F Vogel fwsm = E1000_READ_REG(hw, E1000_FWSM); 19838cfa0ad2SJack F Vogel 19848cc64f1eSJack F Vogel return (fwsm & E1000_ICH_FWSM_FW_VALID) && 19857d9119bdSJack F Vogel ((fwsm & E1000_FWSM_MODE_MASK) == 19868cc64f1eSJack F Vogel (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)); 19877d9119bdSJack F Vogel } 19887d9119bdSJack F Vogel 19897d9119bdSJack F Vogel /** 19907d9119bdSJack F Vogel * e1000_check_mng_mode_pchlan - Checks management mode 19917d9119bdSJack F Vogel * @hw: pointer to the HW structure 19927d9119bdSJack F Vogel * 19937d9119bdSJack F Vogel * This checks if the adapter has iAMT enabled. 19947d9119bdSJack F Vogel * This is a function pointer entry point only called by read/write 19957d9119bdSJack F Vogel * routines for the PHY and NVM parts. 19967d9119bdSJack F Vogel **/ 19977d9119bdSJack F Vogel static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw) 19987d9119bdSJack F Vogel { 19997d9119bdSJack F Vogel u32 fwsm; 20007d9119bdSJack F Vogel 20017d9119bdSJack F Vogel DEBUGFUNC("e1000_check_mng_mode_pchlan"); 20027d9119bdSJack F Vogel 20037d9119bdSJack F Vogel fwsm = E1000_READ_REG(hw, E1000_FWSM); 20047d9119bdSJack F Vogel 20057d9119bdSJack F Vogel return (fwsm & E1000_ICH_FWSM_FW_VALID) && 20067d9119bdSJack F Vogel (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)); 20077d9119bdSJack F Vogel } 20087d9119bdSJack F Vogel 20097d9119bdSJack F Vogel /** 20107d9119bdSJack F Vogel * e1000_rar_set_pch2lan - Set receive address register 20117d9119bdSJack F Vogel * @hw: pointer to the HW structure 20127d9119bdSJack F Vogel * @addr: pointer to the receive address 20137d9119bdSJack F Vogel * @index: receive address array register 20147d9119bdSJack F Vogel * 20157d9119bdSJack F Vogel * Sets the receive address array register at index to the address passed 20167d9119bdSJack F Vogel * in by addr. For 82579, RAR[0] is the base address register that is to 20177d9119bdSJack F Vogel * contain the MAC address but RAR[1-6] are reserved for manageability (ME). 20187d9119bdSJack F Vogel * Use SHRA[0-3] in place of those reserved for ME. 20197d9119bdSJack F Vogel **/ 20208cc64f1eSJack F Vogel static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index) 20217d9119bdSJack F Vogel { 20227d9119bdSJack F Vogel u32 rar_low, rar_high; 20237d9119bdSJack F Vogel 20247d9119bdSJack F Vogel DEBUGFUNC("e1000_rar_set_pch2lan"); 20257d9119bdSJack F Vogel 20266ab6bfe3SJack F Vogel /* HW expects these in little endian so we reverse the byte order 20277d9119bdSJack F Vogel * from network order (big endian) to little endian 20287d9119bdSJack F Vogel */ 20297d9119bdSJack F Vogel rar_low = ((u32) addr[0] | 20307d9119bdSJack F Vogel ((u32) addr[1] << 8) | 20317d9119bdSJack F Vogel ((u32) addr[2] << 16) | ((u32) addr[3] << 24)); 20327d9119bdSJack F Vogel 20337d9119bdSJack F Vogel rar_high = ((u32) addr[4] | ((u32) addr[5] << 8)); 20347d9119bdSJack F Vogel 20357d9119bdSJack F Vogel /* If MAC address zero, no need to set the AV bit */ 20367d9119bdSJack F Vogel if (rar_low || rar_high) 20377d9119bdSJack F Vogel rar_high |= E1000_RAH_AV; 20387d9119bdSJack F Vogel 20397d9119bdSJack F Vogel if (index == 0) { 20407d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_RAL(index), rar_low); 20417d9119bdSJack F Vogel E1000_WRITE_FLUSH(hw); 20427d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_RAH(index), rar_high); 20437d9119bdSJack F Vogel E1000_WRITE_FLUSH(hw); 20448cc64f1eSJack F Vogel return E1000_SUCCESS; 20457d9119bdSJack F Vogel } 20467d9119bdSJack F Vogel 20477609433eSJack F Vogel /* RAR[1-6] are owned by manageability. Skip those and program the 20487609433eSJack F Vogel * next address into the SHRA register array. 20497609433eSJack F Vogel */ 20508cc64f1eSJack F Vogel if (index < (u32) (hw->mac.rar_entry_count)) { 20516ab6bfe3SJack F Vogel s32 ret_val; 20526ab6bfe3SJack F Vogel 20536ab6bfe3SJack F Vogel ret_val = e1000_acquire_swflag_ich8lan(hw); 20546ab6bfe3SJack F Vogel if (ret_val) 20556ab6bfe3SJack F Vogel goto out; 20566ab6bfe3SJack F Vogel 20577d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_SHRAL(index - 1), rar_low); 20587d9119bdSJack F Vogel E1000_WRITE_FLUSH(hw); 20597d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_SHRAH(index - 1), rar_high); 20607d9119bdSJack F Vogel E1000_WRITE_FLUSH(hw); 20617d9119bdSJack F Vogel 20626ab6bfe3SJack F Vogel e1000_release_swflag_ich8lan(hw); 20636ab6bfe3SJack F Vogel 20647d9119bdSJack F Vogel /* verify the register updates */ 20657d9119bdSJack F Vogel if ((E1000_READ_REG(hw, E1000_SHRAL(index - 1)) == rar_low) && 20667d9119bdSJack F Vogel (E1000_READ_REG(hw, E1000_SHRAH(index - 1)) == rar_high)) 20678cc64f1eSJack F Vogel return E1000_SUCCESS; 20687d9119bdSJack F Vogel 20697d9119bdSJack F Vogel DEBUGOUT2("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n", 20707d9119bdSJack F Vogel (index - 1), E1000_READ_REG(hw, E1000_FWSM)); 20717d9119bdSJack F Vogel } 20727d9119bdSJack F Vogel 20736ab6bfe3SJack F Vogel out: 20746ab6bfe3SJack F Vogel DEBUGOUT1("Failed to write receive address at index %d\n", index); 20758cc64f1eSJack F Vogel return -E1000_ERR_CONFIG; 20766ab6bfe3SJack F Vogel } 20776ab6bfe3SJack F Vogel 20786ab6bfe3SJack F Vogel /** 20796ab6bfe3SJack F Vogel * e1000_rar_set_pch_lpt - Set receive address registers 20806ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 20816ab6bfe3SJack F Vogel * @addr: pointer to the receive address 20826ab6bfe3SJack F Vogel * @index: receive address array register 20836ab6bfe3SJack F Vogel * 20846ab6bfe3SJack F Vogel * Sets the receive address register array at index to the address passed 20856ab6bfe3SJack F Vogel * in by addr. For LPT, RAR[0] is the base address register that is to 20866ab6bfe3SJack F Vogel * contain the MAC address. SHRA[0-10] are the shared receive address 20876ab6bfe3SJack F Vogel * registers that are shared between the Host and manageability engine (ME). 20886ab6bfe3SJack F Vogel **/ 20898cc64f1eSJack F Vogel static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index) 20906ab6bfe3SJack F Vogel { 20916ab6bfe3SJack F Vogel u32 rar_low, rar_high; 20926ab6bfe3SJack F Vogel u32 wlock_mac; 20936ab6bfe3SJack F Vogel 20946ab6bfe3SJack F Vogel DEBUGFUNC("e1000_rar_set_pch_lpt"); 20956ab6bfe3SJack F Vogel 20966ab6bfe3SJack F Vogel /* HW expects these in little endian so we reverse the byte order 20976ab6bfe3SJack F Vogel * from network order (big endian) to little endian 20986ab6bfe3SJack F Vogel */ 20996ab6bfe3SJack F Vogel rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) | 21006ab6bfe3SJack F Vogel ((u32) addr[2] << 16) | ((u32) addr[3] << 24)); 21016ab6bfe3SJack F Vogel 21026ab6bfe3SJack F Vogel rar_high = ((u32) addr[4] | ((u32) addr[5] << 8)); 21036ab6bfe3SJack F Vogel 21046ab6bfe3SJack F Vogel /* If MAC address zero, no need to set the AV bit */ 21056ab6bfe3SJack F Vogel if (rar_low || rar_high) 21066ab6bfe3SJack F Vogel rar_high |= E1000_RAH_AV; 21076ab6bfe3SJack F Vogel 21086ab6bfe3SJack F Vogel if (index == 0) { 21096ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_RAL(index), rar_low); 21106ab6bfe3SJack F Vogel E1000_WRITE_FLUSH(hw); 21116ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_RAH(index), rar_high); 21126ab6bfe3SJack F Vogel E1000_WRITE_FLUSH(hw); 21138cc64f1eSJack F Vogel return E1000_SUCCESS; 21146ab6bfe3SJack F Vogel } 21156ab6bfe3SJack F Vogel 21166ab6bfe3SJack F Vogel /* The manageability engine (ME) can lock certain SHRAR registers that 21176ab6bfe3SJack F Vogel * it is using - those registers are unavailable for use. 21186ab6bfe3SJack F Vogel */ 21196ab6bfe3SJack F Vogel if (index < hw->mac.rar_entry_count) { 21206ab6bfe3SJack F Vogel wlock_mac = E1000_READ_REG(hw, E1000_FWSM) & 21216ab6bfe3SJack F Vogel E1000_FWSM_WLOCK_MAC_MASK; 21226ab6bfe3SJack F Vogel wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT; 21236ab6bfe3SJack F Vogel 21246ab6bfe3SJack F Vogel /* Check if all SHRAR registers are locked */ 21256ab6bfe3SJack F Vogel if (wlock_mac == 1) 21266ab6bfe3SJack F Vogel goto out; 21276ab6bfe3SJack F Vogel 21286ab6bfe3SJack F Vogel if ((wlock_mac == 0) || (index <= wlock_mac)) { 21296ab6bfe3SJack F Vogel s32 ret_val; 21306ab6bfe3SJack F Vogel 21316ab6bfe3SJack F Vogel ret_val = e1000_acquire_swflag_ich8lan(hw); 21326ab6bfe3SJack F Vogel 21336ab6bfe3SJack F Vogel if (ret_val) 21346ab6bfe3SJack F Vogel goto out; 21356ab6bfe3SJack F Vogel 21366ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_SHRAL_PCH_LPT(index - 1), 21376ab6bfe3SJack F Vogel rar_low); 21386ab6bfe3SJack F Vogel E1000_WRITE_FLUSH(hw); 21396ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_SHRAH_PCH_LPT(index - 1), 21406ab6bfe3SJack F Vogel rar_high); 21416ab6bfe3SJack F Vogel E1000_WRITE_FLUSH(hw); 21426ab6bfe3SJack F Vogel 21436ab6bfe3SJack F Vogel e1000_release_swflag_ich8lan(hw); 21446ab6bfe3SJack F Vogel 21456ab6bfe3SJack F Vogel /* verify the register updates */ 21466ab6bfe3SJack F Vogel if ((E1000_READ_REG(hw, E1000_SHRAL_PCH_LPT(index - 1)) == rar_low) && 21476ab6bfe3SJack F Vogel (E1000_READ_REG(hw, E1000_SHRAH_PCH_LPT(index - 1)) == rar_high)) 21488cc64f1eSJack F Vogel return E1000_SUCCESS; 21496ab6bfe3SJack F Vogel } 21506ab6bfe3SJack F Vogel } 21516ab6bfe3SJack F Vogel 21526ab6bfe3SJack F Vogel out: 21537d9119bdSJack F Vogel DEBUGOUT1("Failed to write receive address at index %d\n", index); 21548cc64f1eSJack F Vogel return -E1000_ERR_CONFIG; 21558cfa0ad2SJack F Vogel } 21568cfa0ad2SJack F Vogel 21578cfa0ad2SJack F Vogel /** 2158730d3130SJack F Vogel * e1000_update_mc_addr_list_pch2lan - Update Multicast addresses 2159730d3130SJack F Vogel * @hw: pointer to the HW structure 2160730d3130SJack F Vogel * @mc_addr_list: array of multicast addresses to program 2161730d3130SJack F Vogel * @mc_addr_count: number of multicast addresses to program 2162730d3130SJack F Vogel * 2163730d3130SJack F Vogel * Updates entire Multicast Table Array of the PCH2 MAC and PHY. 2164730d3130SJack F Vogel * The caller must have a packed mc_addr_list of multicast addresses. 2165730d3130SJack F Vogel **/ 2166730d3130SJack F Vogel static void e1000_update_mc_addr_list_pch2lan(struct e1000_hw *hw, 2167730d3130SJack F Vogel u8 *mc_addr_list, 2168730d3130SJack F Vogel u32 mc_addr_count) 2169730d3130SJack F Vogel { 21704dab5c37SJack F Vogel u16 phy_reg = 0; 2171730d3130SJack F Vogel int i; 21724dab5c37SJack F Vogel s32 ret_val; 2173730d3130SJack F Vogel 2174730d3130SJack F Vogel DEBUGFUNC("e1000_update_mc_addr_list_pch2lan"); 2175730d3130SJack F Vogel 2176730d3130SJack F Vogel e1000_update_mc_addr_list_generic(hw, mc_addr_list, mc_addr_count); 2177730d3130SJack F Vogel 21784dab5c37SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 21794dab5c37SJack F Vogel if (ret_val) 21804dab5c37SJack F Vogel return; 21814dab5c37SJack F Vogel 21824dab5c37SJack F Vogel ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg); 21834dab5c37SJack F Vogel if (ret_val) 21844dab5c37SJack F Vogel goto release; 21854dab5c37SJack F Vogel 2186730d3130SJack F Vogel for (i = 0; i < hw->mac.mta_reg_count; i++) { 21874dab5c37SJack F Vogel hw->phy.ops.write_reg_page(hw, BM_MTA(i), 21884dab5c37SJack F Vogel (u16)(hw->mac.mta_shadow[i] & 21894dab5c37SJack F Vogel 0xFFFF)); 21904dab5c37SJack F Vogel hw->phy.ops.write_reg_page(hw, (BM_MTA(i) + 1), 2191730d3130SJack F Vogel (u16)((hw->mac.mta_shadow[i] >> 16) & 2192730d3130SJack F Vogel 0xFFFF)); 2193730d3130SJack F Vogel } 21944dab5c37SJack F Vogel 21954dab5c37SJack F Vogel e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg); 21964dab5c37SJack F Vogel 21974dab5c37SJack F Vogel release: 21984dab5c37SJack F Vogel hw->phy.ops.release(hw); 2199730d3130SJack F Vogel } 2200730d3130SJack F Vogel 2201730d3130SJack F Vogel /** 22028cfa0ad2SJack F Vogel * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked 22038cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 22048cfa0ad2SJack F Vogel * 22058cfa0ad2SJack F Vogel * Checks if firmware is blocking the reset of the PHY. 22068cfa0ad2SJack F Vogel * This is a function pointer entry point only called by 22078cfa0ad2SJack F Vogel * reset routines. 22088cfa0ad2SJack F Vogel **/ 22098cfa0ad2SJack F Vogel static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw) 22108cfa0ad2SJack F Vogel { 22118cfa0ad2SJack F Vogel u32 fwsm; 2212*1bbdc25fSKevin Bowling bool blocked = false; 22137609433eSJack F Vogel int i = 0; 22148cfa0ad2SJack F Vogel 22158cfa0ad2SJack F Vogel DEBUGFUNC("e1000_check_reset_block_ich8lan"); 22168cfa0ad2SJack F Vogel 22177609433eSJack F Vogel do { 22188cfa0ad2SJack F Vogel fwsm = E1000_READ_REG(hw, E1000_FWSM); 22197609433eSJack F Vogel if (!(fwsm & E1000_ICH_FWSM_RSPCIPHY)) { 2220*1bbdc25fSKevin Bowling blocked = true; 22217609433eSJack F Vogel msec_delay(10); 22227609433eSJack F Vogel continue; 22237609433eSJack F Vogel } 2224*1bbdc25fSKevin Bowling blocked = false; 2225c80429ceSEric Joyner } while (blocked && (i++ < 30)); 22267609433eSJack F Vogel return blocked ? E1000_BLK_PHY_RESET : E1000_SUCCESS; 22278cfa0ad2SJack F Vogel } 22288cfa0ad2SJack F Vogel 22298cfa0ad2SJack F Vogel /** 22307d9119bdSJack F Vogel * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states 22317d9119bdSJack F Vogel * @hw: pointer to the HW structure 22327d9119bdSJack F Vogel * 22337d9119bdSJack F Vogel * Assumes semaphore already acquired. 22347d9119bdSJack F Vogel * 22357d9119bdSJack F Vogel **/ 22367d9119bdSJack F Vogel static s32 e1000_write_smbus_addr(struct e1000_hw *hw) 22377d9119bdSJack F Vogel { 22387d9119bdSJack F Vogel u16 phy_data; 22397d9119bdSJack F Vogel u32 strap = E1000_READ_REG(hw, E1000_STRAP); 22406ab6bfe3SJack F Vogel u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >> 22416ab6bfe3SJack F Vogel E1000_STRAP_SMT_FREQ_SHIFT; 22426ab6bfe3SJack F Vogel s32 ret_val; 22437d9119bdSJack F Vogel 22447d9119bdSJack F Vogel strap &= E1000_STRAP_SMBUS_ADDRESS_MASK; 22457d9119bdSJack F Vogel 22467d9119bdSJack F Vogel ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data); 22477d9119bdSJack F Vogel if (ret_val) 22486ab6bfe3SJack F Vogel return ret_val; 22497d9119bdSJack F Vogel 22507d9119bdSJack F Vogel phy_data &= ~HV_SMB_ADDR_MASK; 22517d9119bdSJack F Vogel phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT); 22527d9119bdSJack F Vogel phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID; 22537d9119bdSJack F Vogel 22546ab6bfe3SJack F Vogel if (hw->phy.type == e1000_phy_i217) { 22556ab6bfe3SJack F Vogel /* Restore SMBus frequency */ 22566ab6bfe3SJack F Vogel if (freq--) { 22576ab6bfe3SJack F Vogel phy_data &= ~HV_SMB_ADDR_FREQ_MASK; 22586ab6bfe3SJack F Vogel phy_data |= (freq & (1 << 0)) << 22596ab6bfe3SJack F Vogel HV_SMB_ADDR_FREQ_LOW_SHIFT; 22606ab6bfe3SJack F Vogel phy_data |= (freq & (1 << 1)) << 22616ab6bfe3SJack F Vogel (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1); 22626ab6bfe3SJack F Vogel } else { 22636ab6bfe3SJack F Vogel DEBUGOUT("Unsupported SMB frequency in PHY\n"); 22646ab6bfe3SJack F Vogel } 22656ab6bfe3SJack F Vogel } 22666ab6bfe3SJack F Vogel 22676ab6bfe3SJack F Vogel return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data); 22687d9119bdSJack F Vogel } 22697d9119bdSJack F Vogel 22707d9119bdSJack F Vogel /** 22714edd8523SJack F Vogel * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration 22724edd8523SJack F Vogel * @hw: pointer to the HW structure 22734edd8523SJack F Vogel * 22744edd8523SJack F Vogel * SW should configure the LCD from the NVM extended configuration region 22754edd8523SJack F Vogel * as a workaround for certain parts. 22764edd8523SJack F Vogel **/ 22774edd8523SJack F Vogel static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw) 22784edd8523SJack F Vogel { 22794edd8523SJack F Vogel struct e1000_phy_info *phy = &hw->phy; 22804edd8523SJack F Vogel u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask; 2281a69ed8dfSJack F Vogel s32 ret_val = E1000_SUCCESS; 22824edd8523SJack F Vogel u16 word_addr, reg_data, reg_addr, phy_page = 0; 22834edd8523SJack F Vogel 22847d9119bdSJack F Vogel DEBUGFUNC("e1000_sw_lcd_config_ich8lan"); 22854edd8523SJack F Vogel 22866ab6bfe3SJack F Vogel /* Initialize the PHY from the NVM on ICH platforms. This 22874edd8523SJack F Vogel * is needed due to an issue where the NVM configuration is 22884edd8523SJack F Vogel * not properly autoloaded after power transitions. 22894edd8523SJack F Vogel * Therefore, after each PHY reset, we will load the 22904edd8523SJack F Vogel * configuration data out of the NVM manually. 22914edd8523SJack F Vogel */ 22927d9119bdSJack F Vogel switch (hw->mac.type) { 22937d9119bdSJack F Vogel case e1000_ich8lan: 22947d9119bdSJack F Vogel if (phy->type != e1000_phy_igp_3) 22957d9119bdSJack F Vogel return ret_val; 22967d9119bdSJack F Vogel 22977d9119bdSJack F Vogel if ((hw->device_id == E1000_DEV_ID_ICH8_IGP_AMT) || 22987d9119bdSJack F Vogel (hw->device_id == E1000_DEV_ID_ICH8_IGP_C)) { 22994edd8523SJack F Vogel sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG; 23007d9119bdSJack F Vogel break; 23017d9119bdSJack F Vogel } 23027d9119bdSJack F Vogel /* Fall-thru */ 23037d9119bdSJack F Vogel case e1000_pchlan: 23047d9119bdSJack F Vogel case e1000_pch2lan: 23056ab6bfe3SJack F Vogel case e1000_pch_lpt: 2306c80429ceSEric Joyner case e1000_pch_spt: 23076fe4c0a0SSean Bruno case e1000_pch_cnp: 230859690eabSKevin Bowling case e1000_pch_tgp: 230959690eabSKevin Bowling case e1000_pch_adp: 231059690eabSKevin Bowling case e1000_pch_mtp: 23117d9119bdSJack F Vogel sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M; 23127d9119bdSJack F Vogel break; 23137d9119bdSJack F Vogel default: 23147d9119bdSJack F Vogel return ret_val; 23157d9119bdSJack F Vogel } 23167d9119bdSJack F Vogel 23177d9119bdSJack F Vogel ret_val = hw->phy.ops.acquire(hw); 23187d9119bdSJack F Vogel if (ret_val) 23197d9119bdSJack F Vogel return ret_val; 23204edd8523SJack F Vogel 23214edd8523SJack F Vogel data = E1000_READ_REG(hw, E1000_FEXTNVM); 23224edd8523SJack F Vogel if (!(data & sw_cfg_mask)) 23236ab6bfe3SJack F Vogel goto release; 23244edd8523SJack F Vogel 23256ab6bfe3SJack F Vogel /* Make sure HW does not configure LCD from PHY 23264edd8523SJack F Vogel * extended configuration before SW configuration 23274edd8523SJack F Vogel */ 23284edd8523SJack F Vogel data = E1000_READ_REG(hw, E1000_EXTCNF_CTRL); 23296ab6bfe3SJack F Vogel if ((hw->mac.type < e1000_pch2lan) && 23306ab6bfe3SJack F Vogel (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE)) 23316ab6bfe3SJack F Vogel goto release; 23324edd8523SJack F Vogel 23334edd8523SJack F Vogel cnf_size = E1000_READ_REG(hw, E1000_EXTCNF_SIZE); 23344edd8523SJack F Vogel cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK; 23354edd8523SJack F Vogel cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT; 23364edd8523SJack F Vogel if (!cnf_size) 23376ab6bfe3SJack F Vogel goto release; 23384edd8523SJack F Vogel 23394edd8523SJack F Vogel cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK; 23404edd8523SJack F Vogel cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT; 23414edd8523SJack F Vogel 23426ab6bfe3SJack F Vogel if (((hw->mac.type == e1000_pchlan) && 23436ab6bfe3SJack F Vogel !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) || 23446ab6bfe3SJack F Vogel (hw->mac.type > e1000_pchlan)) { 23456ab6bfe3SJack F Vogel /* HW configures the SMBus address and LEDs when the 23464edd8523SJack F Vogel * OEM and LCD Write Enable bits are set in the NVM. 23474edd8523SJack F Vogel * When both NVM bits are cleared, SW will configure 23484edd8523SJack F Vogel * them instead. 23494edd8523SJack F Vogel */ 23507d9119bdSJack F Vogel ret_val = e1000_write_smbus_addr(hw); 23514edd8523SJack F Vogel if (ret_val) 23526ab6bfe3SJack F Vogel goto release; 23534edd8523SJack F Vogel 23544edd8523SJack F Vogel data = E1000_READ_REG(hw, E1000_LEDCTL); 2355a69ed8dfSJack F Vogel ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG, 23564edd8523SJack F Vogel (u16)data); 23574edd8523SJack F Vogel if (ret_val) 23586ab6bfe3SJack F Vogel goto release; 23594edd8523SJack F Vogel } 23604edd8523SJack F Vogel 23614edd8523SJack F Vogel /* Configure LCD from extended configuration region. */ 23624edd8523SJack F Vogel 23634edd8523SJack F Vogel /* cnf_base_addr is in DWORD */ 23644edd8523SJack F Vogel word_addr = (u16)(cnf_base_addr << 1); 23654edd8523SJack F Vogel 23664edd8523SJack F Vogel for (i = 0; i < cnf_size; i++) { 23674edd8523SJack F Vogel ret_val = hw->nvm.ops.read(hw, (word_addr + i * 2), 1, 23684edd8523SJack F Vogel ®_data); 23694edd8523SJack F Vogel if (ret_val) 23706ab6bfe3SJack F Vogel goto release; 23714edd8523SJack F Vogel 23724edd8523SJack F Vogel ret_val = hw->nvm.ops.read(hw, (word_addr + i * 2 + 1), 23734edd8523SJack F Vogel 1, ®_addr); 23744edd8523SJack F Vogel if (ret_val) 23756ab6bfe3SJack F Vogel goto release; 23764edd8523SJack F Vogel 23774edd8523SJack F Vogel /* Save off the PHY page for future writes. */ 23784edd8523SJack F Vogel if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) { 23794edd8523SJack F Vogel phy_page = reg_data; 23804edd8523SJack F Vogel continue; 23814edd8523SJack F Vogel } 23824edd8523SJack F Vogel 23834edd8523SJack F Vogel reg_addr &= PHY_REG_MASK; 23844edd8523SJack F Vogel reg_addr |= phy_page; 23854edd8523SJack F Vogel 23864edd8523SJack F Vogel ret_val = phy->ops.write_reg_locked(hw, (u32)reg_addr, 23874edd8523SJack F Vogel reg_data); 23884edd8523SJack F Vogel if (ret_val) 23896ab6bfe3SJack F Vogel goto release; 23904edd8523SJack F Vogel } 23914edd8523SJack F Vogel 23926ab6bfe3SJack F Vogel release: 23934edd8523SJack F Vogel hw->phy.ops.release(hw); 23944edd8523SJack F Vogel return ret_val; 23954edd8523SJack F Vogel } 23964edd8523SJack F Vogel 23974edd8523SJack F Vogel /** 23984edd8523SJack F Vogel * e1000_k1_gig_workaround_hv - K1 Si workaround 23994edd8523SJack F Vogel * @hw: pointer to the HW structure 24004edd8523SJack F Vogel * @link: link up bool flag 24014edd8523SJack F Vogel * 24024edd8523SJack F Vogel * If K1 is enabled for 1Gbps, the MAC might stall when transitioning 24034edd8523SJack F Vogel * from a lower speed. This workaround disables K1 whenever link is at 1Gig 24044edd8523SJack F Vogel * If link is down, the function will restore the default K1 setting located 24054edd8523SJack F Vogel * in the NVM. 24064edd8523SJack F Vogel **/ 24074edd8523SJack F Vogel static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link) 24084edd8523SJack F Vogel { 24094edd8523SJack F Vogel s32 ret_val = E1000_SUCCESS; 24104edd8523SJack F Vogel u16 status_reg = 0; 24114edd8523SJack F Vogel bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled; 24124edd8523SJack F Vogel 24134edd8523SJack F Vogel DEBUGFUNC("e1000_k1_gig_workaround_hv"); 24144edd8523SJack F Vogel 24154edd8523SJack F Vogel if (hw->mac.type != e1000_pchlan) 24166ab6bfe3SJack F Vogel return E1000_SUCCESS; 24174edd8523SJack F Vogel 24184edd8523SJack F Vogel /* Wrap the whole flow with the sw flag */ 24194edd8523SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 24204edd8523SJack F Vogel if (ret_val) 24216ab6bfe3SJack F Vogel return ret_val; 24224edd8523SJack F Vogel 24234edd8523SJack F Vogel /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */ 24244edd8523SJack F Vogel if (link) { 24254edd8523SJack F Vogel if (hw->phy.type == e1000_phy_82578) { 24264edd8523SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, BM_CS_STATUS, 24274edd8523SJack F Vogel &status_reg); 24284edd8523SJack F Vogel if (ret_val) 24294edd8523SJack F Vogel goto release; 24304edd8523SJack F Vogel 24317609433eSJack F Vogel status_reg &= (BM_CS_STATUS_LINK_UP | 24324edd8523SJack F Vogel BM_CS_STATUS_RESOLVED | 24337609433eSJack F Vogel BM_CS_STATUS_SPEED_MASK); 24344edd8523SJack F Vogel 24354edd8523SJack F Vogel if (status_reg == (BM_CS_STATUS_LINK_UP | 24364edd8523SJack F Vogel BM_CS_STATUS_RESOLVED | 24374edd8523SJack F Vogel BM_CS_STATUS_SPEED_1000)) 2438*1bbdc25fSKevin Bowling k1_enable = false; 24394edd8523SJack F Vogel } 24404edd8523SJack F Vogel 24414edd8523SJack F Vogel if (hw->phy.type == e1000_phy_82577) { 24424edd8523SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, HV_M_STATUS, 24434edd8523SJack F Vogel &status_reg); 24444edd8523SJack F Vogel if (ret_val) 24454edd8523SJack F Vogel goto release; 24464edd8523SJack F Vogel 24477609433eSJack F Vogel status_reg &= (HV_M_STATUS_LINK_UP | 24484edd8523SJack F Vogel HV_M_STATUS_AUTONEG_COMPLETE | 24497609433eSJack F Vogel HV_M_STATUS_SPEED_MASK); 24504edd8523SJack F Vogel 24514edd8523SJack F Vogel if (status_reg == (HV_M_STATUS_LINK_UP | 24524edd8523SJack F Vogel HV_M_STATUS_AUTONEG_COMPLETE | 24534edd8523SJack F Vogel HV_M_STATUS_SPEED_1000)) 2454*1bbdc25fSKevin Bowling k1_enable = false; 24554edd8523SJack F Vogel } 24564edd8523SJack F Vogel 24574edd8523SJack F Vogel /* Link stall fix for link up */ 24584edd8523SJack F Vogel ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19), 24594edd8523SJack F Vogel 0x0100); 24604edd8523SJack F Vogel if (ret_val) 24614edd8523SJack F Vogel goto release; 24624edd8523SJack F Vogel 24634edd8523SJack F Vogel } else { 24644edd8523SJack F Vogel /* Link stall fix for link down */ 24654edd8523SJack F Vogel ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19), 24664edd8523SJack F Vogel 0x4100); 24674edd8523SJack F Vogel if (ret_val) 24684edd8523SJack F Vogel goto release; 24694edd8523SJack F Vogel } 24704edd8523SJack F Vogel 24714edd8523SJack F Vogel ret_val = e1000_configure_k1_ich8lan(hw, k1_enable); 24724edd8523SJack F Vogel 24734edd8523SJack F Vogel release: 24744edd8523SJack F Vogel hw->phy.ops.release(hw); 24756ab6bfe3SJack F Vogel 24764edd8523SJack F Vogel return ret_val; 24774edd8523SJack F Vogel } 24784edd8523SJack F Vogel 24794edd8523SJack F Vogel /** 24804edd8523SJack F Vogel * e1000_configure_k1_ich8lan - Configure K1 power state 24814edd8523SJack F Vogel * @hw: pointer to the HW structure 24826c59e186SGuinan Sun * @k1_enable: K1 state to configure 24834edd8523SJack F Vogel * 24844edd8523SJack F Vogel * Configure the K1 power state based on the provided parameter. 24854edd8523SJack F Vogel * Assumes semaphore already acquired. 24864edd8523SJack F Vogel * 24874edd8523SJack F Vogel * Success returns 0, Failure returns -E1000_ERR_PHY (-2) 24884edd8523SJack F Vogel **/ 24894edd8523SJack F Vogel s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable) 24904edd8523SJack F Vogel { 24916ab6bfe3SJack F Vogel s32 ret_val; 24924edd8523SJack F Vogel u32 ctrl_reg = 0; 24934edd8523SJack F Vogel u32 ctrl_ext = 0; 24944edd8523SJack F Vogel u32 reg = 0; 24954edd8523SJack F Vogel u16 kmrn_reg = 0; 24964edd8523SJack F Vogel 24977d9119bdSJack F Vogel DEBUGFUNC("e1000_configure_k1_ich8lan"); 24987d9119bdSJack F Vogel 24994dab5c37SJack F Vogel ret_val = e1000_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG, 25004edd8523SJack F Vogel &kmrn_reg); 25014edd8523SJack F Vogel if (ret_val) 25026ab6bfe3SJack F Vogel return ret_val; 25034edd8523SJack F Vogel 25044edd8523SJack F Vogel if (k1_enable) 25054edd8523SJack F Vogel kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE; 25064edd8523SJack F Vogel else 25074edd8523SJack F Vogel kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE; 25084edd8523SJack F Vogel 25094dab5c37SJack F Vogel ret_val = e1000_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG, 25104edd8523SJack F Vogel kmrn_reg); 25114edd8523SJack F Vogel if (ret_val) 25126ab6bfe3SJack F Vogel return ret_val; 25134edd8523SJack F Vogel 25144edd8523SJack F Vogel usec_delay(20); 25154edd8523SJack F Vogel ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT); 25164edd8523SJack F Vogel ctrl_reg = E1000_READ_REG(hw, E1000_CTRL); 25174edd8523SJack F Vogel 25184edd8523SJack F Vogel reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100); 25194edd8523SJack F Vogel reg |= E1000_CTRL_FRCSPD; 25204edd8523SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, reg); 25214edd8523SJack F Vogel 25224edd8523SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS); 25234dab5c37SJack F Vogel E1000_WRITE_FLUSH(hw); 25244edd8523SJack F Vogel usec_delay(20); 25254edd8523SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, ctrl_reg); 25264edd8523SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext); 25274dab5c37SJack F Vogel E1000_WRITE_FLUSH(hw); 25284edd8523SJack F Vogel usec_delay(20); 25294edd8523SJack F Vogel 25306ab6bfe3SJack F Vogel return E1000_SUCCESS; 25314edd8523SJack F Vogel } 25324edd8523SJack F Vogel 25334edd8523SJack F Vogel /** 25344edd8523SJack F Vogel * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration 25354edd8523SJack F Vogel * @hw: pointer to the HW structure 25364edd8523SJack F Vogel * @d0_state: boolean if entering d0 or d3 device state 25374edd8523SJack F Vogel * 25384edd8523SJack F Vogel * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are 25394edd8523SJack F Vogel * collectively called OEM bits. The OEM Write Enable bit and SW Config bit 25404edd8523SJack F Vogel * in NVM determines whether HW should configure LPLU and Gbe Disable. 25414edd8523SJack F Vogel **/ 25424dab5c37SJack F Vogel static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state) 25434edd8523SJack F Vogel { 25444edd8523SJack F Vogel s32 ret_val = 0; 25454edd8523SJack F Vogel u32 mac_reg; 25464edd8523SJack F Vogel u16 oem_reg; 25474edd8523SJack F Vogel 25487d9119bdSJack F Vogel DEBUGFUNC("e1000_oem_bits_config_ich8lan"); 25497d9119bdSJack F Vogel 25506ab6bfe3SJack F Vogel if (hw->mac.type < e1000_pchlan) 25514edd8523SJack F Vogel return ret_val; 25524edd8523SJack F Vogel 25534edd8523SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 25544edd8523SJack F Vogel if (ret_val) 25554edd8523SJack F Vogel return ret_val; 25564edd8523SJack F Vogel 25576ab6bfe3SJack F Vogel if (hw->mac.type == e1000_pchlan) { 25584edd8523SJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_EXTCNF_CTRL); 25594edd8523SJack F Vogel if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE) 25606ab6bfe3SJack F Vogel goto release; 25617d9119bdSJack F Vogel } 25624edd8523SJack F Vogel 25634edd8523SJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_FEXTNVM); 25644edd8523SJack F Vogel if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M)) 25656ab6bfe3SJack F Vogel goto release; 25664edd8523SJack F Vogel 25674edd8523SJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_PHY_CTRL); 25684edd8523SJack F Vogel 25694edd8523SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, HV_OEM_BITS, &oem_reg); 25704edd8523SJack F Vogel if (ret_val) 25716ab6bfe3SJack F Vogel goto release; 25724edd8523SJack F Vogel 25734edd8523SJack F Vogel oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU); 25744edd8523SJack F Vogel 25754edd8523SJack F Vogel if (d0_state) { 25764edd8523SJack F Vogel if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE) 25774edd8523SJack F Vogel oem_reg |= HV_OEM_BITS_GBE_DIS; 25784edd8523SJack F Vogel 25794edd8523SJack F Vogel if (mac_reg & E1000_PHY_CTRL_D0A_LPLU) 25804edd8523SJack F Vogel oem_reg |= HV_OEM_BITS_LPLU; 25814dab5c37SJack F Vogel } else { 25824dab5c37SJack F Vogel if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE | 25834dab5c37SJack F Vogel E1000_PHY_CTRL_NOND0A_GBE_DISABLE)) 25844dab5c37SJack F Vogel oem_reg |= HV_OEM_BITS_GBE_DIS; 25854dab5c37SJack F Vogel 25864dab5c37SJack F Vogel if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU | 25874dab5c37SJack F Vogel E1000_PHY_CTRL_NOND0A_LPLU)) 25884dab5c37SJack F Vogel oem_reg |= HV_OEM_BITS_LPLU; 25894dab5c37SJack F Vogel } 25904dab5c37SJack F Vogel 25916ab6bfe3SJack F Vogel /* Set Restart auto-neg to activate the bits */ 25926ab6bfe3SJack F Vogel if ((d0_state || (hw->mac.type != e1000_pchlan)) && 25936ab6bfe3SJack F Vogel !hw->phy.ops.check_reset_block(hw)) 25946ab6bfe3SJack F Vogel oem_reg |= HV_OEM_BITS_RESTART_AN; 25956ab6bfe3SJack F Vogel 25964edd8523SJack F Vogel ret_val = hw->phy.ops.write_reg_locked(hw, HV_OEM_BITS, oem_reg); 25974edd8523SJack F Vogel 25986ab6bfe3SJack F Vogel release: 25994edd8523SJack F Vogel hw->phy.ops.release(hw); 26004edd8523SJack F Vogel 26014edd8523SJack F Vogel return ret_val; 26024edd8523SJack F Vogel } 26034edd8523SJack F Vogel 26044edd8523SJack F Vogel 26054edd8523SJack F Vogel /** 2606a69ed8dfSJack F Vogel * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode 2607a69ed8dfSJack F Vogel * @hw: pointer to the HW structure 2608a69ed8dfSJack F Vogel **/ 2609a69ed8dfSJack F Vogel static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw) 2610a69ed8dfSJack F Vogel { 2611a69ed8dfSJack F Vogel s32 ret_val; 2612a69ed8dfSJack F Vogel u16 data; 2613a69ed8dfSJack F Vogel 26147d9119bdSJack F Vogel DEBUGFUNC("e1000_set_mdio_slow_mode_hv"); 26157d9119bdSJack F Vogel 2616a69ed8dfSJack F Vogel ret_val = hw->phy.ops.read_reg(hw, HV_KMRN_MODE_CTRL, &data); 2617a69ed8dfSJack F Vogel if (ret_val) 2618a69ed8dfSJack F Vogel return ret_val; 2619a69ed8dfSJack F Vogel 2620a69ed8dfSJack F Vogel data |= HV_KMRN_MDIO_SLOW; 2621a69ed8dfSJack F Vogel 2622a69ed8dfSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, HV_KMRN_MODE_CTRL, data); 2623a69ed8dfSJack F Vogel 2624a69ed8dfSJack F Vogel return ret_val; 2625a69ed8dfSJack F Vogel } 2626a69ed8dfSJack F Vogel 2627a69ed8dfSJack F Vogel /** 26289d81738fSJack F Vogel * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be 26299d81738fSJack F Vogel * done after every PHY reset. 26306c59e186SGuinan Sun * @hw: pointer to the HW structure 26319d81738fSJack F Vogel **/ 26329d81738fSJack F Vogel static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw) 26339d81738fSJack F Vogel { 26349d81738fSJack F Vogel s32 ret_val = E1000_SUCCESS; 2635a69ed8dfSJack F Vogel u16 phy_data; 26369d81738fSJack F Vogel 26377d9119bdSJack F Vogel DEBUGFUNC("e1000_hv_phy_workarounds_ich8lan"); 26387d9119bdSJack F Vogel 26399d81738fSJack F Vogel if (hw->mac.type != e1000_pchlan) 26406ab6bfe3SJack F Vogel return E1000_SUCCESS; 26419d81738fSJack F Vogel 2642a69ed8dfSJack F Vogel /* Set MDIO slow mode before any other MDIO access */ 2643a69ed8dfSJack F Vogel if (hw->phy.type == e1000_phy_82577) { 2644a69ed8dfSJack F Vogel ret_val = e1000_set_mdio_slow_mode_hv(hw); 2645a69ed8dfSJack F Vogel if (ret_val) 26466ab6bfe3SJack F Vogel return ret_val; 2647a69ed8dfSJack F Vogel } 2648a69ed8dfSJack F Vogel 26499d81738fSJack F Vogel if (((hw->phy.type == e1000_phy_82577) && 26509d81738fSJack F Vogel ((hw->phy.revision == 1) || (hw->phy.revision == 2))) || 26519d81738fSJack F Vogel ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) { 26529d81738fSJack F Vogel /* Disable generation of early preamble */ 26539d81738fSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(769, 25), 0x4431); 26549d81738fSJack F Vogel if (ret_val) 26556ab6bfe3SJack F Vogel return ret_val; 26569d81738fSJack F Vogel 26579d81738fSJack F Vogel /* Preamble tuning for SSC */ 26584dab5c37SJack F Vogel ret_val = hw->phy.ops.write_reg(hw, HV_KMRN_FIFO_CTRLSTA, 26594dab5c37SJack F Vogel 0xA204); 26609d81738fSJack F Vogel if (ret_val) 26616ab6bfe3SJack F Vogel return ret_val; 26629d81738fSJack F Vogel } 26639d81738fSJack F Vogel 26649d81738fSJack F Vogel if (hw->phy.type == e1000_phy_82578) { 26656ab6bfe3SJack F Vogel /* Return registers to default by doing a soft reset then 26669d81738fSJack F Vogel * writing 0x3140 to the control register. 26679d81738fSJack F Vogel */ 26689d81738fSJack F Vogel if (hw->phy.revision < 2) { 26699d81738fSJack F Vogel e1000_phy_sw_reset_generic(hw); 26709d81738fSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_CONTROL, 26719d81738fSJack F Vogel 0x3140); 26726fe4c0a0SSean Bruno if (ret_val) 26736fe4c0a0SSean Bruno return ret_val; 26749d81738fSJack F Vogel } 26759d81738fSJack F Vogel } 26769d81738fSJack F Vogel 26779d81738fSJack F Vogel /* Select page 0 */ 26789d81738fSJack F Vogel ret_val = hw->phy.ops.acquire(hw); 26799d81738fSJack F Vogel if (ret_val) 26806ab6bfe3SJack F Vogel return ret_val; 26814edd8523SJack F Vogel 26829d81738fSJack F Vogel hw->phy.addr = 1; 26834edd8523SJack F Vogel ret_val = e1000_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0); 2684a69ed8dfSJack F Vogel hw->phy.ops.release(hw); 26854edd8523SJack F Vogel if (ret_val) 26866ab6bfe3SJack F Vogel return ret_val; 26879d81738fSJack F Vogel 26886ab6bfe3SJack F Vogel /* Configure the K1 Si workaround during phy reset assuming there is 26894edd8523SJack F Vogel * link so that it disables K1 if link is in 1Gbps. 26904edd8523SJack F Vogel */ 2691*1bbdc25fSKevin Bowling ret_val = e1000_k1_gig_workaround_hv(hw, true); 2692a69ed8dfSJack F Vogel if (ret_val) 26936ab6bfe3SJack F Vogel return ret_val; 26944edd8523SJack F Vogel 2695a69ed8dfSJack F Vogel /* Workaround for link disconnects on a busy hub in half duplex */ 2696a69ed8dfSJack F Vogel ret_val = hw->phy.ops.acquire(hw); 2697a69ed8dfSJack F Vogel if (ret_val) 26986ab6bfe3SJack F Vogel return ret_val; 26994dab5c37SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, BM_PORT_GEN_CFG, &phy_data); 2700a69ed8dfSJack F Vogel if (ret_val) 2701a69ed8dfSJack F Vogel goto release; 27024dab5c37SJack F Vogel ret_val = hw->phy.ops.write_reg_locked(hw, BM_PORT_GEN_CFG, 2703a69ed8dfSJack F Vogel phy_data & 0x00FF); 27046ab6bfe3SJack F Vogel if (ret_val) 27056ab6bfe3SJack F Vogel goto release; 27066ab6bfe3SJack F Vogel 27076ab6bfe3SJack F Vogel /* set MSE higher to enable link to stay up when noise is high */ 27086ab6bfe3SJack F Vogel ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034); 2709a69ed8dfSJack F Vogel release: 2710a69ed8dfSJack F Vogel hw->phy.ops.release(hw); 27116ab6bfe3SJack F Vogel 27129d81738fSJack F Vogel return ret_val; 27139d81738fSJack F Vogel } 27149d81738fSJack F Vogel 27159d81738fSJack F Vogel /** 27167d9119bdSJack F Vogel * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY 27177d9119bdSJack F Vogel * @hw: pointer to the HW structure 27187d9119bdSJack F Vogel **/ 27197d9119bdSJack F Vogel void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw) 27207d9119bdSJack F Vogel { 27217d9119bdSJack F Vogel u32 mac_reg; 27224dab5c37SJack F Vogel u16 i, phy_reg = 0; 27234dab5c37SJack F Vogel s32 ret_val; 27247d9119bdSJack F Vogel 27257d9119bdSJack F Vogel DEBUGFUNC("e1000_copy_rx_addrs_to_phy_ich8lan"); 27267d9119bdSJack F Vogel 27274dab5c37SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 27284dab5c37SJack F Vogel if (ret_val) 27294dab5c37SJack F Vogel return; 27304dab5c37SJack F Vogel ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg); 27314dab5c37SJack F Vogel if (ret_val) 27324dab5c37SJack F Vogel goto release; 27334dab5c37SJack F Vogel 27347609433eSJack F Vogel /* Copy both RAL/H (rar_entry_count) and SHRAL/H to PHY */ 27357609433eSJack F Vogel for (i = 0; i < (hw->mac.rar_entry_count); i++) { 27367d9119bdSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_RAL(i)); 27374dab5c37SJack F Vogel hw->phy.ops.write_reg_page(hw, BM_RAR_L(i), 27384dab5c37SJack F Vogel (u16)(mac_reg & 0xFFFF)); 27394dab5c37SJack F Vogel hw->phy.ops.write_reg_page(hw, BM_RAR_M(i), 27404dab5c37SJack F Vogel (u16)((mac_reg >> 16) & 0xFFFF)); 27414dab5c37SJack F Vogel 27427d9119bdSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_RAH(i)); 27434dab5c37SJack F Vogel hw->phy.ops.write_reg_page(hw, BM_RAR_H(i), 27444dab5c37SJack F Vogel (u16)(mac_reg & 0xFFFF)); 27454dab5c37SJack F Vogel hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i), 27464dab5c37SJack F Vogel (u16)((mac_reg & E1000_RAH_AV) 27474dab5c37SJack F Vogel >> 16)); 27487d9119bdSJack F Vogel } 27494dab5c37SJack F Vogel 27504dab5c37SJack F Vogel e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg); 27514dab5c37SJack F Vogel 27524dab5c37SJack F Vogel release: 27534dab5c37SJack F Vogel hw->phy.ops.release(hw); 27547d9119bdSJack F Vogel } 27557d9119bdSJack F Vogel 27567d9119bdSJack F Vogel static u32 e1000_calc_rx_da_crc(u8 mac[]) 27577d9119bdSJack F Vogel { 27587d9119bdSJack F Vogel u32 poly = 0xEDB88320; /* Polynomial for 802.3 CRC calculation */ 27597d9119bdSJack F Vogel u32 i, j, mask, crc; 27607d9119bdSJack F Vogel 27617d9119bdSJack F Vogel DEBUGFUNC("e1000_calc_rx_da_crc"); 27627d9119bdSJack F Vogel 27637d9119bdSJack F Vogel crc = 0xffffffff; 27647d9119bdSJack F Vogel for (i = 0; i < 6; i++) { 27657d9119bdSJack F Vogel crc = crc ^ mac[i]; 27667d9119bdSJack F Vogel for (j = 8; j > 0; j--) { 27677d9119bdSJack F Vogel mask = (crc & 1) * (-1); 27687d9119bdSJack F Vogel crc = (crc >> 1) ^ (poly & mask); 27697d9119bdSJack F Vogel } 27707d9119bdSJack F Vogel } 27717d9119bdSJack F Vogel return ~crc; 27727d9119bdSJack F Vogel } 27737d9119bdSJack F Vogel 27747d9119bdSJack F Vogel /** 27757d9119bdSJack F Vogel * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation 27767d9119bdSJack F Vogel * with 82579 PHY 27777d9119bdSJack F Vogel * @hw: pointer to the HW structure 27787d9119bdSJack F Vogel * @enable: flag to enable/disable workaround when enabling/disabling jumbos 27797d9119bdSJack F Vogel **/ 27807d9119bdSJack F Vogel s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable) 27817d9119bdSJack F Vogel { 27827d9119bdSJack F Vogel s32 ret_val = E1000_SUCCESS; 27837d9119bdSJack F Vogel u16 phy_reg, data; 27847d9119bdSJack F Vogel u32 mac_reg; 27857d9119bdSJack F Vogel u16 i; 27867d9119bdSJack F Vogel 27877d9119bdSJack F Vogel DEBUGFUNC("e1000_lv_jumbo_workaround_ich8lan"); 27887d9119bdSJack F Vogel 27896ab6bfe3SJack F Vogel if (hw->mac.type < e1000_pch2lan) 27906ab6bfe3SJack F Vogel return E1000_SUCCESS; 27917d9119bdSJack F Vogel 27927d9119bdSJack F Vogel /* disable Rx path while enabling/disabling workaround */ 27937d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, PHY_REG(769, 20), &phy_reg); 27944dab5c37SJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(769, 20), 27954dab5c37SJack F Vogel phy_reg | (1 << 14)); 27967d9119bdSJack F Vogel if (ret_val) 27976ab6bfe3SJack F Vogel return ret_val; 27987d9119bdSJack F Vogel 27997d9119bdSJack F Vogel if (enable) { 28007609433eSJack F Vogel /* Write Rx addresses (rar_entry_count for RAL/H, and 28017d9119bdSJack F Vogel * SHRAL/H) and initial CRC values to the MAC 28027d9119bdSJack F Vogel */ 28037609433eSJack F Vogel for (i = 0; i < hw->mac.rar_entry_count; i++) { 2804e81998f4SEric Joyner u8 mac_addr[ETHER_ADDR_LEN] = {0}; 28057d9119bdSJack F Vogel u32 addr_high, addr_low; 28067d9119bdSJack F Vogel 28077d9119bdSJack F Vogel addr_high = E1000_READ_REG(hw, E1000_RAH(i)); 28087d9119bdSJack F Vogel if (!(addr_high & E1000_RAH_AV)) 28097d9119bdSJack F Vogel continue; 28107d9119bdSJack F Vogel addr_low = E1000_READ_REG(hw, E1000_RAL(i)); 28117d9119bdSJack F Vogel mac_addr[0] = (addr_low & 0xFF); 28127d9119bdSJack F Vogel mac_addr[1] = ((addr_low >> 8) & 0xFF); 28137d9119bdSJack F Vogel mac_addr[2] = ((addr_low >> 16) & 0xFF); 28147d9119bdSJack F Vogel mac_addr[3] = ((addr_low >> 24) & 0xFF); 28157d9119bdSJack F Vogel mac_addr[4] = (addr_high & 0xFF); 28167d9119bdSJack F Vogel mac_addr[5] = ((addr_high >> 8) & 0xFF); 28177d9119bdSJack F Vogel 28187d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_PCH_RAICC(i), 28197d9119bdSJack F Vogel e1000_calc_rx_da_crc(mac_addr)); 28207d9119bdSJack F Vogel } 28217d9119bdSJack F Vogel 28227d9119bdSJack F Vogel /* Write Rx addresses to the PHY */ 28237d9119bdSJack F Vogel e1000_copy_rx_addrs_to_phy_ich8lan(hw); 28247d9119bdSJack F Vogel 28257d9119bdSJack F Vogel /* Enable jumbo frame workaround in the MAC */ 28267d9119bdSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_FFLT_DBG); 28277d9119bdSJack F Vogel mac_reg &= ~(1 << 14); 28287d9119bdSJack F Vogel mac_reg |= (7 << 15); 28297d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_FFLT_DBG, mac_reg); 28307d9119bdSJack F Vogel 28317d9119bdSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_RCTL); 28327d9119bdSJack F Vogel mac_reg |= E1000_RCTL_SECRC; 28337d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_RCTL, mac_reg); 28347d9119bdSJack F Vogel 28357d9119bdSJack F Vogel ret_val = e1000_read_kmrn_reg_generic(hw, 28367d9119bdSJack F Vogel E1000_KMRNCTRLSTA_CTRL_OFFSET, 28377d9119bdSJack F Vogel &data); 28387d9119bdSJack F Vogel if (ret_val) 28396ab6bfe3SJack F Vogel return ret_val; 28407d9119bdSJack F Vogel ret_val = e1000_write_kmrn_reg_generic(hw, 28417d9119bdSJack F Vogel E1000_KMRNCTRLSTA_CTRL_OFFSET, 28427d9119bdSJack F Vogel data | (1 << 0)); 28437d9119bdSJack F Vogel if (ret_val) 28446ab6bfe3SJack F Vogel return ret_val; 28457d9119bdSJack F Vogel ret_val = e1000_read_kmrn_reg_generic(hw, 28467d9119bdSJack F Vogel E1000_KMRNCTRLSTA_HD_CTRL, 28477d9119bdSJack F Vogel &data); 28487d9119bdSJack F Vogel if (ret_val) 28496ab6bfe3SJack F Vogel return ret_val; 28507d9119bdSJack F Vogel data &= ~(0xF << 8); 28517d9119bdSJack F Vogel data |= (0xB << 8); 28527d9119bdSJack F Vogel ret_val = e1000_write_kmrn_reg_generic(hw, 28537d9119bdSJack F Vogel E1000_KMRNCTRLSTA_HD_CTRL, 28547d9119bdSJack F Vogel data); 28557d9119bdSJack F Vogel if (ret_val) 28566ab6bfe3SJack F Vogel return ret_val; 28577d9119bdSJack F Vogel 28587d9119bdSJack F Vogel /* Enable jumbo frame workaround in the PHY */ 28597d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, PHY_REG(769, 23), &data); 28607d9119bdSJack F Vogel data &= ~(0x7F << 5); 28617d9119bdSJack F Vogel data |= (0x37 << 5); 28627d9119bdSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(769, 23), data); 28637d9119bdSJack F Vogel if (ret_val) 28646ab6bfe3SJack F Vogel return ret_val; 28657d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, PHY_REG(769, 16), &data); 28667d9119bdSJack F Vogel data &= ~(1 << 13); 28677d9119bdSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(769, 16), data); 28687d9119bdSJack F Vogel if (ret_val) 28696ab6bfe3SJack F Vogel return ret_val; 28707d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, PHY_REG(776, 20), &data); 28717d9119bdSJack F Vogel data &= ~(0x3FF << 2); 28728cc64f1eSJack F Vogel data |= (E1000_TX_PTR_GAP << 2); 28737d9119bdSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(776, 20), data); 28747d9119bdSJack F Vogel if (ret_val) 28756ab6bfe3SJack F Vogel return ret_val; 28764dab5c37SJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(776, 23), 0xF100); 28777d9119bdSJack F Vogel if (ret_val) 28786ab6bfe3SJack F Vogel return ret_val; 28797d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, HV_PM_CTRL, &data); 28804dab5c37SJack F Vogel ret_val = hw->phy.ops.write_reg(hw, HV_PM_CTRL, data | 28814dab5c37SJack F Vogel (1 << 10)); 28827d9119bdSJack F Vogel if (ret_val) 28836ab6bfe3SJack F Vogel return ret_val; 28847d9119bdSJack F Vogel } else { 28857d9119bdSJack F Vogel /* Write MAC register values back to h/w defaults */ 28867d9119bdSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_FFLT_DBG); 28877d9119bdSJack F Vogel mac_reg &= ~(0xF << 14); 28887d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_FFLT_DBG, mac_reg); 28897d9119bdSJack F Vogel 28907d9119bdSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_RCTL); 28917d9119bdSJack F Vogel mac_reg &= ~E1000_RCTL_SECRC; 28927d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_RCTL, mac_reg); 28937d9119bdSJack F Vogel 28947d9119bdSJack F Vogel ret_val = e1000_read_kmrn_reg_generic(hw, 28957d9119bdSJack F Vogel E1000_KMRNCTRLSTA_CTRL_OFFSET, 28967d9119bdSJack F Vogel &data); 28977d9119bdSJack F Vogel if (ret_val) 28986ab6bfe3SJack F Vogel return ret_val; 28997d9119bdSJack F Vogel ret_val = e1000_write_kmrn_reg_generic(hw, 29007d9119bdSJack F Vogel E1000_KMRNCTRLSTA_CTRL_OFFSET, 29017d9119bdSJack F Vogel data & ~(1 << 0)); 29027d9119bdSJack F Vogel if (ret_val) 29036ab6bfe3SJack F Vogel return ret_val; 29047d9119bdSJack F Vogel ret_val = e1000_read_kmrn_reg_generic(hw, 29057d9119bdSJack F Vogel E1000_KMRNCTRLSTA_HD_CTRL, 29067d9119bdSJack F Vogel &data); 29077d9119bdSJack F Vogel if (ret_val) 29086ab6bfe3SJack F Vogel return ret_val; 29097d9119bdSJack F Vogel data &= ~(0xF << 8); 29107d9119bdSJack F Vogel data |= (0xB << 8); 29117d9119bdSJack F Vogel ret_val = e1000_write_kmrn_reg_generic(hw, 29127d9119bdSJack F Vogel E1000_KMRNCTRLSTA_HD_CTRL, 29137d9119bdSJack F Vogel data); 29147d9119bdSJack F Vogel if (ret_val) 29156ab6bfe3SJack F Vogel return ret_val; 29167d9119bdSJack F Vogel 29177d9119bdSJack F Vogel /* Write PHY register values back to h/w defaults */ 29187d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, PHY_REG(769, 23), &data); 29197d9119bdSJack F Vogel data &= ~(0x7F << 5); 29207d9119bdSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(769, 23), data); 29217d9119bdSJack F Vogel if (ret_val) 29226ab6bfe3SJack F Vogel return ret_val; 29237d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, PHY_REG(769, 16), &data); 29247d9119bdSJack F Vogel data |= (1 << 13); 29257d9119bdSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(769, 16), data); 29267d9119bdSJack F Vogel if (ret_val) 29276ab6bfe3SJack F Vogel return ret_val; 29287d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, PHY_REG(776, 20), &data); 29297d9119bdSJack F Vogel data &= ~(0x3FF << 2); 29307d9119bdSJack F Vogel data |= (0x8 << 2); 29317d9119bdSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(776, 20), data); 29327d9119bdSJack F Vogel if (ret_val) 29336ab6bfe3SJack F Vogel return ret_val; 29347d9119bdSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, PHY_REG(776, 23), 0x7E00); 29357d9119bdSJack F Vogel if (ret_val) 29366ab6bfe3SJack F Vogel return ret_val; 29377d9119bdSJack F Vogel hw->phy.ops.read_reg(hw, HV_PM_CTRL, &data); 29384dab5c37SJack F Vogel ret_val = hw->phy.ops.write_reg(hw, HV_PM_CTRL, data & 29394dab5c37SJack F Vogel ~(1 << 10)); 29407d9119bdSJack F Vogel if (ret_val) 29416ab6bfe3SJack F Vogel return ret_val; 29427d9119bdSJack F Vogel } 29437d9119bdSJack F Vogel 29447d9119bdSJack F Vogel /* re-enable Rx path after enabling/disabling workaround */ 29456ab6bfe3SJack F Vogel return hw->phy.ops.write_reg(hw, PHY_REG(769, 20), phy_reg & 29464dab5c37SJack F Vogel ~(1 << 14)); 29477d9119bdSJack F Vogel } 29487d9119bdSJack F Vogel 29497d9119bdSJack F Vogel /** 29507d9119bdSJack F Vogel * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be 29517d9119bdSJack F Vogel * done after every PHY reset. 29526c59e186SGuinan Sun * @hw: pointer to the HW structure 29537d9119bdSJack F Vogel **/ 29547d9119bdSJack F Vogel static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw) 29557d9119bdSJack F Vogel { 29567d9119bdSJack F Vogel s32 ret_val = E1000_SUCCESS; 29577d9119bdSJack F Vogel 29587d9119bdSJack F Vogel DEBUGFUNC("e1000_lv_phy_workarounds_ich8lan"); 29597d9119bdSJack F Vogel 29607d9119bdSJack F Vogel if (hw->mac.type != e1000_pch2lan) 29616ab6bfe3SJack F Vogel return E1000_SUCCESS; 29627d9119bdSJack F Vogel 29637d9119bdSJack F Vogel /* Set MDIO slow mode before any other MDIO access */ 29647d9119bdSJack F Vogel ret_val = e1000_set_mdio_slow_mode_hv(hw); 29656ab6bfe3SJack F Vogel if (ret_val) 29666ab6bfe3SJack F Vogel return ret_val; 29677d9119bdSJack F Vogel 29684dab5c37SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 29694dab5c37SJack F Vogel if (ret_val) 29706ab6bfe3SJack F Vogel return ret_val; 29714dab5c37SJack F Vogel /* set MSE higher to enable link to stay up when noise is high */ 29726ab6bfe3SJack F Vogel ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034); 29734dab5c37SJack F Vogel if (ret_val) 29744dab5c37SJack F Vogel goto release; 29754dab5c37SJack F Vogel /* drop link after 5 times MSE threshold was reached */ 29766ab6bfe3SJack F Vogel ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005); 29774dab5c37SJack F Vogel release: 29784dab5c37SJack F Vogel hw->phy.ops.release(hw); 29794dab5c37SJack F Vogel 29807d9119bdSJack F Vogel return ret_val; 29817d9119bdSJack F Vogel } 29827d9119bdSJack F Vogel 29837d9119bdSJack F Vogel /** 29847d9119bdSJack F Vogel * e1000_k1_gig_workaround_lv - K1 Si workaround 29857d9119bdSJack F Vogel * @hw: pointer to the HW structure 29867d9119bdSJack F Vogel * 29878cc64f1eSJack F Vogel * Workaround to set the K1 beacon duration for 82579 parts in 10Mbps 29888cc64f1eSJack F Vogel * Disable K1 for 1000 and 100 speeds 29897d9119bdSJack F Vogel **/ 29907d9119bdSJack F Vogel static s32 e1000_k1_workaround_lv(struct e1000_hw *hw) 29917d9119bdSJack F Vogel { 29927d9119bdSJack F Vogel s32 ret_val = E1000_SUCCESS; 29937d9119bdSJack F Vogel u16 status_reg = 0; 29947d9119bdSJack F Vogel 29957d9119bdSJack F Vogel DEBUGFUNC("e1000_k1_workaround_lv"); 29967d9119bdSJack F Vogel 29977d9119bdSJack F Vogel if (hw->mac.type != e1000_pch2lan) 29986ab6bfe3SJack F Vogel return E1000_SUCCESS; 29997d9119bdSJack F Vogel 30008cc64f1eSJack F Vogel /* Set K1 beacon duration based on 10Mbs speed */ 30017d9119bdSJack F Vogel ret_val = hw->phy.ops.read_reg(hw, HV_M_STATUS, &status_reg); 30027d9119bdSJack F Vogel if (ret_val) 30036ab6bfe3SJack F Vogel return ret_val; 30047d9119bdSJack F Vogel 30057d9119bdSJack F Vogel if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) 30067d9119bdSJack F Vogel == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) { 30078cc64f1eSJack F Vogel if (status_reg & 30088cc64f1eSJack F Vogel (HV_M_STATUS_SPEED_1000 | HV_M_STATUS_SPEED_100)) { 30096ab6bfe3SJack F Vogel u16 pm_phy_reg; 30106ab6bfe3SJack F Vogel 30118cc64f1eSJack F Vogel /* LV 1G/100 Packet drop issue wa */ 30126ab6bfe3SJack F Vogel ret_val = hw->phy.ops.read_reg(hw, HV_PM_CTRL, 30136ab6bfe3SJack F Vogel &pm_phy_reg); 30146ab6bfe3SJack F Vogel if (ret_val) 30156ab6bfe3SJack F Vogel return ret_val; 30168cc64f1eSJack F Vogel pm_phy_reg &= ~HV_PM_CTRL_K1_ENABLE; 30176ab6bfe3SJack F Vogel ret_val = hw->phy.ops.write_reg(hw, HV_PM_CTRL, 30186ab6bfe3SJack F Vogel pm_phy_reg); 30196ab6bfe3SJack F Vogel if (ret_val) 30206ab6bfe3SJack F Vogel return ret_val; 30214dab5c37SJack F Vogel } else { 30228cc64f1eSJack F Vogel u32 mac_reg; 30238cc64f1eSJack F Vogel mac_reg = E1000_READ_REG(hw, E1000_FEXTNVM4); 30248cc64f1eSJack F Vogel mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK; 30254dab5c37SJack F Vogel mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC; 30267d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM4, mac_reg); 30278cc64f1eSJack F Vogel } 30287d9119bdSJack F Vogel } 30297d9119bdSJack F Vogel 30307d9119bdSJack F Vogel return ret_val; 30317d9119bdSJack F Vogel } 30327d9119bdSJack F Vogel 30337d9119bdSJack F Vogel /** 30347d9119bdSJack F Vogel * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware 30357d9119bdSJack F Vogel * @hw: pointer to the HW structure 3036*1bbdc25fSKevin Bowling * @gate: boolean set to true to gate, false to ungate 30377d9119bdSJack F Vogel * 30387d9119bdSJack F Vogel * Gate/ungate the automatic PHY configuration via hardware; perform 30397d9119bdSJack F Vogel * the configuration via software instead. 30407d9119bdSJack F Vogel **/ 30417d9119bdSJack F Vogel static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate) 30427d9119bdSJack F Vogel { 30437d9119bdSJack F Vogel u32 extcnf_ctrl; 30447d9119bdSJack F Vogel 30457d9119bdSJack F Vogel DEBUGFUNC("e1000_gate_hw_phy_config_ich8lan"); 30467d9119bdSJack F Vogel 30476ab6bfe3SJack F Vogel if (hw->mac.type < e1000_pch2lan) 30487d9119bdSJack F Vogel return; 30497d9119bdSJack F Vogel 30507d9119bdSJack F Vogel extcnf_ctrl = E1000_READ_REG(hw, E1000_EXTCNF_CTRL); 30517d9119bdSJack F Vogel 30527d9119bdSJack F Vogel if (gate) 30537d9119bdSJack F Vogel extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG; 30547d9119bdSJack F Vogel else 30557d9119bdSJack F Vogel extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG; 30567d9119bdSJack F Vogel 30577d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_EXTCNF_CTRL, extcnf_ctrl); 30587d9119bdSJack F Vogel } 30597d9119bdSJack F Vogel 30607d9119bdSJack F Vogel /** 30619d81738fSJack F Vogel * e1000_lan_init_done_ich8lan - Check for PHY config completion 30628cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 30638cfa0ad2SJack F Vogel * 30649d81738fSJack F Vogel * Check the appropriate indication the MAC has finished configuring the 30659d81738fSJack F Vogel * PHY after a software reset. 30668cfa0ad2SJack F Vogel **/ 30679d81738fSJack F Vogel static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw) 30688cfa0ad2SJack F Vogel { 30699d81738fSJack F Vogel u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT; 30708cfa0ad2SJack F Vogel 30719d81738fSJack F Vogel DEBUGFUNC("e1000_lan_init_done_ich8lan"); 30728cfa0ad2SJack F Vogel 30739d81738fSJack F Vogel /* Wait for basic configuration completes before proceeding */ 30749d81738fSJack F Vogel do { 30759d81738fSJack F Vogel data = E1000_READ_REG(hw, E1000_STATUS); 30769d81738fSJack F Vogel data &= E1000_STATUS_LAN_INIT_DONE; 30779d81738fSJack F Vogel usec_delay(100); 30789d81738fSJack F Vogel } while ((!data) && --loop); 30798cfa0ad2SJack F Vogel 30806ab6bfe3SJack F Vogel /* If basic configuration is incomplete before the above loop 30819d81738fSJack F Vogel * count reaches 0, loading the configuration from NVM will 30829d81738fSJack F Vogel * leave the PHY in a bad state possibly resulting in no link. 30839d81738fSJack F Vogel */ 30849d81738fSJack F Vogel if (loop == 0) 30859d81738fSJack F Vogel DEBUGOUT("LAN_INIT_DONE not set, increase timeout\n"); 30868cfa0ad2SJack F Vogel 30879d81738fSJack F Vogel /* Clear the Init Done bit for the next init event */ 30889d81738fSJack F Vogel data = E1000_READ_REG(hw, E1000_STATUS); 30899d81738fSJack F Vogel data &= ~E1000_STATUS_LAN_INIT_DONE; 30909d81738fSJack F Vogel E1000_WRITE_REG(hw, E1000_STATUS, data); 30918cfa0ad2SJack F Vogel } 30928cfa0ad2SJack F Vogel 30938cfa0ad2SJack F Vogel /** 30947d9119bdSJack F Vogel * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset 30957d9119bdSJack F Vogel * @hw: pointer to the HW structure 30967d9119bdSJack F Vogel **/ 30977d9119bdSJack F Vogel static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw) 30987d9119bdSJack F Vogel { 30997d9119bdSJack F Vogel s32 ret_val = E1000_SUCCESS; 31007d9119bdSJack F Vogel u16 reg; 31017d9119bdSJack F Vogel 31027d9119bdSJack F Vogel DEBUGFUNC("e1000_post_phy_reset_ich8lan"); 31037d9119bdSJack F Vogel 31047d9119bdSJack F Vogel if (hw->phy.ops.check_reset_block(hw)) 31056ab6bfe3SJack F Vogel return E1000_SUCCESS; 31067d9119bdSJack F Vogel 31077d9119bdSJack F Vogel /* Allow time for h/w to get to quiescent state after reset */ 31087d9119bdSJack F Vogel msec_delay(10); 31097d9119bdSJack F Vogel 31107d9119bdSJack F Vogel /* Perform any necessary post-reset workarounds */ 31117d9119bdSJack F Vogel switch (hw->mac.type) { 31127d9119bdSJack F Vogel case e1000_pchlan: 31137d9119bdSJack F Vogel ret_val = e1000_hv_phy_workarounds_ich8lan(hw); 31147d9119bdSJack F Vogel if (ret_val) 31156ab6bfe3SJack F Vogel return ret_val; 31167d9119bdSJack F Vogel break; 31177d9119bdSJack F Vogel case e1000_pch2lan: 31187d9119bdSJack F Vogel ret_val = e1000_lv_phy_workarounds_ich8lan(hw); 31197d9119bdSJack F Vogel if (ret_val) 31206ab6bfe3SJack F Vogel return ret_val; 31217d9119bdSJack F Vogel break; 31227d9119bdSJack F Vogel default: 31237d9119bdSJack F Vogel break; 31247d9119bdSJack F Vogel } 31257d9119bdSJack F Vogel 31264dab5c37SJack F Vogel /* Clear the host wakeup bit after lcd reset */ 31274dab5c37SJack F Vogel if (hw->mac.type >= e1000_pchlan) { 31284dab5c37SJack F Vogel hw->phy.ops.read_reg(hw, BM_PORT_GEN_CFG, ®); 31294dab5c37SJack F Vogel reg &= ~BM_WUC_HOST_WU_BIT; 31304dab5c37SJack F Vogel hw->phy.ops.write_reg(hw, BM_PORT_GEN_CFG, reg); 31317d9119bdSJack F Vogel } 31327d9119bdSJack F Vogel 31337d9119bdSJack F Vogel /* Configure the LCD with the extended configuration region in NVM */ 31347d9119bdSJack F Vogel ret_val = e1000_sw_lcd_config_ich8lan(hw); 31357d9119bdSJack F Vogel if (ret_val) 31366ab6bfe3SJack F Vogel return ret_val; 31377d9119bdSJack F Vogel 31387d9119bdSJack F Vogel /* Configure the LCD with the OEM bits in NVM */ 3139*1bbdc25fSKevin Bowling ret_val = e1000_oem_bits_config_ich8lan(hw, true); 31407d9119bdSJack F Vogel 3141730d3130SJack F Vogel if (hw->mac.type == e1000_pch2lan) { 31427d9119bdSJack F Vogel /* Ungate automatic PHY configuration on non-managed 82579 */ 3143730d3130SJack F Vogel if (!(E1000_READ_REG(hw, E1000_FWSM) & 3144730d3130SJack F Vogel E1000_ICH_FWSM_FW_VALID)) { 31457d9119bdSJack F Vogel msec_delay(10); 3146*1bbdc25fSKevin Bowling e1000_gate_hw_phy_config_ich8lan(hw, false); 31477d9119bdSJack F Vogel } 31487d9119bdSJack F Vogel 3149730d3130SJack F Vogel /* Set EEE LPI Update Timer to 200usec */ 3150730d3130SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 3151730d3130SJack F Vogel if (ret_val) 31526ab6bfe3SJack F Vogel return ret_val; 31536ab6bfe3SJack F Vogel ret_val = e1000_write_emi_reg_locked(hw, 31546ab6bfe3SJack F Vogel I82579_LPI_UPDATE_TIMER, 3155730d3130SJack F Vogel 0x1387); 3156730d3130SJack F Vogel hw->phy.ops.release(hw); 3157730d3130SJack F Vogel } 3158730d3130SJack F Vogel 31597d9119bdSJack F Vogel return ret_val; 31607d9119bdSJack F Vogel } 31617d9119bdSJack F Vogel 31627d9119bdSJack F Vogel /** 31638cfa0ad2SJack F Vogel * e1000_phy_hw_reset_ich8lan - Performs a PHY reset 31648cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 31658cfa0ad2SJack F Vogel * 31668cfa0ad2SJack F Vogel * Resets the PHY 31678cfa0ad2SJack F Vogel * This is a function pointer entry point called by drivers 31688cfa0ad2SJack F Vogel * or other shared routines. 31698cfa0ad2SJack F Vogel **/ 31708cfa0ad2SJack F Vogel static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw) 31718cfa0ad2SJack F Vogel { 31724edd8523SJack F Vogel s32 ret_val = E1000_SUCCESS; 31738cfa0ad2SJack F Vogel 31748cfa0ad2SJack F Vogel DEBUGFUNC("e1000_phy_hw_reset_ich8lan"); 31758cfa0ad2SJack F Vogel 31767d9119bdSJack F Vogel /* Gate automatic PHY configuration by hardware on non-managed 82579 */ 31777d9119bdSJack F Vogel if ((hw->mac.type == e1000_pch2lan) && 31787d9119bdSJack F Vogel !(E1000_READ_REG(hw, E1000_FWSM) & E1000_ICH_FWSM_FW_VALID)) 3179*1bbdc25fSKevin Bowling e1000_gate_hw_phy_config_ich8lan(hw, true); 31807d9119bdSJack F Vogel 31818cfa0ad2SJack F Vogel ret_val = e1000_phy_hw_reset_generic(hw); 31828cfa0ad2SJack F Vogel if (ret_val) 31838cfa0ad2SJack F Vogel return ret_val; 31846ab6bfe3SJack F Vogel 31856ab6bfe3SJack F Vogel return e1000_post_phy_reset_ich8lan(hw); 31868cfa0ad2SJack F Vogel } 31878cfa0ad2SJack F Vogel 31888cfa0ad2SJack F Vogel /** 31894edd8523SJack F Vogel * e1000_set_lplu_state_pchlan - Set Low Power Link Up state 31908cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 3191*1bbdc25fSKevin Bowling * @active: true to enable LPLU, false to disable 31928cfa0ad2SJack F Vogel * 31934edd8523SJack F Vogel * Sets the LPLU state according to the active flag. For PCH, if OEM write 31944edd8523SJack F Vogel * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set 31954edd8523SJack F Vogel * the phy speed. This function will manually set the LPLU bit and restart 31964edd8523SJack F Vogel * auto-neg as hw would do. D3 and D0 LPLU will call the same function 31974edd8523SJack F Vogel * since it configures the same bit. 31988cfa0ad2SJack F Vogel **/ 31994edd8523SJack F Vogel static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active) 32008cfa0ad2SJack F Vogel { 32016ab6bfe3SJack F Vogel s32 ret_val; 32024edd8523SJack F Vogel u16 oem_reg; 32038cfa0ad2SJack F Vogel 32044edd8523SJack F Vogel DEBUGFUNC("e1000_set_lplu_state_pchlan"); 32054edd8523SJack F Vogel ret_val = hw->phy.ops.read_reg(hw, HV_OEM_BITS, &oem_reg); 32068cfa0ad2SJack F Vogel if (ret_val) 32076ab6bfe3SJack F Vogel return ret_val; 32088cfa0ad2SJack F Vogel 32094edd8523SJack F Vogel if (active) 32104edd8523SJack F Vogel oem_reg |= HV_OEM_BITS_LPLU; 32114edd8523SJack F Vogel else 32124edd8523SJack F Vogel oem_reg &= ~HV_OEM_BITS_LPLU; 32138cfa0ad2SJack F Vogel 32144dab5c37SJack F Vogel if (!hw->phy.ops.check_reset_block(hw)) 32154edd8523SJack F Vogel oem_reg |= HV_OEM_BITS_RESTART_AN; 32164dab5c37SJack F Vogel 32176ab6bfe3SJack F Vogel return hw->phy.ops.write_reg(hw, HV_OEM_BITS, oem_reg); 32188cfa0ad2SJack F Vogel } 32198cfa0ad2SJack F Vogel 32208cfa0ad2SJack F Vogel /** 32218cfa0ad2SJack F Vogel * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state 32228cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 3223*1bbdc25fSKevin Bowling * @active: true to enable LPLU, false to disable 32248cfa0ad2SJack F Vogel * 32258cfa0ad2SJack F Vogel * Sets the LPLU D0 state according to the active flag. When 32268cfa0ad2SJack F Vogel * activating LPLU this function also disables smart speed 32278cfa0ad2SJack F Vogel * and vice versa. LPLU will not be activated unless the 32288cfa0ad2SJack F Vogel * device autonegotiation advertisement meets standards of 32298cfa0ad2SJack F Vogel * either 10 or 10/100 or 10/100/1000 at all duplexes. 32308cfa0ad2SJack F Vogel * This is a function pointer entry point only called by 32318cfa0ad2SJack F Vogel * PHY setup routines. 32328cfa0ad2SJack F Vogel **/ 3233daf9197cSJack F Vogel static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active) 32348cfa0ad2SJack F Vogel { 32358cfa0ad2SJack F Vogel struct e1000_phy_info *phy = &hw->phy; 32368cfa0ad2SJack F Vogel u32 phy_ctrl; 32378cfa0ad2SJack F Vogel s32 ret_val = E1000_SUCCESS; 32388cfa0ad2SJack F Vogel u16 data; 32398cfa0ad2SJack F Vogel 32408cfa0ad2SJack F Vogel DEBUGFUNC("e1000_set_d0_lplu_state_ich8lan"); 32418cfa0ad2SJack F Vogel 32428cfa0ad2SJack F Vogel if (phy->type == e1000_phy_ife) 32436ab6bfe3SJack F Vogel return E1000_SUCCESS; 32448cfa0ad2SJack F Vogel 32458cfa0ad2SJack F Vogel phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL); 32468cfa0ad2SJack F Vogel 32478cfa0ad2SJack F Vogel if (active) { 32488cfa0ad2SJack F Vogel phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU; 32498cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl); 32508cfa0ad2SJack F Vogel 32519d81738fSJack F Vogel if (phy->type != e1000_phy_igp_3) 32526ab6bfe3SJack F Vogel return E1000_SUCCESS; 32539d81738fSJack F Vogel 32546ab6bfe3SJack F Vogel /* Call gig speed drop workaround on LPLU before accessing 32558cfa0ad2SJack F Vogel * any PHY registers 32568cfa0ad2SJack F Vogel */ 32579d81738fSJack F Vogel if (hw->mac.type == e1000_ich8lan) 32588cfa0ad2SJack F Vogel e1000_gig_downshift_workaround_ich8lan(hw); 32598cfa0ad2SJack F Vogel 32608cfa0ad2SJack F Vogel /* When LPLU is enabled, we should disable SmartSpeed */ 32618cfa0ad2SJack F Vogel ret_val = phy->ops.read_reg(hw, 32628cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 32638cfa0ad2SJack F Vogel &data); 32646ab6bfe3SJack F Vogel if (ret_val) 32656ab6bfe3SJack F Vogel return ret_val; 32668cfa0ad2SJack F Vogel data &= ~IGP01E1000_PSCFR_SMART_SPEED; 32678cfa0ad2SJack F Vogel ret_val = phy->ops.write_reg(hw, 32688cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 32698cfa0ad2SJack F Vogel data); 32708cfa0ad2SJack F Vogel if (ret_val) 32716ab6bfe3SJack F Vogel return ret_val; 32728cfa0ad2SJack F Vogel } else { 32738cfa0ad2SJack F Vogel phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU; 32748cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl); 32758cfa0ad2SJack F Vogel 32769d81738fSJack F Vogel if (phy->type != e1000_phy_igp_3) 32776ab6bfe3SJack F Vogel return E1000_SUCCESS; 32789d81738fSJack F Vogel 32796ab6bfe3SJack F Vogel /* LPLU and SmartSpeed are mutually exclusive. LPLU is used 32808cfa0ad2SJack F Vogel * during Dx states where the power conservation is most 32818cfa0ad2SJack F Vogel * important. During driver activity we should enable 32828cfa0ad2SJack F Vogel * SmartSpeed, so performance is maintained. 32838cfa0ad2SJack F Vogel */ 32848cfa0ad2SJack F Vogel if (phy->smart_speed == e1000_smart_speed_on) { 32858cfa0ad2SJack F Vogel ret_val = phy->ops.read_reg(hw, 32868cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 32878cfa0ad2SJack F Vogel &data); 32888cfa0ad2SJack F Vogel if (ret_val) 32896ab6bfe3SJack F Vogel return ret_val; 32908cfa0ad2SJack F Vogel 32918cfa0ad2SJack F Vogel data |= IGP01E1000_PSCFR_SMART_SPEED; 32928cfa0ad2SJack F Vogel ret_val = phy->ops.write_reg(hw, 32938cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 32948cfa0ad2SJack F Vogel data); 32958cfa0ad2SJack F Vogel if (ret_val) 32966ab6bfe3SJack F Vogel return ret_val; 32978cfa0ad2SJack F Vogel } else if (phy->smart_speed == e1000_smart_speed_off) { 32988cfa0ad2SJack F Vogel ret_val = phy->ops.read_reg(hw, 32998cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 33008cfa0ad2SJack F Vogel &data); 33018cfa0ad2SJack F Vogel if (ret_val) 33026ab6bfe3SJack F Vogel return ret_val; 33038cfa0ad2SJack F Vogel 33048cfa0ad2SJack F Vogel data &= ~IGP01E1000_PSCFR_SMART_SPEED; 33058cfa0ad2SJack F Vogel ret_val = phy->ops.write_reg(hw, 33068cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 33078cfa0ad2SJack F Vogel data); 33088cfa0ad2SJack F Vogel if (ret_val) 33096ab6bfe3SJack F Vogel return ret_val; 33108cfa0ad2SJack F Vogel } 33118cfa0ad2SJack F Vogel } 33128cfa0ad2SJack F Vogel 33136ab6bfe3SJack F Vogel return E1000_SUCCESS; 33148cfa0ad2SJack F Vogel } 33158cfa0ad2SJack F Vogel 33168cfa0ad2SJack F Vogel /** 33178cfa0ad2SJack F Vogel * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state 33188cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 3319*1bbdc25fSKevin Bowling * @active: true to enable LPLU, false to disable 33208cfa0ad2SJack F Vogel * 33218cfa0ad2SJack F Vogel * Sets the LPLU D3 state according to the active flag. When 33228cfa0ad2SJack F Vogel * activating LPLU this function also disables smart speed 33238cfa0ad2SJack F Vogel * and vice versa. LPLU will not be activated unless the 33248cfa0ad2SJack F Vogel * device autonegotiation advertisement meets standards of 33258cfa0ad2SJack F Vogel * either 10 or 10/100 or 10/100/1000 at all duplexes. 33268cfa0ad2SJack F Vogel * This is a function pointer entry point only called by 33278cfa0ad2SJack F Vogel * PHY setup routines. 33288cfa0ad2SJack F Vogel **/ 3329daf9197cSJack F Vogel static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active) 33308cfa0ad2SJack F Vogel { 33318cfa0ad2SJack F Vogel struct e1000_phy_info *phy = &hw->phy; 33328cfa0ad2SJack F Vogel u32 phy_ctrl; 33338cfa0ad2SJack F Vogel s32 ret_val = E1000_SUCCESS; 33348cfa0ad2SJack F Vogel u16 data; 33358cfa0ad2SJack F Vogel 33368cfa0ad2SJack F Vogel DEBUGFUNC("e1000_set_d3_lplu_state_ich8lan"); 33378cfa0ad2SJack F Vogel 33388cfa0ad2SJack F Vogel phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL); 33398cfa0ad2SJack F Vogel 33408cfa0ad2SJack F Vogel if (!active) { 33418cfa0ad2SJack F Vogel phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU; 33428cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl); 33439d81738fSJack F Vogel 33449d81738fSJack F Vogel if (phy->type != e1000_phy_igp_3) 33456ab6bfe3SJack F Vogel return E1000_SUCCESS; 33469d81738fSJack F Vogel 33476ab6bfe3SJack F Vogel /* LPLU and SmartSpeed are mutually exclusive. LPLU is used 33488cfa0ad2SJack F Vogel * during Dx states where the power conservation is most 33498cfa0ad2SJack F Vogel * important. During driver activity we should enable 33508cfa0ad2SJack F Vogel * SmartSpeed, so performance is maintained. 33518cfa0ad2SJack F Vogel */ 33528cfa0ad2SJack F Vogel if (phy->smart_speed == e1000_smart_speed_on) { 33538cfa0ad2SJack F Vogel ret_val = phy->ops.read_reg(hw, 33548cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 33558cfa0ad2SJack F Vogel &data); 33568cfa0ad2SJack F Vogel if (ret_val) 33576ab6bfe3SJack F Vogel return ret_val; 33588cfa0ad2SJack F Vogel 33598cfa0ad2SJack F Vogel data |= IGP01E1000_PSCFR_SMART_SPEED; 33608cfa0ad2SJack F Vogel ret_val = phy->ops.write_reg(hw, 33618cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 33628cfa0ad2SJack F Vogel data); 33638cfa0ad2SJack F Vogel if (ret_val) 33646ab6bfe3SJack F Vogel return ret_val; 33658cfa0ad2SJack F Vogel } else if (phy->smart_speed == e1000_smart_speed_off) { 33668cfa0ad2SJack F Vogel ret_val = phy->ops.read_reg(hw, 33678cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 33688cfa0ad2SJack F Vogel &data); 33698cfa0ad2SJack F Vogel if (ret_val) 33706ab6bfe3SJack F Vogel return ret_val; 33718cfa0ad2SJack F Vogel 33728cfa0ad2SJack F Vogel data &= ~IGP01E1000_PSCFR_SMART_SPEED; 33738cfa0ad2SJack F Vogel ret_val = phy->ops.write_reg(hw, 33748cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 33758cfa0ad2SJack F Vogel data); 33768cfa0ad2SJack F Vogel if (ret_val) 33776ab6bfe3SJack F Vogel return ret_val; 33788cfa0ad2SJack F Vogel } 33798cfa0ad2SJack F Vogel } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) || 33808cfa0ad2SJack F Vogel (phy->autoneg_advertised == E1000_ALL_NOT_GIG) || 33818cfa0ad2SJack F Vogel (phy->autoneg_advertised == E1000_ALL_10_SPEED)) { 33828cfa0ad2SJack F Vogel phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU; 33838cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl); 33848cfa0ad2SJack F Vogel 33859d81738fSJack F Vogel if (phy->type != e1000_phy_igp_3) 33866ab6bfe3SJack F Vogel return E1000_SUCCESS; 33879d81738fSJack F Vogel 33886ab6bfe3SJack F Vogel /* Call gig speed drop workaround on LPLU before accessing 33898cfa0ad2SJack F Vogel * any PHY registers 33908cfa0ad2SJack F Vogel */ 33919d81738fSJack F Vogel if (hw->mac.type == e1000_ich8lan) 33928cfa0ad2SJack F Vogel e1000_gig_downshift_workaround_ich8lan(hw); 33938cfa0ad2SJack F Vogel 33948cfa0ad2SJack F Vogel /* When LPLU is enabled, we should disable SmartSpeed */ 33958cfa0ad2SJack F Vogel ret_val = phy->ops.read_reg(hw, 33968cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 33978cfa0ad2SJack F Vogel &data); 33988cfa0ad2SJack F Vogel if (ret_val) 33996ab6bfe3SJack F Vogel return ret_val; 34008cfa0ad2SJack F Vogel 34018cfa0ad2SJack F Vogel data &= ~IGP01E1000_PSCFR_SMART_SPEED; 34028cfa0ad2SJack F Vogel ret_val = phy->ops.write_reg(hw, 34038cfa0ad2SJack F Vogel IGP01E1000_PHY_PORT_CONFIG, 34048cfa0ad2SJack F Vogel data); 34058cfa0ad2SJack F Vogel } 34068cfa0ad2SJack F Vogel 34078cfa0ad2SJack F Vogel return ret_val; 34088cfa0ad2SJack F Vogel } 34098cfa0ad2SJack F Vogel 34108cfa0ad2SJack F Vogel /** 34118cfa0ad2SJack F Vogel * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1 34128cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 34138cfa0ad2SJack F Vogel * @bank: pointer to the variable that returns the active bank 34148cfa0ad2SJack F Vogel * 34158cfa0ad2SJack F Vogel * Reads signature byte from the NVM using the flash access registers. 3416d035aa2dSJack F Vogel * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank. 34178cfa0ad2SJack F Vogel **/ 34188cfa0ad2SJack F Vogel static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank) 34198cfa0ad2SJack F Vogel { 3420d035aa2dSJack F Vogel u32 eecd; 34218cfa0ad2SJack F Vogel struct e1000_nvm_info *nvm = &hw->nvm; 34228cfa0ad2SJack F Vogel u32 bank1_offset = nvm->flash_bank_size * sizeof(u16); 34238cfa0ad2SJack F Vogel u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1; 3424c80429ceSEric Joyner u32 nvm_dword = 0; 3425d035aa2dSJack F Vogel u8 sig_byte = 0; 34266ab6bfe3SJack F Vogel s32 ret_val; 34278cfa0ad2SJack F Vogel 34287d9119bdSJack F Vogel DEBUGFUNC("e1000_valid_nvm_bank_detect_ich8lan"); 34297d9119bdSJack F Vogel 3430d035aa2dSJack F Vogel switch (hw->mac.type) { 3431c80429ceSEric Joyner case e1000_pch_spt: 34326fe4c0a0SSean Bruno case e1000_pch_cnp: 343359690eabSKevin Bowling case e1000_pch_tgp: 343459690eabSKevin Bowling case e1000_pch_adp: 343559690eabSKevin Bowling case e1000_pch_mtp: 3436c80429ceSEric Joyner bank1_offset = nvm->flash_bank_size; 3437c80429ceSEric Joyner act_offset = E1000_ICH_NVM_SIG_WORD; 3438c80429ceSEric Joyner 3439c80429ceSEric Joyner /* set bank to 0 in case flash read fails */ 3440c80429ceSEric Joyner *bank = 0; 3441c80429ceSEric Joyner 3442c80429ceSEric Joyner /* Check bank 0 */ 3443c80429ceSEric Joyner ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, 3444c80429ceSEric Joyner &nvm_dword); 3445c80429ceSEric Joyner if (ret_val) 3446c80429ceSEric Joyner return ret_val; 3447c80429ceSEric Joyner sig_byte = (u8)((nvm_dword & 0xFF00) >> 8); 3448c80429ceSEric Joyner if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) == 3449c80429ceSEric Joyner E1000_ICH_NVM_SIG_VALUE) { 3450c80429ceSEric Joyner *bank = 0; 3451c80429ceSEric Joyner return E1000_SUCCESS; 3452c80429ceSEric Joyner } 3453c80429ceSEric Joyner 3454c80429ceSEric Joyner /* Check bank 1 */ 3455c80429ceSEric Joyner ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset + 3456c80429ceSEric Joyner bank1_offset, 3457c80429ceSEric Joyner &nvm_dword); 3458c80429ceSEric Joyner if (ret_val) 3459c80429ceSEric Joyner return ret_val; 3460c80429ceSEric Joyner sig_byte = (u8)((nvm_dword & 0xFF00) >> 8); 3461c80429ceSEric Joyner if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) == 3462c80429ceSEric Joyner E1000_ICH_NVM_SIG_VALUE) { 3463c80429ceSEric Joyner *bank = 1; 3464c80429ceSEric Joyner return E1000_SUCCESS; 3465c80429ceSEric Joyner } 3466c80429ceSEric Joyner 3467c80429ceSEric Joyner DEBUGOUT("ERROR: No valid NVM bank present\n"); 3468c80429ceSEric Joyner return -E1000_ERR_NVM; 3469d035aa2dSJack F Vogel case e1000_ich8lan: 3470d035aa2dSJack F Vogel case e1000_ich9lan: 3471d035aa2dSJack F Vogel eecd = E1000_READ_REG(hw, E1000_EECD); 3472d035aa2dSJack F Vogel if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) == 3473d035aa2dSJack F Vogel E1000_EECD_SEC1VAL_VALID_MASK) { 3474d035aa2dSJack F Vogel if (eecd & E1000_EECD_SEC1VAL) 34758cfa0ad2SJack F Vogel *bank = 1; 34768cfa0ad2SJack F Vogel else 34778cfa0ad2SJack F Vogel *bank = 0; 3478d035aa2dSJack F Vogel 34796ab6bfe3SJack F Vogel return E1000_SUCCESS; 3480d035aa2dSJack F Vogel } 34814dab5c37SJack F Vogel DEBUGOUT("Unable to determine valid NVM bank via EEC - reading flash signature\n"); 3482d035aa2dSJack F Vogel /* fall-thru */ 3483d035aa2dSJack F Vogel default: 3484d035aa2dSJack F Vogel /* set bank to 0 in case flash read fails */ 34858cfa0ad2SJack F Vogel *bank = 0; 34868cfa0ad2SJack F Vogel 3487d035aa2dSJack F Vogel /* Check bank 0 */ 3488d035aa2dSJack F Vogel ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset, 3489d035aa2dSJack F Vogel &sig_byte); 3490d035aa2dSJack F Vogel if (ret_val) 34916ab6bfe3SJack F Vogel return ret_val; 3492d035aa2dSJack F Vogel if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) == 3493d035aa2dSJack F Vogel E1000_ICH_NVM_SIG_VALUE) { 3494d035aa2dSJack F Vogel *bank = 0; 34956ab6bfe3SJack F Vogel return E1000_SUCCESS; 3496d035aa2dSJack F Vogel } 3497d035aa2dSJack F Vogel 3498d035aa2dSJack F Vogel /* Check bank 1 */ 3499d035aa2dSJack F Vogel ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset + 3500d035aa2dSJack F Vogel bank1_offset, 3501d035aa2dSJack F Vogel &sig_byte); 3502d035aa2dSJack F Vogel if (ret_val) 35036ab6bfe3SJack F Vogel return ret_val; 3504d035aa2dSJack F Vogel if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) == 3505d035aa2dSJack F Vogel E1000_ICH_NVM_SIG_VALUE) { 35068cfa0ad2SJack F Vogel *bank = 1; 35076ab6bfe3SJack F Vogel return E1000_SUCCESS; 35088cfa0ad2SJack F Vogel } 35098cfa0ad2SJack F Vogel 3510d035aa2dSJack F Vogel DEBUGOUT("ERROR: No valid NVM bank present\n"); 35116ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 3512d035aa2dSJack F Vogel } 35138cfa0ad2SJack F Vogel } 35148cfa0ad2SJack F Vogel 35158cfa0ad2SJack F Vogel /** 3516c80429ceSEric Joyner * e1000_read_nvm_spt - NVM access for SPT 3517c80429ceSEric Joyner * @hw: pointer to the HW structure 3518c80429ceSEric Joyner * @offset: The offset (in bytes) of the word(s) to read. 3519c80429ceSEric Joyner * @words: Size of data to read in words. 3520c80429ceSEric Joyner * @data: pointer to the word(s) to read at offset. 3521c80429ceSEric Joyner * 3522c80429ceSEric Joyner * Reads a word(s) from the NVM 3523c80429ceSEric Joyner **/ 3524c80429ceSEric Joyner static s32 e1000_read_nvm_spt(struct e1000_hw *hw, u16 offset, u16 words, 3525c80429ceSEric Joyner u16 *data) 3526c80429ceSEric Joyner { 3527c80429ceSEric Joyner struct e1000_nvm_info *nvm = &hw->nvm; 3528c80429ceSEric Joyner struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 3529c80429ceSEric Joyner u32 act_offset; 3530c80429ceSEric Joyner s32 ret_val = E1000_SUCCESS; 3531c80429ceSEric Joyner u32 bank = 0; 3532c80429ceSEric Joyner u32 dword = 0; 3533c80429ceSEric Joyner u16 offset_to_read; 3534c80429ceSEric Joyner u16 i; 3535c80429ceSEric Joyner 3536c80429ceSEric Joyner DEBUGFUNC("e1000_read_nvm_spt"); 3537c80429ceSEric Joyner 3538c80429ceSEric Joyner if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) || 3539c80429ceSEric Joyner (words == 0)) { 3540c80429ceSEric Joyner DEBUGOUT("nvm parameter(s) out of bounds\n"); 3541c80429ceSEric Joyner ret_val = -E1000_ERR_NVM; 3542c80429ceSEric Joyner goto out; 3543c80429ceSEric Joyner } 3544c80429ceSEric Joyner 3545c80429ceSEric Joyner nvm->ops.acquire(hw); 3546c80429ceSEric Joyner 3547c80429ceSEric Joyner ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); 3548c80429ceSEric Joyner if (ret_val != E1000_SUCCESS) { 3549c80429ceSEric Joyner DEBUGOUT("Could not detect valid bank, assuming bank 0\n"); 3550c80429ceSEric Joyner bank = 0; 3551c80429ceSEric Joyner } 3552c80429ceSEric Joyner 3553c80429ceSEric Joyner act_offset = (bank) ? nvm->flash_bank_size : 0; 3554c80429ceSEric Joyner act_offset += offset; 3555c80429ceSEric Joyner 3556c80429ceSEric Joyner ret_val = E1000_SUCCESS; 3557c80429ceSEric Joyner 3558c80429ceSEric Joyner for (i = 0; i < words; i += 2) { 3559c80429ceSEric Joyner if (words - i == 1) { 3560c80429ceSEric Joyner if (dev_spec->shadow_ram[offset + i].modified) { 35616c59e186SGuinan Sun data[i] = 35626c59e186SGuinan Sun dev_spec->shadow_ram[offset + i].value; 3563c80429ceSEric Joyner } else { 3564c80429ceSEric Joyner offset_to_read = act_offset + i - 3565c80429ceSEric Joyner ((act_offset + i) % 2); 3566c80429ceSEric Joyner ret_val = 3567c80429ceSEric Joyner e1000_read_flash_dword_ich8lan(hw, 3568c80429ceSEric Joyner offset_to_read, 3569c80429ceSEric Joyner &dword); 3570c80429ceSEric Joyner if (ret_val) 3571c80429ceSEric Joyner break; 3572c80429ceSEric Joyner if ((act_offset + i) % 2 == 0) 3573c80429ceSEric Joyner data[i] = (u16)(dword & 0xFFFF); 3574c80429ceSEric Joyner else 3575c80429ceSEric Joyner data[i] = (u16)((dword >> 16) & 0xFFFF); 3576c80429ceSEric Joyner } 3577c80429ceSEric Joyner } else { 3578c80429ceSEric Joyner offset_to_read = act_offset + i; 3579c80429ceSEric Joyner if (!(dev_spec->shadow_ram[offset + i].modified) || 3580c80429ceSEric Joyner !(dev_spec->shadow_ram[offset + i + 1].modified)) { 3581c80429ceSEric Joyner ret_val = 3582c80429ceSEric Joyner e1000_read_flash_dword_ich8lan(hw, 3583c80429ceSEric Joyner offset_to_read, 3584c80429ceSEric Joyner &dword); 3585c80429ceSEric Joyner if (ret_val) 3586c80429ceSEric Joyner break; 3587c80429ceSEric Joyner } 3588c80429ceSEric Joyner if (dev_spec->shadow_ram[offset + i].modified) 35896c59e186SGuinan Sun data[i] = 35906c59e186SGuinan Sun dev_spec->shadow_ram[offset + i].value; 3591c80429ceSEric Joyner else 3592c80429ceSEric Joyner data[i] = (u16)(dword & 0xFFFF); 35936c59e186SGuinan Sun if (dev_spec->shadow_ram[offset + i + 1].modified) 3594c80429ceSEric Joyner data[i + 1] = 3595c80429ceSEric Joyner dev_spec->shadow_ram[offset + i + 1].value; 3596c80429ceSEric Joyner else 3597c80429ceSEric Joyner data[i + 1] = (u16)(dword >> 16 & 0xFFFF); 3598c80429ceSEric Joyner } 3599c80429ceSEric Joyner } 3600c80429ceSEric Joyner 3601c80429ceSEric Joyner nvm->ops.release(hw); 3602c80429ceSEric Joyner 3603c80429ceSEric Joyner out: 3604c80429ceSEric Joyner if (ret_val) 3605c80429ceSEric Joyner DEBUGOUT1("NVM read error: %d\n", ret_val); 3606c80429ceSEric Joyner 3607c80429ceSEric Joyner return ret_val; 3608c80429ceSEric Joyner } 3609c80429ceSEric Joyner 3610c80429ceSEric Joyner /** 36118cfa0ad2SJack F Vogel * e1000_read_nvm_ich8lan - Read word(s) from the NVM 36128cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 36138cfa0ad2SJack F Vogel * @offset: The offset (in bytes) of the word(s) to read. 36148cfa0ad2SJack F Vogel * @words: Size of data to read in words 36158cfa0ad2SJack F Vogel * @data: Pointer to the word(s) to read at offset. 36168cfa0ad2SJack F Vogel * 36178cfa0ad2SJack F Vogel * Reads a word(s) from the NVM using the flash access registers. 36188cfa0ad2SJack F Vogel **/ 36198cfa0ad2SJack F Vogel static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words, 36208cfa0ad2SJack F Vogel u16 *data) 36218cfa0ad2SJack F Vogel { 36228cfa0ad2SJack F Vogel struct e1000_nvm_info *nvm = &hw->nvm; 3623daf9197cSJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 36248cfa0ad2SJack F Vogel u32 act_offset; 36258cfa0ad2SJack F Vogel s32 ret_val = E1000_SUCCESS; 36268cfa0ad2SJack F Vogel u32 bank = 0; 36278cfa0ad2SJack F Vogel u16 i, word; 36288cfa0ad2SJack F Vogel 36298cfa0ad2SJack F Vogel DEBUGFUNC("e1000_read_nvm_ich8lan"); 36308cfa0ad2SJack F Vogel 36318cfa0ad2SJack F Vogel if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) || 36328cfa0ad2SJack F Vogel (words == 0)) { 36338cfa0ad2SJack F Vogel DEBUGOUT("nvm parameter(s) out of bounds\n"); 36348cfa0ad2SJack F Vogel ret_val = -E1000_ERR_NVM; 36358cfa0ad2SJack F Vogel goto out; 36368cfa0ad2SJack F Vogel } 36378cfa0ad2SJack F Vogel 36384edd8523SJack F Vogel nvm->ops.acquire(hw); 36398cfa0ad2SJack F Vogel 36408cfa0ad2SJack F Vogel ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); 36414edd8523SJack F Vogel if (ret_val != E1000_SUCCESS) { 36424edd8523SJack F Vogel DEBUGOUT("Could not detect valid bank, assuming bank 0\n"); 36434edd8523SJack F Vogel bank = 0; 36444edd8523SJack F Vogel } 36458cfa0ad2SJack F Vogel 36468cfa0ad2SJack F Vogel act_offset = (bank) ? nvm->flash_bank_size : 0; 36478cfa0ad2SJack F Vogel act_offset += offset; 36488cfa0ad2SJack F Vogel 36494edd8523SJack F Vogel ret_val = E1000_SUCCESS; 36508cfa0ad2SJack F Vogel for (i = 0; i < words; i++) { 36514dab5c37SJack F Vogel if (dev_spec->shadow_ram[offset + i].modified) { 36528cfa0ad2SJack F Vogel data[i] = dev_spec->shadow_ram[offset + i].value; 36538cfa0ad2SJack F Vogel } else { 36548cfa0ad2SJack F Vogel ret_val = e1000_read_flash_word_ich8lan(hw, 36558cfa0ad2SJack F Vogel act_offset + i, 36568cfa0ad2SJack F Vogel &word); 36578cfa0ad2SJack F Vogel if (ret_val) 36588cfa0ad2SJack F Vogel break; 36598cfa0ad2SJack F Vogel data[i] = word; 36608cfa0ad2SJack F Vogel } 36618cfa0ad2SJack F Vogel } 36628cfa0ad2SJack F Vogel 36638cfa0ad2SJack F Vogel nvm->ops.release(hw); 36648cfa0ad2SJack F Vogel 36658cfa0ad2SJack F Vogel out: 3666d035aa2dSJack F Vogel if (ret_val) 3667d035aa2dSJack F Vogel DEBUGOUT1("NVM read error: %d\n", ret_val); 3668d035aa2dSJack F Vogel 36698cfa0ad2SJack F Vogel return ret_val; 36708cfa0ad2SJack F Vogel } 36718cfa0ad2SJack F Vogel 36728cfa0ad2SJack F Vogel /** 36738cfa0ad2SJack F Vogel * e1000_flash_cycle_init_ich8lan - Initialize flash 36748cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 36758cfa0ad2SJack F Vogel * 36768cfa0ad2SJack F Vogel * This function does initial flash setup so that a new read/write/erase cycle 36778cfa0ad2SJack F Vogel * can be started. 36788cfa0ad2SJack F Vogel **/ 36798cfa0ad2SJack F Vogel static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw) 36808cfa0ad2SJack F Vogel { 36818cfa0ad2SJack F Vogel union ich8_hws_flash_status hsfsts; 36828cfa0ad2SJack F Vogel s32 ret_val = -E1000_ERR_NVM; 36838cfa0ad2SJack F Vogel 36848cfa0ad2SJack F Vogel DEBUGFUNC("e1000_flash_cycle_init_ich8lan"); 36858cfa0ad2SJack F Vogel 36868cfa0ad2SJack F Vogel hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS); 36878cfa0ad2SJack F Vogel 36888cfa0ad2SJack F Vogel /* Check if the flash descriptor is valid */ 36896ab6bfe3SJack F Vogel if (!hsfsts.hsf_status.fldesvalid) { 36904dab5c37SJack F Vogel DEBUGOUT("Flash descriptor invalid. SW Sequencing must be used.\n"); 36916ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 36928cfa0ad2SJack F Vogel } 36938cfa0ad2SJack F Vogel 36948cfa0ad2SJack F Vogel /* Clear FCERR and DAEL in hw status by writing 1 */ 36958cfa0ad2SJack F Vogel hsfsts.hsf_status.flcerr = 1; 36968cfa0ad2SJack F Vogel hsfsts.hsf_status.dael = 1; 3697295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 3698c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 3699c80429ceSEric Joyner hsfsts.regval & 0xFFFF); 3700c80429ceSEric Joyner else 37018cfa0ad2SJack F Vogel E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFSTS, hsfsts.regval); 37028cfa0ad2SJack F Vogel 37036ab6bfe3SJack F Vogel /* Either we should have a hardware SPI cycle in progress 37048cfa0ad2SJack F Vogel * bit to check against, in order to start a new cycle or 37058cfa0ad2SJack F Vogel * FDONE bit should be changed in the hardware so that it 37068cfa0ad2SJack F Vogel * is 1 after hardware reset, which can then be used as an 37078cfa0ad2SJack F Vogel * indication whether a cycle is in progress or has been 37088cfa0ad2SJack F Vogel * completed. 37098cfa0ad2SJack F Vogel */ 37108cfa0ad2SJack F Vogel 37116ab6bfe3SJack F Vogel if (!hsfsts.hsf_status.flcinprog) { 37126ab6bfe3SJack F Vogel /* There is no cycle running at present, 37138cfa0ad2SJack F Vogel * so we can start a cycle. 37148cfa0ad2SJack F Vogel * Begin by setting Flash Cycle Done. 37158cfa0ad2SJack F Vogel */ 37168cfa0ad2SJack F Vogel hsfsts.hsf_status.flcdone = 1; 3717295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 3718c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 3719c80429ceSEric Joyner hsfsts.regval & 0xFFFF); 3720c80429ceSEric Joyner else 3721c80429ceSEric Joyner E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFSTS, 3722c80429ceSEric Joyner hsfsts.regval); 37238cfa0ad2SJack F Vogel ret_val = E1000_SUCCESS; 37248cfa0ad2SJack F Vogel } else { 3725730d3130SJack F Vogel s32 i; 3726730d3130SJack F Vogel 37276ab6bfe3SJack F Vogel /* Otherwise poll for sometime so the current 37288cfa0ad2SJack F Vogel * cycle has a chance to end before giving up. 37298cfa0ad2SJack F Vogel */ 37308cfa0ad2SJack F Vogel for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) { 37318cfa0ad2SJack F Vogel hsfsts.regval = E1000_READ_FLASH_REG16(hw, 37328cfa0ad2SJack F Vogel ICH_FLASH_HSFSTS); 37336ab6bfe3SJack F Vogel if (!hsfsts.hsf_status.flcinprog) { 37348cfa0ad2SJack F Vogel ret_val = E1000_SUCCESS; 37358cfa0ad2SJack F Vogel break; 37368cfa0ad2SJack F Vogel } 37378cfa0ad2SJack F Vogel usec_delay(1); 37388cfa0ad2SJack F Vogel } 37398cfa0ad2SJack F Vogel if (ret_val == E1000_SUCCESS) { 37406ab6bfe3SJack F Vogel /* Successful in waiting for previous cycle to timeout, 37418cfa0ad2SJack F Vogel * now set the Flash Cycle Done. 37428cfa0ad2SJack F Vogel */ 37438cfa0ad2SJack F Vogel hsfsts.hsf_status.flcdone = 1; 3744295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 3745c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 3746c80429ceSEric Joyner hsfsts.regval & 0xFFFF); 3747c80429ceSEric Joyner else 3748daf9197cSJack F Vogel E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFSTS, 37498cfa0ad2SJack F Vogel hsfsts.regval); 37508cfa0ad2SJack F Vogel } else { 37514dab5c37SJack F Vogel DEBUGOUT("Flash controller busy, cannot get access\n"); 37528cfa0ad2SJack F Vogel } 37538cfa0ad2SJack F Vogel } 37548cfa0ad2SJack F Vogel 37558cfa0ad2SJack F Vogel return ret_val; 37568cfa0ad2SJack F Vogel } 37578cfa0ad2SJack F Vogel 37588cfa0ad2SJack F Vogel /** 37598cfa0ad2SJack F Vogel * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase) 37608cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 37618cfa0ad2SJack F Vogel * @timeout: maximum time to wait for completion 37628cfa0ad2SJack F Vogel * 37638cfa0ad2SJack F Vogel * This function starts a flash cycle and waits for its completion. 37648cfa0ad2SJack F Vogel **/ 37658cfa0ad2SJack F Vogel static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout) 37668cfa0ad2SJack F Vogel { 37678cfa0ad2SJack F Vogel union ich8_hws_flash_ctrl hsflctl; 37688cfa0ad2SJack F Vogel union ich8_hws_flash_status hsfsts; 37698cfa0ad2SJack F Vogel u32 i = 0; 37708cfa0ad2SJack F Vogel 37718cfa0ad2SJack F Vogel DEBUGFUNC("e1000_flash_cycle_ich8lan"); 37728cfa0ad2SJack F Vogel 37738cfa0ad2SJack F Vogel /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */ 3774295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 3775c80429ceSEric Joyner hsflctl.regval = E1000_READ_FLASH_REG(hw, ICH_FLASH_HSFSTS)>>16; 3776c80429ceSEric Joyner else 37778cfa0ad2SJack F Vogel hsflctl.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFCTL); 37788cfa0ad2SJack F Vogel hsflctl.hsf_ctrl.flcgo = 1; 37798cc64f1eSJack F Vogel 3780295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 3781c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 3782c80429ceSEric Joyner hsflctl.regval << 16); 3783c80429ceSEric Joyner else 37848cfa0ad2SJack F Vogel E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, hsflctl.regval); 37858cfa0ad2SJack F Vogel 37868cfa0ad2SJack F Vogel /* wait till FDONE bit is set to 1 */ 37878cfa0ad2SJack F Vogel do { 37888cfa0ad2SJack F Vogel hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS); 37896ab6bfe3SJack F Vogel if (hsfsts.hsf_status.flcdone) 37908cfa0ad2SJack F Vogel break; 37918cfa0ad2SJack F Vogel usec_delay(1); 37928cfa0ad2SJack F Vogel } while (i++ < timeout); 37938cfa0ad2SJack F Vogel 37946ab6bfe3SJack F Vogel if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr) 37956ab6bfe3SJack F Vogel return E1000_SUCCESS; 37968cfa0ad2SJack F Vogel 37976ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 37988cfa0ad2SJack F Vogel } 37998cfa0ad2SJack F Vogel 38008cfa0ad2SJack F Vogel /** 3801c80429ceSEric Joyner * e1000_read_flash_dword_ich8lan - Read dword from flash 3802c80429ceSEric Joyner * @hw: pointer to the HW structure 3803c80429ceSEric Joyner * @offset: offset to data location 3804c80429ceSEric Joyner * @data: pointer to the location for storing the data 3805c80429ceSEric Joyner * 3806c80429ceSEric Joyner * Reads the flash dword at offset into data. Offset is converted 3807c80429ceSEric Joyner * to bytes before read. 3808c80429ceSEric Joyner **/ 3809c80429ceSEric Joyner static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw, u32 offset, 3810c80429ceSEric Joyner u32 *data) 3811c80429ceSEric Joyner { 3812c80429ceSEric Joyner DEBUGFUNC("e1000_read_flash_dword_ich8lan"); 3813c80429ceSEric Joyner 3814c80429ceSEric Joyner if (!data) 3815c80429ceSEric Joyner return -E1000_ERR_NVM; 3816c80429ceSEric Joyner 3817c80429ceSEric Joyner /* Must convert word offset into bytes. */ 3818c80429ceSEric Joyner offset <<= 1; 3819c80429ceSEric Joyner 3820c80429ceSEric Joyner return e1000_read_flash_data32_ich8lan(hw, offset, data); 3821c80429ceSEric Joyner } 3822c80429ceSEric Joyner 3823c80429ceSEric Joyner /** 38248cfa0ad2SJack F Vogel * e1000_read_flash_word_ich8lan - Read word from flash 38258cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 38268cfa0ad2SJack F Vogel * @offset: offset to data location 38278cfa0ad2SJack F Vogel * @data: pointer to the location for storing the data 38288cfa0ad2SJack F Vogel * 38298cfa0ad2SJack F Vogel * Reads the flash word at offset into data. Offset is converted 38308cfa0ad2SJack F Vogel * to bytes before read. 38318cfa0ad2SJack F Vogel **/ 38328cfa0ad2SJack F Vogel static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset, 38338cfa0ad2SJack F Vogel u16 *data) 38348cfa0ad2SJack F Vogel { 38358cfa0ad2SJack F Vogel DEBUGFUNC("e1000_read_flash_word_ich8lan"); 38368cfa0ad2SJack F Vogel 38376ab6bfe3SJack F Vogel if (!data) 38386ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 38398cfa0ad2SJack F Vogel 38408cfa0ad2SJack F Vogel /* Must convert offset into bytes. */ 38418cfa0ad2SJack F Vogel offset <<= 1; 38428cfa0ad2SJack F Vogel 38436ab6bfe3SJack F Vogel return e1000_read_flash_data_ich8lan(hw, offset, 2, data); 38448cfa0ad2SJack F Vogel } 38458cfa0ad2SJack F Vogel 38468cfa0ad2SJack F Vogel /** 38478cfa0ad2SJack F Vogel * e1000_read_flash_byte_ich8lan - Read byte from flash 38488cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 38498cfa0ad2SJack F Vogel * @offset: The offset of the byte to read. 38508cfa0ad2SJack F Vogel * @data: Pointer to a byte to store the value read. 38518cfa0ad2SJack F Vogel * 38528cfa0ad2SJack F Vogel * Reads a single byte from the NVM using the flash access registers. 38538cfa0ad2SJack F Vogel **/ 38548cfa0ad2SJack F Vogel static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset, 38558cfa0ad2SJack F Vogel u8 *data) 38568cfa0ad2SJack F Vogel { 38576ab6bfe3SJack F Vogel s32 ret_val; 38588cfa0ad2SJack F Vogel u16 word = 0; 38598cfa0ad2SJack F Vogel 3860c80429ceSEric Joyner /* In SPT, only 32 bits access is supported, 3861c80429ceSEric Joyner * so this function should not be called. 3862c80429ceSEric Joyner */ 3863295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 3864c80429ceSEric Joyner return -E1000_ERR_NVM; 3865c80429ceSEric Joyner else 38668cfa0ad2SJack F Vogel ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word); 38678cc64f1eSJack F Vogel 38688cfa0ad2SJack F Vogel if (ret_val) 38696ab6bfe3SJack F Vogel return ret_val; 38708cfa0ad2SJack F Vogel 38718cfa0ad2SJack F Vogel *data = (u8)word; 38728cfa0ad2SJack F Vogel 38736ab6bfe3SJack F Vogel return E1000_SUCCESS; 38748cfa0ad2SJack F Vogel } 38758cfa0ad2SJack F Vogel 38768cfa0ad2SJack F Vogel /** 38778cfa0ad2SJack F Vogel * e1000_read_flash_data_ich8lan - Read byte or word from NVM 38788cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 38798cfa0ad2SJack F Vogel * @offset: The offset (in bytes) of the byte or word to read. 38808cfa0ad2SJack F Vogel * @size: Size of data to read, 1=byte 2=word 38818cfa0ad2SJack F Vogel * @data: Pointer to the word to store the value read. 38828cfa0ad2SJack F Vogel * 38838cfa0ad2SJack F Vogel * Reads a byte or word from the NVM using the flash access registers. 38848cfa0ad2SJack F Vogel **/ 38858cfa0ad2SJack F Vogel static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset, 38868cfa0ad2SJack F Vogel u8 size, u16 *data) 38878cfa0ad2SJack F Vogel { 38888cfa0ad2SJack F Vogel union ich8_hws_flash_status hsfsts; 38898cfa0ad2SJack F Vogel union ich8_hws_flash_ctrl hsflctl; 38908cfa0ad2SJack F Vogel u32 flash_linear_addr; 38918cfa0ad2SJack F Vogel u32 flash_data = 0; 38928cfa0ad2SJack F Vogel s32 ret_val = -E1000_ERR_NVM; 38938cfa0ad2SJack F Vogel u8 count = 0; 38948cfa0ad2SJack F Vogel 38958cfa0ad2SJack F Vogel DEBUGFUNC("e1000_read_flash_data_ich8lan"); 38968cfa0ad2SJack F Vogel 38978cfa0ad2SJack F Vogel if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK) 38986ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 38997609433eSJack F Vogel flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + 39007609433eSJack F Vogel hw->nvm.flash_base_addr); 39018cfa0ad2SJack F Vogel 39028cfa0ad2SJack F Vogel do { 39038cfa0ad2SJack F Vogel usec_delay(1); 39048cfa0ad2SJack F Vogel /* Steps */ 39058cfa0ad2SJack F Vogel ret_val = e1000_flash_cycle_init_ich8lan(hw); 39068cfa0ad2SJack F Vogel if (ret_val != E1000_SUCCESS) 39078cfa0ad2SJack F Vogel break; 39088cfa0ad2SJack F Vogel hsflctl.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFCTL); 39098cc64f1eSJack F Vogel 39108cfa0ad2SJack F Vogel /* 0b/1b corresponds to 1 or 2 byte size, respectively. */ 39118cfa0ad2SJack F Vogel hsflctl.hsf_ctrl.fldbcount = size - 1; 39128cfa0ad2SJack F Vogel hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ; 39138cfa0ad2SJack F Vogel E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, hsflctl.regval); 39148cfa0ad2SJack F Vogel E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR, flash_linear_addr); 39158cfa0ad2SJack F Vogel 39168cc64f1eSJack F Vogel ret_val = e1000_flash_cycle_ich8lan(hw, 39178cfa0ad2SJack F Vogel ICH_FLASH_READ_COMMAND_TIMEOUT); 39188cfa0ad2SJack F Vogel 39196ab6bfe3SJack F Vogel /* Check if FCERR is set to 1, if set to 1, clear it 39208cfa0ad2SJack F Vogel * and try the whole sequence a few more times, else 39218cfa0ad2SJack F Vogel * read in (shift in) the Flash Data0, the order is 39228cfa0ad2SJack F Vogel * least significant byte first msb to lsb 39238cfa0ad2SJack F Vogel */ 39248cfa0ad2SJack F Vogel if (ret_val == E1000_SUCCESS) { 39258cfa0ad2SJack F Vogel flash_data = E1000_READ_FLASH_REG(hw, ICH_FLASH_FDATA0); 3926daf9197cSJack F Vogel if (size == 1) 39278cfa0ad2SJack F Vogel *data = (u8)(flash_data & 0x000000FF); 3928daf9197cSJack F Vogel else if (size == 2) 39298cfa0ad2SJack F Vogel *data = (u16)(flash_data & 0x0000FFFF); 39308cfa0ad2SJack F Vogel break; 39318cfa0ad2SJack F Vogel } else { 39326ab6bfe3SJack F Vogel /* If we've gotten here, then things are probably 39338cfa0ad2SJack F Vogel * completely hosed, but if the error condition is 39348cfa0ad2SJack F Vogel * detected, it won't hurt to give it another try... 39358cfa0ad2SJack F Vogel * ICH_FLASH_CYCLE_REPEAT_COUNT times. 39368cfa0ad2SJack F Vogel */ 39378cfa0ad2SJack F Vogel hsfsts.regval = E1000_READ_FLASH_REG16(hw, 39388cfa0ad2SJack F Vogel ICH_FLASH_HSFSTS); 39396ab6bfe3SJack F Vogel if (hsfsts.hsf_status.flcerr) { 39408cfa0ad2SJack F Vogel /* Repeat for some time before giving up. */ 39418cfa0ad2SJack F Vogel continue; 39426ab6bfe3SJack F Vogel } else if (!hsfsts.hsf_status.flcdone) { 39434dab5c37SJack F Vogel DEBUGOUT("Timeout error - flash cycle did not complete.\n"); 39448cfa0ad2SJack F Vogel break; 39458cfa0ad2SJack F Vogel } 39468cfa0ad2SJack F Vogel } 39478cfa0ad2SJack F Vogel } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); 39488cfa0ad2SJack F Vogel 39498cfa0ad2SJack F Vogel return ret_val; 39508cfa0ad2SJack F Vogel } 39518cfa0ad2SJack F Vogel 3952c80429ceSEric Joyner /** 3953c80429ceSEric Joyner * e1000_read_flash_data32_ich8lan - Read dword from NVM 3954c80429ceSEric Joyner * @hw: pointer to the HW structure 3955c80429ceSEric Joyner * @offset: The offset (in bytes) of the dword to read. 3956c80429ceSEric Joyner * @data: Pointer to the dword to store the value read. 3957c80429ceSEric Joyner * 3958c80429ceSEric Joyner * Reads a byte or word from the NVM using the flash access registers. 3959c80429ceSEric Joyner **/ 3960c80429ceSEric Joyner static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset, 3961c80429ceSEric Joyner u32 *data) 3962c80429ceSEric Joyner { 3963c80429ceSEric Joyner union ich8_hws_flash_status hsfsts; 3964c80429ceSEric Joyner union ich8_hws_flash_ctrl hsflctl; 3965c80429ceSEric Joyner u32 flash_linear_addr; 3966c80429ceSEric Joyner s32 ret_val = -E1000_ERR_NVM; 3967c80429ceSEric Joyner u8 count = 0; 3968c80429ceSEric Joyner 3969c80429ceSEric Joyner DEBUGFUNC("e1000_read_flash_data_ich8lan"); 3970c80429ceSEric Joyner 3971c80429ceSEric Joyner if (offset > ICH_FLASH_LINEAR_ADDR_MASK || 3972295df609SEric Joyner hw->mac.type < e1000_pch_spt) 3973c80429ceSEric Joyner return -E1000_ERR_NVM; 3974c80429ceSEric Joyner flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + 3975c80429ceSEric Joyner hw->nvm.flash_base_addr); 3976c80429ceSEric Joyner 3977c80429ceSEric Joyner do { 3978c80429ceSEric Joyner usec_delay(1); 3979c80429ceSEric Joyner /* Steps */ 3980c80429ceSEric Joyner ret_val = e1000_flash_cycle_init_ich8lan(hw); 3981c80429ceSEric Joyner if (ret_val != E1000_SUCCESS) 3982c80429ceSEric Joyner break; 3983c80429ceSEric Joyner /* In SPT, This register is in Lan memory space, not flash. 3984c80429ceSEric Joyner * Therefore, only 32 bit access is supported 3985c80429ceSEric Joyner */ 3986c80429ceSEric Joyner hsflctl.regval = E1000_READ_FLASH_REG(hw, ICH_FLASH_HSFSTS)>>16; 3987c80429ceSEric Joyner 3988c80429ceSEric Joyner /* 0b/1b corresponds to 1 or 2 byte size, respectively. */ 3989c80429ceSEric Joyner hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1; 3990c80429ceSEric Joyner hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ; 3991c80429ceSEric Joyner /* In SPT, This register is in Lan memory space, not flash. 3992c80429ceSEric Joyner * Therefore, only 32 bit access is supported 3993c80429ceSEric Joyner */ 3994c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 3995c80429ceSEric Joyner (u32)hsflctl.regval << 16); 3996c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR, flash_linear_addr); 3997c80429ceSEric Joyner 3998c80429ceSEric Joyner ret_val = e1000_flash_cycle_ich8lan(hw, 3999c80429ceSEric Joyner ICH_FLASH_READ_COMMAND_TIMEOUT); 4000c80429ceSEric Joyner 4001c80429ceSEric Joyner /* Check if FCERR is set to 1, if set to 1, clear it 4002c80429ceSEric Joyner * and try the whole sequence a few more times, else 4003c80429ceSEric Joyner * read in (shift in) the Flash Data0, the order is 4004c80429ceSEric Joyner * least significant byte first msb to lsb 4005c80429ceSEric Joyner */ 4006c80429ceSEric Joyner if (ret_val == E1000_SUCCESS) { 4007c80429ceSEric Joyner *data = E1000_READ_FLASH_REG(hw, ICH_FLASH_FDATA0); 4008c80429ceSEric Joyner break; 4009c80429ceSEric Joyner } else { 4010c80429ceSEric Joyner /* If we've gotten here, then things are probably 4011c80429ceSEric Joyner * completely hosed, but if the error condition is 4012c80429ceSEric Joyner * detected, it won't hurt to give it another try... 4013c80429ceSEric Joyner * ICH_FLASH_CYCLE_REPEAT_COUNT times. 4014c80429ceSEric Joyner */ 4015c80429ceSEric Joyner hsfsts.regval = E1000_READ_FLASH_REG16(hw, 4016c80429ceSEric Joyner ICH_FLASH_HSFSTS); 4017c80429ceSEric Joyner if (hsfsts.hsf_status.flcerr) { 4018c80429ceSEric Joyner /* Repeat for some time before giving up. */ 4019c80429ceSEric Joyner continue; 4020c80429ceSEric Joyner } else if (!hsfsts.hsf_status.flcdone) { 4021c80429ceSEric Joyner DEBUGOUT("Timeout error - flash cycle did not complete.\n"); 4022c80429ceSEric Joyner break; 4023c80429ceSEric Joyner } 4024c80429ceSEric Joyner } 4025c80429ceSEric Joyner } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); 4026c80429ceSEric Joyner 4027c80429ceSEric Joyner return ret_val; 4028c80429ceSEric Joyner } 40298cc64f1eSJack F Vogel 40308cfa0ad2SJack F Vogel /** 40318cfa0ad2SJack F Vogel * e1000_write_nvm_ich8lan - Write word(s) to the NVM 40328cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 40338cfa0ad2SJack F Vogel * @offset: The offset (in bytes) of the word(s) to write. 40348cfa0ad2SJack F Vogel * @words: Size of data to write in words 40358cfa0ad2SJack F Vogel * @data: Pointer to the word(s) to write at offset. 40368cfa0ad2SJack F Vogel * 40378cfa0ad2SJack F Vogel * Writes a byte or word to the NVM using the flash access registers. 40388cfa0ad2SJack F Vogel **/ 40398cfa0ad2SJack F Vogel static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words, 40408cfa0ad2SJack F Vogel u16 *data) 40418cfa0ad2SJack F Vogel { 40428cfa0ad2SJack F Vogel struct e1000_nvm_info *nvm = &hw->nvm; 4043daf9197cSJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 40448cfa0ad2SJack F Vogel u16 i; 40458cfa0ad2SJack F Vogel 40468cfa0ad2SJack F Vogel DEBUGFUNC("e1000_write_nvm_ich8lan"); 40478cfa0ad2SJack F Vogel 40488cfa0ad2SJack F Vogel if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) || 40498cfa0ad2SJack F Vogel (words == 0)) { 40508cfa0ad2SJack F Vogel DEBUGOUT("nvm parameter(s) out of bounds\n"); 40516ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 40528cfa0ad2SJack F Vogel } 40538cfa0ad2SJack F Vogel 40544edd8523SJack F Vogel nvm->ops.acquire(hw); 40558cfa0ad2SJack F Vogel 40568cfa0ad2SJack F Vogel for (i = 0; i < words; i++) { 4057*1bbdc25fSKevin Bowling dev_spec->shadow_ram[offset + i].modified = true; 40588cfa0ad2SJack F Vogel dev_spec->shadow_ram[offset + i].value = data[i]; 40598cfa0ad2SJack F Vogel } 40608cfa0ad2SJack F Vogel 40618cfa0ad2SJack F Vogel nvm->ops.release(hw); 40628cfa0ad2SJack F Vogel 40636ab6bfe3SJack F Vogel return E1000_SUCCESS; 40648cfa0ad2SJack F Vogel } 40658cfa0ad2SJack F Vogel 40668cfa0ad2SJack F Vogel /** 4067c80429ceSEric Joyner * e1000_update_nvm_checksum_spt - Update the checksum for NVM 4068c80429ceSEric Joyner * @hw: pointer to the HW structure 4069c80429ceSEric Joyner * 4070c80429ceSEric Joyner * The NVM checksum is updated by calling the generic update_nvm_checksum, 4071c80429ceSEric Joyner * which writes the checksum to the shadow ram. The changes in the shadow 4072c80429ceSEric Joyner * ram are then committed to the EEPROM by processing each bank at a time 4073c80429ceSEric Joyner * checking for the modified bit and writing only the pending changes. 4074c80429ceSEric Joyner * After a successful commit, the shadow ram is cleared and is ready for 4075c80429ceSEric Joyner * future writes. 4076c80429ceSEric Joyner **/ 4077c80429ceSEric Joyner static s32 e1000_update_nvm_checksum_spt(struct e1000_hw *hw) 4078c80429ceSEric Joyner { 4079c80429ceSEric Joyner struct e1000_nvm_info *nvm = &hw->nvm; 4080c80429ceSEric Joyner struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 4081c80429ceSEric Joyner u32 i, act_offset, new_bank_offset, old_bank_offset, bank; 4082c80429ceSEric Joyner s32 ret_val; 4083c80429ceSEric Joyner u32 dword = 0; 4084c80429ceSEric Joyner 4085c80429ceSEric Joyner DEBUGFUNC("e1000_update_nvm_checksum_spt"); 4086c80429ceSEric Joyner 4087c80429ceSEric Joyner ret_val = e1000_update_nvm_checksum_generic(hw); 4088c80429ceSEric Joyner if (ret_val) 4089c80429ceSEric Joyner goto out; 4090c80429ceSEric Joyner 4091c80429ceSEric Joyner if (nvm->type != e1000_nvm_flash_sw) 4092c80429ceSEric Joyner goto out; 4093c80429ceSEric Joyner 4094c80429ceSEric Joyner nvm->ops.acquire(hw); 4095c80429ceSEric Joyner 4096c80429ceSEric Joyner /* We're writing to the opposite bank so if we're on bank 1, 4097c80429ceSEric Joyner * write to bank 0 etc. We also need to erase the segment that 4098c80429ceSEric Joyner * is going to be written 4099c80429ceSEric Joyner */ 4100c80429ceSEric Joyner ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); 4101c80429ceSEric Joyner if (ret_val != E1000_SUCCESS) { 4102c80429ceSEric Joyner DEBUGOUT("Could not detect valid bank, assuming bank 0\n"); 4103c80429ceSEric Joyner bank = 0; 4104c80429ceSEric Joyner } 4105c80429ceSEric Joyner 4106c80429ceSEric Joyner if (bank == 0) { 4107c80429ceSEric Joyner new_bank_offset = nvm->flash_bank_size; 4108c80429ceSEric Joyner old_bank_offset = 0; 4109c80429ceSEric Joyner ret_val = e1000_erase_flash_bank_ich8lan(hw, 1); 4110c80429ceSEric Joyner if (ret_val) 4111c80429ceSEric Joyner goto release; 4112c80429ceSEric Joyner } else { 4113c80429ceSEric Joyner old_bank_offset = nvm->flash_bank_size; 4114c80429ceSEric Joyner new_bank_offset = 0; 4115c80429ceSEric Joyner ret_val = e1000_erase_flash_bank_ich8lan(hw, 0); 4116c80429ceSEric Joyner if (ret_val) 4117c80429ceSEric Joyner goto release; 4118c80429ceSEric Joyner } 4119c80429ceSEric Joyner for (i = 0; i < E1000_SHADOW_RAM_WORDS; i += 2) { 4120c80429ceSEric Joyner /* Determine whether to write the value stored 4121c80429ceSEric Joyner * in the other NVM bank or a modified value stored 4122c80429ceSEric Joyner * in the shadow RAM 4123c80429ceSEric Joyner */ 4124c80429ceSEric Joyner ret_val = e1000_read_flash_dword_ich8lan(hw, 4125c80429ceSEric Joyner i + old_bank_offset, 4126c80429ceSEric Joyner &dword); 4127c80429ceSEric Joyner 4128c80429ceSEric Joyner if (dev_spec->shadow_ram[i].modified) { 4129c80429ceSEric Joyner dword &= 0xffff0000; 4130c80429ceSEric Joyner dword |= (dev_spec->shadow_ram[i].value & 0xffff); 4131c80429ceSEric Joyner } 4132c80429ceSEric Joyner if (dev_spec->shadow_ram[i + 1].modified) { 4133c80429ceSEric Joyner dword &= 0x0000ffff; 4134c80429ceSEric Joyner dword |= ((dev_spec->shadow_ram[i + 1].value & 0xffff) 4135c80429ceSEric Joyner << 16); 4136c80429ceSEric Joyner } 4137c80429ceSEric Joyner if (ret_val) 4138c80429ceSEric Joyner break; 4139c80429ceSEric Joyner 4140c80429ceSEric Joyner /* If the word is 0x13, then make sure the signature bits 4141c80429ceSEric Joyner * (15:14) are 11b until the commit has completed. 4142c80429ceSEric Joyner * This will allow us to write 10b which indicates the 4143c80429ceSEric Joyner * signature is valid. We want to do this after the write 4144c80429ceSEric Joyner * has completed so that we don't mark the segment valid 4145c80429ceSEric Joyner * while the write is still in progress 4146c80429ceSEric Joyner */ 4147c80429ceSEric Joyner if (i == E1000_ICH_NVM_SIG_WORD - 1) 4148c80429ceSEric Joyner dword |= E1000_ICH_NVM_SIG_MASK << 16; 4149c80429ceSEric Joyner 4150c80429ceSEric Joyner /* Convert offset to bytes. */ 4151c80429ceSEric Joyner act_offset = (i + new_bank_offset) << 1; 4152c80429ceSEric Joyner 4153c80429ceSEric Joyner usec_delay(100); 4154c80429ceSEric Joyner 4155c80429ceSEric Joyner /* Write the data to the new bank. Offset in words*/ 4156c80429ceSEric Joyner act_offset = i + new_bank_offset; 4157c80429ceSEric Joyner ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, 4158c80429ceSEric Joyner dword); 4159c80429ceSEric Joyner if (ret_val) 4160c80429ceSEric Joyner break; 4161c80429ceSEric Joyner } 4162c80429ceSEric Joyner 4163c80429ceSEric Joyner /* Don't bother writing the segment valid bits if sector 4164c80429ceSEric Joyner * programming failed. 4165c80429ceSEric Joyner */ 4166c80429ceSEric Joyner if (ret_val) { 4167c80429ceSEric Joyner DEBUGOUT("Flash commit failed.\n"); 4168c80429ceSEric Joyner goto release; 4169c80429ceSEric Joyner } 4170c80429ceSEric Joyner 4171c80429ceSEric Joyner /* Finally validate the new segment by setting bit 15:14 4172c80429ceSEric Joyner * to 10b in word 0x13 , this can be done without an 4173c80429ceSEric Joyner * erase as well since these bits are 11 to start with 4174c80429ceSEric Joyner * and we need to change bit 14 to 0b 4175c80429ceSEric Joyner */ 4176c80429ceSEric Joyner act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD; 4177c80429ceSEric Joyner 4178c80429ceSEric Joyner /*offset in words but we read dword*/ 4179c80429ceSEric Joyner --act_offset; 4180c80429ceSEric Joyner ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword); 4181c80429ceSEric Joyner 4182c80429ceSEric Joyner if (ret_val) 4183c80429ceSEric Joyner goto release; 4184c80429ceSEric Joyner 4185c80429ceSEric Joyner dword &= 0xBFFFFFFF; 4186c80429ceSEric Joyner ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword); 4187c80429ceSEric Joyner 4188c80429ceSEric Joyner if (ret_val) 4189c80429ceSEric Joyner goto release; 4190c80429ceSEric Joyner 4191c80429ceSEric Joyner /* offset in words but we read dword*/ 4192c80429ceSEric Joyner act_offset = old_bank_offset + E1000_ICH_NVM_SIG_WORD - 1; 4193c80429ceSEric Joyner ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword); 4194c80429ceSEric Joyner 4195c80429ceSEric Joyner if (ret_val) 4196c80429ceSEric Joyner goto release; 4197c80429ceSEric Joyner 4198c80429ceSEric Joyner dword &= 0x00FFFFFF; 4199c80429ceSEric Joyner ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword); 4200c80429ceSEric Joyner 4201c80429ceSEric Joyner if (ret_val) 4202c80429ceSEric Joyner goto release; 4203c80429ceSEric Joyner 4204c80429ceSEric Joyner /* Great! Everything worked, we can now clear the cached entries. */ 4205c80429ceSEric Joyner for (i = 0; i < E1000_SHADOW_RAM_WORDS; i++) { 4206*1bbdc25fSKevin Bowling dev_spec->shadow_ram[i].modified = false; 4207c80429ceSEric Joyner dev_spec->shadow_ram[i].value = 0xFFFF; 4208c80429ceSEric Joyner } 4209c80429ceSEric Joyner 4210c80429ceSEric Joyner release: 4211c80429ceSEric Joyner nvm->ops.release(hw); 4212c80429ceSEric Joyner 4213c80429ceSEric Joyner /* Reload the EEPROM, or else modifications will not appear 4214c80429ceSEric Joyner * until after the next adapter reset. 4215c80429ceSEric Joyner */ 4216c80429ceSEric Joyner if (!ret_val) { 4217c80429ceSEric Joyner nvm->ops.reload(hw); 4218c80429ceSEric Joyner msec_delay(10); 4219c80429ceSEric Joyner } 4220c80429ceSEric Joyner 4221c80429ceSEric Joyner out: 4222c80429ceSEric Joyner if (ret_val) 4223c80429ceSEric Joyner DEBUGOUT1("NVM update error: %d\n", ret_val); 4224c80429ceSEric Joyner 4225c80429ceSEric Joyner return ret_val; 4226c80429ceSEric Joyner } 4227c80429ceSEric Joyner 4228c80429ceSEric Joyner /** 42298cfa0ad2SJack F Vogel * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM 42308cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 42318cfa0ad2SJack F Vogel * 42328cfa0ad2SJack F Vogel * The NVM checksum is updated by calling the generic update_nvm_checksum, 42338cfa0ad2SJack F Vogel * which writes the checksum to the shadow ram. The changes in the shadow 42348cfa0ad2SJack F Vogel * ram are then committed to the EEPROM by processing each bank at a time 42358cfa0ad2SJack F Vogel * checking for the modified bit and writing only the pending changes. 42368cfa0ad2SJack F Vogel * After a successful commit, the shadow ram is cleared and is ready for 42378cfa0ad2SJack F Vogel * future writes. 42388cfa0ad2SJack F Vogel **/ 42398cfa0ad2SJack F Vogel static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw) 42408cfa0ad2SJack F Vogel { 42418cfa0ad2SJack F Vogel struct e1000_nvm_info *nvm = &hw->nvm; 4242daf9197cSJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 42438cfa0ad2SJack F Vogel u32 i, act_offset, new_bank_offset, old_bank_offset, bank; 42448cfa0ad2SJack F Vogel s32 ret_val; 42458cc64f1eSJack F Vogel u16 data = 0; 42468cfa0ad2SJack F Vogel 42478cfa0ad2SJack F Vogel DEBUGFUNC("e1000_update_nvm_checksum_ich8lan"); 42488cfa0ad2SJack F Vogel 42498cfa0ad2SJack F Vogel ret_val = e1000_update_nvm_checksum_generic(hw); 42508cfa0ad2SJack F Vogel if (ret_val) 42518cfa0ad2SJack F Vogel goto out; 42528cfa0ad2SJack F Vogel 42538cfa0ad2SJack F Vogel if (nvm->type != e1000_nvm_flash_sw) 42548cfa0ad2SJack F Vogel goto out; 42558cfa0ad2SJack F Vogel 42564edd8523SJack F Vogel nvm->ops.acquire(hw); 42578cfa0ad2SJack F Vogel 42586ab6bfe3SJack F Vogel /* We're writing to the opposite bank so if we're on bank 1, 42598cfa0ad2SJack F Vogel * write to bank 0 etc. We also need to erase the segment that 42608cfa0ad2SJack F Vogel * is going to be written 42618cfa0ad2SJack F Vogel */ 42628cfa0ad2SJack F Vogel ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank); 4263d035aa2dSJack F Vogel if (ret_val != E1000_SUCCESS) { 42644edd8523SJack F Vogel DEBUGOUT("Could not detect valid bank, assuming bank 0\n"); 42654edd8523SJack F Vogel bank = 0; 4266d035aa2dSJack F Vogel } 42678cfa0ad2SJack F Vogel 42688cfa0ad2SJack F Vogel if (bank == 0) { 42698cfa0ad2SJack F Vogel new_bank_offset = nvm->flash_bank_size; 42708cfa0ad2SJack F Vogel old_bank_offset = 0; 4271d035aa2dSJack F Vogel ret_val = e1000_erase_flash_bank_ich8lan(hw, 1); 4272a69ed8dfSJack F Vogel if (ret_val) 4273a69ed8dfSJack F Vogel goto release; 42748cfa0ad2SJack F Vogel } else { 42758cfa0ad2SJack F Vogel old_bank_offset = nvm->flash_bank_size; 42768cfa0ad2SJack F Vogel new_bank_offset = 0; 4277d035aa2dSJack F Vogel ret_val = e1000_erase_flash_bank_ich8lan(hw, 0); 4278a69ed8dfSJack F Vogel if (ret_val) 4279a69ed8dfSJack F Vogel goto release; 42808cfa0ad2SJack F Vogel } 42818cfa0ad2SJack F Vogel for (i = 0; i < E1000_SHADOW_RAM_WORDS; i++) { 42828cfa0ad2SJack F Vogel if (dev_spec->shadow_ram[i].modified) { 42838cfa0ad2SJack F Vogel data = dev_spec->shadow_ram[i].value; 42848cfa0ad2SJack F Vogel } else { 4285d035aa2dSJack F Vogel ret_val = e1000_read_flash_word_ich8lan(hw, i + 4286d035aa2dSJack F Vogel old_bank_offset, 42878cfa0ad2SJack F Vogel &data); 4288d035aa2dSJack F Vogel if (ret_val) 4289d035aa2dSJack F Vogel break; 42908cfa0ad2SJack F Vogel } 42916ab6bfe3SJack F Vogel /* If the word is 0x13, then make sure the signature bits 42928cfa0ad2SJack F Vogel * (15:14) are 11b until the commit has completed. 42938cfa0ad2SJack F Vogel * This will allow us to write 10b which indicates the 42948cfa0ad2SJack F Vogel * signature is valid. We want to do this after the write 42958cfa0ad2SJack F Vogel * has completed so that we don't mark the segment valid 42968cfa0ad2SJack F Vogel * while the write is still in progress 42978cfa0ad2SJack F Vogel */ 42988cfa0ad2SJack F Vogel if (i == E1000_ICH_NVM_SIG_WORD) 42998cfa0ad2SJack F Vogel data |= E1000_ICH_NVM_SIG_MASK; 43008cfa0ad2SJack F Vogel 43018cfa0ad2SJack F Vogel /* Convert offset to bytes. */ 43028cfa0ad2SJack F Vogel act_offset = (i + new_bank_offset) << 1; 43038cfa0ad2SJack F Vogel 43048cfa0ad2SJack F Vogel usec_delay(100); 43058cc64f1eSJack F Vogel 43068cfa0ad2SJack F Vogel /* Write the bytes to the new bank. */ 43078cfa0ad2SJack F Vogel ret_val = e1000_retry_write_flash_byte_ich8lan(hw, 43088cfa0ad2SJack F Vogel act_offset, 43098cfa0ad2SJack F Vogel (u8)data); 43108cfa0ad2SJack F Vogel if (ret_val) 43118cfa0ad2SJack F Vogel break; 43128cfa0ad2SJack F Vogel 43138cfa0ad2SJack F Vogel usec_delay(100); 43148cfa0ad2SJack F Vogel ret_val = e1000_retry_write_flash_byte_ich8lan(hw, 43158cfa0ad2SJack F Vogel act_offset + 1, 43168cfa0ad2SJack F Vogel (u8)(data >> 8)); 43178cfa0ad2SJack F Vogel if (ret_val) 43188cfa0ad2SJack F Vogel break; 43198cfa0ad2SJack F Vogel } 43208cfa0ad2SJack F Vogel 43216ab6bfe3SJack F Vogel /* Don't bother writing the segment valid bits if sector 43228cfa0ad2SJack F Vogel * programming failed. 43238cfa0ad2SJack F Vogel */ 43248cfa0ad2SJack F Vogel if (ret_val) { 43258cfa0ad2SJack F Vogel DEBUGOUT("Flash commit failed.\n"); 4326a69ed8dfSJack F Vogel goto release; 43278cfa0ad2SJack F Vogel } 43288cfa0ad2SJack F Vogel 43296ab6bfe3SJack F Vogel /* Finally validate the new segment by setting bit 15:14 43308cfa0ad2SJack F Vogel * to 10b in word 0x13 , this can be done without an 43318cfa0ad2SJack F Vogel * erase as well since these bits are 11 to start with 43328cfa0ad2SJack F Vogel * and we need to change bit 14 to 0b 43338cfa0ad2SJack F Vogel */ 43348cfa0ad2SJack F Vogel act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD; 4335d035aa2dSJack F Vogel ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data); 4336a69ed8dfSJack F Vogel if (ret_val) 4337a69ed8dfSJack F Vogel goto release; 43384edd8523SJack F Vogel 43398cfa0ad2SJack F Vogel data &= 0xBFFF; 43408cc64f1eSJack F Vogel ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset * 2 + 1, 43418cfa0ad2SJack F Vogel (u8)(data >> 8)); 4342a69ed8dfSJack F Vogel if (ret_val) 4343a69ed8dfSJack F Vogel goto release; 43448cfa0ad2SJack F Vogel 43456ab6bfe3SJack F Vogel /* And invalidate the previously valid segment by setting 43468cfa0ad2SJack F Vogel * its signature word (0x13) high_byte to 0b. This can be 43478cfa0ad2SJack F Vogel * done without an erase because flash erase sets all bits 43488cfa0ad2SJack F Vogel * to 1's. We can write 1's to 0's without an erase 43498cfa0ad2SJack F Vogel */ 43508cfa0ad2SJack F Vogel act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1; 43518cc64f1eSJack F Vogel 43528cfa0ad2SJack F Vogel ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0); 43538cc64f1eSJack F Vogel 4354a69ed8dfSJack F Vogel if (ret_val) 4355a69ed8dfSJack F Vogel goto release; 43568cfa0ad2SJack F Vogel 43578cfa0ad2SJack F Vogel /* Great! Everything worked, we can now clear the cached entries. */ 43588cfa0ad2SJack F Vogel for (i = 0; i < E1000_SHADOW_RAM_WORDS; i++) { 4359*1bbdc25fSKevin Bowling dev_spec->shadow_ram[i].modified = false; 43608cfa0ad2SJack F Vogel dev_spec->shadow_ram[i].value = 0xFFFF; 43618cfa0ad2SJack F Vogel } 43628cfa0ad2SJack F Vogel 4363a69ed8dfSJack F Vogel release: 43648cfa0ad2SJack F Vogel nvm->ops.release(hw); 43658cfa0ad2SJack F Vogel 43666ab6bfe3SJack F Vogel /* Reload the EEPROM, or else modifications will not appear 43678cfa0ad2SJack F Vogel * until after the next adapter reset. 43688cfa0ad2SJack F Vogel */ 4369a69ed8dfSJack F Vogel if (!ret_val) { 43708cfa0ad2SJack F Vogel nvm->ops.reload(hw); 43718cfa0ad2SJack F Vogel msec_delay(10); 4372a69ed8dfSJack F Vogel } 43738cfa0ad2SJack F Vogel 43748cfa0ad2SJack F Vogel out: 4375d035aa2dSJack F Vogel if (ret_val) 4376d035aa2dSJack F Vogel DEBUGOUT1("NVM update error: %d\n", ret_val); 4377d035aa2dSJack F Vogel 43788cfa0ad2SJack F Vogel return ret_val; 43798cfa0ad2SJack F Vogel } 43808cfa0ad2SJack F Vogel 43818cfa0ad2SJack F Vogel /** 43828cfa0ad2SJack F Vogel * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum 43838cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 43848cfa0ad2SJack F Vogel * 43858cfa0ad2SJack F Vogel * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19. 4386daf9197cSJack F Vogel * If the bit is 0, that the EEPROM had been modified, but the checksum was not 4387daf9197cSJack F Vogel * calculated, in which case we need to calculate the checksum and set bit 6. 43888cfa0ad2SJack F Vogel **/ 43898cfa0ad2SJack F Vogel static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw) 43908cfa0ad2SJack F Vogel { 43916ab6bfe3SJack F Vogel s32 ret_val; 43928cfa0ad2SJack F Vogel u16 data; 43936ab6bfe3SJack F Vogel u16 word; 43946ab6bfe3SJack F Vogel u16 valid_csum_mask; 43958cfa0ad2SJack F Vogel 43968cfa0ad2SJack F Vogel DEBUGFUNC("e1000_validate_nvm_checksum_ich8lan"); 43978cfa0ad2SJack F Vogel 43986ab6bfe3SJack F Vogel /* Read NVM and check Invalid Image CSUM bit. If this bit is 0, 43996ab6bfe3SJack F Vogel * the checksum needs to be fixed. This bit is an indication that 44006ab6bfe3SJack F Vogel * the NVM was prepared by OEM software and did not calculate 44016ab6bfe3SJack F Vogel * the checksum...a likely scenario. 44028cfa0ad2SJack F Vogel */ 44036ab6bfe3SJack F Vogel switch (hw->mac.type) { 44046ab6bfe3SJack F Vogel case e1000_pch_lpt: 4405c80429ceSEric Joyner case e1000_pch_spt: 44066fe4c0a0SSean Bruno case e1000_pch_cnp: 440759690eabSKevin Bowling case e1000_pch_tgp: 440859690eabSKevin Bowling case e1000_pch_adp: 440959690eabSKevin Bowling case e1000_pch_mtp: 44106ab6bfe3SJack F Vogel word = NVM_COMPAT; 44116ab6bfe3SJack F Vogel valid_csum_mask = NVM_COMPAT_VALID_CSUM; 44126ab6bfe3SJack F Vogel break; 44136ab6bfe3SJack F Vogel default: 44146ab6bfe3SJack F Vogel word = NVM_FUTURE_INIT_WORD1; 44156ab6bfe3SJack F Vogel valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM; 44166ab6bfe3SJack F Vogel break; 44178cfa0ad2SJack F Vogel } 44188cfa0ad2SJack F Vogel 44196ab6bfe3SJack F Vogel ret_val = hw->nvm.ops.read(hw, word, 1, &data); 44206ab6bfe3SJack F Vogel if (ret_val) 44218cfa0ad2SJack F Vogel return ret_val; 44226ab6bfe3SJack F Vogel 44236ab6bfe3SJack F Vogel if (!(data & valid_csum_mask)) { 44246ab6bfe3SJack F Vogel data |= valid_csum_mask; 44256ab6bfe3SJack F Vogel ret_val = hw->nvm.ops.write(hw, word, 1, &data); 44266ab6bfe3SJack F Vogel if (ret_val) 44276ab6bfe3SJack F Vogel return ret_val; 44286ab6bfe3SJack F Vogel ret_val = hw->nvm.ops.update(hw); 44296ab6bfe3SJack F Vogel if (ret_val) 44306ab6bfe3SJack F Vogel return ret_val; 44316ab6bfe3SJack F Vogel } 44326ab6bfe3SJack F Vogel 44336ab6bfe3SJack F Vogel return e1000_validate_nvm_checksum_generic(hw); 44348cfa0ad2SJack F Vogel } 44358cfa0ad2SJack F Vogel 44368cfa0ad2SJack F Vogel /** 44378cfa0ad2SJack F Vogel * e1000_write_flash_data_ich8lan - Writes bytes to the NVM 44388cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 44398cfa0ad2SJack F Vogel * @offset: The offset (in bytes) of the byte/word to read. 44408cfa0ad2SJack F Vogel * @size: Size of data to read, 1=byte 2=word 44418cfa0ad2SJack F Vogel * @data: The byte(s) to write to the NVM. 44428cfa0ad2SJack F Vogel * 44438cfa0ad2SJack F Vogel * Writes one/two bytes to the NVM using the flash access registers. 44448cfa0ad2SJack F Vogel **/ 44458cfa0ad2SJack F Vogel static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset, 44468cfa0ad2SJack F Vogel u8 size, u16 data) 44478cfa0ad2SJack F Vogel { 44488cfa0ad2SJack F Vogel union ich8_hws_flash_status hsfsts; 44498cfa0ad2SJack F Vogel union ich8_hws_flash_ctrl hsflctl; 44508cfa0ad2SJack F Vogel u32 flash_linear_addr; 44518cfa0ad2SJack F Vogel u32 flash_data = 0; 44526ab6bfe3SJack F Vogel s32 ret_val; 44538cfa0ad2SJack F Vogel u8 count = 0; 44548cfa0ad2SJack F Vogel 44558cfa0ad2SJack F Vogel DEBUGFUNC("e1000_write_ich8_data"); 44568cfa0ad2SJack F Vogel 4457295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) { 4458c80429ceSEric Joyner if (size != 4 || offset > ICH_FLASH_LINEAR_ADDR_MASK) 4459c80429ceSEric Joyner return -E1000_ERR_NVM; 4460c80429ceSEric Joyner } else { 44618cc64f1eSJack F Vogel if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK) 44626ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 4463c80429ceSEric Joyner } 44648cfa0ad2SJack F Vogel 44657609433eSJack F Vogel flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + 44667609433eSJack F Vogel hw->nvm.flash_base_addr); 44678cfa0ad2SJack F Vogel 44688cfa0ad2SJack F Vogel do { 44698cfa0ad2SJack F Vogel usec_delay(1); 44708cfa0ad2SJack F Vogel /* Steps */ 44718cfa0ad2SJack F Vogel ret_val = e1000_flash_cycle_init_ich8lan(hw); 44728cfa0ad2SJack F Vogel if (ret_val != E1000_SUCCESS) 44738cfa0ad2SJack F Vogel break; 4474c80429ceSEric Joyner /* In SPT, This register is in Lan memory space, not 4475c80429ceSEric Joyner * flash. Therefore, only 32 bit access is supported 4476c80429ceSEric Joyner */ 4477295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 4478c80429ceSEric Joyner hsflctl.regval = 4479c80429ceSEric Joyner E1000_READ_FLASH_REG(hw, ICH_FLASH_HSFSTS)>>16; 4480c80429ceSEric Joyner else 4481c80429ceSEric Joyner hsflctl.regval = 4482c80429ceSEric Joyner E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFCTL); 44838cc64f1eSJack F Vogel 44848cfa0ad2SJack F Vogel /* 0b/1b corresponds to 1 or 2 byte size, respectively. */ 44858cfa0ad2SJack F Vogel hsflctl.hsf_ctrl.fldbcount = size - 1; 44868cfa0ad2SJack F Vogel hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE; 4487c80429ceSEric Joyner /* In SPT, This register is in Lan memory space, 4488c80429ceSEric Joyner * not flash. Therefore, only 32 bit access is 4489c80429ceSEric Joyner * supported 4490c80429ceSEric Joyner */ 4491295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 4492c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 4493c80429ceSEric Joyner hsflctl.regval << 16); 4494c80429ceSEric Joyner else 4495c80429ceSEric Joyner E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, 4496c80429ceSEric Joyner hsflctl.regval); 44978cfa0ad2SJack F Vogel 44988cfa0ad2SJack F Vogel E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR, flash_linear_addr); 44998cfa0ad2SJack F Vogel 45008cfa0ad2SJack F Vogel if (size == 1) 45018cfa0ad2SJack F Vogel flash_data = (u32)data & 0x00FF; 45028cfa0ad2SJack F Vogel else 45038cfa0ad2SJack F Vogel flash_data = (u32)data; 45048cfa0ad2SJack F Vogel 45058cfa0ad2SJack F Vogel E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FDATA0, flash_data); 45068cfa0ad2SJack F Vogel 45076ab6bfe3SJack F Vogel /* check if FCERR is set to 1 , if set to 1, clear it 45088cfa0ad2SJack F Vogel * and try the whole sequence a few more times else done 45098cfa0ad2SJack F Vogel */ 45107609433eSJack F Vogel ret_val = 45117609433eSJack F Vogel e1000_flash_cycle_ich8lan(hw, 45128cfa0ad2SJack F Vogel ICH_FLASH_WRITE_COMMAND_TIMEOUT); 4513daf9197cSJack F Vogel if (ret_val == E1000_SUCCESS) 45148cfa0ad2SJack F Vogel break; 4515daf9197cSJack F Vogel 45166ab6bfe3SJack F Vogel /* If we're here, then things are most likely 45178cfa0ad2SJack F Vogel * completely hosed, but if the error condition 45188cfa0ad2SJack F Vogel * is detected, it won't hurt to give it another 45198cfa0ad2SJack F Vogel * try...ICH_FLASH_CYCLE_REPEAT_COUNT times. 45208cfa0ad2SJack F Vogel */ 4521daf9197cSJack F Vogel hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS); 45226ab6bfe3SJack F Vogel if (hsfsts.hsf_status.flcerr) 45238cfa0ad2SJack F Vogel /* Repeat for some time before giving up. */ 45248cfa0ad2SJack F Vogel continue; 45256ab6bfe3SJack F Vogel if (!hsfsts.hsf_status.flcdone) { 45264dab5c37SJack F Vogel DEBUGOUT("Timeout error - flash cycle did not complete.\n"); 45278cfa0ad2SJack F Vogel break; 45288cfa0ad2SJack F Vogel } 45298cfa0ad2SJack F Vogel } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); 45308cfa0ad2SJack F Vogel 45318cfa0ad2SJack F Vogel return ret_val; 45328cfa0ad2SJack F Vogel } 45338cfa0ad2SJack F Vogel 4534c80429ceSEric Joyner /** 4535c80429ceSEric Joyner * e1000_write_flash_data32_ich8lan - Writes 4 bytes to the NVM 4536c80429ceSEric Joyner * @hw: pointer to the HW structure 4537c80429ceSEric Joyner * @offset: The offset (in bytes) of the dwords to read. 4538c80429ceSEric Joyner * @data: The 4 bytes to write to the NVM. 4539c80429ceSEric Joyner * 4540c80429ceSEric Joyner * Writes one/two/four bytes to the NVM using the flash access registers. 4541c80429ceSEric Joyner **/ 4542c80429ceSEric Joyner static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset, 4543c80429ceSEric Joyner u32 data) 4544c80429ceSEric Joyner { 4545c80429ceSEric Joyner union ich8_hws_flash_status hsfsts; 4546c80429ceSEric Joyner union ich8_hws_flash_ctrl hsflctl; 4547c80429ceSEric Joyner u32 flash_linear_addr; 4548c80429ceSEric Joyner s32 ret_val; 4549c80429ceSEric Joyner u8 count = 0; 4550c80429ceSEric Joyner 4551c80429ceSEric Joyner DEBUGFUNC("e1000_write_flash_data32_ich8lan"); 4552c80429ceSEric Joyner 4553295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) { 4554c80429ceSEric Joyner if (offset > ICH_FLASH_LINEAR_ADDR_MASK) 4555c80429ceSEric Joyner return -E1000_ERR_NVM; 4556c80429ceSEric Joyner } 4557c80429ceSEric Joyner flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) + 4558c80429ceSEric Joyner hw->nvm.flash_base_addr); 4559c80429ceSEric Joyner do { 4560c80429ceSEric Joyner usec_delay(1); 4561c80429ceSEric Joyner /* Steps */ 4562c80429ceSEric Joyner ret_val = e1000_flash_cycle_init_ich8lan(hw); 4563c80429ceSEric Joyner if (ret_val != E1000_SUCCESS) 4564c80429ceSEric Joyner break; 4565c80429ceSEric Joyner 4566c80429ceSEric Joyner /* In SPT, This register is in Lan memory space, not 4567c80429ceSEric Joyner * flash. Therefore, only 32 bit access is supported 4568c80429ceSEric Joyner */ 4569295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 4570c80429ceSEric Joyner hsflctl.regval = E1000_READ_FLASH_REG(hw, 4571c80429ceSEric Joyner ICH_FLASH_HSFSTS) 4572c80429ceSEric Joyner >> 16; 4573c80429ceSEric Joyner else 4574c80429ceSEric Joyner hsflctl.regval = E1000_READ_FLASH_REG16(hw, 4575c80429ceSEric Joyner ICH_FLASH_HSFCTL); 4576c80429ceSEric Joyner 4577c80429ceSEric Joyner hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1; 4578c80429ceSEric Joyner hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE; 4579c80429ceSEric Joyner 4580c80429ceSEric Joyner /* In SPT, This register is in Lan memory space, 4581c80429ceSEric Joyner * not flash. Therefore, only 32 bit access is 4582c80429ceSEric Joyner * supported 4583c80429ceSEric Joyner */ 4584295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 4585c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 4586c80429ceSEric Joyner hsflctl.regval << 16); 4587c80429ceSEric Joyner else 4588c80429ceSEric Joyner E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, 4589c80429ceSEric Joyner hsflctl.regval); 4590c80429ceSEric Joyner 4591c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR, flash_linear_addr); 4592c80429ceSEric Joyner 4593c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FDATA0, data); 4594c80429ceSEric Joyner 4595c80429ceSEric Joyner /* check if FCERR is set to 1 , if set to 1, clear it 4596c80429ceSEric Joyner * and try the whole sequence a few more times else done 4597c80429ceSEric Joyner */ 4598c80429ceSEric Joyner ret_val = e1000_flash_cycle_ich8lan(hw, 4599c80429ceSEric Joyner ICH_FLASH_WRITE_COMMAND_TIMEOUT); 4600c80429ceSEric Joyner 4601c80429ceSEric Joyner if (ret_val == E1000_SUCCESS) 4602c80429ceSEric Joyner break; 4603c80429ceSEric Joyner 4604c80429ceSEric Joyner /* If we're here, then things are most likely 4605c80429ceSEric Joyner * completely hosed, but if the error condition 4606c80429ceSEric Joyner * is detected, it won't hurt to give it another 4607c80429ceSEric Joyner * try...ICH_FLASH_CYCLE_REPEAT_COUNT times. 4608c80429ceSEric Joyner */ 4609c80429ceSEric Joyner hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS); 4610c80429ceSEric Joyner 4611c80429ceSEric Joyner if (hsfsts.hsf_status.flcerr) 4612c80429ceSEric Joyner /* Repeat for some time before giving up. */ 4613c80429ceSEric Joyner continue; 4614c80429ceSEric Joyner if (!hsfsts.hsf_status.flcdone) { 4615c80429ceSEric Joyner DEBUGOUT("Timeout error - flash cycle did not complete.\n"); 4616c80429ceSEric Joyner break; 4617c80429ceSEric Joyner } 4618c80429ceSEric Joyner } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT); 4619c80429ceSEric Joyner 4620c80429ceSEric Joyner return ret_val; 4621c80429ceSEric Joyner } 46228cc64f1eSJack F Vogel 46238cfa0ad2SJack F Vogel /** 46248cfa0ad2SJack F Vogel * e1000_write_flash_byte_ich8lan - Write a single byte to NVM 46258cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 46268cfa0ad2SJack F Vogel * @offset: The index of the byte to read. 46278cfa0ad2SJack F Vogel * @data: The byte to write to the NVM. 46288cfa0ad2SJack F Vogel * 46298cfa0ad2SJack F Vogel * Writes a single byte to the NVM using the flash access registers. 46308cfa0ad2SJack F Vogel **/ 46318cfa0ad2SJack F Vogel static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset, 46328cfa0ad2SJack F Vogel u8 data) 46338cfa0ad2SJack F Vogel { 46348cfa0ad2SJack F Vogel u16 word = (u16)data; 46358cfa0ad2SJack F Vogel 46368cfa0ad2SJack F Vogel DEBUGFUNC("e1000_write_flash_byte_ich8lan"); 46378cfa0ad2SJack F Vogel 46388cfa0ad2SJack F Vogel return e1000_write_flash_data_ich8lan(hw, offset, 1, word); 46398cfa0ad2SJack F Vogel } 46408cfa0ad2SJack F Vogel 4641c80429ceSEric Joyner /** 4642c80429ceSEric Joyner * e1000_retry_write_flash_dword_ich8lan - Writes a dword to NVM 4643c80429ceSEric Joyner * @hw: pointer to the HW structure 4644c80429ceSEric Joyner * @offset: The offset of the word to write. 4645c80429ceSEric Joyner * @dword: The dword to write to the NVM. 4646c80429ceSEric Joyner * 4647c80429ceSEric Joyner * Writes a single dword to the NVM using the flash access registers. 4648c80429ceSEric Joyner * Goes through a retry algorithm before giving up. 4649c80429ceSEric Joyner **/ 4650c80429ceSEric Joyner static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw, 4651c80429ceSEric Joyner u32 offset, u32 dword) 4652c80429ceSEric Joyner { 4653c80429ceSEric Joyner s32 ret_val; 4654c80429ceSEric Joyner u16 program_retries; 46558cc64f1eSJack F Vogel 4656c80429ceSEric Joyner DEBUGFUNC("e1000_retry_write_flash_dword_ich8lan"); 4657c80429ceSEric Joyner 4658c80429ceSEric Joyner /* Must convert word offset into bytes. */ 4659c80429ceSEric Joyner offset <<= 1; 4660c80429ceSEric Joyner 4661c80429ceSEric Joyner ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword); 4662c80429ceSEric Joyner 4663c80429ceSEric Joyner if (!ret_val) 4664c80429ceSEric Joyner return ret_val; 4665c80429ceSEric Joyner for (program_retries = 0; program_retries < 100; program_retries++) { 4666c80429ceSEric Joyner DEBUGOUT2("Retrying Byte %8.8X at offset %u\n", dword, offset); 4667c80429ceSEric Joyner usec_delay(100); 4668c80429ceSEric Joyner ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword); 4669c80429ceSEric Joyner if (ret_val == E1000_SUCCESS) 4670c80429ceSEric Joyner break; 4671c80429ceSEric Joyner } 4672c80429ceSEric Joyner if (program_retries == 100) 4673c80429ceSEric Joyner return -E1000_ERR_NVM; 4674c80429ceSEric Joyner 4675c80429ceSEric Joyner return E1000_SUCCESS; 4676c80429ceSEric Joyner } 46778cc64f1eSJack F Vogel 46788cfa0ad2SJack F Vogel /** 46798cfa0ad2SJack F Vogel * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM 46808cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 46818cfa0ad2SJack F Vogel * @offset: The offset of the byte to write. 46828cfa0ad2SJack F Vogel * @byte: The byte to write to the NVM. 46838cfa0ad2SJack F Vogel * 46848cfa0ad2SJack F Vogel * Writes a single byte to the NVM using the flash access registers. 46858cfa0ad2SJack F Vogel * Goes through a retry algorithm before giving up. 46868cfa0ad2SJack F Vogel **/ 46878cfa0ad2SJack F Vogel static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw, 46888cfa0ad2SJack F Vogel u32 offset, u8 byte) 46898cfa0ad2SJack F Vogel { 46908cfa0ad2SJack F Vogel s32 ret_val; 46918cfa0ad2SJack F Vogel u16 program_retries; 46928cfa0ad2SJack F Vogel 46938cfa0ad2SJack F Vogel DEBUGFUNC("e1000_retry_write_flash_byte_ich8lan"); 46948cfa0ad2SJack F Vogel 46958cfa0ad2SJack F Vogel ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte); 46966ab6bfe3SJack F Vogel if (!ret_val) 46976ab6bfe3SJack F Vogel return ret_val; 46988cfa0ad2SJack F Vogel 46998cfa0ad2SJack F Vogel for (program_retries = 0; program_retries < 100; program_retries++) { 47008cfa0ad2SJack F Vogel DEBUGOUT2("Retrying Byte %2.2X at offset %u\n", byte, offset); 47018cfa0ad2SJack F Vogel usec_delay(100); 47028cfa0ad2SJack F Vogel ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte); 47038cfa0ad2SJack F Vogel if (ret_val == E1000_SUCCESS) 47048cfa0ad2SJack F Vogel break; 47058cfa0ad2SJack F Vogel } 47066ab6bfe3SJack F Vogel if (program_retries == 100) 47076ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 47088cfa0ad2SJack F Vogel 47096ab6bfe3SJack F Vogel return E1000_SUCCESS; 47108cfa0ad2SJack F Vogel } 47118cfa0ad2SJack F Vogel 47128cfa0ad2SJack F Vogel /** 47138cfa0ad2SJack F Vogel * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM 47148cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 47158cfa0ad2SJack F Vogel * @bank: 0 for first bank, 1 for second bank, etc. 47168cfa0ad2SJack F Vogel * 47178cfa0ad2SJack F Vogel * Erases the bank specified. Each bank is a 4k block. Banks are 0 based. 47188cfa0ad2SJack F Vogel * bank N is 4096 * N + flash_reg_addr. 47198cfa0ad2SJack F Vogel **/ 47208cfa0ad2SJack F Vogel static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank) 47218cfa0ad2SJack F Vogel { 47228cfa0ad2SJack F Vogel struct e1000_nvm_info *nvm = &hw->nvm; 47238cfa0ad2SJack F Vogel union ich8_hws_flash_status hsfsts; 47248cfa0ad2SJack F Vogel union ich8_hws_flash_ctrl hsflctl; 47258cfa0ad2SJack F Vogel u32 flash_linear_addr; 47268cfa0ad2SJack F Vogel /* bank size is in 16bit words - adjust to bytes */ 47278cfa0ad2SJack F Vogel u32 flash_bank_size = nvm->flash_bank_size * 2; 47286ab6bfe3SJack F Vogel s32 ret_val; 47298cfa0ad2SJack F Vogel s32 count = 0; 47308cfa0ad2SJack F Vogel s32 j, iteration, sector_size; 47318cfa0ad2SJack F Vogel 47328cfa0ad2SJack F Vogel DEBUGFUNC("e1000_erase_flash_bank_ich8lan"); 47338cfa0ad2SJack F Vogel 47348cfa0ad2SJack F Vogel hsfsts.regval = E1000_READ_FLASH_REG16(hw, ICH_FLASH_HSFSTS); 47358cfa0ad2SJack F Vogel 47366ab6bfe3SJack F Vogel /* Determine HW Sector size: Read BERASE bits of hw flash status 47378cfa0ad2SJack F Vogel * register 47388cfa0ad2SJack F Vogel * 00: The Hw sector is 256 bytes, hence we need to erase 16 47398cfa0ad2SJack F Vogel * consecutive sectors. The start index for the nth Hw sector 47408cfa0ad2SJack F Vogel * can be calculated as = bank * 4096 + n * 256 47418cfa0ad2SJack F Vogel * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector. 47428cfa0ad2SJack F Vogel * The start index for the nth Hw sector can be calculated 47438cfa0ad2SJack F Vogel * as = bank * 4096 47448cfa0ad2SJack F Vogel * 10: The Hw sector is 8K bytes, nth sector = bank * 8192 47458cfa0ad2SJack F Vogel * (ich9 only, otherwise error condition) 47468cfa0ad2SJack F Vogel * 11: The Hw sector is 64K bytes, nth sector = bank * 65536 47478cfa0ad2SJack F Vogel */ 47488cfa0ad2SJack F Vogel switch (hsfsts.hsf_status.berasesz) { 47498cfa0ad2SJack F Vogel case 0: 47508cfa0ad2SJack F Vogel /* Hw sector size 256 */ 47518cfa0ad2SJack F Vogel sector_size = ICH_FLASH_SEG_SIZE_256; 47528cfa0ad2SJack F Vogel iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256; 47538cfa0ad2SJack F Vogel break; 47548cfa0ad2SJack F Vogel case 1: 47558cfa0ad2SJack F Vogel sector_size = ICH_FLASH_SEG_SIZE_4K; 47569d81738fSJack F Vogel iteration = 1; 47578cfa0ad2SJack F Vogel break; 47588cfa0ad2SJack F Vogel case 2: 47598cfa0ad2SJack F Vogel sector_size = ICH_FLASH_SEG_SIZE_8K; 47608bd0025fSJack F Vogel iteration = 1; 47618cfa0ad2SJack F Vogel break; 47628cfa0ad2SJack F Vogel case 3: 47638cfa0ad2SJack F Vogel sector_size = ICH_FLASH_SEG_SIZE_64K; 47649d81738fSJack F Vogel iteration = 1; 47658cfa0ad2SJack F Vogel break; 47668cfa0ad2SJack F Vogel default: 47676ab6bfe3SJack F Vogel return -E1000_ERR_NVM; 47688cfa0ad2SJack F Vogel } 47698cfa0ad2SJack F Vogel 47708cfa0ad2SJack F Vogel /* Start with the base address, then add the sector offset. */ 47718cfa0ad2SJack F Vogel flash_linear_addr = hw->nvm.flash_base_addr; 47724edd8523SJack F Vogel flash_linear_addr += (bank) ? flash_bank_size : 0; 47738cfa0ad2SJack F Vogel 47748cfa0ad2SJack F Vogel for (j = 0; j < iteration; j++) { 47758cfa0ad2SJack F Vogel do { 47767609433eSJack F Vogel u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT; 47777609433eSJack F Vogel 47788cfa0ad2SJack F Vogel /* Steps */ 47798cfa0ad2SJack F Vogel ret_val = e1000_flash_cycle_init_ich8lan(hw); 47808cfa0ad2SJack F Vogel if (ret_val) 47816ab6bfe3SJack F Vogel return ret_val; 47828cfa0ad2SJack F Vogel 47836ab6bfe3SJack F Vogel /* Write a value 11 (block Erase) in Flash 47848cfa0ad2SJack F Vogel * Cycle field in hw flash control 47858cfa0ad2SJack F Vogel */ 4786295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 47878cc64f1eSJack F Vogel hsflctl.regval = 4788c80429ceSEric Joyner E1000_READ_FLASH_REG(hw, 4789c80429ceSEric Joyner ICH_FLASH_HSFSTS)>>16; 4790c80429ceSEric Joyner else 4791c80429ceSEric Joyner hsflctl.regval = 4792c80429ceSEric Joyner E1000_READ_FLASH_REG16(hw, 4793c80429ceSEric Joyner ICH_FLASH_HSFCTL); 47948cc64f1eSJack F Vogel 47958cfa0ad2SJack F Vogel hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE; 4796295df609SEric Joyner if (hw->mac.type >= e1000_pch_spt) 4797c80429ceSEric Joyner E1000_WRITE_FLASH_REG(hw, ICH_FLASH_HSFSTS, 4798c80429ceSEric Joyner hsflctl.regval << 16); 4799c80429ceSEric Joyner else 4800daf9197cSJack F Vogel E1000_WRITE_FLASH_REG16(hw, ICH_FLASH_HSFCTL, 48018cfa0ad2SJack F Vogel hsflctl.regval); 48028cfa0ad2SJack F Vogel 48036ab6bfe3SJack F Vogel /* Write the last 24 bits of an index within the 48048cfa0ad2SJack F Vogel * block into Flash Linear address field in Flash 48058cfa0ad2SJack F Vogel * Address. 48068cfa0ad2SJack F Vogel */ 48078cfa0ad2SJack F Vogel flash_linear_addr += (j * sector_size); 4808daf9197cSJack F Vogel E1000_WRITE_FLASH_REG(hw, ICH_FLASH_FADDR, 48098cfa0ad2SJack F Vogel flash_linear_addr); 48108cfa0ad2SJack F Vogel 48117609433eSJack F Vogel ret_val = e1000_flash_cycle_ich8lan(hw, timeout); 4812daf9197cSJack F Vogel if (ret_val == E1000_SUCCESS) 48138cfa0ad2SJack F Vogel break; 4814daf9197cSJack F Vogel 48156ab6bfe3SJack F Vogel /* Check if FCERR is set to 1. If 1, 48168cfa0ad2SJack F Vogel * clear it and try the whole sequence 48178cfa0ad2SJack F Vogel * a few more times else Done 48188cfa0ad2SJack F Vogel */ 48198cfa0ad2SJack F Vogel hsfsts.regval = E1000_READ_FLASH_REG16(hw, 48208cfa0ad2SJack F Vogel ICH_FLASH_HSFSTS); 48216ab6bfe3SJack F Vogel if (hsfsts.hsf_status.flcerr) 4822daf9197cSJack F Vogel /* repeat for some time before giving up */ 48238cfa0ad2SJack F Vogel continue; 48246ab6bfe3SJack F Vogel else if (!hsfsts.hsf_status.flcdone) 48256ab6bfe3SJack F Vogel return ret_val; 48268cfa0ad2SJack F Vogel } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT); 48278cfa0ad2SJack F Vogel } 48288cfa0ad2SJack F Vogel 48296ab6bfe3SJack F Vogel return E1000_SUCCESS; 48308cfa0ad2SJack F Vogel } 48318cfa0ad2SJack F Vogel 48328cfa0ad2SJack F Vogel /** 48338cfa0ad2SJack F Vogel * e1000_valid_led_default_ich8lan - Set the default LED settings 48348cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 48358cfa0ad2SJack F Vogel * @data: Pointer to the LED settings 48368cfa0ad2SJack F Vogel * 48378cfa0ad2SJack F Vogel * Reads the LED default settings from the NVM to data. If the NVM LED 48388cfa0ad2SJack F Vogel * settings is all 0's or F's, set the LED default to a valid LED default 48398cfa0ad2SJack F Vogel * setting. 48408cfa0ad2SJack F Vogel **/ 48418cfa0ad2SJack F Vogel static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data) 48428cfa0ad2SJack F Vogel { 48438cfa0ad2SJack F Vogel s32 ret_val; 48448cfa0ad2SJack F Vogel 48458cfa0ad2SJack F Vogel DEBUGFUNC("e1000_valid_led_default_ich8lan"); 48468cfa0ad2SJack F Vogel 48478cfa0ad2SJack F Vogel ret_val = hw->nvm.ops.read(hw, NVM_ID_LED_SETTINGS, 1, data); 48488cfa0ad2SJack F Vogel if (ret_val) { 48498cfa0ad2SJack F Vogel DEBUGOUT("NVM Read Error\n"); 48506ab6bfe3SJack F Vogel return ret_val; 48518cfa0ad2SJack F Vogel } 48528cfa0ad2SJack F Vogel 48534dab5c37SJack F Vogel if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF) 48548cfa0ad2SJack F Vogel *data = ID_LED_DEFAULT_ICH8LAN; 48558cfa0ad2SJack F Vogel 48566ab6bfe3SJack F Vogel return E1000_SUCCESS; 48578cfa0ad2SJack F Vogel } 48588cfa0ad2SJack F Vogel 48598cfa0ad2SJack F Vogel /** 48609d81738fSJack F Vogel * e1000_id_led_init_pchlan - store LED configurations 48619d81738fSJack F Vogel * @hw: pointer to the HW structure 48629d81738fSJack F Vogel * 48639d81738fSJack F Vogel * PCH does not control LEDs via the LEDCTL register, rather it uses 48649d81738fSJack F Vogel * the PHY LED configuration register. 48659d81738fSJack F Vogel * 48669d81738fSJack F Vogel * PCH also does not have an "always on" or "always off" mode which 48679d81738fSJack F Vogel * complicates the ID feature. Instead of using the "on" mode to indicate 48689d81738fSJack F Vogel * in ledctl_mode2 the LEDs to use for ID (see e1000_id_led_init_generic()), 48699d81738fSJack F Vogel * use "link_up" mode. The LEDs will still ID on request if there is no 48709d81738fSJack F Vogel * link based on logic in e1000_led_[on|off]_pchlan(). 48719d81738fSJack F Vogel **/ 48729d81738fSJack F Vogel static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw) 48739d81738fSJack F Vogel { 48749d81738fSJack F Vogel struct e1000_mac_info *mac = &hw->mac; 48759d81738fSJack F Vogel s32 ret_val; 48769d81738fSJack F Vogel const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP; 48779d81738fSJack F Vogel const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT; 48789d81738fSJack F Vogel u16 data, i, temp, shift; 48799d81738fSJack F Vogel 48809d81738fSJack F Vogel DEBUGFUNC("e1000_id_led_init_pchlan"); 48819d81738fSJack F Vogel 48829d81738fSJack F Vogel /* Get default ID LED modes */ 48839d81738fSJack F Vogel ret_val = hw->nvm.ops.valid_led_default(hw, &data); 48849d81738fSJack F Vogel if (ret_val) 48856ab6bfe3SJack F Vogel return ret_val; 48869d81738fSJack F Vogel 48879d81738fSJack F Vogel mac->ledctl_default = E1000_READ_REG(hw, E1000_LEDCTL); 48889d81738fSJack F Vogel mac->ledctl_mode1 = mac->ledctl_default; 48899d81738fSJack F Vogel mac->ledctl_mode2 = mac->ledctl_default; 48909d81738fSJack F Vogel 48919d81738fSJack F Vogel for (i = 0; i < 4; i++) { 48929d81738fSJack F Vogel temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK; 48939d81738fSJack F Vogel shift = (i * 5); 48949d81738fSJack F Vogel switch (temp) { 48959d81738fSJack F Vogel case ID_LED_ON1_DEF2: 48969d81738fSJack F Vogel case ID_LED_ON1_ON2: 48979d81738fSJack F Vogel case ID_LED_ON1_OFF2: 48989d81738fSJack F Vogel mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift); 48999d81738fSJack F Vogel mac->ledctl_mode1 |= (ledctl_on << shift); 49009d81738fSJack F Vogel break; 49019d81738fSJack F Vogel case ID_LED_OFF1_DEF2: 49029d81738fSJack F Vogel case ID_LED_OFF1_ON2: 49039d81738fSJack F Vogel case ID_LED_OFF1_OFF2: 49049d81738fSJack F Vogel mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift); 49059d81738fSJack F Vogel mac->ledctl_mode1 |= (ledctl_off << shift); 49069d81738fSJack F Vogel break; 49079d81738fSJack F Vogel default: 49089d81738fSJack F Vogel /* Do nothing */ 49099d81738fSJack F Vogel break; 49109d81738fSJack F Vogel } 49119d81738fSJack F Vogel switch (temp) { 49129d81738fSJack F Vogel case ID_LED_DEF1_ON2: 49139d81738fSJack F Vogel case ID_LED_ON1_ON2: 49149d81738fSJack F Vogel case ID_LED_OFF1_ON2: 49159d81738fSJack F Vogel mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift); 49169d81738fSJack F Vogel mac->ledctl_mode2 |= (ledctl_on << shift); 49179d81738fSJack F Vogel break; 49189d81738fSJack F Vogel case ID_LED_DEF1_OFF2: 49199d81738fSJack F Vogel case ID_LED_ON1_OFF2: 49209d81738fSJack F Vogel case ID_LED_OFF1_OFF2: 49219d81738fSJack F Vogel mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift); 49229d81738fSJack F Vogel mac->ledctl_mode2 |= (ledctl_off << shift); 49239d81738fSJack F Vogel break; 49249d81738fSJack F Vogel default: 49259d81738fSJack F Vogel /* Do nothing */ 49269d81738fSJack F Vogel break; 49279d81738fSJack F Vogel } 49289d81738fSJack F Vogel } 49299d81738fSJack F Vogel 49306ab6bfe3SJack F Vogel return E1000_SUCCESS; 49319d81738fSJack F Vogel } 49329d81738fSJack F Vogel 49339d81738fSJack F Vogel /** 49348cfa0ad2SJack F Vogel * e1000_get_bus_info_ich8lan - Get/Set the bus type and width 49358cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 49368cfa0ad2SJack F Vogel * 49378cfa0ad2SJack F Vogel * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability 4938cef367e6SEitan Adler * register, so the bus width is hard coded. 49398cfa0ad2SJack F Vogel **/ 49408cfa0ad2SJack F Vogel static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw) 49418cfa0ad2SJack F Vogel { 49428cfa0ad2SJack F Vogel struct e1000_bus_info *bus = &hw->bus; 49438cfa0ad2SJack F Vogel s32 ret_val; 49448cfa0ad2SJack F Vogel 49458cfa0ad2SJack F Vogel DEBUGFUNC("e1000_get_bus_info_ich8lan"); 49468cfa0ad2SJack F Vogel 49478cfa0ad2SJack F Vogel ret_val = e1000_get_bus_info_pcie_generic(hw); 49488cfa0ad2SJack F Vogel 49496ab6bfe3SJack F Vogel /* ICH devices are "PCI Express"-ish. They have 49508cfa0ad2SJack F Vogel * a configuration space, but do not contain 49518cfa0ad2SJack F Vogel * PCI Express Capability registers, so bus width 49528cfa0ad2SJack F Vogel * must be hardcoded. 49538cfa0ad2SJack F Vogel */ 49548cfa0ad2SJack F Vogel if (bus->width == e1000_bus_width_unknown) 49558cfa0ad2SJack F Vogel bus->width = e1000_bus_width_pcie_x1; 49568cfa0ad2SJack F Vogel 49578cfa0ad2SJack F Vogel return ret_val; 49588cfa0ad2SJack F Vogel } 49598cfa0ad2SJack F Vogel 49608cfa0ad2SJack F Vogel /** 49618cfa0ad2SJack F Vogel * e1000_reset_hw_ich8lan - Reset the hardware 49628cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 49638cfa0ad2SJack F Vogel * 49648cfa0ad2SJack F Vogel * Does a full reset of the hardware which includes a reset of the PHY and 49658cfa0ad2SJack F Vogel * MAC. 49668cfa0ad2SJack F Vogel **/ 49678cfa0ad2SJack F Vogel static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw) 49688cfa0ad2SJack F Vogel { 49694edd8523SJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 49706ab6bfe3SJack F Vogel u16 kum_cfg; 49716ab6bfe3SJack F Vogel u32 ctrl, reg; 49728cfa0ad2SJack F Vogel s32 ret_val; 4973d50f362bSGuinan Sun u16 pci_cfg; 49748cfa0ad2SJack F Vogel 49758cfa0ad2SJack F Vogel DEBUGFUNC("e1000_reset_hw_ich8lan"); 49768cfa0ad2SJack F Vogel 49776ab6bfe3SJack F Vogel /* Prevent the PCI-E bus from sticking if there is no TLP connection 49788cfa0ad2SJack F Vogel * on the last TLP read/write transaction when MAC is reset. 49798cfa0ad2SJack F Vogel */ 49808cfa0ad2SJack F Vogel ret_val = e1000_disable_pcie_master_generic(hw); 4981daf9197cSJack F Vogel if (ret_val) 49828cfa0ad2SJack F Vogel DEBUGOUT("PCI-E Master disable polling has failed.\n"); 49838cfa0ad2SJack F Vogel 49848cfa0ad2SJack F Vogel DEBUGOUT("Masking off all interrupts\n"); 49858cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_IMC, 0xffffffff); 49868cfa0ad2SJack F Vogel 49876ab6bfe3SJack F Vogel /* Disable the Transmit and Receive units. Then delay to allow 49888cfa0ad2SJack F Vogel * any pending transactions to complete before we hit the MAC 49898cfa0ad2SJack F Vogel * with the global reset. 49908cfa0ad2SJack F Vogel */ 49918cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_RCTL, 0); 49928cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_TCTL, E1000_TCTL_PSP); 49938cfa0ad2SJack F Vogel E1000_WRITE_FLUSH(hw); 49948cfa0ad2SJack F Vogel 49958cfa0ad2SJack F Vogel msec_delay(10); 49968cfa0ad2SJack F Vogel 49978cfa0ad2SJack F Vogel /* Workaround for ICH8 bit corruption issue in FIFO memory */ 49988cfa0ad2SJack F Vogel if (hw->mac.type == e1000_ich8lan) { 49998cfa0ad2SJack F Vogel /* Set Tx and Rx buffer allocation to 8k apiece. */ 50008cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PBA, E1000_PBA_8K); 50018cfa0ad2SJack F Vogel /* Set Packet Buffer Size to 16k. */ 50028cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PBS, E1000_PBS_16K); 50038cfa0ad2SJack F Vogel } 50048cfa0ad2SJack F Vogel 50054edd8523SJack F Vogel if (hw->mac.type == e1000_pchlan) { 50064edd8523SJack F Vogel /* Save the NVM K1 bit setting*/ 50076ab6bfe3SJack F Vogel ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg); 50084edd8523SJack F Vogel if (ret_val) 50094edd8523SJack F Vogel return ret_val; 50104edd8523SJack F Vogel 50116ab6bfe3SJack F Vogel if (kum_cfg & E1000_NVM_K1_ENABLE) 5012*1bbdc25fSKevin Bowling dev_spec->nvm_k1_enabled = true; 50134edd8523SJack F Vogel else 5014*1bbdc25fSKevin Bowling dev_spec->nvm_k1_enabled = false; 50154edd8523SJack F Vogel } 50164edd8523SJack F Vogel 50178cfa0ad2SJack F Vogel ctrl = E1000_READ_REG(hw, E1000_CTRL); 50188cfa0ad2SJack F Vogel 50197d9119bdSJack F Vogel if (!hw->phy.ops.check_reset_block(hw)) { 50206ab6bfe3SJack F Vogel /* Full-chip reset requires MAC and PHY reset at the same 50218cfa0ad2SJack F Vogel * time to make sure the interface between MAC and the 50228cfa0ad2SJack F Vogel * external PHY is reset. 50238cfa0ad2SJack F Vogel */ 50248cfa0ad2SJack F Vogel ctrl |= E1000_CTRL_PHY_RST; 50257d9119bdSJack F Vogel 50266ab6bfe3SJack F Vogel /* Gate automatic PHY configuration by hardware on 50277d9119bdSJack F Vogel * non-managed 82579 50287d9119bdSJack F Vogel */ 50297d9119bdSJack F Vogel if ((hw->mac.type == e1000_pch2lan) && 50307d9119bdSJack F Vogel !(E1000_READ_REG(hw, E1000_FWSM) & E1000_ICH_FWSM_FW_VALID)) 5031*1bbdc25fSKevin Bowling e1000_gate_hw_phy_config_ich8lan(hw, true); 50328cfa0ad2SJack F Vogel } 50338cfa0ad2SJack F Vogel ret_val = e1000_acquire_swflag_ich8lan(hw); 5034d50f362bSGuinan Sun 5035d50f362bSGuinan Sun /* Read from EXTCNF_CTRL in e1000_acquire_swflag_ich8lan function 5036d50f362bSGuinan Sun * may occur during global reset and cause system hang. 5037d50f362bSGuinan Sun * Configuration space access creates the needed delay. 5038d50f362bSGuinan Sun * Write to E1000_STRAP RO register E1000_PCI_VENDOR_ID_REGISTER value 5039d50f362bSGuinan Sun * insures configuration space read is done before global reset. 5040d50f362bSGuinan Sun */ 5041d50f362bSGuinan Sun e1000_read_pci_cfg(hw, E1000_PCI_VENDOR_ID_REGISTER, &pci_cfg); 5042d50f362bSGuinan Sun E1000_WRITE_REG(hw, E1000_STRAP, pci_cfg); 5043daf9197cSJack F Vogel DEBUGOUT("Issuing a global reset to ich8lan\n"); 50448cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, (ctrl | E1000_CTRL_RST)); 50454dab5c37SJack F Vogel /* cannot issue a flush here because it hangs the hardware */ 50468cfa0ad2SJack F Vogel msec_delay(20); 50478cfa0ad2SJack F Vogel 5048d50f362bSGuinan Sun /* Configuration space access improve HW level time sync mechanism. 5049d50f362bSGuinan Sun * Write to E1000_STRAP RO register E1000_PCI_VENDOR_ID_REGISTER 5050d50f362bSGuinan Sun * value to insure configuration space read is done 5051d50f362bSGuinan Sun * before any access to mac register. 5052d50f362bSGuinan Sun */ 5053d50f362bSGuinan Sun e1000_read_pci_cfg(hw, E1000_PCI_VENDOR_ID_REGISTER, &pci_cfg); 5054d50f362bSGuinan Sun E1000_WRITE_REG(hw, E1000_STRAP, pci_cfg); 5055d50f362bSGuinan Sun 50566ab6bfe3SJack F Vogel /* Set Phy Config Counter to 50msec */ 50576ab6bfe3SJack F Vogel if (hw->mac.type == e1000_pch2lan) { 50586ab6bfe3SJack F Vogel reg = E1000_READ_REG(hw, E1000_FEXTNVM3); 50596ab6bfe3SJack F Vogel reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK; 50606ab6bfe3SJack F Vogel reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC; 50616ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM3, reg); 50626ab6bfe3SJack F Vogel } 50636ab6bfe3SJack F Vogel 50649d81738fSJack F Vogel 50657d9119bdSJack F Vogel if (ctrl & E1000_CTRL_PHY_RST) { 50669d81738fSJack F Vogel ret_val = hw->phy.ops.get_cfg_done(hw); 50674edd8523SJack F Vogel if (ret_val) 50686ab6bfe3SJack F Vogel return ret_val; 50694edd8523SJack F Vogel 50707d9119bdSJack F Vogel ret_val = e1000_post_phy_reset_ich8lan(hw); 50714edd8523SJack F Vogel if (ret_val) 50726ab6bfe3SJack F Vogel return ret_val; 50737d9119bdSJack F Vogel } 50747d9119bdSJack F Vogel 50756ab6bfe3SJack F Vogel /* For PCH, this write will make sure that any noise 50764edd8523SJack F Vogel * will be detected as a CRC error and be dropped rather than show up 50774edd8523SJack F Vogel * as a bad packet to the DMA engine. 50784edd8523SJack F Vogel */ 50794edd8523SJack F Vogel if (hw->mac.type == e1000_pchlan) 50804edd8523SJack F Vogel E1000_WRITE_REG(hw, E1000_CRC_OFFSET, 0x65656565); 50818cfa0ad2SJack F Vogel 50828cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_IMC, 0xffffffff); 5083730d3130SJack F Vogel E1000_READ_REG(hw, E1000_ICR); 50848cfa0ad2SJack F Vogel 50856ab6bfe3SJack F Vogel reg = E1000_READ_REG(hw, E1000_KABGTXD); 50866ab6bfe3SJack F Vogel reg |= E1000_KABGTXD_BGSQLBIAS; 50876ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_KABGTXD, reg); 50888cfa0ad2SJack F Vogel 50896ab6bfe3SJack F Vogel return E1000_SUCCESS; 50908cfa0ad2SJack F Vogel } 50918cfa0ad2SJack F Vogel 50928cfa0ad2SJack F Vogel /** 50938cfa0ad2SJack F Vogel * e1000_init_hw_ich8lan - Initialize the hardware 50948cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 50958cfa0ad2SJack F Vogel * 50968cfa0ad2SJack F Vogel * Prepares the hardware for transmit and receive by doing the following: 50978cfa0ad2SJack F Vogel * - initialize hardware bits 50988cfa0ad2SJack F Vogel * - initialize LED identification 50998cfa0ad2SJack F Vogel * - setup receive address registers 51008cfa0ad2SJack F Vogel * - setup flow control 51018cfa0ad2SJack F Vogel * - setup transmit descriptors 51028cfa0ad2SJack F Vogel * - clear statistics 51038cfa0ad2SJack F Vogel **/ 51048cfa0ad2SJack F Vogel static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw) 51058cfa0ad2SJack F Vogel { 51068cfa0ad2SJack F Vogel struct e1000_mac_info *mac = &hw->mac; 51078cfa0ad2SJack F Vogel u32 ctrl_ext, txdctl, snoop; 51088cfa0ad2SJack F Vogel s32 ret_val; 51098cfa0ad2SJack F Vogel u16 i; 51108cfa0ad2SJack F Vogel 51118cfa0ad2SJack F Vogel DEBUGFUNC("e1000_init_hw_ich8lan"); 51128cfa0ad2SJack F Vogel 51138cfa0ad2SJack F Vogel e1000_initialize_hw_bits_ich8lan(hw); 51148cfa0ad2SJack F Vogel 51158cfa0ad2SJack F Vogel /* Initialize identification LED */ 5116d035aa2dSJack F Vogel ret_val = mac->ops.id_led_init(hw); 51176ab6bfe3SJack F Vogel /* An error is not fatal and we should not stop init due to this */ 5118d035aa2dSJack F Vogel if (ret_val) 5119d035aa2dSJack F Vogel DEBUGOUT("Error initializing identification LED\n"); 51208cfa0ad2SJack F Vogel 51218cfa0ad2SJack F Vogel /* Setup the receive address. */ 51228cfa0ad2SJack F Vogel e1000_init_rx_addrs_generic(hw, mac->rar_entry_count); 51238cfa0ad2SJack F Vogel 51248cfa0ad2SJack F Vogel /* Zero out the Multicast HASH table */ 51258cfa0ad2SJack F Vogel DEBUGOUT("Zeroing the MTA\n"); 51268cfa0ad2SJack F Vogel for (i = 0; i < mac->mta_reg_count; i++) 51278cfa0ad2SJack F Vogel E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0); 51288cfa0ad2SJack F Vogel 51296ab6bfe3SJack F Vogel /* The 82578 Rx buffer will stall if wakeup is enabled in host and 51304dab5c37SJack F Vogel * the ME. Disable wakeup by clearing the host wakeup bit. 51319d81738fSJack F Vogel * Reset the phy after disabling host wakeup to reset the Rx buffer. 51329d81738fSJack F Vogel */ 51339d81738fSJack F Vogel if (hw->phy.type == e1000_phy_82578) { 51344dab5c37SJack F Vogel hw->phy.ops.read_reg(hw, BM_PORT_GEN_CFG, &i); 51354dab5c37SJack F Vogel i &= ~BM_WUC_HOST_WU_BIT; 51364dab5c37SJack F Vogel hw->phy.ops.write_reg(hw, BM_PORT_GEN_CFG, i); 51379d81738fSJack F Vogel ret_val = e1000_phy_hw_reset_ich8lan(hw); 51389d81738fSJack F Vogel if (ret_val) 51399d81738fSJack F Vogel return ret_val; 51409d81738fSJack F Vogel } 51419d81738fSJack F Vogel 51428cfa0ad2SJack F Vogel /* Setup link and flow control */ 51438cfa0ad2SJack F Vogel ret_val = mac->ops.setup_link(hw); 51448cfa0ad2SJack F Vogel 51458cfa0ad2SJack F Vogel /* Set the transmit descriptor write-back policy for both queues */ 51468cfa0ad2SJack F Vogel txdctl = E1000_READ_REG(hw, E1000_TXDCTL(0)); 51477609433eSJack F Vogel txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) | 51487609433eSJack F Vogel E1000_TXDCTL_FULL_TX_DESC_WB); 51497609433eSJack F Vogel txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) | 51507609433eSJack F Vogel E1000_TXDCTL_MAX_TX_DESC_PREFETCH); 51518cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_TXDCTL(0), txdctl); 51528cfa0ad2SJack F Vogel txdctl = E1000_READ_REG(hw, E1000_TXDCTL(1)); 51537609433eSJack F Vogel txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) | 51547609433eSJack F Vogel E1000_TXDCTL_FULL_TX_DESC_WB); 51557609433eSJack F Vogel txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) | 51567609433eSJack F Vogel E1000_TXDCTL_MAX_TX_DESC_PREFETCH); 51578cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_TXDCTL(1), txdctl); 51588cfa0ad2SJack F Vogel 51596ab6bfe3SJack F Vogel /* ICH8 has opposite polarity of no_snoop bits. 51608cfa0ad2SJack F Vogel * By default, we should use snoop behavior. 51618cfa0ad2SJack F Vogel */ 51628cfa0ad2SJack F Vogel if (mac->type == e1000_ich8lan) 51638cfa0ad2SJack F Vogel snoop = PCIE_ICH8_SNOOP_ALL; 51648cfa0ad2SJack F Vogel else 51658cfa0ad2SJack F Vogel snoop = (u32) ~(PCIE_NO_SNOOP_ALL); 51668cfa0ad2SJack F Vogel e1000_set_pcie_no_snoop_generic(hw, snoop); 51678cfa0ad2SJack F Vogel 51688cfa0ad2SJack F Vogel ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT); 51698cfa0ad2SJack F Vogel ctrl_ext |= E1000_CTRL_EXT_RO_DIS; 51708cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext); 51718cfa0ad2SJack F Vogel 51726ab6bfe3SJack F Vogel /* Clear all of the statistics registers (clear on read). It is 51738cfa0ad2SJack F Vogel * important that we do this after we have tried to establish link 51748cfa0ad2SJack F Vogel * because the symbol error count will increment wildly if there 51758cfa0ad2SJack F Vogel * is no link. 51768cfa0ad2SJack F Vogel */ 51778cfa0ad2SJack F Vogel e1000_clear_hw_cntrs_ich8lan(hw); 51788cfa0ad2SJack F Vogel 51798cfa0ad2SJack F Vogel return ret_val; 51808cfa0ad2SJack F Vogel } 51816ab6bfe3SJack F Vogel 51828cfa0ad2SJack F Vogel /** 51838cfa0ad2SJack F Vogel * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits 51848cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 51858cfa0ad2SJack F Vogel * 51868cfa0ad2SJack F Vogel * Sets/Clears required hardware bits necessary for correctly setting up the 51878cfa0ad2SJack F Vogel * hardware for transmit and receive. 51888cfa0ad2SJack F Vogel **/ 51898cfa0ad2SJack F Vogel static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw) 51908cfa0ad2SJack F Vogel { 51918cfa0ad2SJack F Vogel u32 reg; 51928cfa0ad2SJack F Vogel 51938cfa0ad2SJack F Vogel DEBUGFUNC("e1000_initialize_hw_bits_ich8lan"); 51948cfa0ad2SJack F Vogel 51958cfa0ad2SJack F Vogel /* Extended Device Control */ 51968cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_CTRL_EXT); 51978cfa0ad2SJack F Vogel reg |= (1 << 22); 51989d81738fSJack F Vogel /* Enable PHY low-power state when MAC is at D3 w/o WoL */ 51999d81738fSJack F Vogel if (hw->mac.type >= e1000_pchlan) 52009d81738fSJack F Vogel reg |= E1000_CTRL_EXT_PHYPDEN; 52018cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL_EXT, reg); 52028cfa0ad2SJack F Vogel 52038cfa0ad2SJack F Vogel /* Transmit Descriptor Control 0 */ 52048cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_TXDCTL(0)); 52058cfa0ad2SJack F Vogel reg |= (1 << 22); 52068cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_TXDCTL(0), reg); 52078cfa0ad2SJack F Vogel 52088cfa0ad2SJack F Vogel /* Transmit Descriptor Control 1 */ 52098cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_TXDCTL(1)); 52108cfa0ad2SJack F Vogel reg |= (1 << 22); 52118cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_TXDCTL(1), reg); 52128cfa0ad2SJack F Vogel 52138cfa0ad2SJack F Vogel /* Transmit Arbitration Control 0 */ 52148cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_TARC(0)); 52158cfa0ad2SJack F Vogel if (hw->mac.type == e1000_ich8lan) 52168cfa0ad2SJack F Vogel reg |= (1 << 28) | (1 << 29); 52178cfa0ad2SJack F Vogel reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27); 52188cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_TARC(0), reg); 52198cfa0ad2SJack F Vogel 52208cfa0ad2SJack F Vogel /* Transmit Arbitration Control 1 */ 52218cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_TARC(1)); 52228cfa0ad2SJack F Vogel if (E1000_READ_REG(hw, E1000_TCTL) & E1000_TCTL_MULR) 52238cfa0ad2SJack F Vogel reg &= ~(1 << 28); 52248cfa0ad2SJack F Vogel else 52258cfa0ad2SJack F Vogel reg |= (1 << 28); 52268cfa0ad2SJack F Vogel reg |= (1 << 24) | (1 << 26) | (1 << 30); 52278cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_TARC(1), reg); 52288cfa0ad2SJack F Vogel 52298cfa0ad2SJack F Vogel /* Device Status */ 52308cfa0ad2SJack F Vogel if (hw->mac.type == e1000_ich8lan) { 52318cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_STATUS); 52328f07d847SEitan Adler reg &= ~(1U << 31); 52338cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_STATUS, reg); 52348cfa0ad2SJack F Vogel } 52358cfa0ad2SJack F Vogel 52366ab6bfe3SJack F Vogel /* work-around descriptor data corruption issue during nfs v2 udp 52378ec87fc5SJack F Vogel * traffic, just disable the nfs filtering capability 52388ec87fc5SJack F Vogel */ 52398ec87fc5SJack F Vogel reg = E1000_READ_REG(hw, E1000_RFCTL); 52408ec87fc5SJack F Vogel reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS); 52417609433eSJack F Vogel 52426ab6bfe3SJack F Vogel /* Disable IPv6 extension header parsing because some malformed 52436ab6bfe3SJack F Vogel * IPv6 headers can hang the Rx. 52446ab6bfe3SJack F Vogel */ 52456ab6bfe3SJack F Vogel if (hw->mac.type == e1000_ich8lan) 52466ab6bfe3SJack F Vogel reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS); 52478ec87fc5SJack F Vogel E1000_WRITE_REG(hw, E1000_RFCTL, reg); 52488ec87fc5SJack F Vogel 52496ab6bfe3SJack F Vogel /* Enable ECC on Lynxpoint */ 5250295df609SEric Joyner if (hw->mac.type >= e1000_pch_lpt) { 52516ab6bfe3SJack F Vogel reg = E1000_READ_REG(hw, E1000_PBECCSTS); 52526ab6bfe3SJack F Vogel reg |= E1000_PBECCSTS_ECC_ENABLE; 52536ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_PBECCSTS, reg); 52546ab6bfe3SJack F Vogel 52556ab6bfe3SJack F Vogel reg = E1000_READ_REG(hw, E1000_CTRL); 52566ab6bfe3SJack F Vogel reg |= E1000_CTRL_MEHE; 52576ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, reg); 52586ab6bfe3SJack F Vogel } 52596ab6bfe3SJack F Vogel 52608cfa0ad2SJack F Vogel return; 52618cfa0ad2SJack F Vogel } 52628cfa0ad2SJack F Vogel 52638cfa0ad2SJack F Vogel /** 52648cfa0ad2SJack F Vogel * e1000_setup_link_ich8lan - Setup flow control and link settings 52658cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 52668cfa0ad2SJack F Vogel * 52678cfa0ad2SJack F Vogel * Determines which flow control settings to use, then configures flow 52688cfa0ad2SJack F Vogel * control. Calls the appropriate media-specific link configuration 52698cfa0ad2SJack F Vogel * function. Assuming the adapter has a valid link partner, a valid link 52708cfa0ad2SJack F Vogel * should be established. Assumes the hardware has previously been reset 52718cfa0ad2SJack F Vogel * and the transmitter and receiver are not enabled. 52728cfa0ad2SJack F Vogel **/ 52738cfa0ad2SJack F Vogel static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw) 52748cfa0ad2SJack F Vogel { 52756ab6bfe3SJack F Vogel s32 ret_val; 52768cfa0ad2SJack F Vogel 52778cfa0ad2SJack F Vogel DEBUGFUNC("e1000_setup_link_ich8lan"); 52788cfa0ad2SJack F Vogel 52796ab6bfe3SJack F Vogel /* ICH parts do not have a word in the NVM to determine 52808cfa0ad2SJack F Vogel * the default flow control setting, so we explicitly 52818cfa0ad2SJack F Vogel * set it to full. 52828cfa0ad2SJack F Vogel */ 5283daf9197cSJack F Vogel if (hw->fc.requested_mode == e1000_fc_default) 5284daf9197cSJack F Vogel hw->fc.requested_mode = e1000_fc_full; 52858cfa0ad2SJack F Vogel 52866ab6bfe3SJack F Vogel /* Save off the requested flow control mode for use later. Depending 5287daf9197cSJack F Vogel * on the link partner's capabilities, we may or may not use this mode. 5288daf9197cSJack F Vogel */ 5289daf9197cSJack F Vogel hw->fc.current_mode = hw->fc.requested_mode; 52908cfa0ad2SJack F Vogel 5291daf9197cSJack F Vogel DEBUGOUT1("After fix-ups FlowControl is now = %x\n", 5292daf9197cSJack F Vogel hw->fc.current_mode); 52938cfa0ad2SJack F Vogel 529451569bd7SEric Joyner if (!hw->phy.ops.check_reset_block(hw)) { 52958cfa0ad2SJack F Vogel /* Continue to configure the copper link. */ 52968cfa0ad2SJack F Vogel ret_val = hw->mac.ops.setup_physical_interface(hw); 52978cfa0ad2SJack F Vogel if (ret_val) 52986ab6bfe3SJack F Vogel return ret_val; 529951569bd7SEric Joyner } 53008cfa0ad2SJack F Vogel 53018cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_FCTTV, hw->fc.pause_time); 53029d81738fSJack F Vogel if ((hw->phy.type == e1000_phy_82578) || 53037d9119bdSJack F Vogel (hw->phy.type == e1000_phy_82579) || 53046ab6bfe3SJack F Vogel (hw->phy.type == e1000_phy_i217) || 53059d81738fSJack F Vogel (hw->phy.type == e1000_phy_82577)) { 53067d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_FCRTV_PCH, hw->fc.refresh_time); 53077d9119bdSJack F Vogel 53089d81738fSJack F Vogel ret_val = hw->phy.ops.write_reg(hw, 53099d81738fSJack F Vogel PHY_REG(BM_PORT_CTRL_PAGE, 27), 53109d81738fSJack F Vogel hw->fc.pause_time); 53119d81738fSJack F Vogel if (ret_val) 53126ab6bfe3SJack F Vogel return ret_val; 53139d81738fSJack F Vogel } 53148cfa0ad2SJack F Vogel 53156ab6bfe3SJack F Vogel return e1000_set_fc_watermarks_generic(hw); 53168cfa0ad2SJack F Vogel } 53178cfa0ad2SJack F Vogel 53188cfa0ad2SJack F Vogel /** 53198cfa0ad2SJack F Vogel * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface 53208cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 53218cfa0ad2SJack F Vogel * 53228cfa0ad2SJack F Vogel * Configures the kumeran interface to the PHY to wait the appropriate time 53238cfa0ad2SJack F Vogel * when polling the PHY, then call the generic setup_copper_link to finish 53248cfa0ad2SJack F Vogel * configuring the copper link. 53258cfa0ad2SJack F Vogel **/ 53268cfa0ad2SJack F Vogel static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw) 53278cfa0ad2SJack F Vogel { 53288cfa0ad2SJack F Vogel u32 ctrl; 53298cfa0ad2SJack F Vogel s32 ret_val; 53308cfa0ad2SJack F Vogel u16 reg_data; 53318cfa0ad2SJack F Vogel 53328cfa0ad2SJack F Vogel DEBUGFUNC("e1000_setup_copper_link_ich8lan"); 53338cfa0ad2SJack F Vogel 53348cfa0ad2SJack F Vogel ctrl = E1000_READ_REG(hw, E1000_CTRL); 53358cfa0ad2SJack F Vogel ctrl |= E1000_CTRL_SLU; 53368cfa0ad2SJack F Vogel ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX); 53378cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, ctrl); 53388cfa0ad2SJack F Vogel 53396ab6bfe3SJack F Vogel /* Set the mac to wait the maximum time between each iteration 53408cfa0ad2SJack F Vogel * and increase the max iterations when polling the phy; 53418cfa0ad2SJack F Vogel * this fixes erroneous timeouts at 10Mbps. 53428cfa0ad2SJack F Vogel */ 53434edd8523SJack F Vogel ret_val = e1000_write_kmrn_reg_generic(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 53448cfa0ad2SJack F Vogel 0xFFFF); 53458cfa0ad2SJack F Vogel if (ret_val) 53466ab6bfe3SJack F Vogel return ret_val; 53479d81738fSJack F Vogel ret_val = e1000_read_kmrn_reg_generic(hw, 53489d81738fSJack F Vogel E1000_KMRNCTRLSTA_INBAND_PARAM, 53498cfa0ad2SJack F Vogel ®_data); 53508cfa0ad2SJack F Vogel if (ret_val) 53516ab6bfe3SJack F Vogel return ret_val; 53528cfa0ad2SJack F Vogel reg_data |= 0x3F; 53539d81738fSJack F Vogel ret_val = e1000_write_kmrn_reg_generic(hw, 53549d81738fSJack F Vogel E1000_KMRNCTRLSTA_INBAND_PARAM, 53558cfa0ad2SJack F Vogel reg_data); 53568cfa0ad2SJack F Vogel if (ret_val) 53576ab6bfe3SJack F Vogel return ret_val; 53588cfa0ad2SJack F Vogel 5359d035aa2dSJack F Vogel switch (hw->phy.type) { 5360d035aa2dSJack F Vogel case e1000_phy_igp_3: 53618cfa0ad2SJack F Vogel ret_val = e1000_copper_link_setup_igp(hw); 53628cfa0ad2SJack F Vogel if (ret_val) 53636ab6bfe3SJack F Vogel return ret_val; 5364d035aa2dSJack F Vogel break; 5365d035aa2dSJack F Vogel case e1000_phy_bm: 53669d81738fSJack F Vogel case e1000_phy_82578: 53678cfa0ad2SJack F Vogel ret_val = e1000_copper_link_setup_m88(hw); 53688cfa0ad2SJack F Vogel if (ret_val) 53696ab6bfe3SJack F Vogel return ret_val; 5370d035aa2dSJack F Vogel break; 53719d81738fSJack F Vogel case e1000_phy_82577: 53727d9119bdSJack F Vogel case e1000_phy_82579: 53739d81738fSJack F Vogel ret_val = e1000_copper_link_setup_82577(hw); 53749d81738fSJack F Vogel if (ret_val) 53756ab6bfe3SJack F Vogel return ret_val; 53769d81738fSJack F Vogel break; 5377d035aa2dSJack F Vogel case e1000_phy_ife: 53788cfa0ad2SJack F Vogel ret_val = hw->phy.ops.read_reg(hw, IFE_PHY_MDIX_CONTROL, 53798cfa0ad2SJack F Vogel ®_data); 53808cfa0ad2SJack F Vogel if (ret_val) 53816ab6bfe3SJack F Vogel return ret_val; 53828cfa0ad2SJack F Vogel 53838cfa0ad2SJack F Vogel reg_data &= ~IFE_PMC_AUTO_MDIX; 53848cfa0ad2SJack F Vogel 53858cfa0ad2SJack F Vogel switch (hw->phy.mdix) { 53868cfa0ad2SJack F Vogel case 1: 53878cfa0ad2SJack F Vogel reg_data &= ~IFE_PMC_FORCE_MDIX; 53888cfa0ad2SJack F Vogel break; 53898cfa0ad2SJack F Vogel case 2: 53908cfa0ad2SJack F Vogel reg_data |= IFE_PMC_FORCE_MDIX; 53918cfa0ad2SJack F Vogel break; 53928cfa0ad2SJack F Vogel case 0: 53938cfa0ad2SJack F Vogel default: 53948cfa0ad2SJack F Vogel reg_data |= IFE_PMC_AUTO_MDIX; 53958cfa0ad2SJack F Vogel break; 53968cfa0ad2SJack F Vogel } 53978cfa0ad2SJack F Vogel ret_val = hw->phy.ops.write_reg(hw, IFE_PHY_MDIX_CONTROL, 53988cfa0ad2SJack F Vogel reg_data); 53998cfa0ad2SJack F Vogel if (ret_val) 54006ab6bfe3SJack F Vogel return ret_val; 5401d035aa2dSJack F Vogel break; 5402d035aa2dSJack F Vogel default: 5403d035aa2dSJack F Vogel break; 54048cfa0ad2SJack F Vogel } 54058cfa0ad2SJack F Vogel 54066ab6bfe3SJack F Vogel return e1000_setup_copper_link_generic(hw); 54076ab6bfe3SJack F Vogel } 54086ab6bfe3SJack F Vogel 54096ab6bfe3SJack F Vogel /** 54106ab6bfe3SJack F Vogel * e1000_setup_copper_link_pch_lpt - Configure MAC/PHY interface 54116ab6bfe3SJack F Vogel * @hw: pointer to the HW structure 54126ab6bfe3SJack F Vogel * 54136ab6bfe3SJack F Vogel * Calls the PHY specific link setup function and then calls the 54146ab6bfe3SJack F Vogel * generic setup_copper_link to finish configuring the link for 54156ab6bfe3SJack F Vogel * Lynxpoint PCH devices 54166ab6bfe3SJack F Vogel **/ 54176ab6bfe3SJack F Vogel static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw) 54186ab6bfe3SJack F Vogel { 54196ab6bfe3SJack F Vogel u32 ctrl; 54206ab6bfe3SJack F Vogel s32 ret_val; 54216ab6bfe3SJack F Vogel 54226ab6bfe3SJack F Vogel DEBUGFUNC("e1000_setup_copper_link_pch_lpt"); 54236ab6bfe3SJack F Vogel 54246ab6bfe3SJack F Vogel ctrl = E1000_READ_REG(hw, E1000_CTRL); 54256ab6bfe3SJack F Vogel ctrl |= E1000_CTRL_SLU; 54266ab6bfe3SJack F Vogel ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX); 54276ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, ctrl); 54286ab6bfe3SJack F Vogel 54296ab6bfe3SJack F Vogel ret_val = e1000_copper_link_setup_82577(hw); 54306ab6bfe3SJack F Vogel if (ret_val) 54318cfa0ad2SJack F Vogel return ret_val; 54326ab6bfe3SJack F Vogel 54336ab6bfe3SJack F Vogel return e1000_setup_copper_link_generic(hw); 54348cfa0ad2SJack F Vogel } 54358cfa0ad2SJack F Vogel 54368cfa0ad2SJack F Vogel /** 54378cfa0ad2SJack F Vogel * e1000_get_link_up_info_ich8lan - Get current link speed and duplex 54388cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 54398cfa0ad2SJack F Vogel * @speed: pointer to store current link speed 54408cfa0ad2SJack F Vogel * @duplex: pointer to store the current link duplex 54418cfa0ad2SJack F Vogel * 54428cfa0ad2SJack F Vogel * Calls the generic get_speed_and_duplex to retrieve the current link 54438cfa0ad2SJack F Vogel * information and then calls the Kumeran lock loss workaround for links at 54448cfa0ad2SJack F Vogel * gigabit speeds. 54458cfa0ad2SJack F Vogel **/ 54468cfa0ad2SJack F Vogel static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed, 54478cfa0ad2SJack F Vogel u16 *duplex) 54488cfa0ad2SJack F Vogel { 54498cfa0ad2SJack F Vogel s32 ret_val; 54508cfa0ad2SJack F Vogel 54518cfa0ad2SJack F Vogel DEBUGFUNC("e1000_get_link_up_info_ich8lan"); 54528cfa0ad2SJack F Vogel 54538cfa0ad2SJack F Vogel ret_val = e1000_get_speed_and_duplex_copper_generic(hw, speed, duplex); 54548cfa0ad2SJack F Vogel if (ret_val) 54556ab6bfe3SJack F Vogel return ret_val; 54568cfa0ad2SJack F Vogel 54578cfa0ad2SJack F Vogel if ((hw->mac.type == e1000_ich8lan) && 54588cfa0ad2SJack F Vogel (hw->phy.type == e1000_phy_igp_3) && 54598cfa0ad2SJack F Vogel (*speed == SPEED_1000)) { 54608cfa0ad2SJack F Vogel ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw); 54618cfa0ad2SJack F Vogel } 54628cfa0ad2SJack F Vogel 54638cfa0ad2SJack F Vogel return ret_val; 54648cfa0ad2SJack F Vogel } 54658cfa0ad2SJack F Vogel 54668cfa0ad2SJack F Vogel /** 54678cfa0ad2SJack F Vogel * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround 54688cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 54698cfa0ad2SJack F Vogel * 54708cfa0ad2SJack F Vogel * Work-around for 82566 Kumeran PCS lock loss: 54718cfa0ad2SJack F Vogel * On link status change (i.e. PCI reset, speed change) and link is up and 54728cfa0ad2SJack F Vogel * speed is gigabit- 54738cfa0ad2SJack F Vogel * 0) if workaround is optionally disabled do nothing 54748cfa0ad2SJack F Vogel * 1) wait 1ms for Kumeran link to come up 54758cfa0ad2SJack F Vogel * 2) check Kumeran Diagnostic register PCS lock loss bit 54768cfa0ad2SJack F Vogel * 3) if not set the link is locked (all is good), otherwise... 54778cfa0ad2SJack F Vogel * 4) reset the PHY 54788cfa0ad2SJack F Vogel * 5) repeat up to 10 times 54798cfa0ad2SJack F Vogel * Note: this is only called for IGP3 copper when speed is 1gb. 54808cfa0ad2SJack F Vogel **/ 54818cfa0ad2SJack F Vogel static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw) 54828cfa0ad2SJack F Vogel { 5483daf9197cSJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 54848cfa0ad2SJack F Vogel u32 phy_ctrl; 54856ab6bfe3SJack F Vogel s32 ret_val; 54868cfa0ad2SJack F Vogel u16 i, data; 54878cfa0ad2SJack F Vogel bool link; 54888cfa0ad2SJack F Vogel 54898cfa0ad2SJack F Vogel DEBUGFUNC("e1000_kmrn_lock_loss_workaround_ich8lan"); 54908cfa0ad2SJack F Vogel 5491730d3130SJack F Vogel if (!dev_spec->kmrn_lock_loss_workaround_enabled) 54926ab6bfe3SJack F Vogel return E1000_SUCCESS; 54938cfa0ad2SJack F Vogel 54946ab6bfe3SJack F Vogel /* Make sure link is up before proceeding. If not just return. 54958cfa0ad2SJack F Vogel * Attempting this while link is negotiating fouled up link 54968cfa0ad2SJack F Vogel * stability 54978cfa0ad2SJack F Vogel */ 54988cfa0ad2SJack F Vogel ret_val = e1000_phy_has_link_generic(hw, 1, 0, &link); 54996ab6bfe3SJack F Vogel if (!link) 55006ab6bfe3SJack F Vogel return E1000_SUCCESS; 55018cfa0ad2SJack F Vogel 55028cfa0ad2SJack F Vogel for (i = 0; i < 10; i++) { 55038cfa0ad2SJack F Vogel /* read once to clear */ 55048cfa0ad2SJack F Vogel ret_val = hw->phy.ops.read_reg(hw, IGP3_KMRN_DIAG, &data); 55058cfa0ad2SJack F Vogel if (ret_val) 55066ab6bfe3SJack F Vogel return ret_val; 55078cfa0ad2SJack F Vogel /* and again to get new status */ 55088cfa0ad2SJack F Vogel ret_val = hw->phy.ops.read_reg(hw, IGP3_KMRN_DIAG, &data); 55098cfa0ad2SJack F Vogel if (ret_val) 55106ab6bfe3SJack F Vogel return ret_val; 55118cfa0ad2SJack F Vogel 55128cfa0ad2SJack F Vogel /* check for PCS lock */ 55136ab6bfe3SJack F Vogel if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS)) 55146ab6bfe3SJack F Vogel return E1000_SUCCESS; 55158cfa0ad2SJack F Vogel 55168cfa0ad2SJack F Vogel /* Issue PHY reset */ 55178cfa0ad2SJack F Vogel hw->phy.ops.reset(hw); 55188cfa0ad2SJack F Vogel msec_delay_irq(5); 55198cfa0ad2SJack F Vogel } 55208cfa0ad2SJack F Vogel /* Disable GigE link negotiation */ 55218cfa0ad2SJack F Vogel phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL); 55228cfa0ad2SJack F Vogel phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE | 55238cfa0ad2SJack F Vogel E1000_PHY_CTRL_NOND0A_GBE_DISABLE); 55248cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl); 55258cfa0ad2SJack F Vogel 55266ab6bfe3SJack F Vogel /* Call gig speed drop workaround on Gig disable before accessing 55278cfa0ad2SJack F Vogel * any PHY registers 55288cfa0ad2SJack F Vogel */ 55298cfa0ad2SJack F Vogel e1000_gig_downshift_workaround_ich8lan(hw); 55308cfa0ad2SJack F Vogel 55318cfa0ad2SJack F Vogel /* unable to acquire PCS lock */ 55326ab6bfe3SJack F Vogel return -E1000_ERR_PHY; 55338cfa0ad2SJack F Vogel } 55348cfa0ad2SJack F Vogel 55358cfa0ad2SJack F Vogel /** 55368cfa0ad2SJack F Vogel * e1000_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state 55378cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 55388cfa0ad2SJack F Vogel * @state: boolean value used to set the current Kumeran workaround state 55398cfa0ad2SJack F Vogel * 5540*1bbdc25fSKevin Bowling * If ICH8, set the current Kumeran workaround state (enabled - true 5541*1bbdc25fSKevin Bowling * /disabled - false). 55428cfa0ad2SJack F Vogel **/ 55438cfa0ad2SJack F Vogel void e1000_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw, 55448cfa0ad2SJack F Vogel bool state) 55458cfa0ad2SJack F Vogel { 5546daf9197cSJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 55478cfa0ad2SJack F Vogel 55488cfa0ad2SJack F Vogel DEBUGFUNC("e1000_set_kmrn_lock_loss_workaround_ich8lan"); 55498cfa0ad2SJack F Vogel 55508cfa0ad2SJack F Vogel if (hw->mac.type != e1000_ich8lan) { 55518cfa0ad2SJack F Vogel DEBUGOUT("Workaround applies to ICH8 only.\n"); 5552daf9197cSJack F Vogel return; 55538cfa0ad2SJack F Vogel } 55548cfa0ad2SJack F Vogel 55558cfa0ad2SJack F Vogel dev_spec->kmrn_lock_loss_workaround_enabled = state; 55568cfa0ad2SJack F Vogel 55578cfa0ad2SJack F Vogel return; 55588cfa0ad2SJack F Vogel } 55598cfa0ad2SJack F Vogel 55608cfa0ad2SJack F Vogel /** 55618cfa0ad2SJack F Vogel * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3 55628cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 55638cfa0ad2SJack F Vogel * 55648cfa0ad2SJack F Vogel * Workaround for 82566 power-down on D3 entry: 55658cfa0ad2SJack F Vogel * 1) disable gigabit link 55668cfa0ad2SJack F Vogel * 2) write VR power-down enable 55678cfa0ad2SJack F Vogel * 3) read it back 55688cfa0ad2SJack F Vogel * Continue if successful, else issue LCD reset and repeat 55698cfa0ad2SJack F Vogel **/ 55708cfa0ad2SJack F Vogel void e1000_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw) 55718cfa0ad2SJack F Vogel { 55728cfa0ad2SJack F Vogel u32 reg; 55738cfa0ad2SJack F Vogel u16 data; 55748cfa0ad2SJack F Vogel u8 retry = 0; 55758cfa0ad2SJack F Vogel 55768cfa0ad2SJack F Vogel DEBUGFUNC("e1000_igp3_phy_powerdown_workaround_ich8lan"); 55778cfa0ad2SJack F Vogel 55788cfa0ad2SJack F Vogel if (hw->phy.type != e1000_phy_igp_3) 55796ab6bfe3SJack F Vogel return; 55808cfa0ad2SJack F Vogel 55818cfa0ad2SJack F Vogel /* Try the workaround twice (if needed) */ 55828cfa0ad2SJack F Vogel do { 55838cfa0ad2SJack F Vogel /* Disable link */ 55848cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_PHY_CTRL); 55858cfa0ad2SJack F Vogel reg |= (E1000_PHY_CTRL_GBE_DISABLE | 55868cfa0ad2SJack F Vogel E1000_PHY_CTRL_NOND0A_GBE_DISABLE); 55878cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PHY_CTRL, reg); 55888cfa0ad2SJack F Vogel 55896ab6bfe3SJack F Vogel /* Call gig speed drop workaround on Gig disable before 55908cfa0ad2SJack F Vogel * accessing any PHY registers 55918cfa0ad2SJack F Vogel */ 55928cfa0ad2SJack F Vogel if (hw->mac.type == e1000_ich8lan) 55938cfa0ad2SJack F Vogel e1000_gig_downshift_workaround_ich8lan(hw); 55948cfa0ad2SJack F Vogel 55958cfa0ad2SJack F Vogel /* Write VR power-down enable */ 55968cfa0ad2SJack F Vogel hw->phy.ops.read_reg(hw, IGP3_VR_CTRL, &data); 55978cfa0ad2SJack F Vogel data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK; 5598daf9197cSJack F Vogel hw->phy.ops.write_reg(hw, IGP3_VR_CTRL, 55998cfa0ad2SJack F Vogel data | IGP3_VR_CTRL_MODE_SHUTDOWN); 56008cfa0ad2SJack F Vogel 56018cfa0ad2SJack F Vogel /* Read it back and test */ 56028cfa0ad2SJack F Vogel hw->phy.ops.read_reg(hw, IGP3_VR_CTRL, &data); 56038cfa0ad2SJack F Vogel data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK; 56048cfa0ad2SJack F Vogel if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry) 56058cfa0ad2SJack F Vogel break; 56068cfa0ad2SJack F Vogel 56078cfa0ad2SJack F Vogel /* Issue PHY reset and repeat at most one more time */ 56088cfa0ad2SJack F Vogel reg = E1000_READ_REG(hw, E1000_CTRL); 56098cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_CTRL, reg | E1000_CTRL_PHY_RST); 56108cfa0ad2SJack F Vogel retry++; 56118cfa0ad2SJack F Vogel } while (retry); 56128cfa0ad2SJack F Vogel } 56138cfa0ad2SJack F Vogel 56148cfa0ad2SJack F Vogel /** 56158cfa0ad2SJack F Vogel * e1000_gig_downshift_workaround_ich8lan - WoL from S5 stops working 56168cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 56178cfa0ad2SJack F Vogel * 56188cfa0ad2SJack F Vogel * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC), 56198cfa0ad2SJack F Vogel * LPLU, Gig disable, MDIC PHY reset): 56208cfa0ad2SJack F Vogel * 1) Set Kumeran Near-end loopback 56218cfa0ad2SJack F Vogel * 2) Clear Kumeran Near-end loopback 56224dab5c37SJack F Vogel * Should only be called for ICH8[m] devices with any 1G Phy. 56238cfa0ad2SJack F Vogel **/ 56248cfa0ad2SJack F Vogel void e1000_gig_downshift_workaround_ich8lan(struct e1000_hw *hw) 56258cfa0ad2SJack F Vogel { 56266ab6bfe3SJack F Vogel s32 ret_val; 5627089cdb39SAndrzej Ostruszka u16 reg_data = 0; 56288cfa0ad2SJack F Vogel 56298cfa0ad2SJack F Vogel DEBUGFUNC("e1000_gig_downshift_workaround_ich8lan"); 56308cfa0ad2SJack F Vogel 56318cfa0ad2SJack F Vogel if ((hw->mac.type != e1000_ich8lan) || 56324dab5c37SJack F Vogel (hw->phy.type == e1000_phy_ife)) 56336ab6bfe3SJack F Vogel return; 56348cfa0ad2SJack F Vogel 56358cfa0ad2SJack F Vogel ret_val = e1000_read_kmrn_reg_generic(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, 56368cfa0ad2SJack F Vogel ®_data); 56378cfa0ad2SJack F Vogel if (ret_val) 56386ab6bfe3SJack F Vogel return; 56398cfa0ad2SJack F Vogel reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK; 56408cfa0ad2SJack F Vogel ret_val = e1000_write_kmrn_reg_generic(hw, 56418cfa0ad2SJack F Vogel E1000_KMRNCTRLSTA_DIAG_OFFSET, 56428cfa0ad2SJack F Vogel reg_data); 56438cfa0ad2SJack F Vogel if (ret_val) 56448cfa0ad2SJack F Vogel return; 56456ab6bfe3SJack F Vogel reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK; 56466ab6bfe3SJack F Vogel e1000_write_kmrn_reg_generic(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, 56476ab6bfe3SJack F Vogel reg_data); 56488cfa0ad2SJack F Vogel } 56498cfa0ad2SJack F Vogel 56508cfa0ad2SJack F Vogel /** 56514dab5c37SJack F Vogel * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx 56528cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 56538cfa0ad2SJack F Vogel * 56548cfa0ad2SJack F Vogel * During S0 to Sx transition, it is possible the link remains at gig 56558cfa0ad2SJack F Vogel * instead of negotiating to a lower speed. Before going to Sx, set 56564dab5c37SJack F Vogel * 'Gig Disable' to force link speed negotiation to a lower speed based on 56574dab5c37SJack F Vogel * the LPLU setting in the NVM or custom setting. For PCH and newer parts, 56584dab5c37SJack F Vogel * the OEM bits PHY register (LED, GbE disable and LPLU configurations) also 56594dab5c37SJack F Vogel * needs to be written. 56606ab6bfe3SJack F Vogel * Parts that support (and are linked to a partner which support) EEE in 56616ab6bfe3SJack F Vogel * 100Mbps should disable LPLU since 100Mbps w/ EEE requires less power 56626ab6bfe3SJack F Vogel * than 10Mbps w/o EEE. 56638cfa0ad2SJack F Vogel **/ 56644dab5c37SJack F Vogel void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw) 56658cfa0ad2SJack F Vogel { 56666ab6bfe3SJack F Vogel struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan; 56678cfa0ad2SJack F Vogel u32 phy_ctrl; 56687d9119bdSJack F Vogel s32 ret_val; 56698cfa0ad2SJack F Vogel 56704dab5c37SJack F Vogel DEBUGFUNC("e1000_suspend_workarounds_ich8lan"); 56717d9119bdSJack F Vogel 56728cfa0ad2SJack F Vogel phy_ctrl = E1000_READ_REG(hw, E1000_PHY_CTRL); 56734dab5c37SJack F Vogel phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE; 56746ab6bfe3SJack F Vogel 56756ab6bfe3SJack F Vogel if (hw->phy.type == e1000_phy_i217) { 56766ab6bfe3SJack F Vogel u16 phy_reg, device_id = hw->device_id; 56776ab6bfe3SJack F Vogel 56786ab6bfe3SJack F Vogel if ((device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) || 56798cc64f1eSJack F Vogel (device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) || 56808cc64f1eSJack F Vogel (device_id == E1000_DEV_ID_PCH_I218_LM3) || 5681c80429ceSEric Joyner (device_id == E1000_DEV_ID_PCH_I218_V3) || 5682295df609SEric Joyner (hw->mac.type >= e1000_pch_spt)) { 56836ab6bfe3SJack F Vogel u32 fextnvm6 = E1000_READ_REG(hw, E1000_FEXTNVM6); 56846ab6bfe3SJack F Vogel 56856ab6bfe3SJack F Vogel E1000_WRITE_REG(hw, E1000_FEXTNVM6, 56866ab6bfe3SJack F Vogel fextnvm6 & ~E1000_FEXTNVM6_REQ_PLL_CLK); 56876ab6bfe3SJack F Vogel } 56886ab6bfe3SJack F Vogel 56896ab6bfe3SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 56906ab6bfe3SJack F Vogel if (ret_val) 56916ab6bfe3SJack F Vogel goto out; 56926ab6bfe3SJack F Vogel 56936ab6bfe3SJack F Vogel if (!dev_spec->eee_disable) { 56946ab6bfe3SJack F Vogel u16 eee_advert; 56956ab6bfe3SJack F Vogel 56966ab6bfe3SJack F Vogel ret_val = 56976ab6bfe3SJack F Vogel e1000_read_emi_reg_locked(hw, 56986ab6bfe3SJack F Vogel I217_EEE_ADVERTISEMENT, 56996ab6bfe3SJack F Vogel &eee_advert); 57006ab6bfe3SJack F Vogel if (ret_val) 57016ab6bfe3SJack F Vogel goto release; 57026ab6bfe3SJack F Vogel 57036ab6bfe3SJack F Vogel /* Disable LPLU if both link partners support 100BaseT 57046ab6bfe3SJack F Vogel * EEE and 100Full is advertised on both ends of the 57057609433eSJack F Vogel * link, and enable Auto Enable LPI since there will 57067609433eSJack F Vogel * be no driver to enable LPI while in Sx. 57076ab6bfe3SJack F Vogel */ 57086ab6bfe3SJack F Vogel if ((eee_advert & I82579_EEE_100_SUPPORTED) && 57096ab6bfe3SJack F Vogel (dev_spec->eee_lp_ability & 57106ab6bfe3SJack F Vogel I82579_EEE_100_SUPPORTED) && 57117609433eSJack F Vogel (hw->phy.autoneg_advertised & ADVERTISE_100_FULL)) { 57126ab6bfe3SJack F Vogel phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU | 57136ab6bfe3SJack F Vogel E1000_PHY_CTRL_NOND0A_LPLU); 57147609433eSJack F Vogel 57157609433eSJack F Vogel /* Set Auto Enable LPI after link up */ 57167609433eSJack F Vogel hw->phy.ops.read_reg_locked(hw, 57177609433eSJack F Vogel I217_LPI_GPIO_CTRL, 57187609433eSJack F Vogel &phy_reg); 57197609433eSJack F Vogel phy_reg |= I217_LPI_GPIO_CTRL_AUTO_EN_LPI; 57207609433eSJack F Vogel hw->phy.ops.write_reg_locked(hw, 57217609433eSJack F Vogel I217_LPI_GPIO_CTRL, 57227609433eSJack F Vogel phy_reg); 57237609433eSJack F Vogel } 57246ab6bfe3SJack F Vogel } 57256ab6bfe3SJack F Vogel 57266ab6bfe3SJack F Vogel /* For i217 Intel Rapid Start Technology support, 57276ab6bfe3SJack F Vogel * when the system is going into Sx and no manageability engine 57286ab6bfe3SJack F Vogel * is present, the driver must configure proxy to reset only on 57296ab6bfe3SJack F Vogel * power good. LPI (Low Power Idle) state must also reset only 57306ab6bfe3SJack F Vogel * on power good, as well as the MTA (Multicast table array). 57316ab6bfe3SJack F Vogel * The SMBus release must also be disabled on LCD reset. 57326ab6bfe3SJack F Vogel */ 57336ab6bfe3SJack F Vogel if (!(E1000_READ_REG(hw, E1000_FWSM) & 57346ab6bfe3SJack F Vogel E1000_ICH_FWSM_FW_VALID)) { 57356ab6bfe3SJack F Vogel /* Enable proxy to reset only on power good. */ 57366ab6bfe3SJack F Vogel hw->phy.ops.read_reg_locked(hw, I217_PROXY_CTRL, 57376ab6bfe3SJack F Vogel &phy_reg); 57386ab6bfe3SJack F Vogel phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE; 57396ab6bfe3SJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_PROXY_CTRL, 57406ab6bfe3SJack F Vogel phy_reg); 57416ab6bfe3SJack F Vogel 57426ab6bfe3SJack F Vogel /* Set bit enable LPI (EEE) to reset only on 57436ab6bfe3SJack F Vogel * power good. 57446ab6bfe3SJack F Vogel */ 57456ab6bfe3SJack F Vogel hw->phy.ops.read_reg_locked(hw, I217_SxCTRL, &phy_reg); 57466ab6bfe3SJack F Vogel phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET; 57476ab6bfe3SJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_SxCTRL, phy_reg); 57486ab6bfe3SJack F Vogel 57496ab6bfe3SJack F Vogel /* Disable the SMB release on LCD reset. */ 57506ab6bfe3SJack F Vogel hw->phy.ops.read_reg_locked(hw, I217_MEMPWR, &phy_reg); 57516ab6bfe3SJack F Vogel phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE; 57526ab6bfe3SJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_MEMPWR, phy_reg); 57536ab6bfe3SJack F Vogel } 57546ab6bfe3SJack F Vogel 57556ab6bfe3SJack F Vogel /* Enable MTA to reset for Intel Rapid Start Technology 57566ab6bfe3SJack F Vogel * Support 57576ab6bfe3SJack F Vogel */ 57586ab6bfe3SJack F Vogel hw->phy.ops.read_reg_locked(hw, I217_CGFREG, &phy_reg); 57596ab6bfe3SJack F Vogel phy_reg |= I217_CGFREG_ENABLE_MTA_RESET; 57606ab6bfe3SJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_CGFREG, phy_reg); 57616ab6bfe3SJack F Vogel 57626ab6bfe3SJack F Vogel release: 57636ab6bfe3SJack F Vogel hw->phy.ops.release(hw); 57646ab6bfe3SJack F Vogel } 57656ab6bfe3SJack F Vogel out: 57668cfa0ad2SJack F Vogel E1000_WRITE_REG(hw, E1000_PHY_CTRL, phy_ctrl); 57676ab6bfe3SJack F Vogel 57684dab5c37SJack F Vogel if (hw->mac.type == e1000_ich8lan) 57694dab5c37SJack F Vogel e1000_gig_downshift_workaround_ich8lan(hw); 57709d81738fSJack F Vogel 57717d9119bdSJack F Vogel if (hw->mac.type >= e1000_pchlan) { 5772*1bbdc25fSKevin Bowling e1000_oem_bits_config_ich8lan(hw, false); 57736ab6bfe3SJack F Vogel 57746ab6bfe3SJack F Vogel /* Reset PHY to activate OEM bits on 82577/8 */ 57756ab6bfe3SJack F Vogel if (hw->mac.type == e1000_pchlan) 57766ab6bfe3SJack F Vogel e1000_phy_hw_reset_generic(hw); 57776ab6bfe3SJack F Vogel 57787d9119bdSJack F Vogel ret_val = hw->phy.ops.acquire(hw); 57797d9119bdSJack F Vogel if (ret_val) 57807d9119bdSJack F Vogel return; 57817d9119bdSJack F Vogel e1000_write_smbus_addr(hw); 57827d9119bdSJack F Vogel hw->phy.ops.release(hw); 57838cfa0ad2SJack F Vogel } 57848cfa0ad2SJack F Vogel 57858cfa0ad2SJack F Vogel return; 57868cfa0ad2SJack F Vogel } 57878cfa0ad2SJack F Vogel 57888cfa0ad2SJack F Vogel /** 57894dab5c37SJack F Vogel * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0 57904dab5c37SJack F Vogel * @hw: pointer to the HW structure 57914dab5c37SJack F Vogel * 57924dab5c37SJack F Vogel * During Sx to S0 transitions on non-managed devices or managed devices 57934dab5c37SJack F Vogel * on which PHY resets are not blocked, if the PHY registers cannot be 57944dab5c37SJack F Vogel * accessed properly by the s/w toggle the LANPHYPC value to power cycle 57954dab5c37SJack F Vogel * the PHY. 57966ab6bfe3SJack F Vogel * On i217, setup Intel Rapid Start Technology. 57974dab5c37SJack F Vogel **/ 5798c80429ceSEric Joyner u32 e1000_resume_workarounds_pchlan(struct e1000_hw *hw) 57994dab5c37SJack F Vogel { 58004dab5c37SJack F Vogel s32 ret_val; 58014dab5c37SJack F Vogel 58024dab5c37SJack F Vogel DEBUGFUNC("e1000_resume_workarounds_pchlan"); 58036ab6bfe3SJack F Vogel if (hw->mac.type < e1000_pch2lan) 5804c80429ceSEric Joyner return E1000_SUCCESS; 58054dab5c37SJack F Vogel 58066ab6bfe3SJack F Vogel ret_val = e1000_init_phy_workarounds_pchlan(hw); 58074dab5c37SJack F Vogel if (ret_val) { 58086ab6bfe3SJack F Vogel DEBUGOUT1("Failed to init PHY flow ret_val=%d\n", ret_val); 5809c80429ceSEric Joyner return ret_val; 58104dab5c37SJack F Vogel } 58114dab5c37SJack F Vogel 58126ab6bfe3SJack F Vogel /* For i217 Intel Rapid Start Technology support when the system 58136ab6bfe3SJack F Vogel * is transitioning from Sx and no manageability engine is present 58146ab6bfe3SJack F Vogel * configure SMBus to restore on reset, disable proxy, and enable 58156ab6bfe3SJack F Vogel * the reset on MTA (Multicast table array). 58166ab6bfe3SJack F Vogel */ 58176ab6bfe3SJack F Vogel if (hw->phy.type == e1000_phy_i217) { 58186ab6bfe3SJack F Vogel u16 phy_reg; 58194dab5c37SJack F Vogel 58206ab6bfe3SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 58216ab6bfe3SJack F Vogel if (ret_val) { 58226ab6bfe3SJack F Vogel DEBUGOUT("Failed to setup iRST\n"); 5823c80429ceSEric Joyner return ret_val; 58246ab6bfe3SJack F Vogel } 58254dab5c37SJack F Vogel 58267609433eSJack F Vogel /* Clear Auto Enable LPI after link up */ 58277609433eSJack F Vogel hw->phy.ops.read_reg_locked(hw, I217_LPI_GPIO_CTRL, &phy_reg); 58287609433eSJack F Vogel phy_reg &= ~I217_LPI_GPIO_CTRL_AUTO_EN_LPI; 58297609433eSJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_LPI_GPIO_CTRL, phy_reg); 58307609433eSJack F Vogel 58316ab6bfe3SJack F Vogel if (!(E1000_READ_REG(hw, E1000_FWSM) & 58326ab6bfe3SJack F Vogel E1000_ICH_FWSM_FW_VALID)) { 58336ab6bfe3SJack F Vogel /* Restore clear on SMB if no manageability engine 58346ab6bfe3SJack F Vogel * is present 58356ab6bfe3SJack F Vogel */ 58366ab6bfe3SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, I217_MEMPWR, 58376ab6bfe3SJack F Vogel &phy_reg); 58386ab6bfe3SJack F Vogel if (ret_val) 58396ab6bfe3SJack F Vogel goto release; 58406ab6bfe3SJack F Vogel phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE; 58416ab6bfe3SJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_MEMPWR, phy_reg); 58426ab6bfe3SJack F Vogel 58436ab6bfe3SJack F Vogel /* Disable Proxy */ 58446ab6bfe3SJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_PROXY_CTRL, 0); 58456ab6bfe3SJack F Vogel } 58466ab6bfe3SJack F Vogel /* Enable reset on MTA */ 58476ab6bfe3SJack F Vogel ret_val = hw->phy.ops.read_reg_locked(hw, I217_CGFREG, 58486ab6bfe3SJack F Vogel &phy_reg); 58496ab6bfe3SJack F Vogel if (ret_val) 58506ab6bfe3SJack F Vogel goto release; 58516ab6bfe3SJack F Vogel phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET; 58526ab6bfe3SJack F Vogel hw->phy.ops.write_reg_locked(hw, I217_CGFREG, phy_reg); 58534dab5c37SJack F Vogel release: 58546ab6bfe3SJack F Vogel if (ret_val) 58556ab6bfe3SJack F Vogel DEBUGOUT1("Error %d in resume workarounds\n", ret_val); 58564dab5c37SJack F Vogel hw->phy.ops.release(hw); 5857c80429ceSEric Joyner return ret_val; 58586ab6bfe3SJack F Vogel } 5859c80429ceSEric Joyner return E1000_SUCCESS; 58604dab5c37SJack F Vogel } 58614dab5c37SJack F Vogel 58624dab5c37SJack F Vogel /** 58638cfa0ad2SJack F Vogel * e1000_cleanup_led_ich8lan - Restore the default LED operation 58648cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 58658cfa0ad2SJack F Vogel * 58668cfa0ad2SJack F Vogel * Return the LED back to the default configuration. 58678cfa0ad2SJack F Vogel **/ 58688cfa0ad2SJack F Vogel static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw) 58698cfa0ad2SJack F Vogel { 58708cfa0ad2SJack F Vogel DEBUGFUNC("e1000_cleanup_led_ich8lan"); 58718cfa0ad2SJack F Vogel 58728cfa0ad2SJack F Vogel if (hw->phy.type == e1000_phy_ife) 5873a69ed8dfSJack F Vogel return hw->phy.ops.write_reg(hw, IFE_PHY_SPECIAL_CONTROL_LED, 58748cfa0ad2SJack F Vogel 0); 58758cfa0ad2SJack F Vogel 5876a69ed8dfSJack F Vogel E1000_WRITE_REG(hw, E1000_LEDCTL, hw->mac.ledctl_default); 5877a69ed8dfSJack F Vogel return E1000_SUCCESS; 58788cfa0ad2SJack F Vogel } 58798cfa0ad2SJack F Vogel 58808cfa0ad2SJack F Vogel /** 58818cfa0ad2SJack F Vogel * e1000_led_on_ich8lan - Turn LEDs on 58828cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 58838cfa0ad2SJack F Vogel * 58848cfa0ad2SJack F Vogel * Turn on the LEDs. 58858cfa0ad2SJack F Vogel **/ 58868cfa0ad2SJack F Vogel static s32 e1000_led_on_ich8lan(struct e1000_hw *hw) 58878cfa0ad2SJack F Vogel { 58888cfa0ad2SJack F Vogel DEBUGFUNC("e1000_led_on_ich8lan"); 58898cfa0ad2SJack F Vogel 58908cfa0ad2SJack F Vogel if (hw->phy.type == e1000_phy_ife) 5891a69ed8dfSJack F Vogel return hw->phy.ops.write_reg(hw, IFE_PHY_SPECIAL_CONTROL_LED, 58928cfa0ad2SJack F Vogel (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON)); 58938cfa0ad2SJack F Vogel 5894a69ed8dfSJack F Vogel E1000_WRITE_REG(hw, E1000_LEDCTL, hw->mac.ledctl_mode2); 5895a69ed8dfSJack F Vogel return E1000_SUCCESS; 58968cfa0ad2SJack F Vogel } 58978cfa0ad2SJack F Vogel 58988cfa0ad2SJack F Vogel /** 58998cfa0ad2SJack F Vogel * e1000_led_off_ich8lan - Turn LEDs off 59008cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 59018cfa0ad2SJack F Vogel * 59028cfa0ad2SJack F Vogel * Turn off the LEDs. 59038cfa0ad2SJack F Vogel **/ 59048cfa0ad2SJack F Vogel static s32 e1000_led_off_ich8lan(struct e1000_hw *hw) 59058cfa0ad2SJack F Vogel { 59068cfa0ad2SJack F Vogel DEBUGFUNC("e1000_led_off_ich8lan"); 59078cfa0ad2SJack F Vogel 59088cfa0ad2SJack F Vogel if (hw->phy.type == e1000_phy_ife) 5909a69ed8dfSJack F Vogel return hw->phy.ops.write_reg(hw, IFE_PHY_SPECIAL_CONTROL_LED, 59108cfa0ad2SJack F Vogel (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_OFF)); 59118cfa0ad2SJack F Vogel 5912a69ed8dfSJack F Vogel E1000_WRITE_REG(hw, E1000_LEDCTL, hw->mac.ledctl_mode1); 5913a69ed8dfSJack F Vogel return E1000_SUCCESS; 59148cfa0ad2SJack F Vogel } 59158cfa0ad2SJack F Vogel 59168cfa0ad2SJack F Vogel /** 59179d81738fSJack F Vogel * e1000_setup_led_pchlan - Configures SW controllable LED 59189d81738fSJack F Vogel * @hw: pointer to the HW structure 59199d81738fSJack F Vogel * 59209d81738fSJack F Vogel * This prepares the SW controllable LED for use. 59219d81738fSJack F Vogel **/ 59229d81738fSJack F Vogel static s32 e1000_setup_led_pchlan(struct e1000_hw *hw) 59239d81738fSJack F Vogel { 59249d81738fSJack F Vogel DEBUGFUNC("e1000_setup_led_pchlan"); 59259d81738fSJack F Vogel 59269d81738fSJack F Vogel return hw->phy.ops.write_reg(hw, HV_LED_CONFIG, 59279d81738fSJack F Vogel (u16)hw->mac.ledctl_mode1); 59289d81738fSJack F Vogel } 59299d81738fSJack F Vogel 59309d81738fSJack F Vogel /** 59319d81738fSJack F Vogel * e1000_cleanup_led_pchlan - Restore the default LED operation 59329d81738fSJack F Vogel * @hw: pointer to the HW structure 59339d81738fSJack F Vogel * 59349d81738fSJack F Vogel * Return the LED back to the default configuration. 59359d81738fSJack F Vogel **/ 59369d81738fSJack F Vogel static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw) 59379d81738fSJack F Vogel { 59389d81738fSJack F Vogel DEBUGFUNC("e1000_cleanup_led_pchlan"); 59399d81738fSJack F Vogel 59409d81738fSJack F Vogel return hw->phy.ops.write_reg(hw, HV_LED_CONFIG, 59419d81738fSJack F Vogel (u16)hw->mac.ledctl_default); 59429d81738fSJack F Vogel } 59439d81738fSJack F Vogel 59449d81738fSJack F Vogel /** 59459d81738fSJack F Vogel * e1000_led_on_pchlan - Turn LEDs on 59469d81738fSJack F Vogel * @hw: pointer to the HW structure 59479d81738fSJack F Vogel * 59489d81738fSJack F Vogel * Turn on the LEDs. 59499d81738fSJack F Vogel **/ 59509d81738fSJack F Vogel static s32 e1000_led_on_pchlan(struct e1000_hw *hw) 59519d81738fSJack F Vogel { 59529d81738fSJack F Vogel u16 data = (u16)hw->mac.ledctl_mode2; 59539d81738fSJack F Vogel u32 i, led; 59549d81738fSJack F Vogel 59559d81738fSJack F Vogel DEBUGFUNC("e1000_led_on_pchlan"); 59569d81738fSJack F Vogel 59576ab6bfe3SJack F Vogel /* If no link, then turn LED on by setting the invert bit 59589d81738fSJack F Vogel * for each LED that's mode is "link_up" in ledctl_mode2. 59599d81738fSJack F Vogel */ 59609d81738fSJack F Vogel if (!(E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU)) { 59619d81738fSJack F Vogel for (i = 0; i < 3; i++) { 59629d81738fSJack F Vogel led = (data >> (i * 5)) & E1000_PHY_LED0_MASK; 59639d81738fSJack F Vogel if ((led & E1000_PHY_LED0_MODE_MASK) != 59649d81738fSJack F Vogel E1000_LEDCTL_MODE_LINK_UP) 59659d81738fSJack F Vogel continue; 59669d81738fSJack F Vogel if (led & E1000_PHY_LED0_IVRT) 59679d81738fSJack F Vogel data &= ~(E1000_PHY_LED0_IVRT << (i * 5)); 59689d81738fSJack F Vogel else 59699d81738fSJack F Vogel data |= (E1000_PHY_LED0_IVRT << (i * 5)); 59709d81738fSJack F Vogel } 59719d81738fSJack F Vogel } 59729d81738fSJack F Vogel 59739d81738fSJack F Vogel return hw->phy.ops.write_reg(hw, HV_LED_CONFIG, data); 59749d81738fSJack F Vogel } 59759d81738fSJack F Vogel 59769d81738fSJack F Vogel /** 59779d81738fSJack F Vogel * e1000_led_off_pchlan - Turn LEDs off 59789d81738fSJack F Vogel * @hw: pointer to the HW structure 59799d81738fSJack F Vogel * 59809d81738fSJack F Vogel * Turn off the LEDs. 59819d81738fSJack F Vogel **/ 59829d81738fSJack F Vogel static s32 e1000_led_off_pchlan(struct e1000_hw *hw) 59839d81738fSJack F Vogel { 59849d81738fSJack F Vogel u16 data = (u16)hw->mac.ledctl_mode1; 59859d81738fSJack F Vogel u32 i, led; 59869d81738fSJack F Vogel 59879d81738fSJack F Vogel DEBUGFUNC("e1000_led_off_pchlan"); 59889d81738fSJack F Vogel 59896ab6bfe3SJack F Vogel /* If no link, then turn LED off by clearing the invert bit 59909d81738fSJack F Vogel * for each LED that's mode is "link_up" in ledctl_mode1. 59919d81738fSJack F Vogel */ 59929d81738fSJack F Vogel if (!(E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU)) { 59939d81738fSJack F Vogel for (i = 0; i < 3; i++) { 59949d81738fSJack F Vogel led = (data >> (i * 5)) & E1000_PHY_LED0_MASK; 59959d81738fSJack F Vogel if ((led & E1000_PHY_LED0_MODE_MASK) != 59969d81738fSJack F Vogel E1000_LEDCTL_MODE_LINK_UP) 59979d81738fSJack F Vogel continue; 59989d81738fSJack F Vogel if (led & E1000_PHY_LED0_IVRT) 59999d81738fSJack F Vogel data &= ~(E1000_PHY_LED0_IVRT << (i * 5)); 60009d81738fSJack F Vogel else 60019d81738fSJack F Vogel data |= (E1000_PHY_LED0_IVRT << (i * 5)); 60029d81738fSJack F Vogel } 60039d81738fSJack F Vogel } 60049d81738fSJack F Vogel 60059d81738fSJack F Vogel return hw->phy.ops.write_reg(hw, HV_LED_CONFIG, data); 60069d81738fSJack F Vogel } 60079d81738fSJack F Vogel 60089d81738fSJack F Vogel /** 60097d9119bdSJack F Vogel * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset 60108cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 60118cfa0ad2SJack F Vogel * 60127d9119bdSJack F Vogel * Read appropriate register for the config done bit for completion status 60137d9119bdSJack F Vogel * and configure the PHY through s/w for EEPROM-less parts. 60147d9119bdSJack F Vogel * 60157d9119bdSJack F Vogel * NOTE: some silicon which is EEPROM-less will fail trying to read the 60167d9119bdSJack F Vogel * config done bit, so only an error is logged and continues. If we were 60177d9119bdSJack F Vogel * to return with error, EEPROM-less silicon would not be able to be reset 60187d9119bdSJack F Vogel * or change link. 60198cfa0ad2SJack F Vogel **/ 60208cfa0ad2SJack F Vogel static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw) 60218cfa0ad2SJack F Vogel { 60228cfa0ad2SJack F Vogel s32 ret_val = E1000_SUCCESS; 60238cfa0ad2SJack F Vogel u32 bank = 0; 60247d9119bdSJack F Vogel u32 status; 60258cfa0ad2SJack F Vogel 60267d9119bdSJack F Vogel DEBUGFUNC("e1000_get_cfg_done_ich8lan"); 60279d81738fSJack F Vogel 60288cfa0ad2SJack F Vogel e1000_get_cfg_done_generic(hw); 60298cfa0ad2SJack F Vogel 60307d9119bdSJack F Vogel /* Wait for indication from h/w that it has completed basic config */ 60317d9119bdSJack F Vogel if (hw->mac.type >= e1000_ich10lan) { 60327d9119bdSJack F Vogel e1000_lan_init_done_ich8lan(hw); 60337d9119bdSJack F Vogel } else { 60347d9119bdSJack F Vogel ret_val = e1000_get_auto_rd_done_generic(hw); 60357d9119bdSJack F Vogel if (ret_val) { 60366ab6bfe3SJack F Vogel /* When auto config read does not complete, do not 60377d9119bdSJack F Vogel * return with an error. This can happen in situations 60387d9119bdSJack F Vogel * where there is no eeprom and prevents getting link. 60397d9119bdSJack F Vogel */ 60407d9119bdSJack F Vogel DEBUGOUT("Auto Read Done did not complete\n"); 60417d9119bdSJack F Vogel ret_val = E1000_SUCCESS; 60427d9119bdSJack F Vogel } 60437d9119bdSJack F Vogel } 60447d9119bdSJack F Vogel 60457d9119bdSJack F Vogel /* Clear PHY Reset Asserted bit */ 60467d9119bdSJack F Vogel status = E1000_READ_REG(hw, E1000_STATUS); 60477d9119bdSJack F Vogel if (status & E1000_STATUS_PHYRA) 60487d9119bdSJack F Vogel E1000_WRITE_REG(hw, E1000_STATUS, status & ~E1000_STATUS_PHYRA); 60497d9119bdSJack F Vogel else 60507d9119bdSJack F Vogel DEBUGOUT("PHY Reset Asserted not set - needs delay\n"); 60517d9119bdSJack F Vogel 60528cfa0ad2SJack F Vogel /* If EEPROM is not marked present, init the IGP 3 PHY manually */ 60534edd8523SJack F Vogel if (hw->mac.type <= e1000_ich9lan) { 60546ab6bfe3SJack F Vogel if (!(E1000_READ_REG(hw, E1000_EECD) & E1000_EECD_PRES) && 60558cfa0ad2SJack F Vogel (hw->phy.type == e1000_phy_igp_3)) { 60568cfa0ad2SJack F Vogel e1000_phy_init_script_igp3(hw); 60578cfa0ad2SJack F Vogel } 60588cfa0ad2SJack F Vogel } else { 60598cfa0ad2SJack F Vogel if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) { 6060daf9197cSJack F Vogel /* Maybe we should do a basic PHY config */ 60618cfa0ad2SJack F Vogel DEBUGOUT("EEPROM not present\n"); 60628cfa0ad2SJack F Vogel ret_val = -E1000_ERR_CONFIG; 60638cfa0ad2SJack F Vogel } 60648cfa0ad2SJack F Vogel } 60658cfa0ad2SJack F Vogel 60668cfa0ad2SJack F Vogel return ret_val; 60678cfa0ad2SJack F Vogel } 60688cfa0ad2SJack F Vogel 60698cfa0ad2SJack F Vogel /** 60708cfa0ad2SJack F Vogel * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down 60718cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 60728cfa0ad2SJack F Vogel * 60738cfa0ad2SJack F Vogel * In the case of a PHY power down to save power, or to turn off link during a 60748cfa0ad2SJack F Vogel * driver unload, or wake on lan is not enabled, remove the link. 60758cfa0ad2SJack F Vogel **/ 60768cfa0ad2SJack F Vogel static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw) 60778cfa0ad2SJack F Vogel { 60788cfa0ad2SJack F Vogel /* If the management interface is not enabled, then power down */ 6079daf9197cSJack F Vogel if (!(hw->mac.ops.check_mng_mode(hw) || 6080daf9197cSJack F Vogel hw->phy.ops.check_reset_block(hw))) 60818cfa0ad2SJack F Vogel e1000_power_down_phy_copper(hw); 60828cfa0ad2SJack F Vogel 60838cfa0ad2SJack F Vogel return; 60848cfa0ad2SJack F Vogel } 60858cfa0ad2SJack F Vogel 60868cfa0ad2SJack F Vogel /** 60878cfa0ad2SJack F Vogel * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters 60888cfa0ad2SJack F Vogel * @hw: pointer to the HW structure 60898cfa0ad2SJack F Vogel * 60908cfa0ad2SJack F Vogel * Clears hardware counters specific to the silicon family and calls 60918cfa0ad2SJack F Vogel * clear_hw_cntrs_generic to clear all general purpose counters. 60928cfa0ad2SJack F Vogel **/ 60938cfa0ad2SJack F Vogel static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw) 60948cfa0ad2SJack F Vogel { 60959d81738fSJack F Vogel u16 phy_data; 60964dab5c37SJack F Vogel s32 ret_val; 60979d81738fSJack F Vogel 60988cfa0ad2SJack F Vogel DEBUGFUNC("e1000_clear_hw_cntrs_ich8lan"); 60998cfa0ad2SJack F Vogel 61008cfa0ad2SJack F Vogel e1000_clear_hw_cntrs_base_generic(hw); 61018cfa0ad2SJack F Vogel 6102daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_ALGNERRC); 6103daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_RXERRC); 6104daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_TNCRS); 6105daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_CEXTERR); 6106daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_TSCTC); 6107daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_TSCTFC); 61088cfa0ad2SJack F Vogel 6109daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_MGTPRC); 6110daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_MGTPDC); 6111daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_MGTPTC); 61128cfa0ad2SJack F Vogel 6113daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_IAC); 6114daf9197cSJack F Vogel E1000_READ_REG(hw, E1000_ICRXOC); 61159d81738fSJack F Vogel 61169d81738fSJack F Vogel /* Clear PHY statistics registers */ 61179d81738fSJack F Vogel if ((hw->phy.type == e1000_phy_82578) || 61187d9119bdSJack F Vogel (hw->phy.type == e1000_phy_82579) || 61196ab6bfe3SJack F Vogel (hw->phy.type == e1000_phy_i217) || 61209d81738fSJack F Vogel (hw->phy.type == e1000_phy_82577)) { 61214dab5c37SJack F Vogel ret_val = hw->phy.ops.acquire(hw); 61224dab5c37SJack F Vogel if (ret_val) 61234dab5c37SJack F Vogel return; 61244dab5c37SJack F Vogel ret_val = hw->phy.ops.set_page(hw, 61254dab5c37SJack F Vogel HV_STATS_PAGE << IGP_PAGE_SHIFT); 61264dab5c37SJack F Vogel if (ret_val) 61274dab5c37SJack F Vogel goto release; 61284dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data); 61294dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data); 61304dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data); 61314dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data); 61324dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data); 61334dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data); 61344dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data); 61354dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data); 61364dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data); 61374dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data); 61384dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data); 61394dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data); 61404dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data); 61414dab5c37SJack F Vogel hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data); 61424dab5c37SJack F Vogel release: 61434dab5c37SJack F Vogel hw->phy.ops.release(hw); 61449d81738fSJack F Vogel } 61458cfa0ad2SJack F Vogel } 61468cfa0ad2SJack F Vogel 6147