xref: /freebsd/sys/dev/e1000/e1000_defines.h (revision 71625ec9ad2a9bc8c09784fbd23b759830e0ee5f)
18cfa0ad2SJack F Vogel /******************************************************************************
27282444bSPedro F. Giffuni   SPDX-License-Identifier: BSD-3-Clause
38cfa0ad2SJack F Vogel 
4702cac6cSKevin Bowling   Copyright (c) 2001-2020, Intel Corporation
58cfa0ad2SJack F Vogel   All rights reserved.
68cfa0ad2SJack F Vogel 
78cfa0ad2SJack F Vogel   Redistribution and use in source and binary forms, with or without
88cfa0ad2SJack F Vogel   modification, are permitted provided that the following conditions are met:
98cfa0ad2SJack F Vogel 
108cfa0ad2SJack F Vogel    1. Redistributions of source code must retain the above copyright notice,
118cfa0ad2SJack F Vogel       this list of conditions and the following disclaimer.
128cfa0ad2SJack F Vogel 
138cfa0ad2SJack F Vogel    2. Redistributions in binary form must reproduce the above copyright
148cfa0ad2SJack F Vogel       notice, this list of conditions and the following disclaimer in the
158cfa0ad2SJack F Vogel       documentation and/or other materials provided with the distribution.
168cfa0ad2SJack F Vogel 
178cfa0ad2SJack F Vogel    3. Neither the name of the Intel Corporation nor the names of its
188cfa0ad2SJack F Vogel       contributors may be used to endorse or promote products derived from
198cfa0ad2SJack F Vogel       this software without specific prior written permission.
208cfa0ad2SJack F Vogel 
218cfa0ad2SJack F Vogel   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
228cfa0ad2SJack F Vogel   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
238cfa0ad2SJack F Vogel   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
248cfa0ad2SJack F Vogel   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
258cfa0ad2SJack F Vogel   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
268cfa0ad2SJack F Vogel   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
278cfa0ad2SJack F Vogel   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
288cfa0ad2SJack F Vogel   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
298cfa0ad2SJack F Vogel   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
308cfa0ad2SJack F Vogel   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
318cfa0ad2SJack F Vogel   POSSIBILITY OF SUCH DAMAGE.
328cfa0ad2SJack F Vogel 
338cfa0ad2SJack F Vogel ******************************************************************************/
348cfa0ad2SJack F Vogel 
358cfa0ad2SJack F Vogel #ifndef _E1000_DEFINES_H_
368cfa0ad2SJack F Vogel #define _E1000_DEFINES_H_
378cfa0ad2SJack F Vogel 
388cfa0ad2SJack F Vogel /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
398cfa0ad2SJack F Vogel #define REQ_TX_DESCRIPTOR_MULTIPLE  8
408cfa0ad2SJack F Vogel #define REQ_RX_DESCRIPTOR_MULTIPLE  8
418cfa0ad2SJack F Vogel 
428cfa0ad2SJack F Vogel /* Definitions for power management and wakeup registers */
438cfa0ad2SJack F Vogel /* Wake Up Control */
448cfa0ad2SJack F Vogel #define E1000_WUC_APME		0x00000001 /* APM Enable */
458cfa0ad2SJack F Vogel #define E1000_WUC_PME_EN	0x00000002 /* PME Enable */
467609433eSJack F Vogel #define E1000_WUC_PME_STATUS	0x00000004 /* PME Status */
477609433eSJack F Vogel #define E1000_WUC_APMPME	0x00000008 /* Assert PME on APM Wakeup */
488cfa0ad2SJack F Vogel #define E1000_WUC_PHY_WAKE	0x00000100 /* if PHY supports wakeup */
498cfa0ad2SJack F Vogel 
508cfa0ad2SJack F Vogel /* Wake Up Filter Control */
518cfa0ad2SJack F Vogel #define E1000_WUFC_LNKC	0x00000001 /* Link Status Change Wakeup Enable */
528cfa0ad2SJack F Vogel #define E1000_WUFC_MAG	0x00000002 /* Magic Packet Wakeup Enable */
538cfa0ad2SJack F Vogel #define E1000_WUFC_EX	0x00000004 /* Directed Exact Wakeup Enable */
548cfa0ad2SJack F Vogel #define E1000_WUFC_MC	0x00000008 /* Directed Multicast Wakeup Enable */
558cfa0ad2SJack F Vogel #define E1000_WUFC_BC	0x00000010 /* Broadcast Wakeup Enable */
568cfa0ad2SJack F Vogel #define E1000_WUFC_ARP	0x00000020 /* ARP Request Packet Wakeup Enable */
578cfa0ad2SJack F Vogel #define E1000_WUFC_IPV4	0x00000040 /* Directed IPv4 Packet Wakeup Enable */
588cfa0ad2SJack F Vogel #define E1000_WUFC_FLX0		0x00010000 /* Flexible Filter 0 Enable */
598cfa0ad2SJack F Vogel 
608cfa0ad2SJack F Vogel /* Wake Up Status */
618cfa0ad2SJack F Vogel #define E1000_WUS_LNKC		E1000_WUFC_LNKC
628cfa0ad2SJack F Vogel #define E1000_WUS_MAG		E1000_WUFC_MAG
638cfa0ad2SJack F Vogel #define E1000_WUS_EX		E1000_WUFC_EX
648cfa0ad2SJack F Vogel #define E1000_WUS_MC		E1000_WUFC_MC
658cfa0ad2SJack F Vogel #define E1000_WUS_BC		E1000_WUFC_BC
668cfa0ad2SJack F Vogel 
678cfa0ad2SJack F Vogel /* Extended Device Control */
686ab6bfe3SJack F Vogel #define E1000_CTRL_EXT_LPCD		0x00000004 /* LCD Power Cycle Done */
694dab5c37SJack F Vogel #define E1000_CTRL_EXT_SDP4_DATA	0x00000010 /* SW Definable Pin 4 data */
704dab5c37SJack F Vogel #define E1000_CTRL_EXT_SDP6_DATA	0x00000040 /* SW Definable Pin 6 data */
714dab5c37SJack F Vogel #define E1000_CTRL_EXT_SDP3_DATA	0x00000080 /* SW Definable Pin 3 data */
728cfa0ad2SJack F Vogel /* SDP 4/5 (bits 8,9) are reserved in >= 82575 */
738cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_SDP4_DIR	0x00000100 /* Direction of SDP4 0=in 1=out */
748cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_SDP6_DIR	0x00000400 /* Direction of SDP6 0=in 1=out */
754edd8523SJack F Vogel #define E1000_CTRL_EXT_SDP3_DIR	0x00000800 /* Direction of SDP3 0=in 1=out */
766ab6bfe3SJack F Vogel #define E1000_CTRL_EXT_FORCE_SMBUS	0x00000800 /* Force SMBus mode */
778cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_EE_RST	0x00002000 /* Reinitialize from EEPROM */
788cfa0ad2SJack F Vogel /* Physical Func Reset Done Indication */
798cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_PFRSTD	0x00004000
808cc64f1eSJack F Vogel #define E1000_CTRL_EXT_SDLPE	0X00040000  /* SerDes Low Power Enable */
818cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_SPD_BYPS	0x00008000 /* Speed Select Bypass */
828cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_RO_DIS	0x00020000 /* Relaxed Ordering disable */
834dab5c37SJack F Vogel #define E1000_CTRL_EXT_DMA_DYN_CLK_EN	0x00080000 /* DMA Dynamic Clk Gating */
848cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_LINK_MODE_MASK	0x00C00000
854dab5c37SJack F Vogel /* Offset of the link mode field in Ctrl Ext register */
864dab5c37SJack F Vogel #define E1000_CTRL_EXT_LINK_MODE_OFFSET	22
874edd8523SJack F Vogel #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX	0x00400000
888cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_LINK_MODE_GMII	0x00000000
898cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES	0x00C00000
908cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_LINK_MODE_SGMII	0x00800000
918cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_EIAME		0x01000000
928cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_IRCA		0x00000001
934dab5c37SJack F Vogel #define E1000_CTRL_EXT_DRV_LOAD		0x10000000 /* Drv loaded bit for FW */
944dab5c37SJack F Vogel #define E1000_CTRL_EXT_IAME		0x08000000 /* Int ACK Auto-mask */
958cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_PBA_CLR		0x80000000 /* PBA Clear */
968cfa0ad2SJack F Vogel #define E1000_CTRL_EXT_LSECCK		0x00001000
979d81738fSJack F Vogel #define E1000_CTRL_EXT_PHYPDEN		0x00100000
988cfa0ad2SJack F Vogel #define E1000_I2CCMD_REG_ADDR_SHIFT	16
998cfa0ad2SJack F Vogel #define E1000_I2CCMD_PHY_ADDR_SHIFT	24
1008cfa0ad2SJack F Vogel #define E1000_I2CCMD_OPCODE_READ	0x08000000
1018cfa0ad2SJack F Vogel #define E1000_I2CCMD_OPCODE_WRITE	0x00000000
1028cfa0ad2SJack F Vogel #define E1000_I2CCMD_READY		0x20000000
1038cfa0ad2SJack F Vogel #define E1000_I2CCMD_ERROR		0x80000000
1044dab5c37SJack F Vogel #define E1000_I2CCMD_SFP_DATA_ADDR(a)	(0x0000 + (a))
1054dab5c37SJack F Vogel #define E1000_I2CCMD_SFP_DIAG_ADDR(a)	(0x0100 + (a))
1068cfa0ad2SJack F Vogel #define E1000_MAX_SGMII_PHY_REG_ADDR	255
1078cfa0ad2SJack F Vogel #define E1000_I2CCMD_PHY_TIMEOUT	200
1088cfa0ad2SJack F Vogel #define E1000_IVAR_VALID	0x80
1098cfa0ad2SJack F Vogel #define E1000_GPIE_NSICR	0x00000001
1108cfa0ad2SJack F Vogel #define E1000_GPIE_MSIX_MODE	0x00000010
1118cfa0ad2SJack F Vogel #define E1000_GPIE_EIAME	0x40000000
1128cfa0ad2SJack F Vogel #define E1000_GPIE_PBA		0x80000000
1138cfa0ad2SJack F Vogel 
1148cfa0ad2SJack F Vogel /* Receive Descriptor bit definitions */
1158cfa0ad2SJack F Vogel #define E1000_RXD_STAT_DD	0x01    /* Descriptor Done */
1168cfa0ad2SJack F Vogel #define E1000_RXD_STAT_EOP	0x02    /* End of Packet */
1178cfa0ad2SJack F Vogel #define E1000_RXD_STAT_IXSM	0x04    /* Ignore checksum */
1188cfa0ad2SJack F Vogel #define E1000_RXD_STAT_VP	0x08    /* IEEE VLAN Packet */
1198cfa0ad2SJack F Vogel #define E1000_RXD_STAT_UDPCS	0x10    /* UDP xsum calculated */
1208cfa0ad2SJack F Vogel #define E1000_RXD_STAT_TCPCS	0x20    /* TCP xsum calculated */
1218cfa0ad2SJack F Vogel #define E1000_RXD_STAT_IPCS	0x40    /* IP xsum calculated */
1228cfa0ad2SJack F Vogel #define E1000_RXD_STAT_PIF	0x80    /* passed in-exact filter */
1238cfa0ad2SJack F Vogel #define E1000_RXD_STAT_IPIDV	0x200   /* IP identification valid */
1248cfa0ad2SJack F Vogel #define E1000_RXD_STAT_UDPV	0x400   /* Valid UDP checksum */
1258cfa0ad2SJack F Vogel #define E1000_RXD_STAT_DYNINT	0x800   /* Pkt caused INT via DYNINT */
1268cfa0ad2SJack F Vogel #define E1000_RXD_ERR_CE	0x01    /* CRC Error */
1278cfa0ad2SJack F Vogel #define E1000_RXD_ERR_SE	0x02    /* Symbol Error */
1288cfa0ad2SJack F Vogel #define E1000_RXD_ERR_SEQ	0x04    /* Sequence Error */
1298cfa0ad2SJack F Vogel #define E1000_RXD_ERR_CXE	0x10    /* Carrier Extension Error */
1308cfa0ad2SJack F Vogel #define E1000_RXD_ERR_TCPE	0x20    /* TCP/UDP Checksum Error */
1318cfa0ad2SJack F Vogel #define E1000_RXD_ERR_IPE	0x40    /* IP Checksum Error */
1328cfa0ad2SJack F Vogel #define E1000_RXD_ERR_RXE	0x80    /* Rx Data Error */
1338cfa0ad2SJack F Vogel #define E1000_RXD_SPC_VLAN_MASK	0x0FFF  /* VLAN ID is in lower 12 bits */
1348cfa0ad2SJack F Vogel 
1358cc64f1eSJack F Vogel #define E1000_RXDEXT_STATERR_TST	0x00000100 /* Time Stamp taken */
1361fd3c44fSJack F Vogel #define E1000_RXDEXT_STATERR_LB		0x00040000
1378cfa0ad2SJack F Vogel #define E1000_RXDEXT_STATERR_CE		0x01000000
1388cfa0ad2SJack F Vogel #define E1000_RXDEXT_STATERR_SE		0x02000000
1398cfa0ad2SJack F Vogel #define E1000_RXDEXT_STATERR_SEQ	0x04000000
1408cfa0ad2SJack F Vogel #define E1000_RXDEXT_STATERR_CXE	0x10000000
1418cfa0ad2SJack F Vogel #define E1000_RXDEXT_STATERR_TCPE	0x20000000
1428cfa0ad2SJack F Vogel #define E1000_RXDEXT_STATERR_IPE	0x40000000
1438cfa0ad2SJack F Vogel #define E1000_RXDEXT_STATERR_RXE	0x80000000
1448cfa0ad2SJack F Vogel 
1458cfa0ad2SJack F Vogel /* mask to determine if packets should be dropped due to frame errors */
1468cfa0ad2SJack F Vogel #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
1478cfa0ad2SJack F Vogel 	E1000_RXD_ERR_CE  |		\
1488cfa0ad2SJack F Vogel 	E1000_RXD_ERR_SE  |		\
1498cfa0ad2SJack F Vogel 	E1000_RXD_ERR_SEQ |		\
1508cfa0ad2SJack F Vogel 	E1000_RXD_ERR_CXE |		\
1518cfa0ad2SJack F Vogel 	E1000_RXD_ERR_RXE)
1528cfa0ad2SJack F Vogel 
1538cfa0ad2SJack F Vogel /* Same mask, but for extended and packet split descriptors */
1548cfa0ad2SJack F Vogel #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
1558cfa0ad2SJack F Vogel 	E1000_RXDEXT_STATERR_CE  |	\
1568cfa0ad2SJack F Vogel 	E1000_RXDEXT_STATERR_SE  |	\
1578cfa0ad2SJack F Vogel 	E1000_RXDEXT_STATERR_SEQ |	\
1588cfa0ad2SJack F Vogel 	E1000_RXDEXT_STATERR_CXE |	\
1598cfa0ad2SJack F Vogel 	E1000_RXDEXT_STATERR_RXE)
1608cfa0ad2SJack F Vogel 
16123c9098bSSean Bruno #define E1000_MRQC_RSS_ENABLE_2Q		0x00000001
1628cfa0ad2SJack F Vogel #define E1000_MRQC_RSS_FIELD_MASK		0xFFFF0000
1638cfa0ad2SJack F Vogel #define E1000_MRQC_RSS_FIELD_IPV4_TCP		0x00010000
1648cfa0ad2SJack F Vogel #define E1000_MRQC_RSS_FIELD_IPV4		0x00020000
1658cfa0ad2SJack F Vogel #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX	0x00040000
16623c9098bSSean Bruno #define E1000_MRQC_RSS_FIELD_IPV6_EX		0x00080000
1678cfa0ad2SJack F Vogel #define E1000_MRQC_RSS_FIELD_IPV6		0x00100000
1688cfa0ad2SJack F Vogel #define E1000_MRQC_RSS_FIELD_IPV6_TCP		0x00200000
1698cfa0ad2SJack F Vogel 
1708cfa0ad2SJack F Vogel #define E1000_RXDPS_HDRSTAT_HDRSP		0x00008000
1718cfa0ad2SJack F Vogel 
1728cfa0ad2SJack F Vogel /* Management Control */
1738cfa0ad2SJack F Vogel #define E1000_MANC_SMBUS_EN	0x00000001 /* SMBus Enabled - RO */
1748cfa0ad2SJack F Vogel #define E1000_MANC_ASF_EN	0x00000002 /* ASF Enabled - RO */
1758cfa0ad2SJack F Vogel #define E1000_MANC_ARP_EN	0x00002000 /* Enable ARP Request Filtering */
1768cfa0ad2SJack F Vogel #define E1000_MANC_RCV_TCO_EN	0x00020000 /* Receive TCO Packets Enabled */
1778cfa0ad2SJack F Vogel #define E1000_MANC_BLK_PHY_RST_ON_IDE	0x00040000 /* Block phy resets */
1788cfa0ad2SJack F Vogel /* Enable MAC address filtering */
1798cfa0ad2SJack F Vogel #define E1000_MANC_EN_MAC_ADDR_FILTER	0x00100000
1808cfa0ad2SJack F Vogel /* Enable MNG packets to host memory */
1818cfa0ad2SJack F Vogel #define E1000_MANC_EN_MNG2HOST		0x00200000
1828cfa0ad2SJack F Vogel 
1838ec87fc5SJack F Vogel #define E1000_MANC2H_PORT_623		0x00000020 /* Port 0x26f */
1848ec87fc5SJack F Vogel #define E1000_MANC2H_PORT_664		0x00000040 /* Port 0x298 */
1858ec87fc5SJack F Vogel #define E1000_MDEF_PORT_623		0x00000800 /* Port 0x26f */
1868ec87fc5SJack F Vogel #define E1000_MDEF_PORT_664		0x00000400 /* Port 0x298 */
1878ec87fc5SJack F Vogel 
1888cfa0ad2SJack F Vogel /* Receive Control */
1898cfa0ad2SJack F Vogel #define E1000_RCTL_RST		0x00000001 /* Software reset */
1908cfa0ad2SJack F Vogel #define E1000_RCTL_EN		0x00000002 /* enable */
1918cfa0ad2SJack F Vogel #define E1000_RCTL_SBP		0x00000004 /* store bad packet */
1929d81738fSJack F Vogel #define E1000_RCTL_UPE		0x00000008 /* unicast promisc enable */
1939d81738fSJack F Vogel #define E1000_RCTL_MPE		0x00000010 /* multicast promisc enable */
1948cfa0ad2SJack F Vogel #define E1000_RCTL_LPE		0x00000020 /* long packet enable */
1958cfa0ad2SJack F Vogel #define E1000_RCTL_LBM_NO	0x00000000 /* no loopback mode */
1968cfa0ad2SJack F Vogel #define E1000_RCTL_LBM_MAC	0x00000040 /* MAC loopback mode */
1978cfa0ad2SJack F Vogel #define E1000_RCTL_LBM_TCVR	0x000000C0 /* tcvr loopback mode */
1988cfa0ad2SJack F Vogel #define E1000_RCTL_DTYP_PS	0x00000400 /* Packet Split descriptor */
199f0ecc46dSJack F Vogel #define E1000_RCTL_RDMTS_HALF	0x00000000 /* Rx desc min thresh size */
200c80429ceSEric Joyner #define E1000_RCTL_RDMTS_HEX	0x00010000
201c80429ceSEric Joyner #define E1000_RCTL_RDMTS1_HEX	E1000_RCTL_RDMTS_HEX
2028cfa0ad2SJack F Vogel #define E1000_RCTL_MO_SHIFT	12 /* multicast offset shift */
2038cfa0ad2SJack F Vogel #define E1000_RCTL_MO_3		0x00003000 /* multicast offset 15:4 */
2048cfa0ad2SJack F Vogel #define E1000_RCTL_BAM		0x00008000 /* broadcast enable */
2058cfa0ad2SJack F Vogel /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
206f0ecc46dSJack F Vogel #define E1000_RCTL_SZ_2048	0x00000000 /* Rx buffer size 2048 */
207f0ecc46dSJack F Vogel #define E1000_RCTL_SZ_1024	0x00010000 /* Rx buffer size 1024 */
208f0ecc46dSJack F Vogel #define E1000_RCTL_SZ_512	0x00020000 /* Rx buffer size 512 */
209f0ecc46dSJack F Vogel #define E1000_RCTL_SZ_256	0x00030000 /* Rx buffer size 256 */
2108cfa0ad2SJack F Vogel /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
211f0ecc46dSJack F Vogel #define E1000_RCTL_SZ_16384	0x00010000 /* Rx buffer size 16384 */
212f0ecc46dSJack F Vogel #define E1000_RCTL_SZ_8192	0x00020000 /* Rx buffer size 8192 */
213f0ecc46dSJack F Vogel #define E1000_RCTL_SZ_4096	0x00030000 /* Rx buffer size 4096 */
2148cfa0ad2SJack F Vogel #define E1000_RCTL_VFE		0x00040000 /* vlan filter enable */
2158cfa0ad2SJack F Vogel #define E1000_RCTL_CFIEN	0x00080000 /* canonical form enable */
2168cfa0ad2SJack F Vogel #define E1000_RCTL_CFI		0x00100000 /* canonical form indicator */
2178cfa0ad2SJack F Vogel #define E1000_RCTL_DPF		0x00400000 /* discard pause frames */
2188cfa0ad2SJack F Vogel #define E1000_RCTL_PMCF		0x00800000 /* pass MAC control frames */
2198cfa0ad2SJack F Vogel #define E1000_RCTL_BSEX		0x02000000 /* Buffer size extension */
2208cfa0ad2SJack F Vogel #define E1000_RCTL_SECRC	0x04000000 /* Strip Ethernet CRC */
2218cfa0ad2SJack F Vogel 
2226ab6bfe3SJack F Vogel /* Use byte values for the following shift parameters
2238cfa0ad2SJack F Vogel  * Usage:
2248cfa0ad2SJack F Vogel  *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
2258cfa0ad2SJack F Vogel  *		  E1000_PSRCTL_BSIZE0_MASK) |
2268cfa0ad2SJack F Vogel  *		((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
2278cfa0ad2SJack F Vogel  *		  E1000_PSRCTL_BSIZE1_MASK) |
2288cfa0ad2SJack F Vogel  *		((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
2298cfa0ad2SJack F Vogel  *		  E1000_PSRCTL_BSIZE2_MASK) |
2308cfa0ad2SJack F Vogel  *		((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
2318cfa0ad2SJack F Vogel  *		  E1000_PSRCTL_BSIZE3_MASK))
2328cfa0ad2SJack F Vogel  * where value0 = [128..16256],  default=256
2338cfa0ad2SJack F Vogel  *       value1 = [1024..64512], default=4096
2348cfa0ad2SJack F Vogel  *       value2 = [0..64512],    default=4096
2358cfa0ad2SJack F Vogel  *       value3 = [0..64512],    default=0
2368cfa0ad2SJack F Vogel  */
2378cfa0ad2SJack F Vogel 
2388cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE0_MASK	0x0000007F
2398cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE1_MASK	0x00003F00
2408cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE2_MASK	0x003F0000
2418cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE3_MASK	0x3F000000
2428cfa0ad2SJack F Vogel 
2438cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE0_SHIFT	7    /* Shift _right_ 7 */
2448cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE1_SHIFT	2    /* Shift _right_ 2 */
2458cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE2_SHIFT	6    /* Shift _left_ 6 */
2468cfa0ad2SJack F Vogel #define E1000_PSRCTL_BSIZE3_SHIFT	14   /* Shift _left_ 14 */
2478cfa0ad2SJack F Vogel 
2488cfa0ad2SJack F Vogel /* SWFW_SYNC Definitions */
2499d81738fSJack F Vogel #define E1000_SWFW_EEP_SM	0x01
2509d81738fSJack F Vogel #define E1000_SWFW_PHY0_SM	0x02
2519d81738fSJack F Vogel #define E1000_SWFW_PHY1_SM	0x04
2529d81738fSJack F Vogel #define E1000_SWFW_CSR_SM	0x08
2534edd8523SJack F Vogel #define E1000_SWFW_PHY2_SM	0x20
2544edd8523SJack F Vogel #define E1000_SWFW_PHY3_SM	0x40
255f0ecc46dSJack F Vogel #define E1000_SWFW_SW_MNG_SM	0x400
2568cfa0ad2SJack F Vogel 
2578cfa0ad2SJack F Vogel /* Device Control */
2588cfa0ad2SJack F Vogel #define E1000_CTRL_FD		0x00000001  /* Full duplex.0=half; 1=full */
2598cfa0ad2SJack F Vogel #define E1000_CTRL_PRIOR	0x00000004  /* Priority on PCI. 0=rx,1=fair */
2609d81738fSJack F Vogel #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master reqs */
2618cfa0ad2SJack F Vogel #define E1000_CTRL_LRST		0x00000008  /* Link reset. 0=normal,1=reset */
2628cfa0ad2SJack F Vogel #define E1000_CTRL_ASDE		0x00000020  /* Auto-speed detect enable */
2638cfa0ad2SJack F Vogel #define E1000_CTRL_SLU		0x00000040  /* Set link up (Force Link) */
2648cfa0ad2SJack F Vogel #define E1000_CTRL_ILOS		0x00000080  /* Invert Loss-Of Signal */
2658cfa0ad2SJack F Vogel #define E1000_CTRL_SPD_SEL	0x00000300  /* Speed Select Mask */
2668cfa0ad2SJack F Vogel #define E1000_CTRL_SPD_10	0x00000000  /* Force 10Mb */
2678cfa0ad2SJack F Vogel #define E1000_CTRL_SPD_100	0x00000100  /* Force 100Mb */
2688cfa0ad2SJack F Vogel #define E1000_CTRL_SPD_1000	0x00000200  /* Force 1Gb */
2698cfa0ad2SJack F Vogel #define E1000_CTRL_FRCSPD	0x00000800  /* Force Speed */
2708cfa0ad2SJack F Vogel #define E1000_CTRL_FRCDPX	0x00001000  /* Force Duplex */
2718ec87fc5SJack F Vogel #define E1000_CTRL_LANPHYPC_OVERRIDE	0x00010000 /* SW control of LANPHYPC */
2728ec87fc5SJack F Vogel #define E1000_CTRL_LANPHYPC_VALUE	0x00020000 /* SW value of LANPHYPC */
2736ab6bfe3SJack F Vogel #define E1000_CTRL_MEHE		0x00080000 /* Memory Error Handling Enable */
2748cfa0ad2SJack F Vogel #define E1000_CTRL_SWDPIN0	0x00040000 /* SWDPIN 0 value */
2758cfa0ad2SJack F Vogel #define E1000_CTRL_SWDPIN1	0x00080000 /* SWDPIN 1 value */
2768cfa0ad2SJack F Vogel #define E1000_CTRL_SWDPIN2	0x00100000 /* SWDPIN 2 value */
277d035aa2dSJack F Vogel #define E1000_CTRL_ADVD3WUC	0x00100000 /* D3 WUC */
2786ab6bfe3SJack F Vogel #define E1000_CTRL_EN_PHY_PWR_MGMT	0x00200000 /* PHY PM enable */
2798cfa0ad2SJack F Vogel #define E1000_CTRL_SWDPIN3	0x00200000 /* SWDPIN 3 value */
2808cfa0ad2SJack F Vogel #define E1000_CTRL_SWDPIO0	0x00400000 /* SWDPIN 0 Input or output */
2818cfa0ad2SJack F Vogel #define E1000_CTRL_SWDPIO2	0x01000000 /* SWDPIN 2 input or output */
2828cfa0ad2SJack F Vogel #define E1000_CTRL_SWDPIO3	0x02000000 /* SWDPIN 3 input or output */
2836b9d35faSGuinan Sun #define E1000_CTRL_DEV_RST	0x20000000 /* Device reset */
2848cfa0ad2SJack F Vogel #define E1000_CTRL_RST		0x04000000 /* Global reset */
2858cfa0ad2SJack F Vogel #define E1000_CTRL_RFCE		0x08000000 /* Receive Flow Control enable */
2868cfa0ad2SJack F Vogel #define E1000_CTRL_TFCE		0x10000000 /* Transmit flow control enable */
2878cfa0ad2SJack F Vogel #define E1000_CTRL_VME		0x40000000 /* IEEE VLAN mode enable */
2888cfa0ad2SJack F Vogel #define E1000_CTRL_PHY_RST	0x80000000 /* PHY Reset */
2898cfa0ad2SJack F Vogel #define E1000_CTRL_I2C_ENA	0x02000000 /* I2C enable */
2908cfa0ad2SJack F Vogel 
2918cfa0ad2SJack F Vogel #define E1000_CTRL_MDIO_DIR		E1000_CTRL_SWDPIO2
2928cfa0ad2SJack F Vogel #define E1000_CTRL_MDIO			E1000_CTRL_SWDPIN2
2938cfa0ad2SJack F Vogel #define E1000_CTRL_MDC_DIR		E1000_CTRL_SWDPIO3
2948cfa0ad2SJack F Vogel #define E1000_CTRL_MDC			E1000_CTRL_SWDPIN3
2958cfa0ad2SJack F Vogel 
2968cfa0ad2SJack F Vogel #define E1000_CONNSW_ENRGSRC		0x4
2976ab6bfe3SJack F Vogel #define E1000_CONNSW_PHYSD		0x400
2987609433eSJack F Vogel #define E1000_CONNSW_PHY_PDN		0x800
2996ab6bfe3SJack F Vogel #define E1000_CONNSW_SERDESD		0x200
3007609433eSJack F Vogel #define E1000_CONNSW_AUTOSENSE_CONF	0x2
3017609433eSJack F Vogel #define E1000_CONNSW_AUTOSENSE_EN	0x1
3028cfa0ad2SJack F Vogel #define E1000_PCS_CFG_PCS_EN		8
3038cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FLV_LINK_UP	1
3048cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FSV_10		0
3058cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FSV_100		2
3068cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FSV_1000		4
3078cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FDV_FULL		8
3088cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FSD		0x10
3098cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FORCE_LINK	0x20
3108cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_FORCE_FCTRL	0x80
3118cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_AN_ENABLE	0x10000
3128cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_AN_RESTART	0x20000
3138cfa0ad2SJack F Vogel #define E1000_PCS_LCTL_AN_TIMEOUT	0x40000
3148cfa0ad2SJack F Vogel #define E1000_ENABLE_SERDES_LOOPBACK	0x0410
3158cfa0ad2SJack F Vogel 
3168cfa0ad2SJack F Vogel #define E1000_PCS_LSTS_LINK_OK		1
3178cfa0ad2SJack F Vogel #define E1000_PCS_LSTS_SPEED_100	2
3188cfa0ad2SJack F Vogel #define E1000_PCS_LSTS_SPEED_1000	4
3198cfa0ad2SJack F Vogel #define E1000_PCS_LSTS_DUPLEX_FULL	8
3208cfa0ad2SJack F Vogel #define E1000_PCS_LSTS_SYNK_OK		0x10
3218cfa0ad2SJack F Vogel #define E1000_PCS_LSTS_AN_COMPLETE	0x10000
3228cfa0ad2SJack F Vogel 
3238cfa0ad2SJack F Vogel /* Device Status */
3244dab5c37SJack F Vogel #define E1000_STATUS_FD			0x00000001 /* Duplex 0=half 1=full */
3258cfa0ad2SJack F Vogel #define E1000_STATUS_LU			0x00000002 /* Link up.0=no,1=link */
3268cfa0ad2SJack F Vogel #define E1000_STATUS_FUNC_MASK		0x0000000C /* PCI Function Mask */
3278cfa0ad2SJack F Vogel #define E1000_STATUS_FUNC_SHIFT		2
3288cfa0ad2SJack F Vogel #define E1000_STATUS_FUNC_1		0x00000004 /* Function 1 */
3298cfa0ad2SJack F Vogel #define E1000_STATUS_TXOFF		0x00000010 /* transmission paused */
3308cfa0ad2SJack F Vogel #define E1000_STATUS_SPEED_MASK	0x000000C0
3318cfa0ad2SJack F Vogel #define E1000_STATUS_SPEED_10		0x00000000 /* Speed 10Mb/s */
3328cfa0ad2SJack F Vogel #define E1000_STATUS_SPEED_100		0x00000040 /* Speed 100Mb/s */
3338cfa0ad2SJack F Vogel #define E1000_STATUS_SPEED_1000		0x00000080 /* Speed 1000Mb/s */
3344dab5c37SJack F Vogel #define E1000_STATUS_LAN_INIT_DONE	0x00000200 /* Lan Init Compltn by NVM */
3359d81738fSJack F Vogel #define E1000_STATUS_PHYRA		0x00000400 /* PHY Reset Asserted */
336daf9197cSJack F Vogel #define E1000_STATUS_GIO_MASTER_ENABLE	0x00080000 /* Master request status */
3378cfa0ad2SJack F Vogel #define E1000_STATUS_PCI66		0x00000800 /* In 66Mhz slot */
3388cfa0ad2SJack F Vogel #define E1000_STATUS_BUS64		0x00001000 /* In 64 bit slot */
3397609433eSJack F Vogel #define E1000_STATUS_2P5_SKU		0x00001000 /* Val of 2.5GBE SKU strap */
3407609433eSJack F Vogel #define E1000_STATUS_2P5_SKU_OVER	0x00002000 /* Val of 2.5GBE SKU Over */
3418cfa0ad2SJack F Vogel #define E1000_STATUS_PCIX_MODE		0x00002000 /* PCI-X mode */
3428cfa0ad2SJack F Vogel #define E1000_STATUS_PCIX_SPEED		0x0000C000 /* PCI-X bus speed */
3438cfa0ad2SJack F Vogel 
3448cfa0ad2SJack F Vogel /* Constants used to interpret the masked PCI-X bus speed. */
3454dab5c37SJack F Vogel #define E1000_STATUS_PCIX_SPEED_66	0x00000000 /* PCI-X bus spd 50-66MHz */
3464dab5c37SJack F Vogel #define E1000_STATUS_PCIX_SPEED_100	0x00004000 /* PCI-X bus spd 66-100MHz */
3474dab5c37SJack F Vogel #define E1000_STATUS_PCIX_SPEED_133	0x00008000 /* PCI-X bus spd 100-133MHz*/
348a6f0cc37SGuinan Sun #define E1000_STATUS_PCIM_STATE		0x40000000 /* PCIm function state */
3498cfa0ad2SJack F Vogel 
3508cfa0ad2SJack F Vogel #define SPEED_10	10
3518cfa0ad2SJack F Vogel #define SPEED_100	100
3528cfa0ad2SJack F Vogel #define SPEED_1000	1000
3537609433eSJack F Vogel #define SPEED_2500	2500
3548cfa0ad2SJack F Vogel #define HALF_DUPLEX	1
3558cfa0ad2SJack F Vogel #define FULL_DUPLEX	2
3568cfa0ad2SJack F Vogel 
3578cfa0ad2SJack F Vogel #define PHY_FORCE_TIME	20
3588cfa0ad2SJack F Vogel 
3598cfa0ad2SJack F Vogel #define ADVERTISE_10_HALF		0x0001
3608cfa0ad2SJack F Vogel #define ADVERTISE_10_FULL		0x0002
3618cfa0ad2SJack F Vogel #define ADVERTISE_100_HALF		0x0004
3628cfa0ad2SJack F Vogel #define ADVERTISE_100_FULL		0x0008
3638cfa0ad2SJack F Vogel #define ADVERTISE_1000_HALF		0x0010 /* Not used, just FYI */
3648cfa0ad2SJack F Vogel #define ADVERTISE_1000_FULL		0x0020
3658cfa0ad2SJack F Vogel 
3668cfa0ad2SJack F Vogel /* 1000/H is not supported, nor spec-compliant. */
3674dab5c37SJack F Vogel #define E1000_ALL_SPEED_DUPLEX	( \
3684dab5c37SJack F Vogel 	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
3694dab5c37SJack F Vogel 	ADVERTISE_100_FULL | ADVERTISE_1000_FULL)
3704dab5c37SJack F Vogel #define E1000_ALL_NOT_GIG	( \
3714dab5c37SJack F Vogel 	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
3724dab5c37SJack F Vogel 	ADVERTISE_100_FULL)
3738cfa0ad2SJack F Vogel #define E1000_ALL_100_SPEED	(ADVERTISE_100_HALF | ADVERTISE_100_FULL)
3748cfa0ad2SJack F Vogel #define E1000_ALL_10_SPEED	(ADVERTISE_10_HALF | ADVERTISE_10_FULL)
3758cfa0ad2SJack F Vogel #define E1000_ALL_HALF_DUPLEX	(ADVERTISE_10_HALF | ADVERTISE_100_HALF)
3768cfa0ad2SJack F Vogel 
3778cfa0ad2SJack F Vogel #define AUTONEG_ADVERTISE_SPEED_DEFAULT		E1000_ALL_SPEED_DUPLEX
3788cfa0ad2SJack F Vogel 
3798cfa0ad2SJack F Vogel /* LED Control */
3809d81738fSJack F Vogel #define E1000_PHY_LED0_MODE_MASK	0x00000007
3819d81738fSJack F Vogel #define E1000_PHY_LED0_IVRT		0x00000008
3829d81738fSJack F Vogel #define E1000_PHY_LED0_MASK		0x0000001F
3839d81738fSJack F Vogel 
3848cfa0ad2SJack F Vogel #define E1000_LEDCTL_LED0_MODE_MASK	0x0000000F
3858cfa0ad2SJack F Vogel #define E1000_LEDCTL_LED0_MODE_SHIFT	0
3868cfa0ad2SJack F Vogel #define E1000_LEDCTL_LED0_IVRT		0x00000040
3878cfa0ad2SJack F Vogel #define E1000_LEDCTL_LED0_BLINK		0x00000080
3888cfa0ad2SJack F Vogel 
3898cfa0ad2SJack F Vogel #define E1000_LEDCTL_MODE_LINK_UP	0x2
3908cfa0ad2SJack F Vogel #define E1000_LEDCTL_MODE_LED_ON	0xE
3918cfa0ad2SJack F Vogel #define E1000_LEDCTL_MODE_LED_OFF	0xF
3928cfa0ad2SJack F Vogel 
3938cfa0ad2SJack F Vogel /* Transmit Descriptor bit definitions */
3948cfa0ad2SJack F Vogel #define E1000_TXD_DTYP_D	0x00100000 /* Data Descriptor */
3958cfa0ad2SJack F Vogel #define E1000_TXD_DTYP_C	0x00000000 /* Context Descriptor */
3968cfa0ad2SJack F Vogel #define E1000_TXD_POPTS_IXSM	0x01       /* Insert IP checksum */
3978cfa0ad2SJack F Vogel #define E1000_TXD_POPTS_TXSM	0x02       /* Insert TCP/UDP checksum */
3988cfa0ad2SJack F Vogel #define E1000_TXD_CMD_EOP	0x01000000 /* End of Packet */
3998cfa0ad2SJack F Vogel #define E1000_TXD_CMD_IFCS	0x02000000 /* Insert FCS (Ethernet CRC) */
4008cfa0ad2SJack F Vogel #define E1000_TXD_CMD_IC	0x04000000 /* Insert Checksum */
4018cfa0ad2SJack F Vogel #define E1000_TXD_CMD_RS	0x08000000 /* Report Status */
4028cfa0ad2SJack F Vogel #define E1000_TXD_CMD_RPS	0x10000000 /* Report Packet Sent */
4034dab5c37SJack F Vogel #define E1000_TXD_CMD_DEXT	0x20000000 /* Desc extension (0 = legacy) */
4048cfa0ad2SJack F Vogel #define E1000_TXD_CMD_VLE	0x40000000 /* Add VLAN tag */
4058cfa0ad2SJack F Vogel #define E1000_TXD_CMD_IDE	0x80000000 /* Enable Tidv register */
4068cfa0ad2SJack F Vogel #define E1000_TXD_STAT_DD	0x00000001 /* Descriptor Done */
4078cfa0ad2SJack F Vogel #define E1000_TXD_STAT_EC	0x00000002 /* Excess Collisions */
4088cfa0ad2SJack F Vogel #define E1000_TXD_STAT_LC	0x00000004 /* Late Collisions */
4098cfa0ad2SJack F Vogel #define E1000_TXD_STAT_TU	0x00000008 /* Transmit underrun */
4108cfa0ad2SJack F Vogel #define E1000_TXD_CMD_TCP	0x01000000 /* TCP packet */
4118cfa0ad2SJack F Vogel #define E1000_TXD_CMD_IP	0x02000000 /* IP packet */
4128cfa0ad2SJack F Vogel #define E1000_TXD_CMD_TSE	0x04000000 /* TCP Seg enable */
4138cfa0ad2SJack F Vogel #define E1000_TXD_STAT_TC	0x00000004 /* Tx Underrun */
4148cfa0ad2SJack F Vogel #define E1000_TXD_EXTCMD_TSTAMP	0x00000010 /* IEEE1588 Timestamp packet */
4158cfa0ad2SJack F Vogel 
4168cfa0ad2SJack F Vogel /* Transmit Control */
417f0ecc46dSJack F Vogel #define E1000_TCTL_EN		0x00000002 /* enable Tx */
4188cfa0ad2SJack F Vogel #define E1000_TCTL_PSP		0x00000008 /* pad short packets */
4198cfa0ad2SJack F Vogel #define E1000_TCTL_CT		0x00000ff0 /* collision threshold */
4208cfa0ad2SJack F Vogel #define E1000_TCTL_COLD		0x003ff000 /* collision distance */
4218cfa0ad2SJack F Vogel #define E1000_TCTL_RTLC		0x01000000 /* Re-transmit on late collision */
4228cfa0ad2SJack F Vogel #define E1000_TCTL_MULR		0x10000000 /* Multiple request support */
4238cfa0ad2SJack F Vogel 
4248cfa0ad2SJack F Vogel /* Transmit Arbitration Count */
4258cfa0ad2SJack F Vogel #define E1000_TARC0_ENABLE	0x00000400 /* Enable Tx Queue 0 */
4268cfa0ad2SJack F Vogel 
4278cfa0ad2SJack F Vogel /* SerDes Control */
4288cfa0ad2SJack F Vogel #define E1000_SCTL_DISABLE_SERDES_LOOPBACK	0x0400
4296ab6bfe3SJack F Vogel #define E1000_SCTL_ENABLE_SERDES_LOOPBACK	0x0410
4308cfa0ad2SJack F Vogel 
4318cfa0ad2SJack F Vogel /* Receive Checksum Control */
4328cfa0ad2SJack F Vogel #define E1000_RXCSUM_IPOFL		0x00000100 /* IPv4 checksum offload */
4338cfa0ad2SJack F Vogel #define E1000_RXCSUM_TUOFL		0x00000200 /* TCP / UDP checksum offload */
43469e8e8eaSKevin Bowling #define E1000_RXCSUM_IPV6OFL	0x00000400  /* lem(4) IPv6 checksum offload */
4358cfa0ad2SJack F Vogel #define E1000_RXCSUM_CRCOFL		0x00000800 /* CRC32 offload enable */
4368cfa0ad2SJack F Vogel #define E1000_RXCSUM_IPPCSE		0x00001000 /* IP payload checksum enable */
4378cfa0ad2SJack F Vogel #define E1000_RXCSUM_PCSD		0x00002000 /* packet checksum disabled */
4388cfa0ad2SJack F Vogel 
4398cfa0ad2SJack F Vogel /* Header split receive */
4408cfa0ad2SJack F Vogel #define E1000_RFCTL_NFSW_DIS		0x00000040
4418cfa0ad2SJack F Vogel #define E1000_RFCTL_NFSR_DIS		0x00000080
4428cfa0ad2SJack F Vogel #define E1000_RFCTL_ACK_DIS		0x00001000
4438cfa0ad2SJack F Vogel #define E1000_RFCTL_EXTEN		0x00008000
4448cfa0ad2SJack F Vogel #define E1000_RFCTL_IPV6_EX_DIS		0x00010000
4458cfa0ad2SJack F Vogel #define E1000_RFCTL_NEW_IPV6_EXT_DIS	0x00020000
4468cfa0ad2SJack F Vogel #define E1000_RFCTL_LEF			0x00040000
4478cfa0ad2SJack F Vogel 
4488cfa0ad2SJack F Vogel /* Collision related configuration parameters */
4498cfa0ad2SJack F Vogel #define E1000_CT_SHIFT			4
4506b9d35faSGuinan Sun #define E1000_COLLISION_THRESHOLD	15
4518cfa0ad2SJack F Vogel #define E1000_COLLISION_DISTANCE	63
4528cfa0ad2SJack F Vogel #define E1000_COLD_SHIFT		12
4538cfa0ad2SJack F Vogel 
4548cfa0ad2SJack F Vogel /* Default values for the transmit IPG register */
4558cfa0ad2SJack F Vogel #define DEFAULT_82542_TIPG_IPGT		10
4568cfa0ad2SJack F Vogel #define DEFAULT_82543_TIPG_IPGT_FIBER	9
4578cfa0ad2SJack F Vogel #define DEFAULT_82543_TIPG_IPGT_COPPER	8
4588cfa0ad2SJack F Vogel 
4598cfa0ad2SJack F Vogel #define E1000_TIPG_IPGT_MASK		0x000003FF
4608cfa0ad2SJack F Vogel 
4618cfa0ad2SJack F Vogel #define DEFAULT_82542_TIPG_IPGR1	2
4628cfa0ad2SJack F Vogel #define DEFAULT_82543_TIPG_IPGR1	8
4638cfa0ad2SJack F Vogel #define E1000_TIPG_IPGR1_SHIFT		10
4648cfa0ad2SJack F Vogel 
4658cfa0ad2SJack F Vogel #define DEFAULT_82542_TIPG_IPGR2	10
4668cfa0ad2SJack F Vogel #define DEFAULT_82543_TIPG_IPGR2	6
4678cfa0ad2SJack F Vogel #define DEFAULT_80003ES2LAN_TIPG_IPGR2	7
4688cfa0ad2SJack F Vogel #define E1000_TIPG_IPGR2_SHIFT		20
4698cfa0ad2SJack F Vogel 
4708cfa0ad2SJack F Vogel /* Ethertype field values */
4718cfa0ad2SJack F Vogel #define ETHERNET_IEEE_VLAN_TYPE		0x8100  /* 802.3ac packet */
4728cfa0ad2SJack F Vogel 
4738cfa0ad2SJack F Vogel #define ETHERNET_FCS_SIZE		4
4748cfa0ad2SJack F Vogel #define MAX_JUMBO_FRAME_SIZE		0x3F00
475295df609SEric Joyner /* The datasheet maximum supported RX size is 9.5KB (9728 bytes) */
476295df609SEric Joyner #define MAX_RX_JUMBO_FRAME_SIZE		0x2600
4778cc64f1eSJack F Vogel #define E1000_TX_PTR_GAP		0x1F
4788cfa0ad2SJack F Vogel 
4798cfa0ad2SJack F Vogel /* Extended Configuration Control and Size */
4808cfa0ad2SJack F Vogel #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP	0x00000020
4818cfa0ad2SJack F Vogel #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE	0x00000001
4824edd8523SJack F Vogel #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE	0x00000008
4838cfa0ad2SJack F Vogel #define E1000_EXTCNF_CTRL_SWFLAG		0x00000020
4847d9119bdSJack F Vogel #define E1000_EXTCNF_CTRL_GATE_PHY_CFG		0x00000080
4858cfa0ad2SJack F Vogel #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK	0x00FF0000
4868cfa0ad2SJack F Vogel #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT	16
4878cfa0ad2SJack F Vogel #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK	0x0FFF0000
4888cfa0ad2SJack F Vogel #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT	16
4898cfa0ad2SJack F Vogel 
4908cfa0ad2SJack F Vogel #define E1000_PHY_CTRL_D0A_LPLU			0x00000002
4918cfa0ad2SJack F Vogel #define E1000_PHY_CTRL_NOND0A_LPLU		0x00000004
4928cfa0ad2SJack F Vogel #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE	0x00000008
4938cfa0ad2SJack F Vogel #define E1000_PHY_CTRL_GBE_DISABLE		0x00000040
4948cfa0ad2SJack F Vogel 
4958cfa0ad2SJack F Vogel #define E1000_KABGTXD_BGSQLBIAS			0x00050000
4968cfa0ad2SJack F Vogel 
4976ab6bfe3SJack F Vogel /* Low Power IDLE Control */
4986ab6bfe3SJack F Vogel #define E1000_LPIC_LPIET_SHIFT		24	/* Low Power Idle Entry Time */
4996ab6bfe3SJack F Vogel 
5008cfa0ad2SJack F Vogel /* PBA constants */
5018cfa0ad2SJack F Vogel #define E1000_PBA_8K		0x0008    /* 8KB */
502d035aa2dSJack F Vogel #define E1000_PBA_10K		0x000A    /* 10KB */
5038cfa0ad2SJack F Vogel #define E1000_PBA_12K		0x000C    /* 12KB */
504d035aa2dSJack F Vogel #define E1000_PBA_14K		0x000E    /* 14KB */
5058cfa0ad2SJack F Vogel #define E1000_PBA_16K		0x0010    /* 16KB */
506d035aa2dSJack F Vogel #define E1000_PBA_18K		0x0012
5078cfa0ad2SJack F Vogel #define E1000_PBA_20K		0x0014
5088cfa0ad2SJack F Vogel #define E1000_PBA_22K		0x0016
5098cfa0ad2SJack F Vogel #define E1000_PBA_24K		0x0018
510d035aa2dSJack F Vogel #define E1000_PBA_26K		0x001A
5118cfa0ad2SJack F Vogel #define E1000_PBA_30K		0x001E
5128cfa0ad2SJack F Vogel #define E1000_PBA_32K		0x0020
5138cfa0ad2SJack F Vogel #define E1000_PBA_34K		0x0022
514d035aa2dSJack F Vogel #define E1000_PBA_35K		0x0023
5158cfa0ad2SJack F Vogel #define E1000_PBA_38K		0x0026
5168cfa0ad2SJack F Vogel #define E1000_PBA_40K		0x0028
5178cfa0ad2SJack F Vogel #define E1000_PBA_48K		0x0030    /* 48KB */
5188cfa0ad2SJack F Vogel #define E1000_PBA_64K		0x0040    /* 64KB */
5198cfa0ad2SJack F Vogel 
5206ab6bfe3SJack F Vogel #define E1000_PBA_RXA_MASK	0xFFFF
5214dab5c37SJack F Vogel 
5228cfa0ad2SJack F Vogel #define E1000_PBS_16K		E1000_PBA_16K
5236ab6bfe3SJack F Vogel 
5246ab6bfe3SJack F Vogel /* Uncorrectable/correctable ECC Error counts and enable bits */
5256ab6bfe3SJack F Vogel #define E1000_PBECCSTS_CORR_ERR_CNT_MASK	0x000000FF
5266ab6bfe3SJack F Vogel #define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK	0x0000FF00
5276ab6bfe3SJack F Vogel #define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT	8
5286ab6bfe3SJack F Vogel #define E1000_PBECCSTS_ECC_ENABLE		0x00010000
5298cfa0ad2SJack F Vogel 
5308cfa0ad2SJack F Vogel #define IFS_MAX			80
5318cfa0ad2SJack F Vogel #define IFS_MIN			40
5328cfa0ad2SJack F Vogel #define IFS_RATIO		4
5338cfa0ad2SJack F Vogel #define IFS_STEP		10
5348cfa0ad2SJack F Vogel #define MIN_NUM_XMITS		1000
5358cfa0ad2SJack F Vogel 
5368cfa0ad2SJack F Vogel /* SW Semaphore Register */
5378cfa0ad2SJack F Vogel #define E1000_SWSM_SMBI		0x00000001 /* Driver Semaphore bit */
5388cfa0ad2SJack F Vogel #define E1000_SWSM_SWESMBI	0x00000002 /* FW Semaphore bit */
5398cfa0ad2SJack F Vogel #define E1000_SWSM_DRV_LOAD	0x00000008 /* Driver Loaded Bit */
5408cfa0ad2SJack F Vogel 
5419d81738fSJack F Vogel #define E1000_SWSM2_LOCK	0x00000002 /* Secondary driver semaphore bit */
5429d81738fSJack F Vogel 
5438cfa0ad2SJack F Vogel /* Interrupt Cause Read */
5448cfa0ad2SJack F Vogel #define E1000_ICR_TXDW		0x00000001 /* Transmit desc written back */
5458cfa0ad2SJack F Vogel #define E1000_ICR_TXQE		0x00000002 /* Transmit Queue empty */
5468cfa0ad2SJack F Vogel #define E1000_ICR_LSC		0x00000004 /* Link Status Change */
547f0ecc46dSJack F Vogel #define E1000_ICR_RXSEQ		0x00000008 /* Rx sequence error */
548f0ecc46dSJack F Vogel #define E1000_ICR_RXDMT0	0x00000010 /* Rx desc min. threshold (0) */
549f0ecc46dSJack F Vogel #define E1000_ICR_RXO		0x00000040 /* Rx overrun */
550f0ecc46dSJack F Vogel #define E1000_ICR_RXT0		0x00000080 /* Rx timer intr (ring 0) */
5518cfa0ad2SJack F Vogel #define E1000_ICR_VMMB		0x00000100 /* VM MB event */
5528cfa0ad2SJack F Vogel #define E1000_ICR_RXCFG		0x00000400 /* Rx /c/ ordered set */
5538cfa0ad2SJack F Vogel #define E1000_ICR_GPI_EN0	0x00000800 /* GP Int 0 */
5548cfa0ad2SJack F Vogel #define E1000_ICR_GPI_EN1	0x00001000 /* GP Int 1 */
5558cfa0ad2SJack F Vogel #define E1000_ICR_GPI_EN2	0x00002000 /* GP Int 2 */
5568cfa0ad2SJack F Vogel #define E1000_ICR_GPI_EN3	0x00004000 /* GP Int 3 */
5578cfa0ad2SJack F Vogel #define E1000_ICR_TXD_LOW	0x00008000
5588cfa0ad2SJack F Vogel #define E1000_ICR_MNG		0x00040000 /* Manageability event */
5596ab6bfe3SJack F Vogel #define E1000_ICR_ECCER		0x00400000 /* Uncorrectable ECC Error */
5606ab6bfe3SJack F Vogel #define E1000_ICR_TS		0x00080000 /* Time Sync Interrupt */
5614edd8523SJack F Vogel #define E1000_ICR_DRSTA		0x40000000 /* Device Reset Asserted */
5624dab5c37SJack F Vogel /* If this bit asserted, the driver should claim the interrupt */
5634dab5c37SJack F Vogel #define E1000_ICR_INT_ASSERTED	0x80000000
564daf9197cSJack F Vogel #define E1000_ICR_DOUTSYNC	0x10000000 /* NIC DMA out of sync */
5658cfa0ad2SJack F Vogel #define E1000_ICR_RXQ0		0x00100000 /* Rx Queue 0 Interrupt */
5668cfa0ad2SJack F Vogel #define E1000_ICR_RXQ1		0x00200000 /* Rx Queue 1 Interrupt */
5678cfa0ad2SJack F Vogel #define E1000_ICR_TXQ0		0x00400000 /* Tx Queue 0 Interrupt */
5688cfa0ad2SJack F Vogel #define E1000_ICR_TXQ1		0x00800000 /* Tx Queue 1 Interrupt */
5698cfa0ad2SJack F Vogel #define E1000_ICR_OTHER		0x01000000 /* Other Interrupts */
5704edd8523SJack F Vogel #define E1000_ICR_FER		0x00400000 /* Fatal Error */
5718cfa0ad2SJack F Vogel 
572f0ecc46dSJack F Vogel #define E1000_ICR_THS		0x00800000 /* ICR.THS: Thermal Sensor Event*/
573f0ecc46dSJack F Vogel #define E1000_ICR_MDDET		0x10000000 /* Malicious Driver Detect */
5744dab5c37SJack F Vogel 
575e373323fSSean Bruno #define E1000_ITR_MASK		0x000FFFFF /* ITR value bitfield */
576e373323fSSean Bruno #define E1000_ITR_MULT		256 /* ITR mulitplier in nsec */
577e373323fSSean Bruno 
578d035aa2dSJack F Vogel /* PBA ECC Register */
579d035aa2dSJack F Vogel #define E1000_PBA_ECC_COUNTER_MASK	0xFFF00000 /* ECC counter mask */
580d035aa2dSJack F Vogel #define E1000_PBA_ECC_COUNTER_SHIFT	20 /* ECC counter shift value */
581d035aa2dSJack F Vogel #define E1000_PBA_ECC_CORR_EN	0x00000001 /* Enable ECC error correction */
582d035aa2dSJack F Vogel #define E1000_PBA_ECC_STAT_CLR	0x00000002 /* Clear ECC error counter */
583d035aa2dSJack F Vogel #define E1000_PBA_ECC_INT_EN	0x00000004 /* Enable ICR bit 5 on ECC error */
584d035aa2dSJack F Vogel 
5858cfa0ad2SJack F Vogel /* Extended Interrupt Cause Read */
5868cfa0ad2SJack F Vogel #define E1000_EICR_RX_QUEUE0	0x00000001 /* Rx Queue 0 Interrupt */
5878cfa0ad2SJack F Vogel #define E1000_EICR_RX_QUEUE1	0x00000002 /* Rx Queue 1 Interrupt */
5888cfa0ad2SJack F Vogel #define E1000_EICR_RX_QUEUE2	0x00000004 /* Rx Queue 2 Interrupt */
5898cfa0ad2SJack F Vogel #define E1000_EICR_RX_QUEUE3	0x00000008 /* Rx Queue 3 Interrupt */
5908cfa0ad2SJack F Vogel #define E1000_EICR_TX_QUEUE0	0x00000100 /* Tx Queue 0 Interrupt */
5918cfa0ad2SJack F Vogel #define E1000_EICR_TX_QUEUE1	0x00000200 /* Tx Queue 1 Interrupt */
5928cfa0ad2SJack F Vogel #define E1000_EICR_TX_QUEUE2	0x00000400 /* Tx Queue 2 Interrupt */
5938cfa0ad2SJack F Vogel #define E1000_EICR_TX_QUEUE3	0x00000800 /* Tx Queue 3 Interrupt */
5948cfa0ad2SJack F Vogel #define E1000_EICR_TCP_TIMER	0x40000000 /* TCP Timer */
5958cfa0ad2SJack F Vogel #define E1000_EICR_OTHER	0x80000000 /* Interrupt Cause Active */
5968cfa0ad2SJack F Vogel /* TCP Timer */
5978cfa0ad2SJack F Vogel #define E1000_TCPTIMER_KS	0x00000100 /* KickStart */
5988cfa0ad2SJack F Vogel #define E1000_TCPTIMER_COUNT_ENABLE	0x00000200 /* Count Enable */
5998cfa0ad2SJack F Vogel #define E1000_TCPTIMER_COUNT_FINISH	0x00000400 /* Count finish */
6008cfa0ad2SJack F Vogel #define E1000_TCPTIMER_LOOP	0x00000800 /* Loop */
6018cfa0ad2SJack F Vogel 
6026ab6bfe3SJack F Vogel /* This defines the bits that are set in the Interrupt Mask
6038cfa0ad2SJack F Vogel  * Set/Read Register.  Each bit is documented below:
6048cfa0ad2SJack F Vogel  *   o RXT0   = Receiver Timer Interrupt (ring 0)
6058cfa0ad2SJack F Vogel  *   o TXDW   = Transmit Descriptor Written Back
6068cfa0ad2SJack F Vogel  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
6078cfa0ad2SJack F Vogel  *   o RXSEQ  = Receive Sequence Error
6088cfa0ad2SJack F Vogel  *   o LSC    = Link Status Change
6098cfa0ad2SJack F Vogel  */
6108cfa0ad2SJack F Vogel #define IMS_ENABLE_MASK ( \
6118cfa0ad2SJack F Vogel 	E1000_IMS_RXT0   |    \
6128cfa0ad2SJack F Vogel 	E1000_IMS_TXDW   |    \
6138cfa0ad2SJack F Vogel 	E1000_IMS_RXDMT0 |    \
6148cfa0ad2SJack F Vogel 	E1000_IMS_RXSEQ  |    \
6158cfa0ad2SJack F Vogel 	E1000_IMS_LSC)
6168cfa0ad2SJack F Vogel 
6178cfa0ad2SJack F Vogel /* Interrupt Mask Set */
6189d81738fSJack F Vogel #define E1000_IMS_TXDW		E1000_ICR_TXDW    /* Tx desc written back */
6198cfa0ad2SJack F Vogel #define E1000_IMS_TXQE		E1000_ICR_TXQE    /* Transmit Queue empty */
6208cfa0ad2SJack F Vogel #define E1000_IMS_LSC		E1000_ICR_LSC     /* Link Status Change */
6218cfa0ad2SJack F Vogel #define E1000_IMS_VMMB		E1000_ICR_VMMB    /* Mail box activity */
622f0ecc46dSJack F Vogel #define E1000_IMS_RXSEQ		E1000_ICR_RXSEQ   /* Rx sequence error */
623f0ecc46dSJack F Vogel #define E1000_IMS_RXDMT0	E1000_ICR_RXDMT0  /* Rx desc min. threshold */
624f0ecc46dSJack F Vogel #define E1000_IMS_RXO		E1000_ICR_RXO     /* Rx overrun */
625f0ecc46dSJack F Vogel #define E1000_IMS_RXT0		E1000_ICR_RXT0    /* Rx timer intr */
6268cfa0ad2SJack F Vogel #define E1000_IMS_TXD_LOW	E1000_ICR_TXD_LOW
6276ab6bfe3SJack F Vogel #define E1000_IMS_ECCER		E1000_ICR_ECCER   /* Uncorrectable ECC Error */
6286ab6bfe3SJack F Vogel #define E1000_IMS_TS		E1000_ICR_TS      /* Time Sync Interrupt */
6294edd8523SJack F Vogel #define E1000_IMS_DRSTA		E1000_ICR_DRSTA   /* Device Reset Asserted */
630daf9197cSJack F Vogel #define E1000_IMS_DOUTSYNC	E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
6318cfa0ad2SJack F Vogel #define E1000_IMS_RXQ0		E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
6328cfa0ad2SJack F Vogel #define E1000_IMS_RXQ1		E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
6338cfa0ad2SJack F Vogel #define E1000_IMS_TXQ0		E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */
6348cfa0ad2SJack F Vogel #define E1000_IMS_TXQ1		E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */
6358cfa0ad2SJack F Vogel #define E1000_IMS_OTHER		E1000_ICR_OTHER /* Other Interrupts */
6364edd8523SJack F Vogel #define E1000_IMS_FER		E1000_ICR_FER /* Fatal Error */
6378cfa0ad2SJack F Vogel 
638f0ecc46dSJack F Vogel #define E1000_IMS_THS		E1000_ICR_THS /* ICR.TS: Thermal Sensor Event*/
639f0ecc46dSJack F Vogel #define E1000_IMS_MDDET		E1000_ICR_MDDET /* Malicious Driver Detect */
6408cfa0ad2SJack F Vogel /* Extended Interrupt Mask Set */
6418cfa0ad2SJack F Vogel #define E1000_EIMS_RX_QUEUE0	E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
6428cfa0ad2SJack F Vogel #define E1000_EIMS_RX_QUEUE1	E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
6438cfa0ad2SJack F Vogel #define E1000_EIMS_RX_QUEUE2	E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
6448cfa0ad2SJack F Vogel #define E1000_EIMS_RX_QUEUE3	E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
6458cfa0ad2SJack F Vogel #define E1000_EIMS_TX_QUEUE0	E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
6468cfa0ad2SJack F Vogel #define E1000_EIMS_TX_QUEUE1	E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
6478cfa0ad2SJack F Vogel #define E1000_EIMS_TX_QUEUE2	E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
6488cfa0ad2SJack F Vogel #define E1000_EIMS_TX_QUEUE3	E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
6498cfa0ad2SJack F Vogel #define E1000_EIMS_TCP_TIMER	E1000_EICR_TCP_TIMER /* TCP Timer */
6508cfa0ad2SJack F Vogel #define E1000_EIMS_OTHER	E1000_EICR_OTHER   /* Interrupt Cause Active */
6518cfa0ad2SJack F Vogel 
6528cfa0ad2SJack F Vogel /* Interrupt Cause Set */
6538cfa0ad2SJack F Vogel #define E1000_ICS_LSC		E1000_ICR_LSC       /* Link Status Change */
654f0ecc46dSJack F Vogel #define E1000_ICS_RXSEQ		E1000_ICR_RXSEQ     /* Rx sequence error */
655f0ecc46dSJack F Vogel #define E1000_ICS_RXDMT0	E1000_ICR_RXDMT0    /* Rx desc min. threshold */
6568cfa0ad2SJack F Vogel 
6578cfa0ad2SJack F Vogel /* Extended Interrupt Cause Set */
6588cfa0ad2SJack F Vogel #define E1000_EICS_RX_QUEUE0	E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
6598cfa0ad2SJack F Vogel #define E1000_EICS_RX_QUEUE1	E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
6608cfa0ad2SJack F Vogel #define E1000_EICS_RX_QUEUE2	E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
6618cfa0ad2SJack F Vogel #define E1000_EICS_RX_QUEUE3	E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
6628cfa0ad2SJack F Vogel #define E1000_EICS_TX_QUEUE0	E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
6638cfa0ad2SJack F Vogel #define E1000_EICS_TX_QUEUE1	E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
6648cfa0ad2SJack F Vogel #define E1000_EICS_TX_QUEUE2	E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
6658cfa0ad2SJack F Vogel #define E1000_EICS_TX_QUEUE3	E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
6668cfa0ad2SJack F Vogel #define E1000_EICS_TCP_TIMER	E1000_EICR_TCP_TIMER /* TCP Timer */
6678cfa0ad2SJack F Vogel #define E1000_EICS_OTHER	E1000_EICR_OTHER   /* Interrupt Cause Active */
6688cfa0ad2SJack F Vogel 
669d035aa2dSJack F Vogel #define E1000_EITR_ITR_INT_MASK	0x0000FFFF
6708ec87fc5SJack F Vogel /* E1000_EITR_CNT_IGNR is only for 82576 and newer */
6718ec87fc5SJack F Vogel #define E1000_EITR_CNT_IGNR	0x80000000 /* Don't reset counters on write */
6727609433eSJack F Vogel #define E1000_EITR_INTERVAL 0x00007FFC
673d035aa2dSJack F Vogel 
6748cfa0ad2SJack F Vogel /* Transmit Descriptor Control */
6758cfa0ad2SJack F Vogel #define E1000_TXDCTL_PTHRESH	0x0000003F /* TXDCTL Prefetch Threshold */
6768cfa0ad2SJack F Vogel #define E1000_TXDCTL_HTHRESH	0x00003F00 /* TXDCTL Host Threshold */
6778cfa0ad2SJack F Vogel #define E1000_TXDCTL_WTHRESH	0x003F0000 /* TXDCTL Writeback Threshold */
6788cfa0ad2SJack F Vogel #define E1000_TXDCTL_GRAN	0x01000000 /* TXDCTL Granularity */
6798cfa0ad2SJack F Vogel #define E1000_TXDCTL_FULL_TX_DESC_WB	0x01010000 /* GRAN=1, WTHRESH=1 */
6808cfa0ad2SJack F Vogel #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
6818cfa0ad2SJack F Vogel /* Enable the counting of descriptors still to be processed. */
6828cfa0ad2SJack F Vogel #define E1000_TXDCTL_COUNT_DESC	0x00400000
6838cfa0ad2SJack F Vogel 
6848cfa0ad2SJack F Vogel /* Flow Control Constants */
6858cfa0ad2SJack F Vogel #define FLOW_CONTROL_ADDRESS_LOW	0x00C28001
6868cfa0ad2SJack F Vogel #define FLOW_CONTROL_ADDRESS_HIGH	0x00000100
6878cfa0ad2SJack F Vogel #define FLOW_CONTROL_TYPE		0x8808
6888cfa0ad2SJack F Vogel 
6898cfa0ad2SJack F Vogel /* 802.1q VLAN Packet Size */
6908cfa0ad2SJack F Vogel #define VLAN_TAG_SIZE			4    /* 802.3ac tag (not DMA'd) */
6918cfa0ad2SJack F Vogel #define E1000_VLAN_FILTER_TBL_SIZE	128  /* VLAN Filter Table (4096 bits) */
6928cfa0ad2SJack F Vogel 
6936ab6bfe3SJack F Vogel /* Receive Address
6948cfa0ad2SJack F Vogel  * Number of high/low register pairs in the RAR. The RAR (Receive Address
6958cfa0ad2SJack F Vogel  * Registers) holds the directed and multicast addresses that we monitor.
6968cfa0ad2SJack F Vogel  * Technically, we have 16 spots.  However, we reserve one of these spots
6978cfa0ad2SJack F Vogel  * (RAR[15]) for our directed address used by controllers with
6988cfa0ad2SJack F Vogel  * manageability enabled, allowing us room for 15 multicast addresses.
6998cfa0ad2SJack F Vogel  */
7008cfa0ad2SJack F Vogel #define E1000_RAR_ENTRIES	15
7018cfa0ad2SJack F Vogel #define E1000_RAH_AV		0x80000000 /* Receive descriptor valid */
702d035aa2dSJack F Vogel #define E1000_RAL_MAC_ADDR_LEN	4
703d035aa2dSJack F Vogel #define E1000_RAH_MAC_ADDR_LEN	2
704f0ecc46dSJack F Vogel #define E1000_RAH_QUEUE_MASK_82575	0x000C0000
705d035aa2dSJack F Vogel #define E1000_RAH_POOL_1	0x00040000
7068cfa0ad2SJack F Vogel 
7078cfa0ad2SJack F Vogel /* Error Codes */
7088cfa0ad2SJack F Vogel #define E1000_SUCCESS			0
7098cfa0ad2SJack F Vogel #define E1000_ERR_NVM			1
7108cfa0ad2SJack F Vogel #define E1000_ERR_PHY			2
7118cfa0ad2SJack F Vogel #define E1000_ERR_CONFIG		3
7128cfa0ad2SJack F Vogel #define E1000_ERR_PARAM			4
7138cfa0ad2SJack F Vogel #define E1000_ERR_MAC_INIT		5
7148cfa0ad2SJack F Vogel #define E1000_ERR_PHY_TYPE		6
7158cfa0ad2SJack F Vogel #define E1000_ERR_RESET			9
7168cfa0ad2SJack F Vogel #define E1000_ERR_MASTER_REQUESTS_PENDING	10
7178cfa0ad2SJack F Vogel #define E1000_ERR_HOST_INTERFACE_COMMAND	11
7188cfa0ad2SJack F Vogel #define E1000_BLK_PHY_RESET		12
7198cfa0ad2SJack F Vogel #define E1000_ERR_SWFW_SYNC		13
7208cfa0ad2SJack F Vogel #define E1000_NOT_IMPLEMENTED		14
721d035aa2dSJack F Vogel #define E1000_ERR_MBX			15
7227d9119bdSJack F Vogel #define E1000_ERR_INVALID_ARGUMENT	16
7237d9119bdSJack F Vogel #define E1000_ERR_NO_SPACE		17
7247d9119bdSJack F Vogel #define E1000_ERR_NVM_PBA_SECTION	18
7254dab5c37SJack F Vogel #define E1000_ERR_I2C			19
7264dab5c37SJack F Vogel #define E1000_ERR_INVM_VALUE_NOT_FOUND	20
7278cfa0ad2SJack F Vogel 
7288cfa0ad2SJack F Vogel /* Loop limit on how long we wait for auto-negotiation to complete */
7298cfa0ad2SJack F Vogel #define FIBER_LINK_UP_LIMIT		50
7308cfa0ad2SJack F Vogel #define COPPER_LINK_UP_LIMIT		10
7318cfa0ad2SJack F Vogel #define PHY_AUTO_NEG_LIMIT		45
7328cfa0ad2SJack F Vogel #define PHY_FORCE_LIMIT			20
7338cfa0ad2SJack F Vogel /* Number of 100 microseconds we wait for PCI Express master disable */
7348cfa0ad2SJack F Vogel #define MASTER_DISABLE_TIMEOUT		800
7358cfa0ad2SJack F Vogel /* Number of milliseconds we wait for PHY configuration done after MAC reset */
7368cfa0ad2SJack F Vogel #define PHY_CFG_TIMEOUT			100
7378cfa0ad2SJack F Vogel /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
7388cfa0ad2SJack F Vogel #define MDIO_OWNERSHIP_TIMEOUT		10
7398cfa0ad2SJack F Vogel /* Number of milliseconds for NVM auto read done after MAC reset. */
7408cfa0ad2SJack F Vogel #define AUTO_READ_DONE_TIMEOUT		10
7418cfa0ad2SJack F Vogel 
7428cfa0ad2SJack F Vogel /* Flow Control */
7438cfa0ad2SJack F Vogel #define E1000_FCRTH_RTH		0x0000FFF8 /* Mask Bits[15:3] for RTH */
7448cfa0ad2SJack F Vogel #define E1000_FCRTL_RTL		0x0000FFF8 /* Mask Bits[15:3] for RTL */
7458cfa0ad2SJack F Vogel #define E1000_FCRTL_XONE	0x80000000 /* Enable XON frame transmission */
7468cfa0ad2SJack F Vogel 
7478cfa0ad2SJack F Vogel /* Transmit Configuration Word */
7488cfa0ad2SJack F Vogel #define E1000_TXCW_FD		0x00000020 /* TXCW full duplex */
7498cfa0ad2SJack F Vogel #define E1000_TXCW_PAUSE	0x00000080 /* TXCW sym pause request */
7508cfa0ad2SJack F Vogel #define E1000_TXCW_ASM_DIR	0x00000100 /* TXCW astm pause direction */
7518cfa0ad2SJack F Vogel #define E1000_TXCW_PAUSE_MASK	0x00000180 /* TXCW pause request mask */
7528cfa0ad2SJack F Vogel #define E1000_TXCW_ANE		0x80000000 /* Auto-neg enable */
7538cfa0ad2SJack F Vogel 
7548cfa0ad2SJack F Vogel /* Receive Configuration Word */
7558cfa0ad2SJack F Vogel #define E1000_RXCW_CW		0x0000ffff /* RxConfigWord mask */
7568cfa0ad2SJack F Vogel #define E1000_RXCW_IV		0x08000000 /* Receive config invalid */
7578cfa0ad2SJack F Vogel #define E1000_RXCW_C		0x20000000 /* Receive config */
7588cfa0ad2SJack F Vogel #define E1000_RXCW_SYNCH	0x40000000 /* Receive config synch */
7598cfa0ad2SJack F Vogel 
760f0ecc46dSJack F Vogel #define E1000_TSYNCTXCTL_VALID		0x00000001 /* Tx timestamp valid */
761f0ecc46dSJack F Vogel #define E1000_TSYNCTXCTL_ENABLED	0x00000010 /* enable Tx timestamping */
7624edd8523SJack F Vogel 
763c80429ceSEric Joyner /* HH Time Sync */
764c80429ceSEric Joyner #define E1000_TSYNCTXCTL_MAX_ALLOWED_DLY_MASK	0x0000F000 /* max delay */
765c80429ceSEric Joyner #define E1000_TSYNCTXCTL_SYNC_COMP_ERR		0x20000000 /* sync err */
766c80429ceSEric Joyner #define E1000_TSYNCTXCTL_SYNC_COMP		0x40000000 /* sync complete */
767c80429ceSEric Joyner #define E1000_TSYNCTXCTL_START_SYNC		0x80000000 /* initiate sync */
768c80429ceSEric Joyner 
769f0ecc46dSJack F Vogel #define E1000_TSYNCRXCTL_VALID		0x00000001 /* Rx timestamp valid */
770f0ecc46dSJack F Vogel #define E1000_TSYNCRXCTL_TYPE_MASK	0x0000000E /* Rx type mask */
7714edd8523SJack F Vogel #define E1000_TSYNCRXCTL_TYPE_L2_V2	0x00
7724edd8523SJack F Vogel #define E1000_TSYNCRXCTL_TYPE_L4_V1	0x02
7734edd8523SJack F Vogel #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2	0x04
7744edd8523SJack F Vogel #define E1000_TSYNCRXCTL_TYPE_ALL	0x08
7754edd8523SJack F Vogel #define E1000_TSYNCRXCTL_TYPE_EVENT_V2	0x0A
776f0ecc46dSJack F Vogel #define E1000_TSYNCRXCTL_ENABLED	0x00000010 /* enable Rx timestamping */
7776ab6bfe3SJack F Vogel #define E1000_TSYNCRXCTL_SYSCFI		0x00000020 /* Sys clock frequency */
7786ab6bfe3SJack F Vogel 
7796ab6bfe3SJack F Vogel #define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE	0x00000000
7806ab6bfe3SJack F Vogel #define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE	0x00010000
7816ab6bfe3SJack F Vogel 
7826ab6bfe3SJack F Vogel #define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE	0x00000000
7836ab6bfe3SJack F Vogel #define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE	0x01000000
7844edd8523SJack F Vogel 
7854edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK		0x000000FF
7864edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE		0x00
7874edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE	0x01
7884edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE	0x02
7894edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE	0x03
7904edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE	0x04
7914edd8523SJack F Vogel 
7924edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK		0x00000F00
7934edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE		0x0000
7944edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE	0x0100
7954edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE	0x0200
7964edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE	0x0300
7974edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE	0x0800
7984edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE	0x0900
7994edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
8004edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE	0x0B00
8014edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE	0x0C00
8024edd8523SJack F Vogel #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE	0x0D00
8034edd8523SJack F Vogel 
8044edd8523SJack F Vogel #define E1000_TIMINCA_16NS_SHIFT	24
8056ab6bfe3SJack F Vogel #define E1000_TIMINCA_INCPERIOD_SHIFT	24
8066ab6bfe3SJack F Vogel #define E1000_TIMINCA_INCVALUE_MASK	0x00FFFFFF
8076ab6bfe3SJack F Vogel 
8086b9d35faSGuinan Sun /* ETQF register bit definitions */
8096b9d35faSGuinan Sun #define E1000_ETQF_1588			(1 << 30)
8106b9d35faSGuinan Sun #define E1000_FTQF_VF_BP		0x00008000
8116b9d35faSGuinan Sun #define E1000_FTQF_1588_TIME_STAMP	0x08000000
8126b9d35faSGuinan Sun #define E1000_FTQF_MASK			0xF0000000
8136b9d35faSGuinan Sun #define E1000_FTQF_MASK_PROTO_BP	0x10000000
8146b9d35faSGuinan Sun /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
8156b9d35faSGuinan Sun #define E1000_IMIREXT_CTRL_BP	0x00080000  /* Bypass check of ctrl bits */
8166b9d35faSGuinan Sun #define E1000_IMIREXT_SIZE_BP	0x00001000  /* Packet size bypass */
8176b9d35faSGuinan Sun 
8186b9d35faSGuinan Sun #define E1000_RXDADV_STAT_TSIP		0x08000 /* timestamp in packet */
8196ab6bfe3SJack F Vogel #define E1000_TSICR_TXTS		0x00000002
8206ab6bfe3SJack F Vogel #define E1000_TSIM_TXTS			0x00000002
8214edd8523SJack F Vogel /* TUPLE Filtering Configuration */
8224edd8523SJack F Vogel #define E1000_TTQF_DISABLE_MASK		0xF0008000 /* TTQF Disable Mask */
8234edd8523SJack F Vogel #define E1000_TTQF_QUEUE_ENABLE		0x100   /* TTQF Queue Enable Bit */
8244edd8523SJack F Vogel #define E1000_TTQF_PROTOCOL_MASK	0xFF    /* TTQF Protocol Mask */
8254edd8523SJack F Vogel /* TTQF TCP Bit, shift with E1000_TTQF_PROTOCOL SHIFT */
8264edd8523SJack F Vogel #define E1000_TTQF_PROTOCOL_TCP		0x0
8274edd8523SJack F Vogel /* TTQF UDP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */
8284edd8523SJack F Vogel #define E1000_TTQF_PROTOCOL_UDP		0x1
8294edd8523SJack F Vogel /* TTQF SCTP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */
8304edd8523SJack F Vogel #define E1000_TTQF_PROTOCOL_SCTP	0x2
8314edd8523SJack F Vogel #define E1000_TTQF_PROTOCOL_SHIFT	5       /* TTQF Protocol Shift */
8324edd8523SJack F Vogel #define E1000_TTQF_QUEUE_SHIFT		16      /* TTQF Queue Shfit */
8334edd8523SJack F Vogel #define E1000_TTQF_RX_QUEUE_MASK	0x70000 /* TTQF Queue Mask */
8344edd8523SJack F Vogel #define E1000_TTQF_MASK_ENABLE		0x10000000 /* TTQF Mask Enable Bit */
8354edd8523SJack F Vogel #define E1000_IMIR_CLEAR_MASK		0xF001FFFF /* IMIR Reg Clear Mask */
8364edd8523SJack F Vogel #define E1000_IMIR_PORT_BYPASS		0x20000 /* IMIR Port Bypass Bit */
8374edd8523SJack F Vogel #define E1000_IMIR_PRIORITY_SHIFT	29 /* IMIR Priority Shift */
8384edd8523SJack F Vogel #define E1000_IMIREXT_CLEAR_MASK	0x7FFFF /* IMIREXT Reg Clear Mask */
8399d81738fSJack F Vogel 
8407d9119bdSJack F Vogel #define E1000_MDICNFG_EXT_MDIO		0x80000000 /* MDI ext/int destination */
8417d9119bdSJack F Vogel #define E1000_MDICNFG_COM_MDIO		0x40000000 /* MDI shared w/ lan 0 */
8427d9119bdSJack F Vogel #define E1000_MDICNFG_PHY_MASK		0x03E00000
8437d9119bdSJack F Vogel #define E1000_MDICNFG_PHY_SHIFT		21
8447d9119bdSJack F Vogel 
8457609433eSJack F Vogel #define E1000_MEDIA_PORT_COPPER			1
8467609433eSJack F Vogel #define E1000_MEDIA_PORT_OTHER			2
8477609433eSJack F Vogel #define E1000_M88E1112_AUTO_COPPER_SGMII	0x2
8487609433eSJack F Vogel #define E1000_M88E1112_AUTO_COPPER_BASEX	0x3
8497609433eSJack F Vogel #define E1000_M88E1112_STATUS_LINK		0x0004 /* Interface Link Bit */
8507609433eSJack F Vogel #define E1000_M88E1112_MAC_CTRL_1		0x10
8517609433eSJack F Vogel #define E1000_M88E1112_MAC_CTRL_1_MODE_MASK	0x0380 /* Mode Select */
8527609433eSJack F Vogel #define E1000_M88E1112_MAC_CTRL_1_MODE_SHIFT	7
8537609433eSJack F Vogel #define E1000_M88E1112_PAGE_ADDR		0x16
8547609433eSJack F Vogel #define E1000_M88E1112_STATUS			0x01
8557609433eSJack F Vogel 
856f0ecc46dSJack F Vogel #define E1000_THSTAT_LOW_EVENT		0x20000000 /* Low thermal threshold */
857f0ecc46dSJack F Vogel #define E1000_THSTAT_MID_EVENT		0x00200000 /* Mid thermal threshold */
858f0ecc46dSJack F Vogel #define E1000_THSTAT_HIGH_EVENT		0x00002000 /* High thermal threshold */
859f0ecc46dSJack F Vogel #define E1000_THSTAT_PWR_DOWN		0x00000001 /* Power Down Event */
8604dab5c37SJack F Vogel #define E1000_THSTAT_LINK_THROTTLE	0x00000002 /* Link Spd Throttle Event */
861f0ecc46dSJack F Vogel 
8624dab5c37SJack F Vogel /* I350 EEE defines */
8634dab5c37SJack F Vogel #define E1000_IPCNFG_EEE_1G_AN		0x00000008 /* IPCNFG EEE Ena 1G AN */
8644dab5c37SJack F Vogel #define E1000_IPCNFG_EEE_100M_AN	0x00000004 /* IPCNFG EEE Ena 100M AN */
865f0ecc46dSJack F Vogel #define E1000_EEER_TX_LPI_EN		0x00010000 /* EEER Tx LPI Enable */
866f0ecc46dSJack F Vogel #define E1000_EEER_RX_LPI_EN		0x00020000 /* EEER Rx LPI Enable */
8674dab5c37SJack F Vogel #define E1000_EEER_LPI_FC		0x00040000 /* EEER Ena on Flow Cntrl */
868f0ecc46dSJack F Vogel /* EEE status */
8694dab5c37SJack F Vogel #define E1000_EEER_EEE_NEG		0x20000000 /* EEE capability nego */
870f0ecc46dSJack F Vogel #define E1000_EEER_RX_LPI_STATUS	0x40000000 /* Rx in LPI state */
871f0ecc46dSJack F Vogel #define E1000_EEER_TX_LPI_STATUS	0x80000000 /* Tx in LPI state */
8727609433eSJack F Vogel #define E1000_EEE_LP_ADV_ADDR_I350	0x040F     /* EEE LP Advertisement */
8737609433eSJack F Vogel #define E1000_M88E1543_PAGE_ADDR	0x16       /* Page Offset Register */
8747609433eSJack F Vogel #define E1000_M88E1543_EEE_CTRL_1	0x0
8757609433eSJack F Vogel #define E1000_M88E1543_EEE_CTRL_1_MS	0x0001     /* EEE Master/Slave */
876c80429ceSEric Joyner #define E1000_M88E1543_FIBER_CTRL	0x0        /* Fiber Control Register */
8777609433eSJack F Vogel #define E1000_EEE_ADV_DEV_I354		7
8787609433eSJack F Vogel #define E1000_EEE_ADV_ADDR_I354		60
8797609433eSJack F Vogel #define E1000_EEE_ADV_100_SUPPORTED	(1 << 1)   /* 100BaseTx EEE Supported */
8807609433eSJack F Vogel #define E1000_EEE_ADV_1000_SUPPORTED	(1 << 2)   /* 1000BaseT EEE Supported */
8817609433eSJack F Vogel #define E1000_PCS_STATUS_DEV_I354	3
8827609433eSJack F Vogel #define E1000_PCS_STATUS_ADDR_I354	1
8837609433eSJack F Vogel #define E1000_PCS_STATUS_RX_LPI_RCVD	0x0400
8847609433eSJack F Vogel #define E1000_PCS_STATUS_TX_LPI_RCVD	0x0800
8858cc64f1eSJack F Vogel #define E1000_M88E1512_CFG_REG_1	0x0010
8868cc64f1eSJack F Vogel #define E1000_M88E1512_CFG_REG_2	0x0011
8878cc64f1eSJack F Vogel #define E1000_M88E1512_CFG_REG_3	0x0007
8888cc64f1eSJack F Vogel #define E1000_M88E1512_MODE		0x0014
8896ab6bfe3SJack F Vogel #define E1000_EEE_SU_LPI_CLK_STP	0x00800000 /* EEE LPI Clock Stop */
8907609433eSJack F Vogel #define E1000_EEE_LP_ADV_DEV_I210	7          /* EEE LP Adv Device */
8917609433eSJack F Vogel #define E1000_EEE_LP_ADV_ADDR_I210	61         /* EEE LP Adv Register */
8928cfa0ad2SJack F Vogel /* PCI Express Control */
8938cfa0ad2SJack F Vogel #define E1000_GCR_RXD_NO_SNOOP		0x00000001
8948cfa0ad2SJack F Vogel #define E1000_GCR_RXDSCW_NO_SNOOP	0x00000002
8958cfa0ad2SJack F Vogel #define E1000_GCR_RXDSCR_NO_SNOOP	0x00000004
8968cfa0ad2SJack F Vogel #define E1000_GCR_TXD_NO_SNOOP		0x00000008
8978cfa0ad2SJack F Vogel #define E1000_GCR_TXDSCW_NO_SNOOP	0x00000010
8988cfa0ad2SJack F Vogel #define E1000_GCR_TXDSCR_NO_SNOOP	0x00000020
8999d81738fSJack F Vogel #define E1000_GCR_CMPL_TMOUT_MASK	0x0000F000
9009d81738fSJack F Vogel #define E1000_GCR_CMPL_TMOUT_10ms	0x00001000
9019d81738fSJack F Vogel #define E1000_GCR_CMPL_TMOUT_RESEND	0x00010000
9029d81738fSJack F Vogel #define E1000_GCR_CAP_VER2		0x00040000
9038cfa0ad2SJack F Vogel 
9048cfa0ad2SJack F Vogel #define PCIE_NO_SNOOP_ALL	(E1000_GCR_RXD_NO_SNOOP | \
9058cfa0ad2SJack F Vogel 				 E1000_GCR_RXDSCW_NO_SNOOP | \
9068cfa0ad2SJack F Vogel 				 E1000_GCR_RXDSCR_NO_SNOOP | \
9078cfa0ad2SJack F Vogel 				 E1000_GCR_TXD_NO_SNOOP    | \
9088cfa0ad2SJack F Vogel 				 E1000_GCR_TXDSCW_NO_SNOOP | \
9098cfa0ad2SJack F Vogel 				 E1000_GCR_TXDSCR_NO_SNOOP)
9108cfa0ad2SJack F Vogel 
9117609433eSJack F Vogel #define E1000_MMDAC_FUNC_DATA	0x4000 /* Data, no post increment */
9127609433eSJack F Vogel 
9134dab5c37SJack F Vogel /* mPHY address control and data registers */
9144dab5c37SJack F Vogel #define E1000_MPHY_ADDR_CTL		0x0024 /* Address Control Reg */
9154dab5c37SJack F Vogel #define E1000_MPHY_ADDR_CTL_OFFSET_MASK	0xFFFF0000
9164dab5c37SJack F Vogel #define E1000_MPHY_DATA			0x0E10 /* Data Register */
9174dab5c37SJack F Vogel 
9184dab5c37SJack F Vogel /* AFE CSR Offset for PCS CLK */
9194dab5c37SJack F Vogel #define E1000_MPHY_PCS_CLK_REG_OFFSET	0x0004
9204dab5c37SJack F Vogel /* Override for near end digital loopback. */
9214dab5c37SJack F Vogel #define E1000_MPHY_PCS_CLK_REG_DIGINELBEN	0x10
9224dab5c37SJack F Vogel 
9238cfa0ad2SJack F Vogel /* PHY Control Register */
9248cfa0ad2SJack F Vogel #define MII_CR_SPEED_SELECT_MSB	0x0040  /* bits 6,13: 10=1000, 01=100, 00=10 */
9258cfa0ad2SJack F Vogel #define MII_CR_COLL_TEST_ENABLE	0x0080  /* Collision test enable */
9268cfa0ad2SJack F Vogel #define MII_CR_FULL_DUPLEX	0x0100  /* FDX =1, half duplex =0 */
9278cfa0ad2SJack F Vogel #define MII_CR_RESTART_AUTO_NEG	0x0200  /* Restart auto negotiation */
9288cfa0ad2SJack F Vogel #define MII_CR_ISOLATE		0x0400  /* Isolate PHY from MII */
9298cfa0ad2SJack F Vogel #define MII_CR_POWER_DOWN	0x0800  /* Power down */
9308cfa0ad2SJack F Vogel #define MII_CR_AUTO_NEG_EN	0x1000  /* Auto Neg Enable */
9318cfa0ad2SJack F Vogel #define MII_CR_SPEED_SELECT_LSB	0x2000  /* bits 6,13: 10=1000, 01=100, 00=10 */
9328cfa0ad2SJack F Vogel #define MII_CR_LOOPBACK		0x4000  /* 0 = normal, 1 = loopback */
9338cfa0ad2SJack F Vogel #define MII_CR_RESET		0x8000  /* 0 = normal, 1 = PHY reset */
9348cfa0ad2SJack F Vogel #define MII_CR_SPEED_1000	0x0040
9358cfa0ad2SJack F Vogel #define MII_CR_SPEED_100	0x2000
9368cfa0ad2SJack F Vogel #define MII_CR_SPEED_10		0x0000
9378cfa0ad2SJack F Vogel 
9388cfa0ad2SJack F Vogel /* PHY Status Register */
9398cfa0ad2SJack F Vogel #define MII_SR_EXTENDED_CAPS	0x0001 /* Extended register capabilities */
9408cfa0ad2SJack F Vogel #define MII_SR_JABBER_DETECT	0x0002 /* Jabber Detected */
9418cfa0ad2SJack F Vogel #define MII_SR_LINK_STATUS	0x0004 /* Link Status 1 = link */
9428cfa0ad2SJack F Vogel #define MII_SR_AUTONEG_CAPS	0x0008 /* Auto Neg Capable */
9438cfa0ad2SJack F Vogel #define MII_SR_REMOTE_FAULT	0x0010 /* Remote Fault Detect */
9448cfa0ad2SJack F Vogel #define MII_SR_AUTONEG_COMPLETE	0x0020 /* Auto Neg Complete */
9458cfa0ad2SJack F Vogel #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
9468cfa0ad2SJack F Vogel #define MII_SR_EXTENDED_STATUS	0x0100 /* Ext. status info in Reg 0x0F */
9478cfa0ad2SJack F Vogel #define MII_SR_100T2_HD_CAPS	0x0200 /* 100T2 Half Duplex Capable */
9488cfa0ad2SJack F Vogel #define MII_SR_100T2_FD_CAPS	0x0400 /* 100T2 Full Duplex Capable */
9498cfa0ad2SJack F Vogel #define MII_SR_10T_HD_CAPS	0x0800 /* 10T   Half Duplex Capable */
9508cfa0ad2SJack F Vogel #define MII_SR_10T_FD_CAPS	0x1000 /* 10T   Full Duplex Capable */
9518cfa0ad2SJack F Vogel #define MII_SR_100X_HD_CAPS	0x2000 /* 100X  Half Duplex Capable */
9528cfa0ad2SJack F Vogel #define MII_SR_100X_FD_CAPS	0x4000 /* 100X  Full Duplex Capable */
9538cfa0ad2SJack F Vogel #define MII_SR_100T4_CAPS	0x8000 /* 100T4 Capable */
9548cfa0ad2SJack F Vogel 
9558cfa0ad2SJack F Vogel /* Autoneg Advertisement Register */
9568cfa0ad2SJack F Vogel #define NWAY_AR_SELECTOR_FIELD	0x0001   /* indicates IEEE 802.3 CSMA/CD */
9578cfa0ad2SJack F Vogel #define NWAY_AR_10T_HD_CAPS	0x0020   /* 10T   Half Duplex Capable */
9588cfa0ad2SJack F Vogel #define NWAY_AR_10T_FD_CAPS	0x0040   /* 10T   Full Duplex Capable */
9598cfa0ad2SJack F Vogel #define NWAY_AR_100TX_HD_CAPS	0x0080   /* 100TX Half Duplex Capable */
9608cfa0ad2SJack F Vogel #define NWAY_AR_100TX_FD_CAPS	0x0100   /* 100TX Full Duplex Capable */
9618cfa0ad2SJack F Vogel #define NWAY_AR_100T4_CAPS	0x0200   /* 100T4 Capable */
9628cfa0ad2SJack F Vogel #define NWAY_AR_PAUSE		0x0400   /* Pause operation desired */
9638cfa0ad2SJack F Vogel #define NWAY_AR_ASM_DIR		0x0800   /* Asymmetric Pause Direction bit */
9648cfa0ad2SJack F Vogel #define NWAY_AR_REMOTE_FAULT	0x2000   /* Remote Fault detected */
9658cfa0ad2SJack F Vogel #define NWAY_AR_NEXT_PAGE	0x8000   /* Next Page ability supported */
9668cfa0ad2SJack F Vogel 
9678cfa0ad2SJack F Vogel /* Link Partner Ability Register (Base Page) */
9688cfa0ad2SJack F Vogel #define NWAY_LPAR_SELECTOR_FIELD	0x0000 /* LP protocol selector field */
9694dab5c37SJack F Vogel #define NWAY_LPAR_10T_HD_CAPS		0x0020 /* LP 10T Half Dplx Capable */
9704dab5c37SJack F Vogel #define NWAY_LPAR_10T_FD_CAPS		0x0040 /* LP 10T Full Dplx Capable */
9714dab5c37SJack F Vogel #define NWAY_LPAR_100TX_HD_CAPS		0x0080 /* LP 100TX Half Dplx Capable */
9724dab5c37SJack F Vogel #define NWAY_LPAR_100TX_FD_CAPS		0x0100 /* LP 100TX Full Dplx Capable */
9738cfa0ad2SJack F Vogel #define NWAY_LPAR_100T4_CAPS		0x0200 /* LP is 100T4 Capable */
9748cfa0ad2SJack F Vogel #define NWAY_LPAR_PAUSE			0x0400 /* LP Pause operation desired */
9754dab5c37SJack F Vogel #define NWAY_LPAR_ASM_DIR		0x0800 /* LP Asym Pause Direction bit */
9764dab5c37SJack F Vogel #define NWAY_LPAR_REMOTE_FAULT		0x2000 /* LP detected Remote Fault */
9774dab5c37SJack F Vogel #define NWAY_LPAR_ACKNOWLEDGE		0x4000 /* LP rx'd link code word */
9788cfa0ad2SJack F Vogel #define NWAY_LPAR_NEXT_PAGE		0x8000 /* Next Page ability supported */
9798cfa0ad2SJack F Vogel 
9808cfa0ad2SJack F Vogel /* Autoneg Expansion Register */
9818cfa0ad2SJack F Vogel #define NWAY_ER_LP_NWAY_CAPS		0x0001 /* LP has Auto Neg Capability */
9824dab5c37SJack F Vogel #define NWAY_ER_PAGE_RXD		0x0002 /* LP 10T Half Dplx Capable */
9834dab5c37SJack F Vogel #define NWAY_ER_NEXT_PAGE_CAPS		0x0004 /* LP 10T Full Dplx Capable */
9844dab5c37SJack F Vogel #define NWAY_ER_LP_NEXT_PAGE_CAPS	0x0008 /* LP 100TX Half Dplx Capable */
9854dab5c37SJack F Vogel #define NWAY_ER_PAR_DETECT_FAULT	0x0010 /* LP 100TX Full Dplx Capable */
9868cfa0ad2SJack F Vogel 
9878cfa0ad2SJack F Vogel /* 1000BASE-T Control Register */
9888cfa0ad2SJack F Vogel #define CR_1000T_ASYM_PAUSE	0x0080 /* Advertise asymmetric pause bit */
9898cfa0ad2SJack F Vogel #define CR_1000T_HD_CAPS	0x0100 /* Advertise 1000T HD capability */
9908cfa0ad2SJack F Vogel #define CR_1000T_FD_CAPS	0x0200 /* Advertise 1000T FD capability  */
9914dab5c37SJack F Vogel /* 1=Repeater/switch device port 0=DTE device */
9924dab5c37SJack F Vogel #define CR_1000T_REPEATER_DTE	0x0400
9934dab5c37SJack F Vogel /* 1=Configure PHY as Master 0=Configure PHY as Slave */
9944dab5c37SJack F Vogel #define CR_1000T_MS_VALUE	0x0800
9954dab5c37SJack F Vogel /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
9964dab5c37SJack F Vogel #define CR_1000T_MS_ENABLE	0x1000
9978cfa0ad2SJack F Vogel #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
9988cfa0ad2SJack F Vogel #define CR_1000T_TEST_MODE_1	0x2000 /* Transmit Waveform test */
9998cfa0ad2SJack F Vogel #define CR_1000T_TEST_MODE_2	0x4000 /* Master Transmit Jitter test */
10008cfa0ad2SJack F Vogel #define CR_1000T_TEST_MODE_3	0x6000 /* Slave Transmit Jitter test */
10018cfa0ad2SJack F Vogel #define CR_1000T_TEST_MODE_4	0x8000 /* Transmitter Distortion test */
10028cfa0ad2SJack F Vogel 
10038cfa0ad2SJack F Vogel /* 1000BASE-T Status Register */
10044dab5c37SJack F Vogel #define SR_1000T_IDLE_ERROR_CNT		0x00FF /* Num idle err since last rd */
10054dab5c37SJack F Vogel #define SR_1000T_ASYM_PAUSE_DIR		0x0100 /* LP asym pause direction bit */
10068cfa0ad2SJack F Vogel #define SR_1000T_LP_HD_CAPS		0x0400 /* LP is 1000T HD capable */
10078cfa0ad2SJack F Vogel #define SR_1000T_LP_FD_CAPS		0x0800 /* LP is 1000T FD capable */
10088cfa0ad2SJack F Vogel #define SR_1000T_REMOTE_RX_STATUS	0x1000 /* Remote receiver OK */
10098cfa0ad2SJack F Vogel #define SR_1000T_LOCAL_RX_STATUS	0x2000 /* Local receiver OK */
10104dab5c37SJack F Vogel #define SR_1000T_MS_CONFIG_RES		0x4000 /* 1=Local Tx Master, 0=Slave */
10118cfa0ad2SJack F Vogel #define SR_1000T_MS_CONFIG_FAULT	0x8000 /* Master/Slave config fault */
10128cfa0ad2SJack F Vogel 
10138cfa0ad2SJack F Vogel #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT	5
10148cfa0ad2SJack F Vogel 
10158cfa0ad2SJack F Vogel /* PHY 1000 MII Register/Bit Definitions */
10168cfa0ad2SJack F Vogel /* PHY Registers defined by IEEE */
10178cfa0ad2SJack F Vogel #define PHY_CONTROL		0x00 /* Control Register */
10188cfa0ad2SJack F Vogel #define PHY_STATUS		0x01 /* Status Register */
10198cfa0ad2SJack F Vogel #define PHY_ID1			0x02 /* Phy Id Reg (word 1) */
10208cfa0ad2SJack F Vogel #define PHY_ID2			0x03 /* Phy Id Reg (word 2) */
10218cfa0ad2SJack F Vogel #define PHY_AUTONEG_ADV		0x04 /* Autoneg Advertisement */
10228cfa0ad2SJack F Vogel #define PHY_LP_ABILITY		0x05 /* Link Partner Ability (Base Page) */
10238cfa0ad2SJack F Vogel #define PHY_AUTONEG_EXP		0x06 /* Autoneg Expansion Reg */
10248cfa0ad2SJack F Vogel #define PHY_NEXT_PAGE_TX	0x07 /* Next Page Tx */
10258cfa0ad2SJack F Vogel #define PHY_LP_NEXT_PAGE	0x08 /* Link Partner Next Page */
10268cfa0ad2SJack F Vogel #define PHY_1000T_CTRL		0x09 /* 1000Base-T Control Reg */
10278cfa0ad2SJack F Vogel #define PHY_1000T_STATUS	0x0A /* 1000Base-T Status Reg */
10288cfa0ad2SJack F Vogel #define PHY_EXT_STATUS		0x0F /* Extended Status Reg */
10298cfa0ad2SJack F Vogel 
10309d81738fSJack F Vogel #define PHY_CONTROL_LB		0x4000 /* PHY Loopback bit */
10319d81738fSJack F Vogel 
10328cfa0ad2SJack F Vogel /* NVM Control */
10338cfa0ad2SJack F Vogel #define E1000_EECD_SK		0x00000001 /* NVM Clock */
10348cfa0ad2SJack F Vogel #define E1000_EECD_CS		0x00000002 /* NVM Chip Select */
10358cfa0ad2SJack F Vogel #define E1000_EECD_DI		0x00000004 /* NVM Data In */
10368cfa0ad2SJack F Vogel #define E1000_EECD_DO		0x00000008 /* NVM Data Out */
10378cfa0ad2SJack F Vogel #define E1000_EECD_REQ		0x00000040 /* NVM Access Request */
10388cfa0ad2SJack F Vogel #define E1000_EECD_GNT		0x00000080 /* NVM Access Grant */
10398cfa0ad2SJack F Vogel #define E1000_EECD_PRES		0x00000100 /* NVM Present */
10408cfa0ad2SJack F Vogel #define E1000_EECD_SIZE		0x00000200 /* NVM Size (0=64 word 1=256 word) */
10414dab5c37SJack F Vogel #define E1000_EECD_BLOCKED	0x00008000 /* Bit banging access blocked flag */
10424dab5c37SJack F Vogel #define E1000_EECD_ABORT	0x00010000 /* NVM operation aborted flag */
10434dab5c37SJack F Vogel #define E1000_EECD_TIMEOUT	0x00020000 /* NVM read operation timeout flag */
10444dab5c37SJack F Vogel #define E1000_EECD_ERROR_CLR	0x00040000 /* NVM error status clear bit */
10458cfa0ad2SJack F Vogel /* NVM Addressing bits based on type 0=small, 1=large */
10468cfa0ad2SJack F Vogel #define E1000_EECD_ADDR_BITS	0x00000400
10478cfa0ad2SJack F Vogel #define E1000_EECD_TYPE		0x00002000 /* NVM Type (1-SPI, 0-Microwire) */
10488cfa0ad2SJack F Vogel #define E1000_NVM_GRANT_ATTEMPTS	1000 /* NVM # attempts to gain grant */
10498cfa0ad2SJack F Vogel #define E1000_EECD_AUTO_RD		0x00000200  /* NVM Auto Read done */
10508cfa0ad2SJack F Vogel #define E1000_EECD_SIZE_EX_MASK		0x00007800  /* NVM Size */
10518cfa0ad2SJack F Vogel #define E1000_EECD_SIZE_EX_SHIFT	11
10528cfa0ad2SJack F Vogel #define E1000_EECD_FLUPD		0x00080000 /* Update FLASH */
10534dab5c37SJack F Vogel #define E1000_EECD_AUPDEN		0x00100000 /* Ena Auto FLASH update */
10548cfa0ad2SJack F Vogel #define E1000_EECD_SEC1VAL		0x00400000 /* Sector One Valid */
1055d035aa2dSJack F Vogel #define E1000_EECD_SEC1VAL_VALID_MASK	(E1000_EECD_AUTO_RD | E1000_EECD_PRES)
1056ab5d0362SJack F Vogel #define E1000_EECD_FLUPD_I210		0x00800000 /* Update FLASH */
1057ab5d0362SJack F Vogel #define E1000_EECD_FLUDONE_I210		0x04000000 /* Update FLASH done */
1058ab5d0362SJack F Vogel #define E1000_EECD_FLASH_DETECTED_I210	0x00080000 /* FLASH detected */
10596ab6bfe3SJack F Vogel #define E1000_EECD_SEC1VAL_I210		0x02000000 /* Sector One Valid */
1060ab5d0362SJack F Vogel #define E1000_FLUDONE_ATTEMPTS		20000
1061ab5d0362SJack F Vogel #define E1000_EERD_EEWR_MAX_COUNT	512 /* buffered EEPROM words rw */
1062ab5d0362SJack F Vogel #define E1000_I210_FIFO_SEL_RX		0x00
1063ab5d0362SJack F Vogel #define E1000_I210_FIFO_SEL_TX_QAV(_i)	(0x02 + (_i))
1064ab5d0362SJack F Vogel #define E1000_I210_FIFO_SEL_TX_LEGACY	E1000_I210_FIFO_SEL_TX_QAV(0)
1065ab5d0362SJack F Vogel #define E1000_I210_FIFO_SEL_BMC2OS_TX	0x06
1066ab5d0362SJack F Vogel #define E1000_I210_FIFO_SEL_BMC2OS_RX	0x01
10678cfa0ad2SJack F Vogel 
10686ab6bfe3SJack F Vogel #define E1000_I210_FLASH_SECTOR_SIZE	0x1000 /* 4KB FLASH sector unit size */
10696ab6bfe3SJack F Vogel /* Secure FLASH mode requires removing MSb */
10706ab6bfe3SJack F Vogel #define E1000_I210_FW_PTR_MASK		0x7FFF
10716ab6bfe3SJack F Vogel /* Firmware code revision field word offset*/
10726ab6bfe3SJack F Vogel #define E1000_I210_FW_VER_OFFSET	328
10736ab6bfe3SJack F Vogel 
1074daf9197cSJack F Vogel #define E1000_NVM_RW_REG_DATA	16  /* Offset to data in NVM read/write regs */
10758cfa0ad2SJack F Vogel #define E1000_NVM_RW_REG_DONE	2   /* Offset to READ/WRITE done bit */
10768cfa0ad2SJack F Vogel #define E1000_NVM_RW_REG_START	1   /* Start operation */
10778cfa0ad2SJack F Vogel #define E1000_NVM_RW_ADDR_SHIFT	2   /* Shift to the address bits */
10788cfa0ad2SJack F Vogel #define E1000_NVM_POLL_WRITE	1   /* Flag for polling for write complete */
10798cfa0ad2SJack F Vogel #define E1000_NVM_POLL_READ	0   /* Flag for polling for read complete */
10808cfa0ad2SJack F Vogel #define E1000_FLASH_UPDATES	2000
10818cfa0ad2SJack F Vogel 
10828cfa0ad2SJack F Vogel /* NVM Word Offsets */
10838cfa0ad2SJack F Vogel #define NVM_COMPAT			0x0003
10848cfa0ad2SJack F Vogel #define NVM_ID_LED_SETTINGS		0x0004
1085*984d1616SKevin Bowling #define NVM_VERSION			0x0005
1086daf9197cSJack F Vogel #define NVM_SERDES_AMPLITUDE		0x0006 /* SERDES output amplitude */
10878cfa0ad2SJack F Vogel #define NVM_PHY_CLASS_WORD		0x0007
10886ab6bfe3SJack F Vogel #define E1000_I210_NVM_FW_MODULE_PTR	0x0010
10896ab6bfe3SJack F Vogel #define E1000_I350_NVM_FW_MODULE_PTR	0x0051
10906ab6bfe3SJack F Vogel #define NVM_FUTURE_INIT_WORD1		0x0019
1091*984d1616SKevin Bowling #define NVM_ETRACK_WORD			0x0042
1092*984d1616SKevin Bowling #define NVM_ETRACK_HIWORD		0x0043
1093*984d1616SKevin Bowling #define NVM_COMB_VER_OFF		0x0083
1094*984d1616SKevin Bowling #define NVM_COMB_VER_PTR		0x003d
1095*984d1616SKevin Bowling 
1096*984d1616SKevin Bowling /* NVM version defines */
1097*984d1616SKevin Bowling #define NVM_MAJOR_MASK			0xF000
1098*984d1616SKevin Bowling #define NVM_MINOR_MASK			0x0FF0
1099*984d1616SKevin Bowling #define NVM_IMAGE_ID_MASK		0x000F
1100*984d1616SKevin Bowling #define NVM_COMB_VER_MASK		0x00FF
1101*984d1616SKevin Bowling #define NVM_MAJOR_SHIFT			12
1102*984d1616SKevin Bowling #define NVM_MINOR_SHIFT			4
1103*984d1616SKevin Bowling #define NVM_COMB_VER_SHFT		8
1104*984d1616SKevin Bowling #define NVM_VER_INVALID			0xFFFF
1105*984d1616SKevin Bowling #define NVM_ETRACK_SHIFT		16
1106*984d1616SKevin Bowling #define NVM_ETRACK_VALID		0x8000
1107*984d1616SKevin Bowling #define NVM_NEW_DEC_MASK		0x0F00
1108*984d1616SKevin Bowling #define NVM_HEX_CONV			16
1109*984d1616SKevin Bowling #define NVM_HEX_TENS			10
1110*984d1616SKevin Bowling 
1111*984d1616SKevin Bowling /* FW version defines */
1112*984d1616SKevin Bowling /* Offset of "Loader patch ptr" in Firmware Header */
1113*984d1616SKevin Bowling #define E1000_I350_NVM_FW_LOADER_PATCH_PTR_OFFSET	0x01
1114*984d1616SKevin Bowling /* Patch generation hour & minutes */
1115*984d1616SKevin Bowling #define E1000_I350_NVM_FW_VER_WORD1_OFFSET		0x04
1116*984d1616SKevin Bowling /* Patch generation month & day */
1117*984d1616SKevin Bowling #define E1000_I350_NVM_FW_VER_WORD2_OFFSET		0x05
1118*984d1616SKevin Bowling /* Patch generation year */
1119*984d1616SKevin Bowling #define E1000_I350_NVM_FW_VER_WORD3_OFFSET		0x06
1120*984d1616SKevin Bowling /* Patch major & minor numbers */
1121*984d1616SKevin Bowling #define E1000_I350_NVM_FW_VER_WORD4_OFFSET		0x07
1122*984d1616SKevin Bowling 
1123ab5d0362SJack F Vogel #define NVM_MAC_ADDR			0x0000
1124ab5d0362SJack F Vogel #define NVM_SUB_DEV_ID			0x000B
1125ab5d0362SJack F Vogel #define NVM_SUB_VEN_ID			0x000C
1126ab5d0362SJack F Vogel #define NVM_DEV_ID			0x000D
1127ab5d0362SJack F Vogel #define NVM_VEN_ID			0x000E
1128ab5d0362SJack F Vogel #define NVM_INIT_CTRL_2			0x000F
1129ab5d0362SJack F Vogel #define NVM_INIT_CTRL_4			0x0013
1130ab5d0362SJack F Vogel #define NVM_LED_1_CFG			0x001C
1131ab5d0362SJack F Vogel #define NVM_LED_0_2_CFG			0x001F
1132ab5d0362SJack F Vogel 
11336ab6bfe3SJack F Vogel #define NVM_COMPAT_VALID_CSUM		0x0001
11346ab6bfe3SJack F Vogel #define NVM_FUTURE_INIT_WORD1_VALID_CSUM	0x0040
11356ab6bfe3SJack F Vogel 
11368cfa0ad2SJack F Vogel #define NVM_INIT_CONTROL2_REG		0x000F
11378cfa0ad2SJack F Vogel #define NVM_INIT_CONTROL3_PORT_B	0x0014
11388cfa0ad2SJack F Vogel #define NVM_INIT_3GIO_3			0x001A
11398cfa0ad2SJack F Vogel #define NVM_SWDEF_PINS_CTRL_PORT_0	0x0020
11408cfa0ad2SJack F Vogel #define NVM_INIT_CONTROL3_PORT_A	0x0024
11418cfa0ad2SJack F Vogel #define NVM_CFG				0x0012
11428cfa0ad2SJack F Vogel #define NVM_ALT_MAC_ADDR_PTR		0x0037
11438cfa0ad2SJack F Vogel #define NVM_CHECKSUM_REG		0x003F
1144f0ecc46dSJack F Vogel #define NVM_COMPATIBILITY_REG_3		0x0003
1145f0ecc46dSJack F Vogel #define NVM_COMPATIBILITY_BIT_MASK	0x8000
11468cfa0ad2SJack F Vogel 
11479d81738fSJack F Vogel #define E1000_NVM_CFG_DONE_PORT_0	0x040000 /* MNG config cycle done */
11489d81738fSJack F Vogel #define E1000_NVM_CFG_DONE_PORT_1	0x080000 /* ...for second port */
11494edd8523SJack F Vogel #define E1000_NVM_CFG_DONE_PORT_2	0x100000 /* ...for third port */
11504edd8523SJack F Vogel #define E1000_NVM_CFG_DONE_PORT_3	0x200000 /* ...for fourth port */
11514edd8523SJack F Vogel 
1152ab5d0362SJack F Vogel #define NVM_82580_LAN_FUNC_OFFSET(a)	((a) ? (0x40 + (0x40 * (a))) : 0)
11538cfa0ad2SJack F Vogel 
11547d9119bdSJack F Vogel /* Mask bits for fields in Word 0x24 of the NVM */
11557d9119bdSJack F Vogel #define NVM_WORD24_COM_MDIO		0x0008 /* MDIO interface shared */
11564dab5c37SJack F Vogel #define NVM_WORD24_EXT_MDIO		0x0004 /* MDIO accesses routed extrnl */
1157ab5d0362SJack F Vogel /* Offset of Link Mode bits for 82575/82576 */
11584dab5c37SJack F Vogel #define NVM_WORD24_LNK_MODE_OFFSET	8
11594dab5c37SJack F Vogel /* Offset of Link Mode bits for 82580 up */
11604dab5c37SJack F Vogel #define NVM_WORD24_82580_LNK_MODE_OFFSET	4
11614dab5c37SJack F Vogel 
11627d9119bdSJack F Vogel 
11638cfa0ad2SJack F Vogel /* Mask bits for fields in Word 0x0f of the NVM */
11648cfa0ad2SJack F Vogel #define NVM_WORD0F_PAUSE_MASK		0x3000
11658cfa0ad2SJack F Vogel #define NVM_WORD0F_PAUSE		0x1000
11668cfa0ad2SJack F Vogel #define NVM_WORD0F_ASM_DIR		0x2000
11678cfa0ad2SJack F Vogel #define NVM_WORD0F_SWPDIO_EXT_MASK	0x00F0
11688cfa0ad2SJack F Vogel 
11698cfa0ad2SJack F Vogel /* Mask bits for fields in Word 0x1a of the NVM */
11708cfa0ad2SJack F Vogel #define NVM_WORD1A_ASPM_MASK		0x000C
11718cfa0ad2SJack F Vogel 
11727d9119bdSJack F Vogel /* Mask bits for fields in Word 0x03 of the EEPROM */
11737d9119bdSJack F Vogel #define NVM_COMPAT_LOM			0x0800
11747d9119bdSJack F Vogel 
11757d9119bdSJack F Vogel /* length of string needed to store PBA number */
11767d9119bdSJack F Vogel #define E1000_PBANUM_LENGTH		11
11777d9119bdSJack F Vogel 
11788cfa0ad2SJack F Vogel /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
11798cfa0ad2SJack F Vogel #define NVM_SUM				0xBABA
11808cfa0ad2SJack F Vogel 
11816ab6bfe3SJack F Vogel /* PBA (printed board assembly) number words */
11828cfa0ad2SJack F Vogel #define NVM_PBA_OFFSET_0		8
11838cfa0ad2SJack F Vogel #define NVM_PBA_OFFSET_1		9
11847d9119bdSJack F Vogel #define NVM_PBA_PTR_GUARD		0xFAFA
11858cfa0ad2SJack F Vogel #define NVM_RESERVED_WORD		0xFFFF
11868cfa0ad2SJack F Vogel #define NVM_PHY_CLASS_A			0x8000
11878cfa0ad2SJack F Vogel #define NVM_SERDES_AMPLITUDE_MASK	0x000F
11888cfa0ad2SJack F Vogel #define NVM_SIZE_MASK			0x1C00
11898cfa0ad2SJack F Vogel #define NVM_SIZE_SHIFT			10
11908cfa0ad2SJack F Vogel #define NVM_WORD_SIZE_BASE_SHIFT	6
11918cfa0ad2SJack F Vogel #define NVM_SWDPIO_EXT_SHIFT		4
11928cfa0ad2SJack F Vogel 
11938cfa0ad2SJack F Vogel /* NVM Commands - Microwire */
11948cfa0ad2SJack F Vogel #define NVM_READ_OPCODE_MICROWIRE	0x6  /* NVM read opcode */
11958cfa0ad2SJack F Vogel #define NVM_WRITE_OPCODE_MICROWIRE	0x5  /* NVM write opcode */
11968cfa0ad2SJack F Vogel #define NVM_ERASE_OPCODE_MICROWIRE	0x7  /* NVM erase opcode */
11978cfa0ad2SJack F Vogel #define NVM_EWEN_OPCODE_MICROWIRE	0x13 /* NVM erase/write enable */
11988cfa0ad2SJack F Vogel #define NVM_EWDS_OPCODE_MICROWIRE	0x10 /* NVM erase/write disable */
11998cfa0ad2SJack F Vogel 
12008cfa0ad2SJack F Vogel /* NVM Commands - SPI */
12018cfa0ad2SJack F Vogel #define NVM_MAX_RETRY_SPI	5000 /* Max wait of 5ms, for RDY signal */
12028cfa0ad2SJack F Vogel #define NVM_READ_OPCODE_SPI	0x03 /* NVM read opcode */
12038cfa0ad2SJack F Vogel #define NVM_WRITE_OPCODE_SPI	0x02 /* NVM write opcode */
12048cfa0ad2SJack F Vogel #define NVM_A8_OPCODE_SPI	0x08 /* opcode bit-3 = address bit-8 */
12058cfa0ad2SJack F Vogel #define NVM_WREN_OPCODE_SPI	0x06 /* NVM set Write Enable latch */
12068cfa0ad2SJack F Vogel #define NVM_RDSR_OPCODE_SPI	0x05 /* NVM read Status register */
12078cfa0ad2SJack F Vogel 
12088cfa0ad2SJack F Vogel /* SPI NVM Status Register */
12098cfa0ad2SJack F Vogel #define NVM_STATUS_RDY_SPI	0x01
12108cfa0ad2SJack F Vogel 
12118cfa0ad2SJack F Vogel /* Word definitions for ID LED Settings */
12128cfa0ad2SJack F Vogel #define ID_LED_RESERVED_0000	0x0000
12138cfa0ad2SJack F Vogel #define ID_LED_RESERVED_FFFF	0xFFFF
12148cfa0ad2SJack F Vogel #define ID_LED_DEFAULT		((ID_LED_OFF1_ON2  << 12) | \
12158cfa0ad2SJack F Vogel 				 (ID_LED_OFF1_OFF2 <<  8) | \
12168cfa0ad2SJack F Vogel 				 (ID_LED_DEF1_DEF2 <<  4) | \
12178cfa0ad2SJack F Vogel 				 (ID_LED_DEF1_DEF2))
12188cfa0ad2SJack F Vogel #define ID_LED_DEF1_DEF2	0x1
12198cfa0ad2SJack F Vogel #define ID_LED_DEF1_ON2		0x2
12208cfa0ad2SJack F Vogel #define ID_LED_DEF1_OFF2	0x3
12218cfa0ad2SJack F Vogel #define ID_LED_ON1_DEF2		0x4
12228cfa0ad2SJack F Vogel #define ID_LED_ON1_ON2		0x5
12238cfa0ad2SJack F Vogel #define ID_LED_ON1_OFF2		0x6
12248cfa0ad2SJack F Vogel #define ID_LED_OFF1_DEF2	0x7
12258cfa0ad2SJack F Vogel #define ID_LED_OFF1_ON2		0x8
12268cfa0ad2SJack F Vogel #define ID_LED_OFF1_OFF2	0x9
12278cfa0ad2SJack F Vogel 
12288cfa0ad2SJack F Vogel #define IGP_ACTIVITY_LED_MASK	0xFFFFF0FF
12298cfa0ad2SJack F Vogel #define IGP_ACTIVITY_LED_ENABLE	0x0300
12308cfa0ad2SJack F Vogel #define IGP_LED3_MODE		0x07000000
12318cfa0ad2SJack F Vogel 
12328cfa0ad2SJack F Vogel /* PCI/PCI-X/PCI-EX Config space */
12338cfa0ad2SJack F Vogel #define PCIX_COMMAND_REGISTER		0xE6
12348cfa0ad2SJack F Vogel #define PCIX_STATUS_REGISTER_LO		0xE8
12358cfa0ad2SJack F Vogel #define PCIX_STATUS_REGISTER_HI		0xEA
12368cfa0ad2SJack F Vogel #define PCI_HEADER_TYPE_REGISTER	0x0E
12378cfa0ad2SJack F Vogel #define PCIE_LINK_STATUS		0x12
12389d81738fSJack F Vogel #define PCIE_DEVICE_CONTROL2		0x28
12398cfa0ad2SJack F Vogel 
12408cfa0ad2SJack F Vogel #define PCIX_COMMAND_MMRBC_MASK		0x000C
12418cfa0ad2SJack F Vogel #define PCIX_COMMAND_MMRBC_SHIFT	0x2
12428cfa0ad2SJack F Vogel #define PCIX_STATUS_HI_MMRBC_MASK	0x0060
12438cfa0ad2SJack F Vogel #define PCIX_STATUS_HI_MMRBC_SHIFT	0x5
12448cfa0ad2SJack F Vogel #define PCIX_STATUS_HI_MMRBC_4K		0x3
12458cfa0ad2SJack F Vogel #define PCIX_STATUS_HI_MMRBC_2K		0x2
12468cfa0ad2SJack F Vogel #define PCIX_STATUS_LO_FUNC_MASK	0x7
12478cfa0ad2SJack F Vogel #define PCI_HEADER_TYPE_MULTIFUNC	0x80
12488cfa0ad2SJack F Vogel #define PCIE_LINK_WIDTH_MASK		0x3F0
12498cfa0ad2SJack F Vogel #define PCIE_LINK_WIDTH_SHIFT		4
12508ec87fc5SJack F Vogel #define PCIE_LINK_SPEED_MASK		0x0F
12518ec87fc5SJack F Vogel #define PCIE_LINK_SPEED_2500		0x01
12528ec87fc5SJack F Vogel #define PCIE_LINK_SPEED_5000		0x02
12539d81738fSJack F Vogel #define PCIE_DEVICE_CONTROL2_16ms	0x0005
12548cfa0ad2SJack F Vogel 
12558cfa0ad2SJack F Vogel #define PHY_REVISION_MASK		0xFFFFFFF0
12568cfa0ad2SJack F Vogel #define MAX_PHY_REG_ADDRESS		0x1F  /* 5 bit address bus (0-0x1F) */
12578cfa0ad2SJack F Vogel #define MAX_PHY_MULTI_PAGE_REG		0xF
12588cfa0ad2SJack F Vogel 
12596ab6bfe3SJack F Vogel /* Bit definitions for valid PHY IDs.
12608cfa0ad2SJack F Vogel  * I = Integrated
12618cfa0ad2SJack F Vogel  * E = External
12628cfa0ad2SJack F Vogel  */
12638cfa0ad2SJack F Vogel #define M88E1000_E_PHY_ID	0x01410C50
12648cfa0ad2SJack F Vogel #define M88E1000_I_PHY_ID	0x01410C30
12658cfa0ad2SJack F Vogel #define M88E1011_I_PHY_ID	0x01410C20
12668cfa0ad2SJack F Vogel #define IGP01E1000_I_PHY_ID	0x02A80380
12678cfa0ad2SJack F Vogel #define M88E1111_I_PHY_ID	0x01410CC0
12687609433eSJack F Vogel #define M88E1543_E_PHY_ID	0x01410EA0
12697609433eSJack F Vogel #define M88E1512_E_PHY_ID	0x01410DD0
1270f0ecc46dSJack F Vogel #define M88E1112_E_PHY_ID	0x01410C90
1271f0ecc46dSJack F Vogel #define I347AT4_E_PHY_ID	0x01410DC0
12721fd3c44fSJack F Vogel #define M88E1340M_E_PHY_ID	0x01410DF0
12738cfa0ad2SJack F Vogel #define GG82563_E_PHY_ID	0x01410CA0
12748cfa0ad2SJack F Vogel #define IGP03E1000_E_PHY_ID	0x02A80390
12758cfa0ad2SJack F Vogel #define IFE_E_PHY_ID		0x02A80330
12768cfa0ad2SJack F Vogel #define IFE_PLUS_E_PHY_ID	0x02A80320
12778cfa0ad2SJack F Vogel #define IFE_C_E_PHY_ID		0x02A80310
12788cfa0ad2SJack F Vogel #define BME1000_E_PHY_ID	0x01410CB0
12798cfa0ad2SJack F Vogel #define BME1000_E_PHY_ID_R2	0x01410CB1
12809d81738fSJack F Vogel #define I82577_E_PHY_ID		0x01540050
12819d81738fSJack F Vogel #define I82578_E_PHY_ID		0x004DD040
12827d9119bdSJack F Vogel #define I82579_E_PHY_ID		0x01540090
12836ab6bfe3SJack F Vogel #define I217_E_PHY_ID		0x015400A0
12844edd8523SJack F Vogel #define I82580_I_PHY_ID		0x015403A0
1285f0ecc46dSJack F Vogel #define I350_I_PHY_ID		0x015403B0
1286ab5d0362SJack F Vogel #define I210_I_PHY_ID		0x01410C00
12878cfa0ad2SJack F Vogel #define IGP04E1000_E_PHY_ID	0x02A80391
12888cfa0ad2SJack F Vogel #define M88_VENDOR		0x0141
12898cfa0ad2SJack F Vogel 
12908cfa0ad2SJack F Vogel /* M88E1000 Specific Registers */
12914dab5c37SJack F Vogel #define M88E1000_PHY_SPEC_CTRL		0x10  /* PHY Specific Control Reg */
12924dab5c37SJack F Vogel #define M88E1000_PHY_SPEC_STATUS	0x11  /* PHY Specific Status Reg */
12934dab5c37SJack F Vogel #define M88E1000_EXT_PHY_SPEC_CTRL	0x14  /* Extended PHY Specific Cntrl */
12948cfa0ad2SJack F Vogel #define M88E1000_RX_ERR_CNTR		0x15  /* Receive Error Counter */
12958cfa0ad2SJack F Vogel 
12968cfa0ad2SJack F Vogel #define M88E1000_PHY_EXT_CTRL		0x1A  /* PHY extend control register */
12974dab5c37SJack F Vogel #define M88E1000_PHY_PAGE_SELECT	0x1D  /* Reg 29 for pg number setting */
12984dab5c37SJack F Vogel #define M88E1000_PHY_GEN_CONTROL	0x1E  /* meaning depends on reg 29 */
12998cfa0ad2SJack F Vogel #define M88E1000_PHY_VCO_REG_BIT8	0x100 /* Bits 8 & 11 are adjusted for */
13008cfa0ad2SJack F Vogel #define M88E1000_PHY_VCO_REG_BIT11	0x800 /* improved BER performance */
13018cfa0ad2SJack F Vogel 
13028cfa0ad2SJack F Vogel /* M88E1000 PHY Specific Control Register */
13039d81738fSJack F Vogel #define M88E1000_PSCR_POLARITY_REVERSAL	0x0002 /* 1=Polarity Reverse enabled */
13044dab5c37SJack F Vogel /* MDI Crossover Mode bits 6:5 Manual MDI configuration */
13054dab5c37SJack F Vogel #define M88E1000_PSCR_MDI_MANUAL_MODE	0x0000
13068cfa0ad2SJack F Vogel #define M88E1000_PSCR_MDIX_MANUAL_MODE	0x0020  /* Manual MDIX configuration */
13078cfa0ad2SJack F Vogel /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
13088cfa0ad2SJack F Vogel #define M88E1000_PSCR_AUTO_X_1000T	0x0040
13098cfa0ad2SJack F Vogel /* Auto crossover enabled all speeds */
13108cfa0ad2SJack F Vogel #define M88E1000_PSCR_AUTO_X_MODE	0x0060
13119d81738fSJack F Vogel #define M88E1000_PSCR_ASSERT_CRS_ON_TX	0x0800 /* 1=Assert CRS on Tx */
13128cfa0ad2SJack F Vogel 
13138cfa0ad2SJack F Vogel /* M88E1000 PHY Specific Status Register */
13148cfa0ad2SJack F Vogel #define M88E1000_PSSR_REV_POLARITY	0x0002 /* 1=Polarity reversed */
13158cfa0ad2SJack F Vogel #define M88E1000_PSSR_DOWNSHIFT		0x0020 /* 1=Downshifted */
13168cfa0ad2SJack F Vogel #define M88E1000_PSSR_MDIX		0x0040 /* 1=MDIX; 0=MDI */
13176ab6bfe3SJack F Vogel /* 0 = <50M
13188cfa0ad2SJack F Vogel  * 1 = 50-80M
13198cfa0ad2SJack F Vogel  * 2 = 80-110M
13208cfa0ad2SJack F Vogel  * 3 = 110-140M
13218cfa0ad2SJack F Vogel  * 4 = >140M
13228cfa0ad2SJack F Vogel  */
13238cfa0ad2SJack F Vogel #define M88E1000_PSSR_CABLE_LENGTH	0x0380
13248cfa0ad2SJack F Vogel #define M88E1000_PSSR_LINK		0x0400 /* 1=Link up, 0=Link down */
13258cfa0ad2SJack F Vogel #define M88E1000_PSSR_SPD_DPLX_RESOLVED	0x0800 /* 1=Speed & Duplex resolved */
13268cfa0ad2SJack F Vogel #define M88E1000_PSSR_DPLX		0x2000 /* 1=Duplex 0=Half Duplex */
13278cfa0ad2SJack F Vogel #define M88E1000_PSSR_SPEED		0xC000 /* Speed, bits 14:15 */
13288cfa0ad2SJack F Vogel #define M88E1000_PSSR_100MBS		0x4000 /* 01=100Mbs */
13298cfa0ad2SJack F Vogel #define M88E1000_PSSR_1000MBS		0x8000 /* 10=1000Mbs */
13308cfa0ad2SJack F Vogel 
13318cfa0ad2SJack F Vogel #define M88E1000_PSSR_CABLE_LENGTH_SHIFT	7
13328cfa0ad2SJack F Vogel 
13336ab6bfe3SJack F Vogel /* Number of times we will attempt to autonegotiate before downshifting if we
13348cfa0ad2SJack F Vogel  * are the master
13358cfa0ad2SJack F Vogel  */
13368cfa0ad2SJack F Vogel #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK	0x0C00
13378cfa0ad2SJack F Vogel #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X	0x0000
13386ab6bfe3SJack F Vogel /* Number of times we will attempt to autonegotiate before downshifting if we
13398cfa0ad2SJack F Vogel  * are the slave
13408cfa0ad2SJack F Vogel  */
13418cfa0ad2SJack F Vogel #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK	0x0300
13428cfa0ad2SJack F Vogel #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X	0x0100
13438cfa0ad2SJack F Vogel #define M88E1000_EPSCR_TX_CLK_25	0x0070 /* 25  MHz TX_CLK */
1344f0ecc46dSJack F Vogel 
1345f0ecc46dSJack F Vogel /* Intel I347AT4 Registers */
1346f0ecc46dSJack F Vogel #define I347AT4_PCDL		0x10 /* PHY Cable Diagnostics Length */
1347f0ecc46dSJack F Vogel #define I347AT4_PCDC		0x15 /* PHY Cable Diagnostics Control */
1348f0ecc46dSJack F Vogel #define I347AT4_PAGE_SELECT	0x16
1349f0ecc46dSJack F Vogel 
1350f0ecc46dSJack F Vogel /* I347AT4 Extended PHY Specific Control Register */
1351f0ecc46dSJack F Vogel 
13526ab6bfe3SJack F Vogel /* Number of times we will attempt to autonegotiate before downshifting if we
1353f0ecc46dSJack F Vogel  * are the master
1354f0ecc46dSJack F Vogel  */
1355f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_ENABLE	0x0800
1356f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_MASK	0x7000
1357f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_1X	0x0000
1358f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_2X	0x1000
1359f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_3X	0x2000
1360f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_4X	0x3000
1361f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_5X	0x4000
1362f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_6X	0x5000
1363f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_7X	0x6000
1364f0ecc46dSJack F Vogel #define I347AT4_PSCR_DOWNSHIFT_8X	0x7000
1365f0ecc46dSJack F Vogel 
1366f0ecc46dSJack F Vogel /* I347AT4 PHY Cable Diagnostics Control */
1367f0ecc46dSJack F Vogel #define I347AT4_PCDC_CABLE_LENGTH_UNIT	0x0400 /* 0=cm 1=meters */
1368f0ecc46dSJack F Vogel 
1369f0ecc46dSJack F Vogel /* M88E1112 only registers */
1370f0ecc46dSJack F Vogel #define M88E1112_VCT_DSP_DISTANCE	0x001A
13718ec87fc5SJack F Vogel 
13728cfa0ad2SJack F Vogel /* M88EC018 Rev 2 specific DownShift settings */
13738cfa0ad2SJack F Vogel #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK	0x0E00
13748cfa0ad2SJack F Vogel #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X	0x0800
13758cfa0ad2SJack F Vogel 
13769d81738fSJack F Vogel #define I82578_EPSCR_DOWNSHIFT_ENABLE		0x0020
13779d81738fSJack F Vogel #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK	0x001C
13789d81738fSJack F Vogel 
13798cfa0ad2SJack F Vogel /* BME1000 PHY Specific Control Register */
13808cfa0ad2SJack F Vogel #define BME1000_PSCR_ENABLE_DOWNSHIFT	0x0800 /* 1 = enable downshift */
13818cfa0ad2SJack F Vogel 
13826ab6bfe3SJack F Vogel /* Bits...
13838cfa0ad2SJack F Vogel  * 15-5: page
13848cfa0ad2SJack F Vogel  * 4-0: register offset
13858cfa0ad2SJack F Vogel  */
13868cfa0ad2SJack F Vogel #define GG82563_PAGE_SHIFT	5
13878cfa0ad2SJack F Vogel #define GG82563_REG(page, reg)	\
13888cfa0ad2SJack F Vogel 	(((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
13898cfa0ad2SJack F Vogel #define GG82563_MIN_ALT_REG	30
13908cfa0ad2SJack F Vogel 
13918cfa0ad2SJack F Vogel /* GG82563 Specific Registers */
13924dab5c37SJack F Vogel #define GG82563_PHY_SPEC_CTRL		GG82563_REG(0, 16) /* PHY Spec Cntrl */
13934dab5c37SJack F Vogel #define GG82563_PHY_PAGE_SELECT		GG82563_REG(0, 22) /* Page Select */
13944dab5c37SJack F Vogel #define GG82563_PHY_SPEC_CTRL_2		GG82563_REG(0, 26) /* PHY Spec Cntrl2 */
13954dab5c37SJack F Vogel #define GG82563_PHY_PAGE_SELECT_ALT	GG82563_REG(0, 29) /* Alt Page Select */
13968cfa0ad2SJack F Vogel 
13974dab5c37SJack F Vogel /* MAC Specific Control Register */
13984dab5c37SJack F Vogel #define GG82563_PHY_MAC_SPEC_CTRL	GG82563_REG(2, 21)
13998cfa0ad2SJack F Vogel 
14004dab5c37SJack F Vogel #define GG82563_PHY_DSP_DISTANCE	GG82563_REG(5, 26) /* DSP Distance */
14018cfa0ad2SJack F Vogel 
14028cfa0ad2SJack F Vogel /* Page 193 - Port Control Registers */
14034dab5c37SJack F Vogel /* Kumeran Mode Control */
14044dab5c37SJack F Vogel #define GG82563_PHY_KMRN_MODE_CTRL	GG82563_REG(193, 16)
14054dab5c37SJack F Vogel #define GG82563_PHY_PWR_MGMT_CTRL	GG82563_REG(193, 20) /* Pwr Mgt Ctrl */
14068cfa0ad2SJack F Vogel 
14078cfa0ad2SJack F Vogel /* Page 194 - KMRN Registers */
14084dab5c37SJack F Vogel #define GG82563_PHY_INBAND_CTRL		GG82563_REG(194, 18) /* Inband Ctrl */
14098cfa0ad2SJack F Vogel 
14108cfa0ad2SJack F Vogel /* MDI Control */
14118cfa0ad2SJack F Vogel #define E1000_MDIC_REG_MASK	0x001F0000
14128cfa0ad2SJack F Vogel #define E1000_MDIC_REG_SHIFT	16
14138cfa0ad2SJack F Vogel #define E1000_MDIC_PHY_MASK	0x03E00000
14148cfa0ad2SJack F Vogel #define E1000_MDIC_PHY_SHIFT	21
14158cfa0ad2SJack F Vogel #define E1000_MDIC_OP_WRITE	0x04000000
14168cfa0ad2SJack F Vogel #define E1000_MDIC_OP_READ	0x08000000
14178cfa0ad2SJack F Vogel #define E1000_MDIC_READY	0x10000000
14188cfa0ad2SJack F Vogel #define E1000_MDIC_ERROR	0x40000000
14197d9119bdSJack F Vogel #define E1000_MDIC_DEST		0x80000000
14208cfa0ad2SJack F Vogel 
1421a8bb4ab7SGuinan Sun #define E1000_VFTA_BLOCK_SIZE	8
14228cfa0ad2SJack F Vogel /* SerDes Control */
14238cfa0ad2SJack F Vogel #define E1000_GEN_CTL_READY		0x80000000
14248cfa0ad2SJack F Vogel #define E1000_GEN_CTL_ADDRESS_SHIFT	8
14258cfa0ad2SJack F Vogel #define E1000_GEN_POLL_TIMEOUT		640
14268cfa0ad2SJack F Vogel 
14278cfa0ad2SJack F Vogel /* LinkSec register fields */
14288cfa0ad2SJack F Vogel #define E1000_LSECTXCAP_SUM_MASK	0x00FF0000
14298cfa0ad2SJack F Vogel #define E1000_LSECTXCAP_SUM_SHIFT	16
14308cfa0ad2SJack F Vogel #define E1000_LSECRXCAP_SUM_MASK	0x00FF0000
14318cfa0ad2SJack F Vogel #define E1000_LSECRXCAP_SUM_SHIFT	16
14328cfa0ad2SJack F Vogel 
14338cfa0ad2SJack F Vogel #define E1000_LSECTXCTRL_EN_MASK	0x00000003
14348cfa0ad2SJack F Vogel #define E1000_LSECTXCTRL_DISABLE	0x0
14358cfa0ad2SJack F Vogel #define E1000_LSECTXCTRL_AUTH		0x1
14368cfa0ad2SJack F Vogel #define E1000_LSECTXCTRL_AUTH_ENCRYPT	0x2
14378cfa0ad2SJack F Vogel #define E1000_LSECTXCTRL_AISCI		0x00000020
14388cfa0ad2SJack F Vogel #define E1000_LSECTXCTRL_PNTHRSH_MASK	0xFFFFFF00
14398cfa0ad2SJack F Vogel #define E1000_LSECTXCTRL_RSV_MASK	0x000000D8
14408cfa0ad2SJack F Vogel 
14418cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_EN_MASK	0x0000000C
14428cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_EN_SHIFT	2
14438cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_DISABLE	0x0
14448cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_CHECK		0x1
14458cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_STRICT		0x2
14468cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_DROP		0x3
14478cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_PLSH		0x00000040
14488cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_RP		0x00000080
14498cfa0ad2SJack F Vogel #define E1000_LSECRXCTRL_RSV_MASK	0xFFFFFF33
14508cfa0ad2SJack F Vogel 
1451f0ecc46dSJack F Vogel /* Tx Rate-Scheduler Config fields */
1452f0ecc46dSJack F Vogel #define E1000_RTTBCNRC_RS_ENA		0x80000000
1453f0ecc46dSJack F Vogel #define E1000_RTTBCNRC_RF_DEC_MASK	0x00003FFF
1454f0ecc46dSJack F Vogel #define E1000_RTTBCNRC_RF_INT_SHIFT	14
1455f0ecc46dSJack F Vogel #define E1000_RTTBCNRC_RF_INT_MASK	\
1456f0ecc46dSJack F Vogel 	(E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)
1457f0ecc46dSJack F Vogel 
14584edd8523SJack F Vogel /* DMA Coalescing register fields */
14594dab5c37SJack F Vogel /* DMA Coalescing Watchdog Timer */
14604dab5c37SJack F Vogel #define E1000_DMACR_DMACWT_MASK		0x00003FFF
14614dab5c37SJack F Vogel /* DMA Coalescing Rx Threshold */
14624dab5c37SJack F Vogel #define E1000_DMACR_DMACTHR_MASK	0x00FF0000
14634edd8523SJack F Vogel #define E1000_DMACR_DMACTHR_SHIFT	16
14644dab5c37SJack F Vogel /* Lx when no PCIe transactions */
14654dab5c37SJack F Vogel #define E1000_DMACR_DMAC_LX_MASK	0x30000000
14664edd8523SJack F Vogel #define E1000_DMACR_DMAC_LX_SHIFT	28
14674edd8523SJack F Vogel #define E1000_DMACR_DMAC_EN		0x80000000 /* Enable DMA Coalescing */
1468ab5d0362SJack F Vogel /* DMA Coalescing BMC-to-OS Watchdog Enable */
1469ab5d0362SJack F Vogel #define E1000_DMACR_DC_BMC2OSW_EN	0x00008000
14704edd8523SJack F Vogel 
14714dab5c37SJack F Vogel /* DMA Coalescing Transmit Threshold */
14724dab5c37SJack F Vogel #define E1000_DMCTXTH_DMCTTHR_MASK	0x00000FFF
14734edd8523SJack F Vogel 
14744edd8523SJack F Vogel #define E1000_DMCTLX_TTLX_MASK		0x00000FFF /* Time to LX request */
14754edd8523SJack F Vogel 
14764dab5c37SJack F Vogel /* Rx Traffic Rate Threshold */
14774dab5c37SJack F Vogel #define E1000_DMCRTRH_UTRESH_MASK	0x0007FFFF
14784dab5c37SJack F Vogel /* Rx packet rate in current window */
14794dab5c37SJack F Vogel #define E1000_DMCRTRH_LRPRCW		0x80000000
14804edd8523SJack F Vogel 
14814dab5c37SJack F Vogel /* DMA Coal Rx Traffic Current Count */
14824dab5c37SJack F Vogel #define E1000_DMCCNT_CCOUNT_MASK	0x01FFFFFF
14834edd8523SJack F Vogel 
14844dab5c37SJack F Vogel /* Flow ctrl Rx Threshold High val */
14854dab5c37SJack F Vogel #define E1000_FCRTC_RTH_COAL_MASK	0x0003FFF0
14864edd8523SJack F Vogel #define E1000_FCRTC_RTH_COAL_SHIFT	4
14874dab5c37SJack F Vogel /* Lx power decision based on DMA coal */
14884dab5c37SJack F Vogel #define E1000_PCIEMISC_LX_DECISION	0x00000080
14894dab5c37SJack F Vogel 
14906ab6bfe3SJack F Vogel #define E1000_RXPBS_CFG_TS_EN		0x80000000 /* Timestamp in Rx buffer */
14914dab5c37SJack F Vogel #define E1000_RXPBS_SIZE_I210_MASK	0x0000003F /* Rx packet buffer size */
1492ab5d0362SJack F Vogel #define E1000_TXPB0S_SIZE_I210_MASK	0x0000003F /* Tx packet buffer 0 size */
14938cc64f1eSJack F Vogel #define I210_RXPBSIZE_DEFAULT		0x000000A2 /* RXPBSIZE default */
14948cc64f1eSJack F Vogel #define I210_TXPBSIZE_DEFAULT		0x04000014 /* TXPBSIZE default */
14958cc64f1eSJack F Vogel 
1496e373323fSSean Bruno #define E1000_DOBFFCTL_OBFFTHR_MASK	0x000000FF /* OBFF threshold */
1497e373323fSSean Bruno #define E1000_DOBFFCTL_EXIT_ACT_MASK	0x01000000 /* Exit active CB */
14989d81738fSJack F Vogel 
14996ab6bfe3SJack F Vogel /* Proxy Filter Control */
1500f0ecc46dSJack F Vogel #define E1000_PROXYFC_D0		0x00000001 /* Enable offload in D0 */
1501f0ecc46dSJack F Vogel #define E1000_PROXYFC_EX		0x00000004 /* Directed exact proxy */
15024dab5c37SJack F Vogel #define E1000_PROXYFC_MC		0x00000008 /* Directed MC Proxy */
1503f0ecc46dSJack F Vogel #define E1000_PROXYFC_BC		0x00000010 /* Broadcast Proxy Enable */
15044dab5c37SJack F Vogel #define E1000_PROXYFC_ARP_DIRECTED	0x00000020 /* Directed ARP Proxy Ena */
1505f0ecc46dSJack F Vogel #define E1000_PROXYFC_IPV4		0x00000040 /* Directed IPv4 Enable */
1506f0ecc46dSJack F Vogel #define E1000_PROXYFC_IPV6		0x00000080 /* Directed IPv6 Enable */
15076ab6bfe3SJack F Vogel #define E1000_PROXYFC_NS		0x00000200 /* IPv6 Neighbor Solicitation */
15084dab5c37SJack F Vogel #define E1000_PROXYFC_ARP		0x00000800 /* ARP Request Proxy Ena */
1509f0ecc46dSJack F Vogel /* Proxy Status */
1510f0ecc46dSJack F Vogel #define E1000_PROXYS_CLEAR		0xFFFFFFFF /* Clear */
1511f0ecc46dSJack F Vogel 
1512f0ecc46dSJack F Vogel /* Firmware Status */
15134dab5c37SJack F Vogel #define E1000_FWSTS_FWRI		0x80000000 /* FW Reset Indication */
15144dab5c37SJack F Vogel /* VF Control */
15154dab5c37SJack F Vogel #define E1000_VTCTRL_RST		0x04000000 /* Reset VF */
1516f0ecc46dSJack F Vogel 
15174dab5c37SJack F Vogel #define E1000_STATUS_LAN_ID_MASK	0x00000000C /* Mask for Lan ID field */
15184dab5c37SJack F Vogel /* Lan ID bit field offset in status register */
15194dab5c37SJack F Vogel #define E1000_STATUS_LAN_ID_OFFSET	2
15204dab5c37SJack F Vogel #define E1000_VFTA_ENTRIES		128
15217609433eSJack F Vogel #define E1000_UNUSEDARG
15228cc64f1eSJack F Vogel #ifndef ERROR_REPORT
15237609433eSJack F Vogel #define ERROR_REPORT(fmt)	do { } while (0)
15248cc64f1eSJack F Vogel #endif /* ERROR_REPORT */
1525daf9197cSJack F Vogel #endif /* _E1000_DEFINES_H_ */
1526