xref: /freebsd/sys/dev/dpaa2/memac_mdio_common.c (revision fdafd315ad0d0f28a11b9fb4476a9ab059c62b92)
1*ba7319e9SDmitry Salychev /*-
2*ba7319e9SDmitry Salychev  * SPDX-License-Identifier: BSD-2-Clause
3*ba7319e9SDmitry Salychev  *
4*ba7319e9SDmitry Salychev  * Copyright © 2021-2022 Bjoern A. Zeeb
5*ba7319e9SDmitry Salychev  *
6*ba7319e9SDmitry Salychev  * Redistribution and use in source and binary forms, with or without
7*ba7319e9SDmitry Salychev  * modification, are permitted provided that the following conditions
8*ba7319e9SDmitry Salychev  * are met:
9*ba7319e9SDmitry Salychev  * 1. Redistributions of source code must retain the above copyright
10*ba7319e9SDmitry Salychev  *    notice, this list of conditions and the following disclaimer.
11*ba7319e9SDmitry Salychev  * 2. Redistributions in binary form must reproduce the above copyright
12*ba7319e9SDmitry Salychev  *    notice, this list of conditions and the following disclaimer in the
13*ba7319e9SDmitry Salychev  *    documentation and/or other materials provided with the distribution.
14*ba7319e9SDmitry Salychev  *
15*ba7319e9SDmitry Salychev  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16*ba7319e9SDmitry Salychev  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17*ba7319e9SDmitry Salychev  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18*ba7319e9SDmitry Salychev  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19*ba7319e9SDmitry Salychev  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20*ba7319e9SDmitry Salychev  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21*ba7319e9SDmitry Salychev  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22*ba7319e9SDmitry Salychev  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23*ba7319e9SDmitry Salychev  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24*ba7319e9SDmitry Salychev  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25*ba7319e9SDmitry Salychev  * SUCH DAMAGE.
26*ba7319e9SDmitry Salychev  */
27*ba7319e9SDmitry Salychev 
28*ba7319e9SDmitry Salychev #include <sys/param.h>
29*ba7319e9SDmitry Salychev #include <sys/kernel.h>
30*ba7319e9SDmitry Salychev #include <sys/bus.h>
31*ba7319e9SDmitry Salychev #include <sys/rman.h>
32*ba7319e9SDmitry Salychev #include <sys/endian.h>
33*ba7319e9SDmitry Salychev #include <sys/socket.h>
34*ba7319e9SDmitry Salychev 
35*ba7319e9SDmitry Salychev #include <machine/bus.h>
36*ba7319e9SDmitry Salychev #include <machine/resource.h>
37*ba7319e9SDmitry Salychev 
38*ba7319e9SDmitry Salychev #include <net/if.h>
39*ba7319e9SDmitry Salychev #include <net/if_var.h>
40*ba7319e9SDmitry Salychev #include <net/if_media.h>
41*ba7319e9SDmitry Salychev 
42*ba7319e9SDmitry Salychev #include <dev/mii/mii.h>
43*ba7319e9SDmitry Salychev #include <dev/mii/miivar.h>
44*ba7319e9SDmitry Salychev 
45*ba7319e9SDmitry Salychev #include "memac_mdio.h"
46*ba7319e9SDmitry Salychev #include "miibus_if.h"
47*ba7319e9SDmitry Salychev 
48*ba7319e9SDmitry Salychev /* #define	MEMAC_MDIO_DEBUG */
49*ba7319e9SDmitry Salychev 
50*ba7319e9SDmitry Salychev /* -------------------------------------------------------------------------- */
51*ba7319e9SDmitry Salychev 
52*ba7319e9SDmitry Salychev int
memacphy_miibus_readreg(device_t dev,int phy,int reg)53*ba7319e9SDmitry Salychev memacphy_miibus_readreg(device_t dev, int phy, int reg)
54*ba7319e9SDmitry Salychev {
55*ba7319e9SDmitry Salychev 
56*ba7319e9SDmitry Salychev 	return (MIIBUS_READREG(device_get_parent(dev), phy, reg));
57*ba7319e9SDmitry Salychev }
58*ba7319e9SDmitry Salychev 
59*ba7319e9SDmitry Salychev int
memacphy_miibus_writereg(device_t dev,int phy,int reg,int data)60*ba7319e9SDmitry Salychev memacphy_miibus_writereg(device_t dev, int phy, int reg, int data)
61*ba7319e9SDmitry Salychev {
62*ba7319e9SDmitry Salychev 
63*ba7319e9SDmitry Salychev 	return (MIIBUS_WRITEREG(device_get_parent(dev), phy, reg, data));
64*ba7319e9SDmitry Salychev }
65*ba7319e9SDmitry Salychev 
66*ba7319e9SDmitry Salychev void
memacphy_miibus_statchg(struct memacphy_softc_common * sc)67*ba7319e9SDmitry Salychev memacphy_miibus_statchg(struct memacphy_softc_common *sc)
68*ba7319e9SDmitry Salychev {
69*ba7319e9SDmitry Salychev 
70*ba7319e9SDmitry Salychev 	if (sc->dpnidev != NULL)
71*ba7319e9SDmitry Salychev 		MIIBUS_STATCHG(sc->dpnidev);
72*ba7319e9SDmitry Salychev }
73*ba7319e9SDmitry Salychev 
74*ba7319e9SDmitry Salychev int
memacphy_set_ni_dev(struct memacphy_softc_common * sc,device_t nidev)75*ba7319e9SDmitry Salychev memacphy_set_ni_dev(struct memacphy_softc_common *sc, device_t nidev)
76*ba7319e9SDmitry Salychev {
77*ba7319e9SDmitry Salychev 
78*ba7319e9SDmitry Salychev 	if (nidev == NULL)
79*ba7319e9SDmitry Salychev 		return (EINVAL);
80*ba7319e9SDmitry Salychev 
81*ba7319e9SDmitry Salychev #if defined(MEMAC_MDIO_DEBUG)
82*ba7319e9SDmitry Salychev 	if (bootverbose)
83*ba7319e9SDmitry Salychev 		device_printf(sc->dev, "setting nidev %p (%s)\n",
84*ba7319e9SDmitry Salychev 		    nidev, device_get_nameunit(nidev));
85*ba7319e9SDmitry Salychev #endif
86*ba7319e9SDmitry Salychev 
87*ba7319e9SDmitry Salychev 	if (sc->dpnidev != NULL)
88*ba7319e9SDmitry Salychev 		return (EBUSY);
89*ba7319e9SDmitry Salychev 
90*ba7319e9SDmitry Salychev 	sc->dpnidev = nidev;
91*ba7319e9SDmitry Salychev 	return (0);
92*ba7319e9SDmitry Salychev }
93*ba7319e9SDmitry Salychev 
94*ba7319e9SDmitry Salychev int
memacphy_get_phy_loc(struct memacphy_softc_common * sc,int * phy_loc)95*ba7319e9SDmitry Salychev memacphy_get_phy_loc(struct memacphy_softc_common *sc, int *phy_loc)
96*ba7319e9SDmitry Salychev {
97*ba7319e9SDmitry Salychev 	int error;
98*ba7319e9SDmitry Salychev 
99*ba7319e9SDmitry Salychev 	if (phy_loc == NULL)
100*ba7319e9SDmitry Salychev 		return (EINVAL);
101*ba7319e9SDmitry Salychev 
102*ba7319e9SDmitry Salychev 	if (sc->phy == -1) {
103*ba7319e9SDmitry Salychev 		*phy_loc = MII_PHY_ANY;
104*ba7319e9SDmitry Salychev 		error = ENODEV;
105*ba7319e9SDmitry Salychev 	} else {
106*ba7319e9SDmitry Salychev 		*phy_loc = sc->phy;
107*ba7319e9SDmitry Salychev 		error = 0;
108*ba7319e9SDmitry Salychev 	}
109*ba7319e9SDmitry Salychev 
110*ba7319e9SDmitry Salychev #if defined(MEMAC_MDIO_DEBUG)
111*ba7319e9SDmitry Salychev 	if (bootverbose)
112*ba7319e9SDmitry Salychev 		device_printf(sc->dev, "returning phy_loc %d, error %d\n",
113*ba7319e9SDmitry Salychev 		    *phy_loc, error);
114*ba7319e9SDmitry Salychev #endif
115*ba7319e9SDmitry Salychev 
116*ba7319e9SDmitry Salychev 	return (error);
117*ba7319e9SDmitry Salychev }
118*ba7319e9SDmitry Salychev 
119*ba7319e9SDmitry Salychev /* -------------------------------------------------------------------------- */
120*ba7319e9SDmitry Salychev 
121*ba7319e9SDmitry Salychev /*
122*ba7319e9SDmitry Salychev  * MDIO Ethernet Management Interface Registers (internal PCS MDIO PHY)
123*ba7319e9SDmitry Salychev  * 0x0030	MDIO Configuration Register (MDIO_CFG)
124*ba7319e9SDmitry Salychev  * 0x0034	MDIO Control Register (MDIO_CTL)
125*ba7319e9SDmitry Salychev  * 0x0038	MDIO Data Register (MDIO_DATA)
126*ba7319e9SDmitry Salychev  * 0x003c	MDIO Register Address Register (MDIO_ADDR)
127*ba7319e9SDmitry Salychev  *
128*ba7319e9SDmitry Salychev  * External MDIO interfaces
129*ba7319e9SDmitry Salychev  * 0x0030	External MDIO Configuration Register (EMDIO_CFG)
130*ba7319e9SDmitry Salychev  * 0x0034	External MDIO Control Register (EMDIO_CTL)
131*ba7319e9SDmitry Salychev  * 0x0038	External MDIO Data Register (EMDIO_DATA)
132*ba7319e9SDmitry Salychev  * 0x003c	External MDIO Register Address Register (EMDIO_ADDR)
133*ba7319e9SDmitry Salychev  */
134*ba7319e9SDmitry Salychev #define	MDIO_CFG			0x00030
135*ba7319e9SDmitry Salychev #define	MDIO_CFG_MDIO_RD_ER		(1 << 1)
136*ba7319e9SDmitry Salychev #define	MDIO_CFG_ENC45			(1 << 6)
137*ba7319e9SDmitry Salychev #define	MDIO_CFG_BUSY			(1 << 31)
138*ba7319e9SDmitry Salychev #define	MDIO_CTL			0x00034
139*ba7319e9SDmitry Salychev #define	MDIO_CTL_READ			(1 << 15)
140*ba7319e9SDmitry Salychev #define	MDIO_CTL_PORT_ADDR(_x)		(((_x) & 0x1f) << 5)
141*ba7319e9SDmitry Salychev #define	MDIO_CTL_DEV_ADDR(_x)		((_x) & 0x1f)
142*ba7319e9SDmitry Salychev #define	MDIO_DATA			0x00038
143*ba7319e9SDmitry Salychev #define	MDIO_ADDR			0x0003c
144*ba7319e9SDmitry Salychev 
145*ba7319e9SDmitry Salychev static uint32_t
memac_read_4(struct memac_mdio_softc_common * sc,uint32_t reg)146*ba7319e9SDmitry Salychev memac_read_4(struct memac_mdio_softc_common *sc, uint32_t reg)
147*ba7319e9SDmitry Salychev {
148*ba7319e9SDmitry Salychev 	uint32_t v, r;
149*ba7319e9SDmitry Salychev 
150*ba7319e9SDmitry Salychev 	v = bus_read_4(sc->mem_res, reg);
151*ba7319e9SDmitry Salychev 	if (sc->is_little_endian)
152*ba7319e9SDmitry Salychev 		r = le32toh(v);
153*ba7319e9SDmitry Salychev 	else
154*ba7319e9SDmitry Salychev 		r = be32toh(v);
155*ba7319e9SDmitry Salychev 
156*ba7319e9SDmitry Salychev 	return (r);
157*ba7319e9SDmitry Salychev }
158*ba7319e9SDmitry Salychev 
159*ba7319e9SDmitry Salychev static void
memac_write_4(struct memac_mdio_softc_common * sc,uint32_t reg,uint32_t val)160*ba7319e9SDmitry Salychev memac_write_4(struct memac_mdio_softc_common *sc, uint32_t reg, uint32_t val)
161*ba7319e9SDmitry Salychev {
162*ba7319e9SDmitry Salychev 	uint32_t v;
163*ba7319e9SDmitry Salychev 
164*ba7319e9SDmitry Salychev 	if (sc->is_little_endian)
165*ba7319e9SDmitry Salychev 		v = htole32(val);
166*ba7319e9SDmitry Salychev 	else
167*ba7319e9SDmitry Salychev 		v = htobe32(val);
168*ba7319e9SDmitry Salychev 	bus_write_4(sc->mem_res, reg, v);
169*ba7319e9SDmitry Salychev }
170*ba7319e9SDmitry Salychev 
171*ba7319e9SDmitry Salychev static uint32_t
memac_miibus_wait_no_busy(struct memac_mdio_softc_common * sc)172*ba7319e9SDmitry Salychev memac_miibus_wait_no_busy(struct memac_mdio_softc_common *sc)
173*ba7319e9SDmitry Salychev {
174*ba7319e9SDmitry Salychev 	uint32_t count, val;
175*ba7319e9SDmitry Salychev 
176*ba7319e9SDmitry Salychev 	for (count = 1000; count > 0; count--) {
177*ba7319e9SDmitry Salychev 		val = memac_read_4(sc, MDIO_CFG);
178*ba7319e9SDmitry Salychev 		if ((val & MDIO_CFG_BUSY) == 0)
179*ba7319e9SDmitry Salychev 			break;
180*ba7319e9SDmitry Salychev 		DELAY(1);
181*ba7319e9SDmitry Salychev 	}
182*ba7319e9SDmitry Salychev 
183*ba7319e9SDmitry Salychev 	if (count == 0)
184*ba7319e9SDmitry Salychev 		return (0xffff);
185*ba7319e9SDmitry Salychev 
186*ba7319e9SDmitry Salychev 	return (0);
187*ba7319e9SDmitry Salychev }
188*ba7319e9SDmitry Salychev 
189*ba7319e9SDmitry Salychev int
memac_miibus_readreg(struct memac_mdio_softc_common * sc,int phy,int reg)190*ba7319e9SDmitry Salychev memac_miibus_readreg(struct memac_mdio_softc_common *sc, int phy, int reg)
191*ba7319e9SDmitry Salychev {
192*ba7319e9SDmitry Salychev 	uint32_t cfg, ctl, val;
193*ba7319e9SDmitry Salychev 
194*ba7319e9SDmitry Salychev 	/* Set proper Clause 45 mode. */
195*ba7319e9SDmitry Salychev 	cfg = memac_read_4(sc, MDIO_CFG);
196*ba7319e9SDmitry Salychev 	/* XXX 45 support? */
197*ba7319e9SDmitry Salychev 	cfg &= ~MDIO_CFG_ENC45;	/* Use Clause 22 */
198*ba7319e9SDmitry Salychev 	memac_write_4(sc, MDIO_CFG, cfg);
199*ba7319e9SDmitry Salychev 
200*ba7319e9SDmitry Salychev 	val = memac_miibus_wait_no_busy(sc);
201*ba7319e9SDmitry Salychev 	if (val != 0)
202*ba7319e9SDmitry Salychev 		return (0xffff);
203*ba7319e9SDmitry Salychev 
204*ba7319e9SDmitry Salychev 	/* To whom do we want to talk to.. */
205*ba7319e9SDmitry Salychev 	ctl = MDIO_CTL_PORT_ADDR(phy) | MDIO_CTL_DEV_ADDR(reg);
206*ba7319e9SDmitry Salychev 	/* XXX do we need two writes for this to work reliably? */
207*ba7319e9SDmitry Salychev 	memac_write_4(sc, MDIO_CTL, ctl | MDIO_CTL_READ);
208*ba7319e9SDmitry Salychev 
209*ba7319e9SDmitry Salychev 	val = memac_miibus_wait_no_busy(sc);
210*ba7319e9SDmitry Salychev 	if (val != 0)
211*ba7319e9SDmitry Salychev 		return (0xffff);
212*ba7319e9SDmitry Salychev 
213*ba7319e9SDmitry Salychev 	cfg = memac_read_4(sc, MDIO_CFG);
214*ba7319e9SDmitry Salychev 	if (cfg & MDIO_CFG_MDIO_RD_ER)
215*ba7319e9SDmitry Salychev 		return (0xffff);
216*ba7319e9SDmitry Salychev 
217*ba7319e9SDmitry Salychev 	val = memac_read_4(sc, MDIO_DATA);
218*ba7319e9SDmitry Salychev 	val &= 0xffff;
219*ba7319e9SDmitry Salychev 
220*ba7319e9SDmitry Salychev #if defined(MEMAC_MDIO_DEBUG)
221*ba7319e9SDmitry Salychev 	device_printf(sc->dev, "phy read %d:%d = %#06x\n", phy, reg, val);
222*ba7319e9SDmitry Salychev #endif
223*ba7319e9SDmitry Salychev 
224*ba7319e9SDmitry Salychev         return (val);
225*ba7319e9SDmitry Salychev }
226*ba7319e9SDmitry Salychev 
227*ba7319e9SDmitry Salychev int
memac_miibus_writereg(struct memac_mdio_softc_common * sc,int phy,int reg,int data)228*ba7319e9SDmitry Salychev memac_miibus_writereg(struct memac_mdio_softc_common *sc, int phy, int reg, int data)
229*ba7319e9SDmitry Salychev {
230*ba7319e9SDmitry Salychev 	uint32_t cfg, ctl, val;
231*ba7319e9SDmitry Salychev 
232*ba7319e9SDmitry Salychev #if defined(MEMAC_MDIO_DEBUG)
233*ba7319e9SDmitry Salychev 	device_printf(sc->dev, "phy write %d:%d\n", phy, reg);
234*ba7319e9SDmitry Salychev #endif
235*ba7319e9SDmitry Salychev 
236*ba7319e9SDmitry Salychev 	/* Set proper Clause 45 mode. */
237*ba7319e9SDmitry Salychev 	cfg = memac_read_4(sc, MDIO_CFG);
238*ba7319e9SDmitry Salychev 	/* XXX 45 support? */
239*ba7319e9SDmitry Salychev 	cfg &= ~MDIO_CFG_ENC45;	/* Use Clause 22 */
240*ba7319e9SDmitry Salychev 	memac_write_4(sc, MDIO_CFG, cfg);
241*ba7319e9SDmitry Salychev 
242*ba7319e9SDmitry Salychev 	val = memac_miibus_wait_no_busy(sc);
243*ba7319e9SDmitry Salychev 	if (val != 0)
244*ba7319e9SDmitry Salychev 		return (0xffff);
245*ba7319e9SDmitry Salychev 
246*ba7319e9SDmitry Salychev 	/* To whom do we want to talk to.. */
247*ba7319e9SDmitry Salychev 	ctl = MDIO_CTL_PORT_ADDR(phy) | MDIO_CTL_DEV_ADDR(reg);
248*ba7319e9SDmitry Salychev 	memac_write_4(sc, MDIO_CTL, ctl);
249*ba7319e9SDmitry Salychev 
250*ba7319e9SDmitry Salychev 	memac_write_4(sc, MDIO_DATA, data & 0xffff);
251*ba7319e9SDmitry Salychev 
252*ba7319e9SDmitry Salychev 	val = memac_miibus_wait_no_busy(sc);
253*ba7319e9SDmitry Salychev 	if (val != 0)
254*ba7319e9SDmitry Salychev 		return (0xffff);
255*ba7319e9SDmitry Salychev 
256*ba7319e9SDmitry Salychev 	return (0);
257*ba7319e9SDmitry Salychev }
258*ba7319e9SDmitry Salychev 
259*ba7319e9SDmitry Salychev ssize_t
memac_mdio_get_property(device_t dev,device_t child,const char * propname,void * propvalue,size_t size,device_property_type_t type)260*ba7319e9SDmitry Salychev memac_mdio_get_property(device_t dev, device_t child, const char *propname,
261*ba7319e9SDmitry Salychev     void *propvalue, size_t size, device_property_type_t type)
262*ba7319e9SDmitry Salychev {
263*ba7319e9SDmitry Salychev 
264*ba7319e9SDmitry Salychev 	return (bus_generic_get_property(dev, child, propname, propvalue, size, type));
265*ba7319e9SDmitry Salychev }
266*ba7319e9SDmitry Salychev 
267*ba7319e9SDmitry Salychev int
memac_mdio_read_ivar(device_t dev,device_t child,int index,uintptr_t * result)268*ba7319e9SDmitry Salychev memac_mdio_read_ivar(device_t dev, device_t child, int index, uintptr_t *result)
269*ba7319e9SDmitry Salychev {
270*ba7319e9SDmitry Salychev 
271*ba7319e9SDmitry Salychev 	return (BUS_READ_IVAR(device_get_parent(dev), dev, index, result));
272*ba7319e9SDmitry Salychev }
273*ba7319e9SDmitry Salychev 
274*ba7319e9SDmitry Salychev 
275*ba7319e9SDmitry Salychev int
memac_mdio_generic_attach(struct memac_mdio_softc_common * sc)276*ba7319e9SDmitry Salychev memac_mdio_generic_attach(struct memac_mdio_softc_common *sc)
277*ba7319e9SDmitry Salychev {
278*ba7319e9SDmitry Salychev 	int rid;
279*ba7319e9SDmitry Salychev 
280*ba7319e9SDmitry Salychev 	rid = 0;
281*ba7319e9SDmitry Salychev 	sc->mem_res = bus_alloc_resource_any(sc->dev, SYS_RES_MEMORY,
282*ba7319e9SDmitry Salychev 	    &rid, RF_ACTIVE | RF_SHAREABLE);
283*ba7319e9SDmitry Salychev 	if (sc->mem_res == NULL) {
284*ba7319e9SDmitry Salychev 		device_printf(sc->dev, "%s: cannot allocate mem resource\n",
285*ba7319e9SDmitry Salychev 		    __func__);
286*ba7319e9SDmitry Salychev 		return (ENXIO);
287*ba7319e9SDmitry Salychev 	}
288*ba7319e9SDmitry Salychev 
289*ba7319e9SDmitry Salychev 	sc->is_little_endian = device_has_property(sc->dev, "little-endian");
290*ba7319e9SDmitry Salychev 
291*ba7319e9SDmitry Salychev 	return (0);
292*ba7319e9SDmitry Salychev }
293*ba7319e9SDmitry Salychev 
294*ba7319e9SDmitry Salychev int
memac_mdio_generic_detach(struct memac_mdio_softc_common * sc)295*ba7319e9SDmitry Salychev memac_mdio_generic_detach(struct memac_mdio_softc_common *sc)
296*ba7319e9SDmitry Salychev {
297*ba7319e9SDmitry Salychev 
298*ba7319e9SDmitry Salychev 	if (sc->mem_res != NULL)
299*ba7319e9SDmitry Salychev 		bus_release_resource(sc->dev, SYS_RES_MEMORY,
300*ba7319e9SDmitry Salychev 		    rman_get_rid(sc->mem_res), sc->mem_res);
301*ba7319e9SDmitry Salychev 
302*ba7319e9SDmitry Salychev 	return (0);
303*ba7319e9SDmitry Salychev }
304