160727d8bSWarner Losh /*- 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul */ 3296f2e892SBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 3696f2e892SBill Paul /* 3796f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3896f2e892SBill Paul * series chips and several workalikes including the following: 3996f2e892SBill Paul * 40ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4196f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4296f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4396f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4496f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4596f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4696f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 474c16d09eSWarner Losh * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek AN985 4888d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 499ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 50feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 511d5e5310SBill Paul * Abocom FE2500 521af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 537eac366bSMartin Blapp * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com) 5496f2e892SBill Paul * 5596f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5696f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5796f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5896f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5996f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 6096f2e892SBill Paul * instead of 512. 6196f2e892SBill Paul * 6296f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6396f2e892SBill Paul * Electrical Engineering Department 6496f2e892SBill Paul * Columbia University, New York City 6596f2e892SBill Paul */ 6696f2e892SBill Paul /* 6796f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6896f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6996f2e892SBill Paul * three kinds of media attachments: 7096f2e892SBill Paul * 7196f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7296f2e892SBill Paul * autonegotiation provided by an external PHY. 7396f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7496f2e892SBill Paul * o 10baseT port. 7596f2e892SBill Paul * o AUI/BNC port. 7696f2e892SBill Paul * 7796f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7896f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7996f2e892SBill Paul * autosensing configuration. 8096f2e892SBill Paul * 8196f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8296f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8396f2e892SBill Paul * handled separately due to its different register offsets and the 8496f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8596f2e892SBill Paul * here, but I'm not thrilled about it. 8696f2e892SBill Paul * 8796f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8896f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8996f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 9096f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 9196f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9296f2e892SBill Paul */ 9396f2e892SBill Paul 9496f2e892SBill Paul #include <sys/param.h> 95af4358c7SMaxime Henrion #include <sys/endian.h> 9696f2e892SBill Paul #include <sys/systm.h> 9796f2e892SBill Paul #include <sys/sockio.h> 9896f2e892SBill Paul #include <sys/mbuf.h> 9996f2e892SBill Paul #include <sys/malloc.h> 10096f2e892SBill Paul #include <sys/kernel.h> 101f11d01c3SPoul-Henning Kamp #include <sys/module.h> 10296f2e892SBill Paul #include <sys/socket.h> 10301faf54bSLuigi Rizzo #include <sys/sysctl.h> 10496f2e892SBill Paul 10596f2e892SBill Paul #include <net/if.h> 10696f2e892SBill Paul #include <net/if_arp.h> 10796f2e892SBill Paul #include <net/ethernet.h> 10896f2e892SBill Paul #include <net/if_dl.h> 10996f2e892SBill Paul #include <net/if_media.h> 110db40c1aeSDoug Ambrisko #include <net/if_types.h> 111db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 11296f2e892SBill Paul 11396f2e892SBill Paul #include <net/bpf.h> 11496f2e892SBill Paul 11596f2e892SBill Paul #include <machine/bus.h> 11696f2e892SBill Paul #include <machine/resource.h> 11796f2e892SBill Paul #include <sys/bus.h> 11896f2e892SBill Paul #include <sys/rman.h> 11996f2e892SBill Paul 12096f2e892SBill Paul #include <dev/mii/mii.h> 12196f2e892SBill Paul #include <dev/mii/miivar.h> 12296f2e892SBill Paul 12319b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 12419b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 12596f2e892SBill Paul 12696f2e892SBill Paul #define DC_USEIOSPACE 1275c1cfac4SBill Paul #ifdef __alpha__ 1285c1cfac4SBill Paul #define SRM_MEDIA 1295c1cfac4SBill Paul #endif 13096f2e892SBill Paul 13196f2e892SBill Paul #include <pci/if_dcreg.h> 13296f2e892SBill Paul 133ec6a7299SMaxime Henrion #ifdef __sparc64__ 134ec6a7299SMaxime Henrion #include <dev/ofw/openfirm.h> 135ec6a7299SMaxime Henrion #include <machine/ofw_machdep.h> 136ec6a7299SMaxime Henrion #endif 137ec6a7299SMaxime Henrion 138f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1); 139f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1); 14095a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 14195a16455SPeter Wemm 14296f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 14396f2e892SBill Paul #include "miibus_if.h" 14496f2e892SBill Paul 14596f2e892SBill Paul /* 14696f2e892SBill Paul * Various supported device vendors/types and their names. 14796f2e892SBill Paul */ 14896f2e892SBill Paul static struct dc_type dc_devs[] = { 14996f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 15096f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 15138deb45fSTom Rhodes { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009, 15238deb45fSTom Rhodes "Davicom DM9009 10/100BaseTX" }, 15396f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 15496f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 15596f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15696f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 15788d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15888d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 15996f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 16096f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 16196f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 16296f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 163e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511, 164e351d778SMartin Blapp "ADMtek ADM9511 10/100BaseTX" }, 165e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513, 166e351d778SMartin Blapp "ADMtek ADM9513 10/100BaseTX" }, 1674c16d09eSWarner Losh { DC_VENDORID_ADMTEK, DC_DEVICEID_FA511, 1684c16d09eSWarner Losh "Netgear FA511 10/100BaseTX" }, 16996f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17096f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 17196f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17296f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 17396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17496f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 17596f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17696f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 17796f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 17896f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 17996f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 18096f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 18196f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18296f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 18396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18479d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 18579d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18696f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 187ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 188ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 18996f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 19096f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 19196f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19296f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 19396f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19496f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1959ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1969ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 197fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 198fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 199feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 200feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 2011d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 2021d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 203773c505fSMIHIRA Sanpei Yoshiro { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX, 204773c505fSMIHIRA Sanpei Yoshiro "Abocom FE2500MX 10/100BaseTX" }, 2051af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 2061af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 207948c244dSWarner Losh { DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX, 208948c244dSWarner Losh "Hawking CB102 CardBus 10/100" }, 20997f91728SMIHIRA Sanpei Yoshiro { DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T, 21097f91728SMIHIRA Sanpei Yoshiro "PlaneX FNW-3602-T CardBus 10/100" }, 2117eac366bSMartin Blapp { DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB, 2127eac366bSMartin Blapp "3Com OfficeConnect 10/100B" }, 213e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120, 214e7b9ab3aSBill Paul "Microsoft MN-120 CardBus 10/100" }, 215e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130, 216e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 217e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130_FAKE, 218e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 21996f2e892SBill Paul { 0, 0, NULL } 22096f2e892SBill Paul }; 22196f2e892SBill Paul 222e51a25f8SAlfred Perlstein static int dc_probe(device_t); 223e51a25f8SAlfred Perlstein static int dc_attach(device_t); 224e51a25f8SAlfred Perlstein static int dc_detach(device_t); 225e8388e14SMitsuru IWASAKI static int dc_suspend(device_t); 226e8388e14SMitsuru IWASAKI static int dc_resume(device_t); 227e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype(device_t); 22856e5e7aeSMaxime Henrion static int dc_newbuf(struct dc_softc *, int, int); 229a10c0e45SMike Silbersack static int dc_encap(struct dc_softc *, struct mbuf **); 230e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war(struct dc_softc *, int); 231e51a25f8SAlfred Perlstein static int dc_rx_resync(struct dc_softc *); 232e51a25f8SAlfred Perlstein static void dc_rxeof(struct dc_softc *); 233e51a25f8SAlfred Perlstein static void dc_txeof(struct dc_softc *); 234e51a25f8SAlfred Perlstein static void dc_tick(void *); 235e51a25f8SAlfred Perlstein static void dc_tx_underrun(struct dc_softc *); 236e51a25f8SAlfred Perlstein static void dc_intr(void *); 237e51a25f8SAlfred Perlstein static void dc_start(struct ifnet *); 238e51a25f8SAlfred Perlstein static int dc_ioctl(struct ifnet *, u_long, caddr_t); 239e51a25f8SAlfred Perlstein static void dc_init(void *); 240e51a25f8SAlfred Perlstein static void dc_stop(struct dc_softc *); 241e51a25f8SAlfred Perlstein static void dc_watchdog(struct ifnet *); 242e51a25f8SAlfred Perlstein static void dc_shutdown(device_t); 243e51a25f8SAlfred Perlstein static int dc_ifmedia_upd(struct ifnet *); 244e51a25f8SAlfred Perlstein static void dc_ifmedia_sts(struct ifnet *, struct ifmediareq *); 24596f2e892SBill Paul 246e51a25f8SAlfred Perlstein static void dc_delay(struct dc_softc *); 247e51a25f8SAlfred Perlstein static void dc_eeprom_idle(struct dc_softc *); 248e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte(struct dc_softc *, int); 249e51a25f8SAlfred Perlstein static void dc_eeprom_getword(struct dc_softc *, int, u_int16_t *); 250d24ae19dSWarner Losh static void dc_eeprom_getword_pnic(struct dc_softc *, int, u_int16_t *); 251d24ae19dSWarner Losh static void dc_eeprom_getword_xircom(struct dc_softc *, int, u_int16_t *); 2523097aa70SWarner Losh static void dc_eeprom_width(struct dc_softc *); 253e51a25f8SAlfred Perlstein static void dc_read_eeprom(struct dc_softc *, caddr_t, int, int, int); 25496f2e892SBill Paul 255e51a25f8SAlfred Perlstein static void dc_mii_writebit(struct dc_softc *, int); 256e51a25f8SAlfred Perlstein static int dc_mii_readbit(struct dc_softc *); 257e51a25f8SAlfred Perlstein static void dc_mii_sync(struct dc_softc *); 258e51a25f8SAlfred Perlstein static void dc_mii_send(struct dc_softc *, u_int32_t, int); 259e51a25f8SAlfred Perlstein static int dc_mii_readreg(struct dc_softc *, struct dc_mii_frame *); 260e51a25f8SAlfred Perlstein static int dc_mii_writereg(struct dc_softc *, struct dc_mii_frame *); 261e51a25f8SAlfred Perlstein static int dc_miibus_readreg(device_t, int, int); 262e51a25f8SAlfred Perlstein static int dc_miibus_writereg(device_t, int, int, int); 263e51a25f8SAlfred Perlstein static void dc_miibus_statchg(device_t); 264e51a25f8SAlfred Perlstein static void dc_miibus_mediainit(device_t); 26596f2e892SBill Paul 266e51a25f8SAlfred Perlstein static void dc_setcfg(struct dc_softc *, int); 2673373489bSWarner Losh static uint32_t dc_mchash_le(struct dc_softc *, const uint8_t *); 2683373489bSWarner Losh static uint32_t dc_mchash_be(const uint8_t *); 269e51a25f8SAlfred Perlstein static void dc_setfilt_21143(struct dc_softc *); 270e51a25f8SAlfred Perlstein static void dc_setfilt_asix(struct dc_softc *); 271e51a25f8SAlfred Perlstein static void dc_setfilt_admtek(struct dc_softc *); 272e51a25f8SAlfred Perlstein static void dc_setfilt_xircom(struct dc_softc *); 27396f2e892SBill Paul 274e51a25f8SAlfred Perlstein static void dc_setfilt(struct dc_softc *); 27596f2e892SBill Paul 276e51a25f8SAlfred Perlstein static void dc_reset(struct dc_softc *); 277e51a25f8SAlfred Perlstein static int dc_list_rx_init(struct dc_softc *); 278e51a25f8SAlfred Perlstein static int dc_list_tx_init(struct dc_softc *); 27996f2e892SBill Paul 2803097aa70SWarner Losh static void dc_read_srom(struct dc_softc *, int); 281e51a25f8SAlfred Perlstein static void dc_parse_21143_srom(struct dc_softc *); 282e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia(struct dc_softc *, struct dc_eblock_sia *); 283e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii(struct dc_softc *, struct dc_eblock_mii *); 284e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym(struct dc_softc *, struct dc_eblock_sym *); 285e51a25f8SAlfred Perlstein static void dc_apply_fixup(struct dc_softc *, int); 2865c1cfac4SBill Paul 287d24ae19dSWarner Losh static void dc_dma_map_txbuf(void *, bus_dma_segment_t *, int, bus_size_t, int); 288d24ae19dSWarner Losh static void dc_dma_map_rxbuf(void *, bus_dma_segment_t *, int, bus_size_t, int); 28956e5e7aeSMaxime Henrion 29096f2e892SBill Paul #ifdef DC_USEIOSPACE 29196f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 29296f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 29396f2e892SBill Paul #else 29496f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 29596f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 29696f2e892SBill Paul #endif 29796f2e892SBill Paul 29896f2e892SBill Paul static device_method_t dc_methods[] = { 29996f2e892SBill Paul /* Device interface */ 30096f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 30196f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 30296f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 303e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 304e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 30596f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 30696f2e892SBill Paul 30796f2e892SBill Paul /* bus interface */ 30896f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 30996f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 31096f2e892SBill Paul 31196f2e892SBill Paul /* MII interface */ 31296f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 31396f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 31496f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 315f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 31696f2e892SBill Paul 31796f2e892SBill Paul { 0, 0 } 31896f2e892SBill Paul }; 31996f2e892SBill Paul 32096f2e892SBill Paul static driver_t dc_driver = { 32196f2e892SBill Paul "dc", 32296f2e892SBill Paul dc_methods, 32396f2e892SBill Paul sizeof(struct dc_softc) 32496f2e892SBill Paul }; 32596f2e892SBill Paul 32696f2e892SBill Paul static devclass_t dc_devclass; 32701faf54bSLuigi Rizzo #ifdef __i386__ 32801faf54bSLuigi Rizzo static int dc_quick = 1; 329b3811c95SMaxime Henrion SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, &dc_quick, 0, 33005992bb5SRuslan Ermilov "do not m_devget() in dc driver"); 33101faf54bSLuigi Rizzo #endif 33296f2e892SBill Paul 333347934faSWarner Losh DRIVER_MODULE(dc, cardbus, dc_driver, dc_devclass, 0, 0); 334f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0); 33596f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 33696f2e892SBill Paul 33796f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 33896f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 33996f2e892SBill Paul 34096f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 34196f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 34296f2e892SBill Paul 34396f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 34496f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 34596f2e892SBill Paul 346b50c6312SJonathan Lemon #define IS_MPSAFE 0 347b50c6312SJonathan Lemon 348e3d2833aSAlfred Perlstein static void 3490934f18aSMaxime Henrion dc_delay(struct dc_softc *sc) 35096f2e892SBill Paul { 35196f2e892SBill Paul int idx; 35296f2e892SBill Paul 35396f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 35496f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 35596f2e892SBill Paul } 35696f2e892SBill Paul 3572c876e15SPoul-Henning Kamp static void 3580934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc) 3593097aa70SWarner Losh { 3603097aa70SWarner Losh int i; 3613097aa70SWarner Losh 3623097aa70SWarner Losh /* Force EEPROM to idle state. */ 3633097aa70SWarner Losh dc_eeprom_idle(sc); 3643097aa70SWarner Losh 3653097aa70SWarner Losh /* Enter EEPROM access mode. */ 3663097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3673097aa70SWarner Losh dc_delay(sc); 3683097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3693097aa70SWarner Losh dc_delay(sc); 3703097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3713097aa70SWarner Losh dc_delay(sc); 3723097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3733097aa70SWarner Losh dc_delay(sc); 3743097aa70SWarner Losh 3753097aa70SWarner Losh for (i = 3; i--;) { 3763097aa70SWarner Losh if (6 & (1 << i)) 3773097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3783097aa70SWarner Losh else 3793097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3803097aa70SWarner Losh dc_delay(sc); 3813097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3823097aa70SWarner Losh dc_delay(sc); 3833097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3843097aa70SWarner Losh dc_delay(sc); 3853097aa70SWarner Losh } 3863097aa70SWarner Losh 3873097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3883097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3893097aa70SWarner Losh dc_delay(sc); 3903097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 3913097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3923097aa70SWarner Losh dc_delay(sc); 3933097aa70SWarner Losh break; 3943097aa70SWarner Losh } 3953097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3963097aa70SWarner Losh dc_delay(sc); 3973097aa70SWarner Losh } 3983097aa70SWarner Losh 3993097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4003097aa70SWarner Losh dc_eeprom_idle(sc); 4013097aa70SWarner Losh 4023097aa70SWarner Losh if (i < 4 || i > 12) 4033097aa70SWarner Losh sc->dc_romwidth = 6; 4043097aa70SWarner Losh else 4053097aa70SWarner Losh sc->dc_romwidth = i; 4063097aa70SWarner Losh 4073097aa70SWarner Losh /* Enter EEPROM access mode. */ 4083097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 4093097aa70SWarner Losh dc_delay(sc); 4103097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 4113097aa70SWarner Losh dc_delay(sc); 4123097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4133097aa70SWarner Losh dc_delay(sc); 4143097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 4153097aa70SWarner Losh dc_delay(sc); 4163097aa70SWarner Losh 4173097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4183097aa70SWarner Losh dc_eeprom_idle(sc); 4193097aa70SWarner Losh } 4203097aa70SWarner Losh 421e3d2833aSAlfred Perlstein static void 4220934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc) 42396f2e892SBill Paul { 4240934f18aSMaxime Henrion int i; 42596f2e892SBill Paul 42696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 42796f2e892SBill Paul dc_delay(sc); 42896f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 42996f2e892SBill Paul dc_delay(sc); 43096f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43196f2e892SBill Paul dc_delay(sc); 43296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 43396f2e892SBill Paul dc_delay(sc); 43496f2e892SBill Paul 43596f2e892SBill Paul for (i = 0; i < 25; i++) { 43696f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43796f2e892SBill Paul dc_delay(sc); 43896f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43996f2e892SBill Paul dc_delay(sc); 44096f2e892SBill Paul } 44196f2e892SBill Paul 44296f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44396f2e892SBill Paul dc_delay(sc); 44496f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 44596f2e892SBill Paul dc_delay(sc); 44696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 44796f2e892SBill Paul } 44896f2e892SBill Paul 44996f2e892SBill Paul /* 45096f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 45196f2e892SBill Paul */ 452e3d2833aSAlfred Perlstein static void 4530934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr) 45496f2e892SBill Paul { 4550934f18aSMaxime Henrion int d, i; 45696f2e892SBill Paul 4573097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4583097aa70SWarner Losh for (i = 3; i--; ) { 4593097aa70SWarner Losh if (d & (1 << i)) 4603097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 46196f2e892SBill Paul else 4623097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4633097aa70SWarner Losh dc_delay(sc); 4643097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4653097aa70SWarner Losh dc_delay(sc); 4663097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4673097aa70SWarner Losh dc_delay(sc); 4683097aa70SWarner Losh } 46996f2e892SBill Paul 47096f2e892SBill Paul /* 47196f2e892SBill Paul * Feed in each bit and strobe the clock. 47296f2e892SBill Paul */ 4733097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4743097aa70SWarner Losh if (addr & (1 << i)) { 47596f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 47696f2e892SBill Paul } else { 47796f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 47896f2e892SBill Paul } 47996f2e892SBill Paul dc_delay(sc); 48096f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 48196f2e892SBill Paul dc_delay(sc); 48296f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48396f2e892SBill Paul dc_delay(sc); 48496f2e892SBill Paul } 48596f2e892SBill Paul } 48696f2e892SBill Paul 48796f2e892SBill Paul /* 48896f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 48996f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 49096f2e892SBill Paul * the EEPROM. 49196f2e892SBill Paul */ 492e3d2833aSAlfred Perlstein static void 4930934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest) 49496f2e892SBill Paul { 4950934f18aSMaxime Henrion int i; 49696f2e892SBill Paul u_int32_t r; 49796f2e892SBill Paul 49896f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr); 49996f2e892SBill Paul 50096f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 50196f2e892SBill Paul DELAY(1); 50296f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 50396f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 50496f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 50596f2e892SBill Paul return; 50696f2e892SBill Paul } 50796f2e892SBill Paul } 50896f2e892SBill Paul } 50996f2e892SBill Paul 51096f2e892SBill Paul /* 51196f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 512feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 513feb78939SJonathan Chen * the EEPROM, too. 514feb78939SJonathan Chen */ 515e3d2833aSAlfred Perlstein static void 5160934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest) 517feb78939SJonathan Chen { 5180934f18aSMaxime Henrion 519feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 520feb78939SJonathan Chen 521feb78939SJonathan Chen addr *= 2; 522feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 523feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff; 524feb78939SJonathan Chen addr += 1; 525feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 526feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8; 527feb78939SJonathan Chen 528feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 529feb78939SJonathan Chen } 530feb78939SJonathan Chen 531feb78939SJonathan Chen /* 532feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 53396f2e892SBill Paul */ 534e3d2833aSAlfred Perlstein static void 5350934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest) 53696f2e892SBill Paul { 5370934f18aSMaxime Henrion int i; 53896f2e892SBill Paul u_int16_t word = 0; 53996f2e892SBill Paul 54096f2e892SBill Paul /* Force EEPROM to idle state. */ 54196f2e892SBill Paul dc_eeprom_idle(sc); 54296f2e892SBill Paul 54396f2e892SBill Paul /* Enter EEPROM access mode. */ 54496f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 54596f2e892SBill Paul dc_delay(sc); 54696f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 54796f2e892SBill Paul dc_delay(sc); 54896f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 54996f2e892SBill Paul dc_delay(sc); 55096f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 55196f2e892SBill Paul dc_delay(sc); 55296f2e892SBill Paul 55396f2e892SBill Paul /* 55496f2e892SBill Paul * Send address of word we want to read. 55596f2e892SBill Paul */ 55696f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 55796f2e892SBill Paul 55896f2e892SBill Paul /* 55996f2e892SBill Paul * Start reading bits from EEPROM. 56096f2e892SBill Paul */ 56196f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 56296f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 56396f2e892SBill Paul dc_delay(sc); 56496f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 56596f2e892SBill Paul word |= i; 56696f2e892SBill Paul dc_delay(sc); 56796f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 56896f2e892SBill Paul dc_delay(sc); 56996f2e892SBill Paul } 57096f2e892SBill Paul 57196f2e892SBill Paul /* Turn off EEPROM access mode. */ 57296f2e892SBill Paul dc_eeprom_idle(sc); 57396f2e892SBill Paul 57496f2e892SBill Paul *dest = word; 57596f2e892SBill Paul } 57696f2e892SBill Paul 57796f2e892SBill Paul /* 57896f2e892SBill Paul * Read a sequence of words from the EEPROM. 57996f2e892SBill Paul */ 580e3d2833aSAlfred Perlstein static void 5818c7ff1f3SMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int be) 58296f2e892SBill Paul { 58396f2e892SBill Paul int i; 58496f2e892SBill Paul u_int16_t word = 0, *ptr; 58596f2e892SBill Paul 58696f2e892SBill Paul for (i = 0; i < cnt; i++) { 58796f2e892SBill Paul if (DC_IS_PNIC(sc)) 58896f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 589feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 590feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 59196f2e892SBill Paul else 59296f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 59396f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 5948c7ff1f3SMaxime Henrion if (be) 5958c7ff1f3SMaxime Henrion *ptr = be16toh(word); 59696f2e892SBill Paul else 5978c7ff1f3SMaxime Henrion *ptr = le16toh(word); 59896f2e892SBill Paul } 59996f2e892SBill Paul } 60096f2e892SBill Paul 60196f2e892SBill Paul /* 60296f2e892SBill Paul * The following two routines are taken from the Macronix 98713 60396f2e892SBill Paul * Application Notes pp.19-21. 60496f2e892SBill Paul */ 60596f2e892SBill Paul /* 60696f2e892SBill Paul * Write a bit to the MII bus. 60796f2e892SBill Paul */ 608e3d2833aSAlfred Perlstein static void 6090934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit) 61096f2e892SBill Paul { 6110934f18aSMaxime Henrion 61296f2e892SBill Paul if (bit) 61396f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 61496f2e892SBill Paul DC_SIO_ROMCTL_WRITE | DC_SIO_MII_DATAOUT); 61596f2e892SBill Paul else 61696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 61796f2e892SBill Paul 61896f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 61996f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62096f2e892SBill Paul } 62196f2e892SBill Paul 62296f2e892SBill Paul /* 62396f2e892SBill Paul * Read a bit from the MII bus. 62496f2e892SBill Paul */ 625e3d2833aSAlfred Perlstein static int 6260934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc) 62796f2e892SBill Paul { 6280934f18aSMaxime Henrion 62996f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR); 63096f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 63196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63296f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63396f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 63496f2e892SBill Paul return (1); 63596f2e892SBill Paul 63696f2e892SBill Paul return (0); 63796f2e892SBill Paul } 63896f2e892SBill Paul 63996f2e892SBill Paul /* 64096f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 64196f2e892SBill Paul */ 642e3d2833aSAlfred Perlstein static void 6430934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc) 64496f2e892SBill Paul { 6450934f18aSMaxime Henrion int i; 64696f2e892SBill Paul 64796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 64896f2e892SBill Paul 64996f2e892SBill Paul for (i = 0; i < 32; i++) 65096f2e892SBill Paul dc_mii_writebit(sc, 1); 65196f2e892SBill Paul } 65296f2e892SBill Paul 65396f2e892SBill Paul /* 65496f2e892SBill Paul * Clock a series of bits through the MII. 65596f2e892SBill Paul */ 656e3d2833aSAlfred Perlstein static void 6570934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt) 65896f2e892SBill Paul { 65996f2e892SBill Paul int i; 66096f2e892SBill Paul 66196f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 66296f2e892SBill Paul dc_mii_writebit(sc, bits & i); 66396f2e892SBill Paul } 66496f2e892SBill Paul 66596f2e892SBill Paul /* 66696f2e892SBill Paul * Read an PHY register through the MII. 66796f2e892SBill Paul */ 668e3d2833aSAlfred Perlstein static int 6690934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame) 67096f2e892SBill Paul { 671d1ce9105SBill Paul int i, ack; 67296f2e892SBill Paul 673d1ce9105SBill Paul DC_LOCK(sc); 67496f2e892SBill Paul 67596f2e892SBill Paul /* 67696f2e892SBill Paul * Set up frame for RX. 67796f2e892SBill Paul */ 67896f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 67996f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 68096f2e892SBill Paul frame->mii_turnaround = 0; 68196f2e892SBill Paul frame->mii_data = 0; 68296f2e892SBill Paul 68396f2e892SBill Paul /* 68496f2e892SBill Paul * Sync the PHYs. 68596f2e892SBill Paul */ 68696f2e892SBill Paul dc_mii_sync(sc); 68796f2e892SBill Paul 68896f2e892SBill Paul /* 68996f2e892SBill Paul * Send command/address info. 69096f2e892SBill Paul */ 69196f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 69296f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 69396f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 69496f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 69596f2e892SBill Paul 69696f2e892SBill Paul #ifdef notdef 69796f2e892SBill Paul /* Idle bit */ 69896f2e892SBill Paul dc_mii_writebit(sc, 1); 69996f2e892SBill Paul dc_mii_writebit(sc, 0); 70096f2e892SBill Paul #endif 70196f2e892SBill Paul 7020934f18aSMaxime Henrion /* Check for ack. */ 70396f2e892SBill Paul ack = dc_mii_readbit(sc); 70496f2e892SBill Paul 70596f2e892SBill Paul /* 70696f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 70796f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 70896f2e892SBill Paul */ 70996f2e892SBill Paul if (ack) { 7100934f18aSMaxime Henrion for (i = 0; i < 16; i++) 71196f2e892SBill Paul dc_mii_readbit(sc); 71296f2e892SBill Paul goto fail; 71396f2e892SBill Paul } 71496f2e892SBill Paul 71596f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 71696f2e892SBill Paul if (!ack) { 71796f2e892SBill Paul if (dc_mii_readbit(sc)) 71896f2e892SBill Paul frame->mii_data |= i; 71996f2e892SBill Paul } 72096f2e892SBill Paul } 72196f2e892SBill Paul 72296f2e892SBill Paul fail: 72396f2e892SBill Paul 72496f2e892SBill Paul dc_mii_writebit(sc, 0); 72596f2e892SBill Paul dc_mii_writebit(sc, 0); 72696f2e892SBill Paul 727d1ce9105SBill Paul DC_UNLOCK(sc); 72896f2e892SBill Paul 72996f2e892SBill Paul if (ack) 73096f2e892SBill Paul return (1); 73196f2e892SBill Paul return (0); 73296f2e892SBill Paul } 73396f2e892SBill Paul 73496f2e892SBill Paul /* 73596f2e892SBill Paul * Write to a PHY register through the MII. 73696f2e892SBill Paul */ 737e3d2833aSAlfred Perlstein static int 7380934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame) 73996f2e892SBill Paul { 7400934f18aSMaxime Henrion 741d1ce9105SBill Paul DC_LOCK(sc); 74296f2e892SBill Paul /* 74396f2e892SBill Paul * Set up frame for TX. 74496f2e892SBill Paul */ 74596f2e892SBill Paul 74696f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 74796f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 74896f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 74996f2e892SBill Paul 75096f2e892SBill Paul /* 75196f2e892SBill Paul * Sync the PHYs. 75296f2e892SBill Paul */ 75396f2e892SBill Paul dc_mii_sync(sc); 75496f2e892SBill Paul 75596f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 75696f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 75796f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 75896f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 75996f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 76096f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 76196f2e892SBill Paul 76296f2e892SBill Paul /* Idle bit. */ 76396f2e892SBill Paul dc_mii_writebit(sc, 0); 76496f2e892SBill Paul dc_mii_writebit(sc, 0); 76596f2e892SBill Paul 766d1ce9105SBill Paul DC_UNLOCK(sc); 76796f2e892SBill Paul 76896f2e892SBill Paul return (0); 76996f2e892SBill Paul } 77096f2e892SBill Paul 771e3d2833aSAlfred Perlstein static int 7720934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg) 77396f2e892SBill Paul { 77496f2e892SBill Paul struct dc_mii_frame frame; 77596f2e892SBill Paul struct dc_softc *sc; 776c85c4667SBill Paul int i, rval, phy_reg = 0; 77796f2e892SBill Paul 77896f2e892SBill Paul sc = device_get_softc(dev); 7790934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 78096f2e892SBill Paul 78196f2e892SBill Paul /* 78296f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 78396f2e892SBill Paul * however the AL981 provides direct access to the PHY 78496f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 78596f2e892SBill Paul * The AN985's MII interface is also buggy in that you 78696f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 78796f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 78896f2e892SBill Paul * that the PHY is at MII address 1. 78996f2e892SBill Paul */ 79096f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 79196f2e892SBill Paul return (0); 79296f2e892SBill Paul 7931af8bec7SBill Paul /* 7941af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 7951af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 7961af8bec7SBill Paul * so we only respond to correct one. 7971af8bec7SBill Paul */ 7981af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 7991af8bec7SBill Paul return (0); 8001af8bec7SBill Paul 8015c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 80296f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 80396f2e892SBill Paul switch (reg) { 80496f2e892SBill Paul case MII_BMSR: 80596f2e892SBill Paul /* 80696f2e892SBill Paul * Fake something to make the probe 80796f2e892SBill Paul * code think there's a PHY here. 80896f2e892SBill Paul */ 80996f2e892SBill Paul return (BMSR_MEDIAMASK); 81096f2e892SBill Paul break; 81196f2e892SBill Paul case MII_PHYIDR1: 81296f2e892SBill Paul if (DC_IS_PNIC(sc)) 81396f2e892SBill Paul return (DC_VENDORID_LO); 81496f2e892SBill Paul return (DC_VENDORID_DEC); 81596f2e892SBill Paul break; 81696f2e892SBill Paul case MII_PHYIDR2: 81796f2e892SBill Paul if (DC_IS_PNIC(sc)) 81896f2e892SBill Paul return (DC_DEVICEID_82C168); 81996f2e892SBill Paul return (DC_DEVICEID_21143); 82096f2e892SBill Paul break; 82196f2e892SBill Paul default: 82296f2e892SBill Paul return (0); 82396f2e892SBill Paul break; 82496f2e892SBill Paul } 82596f2e892SBill Paul } else 82696f2e892SBill Paul return (0); 82796f2e892SBill Paul } 82896f2e892SBill Paul 82996f2e892SBill Paul if (DC_IS_PNIC(sc)) { 83096f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 83196f2e892SBill Paul (phy << 23) | (reg << 18)); 83296f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 83396f2e892SBill Paul DELAY(1); 83496f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 83596f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 83696f2e892SBill Paul rval &= 0xFFFF; 83796f2e892SBill Paul return (rval == 0xFFFF ? 0 : rval); 83896f2e892SBill Paul } 83996f2e892SBill Paul } 84096f2e892SBill Paul return (0); 84196f2e892SBill Paul } 84296f2e892SBill Paul 84396f2e892SBill Paul if (DC_IS_COMET(sc)) { 84496f2e892SBill Paul switch (reg) { 84596f2e892SBill Paul case MII_BMCR: 84696f2e892SBill Paul phy_reg = DC_AL_BMCR; 84796f2e892SBill Paul break; 84896f2e892SBill Paul case MII_BMSR: 84996f2e892SBill Paul phy_reg = DC_AL_BMSR; 85096f2e892SBill Paul break; 85196f2e892SBill Paul case MII_PHYIDR1: 85296f2e892SBill Paul phy_reg = DC_AL_VENID; 85396f2e892SBill Paul break; 85496f2e892SBill Paul case MII_PHYIDR2: 85596f2e892SBill Paul phy_reg = DC_AL_DEVID; 85696f2e892SBill Paul break; 85796f2e892SBill Paul case MII_ANAR: 85896f2e892SBill Paul phy_reg = DC_AL_ANAR; 85996f2e892SBill Paul break; 86096f2e892SBill Paul case MII_ANLPAR: 86196f2e892SBill Paul phy_reg = DC_AL_LPAR; 86296f2e892SBill Paul break; 86396f2e892SBill Paul case MII_ANER: 86496f2e892SBill Paul phy_reg = DC_AL_ANER; 86596f2e892SBill Paul break; 86696f2e892SBill Paul default: 86796f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 86896f2e892SBill Paul sc->dc_unit, reg); 86996f2e892SBill Paul return (0); 87096f2e892SBill Paul break; 87196f2e892SBill Paul } 87296f2e892SBill Paul 87396f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 87496f2e892SBill Paul 87596f2e892SBill Paul if (rval == 0xFFFF) 87696f2e892SBill Paul return (0); 87796f2e892SBill Paul return (rval); 87896f2e892SBill Paul } 87996f2e892SBill Paul 88096f2e892SBill Paul frame.mii_phyaddr = phy; 88196f2e892SBill Paul frame.mii_regaddr = reg; 882419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 883f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 884f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 885419146d9SBill Paul } 88696f2e892SBill Paul dc_mii_readreg(sc, &frame); 887419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 888f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 88996f2e892SBill Paul 89096f2e892SBill Paul return (frame.mii_data); 89196f2e892SBill Paul } 89296f2e892SBill Paul 893e3d2833aSAlfred Perlstein static int 8940934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data) 89596f2e892SBill Paul { 89696f2e892SBill Paul struct dc_softc *sc; 89796f2e892SBill Paul struct dc_mii_frame frame; 898c85c4667SBill Paul int i, phy_reg = 0; 89996f2e892SBill Paul 90096f2e892SBill Paul sc = device_get_softc(dev); 9010934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 90296f2e892SBill Paul 90396f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 90496f2e892SBill Paul return (0); 90596f2e892SBill Paul 9061af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 9071af8bec7SBill Paul return (0); 9081af8bec7SBill Paul 90996f2e892SBill Paul if (DC_IS_PNIC(sc)) { 91096f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 91196f2e892SBill Paul (phy << 23) | (reg << 10) | data); 91296f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 91396f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 91496f2e892SBill Paul break; 91596f2e892SBill Paul } 91696f2e892SBill Paul return (0); 91796f2e892SBill Paul } 91896f2e892SBill Paul 91996f2e892SBill Paul if (DC_IS_COMET(sc)) { 92096f2e892SBill Paul switch (reg) { 92196f2e892SBill Paul case MII_BMCR: 92296f2e892SBill Paul phy_reg = DC_AL_BMCR; 92396f2e892SBill Paul break; 92496f2e892SBill Paul case MII_BMSR: 92596f2e892SBill Paul phy_reg = DC_AL_BMSR; 92696f2e892SBill Paul break; 92796f2e892SBill Paul case MII_PHYIDR1: 92896f2e892SBill Paul phy_reg = DC_AL_VENID; 92996f2e892SBill Paul break; 93096f2e892SBill Paul case MII_PHYIDR2: 93196f2e892SBill Paul phy_reg = DC_AL_DEVID; 93296f2e892SBill Paul break; 93396f2e892SBill Paul case MII_ANAR: 93496f2e892SBill Paul phy_reg = DC_AL_ANAR; 93596f2e892SBill Paul break; 93696f2e892SBill Paul case MII_ANLPAR: 93796f2e892SBill Paul phy_reg = DC_AL_LPAR; 93896f2e892SBill Paul break; 93996f2e892SBill Paul case MII_ANER: 94096f2e892SBill Paul phy_reg = DC_AL_ANER; 94196f2e892SBill Paul break; 94296f2e892SBill Paul default: 94396f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 94496f2e892SBill Paul sc->dc_unit, reg); 94596f2e892SBill Paul return (0); 94696f2e892SBill Paul break; 94796f2e892SBill Paul } 94896f2e892SBill Paul 94996f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 95096f2e892SBill Paul return (0); 95196f2e892SBill Paul } 95296f2e892SBill Paul 95396f2e892SBill Paul frame.mii_phyaddr = phy; 95496f2e892SBill Paul frame.mii_regaddr = reg; 95596f2e892SBill Paul frame.mii_data = data; 95696f2e892SBill Paul 957419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 958f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 959f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 960419146d9SBill Paul } 96196f2e892SBill Paul dc_mii_writereg(sc, &frame); 962419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 963f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 96496f2e892SBill Paul 96596f2e892SBill Paul return (0); 96696f2e892SBill Paul } 96796f2e892SBill Paul 968e3d2833aSAlfred Perlstein static void 9690934f18aSMaxime Henrion dc_miibus_statchg(device_t dev) 97096f2e892SBill Paul { 97196f2e892SBill Paul struct dc_softc *sc; 97296f2e892SBill Paul struct mii_data *mii; 973f43d9309SBill Paul struct ifmedia *ifm; 97496f2e892SBill Paul 97596f2e892SBill Paul sc = device_get_softc(dev); 97696f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 97796f2e892SBill Paul return; 9785c1cfac4SBill Paul 97996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 980f43d9309SBill Paul ifm = &mii->mii_media; 981f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 98245521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 983f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 984f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 985f43d9309SBill Paul } else { 98696f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 98796f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 988f43d9309SBill Paul } 989f43d9309SBill Paul } 990f43d9309SBill Paul 991f43d9309SBill Paul /* 992f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 993f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 994f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 995f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 996f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 997f43d9309SBill Paul * with it itself. *sigh* 998f43d9309SBill Paul */ 999e3d2833aSAlfred Perlstein static void 10000934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev) 1001f43d9309SBill Paul { 1002f43d9309SBill Paul struct dc_softc *sc; 1003f43d9309SBill Paul struct mii_data *mii; 1004f43d9309SBill Paul struct ifmedia *ifm; 1005f43d9309SBill Paul int rev; 1006f43d9309SBill Paul 1007f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 1008f43d9309SBill Paul 1009f43d9309SBill Paul sc = device_get_softc(dev); 1010f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 1011f43d9309SBill Paul ifm = &mii->mii_media; 1012f43d9309SBill Paul 1013f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 101445521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL); 101596f2e892SBill Paul } 101696f2e892SBill Paul 101779d11e09SBill Paul #define DC_BITS_512 9 101879d11e09SBill Paul #define DC_BITS_128 7 101979d11e09SBill Paul #define DC_BITS_64 6 102096f2e892SBill Paul 10213373489bSWarner Losh static uint32_t 10223373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr) 102396f2e892SBill Paul { 10243373489bSWarner Losh uint32_t crc; 102596f2e892SBill Paul 102696f2e892SBill Paul /* Compute CRC for the address value. */ 10270e939c0cSChristian Weisgerber crc = ether_crc32_le(addr, ETHER_ADDR_LEN); 102896f2e892SBill Paul 102979d11e09SBill Paul /* 103079d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 103179d11e09SBill Paul * chips is only 128 bits wide. 103279d11e09SBill Paul */ 103379d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 103479d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 103596f2e892SBill Paul 103679d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 103779d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 103879d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 103979d11e09SBill Paul 1040feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1041feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1042feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1043feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 10440934f18aSMaxime Henrion return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4)); 1045feb78939SJonathan Chen else 10460934f18aSMaxime Henrion return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 + 10470934f18aSMaxime Henrion (12 << 4)); 1048feb78939SJonathan Chen } 1049feb78939SJonathan Chen 105079d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 105196f2e892SBill Paul } 105296f2e892SBill Paul 105396f2e892SBill Paul /* 105496f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 105596f2e892SBill Paul */ 10563373489bSWarner Losh static uint32_t 10573373489bSWarner Losh dc_mchash_be(const uint8_t *addr) 105896f2e892SBill Paul { 10590e939c0cSChristian Weisgerber uint32_t crc; 106096f2e892SBill Paul 106196f2e892SBill Paul /* Compute CRC for the address value. */ 10620e939c0cSChristian Weisgerber crc = ether_crc32_be(addr, ETHER_ADDR_LEN); 106396f2e892SBill Paul 10640934f18aSMaxime Henrion /* Return the filter bit position. */ 106596f2e892SBill Paul return ((crc >> 26) & 0x0000003F); 106696f2e892SBill Paul } 106796f2e892SBill Paul 106896f2e892SBill Paul /* 106996f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 107096f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 107196f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 107296f2e892SBill Paul * 107396f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 107496f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 107596f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 107696f2e892SBill Paul * we need that too. 107796f2e892SBill Paul */ 10782c876e15SPoul-Henning Kamp static void 10790934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc) 108096f2e892SBill Paul { 108196f2e892SBill Paul struct dc_desc *sframe; 108296f2e892SBill Paul u_int32_t h, *sp; 108396f2e892SBill Paul struct ifmultiaddr *ifma; 108496f2e892SBill Paul struct ifnet *ifp; 108596f2e892SBill Paul int i; 108696f2e892SBill Paul 1087fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 108896f2e892SBill Paul 108996f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 109096f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 109196f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 109296f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 109356e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 10940934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 109596f2e892SBill Paul 1096af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1097af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1098af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 109996f2e892SBill Paul 110056e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 110196f2e892SBill Paul 110296f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 110396f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 110496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 110596f2e892SBill Paul else 110696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 110796f2e892SBill Paul 110896f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 110996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 111096f2e892SBill Paul else 111196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 111296f2e892SBill Paul 11136817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 111496f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 111596f2e892SBill Paul continue; 1116aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 111796f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1118af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 111996f2e892SBill Paul } 112096f2e892SBill Paul 112196f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1122aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1123af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 112496f2e892SBill Paul } 112596f2e892SBill Paul 112696f2e892SBill Paul /* Set our MAC address */ 1127fc74a9f9SBrooks Davis sp[39] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[0]); 1128fc74a9f9SBrooks Davis sp[40] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[1]); 1129fc74a9f9SBrooks Davis sp[41] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[2]); 113096f2e892SBill Paul 1131af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 113296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 113396f2e892SBill Paul 113496f2e892SBill Paul /* 113596f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 113696f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 113796f2e892SBill Paul * before proceeding, just so it has time to swallow its 113896f2e892SBill Paul * medicine. 113996f2e892SBill Paul */ 114096f2e892SBill Paul DELAY(10000); 114196f2e892SBill Paul 114296f2e892SBill Paul ifp->if_timer = 5; 114396f2e892SBill Paul } 114496f2e892SBill Paul 11452c876e15SPoul-Henning Kamp static void 11460934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc) 114796f2e892SBill Paul { 114896f2e892SBill Paul struct ifnet *ifp; 11490934f18aSMaxime Henrion struct ifmultiaddr *ifma; 115096f2e892SBill Paul int h = 0; 115196f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 115296f2e892SBill Paul 1153fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 115496f2e892SBill Paul 11550934f18aSMaxime Henrion /* Init our MAC address. */ 1156fc74a9f9SBrooks Davis CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[0])); 1157fc74a9f9SBrooks Davis CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[4])); 115896f2e892SBill Paul 115996f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 116096f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 116196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 116296f2e892SBill Paul else 116396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 116496f2e892SBill Paul 116596f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 116696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116796f2e892SBill Paul else 116896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116996f2e892SBill Paul 11700934f18aSMaxime Henrion /* First, zot all the existing hash bits. */ 117196f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 117296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 117396f2e892SBill Paul 117496f2e892SBill Paul /* 117596f2e892SBill Paul * If we're already in promisc or allmulti mode, we 117696f2e892SBill Paul * don't have to bother programming the multicast filter. 117796f2e892SBill Paul */ 117896f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 117996f2e892SBill Paul return; 118096f2e892SBill Paul 11810934f18aSMaxime Henrion /* Now program new ones. */ 11826817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 118396f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 118496f2e892SBill Paul continue; 1185acc1bcccSMartin Blapp if (DC_IS_CENTAUR(sc)) 1186aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 1187aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1188acc1bcccSMartin Blapp else 1189aa825502SDavid E. O'Brien h = dc_mchash_be( 1190aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 119196f2e892SBill Paul if (h < 32) 119296f2e892SBill Paul hashes[0] |= (1 << h); 119396f2e892SBill Paul else 119496f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 119596f2e892SBill Paul } 119696f2e892SBill Paul 119796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 119896f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 119996f2e892SBill Paul } 120096f2e892SBill Paul 12012c876e15SPoul-Henning Kamp static void 12020934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc) 120396f2e892SBill Paul { 120496f2e892SBill Paul struct ifnet *ifp; 12050934f18aSMaxime Henrion struct ifmultiaddr *ifma; 120696f2e892SBill Paul int h = 0; 120796f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 120896f2e892SBill Paul 1209fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 121096f2e892SBill Paul 121196f2e892SBill Paul /* Init our MAC address */ 121296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 121396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 1214fc74a9f9SBrooks Davis *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[0])); 121596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 121696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 1217fc74a9f9SBrooks Davis *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[4])); 121896f2e892SBill Paul 121996f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 122096f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 122196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 122296f2e892SBill Paul else 122396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 122496f2e892SBill Paul 122596f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 122696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 122796f2e892SBill Paul else 122896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 122996f2e892SBill Paul 123096f2e892SBill Paul /* 123196f2e892SBill Paul * The ASIX chip has a special bit to enable reception 123296f2e892SBill Paul * of broadcast frames. 123396f2e892SBill Paul */ 123496f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 123596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 123696f2e892SBill Paul else 123796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 123896f2e892SBill Paul 123996f2e892SBill Paul /* first, zot all the existing hash bits */ 124096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 124196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 124296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 124396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 124496f2e892SBill Paul 124596f2e892SBill Paul /* 124696f2e892SBill Paul * If we're already in promisc or allmulti mode, we 124796f2e892SBill Paul * don't have to bother programming the multicast filter. 124896f2e892SBill Paul */ 124996f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 125096f2e892SBill Paul return; 125196f2e892SBill Paul 125296f2e892SBill Paul /* now program new ones */ 12536817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 125496f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 125596f2e892SBill Paul continue; 1256aa825502SDavid E. O'Brien h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 125796f2e892SBill Paul if (h < 32) 125896f2e892SBill Paul hashes[0] |= (1 << h); 125996f2e892SBill Paul else 126096f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 126196f2e892SBill Paul } 126296f2e892SBill Paul 126396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 126496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 126596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 126696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 126796f2e892SBill Paul } 126896f2e892SBill Paul 12692c876e15SPoul-Henning Kamp static void 12700934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc) 1271feb78939SJonathan Chen { 12720934f18aSMaxime Henrion struct ifnet *ifp; 12730934f18aSMaxime Henrion struct ifmultiaddr *ifma; 1274feb78939SJonathan Chen struct dc_desc *sframe; 1275feb78939SJonathan Chen u_int32_t h, *sp; 1276feb78939SJonathan Chen int i; 1277feb78939SJonathan Chen 1278fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 1279feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 1280feb78939SJonathan Chen 1281feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1282feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1283feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1284feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 128556e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 12860934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 1287feb78939SJonathan Chen 1288af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1289af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1290af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 1291feb78939SJonathan Chen 129256e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 1293feb78939SJonathan Chen 1294feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1295feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1296feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1297feb78939SJonathan Chen else 1298feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1299feb78939SJonathan Chen 1300feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1301feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1302feb78939SJonathan Chen else 1303feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1304feb78939SJonathan Chen 13056817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1306feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1307feb78939SJonathan Chen continue; 1308aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 13091d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1310af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1311feb78939SJonathan Chen } 1312feb78939SJonathan Chen 1313feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1314aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1315af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1316feb78939SJonathan Chen } 1317feb78939SJonathan Chen 1318feb78939SJonathan Chen /* Set our MAC address */ 1319fc74a9f9SBrooks Davis sp[0] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[0]); 1320fc74a9f9SBrooks Davis sp[1] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[1]); 1321fc74a9f9SBrooks Davis sp[2] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[2]); 1322feb78939SJonathan Chen 1323feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1324feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 1325feb78939SJonathan Chen ifp->if_flags |= IFF_RUNNING; 1326af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 1327feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1328feb78939SJonathan Chen 1329feb78939SJonathan Chen /* 13300934f18aSMaxime Henrion * Wait some time... 1331feb78939SJonathan Chen */ 1332feb78939SJonathan Chen DELAY(1000); 1333feb78939SJonathan Chen 1334feb78939SJonathan Chen ifp->if_timer = 5; 1335feb78939SJonathan Chen } 1336feb78939SJonathan Chen 1337e3d2833aSAlfred Perlstein static void 13380934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc) 133996f2e892SBill Paul { 13400934f18aSMaxime Henrion 134196f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13421af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 134396f2e892SBill Paul dc_setfilt_21143(sc); 134496f2e892SBill Paul 134596f2e892SBill Paul if (DC_IS_ASIX(sc)) 134696f2e892SBill Paul dc_setfilt_asix(sc); 134796f2e892SBill Paul 134896f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 134996f2e892SBill Paul dc_setfilt_admtek(sc); 135096f2e892SBill Paul 1351feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1352feb78939SJonathan Chen dc_setfilt_xircom(sc); 135396f2e892SBill Paul } 135496f2e892SBill Paul 135596f2e892SBill Paul /* 13560934f18aSMaxime Henrion * In order to fiddle with the 'full-duplex' and '100Mbps' bits in 13570934f18aSMaxime Henrion * the netconfig register, we first have to put the transmit and/or 13580934f18aSMaxime Henrion * receive logic in the idle state. 135996f2e892SBill Paul */ 1360e3d2833aSAlfred Perlstein static void 13610934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media) 136296f2e892SBill Paul { 13630934f18aSMaxime Henrion int i, restart = 0, watchdogreg; 136496f2e892SBill Paul u_int32_t isr; 136596f2e892SBill Paul 136696f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 136796f2e892SBill Paul return; 136896f2e892SBill Paul 136996f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) { 137096f2e892SBill Paul restart = 1; 137196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 137296f2e892SBill Paul 137396f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 137496f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1375d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1376351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1377351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 137896f2e892SBill Paul break; 1379d467c136SBill Paul DELAY(10); 138096f2e892SBill Paul } 138196f2e892SBill Paul 138296f2e892SBill Paul if (i == DC_TIMEOUT) 138396f2e892SBill Paul printf("dc%d: failed to force tx and " 138496f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 138596f2e892SBill Paul } 138696f2e892SBill Paul 138796f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1388042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1389042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 139096f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 1391bf645417SBill Paul if (DC_IS_INTEL(sc)) { 13920934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 13938273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 13948273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 13958273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 13964c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1397bf645417SBill Paul } else { 1398bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1399bf645417SBill Paul } 140096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 140196f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 140296f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 140396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 140496f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 140588d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 140696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 140796f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1408e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1409e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 141096f2e892SBill Paul } else { 141196f2e892SBill Paul if (DC_IS_PNIC(sc)) { 141296f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 141396f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 141496f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 141596f2e892SBill Paul } 1416318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1417318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1418318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14195c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14205c1cfac4SBill Paul dc_apply_fixup(sc, 14215c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14225c1cfac4SBill Paul IFM_100_TX | IFM_FDX : IFM_100_TX); 142396f2e892SBill Paul } 142496f2e892SBill Paul } 142596f2e892SBill Paul 142696f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1427042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1428042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 142996f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14300934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14314c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14328273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14338273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14348273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14358273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14364c2efe27SBill Paul } else { 14374c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14384c2efe27SBill Paul } 143996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 144096f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 144196f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 144296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 144388d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 144496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 144596f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1446e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1447e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 144896f2e892SBill Paul } else { 144996f2e892SBill Paul if (DC_IS_PNIC(sc)) { 145096f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 145196f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 145296f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 145396f2e892SBill Paul } 145496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1455318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 145696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14575c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14585c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14595c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14605c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14615c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14625c1cfac4SBill Paul else 14635c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14645c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14655c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14665c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14675c1cfac4SBill Paul dc_apply_fixup(sc, 14685c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14695c1cfac4SBill Paul IFM_10_T | IFM_FDX : IFM_10_T); 14705c1cfac4SBill Paul DELAY(20000); 14715c1cfac4SBill Paul } 147296f2e892SBill Paul } 147396f2e892SBill Paul } 147496f2e892SBill Paul 1475f43d9309SBill Paul /* 1476f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1477f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1478f43d9309SBill Paul * on the external MII port. 1479f43d9309SBill Paul */ 1480f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 148145521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1482f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1483f43d9309SBill Paul sc->dc_link = 1; 1484f43d9309SBill Paul } else { 1485f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1486f43d9309SBill Paul } 1487f43d9309SBill Paul } 1488f43d9309SBill Paul 148996f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 149096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 149196f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 149296f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 149396f2e892SBill Paul } else { 149496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 149596f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 149696f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 149796f2e892SBill Paul } 149896f2e892SBill Paul 149996f2e892SBill Paul if (restart) 150096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON); 150196f2e892SBill Paul } 150296f2e892SBill Paul 1503e3d2833aSAlfred Perlstein static void 15040934f18aSMaxime Henrion dc_reset(struct dc_softc *sc) 150596f2e892SBill Paul { 15060934f18aSMaxime Henrion int i; 150796f2e892SBill Paul 150896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 150996f2e892SBill Paul 151096f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 151196f2e892SBill Paul DELAY(10); 151296f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 151396f2e892SBill Paul break; 151496f2e892SBill Paul } 151596f2e892SBill Paul 15161af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15171d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 151896f2e892SBill Paul DELAY(10000); 151996f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 152096f2e892SBill Paul i = 0; 152196f2e892SBill Paul } 152296f2e892SBill Paul 152396f2e892SBill Paul if (i == DC_TIMEOUT) 152496f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 152596f2e892SBill Paul 152696f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 152796f2e892SBill Paul DELAY(1000); 152896f2e892SBill Paul 152996f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 153096f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 153196f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 153296f2e892SBill Paul 153391cc2adbSBill Paul /* 153491cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 153591cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 153691cc2adbSBill Paul * into a state where it will never come out of reset 153791cc2adbSBill Paul * until we reset the whole chip again. 153891cc2adbSBill Paul */ 15395c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 154091cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15415c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15425c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15435c1cfac4SBill Paul } 154496f2e892SBill Paul } 154596f2e892SBill Paul 1546e3d2833aSAlfred Perlstein static struct dc_type * 15470934f18aSMaxime Henrion dc_devtype(device_t dev) 154896f2e892SBill Paul { 154996f2e892SBill Paul struct dc_type *t; 155096f2e892SBill Paul u_int32_t rev; 155196f2e892SBill Paul 155296f2e892SBill Paul t = dc_devs; 155396f2e892SBill Paul 155496f2e892SBill Paul while (t->dc_name != NULL) { 155596f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 155696f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 155796f2e892SBill Paul /* Check the PCI revision */ 155896f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 155996f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 156096f2e892SBill Paul rev >= DC_REVISION_98713A) 156196f2e892SBill Paul t++; 156296f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 156396f2e892SBill Paul rev >= DC_REVISION_98713A) 156496f2e892SBill Paul t++; 156596f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 156679d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 156779d11e09SBill Paul t++; 156879d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 156996f2e892SBill Paul rev >= DC_REVISION_98725) 157096f2e892SBill Paul t++; 157196f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 157296f2e892SBill Paul rev >= DC_REVISION_88141) 157396f2e892SBill Paul t++; 157496f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 157596f2e892SBill Paul rev >= DC_REVISION_82C169) 157696f2e892SBill Paul t++; 157788d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 157888d739dcSBill Paul rev >= DC_REVISION_DM9102A) 157988d739dcSBill Paul t++; 1580e7b9ab3aSBill Paul /* 1581e7b9ab3aSBill Paul * The Microsoft MN-130 has a device ID of 0x0002, 1582e7b9ab3aSBill Paul * which happens to be the same as the PNIC 82c168. 1583e7b9ab3aSBill Paul * To keep dc_attach() from getting confused, we 1584e7b9ab3aSBill Paul * pretend its ID is something different. 1585e7b9ab3aSBill Paul * XXX: ideally, dc_attach() should be checking 1586e7b9ab3aSBill Paul * vendorid+deviceid together to avoid such 1587e7b9ab3aSBill Paul * collisions. 1588e7b9ab3aSBill Paul */ 1589e7b9ab3aSBill Paul if (t->dc_vid == DC_VENDORID_MICROSOFT && 1590e7b9ab3aSBill Paul t->dc_did == DC_DEVICEID_MSMN130) 1591e7b9ab3aSBill Paul t++; 159296f2e892SBill Paul return (t); 159396f2e892SBill Paul } 159496f2e892SBill Paul t++; 159596f2e892SBill Paul } 159696f2e892SBill Paul 159796f2e892SBill Paul return (NULL); 159896f2e892SBill Paul } 159996f2e892SBill Paul 160096f2e892SBill Paul /* 160196f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 160296f2e892SBill Paul * IDs against our list and return a device name if we find a match. 160396f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 160496f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 160596f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 160696f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 160796f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 160896f2e892SBill Paul */ 1609e3d2833aSAlfred Perlstein static int 16100934f18aSMaxime Henrion dc_probe(device_t dev) 161196f2e892SBill Paul { 161296f2e892SBill Paul struct dc_type *t; 161396f2e892SBill Paul 161496f2e892SBill Paul t = dc_devtype(dev); 161596f2e892SBill Paul 161696f2e892SBill Paul if (t != NULL) { 161796f2e892SBill Paul device_set_desc(dev, t->dc_name); 1618d701c913SWarner Losh return (BUS_PROBE_DEFAULT); 161996f2e892SBill Paul } 162096f2e892SBill Paul 162196f2e892SBill Paul return (ENXIO); 162296f2e892SBill Paul } 162396f2e892SBill Paul 1624e3d2833aSAlfred Perlstein static void 16250934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media) 16265c1cfac4SBill Paul { 16275c1cfac4SBill Paul struct dc_mediainfo *m; 16285c1cfac4SBill Paul u_int8_t *p; 16295c1cfac4SBill Paul int i; 16305d801891SBill Paul u_int32_t reg; 16315c1cfac4SBill Paul 16325c1cfac4SBill Paul m = sc->dc_mi; 16335c1cfac4SBill Paul 16345c1cfac4SBill Paul while (m != NULL) { 16355c1cfac4SBill Paul if (m->dc_media == media) 16365c1cfac4SBill Paul break; 16375c1cfac4SBill Paul m = m->dc_next; 16385c1cfac4SBill Paul } 16395c1cfac4SBill Paul 16405c1cfac4SBill Paul if (m == NULL) 16415c1cfac4SBill Paul return; 16425c1cfac4SBill Paul 16435c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16445c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16455c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16465c1cfac4SBill Paul } 16475c1cfac4SBill Paul 16485c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16495c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16505c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16515c1cfac4SBill Paul } 16525c1cfac4SBill Paul } 16535c1cfac4SBill Paul 1654e3d2833aSAlfred Perlstein static void 16550934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l) 16565c1cfac4SBill Paul { 16575c1cfac4SBill Paul struct dc_mediainfo *m; 16585c1cfac4SBill Paul 16590934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 166087f4fa15SMartin Blapp switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) { 166187f4fa15SMartin Blapp case DC_SIA_CODE_10BT: 16625c1cfac4SBill Paul m->dc_media = IFM_10_T; 166387f4fa15SMartin Blapp break; 166487f4fa15SMartin Blapp case DC_SIA_CODE_10BT_FDX: 16655c1cfac4SBill Paul m->dc_media = IFM_10_T | IFM_FDX; 166687f4fa15SMartin Blapp break; 166787f4fa15SMartin Blapp case DC_SIA_CODE_10B2: 16685c1cfac4SBill Paul m->dc_media = IFM_10_2; 166987f4fa15SMartin Blapp break; 167087f4fa15SMartin Blapp case DC_SIA_CODE_10B5: 16715c1cfac4SBill Paul m->dc_media = IFM_10_5; 167287f4fa15SMartin Blapp break; 167387f4fa15SMartin Blapp default: 167487f4fa15SMartin Blapp break; 167587f4fa15SMartin Blapp } 16765c1cfac4SBill Paul 167787f4fa15SMartin Blapp /* 167887f4fa15SMartin Blapp * We need to ignore CSR13, CSR14, CSR15 for SIA mode. 167987f4fa15SMartin Blapp * Things apparently already work for cards that do 168087f4fa15SMartin Blapp * supply Media Specific Data. 168187f4fa15SMartin Blapp */ 168287f4fa15SMartin Blapp if (l->dc_sia_code & DC_SIA_CODE_EXT) { 16835c1cfac4SBill Paul m->dc_gp_len = 2; 168487f4fa15SMartin Blapp m->dc_gp_ptr = 168587f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl; 168687f4fa15SMartin Blapp } else { 168787f4fa15SMartin Blapp m->dc_gp_len = 2; 168887f4fa15SMartin Blapp m->dc_gp_ptr = 168987f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl; 169087f4fa15SMartin Blapp } 16915c1cfac4SBill Paul 16925c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16935c1cfac4SBill Paul sc->dc_mi = m; 16945c1cfac4SBill Paul 16955c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 16965c1cfac4SBill Paul } 16975c1cfac4SBill Paul 1698e3d2833aSAlfred Perlstein static void 16990934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l) 17005c1cfac4SBill Paul { 17015c1cfac4SBill Paul struct dc_mediainfo *m; 17025c1cfac4SBill Paul 17030934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17045c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 17055c1cfac4SBill Paul m->dc_media = IFM_100_TX; 17065c1cfac4SBill Paul 17075c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 17085c1cfac4SBill Paul m->dc_media = IFM_100_TX | IFM_FDX; 17095c1cfac4SBill Paul 17105c1cfac4SBill Paul m->dc_gp_len = 2; 17115c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 17125c1cfac4SBill Paul 17135c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17145c1cfac4SBill Paul sc->dc_mi = m; 17155c1cfac4SBill Paul 17165c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 17175c1cfac4SBill Paul } 17185c1cfac4SBill Paul 1719e3d2833aSAlfred Perlstein static void 17200934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l) 17215c1cfac4SBill Paul { 17225c1cfac4SBill Paul struct dc_mediainfo *m; 17230934f18aSMaxime Henrion u_int8_t *p; 17245c1cfac4SBill Paul 17250934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17265c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17275c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17285c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17295c1cfac4SBill Paul 17305c1cfac4SBill Paul p = (u_int8_t *)l; 17315c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17325c1cfac4SBill Paul m->dc_gp_ptr = p; 17335c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17345c1cfac4SBill Paul m->dc_reset_len = *p; 17355c1cfac4SBill Paul p++; 17365c1cfac4SBill Paul m->dc_reset_ptr = p; 17375c1cfac4SBill Paul 17385c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17395c1cfac4SBill Paul sc->dc_mi = m; 17405c1cfac4SBill Paul } 17415c1cfac4SBill Paul 17422c876e15SPoul-Henning Kamp static void 17430934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits) 17443097aa70SWarner Losh { 17453097aa70SWarner Losh int size; 17463097aa70SWarner Losh 17473097aa70SWarner Losh size = 2 << bits; 17483097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 17493097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 17503097aa70SWarner Losh } 17513097aa70SWarner Losh 1752e3d2833aSAlfred Perlstein static void 17530934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc) 17545c1cfac4SBill Paul { 17555c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17565c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 17570934f18aSMaxime Henrion int have_mii, i, loff; 17585c1cfac4SBill Paul char *ptr; 17595c1cfac4SBill Paul 1760f956e0b3SMartin Blapp have_mii = 0; 17615c1cfac4SBill Paul loff = sc->dc_srom[27]; 17625c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 17635c1cfac4SBill Paul 17645c1cfac4SBill Paul ptr = (char *)lhdr; 17655c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 1766f956e0b3SMartin Blapp /* 1767f956e0b3SMartin Blapp * Look if we got a MII media block. 1768f956e0b3SMartin Blapp */ 1769f956e0b3SMartin Blapp for (i = 0; i < lhdr->dc_mcnt; i++) { 1770f956e0b3SMartin Blapp hdr = (struct dc_eblock_hdr *)ptr; 1771f956e0b3SMartin Blapp if (hdr->dc_type == DC_EBLOCK_MII) 1772f956e0b3SMartin Blapp have_mii++; 1773f956e0b3SMartin Blapp 1774f956e0b3SMartin Blapp ptr += (hdr->dc_len & 0x7F); 1775f956e0b3SMartin Blapp ptr++; 1776f956e0b3SMartin Blapp } 1777f956e0b3SMartin Blapp 1778f956e0b3SMartin Blapp /* 1779f956e0b3SMartin Blapp * Do the same thing again. Only use SIA and SYM media 1780f956e0b3SMartin Blapp * blocks if no MII media block is available. 1781f956e0b3SMartin Blapp */ 1782f956e0b3SMartin Blapp ptr = (char *)lhdr; 1783f956e0b3SMartin Blapp ptr += sizeof(struct dc_leaf_hdr) - 1; 17845c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 17855c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 17865c1cfac4SBill Paul switch (hdr->dc_type) { 17875c1cfac4SBill Paul case DC_EBLOCK_MII: 17885c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 17895c1cfac4SBill Paul break; 17905c1cfac4SBill Paul case DC_EBLOCK_SIA: 1791f956e0b3SMartin Blapp if (! have_mii) 1792f956e0b3SMartin Blapp dc_decode_leaf_sia(sc, 1793f956e0b3SMartin Blapp (struct dc_eblock_sia *)hdr); 17945c1cfac4SBill Paul break; 17955c1cfac4SBill Paul case DC_EBLOCK_SYM: 1796f956e0b3SMartin Blapp if (! have_mii) 1797f956e0b3SMartin Blapp dc_decode_leaf_sym(sc, 1798f956e0b3SMartin Blapp (struct dc_eblock_sym *)hdr); 17995c1cfac4SBill Paul break; 18005c1cfac4SBill Paul default: 18015c1cfac4SBill Paul /* Don't care. Yet. */ 18025c1cfac4SBill Paul break; 18035c1cfac4SBill Paul } 18045c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 18055c1cfac4SBill Paul ptr++; 18065c1cfac4SBill Paul } 18075c1cfac4SBill Paul } 18085c1cfac4SBill Paul 180956e5e7aeSMaxime Henrion static void 181056e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 181156e5e7aeSMaxime Henrion { 181256e5e7aeSMaxime Henrion u_int32_t *paddr; 181356e5e7aeSMaxime Henrion 181456e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 181556e5e7aeSMaxime Henrion paddr = arg; 181656e5e7aeSMaxime Henrion *paddr = segs->ds_addr; 181756e5e7aeSMaxime Henrion } 181856e5e7aeSMaxime Henrion 181996f2e892SBill Paul /* 182096f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 182196f2e892SBill Paul * setup and ethernet/BPF attach. 182296f2e892SBill Paul */ 1823e3d2833aSAlfred Perlstein static int 18240934f18aSMaxime Henrion dc_attach(device_t dev) 182596f2e892SBill Paul { 1826d1ce9105SBill Paul int tmp = 0; 182796f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 182896f2e892SBill Paul u_int32_t command; 182996f2e892SBill Paul struct dc_softc *sc; 183096f2e892SBill Paul struct ifnet *ifp; 183196f2e892SBill Paul u_int32_t revision; 183296f2e892SBill Paul int unit, error = 0, rid, mac_offset; 183356e5e7aeSMaxime Henrion int i; 1834e7b01d07SWarner Losh u_int8_t *mac; 183596f2e892SBill Paul 183696f2e892SBill Paul sc = device_get_softc(dev); 183796f2e892SBill Paul unit = device_get_unit(dev); 183896f2e892SBill Paul 18396008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 18406008862bSJohn Baldwin MTX_DEF | MTX_RECURSE); 1841c3e7434fSWarner Losh 184296f2e892SBill Paul /* 184396f2e892SBill Paul * Map control/status registers. 184496f2e892SBill Paul */ 184507f65363SBill Paul pci_enable_busmaster(dev); 184696f2e892SBill Paul 184796f2e892SBill Paul rid = DC_RID; 18485f96beb9SNate Lawson sc->dc_res = bus_alloc_resource_any(dev, DC_RES, &rid, RF_ACTIVE); 184996f2e892SBill Paul 185096f2e892SBill Paul if (sc->dc_res == NULL) { 185196f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 185296f2e892SBill Paul error = ENXIO; 1853608654d4SNate Lawson goto fail; 185496f2e892SBill Paul } 185596f2e892SBill Paul 185696f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 185796f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 185896f2e892SBill Paul 18590934f18aSMaxime Henrion /* Allocate interrupt. */ 186054f1f1d1SNate Lawson rid = 0; 18615f96beb9SNate Lawson sc->dc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 186254f1f1d1SNate Lawson RF_SHAREABLE | RF_ACTIVE); 186354f1f1d1SNate Lawson 186454f1f1d1SNate Lawson if (sc->dc_irq == NULL) { 186554f1f1d1SNate Lawson printf("dc%d: couldn't map interrupt\n", unit); 186654f1f1d1SNate Lawson error = ENXIO; 186754f1f1d1SNate Lawson goto fail; 186854f1f1d1SNate Lawson } 186954f1f1d1SNate Lawson 187096f2e892SBill Paul /* Need this info to decide on a chip type. */ 187196f2e892SBill Paul sc->dc_info = dc_devtype(dev); 187296f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 187396f2e892SBill Paul 18746d0dd931SWarner Losh /* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */ 1875eecb3844SMartin Blapp if (sc->dc_info->dc_did != DC_DEVICEID_82C168 && 1876eecb3844SMartin Blapp sc->dc_info->dc_did != DC_DEVICEID_X3201) 1877eecb3844SMartin Blapp dc_eeprom_width(sc); 1878eecb3844SMartin Blapp 187996f2e892SBill Paul switch (sc->dc_info->dc_did) { 188096f2e892SBill Paul case DC_DEVICEID_21143: 188196f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 188296f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1883042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 18845c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 18853097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 188696f2e892SBill Paul break; 188738deb45fSTom Rhodes case DC_DEVICEID_DM9009: 188896f2e892SBill Paul case DC_DEVICEID_DM9100: 188996f2e892SBill Paul case DC_DEVICEID_DM9102: 189096f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1891318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS; 1892318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD; 18937dfdc26cSMartin Blapp sc->dc_flags |= DC_TX_ALIGN; 18944a80e74bSMartin Blapp sc->dc_pmode = DC_PMODE_MII; 18950a46b1dcSBill Paul /* Increase the latency timer value. */ 18960a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 18970a46b1dcSBill Paul command &= 0xFFFF00FF; 18980a46b1dcSBill Paul command |= 0x00008000; 18990a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 190096f2e892SBill Paul break; 190196f2e892SBill Paul case DC_DEVICEID_AL981: 190296f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 190396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 190496f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 190596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 19063097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 190796f2e892SBill Paul break; 190896f2e892SBill Paul case DC_DEVICEID_AN985: 1909e351d778SMartin Blapp case DC_DEVICEID_ADM9511: 1910e351d778SMartin Blapp case DC_DEVICEID_ADM9513: 19114c16d09eSWarner Losh case DC_DEVICEID_FA511: 191241fced74SPeter Wemm case DC_DEVICEID_FE2500: 1913fa167b8eSBill Paul case DC_DEVICEID_EN2242: 1914948c244dSWarner Losh case DC_DEVICEID_HAWKING_PN672TX: 19157eac366bSMartin Blapp case DC_DEVICEID_3CSOHOB: 1916e7b9ab3aSBill Paul case DC_DEVICEID_MSMN120: 1917e7b9ab3aSBill Paul case DC_DEVICEID_MSMN130_FAKE: /* XXX avoid collision with PNIC*/ 191896f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 1919acc1bcccSMartin Blapp sc->dc_flags |= DC_64BIT_HASH; 192096f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 192196f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 192296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1923129eaf79SMartin Blapp /* Don't read SROM for - auto-loaded on reset */ 192496f2e892SBill Paul break; 192596f2e892SBill Paul case DC_DEVICEID_98713: 192696f2e892SBill Paul case DC_DEVICEID_98713_CP: 192796f2e892SBill Paul if (revision < DC_REVISION_98713A) { 192896f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 192996f2e892SBill Paul } 1930318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 193196f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1932318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1933318b02fdSBill Paul } 1934318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 193596f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 193696f2e892SBill Paul break; 193796f2e892SBill Paul case DC_DEVICEID_987x5: 19389ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 193979d11e09SBill Paul /* 194079d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 194179d11e09SBill Paul * 128-bit hash table. We need to deal with these 194279d11e09SBill Paul * in the same manner as the PNIC II so that we 194379d11e09SBill Paul * get the right number of bits out of the 194479d11e09SBill Paul * CRC routine. 194579d11e09SBill Paul */ 194679d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 194779d11e09SBill Paul revision < DC_REVISION_98725) 194879d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 194996f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 195096f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1951318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 195296f2e892SBill Paul break; 1953ead7cde9SBill Paul case DC_DEVICEID_98727: 1954ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1955ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1956ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 1957ead7cde9SBill Paul break; 195896f2e892SBill Paul case DC_DEVICEID_82C115: 195996f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 196079d11e09SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH; 1961318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 196296f2e892SBill Paul break; 196396f2e892SBill Paul case DC_DEVICEID_82C168: 196496f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 196591cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS; 196696f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 196796f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 196896f2e892SBill Paul if (revision < DC_REVISION_82C169) 196996f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 197096f2e892SBill Paul break; 197196f2e892SBill Paul case DC_DEVICEID_AX88140A: 197296f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 197396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG; 197496f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 197596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 197696f2e892SBill Paul break; 1977feb78939SJonathan Chen case DC_DEVICEID_X3201: 1978feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 19792dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 19802dfc960aSLuigi Rizzo DC_TX_ALIGN; 1981feb78939SJonathan Chen /* 1982feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 1983feb78939SJonathan Chen * it to obtain a double word aligned buffer. 19842dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 1985feb78939SJonathan Chen */ 19863097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 1987feb78939SJonathan Chen break; 19881af8bec7SBill Paul case DC_DEVICEID_RS7112: 19891af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 19901af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 19911af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19921af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 19933097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 19941af8bec7SBill Paul break; 199596f2e892SBill Paul default: 199696f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 199796f2e892SBill Paul sc->dc_info->dc_did); 199896f2e892SBill Paul break; 199996f2e892SBill Paul } 200096f2e892SBill Paul 200196f2e892SBill Paul /* Save the cache line size. */ 200288d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 200388d739dcSBill Paul sc->dc_cachesize = 0; 200488d739dcSBill Paul else 200588d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 200688d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 200796f2e892SBill Paul 200896f2e892SBill Paul /* Reset the adapter. */ 200996f2e892SBill Paul dc_reset(sc); 201096f2e892SBill Paul 201196f2e892SBill Paul /* Take 21143 out of snooze mode */ 2012feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 201396f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 201496f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 201596f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 201696f2e892SBill Paul } 201796f2e892SBill Paul 201896f2e892SBill Paul /* 201996f2e892SBill Paul * Try to learn something about the supported media. 202096f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 202196f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 202296f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 202396f2e892SBill Paul * Intel 21143. 202496f2e892SBill Paul */ 20255c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 20265c1cfac4SBill Paul dc_parse_21143_srom(sc); 20275c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 202896f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 202996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 203096f2e892SBill Paul else 203196f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 203296f2e892SBill Paul } else if (!sc->dc_pmode) 203396f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 203496f2e892SBill Paul 203596f2e892SBill Paul /* 203696f2e892SBill Paul * Get station address from the EEPROM. 203796f2e892SBill Paul */ 203896f2e892SBill Paul switch(sc->dc_type) { 203996f2e892SBill Paul case DC_TYPE_98713: 204096f2e892SBill Paul case DC_TYPE_98713A: 204196f2e892SBill Paul case DC_TYPE_987x5: 204296f2e892SBill Paul case DC_TYPE_PNICII: 204396f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 204496f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 204596f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 204696f2e892SBill Paul break; 204796f2e892SBill Paul case DC_TYPE_PNIC: 204896f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 204996f2e892SBill Paul break; 205096f2e892SBill Paul case DC_TYPE_DM9102: 2051ec6a7299SMaxime Henrion dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 2052ec6a7299SMaxime Henrion #ifdef __sparc64__ 2053ec6a7299SMaxime Henrion /* 2054ec6a7299SMaxime Henrion * If this is an onboard dc(4) the station address read from 2055ec6a7299SMaxime Henrion * the EEPROM is all zero and we have to get it from the fcode. 2056ec6a7299SMaxime Henrion */ 2057ec6a7299SMaxime Henrion for (i = 0; i < ETHER_ADDR_LEN; i++) 2058ec6a7299SMaxime Henrion if (eaddr[i] != 0x00) 2059ec6a7299SMaxime Henrion break; 2060b7b6c9e6SMarius Strobl if (i >= ETHER_ADDR_LEN) 2061ec6a7299SMaxime Henrion OF_getetheraddr(dev, eaddr); 2062ec6a7299SMaxime Henrion #endif 2063ec6a7299SMaxime Henrion break; 206496f2e892SBill Paul case DC_TYPE_21143: 206596f2e892SBill Paul case DC_TYPE_ASIX: 206696f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 206796f2e892SBill Paul break; 206896f2e892SBill Paul case DC_TYPE_AL981: 206996f2e892SBill Paul case DC_TYPE_AN985: 2070129eaf79SMartin Blapp *(u_int32_t *)(&eaddr[0]) = CSR_READ_4(sc, DC_AL_PAR0); 2071129eaf79SMartin Blapp *(u_int16_t *)(&eaddr[4]) = CSR_READ_4(sc, DC_AL_PAR1); 207296f2e892SBill Paul break; 20731af8bec7SBill Paul case DC_TYPE_CONEXANT: 20740934f18aSMaxime Henrion bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 20750934f18aSMaxime Henrion ETHER_ADDR_LEN); 20761af8bec7SBill Paul break; 2077feb78939SJonathan Chen case DC_TYPE_XIRCOM: 20780934f18aSMaxime Henrion /* The MAC comes from the CIS. */ 2079e7b01d07SWarner Losh mac = pci_get_ether(dev); 2080e7b01d07SWarner Losh if (!mac) { 2081e7b01d07SWarner Losh device_printf(dev, "No station address in CIS!\n"); 2082608654d4SNate Lawson error = ENXIO; 2083e7b01d07SWarner Losh goto fail; 2084e7b01d07SWarner Losh } 2085e7b01d07SWarner Losh bcopy(mac, eaddr, ETHER_ADDR_LEN); 2086feb78939SJonathan Chen break; 208796f2e892SBill Paul default: 208896f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 208996f2e892SBill Paul break; 209096f2e892SBill Paul } 209196f2e892SBill Paul 209296f2e892SBill Paul sc->dc_unit = unit; 209396f2e892SBill Paul 209456e5e7aeSMaxime Henrion /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 209556e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 209656e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct dc_list_data), 1, 209756e5e7aeSMaxime Henrion sizeof(struct dc_list_data), 0, NULL, NULL, &sc->dc_ltag); 209856e5e7aeSMaxime Henrion if (error) { 209956e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 210056e5e7aeSMaxime Henrion error = ENXIO; 210156e5e7aeSMaxime Henrion goto fail; 210256e5e7aeSMaxime Henrion } 210356e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata, 2104aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap); 210556e5e7aeSMaxime Henrion if (error) { 210656e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 210756e5e7aeSMaxime Henrion error = ENXIO; 210856e5e7aeSMaxime Henrion goto fail; 210956e5e7aeSMaxime Henrion } 211056e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata, 211156e5e7aeSMaxime Henrion sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr, 211256e5e7aeSMaxime Henrion BUS_DMA_NOWAIT); 211356e5e7aeSMaxime Henrion if (error) { 211456e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 211556e5e7aeSMaxime Henrion error = ENXIO; 211656e5e7aeSMaxime Henrion goto fail; 211756e5e7aeSMaxime Henrion } 211896f2e892SBill Paul 211956e5e7aeSMaxime Henrion /* 212056e5e7aeSMaxime Henrion * Allocate a busdma tag and DMA safe memory for the multicast 212156e5e7aeSMaxime Henrion * setup frame. 212256e5e7aeSMaxime Henrion */ 212356e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 212456e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, 212556e5e7aeSMaxime Henrion DC_SFRAME_LEN + DC_MIN_FRAMELEN, 0, NULL, NULL, &sc->dc_stag); 212656e5e7aeSMaxime Henrion if (error) { 212756e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 212856e5e7aeSMaxime Henrion error = ENXIO; 212956e5e7aeSMaxime Henrion goto fail; 213056e5e7aeSMaxime Henrion } 213156e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf, 213256e5e7aeSMaxime Henrion BUS_DMA_NOWAIT, &sc->dc_smap); 213356e5e7aeSMaxime Henrion if (error) { 213456e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 213556e5e7aeSMaxime Henrion error = ENXIO; 213656e5e7aeSMaxime Henrion goto fail; 213756e5e7aeSMaxime Henrion } 213856e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf, 213956e5e7aeSMaxime Henrion DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT); 214056e5e7aeSMaxime Henrion if (error) { 214156e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 214296f2e892SBill Paul error = ENXIO; 214396f2e892SBill Paul goto fail; 214496f2e892SBill Paul } 214596f2e892SBill Paul 214656e5e7aeSMaxime Henrion /* Allocate a busdma tag for mbufs. */ 2147c1b677aaSScott Long error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT, 2148ab0d8702SScott Long BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, DC_TX_LIST_CNT, MCLBYTES, 2149c1b677aaSScott Long 0, NULL, NULL, &sc->dc_mtag); 215056e5e7aeSMaxime Henrion if (error) { 215156e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 215256e5e7aeSMaxime Henrion error = ENXIO; 215356e5e7aeSMaxime Henrion goto fail; 215456e5e7aeSMaxime Henrion } 215556e5e7aeSMaxime Henrion 215656e5e7aeSMaxime Henrion /* Create the TX/RX busdma maps. */ 215756e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) { 215856e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 215956e5e7aeSMaxime Henrion &sc->dc_cdata.dc_tx_map[i]); 216056e5e7aeSMaxime Henrion if (error) { 216156e5e7aeSMaxime Henrion printf("dc%d: failed to init TX ring\n", unit); 216256e5e7aeSMaxime Henrion error = ENXIO; 216356e5e7aeSMaxime Henrion goto fail; 216456e5e7aeSMaxime Henrion } 216556e5e7aeSMaxime Henrion } 216656e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) { 216756e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 216856e5e7aeSMaxime Henrion &sc->dc_cdata.dc_rx_map[i]); 216956e5e7aeSMaxime Henrion if (error) { 217056e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 217156e5e7aeSMaxime Henrion error = ENXIO; 217256e5e7aeSMaxime Henrion goto fail; 217356e5e7aeSMaxime Henrion } 217456e5e7aeSMaxime Henrion } 217556e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap); 217656e5e7aeSMaxime Henrion if (error) { 217756e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 217856e5e7aeSMaxime Henrion error = ENXIO; 217956e5e7aeSMaxime Henrion goto fail; 218056e5e7aeSMaxime Henrion } 218196f2e892SBill Paul 2182fc74a9f9SBrooks Davis ifp = sc->dc_ifp = if_alloc(IFT_ETHER); 2183fc74a9f9SBrooks Davis if (ifp == NULL) { 2184fc74a9f9SBrooks Davis printf("dc%d: can not if_alloc()\n", unit); 2185fc74a9f9SBrooks Davis error = ENOSPC; 2186fc74a9f9SBrooks Davis goto fail; 2187fc74a9f9SBrooks Davis } 218896f2e892SBill Paul ifp->if_softc = sc; 21899bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 2190feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 219196f2e892SBill Paul ifp->if_mtu = ETHERMTU; 21923d57a2e5SBrian Feldman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 21933d57a2e5SBrian Feldman if (!IS_MPSAFE) 21943d57a2e5SBrian Feldman ifp->if_flags |= IFF_NEEDSGIANT; 219596f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 219696f2e892SBill Paul ifp->if_start = dc_start; 219796f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 219896f2e892SBill Paul ifp->if_init = dc_init; 219996f2e892SBill Paul ifp->if_baudrate = 10000000; 2200cbaf877fSBrian Feldman IFQ_SET_MAXLEN(&ifp->if_snd, DC_TX_LIST_CNT - 1); 2201cbaf877fSBrian Feldman ifp->if_snd.ifq_drv_maxlen = DC_TX_LIST_CNT - 1; 2202cbaf877fSBrian Feldman IFQ_SET_READY(&ifp->if_snd); 220396f2e892SBill Paul 220496f2e892SBill Paul /* 22055c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 22065c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 22075c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 22085c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 22095c1cfac4SBill Paul * driver instead. 221096f2e892SBill Paul */ 22115c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 22125c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 22135c1cfac4SBill Paul tmp = sc->dc_pmode; 22145c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 22155c1cfac4SBill Paul } 22165c1cfac4SBill Paul 22176d431b17SWarner Losh /* 22186d431b17SWarner Losh * Setup General Purpose port mode and data so the tulip can talk 22196d431b17SWarner Losh * to the MII. This needs to be done before mii_phy_probe so that 22206d431b17SWarner Losh * we can actually see them. 22216d431b17SWarner Losh */ 22226d431b17SWarner Losh if (DC_IS_XIRCOM(sc)) { 22236d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 22246d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22256d431b17SWarner Losh DELAY(10); 22266d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 22276d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22286d431b17SWarner Losh DELAY(10); 22296d431b17SWarner Losh } 22306d431b17SWarner Losh 223196f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 223296f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 223396f2e892SBill Paul 223496f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22355c1cfac4SBill Paul sc->dc_pmode = tmp; 22365c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 223796f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2238042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 223996f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 224096f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 224178999dd1SBill Paul /* 224278999dd1SBill Paul * For non-MII cards, we need to have the 21143 224378999dd1SBill Paul * drive the LEDs. Except there are some systems 224478999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 224578999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 224678999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 224778999dd1SBill Paul */ 224878999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 224978999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 225096f2e892SBill Paul error = 0; 225196f2e892SBill Paul } 225296f2e892SBill Paul 225396f2e892SBill Paul if (error) { 225496f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 225596f2e892SBill Paul goto fail; 225696f2e892SBill Paul } 225796f2e892SBill Paul 2258028a8491SMartin Blapp if (DC_IS_ADMTEK(sc)) { 2259028a8491SMartin Blapp /* 2260028a8491SMartin Blapp * Set automatic TX underrun recovery for the ADMtek chips 2261028a8491SMartin Blapp */ 2262028a8491SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 2263028a8491SMartin Blapp } 2264028a8491SMartin Blapp 226596f2e892SBill Paul /* 2266db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2267db40c1aeSDoug Ambrisko */ 2268db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 22699ef8b520SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 2270e695984eSRuslan Ermilov #ifdef DEVICE_POLLING 2271e695984eSRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 2272e695984eSRuslan Ermilov #endif 2273e695984eSRuslan Ermilov ifp->if_capenable = ifp->if_capabilities; 2274db40c1aeSDoug Ambrisko 2275c06eb4e2SSam Leffler callout_init(&sc->dc_stat_ch, IS_MPSAFE ? CALLOUT_MPSAFE : 0); 227696f2e892SBill Paul 22775c1cfac4SBill Paul #ifdef SRM_MEDIA 2278510a809eSMike Smith sc->dc_srm_media = 0; 2279510a809eSMike Smith 2280510a809eSMike Smith /* Remember the SRM console media setting */ 2281510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2282510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2283510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 2284510a809eSMike Smith switch ((command >> 8) & 0xff) { 2285510a809eSMike Smith case 3: 2286510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2287510a809eSMike Smith break; 2288510a809eSMike Smith case 4: 2289510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2290510a809eSMike Smith break; 2291510a809eSMike Smith case 5: 2292510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2293510a809eSMike Smith break; 2294510a809eSMike Smith case 6: 2295510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2296510a809eSMike Smith break; 2297510a809eSMike Smith } 2298510a809eSMike Smith if (sc->dc_srm_media) 2299510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2300510a809eSMike Smith } 2301510a809eSMike Smith #endif 2302510a809eSMike Smith 2303608654d4SNate Lawson /* 2304608654d4SNate Lawson * Call MI attach routine. 2305608654d4SNate Lawson */ 2306608654d4SNate Lawson ether_ifattach(ifp, eaddr); 2307608654d4SNate Lawson 230854f1f1d1SNate Lawson /* Hook interrupt last to avoid having to lock softc */ 2309608654d4SNate Lawson error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | 2310608654d4SNate Lawson (IS_MPSAFE ? INTR_MPSAFE : 0), 2311608654d4SNate Lawson dc_intr, sc, &sc->dc_intrhand); 2312608654d4SNate Lawson 2313608654d4SNate Lawson if (error) { 2314608654d4SNate Lawson printf("dc%d: couldn't set up irq\n", unit); 2315693f4477SNate Lawson ether_ifdetach(ifp); 2316fc74a9f9SBrooks Davis if_free(ifp); 231754f1f1d1SNate Lawson goto fail; 2318608654d4SNate Lawson } 2319510a809eSMike Smith 232096f2e892SBill Paul fail: 232154f1f1d1SNate Lawson if (error) 232254f1f1d1SNate Lawson dc_detach(dev); 232396f2e892SBill Paul return (error); 232496f2e892SBill Paul } 232596f2e892SBill Paul 2326693f4477SNate Lawson /* 2327693f4477SNate Lawson * Shutdown hardware and free up resources. This can be called any 2328693f4477SNate Lawson * time after the mutex has been initialized. It is called in both 2329693f4477SNate Lawson * the error case in attach and the normal detach case so it needs 2330693f4477SNate Lawson * to be careful about only freeing resources that have actually been 2331693f4477SNate Lawson * allocated. 2332693f4477SNate Lawson */ 2333e3d2833aSAlfred Perlstein static int 23340934f18aSMaxime Henrion dc_detach(device_t dev) 233596f2e892SBill Paul { 233696f2e892SBill Paul struct dc_softc *sc; 233796f2e892SBill Paul struct ifnet *ifp; 23385c1cfac4SBill Paul struct dc_mediainfo *m; 233956e5e7aeSMaxime Henrion int i; 234096f2e892SBill Paul 234196f2e892SBill Paul sc = device_get_softc(dev); 234259f47d29SJohn Baldwin KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized")); 2343d1ce9105SBill Paul DC_LOCK(sc); 2344d1ce9105SBill Paul 2345fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 234696f2e892SBill Paul 2347693f4477SNate Lawson /* These should only be active if attach succeeded */ 2348214073e5SWarner Losh if (device_is_attached(dev)) { 234996f2e892SBill Paul dc_stop(sc); 23509ef8b520SSam Leffler ether_ifdetach(ifp); 2351fc74a9f9SBrooks Davis if_free(ifp); 2352693f4477SNate Lawson } 2353693f4477SNate Lawson if (sc->dc_miibus) 235496f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 235554f1f1d1SNate Lawson bus_generic_detach(dev); 235696f2e892SBill Paul 235754f1f1d1SNate Lawson if (sc->dc_intrhand) 235896f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 235954f1f1d1SNate Lawson if (sc->dc_irq) 236096f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 236154f1f1d1SNate Lawson if (sc->dc_res) 236296f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 236396f2e892SBill Paul 236456e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_sbuf != NULL) 236556e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap); 236656e5e7aeSMaxime Henrion if (sc->dc_ldata != NULL) 236756e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap); 236856e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) 236956e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_tx_map[i]); 237056e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) 237156e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 237256e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap); 237356e5e7aeSMaxime Henrion if (sc->dc_stag) 237456e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_stag); 237556e5e7aeSMaxime Henrion if (sc->dc_mtag) 237656e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_mtag); 237756e5e7aeSMaxime Henrion if (sc->dc_ltag) 237856e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_ltag); 237956e5e7aeSMaxime Henrion 238096f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 238196f2e892SBill Paul 23825c1cfac4SBill Paul while (sc->dc_mi != NULL) { 23835c1cfac4SBill Paul m = sc->dc_mi->dc_next; 23845c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 23855c1cfac4SBill Paul sc->dc_mi = m; 23865c1cfac4SBill Paul } 23877efff076SWarner Losh free(sc->dc_srom, M_DEVBUF); 23885c1cfac4SBill Paul 2389d1ce9105SBill Paul DC_UNLOCK(sc); 2390d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 239196f2e892SBill Paul 239296f2e892SBill Paul return (0); 239396f2e892SBill Paul } 239496f2e892SBill Paul 239596f2e892SBill Paul /* 239696f2e892SBill Paul * Initialize the transmit descriptors. 239796f2e892SBill Paul */ 2398e3d2833aSAlfred Perlstein static int 23990934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc) 240096f2e892SBill Paul { 240196f2e892SBill Paul struct dc_chain_data *cd; 240296f2e892SBill Paul struct dc_list_data *ld; 240301faf54bSLuigi Rizzo int i, nexti; 240496f2e892SBill Paul 240596f2e892SBill Paul cd = &sc->dc_cdata; 240696f2e892SBill Paul ld = sc->dc_ldata; 240796f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 2408b3811c95SMaxime Henrion if (i == DC_TX_LIST_CNT - 1) 2409b3811c95SMaxime Henrion nexti = 0; 2410b3811c95SMaxime Henrion else 2411b3811c95SMaxime Henrion nexti = i + 1; 2412af4358c7SMaxime Henrion ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti)); 241396f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 241496f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 241596f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 241696f2e892SBill Paul } 241796f2e892SBill Paul 241896f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 241956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 242056e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 242196f2e892SBill Paul return (0); 242296f2e892SBill Paul } 242396f2e892SBill Paul 242496f2e892SBill Paul 242596f2e892SBill Paul /* 242696f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 242796f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 242896f2e892SBill Paul * points back to the first. 242996f2e892SBill Paul */ 2430e3d2833aSAlfred Perlstein static int 24310934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc) 243296f2e892SBill Paul { 243396f2e892SBill Paul struct dc_chain_data *cd; 243496f2e892SBill Paul struct dc_list_data *ld; 243501faf54bSLuigi Rizzo int i, nexti; 243696f2e892SBill Paul 243796f2e892SBill Paul cd = &sc->dc_cdata; 243896f2e892SBill Paul ld = sc->dc_ldata; 243996f2e892SBill Paul 244096f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 244156e5e7aeSMaxime Henrion if (dc_newbuf(sc, i, 1) != 0) 244296f2e892SBill Paul return (ENOBUFS); 2443b3811c95SMaxime Henrion if (i == DC_RX_LIST_CNT - 1) 2444b3811c95SMaxime Henrion nexti = 0; 2445b3811c95SMaxime Henrion else 2446b3811c95SMaxime Henrion nexti = i + 1; 2447af4358c7SMaxime Henrion ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti)); 244896f2e892SBill Paul } 244996f2e892SBill Paul 245096f2e892SBill Paul cd->dc_rx_prod = 0; 245156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 245256e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 245396f2e892SBill Paul return (0); 245496f2e892SBill Paul } 245596f2e892SBill Paul 245656e5e7aeSMaxime Henrion static void 245756e5e7aeSMaxime Henrion dc_dma_map_rxbuf(arg, segs, nseg, mapsize, error) 245856e5e7aeSMaxime Henrion void *arg; 245956e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 246056e5e7aeSMaxime Henrion int nseg; 246156e5e7aeSMaxime Henrion bus_size_t mapsize; 246256e5e7aeSMaxime Henrion int error; 246356e5e7aeSMaxime Henrion { 246456e5e7aeSMaxime Henrion struct dc_softc *sc; 246556e5e7aeSMaxime Henrion struct dc_desc *c; 246656e5e7aeSMaxime Henrion 246756e5e7aeSMaxime Henrion sc = arg; 246856e5e7aeSMaxime Henrion c = &sc->dc_ldata->dc_rx_list[sc->dc_cdata.dc_rx_cur]; 246956e5e7aeSMaxime Henrion if (error) { 247056e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = error; 247156e5e7aeSMaxime Henrion return; 247256e5e7aeSMaxime Henrion } 247356e5e7aeSMaxime Henrion 247456e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 247556e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = 0; 2476af4358c7SMaxime Henrion c->dc_data = htole32(segs->ds_addr); 247756e5e7aeSMaxime Henrion } 247856e5e7aeSMaxime Henrion 247996f2e892SBill Paul /* 248096f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 248196f2e892SBill Paul */ 2482e3d2833aSAlfred Perlstein static int 248356e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc) 248496f2e892SBill Paul { 248556e5e7aeSMaxime Henrion struct mbuf *m_new; 248656e5e7aeSMaxime Henrion bus_dmamap_t tmp; 248756e5e7aeSMaxime Henrion int error; 248896f2e892SBill Paul 248956e5e7aeSMaxime Henrion if (alloc) { 249056e5e7aeSMaxime Henrion m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 249140129585SLuigi Rizzo if (m_new == NULL) 249296f2e892SBill Paul return (ENOBUFS); 249396f2e892SBill Paul } else { 249456e5e7aeSMaxime Henrion m_new = sc->dc_cdata.dc_rx_chain[i]; 249596f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 249696f2e892SBill Paul } 249756e5e7aeSMaxime Henrion m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 249896f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 249996f2e892SBill Paul 250096f2e892SBill Paul /* 250196f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 250296f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 250396f2e892SBill Paul * 82c169 chips. 250496f2e892SBill Paul */ 250596f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 25060934f18aSMaxime Henrion bzero(mtod(m_new, char *), m_new->m_len); 250796f2e892SBill Paul 250856e5e7aeSMaxime Henrion /* No need to remap the mbuf if we're reusing it. */ 250956e5e7aeSMaxime Henrion if (alloc) { 251056e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_cur = i; 251156e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_sparemap, 251256e5e7aeSMaxime Henrion m_new, dc_dma_map_rxbuf, sc, 0); 251356e5e7aeSMaxime Henrion if (error) { 251456e5e7aeSMaxime Henrion m_freem(m_new); 251556e5e7aeSMaxime Henrion return (error); 251656e5e7aeSMaxime Henrion } 251756e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_rx_err != 0) { 251856e5e7aeSMaxime Henrion m_freem(m_new); 251956e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_rx_err); 252056e5e7aeSMaxime Henrion } 252156e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 252256e5e7aeSMaxime Henrion tmp = sc->dc_cdata.dc_rx_map[i]; 252356e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap; 252456e5e7aeSMaxime Henrion sc->dc_sparemap = tmp; 252596f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 252656e5e7aeSMaxime Henrion } 252796f2e892SBill Paul 2528af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN); 2529af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN); 253056e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 253156e5e7aeSMaxime Henrion BUS_DMASYNC_PREREAD); 253256e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 253356e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 253496f2e892SBill Paul return (0); 253596f2e892SBill Paul } 253696f2e892SBill Paul 253796f2e892SBill Paul /* 253896f2e892SBill Paul * Grrrrr. 253996f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 254096f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 254196f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 254296f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 254396f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 254496f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 254596f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 254696f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 254796f2e892SBill Paul * 254896f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 254996f2e892SBill Paul * Here's what we know: 255096f2e892SBill Paul * 255196f2e892SBill Paul * - We know there will always be somewhere between one and three extra 255296f2e892SBill Paul * descriptors uploaded. 255396f2e892SBill Paul * 255496f2e892SBill Paul * - We know the desired received frame will always be at the end of the 255596f2e892SBill Paul * total data upload. 255696f2e892SBill Paul * 255796f2e892SBill Paul * - We know the size of the desired received frame because it will be 255896f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 255996f2e892SBill Paul * 256096f2e892SBill Paul * Here's what we do: 256196f2e892SBill Paul * 256296f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 256396f2e892SBill Paul * This means that we know that the buffer contents should be all 256496f2e892SBill Paul * zeros, except for data uploaded by the chip. 256596f2e892SBill Paul * 256696f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 256796f2e892SBill Paul * ethernet CRC at the end. 256896f2e892SBill Paul * 256996f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 257096f2e892SBill Paul * 257196f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 257296f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 257396f2e892SBill Paul * This is the end of the received frame. We know we will encounter 257496f2e892SBill Paul * some data at the end of the frame because the CRC will always be 257596f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 257696f2e892SBill Paul * we won't be fooled. 257796f2e892SBill Paul * 257896f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 257996f2e892SBill Paul * that value from the current pointer location. This brings us 258096f2e892SBill Paul * to the start of the actual received packet. 258196f2e892SBill Paul * 258296f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 258396f2e892SBill Paul * frame length. 258496f2e892SBill Paul * 258596f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 258696f2e892SBill Paul * the time. 258796f2e892SBill Paul */ 258896f2e892SBill Paul 258996f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG) 2590e3d2833aSAlfred Perlstein static void 25910934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx) 259296f2e892SBill Paul { 259396f2e892SBill Paul struct dc_desc *cur_rx; 259496f2e892SBill Paul struct dc_desc *c = NULL; 259596f2e892SBill Paul struct mbuf *m = NULL; 259696f2e892SBill Paul unsigned char *ptr; 259796f2e892SBill Paul int i, total_len; 259896f2e892SBill Paul u_int32_t rxstat = 0; 259996f2e892SBill Paul 260096f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 260196f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 260296f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 26031edc4c46SMaxime Henrion bzero(ptr, DC_RXLEN * 5); 260496f2e892SBill Paul 260596f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 260696f2e892SBill Paul while (1) { 260796f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 2608af4358c7SMaxime Henrion rxstat = le32toh(c->dc_status); 260996f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 261096f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 261196f2e892SBill Paul ptr += DC_RXLEN; 261296f2e892SBill Paul /* If this is the last buffer, break out. */ 261396f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 261496f2e892SBill Paul break; 261556e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 261696f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 261796f2e892SBill Paul } 261896f2e892SBill Paul 261996f2e892SBill Paul /* Find the length of the actual receive frame. */ 262096f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 262196f2e892SBill Paul 262296f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 262396f2e892SBill Paul while (*ptr == 0x00) 262496f2e892SBill Paul ptr--; 262596f2e892SBill Paul 262696f2e892SBill Paul /* Round off. */ 262796f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 262896f2e892SBill Paul ptr -= 1; 262996f2e892SBill Paul 263096f2e892SBill Paul /* Now find the start of the frame. */ 263196f2e892SBill Paul ptr -= total_len; 263296f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 263396f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 263496f2e892SBill Paul 263596f2e892SBill Paul /* 263696f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 263796f2e892SBill Paul * the status word to make it look like a successful 263896f2e892SBill Paul * frame reception. 263996f2e892SBill Paul */ 264056e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 264196f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 2642af4358c7SMaxime Henrion cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG); 264396f2e892SBill Paul } 264496f2e892SBill Paul 264596f2e892SBill Paul /* 264673bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 264773bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 264873bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 264973bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 265073bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 265173bf949cSBill Paul * process the RX ring. This routine may need to be called more than 265273bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 265373bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 265473bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 265573bf949cSBill Paul */ 2656e3d2833aSAlfred Perlstein static int 26570934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc) 265873bf949cSBill Paul { 265973bf949cSBill Paul struct dc_desc *cur_rx; 26600934f18aSMaxime Henrion int i, pos; 266173bf949cSBill Paul 266273bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 266373bf949cSBill Paul 266473bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 266573bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 2666af4358c7SMaxime Henrion if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN)) 266773bf949cSBill Paul break; 266873bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 266973bf949cSBill Paul } 267073bf949cSBill Paul 267173bf949cSBill Paul /* If the ring really is empty, then just return. */ 267273bf949cSBill Paul if (i == DC_RX_LIST_CNT) 267373bf949cSBill Paul return (0); 267473bf949cSBill Paul 267573bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 267673bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 267773bf949cSBill Paul 267873bf949cSBill Paul return (EAGAIN); 267973bf949cSBill Paul } 268073bf949cSBill Paul 268173bf949cSBill Paul /* 268296f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 268396f2e892SBill Paul * the higher level protocols. 268496f2e892SBill Paul */ 2685e3d2833aSAlfred Perlstein static void 26860934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc) 268796f2e892SBill Paul { 268896f2e892SBill Paul struct mbuf *m; 268996f2e892SBill Paul struct ifnet *ifp; 269096f2e892SBill Paul struct dc_desc *cur_rx; 269196f2e892SBill Paul int i, total_len = 0; 269296f2e892SBill Paul u_int32_t rxstat; 269396f2e892SBill Paul 26945120abbfSSam Leffler DC_LOCK_ASSERT(sc); 26955120abbfSSam Leffler 2696fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 269796f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 269896f2e892SBill Paul 269956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 2700af4358c7SMaxime Henrion while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) & 2701af4358c7SMaxime Henrion DC_RXSTAT_OWN)) { 2702e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 270362f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) { 2704e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2705e4fc250cSLuigi Rizzo break; 2706e4fc250cSLuigi Rizzo sc->rxcycles--; 2707e4fc250cSLuigi Rizzo } 27080934f18aSMaxime Henrion #endif 270996f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 2710af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 271196f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 271256e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 271356e5e7aeSMaxime Henrion BUS_DMASYNC_POSTREAD); 271496f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 271596f2e892SBill Paul 271696f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 271796f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 271896f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 271996f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 272096f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 272196f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 272296f2e892SBill Paul continue; 272396f2e892SBill Paul } 272496f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 2725af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 272696f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 272796f2e892SBill Paul } 272896f2e892SBill Paul } 272996f2e892SBill Paul 273096f2e892SBill Paul /* 273196f2e892SBill Paul * If an error occurs, update stats, clear the 273296f2e892SBill Paul * status word and leave the mbuf cluster in place: 273396f2e892SBill Paul * it should simply get re-used next time this descriptor 2734db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 27350934f18aSMaxime Henrion * frames as errors since they could be vlans. 273696f2e892SBill Paul */ 2737db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)) { 2738db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2739db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2740db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2741db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 274296f2e892SBill Paul ifp->if_ierrors++; 274396f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 274496f2e892SBill Paul ifp->if_collisions++; 274556e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 274696f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 274796f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 274896f2e892SBill Paul continue; 274996f2e892SBill Paul } else { 275096f2e892SBill Paul dc_init(sc); 275196f2e892SBill Paul return; 275296f2e892SBill Paul } 275396f2e892SBill Paul } 2754db40c1aeSDoug Ambrisko } 275596f2e892SBill Paul 275696f2e892SBill Paul /* No errors; receive the packet. */ 275796f2e892SBill Paul total_len -= ETHER_CRC_LEN; 275801faf54bSLuigi Rizzo #ifdef __i386__ 275901faf54bSLuigi Rizzo /* 276001faf54bSLuigi Rizzo * On the x86 we do not have alignment problems, so try to 276101faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 276201faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 276301faf54bSLuigi Rizzo * copy done in m_devget(). 276401faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 276501faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 276601faf54bSLuigi Rizzo * existing buffer in the receive ring. 276701faf54bSLuigi Rizzo */ 276856e5e7aeSMaxime Henrion if (dc_quick && dc_newbuf(sc, i, 1) == 0) { 276901faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 277001faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 277101faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 277201faf54bSLuigi Rizzo } else 277301faf54bSLuigi Rizzo #endif 277401faf54bSLuigi Rizzo { 277501faf54bSLuigi Rizzo struct mbuf *m0; 277696f2e892SBill Paul 277701faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 277801faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 277956e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 278096f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 278196f2e892SBill Paul if (m0 == NULL) { 278296f2e892SBill Paul ifp->if_ierrors++; 278396f2e892SBill Paul continue; 278496f2e892SBill Paul } 278596f2e892SBill Paul m = m0; 278601faf54bSLuigi Rizzo } 278796f2e892SBill Paul 278896f2e892SBill Paul ifp->if_ipackets++; 27895120abbfSSam Leffler DC_UNLOCK(sc); 27909ef8b520SSam Leffler (*ifp->if_input)(ifp, m); 27915120abbfSSam Leffler DC_LOCK(sc); 279296f2e892SBill Paul } 279396f2e892SBill Paul 279496f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 279596f2e892SBill Paul } 279696f2e892SBill Paul 279796f2e892SBill Paul /* 279896f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 279996f2e892SBill Paul * the list buffers. 280096f2e892SBill Paul */ 280196f2e892SBill Paul 2802e3d2833aSAlfred Perlstein static void 28030934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc) 280496f2e892SBill Paul { 280596f2e892SBill Paul struct dc_desc *cur_tx = NULL; 280696f2e892SBill Paul struct ifnet *ifp; 280796f2e892SBill Paul int idx; 2808af4358c7SMaxime Henrion u_int32_t ctl, txstat; 280996f2e892SBill Paul 2810fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 281196f2e892SBill Paul 281296f2e892SBill Paul /* 281396f2e892SBill Paul * Go through our tx list and free mbufs for those 281496f2e892SBill Paul * frames that have been transmitted. 281596f2e892SBill Paul */ 281656e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 281796f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 281896f2e892SBill Paul while (idx != sc->dc_cdata.dc_tx_prod) { 281996f2e892SBill Paul 282096f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 2821af4358c7SMaxime Henrion txstat = le32toh(cur_tx->dc_status); 2822af4358c7SMaxime Henrion ctl = le32toh(cur_tx->dc_ctl); 282396f2e892SBill Paul 282496f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 282596f2e892SBill Paul break; 282696f2e892SBill Paul 28274ff4a9beSDon Lewis if (!(ctl & DC_TXCTL_LASTFRAG) || ctl & DC_TXCTL_SETUP) { 2828af4358c7SMaxime Henrion if (ctl & DC_TXCTL_SETUP) { 282996f2e892SBill Paul /* 283096f2e892SBill Paul * Yes, the PNIC is so brain damaged 283196f2e892SBill Paul * that it will sometimes generate a TX 283296f2e892SBill Paul * underrun error while DMAing the RX 283396f2e892SBill Paul * filter setup frame. If we detect this, 283496f2e892SBill Paul * we have to send the setup frame again, 283596f2e892SBill Paul * or else the filter won't be programmed 283696f2e892SBill Paul * correctly. 283796f2e892SBill Paul */ 283896f2e892SBill Paul if (DC_IS_PNIC(sc)) { 283996f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 284096f2e892SBill Paul dc_setfilt(sc); 284196f2e892SBill Paul } 284296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 284396f2e892SBill Paul } 2844bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 284596f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 284696f2e892SBill Paul continue; 284796f2e892SBill Paul } 284896f2e892SBill Paul 284929a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2850feb78939SJonathan Chen /* 2851feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2852feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 285329a2220aSBill Paul * even when the carrier is there. wtf?!? 285429a2220aSBill Paul * Who knows, but Conexant chips have the 285529a2220aSBill Paul * same problem. Maybe they took lessons 285629a2220aSBill Paul * from Xircom. 285729a2220aSBill Paul */ 2858feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2859feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2860feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 2861feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2862feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2863feb78939SJonathan Chen } else { 286496f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 286596f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 286696f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 286796f2e892SBill Paul DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST))) 286896f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2869feb78939SJonathan Chen } 287096f2e892SBill Paul 287196f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 287296f2e892SBill Paul ifp->if_oerrors++; 287396f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 287496f2e892SBill Paul ifp->if_collisions++; 287596f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 287696f2e892SBill Paul ifp->if_collisions++; 287796f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 287896f2e892SBill Paul dc_init(sc); 287996f2e892SBill Paul return; 288096f2e892SBill Paul } 288196f2e892SBill Paul } 288296f2e892SBill Paul 288396f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 288496f2e892SBill Paul 288596f2e892SBill Paul ifp->if_opackets++; 288696f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 288756e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, 288856e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx], 288956e5e7aeSMaxime Henrion BUS_DMASYNC_POSTWRITE); 289056e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 289156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx]); 289296f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 289396f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 289496f2e892SBill Paul } 289596f2e892SBill Paul 289696f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 289796f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 289896f2e892SBill Paul } 289996f2e892SBill Paul 2900bcb9ef4fSLuigi Rizzo if (idx != sc->dc_cdata.dc_tx_cons) { 29010934f18aSMaxime Henrion /* Some buffers have been freed. */ 290296f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 290396f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 2904bcb9ef4fSLuigi Rizzo } 2905bcb9ef4fSLuigi Rizzo ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5; 290696f2e892SBill Paul } 290796f2e892SBill Paul 2908e3d2833aSAlfred Perlstein static void 29090934f18aSMaxime Henrion dc_tick(void *xsc) 291096f2e892SBill Paul { 291196f2e892SBill Paul struct dc_softc *sc; 291296f2e892SBill Paul struct mii_data *mii; 291396f2e892SBill Paul struct ifnet *ifp; 291496f2e892SBill Paul u_int32_t r; 291596f2e892SBill Paul 291696f2e892SBill Paul sc = xsc; 2917d1ce9105SBill Paul DC_LOCK(sc); 2918fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 291996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 292096f2e892SBill Paul 292196f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2922318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2923318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2924318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2925318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 292696f2e892SBill Paul sc->dc_link = 0; 2927318b02fdSBill Paul mii_mediachg(mii); 2928318b02fdSBill Paul } 2929318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2930318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2931318b02fdSBill Paul sc->dc_link = 0; 2932318b02fdSBill Paul mii_mediachg(mii); 2933318b02fdSBill Paul } 2934d675147eSBill Paul if (sc->dc_link == 0) 293596f2e892SBill Paul mii_tick(mii); 293696f2e892SBill Paul } else { 2937318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 293896f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2939259b8d84SMartin Blapp sc->dc_cdata.dc_tx_cnt == 0) { 294096f2e892SBill Paul mii_tick(mii); 2941042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2942042c8f6eSBill Paul sc->dc_link = 0; 294396f2e892SBill Paul } 2944259b8d84SMartin Blapp } 294596f2e892SBill Paul } else 294696f2e892SBill Paul mii_tick(mii); 294796f2e892SBill Paul 294896f2e892SBill Paul /* 294996f2e892SBill Paul * When the init routine completes, we expect to be able to send 295096f2e892SBill Paul * packets right away, and in fact the network code will send a 295196f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 295296f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 295396f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 295496f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 295596f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 295696f2e892SBill Paul * we can't just pause in the init routine while waiting for the 295796f2e892SBill Paul * PHY to come ready since that would bring the whole system to 295896f2e892SBill Paul * a screeching halt for several seconds. 295996f2e892SBill Paul * 296096f2e892SBill Paul * What we do here is prevent the TX start routine from sending 296196f2e892SBill Paul * any packets until a link has been established. After the 296296f2e892SBill Paul * interface has been initialized, the tick routine will poll 296396f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 296496f2e892SBill Paul * that time, packets will stay in the send queue, and once the 296596f2e892SBill Paul * link comes up, they will be flushed out to the wire. 296696f2e892SBill Paul */ 2967cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 296896f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 296996f2e892SBill Paul sc->dc_link++; 2970cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 297196f2e892SBill Paul dc_start(ifp); 297296f2e892SBill Paul } 297396f2e892SBill Paul 2974318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 2975b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 2976318b02fdSBill Paul else 2977b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 297896f2e892SBill Paul 2979d1ce9105SBill Paul DC_UNLOCK(sc); 298096f2e892SBill Paul } 298196f2e892SBill Paul 2982d467c136SBill Paul /* 2983d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 2984d467c136SBill Paul * or switch to store and forward mode if we have to. 2985d467c136SBill Paul */ 2986e3d2833aSAlfred Perlstein static void 29870934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc) 2988d467c136SBill Paul { 2989d467c136SBill Paul u_int32_t isr; 2990d467c136SBill Paul int i; 2991d467c136SBill Paul 2992d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 2993d467c136SBill Paul dc_init(sc); 2994d467c136SBill Paul 2995d467c136SBill Paul if (DC_IS_INTEL(sc)) { 2996d467c136SBill Paul /* 2997d467c136SBill Paul * The real 21143 requires that the transmitter be idle 2998d467c136SBill Paul * in order to change the transmit threshold or store 2999d467c136SBill Paul * and forward state. 3000d467c136SBill Paul */ 3001d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3002d467c136SBill Paul 3003d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 3004d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 3005d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 3006d467c136SBill Paul break; 3007d467c136SBill Paul DELAY(10); 3008d467c136SBill Paul } 3009d467c136SBill Paul if (i == DC_TIMEOUT) { 3010d467c136SBill Paul printf("dc%d: failed to force tx to idle state\n", 3011d467c136SBill Paul sc->dc_unit); 3012d467c136SBill Paul dc_init(sc); 3013d467c136SBill Paul } 3014d467c136SBill Paul } 3015d467c136SBill Paul 3016d467c136SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 3017d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 3018d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 3019d467c136SBill Paul printf("using store and forward mode\n"); 3020d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 3021d467c136SBill Paul } else { 3022d467c136SBill Paul printf("increasing TX threshold\n"); 3023d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3024d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 3025d467c136SBill Paul } 3026d467c136SBill Paul 3027d467c136SBill Paul if (DC_IS_INTEL(sc)) 3028d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3029d467c136SBill Paul } 3030d467c136SBill Paul 3031e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3032e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 3033e4fc250cSLuigi Rizzo 3034e4fc250cSLuigi Rizzo static void 3035e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 3036e4fc250cSLuigi Rizzo { 3037e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 3038e4fc250cSLuigi Rizzo 3039e695984eSRuslan Ermilov if (!(ifp->if_capenable & IFCAP_POLLING)) { 3040e695984eSRuslan Ermilov ether_poll_deregister(ifp); 3041e695984eSRuslan Ermilov cmd = POLL_DEREGISTER; 3042e695984eSRuslan Ermilov } 3043e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 3044e4fc250cSLuigi Rizzo /* Re-enable interrupts. */ 3045e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 3046e4fc250cSLuigi Rizzo return; 3047e4fc250cSLuigi Rizzo } 30485120abbfSSam Leffler DC_LOCK(sc); 3049e4fc250cSLuigi Rizzo sc->rxcycles = count; 3050e4fc250cSLuigi Rizzo dc_rxeof(sc); 3051e4fc250cSLuigi Rizzo dc_txeof(sc); 3052cbaf877fSBrian Feldman if (!IFQ_IS_EMPTY(&ifp->if_snd) && !(ifp->if_flags & IFF_OACTIVE)) 3053e4fc250cSLuigi Rizzo dc_start(ifp); 3054e4fc250cSLuigi Rizzo 3055e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 3056e4fc250cSLuigi Rizzo u_int32_t status; 3057e4fc250cSLuigi Rizzo 3058e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 3059e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF | 3060e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN | 3061e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 30625120abbfSSam Leffler if (!status) { 30635120abbfSSam Leffler DC_UNLOCK(sc); 3064e4fc250cSLuigi Rizzo return; 30655120abbfSSam Leffler } 3066e4fc250cSLuigi Rizzo /* ack what we have */ 3067e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 3068e4fc250cSLuigi Rizzo 3069e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) { 3070e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 3071e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 3072e4fc250cSLuigi Rizzo 3073e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 3074e4fc250cSLuigi Rizzo dc_rxeof(sc); 3075e4fc250cSLuigi Rizzo } 3076e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 3077e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 3078e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 3079e4fc250cSLuigi Rizzo 3080e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 3081e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 3082e4fc250cSLuigi Rizzo 3083e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 3084e4fc250cSLuigi Rizzo printf("dc_poll: dc%d bus error\n", sc->dc_unit); 3085e4fc250cSLuigi Rizzo dc_reset(sc); 3086e4fc250cSLuigi Rizzo dc_init(sc); 3087e4fc250cSLuigi Rizzo } 3088e4fc250cSLuigi Rizzo } 30895120abbfSSam Leffler DC_UNLOCK(sc); 3090e4fc250cSLuigi Rizzo } 3091e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3092e4fc250cSLuigi Rizzo 3093e3d2833aSAlfred Perlstein static void 30940934f18aSMaxime Henrion dc_intr(void *arg) 309596f2e892SBill Paul { 309696f2e892SBill Paul struct dc_softc *sc; 309796f2e892SBill Paul struct ifnet *ifp; 309896f2e892SBill Paul u_int32_t status; 309996f2e892SBill Paul 310096f2e892SBill Paul sc = arg; 3101d2a1864bSWarner Losh 31020934f18aSMaxime Henrion if (sc->suspended) 3103e8388e14SMitsuru IWASAKI return; 3104e8388e14SMitsuru IWASAKI 3105d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3106d2a1864bSWarner Losh return; 3107d2a1864bSWarner Losh 3108d1ce9105SBill Paul DC_LOCK(sc); 3109fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3110e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 311162f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3112e4fc250cSLuigi Rizzo goto done; 3113e695984eSRuslan Ermilov if ((ifp->if_capenable & IFCAP_POLLING) && 3114e695984eSRuslan Ermilov ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */ 3115e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3116e4fc250cSLuigi Rizzo goto done; 3117e4fc250cSLuigi Rizzo } 31180934f18aSMaxime Henrion #endif 311996f2e892SBill Paul 3120d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 312196f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 312296f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 312396f2e892SBill Paul dc_stop(sc); 3124d1ce9105SBill Paul DC_UNLOCK(sc); 312596f2e892SBill Paul return; 312696f2e892SBill Paul } 312796f2e892SBill Paul 312896f2e892SBill Paul /* Disable interrupts. */ 312996f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 313096f2e892SBill Paul 3131feb78939SJonathan Chen while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 3132feb78939SJonathan Chen && status != 0xFFFFFFFF) { 313396f2e892SBill Paul 313496f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 313596f2e892SBill Paul 313673bf949cSBill Paul if (status & DC_ISR_RX_OK) { 313773bf949cSBill Paul int curpkts; 313873bf949cSBill Paul curpkts = ifp->if_ipackets; 313996f2e892SBill Paul dc_rxeof(sc); 314073bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 314173bf949cSBill Paul while (dc_rx_resync(sc)) 314273bf949cSBill Paul dc_rxeof(sc); 314373bf949cSBill Paul } 314473bf949cSBill Paul } 314596f2e892SBill Paul 314696f2e892SBill Paul if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF)) 314796f2e892SBill Paul dc_txeof(sc); 314896f2e892SBill Paul 314996f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 315096f2e892SBill Paul dc_txeof(sc); 315196f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 315296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 315396f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 315496f2e892SBill Paul } 315596f2e892SBill Paul } 315696f2e892SBill Paul 3157d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3158d467c136SBill Paul dc_tx_underrun(sc); 315996f2e892SBill Paul 316096f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 316173bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 316273bf949cSBill Paul int curpkts; 316373bf949cSBill Paul curpkts = ifp->if_ipackets; 316496f2e892SBill Paul dc_rxeof(sc); 316573bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 316673bf949cSBill Paul while (dc_rx_resync(sc)) 316773bf949cSBill Paul dc_rxeof(sc); 316873bf949cSBill Paul } 316973bf949cSBill Paul } 317096f2e892SBill Paul 317196f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 317296f2e892SBill Paul dc_reset(sc); 317396f2e892SBill Paul dc_init(sc); 317496f2e892SBill Paul } 317596f2e892SBill Paul } 317696f2e892SBill Paul 317796f2e892SBill Paul /* Re-enable interrupts. */ 317896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 317996f2e892SBill Paul 3180cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 318196f2e892SBill Paul dc_start(ifp); 318296f2e892SBill Paul 3183d9700bb5SBill Paul #ifdef DEVICE_POLLING 3184e4fc250cSLuigi Rizzo done: 31850934f18aSMaxime Henrion #endif 3186d9700bb5SBill Paul 3187d1ce9105SBill Paul DC_UNLOCK(sc); 318896f2e892SBill Paul } 318996f2e892SBill Paul 319056e5e7aeSMaxime Henrion static void 319156e5e7aeSMaxime Henrion dc_dma_map_txbuf(arg, segs, nseg, mapsize, error) 319256e5e7aeSMaxime Henrion void *arg; 319356e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 319456e5e7aeSMaxime Henrion int nseg; 319556e5e7aeSMaxime Henrion bus_size_t mapsize; 319656e5e7aeSMaxime Henrion int error; 319756e5e7aeSMaxime Henrion { 319856e5e7aeSMaxime Henrion struct dc_softc *sc; 319956e5e7aeSMaxime Henrion struct dc_desc *f; 320056e5e7aeSMaxime Henrion int cur, first, frag, i; 320156e5e7aeSMaxime Henrion 320256e5e7aeSMaxime Henrion sc = arg; 320356e5e7aeSMaxime Henrion if (error) { 320456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = error; 320556e5e7aeSMaxime Henrion return; 320656e5e7aeSMaxime Henrion } 320756e5e7aeSMaxime Henrion 320856e5e7aeSMaxime Henrion first = cur = frag = sc->dc_cdata.dc_tx_prod; 320956e5e7aeSMaxime Henrion for (i = 0; i < nseg; i++) { 321056e5e7aeSMaxime Henrion if ((sc->dc_flags & DC_TX_ADMTEK_WAR) && 321156e5e7aeSMaxime Henrion (frag == (DC_TX_LIST_CNT - 1)) && 321256e5e7aeSMaxime Henrion (first != sc->dc_cdata.dc_tx_first)) { 321356e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 321456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[first]); 321556e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = ENOBUFS; 321656e5e7aeSMaxime Henrion return; 321756e5e7aeSMaxime Henrion } 321856e5e7aeSMaxime Henrion 321956e5e7aeSMaxime Henrion f = &sc->dc_ldata->dc_tx_list[frag]; 3220af4358c7SMaxime Henrion f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len); 322156e5e7aeSMaxime Henrion if (i == 0) { 322256e5e7aeSMaxime Henrion f->dc_status = 0; 3223af4358c7SMaxime Henrion f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG); 322456e5e7aeSMaxime Henrion } else 3225af4358c7SMaxime Henrion f->dc_status = htole32(DC_TXSTAT_OWN); 3226af4358c7SMaxime Henrion f->dc_data = htole32(segs[i].ds_addr); 322756e5e7aeSMaxime Henrion cur = frag; 322856e5e7aeSMaxime Henrion DC_INC(frag, DC_TX_LIST_CNT); 322956e5e7aeSMaxime Henrion } 323056e5e7aeSMaxime Henrion 323156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = 0; 323256e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_prod = frag; 323356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_cnt += nseg; 3234af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG); 32354ff4a9beSDon Lewis sc->dc_cdata.dc_tx_chain[cur] = sc->dc_cdata.dc_tx_mapping; 323656e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 3237af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_ctl |= 3238af4358c7SMaxime Henrion htole32(DC_TXCTL_FINT); 323956e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_ALWAYS) 3240af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 324156e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 3242af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3243af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN); 324456e5e7aeSMaxime Henrion } 324556e5e7aeSMaxime Henrion 324696f2e892SBill Paul /* 324796f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 324896f2e892SBill Paul * pointers to the fragment pointers. 324996f2e892SBill Paul */ 3250e3d2833aSAlfred Perlstein static int 3251a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head) 325296f2e892SBill Paul { 325396f2e892SBill Paul struct mbuf *m; 325456e5e7aeSMaxime Henrion int error, idx, chainlen = 0; 3255cda97c50SMike Silbersack 3256cda97c50SMike Silbersack /* 3257cda97c50SMike Silbersack * If there's no way we can send any packets, return now. 3258cda97c50SMike Silbersack */ 3259cda97c50SMike Silbersack if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt < 6) 3260cda97c50SMike Silbersack return (ENOBUFS); 3261cda97c50SMike Silbersack 3262cda97c50SMike Silbersack /* 3263cda97c50SMike Silbersack * Count the number of frags in this chain to see if 3264cda97c50SMike Silbersack * we need to m_defrag. Since the descriptor list is shared 3265cda97c50SMike Silbersack * by all packets, we'll m_defrag long chains so that they 3266cda97c50SMike Silbersack * do not use up the entire list, even if they would fit. 3267cda97c50SMike Silbersack */ 3268a10c0e45SMike Silbersack for (m = *m_head; m != NULL; m = m->m_next) 3269cda97c50SMike Silbersack chainlen++; 3270cda97c50SMike Silbersack 3271cda97c50SMike Silbersack if ((chainlen > DC_TX_LIST_CNT / 4) || 3272cda97c50SMike Silbersack ((DC_TX_LIST_CNT - (chainlen + sc->dc_cdata.dc_tx_cnt)) < 6)) { 3273a10c0e45SMike Silbersack m = m_defrag(*m_head, M_DONTWAIT); 3274cda97c50SMike Silbersack if (m == NULL) 3275cda97c50SMike Silbersack return (ENOBUFS); 3276a10c0e45SMike Silbersack *m_head = m; 3277cda97c50SMike Silbersack } 327896f2e892SBill Paul 327996f2e892SBill Paul /* 328096f2e892SBill Paul * Start packing the mbufs in this chain into 328196f2e892SBill Paul * the fragment pointers. Stop when we run out 328296f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 328396f2e892SBill Paul */ 328456e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 32854ff4a9beSDon Lewis sc->dc_cdata.dc_tx_mapping = *m_head; 328656e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 3287a10c0e45SMike Silbersack *m_head, dc_dma_map_txbuf, sc, 0); 328856e5e7aeSMaxime Henrion if (error) 328956e5e7aeSMaxime Henrion return (error); 329056e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_tx_err != 0) 329156e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_tx_err); 329256e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 329356e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE); 329456e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 329556e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 329696f2e892SBill Paul return (0); 329796f2e892SBill Paul } 329896f2e892SBill Paul 329996f2e892SBill Paul /* 330096f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 330196f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 330296f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 330396f2e892SBill Paul * physical addresses. 330496f2e892SBill Paul */ 330596f2e892SBill Paul 3306e3d2833aSAlfred Perlstein static void 33070934f18aSMaxime Henrion dc_start(struct ifnet *ifp) 330896f2e892SBill Paul { 330996f2e892SBill Paul struct dc_softc *sc; 3310cda97c50SMike Silbersack struct mbuf *m_head = NULL, *m; 3311cbaf877fSBrian Feldman unsigned int queued = 0; 331296f2e892SBill Paul int idx; 331396f2e892SBill Paul 331496f2e892SBill Paul sc = ifp->if_softc; 331596f2e892SBill Paul 3316d1ce9105SBill Paul DC_LOCK(sc); 331796f2e892SBill Paul 3318e7be9f9aSBill Paul if (!sc->dc_link && ifp->if_snd.ifq_len < 10) { 3319d1ce9105SBill Paul DC_UNLOCK(sc); 332096f2e892SBill Paul return; 3321d1ce9105SBill Paul } 3322d1ce9105SBill Paul 3323d1ce9105SBill Paul if (ifp->if_flags & IFF_OACTIVE) { 3324d1ce9105SBill Paul DC_UNLOCK(sc); 3325d1ce9105SBill Paul return; 3326d1ce9105SBill Paul } 332796f2e892SBill Paul 332856e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod; 332996f2e892SBill Paul 333096f2e892SBill Paul while (sc->dc_cdata.dc_tx_chain[idx] == NULL) { 3331cbaf877fSBrian Feldman IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 333296f2e892SBill Paul if (m_head == NULL) 333396f2e892SBill Paul break; 333496f2e892SBill Paul 33352dfc960aSLuigi Rizzo if (sc->dc_flags & DC_TX_COALESCE && 33362dfc960aSLuigi Rizzo (m_head->m_next != NULL || 33372dfc960aSLuigi Rizzo sc->dc_flags & DC_TX_ALIGN)) { 3338cda97c50SMike Silbersack m = m_defrag(m_head, M_DONTWAIT); 3339cda97c50SMike Silbersack if (m == NULL) { 3340cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 3341fda39fd0SBill Paul ifp->if_flags |= IFF_OACTIVE; 3342fda39fd0SBill Paul break; 3343cda97c50SMike Silbersack } else { 3344cda97c50SMike Silbersack m_head = m; 3345fda39fd0SBill Paul } 3346fda39fd0SBill Paul } 3347fda39fd0SBill Paul 3348a10c0e45SMike Silbersack if (dc_encap(sc, &m_head)) { 3349cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 335096f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 335196f2e892SBill Paul break; 335296f2e892SBill Paul } 335356e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 335496f2e892SBill Paul 3355cbaf877fSBrian Feldman queued++; 335696f2e892SBill Paul /* 335796f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 335896f2e892SBill Paul * to him. 335996f2e892SBill Paul */ 33609ef8b520SSam Leffler BPF_MTAP(ifp, m_head); 33615c1cfac4SBill Paul 33625c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 33635c1cfac4SBill Paul ifp->if_flags |= IFF_OACTIVE; 33645c1cfac4SBill Paul break; 33655c1cfac4SBill Paul } 336696f2e892SBill Paul } 336796f2e892SBill Paul 3368cbaf877fSBrian Feldman if (queued > 0) { 336996f2e892SBill Paul /* Transmit */ 337096f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 337196f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 337296f2e892SBill Paul 337396f2e892SBill Paul /* 337496f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 337596f2e892SBill Paul */ 337696f2e892SBill Paul ifp->if_timer = 5; 3377cbaf877fSBrian Feldman } 337896f2e892SBill Paul 3379d1ce9105SBill Paul DC_UNLOCK(sc); 338096f2e892SBill Paul } 338196f2e892SBill Paul 3382e3d2833aSAlfred Perlstein static void 33830934f18aSMaxime Henrion dc_init(void *xsc) 338496f2e892SBill Paul { 338596f2e892SBill Paul struct dc_softc *sc = xsc; 3386fc74a9f9SBrooks Davis struct ifnet *ifp = sc->dc_ifp; 338796f2e892SBill Paul struct mii_data *mii; 338896f2e892SBill Paul 3389d1ce9105SBill Paul DC_LOCK(sc); 339096f2e892SBill Paul 339196f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 339296f2e892SBill Paul 339396f2e892SBill Paul /* 339496f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 339596f2e892SBill Paul */ 339696f2e892SBill Paul dc_stop(sc); 339796f2e892SBill Paul dc_reset(sc); 339896f2e892SBill Paul 339996f2e892SBill Paul /* 340096f2e892SBill Paul * Set cache alignment and burst length. 340196f2e892SBill Paul */ 340288d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 340396f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 340496f2e892SBill Paul else 340596f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE); 3406935fe010SLuigi Rizzo /* 3407935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3408935fe010SLuigi Rizzo */ 3409935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3410935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 341196f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 341296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 341396f2e892SBill Paul } else { 341496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 341596f2e892SBill Paul } 341696f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 341796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 341896f2e892SBill Paul switch(sc->dc_cachesize) { 341996f2e892SBill Paul case 32: 342096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 342196f2e892SBill Paul break; 342296f2e892SBill Paul case 16: 342396f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 342496f2e892SBill Paul break; 342596f2e892SBill Paul case 8: 342696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 342796f2e892SBill Paul break; 342896f2e892SBill Paul case 0: 342996f2e892SBill Paul default: 343096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 343196f2e892SBill Paul break; 343296f2e892SBill Paul } 343396f2e892SBill Paul 343496f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 343596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 343696f2e892SBill Paul else { 3437d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 343896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 343996f2e892SBill Paul } else { 344096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 344196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 344296f2e892SBill Paul } 344396f2e892SBill Paul } 344496f2e892SBill Paul 344596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 344696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 344796f2e892SBill Paul 344896f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 344996f2e892SBill Paul /* 345096f2e892SBill Paul * The app notes for the 98713 and 98715A say that 345196f2e892SBill Paul * in order to have the chips operate properly, a magic 345296f2e892SBill Paul * number must be written to CSR16. Macronix does not 345396f2e892SBill Paul * document the meaning of these bits so there's no way 345496f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 345596f2e892SBill Paul * number all its own; the rest all use a different one. 345696f2e892SBill Paul */ 345796f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 345896f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 345996f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 346096f2e892SBill Paul else 346196f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 346296f2e892SBill Paul } 346396f2e892SBill Paul 3464feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3465feb78939SJonathan Chen /* 3466feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3467feb78939SJonathan Chen * can talk to the MII. 3468feb78939SJonathan Chen */ 3469feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3470feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3471feb78939SJonathan Chen DELAY(10); 3472feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3473feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3474feb78939SJonathan Chen DELAY(10); 3475feb78939SJonathan Chen } 3476feb78939SJonathan Chen 347796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3478d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 347996f2e892SBill Paul 348096f2e892SBill Paul /* Init circular RX list. */ 348196f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 348296f2e892SBill Paul printf("dc%d: initialization failed: no " 348396f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 348496f2e892SBill Paul dc_stop(sc); 3485d1ce9105SBill Paul DC_UNLOCK(sc); 348696f2e892SBill Paul return; 348796f2e892SBill Paul } 348896f2e892SBill Paul 348996f2e892SBill Paul /* 349056e5e7aeSMaxime Henrion * Init TX descriptors. 349196f2e892SBill Paul */ 349296f2e892SBill Paul dc_list_tx_init(sc); 349396f2e892SBill Paul 349496f2e892SBill Paul /* 349596f2e892SBill Paul * Load the address of the RX list. 349696f2e892SBill Paul */ 349756e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0)); 349856e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0)); 349996f2e892SBill Paul 350096f2e892SBill Paul /* 350196f2e892SBill Paul * Enable interrupts. 350296f2e892SBill Paul */ 3503e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3504e4fc250cSLuigi Rizzo /* 3505e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3506e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3507e4fc250cSLuigi Rizzo * after a reset. 3508e4fc250cSLuigi Rizzo */ 350962f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3510e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3511e4fc250cSLuigi Rizzo else 3512e4fc250cSLuigi Rizzo #endif 351396f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 351496f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 351596f2e892SBill Paul 351696f2e892SBill Paul /* Enable transmitter. */ 351796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 351896f2e892SBill Paul 351996f2e892SBill Paul /* 3520918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3521918434c8SBill Paul * MII port, program the LED control pins so we get 3522918434c8SBill Paul * link and activity indications. 3523918434c8SBill Paul */ 352478999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3525918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3526918434c8SBill Paul DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY); 352778999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3528918434c8SBill Paul } 3529918434c8SBill Paul 3530918434c8SBill Paul /* 353196f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 353296f2e892SBill Paul * because the filter programming scheme on the 21143 and 353396f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 353496f2e892SBill Paul * engine, and we need the transmitter enabled for that. 353596f2e892SBill Paul */ 353696f2e892SBill Paul dc_setfilt(sc); 353796f2e892SBill Paul 353896f2e892SBill Paul /* Enable receiver. */ 353996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 354096f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 354196f2e892SBill Paul 354296f2e892SBill Paul mii_mediachg(mii); 354396f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 354496f2e892SBill Paul 354596f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 354696f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 354796f2e892SBill Paul 3548857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 354945521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3550857fd445SBill Paul sc->dc_link = 1; 3551857fd445SBill Paul else { 3552318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3553b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3554318b02fdSBill Paul else 3555b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3556857fd445SBill Paul } 355796f2e892SBill Paul 35585c1cfac4SBill Paul #ifdef SRM_MEDIA 3559510a809eSMike Smith if(sc->dc_srm_media) { 3560510a809eSMike Smith struct ifreq ifr; 3561510a809eSMike Smith 3562510a809eSMike Smith ifr.ifr_media = sc->dc_srm_media; 3563510a809eSMike Smith ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3564510a809eSMike Smith sc->dc_srm_media = 0; 3565510a809eSMike Smith } 3566510a809eSMike Smith #endif 3567d1ce9105SBill Paul DC_UNLOCK(sc); 356896f2e892SBill Paul } 356996f2e892SBill Paul 357096f2e892SBill Paul /* 357196f2e892SBill Paul * Set media options. 357296f2e892SBill Paul */ 3573e3d2833aSAlfred Perlstein static int 35740934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp) 357596f2e892SBill Paul { 357696f2e892SBill Paul struct dc_softc *sc; 357796f2e892SBill Paul struct mii_data *mii; 3578f43d9309SBill Paul struct ifmedia *ifm; 357996f2e892SBill Paul 358096f2e892SBill Paul sc = ifp->if_softc; 358196f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 358296f2e892SBill Paul mii_mediachg(mii); 3583f43d9309SBill Paul ifm = &mii->mii_media; 3584f43d9309SBill Paul 3585f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 358645521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3587f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3588f43d9309SBill Paul else 358996f2e892SBill Paul sc->dc_link = 0; 359096f2e892SBill Paul 359196f2e892SBill Paul return (0); 359296f2e892SBill Paul } 359396f2e892SBill Paul 359496f2e892SBill Paul /* 359596f2e892SBill Paul * Report current media status. 359696f2e892SBill Paul */ 3597e3d2833aSAlfred Perlstein static void 35980934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 359996f2e892SBill Paul { 360096f2e892SBill Paul struct dc_softc *sc; 360196f2e892SBill Paul struct mii_data *mii; 3602f43d9309SBill Paul struct ifmedia *ifm; 360396f2e892SBill Paul 360496f2e892SBill Paul sc = ifp->if_softc; 360596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 360696f2e892SBill Paul mii_pollstat(mii); 3607f43d9309SBill Paul ifm = &mii->mii_media; 3608f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 360945521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3610f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3611f43d9309SBill Paul ifmr->ifm_status = 0; 3612f43d9309SBill Paul return; 3613f43d9309SBill Paul } 3614f43d9309SBill Paul } 361596f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 361696f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 361796f2e892SBill Paul } 361896f2e892SBill Paul 3619e3d2833aSAlfred Perlstein static int 36200934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 362196f2e892SBill Paul { 362296f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 362396f2e892SBill Paul struct ifreq *ifr = (struct ifreq *)data; 362496f2e892SBill Paul struct mii_data *mii; 3625d1ce9105SBill Paul int error = 0; 362696f2e892SBill Paul 3627d1ce9105SBill Paul DC_LOCK(sc); 362896f2e892SBill Paul 362996f2e892SBill Paul switch (command) { 363096f2e892SBill Paul case SIOCSIFFLAGS: 363196f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 36325d6dfbbbSLuigi Rizzo int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) & 36335d6dfbbbSLuigi Rizzo (IFF_PROMISC | IFF_ALLMULTI); 36345d6dfbbbSLuigi Rizzo 36355d6dfbbbSLuigi Rizzo if (ifp->if_flags & IFF_RUNNING) { 36365d6dfbbbSLuigi Rizzo if (need_setfilt) 363796f2e892SBill Paul dc_setfilt(sc); 36385d6dfbbbSLuigi Rizzo } else { 363996f2e892SBill Paul sc->dc_txthresh = 0; 364096f2e892SBill Paul dc_init(sc); 364196f2e892SBill Paul } 364296f2e892SBill Paul } else { 364396f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 364496f2e892SBill Paul dc_stop(sc); 364596f2e892SBill Paul } 364696f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 364796f2e892SBill Paul error = 0; 364896f2e892SBill Paul break; 364996f2e892SBill Paul case SIOCADDMULTI: 365096f2e892SBill Paul case SIOCDELMULTI: 365196f2e892SBill Paul dc_setfilt(sc); 365296f2e892SBill Paul error = 0; 365396f2e892SBill Paul break; 365496f2e892SBill Paul case SIOCGIFMEDIA: 365596f2e892SBill Paul case SIOCSIFMEDIA: 365696f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 365796f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 36585c1cfac4SBill Paul #ifdef SRM_MEDIA 3659510a809eSMike Smith if (sc->dc_srm_media) 3660510a809eSMike Smith sc->dc_srm_media = 0; 3661510a809eSMike Smith #endif 366296f2e892SBill Paul break; 3663e695984eSRuslan Ermilov case SIOCSIFCAP: 366425fbb2c3SYaroslav Tykhiy ifp->if_capenable &= ~IFCAP_POLLING; 366525fbb2c3SYaroslav Tykhiy ifp->if_capenable |= ifr->ifr_reqcap & IFCAP_POLLING; 3666e695984eSRuslan Ermilov break; 366796f2e892SBill Paul default: 36689ef8b520SSam Leffler error = ether_ioctl(ifp, command, data); 366996f2e892SBill Paul break; 367096f2e892SBill Paul } 367196f2e892SBill Paul 3672d1ce9105SBill Paul DC_UNLOCK(sc); 367396f2e892SBill Paul 367496f2e892SBill Paul return (error); 367596f2e892SBill Paul } 367696f2e892SBill Paul 3677e3d2833aSAlfred Perlstein static void 36780934f18aSMaxime Henrion dc_watchdog(struct ifnet *ifp) 367996f2e892SBill Paul { 368096f2e892SBill Paul struct dc_softc *sc; 368196f2e892SBill Paul 368296f2e892SBill Paul sc = ifp->if_softc; 368396f2e892SBill Paul 3684d1ce9105SBill Paul DC_LOCK(sc); 3685d1ce9105SBill Paul 368696f2e892SBill Paul ifp->if_oerrors++; 368796f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 368896f2e892SBill Paul 368996f2e892SBill Paul dc_stop(sc); 369096f2e892SBill Paul dc_reset(sc); 369196f2e892SBill Paul dc_init(sc); 369296f2e892SBill Paul 3693cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 369496f2e892SBill Paul dc_start(ifp); 369596f2e892SBill Paul 3696d1ce9105SBill Paul DC_UNLOCK(sc); 369796f2e892SBill Paul } 369896f2e892SBill Paul 369996f2e892SBill Paul /* 370096f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 370196f2e892SBill Paul * RX and TX lists. 370296f2e892SBill Paul */ 3703e3d2833aSAlfred Perlstein static void 37040934f18aSMaxime Henrion dc_stop(struct dc_softc *sc) 370596f2e892SBill Paul { 370696f2e892SBill Paul struct ifnet *ifp; 3707b3811c95SMaxime Henrion struct dc_list_data *ld; 3708b3811c95SMaxime Henrion struct dc_chain_data *cd; 3709b3811c95SMaxime Henrion int i; 3710af4358c7SMaxime Henrion u_int32_t ctl; 371196f2e892SBill Paul 3712d1ce9105SBill Paul DC_LOCK(sc); 3713d1ce9105SBill Paul 3714fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 371596f2e892SBill Paul ifp->if_timer = 0; 3716b3811c95SMaxime Henrion ld = sc->dc_ldata; 3717b3811c95SMaxime Henrion cd = &sc->dc_cdata; 371896f2e892SBill Paul 3719b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 372096f2e892SBill Paul 37213b3ec200SPeter Wemm ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 3722e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3723e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 3724e4fc250cSLuigi Rizzo #endif 37253b3ec200SPeter Wemm 372696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON)); 372796f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 372896f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 372996f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 373096f2e892SBill Paul sc->dc_link = 0; 373196f2e892SBill Paul 373296f2e892SBill Paul /* 373396f2e892SBill Paul * Free data in the RX lists. 373496f2e892SBill Paul */ 373596f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 3736b3811c95SMaxime Henrion if (cd->dc_rx_chain[i] != NULL) { 373756e5e7aeSMaxime Henrion m_freem(cd->dc_rx_chain[i]); 373856e5e7aeSMaxime Henrion cd->dc_rx_chain[i] = NULL; 373996f2e892SBill Paul } 374096f2e892SBill Paul } 3741b3811c95SMaxime Henrion bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list)); 374296f2e892SBill Paul 374396f2e892SBill Paul /* 374496f2e892SBill Paul * Free the TX list buffers. 374596f2e892SBill Paul */ 374696f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 3747b3811c95SMaxime Henrion if (cd->dc_tx_chain[i] != NULL) { 3748af4358c7SMaxime Henrion ctl = le32toh(ld->dc_tx_list[i].dc_ctl); 3749af4358c7SMaxime Henrion if ((ctl & DC_TXCTL_SETUP) || 37504ff4a9beSDon Lewis !(ctl & DC_TXCTL_LASTFRAG)) { 3751b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 375296f2e892SBill Paul continue; 375396f2e892SBill Paul } 375456e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]); 375556e5e7aeSMaxime Henrion m_freem(cd->dc_tx_chain[i]); 3756b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 375796f2e892SBill Paul } 375896f2e892SBill Paul } 3759b3811c95SMaxime Henrion bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list)); 376096f2e892SBill Paul 3761d1ce9105SBill Paul DC_UNLOCK(sc); 376296f2e892SBill Paul } 376396f2e892SBill Paul 376496f2e892SBill Paul /* 3765e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3766e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3767e8388e14SMitsuru IWASAKI * resume. 3768e8388e14SMitsuru IWASAKI */ 3769e3d2833aSAlfred Perlstein static int 37700934f18aSMaxime Henrion dc_suspend(device_t dev) 3771e8388e14SMitsuru IWASAKI { 3772e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3773c3e7434fSWarner Losh int s; 3774e8388e14SMitsuru IWASAKI 3775e8388e14SMitsuru IWASAKI s = splimp(); 3776e8388e14SMitsuru IWASAKI 3777e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3778e8388e14SMitsuru IWASAKI dc_stop(sc); 3779e8388e14SMitsuru IWASAKI sc->suspended = 1; 3780e8388e14SMitsuru IWASAKI 3781e8388e14SMitsuru IWASAKI splx(s); 3782e8388e14SMitsuru IWASAKI return (0); 3783e8388e14SMitsuru IWASAKI } 3784e8388e14SMitsuru IWASAKI 3785e8388e14SMitsuru IWASAKI /* 3786e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3787e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3788e8388e14SMitsuru IWASAKI * appropriate. 3789e8388e14SMitsuru IWASAKI */ 3790e3d2833aSAlfred Perlstein static int 37910934f18aSMaxime Henrion dc_resume(device_t dev) 3792e8388e14SMitsuru IWASAKI { 3793e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3794e8388e14SMitsuru IWASAKI struct ifnet *ifp; 3795c3e7434fSWarner Losh int s; 3796e8388e14SMitsuru IWASAKI 3797e8388e14SMitsuru IWASAKI s = splimp(); 3798e8388e14SMitsuru IWASAKI 3799e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3800fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3801e8388e14SMitsuru IWASAKI 3802e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3803e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3804e8388e14SMitsuru IWASAKI dc_init(sc); 3805e8388e14SMitsuru IWASAKI 3806e8388e14SMitsuru IWASAKI sc->suspended = 0; 3807e8388e14SMitsuru IWASAKI 3808e8388e14SMitsuru IWASAKI splx(s); 3809e8388e14SMitsuru IWASAKI return (0); 3810e8388e14SMitsuru IWASAKI } 3811e8388e14SMitsuru IWASAKI 3812e8388e14SMitsuru IWASAKI /* 381396f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 381496f2e892SBill Paul * get confused by errant DMAs when rebooting. 381596f2e892SBill Paul */ 3816e3d2833aSAlfred Perlstein static void 38170934f18aSMaxime Henrion dc_shutdown(device_t dev) 381896f2e892SBill Paul { 381996f2e892SBill Paul struct dc_softc *sc; 382096f2e892SBill Paul 382196f2e892SBill Paul sc = device_get_softc(dev); 382296f2e892SBill Paul 382396f2e892SBill Paul dc_stop(sc); 382496f2e892SBill Paul } 3825