xref: /freebsd/sys/dev/dc/if_dc.c (revision e4fc250c15768b8e203496ee908dedb37846ea4f)
196f2e892SBill Paul /*
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  *
3296f2e892SBill Paul  * $FreeBSD$
3396f2e892SBill Paul  */
3496f2e892SBill Paul 
3596f2e892SBill Paul /*
3696f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3796f2e892SBill Paul  * series chips and several workalikes including the following:
3896f2e892SBill Paul  *
39ead7cde9SBill Paul  * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com)
4096f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
4196f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4296f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4396f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4496f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
4596f2e892SBill Paul  * ADMtek AN985 (www.admtek.com.tw)
4688d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
479ca710f6SJeroen Ruigrok van der Werven  * Accton EN1217 (www.accton.com)
48feb78939SJonathan Chen  * Xircom X3201 (www.xircom.com)
491d5e5310SBill Paul  * Abocom FE2500
501af8bec7SBill Paul  * Conexant LANfinity (www.conexant.com)
5196f2e892SBill Paul  *
5296f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
5396f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5496f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5596f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
5696f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
5796f2e892SBill Paul  * instead of 512.
5896f2e892SBill Paul  *
5996f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
6096f2e892SBill Paul  * Electrical Engineering Department
6196f2e892SBill Paul  * Columbia University, New York City
6296f2e892SBill Paul  */
6396f2e892SBill Paul 
6496f2e892SBill Paul /*
6596f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6696f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
6796f2e892SBill Paul  * three kinds of media attachments:
6896f2e892SBill Paul  *
6996f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
7096f2e892SBill Paul  *   autonegotiation provided by an external PHY.
7196f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
7296f2e892SBill Paul  * o 10baseT port.
7396f2e892SBill Paul  * o AUI/BNC port.
7496f2e892SBill Paul  *
7596f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7696f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
7796f2e892SBill Paul  * autosensing configuration.
7896f2e892SBill Paul  *
7996f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
8096f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
8196f2e892SBill Paul  * handled separately due to its different register offsets and the
8296f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
8396f2e892SBill Paul  * here, but I'm not thrilled about it.
8496f2e892SBill Paul  *
8596f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
8696f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
8796f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
8896f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
8996f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
9096f2e892SBill Paul  */
9196f2e892SBill Paul 
9296f2e892SBill Paul #include <sys/param.h>
9396f2e892SBill Paul #include <sys/systm.h>
9496f2e892SBill Paul #include <sys/sockio.h>
9596f2e892SBill Paul #include <sys/mbuf.h>
9696f2e892SBill Paul #include <sys/malloc.h>
9796f2e892SBill Paul #include <sys/kernel.h>
9896f2e892SBill Paul #include <sys/socket.h>
9901faf54bSLuigi Rizzo #include <sys/sysctl.h>
10096f2e892SBill Paul 
10196f2e892SBill Paul #include <net/if.h>
10296f2e892SBill Paul #include <net/if_arp.h>
10396f2e892SBill Paul #include <net/ethernet.h>
10496f2e892SBill Paul #include <net/if_dl.h>
10596f2e892SBill Paul #include <net/if_media.h>
10696f2e892SBill Paul 
10796f2e892SBill Paul #include <net/bpf.h>
10896f2e892SBill Paul 
10996f2e892SBill Paul #include <vm/vm.h>              /* for vtophys */
11096f2e892SBill Paul #include <vm/pmap.h>            /* for vtophys */
11196f2e892SBill Paul #include <machine/bus_pio.h>
11296f2e892SBill Paul #include <machine/bus_memio.h>
11396f2e892SBill Paul #include <machine/bus.h>
11496f2e892SBill Paul #include <machine/resource.h>
11596f2e892SBill Paul #include <sys/bus.h>
11696f2e892SBill Paul #include <sys/rman.h>
11796f2e892SBill Paul 
11896f2e892SBill Paul #include <dev/mii/mii.h>
11996f2e892SBill Paul #include <dev/mii/miivar.h>
12096f2e892SBill Paul 
12196f2e892SBill Paul #include <pci/pcireg.h>
12296f2e892SBill Paul #include <pci/pcivar.h>
12396f2e892SBill Paul 
12496f2e892SBill Paul #define DC_USEIOSPACE
1255c1cfac4SBill Paul #ifdef __alpha__
1265c1cfac4SBill Paul #define SRM_MEDIA
1275c1cfac4SBill Paul #endif
12896f2e892SBill Paul 
12996f2e892SBill Paul #include <pci/if_dcreg.h>
13096f2e892SBill Paul 
13195a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
13295a16455SPeter Wemm 
13396f2e892SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
13496f2e892SBill Paul #include "miibus_if.h"
13596f2e892SBill Paul 
13696f2e892SBill Paul #ifndef lint
13796f2e892SBill Paul static const char rcsid[] =
13896f2e892SBill Paul   "$FreeBSD$";
13996f2e892SBill Paul #endif
14096f2e892SBill Paul 
14196f2e892SBill Paul /*
14296f2e892SBill Paul  * Various supported device vendors/types and their names.
14396f2e892SBill Paul  */
14496f2e892SBill Paul static struct dc_type dc_devs[] = {
14596f2e892SBill Paul 	{ DC_VENDORID_DEC, DC_DEVICEID_21143,
14696f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
14796f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100,
14896f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
14996f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15096f2e892SBill Paul 		"Davicom DM9102 10/100BaseTX" },
15188d739dcSBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15288d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
15396f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AL981,
15496f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
15596f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AN985,
15696f2e892SBill Paul 		"ADMtek AN985 10/100BaseTX" },
15796f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
15896f2e892SBill Paul 		"ASIX AX88140A 10/100BaseTX" },
15996f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
16096f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
16196f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16296f2e892SBill Paul 		"Macronix 98713 10/100BaseTX" },
16396f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16496f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
16596f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16696f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16796f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16896f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16996f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17096f2e892SBill Paul 		"Macronix 98715/98715A 10/100BaseTX" },
17196f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17279d11e09SBill Paul 		"Macronix 98715AEC-C 10/100BaseTX" },
17379d11e09SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17496f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
175ead7cde9SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98727,
176ead7cde9SBill Paul 		"Macronix 98727/98732 10/100BaseTX" },
17796f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C115,
17896f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
17996f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
18096f2e892SBill Paul 		"82c168 PNIC 10/100BaseTX" },
18196f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
18296f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
1839ca710f6SJeroen Ruigrok van der Werven 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN1217,
1849ca710f6SJeroen Ruigrok van der Werven 		"Accton EN1217 10/100BaseTX" },
185fa167b8eSBill Paul 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN2242,
186fa167b8eSBill Paul 		"Accton EN2242 MiniPCI 10/100BaseTX" },
187feb78939SJonathan Chen     	{ DC_VENDORID_XIRCOM, DC_DEVICEID_X3201,
188feb78939SJonathan Chen 	  	"Xircom X3201 10/100BaseTX" },
1891d5e5310SBill Paul 	{ DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500,
1901d5e5310SBill Paul 		"Abocom FE2500 10/100BaseTX" },
1911af8bec7SBill Paul 	{ DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112,
1921af8bec7SBill Paul 		"Conexant LANfinity MiniPCI 10/100BaseTX" },
19396f2e892SBill Paul 	{ 0, 0, NULL }
19496f2e892SBill Paul };
19596f2e892SBill Paul 
19696f2e892SBill Paul static int dc_probe		__P((device_t));
19796f2e892SBill Paul static int dc_attach		__P((device_t));
19896f2e892SBill Paul static int dc_detach		__P((device_t));
19996f2e892SBill Paul static void dc_acpi		__P((device_t));
20096f2e892SBill Paul static struct dc_type *dc_devtype	__P((device_t));
20196f2e892SBill Paul static int dc_newbuf		__P((struct dc_softc *, int, struct mbuf *));
20296f2e892SBill Paul static int dc_encap		__P((struct dc_softc *, struct mbuf *,
20396f2e892SBill Paul 					u_int32_t *));
204fda39fd0SBill Paul static int dc_coal		__P((struct dc_softc *, struct mbuf **));
20596f2e892SBill Paul static void dc_pnic_rx_bug_war	__P((struct dc_softc *, int));
20673bf949cSBill Paul static int dc_rx_resync		__P((struct dc_softc *));
20796f2e892SBill Paul static void dc_rxeof		__P((struct dc_softc *));
20896f2e892SBill Paul static void dc_txeof		__P((struct dc_softc *));
20996f2e892SBill Paul static void dc_tick		__P((void *));
210d467c136SBill Paul static void dc_tx_underrun	__P((struct dc_softc *));
21196f2e892SBill Paul static void dc_intr		__P((void *));
21296f2e892SBill Paul static void dc_start		__P((struct ifnet *));
21396f2e892SBill Paul static int dc_ioctl		__P((struct ifnet *, u_long, caddr_t));
21496f2e892SBill Paul static void dc_init		__P((void *));
21596f2e892SBill Paul static void dc_stop		__P((struct dc_softc *));
21696f2e892SBill Paul static void dc_watchdog		__P((struct ifnet *));
21796f2e892SBill Paul static void dc_shutdown		__P((device_t));
21896f2e892SBill Paul static int dc_ifmedia_upd	__P((struct ifnet *));
21996f2e892SBill Paul static void dc_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
22096f2e892SBill Paul 
22196f2e892SBill Paul static void dc_delay		__P((struct dc_softc *));
22296f2e892SBill Paul static void dc_eeprom_idle	__P((struct dc_softc *));
22396f2e892SBill Paul static void dc_eeprom_putbyte	__P((struct dc_softc *, int));
22496f2e892SBill Paul static void dc_eeprom_getword	__P((struct dc_softc *, int, u_int16_t *));
22596f2e892SBill Paul static void dc_eeprom_getword_pnic
22696f2e892SBill Paul 				__P((struct dc_softc *, int, u_int16_t *));
227feb78939SJonathan Chen static void dc_eeprom_getword_xircom
228feb78939SJonathan Chen 				__P((struct dc_softc *, int, u_int16_t *));
22996f2e892SBill Paul static void dc_read_eeprom	__P((struct dc_softc *, caddr_t, int,
23096f2e892SBill Paul 							int, int));
23196f2e892SBill Paul 
23296f2e892SBill Paul static void dc_mii_writebit	__P((struct dc_softc *, int));
23396f2e892SBill Paul static int dc_mii_readbit	__P((struct dc_softc *));
23496f2e892SBill Paul static void dc_mii_sync		__P((struct dc_softc *));
23596f2e892SBill Paul static void dc_mii_send		__P((struct dc_softc *, u_int32_t, int));
23696f2e892SBill Paul static int dc_mii_readreg	__P((struct dc_softc *, struct dc_mii_frame *));
23796f2e892SBill Paul static int dc_mii_writereg	__P((struct dc_softc *, struct dc_mii_frame *));
23896f2e892SBill Paul static int dc_miibus_readreg	__P((device_t, int, int));
23996f2e892SBill Paul static int dc_miibus_writereg	__P((device_t, int, int, int));
24096f2e892SBill Paul static void dc_miibus_statchg	__P((device_t));
241f43d9309SBill Paul static void dc_miibus_mediainit	__P((device_t));
24296f2e892SBill Paul 
24396f2e892SBill Paul static void dc_setcfg		__P((struct dc_softc *, int));
24496f2e892SBill Paul static u_int32_t dc_crc_le	__P((struct dc_softc *, caddr_t));
24596f2e892SBill Paul static u_int32_t dc_crc_be	__P((caddr_t));
24696f2e892SBill Paul static void dc_setfilt_21143	__P((struct dc_softc *));
24796f2e892SBill Paul static void dc_setfilt_asix	__P((struct dc_softc *));
24896f2e892SBill Paul static void dc_setfilt_admtek	__P((struct dc_softc *));
249feb78939SJonathan Chen static void dc_setfilt_xircom	__P((struct dc_softc *));
25096f2e892SBill Paul 
25196f2e892SBill Paul static void dc_setfilt		__P((struct dc_softc *));
25296f2e892SBill Paul 
25396f2e892SBill Paul static void dc_reset		__P((struct dc_softc *));
25496f2e892SBill Paul static int dc_list_rx_init	__P((struct dc_softc *));
25596f2e892SBill Paul static int dc_list_tx_init	__P((struct dc_softc *));
25696f2e892SBill Paul 
2575c1cfac4SBill Paul static void dc_parse_21143_srom	__P((struct dc_softc *));
2585c1cfac4SBill Paul static void dc_decode_leaf_sia	__P((struct dc_softc *,
2595c1cfac4SBill Paul 				    struct dc_eblock_sia *));
2605c1cfac4SBill Paul static void dc_decode_leaf_mii	__P((struct dc_softc *,
2615c1cfac4SBill Paul 				    struct dc_eblock_mii *));
2625c1cfac4SBill Paul static void dc_decode_leaf_sym	__P((struct dc_softc *,
2635c1cfac4SBill Paul 				    struct dc_eblock_sym *));
2645c1cfac4SBill Paul static void dc_apply_fixup	__P((struct dc_softc *, int));
2655c1cfac4SBill Paul 
26696f2e892SBill Paul #ifdef DC_USEIOSPACE
26796f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
26896f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
26996f2e892SBill Paul #else
27096f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
27196f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
27296f2e892SBill Paul #endif
27396f2e892SBill Paul 
27496f2e892SBill Paul static device_method_t dc_methods[] = {
27596f2e892SBill Paul 	/* Device interface */
27696f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
27796f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
27896f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
27996f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
28096f2e892SBill Paul 
28196f2e892SBill Paul 	/* bus interface */
28296f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
28396f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
28496f2e892SBill Paul 
28596f2e892SBill Paul 	/* MII interface */
28696f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
28796f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
28896f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
289f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
29096f2e892SBill Paul 
29196f2e892SBill Paul 	{ 0, 0 }
29296f2e892SBill Paul };
29396f2e892SBill Paul 
29496f2e892SBill Paul static driver_t dc_driver = {
29596f2e892SBill Paul 	"dc",
29696f2e892SBill Paul 	dc_methods,
29796f2e892SBill Paul 	sizeof(struct dc_softc)
29896f2e892SBill Paul };
29996f2e892SBill Paul 
30096f2e892SBill Paul static devclass_t dc_devclass;
30101faf54bSLuigi Rizzo #ifdef __i386__
30201faf54bSLuigi Rizzo static int dc_quick=1;
30301faf54bSLuigi Rizzo SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW,
30401faf54bSLuigi Rizzo 	&dc_quick,0,"do not mdevget in dc driver");
30501faf54bSLuigi Rizzo #endif
30696f2e892SBill Paul 
307feb78939SJonathan Chen DRIVER_MODULE(if_dc, cardbus, dc_driver, dc_devclass, 0, 0);
30896f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0);
30996f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
31096f2e892SBill Paul 
31196f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
31296f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
31396f2e892SBill Paul 
31496f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
31596f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
31696f2e892SBill Paul 
31796f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
31896f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
31996f2e892SBill Paul 
320b50c6312SJonathan Lemon #define IS_MPSAFE 	0
321b50c6312SJonathan Lemon 
32296f2e892SBill Paul static void dc_delay(sc)
32396f2e892SBill Paul 	struct dc_softc		*sc;
32496f2e892SBill Paul {
32596f2e892SBill Paul 	int			idx;
32696f2e892SBill Paul 
32796f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
32896f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
32996f2e892SBill Paul }
33096f2e892SBill Paul 
33196f2e892SBill Paul static void dc_eeprom_idle(sc)
33296f2e892SBill Paul 	struct dc_softc		*sc;
33396f2e892SBill Paul {
33496f2e892SBill Paul 	register int		i;
33596f2e892SBill Paul 
33696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
33796f2e892SBill Paul 	dc_delay(sc);
33896f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
33996f2e892SBill Paul 	dc_delay(sc);
34096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
34196f2e892SBill Paul 	dc_delay(sc);
34296f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
34396f2e892SBill Paul 	dc_delay(sc);
34496f2e892SBill Paul 
34596f2e892SBill Paul 	for (i = 0; i < 25; i++) {
34696f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
34796f2e892SBill Paul 		dc_delay(sc);
34896f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
34996f2e892SBill Paul 		dc_delay(sc);
35096f2e892SBill Paul 	}
35196f2e892SBill Paul 
35296f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
35396f2e892SBill Paul 	dc_delay(sc);
35496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
35596f2e892SBill Paul 	dc_delay(sc);
35696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
35796f2e892SBill Paul 
35896f2e892SBill Paul 	return;
35996f2e892SBill Paul }
36096f2e892SBill Paul 
36196f2e892SBill Paul /*
36296f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
36396f2e892SBill Paul  */
36496f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr)
36596f2e892SBill Paul 	struct dc_softc		*sc;
36696f2e892SBill Paul 	int			addr;
36796f2e892SBill Paul {
36896f2e892SBill Paul 	register int		d, i;
36996f2e892SBill Paul 
37096f2e892SBill Paul 	/*
37196f2e892SBill Paul 	 * The AN985 has a 93C66 EEPROM on it instead of
37296f2e892SBill Paul 	 * a 93C46. It uses a different bit sequence for
37396f2e892SBill Paul 	 * specifying the "read" opcode.
37496f2e892SBill Paul 	 */
3751af8bec7SBill Paul 	if (DC_IS_CENTAUR(sc) || DC_IS_CONEXANT(sc))
37696f2e892SBill Paul 		d = addr | (DC_EECMD_READ << 2);
37796f2e892SBill Paul 	else
37896f2e892SBill Paul 		d = addr | DC_EECMD_READ;
37996f2e892SBill Paul 
38096f2e892SBill Paul 	/*
38196f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
38296f2e892SBill Paul 	 */
38396f2e892SBill Paul 	for (i = 0x400; i; i >>= 1) {
38496f2e892SBill Paul 		if (d & i) {
38596f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
38696f2e892SBill Paul 		} else {
38796f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
38896f2e892SBill Paul 		}
38996f2e892SBill Paul 		dc_delay(sc);
39096f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
39196f2e892SBill Paul 		dc_delay(sc);
39296f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
39396f2e892SBill Paul 		dc_delay(sc);
39496f2e892SBill Paul 	}
39596f2e892SBill Paul 
39696f2e892SBill Paul 	return;
39796f2e892SBill Paul }
39896f2e892SBill Paul 
39996f2e892SBill Paul /*
40096f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
40196f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
40296f2e892SBill Paul  * the EEPROM.
40396f2e892SBill Paul  */
40496f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest)
40596f2e892SBill Paul 	struct dc_softc		*sc;
40696f2e892SBill Paul 	int			addr;
40796f2e892SBill Paul 	u_int16_t		*dest;
40896f2e892SBill Paul {
40996f2e892SBill Paul 	register int		i;
41096f2e892SBill Paul 	u_int32_t		r;
41196f2e892SBill Paul 
41296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr);
41396f2e892SBill Paul 
41496f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
41596f2e892SBill Paul 		DELAY(1);
41696f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
41796f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
41896f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
41996f2e892SBill Paul 			return;
42096f2e892SBill Paul 		}
42196f2e892SBill Paul 	}
42296f2e892SBill Paul 
42396f2e892SBill Paul 	return;
42496f2e892SBill Paul }
42596f2e892SBill Paul 
42696f2e892SBill Paul /*
42796f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
428feb78939SJonathan Chen  * The Xircom X3201 has its own non-standard way to read
429feb78939SJonathan Chen  * the EEPROM, too.
430feb78939SJonathan Chen  */
431feb78939SJonathan Chen static void dc_eeprom_getword_xircom(sc, addr, dest)
432feb78939SJonathan Chen 	struct dc_softc		*sc;
433feb78939SJonathan Chen 	int			addr;
434feb78939SJonathan Chen 	u_int16_t		*dest;
435feb78939SJonathan Chen {
436feb78939SJonathan Chen 	SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
437feb78939SJonathan Chen 
438feb78939SJonathan Chen 	addr *= 2;
439feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
440feb78939SJonathan Chen 	*dest = (u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff;
441feb78939SJonathan Chen 	addr += 1;
442feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
443feb78939SJonathan Chen 	*dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff) << 8;
444feb78939SJonathan Chen 
445feb78939SJonathan Chen 	SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
446feb78939SJonathan Chen 	return;
447feb78939SJonathan Chen }
448feb78939SJonathan Chen 
449feb78939SJonathan Chen /*
450feb78939SJonathan Chen  * Read a word of data stored in the EEPROM at address 'addr.'
45196f2e892SBill Paul  */
45296f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest)
45396f2e892SBill Paul 	struct dc_softc		*sc;
45496f2e892SBill Paul 	int			addr;
45596f2e892SBill Paul 	u_int16_t		*dest;
45696f2e892SBill Paul {
45796f2e892SBill Paul 	register int		i;
45896f2e892SBill Paul 	u_int16_t		word = 0;
45996f2e892SBill Paul 
46096f2e892SBill Paul 	/* Force EEPROM to idle state. */
46196f2e892SBill Paul 	dc_eeprom_idle(sc);
46296f2e892SBill Paul 
46396f2e892SBill Paul 	/* Enter EEPROM access mode. */
46496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
46596f2e892SBill Paul 	dc_delay(sc);
46696f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
46796f2e892SBill Paul 	dc_delay(sc);
46896f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
46996f2e892SBill Paul 	dc_delay(sc);
47096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
47196f2e892SBill Paul 	dc_delay(sc);
47296f2e892SBill Paul 
47396f2e892SBill Paul 	/*
47496f2e892SBill Paul 	 * Send address of word we want to read.
47596f2e892SBill Paul 	 */
47696f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
47796f2e892SBill Paul 
47896f2e892SBill Paul 	/*
47996f2e892SBill Paul 	 * Start reading bits from EEPROM.
48096f2e892SBill Paul 	 */
48196f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
48296f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
48396f2e892SBill Paul 		dc_delay(sc);
48496f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
48596f2e892SBill Paul 			word |= i;
48696f2e892SBill Paul 		dc_delay(sc);
48796f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
48896f2e892SBill Paul 		dc_delay(sc);
48996f2e892SBill Paul 	}
49096f2e892SBill Paul 
49196f2e892SBill Paul 	/* Turn off EEPROM access mode. */
49296f2e892SBill Paul 	dc_eeprom_idle(sc);
49396f2e892SBill Paul 
49496f2e892SBill Paul 	*dest = word;
49596f2e892SBill Paul 
49696f2e892SBill Paul 	return;
49796f2e892SBill Paul }
49896f2e892SBill Paul 
49996f2e892SBill Paul /*
50096f2e892SBill Paul  * Read a sequence of words from the EEPROM.
50196f2e892SBill Paul  */
50296f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap)
50396f2e892SBill Paul 	struct dc_softc		*sc;
50496f2e892SBill Paul 	caddr_t			dest;
50596f2e892SBill Paul 	int			off;
50696f2e892SBill Paul 	int			cnt;
50796f2e892SBill Paul 	int			swap;
50896f2e892SBill Paul {
50996f2e892SBill Paul 	int			i;
51096f2e892SBill Paul 	u_int16_t		word = 0, *ptr;
51196f2e892SBill Paul 
51296f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
51396f2e892SBill Paul 		if (DC_IS_PNIC(sc))
51496f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
515feb78939SJonathan Chen 		else if (DC_IS_XIRCOM(sc))
516feb78939SJonathan Chen 			dc_eeprom_getword_xircom(sc, off + i, &word);
51796f2e892SBill Paul 		else
51896f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
51996f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
52096f2e892SBill Paul 		if (swap)
52196f2e892SBill Paul 			*ptr = ntohs(word);
52296f2e892SBill Paul 		else
52396f2e892SBill Paul 			*ptr = word;
52496f2e892SBill Paul 	}
52596f2e892SBill Paul 
52696f2e892SBill Paul 	return;
52796f2e892SBill Paul }
52896f2e892SBill Paul 
52996f2e892SBill Paul /*
53096f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
53196f2e892SBill Paul  * Application Notes pp.19-21.
53296f2e892SBill Paul  */
53396f2e892SBill Paul /*
53496f2e892SBill Paul  * Write a bit to the MII bus.
53596f2e892SBill Paul  */
53696f2e892SBill Paul static void dc_mii_writebit(sc, bit)
53796f2e892SBill Paul 	struct dc_softc		*sc;
53896f2e892SBill Paul 	int			bit;
53996f2e892SBill Paul {
54096f2e892SBill Paul 	if (bit)
54196f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO,
54296f2e892SBill Paul 		    DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT);
54396f2e892SBill Paul 	else
54496f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
54596f2e892SBill Paul 
54696f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
54796f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
54896f2e892SBill Paul 
54996f2e892SBill Paul 	return;
55096f2e892SBill Paul }
55196f2e892SBill Paul 
55296f2e892SBill Paul /*
55396f2e892SBill Paul  * Read a bit from the MII bus.
55496f2e892SBill Paul  */
55596f2e892SBill Paul static int dc_mii_readbit(sc)
55696f2e892SBill Paul 	struct dc_softc		*sc;
55796f2e892SBill Paul {
55896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR);
55996f2e892SBill Paul 	CSR_READ_4(sc, DC_SIO);
56096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
56196f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
56296f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
56396f2e892SBill Paul 		return(1);
56496f2e892SBill Paul 
56596f2e892SBill Paul 	return(0);
56696f2e892SBill Paul }
56796f2e892SBill Paul 
56896f2e892SBill Paul /*
56996f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
57096f2e892SBill Paul  */
57196f2e892SBill Paul static void dc_mii_sync(sc)
57296f2e892SBill Paul 	struct dc_softc		*sc;
57396f2e892SBill Paul {
57496f2e892SBill Paul 	register int		i;
57596f2e892SBill Paul 
57696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
57796f2e892SBill Paul 
57896f2e892SBill Paul 	for (i = 0; i < 32; i++)
57996f2e892SBill Paul 		dc_mii_writebit(sc, 1);
58096f2e892SBill Paul 
58196f2e892SBill Paul 	return;
58296f2e892SBill Paul }
58396f2e892SBill Paul 
58496f2e892SBill Paul /*
58596f2e892SBill Paul  * Clock a series of bits through the MII.
58696f2e892SBill Paul  */
58796f2e892SBill Paul static void dc_mii_send(sc, bits, cnt)
58896f2e892SBill Paul 	struct dc_softc		*sc;
58996f2e892SBill Paul 	u_int32_t		bits;
59096f2e892SBill Paul 	int			cnt;
59196f2e892SBill Paul {
59296f2e892SBill Paul 	int			i;
59396f2e892SBill Paul 
59496f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
59596f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
59696f2e892SBill Paul }
59796f2e892SBill Paul 
59896f2e892SBill Paul /*
59996f2e892SBill Paul  * Read an PHY register through the MII.
60096f2e892SBill Paul  */
60196f2e892SBill Paul static int dc_mii_readreg(sc, frame)
60296f2e892SBill Paul 	struct dc_softc		*sc;
60396f2e892SBill Paul 	struct dc_mii_frame	*frame;
60496f2e892SBill Paul 
60596f2e892SBill Paul {
606d1ce9105SBill Paul 	int			i, ack;
60796f2e892SBill Paul 
608d1ce9105SBill Paul 	DC_LOCK(sc);
60996f2e892SBill Paul 
61096f2e892SBill Paul 	/*
61196f2e892SBill Paul 	 * Set up frame for RX.
61296f2e892SBill Paul 	 */
61396f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
61496f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
61596f2e892SBill Paul 	frame->mii_turnaround = 0;
61696f2e892SBill Paul 	frame->mii_data = 0;
61796f2e892SBill Paul 
61896f2e892SBill Paul 	/*
61996f2e892SBill Paul 	 * Sync the PHYs.
62096f2e892SBill Paul 	 */
62196f2e892SBill Paul 	dc_mii_sync(sc);
62296f2e892SBill Paul 
62396f2e892SBill Paul 	/*
62496f2e892SBill Paul 	 * Send command/address info.
62596f2e892SBill Paul 	 */
62696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
62796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
62896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
62996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
63096f2e892SBill Paul 
63196f2e892SBill Paul #ifdef notdef
63296f2e892SBill Paul 	/* Idle bit */
63396f2e892SBill Paul 	dc_mii_writebit(sc, 1);
63496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
63596f2e892SBill Paul #endif
63696f2e892SBill Paul 
63796f2e892SBill Paul 	/* Check for ack */
63896f2e892SBill Paul 	ack = dc_mii_readbit(sc);
63996f2e892SBill Paul 
64096f2e892SBill Paul 	/*
64196f2e892SBill Paul 	 * Now try reading data bits. If the ack failed, we still
64296f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
64396f2e892SBill Paul 	 */
64496f2e892SBill Paul 	if (ack) {
64596f2e892SBill Paul 		for(i = 0; i < 16; i++) {
64696f2e892SBill Paul 			dc_mii_readbit(sc);
64796f2e892SBill Paul 		}
64896f2e892SBill Paul 		goto fail;
64996f2e892SBill Paul 	}
65096f2e892SBill Paul 
65196f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
65296f2e892SBill Paul 		if (!ack) {
65396f2e892SBill Paul 			if (dc_mii_readbit(sc))
65496f2e892SBill Paul 				frame->mii_data |= i;
65596f2e892SBill Paul 		}
65696f2e892SBill Paul 	}
65796f2e892SBill Paul 
65896f2e892SBill Paul fail:
65996f2e892SBill Paul 
66096f2e892SBill Paul 	dc_mii_writebit(sc, 0);
66196f2e892SBill Paul 	dc_mii_writebit(sc, 0);
66296f2e892SBill Paul 
663d1ce9105SBill Paul 	DC_UNLOCK(sc);
66496f2e892SBill Paul 
66596f2e892SBill Paul 	if (ack)
66696f2e892SBill Paul 		return(1);
66796f2e892SBill Paul 	return(0);
66896f2e892SBill Paul }
66996f2e892SBill Paul 
67096f2e892SBill Paul /*
67196f2e892SBill Paul  * Write to a PHY register through the MII.
67296f2e892SBill Paul  */
67396f2e892SBill Paul static int dc_mii_writereg(sc, frame)
67496f2e892SBill Paul 	struct dc_softc		*sc;
67596f2e892SBill Paul 	struct dc_mii_frame	*frame;
67696f2e892SBill Paul 
67796f2e892SBill Paul {
678d1ce9105SBill Paul 	DC_LOCK(sc);
67996f2e892SBill Paul 	/*
68096f2e892SBill Paul 	 * Set up frame for TX.
68196f2e892SBill Paul 	 */
68296f2e892SBill Paul 
68396f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
68496f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
68596f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
68696f2e892SBill Paul 
68796f2e892SBill Paul 	/*
68896f2e892SBill Paul 	 * Sync the PHYs.
68996f2e892SBill Paul 	 */
69096f2e892SBill Paul 	dc_mii_sync(sc);
69196f2e892SBill Paul 
69296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
69396f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
69496f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
69596f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
69696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
69796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
69896f2e892SBill Paul 
69996f2e892SBill Paul 	/* Idle bit. */
70096f2e892SBill Paul 	dc_mii_writebit(sc, 0);
70196f2e892SBill Paul 	dc_mii_writebit(sc, 0);
70296f2e892SBill Paul 
703d1ce9105SBill Paul 	DC_UNLOCK(sc);
70496f2e892SBill Paul 
70596f2e892SBill Paul 	return(0);
70696f2e892SBill Paul }
70796f2e892SBill Paul 
70896f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg)
70996f2e892SBill Paul 	device_t		dev;
71096f2e892SBill Paul 	int			phy, reg;
71196f2e892SBill Paul {
71296f2e892SBill Paul 	struct dc_mii_frame	frame;
71396f2e892SBill Paul 	struct dc_softc		*sc;
714c85c4667SBill Paul 	int			i, rval, phy_reg = 0;
71596f2e892SBill Paul 
71696f2e892SBill Paul 	sc = device_get_softc(dev);
71796f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
71896f2e892SBill Paul 
71996f2e892SBill Paul 	/*
72096f2e892SBill Paul 	 * Note: both the AL981 and AN985 have internal PHYs,
72196f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
72296f2e892SBill Paul 	 * registers while the AN985 uses a serial MII interface.
72396f2e892SBill Paul 	 * The AN985's MII interface is also buggy in that you
72496f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
72596f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
72696f2e892SBill Paul 	 * that the PHY is at MII address 1.
72796f2e892SBill Paul 	 */
72896f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
72996f2e892SBill Paul 		return(0);
73096f2e892SBill Paul 
7311af8bec7SBill Paul 	/*
7321af8bec7SBill Paul 	 * Note: the ukphy probes of the RS7112 report a PHY at
7331af8bec7SBill Paul 	 * MII address 0 (possibly HomePNA?) and 1 (ethernet)
7341af8bec7SBill Paul 	 * so we only respond to correct one.
7351af8bec7SBill Paul 	 */
7361af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
7371af8bec7SBill Paul 		return(0);
7381af8bec7SBill Paul 
7395c1cfac4SBill Paul 	if (sc->dc_pmode != DC_PMODE_MII) {
74096f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
74196f2e892SBill Paul 			switch(reg) {
74296f2e892SBill Paul 			case MII_BMSR:
74396f2e892SBill Paul 			/*
74496f2e892SBill Paul 			 * Fake something to make the probe
74596f2e892SBill Paul 			 * code think there's a PHY here.
74696f2e892SBill Paul 			 */
74796f2e892SBill Paul 				return(BMSR_MEDIAMASK);
74896f2e892SBill Paul 				break;
74996f2e892SBill Paul 			case MII_PHYIDR1:
75096f2e892SBill Paul 				if (DC_IS_PNIC(sc))
75196f2e892SBill Paul 					return(DC_VENDORID_LO);
75296f2e892SBill Paul 				return(DC_VENDORID_DEC);
75396f2e892SBill Paul 				break;
75496f2e892SBill Paul 			case MII_PHYIDR2:
75596f2e892SBill Paul 				if (DC_IS_PNIC(sc))
75696f2e892SBill Paul 					return(DC_DEVICEID_82C168);
75796f2e892SBill Paul 				return(DC_DEVICEID_21143);
75896f2e892SBill Paul 				break;
75996f2e892SBill Paul 			default:
76096f2e892SBill Paul 				return(0);
76196f2e892SBill Paul 				break;
76296f2e892SBill Paul 			}
76396f2e892SBill Paul 		} else
76496f2e892SBill Paul 			return(0);
76596f2e892SBill Paul 	}
76696f2e892SBill Paul 
76796f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
76896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
76996f2e892SBill Paul 		    (phy << 23) | (reg << 18));
77096f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
77196f2e892SBill Paul 			DELAY(1);
77296f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
77396f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
77496f2e892SBill Paul 				rval &= 0xFFFF;
77596f2e892SBill Paul 				return(rval == 0xFFFF ? 0 : rval);
77696f2e892SBill Paul 			}
77796f2e892SBill Paul 		}
77896f2e892SBill Paul 		return(0);
77996f2e892SBill Paul 	}
78096f2e892SBill Paul 
78196f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
78296f2e892SBill Paul 		switch(reg) {
78396f2e892SBill Paul 		case MII_BMCR:
78496f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
78596f2e892SBill Paul 			break;
78696f2e892SBill Paul 		case MII_BMSR:
78796f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
78896f2e892SBill Paul 			break;
78996f2e892SBill Paul 		case MII_PHYIDR1:
79096f2e892SBill Paul 			phy_reg = DC_AL_VENID;
79196f2e892SBill Paul 			break;
79296f2e892SBill Paul 		case MII_PHYIDR2:
79396f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
79496f2e892SBill Paul 			break;
79596f2e892SBill Paul 		case MII_ANAR:
79696f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
79796f2e892SBill Paul 			break;
79896f2e892SBill Paul 		case MII_ANLPAR:
79996f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
80096f2e892SBill Paul 			break;
80196f2e892SBill Paul 		case MII_ANER:
80296f2e892SBill Paul 			phy_reg = DC_AL_ANER;
80396f2e892SBill Paul 			break;
80496f2e892SBill Paul 		default:
80596f2e892SBill Paul 			printf("dc%d: phy_read: bad phy register %x\n",
80696f2e892SBill Paul 			    sc->dc_unit, reg);
80796f2e892SBill Paul 			return(0);
80896f2e892SBill Paul 			break;
80996f2e892SBill Paul 		}
81096f2e892SBill Paul 
81196f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
81296f2e892SBill Paul 
81396f2e892SBill Paul 		if (rval == 0xFFFF)
81496f2e892SBill Paul 			return(0);
81596f2e892SBill Paul 		return(rval);
81696f2e892SBill Paul 	}
81796f2e892SBill Paul 
81896f2e892SBill Paul 	frame.mii_phyaddr = phy;
81996f2e892SBill Paul 	frame.mii_regaddr = reg;
820419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
821f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
822f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
823419146d9SBill Paul 	}
82496f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
825419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
826f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
82796f2e892SBill Paul 
82896f2e892SBill Paul 	return(frame.mii_data);
82996f2e892SBill Paul }
83096f2e892SBill Paul 
83196f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data)
83296f2e892SBill Paul 	device_t		dev;
83396f2e892SBill Paul 	int			phy, reg, data;
83496f2e892SBill Paul {
83596f2e892SBill Paul 	struct dc_softc		*sc;
83696f2e892SBill Paul 	struct dc_mii_frame	frame;
837c85c4667SBill Paul 	int			i, phy_reg = 0;
83896f2e892SBill Paul 
83996f2e892SBill Paul 	sc = device_get_softc(dev);
84096f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
84196f2e892SBill Paul 
84296f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
84396f2e892SBill Paul 		return(0);
84496f2e892SBill Paul 
8451af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
8461af8bec7SBill Paul 		return(0);
8471af8bec7SBill Paul 
84896f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
84996f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
85096f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
85196f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
85296f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
85396f2e892SBill Paul 				break;
85496f2e892SBill Paul 		}
85596f2e892SBill Paul 		return(0);
85696f2e892SBill Paul 	}
85796f2e892SBill Paul 
85896f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
85996f2e892SBill Paul 		switch(reg) {
86096f2e892SBill Paul 		case MII_BMCR:
86196f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
86296f2e892SBill Paul 			break;
86396f2e892SBill Paul 		case MII_BMSR:
86496f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
86596f2e892SBill Paul 			break;
86696f2e892SBill Paul 		case MII_PHYIDR1:
86796f2e892SBill Paul 			phy_reg = DC_AL_VENID;
86896f2e892SBill Paul 			break;
86996f2e892SBill Paul 		case MII_PHYIDR2:
87096f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
87196f2e892SBill Paul 			break;
87296f2e892SBill Paul 		case MII_ANAR:
87396f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
87496f2e892SBill Paul 			break;
87596f2e892SBill Paul 		case MII_ANLPAR:
87696f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
87796f2e892SBill Paul 			break;
87896f2e892SBill Paul 		case MII_ANER:
87996f2e892SBill Paul 			phy_reg = DC_AL_ANER;
88096f2e892SBill Paul 			break;
88196f2e892SBill Paul 		default:
88296f2e892SBill Paul 			printf("dc%d: phy_write: bad phy register %x\n",
88396f2e892SBill Paul 			    sc->dc_unit, reg);
88496f2e892SBill Paul 			return(0);
88596f2e892SBill Paul 			break;
88696f2e892SBill Paul 		}
88796f2e892SBill Paul 
88896f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
88996f2e892SBill Paul 		return(0);
89096f2e892SBill Paul 	}
89196f2e892SBill Paul 
89296f2e892SBill Paul 	frame.mii_phyaddr = phy;
89396f2e892SBill Paul 	frame.mii_regaddr = reg;
89496f2e892SBill Paul 	frame.mii_data = data;
89596f2e892SBill Paul 
896419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
897f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
898f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
899419146d9SBill Paul 	}
90096f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
901419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
902f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
90396f2e892SBill Paul 
90496f2e892SBill Paul 	return(0);
90596f2e892SBill Paul }
90696f2e892SBill Paul 
90796f2e892SBill Paul static void dc_miibus_statchg(dev)
90896f2e892SBill Paul 	device_t		dev;
90996f2e892SBill Paul {
91096f2e892SBill Paul 	struct dc_softc		*sc;
91196f2e892SBill Paul 	struct mii_data		*mii;
912f43d9309SBill Paul 	struct ifmedia		*ifm;
91396f2e892SBill Paul 
91496f2e892SBill Paul 	sc = device_get_softc(dev);
91596f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
91696f2e892SBill Paul 		return;
9175c1cfac4SBill Paul 
91896f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
919f43d9309SBill Paul 	ifm = &mii->mii_media;
920f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
921f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
922f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
923f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
924f43d9309SBill Paul 	} else {
92596f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
92696f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
927f43d9309SBill Paul 	}
928f43d9309SBill Paul 
929f43d9309SBill Paul 	return;
930f43d9309SBill Paul }
931f43d9309SBill Paul 
932f43d9309SBill Paul /*
933f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
934f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
935f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
936f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
937f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
938f43d9309SBill Paul  * with it itself. *sigh*
939f43d9309SBill Paul  */
940f43d9309SBill Paul static void dc_miibus_mediainit(dev)
941f43d9309SBill Paul 	device_t		dev;
942f43d9309SBill Paul {
943f43d9309SBill Paul 	struct dc_softc		*sc;
944f43d9309SBill Paul 	struct mii_data		*mii;
945f43d9309SBill Paul 	struct ifmedia		*ifm;
946f43d9309SBill Paul 	int			rev;
947f43d9309SBill Paul 
948f43d9309SBill Paul 	rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
949f43d9309SBill Paul 
950f43d9309SBill Paul 	sc = device_get_softc(dev);
951f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
952f43d9309SBill Paul 	ifm = &mii->mii_media;
953f43d9309SBill Paul 
954f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
955f43d9309SBill Paul 		ifmedia_add(ifm, IFM_ETHER|IFM_homePNA, 0, NULL);
95696f2e892SBill Paul 
95796f2e892SBill Paul 	return;
95896f2e892SBill Paul }
95996f2e892SBill Paul 
96096f2e892SBill Paul #define DC_POLY		0xEDB88320
96179d11e09SBill Paul #define DC_BITS_512	9
96279d11e09SBill Paul #define DC_BITS_128	7
96379d11e09SBill Paul #define DC_BITS_64	6
96496f2e892SBill Paul 
96596f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr)
96696f2e892SBill Paul 	struct dc_softc		*sc;
96796f2e892SBill Paul 	caddr_t			addr;
96896f2e892SBill Paul {
96996f2e892SBill Paul 	u_int32_t		idx, bit, data, crc;
97096f2e892SBill Paul 
97196f2e892SBill Paul 	/* Compute CRC for the address value. */
97296f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
97396f2e892SBill Paul 
97496f2e892SBill Paul 	for (idx = 0; idx < 6; idx++) {
97596f2e892SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
97696f2e892SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0);
97796f2e892SBill Paul 	}
97896f2e892SBill Paul 
97979d11e09SBill Paul 	/*
98079d11e09SBill Paul 	 * The hash table on the PNIC II and the MX98715AEC-C/D/E
98179d11e09SBill Paul 	 * chips is only 128 bits wide.
98279d11e09SBill Paul 	 */
98379d11e09SBill Paul 	if (sc->dc_flags & DC_128BIT_HASH)
98479d11e09SBill Paul 		return (crc & ((1 << DC_BITS_128) - 1));
98596f2e892SBill Paul 
98679d11e09SBill Paul 	/* The hash table on the MX98715BEC is only 64 bits wide. */
98779d11e09SBill Paul 	if (sc->dc_flags & DC_64BIT_HASH)
98879d11e09SBill Paul 		return (crc & ((1 << DC_BITS_64) - 1));
98979d11e09SBill Paul 
990feb78939SJonathan Chen 	/* Xircom's hash filtering table is different (read: weird) */
991feb78939SJonathan Chen 	/* Xircom uses the LEAST significant bits */
992feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
993feb78939SJonathan Chen 		if ((crc & 0x180) == 0x180)
994feb78939SJonathan Chen 			return (crc & 0x0F) + (crc	& 0x70)*3 + (14 << 4);
995feb78939SJonathan Chen 		else
996feb78939SJonathan Chen 			return (crc & 0x1F) + ((crc>>1) & 0xF0)*3 + (12 << 4);
997feb78939SJonathan Chen 	}
998feb78939SJonathan Chen 
99979d11e09SBill Paul 	return (crc & ((1 << DC_BITS_512) - 1));
100096f2e892SBill Paul }
100196f2e892SBill Paul 
100296f2e892SBill Paul /*
100396f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
100496f2e892SBill Paul  */
100596f2e892SBill Paul static u_int32_t dc_crc_be(addr)
100696f2e892SBill Paul 	caddr_t			addr;
100796f2e892SBill Paul {
100896f2e892SBill Paul 	u_int32_t		crc, carry;
100996f2e892SBill Paul 	int			i, j;
101096f2e892SBill Paul 	u_int8_t		c;
101196f2e892SBill Paul 
101296f2e892SBill Paul 	/* Compute CRC for the address value. */
101396f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
101496f2e892SBill Paul 
101596f2e892SBill Paul 	for (i = 0; i < 6; i++) {
101696f2e892SBill Paul 		c = *(addr + i);
101796f2e892SBill Paul 		for (j = 0; j < 8; j++) {
101896f2e892SBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
101996f2e892SBill Paul 			crc <<= 1;
102096f2e892SBill Paul 			c >>= 1;
102196f2e892SBill Paul 			if (carry)
102296f2e892SBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
102396f2e892SBill Paul 		}
102496f2e892SBill Paul 	}
102596f2e892SBill Paul 
102696f2e892SBill Paul 	/* return the filter bit position */
102796f2e892SBill Paul 	return((crc >> 26) & 0x0000003F);
102896f2e892SBill Paul }
102996f2e892SBill Paul 
103096f2e892SBill Paul /*
103196f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
103296f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
103396f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
103496f2e892SBill Paul  *
103596f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
103696f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
103796f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
103896f2e892SBill Paul  * we need that too.
103996f2e892SBill Paul  */
104096f2e892SBill Paul void dc_setfilt_21143(sc)
104196f2e892SBill Paul 	struct dc_softc		*sc;
104296f2e892SBill Paul {
104396f2e892SBill Paul 	struct dc_desc		*sframe;
104496f2e892SBill Paul 	u_int32_t		h, *sp;
104596f2e892SBill Paul 	struct ifmultiaddr	*ifma;
104696f2e892SBill Paul 	struct ifnet		*ifp;
104796f2e892SBill Paul 	int			i;
104896f2e892SBill Paul 
104996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
105096f2e892SBill Paul 
105196f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
105296f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
105396f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
105496f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
105596f2e892SBill Paul 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
105696f2e892SBill Paul 	bzero((char *)sp, DC_SFRAME_LEN);
105796f2e892SBill Paul 
105896f2e892SBill Paul 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
105996f2e892SBill Paul 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
106096f2e892SBill Paul 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
106196f2e892SBill Paul 
106296f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
106396f2e892SBill Paul 
106496f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
106596f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
106696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
106796f2e892SBill Paul 	else
106896f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
106996f2e892SBill Paul 
107096f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
107196f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
107296f2e892SBill Paul 	else
107396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
107496f2e892SBill Paul 
10756817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
107696f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
107796f2e892SBill Paul 			continue;
107896f2e892SBill Paul 		h = dc_crc_le(sc,
107996f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
108096f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
108196f2e892SBill Paul 	}
108296f2e892SBill Paul 
108396f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
108496f2e892SBill Paul 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
108596f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
108696f2e892SBill Paul 	}
108796f2e892SBill Paul 
108896f2e892SBill Paul 	/* Set our MAC address */
108996f2e892SBill Paul 	sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
109096f2e892SBill Paul 	sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
109196f2e892SBill Paul 	sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
109296f2e892SBill Paul 
109396f2e892SBill Paul 	sframe->dc_status = DC_TXSTAT_OWN;
109496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
109596f2e892SBill Paul 
109696f2e892SBill Paul 	/*
109796f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
109896f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
109996f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
110096f2e892SBill Paul 	 * medicine.
110196f2e892SBill Paul 	 */
110296f2e892SBill Paul 	DELAY(10000);
110396f2e892SBill Paul 
110496f2e892SBill Paul 	ifp->if_timer = 5;
110596f2e892SBill Paul 
110696f2e892SBill Paul 	return;
110796f2e892SBill Paul }
110896f2e892SBill Paul 
110996f2e892SBill Paul void dc_setfilt_admtek(sc)
111096f2e892SBill Paul 	struct dc_softc		*sc;
111196f2e892SBill Paul {
111296f2e892SBill Paul 	struct ifnet		*ifp;
111396f2e892SBill Paul 	int			h = 0;
111496f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
111596f2e892SBill Paul 	struct ifmultiaddr	*ifma;
111696f2e892SBill Paul 
111796f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
111896f2e892SBill Paul 
111996f2e892SBill Paul 	/* Init our MAC address */
112096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
112196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
112296f2e892SBill Paul 
112396f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
112496f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
112596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
112696f2e892SBill Paul 	else
112796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
112896f2e892SBill Paul 
112996f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
113096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
113196f2e892SBill Paul 	else
113296f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
113396f2e892SBill Paul 
113496f2e892SBill Paul 	/* first, zot all the existing hash bits */
113596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
113696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
113796f2e892SBill Paul 
113896f2e892SBill Paul 	/*
113996f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
114096f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
114196f2e892SBill Paul 	 */
114296f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
114396f2e892SBill Paul 		return;
114496f2e892SBill Paul 
114596f2e892SBill Paul 	/* now program new ones */
11466817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
114796f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
114896f2e892SBill Paul 			continue;
114996f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
115096f2e892SBill Paul 		if (h < 32)
115196f2e892SBill Paul 			hashes[0] |= (1 << h);
115296f2e892SBill Paul 		else
115396f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
115496f2e892SBill Paul 	}
115596f2e892SBill Paul 
115696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
115796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
115896f2e892SBill Paul 
115996f2e892SBill Paul 	return;
116096f2e892SBill Paul }
116196f2e892SBill Paul 
116296f2e892SBill Paul void dc_setfilt_asix(sc)
116396f2e892SBill Paul 	struct dc_softc		*sc;
116496f2e892SBill Paul {
116596f2e892SBill Paul 	struct ifnet		*ifp;
116696f2e892SBill Paul 	int			h = 0;
116796f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
116896f2e892SBill Paul 	struct ifmultiaddr	*ifma;
116996f2e892SBill Paul 
117096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
117196f2e892SBill Paul 
117296f2e892SBill Paul         /* Init our MAC address */
117396f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
117496f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
117596f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
117696f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
117796f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
117896f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
117996f2e892SBill Paul 
118096f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
118196f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
118296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
118396f2e892SBill Paul 	else
118496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
118596f2e892SBill Paul 
118696f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
118796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
118896f2e892SBill Paul 	else
118996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
119096f2e892SBill Paul 
119196f2e892SBill Paul 	/*
119296f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
119396f2e892SBill Paul 	 * of broadcast frames.
119496f2e892SBill Paul 	 */
119596f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
119696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
119796f2e892SBill Paul 	else
119896f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
119996f2e892SBill Paul 
120096f2e892SBill Paul 	/* first, zot all the existing hash bits */
120196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
120296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
120396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
120496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
120596f2e892SBill Paul 
120696f2e892SBill Paul 	/*
120796f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
120896f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
120996f2e892SBill Paul 	 */
121096f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
121196f2e892SBill Paul 		return;
121296f2e892SBill Paul 
121396f2e892SBill Paul 	/* now program new ones */
12146817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
121596f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
121696f2e892SBill Paul 			continue;
121796f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
121896f2e892SBill Paul 		if (h < 32)
121996f2e892SBill Paul 			hashes[0] |= (1 << h);
122096f2e892SBill Paul 		else
122196f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
122296f2e892SBill Paul 	}
122396f2e892SBill Paul 
122496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
122596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
122696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
122796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
122896f2e892SBill Paul 
122996f2e892SBill Paul 	return;
123096f2e892SBill Paul }
123196f2e892SBill Paul 
1232feb78939SJonathan Chen void dc_setfilt_xircom(sc)
1233feb78939SJonathan Chen 	struct dc_softc		*sc;
1234feb78939SJonathan Chen {
1235feb78939SJonathan Chen 	struct dc_desc		*sframe;
1236feb78939SJonathan Chen 	u_int32_t		h, *sp;
1237feb78939SJonathan Chen 	struct ifmultiaddr	*ifma;
1238feb78939SJonathan Chen 	struct ifnet		*ifp;
1239feb78939SJonathan Chen 	int			i;
1240feb78939SJonathan Chen 
1241feb78939SJonathan Chen 	ifp = &sc->arpcom.ac_if;
1242feb78939SJonathan Chen 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
1243feb78939SJonathan Chen 
1244feb78939SJonathan Chen 	i = sc->dc_cdata.dc_tx_prod;
1245feb78939SJonathan Chen 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
1246feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_cnt++;
1247feb78939SJonathan Chen 	sframe = &sc->dc_ldata->dc_tx_list[i];
1248feb78939SJonathan Chen 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
1249feb78939SJonathan Chen 	bzero((char *)sp, DC_SFRAME_LEN);
1250feb78939SJonathan Chen 
1251feb78939SJonathan Chen 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
1252feb78939SJonathan Chen 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
1253feb78939SJonathan Chen 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
1254feb78939SJonathan Chen 
1255feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
1256feb78939SJonathan Chen 
1257feb78939SJonathan Chen 	/* If we want promiscuous mode, set the allframes bit. */
1258feb78939SJonathan Chen 	if (ifp->if_flags & IFF_PROMISC)
1259feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1260feb78939SJonathan Chen 	else
1261feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1262feb78939SJonathan Chen 
1263feb78939SJonathan Chen 	if (ifp->if_flags & IFF_ALLMULTI)
1264feb78939SJonathan Chen  		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1265feb78939SJonathan Chen 	else
1266feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1267feb78939SJonathan Chen 
12686817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
1269feb78939SJonathan Chen 		if (ifma->ifma_addr->sa_family != AF_LINK)
1270feb78939SJonathan Chen 			continue;
12711d5e5310SBill Paul 		h = dc_crc_le(sc,
12721d5e5310SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1273feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1274feb78939SJonathan Chen 	}
1275feb78939SJonathan Chen 
1276feb78939SJonathan Chen 	if (ifp->if_flags & IFF_BROADCAST) {
1277feb78939SJonathan Chen 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
1278feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1279feb78939SJonathan Chen 	}
1280feb78939SJonathan Chen 
1281feb78939SJonathan Chen 	/* Set our MAC address */
1282feb78939SJonathan Chen 	sp[0] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
1283feb78939SJonathan Chen 	sp[1] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
1284feb78939SJonathan Chen 	sp[2] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
1285feb78939SJonathan Chen 
1286feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
1287feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
1288feb78939SJonathan Chen 	ifp->if_flags |= IFF_RUNNING;
1289feb78939SJonathan Chen 	sframe->dc_status = DC_TXSTAT_OWN;
1290feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
1291feb78939SJonathan Chen 
1292feb78939SJonathan Chen 	/*
1293feb78939SJonathan Chen 	 * wait some time...
1294feb78939SJonathan Chen 	 */
1295feb78939SJonathan Chen 	DELAY(1000);
1296feb78939SJonathan Chen 
1297feb78939SJonathan Chen 	ifp->if_timer = 5;
1298feb78939SJonathan Chen 
1299feb78939SJonathan Chen 	return;
1300feb78939SJonathan Chen }
1301feb78939SJonathan Chen 
130296f2e892SBill Paul static void dc_setfilt(sc)
130396f2e892SBill Paul 	struct dc_softc		*sc;
130496f2e892SBill Paul {
130596f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
13061af8bec7SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc))
130796f2e892SBill Paul 		dc_setfilt_21143(sc);
130896f2e892SBill Paul 
130996f2e892SBill Paul 	if (DC_IS_ASIX(sc))
131096f2e892SBill Paul 		dc_setfilt_asix(sc);
131196f2e892SBill Paul 
131296f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
131396f2e892SBill Paul 		dc_setfilt_admtek(sc);
131496f2e892SBill Paul 
1315feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc))
1316feb78939SJonathan Chen 		dc_setfilt_xircom(sc);
1317feb78939SJonathan Chen 
131896f2e892SBill Paul  	return;
131996f2e892SBill Paul }
132096f2e892SBill Paul 
132196f2e892SBill Paul /*
132296f2e892SBill Paul  * In order to fiddle with the
132396f2e892SBill Paul  * 'full-duplex' and '100Mbps' bits in the netconfig register, we
132496f2e892SBill Paul  * first have to put the transmit and/or receive logic in the idle state.
132596f2e892SBill Paul  */
132696f2e892SBill Paul static void dc_setcfg(sc, media)
132796f2e892SBill Paul 	struct dc_softc		*sc;
132896f2e892SBill Paul 	int			media;
132996f2e892SBill Paul {
133096f2e892SBill Paul 	int			i, restart = 0;
133196f2e892SBill Paul 	u_int32_t		isr;
133296f2e892SBill Paul 
133396f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
133496f2e892SBill Paul 		return;
133596f2e892SBill Paul 
133696f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) {
133796f2e892SBill Paul 		restart = 1;
133896f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
133996f2e892SBill Paul 
134096f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
134196f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
1342d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE &&
134396f2e892SBill Paul 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED)
134496f2e892SBill Paul 				break;
1345d467c136SBill Paul 			DELAY(10);
134696f2e892SBill Paul 		}
134796f2e892SBill Paul 
134896f2e892SBill Paul 		if (i == DC_TIMEOUT)
134996f2e892SBill Paul 			printf("dc%d: failed to force tx and "
135096f2e892SBill Paul 				"rx to idle state\n", sc->dc_unit);
135196f2e892SBill Paul 	}
135296f2e892SBill Paul 
135396f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1354042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1355042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
135696f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
13578273d5f8SBill Paul 			int	watchdogreg;
13588273d5f8SBill Paul 
1359bf645417SBill Paul 			if (DC_IS_INTEL(sc)) {
13608273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
13618273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
13628273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
13638273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
13644c2efe27SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
1365bf645417SBill Paul 			} else {
1366bf645417SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
1367bf645417SBill Paul 			}
136896f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
136996f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
137096f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
137196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
137296f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
137388d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
137496f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
137596f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1376e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1377e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
137896f2e892SBill Paul 		} else {
137996f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
138096f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
138196f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
138296f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
138396f2e892SBill Paul 			}
1384318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1385318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1386318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
13875c1cfac4SBill Paul 			if (DC_IS_INTEL(sc))
13885c1cfac4SBill Paul 				dc_apply_fixup(sc,
13895c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
13905c1cfac4SBill Paul 				    IFM_100_TX|IFM_FDX : IFM_100_TX);
139196f2e892SBill Paul 		}
139296f2e892SBill Paul 	}
139396f2e892SBill Paul 
139496f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1395042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1396042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
139796f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
13988273d5f8SBill Paul 			int	watchdogreg;
13998273d5f8SBill Paul 
14008273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
14014c2efe27SBill Paul 			if (DC_IS_INTEL(sc)) {
14028273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
14038273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
14048273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
14058273d5f8SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
14064c2efe27SBill Paul 			} else {
14074c2efe27SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
14084c2efe27SBill Paul 			}
140996f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
141096f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
141196f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
141296f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
141388d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
141496f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
141596f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1416e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1417e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
141896f2e892SBill Paul 		} else {
141996f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
142096f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
142196f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
142296f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
142396f2e892SBill Paul 			}
142496f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1425318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
142696f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
14275c1cfac4SBill Paul 			if (DC_IS_INTEL(sc)) {
14285c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET);
14295c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
14305c1cfac4SBill Paul 				if ((media & IFM_GMASK) == IFM_FDX)
14315c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D);
14325c1cfac4SBill Paul 				else
14335c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F);
14345c1cfac4SBill Paul 				DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
14355c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL,
14365c1cfac4SBill Paul 				    DC_TCTL_AUTONEGENBL);
14375c1cfac4SBill Paul 				dc_apply_fixup(sc,
14385c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14395c1cfac4SBill Paul 				    IFM_10_T|IFM_FDX : IFM_10_T);
14405c1cfac4SBill Paul 				DELAY(20000);
14415c1cfac4SBill Paul 			}
144296f2e892SBill Paul 		}
144396f2e892SBill Paul 	}
144496f2e892SBill Paul 
1445f43d9309SBill Paul 	/*
1446f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1447f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1448f43d9309SBill Paul 	 * on the external MII port.
1449f43d9309SBill Paul 	 */
1450f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
1451f43d9309SBill Paul 		if (IFM_SUBTYPE(media) == IFM_homePNA) {
1452f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1453f43d9309SBill Paul 			sc->dc_link = 1;
1454f43d9309SBill Paul 		} else {
1455f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1456f43d9309SBill Paul 		}
1457f43d9309SBill Paul 	}
1458f43d9309SBill Paul 
145996f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
146096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
146196f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
146296f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
146396f2e892SBill Paul 	} else {
146496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
146596f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
146696f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
146796f2e892SBill Paul 	}
146896f2e892SBill Paul 
146996f2e892SBill Paul 	if (restart)
147096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON);
147196f2e892SBill Paul 
147296f2e892SBill Paul 	return;
147396f2e892SBill Paul }
147496f2e892SBill Paul 
147596f2e892SBill Paul static void dc_reset(sc)
147696f2e892SBill Paul 	struct dc_softc		*sc;
147796f2e892SBill Paul {
147896f2e892SBill Paul 	register int		i;
147996f2e892SBill Paul 
148096f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
148196f2e892SBill Paul 
148296f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
148396f2e892SBill Paul 		DELAY(10);
148496f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
148596f2e892SBill Paul 			break;
148696f2e892SBill Paul 	}
148796f2e892SBill Paul 
14881af8bec7SBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) ||
14891d5e5310SBill Paul 	    DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) {
149096f2e892SBill Paul 		DELAY(10000);
149196f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
149296f2e892SBill Paul 		i = 0;
149396f2e892SBill Paul 	}
149496f2e892SBill Paul 
149596f2e892SBill Paul 	if (i == DC_TIMEOUT)
149696f2e892SBill Paul 		printf("dc%d: reset never completed!\n", sc->dc_unit);
149796f2e892SBill Paul 
149896f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
149996f2e892SBill Paul 	DELAY(1000);
150096f2e892SBill Paul 
150196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
150296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
150396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
150496f2e892SBill Paul 
150591cc2adbSBill Paul 	/*
150691cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
150791cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
150891cc2adbSBill Paul 	 * into a state where it will never come out of reset
150991cc2adbSBill Paul 	 * until we reset the whole chip again.
151091cc2adbSBill Paul 	 */
15115c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
151291cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
15135c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_10BTCTRL, 0);
15145c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
15155c1cfac4SBill Paul 	}
151691cc2adbSBill Paul 
151796f2e892SBill Paul         return;
151896f2e892SBill Paul }
151996f2e892SBill Paul 
152096f2e892SBill Paul static struct dc_type *dc_devtype(dev)
152196f2e892SBill Paul 	device_t		dev;
152296f2e892SBill Paul {
152396f2e892SBill Paul 	struct dc_type		*t;
152496f2e892SBill Paul 	u_int32_t		rev;
152596f2e892SBill Paul 
152696f2e892SBill Paul 	t = dc_devs;
152796f2e892SBill Paul 
152896f2e892SBill Paul 	while(t->dc_name != NULL) {
152996f2e892SBill Paul 		if ((pci_get_vendor(dev) == t->dc_vid) &&
153096f2e892SBill Paul 		    (pci_get_device(dev) == t->dc_did)) {
153196f2e892SBill Paul 			/* Check the PCI revision */
153296f2e892SBill Paul 			rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
153396f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713 &&
153496f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
153596f2e892SBill Paul 				t++;
153696f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713_CP &&
153796f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
153896f2e892SBill Paul 				t++;
153996f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
154079d11e09SBill Paul 			    rev >= DC_REVISION_98715AEC_C)
154179d11e09SBill Paul 				t++;
154279d11e09SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
154396f2e892SBill Paul 			    rev >= DC_REVISION_98725)
154496f2e892SBill Paul 				t++;
154596f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_AX88140A &&
154696f2e892SBill Paul 			    rev >= DC_REVISION_88141)
154796f2e892SBill Paul 				t++;
154896f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_82C168 &&
154996f2e892SBill Paul 			    rev >= DC_REVISION_82C169)
155096f2e892SBill Paul 				t++;
155188d739dcSBill Paul 			if (t->dc_did == DC_DEVICEID_DM9102 &&
155288d739dcSBill Paul 			    rev >= DC_REVISION_DM9102A)
155388d739dcSBill Paul 				t++;
155496f2e892SBill Paul 			return(t);
155596f2e892SBill Paul 		}
155696f2e892SBill Paul 		t++;
155796f2e892SBill Paul 	}
155896f2e892SBill Paul 
155996f2e892SBill Paul 	return(NULL);
156096f2e892SBill Paul }
156196f2e892SBill Paul 
156296f2e892SBill Paul /*
156396f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
156496f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
156596f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
156696f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
156796f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
156896f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
156996f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
157096f2e892SBill Paul  */
157196f2e892SBill Paul static int dc_probe(dev)
157296f2e892SBill Paul 	device_t		dev;
157396f2e892SBill Paul {
157496f2e892SBill Paul 	struct dc_type		*t;
157596f2e892SBill Paul 
157696f2e892SBill Paul 	t = dc_devtype(dev);
157796f2e892SBill Paul 
157896f2e892SBill Paul 	if (t != NULL) {
157996f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
158096f2e892SBill Paul 		return(0);
158196f2e892SBill Paul 	}
158296f2e892SBill Paul 
158396f2e892SBill Paul 	return(ENXIO);
158496f2e892SBill Paul }
158596f2e892SBill Paul 
158696f2e892SBill Paul static void dc_acpi(dev)
158796f2e892SBill Paul 	device_t		dev;
158896f2e892SBill Paul {
158996f2e892SBill Paul 	int			unit;
159096f2e892SBill Paul 
159196f2e892SBill Paul 	unit = device_get_unit(dev);
159296f2e892SBill Paul 
159314a00c6cSBill Paul 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
159496f2e892SBill Paul 		u_int32_t		iobase, membase, irq;
159596f2e892SBill Paul 
159696f2e892SBill Paul 		/* Save important PCI config data. */
159796f2e892SBill Paul 		iobase = pci_read_config(dev, DC_PCI_CFBIO, 4);
159896f2e892SBill Paul 		membase = pci_read_config(dev, DC_PCI_CFBMA, 4);
159996f2e892SBill Paul 		irq = pci_read_config(dev, DC_PCI_CFIT, 4);
160096f2e892SBill Paul 
160196f2e892SBill Paul 		/* Reset the power state. */
160296f2e892SBill Paul 		printf("dc%d: chip is in D%d power mode "
160314a00c6cSBill Paul 		    "-- setting to D0\n", unit,
160414a00c6cSBill Paul 		    pci_get_powerstate(dev));
160514a00c6cSBill Paul 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
160696f2e892SBill Paul 
160796f2e892SBill Paul 		/* Restore PCI config data. */
160896f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBIO, iobase, 4);
160996f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBMA, membase, 4);
161096f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFIT, irq, 4);
161196f2e892SBill Paul 	}
161214a00c6cSBill Paul 
161396f2e892SBill Paul 	return;
161496f2e892SBill Paul }
161596f2e892SBill Paul 
16165c1cfac4SBill Paul static void dc_apply_fixup(sc, media)
16175c1cfac4SBill Paul 	struct dc_softc		*sc;
16185c1cfac4SBill Paul 	int			media;
16195c1cfac4SBill Paul {
16205c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16215c1cfac4SBill Paul 	u_int8_t		*p;
16225c1cfac4SBill Paul 	int			i;
16235d801891SBill Paul 	u_int32_t		reg;
16245c1cfac4SBill Paul 
16255c1cfac4SBill Paul 	m = sc->dc_mi;
16265c1cfac4SBill Paul 
16275c1cfac4SBill Paul 	while (m != NULL) {
16285c1cfac4SBill Paul 		if (m->dc_media == media)
16295c1cfac4SBill Paul 			break;
16305c1cfac4SBill Paul 		m = m->dc_next;
16315c1cfac4SBill Paul 	}
16325c1cfac4SBill Paul 
16335c1cfac4SBill Paul 	if (m == NULL)
16345c1cfac4SBill Paul 		return;
16355c1cfac4SBill Paul 
16365c1cfac4SBill Paul 	for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) {
16375c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16385c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16395c1cfac4SBill Paul 	}
16405c1cfac4SBill Paul 
16415c1cfac4SBill Paul 	for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) {
16425c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16435c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16445c1cfac4SBill Paul 	}
16455c1cfac4SBill Paul 
16465c1cfac4SBill Paul 	return;
16475c1cfac4SBill Paul }
16485c1cfac4SBill Paul 
16495c1cfac4SBill Paul static void dc_decode_leaf_sia(sc, l)
16505c1cfac4SBill Paul 	struct dc_softc		*sc;
16515c1cfac4SBill Paul 	struct dc_eblock_sia	*l;
16525c1cfac4SBill Paul {
16535c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16545c1cfac4SBill Paul 
16555c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16563019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
16575c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT)
16585c1cfac4SBill Paul 		m->dc_media = IFM_10_T;
16595c1cfac4SBill Paul 
16605c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX)
16615c1cfac4SBill Paul 		m->dc_media = IFM_10_T|IFM_FDX;
16625c1cfac4SBill Paul 
16635c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B2)
16645c1cfac4SBill Paul 		m->dc_media = IFM_10_2;
16655c1cfac4SBill Paul 
16665c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B5)
16675c1cfac4SBill Paul 		m->dc_media = IFM_10_5;
16685c1cfac4SBill Paul 
16695c1cfac4SBill Paul 	m->dc_gp_len = 2;
16705c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl;
16715c1cfac4SBill Paul 
16725c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16735c1cfac4SBill Paul 	sc->dc_mi = m;
16745c1cfac4SBill Paul 
16755c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SIA;
16765c1cfac4SBill Paul 
16775c1cfac4SBill Paul 	return;
16785c1cfac4SBill Paul }
16795c1cfac4SBill Paul 
16805c1cfac4SBill Paul static void dc_decode_leaf_sym(sc, l)
16815c1cfac4SBill Paul 	struct dc_softc		*sc;
16825c1cfac4SBill Paul 	struct dc_eblock_sym	*l;
16835c1cfac4SBill Paul {
16845c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16855c1cfac4SBill Paul 
16865c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16873019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
16885c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT)
16895c1cfac4SBill Paul 		m->dc_media = IFM_100_TX;
16905c1cfac4SBill Paul 
16915c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX)
16925c1cfac4SBill Paul 		m->dc_media = IFM_100_TX|IFM_FDX;
16935c1cfac4SBill Paul 
16945c1cfac4SBill Paul 	m->dc_gp_len = 2;
16955c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl;
16965c1cfac4SBill Paul 
16975c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16985c1cfac4SBill Paul 	sc->dc_mi = m;
16995c1cfac4SBill Paul 
17005c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SYM;
17015c1cfac4SBill Paul 
17025c1cfac4SBill Paul 	return;
17035c1cfac4SBill Paul }
17045c1cfac4SBill Paul 
17055c1cfac4SBill Paul static void dc_decode_leaf_mii(sc, l)
17065c1cfac4SBill Paul 	struct dc_softc		*sc;
17075c1cfac4SBill Paul 	struct dc_eblock_mii	*l;
17085c1cfac4SBill Paul {
17095c1cfac4SBill Paul 	u_int8_t		*p;
17105c1cfac4SBill Paul 	struct dc_mediainfo	*m;
17115c1cfac4SBill Paul 
17125c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
17133019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
17145c1cfac4SBill Paul 	/* We abuse IFM_AUTO to represent MII. */
17155c1cfac4SBill Paul 	m->dc_media = IFM_AUTO;
17165c1cfac4SBill Paul 	m->dc_gp_len = l->dc_gpr_len;
17175c1cfac4SBill Paul 
17185c1cfac4SBill Paul 	p = (u_int8_t *)l;
17195c1cfac4SBill Paul 	p += sizeof(struct dc_eblock_mii);
17205c1cfac4SBill Paul 	m->dc_gp_ptr = p;
17215c1cfac4SBill Paul 	p += 2 * l->dc_gpr_len;
17225c1cfac4SBill Paul 	m->dc_reset_len = *p;
17235c1cfac4SBill Paul 	p++;
17245c1cfac4SBill Paul 	m->dc_reset_ptr = p;
17255c1cfac4SBill Paul 
17265c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17275c1cfac4SBill Paul 	sc->dc_mi = m;
17285c1cfac4SBill Paul 
17295c1cfac4SBill Paul 	return;
17305c1cfac4SBill Paul }
17315c1cfac4SBill Paul 
17325c1cfac4SBill Paul static void dc_parse_21143_srom(sc)
17335c1cfac4SBill Paul 	struct dc_softc		*sc;
17345c1cfac4SBill Paul {
17355c1cfac4SBill Paul 	struct dc_leaf_hdr	*lhdr;
17365c1cfac4SBill Paul 	struct dc_eblock_hdr	*hdr;
17375c1cfac4SBill Paul 	int			i, loff;
17385c1cfac4SBill Paul 	char			*ptr;
17395c1cfac4SBill Paul 
17405c1cfac4SBill Paul 	loff = sc->dc_srom[27];
17415c1cfac4SBill Paul 	lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]);
17425c1cfac4SBill Paul 
17435c1cfac4SBill Paul 	ptr = (char *)lhdr;
17445c1cfac4SBill Paul 	ptr += sizeof(struct dc_leaf_hdr) - 1;
17455c1cfac4SBill Paul 	for (i = 0; i < lhdr->dc_mcnt; i++) {
17465c1cfac4SBill Paul 		hdr = (struct dc_eblock_hdr *)ptr;
17475c1cfac4SBill Paul 		switch(hdr->dc_type) {
17485c1cfac4SBill Paul 		case DC_EBLOCK_MII:
17495c1cfac4SBill Paul 			dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr);
17505c1cfac4SBill Paul 			break;
17515c1cfac4SBill Paul 		case DC_EBLOCK_SIA:
17525c1cfac4SBill Paul 			dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr);
17535c1cfac4SBill Paul 			break;
17545c1cfac4SBill Paul 		case DC_EBLOCK_SYM:
17555c1cfac4SBill Paul 			dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr);
17565c1cfac4SBill Paul 			break;
17575c1cfac4SBill Paul 		default:
17585c1cfac4SBill Paul 			/* Don't care. Yet. */
17595c1cfac4SBill Paul 			break;
17605c1cfac4SBill Paul 		}
17615c1cfac4SBill Paul 		ptr += (hdr->dc_len & 0x7F);
17625c1cfac4SBill Paul 		ptr++;
17635c1cfac4SBill Paul 	}
17645c1cfac4SBill Paul 
17655c1cfac4SBill Paul 	return;
17665c1cfac4SBill Paul }
17675c1cfac4SBill Paul 
176896f2e892SBill Paul /*
176996f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
177096f2e892SBill Paul  * setup and ethernet/BPF attach.
177196f2e892SBill Paul  */
177296f2e892SBill Paul static int dc_attach(dev)
177396f2e892SBill Paul 	device_t		dev;
177496f2e892SBill Paul {
1775d1ce9105SBill Paul 	int			tmp = 0;
177696f2e892SBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
177796f2e892SBill Paul 	u_int32_t		command;
177896f2e892SBill Paul 	struct dc_softc		*sc;
177996f2e892SBill Paul 	struct ifnet		*ifp;
178096f2e892SBill Paul 	u_int32_t		revision;
178196f2e892SBill Paul 	int			unit, error = 0, rid, mac_offset;
178296f2e892SBill Paul 
178396f2e892SBill Paul 	sc = device_get_softc(dev);
178496f2e892SBill Paul 	unit = device_get_unit(dev);
178596f2e892SBill Paul 	bzero(sc, sizeof(struct dc_softc));
178696f2e892SBill Paul 
178708812b39SBosko Milekic 	mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_DEF | MTX_RECURSE);
1788031fc810SBill Paul 	DC_LOCK(sc);
1789031fc810SBill Paul 
179096f2e892SBill Paul 	/*
179196f2e892SBill Paul 	 * Handle power management nonsense.
179296f2e892SBill Paul 	 */
179396f2e892SBill Paul 	dc_acpi(dev);
179496f2e892SBill Paul 
179596f2e892SBill Paul 	/*
179696f2e892SBill Paul 	 * Map control/status registers.
179796f2e892SBill Paul 	 */
179807f65363SBill Paul 	pci_enable_busmaster(dev);
179975ff968cSBill Paul 	pci_enable_io(dev, SYS_RES_IOPORT);
180075ff968cSBill Paul 	pci_enable_io(dev, SYS_RES_MEMORY);
1801c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
180296f2e892SBill Paul 
180396f2e892SBill Paul #ifdef DC_USEIOSPACE
180496f2e892SBill Paul 	if (!(command & PCIM_CMD_PORTEN)) {
180596f2e892SBill Paul 		printf("dc%d: failed to enable I/O ports!\n", unit);
180696f2e892SBill Paul 		error = ENXIO;
180796f2e892SBill Paul 		goto fail;
180896f2e892SBill Paul 	}
180996f2e892SBill Paul #else
181096f2e892SBill Paul 	if (!(command & PCIM_CMD_MEMEN)) {
181196f2e892SBill Paul 		printf("dc%d: failed to enable memory mapping!\n", unit);
181296f2e892SBill Paul 		error = ENXIO;
181396f2e892SBill Paul 		goto fail;
181496f2e892SBill Paul 	}
181596f2e892SBill Paul #endif
181696f2e892SBill Paul 
181796f2e892SBill Paul 	rid = DC_RID;
181896f2e892SBill Paul 	sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid,
181996f2e892SBill Paul 	    0, ~0, 1, RF_ACTIVE);
182096f2e892SBill Paul 
182196f2e892SBill Paul 	if (sc->dc_res == NULL) {
182296f2e892SBill Paul 		printf("dc%d: couldn't map ports/memory\n", unit);
182396f2e892SBill Paul 		error = ENXIO;
182496f2e892SBill Paul 		goto fail;
182596f2e892SBill Paul 	}
182696f2e892SBill Paul 
182796f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
182896f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
182996f2e892SBill Paul 
183096f2e892SBill Paul 	/* Allocate interrupt */
183196f2e892SBill Paul 	rid = 0;
183296f2e892SBill Paul 	sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
183396f2e892SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
183496f2e892SBill Paul 
183596f2e892SBill Paul 	if (sc->dc_irq == NULL) {
183696f2e892SBill Paul 		printf("dc%d: couldn't map interrupt\n", unit);
183796f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
183896f2e892SBill Paul 		error = ENXIO;
183996f2e892SBill Paul 		goto fail;
184096f2e892SBill Paul 	}
184196f2e892SBill Paul 
1842b50c6312SJonathan Lemon 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET |
1843b50c6312SJonathan Lemon 	    (IS_MPSAFE ? INTR_MPSAFE : 0),
184496f2e892SBill Paul 	    dc_intr, sc, &sc->dc_intrhand);
184596f2e892SBill Paul 
184696f2e892SBill Paul 	if (error) {
184796f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
184896f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
184996f2e892SBill Paul 		printf("dc%d: couldn't set up irq\n", unit);
185096f2e892SBill Paul 		goto fail;
185196f2e892SBill Paul 	}
185296f2e892SBill Paul 
185396f2e892SBill Paul 	/* Need this info to decide on a chip type. */
185496f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
185596f2e892SBill Paul 	revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF;
185696f2e892SBill Paul 
185796f2e892SBill Paul 	switch(sc->dc_info->dc_did) {
185896f2e892SBill Paul 	case DC_DEVICEID_21143:
185996f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
186096f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1861042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
18625c1cfac4SBill Paul 		/* Save EEPROM contents so we can parse them later. */
18635c1cfac4SBill Paul 		dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 512, 0);
186496f2e892SBill Paul 		break;
186596f2e892SBill Paul 	case DC_DEVICEID_DM9100:
186696f2e892SBill Paul 	case DC_DEVICEID_DM9102:
186796f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1868318a72d7SBill Paul 		sc->dc_flags |= DC_TX_COALESCE|DC_TX_INTR_ALWAYS;
1869318a72d7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_STORENFWD;
187096f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
18710a46b1dcSBill Paul 		/* Increase the latency timer value. */
18720a46b1dcSBill Paul 		command = pci_read_config(dev, DC_PCI_CFLT, 4);
18730a46b1dcSBill Paul 		command &= 0xFFFF00FF;
18740a46b1dcSBill Paul 		command |= 0x00008000;
18750a46b1dcSBill Paul 		pci_write_config(dev, DC_PCI_CFLT, command, 4);
187696f2e892SBill Paul 		break;
187796f2e892SBill Paul 	case DC_DEVICEID_AL981:
187896f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
187996f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
188096f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
188196f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
188296f2e892SBill Paul 		break;
188396f2e892SBill Paul 	case DC_DEVICEID_AN985:
188441fced74SPeter Wemm 	case DC_DEVICEID_FE2500:
1885fa167b8eSBill Paul 	case DC_DEVICEID_EN2242:
188696f2e892SBill Paul 		sc->dc_type = DC_TYPE_AN985;
188796f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
188896f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
188996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
189096f2e892SBill Paul 		break;
189196f2e892SBill Paul 	case DC_DEVICEID_98713:
189296f2e892SBill Paul 	case DC_DEVICEID_98713_CP:
189396f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
189496f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
189596f2e892SBill Paul 		}
1896318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
189796f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
1898318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1899318b02fdSBill Paul 		}
1900318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
190196f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
190296f2e892SBill Paul 		break;
190396f2e892SBill Paul 	case DC_DEVICEID_987x5:
19049ca710f6SJeroen Ruigrok van der Werven 	case DC_DEVICEID_EN1217:
190579d11e09SBill Paul 		/*
190679d11e09SBill Paul 		 * Macronix MX98715AEC-C/D/E parts have only a
190779d11e09SBill Paul 		 * 128-bit hash table. We need to deal with these
190879d11e09SBill Paul 		 * in the same manner as the PNIC II so that we
190979d11e09SBill Paul 		 * get the right number of bits out of the
191079d11e09SBill Paul 		 * CRC routine.
191179d11e09SBill Paul 		 */
191279d11e09SBill Paul 		if (revision >= DC_REVISION_98715AEC_C &&
191379d11e09SBill Paul 		    revision < DC_REVISION_98725)
191479d11e09SBill Paul 			sc->dc_flags |= DC_128BIT_HASH;
191596f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
191696f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1917318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
191896f2e892SBill Paul 		break;
1919ead7cde9SBill Paul 	case DC_DEVICEID_98727:
1920ead7cde9SBill Paul 		sc->dc_type = DC_TYPE_987x5;
1921ead7cde9SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1922ead7cde9SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
1923ead7cde9SBill Paul 		break;
192496f2e892SBill Paul 	case DC_DEVICEID_82C115:
192596f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
192679d11e09SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH;
1927318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
192896f2e892SBill Paul 		break;
192996f2e892SBill Paul 	case DC_DEVICEID_82C168:
193096f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
193191cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS;
193296f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
193396f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
193496f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
193596f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
193696f2e892SBill Paul 		break;
193796f2e892SBill Paul 	case DC_DEVICEID_AX88140A:
193896f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
193996f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG;
194096f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
194196f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
194296f2e892SBill Paul 		break;
1943feb78939SJonathan Chen 	case DC_DEVICEID_X3201:
1944feb78939SJonathan Chen 		sc->dc_type = DC_TYPE_XIRCOM;
19452dfc960aSLuigi Rizzo 		sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE |
19462dfc960aSLuigi Rizzo 				DC_TX_ALIGN ;
1947feb78939SJonathan Chen 		/*
1948feb78939SJonathan Chen 		 * We don't actually need to coalesce, but we're doing
1949feb78939SJonathan Chen 		 * it to obtain a double word aligned buffer.
19502dfc960aSLuigi Rizzo 		 * The DC_TX_COALESCE flag is required.
1951feb78939SJonathan Chen 		 */
1952feb78939SJonathan Chen 		break;
19531af8bec7SBill Paul 	case DC_DEVICEID_RS7112:
19541af8bec7SBill Paul 		sc->dc_type = DC_TYPE_CONEXANT;
19551af8bec7SBill Paul 		sc->dc_flags |= DC_TX_INTR_ALWAYS;
19561af8bec7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
19571af8bec7SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
19581af8bec7SBill Paul 		dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 256, 0);
19591af8bec7SBill Paul 		break;
196096f2e892SBill Paul 	default:
196196f2e892SBill Paul 		printf("dc%d: unknown device: %x\n", sc->dc_unit,
196296f2e892SBill Paul 		    sc->dc_info->dc_did);
196396f2e892SBill Paul 		break;
196496f2e892SBill Paul 	}
196596f2e892SBill Paul 
196696f2e892SBill Paul 	/* Save the cache line size. */
196788d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
196888d739dcSBill Paul 		sc->dc_cachesize = 0;
196988d739dcSBill Paul 	else
197088d739dcSBill Paul 		sc->dc_cachesize = pci_read_config(dev,
197188d739dcSBill Paul 		    DC_PCI_CFLT, 4) & 0xFF;
197296f2e892SBill Paul 
197396f2e892SBill Paul 	/* Reset the adapter. */
197496f2e892SBill Paul 	dc_reset(sc);
197596f2e892SBill Paul 
197696f2e892SBill Paul 	/* Take 21143 out of snooze mode */
1977feb78939SJonathan Chen 	if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) {
197896f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
197996f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
198096f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
198196f2e892SBill Paul 	}
198296f2e892SBill Paul 
198396f2e892SBill Paul 	/*
198496f2e892SBill Paul 	 * Try to learn something about the supported media.
198596f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
198696f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
198796f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
198896f2e892SBill Paul 	 * Intel 21143.
198996f2e892SBill Paul 	 */
19905c1cfac4SBill Paul 	if (DC_IS_INTEL(sc))
19915c1cfac4SBill Paul 		dc_parse_21143_srom(sc);
19925c1cfac4SBill Paul 	else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
199396f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
199496f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
199596f2e892SBill Paul 		else
199696f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
199796f2e892SBill Paul 	} else if (!sc->dc_pmode)
199896f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
199996f2e892SBill Paul 
200096f2e892SBill Paul 	/*
200196f2e892SBill Paul 	 * Get station address from the EEPROM.
200296f2e892SBill Paul 	 */
200396f2e892SBill Paul 	switch(sc->dc_type) {
200496f2e892SBill Paul 	case DC_TYPE_98713:
200596f2e892SBill Paul 	case DC_TYPE_98713A:
200696f2e892SBill Paul 	case DC_TYPE_987x5:
200796f2e892SBill Paul 	case DC_TYPE_PNICII:
200896f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
200996f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
201096f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
201196f2e892SBill Paul 		break;
201296f2e892SBill Paul 	case DC_TYPE_PNIC:
201396f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
201496f2e892SBill Paul 		break;
201596f2e892SBill Paul 	case DC_TYPE_DM9102:
201696f2e892SBill Paul 	case DC_TYPE_21143:
201796f2e892SBill Paul 	case DC_TYPE_ASIX:
201896f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
201996f2e892SBill Paul 		break;
202096f2e892SBill Paul 	case DC_TYPE_AL981:
202196f2e892SBill Paul 	case DC_TYPE_AN985:
202296f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0);
202396f2e892SBill Paul 		break;
20241af8bec7SBill Paul 	case DC_TYPE_CONEXANT:
20251af8bec7SBill Paul 		bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 6);
20261af8bec7SBill Paul 		break;
2027feb78939SJonathan Chen 	case DC_TYPE_XIRCOM:
2028feb78939SJonathan Chen 		dc_read_eeprom(sc, (caddr_t)&eaddr, 3, 3, 0);
2029feb78939SJonathan Chen 		break;
203096f2e892SBill Paul 	default:
203196f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
203296f2e892SBill Paul 		break;
203396f2e892SBill Paul 	}
203496f2e892SBill Paul 
203596f2e892SBill Paul 	/*
203696f2e892SBill Paul 	 * A 21143 or clone chip was detected. Inform the world.
203796f2e892SBill Paul 	 */
203896f2e892SBill Paul 	printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":");
203996f2e892SBill Paul 
204096f2e892SBill Paul 	sc->dc_unit = unit;
204196f2e892SBill Paul 	bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
204296f2e892SBill Paul 
204396f2e892SBill Paul 	sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF,
204496f2e892SBill Paul 	    M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
204596f2e892SBill Paul 
204696f2e892SBill Paul 	if (sc->dc_ldata == NULL) {
204796f2e892SBill Paul 		printf("dc%d: no memory for list buffers!\n", unit);
204896f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
204996f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
205096f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
205196f2e892SBill Paul 		error = ENXIO;
205296f2e892SBill Paul 		goto fail;
205396f2e892SBill Paul 	}
205496f2e892SBill Paul 
205596f2e892SBill Paul 	bzero(sc->dc_ldata, sizeof(struct dc_list_data));
205696f2e892SBill Paul 
205796f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
205896f2e892SBill Paul 	ifp->if_softc = sc;
205996f2e892SBill Paul 	ifp->if_unit = unit;
206096f2e892SBill Paul 	ifp->if_name = "dc";
2061feb78939SJonathan Chen 	/* XXX: bleah, MTU gets overwritten in ether_ifattach() */
206296f2e892SBill Paul 	ifp->if_mtu = ETHERMTU;
206396f2e892SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
206496f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
206596f2e892SBill Paul 	ifp->if_output = ether_output;
206696f2e892SBill Paul 	ifp->if_start = dc_start;
206796f2e892SBill Paul 	ifp->if_watchdog = dc_watchdog;
206896f2e892SBill Paul 	ifp->if_init = dc_init;
206996f2e892SBill Paul 	ifp->if_baudrate = 10000000;
207096f2e892SBill Paul 	ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1;
207196f2e892SBill Paul 
207296f2e892SBill Paul 	/*
20735c1cfac4SBill Paul 	 * Do MII setup. If this is a 21143, check for a PHY on the
20745c1cfac4SBill Paul 	 * MII bus after applying any necessary fixups to twiddle the
20755c1cfac4SBill Paul 	 * GPIO bits. If we don't end up finding a PHY, restore the
20765c1cfac4SBill Paul 	 * old selection (SIA only or SIA/SYM) and attach the dcphy
20775c1cfac4SBill Paul 	 * driver instead.
207896f2e892SBill Paul 	 */
20795c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
20805c1cfac4SBill Paul 		dc_apply_fixup(sc, IFM_AUTO);
20815c1cfac4SBill Paul 		tmp = sc->dc_pmode;
20825c1cfac4SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
20835c1cfac4SBill Paul 	}
20845c1cfac4SBill Paul 
208596f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
208696f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
208796f2e892SBill Paul 
208896f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
20895c1cfac4SBill Paul 		sc->dc_pmode = tmp;
20905c1cfac4SBill Paul 		if (sc->dc_pmode != DC_PMODE_SIA)
209196f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
2092042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
209396f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
209496f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
209578999dd1SBill Paul 		/*
209678999dd1SBill Paul 		 * For non-MII cards, we need to have the 21143
209778999dd1SBill Paul 		 * drive the LEDs. Except there are some systems
209878999dd1SBill Paul 		 * like the NEC VersaPro NoteBook PC which have no
209978999dd1SBill Paul 		 * LEDs, and twiddling these bits has adverse effects
210078999dd1SBill Paul 		 * on them. (I.e. you suddenly can't get a link.)
210178999dd1SBill Paul 		 */
210278999dd1SBill Paul 		if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033)
210378999dd1SBill Paul 			sc->dc_flags |= DC_TULIP_LEDS;
210496f2e892SBill Paul 		error = 0;
210596f2e892SBill Paul 	}
210696f2e892SBill Paul 
210796f2e892SBill Paul 	if (error) {
210896f2e892SBill Paul 		printf("dc%d: MII without any PHY!\n", sc->dc_unit);
210996f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
211096f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
211196f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
211296f2e892SBill Paul 		error = ENXIO;
211396f2e892SBill Paul 		goto fail;
211496f2e892SBill Paul 	}
211596f2e892SBill Paul 
2116feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
2117feb78939SJonathan Chen 		/*
2118feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
2119feb78939SJonathan Chen 		 * can talk to the MII.
2120feb78939SJonathan Chen 		 */
2121feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
2122feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2123feb78939SJonathan Chen 		DELAY(10);
2124feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
2125feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2126feb78939SJonathan Chen 		DELAY(10);
2127feb78939SJonathan Chen 	}
2128feb78939SJonathan Chen 
212996f2e892SBill Paul 	/*
213021b8ebd9SArchie Cobbs 	 * Call MI attach routine.
213196f2e892SBill Paul 	 */
213221b8ebd9SArchie Cobbs 	ether_ifattach(ifp, ETHER_BPF_SUPPORTED);
2133b50c6312SJonathan Lemon 	callout_init(&sc->dc_stat_ch, IS_MPSAFE);
213496f2e892SBill Paul 
21355c1cfac4SBill Paul #ifdef SRM_MEDIA
2136510a809eSMike Smith         sc->dc_srm_media = 0;
2137510a809eSMike Smith 
2138510a809eSMike Smith 	/* Remember the SRM console media setting */
2139510a809eSMike Smith 	if (DC_IS_INTEL(sc)) {
2140510a809eSMike Smith 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
2141510a809eSMike Smith 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
2142510a809eSMike Smith 		switch ((command >> 8) & 0xff) {
2143510a809eSMike Smith 		case 3:
2144510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T;
2145510a809eSMike Smith 			break;
2146510a809eSMike Smith 		case 4:
2147510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T | IFM_FDX;
2148510a809eSMike Smith 			break;
2149510a809eSMike Smith 		case 5:
2150510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX;
2151510a809eSMike Smith 			break;
2152510a809eSMike Smith 		case 6:
2153510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX | IFM_FDX;
2154510a809eSMike Smith 			break;
2155510a809eSMike Smith 		}
2156510a809eSMike Smith 		if (sc->dc_srm_media)
2157510a809eSMike Smith 			sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER;
2158510a809eSMike Smith 	}
2159510a809eSMike Smith #endif
2160510a809eSMike Smith 
2161d1ce9105SBill Paul 	DC_UNLOCK(sc);
2162d1ce9105SBill Paul 	return(0);
2163510a809eSMike Smith 
216496f2e892SBill Paul fail:
2165d1ce9105SBill Paul 	DC_UNLOCK(sc);
2166d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
216796f2e892SBill Paul 	return(error);
216896f2e892SBill Paul }
216996f2e892SBill Paul 
217096f2e892SBill Paul static int dc_detach(dev)
217196f2e892SBill Paul 	device_t		dev;
217296f2e892SBill Paul {
217396f2e892SBill Paul 	struct dc_softc		*sc;
217496f2e892SBill Paul 	struct ifnet		*ifp;
21755c1cfac4SBill Paul 	struct dc_mediainfo	*m;
217696f2e892SBill Paul 
217796f2e892SBill Paul 	sc = device_get_softc(dev);
2178d1ce9105SBill Paul 
2179d1ce9105SBill Paul 	DC_LOCK(sc);
2180d1ce9105SBill Paul 
218196f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
218296f2e892SBill Paul 
218396f2e892SBill Paul 	dc_stop(sc);
218421b8ebd9SArchie Cobbs 	ether_ifdetach(ifp, ETHER_BPF_SUPPORTED);
218596f2e892SBill Paul 
218696f2e892SBill Paul 	bus_generic_detach(dev);
218796f2e892SBill Paul 	device_delete_child(dev, sc->dc_miibus);
218896f2e892SBill Paul 
218996f2e892SBill Paul 	bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
219096f2e892SBill Paul 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
219196f2e892SBill Paul 	bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
219296f2e892SBill Paul 
219396f2e892SBill Paul 	contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF);
219496f2e892SBill Paul 	if (sc->dc_pnic_rx_buf != NULL)
219596f2e892SBill Paul 		free(sc->dc_pnic_rx_buf, M_DEVBUF);
219696f2e892SBill Paul 
21975c1cfac4SBill Paul 	while(sc->dc_mi != NULL) {
21985c1cfac4SBill Paul 		m = sc->dc_mi->dc_next;
21995c1cfac4SBill Paul 		free(sc->dc_mi, M_DEVBUF);
22005c1cfac4SBill Paul 		sc->dc_mi = m;
22015c1cfac4SBill Paul 	}
22025c1cfac4SBill Paul 
2203d1ce9105SBill Paul 	DC_UNLOCK(sc);
2204d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
220596f2e892SBill Paul 
220696f2e892SBill Paul 	return(0);
220796f2e892SBill Paul }
220896f2e892SBill Paul 
220996f2e892SBill Paul /*
221096f2e892SBill Paul  * Initialize the transmit descriptors.
221196f2e892SBill Paul  */
221296f2e892SBill Paul static int dc_list_tx_init(sc)
221396f2e892SBill Paul 	struct dc_softc		*sc;
221496f2e892SBill Paul {
221596f2e892SBill Paul 	struct dc_chain_data	*cd;
221696f2e892SBill Paul 	struct dc_list_data	*ld;
221701faf54bSLuigi Rizzo 	int			i, nexti;
221896f2e892SBill Paul 
221996f2e892SBill Paul 	cd = &sc->dc_cdata;
222096f2e892SBill Paul 	ld = sc->dc_ldata;
222196f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
222201faf54bSLuigi Rizzo 		nexti = (i == (DC_TX_LIST_CNT - 1)) ? 0 : i+1;
222301faf54bSLuigi Rizzo 		ld->dc_tx_list[i].dc_next = vtophys(&ld->dc_tx_list[nexti]);
222496f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
222596f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
222696f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
222796f2e892SBill Paul 	}
222896f2e892SBill Paul 
222996f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
223096f2e892SBill Paul 
223196f2e892SBill Paul 	return(0);
223296f2e892SBill Paul }
223396f2e892SBill Paul 
223496f2e892SBill Paul 
223596f2e892SBill Paul /*
223696f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
223796f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
223896f2e892SBill Paul  * points back to the first.
223996f2e892SBill Paul  */
224096f2e892SBill Paul static int dc_list_rx_init(sc)
224196f2e892SBill Paul 	struct dc_softc		*sc;
224296f2e892SBill Paul {
224396f2e892SBill Paul 	struct dc_chain_data	*cd;
224496f2e892SBill Paul 	struct dc_list_data	*ld;
224501faf54bSLuigi Rizzo 	int			i, nexti;
224696f2e892SBill Paul 
224796f2e892SBill Paul 	cd = &sc->dc_cdata;
224896f2e892SBill Paul 	ld = sc->dc_ldata;
224996f2e892SBill Paul 
225096f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
225196f2e892SBill Paul 		if (dc_newbuf(sc, i, NULL) == ENOBUFS)
225296f2e892SBill Paul 			return(ENOBUFS);
225301faf54bSLuigi Rizzo 		nexti = (i == (DC_RX_LIST_CNT - 1)) ? 0 : i+1;
225401faf54bSLuigi Rizzo 		ld->dc_rx_list[i].dc_next = vtophys(&ld->dc_rx_list[nexti]);
225596f2e892SBill Paul 	}
225696f2e892SBill Paul 
225796f2e892SBill Paul 	cd->dc_rx_prod = 0;
225896f2e892SBill Paul 
225996f2e892SBill Paul 	return(0);
226096f2e892SBill Paul }
226196f2e892SBill Paul 
226296f2e892SBill Paul /*
226396f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
226496f2e892SBill Paul  */
226596f2e892SBill Paul static int dc_newbuf(sc, i, m)
226696f2e892SBill Paul 	struct dc_softc		*sc;
226796f2e892SBill Paul 	int			i;
226896f2e892SBill Paul 	struct mbuf		*m;
226996f2e892SBill Paul {
227096f2e892SBill Paul 	struct mbuf		*m_new = NULL;
227196f2e892SBill Paul 	struct dc_desc		*c;
227296f2e892SBill Paul 
227396f2e892SBill Paul 	c = &sc->dc_ldata->dc_rx_list[i];
227496f2e892SBill Paul 
227596f2e892SBill Paul 	if (m == NULL) {
227696f2e892SBill Paul 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
227740129585SLuigi Rizzo 		if (m_new == NULL)
227896f2e892SBill Paul 			return(ENOBUFS);
227996f2e892SBill Paul 
228096f2e892SBill Paul 		MCLGET(m_new, M_DONTWAIT);
228196f2e892SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
228296f2e892SBill Paul 			m_freem(m_new);
228396f2e892SBill Paul 			return(ENOBUFS);
228496f2e892SBill Paul 		}
228596f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
228696f2e892SBill Paul 	} else {
228796f2e892SBill Paul 		m_new = m;
228896f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
228996f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
229096f2e892SBill Paul 	}
229196f2e892SBill Paul 
229296f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
229396f2e892SBill Paul 
229496f2e892SBill Paul 	/*
229596f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
229696f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
229796f2e892SBill Paul 	 * 82c169 chips.
229896f2e892SBill Paul 	 */
229996f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
230096f2e892SBill Paul 		bzero((char *)mtod(m_new, char *), m_new->m_len);
230196f2e892SBill Paul 
230296f2e892SBill Paul 	sc->dc_cdata.dc_rx_chain[i] = m_new;
230396f2e892SBill Paul 	c->dc_data = vtophys(mtod(m_new, caddr_t));
230496f2e892SBill Paul 	c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN;
230596f2e892SBill Paul 	c->dc_status = DC_RXSTAT_OWN;
230696f2e892SBill Paul 
230796f2e892SBill Paul 	return(0);
230896f2e892SBill Paul }
230996f2e892SBill Paul 
231096f2e892SBill Paul /*
231196f2e892SBill Paul  * Grrrrr.
231296f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
231396f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
231496f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
231596f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
231696f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
231796f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
231896f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
231996f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
232096f2e892SBill Paul  *
232196f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
232296f2e892SBill Paul  * Here's what we know:
232396f2e892SBill Paul  *
232496f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
232596f2e892SBill Paul  *   descriptors uploaded.
232696f2e892SBill Paul  *
232796f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
232896f2e892SBill Paul  *   total data upload.
232996f2e892SBill Paul  *
233096f2e892SBill Paul  * - We know the size of the desired received frame because it will be
233196f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
233296f2e892SBill Paul  *
233396f2e892SBill Paul  * Here's what we do:
233496f2e892SBill Paul  *
233596f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
233696f2e892SBill Paul  *   This means that we know that the buffer contents should be all
233796f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
233896f2e892SBill Paul  *
233996f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
234096f2e892SBill Paul  *   ethernet CRC at the end.
234196f2e892SBill Paul  *
234296f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
234396f2e892SBill Paul  *
234496f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
234596f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
234696f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
234796f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
234896f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
234996f2e892SBill Paul  *   we won't be fooled.
235096f2e892SBill Paul  *
235196f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
235296f2e892SBill Paul  *   that value from the current pointer location. This brings us
235396f2e892SBill Paul  *   to the start of the actual received packet.
235496f2e892SBill Paul  *
235596f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
235696f2e892SBill Paul  *   frame length.
235796f2e892SBill Paul  *
235896f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
235996f2e892SBill Paul  * the time.
236096f2e892SBill Paul  */
236196f2e892SBill Paul 
236296f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG)
236396f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx)
236496f2e892SBill Paul 	struct dc_softc		*sc;
236596f2e892SBill Paul 	int			idx;
236696f2e892SBill Paul {
236796f2e892SBill Paul 	struct dc_desc		*cur_rx;
236896f2e892SBill Paul 	struct dc_desc		*c = NULL;
236996f2e892SBill Paul 	struct mbuf		*m = NULL;
237096f2e892SBill Paul 	unsigned char		*ptr;
237196f2e892SBill Paul 	int			i, total_len;
237296f2e892SBill Paul 	u_int32_t		rxstat = 0;
237396f2e892SBill Paul 
237496f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
237596f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
237696f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
237796f2e892SBill Paul 	bzero(ptr, sizeof(DC_RXLEN * 5));
237896f2e892SBill Paul 
237996f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
238096f2e892SBill Paul 	while (1) {
238196f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
238296f2e892SBill Paul 		rxstat = c->dc_status;
238396f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
238496f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
238596f2e892SBill Paul 		ptr += DC_RXLEN;
238696f2e892SBill Paul 		/* If this is the last buffer, break out. */
238796f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
238896f2e892SBill Paul 			break;
238996f2e892SBill Paul 		dc_newbuf(sc, i, m);
239096f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
239196f2e892SBill Paul 	}
239296f2e892SBill Paul 
239396f2e892SBill Paul 	/* Find the length of the actual receive frame. */
239496f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
239596f2e892SBill Paul 
239696f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
239796f2e892SBill Paul 	while(*ptr == 0x00)
239896f2e892SBill Paul 		ptr--;
239996f2e892SBill Paul 
240096f2e892SBill Paul 	/* Round off. */
240196f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
240296f2e892SBill Paul 		ptr -= 1;
240396f2e892SBill Paul 
240496f2e892SBill Paul 	/* Now find the start of the frame. */
240596f2e892SBill Paul 	ptr -= total_len;
240696f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
240796f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
240896f2e892SBill Paul 
240996f2e892SBill Paul 	/*
241096f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
241196f2e892SBill Paul 	 * the status word to make it look like a successful
241296f2e892SBill Paul  	 * frame reception.
241396f2e892SBill Paul 	 */
241496f2e892SBill Paul 	dc_newbuf(sc, i, m);
241596f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
241696f2e892SBill Paul 	cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG;
241796f2e892SBill Paul 
241896f2e892SBill Paul 	return;
241996f2e892SBill Paul }
242096f2e892SBill Paul 
242196f2e892SBill Paul /*
242273bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
242373bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
242473bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
242573bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
242673bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
242773bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
242873bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
242973bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
243073bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
243173bf949cSBill Paul  */
243273bf949cSBill Paul static int dc_rx_resync(sc)
243373bf949cSBill Paul 	struct dc_softc		*sc;
243473bf949cSBill Paul {
243573bf949cSBill Paul 	int			i, pos;
243673bf949cSBill Paul 	struct dc_desc		*cur_rx;
243773bf949cSBill Paul 
243873bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
243973bf949cSBill Paul 
244073bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
244173bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
244273bf949cSBill Paul 		if (!(cur_rx->dc_status & DC_RXSTAT_OWN))
244373bf949cSBill Paul 			break;
244473bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
244573bf949cSBill Paul 	}
244673bf949cSBill Paul 
244773bf949cSBill Paul 	/* If the ring really is empty, then just return. */
244873bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
244973bf949cSBill Paul 		return(0);
245073bf949cSBill Paul 
245173bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
245273bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
245373bf949cSBill Paul 
245473bf949cSBill Paul 	return(EAGAIN);
245573bf949cSBill Paul }
245673bf949cSBill Paul 
245773bf949cSBill Paul /*
245896f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
245996f2e892SBill Paul  * the higher level protocols.
246096f2e892SBill Paul  */
246196f2e892SBill Paul static void dc_rxeof(sc)
246296f2e892SBill Paul 	struct dc_softc		*sc;
246396f2e892SBill Paul {
246496f2e892SBill Paul         struct ether_header	*eh;
246596f2e892SBill Paul         struct mbuf		*m;
246696f2e892SBill Paul         struct ifnet		*ifp;
246796f2e892SBill Paul 	struct dc_desc		*cur_rx;
246896f2e892SBill Paul 	int			i, total_len = 0;
246996f2e892SBill Paul 	u_int32_t		rxstat;
247096f2e892SBill Paul 
247196f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
247296f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
247396f2e892SBill Paul 
247496f2e892SBill Paul 	while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) {
247596f2e892SBill Paul 
2476e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
2477e4fc250cSLuigi Rizzo 		if (ifp->if_ipending & IFF_POLLING) {
2478e4fc250cSLuigi Rizzo 			if (sc->rxcycles <= 0)
2479e4fc250cSLuigi Rizzo 				break;
2480e4fc250cSLuigi Rizzo 			sc->rxcycles--;
2481e4fc250cSLuigi Rizzo 		}
2482e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
248396f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
248496f2e892SBill Paul 		rxstat = cur_rx->dc_status;
248596f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
248696f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
248796f2e892SBill Paul 
248896f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
248996f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
249096f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
249196f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
249296f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
249396f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
249496f2e892SBill Paul 					continue;
249596f2e892SBill Paul 				}
249696f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
249796f2e892SBill Paul 				rxstat = cur_rx->dc_status;
249896f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
249996f2e892SBill Paul 			}
250096f2e892SBill Paul 		}
250196f2e892SBill Paul 
250296f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = NULL;
250396f2e892SBill Paul 
250496f2e892SBill Paul 		/*
250596f2e892SBill Paul 		 * If an error occurs, update stats, clear the
250696f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
250796f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
250896f2e892SBill Paul 	 	 * comes up in the ring.
250996f2e892SBill Paul 		 */
251096f2e892SBill Paul 		if (rxstat & DC_RXSTAT_RXERR) {
251196f2e892SBill Paul 			ifp->if_ierrors++;
251296f2e892SBill Paul 			if (rxstat & DC_RXSTAT_COLLSEEN)
251396f2e892SBill Paul 				ifp->if_collisions++;
251496f2e892SBill Paul 			dc_newbuf(sc, i, m);
251596f2e892SBill Paul 			if (rxstat & DC_RXSTAT_CRCERR) {
251696f2e892SBill Paul 				DC_INC(i, DC_RX_LIST_CNT);
251796f2e892SBill Paul 				continue;
251896f2e892SBill Paul 			} else {
251996f2e892SBill Paul 				dc_init(sc);
252096f2e892SBill Paul 				return;
252196f2e892SBill Paul 			}
252296f2e892SBill Paul 		}
252396f2e892SBill Paul 
252496f2e892SBill Paul 		/* No errors; receive the packet. */
252596f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
252601faf54bSLuigi Rizzo #ifdef __i386__
252701faf54bSLuigi Rizzo 		/*
252801faf54bSLuigi Rizzo 		 * On the x86 we do not have alignment problems, so try to
252901faf54bSLuigi Rizzo 		 * allocate a new buffer for the receive ring, and pass up
253001faf54bSLuigi Rizzo 		 * the one where the packet is already, saving the expensive
253101faf54bSLuigi Rizzo 		 * copy done in m_devget().
253201faf54bSLuigi Rizzo 		 * If we are on an architecture with alignment problems, or
253301faf54bSLuigi Rizzo 		 * if the allocation fails, then use m_devget and leave the
253401faf54bSLuigi Rizzo 		 * existing buffer in the receive ring.
253501faf54bSLuigi Rizzo 		 */
253601faf54bSLuigi Rizzo 		if (dc_quick && dc_newbuf(sc, i, NULL) == 0) {
253701faf54bSLuigi Rizzo 			m->m_pkthdr.rcvif = ifp;
253801faf54bSLuigi Rizzo 			m->m_pkthdr.len = m->m_len = total_len;
253901faf54bSLuigi Rizzo 			DC_INC(i, DC_RX_LIST_CNT);
254001faf54bSLuigi Rizzo 		} else
254101faf54bSLuigi Rizzo #endif
254201faf54bSLuigi Rizzo 		{
254301faf54bSLuigi Rizzo 			struct mbuf *m0;
254496f2e892SBill Paul 
254501faf54bSLuigi Rizzo 			m0 = m_devget(mtod(m, char *), total_len,
254601faf54bSLuigi Rizzo 				ETHER_ALIGN, ifp, NULL);
254796f2e892SBill Paul 			dc_newbuf(sc, i, m);
254896f2e892SBill Paul 			DC_INC(i, DC_RX_LIST_CNT);
254996f2e892SBill Paul 			if (m0 == NULL) {
255096f2e892SBill Paul 				ifp->if_ierrors++;
255196f2e892SBill Paul 				continue;
255296f2e892SBill Paul 			}
255396f2e892SBill Paul 			m = m0;
255401faf54bSLuigi Rizzo 		}
255596f2e892SBill Paul 
255696f2e892SBill Paul 		ifp->if_ipackets++;
255796f2e892SBill Paul 		eh = mtod(m, struct ether_header *);
255896f2e892SBill Paul 
255996f2e892SBill Paul 		/* Remove header from mbuf and pass it on. */
256096f2e892SBill Paul 		m_adj(m, sizeof(struct ether_header));
256196f2e892SBill Paul 		ether_input(ifp, eh, m);
256296f2e892SBill Paul 	}
256396f2e892SBill Paul 
256496f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
256596f2e892SBill Paul }
256696f2e892SBill Paul 
256796f2e892SBill Paul /*
256896f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
256996f2e892SBill Paul  * the list buffers.
257096f2e892SBill Paul  */
257196f2e892SBill Paul 
257296f2e892SBill Paul static void dc_txeof(sc)
257396f2e892SBill Paul 	struct dc_softc		*sc;
257496f2e892SBill Paul {
257596f2e892SBill Paul 	struct dc_desc		*cur_tx = NULL;
257696f2e892SBill Paul 	struct ifnet		*ifp;
257796f2e892SBill Paul 	int			idx;
257896f2e892SBill Paul 
257996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
258096f2e892SBill Paul 
258196f2e892SBill Paul 	/* Clear the timeout timer. */
258296f2e892SBill Paul 	ifp->if_timer = 0;
258396f2e892SBill Paul 
258496f2e892SBill Paul 	/*
258596f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
258696f2e892SBill Paul 	 * frames that have been transmitted.
258796f2e892SBill Paul 	 */
258896f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
258996f2e892SBill Paul 	while(idx != sc->dc_cdata.dc_tx_prod) {
259096f2e892SBill Paul 		u_int32_t		txstat;
259196f2e892SBill Paul 
259296f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
259396f2e892SBill Paul 		txstat = cur_tx->dc_status;
259496f2e892SBill Paul 
259596f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
259696f2e892SBill Paul 			break;
259796f2e892SBill Paul 
259896f2e892SBill Paul 		if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) ||
259996f2e892SBill Paul 		    cur_tx->dc_ctl & DC_TXCTL_SETUP) {
260096f2e892SBill Paul 			sc->dc_cdata.dc_tx_cnt--;
260196f2e892SBill Paul 			if (cur_tx->dc_ctl & DC_TXCTL_SETUP) {
260296f2e892SBill Paul 				/*
260396f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
260496f2e892SBill Paul 				 * that it will sometimes generate a TX
260596f2e892SBill Paul 				 * underrun error while DMAing the RX
260696f2e892SBill Paul 				 * filter setup frame. If we detect this,
260796f2e892SBill Paul 				 * we have to send the setup frame again,
260896f2e892SBill Paul 				 * or else the filter won't be programmed
260996f2e892SBill Paul 				 * correctly.
261096f2e892SBill Paul 				 */
261196f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
261296f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
261396f2e892SBill Paul 						dc_setfilt(sc);
261496f2e892SBill Paul 				}
261596f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
261696f2e892SBill Paul 			}
261796f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
261896f2e892SBill Paul 			continue;
261996f2e892SBill Paul 		}
262096f2e892SBill Paul 
2621feb78939SJonathan Chen 		if (DC_IS_XIRCOM(sc)) {
2622feb78939SJonathan Chen 			/*
2623feb78939SJonathan Chen 			 * XXX: Why does my Xircom taunt me so?
2624feb78939SJonathan Chen 			 * For some reason it likes setting the CARRLOST flag
2625feb78939SJonathan Chen 			 * even when the carrier is there. wtf?!? */
2626feb78939SJonathan Chen 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
2627feb78939SJonathan Chen 			    sc->dc_pmode == DC_PMODE_MII &&
2628feb78939SJonathan Chen 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
2629feb78939SJonathan Chen 						   DC_TXSTAT_NOCARRIER)))
2630feb78939SJonathan Chen 				txstat &= ~DC_TXSTAT_ERRSUM;
2631feb78939SJonathan Chen 		} else {
263296f2e892SBill Paul 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
263396f2e892SBill Paul 			    sc->dc_pmode == DC_PMODE_MII &&
263496f2e892SBill Paul 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
263596f2e892SBill Paul 						   DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST)))
263696f2e892SBill Paul 				txstat &= ~DC_TXSTAT_ERRSUM;
2637feb78939SJonathan Chen 		}
263896f2e892SBill Paul 
263996f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
264096f2e892SBill Paul 			ifp->if_oerrors++;
264196f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
264296f2e892SBill Paul 				ifp->if_collisions++;
264396f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
264496f2e892SBill Paul 				ifp->if_collisions++;
264596f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
264696f2e892SBill Paul 				dc_init(sc);
264796f2e892SBill Paul 				return;
264896f2e892SBill Paul 			}
264996f2e892SBill Paul 		}
265096f2e892SBill Paul 
265196f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
265296f2e892SBill Paul 
265396f2e892SBill Paul 		ifp->if_opackets++;
265496f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
265596f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
265696f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
265796f2e892SBill Paul 		}
265896f2e892SBill Paul 
265996f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
266096f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
266196f2e892SBill Paul 	}
266296f2e892SBill Paul 
266396f2e892SBill Paul 	sc->dc_cdata.dc_tx_cons = idx;
266496f2e892SBill Paul 	if (cur_tx != NULL)
266596f2e892SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
266696f2e892SBill Paul 
266796f2e892SBill Paul 	return;
266896f2e892SBill Paul }
266996f2e892SBill Paul 
267096f2e892SBill Paul static void dc_tick(xsc)
267196f2e892SBill Paul 	void			*xsc;
267296f2e892SBill Paul {
267396f2e892SBill Paul 	struct dc_softc		*sc;
267496f2e892SBill Paul 	struct mii_data		*mii;
267596f2e892SBill Paul 	struct ifnet		*ifp;
267696f2e892SBill Paul 	u_int32_t		r;
267796f2e892SBill Paul 
267896f2e892SBill Paul 	sc = xsc;
2679d1ce9105SBill Paul 	DC_LOCK(sc);
268096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
268196f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
268296f2e892SBill Paul 
268396f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2684318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2685318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2686318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2687318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
268896f2e892SBill Paul 				sc->dc_link = 0;
2689318b02fdSBill Paul 				mii_mediachg(mii);
2690318b02fdSBill Paul 			}
2691318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2692318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2693318b02fdSBill Paul 				sc->dc_link = 0;
2694318b02fdSBill Paul 				mii_mediachg(mii);
2695318b02fdSBill Paul 			}
2696d675147eSBill Paul 			if (sc->dc_link == 0)
269796f2e892SBill Paul 				mii_tick(mii);
269896f2e892SBill Paul 		} else {
2699318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_ISR);
270096f2e892SBill Paul 			if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT &&
2701042c8f6eSBill Paul 			    sc->dc_cdata.dc_tx_cnt == 0)
270296f2e892SBill Paul 				mii_tick(mii);
2703042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2704042c8f6eSBill Paul 					sc->dc_link = 0;
270596f2e892SBill Paul 		}
270696f2e892SBill Paul 	} else
270796f2e892SBill Paul 		mii_tick(mii);
270896f2e892SBill Paul 
270996f2e892SBill Paul 	/*
271096f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
271196f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
271296f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
271396f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
271496f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
271596f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
271696f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
271796f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
271896f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
271996f2e892SBill Paul 	 * a screeching halt for several seconds.
272096f2e892SBill Paul 	 *
272196f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
272296f2e892SBill Paul 	 * any packets until a link has been established. After the
272396f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
272496f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
272596f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
272696f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
272796f2e892SBill Paul 	 */
2728cd62a9cbSJonathan Lemon 	if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE &&
272996f2e892SBill Paul 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
273096f2e892SBill Paul 		sc->dc_link++;
273196f2e892SBill Paul 		if (ifp->if_snd.ifq_head != NULL)
273296f2e892SBill Paul 			dc_start(ifp);
273396f2e892SBill Paul 	}
273496f2e892SBill Paul 
2735318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
2736b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
2737318b02fdSBill Paul 	else
2738b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
273996f2e892SBill Paul 
2740d1ce9105SBill Paul 	DC_UNLOCK(sc);
274196f2e892SBill Paul 
274296f2e892SBill Paul 	return;
274396f2e892SBill Paul }
274496f2e892SBill Paul 
2745d467c136SBill Paul /*
2746d467c136SBill Paul  * A transmit underrun has occurred.  Back off the transmit threshold,
2747d467c136SBill Paul  * or switch to store and forward mode if we have to.
2748d467c136SBill Paul  */
2749d467c136SBill Paul static void dc_tx_underrun(sc)
2750d467c136SBill Paul 	struct dc_softc		*sc;
2751d467c136SBill Paul {
2752d467c136SBill Paul 	u_int32_t		isr;
2753d467c136SBill Paul 	int			i;
2754d467c136SBill Paul 
2755d467c136SBill Paul 	if (DC_IS_DAVICOM(sc))
2756d467c136SBill Paul 		dc_init(sc);
2757d467c136SBill Paul 
2758d467c136SBill Paul 	if (DC_IS_INTEL(sc)) {
2759d467c136SBill Paul 		/*
2760d467c136SBill Paul 		 * The real 21143 requires that the transmitter be idle
2761d467c136SBill Paul 		 * in order to change the transmit threshold or store
2762d467c136SBill Paul 		 * and forward state.
2763d467c136SBill Paul 		 */
2764d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
2765d467c136SBill Paul 
2766d467c136SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
2767d467c136SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
2768d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE)
2769d467c136SBill Paul 				break;
2770d467c136SBill Paul 			DELAY(10);
2771d467c136SBill Paul 		}
2772d467c136SBill Paul 		if (i == DC_TIMEOUT) {
2773d467c136SBill Paul 			printf("dc%d: failed to force tx to idle state\n",
2774d467c136SBill Paul 			    sc->dc_unit);
2775d467c136SBill Paul 			dc_init(sc);
2776d467c136SBill Paul 		}
2777d467c136SBill Paul 	}
2778d467c136SBill Paul 
2779d467c136SBill Paul 	printf("dc%d: TX underrun -- ", sc->dc_unit);
2780d467c136SBill Paul 	sc->dc_txthresh += DC_TXTHRESH_INC;
2781d467c136SBill Paul 	if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
2782d467c136SBill Paul 		printf("using store and forward mode\n");
2783d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
2784d467c136SBill Paul 	} else {
2785d467c136SBill Paul 		printf("increasing TX threshold\n");
2786d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
2787d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
2788d467c136SBill Paul 	}
2789d467c136SBill Paul 
2790d467c136SBill Paul 	if (DC_IS_INTEL(sc))
2791d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
2792d467c136SBill Paul 
2793d467c136SBill Paul 	return;
2794d467c136SBill Paul }
2795d467c136SBill Paul 
2796e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
2797e4fc250cSLuigi Rizzo static poll_handler_t dc_poll;
2798e4fc250cSLuigi Rizzo 
2799e4fc250cSLuigi Rizzo static void
2800e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2801e4fc250cSLuigi Rizzo {
2802e4fc250cSLuigi Rizzo 	struct  dc_softc *sc = ifp->if_softc;
2803e4fc250cSLuigi Rizzo 
2804e4fc250cSLuigi Rizzo 	if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */
2805e4fc250cSLuigi Rizzo 		/* Re-enable interrupts. */
2806e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
2807e4fc250cSLuigi Rizzo 		return;
2808e4fc250cSLuigi Rizzo 	}
2809e4fc250cSLuigi Rizzo 	sc->rxcycles = count;
2810e4fc250cSLuigi Rizzo 	dc_rxeof(sc);
2811e4fc250cSLuigi Rizzo 	dc_txeof(sc);
2812e4fc250cSLuigi Rizzo 	if (ifp->if_snd.ifq_head != NULL && !(ifp->if_flags & IFF_OACTIVE))
2813e4fc250cSLuigi Rizzo 		dc_start(ifp);
2814e4fc250cSLuigi Rizzo 
2815e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2816e4fc250cSLuigi Rizzo 		u_int32_t	status;
2817e4fc250cSLuigi Rizzo 
2818e4fc250cSLuigi Rizzo 		status = CSR_READ_4(sc, DC_ISR);
2819e4fc250cSLuigi Rizzo 		status &= (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF|
2820e4fc250cSLuigi Rizzo 			DC_ISR_TX_NOBUF|DC_ISR_TX_IDLE|DC_ISR_TX_UNDERRUN|
2821e4fc250cSLuigi Rizzo 			DC_ISR_BUS_ERR);
2822e4fc250cSLuigi Rizzo 		if (!status)
2823e4fc250cSLuigi Rizzo 			return ;
2824e4fc250cSLuigi Rizzo 		/* ack what we have */
2825e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_ISR, status);
2826e4fc250cSLuigi Rizzo 
2827e4fc250cSLuigi Rizzo 		if (status & (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF) ) {
2828e4fc250cSLuigi Rizzo 			u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED);
2829e4fc250cSLuigi Rizzo 			ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff);
2830e4fc250cSLuigi Rizzo 
2831e4fc250cSLuigi Rizzo 			if (dc_rx_resync(sc))
2832e4fc250cSLuigi Rizzo 				dc_rxeof(sc);
2833e4fc250cSLuigi Rizzo 		}
2834e4fc250cSLuigi Rizzo 		/* restart transmit unit if necessary */
2835e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt)
2836e4fc250cSLuigi Rizzo 			CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
2837e4fc250cSLuigi Rizzo 
2838e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_UNDERRUN)
2839e4fc250cSLuigi Rizzo 			dc_tx_underrun(sc);
2840e4fc250cSLuigi Rizzo 
2841e4fc250cSLuigi Rizzo 		if (status & DC_ISR_BUS_ERR) {
2842e4fc250cSLuigi Rizzo 			printf("dc_poll: dc%d bus error\n", sc->dc_unit);
2843e4fc250cSLuigi Rizzo 			dc_reset(sc);
2844e4fc250cSLuigi Rizzo 			dc_init(sc);
2845e4fc250cSLuigi Rizzo 		}
2846e4fc250cSLuigi Rizzo 	}
2847e4fc250cSLuigi Rizzo }
2848e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
2849e4fc250cSLuigi Rizzo 
285096f2e892SBill Paul static void dc_intr(arg)
285196f2e892SBill Paul 	void			*arg;
285296f2e892SBill Paul {
285396f2e892SBill Paul 	struct dc_softc		*sc;
285496f2e892SBill Paul 	struct ifnet		*ifp;
285596f2e892SBill Paul 	u_int32_t		status;
285696f2e892SBill Paul 
285796f2e892SBill Paul 	sc = arg;
2858d2a1864bSWarner Losh 
2859d2a1864bSWarner Losh 	if ( (CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0)
2860d2a1864bSWarner Losh 		return ;
2861d2a1864bSWarner Losh 
2862d1ce9105SBill Paul 	DC_LOCK(sc);
286396f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
2864e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
2865e4fc250cSLuigi Rizzo 	if (ifp->if_ipending & IFF_POLLING)
2866e4fc250cSLuigi Rizzo 		goto done;
2867e4fc250cSLuigi Rizzo 	if (ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */
2868e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, 0x00000000);
2869e4fc250cSLuigi Rizzo 		goto done;
2870e4fc250cSLuigi Rizzo 	}
2871e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
287296f2e892SBill Paul 
2873d88a358cSLuigi Rizzo 	/* Suppress unwanted interrupts */
287496f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
287596f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
287696f2e892SBill Paul 			dc_stop(sc);
2877d1ce9105SBill Paul 		DC_UNLOCK(sc);
287896f2e892SBill Paul 		return;
287996f2e892SBill Paul 	}
288096f2e892SBill Paul 
288196f2e892SBill Paul 	/* Disable interrupts. */
288296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
288396f2e892SBill Paul 
2884feb78939SJonathan Chen 	while(((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS)
2885feb78939SJonathan Chen 	      && status != 0xFFFFFFFF) {
288696f2e892SBill Paul 
288796f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
288896f2e892SBill Paul 
288973bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
289073bf949cSBill Paul 			int		curpkts;
289173bf949cSBill Paul 			curpkts = ifp->if_ipackets;
289296f2e892SBill Paul 			dc_rxeof(sc);
289373bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
289473bf949cSBill Paul 				while(dc_rx_resync(sc))
289573bf949cSBill Paul 					dc_rxeof(sc);
289673bf949cSBill Paul 			}
289773bf949cSBill Paul 		}
289896f2e892SBill Paul 
289996f2e892SBill Paul 		if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF))
290096f2e892SBill Paul 			dc_txeof(sc);
290196f2e892SBill Paul 
290296f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
290396f2e892SBill Paul 			dc_txeof(sc);
290496f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
290596f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
290696f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
290796f2e892SBill Paul 			}
290896f2e892SBill Paul 		}
290996f2e892SBill Paul 
2910d467c136SBill Paul 		if (status & DC_ISR_TX_UNDERRUN)
2911d467c136SBill Paul 			dc_tx_underrun(sc);
291296f2e892SBill Paul 
291396f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
291473bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
291573bf949cSBill Paul 			int		curpkts;
291673bf949cSBill Paul 			curpkts = ifp->if_ipackets;
291796f2e892SBill Paul 			dc_rxeof(sc);
291873bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
291973bf949cSBill Paul 				while(dc_rx_resync(sc))
292073bf949cSBill Paul 					dc_rxeof(sc);
292173bf949cSBill Paul 			}
292273bf949cSBill Paul 		}
292396f2e892SBill Paul 
292496f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
292596f2e892SBill Paul 			dc_reset(sc);
292696f2e892SBill Paul 			dc_init(sc);
292796f2e892SBill Paul 		}
292896f2e892SBill Paul 	}
292996f2e892SBill Paul 
293096f2e892SBill Paul 	/* Re-enable interrupts. */
293196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
293296f2e892SBill Paul 
293396f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
293496f2e892SBill Paul 		dc_start(ifp);
293596f2e892SBill Paul 
2936e4fc250cSLuigi Rizzo done:
2937d1ce9105SBill Paul 	DC_UNLOCK(sc);
2938d1ce9105SBill Paul 
293996f2e892SBill Paul 	return;
294096f2e892SBill Paul }
294196f2e892SBill Paul 
294296f2e892SBill Paul /*
294396f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
294496f2e892SBill Paul  * pointers to the fragment pointers.
294596f2e892SBill Paul  */
294696f2e892SBill Paul static int dc_encap(sc, m_head, txidx)
294796f2e892SBill Paul 	struct dc_softc		*sc;
294896f2e892SBill Paul 	struct mbuf		*m_head;
294996f2e892SBill Paul 	u_int32_t		*txidx;
295096f2e892SBill Paul {
295196f2e892SBill Paul 	struct dc_desc		*f = NULL;
295296f2e892SBill Paul 	struct mbuf		*m;
295396f2e892SBill Paul 	int			frag, cur, cnt = 0;
295496f2e892SBill Paul 
295596f2e892SBill Paul 	/*
295696f2e892SBill Paul  	 * Start packing the mbufs in this chain into
295796f2e892SBill Paul 	 * the fragment pointers. Stop when we run out
295896f2e892SBill Paul  	 * of fragments or hit the end of the mbuf chain.
295996f2e892SBill Paul 	 */
296096f2e892SBill Paul 	m = m_head;
296196f2e892SBill Paul 	cur = frag = *txidx;
296296f2e892SBill Paul 
296396f2e892SBill Paul 	for (m = m_head; m != NULL; m = m->m_next) {
296496f2e892SBill Paul 		if (m->m_len != 0) {
296596f2e892SBill Paul 			if (sc->dc_flags & DC_TX_ADMTEK_WAR) {
296696f2e892SBill Paul 				if (*txidx != sc->dc_cdata.dc_tx_prod &&
296796f2e892SBill Paul 				    frag == (DC_TX_LIST_CNT - 1))
296896f2e892SBill Paul 					return(ENOBUFS);
296996f2e892SBill Paul 			}
297096f2e892SBill Paul 			if ((DC_TX_LIST_CNT -
297196f2e892SBill Paul 			    (sc->dc_cdata.dc_tx_cnt + cnt)) < 5)
297296f2e892SBill Paul 				return(ENOBUFS);
297396f2e892SBill Paul 
297496f2e892SBill Paul 			f = &sc->dc_ldata->dc_tx_list[frag];
297596f2e892SBill Paul 			f->dc_ctl = DC_TXCTL_TLINK | m->m_len;
297696f2e892SBill Paul 			if (cnt == 0) {
297796f2e892SBill Paul 				f->dc_status = 0;
297896f2e892SBill Paul 				f->dc_ctl |= DC_TXCTL_FIRSTFRAG;
297996f2e892SBill Paul 			} else
298096f2e892SBill Paul 				f->dc_status = DC_TXSTAT_OWN;
298196f2e892SBill Paul 			f->dc_data = vtophys(mtod(m, vm_offset_t));
298296f2e892SBill Paul 			cur = frag;
298396f2e892SBill Paul 			DC_INC(frag, DC_TX_LIST_CNT);
298496f2e892SBill Paul 			cnt++;
298596f2e892SBill Paul 		}
298696f2e892SBill Paul 	}
298796f2e892SBill Paul 
298896f2e892SBill Paul 	if (m != NULL)
298996f2e892SBill Paul 		return(ENOBUFS);
299096f2e892SBill Paul 
299196f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt += cnt;
299296f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[cur] = m_head;
299396f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG;
299496f2e892SBill Paul 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
299596f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT;
299691cc2adbSBill Paul 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
299791cc2adbSBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
299896f2e892SBill Paul 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
299996f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
300096f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN;
300196f2e892SBill Paul 	*txidx = frag;
300296f2e892SBill Paul 
300396f2e892SBill Paul 	return(0);
300496f2e892SBill Paul }
300596f2e892SBill Paul 
300696f2e892SBill Paul /*
3007fda39fd0SBill Paul  * Coalesce an mbuf chain into a single mbuf cluster buffer.
3008fda39fd0SBill Paul  * Needed for some really badly behaved chips that just can't
3009fda39fd0SBill Paul  * do scatter/gather correctly.
3010fda39fd0SBill Paul  */
3011fda39fd0SBill Paul static int dc_coal(sc, m_head)
3012fda39fd0SBill Paul 	struct dc_softc		*sc;
3013fda39fd0SBill Paul 	struct mbuf		**m_head;
3014fda39fd0SBill Paul {
3015fda39fd0SBill Paul         struct mbuf		*m_new, *m;
3016fda39fd0SBill Paul 
3017fda39fd0SBill Paul 	m = *m_head;
3018fda39fd0SBill Paul 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
301940129585SLuigi Rizzo 	if (m_new == NULL)
3020fda39fd0SBill Paul 		return(ENOBUFS);
3021fda39fd0SBill Paul 	if (m->m_pkthdr.len > MHLEN) {
3022fda39fd0SBill Paul 		MCLGET(m_new, M_DONTWAIT);
3023fda39fd0SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
3024fda39fd0SBill Paul 			m_freem(m_new);
3025fda39fd0SBill Paul 			return(ENOBUFS);
3026fda39fd0SBill Paul 		}
3027fda39fd0SBill Paul 	}
3028fda39fd0SBill Paul 	m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t));
3029fda39fd0SBill Paul 	m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len;
3030fda39fd0SBill Paul 	m_freem(m);
3031fda39fd0SBill Paul 	*m_head = m_new;
3032fda39fd0SBill Paul 
3033fda39fd0SBill Paul 	return(0);
3034fda39fd0SBill Paul }
3035fda39fd0SBill Paul 
3036fda39fd0SBill Paul /*
303796f2e892SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
303896f2e892SBill Paul  * to the mbuf data regions directly in the transmit lists. We also save a
303996f2e892SBill Paul  * copy of the pointers since the transmit list fragment pointers are
304096f2e892SBill Paul  * physical addresses.
304196f2e892SBill Paul  */
304296f2e892SBill Paul 
304396f2e892SBill Paul static void dc_start(ifp)
304496f2e892SBill Paul 	struct ifnet		*ifp;
304596f2e892SBill Paul {
304696f2e892SBill Paul 	struct dc_softc		*sc;
304796f2e892SBill Paul 	struct mbuf		*m_head = NULL;
304896f2e892SBill Paul 	int			idx;
304996f2e892SBill Paul 
305096f2e892SBill Paul 	sc = ifp->if_softc;
305196f2e892SBill Paul 
3052d1ce9105SBill Paul 	DC_LOCK(sc);
305396f2e892SBill Paul 
3054e7be9f9aSBill Paul 	if (!sc->dc_link && ifp->if_snd.ifq_len < 10) {
3055d1ce9105SBill Paul 		DC_UNLOCK(sc);
305696f2e892SBill Paul 		return;
3057d1ce9105SBill Paul 	}
3058d1ce9105SBill Paul 
3059d1ce9105SBill Paul 	if (ifp->if_flags & IFF_OACTIVE) {
3060d1ce9105SBill Paul 		DC_UNLOCK(sc);
3061d1ce9105SBill Paul 		return;
3062d1ce9105SBill Paul 	}
306396f2e892SBill Paul 
306496f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_prod;
306596f2e892SBill Paul 
306696f2e892SBill Paul 	while(sc->dc_cdata.dc_tx_chain[idx] == NULL) {
306796f2e892SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
306896f2e892SBill Paul 		if (m_head == NULL)
306996f2e892SBill Paul 			break;
307096f2e892SBill Paul 
30712dfc960aSLuigi Rizzo 		if (sc->dc_flags & DC_TX_COALESCE &&
30722dfc960aSLuigi Rizzo 		    (m_head->m_next != NULL ||
30732dfc960aSLuigi Rizzo 		     sc->dc_flags & DC_TX_ALIGN) ) {
3074fda39fd0SBill Paul 			if (dc_coal(sc, &m_head)) {
3075fda39fd0SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
3076fda39fd0SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
3077fda39fd0SBill Paul 				break;
3078fda39fd0SBill Paul 			}
3079fda39fd0SBill Paul 		}
3080fda39fd0SBill Paul 
308196f2e892SBill Paul 		if (dc_encap(sc, m_head, &idx)) {
308296f2e892SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
308396f2e892SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
308496f2e892SBill Paul 			break;
308596f2e892SBill Paul 		}
308696f2e892SBill Paul 
308796f2e892SBill Paul 		/*
308896f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
308996f2e892SBill Paul 		 * to him.
309096f2e892SBill Paul 		 */
309196f2e892SBill Paul 		if (ifp->if_bpf)
309296f2e892SBill Paul 			bpf_mtap(ifp, m_head);
30935c1cfac4SBill Paul 
30945c1cfac4SBill Paul 		if (sc->dc_flags & DC_TX_ONE) {
30955c1cfac4SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
30965c1cfac4SBill Paul 			break;
30975c1cfac4SBill Paul 		}
309896f2e892SBill Paul 	}
309996f2e892SBill Paul 
310096f2e892SBill Paul 	/* Transmit */
310196f2e892SBill Paul 	sc->dc_cdata.dc_tx_prod = idx;
310296f2e892SBill Paul 	if (!(sc->dc_flags & DC_TX_POLL))
310396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
310496f2e892SBill Paul 
310596f2e892SBill Paul 	/*
310696f2e892SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
310796f2e892SBill Paul 	 */
310896f2e892SBill Paul 	ifp->if_timer = 5;
310996f2e892SBill Paul 
3110d1ce9105SBill Paul 	DC_UNLOCK(sc);
3111d1ce9105SBill Paul 
311296f2e892SBill Paul 	return;
311396f2e892SBill Paul }
311496f2e892SBill Paul 
311596f2e892SBill Paul static void dc_init(xsc)
311696f2e892SBill Paul 	void			*xsc;
311796f2e892SBill Paul {
311896f2e892SBill Paul 	struct dc_softc		*sc = xsc;
311996f2e892SBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
312096f2e892SBill Paul 	struct mii_data		*mii;
312196f2e892SBill Paul 
3122d1ce9105SBill Paul 	DC_LOCK(sc);
312396f2e892SBill Paul 
312496f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
312596f2e892SBill Paul 
312696f2e892SBill Paul 	/*
312796f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
312896f2e892SBill Paul 	 */
312996f2e892SBill Paul 	dc_stop(sc);
313096f2e892SBill Paul 	dc_reset(sc);
313196f2e892SBill Paul 
313296f2e892SBill Paul 	/*
313396f2e892SBill Paul 	 * Set cache alignment and burst length.
313496f2e892SBill Paul 	 */
313588d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
313696f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
313796f2e892SBill Paul 	else
313896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE);
3139935fe010SLuigi Rizzo 	/*
3140935fe010SLuigi Rizzo 	 * Evenly share the bus between receive and transmit process.
3141935fe010SLuigi Rizzo 	 */
3142935fe010SLuigi Rizzo 	if (DC_IS_INTEL(sc))
3143935fe010SLuigi Rizzo 		DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION);
314496f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
314596f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
314696f2e892SBill Paul 	} else {
314796f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
314896f2e892SBill Paul 	}
314996f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
315096f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
315196f2e892SBill Paul 	switch(sc->dc_cachesize) {
315296f2e892SBill Paul 	case 32:
315396f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
315496f2e892SBill Paul 		break;
315596f2e892SBill Paul 	case 16:
315696f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
315796f2e892SBill Paul 		break;
315896f2e892SBill Paul 	case 8:
315996f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
316096f2e892SBill Paul 		break;
316196f2e892SBill Paul 	case 0:
316296f2e892SBill Paul 	default:
316396f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
316496f2e892SBill Paul 		break;
316596f2e892SBill Paul 	}
316696f2e892SBill Paul 
316796f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
316896f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
316996f2e892SBill Paul 	else {
3170d467c136SBill Paul 		if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
317196f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
317296f2e892SBill Paul 		} else {
317396f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
317496f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
317596f2e892SBill Paul 		}
317696f2e892SBill Paul 	}
317796f2e892SBill Paul 
317896f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
317996f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
318096f2e892SBill Paul 
318196f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
318296f2e892SBill Paul 		/*
318396f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
318496f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
318596f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
318696f2e892SBill Paul 		 * document the meaning of these bits so there's no way
318796f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
318896f2e892SBill Paul 		 * number all its own; the rest all use a different one.
318996f2e892SBill Paul 		 */
319096f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
319196f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
319296f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
319396f2e892SBill Paul 		else
319496f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
319596f2e892SBill Paul 	}
319696f2e892SBill Paul 
3197feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
3198feb78939SJonathan Chen 		/*
3199feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
3200feb78939SJonathan Chen 		 * can talk to the MII.
3201feb78939SJonathan Chen 		 */
3202feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
3203feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3204feb78939SJonathan Chen 		DELAY(10);
3205feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
3206feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3207feb78939SJonathan Chen 		DELAY(10);
3208feb78939SJonathan Chen 	}
3209feb78939SJonathan Chen 
321096f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
3211d467c136SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN);
321296f2e892SBill Paul 
321396f2e892SBill Paul 	/* Init circular RX list. */
321496f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
321596f2e892SBill Paul 		printf("dc%d: initialization failed: no "
321696f2e892SBill Paul 		    "memory for rx buffers\n", sc->dc_unit);
321796f2e892SBill Paul 		dc_stop(sc);
3218d1ce9105SBill Paul 		DC_UNLOCK(sc);
321996f2e892SBill Paul 		return;
322096f2e892SBill Paul 	}
322196f2e892SBill Paul 
322296f2e892SBill Paul 	/*
322396f2e892SBill Paul 	 * Init tx descriptors.
322496f2e892SBill Paul 	 */
322596f2e892SBill Paul 	dc_list_tx_init(sc);
322696f2e892SBill Paul 
322796f2e892SBill Paul 	/*
322896f2e892SBill Paul 	 * Load the address of the RX list.
322996f2e892SBill Paul 	 */
323096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0]));
323196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0]));
323296f2e892SBill Paul 
323396f2e892SBill Paul 	/*
323496f2e892SBill Paul 	 * Enable interrupts.
323596f2e892SBill Paul 	 */
3236e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3237e4fc250cSLuigi Rizzo 	/*
3238e4fc250cSLuigi Rizzo 	 * ... but only if we are not polling, and make sure they are off in
3239e4fc250cSLuigi Rizzo 	 * the case of polling. Some cards (e.g. fxp) turn interrupts on
3240e4fc250cSLuigi Rizzo 	 * after a reset.
3241e4fc250cSLuigi Rizzo 	 */
3242e4fc250cSLuigi Rizzo 	if (ifp->if_ipending & IFF_POLLING)
3243e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, 0x00000000);
3244e4fc250cSLuigi Rizzo 	else
3245e4fc250cSLuigi Rizzo #endif
324696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
324796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
324896f2e892SBill Paul 
324996f2e892SBill Paul 	/* Enable transmitter. */
325096f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
325196f2e892SBill Paul 
325296f2e892SBill Paul 	/*
3253918434c8SBill Paul 	 * If this is an Intel 21143 and we're not using the
3254918434c8SBill Paul 	 * MII port, program the LED control pins so we get
3255918434c8SBill Paul 	 * link and activity indications.
3256918434c8SBill Paul 	 */
325778999dd1SBill Paul 	if (sc->dc_flags & DC_TULIP_LEDS) {
3258918434c8SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG,
3259918434c8SBill Paul 		    DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY);
326078999dd1SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
3261918434c8SBill Paul 	}
3262918434c8SBill Paul 
3263918434c8SBill Paul 	/*
326496f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
326596f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
326696f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
326796f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
326896f2e892SBill Paul 	 */
326996f2e892SBill Paul 	dc_setfilt(sc);
327096f2e892SBill Paul 
327196f2e892SBill Paul 	/* Enable receiver. */
327296f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
327396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
327496f2e892SBill Paul 
327596f2e892SBill Paul 	mii_mediachg(mii);
327696f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
327796f2e892SBill Paul 
327896f2e892SBill Paul 	ifp->if_flags |= IFF_RUNNING;
327996f2e892SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
328096f2e892SBill Paul 
3281857fd445SBill Paul 	/* Don't start the ticker if this is a homePNA link. */
3282857fd445SBill Paul 	if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_homePNA)
3283857fd445SBill Paul 		sc->dc_link = 1;
3284857fd445SBill Paul 	else {
3285318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY)
3286b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
3287318b02fdSBill Paul 		else
3288b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
3289857fd445SBill Paul 	}
329096f2e892SBill Paul 
32915c1cfac4SBill Paul #ifdef SRM_MEDIA
3292510a809eSMike Smith         if(sc->dc_srm_media) {
3293510a809eSMike Smith 		struct ifreq ifr;
3294510a809eSMike Smith 
3295510a809eSMike Smith 		ifr.ifr_media = sc->dc_srm_media;
3296510a809eSMike Smith 		ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA);
3297510a809eSMike Smith 		sc->dc_srm_media = 0;
3298510a809eSMike Smith 	}
3299510a809eSMike Smith #endif
3300d1ce9105SBill Paul 	DC_UNLOCK(sc);
330196f2e892SBill Paul 	return;
330296f2e892SBill Paul }
330396f2e892SBill Paul 
330496f2e892SBill Paul /*
330596f2e892SBill Paul  * Set media options.
330696f2e892SBill Paul  */
330796f2e892SBill Paul static int dc_ifmedia_upd(ifp)
330896f2e892SBill Paul 	struct ifnet		*ifp;
330996f2e892SBill Paul {
331096f2e892SBill Paul 	struct dc_softc		*sc;
331196f2e892SBill Paul 	struct mii_data		*mii;
3312f43d9309SBill Paul 	struct ifmedia		*ifm;
331396f2e892SBill Paul 
331496f2e892SBill Paul 	sc = ifp->if_softc;
331596f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
331696f2e892SBill Paul 	mii_mediachg(mii);
3317f43d9309SBill Paul 	ifm = &mii->mii_media;
3318f43d9309SBill Paul 
3319f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
3320f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA)
3321f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
3322f43d9309SBill Paul 	else
332396f2e892SBill Paul 		sc->dc_link = 0;
332496f2e892SBill Paul 
332596f2e892SBill Paul 	return(0);
332696f2e892SBill Paul }
332796f2e892SBill Paul 
332896f2e892SBill Paul /*
332996f2e892SBill Paul  * Report current media status.
333096f2e892SBill Paul  */
333196f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr)
333296f2e892SBill Paul 	struct ifnet		*ifp;
333396f2e892SBill Paul 	struct ifmediareq	*ifmr;
333496f2e892SBill Paul {
333596f2e892SBill Paul 	struct dc_softc		*sc;
333696f2e892SBill Paul 	struct mii_data		*mii;
3337f43d9309SBill Paul 	struct ifmedia		*ifm;
333896f2e892SBill Paul 
333996f2e892SBill Paul 	sc = ifp->if_softc;
334096f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
334196f2e892SBill Paul 	mii_pollstat(mii);
3342f43d9309SBill Paul 	ifm = &mii->mii_media;
3343f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
3344f43d9309SBill Paul 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
3345f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
3346f43d9309SBill Paul 			ifmr->ifm_status = 0;
3347f43d9309SBill Paul 			return;
3348f43d9309SBill Paul 		}
3349f43d9309SBill Paul 	}
335096f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
335196f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
335296f2e892SBill Paul 
335396f2e892SBill Paul 	return;
335496f2e892SBill Paul }
335596f2e892SBill Paul 
335696f2e892SBill Paul static int dc_ioctl(ifp, command, data)
335796f2e892SBill Paul 	struct ifnet		*ifp;
335896f2e892SBill Paul 	u_long			command;
335996f2e892SBill Paul 	caddr_t			data;
336096f2e892SBill Paul {
336196f2e892SBill Paul 	struct dc_softc		*sc = ifp->if_softc;
336296f2e892SBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
336396f2e892SBill Paul 	struct mii_data		*mii;
3364d1ce9105SBill Paul 	int			error = 0;
336596f2e892SBill Paul 
3366d1ce9105SBill Paul 	DC_LOCK(sc);
336796f2e892SBill Paul 
336896f2e892SBill Paul 	switch(command) {
336996f2e892SBill Paul 	case SIOCSIFADDR:
337096f2e892SBill Paul 	case SIOCGIFADDR:
337196f2e892SBill Paul 	case SIOCSIFMTU:
337296f2e892SBill Paul 		error = ether_ioctl(ifp, command, data);
337396f2e892SBill Paul 		break;
337496f2e892SBill Paul 	case SIOCSIFFLAGS:
337596f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
337696f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING &&
337796f2e892SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
337896f2e892SBill Paul 			    !(sc->dc_if_flags & IFF_PROMISC)) {
337996f2e892SBill Paul 				dc_setfilt(sc);
338096f2e892SBill Paul 			} else if (ifp->if_flags & IFF_RUNNING &&
338196f2e892SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
338296f2e892SBill Paul 			    sc->dc_if_flags & IFF_PROMISC) {
338396f2e892SBill Paul 				dc_setfilt(sc);
338496f2e892SBill Paul 			} else if (!(ifp->if_flags & IFF_RUNNING)) {
338596f2e892SBill Paul 				sc->dc_txthresh = 0;
338696f2e892SBill Paul 				dc_init(sc);
338796f2e892SBill Paul 			}
338896f2e892SBill Paul 		} else {
338996f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING)
339096f2e892SBill Paul 				dc_stop(sc);
339196f2e892SBill Paul 		}
339296f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
339396f2e892SBill Paul 		error = 0;
339496f2e892SBill Paul 		break;
339596f2e892SBill Paul 	case SIOCADDMULTI:
339696f2e892SBill Paul 	case SIOCDELMULTI:
339796f2e892SBill Paul 		dc_setfilt(sc);
339896f2e892SBill Paul 		error = 0;
339996f2e892SBill Paul 		break;
340096f2e892SBill Paul 	case SIOCGIFMEDIA:
340196f2e892SBill Paul 	case SIOCSIFMEDIA:
340296f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
340396f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
34045c1cfac4SBill Paul #ifdef SRM_MEDIA
3405510a809eSMike Smith 		if (sc->dc_srm_media)
3406510a809eSMike Smith 			sc->dc_srm_media = 0;
3407510a809eSMike Smith #endif
340896f2e892SBill Paul 		break;
340996f2e892SBill Paul 	default:
341096f2e892SBill Paul 		error = EINVAL;
341196f2e892SBill Paul 		break;
341296f2e892SBill Paul 	}
341396f2e892SBill Paul 
3414d1ce9105SBill Paul 	DC_UNLOCK(sc);
341596f2e892SBill Paul 
341696f2e892SBill Paul 	return(error);
341796f2e892SBill Paul }
341896f2e892SBill Paul 
341996f2e892SBill Paul static void dc_watchdog(ifp)
342096f2e892SBill Paul 	struct ifnet		*ifp;
342196f2e892SBill Paul {
342296f2e892SBill Paul 	struct dc_softc		*sc;
342396f2e892SBill Paul 
342496f2e892SBill Paul 	sc = ifp->if_softc;
342596f2e892SBill Paul 
3426d1ce9105SBill Paul 	DC_LOCK(sc);
3427d1ce9105SBill Paul 
342896f2e892SBill Paul 	ifp->if_oerrors++;
342996f2e892SBill Paul 	printf("dc%d: watchdog timeout\n", sc->dc_unit);
343096f2e892SBill Paul 
343196f2e892SBill Paul 	dc_stop(sc);
343296f2e892SBill Paul 	dc_reset(sc);
343396f2e892SBill Paul 	dc_init(sc);
343496f2e892SBill Paul 
343596f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
343696f2e892SBill Paul 		dc_start(ifp);
343796f2e892SBill Paul 
3438d1ce9105SBill Paul 	DC_UNLOCK(sc);
3439d1ce9105SBill Paul 
344096f2e892SBill Paul 	return;
344196f2e892SBill Paul }
344296f2e892SBill Paul 
344396f2e892SBill Paul /*
344496f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
344596f2e892SBill Paul  * RX and TX lists.
344696f2e892SBill Paul  */
344796f2e892SBill Paul static void dc_stop(sc)
344896f2e892SBill Paul 	struct dc_softc		*sc;
344996f2e892SBill Paul {
345096f2e892SBill Paul 	register int		i;
345196f2e892SBill Paul 	struct ifnet		*ifp;
345296f2e892SBill Paul 
3453d1ce9105SBill Paul 	DC_LOCK(sc);
3454d1ce9105SBill Paul 
345596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
345696f2e892SBill Paul 	ifp->if_timer = 0;
345796f2e892SBill Paul 
3458b50c6312SJonathan Lemon 	callout_stop(&sc->dc_stat_ch);
345996f2e892SBill Paul 
34603b3ec200SPeter Wemm 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3461e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3462e4fc250cSLuigi Rizzo 	ether_poll_deregister(ifp);
3463e4fc250cSLuigi Rizzo #endif
34643b3ec200SPeter Wemm 
346596f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON));
346696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
346796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
346896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
346996f2e892SBill Paul 	sc->dc_link = 0;
347096f2e892SBill Paul 
347196f2e892SBill Paul 	/*
347296f2e892SBill Paul 	 * Free data in the RX lists.
347396f2e892SBill Paul 	 */
347496f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
347596f2e892SBill Paul 		if (sc->dc_cdata.dc_rx_chain[i] != NULL) {
347696f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_rx_chain[i]);
347796f2e892SBill Paul 			sc->dc_cdata.dc_rx_chain[i] = NULL;
347896f2e892SBill Paul 		}
347996f2e892SBill Paul 	}
348096f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_rx_list,
348196f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_rx_list));
348296f2e892SBill Paul 
348396f2e892SBill Paul 	/*
348496f2e892SBill Paul 	 * Free the TX list buffers.
348596f2e892SBill Paul 	 */
348696f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
348796f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[i] != NULL) {
348896f2e892SBill Paul 			if (sc->dc_ldata->dc_tx_list[i].dc_ctl &
348996f2e892SBill Paul 			    DC_TXCTL_SETUP) {
349096f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[i] = NULL;
349196f2e892SBill Paul 				continue;
349296f2e892SBill Paul 			}
349396f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[i]);
349496f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[i] = NULL;
349596f2e892SBill Paul 		}
349696f2e892SBill Paul 	}
349796f2e892SBill Paul 
349896f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_tx_list,
349996f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_tx_list));
350096f2e892SBill Paul 
3501d1ce9105SBill Paul 	DC_UNLOCK(sc);
3502d1ce9105SBill Paul 
350396f2e892SBill Paul 	return;
350496f2e892SBill Paul }
350596f2e892SBill Paul 
350696f2e892SBill Paul /*
350796f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
350896f2e892SBill Paul  * get confused by errant DMAs when rebooting.
350996f2e892SBill Paul  */
351096f2e892SBill Paul static void dc_shutdown(dev)
351196f2e892SBill Paul 	device_t		dev;
351296f2e892SBill Paul {
351396f2e892SBill Paul 	struct dc_softc		*sc;
351496f2e892SBill Paul 
351596f2e892SBill Paul 	sc = device_get_softc(dev);
351696f2e892SBill Paul 
351796f2e892SBill Paul 	dc_stop(sc);
351896f2e892SBill Paul 
351996f2e892SBill Paul 	return;
352096f2e892SBill Paul }
3521