xref: /freebsd/sys/dev/dc/if_dc.c (revision d1ce91057299ed88b67b88a59744e376e665b127)
196f2e892SBill Paul /*
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  *
3296f2e892SBill Paul  * $FreeBSD$
3396f2e892SBill Paul  */
3496f2e892SBill Paul 
3596f2e892SBill Paul /*
3696f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3796f2e892SBill Paul  * series chips and several workalikes including the following:
3896f2e892SBill Paul  *
39ead7cde9SBill Paul  * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com)
4096f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
4196f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4296f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4396f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4496f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
4596f2e892SBill Paul  * ADMtek AN985 (www.admtek.com.tw)
4688d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
479ca710f6SJeroen Ruigrok van der Werven  * Accton EN1217 (www.accton.com)
4896f2e892SBill Paul  *
4996f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
5096f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5196f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5296f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
5396f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
5496f2e892SBill Paul  * instead of 512.
5596f2e892SBill Paul  *
5696f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
5796f2e892SBill Paul  * Electrical Engineering Department
5896f2e892SBill Paul  * Columbia University, New York City
5996f2e892SBill Paul  */
6096f2e892SBill Paul 
6196f2e892SBill Paul /*
6296f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6396f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
6496f2e892SBill Paul  * three kinds of media attachments:
6596f2e892SBill Paul  *
6696f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
6796f2e892SBill Paul  *   autonegotiation provided by an external PHY.
6896f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
6996f2e892SBill Paul  * o 10baseT port.
7096f2e892SBill Paul  * o AUI/BNC port.
7196f2e892SBill Paul  *
7296f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7396f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
7496f2e892SBill Paul  * autosensing configuration.
7596f2e892SBill Paul  *
7696f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
7796f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
7896f2e892SBill Paul  * handled separately due to its different register offsets and the
7996f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
8096f2e892SBill Paul  * here, but I'm not thrilled about it.
8196f2e892SBill Paul  *
8296f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
8396f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
8496f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
8596f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
8696f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
8796f2e892SBill Paul  */
8896f2e892SBill Paul 
8996f2e892SBill Paul #include <sys/param.h>
9096f2e892SBill Paul #include <sys/systm.h>
9196f2e892SBill Paul #include <sys/sockio.h>
9296f2e892SBill Paul #include <sys/mbuf.h>
9396f2e892SBill Paul #include <sys/malloc.h>
9496f2e892SBill Paul #include <sys/kernel.h>
9596f2e892SBill Paul #include <sys/socket.h>
9696f2e892SBill Paul 
9796f2e892SBill Paul #include <net/if.h>
9896f2e892SBill Paul #include <net/if_arp.h>
9996f2e892SBill Paul #include <net/ethernet.h>
10096f2e892SBill Paul #include <net/if_dl.h>
10196f2e892SBill Paul #include <net/if_media.h>
10296f2e892SBill Paul 
10396f2e892SBill Paul #include <net/bpf.h>
10496f2e892SBill Paul 
10596f2e892SBill Paul #include <vm/vm.h>              /* for vtophys */
10696f2e892SBill Paul #include <vm/pmap.h>            /* for vtophys */
10796f2e892SBill Paul #include <machine/clock.h>      /* for DELAY */
10896f2e892SBill Paul #include <machine/bus_pio.h>
10996f2e892SBill Paul #include <machine/bus_memio.h>
11096f2e892SBill Paul #include <machine/bus.h>
11196f2e892SBill Paul #include <machine/resource.h>
112d1ce9105SBill Paul #include <machine/mutex.h>
11396f2e892SBill Paul #include <sys/bus.h>
11496f2e892SBill Paul #include <sys/rman.h>
11596f2e892SBill Paul 
11696f2e892SBill Paul #include <dev/mii/mii.h>
11796f2e892SBill Paul #include <dev/mii/miivar.h>
11896f2e892SBill Paul 
11996f2e892SBill Paul #include <pci/pcireg.h>
12096f2e892SBill Paul #include <pci/pcivar.h>
12196f2e892SBill Paul 
12296f2e892SBill Paul #define DC_USEIOSPACE
1235c1cfac4SBill Paul #ifdef __alpha__
1245c1cfac4SBill Paul #define SRM_MEDIA
1255c1cfac4SBill Paul #endif
12696f2e892SBill Paul 
12796f2e892SBill Paul #include <pci/if_dcreg.h>
12896f2e892SBill Paul 
12995a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
13095a16455SPeter Wemm 
13196f2e892SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
13296f2e892SBill Paul #include "miibus_if.h"
13396f2e892SBill Paul 
13496f2e892SBill Paul #ifndef lint
13596f2e892SBill Paul static const char rcsid[] =
13696f2e892SBill Paul   "$FreeBSD$";
13796f2e892SBill Paul #endif
13896f2e892SBill Paul 
13996f2e892SBill Paul /*
14096f2e892SBill Paul  * Various supported device vendors/types and their names.
14196f2e892SBill Paul  */
14296f2e892SBill Paul static struct dc_type dc_devs[] = {
14396f2e892SBill Paul 	{ DC_VENDORID_DEC, DC_DEVICEID_21143,
14496f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
14596f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100,
14696f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
14796f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
14896f2e892SBill Paul 		"Davicom DM9102 10/100BaseTX" },
14988d739dcSBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15088d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
15196f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AL981,
15296f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
15396f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AN985,
15496f2e892SBill Paul 		"ADMtek AN985 10/100BaseTX" },
15596f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
15696f2e892SBill Paul 		"ASIX AX88140A 10/100BaseTX" },
15796f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
15896f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
15996f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16096f2e892SBill Paul 		"Macronix 98713 10/100BaseTX" },
16196f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16296f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
16396f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16496f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16596f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16696f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16796f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
16896f2e892SBill Paul 		"Macronix 98715/98715A 10/100BaseTX" },
16996f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17079d11e09SBill Paul 		"Macronix 98715AEC-C 10/100BaseTX" },
17179d11e09SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17296f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
173ead7cde9SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98727,
174ead7cde9SBill Paul 		"Macronix 98727/98732 10/100BaseTX" },
17596f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C115,
17696f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
17796f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
17896f2e892SBill Paul 		"82c168 PNIC 10/100BaseTX" },
17996f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
18096f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
1819ca710f6SJeroen Ruigrok van der Werven 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN1217,
1829ca710f6SJeroen Ruigrok van der Werven 		"Accton EN1217 10/100BaseTX" },
18396f2e892SBill Paul 	{ 0, 0, NULL }
18496f2e892SBill Paul };
18596f2e892SBill Paul 
18696f2e892SBill Paul static int dc_probe		__P((device_t));
18796f2e892SBill Paul static int dc_attach		__P((device_t));
18896f2e892SBill Paul static int dc_detach		__P((device_t));
18996f2e892SBill Paul static void dc_acpi		__P((device_t));
19096f2e892SBill Paul static struct dc_type *dc_devtype	__P((device_t));
19196f2e892SBill Paul static int dc_newbuf		__P((struct dc_softc *, int, struct mbuf *));
19296f2e892SBill Paul static int dc_encap		__P((struct dc_softc *, struct mbuf *,
19396f2e892SBill Paul 					u_int32_t *));
194fda39fd0SBill Paul static int dc_coal		__P((struct dc_softc *, struct mbuf **));
19596f2e892SBill Paul static void dc_pnic_rx_bug_war	__P((struct dc_softc *, int));
19673bf949cSBill Paul static int dc_rx_resync		__P((struct dc_softc *));
19796f2e892SBill Paul static void dc_rxeof		__P((struct dc_softc *));
19896f2e892SBill Paul static void dc_txeof		__P((struct dc_softc *));
19996f2e892SBill Paul static void dc_tick		__P((void *));
20096f2e892SBill Paul static void dc_intr		__P((void *));
20196f2e892SBill Paul static void dc_start		__P((struct ifnet *));
20296f2e892SBill Paul static int dc_ioctl		__P((struct ifnet *, u_long, caddr_t));
20396f2e892SBill Paul static void dc_init		__P((void *));
20496f2e892SBill Paul static void dc_stop		__P((struct dc_softc *));
20596f2e892SBill Paul static void dc_watchdog		__P((struct ifnet *));
20696f2e892SBill Paul static void dc_shutdown		__P((device_t));
20796f2e892SBill Paul static int dc_ifmedia_upd	__P((struct ifnet *));
20896f2e892SBill Paul static void dc_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
20996f2e892SBill Paul 
21096f2e892SBill Paul static void dc_delay		__P((struct dc_softc *));
21196f2e892SBill Paul static void dc_eeprom_idle	__P((struct dc_softc *));
21296f2e892SBill Paul static void dc_eeprom_putbyte	__P((struct dc_softc *, int));
21396f2e892SBill Paul static void dc_eeprom_getword	__P((struct dc_softc *, int, u_int16_t *));
21496f2e892SBill Paul static void dc_eeprom_getword_pnic
21596f2e892SBill Paul 				__P((struct dc_softc *, int, u_int16_t *));
21696f2e892SBill Paul static void dc_read_eeprom	__P((struct dc_softc *, caddr_t, int,
21796f2e892SBill Paul 							int, int));
21896f2e892SBill Paul 
21996f2e892SBill Paul static void dc_mii_writebit	__P((struct dc_softc *, int));
22096f2e892SBill Paul static int dc_mii_readbit	__P((struct dc_softc *));
22196f2e892SBill Paul static void dc_mii_sync		__P((struct dc_softc *));
22296f2e892SBill Paul static void dc_mii_send		__P((struct dc_softc *, u_int32_t, int));
22396f2e892SBill Paul static int dc_mii_readreg	__P((struct dc_softc *, struct dc_mii_frame *));
22496f2e892SBill Paul static int dc_mii_writereg	__P((struct dc_softc *, struct dc_mii_frame *));
22596f2e892SBill Paul static int dc_miibus_readreg	__P((device_t, int, int));
22696f2e892SBill Paul static int dc_miibus_writereg	__P((device_t, int, int, int));
22796f2e892SBill Paul static void dc_miibus_statchg	__P((device_t));
228f43d9309SBill Paul static void dc_miibus_mediainit	__P((device_t));
22996f2e892SBill Paul 
23096f2e892SBill Paul static void dc_setcfg		__P((struct dc_softc *, int));
23196f2e892SBill Paul static u_int32_t dc_crc_le	__P((struct dc_softc *, caddr_t));
23296f2e892SBill Paul static u_int32_t dc_crc_be	__P((caddr_t));
23396f2e892SBill Paul static void dc_setfilt_21143	__P((struct dc_softc *));
23496f2e892SBill Paul static void dc_setfilt_asix	__P((struct dc_softc *));
23596f2e892SBill Paul static void dc_setfilt_admtek	__P((struct dc_softc *));
23696f2e892SBill Paul 
23796f2e892SBill Paul static void dc_setfilt		__P((struct dc_softc *));
23896f2e892SBill Paul 
23996f2e892SBill Paul static void dc_reset		__P((struct dc_softc *));
24096f2e892SBill Paul static int dc_list_rx_init	__P((struct dc_softc *));
24196f2e892SBill Paul static int dc_list_tx_init	__P((struct dc_softc *));
24296f2e892SBill Paul 
2435c1cfac4SBill Paul static void dc_parse_21143_srom	__P((struct dc_softc *));
2445c1cfac4SBill Paul static void dc_decode_leaf_sia	__P((struct dc_softc *,
2455c1cfac4SBill Paul 				    struct dc_eblock_sia *));
2465c1cfac4SBill Paul static void dc_decode_leaf_mii	__P((struct dc_softc *,
2475c1cfac4SBill Paul 				    struct dc_eblock_mii *));
2485c1cfac4SBill Paul static void dc_decode_leaf_sym	__P((struct dc_softc *,
2495c1cfac4SBill Paul 				    struct dc_eblock_sym *));
2505c1cfac4SBill Paul static void dc_apply_fixup	__P((struct dc_softc *, int));
2515c1cfac4SBill Paul 
25296f2e892SBill Paul #ifdef DC_USEIOSPACE
25396f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
25496f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
25596f2e892SBill Paul #else
25696f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
25796f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
25896f2e892SBill Paul #endif
25996f2e892SBill Paul 
26096f2e892SBill Paul static device_method_t dc_methods[] = {
26196f2e892SBill Paul 	/* Device interface */
26296f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
26396f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
26496f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
26596f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
26696f2e892SBill Paul 
26796f2e892SBill Paul 	/* bus interface */
26896f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
26996f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
27096f2e892SBill Paul 
27196f2e892SBill Paul 	/* MII interface */
27296f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
27396f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
27496f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
275f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
27696f2e892SBill Paul 
27796f2e892SBill Paul 	{ 0, 0 }
27896f2e892SBill Paul };
27996f2e892SBill Paul 
28096f2e892SBill Paul static driver_t dc_driver = {
28196f2e892SBill Paul 	"dc",
28296f2e892SBill Paul 	dc_methods,
28396f2e892SBill Paul 	sizeof(struct dc_softc)
28496f2e892SBill Paul };
28596f2e892SBill Paul 
28696f2e892SBill Paul static devclass_t dc_devclass;
28796f2e892SBill Paul 
28896f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0);
28996f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
29096f2e892SBill Paul 
29196f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
29296f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
29396f2e892SBill Paul 
29496f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
29596f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
29696f2e892SBill Paul 
29796f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
29896f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
29996f2e892SBill Paul 
30096f2e892SBill Paul static void dc_delay(sc)
30196f2e892SBill Paul 	struct dc_softc		*sc;
30296f2e892SBill Paul {
30396f2e892SBill Paul 	int			idx;
30496f2e892SBill Paul 
30596f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
30696f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
30796f2e892SBill Paul }
30896f2e892SBill Paul 
30996f2e892SBill Paul static void dc_eeprom_idle(sc)
31096f2e892SBill Paul 	struct dc_softc		*sc;
31196f2e892SBill Paul {
31296f2e892SBill Paul 	register int		i;
31396f2e892SBill Paul 
31496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
31596f2e892SBill Paul 	dc_delay(sc);
31696f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
31796f2e892SBill Paul 	dc_delay(sc);
31896f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
31996f2e892SBill Paul 	dc_delay(sc);
32096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
32196f2e892SBill Paul 	dc_delay(sc);
32296f2e892SBill Paul 
32396f2e892SBill Paul 	for (i = 0; i < 25; i++) {
32496f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
32596f2e892SBill Paul 		dc_delay(sc);
32696f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
32796f2e892SBill Paul 		dc_delay(sc);
32896f2e892SBill Paul 	}
32996f2e892SBill Paul 
33096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33196f2e892SBill Paul 	dc_delay(sc);
33296f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
33396f2e892SBill Paul 	dc_delay(sc);
33496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
33596f2e892SBill Paul 
33696f2e892SBill Paul 	return;
33796f2e892SBill Paul }
33896f2e892SBill Paul 
33996f2e892SBill Paul /*
34096f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
34196f2e892SBill Paul  */
34296f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr)
34396f2e892SBill Paul 	struct dc_softc		*sc;
34496f2e892SBill Paul 	int			addr;
34596f2e892SBill Paul {
34696f2e892SBill Paul 	register int		d, i;
34796f2e892SBill Paul 
34896f2e892SBill Paul 	/*
34996f2e892SBill Paul 	 * The AN985 has a 93C66 EEPROM on it instead of
35096f2e892SBill Paul 	 * a 93C46. It uses a different bit sequence for
35196f2e892SBill Paul 	 * specifying the "read" opcode.
35296f2e892SBill Paul 	 */
35396f2e892SBill Paul 	if (DC_IS_CENTAUR(sc))
35496f2e892SBill Paul 		d = addr | (DC_EECMD_READ << 2);
35596f2e892SBill Paul 	else
35696f2e892SBill Paul 		d = addr | DC_EECMD_READ;
35796f2e892SBill Paul 
35896f2e892SBill Paul 	/*
35996f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
36096f2e892SBill Paul 	 */
36196f2e892SBill Paul 	for (i = 0x400; i; i >>= 1) {
36296f2e892SBill Paul 		if (d & i) {
36396f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
36496f2e892SBill Paul 		} else {
36596f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
36696f2e892SBill Paul 		}
36796f2e892SBill Paul 		dc_delay(sc);
36896f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
36996f2e892SBill Paul 		dc_delay(sc);
37096f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
37196f2e892SBill Paul 		dc_delay(sc);
37296f2e892SBill Paul 	}
37396f2e892SBill Paul 
37496f2e892SBill Paul 	return;
37596f2e892SBill Paul }
37696f2e892SBill Paul 
37796f2e892SBill Paul /*
37896f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
37996f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
38096f2e892SBill Paul  * the EEPROM.
38196f2e892SBill Paul  */
38296f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest)
38396f2e892SBill Paul 	struct dc_softc		*sc;
38496f2e892SBill Paul 	int			addr;
38596f2e892SBill Paul 	u_int16_t		*dest;
38696f2e892SBill Paul {
38796f2e892SBill Paul 	register int		i;
38896f2e892SBill Paul 	u_int32_t		r;
38996f2e892SBill Paul 
39096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr);
39196f2e892SBill Paul 
39296f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
39396f2e892SBill Paul 		DELAY(1);
39496f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
39596f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
39696f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
39796f2e892SBill Paul 			return;
39896f2e892SBill Paul 		}
39996f2e892SBill Paul 	}
40096f2e892SBill Paul 
40196f2e892SBill Paul 	return;
40296f2e892SBill Paul }
40396f2e892SBill Paul 
40496f2e892SBill Paul /*
40596f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
40696f2e892SBill Paul  */
40796f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest)
40896f2e892SBill Paul 	struct dc_softc		*sc;
40996f2e892SBill Paul 	int			addr;
41096f2e892SBill Paul 	u_int16_t		*dest;
41196f2e892SBill Paul {
41296f2e892SBill Paul 	register int		i;
41396f2e892SBill Paul 	u_int16_t		word = 0;
41496f2e892SBill Paul 
41596f2e892SBill Paul 	/* Force EEPROM to idle state. */
41696f2e892SBill Paul 	dc_eeprom_idle(sc);
41796f2e892SBill Paul 
41896f2e892SBill Paul 	/* Enter EEPROM access mode. */
41996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
42096f2e892SBill Paul 	dc_delay(sc);
42196f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
42296f2e892SBill Paul 	dc_delay(sc);
42396f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
42496f2e892SBill Paul 	dc_delay(sc);
42596f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
42696f2e892SBill Paul 	dc_delay(sc);
42796f2e892SBill Paul 
42896f2e892SBill Paul 	/*
42996f2e892SBill Paul 	 * Send address of word we want to read.
43096f2e892SBill Paul 	 */
43196f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
43296f2e892SBill Paul 
43396f2e892SBill Paul 	/*
43496f2e892SBill Paul 	 * Start reading bits from EEPROM.
43596f2e892SBill Paul 	 */
43696f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
43796f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
43896f2e892SBill Paul 		dc_delay(sc);
43996f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
44096f2e892SBill Paul 			word |= i;
44196f2e892SBill Paul 		dc_delay(sc);
44296f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
44396f2e892SBill Paul 		dc_delay(sc);
44496f2e892SBill Paul 	}
44596f2e892SBill Paul 
44696f2e892SBill Paul 	/* Turn off EEPROM access mode. */
44796f2e892SBill Paul 	dc_eeprom_idle(sc);
44896f2e892SBill Paul 
44996f2e892SBill Paul 	*dest = word;
45096f2e892SBill Paul 
45196f2e892SBill Paul 	return;
45296f2e892SBill Paul }
45396f2e892SBill Paul 
45496f2e892SBill Paul /*
45596f2e892SBill Paul  * Read a sequence of words from the EEPROM.
45696f2e892SBill Paul  */
45796f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap)
45896f2e892SBill Paul 	struct dc_softc		*sc;
45996f2e892SBill Paul 	caddr_t			dest;
46096f2e892SBill Paul 	int			off;
46196f2e892SBill Paul 	int			cnt;
46296f2e892SBill Paul 	int			swap;
46396f2e892SBill Paul {
46496f2e892SBill Paul 	int			i;
46596f2e892SBill Paul 	u_int16_t		word = 0, *ptr;
46696f2e892SBill Paul 
46796f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
46896f2e892SBill Paul 		if (DC_IS_PNIC(sc))
46996f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
47096f2e892SBill Paul 		else
47196f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
47296f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
47396f2e892SBill Paul 		if (swap)
47496f2e892SBill Paul 			*ptr = ntohs(word);
47596f2e892SBill Paul 		else
47696f2e892SBill Paul 			*ptr = word;
47796f2e892SBill Paul 	}
47896f2e892SBill Paul 
47996f2e892SBill Paul 	return;
48096f2e892SBill Paul }
48196f2e892SBill Paul 
48296f2e892SBill Paul /*
48396f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
48496f2e892SBill Paul  * Application Notes pp.19-21.
48596f2e892SBill Paul  */
48696f2e892SBill Paul /*
48796f2e892SBill Paul  * Write a bit to the MII bus.
48896f2e892SBill Paul  */
48996f2e892SBill Paul static void dc_mii_writebit(sc, bit)
49096f2e892SBill Paul 	struct dc_softc		*sc;
49196f2e892SBill Paul 	int			bit;
49296f2e892SBill Paul {
49396f2e892SBill Paul 	if (bit)
49496f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO,
49596f2e892SBill Paul 		    DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT);
49696f2e892SBill Paul 	else
49796f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
49896f2e892SBill Paul 
49996f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
50096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
50196f2e892SBill Paul 
50296f2e892SBill Paul 	return;
50396f2e892SBill Paul }
50496f2e892SBill Paul 
50596f2e892SBill Paul /*
50696f2e892SBill Paul  * Read a bit from the MII bus.
50796f2e892SBill Paul  */
50896f2e892SBill Paul static int dc_mii_readbit(sc)
50996f2e892SBill Paul 	struct dc_softc		*sc;
51096f2e892SBill Paul {
51196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR);
51296f2e892SBill Paul 	CSR_READ_4(sc, DC_SIO);
51396f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
51496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
51596f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
51696f2e892SBill Paul 		return(1);
51796f2e892SBill Paul 
51896f2e892SBill Paul 	return(0);
51996f2e892SBill Paul }
52096f2e892SBill Paul 
52196f2e892SBill Paul /*
52296f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
52396f2e892SBill Paul  */
52496f2e892SBill Paul static void dc_mii_sync(sc)
52596f2e892SBill Paul 	struct dc_softc		*sc;
52696f2e892SBill Paul {
52796f2e892SBill Paul 	register int		i;
52896f2e892SBill Paul 
52996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
53096f2e892SBill Paul 
53196f2e892SBill Paul 	for (i = 0; i < 32; i++)
53296f2e892SBill Paul 		dc_mii_writebit(sc, 1);
53396f2e892SBill Paul 
53496f2e892SBill Paul 	return;
53596f2e892SBill Paul }
53696f2e892SBill Paul 
53796f2e892SBill Paul /*
53896f2e892SBill Paul  * Clock a series of bits through the MII.
53996f2e892SBill Paul  */
54096f2e892SBill Paul static void dc_mii_send(sc, bits, cnt)
54196f2e892SBill Paul 	struct dc_softc		*sc;
54296f2e892SBill Paul 	u_int32_t		bits;
54396f2e892SBill Paul 	int			cnt;
54496f2e892SBill Paul {
54596f2e892SBill Paul 	int			i;
54696f2e892SBill Paul 
54796f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
54896f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
54996f2e892SBill Paul }
55096f2e892SBill Paul 
55196f2e892SBill Paul /*
55296f2e892SBill Paul  * Read an PHY register through the MII.
55396f2e892SBill Paul  */
55496f2e892SBill Paul static int dc_mii_readreg(sc, frame)
55596f2e892SBill Paul 	struct dc_softc		*sc;
55696f2e892SBill Paul 	struct dc_mii_frame	*frame;
55796f2e892SBill Paul 
55896f2e892SBill Paul {
559d1ce9105SBill Paul 	int			i, ack;
56096f2e892SBill Paul 
561d1ce9105SBill Paul 	DC_LOCK(sc);
56296f2e892SBill Paul 
56396f2e892SBill Paul 	/*
56496f2e892SBill Paul 	 * Set up frame for RX.
56596f2e892SBill Paul 	 */
56696f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
56796f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
56896f2e892SBill Paul 	frame->mii_turnaround = 0;
56996f2e892SBill Paul 	frame->mii_data = 0;
57096f2e892SBill Paul 
57196f2e892SBill Paul 	/*
57296f2e892SBill Paul 	 * Sync the PHYs.
57396f2e892SBill Paul 	 */
57496f2e892SBill Paul 	dc_mii_sync(sc);
57596f2e892SBill Paul 
57696f2e892SBill Paul 	/*
57796f2e892SBill Paul 	 * Send command/address info.
57896f2e892SBill Paul 	 */
57996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
58096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
58196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
58296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
58396f2e892SBill Paul 
58496f2e892SBill Paul #ifdef notdef
58596f2e892SBill Paul 	/* Idle bit */
58696f2e892SBill Paul 	dc_mii_writebit(sc, 1);
58796f2e892SBill Paul 	dc_mii_writebit(sc, 0);
58896f2e892SBill Paul #endif
58996f2e892SBill Paul 
59096f2e892SBill Paul 	/* Check for ack */
59196f2e892SBill Paul 	ack = dc_mii_readbit(sc);
59296f2e892SBill Paul 
59396f2e892SBill Paul 	/*
59496f2e892SBill Paul 	 * Now try reading data bits. If the ack failed, we still
59596f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
59696f2e892SBill Paul 	 */
59796f2e892SBill Paul 	if (ack) {
59896f2e892SBill Paul 		for(i = 0; i < 16; i++) {
59996f2e892SBill Paul 			dc_mii_readbit(sc);
60096f2e892SBill Paul 		}
60196f2e892SBill Paul 		goto fail;
60296f2e892SBill Paul 	}
60396f2e892SBill Paul 
60496f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
60596f2e892SBill Paul 		if (!ack) {
60696f2e892SBill Paul 			if (dc_mii_readbit(sc))
60796f2e892SBill Paul 				frame->mii_data |= i;
60896f2e892SBill Paul 		}
60996f2e892SBill Paul 	}
61096f2e892SBill Paul 
61196f2e892SBill Paul fail:
61296f2e892SBill Paul 
61396f2e892SBill Paul 	dc_mii_writebit(sc, 0);
61496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
61596f2e892SBill Paul 
616d1ce9105SBill Paul 	DC_UNLOCK(sc);
61796f2e892SBill Paul 
61896f2e892SBill Paul 	if (ack)
61996f2e892SBill Paul 		return(1);
62096f2e892SBill Paul 	return(0);
62196f2e892SBill Paul }
62296f2e892SBill Paul 
62396f2e892SBill Paul /*
62496f2e892SBill Paul  * Write to a PHY register through the MII.
62596f2e892SBill Paul  */
62696f2e892SBill Paul static int dc_mii_writereg(sc, frame)
62796f2e892SBill Paul 	struct dc_softc		*sc;
62896f2e892SBill Paul 	struct dc_mii_frame	*frame;
62996f2e892SBill Paul 
63096f2e892SBill Paul {
631d1ce9105SBill Paul 	DC_LOCK(sc);
63296f2e892SBill Paul 	/*
63396f2e892SBill Paul 	 * Set up frame for TX.
63496f2e892SBill Paul 	 */
63596f2e892SBill Paul 
63696f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
63796f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
63896f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
63996f2e892SBill Paul 
64096f2e892SBill Paul 	/*
64196f2e892SBill Paul 	 * Sync the PHYs.
64296f2e892SBill Paul 	 */
64396f2e892SBill Paul 	dc_mii_sync(sc);
64496f2e892SBill Paul 
64596f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
64696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
64796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
64896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
64996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
65096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
65196f2e892SBill Paul 
65296f2e892SBill Paul 	/* Idle bit. */
65396f2e892SBill Paul 	dc_mii_writebit(sc, 0);
65496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
65596f2e892SBill Paul 
656d1ce9105SBill Paul 	DC_UNLOCK(sc);
65796f2e892SBill Paul 
65896f2e892SBill Paul 	return(0);
65996f2e892SBill Paul }
66096f2e892SBill Paul 
66196f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg)
66296f2e892SBill Paul 	device_t		dev;
66396f2e892SBill Paul 	int			phy, reg;
66496f2e892SBill Paul {
66596f2e892SBill Paul 	struct dc_mii_frame	frame;
66696f2e892SBill Paul 	struct dc_softc		*sc;
66796f2e892SBill Paul 	int			i, rval, phy_reg;
66896f2e892SBill Paul 
66996f2e892SBill Paul 	sc = device_get_softc(dev);
67096f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
67196f2e892SBill Paul 
67296f2e892SBill Paul 	/*
67396f2e892SBill Paul 	 * Note: both the AL981 and AN985 have internal PHYs,
67496f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
67596f2e892SBill Paul 	 * registers while the AN985 uses a serial MII interface.
67696f2e892SBill Paul 	 * The AN985's MII interface is also buggy in that you
67796f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
67896f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
67996f2e892SBill Paul 	 * that the PHY is at MII address 1.
68096f2e892SBill Paul 	 */
68196f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
68296f2e892SBill Paul 		return(0);
68396f2e892SBill Paul 
6845c1cfac4SBill Paul 	if (sc->dc_pmode != DC_PMODE_MII) {
68596f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
68696f2e892SBill Paul 			switch(reg) {
68796f2e892SBill Paul 			case MII_BMSR:
68896f2e892SBill Paul 			/*
68996f2e892SBill Paul 			 * Fake something to make the probe
69096f2e892SBill Paul 			 * code think there's a PHY here.
69196f2e892SBill Paul 			 */
69296f2e892SBill Paul 				return(BMSR_MEDIAMASK);
69396f2e892SBill Paul 				break;
69496f2e892SBill Paul 			case MII_PHYIDR1:
69596f2e892SBill Paul 				if (DC_IS_PNIC(sc))
69696f2e892SBill Paul 					return(DC_VENDORID_LO);
69796f2e892SBill Paul 				return(DC_VENDORID_DEC);
69896f2e892SBill Paul 				break;
69996f2e892SBill Paul 			case MII_PHYIDR2:
70096f2e892SBill Paul 				if (DC_IS_PNIC(sc))
70196f2e892SBill Paul 					return(DC_DEVICEID_82C168);
70296f2e892SBill Paul 				return(DC_DEVICEID_21143);
70396f2e892SBill Paul 				break;
70496f2e892SBill Paul 			default:
70596f2e892SBill Paul 				return(0);
70696f2e892SBill Paul 				break;
70796f2e892SBill Paul 			}
70896f2e892SBill Paul 		} else
70996f2e892SBill Paul 			return(0);
71096f2e892SBill Paul 	}
71196f2e892SBill Paul 
71296f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
71396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
71496f2e892SBill Paul 		    (phy << 23) | (reg << 18));
71596f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
71696f2e892SBill Paul 			DELAY(1);
71796f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
71896f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
71996f2e892SBill Paul 				rval &= 0xFFFF;
72096f2e892SBill Paul 				return(rval == 0xFFFF ? 0 : rval);
72196f2e892SBill Paul 			}
72296f2e892SBill Paul 		}
72396f2e892SBill Paul 		return(0);
72496f2e892SBill Paul 	}
72596f2e892SBill Paul 
72696f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
72796f2e892SBill Paul 		switch(reg) {
72896f2e892SBill Paul 		case MII_BMCR:
72996f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
73096f2e892SBill Paul 			break;
73196f2e892SBill Paul 		case MII_BMSR:
73296f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
73396f2e892SBill Paul 			break;
73496f2e892SBill Paul 		case MII_PHYIDR1:
73596f2e892SBill Paul 			phy_reg = DC_AL_VENID;
73696f2e892SBill Paul 			break;
73796f2e892SBill Paul 		case MII_PHYIDR2:
73896f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
73996f2e892SBill Paul 			break;
74096f2e892SBill Paul 		case MII_ANAR:
74196f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
74296f2e892SBill Paul 			break;
74396f2e892SBill Paul 		case MII_ANLPAR:
74496f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
74596f2e892SBill Paul 			break;
74696f2e892SBill Paul 		case MII_ANER:
74796f2e892SBill Paul 			phy_reg = DC_AL_ANER;
74896f2e892SBill Paul 			break;
74996f2e892SBill Paul 		default:
75096f2e892SBill Paul 			printf("dc%d: phy_read: bad phy register %x\n",
75196f2e892SBill Paul 			    sc->dc_unit, reg);
75296f2e892SBill Paul 			return(0);
75396f2e892SBill Paul 			break;
75496f2e892SBill Paul 		}
75596f2e892SBill Paul 
75696f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
75796f2e892SBill Paul 
75896f2e892SBill Paul 		if (rval == 0xFFFF)
75996f2e892SBill Paul 			return(0);
76096f2e892SBill Paul 		return(rval);
76196f2e892SBill Paul 	}
76296f2e892SBill Paul 
76396f2e892SBill Paul 	frame.mii_phyaddr = phy;
76496f2e892SBill Paul 	frame.mii_regaddr = reg;
765f43d9309SBill Paul 	phy_reg = CSR_READ_4(sc, DC_NETCFG);
766f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
76796f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
768f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
76996f2e892SBill Paul 
77096f2e892SBill Paul 	return(frame.mii_data);
77196f2e892SBill Paul }
77296f2e892SBill Paul 
77396f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data)
77496f2e892SBill Paul 	device_t		dev;
77596f2e892SBill Paul 	int			phy, reg, data;
77696f2e892SBill Paul {
77796f2e892SBill Paul 	struct dc_softc		*sc;
77896f2e892SBill Paul 	struct dc_mii_frame	frame;
77996f2e892SBill Paul 	int			i, phy_reg;
78096f2e892SBill Paul 
78196f2e892SBill Paul 	sc = device_get_softc(dev);
78296f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
78396f2e892SBill Paul 
78496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
78596f2e892SBill Paul 		return(0);
78696f2e892SBill Paul 
78796f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
78896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
78996f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
79096f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
79196f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
79296f2e892SBill Paul 				break;
79396f2e892SBill Paul 		}
79496f2e892SBill Paul 		return(0);
79596f2e892SBill Paul 	}
79696f2e892SBill Paul 
79796f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
79896f2e892SBill Paul 		switch(reg) {
79996f2e892SBill Paul 		case MII_BMCR:
80096f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
80196f2e892SBill Paul 			break;
80296f2e892SBill Paul 		case MII_BMSR:
80396f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
80496f2e892SBill Paul 			break;
80596f2e892SBill Paul 		case MII_PHYIDR1:
80696f2e892SBill Paul 			phy_reg = DC_AL_VENID;
80796f2e892SBill Paul 			break;
80896f2e892SBill Paul 		case MII_PHYIDR2:
80996f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
81096f2e892SBill Paul 			break;
81196f2e892SBill Paul 		case MII_ANAR:
81296f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
81396f2e892SBill Paul 			break;
81496f2e892SBill Paul 		case MII_ANLPAR:
81596f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
81696f2e892SBill Paul 			break;
81796f2e892SBill Paul 		case MII_ANER:
81896f2e892SBill Paul 			phy_reg = DC_AL_ANER;
81996f2e892SBill Paul 			break;
82096f2e892SBill Paul 		default:
82196f2e892SBill Paul 			printf("dc%d: phy_write: bad phy register %x\n",
82296f2e892SBill Paul 			    sc->dc_unit, reg);
82396f2e892SBill Paul 			return(0);
82496f2e892SBill Paul 			break;
82596f2e892SBill Paul 		}
82696f2e892SBill Paul 
82796f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
82896f2e892SBill Paul 		return(0);
82996f2e892SBill Paul 	}
83096f2e892SBill Paul 
83196f2e892SBill Paul 	frame.mii_phyaddr = phy;
83296f2e892SBill Paul 	frame.mii_regaddr = reg;
83396f2e892SBill Paul 	frame.mii_data = data;
83496f2e892SBill Paul 
835f43d9309SBill Paul 	phy_reg = CSR_READ_4(sc, DC_NETCFG);
836f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
83796f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
838f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
83996f2e892SBill Paul 
84096f2e892SBill Paul 	return(0);
84196f2e892SBill Paul }
84296f2e892SBill Paul 
84396f2e892SBill Paul static void dc_miibus_statchg(dev)
84496f2e892SBill Paul 	device_t		dev;
84596f2e892SBill Paul {
84696f2e892SBill Paul 	struct dc_softc		*sc;
84796f2e892SBill Paul 	struct mii_data		*mii;
848f43d9309SBill Paul 	struct ifmedia		*ifm;
84996f2e892SBill Paul 
85096f2e892SBill Paul 	sc = device_get_softc(dev);
85196f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
85296f2e892SBill Paul 		return;
8535c1cfac4SBill Paul 
85496f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
855f43d9309SBill Paul 	ifm = &mii->mii_media;
856f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
857f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
858f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
859f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
860f43d9309SBill Paul 	} else {
86196f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
86296f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
863f43d9309SBill Paul 	}
864f43d9309SBill Paul 
865f43d9309SBill Paul 	return;
866f43d9309SBill Paul }
867f43d9309SBill Paul 
868f43d9309SBill Paul /*
869f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
870f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
871f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
872f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
873f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
874f43d9309SBill Paul  * with it itself. *sigh*
875f43d9309SBill Paul  */
876f43d9309SBill Paul static void dc_miibus_mediainit(dev)
877f43d9309SBill Paul 	device_t		dev;
878f43d9309SBill Paul {
879f43d9309SBill Paul 	struct dc_softc		*sc;
880f43d9309SBill Paul 	struct mii_data		*mii;
881f43d9309SBill Paul 	struct ifmedia		*ifm;
882f43d9309SBill Paul 	int			rev;
883f43d9309SBill Paul 
884f43d9309SBill Paul 	rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
885f43d9309SBill Paul 
886f43d9309SBill Paul 	sc = device_get_softc(dev);
887f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
888f43d9309SBill Paul 	ifm = &mii->mii_media;
889f43d9309SBill Paul 
890f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
891f43d9309SBill Paul 		ifmedia_add(ifm, IFM_ETHER|IFM_homePNA, 0, NULL);
89296f2e892SBill Paul 
89396f2e892SBill Paul 	return;
89496f2e892SBill Paul }
89596f2e892SBill Paul 
89696f2e892SBill Paul #define DC_POLY		0xEDB88320
89779d11e09SBill Paul #define DC_BITS_512	9
89879d11e09SBill Paul #define DC_BITS_128	7
89979d11e09SBill Paul #define DC_BITS_64	6
90096f2e892SBill Paul 
90196f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr)
90296f2e892SBill Paul 	struct dc_softc		*sc;
90396f2e892SBill Paul 	caddr_t			addr;
90496f2e892SBill Paul {
90596f2e892SBill Paul 	u_int32_t		idx, bit, data, crc;
90696f2e892SBill Paul 
90796f2e892SBill Paul 	/* Compute CRC for the address value. */
90896f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
90996f2e892SBill Paul 
91096f2e892SBill Paul 	for (idx = 0; idx < 6; idx++) {
91196f2e892SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
91296f2e892SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0);
91396f2e892SBill Paul 	}
91496f2e892SBill Paul 
91579d11e09SBill Paul 	/*
91679d11e09SBill Paul 	 * The hash table on the PNIC II and the MX98715AEC-C/D/E
91779d11e09SBill Paul 	 * chips is only 128 bits wide.
91879d11e09SBill Paul 	 */
91979d11e09SBill Paul 	if (sc->dc_flags & DC_128BIT_HASH)
92079d11e09SBill Paul 		return (crc & ((1 << DC_BITS_128) - 1));
92196f2e892SBill Paul 
92279d11e09SBill Paul 	/* The hash table on the MX98715BEC is only 64 bits wide. */
92379d11e09SBill Paul 	if (sc->dc_flags & DC_64BIT_HASH)
92479d11e09SBill Paul 		return (crc & ((1 << DC_BITS_64) - 1));
92579d11e09SBill Paul 
92679d11e09SBill Paul 	return (crc & ((1 << DC_BITS_512) - 1));
92796f2e892SBill Paul }
92896f2e892SBill Paul 
92996f2e892SBill Paul /*
93096f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
93196f2e892SBill Paul  */
93296f2e892SBill Paul static u_int32_t dc_crc_be(addr)
93396f2e892SBill Paul 	caddr_t			addr;
93496f2e892SBill Paul {
93596f2e892SBill Paul 	u_int32_t		crc, carry;
93696f2e892SBill Paul 	int			i, j;
93796f2e892SBill Paul 	u_int8_t		c;
93896f2e892SBill Paul 
93996f2e892SBill Paul 	/* Compute CRC for the address value. */
94096f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
94196f2e892SBill Paul 
94296f2e892SBill Paul 	for (i = 0; i < 6; i++) {
94396f2e892SBill Paul 		c = *(addr + i);
94496f2e892SBill Paul 		for (j = 0; j < 8; j++) {
94596f2e892SBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
94696f2e892SBill Paul 			crc <<= 1;
94796f2e892SBill Paul 			c >>= 1;
94896f2e892SBill Paul 			if (carry)
94996f2e892SBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
95096f2e892SBill Paul 		}
95196f2e892SBill Paul 	}
95296f2e892SBill Paul 
95396f2e892SBill Paul 	/* return the filter bit position */
95496f2e892SBill Paul 	return((crc >> 26) & 0x0000003F);
95596f2e892SBill Paul }
95696f2e892SBill Paul 
95796f2e892SBill Paul /*
95896f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
95996f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
96096f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
96196f2e892SBill Paul  *
96296f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
96396f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
96496f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
96596f2e892SBill Paul  * we need that too.
96696f2e892SBill Paul  */
96796f2e892SBill Paul void dc_setfilt_21143(sc)
96896f2e892SBill Paul 	struct dc_softc		*sc;
96996f2e892SBill Paul {
97096f2e892SBill Paul 	struct dc_desc		*sframe;
97196f2e892SBill Paul 	u_int32_t		h, *sp;
97296f2e892SBill Paul 	struct ifmultiaddr	*ifma;
97396f2e892SBill Paul 	struct ifnet		*ifp;
97496f2e892SBill Paul 	int			i;
97596f2e892SBill Paul 
97696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
97796f2e892SBill Paul 
97896f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
97996f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
98096f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
98196f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
98296f2e892SBill Paul 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
98396f2e892SBill Paul 	bzero((char *)sp, DC_SFRAME_LEN);
98496f2e892SBill Paul 
98596f2e892SBill Paul 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
98696f2e892SBill Paul 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
98796f2e892SBill Paul 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
98896f2e892SBill Paul 
98996f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
99096f2e892SBill Paul 
99196f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
99296f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
99396f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
99496f2e892SBill Paul 	else
99596f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
99696f2e892SBill Paul 
99796f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
99896f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
99996f2e892SBill Paul 	else
100096f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
100196f2e892SBill Paul 
100296f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
100396f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
100496f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
100596f2e892SBill Paul 			continue;
100696f2e892SBill Paul 		h = dc_crc_le(sc,
100796f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
100896f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
100996f2e892SBill Paul 	}
101096f2e892SBill Paul 
101196f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
101296f2e892SBill Paul 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
101396f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
101496f2e892SBill Paul 	}
101596f2e892SBill Paul 
101696f2e892SBill Paul 	/* Set our MAC address */
101796f2e892SBill Paul 	sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
101896f2e892SBill Paul 	sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
101996f2e892SBill Paul 	sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
102096f2e892SBill Paul 
102196f2e892SBill Paul 	sframe->dc_status = DC_TXSTAT_OWN;
102296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
102396f2e892SBill Paul 
102496f2e892SBill Paul 	/*
102596f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
102696f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
102796f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
102896f2e892SBill Paul 	 * medicine.
102996f2e892SBill Paul 	 */
103096f2e892SBill Paul 	DELAY(10000);
103196f2e892SBill Paul 
103296f2e892SBill Paul 	ifp->if_timer = 5;
103396f2e892SBill Paul 
103496f2e892SBill Paul 	return;
103596f2e892SBill Paul }
103696f2e892SBill Paul 
103796f2e892SBill Paul void dc_setfilt_admtek(sc)
103896f2e892SBill Paul 	struct dc_softc		*sc;
103996f2e892SBill Paul {
104096f2e892SBill Paul 	struct ifnet		*ifp;
104196f2e892SBill Paul 	int			h = 0;
104296f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
104396f2e892SBill Paul 	struct ifmultiaddr	*ifma;
104496f2e892SBill Paul 
104596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
104696f2e892SBill Paul 
104796f2e892SBill Paul 	/* Init our MAC address */
104896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
104996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
105096f2e892SBill Paul 
105196f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
105296f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
105396f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
105496f2e892SBill Paul 	else
105596f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
105696f2e892SBill Paul 
105796f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
105896f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
105996f2e892SBill Paul 	else
106096f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
106196f2e892SBill Paul 
106296f2e892SBill Paul 	/* first, zot all the existing hash bits */
106396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
106496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
106596f2e892SBill Paul 
106696f2e892SBill Paul 	/*
106796f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
106896f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
106996f2e892SBill Paul 	 */
107096f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
107196f2e892SBill Paul 		return;
107296f2e892SBill Paul 
107396f2e892SBill Paul 	/* now program new ones */
107496f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
107596f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
107696f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
107796f2e892SBill Paul 			continue;
107896f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
107996f2e892SBill Paul 		if (h < 32)
108096f2e892SBill Paul 			hashes[0] |= (1 << h);
108196f2e892SBill Paul 		else
108296f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
108396f2e892SBill Paul 	}
108496f2e892SBill Paul 
108596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
108696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
108796f2e892SBill Paul 
108896f2e892SBill Paul 	return;
108996f2e892SBill Paul }
109096f2e892SBill Paul 
109196f2e892SBill Paul void dc_setfilt_asix(sc)
109296f2e892SBill Paul 	struct dc_softc		*sc;
109396f2e892SBill Paul {
109496f2e892SBill Paul 	struct ifnet		*ifp;
109596f2e892SBill Paul 	int			h = 0;
109696f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
109796f2e892SBill Paul 	struct ifmultiaddr	*ifma;
109896f2e892SBill Paul 
109996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
110096f2e892SBill Paul 
110196f2e892SBill Paul         /* Init our MAC address */
110296f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
110396f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
110496f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
110596f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
110696f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
110796f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
110896f2e892SBill Paul 
110996f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
111096f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
111196f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
111296f2e892SBill Paul 	else
111396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
111496f2e892SBill Paul 
111596f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
111696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111796f2e892SBill Paul 	else
111896f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111996f2e892SBill Paul 
112096f2e892SBill Paul 	/*
112196f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
112296f2e892SBill Paul 	 * of broadcast frames.
112396f2e892SBill Paul 	 */
112496f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
112596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
112696f2e892SBill Paul 	else
112796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
112896f2e892SBill Paul 
112996f2e892SBill Paul 	/* first, zot all the existing hash bits */
113096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
113196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
113296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
113396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
113496f2e892SBill Paul 
113596f2e892SBill Paul 	/*
113696f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
113796f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
113896f2e892SBill Paul 	 */
113996f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
114096f2e892SBill Paul 		return;
114196f2e892SBill Paul 
114296f2e892SBill Paul 	/* now program new ones */
114396f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
114496f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
114596f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
114696f2e892SBill Paul 			continue;
114796f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
114896f2e892SBill Paul 		if (h < 32)
114996f2e892SBill Paul 			hashes[0] |= (1 << h);
115096f2e892SBill Paul 		else
115196f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
115296f2e892SBill Paul 	}
115396f2e892SBill Paul 
115496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
115596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
115696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
115796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
115896f2e892SBill Paul 
115996f2e892SBill Paul 	return;
116096f2e892SBill Paul }
116196f2e892SBill Paul 
116296f2e892SBill Paul static void dc_setfilt(sc)
116396f2e892SBill Paul 	struct dc_softc		*sc;
116496f2e892SBill Paul {
116596f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
116696f2e892SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc))
116796f2e892SBill Paul 		dc_setfilt_21143(sc);
116896f2e892SBill Paul 
116996f2e892SBill Paul 	if (DC_IS_ASIX(sc))
117096f2e892SBill Paul 		dc_setfilt_asix(sc);
117196f2e892SBill Paul 
117296f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
117396f2e892SBill Paul 		dc_setfilt_admtek(sc);
117496f2e892SBill Paul 
117596f2e892SBill Paul 	return;
117696f2e892SBill Paul }
117796f2e892SBill Paul 
117896f2e892SBill Paul /*
117996f2e892SBill Paul  * In order to fiddle with the
118096f2e892SBill Paul  * 'full-duplex' and '100Mbps' bits in the netconfig register, we
118196f2e892SBill Paul  * first have to put the transmit and/or receive logic in the idle state.
118296f2e892SBill Paul  */
118396f2e892SBill Paul static void dc_setcfg(sc, media)
118496f2e892SBill Paul 	struct dc_softc		*sc;
118596f2e892SBill Paul 	int			media;
118696f2e892SBill Paul {
118796f2e892SBill Paul 	int			i, restart = 0;
118896f2e892SBill Paul 	u_int32_t		isr;
118996f2e892SBill Paul 
119096f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
119196f2e892SBill Paul 		return;
119296f2e892SBill Paul 
119396f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) {
119496f2e892SBill Paul 		restart = 1;
119596f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
119696f2e892SBill Paul 
119796f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
119896f2e892SBill Paul 			DELAY(10);
119996f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
120096f2e892SBill Paul 			if (isr & DC_ISR_TX_IDLE ||
120196f2e892SBill Paul 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED)
120296f2e892SBill Paul 				break;
120396f2e892SBill Paul 		}
120496f2e892SBill Paul 
120596f2e892SBill Paul 		if (i == DC_TIMEOUT)
120696f2e892SBill Paul 			printf("dc%d: failed to force tx and "
120796f2e892SBill Paul 				"rx to idle state\n", sc->dc_unit);
120896f2e892SBill Paul 
120996f2e892SBill Paul 	}
121096f2e892SBill Paul 
121196f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1212042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1213042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
121496f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
12158273d5f8SBill Paul 			int	watchdogreg;
12168273d5f8SBill Paul 
1217bf645417SBill Paul 			if (DC_IS_INTEL(sc)) {
12188273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
12198273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
12208273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
12218273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
1222bf645417SBill Paul 			} else {
1223bf645417SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
1224bf645417SBill Paul 			}
122596f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
122696f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
122796f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
122896f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
122996f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
123088d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
123196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
123296f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
123396f2e892SBill Paul 		} else {
123496f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
123596f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
123696f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
123796f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
123896f2e892SBill Paul 			}
1239318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1240318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1241318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
12425c1cfac4SBill Paul 			if (DC_IS_INTEL(sc))
12435c1cfac4SBill Paul 				dc_apply_fixup(sc,
12445c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
12455c1cfac4SBill Paul 				    IFM_100_TX|IFM_FDX : IFM_100_TX);
124696f2e892SBill Paul 		}
124796f2e892SBill Paul 	}
124896f2e892SBill Paul 
124996f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1250042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1251042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
125296f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
12538273d5f8SBill Paul 			int	watchdogreg;
12548273d5f8SBill Paul 
12558273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
12568273d5f8SBill Paul 			watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
12578273d5f8SBill Paul 			watchdogreg &= ~DC_WDOG_CTLWREN;
12588273d5f8SBill Paul 			watchdogreg |= DC_WDOG_JABBERDIS;
12598273d5f8SBill Paul 			CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
126096f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
126196f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
126296f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
126396f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
126488d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
126596f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
126696f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
126796f2e892SBill Paul 		} else {
126896f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
126996f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
127096f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
127196f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
127296f2e892SBill Paul 			}
127396f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1274318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
127596f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
12765c1cfac4SBill Paul 			if (DC_IS_INTEL(sc)) {
12775c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET);
12785c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
12795c1cfac4SBill Paul 				if ((media & IFM_GMASK) == IFM_FDX)
12805c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D);
12815c1cfac4SBill Paul 				else
12825c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F);
12835c1cfac4SBill Paul 				DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
12845c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL,
12855c1cfac4SBill Paul 				    DC_TCTL_AUTONEGENBL);
12865c1cfac4SBill Paul 				dc_apply_fixup(sc,
12875c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
12885c1cfac4SBill Paul 				    IFM_10_T|IFM_FDX : IFM_10_T);
12895c1cfac4SBill Paul 				DELAY(20000);
12905c1cfac4SBill Paul 			}
129196f2e892SBill Paul 		}
129296f2e892SBill Paul 	}
129396f2e892SBill Paul 
1294f43d9309SBill Paul 	/*
1295f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1296f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1297f43d9309SBill Paul 	 * on the external MII port.
1298f43d9309SBill Paul 	 */
1299f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
1300f43d9309SBill Paul 		if (IFM_SUBTYPE(media) == IFM_homePNA) {
1301f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1302f43d9309SBill Paul 			sc->dc_link = 1;
1303f43d9309SBill Paul 		} else {
1304f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1305f43d9309SBill Paul 		}
1306f43d9309SBill Paul 	}
1307f43d9309SBill Paul 
130896f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
130996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
131096f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
131196f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
131296f2e892SBill Paul 	} else {
131396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
131496f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
131596f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
131696f2e892SBill Paul 	}
131796f2e892SBill Paul 
131896f2e892SBill Paul 	if (restart)
131996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON);
132096f2e892SBill Paul 
132196f2e892SBill Paul 	return;
132296f2e892SBill Paul }
132396f2e892SBill Paul 
132496f2e892SBill Paul static void dc_reset(sc)
132596f2e892SBill Paul 	struct dc_softc		*sc;
132696f2e892SBill Paul {
132796f2e892SBill Paul 	register int		i;
132896f2e892SBill Paul 
132996f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
133096f2e892SBill Paul 
133196f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
133296f2e892SBill Paul 		DELAY(10);
133396f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
133496f2e892SBill Paul 			break;
133596f2e892SBill Paul 	}
133696f2e892SBill Paul 
133796f2e892SBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc)) {
133896f2e892SBill Paul 		DELAY(10000);
133996f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
134096f2e892SBill Paul 		i = 0;
134196f2e892SBill Paul 	}
134296f2e892SBill Paul 
134396f2e892SBill Paul 	if (i == DC_TIMEOUT)
134496f2e892SBill Paul 		printf("dc%d: reset never completed!\n", sc->dc_unit);
134596f2e892SBill Paul 
134696f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
134796f2e892SBill Paul 	DELAY(1000);
134896f2e892SBill Paul 
134996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
135096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
135196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
135296f2e892SBill Paul 
135391cc2adbSBill Paul 	/*
135491cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
135591cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
135691cc2adbSBill Paul 	 * into a state where it will never come out of reset
135791cc2adbSBill Paul 	 * until we reset the whole chip again.
135891cc2adbSBill Paul 	 */
13595c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
136091cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
13615c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_10BTCTRL, 0);
13625c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
13635c1cfac4SBill Paul 	}
136491cc2adbSBill Paul 
136596f2e892SBill Paul         return;
136696f2e892SBill Paul }
136796f2e892SBill Paul 
136896f2e892SBill Paul static struct dc_type *dc_devtype(dev)
136996f2e892SBill Paul 	device_t		dev;
137096f2e892SBill Paul {
137196f2e892SBill Paul 	struct dc_type		*t;
137296f2e892SBill Paul 	u_int32_t		rev;
137396f2e892SBill Paul 
137496f2e892SBill Paul 	t = dc_devs;
137596f2e892SBill Paul 
137696f2e892SBill Paul 	while(t->dc_name != NULL) {
137796f2e892SBill Paul 		if ((pci_get_vendor(dev) == t->dc_vid) &&
137896f2e892SBill Paul 		    (pci_get_device(dev) == t->dc_did)) {
137996f2e892SBill Paul 			/* Check the PCI revision */
138096f2e892SBill Paul 			rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
138196f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713 &&
138296f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
138396f2e892SBill Paul 				t++;
138496f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713_CP &&
138596f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
138696f2e892SBill Paul 				t++;
138796f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
138879d11e09SBill Paul 			    rev >= DC_REVISION_98715AEC_C)
138979d11e09SBill Paul 				t++;
139079d11e09SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
139196f2e892SBill Paul 			    rev >= DC_REVISION_98725)
139296f2e892SBill Paul 				t++;
139396f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_AX88140A &&
139496f2e892SBill Paul 			    rev >= DC_REVISION_88141)
139596f2e892SBill Paul 				t++;
139696f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_82C168 &&
139796f2e892SBill Paul 			    rev >= DC_REVISION_82C169)
139896f2e892SBill Paul 				t++;
139988d739dcSBill Paul 			if (t->dc_did == DC_DEVICEID_DM9102 &&
140088d739dcSBill Paul 			    rev >= DC_REVISION_DM9102A)
140188d739dcSBill Paul 				t++;
140296f2e892SBill Paul 			return(t);
140396f2e892SBill Paul 		}
140496f2e892SBill Paul 		t++;
140596f2e892SBill Paul 	}
140696f2e892SBill Paul 
140796f2e892SBill Paul 	return(NULL);
140896f2e892SBill Paul }
140996f2e892SBill Paul 
141096f2e892SBill Paul /*
141196f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
141296f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
141396f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
141496f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
141596f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
141696f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
141796f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
141896f2e892SBill Paul  */
141996f2e892SBill Paul static int dc_probe(dev)
142096f2e892SBill Paul 	device_t		dev;
142196f2e892SBill Paul {
142296f2e892SBill Paul 	struct dc_type		*t;
142396f2e892SBill Paul 
142496f2e892SBill Paul 	t = dc_devtype(dev);
142596f2e892SBill Paul 
142696f2e892SBill Paul 	if (t != NULL) {
142796f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
142896f2e892SBill Paul 		return(0);
142996f2e892SBill Paul 	}
143096f2e892SBill Paul 
143196f2e892SBill Paul 	return(ENXIO);
143296f2e892SBill Paul }
143396f2e892SBill Paul 
143496f2e892SBill Paul static void dc_acpi(dev)
143596f2e892SBill Paul 	device_t		dev;
143696f2e892SBill Paul {
143796f2e892SBill Paul 	u_int32_t		r, cptr;
143896f2e892SBill Paul 	int			unit;
143996f2e892SBill Paul 
144096f2e892SBill Paul 	unit = device_get_unit(dev);
144196f2e892SBill Paul 
144296f2e892SBill Paul 	/* Find the location of the capabilities block */
144396f2e892SBill Paul 	cptr = pci_read_config(dev, DC_PCI_CCAP, 4) & 0xFF;
144496f2e892SBill Paul 
144596f2e892SBill Paul 	r = pci_read_config(dev, cptr, 4) & 0xFF;
144696f2e892SBill Paul 	if (r == 0x01) {
144796f2e892SBill Paul 
144896f2e892SBill Paul 		r = pci_read_config(dev, cptr + 4, 4);
144996f2e892SBill Paul 		if (r & DC_PSTATE_D3) {
145096f2e892SBill Paul 			u_int32_t		iobase, membase, irq;
145196f2e892SBill Paul 
145296f2e892SBill Paul 			/* Save important PCI config data. */
145396f2e892SBill Paul 			iobase = pci_read_config(dev, DC_PCI_CFBIO, 4);
145496f2e892SBill Paul 			membase = pci_read_config(dev, DC_PCI_CFBMA, 4);
145596f2e892SBill Paul 			irq = pci_read_config(dev, DC_PCI_CFIT, 4);
145696f2e892SBill Paul 
145796f2e892SBill Paul 			/* Reset the power state. */
145896f2e892SBill Paul 			printf("dc%d: chip is in D%d power mode "
145996f2e892SBill Paul 			    "-- setting to D0\n", unit, r & DC_PSTATE_D3);
146096f2e892SBill Paul 			r &= 0xFFFFFFFC;
146196f2e892SBill Paul 			pci_write_config(dev, cptr + 4, r, 4);
146296f2e892SBill Paul 
146396f2e892SBill Paul 			/* Restore PCI config data. */
146496f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFBIO, iobase, 4);
146596f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFBMA, membase, 4);
146696f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFIT, irq, 4);
146796f2e892SBill Paul 		}
146896f2e892SBill Paul 	}
146996f2e892SBill Paul 	return;
147096f2e892SBill Paul }
147196f2e892SBill Paul 
14725c1cfac4SBill Paul static void dc_apply_fixup(sc, media)
14735c1cfac4SBill Paul 	struct dc_softc		*sc;
14745c1cfac4SBill Paul 	int			media;
14755c1cfac4SBill Paul {
14765c1cfac4SBill Paul 	struct dc_mediainfo	*m;
14775c1cfac4SBill Paul 	u_int8_t		*p;
14785c1cfac4SBill Paul 	int			i;
14795c1cfac4SBill Paul 	u_int8_t		reg;
14805c1cfac4SBill Paul 
14815c1cfac4SBill Paul 	m = sc->dc_mi;
14825c1cfac4SBill Paul 
14835c1cfac4SBill Paul 	while (m != NULL) {
14845c1cfac4SBill Paul 		if (m->dc_media == media)
14855c1cfac4SBill Paul 			break;
14865c1cfac4SBill Paul 		m = m->dc_next;
14875c1cfac4SBill Paul 	}
14885c1cfac4SBill Paul 
14895c1cfac4SBill Paul 	if (m == NULL)
14905c1cfac4SBill Paul 		return;
14915c1cfac4SBill Paul 
14925c1cfac4SBill Paul 	for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) {
14935c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
14945c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
14955c1cfac4SBill Paul 	}
14965c1cfac4SBill Paul 
14975c1cfac4SBill Paul 	for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) {
14985c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
14995c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
15005c1cfac4SBill Paul 	}
15015c1cfac4SBill Paul 
15025c1cfac4SBill Paul 	return;
15035c1cfac4SBill Paul }
15045c1cfac4SBill Paul 
15055c1cfac4SBill Paul static void dc_decode_leaf_sia(sc, l)
15065c1cfac4SBill Paul 	struct dc_softc		*sc;
15075c1cfac4SBill Paul 	struct dc_eblock_sia	*l;
15085c1cfac4SBill Paul {
15095c1cfac4SBill Paul 	struct dc_mediainfo	*m;
15105c1cfac4SBill Paul 
15115c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
15125c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT)
15135c1cfac4SBill Paul 		m->dc_media = IFM_10_T;
15145c1cfac4SBill Paul 
15155c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX)
15165c1cfac4SBill Paul 		m->dc_media = IFM_10_T|IFM_FDX;
15175c1cfac4SBill Paul 
15185c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B2)
15195c1cfac4SBill Paul 		m->dc_media = IFM_10_2;
15205c1cfac4SBill Paul 
15215c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B5)
15225c1cfac4SBill Paul 		m->dc_media = IFM_10_5;
15235c1cfac4SBill Paul 
15245c1cfac4SBill Paul 	m->dc_gp_len = 2;
15255c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl;
15265c1cfac4SBill Paul 
15275c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
15285c1cfac4SBill Paul 	sc->dc_mi = m;
15295c1cfac4SBill Paul 
15305c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SIA;
15315c1cfac4SBill Paul 
15325c1cfac4SBill Paul 	return;
15335c1cfac4SBill Paul }
15345c1cfac4SBill Paul 
15355c1cfac4SBill Paul static void dc_decode_leaf_sym(sc, l)
15365c1cfac4SBill Paul 	struct dc_softc		*sc;
15375c1cfac4SBill Paul 	struct dc_eblock_sym	*l;
15385c1cfac4SBill Paul {
15395c1cfac4SBill Paul 	struct dc_mediainfo	*m;
15405c1cfac4SBill Paul 
15415c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
15425c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT)
15435c1cfac4SBill Paul 		m->dc_media = IFM_100_TX;
15445c1cfac4SBill Paul 
15455c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX)
15465c1cfac4SBill Paul 		m->dc_media = IFM_100_TX|IFM_FDX;
15475c1cfac4SBill Paul 
15485c1cfac4SBill Paul 	m->dc_gp_len = 2;
15495c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl;
15505c1cfac4SBill Paul 
15515c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
15525c1cfac4SBill Paul 	sc->dc_mi = m;
15535c1cfac4SBill Paul 
15545c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SYM;
15555c1cfac4SBill Paul 
15565c1cfac4SBill Paul 	return;
15575c1cfac4SBill Paul }
15585c1cfac4SBill Paul 
15595c1cfac4SBill Paul static void dc_decode_leaf_mii(sc, l)
15605c1cfac4SBill Paul 	struct dc_softc		*sc;
15615c1cfac4SBill Paul 	struct dc_eblock_mii	*l;
15625c1cfac4SBill Paul {
15635c1cfac4SBill Paul 	u_int8_t		*p;
15645c1cfac4SBill Paul 	struct dc_mediainfo	*m;
15655c1cfac4SBill Paul 
15665c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
15675c1cfac4SBill Paul 	/* We abuse IFM_AUTO to represent MII. */
15685c1cfac4SBill Paul 	m->dc_media = IFM_AUTO;
15695c1cfac4SBill Paul 	m->dc_gp_len = l->dc_gpr_len;
15705c1cfac4SBill Paul 
15715c1cfac4SBill Paul 	p = (u_int8_t *)l;
15725c1cfac4SBill Paul 	p += sizeof(struct dc_eblock_mii);
15735c1cfac4SBill Paul 	m->dc_gp_ptr = p;
15745c1cfac4SBill Paul 	p += 2 * l->dc_gpr_len;
15755c1cfac4SBill Paul 	m->dc_reset_len = *p;
15765c1cfac4SBill Paul 	p++;
15775c1cfac4SBill Paul 	m->dc_reset_ptr = p;
15785c1cfac4SBill Paul 
15795c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
15805c1cfac4SBill Paul 	sc->dc_mi = m;
15815c1cfac4SBill Paul 
15825c1cfac4SBill Paul 	return;
15835c1cfac4SBill Paul }
15845c1cfac4SBill Paul 
15855c1cfac4SBill Paul static void dc_parse_21143_srom(sc)
15865c1cfac4SBill Paul 	struct dc_softc		*sc;
15875c1cfac4SBill Paul {
15885c1cfac4SBill Paul 	struct dc_leaf_hdr	*lhdr;
15895c1cfac4SBill Paul 	struct dc_eblock_hdr	*hdr;
15905c1cfac4SBill Paul 	int			i, loff;
15915c1cfac4SBill Paul 	char			*ptr;
15925c1cfac4SBill Paul 
15935c1cfac4SBill Paul 	loff = sc->dc_srom[27];
15945c1cfac4SBill Paul 	lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]);
15955c1cfac4SBill Paul 
15965c1cfac4SBill Paul 	ptr = (char *)lhdr;
15975c1cfac4SBill Paul 	ptr += sizeof(struct dc_leaf_hdr) - 1;
15985c1cfac4SBill Paul 	for (i = 0; i < lhdr->dc_mcnt; i++) {
15995c1cfac4SBill Paul 		hdr = (struct dc_eblock_hdr *)ptr;
16005c1cfac4SBill Paul 		switch(hdr->dc_type) {
16015c1cfac4SBill Paul 		case DC_EBLOCK_MII:
16025c1cfac4SBill Paul 			dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr);
16035c1cfac4SBill Paul 			break;
16045c1cfac4SBill Paul 		case DC_EBLOCK_SIA:
16055c1cfac4SBill Paul 			dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr);
16065c1cfac4SBill Paul 			break;
16075c1cfac4SBill Paul 		case DC_EBLOCK_SYM:
16085c1cfac4SBill Paul 			dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr);
16095c1cfac4SBill Paul 			break;
16105c1cfac4SBill Paul 		default:
16115c1cfac4SBill Paul 			/* Don't care. Yet. */
16125c1cfac4SBill Paul 			break;
16135c1cfac4SBill Paul 		}
16145c1cfac4SBill Paul 		ptr += (hdr->dc_len & 0x7F);
16155c1cfac4SBill Paul 		ptr++;
16165c1cfac4SBill Paul 	}
16175c1cfac4SBill Paul 
16185c1cfac4SBill Paul 	return;
16195c1cfac4SBill Paul }
16205c1cfac4SBill Paul 
162196f2e892SBill Paul /*
162296f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
162396f2e892SBill Paul  * setup and ethernet/BPF attach.
162496f2e892SBill Paul  */
162596f2e892SBill Paul static int dc_attach(dev)
162696f2e892SBill Paul 	device_t		dev;
162796f2e892SBill Paul {
1628d1ce9105SBill Paul 	int			tmp = 0;
162996f2e892SBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
163096f2e892SBill Paul 	u_int32_t		command;
163196f2e892SBill Paul 	struct dc_softc		*sc;
163296f2e892SBill Paul 	struct ifnet		*ifp;
163396f2e892SBill Paul 	u_int32_t		revision;
163496f2e892SBill Paul 	int			unit, error = 0, rid, mac_offset;
163596f2e892SBill Paul 
163696f2e892SBill Paul 	sc = device_get_softc(dev);
163796f2e892SBill Paul 	unit = device_get_unit(dev);
163896f2e892SBill Paul 	bzero(sc, sizeof(struct dc_softc));
163996f2e892SBill Paul 
164096f2e892SBill Paul 	/*
164196f2e892SBill Paul 	 * Handle power management nonsense.
164296f2e892SBill Paul 	 */
164396f2e892SBill Paul 	dc_acpi(dev);
164496f2e892SBill Paul 
164596f2e892SBill Paul 	/*
164696f2e892SBill Paul 	 * Map control/status registers.
164796f2e892SBill Paul 	 */
1648c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
164996f2e892SBill Paul 	command |= (PCIM_CMD_PORTEN|PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN);
1650c48cc9ceSPeter Wemm 	pci_write_config(dev, PCIR_COMMAND, command, 4);
1651c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
165296f2e892SBill Paul 
165396f2e892SBill Paul #ifdef DC_USEIOSPACE
165496f2e892SBill Paul 	if (!(command & PCIM_CMD_PORTEN)) {
165596f2e892SBill Paul 		printf("dc%d: failed to enable I/O ports!\n", unit);
165696f2e892SBill Paul 		error = ENXIO;
165796f2e892SBill Paul 		goto fail;
165896f2e892SBill Paul 	}
165996f2e892SBill Paul #else
166096f2e892SBill Paul 	if (!(command & PCIM_CMD_MEMEN)) {
166196f2e892SBill Paul 		printf("dc%d: failed to enable memory mapping!\n", unit);
166296f2e892SBill Paul 		error = ENXIO;
166396f2e892SBill Paul 		goto fail;
166496f2e892SBill Paul 	}
166596f2e892SBill Paul #endif
166696f2e892SBill Paul 
166796f2e892SBill Paul 	rid = DC_RID;
166896f2e892SBill Paul 	sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid,
166996f2e892SBill Paul 	    0, ~0, 1, RF_ACTIVE);
167096f2e892SBill Paul 
167196f2e892SBill Paul 	if (sc->dc_res == NULL) {
167296f2e892SBill Paul 		printf("dc%d: couldn't map ports/memory\n", unit);
167396f2e892SBill Paul 		error = ENXIO;
167496f2e892SBill Paul 		goto fail;
167596f2e892SBill Paul 	}
167696f2e892SBill Paul 
167796f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
167896f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
167996f2e892SBill Paul 
168096f2e892SBill Paul 	/* Allocate interrupt */
168196f2e892SBill Paul 	rid = 0;
168296f2e892SBill Paul 	sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
168396f2e892SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
168496f2e892SBill Paul 
168596f2e892SBill Paul 	if (sc->dc_irq == NULL) {
168696f2e892SBill Paul 		printf("dc%d: couldn't map interrupt\n", unit);
168796f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
168896f2e892SBill Paul 		error = ENXIO;
168996f2e892SBill Paul 		goto fail;
169096f2e892SBill Paul 	}
169196f2e892SBill Paul 
169296f2e892SBill Paul 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET,
169396f2e892SBill Paul 	    dc_intr, sc, &sc->dc_intrhand);
169496f2e892SBill Paul 
169596f2e892SBill Paul 	if (error) {
169696f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
169796f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
169896f2e892SBill Paul 		printf("dc%d: couldn't set up irq\n", unit);
169996f2e892SBill Paul 		goto fail;
170096f2e892SBill Paul 	}
170196f2e892SBill Paul 
1702d1ce9105SBill Paul 	mtx_init(&sc->dc_mtx, "dc", MTX_DEF);
1703d1ce9105SBill Paul 	DC_LOCK(sc);
170496f2e892SBill Paul 	/* Need this info to decide on a chip type. */
170596f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
170696f2e892SBill Paul 	revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF;
170796f2e892SBill Paul 
170896f2e892SBill Paul 	switch(sc->dc_info->dc_did) {
170996f2e892SBill Paul 	case DC_DEVICEID_21143:
171096f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
171196f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1712042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
17135c1cfac4SBill Paul 		/* Save EEPROM contents so we can parse them later. */
17145c1cfac4SBill Paul 		dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 512, 0);
171596f2e892SBill Paul 		break;
171696f2e892SBill Paul 	case DC_DEVICEID_DM9100:
171796f2e892SBill Paul 	case DC_DEVICEID_DM9102:
171896f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1719fda39fd0SBill Paul 		sc->dc_flags |= DC_TX_COALESCE|DC_TX_USE_TX_INTR;
17205c1cfac4SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_ONE;
172196f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
172296f2e892SBill Paul 		break;
172396f2e892SBill Paul 	case DC_DEVICEID_AL981:
172496f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
172596f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
172696f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
172796f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
172896f2e892SBill Paul 		break;
172996f2e892SBill Paul 	case DC_DEVICEID_AN985:
173096f2e892SBill Paul 		sc->dc_type = DC_TYPE_AN985;
173196f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
173296f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
173396f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
173496f2e892SBill Paul 		break;
173596f2e892SBill Paul 	case DC_DEVICEID_98713:
173696f2e892SBill Paul 	case DC_DEVICEID_98713_CP:
173796f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
173896f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
173996f2e892SBill Paul 		}
1740318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
174196f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
1742318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1743318b02fdSBill Paul 		}
1744318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
174596f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
174696f2e892SBill Paul 		break;
174796f2e892SBill Paul 	case DC_DEVICEID_987x5:
17489ca710f6SJeroen Ruigrok van der Werven 	case DC_DEVICEID_EN1217:
174979d11e09SBill Paul 		/*
175079d11e09SBill Paul 		 * Macronix MX98715AEC-C/D/E parts have only a
175179d11e09SBill Paul 		 * 128-bit hash table. We need to deal with these
175279d11e09SBill Paul 		 * in the same manner as the PNIC II so that we
175379d11e09SBill Paul 		 * get the right number of bits out of the
175479d11e09SBill Paul 		 * CRC routine.
175579d11e09SBill Paul 		 */
175679d11e09SBill Paul 		if (revision >= DC_REVISION_98715AEC_C &&
175779d11e09SBill Paul 		    revision < DC_REVISION_98725)
175879d11e09SBill Paul 			sc->dc_flags |= DC_128BIT_HASH;
175996f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
176096f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1761318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
176296f2e892SBill Paul 		break;
1763ead7cde9SBill Paul 	case DC_DEVICEID_98727:
1764ead7cde9SBill Paul 		sc->dc_type = DC_TYPE_987x5;
1765ead7cde9SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1766ead7cde9SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
1767ead7cde9SBill Paul 		break;
176896f2e892SBill Paul 	case DC_DEVICEID_82C115:
176996f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
177079d11e09SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH;
1771318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
177296f2e892SBill Paul 		break;
177396f2e892SBill Paul 	case DC_DEVICEID_82C168:
177496f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
177591cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS;
177696f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
177796f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
177896f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
177996f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
178096f2e892SBill Paul 		break;
178196f2e892SBill Paul 	case DC_DEVICEID_AX88140A:
178296f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
178396f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG;
178496f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
178596f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
178696f2e892SBill Paul 		break;
178796f2e892SBill Paul 	default:
178896f2e892SBill Paul 		printf("dc%d: unknown device: %x\n", sc->dc_unit,
178996f2e892SBill Paul 		    sc->dc_info->dc_did);
179096f2e892SBill Paul 		break;
179196f2e892SBill Paul 	}
179296f2e892SBill Paul 
179396f2e892SBill Paul 	/* Save the cache line size. */
179488d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
179588d739dcSBill Paul 		sc->dc_cachesize = 0;
179688d739dcSBill Paul 	else
179788d739dcSBill Paul 		sc->dc_cachesize = pci_read_config(dev,
179888d739dcSBill Paul 		    DC_PCI_CFLT, 4) & 0xFF;
179996f2e892SBill Paul 
180096f2e892SBill Paul 	/* Reset the adapter. */
180196f2e892SBill Paul 	dc_reset(sc);
180296f2e892SBill Paul 
180396f2e892SBill Paul 	/* Take 21143 out of snooze mode */
180496f2e892SBill Paul 	if (DC_IS_INTEL(sc)) {
180596f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
180696f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
180796f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
180896f2e892SBill Paul 	}
180996f2e892SBill Paul 
181096f2e892SBill Paul 	/*
181196f2e892SBill Paul 	 * Try to learn something about the supported media.
181296f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
181396f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
181496f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
181596f2e892SBill Paul 	 * Intel 21143.
181696f2e892SBill Paul 	 */
18175c1cfac4SBill Paul 	if (DC_IS_INTEL(sc))
18185c1cfac4SBill Paul 		dc_parse_21143_srom(sc);
18195c1cfac4SBill Paul 	else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
182096f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
182196f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
182296f2e892SBill Paul 		else
182396f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
182496f2e892SBill Paul 	} else if (!sc->dc_pmode)
182596f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
182696f2e892SBill Paul 
182796f2e892SBill Paul 	/*
182896f2e892SBill Paul 	 * Get station address from the EEPROM.
182996f2e892SBill Paul 	 */
183096f2e892SBill Paul 	switch(sc->dc_type) {
183196f2e892SBill Paul 	case DC_TYPE_98713:
183296f2e892SBill Paul 	case DC_TYPE_98713A:
183396f2e892SBill Paul 	case DC_TYPE_987x5:
183496f2e892SBill Paul 	case DC_TYPE_PNICII:
183596f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
183696f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
183796f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
183896f2e892SBill Paul 		break;
183996f2e892SBill Paul 	case DC_TYPE_PNIC:
184096f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
184196f2e892SBill Paul 		break;
184296f2e892SBill Paul 	case DC_TYPE_DM9102:
184396f2e892SBill Paul 	case DC_TYPE_21143:
184496f2e892SBill Paul 	case DC_TYPE_ASIX:
184596f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
184696f2e892SBill Paul 		break;
184796f2e892SBill Paul 	case DC_TYPE_AL981:
184896f2e892SBill Paul 	case DC_TYPE_AN985:
184996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0);
185096f2e892SBill Paul 		break;
185196f2e892SBill Paul 	default:
185296f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
185396f2e892SBill Paul 		break;
185496f2e892SBill Paul 	}
185596f2e892SBill Paul 
185696f2e892SBill Paul 	/*
185796f2e892SBill Paul 	 * A 21143 or clone chip was detected. Inform the world.
185896f2e892SBill Paul 	 */
185996f2e892SBill Paul 	printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":");
186096f2e892SBill Paul 
186196f2e892SBill Paul 	sc->dc_unit = unit;
186296f2e892SBill Paul 	bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
186396f2e892SBill Paul 
186496f2e892SBill Paul 	sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF,
186596f2e892SBill Paul 	    M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
186696f2e892SBill Paul 
186796f2e892SBill Paul 	if (sc->dc_ldata == NULL) {
186896f2e892SBill Paul 		printf("dc%d: no memory for list buffers!\n", unit);
186996f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
187096f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
187196f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
187296f2e892SBill Paul 		error = ENXIO;
187396f2e892SBill Paul 		goto fail;
187496f2e892SBill Paul 	}
187596f2e892SBill Paul 
187696f2e892SBill Paul 	bzero(sc->dc_ldata, sizeof(struct dc_list_data));
187796f2e892SBill Paul 
187896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
187996f2e892SBill Paul 	ifp->if_softc = sc;
188096f2e892SBill Paul 	ifp->if_unit = unit;
188196f2e892SBill Paul 	ifp->if_name = "dc";
188296f2e892SBill Paul 	ifp->if_mtu = ETHERMTU;
188396f2e892SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
188496f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
188596f2e892SBill Paul 	ifp->if_output = ether_output;
188696f2e892SBill Paul 	ifp->if_start = dc_start;
188796f2e892SBill Paul 	ifp->if_watchdog = dc_watchdog;
188896f2e892SBill Paul 	ifp->if_init = dc_init;
188996f2e892SBill Paul 	ifp->if_baudrate = 10000000;
189096f2e892SBill Paul 	ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1;
189196f2e892SBill Paul 
189296f2e892SBill Paul 	/*
18935c1cfac4SBill Paul 	 * Do MII setup. If this is a 21143, check for a PHY on the
18945c1cfac4SBill Paul 	 * MII bus after applying any necessary fixups to twiddle the
18955c1cfac4SBill Paul 	 * GPIO bits. If we don't end up finding a PHY, restore the
18965c1cfac4SBill Paul 	 * old selection (SIA only or SIA/SYM) and attach the dcphy
18975c1cfac4SBill Paul 	 * driver instead.
189896f2e892SBill Paul 	 */
18995c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
19005c1cfac4SBill Paul 		dc_apply_fixup(sc, IFM_AUTO);
19015c1cfac4SBill Paul 		tmp = sc->dc_pmode;
19025c1cfac4SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
19035c1cfac4SBill Paul 	}
19045c1cfac4SBill Paul 
190596f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
190696f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
190796f2e892SBill Paul 
190896f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
19095c1cfac4SBill Paul 		sc->dc_pmode = tmp;
19105c1cfac4SBill Paul 		if (sc->dc_pmode != DC_PMODE_SIA)
191196f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
1912042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
191396f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
191496f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
191578999dd1SBill Paul 		/*
191678999dd1SBill Paul 		 * For non-MII cards, we need to have the 21143
191778999dd1SBill Paul 		 * drive the LEDs. Except there are some systems
191878999dd1SBill Paul 		 * like the NEC VersaPro NoteBook PC which have no
191978999dd1SBill Paul 		 * LEDs, and twiddling these bits has adverse effects
192078999dd1SBill Paul 		 * on them. (I.e. you suddenly can't get a link.)
192178999dd1SBill Paul 		 */
192278999dd1SBill Paul 		if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033)
192378999dd1SBill Paul 			sc->dc_flags |= DC_TULIP_LEDS;
192496f2e892SBill Paul 		error = 0;
192596f2e892SBill Paul 	}
192696f2e892SBill Paul 
192796f2e892SBill Paul 	if (error) {
192896f2e892SBill Paul 		printf("dc%d: MII without any PHY!\n", sc->dc_unit);
192996f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
193096f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
193196f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
193296f2e892SBill Paul 		error = ENXIO;
193396f2e892SBill Paul 		goto fail;
193496f2e892SBill Paul 	}
193596f2e892SBill Paul 
193696f2e892SBill Paul 	/*
193721b8ebd9SArchie Cobbs 	 * Call MI attach routine.
193896f2e892SBill Paul 	 */
193921b8ebd9SArchie Cobbs 	ether_ifattach(ifp, ETHER_BPF_SUPPORTED);
194096f2e892SBill Paul 	callout_handle_init(&sc->dc_stat_ch);
194196f2e892SBill Paul 
19425c1cfac4SBill Paul #ifdef SRM_MEDIA
1943510a809eSMike Smith         sc->dc_srm_media = 0;
1944510a809eSMike Smith 
1945510a809eSMike Smith 	/* Remember the SRM console media setting */
1946510a809eSMike Smith 	if (DC_IS_INTEL(sc)) {
1947510a809eSMike Smith 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
1948510a809eSMike Smith 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
1949510a809eSMike Smith 		switch ((command >> 8) & 0xff) {
1950510a809eSMike Smith 		case 3:
1951510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T;
1952510a809eSMike Smith 			break;
1953510a809eSMike Smith 		case 4:
1954510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T | IFM_FDX;
1955510a809eSMike Smith 			break;
1956510a809eSMike Smith 		case 5:
1957510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX;
1958510a809eSMike Smith 			break;
1959510a809eSMike Smith 		case 6:
1960510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX | IFM_FDX;
1961510a809eSMike Smith 			break;
1962510a809eSMike Smith 		}
1963510a809eSMike Smith 		if (sc->dc_srm_media)
1964510a809eSMike Smith 			sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER;
1965510a809eSMike Smith 	}
1966510a809eSMike Smith #endif
1967510a809eSMike Smith 
1968d1ce9105SBill Paul 	DC_UNLOCK(sc);
1969d1ce9105SBill Paul 	return(0);
1970510a809eSMike Smith 
197196f2e892SBill Paul fail:
1972d1ce9105SBill Paul 	DC_UNLOCK(sc);
1973d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
197496f2e892SBill Paul 	return(error);
197596f2e892SBill Paul }
197696f2e892SBill Paul 
197796f2e892SBill Paul static int dc_detach(dev)
197896f2e892SBill Paul 	device_t		dev;
197996f2e892SBill Paul {
198096f2e892SBill Paul 	struct dc_softc		*sc;
198196f2e892SBill Paul 	struct ifnet		*ifp;
19825c1cfac4SBill Paul 	struct dc_mediainfo	*m;
198396f2e892SBill Paul 
198496f2e892SBill Paul 	sc = device_get_softc(dev);
1985d1ce9105SBill Paul 
1986d1ce9105SBill Paul 	DC_LOCK(sc);
1987d1ce9105SBill Paul 
198896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
198996f2e892SBill Paul 
199096f2e892SBill Paul 	dc_stop(sc);
199121b8ebd9SArchie Cobbs 	ether_ifdetach(ifp, ETHER_BPF_SUPPORTED);
199296f2e892SBill Paul 
199396f2e892SBill Paul 	bus_generic_detach(dev);
199496f2e892SBill Paul 	device_delete_child(dev, sc->dc_miibus);
199596f2e892SBill Paul 
199696f2e892SBill Paul 	bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
199796f2e892SBill Paul 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
199896f2e892SBill Paul 	bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
199996f2e892SBill Paul 
200096f2e892SBill Paul 	contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF);
200196f2e892SBill Paul 	if (sc->dc_pnic_rx_buf != NULL)
200296f2e892SBill Paul 		free(sc->dc_pnic_rx_buf, M_DEVBUF);
200396f2e892SBill Paul 
20045c1cfac4SBill Paul 	while(sc->dc_mi != NULL) {
20055c1cfac4SBill Paul 		m = sc->dc_mi->dc_next;
20065c1cfac4SBill Paul 		free(sc->dc_mi, M_DEVBUF);
20075c1cfac4SBill Paul 		sc->dc_mi = m;
20085c1cfac4SBill Paul 	}
20095c1cfac4SBill Paul 
2010d1ce9105SBill Paul 	DC_UNLOCK(sc);
2011d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
201296f2e892SBill Paul 
201396f2e892SBill Paul 	return(0);
201496f2e892SBill Paul }
201596f2e892SBill Paul 
201696f2e892SBill Paul /*
201796f2e892SBill Paul  * Initialize the transmit descriptors.
201896f2e892SBill Paul  */
201996f2e892SBill Paul static int dc_list_tx_init(sc)
202096f2e892SBill Paul 	struct dc_softc		*sc;
202196f2e892SBill Paul {
202296f2e892SBill Paul 	struct dc_chain_data	*cd;
202396f2e892SBill Paul 	struct dc_list_data	*ld;
202496f2e892SBill Paul 	int			i;
202596f2e892SBill Paul 
202696f2e892SBill Paul 	cd = &sc->dc_cdata;
202796f2e892SBill Paul 	ld = sc->dc_ldata;
202896f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
202996f2e892SBill Paul 		if (i == (DC_TX_LIST_CNT - 1)) {
203096f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
203196f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[0]);
203296f2e892SBill Paul 		} else {
203396f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
203496f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[i + 1]);
203596f2e892SBill Paul 		}
203696f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
203796f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
203896f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
203996f2e892SBill Paul 	}
204096f2e892SBill Paul 
204196f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
204296f2e892SBill Paul 
204396f2e892SBill Paul 	return(0);
204496f2e892SBill Paul }
204596f2e892SBill Paul 
204696f2e892SBill Paul 
204796f2e892SBill Paul /*
204896f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
204996f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
205096f2e892SBill Paul  * points back to the first.
205196f2e892SBill Paul  */
205296f2e892SBill Paul static int dc_list_rx_init(sc)
205396f2e892SBill Paul 	struct dc_softc		*sc;
205496f2e892SBill Paul {
205596f2e892SBill Paul 	struct dc_chain_data	*cd;
205696f2e892SBill Paul 	struct dc_list_data	*ld;
205796f2e892SBill Paul 	int			i;
205896f2e892SBill Paul 
205996f2e892SBill Paul 	cd = &sc->dc_cdata;
206096f2e892SBill Paul 	ld = sc->dc_ldata;
206196f2e892SBill Paul 
206296f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
206396f2e892SBill Paul 		if (dc_newbuf(sc, i, NULL) == ENOBUFS)
206496f2e892SBill Paul 			return(ENOBUFS);
206596f2e892SBill Paul 		if (i == (DC_RX_LIST_CNT - 1)) {
206696f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
206796f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[0]);
206896f2e892SBill Paul 		} else {
206996f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
207096f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[i + 1]);
207196f2e892SBill Paul 		}
207296f2e892SBill Paul 	}
207396f2e892SBill Paul 
207496f2e892SBill Paul 	cd->dc_rx_prod = 0;
207596f2e892SBill Paul 
207696f2e892SBill Paul 	return(0);
207796f2e892SBill Paul }
207896f2e892SBill Paul 
207996f2e892SBill Paul /*
208096f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
208196f2e892SBill Paul  */
208296f2e892SBill Paul static int dc_newbuf(sc, i, m)
208396f2e892SBill Paul 	struct dc_softc		*sc;
208496f2e892SBill Paul 	int			i;
208596f2e892SBill Paul 	struct mbuf		*m;
208696f2e892SBill Paul {
208796f2e892SBill Paul 	struct mbuf		*m_new = NULL;
208896f2e892SBill Paul 	struct dc_desc		*c;
208996f2e892SBill Paul 
209096f2e892SBill Paul 	c = &sc->dc_ldata->dc_rx_list[i];
209196f2e892SBill Paul 
209296f2e892SBill Paul 	if (m == NULL) {
209396f2e892SBill Paul 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
209496f2e892SBill Paul 		if (m_new == NULL) {
209596f2e892SBill Paul 			printf("dc%d: no memory for rx list "
209696f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
209796f2e892SBill Paul 			return(ENOBUFS);
209896f2e892SBill Paul 		}
209996f2e892SBill Paul 
210096f2e892SBill Paul 		MCLGET(m_new, M_DONTWAIT);
210196f2e892SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
210296f2e892SBill Paul 			printf("dc%d: no memory for rx list "
210396f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
210496f2e892SBill Paul 			m_freem(m_new);
210596f2e892SBill Paul 			return(ENOBUFS);
210696f2e892SBill Paul 		}
210796f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
210896f2e892SBill Paul 	} else {
210996f2e892SBill Paul 		m_new = m;
211096f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
211196f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
211296f2e892SBill Paul 	}
211396f2e892SBill Paul 
211496f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
211596f2e892SBill Paul 
211696f2e892SBill Paul 	/*
211796f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
211896f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
211996f2e892SBill Paul 	 * 82c169 chips.
212096f2e892SBill Paul 	 */
212196f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
212296f2e892SBill Paul 		bzero((char *)mtod(m_new, char *), m_new->m_len);
212396f2e892SBill Paul 
212496f2e892SBill Paul 	sc->dc_cdata.dc_rx_chain[i] = m_new;
212596f2e892SBill Paul 	c->dc_data = vtophys(mtod(m_new, caddr_t));
212696f2e892SBill Paul 	c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN;
212796f2e892SBill Paul 	c->dc_status = DC_RXSTAT_OWN;
212896f2e892SBill Paul 
212996f2e892SBill Paul 	return(0);
213096f2e892SBill Paul }
213196f2e892SBill Paul 
213296f2e892SBill Paul /*
213396f2e892SBill Paul  * Grrrrr.
213496f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
213596f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
213696f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
213796f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
213896f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
213996f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
214096f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
214196f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
214296f2e892SBill Paul  *
214396f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
214496f2e892SBill Paul  * Here's what we know:
214596f2e892SBill Paul  *
214696f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
214796f2e892SBill Paul  *   descriptors uploaded.
214896f2e892SBill Paul  *
214996f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
215096f2e892SBill Paul  *   total data upload.
215196f2e892SBill Paul  *
215296f2e892SBill Paul  * - We know the size of the desired received frame because it will be
215396f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
215496f2e892SBill Paul  *
215596f2e892SBill Paul  * Here's what we do:
215696f2e892SBill Paul  *
215796f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
215896f2e892SBill Paul  *   This means that we know that the buffer contents should be all
215996f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
216096f2e892SBill Paul  *
216196f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
216296f2e892SBill Paul  *   ethernet CRC at the end.
216396f2e892SBill Paul  *
216496f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
216596f2e892SBill Paul  *
216696f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
216796f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
216896f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
216996f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
217096f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
217196f2e892SBill Paul  *   we won't be fooled.
217296f2e892SBill Paul  *
217396f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
217496f2e892SBill Paul  *   that value from the current pointer location. This brings us
217596f2e892SBill Paul  *   to the start of the actual received packet.
217696f2e892SBill Paul  *
217796f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
217896f2e892SBill Paul  *   frame length.
217996f2e892SBill Paul  *
218096f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
218196f2e892SBill Paul  * the time.
218296f2e892SBill Paul  */
218396f2e892SBill Paul 
218496f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG)
218596f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx)
218696f2e892SBill Paul 	struct dc_softc		*sc;
218796f2e892SBill Paul 	int			idx;
218896f2e892SBill Paul {
218996f2e892SBill Paul 	struct dc_desc		*cur_rx;
219096f2e892SBill Paul 	struct dc_desc		*c = NULL;
219196f2e892SBill Paul 	struct mbuf		*m = NULL;
219296f2e892SBill Paul 	unsigned char		*ptr;
219396f2e892SBill Paul 	int			i, total_len;
219496f2e892SBill Paul 	u_int32_t		rxstat = 0;
219596f2e892SBill Paul 
219696f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
219796f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
219896f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
219996f2e892SBill Paul 	bzero(ptr, sizeof(DC_RXLEN * 5));
220096f2e892SBill Paul 
220196f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
220296f2e892SBill Paul 	while (1) {
220396f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
220496f2e892SBill Paul 		rxstat = c->dc_status;
220596f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
220696f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
220796f2e892SBill Paul 		ptr += DC_RXLEN;
220896f2e892SBill Paul 		/* If this is the last buffer, break out. */
220996f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
221096f2e892SBill Paul 			break;
221196f2e892SBill Paul 		dc_newbuf(sc, i, m);
221296f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
221396f2e892SBill Paul 	}
221496f2e892SBill Paul 
221596f2e892SBill Paul 	/* Find the length of the actual receive frame. */
221696f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
221796f2e892SBill Paul 
221896f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
221996f2e892SBill Paul 	while(*ptr == 0x00)
222096f2e892SBill Paul 		ptr--;
222196f2e892SBill Paul 
222296f2e892SBill Paul 	/* Round off. */
222396f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
222496f2e892SBill Paul 		ptr -= 1;
222596f2e892SBill Paul 
222696f2e892SBill Paul 	/* Now find the start of the frame. */
222796f2e892SBill Paul 	ptr -= total_len;
222896f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
222996f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
223096f2e892SBill Paul 
223196f2e892SBill Paul 	/*
223296f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
223396f2e892SBill Paul 	 * the status word to make it look like a successful
223496f2e892SBill Paul  	 * frame reception.
223596f2e892SBill Paul 	 */
223696f2e892SBill Paul 	dc_newbuf(sc, i, m);
223796f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
223896f2e892SBill Paul 	cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG;
223996f2e892SBill Paul 
224096f2e892SBill Paul 	return;
224196f2e892SBill Paul }
224296f2e892SBill Paul 
224396f2e892SBill Paul /*
224473bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
224573bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
224673bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
224773bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
224873bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
224973bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
225073bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
225173bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
225273bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
225373bf949cSBill Paul  */
225473bf949cSBill Paul static int dc_rx_resync(sc)
225573bf949cSBill Paul 	struct dc_softc		*sc;
225673bf949cSBill Paul {
225773bf949cSBill Paul 	int			i, pos;
225873bf949cSBill Paul 	struct dc_desc		*cur_rx;
225973bf949cSBill Paul 
226073bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
226173bf949cSBill Paul 
226273bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
226373bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
226473bf949cSBill Paul 		if (!(cur_rx->dc_status & DC_RXSTAT_OWN))
226573bf949cSBill Paul 			break;
226673bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
226773bf949cSBill Paul 	}
226873bf949cSBill Paul 
226973bf949cSBill Paul 	/* If the ring really is empty, then just return. */
227073bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
227173bf949cSBill Paul 		return(0);
227273bf949cSBill Paul 
227373bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
227473bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
227573bf949cSBill Paul 
227673bf949cSBill Paul 	return(EAGAIN);
227773bf949cSBill Paul }
227873bf949cSBill Paul 
227973bf949cSBill Paul /*
228096f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
228196f2e892SBill Paul  * the higher level protocols.
228296f2e892SBill Paul  */
228396f2e892SBill Paul static void dc_rxeof(sc)
228496f2e892SBill Paul 	struct dc_softc		*sc;
228596f2e892SBill Paul {
228696f2e892SBill Paul         struct ether_header	*eh;
228796f2e892SBill Paul         struct mbuf		*m;
228896f2e892SBill Paul         struct ifnet		*ifp;
228996f2e892SBill Paul 	struct dc_desc		*cur_rx;
229096f2e892SBill Paul 	int			i, total_len = 0;
229196f2e892SBill Paul 	u_int32_t		rxstat;
229296f2e892SBill Paul 
229396f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
229496f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
229596f2e892SBill Paul 
229696f2e892SBill Paul 	while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) {
229796f2e892SBill Paul 		struct mbuf		*m0 = NULL;
229896f2e892SBill Paul 
229996f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
230096f2e892SBill Paul 		rxstat = cur_rx->dc_status;
230196f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
230296f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
230396f2e892SBill Paul 
230496f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
230596f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
230696f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
230796f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
230896f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
230996f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
231096f2e892SBill Paul 					continue;
231196f2e892SBill Paul 				}
231296f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
231396f2e892SBill Paul 				rxstat = cur_rx->dc_status;
231496f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
231596f2e892SBill Paul 			}
231696f2e892SBill Paul 		}
231796f2e892SBill Paul 
231896f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = NULL;
231996f2e892SBill Paul 
232096f2e892SBill Paul 		/*
232196f2e892SBill Paul 		 * If an error occurs, update stats, clear the
232296f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
232396f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
232496f2e892SBill Paul 	 	 * comes up in the ring.
232596f2e892SBill Paul 		 */
232696f2e892SBill Paul 		if (rxstat & DC_RXSTAT_RXERR) {
232796f2e892SBill Paul 			ifp->if_ierrors++;
232896f2e892SBill Paul 			if (rxstat & DC_RXSTAT_COLLSEEN)
232996f2e892SBill Paul 				ifp->if_collisions++;
233096f2e892SBill Paul 			dc_newbuf(sc, i, m);
233196f2e892SBill Paul 			if (rxstat & DC_RXSTAT_CRCERR) {
233296f2e892SBill Paul 				DC_INC(i, DC_RX_LIST_CNT);
233396f2e892SBill Paul 				continue;
233496f2e892SBill Paul 			} else {
233596f2e892SBill Paul 				dc_init(sc);
233696f2e892SBill Paul 				return;
233796f2e892SBill Paul 			}
233896f2e892SBill Paul 		}
233996f2e892SBill Paul 
234096f2e892SBill Paul 		/* No errors; receive the packet. */
234196f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
234296f2e892SBill Paul 
234396f2e892SBill Paul 		m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
234496f2e892SBill Paul 		    total_len + ETHER_ALIGN, 0, ifp, NULL);
234596f2e892SBill Paul 		dc_newbuf(sc, i, m);
234696f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
234796f2e892SBill Paul 		if (m0 == NULL) {
234896f2e892SBill Paul 			ifp->if_ierrors++;
234996f2e892SBill Paul 			continue;
235096f2e892SBill Paul 		}
235196f2e892SBill Paul 		m_adj(m0, ETHER_ALIGN);
235296f2e892SBill Paul 		m = m0;
235396f2e892SBill Paul 
235496f2e892SBill Paul 		ifp->if_ipackets++;
235596f2e892SBill Paul 		eh = mtod(m, struct ether_header *);
235696f2e892SBill Paul 
235796f2e892SBill Paul 		/* Remove header from mbuf and pass it on. */
235896f2e892SBill Paul 		m_adj(m, sizeof(struct ether_header));
235996f2e892SBill Paul 		ether_input(ifp, eh, m);
236096f2e892SBill Paul 	}
236196f2e892SBill Paul 
236296f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
236396f2e892SBill Paul }
236496f2e892SBill Paul 
236596f2e892SBill Paul /*
236696f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
236796f2e892SBill Paul  * the list buffers.
236896f2e892SBill Paul  */
236996f2e892SBill Paul 
237096f2e892SBill Paul static void dc_txeof(sc)
237196f2e892SBill Paul 	struct dc_softc		*sc;
237296f2e892SBill Paul {
237396f2e892SBill Paul 	struct dc_desc		*cur_tx = NULL;
237496f2e892SBill Paul 	struct ifnet		*ifp;
237596f2e892SBill Paul 	int			idx;
237696f2e892SBill Paul 
237796f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
237896f2e892SBill Paul 
237996f2e892SBill Paul 	/* Clear the timeout timer. */
238096f2e892SBill Paul 	ifp->if_timer = 0;
238196f2e892SBill Paul 
238296f2e892SBill Paul 	/*
238396f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
238496f2e892SBill Paul 	 * frames that have been transmitted.
238596f2e892SBill Paul 	 */
238696f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
238796f2e892SBill Paul 	while(idx != sc->dc_cdata.dc_tx_prod) {
238896f2e892SBill Paul 		u_int32_t		txstat;
238996f2e892SBill Paul 
239096f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
239196f2e892SBill Paul 		txstat = cur_tx->dc_status;
239296f2e892SBill Paul 
239396f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
239496f2e892SBill Paul 			break;
239596f2e892SBill Paul 
239696f2e892SBill Paul 		if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) ||
239796f2e892SBill Paul 		    cur_tx->dc_ctl & DC_TXCTL_SETUP) {
239896f2e892SBill Paul 			sc->dc_cdata.dc_tx_cnt--;
239996f2e892SBill Paul 			if (cur_tx->dc_ctl & DC_TXCTL_SETUP) {
240096f2e892SBill Paul 				/*
240196f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
240296f2e892SBill Paul 				 * that it will sometimes generate a TX
240396f2e892SBill Paul 				 * underrun error while DMAing the RX
240496f2e892SBill Paul 				 * filter setup frame. If we detect this,
240596f2e892SBill Paul 				 * we have to send the setup frame again,
240696f2e892SBill Paul 				 * or else the filter won't be programmed
240796f2e892SBill Paul 				 * correctly.
240896f2e892SBill Paul 				 */
240996f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
241096f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
241196f2e892SBill Paul 						dc_setfilt(sc);
241296f2e892SBill Paul 				}
241396f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
241496f2e892SBill Paul 			}
241596f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
241696f2e892SBill Paul 			continue;
241796f2e892SBill Paul 		}
241896f2e892SBill Paul 
241996f2e892SBill Paul 		if (/*sc->dc_type == DC_TYPE_21143 &&*/
242096f2e892SBill Paul 		    sc->dc_pmode == DC_PMODE_MII &&
242196f2e892SBill Paul 		    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
242296f2e892SBill Paul 		    DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST)))
242396f2e892SBill Paul 			txstat &= ~DC_TXSTAT_ERRSUM;
242496f2e892SBill Paul 
242596f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
242696f2e892SBill Paul 			ifp->if_oerrors++;
242796f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
242896f2e892SBill Paul 				ifp->if_collisions++;
242996f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
243096f2e892SBill Paul 				ifp->if_collisions++;
243196f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
243296f2e892SBill Paul 				dc_init(sc);
243396f2e892SBill Paul 				return;
243496f2e892SBill Paul 			}
243596f2e892SBill Paul 		}
243696f2e892SBill Paul 
243796f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
243896f2e892SBill Paul 
243996f2e892SBill Paul 		ifp->if_opackets++;
244096f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
244196f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
244296f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
244396f2e892SBill Paul 		}
244496f2e892SBill Paul 
244596f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
244696f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
244796f2e892SBill Paul 	}
244896f2e892SBill Paul 
244996f2e892SBill Paul 	sc->dc_cdata.dc_tx_cons = idx;
245096f2e892SBill Paul 	if (cur_tx != NULL)
245196f2e892SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
245296f2e892SBill Paul 
245396f2e892SBill Paul 	return;
245496f2e892SBill Paul }
245596f2e892SBill Paul 
245696f2e892SBill Paul static void dc_tick(xsc)
245796f2e892SBill Paul 	void			*xsc;
245896f2e892SBill Paul {
245996f2e892SBill Paul 	struct dc_softc		*sc;
246096f2e892SBill Paul 	struct mii_data		*mii;
246196f2e892SBill Paul 	struct ifnet		*ifp;
246296f2e892SBill Paul 	u_int32_t		r;
246396f2e892SBill Paul 
246496f2e892SBill Paul 	sc = xsc;
2465d1ce9105SBill Paul 	DC_LOCK(sc);
246696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
246796f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
246896f2e892SBill Paul 
246996f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2470318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2471318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2472318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2473318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
247496f2e892SBill Paul 				sc->dc_link = 0;
2475318b02fdSBill Paul 				mii_mediachg(mii);
2476318b02fdSBill Paul 			}
2477318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2478318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2479318b02fdSBill Paul 				sc->dc_link = 0;
2480318b02fdSBill Paul 				mii_mediachg(mii);
2481318b02fdSBill Paul 			}
2482d675147eSBill Paul 			if (sc->dc_link == 0)
248396f2e892SBill Paul 				mii_tick(mii);
248496f2e892SBill Paul 		} else {
2485318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_ISR);
248696f2e892SBill Paul 			if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT &&
2487042c8f6eSBill Paul 			    sc->dc_cdata.dc_tx_cnt == 0)
248896f2e892SBill Paul 				mii_tick(mii);
2489042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2490042c8f6eSBill Paul 					sc->dc_link = 0;
249196f2e892SBill Paul 		}
249296f2e892SBill Paul 	} else
249396f2e892SBill Paul 		mii_tick(mii);
249496f2e892SBill Paul 
249596f2e892SBill Paul 	/*
249696f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
249796f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
249896f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
249996f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
250096f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
250196f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
250296f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
250396f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
250496f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
250596f2e892SBill Paul 	 * a screeching halt for several seconds.
250696f2e892SBill Paul 	 *
250796f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
250896f2e892SBill Paul 	 * any packets until a link has been established. After the
250996f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
251096f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
251196f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
251296f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
251396f2e892SBill Paul 	 */
251496f2e892SBill Paul 	if (!sc->dc_link) {
251596f2e892SBill Paul 		mii_pollstat(mii);
251696f2e892SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
251796f2e892SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
251896f2e892SBill Paul 			sc->dc_link++;
251996f2e892SBill Paul 			if (ifp->if_snd.ifq_head != NULL)
252096f2e892SBill Paul 				dc_start(ifp);
252196f2e892SBill Paul 		}
252296f2e892SBill Paul 	}
252396f2e892SBill Paul 
2524318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
2525318b02fdSBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz/10);
2526318b02fdSBill Paul 	else
252796f2e892SBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz);
252896f2e892SBill Paul 
2529d1ce9105SBill Paul 	DC_UNLOCK(sc);
253096f2e892SBill Paul 
253196f2e892SBill Paul 	return;
253296f2e892SBill Paul }
253396f2e892SBill Paul 
253496f2e892SBill Paul static void dc_intr(arg)
253596f2e892SBill Paul 	void			*arg;
253696f2e892SBill Paul {
253796f2e892SBill Paul 	struct dc_softc		*sc;
253896f2e892SBill Paul 	struct ifnet		*ifp;
253996f2e892SBill Paul 	u_int32_t		status;
254096f2e892SBill Paul 
254196f2e892SBill Paul 	sc = arg;
2542d1ce9105SBill Paul 	DC_LOCK(sc);
254396f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
254496f2e892SBill Paul 
254596f2e892SBill Paul 	/* Supress unwanted interrupts */
254696f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
254796f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
254896f2e892SBill Paul 			dc_stop(sc);
2549d1ce9105SBill Paul 		DC_UNLOCK(sc);
255096f2e892SBill Paul 		return;
255196f2e892SBill Paul 	}
255296f2e892SBill Paul 
255396f2e892SBill Paul 	/* Disable interrupts. */
255496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
255596f2e892SBill Paul 
255696f2e892SBill Paul 	while((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) {
255796f2e892SBill Paul 
255896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
255996f2e892SBill Paul 
256073bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
256173bf949cSBill Paul 			int		curpkts;
256273bf949cSBill Paul 			curpkts = ifp->if_ipackets;
256396f2e892SBill Paul 			dc_rxeof(sc);
256473bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
256573bf949cSBill Paul 				while(dc_rx_resync(sc))
256673bf949cSBill Paul 					dc_rxeof(sc);
256773bf949cSBill Paul 			}
256873bf949cSBill Paul 		}
256996f2e892SBill Paul 
257096f2e892SBill Paul 		if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF))
257196f2e892SBill Paul 			dc_txeof(sc);
257296f2e892SBill Paul 
257396f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
257496f2e892SBill Paul 			dc_txeof(sc);
257596f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
257696f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
257796f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
257896f2e892SBill Paul 			}
257996f2e892SBill Paul 		}
258096f2e892SBill Paul 
258196f2e892SBill Paul 		if (status & DC_ISR_TX_UNDERRUN) {
258296f2e892SBill Paul 			u_int32_t		cfg;
258396f2e892SBill Paul 
258496f2e892SBill Paul 			printf("dc%d: TX underrun -- ", sc->dc_unit);
258596f2e892SBill Paul 			if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc))
258696f2e892SBill Paul 				dc_init(sc);
258796f2e892SBill Paul 			cfg = CSR_READ_4(sc, DC_NETCFG);
258896f2e892SBill Paul 			cfg &= ~DC_NETCFG_TX_THRESH;
258996f2e892SBill Paul 			if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
259096f2e892SBill Paul 				printf("using store and forward mode\n");
259196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
259291cc2adbSBill Paul 			} else if (sc->dc_flags & DC_TX_STORENFWD) {
259391cc2adbSBill Paul 				printf("resetting\n");
259496f2e892SBill Paul 			} else {
259596f2e892SBill Paul 				sc->dc_txthresh += 0x4000;
259696f2e892SBill Paul 				printf("increasing TX threshold\n");
259796f2e892SBill Paul 				CSR_WRITE_4(sc, DC_NETCFG, cfg);
259896f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
259996f2e892SBill Paul 				DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
260096f2e892SBill Paul 			}
260196f2e892SBill Paul 		}
260296f2e892SBill Paul 
260396f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
260473bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
260573bf949cSBill Paul 			int		curpkts;
260673bf949cSBill Paul 			curpkts = ifp->if_ipackets;
260796f2e892SBill Paul 			dc_rxeof(sc);
260873bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
260973bf949cSBill Paul 				while(dc_rx_resync(sc))
261073bf949cSBill Paul 					dc_rxeof(sc);
261173bf949cSBill Paul 			}
261273bf949cSBill Paul 		}
261396f2e892SBill Paul 
261496f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
261596f2e892SBill Paul 			dc_reset(sc);
261696f2e892SBill Paul 			dc_init(sc);
261796f2e892SBill Paul 		}
261896f2e892SBill Paul 	}
261996f2e892SBill Paul 
262096f2e892SBill Paul 	/* Re-enable interrupts. */
262196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
262296f2e892SBill Paul 
262396f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
262496f2e892SBill Paul 		dc_start(ifp);
262596f2e892SBill Paul 
2626d1ce9105SBill Paul 	DC_UNLOCK(sc);
2627d1ce9105SBill Paul 
262896f2e892SBill Paul 	return;
262996f2e892SBill Paul }
263096f2e892SBill Paul 
263196f2e892SBill Paul /*
263296f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
263396f2e892SBill Paul  * pointers to the fragment pointers.
263496f2e892SBill Paul  */
263596f2e892SBill Paul static int dc_encap(sc, m_head, txidx)
263696f2e892SBill Paul 	struct dc_softc		*sc;
263796f2e892SBill Paul 	struct mbuf		*m_head;
263896f2e892SBill Paul 	u_int32_t		*txidx;
263996f2e892SBill Paul {
264096f2e892SBill Paul 	struct dc_desc		*f = NULL;
264196f2e892SBill Paul 	struct mbuf		*m;
264296f2e892SBill Paul 	int			frag, cur, cnt = 0;
264396f2e892SBill Paul 
264496f2e892SBill Paul 	/*
264596f2e892SBill Paul  	 * Start packing the mbufs in this chain into
264696f2e892SBill Paul 	 * the fragment pointers. Stop when we run out
264796f2e892SBill Paul  	 * of fragments or hit the end of the mbuf chain.
264896f2e892SBill Paul 	 */
264996f2e892SBill Paul 	m = m_head;
265096f2e892SBill Paul 	cur = frag = *txidx;
265196f2e892SBill Paul 
265296f2e892SBill Paul 	for (m = m_head; m != NULL; m = m->m_next) {
265396f2e892SBill Paul 		if (m->m_len != 0) {
265496f2e892SBill Paul 			if (sc->dc_flags & DC_TX_ADMTEK_WAR) {
265596f2e892SBill Paul 				if (*txidx != sc->dc_cdata.dc_tx_prod &&
265696f2e892SBill Paul 				    frag == (DC_TX_LIST_CNT - 1))
265796f2e892SBill Paul 					return(ENOBUFS);
265896f2e892SBill Paul 			}
265996f2e892SBill Paul 			if ((DC_TX_LIST_CNT -
266096f2e892SBill Paul 			    (sc->dc_cdata.dc_tx_cnt + cnt)) < 5)
266196f2e892SBill Paul 				return(ENOBUFS);
266296f2e892SBill Paul 
266396f2e892SBill Paul 			f = &sc->dc_ldata->dc_tx_list[frag];
266496f2e892SBill Paul 			f->dc_ctl = DC_TXCTL_TLINK | m->m_len;
266596f2e892SBill Paul 			if (cnt == 0) {
266696f2e892SBill Paul 				f->dc_status = 0;
266796f2e892SBill Paul 				f->dc_ctl |= DC_TXCTL_FIRSTFRAG;
266896f2e892SBill Paul 			} else
266996f2e892SBill Paul 				f->dc_status = DC_TXSTAT_OWN;
267096f2e892SBill Paul 			f->dc_data = vtophys(mtod(m, vm_offset_t));
267196f2e892SBill Paul 			cur = frag;
267296f2e892SBill Paul 			DC_INC(frag, DC_TX_LIST_CNT);
267396f2e892SBill Paul 			cnt++;
267496f2e892SBill Paul 		}
267596f2e892SBill Paul 	}
267696f2e892SBill Paul 
267796f2e892SBill Paul 	if (m != NULL)
267896f2e892SBill Paul 		return(ENOBUFS);
267996f2e892SBill Paul 
268096f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt += cnt;
268196f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[cur] = m_head;
268296f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG;
268396f2e892SBill Paul 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
268496f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT;
268591cc2adbSBill Paul 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
268691cc2adbSBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
268796f2e892SBill Paul 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
268896f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
268996f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN;
269096f2e892SBill Paul 	*txidx = frag;
269196f2e892SBill Paul 
269296f2e892SBill Paul 	return(0);
269396f2e892SBill Paul }
269496f2e892SBill Paul 
269596f2e892SBill Paul /*
2696fda39fd0SBill Paul  * Coalesce an mbuf chain into a single mbuf cluster buffer.
2697fda39fd0SBill Paul  * Needed for some really badly behaved chips that just can't
2698fda39fd0SBill Paul  * do scatter/gather correctly.
2699fda39fd0SBill Paul  */
2700fda39fd0SBill Paul static int dc_coal(sc, m_head)
2701fda39fd0SBill Paul 	struct dc_softc		*sc;
2702fda39fd0SBill Paul 	struct mbuf		**m_head;
2703fda39fd0SBill Paul {
2704fda39fd0SBill Paul         struct mbuf		*m_new, *m;
2705fda39fd0SBill Paul 
2706fda39fd0SBill Paul 	m = *m_head;
2707fda39fd0SBill Paul 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
2708fda39fd0SBill Paul 	if (m_new == NULL) {
2709fda39fd0SBill Paul 		printf("dc%d: no memory for tx list", sc->dc_unit);
2710fda39fd0SBill Paul 		return(ENOBUFS);
2711fda39fd0SBill Paul 	}
2712fda39fd0SBill Paul 	if (m->m_pkthdr.len > MHLEN) {
2713fda39fd0SBill Paul 		MCLGET(m_new, M_DONTWAIT);
2714fda39fd0SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
2715fda39fd0SBill Paul 			m_freem(m_new);
2716fda39fd0SBill Paul 			printf("dc%d: no memory for tx list", sc->dc_unit);
2717fda39fd0SBill Paul 			return(ENOBUFS);
2718fda39fd0SBill Paul 		}
2719fda39fd0SBill Paul 	}
2720fda39fd0SBill Paul 	m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t));
2721fda39fd0SBill Paul 	m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len;
2722fda39fd0SBill Paul 	m_freem(m);
2723fda39fd0SBill Paul 	*m_head = m_new;
2724fda39fd0SBill Paul 
2725fda39fd0SBill Paul 	return(0);
2726fda39fd0SBill Paul }
2727fda39fd0SBill Paul 
2728fda39fd0SBill Paul /*
272996f2e892SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
273096f2e892SBill Paul  * to the mbuf data regions directly in the transmit lists. We also save a
273196f2e892SBill Paul  * copy of the pointers since the transmit list fragment pointers are
273296f2e892SBill Paul  * physical addresses.
273396f2e892SBill Paul  */
273496f2e892SBill Paul 
273596f2e892SBill Paul static void dc_start(ifp)
273696f2e892SBill Paul 	struct ifnet		*ifp;
273796f2e892SBill Paul {
273896f2e892SBill Paul 	struct dc_softc		*sc;
273996f2e892SBill Paul 	struct mbuf		*m_head = NULL;
274096f2e892SBill Paul 	int			idx;
274196f2e892SBill Paul 
274296f2e892SBill Paul 	sc = ifp->if_softc;
274396f2e892SBill Paul 
2744d1ce9105SBill Paul 	DC_LOCK(sc);
274596f2e892SBill Paul 
2746d1ce9105SBill Paul 	if (!sc->dc_link) {
2747d1ce9105SBill Paul 		DC_UNLOCK(sc);
274896f2e892SBill Paul 		return;
2749d1ce9105SBill Paul 	}
2750d1ce9105SBill Paul 
2751d1ce9105SBill Paul 	if (ifp->if_flags & IFF_OACTIVE) {
2752d1ce9105SBill Paul 		DC_UNLOCK(sc);
2753d1ce9105SBill Paul 		return;
2754d1ce9105SBill Paul 	}
275596f2e892SBill Paul 
275696f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_prod;
275796f2e892SBill Paul 
275896f2e892SBill Paul 	while(sc->dc_cdata.dc_tx_chain[idx] == NULL) {
275996f2e892SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
276096f2e892SBill Paul 		if (m_head == NULL)
276196f2e892SBill Paul 			break;
276296f2e892SBill Paul 
2763fda39fd0SBill Paul 		if (sc->dc_flags & DC_TX_COALESCE) {
2764fda39fd0SBill Paul 			if (dc_coal(sc, &m_head)) {
2765fda39fd0SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
2766fda39fd0SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
2767fda39fd0SBill Paul 				break;
2768fda39fd0SBill Paul 			}
2769fda39fd0SBill Paul 		}
2770fda39fd0SBill Paul 
277196f2e892SBill Paul 		if (dc_encap(sc, m_head, &idx)) {
277296f2e892SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
277396f2e892SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
277496f2e892SBill Paul 			break;
277596f2e892SBill Paul 		}
277696f2e892SBill Paul 
277796f2e892SBill Paul 		/*
277896f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
277996f2e892SBill Paul 		 * to him.
278096f2e892SBill Paul 		 */
278196f2e892SBill Paul 		if (ifp->if_bpf)
278296f2e892SBill Paul 			bpf_mtap(ifp, m_head);
27835c1cfac4SBill Paul 
27845c1cfac4SBill Paul 		if (sc->dc_flags & DC_TX_ONE) {
27855c1cfac4SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
27865c1cfac4SBill Paul 			break;
27875c1cfac4SBill Paul 		}
278896f2e892SBill Paul 	}
278996f2e892SBill Paul 
279096f2e892SBill Paul 	/* Transmit */
279196f2e892SBill Paul 	sc->dc_cdata.dc_tx_prod = idx;
279296f2e892SBill Paul 	if (!(sc->dc_flags & DC_TX_POLL))
279396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
279496f2e892SBill Paul 
279596f2e892SBill Paul 	/*
279696f2e892SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
279796f2e892SBill Paul 	 */
279896f2e892SBill Paul 	ifp->if_timer = 5;
279996f2e892SBill Paul 
2800d1ce9105SBill Paul 	DC_UNLOCK(sc);
2801d1ce9105SBill Paul 
280296f2e892SBill Paul 	return;
280396f2e892SBill Paul }
280496f2e892SBill Paul 
280596f2e892SBill Paul static void dc_init(xsc)
280696f2e892SBill Paul 	void			*xsc;
280796f2e892SBill Paul {
280896f2e892SBill Paul 	struct dc_softc		*sc = xsc;
280996f2e892SBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
281096f2e892SBill Paul 	struct mii_data		*mii;
281196f2e892SBill Paul 
2812d1ce9105SBill Paul 	DC_LOCK(sc);
281396f2e892SBill Paul 
281496f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
281596f2e892SBill Paul 
281696f2e892SBill Paul 	/*
281796f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
281896f2e892SBill Paul 	 */
281996f2e892SBill Paul 	dc_stop(sc);
282096f2e892SBill Paul 	dc_reset(sc);
282196f2e892SBill Paul 
282296f2e892SBill Paul 	/*
282396f2e892SBill Paul 	 * Set cache alignment and burst length.
282496f2e892SBill Paul 	 */
282588d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
282696f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
282796f2e892SBill Paul 	else
282896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE);
282996f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
283096f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
283196f2e892SBill Paul 	} else {
283296f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
283396f2e892SBill Paul 	}
283496f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
283596f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
283696f2e892SBill Paul 	switch(sc->dc_cachesize) {
283796f2e892SBill Paul 	case 32:
283896f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
283996f2e892SBill Paul 		break;
284096f2e892SBill Paul 	case 16:
284196f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
284296f2e892SBill Paul 		break;
284396f2e892SBill Paul 	case 8:
284496f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
284596f2e892SBill Paul 		break;
284696f2e892SBill Paul 	case 0:
284796f2e892SBill Paul 	default:
284896f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
284996f2e892SBill Paul 		break;
285096f2e892SBill Paul 	}
285196f2e892SBill Paul 
285296f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
285396f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
285496f2e892SBill Paul 	else {
285596f2e892SBill Paul 		if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
285696f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
285796f2e892SBill Paul 		} else {
285896f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
285996f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
286096f2e892SBill Paul 		}
286196f2e892SBill Paul 	}
286296f2e892SBill Paul 
286396f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
286496f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
286596f2e892SBill Paul 
286696f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
286796f2e892SBill Paul 		/*
286896f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
286996f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
287096f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
287196f2e892SBill Paul 		 * document the meaning of these bits so there's no way
287296f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
287396f2e892SBill Paul 		 * number all its own; the rest all use a different one.
287496f2e892SBill Paul 		 */
287596f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
287696f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
287796f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
287896f2e892SBill Paul 		else
287996f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
288096f2e892SBill Paul 	}
288196f2e892SBill Paul 
288296f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
288396f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_72BYTES);
288496f2e892SBill Paul 
288596f2e892SBill Paul 	/* Init circular RX list. */
288696f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
288796f2e892SBill Paul 		printf("dc%d: initialization failed: no "
288896f2e892SBill Paul 		    "memory for rx buffers\n", sc->dc_unit);
288996f2e892SBill Paul 		dc_stop(sc);
2890d1ce9105SBill Paul 		DC_UNLOCK(sc);
289196f2e892SBill Paul 		return;
289296f2e892SBill Paul 	}
289396f2e892SBill Paul 
289496f2e892SBill Paul 	/*
289596f2e892SBill Paul 	 * Init tx descriptors.
289696f2e892SBill Paul 	 */
289796f2e892SBill Paul 	dc_list_tx_init(sc);
289896f2e892SBill Paul 
289996f2e892SBill Paul 	/*
290096f2e892SBill Paul 	 * Load the address of the RX list.
290196f2e892SBill Paul 	 */
290296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0]));
290396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0]));
290496f2e892SBill Paul 
290596f2e892SBill Paul 	/*
290696f2e892SBill Paul 	 * Enable interrupts.
290796f2e892SBill Paul 	 */
290896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
290996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
291096f2e892SBill Paul 
291196f2e892SBill Paul 	/* Enable transmitter. */
291296f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
291396f2e892SBill Paul 
291496f2e892SBill Paul 	/*
2915918434c8SBill Paul 	 * If this is an Intel 21143 and we're not using the
2916918434c8SBill Paul 	 * MII port, program the LED control pins so we get
2917918434c8SBill Paul 	 * link and activity indications.
2918918434c8SBill Paul 	 */
291978999dd1SBill Paul 	if (sc->dc_flags & DC_TULIP_LEDS) {
2920918434c8SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG,
2921918434c8SBill Paul 		    DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY);
292278999dd1SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
2923918434c8SBill Paul 	}
2924918434c8SBill Paul 
2925918434c8SBill Paul 	/*
292696f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
292796f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
292896f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
292996f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
293096f2e892SBill Paul 	 */
293196f2e892SBill Paul 	dc_setfilt(sc);
293296f2e892SBill Paul 
293396f2e892SBill Paul 	/* Enable receiver. */
293496f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
293596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
293696f2e892SBill Paul 
293796f2e892SBill Paul 	mii_mediachg(mii);
293896f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
293996f2e892SBill Paul 
294096f2e892SBill Paul 	ifp->if_flags |= IFF_RUNNING;
294196f2e892SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
294296f2e892SBill Paul 
2943857fd445SBill Paul 	/* Don't start the ticker if this is a homePNA link. */
2944857fd445SBill Paul 	if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_homePNA)
2945857fd445SBill Paul 		sc->dc_link = 1;
2946857fd445SBill Paul 	else {
2947318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY)
2948318b02fdSBill Paul 			sc->dc_stat_ch = timeout(dc_tick, sc, hz/10);
2949318b02fdSBill Paul 		else
295096f2e892SBill Paul 			sc->dc_stat_ch = timeout(dc_tick, sc, hz);
2951857fd445SBill Paul 	}
295296f2e892SBill Paul 
29535c1cfac4SBill Paul #ifdef SRM_MEDIA
2954510a809eSMike Smith         if(sc->dc_srm_media) {
2955510a809eSMike Smith 		struct ifreq ifr;
2956510a809eSMike Smith 
2957510a809eSMike Smith 		ifr.ifr_media = sc->dc_srm_media;
2958510a809eSMike Smith 		ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA);
2959510a809eSMike Smith 		sc->dc_srm_media = 0;
2960510a809eSMike Smith 	}
2961510a809eSMike Smith #endif
2962d1ce9105SBill Paul 	DC_UNLOCK(sc);
296396f2e892SBill Paul 	return;
296496f2e892SBill Paul }
296596f2e892SBill Paul 
296696f2e892SBill Paul /*
296796f2e892SBill Paul  * Set media options.
296896f2e892SBill Paul  */
296996f2e892SBill Paul static int dc_ifmedia_upd(ifp)
297096f2e892SBill Paul 	struct ifnet		*ifp;
297196f2e892SBill Paul {
297296f2e892SBill Paul 	struct dc_softc		*sc;
297396f2e892SBill Paul 	struct mii_data		*mii;
2974f43d9309SBill Paul 	struct ifmedia		*ifm;
297596f2e892SBill Paul 
297696f2e892SBill Paul 	sc = ifp->if_softc;
297796f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
297896f2e892SBill Paul 	mii_mediachg(mii);
2979f43d9309SBill Paul 	ifm = &mii->mii_media;
2980f43d9309SBill Paul 
2981f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
2982f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA)
2983f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
2984f43d9309SBill Paul 	else
298596f2e892SBill Paul 		sc->dc_link = 0;
298696f2e892SBill Paul 
298796f2e892SBill Paul 	return(0);
298896f2e892SBill Paul }
298996f2e892SBill Paul 
299096f2e892SBill Paul /*
299196f2e892SBill Paul  * Report current media status.
299296f2e892SBill Paul  */
299396f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr)
299496f2e892SBill Paul 	struct ifnet		*ifp;
299596f2e892SBill Paul 	struct ifmediareq	*ifmr;
299696f2e892SBill Paul {
299796f2e892SBill Paul 	struct dc_softc		*sc;
299896f2e892SBill Paul 	struct mii_data		*mii;
2999f43d9309SBill Paul 	struct ifmedia		*ifm;
300096f2e892SBill Paul 
300196f2e892SBill Paul 	sc = ifp->if_softc;
300296f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
300396f2e892SBill Paul 	mii_pollstat(mii);
3004f43d9309SBill Paul 	ifm = &mii->mii_media;
3005f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
3006f43d9309SBill Paul 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
3007f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
3008f43d9309SBill Paul 			ifmr->ifm_status = 0;
3009f43d9309SBill Paul 			return;
3010f43d9309SBill Paul 		}
3011f43d9309SBill Paul 	}
301296f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
301396f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
301496f2e892SBill Paul 
301596f2e892SBill Paul 	return;
301696f2e892SBill Paul }
301796f2e892SBill Paul 
301896f2e892SBill Paul static int dc_ioctl(ifp, command, data)
301996f2e892SBill Paul 	struct ifnet		*ifp;
302096f2e892SBill Paul 	u_long			command;
302196f2e892SBill Paul 	caddr_t			data;
302296f2e892SBill Paul {
302396f2e892SBill Paul 	struct dc_softc		*sc = ifp->if_softc;
302496f2e892SBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
302596f2e892SBill Paul 	struct mii_data		*mii;
3026d1ce9105SBill Paul 	int			error = 0;
302796f2e892SBill Paul 
3028d1ce9105SBill Paul 	DC_LOCK(sc);
302996f2e892SBill Paul 
303096f2e892SBill Paul 	switch(command) {
303196f2e892SBill Paul 	case SIOCSIFADDR:
303296f2e892SBill Paul 	case SIOCGIFADDR:
303396f2e892SBill Paul 	case SIOCSIFMTU:
303496f2e892SBill Paul 		error = ether_ioctl(ifp, command, data);
303596f2e892SBill Paul 		break;
303696f2e892SBill Paul 	case SIOCSIFFLAGS:
303796f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
303896f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING &&
303996f2e892SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
304096f2e892SBill Paul 			    !(sc->dc_if_flags & IFF_PROMISC)) {
304196f2e892SBill Paul 				dc_setfilt(sc);
304296f2e892SBill Paul 			} else if (ifp->if_flags & IFF_RUNNING &&
304396f2e892SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
304496f2e892SBill Paul 			    sc->dc_if_flags & IFF_PROMISC) {
304596f2e892SBill Paul 				dc_setfilt(sc);
304696f2e892SBill Paul 			} else if (!(ifp->if_flags & IFF_RUNNING)) {
304796f2e892SBill Paul 				sc->dc_txthresh = 0;
304896f2e892SBill Paul 				dc_init(sc);
304996f2e892SBill Paul 			}
305096f2e892SBill Paul 		} else {
305196f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING)
305296f2e892SBill Paul 				dc_stop(sc);
305396f2e892SBill Paul 		}
305496f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
305596f2e892SBill Paul 		error = 0;
305696f2e892SBill Paul 		break;
305796f2e892SBill Paul 	case SIOCADDMULTI:
305896f2e892SBill Paul 	case SIOCDELMULTI:
305996f2e892SBill Paul 		dc_setfilt(sc);
306096f2e892SBill Paul 		error = 0;
306196f2e892SBill Paul 		break;
306296f2e892SBill Paul 	case SIOCGIFMEDIA:
306396f2e892SBill Paul 	case SIOCSIFMEDIA:
306496f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
306596f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
30665c1cfac4SBill Paul #ifdef SRM_MEDIA
3067510a809eSMike Smith 		if (sc->dc_srm_media)
3068510a809eSMike Smith 			sc->dc_srm_media = 0;
3069510a809eSMike Smith #endif
307096f2e892SBill Paul 		break;
307196f2e892SBill Paul 	default:
307296f2e892SBill Paul 		error = EINVAL;
307396f2e892SBill Paul 		break;
307496f2e892SBill Paul 	}
307596f2e892SBill Paul 
3076d1ce9105SBill Paul 	DC_UNLOCK(sc);
307796f2e892SBill Paul 
307896f2e892SBill Paul 	return(error);
307996f2e892SBill Paul }
308096f2e892SBill Paul 
308196f2e892SBill Paul static void dc_watchdog(ifp)
308296f2e892SBill Paul 	struct ifnet		*ifp;
308396f2e892SBill Paul {
308496f2e892SBill Paul 	struct dc_softc		*sc;
308596f2e892SBill Paul 
308696f2e892SBill Paul 	sc = ifp->if_softc;
308796f2e892SBill Paul 
3088d1ce9105SBill Paul 	DC_LOCK(sc);
3089d1ce9105SBill Paul 
309096f2e892SBill Paul 	ifp->if_oerrors++;
309196f2e892SBill Paul 	printf("dc%d: watchdog timeout\n", sc->dc_unit);
309296f2e892SBill Paul 
309396f2e892SBill Paul 	dc_stop(sc);
309496f2e892SBill Paul 	dc_reset(sc);
309596f2e892SBill Paul 	dc_init(sc);
309696f2e892SBill Paul 
309796f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
309896f2e892SBill Paul 		dc_start(ifp);
309996f2e892SBill Paul 
3100d1ce9105SBill Paul 	DC_UNLOCK(sc);
3101d1ce9105SBill Paul 
310296f2e892SBill Paul 	return;
310396f2e892SBill Paul }
310496f2e892SBill Paul 
310596f2e892SBill Paul /*
310696f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
310796f2e892SBill Paul  * RX and TX lists.
310896f2e892SBill Paul  */
310996f2e892SBill Paul static void dc_stop(sc)
311096f2e892SBill Paul 	struct dc_softc		*sc;
311196f2e892SBill Paul {
311296f2e892SBill Paul 	register int		i;
311396f2e892SBill Paul 	struct ifnet		*ifp;
311496f2e892SBill Paul 
3115d1ce9105SBill Paul 	DC_LOCK(sc);
3116d1ce9105SBill Paul 
311796f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
311896f2e892SBill Paul 	ifp->if_timer = 0;
311996f2e892SBill Paul 
312096f2e892SBill Paul 	untimeout(dc_tick, sc, sc->dc_stat_ch);
312196f2e892SBill Paul 
312296f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON));
312396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
312496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
312596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
312696f2e892SBill Paul 	sc->dc_link = 0;
312796f2e892SBill Paul 
312896f2e892SBill Paul 	/*
312996f2e892SBill Paul 	 * Free data in the RX lists.
313096f2e892SBill Paul 	 */
313196f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
313296f2e892SBill Paul 		if (sc->dc_cdata.dc_rx_chain[i] != NULL) {
313396f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_rx_chain[i]);
313496f2e892SBill Paul 			sc->dc_cdata.dc_rx_chain[i] = NULL;
313596f2e892SBill Paul 		}
313696f2e892SBill Paul 	}
313796f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_rx_list,
313896f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_rx_list));
313996f2e892SBill Paul 
314096f2e892SBill Paul 	/*
314196f2e892SBill Paul 	 * Free the TX list buffers.
314296f2e892SBill Paul 	 */
314396f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
314496f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[i] != NULL) {
314596f2e892SBill Paul 			if (sc->dc_ldata->dc_tx_list[i].dc_ctl &
314696f2e892SBill Paul 			    DC_TXCTL_SETUP) {
314796f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[i] = NULL;
314896f2e892SBill Paul 				continue;
314996f2e892SBill Paul 			}
315096f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[i]);
315196f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[i] = NULL;
315296f2e892SBill Paul 		}
315396f2e892SBill Paul 	}
315496f2e892SBill Paul 
315596f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_tx_list,
315696f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_tx_list));
315796f2e892SBill Paul 
315896f2e892SBill Paul 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
315996f2e892SBill Paul 
3160d1ce9105SBill Paul 	DC_UNLOCK(sc);
3161d1ce9105SBill Paul 
316296f2e892SBill Paul 	return;
316396f2e892SBill Paul }
316496f2e892SBill Paul 
316596f2e892SBill Paul /*
316696f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
316796f2e892SBill Paul  * get confused by errant DMAs when rebooting.
316896f2e892SBill Paul  */
316996f2e892SBill Paul static void dc_shutdown(dev)
317096f2e892SBill Paul 	device_t		dev;
317196f2e892SBill Paul {
317296f2e892SBill Paul 	struct dc_softc		*sc;
317396f2e892SBill Paul 
317496f2e892SBill Paul 	sc = device_get_softc(dev);
317596f2e892SBill Paul 
317696f2e892SBill Paul 	dc_stop(sc);
317796f2e892SBill Paul 
317896f2e892SBill Paul 	return;
317996f2e892SBill Paul }
3180