160727d8bSWarner Losh /*- 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul */ 3296f2e892SBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 3696f2e892SBill Paul /* 3796f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3896f2e892SBill Paul * series chips and several workalikes including the following: 3996f2e892SBill Paul * 40ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4196f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4296f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4396f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4496f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4596f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 46593a1aeaSMartin Blapp * ADMtek AN983 (www.admtek.com.tw) 47a2d61e43SWarner Losh * ADMtek CardBus AN985 (www.admtek.com.tw) 48a2d61e43SWarner Losh * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek CardBus AN985 4988d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 509ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 51feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 521d5e5310SBill Paul * Abocom FE2500 531af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 547eac366bSMartin Blapp * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com) 5596f2e892SBill Paul * 5696f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5796f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5896f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5996f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 6096f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 6196f2e892SBill Paul * instead of 512. 6296f2e892SBill Paul * 6396f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6496f2e892SBill Paul * Electrical Engineering Department 6596f2e892SBill Paul * Columbia University, New York City 6696f2e892SBill Paul */ 6796f2e892SBill Paul /* 6896f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6996f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 7096f2e892SBill Paul * three kinds of media attachments: 7196f2e892SBill Paul * 7296f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7396f2e892SBill Paul * autonegotiation provided by an external PHY. 7496f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7596f2e892SBill Paul * o 10baseT port. 7696f2e892SBill Paul * o AUI/BNC port. 7796f2e892SBill Paul * 7896f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7996f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 8096f2e892SBill Paul * autosensing configuration. 8196f2e892SBill Paul * 8296f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8396f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8496f2e892SBill Paul * handled separately due to its different register offsets and the 8596f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8696f2e892SBill Paul * here, but I'm not thrilled about it. 8796f2e892SBill Paul * 8896f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8996f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 9096f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 9196f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 9296f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9396f2e892SBill Paul */ 9496f2e892SBill Paul 95f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 96f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 97f0796cd2SGleb Smirnoff #endif 98f0796cd2SGleb Smirnoff 9996f2e892SBill Paul #include <sys/param.h> 100af4358c7SMaxime Henrion #include <sys/endian.h> 10196f2e892SBill Paul #include <sys/systm.h> 10296f2e892SBill Paul #include <sys/sockio.h> 10396f2e892SBill Paul #include <sys/mbuf.h> 10496f2e892SBill Paul #include <sys/malloc.h> 10596f2e892SBill Paul #include <sys/kernel.h> 106f11d01c3SPoul-Henning Kamp #include <sys/module.h> 10796f2e892SBill Paul #include <sys/socket.h> 10896f2e892SBill Paul 10996f2e892SBill Paul #include <net/if.h> 11096f2e892SBill Paul #include <net/if_arp.h> 11196f2e892SBill Paul #include <net/ethernet.h> 11296f2e892SBill Paul #include <net/if_dl.h> 11396f2e892SBill Paul #include <net/if_media.h> 114db40c1aeSDoug Ambrisko #include <net/if_types.h> 115db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 11696f2e892SBill Paul 11796f2e892SBill Paul #include <net/bpf.h> 11896f2e892SBill Paul 11996f2e892SBill Paul #include <machine/bus.h> 12096f2e892SBill Paul #include <machine/resource.h> 12196f2e892SBill Paul #include <sys/bus.h> 12296f2e892SBill Paul #include <sys/rman.h> 12396f2e892SBill Paul 12496f2e892SBill Paul #include <dev/mii/mii.h> 12596f2e892SBill Paul #include <dev/mii/miivar.h> 12696f2e892SBill Paul 12719b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 12819b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 12996f2e892SBill Paul 13096f2e892SBill Paul #define DC_USEIOSPACE 13196f2e892SBill Paul 1326a3033a8SWarner Losh #include <dev/dc/if_dcreg.h> 13396f2e892SBill Paul 134ec6a7299SMaxime Henrion #ifdef __sparc64__ 135ec6a7299SMaxime Henrion #include <dev/ofw/openfirm.h> 136ec6a7299SMaxime Henrion #include <machine/ofw_machdep.h> 137ec6a7299SMaxime Henrion #endif 138ec6a7299SMaxime Henrion 139f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1); 140f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1); 14195a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 14295a16455SPeter Wemm 143919ccba7SWarner Losh /* 144919ccba7SWarner Losh * "device miibus" is required in kernel config. See GENERIC if you get 145919ccba7SWarner Losh * errors here. 146919ccba7SWarner Losh */ 14796f2e892SBill Paul #include "miibus_if.h" 14896f2e892SBill Paul 14996f2e892SBill Paul /* 15096f2e892SBill Paul * Various supported device vendors/types and their names. 15196f2e892SBill Paul */ 152ebc284ccSMarius Strobl static const struct dc_type dc_devs[] = { 1531e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DEC, DC_DEVICEID_21143), 0, 15496f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 1551e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009), 0, 15638deb45fSTom Rhodes "Davicom DM9009 10/100BaseTX" }, 1571e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100), 0, 15896f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 1591e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102), DC_REVISION_DM9102A, 16088d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 1611e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102), 0, 1621e2e70b1SJohn Baldwin "Davicom DM9102 10/100BaseTX" }, 1631e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AL981), 0, 16496f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 165593a1aeaSMartin Blapp { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN983), 0, 166593a1aeaSMartin Blapp "ADMtek AN983 10/100BaseTX" }, 1671e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN985), 0, 168a2d61e43SWarner Losh "ADMtek AN985 CardBus 10/100BaseTX or clone" }, 1691e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511), 0, 170e351d778SMartin Blapp "ADMtek ADM9511 10/100BaseTX" }, 1711e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513), 0, 172e351d778SMartin Blapp "ADMtek ADM9513 10/100BaseTX" }, 1731e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A), DC_REVISION_88141, 17496f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 1751e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A), 0, 1761e2e70b1SJohn Baldwin "ASIX AX88140A 10/100BaseTX" }, 1771e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713), DC_REVISION_98713A, 17896f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 1791e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713), 0, 1801e2e70b1SJohn Baldwin "Macronix 98713 10/100BaseTX" }, 1811e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP), DC_REVISION_98713A, 18296f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 1831e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP), 0, 18496f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 1851e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), DC_REVISION_98725, 18696f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 1871e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), DC_REVISION_98715AEC_C, 1881e2e70b1SJohn Baldwin "Macronix 98715AEC-C 10/100BaseTX" }, 1891e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), 0, 1901e2e70b1SJohn Baldwin "Macronix 98715/98715A 10/100BaseTX" }, 1911e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98727), 0, 192ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 1931e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C115), 0, 19496f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 1951e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168), DC_REVISION_82C169, 19696f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1971e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168), 0, 1981e2e70b1SJohn Baldwin "82c168 PNIC 10/100BaseTX" }, 1991e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN1217), 0, 2009ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 2011e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN2242), 0, 202fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 2031e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201), 0, 204feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 2051e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DLINK, DC_DEVICEID_DRP32TXD), 0, 2069be0993cSJohn Baldwin "Neteasy DRP-32TXD Cardbus 10/100" }, 2071e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500), 0, 2081d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 2091e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX), 0, 210773c505fSMIHIRA Sanpei Yoshiro "Abocom FE2500MX 10/100BaseTX" }, 2111e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112), 0, 2121af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 2131e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX), 0, 214948c244dSWarner Losh "Hawking CB102 CardBus 10/100" }, 2151e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T), 0, 21697f91728SMIHIRA Sanpei Yoshiro "PlaneX FNW-3602-T CardBus 10/100" }, 2171e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB), 0, 2187eac366bSMartin Blapp "3Com OfficeConnect 10/100B" }, 2191e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120), 0, 220e7b9ab3aSBill Paul "Microsoft MN-120 CardBus 10/100" }, 2211e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130), 0, 222e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 22317762569SGleb Smirnoff { DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB08), 0, 22417762569SGleb Smirnoff "Linksys PCMPC200 CardBus 10/100" }, 22517762569SGleb Smirnoff { DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB09), 0, 22617762569SGleb Smirnoff "Linksys PCMPC200 CardBus 10/100" }, 22796f2e892SBill Paul { 0, 0, NULL } 22896f2e892SBill Paul }; 22996f2e892SBill Paul 230e51a25f8SAlfred Perlstein static int dc_probe(device_t); 231e51a25f8SAlfred Perlstein static int dc_attach(device_t); 232e51a25f8SAlfred Perlstein static int dc_detach(device_t); 233e8388e14SMitsuru IWASAKI static int dc_suspend(device_t); 234e8388e14SMitsuru IWASAKI static int dc_resume(device_t); 235ebc284ccSMarius Strobl static const struct dc_type *dc_devtype(device_t); 23656e5e7aeSMaxime Henrion static int dc_newbuf(struct dc_softc *, int, int); 237a10c0e45SMike Silbersack static int dc_encap(struct dc_softc *, struct mbuf **); 238e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war(struct dc_softc *, int); 239e51a25f8SAlfred Perlstein static int dc_rx_resync(struct dc_softc *); 2401abcdbd1SAttilio Rao static int dc_rxeof(struct dc_softc *); 241e51a25f8SAlfred Perlstein static void dc_txeof(struct dc_softc *); 242e51a25f8SAlfred Perlstein static void dc_tick(void *); 243e51a25f8SAlfred Perlstein static void dc_tx_underrun(struct dc_softc *); 244e51a25f8SAlfred Perlstein static void dc_intr(void *); 245e51a25f8SAlfred Perlstein static void dc_start(struct ifnet *); 246c8b27acaSJohn Baldwin static void dc_start_locked(struct ifnet *); 247e51a25f8SAlfred Perlstein static int dc_ioctl(struct ifnet *, u_long, caddr_t); 248e51a25f8SAlfred Perlstein static void dc_init(void *); 249c8b27acaSJohn Baldwin static void dc_init_locked(struct dc_softc *); 250e51a25f8SAlfred Perlstein static void dc_stop(struct dc_softc *); 251b1d16143SMarius Strobl static void dc_watchdog(void *); 2526a087a87SPyun YongHyeon static int dc_shutdown(device_t); 253e51a25f8SAlfred Perlstein static int dc_ifmedia_upd(struct ifnet *); 254e51a25f8SAlfred Perlstein static void dc_ifmedia_sts(struct ifnet *, struct ifmediareq *); 25596f2e892SBill Paul 256e51a25f8SAlfred Perlstein static void dc_delay(struct dc_softc *); 257e51a25f8SAlfred Perlstein static void dc_eeprom_idle(struct dc_softc *); 258e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte(struct dc_softc *, int); 259e51a25f8SAlfred Perlstein static void dc_eeprom_getword(struct dc_softc *, int, u_int16_t *); 260d24ae19dSWarner Losh static void dc_eeprom_getword_pnic(struct dc_softc *, int, u_int16_t *); 261d24ae19dSWarner Losh static void dc_eeprom_getword_xircom(struct dc_softc *, int, u_int16_t *); 2623097aa70SWarner Losh static void dc_eeprom_width(struct dc_softc *); 263e51a25f8SAlfred Perlstein static void dc_read_eeprom(struct dc_softc *, caddr_t, int, int, int); 26496f2e892SBill Paul 265e51a25f8SAlfred Perlstein static void dc_mii_writebit(struct dc_softc *, int); 266e51a25f8SAlfred Perlstein static int dc_mii_readbit(struct dc_softc *); 267e51a25f8SAlfred Perlstein static void dc_mii_sync(struct dc_softc *); 268e51a25f8SAlfred Perlstein static void dc_mii_send(struct dc_softc *, u_int32_t, int); 269e51a25f8SAlfred Perlstein static int dc_mii_readreg(struct dc_softc *, struct dc_mii_frame *); 270e51a25f8SAlfred Perlstein static int dc_mii_writereg(struct dc_softc *, struct dc_mii_frame *); 271e51a25f8SAlfred Perlstein static int dc_miibus_readreg(device_t, int, int); 272e51a25f8SAlfred Perlstein static int dc_miibus_writereg(device_t, int, int, int); 273e51a25f8SAlfred Perlstein static void dc_miibus_statchg(device_t); 274e51a25f8SAlfred Perlstein static void dc_miibus_mediainit(device_t); 27596f2e892SBill Paul 276e51a25f8SAlfred Perlstein static void dc_setcfg(struct dc_softc *, int); 2773373489bSWarner Losh static uint32_t dc_mchash_le(struct dc_softc *, const uint8_t *); 2783373489bSWarner Losh static uint32_t dc_mchash_be(const uint8_t *); 279e51a25f8SAlfred Perlstein static void dc_setfilt_21143(struct dc_softc *); 280e51a25f8SAlfred Perlstein static void dc_setfilt_asix(struct dc_softc *); 281e51a25f8SAlfred Perlstein static void dc_setfilt_admtek(struct dc_softc *); 282e51a25f8SAlfred Perlstein static void dc_setfilt_xircom(struct dc_softc *); 28396f2e892SBill Paul 284e51a25f8SAlfred Perlstein static void dc_setfilt(struct dc_softc *); 28596f2e892SBill Paul 286e51a25f8SAlfred Perlstein static void dc_reset(struct dc_softc *); 287e51a25f8SAlfred Perlstein static int dc_list_rx_init(struct dc_softc *); 288e51a25f8SAlfred Perlstein static int dc_list_tx_init(struct dc_softc *); 28996f2e892SBill Paul 290abe4e865SPyun YongHyeon static int dc_read_srom(struct dc_softc *, int); 291abe4e865SPyun YongHyeon static int dc_parse_21143_srom(struct dc_softc *); 292abe4e865SPyun YongHyeon static int dc_decode_leaf_sia(struct dc_softc *, struct dc_eblock_sia *); 293abe4e865SPyun YongHyeon static int dc_decode_leaf_mii(struct dc_softc *, struct dc_eblock_mii *); 294abe4e865SPyun YongHyeon static int dc_decode_leaf_sym(struct dc_softc *, struct dc_eblock_sym *); 295e51a25f8SAlfred Perlstein static void dc_apply_fixup(struct dc_softc *, int); 29639d76ed6SPyun YongHyeon static int dc_check_multiport(struct dc_softc *); 2975c1cfac4SBill Paul 29896f2e892SBill Paul #ifdef DC_USEIOSPACE 29996f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 30096f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 30196f2e892SBill Paul #else 30296f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 30396f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 30496f2e892SBill Paul #endif 30596f2e892SBill Paul 30696f2e892SBill Paul static device_method_t dc_methods[] = { 30796f2e892SBill Paul /* Device interface */ 30896f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 30996f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 31096f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 311e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 312e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 31396f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 31496f2e892SBill Paul 31596f2e892SBill Paul /* bus interface */ 31696f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 31796f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 31896f2e892SBill Paul 31996f2e892SBill Paul /* MII interface */ 32096f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 32196f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 32296f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 323f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 32496f2e892SBill Paul 32596f2e892SBill Paul { 0, 0 } 32696f2e892SBill Paul }; 32796f2e892SBill Paul 32896f2e892SBill Paul static driver_t dc_driver = { 32996f2e892SBill Paul "dc", 33096f2e892SBill Paul dc_methods, 33196f2e892SBill Paul sizeof(struct dc_softc) 33296f2e892SBill Paul }; 33396f2e892SBill Paul 33496f2e892SBill Paul static devclass_t dc_devclass; 33596f2e892SBill Paul 336f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0); 33796f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 33896f2e892SBill Paul 33996f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 34096f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 34196f2e892SBill Paul 34296f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 34396f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 34496f2e892SBill Paul 34596f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 34696f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 34796f2e892SBill Paul 348e3d2833aSAlfred Perlstein static void 3490934f18aSMaxime Henrion dc_delay(struct dc_softc *sc) 35096f2e892SBill Paul { 35196f2e892SBill Paul int idx; 35296f2e892SBill Paul 35396f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 35496f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 35596f2e892SBill Paul } 35696f2e892SBill Paul 3572c876e15SPoul-Henning Kamp static void 3580934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc) 3593097aa70SWarner Losh { 3603097aa70SWarner Losh int i; 3613097aa70SWarner Losh 3623097aa70SWarner Losh /* Force EEPROM to idle state. */ 3633097aa70SWarner Losh dc_eeprom_idle(sc); 3643097aa70SWarner Losh 3653097aa70SWarner Losh /* Enter EEPROM access mode. */ 3663097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3673097aa70SWarner Losh dc_delay(sc); 3683097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3693097aa70SWarner Losh dc_delay(sc); 3703097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3713097aa70SWarner Losh dc_delay(sc); 3723097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3733097aa70SWarner Losh dc_delay(sc); 3743097aa70SWarner Losh 3753097aa70SWarner Losh for (i = 3; i--;) { 3763097aa70SWarner Losh if (6 & (1 << i)) 3773097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3783097aa70SWarner Losh else 3793097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3803097aa70SWarner Losh dc_delay(sc); 3813097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3823097aa70SWarner Losh dc_delay(sc); 3833097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3843097aa70SWarner Losh dc_delay(sc); 3853097aa70SWarner Losh } 3863097aa70SWarner Losh 3873097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3883097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3893097aa70SWarner Losh dc_delay(sc); 3903097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 3913097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3923097aa70SWarner Losh dc_delay(sc); 3933097aa70SWarner Losh break; 3943097aa70SWarner Losh } 3953097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3963097aa70SWarner Losh dc_delay(sc); 3973097aa70SWarner Losh } 3983097aa70SWarner Losh 3993097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4003097aa70SWarner Losh dc_eeprom_idle(sc); 4013097aa70SWarner Losh 4023097aa70SWarner Losh if (i < 4 || i > 12) 4033097aa70SWarner Losh sc->dc_romwidth = 6; 4043097aa70SWarner Losh else 4053097aa70SWarner Losh sc->dc_romwidth = i; 4063097aa70SWarner Losh 4073097aa70SWarner Losh /* Enter EEPROM access mode. */ 4083097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 4093097aa70SWarner Losh dc_delay(sc); 4103097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 4113097aa70SWarner Losh dc_delay(sc); 4123097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4133097aa70SWarner Losh dc_delay(sc); 4143097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 4153097aa70SWarner Losh dc_delay(sc); 4163097aa70SWarner Losh 4173097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4183097aa70SWarner Losh dc_eeprom_idle(sc); 4193097aa70SWarner Losh } 4203097aa70SWarner Losh 421e3d2833aSAlfred Perlstein static void 4220934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc) 42396f2e892SBill Paul { 4240934f18aSMaxime Henrion int i; 42596f2e892SBill Paul 42696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 42796f2e892SBill Paul dc_delay(sc); 42896f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 42996f2e892SBill Paul dc_delay(sc); 43096f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43196f2e892SBill Paul dc_delay(sc); 43296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 43396f2e892SBill Paul dc_delay(sc); 43496f2e892SBill Paul 43596f2e892SBill Paul for (i = 0; i < 25; i++) { 43696f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43796f2e892SBill Paul dc_delay(sc); 43896f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43996f2e892SBill Paul dc_delay(sc); 44096f2e892SBill Paul } 44196f2e892SBill Paul 44296f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44396f2e892SBill Paul dc_delay(sc); 44496f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 44596f2e892SBill Paul dc_delay(sc); 44696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 44796f2e892SBill Paul } 44896f2e892SBill Paul 44996f2e892SBill Paul /* 45096f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 45196f2e892SBill Paul */ 452e3d2833aSAlfred Perlstein static void 4530934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr) 45496f2e892SBill Paul { 4550934f18aSMaxime Henrion int d, i; 45696f2e892SBill Paul 4573097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4583097aa70SWarner Losh for (i = 3; i--; ) { 4593097aa70SWarner Losh if (d & (1 << i)) 4603097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 46196f2e892SBill Paul else 4623097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4633097aa70SWarner Losh dc_delay(sc); 4643097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4653097aa70SWarner Losh dc_delay(sc); 4663097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4673097aa70SWarner Losh dc_delay(sc); 4683097aa70SWarner Losh } 46996f2e892SBill Paul 47096f2e892SBill Paul /* 47196f2e892SBill Paul * Feed in each bit and strobe the clock. 47296f2e892SBill Paul */ 4733097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4743097aa70SWarner Losh if (addr & (1 << i)) { 47596f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 47696f2e892SBill Paul } else { 47796f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 47896f2e892SBill Paul } 47996f2e892SBill Paul dc_delay(sc); 48096f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 48196f2e892SBill Paul dc_delay(sc); 48296f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48396f2e892SBill Paul dc_delay(sc); 48496f2e892SBill Paul } 48596f2e892SBill Paul } 48696f2e892SBill Paul 48796f2e892SBill Paul /* 48896f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 48996f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 49096f2e892SBill Paul * the EEPROM. 49196f2e892SBill Paul */ 492e3d2833aSAlfred Perlstein static void 4930934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest) 49496f2e892SBill Paul { 4950934f18aSMaxime Henrion int i; 49696f2e892SBill Paul u_int32_t r; 49796f2e892SBill Paul 49896f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr); 49996f2e892SBill Paul 50096f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 50196f2e892SBill Paul DELAY(1); 50296f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 50396f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 50496f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 50596f2e892SBill Paul return; 50696f2e892SBill Paul } 50796f2e892SBill Paul } 50896f2e892SBill Paul } 50996f2e892SBill Paul 51096f2e892SBill Paul /* 51196f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 512feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 513feb78939SJonathan Chen * the EEPROM, too. 514feb78939SJonathan Chen */ 515e3d2833aSAlfred Perlstein static void 5160934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest) 517feb78939SJonathan Chen { 5180934f18aSMaxime Henrion 519feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 520feb78939SJonathan Chen 521feb78939SJonathan Chen addr *= 2; 522feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 523feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff; 524feb78939SJonathan Chen addr += 1; 525feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 526feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8; 527feb78939SJonathan Chen 528feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 529feb78939SJonathan Chen } 530feb78939SJonathan Chen 531feb78939SJonathan Chen /* 532feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 53396f2e892SBill Paul */ 534e3d2833aSAlfred Perlstein static void 5350934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest) 53696f2e892SBill Paul { 5370934f18aSMaxime Henrion int i; 53896f2e892SBill Paul u_int16_t word = 0; 53996f2e892SBill Paul 54096f2e892SBill Paul /* Force EEPROM to idle state. */ 54196f2e892SBill Paul dc_eeprom_idle(sc); 54296f2e892SBill Paul 54396f2e892SBill Paul /* Enter EEPROM access mode. */ 54496f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 54596f2e892SBill Paul dc_delay(sc); 54696f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 54796f2e892SBill Paul dc_delay(sc); 54896f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 54996f2e892SBill Paul dc_delay(sc); 55096f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 55196f2e892SBill Paul dc_delay(sc); 55296f2e892SBill Paul 55396f2e892SBill Paul /* 55496f2e892SBill Paul * Send address of word we want to read. 55596f2e892SBill Paul */ 55696f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 55796f2e892SBill Paul 55896f2e892SBill Paul /* 55996f2e892SBill Paul * Start reading bits from EEPROM. 56096f2e892SBill Paul */ 56196f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 56296f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 56396f2e892SBill Paul dc_delay(sc); 56496f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 56596f2e892SBill Paul word |= i; 56696f2e892SBill Paul dc_delay(sc); 56796f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 56896f2e892SBill Paul dc_delay(sc); 56996f2e892SBill Paul } 57096f2e892SBill Paul 57196f2e892SBill Paul /* Turn off EEPROM access mode. */ 57296f2e892SBill Paul dc_eeprom_idle(sc); 57396f2e892SBill Paul 57496f2e892SBill Paul *dest = word; 57596f2e892SBill Paul } 57696f2e892SBill Paul 57796f2e892SBill Paul /* 57896f2e892SBill Paul * Read a sequence of words from the EEPROM. 57996f2e892SBill Paul */ 580e3d2833aSAlfred Perlstein static void 5818c7ff1f3SMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int be) 58296f2e892SBill Paul { 58396f2e892SBill Paul int i; 58496f2e892SBill Paul u_int16_t word = 0, *ptr; 58596f2e892SBill Paul 58696f2e892SBill Paul for (i = 0; i < cnt; i++) { 58796f2e892SBill Paul if (DC_IS_PNIC(sc)) 58896f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 589feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 590feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 59196f2e892SBill Paul else 59296f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 59396f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 5948c7ff1f3SMaxime Henrion if (be) 5958c7ff1f3SMaxime Henrion *ptr = be16toh(word); 59696f2e892SBill Paul else 5978c7ff1f3SMaxime Henrion *ptr = le16toh(word); 59896f2e892SBill Paul } 59996f2e892SBill Paul } 60096f2e892SBill Paul 60196f2e892SBill Paul /* 60296f2e892SBill Paul * The following two routines are taken from the Macronix 98713 60396f2e892SBill Paul * Application Notes pp.19-21. 60496f2e892SBill Paul */ 60596f2e892SBill Paul /* 60696f2e892SBill Paul * Write a bit to the MII bus. 60796f2e892SBill Paul */ 608e3d2833aSAlfred Perlstein static void 6090934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit) 61096f2e892SBill Paul { 61115578119SMarius Strobl uint32_t reg; 6120934f18aSMaxime Henrion 61315578119SMarius Strobl reg = DC_SIO_ROMCTL_WRITE | (bit != 0 ? DC_SIO_MII_DATAOUT : 0); 61415578119SMarius Strobl CSR_WRITE_4(sc, DC_SIO, reg); 61515578119SMarius Strobl CSR_BARRIER_4(sc, DC_SIO, 61615578119SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 61715578119SMarius Strobl DELAY(1); 61896f2e892SBill Paul 61915578119SMarius Strobl CSR_WRITE_4(sc, DC_SIO, reg | DC_SIO_MII_CLK); 62015578119SMarius Strobl CSR_BARRIER_4(sc, DC_SIO, 62115578119SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 62215578119SMarius Strobl DELAY(1); 62315578119SMarius Strobl CSR_WRITE_4(sc, DC_SIO, reg); 62415578119SMarius Strobl CSR_BARRIER_4(sc, DC_SIO, 62515578119SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 62615578119SMarius Strobl DELAY(1); 62796f2e892SBill Paul } 62896f2e892SBill Paul 62996f2e892SBill Paul /* 63096f2e892SBill Paul * Read a bit from the MII bus. 63196f2e892SBill Paul */ 632e3d2833aSAlfred Perlstein static int 6330934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc) 63496f2e892SBill Paul { 63515578119SMarius Strobl uint32_t reg; 6360934f18aSMaxime Henrion 63715578119SMarius Strobl reg = DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR; 63815578119SMarius Strobl CSR_WRITE_4(sc, DC_SIO, reg); 63915578119SMarius Strobl CSR_BARRIER_4(sc, DC_SIO, 64015578119SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 64115578119SMarius Strobl DELAY(1); 64215578119SMarius Strobl (void)CSR_READ_4(sc, DC_SIO); 64315578119SMarius Strobl CSR_WRITE_4(sc, DC_SIO, reg | DC_SIO_MII_CLK); 64415578119SMarius Strobl CSR_BARRIER_4(sc, DC_SIO, 64515578119SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 64615578119SMarius Strobl DELAY(1); 64715578119SMarius Strobl CSR_WRITE_4(sc, DC_SIO, reg); 64815578119SMarius Strobl CSR_BARRIER_4(sc, DC_SIO, 64915578119SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 65015578119SMarius Strobl DELAY(1); 65196f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 65296f2e892SBill Paul return (1); 65396f2e892SBill Paul 65496f2e892SBill Paul return (0); 65596f2e892SBill Paul } 65696f2e892SBill Paul 65796f2e892SBill Paul /* 65896f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 65996f2e892SBill Paul */ 660e3d2833aSAlfred Perlstein static void 6610934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc) 66296f2e892SBill Paul { 6630934f18aSMaxime Henrion int i; 66496f2e892SBill Paul 66596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 66615578119SMarius Strobl CSR_BARRIER_4(sc, DC_SIO, 66715578119SMarius Strobl BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 66815578119SMarius Strobl DELAY(1); 66996f2e892SBill Paul 67096f2e892SBill Paul for (i = 0; i < 32; i++) 67196f2e892SBill Paul dc_mii_writebit(sc, 1); 67296f2e892SBill Paul } 67396f2e892SBill Paul 67496f2e892SBill Paul /* 67596f2e892SBill Paul * Clock a series of bits through the MII. 67696f2e892SBill Paul */ 677e3d2833aSAlfred Perlstein static void 6780934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt) 67996f2e892SBill Paul { 68096f2e892SBill Paul int i; 68196f2e892SBill Paul 68296f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 68396f2e892SBill Paul dc_mii_writebit(sc, bits & i); 68496f2e892SBill Paul } 68596f2e892SBill Paul 68696f2e892SBill Paul /* 68796f2e892SBill Paul * Read an PHY register through the MII. 68896f2e892SBill Paul */ 689e3d2833aSAlfred Perlstein static int 6900934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame) 69196f2e892SBill Paul { 69215578119SMarius Strobl int i; 69396f2e892SBill Paul 69496f2e892SBill Paul /* 69596f2e892SBill Paul * Set up frame for RX. 69696f2e892SBill Paul */ 69796f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 69896f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 69996f2e892SBill Paul 70096f2e892SBill Paul /* 70196f2e892SBill Paul * Sync the PHYs. 70296f2e892SBill Paul */ 70396f2e892SBill Paul dc_mii_sync(sc); 70496f2e892SBill Paul 70596f2e892SBill Paul /* 70696f2e892SBill Paul * Send command/address info. 70796f2e892SBill Paul */ 70896f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 70996f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 71096f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 71196f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 71296f2e892SBill Paul 71396f2e892SBill Paul /* 71415578119SMarius Strobl * Now try reading data bits. If the turnaround failed, we still 71596f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 71696f2e892SBill Paul */ 71715578119SMarius Strobl frame->mii_turnaround = dc_mii_readbit(sc); 71815578119SMarius Strobl if (frame->mii_turnaround != 0) { 7190934f18aSMaxime Henrion for (i = 0; i < 16; i++) 72096f2e892SBill Paul dc_mii_readbit(sc); 72196f2e892SBill Paul goto fail; 72296f2e892SBill Paul } 72396f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 72496f2e892SBill Paul if (dc_mii_readbit(sc)) 72596f2e892SBill Paul frame->mii_data |= i; 72696f2e892SBill Paul } 72796f2e892SBill Paul 72896f2e892SBill Paul fail: 72996f2e892SBill Paul 73015578119SMarius Strobl /* Clock the idle bits. */ 73196f2e892SBill Paul dc_mii_writebit(sc, 0); 73296f2e892SBill Paul dc_mii_writebit(sc, 0); 73396f2e892SBill Paul 73415578119SMarius Strobl if (frame->mii_turnaround != 0) 73596f2e892SBill Paul return (1); 73696f2e892SBill Paul return (0); 73796f2e892SBill Paul } 73896f2e892SBill Paul 73996f2e892SBill Paul /* 74096f2e892SBill Paul * Write to a PHY register through the MII. 74196f2e892SBill Paul */ 742e3d2833aSAlfred Perlstein static int 7430934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame) 74496f2e892SBill Paul { 7450934f18aSMaxime Henrion 74696f2e892SBill Paul /* 74796f2e892SBill Paul * Set up frame for TX. 74896f2e892SBill Paul */ 74996f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 75096f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 75196f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 75296f2e892SBill Paul 75396f2e892SBill Paul /* 75496f2e892SBill Paul * Sync the PHYs. 75596f2e892SBill Paul */ 75696f2e892SBill Paul dc_mii_sync(sc); 75796f2e892SBill Paul 75896f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 75996f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 76096f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 76196f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 76296f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 76396f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 76496f2e892SBill Paul 76515578119SMarius Strobl /* Clock the idle bits. */ 76696f2e892SBill Paul dc_mii_writebit(sc, 0); 76796f2e892SBill Paul dc_mii_writebit(sc, 0); 76896f2e892SBill Paul 76996f2e892SBill Paul return (0); 77096f2e892SBill Paul } 77196f2e892SBill Paul 772e3d2833aSAlfred Perlstein static int 7730934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg) 77496f2e892SBill Paul { 77596f2e892SBill Paul struct dc_mii_frame frame; 77696f2e892SBill Paul struct dc_softc *sc; 777c85c4667SBill Paul int i, rval, phy_reg = 0; 77896f2e892SBill Paul 77996f2e892SBill Paul sc = device_get_softc(dev); 7800934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 78196f2e892SBill Paul 7825c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 78396f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 78496f2e892SBill Paul switch (reg) { 78596f2e892SBill Paul case MII_BMSR: 78696f2e892SBill Paul /* 78796f2e892SBill Paul * Fake something to make the probe 78896f2e892SBill Paul * code think there's a PHY here. 78996f2e892SBill Paul */ 79096f2e892SBill Paul return (BMSR_MEDIAMASK); 79196f2e892SBill Paul break; 79296f2e892SBill Paul case MII_PHYIDR1: 79396f2e892SBill Paul if (DC_IS_PNIC(sc)) 79496f2e892SBill Paul return (DC_VENDORID_LO); 79596f2e892SBill Paul return (DC_VENDORID_DEC); 79696f2e892SBill Paul break; 79796f2e892SBill Paul case MII_PHYIDR2: 79896f2e892SBill Paul if (DC_IS_PNIC(sc)) 79996f2e892SBill Paul return (DC_DEVICEID_82C168); 80096f2e892SBill Paul return (DC_DEVICEID_21143); 80196f2e892SBill Paul break; 80296f2e892SBill Paul default: 80396f2e892SBill Paul return (0); 80496f2e892SBill Paul break; 80596f2e892SBill Paul } 80696f2e892SBill Paul } else 80796f2e892SBill Paul return (0); 80896f2e892SBill Paul } 80996f2e892SBill Paul 81096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 81196f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 81296f2e892SBill Paul (phy << 23) | (reg << 18)); 81396f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 81496f2e892SBill Paul DELAY(1); 81596f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 81696f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 81796f2e892SBill Paul rval &= 0xFFFF; 81896f2e892SBill Paul return (rval == 0xFFFF ? 0 : rval); 81996f2e892SBill Paul } 82096f2e892SBill Paul } 82196f2e892SBill Paul return (0); 82296f2e892SBill Paul } 82396f2e892SBill Paul 82496f2e892SBill Paul if (DC_IS_COMET(sc)) { 82596f2e892SBill Paul switch (reg) { 82696f2e892SBill Paul case MII_BMCR: 82796f2e892SBill Paul phy_reg = DC_AL_BMCR; 82896f2e892SBill Paul break; 82996f2e892SBill Paul case MII_BMSR: 83096f2e892SBill Paul phy_reg = DC_AL_BMSR; 83196f2e892SBill Paul break; 83296f2e892SBill Paul case MII_PHYIDR1: 83396f2e892SBill Paul phy_reg = DC_AL_VENID; 83496f2e892SBill Paul break; 83596f2e892SBill Paul case MII_PHYIDR2: 83696f2e892SBill Paul phy_reg = DC_AL_DEVID; 83796f2e892SBill Paul break; 83896f2e892SBill Paul case MII_ANAR: 83996f2e892SBill Paul phy_reg = DC_AL_ANAR; 84096f2e892SBill Paul break; 84196f2e892SBill Paul case MII_ANLPAR: 84296f2e892SBill Paul phy_reg = DC_AL_LPAR; 84396f2e892SBill Paul break; 84496f2e892SBill Paul case MII_ANER: 84596f2e892SBill Paul phy_reg = DC_AL_ANER; 84696f2e892SBill Paul break; 84796f2e892SBill Paul default: 84822f6205dSJohn Baldwin device_printf(dev, "phy_read: bad phy register %x\n", 84922f6205dSJohn Baldwin reg); 85096f2e892SBill Paul return (0); 85196f2e892SBill Paul break; 85296f2e892SBill Paul } 85396f2e892SBill Paul 85496f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 85596f2e892SBill Paul 85696f2e892SBill Paul if (rval == 0xFFFF) 85796f2e892SBill Paul return (0); 85896f2e892SBill Paul return (rval); 85996f2e892SBill Paul } 86096f2e892SBill Paul 86196f2e892SBill Paul frame.mii_phyaddr = phy; 86296f2e892SBill Paul frame.mii_regaddr = reg; 863419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 864f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 865f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 866419146d9SBill Paul } 86796f2e892SBill Paul dc_mii_readreg(sc, &frame); 868419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 869f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 87096f2e892SBill Paul 87196f2e892SBill Paul return (frame.mii_data); 87296f2e892SBill Paul } 87396f2e892SBill Paul 874e3d2833aSAlfred Perlstein static int 8750934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data) 87696f2e892SBill Paul { 87796f2e892SBill Paul struct dc_softc *sc; 87896f2e892SBill Paul struct dc_mii_frame frame; 879c85c4667SBill Paul int i, phy_reg = 0; 88096f2e892SBill Paul 88196f2e892SBill Paul sc = device_get_softc(dev); 8820934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 88396f2e892SBill Paul 88496f2e892SBill Paul if (DC_IS_PNIC(sc)) { 88596f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 88696f2e892SBill Paul (phy << 23) | (reg << 10) | data); 88796f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 88896f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 88996f2e892SBill Paul break; 89096f2e892SBill Paul } 89196f2e892SBill Paul return (0); 89296f2e892SBill Paul } 89396f2e892SBill Paul 89496f2e892SBill Paul if (DC_IS_COMET(sc)) { 89596f2e892SBill Paul switch (reg) { 89696f2e892SBill Paul case MII_BMCR: 89796f2e892SBill Paul phy_reg = DC_AL_BMCR; 89896f2e892SBill Paul break; 89996f2e892SBill Paul case MII_BMSR: 90096f2e892SBill Paul phy_reg = DC_AL_BMSR; 90196f2e892SBill Paul break; 90296f2e892SBill Paul case MII_PHYIDR1: 90396f2e892SBill Paul phy_reg = DC_AL_VENID; 90496f2e892SBill Paul break; 90596f2e892SBill Paul case MII_PHYIDR2: 90696f2e892SBill Paul phy_reg = DC_AL_DEVID; 90796f2e892SBill Paul break; 90896f2e892SBill Paul case MII_ANAR: 90996f2e892SBill Paul phy_reg = DC_AL_ANAR; 91096f2e892SBill Paul break; 91196f2e892SBill Paul case MII_ANLPAR: 91296f2e892SBill Paul phy_reg = DC_AL_LPAR; 91396f2e892SBill Paul break; 91496f2e892SBill Paul case MII_ANER: 91596f2e892SBill Paul phy_reg = DC_AL_ANER; 91696f2e892SBill Paul break; 91796f2e892SBill Paul default: 91822f6205dSJohn Baldwin device_printf(dev, "phy_write: bad phy register %x\n", 91922f6205dSJohn Baldwin reg); 92096f2e892SBill Paul return (0); 92196f2e892SBill Paul break; 92296f2e892SBill Paul } 92396f2e892SBill Paul 92496f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 92596f2e892SBill Paul return (0); 92696f2e892SBill Paul } 92796f2e892SBill Paul 92896f2e892SBill Paul frame.mii_phyaddr = phy; 92996f2e892SBill Paul frame.mii_regaddr = reg; 93096f2e892SBill Paul frame.mii_data = data; 93196f2e892SBill Paul 932419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 933f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 934f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 935419146d9SBill Paul } 93696f2e892SBill Paul dc_mii_writereg(sc, &frame); 937419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 938f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 93996f2e892SBill Paul 94096f2e892SBill Paul return (0); 94196f2e892SBill Paul } 94296f2e892SBill Paul 943e3d2833aSAlfred Perlstein static void 9440934f18aSMaxime Henrion dc_miibus_statchg(device_t dev) 94596f2e892SBill Paul { 94696f2e892SBill Paul struct dc_softc *sc; 94796f2e892SBill Paul struct mii_data *mii; 948f43d9309SBill Paul struct ifmedia *ifm; 94996f2e892SBill Paul 95096f2e892SBill Paul sc = device_get_softc(dev); 95196f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 95296f2e892SBill Paul return; 9535c1cfac4SBill Paul 95496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 955f43d9309SBill Paul ifm = &mii->mii_media; 956f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 95745521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 958f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 959f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 960f43d9309SBill Paul } else { 96196f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 96296f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 963f43d9309SBill Paul } 964f43d9309SBill Paul } 965f43d9309SBill Paul 966f43d9309SBill Paul /* 967f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 968f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 969f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 970f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 971f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 972f43d9309SBill Paul * with it itself. *sigh* 973f43d9309SBill Paul */ 974e3d2833aSAlfred Perlstein static void 9750934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev) 976f43d9309SBill Paul { 977f43d9309SBill Paul struct dc_softc *sc; 978f43d9309SBill Paul struct mii_data *mii; 979f43d9309SBill Paul struct ifmedia *ifm; 980f43d9309SBill Paul int rev; 981f43d9309SBill Paul 9821e2e70b1SJohn Baldwin rev = pci_get_revid(dev); 983f43d9309SBill Paul 984f43d9309SBill Paul sc = device_get_softc(dev); 985f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 986f43d9309SBill Paul ifm = &mii->mii_media; 987f43d9309SBill Paul 988f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 98945521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL); 99096f2e892SBill Paul } 99196f2e892SBill Paul 99279d11e09SBill Paul #define DC_BITS_512 9 99379d11e09SBill Paul #define DC_BITS_128 7 99479d11e09SBill Paul #define DC_BITS_64 6 99596f2e892SBill Paul 9963373489bSWarner Losh static uint32_t 9973373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr) 99896f2e892SBill Paul { 9993373489bSWarner Losh uint32_t crc; 100096f2e892SBill Paul 100196f2e892SBill Paul /* Compute CRC for the address value. */ 10020e939c0cSChristian Weisgerber crc = ether_crc32_le(addr, ETHER_ADDR_LEN); 100396f2e892SBill Paul 100479d11e09SBill Paul /* 100579d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 100679d11e09SBill Paul * chips is only 128 bits wide. 100779d11e09SBill Paul */ 100879d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 100979d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 101096f2e892SBill Paul 101179d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 101279d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 101379d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 101479d11e09SBill Paul 1015feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1016feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1017feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1018feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 10190934f18aSMaxime Henrion return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4)); 1020feb78939SJonathan Chen else 10210934f18aSMaxime Henrion return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 + 10220934f18aSMaxime Henrion (12 << 4)); 1023feb78939SJonathan Chen } 1024feb78939SJonathan Chen 102579d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 102696f2e892SBill Paul } 102796f2e892SBill Paul 102896f2e892SBill Paul /* 102996f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 103096f2e892SBill Paul */ 10313373489bSWarner Losh static uint32_t 10323373489bSWarner Losh dc_mchash_be(const uint8_t *addr) 103396f2e892SBill Paul { 10340e939c0cSChristian Weisgerber uint32_t crc; 103596f2e892SBill Paul 103696f2e892SBill Paul /* Compute CRC for the address value. */ 10370e939c0cSChristian Weisgerber crc = ether_crc32_be(addr, ETHER_ADDR_LEN); 103896f2e892SBill Paul 10390934f18aSMaxime Henrion /* Return the filter bit position. */ 104096f2e892SBill Paul return ((crc >> 26) & 0x0000003F); 104196f2e892SBill Paul } 104296f2e892SBill Paul 104396f2e892SBill Paul /* 104496f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 104596f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 104696f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 104796f2e892SBill Paul * 104896f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 104996f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 105096f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 105196f2e892SBill Paul * we need that too. 105296f2e892SBill Paul */ 10532c876e15SPoul-Henning Kamp static void 10540934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc) 105596f2e892SBill Paul { 10568df1ebe9SMarcel Moolenaar uint16_t eaddr[(ETHER_ADDR_LEN+1)/2]; 105796f2e892SBill Paul struct dc_desc *sframe; 105896f2e892SBill Paul u_int32_t h, *sp; 105996f2e892SBill Paul struct ifmultiaddr *ifma; 106096f2e892SBill Paul struct ifnet *ifp; 106196f2e892SBill Paul int i; 106296f2e892SBill Paul 1063fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 106496f2e892SBill Paul 106596f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 106696f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 106796f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 106896f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 106956e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 10700934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 107196f2e892SBill Paul 1072af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1073af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1074af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 107596f2e892SBill Paul 107656e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 107796f2e892SBill Paul 107896f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 107996f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 108096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 108196f2e892SBill Paul else 108296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 108396f2e892SBill Paul 108496f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 108596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 108696f2e892SBill Paul else 108796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 108896f2e892SBill Paul 1089eb956cd0SRobert Watson if_maddr_rlock(ifp); 10906817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 109196f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 109296f2e892SBill Paul continue; 1093aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 109496f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1095af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 109696f2e892SBill Paul } 1097eb956cd0SRobert Watson if_maddr_runlock(ifp); 109896f2e892SBill Paul 109996f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1100aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1101af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 110296f2e892SBill Paul } 110396f2e892SBill Paul 11048df1ebe9SMarcel Moolenaar /* Set our MAC address. */ 11058df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 11068df1ebe9SMarcel Moolenaar sp[39] = DC_SP_MAC(eaddr[0]); 11078df1ebe9SMarcel Moolenaar sp[40] = DC_SP_MAC(eaddr[1]); 11088df1ebe9SMarcel Moolenaar sp[41] = DC_SP_MAC(eaddr[2]); 110996f2e892SBill Paul 1110af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 111196f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 111296f2e892SBill Paul 111396f2e892SBill Paul /* 111496f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 111596f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 111696f2e892SBill Paul * before proceeding, just so it has time to swallow its 111796f2e892SBill Paul * medicine. 111896f2e892SBill Paul */ 111996f2e892SBill Paul DELAY(10000); 112096f2e892SBill Paul 1121b1d16143SMarius Strobl sc->dc_wdog_timer = 5; 112296f2e892SBill Paul } 112396f2e892SBill Paul 11242c876e15SPoul-Henning Kamp static void 11250934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc) 112696f2e892SBill Paul { 11272e3d4b79SPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 112896f2e892SBill Paul struct ifnet *ifp; 11290934f18aSMaxime Henrion struct ifmultiaddr *ifma; 113096f2e892SBill Paul int h = 0; 113196f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 113296f2e892SBill Paul 1133fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 113496f2e892SBill Paul 11350934f18aSMaxime Henrion /* Init our MAC address. */ 11368df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 11372e3d4b79SPyun YongHyeon CSR_WRITE_4(sc, DC_AL_PAR0, eaddr[3] << 24 | eaddr[2] << 16 | 11382e3d4b79SPyun YongHyeon eaddr[1] << 8 | eaddr[0]); 11392e3d4b79SPyun YongHyeon CSR_WRITE_4(sc, DC_AL_PAR1, eaddr[5] << 8 | eaddr[4]); 114096f2e892SBill Paul 114196f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 114296f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 114396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 114496f2e892SBill Paul else 114596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 114696f2e892SBill Paul 114796f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 114896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 114996f2e892SBill Paul else 115096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 115196f2e892SBill Paul 11520934f18aSMaxime Henrion /* First, zot all the existing hash bits. */ 115396f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 115496f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 115596f2e892SBill Paul 115696f2e892SBill Paul /* 115796f2e892SBill Paul * If we're already in promisc or allmulti mode, we 115896f2e892SBill Paul * don't have to bother programming the multicast filter. 115996f2e892SBill Paul */ 116096f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 116196f2e892SBill Paul return; 116296f2e892SBill Paul 11630934f18aSMaxime Henrion /* Now program new ones. */ 1164eb956cd0SRobert Watson if_maddr_rlock(ifp); 11656817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 116696f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 116796f2e892SBill Paul continue; 1168acc1bcccSMartin Blapp if (DC_IS_CENTAUR(sc)) 1169aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 1170aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1171acc1bcccSMartin Blapp else 1172aa825502SDavid E. O'Brien h = dc_mchash_be( 1173aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 117496f2e892SBill Paul if (h < 32) 117596f2e892SBill Paul hashes[0] |= (1 << h); 117696f2e892SBill Paul else 117796f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 117896f2e892SBill Paul } 1179eb956cd0SRobert Watson if_maddr_runlock(ifp); 118096f2e892SBill Paul 118196f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 118296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 118396f2e892SBill Paul } 118496f2e892SBill Paul 11852c876e15SPoul-Henning Kamp static void 11860934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc) 118796f2e892SBill Paul { 11888df1ebe9SMarcel Moolenaar uint32_t eaddr[(ETHER_ADDR_LEN+3)/4]; 118996f2e892SBill Paul struct ifnet *ifp; 11900934f18aSMaxime Henrion struct ifmultiaddr *ifma; 119196f2e892SBill Paul int h = 0; 119296f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 119396f2e892SBill Paul 1194fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 119596f2e892SBill Paul 11968df1ebe9SMarcel Moolenaar /* Init our MAC address. */ 11978df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 119896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 11998df1ebe9SMarcel Moolenaar CSR_WRITE_4(sc, DC_AX_FILTDATA, eaddr[0]); 120096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 12018df1ebe9SMarcel Moolenaar CSR_WRITE_4(sc, DC_AX_FILTDATA, eaddr[1]); 120296f2e892SBill Paul 120396f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 120496f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 120596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 120696f2e892SBill Paul else 120796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 120896f2e892SBill Paul 120996f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 121096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 121196f2e892SBill Paul else 121296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 121396f2e892SBill Paul 121496f2e892SBill Paul /* 121596f2e892SBill Paul * The ASIX chip has a special bit to enable reception 121696f2e892SBill Paul * of broadcast frames. 121796f2e892SBill Paul */ 121896f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 121996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 122096f2e892SBill Paul else 122196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 122296f2e892SBill Paul 122396f2e892SBill Paul /* first, zot all the existing hash bits */ 122496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 122596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 122696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 122796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 122896f2e892SBill Paul 122996f2e892SBill Paul /* 123096f2e892SBill Paul * If we're already in promisc or allmulti mode, we 123196f2e892SBill Paul * don't have to bother programming the multicast filter. 123296f2e892SBill Paul */ 123396f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 123496f2e892SBill Paul return; 123596f2e892SBill Paul 123696f2e892SBill Paul /* now program new ones */ 1237eb956cd0SRobert Watson if_maddr_rlock(ifp); 12386817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 123996f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 124096f2e892SBill Paul continue; 1241aa825502SDavid E. O'Brien h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 124296f2e892SBill Paul if (h < 32) 124396f2e892SBill Paul hashes[0] |= (1 << h); 124496f2e892SBill Paul else 124596f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 124696f2e892SBill Paul } 1247eb956cd0SRobert Watson if_maddr_runlock(ifp); 124896f2e892SBill Paul 124996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 125096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 125196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 125296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 125396f2e892SBill Paul } 125496f2e892SBill Paul 12552c876e15SPoul-Henning Kamp static void 12560934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc) 1257feb78939SJonathan Chen { 12588df1ebe9SMarcel Moolenaar uint16_t eaddr[(ETHER_ADDR_LEN+1)/2]; 12590934f18aSMaxime Henrion struct ifnet *ifp; 12600934f18aSMaxime Henrion struct ifmultiaddr *ifma; 1261feb78939SJonathan Chen struct dc_desc *sframe; 1262feb78939SJonathan Chen u_int32_t h, *sp; 1263feb78939SJonathan Chen int i; 1264feb78939SJonathan Chen 1265fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 1266feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 1267feb78939SJonathan Chen 1268feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1269feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1270feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1271feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 127256e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 12730934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 1274feb78939SJonathan Chen 1275af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1276af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1277af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 1278feb78939SJonathan Chen 127956e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 1280feb78939SJonathan Chen 1281feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1282feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1283feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1284feb78939SJonathan Chen else 1285feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1286feb78939SJonathan Chen 1287feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1288feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1289feb78939SJonathan Chen else 1290feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1291feb78939SJonathan Chen 1292eb956cd0SRobert Watson if_maddr_rlock(ifp); 12936817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1294feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1295feb78939SJonathan Chen continue; 1296aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 12971d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1298af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1299feb78939SJonathan Chen } 1300eb956cd0SRobert Watson if_maddr_runlock(ifp); 1301feb78939SJonathan Chen 1302feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1303aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1304af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1305feb78939SJonathan Chen } 1306feb78939SJonathan Chen 13078df1ebe9SMarcel Moolenaar /* Set our MAC address. */ 13088df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 13098df1ebe9SMarcel Moolenaar sp[0] = DC_SP_MAC(eaddr[0]); 13108df1ebe9SMarcel Moolenaar sp[1] = DC_SP_MAC(eaddr[1]); 13118df1ebe9SMarcel Moolenaar sp[2] = DC_SP_MAC(eaddr[2]); 1312feb78939SJonathan Chen 1313feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1314feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 131513f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 1316af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 1317feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1318feb78939SJonathan Chen 1319feb78939SJonathan Chen /* 13200934f18aSMaxime Henrion * Wait some time... 1321feb78939SJonathan Chen */ 1322feb78939SJonathan Chen DELAY(1000); 1323feb78939SJonathan Chen 1324b1d16143SMarius Strobl sc->dc_wdog_timer = 5; 1325feb78939SJonathan Chen } 1326feb78939SJonathan Chen 1327e3d2833aSAlfred Perlstein static void 13280934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc) 132996f2e892SBill Paul { 13300934f18aSMaxime Henrion 133196f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13321af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 133396f2e892SBill Paul dc_setfilt_21143(sc); 133496f2e892SBill Paul 133596f2e892SBill Paul if (DC_IS_ASIX(sc)) 133696f2e892SBill Paul dc_setfilt_asix(sc); 133796f2e892SBill Paul 133896f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 133996f2e892SBill Paul dc_setfilt_admtek(sc); 134096f2e892SBill Paul 1341feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1342feb78939SJonathan Chen dc_setfilt_xircom(sc); 134396f2e892SBill Paul } 134496f2e892SBill Paul 134596f2e892SBill Paul /* 13460934f18aSMaxime Henrion * In order to fiddle with the 'full-duplex' and '100Mbps' bits in 13470934f18aSMaxime Henrion * the netconfig register, we first have to put the transmit and/or 13480934f18aSMaxime Henrion * receive logic in the idle state. 134996f2e892SBill Paul */ 1350e3d2833aSAlfred Perlstein static void 13510934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media) 135296f2e892SBill Paul { 13530934f18aSMaxime Henrion int i, restart = 0, watchdogreg; 135496f2e892SBill Paul u_int32_t isr; 135596f2e892SBill Paul 135696f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 135796f2e892SBill Paul return; 135896f2e892SBill Paul 135996f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) { 136096f2e892SBill Paul restart = 1; 136196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 136296f2e892SBill Paul 136396f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 136496f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1365d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1366351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1367351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 136896f2e892SBill Paul break; 1369d467c136SBill Paul DELAY(10); 137096f2e892SBill Paul } 137196f2e892SBill Paul 1372432120f2SMarius Strobl if (i == DC_TIMEOUT) { 1373432120f2SMarius Strobl if (!(isr & DC_ISR_TX_IDLE) && !DC_IS_ASIX(sc)) 13746b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, 1375432120f2SMarius Strobl "%s: failed to force tx to idle state\n", 1376432120f2SMarius Strobl __func__); 1377432120f2SMarius Strobl if (!((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1378432120f2SMarius Strobl (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT) && 1379d0d67284SMarius Strobl !DC_HAS_BROKEN_RXSTATE(sc)) 1380432120f2SMarius Strobl device_printf(sc->dc_dev, 1381432120f2SMarius Strobl "%s: failed to force rx to idle state\n", 1382432120f2SMarius Strobl __func__); 1383432120f2SMarius Strobl } 138496f2e892SBill Paul } 138596f2e892SBill Paul 138696f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1387042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1388042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 138996f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 1390bf645417SBill Paul if (DC_IS_INTEL(sc)) { 13910934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 13928273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 13938273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 13948273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 13954c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1396bf645417SBill Paul } else { 1397bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1398bf645417SBill Paul } 139996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 140096f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 140196f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 140296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 140396f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 140488d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 140596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 140696f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1407e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1408e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 140996f2e892SBill Paul } else { 141096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 141196f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 141296f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 141396f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 141496f2e892SBill Paul } 1415318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1416318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1417318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14185c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14195c1cfac4SBill Paul dc_apply_fixup(sc, 14205c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14215c1cfac4SBill Paul IFM_100_TX | IFM_FDX : IFM_100_TX); 142296f2e892SBill Paul } 142396f2e892SBill Paul } 142496f2e892SBill Paul 142596f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1426042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1427042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 142896f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14290934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14304c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14318273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14328273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14338273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14348273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14354c2efe27SBill Paul } else { 14364c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14374c2efe27SBill Paul } 143896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 143996f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 144096f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 144196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 144288d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 144396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 144496f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1445e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1446e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 144796f2e892SBill Paul } else { 144896f2e892SBill Paul if (DC_IS_PNIC(sc)) { 144996f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 145096f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 145196f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 145296f2e892SBill Paul } 145396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1454318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 145596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14565c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14575c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14585c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14595c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14605c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14615c1cfac4SBill Paul else 14625c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14635c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14645c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14655c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14665c1cfac4SBill Paul dc_apply_fixup(sc, 14675c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14685c1cfac4SBill Paul IFM_10_T | IFM_FDX : IFM_10_T); 14695c1cfac4SBill Paul DELAY(20000); 14705c1cfac4SBill Paul } 147196f2e892SBill Paul } 147296f2e892SBill Paul } 147396f2e892SBill Paul 1474f43d9309SBill Paul /* 1475f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1476f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1477f43d9309SBill Paul * on the external MII port. 1478f43d9309SBill Paul */ 1479f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 148045521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1481f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1482f43d9309SBill Paul sc->dc_link = 1; 1483f43d9309SBill Paul } else { 1484f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1485f43d9309SBill Paul } 1486f43d9309SBill Paul } 1487f43d9309SBill Paul 148896f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 148996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 149096f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 149196f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 149296f2e892SBill Paul } else { 149396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 149496f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 149596f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 149696f2e892SBill Paul } 149796f2e892SBill Paul 149896f2e892SBill Paul if (restart) 149996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON); 150096f2e892SBill Paul } 150196f2e892SBill Paul 1502e3d2833aSAlfred Perlstein static void 15030934f18aSMaxime Henrion dc_reset(struct dc_softc *sc) 150496f2e892SBill Paul { 15050934f18aSMaxime Henrion int i; 150696f2e892SBill Paul 150796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 150896f2e892SBill Paul 150996f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 151096f2e892SBill Paul DELAY(10); 151196f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 151296f2e892SBill Paul break; 151396f2e892SBill Paul } 151496f2e892SBill Paul 15151af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15161d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 151796f2e892SBill Paul DELAY(10000); 151896f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 151996f2e892SBill Paul i = 0; 152096f2e892SBill Paul } 152196f2e892SBill Paul 152296f2e892SBill Paul if (i == DC_TIMEOUT) 15236b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, "reset never completed!\n"); 152496f2e892SBill Paul 152596f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 152696f2e892SBill Paul DELAY(1000); 152796f2e892SBill Paul 152896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 152996f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 153096f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 153196f2e892SBill Paul 153291cc2adbSBill Paul /* 153391cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 153491cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 153591cc2adbSBill Paul * into a state where it will never come out of reset 153691cc2adbSBill Paul * until we reset the whole chip again. 153791cc2adbSBill Paul */ 15385c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 153991cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15405c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15415c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15425c1cfac4SBill Paul } 154396f2e892SBill Paul } 154496f2e892SBill Paul 1545ebc284ccSMarius Strobl static const struct dc_type * 15460934f18aSMaxime Henrion dc_devtype(device_t dev) 154796f2e892SBill Paul { 1548ebc284ccSMarius Strobl const struct dc_type *t; 15491e2e70b1SJohn Baldwin u_int32_t devid; 15501e2e70b1SJohn Baldwin u_int8_t rev; 155196f2e892SBill Paul 155296f2e892SBill Paul t = dc_devs; 15531e2e70b1SJohn Baldwin devid = pci_get_devid(dev); 15541e2e70b1SJohn Baldwin rev = pci_get_revid(dev); 155596f2e892SBill Paul 155696f2e892SBill Paul while (t->dc_name != NULL) { 15571e2e70b1SJohn Baldwin if (devid == t->dc_devid && rev >= t->dc_minrev) 155896f2e892SBill Paul return (t); 155996f2e892SBill Paul t++; 156096f2e892SBill Paul } 156196f2e892SBill Paul 156296f2e892SBill Paul return (NULL); 156396f2e892SBill Paul } 156496f2e892SBill Paul 156596f2e892SBill Paul /* 156696f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 156796f2e892SBill Paul * IDs against our list and return a device name if we find a match. 156896f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 156996f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 157096f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 157196f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 157296f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 157396f2e892SBill Paul */ 1574e3d2833aSAlfred Perlstein static int 15750934f18aSMaxime Henrion dc_probe(device_t dev) 157696f2e892SBill Paul { 1577ebc284ccSMarius Strobl const struct dc_type *t; 157896f2e892SBill Paul 157996f2e892SBill Paul t = dc_devtype(dev); 158096f2e892SBill Paul 158196f2e892SBill Paul if (t != NULL) { 158296f2e892SBill Paul device_set_desc(dev, t->dc_name); 1583d701c913SWarner Losh return (BUS_PROBE_DEFAULT); 158496f2e892SBill Paul } 158596f2e892SBill Paul 158696f2e892SBill Paul return (ENXIO); 158796f2e892SBill Paul } 158896f2e892SBill Paul 1589e3d2833aSAlfred Perlstein static void 15900934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media) 15915c1cfac4SBill Paul { 15925c1cfac4SBill Paul struct dc_mediainfo *m; 15935c1cfac4SBill Paul u_int8_t *p; 15945c1cfac4SBill Paul int i; 15955d801891SBill Paul u_int32_t reg; 15965c1cfac4SBill Paul 15975c1cfac4SBill Paul m = sc->dc_mi; 15985c1cfac4SBill Paul 15995c1cfac4SBill Paul while (m != NULL) { 16005c1cfac4SBill Paul if (m->dc_media == media) 16015c1cfac4SBill Paul break; 16025c1cfac4SBill Paul m = m->dc_next; 16035c1cfac4SBill Paul } 16045c1cfac4SBill Paul 16055c1cfac4SBill Paul if (m == NULL) 16065c1cfac4SBill Paul return; 16075c1cfac4SBill Paul 16085c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16095c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16105c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16115c1cfac4SBill Paul } 16125c1cfac4SBill Paul 16135c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16145c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16155c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16165c1cfac4SBill Paul } 16175c1cfac4SBill Paul } 16185c1cfac4SBill Paul 1619abe4e865SPyun YongHyeon static int 16200934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l) 16215c1cfac4SBill Paul { 16225c1cfac4SBill Paul struct dc_mediainfo *m; 16235c1cfac4SBill Paul 16240934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 1625abe4e865SPyun YongHyeon if (m == NULL) { 1626abe4e865SPyun YongHyeon device_printf(sc->dc_dev, "Could not allocate mediainfo\n"); 1627abe4e865SPyun YongHyeon return (ENOMEM); 1628abe4e865SPyun YongHyeon } 162987f4fa15SMartin Blapp switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) { 163087f4fa15SMartin Blapp case DC_SIA_CODE_10BT: 16315c1cfac4SBill Paul m->dc_media = IFM_10_T; 163287f4fa15SMartin Blapp break; 163387f4fa15SMartin Blapp case DC_SIA_CODE_10BT_FDX: 16345c1cfac4SBill Paul m->dc_media = IFM_10_T | IFM_FDX; 163587f4fa15SMartin Blapp break; 163687f4fa15SMartin Blapp case DC_SIA_CODE_10B2: 16375c1cfac4SBill Paul m->dc_media = IFM_10_2; 163887f4fa15SMartin Blapp break; 163987f4fa15SMartin Blapp case DC_SIA_CODE_10B5: 16405c1cfac4SBill Paul m->dc_media = IFM_10_5; 164187f4fa15SMartin Blapp break; 164287f4fa15SMartin Blapp default: 164387f4fa15SMartin Blapp break; 164487f4fa15SMartin Blapp } 16455c1cfac4SBill Paul 164687f4fa15SMartin Blapp /* 164787f4fa15SMartin Blapp * We need to ignore CSR13, CSR14, CSR15 for SIA mode. 164887f4fa15SMartin Blapp * Things apparently already work for cards that do 164987f4fa15SMartin Blapp * supply Media Specific Data. 165087f4fa15SMartin Blapp */ 165187f4fa15SMartin Blapp if (l->dc_sia_code & DC_SIA_CODE_EXT) { 16525c1cfac4SBill Paul m->dc_gp_len = 2; 165387f4fa15SMartin Blapp m->dc_gp_ptr = 165487f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl; 165587f4fa15SMartin Blapp } else { 165687f4fa15SMartin Blapp m->dc_gp_len = 2; 165787f4fa15SMartin Blapp m->dc_gp_ptr = 165887f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl; 165987f4fa15SMartin Blapp } 16605c1cfac4SBill Paul 16615c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16625c1cfac4SBill Paul sc->dc_mi = m; 16635c1cfac4SBill Paul 16645c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 1665abe4e865SPyun YongHyeon return (0); 16665c1cfac4SBill Paul } 16675c1cfac4SBill Paul 1668abe4e865SPyun YongHyeon static int 16690934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l) 16705c1cfac4SBill Paul { 16715c1cfac4SBill Paul struct dc_mediainfo *m; 16725c1cfac4SBill Paul 16730934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 1674abe4e865SPyun YongHyeon if (m == NULL) { 1675abe4e865SPyun YongHyeon device_printf(sc->dc_dev, "Could not allocate mediainfo\n"); 1676abe4e865SPyun YongHyeon return (ENOMEM); 1677abe4e865SPyun YongHyeon } 16785c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 16795c1cfac4SBill Paul m->dc_media = IFM_100_TX; 16805c1cfac4SBill Paul 16815c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 16825c1cfac4SBill Paul m->dc_media = IFM_100_TX | IFM_FDX; 16835c1cfac4SBill Paul 16845c1cfac4SBill Paul m->dc_gp_len = 2; 16855c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 16865c1cfac4SBill Paul 16875c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16885c1cfac4SBill Paul sc->dc_mi = m; 16895c1cfac4SBill Paul 16905c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 1691abe4e865SPyun YongHyeon return (0); 16925c1cfac4SBill Paul } 16935c1cfac4SBill Paul 1694abe4e865SPyun YongHyeon static int 16950934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l) 16965c1cfac4SBill Paul { 16975c1cfac4SBill Paul struct dc_mediainfo *m; 16980934f18aSMaxime Henrion u_int8_t *p; 16995c1cfac4SBill Paul 17000934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 1701abe4e865SPyun YongHyeon if (m == NULL) { 1702abe4e865SPyun YongHyeon device_printf(sc->dc_dev, "Could not allocate mediainfo\n"); 1703abe4e865SPyun YongHyeon return (ENOMEM); 1704abe4e865SPyun YongHyeon } 17055c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17065c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17075c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17085c1cfac4SBill Paul 17095c1cfac4SBill Paul p = (u_int8_t *)l; 17105c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17115c1cfac4SBill Paul m->dc_gp_ptr = p; 17125c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17135c1cfac4SBill Paul m->dc_reset_len = *p; 17145c1cfac4SBill Paul p++; 17155c1cfac4SBill Paul m->dc_reset_ptr = p; 17165c1cfac4SBill Paul 17175c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17185c1cfac4SBill Paul sc->dc_mi = m; 1719abe4e865SPyun YongHyeon return (0); 17205c1cfac4SBill Paul } 17215c1cfac4SBill Paul 1722abe4e865SPyun YongHyeon static int 17230934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits) 17243097aa70SWarner Losh { 17253097aa70SWarner Losh int size; 17263097aa70SWarner Losh 1727abe4e865SPyun YongHyeon size = DC_ROM_SIZE(bits); 17283097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 1729abe4e865SPyun YongHyeon if (sc->dc_srom == NULL) { 1730abe4e865SPyun YongHyeon device_printf(sc->dc_dev, "Could not allocate SROM buffer\n"); 1731abe4e865SPyun YongHyeon return (ENOMEM); 1732abe4e865SPyun YongHyeon } 17333097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 1734abe4e865SPyun YongHyeon return (0); 17353097aa70SWarner Losh } 17363097aa70SWarner Losh 1737abe4e865SPyun YongHyeon static int 17380934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc) 17395c1cfac4SBill Paul { 17405c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17415c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 1742abe4e865SPyun YongHyeon int error, have_mii, i, loff; 17435c1cfac4SBill Paul char *ptr; 17445c1cfac4SBill Paul 1745f956e0b3SMartin Blapp have_mii = 0; 17465c1cfac4SBill Paul loff = sc->dc_srom[27]; 17475c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 17485c1cfac4SBill Paul 17495c1cfac4SBill Paul ptr = (char *)lhdr; 17505c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 1751f956e0b3SMartin Blapp /* 1752f956e0b3SMartin Blapp * Look if we got a MII media block. 1753f956e0b3SMartin Blapp */ 1754f956e0b3SMartin Blapp for (i = 0; i < lhdr->dc_mcnt; i++) { 1755f956e0b3SMartin Blapp hdr = (struct dc_eblock_hdr *)ptr; 1756f956e0b3SMartin Blapp if (hdr->dc_type == DC_EBLOCK_MII) 1757f956e0b3SMartin Blapp have_mii++; 1758f956e0b3SMartin Blapp 1759f956e0b3SMartin Blapp ptr += (hdr->dc_len & 0x7F); 1760f956e0b3SMartin Blapp ptr++; 1761f956e0b3SMartin Blapp } 1762f956e0b3SMartin Blapp 1763f956e0b3SMartin Blapp /* 1764f956e0b3SMartin Blapp * Do the same thing again. Only use SIA and SYM media 1765f956e0b3SMartin Blapp * blocks if no MII media block is available. 1766f956e0b3SMartin Blapp */ 1767f956e0b3SMartin Blapp ptr = (char *)lhdr; 1768f956e0b3SMartin Blapp ptr += sizeof(struct dc_leaf_hdr) - 1; 1769abe4e865SPyun YongHyeon error = 0; 17705c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 17715c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 17725c1cfac4SBill Paul switch (hdr->dc_type) { 17735c1cfac4SBill Paul case DC_EBLOCK_MII: 1774abe4e865SPyun YongHyeon error = dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 17755c1cfac4SBill Paul break; 17765c1cfac4SBill Paul case DC_EBLOCK_SIA: 1777f956e0b3SMartin Blapp if (! have_mii) 1778abe4e865SPyun YongHyeon error = dc_decode_leaf_sia(sc, 1779f956e0b3SMartin Blapp (struct dc_eblock_sia *)hdr); 17805c1cfac4SBill Paul break; 17815c1cfac4SBill Paul case DC_EBLOCK_SYM: 1782f956e0b3SMartin Blapp if (! have_mii) 1783abe4e865SPyun YongHyeon error = dc_decode_leaf_sym(sc, 1784f956e0b3SMartin Blapp (struct dc_eblock_sym *)hdr); 17855c1cfac4SBill Paul break; 17865c1cfac4SBill Paul default: 17875c1cfac4SBill Paul /* Don't care. Yet. */ 17885c1cfac4SBill Paul break; 17895c1cfac4SBill Paul } 17905c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 17915c1cfac4SBill Paul ptr++; 17925c1cfac4SBill Paul } 1793abe4e865SPyun YongHyeon return (error); 17945c1cfac4SBill Paul } 17955c1cfac4SBill Paul 179656e5e7aeSMaxime Henrion static void 179756e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 179856e5e7aeSMaxime Henrion { 179956e5e7aeSMaxime Henrion u_int32_t *paddr; 180056e5e7aeSMaxime Henrion 1801ebc284ccSMarius Strobl KASSERT(nseg == 1, 1802ebc284ccSMarius Strobl ("%s: wrong number of segments (%d)", __func__, nseg)); 180356e5e7aeSMaxime Henrion paddr = arg; 180456e5e7aeSMaxime Henrion *paddr = segs->ds_addr; 180556e5e7aeSMaxime Henrion } 180656e5e7aeSMaxime Henrion 180796f2e892SBill Paul /* 180896f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 180996f2e892SBill Paul * setup and ethernet/BPF attach. 181096f2e892SBill Paul */ 1811e3d2833aSAlfred Perlstein static int 18120934f18aSMaxime Henrion dc_attach(device_t dev) 181396f2e892SBill Paul { 18148df1ebe9SMarcel Moolenaar uint32_t eaddr[(ETHER_ADDR_LEN+3)/4]; 181596f2e892SBill Paul u_int32_t command; 181696f2e892SBill Paul struct dc_softc *sc; 181796f2e892SBill Paul struct ifnet *ifp; 1818*b289c607SPyun YongHyeon struct dc_mediainfo *m; 18192e3d4b79SPyun YongHyeon u_int32_t reg, revision; 18208e5d93dbSMarius Strobl int error, i, mac_offset, phy, rid, tmp; 1821e7b01d07SWarner Losh u_int8_t *mac; 182296f2e892SBill Paul 182396f2e892SBill Paul sc = device_get_softc(dev); 18246b9f5c94SGleb Smirnoff sc->dc_dev = dev; 182596f2e892SBill Paul 18266008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 1827c8b27acaSJohn Baldwin MTX_DEF); 1828c3e7434fSWarner Losh 182996f2e892SBill Paul /* 183096f2e892SBill Paul * Map control/status registers. 183196f2e892SBill Paul */ 183207f65363SBill Paul pci_enable_busmaster(dev); 183396f2e892SBill Paul 183496f2e892SBill Paul rid = DC_RID; 18355f96beb9SNate Lawson sc->dc_res = bus_alloc_resource_any(dev, DC_RES, &rid, RF_ACTIVE); 183696f2e892SBill Paul 183796f2e892SBill Paul if (sc->dc_res == NULL) { 183822f6205dSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 183996f2e892SBill Paul error = ENXIO; 1840608654d4SNate Lawson goto fail; 184196f2e892SBill Paul } 184296f2e892SBill Paul 184396f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 184496f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 184596f2e892SBill Paul 18460934f18aSMaxime Henrion /* Allocate interrupt. */ 184754f1f1d1SNate Lawson rid = 0; 18485f96beb9SNate Lawson sc->dc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 184954f1f1d1SNate Lawson RF_SHAREABLE | RF_ACTIVE); 185054f1f1d1SNate Lawson 185154f1f1d1SNate Lawson if (sc->dc_irq == NULL) { 185222f6205dSJohn Baldwin device_printf(dev, "couldn't map interrupt\n"); 185354f1f1d1SNate Lawson error = ENXIO; 185454f1f1d1SNate Lawson goto fail; 185554f1f1d1SNate Lawson } 185654f1f1d1SNate Lawson 185796f2e892SBill Paul /* Need this info to decide on a chip type. */ 185896f2e892SBill Paul sc->dc_info = dc_devtype(dev); 18591e2e70b1SJohn Baldwin revision = pci_get_revid(dev); 186096f2e892SBill Paul 1861abe4e865SPyun YongHyeon error = 0; 18626d0dd931SWarner Losh /* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */ 18631e2e70b1SJohn Baldwin if (sc->dc_info->dc_devid != 18641e2e70b1SJohn Baldwin DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168) && 18651e2e70b1SJohn Baldwin sc->dc_info->dc_devid != 18661e2e70b1SJohn Baldwin DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201)) 1867eecb3844SMartin Blapp dc_eeprom_width(sc); 1868eecb3844SMartin Blapp 18691e2e70b1SJohn Baldwin switch (sc->dc_info->dc_devid) { 18701e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DEC, DC_DEVICEID_21143): 187196f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 187296f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1873042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 18745c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 1875abe4e865SPyun YongHyeon error = dc_read_srom(sc, sc->dc_romwidth); 1876abe4e865SPyun YongHyeon if (error != 0) 1877abe4e865SPyun YongHyeon goto fail; 187896f2e892SBill Paul break; 18791e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009): 18801e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100): 18811e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102): 188296f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1883318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS; 1884318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD; 18857dfdc26cSMartin Blapp sc->dc_flags |= DC_TX_ALIGN; 18864a80e74bSMartin Blapp sc->dc_pmode = DC_PMODE_MII; 18871e2e70b1SJohn Baldwin 18880a46b1dcSBill Paul /* Increase the latency timer value. */ 18891e2e70b1SJohn Baldwin pci_write_config(dev, PCIR_LATTIMER, 0x80, 1); 189096f2e892SBill Paul break; 18911e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AL981): 189296f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 189396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 189496f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 189596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1896abe4e865SPyun YongHyeon error = dc_read_srom(sc, sc->dc_romwidth); 1897abe4e865SPyun YongHyeon if (error != 0) 1898abe4e865SPyun YongHyeon goto fail; 189996f2e892SBill Paul break; 1900593a1aeaSMartin Blapp case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN983): 19011e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN985): 19021e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511): 19031e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513): 19041e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DLINK, DC_DEVICEID_DRP32TXD): 19051e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500): 19061e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX): 19071e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN2242): 19081e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX): 19091e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T): 19101e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB): 19111e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120): 19121e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130): 191317762569SGleb Smirnoff case DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB08): 191417762569SGleb Smirnoff case DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB09): 1915593a1aeaSMartin Blapp sc->dc_type = DC_TYPE_AN983; 1916acc1bcccSMartin Blapp sc->dc_flags |= DC_64BIT_HASH; 191796f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 191896f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 191996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1920129eaf79SMartin Blapp /* Don't read SROM for - auto-loaded on reset */ 192196f2e892SBill Paul break; 19221e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713): 19231e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP): 192496f2e892SBill Paul if (revision < DC_REVISION_98713A) { 192596f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 192696f2e892SBill Paul } 1927318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 192896f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1929318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1930318b02fdSBill Paul } 1931318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 193296f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 193396f2e892SBill Paul break; 19341e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5): 19351e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN1217): 193679d11e09SBill Paul /* 193779d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 193879d11e09SBill Paul * 128-bit hash table. We need to deal with these 193979d11e09SBill Paul * in the same manner as the PNIC II so that we 194079d11e09SBill Paul * get the right number of bits out of the 194179d11e09SBill Paul * CRC routine. 194279d11e09SBill Paul */ 194379d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 194479d11e09SBill Paul revision < DC_REVISION_98725) 194579d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 194696f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 194796f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1948318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 194996f2e892SBill Paul break; 19501e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98727): 1951ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1952ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1953ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 1954ead7cde9SBill Paul break; 19551e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C115): 195696f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 195779d11e09SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH; 1958318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 195996f2e892SBill Paul break; 19601e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168): 196196f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 196291cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS; 196396f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 196496f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 1965abe4e865SPyun YongHyeon if (sc->dc_pnic_rx_buf == NULL) { 1966abe4e865SPyun YongHyeon device_printf(sc->dc_dev, 1967abe4e865SPyun YongHyeon "Could not allocate PNIC RX buffer\n"); 1968abe4e865SPyun YongHyeon error = ENOMEM; 1969abe4e865SPyun YongHyeon goto fail; 1970abe4e865SPyun YongHyeon } 197196f2e892SBill Paul if (revision < DC_REVISION_82C169) 197296f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 197396f2e892SBill Paul break; 19741e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A): 197596f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 197696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG; 197796f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 197896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 197996f2e892SBill Paul break; 19801e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201): 1981feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 19822dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 19832dfc960aSLuigi Rizzo DC_TX_ALIGN; 1984feb78939SJonathan Chen /* 1985feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 1986feb78939SJonathan Chen * it to obtain a double word aligned buffer. 19872dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 1988feb78939SJonathan Chen */ 19893097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 1990feb78939SJonathan Chen break; 19911e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112): 19921af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 19931af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 19941af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19951af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 1996abe4e865SPyun YongHyeon error = dc_read_srom(sc, sc->dc_romwidth); 1997abe4e865SPyun YongHyeon if (error != 0) 1998abe4e865SPyun YongHyeon goto fail; 19991af8bec7SBill Paul break; 200096f2e892SBill Paul default: 20011e2e70b1SJohn Baldwin device_printf(dev, "unknown device: %x\n", 20021e2e70b1SJohn Baldwin sc->dc_info->dc_devid); 200396f2e892SBill Paul break; 200496f2e892SBill Paul } 200596f2e892SBill Paul 200696f2e892SBill Paul /* Save the cache line size. */ 200788d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 200888d739dcSBill Paul sc->dc_cachesize = 0; 200988d739dcSBill Paul else 20101e2e70b1SJohn Baldwin sc->dc_cachesize = pci_get_cachelnsz(dev); 201196f2e892SBill Paul 201296f2e892SBill Paul /* Reset the adapter. */ 201396f2e892SBill Paul dc_reset(sc); 201496f2e892SBill Paul 201596f2e892SBill Paul /* Take 21143 out of snooze mode */ 2016feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 201796f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 201896f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 201996f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 202096f2e892SBill Paul } 202196f2e892SBill Paul 202296f2e892SBill Paul /* 202396f2e892SBill Paul * Try to learn something about the supported media. 202496f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 202596f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 202696f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 202796f2e892SBill Paul * Intel 21143. 202896f2e892SBill Paul */ 2029abe4e865SPyun YongHyeon if (DC_IS_INTEL(sc)) { 2030abe4e865SPyun YongHyeon error = dc_parse_21143_srom(sc); 2031abe4e865SPyun YongHyeon if (error != 0) 2032abe4e865SPyun YongHyeon goto fail; 2033abe4e865SPyun YongHyeon } else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 203496f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 203596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 203696f2e892SBill Paul else 203796f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 203896f2e892SBill Paul } else if (!sc->dc_pmode) 203996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 204096f2e892SBill Paul 204196f2e892SBill Paul /* 204296f2e892SBill Paul * Get station address from the EEPROM. 204396f2e892SBill Paul */ 204496f2e892SBill Paul switch(sc->dc_type) { 204596f2e892SBill Paul case DC_TYPE_98713: 204696f2e892SBill Paul case DC_TYPE_98713A: 204796f2e892SBill Paul case DC_TYPE_987x5: 204896f2e892SBill Paul case DC_TYPE_PNICII: 204996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 205096f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 205196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 205296f2e892SBill Paul break; 205396f2e892SBill Paul case DC_TYPE_PNIC: 205496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 205596f2e892SBill Paul break; 205696f2e892SBill Paul case DC_TYPE_DM9102: 2057ec6a7299SMaxime Henrion dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 2058ec6a7299SMaxime Henrion #ifdef __sparc64__ 2059ec6a7299SMaxime Henrion /* 2060ec6a7299SMaxime Henrion * If this is an onboard dc(4) the station address read from 2061802cab03SMarius Strobl * the EEPROM is all zero and we have to get it from the FCode. 2062ec6a7299SMaxime Henrion */ 2063802cab03SMarius Strobl if (eaddr[0] == 0 && (eaddr[1] & ~0xffff) == 0) 20648069c79dSRuslan Ermilov OF_getetheraddr(dev, (caddr_t)&eaddr); 2065ec6a7299SMaxime Henrion #endif 2066ec6a7299SMaxime Henrion break; 206796f2e892SBill Paul case DC_TYPE_21143: 206896f2e892SBill Paul case DC_TYPE_ASIX: 206996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 207096f2e892SBill Paul break; 207196f2e892SBill Paul case DC_TYPE_AL981: 2072593a1aeaSMartin Blapp case DC_TYPE_AN983: 20732e3d4b79SPyun YongHyeon reg = CSR_READ_4(sc, DC_AL_PAR0); 20742e3d4b79SPyun YongHyeon mac = (uint8_t *)&eaddr[0]; 20752e3d4b79SPyun YongHyeon mac[0] = (reg >> 0) & 0xff; 20762e3d4b79SPyun YongHyeon mac[1] = (reg >> 8) & 0xff; 20772e3d4b79SPyun YongHyeon mac[2] = (reg >> 16) & 0xff; 20782e3d4b79SPyun YongHyeon mac[3] = (reg >> 24) & 0xff; 20792e3d4b79SPyun YongHyeon reg = CSR_READ_4(sc, DC_AL_PAR1); 20802e3d4b79SPyun YongHyeon mac[4] = (reg >> 0) & 0xff; 20812e3d4b79SPyun YongHyeon mac[5] = (reg >> 8) & 0xff; 208296f2e892SBill Paul break; 20831af8bec7SBill Paul case DC_TYPE_CONEXANT: 20840934f18aSMaxime Henrion bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 20850934f18aSMaxime Henrion ETHER_ADDR_LEN); 20861af8bec7SBill Paul break; 2087feb78939SJonathan Chen case DC_TYPE_XIRCOM: 20880934f18aSMaxime Henrion /* The MAC comes from the CIS. */ 2089e7b01d07SWarner Losh mac = pci_get_ether(dev); 2090e7b01d07SWarner Losh if (!mac) { 2091e7b01d07SWarner Losh device_printf(dev, "No station address in CIS!\n"); 2092608654d4SNate Lawson error = ENXIO; 2093e7b01d07SWarner Losh goto fail; 2094e7b01d07SWarner Losh } 2095e7b01d07SWarner Losh bcopy(mac, eaddr, ETHER_ADDR_LEN); 2096feb78939SJonathan Chen break; 209796f2e892SBill Paul default: 209896f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 209996f2e892SBill Paul break; 210096f2e892SBill Paul } 210196f2e892SBill Paul 210239d76ed6SPyun YongHyeon bcopy(eaddr, sc->dc_eaddr, sizeof(eaddr)); 210339d76ed6SPyun YongHyeon /* 210439d76ed6SPyun YongHyeon * If we still have invalid station address, see whether we can 210539d76ed6SPyun YongHyeon * find station address for chip 0. Some multi-port controllers 210639d76ed6SPyun YongHyeon * just store station address for chip 0 if they have a shared 210739d76ed6SPyun YongHyeon * SROM. 210839d76ed6SPyun YongHyeon */ 210939d76ed6SPyun YongHyeon if ((sc->dc_eaddr[0] == 0 && (sc->dc_eaddr[1] & ~0xffff) == 0) || 211039d76ed6SPyun YongHyeon (sc->dc_eaddr[0] == 0xffffffff && 211139d76ed6SPyun YongHyeon (sc->dc_eaddr[1] & 0xffff) == 0xffff)) { 2112*b289c607SPyun YongHyeon error = dc_check_multiport(sc); 2113*b289c607SPyun YongHyeon if (error == 0) { 211439d76ed6SPyun YongHyeon bcopy(sc->dc_eaddr, eaddr, sizeof(eaddr)); 2115*b289c607SPyun YongHyeon /* Extract media information. */ 2116*b289c607SPyun YongHyeon if (DC_IS_INTEL(sc) && sc->dc_srom != NULL) { 2117*b289c607SPyun YongHyeon while (sc->dc_mi != NULL) { 2118*b289c607SPyun YongHyeon m = sc->dc_mi->dc_next; 2119*b289c607SPyun YongHyeon free(sc->dc_mi, M_DEVBUF); 2120*b289c607SPyun YongHyeon sc->dc_mi = m; 2121*b289c607SPyun YongHyeon } 2122*b289c607SPyun YongHyeon error = dc_parse_21143_srom(sc); 2123*b289c607SPyun YongHyeon if (error != 0) 2124*b289c607SPyun YongHyeon goto fail; 2125*b289c607SPyun YongHyeon } 2126*b289c607SPyun YongHyeon } else if (error == ENOMEM) 2127*b289c607SPyun YongHyeon goto fail; 2128*b289c607SPyun YongHyeon else 2129*b289c607SPyun YongHyeon error = 0; 213039d76ed6SPyun YongHyeon } 213139d76ed6SPyun YongHyeon 213256e5e7aeSMaxime Henrion /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 2133b1d16143SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), PAGE_SIZE, 0, 2134b1d16143SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 2135b1d16143SMarius Strobl sizeof(struct dc_list_data), 1, sizeof(struct dc_list_data), 2136b1d16143SMarius Strobl 0, NULL, NULL, &sc->dc_ltag); 213756e5e7aeSMaxime Henrion if (error) { 213822f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 213956e5e7aeSMaxime Henrion error = ENXIO; 214056e5e7aeSMaxime Henrion goto fail; 214156e5e7aeSMaxime Henrion } 214256e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata, 2143aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap); 214456e5e7aeSMaxime Henrion if (error) { 214522f6205dSJohn Baldwin device_printf(dev, "failed to allocate DMA safe memory\n"); 214656e5e7aeSMaxime Henrion error = ENXIO; 214756e5e7aeSMaxime Henrion goto fail; 214856e5e7aeSMaxime Henrion } 214956e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata, 215056e5e7aeSMaxime Henrion sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr, 215156e5e7aeSMaxime Henrion BUS_DMA_NOWAIT); 215256e5e7aeSMaxime Henrion if (error) { 215322f6205dSJohn Baldwin device_printf(dev, "cannot get address of the descriptors\n"); 215456e5e7aeSMaxime Henrion error = ENXIO; 215556e5e7aeSMaxime Henrion goto fail; 215656e5e7aeSMaxime Henrion } 215796f2e892SBill Paul 215856e5e7aeSMaxime Henrion /* 215956e5e7aeSMaxime Henrion * Allocate a busdma tag and DMA safe memory for the multicast 216056e5e7aeSMaxime Henrion * setup frame. 216156e5e7aeSMaxime Henrion */ 2162b1d16143SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), PAGE_SIZE, 0, 2163b1d16143SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 2164b1d16143SMarius Strobl DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 2165b1d16143SMarius Strobl 0, NULL, NULL, &sc->dc_stag); 216656e5e7aeSMaxime Henrion if (error) { 216722f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 216856e5e7aeSMaxime Henrion error = ENXIO; 216956e5e7aeSMaxime Henrion goto fail; 217056e5e7aeSMaxime Henrion } 217156e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf, 217256e5e7aeSMaxime Henrion BUS_DMA_NOWAIT, &sc->dc_smap); 217356e5e7aeSMaxime Henrion if (error) { 217422f6205dSJohn Baldwin device_printf(dev, "failed to allocate DMA safe memory\n"); 217556e5e7aeSMaxime Henrion error = ENXIO; 217656e5e7aeSMaxime Henrion goto fail; 217756e5e7aeSMaxime Henrion } 217856e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf, 217956e5e7aeSMaxime Henrion DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT); 218056e5e7aeSMaxime Henrion if (error) { 218122f6205dSJohn Baldwin device_printf(dev, "cannot get address of the descriptors\n"); 218296f2e892SBill Paul error = ENXIO; 218396f2e892SBill Paul goto fail; 218496f2e892SBill Paul } 218596f2e892SBill Paul 218656e5e7aeSMaxime Henrion /* Allocate a busdma tag for mbufs. */ 2187b1d16143SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0, 2188b1d16143SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 2189ebc284ccSMarius Strobl MCLBYTES * DC_MAXFRAGS, DC_MAXFRAGS, MCLBYTES, 2190c1b677aaSScott Long 0, NULL, NULL, &sc->dc_mtag); 219156e5e7aeSMaxime Henrion if (error) { 219222f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 219356e5e7aeSMaxime Henrion error = ENXIO; 219456e5e7aeSMaxime Henrion goto fail; 219556e5e7aeSMaxime Henrion } 219656e5e7aeSMaxime Henrion 219756e5e7aeSMaxime Henrion /* Create the TX/RX busdma maps. */ 219856e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) { 219956e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 220056e5e7aeSMaxime Henrion &sc->dc_cdata.dc_tx_map[i]); 220156e5e7aeSMaxime Henrion if (error) { 220222f6205dSJohn Baldwin device_printf(dev, "failed to init TX ring\n"); 220356e5e7aeSMaxime Henrion error = ENXIO; 220456e5e7aeSMaxime Henrion goto fail; 220556e5e7aeSMaxime Henrion } 220656e5e7aeSMaxime Henrion } 220756e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) { 220856e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 220956e5e7aeSMaxime Henrion &sc->dc_cdata.dc_rx_map[i]); 221056e5e7aeSMaxime Henrion if (error) { 221122f6205dSJohn Baldwin device_printf(dev, "failed to init RX ring\n"); 221256e5e7aeSMaxime Henrion error = ENXIO; 221356e5e7aeSMaxime Henrion goto fail; 221456e5e7aeSMaxime Henrion } 221556e5e7aeSMaxime Henrion } 221656e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap); 221756e5e7aeSMaxime Henrion if (error) { 221822f6205dSJohn Baldwin device_printf(dev, "failed to init RX ring\n"); 221956e5e7aeSMaxime Henrion error = ENXIO; 222056e5e7aeSMaxime Henrion goto fail; 222156e5e7aeSMaxime Henrion } 222296f2e892SBill Paul 2223fc74a9f9SBrooks Davis ifp = sc->dc_ifp = if_alloc(IFT_ETHER); 2224fc74a9f9SBrooks Davis if (ifp == NULL) { 222522f6205dSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 2226fc74a9f9SBrooks Davis error = ENOSPC; 2227fc74a9f9SBrooks Davis goto fail; 2228fc74a9f9SBrooks Davis } 222996f2e892SBill Paul ifp->if_softc = sc; 22309bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 22313d57a2e5SBrian Feldman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 223296f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 223396f2e892SBill Paul ifp->if_start = dc_start; 223496f2e892SBill Paul ifp->if_init = dc_init; 2235cbaf877fSBrian Feldman IFQ_SET_MAXLEN(&ifp->if_snd, DC_TX_LIST_CNT - 1); 2236cbaf877fSBrian Feldman ifp->if_snd.ifq_drv_maxlen = DC_TX_LIST_CNT - 1; 2237cbaf877fSBrian Feldman IFQ_SET_READY(&ifp->if_snd); 223896f2e892SBill Paul 223996f2e892SBill Paul /* 22405c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 22415c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 22425c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 22435c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 22445c1cfac4SBill Paul * driver instead. 224596f2e892SBill Paul */ 22468e5d93dbSMarius Strobl tmp = 0; 22475c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 22485c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 22495c1cfac4SBill Paul tmp = sc->dc_pmode; 22505c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 22515c1cfac4SBill Paul } 22525c1cfac4SBill Paul 22536d431b17SWarner Losh /* 22546d431b17SWarner Losh * Setup General Purpose port mode and data so the tulip can talk 22558e5d93dbSMarius Strobl * to the MII. This needs to be done before mii_attach so that 22566d431b17SWarner Losh * we can actually see them. 22576d431b17SWarner Losh */ 22586d431b17SWarner Losh if (DC_IS_XIRCOM(sc)) { 22596d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 22606d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22616d431b17SWarner Losh DELAY(10); 22626d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 22636d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22646d431b17SWarner Losh DELAY(10); 22656d431b17SWarner Losh } 22666d431b17SWarner Losh 22678e5d93dbSMarius Strobl phy = MII_PHY_ANY; 22688e5d93dbSMarius Strobl /* 22698e5d93dbSMarius Strobl * Note: both the AL981 and AN983 have internal PHYs, however the 22708e5d93dbSMarius Strobl * AL981 provides direct access to the PHY registers while the AN983 22718e5d93dbSMarius Strobl * uses a serial MII interface. The AN983's MII interface is also 22728e5d93dbSMarius Strobl * buggy in that you can read from any MII address (0 to 31), but 22738e5d93dbSMarius Strobl * only address 1 behaves normally. To deal with both cases, we 22748e5d93dbSMarius Strobl * pretend that the PHY is at MII address 1. 22758e5d93dbSMarius Strobl */ 22768e5d93dbSMarius Strobl if (DC_IS_ADMTEK(sc)) 22778e5d93dbSMarius Strobl phy = DC_ADMTEK_PHYADDR; 22788e5d93dbSMarius Strobl 22798e5d93dbSMarius Strobl /* 22808e5d93dbSMarius Strobl * Note: the ukphy probes of the RS7112 report a PHY at MII address 22818e5d93dbSMarius Strobl * 0 (possibly HomePNA?) and 1 (ethernet) so we only respond to the 22828e5d93dbSMarius Strobl * correct one. 22838e5d93dbSMarius Strobl */ 22848e5d93dbSMarius Strobl if (DC_IS_CONEXANT(sc)) 22858e5d93dbSMarius Strobl phy = DC_CONEXANT_PHYADDR; 22868e5d93dbSMarius Strobl 22878e5d93dbSMarius Strobl error = mii_attach(dev, &sc->dc_miibus, ifp, dc_ifmedia_upd, 22888e5d93dbSMarius Strobl dc_ifmedia_sts, BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, 0); 228996f2e892SBill Paul 229096f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22915c1cfac4SBill Paul sc->dc_pmode = tmp; 22925c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 229396f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2294042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 22958e5d93dbSMarius Strobl mii_attach(dev, &sc->dc_miibus, ifp, dc_ifmedia_upd, 22968e5d93dbSMarius Strobl dc_ifmedia_sts, BMSR_DEFCAPMASK, MII_PHY_ANY, 22978e5d93dbSMarius Strobl MII_OFFSET_ANY, 0); 229878999dd1SBill Paul /* 229978999dd1SBill Paul * For non-MII cards, we need to have the 21143 230078999dd1SBill Paul * drive the LEDs. Except there are some systems 230178999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 230278999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 230378999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 230478999dd1SBill Paul */ 23051e2e70b1SJohn Baldwin if (!(pci_get_subvendor(dev) == 0x1033 && 23061e2e70b1SJohn Baldwin pci_get_subdevice(dev) == 0x8028)) 230778999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 230896f2e892SBill Paul error = 0; 230996f2e892SBill Paul } 231096f2e892SBill Paul 231196f2e892SBill Paul if (error) { 23128e5d93dbSMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 231396f2e892SBill Paul goto fail; 231496f2e892SBill Paul } 231596f2e892SBill Paul 2316028a8491SMartin Blapp if (DC_IS_ADMTEK(sc)) { 2317028a8491SMartin Blapp /* 2318028a8491SMartin Blapp * Set automatic TX underrun recovery for the ADMtek chips 2319028a8491SMartin Blapp */ 2320028a8491SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 2321028a8491SMartin Blapp } 2322028a8491SMartin Blapp 232396f2e892SBill Paul /* 2324db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2325db40c1aeSDoug Ambrisko */ 2326db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 23279ef8b520SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 232840929967SGleb Smirnoff ifp->if_capenable = ifp->if_capabilities; 2329e695984eSRuslan Ermilov #ifdef DEVICE_POLLING 2330e695984eSRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 2331e695984eSRuslan Ermilov #endif 2332db40c1aeSDoug Ambrisko 2333c8b27acaSJohn Baldwin callout_init_mtx(&sc->dc_stat_ch, &sc->dc_mtx, 0); 2334b1d16143SMarius Strobl callout_init_mtx(&sc->dc_wdog_ch, &sc->dc_mtx, 0); 233596f2e892SBill Paul 2336608654d4SNate Lawson /* 2337608654d4SNate Lawson * Call MI attach routine. 2338608654d4SNate Lawson */ 23398df1ebe9SMarcel Moolenaar ether_ifattach(ifp, (caddr_t)eaddr); 2340608654d4SNate Lawson 234154f1f1d1SNate Lawson /* Hook interrupt last to avoid having to lock softc */ 2342c8b27acaSJohn Baldwin error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | INTR_MPSAFE, 2343ef544f63SPaolo Pisati NULL, dc_intr, sc, &sc->dc_intrhand); 2344608654d4SNate Lawson 2345608654d4SNate Lawson if (error) { 234622f6205dSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 2347693f4477SNate Lawson ether_ifdetach(ifp); 234854f1f1d1SNate Lawson goto fail; 2349608654d4SNate Lawson } 2350510a809eSMike Smith 235196f2e892SBill Paul fail: 235254f1f1d1SNate Lawson if (error) 235354f1f1d1SNate Lawson dc_detach(dev); 235496f2e892SBill Paul return (error); 235596f2e892SBill Paul } 235696f2e892SBill Paul 2357693f4477SNate Lawson /* 2358693f4477SNate Lawson * Shutdown hardware and free up resources. This can be called any 2359693f4477SNate Lawson * time after the mutex has been initialized. It is called in both 2360693f4477SNate Lawson * the error case in attach and the normal detach case so it needs 2361693f4477SNate Lawson * to be careful about only freeing resources that have actually been 2362693f4477SNate Lawson * allocated. 2363693f4477SNate Lawson */ 2364e3d2833aSAlfred Perlstein static int 23650934f18aSMaxime Henrion dc_detach(device_t dev) 236696f2e892SBill Paul { 236796f2e892SBill Paul struct dc_softc *sc; 236896f2e892SBill Paul struct ifnet *ifp; 23695c1cfac4SBill Paul struct dc_mediainfo *m; 237056e5e7aeSMaxime Henrion int i; 237196f2e892SBill Paul 237296f2e892SBill Paul sc = device_get_softc(dev); 237359f47d29SJohn Baldwin KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized")); 2374d1ce9105SBill Paul 2375fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 237696f2e892SBill Paul 237740929967SGleb Smirnoff #ifdef DEVICE_POLLING 237840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 237940929967SGleb Smirnoff ether_poll_deregister(ifp); 238040929967SGleb Smirnoff #endif 238140929967SGleb Smirnoff 2382693f4477SNate Lawson /* These should only be active if attach succeeded */ 2383214073e5SWarner Losh if (device_is_attached(dev)) { 2384c8b27acaSJohn Baldwin DC_LOCK(sc); 238596f2e892SBill Paul dc_stop(sc); 2386c8b27acaSJohn Baldwin DC_UNLOCK(sc); 2387c8b27acaSJohn Baldwin callout_drain(&sc->dc_stat_ch); 2388b1d16143SMarius Strobl callout_drain(&sc->dc_wdog_ch); 23899ef8b520SSam Leffler ether_ifdetach(ifp); 2390693f4477SNate Lawson } 2391693f4477SNate Lawson if (sc->dc_miibus) 239296f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 239354f1f1d1SNate Lawson bus_generic_detach(dev); 239496f2e892SBill Paul 239554f1f1d1SNate Lawson if (sc->dc_intrhand) 239696f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 239754f1f1d1SNate Lawson if (sc->dc_irq) 239896f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 239954f1f1d1SNate Lawson if (sc->dc_res) 240096f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 240196f2e892SBill Paul 24026a3033a8SWarner Losh if (ifp) 24036a3033a8SWarner Losh if_free(ifp); 24046a3033a8SWarner Losh 240556e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_sbuf != NULL) 240656e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap); 240756e5e7aeSMaxime Henrion if (sc->dc_ldata != NULL) 240856e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap); 24094f867c2dSGiorgos Keramidas if (sc->dc_mtag) { 241056e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) 24114f867c2dSGiorgos Keramidas if (sc->dc_cdata.dc_tx_map[i] != NULL) 24124f867c2dSGiorgos Keramidas bus_dmamap_destroy(sc->dc_mtag, 24134f867c2dSGiorgos Keramidas sc->dc_cdata.dc_tx_map[i]); 241456e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) 24154f867c2dSGiorgos Keramidas if (sc->dc_cdata.dc_rx_map[i] != NULL) 24164f867c2dSGiorgos Keramidas bus_dmamap_destroy(sc->dc_mtag, 24174f867c2dSGiorgos Keramidas sc->dc_cdata.dc_rx_map[i]); 241856e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap); 24194f867c2dSGiorgos Keramidas } 242056e5e7aeSMaxime Henrion if (sc->dc_stag) 242156e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_stag); 242256e5e7aeSMaxime Henrion if (sc->dc_mtag) 242356e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_mtag); 242456e5e7aeSMaxime Henrion if (sc->dc_ltag) 242556e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_ltag); 242656e5e7aeSMaxime Henrion 242796f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 242896f2e892SBill Paul 24295c1cfac4SBill Paul while (sc->dc_mi != NULL) { 24305c1cfac4SBill Paul m = sc->dc_mi->dc_next; 24315c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 24325c1cfac4SBill Paul sc->dc_mi = m; 24335c1cfac4SBill Paul } 24347efff076SWarner Losh free(sc->dc_srom, M_DEVBUF); 24355c1cfac4SBill Paul 2436d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 243796f2e892SBill Paul 243896f2e892SBill Paul return (0); 243996f2e892SBill Paul } 244096f2e892SBill Paul 244196f2e892SBill Paul /* 244296f2e892SBill Paul * Initialize the transmit descriptors. 244396f2e892SBill Paul */ 2444e3d2833aSAlfred Perlstein static int 24450934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc) 244696f2e892SBill Paul { 244796f2e892SBill Paul struct dc_chain_data *cd; 244896f2e892SBill Paul struct dc_list_data *ld; 244901faf54bSLuigi Rizzo int i, nexti; 245096f2e892SBill Paul 245196f2e892SBill Paul cd = &sc->dc_cdata; 245296f2e892SBill Paul ld = sc->dc_ldata; 245396f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 2454b3811c95SMaxime Henrion if (i == DC_TX_LIST_CNT - 1) 2455b3811c95SMaxime Henrion nexti = 0; 2456b3811c95SMaxime Henrion else 2457b3811c95SMaxime Henrion nexti = i + 1; 2458af4358c7SMaxime Henrion ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti)); 245996f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 246096f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 246196f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 246296f2e892SBill Paul } 246396f2e892SBill Paul 246496f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 246556e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 246656e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 246796f2e892SBill Paul return (0); 246896f2e892SBill Paul } 246996f2e892SBill Paul 247096f2e892SBill Paul 247196f2e892SBill Paul /* 247296f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 247396f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 247496f2e892SBill Paul * points back to the first. 247596f2e892SBill Paul */ 2476e3d2833aSAlfred Perlstein static int 24770934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc) 247896f2e892SBill Paul { 247996f2e892SBill Paul struct dc_chain_data *cd; 248096f2e892SBill Paul struct dc_list_data *ld; 248101faf54bSLuigi Rizzo int i, nexti; 248296f2e892SBill Paul 248396f2e892SBill Paul cd = &sc->dc_cdata; 248496f2e892SBill Paul ld = sc->dc_ldata; 248596f2e892SBill Paul 248696f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 248756e5e7aeSMaxime Henrion if (dc_newbuf(sc, i, 1) != 0) 248896f2e892SBill Paul return (ENOBUFS); 2489b3811c95SMaxime Henrion if (i == DC_RX_LIST_CNT - 1) 2490b3811c95SMaxime Henrion nexti = 0; 2491b3811c95SMaxime Henrion else 2492b3811c95SMaxime Henrion nexti = i + 1; 2493af4358c7SMaxime Henrion ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti)); 249496f2e892SBill Paul } 249596f2e892SBill Paul 249696f2e892SBill Paul cd->dc_rx_prod = 0; 249756e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 249856e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 249996f2e892SBill Paul return (0); 250096f2e892SBill Paul } 250196f2e892SBill Paul 250296f2e892SBill Paul /* 250396f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 250496f2e892SBill Paul */ 2505e3d2833aSAlfred Perlstein static int 250656e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc) 250796f2e892SBill Paul { 250856e5e7aeSMaxime Henrion struct mbuf *m_new; 250956e5e7aeSMaxime Henrion bus_dmamap_t tmp; 251082a67a70SMarius Strobl bus_dma_segment_t segs[1]; 251182a67a70SMarius Strobl int error, nseg; 251296f2e892SBill Paul 251356e5e7aeSMaxime Henrion if (alloc) { 251456e5e7aeSMaxime Henrion m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 251540129585SLuigi Rizzo if (m_new == NULL) 251696f2e892SBill Paul return (ENOBUFS); 251796f2e892SBill Paul } else { 251856e5e7aeSMaxime Henrion m_new = sc->dc_cdata.dc_rx_chain[i]; 251996f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 252096f2e892SBill Paul } 252156e5e7aeSMaxime Henrion m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 252296f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 252396f2e892SBill Paul 252496f2e892SBill Paul /* 252596f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 252696f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 252796f2e892SBill Paul * 82c169 chips. 252896f2e892SBill Paul */ 252996f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 25300934f18aSMaxime Henrion bzero(mtod(m_new, char *), m_new->m_len); 253196f2e892SBill Paul 253256e5e7aeSMaxime Henrion /* No need to remap the mbuf if we're reusing it. */ 253356e5e7aeSMaxime Henrion if (alloc) { 253482a67a70SMarius Strobl error = bus_dmamap_load_mbuf_sg(sc->dc_mtag, sc->dc_sparemap, 253582a67a70SMarius Strobl m_new, segs, &nseg, 0); 253656e5e7aeSMaxime Henrion if (error) { 253756e5e7aeSMaxime Henrion m_freem(m_new); 253856e5e7aeSMaxime Henrion return (error); 253956e5e7aeSMaxime Henrion } 2540ebc284ccSMarius Strobl KASSERT(nseg == 1, 2541ebc284ccSMarius Strobl ("%s: wrong number of segments (%d)", __func__, nseg)); 254282a67a70SMarius Strobl sc->dc_ldata->dc_rx_list[i].dc_data = htole32(segs->ds_addr); 254356e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 254456e5e7aeSMaxime Henrion tmp = sc->dc_cdata.dc_rx_map[i]; 254556e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap; 254656e5e7aeSMaxime Henrion sc->dc_sparemap = tmp; 254796f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 254856e5e7aeSMaxime Henrion } 254996f2e892SBill Paul 2550af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN); 2551af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN); 255256e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 255356e5e7aeSMaxime Henrion BUS_DMASYNC_PREREAD); 255456e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 255556e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 255696f2e892SBill Paul return (0); 255796f2e892SBill Paul } 255896f2e892SBill Paul 255996f2e892SBill Paul /* 256096f2e892SBill Paul * Grrrrr. 256196f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 256296f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 256396f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 256496f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 256596f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 256696f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 256796f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 256896f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 256996f2e892SBill Paul * 257096f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 257196f2e892SBill Paul * Here's what we know: 257296f2e892SBill Paul * 257396f2e892SBill Paul * - We know there will always be somewhere between one and three extra 257496f2e892SBill Paul * descriptors uploaded. 257596f2e892SBill Paul * 257696f2e892SBill Paul * - We know the desired received frame will always be at the end of the 257796f2e892SBill Paul * total data upload. 257896f2e892SBill Paul * 257996f2e892SBill Paul * - We know the size of the desired received frame because it will be 258096f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 258196f2e892SBill Paul * 258296f2e892SBill Paul * Here's what we do: 258396f2e892SBill Paul * 258496f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 258596f2e892SBill Paul * This means that we know that the buffer contents should be all 258696f2e892SBill Paul * zeros, except for data uploaded by the chip. 258796f2e892SBill Paul * 258896f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 258996f2e892SBill Paul * ethernet CRC at the end. 259096f2e892SBill Paul * 259196f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 259296f2e892SBill Paul * 259396f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 259496f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 259596f2e892SBill Paul * This is the end of the received frame. We know we will encounter 259696f2e892SBill Paul * some data at the end of the frame because the CRC will always be 259796f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 259896f2e892SBill Paul * we won't be fooled. 259996f2e892SBill Paul * 260096f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 260196f2e892SBill Paul * that value from the current pointer location. This brings us 260296f2e892SBill Paul * to the start of the actual received packet. 260396f2e892SBill Paul * 260496f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 260596f2e892SBill Paul * frame length. 260696f2e892SBill Paul * 260796f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 260896f2e892SBill Paul * the time. 260996f2e892SBill Paul */ 261096f2e892SBill Paul 261196f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG) 2612e3d2833aSAlfred Perlstein static void 26130934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx) 261496f2e892SBill Paul { 261596f2e892SBill Paul struct dc_desc *cur_rx; 261696f2e892SBill Paul struct dc_desc *c = NULL; 261796f2e892SBill Paul struct mbuf *m = NULL; 261896f2e892SBill Paul unsigned char *ptr; 261996f2e892SBill Paul int i, total_len; 262096f2e892SBill Paul u_int32_t rxstat = 0; 262196f2e892SBill Paul 262296f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 262396f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 262496f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 26251edc4c46SMaxime Henrion bzero(ptr, DC_RXLEN * 5); 262696f2e892SBill Paul 262796f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 262896f2e892SBill Paul while (1) { 262996f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 2630af4358c7SMaxime Henrion rxstat = le32toh(c->dc_status); 263196f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 263296f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 263396f2e892SBill Paul ptr += DC_RXLEN; 263496f2e892SBill Paul /* If this is the last buffer, break out. */ 263596f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 263696f2e892SBill Paul break; 263756e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 263896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 263996f2e892SBill Paul } 264096f2e892SBill Paul 264196f2e892SBill Paul /* Find the length of the actual receive frame. */ 264296f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 264396f2e892SBill Paul 264496f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 264596f2e892SBill Paul while (*ptr == 0x00) 264696f2e892SBill Paul ptr--; 264796f2e892SBill Paul 264896f2e892SBill Paul /* Round off. */ 264996f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 265096f2e892SBill Paul ptr -= 1; 265196f2e892SBill Paul 265296f2e892SBill Paul /* Now find the start of the frame. */ 265396f2e892SBill Paul ptr -= total_len; 265496f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 265596f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 265696f2e892SBill Paul 265796f2e892SBill Paul /* 265896f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 265996f2e892SBill Paul * the status word to make it look like a successful 266096f2e892SBill Paul * frame reception. 266196f2e892SBill Paul */ 266256e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 266396f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 2664af4358c7SMaxime Henrion cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG); 266596f2e892SBill Paul } 266696f2e892SBill Paul 266796f2e892SBill Paul /* 266873bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 266973bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 267073bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 267173bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 267273bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 267373bf949cSBill Paul * process the RX ring. This routine may need to be called more than 267473bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 267573bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 267673bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 267773bf949cSBill Paul */ 2678e3d2833aSAlfred Perlstein static int 26790934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc) 268073bf949cSBill Paul { 268173bf949cSBill Paul struct dc_desc *cur_rx; 26820934f18aSMaxime Henrion int i, pos; 268373bf949cSBill Paul 268473bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 268573bf949cSBill Paul 268673bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 268773bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 2688af4358c7SMaxime Henrion if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN)) 268973bf949cSBill Paul break; 269073bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 269173bf949cSBill Paul } 269273bf949cSBill Paul 269373bf949cSBill Paul /* If the ring really is empty, then just return. */ 269473bf949cSBill Paul if (i == DC_RX_LIST_CNT) 269573bf949cSBill Paul return (0); 269673bf949cSBill Paul 269773bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 269873bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 269973bf949cSBill Paul 270073bf949cSBill Paul return (EAGAIN); 270173bf949cSBill Paul } 270273bf949cSBill Paul 270373bf949cSBill Paul /* 270496f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 270596f2e892SBill Paul * the higher level protocols. 270696f2e892SBill Paul */ 27071abcdbd1SAttilio Rao static int 27080934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc) 270996f2e892SBill Paul { 2710432120f2SMarius Strobl struct mbuf *m, *m0; 271196f2e892SBill Paul struct ifnet *ifp; 271296f2e892SBill Paul struct dc_desc *cur_rx; 27131abcdbd1SAttilio Rao int i, total_len, rx_npkts; 271496f2e892SBill Paul u_int32_t rxstat; 271596f2e892SBill Paul 27165120abbfSSam Leffler DC_LOCK_ASSERT(sc); 27175120abbfSSam Leffler 2718fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 271996f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 27201abcdbd1SAttilio Rao total_len = 0; 27211abcdbd1SAttilio Rao rx_npkts = 0; 272296f2e892SBill Paul 272356e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 2724af4358c7SMaxime Henrion while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) & 2725af4358c7SMaxime Henrion DC_RXSTAT_OWN)) { 2726e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 272740929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 2728e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2729e4fc250cSLuigi Rizzo break; 2730e4fc250cSLuigi Rizzo sc->rxcycles--; 2731e4fc250cSLuigi Rizzo } 27320934f18aSMaxime Henrion #endif 273396f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 2734af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 273596f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 273656e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 273756e5e7aeSMaxime Henrion BUS_DMASYNC_POSTREAD); 273896f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 273996f2e892SBill Paul 274096f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 274196f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 274296f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 274396f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 274496f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 274596f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 274696f2e892SBill Paul continue; 274796f2e892SBill Paul } 274896f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 2749af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 275096f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 275196f2e892SBill Paul } 275296f2e892SBill Paul } 275396f2e892SBill Paul 275496f2e892SBill Paul /* 275596f2e892SBill Paul * If an error occurs, update stats, clear the 275696f2e892SBill Paul * status word and leave the mbuf cluster in place: 275796f2e892SBill Paul * it should simply get re-used next time this descriptor 2758db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 27590934f18aSMaxime Henrion * frames as errors since they could be vlans. 276096f2e892SBill Paul */ 2761db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)) { 2762db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2763db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2764db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2765db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 276696f2e892SBill Paul ifp->if_ierrors++; 276796f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 276896f2e892SBill Paul ifp->if_collisions++; 276956e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 277096f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 277196f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 277296f2e892SBill Paul continue; 277396f2e892SBill Paul } else { 2774c8b27acaSJohn Baldwin dc_init_locked(sc); 27751abcdbd1SAttilio Rao return (rx_npkts); 277696f2e892SBill Paul } 277796f2e892SBill Paul } 2778db40c1aeSDoug Ambrisko } 277996f2e892SBill Paul 278096f2e892SBill Paul /* No errors; receive the packet. */ 278196f2e892SBill Paul total_len -= ETHER_CRC_LEN; 2782432120f2SMarius Strobl #ifdef __NO_STRICT_ALIGNMENT 278301faf54bSLuigi Rizzo /* 2784432120f2SMarius Strobl * On architectures without alignment problems we try to 278501faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 278601faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 278701faf54bSLuigi Rizzo * copy done in m_devget(). 278801faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 278901faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 279001faf54bSLuigi Rizzo * existing buffer in the receive ring. 279101faf54bSLuigi Rizzo */ 2792432120f2SMarius Strobl if (dc_newbuf(sc, i, 1) == 0) { 279301faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 279401faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 279501faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 279601faf54bSLuigi Rizzo } else 279701faf54bSLuigi Rizzo #endif 279801faf54bSLuigi Rizzo { 279901faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 280001faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 280156e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 280296f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 280396f2e892SBill Paul if (m0 == NULL) { 280496f2e892SBill Paul ifp->if_ierrors++; 280596f2e892SBill Paul continue; 280696f2e892SBill Paul } 280796f2e892SBill Paul m = m0; 280801faf54bSLuigi Rizzo } 280996f2e892SBill Paul 281096f2e892SBill Paul ifp->if_ipackets++; 28115120abbfSSam Leffler DC_UNLOCK(sc); 28129ef8b520SSam Leffler (*ifp->if_input)(ifp, m); 28135120abbfSSam Leffler DC_LOCK(sc); 28141abcdbd1SAttilio Rao rx_npkts++; 281596f2e892SBill Paul } 281696f2e892SBill Paul 281796f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 28181abcdbd1SAttilio Rao return (rx_npkts); 281996f2e892SBill Paul } 282096f2e892SBill Paul 282196f2e892SBill Paul /* 282296f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 282396f2e892SBill Paul * the list buffers. 282496f2e892SBill Paul */ 2825e3d2833aSAlfred Perlstein static void 28260934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc) 282796f2e892SBill Paul { 282896f2e892SBill Paul struct dc_desc *cur_tx = NULL; 282996f2e892SBill Paul struct ifnet *ifp; 283096f2e892SBill Paul int idx; 2831af4358c7SMaxime Henrion u_int32_t ctl, txstat; 283296f2e892SBill Paul 2833fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 283496f2e892SBill Paul 283596f2e892SBill Paul /* 283696f2e892SBill Paul * Go through our tx list and free mbufs for those 283796f2e892SBill Paul * frames that have been transmitted. 283896f2e892SBill Paul */ 283956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 284096f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 284196f2e892SBill Paul while (idx != sc->dc_cdata.dc_tx_prod) { 284296f2e892SBill Paul 284396f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 2844af4358c7SMaxime Henrion txstat = le32toh(cur_tx->dc_status); 2845af4358c7SMaxime Henrion ctl = le32toh(cur_tx->dc_ctl); 284696f2e892SBill Paul 284796f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 284896f2e892SBill Paul break; 284996f2e892SBill Paul 28504ff4a9beSDon Lewis if (!(ctl & DC_TXCTL_LASTFRAG) || ctl & DC_TXCTL_SETUP) { 2851af4358c7SMaxime Henrion if (ctl & DC_TXCTL_SETUP) { 285296f2e892SBill Paul /* 285396f2e892SBill Paul * Yes, the PNIC is so brain damaged 285496f2e892SBill Paul * that it will sometimes generate a TX 285596f2e892SBill Paul * underrun error while DMAing the RX 285696f2e892SBill Paul * filter setup frame. If we detect this, 285796f2e892SBill Paul * we have to send the setup frame again, 285896f2e892SBill Paul * or else the filter won't be programmed 285996f2e892SBill Paul * correctly. 286096f2e892SBill Paul */ 286196f2e892SBill Paul if (DC_IS_PNIC(sc)) { 286296f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 286396f2e892SBill Paul dc_setfilt(sc); 286496f2e892SBill Paul } 286596f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 286696f2e892SBill Paul } 2867bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 286896f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 286996f2e892SBill Paul continue; 287096f2e892SBill Paul } 287196f2e892SBill Paul 287229a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2873feb78939SJonathan Chen /* 2874feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2875feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 287629a2220aSBill Paul * even when the carrier is there. wtf?!? 287729a2220aSBill Paul * Who knows, but Conexant chips have the 287829a2220aSBill Paul * same problem. Maybe they took lessons 287929a2220aSBill Paul * from Xircom. 288029a2220aSBill Paul */ 2881feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2882feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2883feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 2884feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2885feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2886feb78939SJonathan Chen } else { 288796f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 288896f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 288996f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 289096f2e892SBill Paul DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST))) 289196f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2892feb78939SJonathan Chen } 289396f2e892SBill Paul 289496f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 289596f2e892SBill Paul ifp->if_oerrors++; 289696f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 289796f2e892SBill Paul ifp->if_collisions++; 289896f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 289996f2e892SBill Paul ifp->if_collisions++; 290096f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 2901c8b27acaSJohn Baldwin dc_init_locked(sc); 290296f2e892SBill Paul return; 290396f2e892SBill Paul } 290496f2e892SBill Paul } 290596f2e892SBill Paul 290696f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 290796f2e892SBill Paul 290896f2e892SBill Paul ifp->if_opackets++; 290996f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 291056e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, 291156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx], 291256e5e7aeSMaxime Henrion BUS_DMASYNC_POSTWRITE); 291356e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 291456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx]); 291596f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 291696f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 291796f2e892SBill Paul } 291896f2e892SBill Paul 291996f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 292096f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 292196f2e892SBill Paul } 292296f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 292382a67a70SMarius Strobl 292482a67a70SMarius Strobl if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt > DC_TX_LIST_RSVD) 292513f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 292682a67a70SMarius Strobl 29273e0e6726SMarius Strobl if (sc->dc_cdata.dc_tx_cnt == 0) 29283e0e6726SMarius Strobl sc->dc_wdog_timer = 0; 292996f2e892SBill Paul } 293096f2e892SBill Paul 2931e3d2833aSAlfred Perlstein static void 29320934f18aSMaxime Henrion dc_tick(void *xsc) 293396f2e892SBill Paul { 293496f2e892SBill Paul struct dc_softc *sc; 293596f2e892SBill Paul struct mii_data *mii; 293696f2e892SBill Paul struct ifnet *ifp; 293796f2e892SBill Paul u_int32_t r; 293896f2e892SBill Paul 293996f2e892SBill Paul sc = xsc; 2940c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 2941fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 294296f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 294396f2e892SBill Paul 294496f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2945318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2946318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2947318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2948318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 294996f2e892SBill Paul sc->dc_link = 0; 2950318b02fdSBill Paul mii_mediachg(mii); 2951318b02fdSBill Paul } 2952318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2953318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2954318b02fdSBill Paul sc->dc_link = 0; 2955318b02fdSBill Paul mii_mediachg(mii); 2956318b02fdSBill Paul } 2957d675147eSBill Paul if (sc->dc_link == 0) 295896f2e892SBill Paul mii_tick(mii); 295996f2e892SBill Paul } else { 2960d0d67284SMarius Strobl /* 2961d0d67284SMarius Strobl * For NICs which never report DC_RXSTATE_WAIT, we 2962d0d67284SMarius Strobl * have to bite the bullet... 2963d0d67284SMarius Strobl */ 2964d0d67284SMarius Strobl if ((DC_HAS_BROKEN_RXSTATE(sc) || (CSR_READ_4(sc, 2965d0d67284SMarius Strobl DC_ISR) & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT) && 2966259b8d84SMartin Blapp sc->dc_cdata.dc_tx_cnt == 0) { 296796f2e892SBill Paul mii_tick(mii); 2968042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2969042c8f6eSBill Paul sc->dc_link = 0; 297096f2e892SBill Paul } 2971259b8d84SMartin Blapp } 297296f2e892SBill Paul } else 297396f2e892SBill Paul mii_tick(mii); 297496f2e892SBill Paul 297596f2e892SBill Paul /* 297696f2e892SBill Paul * When the init routine completes, we expect to be able to send 297796f2e892SBill Paul * packets right away, and in fact the network code will send a 297896f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 297996f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 298096f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 298196f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 298296f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 298396f2e892SBill Paul * we can't just pause in the init routine while waiting for the 298496f2e892SBill Paul * PHY to come ready since that would bring the whole system to 298596f2e892SBill Paul * a screeching halt for several seconds. 298696f2e892SBill Paul * 298796f2e892SBill Paul * What we do here is prevent the TX start routine from sending 298896f2e892SBill Paul * any packets until a link has been established. After the 298996f2e892SBill Paul * interface has been initialized, the tick routine will poll 299096f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 299196f2e892SBill Paul * that time, packets will stay in the send queue, and once the 299296f2e892SBill Paul * link comes up, they will be flushed out to the wire. 299396f2e892SBill Paul */ 2994cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 299596f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 299696f2e892SBill Paul sc->dc_link++; 2997cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2998c8b27acaSJohn Baldwin dc_start_locked(ifp); 299996f2e892SBill Paul } 300096f2e892SBill Paul 3001318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 3002b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3003318b02fdSBill Paul else 3004b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 300596f2e892SBill Paul } 300696f2e892SBill Paul 3007d467c136SBill Paul /* 3008d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 3009d467c136SBill Paul * or switch to store and forward mode if we have to. 3010d467c136SBill Paul */ 3011e3d2833aSAlfred Perlstein static void 30120934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc) 3013d467c136SBill Paul { 3014d467c136SBill Paul u_int32_t isr; 3015d467c136SBill Paul int i; 3016d467c136SBill Paul 3017d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 3018c8b27acaSJohn Baldwin dc_init_locked(sc); 3019d467c136SBill Paul 3020d467c136SBill Paul if (DC_IS_INTEL(sc)) { 3021d467c136SBill Paul /* 3022d467c136SBill Paul * The real 21143 requires that the transmitter be idle 3023d467c136SBill Paul * in order to change the transmit threshold or store 3024d467c136SBill Paul * and forward state. 3025d467c136SBill Paul */ 3026d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3027d467c136SBill Paul 3028d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 3029d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 3030d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 3031d467c136SBill Paul break; 3032d467c136SBill Paul DELAY(10); 3033d467c136SBill Paul } 3034d467c136SBill Paul if (i == DC_TIMEOUT) { 30356b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, 3036432120f2SMarius Strobl "%s: failed to force tx to idle state\n", 3037432120f2SMarius Strobl __func__); 3038c8b27acaSJohn Baldwin dc_init_locked(sc); 3039d467c136SBill Paul } 3040d467c136SBill Paul } 3041d467c136SBill Paul 30426b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, "TX underrun -- "); 3043d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 3044d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 3045d467c136SBill Paul printf("using store and forward mode\n"); 3046d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 3047d467c136SBill Paul } else { 3048d467c136SBill Paul printf("increasing TX threshold\n"); 3049d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3050d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 3051d467c136SBill Paul } 3052d467c136SBill Paul 3053d467c136SBill Paul if (DC_IS_INTEL(sc)) 3054d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3055d467c136SBill Paul } 3056d467c136SBill Paul 3057e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3058e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 3059e4fc250cSLuigi Rizzo 30601abcdbd1SAttilio Rao static int 3061e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 3062e4fc250cSLuigi Rizzo { 3063e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 30641abcdbd1SAttilio Rao int rx_npkts = 0; 3065e4fc250cSLuigi Rizzo 306640929967SGleb Smirnoff DC_LOCK(sc); 306740929967SGleb Smirnoff 306840929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 306940929967SGleb Smirnoff DC_UNLOCK(sc); 30701abcdbd1SAttilio Rao return (rx_npkts); 3071e4fc250cSLuigi Rizzo } 307240929967SGleb Smirnoff 3073e4fc250cSLuigi Rizzo sc->rxcycles = count; 30741abcdbd1SAttilio Rao rx_npkts = dc_rxeof(sc); 3075e4fc250cSLuigi Rizzo dc_txeof(sc); 307613f4c340SRobert Watson if (!IFQ_IS_EMPTY(&ifp->if_snd) && 307713f4c340SRobert Watson !(ifp->if_drv_flags & IFF_DRV_OACTIVE)) 3078c8b27acaSJohn Baldwin dc_start_locked(ifp); 3079e4fc250cSLuigi Rizzo 3080e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 3081e4fc250cSLuigi Rizzo u_int32_t status; 3082e4fc250cSLuigi Rizzo 3083e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 3084e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF | 3085e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN | 3086e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 30875120abbfSSam Leffler if (!status) { 30885120abbfSSam Leffler DC_UNLOCK(sc); 30891abcdbd1SAttilio Rao return (rx_npkts); 30905120abbfSSam Leffler } 3091e4fc250cSLuigi Rizzo /* ack what we have */ 3092e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 3093e4fc250cSLuigi Rizzo 3094e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) { 3095e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 3096e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 3097e4fc250cSLuigi Rizzo 3098e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 3099e4fc250cSLuigi Rizzo dc_rxeof(sc); 3100e4fc250cSLuigi Rizzo } 3101e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 3102e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 3103e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 3104e4fc250cSLuigi Rizzo 3105e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 3106e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 3107e4fc250cSLuigi Rizzo 3108e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 31096b9f5c94SGleb Smirnoff if_printf(ifp, "%s: bus error\n", __func__); 3110e4fc250cSLuigi Rizzo dc_reset(sc); 3111c8b27acaSJohn Baldwin dc_init_locked(sc); 3112e4fc250cSLuigi Rizzo } 3113e4fc250cSLuigi Rizzo } 31145120abbfSSam Leffler DC_UNLOCK(sc); 31151abcdbd1SAttilio Rao return (rx_npkts); 3116e4fc250cSLuigi Rizzo } 3117e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3118e4fc250cSLuigi Rizzo 3119e3d2833aSAlfred Perlstein static void 31200934f18aSMaxime Henrion dc_intr(void *arg) 312196f2e892SBill Paul { 312296f2e892SBill Paul struct dc_softc *sc; 312396f2e892SBill Paul struct ifnet *ifp; 312496f2e892SBill Paul u_int32_t status; 312596f2e892SBill Paul 312696f2e892SBill Paul sc = arg; 3127d2a1864bSWarner Losh 31280934f18aSMaxime Henrion if (sc->suspended) 3129e8388e14SMitsuru IWASAKI return; 3130e8388e14SMitsuru IWASAKI 3131d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3132d2a1864bSWarner Losh return; 3133d2a1864bSWarner Losh 3134d1ce9105SBill Paul DC_LOCK(sc); 3135fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3136e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 313740929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 313840929967SGleb Smirnoff DC_UNLOCK(sc); 313940929967SGleb Smirnoff return; 3140e4fc250cSLuigi Rizzo } 31410934f18aSMaxime Henrion #endif 314296f2e892SBill Paul 3143d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 314496f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 314596f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 314696f2e892SBill Paul dc_stop(sc); 3147d1ce9105SBill Paul DC_UNLOCK(sc); 314896f2e892SBill Paul return; 314996f2e892SBill Paul } 315096f2e892SBill Paul 315196f2e892SBill Paul /* Disable interrupts. */ 315296f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 315396f2e892SBill Paul 31547ed2454cSGleb Smirnoff while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) && 31557ed2454cSGleb Smirnoff status != 0xFFFFFFFF && 31565108cc56SGleb Smirnoff (ifp->if_drv_flags & IFF_DRV_RUNNING)) { 315796f2e892SBill Paul 315896f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 315996f2e892SBill Paul 316073bf949cSBill Paul if (status & DC_ISR_RX_OK) { 316173bf949cSBill Paul int curpkts; 316273bf949cSBill Paul curpkts = ifp->if_ipackets; 316396f2e892SBill Paul dc_rxeof(sc); 316473bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 316573bf949cSBill Paul while (dc_rx_resync(sc)) 316673bf949cSBill Paul dc_rxeof(sc); 316773bf949cSBill Paul } 316873bf949cSBill Paul } 316996f2e892SBill Paul 317096f2e892SBill Paul if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF)) 317196f2e892SBill Paul dc_txeof(sc); 317296f2e892SBill Paul 317396f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 317496f2e892SBill Paul dc_txeof(sc); 317596f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 317696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 317796f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 317896f2e892SBill Paul } 317996f2e892SBill Paul } 318096f2e892SBill Paul 3181d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3182d467c136SBill Paul dc_tx_underrun(sc); 318396f2e892SBill Paul 318496f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 318573bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 318673bf949cSBill Paul int curpkts; 318773bf949cSBill Paul curpkts = ifp->if_ipackets; 318896f2e892SBill Paul dc_rxeof(sc); 318973bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 319073bf949cSBill Paul while (dc_rx_resync(sc)) 319173bf949cSBill Paul dc_rxeof(sc); 319273bf949cSBill Paul } 319373bf949cSBill Paul } 319496f2e892SBill Paul 319596f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 319696f2e892SBill Paul dc_reset(sc); 3197c8b27acaSJohn Baldwin dc_init_locked(sc); 319896f2e892SBill Paul } 319996f2e892SBill Paul } 320096f2e892SBill Paul 320196f2e892SBill Paul /* Re-enable interrupts. */ 320296f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 320396f2e892SBill Paul 3204cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3205c8b27acaSJohn Baldwin dc_start_locked(ifp); 320696f2e892SBill Paul 3207d1ce9105SBill Paul DC_UNLOCK(sc); 320896f2e892SBill Paul } 320996f2e892SBill Paul 321096f2e892SBill Paul /* 321196f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 321296f2e892SBill Paul * pointers to the fragment pointers. 321396f2e892SBill Paul */ 3214e3d2833aSAlfred Perlstein static int 3215a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head) 321696f2e892SBill Paul { 3217ebc284ccSMarius Strobl bus_dma_segment_t segs[DC_MAXFRAGS]; 3218ebc284ccSMarius Strobl struct dc_desc *f; 321996f2e892SBill Paul struct mbuf *m; 3220993a741aSMarius Strobl int cur, defragged, error, first, frag, i, idx, nseg; 3221cda97c50SMike Silbersack 3222cda97c50SMike Silbersack /* 3223cda97c50SMike Silbersack * If there's no way we can send any packets, return now. 3224cda97c50SMike Silbersack */ 322582a67a70SMarius Strobl if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt <= DC_TX_LIST_RSVD) 3226cda97c50SMike Silbersack return (ENOBUFS); 3227cda97c50SMike Silbersack 3228993a741aSMarius Strobl m = NULL; 3229993a741aSMarius Strobl defragged = 0; 3230993a741aSMarius Strobl if (sc->dc_flags & DC_TX_COALESCE && 3231993a741aSMarius Strobl ((*m_head)->m_next != NULL || sc->dc_flags & DC_TX_ALIGN)) { 3232993a741aSMarius Strobl m = m_defrag(*m_head, M_DONTWAIT); 3233993a741aSMarius Strobl defragged = 1; 3234993a741aSMarius Strobl } else { 3235cda97c50SMike Silbersack /* 3236993a741aSMarius Strobl * Count the number of frags in this chain to see if we 3237993a741aSMarius Strobl * need to m_collapse. Since the descriptor list is shared 3238993a741aSMarius Strobl * by all packets, we'll m_collapse long chains so that they 3239cda97c50SMike Silbersack * do not use up the entire list, even if they would fit. 3240cda97c50SMike Silbersack */ 3241993a741aSMarius Strobl i = 0; 3242a10c0e45SMike Silbersack for (m = *m_head; m != NULL; m = m->m_next) 3243993a741aSMarius Strobl i++; 3244993a741aSMarius Strobl if (i > DC_TX_LIST_CNT / 4 || 3245993a741aSMarius Strobl DC_TX_LIST_CNT - i + sc->dc_cdata.dc_tx_cnt <= 3246993a741aSMarius Strobl DC_TX_LIST_RSVD) { 3247993a741aSMarius Strobl m = m_collapse(*m_head, M_DONTWAIT, DC_MAXFRAGS); 3248993a741aSMarius Strobl defragged = 1; 3249993a741aSMarius Strobl } 3250993a741aSMarius Strobl } 3251993a741aSMarius Strobl if (defragged != 0) { 325282a67a70SMarius Strobl if (m == NULL) { 325382a67a70SMarius Strobl m_freem(*m_head); 325482a67a70SMarius Strobl *m_head = NULL; 3255cda97c50SMike Silbersack return (ENOBUFS); 325682a67a70SMarius Strobl } 3257a10c0e45SMike Silbersack *m_head = m; 3258cda97c50SMike Silbersack } 3259993a741aSMarius Strobl 326056e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 3261ebc284ccSMarius Strobl error = bus_dmamap_load_mbuf_sg(sc->dc_mtag, 3262ebc284ccSMarius Strobl sc->dc_cdata.dc_tx_map[idx], *m_head, segs, &nseg, 0); 3263ebc284ccSMarius Strobl if (error == EFBIG) { 3264993a741aSMarius Strobl if (defragged != 0 || (m = m_collapse(*m_head, M_DONTWAIT, 3265993a741aSMarius Strobl DC_MAXFRAGS)) == NULL) { 3266ebc284ccSMarius Strobl m_freem(*m_head); 326782a67a70SMarius Strobl *m_head = NULL; 3268993a741aSMarius Strobl return (defragged != 0 ? error : ENOBUFS); 326982a67a70SMarius Strobl } 3270ebc284ccSMarius Strobl *m_head = m; 3271ebc284ccSMarius Strobl error = bus_dmamap_load_mbuf_sg(sc->dc_mtag, 3272ebc284ccSMarius Strobl sc->dc_cdata.dc_tx_map[idx], *m_head, segs, &nseg, 0); 3273ebc284ccSMarius Strobl if (error != 0) { 3274ebc284ccSMarius Strobl m_freem(*m_head); 3275ebc284ccSMarius Strobl *m_head = NULL; 3276ebc284ccSMarius Strobl return (error); 327782a67a70SMarius Strobl } 3278ebc284ccSMarius Strobl } else if (error != 0) 3279ebc284ccSMarius Strobl return (error); 3280ebc284ccSMarius Strobl KASSERT(nseg <= DC_MAXFRAGS, 3281ebc284ccSMarius Strobl ("%s: wrong number of segments (%d)", __func__, nseg)); 3282ebc284ccSMarius Strobl if (nseg == 0) { 3283ebc284ccSMarius Strobl m_freem(*m_head); 3284ebc284ccSMarius Strobl *m_head = NULL; 3285ebc284ccSMarius Strobl return (EIO); 3286ebc284ccSMarius Strobl } 3287ebc284ccSMarius Strobl 3288ebc284ccSMarius Strobl first = cur = frag = sc->dc_cdata.dc_tx_prod; 3289ebc284ccSMarius Strobl for (i = 0; i < nseg; i++) { 3290ebc284ccSMarius Strobl if ((sc->dc_flags & DC_TX_ADMTEK_WAR) && 3291ebc284ccSMarius Strobl (frag == (DC_TX_LIST_CNT - 1)) && 3292ebc284ccSMarius Strobl (first != sc->dc_cdata.dc_tx_first)) { 3293ebc284ccSMarius Strobl bus_dmamap_unload(sc->dc_mtag, 3294ebc284ccSMarius Strobl sc->dc_cdata.dc_tx_map[first]); 3295ebc284ccSMarius Strobl m_freem(*m_head); 3296ebc284ccSMarius Strobl *m_head = NULL; 3297ebc284ccSMarius Strobl return (ENOBUFS); 3298ebc284ccSMarius Strobl } 3299ebc284ccSMarius Strobl 3300ebc284ccSMarius Strobl f = &sc->dc_ldata->dc_tx_list[frag]; 3301ebc284ccSMarius Strobl f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len); 3302ebc284ccSMarius Strobl if (i == 0) { 3303ebc284ccSMarius Strobl f->dc_status = 0; 3304ebc284ccSMarius Strobl f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG); 3305ebc284ccSMarius Strobl } else 3306ebc284ccSMarius Strobl f->dc_status = htole32(DC_TXSTAT_OWN); 3307ebc284ccSMarius Strobl f->dc_data = htole32(segs[i].ds_addr); 3308ebc284ccSMarius Strobl cur = frag; 3309ebc284ccSMarius Strobl DC_INC(frag, DC_TX_LIST_CNT); 3310ebc284ccSMarius Strobl } 3311ebc284ccSMarius Strobl 3312ebc284ccSMarius Strobl sc->dc_cdata.dc_tx_prod = frag; 3313ebc284ccSMarius Strobl sc->dc_cdata.dc_tx_cnt += nseg; 3314ebc284ccSMarius Strobl sc->dc_cdata.dc_tx_chain[cur] = *m_head; 3315ebc284ccSMarius Strobl sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG); 3316ebc284ccSMarius Strobl if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 3317ebc284ccSMarius Strobl sc->dc_ldata->dc_tx_list[first].dc_ctl |= 3318ebc284ccSMarius Strobl htole32(DC_TXCTL_FINT); 3319ebc284ccSMarius Strobl if (sc->dc_flags & DC_TX_INTR_ALWAYS) 3320ebc284ccSMarius Strobl sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3321ebc284ccSMarius Strobl if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 3322ebc284ccSMarius Strobl sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3323ebc284ccSMarius Strobl sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN); 3324ebc284ccSMarius Strobl 332556e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 332656e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE); 332756e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 332856e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 332996f2e892SBill Paul return (0); 333096f2e892SBill Paul } 333196f2e892SBill Paul 3332e3d2833aSAlfred Perlstein static void 33330934f18aSMaxime Henrion dc_start(struct ifnet *ifp) 333496f2e892SBill Paul { 333596f2e892SBill Paul struct dc_softc *sc; 3336c8b27acaSJohn Baldwin 3337c8b27acaSJohn Baldwin sc = ifp->if_softc; 3338c8b27acaSJohn Baldwin DC_LOCK(sc); 3339c8b27acaSJohn Baldwin dc_start_locked(ifp); 3340c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3341c8b27acaSJohn Baldwin } 3342c8b27acaSJohn Baldwin 3343ebc284ccSMarius Strobl /* 3344ebc284ccSMarius Strobl * Main transmit routine 3345ebc284ccSMarius Strobl * To avoid having to do mbuf copies, we put pointers to the mbuf data 3346ebc284ccSMarius Strobl * regions directly in the transmit lists. We also save a copy of the 3347ebc284ccSMarius Strobl * pointers since the transmit list fragment pointers are physical 3348ebc284ccSMarius Strobl * addresses. 3349ebc284ccSMarius Strobl */ 3350c8b27acaSJohn Baldwin static void 3351c8b27acaSJohn Baldwin dc_start_locked(struct ifnet *ifp) 3352c8b27acaSJohn Baldwin { 3353c8b27acaSJohn Baldwin struct dc_softc *sc; 335482a67a70SMarius Strobl struct mbuf *m_head = NULL; 3355cbaf877fSBrian Feldman unsigned int queued = 0; 335696f2e892SBill Paul int idx; 335796f2e892SBill Paul 335896f2e892SBill Paul sc = ifp->if_softc; 335996f2e892SBill Paul 3360c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 336196f2e892SBill Paul 3362c8b27acaSJohn Baldwin if (!sc->dc_link && ifp->if_snd.ifq_len < 10) 336396f2e892SBill Paul return; 3364d1ce9105SBill Paul 3365c8b27acaSJohn Baldwin if (ifp->if_drv_flags & IFF_DRV_OACTIVE) 3366d1ce9105SBill Paul return; 336796f2e892SBill Paul 336856e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod; 336996f2e892SBill Paul 337096f2e892SBill Paul while (sc->dc_cdata.dc_tx_chain[idx] == NULL) { 3371cbaf877fSBrian Feldman IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 337296f2e892SBill Paul if (m_head == NULL) 337396f2e892SBill Paul break; 337496f2e892SBill Paul 3375a10c0e45SMike Silbersack if (dc_encap(sc, &m_head)) { 337682a67a70SMarius Strobl if (m_head == NULL) 337782a67a70SMarius Strobl break; 3378cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 337913f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 338096f2e892SBill Paul break; 338196f2e892SBill Paul } 338256e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 338396f2e892SBill Paul 3384cbaf877fSBrian Feldman queued++; 338596f2e892SBill Paul /* 338696f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 338796f2e892SBill Paul * to him. 338896f2e892SBill Paul */ 33899ef8b520SSam Leffler BPF_MTAP(ifp, m_head); 33905c1cfac4SBill Paul 33915c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 339213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 33935c1cfac4SBill Paul break; 33945c1cfac4SBill Paul } 339596f2e892SBill Paul } 339696f2e892SBill Paul 3397cbaf877fSBrian Feldman if (queued > 0) { 339896f2e892SBill Paul /* Transmit */ 339996f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 340096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 340196f2e892SBill Paul 340296f2e892SBill Paul /* 340396f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 340496f2e892SBill Paul */ 3405b1d16143SMarius Strobl sc->dc_wdog_timer = 5; 3406cbaf877fSBrian Feldman } 340796f2e892SBill Paul } 340896f2e892SBill Paul 3409e3d2833aSAlfred Perlstein static void 34100934f18aSMaxime Henrion dc_init(void *xsc) 341196f2e892SBill Paul { 341296f2e892SBill Paul struct dc_softc *sc = xsc; 3413c8b27acaSJohn Baldwin 3414c8b27acaSJohn Baldwin DC_LOCK(sc); 3415c8b27acaSJohn Baldwin dc_init_locked(sc); 3416c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3417c8b27acaSJohn Baldwin } 3418c8b27acaSJohn Baldwin 3419c8b27acaSJohn Baldwin static void 3420c8b27acaSJohn Baldwin dc_init_locked(struct dc_softc *sc) 3421c8b27acaSJohn Baldwin { 3422fc74a9f9SBrooks Davis struct ifnet *ifp = sc->dc_ifp; 342396f2e892SBill Paul struct mii_data *mii; 342496f2e892SBill Paul 3425c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 342696f2e892SBill Paul 342796f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 342896f2e892SBill Paul 342996f2e892SBill Paul /* 343096f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 343196f2e892SBill Paul */ 343296f2e892SBill Paul dc_stop(sc); 343396f2e892SBill Paul dc_reset(sc); 343496f2e892SBill Paul 343596f2e892SBill Paul /* 343696f2e892SBill Paul * Set cache alignment and burst length. 343796f2e892SBill Paul */ 343888d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 343996f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 344096f2e892SBill Paul else 344196f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE); 3442935fe010SLuigi Rizzo /* 3443935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3444935fe010SLuigi Rizzo */ 3445935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3446935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 344796f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 344896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 344996f2e892SBill Paul } else { 345096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 345196f2e892SBill Paul } 345296f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 345396f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 345496f2e892SBill Paul switch(sc->dc_cachesize) { 345596f2e892SBill Paul case 32: 345696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 345796f2e892SBill Paul break; 345896f2e892SBill Paul case 16: 345996f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 346096f2e892SBill Paul break; 346196f2e892SBill Paul case 8: 346296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 346396f2e892SBill Paul break; 346496f2e892SBill Paul case 0: 346596f2e892SBill Paul default: 346696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 346796f2e892SBill Paul break; 346896f2e892SBill Paul } 346996f2e892SBill Paul 347096f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 347196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 347296f2e892SBill Paul else { 3473d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 347496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 347596f2e892SBill Paul } else { 347696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 347796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 347896f2e892SBill Paul } 347996f2e892SBill Paul } 348096f2e892SBill Paul 348196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 348296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 348396f2e892SBill Paul 348496f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 348596f2e892SBill Paul /* 348696f2e892SBill Paul * The app notes for the 98713 and 98715A say that 348796f2e892SBill Paul * in order to have the chips operate properly, a magic 348896f2e892SBill Paul * number must be written to CSR16. Macronix does not 348996f2e892SBill Paul * document the meaning of these bits so there's no way 349096f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 349196f2e892SBill Paul * number all its own; the rest all use a different one. 349296f2e892SBill Paul */ 349396f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 349496f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 349596f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 349696f2e892SBill Paul else 349796f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 349896f2e892SBill Paul } 349996f2e892SBill Paul 3500feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3501feb78939SJonathan Chen /* 3502feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3503feb78939SJonathan Chen * can talk to the MII. 3504feb78939SJonathan Chen */ 3505feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3506feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3507feb78939SJonathan Chen DELAY(10); 3508feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3509feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3510feb78939SJonathan Chen DELAY(10); 3511feb78939SJonathan Chen } 3512feb78939SJonathan Chen 351396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3514d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 351596f2e892SBill Paul 351696f2e892SBill Paul /* Init circular RX list. */ 351796f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 35186b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, 351922f6205dSJohn Baldwin "initialization failed: no memory for rx buffers\n"); 352096f2e892SBill Paul dc_stop(sc); 352196f2e892SBill Paul return; 352296f2e892SBill Paul } 352396f2e892SBill Paul 352496f2e892SBill Paul /* 352556e5e7aeSMaxime Henrion * Init TX descriptors. 352696f2e892SBill Paul */ 352796f2e892SBill Paul dc_list_tx_init(sc); 352896f2e892SBill Paul 352996f2e892SBill Paul /* 353096f2e892SBill Paul * Load the address of the RX list. 353196f2e892SBill Paul */ 353256e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0)); 353356e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0)); 353496f2e892SBill Paul 353596f2e892SBill Paul /* 353696f2e892SBill Paul * Enable interrupts. 353796f2e892SBill Paul */ 3538e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3539e4fc250cSLuigi Rizzo /* 3540e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3541e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3542e4fc250cSLuigi Rizzo * after a reset. 3543e4fc250cSLuigi Rizzo */ 354440929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 3545e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3546e4fc250cSLuigi Rizzo else 3547e4fc250cSLuigi Rizzo #endif 354896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 354996f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 355096f2e892SBill Paul 355196f2e892SBill Paul /* Enable transmitter. */ 355296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 355396f2e892SBill Paul 355496f2e892SBill Paul /* 3555918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3556918434c8SBill Paul * MII port, program the LED control pins so we get 3557918434c8SBill Paul * link and activity indications. 3558918434c8SBill Paul */ 355978999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3560918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3561918434c8SBill Paul DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY); 356278999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3563918434c8SBill Paul } 3564918434c8SBill Paul 3565918434c8SBill Paul /* 356696f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 356796f2e892SBill Paul * because the filter programming scheme on the 21143 and 356896f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 356996f2e892SBill Paul * engine, and we need the transmitter enabled for that. 357096f2e892SBill Paul */ 357196f2e892SBill Paul dc_setfilt(sc); 357296f2e892SBill Paul 357396f2e892SBill Paul /* Enable receiver. */ 357496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 357596f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 357696f2e892SBill Paul 357796f2e892SBill Paul mii_mediachg(mii); 357896f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 357996f2e892SBill Paul 358013f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 358113f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 358296f2e892SBill Paul 3583857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 358445521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3585857fd445SBill Paul sc->dc_link = 1; 3586857fd445SBill Paul else { 3587318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3588b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3589318b02fdSBill Paul else 3590b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3591857fd445SBill Paul } 3592b1d16143SMarius Strobl 3593b1d16143SMarius Strobl sc->dc_wdog_timer = 0; 3594b1d16143SMarius Strobl callout_reset(&sc->dc_wdog_ch, hz, dc_watchdog, sc); 359596f2e892SBill Paul } 359696f2e892SBill Paul 359796f2e892SBill Paul /* 359896f2e892SBill Paul * Set media options. 359996f2e892SBill Paul */ 3600e3d2833aSAlfred Perlstein static int 36010934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp) 360296f2e892SBill Paul { 360396f2e892SBill Paul struct dc_softc *sc; 360496f2e892SBill Paul struct mii_data *mii; 3605f43d9309SBill Paul struct ifmedia *ifm; 360696f2e892SBill Paul 360796f2e892SBill Paul sc = ifp->if_softc; 360896f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 3609c8b27acaSJohn Baldwin DC_LOCK(sc); 361096f2e892SBill Paul mii_mediachg(mii); 3611f43d9309SBill Paul ifm = &mii->mii_media; 3612f43d9309SBill Paul 3613f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 361445521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3615f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3616f43d9309SBill Paul else 361796f2e892SBill Paul sc->dc_link = 0; 3618c8b27acaSJohn Baldwin DC_UNLOCK(sc); 361996f2e892SBill Paul 362096f2e892SBill Paul return (0); 362196f2e892SBill Paul } 362296f2e892SBill Paul 362396f2e892SBill Paul /* 362496f2e892SBill Paul * Report current media status. 362596f2e892SBill Paul */ 3626e3d2833aSAlfred Perlstein static void 36270934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 362896f2e892SBill Paul { 362996f2e892SBill Paul struct dc_softc *sc; 363096f2e892SBill Paul struct mii_data *mii; 3631f43d9309SBill Paul struct ifmedia *ifm; 363296f2e892SBill Paul 363396f2e892SBill Paul sc = ifp->if_softc; 363496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 3635c8b27acaSJohn Baldwin DC_LOCK(sc); 363696f2e892SBill Paul mii_pollstat(mii); 3637f43d9309SBill Paul ifm = &mii->mii_media; 3638f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 363945521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3640f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3641f43d9309SBill Paul ifmr->ifm_status = 0; 3642432120f2SMarius Strobl DC_UNLOCK(sc); 3643f43d9309SBill Paul return; 3644f43d9309SBill Paul } 3645f43d9309SBill Paul } 364696f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 364796f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 3648c8b27acaSJohn Baldwin DC_UNLOCK(sc); 364996f2e892SBill Paul } 365096f2e892SBill Paul 3651e3d2833aSAlfred Perlstein static int 36520934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 365396f2e892SBill Paul { 365496f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 365596f2e892SBill Paul struct ifreq *ifr = (struct ifreq *)data; 365696f2e892SBill Paul struct mii_data *mii; 3657d1ce9105SBill Paul int error = 0; 365896f2e892SBill Paul 365996f2e892SBill Paul switch (command) { 366096f2e892SBill Paul case SIOCSIFFLAGS: 3661c8b27acaSJohn Baldwin DC_LOCK(sc); 366296f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 36635d6dfbbbSLuigi Rizzo int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) & 36645d6dfbbbSLuigi Rizzo (IFF_PROMISC | IFF_ALLMULTI); 36655d6dfbbbSLuigi Rizzo 366613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 36675d6dfbbbSLuigi Rizzo if (need_setfilt) 366896f2e892SBill Paul dc_setfilt(sc); 36695d6dfbbbSLuigi Rizzo } else { 367096f2e892SBill Paul sc->dc_txthresh = 0; 3671c8b27acaSJohn Baldwin dc_init_locked(sc); 367296f2e892SBill Paul } 367396f2e892SBill Paul } else { 367413f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 367596f2e892SBill Paul dc_stop(sc); 367696f2e892SBill Paul } 367796f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 3678c8b27acaSJohn Baldwin DC_UNLOCK(sc); 367996f2e892SBill Paul error = 0; 368096f2e892SBill Paul break; 368196f2e892SBill Paul case SIOCADDMULTI: 368296f2e892SBill Paul case SIOCDELMULTI: 3683c8b27acaSJohn Baldwin DC_LOCK(sc); 368496f2e892SBill Paul dc_setfilt(sc); 3685c8b27acaSJohn Baldwin DC_UNLOCK(sc); 368696f2e892SBill Paul error = 0; 368796f2e892SBill Paul break; 368896f2e892SBill Paul case SIOCGIFMEDIA: 368996f2e892SBill Paul case SIOCSIFMEDIA: 369096f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 369196f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 369296f2e892SBill Paul break; 3693e695984eSRuslan Ermilov case SIOCSIFCAP: 369440929967SGleb Smirnoff #ifdef DEVICE_POLLING 369540929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING && 369640929967SGleb Smirnoff !(ifp->if_capenable & IFCAP_POLLING)) { 369740929967SGleb Smirnoff error = ether_poll_register(dc_poll, ifp); 369840929967SGleb Smirnoff if (error) 369940929967SGleb Smirnoff return(error); 3700c8b27acaSJohn Baldwin DC_LOCK(sc); 370140929967SGleb Smirnoff /* Disable interrupts */ 370240929967SGleb Smirnoff CSR_WRITE_4(sc, DC_IMR, 0x00000000); 370340929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 3704c8b27acaSJohn Baldwin DC_UNLOCK(sc); 370540929967SGleb Smirnoff return (error); 370640929967SGleb Smirnoff } 370740929967SGleb Smirnoff if (!(ifr->ifr_reqcap & IFCAP_POLLING) && 370840929967SGleb Smirnoff ifp->if_capenable & IFCAP_POLLING) { 370940929967SGleb Smirnoff error = ether_poll_deregister(ifp); 371040929967SGleb Smirnoff /* Enable interrupts. */ 371140929967SGleb Smirnoff DC_LOCK(sc); 371240929967SGleb Smirnoff CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 371340929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 371440929967SGleb Smirnoff DC_UNLOCK(sc); 371540929967SGleb Smirnoff return (error); 371640929967SGleb Smirnoff } 371740929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 3718e695984eSRuslan Ermilov break; 371996f2e892SBill Paul default: 37209ef8b520SSam Leffler error = ether_ioctl(ifp, command, data); 372196f2e892SBill Paul break; 372296f2e892SBill Paul } 372396f2e892SBill Paul 372496f2e892SBill Paul return (error); 372596f2e892SBill Paul } 372696f2e892SBill Paul 3727e3d2833aSAlfred Perlstein static void 3728b1d16143SMarius Strobl dc_watchdog(void *xsc) 372996f2e892SBill Paul { 3730b1d16143SMarius Strobl struct dc_softc *sc = xsc; 3731b1d16143SMarius Strobl struct ifnet *ifp; 373296f2e892SBill Paul 3733b1d16143SMarius Strobl DC_LOCK_ASSERT(sc); 373496f2e892SBill Paul 3735b1d16143SMarius Strobl if (sc->dc_wdog_timer == 0 || --sc->dc_wdog_timer != 0) { 3736b1d16143SMarius Strobl callout_reset(&sc->dc_wdog_ch, hz, dc_watchdog, sc); 3737b1d16143SMarius Strobl return; 3738b1d16143SMarius Strobl } 3739d1ce9105SBill Paul 3740b1d16143SMarius Strobl ifp = sc->dc_ifp; 374196f2e892SBill Paul ifp->if_oerrors++; 3742b1d16143SMarius Strobl device_printf(sc->dc_dev, "watchdog timeout\n"); 374396f2e892SBill Paul 374496f2e892SBill Paul dc_stop(sc); 374596f2e892SBill Paul dc_reset(sc); 3746c8b27acaSJohn Baldwin dc_init_locked(sc); 374796f2e892SBill Paul 3748cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3749c8b27acaSJohn Baldwin dc_start_locked(ifp); 375096f2e892SBill Paul } 375196f2e892SBill Paul 375296f2e892SBill Paul /* 375396f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 375496f2e892SBill Paul * RX and TX lists. 375596f2e892SBill Paul */ 3756e3d2833aSAlfred Perlstein static void 37570934f18aSMaxime Henrion dc_stop(struct dc_softc *sc) 375896f2e892SBill Paul { 375996f2e892SBill Paul struct ifnet *ifp; 3760b3811c95SMaxime Henrion struct dc_list_data *ld; 3761b3811c95SMaxime Henrion struct dc_chain_data *cd; 3762b3811c95SMaxime Henrion int i; 3763af4358c7SMaxime Henrion u_int32_t ctl; 376496f2e892SBill Paul 3765c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 3766d1ce9105SBill Paul 3767fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3768b3811c95SMaxime Henrion ld = sc->dc_ldata; 3769b3811c95SMaxime Henrion cd = &sc->dc_cdata; 377096f2e892SBill Paul 3771b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 3772b1d16143SMarius Strobl callout_stop(&sc->dc_wdog_ch); 3773b1d16143SMarius Strobl sc->dc_wdog_timer = 0; 377496f2e892SBill Paul 377513f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 37763b3ec200SPeter Wemm 377796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON)); 377896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 377996f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 378096f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 378196f2e892SBill Paul sc->dc_link = 0; 378296f2e892SBill Paul 378396f2e892SBill Paul /* 378496f2e892SBill Paul * Free data in the RX lists. 378596f2e892SBill Paul */ 378696f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 3787b3811c95SMaxime Henrion if (cd->dc_rx_chain[i] != NULL) { 378856e5e7aeSMaxime Henrion m_freem(cd->dc_rx_chain[i]); 378956e5e7aeSMaxime Henrion cd->dc_rx_chain[i] = NULL; 379096f2e892SBill Paul } 379196f2e892SBill Paul } 3792b3811c95SMaxime Henrion bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list)); 379396f2e892SBill Paul 379496f2e892SBill Paul /* 379596f2e892SBill Paul * Free the TX list buffers. 379696f2e892SBill Paul */ 379796f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 3798b3811c95SMaxime Henrion if (cd->dc_tx_chain[i] != NULL) { 3799af4358c7SMaxime Henrion ctl = le32toh(ld->dc_tx_list[i].dc_ctl); 3800af4358c7SMaxime Henrion if ((ctl & DC_TXCTL_SETUP) || 38014ff4a9beSDon Lewis !(ctl & DC_TXCTL_LASTFRAG)) { 3802b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 380396f2e892SBill Paul continue; 380496f2e892SBill Paul } 380556e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]); 380656e5e7aeSMaxime Henrion m_freem(cd->dc_tx_chain[i]); 3807b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 380896f2e892SBill Paul } 380996f2e892SBill Paul } 3810b3811c95SMaxime Henrion bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list)); 381196f2e892SBill Paul } 381296f2e892SBill Paul 381396f2e892SBill Paul /* 3814e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3815e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3816e8388e14SMitsuru IWASAKI * resume. 3817e8388e14SMitsuru IWASAKI */ 3818e3d2833aSAlfred Perlstein static int 38190934f18aSMaxime Henrion dc_suspend(device_t dev) 3820e8388e14SMitsuru IWASAKI { 3821e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3822e8388e14SMitsuru IWASAKI 3823e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3824c8b27acaSJohn Baldwin DC_LOCK(sc); 3825e8388e14SMitsuru IWASAKI dc_stop(sc); 3826e8388e14SMitsuru IWASAKI sc->suspended = 1; 3827c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3828e8388e14SMitsuru IWASAKI 3829e8388e14SMitsuru IWASAKI return (0); 3830e8388e14SMitsuru IWASAKI } 3831e8388e14SMitsuru IWASAKI 3832e8388e14SMitsuru IWASAKI /* 3833e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3834e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3835e8388e14SMitsuru IWASAKI * appropriate. 3836e8388e14SMitsuru IWASAKI */ 3837e3d2833aSAlfred Perlstein static int 38380934f18aSMaxime Henrion dc_resume(device_t dev) 3839e8388e14SMitsuru IWASAKI { 3840e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3841e8388e14SMitsuru IWASAKI struct ifnet *ifp; 3842e8388e14SMitsuru IWASAKI 3843e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3844fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3845e8388e14SMitsuru IWASAKI 3846e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3847c8b27acaSJohn Baldwin DC_LOCK(sc); 3848e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3849c8b27acaSJohn Baldwin dc_init_locked(sc); 3850e8388e14SMitsuru IWASAKI 3851e8388e14SMitsuru IWASAKI sc->suspended = 0; 3852c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3853e8388e14SMitsuru IWASAKI 3854e8388e14SMitsuru IWASAKI return (0); 3855e8388e14SMitsuru IWASAKI } 3856e8388e14SMitsuru IWASAKI 3857e8388e14SMitsuru IWASAKI /* 385896f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 385996f2e892SBill Paul * get confused by errant DMAs when rebooting. 386096f2e892SBill Paul */ 38616a087a87SPyun YongHyeon static int 38620934f18aSMaxime Henrion dc_shutdown(device_t dev) 386396f2e892SBill Paul { 386496f2e892SBill Paul struct dc_softc *sc; 386596f2e892SBill Paul 386696f2e892SBill Paul sc = device_get_softc(dev); 386796f2e892SBill Paul 3868c8b27acaSJohn Baldwin DC_LOCK(sc); 386996f2e892SBill Paul dc_stop(sc); 3870c8b27acaSJohn Baldwin DC_UNLOCK(sc); 38716a087a87SPyun YongHyeon 38726a087a87SPyun YongHyeon return (0); 387396f2e892SBill Paul } 387439d76ed6SPyun YongHyeon 387539d76ed6SPyun YongHyeon static int 387639d76ed6SPyun YongHyeon dc_check_multiport(struct dc_softc *sc) 387739d76ed6SPyun YongHyeon { 387839d76ed6SPyun YongHyeon struct dc_softc *dsc; 387939d76ed6SPyun YongHyeon devclass_t dc; 388039d76ed6SPyun YongHyeon device_t child; 388139d76ed6SPyun YongHyeon uint8_t *eaddr; 388239d76ed6SPyun YongHyeon int unit; 388339d76ed6SPyun YongHyeon 388439d76ed6SPyun YongHyeon dc = devclass_find("dc"); 388539d76ed6SPyun YongHyeon for (unit = 0; unit < devclass_get_maxunit(dc); unit++) { 388639d76ed6SPyun YongHyeon child = devclass_get_device(dc, unit); 388739d76ed6SPyun YongHyeon if (child == NULL) 388839d76ed6SPyun YongHyeon continue; 388939d76ed6SPyun YongHyeon if (child == sc->dc_dev) 389039d76ed6SPyun YongHyeon continue; 389139d76ed6SPyun YongHyeon if (device_get_parent(child) != device_get_parent(sc->dc_dev)) 389239d76ed6SPyun YongHyeon continue; 389339d76ed6SPyun YongHyeon if (unit > device_get_unit(sc->dc_dev)) 389439d76ed6SPyun YongHyeon continue; 3895*b289c607SPyun YongHyeon if (device_is_attached(child) == 0) 3896*b289c607SPyun YongHyeon continue; 389739d76ed6SPyun YongHyeon dsc = device_get_softc(child); 3898*b289c607SPyun YongHyeon device_printf(sc->dc_dev, 3899*b289c607SPyun YongHyeon "Using station address of %s as base\n", 390039d76ed6SPyun YongHyeon device_get_nameunit(child)); 390139d76ed6SPyun YongHyeon bcopy(dsc->dc_eaddr, sc->dc_eaddr, ETHER_ADDR_LEN); 390239d76ed6SPyun YongHyeon eaddr = (uint8_t *)sc->dc_eaddr; 390339d76ed6SPyun YongHyeon eaddr[5]++; 3904*b289c607SPyun YongHyeon /* Prepare SROM to parse again. */ 3905*b289c607SPyun YongHyeon if (DC_IS_INTEL(sc) && dsc->dc_srom != NULL && 3906*b289c607SPyun YongHyeon sc->dc_romwidth != 0) { 3907*b289c607SPyun YongHyeon free(sc->dc_srom, M_DEVBUF); 3908*b289c607SPyun YongHyeon sc->dc_romwidth = dsc->dc_romwidth; 3909*b289c607SPyun YongHyeon sc->dc_srom = malloc(DC_ROM_SIZE(sc->dc_romwidth), 3910*b289c607SPyun YongHyeon M_DEVBUF, M_NOWAIT); 3911*b289c607SPyun YongHyeon if (sc->dc_srom == NULL) { 3912*b289c607SPyun YongHyeon device_printf(sc->dc_dev, 3913*b289c607SPyun YongHyeon "Could not allocate SROM buffer\n"); 3914*b289c607SPyun YongHyeon return (ENOMEM); 3915*b289c607SPyun YongHyeon } 3916*b289c607SPyun YongHyeon bcopy(dsc->dc_srom, sc->dc_srom, 3917*b289c607SPyun YongHyeon DC_ROM_SIZE(sc->dc_romwidth)); 3918*b289c607SPyun YongHyeon } 391939d76ed6SPyun YongHyeon return (0); 392039d76ed6SPyun YongHyeon } 392139d76ed6SPyun YongHyeon return (ENOENT); 392239d76ed6SPyun YongHyeon } 3923