xref: /freebsd/sys/dev/dc/if_dc.c (revision a10c0e45748adcecd3a14ac96fd0f2b4cebed650)
196f2e892SBill Paul /*
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  */
3296f2e892SBill Paul 
3396f2e892SBill Paul /*
3496f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3596f2e892SBill Paul  * series chips and several workalikes including the following:
3696f2e892SBill Paul  *
37ead7cde9SBill Paul  * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com)
3896f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
3996f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4096f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4196f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4296f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
4396f2e892SBill Paul  * ADMtek AN985 (www.admtek.com.tw)
444c16d09eSWarner Losh  * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek AN985
4588d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
469ca710f6SJeroen Ruigrok van der Werven  * Accton EN1217 (www.accton.com)
47feb78939SJonathan Chen  * Xircom X3201 (www.xircom.com)
481d5e5310SBill Paul  * Abocom FE2500
491af8bec7SBill Paul  * Conexant LANfinity (www.conexant.com)
507eac366bSMartin Blapp  * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com)
5196f2e892SBill Paul  *
5296f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
5396f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5496f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5596f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
5696f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
5796f2e892SBill Paul  * instead of 512.
5896f2e892SBill Paul  *
5996f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
6096f2e892SBill Paul  * Electrical Engineering Department
6196f2e892SBill Paul  * Columbia University, New York City
6296f2e892SBill Paul  */
6396f2e892SBill Paul 
6496f2e892SBill Paul /*
6596f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6696f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
6796f2e892SBill Paul  * three kinds of media attachments:
6896f2e892SBill Paul  *
6996f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
7096f2e892SBill Paul  *   autonegotiation provided by an external PHY.
7196f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
7296f2e892SBill Paul  * o 10baseT port.
7396f2e892SBill Paul  * o AUI/BNC port.
7496f2e892SBill Paul  *
7596f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7696f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
7796f2e892SBill Paul  * autosensing configuration.
7896f2e892SBill Paul  *
7996f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
8096f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
8196f2e892SBill Paul  * handled separately due to its different register offsets and the
8296f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
8396f2e892SBill Paul  * here, but I'm not thrilled about it.
8496f2e892SBill Paul  *
8596f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
8696f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
8796f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
8896f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
8996f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
9096f2e892SBill Paul  */
9196f2e892SBill Paul 
928368cf8fSDavid E. O'Brien #include <sys/cdefs.h>
938368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$");
948368cf8fSDavid E. O'Brien 
9596f2e892SBill Paul #include <sys/param.h>
96af4358c7SMaxime Henrion #include <sys/endian.h>
9796f2e892SBill Paul #include <sys/systm.h>
9896f2e892SBill Paul #include <sys/sockio.h>
9996f2e892SBill Paul #include <sys/mbuf.h>
10096f2e892SBill Paul #include <sys/malloc.h>
10196f2e892SBill Paul #include <sys/kernel.h>
10296f2e892SBill Paul #include <sys/socket.h>
10301faf54bSLuigi Rizzo #include <sys/sysctl.h>
10496f2e892SBill Paul 
10596f2e892SBill Paul #include <net/if.h>
10696f2e892SBill Paul #include <net/if_arp.h>
10796f2e892SBill Paul #include <net/ethernet.h>
10896f2e892SBill Paul #include <net/if_dl.h>
10996f2e892SBill Paul #include <net/if_media.h>
110db40c1aeSDoug Ambrisko #include <net/if_types.h>
111db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h>
11296f2e892SBill Paul 
11396f2e892SBill Paul #include <net/bpf.h>
11496f2e892SBill Paul 
11596f2e892SBill Paul #include <machine/bus_pio.h>
11696f2e892SBill Paul #include <machine/bus_memio.h>
11796f2e892SBill Paul #include <machine/bus.h>
11896f2e892SBill Paul #include <machine/resource.h>
11996f2e892SBill Paul #include <sys/bus.h>
12096f2e892SBill Paul #include <sys/rman.h>
12196f2e892SBill Paul 
12296f2e892SBill Paul #include <dev/mii/mii.h>
12396f2e892SBill Paul #include <dev/mii/miivar.h>
12496f2e892SBill Paul 
12519b7ffd1SWarner Losh #include <dev/pci/pcireg.h>
12619b7ffd1SWarner Losh #include <dev/pci/pcivar.h>
12796f2e892SBill Paul 
12896f2e892SBill Paul #define DC_USEIOSPACE
1295c1cfac4SBill Paul #ifdef __alpha__
1305c1cfac4SBill Paul #define SRM_MEDIA
1315c1cfac4SBill Paul #endif
13296f2e892SBill Paul 
13396f2e892SBill Paul #include <pci/if_dcreg.h>
13496f2e892SBill Paul 
135f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1);
136f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1);
13795a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
13895a16455SPeter Wemm 
13996f2e892SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
14096f2e892SBill Paul #include "miibus_if.h"
14196f2e892SBill Paul 
14296f2e892SBill Paul /*
14396f2e892SBill Paul  * Various supported device vendors/types and their names.
14496f2e892SBill Paul  */
14596f2e892SBill Paul static struct dc_type dc_devs[] = {
14696f2e892SBill Paul 	{ DC_VENDORID_DEC, DC_DEVICEID_21143,
14796f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
14838deb45fSTom Rhodes 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009,
14938deb45fSTom Rhodes 		"Davicom DM9009 10/100BaseTX" },
15096f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100,
15196f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
15296f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15396f2e892SBill Paul 		"Davicom DM9102 10/100BaseTX" },
15488d739dcSBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15588d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
15696f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AL981,
15796f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
15896f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AN985,
15996f2e892SBill Paul 		"ADMtek AN985 10/100BaseTX" },
160e351d778SMartin Blapp 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511,
161e351d778SMartin Blapp 		"ADMtek ADM9511 10/100BaseTX" },
162e351d778SMartin Blapp 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513,
163e351d778SMartin Blapp 		"ADMtek ADM9513 10/100BaseTX" },
1644c16d09eSWarner Losh  	{ DC_VENDORID_ADMTEK, DC_DEVICEID_FA511,
1654c16d09eSWarner Losh  		"Netgear FA511 10/100BaseTX" },
16696f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
16796f2e892SBill Paul 		"ASIX AX88140A 10/100BaseTX" },
16896f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
16996f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
17096f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
17196f2e892SBill Paul 		"Macronix 98713 10/100BaseTX" },
17296f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
17396f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
17496f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
17596f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
17696f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
17796f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
17896f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17996f2e892SBill Paul 		"Macronix 98715/98715A 10/100BaseTX" },
18096f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
18179d11e09SBill Paul 		"Macronix 98715AEC-C 10/100BaseTX" },
18279d11e09SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
18396f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
184ead7cde9SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98727,
185ead7cde9SBill Paul 		"Macronix 98727/98732 10/100BaseTX" },
18696f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C115,
18796f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
18896f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
18996f2e892SBill Paul 		"82c168 PNIC 10/100BaseTX" },
19096f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
19196f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
1929ca710f6SJeroen Ruigrok van der Werven 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN1217,
1939ca710f6SJeroen Ruigrok van der Werven 		"Accton EN1217 10/100BaseTX" },
194fa167b8eSBill Paul 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN2242,
195fa167b8eSBill Paul 		"Accton EN2242 MiniPCI 10/100BaseTX" },
196feb78939SJonathan Chen 	{ DC_VENDORID_XIRCOM, DC_DEVICEID_X3201,
197feb78939SJonathan Chen 	  	"Xircom X3201 10/100BaseTX" },
1981d5e5310SBill Paul 	{ DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500,
1991d5e5310SBill Paul 		"Abocom FE2500 10/100BaseTX" },
2001af8bec7SBill Paul 	{ DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112,
2011af8bec7SBill Paul 		"Conexant LANfinity MiniPCI 10/100BaseTX" },
202948c244dSWarner Losh 	{ DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX,
203948c244dSWarner Losh 		"Hawking CB102 CardBus 10/100" },
20497f91728SMIHIRA Sanpei Yoshiro 	{ DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T,
20597f91728SMIHIRA Sanpei Yoshiro 		"PlaneX FNW-3602-T CardBus 10/100" },
2067eac366bSMartin Blapp 	{ DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB,
2077eac366bSMartin Blapp 		"3Com OfficeConnect 10/100B" },
208e7b9ab3aSBill Paul 	{ DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120,
209e7b9ab3aSBill Paul 		"Microsoft MN-120 CardBus 10/100" },
210e7b9ab3aSBill Paul 	{ DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130,
211e7b9ab3aSBill Paul 		"Microsoft MN-130 10/100" },
212e7b9ab3aSBill Paul 	{ DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130_FAKE,
213e7b9ab3aSBill Paul 		"Microsoft MN-130 10/100" },
21496f2e892SBill Paul 	{ 0, 0, NULL }
21596f2e892SBill Paul };
21696f2e892SBill Paul 
217e51a25f8SAlfred Perlstein static int dc_probe		(device_t);
218e51a25f8SAlfred Perlstein static int dc_attach		(device_t);
219e51a25f8SAlfred Perlstein static int dc_detach		(device_t);
220e8388e14SMitsuru IWASAKI static int dc_suspend		(device_t);
221e8388e14SMitsuru IWASAKI static int dc_resume		(device_t);
222b84e866aSWarner Losh #ifndef BURN_BRIDGES
223e51a25f8SAlfred Perlstein static void dc_acpi		(device_t);
224b84e866aSWarner Losh #endif
225e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype	(device_t);
22656e5e7aeSMaxime Henrion static int dc_newbuf		(struct dc_softc *, int, int);
227a10c0e45SMike Silbersack static int dc_encap		(struct dc_softc *, struct mbuf **);
228e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war	(struct dc_softc *, int);
229e51a25f8SAlfred Perlstein static int dc_rx_resync		(struct dc_softc *);
230e51a25f8SAlfred Perlstein static void dc_rxeof		(struct dc_softc *);
231e51a25f8SAlfred Perlstein static void dc_txeof		(struct dc_softc *);
232e51a25f8SAlfred Perlstein static void dc_tick		(void *);
233e51a25f8SAlfred Perlstein static void dc_tx_underrun	(struct dc_softc *);
234e51a25f8SAlfred Perlstein static void dc_intr		(void *);
235e51a25f8SAlfred Perlstein static void dc_start		(struct ifnet *);
236e51a25f8SAlfred Perlstein static int dc_ioctl		(struct ifnet *, u_long, caddr_t);
237e51a25f8SAlfred Perlstein static void dc_init		(void *);
238e51a25f8SAlfred Perlstein static void dc_stop		(struct dc_softc *);
239e51a25f8SAlfred Perlstein static void dc_watchdog		(struct ifnet *);
240e51a25f8SAlfred Perlstein static void dc_shutdown		(device_t);
241e51a25f8SAlfred Perlstein static int dc_ifmedia_upd	(struct ifnet *);
242e51a25f8SAlfred Perlstein static void dc_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
24396f2e892SBill Paul 
244e51a25f8SAlfred Perlstein static void dc_delay		(struct dc_softc *);
245e51a25f8SAlfred Perlstein static void dc_eeprom_idle	(struct dc_softc *);
246e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte	(struct dc_softc *, int);
247e51a25f8SAlfred Perlstein static void dc_eeprom_getword	(struct dc_softc *, int, u_int16_t *);
24896f2e892SBill Paul static void dc_eeprom_getword_pnic
249e51a25f8SAlfred Perlstein 				(struct dc_softc *, int, u_int16_t *);
250feb78939SJonathan Chen static void dc_eeprom_getword_xircom
251e51a25f8SAlfred Perlstein 				(struct dc_softc *, int, u_int16_t *);
2523097aa70SWarner Losh static void dc_eeprom_width	(struct dc_softc *);
253e51a25f8SAlfred Perlstein static void dc_read_eeprom	(struct dc_softc *, caddr_t, int, int, int);
25496f2e892SBill Paul 
255e51a25f8SAlfred Perlstein static void dc_mii_writebit	(struct dc_softc *, int);
256e51a25f8SAlfred Perlstein static int dc_mii_readbit	(struct dc_softc *);
257e51a25f8SAlfred Perlstein static void dc_mii_sync		(struct dc_softc *);
258e51a25f8SAlfred Perlstein static void dc_mii_send		(struct dc_softc *, u_int32_t, int);
259e51a25f8SAlfred Perlstein static int dc_mii_readreg	(struct dc_softc *, struct dc_mii_frame *);
260e51a25f8SAlfred Perlstein static int dc_mii_writereg	(struct dc_softc *, struct dc_mii_frame *);
261e51a25f8SAlfred Perlstein static int dc_miibus_readreg	(device_t, int, int);
262e51a25f8SAlfred Perlstein static int dc_miibus_writereg	(device_t, int, int, int);
263e51a25f8SAlfred Perlstein static void dc_miibus_statchg	(device_t);
264e51a25f8SAlfred Perlstein static void dc_miibus_mediainit	(device_t);
26596f2e892SBill Paul 
266e51a25f8SAlfred Perlstein static void dc_setcfg		(struct dc_softc *, int);
267e51a25f8SAlfred Perlstein static u_int32_t dc_crc_le	(struct dc_softc *, caddr_t);
268e51a25f8SAlfred Perlstein static u_int32_t dc_crc_be	(caddr_t);
269e51a25f8SAlfred Perlstein static void dc_setfilt_21143	(struct dc_softc *);
270e51a25f8SAlfred Perlstein static void dc_setfilt_asix	(struct dc_softc *);
271e51a25f8SAlfred Perlstein static void dc_setfilt_admtek	(struct dc_softc *);
272e51a25f8SAlfred Perlstein static void dc_setfilt_xircom	(struct dc_softc *);
27396f2e892SBill Paul 
274e51a25f8SAlfred Perlstein static void dc_setfilt		(struct dc_softc *);
27596f2e892SBill Paul 
276e51a25f8SAlfred Perlstein static void dc_reset		(struct dc_softc *);
277e51a25f8SAlfred Perlstein static int dc_list_rx_init	(struct dc_softc *);
278e51a25f8SAlfred Perlstein static int dc_list_tx_init	(struct dc_softc *);
27996f2e892SBill Paul 
2803097aa70SWarner Losh static void dc_read_srom	(struct dc_softc *, int);
281e51a25f8SAlfred Perlstein static void dc_parse_21143_srom	(struct dc_softc *);
282e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia	(struct dc_softc *, struct dc_eblock_sia *);
283e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii	(struct dc_softc *, struct dc_eblock_mii *);
284e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym	(struct dc_softc *, struct dc_eblock_sym *);
285e51a25f8SAlfred Perlstein static void dc_apply_fixup	(struct dc_softc *, int);
2865c1cfac4SBill Paul 
28756e5e7aeSMaxime Henrion static void dc_dma_map_txbuf	(void *, bus_dma_segment_t *, int, bus_size_t,
28856e5e7aeSMaxime Henrion 				    int);
28956e5e7aeSMaxime Henrion static void dc_dma_map_rxbuf	(void *, bus_dma_segment_t *, int, bus_size_t,
29056e5e7aeSMaxime Henrion 				    int);
29156e5e7aeSMaxime Henrion 
29296f2e892SBill Paul #ifdef DC_USEIOSPACE
29396f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
29496f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
29596f2e892SBill Paul #else
29696f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
29796f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
29896f2e892SBill Paul #endif
29996f2e892SBill Paul 
30096f2e892SBill Paul static device_method_t dc_methods[] = {
30196f2e892SBill Paul 	/* Device interface */
30296f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
30396f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
30496f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
305e8388e14SMitsuru IWASAKI 	DEVMETHOD(device_suspend,	dc_suspend),
306e8388e14SMitsuru IWASAKI 	DEVMETHOD(device_resume,	dc_resume),
30796f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
30896f2e892SBill Paul 
30996f2e892SBill Paul 	/* bus interface */
31096f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
31196f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
31296f2e892SBill Paul 
31396f2e892SBill Paul 	/* MII interface */
31496f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
31596f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
31696f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
317f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
31896f2e892SBill Paul 
31996f2e892SBill Paul 	{ 0, 0 }
32096f2e892SBill Paul };
32196f2e892SBill Paul 
32296f2e892SBill Paul static driver_t dc_driver = {
32396f2e892SBill Paul 	"dc",
32496f2e892SBill Paul 	dc_methods,
32596f2e892SBill Paul 	sizeof(struct dc_softc)
32696f2e892SBill Paul };
32796f2e892SBill Paul 
32896f2e892SBill Paul static devclass_t dc_devclass;
32901faf54bSLuigi Rizzo #ifdef __i386__
33001faf54bSLuigi Rizzo static int dc_quick = 1;
331b3811c95SMaxime Henrion SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, &dc_quick, 0,
332b3811c95SMaxime Henrion     "do not mdevget in dc driver");
33301faf54bSLuigi Rizzo #endif
33496f2e892SBill Paul 
335f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, cardbus, dc_driver, dc_devclass, 0, 0);
336f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0);
33796f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
33896f2e892SBill Paul 
33996f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
34096f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
34196f2e892SBill Paul 
34296f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
34396f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
34496f2e892SBill Paul 
34596f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
34696f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
34796f2e892SBill Paul 
348b50c6312SJonathan Lemon #define IS_MPSAFE 	0
349b50c6312SJonathan Lemon 
350e3d2833aSAlfred Perlstein static void
3510934f18aSMaxime Henrion dc_delay(struct dc_softc *sc)
35296f2e892SBill Paul {
35396f2e892SBill Paul 	int idx;
35496f2e892SBill Paul 
35596f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
35696f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
35796f2e892SBill Paul }
35896f2e892SBill Paul 
3592c876e15SPoul-Henning Kamp static void
3600934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc)
3613097aa70SWarner Losh {
3623097aa70SWarner Losh 	int i;
3633097aa70SWarner Losh 
3643097aa70SWarner Losh 	/* Force EEPROM to idle state. */
3653097aa70SWarner Losh 	dc_eeprom_idle(sc);
3663097aa70SWarner Losh 
3673097aa70SWarner Losh 	/* Enter EEPROM access mode. */
3683097aa70SWarner Losh 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
3693097aa70SWarner Losh 	dc_delay(sc);
3703097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
3713097aa70SWarner Losh 	dc_delay(sc);
3723097aa70SWarner Losh 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3733097aa70SWarner Losh 	dc_delay(sc);
3743097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
3753097aa70SWarner Losh 	dc_delay(sc);
3763097aa70SWarner Losh 
3773097aa70SWarner Losh 	for (i = 3; i--;) {
3783097aa70SWarner Losh 		if (6 & (1 << i))
3793097aa70SWarner Losh 			DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
3803097aa70SWarner Losh 		else
3813097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
3823097aa70SWarner Losh 		dc_delay(sc);
3833097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3843097aa70SWarner Losh 		dc_delay(sc);
3853097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3863097aa70SWarner Losh 		dc_delay(sc);
3873097aa70SWarner Losh 	}
3883097aa70SWarner Losh 
3893097aa70SWarner Losh 	for (i = 1; i <= 12; i++) {
3903097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3913097aa70SWarner Losh 		dc_delay(sc);
3923097aa70SWarner Losh 		if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) {
3933097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3943097aa70SWarner Losh 			dc_delay(sc);
3953097aa70SWarner Losh 			break;
3963097aa70SWarner Losh 		}
3973097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3983097aa70SWarner Losh 		dc_delay(sc);
3993097aa70SWarner Losh 	}
4003097aa70SWarner Losh 
4013097aa70SWarner Losh 	/* Turn off EEPROM access mode. */
4023097aa70SWarner Losh 	dc_eeprom_idle(sc);
4033097aa70SWarner Losh 
4043097aa70SWarner Losh 	if (i < 4 || i > 12)
4053097aa70SWarner Losh 		sc->dc_romwidth = 6;
4063097aa70SWarner Losh 	else
4073097aa70SWarner Losh 		sc->dc_romwidth = i;
4083097aa70SWarner Losh 
4093097aa70SWarner Losh 	/* Enter EEPROM access mode. */
4103097aa70SWarner Losh 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
4113097aa70SWarner Losh 	dc_delay(sc);
4123097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
4133097aa70SWarner Losh 	dc_delay(sc);
4143097aa70SWarner Losh 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4153097aa70SWarner Losh 	dc_delay(sc);
4163097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
4173097aa70SWarner Losh 	dc_delay(sc);
4183097aa70SWarner Losh 
4193097aa70SWarner Losh 	/* Turn off EEPROM access mode. */
4203097aa70SWarner Losh 	dc_eeprom_idle(sc);
4213097aa70SWarner Losh }
4223097aa70SWarner Losh 
423e3d2833aSAlfred Perlstein static void
4240934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc)
42596f2e892SBill Paul {
4260934f18aSMaxime Henrion 	int i;
42796f2e892SBill Paul 
42896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
42996f2e892SBill Paul 	dc_delay(sc);
43096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
43196f2e892SBill Paul 	dc_delay(sc);
43296f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
43396f2e892SBill Paul 	dc_delay(sc);
43496f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
43596f2e892SBill Paul 	dc_delay(sc);
43696f2e892SBill Paul 
43796f2e892SBill Paul 	for (i = 0; i < 25; i++) {
43896f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
43996f2e892SBill Paul 		dc_delay(sc);
44096f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
44196f2e892SBill Paul 		dc_delay(sc);
44296f2e892SBill Paul 	}
44396f2e892SBill Paul 
44496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
44596f2e892SBill Paul 	dc_delay(sc);
44696f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
44796f2e892SBill Paul 	dc_delay(sc);
44896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
44996f2e892SBill Paul }
45096f2e892SBill Paul 
45196f2e892SBill Paul /*
45296f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
45396f2e892SBill Paul  */
454e3d2833aSAlfred Perlstein static void
4550934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr)
45696f2e892SBill Paul {
4570934f18aSMaxime Henrion 	int d, i;
45896f2e892SBill Paul 
4593097aa70SWarner Losh 	d = DC_EECMD_READ >> 6;
4603097aa70SWarner Losh 	for (i = 3; i--; ) {
4613097aa70SWarner Losh 		if (d & (1 << i))
4623097aa70SWarner Losh 			DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
46396f2e892SBill Paul 		else
4643097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
4653097aa70SWarner Losh 		dc_delay(sc);
4663097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4673097aa70SWarner Losh 		dc_delay(sc);
4683097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4693097aa70SWarner Losh 		dc_delay(sc);
4703097aa70SWarner Losh 	}
47196f2e892SBill Paul 
47296f2e892SBill Paul 	/*
47396f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
47496f2e892SBill Paul 	 */
4753097aa70SWarner Losh 	for (i = sc->dc_romwidth; i--;) {
4763097aa70SWarner Losh 		if (addr & (1 << i)) {
47796f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
47896f2e892SBill Paul 		} else {
47996f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
48096f2e892SBill Paul 		}
48196f2e892SBill Paul 		dc_delay(sc);
48296f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
48396f2e892SBill Paul 		dc_delay(sc);
48496f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
48596f2e892SBill Paul 		dc_delay(sc);
48696f2e892SBill Paul 	}
48796f2e892SBill Paul }
48896f2e892SBill Paul 
48996f2e892SBill Paul /*
49096f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
49196f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
49296f2e892SBill Paul  * the EEPROM.
49396f2e892SBill Paul  */
494e3d2833aSAlfred Perlstein static void
4950934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest)
49696f2e892SBill Paul {
4970934f18aSMaxime Henrion 	int i;
49896f2e892SBill Paul 	u_int32_t r;
49996f2e892SBill Paul 
50096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr);
50196f2e892SBill Paul 
50296f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
50396f2e892SBill Paul 		DELAY(1);
50496f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
50596f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
50696f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
50796f2e892SBill Paul 			return;
50896f2e892SBill Paul 		}
50996f2e892SBill Paul 	}
51096f2e892SBill Paul }
51196f2e892SBill Paul 
51296f2e892SBill Paul /*
51396f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
514feb78939SJonathan Chen  * The Xircom X3201 has its own non-standard way to read
515feb78939SJonathan Chen  * the EEPROM, too.
516feb78939SJonathan Chen  */
517e3d2833aSAlfred Perlstein static void
5180934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest)
519feb78939SJonathan Chen {
5200934f18aSMaxime Henrion 
521feb78939SJonathan Chen 	SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
522feb78939SJonathan Chen 
523feb78939SJonathan Chen 	addr *= 2;
524feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
525feb78939SJonathan Chen 	*dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff;
526feb78939SJonathan Chen 	addr += 1;
527feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
528feb78939SJonathan Chen 	*dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8;
529feb78939SJonathan Chen 
530feb78939SJonathan Chen 	SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
531feb78939SJonathan Chen }
532feb78939SJonathan Chen 
533feb78939SJonathan Chen /*
534feb78939SJonathan Chen  * Read a word of data stored in the EEPROM at address 'addr.'
53596f2e892SBill Paul  */
536e3d2833aSAlfred Perlstein static void
5370934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest)
53896f2e892SBill Paul {
5390934f18aSMaxime Henrion 	int i;
54096f2e892SBill Paul 	u_int16_t word = 0;
54196f2e892SBill Paul 
54296f2e892SBill Paul 	/* Force EEPROM to idle state. */
54396f2e892SBill Paul 	dc_eeprom_idle(sc);
54496f2e892SBill Paul 
54596f2e892SBill Paul 	/* Enter EEPROM access mode. */
54696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
54796f2e892SBill Paul 	dc_delay(sc);
54896f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
54996f2e892SBill Paul 	dc_delay(sc);
55096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
55196f2e892SBill Paul 	dc_delay(sc);
55296f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
55396f2e892SBill Paul 	dc_delay(sc);
55496f2e892SBill Paul 
55596f2e892SBill Paul 	/*
55696f2e892SBill Paul 	 * Send address of word we want to read.
55796f2e892SBill Paul 	 */
55896f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
55996f2e892SBill Paul 
56096f2e892SBill Paul 	/*
56196f2e892SBill Paul 	 * Start reading bits from EEPROM.
56296f2e892SBill Paul 	 */
56396f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
56496f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
56596f2e892SBill Paul 		dc_delay(sc);
56696f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
56796f2e892SBill Paul 			word |= i;
56896f2e892SBill Paul 		dc_delay(sc);
56996f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
57096f2e892SBill Paul 		dc_delay(sc);
57196f2e892SBill Paul 	}
57296f2e892SBill Paul 
57396f2e892SBill Paul 	/* Turn off EEPROM access mode. */
57496f2e892SBill Paul 	dc_eeprom_idle(sc);
57596f2e892SBill Paul 
57696f2e892SBill Paul 	*dest = word;
57796f2e892SBill Paul }
57896f2e892SBill Paul 
57996f2e892SBill Paul /*
58096f2e892SBill Paul  * Read a sequence of words from the EEPROM.
58196f2e892SBill Paul  */
582e3d2833aSAlfred Perlstein static void
5830934f18aSMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int swap)
58496f2e892SBill Paul {
58596f2e892SBill Paul 	int i;
58696f2e892SBill Paul 	u_int16_t word = 0, *ptr;
58796f2e892SBill Paul 
58896f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
58996f2e892SBill Paul 		if (DC_IS_PNIC(sc))
59096f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
591feb78939SJonathan Chen 		else if (DC_IS_XIRCOM(sc))
592feb78939SJonathan Chen 			dc_eeprom_getword_xircom(sc, off + i, &word);
59396f2e892SBill Paul 		else
59496f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
59596f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
59696f2e892SBill Paul 		if (swap)
59796f2e892SBill Paul 			*ptr = ntohs(word);
59896f2e892SBill Paul 		else
59996f2e892SBill Paul 			*ptr = word;
60096f2e892SBill Paul 	}
60196f2e892SBill Paul }
60296f2e892SBill Paul 
60396f2e892SBill Paul /*
60496f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
60596f2e892SBill Paul  * Application Notes pp.19-21.
60696f2e892SBill Paul  */
60796f2e892SBill Paul /*
60896f2e892SBill Paul  * Write a bit to the MII bus.
60996f2e892SBill Paul  */
610e3d2833aSAlfred Perlstein static void
6110934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit)
61296f2e892SBill Paul {
6130934f18aSMaxime Henrion 
61496f2e892SBill Paul 	if (bit)
61596f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO,
61696f2e892SBill Paul 		    DC_SIO_ROMCTL_WRITE | DC_SIO_MII_DATAOUT);
61796f2e892SBill Paul 	else
61896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
61996f2e892SBill Paul 
62096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
62196f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
62296f2e892SBill Paul }
62396f2e892SBill Paul 
62496f2e892SBill Paul /*
62596f2e892SBill Paul  * Read a bit from the MII bus.
62696f2e892SBill Paul  */
627e3d2833aSAlfred Perlstein static int
6280934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc)
62996f2e892SBill Paul {
6300934f18aSMaxime Henrion 
63196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR);
63296f2e892SBill Paul 	CSR_READ_4(sc, DC_SIO);
63396f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
63496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
63596f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
63696f2e892SBill Paul 		return (1);
63796f2e892SBill Paul 
63896f2e892SBill Paul 	return (0);
63996f2e892SBill Paul }
64096f2e892SBill Paul 
64196f2e892SBill Paul /*
64296f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
64396f2e892SBill Paul  */
644e3d2833aSAlfred Perlstein static void
6450934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc)
64696f2e892SBill Paul {
6470934f18aSMaxime Henrion 	int i;
64896f2e892SBill Paul 
64996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
65096f2e892SBill Paul 
65196f2e892SBill Paul 	for (i = 0; i < 32; i++)
65296f2e892SBill Paul 		dc_mii_writebit(sc, 1);
65396f2e892SBill Paul }
65496f2e892SBill Paul 
65596f2e892SBill Paul /*
65696f2e892SBill Paul  * Clock a series of bits through the MII.
65796f2e892SBill Paul  */
658e3d2833aSAlfred Perlstein static void
6590934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt)
66096f2e892SBill Paul {
66196f2e892SBill Paul 	int i;
66296f2e892SBill Paul 
66396f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
66496f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
66596f2e892SBill Paul }
66696f2e892SBill Paul 
66796f2e892SBill Paul /*
66896f2e892SBill Paul  * Read an PHY register through the MII.
66996f2e892SBill Paul  */
670e3d2833aSAlfred Perlstein static int
6710934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame)
67296f2e892SBill Paul {
673d1ce9105SBill Paul 	int i, ack;
67496f2e892SBill Paul 
675d1ce9105SBill Paul 	DC_LOCK(sc);
67696f2e892SBill Paul 
67796f2e892SBill Paul 	/*
67896f2e892SBill Paul 	 * Set up frame for RX.
67996f2e892SBill Paul 	 */
68096f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
68196f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
68296f2e892SBill Paul 	frame->mii_turnaround = 0;
68396f2e892SBill Paul 	frame->mii_data = 0;
68496f2e892SBill Paul 
68596f2e892SBill Paul 	/*
68696f2e892SBill Paul 	 * Sync the PHYs.
68796f2e892SBill Paul 	 */
68896f2e892SBill Paul 	dc_mii_sync(sc);
68996f2e892SBill Paul 
69096f2e892SBill Paul 	/*
69196f2e892SBill Paul 	 * Send command/address info.
69296f2e892SBill Paul 	 */
69396f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
69496f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
69596f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
69696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
69796f2e892SBill Paul 
69896f2e892SBill Paul #ifdef notdef
69996f2e892SBill Paul 	/* Idle bit */
70096f2e892SBill Paul 	dc_mii_writebit(sc, 1);
70196f2e892SBill Paul 	dc_mii_writebit(sc, 0);
70296f2e892SBill Paul #endif
70396f2e892SBill Paul 
7040934f18aSMaxime Henrion 	/* Check for ack. */
70596f2e892SBill Paul 	ack = dc_mii_readbit(sc);
70696f2e892SBill Paul 
70796f2e892SBill Paul 	/*
70896f2e892SBill Paul 	 * Now try reading data bits. If the ack failed, we still
70996f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
71096f2e892SBill Paul 	 */
71196f2e892SBill Paul 	if (ack) {
7120934f18aSMaxime Henrion 		for (i = 0; i < 16; i++)
71396f2e892SBill Paul 			dc_mii_readbit(sc);
71496f2e892SBill Paul 		goto fail;
71596f2e892SBill Paul 	}
71696f2e892SBill Paul 
71796f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
71896f2e892SBill Paul 		if (!ack) {
71996f2e892SBill Paul 			if (dc_mii_readbit(sc))
72096f2e892SBill Paul 				frame->mii_data |= i;
72196f2e892SBill Paul 		}
72296f2e892SBill Paul 	}
72396f2e892SBill Paul 
72496f2e892SBill Paul fail:
72596f2e892SBill Paul 
72696f2e892SBill Paul 	dc_mii_writebit(sc, 0);
72796f2e892SBill Paul 	dc_mii_writebit(sc, 0);
72896f2e892SBill Paul 
729d1ce9105SBill Paul 	DC_UNLOCK(sc);
73096f2e892SBill Paul 
73196f2e892SBill Paul 	if (ack)
73296f2e892SBill Paul 		return (1);
73396f2e892SBill Paul 	return (0);
73496f2e892SBill Paul }
73596f2e892SBill Paul 
73696f2e892SBill Paul /*
73796f2e892SBill Paul  * Write to a PHY register through the MII.
73896f2e892SBill Paul  */
739e3d2833aSAlfred Perlstein static int
7400934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame)
74196f2e892SBill Paul {
7420934f18aSMaxime Henrion 
743d1ce9105SBill Paul 	DC_LOCK(sc);
74496f2e892SBill Paul 	/*
74596f2e892SBill Paul 	 * Set up frame for TX.
74696f2e892SBill Paul 	 */
74796f2e892SBill Paul 
74896f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
74996f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
75096f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
75196f2e892SBill Paul 
75296f2e892SBill Paul 	/*
75396f2e892SBill Paul 	 * Sync the PHYs.
75496f2e892SBill Paul 	 */
75596f2e892SBill Paul 	dc_mii_sync(sc);
75696f2e892SBill Paul 
75796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
75896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
75996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
76096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
76196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
76296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
76396f2e892SBill Paul 
76496f2e892SBill Paul 	/* Idle bit. */
76596f2e892SBill Paul 	dc_mii_writebit(sc, 0);
76696f2e892SBill Paul 	dc_mii_writebit(sc, 0);
76796f2e892SBill Paul 
768d1ce9105SBill Paul 	DC_UNLOCK(sc);
76996f2e892SBill Paul 
77096f2e892SBill Paul 	return (0);
77196f2e892SBill Paul }
77296f2e892SBill Paul 
773e3d2833aSAlfred Perlstein static int
7740934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg)
77596f2e892SBill Paul {
77696f2e892SBill Paul 	struct dc_mii_frame frame;
77796f2e892SBill Paul 	struct dc_softc	 *sc;
778c85c4667SBill Paul 	int i, rval, phy_reg = 0;
77996f2e892SBill Paul 
78096f2e892SBill Paul 	sc = device_get_softc(dev);
7810934f18aSMaxime Henrion 	bzero(&frame, sizeof(frame));
78296f2e892SBill Paul 
78396f2e892SBill Paul 	/*
78496f2e892SBill Paul 	 * Note: both the AL981 and AN985 have internal PHYs,
78596f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
78696f2e892SBill Paul 	 * registers while the AN985 uses a serial MII interface.
78796f2e892SBill Paul 	 * The AN985's MII interface is also buggy in that you
78896f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
78996f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
79096f2e892SBill Paul 	 * that the PHY is at MII address 1.
79196f2e892SBill Paul 	 */
79296f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
79396f2e892SBill Paul 		return (0);
79496f2e892SBill Paul 
7951af8bec7SBill Paul 	/*
7961af8bec7SBill Paul 	 * Note: the ukphy probes of the RS7112 report a PHY at
7971af8bec7SBill Paul 	 * MII address 0 (possibly HomePNA?) and 1 (ethernet)
7981af8bec7SBill Paul 	 * so we only respond to correct one.
7991af8bec7SBill Paul 	 */
8001af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
8011af8bec7SBill Paul 		return (0);
8021af8bec7SBill Paul 
8035c1cfac4SBill Paul 	if (sc->dc_pmode != DC_PMODE_MII) {
80496f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
80596f2e892SBill Paul 			switch (reg) {
80696f2e892SBill Paul 			case MII_BMSR:
80796f2e892SBill Paul 			/*
80896f2e892SBill Paul 			 * Fake something to make the probe
80996f2e892SBill Paul 			 * code think there's a PHY here.
81096f2e892SBill Paul 			 */
81196f2e892SBill Paul 				return (BMSR_MEDIAMASK);
81296f2e892SBill Paul 				break;
81396f2e892SBill Paul 			case MII_PHYIDR1:
81496f2e892SBill Paul 				if (DC_IS_PNIC(sc))
81596f2e892SBill Paul 					return (DC_VENDORID_LO);
81696f2e892SBill Paul 				return (DC_VENDORID_DEC);
81796f2e892SBill Paul 				break;
81896f2e892SBill Paul 			case MII_PHYIDR2:
81996f2e892SBill Paul 				if (DC_IS_PNIC(sc))
82096f2e892SBill Paul 					return (DC_DEVICEID_82C168);
82196f2e892SBill Paul 				return (DC_DEVICEID_21143);
82296f2e892SBill Paul 				break;
82396f2e892SBill Paul 			default:
82496f2e892SBill Paul 				return (0);
82596f2e892SBill Paul 				break;
82696f2e892SBill Paul 			}
82796f2e892SBill Paul 		} else
82896f2e892SBill Paul 			return (0);
82996f2e892SBill Paul 	}
83096f2e892SBill Paul 
83196f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
83296f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
83396f2e892SBill Paul 		    (phy << 23) | (reg << 18));
83496f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
83596f2e892SBill Paul 			DELAY(1);
83696f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
83796f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
83896f2e892SBill Paul 				rval &= 0xFFFF;
83996f2e892SBill Paul 				return (rval == 0xFFFF ? 0 : rval);
84096f2e892SBill Paul 			}
84196f2e892SBill Paul 		}
84296f2e892SBill Paul 		return (0);
84396f2e892SBill Paul 	}
84496f2e892SBill Paul 
84596f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
84696f2e892SBill Paul 		switch (reg) {
84796f2e892SBill Paul 		case MII_BMCR:
84896f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
84996f2e892SBill Paul 			break;
85096f2e892SBill Paul 		case MII_BMSR:
85196f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
85296f2e892SBill Paul 			break;
85396f2e892SBill Paul 		case MII_PHYIDR1:
85496f2e892SBill Paul 			phy_reg = DC_AL_VENID;
85596f2e892SBill Paul 			break;
85696f2e892SBill Paul 		case MII_PHYIDR2:
85796f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
85896f2e892SBill Paul 			break;
85996f2e892SBill Paul 		case MII_ANAR:
86096f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
86196f2e892SBill Paul 			break;
86296f2e892SBill Paul 		case MII_ANLPAR:
86396f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
86496f2e892SBill Paul 			break;
86596f2e892SBill Paul 		case MII_ANER:
86696f2e892SBill Paul 			phy_reg = DC_AL_ANER;
86796f2e892SBill Paul 			break;
86896f2e892SBill Paul 		default:
86996f2e892SBill Paul 			printf("dc%d: phy_read: bad phy register %x\n",
87096f2e892SBill Paul 			    sc->dc_unit, reg);
87196f2e892SBill Paul 			return (0);
87296f2e892SBill Paul 			break;
87396f2e892SBill Paul 		}
87496f2e892SBill Paul 
87596f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
87696f2e892SBill Paul 
87796f2e892SBill Paul 		if (rval == 0xFFFF)
87896f2e892SBill Paul 			return (0);
87996f2e892SBill Paul 		return (rval);
88096f2e892SBill Paul 	}
88196f2e892SBill Paul 
88296f2e892SBill Paul 	frame.mii_phyaddr = phy;
88396f2e892SBill Paul 	frame.mii_regaddr = reg;
884419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
885f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
886f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
887419146d9SBill Paul 	}
88896f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
889419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
890f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
89196f2e892SBill Paul 
89296f2e892SBill Paul 	return (frame.mii_data);
89396f2e892SBill Paul }
89496f2e892SBill Paul 
895e3d2833aSAlfred Perlstein static int
8960934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data)
89796f2e892SBill Paul {
89896f2e892SBill Paul 	struct dc_softc *sc;
89996f2e892SBill Paul 	struct dc_mii_frame frame;
900c85c4667SBill Paul 	int i, phy_reg = 0;
90196f2e892SBill Paul 
90296f2e892SBill Paul 	sc = device_get_softc(dev);
9030934f18aSMaxime Henrion 	bzero(&frame, sizeof(frame));
90496f2e892SBill Paul 
90596f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
90696f2e892SBill Paul 		return (0);
90796f2e892SBill Paul 
9081af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
9091af8bec7SBill Paul 		return (0);
9101af8bec7SBill Paul 
91196f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
91296f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
91396f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
91496f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
91596f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
91696f2e892SBill Paul 				break;
91796f2e892SBill Paul 		}
91896f2e892SBill Paul 		return (0);
91996f2e892SBill Paul 	}
92096f2e892SBill Paul 
92196f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
92296f2e892SBill Paul 		switch (reg) {
92396f2e892SBill Paul 		case MII_BMCR:
92496f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
92596f2e892SBill Paul 			break;
92696f2e892SBill Paul 		case MII_BMSR:
92796f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
92896f2e892SBill Paul 			break;
92996f2e892SBill Paul 		case MII_PHYIDR1:
93096f2e892SBill Paul 			phy_reg = DC_AL_VENID;
93196f2e892SBill Paul 			break;
93296f2e892SBill Paul 		case MII_PHYIDR2:
93396f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
93496f2e892SBill Paul 			break;
93596f2e892SBill Paul 		case MII_ANAR:
93696f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
93796f2e892SBill Paul 			break;
93896f2e892SBill Paul 		case MII_ANLPAR:
93996f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
94096f2e892SBill Paul 			break;
94196f2e892SBill Paul 		case MII_ANER:
94296f2e892SBill Paul 			phy_reg = DC_AL_ANER;
94396f2e892SBill Paul 			break;
94496f2e892SBill Paul 		default:
94596f2e892SBill Paul 			printf("dc%d: phy_write: bad phy register %x\n",
94696f2e892SBill Paul 			    sc->dc_unit, reg);
94796f2e892SBill Paul 			return (0);
94896f2e892SBill Paul 			break;
94996f2e892SBill Paul 		}
95096f2e892SBill Paul 
95196f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
95296f2e892SBill Paul 		return (0);
95396f2e892SBill Paul 	}
95496f2e892SBill Paul 
95596f2e892SBill Paul 	frame.mii_phyaddr = phy;
95696f2e892SBill Paul 	frame.mii_regaddr = reg;
95796f2e892SBill Paul 	frame.mii_data = data;
95896f2e892SBill Paul 
959419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
960f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
961f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
962419146d9SBill Paul 	}
96396f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
964419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
965f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
96696f2e892SBill Paul 
96796f2e892SBill Paul 	return (0);
96896f2e892SBill Paul }
96996f2e892SBill Paul 
970e3d2833aSAlfred Perlstein static void
9710934f18aSMaxime Henrion dc_miibus_statchg(device_t dev)
97296f2e892SBill Paul {
97396f2e892SBill Paul 	struct dc_softc *sc;
97496f2e892SBill Paul 	struct mii_data *mii;
975f43d9309SBill Paul 	struct ifmedia *ifm;
97696f2e892SBill Paul 
97796f2e892SBill Paul 	sc = device_get_softc(dev);
97896f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
97996f2e892SBill Paul 		return;
9805c1cfac4SBill Paul 
98196f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
982f43d9309SBill Paul 	ifm = &mii->mii_media;
983f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
98445521525SPoul-Henning Kamp 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) {
985f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
986f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
987f43d9309SBill Paul 	} else {
98896f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
98996f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
990f43d9309SBill Paul 	}
991f43d9309SBill Paul }
992f43d9309SBill Paul 
993f43d9309SBill Paul /*
994f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
995f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
996f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
997f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
998f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
999f43d9309SBill Paul  * with it itself. *sigh*
1000f43d9309SBill Paul  */
1001e3d2833aSAlfred Perlstein static void
10020934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev)
1003f43d9309SBill Paul {
1004f43d9309SBill Paul 	struct dc_softc *sc;
1005f43d9309SBill Paul 	struct mii_data *mii;
1006f43d9309SBill Paul 	struct ifmedia *ifm;
1007f43d9309SBill Paul 	int rev;
1008f43d9309SBill Paul 
1009f43d9309SBill Paul 	rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
1010f43d9309SBill Paul 
1011f43d9309SBill Paul 	sc = device_get_softc(dev);
1012f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
1013f43d9309SBill Paul 	ifm = &mii->mii_media;
1014f43d9309SBill Paul 
1015f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
101645521525SPoul-Henning Kamp 		ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL);
101796f2e892SBill Paul }
101896f2e892SBill Paul 
101996f2e892SBill Paul #define DC_POLY		0xEDB88320
102079d11e09SBill Paul #define DC_BITS_512	9
102179d11e09SBill Paul #define DC_BITS_128	7
102279d11e09SBill Paul #define DC_BITS_64	6
102396f2e892SBill Paul 
1024e3d2833aSAlfred Perlstein static u_int32_t
10250934f18aSMaxime Henrion dc_crc_le(struct dc_softc *sc, caddr_t addr)
102696f2e892SBill Paul {
102796f2e892SBill Paul 	u_int32_t idx, bit, data, crc;
102896f2e892SBill Paul 
102996f2e892SBill Paul 	/* Compute CRC for the address value. */
103096f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
103196f2e892SBill Paul 
103296f2e892SBill Paul 	for (idx = 0; idx < 6; idx++) {
103396f2e892SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
103496f2e892SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0);
103596f2e892SBill Paul 	}
103696f2e892SBill Paul 
103779d11e09SBill Paul 	/*
103879d11e09SBill Paul 	 * The hash table on the PNIC II and the MX98715AEC-C/D/E
103979d11e09SBill Paul 	 * chips is only 128 bits wide.
104079d11e09SBill Paul 	 */
104179d11e09SBill Paul 	if (sc->dc_flags & DC_128BIT_HASH)
104279d11e09SBill Paul 		return (crc & ((1 << DC_BITS_128) - 1));
104396f2e892SBill Paul 
104479d11e09SBill Paul 	/* The hash table on the MX98715BEC is only 64 bits wide. */
104579d11e09SBill Paul 	if (sc->dc_flags & DC_64BIT_HASH)
104679d11e09SBill Paul 		return (crc & ((1 << DC_BITS_64) - 1));
104779d11e09SBill Paul 
1048feb78939SJonathan Chen 	/* Xircom's hash filtering table is different (read: weird) */
1049feb78939SJonathan Chen 	/* Xircom uses the LEAST significant bits */
1050feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
1051feb78939SJonathan Chen 		if ((crc & 0x180) == 0x180)
10520934f18aSMaxime Henrion 			return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4));
1053feb78939SJonathan Chen 		else
10540934f18aSMaxime Henrion 			return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 +
10550934f18aSMaxime Henrion 			    (12 << 4));
1056feb78939SJonathan Chen 	}
1057feb78939SJonathan Chen 
105879d11e09SBill Paul 	return (crc & ((1 << DC_BITS_512) - 1));
105996f2e892SBill Paul }
106096f2e892SBill Paul 
106196f2e892SBill Paul /*
106296f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
106396f2e892SBill Paul  */
1064e3d2833aSAlfred Perlstein static u_int32_t
10650934f18aSMaxime Henrion dc_crc_be(caddr_t addr)
106696f2e892SBill Paul {
106796f2e892SBill Paul 	u_int32_t crc, carry;
106896f2e892SBill Paul 	int i, j;
106996f2e892SBill Paul 	u_int8_t c;
107096f2e892SBill Paul 
107196f2e892SBill Paul 	/* Compute CRC for the address value. */
107296f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
107396f2e892SBill Paul 
107496f2e892SBill Paul 	for (i = 0; i < 6; i++) {
107596f2e892SBill Paul 		c = *(addr + i);
107696f2e892SBill Paul 		for (j = 0; j < 8; j++) {
107796f2e892SBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
107896f2e892SBill Paul 			crc <<= 1;
107996f2e892SBill Paul 			c >>= 1;
108096f2e892SBill Paul 			if (carry)
108196f2e892SBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
108296f2e892SBill Paul 		}
108396f2e892SBill Paul 	}
108496f2e892SBill Paul 
10850934f18aSMaxime Henrion 	/* Return the filter bit position. */
108696f2e892SBill Paul 	return ((crc >> 26) & 0x0000003F);
108796f2e892SBill Paul }
108896f2e892SBill Paul 
108996f2e892SBill Paul /*
109096f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
109196f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
109296f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
109396f2e892SBill Paul  *
109496f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
109596f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
109696f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
109796f2e892SBill Paul  * we need that too.
109896f2e892SBill Paul  */
10992c876e15SPoul-Henning Kamp static void
11000934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc)
110196f2e892SBill Paul {
110296f2e892SBill Paul 	struct dc_desc *sframe;
110396f2e892SBill Paul 	u_int32_t h, *sp;
110496f2e892SBill Paul 	struct ifmultiaddr *ifma;
110596f2e892SBill Paul 	struct ifnet *ifp;
110696f2e892SBill Paul 	int i;
110796f2e892SBill Paul 
110896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
110996f2e892SBill Paul 
111096f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
111196f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
111296f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
111396f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
111456e5e7aeSMaxime Henrion 	sp = sc->dc_cdata.dc_sbuf;
11150934f18aSMaxime Henrion 	bzero(sp, DC_SFRAME_LEN);
111696f2e892SBill Paul 
1117af4358c7SMaxime Henrion 	sframe->dc_data = htole32(sc->dc_saddr);
1118af4358c7SMaxime Henrion 	sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP |
1119af4358c7SMaxime Henrion 	    DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT);
112096f2e892SBill Paul 
112156e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf;
112296f2e892SBill Paul 
112396f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
112496f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
112596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
112696f2e892SBill Paul 	else
112796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
112896f2e892SBill Paul 
112996f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
113096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
113196f2e892SBill Paul 	else
113296f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
113396f2e892SBill Paul 
11346817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
113596f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
113696f2e892SBill Paul 			continue;
113796f2e892SBill Paul 		h = dc_crc_le(sc,
113896f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1139af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
114096f2e892SBill Paul 	}
114196f2e892SBill Paul 
114296f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
1143868d8b62SMatthew N. Dodd 		h = dc_crc_le(sc, (caddr_t)ifp->if_broadcastaddr);
1144af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
114596f2e892SBill Paul 	}
114696f2e892SBill Paul 
114796f2e892SBill Paul 	/* Set our MAC address */
1148af4358c7SMaxime Henrion 	sp[39] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]);
1149af4358c7SMaxime Henrion 	sp[40] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]);
1150af4358c7SMaxime Henrion 	sp[41] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]);
115196f2e892SBill Paul 
1152af4358c7SMaxime Henrion 	sframe->dc_status = htole32(DC_TXSTAT_OWN);
115396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
115496f2e892SBill Paul 
115596f2e892SBill Paul 	/*
115696f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
115796f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
115896f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
115996f2e892SBill Paul 	 * medicine.
116096f2e892SBill Paul 	 */
116196f2e892SBill Paul 	DELAY(10000);
116296f2e892SBill Paul 
116396f2e892SBill Paul 	ifp->if_timer = 5;
116496f2e892SBill Paul }
116596f2e892SBill Paul 
11662c876e15SPoul-Henning Kamp static void
11670934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc)
116896f2e892SBill Paul {
116996f2e892SBill Paul 	struct ifnet *ifp;
11700934f18aSMaxime Henrion 	struct ifmultiaddr *ifma;
117196f2e892SBill Paul 	int h = 0;
117296f2e892SBill Paul 	u_int32_t hashes[2] = { 0, 0 };
117396f2e892SBill Paul 
117496f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
117596f2e892SBill Paul 
11760934f18aSMaxime Henrion 	/* Init our MAC address. */
117796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
117896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
117996f2e892SBill Paul 
118096f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
118196f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
118296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
118396f2e892SBill Paul 	else
118496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
118596f2e892SBill Paul 
118696f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
118796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
118896f2e892SBill Paul 	else
118996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
119096f2e892SBill Paul 
11910934f18aSMaxime Henrion 	/* First, zot all the existing hash bits. */
119296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
119396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
119496f2e892SBill Paul 
119596f2e892SBill Paul 	/*
119696f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
119796f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
119896f2e892SBill Paul 	 */
119996f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI))
120096f2e892SBill Paul 		return;
120196f2e892SBill Paul 
12020934f18aSMaxime Henrion 	/* Now program new ones. */
12036817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
120496f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
120596f2e892SBill Paul 			continue;
1206acc1bcccSMartin Blapp 		if (DC_IS_CENTAUR(sc))
1207acc1bcccSMartin Blapp 			h = dc_crc_le(sc, LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1208acc1bcccSMartin Blapp 		else
120996f2e892SBill Paul 			h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
121096f2e892SBill Paul 		if (h < 32)
121196f2e892SBill Paul 			hashes[0] |= (1 << h);
121296f2e892SBill Paul 		else
121396f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
121496f2e892SBill Paul 	}
121596f2e892SBill Paul 
121696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
121796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
121896f2e892SBill Paul }
121996f2e892SBill Paul 
12202c876e15SPoul-Henning Kamp static void
12210934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc)
122296f2e892SBill Paul {
122396f2e892SBill Paul 	struct ifnet *ifp;
12240934f18aSMaxime Henrion 	struct ifmultiaddr *ifma;
122596f2e892SBill Paul 	int h = 0;
122696f2e892SBill Paul 	u_int32_t hashes[2] = { 0, 0 };
122796f2e892SBill Paul 
122896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
122996f2e892SBill Paul 
123096f2e892SBill Paul 	/* Init our MAC address */
123196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
123296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA,
123396f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
123496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
123596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA,
123696f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
123796f2e892SBill Paul 
123896f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
123996f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
124096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
124196f2e892SBill Paul 	else
124296f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
124396f2e892SBill Paul 
124496f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
124596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
124696f2e892SBill Paul 	else
124796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
124896f2e892SBill Paul 
124996f2e892SBill Paul 	/*
125096f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
125196f2e892SBill Paul 	 * of broadcast frames.
125296f2e892SBill Paul 	 */
125396f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
125496f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
125596f2e892SBill Paul 	else
125696f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
125796f2e892SBill Paul 
125896f2e892SBill Paul 	/* first, zot all the existing hash bits */
125996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
126096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
126196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
126296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
126396f2e892SBill Paul 
126496f2e892SBill Paul 	/*
126596f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
126696f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
126796f2e892SBill Paul 	 */
126896f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI))
126996f2e892SBill Paul 		return;
127096f2e892SBill Paul 
127196f2e892SBill Paul 	/* now program new ones */
12726817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
127396f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
127496f2e892SBill Paul 			continue;
127596f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
127696f2e892SBill Paul 		if (h < 32)
127796f2e892SBill Paul 			hashes[0] |= (1 << h);
127896f2e892SBill Paul 		else
127996f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
128096f2e892SBill Paul 	}
128196f2e892SBill Paul 
128296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
128396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
128496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
128596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
128696f2e892SBill Paul }
128796f2e892SBill Paul 
12882c876e15SPoul-Henning Kamp static void
12890934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc)
1290feb78939SJonathan Chen {
12910934f18aSMaxime Henrion 	struct ifnet *ifp;
12920934f18aSMaxime Henrion 	struct ifmultiaddr *ifma;
1293feb78939SJonathan Chen 	struct dc_desc *sframe;
1294feb78939SJonathan Chen 	u_int32_t h, *sp;
1295feb78939SJonathan Chen 	int i;
1296feb78939SJonathan Chen 
1297feb78939SJonathan Chen 	ifp = &sc->arpcom.ac_if;
1298feb78939SJonathan Chen 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON));
1299feb78939SJonathan Chen 
1300feb78939SJonathan Chen 	i = sc->dc_cdata.dc_tx_prod;
1301feb78939SJonathan Chen 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
1302feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_cnt++;
1303feb78939SJonathan Chen 	sframe = &sc->dc_ldata->dc_tx_list[i];
130456e5e7aeSMaxime Henrion 	sp = sc->dc_cdata.dc_sbuf;
13050934f18aSMaxime Henrion 	bzero(sp, DC_SFRAME_LEN);
1306feb78939SJonathan Chen 
1307af4358c7SMaxime Henrion 	sframe->dc_data = htole32(sc->dc_saddr);
1308af4358c7SMaxime Henrion 	sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP |
1309af4358c7SMaxime Henrion 	    DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT);
1310feb78939SJonathan Chen 
131156e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf;
1312feb78939SJonathan Chen 
1313feb78939SJonathan Chen 	/* If we want promiscuous mode, set the allframes bit. */
1314feb78939SJonathan Chen 	if (ifp->if_flags & IFF_PROMISC)
1315feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1316feb78939SJonathan Chen 	else
1317feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1318feb78939SJonathan Chen 
1319feb78939SJonathan Chen 	if (ifp->if_flags & IFF_ALLMULTI)
1320feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1321feb78939SJonathan Chen 	else
1322feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1323feb78939SJonathan Chen 
13246817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
1325feb78939SJonathan Chen 		if (ifma->ifma_addr->sa_family != AF_LINK)
1326feb78939SJonathan Chen 			continue;
13271d5e5310SBill Paul 		h = dc_crc_le(sc,
13281d5e5310SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1329af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
1330feb78939SJonathan Chen 	}
1331feb78939SJonathan Chen 
1332feb78939SJonathan Chen 	if (ifp->if_flags & IFF_BROADCAST) {
1333868d8b62SMatthew N. Dodd 		h = dc_crc_le(sc, (caddr_t)ifp->if_broadcastaddr);
1334af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
1335feb78939SJonathan Chen 	}
1336feb78939SJonathan Chen 
1337feb78939SJonathan Chen 	/* Set our MAC address */
1338af4358c7SMaxime Henrion 	sp[0] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]);
1339af4358c7SMaxime Henrion 	sp[1] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]);
1340af4358c7SMaxime Henrion 	sp[2] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]);
1341feb78939SJonathan Chen 
1342feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
1343feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
1344feb78939SJonathan Chen 	ifp->if_flags |= IFF_RUNNING;
1345af4358c7SMaxime Henrion 	sframe->dc_status = htole32(DC_TXSTAT_OWN);
1346feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
1347feb78939SJonathan Chen 
1348feb78939SJonathan Chen 	/*
13490934f18aSMaxime Henrion 	 * Wait some time...
1350feb78939SJonathan Chen 	 */
1351feb78939SJonathan Chen 	DELAY(1000);
1352feb78939SJonathan Chen 
1353feb78939SJonathan Chen 	ifp->if_timer = 5;
1354feb78939SJonathan Chen }
1355feb78939SJonathan Chen 
1356e3d2833aSAlfred Perlstein static void
13570934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc)
135896f2e892SBill Paul {
13590934f18aSMaxime Henrion 
136096f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
13611af8bec7SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc))
136296f2e892SBill Paul 		dc_setfilt_21143(sc);
136396f2e892SBill Paul 
136496f2e892SBill Paul 	if (DC_IS_ASIX(sc))
136596f2e892SBill Paul 		dc_setfilt_asix(sc);
136696f2e892SBill Paul 
136796f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
136896f2e892SBill Paul 		dc_setfilt_admtek(sc);
136996f2e892SBill Paul 
1370feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc))
1371feb78939SJonathan Chen 		dc_setfilt_xircom(sc);
137296f2e892SBill Paul }
137396f2e892SBill Paul 
137496f2e892SBill Paul /*
13750934f18aSMaxime Henrion  * In order to fiddle with the 'full-duplex' and '100Mbps' bits in
13760934f18aSMaxime Henrion  * the netconfig register, we first have to put the transmit and/or
13770934f18aSMaxime Henrion  * receive logic in the idle state.
137896f2e892SBill Paul  */
1379e3d2833aSAlfred Perlstein static void
13800934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media)
138196f2e892SBill Paul {
13820934f18aSMaxime Henrion 	int i, restart = 0, watchdogreg;
138396f2e892SBill Paul 	u_int32_t isr;
138496f2e892SBill Paul 
138596f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
138696f2e892SBill Paul 		return;
138796f2e892SBill Paul 
138896f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) {
138996f2e892SBill Paul 		restart = 1;
139096f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON));
139196f2e892SBill Paul 
139296f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
139396f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
1394d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE &&
1395351267c1SMartin Blapp 			    ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED ||
1396351267c1SMartin Blapp 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT))
139796f2e892SBill Paul 				break;
1398d467c136SBill Paul 			DELAY(10);
139996f2e892SBill Paul 		}
140096f2e892SBill Paul 
140196f2e892SBill Paul 		if (i == DC_TIMEOUT)
140296f2e892SBill Paul 			printf("dc%d: failed to force tx and "
140396f2e892SBill Paul 				"rx to idle state\n", sc->dc_unit);
140496f2e892SBill Paul 	}
140596f2e892SBill Paul 
140696f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1407042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1408042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
140996f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
1410bf645417SBill Paul 			if (DC_IS_INTEL(sc)) {
14110934f18aSMaxime Henrion 			/* There's a write enable bit here that reads as 1. */
14128273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
14138273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
14148273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
14154c2efe27SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
1416bf645417SBill Paul 			} else {
1417bf645417SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
1418bf645417SBill Paul 			}
141996f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS |
142096f2e892SBill Paul 			    DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER));
142196f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
142296f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS |
142396f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
142488d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
142596f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
142696f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1427e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1428e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
142996f2e892SBill Paul 		} else {
143096f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
143196f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
143296f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
143396f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
143496f2e892SBill Paul 			}
1435318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1436318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1437318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
14385c1cfac4SBill Paul 			if (DC_IS_INTEL(sc))
14395c1cfac4SBill Paul 				dc_apply_fixup(sc,
14405c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14415c1cfac4SBill Paul 				    IFM_100_TX | IFM_FDX : IFM_100_TX);
144296f2e892SBill Paul 		}
144396f2e892SBill Paul 	}
144496f2e892SBill Paul 
144596f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1446042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1447042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
144896f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
14490934f18aSMaxime Henrion 			/* There's a write enable bit here that reads as 1. */
14504c2efe27SBill Paul 			if (DC_IS_INTEL(sc)) {
14518273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
14528273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
14538273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
14548273d5f8SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
14554c2efe27SBill Paul 			} else {
14564c2efe27SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
14574c2efe27SBill Paul 			}
145896f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS |
145996f2e892SBill Paul 			    DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER));
146096f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
146196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
146288d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
146396f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
146496f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1465e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1466e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
146796f2e892SBill Paul 		} else {
146896f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
146996f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
147096f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
147196f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
147296f2e892SBill Paul 			}
147396f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1474318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
147596f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
14765c1cfac4SBill Paul 			if (DC_IS_INTEL(sc)) {
14775c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET);
14785c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
14795c1cfac4SBill Paul 				if ((media & IFM_GMASK) == IFM_FDX)
14805c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D);
14815c1cfac4SBill Paul 				else
14825c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F);
14835c1cfac4SBill Paul 				DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
14845c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL,
14855c1cfac4SBill Paul 				    DC_TCTL_AUTONEGENBL);
14865c1cfac4SBill Paul 				dc_apply_fixup(sc,
14875c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14885c1cfac4SBill Paul 				    IFM_10_T | IFM_FDX : IFM_10_T);
14895c1cfac4SBill Paul 				DELAY(20000);
14905c1cfac4SBill Paul 			}
149196f2e892SBill Paul 		}
149296f2e892SBill Paul 	}
149396f2e892SBill Paul 
1494f43d9309SBill Paul 	/*
1495f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1496f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1497f43d9309SBill Paul 	 * on the external MII port.
1498f43d9309SBill Paul 	 */
1499f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
150045521525SPoul-Henning Kamp 		if (IFM_SUBTYPE(media) == IFM_HPNA_1) {
1501f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1502f43d9309SBill Paul 			sc->dc_link = 1;
1503f43d9309SBill Paul 		} else {
1504f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1505f43d9309SBill Paul 		}
1506f43d9309SBill Paul 	}
1507f43d9309SBill Paul 
150896f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
150996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
151096f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
151196f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
151296f2e892SBill Paul 	} else {
151396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
151496f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
151596f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
151696f2e892SBill Paul 	}
151796f2e892SBill Paul 
151896f2e892SBill Paul 	if (restart)
151996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON);
152096f2e892SBill Paul }
152196f2e892SBill Paul 
1522e3d2833aSAlfred Perlstein static void
15230934f18aSMaxime Henrion dc_reset(struct dc_softc *sc)
152496f2e892SBill Paul {
15250934f18aSMaxime Henrion 	int i;
152696f2e892SBill Paul 
152796f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
152896f2e892SBill Paul 
152996f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
153096f2e892SBill Paul 		DELAY(10);
153196f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
153296f2e892SBill Paul 			break;
153396f2e892SBill Paul 	}
153496f2e892SBill Paul 
15351af8bec7SBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) ||
15361d5e5310SBill Paul 	    DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) {
153796f2e892SBill Paul 		DELAY(10000);
153896f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
153996f2e892SBill Paul 		i = 0;
154096f2e892SBill Paul 	}
154196f2e892SBill Paul 
154296f2e892SBill Paul 	if (i == DC_TIMEOUT)
154396f2e892SBill Paul 		printf("dc%d: reset never completed!\n", sc->dc_unit);
154496f2e892SBill Paul 
154596f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
154696f2e892SBill Paul 	DELAY(1000);
154796f2e892SBill Paul 
154896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
154996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
155096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
155196f2e892SBill Paul 
155291cc2adbSBill Paul 	/*
155391cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
155491cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
155591cc2adbSBill Paul 	 * into a state where it will never come out of reset
155691cc2adbSBill Paul 	 * until we reset the whole chip again.
155791cc2adbSBill Paul 	 */
15585c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
155991cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
15605c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_10BTCTRL, 0);
15615c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
15625c1cfac4SBill Paul 	}
156396f2e892SBill Paul }
156496f2e892SBill Paul 
1565e3d2833aSAlfred Perlstein static struct dc_type *
15660934f18aSMaxime Henrion dc_devtype(device_t dev)
156796f2e892SBill Paul {
156896f2e892SBill Paul 	struct dc_type *t;
156996f2e892SBill Paul 	u_int32_t rev;
157096f2e892SBill Paul 
157196f2e892SBill Paul 	t = dc_devs;
157296f2e892SBill Paul 
157396f2e892SBill Paul 	while (t->dc_name != NULL) {
157496f2e892SBill Paul 		if ((pci_get_vendor(dev) == t->dc_vid) &&
157596f2e892SBill Paul 		    (pci_get_device(dev) == t->dc_did)) {
157696f2e892SBill Paul 			/* Check the PCI revision */
157796f2e892SBill Paul 			rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
157896f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713 &&
157996f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
158096f2e892SBill Paul 				t++;
158196f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713_CP &&
158296f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
158396f2e892SBill Paul 				t++;
158496f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
158579d11e09SBill Paul 			    rev >= DC_REVISION_98715AEC_C)
158679d11e09SBill Paul 				t++;
158779d11e09SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
158896f2e892SBill Paul 			    rev >= DC_REVISION_98725)
158996f2e892SBill Paul 				t++;
159096f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_AX88140A &&
159196f2e892SBill Paul 			    rev >= DC_REVISION_88141)
159296f2e892SBill Paul 				t++;
159396f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_82C168 &&
159496f2e892SBill Paul 			    rev >= DC_REVISION_82C169)
159596f2e892SBill Paul 				t++;
159688d739dcSBill Paul 			if (t->dc_did == DC_DEVICEID_DM9102 &&
159788d739dcSBill Paul 			    rev >= DC_REVISION_DM9102A)
159888d739dcSBill Paul 				t++;
1599e7b9ab3aSBill Paul 			/*
1600e7b9ab3aSBill Paul 			 * The Microsoft MN-130 has a device ID of 0x0002,
1601e7b9ab3aSBill Paul 			 * which happens to be the same as the PNIC 82c168.
1602e7b9ab3aSBill Paul 			 * To keep dc_attach() from getting confused, we
1603e7b9ab3aSBill Paul 			 * pretend its ID is something different.
1604e7b9ab3aSBill Paul 			 * XXX: ideally, dc_attach() should be checking
1605e7b9ab3aSBill Paul 			 * vendorid+deviceid together to avoid such
1606e7b9ab3aSBill Paul 			 * collisions.
1607e7b9ab3aSBill Paul 			 */
1608e7b9ab3aSBill Paul 			if (t->dc_vid == DC_VENDORID_MICROSOFT &&
1609e7b9ab3aSBill Paul 			    t->dc_did == DC_DEVICEID_MSMN130)
1610e7b9ab3aSBill Paul 				t++;
161196f2e892SBill Paul 			return (t);
161296f2e892SBill Paul 		}
161396f2e892SBill Paul 		t++;
161496f2e892SBill Paul 	}
161596f2e892SBill Paul 
161696f2e892SBill Paul 	return (NULL);
161796f2e892SBill Paul }
161896f2e892SBill Paul 
161996f2e892SBill Paul /*
162096f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
162196f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
162296f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
162396f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
162496f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
162596f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
162696f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
162796f2e892SBill Paul  */
1628e3d2833aSAlfred Perlstein static int
16290934f18aSMaxime Henrion dc_probe(device_t dev)
163096f2e892SBill Paul {
163196f2e892SBill Paul 	struct dc_type *t;
163296f2e892SBill Paul 
163396f2e892SBill Paul 	t = dc_devtype(dev);
163496f2e892SBill Paul 
163596f2e892SBill Paul 	if (t != NULL) {
163696f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
163796f2e892SBill Paul 		return (0);
163896f2e892SBill Paul 	}
163996f2e892SBill Paul 
164096f2e892SBill Paul 	return (ENXIO);
164196f2e892SBill Paul }
164296f2e892SBill Paul 
1643b84e866aSWarner Losh #ifndef BURN_BRIDGES
1644e3d2833aSAlfred Perlstein static void
16450934f18aSMaxime Henrion dc_acpi(device_t dev)
164696f2e892SBill Paul {
164796f2e892SBill Paul 	int unit;
16480934f18aSMaxime Henrion 	u_int32_t iobase, membase, irq;
164996f2e892SBill Paul 
165096f2e892SBill Paul 	unit = device_get_unit(dev);
165196f2e892SBill Paul 
165214a00c6cSBill Paul 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
165396f2e892SBill Paul 		/* Save important PCI config data. */
165496f2e892SBill Paul 		iobase = pci_read_config(dev, DC_PCI_CFBIO, 4);
165596f2e892SBill Paul 		membase = pci_read_config(dev, DC_PCI_CFBMA, 4);
165696f2e892SBill Paul 		irq = pci_read_config(dev, DC_PCI_CFIT, 4);
165796f2e892SBill Paul 
165896f2e892SBill Paul 		/* Reset the power state. */
165996f2e892SBill Paul 		printf("dc%d: chip is in D%d power mode "
166014a00c6cSBill Paul 		    "-- setting to D0\n", unit,
166114a00c6cSBill Paul 		    pci_get_powerstate(dev));
166214a00c6cSBill Paul 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
166396f2e892SBill Paul 
166496f2e892SBill Paul 		/* Restore PCI config data. */
166596f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBIO, iobase, 4);
166696f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBMA, membase, 4);
166796f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFIT, irq, 4);
166896f2e892SBill Paul 	}
166996f2e892SBill Paul }
1670b84e866aSWarner Losh #endif
167196f2e892SBill Paul 
1672e3d2833aSAlfred Perlstein static void
16730934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media)
16745c1cfac4SBill Paul {
16755c1cfac4SBill Paul 	struct dc_mediainfo *m;
16765c1cfac4SBill Paul 	u_int8_t *p;
16775c1cfac4SBill Paul 	int i;
16785d801891SBill Paul 	u_int32_t reg;
16795c1cfac4SBill Paul 
16805c1cfac4SBill Paul 	m = sc->dc_mi;
16815c1cfac4SBill Paul 
16825c1cfac4SBill Paul 	while (m != NULL) {
16835c1cfac4SBill Paul 		if (m->dc_media == media)
16845c1cfac4SBill Paul 			break;
16855c1cfac4SBill Paul 		m = m->dc_next;
16865c1cfac4SBill Paul 	}
16875c1cfac4SBill Paul 
16885c1cfac4SBill Paul 	if (m == NULL)
16895c1cfac4SBill Paul 		return;
16905c1cfac4SBill Paul 
16915c1cfac4SBill Paul 	for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) {
16925c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16935c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16945c1cfac4SBill Paul 	}
16955c1cfac4SBill Paul 
16965c1cfac4SBill Paul 	for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) {
16975c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16985c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16995c1cfac4SBill Paul 	}
17005c1cfac4SBill Paul }
17015c1cfac4SBill Paul 
1702e3d2833aSAlfred Perlstein static void
17030934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l)
17045c1cfac4SBill Paul {
17055c1cfac4SBill Paul 	struct dc_mediainfo *m;
17065c1cfac4SBill Paul 
17070934f18aSMaxime Henrion 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO);
170887f4fa15SMartin Blapp 	switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) {
170987f4fa15SMartin Blapp 	case DC_SIA_CODE_10BT:
17105c1cfac4SBill Paul 		m->dc_media = IFM_10_T;
171187f4fa15SMartin Blapp 		break;
171287f4fa15SMartin Blapp 	case DC_SIA_CODE_10BT_FDX:
17135c1cfac4SBill Paul 		m->dc_media = IFM_10_T | IFM_FDX;
171487f4fa15SMartin Blapp 		break;
171587f4fa15SMartin Blapp 	case DC_SIA_CODE_10B2:
17165c1cfac4SBill Paul 		m->dc_media = IFM_10_2;
171787f4fa15SMartin Blapp 		break;
171887f4fa15SMartin Blapp 	case DC_SIA_CODE_10B5:
17195c1cfac4SBill Paul 		m->dc_media = IFM_10_5;
172087f4fa15SMartin Blapp 		break;
172187f4fa15SMartin Blapp 	default:
172287f4fa15SMartin Blapp 		break;
172387f4fa15SMartin Blapp 	}
17245c1cfac4SBill Paul 
172587f4fa15SMartin Blapp 	/*
172687f4fa15SMartin Blapp 	 * We need to ignore CSR13, CSR14, CSR15 for SIA mode.
172787f4fa15SMartin Blapp 	 * Things apparently already work for cards that do
172887f4fa15SMartin Blapp 	 * supply Media Specific Data.
172987f4fa15SMartin Blapp 	 */
173087f4fa15SMartin Blapp 	if (l->dc_sia_code & DC_SIA_CODE_EXT) {
17315c1cfac4SBill Paul 		m->dc_gp_len = 2;
173287f4fa15SMartin Blapp 		m->dc_gp_ptr =
173387f4fa15SMartin Blapp 		(u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl;
173487f4fa15SMartin Blapp 	} else {
173587f4fa15SMartin Blapp 		m->dc_gp_len = 2;
173687f4fa15SMartin Blapp 		m->dc_gp_ptr =
173787f4fa15SMartin Blapp 		(u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl;
173887f4fa15SMartin Blapp 	}
17395c1cfac4SBill Paul 
17405c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17415c1cfac4SBill Paul 	sc->dc_mi = m;
17425c1cfac4SBill Paul 
17435c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SIA;
17445c1cfac4SBill Paul }
17455c1cfac4SBill Paul 
1746e3d2833aSAlfred Perlstein static void
17470934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l)
17485c1cfac4SBill Paul {
17495c1cfac4SBill Paul 	struct dc_mediainfo *m;
17505c1cfac4SBill Paul 
17510934f18aSMaxime Henrion 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO);
17525c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT)
17535c1cfac4SBill Paul 		m->dc_media = IFM_100_TX;
17545c1cfac4SBill Paul 
17555c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX)
17565c1cfac4SBill Paul 		m->dc_media = IFM_100_TX | IFM_FDX;
17575c1cfac4SBill Paul 
17585c1cfac4SBill Paul 	m->dc_gp_len = 2;
17595c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl;
17605c1cfac4SBill Paul 
17615c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17625c1cfac4SBill Paul 	sc->dc_mi = m;
17635c1cfac4SBill Paul 
17645c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SYM;
17655c1cfac4SBill Paul }
17665c1cfac4SBill Paul 
1767e3d2833aSAlfred Perlstein static void
17680934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l)
17695c1cfac4SBill Paul {
17705c1cfac4SBill Paul 	struct dc_mediainfo *m;
17710934f18aSMaxime Henrion 	u_int8_t *p;
17725c1cfac4SBill Paul 
17730934f18aSMaxime Henrion 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO);
17745c1cfac4SBill Paul 	/* We abuse IFM_AUTO to represent MII. */
17755c1cfac4SBill Paul 	m->dc_media = IFM_AUTO;
17765c1cfac4SBill Paul 	m->dc_gp_len = l->dc_gpr_len;
17775c1cfac4SBill Paul 
17785c1cfac4SBill Paul 	p = (u_int8_t *)l;
17795c1cfac4SBill Paul 	p += sizeof(struct dc_eblock_mii);
17805c1cfac4SBill Paul 	m->dc_gp_ptr = p;
17815c1cfac4SBill Paul 	p += 2 * l->dc_gpr_len;
17825c1cfac4SBill Paul 	m->dc_reset_len = *p;
17835c1cfac4SBill Paul 	p++;
17845c1cfac4SBill Paul 	m->dc_reset_ptr = p;
17855c1cfac4SBill Paul 
17865c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17875c1cfac4SBill Paul 	sc->dc_mi = m;
17885c1cfac4SBill Paul }
17895c1cfac4SBill Paul 
17902c876e15SPoul-Henning Kamp static void
17910934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits)
17923097aa70SWarner Losh {
17933097aa70SWarner Losh 	int size;
17943097aa70SWarner Losh 
17953097aa70SWarner Losh 	size = 2 << bits;
17963097aa70SWarner Losh 	sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT);
17973097aa70SWarner Losh 	dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0);
17983097aa70SWarner Losh }
17993097aa70SWarner Losh 
1800e3d2833aSAlfred Perlstein static void
18010934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc)
18025c1cfac4SBill Paul {
18035c1cfac4SBill Paul 	struct dc_leaf_hdr *lhdr;
18045c1cfac4SBill Paul 	struct dc_eblock_hdr *hdr;
18050934f18aSMaxime Henrion 	int have_mii, i, loff;
18065c1cfac4SBill Paul 	char *ptr;
18075c1cfac4SBill Paul 
1808f956e0b3SMartin Blapp 	have_mii = 0;
18095c1cfac4SBill Paul 	loff = sc->dc_srom[27];
18105c1cfac4SBill Paul 	lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]);
18115c1cfac4SBill Paul 
18125c1cfac4SBill Paul 	ptr = (char *)lhdr;
18135c1cfac4SBill Paul 	ptr += sizeof(struct dc_leaf_hdr) - 1;
1814f956e0b3SMartin Blapp 	/*
1815f956e0b3SMartin Blapp 	 * Look if we got a MII media block.
1816f956e0b3SMartin Blapp 	 */
1817f956e0b3SMartin Blapp 	for (i = 0; i < lhdr->dc_mcnt; i++) {
1818f956e0b3SMartin Blapp 		hdr = (struct dc_eblock_hdr *)ptr;
1819f956e0b3SMartin Blapp 		if (hdr->dc_type == DC_EBLOCK_MII)
1820f956e0b3SMartin Blapp 		    have_mii++;
1821f956e0b3SMartin Blapp 
1822f956e0b3SMartin Blapp 		ptr += (hdr->dc_len & 0x7F);
1823f956e0b3SMartin Blapp 		ptr++;
1824f956e0b3SMartin Blapp 	}
1825f956e0b3SMartin Blapp 
1826f956e0b3SMartin Blapp 	/*
1827f956e0b3SMartin Blapp 	 * Do the same thing again. Only use SIA and SYM media
1828f956e0b3SMartin Blapp 	 * blocks if no MII media block is available.
1829f956e0b3SMartin Blapp 	 */
1830f956e0b3SMartin Blapp 	ptr = (char *)lhdr;
1831f956e0b3SMartin Blapp 	ptr += sizeof(struct dc_leaf_hdr) - 1;
18325c1cfac4SBill Paul 	for (i = 0; i < lhdr->dc_mcnt; i++) {
18335c1cfac4SBill Paul 		hdr = (struct dc_eblock_hdr *)ptr;
18345c1cfac4SBill Paul 		switch (hdr->dc_type) {
18355c1cfac4SBill Paul 		case DC_EBLOCK_MII:
18365c1cfac4SBill Paul 			dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr);
18375c1cfac4SBill Paul 			break;
18385c1cfac4SBill Paul 		case DC_EBLOCK_SIA:
1839f956e0b3SMartin Blapp 			if (! have_mii)
1840f956e0b3SMartin Blapp 				dc_decode_leaf_sia(sc,
1841f956e0b3SMartin Blapp 				    (struct dc_eblock_sia *)hdr);
18425c1cfac4SBill Paul 			break;
18435c1cfac4SBill Paul 		case DC_EBLOCK_SYM:
1844f956e0b3SMartin Blapp 			if (! have_mii)
1845f956e0b3SMartin Blapp 				dc_decode_leaf_sym(sc,
1846f956e0b3SMartin Blapp 				    (struct dc_eblock_sym *)hdr);
18475c1cfac4SBill Paul 			break;
18485c1cfac4SBill Paul 		default:
18495c1cfac4SBill Paul 			/* Don't care. Yet. */
18505c1cfac4SBill Paul 			break;
18515c1cfac4SBill Paul 		}
18525c1cfac4SBill Paul 		ptr += (hdr->dc_len & 0x7F);
18535c1cfac4SBill Paul 		ptr++;
18545c1cfac4SBill Paul 	}
18555c1cfac4SBill Paul }
18565c1cfac4SBill Paul 
185756e5e7aeSMaxime Henrion static void
185856e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
185956e5e7aeSMaxime Henrion {
186056e5e7aeSMaxime Henrion 	u_int32_t *paddr;
186156e5e7aeSMaxime Henrion 
186256e5e7aeSMaxime Henrion 	KASSERT(nseg == 1, ("wrong number of segments, should be 1"));
186356e5e7aeSMaxime Henrion 	paddr = arg;
186456e5e7aeSMaxime Henrion 	*paddr = segs->ds_addr;
186556e5e7aeSMaxime Henrion }
186656e5e7aeSMaxime Henrion 
186796f2e892SBill Paul /*
186896f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
186996f2e892SBill Paul  * setup and ethernet/BPF attach.
187096f2e892SBill Paul  */
1871e3d2833aSAlfred Perlstein static int
18720934f18aSMaxime Henrion dc_attach(device_t dev)
187396f2e892SBill Paul {
1874d1ce9105SBill Paul 	int tmp = 0;
187596f2e892SBill Paul 	u_char eaddr[ETHER_ADDR_LEN];
187696f2e892SBill Paul 	u_int32_t command;
187796f2e892SBill Paul 	struct dc_softc *sc;
187896f2e892SBill Paul 	struct ifnet *ifp;
187996f2e892SBill Paul 	u_int32_t revision;
188096f2e892SBill Paul 	int unit, error = 0, rid, mac_offset;
188156e5e7aeSMaxime Henrion 	int i;
1882e7b01d07SWarner Losh 	u_int8_t *mac;
188396f2e892SBill Paul 
188496f2e892SBill Paul 	sc = device_get_softc(dev);
188596f2e892SBill Paul 	unit = device_get_unit(dev);
188696f2e892SBill Paul 
18876008862bSJohn Baldwin 	mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
18886008862bSJohn Baldwin 	    MTX_DEF | MTX_RECURSE);
1889b84e866aSWarner Losh #ifndef BURN_BRIDGES
189096f2e892SBill Paul 	/*
189196f2e892SBill Paul 	 * Handle power management nonsense.
189296f2e892SBill Paul 	 */
189396f2e892SBill Paul 	dc_acpi(dev);
1894b84e866aSWarner Losh #endif
189596f2e892SBill Paul 	/*
189696f2e892SBill Paul 	 * Map control/status registers.
189796f2e892SBill Paul 	 */
189807f65363SBill Paul 	pci_enable_busmaster(dev);
189996f2e892SBill Paul 
190096f2e892SBill Paul 	rid = DC_RID;
190196f2e892SBill Paul 	sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid,
190296f2e892SBill Paul 	    0, ~0, 1, RF_ACTIVE);
190396f2e892SBill Paul 
190496f2e892SBill Paul 	if (sc->dc_res == NULL) {
190596f2e892SBill Paul 		printf("dc%d: couldn't map ports/memory\n", unit);
190696f2e892SBill Paul 		error = ENXIO;
1907608654d4SNate Lawson 		goto fail;
190896f2e892SBill Paul 	}
190996f2e892SBill Paul 
191096f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
191196f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
191296f2e892SBill Paul 
19130934f18aSMaxime Henrion 	/* Allocate interrupt. */
191454f1f1d1SNate Lawson 	rid = 0;
191554f1f1d1SNate Lawson 	sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
191654f1f1d1SNate Lawson 	    RF_SHAREABLE | RF_ACTIVE);
191754f1f1d1SNate Lawson 
191854f1f1d1SNate Lawson 	if (sc->dc_irq == NULL) {
191954f1f1d1SNate Lawson 		printf("dc%d: couldn't map interrupt\n", unit);
192054f1f1d1SNate Lawson 		error = ENXIO;
192154f1f1d1SNate Lawson 		goto fail;
192254f1f1d1SNate Lawson 	}
192354f1f1d1SNate Lawson 
192496f2e892SBill Paul 	/* Need this info to decide on a chip type. */
192596f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
192696f2e892SBill Paul 	revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF;
192796f2e892SBill Paul 
19286d0dd931SWarner Losh 	/* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */
1929eecb3844SMartin Blapp 	if (sc->dc_info->dc_did != DC_DEVICEID_82C168 &&
1930eecb3844SMartin Blapp 	   sc->dc_info->dc_did != DC_DEVICEID_X3201)
1931eecb3844SMartin Blapp 		dc_eeprom_width(sc);
1932eecb3844SMartin Blapp 
193396f2e892SBill Paul 	switch (sc->dc_info->dc_did) {
193496f2e892SBill Paul 	case DC_DEVICEID_21143:
193596f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
193696f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
1937042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
19385c1cfac4SBill Paul 		/* Save EEPROM contents so we can parse them later. */
19393097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
194096f2e892SBill Paul 		break;
194138deb45fSTom Rhodes 	case DC_DEVICEID_DM9009:
194296f2e892SBill Paul 	case DC_DEVICEID_DM9100:
194396f2e892SBill Paul 	case DC_DEVICEID_DM9102:
194496f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1945318a72d7SBill Paul 		sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS;
1946318a72d7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD;
19477dfdc26cSMartin Blapp 		sc->dc_flags |= DC_TX_ALIGN;
19484a80e74bSMartin Blapp 		sc->dc_pmode = DC_PMODE_MII;
19490a46b1dcSBill Paul 		/* Increase the latency timer value. */
19500a46b1dcSBill Paul 		command = pci_read_config(dev, DC_PCI_CFLT, 4);
19510a46b1dcSBill Paul 		command &= 0xFFFF00FF;
19520a46b1dcSBill Paul 		command |= 0x00008000;
19530a46b1dcSBill Paul 		pci_write_config(dev, DC_PCI_CFLT, command, 4);
195496f2e892SBill Paul 		break;
195596f2e892SBill Paul 	case DC_DEVICEID_AL981:
195696f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
195796f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
195896f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
195996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
19603097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
196196f2e892SBill Paul 		break;
196296f2e892SBill Paul 	case DC_DEVICEID_AN985:
1963e351d778SMartin Blapp 	case DC_DEVICEID_ADM9511:
1964e351d778SMartin Blapp 	case DC_DEVICEID_ADM9513:
19654c16d09eSWarner Losh 	case DC_DEVICEID_FA511:
196641fced74SPeter Wemm 	case DC_DEVICEID_FE2500:
1967fa167b8eSBill Paul 	case DC_DEVICEID_EN2242:
1968948c244dSWarner Losh 	case DC_DEVICEID_HAWKING_PN672TX:
19697eac366bSMartin Blapp 	case DC_DEVICEID_3CSOHOB:
1970e7b9ab3aSBill Paul 	case DC_DEVICEID_MSMN120:
1971e7b9ab3aSBill Paul 	case DC_DEVICEID_MSMN130_FAKE: /* XXX avoid collision with PNIC*/
197296f2e892SBill Paul 		sc->dc_type = DC_TYPE_AN985;
1973acc1bcccSMartin Blapp 		sc->dc_flags |= DC_64BIT_HASH;
197496f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
197596f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
197696f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
1977129eaf79SMartin Blapp 		/* Don't read SROM for - auto-loaded on reset */
197896f2e892SBill Paul 		break;
197996f2e892SBill Paul 	case DC_DEVICEID_98713:
198096f2e892SBill Paul 	case DC_DEVICEID_98713_CP:
198196f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
198296f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
198396f2e892SBill Paul 		}
1984318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
198596f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
1986318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1987318b02fdSBill Paul 		}
1988318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
198996f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
199096f2e892SBill Paul 		break;
199196f2e892SBill Paul 	case DC_DEVICEID_987x5:
19929ca710f6SJeroen Ruigrok van der Werven 	case DC_DEVICEID_EN1217:
199379d11e09SBill Paul 		/*
199479d11e09SBill Paul 		 * Macronix MX98715AEC-C/D/E parts have only a
199579d11e09SBill Paul 		 * 128-bit hash table. We need to deal with these
199679d11e09SBill Paul 		 * in the same manner as the PNIC II so that we
199779d11e09SBill Paul 		 * get the right number of bits out of the
199879d11e09SBill Paul 		 * CRC routine.
199979d11e09SBill Paul 		 */
200079d11e09SBill Paul 		if (revision >= DC_REVISION_98715AEC_C &&
200179d11e09SBill Paul 		    revision < DC_REVISION_98725)
200279d11e09SBill Paul 			sc->dc_flags |= DC_128BIT_HASH;
200396f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
200496f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
2005318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY;
200696f2e892SBill Paul 		break;
2007ead7cde9SBill Paul 	case DC_DEVICEID_98727:
2008ead7cde9SBill Paul 		sc->dc_type = DC_TYPE_987x5;
2009ead7cde9SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
2010ead7cde9SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY;
2011ead7cde9SBill Paul 		break;
201296f2e892SBill Paul 	case DC_DEVICEID_82C115:
201396f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
201479d11e09SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH;
2015318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY;
201696f2e892SBill Paul 		break;
201796f2e892SBill Paul 	case DC_DEVICEID_82C168:
201896f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
201991cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS;
202096f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
202196f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
202296f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
202396f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
202496f2e892SBill Paul 		break;
202596f2e892SBill Paul 	case DC_DEVICEID_AX88140A:
202696f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
202796f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG;
202896f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
202996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
203096f2e892SBill Paul 		break;
2031feb78939SJonathan Chen 	case DC_DEVICEID_X3201:
2032feb78939SJonathan Chen 		sc->dc_type = DC_TYPE_XIRCOM;
20332dfc960aSLuigi Rizzo 		sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE |
20342dfc960aSLuigi Rizzo 				DC_TX_ALIGN;
2035feb78939SJonathan Chen 		/*
2036feb78939SJonathan Chen 		 * We don't actually need to coalesce, but we're doing
2037feb78939SJonathan Chen 		 * it to obtain a double word aligned buffer.
20382dfc960aSLuigi Rizzo 		 * The DC_TX_COALESCE flag is required.
2039feb78939SJonathan Chen 		 */
20403097aa70SWarner Losh 		sc->dc_pmode = DC_PMODE_MII;
2041feb78939SJonathan Chen 		break;
20421af8bec7SBill Paul 	case DC_DEVICEID_RS7112:
20431af8bec7SBill Paul 		sc->dc_type = DC_TYPE_CONEXANT;
20441af8bec7SBill Paul 		sc->dc_flags |= DC_TX_INTR_ALWAYS;
20451af8bec7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
20461af8bec7SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
20473097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
20481af8bec7SBill Paul 		break;
204996f2e892SBill Paul 	default:
205096f2e892SBill Paul 		printf("dc%d: unknown device: %x\n", sc->dc_unit,
205196f2e892SBill Paul 		    sc->dc_info->dc_did);
205296f2e892SBill Paul 		break;
205396f2e892SBill Paul 	}
205496f2e892SBill Paul 
205596f2e892SBill Paul 	/* Save the cache line size. */
205688d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
205788d739dcSBill Paul 		sc->dc_cachesize = 0;
205888d739dcSBill Paul 	else
205988d739dcSBill Paul 		sc->dc_cachesize = pci_read_config(dev,
206088d739dcSBill Paul 		    DC_PCI_CFLT, 4) & 0xFF;
206196f2e892SBill Paul 
206296f2e892SBill Paul 	/* Reset the adapter. */
206396f2e892SBill Paul 	dc_reset(sc);
206496f2e892SBill Paul 
206596f2e892SBill Paul 	/* Take 21143 out of snooze mode */
2066feb78939SJonathan Chen 	if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) {
206796f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
206896f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE);
206996f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
207096f2e892SBill Paul 	}
207196f2e892SBill Paul 
207296f2e892SBill Paul 	/*
207396f2e892SBill Paul 	 * Try to learn something about the supported media.
207496f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
207596f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
207696f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
207796f2e892SBill Paul 	 * Intel 21143.
207896f2e892SBill Paul 	 */
20795c1cfac4SBill Paul 	if (DC_IS_INTEL(sc))
20805c1cfac4SBill Paul 		dc_parse_21143_srom(sc);
20815c1cfac4SBill Paul 	else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
208296f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
208396f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
208496f2e892SBill Paul 		else
208596f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
208696f2e892SBill Paul 	} else if (!sc->dc_pmode)
208796f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
208896f2e892SBill Paul 
208996f2e892SBill Paul 	/*
209096f2e892SBill Paul 	 * Get station address from the EEPROM.
209196f2e892SBill Paul 	 */
209296f2e892SBill Paul 	switch(sc->dc_type) {
209396f2e892SBill Paul 	case DC_TYPE_98713:
209496f2e892SBill Paul 	case DC_TYPE_98713A:
209596f2e892SBill Paul 	case DC_TYPE_987x5:
209696f2e892SBill Paul 	case DC_TYPE_PNICII:
209796f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
209896f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
209996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
210096f2e892SBill Paul 		break;
210196f2e892SBill Paul 	case DC_TYPE_PNIC:
210296f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
210396f2e892SBill Paul 		break;
210496f2e892SBill Paul 	case DC_TYPE_DM9102:
210596f2e892SBill Paul 	case DC_TYPE_21143:
210696f2e892SBill Paul 	case DC_TYPE_ASIX:
210796f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
210896f2e892SBill Paul 		break;
210996f2e892SBill Paul 	case DC_TYPE_AL981:
211096f2e892SBill Paul 	case DC_TYPE_AN985:
2111129eaf79SMartin Blapp 		*(u_int32_t *)(&eaddr[0]) = CSR_READ_4(sc, DC_AL_PAR0);
2112129eaf79SMartin Blapp 		*(u_int16_t *)(&eaddr[4]) = CSR_READ_4(sc, DC_AL_PAR1);
211396f2e892SBill Paul 		break;
21141af8bec7SBill Paul 	case DC_TYPE_CONEXANT:
21150934f18aSMaxime Henrion 		bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr,
21160934f18aSMaxime Henrion 		    ETHER_ADDR_LEN);
21171af8bec7SBill Paul 		break;
2118feb78939SJonathan Chen 	case DC_TYPE_XIRCOM:
21190934f18aSMaxime Henrion 		/* The MAC comes from the CIS. */
2120e7b01d07SWarner Losh 		mac = pci_get_ether(dev);
2121e7b01d07SWarner Losh 		if (!mac) {
2122e7b01d07SWarner Losh 			device_printf(dev, "No station address in CIS!\n");
2123608654d4SNate Lawson 			error = ENXIO;
2124e7b01d07SWarner Losh 			goto fail;
2125e7b01d07SWarner Losh 		}
2126e7b01d07SWarner Losh 		bcopy(mac, eaddr, ETHER_ADDR_LEN);
2127feb78939SJonathan Chen 		break;
212896f2e892SBill Paul 	default:
212996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
213096f2e892SBill Paul 		break;
213196f2e892SBill Paul 	}
213296f2e892SBill Paul 
213396f2e892SBill Paul 	/*
213496f2e892SBill Paul 	 * A 21143 or clone chip was detected. Inform the world.
213596f2e892SBill Paul 	 */
213696f2e892SBill Paul 	printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":");
213796f2e892SBill Paul 
213896f2e892SBill Paul 	sc->dc_unit = unit;
21390934f18aSMaxime Henrion 	bcopy(eaddr, &sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
214096f2e892SBill Paul 
214156e5e7aeSMaxime Henrion 	/* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */
214256e5e7aeSMaxime Henrion 	error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT,
214356e5e7aeSMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct dc_list_data), 1,
214456e5e7aeSMaxime Henrion 	    sizeof(struct dc_list_data), 0, NULL, NULL, &sc->dc_ltag);
214556e5e7aeSMaxime Henrion 	if (error) {
214656e5e7aeSMaxime Henrion 		printf("dc%d: failed to allocate busdma tag\n", unit);
214756e5e7aeSMaxime Henrion 		error = ENXIO;
214856e5e7aeSMaxime Henrion 		goto fail;
214956e5e7aeSMaxime Henrion 	}
215056e5e7aeSMaxime Henrion 	error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata,
2151aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap);
215256e5e7aeSMaxime Henrion 	if (error) {
215356e5e7aeSMaxime Henrion 		printf("dc%d: failed to allocate DMA safe memory\n", unit);
215456e5e7aeSMaxime Henrion 		error = ENXIO;
215556e5e7aeSMaxime Henrion 		goto fail;
215656e5e7aeSMaxime Henrion 	}
215756e5e7aeSMaxime Henrion 	error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata,
215856e5e7aeSMaxime Henrion 	    sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr,
215956e5e7aeSMaxime Henrion 	    BUS_DMA_NOWAIT);
216056e5e7aeSMaxime Henrion 	if (error) {
216156e5e7aeSMaxime Henrion 		printf("dc%d: cannot get address of the descriptors\n", unit);
216256e5e7aeSMaxime Henrion 		error = ENXIO;
216356e5e7aeSMaxime Henrion 		goto fail;
216456e5e7aeSMaxime Henrion 	}
216596f2e892SBill Paul 
216656e5e7aeSMaxime Henrion 	/*
216756e5e7aeSMaxime Henrion 	 * Allocate a busdma tag and DMA safe memory for the multicast
216856e5e7aeSMaxime Henrion 	 * setup frame.
216956e5e7aeSMaxime Henrion 	 */
217056e5e7aeSMaxime Henrion 	error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT,
217156e5e7aeSMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1,
217256e5e7aeSMaxime Henrion 	    DC_SFRAME_LEN + DC_MIN_FRAMELEN, 0, NULL, NULL, &sc->dc_stag);
217356e5e7aeSMaxime Henrion 	if (error) {
217456e5e7aeSMaxime Henrion 		printf("dc%d: failed to allocate busdma tag\n", unit);
217556e5e7aeSMaxime Henrion 		error = ENXIO;
217656e5e7aeSMaxime Henrion 		goto fail;
217756e5e7aeSMaxime Henrion 	}
217856e5e7aeSMaxime Henrion 	error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf,
217956e5e7aeSMaxime Henrion 	    BUS_DMA_NOWAIT, &sc->dc_smap);
218056e5e7aeSMaxime Henrion 	if (error) {
218156e5e7aeSMaxime Henrion 		printf("dc%d: failed to allocate DMA safe memory\n", unit);
218256e5e7aeSMaxime Henrion 		error = ENXIO;
218356e5e7aeSMaxime Henrion 		goto fail;
218456e5e7aeSMaxime Henrion 	}
218556e5e7aeSMaxime Henrion 	error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf,
218656e5e7aeSMaxime Henrion 	    DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT);
218756e5e7aeSMaxime Henrion 	if (error) {
218856e5e7aeSMaxime Henrion 		printf("dc%d: cannot get address of the descriptors\n", unit);
218996f2e892SBill Paul 		error = ENXIO;
219096f2e892SBill Paul 		goto fail;
219196f2e892SBill Paul 	}
219296f2e892SBill Paul 
219356e5e7aeSMaxime Henrion 	/* Allocate a busdma tag for mbufs. */
219456e5e7aeSMaxime Henrion 	error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT,
219556e5e7aeSMaxime Henrion 	    BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * DC_TX_LIST_CNT,
219656e5e7aeSMaxime Henrion 	    DC_TX_LIST_CNT, MCLBYTES, 0, NULL, NULL, &sc->dc_mtag);
219756e5e7aeSMaxime Henrion 	if (error) {
219856e5e7aeSMaxime Henrion 		printf("dc%d: failed to allocate busdma tag\n", unit);
219956e5e7aeSMaxime Henrion 		error = ENXIO;
220056e5e7aeSMaxime Henrion 		goto fail;
220156e5e7aeSMaxime Henrion 	}
220256e5e7aeSMaxime Henrion 
220356e5e7aeSMaxime Henrion 	/* Create the TX/RX busdma maps. */
220456e5e7aeSMaxime Henrion 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
220556e5e7aeSMaxime Henrion 		error = bus_dmamap_create(sc->dc_mtag, 0,
220656e5e7aeSMaxime Henrion 		    &sc->dc_cdata.dc_tx_map[i]);
220756e5e7aeSMaxime Henrion 		if (error) {
220856e5e7aeSMaxime Henrion 			printf("dc%d: failed to init TX ring\n", unit);
220956e5e7aeSMaxime Henrion 			error = ENXIO;
221056e5e7aeSMaxime Henrion 			goto fail;
221156e5e7aeSMaxime Henrion 		}
221256e5e7aeSMaxime Henrion 	}
221356e5e7aeSMaxime Henrion 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
221456e5e7aeSMaxime Henrion 		error = bus_dmamap_create(sc->dc_mtag, 0,
221556e5e7aeSMaxime Henrion 		    &sc->dc_cdata.dc_rx_map[i]);
221656e5e7aeSMaxime Henrion 		if (error) {
221756e5e7aeSMaxime Henrion 			printf("dc%d: failed to init RX ring\n", unit);
221856e5e7aeSMaxime Henrion 			error = ENXIO;
221956e5e7aeSMaxime Henrion 			goto fail;
222056e5e7aeSMaxime Henrion 		}
222156e5e7aeSMaxime Henrion 	}
222256e5e7aeSMaxime Henrion 	error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap);
222356e5e7aeSMaxime Henrion 	if (error) {
222456e5e7aeSMaxime Henrion 		printf("dc%d: failed to init RX ring\n", unit);
222556e5e7aeSMaxime Henrion 		error = ENXIO;
222656e5e7aeSMaxime Henrion 		goto fail;
222756e5e7aeSMaxime Henrion 	}
222896f2e892SBill Paul 
222996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
223096f2e892SBill Paul 	ifp->if_softc = sc;
223196f2e892SBill Paul 	ifp->if_unit = unit;
223296f2e892SBill Paul 	ifp->if_name = "dc";
2233feb78939SJonathan Chen 	/* XXX: bleah, MTU gets overwritten in ether_ifattach() */
223496f2e892SBill Paul 	ifp->if_mtu = ETHERMTU;
223596f2e892SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
223696f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
223796f2e892SBill Paul 	ifp->if_start = dc_start;
223896f2e892SBill Paul 	ifp->if_watchdog = dc_watchdog;
223996f2e892SBill Paul 	ifp->if_init = dc_init;
224096f2e892SBill Paul 	ifp->if_baudrate = 10000000;
224196f2e892SBill Paul 	ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1;
224296f2e892SBill Paul 
224396f2e892SBill Paul 	/*
22445c1cfac4SBill Paul 	 * Do MII setup. If this is a 21143, check for a PHY on the
22455c1cfac4SBill Paul 	 * MII bus after applying any necessary fixups to twiddle the
22465c1cfac4SBill Paul 	 * GPIO bits. If we don't end up finding a PHY, restore the
22475c1cfac4SBill Paul 	 * old selection (SIA only or SIA/SYM) and attach the dcphy
22485c1cfac4SBill Paul 	 * driver instead.
224996f2e892SBill Paul 	 */
22505c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
22515c1cfac4SBill Paul 		dc_apply_fixup(sc, IFM_AUTO);
22525c1cfac4SBill Paul 		tmp = sc->dc_pmode;
22535c1cfac4SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
22545c1cfac4SBill Paul 	}
22555c1cfac4SBill Paul 
225696f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
225796f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
225896f2e892SBill Paul 
225996f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
22605c1cfac4SBill Paul 		sc->dc_pmode = tmp;
22615c1cfac4SBill Paul 		if (sc->dc_pmode != DC_PMODE_SIA)
226296f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
2263042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
226496f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
226596f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
226678999dd1SBill Paul 		/*
226778999dd1SBill Paul 		 * For non-MII cards, we need to have the 21143
226878999dd1SBill Paul 		 * drive the LEDs. Except there are some systems
226978999dd1SBill Paul 		 * like the NEC VersaPro NoteBook PC which have no
227078999dd1SBill Paul 		 * LEDs, and twiddling these bits has adverse effects
227178999dd1SBill Paul 		 * on them. (I.e. you suddenly can't get a link.)
227278999dd1SBill Paul 		 */
227378999dd1SBill Paul 		if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033)
227478999dd1SBill Paul 			sc->dc_flags |= DC_TULIP_LEDS;
227596f2e892SBill Paul 		error = 0;
227696f2e892SBill Paul 	}
227796f2e892SBill Paul 
227896f2e892SBill Paul 	if (error) {
227996f2e892SBill Paul 		printf("dc%d: MII without any PHY!\n", sc->dc_unit);
228096f2e892SBill Paul 		goto fail;
228196f2e892SBill Paul 	}
228296f2e892SBill Paul 
2283feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
2284feb78939SJonathan Chen 		/*
2285feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
2286feb78939SJonathan Chen 		 * can talk to the MII.
2287feb78939SJonathan Chen 		 */
2288feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
2289feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2290feb78939SJonathan Chen 		DELAY(10);
2291feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
2292feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2293feb78939SJonathan Chen 		DELAY(10);
2294feb78939SJonathan Chen 	}
2295feb78939SJonathan Chen 
2296028a8491SMartin Blapp 	if (DC_IS_ADMTEK(sc)) {
2297028a8491SMartin Blapp 		/*
2298028a8491SMartin Blapp 		 * Set automatic TX underrun recovery for the ADMtek chips
2299028a8491SMartin Blapp 		 */
2300028a8491SMartin Blapp 		DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR);
2301028a8491SMartin Blapp 	}
2302028a8491SMartin Blapp 
230396f2e892SBill Paul 	/*
2304db40c1aeSDoug Ambrisko 	 * Tell the upper layer(s) we support long frames.
2305db40c1aeSDoug Ambrisko 	 */
2306db40c1aeSDoug Ambrisko 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
23079ef8b520SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
2308db40c1aeSDoug Ambrisko 
2309c06eb4e2SSam Leffler 	callout_init(&sc->dc_stat_ch, IS_MPSAFE ? CALLOUT_MPSAFE : 0);
231096f2e892SBill Paul 
23115c1cfac4SBill Paul #ifdef SRM_MEDIA
2312510a809eSMike Smith 	sc->dc_srm_media = 0;
2313510a809eSMike Smith 
2314510a809eSMike Smith 	/* Remember the SRM console media setting */
2315510a809eSMike Smith 	if (DC_IS_INTEL(sc)) {
2316510a809eSMike Smith 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
2317510a809eSMike Smith 		command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE);
2318510a809eSMike Smith 		switch ((command >> 8) & 0xff) {
2319510a809eSMike Smith 		case 3:
2320510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T;
2321510a809eSMike Smith 			break;
2322510a809eSMike Smith 		case 4:
2323510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T | IFM_FDX;
2324510a809eSMike Smith 			break;
2325510a809eSMike Smith 		case 5:
2326510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX;
2327510a809eSMike Smith 			break;
2328510a809eSMike Smith 		case 6:
2329510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX | IFM_FDX;
2330510a809eSMike Smith 			break;
2331510a809eSMike Smith 		}
2332510a809eSMike Smith 		if (sc->dc_srm_media)
2333510a809eSMike Smith 			sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER;
2334510a809eSMike Smith 	}
2335510a809eSMike Smith #endif
2336510a809eSMike Smith 
2337608654d4SNate Lawson 	/*
2338608654d4SNate Lawson 	 * Call MI attach routine.
2339608654d4SNate Lawson 	 */
2340608654d4SNate Lawson 	ether_ifattach(ifp, eaddr);
2341608654d4SNate Lawson 
234254f1f1d1SNate Lawson 	/* Hook interrupt last to avoid having to lock softc */
2343608654d4SNate Lawson 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET |
2344608654d4SNate Lawson 	    (IS_MPSAFE ? INTR_MPSAFE : 0),
2345608654d4SNate Lawson 	    dc_intr, sc, &sc->dc_intrhand);
2346608654d4SNate Lawson 
2347608654d4SNate Lawson 	if (error) {
2348608654d4SNate Lawson 		printf("dc%d: couldn't set up irq\n", unit);
2349693f4477SNate Lawson 		ether_ifdetach(ifp);
235054f1f1d1SNate Lawson 		goto fail;
2351608654d4SNate Lawson 	}
2352510a809eSMike Smith 
235396f2e892SBill Paul fail:
235454f1f1d1SNate Lawson 	if (error)
235554f1f1d1SNate Lawson 		dc_detach(dev);
235696f2e892SBill Paul 	return (error);
235796f2e892SBill Paul }
235896f2e892SBill Paul 
2359693f4477SNate Lawson /*
2360693f4477SNate Lawson  * Shutdown hardware and free up resources. This can be called any
2361693f4477SNate Lawson  * time after the mutex has been initialized. It is called in both
2362693f4477SNate Lawson  * the error case in attach and the normal detach case so it needs
2363693f4477SNate Lawson  * to be careful about only freeing resources that have actually been
2364693f4477SNate Lawson  * allocated.
2365693f4477SNate Lawson  */
2366e3d2833aSAlfred Perlstein static int
23670934f18aSMaxime Henrion dc_detach(device_t dev)
236896f2e892SBill Paul {
236996f2e892SBill Paul 	struct dc_softc *sc;
237096f2e892SBill Paul 	struct ifnet *ifp;
23715c1cfac4SBill Paul 	struct dc_mediainfo *m;
237256e5e7aeSMaxime Henrion 	int i;
237396f2e892SBill Paul 
237496f2e892SBill Paul 	sc = device_get_softc(dev);
237559f47d29SJohn Baldwin 	KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized"));
2376d1ce9105SBill Paul 	DC_LOCK(sc);
2377d1ce9105SBill Paul 
237896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
237996f2e892SBill Paul 
2380693f4477SNate Lawson 	/* These should only be active if attach succeeded */
2381214073e5SWarner Losh 	if (device_is_attached(dev)) {
238296f2e892SBill Paul 		dc_stop(sc);
23839ef8b520SSam Leffler 		ether_ifdetach(ifp);
2384693f4477SNate Lawson 	}
2385693f4477SNate Lawson 	if (sc->dc_miibus)
238696f2e892SBill Paul 		device_delete_child(dev, sc->dc_miibus);
238754f1f1d1SNate Lawson 	bus_generic_detach(dev);
238896f2e892SBill Paul 
238954f1f1d1SNate Lawson 	if (sc->dc_intrhand)
239096f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
239154f1f1d1SNate Lawson 	if (sc->dc_irq)
239296f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
239354f1f1d1SNate Lawson 	if (sc->dc_res)
239496f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
239596f2e892SBill Paul 
239656e5e7aeSMaxime Henrion 	if (sc->dc_cdata.dc_sbuf != NULL)
239756e5e7aeSMaxime Henrion 		bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap);
239856e5e7aeSMaxime Henrion 	if (sc->dc_ldata != NULL)
239956e5e7aeSMaxime Henrion 		bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap);
240056e5e7aeSMaxime Henrion 	for (i = 0; i < DC_TX_LIST_CNT; i++)
240156e5e7aeSMaxime Henrion 		bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_tx_map[i]);
240256e5e7aeSMaxime Henrion 	for (i = 0; i < DC_RX_LIST_CNT; i++)
240356e5e7aeSMaxime Henrion 		bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]);
240456e5e7aeSMaxime Henrion 	bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap);
240556e5e7aeSMaxime Henrion 	if (sc->dc_stag)
240656e5e7aeSMaxime Henrion 		bus_dma_tag_destroy(sc->dc_stag);
240756e5e7aeSMaxime Henrion 	if (sc->dc_mtag)
240856e5e7aeSMaxime Henrion 		bus_dma_tag_destroy(sc->dc_mtag);
240956e5e7aeSMaxime Henrion 	if (sc->dc_ltag)
241056e5e7aeSMaxime Henrion 		bus_dma_tag_destroy(sc->dc_ltag);
241156e5e7aeSMaxime Henrion 
241296f2e892SBill Paul 	free(sc->dc_pnic_rx_buf, M_DEVBUF);
241396f2e892SBill Paul 
24145c1cfac4SBill Paul 	while (sc->dc_mi != NULL) {
24155c1cfac4SBill Paul 		m = sc->dc_mi->dc_next;
24165c1cfac4SBill Paul 		free(sc->dc_mi, M_DEVBUF);
24175c1cfac4SBill Paul 		sc->dc_mi = m;
24185c1cfac4SBill Paul 	}
24197efff076SWarner Losh 	free(sc->dc_srom, M_DEVBUF);
24205c1cfac4SBill Paul 
2421d1ce9105SBill Paul 	DC_UNLOCK(sc);
2422d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
242396f2e892SBill Paul 
242496f2e892SBill Paul 	return (0);
242596f2e892SBill Paul }
242696f2e892SBill Paul 
242796f2e892SBill Paul /*
242896f2e892SBill Paul  * Initialize the transmit descriptors.
242996f2e892SBill Paul  */
2430e3d2833aSAlfred Perlstein static int
24310934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc)
243296f2e892SBill Paul {
243396f2e892SBill Paul 	struct dc_chain_data *cd;
243496f2e892SBill Paul 	struct dc_list_data *ld;
243501faf54bSLuigi Rizzo 	int i, nexti;
243696f2e892SBill Paul 
243796f2e892SBill Paul 	cd = &sc->dc_cdata;
243896f2e892SBill Paul 	ld = sc->dc_ldata;
243996f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
2440b3811c95SMaxime Henrion 		if (i == DC_TX_LIST_CNT - 1)
2441b3811c95SMaxime Henrion 			nexti = 0;
2442b3811c95SMaxime Henrion 		else
2443b3811c95SMaxime Henrion 			nexti = i + 1;
2444af4358c7SMaxime Henrion 		ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti));
244596f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
244696f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
244796f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
244896f2e892SBill Paul 	}
244996f2e892SBill Paul 
245096f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
245156e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
245256e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
245396f2e892SBill Paul 	return (0);
245496f2e892SBill Paul }
245596f2e892SBill Paul 
245696f2e892SBill Paul 
245796f2e892SBill Paul /*
245896f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
245996f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
246096f2e892SBill Paul  * points back to the first.
246196f2e892SBill Paul  */
2462e3d2833aSAlfred Perlstein static int
24630934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc)
246496f2e892SBill Paul {
246596f2e892SBill Paul 	struct dc_chain_data *cd;
246696f2e892SBill Paul 	struct dc_list_data *ld;
246701faf54bSLuigi Rizzo 	int i, nexti;
246896f2e892SBill Paul 
246996f2e892SBill Paul 	cd = &sc->dc_cdata;
247096f2e892SBill Paul 	ld = sc->dc_ldata;
247196f2e892SBill Paul 
247296f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
247356e5e7aeSMaxime Henrion 		if (dc_newbuf(sc, i, 1) != 0)
247496f2e892SBill Paul 			return (ENOBUFS);
2475b3811c95SMaxime Henrion 		if (i == DC_RX_LIST_CNT - 1)
2476b3811c95SMaxime Henrion 			nexti = 0;
2477b3811c95SMaxime Henrion 		else
2478b3811c95SMaxime Henrion 			nexti = i + 1;
2479af4358c7SMaxime Henrion 		ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti));
248096f2e892SBill Paul 	}
248196f2e892SBill Paul 
248296f2e892SBill Paul 	cd->dc_rx_prod = 0;
248356e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
248456e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
248596f2e892SBill Paul 	return (0);
248696f2e892SBill Paul }
248796f2e892SBill Paul 
248856e5e7aeSMaxime Henrion static void
248956e5e7aeSMaxime Henrion dc_dma_map_rxbuf(arg, segs, nseg, mapsize, error)
249056e5e7aeSMaxime Henrion 	void *arg;
249156e5e7aeSMaxime Henrion 	bus_dma_segment_t *segs;
249256e5e7aeSMaxime Henrion 	int nseg;
249356e5e7aeSMaxime Henrion 	bus_size_t mapsize;
249456e5e7aeSMaxime Henrion 	int error;
249556e5e7aeSMaxime Henrion {
249656e5e7aeSMaxime Henrion 	struct dc_softc *sc;
249756e5e7aeSMaxime Henrion 	struct dc_desc *c;
249856e5e7aeSMaxime Henrion 
249956e5e7aeSMaxime Henrion 	sc = arg;
250056e5e7aeSMaxime Henrion 	c = &sc->dc_ldata->dc_rx_list[sc->dc_cdata.dc_rx_cur];
250156e5e7aeSMaxime Henrion 	if (error) {
250256e5e7aeSMaxime Henrion 		sc->dc_cdata.dc_rx_err = error;
250356e5e7aeSMaxime Henrion 		return;
250456e5e7aeSMaxime Henrion 	}
250556e5e7aeSMaxime Henrion 
250656e5e7aeSMaxime Henrion 	KASSERT(nseg == 1, ("wrong number of segments, should be 1"));
250756e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_rx_err = 0;
2508af4358c7SMaxime Henrion 	c->dc_data = htole32(segs->ds_addr);
250956e5e7aeSMaxime Henrion }
251056e5e7aeSMaxime Henrion 
251196f2e892SBill Paul /*
251296f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
251396f2e892SBill Paul  */
2514e3d2833aSAlfred Perlstein static int
251556e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc)
251696f2e892SBill Paul {
251756e5e7aeSMaxime Henrion 	struct mbuf *m_new;
251856e5e7aeSMaxime Henrion 	bus_dmamap_t tmp;
251956e5e7aeSMaxime Henrion 	int error;
252096f2e892SBill Paul 
252156e5e7aeSMaxime Henrion 	if (alloc) {
252256e5e7aeSMaxime Henrion 		m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
252340129585SLuigi Rizzo 		if (m_new == NULL)
252496f2e892SBill Paul 			return (ENOBUFS);
252596f2e892SBill Paul 	} else {
252656e5e7aeSMaxime Henrion 		m_new = sc->dc_cdata.dc_rx_chain[i];
252796f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
252896f2e892SBill Paul 	}
252956e5e7aeSMaxime Henrion 	m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
253096f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
253196f2e892SBill Paul 
253296f2e892SBill Paul 	/*
253396f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
253496f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
253596f2e892SBill Paul 	 * 82c169 chips.
253696f2e892SBill Paul 	 */
253796f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
25380934f18aSMaxime Henrion 		bzero(mtod(m_new, char *), m_new->m_len);
253996f2e892SBill Paul 
254056e5e7aeSMaxime Henrion 	/* No need to remap the mbuf if we're reusing it. */
254156e5e7aeSMaxime Henrion 	if (alloc) {
254256e5e7aeSMaxime Henrion 		sc->dc_cdata.dc_rx_cur = i;
254356e5e7aeSMaxime Henrion 		error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_sparemap,
254456e5e7aeSMaxime Henrion 		    m_new, dc_dma_map_rxbuf, sc, 0);
254556e5e7aeSMaxime Henrion 		if (error) {
254656e5e7aeSMaxime Henrion 			m_freem(m_new);
254756e5e7aeSMaxime Henrion 			return (error);
254856e5e7aeSMaxime Henrion 		}
254956e5e7aeSMaxime Henrion 		if (sc->dc_cdata.dc_rx_err != 0) {
255056e5e7aeSMaxime Henrion 			m_freem(m_new);
255156e5e7aeSMaxime Henrion 			return (sc->dc_cdata.dc_rx_err);
255256e5e7aeSMaxime Henrion 		}
255356e5e7aeSMaxime Henrion 		bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]);
255456e5e7aeSMaxime Henrion 		tmp = sc->dc_cdata.dc_rx_map[i];
255556e5e7aeSMaxime Henrion 		sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap;
255656e5e7aeSMaxime Henrion 		sc->dc_sparemap = tmp;
255796f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = m_new;
255856e5e7aeSMaxime Henrion 	}
255996f2e892SBill Paul 
2560af4358c7SMaxime Henrion 	sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN);
2561af4358c7SMaxime Henrion 	sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN);
256256e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i],
256356e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREREAD);
256456e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
256556e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
256696f2e892SBill Paul 	return (0);
256796f2e892SBill Paul }
256896f2e892SBill Paul 
256996f2e892SBill Paul /*
257096f2e892SBill Paul  * Grrrrr.
257196f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
257296f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
257396f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
257496f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
257596f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
257696f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
257796f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
257896f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
257996f2e892SBill Paul  *
258096f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
258196f2e892SBill Paul  * Here's what we know:
258296f2e892SBill Paul  *
258396f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
258496f2e892SBill Paul  *   descriptors uploaded.
258596f2e892SBill Paul  *
258696f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
258796f2e892SBill Paul  *   total data upload.
258896f2e892SBill Paul  *
258996f2e892SBill Paul  * - We know the size of the desired received frame because it will be
259096f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
259196f2e892SBill Paul  *
259296f2e892SBill Paul  * Here's what we do:
259396f2e892SBill Paul  *
259496f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
259596f2e892SBill Paul  *   This means that we know that the buffer contents should be all
259696f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
259796f2e892SBill Paul  *
259896f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
259996f2e892SBill Paul  *   ethernet CRC at the end.
260096f2e892SBill Paul  *
260196f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
260296f2e892SBill Paul  *
260396f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
260496f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
260596f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
260696f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
260796f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
260896f2e892SBill Paul  *   we won't be fooled.
260996f2e892SBill Paul  *
261096f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
261196f2e892SBill Paul  *   that value from the current pointer location. This brings us
261296f2e892SBill Paul  *   to the start of the actual received packet.
261396f2e892SBill Paul  *
261496f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
261596f2e892SBill Paul  *   frame length.
261696f2e892SBill Paul  *
261796f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
261896f2e892SBill Paul  * the time.
261996f2e892SBill Paul  */
262096f2e892SBill Paul 
262196f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG)
2622e3d2833aSAlfred Perlstein static void
26230934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx)
262496f2e892SBill Paul {
262596f2e892SBill Paul 	struct dc_desc *cur_rx;
262696f2e892SBill Paul 	struct dc_desc *c = NULL;
262796f2e892SBill Paul 	struct mbuf *m = NULL;
262896f2e892SBill Paul 	unsigned char *ptr;
262996f2e892SBill Paul 	int i, total_len;
263096f2e892SBill Paul 	u_int32_t rxstat = 0;
263196f2e892SBill Paul 
263296f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
263396f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
263496f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
26351edc4c46SMaxime Henrion 	bzero(ptr, DC_RXLEN * 5);
263696f2e892SBill Paul 
263796f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
263896f2e892SBill Paul 	while (1) {
263996f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
2640af4358c7SMaxime Henrion 		rxstat = le32toh(c->dc_status);
264196f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
264296f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
264396f2e892SBill Paul 		ptr += DC_RXLEN;
264496f2e892SBill Paul 		/* If this is the last buffer, break out. */
264596f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
264696f2e892SBill Paul 			break;
264756e5e7aeSMaxime Henrion 		dc_newbuf(sc, i, 0);
264896f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
264996f2e892SBill Paul 	}
265096f2e892SBill Paul 
265196f2e892SBill Paul 	/* Find the length of the actual receive frame. */
265296f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
265396f2e892SBill Paul 
265496f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
265596f2e892SBill Paul 	while (*ptr == 0x00)
265696f2e892SBill Paul 		ptr--;
265796f2e892SBill Paul 
265896f2e892SBill Paul 	/* Round off. */
265996f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
266096f2e892SBill Paul 		ptr -= 1;
266196f2e892SBill Paul 
266296f2e892SBill Paul 	/* Now find the start of the frame. */
266396f2e892SBill Paul 	ptr -= total_len;
266496f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
266596f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
266696f2e892SBill Paul 
266796f2e892SBill Paul 	/*
266896f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
266996f2e892SBill Paul 	 * the status word to make it look like a successful
267096f2e892SBill Paul 	 * frame reception.
267196f2e892SBill Paul 	 */
267256e5e7aeSMaxime Henrion 	dc_newbuf(sc, i, 0);
267396f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
2674af4358c7SMaxime Henrion 	cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG);
267596f2e892SBill Paul }
267696f2e892SBill Paul 
267796f2e892SBill Paul /*
267873bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
267973bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
268073bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
268173bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
268273bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
268373bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
268473bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
268573bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
268673bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
268773bf949cSBill Paul  */
2688e3d2833aSAlfred Perlstein static int
26890934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc)
269073bf949cSBill Paul {
269173bf949cSBill Paul 	struct dc_desc *cur_rx;
26920934f18aSMaxime Henrion 	int i, pos;
269373bf949cSBill Paul 
269473bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
269573bf949cSBill Paul 
269673bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
269773bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
2698af4358c7SMaxime Henrion 		if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN))
269973bf949cSBill Paul 			break;
270073bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
270173bf949cSBill Paul 	}
270273bf949cSBill Paul 
270373bf949cSBill Paul 	/* If the ring really is empty, then just return. */
270473bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
270573bf949cSBill Paul 		return (0);
270673bf949cSBill Paul 
270773bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
270873bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
270973bf949cSBill Paul 
271073bf949cSBill Paul 	return (EAGAIN);
271173bf949cSBill Paul }
271273bf949cSBill Paul 
271373bf949cSBill Paul /*
271496f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
271596f2e892SBill Paul  * the higher level protocols.
271696f2e892SBill Paul  */
2717e3d2833aSAlfred Perlstein static void
27180934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc)
271996f2e892SBill Paul {
272096f2e892SBill Paul 	struct mbuf *m;
272196f2e892SBill Paul 	struct ifnet *ifp;
272296f2e892SBill Paul 	struct dc_desc *cur_rx;
272396f2e892SBill Paul 	int i, total_len = 0;
272496f2e892SBill Paul 	u_int32_t rxstat;
272596f2e892SBill Paul 
272696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
272796f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
272896f2e892SBill Paul 
272956e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD);
2730af4358c7SMaxime Henrion 	while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) &
2731af4358c7SMaxime Henrion 	    DC_RXSTAT_OWN)) {
2732e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
273362f76486SMaxim Sobolev 		if (ifp->if_flags & IFF_POLLING) {
2734e4fc250cSLuigi Rizzo 			if (sc->rxcycles <= 0)
2735e4fc250cSLuigi Rizzo 				break;
2736e4fc250cSLuigi Rizzo 			sc->rxcycles--;
2737e4fc250cSLuigi Rizzo 		}
27380934f18aSMaxime Henrion #endif
273996f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
2740af4358c7SMaxime Henrion 		rxstat = le32toh(cur_rx->dc_status);
274196f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
274256e5e7aeSMaxime Henrion 		bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i],
274356e5e7aeSMaxime Henrion 		    BUS_DMASYNC_POSTREAD);
274496f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
274596f2e892SBill Paul 
274696f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
274796f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
274896f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
274996f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
275096f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
275196f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
275296f2e892SBill Paul 					continue;
275396f2e892SBill Paul 				}
275496f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
2755af4358c7SMaxime Henrion 				rxstat = le32toh(cur_rx->dc_status);
275696f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
275796f2e892SBill Paul 			}
275896f2e892SBill Paul 		}
275996f2e892SBill Paul 
276096f2e892SBill Paul 		/*
276196f2e892SBill Paul 		 * If an error occurs, update stats, clear the
276296f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
276396f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
2764db40c1aeSDoug Ambrisko 		 * comes up in the ring.  However, don't report long
27650934f18aSMaxime Henrion 		 * frames as errors since they could be vlans.
276696f2e892SBill Paul 		 */
2767db40c1aeSDoug Ambrisko 		if ((rxstat & DC_RXSTAT_RXERR)) {
2768db40c1aeSDoug Ambrisko 			if (!(rxstat & DC_RXSTAT_GIANT) ||
2769db40c1aeSDoug Ambrisko 			    (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE |
2770db40c1aeSDoug Ambrisko 				       DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN |
2771db40c1aeSDoug Ambrisko 				       DC_RXSTAT_RUNT   | DC_RXSTAT_DE))) {
277296f2e892SBill Paul 				ifp->if_ierrors++;
277396f2e892SBill Paul 				if (rxstat & DC_RXSTAT_COLLSEEN)
277496f2e892SBill Paul 					ifp->if_collisions++;
277556e5e7aeSMaxime Henrion 				dc_newbuf(sc, i, 0);
277696f2e892SBill Paul 				if (rxstat & DC_RXSTAT_CRCERR) {
277796f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
277896f2e892SBill Paul 					continue;
277996f2e892SBill Paul 				} else {
278096f2e892SBill Paul 					dc_init(sc);
278196f2e892SBill Paul 					return;
278296f2e892SBill Paul 				}
278396f2e892SBill Paul 			}
2784db40c1aeSDoug Ambrisko 		}
278596f2e892SBill Paul 
278696f2e892SBill Paul 		/* No errors; receive the packet. */
278796f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
278801faf54bSLuigi Rizzo #ifdef __i386__
278901faf54bSLuigi Rizzo 		/*
279001faf54bSLuigi Rizzo 		 * On the x86 we do not have alignment problems, so try to
279101faf54bSLuigi Rizzo 		 * allocate a new buffer for the receive ring, and pass up
279201faf54bSLuigi Rizzo 		 * the one where the packet is already, saving the expensive
279301faf54bSLuigi Rizzo 		 * copy done in m_devget().
279401faf54bSLuigi Rizzo 		 * If we are on an architecture with alignment problems, or
279501faf54bSLuigi Rizzo 		 * if the allocation fails, then use m_devget and leave the
279601faf54bSLuigi Rizzo 		 * existing buffer in the receive ring.
279701faf54bSLuigi Rizzo 		 */
279856e5e7aeSMaxime Henrion 		if (dc_quick && dc_newbuf(sc, i, 1) == 0) {
279901faf54bSLuigi Rizzo 			m->m_pkthdr.rcvif = ifp;
280001faf54bSLuigi Rizzo 			m->m_pkthdr.len = m->m_len = total_len;
280101faf54bSLuigi Rizzo 			DC_INC(i, DC_RX_LIST_CNT);
280201faf54bSLuigi Rizzo 		} else
280301faf54bSLuigi Rizzo #endif
280401faf54bSLuigi Rizzo 		{
280501faf54bSLuigi Rizzo 			struct mbuf *m0;
280696f2e892SBill Paul 
280701faf54bSLuigi Rizzo 			m0 = m_devget(mtod(m, char *), total_len,
280801faf54bSLuigi Rizzo 				ETHER_ALIGN, ifp, NULL);
280956e5e7aeSMaxime Henrion 			dc_newbuf(sc, i, 0);
281096f2e892SBill Paul 			DC_INC(i, DC_RX_LIST_CNT);
281196f2e892SBill Paul 			if (m0 == NULL) {
281296f2e892SBill Paul 				ifp->if_ierrors++;
281396f2e892SBill Paul 				continue;
281496f2e892SBill Paul 			}
281596f2e892SBill Paul 			m = m0;
281601faf54bSLuigi Rizzo 		}
281796f2e892SBill Paul 
281896f2e892SBill Paul 		ifp->if_ipackets++;
28199ef8b520SSam Leffler 		(*ifp->if_input)(ifp, m);
282096f2e892SBill Paul 	}
282196f2e892SBill Paul 
282296f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
282396f2e892SBill Paul }
282496f2e892SBill Paul 
282596f2e892SBill Paul /*
282696f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
282796f2e892SBill Paul  * the list buffers.
282896f2e892SBill Paul  */
282996f2e892SBill Paul 
2830e3d2833aSAlfred Perlstein static void
28310934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc)
283296f2e892SBill Paul {
283396f2e892SBill Paul 	struct dc_desc *cur_tx = NULL;
283496f2e892SBill Paul 	struct ifnet *ifp;
283596f2e892SBill Paul 	int idx;
2836af4358c7SMaxime Henrion 	u_int32_t ctl, txstat;
283796f2e892SBill Paul 
283896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
283996f2e892SBill Paul 
284096f2e892SBill Paul 	/*
284196f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
284296f2e892SBill Paul 	 * frames that have been transmitted.
284396f2e892SBill Paul 	 */
284456e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD);
284596f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
284696f2e892SBill Paul 	while (idx != sc->dc_cdata.dc_tx_prod) {
284796f2e892SBill Paul 
284896f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
2849af4358c7SMaxime Henrion 		txstat = le32toh(cur_tx->dc_status);
2850af4358c7SMaxime Henrion 		ctl = le32toh(cur_tx->dc_ctl);
285196f2e892SBill Paul 
285296f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
285396f2e892SBill Paul 			break;
285496f2e892SBill Paul 
2855af4358c7SMaxime Henrion 		if (!(ctl & DC_TXCTL_FIRSTFRAG) || ctl & DC_TXCTL_SETUP) {
2856af4358c7SMaxime Henrion 			if (ctl & DC_TXCTL_SETUP) {
285796f2e892SBill Paul 				/*
285896f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
285996f2e892SBill Paul 				 * that it will sometimes generate a TX
286096f2e892SBill Paul 				 * underrun error while DMAing the RX
286196f2e892SBill Paul 				 * filter setup frame. If we detect this,
286296f2e892SBill Paul 				 * we have to send the setup frame again,
286396f2e892SBill Paul 				 * or else the filter won't be programmed
286496f2e892SBill Paul 				 * correctly.
286596f2e892SBill Paul 				 */
286696f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
286796f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
286896f2e892SBill Paul 						dc_setfilt(sc);
286996f2e892SBill Paul 				}
287096f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
287196f2e892SBill Paul 			}
2872bcb9ef4fSLuigi Rizzo 			sc->dc_cdata.dc_tx_cnt--;
287396f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
287496f2e892SBill Paul 			continue;
287596f2e892SBill Paul 		}
287696f2e892SBill Paul 
287729a2220aSBill Paul 		if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) {
2878feb78939SJonathan Chen 			/*
2879feb78939SJonathan Chen 			 * XXX: Why does my Xircom taunt me so?
2880feb78939SJonathan Chen 			 * For some reason it likes setting the CARRLOST flag
288129a2220aSBill Paul 			 * even when the carrier is there. wtf?!?
288229a2220aSBill Paul 			 * Who knows, but Conexant chips have the
288329a2220aSBill Paul 			 * same problem. Maybe they took lessons
288429a2220aSBill Paul 			 * from Xircom.
288529a2220aSBill Paul 			 */
2886feb78939SJonathan Chen 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
2887feb78939SJonathan Chen 			    sc->dc_pmode == DC_PMODE_MII &&
2888feb78939SJonathan Chen 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM |
2889feb78939SJonathan Chen 			    DC_TXSTAT_NOCARRIER)))
2890feb78939SJonathan Chen 				txstat &= ~DC_TXSTAT_ERRSUM;
2891feb78939SJonathan Chen 		} else {
289296f2e892SBill Paul 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
289396f2e892SBill Paul 			    sc->dc_pmode == DC_PMODE_MII &&
289496f2e892SBill Paul 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM |
289596f2e892SBill Paul 			    DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST)))
289696f2e892SBill Paul 				txstat &= ~DC_TXSTAT_ERRSUM;
2897feb78939SJonathan Chen 		}
289896f2e892SBill Paul 
289996f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
290096f2e892SBill Paul 			ifp->if_oerrors++;
290196f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
290296f2e892SBill Paul 				ifp->if_collisions++;
290396f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
290496f2e892SBill Paul 				ifp->if_collisions++;
290596f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
290696f2e892SBill Paul 				dc_init(sc);
290796f2e892SBill Paul 				return;
290896f2e892SBill Paul 			}
290996f2e892SBill Paul 		}
291096f2e892SBill Paul 
291196f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
291296f2e892SBill Paul 
291396f2e892SBill Paul 		ifp->if_opackets++;
291496f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
291556e5e7aeSMaxime Henrion 			bus_dmamap_sync(sc->dc_mtag,
291656e5e7aeSMaxime Henrion 			    sc->dc_cdata.dc_tx_map[idx],
291756e5e7aeSMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
291856e5e7aeSMaxime Henrion 			bus_dmamap_unload(sc->dc_mtag,
291956e5e7aeSMaxime Henrion 			    sc->dc_cdata.dc_tx_map[idx]);
292096f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
292196f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
292296f2e892SBill Paul 		}
292396f2e892SBill Paul 
292496f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
292596f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
292696f2e892SBill Paul 	}
292796f2e892SBill Paul 
2928bcb9ef4fSLuigi Rizzo 	if (idx != sc->dc_cdata.dc_tx_cons) {
29290934f18aSMaxime Henrion 	    	/* Some buffers have been freed. */
293096f2e892SBill Paul 		sc->dc_cdata.dc_tx_cons = idx;
293196f2e892SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
2932bcb9ef4fSLuigi Rizzo 	}
2933bcb9ef4fSLuigi Rizzo 	ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5;
293496f2e892SBill Paul }
293596f2e892SBill Paul 
2936e3d2833aSAlfred Perlstein static void
29370934f18aSMaxime Henrion dc_tick(void *xsc)
293896f2e892SBill Paul {
293996f2e892SBill Paul 	struct dc_softc *sc;
294096f2e892SBill Paul 	struct mii_data *mii;
294196f2e892SBill Paul 	struct ifnet *ifp;
294296f2e892SBill Paul 	u_int32_t r;
294396f2e892SBill Paul 
294496f2e892SBill Paul 	sc = xsc;
2945d1ce9105SBill Paul 	DC_LOCK(sc);
294696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
294796f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
294896f2e892SBill Paul 
294996f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2950318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2951318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2952318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2953318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
295496f2e892SBill Paul 				sc->dc_link = 0;
2955318b02fdSBill Paul 				mii_mediachg(mii);
2956318b02fdSBill Paul 			}
2957318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2958318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2959318b02fdSBill Paul 				sc->dc_link = 0;
2960318b02fdSBill Paul 				mii_mediachg(mii);
2961318b02fdSBill Paul 			}
2962d675147eSBill Paul 			if (sc->dc_link == 0)
296396f2e892SBill Paul 				mii_tick(mii);
296496f2e892SBill Paul 		} else {
2965318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_ISR);
296696f2e892SBill Paul 			if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT &&
2967259b8d84SMartin Blapp 			    sc->dc_cdata.dc_tx_cnt == 0) {
296896f2e892SBill Paul 				mii_tick(mii);
2969042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2970042c8f6eSBill Paul 					sc->dc_link = 0;
297196f2e892SBill Paul 			}
2972259b8d84SMartin Blapp 		}
297396f2e892SBill Paul 	} else
297496f2e892SBill Paul 		mii_tick(mii);
297596f2e892SBill Paul 
297696f2e892SBill Paul 	/*
297796f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
297896f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
297996f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
298096f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
298196f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
298296f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
298396f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
298496f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
298596f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
298696f2e892SBill Paul 	 * a screeching halt for several seconds.
298796f2e892SBill Paul 	 *
298896f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
298996f2e892SBill Paul 	 * any packets until a link has been established. After the
299096f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
299196f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
299296f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
299396f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
299496f2e892SBill Paul 	 */
2995cd62a9cbSJonathan Lemon 	if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE &&
299696f2e892SBill Paul 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
299796f2e892SBill Paul 		sc->dc_link++;
299896f2e892SBill Paul 		if (ifp->if_snd.ifq_head != NULL)
299996f2e892SBill Paul 			dc_start(ifp);
300096f2e892SBill Paul 	}
300196f2e892SBill Paul 
3002318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
3003b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
3004318b02fdSBill Paul 	else
3005b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
300696f2e892SBill Paul 
3007d1ce9105SBill Paul 	DC_UNLOCK(sc);
300896f2e892SBill Paul }
300996f2e892SBill Paul 
3010d467c136SBill Paul /*
3011d467c136SBill Paul  * A transmit underrun has occurred.  Back off the transmit threshold,
3012d467c136SBill Paul  * or switch to store and forward mode if we have to.
3013d467c136SBill Paul  */
3014e3d2833aSAlfred Perlstein static void
30150934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc)
3016d467c136SBill Paul {
3017d467c136SBill Paul 	u_int32_t isr;
3018d467c136SBill Paul 	int i;
3019d467c136SBill Paul 
3020d467c136SBill Paul 	if (DC_IS_DAVICOM(sc))
3021d467c136SBill Paul 		dc_init(sc);
3022d467c136SBill Paul 
3023d467c136SBill Paul 	if (DC_IS_INTEL(sc)) {
3024d467c136SBill Paul 		/*
3025d467c136SBill Paul 		 * The real 21143 requires that the transmitter be idle
3026d467c136SBill Paul 		 * in order to change the transmit threshold or store
3027d467c136SBill Paul 		 * and forward state.
3028d467c136SBill Paul 		 */
3029d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
3030d467c136SBill Paul 
3031d467c136SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
3032d467c136SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
3033d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE)
3034d467c136SBill Paul 				break;
3035d467c136SBill Paul 			DELAY(10);
3036d467c136SBill Paul 		}
3037d467c136SBill Paul 		if (i == DC_TIMEOUT) {
3038d467c136SBill Paul 			printf("dc%d: failed to force tx to idle state\n",
3039d467c136SBill Paul 			    sc->dc_unit);
3040d467c136SBill Paul 			dc_init(sc);
3041d467c136SBill Paul 		}
3042d467c136SBill Paul 	}
3043d467c136SBill Paul 
3044d467c136SBill Paul 	printf("dc%d: TX underrun -- ", sc->dc_unit);
3045d467c136SBill Paul 	sc->dc_txthresh += DC_TXTHRESH_INC;
3046d467c136SBill Paul 	if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
3047d467c136SBill Paul 		printf("using store and forward mode\n");
3048d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
3049d467c136SBill Paul 	} else {
3050d467c136SBill Paul 		printf("increasing TX threshold\n");
3051d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
3052d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
3053d467c136SBill Paul 	}
3054d467c136SBill Paul 
3055d467c136SBill Paul 	if (DC_IS_INTEL(sc))
3056d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
3057d467c136SBill Paul }
3058d467c136SBill Paul 
3059e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3060e4fc250cSLuigi Rizzo static poll_handler_t dc_poll;
3061e4fc250cSLuigi Rizzo 
3062e4fc250cSLuigi Rizzo static void
3063e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
3064e4fc250cSLuigi Rizzo {
3065e4fc250cSLuigi Rizzo 	struct dc_softc *sc = ifp->if_softc;
3066e4fc250cSLuigi Rizzo 
3067e4fc250cSLuigi Rizzo 	if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */
3068e4fc250cSLuigi Rizzo 		/* Re-enable interrupts. */
3069e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
3070e4fc250cSLuigi Rizzo 		return;
3071e4fc250cSLuigi Rizzo 	}
3072e4fc250cSLuigi Rizzo 	sc->rxcycles = count;
3073e4fc250cSLuigi Rizzo 	dc_rxeof(sc);
3074e4fc250cSLuigi Rizzo 	dc_txeof(sc);
3075e4fc250cSLuigi Rizzo 	if (ifp->if_snd.ifq_head != NULL && !(ifp->if_flags & IFF_OACTIVE))
3076e4fc250cSLuigi Rizzo 		dc_start(ifp);
3077e4fc250cSLuigi Rizzo 
3078e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
3079e4fc250cSLuigi Rizzo 		u_int32_t	status;
3080e4fc250cSLuigi Rizzo 
3081e4fc250cSLuigi Rizzo 		status = CSR_READ_4(sc, DC_ISR);
3082e4fc250cSLuigi Rizzo 		status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF |
3083e4fc250cSLuigi Rizzo 			DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN |
3084e4fc250cSLuigi Rizzo 			DC_ISR_BUS_ERR);
3085e4fc250cSLuigi Rizzo 		if (!status)
3086e4fc250cSLuigi Rizzo 			return;
3087e4fc250cSLuigi Rizzo 		/* ack what we have */
3088e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_ISR, status);
3089e4fc250cSLuigi Rizzo 
3090e4fc250cSLuigi Rizzo 		if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) {
3091e4fc250cSLuigi Rizzo 			u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED);
3092e4fc250cSLuigi Rizzo 			ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff);
3093e4fc250cSLuigi Rizzo 
3094e4fc250cSLuigi Rizzo 			if (dc_rx_resync(sc))
3095e4fc250cSLuigi Rizzo 				dc_rxeof(sc);
3096e4fc250cSLuigi Rizzo 		}
3097e4fc250cSLuigi Rizzo 		/* restart transmit unit if necessary */
3098e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt)
3099e4fc250cSLuigi Rizzo 			CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
3100e4fc250cSLuigi Rizzo 
3101e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_UNDERRUN)
3102e4fc250cSLuigi Rizzo 			dc_tx_underrun(sc);
3103e4fc250cSLuigi Rizzo 
3104e4fc250cSLuigi Rizzo 		if (status & DC_ISR_BUS_ERR) {
3105e4fc250cSLuigi Rizzo 			printf("dc_poll: dc%d bus error\n", sc->dc_unit);
3106e4fc250cSLuigi Rizzo 			dc_reset(sc);
3107e4fc250cSLuigi Rizzo 			dc_init(sc);
3108e4fc250cSLuigi Rizzo 		}
3109e4fc250cSLuigi Rizzo 	}
3110e4fc250cSLuigi Rizzo }
3111e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
3112e4fc250cSLuigi Rizzo 
3113e3d2833aSAlfred Perlstein static void
31140934f18aSMaxime Henrion dc_intr(void *arg)
311596f2e892SBill Paul {
311696f2e892SBill Paul 	struct dc_softc *sc;
311796f2e892SBill Paul 	struct ifnet *ifp;
311896f2e892SBill Paul 	u_int32_t status;
311996f2e892SBill Paul 
312096f2e892SBill Paul 	sc = arg;
3121d2a1864bSWarner Losh 
31220934f18aSMaxime Henrion 	if (sc->suspended)
3123e8388e14SMitsuru IWASAKI 		return;
3124e8388e14SMitsuru IWASAKI 
3125d2a1864bSWarner Losh 	if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0)
3126d2a1864bSWarner Losh 		return;
3127d2a1864bSWarner Losh 
3128d1ce9105SBill Paul 	DC_LOCK(sc);
312996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
3130e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
313162f76486SMaxim Sobolev 	if (ifp->if_flags & IFF_POLLING)
3132e4fc250cSLuigi Rizzo 		goto done;
3133e4fc250cSLuigi Rizzo 	if (ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */
3134e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, 0x00000000);
3135e4fc250cSLuigi Rizzo 		goto done;
3136e4fc250cSLuigi Rizzo 	}
31370934f18aSMaxime Henrion #endif
313896f2e892SBill Paul 
3139d88a358cSLuigi Rizzo 	/* Suppress unwanted interrupts */
314096f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
314196f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
314296f2e892SBill Paul 			dc_stop(sc);
3143d1ce9105SBill Paul 		DC_UNLOCK(sc);
314496f2e892SBill Paul 		return;
314596f2e892SBill Paul 	}
314696f2e892SBill Paul 
314796f2e892SBill Paul 	/* Disable interrupts. */
314896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
314996f2e892SBill Paul 
3150feb78939SJonathan Chen 	while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS)
3151feb78939SJonathan Chen 	      && status != 0xFFFFFFFF) {
315296f2e892SBill Paul 
315396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
315496f2e892SBill Paul 
315573bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
315673bf949cSBill Paul 			int		curpkts;
315773bf949cSBill Paul 			curpkts = ifp->if_ipackets;
315896f2e892SBill Paul 			dc_rxeof(sc);
315973bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
316073bf949cSBill Paul 				while (dc_rx_resync(sc))
316173bf949cSBill Paul 					dc_rxeof(sc);
316273bf949cSBill Paul 			}
316373bf949cSBill Paul 		}
316496f2e892SBill Paul 
316596f2e892SBill Paul 		if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF))
316696f2e892SBill Paul 			dc_txeof(sc);
316796f2e892SBill Paul 
316896f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
316996f2e892SBill Paul 			dc_txeof(sc);
317096f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
317196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
317296f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
317396f2e892SBill Paul 			}
317496f2e892SBill Paul 		}
317596f2e892SBill Paul 
3176d467c136SBill Paul 		if (status & DC_ISR_TX_UNDERRUN)
3177d467c136SBill Paul 			dc_tx_underrun(sc);
317896f2e892SBill Paul 
317996f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
318073bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
318173bf949cSBill Paul 			int		curpkts;
318273bf949cSBill Paul 			curpkts = ifp->if_ipackets;
318396f2e892SBill Paul 			dc_rxeof(sc);
318473bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
318573bf949cSBill Paul 				while (dc_rx_resync(sc))
318673bf949cSBill Paul 					dc_rxeof(sc);
318773bf949cSBill Paul 			}
318873bf949cSBill Paul 		}
318996f2e892SBill Paul 
319096f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
319196f2e892SBill Paul 			dc_reset(sc);
319296f2e892SBill Paul 			dc_init(sc);
319396f2e892SBill Paul 		}
319496f2e892SBill Paul 	}
319596f2e892SBill Paul 
319696f2e892SBill Paul 	/* Re-enable interrupts. */
319796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
319896f2e892SBill Paul 
319996f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
320096f2e892SBill Paul 		dc_start(ifp);
320196f2e892SBill Paul 
3202d9700bb5SBill Paul #ifdef DEVICE_POLLING
3203e4fc250cSLuigi Rizzo done:
32040934f18aSMaxime Henrion #endif
3205d9700bb5SBill Paul 
3206d1ce9105SBill Paul 	DC_UNLOCK(sc);
320796f2e892SBill Paul }
320896f2e892SBill Paul 
320956e5e7aeSMaxime Henrion static void
321056e5e7aeSMaxime Henrion dc_dma_map_txbuf(arg, segs, nseg, mapsize, error)
321156e5e7aeSMaxime Henrion 	void *arg;
321256e5e7aeSMaxime Henrion 	bus_dma_segment_t *segs;
321356e5e7aeSMaxime Henrion 	int nseg;
321456e5e7aeSMaxime Henrion 	bus_size_t mapsize;
321556e5e7aeSMaxime Henrion 	int error;
321656e5e7aeSMaxime Henrion {
321756e5e7aeSMaxime Henrion 	struct dc_softc *sc;
321856e5e7aeSMaxime Henrion 	struct dc_desc *f;
321956e5e7aeSMaxime Henrion 	int cur, first, frag, i;
322056e5e7aeSMaxime Henrion 
322156e5e7aeSMaxime Henrion 	sc = arg;
322256e5e7aeSMaxime Henrion 	if (error) {
322356e5e7aeSMaxime Henrion 		sc->dc_cdata.dc_tx_err = error;
322456e5e7aeSMaxime Henrion 		return;
322556e5e7aeSMaxime Henrion 	}
322656e5e7aeSMaxime Henrion 
322756e5e7aeSMaxime Henrion 	first = cur = frag = sc->dc_cdata.dc_tx_prod;
322856e5e7aeSMaxime Henrion 	for (i = 0; i < nseg; i++) {
322956e5e7aeSMaxime Henrion 		if ((sc->dc_flags & DC_TX_ADMTEK_WAR) &&
323056e5e7aeSMaxime Henrion 		    (frag == (DC_TX_LIST_CNT - 1)) &&
323156e5e7aeSMaxime Henrion 		    (first != sc->dc_cdata.dc_tx_first)) {
323256e5e7aeSMaxime Henrion 			bus_dmamap_unload(sc->dc_mtag,
323356e5e7aeSMaxime Henrion 			    sc->dc_cdata.dc_tx_map[first]);
323456e5e7aeSMaxime Henrion 			sc->dc_cdata.dc_tx_err = ENOBUFS;
323556e5e7aeSMaxime Henrion 			return;
323656e5e7aeSMaxime Henrion 		}
323756e5e7aeSMaxime Henrion 
323856e5e7aeSMaxime Henrion 		f = &sc->dc_ldata->dc_tx_list[frag];
3239af4358c7SMaxime Henrion 		f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len);
324056e5e7aeSMaxime Henrion 		if (i == 0) {
324156e5e7aeSMaxime Henrion 			f->dc_status = 0;
3242af4358c7SMaxime Henrion 			f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG);
324356e5e7aeSMaxime Henrion 		} else
3244af4358c7SMaxime Henrion 			f->dc_status = htole32(DC_TXSTAT_OWN);
3245af4358c7SMaxime Henrion 		f->dc_data = htole32(segs[i].ds_addr);
324656e5e7aeSMaxime Henrion 		cur = frag;
324756e5e7aeSMaxime Henrion 		DC_INC(frag, DC_TX_LIST_CNT);
324856e5e7aeSMaxime Henrion 	}
324956e5e7aeSMaxime Henrion 
325056e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_tx_err = 0;
325156e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_tx_prod = frag;
325256e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_tx_cnt += nseg;
3253af4358c7SMaxime Henrion 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG);
325456e5e7aeSMaxime Henrion 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
3255af4358c7SMaxime Henrion 		sc->dc_ldata->dc_tx_list[first].dc_ctl |=
3256af4358c7SMaxime Henrion 		    htole32(DC_TXCTL_FINT);
325756e5e7aeSMaxime Henrion 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
3258af4358c7SMaxime Henrion 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT);
325956e5e7aeSMaxime Henrion 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
3260af4358c7SMaxime Henrion 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT);
3261af4358c7SMaxime Henrion 	sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN);
326256e5e7aeSMaxime Henrion }
326356e5e7aeSMaxime Henrion 
326496f2e892SBill Paul /*
326596f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
326696f2e892SBill Paul  * pointers to the fragment pointers.
326796f2e892SBill Paul  */
3268e3d2833aSAlfred Perlstein static int
3269a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head)
327096f2e892SBill Paul {
327196f2e892SBill Paul 	struct mbuf *m;
327256e5e7aeSMaxime Henrion 	int error, idx, chainlen = 0;
3273cda97c50SMike Silbersack 
3274cda97c50SMike Silbersack 	/*
3275cda97c50SMike Silbersack 	 * If there's no way we can send any packets, return now.
3276cda97c50SMike Silbersack 	 */
3277cda97c50SMike Silbersack 	if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt < 6)
3278cda97c50SMike Silbersack 		return (ENOBUFS);
3279cda97c50SMike Silbersack 
3280cda97c50SMike Silbersack 	/*
3281cda97c50SMike Silbersack 	 * Count the number of frags in this chain to see if
3282cda97c50SMike Silbersack 	 * we need to m_defrag.  Since the descriptor list is shared
3283cda97c50SMike Silbersack 	 * by all packets, we'll m_defrag long chains so that they
3284cda97c50SMike Silbersack 	 * do not use up the entire list, even if they would fit.
3285cda97c50SMike Silbersack 	 */
3286a10c0e45SMike Silbersack 	for (m = *m_head; m != NULL; m = m->m_next)
3287cda97c50SMike Silbersack 		chainlen++;
3288cda97c50SMike Silbersack 
3289cda97c50SMike Silbersack 	if ((chainlen > DC_TX_LIST_CNT / 4) ||
3290cda97c50SMike Silbersack 	    ((DC_TX_LIST_CNT - (chainlen + sc->dc_cdata.dc_tx_cnt)) < 6)) {
3291a10c0e45SMike Silbersack 		m = m_defrag(*m_head, M_DONTWAIT);
3292cda97c50SMike Silbersack 		if (m == NULL)
3293cda97c50SMike Silbersack 			return (ENOBUFS);
3294a10c0e45SMike Silbersack 		*m_head = m;
3295cda97c50SMike Silbersack 	}
329696f2e892SBill Paul 
329796f2e892SBill Paul 	/*
329896f2e892SBill Paul 	 * Start packing the mbufs in this chain into
329996f2e892SBill Paul 	 * the fragment pointers. Stop when we run out
330096f2e892SBill Paul 	 * of fragments or hit the end of the mbuf chain.
330196f2e892SBill Paul 	 */
330256e5e7aeSMaxime Henrion 	idx = sc->dc_cdata.dc_tx_prod;
330356e5e7aeSMaxime Henrion 	error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx],
3304a10c0e45SMike Silbersack 	    *m_head, dc_dma_map_txbuf, sc, 0);
330556e5e7aeSMaxime Henrion 	if (error)
330656e5e7aeSMaxime Henrion 		return (error);
330756e5e7aeSMaxime Henrion 	if (sc->dc_cdata.dc_tx_err != 0)
330856e5e7aeSMaxime Henrion 		return (sc->dc_cdata.dc_tx_err);
3309a10c0e45SMike Silbersack 	sc->dc_cdata.dc_tx_chain[idx] = *m_head;
331056e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx],
331156e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE);
331256e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
331356e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
331496f2e892SBill Paul 	return (0);
331596f2e892SBill Paul }
331696f2e892SBill Paul 
331796f2e892SBill Paul /*
331896f2e892SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
331996f2e892SBill Paul  * to the mbuf data regions directly in the transmit lists. We also save a
332096f2e892SBill Paul  * copy of the pointers since the transmit list fragment pointers are
332196f2e892SBill Paul  * physical addresses.
332296f2e892SBill Paul  */
332396f2e892SBill Paul 
3324e3d2833aSAlfred Perlstein static void
33250934f18aSMaxime Henrion dc_start(struct ifnet *ifp)
332696f2e892SBill Paul {
332796f2e892SBill Paul 	struct dc_softc *sc;
3328cda97c50SMike Silbersack 	struct mbuf *m_head = NULL, *m;
332996f2e892SBill Paul 	int idx;
333096f2e892SBill Paul 
333196f2e892SBill Paul 	sc = ifp->if_softc;
333296f2e892SBill Paul 
3333d1ce9105SBill Paul 	DC_LOCK(sc);
333496f2e892SBill Paul 
3335e7be9f9aSBill Paul 	if (!sc->dc_link && ifp->if_snd.ifq_len < 10) {
3336d1ce9105SBill Paul 		DC_UNLOCK(sc);
333796f2e892SBill Paul 		return;
3338d1ce9105SBill Paul 	}
3339d1ce9105SBill Paul 
3340d1ce9105SBill Paul 	if (ifp->if_flags & IFF_OACTIVE) {
3341d1ce9105SBill Paul 		DC_UNLOCK(sc);
3342d1ce9105SBill Paul 		return;
3343d1ce9105SBill Paul 	}
334496f2e892SBill Paul 
334556e5e7aeSMaxime Henrion 	idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod;
334696f2e892SBill Paul 
334796f2e892SBill Paul 	while (sc->dc_cdata.dc_tx_chain[idx] == NULL) {
334896f2e892SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
334996f2e892SBill Paul 		if (m_head == NULL)
335096f2e892SBill Paul 			break;
335196f2e892SBill Paul 
33522dfc960aSLuigi Rizzo 		if (sc->dc_flags & DC_TX_COALESCE &&
33532dfc960aSLuigi Rizzo 		    (m_head->m_next != NULL ||
33542dfc960aSLuigi Rizzo 		     sc->dc_flags & DC_TX_ALIGN)) {
3355cda97c50SMike Silbersack 			m = m_defrag(m_head, M_DONTWAIT);
3356cda97c50SMike Silbersack 			if (m == NULL) {
3357fda39fd0SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
3358fda39fd0SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
3359fda39fd0SBill Paul 				break;
3360cda97c50SMike Silbersack 			} else {
3361cda97c50SMike Silbersack 				m_head = m;
3362fda39fd0SBill Paul 			}
3363fda39fd0SBill Paul 		}
3364fda39fd0SBill Paul 
3365a10c0e45SMike Silbersack 		if (dc_encap(sc, &m_head)) {
336696f2e892SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
336796f2e892SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
336896f2e892SBill Paul 			break;
336996f2e892SBill Paul 		}
337056e5e7aeSMaxime Henrion 		idx = sc->dc_cdata.dc_tx_prod;
337196f2e892SBill Paul 
337296f2e892SBill Paul 		/*
337396f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
337496f2e892SBill Paul 		 * to him.
337596f2e892SBill Paul 		 */
33769ef8b520SSam Leffler 		BPF_MTAP(ifp, m_head);
33775c1cfac4SBill Paul 
33785c1cfac4SBill Paul 		if (sc->dc_flags & DC_TX_ONE) {
33795c1cfac4SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
33805c1cfac4SBill Paul 			break;
33815c1cfac4SBill Paul 		}
338296f2e892SBill Paul 	}
338396f2e892SBill Paul 
338496f2e892SBill Paul 	/* Transmit */
338596f2e892SBill Paul 	if (!(sc->dc_flags & DC_TX_POLL))
338696f2e892SBill Paul 		CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
338796f2e892SBill Paul 
338896f2e892SBill Paul 	/*
338996f2e892SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
339096f2e892SBill Paul 	 */
339196f2e892SBill Paul 	ifp->if_timer = 5;
339296f2e892SBill Paul 
3393d1ce9105SBill Paul 	DC_UNLOCK(sc);
339496f2e892SBill Paul }
339596f2e892SBill Paul 
3396e3d2833aSAlfred Perlstein static void
33970934f18aSMaxime Henrion dc_init(void *xsc)
339896f2e892SBill Paul {
339996f2e892SBill Paul 	struct dc_softc *sc = xsc;
340096f2e892SBill Paul 	struct ifnet *ifp = &sc->arpcom.ac_if;
340196f2e892SBill Paul 	struct mii_data *mii;
340296f2e892SBill Paul 
3403d1ce9105SBill Paul 	DC_LOCK(sc);
340496f2e892SBill Paul 
340596f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
340696f2e892SBill Paul 
340796f2e892SBill Paul 	/*
340896f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
340996f2e892SBill Paul 	 */
341096f2e892SBill Paul 	dc_stop(sc);
341196f2e892SBill Paul 	dc_reset(sc);
341296f2e892SBill Paul 
341396f2e892SBill Paul 	/*
341496f2e892SBill Paul 	 * Set cache alignment and burst length.
341596f2e892SBill Paul 	 */
341688d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
341796f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
341896f2e892SBill Paul 	else
341996f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE);
3420935fe010SLuigi Rizzo 	/*
3421935fe010SLuigi Rizzo 	 * Evenly share the bus between receive and transmit process.
3422935fe010SLuigi Rizzo 	 */
3423935fe010SLuigi Rizzo 	if (DC_IS_INTEL(sc))
3424935fe010SLuigi Rizzo 		DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION);
342596f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
342696f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
342796f2e892SBill Paul 	} else {
342896f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
342996f2e892SBill Paul 	}
343096f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
343196f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
343296f2e892SBill Paul 	switch(sc->dc_cachesize) {
343396f2e892SBill Paul 	case 32:
343496f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
343596f2e892SBill Paul 		break;
343696f2e892SBill Paul 	case 16:
343796f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
343896f2e892SBill Paul 		break;
343996f2e892SBill Paul 	case 8:
344096f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
344196f2e892SBill Paul 		break;
344296f2e892SBill Paul 	case 0:
344396f2e892SBill Paul 	default:
344496f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
344596f2e892SBill Paul 		break;
344696f2e892SBill Paul 	}
344796f2e892SBill Paul 
344896f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
344996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
345096f2e892SBill Paul 	else {
3451d467c136SBill Paul 		if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
345296f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
345396f2e892SBill Paul 		} else {
345496f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
345596f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
345696f2e892SBill Paul 		}
345796f2e892SBill Paul 	}
345896f2e892SBill Paul 
345996f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
346096f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
346196f2e892SBill Paul 
346296f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
346396f2e892SBill Paul 		/*
346496f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
346596f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
346696f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
346796f2e892SBill Paul 		 * document the meaning of these bits so there's no way
346896f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
346996f2e892SBill Paul 		 * number all its own; the rest all use a different one.
347096f2e892SBill Paul 		 */
347196f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
347296f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
347396f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
347496f2e892SBill Paul 		else
347596f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
347696f2e892SBill Paul 	}
347796f2e892SBill Paul 
3478feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
3479feb78939SJonathan Chen 		/*
3480feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
3481feb78939SJonathan Chen 		 * can talk to the MII.
3482feb78939SJonathan Chen 		 */
3483feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
3484feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3485feb78939SJonathan Chen 		DELAY(10);
3486feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
3487feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3488feb78939SJonathan Chen 		DELAY(10);
3489feb78939SJonathan Chen 	}
3490feb78939SJonathan Chen 
349196f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
3492d467c136SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN);
349396f2e892SBill Paul 
349496f2e892SBill Paul 	/* Init circular RX list. */
349596f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
349696f2e892SBill Paul 		printf("dc%d: initialization failed: no "
349796f2e892SBill Paul 		    "memory for rx buffers\n", sc->dc_unit);
349896f2e892SBill Paul 		dc_stop(sc);
3499d1ce9105SBill Paul 		DC_UNLOCK(sc);
350096f2e892SBill Paul 		return;
350196f2e892SBill Paul 	}
350296f2e892SBill Paul 
350396f2e892SBill Paul 	/*
350456e5e7aeSMaxime Henrion 	 * Init TX descriptors.
350596f2e892SBill Paul 	 */
350696f2e892SBill Paul 	dc_list_tx_init(sc);
350796f2e892SBill Paul 
350896f2e892SBill Paul 	/*
350996f2e892SBill Paul 	 * Load the address of the RX list.
351096f2e892SBill Paul 	 */
351156e5e7aeSMaxime Henrion 	CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0));
351256e5e7aeSMaxime Henrion 	CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0));
351396f2e892SBill Paul 
351496f2e892SBill Paul 	/*
351596f2e892SBill Paul 	 * Enable interrupts.
351696f2e892SBill Paul 	 */
3517e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3518e4fc250cSLuigi Rizzo 	/*
3519e4fc250cSLuigi Rizzo 	 * ... but only if we are not polling, and make sure they are off in
3520e4fc250cSLuigi Rizzo 	 * the case of polling. Some cards (e.g. fxp) turn interrupts on
3521e4fc250cSLuigi Rizzo 	 * after a reset.
3522e4fc250cSLuigi Rizzo 	 */
352362f76486SMaxim Sobolev 	if (ifp->if_flags & IFF_POLLING)
3524e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, 0x00000000);
3525e4fc250cSLuigi Rizzo 	else
3526e4fc250cSLuigi Rizzo #endif
352796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
352896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
352996f2e892SBill Paul 
353096f2e892SBill Paul 	/* Enable transmitter. */
353196f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
353296f2e892SBill Paul 
353396f2e892SBill Paul 	/*
3534918434c8SBill Paul 	 * If this is an Intel 21143 and we're not using the
3535918434c8SBill Paul 	 * MII port, program the LED control pins so we get
3536918434c8SBill Paul 	 * link and activity indications.
3537918434c8SBill Paul 	 */
353878999dd1SBill Paul 	if (sc->dc_flags & DC_TULIP_LEDS) {
3539918434c8SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG,
3540918434c8SBill Paul 		    DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY);
354178999dd1SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
3542918434c8SBill Paul 	}
3543918434c8SBill Paul 
3544918434c8SBill Paul 	/*
354596f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
354696f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
354796f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
354896f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
354996f2e892SBill Paul 	 */
355096f2e892SBill Paul 	dc_setfilt(sc);
355196f2e892SBill Paul 
355296f2e892SBill Paul 	/* Enable receiver. */
355396f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
355496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
355596f2e892SBill Paul 
355696f2e892SBill Paul 	mii_mediachg(mii);
355796f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
355896f2e892SBill Paul 
355996f2e892SBill Paul 	ifp->if_flags |= IFF_RUNNING;
356096f2e892SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
356196f2e892SBill Paul 
3562857fd445SBill Paul 	/* Don't start the ticker if this is a homePNA link. */
356345521525SPoul-Henning Kamp 	if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1)
3564857fd445SBill Paul 		sc->dc_link = 1;
3565857fd445SBill Paul 	else {
3566318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY)
3567b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
3568318b02fdSBill Paul 		else
3569b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
3570857fd445SBill Paul 	}
357196f2e892SBill Paul 
35725c1cfac4SBill Paul #ifdef SRM_MEDIA
3573510a809eSMike Smith 	if(sc->dc_srm_media) {
3574510a809eSMike Smith 		struct ifreq ifr;
3575510a809eSMike Smith 
3576510a809eSMike Smith 		ifr.ifr_media = sc->dc_srm_media;
3577510a809eSMike Smith 		ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA);
3578510a809eSMike Smith 		sc->dc_srm_media = 0;
3579510a809eSMike Smith 	}
3580510a809eSMike Smith #endif
3581d1ce9105SBill Paul 	DC_UNLOCK(sc);
358296f2e892SBill Paul }
358396f2e892SBill Paul 
358496f2e892SBill Paul /*
358596f2e892SBill Paul  * Set media options.
358696f2e892SBill Paul  */
3587e3d2833aSAlfred Perlstein static int
35880934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp)
358996f2e892SBill Paul {
359096f2e892SBill Paul 	struct dc_softc *sc;
359196f2e892SBill Paul 	struct mii_data *mii;
3592f43d9309SBill Paul 	struct ifmedia *ifm;
359396f2e892SBill Paul 
359496f2e892SBill Paul 	sc = ifp->if_softc;
359596f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
359696f2e892SBill Paul 	mii_mediachg(mii);
3597f43d9309SBill Paul 	ifm = &mii->mii_media;
3598f43d9309SBill Paul 
3599f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
360045521525SPoul-Henning Kamp 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1)
3601f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
3602f43d9309SBill Paul 	else
360396f2e892SBill Paul 		sc->dc_link = 0;
360496f2e892SBill Paul 
360596f2e892SBill Paul 	return (0);
360696f2e892SBill Paul }
360796f2e892SBill Paul 
360896f2e892SBill Paul /*
360996f2e892SBill Paul  * Report current media status.
361096f2e892SBill Paul  */
3611e3d2833aSAlfred Perlstein static void
36120934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
361396f2e892SBill Paul {
361496f2e892SBill Paul 	struct dc_softc *sc;
361596f2e892SBill Paul 	struct mii_data *mii;
3616f43d9309SBill Paul 	struct ifmedia *ifm;
361796f2e892SBill Paul 
361896f2e892SBill Paul 	sc = ifp->if_softc;
361996f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
362096f2e892SBill Paul 	mii_pollstat(mii);
3621f43d9309SBill Paul 	ifm = &mii->mii_media;
3622f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
362345521525SPoul-Henning Kamp 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) {
3624f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
3625f43d9309SBill Paul 			ifmr->ifm_status = 0;
3626f43d9309SBill Paul 			return;
3627f43d9309SBill Paul 		}
3628f43d9309SBill Paul 	}
362996f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
363096f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
363196f2e892SBill Paul }
363296f2e892SBill Paul 
3633e3d2833aSAlfred Perlstein static int
36340934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
363596f2e892SBill Paul {
363696f2e892SBill Paul 	struct dc_softc *sc = ifp->if_softc;
363796f2e892SBill Paul 	struct ifreq *ifr = (struct ifreq *)data;
363896f2e892SBill Paul 	struct mii_data *mii;
3639d1ce9105SBill Paul 	int error = 0;
364096f2e892SBill Paul 
3641d1ce9105SBill Paul 	DC_LOCK(sc);
364296f2e892SBill Paul 
364396f2e892SBill Paul 	switch (command) {
364496f2e892SBill Paul 	case SIOCSIFFLAGS:
364596f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
36465d6dfbbbSLuigi Rizzo 			int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) &
36475d6dfbbbSLuigi Rizzo 				(IFF_PROMISC | IFF_ALLMULTI);
36485d6dfbbbSLuigi Rizzo 
36495d6dfbbbSLuigi Rizzo 			if (ifp->if_flags & IFF_RUNNING) {
36505d6dfbbbSLuigi Rizzo 				if (need_setfilt)
365196f2e892SBill Paul 					dc_setfilt(sc);
36525d6dfbbbSLuigi Rizzo 			} else {
365396f2e892SBill Paul 				sc->dc_txthresh = 0;
365496f2e892SBill Paul 				dc_init(sc);
365596f2e892SBill Paul 			}
365696f2e892SBill Paul 		} else {
365796f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING)
365896f2e892SBill Paul 				dc_stop(sc);
365996f2e892SBill Paul 		}
366096f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
366196f2e892SBill Paul 		error = 0;
366296f2e892SBill Paul 		break;
366396f2e892SBill Paul 	case SIOCADDMULTI:
366496f2e892SBill Paul 	case SIOCDELMULTI:
366596f2e892SBill Paul 		dc_setfilt(sc);
366696f2e892SBill Paul 		error = 0;
366796f2e892SBill Paul 		break;
366896f2e892SBill Paul 	case SIOCGIFMEDIA:
366996f2e892SBill Paul 	case SIOCSIFMEDIA:
367096f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
367196f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
36725c1cfac4SBill Paul #ifdef SRM_MEDIA
3673510a809eSMike Smith 		if (sc->dc_srm_media)
3674510a809eSMike Smith 			sc->dc_srm_media = 0;
3675510a809eSMike Smith #endif
367696f2e892SBill Paul 		break;
367796f2e892SBill Paul 	default:
36789ef8b520SSam Leffler 		error = ether_ioctl(ifp, command, data);
367996f2e892SBill Paul 		break;
368096f2e892SBill Paul 	}
368196f2e892SBill Paul 
3682d1ce9105SBill Paul 	DC_UNLOCK(sc);
368396f2e892SBill Paul 
368496f2e892SBill Paul 	return (error);
368596f2e892SBill Paul }
368696f2e892SBill Paul 
3687e3d2833aSAlfred Perlstein static void
36880934f18aSMaxime Henrion dc_watchdog(struct ifnet *ifp)
368996f2e892SBill Paul {
369096f2e892SBill Paul 	struct dc_softc *sc;
369196f2e892SBill Paul 
369296f2e892SBill Paul 	sc = ifp->if_softc;
369396f2e892SBill Paul 
3694d1ce9105SBill Paul 	DC_LOCK(sc);
3695d1ce9105SBill Paul 
369696f2e892SBill Paul 	ifp->if_oerrors++;
369796f2e892SBill Paul 	printf("dc%d: watchdog timeout\n", sc->dc_unit);
369896f2e892SBill Paul 
369996f2e892SBill Paul 	dc_stop(sc);
370096f2e892SBill Paul 	dc_reset(sc);
370196f2e892SBill Paul 	dc_init(sc);
370296f2e892SBill Paul 
370396f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
370496f2e892SBill Paul 		dc_start(ifp);
370596f2e892SBill Paul 
3706d1ce9105SBill Paul 	DC_UNLOCK(sc);
370796f2e892SBill Paul }
370896f2e892SBill Paul 
370996f2e892SBill Paul /*
371096f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
371196f2e892SBill Paul  * RX and TX lists.
371296f2e892SBill Paul  */
3713e3d2833aSAlfred Perlstein static void
37140934f18aSMaxime Henrion dc_stop(struct dc_softc *sc)
371596f2e892SBill Paul {
371696f2e892SBill Paul 	struct ifnet *ifp;
3717b3811c95SMaxime Henrion 	struct dc_list_data *ld;
3718b3811c95SMaxime Henrion 	struct dc_chain_data *cd;
3719b3811c95SMaxime Henrion 	int i;
3720af4358c7SMaxime Henrion 	u_int32_t ctl;
372196f2e892SBill Paul 
3722d1ce9105SBill Paul 	DC_LOCK(sc);
3723d1ce9105SBill Paul 
372496f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
372596f2e892SBill Paul 	ifp->if_timer = 0;
3726b3811c95SMaxime Henrion 	ld = sc->dc_ldata;
3727b3811c95SMaxime Henrion 	cd = &sc->dc_cdata;
372896f2e892SBill Paul 
3729b50c6312SJonathan Lemon 	callout_stop(&sc->dc_stat_ch);
373096f2e892SBill Paul 
37313b3ec200SPeter Wemm 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3732e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3733e4fc250cSLuigi Rizzo 	ether_poll_deregister(ifp);
3734e4fc250cSLuigi Rizzo #endif
37353b3ec200SPeter Wemm 
373696f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON));
373796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
373896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
373996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
374096f2e892SBill Paul 	sc->dc_link = 0;
374196f2e892SBill Paul 
374296f2e892SBill Paul 	/*
374396f2e892SBill Paul 	 * Free data in the RX lists.
374496f2e892SBill Paul 	 */
374596f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
3746b3811c95SMaxime Henrion 		if (cd->dc_rx_chain[i] != NULL) {
374756e5e7aeSMaxime Henrion 			m_freem(cd->dc_rx_chain[i]);
374856e5e7aeSMaxime Henrion 			cd->dc_rx_chain[i] = NULL;
374996f2e892SBill Paul 		}
375096f2e892SBill Paul 	}
3751b3811c95SMaxime Henrion 	bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list));
375296f2e892SBill Paul 
375396f2e892SBill Paul 	/*
375496f2e892SBill Paul 	 * Free the TX list buffers.
375596f2e892SBill Paul 	 */
375696f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
3757b3811c95SMaxime Henrion 		if (cd->dc_tx_chain[i] != NULL) {
3758af4358c7SMaxime Henrion 			ctl = le32toh(ld->dc_tx_list[i].dc_ctl);
3759af4358c7SMaxime Henrion 			if ((ctl & DC_TXCTL_SETUP) ||
3760af4358c7SMaxime Henrion 			    !(ctl & DC_TXCTL_FIRSTFRAG)) {
3761b3811c95SMaxime Henrion 				cd->dc_tx_chain[i] = NULL;
376296f2e892SBill Paul 				continue;
376396f2e892SBill Paul 			}
376456e5e7aeSMaxime Henrion 			bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]);
376556e5e7aeSMaxime Henrion 			m_freem(cd->dc_tx_chain[i]);
3766b3811c95SMaxime Henrion 			cd->dc_tx_chain[i] = NULL;
376796f2e892SBill Paul 		}
376896f2e892SBill Paul 	}
3769b3811c95SMaxime Henrion 	bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list));
377096f2e892SBill Paul 
3771d1ce9105SBill Paul 	DC_UNLOCK(sc);
377296f2e892SBill Paul }
377396f2e892SBill Paul 
377496f2e892SBill Paul /*
3775e8388e14SMitsuru IWASAKI  * Device suspend routine.  Stop the interface and save some PCI
3776e8388e14SMitsuru IWASAKI  * settings in case the BIOS doesn't restore them properly on
3777e8388e14SMitsuru IWASAKI  * resume.
3778e8388e14SMitsuru IWASAKI  */
3779e3d2833aSAlfred Perlstein static int
37800934f18aSMaxime Henrion dc_suspend(device_t dev)
3781e8388e14SMitsuru IWASAKI {
3782e8388e14SMitsuru IWASAKI 	struct dc_softc *sc;
37830934f18aSMaxime Henrion 	int i, s;
3784e8388e14SMitsuru IWASAKI 
3785e8388e14SMitsuru IWASAKI 	s = splimp();
3786e8388e14SMitsuru IWASAKI 
3787e8388e14SMitsuru IWASAKI 	sc = device_get_softc(dev);
3788e8388e14SMitsuru IWASAKI 
3789e8388e14SMitsuru IWASAKI 	dc_stop(sc);
3790e8388e14SMitsuru IWASAKI 
3791e8388e14SMitsuru IWASAKI 	for (i = 0; i < 5; i++)
3792e27951b2SJohn Baldwin 		sc->saved_maps[i] = pci_read_config(dev, PCIR_BAR(i), 4);
3793e8388e14SMitsuru IWASAKI 	sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4);
3794e8388e14SMitsuru IWASAKI 	sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1);
3795e8388e14SMitsuru IWASAKI 	sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1);
3796e8388e14SMitsuru IWASAKI 	sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1);
3797e8388e14SMitsuru IWASAKI 
3798e8388e14SMitsuru IWASAKI 	sc->suspended = 1;
3799e8388e14SMitsuru IWASAKI 
3800e8388e14SMitsuru IWASAKI 	splx(s);
3801e8388e14SMitsuru IWASAKI 	return (0);
3802e8388e14SMitsuru IWASAKI }
3803e8388e14SMitsuru IWASAKI 
3804e8388e14SMitsuru IWASAKI /*
3805e8388e14SMitsuru IWASAKI  * Device resume routine.  Restore some PCI settings in case the BIOS
3806e8388e14SMitsuru IWASAKI  * doesn't, re-enable busmastering, and restart the interface if
3807e8388e14SMitsuru IWASAKI  * appropriate.
3808e8388e14SMitsuru IWASAKI  */
3809e3d2833aSAlfred Perlstein static int
38100934f18aSMaxime Henrion dc_resume(device_t dev)
3811e8388e14SMitsuru IWASAKI {
3812e8388e14SMitsuru IWASAKI 	struct dc_softc *sc;
3813e8388e14SMitsuru IWASAKI 	struct ifnet *ifp;
38140934f18aSMaxime Henrion 	int i, s;
3815e8388e14SMitsuru IWASAKI 
3816e8388e14SMitsuru IWASAKI 	s = splimp();
3817e8388e14SMitsuru IWASAKI 
3818e8388e14SMitsuru IWASAKI 	sc = device_get_softc(dev);
3819e8388e14SMitsuru IWASAKI 	ifp = &sc->arpcom.ac_if;
3820b84e866aSWarner Losh #ifndef BURN_BRIDGES
3821e8388e14SMitsuru IWASAKI 	dc_acpi(dev);
3822b84e866aSWarner Losh #endif
3823e8388e14SMitsuru IWASAKI 	/* better way to do this? */
3824e8388e14SMitsuru IWASAKI 	for (i = 0; i < 5; i++)
3825e27951b2SJohn Baldwin 		pci_write_config(dev, PCIR_BAR(i), sc->saved_maps[i], 4);
3826e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4);
3827e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1);
3828e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1);
3829e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1);
3830e8388e14SMitsuru IWASAKI 
3831e8388e14SMitsuru IWASAKI 	/* reenable busmastering */
3832e8388e14SMitsuru IWASAKI 	pci_enable_busmaster(dev);
3833e8388e14SMitsuru IWASAKI 	pci_enable_io(dev, DC_RES);
3834e8388e14SMitsuru IWASAKI 
3835e8388e14SMitsuru IWASAKI 	/* reinitialize interface if necessary */
3836e8388e14SMitsuru IWASAKI 	if (ifp->if_flags & IFF_UP)
3837e8388e14SMitsuru IWASAKI 		dc_init(sc);
3838e8388e14SMitsuru IWASAKI 
3839e8388e14SMitsuru IWASAKI 	sc->suspended = 0;
3840e8388e14SMitsuru IWASAKI 
3841e8388e14SMitsuru IWASAKI 	splx(s);
3842e8388e14SMitsuru IWASAKI 	return (0);
3843e8388e14SMitsuru IWASAKI }
3844e8388e14SMitsuru IWASAKI 
3845e8388e14SMitsuru IWASAKI /*
384696f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
384796f2e892SBill Paul  * get confused by errant DMAs when rebooting.
384896f2e892SBill Paul  */
3849e3d2833aSAlfred Perlstein static void
38500934f18aSMaxime Henrion dc_shutdown(device_t dev)
385196f2e892SBill Paul {
385296f2e892SBill Paul 	struct dc_softc *sc;
385396f2e892SBill Paul 
385496f2e892SBill Paul 	sc = device_get_softc(dev);
385596f2e892SBill Paul 
385696f2e892SBill Paul 	dc_stop(sc);
385796f2e892SBill Paul }
3858