xref: /freebsd/sys/dev/dc/if_dc.c (revision 9ef8b52020603fd01bf683a44d1c1ec25cd4ce09)
196f2e892SBill Paul /*
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  *
3296f2e892SBill Paul  * $FreeBSD$
3396f2e892SBill Paul  */
3496f2e892SBill Paul 
3596f2e892SBill Paul /*
3696f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3796f2e892SBill Paul  * series chips and several workalikes including the following:
3896f2e892SBill Paul  *
39ead7cde9SBill Paul  * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com)
4096f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
4196f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4296f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4396f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4496f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
4596f2e892SBill Paul  * ADMtek AN985 (www.admtek.com.tw)
4688d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
479ca710f6SJeroen Ruigrok van der Werven  * Accton EN1217 (www.accton.com)
48feb78939SJonathan Chen  * Xircom X3201 (www.xircom.com)
491d5e5310SBill Paul  * Abocom FE2500
501af8bec7SBill Paul  * Conexant LANfinity (www.conexant.com)
5196f2e892SBill Paul  *
5296f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
5396f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5496f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5596f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
5696f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
5796f2e892SBill Paul  * instead of 512.
5896f2e892SBill Paul  *
5996f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
6096f2e892SBill Paul  * Electrical Engineering Department
6196f2e892SBill Paul  * Columbia University, New York City
6296f2e892SBill Paul  */
6396f2e892SBill Paul 
6496f2e892SBill Paul /*
6596f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6696f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
6796f2e892SBill Paul  * three kinds of media attachments:
6896f2e892SBill Paul  *
6996f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
7096f2e892SBill Paul  *   autonegotiation provided by an external PHY.
7196f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
7296f2e892SBill Paul  * o 10baseT port.
7396f2e892SBill Paul  * o AUI/BNC port.
7496f2e892SBill Paul  *
7596f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7696f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
7796f2e892SBill Paul  * autosensing configuration.
7896f2e892SBill Paul  *
7996f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
8096f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
8196f2e892SBill Paul  * handled separately due to its different register offsets and the
8296f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
8396f2e892SBill Paul  * here, but I'm not thrilled about it.
8496f2e892SBill Paul  *
8596f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
8696f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
8796f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
8896f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
8996f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
9096f2e892SBill Paul  */
9196f2e892SBill Paul 
9296f2e892SBill Paul #include <sys/param.h>
9396f2e892SBill Paul #include <sys/systm.h>
9496f2e892SBill Paul #include <sys/sockio.h>
9596f2e892SBill Paul #include <sys/mbuf.h>
9696f2e892SBill Paul #include <sys/malloc.h>
9796f2e892SBill Paul #include <sys/kernel.h>
9896f2e892SBill Paul #include <sys/socket.h>
9901faf54bSLuigi Rizzo #include <sys/sysctl.h>
10096f2e892SBill Paul 
10196f2e892SBill Paul #include <net/if.h>
10296f2e892SBill Paul #include <net/if_arp.h>
10396f2e892SBill Paul #include <net/ethernet.h>
10496f2e892SBill Paul #include <net/if_dl.h>
10596f2e892SBill Paul #include <net/if_media.h>
106db40c1aeSDoug Ambrisko #include <net/if_types.h>
107db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h>
10896f2e892SBill Paul 
10996f2e892SBill Paul #include <net/bpf.h>
11096f2e892SBill Paul 
11196f2e892SBill Paul #include <vm/vm.h>              /* for vtophys */
11296f2e892SBill Paul #include <vm/pmap.h>            /* for vtophys */
11396f2e892SBill Paul #include <machine/bus_pio.h>
11496f2e892SBill Paul #include <machine/bus_memio.h>
11596f2e892SBill Paul #include <machine/bus.h>
11696f2e892SBill Paul #include <machine/resource.h>
11796f2e892SBill Paul #include <sys/bus.h>
11896f2e892SBill Paul #include <sys/rman.h>
11996f2e892SBill Paul 
12096f2e892SBill Paul #include <dev/mii/mii.h>
12196f2e892SBill Paul #include <dev/mii/miivar.h>
12296f2e892SBill Paul 
12396f2e892SBill Paul #include <pci/pcireg.h>
12496f2e892SBill Paul #include <pci/pcivar.h>
12596f2e892SBill Paul 
12696f2e892SBill Paul #define DC_USEIOSPACE
1275c1cfac4SBill Paul #ifdef __alpha__
1285c1cfac4SBill Paul #define SRM_MEDIA
1295c1cfac4SBill Paul #endif
13096f2e892SBill Paul 
13196f2e892SBill Paul #include <pci/if_dcreg.h>
13296f2e892SBill Paul 
13395a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
13495a16455SPeter Wemm 
13596f2e892SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
13696f2e892SBill Paul #include "miibus_if.h"
13796f2e892SBill Paul 
13896f2e892SBill Paul #ifndef lint
13996f2e892SBill Paul static const char rcsid[] =
14096f2e892SBill Paul   "$FreeBSD$";
14196f2e892SBill Paul #endif
14296f2e892SBill Paul 
14396f2e892SBill Paul /*
14496f2e892SBill Paul  * Various supported device vendors/types and their names.
14596f2e892SBill Paul  */
14696f2e892SBill Paul static struct dc_type dc_devs[] = {
14796f2e892SBill Paul 	{ DC_VENDORID_DEC, DC_DEVICEID_21143,
14896f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
14996f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100,
15096f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
15196f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15296f2e892SBill Paul 		"Davicom DM9102 10/100BaseTX" },
15388d739dcSBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15488d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
15596f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AL981,
15696f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
15796f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AN985,
15896f2e892SBill Paul 		"ADMtek AN985 10/100BaseTX" },
15996f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
16096f2e892SBill Paul 		"ASIX AX88140A 10/100BaseTX" },
16196f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
16296f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
16396f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16496f2e892SBill Paul 		"Macronix 98713 10/100BaseTX" },
16596f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16696f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
16796f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16896f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16996f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
17096f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
17196f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17296f2e892SBill Paul 		"Macronix 98715/98715A 10/100BaseTX" },
17396f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17479d11e09SBill Paul 		"Macronix 98715AEC-C 10/100BaseTX" },
17579d11e09SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17696f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
177ead7cde9SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98727,
178ead7cde9SBill Paul 		"Macronix 98727/98732 10/100BaseTX" },
17996f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C115,
18096f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
18196f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
18296f2e892SBill Paul 		"82c168 PNIC 10/100BaseTX" },
18396f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
18496f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
1859ca710f6SJeroen Ruigrok van der Werven 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN1217,
1869ca710f6SJeroen Ruigrok van der Werven 		"Accton EN1217 10/100BaseTX" },
187fa167b8eSBill Paul 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN2242,
188fa167b8eSBill Paul 		"Accton EN2242 MiniPCI 10/100BaseTX" },
189feb78939SJonathan Chen 	{ DC_VENDORID_XIRCOM, DC_DEVICEID_X3201,
190feb78939SJonathan Chen 	  	"Xircom X3201 10/100BaseTX" },
1911d5e5310SBill Paul 	{ DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500,
1921d5e5310SBill Paul 		"Abocom FE2500 10/100BaseTX" },
1931af8bec7SBill Paul 	{ DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112,
1941af8bec7SBill Paul 		"Conexant LANfinity MiniPCI 10/100BaseTX" },
19596f2e892SBill Paul 	{ 0, 0, NULL }
19696f2e892SBill Paul };
19796f2e892SBill Paul 
198e51a25f8SAlfred Perlstein static int dc_probe		(device_t);
199e51a25f8SAlfred Perlstein static int dc_attach		(device_t);
200e51a25f8SAlfred Perlstein static int dc_detach		(device_t);
201e8388e14SMitsuru IWASAKI static int dc_suspend		(device_t);
202e8388e14SMitsuru IWASAKI static int dc_resume		(device_t);
203e51a25f8SAlfred Perlstein static void dc_acpi		(device_t);
204e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype	(device_t);
205e51a25f8SAlfred Perlstein static int dc_newbuf		(struct dc_softc *, int, struct mbuf *);
206e51a25f8SAlfred Perlstein static int dc_encap		(struct dc_softc *, struct mbuf *, u_int32_t *);
207e51a25f8SAlfred Perlstein static int dc_coal		(struct dc_softc *, struct mbuf **);
208e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war	(struct dc_softc *, int);
209e51a25f8SAlfred Perlstein static int dc_rx_resync		(struct dc_softc *);
210e51a25f8SAlfred Perlstein static void dc_rxeof		(struct dc_softc *);
211e51a25f8SAlfred Perlstein static void dc_txeof		(struct dc_softc *);
212e51a25f8SAlfred Perlstein static void dc_tick		(void *);
213e51a25f8SAlfred Perlstein static void dc_tx_underrun	(struct dc_softc *);
214e51a25f8SAlfred Perlstein static void dc_intr		(void *);
215e51a25f8SAlfred Perlstein static void dc_start		(struct ifnet *);
216e51a25f8SAlfred Perlstein static int dc_ioctl		(struct ifnet *, u_long, caddr_t);
217e51a25f8SAlfred Perlstein static void dc_init		(void *);
218e51a25f8SAlfred Perlstein static void dc_stop		(struct dc_softc *);
219e51a25f8SAlfred Perlstein static void dc_watchdog		(struct ifnet *);
220e51a25f8SAlfred Perlstein static void dc_shutdown		(device_t);
221e51a25f8SAlfred Perlstein static int dc_ifmedia_upd	(struct ifnet *);
222e51a25f8SAlfred Perlstein static void dc_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
22396f2e892SBill Paul 
224e51a25f8SAlfred Perlstein static void dc_delay		(struct dc_softc *);
225e51a25f8SAlfred Perlstein static void dc_eeprom_idle	(struct dc_softc *);
226e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte	(struct dc_softc *, int);
227e51a25f8SAlfred Perlstein static void dc_eeprom_getword	(struct dc_softc *, int, u_int16_t *);
22896f2e892SBill Paul static void dc_eeprom_getword_pnic
229e51a25f8SAlfred Perlstein 				(struct dc_softc *, int, u_int16_t *);
230feb78939SJonathan Chen static void dc_eeprom_getword_xircom
231e51a25f8SAlfred Perlstein 				(struct dc_softc *, int, u_int16_t *);
2323097aa70SWarner Losh static void dc_eeprom_width	(struct dc_softc *);
233e51a25f8SAlfred Perlstein static void dc_read_eeprom	(struct dc_softc *, caddr_t, int, int, int);
23496f2e892SBill Paul 
235e51a25f8SAlfred Perlstein static void dc_mii_writebit	(struct dc_softc *, int);
236e51a25f8SAlfred Perlstein static int dc_mii_readbit	(struct dc_softc *);
237e51a25f8SAlfred Perlstein static void dc_mii_sync		(struct dc_softc *);
238e51a25f8SAlfred Perlstein static void dc_mii_send		(struct dc_softc *, u_int32_t, int);
239e51a25f8SAlfred Perlstein static int dc_mii_readreg	(struct dc_softc *, struct dc_mii_frame *);
240e51a25f8SAlfred Perlstein static int dc_mii_writereg	(struct dc_softc *, struct dc_mii_frame *);
241e51a25f8SAlfred Perlstein static int dc_miibus_readreg	(device_t, int, int);
242e51a25f8SAlfred Perlstein static int dc_miibus_writereg	(device_t, int, int, int);
243e51a25f8SAlfred Perlstein static void dc_miibus_statchg	(device_t);
244e51a25f8SAlfred Perlstein static void dc_miibus_mediainit	(device_t);
24596f2e892SBill Paul 
246e51a25f8SAlfred Perlstein static void dc_setcfg		(struct dc_softc *, int);
247e51a25f8SAlfred Perlstein static u_int32_t dc_crc_le	(struct dc_softc *, caddr_t);
248e51a25f8SAlfred Perlstein static u_int32_t dc_crc_be	(caddr_t);
249e51a25f8SAlfred Perlstein static void dc_setfilt_21143	(struct dc_softc *);
250e51a25f8SAlfred Perlstein static void dc_setfilt_asix	(struct dc_softc *);
251e51a25f8SAlfred Perlstein static void dc_setfilt_admtek	(struct dc_softc *);
252e51a25f8SAlfred Perlstein static void dc_setfilt_xircom	(struct dc_softc *);
25396f2e892SBill Paul 
254e51a25f8SAlfred Perlstein static void dc_setfilt		(struct dc_softc *);
25596f2e892SBill Paul 
256e51a25f8SAlfred Perlstein static void dc_reset		(struct dc_softc *);
257e51a25f8SAlfred Perlstein static int dc_list_rx_init	(struct dc_softc *);
258e51a25f8SAlfred Perlstein static int dc_list_tx_init	(struct dc_softc *);
25996f2e892SBill Paul 
2603097aa70SWarner Losh static void dc_read_srom	(struct dc_softc *, int);
261e51a25f8SAlfred Perlstein static void dc_parse_21143_srom	(struct dc_softc *);
262e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia	(struct dc_softc *, struct dc_eblock_sia *);
263e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii	(struct dc_softc *, struct dc_eblock_mii *);
264e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym	(struct dc_softc *, struct dc_eblock_sym *);
265e51a25f8SAlfred Perlstein static void dc_apply_fixup	(struct dc_softc *, int);
2665c1cfac4SBill Paul 
26796f2e892SBill Paul #ifdef DC_USEIOSPACE
26896f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
26996f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
27096f2e892SBill Paul #else
27196f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
27296f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
27396f2e892SBill Paul #endif
27496f2e892SBill Paul 
27596f2e892SBill Paul static device_method_t dc_methods[] = {
27696f2e892SBill Paul 	/* Device interface */
27796f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
27896f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
27996f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
280e8388e14SMitsuru IWASAKI 	DEVMETHOD(device_suspend,	dc_suspend),
281e8388e14SMitsuru IWASAKI 	DEVMETHOD(device_resume,	dc_resume),
28296f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
28396f2e892SBill Paul 
28496f2e892SBill Paul 	/* bus interface */
28596f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
28696f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
28796f2e892SBill Paul 
28896f2e892SBill Paul 	/* MII interface */
28996f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
29096f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
29196f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
292f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
29396f2e892SBill Paul 
29496f2e892SBill Paul 	{ 0, 0 }
29596f2e892SBill Paul };
29696f2e892SBill Paul 
29796f2e892SBill Paul static driver_t dc_driver = {
29896f2e892SBill Paul 	"dc",
29996f2e892SBill Paul 	dc_methods,
30096f2e892SBill Paul 	sizeof(struct dc_softc)
30196f2e892SBill Paul };
30296f2e892SBill Paul 
30396f2e892SBill Paul static devclass_t dc_devclass;
30401faf54bSLuigi Rizzo #ifdef __i386__
30501faf54bSLuigi Rizzo static int dc_quick=1;
30601faf54bSLuigi Rizzo SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW,
30701faf54bSLuigi Rizzo 	&dc_quick,0,"do not mdevget in dc driver");
30801faf54bSLuigi Rizzo #endif
30996f2e892SBill Paul 
310feb78939SJonathan Chen DRIVER_MODULE(if_dc, cardbus, dc_driver, dc_devclass, 0, 0);
31196f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0);
31296f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
31396f2e892SBill Paul 
31496f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
31596f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
31696f2e892SBill Paul 
31796f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
31896f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
31996f2e892SBill Paul 
32096f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
32196f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
32296f2e892SBill Paul 
323b50c6312SJonathan Lemon #define IS_MPSAFE 	0
324b50c6312SJonathan Lemon 
325e3d2833aSAlfred Perlstein static void
326e3d2833aSAlfred Perlstein dc_delay(sc)
32796f2e892SBill Paul 	struct dc_softc		*sc;
32896f2e892SBill Paul {
32996f2e892SBill Paul 	int			idx;
33096f2e892SBill Paul 
33196f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
33296f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
33396f2e892SBill Paul }
33496f2e892SBill Paul 
3352c876e15SPoul-Henning Kamp static void
3362c876e15SPoul-Henning Kamp dc_eeprom_width(sc)
3373097aa70SWarner Losh 	struct dc_softc		*sc;
3383097aa70SWarner Losh {
3393097aa70SWarner Losh 	int i;
3403097aa70SWarner Losh 
3413097aa70SWarner Losh 	/* Force EEPROM to idle state. */
3423097aa70SWarner Losh 	dc_eeprom_idle(sc);
3433097aa70SWarner Losh 
3443097aa70SWarner Losh 	/* Enter EEPROM access mode. */
3453097aa70SWarner Losh 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
3463097aa70SWarner Losh 	dc_delay(sc);
3473097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
3483097aa70SWarner Losh 	dc_delay(sc);
3493097aa70SWarner Losh 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3503097aa70SWarner Losh 	dc_delay(sc);
3513097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
3523097aa70SWarner Losh 	dc_delay(sc);
3533097aa70SWarner Losh 
3543097aa70SWarner Losh 	for (i = 3; i--;) {
3553097aa70SWarner Losh 		if (6 & (1 << i))
3563097aa70SWarner Losh 			DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
3573097aa70SWarner Losh 		else
3583097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
3593097aa70SWarner Losh 		dc_delay(sc);
3603097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3613097aa70SWarner Losh 		dc_delay(sc);
3623097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3633097aa70SWarner Losh 		dc_delay(sc);
3643097aa70SWarner Losh 	}
3653097aa70SWarner Losh 
3663097aa70SWarner Losh 	for (i = 1; i <= 12; i++) {
3673097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3683097aa70SWarner Losh 		dc_delay(sc);
3693097aa70SWarner Losh 		if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) {
3703097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3713097aa70SWarner Losh 			dc_delay(sc);
3723097aa70SWarner Losh 			break;
3733097aa70SWarner Losh 		}
3743097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3753097aa70SWarner Losh 		dc_delay(sc);
3763097aa70SWarner Losh 	}
3773097aa70SWarner Losh 
3783097aa70SWarner Losh 	/* Turn off EEPROM access mode. */
3793097aa70SWarner Losh 	dc_eeprom_idle(sc);
3803097aa70SWarner Losh 
3813097aa70SWarner Losh 	if (i < 4 || i > 12)
3823097aa70SWarner Losh 		sc->dc_romwidth = 6;
3833097aa70SWarner Losh 	else
3843097aa70SWarner Losh 		sc->dc_romwidth = i;
3853097aa70SWarner Losh 
3863097aa70SWarner Losh 	/* Enter EEPROM access mode. */
3873097aa70SWarner Losh 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
3883097aa70SWarner Losh 	dc_delay(sc);
3893097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
3903097aa70SWarner Losh 	dc_delay(sc);
3913097aa70SWarner Losh 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3923097aa70SWarner Losh 	dc_delay(sc);
3933097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
3943097aa70SWarner Losh 	dc_delay(sc);
3953097aa70SWarner Losh 
3963097aa70SWarner Losh 	/* Turn off EEPROM access mode. */
3973097aa70SWarner Losh 	dc_eeprom_idle(sc);
3983097aa70SWarner Losh }
3993097aa70SWarner Losh 
400e3d2833aSAlfred Perlstein static void
401e3d2833aSAlfred Perlstein dc_eeprom_idle(sc)
40296f2e892SBill Paul 	struct dc_softc		*sc;
40396f2e892SBill Paul {
40496f2e892SBill Paul 	register int		i;
40596f2e892SBill Paul 
40696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
40796f2e892SBill Paul 	dc_delay(sc);
40896f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
40996f2e892SBill Paul 	dc_delay(sc);
41096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
41196f2e892SBill Paul 	dc_delay(sc);
41296f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
41396f2e892SBill Paul 	dc_delay(sc);
41496f2e892SBill Paul 
41596f2e892SBill Paul 	for (i = 0; i < 25; i++) {
41696f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
41796f2e892SBill Paul 		dc_delay(sc);
41896f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
41996f2e892SBill Paul 		dc_delay(sc);
42096f2e892SBill Paul 	}
42196f2e892SBill Paul 
42296f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
42396f2e892SBill Paul 	dc_delay(sc);
42496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
42596f2e892SBill Paul 	dc_delay(sc);
42696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
42796f2e892SBill Paul 
42896f2e892SBill Paul 	return;
42996f2e892SBill Paul }
43096f2e892SBill Paul 
43196f2e892SBill Paul /*
43296f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
43396f2e892SBill Paul  */
434e3d2833aSAlfred Perlstein static void
435e3d2833aSAlfred Perlstein dc_eeprom_putbyte(sc, addr)
43696f2e892SBill Paul 	struct dc_softc		*sc;
43796f2e892SBill Paul 	int			addr;
43896f2e892SBill Paul {
43996f2e892SBill Paul 	register int		d, i;
44096f2e892SBill Paul 
4413097aa70SWarner Losh 	d = DC_EECMD_READ >> 6;
4423097aa70SWarner Losh 	for (i = 3; i--; ) {
4433097aa70SWarner Losh 		if (d & (1 << i))
4443097aa70SWarner Losh 			DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
44596f2e892SBill Paul 		else
4463097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
4473097aa70SWarner Losh 		dc_delay(sc);
4483097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4493097aa70SWarner Losh 		dc_delay(sc);
4503097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4513097aa70SWarner Losh 		dc_delay(sc);
4523097aa70SWarner Losh 	}
45396f2e892SBill Paul 
45496f2e892SBill Paul 	/*
45596f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
45696f2e892SBill Paul 	 */
4573097aa70SWarner Losh 	for (i = sc->dc_romwidth; i--;) {
4583097aa70SWarner Losh 		if (addr & (1 << i)) {
45996f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
46096f2e892SBill Paul 		} else {
46196f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
46296f2e892SBill Paul 		}
46396f2e892SBill Paul 		dc_delay(sc);
46496f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
46596f2e892SBill Paul 		dc_delay(sc);
46696f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
46796f2e892SBill Paul 		dc_delay(sc);
46896f2e892SBill Paul 	}
46996f2e892SBill Paul 
47096f2e892SBill Paul 	return;
47196f2e892SBill Paul }
47296f2e892SBill Paul 
47396f2e892SBill Paul /*
47496f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
47596f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
47696f2e892SBill Paul  * the EEPROM.
47796f2e892SBill Paul  */
478e3d2833aSAlfred Perlstein static void
479e3d2833aSAlfred Perlstein dc_eeprom_getword_pnic(sc, addr, dest)
48096f2e892SBill Paul 	struct dc_softc		*sc;
48196f2e892SBill Paul 	int			addr;
48296f2e892SBill Paul 	u_int16_t		*dest;
48396f2e892SBill Paul {
48496f2e892SBill Paul 	register int		i;
48596f2e892SBill Paul 	u_int32_t		r;
48696f2e892SBill Paul 
48796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr);
48896f2e892SBill Paul 
48996f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
49096f2e892SBill Paul 		DELAY(1);
49196f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
49296f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
49396f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
49496f2e892SBill Paul 			return;
49596f2e892SBill Paul 		}
49696f2e892SBill Paul 	}
49796f2e892SBill Paul 
49896f2e892SBill Paul 	return;
49996f2e892SBill Paul }
50096f2e892SBill Paul 
50196f2e892SBill Paul /*
50296f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
503feb78939SJonathan Chen  * The Xircom X3201 has its own non-standard way to read
504feb78939SJonathan Chen  * the EEPROM, too.
505feb78939SJonathan Chen  */
506e3d2833aSAlfred Perlstein static void
507e3d2833aSAlfred Perlstein dc_eeprom_getword_xircom(sc, addr, dest)
508feb78939SJonathan Chen 	struct dc_softc		*sc;
509feb78939SJonathan Chen 	int			addr;
510feb78939SJonathan Chen 	u_int16_t		*dest;
511feb78939SJonathan Chen {
512feb78939SJonathan Chen 	SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
513feb78939SJonathan Chen 
514feb78939SJonathan Chen 	addr *= 2;
515feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
516feb78939SJonathan Chen 	*dest = (u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff;
517feb78939SJonathan Chen 	addr += 1;
518feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
519feb78939SJonathan Chen 	*dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff) << 8;
520feb78939SJonathan Chen 
521feb78939SJonathan Chen 	SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
522feb78939SJonathan Chen 	return;
523feb78939SJonathan Chen }
524feb78939SJonathan Chen 
525feb78939SJonathan Chen /*
526feb78939SJonathan Chen  * Read a word of data stored in the EEPROM at address 'addr.'
52796f2e892SBill Paul  */
528e3d2833aSAlfred Perlstein static void
529e3d2833aSAlfred Perlstein dc_eeprom_getword(sc, addr, dest)
53096f2e892SBill Paul 	struct dc_softc		*sc;
53196f2e892SBill Paul 	int			addr;
53296f2e892SBill Paul 	u_int16_t		*dest;
53396f2e892SBill Paul {
53496f2e892SBill Paul 	register int		i;
53596f2e892SBill Paul 	u_int16_t		word = 0;
53696f2e892SBill Paul 
53796f2e892SBill Paul 	/* Force EEPROM to idle state. */
53896f2e892SBill Paul 	dc_eeprom_idle(sc);
53996f2e892SBill Paul 
54096f2e892SBill Paul 	/* Enter EEPROM access mode. */
54196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
54296f2e892SBill Paul 	dc_delay(sc);
54396f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
54496f2e892SBill Paul 	dc_delay(sc);
54596f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
54696f2e892SBill Paul 	dc_delay(sc);
54796f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
54896f2e892SBill Paul 	dc_delay(sc);
54996f2e892SBill Paul 
55096f2e892SBill Paul 	/*
55196f2e892SBill Paul 	 * Send address of word we want to read.
55296f2e892SBill Paul 	 */
55396f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
55496f2e892SBill Paul 
55596f2e892SBill Paul 	/*
55696f2e892SBill Paul 	 * Start reading bits from EEPROM.
55796f2e892SBill Paul 	 */
55896f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
55996f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
56096f2e892SBill Paul 		dc_delay(sc);
56196f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
56296f2e892SBill Paul 			word |= i;
56396f2e892SBill Paul 		dc_delay(sc);
56496f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
56596f2e892SBill Paul 		dc_delay(sc);
56696f2e892SBill Paul 	}
56796f2e892SBill Paul 
56896f2e892SBill Paul 	/* Turn off EEPROM access mode. */
56996f2e892SBill Paul 	dc_eeprom_idle(sc);
57096f2e892SBill Paul 
57196f2e892SBill Paul 	*dest = word;
57296f2e892SBill Paul 
57396f2e892SBill Paul 	return;
57496f2e892SBill Paul }
57596f2e892SBill Paul 
57696f2e892SBill Paul /*
57796f2e892SBill Paul  * Read a sequence of words from the EEPROM.
57896f2e892SBill Paul  */
579e3d2833aSAlfred Perlstein static void
580e3d2833aSAlfred Perlstein dc_read_eeprom(sc, dest, off, cnt, swap)
58196f2e892SBill Paul 	struct dc_softc		*sc;
58296f2e892SBill Paul 	caddr_t			dest;
58396f2e892SBill Paul 	int			off;
58496f2e892SBill Paul 	int			cnt;
58596f2e892SBill Paul 	int			swap;
58696f2e892SBill Paul {
58796f2e892SBill Paul 	int			i;
58896f2e892SBill Paul 	u_int16_t		word = 0, *ptr;
58996f2e892SBill Paul 
59096f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
59196f2e892SBill Paul 		if (DC_IS_PNIC(sc))
59296f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
593feb78939SJonathan Chen 		else if (DC_IS_XIRCOM(sc))
594feb78939SJonathan Chen 			dc_eeprom_getword_xircom(sc, off + i, &word);
59596f2e892SBill Paul 		else
59696f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
59796f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
59896f2e892SBill Paul 		if (swap)
59996f2e892SBill Paul 			*ptr = ntohs(word);
60096f2e892SBill Paul 		else
60196f2e892SBill Paul 			*ptr = word;
60296f2e892SBill Paul 	}
60396f2e892SBill Paul 
60496f2e892SBill Paul 	return;
60596f2e892SBill Paul }
60696f2e892SBill Paul 
60796f2e892SBill Paul /*
60896f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
60996f2e892SBill Paul  * Application Notes pp.19-21.
61096f2e892SBill Paul  */
61196f2e892SBill Paul /*
61296f2e892SBill Paul  * Write a bit to the MII bus.
61396f2e892SBill Paul  */
614e3d2833aSAlfred Perlstein static void
615e3d2833aSAlfred Perlstein dc_mii_writebit(sc, bit)
61696f2e892SBill Paul 	struct dc_softc		*sc;
61796f2e892SBill Paul 	int			bit;
61896f2e892SBill Paul {
61996f2e892SBill Paul 	if (bit)
62096f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO,
62196f2e892SBill Paul 		    DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT);
62296f2e892SBill Paul 	else
62396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
62496f2e892SBill Paul 
62596f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
62696f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
62796f2e892SBill Paul 
62896f2e892SBill Paul 	return;
62996f2e892SBill Paul }
63096f2e892SBill Paul 
63196f2e892SBill Paul /*
63296f2e892SBill Paul  * Read a bit from the MII bus.
63396f2e892SBill Paul  */
634e3d2833aSAlfred Perlstein static int
635e3d2833aSAlfred Perlstein dc_mii_readbit(sc)
63696f2e892SBill Paul 	struct dc_softc		*sc;
63796f2e892SBill Paul {
63896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR);
63996f2e892SBill Paul 	CSR_READ_4(sc, DC_SIO);
64096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
64196f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
64296f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
64396f2e892SBill Paul 		return(1);
64496f2e892SBill Paul 
64596f2e892SBill Paul 	return(0);
64696f2e892SBill Paul }
64796f2e892SBill Paul 
64896f2e892SBill Paul /*
64996f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
65096f2e892SBill Paul  */
651e3d2833aSAlfred Perlstein static void
652e3d2833aSAlfred Perlstein dc_mii_sync(sc)
65396f2e892SBill Paul 	struct dc_softc		*sc;
65496f2e892SBill Paul {
65596f2e892SBill Paul 	register int		i;
65696f2e892SBill Paul 
65796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
65896f2e892SBill Paul 
65996f2e892SBill Paul 	for (i = 0; i < 32; i++)
66096f2e892SBill Paul 		dc_mii_writebit(sc, 1);
66196f2e892SBill Paul 
66296f2e892SBill Paul 	return;
66396f2e892SBill Paul }
66496f2e892SBill Paul 
66596f2e892SBill Paul /*
66696f2e892SBill Paul  * Clock a series of bits through the MII.
66796f2e892SBill Paul  */
668e3d2833aSAlfred Perlstein static void
669e3d2833aSAlfred Perlstein dc_mii_send(sc, bits, cnt)
67096f2e892SBill Paul 	struct dc_softc		*sc;
67196f2e892SBill Paul 	u_int32_t		bits;
67296f2e892SBill Paul 	int			cnt;
67396f2e892SBill Paul {
67496f2e892SBill Paul 	int			i;
67596f2e892SBill Paul 
67696f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
67796f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
67896f2e892SBill Paul }
67996f2e892SBill Paul 
68096f2e892SBill Paul /*
68196f2e892SBill Paul  * Read an PHY register through the MII.
68296f2e892SBill Paul  */
683e3d2833aSAlfred Perlstein static int
684e3d2833aSAlfred Perlstein dc_mii_readreg(sc, frame)
68596f2e892SBill Paul 	struct dc_softc		*sc;
68696f2e892SBill Paul 	struct dc_mii_frame	*frame;
68796f2e892SBill Paul 
68896f2e892SBill Paul {
689d1ce9105SBill Paul 	int			i, ack;
69096f2e892SBill Paul 
691d1ce9105SBill Paul 	DC_LOCK(sc);
69296f2e892SBill Paul 
69396f2e892SBill Paul 	/*
69496f2e892SBill Paul 	 * Set up frame for RX.
69596f2e892SBill Paul 	 */
69696f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
69796f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
69896f2e892SBill Paul 	frame->mii_turnaround = 0;
69996f2e892SBill Paul 	frame->mii_data = 0;
70096f2e892SBill Paul 
70196f2e892SBill Paul 	/*
70296f2e892SBill Paul 	 * Sync the PHYs.
70396f2e892SBill Paul 	 */
70496f2e892SBill Paul 	dc_mii_sync(sc);
70596f2e892SBill Paul 
70696f2e892SBill Paul 	/*
70796f2e892SBill Paul 	 * Send command/address info.
70896f2e892SBill Paul 	 */
70996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
71096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
71196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
71296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
71396f2e892SBill Paul 
71496f2e892SBill Paul #ifdef notdef
71596f2e892SBill Paul 	/* Idle bit */
71696f2e892SBill Paul 	dc_mii_writebit(sc, 1);
71796f2e892SBill Paul 	dc_mii_writebit(sc, 0);
71896f2e892SBill Paul #endif
71996f2e892SBill Paul 
72096f2e892SBill Paul 	/* Check for ack */
72196f2e892SBill Paul 	ack = dc_mii_readbit(sc);
72296f2e892SBill Paul 
72396f2e892SBill Paul 	/*
72496f2e892SBill Paul 	 * Now try reading data bits. If the ack failed, we still
72596f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
72696f2e892SBill Paul 	 */
72796f2e892SBill Paul 	if (ack) {
72896f2e892SBill Paul 		for(i = 0; i < 16; i++) {
72996f2e892SBill Paul 			dc_mii_readbit(sc);
73096f2e892SBill Paul 		}
73196f2e892SBill Paul 		goto fail;
73296f2e892SBill Paul 	}
73396f2e892SBill Paul 
73496f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
73596f2e892SBill Paul 		if (!ack) {
73696f2e892SBill Paul 			if (dc_mii_readbit(sc))
73796f2e892SBill Paul 				frame->mii_data |= i;
73896f2e892SBill Paul 		}
73996f2e892SBill Paul 	}
74096f2e892SBill Paul 
74196f2e892SBill Paul fail:
74296f2e892SBill Paul 
74396f2e892SBill Paul 	dc_mii_writebit(sc, 0);
74496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
74596f2e892SBill Paul 
746d1ce9105SBill Paul 	DC_UNLOCK(sc);
74796f2e892SBill Paul 
74896f2e892SBill Paul 	if (ack)
74996f2e892SBill Paul 		return(1);
75096f2e892SBill Paul 	return(0);
75196f2e892SBill Paul }
75296f2e892SBill Paul 
75396f2e892SBill Paul /*
75496f2e892SBill Paul  * Write to a PHY register through the MII.
75596f2e892SBill Paul  */
756e3d2833aSAlfred Perlstein static int
757e3d2833aSAlfred Perlstein dc_mii_writereg(sc, frame)
75896f2e892SBill Paul 	struct dc_softc		*sc;
75996f2e892SBill Paul 	struct dc_mii_frame	*frame;
76096f2e892SBill Paul 
76196f2e892SBill Paul {
762d1ce9105SBill Paul 	DC_LOCK(sc);
76396f2e892SBill Paul 	/*
76496f2e892SBill Paul 	 * Set up frame for TX.
76596f2e892SBill Paul 	 */
76696f2e892SBill Paul 
76796f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
76896f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
76996f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
77096f2e892SBill Paul 
77196f2e892SBill Paul 	/*
77296f2e892SBill Paul 	 * Sync the PHYs.
77396f2e892SBill Paul 	 */
77496f2e892SBill Paul 	dc_mii_sync(sc);
77596f2e892SBill Paul 
77696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
77796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
77896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
77996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
78096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
78196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
78296f2e892SBill Paul 
78396f2e892SBill Paul 	/* Idle bit. */
78496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
78596f2e892SBill Paul 	dc_mii_writebit(sc, 0);
78696f2e892SBill Paul 
787d1ce9105SBill Paul 	DC_UNLOCK(sc);
78896f2e892SBill Paul 
78996f2e892SBill Paul 	return(0);
79096f2e892SBill Paul }
79196f2e892SBill Paul 
792e3d2833aSAlfred Perlstein static int
793e3d2833aSAlfred Perlstein dc_miibus_readreg(dev, phy, reg)
79496f2e892SBill Paul 	device_t		dev;
79596f2e892SBill Paul 	int			phy, reg;
79696f2e892SBill Paul {
79796f2e892SBill Paul 	struct dc_mii_frame	frame;
79896f2e892SBill Paul 	struct dc_softc		*sc;
799c85c4667SBill Paul 	int			i, rval, phy_reg = 0;
80096f2e892SBill Paul 
80196f2e892SBill Paul 	sc = device_get_softc(dev);
80296f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
80396f2e892SBill Paul 
80496f2e892SBill Paul 	/*
80596f2e892SBill Paul 	 * Note: both the AL981 and AN985 have internal PHYs,
80696f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
80796f2e892SBill Paul 	 * registers while the AN985 uses a serial MII interface.
80896f2e892SBill Paul 	 * The AN985's MII interface is also buggy in that you
80996f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
81096f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
81196f2e892SBill Paul 	 * that the PHY is at MII address 1.
81296f2e892SBill Paul 	 */
81396f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
81496f2e892SBill Paul 		return(0);
81596f2e892SBill Paul 
8161af8bec7SBill Paul 	/*
8171af8bec7SBill Paul 	 * Note: the ukphy probes of the RS7112 report a PHY at
8181af8bec7SBill Paul 	 * MII address 0 (possibly HomePNA?) and 1 (ethernet)
8191af8bec7SBill Paul 	 * so we only respond to correct one.
8201af8bec7SBill Paul 	 */
8211af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
8221af8bec7SBill Paul 		return(0);
8231af8bec7SBill Paul 
8245c1cfac4SBill Paul 	if (sc->dc_pmode != DC_PMODE_MII) {
82596f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
82696f2e892SBill Paul 			switch(reg) {
82796f2e892SBill Paul 			case MII_BMSR:
82896f2e892SBill Paul 			/*
82996f2e892SBill Paul 			 * Fake something to make the probe
83096f2e892SBill Paul 			 * code think there's a PHY here.
83196f2e892SBill Paul 			 */
83296f2e892SBill Paul 				return(BMSR_MEDIAMASK);
83396f2e892SBill Paul 				break;
83496f2e892SBill Paul 			case MII_PHYIDR1:
83596f2e892SBill Paul 				if (DC_IS_PNIC(sc))
83696f2e892SBill Paul 					return(DC_VENDORID_LO);
83796f2e892SBill Paul 				return(DC_VENDORID_DEC);
83896f2e892SBill Paul 				break;
83996f2e892SBill Paul 			case MII_PHYIDR2:
84096f2e892SBill Paul 				if (DC_IS_PNIC(sc))
84196f2e892SBill Paul 					return(DC_DEVICEID_82C168);
84296f2e892SBill Paul 				return(DC_DEVICEID_21143);
84396f2e892SBill Paul 				break;
84496f2e892SBill Paul 			default:
84596f2e892SBill Paul 				return(0);
84696f2e892SBill Paul 				break;
84796f2e892SBill Paul 			}
84896f2e892SBill Paul 		} else
84996f2e892SBill Paul 			return(0);
85096f2e892SBill Paul 	}
85196f2e892SBill Paul 
85296f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
85396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
85496f2e892SBill Paul 		    (phy << 23) | (reg << 18));
85596f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
85696f2e892SBill Paul 			DELAY(1);
85796f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
85896f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
85996f2e892SBill Paul 				rval &= 0xFFFF;
86096f2e892SBill Paul 				return(rval == 0xFFFF ? 0 : rval);
86196f2e892SBill Paul 			}
86296f2e892SBill Paul 		}
86396f2e892SBill Paul 		return(0);
86496f2e892SBill Paul 	}
86596f2e892SBill Paul 
86696f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
86796f2e892SBill Paul 		switch(reg) {
86896f2e892SBill Paul 		case MII_BMCR:
86996f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
87096f2e892SBill Paul 			break;
87196f2e892SBill Paul 		case MII_BMSR:
87296f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
87396f2e892SBill Paul 			break;
87496f2e892SBill Paul 		case MII_PHYIDR1:
87596f2e892SBill Paul 			phy_reg = DC_AL_VENID;
87696f2e892SBill Paul 			break;
87796f2e892SBill Paul 		case MII_PHYIDR2:
87896f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
87996f2e892SBill Paul 			break;
88096f2e892SBill Paul 		case MII_ANAR:
88196f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
88296f2e892SBill Paul 			break;
88396f2e892SBill Paul 		case MII_ANLPAR:
88496f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
88596f2e892SBill Paul 			break;
88696f2e892SBill Paul 		case MII_ANER:
88796f2e892SBill Paul 			phy_reg = DC_AL_ANER;
88896f2e892SBill Paul 			break;
88996f2e892SBill Paul 		default:
89096f2e892SBill Paul 			printf("dc%d: phy_read: bad phy register %x\n",
89196f2e892SBill Paul 			    sc->dc_unit, reg);
89296f2e892SBill Paul 			return(0);
89396f2e892SBill Paul 			break;
89496f2e892SBill Paul 		}
89596f2e892SBill Paul 
89696f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
89796f2e892SBill Paul 
89896f2e892SBill Paul 		if (rval == 0xFFFF)
89996f2e892SBill Paul 			return(0);
90096f2e892SBill Paul 		return(rval);
90196f2e892SBill Paul 	}
90296f2e892SBill Paul 
90396f2e892SBill Paul 	frame.mii_phyaddr = phy;
90496f2e892SBill Paul 	frame.mii_regaddr = reg;
905419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
906f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
907f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
908419146d9SBill Paul 	}
90996f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
910419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
911f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
91296f2e892SBill Paul 
91396f2e892SBill Paul 	return(frame.mii_data);
91496f2e892SBill Paul }
91596f2e892SBill Paul 
916e3d2833aSAlfred Perlstein static int
917e3d2833aSAlfred Perlstein dc_miibus_writereg(dev, phy, reg, data)
91896f2e892SBill Paul 	device_t		dev;
91996f2e892SBill Paul 	int			phy, reg, data;
92096f2e892SBill Paul {
92196f2e892SBill Paul 	struct dc_softc		*sc;
92296f2e892SBill Paul 	struct dc_mii_frame	frame;
923c85c4667SBill Paul 	int			i, phy_reg = 0;
92496f2e892SBill Paul 
92596f2e892SBill Paul 	sc = device_get_softc(dev);
92696f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
92796f2e892SBill Paul 
92896f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
92996f2e892SBill Paul 		return(0);
93096f2e892SBill Paul 
9311af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
9321af8bec7SBill Paul 		return(0);
9331af8bec7SBill Paul 
93496f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
93596f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
93696f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
93796f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
93896f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
93996f2e892SBill Paul 				break;
94096f2e892SBill Paul 		}
94196f2e892SBill Paul 		return(0);
94296f2e892SBill Paul 	}
94396f2e892SBill Paul 
94496f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
94596f2e892SBill Paul 		switch(reg) {
94696f2e892SBill Paul 		case MII_BMCR:
94796f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
94896f2e892SBill Paul 			break;
94996f2e892SBill Paul 		case MII_BMSR:
95096f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
95196f2e892SBill Paul 			break;
95296f2e892SBill Paul 		case MII_PHYIDR1:
95396f2e892SBill Paul 			phy_reg = DC_AL_VENID;
95496f2e892SBill Paul 			break;
95596f2e892SBill Paul 		case MII_PHYIDR2:
95696f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
95796f2e892SBill Paul 			break;
95896f2e892SBill Paul 		case MII_ANAR:
95996f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
96096f2e892SBill Paul 			break;
96196f2e892SBill Paul 		case MII_ANLPAR:
96296f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
96396f2e892SBill Paul 			break;
96496f2e892SBill Paul 		case MII_ANER:
96596f2e892SBill Paul 			phy_reg = DC_AL_ANER;
96696f2e892SBill Paul 			break;
96796f2e892SBill Paul 		default:
96896f2e892SBill Paul 			printf("dc%d: phy_write: bad phy register %x\n",
96996f2e892SBill Paul 			    sc->dc_unit, reg);
97096f2e892SBill Paul 			return(0);
97196f2e892SBill Paul 			break;
97296f2e892SBill Paul 		}
97396f2e892SBill Paul 
97496f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
97596f2e892SBill Paul 		return(0);
97696f2e892SBill Paul 	}
97796f2e892SBill Paul 
97896f2e892SBill Paul 	frame.mii_phyaddr = phy;
97996f2e892SBill Paul 	frame.mii_regaddr = reg;
98096f2e892SBill Paul 	frame.mii_data = data;
98196f2e892SBill Paul 
982419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
983f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
984f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
985419146d9SBill Paul 	}
98696f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
987419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
988f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
98996f2e892SBill Paul 
99096f2e892SBill Paul 	return(0);
99196f2e892SBill Paul }
99296f2e892SBill Paul 
993e3d2833aSAlfred Perlstein static void
994e3d2833aSAlfred Perlstein dc_miibus_statchg(dev)
99596f2e892SBill Paul 	device_t		dev;
99696f2e892SBill Paul {
99796f2e892SBill Paul 	struct dc_softc		*sc;
99896f2e892SBill Paul 	struct mii_data		*mii;
999f43d9309SBill Paul 	struct ifmedia		*ifm;
100096f2e892SBill Paul 
100196f2e892SBill Paul 	sc = device_get_softc(dev);
100296f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
100396f2e892SBill Paul 		return;
10045c1cfac4SBill Paul 
100596f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
1006f43d9309SBill Paul 	ifm = &mii->mii_media;
1007f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
100845521525SPoul-Henning Kamp 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) {
1009f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
1010f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
1011f43d9309SBill Paul 	} else {
101296f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
101396f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
1014f43d9309SBill Paul 	}
1015f43d9309SBill Paul 
1016f43d9309SBill Paul 	return;
1017f43d9309SBill Paul }
1018f43d9309SBill Paul 
1019f43d9309SBill Paul /*
1020f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
1021f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
1022f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
1023f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
1024f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
1025f43d9309SBill Paul  * with it itself. *sigh*
1026f43d9309SBill Paul  */
1027e3d2833aSAlfred Perlstein static void
1028e3d2833aSAlfred Perlstein dc_miibus_mediainit(dev)
1029f43d9309SBill Paul 	device_t		dev;
1030f43d9309SBill Paul {
1031f43d9309SBill Paul 	struct dc_softc		*sc;
1032f43d9309SBill Paul 	struct mii_data		*mii;
1033f43d9309SBill Paul 	struct ifmedia		*ifm;
1034f43d9309SBill Paul 	int			rev;
1035f43d9309SBill Paul 
1036f43d9309SBill Paul 	rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
1037f43d9309SBill Paul 
1038f43d9309SBill Paul 	sc = device_get_softc(dev);
1039f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
1040f43d9309SBill Paul 	ifm = &mii->mii_media;
1041f43d9309SBill Paul 
1042f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
104345521525SPoul-Henning Kamp 		ifmedia_add(ifm, IFM_ETHER|IFM_HPNA_1, 0, NULL);
104496f2e892SBill Paul 
104596f2e892SBill Paul 	return;
104696f2e892SBill Paul }
104796f2e892SBill Paul 
104896f2e892SBill Paul #define DC_POLY		0xEDB88320
104979d11e09SBill Paul #define DC_BITS_512	9
105079d11e09SBill Paul #define DC_BITS_128	7
105179d11e09SBill Paul #define DC_BITS_64	6
105296f2e892SBill Paul 
1053e3d2833aSAlfred Perlstein static u_int32_t
1054e3d2833aSAlfred Perlstein dc_crc_le(sc, addr)
105596f2e892SBill Paul 	struct dc_softc		*sc;
105696f2e892SBill Paul 	caddr_t			addr;
105796f2e892SBill Paul {
105896f2e892SBill Paul 	u_int32_t		idx, bit, data, crc;
105996f2e892SBill Paul 
106096f2e892SBill Paul 	/* Compute CRC for the address value. */
106196f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
106296f2e892SBill Paul 
106396f2e892SBill Paul 	for (idx = 0; idx < 6; idx++) {
106496f2e892SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
106596f2e892SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0);
106696f2e892SBill Paul 	}
106796f2e892SBill Paul 
106879d11e09SBill Paul 	/*
106979d11e09SBill Paul 	 * The hash table on the PNIC II and the MX98715AEC-C/D/E
107079d11e09SBill Paul 	 * chips is only 128 bits wide.
107179d11e09SBill Paul 	 */
107279d11e09SBill Paul 	if (sc->dc_flags & DC_128BIT_HASH)
107379d11e09SBill Paul 		return (crc & ((1 << DC_BITS_128) - 1));
107496f2e892SBill Paul 
107579d11e09SBill Paul 	/* The hash table on the MX98715BEC is only 64 bits wide. */
107679d11e09SBill Paul 	if (sc->dc_flags & DC_64BIT_HASH)
107779d11e09SBill Paul 		return (crc & ((1 << DC_BITS_64) - 1));
107879d11e09SBill Paul 
1079feb78939SJonathan Chen 	/* Xircom's hash filtering table is different (read: weird) */
1080feb78939SJonathan Chen 	/* Xircom uses the LEAST significant bits */
1081feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
1082feb78939SJonathan Chen 		if ((crc & 0x180) == 0x180)
1083feb78939SJonathan Chen 			return (crc & 0x0F) + (crc	& 0x70)*3 + (14 << 4);
1084feb78939SJonathan Chen 		else
1085feb78939SJonathan Chen 			return (crc & 0x1F) + ((crc>>1) & 0xF0)*3 + (12 << 4);
1086feb78939SJonathan Chen 	}
1087feb78939SJonathan Chen 
108879d11e09SBill Paul 	return (crc & ((1 << DC_BITS_512) - 1));
108996f2e892SBill Paul }
109096f2e892SBill Paul 
109196f2e892SBill Paul /*
109296f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
109396f2e892SBill Paul  */
1094e3d2833aSAlfred Perlstein static u_int32_t
1095e3d2833aSAlfred Perlstein dc_crc_be(addr)
109696f2e892SBill Paul 	caddr_t			addr;
109796f2e892SBill Paul {
109896f2e892SBill Paul 	u_int32_t		crc, carry;
109996f2e892SBill Paul 	int			i, j;
110096f2e892SBill Paul 	u_int8_t		c;
110196f2e892SBill Paul 
110296f2e892SBill Paul 	/* Compute CRC for the address value. */
110396f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
110496f2e892SBill Paul 
110596f2e892SBill Paul 	for (i = 0; i < 6; i++) {
110696f2e892SBill Paul 		c = *(addr + i);
110796f2e892SBill Paul 		for (j = 0; j < 8; j++) {
110896f2e892SBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
110996f2e892SBill Paul 			crc <<= 1;
111096f2e892SBill Paul 			c >>= 1;
111196f2e892SBill Paul 			if (carry)
111296f2e892SBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
111396f2e892SBill Paul 		}
111496f2e892SBill Paul 	}
111596f2e892SBill Paul 
111696f2e892SBill Paul 	/* return the filter bit position */
111796f2e892SBill Paul 	return((crc >> 26) & 0x0000003F);
111896f2e892SBill Paul }
111996f2e892SBill Paul 
112096f2e892SBill Paul /*
112196f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
112296f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
112396f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
112496f2e892SBill Paul  *
112596f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
112696f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
112796f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
112896f2e892SBill Paul  * we need that too.
112996f2e892SBill Paul  */
11302c876e15SPoul-Henning Kamp static void
1131e3d2833aSAlfred Perlstein dc_setfilt_21143(sc)
113296f2e892SBill Paul 	struct dc_softc		*sc;
113396f2e892SBill Paul {
113496f2e892SBill Paul 	struct dc_desc		*sframe;
113596f2e892SBill Paul 	u_int32_t		h, *sp;
113696f2e892SBill Paul 	struct ifmultiaddr	*ifma;
113796f2e892SBill Paul 	struct ifnet		*ifp;
113896f2e892SBill Paul 	int			i;
113996f2e892SBill Paul 
114096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
114196f2e892SBill Paul 
114296f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
114396f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
114496f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
114596f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
114696f2e892SBill Paul 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
114796f2e892SBill Paul 	bzero((char *)sp, DC_SFRAME_LEN);
114896f2e892SBill Paul 
114996f2e892SBill Paul 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
115096f2e892SBill Paul 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
115196f2e892SBill Paul 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
115296f2e892SBill Paul 
115396f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
115496f2e892SBill Paul 
115596f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
115696f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
115796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
115896f2e892SBill Paul 	else
115996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
116096f2e892SBill Paul 
116196f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
116296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
116396f2e892SBill Paul 	else
116496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
116596f2e892SBill Paul 
11666817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
116796f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
116896f2e892SBill Paul 			continue;
116996f2e892SBill Paul 		h = dc_crc_le(sc,
117096f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
117196f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
117296f2e892SBill Paul 	}
117396f2e892SBill Paul 
117496f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
117596f2e892SBill Paul 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
117696f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
117796f2e892SBill Paul 	}
117896f2e892SBill Paul 
117996f2e892SBill Paul 	/* Set our MAC address */
118096f2e892SBill Paul 	sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
118196f2e892SBill Paul 	sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
118296f2e892SBill Paul 	sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
118396f2e892SBill Paul 
118496f2e892SBill Paul 	sframe->dc_status = DC_TXSTAT_OWN;
118596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
118696f2e892SBill Paul 
118796f2e892SBill Paul 	/*
118896f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
118996f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
119096f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
119196f2e892SBill Paul 	 * medicine.
119296f2e892SBill Paul 	 */
119396f2e892SBill Paul 	DELAY(10000);
119496f2e892SBill Paul 
119596f2e892SBill Paul 	ifp->if_timer = 5;
119696f2e892SBill Paul 
119796f2e892SBill Paul 	return;
119896f2e892SBill Paul }
119996f2e892SBill Paul 
12002c876e15SPoul-Henning Kamp static void
1201e3d2833aSAlfred Perlstein dc_setfilt_admtek(sc)
120296f2e892SBill Paul 	struct dc_softc		*sc;
120396f2e892SBill Paul {
120496f2e892SBill Paul 	struct ifnet		*ifp;
120596f2e892SBill Paul 	int			h = 0;
120696f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
120796f2e892SBill Paul 	struct ifmultiaddr	*ifma;
120896f2e892SBill Paul 
120996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
121096f2e892SBill Paul 
121196f2e892SBill Paul 	/* Init our MAC address */
121296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
121396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
121496f2e892SBill Paul 
121596f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
121696f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
121796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
121896f2e892SBill Paul 	else
121996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
122096f2e892SBill Paul 
122196f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
122296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
122396f2e892SBill Paul 	else
122496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
122596f2e892SBill Paul 
122696f2e892SBill Paul 	/* first, zot all the existing hash bits */
122796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
122896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
122996f2e892SBill Paul 
123096f2e892SBill Paul 	/*
123196f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
123296f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
123396f2e892SBill Paul 	 */
123496f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
123596f2e892SBill Paul 		return;
123696f2e892SBill Paul 
123796f2e892SBill Paul 	/* now program new ones */
12386817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
123996f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
124096f2e892SBill Paul 			continue;
124196f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
124296f2e892SBill Paul 		if (h < 32)
124396f2e892SBill Paul 			hashes[0] |= (1 << h);
124496f2e892SBill Paul 		else
124596f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
124696f2e892SBill Paul 	}
124796f2e892SBill Paul 
124896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
124996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
125096f2e892SBill Paul 
125196f2e892SBill Paul 	return;
125296f2e892SBill Paul }
125396f2e892SBill Paul 
12542c876e15SPoul-Henning Kamp static void
1255e3d2833aSAlfred Perlstein dc_setfilt_asix(sc)
125696f2e892SBill Paul 	struct dc_softc		*sc;
125796f2e892SBill Paul {
125896f2e892SBill Paul 	struct ifnet		*ifp;
125996f2e892SBill Paul 	int			h = 0;
126096f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
126196f2e892SBill Paul 	struct ifmultiaddr	*ifma;
126296f2e892SBill Paul 
126396f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
126496f2e892SBill Paul 
126596f2e892SBill Paul 	/* Init our MAC address */
126696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
126796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA,
126896f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
126996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
127096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA,
127196f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
127296f2e892SBill Paul 
127396f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
127496f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
127596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
127696f2e892SBill Paul 	else
127796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
127896f2e892SBill Paul 
127996f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
128096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
128196f2e892SBill Paul 	else
128296f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
128396f2e892SBill Paul 
128496f2e892SBill Paul 	/*
128596f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
128696f2e892SBill Paul 	 * of broadcast frames.
128796f2e892SBill Paul 	 */
128896f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
128996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
129096f2e892SBill Paul 	else
129196f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
129296f2e892SBill Paul 
129396f2e892SBill Paul 	/* first, zot all the existing hash bits */
129496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
129596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
129696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
129796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
129896f2e892SBill Paul 
129996f2e892SBill Paul 	/*
130096f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
130196f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
130296f2e892SBill Paul 	 */
130396f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
130496f2e892SBill Paul 		return;
130596f2e892SBill Paul 
130696f2e892SBill Paul 	/* now program new ones */
13076817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
130896f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
130996f2e892SBill Paul 			continue;
131096f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
131196f2e892SBill Paul 		if (h < 32)
131296f2e892SBill Paul 			hashes[0] |= (1 << h);
131396f2e892SBill Paul 		else
131496f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
131596f2e892SBill Paul 	}
131696f2e892SBill Paul 
131796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
131896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
131996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
132096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
132196f2e892SBill Paul 
132296f2e892SBill Paul 	return;
132396f2e892SBill Paul }
132496f2e892SBill Paul 
13252c876e15SPoul-Henning Kamp static void
1326e3d2833aSAlfred Perlstein dc_setfilt_xircom(sc)
1327feb78939SJonathan Chen 	struct dc_softc		*sc;
1328feb78939SJonathan Chen {
1329feb78939SJonathan Chen 	struct dc_desc		*sframe;
1330feb78939SJonathan Chen 	u_int32_t		h, *sp;
1331feb78939SJonathan Chen 	struct ifmultiaddr	*ifma;
1332feb78939SJonathan Chen 	struct ifnet		*ifp;
1333feb78939SJonathan Chen 	int			i;
1334feb78939SJonathan Chen 
1335feb78939SJonathan Chen 	ifp = &sc->arpcom.ac_if;
1336feb78939SJonathan Chen 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
1337feb78939SJonathan Chen 
1338feb78939SJonathan Chen 	i = sc->dc_cdata.dc_tx_prod;
1339feb78939SJonathan Chen 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
1340feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_cnt++;
1341feb78939SJonathan Chen 	sframe = &sc->dc_ldata->dc_tx_list[i];
1342feb78939SJonathan Chen 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
1343feb78939SJonathan Chen 	bzero((char *)sp, DC_SFRAME_LEN);
1344feb78939SJonathan Chen 
1345feb78939SJonathan Chen 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
1346feb78939SJonathan Chen 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
1347feb78939SJonathan Chen 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
1348feb78939SJonathan Chen 
1349feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
1350feb78939SJonathan Chen 
1351feb78939SJonathan Chen 	/* If we want promiscuous mode, set the allframes bit. */
1352feb78939SJonathan Chen 	if (ifp->if_flags & IFF_PROMISC)
1353feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1354feb78939SJonathan Chen 	else
1355feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1356feb78939SJonathan Chen 
1357feb78939SJonathan Chen 	if (ifp->if_flags & IFF_ALLMULTI)
1358feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1359feb78939SJonathan Chen 	else
1360feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1361feb78939SJonathan Chen 
13626817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
1363feb78939SJonathan Chen 		if (ifma->ifma_addr->sa_family != AF_LINK)
1364feb78939SJonathan Chen 			continue;
13651d5e5310SBill Paul 		h = dc_crc_le(sc,
13661d5e5310SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1367feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1368feb78939SJonathan Chen 	}
1369feb78939SJonathan Chen 
1370feb78939SJonathan Chen 	if (ifp->if_flags & IFF_BROADCAST) {
1371feb78939SJonathan Chen 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
1372feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1373feb78939SJonathan Chen 	}
1374feb78939SJonathan Chen 
1375feb78939SJonathan Chen 	/* Set our MAC address */
1376feb78939SJonathan Chen 	sp[0] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
1377feb78939SJonathan Chen 	sp[1] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
1378feb78939SJonathan Chen 	sp[2] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
1379feb78939SJonathan Chen 
1380feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
1381feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
1382feb78939SJonathan Chen 	ifp->if_flags |= IFF_RUNNING;
1383feb78939SJonathan Chen 	sframe->dc_status = DC_TXSTAT_OWN;
1384feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
1385feb78939SJonathan Chen 
1386feb78939SJonathan Chen 	/*
1387feb78939SJonathan Chen 	 * wait some time...
1388feb78939SJonathan Chen 	 */
1389feb78939SJonathan Chen 	DELAY(1000);
1390feb78939SJonathan Chen 
1391feb78939SJonathan Chen 	ifp->if_timer = 5;
1392feb78939SJonathan Chen 
1393feb78939SJonathan Chen 	return;
1394feb78939SJonathan Chen }
1395feb78939SJonathan Chen 
1396e3d2833aSAlfred Perlstein static void
1397e3d2833aSAlfred Perlstein dc_setfilt(sc)
139896f2e892SBill Paul 	struct dc_softc		*sc;
139996f2e892SBill Paul {
140096f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
14011af8bec7SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc))
140296f2e892SBill Paul 		dc_setfilt_21143(sc);
140396f2e892SBill Paul 
140496f2e892SBill Paul 	if (DC_IS_ASIX(sc))
140596f2e892SBill Paul 		dc_setfilt_asix(sc);
140696f2e892SBill Paul 
140796f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
140896f2e892SBill Paul 		dc_setfilt_admtek(sc);
140996f2e892SBill Paul 
1410feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc))
1411feb78939SJonathan Chen 		dc_setfilt_xircom(sc);
1412feb78939SJonathan Chen 
141396f2e892SBill Paul 	return;
141496f2e892SBill Paul }
141596f2e892SBill Paul 
141696f2e892SBill Paul /*
141796f2e892SBill Paul  * In order to fiddle with the
141896f2e892SBill Paul  * 'full-duplex' and '100Mbps' bits in the netconfig register, we
141996f2e892SBill Paul  * first have to put the transmit and/or receive logic in the idle state.
142096f2e892SBill Paul  */
1421e3d2833aSAlfred Perlstein static void
1422e3d2833aSAlfred Perlstein dc_setcfg(sc, media)
142396f2e892SBill Paul 	struct dc_softc		*sc;
142496f2e892SBill Paul 	int			media;
142596f2e892SBill Paul {
142696f2e892SBill Paul 	int			i, restart = 0;
142796f2e892SBill Paul 	u_int32_t		isr;
142896f2e892SBill Paul 
142996f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
143096f2e892SBill Paul 		return;
143196f2e892SBill Paul 
143296f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) {
143396f2e892SBill Paul 		restart = 1;
143496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
143596f2e892SBill Paul 
143696f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
143796f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
1438d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE &&
1439351267c1SMartin Blapp 			    ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED ||
1440351267c1SMartin Blapp 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT))
144196f2e892SBill Paul 				break;
1442d467c136SBill Paul 			DELAY(10);
144396f2e892SBill Paul 		}
144496f2e892SBill Paul 
144596f2e892SBill Paul 		if (i == DC_TIMEOUT)
144696f2e892SBill Paul 			printf("dc%d: failed to force tx and "
144796f2e892SBill Paul 				"rx to idle state\n", sc->dc_unit);
144896f2e892SBill Paul 	}
144996f2e892SBill Paul 
145096f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1451042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1452042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
145396f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
14548273d5f8SBill Paul 			int	watchdogreg;
14558273d5f8SBill Paul 
1456bf645417SBill Paul 			if (DC_IS_INTEL(sc)) {
14578273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
14588273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
14598273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
14608273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
14614c2efe27SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
1462bf645417SBill Paul 			} else {
1463bf645417SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
1464bf645417SBill Paul 			}
146596f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
146696f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
146796f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
146896f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
146996f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
147088d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
147196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
147296f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1473e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1474e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
147596f2e892SBill Paul 		} else {
147696f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
147796f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
147896f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
147996f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
148096f2e892SBill Paul 			}
1481318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1482318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1483318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
14845c1cfac4SBill Paul 			if (DC_IS_INTEL(sc))
14855c1cfac4SBill Paul 				dc_apply_fixup(sc,
14865c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14875c1cfac4SBill Paul 				    IFM_100_TX|IFM_FDX : IFM_100_TX);
148896f2e892SBill Paul 		}
148996f2e892SBill Paul 	}
149096f2e892SBill Paul 
149196f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1492042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1493042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
149496f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
14958273d5f8SBill Paul 			int	watchdogreg;
14968273d5f8SBill Paul 
14978273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
14984c2efe27SBill Paul 			if (DC_IS_INTEL(sc)) {
14998273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
15008273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
15018273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
15028273d5f8SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
15034c2efe27SBill Paul 			} else {
15044c2efe27SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
15054c2efe27SBill Paul 			}
150696f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
150796f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
150896f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
150996f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
151088d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
151196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
151296f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1513e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1514e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
151596f2e892SBill Paul 		} else {
151696f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
151796f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
151896f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
151996f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
152096f2e892SBill Paul 			}
152196f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1522318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
152396f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
15245c1cfac4SBill Paul 			if (DC_IS_INTEL(sc)) {
15255c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET);
15265c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
15275c1cfac4SBill Paul 				if ((media & IFM_GMASK) == IFM_FDX)
15285c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D);
15295c1cfac4SBill Paul 				else
15305c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F);
15315c1cfac4SBill Paul 				DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
15325c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL,
15335c1cfac4SBill Paul 				    DC_TCTL_AUTONEGENBL);
15345c1cfac4SBill Paul 				dc_apply_fixup(sc,
15355c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
15365c1cfac4SBill Paul 				    IFM_10_T|IFM_FDX : IFM_10_T);
15375c1cfac4SBill Paul 				DELAY(20000);
15385c1cfac4SBill Paul 			}
153996f2e892SBill Paul 		}
154096f2e892SBill Paul 	}
154196f2e892SBill Paul 
1542f43d9309SBill Paul 	/*
1543f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1544f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1545f43d9309SBill Paul 	 * on the external MII port.
1546f43d9309SBill Paul 	 */
1547f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
154845521525SPoul-Henning Kamp 		if (IFM_SUBTYPE(media) == IFM_HPNA_1) {
1549f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1550f43d9309SBill Paul 			sc->dc_link = 1;
1551f43d9309SBill Paul 		} else {
1552f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1553f43d9309SBill Paul 		}
1554f43d9309SBill Paul 	}
1555f43d9309SBill Paul 
15567e346229SMartin Blapp 	if (DC_IS_ADMTEK(sc))
15577e346229SMartin Blapp 		DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR);
15587e346229SMartin Blapp 
155996f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
156096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
156196f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
156296f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
156396f2e892SBill Paul 	} else {
156496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
156596f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
156696f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
156796f2e892SBill Paul 	}
156896f2e892SBill Paul 
156996f2e892SBill Paul 	if (restart)
157096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON);
157196f2e892SBill Paul 
157296f2e892SBill Paul 	return;
157396f2e892SBill Paul }
157496f2e892SBill Paul 
1575e3d2833aSAlfred Perlstein static void
1576e3d2833aSAlfred Perlstein dc_reset(sc)
157796f2e892SBill Paul 	struct dc_softc		*sc;
157896f2e892SBill Paul {
157996f2e892SBill Paul 	register int		i;
158096f2e892SBill Paul 
158196f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
158296f2e892SBill Paul 
158396f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
158496f2e892SBill Paul 		DELAY(10);
158596f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
158696f2e892SBill Paul 			break;
158796f2e892SBill Paul 	}
158896f2e892SBill Paul 
15891af8bec7SBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) ||
15901d5e5310SBill Paul 	    DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) {
159196f2e892SBill Paul 		DELAY(10000);
159296f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
159396f2e892SBill Paul 		i = 0;
159496f2e892SBill Paul 	}
159596f2e892SBill Paul 
159696f2e892SBill Paul 	if (i == DC_TIMEOUT)
159796f2e892SBill Paul 		printf("dc%d: reset never completed!\n", sc->dc_unit);
159896f2e892SBill Paul 
159996f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
160096f2e892SBill Paul 	DELAY(1000);
160196f2e892SBill Paul 
160296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
160396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
160496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
160596f2e892SBill Paul 
160691cc2adbSBill Paul 	/*
160791cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
160891cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
160991cc2adbSBill Paul 	 * into a state where it will never come out of reset
161091cc2adbSBill Paul 	 * until we reset the whole chip again.
161191cc2adbSBill Paul 	 */
16125c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
161391cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
16145c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_10BTCTRL, 0);
16155c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
16165c1cfac4SBill Paul 	}
161791cc2adbSBill Paul 
161896f2e892SBill Paul 	return;
161996f2e892SBill Paul }
162096f2e892SBill Paul 
1621e3d2833aSAlfred Perlstein static struct dc_type *
1622e3d2833aSAlfred Perlstein dc_devtype(dev)
162396f2e892SBill Paul 	device_t		dev;
162496f2e892SBill Paul {
162596f2e892SBill Paul 	struct dc_type		*t;
162696f2e892SBill Paul 	u_int32_t		rev;
162796f2e892SBill Paul 
162896f2e892SBill Paul 	t = dc_devs;
162996f2e892SBill Paul 
163096f2e892SBill Paul 	while(t->dc_name != NULL) {
163196f2e892SBill Paul 		if ((pci_get_vendor(dev) == t->dc_vid) &&
163296f2e892SBill Paul 		    (pci_get_device(dev) == t->dc_did)) {
163396f2e892SBill Paul 			/* Check the PCI revision */
163496f2e892SBill Paul 			rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
163596f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713 &&
163696f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
163796f2e892SBill Paul 				t++;
163896f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713_CP &&
163996f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
164096f2e892SBill Paul 				t++;
164196f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
164279d11e09SBill Paul 			    rev >= DC_REVISION_98715AEC_C)
164379d11e09SBill Paul 				t++;
164479d11e09SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
164596f2e892SBill Paul 			    rev >= DC_REVISION_98725)
164696f2e892SBill Paul 				t++;
164796f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_AX88140A &&
164896f2e892SBill Paul 			    rev >= DC_REVISION_88141)
164996f2e892SBill Paul 				t++;
165096f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_82C168 &&
165196f2e892SBill Paul 			    rev >= DC_REVISION_82C169)
165296f2e892SBill Paul 				t++;
165388d739dcSBill Paul 			if (t->dc_did == DC_DEVICEID_DM9102 &&
165488d739dcSBill Paul 			    rev >= DC_REVISION_DM9102A)
165588d739dcSBill Paul 				t++;
165696f2e892SBill Paul 			return(t);
165796f2e892SBill Paul 		}
165896f2e892SBill Paul 		t++;
165996f2e892SBill Paul 	}
166096f2e892SBill Paul 
166196f2e892SBill Paul 	return(NULL);
166296f2e892SBill Paul }
166396f2e892SBill Paul 
166496f2e892SBill Paul /*
166596f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
166696f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
166796f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
166896f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
166996f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
167096f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
167196f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
167296f2e892SBill Paul  */
1673e3d2833aSAlfred Perlstein static int
1674e3d2833aSAlfred Perlstein dc_probe(dev)
167596f2e892SBill Paul 	device_t		dev;
167696f2e892SBill Paul {
167796f2e892SBill Paul 	struct dc_type		*t;
167896f2e892SBill Paul 
167996f2e892SBill Paul 	t = dc_devtype(dev);
168096f2e892SBill Paul 
168196f2e892SBill Paul 	if (t != NULL) {
168296f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
168396f2e892SBill Paul 		return(0);
168496f2e892SBill Paul 	}
168596f2e892SBill Paul 
168696f2e892SBill Paul 	return(ENXIO);
168796f2e892SBill Paul }
168896f2e892SBill Paul 
1689e3d2833aSAlfred Perlstein static void
1690e3d2833aSAlfred Perlstein dc_acpi(dev)
169196f2e892SBill Paul 	device_t		dev;
169296f2e892SBill Paul {
169396f2e892SBill Paul 	int			unit;
169496f2e892SBill Paul 
169596f2e892SBill Paul 	unit = device_get_unit(dev);
169696f2e892SBill Paul 
169714a00c6cSBill Paul 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
169896f2e892SBill Paul 		u_int32_t		iobase, membase, irq;
169996f2e892SBill Paul 
170096f2e892SBill Paul 		/* Save important PCI config data. */
170196f2e892SBill Paul 		iobase = pci_read_config(dev, DC_PCI_CFBIO, 4);
170296f2e892SBill Paul 		membase = pci_read_config(dev, DC_PCI_CFBMA, 4);
170396f2e892SBill Paul 		irq = pci_read_config(dev, DC_PCI_CFIT, 4);
170496f2e892SBill Paul 
170596f2e892SBill Paul 		/* Reset the power state. */
170696f2e892SBill Paul 		printf("dc%d: chip is in D%d power mode "
170714a00c6cSBill Paul 		    "-- setting to D0\n", unit,
170814a00c6cSBill Paul 		    pci_get_powerstate(dev));
170914a00c6cSBill Paul 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
171096f2e892SBill Paul 
171196f2e892SBill Paul 		/* Restore PCI config data. */
171296f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBIO, iobase, 4);
171396f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBMA, membase, 4);
171496f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFIT, irq, 4);
171596f2e892SBill Paul 	}
171614a00c6cSBill Paul 
171796f2e892SBill Paul 	return;
171896f2e892SBill Paul }
171996f2e892SBill Paul 
1720e3d2833aSAlfred Perlstein static void
1721e3d2833aSAlfred Perlstein dc_apply_fixup(sc, media)
17225c1cfac4SBill Paul 	struct dc_softc		*sc;
17235c1cfac4SBill Paul 	int			media;
17245c1cfac4SBill Paul {
17255c1cfac4SBill Paul 	struct dc_mediainfo	*m;
17265c1cfac4SBill Paul 	u_int8_t		*p;
17275c1cfac4SBill Paul 	int			i;
17285d801891SBill Paul 	u_int32_t		reg;
17295c1cfac4SBill Paul 
17305c1cfac4SBill Paul 	m = sc->dc_mi;
17315c1cfac4SBill Paul 
17325c1cfac4SBill Paul 	while (m != NULL) {
17335c1cfac4SBill Paul 		if (m->dc_media == media)
17345c1cfac4SBill Paul 			break;
17355c1cfac4SBill Paul 		m = m->dc_next;
17365c1cfac4SBill Paul 	}
17375c1cfac4SBill Paul 
17385c1cfac4SBill Paul 	if (m == NULL)
17395c1cfac4SBill Paul 		return;
17405c1cfac4SBill Paul 
17415c1cfac4SBill Paul 	for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) {
17425c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
17435c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
17445c1cfac4SBill Paul 	}
17455c1cfac4SBill Paul 
17465c1cfac4SBill Paul 	for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) {
17475c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
17485c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
17495c1cfac4SBill Paul 	}
17505c1cfac4SBill Paul 
17515c1cfac4SBill Paul 	return;
17525c1cfac4SBill Paul }
17535c1cfac4SBill Paul 
1754e3d2833aSAlfred Perlstein static void
1755e3d2833aSAlfred Perlstein dc_decode_leaf_sia(sc, l)
17565c1cfac4SBill Paul 	struct dc_softc		*sc;
17575c1cfac4SBill Paul 	struct dc_eblock_sia	*l;
17585c1cfac4SBill Paul {
17595c1cfac4SBill Paul 	struct dc_mediainfo	*m;
17605c1cfac4SBill Paul 
17615c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
17623019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
17635c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT)
17645c1cfac4SBill Paul 		m->dc_media = IFM_10_T;
17655c1cfac4SBill Paul 
17665c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX)
17675c1cfac4SBill Paul 		m->dc_media = IFM_10_T|IFM_FDX;
17685c1cfac4SBill Paul 
17695c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B2)
17705c1cfac4SBill Paul 		m->dc_media = IFM_10_2;
17715c1cfac4SBill Paul 
17725c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B5)
17735c1cfac4SBill Paul 		m->dc_media = IFM_10_5;
17745c1cfac4SBill Paul 
17755c1cfac4SBill Paul 	m->dc_gp_len = 2;
17765c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl;
17775c1cfac4SBill Paul 
17785c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17795c1cfac4SBill Paul 	sc->dc_mi = m;
17805c1cfac4SBill Paul 
17815c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SIA;
17825c1cfac4SBill Paul 
17835c1cfac4SBill Paul 	return;
17845c1cfac4SBill Paul }
17855c1cfac4SBill Paul 
1786e3d2833aSAlfred Perlstein static void
1787e3d2833aSAlfred Perlstein dc_decode_leaf_sym(sc, l)
17885c1cfac4SBill Paul 	struct dc_softc		*sc;
17895c1cfac4SBill Paul 	struct dc_eblock_sym	*l;
17905c1cfac4SBill Paul {
17915c1cfac4SBill Paul 	struct dc_mediainfo	*m;
17925c1cfac4SBill Paul 
17935c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
17943019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
17955c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT)
17965c1cfac4SBill Paul 		m->dc_media = IFM_100_TX;
17975c1cfac4SBill Paul 
17985c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX)
17995c1cfac4SBill Paul 		m->dc_media = IFM_100_TX|IFM_FDX;
18005c1cfac4SBill Paul 
18015c1cfac4SBill Paul 	m->dc_gp_len = 2;
18025c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl;
18035c1cfac4SBill Paul 
18045c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
18055c1cfac4SBill Paul 	sc->dc_mi = m;
18065c1cfac4SBill Paul 
18075c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SYM;
18085c1cfac4SBill Paul 
18095c1cfac4SBill Paul 	return;
18105c1cfac4SBill Paul }
18115c1cfac4SBill Paul 
1812e3d2833aSAlfred Perlstein static void
1813e3d2833aSAlfred Perlstein dc_decode_leaf_mii(sc, l)
18145c1cfac4SBill Paul 	struct dc_softc		*sc;
18155c1cfac4SBill Paul 	struct dc_eblock_mii	*l;
18165c1cfac4SBill Paul {
18175c1cfac4SBill Paul 	u_int8_t		*p;
18185c1cfac4SBill Paul 	struct dc_mediainfo	*m;
18195c1cfac4SBill Paul 
18205c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
18213019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
18225c1cfac4SBill Paul 	/* We abuse IFM_AUTO to represent MII. */
18235c1cfac4SBill Paul 	m->dc_media = IFM_AUTO;
18245c1cfac4SBill Paul 	m->dc_gp_len = l->dc_gpr_len;
18255c1cfac4SBill Paul 
18265c1cfac4SBill Paul 	p = (u_int8_t *)l;
18275c1cfac4SBill Paul 	p += sizeof(struct dc_eblock_mii);
18285c1cfac4SBill Paul 	m->dc_gp_ptr = p;
18295c1cfac4SBill Paul 	p += 2 * l->dc_gpr_len;
18305c1cfac4SBill Paul 	m->dc_reset_len = *p;
18315c1cfac4SBill Paul 	p++;
18325c1cfac4SBill Paul 	m->dc_reset_ptr = p;
18335c1cfac4SBill Paul 
18345c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
18355c1cfac4SBill Paul 	sc->dc_mi = m;
18365c1cfac4SBill Paul 
18375c1cfac4SBill Paul 	return;
18385c1cfac4SBill Paul }
18395c1cfac4SBill Paul 
18402c876e15SPoul-Henning Kamp static void
18412c876e15SPoul-Henning Kamp dc_read_srom(sc, bits)
18423097aa70SWarner Losh 	struct dc_softc		*sc;
18433097aa70SWarner Losh 	int			bits;
18443097aa70SWarner Losh {
18453097aa70SWarner Losh 	int size;
18463097aa70SWarner Losh 
18473097aa70SWarner Losh 	size = 2 << bits;
18483097aa70SWarner Losh 	sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT);
18493097aa70SWarner Losh 	dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0);
18503097aa70SWarner Losh }
18513097aa70SWarner Losh 
1852e3d2833aSAlfred Perlstein static void
1853e3d2833aSAlfred Perlstein dc_parse_21143_srom(sc)
18545c1cfac4SBill Paul 	struct dc_softc		*sc;
18555c1cfac4SBill Paul {
18565c1cfac4SBill Paul 	struct dc_leaf_hdr	*lhdr;
18575c1cfac4SBill Paul 	struct dc_eblock_hdr	*hdr;
18585c1cfac4SBill Paul 	int			i, loff;
18595c1cfac4SBill Paul 	char			*ptr;
18605c1cfac4SBill Paul 
18615c1cfac4SBill Paul 	loff = sc->dc_srom[27];
18625c1cfac4SBill Paul 	lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]);
18635c1cfac4SBill Paul 
18645c1cfac4SBill Paul 	ptr = (char *)lhdr;
18655c1cfac4SBill Paul 	ptr += sizeof(struct dc_leaf_hdr) - 1;
18665c1cfac4SBill Paul 	for (i = 0; i < lhdr->dc_mcnt; i++) {
18675c1cfac4SBill Paul 		hdr = (struct dc_eblock_hdr *)ptr;
18685c1cfac4SBill Paul 		switch(hdr->dc_type) {
18695c1cfac4SBill Paul 		case DC_EBLOCK_MII:
18705c1cfac4SBill Paul 			dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr);
18715c1cfac4SBill Paul 			break;
18725c1cfac4SBill Paul 		case DC_EBLOCK_SIA:
18735c1cfac4SBill Paul 			dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr);
18745c1cfac4SBill Paul 			break;
18755c1cfac4SBill Paul 		case DC_EBLOCK_SYM:
18765c1cfac4SBill Paul 			dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr);
18775c1cfac4SBill Paul 			break;
18785c1cfac4SBill Paul 		default:
18795c1cfac4SBill Paul 			/* Don't care. Yet. */
18805c1cfac4SBill Paul 			break;
18815c1cfac4SBill Paul 		}
18825c1cfac4SBill Paul 		ptr += (hdr->dc_len & 0x7F);
18835c1cfac4SBill Paul 		ptr++;
18845c1cfac4SBill Paul 	}
18855c1cfac4SBill Paul 
18865c1cfac4SBill Paul 	return;
18875c1cfac4SBill Paul }
18885c1cfac4SBill Paul 
188996f2e892SBill Paul /*
189096f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
189196f2e892SBill Paul  * setup and ethernet/BPF attach.
189296f2e892SBill Paul  */
1893e3d2833aSAlfred Perlstein static int
1894e3d2833aSAlfred Perlstein dc_attach(dev)
189596f2e892SBill Paul 	device_t		dev;
189696f2e892SBill Paul {
1897d1ce9105SBill Paul 	int			tmp = 0;
189896f2e892SBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
189996f2e892SBill Paul 	u_int32_t		command;
190096f2e892SBill Paul 	struct dc_softc		*sc;
190196f2e892SBill Paul 	struct ifnet		*ifp;
190296f2e892SBill Paul 	u_int32_t		revision;
190396f2e892SBill Paul 	int			unit, error = 0, rid, mac_offset;
190496f2e892SBill Paul 
190596f2e892SBill Paul 	sc = device_get_softc(dev);
190696f2e892SBill Paul 	unit = device_get_unit(dev);
190796f2e892SBill Paul 	bzero(sc, sizeof(struct dc_softc));
190896f2e892SBill Paul 
19096008862bSJohn Baldwin 	mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
19106008862bSJohn Baldwin 	    MTX_DEF | MTX_RECURSE);
1911031fc810SBill Paul 
191296f2e892SBill Paul 	/*
191396f2e892SBill Paul 	 * Handle power management nonsense.
191496f2e892SBill Paul 	 */
191596f2e892SBill Paul 	dc_acpi(dev);
191696f2e892SBill Paul 
191796f2e892SBill Paul 	/*
191896f2e892SBill Paul 	 * Map control/status registers.
191996f2e892SBill Paul 	 */
192007f65363SBill Paul 	pci_enable_busmaster(dev);
192175ff968cSBill Paul 	pci_enable_io(dev, SYS_RES_IOPORT);
192275ff968cSBill Paul 	pci_enable_io(dev, SYS_RES_MEMORY);
1923c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
192496f2e892SBill Paul 
192596f2e892SBill Paul #ifdef DC_USEIOSPACE
192696f2e892SBill Paul 	if (!(command & PCIM_CMD_PORTEN)) {
192796f2e892SBill Paul 		printf("dc%d: failed to enable I/O ports!\n", unit);
192896f2e892SBill Paul 		error = ENXIO;
19299ebe64caSPoul-Henning Kamp 		goto fail_nolock;
193096f2e892SBill Paul 	}
193196f2e892SBill Paul #else
193296f2e892SBill Paul 	if (!(command & PCIM_CMD_MEMEN)) {
193396f2e892SBill Paul 		printf("dc%d: failed to enable memory mapping!\n", unit);
193496f2e892SBill Paul 		error = ENXIO;
19359ebe64caSPoul-Henning Kamp 		goto fail_nolock;
193696f2e892SBill Paul 	}
193796f2e892SBill Paul #endif
193896f2e892SBill Paul 
193996f2e892SBill Paul 	rid = DC_RID;
194096f2e892SBill Paul 	sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid,
194196f2e892SBill Paul 	    0, ~0, 1, RF_ACTIVE);
194296f2e892SBill Paul 
194396f2e892SBill Paul 	if (sc->dc_res == NULL) {
194496f2e892SBill Paul 		printf("dc%d: couldn't map ports/memory\n", unit);
194596f2e892SBill Paul 		error = ENXIO;
19469ebe64caSPoul-Henning Kamp 		goto fail_nolock;
194796f2e892SBill Paul 	}
194896f2e892SBill Paul 
194996f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
195096f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
195196f2e892SBill Paul 
195296f2e892SBill Paul 	/* Allocate interrupt */
195396f2e892SBill Paul 	rid = 0;
195496f2e892SBill Paul 	sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
195596f2e892SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
195696f2e892SBill Paul 
195796f2e892SBill Paul 	if (sc->dc_irq == NULL) {
195896f2e892SBill Paul 		printf("dc%d: couldn't map interrupt\n", unit);
195996f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
196096f2e892SBill Paul 		error = ENXIO;
19619ebe64caSPoul-Henning Kamp 		goto fail_nolock;
196296f2e892SBill Paul 	}
196396f2e892SBill Paul 
1964b50c6312SJonathan Lemon 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET |
1965b50c6312SJonathan Lemon 	    (IS_MPSAFE ? INTR_MPSAFE : 0),
196696f2e892SBill Paul 	    dc_intr, sc, &sc->dc_intrhand);
196796f2e892SBill Paul 
196896f2e892SBill Paul 	if (error) {
196996f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
197096f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
197196f2e892SBill Paul 		printf("dc%d: couldn't set up irq\n", unit);
19729ebe64caSPoul-Henning Kamp 		goto fail_nolock;
197396f2e892SBill Paul 	}
19749ebe64caSPoul-Henning Kamp 	DC_LOCK(sc);
197596f2e892SBill Paul 
197696f2e892SBill Paul 	/* Need this info to decide on a chip type. */
197796f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
197896f2e892SBill Paul 	revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF;
197996f2e892SBill Paul 
198096f2e892SBill Paul 	switch(sc->dc_info->dc_did) {
198196f2e892SBill Paul 	case DC_DEVICEID_21143:
198296f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
198396f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1984042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
19855c1cfac4SBill Paul 		/* Save EEPROM contents so we can parse them later. */
19863097aa70SWarner Losh 		dc_eeprom_width(sc);
19873097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
198896f2e892SBill Paul 		break;
198996f2e892SBill Paul 	case DC_DEVICEID_DM9100:
199096f2e892SBill Paul 	case DC_DEVICEID_DM9102:
199196f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1992318a72d7SBill Paul 		sc->dc_flags |= DC_TX_COALESCE|DC_TX_INTR_ALWAYS;
1993318a72d7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_STORENFWD;
199496f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
19950a46b1dcSBill Paul 		/* Increase the latency timer value. */
19960a46b1dcSBill Paul 		command = pci_read_config(dev, DC_PCI_CFLT, 4);
19970a46b1dcSBill Paul 		command &= 0xFFFF00FF;
19980a46b1dcSBill Paul 		command |= 0x00008000;
19990a46b1dcSBill Paul 		pci_write_config(dev, DC_PCI_CFLT, command, 4);
200096f2e892SBill Paul 		break;
200196f2e892SBill Paul 	case DC_DEVICEID_AL981:
200296f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
200396f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
200496f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
200596f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
20063097aa70SWarner Losh 		dc_eeprom_width(sc);
20073097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
200896f2e892SBill Paul 		break;
200996f2e892SBill Paul 	case DC_DEVICEID_AN985:
201041fced74SPeter Wemm 	case DC_DEVICEID_FE2500:
2011fa167b8eSBill Paul 	case DC_DEVICEID_EN2242:
201296f2e892SBill Paul 		sc->dc_type = DC_TYPE_AN985;
201396f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
201496f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
201596f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
20163097aa70SWarner Losh 		dc_eeprom_width(sc);
20173097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
201896f2e892SBill Paul 		break;
201996f2e892SBill Paul 	case DC_DEVICEID_98713:
202096f2e892SBill Paul 	case DC_DEVICEID_98713_CP:
202196f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
202296f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
202396f2e892SBill Paul 		}
2024318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
202596f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
2026318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
2027318b02fdSBill Paul 		}
2028318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
202996f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
203096f2e892SBill Paul 		break;
203196f2e892SBill Paul 	case DC_DEVICEID_987x5:
20329ca710f6SJeroen Ruigrok van der Werven 	case DC_DEVICEID_EN1217:
203379d11e09SBill Paul 		/*
203479d11e09SBill Paul 		 * Macronix MX98715AEC-C/D/E parts have only a
203579d11e09SBill Paul 		 * 128-bit hash table. We need to deal with these
203679d11e09SBill Paul 		 * in the same manner as the PNIC II so that we
203779d11e09SBill Paul 		 * get the right number of bits out of the
203879d11e09SBill Paul 		 * CRC routine.
203979d11e09SBill Paul 		 */
204079d11e09SBill Paul 		if (revision >= DC_REVISION_98715AEC_C &&
204179d11e09SBill Paul 		    revision < DC_REVISION_98725)
204279d11e09SBill Paul 			sc->dc_flags |= DC_128BIT_HASH;
204396f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
204496f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
2045318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
204696f2e892SBill Paul 		break;
2047ead7cde9SBill Paul 	case DC_DEVICEID_98727:
2048ead7cde9SBill Paul 		sc->dc_type = DC_TYPE_987x5;
2049ead7cde9SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
2050ead7cde9SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
2051ead7cde9SBill Paul 		break;
205296f2e892SBill Paul 	case DC_DEVICEID_82C115:
205396f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
205479d11e09SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH;
2055318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
205696f2e892SBill Paul 		break;
205796f2e892SBill Paul 	case DC_DEVICEID_82C168:
205896f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
205991cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS;
206096f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
206196f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
206296f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
206396f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
206496f2e892SBill Paul 		break;
206596f2e892SBill Paul 	case DC_DEVICEID_AX88140A:
206696f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
206796f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG;
206896f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
206996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
207096f2e892SBill Paul 		break;
2071feb78939SJonathan Chen 	case DC_DEVICEID_X3201:
2072feb78939SJonathan Chen 		sc->dc_type = DC_TYPE_XIRCOM;
20732dfc960aSLuigi Rizzo 		sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE |
20742dfc960aSLuigi Rizzo 				DC_TX_ALIGN;
2075feb78939SJonathan Chen 		/*
2076feb78939SJonathan Chen 		 * We don't actually need to coalesce, but we're doing
2077feb78939SJonathan Chen 		 * it to obtain a double word aligned buffer.
20782dfc960aSLuigi Rizzo 		 * The DC_TX_COALESCE flag is required.
2079feb78939SJonathan Chen 		 */
20803097aa70SWarner Losh 		sc->dc_pmode = DC_PMODE_MII;
20813097aa70SWarner Losh 		/* XXX Call the cardbus function to get nic from the CIS */
2082feb78939SJonathan Chen 		break;
20831af8bec7SBill Paul 	case DC_DEVICEID_RS7112:
20841af8bec7SBill Paul 		sc->dc_type = DC_TYPE_CONEXANT;
20851af8bec7SBill Paul 		sc->dc_flags |= DC_TX_INTR_ALWAYS;
20861af8bec7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
20871af8bec7SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
20883097aa70SWarner Losh 		dc_eeprom_width(sc);
20893097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
20901af8bec7SBill Paul 		break;
209196f2e892SBill Paul 	default:
209296f2e892SBill Paul 		printf("dc%d: unknown device: %x\n", sc->dc_unit,
209396f2e892SBill Paul 		    sc->dc_info->dc_did);
209496f2e892SBill Paul 		break;
209596f2e892SBill Paul 	}
209696f2e892SBill Paul 
209796f2e892SBill Paul 	/* Save the cache line size. */
209888d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
209988d739dcSBill Paul 		sc->dc_cachesize = 0;
210088d739dcSBill Paul 	else
210188d739dcSBill Paul 		sc->dc_cachesize = pci_read_config(dev,
210288d739dcSBill Paul 		    DC_PCI_CFLT, 4) & 0xFF;
210396f2e892SBill Paul 
210496f2e892SBill Paul 	/* Reset the adapter. */
210596f2e892SBill Paul 	dc_reset(sc);
210696f2e892SBill Paul 
210796f2e892SBill Paul 	/* Take 21143 out of snooze mode */
2108feb78939SJonathan Chen 	if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) {
210996f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
211096f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
211196f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
211296f2e892SBill Paul 	}
211396f2e892SBill Paul 
211496f2e892SBill Paul 	/*
211596f2e892SBill Paul 	 * Try to learn something about the supported media.
211696f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
211796f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
211896f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
211996f2e892SBill Paul 	 * Intel 21143.
212096f2e892SBill Paul 	 */
21215c1cfac4SBill Paul 	if (DC_IS_INTEL(sc))
21225c1cfac4SBill Paul 		dc_parse_21143_srom(sc);
21235c1cfac4SBill Paul 	else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
212496f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
212596f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
212696f2e892SBill Paul 		else
212796f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
212896f2e892SBill Paul 	} else if (!sc->dc_pmode)
212996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
213096f2e892SBill Paul 
213196f2e892SBill Paul 	/*
213296f2e892SBill Paul 	 * Get station address from the EEPROM.
213396f2e892SBill Paul 	 */
213496f2e892SBill Paul 	switch(sc->dc_type) {
213596f2e892SBill Paul 	case DC_TYPE_98713:
213696f2e892SBill Paul 	case DC_TYPE_98713A:
213796f2e892SBill Paul 	case DC_TYPE_987x5:
213896f2e892SBill Paul 	case DC_TYPE_PNICII:
213996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
214096f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
214196f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
214296f2e892SBill Paul 		break;
214396f2e892SBill Paul 	case DC_TYPE_PNIC:
214496f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
214596f2e892SBill Paul 		break;
214696f2e892SBill Paul 	case DC_TYPE_DM9102:
214796f2e892SBill Paul 	case DC_TYPE_21143:
214896f2e892SBill Paul 	case DC_TYPE_ASIX:
214996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
215096f2e892SBill Paul 		break;
215196f2e892SBill Paul 	case DC_TYPE_AL981:
215296f2e892SBill Paul 	case DC_TYPE_AN985:
21533097aa70SWarner Losh 		bcopy(&sc->dc_srom[DC_AL_EE_NODEADDR], (caddr_t)&eaddr,
21543097aa70SWarner Losh 		    ETHER_ADDR_LEN);
215596f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0);
215696f2e892SBill Paul 		break;
21571af8bec7SBill Paul 	case DC_TYPE_CONEXANT:
21581af8bec7SBill Paul 		bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 6);
21591af8bec7SBill Paul 		break;
2160feb78939SJonathan Chen 	case DC_TYPE_XIRCOM:
21613097aa70SWarner Losh 
2162feb78939SJonathan Chen 		break;
216396f2e892SBill Paul 	default:
216496f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
216596f2e892SBill Paul 		break;
216696f2e892SBill Paul 	}
216796f2e892SBill Paul 
216896f2e892SBill Paul 	/*
216996f2e892SBill Paul 	 * A 21143 or clone chip was detected. Inform the world.
217096f2e892SBill Paul 	 */
217196f2e892SBill Paul 	printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":");
217296f2e892SBill Paul 
217396f2e892SBill Paul 	sc->dc_unit = unit;
217496f2e892SBill Paul 	bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
217596f2e892SBill Paul 
217696f2e892SBill Paul 	sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF,
217796f2e892SBill Paul 	    M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
217896f2e892SBill Paul 
217996f2e892SBill Paul 	if (sc->dc_ldata == NULL) {
218096f2e892SBill Paul 		printf("dc%d: no memory for list buffers!\n", unit);
218196f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
218296f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
218396f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
218496f2e892SBill Paul 		error = ENXIO;
218596f2e892SBill Paul 		goto fail;
218696f2e892SBill Paul 	}
218796f2e892SBill Paul 
218896f2e892SBill Paul 	bzero(sc->dc_ldata, sizeof(struct dc_list_data));
218996f2e892SBill Paul 
219096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
219196f2e892SBill Paul 	ifp->if_softc = sc;
219296f2e892SBill Paul 	ifp->if_unit = unit;
219396f2e892SBill Paul 	ifp->if_name = "dc";
2194feb78939SJonathan Chen 	/* XXX: bleah, MTU gets overwritten in ether_ifattach() */
219596f2e892SBill Paul 	ifp->if_mtu = ETHERMTU;
219696f2e892SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
219796f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
219896f2e892SBill Paul 	ifp->if_output = ether_output;
219996f2e892SBill Paul 	ifp->if_start = dc_start;
220096f2e892SBill Paul 	ifp->if_watchdog = dc_watchdog;
220196f2e892SBill Paul 	ifp->if_init = dc_init;
220296f2e892SBill Paul 	ifp->if_baudrate = 10000000;
220396f2e892SBill Paul 	ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1;
220496f2e892SBill Paul 
220596f2e892SBill Paul 	/*
22065c1cfac4SBill Paul 	 * Do MII setup. If this is a 21143, check for a PHY on the
22075c1cfac4SBill Paul 	 * MII bus after applying any necessary fixups to twiddle the
22085c1cfac4SBill Paul 	 * GPIO bits. If we don't end up finding a PHY, restore the
22095c1cfac4SBill Paul 	 * old selection (SIA only or SIA/SYM) and attach the dcphy
22105c1cfac4SBill Paul 	 * driver instead.
221196f2e892SBill Paul 	 */
22125c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
22135c1cfac4SBill Paul 		dc_apply_fixup(sc, IFM_AUTO);
22145c1cfac4SBill Paul 		tmp = sc->dc_pmode;
22155c1cfac4SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
22165c1cfac4SBill Paul 	}
22175c1cfac4SBill Paul 
221896f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
221996f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
222096f2e892SBill Paul 
222196f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
22225c1cfac4SBill Paul 		sc->dc_pmode = tmp;
22235c1cfac4SBill Paul 		if (sc->dc_pmode != DC_PMODE_SIA)
222496f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
2225042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
222696f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
222796f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
222878999dd1SBill Paul 		/*
222978999dd1SBill Paul 		 * For non-MII cards, we need to have the 21143
223078999dd1SBill Paul 		 * drive the LEDs. Except there are some systems
223178999dd1SBill Paul 		 * like the NEC VersaPro NoteBook PC which have no
223278999dd1SBill Paul 		 * LEDs, and twiddling these bits has adverse effects
223378999dd1SBill Paul 		 * on them. (I.e. you suddenly can't get a link.)
223478999dd1SBill Paul 		 */
223578999dd1SBill Paul 		if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033)
223678999dd1SBill Paul 			sc->dc_flags |= DC_TULIP_LEDS;
223796f2e892SBill Paul 		error = 0;
223896f2e892SBill Paul 	}
223996f2e892SBill Paul 
224096f2e892SBill Paul 	if (error) {
224196f2e892SBill Paul 		printf("dc%d: MII without any PHY!\n", sc->dc_unit);
224296f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
224396f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
224496f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
224596f2e892SBill Paul 		error = ENXIO;
224696f2e892SBill Paul 		goto fail;
224796f2e892SBill Paul 	}
224896f2e892SBill Paul 
2249feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
2250feb78939SJonathan Chen 		/*
2251feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
2252feb78939SJonathan Chen 		 * can talk to the MII.
2253feb78939SJonathan Chen 		 */
2254feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
2255feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2256feb78939SJonathan Chen 		DELAY(10);
2257feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
2258feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2259feb78939SJonathan Chen 		DELAY(10);
2260feb78939SJonathan Chen 	}
2261feb78939SJonathan Chen 
226296f2e892SBill Paul 	/*
226321b8ebd9SArchie Cobbs 	 * Call MI attach routine.
226496f2e892SBill Paul 	 */
22659ef8b520SSam Leffler 	ether_ifattach(ifp, eaddr);
2266db40c1aeSDoug Ambrisko 
2267db40c1aeSDoug Ambrisko 	/*
2268db40c1aeSDoug Ambrisko 	 * Tell the upper layer(s) we support long frames.
2269db40c1aeSDoug Ambrisko 	 */
2270db40c1aeSDoug Ambrisko 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
22719ef8b520SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
2272db40c1aeSDoug Ambrisko 
2273b50c6312SJonathan Lemon 	callout_init(&sc->dc_stat_ch, IS_MPSAFE);
227496f2e892SBill Paul 
22755c1cfac4SBill Paul #ifdef SRM_MEDIA
2276510a809eSMike Smith 	sc->dc_srm_media = 0;
2277510a809eSMike Smith 
2278510a809eSMike Smith 	/* Remember the SRM console media setting */
2279510a809eSMike Smith 	if (DC_IS_INTEL(sc)) {
2280510a809eSMike Smith 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
2281510a809eSMike Smith 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
2282510a809eSMike Smith 		switch ((command >> 8) & 0xff) {
2283510a809eSMike Smith 		case 3:
2284510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T;
2285510a809eSMike Smith 			break;
2286510a809eSMike Smith 		case 4:
2287510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T | IFM_FDX;
2288510a809eSMike Smith 			break;
2289510a809eSMike Smith 		case 5:
2290510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX;
2291510a809eSMike Smith 			break;
2292510a809eSMike Smith 		case 6:
2293510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX | IFM_FDX;
2294510a809eSMike Smith 			break;
2295510a809eSMike Smith 		}
2296510a809eSMike Smith 		if (sc->dc_srm_media)
2297510a809eSMike Smith 			sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER;
2298510a809eSMike Smith 	}
2299510a809eSMike Smith #endif
2300510a809eSMike Smith 
2301d1ce9105SBill Paul 	DC_UNLOCK(sc);
2302d1ce9105SBill Paul 	return(0);
2303510a809eSMike Smith 
230496f2e892SBill Paul fail:
2305d1ce9105SBill Paul 	DC_UNLOCK(sc);
23069ebe64caSPoul-Henning Kamp fail_nolock:
2307d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
230896f2e892SBill Paul 	return(error);
230996f2e892SBill Paul }
231096f2e892SBill Paul 
2311e3d2833aSAlfred Perlstein static int
2312e3d2833aSAlfred Perlstein dc_detach(dev)
231396f2e892SBill Paul 	device_t		dev;
231496f2e892SBill Paul {
231596f2e892SBill Paul 	struct dc_softc		*sc;
231696f2e892SBill Paul 	struct ifnet		*ifp;
23175c1cfac4SBill Paul 	struct dc_mediainfo	*m;
231896f2e892SBill Paul 
231996f2e892SBill Paul 	sc = device_get_softc(dev);
2320d1ce9105SBill Paul 
2321d1ce9105SBill Paul 	DC_LOCK(sc);
2322d1ce9105SBill Paul 
232396f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
232496f2e892SBill Paul 
232596f2e892SBill Paul 	dc_stop(sc);
23269ef8b520SSam Leffler 	ether_ifdetach(ifp);
232796f2e892SBill Paul 
232896f2e892SBill Paul 	bus_generic_detach(dev);
232996f2e892SBill Paul 	device_delete_child(dev, sc->dc_miibus);
233096f2e892SBill Paul 
233196f2e892SBill Paul 	bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
233296f2e892SBill Paul 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
233396f2e892SBill Paul 	bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
233496f2e892SBill Paul 
233596f2e892SBill Paul 	contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF);
233696f2e892SBill Paul 	if (sc->dc_pnic_rx_buf != NULL)
233796f2e892SBill Paul 		free(sc->dc_pnic_rx_buf, M_DEVBUF);
233896f2e892SBill Paul 
23395c1cfac4SBill Paul 	while(sc->dc_mi != NULL) {
23405c1cfac4SBill Paul 		m = sc->dc_mi->dc_next;
23415c1cfac4SBill Paul 		free(sc->dc_mi, M_DEVBUF);
23425c1cfac4SBill Paul 		sc->dc_mi = m;
23435c1cfac4SBill Paul 	}
23447efff076SWarner Losh 	free(sc->dc_srom, M_DEVBUF);
23455c1cfac4SBill Paul 
2346d1ce9105SBill Paul 	DC_UNLOCK(sc);
2347d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
234896f2e892SBill Paul 
234996f2e892SBill Paul 	return(0);
235096f2e892SBill Paul }
235196f2e892SBill Paul 
235296f2e892SBill Paul /*
235396f2e892SBill Paul  * Initialize the transmit descriptors.
235496f2e892SBill Paul  */
2355e3d2833aSAlfred Perlstein static int
2356e3d2833aSAlfred Perlstein dc_list_tx_init(sc)
235796f2e892SBill Paul 	struct dc_softc		*sc;
235896f2e892SBill Paul {
235996f2e892SBill Paul 	struct dc_chain_data	*cd;
236096f2e892SBill Paul 	struct dc_list_data	*ld;
236101faf54bSLuigi Rizzo 	int			i, nexti;
236296f2e892SBill Paul 
236396f2e892SBill Paul 	cd = &sc->dc_cdata;
236496f2e892SBill Paul 	ld = sc->dc_ldata;
236596f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
236601faf54bSLuigi Rizzo 		nexti = (i == (DC_TX_LIST_CNT - 1)) ? 0 : i+1;
236701faf54bSLuigi Rizzo 		ld->dc_tx_list[i].dc_next = vtophys(&ld->dc_tx_list[nexti]);
236896f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
236996f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
237096f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
237196f2e892SBill Paul 	}
237296f2e892SBill Paul 
237396f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
237496f2e892SBill Paul 
237596f2e892SBill Paul 	return(0);
237696f2e892SBill Paul }
237796f2e892SBill Paul 
237896f2e892SBill Paul 
237996f2e892SBill Paul /*
238096f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
238196f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
238296f2e892SBill Paul  * points back to the first.
238396f2e892SBill Paul  */
2384e3d2833aSAlfred Perlstein static int
2385e3d2833aSAlfred Perlstein dc_list_rx_init(sc)
238696f2e892SBill Paul 	struct dc_softc		*sc;
238796f2e892SBill Paul {
238896f2e892SBill Paul 	struct dc_chain_data	*cd;
238996f2e892SBill Paul 	struct dc_list_data	*ld;
239001faf54bSLuigi Rizzo 	int			i, nexti;
239196f2e892SBill Paul 
239296f2e892SBill Paul 	cd = &sc->dc_cdata;
239396f2e892SBill Paul 	ld = sc->dc_ldata;
239496f2e892SBill Paul 
239596f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
239696f2e892SBill Paul 		if (dc_newbuf(sc, i, NULL) == ENOBUFS)
239796f2e892SBill Paul 			return(ENOBUFS);
239801faf54bSLuigi Rizzo 		nexti = (i == (DC_RX_LIST_CNT - 1)) ? 0 : i+1;
239901faf54bSLuigi Rizzo 		ld->dc_rx_list[i].dc_next = vtophys(&ld->dc_rx_list[nexti]);
240096f2e892SBill Paul 	}
240196f2e892SBill Paul 
240296f2e892SBill Paul 	cd->dc_rx_prod = 0;
240396f2e892SBill Paul 
240496f2e892SBill Paul 	return(0);
240596f2e892SBill Paul }
240696f2e892SBill Paul 
240796f2e892SBill Paul /*
240896f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
240996f2e892SBill Paul  */
2410e3d2833aSAlfred Perlstein static int
2411e3d2833aSAlfred Perlstein dc_newbuf(sc, i, m)
241296f2e892SBill Paul 	struct dc_softc		*sc;
241396f2e892SBill Paul 	int			i;
241496f2e892SBill Paul 	struct mbuf		*m;
241596f2e892SBill Paul {
241696f2e892SBill Paul 	struct mbuf		*m_new = NULL;
241796f2e892SBill Paul 	struct dc_desc		*c;
241896f2e892SBill Paul 
241996f2e892SBill Paul 	c = &sc->dc_ldata->dc_rx_list[i];
242096f2e892SBill Paul 
242196f2e892SBill Paul 	if (m == NULL) {
242296f2e892SBill Paul 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
242340129585SLuigi Rizzo 		if (m_new == NULL)
242496f2e892SBill Paul 			return(ENOBUFS);
242596f2e892SBill Paul 
242696f2e892SBill Paul 		MCLGET(m_new, M_DONTWAIT);
242796f2e892SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
242896f2e892SBill Paul 			m_freem(m_new);
242996f2e892SBill Paul 			return(ENOBUFS);
243096f2e892SBill Paul 		}
243196f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
243296f2e892SBill Paul 	} else {
243396f2e892SBill Paul 		m_new = m;
243496f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
243596f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
243696f2e892SBill Paul 	}
243796f2e892SBill Paul 
243896f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
243996f2e892SBill Paul 
244096f2e892SBill Paul 	/*
244196f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
244296f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
244396f2e892SBill Paul 	 * 82c169 chips.
244496f2e892SBill Paul 	 */
244596f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
244696f2e892SBill Paul 		bzero((char *)mtod(m_new, char *), m_new->m_len);
244796f2e892SBill Paul 
244896f2e892SBill Paul 	sc->dc_cdata.dc_rx_chain[i] = m_new;
244996f2e892SBill Paul 	c->dc_data = vtophys(mtod(m_new, caddr_t));
245096f2e892SBill Paul 	c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN;
245196f2e892SBill Paul 	c->dc_status = DC_RXSTAT_OWN;
245296f2e892SBill Paul 
245396f2e892SBill Paul 	return(0);
245496f2e892SBill Paul }
245596f2e892SBill Paul 
245696f2e892SBill Paul /*
245796f2e892SBill Paul  * Grrrrr.
245896f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
245996f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
246096f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
246196f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
246296f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
246396f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
246496f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
246596f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
246696f2e892SBill Paul  *
246796f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
246896f2e892SBill Paul  * Here's what we know:
246996f2e892SBill Paul  *
247096f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
247196f2e892SBill Paul  *   descriptors uploaded.
247296f2e892SBill Paul  *
247396f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
247496f2e892SBill Paul  *   total data upload.
247596f2e892SBill Paul  *
247696f2e892SBill Paul  * - We know the size of the desired received frame because it will be
247796f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
247896f2e892SBill Paul  *
247996f2e892SBill Paul  * Here's what we do:
248096f2e892SBill Paul  *
248196f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
248296f2e892SBill Paul  *   This means that we know that the buffer contents should be all
248396f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
248496f2e892SBill Paul  *
248596f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
248696f2e892SBill Paul  *   ethernet CRC at the end.
248796f2e892SBill Paul  *
248896f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
248996f2e892SBill Paul  *
249096f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
249196f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
249296f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
249396f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
249496f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
249596f2e892SBill Paul  *   we won't be fooled.
249696f2e892SBill Paul  *
249796f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
249896f2e892SBill Paul  *   that value from the current pointer location. This brings us
249996f2e892SBill Paul  *   to the start of the actual received packet.
250096f2e892SBill Paul  *
250196f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
250296f2e892SBill Paul  *   frame length.
250396f2e892SBill Paul  *
250496f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
250596f2e892SBill Paul  * the time.
250696f2e892SBill Paul  */
250796f2e892SBill Paul 
250896f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG)
2509e3d2833aSAlfred Perlstein static void
2510e3d2833aSAlfred Perlstein dc_pnic_rx_bug_war(sc, idx)
251196f2e892SBill Paul 	struct dc_softc		*sc;
251296f2e892SBill Paul 	int			idx;
251396f2e892SBill Paul {
251496f2e892SBill Paul 	struct dc_desc		*cur_rx;
251596f2e892SBill Paul 	struct dc_desc		*c = NULL;
251696f2e892SBill Paul 	struct mbuf		*m = NULL;
251796f2e892SBill Paul 	unsigned char		*ptr;
251896f2e892SBill Paul 	int			i, total_len;
251996f2e892SBill Paul 	u_int32_t		rxstat = 0;
252096f2e892SBill Paul 
252196f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
252296f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
252396f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
252496f2e892SBill Paul 	bzero(ptr, sizeof(DC_RXLEN * 5));
252596f2e892SBill Paul 
252696f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
252796f2e892SBill Paul 	while (1) {
252896f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
252996f2e892SBill Paul 		rxstat = c->dc_status;
253096f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
253196f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
253296f2e892SBill Paul 		ptr += DC_RXLEN;
253396f2e892SBill Paul 		/* If this is the last buffer, break out. */
253496f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
253596f2e892SBill Paul 			break;
253696f2e892SBill Paul 		dc_newbuf(sc, i, m);
253796f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
253896f2e892SBill Paul 	}
253996f2e892SBill Paul 
254096f2e892SBill Paul 	/* Find the length of the actual receive frame. */
254196f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
254296f2e892SBill Paul 
254396f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
254496f2e892SBill Paul 	while(*ptr == 0x00)
254596f2e892SBill Paul 		ptr--;
254696f2e892SBill Paul 
254796f2e892SBill Paul 	/* Round off. */
254896f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
254996f2e892SBill Paul 		ptr -= 1;
255096f2e892SBill Paul 
255196f2e892SBill Paul 	/* Now find the start of the frame. */
255296f2e892SBill Paul 	ptr -= total_len;
255396f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
255496f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
255596f2e892SBill Paul 
255696f2e892SBill Paul 	/*
255796f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
255896f2e892SBill Paul 	 * the status word to make it look like a successful
255996f2e892SBill Paul 	 * frame reception.
256096f2e892SBill Paul 	 */
256196f2e892SBill Paul 	dc_newbuf(sc, i, m);
256296f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
256396f2e892SBill Paul 	cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG;
256496f2e892SBill Paul 
256596f2e892SBill Paul 	return;
256696f2e892SBill Paul }
256796f2e892SBill Paul 
256896f2e892SBill Paul /*
256973bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
257073bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
257173bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
257273bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
257373bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
257473bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
257573bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
257673bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
257773bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
257873bf949cSBill Paul  */
2579e3d2833aSAlfred Perlstein static int
2580e3d2833aSAlfred Perlstein dc_rx_resync(sc)
258173bf949cSBill Paul 	struct dc_softc		*sc;
258273bf949cSBill Paul {
258373bf949cSBill Paul 	int			i, pos;
258473bf949cSBill Paul 	struct dc_desc		*cur_rx;
258573bf949cSBill Paul 
258673bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
258773bf949cSBill Paul 
258873bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
258973bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
259073bf949cSBill Paul 		if (!(cur_rx->dc_status & DC_RXSTAT_OWN))
259173bf949cSBill Paul 			break;
259273bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
259373bf949cSBill Paul 	}
259473bf949cSBill Paul 
259573bf949cSBill Paul 	/* If the ring really is empty, then just return. */
259673bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
259773bf949cSBill Paul 		return(0);
259873bf949cSBill Paul 
259973bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
260073bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
260173bf949cSBill Paul 
260273bf949cSBill Paul 	return(EAGAIN);
260373bf949cSBill Paul }
260473bf949cSBill Paul 
260573bf949cSBill Paul /*
260696f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
260796f2e892SBill Paul  * the higher level protocols.
260896f2e892SBill Paul  */
2609e3d2833aSAlfred Perlstein static void
2610e3d2833aSAlfred Perlstein dc_rxeof(sc)
261196f2e892SBill Paul 	struct dc_softc		*sc;
261296f2e892SBill Paul {
261396f2e892SBill Paul 	struct mbuf		*m;
261496f2e892SBill Paul 	struct ifnet		*ifp;
261596f2e892SBill Paul 	struct dc_desc		*cur_rx;
261696f2e892SBill Paul 	int			i, total_len = 0;
261796f2e892SBill Paul 	u_int32_t		rxstat;
261896f2e892SBill Paul 
261996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
262096f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
262196f2e892SBill Paul 
262296f2e892SBill Paul 	while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) {
262396f2e892SBill Paul 
2624e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
262562f76486SMaxim Sobolev 		if (ifp->if_flags & IFF_POLLING) {
2626e4fc250cSLuigi Rizzo 			if (sc->rxcycles <= 0)
2627e4fc250cSLuigi Rizzo 				break;
2628e4fc250cSLuigi Rizzo 			sc->rxcycles--;
2629e4fc250cSLuigi Rizzo 		}
2630e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
263196f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
263296f2e892SBill Paul 		rxstat = cur_rx->dc_status;
263396f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
263496f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
263596f2e892SBill Paul 
263696f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
263796f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
263896f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
263996f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
264096f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
264196f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
264296f2e892SBill Paul 					continue;
264396f2e892SBill Paul 				}
264496f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
264596f2e892SBill Paul 				rxstat = cur_rx->dc_status;
264696f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
264796f2e892SBill Paul 			}
264896f2e892SBill Paul 		}
264996f2e892SBill Paul 
265096f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = NULL;
265196f2e892SBill Paul 
265296f2e892SBill Paul 		/*
265396f2e892SBill Paul 		 * If an error occurs, update stats, clear the
265496f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
265596f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
2656db40c1aeSDoug Ambrisko 		 * comes up in the ring.  However, don't report long
2657db40c1aeSDoug Ambrisko 		 * frames as errors since they could be vlans
265896f2e892SBill Paul 		 */
2659db40c1aeSDoug Ambrisko 		if ((rxstat & DC_RXSTAT_RXERR)){
2660db40c1aeSDoug Ambrisko 			if (!(rxstat & DC_RXSTAT_GIANT) ||
2661db40c1aeSDoug Ambrisko 			    (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE |
2662db40c1aeSDoug Ambrisko 				       DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN |
2663db40c1aeSDoug Ambrisko 				       DC_RXSTAT_RUNT   | DC_RXSTAT_DE))) {
266496f2e892SBill Paul 				ifp->if_ierrors++;
266596f2e892SBill Paul 				if (rxstat & DC_RXSTAT_COLLSEEN)
266696f2e892SBill Paul 					ifp->if_collisions++;
266796f2e892SBill Paul 				dc_newbuf(sc, i, m);
266896f2e892SBill Paul 				if (rxstat & DC_RXSTAT_CRCERR) {
266996f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
267096f2e892SBill Paul 					continue;
267196f2e892SBill Paul 				} else {
267296f2e892SBill Paul 					dc_init(sc);
267396f2e892SBill Paul 					return;
267496f2e892SBill Paul 				}
267596f2e892SBill Paul 			}
2676db40c1aeSDoug Ambrisko 		}
267796f2e892SBill Paul 
267896f2e892SBill Paul 		/* No errors; receive the packet. */
267996f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
268001faf54bSLuigi Rizzo #ifdef __i386__
268101faf54bSLuigi Rizzo 		/*
268201faf54bSLuigi Rizzo 		 * On the x86 we do not have alignment problems, so try to
268301faf54bSLuigi Rizzo 		 * allocate a new buffer for the receive ring, and pass up
268401faf54bSLuigi Rizzo 		 * the one where the packet is already, saving the expensive
268501faf54bSLuigi Rizzo 		 * copy done in m_devget().
268601faf54bSLuigi Rizzo 		 * If we are on an architecture with alignment problems, or
268701faf54bSLuigi Rizzo 		 * if the allocation fails, then use m_devget and leave the
268801faf54bSLuigi Rizzo 		 * existing buffer in the receive ring.
268901faf54bSLuigi Rizzo 		 */
269001faf54bSLuigi Rizzo 		if (dc_quick && dc_newbuf(sc, i, NULL) == 0) {
269101faf54bSLuigi Rizzo 			m->m_pkthdr.rcvif = ifp;
269201faf54bSLuigi Rizzo 			m->m_pkthdr.len = m->m_len = total_len;
269301faf54bSLuigi Rizzo 			DC_INC(i, DC_RX_LIST_CNT);
269401faf54bSLuigi Rizzo 		} else
269501faf54bSLuigi Rizzo #endif
269601faf54bSLuigi Rizzo 		{
269701faf54bSLuigi Rizzo 			struct mbuf *m0;
269896f2e892SBill Paul 
269901faf54bSLuigi Rizzo 			m0 = m_devget(mtod(m, char *), total_len,
270001faf54bSLuigi Rizzo 				ETHER_ALIGN, ifp, NULL);
270196f2e892SBill Paul 			dc_newbuf(sc, i, m);
270296f2e892SBill Paul 			DC_INC(i, DC_RX_LIST_CNT);
270396f2e892SBill Paul 			if (m0 == NULL) {
270496f2e892SBill Paul 				ifp->if_ierrors++;
270596f2e892SBill Paul 				continue;
270696f2e892SBill Paul 			}
270796f2e892SBill Paul 			m = m0;
270801faf54bSLuigi Rizzo 		}
270996f2e892SBill Paul 
271096f2e892SBill Paul 		ifp->if_ipackets++;
27119ef8b520SSam Leffler 		(*ifp->if_input)(ifp, m);
271296f2e892SBill Paul 	}
271396f2e892SBill Paul 
271496f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
271596f2e892SBill Paul }
271696f2e892SBill Paul 
271796f2e892SBill Paul /*
271896f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
271996f2e892SBill Paul  * the list buffers.
272096f2e892SBill Paul  */
272196f2e892SBill Paul 
2722e3d2833aSAlfred Perlstein static void
2723e3d2833aSAlfred Perlstein dc_txeof(sc)
272496f2e892SBill Paul 	struct dc_softc		*sc;
272596f2e892SBill Paul {
272696f2e892SBill Paul 	struct dc_desc		*cur_tx = NULL;
272796f2e892SBill Paul 	struct ifnet		*ifp;
272896f2e892SBill Paul 	int			idx;
272996f2e892SBill Paul 
273096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
273196f2e892SBill Paul 
273296f2e892SBill Paul 	/*
273396f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
273496f2e892SBill Paul 	 * frames that have been transmitted.
273596f2e892SBill Paul 	 */
273696f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
273796f2e892SBill Paul 	while(idx != sc->dc_cdata.dc_tx_prod) {
273896f2e892SBill Paul 		u_int32_t		txstat;
273996f2e892SBill Paul 
274096f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
274196f2e892SBill Paul 		txstat = cur_tx->dc_status;
274296f2e892SBill Paul 
274396f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
274496f2e892SBill Paul 			break;
274596f2e892SBill Paul 
274696f2e892SBill Paul 		if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) ||
274796f2e892SBill Paul 		    cur_tx->dc_ctl & DC_TXCTL_SETUP) {
274896f2e892SBill Paul 			if (cur_tx->dc_ctl & DC_TXCTL_SETUP) {
274996f2e892SBill Paul 				/*
275096f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
275196f2e892SBill Paul 				 * that it will sometimes generate a TX
275296f2e892SBill Paul 				 * underrun error while DMAing the RX
275396f2e892SBill Paul 				 * filter setup frame. If we detect this,
275496f2e892SBill Paul 				 * we have to send the setup frame again,
275596f2e892SBill Paul 				 * or else the filter won't be programmed
275696f2e892SBill Paul 				 * correctly.
275796f2e892SBill Paul 				 */
275896f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
275996f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
276096f2e892SBill Paul 						dc_setfilt(sc);
276196f2e892SBill Paul 				}
276296f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
276396f2e892SBill Paul 			}
2764bcb9ef4fSLuigi Rizzo 			sc->dc_cdata.dc_tx_cnt--;
276596f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
276696f2e892SBill Paul 			continue;
276796f2e892SBill Paul 		}
276896f2e892SBill Paul 
276929a2220aSBill Paul 		if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) {
2770feb78939SJonathan Chen 			/*
2771feb78939SJonathan Chen 			 * XXX: Why does my Xircom taunt me so?
2772feb78939SJonathan Chen 			 * For some reason it likes setting the CARRLOST flag
277329a2220aSBill Paul 			 * even when the carrier is there. wtf?!?
277429a2220aSBill Paul 			 * Who knows, but Conexant chips have the
277529a2220aSBill Paul 			 * same problem. Maybe they took lessons
277629a2220aSBill Paul 			 * from Xircom.
277729a2220aSBill Paul 			 */
2778feb78939SJonathan Chen 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
2779feb78939SJonathan Chen 			    sc->dc_pmode == DC_PMODE_MII &&
2780feb78939SJonathan Chen 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
2781feb78939SJonathan Chen 			    DC_TXSTAT_NOCARRIER)))
2782feb78939SJonathan Chen 				txstat &= ~DC_TXSTAT_ERRSUM;
2783feb78939SJonathan Chen 		} else {
278496f2e892SBill Paul 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
278596f2e892SBill Paul 			    sc->dc_pmode == DC_PMODE_MII &&
278696f2e892SBill Paul 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
278796f2e892SBill Paul 			    DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST)))
278896f2e892SBill Paul 				txstat &= ~DC_TXSTAT_ERRSUM;
2789feb78939SJonathan Chen 		}
279096f2e892SBill Paul 
279196f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
279296f2e892SBill Paul 			ifp->if_oerrors++;
279396f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
279496f2e892SBill Paul 				ifp->if_collisions++;
279596f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
279696f2e892SBill Paul 				ifp->if_collisions++;
279796f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
279896f2e892SBill Paul 				dc_init(sc);
279996f2e892SBill Paul 				return;
280096f2e892SBill Paul 			}
280196f2e892SBill Paul 		}
280296f2e892SBill Paul 
280396f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
280496f2e892SBill Paul 
280596f2e892SBill Paul 		ifp->if_opackets++;
280696f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
280796f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
280896f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
280996f2e892SBill Paul 		}
281096f2e892SBill Paul 
281196f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
281296f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
281396f2e892SBill Paul 	}
281496f2e892SBill Paul 
2815bcb9ef4fSLuigi Rizzo 	if (idx != sc->dc_cdata.dc_tx_cons) {
2816bcb9ef4fSLuigi Rizzo 	    	/* some buffers have been freed */
281796f2e892SBill Paul 		sc->dc_cdata.dc_tx_cons = idx;
281896f2e892SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
2819bcb9ef4fSLuigi Rizzo 	}
2820bcb9ef4fSLuigi Rizzo 	ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5;
282196f2e892SBill Paul 
282296f2e892SBill Paul 	return;
282396f2e892SBill Paul }
282496f2e892SBill Paul 
2825e3d2833aSAlfred Perlstein static void
2826e3d2833aSAlfred Perlstein dc_tick(xsc)
282796f2e892SBill Paul 	void			*xsc;
282896f2e892SBill Paul {
282996f2e892SBill Paul 	struct dc_softc		*sc;
283096f2e892SBill Paul 	struct mii_data		*mii;
283196f2e892SBill Paul 	struct ifnet		*ifp;
283296f2e892SBill Paul 	u_int32_t		r;
283396f2e892SBill Paul 
283496f2e892SBill Paul 	sc = xsc;
2835d1ce9105SBill Paul 	DC_LOCK(sc);
283696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
283796f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
283896f2e892SBill Paul 
283996f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2840318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2841318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2842318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2843318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
284496f2e892SBill Paul 				sc->dc_link = 0;
2845318b02fdSBill Paul 				mii_mediachg(mii);
2846318b02fdSBill Paul 			}
2847318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2848318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2849318b02fdSBill Paul 				sc->dc_link = 0;
2850318b02fdSBill Paul 				mii_mediachg(mii);
2851318b02fdSBill Paul 			}
2852d675147eSBill Paul 			if (sc->dc_link == 0)
285396f2e892SBill Paul 				mii_tick(mii);
285496f2e892SBill Paul 		} else {
2855318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_ISR);
285696f2e892SBill Paul 			if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT &&
2857042c8f6eSBill Paul 			    sc->dc_cdata.dc_tx_cnt == 0)
285896f2e892SBill Paul 				mii_tick(mii);
2859042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2860042c8f6eSBill Paul 					sc->dc_link = 0;
286196f2e892SBill Paul 		}
286296f2e892SBill Paul 	} else
286396f2e892SBill Paul 		mii_tick(mii);
286496f2e892SBill Paul 
286596f2e892SBill Paul 	/*
286696f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
286796f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
286896f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
286996f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
287096f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
287196f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
287296f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
287396f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
287496f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
287596f2e892SBill Paul 	 * a screeching halt for several seconds.
287696f2e892SBill Paul 	 *
287796f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
287896f2e892SBill Paul 	 * any packets until a link has been established. After the
287996f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
288096f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
288196f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
288296f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
288396f2e892SBill Paul 	 */
2884cd62a9cbSJonathan Lemon 	if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE &&
288596f2e892SBill Paul 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
288696f2e892SBill Paul 		sc->dc_link++;
288796f2e892SBill Paul 		if (ifp->if_snd.ifq_head != NULL)
288896f2e892SBill Paul 			dc_start(ifp);
288996f2e892SBill Paul 	}
289096f2e892SBill Paul 
2891318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
2892b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
2893318b02fdSBill Paul 	else
2894b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
289596f2e892SBill Paul 
2896d1ce9105SBill Paul 	DC_UNLOCK(sc);
289796f2e892SBill Paul 
289896f2e892SBill Paul 	return;
289996f2e892SBill Paul }
290096f2e892SBill Paul 
2901d467c136SBill Paul /*
2902d467c136SBill Paul  * A transmit underrun has occurred.  Back off the transmit threshold,
2903d467c136SBill Paul  * or switch to store and forward mode if we have to.
2904d467c136SBill Paul  */
2905e3d2833aSAlfred Perlstein static void
2906e3d2833aSAlfred Perlstein dc_tx_underrun(sc)
2907d467c136SBill Paul 	struct dc_softc		*sc;
2908d467c136SBill Paul {
2909d467c136SBill Paul 	u_int32_t		isr;
2910d467c136SBill Paul 	int			i;
2911d467c136SBill Paul 
2912d467c136SBill Paul 	if (DC_IS_DAVICOM(sc))
2913d467c136SBill Paul 		dc_init(sc);
2914d467c136SBill Paul 
2915d467c136SBill Paul 	if (DC_IS_INTEL(sc)) {
2916d467c136SBill Paul 		/*
2917d467c136SBill Paul 		 * The real 21143 requires that the transmitter be idle
2918d467c136SBill Paul 		 * in order to change the transmit threshold or store
2919d467c136SBill Paul 		 * and forward state.
2920d467c136SBill Paul 		 */
2921d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
2922d467c136SBill Paul 
2923d467c136SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
2924d467c136SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
2925d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE)
2926d467c136SBill Paul 				break;
2927d467c136SBill Paul 			DELAY(10);
2928d467c136SBill Paul 		}
2929d467c136SBill Paul 		if (i == DC_TIMEOUT) {
2930d467c136SBill Paul 			printf("dc%d: failed to force tx to idle state\n",
2931d467c136SBill Paul 			    sc->dc_unit);
2932d467c136SBill Paul 			dc_init(sc);
2933d467c136SBill Paul 		}
2934d467c136SBill Paul 	}
2935d467c136SBill Paul 
2936d467c136SBill Paul 	printf("dc%d: TX underrun -- ", sc->dc_unit);
2937d467c136SBill Paul 	sc->dc_txthresh += DC_TXTHRESH_INC;
2938d467c136SBill Paul 	if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
2939d467c136SBill Paul 		printf("using store and forward mode\n");
2940d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
2941d467c136SBill Paul 	} else {
2942d467c136SBill Paul 		printf("increasing TX threshold\n");
2943d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
2944d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
2945d467c136SBill Paul 	}
2946d467c136SBill Paul 
2947d467c136SBill Paul 	if (DC_IS_INTEL(sc))
2948d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
2949d467c136SBill Paul 
2950d467c136SBill Paul 	return;
2951d467c136SBill Paul }
2952d467c136SBill Paul 
2953e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
2954e4fc250cSLuigi Rizzo static poll_handler_t dc_poll;
2955e4fc250cSLuigi Rizzo 
2956e4fc250cSLuigi Rizzo static void
2957e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2958e4fc250cSLuigi Rizzo {
2959e4fc250cSLuigi Rizzo 	struct	dc_softc *sc = ifp->if_softc;
2960e4fc250cSLuigi Rizzo 
2961e4fc250cSLuigi Rizzo 	if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */
2962e4fc250cSLuigi Rizzo 		/* Re-enable interrupts. */
2963e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
2964e4fc250cSLuigi Rizzo 		return;
2965e4fc250cSLuigi Rizzo 	}
2966e4fc250cSLuigi Rizzo 	sc->rxcycles = count;
2967e4fc250cSLuigi Rizzo 	dc_rxeof(sc);
2968e4fc250cSLuigi Rizzo 	dc_txeof(sc);
2969e4fc250cSLuigi Rizzo 	if (ifp->if_snd.ifq_head != NULL && !(ifp->if_flags & IFF_OACTIVE))
2970e4fc250cSLuigi Rizzo 		dc_start(ifp);
2971e4fc250cSLuigi Rizzo 
2972e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2973e4fc250cSLuigi Rizzo 		u_int32_t	status;
2974e4fc250cSLuigi Rizzo 
2975e4fc250cSLuigi Rizzo 		status = CSR_READ_4(sc, DC_ISR);
2976e4fc250cSLuigi Rizzo 		status &= (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF|
2977e4fc250cSLuigi Rizzo 			DC_ISR_TX_NOBUF|DC_ISR_TX_IDLE|DC_ISR_TX_UNDERRUN|
2978e4fc250cSLuigi Rizzo 			DC_ISR_BUS_ERR);
2979e4fc250cSLuigi Rizzo 		if (!status)
2980e4fc250cSLuigi Rizzo 			return;
2981e4fc250cSLuigi Rizzo 		/* ack what we have */
2982e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_ISR, status);
2983e4fc250cSLuigi Rizzo 
2984e4fc250cSLuigi Rizzo 		if (status & (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF)) {
2985e4fc250cSLuigi Rizzo 			u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED);
2986e4fc250cSLuigi Rizzo 			ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff);
2987e4fc250cSLuigi Rizzo 
2988e4fc250cSLuigi Rizzo 			if (dc_rx_resync(sc))
2989e4fc250cSLuigi Rizzo 				dc_rxeof(sc);
2990e4fc250cSLuigi Rizzo 		}
2991e4fc250cSLuigi Rizzo 		/* restart transmit unit if necessary */
2992e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt)
2993e4fc250cSLuigi Rizzo 			CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
2994e4fc250cSLuigi Rizzo 
2995e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_UNDERRUN)
2996e4fc250cSLuigi Rizzo 			dc_tx_underrun(sc);
2997e4fc250cSLuigi Rizzo 
2998e4fc250cSLuigi Rizzo 		if (status & DC_ISR_BUS_ERR) {
2999e4fc250cSLuigi Rizzo 			printf("dc_poll: dc%d bus error\n", sc->dc_unit);
3000e4fc250cSLuigi Rizzo 			dc_reset(sc);
3001e4fc250cSLuigi Rizzo 			dc_init(sc);
3002e4fc250cSLuigi Rizzo 		}
3003e4fc250cSLuigi Rizzo 	}
3004e4fc250cSLuigi Rizzo }
3005e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
3006e4fc250cSLuigi Rizzo 
3007e3d2833aSAlfred Perlstein static void
3008e3d2833aSAlfred Perlstein dc_intr(arg)
300996f2e892SBill Paul 	void			*arg;
301096f2e892SBill Paul {
301196f2e892SBill Paul 	struct dc_softc		*sc;
301296f2e892SBill Paul 	struct ifnet		*ifp;
301396f2e892SBill Paul 	u_int32_t		status;
301496f2e892SBill Paul 
301596f2e892SBill Paul 	sc = arg;
3016d2a1864bSWarner Losh 
3017e8388e14SMitsuru IWASAKI 	if (sc->suspended) {
3018e8388e14SMitsuru IWASAKI 		return;
3019e8388e14SMitsuru IWASAKI 	}
3020e8388e14SMitsuru IWASAKI 
3021d2a1864bSWarner Losh 	if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0)
3022d2a1864bSWarner Losh 		return;
3023d2a1864bSWarner Losh 
3024d1ce9105SBill Paul 	DC_LOCK(sc);
302596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
3026e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
302762f76486SMaxim Sobolev 	if (ifp->if_flags & IFF_POLLING)
3028e4fc250cSLuigi Rizzo 		goto done;
3029e4fc250cSLuigi Rizzo 	if (ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */
3030e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, 0x00000000);
3031e4fc250cSLuigi Rizzo 		goto done;
3032e4fc250cSLuigi Rizzo 	}
3033e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
303496f2e892SBill Paul 
3035d88a358cSLuigi Rizzo 	/* Suppress unwanted interrupts */
303696f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
303796f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
303896f2e892SBill Paul 			dc_stop(sc);
3039d1ce9105SBill Paul 		DC_UNLOCK(sc);
304096f2e892SBill Paul 		return;
304196f2e892SBill Paul 	}
304296f2e892SBill Paul 
304396f2e892SBill Paul 	/* Disable interrupts. */
304496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
304596f2e892SBill Paul 
3046feb78939SJonathan Chen 	while(((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS)
3047feb78939SJonathan Chen 	      && status != 0xFFFFFFFF) {
304896f2e892SBill Paul 
304996f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
305096f2e892SBill Paul 
305173bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
305273bf949cSBill Paul 			int		curpkts;
305373bf949cSBill Paul 			curpkts = ifp->if_ipackets;
305496f2e892SBill Paul 			dc_rxeof(sc);
305573bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
305673bf949cSBill Paul 				while(dc_rx_resync(sc))
305773bf949cSBill Paul 					dc_rxeof(sc);
305873bf949cSBill Paul 			}
305973bf949cSBill Paul 		}
306096f2e892SBill Paul 
306196f2e892SBill Paul 		if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF))
306296f2e892SBill Paul 			dc_txeof(sc);
306396f2e892SBill Paul 
306496f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
306596f2e892SBill Paul 			dc_txeof(sc);
306696f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
306796f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
306896f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
306996f2e892SBill Paul 			}
307096f2e892SBill Paul 		}
307196f2e892SBill Paul 
3072d467c136SBill Paul 		if (status & DC_ISR_TX_UNDERRUN)
3073d467c136SBill Paul 			dc_tx_underrun(sc);
307496f2e892SBill Paul 
307596f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
307673bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
307773bf949cSBill Paul 			int		curpkts;
307873bf949cSBill Paul 			curpkts = ifp->if_ipackets;
307996f2e892SBill Paul 			dc_rxeof(sc);
308073bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
308173bf949cSBill Paul 				while(dc_rx_resync(sc))
308273bf949cSBill Paul 					dc_rxeof(sc);
308373bf949cSBill Paul 			}
308473bf949cSBill Paul 		}
308596f2e892SBill Paul 
308696f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
308796f2e892SBill Paul 			dc_reset(sc);
308896f2e892SBill Paul 			dc_init(sc);
308996f2e892SBill Paul 		}
309096f2e892SBill Paul 	}
309196f2e892SBill Paul 
309296f2e892SBill Paul 	/* Re-enable interrupts. */
309396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
309496f2e892SBill Paul 
309596f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
309696f2e892SBill Paul 		dc_start(ifp);
309796f2e892SBill Paul 
3098d9700bb5SBill Paul #ifdef DEVICE_POLLING
3099e4fc250cSLuigi Rizzo done:
3100d9700bb5SBill Paul #endif /* DEVICE_POLLING */
3101d9700bb5SBill Paul 
3102d1ce9105SBill Paul 	DC_UNLOCK(sc);
3103d1ce9105SBill Paul 
310496f2e892SBill Paul 	return;
310596f2e892SBill Paul }
310696f2e892SBill Paul 
310796f2e892SBill Paul /*
310896f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
310996f2e892SBill Paul  * pointers to the fragment pointers.
311096f2e892SBill Paul  */
3111e3d2833aSAlfred Perlstein static int
3112e3d2833aSAlfred Perlstein dc_encap(sc, m_head, txidx)
311396f2e892SBill Paul 	struct dc_softc		*sc;
311496f2e892SBill Paul 	struct mbuf		*m_head;
311596f2e892SBill Paul 	u_int32_t		*txidx;
311696f2e892SBill Paul {
311796f2e892SBill Paul 	struct dc_desc		*f = NULL;
311896f2e892SBill Paul 	struct mbuf		*m;
311996f2e892SBill Paul 	int			frag, cur, cnt = 0;
312096f2e892SBill Paul 
312196f2e892SBill Paul 	/*
312296f2e892SBill Paul 	 * Start packing the mbufs in this chain into
312396f2e892SBill Paul 	 * the fragment pointers. Stop when we run out
312496f2e892SBill Paul 	 * of fragments or hit the end of the mbuf chain.
312596f2e892SBill Paul 	 */
312696f2e892SBill Paul 	m = m_head;
312796f2e892SBill Paul 	cur = frag = *txidx;
312896f2e892SBill Paul 
312996f2e892SBill Paul 	for (m = m_head; m != NULL; m = m->m_next) {
313096f2e892SBill Paul 		if (m->m_len != 0) {
313196f2e892SBill Paul 			if (sc->dc_flags & DC_TX_ADMTEK_WAR) {
313296f2e892SBill Paul 				if (*txidx != sc->dc_cdata.dc_tx_prod &&
313396f2e892SBill Paul 				    frag == (DC_TX_LIST_CNT - 1))
313496f2e892SBill Paul 					return(ENOBUFS);
313596f2e892SBill Paul 			}
313696f2e892SBill Paul 			if ((DC_TX_LIST_CNT -
313796f2e892SBill Paul 			    (sc->dc_cdata.dc_tx_cnt + cnt)) < 5)
313896f2e892SBill Paul 				return(ENOBUFS);
313996f2e892SBill Paul 
314096f2e892SBill Paul 			f = &sc->dc_ldata->dc_tx_list[frag];
314196f2e892SBill Paul 			f->dc_ctl = DC_TXCTL_TLINK | m->m_len;
314296f2e892SBill Paul 			if (cnt == 0) {
314396f2e892SBill Paul 				f->dc_status = 0;
314496f2e892SBill Paul 				f->dc_ctl |= DC_TXCTL_FIRSTFRAG;
314596f2e892SBill Paul 			} else
314696f2e892SBill Paul 				f->dc_status = DC_TXSTAT_OWN;
314796f2e892SBill Paul 			f->dc_data = vtophys(mtod(m, vm_offset_t));
314896f2e892SBill Paul 			cur = frag;
314996f2e892SBill Paul 			DC_INC(frag, DC_TX_LIST_CNT);
315096f2e892SBill Paul 			cnt++;
315196f2e892SBill Paul 		}
315296f2e892SBill Paul 	}
315396f2e892SBill Paul 
315496f2e892SBill Paul 	if (m != NULL)
315596f2e892SBill Paul 		return(ENOBUFS);
315696f2e892SBill Paul 
315796f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt += cnt;
315896f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[cur] = m_head;
315996f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG;
316096f2e892SBill Paul 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
316196f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT;
316291cc2adbSBill Paul 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
316391cc2adbSBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
316496f2e892SBill Paul 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
316596f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
316696f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN;
316796f2e892SBill Paul 	*txidx = frag;
316896f2e892SBill Paul 
316996f2e892SBill Paul 	return(0);
317096f2e892SBill Paul }
317196f2e892SBill Paul 
317296f2e892SBill Paul /*
3173fda39fd0SBill Paul  * Coalesce an mbuf chain into a single mbuf cluster buffer.
3174fda39fd0SBill Paul  * Needed for some really badly behaved chips that just can't
3175fda39fd0SBill Paul  * do scatter/gather correctly.
3176fda39fd0SBill Paul  */
3177e3d2833aSAlfred Perlstein static int
3178e3d2833aSAlfred Perlstein dc_coal(sc, m_head)
3179fda39fd0SBill Paul 	struct dc_softc		*sc;
3180fda39fd0SBill Paul 	struct mbuf		**m_head;
3181fda39fd0SBill Paul {
3182fda39fd0SBill Paul 	struct mbuf		*m_new, *m;
3183fda39fd0SBill Paul 
3184fda39fd0SBill Paul 	m = *m_head;
3185fda39fd0SBill Paul 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
318640129585SLuigi Rizzo 	if (m_new == NULL)
3187fda39fd0SBill Paul 		return(ENOBUFS);
3188fda39fd0SBill Paul 	if (m->m_pkthdr.len > MHLEN) {
3189fda39fd0SBill Paul 		MCLGET(m_new, M_DONTWAIT);
3190fda39fd0SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
3191fda39fd0SBill Paul 			m_freem(m_new);
3192fda39fd0SBill Paul 			return(ENOBUFS);
3193fda39fd0SBill Paul 		}
3194fda39fd0SBill Paul 	}
3195fda39fd0SBill Paul 	m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t));
3196fda39fd0SBill Paul 	m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len;
3197fda39fd0SBill Paul 	m_freem(m);
3198fda39fd0SBill Paul 	*m_head = m_new;
3199fda39fd0SBill Paul 
3200fda39fd0SBill Paul 	return(0);
3201fda39fd0SBill Paul }
3202fda39fd0SBill Paul 
3203fda39fd0SBill Paul /*
320496f2e892SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
320596f2e892SBill Paul  * to the mbuf data regions directly in the transmit lists. We also save a
320696f2e892SBill Paul  * copy of the pointers since the transmit list fragment pointers are
320796f2e892SBill Paul  * physical addresses.
320896f2e892SBill Paul  */
320996f2e892SBill Paul 
3210e3d2833aSAlfred Perlstein static void
3211e3d2833aSAlfred Perlstein dc_start(ifp)
321296f2e892SBill Paul 	struct ifnet		*ifp;
321396f2e892SBill Paul {
321496f2e892SBill Paul 	struct dc_softc		*sc;
321596f2e892SBill Paul 	struct mbuf		*m_head = NULL;
321696f2e892SBill Paul 	int			idx;
321796f2e892SBill Paul 
321896f2e892SBill Paul 	sc = ifp->if_softc;
321996f2e892SBill Paul 
3220d1ce9105SBill Paul 	DC_LOCK(sc);
322196f2e892SBill Paul 
3222e7be9f9aSBill Paul 	if (!sc->dc_link && ifp->if_snd.ifq_len < 10) {
3223d1ce9105SBill Paul 		DC_UNLOCK(sc);
322496f2e892SBill Paul 		return;
3225d1ce9105SBill Paul 	}
3226d1ce9105SBill Paul 
3227d1ce9105SBill Paul 	if (ifp->if_flags & IFF_OACTIVE) {
3228d1ce9105SBill Paul 		DC_UNLOCK(sc);
3229d1ce9105SBill Paul 		return;
3230d1ce9105SBill Paul 	}
323196f2e892SBill Paul 
323296f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_prod;
323396f2e892SBill Paul 
323496f2e892SBill Paul 	while(sc->dc_cdata.dc_tx_chain[idx] == NULL) {
323596f2e892SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
323696f2e892SBill Paul 		if (m_head == NULL)
323796f2e892SBill Paul 			break;
323896f2e892SBill Paul 
32392dfc960aSLuigi Rizzo 		if (sc->dc_flags & DC_TX_COALESCE &&
32402dfc960aSLuigi Rizzo 		    (m_head->m_next != NULL ||
32412dfc960aSLuigi Rizzo 		     sc->dc_flags & DC_TX_ALIGN)) {
3242fda39fd0SBill Paul 			if (dc_coal(sc, &m_head)) {
3243fda39fd0SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
3244fda39fd0SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
3245fda39fd0SBill Paul 				break;
3246fda39fd0SBill Paul 			}
3247fda39fd0SBill Paul 		}
3248fda39fd0SBill Paul 
324996f2e892SBill Paul 		if (dc_encap(sc, m_head, &idx)) {
325096f2e892SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
325196f2e892SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
325296f2e892SBill Paul 			break;
325396f2e892SBill Paul 		}
325496f2e892SBill Paul 
325596f2e892SBill Paul 		/*
325696f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
325796f2e892SBill Paul 		 * to him.
325896f2e892SBill Paul 		 */
32599ef8b520SSam Leffler 		BPF_MTAP(ifp, m_head);
32605c1cfac4SBill Paul 
32615c1cfac4SBill Paul 		if (sc->dc_flags & DC_TX_ONE) {
32625c1cfac4SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
32635c1cfac4SBill Paul 			break;
32645c1cfac4SBill Paul 		}
326596f2e892SBill Paul 	}
326696f2e892SBill Paul 
326796f2e892SBill Paul 	/* Transmit */
326896f2e892SBill Paul 	sc->dc_cdata.dc_tx_prod = idx;
326996f2e892SBill Paul 	if (!(sc->dc_flags & DC_TX_POLL))
327096f2e892SBill Paul 		CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
327196f2e892SBill Paul 
327296f2e892SBill Paul 	/*
327396f2e892SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
327496f2e892SBill Paul 	 */
327596f2e892SBill Paul 	ifp->if_timer = 5;
327696f2e892SBill Paul 
3277d1ce9105SBill Paul 	DC_UNLOCK(sc);
3278d1ce9105SBill Paul 
327996f2e892SBill Paul 	return;
328096f2e892SBill Paul }
328196f2e892SBill Paul 
3282e3d2833aSAlfred Perlstein static void
3283e3d2833aSAlfred Perlstein dc_init(xsc)
328496f2e892SBill Paul 	void			*xsc;
328596f2e892SBill Paul {
328696f2e892SBill Paul 	struct dc_softc		*sc = xsc;
328796f2e892SBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
328896f2e892SBill Paul 	struct mii_data		*mii;
328996f2e892SBill Paul 
3290d1ce9105SBill Paul 	DC_LOCK(sc);
329196f2e892SBill Paul 
329296f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
329396f2e892SBill Paul 
329496f2e892SBill Paul 	/*
329596f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
329696f2e892SBill Paul 	 */
329796f2e892SBill Paul 	dc_stop(sc);
329896f2e892SBill Paul 	dc_reset(sc);
329996f2e892SBill Paul 
330096f2e892SBill Paul 	/*
330196f2e892SBill Paul 	 * Set cache alignment and burst length.
330296f2e892SBill Paul 	 */
330388d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
330496f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
330596f2e892SBill Paul 	else
330696f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE);
3307935fe010SLuigi Rizzo 	/*
3308935fe010SLuigi Rizzo 	 * Evenly share the bus between receive and transmit process.
3309935fe010SLuigi Rizzo 	 */
3310935fe010SLuigi Rizzo 	if (DC_IS_INTEL(sc))
3311935fe010SLuigi Rizzo 		DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION);
331296f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
331396f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
331496f2e892SBill Paul 	} else {
331596f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
331696f2e892SBill Paul 	}
331796f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
331896f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
331996f2e892SBill Paul 	switch(sc->dc_cachesize) {
332096f2e892SBill Paul 	case 32:
332196f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
332296f2e892SBill Paul 		break;
332396f2e892SBill Paul 	case 16:
332496f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
332596f2e892SBill Paul 		break;
332696f2e892SBill Paul 	case 8:
332796f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
332896f2e892SBill Paul 		break;
332996f2e892SBill Paul 	case 0:
333096f2e892SBill Paul 	default:
333196f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
333296f2e892SBill Paul 		break;
333396f2e892SBill Paul 	}
333496f2e892SBill Paul 
333596f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
333696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
333796f2e892SBill Paul 	else {
3338d467c136SBill Paul 		if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
333996f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
334096f2e892SBill Paul 		} else {
334196f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
334296f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
334396f2e892SBill Paul 		}
334496f2e892SBill Paul 	}
334596f2e892SBill Paul 
334696f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
334796f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
334896f2e892SBill Paul 
334996f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
335096f2e892SBill Paul 		/*
335196f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
335296f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
335396f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
335496f2e892SBill Paul 		 * document the meaning of these bits so there's no way
335596f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
335696f2e892SBill Paul 		 * number all its own; the rest all use a different one.
335796f2e892SBill Paul 		 */
335896f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
335996f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
336096f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
336196f2e892SBill Paul 		else
336296f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
336396f2e892SBill Paul 	}
336496f2e892SBill Paul 
3365feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
3366feb78939SJonathan Chen 		/*
3367feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
3368feb78939SJonathan Chen 		 * can talk to the MII.
3369feb78939SJonathan Chen 		 */
3370feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
3371feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3372feb78939SJonathan Chen 		DELAY(10);
3373feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
3374feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3375feb78939SJonathan Chen 		DELAY(10);
3376feb78939SJonathan Chen 	}
3377feb78939SJonathan Chen 
337896f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
3379d467c136SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN);
338096f2e892SBill Paul 
338196f2e892SBill Paul 	/* Init circular RX list. */
338296f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
338396f2e892SBill Paul 		printf("dc%d: initialization failed: no "
338496f2e892SBill Paul 		    "memory for rx buffers\n", sc->dc_unit);
338596f2e892SBill Paul 		dc_stop(sc);
3386d1ce9105SBill Paul 		DC_UNLOCK(sc);
338796f2e892SBill Paul 		return;
338896f2e892SBill Paul 	}
338996f2e892SBill Paul 
339096f2e892SBill Paul 	/*
339196f2e892SBill Paul 	 * Init tx descriptors.
339296f2e892SBill Paul 	 */
339396f2e892SBill Paul 	dc_list_tx_init(sc);
339496f2e892SBill Paul 
339596f2e892SBill Paul 	/*
339696f2e892SBill Paul 	 * Load the address of the RX list.
339796f2e892SBill Paul 	 */
339896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0]));
339996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0]));
340096f2e892SBill Paul 
340196f2e892SBill Paul 	/*
340296f2e892SBill Paul 	 * Enable interrupts.
340396f2e892SBill Paul 	 */
3404e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3405e4fc250cSLuigi Rizzo 	/*
3406e4fc250cSLuigi Rizzo 	 * ... but only if we are not polling, and make sure they are off in
3407e4fc250cSLuigi Rizzo 	 * the case of polling. Some cards (e.g. fxp) turn interrupts on
3408e4fc250cSLuigi Rizzo 	 * after a reset.
3409e4fc250cSLuigi Rizzo 	 */
341062f76486SMaxim Sobolev 	if (ifp->if_flags & IFF_POLLING)
3411e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, 0x00000000);
3412e4fc250cSLuigi Rizzo 	else
3413e4fc250cSLuigi Rizzo #endif
341496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
341596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
341696f2e892SBill Paul 
341796f2e892SBill Paul 	/* Enable transmitter. */
341896f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
341996f2e892SBill Paul 
342096f2e892SBill Paul 	/*
3421918434c8SBill Paul 	 * If this is an Intel 21143 and we're not using the
3422918434c8SBill Paul 	 * MII port, program the LED control pins so we get
3423918434c8SBill Paul 	 * link and activity indications.
3424918434c8SBill Paul 	 */
342578999dd1SBill Paul 	if (sc->dc_flags & DC_TULIP_LEDS) {
3426918434c8SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG,
3427918434c8SBill Paul 		    DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY);
342878999dd1SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
3429918434c8SBill Paul 	}
3430918434c8SBill Paul 
3431918434c8SBill Paul 	/*
343296f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
343396f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
343496f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
343596f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
343696f2e892SBill Paul 	 */
343796f2e892SBill Paul 	dc_setfilt(sc);
343896f2e892SBill Paul 
343996f2e892SBill Paul 	/* Enable receiver. */
344096f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
344196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
344296f2e892SBill Paul 
344396f2e892SBill Paul 	mii_mediachg(mii);
344496f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
344596f2e892SBill Paul 
344696f2e892SBill Paul 	ifp->if_flags |= IFF_RUNNING;
344796f2e892SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
344896f2e892SBill Paul 
3449857fd445SBill Paul 	/* Don't start the ticker if this is a homePNA link. */
345045521525SPoul-Henning Kamp 	if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1)
3451857fd445SBill Paul 		sc->dc_link = 1;
3452857fd445SBill Paul 	else {
3453318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY)
3454b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
3455318b02fdSBill Paul 		else
3456b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
3457857fd445SBill Paul 	}
345896f2e892SBill Paul 
34595c1cfac4SBill Paul #ifdef SRM_MEDIA
3460510a809eSMike Smith 	if(sc->dc_srm_media) {
3461510a809eSMike Smith 		struct ifreq ifr;
3462510a809eSMike Smith 
3463510a809eSMike Smith 		ifr.ifr_media = sc->dc_srm_media;
3464510a809eSMike Smith 		ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA);
3465510a809eSMike Smith 		sc->dc_srm_media = 0;
3466510a809eSMike Smith 	}
3467510a809eSMike Smith #endif
3468d1ce9105SBill Paul 	DC_UNLOCK(sc);
346996f2e892SBill Paul 	return;
347096f2e892SBill Paul }
347196f2e892SBill Paul 
347296f2e892SBill Paul /*
347396f2e892SBill Paul  * Set media options.
347496f2e892SBill Paul  */
3475e3d2833aSAlfred Perlstein static int
3476e3d2833aSAlfred Perlstein dc_ifmedia_upd(ifp)
347796f2e892SBill Paul 	struct ifnet		*ifp;
347896f2e892SBill Paul {
347996f2e892SBill Paul 	struct dc_softc		*sc;
348096f2e892SBill Paul 	struct mii_data		*mii;
3481f43d9309SBill Paul 	struct ifmedia		*ifm;
348296f2e892SBill Paul 
348396f2e892SBill Paul 	sc = ifp->if_softc;
348496f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
348596f2e892SBill Paul 	mii_mediachg(mii);
3486f43d9309SBill Paul 	ifm = &mii->mii_media;
3487f43d9309SBill Paul 
3488f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
348945521525SPoul-Henning Kamp 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1)
3490f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
3491f43d9309SBill Paul 	else
349296f2e892SBill Paul 		sc->dc_link = 0;
349396f2e892SBill Paul 
349496f2e892SBill Paul 	return(0);
349596f2e892SBill Paul }
349696f2e892SBill Paul 
349796f2e892SBill Paul /*
349896f2e892SBill Paul  * Report current media status.
349996f2e892SBill Paul  */
3500e3d2833aSAlfred Perlstein static void
3501e3d2833aSAlfred Perlstein dc_ifmedia_sts(ifp, ifmr)
350296f2e892SBill Paul 	struct ifnet		*ifp;
350396f2e892SBill Paul 	struct ifmediareq	*ifmr;
350496f2e892SBill Paul {
350596f2e892SBill Paul 	struct dc_softc		*sc;
350696f2e892SBill Paul 	struct mii_data		*mii;
3507f43d9309SBill Paul 	struct ifmedia		*ifm;
350896f2e892SBill Paul 
350996f2e892SBill Paul 	sc = ifp->if_softc;
351096f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
351196f2e892SBill Paul 	mii_pollstat(mii);
3512f43d9309SBill Paul 	ifm = &mii->mii_media;
3513f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
351445521525SPoul-Henning Kamp 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) {
3515f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
3516f43d9309SBill Paul 			ifmr->ifm_status = 0;
3517f43d9309SBill Paul 			return;
3518f43d9309SBill Paul 		}
3519f43d9309SBill Paul 	}
352096f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
352196f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
352296f2e892SBill Paul 
352396f2e892SBill Paul 	return;
352496f2e892SBill Paul }
352596f2e892SBill Paul 
3526e3d2833aSAlfred Perlstein static int
3527e3d2833aSAlfred Perlstein dc_ioctl(ifp, command, data)
352896f2e892SBill Paul 	struct ifnet		*ifp;
352996f2e892SBill Paul 	u_long			command;
353096f2e892SBill Paul 	caddr_t			data;
353196f2e892SBill Paul {
353296f2e892SBill Paul 	struct dc_softc		*sc = ifp->if_softc;
353396f2e892SBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
353496f2e892SBill Paul 	struct mii_data		*mii;
3535d1ce9105SBill Paul 	int			error = 0;
353696f2e892SBill Paul 
3537d1ce9105SBill Paul 	DC_LOCK(sc);
353896f2e892SBill Paul 
353996f2e892SBill Paul 	switch(command) {
354096f2e892SBill Paul 	case SIOCSIFFLAGS:
354196f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
354296f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING &&
354396f2e892SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
354496f2e892SBill Paul 			    !(sc->dc_if_flags & IFF_PROMISC)) {
354596f2e892SBill Paul 				dc_setfilt(sc);
354696f2e892SBill Paul 			} else if (ifp->if_flags & IFF_RUNNING &&
354796f2e892SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
354896f2e892SBill Paul 			    sc->dc_if_flags & IFF_PROMISC) {
354996f2e892SBill Paul 				dc_setfilt(sc);
355096f2e892SBill Paul 			} else if (!(ifp->if_flags & IFF_RUNNING)) {
355196f2e892SBill Paul 				sc->dc_txthresh = 0;
355296f2e892SBill Paul 				dc_init(sc);
355396f2e892SBill Paul 			}
355496f2e892SBill Paul 		} else {
355596f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING)
355696f2e892SBill Paul 				dc_stop(sc);
355796f2e892SBill Paul 		}
355896f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
355996f2e892SBill Paul 		error = 0;
356096f2e892SBill Paul 		break;
356196f2e892SBill Paul 	case SIOCADDMULTI:
356296f2e892SBill Paul 	case SIOCDELMULTI:
356396f2e892SBill Paul 		dc_setfilt(sc);
356496f2e892SBill Paul 		error = 0;
356596f2e892SBill Paul 		break;
356696f2e892SBill Paul 	case SIOCGIFMEDIA:
356796f2e892SBill Paul 	case SIOCSIFMEDIA:
356896f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
356996f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
35705c1cfac4SBill Paul #ifdef SRM_MEDIA
3571510a809eSMike Smith 		if (sc->dc_srm_media)
3572510a809eSMike Smith 			sc->dc_srm_media = 0;
3573510a809eSMike Smith #endif
357496f2e892SBill Paul 		break;
357596f2e892SBill Paul 	default:
35769ef8b520SSam Leffler 		error = ether_ioctl(ifp, command, data);
357796f2e892SBill Paul 		break;
357896f2e892SBill Paul 	}
357996f2e892SBill Paul 
3580d1ce9105SBill Paul 	DC_UNLOCK(sc);
358196f2e892SBill Paul 
358296f2e892SBill Paul 	return(error);
358396f2e892SBill Paul }
358496f2e892SBill Paul 
3585e3d2833aSAlfred Perlstein static void
3586e3d2833aSAlfred Perlstein dc_watchdog(ifp)
358796f2e892SBill Paul 	struct ifnet		*ifp;
358896f2e892SBill Paul {
358996f2e892SBill Paul 	struct dc_softc		*sc;
359096f2e892SBill Paul 
359196f2e892SBill Paul 	sc = ifp->if_softc;
359296f2e892SBill Paul 
3593d1ce9105SBill Paul 	DC_LOCK(sc);
3594d1ce9105SBill Paul 
359596f2e892SBill Paul 	ifp->if_oerrors++;
359696f2e892SBill Paul 	printf("dc%d: watchdog timeout\n", sc->dc_unit);
359796f2e892SBill Paul 
359896f2e892SBill Paul 	dc_stop(sc);
359996f2e892SBill Paul 	dc_reset(sc);
360096f2e892SBill Paul 	dc_init(sc);
360196f2e892SBill Paul 
360296f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
360396f2e892SBill Paul 		dc_start(ifp);
360496f2e892SBill Paul 
3605d1ce9105SBill Paul 	DC_UNLOCK(sc);
3606d1ce9105SBill Paul 
360796f2e892SBill Paul 	return;
360896f2e892SBill Paul }
360996f2e892SBill Paul 
361096f2e892SBill Paul /*
361196f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
361296f2e892SBill Paul  * RX and TX lists.
361396f2e892SBill Paul  */
3614e3d2833aSAlfred Perlstein static void
3615e3d2833aSAlfred Perlstein dc_stop(sc)
361696f2e892SBill Paul 	struct dc_softc		*sc;
361796f2e892SBill Paul {
361896f2e892SBill Paul 	register int		i;
361996f2e892SBill Paul 	struct ifnet		*ifp;
362096f2e892SBill Paul 
3621d1ce9105SBill Paul 	DC_LOCK(sc);
3622d1ce9105SBill Paul 
362396f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
362496f2e892SBill Paul 	ifp->if_timer = 0;
362596f2e892SBill Paul 
3626b50c6312SJonathan Lemon 	callout_stop(&sc->dc_stat_ch);
362796f2e892SBill Paul 
36283b3ec200SPeter Wemm 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3629e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3630e4fc250cSLuigi Rizzo 	ether_poll_deregister(ifp);
3631e4fc250cSLuigi Rizzo #endif
36323b3ec200SPeter Wemm 
363396f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON));
363496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
363596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
363696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
363796f2e892SBill Paul 	sc->dc_link = 0;
363896f2e892SBill Paul 
363996f2e892SBill Paul 	/*
364096f2e892SBill Paul 	 * Free data in the RX lists.
364196f2e892SBill Paul 	 */
364296f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
364396f2e892SBill Paul 		if (sc->dc_cdata.dc_rx_chain[i] != NULL) {
364496f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_rx_chain[i]);
364596f2e892SBill Paul 			sc->dc_cdata.dc_rx_chain[i] = NULL;
364696f2e892SBill Paul 		}
364796f2e892SBill Paul 	}
364896f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_rx_list,
364996f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_rx_list));
365096f2e892SBill Paul 
365196f2e892SBill Paul 	/*
365296f2e892SBill Paul 	 * Free the TX list buffers.
365396f2e892SBill Paul 	 */
365496f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
365596f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[i] != NULL) {
365696f2e892SBill Paul 			if (sc->dc_ldata->dc_tx_list[i].dc_ctl &
365796f2e892SBill Paul 			    DC_TXCTL_SETUP) {
365896f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[i] = NULL;
365996f2e892SBill Paul 				continue;
366096f2e892SBill Paul 			}
366196f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[i]);
366296f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[i] = NULL;
366396f2e892SBill Paul 		}
366496f2e892SBill Paul 	}
366596f2e892SBill Paul 
366696f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_tx_list,
366796f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_tx_list));
366896f2e892SBill Paul 
3669d1ce9105SBill Paul 	DC_UNLOCK(sc);
3670d1ce9105SBill Paul 
367196f2e892SBill Paul 	return;
367296f2e892SBill Paul }
367396f2e892SBill Paul 
367496f2e892SBill Paul /*
3675e8388e14SMitsuru IWASAKI  * Device suspend routine.  Stop the interface and save some PCI
3676e8388e14SMitsuru IWASAKI  * settings in case the BIOS doesn't restore them properly on
3677e8388e14SMitsuru IWASAKI  * resume.
3678e8388e14SMitsuru IWASAKI  */
3679e3d2833aSAlfred Perlstein static int
3680e3d2833aSAlfred Perlstein dc_suspend(dev)
3681e8388e14SMitsuru IWASAKI 	device_t		dev;
3682e8388e14SMitsuru IWASAKI {
3683e8388e14SMitsuru IWASAKI 	register int		i;
3684e8388e14SMitsuru IWASAKI 	int			s;
3685e8388e14SMitsuru IWASAKI 	struct dc_softc		*sc;
3686e8388e14SMitsuru IWASAKI 
3687e8388e14SMitsuru IWASAKI 	s = splimp();
3688e8388e14SMitsuru IWASAKI 
3689e8388e14SMitsuru IWASAKI 	sc = device_get_softc(dev);
3690e8388e14SMitsuru IWASAKI 
3691e8388e14SMitsuru IWASAKI 	dc_stop(sc);
3692e8388e14SMitsuru IWASAKI 
3693e8388e14SMitsuru IWASAKI 	for (i = 0; i < 5; i++)
3694e8388e14SMitsuru IWASAKI 		sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4);
3695e8388e14SMitsuru IWASAKI 	sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4);
3696e8388e14SMitsuru IWASAKI 	sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1);
3697e8388e14SMitsuru IWASAKI 	sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1);
3698e8388e14SMitsuru IWASAKI 	sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1);
3699e8388e14SMitsuru IWASAKI 
3700e8388e14SMitsuru IWASAKI 	sc->suspended = 1;
3701e8388e14SMitsuru IWASAKI 
3702e8388e14SMitsuru IWASAKI 	splx(s);
3703e8388e14SMitsuru IWASAKI 	return (0);
3704e8388e14SMitsuru IWASAKI }
3705e8388e14SMitsuru IWASAKI 
3706e8388e14SMitsuru IWASAKI /*
3707e8388e14SMitsuru IWASAKI  * Device resume routine.  Restore some PCI settings in case the BIOS
3708e8388e14SMitsuru IWASAKI  * doesn't, re-enable busmastering, and restart the interface if
3709e8388e14SMitsuru IWASAKI  * appropriate.
3710e8388e14SMitsuru IWASAKI  */
3711e3d2833aSAlfred Perlstein static int
3712e3d2833aSAlfred Perlstein dc_resume(dev)
3713e8388e14SMitsuru IWASAKI 	device_t		dev;
3714e8388e14SMitsuru IWASAKI {
3715e8388e14SMitsuru IWASAKI 	register int		i;
3716e8388e14SMitsuru IWASAKI 	int			s;
3717e8388e14SMitsuru IWASAKI 	struct dc_softc		*sc;
3718e8388e14SMitsuru IWASAKI 	struct ifnet		*ifp;
3719e8388e14SMitsuru IWASAKI 
3720e8388e14SMitsuru IWASAKI 	s = splimp();
3721e8388e14SMitsuru IWASAKI 
3722e8388e14SMitsuru IWASAKI 	sc = device_get_softc(dev);
3723e8388e14SMitsuru IWASAKI 	ifp = &sc->arpcom.ac_if;
3724e8388e14SMitsuru IWASAKI 
3725e8388e14SMitsuru IWASAKI 	dc_acpi(dev);
3726e8388e14SMitsuru IWASAKI 
3727e8388e14SMitsuru IWASAKI 	/* better way to do this? */
3728e8388e14SMitsuru IWASAKI 	for (i = 0; i < 5; i++)
3729e8388e14SMitsuru IWASAKI 		pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4);
3730e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4);
3731e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1);
3732e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1);
3733e8388e14SMitsuru IWASAKI 	pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1);
3734e8388e14SMitsuru IWASAKI 
3735e8388e14SMitsuru IWASAKI 	/* reenable busmastering */
3736e8388e14SMitsuru IWASAKI 	pci_enable_busmaster(dev);
3737e8388e14SMitsuru IWASAKI 	pci_enable_io(dev, DC_RES);
3738e8388e14SMitsuru IWASAKI 
3739e8388e14SMitsuru IWASAKI 	/* reinitialize interface if necessary */
3740e8388e14SMitsuru IWASAKI 	if (ifp->if_flags & IFF_UP)
3741e8388e14SMitsuru IWASAKI 		dc_init(sc);
3742e8388e14SMitsuru IWASAKI 
3743e8388e14SMitsuru IWASAKI 	sc->suspended = 0;
3744e8388e14SMitsuru IWASAKI 
3745e8388e14SMitsuru IWASAKI 	splx(s);
3746e8388e14SMitsuru IWASAKI 	return (0);
3747e8388e14SMitsuru IWASAKI }
3748e8388e14SMitsuru IWASAKI 
3749e8388e14SMitsuru IWASAKI /*
375096f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
375196f2e892SBill Paul  * get confused by errant DMAs when rebooting.
375296f2e892SBill Paul  */
3753e3d2833aSAlfred Perlstein static void
3754e3d2833aSAlfred Perlstein dc_shutdown(dev)
375596f2e892SBill Paul 	device_t		dev;
375696f2e892SBill Paul {
375796f2e892SBill Paul 	struct dc_softc		*sc;
375896f2e892SBill Paul 
375996f2e892SBill Paul 	sc = device_get_softc(dev);
376096f2e892SBill Paul 
376196f2e892SBill Paul 	dc_stop(sc);
376296f2e892SBill Paul 
376396f2e892SBill Paul 	return;
376496f2e892SBill Paul }
3765