196f2e892SBill Paul /* 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul * 3296f2e892SBill Paul * $FreeBSD$ 3396f2e892SBill Paul */ 3496f2e892SBill Paul 3596f2e892SBill Paul /* 3696f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3796f2e892SBill Paul * series chips and several workalikes including the following: 3896f2e892SBill Paul * 39ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4096f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4196f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4296f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4396f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4496f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4596f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 4688d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 479ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 48feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 491d5e5310SBill Paul * Abocom FE2500 501af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 5196f2e892SBill Paul * 5296f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5396f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5496f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5596f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5696f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 5796f2e892SBill Paul * instead of 512. 5896f2e892SBill Paul * 5996f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6096f2e892SBill Paul * Electrical Engineering Department 6196f2e892SBill Paul * Columbia University, New York City 6296f2e892SBill Paul */ 6396f2e892SBill Paul 6496f2e892SBill Paul /* 6596f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6696f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6796f2e892SBill Paul * three kinds of media attachments: 6896f2e892SBill Paul * 6996f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7096f2e892SBill Paul * autonegotiation provided by an external PHY. 7196f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7296f2e892SBill Paul * o 10baseT port. 7396f2e892SBill Paul * o AUI/BNC port. 7496f2e892SBill Paul * 7596f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7696f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7796f2e892SBill Paul * autosensing configuration. 7896f2e892SBill Paul * 7996f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8096f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8196f2e892SBill Paul * handled separately due to its different register offsets and the 8296f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8396f2e892SBill Paul * here, but I'm not thrilled about it. 8496f2e892SBill Paul * 8596f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8696f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8796f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 8896f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 8996f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9096f2e892SBill Paul */ 9196f2e892SBill Paul 9296f2e892SBill Paul #include <sys/param.h> 9396f2e892SBill Paul #include <sys/systm.h> 9496f2e892SBill Paul #include <sys/sockio.h> 9596f2e892SBill Paul #include <sys/mbuf.h> 9696f2e892SBill Paul #include <sys/malloc.h> 9796f2e892SBill Paul #include <sys/kernel.h> 9896f2e892SBill Paul #include <sys/socket.h> 9996f2e892SBill Paul 10096f2e892SBill Paul #include <net/if.h> 10196f2e892SBill Paul #include <net/if_arp.h> 10296f2e892SBill Paul #include <net/ethernet.h> 10396f2e892SBill Paul #include <net/if_dl.h> 10496f2e892SBill Paul #include <net/if_media.h> 10596f2e892SBill Paul 10696f2e892SBill Paul #include <net/bpf.h> 10796f2e892SBill Paul 10896f2e892SBill Paul #include <vm/vm.h> /* for vtophys */ 10996f2e892SBill Paul #include <vm/pmap.h> /* for vtophys */ 11096f2e892SBill Paul #include <machine/bus_pio.h> 11196f2e892SBill Paul #include <machine/bus_memio.h> 11296f2e892SBill Paul #include <machine/bus.h> 11396f2e892SBill Paul #include <machine/resource.h> 11496f2e892SBill Paul #include <sys/bus.h> 11596f2e892SBill Paul #include <sys/rman.h> 11696f2e892SBill Paul 11796f2e892SBill Paul #include <dev/mii/mii.h> 11896f2e892SBill Paul #include <dev/mii/miivar.h> 11996f2e892SBill Paul 12096f2e892SBill Paul #include <pci/pcireg.h> 12196f2e892SBill Paul #include <pci/pcivar.h> 12296f2e892SBill Paul 12396f2e892SBill Paul #define DC_USEIOSPACE 1245c1cfac4SBill Paul #ifdef __alpha__ 1255c1cfac4SBill Paul #define SRM_MEDIA 1265c1cfac4SBill Paul #endif 12796f2e892SBill Paul 12896f2e892SBill Paul #include <pci/if_dcreg.h> 12996f2e892SBill Paul 13095a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 13195a16455SPeter Wemm 13296f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 13396f2e892SBill Paul #include "miibus_if.h" 13496f2e892SBill Paul 13596f2e892SBill Paul #ifndef lint 13696f2e892SBill Paul static const char rcsid[] = 13796f2e892SBill Paul "$FreeBSD$"; 13896f2e892SBill Paul #endif 13996f2e892SBill Paul 14096f2e892SBill Paul /* 14196f2e892SBill Paul * Various supported device vendors/types and their names. 14296f2e892SBill Paul */ 14396f2e892SBill Paul static struct dc_type dc_devs[] = { 14496f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 14596f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 14696f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 14796f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 14896f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 14996f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 15088d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15188d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 15296f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 15396f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 15496f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 15596f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 15696f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 15796f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 15896f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 15996f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 16096f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 16196f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 16296f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 16396f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 16496f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 16596f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 16696f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 16796f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 16896f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 16996f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 17096f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17179d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 17279d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17396f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 174ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 175ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 17696f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 17796f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 17896f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 17996f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 18096f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18196f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1829ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1839ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 184fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 185fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 186feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 187feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 1881d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 1891d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 1901af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 1911af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 19296f2e892SBill Paul { 0, 0, NULL } 19396f2e892SBill Paul }; 19496f2e892SBill Paul 19596f2e892SBill Paul static int dc_probe __P((device_t)); 19696f2e892SBill Paul static int dc_attach __P((device_t)); 19796f2e892SBill Paul static int dc_detach __P((device_t)); 19896f2e892SBill Paul static void dc_acpi __P((device_t)); 19996f2e892SBill Paul static struct dc_type *dc_devtype __P((device_t)); 20096f2e892SBill Paul static int dc_newbuf __P((struct dc_softc *, int, struct mbuf *)); 20196f2e892SBill Paul static int dc_encap __P((struct dc_softc *, struct mbuf *, 20296f2e892SBill Paul u_int32_t *)); 203fda39fd0SBill Paul static int dc_coal __P((struct dc_softc *, struct mbuf **)); 20496f2e892SBill Paul static void dc_pnic_rx_bug_war __P((struct dc_softc *, int)); 20573bf949cSBill Paul static int dc_rx_resync __P((struct dc_softc *)); 20696f2e892SBill Paul static void dc_rxeof __P((struct dc_softc *)); 20796f2e892SBill Paul static void dc_txeof __P((struct dc_softc *)); 20896f2e892SBill Paul static void dc_tick __P((void *)); 209d467c136SBill Paul static void dc_tx_underrun __P((struct dc_softc *)); 21096f2e892SBill Paul static void dc_intr __P((void *)); 21196f2e892SBill Paul static void dc_start __P((struct ifnet *)); 21296f2e892SBill Paul static int dc_ioctl __P((struct ifnet *, u_long, caddr_t)); 21396f2e892SBill Paul static void dc_init __P((void *)); 21496f2e892SBill Paul static void dc_stop __P((struct dc_softc *)); 21596f2e892SBill Paul static void dc_watchdog __P((struct ifnet *)); 21696f2e892SBill Paul static void dc_shutdown __P((device_t)); 21796f2e892SBill Paul static int dc_ifmedia_upd __P((struct ifnet *)); 21896f2e892SBill Paul static void dc_ifmedia_sts __P((struct ifnet *, struct ifmediareq *)); 21996f2e892SBill Paul 22096f2e892SBill Paul static void dc_delay __P((struct dc_softc *)); 22196f2e892SBill Paul static void dc_eeprom_idle __P((struct dc_softc *)); 22296f2e892SBill Paul static void dc_eeprom_putbyte __P((struct dc_softc *, int)); 22396f2e892SBill Paul static void dc_eeprom_getword __P((struct dc_softc *, int, u_int16_t *)); 22496f2e892SBill Paul static void dc_eeprom_getword_pnic 22596f2e892SBill Paul __P((struct dc_softc *, int, u_int16_t *)); 226feb78939SJonathan Chen static void dc_eeprom_getword_xircom 227feb78939SJonathan Chen __P((struct dc_softc *, int, u_int16_t *)); 22896f2e892SBill Paul static void dc_read_eeprom __P((struct dc_softc *, caddr_t, int, 22996f2e892SBill Paul int, int)); 23096f2e892SBill Paul 23196f2e892SBill Paul static void dc_mii_writebit __P((struct dc_softc *, int)); 23296f2e892SBill Paul static int dc_mii_readbit __P((struct dc_softc *)); 23396f2e892SBill Paul static void dc_mii_sync __P((struct dc_softc *)); 23496f2e892SBill Paul static void dc_mii_send __P((struct dc_softc *, u_int32_t, int)); 23596f2e892SBill Paul static int dc_mii_readreg __P((struct dc_softc *, struct dc_mii_frame *)); 23696f2e892SBill Paul static int dc_mii_writereg __P((struct dc_softc *, struct dc_mii_frame *)); 23796f2e892SBill Paul static int dc_miibus_readreg __P((device_t, int, int)); 23896f2e892SBill Paul static int dc_miibus_writereg __P((device_t, int, int, int)); 23996f2e892SBill Paul static void dc_miibus_statchg __P((device_t)); 240f43d9309SBill Paul static void dc_miibus_mediainit __P((device_t)); 24196f2e892SBill Paul 24296f2e892SBill Paul static void dc_setcfg __P((struct dc_softc *, int)); 24396f2e892SBill Paul static u_int32_t dc_crc_le __P((struct dc_softc *, caddr_t)); 24496f2e892SBill Paul static u_int32_t dc_crc_be __P((caddr_t)); 24596f2e892SBill Paul static void dc_setfilt_21143 __P((struct dc_softc *)); 24696f2e892SBill Paul static void dc_setfilt_asix __P((struct dc_softc *)); 24796f2e892SBill Paul static void dc_setfilt_admtek __P((struct dc_softc *)); 248feb78939SJonathan Chen static void dc_setfilt_xircom __P((struct dc_softc *)); 24996f2e892SBill Paul 25096f2e892SBill Paul static void dc_setfilt __P((struct dc_softc *)); 25196f2e892SBill Paul 25296f2e892SBill Paul static void dc_reset __P((struct dc_softc *)); 25396f2e892SBill Paul static int dc_list_rx_init __P((struct dc_softc *)); 25496f2e892SBill Paul static int dc_list_tx_init __P((struct dc_softc *)); 25596f2e892SBill Paul 2565c1cfac4SBill Paul static void dc_parse_21143_srom __P((struct dc_softc *)); 2575c1cfac4SBill Paul static void dc_decode_leaf_sia __P((struct dc_softc *, 2585c1cfac4SBill Paul struct dc_eblock_sia *)); 2595c1cfac4SBill Paul static void dc_decode_leaf_mii __P((struct dc_softc *, 2605c1cfac4SBill Paul struct dc_eblock_mii *)); 2615c1cfac4SBill Paul static void dc_decode_leaf_sym __P((struct dc_softc *, 2625c1cfac4SBill Paul struct dc_eblock_sym *)); 2635c1cfac4SBill Paul static void dc_apply_fixup __P((struct dc_softc *, int)); 2645c1cfac4SBill Paul 26596f2e892SBill Paul #ifdef DC_USEIOSPACE 26696f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 26796f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 26896f2e892SBill Paul #else 26996f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 27096f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 27196f2e892SBill Paul #endif 27296f2e892SBill Paul 27396f2e892SBill Paul static device_method_t dc_methods[] = { 27496f2e892SBill Paul /* Device interface */ 27596f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 27696f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 27796f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 27896f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 27996f2e892SBill Paul 28096f2e892SBill Paul /* bus interface */ 28196f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 28296f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 28396f2e892SBill Paul 28496f2e892SBill Paul /* MII interface */ 28596f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 28696f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 28796f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 288f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 28996f2e892SBill Paul 29096f2e892SBill Paul { 0, 0 } 29196f2e892SBill Paul }; 29296f2e892SBill Paul 29396f2e892SBill Paul static driver_t dc_driver = { 29496f2e892SBill Paul "dc", 29596f2e892SBill Paul dc_methods, 29696f2e892SBill Paul sizeof(struct dc_softc) 29796f2e892SBill Paul }; 29896f2e892SBill Paul 29996f2e892SBill Paul static devclass_t dc_devclass; 30096f2e892SBill Paul 301feb78939SJonathan Chen DRIVER_MODULE(if_dc, cardbus, dc_driver, dc_devclass, 0, 0); 30296f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0); 30396f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 30496f2e892SBill Paul 30596f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 30696f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 30796f2e892SBill Paul 30896f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 30996f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 31096f2e892SBill Paul 31196f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 31296f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 31396f2e892SBill Paul 314b50c6312SJonathan Lemon #define IS_MPSAFE 0 315b50c6312SJonathan Lemon 31696f2e892SBill Paul static void dc_delay(sc) 31796f2e892SBill Paul struct dc_softc *sc; 31896f2e892SBill Paul { 31996f2e892SBill Paul int idx; 32096f2e892SBill Paul 32196f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 32296f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 32396f2e892SBill Paul } 32496f2e892SBill Paul 32596f2e892SBill Paul static void dc_eeprom_idle(sc) 32696f2e892SBill Paul struct dc_softc *sc; 32796f2e892SBill Paul { 32896f2e892SBill Paul register int i; 32996f2e892SBill Paul 33096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 33196f2e892SBill Paul dc_delay(sc); 33296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 33396f2e892SBill Paul dc_delay(sc); 33496f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 33596f2e892SBill Paul dc_delay(sc); 33696f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 33796f2e892SBill Paul dc_delay(sc); 33896f2e892SBill Paul 33996f2e892SBill Paul for (i = 0; i < 25; i++) { 34096f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 34196f2e892SBill Paul dc_delay(sc); 34296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 34396f2e892SBill Paul dc_delay(sc); 34496f2e892SBill Paul } 34596f2e892SBill Paul 34696f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 34796f2e892SBill Paul dc_delay(sc); 34896f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 34996f2e892SBill Paul dc_delay(sc); 35096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 35196f2e892SBill Paul 35296f2e892SBill Paul return; 35396f2e892SBill Paul } 35496f2e892SBill Paul 35596f2e892SBill Paul /* 35696f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 35796f2e892SBill Paul */ 35896f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr) 35996f2e892SBill Paul struct dc_softc *sc; 36096f2e892SBill Paul int addr; 36196f2e892SBill Paul { 36296f2e892SBill Paul register int d, i; 36396f2e892SBill Paul 36496f2e892SBill Paul /* 36596f2e892SBill Paul * The AN985 has a 93C66 EEPROM on it instead of 36696f2e892SBill Paul * a 93C46. It uses a different bit sequence for 36796f2e892SBill Paul * specifying the "read" opcode. 36896f2e892SBill Paul */ 3691af8bec7SBill Paul if (DC_IS_CENTAUR(sc) || DC_IS_CONEXANT(sc)) 37096f2e892SBill Paul d = addr | (DC_EECMD_READ << 2); 37196f2e892SBill Paul else 37296f2e892SBill Paul d = addr | DC_EECMD_READ; 37396f2e892SBill Paul 37496f2e892SBill Paul /* 37596f2e892SBill Paul * Feed in each bit and strobe the clock. 37696f2e892SBill Paul */ 37796f2e892SBill Paul for (i = 0x400; i; i >>= 1) { 37896f2e892SBill Paul if (d & i) { 37996f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 38096f2e892SBill Paul } else { 38196f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 38296f2e892SBill Paul } 38396f2e892SBill Paul dc_delay(sc); 38496f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 38596f2e892SBill Paul dc_delay(sc); 38696f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 38796f2e892SBill Paul dc_delay(sc); 38896f2e892SBill Paul } 38996f2e892SBill Paul 39096f2e892SBill Paul return; 39196f2e892SBill Paul } 39296f2e892SBill Paul 39396f2e892SBill Paul /* 39496f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 39596f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 39696f2e892SBill Paul * the EEPROM. 39796f2e892SBill Paul */ 39896f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest) 39996f2e892SBill Paul struct dc_softc *sc; 40096f2e892SBill Paul int addr; 40196f2e892SBill Paul u_int16_t *dest; 40296f2e892SBill Paul { 40396f2e892SBill Paul register int i; 40496f2e892SBill Paul u_int32_t r; 40596f2e892SBill Paul 40696f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr); 40796f2e892SBill Paul 40896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 40996f2e892SBill Paul DELAY(1); 41096f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 41196f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 41296f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 41396f2e892SBill Paul return; 41496f2e892SBill Paul } 41596f2e892SBill Paul } 41696f2e892SBill Paul 41796f2e892SBill Paul return; 41896f2e892SBill Paul } 41996f2e892SBill Paul 42096f2e892SBill Paul /* 42196f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 422feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 423feb78939SJonathan Chen * the EEPROM, too. 424feb78939SJonathan Chen */ 425feb78939SJonathan Chen static void dc_eeprom_getword_xircom(sc, addr, dest) 426feb78939SJonathan Chen struct dc_softc *sc; 427feb78939SJonathan Chen int addr; 428feb78939SJonathan Chen u_int16_t *dest; 429feb78939SJonathan Chen { 430feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 431feb78939SJonathan Chen 432feb78939SJonathan Chen addr *= 2; 433feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 434feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff; 435feb78939SJonathan Chen addr += 1; 436feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 437feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff) << 8; 438feb78939SJonathan Chen 439feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 440feb78939SJonathan Chen return; 441feb78939SJonathan Chen } 442feb78939SJonathan Chen 443feb78939SJonathan Chen /* 444feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 44596f2e892SBill Paul */ 44696f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest) 44796f2e892SBill Paul struct dc_softc *sc; 44896f2e892SBill Paul int addr; 44996f2e892SBill Paul u_int16_t *dest; 45096f2e892SBill Paul { 45196f2e892SBill Paul register int i; 45296f2e892SBill Paul u_int16_t word = 0; 45396f2e892SBill Paul 45496f2e892SBill Paul /* Force EEPROM to idle state. */ 45596f2e892SBill Paul dc_eeprom_idle(sc); 45696f2e892SBill Paul 45796f2e892SBill Paul /* Enter EEPROM access mode. */ 45896f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 45996f2e892SBill Paul dc_delay(sc); 46096f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 46196f2e892SBill Paul dc_delay(sc); 46296f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 46396f2e892SBill Paul dc_delay(sc); 46496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 46596f2e892SBill Paul dc_delay(sc); 46696f2e892SBill Paul 46796f2e892SBill Paul /* 46896f2e892SBill Paul * Send address of word we want to read. 46996f2e892SBill Paul */ 47096f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 47196f2e892SBill Paul 47296f2e892SBill Paul /* 47396f2e892SBill Paul * Start reading bits from EEPROM. 47496f2e892SBill Paul */ 47596f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 47696f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 47796f2e892SBill Paul dc_delay(sc); 47896f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 47996f2e892SBill Paul word |= i; 48096f2e892SBill Paul dc_delay(sc); 48196f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48296f2e892SBill Paul dc_delay(sc); 48396f2e892SBill Paul } 48496f2e892SBill Paul 48596f2e892SBill Paul /* Turn off EEPROM access mode. */ 48696f2e892SBill Paul dc_eeprom_idle(sc); 48796f2e892SBill Paul 48896f2e892SBill Paul *dest = word; 48996f2e892SBill Paul 49096f2e892SBill Paul return; 49196f2e892SBill Paul } 49296f2e892SBill Paul 49396f2e892SBill Paul /* 49496f2e892SBill Paul * Read a sequence of words from the EEPROM. 49596f2e892SBill Paul */ 49696f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap) 49796f2e892SBill Paul struct dc_softc *sc; 49896f2e892SBill Paul caddr_t dest; 49996f2e892SBill Paul int off; 50096f2e892SBill Paul int cnt; 50196f2e892SBill Paul int swap; 50296f2e892SBill Paul { 50396f2e892SBill Paul int i; 50496f2e892SBill Paul u_int16_t word = 0, *ptr; 50596f2e892SBill Paul 50696f2e892SBill Paul for (i = 0; i < cnt; i++) { 50796f2e892SBill Paul if (DC_IS_PNIC(sc)) 50896f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 509feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 510feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 51196f2e892SBill Paul else 51296f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 51396f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 51496f2e892SBill Paul if (swap) 51596f2e892SBill Paul *ptr = ntohs(word); 51696f2e892SBill Paul else 51796f2e892SBill Paul *ptr = word; 51896f2e892SBill Paul } 51996f2e892SBill Paul 52096f2e892SBill Paul return; 52196f2e892SBill Paul } 52296f2e892SBill Paul 52396f2e892SBill Paul /* 52496f2e892SBill Paul * The following two routines are taken from the Macronix 98713 52596f2e892SBill Paul * Application Notes pp.19-21. 52696f2e892SBill Paul */ 52796f2e892SBill Paul /* 52896f2e892SBill Paul * Write a bit to the MII bus. 52996f2e892SBill Paul */ 53096f2e892SBill Paul static void dc_mii_writebit(sc, bit) 53196f2e892SBill Paul struct dc_softc *sc; 53296f2e892SBill Paul int bit; 53396f2e892SBill Paul { 53496f2e892SBill Paul if (bit) 53596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 53696f2e892SBill Paul DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT); 53796f2e892SBill Paul else 53896f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 53996f2e892SBill Paul 54096f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 54196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 54296f2e892SBill Paul 54396f2e892SBill Paul return; 54496f2e892SBill Paul } 54596f2e892SBill Paul 54696f2e892SBill Paul /* 54796f2e892SBill Paul * Read a bit from the MII bus. 54896f2e892SBill Paul */ 54996f2e892SBill Paul static int dc_mii_readbit(sc) 55096f2e892SBill Paul struct dc_softc *sc; 55196f2e892SBill Paul { 55296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR); 55396f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 55496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 55596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 55696f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 55796f2e892SBill Paul return(1); 55896f2e892SBill Paul 55996f2e892SBill Paul return(0); 56096f2e892SBill Paul } 56196f2e892SBill Paul 56296f2e892SBill Paul /* 56396f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 56496f2e892SBill Paul */ 56596f2e892SBill Paul static void dc_mii_sync(sc) 56696f2e892SBill Paul struct dc_softc *sc; 56796f2e892SBill Paul { 56896f2e892SBill Paul register int i; 56996f2e892SBill Paul 57096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 57196f2e892SBill Paul 57296f2e892SBill Paul for (i = 0; i < 32; i++) 57396f2e892SBill Paul dc_mii_writebit(sc, 1); 57496f2e892SBill Paul 57596f2e892SBill Paul return; 57696f2e892SBill Paul } 57796f2e892SBill Paul 57896f2e892SBill Paul /* 57996f2e892SBill Paul * Clock a series of bits through the MII. 58096f2e892SBill Paul */ 58196f2e892SBill Paul static void dc_mii_send(sc, bits, cnt) 58296f2e892SBill Paul struct dc_softc *sc; 58396f2e892SBill Paul u_int32_t bits; 58496f2e892SBill Paul int cnt; 58596f2e892SBill Paul { 58696f2e892SBill Paul int i; 58796f2e892SBill Paul 58896f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 58996f2e892SBill Paul dc_mii_writebit(sc, bits & i); 59096f2e892SBill Paul } 59196f2e892SBill Paul 59296f2e892SBill Paul /* 59396f2e892SBill Paul * Read an PHY register through the MII. 59496f2e892SBill Paul */ 59596f2e892SBill Paul static int dc_mii_readreg(sc, frame) 59696f2e892SBill Paul struct dc_softc *sc; 59796f2e892SBill Paul struct dc_mii_frame *frame; 59896f2e892SBill Paul 59996f2e892SBill Paul { 600d1ce9105SBill Paul int i, ack; 60196f2e892SBill Paul 602d1ce9105SBill Paul DC_LOCK(sc); 60396f2e892SBill Paul 60496f2e892SBill Paul /* 60596f2e892SBill Paul * Set up frame for RX. 60696f2e892SBill Paul */ 60796f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 60896f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 60996f2e892SBill Paul frame->mii_turnaround = 0; 61096f2e892SBill Paul frame->mii_data = 0; 61196f2e892SBill Paul 61296f2e892SBill Paul /* 61396f2e892SBill Paul * Sync the PHYs. 61496f2e892SBill Paul */ 61596f2e892SBill Paul dc_mii_sync(sc); 61696f2e892SBill Paul 61796f2e892SBill Paul /* 61896f2e892SBill Paul * Send command/address info. 61996f2e892SBill Paul */ 62096f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 62196f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 62296f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 62396f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 62496f2e892SBill Paul 62596f2e892SBill Paul #ifdef notdef 62696f2e892SBill Paul /* Idle bit */ 62796f2e892SBill Paul dc_mii_writebit(sc, 1); 62896f2e892SBill Paul dc_mii_writebit(sc, 0); 62996f2e892SBill Paul #endif 63096f2e892SBill Paul 63196f2e892SBill Paul /* Check for ack */ 63296f2e892SBill Paul ack = dc_mii_readbit(sc); 63396f2e892SBill Paul 63496f2e892SBill Paul /* 63596f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 63696f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 63796f2e892SBill Paul */ 63896f2e892SBill Paul if (ack) { 63996f2e892SBill Paul for(i = 0; i < 16; i++) { 64096f2e892SBill Paul dc_mii_readbit(sc); 64196f2e892SBill Paul } 64296f2e892SBill Paul goto fail; 64396f2e892SBill Paul } 64496f2e892SBill Paul 64596f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 64696f2e892SBill Paul if (!ack) { 64796f2e892SBill Paul if (dc_mii_readbit(sc)) 64896f2e892SBill Paul frame->mii_data |= i; 64996f2e892SBill Paul } 65096f2e892SBill Paul } 65196f2e892SBill Paul 65296f2e892SBill Paul fail: 65396f2e892SBill Paul 65496f2e892SBill Paul dc_mii_writebit(sc, 0); 65596f2e892SBill Paul dc_mii_writebit(sc, 0); 65696f2e892SBill Paul 657d1ce9105SBill Paul DC_UNLOCK(sc); 65896f2e892SBill Paul 65996f2e892SBill Paul if (ack) 66096f2e892SBill Paul return(1); 66196f2e892SBill Paul return(0); 66296f2e892SBill Paul } 66396f2e892SBill Paul 66496f2e892SBill Paul /* 66596f2e892SBill Paul * Write to a PHY register through the MII. 66696f2e892SBill Paul */ 66796f2e892SBill Paul static int dc_mii_writereg(sc, frame) 66896f2e892SBill Paul struct dc_softc *sc; 66996f2e892SBill Paul struct dc_mii_frame *frame; 67096f2e892SBill Paul 67196f2e892SBill Paul { 672d1ce9105SBill Paul DC_LOCK(sc); 67396f2e892SBill Paul /* 67496f2e892SBill Paul * Set up frame for TX. 67596f2e892SBill Paul */ 67696f2e892SBill Paul 67796f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 67896f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 67996f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 68096f2e892SBill Paul 68196f2e892SBill Paul /* 68296f2e892SBill Paul * Sync the PHYs. 68396f2e892SBill Paul */ 68496f2e892SBill Paul dc_mii_sync(sc); 68596f2e892SBill Paul 68696f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 68796f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 68896f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 68996f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 69096f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 69196f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 69296f2e892SBill Paul 69396f2e892SBill Paul /* Idle bit. */ 69496f2e892SBill Paul dc_mii_writebit(sc, 0); 69596f2e892SBill Paul dc_mii_writebit(sc, 0); 69696f2e892SBill Paul 697d1ce9105SBill Paul DC_UNLOCK(sc); 69896f2e892SBill Paul 69996f2e892SBill Paul return(0); 70096f2e892SBill Paul } 70196f2e892SBill Paul 70296f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg) 70396f2e892SBill Paul device_t dev; 70496f2e892SBill Paul int phy, reg; 70596f2e892SBill Paul { 70696f2e892SBill Paul struct dc_mii_frame frame; 70796f2e892SBill Paul struct dc_softc *sc; 708c85c4667SBill Paul int i, rval, phy_reg = 0; 70996f2e892SBill Paul 71096f2e892SBill Paul sc = device_get_softc(dev); 71196f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 71296f2e892SBill Paul 71396f2e892SBill Paul /* 71496f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 71596f2e892SBill Paul * however the AL981 provides direct access to the PHY 71696f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 71796f2e892SBill Paul * The AN985's MII interface is also buggy in that you 71896f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 71996f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 72096f2e892SBill Paul * that the PHY is at MII address 1. 72196f2e892SBill Paul */ 72296f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 72396f2e892SBill Paul return(0); 72496f2e892SBill Paul 7251af8bec7SBill Paul /* 7261af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 7271af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 7281af8bec7SBill Paul * so we only respond to correct one. 7291af8bec7SBill Paul */ 7301af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 7311af8bec7SBill Paul return(0); 7321af8bec7SBill Paul 7335c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 73496f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 73596f2e892SBill Paul switch(reg) { 73696f2e892SBill Paul case MII_BMSR: 73796f2e892SBill Paul /* 73896f2e892SBill Paul * Fake something to make the probe 73996f2e892SBill Paul * code think there's a PHY here. 74096f2e892SBill Paul */ 74196f2e892SBill Paul return(BMSR_MEDIAMASK); 74296f2e892SBill Paul break; 74396f2e892SBill Paul case MII_PHYIDR1: 74496f2e892SBill Paul if (DC_IS_PNIC(sc)) 74596f2e892SBill Paul return(DC_VENDORID_LO); 74696f2e892SBill Paul return(DC_VENDORID_DEC); 74796f2e892SBill Paul break; 74896f2e892SBill Paul case MII_PHYIDR2: 74996f2e892SBill Paul if (DC_IS_PNIC(sc)) 75096f2e892SBill Paul return(DC_DEVICEID_82C168); 75196f2e892SBill Paul return(DC_DEVICEID_21143); 75296f2e892SBill Paul break; 75396f2e892SBill Paul default: 75496f2e892SBill Paul return(0); 75596f2e892SBill Paul break; 75696f2e892SBill Paul } 75796f2e892SBill Paul } else 75896f2e892SBill Paul return(0); 75996f2e892SBill Paul } 76096f2e892SBill Paul 76196f2e892SBill Paul if (DC_IS_PNIC(sc)) { 76296f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 76396f2e892SBill Paul (phy << 23) | (reg << 18)); 76496f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 76596f2e892SBill Paul DELAY(1); 76696f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 76796f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 76896f2e892SBill Paul rval &= 0xFFFF; 76996f2e892SBill Paul return(rval == 0xFFFF ? 0 : rval); 77096f2e892SBill Paul } 77196f2e892SBill Paul } 77296f2e892SBill Paul return(0); 77396f2e892SBill Paul } 77496f2e892SBill Paul 77596f2e892SBill Paul if (DC_IS_COMET(sc)) { 77696f2e892SBill Paul switch(reg) { 77796f2e892SBill Paul case MII_BMCR: 77896f2e892SBill Paul phy_reg = DC_AL_BMCR; 77996f2e892SBill Paul break; 78096f2e892SBill Paul case MII_BMSR: 78196f2e892SBill Paul phy_reg = DC_AL_BMSR; 78296f2e892SBill Paul break; 78396f2e892SBill Paul case MII_PHYIDR1: 78496f2e892SBill Paul phy_reg = DC_AL_VENID; 78596f2e892SBill Paul break; 78696f2e892SBill Paul case MII_PHYIDR2: 78796f2e892SBill Paul phy_reg = DC_AL_DEVID; 78896f2e892SBill Paul break; 78996f2e892SBill Paul case MII_ANAR: 79096f2e892SBill Paul phy_reg = DC_AL_ANAR; 79196f2e892SBill Paul break; 79296f2e892SBill Paul case MII_ANLPAR: 79396f2e892SBill Paul phy_reg = DC_AL_LPAR; 79496f2e892SBill Paul break; 79596f2e892SBill Paul case MII_ANER: 79696f2e892SBill Paul phy_reg = DC_AL_ANER; 79796f2e892SBill Paul break; 79896f2e892SBill Paul default: 79996f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 80096f2e892SBill Paul sc->dc_unit, reg); 80196f2e892SBill Paul return(0); 80296f2e892SBill Paul break; 80396f2e892SBill Paul } 80496f2e892SBill Paul 80596f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 80696f2e892SBill Paul 80796f2e892SBill Paul if (rval == 0xFFFF) 80896f2e892SBill Paul return(0); 80996f2e892SBill Paul return(rval); 81096f2e892SBill Paul } 81196f2e892SBill Paul 81296f2e892SBill Paul frame.mii_phyaddr = phy; 81396f2e892SBill Paul frame.mii_regaddr = reg; 814419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 815f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 816f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 817419146d9SBill Paul } 81896f2e892SBill Paul dc_mii_readreg(sc, &frame); 819419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 820f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 82196f2e892SBill Paul 82296f2e892SBill Paul return(frame.mii_data); 82396f2e892SBill Paul } 82496f2e892SBill Paul 82596f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data) 82696f2e892SBill Paul device_t dev; 82796f2e892SBill Paul int phy, reg, data; 82896f2e892SBill Paul { 82996f2e892SBill Paul struct dc_softc *sc; 83096f2e892SBill Paul struct dc_mii_frame frame; 831c85c4667SBill Paul int i, phy_reg = 0; 83296f2e892SBill Paul 83396f2e892SBill Paul sc = device_get_softc(dev); 83496f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 83596f2e892SBill Paul 83696f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 83796f2e892SBill Paul return(0); 83896f2e892SBill Paul 8391af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 8401af8bec7SBill Paul return(0); 8411af8bec7SBill Paul 84296f2e892SBill Paul if (DC_IS_PNIC(sc)) { 84396f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 84496f2e892SBill Paul (phy << 23) | (reg << 10) | data); 84596f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 84696f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 84796f2e892SBill Paul break; 84896f2e892SBill Paul } 84996f2e892SBill Paul return(0); 85096f2e892SBill Paul } 85196f2e892SBill Paul 85296f2e892SBill Paul if (DC_IS_COMET(sc)) { 85396f2e892SBill Paul switch(reg) { 85496f2e892SBill Paul case MII_BMCR: 85596f2e892SBill Paul phy_reg = DC_AL_BMCR; 85696f2e892SBill Paul break; 85796f2e892SBill Paul case MII_BMSR: 85896f2e892SBill Paul phy_reg = DC_AL_BMSR; 85996f2e892SBill Paul break; 86096f2e892SBill Paul case MII_PHYIDR1: 86196f2e892SBill Paul phy_reg = DC_AL_VENID; 86296f2e892SBill Paul break; 86396f2e892SBill Paul case MII_PHYIDR2: 86496f2e892SBill Paul phy_reg = DC_AL_DEVID; 86596f2e892SBill Paul break; 86696f2e892SBill Paul case MII_ANAR: 86796f2e892SBill Paul phy_reg = DC_AL_ANAR; 86896f2e892SBill Paul break; 86996f2e892SBill Paul case MII_ANLPAR: 87096f2e892SBill Paul phy_reg = DC_AL_LPAR; 87196f2e892SBill Paul break; 87296f2e892SBill Paul case MII_ANER: 87396f2e892SBill Paul phy_reg = DC_AL_ANER; 87496f2e892SBill Paul break; 87596f2e892SBill Paul default: 87696f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 87796f2e892SBill Paul sc->dc_unit, reg); 87896f2e892SBill Paul return(0); 87996f2e892SBill Paul break; 88096f2e892SBill Paul } 88196f2e892SBill Paul 88296f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 88396f2e892SBill Paul return(0); 88496f2e892SBill Paul } 88596f2e892SBill Paul 88696f2e892SBill Paul frame.mii_phyaddr = phy; 88796f2e892SBill Paul frame.mii_regaddr = reg; 88896f2e892SBill Paul frame.mii_data = data; 88996f2e892SBill Paul 890419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 891f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 892f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 893419146d9SBill Paul } 89496f2e892SBill Paul dc_mii_writereg(sc, &frame); 895419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 896f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 89796f2e892SBill Paul 89896f2e892SBill Paul return(0); 89996f2e892SBill Paul } 90096f2e892SBill Paul 90196f2e892SBill Paul static void dc_miibus_statchg(dev) 90296f2e892SBill Paul device_t dev; 90396f2e892SBill Paul { 90496f2e892SBill Paul struct dc_softc *sc; 90596f2e892SBill Paul struct mii_data *mii; 906f43d9309SBill Paul struct ifmedia *ifm; 90796f2e892SBill Paul 90896f2e892SBill Paul sc = device_get_softc(dev); 90996f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 91096f2e892SBill Paul return; 9115c1cfac4SBill Paul 91296f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 913f43d9309SBill Paul ifm = &mii->mii_media; 914f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 915f43d9309SBill Paul IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) { 916f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 917f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 918f43d9309SBill Paul } else { 91996f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 92096f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 921f43d9309SBill Paul } 922f43d9309SBill Paul 923f43d9309SBill Paul return; 924f43d9309SBill Paul } 925f43d9309SBill Paul 926f43d9309SBill Paul /* 927f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 928f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 929f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 930f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 931f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 932f43d9309SBill Paul * with it itself. *sigh* 933f43d9309SBill Paul */ 934f43d9309SBill Paul static void dc_miibus_mediainit(dev) 935f43d9309SBill Paul device_t dev; 936f43d9309SBill Paul { 937f43d9309SBill Paul struct dc_softc *sc; 938f43d9309SBill Paul struct mii_data *mii; 939f43d9309SBill Paul struct ifmedia *ifm; 940f43d9309SBill Paul int rev; 941f43d9309SBill Paul 942f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 943f43d9309SBill Paul 944f43d9309SBill Paul sc = device_get_softc(dev); 945f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 946f43d9309SBill Paul ifm = &mii->mii_media; 947f43d9309SBill Paul 948f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 949f43d9309SBill Paul ifmedia_add(ifm, IFM_ETHER|IFM_homePNA, 0, NULL); 95096f2e892SBill Paul 95196f2e892SBill Paul return; 95296f2e892SBill Paul } 95396f2e892SBill Paul 95496f2e892SBill Paul #define DC_POLY 0xEDB88320 95579d11e09SBill Paul #define DC_BITS_512 9 95679d11e09SBill Paul #define DC_BITS_128 7 95779d11e09SBill Paul #define DC_BITS_64 6 95896f2e892SBill Paul 95996f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr) 96096f2e892SBill Paul struct dc_softc *sc; 96196f2e892SBill Paul caddr_t addr; 96296f2e892SBill Paul { 96396f2e892SBill Paul u_int32_t idx, bit, data, crc; 96496f2e892SBill Paul 96596f2e892SBill Paul /* Compute CRC for the address value. */ 96696f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 96796f2e892SBill Paul 96896f2e892SBill Paul for (idx = 0; idx < 6; idx++) { 96996f2e892SBill Paul for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) 97096f2e892SBill Paul crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0); 97196f2e892SBill Paul } 97296f2e892SBill Paul 97379d11e09SBill Paul /* 97479d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 97579d11e09SBill Paul * chips is only 128 bits wide. 97679d11e09SBill Paul */ 97779d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 97879d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 97996f2e892SBill Paul 98079d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 98179d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 98279d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 98379d11e09SBill Paul 984feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 985feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 986feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 987feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 988feb78939SJonathan Chen return (crc & 0x0F) + (crc & 0x70)*3 + (14 << 4); 989feb78939SJonathan Chen else 990feb78939SJonathan Chen return (crc & 0x1F) + ((crc>>1) & 0xF0)*3 + (12 << 4); 991feb78939SJonathan Chen } 992feb78939SJonathan Chen 99379d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 99496f2e892SBill Paul } 99596f2e892SBill Paul 99696f2e892SBill Paul /* 99796f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 99896f2e892SBill Paul */ 99996f2e892SBill Paul static u_int32_t dc_crc_be(addr) 100096f2e892SBill Paul caddr_t addr; 100196f2e892SBill Paul { 100296f2e892SBill Paul u_int32_t crc, carry; 100396f2e892SBill Paul int i, j; 100496f2e892SBill Paul u_int8_t c; 100596f2e892SBill Paul 100696f2e892SBill Paul /* Compute CRC for the address value. */ 100796f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 100896f2e892SBill Paul 100996f2e892SBill Paul for (i = 0; i < 6; i++) { 101096f2e892SBill Paul c = *(addr + i); 101196f2e892SBill Paul for (j = 0; j < 8; j++) { 101296f2e892SBill Paul carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01); 101396f2e892SBill Paul crc <<= 1; 101496f2e892SBill Paul c >>= 1; 101596f2e892SBill Paul if (carry) 101696f2e892SBill Paul crc = (crc ^ 0x04c11db6) | carry; 101796f2e892SBill Paul } 101896f2e892SBill Paul } 101996f2e892SBill Paul 102096f2e892SBill Paul /* return the filter bit position */ 102196f2e892SBill Paul return((crc >> 26) & 0x0000003F); 102296f2e892SBill Paul } 102396f2e892SBill Paul 102496f2e892SBill Paul /* 102596f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 102696f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 102796f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 102896f2e892SBill Paul * 102996f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 103096f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 103196f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 103296f2e892SBill Paul * we need that too. 103396f2e892SBill Paul */ 103496f2e892SBill Paul void dc_setfilt_21143(sc) 103596f2e892SBill Paul struct dc_softc *sc; 103696f2e892SBill Paul { 103796f2e892SBill Paul struct dc_desc *sframe; 103896f2e892SBill Paul u_int32_t h, *sp; 103996f2e892SBill Paul struct ifmultiaddr *ifma; 104096f2e892SBill Paul struct ifnet *ifp; 104196f2e892SBill Paul int i; 104296f2e892SBill Paul 104396f2e892SBill Paul ifp = &sc->arpcom.ac_if; 104496f2e892SBill Paul 104596f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 104696f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 104796f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 104896f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 104996f2e892SBill Paul sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf; 105096f2e892SBill Paul bzero((char *)sp, DC_SFRAME_LEN); 105196f2e892SBill Paul 105296f2e892SBill Paul sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf); 105396f2e892SBill Paul sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK | 105496f2e892SBill Paul DC_FILTER_HASHPERF | DC_TXCTL_FINT; 105596f2e892SBill Paul 105696f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf; 105796f2e892SBill Paul 105896f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 105996f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 106096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 106196f2e892SBill Paul else 106296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 106396f2e892SBill Paul 106496f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 106596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 106696f2e892SBill Paul else 106796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 106896f2e892SBill Paul 10696817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 107096f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 107196f2e892SBill Paul continue; 107296f2e892SBill Paul h = dc_crc_le(sc, 107396f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 107496f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 107596f2e892SBill Paul } 107696f2e892SBill Paul 107796f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 107896f2e892SBill Paul h = dc_crc_le(sc, (caddr_t)ðerbroadcastaddr); 107996f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 108096f2e892SBill Paul } 108196f2e892SBill Paul 108296f2e892SBill Paul /* Set our MAC address */ 108396f2e892SBill Paul sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0]; 108496f2e892SBill Paul sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1]; 108596f2e892SBill Paul sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2]; 108696f2e892SBill Paul 108796f2e892SBill Paul sframe->dc_status = DC_TXSTAT_OWN; 108896f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 108996f2e892SBill Paul 109096f2e892SBill Paul /* 109196f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 109296f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 109396f2e892SBill Paul * before proceeding, just so it has time to swallow its 109496f2e892SBill Paul * medicine. 109596f2e892SBill Paul */ 109696f2e892SBill Paul DELAY(10000); 109796f2e892SBill Paul 109896f2e892SBill Paul ifp->if_timer = 5; 109996f2e892SBill Paul 110096f2e892SBill Paul return; 110196f2e892SBill Paul } 110296f2e892SBill Paul 110396f2e892SBill Paul void dc_setfilt_admtek(sc) 110496f2e892SBill Paul struct dc_softc *sc; 110596f2e892SBill Paul { 110696f2e892SBill Paul struct ifnet *ifp; 110796f2e892SBill Paul int h = 0; 110896f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 110996f2e892SBill Paul struct ifmultiaddr *ifma; 111096f2e892SBill Paul 111196f2e892SBill Paul ifp = &sc->arpcom.ac_if; 111296f2e892SBill Paul 111396f2e892SBill Paul /* Init our MAC address */ 111496f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 111596f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 111696f2e892SBill Paul 111796f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 111896f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 111996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 112096f2e892SBill Paul else 112196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 112296f2e892SBill Paul 112396f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 112496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 112596f2e892SBill Paul else 112696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 112796f2e892SBill Paul 112896f2e892SBill Paul /* first, zot all the existing hash bits */ 112996f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 113096f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 113196f2e892SBill Paul 113296f2e892SBill Paul /* 113396f2e892SBill Paul * If we're already in promisc or allmulti mode, we 113496f2e892SBill Paul * don't have to bother programming the multicast filter. 113596f2e892SBill Paul */ 113696f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 113796f2e892SBill Paul return; 113896f2e892SBill Paul 113996f2e892SBill Paul /* now program new ones */ 11406817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 114196f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 114296f2e892SBill Paul continue; 114396f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 114496f2e892SBill Paul if (h < 32) 114596f2e892SBill Paul hashes[0] |= (1 << h); 114696f2e892SBill Paul else 114796f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 114896f2e892SBill Paul } 114996f2e892SBill Paul 115096f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 115196f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 115296f2e892SBill Paul 115396f2e892SBill Paul return; 115496f2e892SBill Paul } 115596f2e892SBill Paul 115696f2e892SBill Paul void dc_setfilt_asix(sc) 115796f2e892SBill Paul struct dc_softc *sc; 115896f2e892SBill Paul { 115996f2e892SBill Paul struct ifnet *ifp; 116096f2e892SBill Paul int h = 0; 116196f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 116296f2e892SBill Paul struct ifmultiaddr *ifma; 116396f2e892SBill Paul 116496f2e892SBill Paul ifp = &sc->arpcom.ac_if; 116596f2e892SBill Paul 116696f2e892SBill Paul /* Init our MAC address */ 116796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 116896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 116996f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 117096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 117196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 117296f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 117396f2e892SBill Paul 117496f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 117596f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 117696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 117796f2e892SBill Paul else 117896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 117996f2e892SBill Paul 118096f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 118196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 118296f2e892SBill Paul else 118396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 118496f2e892SBill Paul 118596f2e892SBill Paul /* 118696f2e892SBill Paul * The ASIX chip has a special bit to enable reception 118796f2e892SBill Paul * of broadcast frames. 118896f2e892SBill Paul */ 118996f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 119096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 119196f2e892SBill Paul else 119296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 119396f2e892SBill Paul 119496f2e892SBill Paul /* first, zot all the existing hash bits */ 119596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 119696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 119796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 119896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 119996f2e892SBill Paul 120096f2e892SBill Paul /* 120196f2e892SBill Paul * If we're already in promisc or allmulti mode, we 120296f2e892SBill Paul * don't have to bother programming the multicast filter. 120396f2e892SBill Paul */ 120496f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 120596f2e892SBill Paul return; 120696f2e892SBill Paul 120796f2e892SBill Paul /* now program new ones */ 12086817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 120996f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 121096f2e892SBill Paul continue; 121196f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 121296f2e892SBill Paul if (h < 32) 121396f2e892SBill Paul hashes[0] |= (1 << h); 121496f2e892SBill Paul else 121596f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 121696f2e892SBill Paul } 121796f2e892SBill Paul 121896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 121996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 122096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 122196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 122296f2e892SBill Paul 122396f2e892SBill Paul return; 122496f2e892SBill Paul } 122596f2e892SBill Paul 1226feb78939SJonathan Chen void dc_setfilt_xircom(sc) 1227feb78939SJonathan Chen struct dc_softc *sc; 1228feb78939SJonathan Chen { 1229feb78939SJonathan Chen struct dc_desc *sframe; 1230feb78939SJonathan Chen u_int32_t h, *sp; 1231feb78939SJonathan Chen struct ifmultiaddr *ifma; 1232feb78939SJonathan Chen struct ifnet *ifp; 1233feb78939SJonathan Chen int i; 1234feb78939SJonathan Chen 1235feb78939SJonathan Chen ifp = &sc->arpcom.ac_if; 1236feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)); 1237feb78939SJonathan Chen 1238feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1239feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1240feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1241feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 1242feb78939SJonathan Chen sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf; 1243feb78939SJonathan Chen bzero((char *)sp, DC_SFRAME_LEN); 1244feb78939SJonathan Chen 1245feb78939SJonathan Chen sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf); 1246feb78939SJonathan Chen sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK | 1247feb78939SJonathan Chen DC_FILTER_HASHPERF | DC_TXCTL_FINT; 1248feb78939SJonathan Chen 1249feb78939SJonathan Chen sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf; 1250feb78939SJonathan Chen 1251feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1252feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1253feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1254feb78939SJonathan Chen else 1255feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1256feb78939SJonathan Chen 1257feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1258feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1259feb78939SJonathan Chen else 1260feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1261feb78939SJonathan Chen 12626817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1263feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1264feb78939SJonathan Chen continue; 12651d5e5310SBill Paul h = dc_crc_le(sc, 12661d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1267feb78939SJonathan Chen sp[h >> 4] |= 1 << (h & 0xF); 1268feb78939SJonathan Chen } 1269feb78939SJonathan Chen 1270feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1271feb78939SJonathan Chen h = dc_crc_le(sc, (caddr_t)ðerbroadcastaddr); 1272feb78939SJonathan Chen sp[h >> 4] |= 1 << (h & 0xF); 1273feb78939SJonathan Chen } 1274feb78939SJonathan Chen 1275feb78939SJonathan Chen /* Set our MAC address */ 1276feb78939SJonathan Chen sp[0] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0]; 1277feb78939SJonathan Chen sp[1] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1]; 1278feb78939SJonathan Chen sp[2] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2]; 1279feb78939SJonathan Chen 1280feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1281feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 1282feb78939SJonathan Chen ifp->if_flags |= IFF_RUNNING; 1283feb78939SJonathan Chen sframe->dc_status = DC_TXSTAT_OWN; 1284feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1285feb78939SJonathan Chen 1286feb78939SJonathan Chen /* 1287feb78939SJonathan Chen * wait some time... 1288feb78939SJonathan Chen */ 1289feb78939SJonathan Chen DELAY(1000); 1290feb78939SJonathan Chen 1291feb78939SJonathan Chen ifp->if_timer = 5; 1292feb78939SJonathan Chen 1293feb78939SJonathan Chen return; 1294feb78939SJonathan Chen } 1295feb78939SJonathan Chen 129696f2e892SBill Paul static void dc_setfilt(sc) 129796f2e892SBill Paul struct dc_softc *sc; 129896f2e892SBill Paul { 129996f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13001af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 130196f2e892SBill Paul dc_setfilt_21143(sc); 130296f2e892SBill Paul 130396f2e892SBill Paul if (DC_IS_ASIX(sc)) 130496f2e892SBill Paul dc_setfilt_asix(sc); 130596f2e892SBill Paul 130696f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 130796f2e892SBill Paul dc_setfilt_admtek(sc); 130896f2e892SBill Paul 1309feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1310feb78939SJonathan Chen dc_setfilt_xircom(sc); 1311feb78939SJonathan Chen 131296f2e892SBill Paul return; 131396f2e892SBill Paul } 131496f2e892SBill Paul 131596f2e892SBill Paul /* 131696f2e892SBill Paul * In order to fiddle with the 131796f2e892SBill Paul * 'full-duplex' and '100Mbps' bits in the netconfig register, we 131896f2e892SBill Paul * first have to put the transmit and/or receive logic in the idle state. 131996f2e892SBill Paul */ 132096f2e892SBill Paul static void dc_setcfg(sc, media) 132196f2e892SBill Paul struct dc_softc *sc; 132296f2e892SBill Paul int media; 132396f2e892SBill Paul { 132496f2e892SBill Paul int i, restart = 0; 132596f2e892SBill Paul u_int32_t isr; 132696f2e892SBill Paul 132796f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 132896f2e892SBill Paul return; 132996f2e892SBill Paul 133096f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) { 133196f2e892SBill Paul restart = 1; 133296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)); 133396f2e892SBill Paul 133496f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 133596f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1336d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 133796f2e892SBill Paul (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED) 133896f2e892SBill Paul break; 1339d467c136SBill Paul DELAY(10); 134096f2e892SBill Paul } 134196f2e892SBill Paul 134296f2e892SBill Paul if (i == DC_TIMEOUT) 134396f2e892SBill Paul printf("dc%d: failed to force tx and " 134496f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 134596f2e892SBill Paul } 134696f2e892SBill Paul 134796f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1348042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1349042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 135096f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 13518273d5f8SBill Paul int watchdogreg; 13528273d5f8SBill Paul 1353bf645417SBill Paul if (DC_IS_INTEL(sc)) { 13548273d5f8SBill Paul /* there's a write enable bit here that reads as 1 */ 13558273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 13568273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 13578273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 13584c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1359bf645417SBill Paul } else { 1360bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1361bf645417SBill Paul } 136296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 136396f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 136496f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 136596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 136696f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 136788d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 136896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 136996f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1370e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1371e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 137296f2e892SBill Paul } else { 137396f2e892SBill Paul if (DC_IS_PNIC(sc)) { 137496f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 137596f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 137696f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 137796f2e892SBill Paul } 1378318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1379318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1380318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 13815c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 13825c1cfac4SBill Paul dc_apply_fixup(sc, 13835c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 13845c1cfac4SBill Paul IFM_100_TX|IFM_FDX : IFM_100_TX); 138596f2e892SBill Paul } 138696f2e892SBill Paul } 138796f2e892SBill Paul 138896f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1389042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1390042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 139196f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 13928273d5f8SBill Paul int watchdogreg; 13938273d5f8SBill Paul 13948273d5f8SBill Paul /* there's a write enable bit here that reads as 1 */ 13954c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 13968273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 13978273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 13988273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 13998273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14004c2efe27SBill Paul } else { 14014c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14024c2efe27SBill Paul } 140396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 140496f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 140596f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 140696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 140788d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 140896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 140996f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1410e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1411e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 141296f2e892SBill Paul } else { 141396f2e892SBill Paul if (DC_IS_PNIC(sc)) { 141496f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 141596f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 141696f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 141796f2e892SBill Paul } 141896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1419318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 142096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14215c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14225c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14235c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14245c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14255c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14265c1cfac4SBill Paul else 14275c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14285c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14295c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14305c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14315c1cfac4SBill Paul dc_apply_fixup(sc, 14325c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14335c1cfac4SBill Paul IFM_10_T|IFM_FDX : IFM_10_T); 14345c1cfac4SBill Paul DELAY(20000); 14355c1cfac4SBill Paul } 143696f2e892SBill Paul } 143796f2e892SBill Paul } 143896f2e892SBill Paul 1439f43d9309SBill Paul /* 1440f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1441f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1442f43d9309SBill Paul * on the external MII port. 1443f43d9309SBill Paul */ 1444f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 1445f43d9309SBill Paul if (IFM_SUBTYPE(media) == IFM_homePNA) { 1446f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1447f43d9309SBill Paul sc->dc_link = 1; 1448f43d9309SBill Paul } else { 1449f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1450f43d9309SBill Paul } 1451f43d9309SBill Paul } 1452f43d9309SBill Paul 145396f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 145496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 145596f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 145696f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 145796f2e892SBill Paul } else { 145896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 145996f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 146096f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 146196f2e892SBill Paul } 146296f2e892SBill Paul 146396f2e892SBill Paul if (restart) 146496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON); 146596f2e892SBill Paul 146696f2e892SBill Paul return; 146796f2e892SBill Paul } 146896f2e892SBill Paul 146996f2e892SBill Paul static void dc_reset(sc) 147096f2e892SBill Paul struct dc_softc *sc; 147196f2e892SBill Paul { 147296f2e892SBill Paul register int i; 147396f2e892SBill Paul 147496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 147596f2e892SBill Paul 147696f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 147796f2e892SBill Paul DELAY(10); 147896f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 147996f2e892SBill Paul break; 148096f2e892SBill Paul } 148196f2e892SBill Paul 14821af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 14831d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 148496f2e892SBill Paul DELAY(10000); 148596f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 148696f2e892SBill Paul i = 0; 148796f2e892SBill Paul } 148896f2e892SBill Paul 148996f2e892SBill Paul if (i == DC_TIMEOUT) 149096f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 149196f2e892SBill Paul 149296f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 149396f2e892SBill Paul DELAY(1000); 149496f2e892SBill Paul 149596f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 149696f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 149796f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 149896f2e892SBill Paul 149991cc2adbSBill Paul /* 150091cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 150191cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 150291cc2adbSBill Paul * into a state where it will never come out of reset 150391cc2adbSBill Paul * until we reset the whole chip again. 150491cc2adbSBill Paul */ 15055c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 150691cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15075c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15085c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15095c1cfac4SBill Paul } 151091cc2adbSBill Paul 151196f2e892SBill Paul return; 151296f2e892SBill Paul } 151396f2e892SBill Paul 151496f2e892SBill Paul static struct dc_type *dc_devtype(dev) 151596f2e892SBill Paul device_t dev; 151696f2e892SBill Paul { 151796f2e892SBill Paul struct dc_type *t; 151896f2e892SBill Paul u_int32_t rev; 151996f2e892SBill Paul 152096f2e892SBill Paul t = dc_devs; 152196f2e892SBill Paul 152296f2e892SBill Paul while(t->dc_name != NULL) { 152396f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 152496f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 152596f2e892SBill Paul /* Check the PCI revision */ 152696f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 152796f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 152896f2e892SBill Paul rev >= DC_REVISION_98713A) 152996f2e892SBill Paul t++; 153096f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 153196f2e892SBill Paul rev >= DC_REVISION_98713A) 153296f2e892SBill Paul t++; 153396f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 153479d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 153579d11e09SBill Paul t++; 153679d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 153796f2e892SBill Paul rev >= DC_REVISION_98725) 153896f2e892SBill Paul t++; 153996f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 154096f2e892SBill Paul rev >= DC_REVISION_88141) 154196f2e892SBill Paul t++; 154296f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 154396f2e892SBill Paul rev >= DC_REVISION_82C169) 154496f2e892SBill Paul t++; 154588d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 154688d739dcSBill Paul rev >= DC_REVISION_DM9102A) 154788d739dcSBill Paul t++; 154896f2e892SBill Paul return(t); 154996f2e892SBill Paul } 155096f2e892SBill Paul t++; 155196f2e892SBill Paul } 155296f2e892SBill Paul 155396f2e892SBill Paul return(NULL); 155496f2e892SBill Paul } 155596f2e892SBill Paul 155696f2e892SBill Paul /* 155796f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 155896f2e892SBill Paul * IDs against our list and return a device name if we find a match. 155996f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 156096f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 156196f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 156296f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 156396f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 156496f2e892SBill Paul */ 156596f2e892SBill Paul static int dc_probe(dev) 156696f2e892SBill Paul device_t dev; 156796f2e892SBill Paul { 156896f2e892SBill Paul struct dc_type *t; 156996f2e892SBill Paul 157096f2e892SBill Paul t = dc_devtype(dev); 157196f2e892SBill Paul 157296f2e892SBill Paul if (t != NULL) { 157396f2e892SBill Paul device_set_desc(dev, t->dc_name); 157496f2e892SBill Paul return(0); 157596f2e892SBill Paul } 157696f2e892SBill Paul 157796f2e892SBill Paul return(ENXIO); 157896f2e892SBill Paul } 157996f2e892SBill Paul 158096f2e892SBill Paul static void dc_acpi(dev) 158196f2e892SBill Paul device_t dev; 158296f2e892SBill Paul { 158396f2e892SBill Paul int unit; 158496f2e892SBill Paul 158596f2e892SBill Paul unit = device_get_unit(dev); 158696f2e892SBill Paul 158714a00c6cSBill Paul if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 158896f2e892SBill Paul u_int32_t iobase, membase, irq; 158996f2e892SBill Paul 159096f2e892SBill Paul /* Save important PCI config data. */ 159196f2e892SBill Paul iobase = pci_read_config(dev, DC_PCI_CFBIO, 4); 159296f2e892SBill Paul membase = pci_read_config(dev, DC_PCI_CFBMA, 4); 159396f2e892SBill Paul irq = pci_read_config(dev, DC_PCI_CFIT, 4); 159496f2e892SBill Paul 159596f2e892SBill Paul /* Reset the power state. */ 159696f2e892SBill Paul printf("dc%d: chip is in D%d power mode " 159714a00c6cSBill Paul "-- setting to D0\n", unit, 159814a00c6cSBill Paul pci_get_powerstate(dev)); 159914a00c6cSBill Paul pci_set_powerstate(dev, PCI_POWERSTATE_D0); 160096f2e892SBill Paul 160196f2e892SBill Paul /* Restore PCI config data. */ 160296f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBIO, iobase, 4); 160396f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBMA, membase, 4); 160496f2e892SBill Paul pci_write_config(dev, DC_PCI_CFIT, irq, 4); 160596f2e892SBill Paul } 160614a00c6cSBill Paul 160796f2e892SBill Paul return; 160896f2e892SBill Paul } 160996f2e892SBill Paul 16105c1cfac4SBill Paul static void dc_apply_fixup(sc, media) 16115c1cfac4SBill Paul struct dc_softc *sc; 16125c1cfac4SBill Paul int media; 16135c1cfac4SBill Paul { 16145c1cfac4SBill Paul struct dc_mediainfo *m; 16155c1cfac4SBill Paul u_int8_t *p; 16165c1cfac4SBill Paul int i; 16175d801891SBill Paul u_int32_t reg; 16185c1cfac4SBill Paul 16195c1cfac4SBill Paul m = sc->dc_mi; 16205c1cfac4SBill Paul 16215c1cfac4SBill Paul while (m != NULL) { 16225c1cfac4SBill Paul if (m->dc_media == media) 16235c1cfac4SBill Paul break; 16245c1cfac4SBill Paul m = m->dc_next; 16255c1cfac4SBill Paul } 16265c1cfac4SBill Paul 16275c1cfac4SBill Paul if (m == NULL) 16285c1cfac4SBill Paul return; 16295c1cfac4SBill Paul 16305c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16315c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16325c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16335c1cfac4SBill Paul } 16345c1cfac4SBill Paul 16355c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16365c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16375c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16385c1cfac4SBill Paul } 16395c1cfac4SBill Paul 16405c1cfac4SBill Paul return; 16415c1cfac4SBill Paul } 16425c1cfac4SBill Paul 16435c1cfac4SBill Paul static void dc_decode_leaf_sia(sc, l) 16445c1cfac4SBill Paul struct dc_softc *sc; 16455c1cfac4SBill Paul struct dc_eblock_sia *l; 16465c1cfac4SBill Paul { 16475c1cfac4SBill Paul struct dc_mediainfo *m; 16485c1cfac4SBill Paul 16495c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 16503019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 16515c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10BT) 16525c1cfac4SBill Paul m->dc_media = IFM_10_T; 16535c1cfac4SBill Paul 16545c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX) 16555c1cfac4SBill Paul m->dc_media = IFM_10_T|IFM_FDX; 16565c1cfac4SBill Paul 16575c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10B2) 16585c1cfac4SBill Paul m->dc_media = IFM_10_2; 16595c1cfac4SBill Paul 16605c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10B5) 16615c1cfac4SBill Paul m->dc_media = IFM_10_5; 16625c1cfac4SBill Paul 16635c1cfac4SBill Paul m->dc_gp_len = 2; 16645c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl; 16655c1cfac4SBill Paul 16665c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16675c1cfac4SBill Paul sc->dc_mi = m; 16685c1cfac4SBill Paul 16695c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 16705c1cfac4SBill Paul 16715c1cfac4SBill Paul return; 16725c1cfac4SBill Paul } 16735c1cfac4SBill Paul 16745c1cfac4SBill Paul static void dc_decode_leaf_sym(sc, l) 16755c1cfac4SBill Paul struct dc_softc *sc; 16765c1cfac4SBill Paul struct dc_eblock_sym *l; 16775c1cfac4SBill Paul { 16785c1cfac4SBill Paul struct dc_mediainfo *m; 16795c1cfac4SBill Paul 16805c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 16813019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 16825c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 16835c1cfac4SBill Paul m->dc_media = IFM_100_TX; 16845c1cfac4SBill Paul 16855c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 16865c1cfac4SBill Paul m->dc_media = IFM_100_TX|IFM_FDX; 16875c1cfac4SBill Paul 16885c1cfac4SBill Paul m->dc_gp_len = 2; 16895c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 16905c1cfac4SBill Paul 16915c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16925c1cfac4SBill Paul sc->dc_mi = m; 16935c1cfac4SBill Paul 16945c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 16955c1cfac4SBill Paul 16965c1cfac4SBill Paul return; 16975c1cfac4SBill Paul } 16985c1cfac4SBill Paul 16995c1cfac4SBill Paul static void dc_decode_leaf_mii(sc, l) 17005c1cfac4SBill Paul struct dc_softc *sc; 17015c1cfac4SBill Paul struct dc_eblock_mii *l; 17025c1cfac4SBill Paul { 17035c1cfac4SBill Paul u_int8_t *p; 17045c1cfac4SBill Paul struct dc_mediainfo *m; 17055c1cfac4SBill Paul 17065c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 17073019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 17085c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17095c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17105c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17115c1cfac4SBill Paul 17125c1cfac4SBill Paul p = (u_int8_t *)l; 17135c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17145c1cfac4SBill Paul m->dc_gp_ptr = p; 17155c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17165c1cfac4SBill Paul m->dc_reset_len = *p; 17175c1cfac4SBill Paul p++; 17185c1cfac4SBill Paul m->dc_reset_ptr = p; 17195c1cfac4SBill Paul 17205c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17215c1cfac4SBill Paul sc->dc_mi = m; 17225c1cfac4SBill Paul 17235c1cfac4SBill Paul return; 17245c1cfac4SBill Paul } 17255c1cfac4SBill Paul 17265c1cfac4SBill Paul static void dc_parse_21143_srom(sc) 17275c1cfac4SBill Paul struct dc_softc *sc; 17285c1cfac4SBill Paul { 17295c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17305c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 17315c1cfac4SBill Paul int i, loff; 17325c1cfac4SBill Paul char *ptr; 17335c1cfac4SBill Paul 17345c1cfac4SBill Paul loff = sc->dc_srom[27]; 17355c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 17365c1cfac4SBill Paul 17375c1cfac4SBill Paul ptr = (char *)lhdr; 17385c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 17395c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 17405c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 17415c1cfac4SBill Paul switch(hdr->dc_type) { 17425c1cfac4SBill Paul case DC_EBLOCK_MII: 17435c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 17445c1cfac4SBill Paul break; 17455c1cfac4SBill Paul case DC_EBLOCK_SIA: 17465c1cfac4SBill Paul dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr); 17475c1cfac4SBill Paul break; 17485c1cfac4SBill Paul case DC_EBLOCK_SYM: 17495c1cfac4SBill Paul dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr); 17505c1cfac4SBill Paul break; 17515c1cfac4SBill Paul default: 17525c1cfac4SBill Paul /* Don't care. Yet. */ 17535c1cfac4SBill Paul break; 17545c1cfac4SBill Paul } 17555c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 17565c1cfac4SBill Paul ptr++; 17575c1cfac4SBill Paul } 17585c1cfac4SBill Paul 17595c1cfac4SBill Paul return; 17605c1cfac4SBill Paul } 17615c1cfac4SBill Paul 176296f2e892SBill Paul /* 176396f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 176496f2e892SBill Paul * setup and ethernet/BPF attach. 176596f2e892SBill Paul */ 176696f2e892SBill Paul static int dc_attach(dev) 176796f2e892SBill Paul device_t dev; 176896f2e892SBill Paul { 1769d1ce9105SBill Paul int tmp = 0; 177096f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 177196f2e892SBill Paul u_int32_t command; 177296f2e892SBill Paul struct dc_softc *sc; 177396f2e892SBill Paul struct ifnet *ifp; 177496f2e892SBill Paul u_int32_t revision; 177596f2e892SBill Paul int unit, error = 0, rid, mac_offset; 177696f2e892SBill Paul 177796f2e892SBill Paul sc = device_get_softc(dev); 177896f2e892SBill Paul unit = device_get_unit(dev); 177996f2e892SBill Paul bzero(sc, sizeof(struct dc_softc)); 178096f2e892SBill Paul 178108812b39SBosko Milekic mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_DEF | MTX_RECURSE); 1782031fc810SBill Paul DC_LOCK(sc); 1783031fc810SBill Paul 178496f2e892SBill Paul /* 178596f2e892SBill Paul * Handle power management nonsense. 178696f2e892SBill Paul */ 178796f2e892SBill Paul dc_acpi(dev); 178896f2e892SBill Paul 178996f2e892SBill Paul /* 179096f2e892SBill Paul * Map control/status registers. 179196f2e892SBill Paul */ 179207f65363SBill Paul pci_enable_busmaster(dev); 179375ff968cSBill Paul pci_enable_io(dev, SYS_RES_IOPORT); 179475ff968cSBill Paul pci_enable_io(dev, SYS_RES_MEMORY); 1795c48cc9ceSPeter Wemm command = pci_read_config(dev, PCIR_COMMAND, 4); 179696f2e892SBill Paul 179796f2e892SBill Paul #ifdef DC_USEIOSPACE 179896f2e892SBill Paul if (!(command & PCIM_CMD_PORTEN)) { 179996f2e892SBill Paul printf("dc%d: failed to enable I/O ports!\n", unit); 180096f2e892SBill Paul error = ENXIO; 180196f2e892SBill Paul goto fail; 180296f2e892SBill Paul } 180396f2e892SBill Paul #else 180496f2e892SBill Paul if (!(command & PCIM_CMD_MEMEN)) { 180596f2e892SBill Paul printf("dc%d: failed to enable memory mapping!\n", unit); 180696f2e892SBill Paul error = ENXIO; 180796f2e892SBill Paul goto fail; 180896f2e892SBill Paul } 180996f2e892SBill Paul #endif 181096f2e892SBill Paul 181196f2e892SBill Paul rid = DC_RID; 181296f2e892SBill Paul sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid, 181396f2e892SBill Paul 0, ~0, 1, RF_ACTIVE); 181496f2e892SBill Paul 181596f2e892SBill Paul if (sc->dc_res == NULL) { 181696f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 181796f2e892SBill Paul error = ENXIO; 181896f2e892SBill Paul goto fail; 181996f2e892SBill Paul } 182096f2e892SBill Paul 182196f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 182296f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 182396f2e892SBill Paul 182496f2e892SBill Paul /* Allocate interrupt */ 182596f2e892SBill Paul rid = 0; 182696f2e892SBill Paul sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 182796f2e892SBill Paul RF_SHAREABLE | RF_ACTIVE); 182896f2e892SBill Paul 182996f2e892SBill Paul if (sc->dc_irq == NULL) { 183096f2e892SBill Paul printf("dc%d: couldn't map interrupt\n", unit); 183196f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 183296f2e892SBill Paul error = ENXIO; 183396f2e892SBill Paul goto fail; 183496f2e892SBill Paul } 183596f2e892SBill Paul 1836b50c6312SJonathan Lemon error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | 1837b50c6312SJonathan Lemon (IS_MPSAFE ? INTR_MPSAFE : 0), 183896f2e892SBill Paul dc_intr, sc, &sc->dc_intrhand); 183996f2e892SBill Paul 184096f2e892SBill Paul if (error) { 184196f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 184296f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 184396f2e892SBill Paul printf("dc%d: couldn't set up irq\n", unit); 184496f2e892SBill Paul goto fail; 184596f2e892SBill Paul } 184696f2e892SBill Paul 184796f2e892SBill Paul /* Need this info to decide on a chip type. */ 184896f2e892SBill Paul sc->dc_info = dc_devtype(dev); 184996f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 185096f2e892SBill Paul 185196f2e892SBill Paul switch(sc->dc_info->dc_did) { 185296f2e892SBill Paul case DC_DEVICEID_21143: 185396f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 185496f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 1855042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 18565c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 18575c1cfac4SBill Paul dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 512, 0); 185896f2e892SBill Paul break; 185996f2e892SBill Paul case DC_DEVICEID_DM9100: 186096f2e892SBill Paul case DC_DEVICEID_DM9102: 186196f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1862318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE|DC_TX_INTR_ALWAYS; 1863318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_STORENFWD; 186496f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 18650a46b1dcSBill Paul /* Increase the latency timer value. */ 18660a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 18670a46b1dcSBill Paul command &= 0xFFFF00FF; 18680a46b1dcSBill Paul command |= 0x00008000; 18690a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 187096f2e892SBill Paul break; 187196f2e892SBill Paul case DC_DEVICEID_AL981: 187296f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 187396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 187496f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 187596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 187696f2e892SBill Paul break; 187796f2e892SBill Paul case DC_DEVICEID_AN985: 187841fced74SPeter Wemm case DC_DEVICEID_FE2500: 1879fa167b8eSBill Paul case DC_DEVICEID_EN2242: 188096f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 188196f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 188296f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 188396f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 188496f2e892SBill Paul break; 188596f2e892SBill Paul case DC_DEVICEID_98713: 188696f2e892SBill Paul case DC_DEVICEID_98713_CP: 188796f2e892SBill Paul if (revision < DC_REVISION_98713A) { 188896f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 188996f2e892SBill Paul } 1890318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 189196f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1892318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1893318b02fdSBill Paul } 1894318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 189596f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 189696f2e892SBill Paul break; 189796f2e892SBill Paul case DC_DEVICEID_987x5: 18989ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 189979d11e09SBill Paul /* 190079d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 190179d11e09SBill Paul * 128-bit hash table. We need to deal with these 190279d11e09SBill Paul * in the same manner as the PNIC II so that we 190379d11e09SBill Paul * get the right number of bits out of the 190479d11e09SBill Paul * CRC routine. 190579d11e09SBill Paul */ 190679d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 190779d11e09SBill Paul revision < DC_REVISION_98725) 190879d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 190996f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 191096f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 1911318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 191296f2e892SBill Paul break; 1913ead7cde9SBill Paul case DC_DEVICEID_98727: 1914ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1915ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 1916ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 1917ead7cde9SBill Paul break; 191896f2e892SBill Paul case DC_DEVICEID_82C115: 191996f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 192079d11e09SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH; 1921318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 192296f2e892SBill Paul break; 192396f2e892SBill Paul case DC_DEVICEID_82C168: 192496f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 192591cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS; 192696f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 192796f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 192896f2e892SBill Paul if (revision < DC_REVISION_82C169) 192996f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 193096f2e892SBill Paul break; 193196f2e892SBill Paul case DC_DEVICEID_AX88140A: 193296f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 193396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG; 193496f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 193596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 193696f2e892SBill Paul break; 1937feb78939SJonathan Chen case DC_DEVICEID_X3201: 1938feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 1939feb78939SJonathan Chen sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE; 1940feb78939SJonathan Chen /* 1941feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 1942feb78939SJonathan Chen * it to obtain a double word aligned buffer. 1943feb78939SJonathan Chen */ 1944feb78939SJonathan Chen break; 19451af8bec7SBill Paul case DC_DEVICEID_RS7112: 19461af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 19471af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 19481af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19491af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 19501af8bec7SBill Paul dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 256, 0); 19511af8bec7SBill Paul break; 195296f2e892SBill Paul default: 195396f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 195496f2e892SBill Paul sc->dc_info->dc_did); 195596f2e892SBill Paul break; 195696f2e892SBill Paul } 195796f2e892SBill Paul 195896f2e892SBill Paul /* Save the cache line size. */ 195988d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 196088d739dcSBill Paul sc->dc_cachesize = 0; 196188d739dcSBill Paul else 196288d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 196388d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 196496f2e892SBill Paul 196596f2e892SBill Paul /* Reset the adapter. */ 196696f2e892SBill Paul dc_reset(sc); 196796f2e892SBill Paul 196896f2e892SBill Paul /* Take 21143 out of snooze mode */ 1969feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 197096f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 197196f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE); 197296f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 197396f2e892SBill Paul } 197496f2e892SBill Paul 197596f2e892SBill Paul /* 197696f2e892SBill Paul * Try to learn something about the supported media. 197796f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 197896f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 197996f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 198096f2e892SBill Paul * Intel 21143. 198196f2e892SBill Paul */ 19825c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 19835c1cfac4SBill Paul dc_parse_21143_srom(sc); 19845c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 198596f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 198696f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 198796f2e892SBill Paul else 198896f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 198996f2e892SBill Paul } else if (!sc->dc_pmode) 199096f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 199196f2e892SBill Paul 199296f2e892SBill Paul /* 199396f2e892SBill Paul * Get station address from the EEPROM. 199496f2e892SBill Paul */ 199596f2e892SBill Paul switch(sc->dc_type) { 199696f2e892SBill Paul case DC_TYPE_98713: 199796f2e892SBill Paul case DC_TYPE_98713A: 199896f2e892SBill Paul case DC_TYPE_987x5: 199996f2e892SBill Paul case DC_TYPE_PNICII: 200096f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 200196f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 200296f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 200396f2e892SBill Paul break; 200496f2e892SBill Paul case DC_TYPE_PNIC: 200596f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 200696f2e892SBill Paul break; 200796f2e892SBill Paul case DC_TYPE_DM9102: 200896f2e892SBill Paul case DC_TYPE_21143: 200996f2e892SBill Paul case DC_TYPE_ASIX: 201096f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 201196f2e892SBill Paul break; 201296f2e892SBill Paul case DC_TYPE_AL981: 201396f2e892SBill Paul case DC_TYPE_AN985: 201496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0); 201596f2e892SBill Paul break; 20161af8bec7SBill Paul case DC_TYPE_CONEXANT: 20171af8bec7SBill Paul bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 6); 20181af8bec7SBill Paul break; 2019feb78939SJonathan Chen case DC_TYPE_XIRCOM: 2020feb78939SJonathan Chen dc_read_eeprom(sc, (caddr_t)&eaddr, 3, 3, 0); 2021feb78939SJonathan Chen break; 202296f2e892SBill Paul default: 202396f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 202496f2e892SBill Paul break; 202596f2e892SBill Paul } 202696f2e892SBill Paul 202796f2e892SBill Paul /* 202896f2e892SBill Paul * A 21143 or clone chip was detected. Inform the world. 202996f2e892SBill Paul */ 203096f2e892SBill Paul printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":"); 203196f2e892SBill Paul 203296f2e892SBill Paul sc->dc_unit = unit; 203396f2e892SBill Paul bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 203496f2e892SBill Paul 203596f2e892SBill Paul sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF, 203696f2e892SBill Paul M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0); 203796f2e892SBill Paul 203896f2e892SBill Paul if (sc->dc_ldata == NULL) { 203996f2e892SBill Paul printf("dc%d: no memory for list buffers!\n", unit); 204096f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 204196f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 204296f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 204396f2e892SBill Paul error = ENXIO; 204496f2e892SBill Paul goto fail; 204596f2e892SBill Paul } 204696f2e892SBill Paul 204796f2e892SBill Paul bzero(sc->dc_ldata, sizeof(struct dc_list_data)); 204896f2e892SBill Paul 204996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 205096f2e892SBill Paul ifp->if_softc = sc; 205196f2e892SBill Paul ifp->if_unit = unit; 205296f2e892SBill Paul ifp->if_name = "dc"; 2053feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 205496f2e892SBill Paul ifp->if_mtu = ETHERMTU; 205596f2e892SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 205696f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 205796f2e892SBill Paul ifp->if_output = ether_output; 205896f2e892SBill Paul ifp->if_start = dc_start; 205996f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 206096f2e892SBill Paul ifp->if_init = dc_init; 206196f2e892SBill Paul ifp->if_baudrate = 10000000; 206296f2e892SBill Paul ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1; 2063b50c6312SJonathan Lemon ifp->if_mpsafe = IS_MPSAFE; 206496f2e892SBill Paul 206596f2e892SBill Paul /* 20665c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 20675c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 20685c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 20695c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 20705c1cfac4SBill Paul * driver instead. 207196f2e892SBill Paul */ 20725c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 20735c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 20745c1cfac4SBill Paul tmp = sc->dc_pmode; 20755c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 20765c1cfac4SBill Paul } 20775c1cfac4SBill Paul 207896f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 207996f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 208096f2e892SBill Paul 208196f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 20825c1cfac4SBill Paul sc->dc_pmode = tmp; 20835c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 208496f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2085042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 208696f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 208796f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 208878999dd1SBill Paul /* 208978999dd1SBill Paul * For non-MII cards, we need to have the 21143 209078999dd1SBill Paul * drive the LEDs. Except there are some systems 209178999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 209278999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 209378999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 209478999dd1SBill Paul */ 209578999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 209678999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 209796f2e892SBill Paul error = 0; 209896f2e892SBill Paul } 209996f2e892SBill Paul 210096f2e892SBill Paul if (error) { 210196f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 210296f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 210396f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 210496f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 210596f2e892SBill Paul error = ENXIO; 210696f2e892SBill Paul goto fail; 210796f2e892SBill Paul } 210896f2e892SBill Paul 2109feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 2110feb78939SJonathan Chen /* 2111feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 2112feb78939SJonathan Chen * can talk to the MII. 2113feb78939SJonathan Chen */ 2114feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 2115feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2116feb78939SJonathan Chen DELAY(10); 2117feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 2118feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2119feb78939SJonathan Chen DELAY(10); 2120feb78939SJonathan Chen } 2121feb78939SJonathan Chen 212296f2e892SBill Paul /* 212321b8ebd9SArchie Cobbs * Call MI attach routine. 212496f2e892SBill Paul */ 212521b8ebd9SArchie Cobbs ether_ifattach(ifp, ETHER_BPF_SUPPORTED); 2126b50c6312SJonathan Lemon callout_init(&sc->dc_stat_ch, IS_MPSAFE); 212796f2e892SBill Paul 21285c1cfac4SBill Paul #ifdef SRM_MEDIA 2129510a809eSMike Smith sc->dc_srm_media = 0; 2130510a809eSMike Smith 2131510a809eSMike Smith /* Remember the SRM console media setting */ 2132510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2133510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2134510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE); 2135510a809eSMike Smith switch ((command >> 8) & 0xff) { 2136510a809eSMike Smith case 3: 2137510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2138510a809eSMike Smith break; 2139510a809eSMike Smith case 4: 2140510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2141510a809eSMike Smith break; 2142510a809eSMike Smith case 5: 2143510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2144510a809eSMike Smith break; 2145510a809eSMike Smith case 6: 2146510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2147510a809eSMike Smith break; 2148510a809eSMike Smith } 2149510a809eSMike Smith if (sc->dc_srm_media) 2150510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2151510a809eSMike Smith } 2152510a809eSMike Smith #endif 2153510a809eSMike Smith 2154d1ce9105SBill Paul DC_UNLOCK(sc); 2155d1ce9105SBill Paul return(0); 2156510a809eSMike Smith 215796f2e892SBill Paul fail: 2158d1ce9105SBill Paul DC_UNLOCK(sc); 2159d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 216096f2e892SBill Paul return(error); 216196f2e892SBill Paul } 216296f2e892SBill Paul 216396f2e892SBill Paul static int dc_detach(dev) 216496f2e892SBill Paul device_t dev; 216596f2e892SBill Paul { 216696f2e892SBill Paul struct dc_softc *sc; 216796f2e892SBill Paul struct ifnet *ifp; 21685c1cfac4SBill Paul struct dc_mediainfo *m; 216996f2e892SBill Paul 217096f2e892SBill Paul sc = device_get_softc(dev); 2171d1ce9105SBill Paul 2172d1ce9105SBill Paul DC_LOCK(sc); 2173d1ce9105SBill Paul 217496f2e892SBill Paul ifp = &sc->arpcom.ac_if; 217596f2e892SBill Paul 217696f2e892SBill Paul dc_stop(sc); 217721b8ebd9SArchie Cobbs ether_ifdetach(ifp, ETHER_BPF_SUPPORTED); 217896f2e892SBill Paul 217996f2e892SBill Paul bus_generic_detach(dev); 218096f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 218196f2e892SBill Paul 218296f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 218396f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 218496f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 218596f2e892SBill Paul 218696f2e892SBill Paul contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF); 218796f2e892SBill Paul if (sc->dc_pnic_rx_buf != NULL) 218896f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 218996f2e892SBill Paul 21905c1cfac4SBill Paul while(sc->dc_mi != NULL) { 21915c1cfac4SBill Paul m = sc->dc_mi->dc_next; 21925c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 21935c1cfac4SBill Paul sc->dc_mi = m; 21945c1cfac4SBill Paul } 21955c1cfac4SBill Paul 2196d1ce9105SBill Paul DC_UNLOCK(sc); 2197d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 219896f2e892SBill Paul 219996f2e892SBill Paul return(0); 220096f2e892SBill Paul } 220196f2e892SBill Paul 220296f2e892SBill Paul /* 220396f2e892SBill Paul * Initialize the transmit descriptors. 220496f2e892SBill Paul */ 220596f2e892SBill Paul static int dc_list_tx_init(sc) 220696f2e892SBill Paul struct dc_softc *sc; 220796f2e892SBill Paul { 220896f2e892SBill Paul struct dc_chain_data *cd; 220996f2e892SBill Paul struct dc_list_data *ld; 221096f2e892SBill Paul int i; 221196f2e892SBill Paul 221296f2e892SBill Paul cd = &sc->dc_cdata; 221396f2e892SBill Paul ld = sc->dc_ldata; 221496f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 221596f2e892SBill Paul if (i == (DC_TX_LIST_CNT - 1)) { 221696f2e892SBill Paul ld->dc_tx_list[i].dc_next = 221796f2e892SBill Paul vtophys(&ld->dc_tx_list[0]); 221896f2e892SBill Paul } else { 221996f2e892SBill Paul ld->dc_tx_list[i].dc_next = 222096f2e892SBill Paul vtophys(&ld->dc_tx_list[i + 1]); 222196f2e892SBill Paul } 222296f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 222396f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 222496f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 222596f2e892SBill Paul } 222696f2e892SBill Paul 222796f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 222896f2e892SBill Paul 222996f2e892SBill Paul return(0); 223096f2e892SBill Paul } 223196f2e892SBill Paul 223296f2e892SBill Paul 223396f2e892SBill Paul /* 223496f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 223596f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 223696f2e892SBill Paul * points back to the first. 223796f2e892SBill Paul */ 223896f2e892SBill Paul static int dc_list_rx_init(sc) 223996f2e892SBill Paul struct dc_softc *sc; 224096f2e892SBill Paul { 224196f2e892SBill Paul struct dc_chain_data *cd; 224296f2e892SBill Paul struct dc_list_data *ld; 224396f2e892SBill Paul int i; 224496f2e892SBill Paul 224596f2e892SBill Paul cd = &sc->dc_cdata; 224696f2e892SBill Paul ld = sc->dc_ldata; 224796f2e892SBill Paul 224896f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 224996f2e892SBill Paul if (dc_newbuf(sc, i, NULL) == ENOBUFS) 225096f2e892SBill Paul return(ENOBUFS); 225196f2e892SBill Paul if (i == (DC_RX_LIST_CNT - 1)) { 225296f2e892SBill Paul ld->dc_rx_list[i].dc_next = 225396f2e892SBill Paul vtophys(&ld->dc_rx_list[0]); 225496f2e892SBill Paul } else { 225596f2e892SBill Paul ld->dc_rx_list[i].dc_next = 225696f2e892SBill Paul vtophys(&ld->dc_rx_list[i + 1]); 225796f2e892SBill Paul } 225896f2e892SBill Paul } 225996f2e892SBill Paul 226096f2e892SBill Paul cd->dc_rx_prod = 0; 226196f2e892SBill Paul 226296f2e892SBill Paul return(0); 226396f2e892SBill Paul } 226496f2e892SBill Paul 226596f2e892SBill Paul /* 226696f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 226796f2e892SBill Paul */ 226896f2e892SBill Paul static int dc_newbuf(sc, i, m) 226996f2e892SBill Paul struct dc_softc *sc; 227096f2e892SBill Paul int i; 227196f2e892SBill Paul struct mbuf *m; 227296f2e892SBill Paul { 227396f2e892SBill Paul struct mbuf *m_new = NULL; 227496f2e892SBill Paul struct dc_desc *c; 227596f2e892SBill Paul 227696f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 227796f2e892SBill Paul 227896f2e892SBill Paul if (m == NULL) { 227996f2e892SBill Paul MGETHDR(m_new, M_DONTWAIT, MT_DATA); 228096f2e892SBill Paul if (m_new == NULL) { 228196f2e892SBill Paul printf("dc%d: no memory for rx list " 228296f2e892SBill Paul "-- packet dropped!\n", sc->dc_unit); 228396f2e892SBill Paul return(ENOBUFS); 228496f2e892SBill Paul } 228596f2e892SBill Paul 228696f2e892SBill Paul MCLGET(m_new, M_DONTWAIT); 228796f2e892SBill Paul if (!(m_new->m_flags & M_EXT)) { 228896f2e892SBill Paul printf("dc%d: no memory for rx list " 228996f2e892SBill Paul "-- packet dropped!\n", sc->dc_unit); 229096f2e892SBill Paul m_freem(m_new); 229196f2e892SBill Paul return(ENOBUFS); 229296f2e892SBill Paul } 229396f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 229496f2e892SBill Paul } else { 229596f2e892SBill Paul m_new = m; 229696f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 229796f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 229896f2e892SBill Paul } 229996f2e892SBill Paul 230096f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 230196f2e892SBill Paul 230296f2e892SBill Paul /* 230396f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 230496f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 230596f2e892SBill Paul * 82c169 chips. 230696f2e892SBill Paul */ 230796f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 230896f2e892SBill Paul bzero((char *)mtod(m_new, char *), m_new->m_len); 230996f2e892SBill Paul 231096f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 231196f2e892SBill Paul c->dc_data = vtophys(mtod(m_new, caddr_t)); 231296f2e892SBill Paul c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN; 231396f2e892SBill Paul c->dc_status = DC_RXSTAT_OWN; 231496f2e892SBill Paul 231596f2e892SBill Paul return(0); 231696f2e892SBill Paul } 231796f2e892SBill Paul 231896f2e892SBill Paul /* 231996f2e892SBill Paul * Grrrrr. 232096f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 232196f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 232296f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 232396f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 232496f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 232596f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 232696f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 232796f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 232896f2e892SBill Paul * 232996f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 233096f2e892SBill Paul * Here's what we know: 233196f2e892SBill Paul * 233296f2e892SBill Paul * - We know there will always be somewhere between one and three extra 233396f2e892SBill Paul * descriptors uploaded. 233496f2e892SBill Paul * 233596f2e892SBill Paul * - We know the desired received frame will always be at the end of the 233696f2e892SBill Paul * total data upload. 233796f2e892SBill Paul * 233896f2e892SBill Paul * - We know the size of the desired received frame because it will be 233996f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 234096f2e892SBill Paul * 234196f2e892SBill Paul * Here's what we do: 234296f2e892SBill Paul * 234396f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 234496f2e892SBill Paul * This means that we know that the buffer contents should be all 234596f2e892SBill Paul * zeros, except for data uploaded by the chip. 234696f2e892SBill Paul * 234796f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 234896f2e892SBill Paul * ethernet CRC at the end. 234996f2e892SBill Paul * 235096f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 235196f2e892SBill Paul * 235296f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 235396f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 235496f2e892SBill Paul * This is the end of the received frame. We know we will encounter 235596f2e892SBill Paul * some data at the end of the frame because the CRC will always be 235696f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 235796f2e892SBill Paul * we won't be fooled. 235896f2e892SBill Paul * 235996f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 236096f2e892SBill Paul * that value from the current pointer location. This brings us 236196f2e892SBill Paul * to the start of the actual received packet. 236296f2e892SBill Paul * 236396f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 236496f2e892SBill Paul * frame length. 236596f2e892SBill Paul * 236696f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 236796f2e892SBill Paul * the time. 236896f2e892SBill Paul */ 236996f2e892SBill Paul 237096f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG) 237196f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx) 237296f2e892SBill Paul struct dc_softc *sc; 237396f2e892SBill Paul int idx; 237496f2e892SBill Paul { 237596f2e892SBill Paul struct dc_desc *cur_rx; 237696f2e892SBill Paul struct dc_desc *c = NULL; 237796f2e892SBill Paul struct mbuf *m = NULL; 237896f2e892SBill Paul unsigned char *ptr; 237996f2e892SBill Paul int i, total_len; 238096f2e892SBill Paul u_int32_t rxstat = 0; 238196f2e892SBill Paul 238296f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 238396f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 238496f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 238596f2e892SBill Paul bzero(ptr, sizeof(DC_RXLEN * 5)); 238696f2e892SBill Paul 238796f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 238896f2e892SBill Paul while (1) { 238996f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 239096f2e892SBill Paul rxstat = c->dc_status; 239196f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 239296f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 239396f2e892SBill Paul ptr += DC_RXLEN; 239496f2e892SBill Paul /* If this is the last buffer, break out. */ 239596f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 239696f2e892SBill Paul break; 239796f2e892SBill Paul dc_newbuf(sc, i, m); 239896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 239996f2e892SBill Paul } 240096f2e892SBill Paul 240196f2e892SBill Paul /* Find the length of the actual receive frame. */ 240296f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 240396f2e892SBill Paul 240496f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 240596f2e892SBill Paul while(*ptr == 0x00) 240696f2e892SBill Paul ptr--; 240796f2e892SBill Paul 240896f2e892SBill Paul /* Round off. */ 240996f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 241096f2e892SBill Paul ptr -= 1; 241196f2e892SBill Paul 241296f2e892SBill Paul /* Now find the start of the frame. */ 241396f2e892SBill Paul ptr -= total_len; 241496f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 241596f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 241696f2e892SBill Paul 241796f2e892SBill Paul /* 241896f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 241996f2e892SBill Paul * the status word to make it look like a successful 242096f2e892SBill Paul * frame reception. 242196f2e892SBill Paul */ 242296f2e892SBill Paul dc_newbuf(sc, i, m); 242396f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 242496f2e892SBill Paul cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG; 242596f2e892SBill Paul 242696f2e892SBill Paul return; 242796f2e892SBill Paul } 242896f2e892SBill Paul 242996f2e892SBill Paul /* 243073bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 243173bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 243273bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 243373bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 243473bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 243573bf949cSBill Paul * process the RX ring. This routine may need to be called more than 243673bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 243773bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 243873bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 243973bf949cSBill Paul */ 244073bf949cSBill Paul static int dc_rx_resync(sc) 244173bf949cSBill Paul struct dc_softc *sc; 244273bf949cSBill Paul { 244373bf949cSBill Paul int i, pos; 244473bf949cSBill Paul struct dc_desc *cur_rx; 244573bf949cSBill Paul 244673bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 244773bf949cSBill Paul 244873bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 244973bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 245073bf949cSBill Paul if (!(cur_rx->dc_status & DC_RXSTAT_OWN)) 245173bf949cSBill Paul break; 245273bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 245373bf949cSBill Paul } 245473bf949cSBill Paul 245573bf949cSBill Paul /* If the ring really is empty, then just return. */ 245673bf949cSBill Paul if (i == DC_RX_LIST_CNT) 245773bf949cSBill Paul return(0); 245873bf949cSBill Paul 245973bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 246073bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 246173bf949cSBill Paul 246273bf949cSBill Paul return(EAGAIN); 246373bf949cSBill Paul } 246473bf949cSBill Paul 246573bf949cSBill Paul /* 246696f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 246796f2e892SBill Paul * the higher level protocols. 246896f2e892SBill Paul */ 246996f2e892SBill Paul static void dc_rxeof(sc) 247096f2e892SBill Paul struct dc_softc *sc; 247196f2e892SBill Paul { 247296f2e892SBill Paul struct ether_header *eh; 247396f2e892SBill Paul struct mbuf *m; 247496f2e892SBill Paul struct ifnet *ifp; 247596f2e892SBill Paul struct dc_desc *cur_rx; 247696f2e892SBill Paul int i, total_len = 0; 247796f2e892SBill Paul u_int32_t rxstat; 247896f2e892SBill Paul 247996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 248096f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 248196f2e892SBill Paul 248296f2e892SBill Paul while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) { 248396f2e892SBill Paul struct mbuf *m0 = NULL; 248496f2e892SBill Paul 248596f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 248696f2e892SBill Paul rxstat = cur_rx->dc_status; 248796f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 248896f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 248996f2e892SBill Paul 249096f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 249196f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 249296f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 249396f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 249496f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 249596f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 249696f2e892SBill Paul continue; 249796f2e892SBill Paul } 249896f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 249996f2e892SBill Paul rxstat = cur_rx->dc_status; 250096f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 250196f2e892SBill Paul } 250296f2e892SBill Paul } 250396f2e892SBill Paul 250496f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 250596f2e892SBill Paul 250696f2e892SBill Paul /* 250796f2e892SBill Paul * If an error occurs, update stats, clear the 250896f2e892SBill Paul * status word and leave the mbuf cluster in place: 250996f2e892SBill Paul * it should simply get re-used next time this descriptor 251096f2e892SBill Paul * comes up in the ring. 251196f2e892SBill Paul */ 251296f2e892SBill Paul if (rxstat & DC_RXSTAT_RXERR) { 251396f2e892SBill Paul ifp->if_ierrors++; 251496f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 251596f2e892SBill Paul ifp->if_collisions++; 251696f2e892SBill Paul dc_newbuf(sc, i, m); 251796f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 251896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 251996f2e892SBill Paul continue; 252096f2e892SBill Paul } else { 252196f2e892SBill Paul dc_init(sc); 252296f2e892SBill Paul return; 252396f2e892SBill Paul } 252496f2e892SBill Paul } 252596f2e892SBill Paul 252696f2e892SBill Paul /* No errors; receive the packet. */ 252796f2e892SBill Paul total_len -= ETHER_CRC_LEN; 252896f2e892SBill Paul 2529f5eece3fSBosko Milekic m0 = m_devget(mtod(m, char *), total_len, ETHER_ALIGN, ifp, 2530f5eece3fSBosko Milekic NULL); 253196f2e892SBill Paul dc_newbuf(sc, i, m); 253296f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 253396f2e892SBill Paul if (m0 == NULL) { 253496f2e892SBill Paul ifp->if_ierrors++; 253596f2e892SBill Paul continue; 253696f2e892SBill Paul } 253796f2e892SBill Paul m = m0; 253896f2e892SBill Paul 253996f2e892SBill Paul ifp->if_ipackets++; 254096f2e892SBill Paul eh = mtod(m, struct ether_header *); 254196f2e892SBill Paul 254296f2e892SBill Paul /* Remove header from mbuf and pass it on. */ 254396f2e892SBill Paul m_adj(m, sizeof(struct ether_header)); 254496f2e892SBill Paul ether_input(ifp, eh, m); 254596f2e892SBill Paul } 254696f2e892SBill Paul 254796f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 254896f2e892SBill Paul } 254996f2e892SBill Paul 255096f2e892SBill Paul /* 255196f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 255296f2e892SBill Paul * the list buffers. 255396f2e892SBill Paul */ 255496f2e892SBill Paul 255596f2e892SBill Paul static void dc_txeof(sc) 255696f2e892SBill Paul struct dc_softc *sc; 255796f2e892SBill Paul { 255896f2e892SBill Paul struct dc_desc *cur_tx = NULL; 255996f2e892SBill Paul struct ifnet *ifp; 256096f2e892SBill Paul int idx; 256196f2e892SBill Paul 256296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 256396f2e892SBill Paul 256496f2e892SBill Paul /* Clear the timeout timer. */ 256596f2e892SBill Paul ifp->if_timer = 0; 256696f2e892SBill Paul 256796f2e892SBill Paul /* 256896f2e892SBill Paul * Go through our tx list and free mbufs for those 256996f2e892SBill Paul * frames that have been transmitted. 257096f2e892SBill Paul */ 257196f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 257296f2e892SBill Paul while(idx != sc->dc_cdata.dc_tx_prod) { 257396f2e892SBill Paul u_int32_t txstat; 257496f2e892SBill Paul 257596f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 257696f2e892SBill Paul txstat = cur_tx->dc_status; 257796f2e892SBill Paul 257896f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 257996f2e892SBill Paul break; 258096f2e892SBill Paul 258196f2e892SBill Paul if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) || 258296f2e892SBill Paul cur_tx->dc_ctl & DC_TXCTL_SETUP) { 258396f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 258496f2e892SBill Paul if (cur_tx->dc_ctl & DC_TXCTL_SETUP) { 258596f2e892SBill Paul /* 258696f2e892SBill Paul * Yes, the PNIC is so brain damaged 258796f2e892SBill Paul * that it will sometimes generate a TX 258896f2e892SBill Paul * underrun error while DMAing the RX 258996f2e892SBill Paul * filter setup frame. If we detect this, 259096f2e892SBill Paul * we have to send the setup frame again, 259196f2e892SBill Paul * or else the filter won't be programmed 259296f2e892SBill Paul * correctly. 259396f2e892SBill Paul */ 259496f2e892SBill Paul if (DC_IS_PNIC(sc)) { 259596f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 259696f2e892SBill Paul dc_setfilt(sc); 259796f2e892SBill Paul } 259896f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 259996f2e892SBill Paul } 260096f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 260196f2e892SBill Paul continue; 260296f2e892SBill Paul } 260396f2e892SBill Paul 2604feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 2605feb78939SJonathan Chen /* 2606feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2607feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 2608feb78939SJonathan Chen * even when the carrier is there. wtf?!? */ 2609feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2610feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2611feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM| 2612feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2613feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2614feb78939SJonathan Chen } else { 261596f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 261696f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 261796f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM| 261896f2e892SBill Paul DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST))) 261996f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2620feb78939SJonathan Chen } 262196f2e892SBill Paul 262296f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 262396f2e892SBill Paul ifp->if_oerrors++; 262496f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 262596f2e892SBill Paul ifp->if_collisions++; 262696f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 262796f2e892SBill Paul ifp->if_collisions++; 262896f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 262996f2e892SBill Paul dc_init(sc); 263096f2e892SBill Paul return; 263196f2e892SBill Paul } 263296f2e892SBill Paul } 263396f2e892SBill Paul 263496f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 263596f2e892SBill Paul 263696f2e892SBill Paul ifp->if_opackets++; 263796f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 263896f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 263996f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 264096f2e892SBill Paul } 264196f2e892SBill Paul 264296f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 264396f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 264496f2e892SBill Paul } 264596f2e892SBill Paul 264696f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 264796f2e892SBill Paul if (cur_tx != NULL) 264896f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 264996f2e892SBill Paul 265096f2e892SBill Paul return; 265196f2e892SBill Paul } 265296f2e892SBill Paul 265396f2e892SBill Paul static void dc_tick(xsc) 265496f2e892SBill Paul void *xsc; 265596f2e892SBill Paul { 265696f2e892SBill Paul struct dc_softc *sc; 265796f2e892SBill Paul struct mii_data *mii; 265896f2e892SBill Paul struct ifnet *ifp; 265996f2e892SBill Paul u_int32_t r; 266096f2e892SBill Paul 266196f2e892SBill Paul sc = xsc; 2662d1ce9105SBill Paul DC_LOCK(sc); 266396f2e892SBill Paul ifp = &sc->arpcom.ac_if; 266496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 266596f2e892SBill Paul 266696f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2667318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2668318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2669318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2670318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 267196f2e892SBill Paul sc->dc_link = 0; 2672318b02fdSBill Paul mii_mediachg(mii); 2673318b02fdSBill Paul } 2674318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2675318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2676318b02fdSBill Paul sc->dc_link = 0; 2677318b02fdSBill Paul mii_mediachg(mii); 2678318b02fdSBill Paul } 2679d675147eSBill Paul if (sc->dc_link == 0) 268096f2e892SBill Paul mii_tick(mii); 268196f2e892SBill Paul } else { 2682318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 268396f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2684042c8f6eSBill Paul sc->dc_cdata.dc_tx_cnt == 0) 268596f2e892SBill Paul mii_tick(mii); 2686042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2687042c8f6eSBill Paul sc->dc_link = 0; 268896f2e892SBill Paul } 268996f2e892SBill Paul } else 269096f2e892SBill Paul mii_tick(mii); 269196f2e892SBill Paul 269296f2e892SBill Paul /* 269396f2e892SBill Paul * When the init routine completes, we expect to be able to send 269496f2e892SBill Paul * packets right away, and in fact the network code will send a 269596f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 269696f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 269796f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 269896f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 269996f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 270096f2e892SBill Paul * we can't just pause in the init routine while waiting for the 270196f2e892SBill Paul * PHY to come ready since that would bring the whole system to 270296f2e892SBill Paul * a screeching halt for several seconds. 270396f2e892SBill Paul * 270496f2e892SBill Paul * What we do here is prevent the TX start routine from sending 270596f2e892SBill Paul * any packets until a link has been established. After the 270696f2e892SBill Paul * interface has been initialized, the tick routine will poll 270796f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 270896f2e892SBill Paul * that time, packets will stay in the send queue, and once the 270996f2e892SBill Paul * link comes up, they will be flushed out to the wire. 271096f2e892SBill Paul */ 2711cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 271296f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 271396f2e892SBill Paul sc->dc_link++; 271496f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 271596f2e892SBill Paul dc_start(ifp); 271696f2e892SBill Paul } 271796f2e892SBill Paul 2718318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 2719b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 2720318b02fdSBill Paul else 2721b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 272296f2e892SBill Paul 2723d1ce9105SBill Paul DC_UNLOCK(sc); 272496f2e892SBill Paul 272596f2e892SBill Paul return; 272696f2e892SBill Paul } 272796f2e892SBill Paul 2728d467c136SBill Paul /* 2729d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 2730d467c136SBill Paul * or switch to store and forward mode if we have to. 2731d467c136SBill Paul */ 2732d467c136SBill Paul static void dc_tx_underrun(sc) 2733d467c136SBill Paul struct dc_softc *sc; 2734d467c136SBill Paul { 2735d467c136SBill Paul u_int32_t isr; 2736d467c136SBill Paul int i; 2737d467c136SBill Paul 2738d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 2739d467c136SBill Paul dc_init(sc); 2740d467c136SBill Paul 2741d467c136SBill Paul if (DC_IS_INTEL(sc)) { 2742d467c136SBill Paul /* 2743d467c136SBill Paul * The real 21143 requires that the transmitter be idle 2744d467c136SBill Paul * in order to change the transmit threshold or store 2745d467c136SBill Paul * and forward state. 2746d467c136SBill Paul */ 2747d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2748d467c136SBill Paul 2749d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 2750d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 2751d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 2752d467c136SBill Paul break; 2753d467c136SBill Paul DELAY(10); 2754d467c136SBill Paul } 2755d467c136SBill Paul if (i == DC_TIMEOUT) { 2756d467c136SBill Paul printf("dc%d: failed to force tx to idle state\n", 2757d467c136SBill Paul sc->dc_unit); 2758d467c136SBill Paul dc_init(sc); 2759d467c136SBill Paul } 2760d467c136SBill Paul } 2761d467c136SBill Paul 2762d467c136SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 2763d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 2764d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 2765d467c136SBill Paul printf("using store and forward mode\n"); 2766d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 2767d467c136SBill Paul } else { 2768d467c136SBill Paul printf("increasing TX threshold\n"); 2769d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 2770d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 2771d467c136SBill Paul } 2772d467c136SBill Paul 2773d467c136SBill Paul if (DC_IS_INTEL(sc)) 2774d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2775d467c136SBill Paul 2776d467c136SBill Paul return; 2777d467c136SBill Paul } 2778d467c136SBill Paul 277996f2e892SBill Paul static void dc_intr(arg) 278096f2e892SBill Paul void *arg; 278196f2e892SBill Paul { 278296f2e892SBill Paul struct dc_softc *sc; 278396f2e892SBill Paul struct ifnet *ifp; 278496f2e892SBill Paul u_int32_t status; 278596f2e892SBill Paul 278696f2e892SBill Paul sc = arg; 2787d2a1864bSWarner Losh 2788d2a1864bSWarner Losh if ( (CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 2789d2a1864bSWarner Losh return ; 2790d2a1864bSWarner Losh 2791d1ce9105SBill Paul DC_LOCK(sc); 279296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 279396f2e892SBill Paul 2794d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 279596f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 279696f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 279796f2e892SBill Paul dc_stop(sc); 2798d1ce9105SBill Paul DC_UNLOCK(sc); 279996f2e892SBill Paul return; 280096f2e892SBill Paul } 280196f2e892SBill Paul 280296f2e892SBill Paul /* Disable interrupts. */ 280396f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 280496f2e892SBill Paul 2805feb78939SJonathan Chen while(((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 2806feb78939SJonathan Chen && status != 0xFFFFFFFF) { 280796f2e892SBill Paul 280896f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 280996f2e892SBill Paul 281073bf949cSBill Paul if (status & DC_ISR_RX_OK) { 281173bf949cSBill Paul int curpkts; 281273bf949cSBill Paul curpkts = ifp->if_ipackets; 281396f2e892SBill Paul dc_rxeof(sc); 281473bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 281573bf949cSBill Paul while(dc_rx_resync(sc)) 281673bf949cSBill Paul dc_rxeof(sc); 281773bf949cSBill Paul } 281873bf949cSBill Paul } 281996f2e892SBill Paul 282096f2e892SBill Paul if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF)) 282196f2e892SBill Paul dc_txeof(sc); 282296f2e892SBill Paul 282396f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 282496f2e892SBill Paul dc_txeof(sc); 282596f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 282696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 282796f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 282896f2e892SBill Paul } 282996f2e892SBill Paul } 283096f2e892SBill Paul 2831d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 2832d467c136SBill Paul dc_tx_underrun(sc); 283396f2e892SBill Paul 283496f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 283573bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 283673bf949cSBill Paul int curpkts; 283773bf949cSBill Paul curpkts = ifp->if_ipackets; 283896f2e892SBill Paul dc_rxeof(sc); 283973bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 284073bf949cSBill Paul while(dc_rx_resync(sc)) 284173bf949cSBill Paul dc_rxeof(sc); 284273bf949cSBill Paul } 284373bf949cSBill Paul } 284496f2e892SBill Paul 284596f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 284696f2e892SBill Paul dc_reset(sc); 284796f2e892SBill Paul dc_init(sc); 284896f2e892SBill Paul } 284996f2e892SBill Paul } 285096f2e892SBill Paul 285196f2e892SBill Paul /* Re-enable interrupts. */ 285296f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 285396f2e892SBill Paul 285496f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 285596f2e892SBill Paul dc_start(ifp); 285696f2e892SBill Paul 2857d1ce9105SBill Paul DC_UNLOCK(sc); 2858d1ce9105SBill Paul 285996f2e892SBill Paul return; 286096f2e892SBill Paul } 286196f2e892SBill Paul 286296f2e892SBill Paul /* 286396f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 286496f2e892SBill Paul * pointers to the fragment pointers. 286596f2e892SBill Paul */ 286696f2e892SBill Paul static int dc_encap(sc, m_head, txidx) 286796f2e892SBill Paul struct dc_softc *sc; 286896f2e892SBill Paul struct mbuf *m_head; 286996f2e892SBill Paul u_int32_t *txidx; 287096f2e892SBill Paul { 287196f2e892SBill Paul struct dc_desc *f = NULL; 287296f2e892SBill Paul struct mbuf *m; 287396f2e892SBill Paul int frag, cur, cnt = 0; 287496f2e892SBill Paul 287596f2e892SBill Paul /* 287696f2e892SBill Paul * Start packing the mbufs in this chain into 287796f2e892SBill Paul * the fragment pointers. Stop when we run out 287896f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 287996f2e892SBill Paul */ 288096f2e892SBill Paul m = m_head; 288196f2e892SBill Paul cur = frag = *txidx; 288296f2e892SBill Paul 288396f2e892SBill Paul for (m = m_head; m != NULL; m = m->m_next) { 288496f2e892SBill Paul if (m->m_len != 0) { 288596f2e892SBill Paul if (sc->dc_flags & DC_TX_ADMTEK_WAR) { 288696f2e892SBill Paul if (*txidx != sc->dc_cdata.dc_tx_prod && 288796f2e892SBill Paul frag == (DC_TX_LIST_CNT - 1)) 288896f2e892SBill Paul return(ENOBUFS); 288996f2e892SBill Paul } 289096f2e892SBill Paul if ((DC_TX_LIST_CNT - 289196f2e892SBill Paul (sc->dc_cdata.dc_tx_cnt + cnt)) < 5) 289296f2e892SBill Paul return(ENOBUFS); 289396f2e892SBill Paul 289496f2e892SBill Paul f = &sc->dc_ldata->dc_tx_list[frag]; 289596f2e892SBill Paul f->dc_ctl = DC_TXCTL_TLINK | m->m_len; 289696f2e892SBill Paul if (cnt == 0) { 289796f2e892SBill Paul f->dc_status = 0; 289896f2e892SBill Paul f->dc_ctl |= DC_TXCTL_FIRSTFRAG; 289996f2e892SBill Paul } else 290096f2e892SBill Paul f->dc_status = DC_TXSTAT_OWN; 290196f2e892SBill Paul f->dc_data = vtophys(mtod(m, vm_offset_t)); 290296f2e892SBill Paul cur = frag; 290396f2e892SBill Paul DC_INC(frag, DC_TX_LIST_CNT); 290496f2e892SBill Paul cnt++; 290596f2e892SBill Paul } 290696f2e892SBill Paul } 290796f2e892SBill Paul 290896f2e892SBill Paul if (m != NULL) 290996f2e892SBill Paul return(ENOBUFS); 291096f2e892SBill Paul 291196f2e892SBill Paul sc->dc_cdata.dc_tx_cnt += cnt; 291296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[cur] = m_head; 291396f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG; 291496f2e892SBill Paul if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 291596f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT; 291691cc2adbSBill Paul if (sc->dc_flags & DC_TX_INTR_ALWAYS) 291791cc2adbSBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 291896f2e892SBill Paul if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 291996f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 292096f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN; 292196f2e892SBill Paul *txidx = frag; 292296f2e892SBill Paul 292396f2e892SBill Paul return(0); 292496f2e892SBill Paul } 292596f2e892SBill Paul 292696f2e892SBill Paul /* 2927fda39fd0SBill Paul * Coalesce an mbuf chain into a single mbuf cluster buffer. 2928fda39fd0SBill Paul * Needed for some really badly behaved chips that just can't 2929fda39fd0SBill Paul * do scatter/gather correctly. 2930fda39fd0SBill Paul */ 2931fda39fd0SBill Paul static int dc_coal(sc, m_head) 2932fda39fd0SBill Paul struct dc_softc *sc; 2933fda39fd0SBill Paul struct mbuf **m_head; 2934fda39fd0SBill Paul { 2935fda39fd0SBill Paul struct mbuf *m_new, *m; 2936fda39fd0SBill Paul 2937fda39fd0SBill Paul m = *m_head; 2938fda39fd0SBill Paul MGETHDR(m_new, M_DONTWAIT, MT_DATA); 2939fda39fd0SBill Paul if (m_new == NULL) { 2940fda39fd0SBill Paul printf("dc%d: no memory for tx list", sc->dc_unit); 2941fda39fd0SBill Paul return(ENOBUFS); 2942fda39fd0SBill Paul } 2943fda39fd0SBill Paul if (m->m_pkthdr.len > MHLEN) { 2944fda39fd0SBill Paul MCLGET(m_new, M_DONTWAIT); 2945fda39fd0SBill Paul if (!(m_new->m_flags & M_EXT)) { 2946fda39fd0SBill Paul m_freem(m_new); 2947fda39fd0SBill Paul printf("dc%d: no memory for tx list", sc->dc_unit); 2948fda39fd0SBill Paul return(ENOBUFS); 2949fda39fd0SBill Paul } 2950fda39fd0SBill Paul } 2951fda39fd0SBill Paul m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t)); 2952fda39fd0SBill Paul m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len; 2953fda39fd0SBill Paul m_freem(m); 2954fda39fd0SBill Paul *m_head = m_new; 2955fda39fd0SBill Paul 2956fda39fd0SBill Paul return(0); 2957fda39fd0SBill Paul } 2958fda39fd0SBill Paul 2959fda39fd0SBill Paul /* 296096f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 296196f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 296296f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 296396f2e892SBill Paul * physical addresses. 296496f2e892SBill Paul */ 296596f2e892SBill Paul 296696f2e892SBill Paul static void dc_start(ifp) 296796f2e892SBill Paul struct ifnet *ifp; 296896f2e892SBill Paul { 296996f2e892SBill Paul struct dc_softc *sc; 297096f2e892SBill Paul struct mbuf *m_head = NULL; 297196f2e892SBill Paul int idx; 297296f2e892SBill Paul 297396f2e892SBill Paul sc = ifp->if_softc; 297496f2e892SBill Paul 2975d1ce9105SBill Paul DC_LOCK(sc); 297696f2e892SBill Paul 2977e7be9f9aSBill Paul if (!sc->dc_link && ifp->if_snd.ifq_len < 10) { 2978d1ce9105SBill Paul DC_UNLOCK(sc); 297996f2e892SBill Paul return; 2980d1ce9105SBill Paul } 2981d1ce9105SBill Paul 2982d1ce9105SBill Paul if (ifp->if_flags & IFF_OACTIVE) { 2983d1ce9105SBill Paul DC_UNLOCK(sc); 2984d1ce9105SBill Paul return; 2985d1ce9105SBill Paul } 298696f2e892SBill Paul 298796f2e892SBill Paul idx = sc->dc_cdata.dc_tx_prod; 298896f2e892SBill Paul 298996f2e892SBill Paul while(sc->dc_cdata.dc_tx_chain[idx] == NULL) { 299096f2e892SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 299196f2e892SBill Paul if (m_head == NULL) 299296f2e892SBill Paul break; 299396f2e892SBill Paul 2994fda39fd0SBill Paul if (sc->dc_flags & DC_TX_COALESCE) { 2995fda39fd0SBill Paul if (dc_coal(sc, &m_head)) { 2996fda39fd0SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 2997fda39fd0SBill Paul ifp->if_flags |= IFF_OACTIVE; 2998fda39fd0SBill Paul break; 2999fda39fd0SBill Paul } 3000fda39fd0SBill Paul } 3001fda39fd0SBill Paul 300296f2e892SBill Paul if (dc_encap(sc, m_head, &idx)) { 300396f2e892SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 300496f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 300596f2e892SBill Paul break; 300696f2e892SBill Paul } 300796f2e892SBill Paul 300896f2e892SBill Paul /* 300996f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 301096f2e892SBill Paul * to him. 301196f2e892SBill Paul */ 301296f2e892SBill Paul if (ifp->if_bpf) 301396f2e892SBill Paul bpf_mtap(ifp, m_head); 30145c1cfac4SBill Paul 30155c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 30165c1cfac4SBill Paul ifp->if_flags |= IFF_OACTIVE; 30175c1cfac4SBill Paul break; 30185c1cfac4SBill Paul } 301996f2e892SBill Paul } 302096f2e892SBill Paul 302196f2e892SBill Paul /* Transmit */ 302296f2e892SBill Paul sc->dc_cdata.dc_tx_prod = idx; 302396f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 302496f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 302596f2e892SBill Paul 302696f2e892SBill Paul /* 302796f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 302896f2e892SBill Paul */ 302996f2e892SBill Paul ifp->if_timer = 5; 303096f2e892SBill Paul 3031d1ce9105SBill Paul DC_UNLOCK(sc); 3032d1ce9105SBill Paul 303396f2e892SBill Paul return; 303496f2e892SBill Paul } 303596f2e892SBill Paul 303696f2e892SBill Paul static void dc_init(xsc) 303796f2e892SBill Paul void *xsc; 303896f2e892SBill Paul { 303996f2e892SBill Paul struct dc_softc *sc = xsc; 304096f2e892SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 304196f2e892SBill Paul struct mii_data *mii; 304296f2e892SBill Paul 3043d1ce9105SBill Paul DC_LOCK(sc); 304496f2e892SBill Paul 304596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 304696f2e892SBill Paul 304796f2e892SBill Paul /* 304896f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 304996f2e892SBill Paul */ 305096f2e892SBill Paul dc_stop(sc); 305196f2e892SBill Paul dc_reset(sc); 305296f2e892SBill Paul 305396f2e892SBill Paul /* 305496f2e892SBill Paul * Set cache alignment and burst length. 305596f2e892SBill Paul */ 305688d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 305796f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 305896f2e892SBill Paul else 305996f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE); 3060935fe010SLuigi Rizzo /* 3061935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3062935fe010SLuigi Rizzo */ 3063935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3064935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 306596f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 306696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 306796f2e892SBill Paul } else { 306896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 306996f2e892SBill Paul } 307096f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 307196f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 307296f2e892SBill Paul switch(sc->dc_cachesize) { 307396f2e892SBill Paul case 32: 307496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 307596f2e892SBill Paul break; 307696f2e892SBill Paul case 16: 307796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 307896f2e892SBill Paul break; 307996f2e892SBill Paul case 8: 308096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 308196f2e892SBill Paul break; 308296f2e892SBill Paul case 0: 308396f2e892SBill Paul default: 308496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 308596f2e892SBill Paul break; 308696f2e892SBill Paul } 308796f2e892SBill Paul 308896f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 308996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 309096f2e892SBill Paul else { 3091d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 309296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 309396f2e892SBill Paul } else { 309496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 309596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 309696f2e892SBill Paul } 309796f2e892SBill Paul } 309896f2e892SBill Paul 309996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 310096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 310196f2e892SBill Paul 310296f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 310396f2e892SBill Paul /* 310496f2e892SBill Paul * The app notes for the 98713 and 98715A say that 310596f2e892SBill Paul * in order to have the chips operate properly, a magic 310696f2e892SBill Paul * number must be written to CSR16. Macronix does not 310796f2e892SBill Paul * document the meaning of these bits so there's no way 310896f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 310996f2e892SBill Paul * number all its own; the rest all use a different one. 311096f2e892SBill Paul */ 311196f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 311296f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 311396f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 311496f2e892SBill Paul else 311596f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 311696f2e892SBill Paul } 311796f2e892SBill Paul 3118feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3119feb78939SJonathan Chen /* 3120feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3121feb78939SJonathan Chen * can talk to the MII. 3122feb78939SJonathan Chen */ 3123feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3124feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3125feb78939SJonathan Chen DELAY(10); 3126feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3127feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3128feb78939SJonathan Chen DELAY(10); 3129feb78939SJonathan Chen } 3130feb78939SJonathan Chen 313196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3132d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 313396f2e892SBill Paul 313496f2e892SBill Paul /* Init circular RX list. */ 313596f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 313696f2e892SBill Paul printf("dc%d: initialization failed: no " 313796f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 313896f2e892SBill Paul dc_stop(sc); 3139d1ce9105SBill Paul DC_UNLOCK(sc); 314096f2e892SBill Paul return; 314196f2e892SBill Paul } 314296f2e892SBill Paul 314396f2e892SBill Paul /* 314496f2e892SBill Paul * Init tx descriptors. 314596f2e892SBill Paul */ 314696f2e892SBill Paul dc_list_tx_init(sc); 314796f2e892SBill Paul 314896f2e892SBill Paul /* 314996f2e892SBill Paul * Load the address of the RX list. 315096f2e892SBill Paul */ 315196f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0])); 315296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0])); 315396f2e892SBill Paul 315496f2e892SBill Paul /* 315596f2e892SBill Paul * Enable interrupts. 315696f2e892SBill Paul */ 315796f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 315896f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 315996f2e892SBill Paul 316096f2e892SBill Paul /* Enable transmitter. */ 316196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 316296f2e892SBill Paul 316396f2e892SBill Paul /* 3164918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3165918434c8SBill Paul * MII port, program the LED control pins so we get 3166918434c8SBill Paul * link and activity indications. 3167918434c8SBill Paul */ 316878999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3169918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3170918434c8SBill Paul DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY); 317178999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3172918434c8SBill Paul } 3173918434c8SBill Paul 3174918434c8SBill Paul /* 317596f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 317696f2e892SBill Paul * because the filter programming scheme on the 21143 and 317796f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 317896f2e892SBill Paul * engine, and we need the transmitter enabled for that. 317996f2e892SBill Paul */ 318096f2e892SBill Paul dc_setfilt(sc); 318196f2e892SBill Paul 318296f2e892SBill Paul /* Enable receiver. */ 318396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 318496f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 318596f2e892SBill Paul 318696f2e892SBill Paul mii_mediachg(mii); 318796f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 318896f2e892SBill Paul 318996f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 319096f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 319196f2e892SBill Paul 3192857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 3193857fd445SBill Paul if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_homePNA) 3194857fd445SBill Paul sc->dc_link = 1; 3195857fd445SBill Paul else { 3196318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3197b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3198318b02fdSBill Paul else 3199b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3200857fd445SBill Paul } 320196f2e892SBill Paul 32025c1cfac4SBill Paul #ifdef SRM_MEDIA 3203510a809eSMike Smith if(sc->dc_srm_media) { 3204510a809eSMike Smith struct ifreq ifr; 3205510a809eSMike Smith 3206510a809eSMike Smith ifr.ifr_media = sc->dc_srm_media; 3207510a809eSMike Smith ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3208510a809eSMike Smith sc->dc_srm_media = 0; 3209510a809eSMike Smith } 3210510a809eSMike Smith #endif 3211d1ce9105SBill Paul DC_UNLOCK(sc); 321296f2e892SBill Paul return; 321396f2e892SBill Paul } 321496f2e892SBill Paul 321596f2e892SBill Paul /* 321696f2e892SBill Paul * Set media options. 321796f2e892SBill Paul */ 321896f2e892SBill Paul static int dc_ifmedia_upd(ifp) 321996f2e892SBill Paul struct ifnet *ifp; 322096f2e892SBill Paul { 322196f2e892SBill Paul struct dc_softc *sc; 322296f2e892SBill Paul struct mii_data *mii; 3223f43d9309SBill Paul struct ifmedia *ifm; 322496f2e892SBill Paul 322596f2e892SBill Paul sc = ifp->if_softc; 322696f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 322796f2e892SBill Paul mii_mediachg(mii); 3228f43d9309SBill Paul ifm = &mii->mii_media; 3229f43d9309SBill Paul 3230f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 3231f43d9309SBill Paul IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) 3232f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3233f43d9309SBill Paul else 323496f2e892SBill Paul sc->dc_link = 0; 323596f2e892SBill Paul 323696f2e892SBill Paul return(0); 323796f2e892SBill Paul } 323896f2e892SBill Paul 323996f2e892SBill Paul /* 324096f2e892SBill Paul * Report current media status. 324196f2e892SBill Paul */ 324296f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr) 324396f2e892SBill Paul struct ifnet *ifp; 324496f2e892SBill Paul struct ifmediareq *ifmr; 324596f2e892SBill Paul { 324696f2e892SBill Paul struct dc_softc *sc; 324796f2e892SBill Paul struct mii_data *mii; 3248f43d9309SBill Paul struct ifmedia *ifm; 324996f2e892SBill Paul 325096f2e892SBill Paul sc = ifp->if_softc; 325196f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 325296f2e892SBill Paul mii_pollstat(mii); 3253f43d9309SBill Paul ifm = &mii->mii_media; 3254f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 3255f43d9309SBill Paul if (IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) { 3256f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3257f43d9309SBill Paul ifmr->ifm_status = 0; 3258f43d9309SBill Paul return; 3259f43d9309SBill Paul } 3260f43d9309SBill Paul } 326196f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 326296f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 326396f2e892SBill Paul 326496f2e892SBill Paul return; 326596f2e892SBill Paul } 326696f2e892SBill Paul 326796f2e892SBill Paul static int dc_ioctl(ifp, command, data) 326896f2e892SBill Paul struct ifnet *ifp; 326996f2e892SBill Paul u_long command; 327096f2e892SBill Paul caddr_t data; 327196f2e892SBill Paul { 327296f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 327396f2e892SBill Paul struct ifreq *ifr = (struct ifreq *) data; 327496f2e892SBill Paul struct mii_data *mii; 3275d1ce9105SBill Paul int error = 0; 327696f2e892SBill Paul 3277d1ce9105SBill Paul DC_LOCK(sc); 327896f2e892SBill Paul 327996f2e892SBill Paul switch(command) { 328096f2e892SBill Paul case SIOCSIFADDR: 328196f2e892SBill Paul case SIOCGIFADDR: 328296f2e892SBill Paul case SIOCSIFMTU: 328396f2e892SBill Paul error = ether_ioctl(ifp, command, data); 328496f2e892SBill Paul break; 328596f2e892SBill Paul case SIOCSIFFLAGS: 328696f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 328796f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING && 328896f2e892SBill Paul ifp->if_flags & IFF_PROMISC && 328996f2e892SBill Paul !(sc->dc_if_flags & IFF_PROMISC)) { 329096f2e892SBill Paul dc_setfilt(sc); 329196f2e892SBill Paul } else if (ifp->if_flags & IFF_RUNNING && 329296f2e892SBill Paul !(ifp->if_flags & IFF_PROMISC) && 329396f2e892SBill Paul sc->dc_if_flags & IFF_PROMISC) { 329496f2e892SBill Paul dc_setfilt(sc); 329596f2e892SBill Paul } else if (!(ifp->if_flags & IFF_RUNNING)) { 329696f2e892SBill Paul sc->dc_txthresh = 0; 329796f2e892SBill Paul dc_init(sc); 329896f2e892SBill Paul } 329996f2e892SBill Paul } else { 330096f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 330196f2e892SBill Paul dc_stop(sc); 330296f2e892SBill Paul } 330396f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 330496f2e892SBill Paul error = 0; 330596f2e892SBill Paul break; 330696f2e892SBill Paul case SIOCADDMULTI: 330796f2e892SBill Paul case SIOCDELMULTI: 330896f2e892SBill Paul dc_setfilt(sc); 330996f2e892SBill Paul error = 0; 331096f2e892SBill Paul break; 331196f2e892SBill Paul case SIOCGIFMEDIA: 331296f2e892SBill Paul case SIOCSIFMEDIA: 331396f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 331496f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 33155c1cfac4SBill Paul #ifdef SRM_MEDIA 3316510a809eSMike Smith if (sc->dc_srm_media) 3317510a809eSMike Smith sc->dc_srm_media = 0; 3318510a809eSMike Smith #endif 331996f2e892SBill Paul break; 332096f2e892SBill Paul default: 332196f2e892SBill Paul error = EINVAL; 332296f2e892SBill Paul break; 332396f2e892SBill Paul } 332496f2e892SBill Paul 3325d1ce9105SBill Paul DC_UNLOCK(sc); 332696f2e892SBill Paul 332796f2e892SBill Paul return(error); 332896f2e892SBill Paul } 332996f2e892SBill Paul 333096f2e892SBill Paul static void dc_watchdog(ifp) 333196f2e892SBill Paul struct ifnet *ifp; 333296f2e892SBill Paul { 333396f2e892SBill Paul struct dc_softc *sc; 333496f2e892SBill Paul 333596f2e892SBill Paul sc = ifp->if_softc; 333696f2e892SBill Paul 3337d1ce9105SBill Paul DC_LOCK(sc); 3338d1ce9105SBill Paul 333996f2e892SBill Paul ifp->if_oerrors++; 334096f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 334196f2e892SBill Paul 334296f2e892SBill Paul dc_stop(sc); 334396f2e892SBill Paul dc_reset(sc); 334496f2e892SBill Paul dc_init(sc); 334596f2e892SBill Paul 334696f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 334796f2e892SBill Paul dc_start(ifp); 334896f2e892SBill Paul 3349d1ce9105SBill Paul DC_UNLOCK(sc); 3350d1ce9105SBill Paul 335196f2e892SBill Paul return; 335296f2e892SBill Paul } 335396f2e892SBill Paul 335496f2e892SBill Paul /* 335596f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 335696f2e892SBill Paul * RX and TX lists. 335796f2e892SBill Paul */ 335896f2e892SBill Paul static void dc_stop(sc) 335996f2e892SBill Paul struct dc_softc *sc; 336096f2e892SBill Paul { 336196f2e892SBill Paul register int i; 336296f2e892SBill Paul struct ifnet *ifp; 336396f2e892SBill Paul 3364d1ce9105SBill Paul DC_LOCK(sc); 3365d1ce9105SBill Paul 336696f2e892SBill Paul ifp = &sc->arpcom.ac_if; 336796f2e892SBill Paul ifp->if_timer = 0; 336896f2e892SBill Paul 3369b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 337096f2e892SBill Paul 337196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON)); 337296f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 337396f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 337496f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 337596f2e892SBill Paul sc->dc_link = 0; 337696f2e892SBill Paul 337796f2e892SBill Paul /* 337896f2e892SBill Paul * Free data in the RX lists. 337996f2e892SBill Paul */ 338096f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 338196f2e892SBill Paul if (sc->dc_cdata.dc_rx_chain[i] != NULL) { 338296f2e892SBill Paul m_freem(sc->dc_cdata.dc_rx_chain[i]); 338396f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 338496f2e892SBill Paul } 338596f2e892SBill Paul } 338696f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_rx_list, 338796f2e892SBill Paul sizeof(sc->dc_ldata->dc_rx_list)); 338896f2e892SBill Paul 338996f2e892SBill Paul /* 339096f2e892SBill Paul * Free the TX list buffers. 339196f2e892SBill Paul */ 339296f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 339396f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[i] != NULL) { 339496f2e892SBill Paul if (sc->dc_ldata->dc_tx_list[i].dc_ctl & 339596f2e892SBill Paul DC_TXCTL_SETUP) { 339696f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 339796f2e892SBill Paul continue; 339896f2e892SBill Paul } 339996f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[i]); 340096f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 340196f2e892SBill Paul } 340296f2e892SBill Paul } 340396f2e892SBill Paul 340496f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_tx_list, 340596f2e892SBill Paul sizeof(sc->dc_ldata->dc_tx_list)); 340696f2e892SBill Paul 340796f2e892SBill Paul ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 340896f2e892SBill Paul 3409d1ce9105SBill Paul DC_UNLOCK(sc); 3410d1ce9105SBill Paul 341196f2e892SBill Paul return; 341296f2e892SBill Paul } 341396f2e892SBill Paul 341496f2e892SBill Paul /* 341596f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 341696f2e892SBill Paul * get confused by errant DMAs when rebooting. 341796f2e892SBill Paul */ 341896f2e892SBill Paul static void dc_shutdown(dev) 341996f2e892SBill Paul device_t dev; 342096f2e892SBill Paul { 342196f2e892SBill Paul struct dc_softc *sc; 342296f2e892SBill Paul 342396f2e892SBill Paul sc = device_get_softc(dev); 342496f2e892SBill Paul 342596f2e892SBill Paul dc_stop(sc); 342696f2e892SBill Paul 342796f2e892SBill Paul return; 342896f2e892SBill Paul } 3429