196f2e892SBill Paul /* 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul * 3296f2e892SBill Paul * $FreeBSD$ 3396f2e892SBill Paul */ 3496f2e892SBill Paul 3596f2e892SBill Paul /* 3696f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3796f2e892SBill Paul * series chips and several workalikes including the following: 3896f2e892SBill Paul * 3996f2e892SBill Paul * Macronix 98713/98715/98725 PMAC (www.macronix.com) 4096f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4196f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4296f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4396f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4496f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4596f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 4696f2e892SBill Paul * Davicom DM9100, DM9102 (www.davicom8.com) 4796f2e892SBill Paul * 4896f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 4996f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5096f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5196f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5296f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 5396f2e892SBill Paul * instead of 512. 5496f2e892SBill Paul * 5596f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 5696f2e892SBill Paul * Electrical Engineering Department 5796f2e892SBill Paul * Columbia University, New York City 5896f2e892SBill Paul */ 5996f2e892SBill Paul 6096f2e892SBill Paul /* 6196f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6296f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6396f2e892SBill Paul * three kinds of media attachments: 6496f2e892SBill Paul * 6596f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 6696f2e892SBill Paul * autonegotiation provided by an external PHY. 6796f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 6896f2e892SBill Paul * o 10baseT port. 6996f2e892SBill Paul * o AUI/BNC port. 7096f2e892SBill Paul * 7196f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7296f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7396f2e892SBill Paul * autosensing configuration. 7496f2e892SBill Paul * 7596f2e892SBill Paul * Knowing which media is available on a given card is tough: you're 7696f2e892SBill Paul * supposed to go slogging through the EEPROM looking for media 7796f2e892SBill Paul * description structures. Unfortunately, some card vendors that use 7896f2e892SBill Paul * the 21143 don't obey the DEC SROM spec correctly, which means that 7996f2e892SBill Paul * what you find in the EEPROM may not agree with reality. Fortunately, 8096f2e892SBill Paul * the 21143 provides us a way to get around this issue: lurking in 8196f2e892SBill Paul * PCI configuration space is the Configuration Wake-Up Command Register. 8296f2e892SBill Paul * This register is loaded with a value from the EEPROM when wake on LAN 8396f2e892SBill Paul * mode is enabled; this value tells us quite clearly what kind of media 8496f2e892SBill Paul * is attached to the NIC. The main purpose of this register is to tell 8596f2e892SBill Paul * the NIC what media to scan when in wake on LAN mode, however by 8696f2e892SBill Paul * forcibly enabling wake on LAN mode, we can use to learn what kind of 8796f2e892SBill Paul * media a given NIC has available and adapt ourselves accordingly. 8896f2e892SBill Paul * 8996f2e892SBill Paul * Of course, if the media description blocks in the EEPROM are bogus. 9096f2e892SBill Paul * what are the odds that the CWUC aren't bogus as well, right? Well, 9196f2e892SBill Paul * the CWUC value is more likely to be correct since wake on LAN mode 9296f2e892SBill Paul * won't work correctly without it, and wake on LAN is a big selling 9396f2e892SBill Paul * point these days. It's also harder to screw up a single byte than 9496f2e892SBill Paul * a whole media descriptor block. 9596f2e892SBill Paul * 9696f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 9796f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 9896f2e892SBill Paul * handled separately due to its different register offsets and the 9996f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 10096f2e892SBill Paul * here, but I'm not thrilled about it. 10196f2e892SBill Paul * 10296f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 10396f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 10496f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 10596f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 10696f2e892SBill Paul * AX88140A doesn't support internal NWAY. 10796f2e892SBill Paul */ 10896f2e892SBill Paul 10996f2e892SBill Paul #include <sys/param.h> 11096f2e892SBill Paul #include <sys/systm.h> 11196f2e892SBill Paul #include <sys/sockio.h> 11296f2e892SBill Paul #include <sys/mbuf.h> 11396f2e892SBill Paul #include <sys/malloc.h> 11496f2e892SBill Paul #include <sys/kernel.h> 11596f2e892SBill Paul #include <sys/socket.h> 11696f2e892SBill Paul 11796f2e892SBill Paul #include <net/if.h> 11896f2e892SBill Paul #include <net/if_arp.h> 11996f2e892SBill Paul #include <net/ethernet.h> 12096f2e892SBill Paul #include <net/if_dl.h> 12196f2e892SBill Paul #include <net/if_media.h> 12296f2e892SBill Paul 12396f2e892SBill Paul #include <net/bpf.h> 12496f2e892SBill Paul 12596f2e892SBill Paul #include <vm/vm.h> /* for vtophys */ 12696f2e892SBill Paul #include <vm/pmap.h> /* for vtophys */ 12796f2e892SBill Paul #include <machine/clock.h> /* for DELAY */ 12896f2e892SBill Paul #include <machine/bus_pio.h> 12996f2e892SBill Paul #include <machine/bus_memio.h> 13096f2e892SBill Paul #include <machine/bus.h> 13196f2e892SBill Paul #include <machine/resource.h> 13296f2e892SBill Paul #include <sys/bus.h> 13396f2e892SBill Paul #include <sys/rman.h> 13496f2e892SBill Paul 13596f2e892SBill Paul #include <dev/mii/mii.h> 13696f2e892SBill Paul #include <dev/mii/miivar.h> 13796f2e892SBill Paul 13896f2e892SBill Paul #include <pci/pcireg.h> 13996f2e892SBill Paul #include <pci/pcivar.h> 14096f2e892SBill Paul 14196f2e892SBill Paul #define DC_USEIOSPACE 14296f2e892SBill Paul 14396f2e892SBill Paul #include <pci/if_dcreg.h> 14496f2e892SBill Paul 14596f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 14696f2e892SBill Paul #include "miibus_if.h" 14796f2e892SBill Paul 14896f2e892SBill Paul #ifndef lint 14996f2e892SBill Paul static const char rcsid[] = 15096f2e892SBill Paul "$FreeBSD$"; 15196f2e892SBill Paul #endif 15296f2e892SBill Paul 15396f2e892SBill Paul /* 15496f2e892SBill Paul * Various supported device vendors/types and their names. 15596f2e892SBill Paul */ 15696f2e892SBill Paul static struct dc_type dc_devs[] = { 15796f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 15896f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 15996f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 16096f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 16196f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 16296f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 16396f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 16496f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 16596f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 16696f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 16796f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 16896f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 16996f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17096f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 17196f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17296f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 17396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17496f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 17596f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 17696f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 17796f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 17896f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 17996f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18096f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 18196f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18296f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 18396f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 18496f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 18596f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18696f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 18796f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18896f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 18996f2e892SBill Paul { 0, 0, NULL } 19096f2e892SBill Paul }; 19196f2e892SBill Paul 19296f2e892SBill Paul static int dc_probe __P((device_t)); 19396f2e892SBill Paul static int dc_attach __P((device_t)); 19496f2e892SBill Paul static int dc_detach __P((device_t)); 19596f2e892SBill Paul static void dc_acpi __P((device_t)); 19696f2e892SBill Paul static struct dc_type *dc_devtype __P((device_t)); 19796f2e892SBill Paul static int dc_newbuf __P((struct dc_softc *, int, struct mbuf *)); 19896f2e892SBill Paul static int dc_encap __P((struct dc_softc *, struct mbuf *, 19996f2e892SBill Paul u_int32_t *)); 20096f2e892SBill Paul static void dc_pnic_rx_bug_war __P((struct dc_softc *, int)); 20196f2e892SBill Paul static void dc_rxeof __P((struct dc_softc *)); 20296f2e892SBill Paul static void dc_txeof __P((struct dc_softc *)); 20396f2e892SBill Paul static void dc_tick __P((void *)); 20496f2e892SBill Paul static void dc_intr __P((void *)); 20596f2e892SBill Paul static void dc_start __P((struct ifnet *)); 20696f2e892SBill Paul static int dc_ioctl __P((struct ifnet *, u_long, caddr_t)); 20796f2e892SBill Paul static void dc_init __P((void *)); 20896f2e892SBill Paul static void dc_stop __P((struct dc_softc *)); 20996f2e892SBill Paul static void dc_watchdog __P((struct ifnet *)); 21096f2e892SBill Paul static void dc_shutdown __P((device_t)); 21196f2e892SBill Paul static int dc_ifmedia_upd __P((struct ifnet *)); 21296f2e892SBill Paul static void dc_ifmedia_sts __P((struct ifnet *, struct ifmediareq *)); 21396f2e892SBill Paul 21496f2e892SBill Paul static void dc_delay __P((struct dc_softc *)); 21596f2e892SBill Paul static void dc_eeprom_idle __P((struct dc_softc *)); 21696f2e892SBill Paul static void dc_eeprom_putbyte __P((struct dc_softc *, int)); 21796f2e892SBill Paul static void dc_eeprom_getword __P((struct dc_softc *, int, u_int16_t *)); 21896f2e892SBill Paul static void dc_eeprom_getword_pnic 21996f2e892SBill Paul __P((struct dc_softc *, int, u_int16_t *)); 22096f2e892SBill Paul static void dc_read_eeprom __P((struct dc_softc *, caddr_t, int, 22196f2e892SBill Paul int, int)); 22296f2e892SBill Paul 22396f2e892SBill Paul static void dc_mii_writebit __P((struct dc_softc *, int)); 22496f2e892SBill Paul static int dc_mii_readbit __P((struct dc_softc *)); 22596f2e892SBill Paul static void dc_mii_sync __P((struct dc_softc *)); 22696f2e892SBill Paul static void dc_mii_send __P((struct dc_softc *, u_int32_t, int)); 22796f2e892SBill Paul static int dc_mii_readreg __P((struct dc_softc *, struct dc_mii_frame *)); 22896f2e892SBill Paul static int dc_mii_writereg __P((struct dc_softc *, struct dc_mii_frame *)); 22996f2e892SBill Paul static int dc_miibus_readreg __P((device_t, int, int)); 23096f2e892SBill Paul static int dc_miibus_writereg __P((device_t, int, int, int)); 23196f2e892SBill Paul static void dc_miibus_statchg __P((device_t)); 23296f2e892SBill Paul 23396f2e892SBill Paul static void dc_setcfg __P((struct dc_softc *, int)); 23496f2e892SBill Paul static u_int32_t dc_crc_le __P((struct dc_softc *, caddr_t)); 23596f2e892SBill Paul static u_int32_t dc_crc_be __P((caddr_t)); 23696f2e892SBill Paul static void dc_setfilt_21143 __P((struct dc_softc *)); 23796f2e892SBill Paul static void dc_setfilt_asix __P((struct dc_softc *)); 23896f2e892SBill Paul static void dc_setfilt_admtek __P((struct dc_softc *)); 23996f2e892SBill Paul 24096f2e892SBill Paul static void dc_setfilt __P((struct dc_softc *)); 24196f2e892SBill Paul 24296f2e892SBill Paul static void dc_reset __P((struct dc_softc *)); 24396f2e892SBill Paul static int dc_list_rx_init __P((struct dc_softc *)); 24496f2e892SBill Paul static int dc_list_tx_init __P((struct dc_softc *)); 24596f2e892SBill Paul 24696f2e892SBill Paul #ifdef DC_USEIOSPACE 24796f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 24896f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 24996f2e892SBill Paul #else 25096f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 25196f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 25296f2e892SBill Paul #endif 25396f2e892SBill Paul 25496f2e892SBill Paul static device_method_t dc_methods[] = { 25596f2e892SBill Paul /* Device interface */ 25696f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 25796f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 25896f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 25996f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 26096f2e892SBill Paul 26196f2e892SBill Paul /* bus interface */ 26296f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 26396f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 26496f2e892SBill Paul 26596f2e892SBill Paul /* MII interface */ 26696f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 26796f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 26896f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 26996f2e892SBill Paul 27096f2e892SBill Paul { 0, 0 } 27196f2e892SBill Paul }; 27296f2e892SBill Paul 27396f2e892SBill Paul static driver_t dc_driver = { 27496f2e892SBill Paul "dc", 27596f2e892SBill Paul dc_methods, 27696f2e892SBill Paul sizeof(struct dc_softc) 27796f2e892SBill Paul }; 27896f2e892SBill Paul 27996f2e892SBill Paul static devclass_t dc_devclass; 28096f2e892SBill Paul 28196f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0); 28296f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 28396f2e892SBill Paul 28496f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 28596f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 28696f2e892SBill Paul 28796f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 28896f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 28996f2e892SBill Paul 29096f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 29196f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 29296f2e892SBill Paul 29396f2e892SBill Paul static void dc_delay(sc) 29496f2e892SBill Paul struct dc_softc *sc; 29596f2e892SBill Paul { 29696f2e892SBill Paul int idx; 29796f2e892SBill Paul 29896f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 29996f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 30096f2e892SBill Paul } 30196f2e892SBill Paul 30296f2e892SBill Paul static void dc_eeprom_idle(sc) 30396f2e892SBill Paul struct dc_softc *sc; 30496f2e892SBill Paul { 30596f2e892SBill Paul register int i; 30696f2e892SBill Paul 30796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 30896f2e892SBill Paul dc_delay(sc); 30996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 31096f2e892SBill Paul dc_delay(sc); 31196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 31296f2e892SBill Paul dc_delay(sc); 31396f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 31496f2e892SBill Paul dc_delay(sc); 31596f2e892SBill Paul 31696f2e892SBill Paul for (i = 0; i < 25; i++) { 31796f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 31896f2e892SBill Paul dc_delay(sc); 31996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 32096f2e892SBill Paul dc_delay(sc); 32196f2e892SBill Paul } 32296f2e892SBill Paul 32396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 32496f2e892SBill Paul dc_delay(sc); 32596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 32696f2e892SBill Paul dc_delay(sc); 32796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 32896f2e892SBill Paul 32996f2e892SBill Paul return; 33096f2e892SBill Paul } 33196f2e892SBill Paul 33296f2e892SBill Paul /* 33396f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 33496f2e892SBill Paul */ 33596f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr) 33696f2e892SBill Paul struct dc_softc *sc; 33796f2e892SBill Paul int addr; 33896f2e892SBill Paul { 33996f2e892SBill Paul register int d, i; 34096f2e892SBill Paul 34196f2e892SBill Paul /* 34296f2e892SBill Paul * The AN985 has a 93C66 EEPROM on it instead of 34396f2e892SBill Paul * a 93C46. It uses a different bit sequence for 34496f2e892SBill Paul * specifying the "read" opcode. 34596f2e892SBill Paul */ 34696f2e892SBill Paul if (DC_IS_CENTAUR(sc)) 34796f2e892SBill Paul d = addr | (DC_EECMD_READ << 2); 34896f2e892SBill Paul else 34996f2e892SBill Paul d = addr | DC_EECMD_READ; 35096f2e892SBill Paul 35196f2e892SBill Paul /* 35296f2e892SBill Paul * Feed in each bit and strobe the clock. 35396f2e892SBill Paul */ 35496f2e892SBill Paul for (i = 0x400; i; i >>= 1) { 35596f2e892SBill Paul if (d & i) { 35696f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 35796f2e892SBill Paul } else { 35896f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 35996f2e892SBill Paul } 36096f2e892SBill Paul dc_delay(sc); 36196f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 36296f2e892SBill Paul dc_delay(sc); 36396f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 36496f2e892SBill Paul dc_delay(sc); 36596f2e892SBill Paul } 36696f2e892SBill Paul 36796f2e892SBill Paul return; 36896f2e892SBill Paul } 36996f2e892SBill Paul 37096f2e892SBill Paul /* 37196f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 37296f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 37396f2e892SBill Paul * the EEPROM. 37496f2e892SBill Paul */ 37596f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest) 37696f2e892SBill Paul struct dc_softc *sc; 37796f2e892SBill Paul int addr; 37896f2e892SBill Paul u_int16_t *dest; 37996f2e892SBill Paul { 38096f2e892SBill Paul register int i; 38196f2e892SBill Paul u_int32_t r; 38296f2e892SBill Paul 38396f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr); 38496f2e892SBill Paul 38596f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 38696f2e892SBill Paul DELAY(1); 38796f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 38896f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 38996f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 39096f2e892SBill Paul return; 39196f2e892SBill Paul } 39296f2e892SBill Paul } 39396f2e892SBill Paul 39496f2e892SBill Paul return; 39596f2e892SBill Paul } 39696f2e892SBill Paul 39796f2e892SBill Paul /* 39896f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 39996f2e892SBill Paul */ 40096f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest) 40196f2e892SBill Paul struct dc_softc *sc; 40296f2e892SBill Paul int addr; 40396f2e892SBill Paul u_int16_t *dest; 40496f2e892SBill Paul { 40596f2e892SBill Paul register int i; 40696f2e892SBill Paul u_int16_t word = 0; 40796f2e892SBill Paul 40896f2e892SBill Paul /* Force EEPROM to idle state. */ 40996f2e892SBill Paul dc_eeprom_idle(sc); 41096f2e892SBill Paul 41196f2e892SBill Paul /* Enter EEPROM access mode. */ 41296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 41396f2e892SBill Paul dc_delay(sc); 41496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 41596f2e892SBill Paul dc_delay(sc); 41696f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 41796f2e892SBill Paul dc_delay(sc); 41896f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 41996f2e892SBill Paul dc_delay(sc); 42096f2e892SBill Paul 42196f2e892SBill Paul /* 42296f2e892SBill Paul * Send address of word we want to read. 42396f2e892SBill Paul */ 42496f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 42596f2e892SBill Paul 42696f2e892SBill Paul /* 42796f2e892SBill Paul * Start reading bits from EEPROM. 42896f2e892SBill Paul */ 42996f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 43096f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 43196f2e892SBill Paul dc_delay(sc); 43296f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 43396f2e892SBill Paul word |= i; 43496f2e892SBill Paul dc_delay(sc); 43596f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 43696f2e892SBill Paul dc_delay(sc); 43796f2e892SBill Paul } 43896f2e892SBill Paul 43996f2e892SBill Paul /* Turn off EEPROM access mode. */ 44096f2e892SBill Paul dc_eeprom_idle(sc); 44196f2e892SBill Paul 44296f2e892SBill Paul *dest = word; 44396f2e892SBill Paul 44496f2e892SBill Paul return; 44596f2e892SBill Paul } 44696f2e892SBill Paul 44796f2e892SBill Paul /* 44896f2e892SBill Paul * Read a sequence of words from the EEPROM. 44996f2e892SBill Paul */ 45096f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap) 45196f2e892SBill Paul struct dc_softc *sc; 45296f2e892SBill Paul caddr_t dest; 45396f2e892SBill Paul int off; 45496f2e892SBill Paul int cnt; 45596f2e892SBill Paul int swap; 45696f2e892SBill Paul { 45796f2e892SBill Paul int i; 45896f2e892SBill Paul u_int16_t word = 0, *ptr; 45996f2e892SBill Paul 46096f2e892SBill Paul for (i = 0; i < cnt; i++) { 46196f2e892SBill Paul if (DC_IS_PNIC(sc)) 46296f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 46396f2e892SBill Paul else 46496f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 46596f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 46696f2e892SBill Paul if (swap) 46796f2e892SBill Paul *ptr = ntohs(word); 46896f2e892SBill Paul else 46996f2e892SBill Paul *ptr = word; 47096f2e892SBill Paul } 47196f2e892SBill Paul 47296f2e892SBill Paul return; 47396f2e892SBill Paul } 47496f2e892SBill Paul 47596f2e892SBill Paul /* 47696f2e892SBill Paul * The following two routines are taken from the Macronix 98713 47796f2e892SBill Paul * Application Notes pp.19-21. 47896f2e892SBill Paul */ 47996f2e892SBill Paul /* 48096f2e892SBill Paul * Write a bit to the MII bus. 48196f2e892SBill Paul */ 48296f2e892SBill Paul static void dc_mii_writebit(sc, bit) 48396f2e892SBill Paul struct dc_softc *sc; 48496f2e892SBill Paul int bit; 48596f2e892SBill Paul { 48696f2e892SBill Paul if (bit) 48796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 48896f2e892SBill Paul DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT); 48996f2e892SBill Paul else 49096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 49196f2e892SBill Paul 49296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 49396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 49496f2e892SBill Paul 49596f2e892SBill Paul return; 49696f2e892SBill Paul } 49796f2e892SBill Paul 49896f2e892SBill Paul /* 49996f2e892SBill Paul * Read a bit from the MII bus. 50096f2e892SBill Paul */ 50196f2e892SBill Paul static int dc_mii_readbit(sc) 50296f2e892SBill Paul struct dc_softc *sc; 50396f2e892SBill Paul { 50496f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR); 50596f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 50696f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 50796f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 50896f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 50996f2e892SBill Paul return(1); 51096f2e892SBill Paul 51196f2e892SBill Paul return(0); 51296f2e892SBill Paul } 51396f2e892SBill Paul 51496f2e892SBill Paul /* 51596f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 51696f2e892SBill Paul */ 51796f2e892SBill Paul static void dc_mii_sync(sc) 51896f2e892SBill Paul struct dc_softc *sc; 51996f2e892SBill Paul { 52096f2e892SBill Paul register int i; 52196f2e892SBill Paul 52296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 52396f2e892SBill Paul 52496f2e892SBill Paul for (i = 0; i < 32; i++) 52596f2e892SBill Paul dc_mii_writebit(sc, 1); 52696f2e892SBill Paul 52796f2e892SBill Paul return; 52896f2e892SBill Paul } 52996f2e892SBill Paul 53096f2e892SBill Paul /* 53196f2e892SBill Paul * Clock a series of bits through the MII. 53296f2e892SBill Paul */ 53396f2e892SBill Paul static void dc_mii_send(sc, bits, cnt) 53496f2e892SBill Paul struct dc_softc *sc; 53596f2e892SBill Paul u_int32_t bits; 53696f2e892SBill Paul int cnt; 53796f2e892SBill Paul { 53896f2e892SBill Paul int i; 53996f2e892SBill Paul 54096f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 54196f2e892SBill Paul dc_mii_writebit(sc, bits & i); 54296f2e892SBill Paul } 54396f2e892SBill Paul 54496f2e892SBill Paul /* 54596f2e892SBill Paul * Read an PHY register through the MII. 54696f2e892SBill Paul */ 54796f2e892SBill Paul static int dc_mii_readreg(sc, frame) 54896f2e892SBill Paul struct dc_softc *sc; 54996f2e892SBill Paul struct dc_mii_frame *frame; 55096f2e892SBill Paul 55196f2e892SBill Paul { 55296f2e892SBill Paul int i, ack, s; 55396f2e892SBill Paul 55496f2e892SBill Paul s = splimp(); 55596f2e892SBill Paul 55696f2e892SBill Paul /* 55796f2e892SBill Paul * Set up frame for RX. 55896f2e892SBill Paul */ 55996f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 56096f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 56196f2e892SBill Paul frame->mii_turnaround = 0; 56296f2e892SBill Paul frame->mii_data = 0; 56396f2e892SBill Paul 56496f2e892SBill Paul /* 56596f2e892SBill Paul * Sync the PHYs. 56696f2e892SBill Paul */ 56796f2e892SBill Paul dc_mii_sync(sc); 56896f2e892SBill Paul 56996f2e892SBill Paul /* 57096f2e892SBill Paul * Send command/address info. 57196f2e892SBill Paul */ 57296f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 57396f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 57496f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 57596f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 57696f2e892SBill Paul 57796f2e892SBill Paul #ifdef notdef 57896f2e892SBill Paul /* Idle bit */ 57996f2e892SBill Paul dc_mii_writebit(sc, 1); 58096f2e892SBill Paul dc_mii_writebit(sc, 0); 58196f2e892SBill Paul #endif 58296f2e892SBill Paul 58396f2e892SBill Paul /* Check for ack */ 58496f2e892SBill Paul ack = dc_mii_readbit(sc); 58596f2e892SBill Paul 58696f2e892SBill Paul /* 58796f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 58896f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 58996f2e892SBill Paul */ 59096f2e892SBill Paul if (ack) { 59196f2e892SBill Paul for(i = 0; i < 16; i++) { 59296f2e892SBill Paul dc_mii_readbit(sc); 59396f2e892SBill Paul } 59496f2e892SBill Paul goto fail; 59596f2e892SBill Paul } 59696f2e892SBill Paul 59796f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 59896f2e892SBill Paul if (!ack) { 59996f2e892SBill Paul if (dc_mii_readbit(sc)) 60096f2e892SBill Paul frame->mii_data |= i; 60196f2e892SBill Paul } 60296f2e892SBill Paul } 60396f2e892SBill Paul 60496f2e892SBill Paul fail: 60596f2e892SBill Paul 60696f2e892SBill Paul dc_mii_writebit(sc, 0); 60796f2e892SBill Paul dc_mii_writebit(sc, 0); 60896f2e892SBill Paul 60996f2e892SBill Paul splx(s); 61096f2e892SBill Paul 61196f2e892SBill Paul if (ack) 61296f2e892SBill Paul return(1); 61396f2e892SBill Paul return(0); 61496f2e892SBill Paul } 61596f2e892SBill Paul 61696f2e892SBill Paul /* 61796f2e892SBill Paul * Write to a PHY register through the MII. 61896f2e892SBill Paul */ 61996f2e892SBill Paul static int dc_mii_writereg(sc, frame) 62096f2e892SBill Paul struct dc_softc *sc; 62196f2e892SBill Paul struct dc_mii_frame *frame; 62296f2e892SBill Paul 62396f2e892SBill Paul { 62496f2e892SBill Paul int s; 62596f2e892SBill Paul 62696f2e892SBill Paul s = splimp(); 62796f2e892SBill Paul /* 62896f2e892SBill Paul * Set up frame for TX. 62996f2e892SBill Paul */ 63096f2e892SBill Paul 63196f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 63296f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 63396f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 63496f2e892SBill Paul 63596f2e892SBill Paul /* 63696f2e892SBill Paul * Sync the PHYs. 63796f2e892SBill Paul */ 63896f2e892SBill Paul dc_mii_sync(sc); 63996f2e892SBill Paul 64096f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 64196f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 64296f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 64396f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 64496f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 64596f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 64696f2e892SBill Paul 64796f2e892SBill Paul /* Idle bit. */ 64896f2e892SBill Paul dc_mii_writebit(sc, 0); 64996f2e892SBill Paul dc_mii_writebit(sc, 0); 65096f2e892SBill Paul 65196f2e892SBill Paul splx(s); 65296f2e892SBill Paul 65396f2e892SBill Paul return(0); 65496f2e892SBill Paul } 65596f2e892SBill Paul 65696f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg) 65796f2e892SBill Paul device_t dev; 65896f2e892SBill Paul int phy, reg; 65996f2e892SBill Paul { 66096f2e892SBill Paul struct dc_mii_frame frame; 66196f2e892SBill Paul struct dc_softc *sc; 66296f2e892SBill Paul int i, rval, phy_reg; 66396f2e892SBill Paul 66496f2e892SBill Paul sc = device_get_softc(dev); 66596f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 66696f2e892SBill Paul 66796f2e892SBill Paul /* 66896f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 66996f2e892SBill Paul * however the AL981 provides direct access to the PHY 67096f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 67196f2e892SBill Paul * The AN985's MII interface is also buggy in that you 67296f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 67396f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 67496f2e892SBill Paul * that the PHY is at MII address 1. 67596f2e892SBill Paul */ 67696f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 67796f2e892SBill Paul return(0); 67896f2e892SBill Paul 67996f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM) { 68096f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 68196f2e892SBill Paul switch(reg) { 68296f2e892SBill Paul case MII_BMSR: 68396f2e892SBill Paul /* 68496f2e892SBill Paul * Fake something to make the probe 68596f2e892SBill Paul * code think there's a PHY here. 68696f2e892SBill Paul */ 68796f2e892SBill Paul return(BMSR_MEDIAMASK); 68896f2e892SBill Paul break; 68996f2e892SBill Paul case MII_PHYIDR1: 69096f2e892SBill Paul if (DC_IS_PNIC(sc)) 69196f2e892SBill Paul return(DC_VENDORID_LO); 69296f2e892SBill Paul return(DC_VENDORID_DEC); 69396f2e892SBill Paul break; 69496f2e892SBill Paul case MII_PHYIDR2: 69596f2e892SBill Paul if (DC_IS_PNIC(sc)) 69696f2e892SBill Paul return(DC_DEVICEID_82C168); 69796f2e892SBill Paul return(DC_DEVICEID_21143); 69896f2e892SBill Paul break; 69996f2e892SBill Paul default: 70096f2e892SBill Paul return(0); 70196f2e892SBill Paul break; 70296f2e892SBill Paul } 70396f2e892SBill Paul } else 70496f2e892SBill Paul return(0); 70596f2e892SBill Paul } 70696f2e892SBill Paul 70796f2e892SBill Paul if (DC_IS_PNIC(sc)) { 70896f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 70996f2e892SBill Paul (phy << 23) | (reg << 18)); 71096f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 71196f2e892SBill Paul DELAY(1); 71296f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 71396f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 71496f2e892SBill Paul rval &= 0xFFFF; 71596f2e892SBill Paul return(rval == 0xFFFF ? 0 : rval); 71696f2e892SBill Paul } 71796f2e892SBill Paul } 71896f2e892SBill Paul return(0); 71996f2e892SBill Paul } 72096f2e892SBill Paul 72196f2e892SBill Paul if (DC_IS_COMET(sc)) { 72296f2e892SBill Paul switch(reg) { 72396f2e892SBill Paul case MII_BMCR: 72496f2e892SBill Paul phy_reg = DC_AL_BMCR; 72596f2e892SBill Paul break; 72696f2e892SBill Paul case MII_BMSR: 72796f2e892SBill Paul phy_reg = DC_AL_BMSR; 72896f2e892SBill Paul break; 72996f2e892SBill Paul case MII_PHYIDR1: 73096f2e892SBill Paul phy_reg = DC_AL_VENID; 73196f2e892SBill Paul break; 73296f2e892SBill Paul case MII_PHYIDR2: 73396f2e892SBill Paul phy_reg = DC_AL_DEVID; 73496f2e892SBill Paul break; 73596f2e892SBill Paul case MII_ANAR: 73696f2e892SBill Paul phy_reg = DC_AL_ANAR; 73796f2e892SBill Paul break; 73896f2e892SBill Paul case MII_ANLPAR: 73996f2e892SBill Paul phy_reg = DC_AL_LPAR; 74096f2e892SBill Paul break; 74196f2e892SBill Paul case MII_ANER: 74296f2e892SBill Paul phy_reg = DC_AL_ANER; 74396f2e892SBill Paul break; 74496f2e892SBill Paul default: 74596f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 74696f2e892SBill Paul sc->dc_unit, reg); 74796f2e892SBill Paul return(0); 74896f2e892SBill Paul break; 74996f2e892SBill Paul } 75096f2e892SBill Paul 75196f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 75296f2e892SBill Paul 75396f2e892SBill Paul if (rval == 0xFFFF) 75496f2e892SBill Paul return(0); 75596f2e892SBill Paul return(rval); 75696f2e892SBill Paul } 75796f2e892SBill Paul 75896f2e892SBill Paul frame.mii_phyaddr = phy; 75996f2e892SBill Paul frame.mii_regaddr = reg; 76096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 76196f2e892SBill Paul dc_mii_readreg(sc, &frame); 76296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 76396f2e892SBill Paul 76496f2e892SBill Paul return(frame.mii_data); 76596f2e892SBill Paul } 76696f2e892SBill Paul 76796f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data) 76896f2e892SBill Paul device_t dev; 76996f2e892SBill Paul int phy, reg, data; 77096f2e892SBill Paul { 77196f2e892SBill Paul struct dc_softc *sc; 77296f2e892SBill Paul struct dc_mii_frame frame; 77396f2e892SBill Paul int i, phy_reg; 77496f2e892SBill Paul 77596f2e892SBill Paul sc = device_get_softc(dev); 77696f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 77796f2e892SBill Paul 77896f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 77996f2e892SBill Paul return(0); 78096f2e892SBill Paul 78196f2e892SBill Paul if (DC_IS_PNIC(sc)) { 78296f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 78396f2e892SBill Paul (phy << 23) | (reg << 10) | data); 78496f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 78596f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 78696f2e892SBill Paul break; 78796f2e892SBill Paul } 78896f2e892SBill Paul return(0); 78996f2e892SBill Paul } 79096f2e892SBill Paul 79196f2e892SBill Paul if (DC_IS_COMET(sc)) { 79296f2e892SBill Paul switch(reg) { 79396f2e892SBill Paul case MII_BMCR: 79496f2e892SBill Paul phy_reg = DC_AL_BMCR; 79596f2e892SBill Paul break; 79696f2e892SBill Paul case MII_BMSR: 79796f2e892SBill Paul phy_reg = DC_AL_BMSR; 79896f2e892SBill Paul break; 79996f2e892SBill Paul case MII_PHYIDR1: 80096f2e892SBill Paul phy_reg = DC_AL_VENID; 80196f2e892SBill Paul break; 80296f2e892SBill Paul case MII_PHYIDR2: 80396f2e892SBill Paul phy_reg = DC_AL_DEVID; 80496f2e892SBill Paul break; 80596f2e892SBill Paul case MII_ANAR: 80696f2e892SBill Paul phy_reg = DC_AL_ANAR; 80796f2e892SBill Paul break; 80896f2e892SBill Paul case MII_ANLPAR: 80996f2e892SBill Paul phy_reg = DC_AL_LPAR; 81096f2e892SBill Paul break; 81196f2e892SBill Paul case MII_ANER: 81296f2e892SBill Paul phy_reg = DC_AL_ANER; 81396f2e892SBill Paul break; 81496f2e892SBill Paul default: 81596f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 81696f2e892SBill Paul sc->dc_unit, reg); 81796f2e892SBill Paul return(0); 81896f2e892SBill Paul break; 81996f2e892SBill Paul } 82096f2e892SBill Paul 82196f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 82296f2e892SBill Paul return(0); 82396f2e892SBill Paul } 82496f2e892SBill Paul 82596f2e892SBill Paul frame.mii_phyaddr = phy; 82696f2e892SBill Paul frame.mii_regaddr = reg; 82796f2e892SBill Paul frame.mii_data = data; 82896f2e892SBill Paul 82996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 83096f2e892SBill Paul dc_mii_writereg(sc, &frame); 83196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 83296f2e892SBill Paul 83396f2e892SBill Paul return(0); 83496f2e892SBill Paul } 83596f2e892SBill Paul 83696f2e892SBill Paul static void dc_miibus_statchg(dev) 83796f2e892SBill Paul device_t dev; 83896f2e892SBill Paul { 83996f2e892SBill Paul struct dc_softc *sc; 84096f2e892SBill Paul struct mii_data *mii; 84196f2e892SBill Paul 84296f2e892SBill Paul sc = device_get_softc(dev); 84396f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 84496f2e892SBill Paul return; 84596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 84696f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 84796f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 84896f2e892SBill Paul 84996f2e892SBill Paul return; 85096f2e892SBill Paul } 85196f2e892SBill Paul 85296f2e892SBill Paul #define DC_POLY 0xEDB88320 85396f2e892SBill Paul #define DC_BITS 9 85496f2e892SBill Paul #define DC_BITS_PNIC_II 7 85596f2e892SBill Paul 85696f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr) 85796f2e892SBill Paul struct dc_softc *sc; 85896f2e892SBill Paul caddr_t addr; 85996f2e892SBill Paul { 86096f2e892SBill Paul u_int32_t idx, bit, data, crc; 86196f2e892SBill Paul 86296f2e892SBill Paul /* Compute CRC for the address value. */ 86396f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 86496f2e892SBill Paul 86596f2e892SBill Paul for (idx = 0; idx < 6; idx++) { 86696f2e892SBill Paul for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) 86796f2e892SBill Paul crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0); 86896f2e892SBill Paul } 86996f2e892SBill Paul 87096f2e892SBill Paul /* The hash table on the PNIC II is only 128 bits wide. */ 87196f2e892SBill Paul if (DC_IS_PNICII(sc)) 87296f2e892SBill Paul return (crc & ((1 << DC_BITS_PNIC_II) - 1)); 87396f2e892SBill Paul 87496f2e892SBill Paul return (crc & ((1 << DC_BITS) - 1)); 87596f2e892SBill Paul } 87696f2e892SBill Paul 87796f2e892SBill Paul /* 87896f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 87996f2e892SBill Paul */ 88096f2e892SBill Paul static u_int32_t dc_crc_be(addr) 88196f2e892SBill Paul caddr_t addr; 88296f2e892SBill Paul { 88396f2e892SBill Paul u_int32_t crc, carry; 88496f2e892SBill Paul int i, j; 88596f2e892SBill Paul u_int8_t c; 88696f2e892SBill Paul 88796f2e892SBill Paul /* Compute CRC for the address value. */ 88896f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 88996f2e892SBill Paul 89096f2e892SBill Paul for (i = 0; i < 6; i++) { 89196f2e892SBill Paul c = *(addr + i); 89296f2e892SBill Paul for (j = 0; j < 8; j++) { 89396f2e892SBill Paul carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01); 89496f2e892SBill Paul crc <<= 1; 89596f2e892SBill Paul c >>= 1; 89696f2e892SBill Paul if (carry) 89796f2e892SBill Paul crc = (crc ^ 0x04c11db6) | carry; 89896f2e892SBill Paul } 89996f2e892SBill Paul } 90096f2e892SBill Paul 90196f2e892SBill Paul /* return the filter bit position */ 90296f2e892SBill Paul return((crc >> 26) & 0x0000003F); 90396f2e892SBill Paul } 90496f2e892SBill Paul 90596f2e892SBill Paul /* 90696f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 90796f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 90896f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 90996f2e892SBill Paul * 91096f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 91196f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 91296f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 91396f2e892SBill Paul * we need that too. 91496f2e892SBill Paul */ 91596f2e892SBill Paul void dc_setfilt_21143(sc) 91696f2e892SBill Paul struct dc_softc *sc; 91796f2e892SBill Paul { 91896f2e892SBill Paul struct dc_desc *sframe; 91996f2e892SBill Paul u_int32_t h, *sp; 92096f2e892SBill Paul struct ifmultiaddr *ifma; 92196f2e892SBill Paul struct ifnet *ifp; 92296f2e892SBill Paul int i; 92396f2e892SBill Paul 92496f2e892SBill Paul ifp = &sc->arpcom.ac_if; 92596f2e892SBill Paul 92696f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 92796f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 92896f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 92996f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 93096f2e892SBill Paul sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf; 93196f2e892SBill Paul bzero((char *)sp, DC_SFRAME_LEN); 93296f2e892SBill Paul 93396f2e892SBill Paul sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf); 93496f2e892SBill Paul sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK | 93596f2e892SBill Paul DC_FILTER_HASHPERF | DC_TXCTL_FINT; 93696f2e892SBill Paul 93796f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf; 93896f2e892SBill Paul 93996f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 94096f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 94196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 94296f2e892SBill Paul else 94396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 94496f2e892SBill Paul 94596f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 94696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 94796f2e892SBill Paul else 94896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 94996f2e892SBill Paul 95096f2e892SBill Paul for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL; 95196f2e892SBill Paul ifma = ifma->ifma_link.le_next) { 95296f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 95396f2e892SBill Paul continue; 95496f2e892SBill Paul h = dc_crc_le(sc, 95596f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 95696f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 95796f2e892SBill Paul } 95896f2e892SBill Paul 95996f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 96096f2e892SBill Paul h = dc_crc_le(sc, (caddr_t)ðerbroadcastaddr); 96196f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 96296f2e892SBill Paul } 96396f2e892SBill Paul 96496f2e892SBill Paul /* Set our MAC address */ 96596f2e892SBill Paul sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0]; 96696f2e892SBill Paul sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1]; 96796f2e892SBill Paul sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2]; 96896f2e892SBill Paul 96996f2e892SBill Paul sframe->dc_status = DC_TXSTAT_OWN; 97096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 97196f2e892SBill Paul 97296f2e892SBill Paul /* 97396f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 97496f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 97596f2e892SBill Paul * before proceeding, just so it has time to swallow its 97696f2e892SBill Paul * medicine. 97796f2e892SBill Paul */ 97896f2e892SBill Paul DELAY(10000); 97996f2e892SBill Paul 98096f2e892SBill Paul ifp->if_timer = 5; 98196f2e892SBill Paul 98296f2e892SBill Paul return; 98396f2e892SBill Paul } 98496f2e892SBill Paul 98596f2e892SBill Paul void dc_setfilt_admtek(sc) 98696f2e892SBill Paul struct dc_softc *sc; 98796f2e892SBill Paul { 98896f2e892SBill Paul struct ifnet *ifp; 98996f2e892SBill Paul int h = 0; 99096f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 99196f2e892SBill Paul struct ifmultiaddr *ifma; 99296f2e892SBill Paul 99396f2e892SBill Paul ifp = &sc->arpcom.ac_if; 99496f2e892SBill Paul 99596f2e892SBill Paul /* Init our MAC address */ 99696f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 99796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 99896f2e892SBill Paul 99996f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 100096f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 100196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 100296f2e892SBill Paul else 100396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 100496f2e892SBill Paul 100596f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 100696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 100796f2e892SBill Paul else 100896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 100996f2e892SBill Paul 101096f2e892SBill Paul /* first, zot all the existing hash bits */ 101196f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 101296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 101396f2e892SBill Paul 101496f2e892SBill Paul /* 101596f2e892SBill Paul * If we're already in promisc or allmulti mode, we 101696f2e892SBill Paul * don't have to bother programming the multicast filter. 101796f2e892SBill Paul */ 101896f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 101996f2e892SBill Paul return; 102096f2e892SBill Paul 102196f2e892SBill Paul /* now program new ones */ 102296f2e892SBill Paul for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL; 102396f2e892SBill Paul ifma = ifma->ifma_link.le_next) { 102496f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 102596f2e892SBill Paul continue; 102696f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 102796f2e892SBill Paul if (h < 32) 102896f2e892SBill Paul hashes[0] |= (1 << h); 102996f2e892SBill Paul else 103096f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 103196f2e892SBill Paul } 103296f2e892SBill Paul 103396f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 103496f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 103596f2e892SBill Paul 103696f2e892SBill Paul return; 103796f2e892SBill Paul } 103896f2e892SBill Paul 103996f2e892SBill Paul void dc_setfilt_asix(sc) 104096f2e892SBill Paul struct dc_softc *sc; 104196f2e892SBill Paul { 104296f2e892SBill Paul struct ifnet *ifp; 104396f2e892SBill Paul int h = 0; 104496f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 104596f2e892SBill Paul struct ifmultiaddr *ifma; 104696f2e892SBill Paul 104796f2e892SBill Paul ifp = &sc->arpcom.ac_if; 104896f2e892SBill Paul 104996f2e892SBill Paul /* Init our MAC address */ 105096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 105196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 105296f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 105396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 105496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 105596f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 105696f2e892SBill Paul 105796f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 105896f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 105996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 106096f2e892SBill Paul else 106196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 106296f2e892SBill Paul 106396f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 106496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 106596f2e892SBill Paul else 106696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 106796f2e892SBill Paul 106896f2e892SBill Paul /* 106996f2e892SBill Paul * The ASIX chip has a special bit to enable reception 107096f2e892SBill Paul * of broadcast frames. 107196f2e892SBill Paul */ 107296f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 107396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 107496f2e892SBill Paul else 107596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 107696f2e892SBill Paul 107796f2e892SBill Paul /* first, zot all the existing hash bits */ 107896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 107996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 108096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 108196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 108296f2e892SBill Paul 108396f2e892SBill Paul /* 108496f2e892SBill Paul * If we're already in promisc or allmulti mode, we 108596f2e892SBill Paul * don't have to bother programming the multicast filter. 108696f2e892SBill Paul */ 108796f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 108896f2e892SBill Paul return; 108996f2e892SBill Paul 109096f2e892SBill Paul /* now program new ones */ 109196f2e892SBill Paul for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL; 109296f2e892SBill Paul ifma = ifma->ifma_link.le_next) { 109396f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 109496f2e892SBill Paul continue; 109596f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 109696f2e892SBill Paul if (h < 32) 109796f2e892SBill Paul hashes[0] |= (1 << h); 109896f2e892SBill Paul else 109996f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 110096f2e892SBill Paul } 110196f2e892SBill Paul 110296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 110396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 110496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 110596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 110696f2e892SBill Paul 110796f2e892SBill Paul return; 110896f2e892SBill Paul } 110996f2e892SBill Paul 111096f2e892SBill Paul static void dc_setfilt(sc) 111196f2e892SBill Paul struct dc_softc *sc; 111296f2e892SBill Paul { 111396f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 111496f2e892SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc)) 111596f2e892SBill Paul dc_setfilt_21143(sc); 111696f2e892SBill Paul 111796f2e892SBill Paul if (DC_IS_ASIX(sc)) 111896f2e892SBill Paul dc_setfilt_asix(sc); 111996f2e892SBill Paul 112096f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 112196f2e892SBill Paul dc_setfilt_admtek(sc); 112296f2e892SBill Paul 112396f2e892SBill Paul return; 112496f2e892SBill Paul } 112596f2e892SBill Paul 112696f2e892SBill Paul /* 112796f2e892SBill Paul * In order to fiddle with the 112896f2e892SBill Paul * 'full-duplex' and '100Mbps' bits in the netconfig register, we 112996f2e892SBill Paul * first have to put the transmit and/or receive logic in the idle state. 113096f2e892SBill Paul */ 113196f2e892SBill Paul static void dc_setcfg(sc, media) 113296f2e892SBill Paul struct dc_softc *sc; 113396f2e892SBill Paul int media; 113496f2e892SBill Paul { 113596f2e892SBill Paul int i, restart = 0; 113696f2e892SBill Paul u_int32_t isr; 113796f2e892SBill Paul 113896f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 113996f2e892SBill Paul return; 114096f2e892SBill Paul 114196f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) { 114296f2e892SBill Paul restart = 1; 114396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)); 114496f2e892SBill Paul 114596f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 114696f2e892SBill Paul DELAY(10); 114796f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 114896f2e892SBill Paul if (isr & DC_ISR_TX_IDLE || 114996f2e892SBill Paul (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED) 115096f2e892SBill Paul break; 115196f2e892SBill Paul } 115296f2e892SBill Paul 115396f2e892SBill Paul if (i == DC_TIMEOUT) 115496f2e892SBill Paul printf("dc%d: failed to force tx and " 115596f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 115696f2e892SBill Paul 115796f2e892SBill Paul } 115896f2e892SBill Paul 115996f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 116096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 116196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 116296f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 116396f2e892SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 116496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 116596f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 116696f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 116796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 116896f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 116996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 117096f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 117196f2e892SBill Paul } else { 117296f2e892SBill Paul if (DC_IS_PNIC(sc)) { 117396f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 117496f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 117596f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 117696f2e892SBill Paul } 117796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL| 117896f2e892SBill Paul DC_NETCFG_PCS|DC_NETCFG_SCRAMBLER); 117996f2e892SBill Paul } 118096f2e892SBill Paul } 118196f2e892SBill Paul 118296f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 118396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 118496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 118596f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 118696f2e892SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 118796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 118896f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 118996f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 119096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 119196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 119296f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 119396f2e892SBill Paul } else { 119496f2e892SBill Paul if (DC_IS_PNIC(sc)) { 119596f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 119696f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 119796f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 119896f2e892SBill Paul } 119996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 120096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 120196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 120296f2e892SBill Paul } 120396f2e892SBill Paul } 120496f2e892SBill Paul 120596f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 120696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 120796f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 120896f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 120996f2e892SBill Paul } else { 121096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 121196f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 121296f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 121396f2e892SBill Paul } 121496f2e892SBill Paul 121596f2e892SBill Paul if (restart) 121696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON); 121796f2e892SBill Paul 121896f2e892SBill Paul return; 121996f2e892SBill Paul } 122096f2e892SBill Paul 122196f2e892SBill Paul static void dc_reset(sc) 122296f2e892SBill Paul struct dc_softc *sc; 122396f2e892SBill Paul { 122496f2e892SBill Paul register int i; 122596f2e892SBill Paul 122696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 122796f2e892SBill Paul 122896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 122996f2e892SBill Paul DELAY(10); 123096f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 123196f2e892SBill Paul break; 123296f2e892SBill Paul } 123396f2e892SBill Paul 123496f2e892SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc)) { 123596f2e892SBill Paul DELAY(10000); 123696f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 123796f2e892SBill Paul i = 0; 123896f2e892SBill Paul } 123996f2e892SBill Paul 124096f2e892SBill Paul if (i == DC_TIMEOUT) 124196f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 124296f2e892SBill Paul 124396f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 124496f2e892SBill Paul DELAY(1000); 124596f2e892SBill Paul 124696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 124796f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 124896f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 124996f2e892SBill Paul 125091cc2adbSBill Paul /* 125191cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 125291cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 125391cc2adbSBill Paul * into a state where it will never come out of reset 125491cc2adbSBill Paul * until we reset the whole chip again. 125591cc2adbSBill Paul */ 125691cc2adbSBill Paul if (DC_IS_INTEL(sc)) 125791cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 125891cc2adbSBill Paul 125996f2e892SBill Paul return; 126096f2e892SBill Paul } 126196f2e892SBill Paul 126296f2e892SBill Paul static struct dc_type *dc_devtype(dev) 126396f2e892SBill Paul device_t dev; 126496f2e892SBill Paul { 126596f2e892SBill Paul struct dc_type *t; 126696f2e892SBill Paul u_int32_t rev; 126796f2e892SBill Paul 126896f2e892SBill Paul t = dc_devs; 126996f2e892SBill Paul 127096f2e892SBill Paul while(t->dc_name != NULL) { 127196f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 127296f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 127396f2e892SBill Paul /* Check the PCI revision */ 127496f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 127596f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 127696f2e892SBill Paul rev >= DC_REVISION_98713A) 127796f2e892SBill Paul t++; 127896f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 127996f2e892SBill Paul rev >= DC_REVISION_98713A) 128096f2e892SBill Paul t++; 128196f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 128296f2e892SBill Paul rev >= DC_REVISION_98725) 128396f2e892SBill Paul t++; 128496f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 128596f2e892SBill Paul rev >= DC_REVISION_88141) 128696f2e892SBill Paul t++; 128796f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 128896f2e892SBill Paul rev >= DC_REVISION_82C169) 128996f2e892SBill Paul t++; 129096f2e892SBill Paul return(t); 129196f2e892SBill Paul } 129296f2e892SBill Paul t++; 129396f2e892SBill Paul } 129496f2e892SBill Paul 129596f2e892SBill Paul return(NULL); 129696f2e892SBill Paul } 129796f2e892SBill Paul 129896f2e892SBill Paul /* 129996f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 130096f2e892SBill Paul * IDs against our list and return a device name if we find a match. 130196f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 130296f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 130396f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 130496f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 130596f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 130696f2e892SBill Paul */ 130796f2e892SBill Paul static int dc_probe(dev) 130896f2e892SBill Paul device_t dev; 130996f2e892SBill Paul { 131096f2e892SBill Paul struct dc_type *t; 131196f2e892SBill Paul 131296f2e892SBill Paul t = dc_devtype(dev); 131396f2e892SBill Paul 131496f2e892SBill Paul if (t != NULL) { 131596f2e892SBill Paul device_set_desc(dev, t->dc_name); 131696f2e892SBill Paul return(0); 131796f2e892SBill Paul } 131896f2e892SBill Paul 131996f2e892SBill Paul return(ENXIO); 132096f2e892SBill Paul } 132196f2e892SBill Paul 132296f2e892SBill Paul static void dc_acpi(dev) 132396f2e892SBill Paul device_t dev; 132496f2e892SBill Paul { 132596f2e892SBill Paul u_int32_t r, cptr; 132696f2e892SBill Paul int unit; 132796f2e892SBill Paul 132896f2e892SBill Paul unit = device_get_unit(dev); 132996f2e892SBill Paul 133096f2e892SBill Paul /* Find the location of the capabilities block */ 133196f2e892SBill Paul cptr = pci_read_config(dev, DC_PCI_CCAP, 4) & 0xFF; 133296f2e892SBill Paul 133396f2e892SBill Paul r = pci_read_config(dev, cptr, 4) & 0xFF; 133496f2e892SBill Paul if (r == 0x01) { 133596f2e892SBill Paul 133696f2e892SBill Paul r = pci_read_config(dev, cptr + 4, 4); 133796f2e892SBill Paul if (r & DC_PSTATE_D3) { 133896f2e892SBill Paul u_int32_t iobase, membase, irq; 133996f2e892SBill Paul 134096f2e892SBill Paul /* Save important PCI config data. */ 134196f2e892SBill Paul iobase = pci_read_config(dev, DC_PCI_CFBIO, 4); 134296f2e892SBill Paul membase = pci_read_config(dev, DC_PCI_CFBMA, 4); 134396f2e892SBill Paul irq = pci_read_config(dev, DC_PCI_CFIT, 4); 134496f2e892SBill Paul 134596f2e892SBill Paul /* Reset the power state. */ 134696f2e892SBill Paul printf("dc%d: chip is in D%d power mode " 134796f2e892SBill Paul "-- setting to D0\n", unit, r & DC_PSTATE_D3); 134896f2e892SBill Paul r &= 0xFFFFFFFC; 134996f2e892SBill Paul pci_write_config(dev, cptr + 4, r, 4); 135096f2e892SBill Paul 135196f2e892SBill Paul /* Restore PCI config data. */ 135296f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBIO, iobase, 4); 135396f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBMA, membase, 4); 135496f2e892SBill Paul pci_write_config(dev, DC_PCI_CFIT, irq, 4); 135596f2e892SBill Paul } 135696f2e892SBill Paul } 135796f2e892SBill Paul return; 135896f2e892SBill Paul } 135996f2e892SBill Paul 136096f2e892SBill Paul /* 136196f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 136296f2e892SBill Paul * setup and ethernet/BPF attach. 136396f2e892SBill Paul */ 136496f2e892SBill Paul static int dc_attach(dev) 136596f2e892SBill Paul device_t dev; 136696f2e892SBill Paul { 136796f2e892SBill Paul int s; 136896f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 136996f2e892SBill Paul u_int32_t command; 137096f2e892SBill Paul struct dc_softc *sc; 137196f2e892SBill Paul struct ifnet *ifp; 137296f2e892SBill Paul u_int32_t revision; 137396f2e892SBill Paul int unit, error = 0, rid, mac_offset; 137496f2e892SBill Paul 137596f2e892SBill Paul s = splimp(); 137696f2e892SBill Paul 137796f2e892SBill Paul sc = device_get_softc(dev); 137896f2e892SBill Paul unit = device_get_unit(dev); 137996f2e892SBill Paul bzero(sc, sizeof(struct dc_softc)); 138096f2e892SBill Paul 138196f2e892SBill Paul /* 138296f2e892SBill Paul * Handle power management nonsense. 138396f2e892SBill Paul */ 138496f2e892SBill Paul dc_acpi(dev); 138596f2e892SBill Paul 138696f2e892SBill Paul /* 138796f2e892SBill Paul * Map control/status registers. 138896f2e892SBill Paul */ 138996f2e892SBill Paul command = pci_read_config(dev, PCI_COMMAND_STATUS_REG, 4); 139096f2e892SBill Paul command |= (PCIM_CMD_PORTEN|PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN); 139196f2e892SBill Paul pci_write_config(dev, PCI_COMMAND_STATUS_REG, command, 4); 139296f2e892SBill Paul command = pci_read_config(dev, PCI_COMMAND_STATUS_REG, 4); 139396f2e892SBill Paul 139496f2e892SBill Paul #ifdef DC_USEIOSPACE 139596f2e892SBill Paul if (!(command & PCIM_CMD_PORTEN)) { 139696f2e892SBill Paul printf("dc%d: failed to enable I/O ports!\n", unit); 139796f2e892SBill Paul error = ENXIO; 139896f2e892SBill Paul goto fail; 139996f2e892SBill Paul } 140096f2e892SBill Paul #else 140196f2e892SBill Paul if (!(command & PCIM_CMD_MEMEN)) { 140296f2e892SBill Paul printf("dc%d: failed to enable memory mapping!\n", unit); 140396f2e892SBill Paul error = ENXIO; 140496f2e892SBill Paul goto fail; 140596f2e892SBill Paul } 140696f2e892SBill Paul #endif 140796f2e892SBill Paul 140896f2e892SBill Paul rid = DC_RID; 140996f2e892SBill Paul sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid, 141096f2e892SBill Paul 0, ~0, 1, RF_ACTIVE); 141196f2e892SBill Paul 141296f2e892SBill Paul if (sc->dc_res == NULL) { 141396f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 141496f2e892SBill Paul error = ENXIO; 141596f2e892SBill Paul goto fail; 141696f2e892SBill Paul } 141796f2e892SBill Paul 141896f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 141996f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 142096f2e892SBill Paul 142196f2e892SBill Paul /* Allocate interrupt */ 142296f2e892SBill Paul rid = 0; 142396f2e892SBill Paul sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 142496f2e892SBill Paul RF_SHAREABLE | RF_ACTIVE); 142596f2e892SBill Paul 142696f2e892SBill Paul if (sc->dc_irq == NULL) { 142796f2e892SBill Paul printf("dc%d: couldn't map interrupt\n", unit); 142896f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 142996f2e892SBill Paul error = ENXIO; 143096f2e892SBill Paul goto fail; 143196f2e892SBill Paul } 143296f2e892SBill Paul 143396f2e892SBill Paul error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET, 143496f2e892SBill Paul dc_intr, sc, &sc->dc_intrhand); 143596f2e892SBill Paul 143696f2e892SBill Paul if (error) { 143796f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 143896f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 143996f2e892SBill Paul printf("dc%d: couldn't set up irq\n", unit); 144096f2e892SBill Paul goto fail; 144196f2e892SBill Paul } 144296f2e892SBill Paul 144396f2e892SBill Paul /* Need this info to decide on a chip type. */ 144496f2e892SBill Paul sc->dc_info = dc_devtype(dev); 144596f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 144696f2e892SBill Paul 144796f2e892SBill Paul switch(sc->dc_info->dc_did) { 144896f2e892SBill Paul case DC_DEVICEID_21143: 144996f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 145096f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 145196f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 145296f2e892SBill Paul break; 145396f2e892SBill Paul case DC_DEVICEID_DM9100: 145496f2e892SBill Paul case DC_DEVICEID_DM9102: 145596f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 145696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 145796f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 145896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 145996f2e892SBill Paul break; 146096f2e892SBill Paul case DC_DEVICEID_AL981: 146196f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 146296f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 146396f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 146496f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 146596f2e892SBill Paul break; 146696f2e892SBill Paul case DC_DEVICEID_AN985: 146796f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 146896f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 146996f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 147096f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 147196f2e892SBill Paul break; 147296f2e892SBill Paul case DC_DEVICEID_98713: 147396f2e892SBill Paul case DC_DEVICEID_98713_CP: 147496f2e892SBill Paul if (revision < DC_REVISION_98713A) { 147596f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 147696f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 147796f2e892SBill Paul } 147896f2e892SBill Paul if (revision >= DC_REVISION_98713A) 147996f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 148096f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 148196f2e892SBill Paul break; 148296f2e892SBill Paul case DC_DEVICEID_987x5: 148396f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 148496f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 148596f2e892SBill Paul break; 148696f2e892SBill Paul case DC_DEVICEID_82C115: 148796f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 148896f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 148996f2e892SBill Paul break; 149096f2e892SBill Paul case DC_DEVICEID_82C168: 149196f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 149291cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS; 149396f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 149496f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 149596f2e892SBill Paul if (revision < DC_REVISION_82C169) 149696f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 149796f2e892SBill Paul break; 149896f2e892SBill Paul case DC_DEVICEID_AX88140A: 149996f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 150096f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG; 150196f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 150296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 150396f2e892SBill Paul break; 150496f2e892SBill Paul default: 150596f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 150696f2e892SBill Paul sc->dc_info->dc_did); 150796f2e892SBill Paul break; 150896f2e892SBill Paul } 150996f2e892SBill Paul 151096f2e892SBill Paul /* Save the cache line size. */ 151196f2e892SBill Paul sc->dc_cachesize = pci_read_config(dev, DC_PCI_CFLT, 4) & 0xFF; 151296f2e892SBill Paul 151396f2e892SBill Paul /* Reset the adapter. */ 151496f2e892SBill Paul dc_reset(sc); 151596f2e892SBill Paul 151696f2e892SBill Paul /* Take 21143 out of snooze mode */ 151796f2e892SBill Paul if (DC_IS_INTEL(sc)) { 151896f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 151996f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE); 152096f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 152196f2e892SBill Paul } 152296f2e892SBill Paul 152396f2e892SBill Paul /* 152496f2e892SBill Paul * Try to learn something about the supported media. 152596f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 152696f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 152796f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 152896f2e892SBill Paul * Intel 21143. 152996f2e892SBill Paul */ 153096f2e892SBill Paul if (DC_IS_INTEL(sc)) { 153196f2e892SBill Paul u_int32_t media, cwuc; 153296f2e892SBill Paul cwuc = pci_read_config(dev, DC_PCI_CWUC, 4); 153396f2e892SBill Paul cwuc |= DC_CWUC_FORCE_WUL; 153496f2e892SBill Paul pci_write_config(dev, DC_PCI_CWUC, cwuc, 4); 153596f2e892SBill Paul DELAY(10000); 153696f2e892SBill Paul media = pci_read_config(dev, DC_PCI_CWUC, 4); 153796f2e892SBill Paul cwuc &= ~DC_CWUC_FORCE_WUL; 153896f2e892SBill Paul pci_write_config(dev, DC_PCI_CWUC, cwuc, 4); 153996f2e892SBill Paul DELAY(10000); 154096f2e892SBill Paul if (media & DC_CWUC_MII_ABILITY) 154196f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 154296f2e892SBill Paul if (media & DC_CWUC_SYM_ABILITY) 154396f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 154496f2e892SBill Paul /* 154596f2e892SBill Paul * If none of the bits are set, then this NIC 154696f2e892SBill Paul * isn't meant to support 'wake up LAN' mode. 154796f2e892SBill Paul * This is usually only the case on multiport 154896f2e892SBill Paul * cards, and these cards almost always have 154996f2e892SBill Paul * MII transceivers. 155096f2e892SBill Paul */ 155196f2e892SBill Paul if (media == 0) 155296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 155396f2e892SBill Paul } else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 155496f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 155596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 155696f2e892SBill Paul else 155796f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 155896f2e892SBill Paul } else if (!sc->dc_pmode) 155996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 156096f2e892SBill Paul 156196f2e892SBill Paul /* 156296f2e892SBill Paul * Get station address from the EEPROM. 156396f2e892SBill Paul */ 156496f2e892SBill Paul switch(sc->dc_type) { 156596f2e892SBill Paul case DC_TYPE_98713: 156696f2e892SBill Paul case DC_TYPE_98713A: 156796f2e892SBill Paul case DC_TYPE_987x5: 156896f2e892SBill Paul case DC_TYPE_PNICII: 156996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 157096f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 157196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 157296f2e892SBill Paul break; 157396f2e892SBill Paul case DC_TYPE_PNIC: 157496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 157596f2e892SBill Paul break; 157696f2e892SBill Paul case DC_TYPE_DM9102: 157796f2e892SBill Paul case DC_TYPE_21143: 157896f2e892SBill Paul case DC_TYPE_ASIX: 157996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 158096f2e892SBill Paul break; 158196f2e892SBill Paul case DC_TYPE_AL981: 158296f2e892SBill Paul case DC_TYPE_AN985: 158396f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0); 158496f2e892SBill Paul break; 158596f2e892SBill Paul default: 158696f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 158796f2e892SBill Paul break; 158896f2e892SBill Paul } 158996f2e892SBill Paul 159096f2e892SBill Paul /* 159196f2e892SBill Paul * A 21143 or clone chip was detected. Inform the world. 159296f2e892SBill Paul */ 159396f2e892SBill Paul printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":"); 159496f2e892SBill Paul 159596f2e892SBill Paul sc->dc_unit = unit; 159696f2e892SBill Paul bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 159796f2e892SBill Paul 159896f2e892SBill Paul sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF, 159996f2e892SBill Paul M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0); 160096f2e892SBill Paul 160196f2e892SBill Paul if (sc->dc_ldata == NULL) { 160296f2e892SBill Paul printf("dc%d: no memory for list buffers!\n", unit); 160396f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 160496f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 160596f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 160696f2e892SBill Paul error = ENXIO; 160796f2e892SBill Paul goto fail; 160896f2e892SBill Paul } 160996f2e892SBill Paul 161096f2e892SBill Paul bzero(sc->dc_ldata, sizeof(struct dc_list_data)); 161196f2e892SBill Paul 161296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 161396f2e892SBill Paul ifp->if_softc = sc; 161496f2e892SBill Paul ifp->if_unit = unit; 161596f2e892SBill Paul ifp->if_name = "dc"; 161696f2e892SBill Paul ifp->if_mtu = ETHERMTU; 161796f2e892SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 161896f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 161996f2e892SBill Paul ifp->if_output = ether_output; 162096f2e892SBill Paul ifp->if_start = dc_start; 162196f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 162296f2e892SBill Paul ifp->if_init = dc_init; 162396f2e892SBill Paul ifp->if_baudrate = 10000000; 162496f2e892SBill Paul ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1; 162596f2e892SBill Paul 162696f2e892SBill Paul /* 162796f2e892SBill Paul * Do MII setup. 162896f2e892SBill Paul */ 162996f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 163096f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 163196f2e892SBill Paul 163296f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 163396f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 163496f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 163596f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 163696f2e892SBill Paul error = 0; 163796f2e892SBill Paul } 163896f2e892SBill Paul 163996f2e892SBill Paul if (error) { 164096f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 164196f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 164296f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 164396f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 164496f2e892SBill Paul error = ENXIO; 164596f2e892SBill Paul goto fail; 164696f2e892SBill Paul } 164796f2e892SBill Paul 164896f2e892SBill Paul /* 164996f2e892SBill Paul * Call MI attach routines. 165096f2e892SBill Paul */ 165196f2e892SBill Paul if_attach(ifp); 165296f2e892SBill Paul ether_ifattach(ifp); 165396f2e892SBill Paul callout_handle_init(&sc->dc_stat_ch); 165496f2e892SBill Paul 165596f2e892SBill Paul bpfattach(ifp, DLT_EN10MB, sizeof(struct ether_header)); 165696f2e892SBill Paul 165796f2e892SBill Paul fail: 165896f2e892SBill Paul splx(s); 165996f2e892SBill Paul 166096f2e892SBill Paul return(error); 166196f2e892SBill Paul } 166296f2e892SBill Paul 166396f2e892SBill Paul static int dc_detach(dev) 166496f2e892SBill Paul device_t dev; 166596f2e892SBill Paul { 166696f2e892SBill Paul struct dc_softc *sc; 166796f2e892SBill Paul struct ifnet *ifp; 166896f2e892SBill Paul int s; 166996f2e892SBill Paul 167096f2e892SBill Paul s = splimp(); 167196f2e892SBill Paul 167296f2e892SBill Paul sc = device_get_softc(dev); 167396f2e892SBill Paul ifp = &sc->arpcom.ac_if; 167496f2e892SBill Paul 167596f2e892SBill Paul dc_stop(sc); 167696f2e892SBill Paul if_detach(ifp); 167796f2e892SBill Paul 167896f2e892SBill Paul bus_generic_detach(dev); 167996f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 168096f2e892SBill Paul 168196f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 168296f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 168396f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 168496f2e892SBill Paul 168596f2e892SBill Paul contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF); 168696f2e892SBill Paul if (sc->dc_pnic_rx_buf != NULL) 168796f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 168896f2e892SBill Paul 168996f2e892SBill Paul splx(s); 169096f2e892SBill Paul 169196f2e892SBill Paul return(0); 169296f2e892SBill Paul } 169396f2e892SBill Paul 169496f2e892SBill Paul /* 169596f2e892SBill Paul * Initialize the transmit descriptors. 169696f2e892SBill Paul */ 169796f2e892SBill Paul static int dc_list_tx_init(sc) 169896f2e892SBill Paul struct dc_softc *sc; 169996f2e892SBill Paul { 170096f2e892SBill Paul struct dc_chain_data *cd; 170196f2e892SBill Paul struct dc_list_data *ld; 170296f2e892SBill Paul int i; 170396f2e892SBill Paul 170496f2e892SBill Paul cd = &sc->dc_cdata; 170596f2e892SBill Paul ld = sc->dc_ldata; 170696f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 170796f2e892SBill Paul if (i == (DC_TX_LIST_CNT - 1)) { 170896f2e892SBill Paul ld->dc_tx_list[i].dc_next = 170996f2e892SBill Paul vtophys(&ld->dc_tx_list[0]); 171096f2e892SBill Paul } else { 171196f2e892SBill Paul ld->dc_tx_list[i].dc_next = 171296f2e892SBill Paul vtophys(&ld->dc_tx_list[i + 1]); 171396f2e892SBill Paul } 171496f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 171596f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 171696f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 171796f2e892SBill Paul } 171896f2e892SBill Paul 171996f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 172096f2e892SBill Paul 172196f2e892SBill Paul return(0); 172296f2e892SBill Paul } 172396f2e892SBill Paul 172496f2e892SBill Paul 172596f2e892SBill Paul /* 172696f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 172796f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 172896f2e892SBill Paul * points back to the first. 172996f2e892SBill Paul */ 173096f2e892SBill Paul static int dc_list_rx_init(sc) 173196f2e892SBill Paul struct dc_softc *sc; 173296f2e892SBill Paul { 173396f2e892SBill Paul struct dc_chain_data *cd; 173496f2e892SBill Paul struct dc_list_data *ld; 173596f2e892SBill Paul int i; 173696f2e892SBill Paul 173796f2e892SBill Paul cd = &sc->dc_cdata; 173896f2e892SBill Paul ld = sc->dc_ldata; 173996f2e892SBill Paul 174096f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 174196f2e892SBill Paul if (dc_newbuf(sc, i, NULL) == ENOBUFS) 174296f2e892SBill Paul return(ENOBUFS); 174396f2e892SBill Paul if (i == (DC_RX_LIST_CNT - 1)) { 174496f2e892SBill Paul ld->dc_rx_list[i].dc_next = 174596f2e892SBill Paul vtophys(&ld->dc_rx_list[0]); 174696f2e892SBill Paul } else { 174796f2e892SBill Paul ld->dc_rx_list[i].dc_next = 174896f2e892SBill Paul vtophys(&ld->dc_rx_list[i + 1]); 174996f2e892SBill Paul } 175096f2e892SBill Paul } 175196f2e892SBill Paul 175296f2e892SBill Paul cd->dc_rx_prod = 0; 175396f2e892SBill Paul 175496f2e892SBill Paul return(0); 175596f2e892SBill Paul } 175696f2e892SBill Paul 175796f2e892SBill Paul /* 175896f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 175996f2e892SBill Paul */ 176096f2e892SBill Paul static int dc_newbuf(sc, i, m) 176196f2e892SBill Paul struct dc_softc *sc; 176296f2e892SBill Paul int i; 176396f2e892SBill Paul struct mbuf *m; 176496f2e892SBill Paul { 176596f2e892SBill Paul struct mbuf *m_new = NULL; 176696f2e892SBill Paul struct dc_desc *c; 176796f2e892SBill Paul 176896f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 176996f2e892SBill Paul 177096f2e892SBill Paul if (m == NULL) { 177196f2e892SBill Paul MGETHDR(m_new, M_DONTWAIT, MT_DATA); 177296f2e892SBill Paul if (m_new == NULL) { 177396f2e892SBill Paul printf("dc%d: no memory for rx list " 177496f2e892SBill Paul "-- packet dropped!\n", sc->dc_unit); 177596f2e892SBill Paul return(ENOBUFS); 177696f2e892SBill Paul } 177796f2e892SBill Paul 177896f2e892SBill Paul MCLGET(m_new, M_DONTWAIT); 177996f2e892SBill Paul if (!(m_new->m_flags & M_EXT)) { 178096f2e892SBill Paul printf("dc%d: no memory for rx list " 178196f2e892SBill Paul "-- packet dropped!\n", sc->dc_unit); 178296f2e892SBill Paul m_freem(m_new); 178396f2e892SBill Paul return(ENOBUFS); 178496f2e892SBill Paul } 178596f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 178696f2e892SBill Paul } else { 178796f2e892SBill Paul m_new = m; 178896f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 178996f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 179096f2e892SBill Paul } 179196f2e892SBill Paul 179296f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 179396f2e892SBill Paul 179496f2e892SBill Paul /* 179596f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 179696f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 179796f2e892SBill Paul * 82c169 chips. 179896f2e892SBill Paul */ 179996f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 180096f2e892SBill Paul bzero((char *)mtod(m_new, char *), m_new->m_len); 180196f2e892SBill Paul 180296f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 180396f2e892SBill Paul c->dc_data = vtophys(mtod(m_new, caddr_t)); 180496f2e892SBill Paul c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN; 180596f2e892SBill Paul c->dc_status = DC_RXSTAT_OWN; 180696f2e892SBill Paul 180796f2e892SBill Paul return(0); 180896f2e892SBill Paul } 180996f2e892SBill Paul 181096f2e892SBill Paul /* 181196f2e892SBill Paul * Grrrrr. 181296f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 181396f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 181496f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 181596f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 181696f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 181796f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 181896f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 181996f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 182096f2e892SBill Paul * 182196f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 182296f2e892SBill Paul * Here's what we know: 182396f2e892SBill Paul * 182496f2e892SBill Paul * - We know there will always be somewhere between one and three extra 182596f2e892SBill Paul * descriptors uploaded. 182696f2e892SBill Paul * 182796f2e892SBill Paul * - We know the desired received frame will always be at the end of the 182896f2e892SBill Paul * total data upload. 182996f2e892SBill Paul * 183096f2e892SBill Paul * - We know the size of the desired received frame because it will be 183196f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 183296f2e892SBill Paul * 183396f2e892SBill Paul * Here's what we do: 183496f2e892SBill Paul * 183596f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 183696f2e892SBill Paul * This means that we know that the buffer contents should be all 183796f2e892SBill Paul * zeros, except for data uploaded by the chip. 183896f2e892SBill Paul * 183996f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 184096f2e892SBill Paul * ethernet CRC at the end. 184196f2e892SBill Paul * 184296f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 184396f2e892SBill Paul * 184496f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 184596f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 184696f2e892SBill Paul * This is the end of the received frame. We know we will encounter 184796f2e892SBill Paul * some data at the end of the frame because the CRC will always be 184896f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 184996f2e892SBill Paul * we won't be fooled. 185096f2e892SBill Paul * 185196f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 185296f2e892SBill Paul * that value from the current pointer location. This brings us 185396f2e892SBill Paul * to the start of the actual received packet. 185496f2e892SBill Paul * 185596f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 185696f2e892SBill Paul * frame length. 185796f2e892SBill Paul * 185896f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 185996f2e892SBill Paul * the time. 186096f2e892SBill Paul */ 186196f2e892SBill Paul 186296f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG) 186396f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx) 186496f2e892SBill Paul struct dc_softc *sc; 186596f2e892SBill Paul int idx; 186696f2e892SBill Paul { 186796f2e892SBill Paul struct dc_desc *cur_rx; 186896f2e892SBill Paul struct dc_desc *c = NULL; 186996f2e892SBill Paul struct mbuf *m = NULL; 187096f2e892SBill Paul unsigned char *ptr; 187196f2e892SBill Paul int i, total_len; 187296f2e892SBill Paul u_int32_t rxstat = 0; 187396f2e892SBill Paul 187496f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 187596f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 187696f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 187796f2e892SBill Paul bzero(ptr, sizeof(DC_RXLEN * 5)); 187896f2e892SBill Paul 187996f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 188096f2e892SBill Paul while (1) { 188196f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 188296f2e892SBill Paul rxstat = c->dc_status; 188396f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 188496f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 188596f2e892SBill Paul ptr += DC_RXLEN; 188696f2e892SBill Paul /* If this is the last buffer, break out. */ 188796f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 188896f2e892SBill Paul break; 188996f2e892SBill Paul dc_newbuf(sc, i, m); 189096f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 189196f2e892SBill Paul } 189296f2e892SBill Paul 189396f2e892SBill Paul /* Find the length of the actual receive frame. */ 189496f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 189596f2e892SBill Paul 189696f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 189796f2e892SBill Paul while(*ptr == 0x00) 189896f2e892SBill Paul ptr--; 189996f2e892SBill Paul 190096f2e892SBill Paul /* Round off. */ 190196f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 190296f2e892SBill Paul ptr -= 1; 190396f2e892SBill Paul 190496f2e892SBill Paul /* Now find the start of the frame. */ 190596f2e892SBill Paul ptr -= total_len; 190696f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 190796f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 190896f2e892SBill Paul 190996f2e892SBill Paul /* 191096f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 191196f2e892SBill Paul * the status word to make it look like a successful 191296f2e892SBill Paul * frame reception. 191396f2e892SBill Paul */ 191496f2e892SBill Paul dc_newbuf(sc, i, m); 191596f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 191696f2e892SBill Paul cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG; 191796f2e892SBill Paul 191896f2e892SBill Paul return; 191996f2e892SBill Paul } 192096f2e892SBill Paul 192196f2e892SBill Paul /* 192296f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 192396f2e892SBill Paul * the higher level protocols. 192496f2e892SBill Paul */ 192596f2e892SBill Paul static void dc_rxeof(sc) 192696f2e892SBill Paul struct dc_softc *sc; 192796f2e892SBill Paul { 192896f2e892SBill Paul struct ether_header *eh; 192996f2e892SBill Paul struct mbuf *m; 193096f2e892SBill Paul struct ifnet *ifp; 193196f2e892SBill Paul struct dc_desc *cur_rx; 193296f2e892SBill Paul int i, total_len = 0; 193396f2e892SBill Paul u_int32_t rxstat; 193496f2e892SBill Paul 193596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 193696f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 193796f2e892SBill Paul 193896f2e892SBill Paul while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) { 193996f2e892SBill Paul struct mbuf *m0 = NULL; 194096f2e892SBill Paul 194196f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 194296f2e892SBill Paul rxstat = cur_rx->dc_status; 194396f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 194496f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 194596f2e892SBill Paul 194696f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 194796f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 194896f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 194996f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 195096f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 195196f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 195296f2e892SBill Paul continue; 195396f2e892SBill Paul } 195496f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 195596f2e892SBill Paul rxstat = cur_rx->dc_status; 195696f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 195796f2e892SBill Paul } 195896f2e892SBill Paul } 195996f2e892SBill Paul 196096f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 196196f2e892SBill Paul 196296f2e892SBill Paul /* 196396f2e892SBill Paul * If an error occurs, update stats, clear the 196496f2e892SBill Paul * status word and leave the mbuf cluster in place: 196596f2e892SBill Paul * it should simply get re-used next time this descriptor 196696f2e892SBill Paul * comes up in the ring. 196796f2e892SBill Paul */ 196896f2e892SBill Paul if (rxstat & DC_RXSTAT_RXERR) { 196996f2e892SBill Paul ifp->if_ierrors++; 197096f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 197196f2e892SBill Paul ifp->if_collisions++; 197296f2e892SBill Paul dc_newbuf(sc, i, m); 197396f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 197496f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 197596f2e892SBill Paul continue; 197696f2e892SBill Paul } else { 197796f2e892SBill Paul dc_init(sc); 197896f2e892SBill Paul return; 197996f2e892SBill Paul } 198096f2e892SBill Paul } 198196f2e892SBill Paul 198296f2e892SBill Paul /* No errors; receive the packet. */ 198396f2e892SBill Paul total_len -= ETHER_CRC_LEN; 198496f2e892SBill Paul 198596f2e892SBill Paul m0 = m_devget(mtod(m, char *) - ETHER_ALIGN, 198696f2e892SBill Paul total_len + ETHER_ALIGN, 0, ifp, NULL); 198796f2e892SBill Paul dc_newbuf(sc, i, m); 198896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 198996f2e892SBill Paul if (m0 == NULL) { 199096f2e892SBill Paul ifp->if_ierrors++; 199196f2e892SBill Paul continue; 199296f2e892SBill Paul } 199396f2e892SBill Paul m_adj(m0, ETHER_ALIGN); 199496f2e892SBill Paul m = m0; 199596f2e892SBill Paul 199696f2e892SBill Paul ifp->if_ipackets++; 199796f2e892SBill Paul eh = mtod(m, struct ether_header *); 199896f2e892SBill Paul 199996f2e892SBill Paul /* 200096f2e892SBill Paul * Handle BPF listeners. Let the BPF user see the packet, but 200196f2e892SBill Paul * don't pass it up to the ether_input() layer unless it's 200296f2e892SBill Paul * a broadcast packet, multicast packet, matches our ethernet 200396f2e892SBill Paul * address or the interface is in promiscuous mode. 200496f2e892SBill Paul */ 200596f2e892SBill Paul if (ifp->if_bpf) { 200696f2e892SBill Paul bpf_mtap(ifp, m); 200796f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC && 200896f2e892SBill Paul (bcmp(eh->ether_dhost, sc->arpcom.ac_enaddr, 200996f2e892SBill Paul ETHER_ADDR_LEN) && 201096f2e892SBill Paul (eh->ether_dhost[0] & 1) == 0)) { 201196f2e892SBill Paul m_freem(m); 201296f2e892SBill Paul continue; 201396f2e892SBill Paul } 201496f2e892SBill Paul } 201596f2e892SBill Paul 201696f2e892SBill Paul /* Remove header from mbuf and pass it on. */ 201796f2e892SBill Paul m_adj(m, sizeof(struct ether_header)); 201896f2e892SBill Paul ether_input(ifp, eh, m); 201996f2e892SBill Paul } 202096f2e892SBill Paul 202196f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 202296f2e892SBill Paul 202396f2e892SBill Paul return; 202496f2e892SBill Paul } 202596f2e892SBill Paul 202696f2e892SBill Paul /* 202796f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 202896f2e892SBill Paul * the list buffers. 202996f2e892SBill Paul */ 203096f2e892SBill Paul 203196f2e892SBill Paul static void dc_txeof(sc) 203296f2e892SBill Paul struct dc_softc *sc; 203396f2e892SBill Paul { 203496f2e892SBill Paul struct dc_desc *cur_tx = NULL; 203596f2e892SBill Paul struct ifnet *ifp; 203696f2e892SBill Paul int idx; 203796f2e892SBill Paul 203896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 203996f2e892SBill Paul 204096f2e892SBill Paul /* Clear the timeout timer. */ 204196f2e892SBill Paul ifp->if_timer = 0; 204296f2e892SBill Paul 204396f2e892SBill Paul /* 204496f2e892SBill Paul * Go through our tx list and free mbufs for those 204596f2e892SBill Paul * frames that have been transmitted. 204696f2e892SBill Paul */ 204796f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 204896f2e892SBill Paul while(idx != sc->dc_cdata.dc_tx_prod) { 204996f2e892SBill Paul u_int32_t txstat; 205096f2e892SBill Paul 205196f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 205296f2e892SBill Paul txstat = cur_tx->dc_status; 205396f2e892SBill Paul 205496f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 205596f2e892SBill Paul break; 205696f2e892SBill Paul 205796f2e892SBill Paul if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) || 205896f2e892SBill Paul cur_tx->dc_ctl & DC_TXCTL_SETUP) { 205996f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 206096f2e892SBill Paul if (cur_tx->dc_ctl & DC_TXCTL_SETUP) { 206196f2e892SBill Paul /* 206296f2e892SBill Paul * Yes, the PNIC is so brain damaged 206396f2e892SBill Paul * that it will sometimes generate a TX 206496f2e892SBill Paul * underrun error while DMAing the RX 206596f2e892SBill Paul * filter setup frame. If we detect this, 206696f2e892SBill Paul * we have to send the setup frame again, 206796f2e892SBill Paul * or else the filter won't be programmed 206896f2e892SBill Paul * correctly. 206996f2e892SBill Paul */ 207096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 207196f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 207296f2e892SBill Paul dc_setfilt(sc); 207396f2e892SBill Paul } 207496f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 207596f2e892SBill Paul } 207696f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 207796f2e892SBill Paul continue; 207896f2e892SBill Paul } 207996f2e892SBill Paul 208096f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 208196f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 208296f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM| 208396f2e892SBill Paul DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST))) 208496f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 208596f2e892SBill Paul 208696f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 208796f2e892SBill Paul ifp->if_oerrors++; 208896f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 208996f2e892SBill Paul ifp->if_collisions++; 209096f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 209196f2e892SBill Paul ifp->if_collisions++; 209296f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 209396f2e892SBill Paul dc_init(sc); 209496f2e892SBill Paul return; 209596f2e892SBill Paul } 209696f2e892SBill Paul } 209796f2e892SBill Paul 209896f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 209996f2e892SBill Paul 210096f2e892SBill Paul ifp->if_opackets++; 210196f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 210296f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 210396f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 210496f2e892SBill Paul } 210596f2e892SBill Paul 210696f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 210796f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 210896f2e892SBill Paul } 210996f2e892SBill Paul 211096f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 211196f2e892SBill Paul if (cur_tx != NULL) 211296f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 211396f2e892SBill Paul 211496f2e892SBill Paul return; 211596f2e892SBill Paul } 211696f2e892SBill Paul 211796f2e892SBill Paul static void dc_tick(xsc) 211896f2e892SBill Paul void *xsc; 211996f2e892SBill Paul { 212096f2e892SBill Paul struct dc_softc *sc; 212196f2e892SBill Paul struct mii_data *mii; 212296f2e892SBill Paul struct ifnet *ifp; 212396f2e892SBill Paul int s; 212496f2e892SBill Paul u_int32_t r; 212596f2e892SBill Paul 212696f2e892SBill Paul s = splimp(); 212796f2e892SBill Paul 212896f2e892SBill Paul sc = xsc; 212996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 213096f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 213196f2e892SBill Paul 213296f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 213396f2e892SBill Paul r = CSR_READ_4(sc, DC_ISR); 213496f2e892SBill Paul if (DC_IS_INTEL(sc)) { 2135d675147eSBill Paul if (r & DC_ISR_LINKFAIL) 213696f2e892SBill Paul sc->dc_link = 0; 2137d675147eSBill Paul if (sc->dc_link == 0) 213896f2e892SBill Paul mii_tick(mii); 213996f2e892SBill Paul } else { 214096f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 214196f2e892SBill Paul sc->dc_cdata.dc_tx_prod == 0) 214296f2e892SBill Paul mii_tick(mii); 214396f2e892SBill Paul } 214496f2e892SBill Paul } else 214596f2e892SBill Paul mii_tick(mii); 214696f2e892SBill Paul 214796f2e892SBill Paul /* 214896f2e892SBill Paul * When the init routine completes, we expect to be able to send 214996f2e892SBill Paul * packets right away, and in fact the network code will send a 215096f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 215196f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 215296f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 215396f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 215496f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 215596f2e892SBill Paul * we can't just pause in the init routine while waiting for the 215696f2e892SBill Paul * PHY to come ready since that would bring the whole system to 215796f2e892SBill Paul * a screeching halt for several seconds. 215896f2e892SBill Paul * 215996f2e892SBill Paul * What we do here is prevent the TX start routine from sending 216096f2e892SBill Paul * any packets until a link has been established. After the 216196f2e892SBill Paul * interface has been initialized, the tick routine will poll 216296f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 216396f2e892SBill Paul * that time, packets will stay in the send queue, and once the 216496f2e892SBill Paul * link comes up, they will be flushed out to the wire. 216596f2e892SBill Paul */ 216696f2e892SBill Paul if (!sc->dc_link) { 216796f2e892SBill Paul mii_pollstat(mii); 216896f2e892SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 216996f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 217096f2e892SBill Paul sc->dc_link++; 217196f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 217296f2e892SBill Paul dc_start(ifp); 217396f2e892SBill Paul } 217496f2e892SBill Paul } 217596f2e892SBill Paul 217696f2e892SBill Paul sc->dc_stat_ch = timeout(dc_tick, sc, hz); 217796f2e892SBill Paul 217896f2e892SBill Paul splx(s); 217996f2e892SBill Paul 218096f2e892SBill Paul return; 218196f2e892SBill Paul } 218296f2e892SBill Paul 218396f2e892SBill Paul static void dc_intr(arg) 218496f2e892SBill Paul void *arg; 218596f2e892SBill Paul { 218696f2e892SBill Paul struct dc_softc *sc; 218796f2e892SBill Paul struct ifnet *ifp; 218896f2e892SBill Paul u_int32_t status; 218996f2e892SBill Paul 219096f2e892SBill Paul sc = arg; 219196f2e892SBill Paul ifp = &sc->arpcom.ac_if; 219296f2e892SBill Paul 219396f2e892SBill Paul /* Supress unwanted interrupts */ 219496f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 219596f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 219696f2e892SBill Paul dc_stop(sc); 219796f2e892SBill Paul return; 219896f2e892SBill Paul } 219996f2e892SBill Paul 220096f2e892SBill Paul /* Disable interrupts. */ 220196f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 220296f2e892SBill Paul 220396f2e892SBill Paul while((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) { 220496f2e892SBill Paul 220596f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 220696f2e892SBill Paul 220796f2e892SBill Paul if (status & DC_ISR_RX_OK) 220896f2e892SBill Paul dc_rxeof(sc); 220996f2e892SBill Paul 221096f2e892SBill Paul if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF)) 221196f2e892SBill Paul dc_txeof(sc); 221296f2e892SBill Paul 221396f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 221496f2e892SBill Paul dc_txeof(sc); 221596f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 221696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 221796f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 221896f2e892SBill Paul } 221996f2e892SBill Paul } 222096f2e892SBill Paul 222196f2e892SBill Paul if (status & DC_ISR_TX_UNDERRUN) { 222296f2e892SBill Paul u_int32_t cfg; 222396f2e892SBill Paul 222496f2e892SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 222596f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) 222696f2e892SBill Paul dc_init(sc); 222796f2e892SBill Paul cfg = CSR_READ_4(sc, DC_NETCFG); 222896f2e892SBill Paul cfg &= ~DC_NETCFG_TX_THRESH; 222996f2e892SBill Paul if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) { 223096f2e892SBill Paul printf("using store and forward mode\n"); 223196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 223291cc2adbSBill Paul } else if (sc->dc_flags & DC_TX_STORENFWD) { 223391cc2adbSBill Paul printf("resetting\n"); 223496f2e892SBill Paul } else { 223596f2e892SBill Paul sc->dc_txthresh += 0x4000; 223696f2e892SBill Paul printf("increasing TX threshold\n"); 223796f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, cfg); 223896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 223996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 224096f2e892SBill Paul } 224196f2e892SBill Paul } 224296f2e892SBill Paul 224396f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 224496f2e892SBill Paul || (status & DC_ISR_RX_NOBUF)) 224596f2e892SBill Paul dc_rxeof(sc); 224696f2e892SBill Paul 224796f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 224896f2e892SBill Paul dc_reset(sc); 224996f2e892SBill Paul dc_init(sc); 225096f2e892SBill Paul } 225196f2e892SBill Paul } 225296f2e892SBill Paul 225396f2e892SBill Paul /* Re-enable interrupts. */ 225496f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 225596f2e892SBill Paul 225696f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 225796f2e892SBill Paul dc_start(ifp); 225896f2e892SBill Paul 225996f2e892SBill Paul return; 226096f2e892SBill Paul } 226196f2e892SBill Paul 226296f2e892SBill Paul /* 226396f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 226496f2e892SBill Paul * pointers to the fragment pointers. 226596f2e892SBill Paul */ 226696f2e892SBill Paul static int dc_encap(sc, m_head, txidx) 226796f2e892SBill Paul struct dc_softc *sc; 226896f2e892SBill Paul struct mbuf *m_head; 226996f2e892SBill Paul u_int32_t *txidx; 227096f2e892SBill Paul { 227196f2e892SBill Paul struct dc_desc *f = NULL; 227296f2e892SBill Paul struct mbuf *m; 227396f2e892SBill Paul int frag, cur, cnt = 0; 227496f2e892SBill Paul 227596f2e892SBill Paul /* 227696f2e892SBill Paul * Start packing the mbufs in this chain into 227796f2e892SBill Paul * the fragment pointers. Stop when we run out 227896f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 227996f2e892SBill Paul */ 228096f2e892SBill Paul m = m_head; 228196f2e892SBill Paul cur = frag = *txidx; 228296f2e892SBill Paul 228396f2e892SBill Paul for (m = m_head; m != NULL; m = m->m_next) { 228496f2e892SBill Paul if (m->m_len != 0) { 228596f2e892SBill Paul if (sc->dc_flags & DC_TX_ADMTEK_WAR) { 228696f2e892SBill Paul if (*txidx != sc->dc_cdata.dc_tx_prod && 228796f2e892SBill Paul frag == (DC_TX_LIST_CNT - 1)) 228896f2e892SBill Paul return(ENOBUFS); 228996f2e892SBill Paul } 229096f2e892SBill Paul if ((DC_TX_LIST_CNT - 229196f2e892SBill Paul (sc->dc_cdata.dc_tx_cnt + cnt)) < 5) 229296f2e892SBill Paul return(ENOBUFS); 229396f2e892SBill Paul 229496f2e892SBill Paul f = &sc->dc_ldata->dc_tx_list[frag]; 229596f2e892SBill Paul f->dc_ctl = DC_TXCTL_TLINK | m->m_len; 229696f2e892SBill Paul if (cnt == 0) { 229796f2e892SBill Paul f->dc_status = 0; 229896f2e892SBill Paul f->dc_ctl |= DC_TXCTL_FIRSTFRAG; 229996f2e892SBill Paul } else 230096f2e892SBill Paul f->dc_status = DC_TXSTAT_OWN; 230196f2e892SBill Paul f->dc_data = vtophys(mtod(m, vm_offset_t)); 230296f2e892SBill Paul cur = frag; 230396f2e892SBill Paul DC_INC(frag, DC_TX_LIST_CNT); 230496f2e892SBill Paul cnt++; 230596f2e892SBill Paul } 230696f2e892SBill Paul } 230796f2e892SBill Paul 230896f2e892SBill Paul if (m != NULL) 230996f2e892SBill Paul return(ENOBUFS); 231096f2e892SBill Paul 231196f2e892SBill Paul sc->dc_cdata.dc_tx_cnt += cnt; 231296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[cur] = m_head; 231396f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG; 231496f2e892SBill Paul if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 231596f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT; 231691cc2adbSBill Paul if (sc->dc_flags & DC_TX_INTR_ALWAYS) 231791cc2adbSBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 231896f2e892SBill Paul if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 231996f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 232096f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN; 232196f2e892SBill Paul *txidx = frag; 232296f2e892SBill Paul 232396f2e892SBill Paul return(0); 232496f2e892SBill Paul } 232596f2e892SBill Paul 232696f2e892SBill Paul /* 232796f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 232896f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 232996f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 233096f2e892SBill Paul * physical addresses. 233196f2e892SBill Paul */ 233296f2e892SBill Paul 233396f2e892SBill Paul static void dc_start(ifp) 233496f2e892SBill Paul struct ifnet *ifp; 233596f2e892SBill Paul { 233696f2e892SBill Paul struct dc_softc *sc; 233796f2e892SBill Paul struct mbuf *m_head = NULL; 233896f2e892SBill Paul int idx; 233996f2e892SBill Paul 234096f2e892SBill Paul sc = ifp->if_softc; 234196f2e892SBill Paul 234296f2e892SBill Paul if (!sc->dc_link) 234396f2e892SBill Paul return; 234496f2e892SBill Paul 234596f2e892SBill Paul if (ifp->if_flags & IFF_OACTIVE) 234696f2e892SBill Paul return; 234796f2e892SBill Paul 234896f2e892SBill Paul idx = sc->dc_cdata.dc_tx_prod; 234996f2e892SBill Paul 235096f2e892SBill Paul while(sc->dc_cdata.dc_tx_chain[idx] == NULL) { 235196f2e892SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 235296f2e892SBill Paul if (m_head == NULL) 235396f2e892SBill Paul break; 235496f2e892SBill Paul 235596f2e892SBill Paul if (dc_encap(sc, m_head, &idx)) { 235696f2e892SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 235796f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 235896f2e892SBill Paul break; 235996f2e892SBill Paul } 236096f2e892SBill Paul 236196f2e892SBill Paul /* 236296f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 236396f2e892SBill Paul * to him. 236496f2e892SBill Paul */ 236596f2e892SBill Paul if (ifp->if_bpf) 236696f2e892SBill Paul bpf_mtap(ifp, m_head); 236796f2e892SBill Paul } 236896f2e892SBill Paul 236996f2e892SBill Paul /* Transmit */ 237096f2e892SBill Paul sc->dc_cdata.dc_tx_prod = idx; 237196f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 237296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 237396f2e892SBill Paul 237496f2e892SBill Paul /* 237596f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 237696f2e892SBill Paul */ 237796f2e892SBill Paul ifp->if_timer = 5; 237896f2e892SBill Paul 237996f2e892SBill Paul return; 238096f2e892SBill Paul } 238196f2e892SBill Paul 238296f2e892SBill Paul static void dc_init(xsc) 238396f2e892SBill Paul void *xsc; 238496f2e892SBill Paul { 238596f2e892SBill Paul struct dc_softc *sc = xsc; 238696f2e892SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 238796f2e892SBill Paul struct mii_data *mii; 238896f2e892SBill Paul int s; 238996f2e892SBill Paul 239096f2e892SBill Paul s = splimp(); 239196f2e892SBill Paul 239296f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 239396f2e892SBill Paul 239496f2e892SBill Paul /* 239596f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 239696f2e892SBill Paul */ 239796f2e892SBill Paul dc_stop(sc); 239896f2e892SBill Paul dc_reset(sc); 239996f2e892SBill Paul 240096f2e892SBill Paul /* 240196f2e892SBill Paul * Set cache alignment and burst length. 240296f2e892SBill Paul */ 240396f2e892SBill Paul if (DC_IS_ASIX(sc)) 240496f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 240596f2e892SBill Paul else 240696f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE); 240796f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 240896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 240996f2e892SBill Paul } else { 241096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 241196f2e892SBill Paul } 241296f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 241396f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 241496f2e892SBill Paul switch(sc->dc_cachesize) { 241596f2e892SBill Paul case 32: 241696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 241796f2e892SBill Paul break; 241896f2e892SBill Paul case 16: 241996f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 242096f2e892SBill Paul break; 242196f2e892SBill Paul case 8: 242296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 242396f2e892SBill Paul break; 242496f2e892SBill Paul case 0: 242596f2e892SBill Paul default: 242696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 242796f2e892SBill Paul break; 242896f2e892SBill Paul } 242996f2e892SBill Paul 243096f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 243196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 243296f2e892SBill Paul else { 243396f2e892SBill Paul if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) { 243496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 243596f2e892SBill Paul } else { 243696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 243796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 243896f2e892SBill Paul } 243996f2e892SBill Paul } 244096f2e892SBill Paul 244196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 244296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 244396f2e892SBill Paul 244496f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 244596f2e892SBill Paul /* 244696f2e892SBill Paul * The app notes for the 98713 and 98715A say that 244796f2e892SBill Paul * in order to have the chips operate properly, a magic 244896f2e892SBill Paul * number must be written to CSR16. Macronix does not 244996f2e892SBill Paul * document the meaning of these bits so there's no way 245096f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 245196f2e892SBill Paul * number all its own; the rest all use a different one. 245296f2e892SBill Paul */ 245396f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 245496f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 245596f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 245696f2e892SBill Paul else 245796f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 245896f2e892SBill Paul } 245996f2e892SBill Paul 246096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 246196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_72BYTES); 246296f2e892SBill Paul 246396f2e892SBill Paul /* Init circular RX list. */ 246496f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 246596f2e892SBill Paul printf("dc%d: initialization failed: no " 246696f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 246796f2e892SBill Paul dc_stop(sc); 246896f2e892SBill Paul (void)splx(s); 246996f2e892SBill Paul return; 247096f2e892SBill Paul } 247196f2e892SBill Paul 247296f2e892SBill Paul /* 247396f2e892SBill Paul * Init tx descriptors. 247496f2e892SBill Paul */ 247596f2e892SBill Paul dc_list_tx_init(sc); 247696f2e892SBill Paul 247796f2e892SBill Paul /* 247896f2e892SBill Paul * Load the address of the RX list. 247996f2e892SBill Paul */ 248096f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0])); 248196f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0])); 248296f2e892SBill Paul 248396f2e892SBill Paul /* 248496f2e892SBill Paul * Enable interrupts. 248596f2e892SBill Paul */ 248696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 248796f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 248896f2e892SBill Paul 248996f2e892SBill Paul /* Enable transmitter. */ 249096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 249196f2e892SBill Paul 249296f2e892SBill Paul /* 249396f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 249496f2e892SBill Paul * because the filter programming scheme on the 21143 and 249596f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 249696f2e892SBill Paul * engine, and we need the transmitter enabled for that. 249796f2e892SBill Paul */ 249896f2e892SBill Paul dc_setfilt(sc); 249996f2e892SBill Paul 250096f2e892SBill Paul /* Enable receiver. */ 250196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 250296f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 250396f2e892SBill Paul 250496f2e892SBill Paul mii_mediachg(mii); 250596f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 250696f2e892SBill Paul 250796f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 250896f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 250996f2e892SBill Paul 251096f2e892SBill Paul (void)splx(s); 251196f2e892SBill Paul 251296f2e892SBill Paul sc->dc_stat_ch = timeout(dc_tick, sc, hz); 251396f2e892SBill Paul 251496f2e892SBill Paul return; 251596f2e892SBill Paul } 251696f2e892SBill Paul 251796f2e892SBill Paul /* 251896f2e892SBill Paul * Set media options. 251996f2e892SBill Paul */ 252096f2e892SBill Paul static int dc_ifmedia_upd(ifp) 252196f2e892SBill Paul struct ifnet *ifp; 252296f2e892SBill Paul { 252396f2e892SBill Paul struct dc_softc *sc; 252496f2e892SBill Paul struct mii_data *mii; 252596f2e892SBill Paul 252696f2e892SBill Paul sc = ifp->if_softc; 252796f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 252896f2e892SBill Paul mii_mediachg(mii); 252996f2e892SBill Paul sc->dc_link = 0; 253096f2e892SBill Paul 253196f2e892SBill Paul return(0); 253296f2e892SBill Paul } 253396f2e892SBill Paul 253496f2e892SBill Paul /* 253596f2e892SBill Paul * Report current media status. 253696f2e892SBill Paul */ 253796f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr) 253896f2e892SBill Paul struct ifnet *ifp; 253996f2e892SBill Paul struct ifmediareq *ifmr; 254096f2e892SBill Paul { 254196f2e892SBill Paul struct dc_softc *sc; 254296f2e892SBill Paul struct mii_data *mii; 254396f2e892SBill Paul 254496f2e892SBill Paul sc = ifp->if_softc; 254596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 254696f2e892SBill Paul mii_pollstat(mii); 254796f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 254896f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 254996f2e892SBill Paul 255096f2e892SBill Paul return; 255196f2e892SBill Paul } 255296f2e892SBill Paul 255396f2e892SBill Paul static int dc_ioctl(ifp, command, data) 255496f2e892SBill Paul struct ifnet *ifp; 255596f2e892SBill Paul u_long command; 255696f2e892SBill Paul caddr_t data; 255796f2e892SBill Paul { 255896f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 255996f2e892SBill Paul struct ifreq *ifr = (struct ifreq *) data; 256096f2e892SBill Paul struct mii_data *mii; 256196f2e892SBill Paul int s, error = 0; 256296f2e892SBill Paul 256396f2e892SBill Paul s = splimp(); 256496f2e892SBill Paul 256596f2e892SBill Paul switch(command) { 256696f2e892SBill Paul case SIOCSIFADDR: 256796f2e892SBill Paul case SIOCGIFADDR: 256896f2e892SBill Paul case SIOCSIFMTU: 256996f2e892SBill Paul error = ether_ioctl(ifp, command, data); 257096f2e892SBill Paul break; 257196f2e892SBill Paul case SIOCSIFFLAGS: 257296f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 257396f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING && 257496f2e892SBill Paul ifp->if_flags & IFF_PROMISC && 257596f2e892SBill Paul !(sc->dc_if_flags & IFF_PROMISC)) { 257696f2e892SBill Paul dc_setfilt(sc); 257796f2e892SBill Paul } else if (ifp->if_flags & IFF_RUNNING && 257896f2e892SBill Paul !(ifp->if_flags & IFF_PROMISC) && 257996f2e892SBill Paul sc->dc_if_flags & IFF_PROMISC) { 258096f2e892SBill Paul dc_setfilt(sc); 258196f2e892SBill Paul } else if (!(ifp->if_flags & IFF_RUNNING)) { 258296f2e892SBill Paul sc->dc_txthresh = 0; 258396f2e892SBill Paul dc_init(sc); 258496f2e892SBill Paul } 258596f2e892SBill Paul } else { 258696f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 258796f2e892SBill Paul dc_stop(sc); 258896f2e892SBill Paul } 258996f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 259096f2e892SBill Paul error = 0; 259196f2e892SBill Paul break; 259296f2e892SBill Paul case SIOCADDMULTI: 259396f2e892SBill Paul case SIOCDELMULTI: 259496f2e892SBill Paul dc_setfilt(sc); 259596f2e892SBill Paul error = 0; 259696f2e892SBill Paul break; 259796f2e892SBill Paul case SIOCGIFMEDIA: 259896f2e892SBill Paul case SIOCSIFMEDIA: 259996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 260096f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 260196f2e892SBill Paul break; 260296f2e892SBill Paul default: 260396f2e892SBill Paul error = EINVAL; 260496f2e892SBill Paul break; 260596f2e892SBill Paul } 260696f2e892SBill Paul 260796f2e892SBill Paul (void)splx(s); 260896f2e892SBill Paul 260996f2e892SBill Paul return(error); 261096f2e892SBill Paul } 261196f2e892SBill Paul 261296f2e892SBill Paul static void dc_watchdog(ifp) 261396f2e892SBill Paul struct ifnet *ifp; 261496f2e892SBill Paul { 261596f2e892SBill Paul struct dc_softc *sc; 261696f2e892SBill Paul 261796f2e892SBill Paul sc = ifp->if_softc; 261896f2e892SBill Paul 261996f2e892SBill Paul ifp->if_oerrors++; 262096f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 262196f2e892SBill Paul 262296f2e892SBill Paul dc_stop(sc); 262396f2e892SBill Paul dc_reset(sc); 262496f2e892SBill Paul dc_init(sc); 262596f2e892SBill Paul 262696f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 262796f2e892SBill Paul dc_start(ifp); 262896f2e892SBill Paul 262996f2e892SBill Paul return; 263096f2e892SBill Paul } 263196f2e892SBill Paul 263296f2e892SBill Paul /* 263396f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 263496f2e892SBill Paul * RX and TX lists. 263596f2e892SBill Paul */ 263696f2e892SBill Paul static void dc_stop(sc) 263796f2e892SBill Paul struct dc_softc *sc; 263896f2e892SBill Paul { 263996f2e892SBill Paul register int i; 264096f2e892SBill Paul struct ifnet *ifp; 264196f2e892SBill Paul 264296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 264396f2e892SBill Paul ifp->if_timer = 0; 264496f2e892SBill Paul 264596f2e892SBill Paul untimeout(dc_tick, sc, sc->dc_stat_ch); 264696f2e892SBill Paul 264796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON)); 264896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 264996f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 265096f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 265196f2e892SBill Paul sc->dc_link = 0; 265296f2e892SBill Paul 265396f2e892SBill Paul /* 265496f2e892SBill Paul * Free data in the RX lists. 265596f2e892SBill Paul */ 265696f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 265796f2e892SBill Paul if (sc->dc_cdata.dc_rx_chain[i] != NULL) { 265896f2e892SBill Paul m_freem(sc->dc_cdata.dc_rx_chain[i]); 265996f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 266096f2e892SBill Paul } 266196f2e892SBill Paul } 266296f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_rx_list, 266396f2e892SBill Paul sizeof(sc->dc_ldata->dc_rx_list)); 266496f2e892SBill Paul 266596f2e892SBill Paul /* 266696f2e892SBill Paul * Free the TX list buffers. 266796f2e892SBill Paul */ 266896f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 266996f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[i] != NULL) { 267096f2e892SBill Paul if (sc->dc_ldata->dc_tx_list[i].dc_ctl & 267196f2e892SBill Paul DC_TXCTL_SETUP) { 267296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 267396f2e892SBill Paul continue; 267496f2e892SBill Paul } 267596f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[i]); 267696f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 267796f2e892SBill Paul } 267896f2e892SBill Paul } 267996f2e892SBill Paul 268096f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_tx_list, 268196f2e892SBill Paul sizeof(sc->dc_ldata->dc_tx_list)); 268296f2e892SBill Paul 268396f2e892SBill Paul ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 268496f2e892SBill Paul 268596f2e892SBill Paul return; 268696f2e892SBill Paul } 268796f2e892SBill Paul 268896f2e892SBill Paul /* 268996f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 269096f2e892SBill Paul * get confused by errant DMAs when rebooting. 269196f2e892SBill Paul */ 269296f2e892SBill Paul static void dc_shutdown(dev) 269396f2e892SBill Paul device_t dev; 269496f2e892SBill Paul { 269596f2e892SBill Paul struct dc_softc *sc; 269696f2e892SBill Paul 269796f2e892SBill Paul sc = device_get_softc(dev); 269896f2e892SBill Paul 269996f2e892SBill Paul dc_stop(sc); 270096f2e892SBill Paul 270196f2e892SBill Paul return; 270296f2e892SBill Paul } 2703