196f2e892SBill Paul /* 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul */ 3296f2e892SBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 3696f2e892SBill Paul /* 3796f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3896f2e892SBill Paul * series chips and several workalikes including the following: 3996f2e892SBill Paul * 40ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4196f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4296f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4396f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4496f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4596f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4696f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 474c16d09eSWarner Losh * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek AN985 4888d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 499ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 50feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 511d5e5310SBill Paul * Abocom FE2500 521af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 537eac366bSMartin Blapp * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com) 5496f2e892SBill Paul * 5596f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5696f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5796f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5896f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5996f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 6096f2e892SBill Paul * instead of 512. 6196f2e892SBill Paul * 6296f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6396f2e892SBill Paul * Electrical Engineering Department 6496f2e892SBill Paul * Columbia University, New York City 6596f2e892SBill Paul */ 6696f2e892SBill Paul /* 6796f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6896f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6996f2e892SBill Paul * three kinds of media attachments: 7096f2e892SBill Paul * 7196f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7296f2e892SBill Paul * autonegotiation provided by an external PHY. 7396f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7496f2e892SBill Paul * o 10baseT port. 7596f2e892SBill Paul * o AUI/BNC port. 7696f2e892SBill Paul * 7796f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7896f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7996f2e892SBill Paul * autosensing configuration. 8096f2e892SBill Paul * 8196f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8296f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8396f2e892SBill Paul * handled separately due to its different register offsets and the 8496f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8596f2e892SBill Paul * here, but I'm not thrilled about it. 8696f2e892SBill Paul * 8796f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8896f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8996f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 9096f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 9196f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9296f2e892SBill Paul */ 9396f2e892SBill Paul 9496f2e892SBill Paul #include <sys/param.h> 95af4358c7SMaxime Henrion #include <sys/endian.h> 9696f2e892SBill Paul #include <sys/systm.h> 9796f2e892SBill Paul #include <sys/sockio.h> 9896f2e892SBill Paul #include <sys/mbuf.h> 9996f2e892SBill Paul #include <sys/malloc.h> 10096f2e892SBill Paul #include <sys/kernel.h> 101f11d01c3SPoul-Henning Kamp #include <sys/module.h> 10296f2e892SBill Paul #include <sys/socket.h> 10301faf54bSLuigi Rizzo #include <sys/sysctl.h> 10496f2e892SBill Paul 10596f2e892SBill Paul #include <net/if.h> 10696f2e892SBill Paul #include <net/if_arp.h> 10796f2e892SBill Paul #include <net/ethernet.h> 10896f2e892SBill Paul #include <net/if_dl.h> 10996f2e892SBill Paul #include <net/if_media.h> 110db40c1aeSDoug Ambrisko #include <net/if_types.h> 111db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 11296f2e892SBill Paul 11396f2e892SBill Paul #include <net/bpf.h> 11496f2e892SBill Paul 11596f2e892SBill Paul #include <machine/bus_pio.h> 11696f2e892SBill Paul #include <machine/bus_memio.h> 11796f2e892SBill Paul #include <machine/bus.h> 11896f2e892SBill Paul #include <machine/resource.h> 11996f2e892SBill Paul #include <sys/bus.h> 12096f2e892SBill Paul #include <sys/rman.h> 12196f2e892SBill Paul 12296f2e892SBill Paul #include <dev/mii/mii.h> 12396f2e892SBill Paul #include <dev/mii/miivar.h> 12496f2e892SBill Paul 12519b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 12619b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 12796f2e892SBill Paul 12896f2e892SBill Paul #define DC_USEIOSPACE 1295c1cfac4SBill Paul #ifdef __alpha__ 1305c1cfac4SBill Paul #define SRM_MEDIA 1315c1cfac4SBill Paul #endif 13296f2e892SBill Paul 13396f2e892SBill Paul #include <pci/if_dcreg.h> 13496f2e892SBill Paul 135ec6a7299SMaxime Henrion #ifdef __sparc64__ 136ec6a7299SMaxime Henrion #include <dev/ofw/openfirm.h> 137ec6a7299SMaxime Henrion #include <machine/ofw_machdep.h> 138ec6a7299SMaxime Henrion #endif 139ec6a7299SMaxime Henrion 140f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1); 141f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1); 14295a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 14395a16455SPeter Wemm 14496f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 14596f2e892SBill Paul #include "miibus_if.h" 14696f2e892SBill Paul 14796f2e892SBill Paul /* 14896f2e892SBill Paul * Various supported device vendors/types and their names. 14996f2e892SBill Paul */ 15096f2e892SBill Paul static struct dc_type dc_devs[] = { 15196f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 15296f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 15338deb45fSTom Rhodes { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009, 15438deb45fSTom Rhodes "Davicom DM9009 10/100BaseTX" }, 15596f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 15696f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 15796f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15896f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 15988d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 16088d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 16196f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 16296f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 16396f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 16496f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 165e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511, 166e351d778SMartin Blapp "ADMtek ADM9511 10/100BaseTX" }, 167e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513, 168e351d778SMartin Blapp "ADMtek ADM9513 10/100BaseTX" }, 1694c16d09eSWarner Losh { DC_VENDORID_ADMTEK, DC_DEVICEID_FA511, 1704c16d09eSWarner Losh "Netgear FA511 10/100BaseTX" }, 17196f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17296f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 17396f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17496f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 17596f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17696f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 17796f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17896f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 17996f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 18096f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 18196f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 18296f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 18396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18496f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 18596f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18679d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 18779d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18896f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 189ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 190ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 19196f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 19296f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 19396f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19496f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 19596f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19696f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1979ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1989ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 199fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 200fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 201feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 202feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 2031d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 2041d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 205773c505fSMIHIRA Sanpei Yoshiro { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX, 206773c505fSMIHIRA Sanpei Yoshiro "Abocom FE2500MX 10/100BaseTX" }, 2071af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 2081af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 209948c244dSWarner Losh { DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX, 210948c244dSWarner Losh "Hawking CB102 CardBus 10/100" }, 21197f91728SMIHIRA Sanpei Yoshiro { DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T, 21297f91728SMIHIRA Sanpei Yoshiro "PlaneX FNW-3602-T CardBus 10/100" }, 2137eac366bSMartin Blapp { DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB, 2147eac366bSMartin Blapp "3Com OfficeConnect 10/100B" }, 215e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120, 216e7b9ab3aSBill Paul "Microsoft MN-120 CardBus 10/100" }, 217e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130, 218e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 219e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130_FAKE, 220e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 22196f2e892SBill Paul { 0, 0, NULL } 22296f2e892SBill Paul }; 22396f2e892SBill Paul 224e51a25f8SAlfred Perlstein static int dc_probe (device_t); 225e51a25f8SAlfred Perlstein static int dc_attach (device_t); 226e51a25f8SAlfred Perlstein static int dc_detach (device_t); 227e8388e14SMitsuru IWASAKI static int dc_suspend (device_t); 228e8388e14SMitsuru IWASAKI static int dc_resume (device_t); 229e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype (device_t); 23056e5e7aeSMaxime Henrion static int dc_newbuf (struct dc_softc *, int, int); 231a10c0e45SMike Silbersack static int dc_encap (struct dc_softc *, struct mbuf **); 232e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war (struct dc_softc *, int); 233e51a25f8SAlfred Perlstein static int dc_rx_resync (struct dc_softc *); 234e51a25f8SAlfred Perlstein static void dc_rxeof (struct dc_softc *); 235e51a25f8SAlfred Perlstein static void dc_txeof (struct dc_softc *); 236e51a25f8SAlfred Perlstein static void dc_tick (void *); 237e51a25f8SAlfred Perlstein static void dc_tx_underrun (struct dc_softc *); 238e51a25f8SAlfred Perlstein static void dc_intr (void *); 239e51a25f8SAlfred Perlstein static void dc_start (struct ifnet *); 240e51a25f8SAlfred Perlstein static int dc_ioctl (struct ifnet *, u_long, caddr_t); 241e51a25f8SAlfred Perlstein static void dc_init (void *); 242e51a25f8SAlfred Perlstein static void dc_stop (struct dc_softc *); 243e51a25f8SAlfred Perlstein static void dc_watchdog (struct ifnet *); 244e51a25f8SAlfred Perlstein static void dc_shutdown (device_t); 245e51a25f8SAlfred Perlstein static int dc_ifmedia_upd (struct ifnet *); 246e51a25f8SAlfred Perlstein static void dc_ifmedia_sts (struct ifnet *, struct ifmediareq *); 24796f2e892SBill Paul 248e51a25f8SAlfred Perlstein static void dc_delay (struct dc_softc *); 249e51a25f8SAlfred Perlstein static void dc_eeprom_idle (struct dc_softc *); 250e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte (struct dc_softc *, int); 251e51a25f8SAlfred Perlstein static void dc_eeprom_getword (struct dc_softc *, int, u_int16_t *); 25296f2e892SBill Paul static void dc_eeprom_getword_pnic 253e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 254feb78939SJonathan Chen static void dc_eeprom_getword_xircom 255e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 2563097aa70SWarner Losh static void dc_eeprom_width (struct dc_softc *); 257e51a25f8SAlfred Perlstein static void dc_read_eeprom (struct dc_softc *, caddr_t, int, int, int); 25896f2e892SBill Paul 259e51a25f8SAlfred Perlstein static void dc_mii_writebit (struct dc_softc *, int); 260e51a25f8SAlfred Perlstein static int dc_mii_readbit (struct dc_softc *); 261e51a25f8SAlfred Perlstein static void dc_mii_sync (struct dc_softc *); 262e51a25f8SAlfred Perlstein static void dc_mii_send (struct dc_softc *, u_int32_t, int); 263e51a25f8SAlfred Perlstein static int dc_mii_readreg (struct dc_softc *, struct dc_mii_frame *); 264e51a25f8SAlfred Perlstein static int dc_mii_writereg (struct dc_softc *, struct dc_mii_frame *); 265e51a25f8SAlfred Perlstein static int dc_miibus_readreg (device_t, int, int); 266e51a25f8SAlfred Perlstein static int dc_miibus_writereg (device_t, int, int, int); 267e51a25f8SAlfred Perlstein static void dc_miibus_statchg (device_t); 268e51a25f8SAlfred Perlstein static void dc_miibus_mediainit (device_t); 26996f2e892SBill Paul 270e51a25f8SAlfred Perlstein static void dc_setcfg (struct dc_softc *, int); 2713373489bSWarner Losh static uint32_t dc_mchash_le (struct dc_softc *, const uint8_t *); 2723373489bSWarner Losh static uint32_t dc_mchash_be (const uint8_t *); 273e51a25f8SAlfred Perlstein static void dc_setfilt_21143 (struct dc_softc *); 274e51a25f8SAlfred Perlstein static void dc_setfilt_asix (struct dc_softc *); 275e51a25f8SAlfred Perlstein static void dc_setfilt_admtek (struct dc_softc *); 276e51a25f8SAlfred Perlstein static void dc_setfilt_xircom (struct dc_softc *); 27796f2e892SBill Paul 278e51a25f8SAlfred Perlstein static void dc_setfilt (struct dc_softc *); 27996f2e892SBill Paul 280e51a25f8SAlfred Perlstein static void dc_reset (struct dc_softc *); 281e51a25f8SAlfred Perlstein static int dc_list_rx_init (struct dc_softc *); 282e51a25f8SAlfred Perlstein static int dc_list_tx_init (struct dc_softc *); 28396f2e892SBill Paul 2843097aa70SWarner Losh static void dc_read_srom (struct dc_softc *, int); 285e51a25f8SAlfred Perlstein static void dc_parse_21143_srom (struct dc_softc *); 286e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia (struct dc_softc *, struct dc_eblock_sia *); 287e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii (struct dc_softc *, struct dc_eblock_mii *); 288e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym (struct dc_softc *, struct dc_eblock_sym *); 289e51a25f8SAlfred Perlstein static void dc_apply_fixup (struct dc_softc *, int); 2905c1cfac4SBill Paul 29156e5e7aeSMaxime Henrion static void dc_dma_map_txbuf (void *, bus_dma_segment_t *, int, bus_size_t, 29256e5e7aeSMaxime Henrion int); 29356e5e7aeSMaxime Henrion static void dc_dma_map_rxbuf (void *, bus_dma_segment_t *, int, bus_size_t, 29456e5e7aeSMaxime Henrion int); 29556e5e7aeSMaxime Henrion 29696f2e892SBill Paul #ifdef DC_USEIOSPACE 29796f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 29896f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 29996f2e892SBill Paul #else 30096f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 30196f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 30296f2e892SBill Paul #endif 30396f2e892SBill Paul 30496f2e892SBill Paul static device_method_t dc_methods[] = { 30596f2e892SBill Paul /* Device interface */ 30696f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 30796f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 30896f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 309e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 310e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 31196f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 31296f2e892SBill Paul 31396f2e892SBill Paul /* bus interface */ 31496f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 31596f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 31696f2e892SBill Paul 31796f2e892SBill Paul /* MII interface */ 31896f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 31996f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 32096f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 321f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 32296f2e892SBill Paul 32396f2e892SBill Paul { 0, 0 } 32496f2e892SBill Paul }; 32596f2e892SBill Paul 32696f2e892SBill Paul static driver_t dc_driver = { 32796f2e892SBill Paul "dc", 32896f2e892SBill Paul dc_methods, 32996f2e892SBill Paul sizeof(struct dc_softc) 33096f2e892SBill Paul }; 33196f2e892SBill Paul 33296f2e892SBill Paul static devclass_t dc_devclass; 33301faf54bSLuigi Rizzo #ifdef __i386__ 33401faf54bSLuigi Rizzo static int dc_quick = 1; 335b3811c95SMaxime Henrion SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, &dc_quick, 0, 33605992bb5SRuslan Ermilov "do not m_devget() in dc driver"); 33701faf54bSLuigi Rizzo #endif 33896f2e892SBill Paul 339347934faSWarner Losh DRIVER_MODULE(dc, cardbus, dc_driver, dc_devclass, 0, 0); 340f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0); 34196f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 34296f2e892SBill Paul 34396f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 34496f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 34596f2e892SBill Paul 34696f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 34796f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 34896f2e892SBill Paul 34996f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 35096f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 35196f2e892SBill Paul 352b50c6312SJonathan Lemon #define IS_MPSAFE 0 353b50c6312SJonathan Lemon 354e3d2833aSAlfred Perlstein static void 3550934f18aSMaxime Henrion dc_delay(struct dc_softc *sc) 35696f2e892SBill Paul { 35796f2e892SBill Paul int idx; 35896f2e892SBill Paul 35996f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 36096f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 36196f2e892SBill Paul } 36296f2e892SBill Paul 3632c876e15SPoul-Henning Kamp static void 3640934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc) 3653097aa70SWarner Losh { 3663097aa70SWarner Losh int i; 3673097aa70SWarner Losh 3683097aa70SWarner Losh /* Force EEPROM to idle state. */ 3693097aa70SWarner Losh dc_eeprom_idle(sc); 3703097aa70SWarner Losh 3713097aa70SWarner Losh /* Enter EEPROM access mode. */ 3723097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3733097aa70SWarner Losh dc_delay(sc); 3743097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3753097aa70SWarner Losh dc_delay(sc); 3763097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3773097aa70SWarner Losh dc_delay(sc); 3783097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3793097aa70SWarner Losh dc_delay(sc); 3803097aa70SWarner Losh 3813097aa70SWarner Losh for (i = 3; i--;) { 3823097aa70SWarner Losh if (6 & (1 << i)) 3833097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3843097aa70SWarner Losh else 3853097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3863097aa70SWarner Losh dc_delay(sc); 3873097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3883097aa70SWarner Losh dc_delay(sc); 3893097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3903097aa70SWarner Losh dc_delay(sc); 3913097aa70SWarner Losh } 3923097aa70SWarner Losh 3933097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3943097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3953097aa70SWarner Losh dc_delay(sc); 3963097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 3973097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3983097aa70SWarner Losh dc_delay(sc); 3993097aa70SWarner Losh break; 4003097aa70SWarner Losh } 4013097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4023097aa70SWarner Losh dc_delay(sc); 4033097aa70SWarner Losh } 4043097aa70SWarner Losh 4053097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4063097aa70SWarner Losh dc_eeprom_idle(sc); 4073097aa70SWarner Losh 4083097aa70SWarner Losh if (i < 4 || i > 12) 4093097aa70SWarner Losh sc->dc_romwidth = 6; 4103097aa70SWarner Losh else 4113097aa70SWarner Losh sc->dc_romwidth = i; 4123097aa70SWarner Losh 4133097aa70SWarner Losh /* Enter EEPROM access mode. */ 4143097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 4153097aa70SWarner Losh dc_delay(sc); 4163097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 4173097aa70SWarner Losh dc_delay(sc); 4183097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4193097aa70SWarner Losh dc_delay(sc); 4203097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 4213097aa70SWarner Losh dc_delay(sc); 4223097aa70SWarner Losh 4233097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4243097aa70SWarner Losh dc_eeprom_idle(sc); 4253097aa70SWarner Losh } 4263097aa70SWarner Losh 427e3d2833aSAlfred Perlstein static void 4280934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc) 42996f2e892SBill Paul { 4300934f18aSMaxime Henrion int i; 43196f2e892SBill Paul 43296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 43396f2e892SBill Paul dc_delay(sc); 43496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 43596f2e892SBill Paul dc_delay(sc); 43696f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43796f2e892SBill Paul dc_delay(sc); 43896f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 43996f2e892SBill Paul dc_delay(sc); 44096f2e892SBill Paul 44196f2e892SBill Paul for (i = 0; i < 25; i++) { 44296f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44396f2e892SBill Paul dc_delay(sc); 44496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44596f2e892SBill Paul dc_delay(sc); 44696f2e892SBill Paul } 44796f2e892SBill Paul 44896f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44996f2e892SBill Paul dc_delay(sc); 45096f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 45196f2e892SBill Paul dc_delay(sc); 45296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 45396f2e892SBill Paul } 45496f2e892SBill Paul 45596f2e892SBill Paul /* 45696f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 45796f2e892SBill Paul */ 458e3d2833aSAlfred Perlstein static void 4590934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr) 46096f2e892SBill Paul { 4610934f18aSMaxime Henrion int d, i; 46296f2e892SBill Paul 4633097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4643097aa70SWarner Losh for (i = 3; i--; ) { 4653097aa70SWarner Losh if (d & (1 << i)) 4663097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 46796f2e892SBill Paul else 4683097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4693097aa70SWarner Losh dc_delay(sc); 4703097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4713097aa70SWarner Losh dc_delay(sc); 4723097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4733097aa70SWarner Losh dc_delay(sc); 4743097aa70SWarner Losh } 47596f2e892SBill Paul 47696f2e892SBill Paul /* 47796f2e892SBill Paul * Feed in each bit and strobe the clock. 47896f2e892SBill Paul */ 4793097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4803097aa70SWarner Losh if (addr & (1 << i)) { 48196f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 48296f2e892SBill Paul } else { 48396f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 48496f2e892SBill Paul } 48596f2e892SBill Paul dc_delay(sc); 48696f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 48796f2e892SBill Paul dc_delay(sc); 48896f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48996f2e892SBill Paul dc_delay(sc); 49096f2e892SBill Paul } 49196f2e892SBill Paul } 49296f2e892SBill Paul 49396f2e892SBill Paul /* 49496f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 49596f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 49696f2e892SBill Paul * the EEPROM. 49796f2e892SBill Paul */ 498e3d2833aSAlfred Perlstein static void 4990934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest) 50096f2e892SBill Paul { 5010934f18aSMaxime Henrion int i; 50296f2e892SBill Paul u_int32_t r; 50396f2e892SBill Paul 50496f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr); 50596f2e892SBill Paul 50696f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 50796f2e892SBill Paul DELAY(1); 50896f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 50996f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 51096f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 51196f2e892SBill Paul return; 51296f2e892SBill Paul } 51396f2e892SBill Paul } 51496f2e892SBill Paul } 51596f2e892SBill Paul 51696f2e892SBill Paul /* 51796f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 518feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 519feb78939SJonathan Chen * the EEPROM, too. 520feb78939SJonathan Chen */ 521e3d2833aSAlfred Perlstein static void 5220934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest) 523feb78939SJonathan Chen { 5240934f18aSMaxime Henrion 525feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 526feb78939SJonathan Chen 527feb78939SJonathan Chen addr *= 2; 528feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 529feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff; 530feb78939SJonathan Chen addr += 1; 531feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 532feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8; 533feb78939SJonathan Chen 534feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 535feb78939SJonathan Chen } 536feb78939SJonathan Chen 537feb78939SJonathan Chen /* 538feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 53996f2e892SBill Paul */ 540e3d2833aSAlfred Perlstein static void 5410934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest) 54296f2e892SBill Paul { 5430934f18aSMaxime Henrion int i; 54496f2e892SBill Paul u_int16_t word = 0; 54596f2e892SBill Paul 54696f2e892SBill Paul /* Force EEPROM to idle state. */ 54796f2e892SBill Paul dc_eeprom_idle(sc); 54896f2e892SBill Paul 54996f2e892SBill Paul /* Enter EEPROM access mode. */ 55096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 55196f2e892SBill Paul dc_delay(sc); 55296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 55396f2e892SBill Paul dc_delay(sc); 55496f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 55596f2e892SBill Paul dc_delay(sc); 55696f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 55796f2e892SBill Paul dc_delay(sc); 55896f2e892SBill Paul 55996f2e892SBill Paul /* 56096f2e892SBill Paul * Send address of word we want to read. 56196f2e892SBill Paul */ 56296f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 56396f2e892SBill Paul 56496f2e892SBill Paul /* 56596f2e892SBill Paul * Start reading bits from EEPROM. 56696f2e892SBill Paul */ 56796f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 56896f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 56996f2e892SBill Paul dc_delay(sc); 57096f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 57196f2e892SBill Paul word |= i; 57296f2e892SBill Paul dc_delay(sc); 57396f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 57496f2e892SBill Paul dc_delay(sc); 57596f2e892SBill Paul } 57696f2e892SBill Paul 57796f2e892SBill Paul /* Turn off EEPROM access mode. */ 57896f2e892SBill Paul dc_eeprom_idle(sc); 57996f2e892SBill Paul 58096f2e892SBill Paul *dest = word; 58196f2e892SBill Paul } 58296f2e892SBill Paul 58396f2e892SBill Paul /* 58496f2e892SBill Paul * Read a sequence of words from the EEPROM. 58596f2e892SBill Paul */ 586e3d2833aSAlfred Perlstein static void 5878c7ff1f3SMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int be) 58896f2e892SBill Paul { 58996f2e892SBill Paul int i; 59096f2e892SBill Paul u_int16_t word = 0, *ptr; 59196f2e892SBill Paul 59296f2e892SBill Paul for (i = 0; i < cnt; i++) { 59396f2e892SBill Paul if (DC_IS_PNIC(sc)) 59496f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 595feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 596feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 59796f2e892SBill Paul else 59896f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 59996f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 6008c7ff1f3SMaxime Henrion if (be) 6018c7ff1f3SMaxime Henrion *ptr = be16toh(word); 60296f2e892SBill Paul else 6038c7ff1f3SMaxime Henrion *ptr = le16toh(word); 60496f2e892SBill Paul } 60596f2e892SBill Paul } 60696f2e892SBill Paul 60796f2e892SBill Paul /* 60896f2e892SBill Paul * The following two routines are taken from the Macronix 98713 60996f2e892SBill Paul * Application Notes pp.19-21. 61096f2e892SBill Paul */ 61196f2e892SBill Paul /* 61296f2e892SBill Paul * Write a bit to the MII bus. 61396f2e892SBill Paul */ 614e3d2833aSAlfred Perlstein static void 6150934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit) 61696f2e892SBill Paul { 6170934f18aSMaxime Henrion 61896f2e892SBill Paul if (bit) 61996f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 62096f2e892SBill Paul DC_SIO_ROMCTL_WRITE | DC_SIO_MII_DATAOUT); 62196f2e892SBill Paul else 62296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 62396f2e892SBill Paul 62496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62696f2e892SBill Paul } 62796f2e892SBill Paul 62896f2e892SBill Paul /* 62996f2e892SBill Paul * Read a bit from the MII bus. 63096f2e892SBill Paul */ 631e3d2833aSAlfred Perlstein static int 6320934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc) 63396f2e892SBill Paul { 6340934f18aSMaxime Henrion 63596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR); 63696f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 63796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63896f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63996f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 64096f2e892SBill Paul return (1); 64196f2e892SBill Paul 64296f2e892SBill Paul return (0); 64396f2e892SBill Paul } 64496f2e892SBill Paul 64596f2e892SBill Paul /* 64696f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 64796f2e892SBill Paul */ 648e3d2833aSAlfred Perlstein static void 6490934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc) 65096f2e892SBill Paul { 6510934f18aSMaxime Henrion int i; 65296f2e892SBill Paul 65396f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 65496f2e892SBill Paul 65596f2e892SBill Paul for (i = 0; i < 32; i++) 65696f2e892SBill Paul dc_mii_writebit(sc, 1); 65796f2e892SBill Paul } 65896f2e892SBill Paul 65996f2e892SBill Paul /* 66096f2e892SBill Paul * Clock a series of bits through the MII. 66196f2e892SBill Paul */ 662e3d2833aSAlfred Perlstein static void 6630934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt) 66496f2e892SBill Paul { 66596f2e892SBill Paul int i; 66696f2e892SBill Paul 66796f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 66896f2e892SBill Paul dc_mii_writebit(sc, bits & i); 66996f2e892SBill Paul } 67096f2e892SBill Paul 67196f2e892SBill Paul /* 67296f2e892SBill Paul * Read an PHY register through the MII. 67396f2e892SBill Paul */ 674e3d2833aSAlfred Perlstein static int 6750934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame) 67696f2e892SBill Paul { 677d1ce9105SBill Paul int i, ack; 67896f2e892SBill Paul 679d1ce9105SBill Paul DC_LOCK(sc); 68096f2e892SBill Paul 68196f2e892SBill Paul /* 68296f2e892SBill Paul * Set up frame for RX. 68396f2e892SBill Paul */ 68496f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 68596f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 68696f2e892SBill Paul frame->mii_turnaround = 0; 68796f2e892SBill Paul frame->mii_data = 0; 68896f2e892SBill Paul 68996f2e892SBill Paul /* 69096f2e892SBill Paul * Sync the PHYs. 69196f2e892SBill Paul */ 69296f2e892SBill Paul dc_mii_sync(sc); 69396f2e892SBill Paul 69496f2e892SBill Paul /* 69596f2e892SBill Paul * Send command/address info. 69696f2e892SBill Paul */ 69796f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 69896f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 69996f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 70096f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 70196f2e892SBill Paul 70296f2e892SBill Paul #ifdef notdef 70396f2e892SBill Paul /* Idle bit */ 70496f2e892SBill Paul dc_mii_writebit(sc, 1); 70596f2e892SBill Paul dc_mii_writebit(sc, 0); 70696f2e892SBill Paul #endif 70796f2e892SBill Paul 7080934f18aSMaxime Henrion /* Check for ack. */ 70996f2e892SBill Paul ack = dc_mii_readbit(sc); 71096f2e892SBill Paul 71196f2e892SBill Paul /* 71296f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 71396f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 71496f2e892SBill Paul */ 71596f2e892SBill Paul if (ack) { 7160934f18aSMaxime Henrion for (i = 0; i < 16; i++) 71796f2e892SBill Paul dc_mii_readbit(sc); 71896f2e892SBill Paul goto fail; 71996f2e892SBill Paul } 72096f2e892SBill Paul 72196f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 72296f2e892SBill Paul if (!ack) { 72396f2e892SBill Paul if (dc_mii_readbit(sc)) 72496f2e892SBill Paul frame->mii_data |= i; 72596f2e892SBill Paul } 72696f2e892SBill Paul } 72796f2e892SBill Paul 72896f2e892SBill Paul fail: 72996f2e892SBill Paul 73096f2e892SBill Paul dc_mii_writebit(sc, 0); 73196f2e892SBill Paul dc_mii_writebit(sc, 0); 73296f2e892SBill Paul 733d1ce9105SBill Paul DC_UNLOCK(sc); 73496f2e892SBill Paul 73596f2e892SBill Paul if (ack) 73696f2e892SBill Paul return (1); 73796f2e892SBill Paul return (0); 73896f2e892SBill Paul } 73996f2e892SBill Paul 74096f2e892SBill Paul /* 74196f2e892SBill Paul * Write to a PHY register through the MII. 74296f2e892SBill Paul */ 743e3d2833aSAlfred Perlstein static int 7440934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame) 74596f2e892SBill Paul { 7460934f18aSMaxime Henrion 747d1ce9105SBill Paul DC_LOCK(sc); 74896f2e892SBill Paul /* 74996f2e892SBill Paul * Set up frame for TX. 75096f2e892SBill Paul */ 75196f2e892SBill Paul 75296f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 75396f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 75496f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 75596f2e892SBill Paul 75696f2e892SBill Paul /* 75796f2e892SBill Paul * Sync the PHYs. 75896f2e892SBill Paul */ 75996f2e892SBill Paul dc_mii_sync(sc); 76096f2e892SBill Paul 76196f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 76296f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 76396f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 76496f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 76596f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 76696f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 76796f2e892SBill Paul 76896f2e892SBill Paul /* Idle bit. */ 76996f2e892SBill Paul dc_mii_writebit(sc, 0); 77096f2e892SBill Paul dc_mii_writebit(sc, 0); 77196f2e892SBill Paul 772d1ce9105SBill Paul DC_UNLOCK(sc); 77396f2e892SBill Paul 77496f2e892SBill Paul return (0); 77596f2e892SBill Paul } 77696f2e892SBill Paul 777e3d2833aSAlfred Perlstein static int 7780934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg) 77996f2e892SBill Paul { 78096f2e892SBill Paul struct dc_mii_frame frame; 78196f2e892SBill Paul struct dc_softc *sc; 782c85c4667SBill Paul int i, rval, phy_reg = 0; 78396f2e892SBill Paul 78496f2e892SBill Paul sc = device_get_softc(dev); 7850934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 78696f2e892SBill Paul 78796f2e892SBill Paul /* 78896f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 78996f2e892SBill Paul * however the AL981 provides direct access to the PHY 79096f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 79196f2e892SBill Paul * The AN985's MII interface is also buggy in that you 79296f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 79396f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 79496f2e892SBill Paul * that the PHY is at MII address 1. 79596f2e892SBill Paul */ 79696f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 79796f2e892SBill Paul return (0); 79896f2e892SBill Paul 7991af8bec7SBill Paul /* 8001af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 8011af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 8021af8bec7SBill Paul * so we only respond to correct one. 8031af8bec7SBill Paul */ 8041af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 8051af8bec7SBill Paul return (0); 8061af8bec7SBill Paul 8075c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 80896f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 80996f2e892SBill Paul switch (reg) { 81096f2e892SBill Paul case MII_BMSR: 81196f2e892SBill Paul /* 81296f2e892SBill Paul * Fake something to make the probe 81396f2e892SBill Paul * code think there's a PHY here. 81496f2e892SBill Paul */ 81596f2e892SBill Paul return (BMSR_MEDIAMASK); 81696f2e892SBill Paul break; 81796f2e892SBill Paul case MII_PHYIDR1: 81896f2e892SBill Paul if (DC_IS_PNIC(sc)) 81996f2e892SBill Paul return (DC_VENDORID_LO); 82096f2e892SBill Paul return (DC_VENDORID_DEC); 82196f2e892SBill Paul break; 82296f2e892SBill Paul case MII_PHYIDR2: 82396f2e892SBill Paul if (DC_IS_PNIC(sc)) 82496f2e892SBill Paul return (DC_DEVICEID_82C168); 82596f2e892SBill Paul return (DC_DEVICEID_21143); 82696f2e892SBill Paul break; 82796f2e892SBill Paul default: 82896f2e892SBill Paul return (0); 82996f2e892SBill Paul break; 83096f2e892SBill Paul } 83196f2e892SBill Paul } else 83296f2e892SBill Paul return (0); 83396f2e892SBill Paul } 83496f2e892SBill Paul 83596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 83696f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 83796f2e892SBill Paul (phy << 23) | (reg << 18)); 83896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 83996f2e892SBill Paul DELAY(1); 84096f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 84196f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 84296f2e892SBill Paul rval &= 0xFFFF; 84396f2e892SBill Paul return (rval == 0xFFFF ? 0 : rval); 84496f2e892SBill Paul } 84596f2e892SBill Paul } 84696f2e892SBill Paul return (0); 84796f2e892SBill Paul } 84896f2e892SBill Paul 84996f2e892SBill Paul if (DC_IS_COMET(sc)) { 85096f2e892SBill Paul switch (reg) { 85196f2e892SBill Paul case MII_BMCR: 85296f2e892SBill Paul phy_reg = DC_AL_BMCR; 85396f2e892SBill Paul break; 85496f2e892SBill Paul case MII_BMSR: 85596f2e892SBill Paul phy_reg = DC_AL_BMSR; 85696f2e892SBill Paul break; 85796f2e892SBill Paul case MII_PHYIDR1: 85896f2e892SBill Paul phy_reg = DC_AL_VENID; 85996f2e892SBill Paul break; 86096f2e892SBill Paul case MII_PHYIDR2: 86196f2e892SBill Paul phy_reg = DC_AL_DEVID; 86296f2e892SBill Paul break; 86396f2e892SBill Paul case MII_ANAR: 86496f2e892SBill Paul phy_reg = DC_AL_ANAR; 86596f2e892SBill Paul break; 86696f2e892SBill Paul case MII_ANLPAR: 86796f2e892SBill Paul phy_reg = DC_AL_LPAR; 86896f2e892SBill Paul break; 86996f2e892SBill Paul case MII_ANER: 87096f2e892SBill Paul phy_reg = DC_AL_ANER; 87196f2e892SBill Paul break; 87296f2e892SBill Paul default: 87396f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 87496f2e892SBill Paul sc->dc_unit, reg); 87596f2e892SBill Paul return (0); 87696f2e892SBill Paul break; 87796f2e892SBill Paul } 87896f2e892SBill Paul 87996f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 88096f2e892SBill Paul 88196f2e892SBill Paul if (rval == 0xFFFF) 88296f2e892SBill Paul return (0); 88396f2e892SBill Paul return (rval); 88496f2e892SBill Paul } 88596f2e892SBill Paul 88696f2e892SBill Paul frame.mii_phyaddr = phy; 88796f2e892SBill Paul frame.mii_regaddr = reg; 888419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 889f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 890f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 891419146d9SBill Paul } 89296f2e892SBill Paul dc_mii_readreg(sc, &frame); 893419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 894f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 89596f2e892SBill Paul 89696f2e892SBill Paul return (frame.mii_data); 89796f2e892SBill Paul } 89896f2e892SBill Paul 899e3d2833aSAlfred Perlstein static int 9000934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data) 90196f2e892SBill Paul { 90296f2e892SBill Paul struct dc_softc *sc; 90396f2e892SBill Paul struct dc_mii_frame frame; 904c85c4667SBill Paul int i, phy_reg = 0; 90596f2e892SBill Paul 90696f2e892SBill Paul sc = device_get_softc(dev); 9070934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 90896f2e892SBill Paul 90996f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 91096f2e892SBill Paul return (0); 91196f2e892SBill Paul 9121af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 9131af8bec7SBill Paul return (0); 9141af8bec7SBill Paul 91596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 91696f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 91796f2e892SBill Paul (phy << 23) | (reg << 10) | data); 91896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 91996f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 92096f2e892SBill Paul break; 92196f2e892SBill Paul } 92296f2e892SBill Paul return (0); 92396f2e892SBill Paul } 92496f2e892SBill Paul 92596f2e892SBill Paul if (DC_IS_COMET(sc)) { 92696f2e892SBill Paul switch (reg) { 92796f2e892SBill Paul case MII_BMCR: 92896f2e892SBill Paul phy_reg = DC_AL_BMCR; 92996f2e892SBill Paul break; 93096f2e892SBill Paul case MII_BMSR: 93196f2e892SBill Paul phy_reg = DC_AL_BMSR; 93296f2e892SBill Paul break; 93396f2e892SBill Paul case MII_PHYIDR1: 93496f2e892SBill Paul phy_reg = DC_AL_VENID; 93596f2e892SBill Paul break; 93696f2e892SBill Paul case MII_PHYIDR2: 93796f2e892SBill Paul phy_reg = DC_AL_DEVID; 93896f2e892SBill Paul break; 93996f2e892SBill Paul case MII_ANAR: 94096f2e892SBill Paul phy_reg = DC_AL_ANAR; 94196f2e892SBill Paul break; 94296f2e892SBill Paul case MII_ANLPAR: 94396f2e892SBill Paul phy_reg = DC_AL_LPAR; 94496f2e892SBill Paul break; 94596f2e892SBill Paul case MII_ANER: 94696f2e892SBill Paul phy_reg = DC_AL_ANER; 94796f2e892SBill Paul break; 94896f2e892SBill Paul default: 94996f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 95096f2e892SBill Paul sc->dc_unit, reg); 95196f2e892SBill Paul return (0); 95296f2e892SBill Paul break; 95396f2e892SBill Paul } 95496f2e892SBill Paul 95596f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 95696f2e892SBill Paul return (0); 95796f2e892SBill Paul } 95896f2e892SBill Paul 95996f2e892SBill Paul frame.mii_phyaddr = phy; 96096f2e892SBill Paul frame.mii_regaddr = reg; 96196f2e892SBill Paul frame.mii_data = data; 96296f2e892SBill Paul 963419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 964f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 965f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 966419146d9SBill Paul } 96796f2e892SBill Paul dc_mii_writereg(sc, &frame); 968419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 969f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 97096f2e892SBill Paul 97196f2e892SBill Paul return (0); 97296f2e892SBill Paul } 97396f2e892SBill Paul 974e3d2833aSAlfred Perlstein static void 9750934f18aSMaxime Henrion dc_miibus_statchg(device_t dev) 97696f2e892SBill Paul { 97796f2e892SBill Paul struct dc_softc *sc; 97896f2e892SBill Paul struct mii_data *mii; 979f43d9309SBill Paul struct ifmedia *ifm; 98096f2e892SBill Paul 98196f2e892SBill Paul sc = device_get_softc(dev); 98296f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 98396f2e892SBill Paul return; 9845c1cfac4SBill Paul 98596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 986f43d9309SBill Paul ifm = &mii->mii_media; 987f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 98845521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 989f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 990f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 991f43d9309SBill Paul } else { 99296f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 99396f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 994f43d9309SBill Paul } 995f43d9309SBill Paul } 996f43d9309SBill Paul 997f43d9309SBill Paul /* 998f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 999f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 1000f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 1001f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 1002f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 1003f43d9309SBill Paul * with it itself. *sigh* 1004f43d9309SBill Paul */ 1005e3d2833aSAlfred Perlstein static void 10060934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev) 1007f43d9309SBill Paul { 1008f43d9309SBill Paul struct dc_softc *sc; 1009f43d9309SBill Paul struct mii_data *mii; 1010f43d9309SBill Paul struct ifmedia *ifm; 1011f43d9309SBill Paul int rev; 1012f43d9309SBill Paul 1013f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 1014f43d9309SBill Paul 1015f43d9309SBill Paul sc = device_get_softc(dev); 1016f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 1017f43d9309SBill Paul ifm = &mii->mii_media; 1018f43d9309SBill Paul 1019f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 102045521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL); 102196f2e892SBill Paul } 102296f2e892SBill Paul 102379d11e09SBill Paul #define DC_BITS_512 9 102479d11e09SBill Paul #define DC_BITS_128 7 102579d11e09SBill Paul #define DC_BITS_64 6 102696f2e892SBill Paul 10273373489bSWarner Losh static uint32_t 10283373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr) 102996f2e892SBill Paul { 10303373489bSWarner Losh uint32_t crc; 103196f2e892SBill Paul 103296f2e892SBill Paul /* Compute CRC for the address value. */ 10330e939c0cSChristian Weisgerber crc = ether_crc32_le(addr, ETHER_ADDR_LEN); 103496f2e892SBill Paul 103579d11e09SBill Paul /* 103679d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 103779d11e09SBill Paul * chips is only 128 bits wide. 103879d11e09SBill Paul */ 103979d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 104079d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 104196f2e892SBill Paul 104279d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 104379d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 104479d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 104579d11e09SBill Paul 1046feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1047feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1048feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1049feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 10500934f18aSMaxime Henrion return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4)); 1051feb78939SJonathan Chen else 10520934f18aSMaxime Henrion return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 + 10530934f18aSMaxime Henrion (12 << 4)); 1054feb78939SJonathan Chen } 1055feb78939SJonathan Chen 105679d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 105796f2e892SBill Paul } 105896f2e892SBill Paul 105996f2e892SBill Paul /* 106096f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 106196f2e892SBill Paul */ 10623373489bSWarner Losh static uint32_t 10633373489bSWarner Losh dc_mchash_be(const uint8_t *addr) 106496f2e892SBill Paul { 10650e939c0cSChristian Weisgerber uint32_t crc; 106696f2e892SBill Paul 106796f2e892SBill Paul /* Compute CRC for the address value. */ 10680e939c0cSChristian Weisgerber crc = ether_crc32_be(addr, ETHER_ADDR_LEN); 106996f2e892SBill Paul 10700934f18aSMaxime Henrion /* Return the filter bit position. */ 107196f2e892SBill Paul return ((crc >> 26) & 0x0000003F); 107296f2e892SBill Paul } 107396f2e892SBill Paul 107496f2e892SBill Paul /* 107596f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 107696f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 107796f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 107896f2e892SBill Paul * 107996f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 108096f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 108196f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 108296f2e892SBill Paul * we need that too. 108396f2e892SBill Paul */ 10842c876e15SPoul-Henning Kamp static void 10850934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc) 108696f2e892SBill Paul { 108796f2e892SBill Paul struct dc_desc *sframe; 108896f2e892SBill Paul u_int32_t h, *sp; 108996f2e892SBill Paul struct ifmultiaddr *ifma; 109096f2e892SBill Paul struct ifnet *ifp; 109196f2e892SBill Paul int i; 109296f2e892SBill Paul 109396f2e892SBill Paul ifp = &sc->arpcom.ac_if; 109496f2e892SBill Paul 109596f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 109696f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 109796f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 109896f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 109956e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 11000934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 110196f2e892SBill Paul 1102af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1103af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1104af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 110596f2e892SBill Paul 110656e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 110796f2e892SBill Paul 110896f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 110996f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 111096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 111196f2e892SBill Paul else 111296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 111396f2e892SBill Paul 111496f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 111596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 111696f2e892SBill Paul else 111796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 111896f2e892SBill Paul 11196817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 112096f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 112196f2e892SBill Paul continue; 1122aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 112396f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1124af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 112596f2e892SBill Paul } 112696f2e892SBill Paul 112796f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1128aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1129af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 113096f2e892SBill Paul } 113196f2e892SBill Paul 113296f2e892SBill Paul /* Set our MAC address */ 1133af4358c7SMaxime Henrion sp[39] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]); 1134af4358c7SMaxime Henrion sp[40] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]); 1135af4358c7SMaxime Henrion sp[41] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]); 113696f2e892SBill Paul 1137af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 113896f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 113996f2e892SBill Paul 114096f2e892SBill Paul /* 114196f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 114296f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 114396f2e892SBill Paul * before proceeding, just so it has time to swallow its 114496f2e892SBill Paul * medicine. 114596f2e892SBill Paul */ 114696f2e892SBill Paul DELAY(10000); 114796f2e892SBill Paul 114896f2e892SBill Paul ifp->if_timer = 5; 114996f2e892SBill Paul } 115096f2e892SBill Paul 11512c876e15SPoul-Henning Kamp static void 11520934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc) 115396f2e892SBill Paul { 115496f2e892SBill Paul struct ifnet *ifp; 11550934f18aSMaxime Henrion struct ifmultiaddr *ifma; 115696f2e892SBill Paul int h = 0; 115796f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 115896f2e892SBill Paul 115996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 116096f2e892SBill Paul 11610934f18aSMaxime Henrion /* Init our MAC address. */ 116296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 116396f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 116496f2e892SBill Paul 116596f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 116696f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 116796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 116896f2e892SBill Paul else 116996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 117096f2e892SBill Paul 117196f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 117296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 117396f2e892SBill Paul else 117496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 117596f2e892SBill Paul 11760934f18aSMaxime Henrion /* First, zot all the existing hash bits. */ 117796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 117896f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 117996f2e892SBill Paul 118096f2e892SBill Paul /* 118196f2e892SBill Paul * If we're already in promisc or allmulti mode, we 118296f2e892SBill Paul * don't have to bother programming the multicast filter. 118396f2e892SBill Paul */ 118496f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 118596f2e892SBill Paul return; 118696f2e892SBill Paul 11870934f18aSMaxime Henrion /* Now program new ones. */ 11886817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 118996f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 119096f2e892SBill Paul continue; 1191acc1bcccSMartin Blapp if (DC_IS_CENTAUR(sc)) 1192aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 1193aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1194acc1bcccSMartin Blapp else 1195aa825502SDavid E. O'Brien h = dc_mchash_be( 1196aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 119796f2e892SBill Paul if (h < 32) 119896f2e892SBill Paul hashes[0] |= (1 << h); 119996f2e892SBill Paul else 120096f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 120196f2e892SBill Paul } 120296f2e892SBill Paul 120396f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 120496f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 120596f2e892SBill Paul } 120696f2e892SBill Paul 12072c876e15SPoul-Henning Kamp static void 12080934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc) 120996f2e892SBill Paul { 121096f2e892SBill Paul struct ifnet *ifp; 12110934f18aSMaxime Henrion struct ifmultiaddr *ifma; 121296f2e892SBill Paul int h = 0; 121396f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 121496f2e892SBill Paul 121596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 121696f2e892SBill Paul 121796f2e892SBill Paul /* Init our MAC address */ 121896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 121996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 122096f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 122196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 122296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 122396f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 122496f2e892SBill Paul 122596f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 122696f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 122796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 122896f2e892SBill Paul else 122996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 123096f2e892SBill Paul 123196f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 123296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 123396f2e892SBill Paul else 123496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 123596f2e892SBill Paul 123696f2e892SBill Paul /* 123796f2e892SBill Paul * The ASIX chip has a special bit to enable reception 123896f2e892SBill Paul * of broadcast frames. 123996f2e892SBill Paul */ 124096f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 124196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 124296f2e892SBill Paul else 124396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 124496f2e892SBill Paul 124596f2e892SBill Paul /* first, zot all the existing hash bits */ 124696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 124796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 124896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 124996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 125096f2e892SBill Paul 125196f2e892SBill Paul /* 125296f2e892SBill Paul * If we're already in promisc or allmulti mode, we 125396f2e892SBill Paul * don't have to bother programming the multicast filter. 125496f2e892SBill Paul */ 125596f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 125696f2e892SBill Paul return; 125796f2e892SBill Paul 125896f2e892SBill Paul /* now program new ones */ 12596817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 126096f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 126196f2e892SBill Paul continue; 1262aa825502SDavid E. O'Brien h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 126396f2e892SBill Paul if (h < 32) 126496f2e892SBill Paul hashes[0] |= (1 << h); 126596f2e892SBill Paul else 126696f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 126796f2e892SBill Paul } 126896f2e892SBill Paul 126996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 127096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 127196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 127296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 127396f2e892SBill Paul } 127496f2e892SBill Paul 12752c876e15SPoul-Henning Kamp static void 12760934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc) 1277feb78939SJonathan Chen { 12780934f18aSMaxime Henrion struct ifnet *ifp; 12790934f18aSMaxime Henrion struct ifmultiaddr *ifma; 1280feb78939SJonathan Chen struct dc_desc *sframe; 1281feb78939SJonathan Chen u_int32_t h, *sp; 1282feb78939SJonathan Chen int i; 1283feb78939SJonathan Chen 1284feb78939SJonathan Chen ifp = &sc->arpcom.ac_if; 1285feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 1286feb78939SJonathan Chen 1287feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1288feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1289feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1290feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 129156e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 12920934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 1293feb78939SJonathan Chen 1294af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1295af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1296af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 1297feb78939SJonathan Chen 129856e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 1299feb78939SJonathan Chen 1300feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1301feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1302feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1303feb78939SJonathan Chen else 1304feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1305feb78939SJonathan Chen 1306feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1307feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1308feb78939SJonathan Chen else 1309feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1310feb78939SJonathan Chen 13116817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1312feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1313feb78939SJonathan Chen continue; 1314aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 13151d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1316af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1317feb78939SJonathan Chen } 1318feb78939SJonathan Chen 1319feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1320aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1321af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1322feb78939SJonathan Chen } 1323feb78939SJonathan Chen 1324feb78939SJonathan Chen /* Set our MAC address */ 1325af4358c7SMaxime Henrion sp[0] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]); 1326af4358c7SMaxime Henrion sp[1] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]); 1327af4358c7SMaxime Henrion sp[2] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]); 1328feb78939SJonathan Chen 1329feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1330feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 1331feb78939SJonathan Chen ifp->if_flags |= IFF_RUNNING; 1332af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 1333feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1334feb78939SJonathan Chen 1335feb78939SJonathan Chen /* 13360934f18aSMaxime Henrion * Wait some time... 1337feb78939SJonathan Chen */ 1338feb78939SJonathan Chen DELAY(1000); 1339feb78939SJonathan Chen 1340feb78939SJonathan Chen ifp->if_timer = 5; 1341feb78939SJonathan Chen } 1342feb78939SJonathan Chen 1343e3d2833aSAlfred Perlstein static void 13440934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc) 134596f2e892SBill Paul { 13460934f18aSMaxime Henrion 134796f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13481af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 134996f2e892SBill Paul dc_setfilt_21143(sc); 135096f2e892SBill Paul 135196f2e892SBill Paul if (DC_IS_ASIX(sc)) 135296f2e892SBill Paul dc_setfilt_asix(sc); 135396f2e892SBill Paul 135496f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 135596f2e892SBill Paul dc_setfilt_admtek(sc); 135696f2e892SBill Paul 1357feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1358feb78939SJonathan Chen dc_setfilt_xircom(sc); 135996f2e892SBill Paul } 136096f2e892SBill Paul 136196f2e892SBill Paul /* 13620934f18aSMaxime Henrion * In order to fiddle with the 'full-duplex' and '100Mbps' bits in 13630934f18aSMaxime Henrion * the netconfig register, we first have to put the transmit and/or 13640934f18aSMaxime Henrion * receive logic in the idle state. 136596f2e892SBill Paul */ 1366e3d2833aSAlfred Perlstein static void 13670934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media) 136896f2e892SBill Paul { 13690934f18aSMaxime Henrion int i, restart = 0, watchdogreg; 137096f2e892SBill Paul u_int32_t isr; 137196f2e892SBill Paul 137296f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 137396f2e892SBill Paul return; 137496f2e892SBill Paul 137596f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) { 137696f2e892SBill Paul restart = 1; 137796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 137896f2e892SBill Paul 137996f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 138096f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1381d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1382351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1383351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 138496f2e892SBill Paul break; 1385d467c136SBill Paul DELAY(10); 138696f2e892SBill Paul } 138796f2e892SBill Paul 138896f2e892SBill Paul if (i == DC_TIMEOUT) 138996f2e892SBill Paul printf("dc%d: failed to force tx and " 139096f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 139196f2e892SBill Paul } 139296f2e892SBill Paul 139396f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1394042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1395042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 139696f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 1397bf645417SBill Paul if (DC_IS_INTEL(sc)) { 13980934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 13998273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14008273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14018273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14024c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1403bf645417SBill Paul } else { 1404bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1405bf645417SBill Paul } 140696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 140796f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 140896f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 140996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 141096f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 141188d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 141296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 141396f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1414e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1415e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 141696f2e892SBill Paul } else { 141796f2e892SBill Paul if (DC_IS_PNIC(sc)) { 141896f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 141996f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 142096f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 142196f2e892SBill Paul } 1422318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1423318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1424318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14255c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14265c1cfac4SBill Paul dc_apply_fixup(sc, 14275c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14285c1cfac4SBill Paul IFM_100_TX | IFM_FDX : IFM_100_TX); 142996f2e892SBill Paul } 143096f2e892SBill Paul } 143196f2e892SBill Paul 143296f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1433042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1434042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 143596f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14360934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14374c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14388273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14398273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14408273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14418273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14424c2efe27SBill Paul } else { 14434c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14444c2efe27SBill Paul } 144596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 144696f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 144796f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 144896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 144988d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 145096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 145196f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1452e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1453e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 145496f2e892SBill Paul } else { 145596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 145696f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 145796f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 145896f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 145996f2e892SBill Paul } 146096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1461318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 146296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14635c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14645c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14655c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14665c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14675c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14685c1cfac4SBill Paul else 14695c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14705c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14715c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14725c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14735c1cfac4SBill Paul dc_apply_fixup(sc, 14745c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14755c1cfac4SBill Paul IFM_10_T | IFM_FDX : IFM_10_T); 14765c1cfac4SBill Paul DELAY(20000); 14775c1cfac4SBill Paul } 147896f2e892SBill Paul } 147996f2e892SBill Paul } 148096f2e892SBill Paul 1481f43d9309SBill Paul /* 1482f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1483f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1484f43d9309SBill Paul * on the external MII port. 1485f43d9309SBill Paul */ 1486f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 148745521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1488f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1489f43d9309SBill Paul sc->dc_link = 1; 1490f43d9309SBill Paul } else { 1491f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1492f43d9309SBill Paul } 1493f43d9309SBill Paul } 1494f43d9309SBill Paul 149596f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 149696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 149796f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 149896f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 149996f2e892SBill Paul } else { 150096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 150196f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 150296f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 150396f2e892SBill Paul } 150496f2e892SBill Paul 150596f2e892SBill Paul if (restart) 150696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON); 150796f2e892SBill Paul } 150896f2e892SBill Paul 1509e3d2833aSAlfred Perlstein static void 15100934f18aSMaxime Henrion dc_reset(struct dc_softc *sc) 151196f2e892SBill Paul { 15120934f18aSMaxime Henrion int i; 151396f2e892SBill Paul 151496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 151596f2e892SBill Paul 151696f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 151796f2e892SBill Paul DELAY(10); 151896f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 151996f2e892SBill Paul break; 152096f2e892SBill Paul } 152196f2e892SBill Paul 15221af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15231d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 152496f2e892SBill Paul DELAY(10000); 152596f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 152696f2e892SBill Paul i = 0; 152796f2e892SBill Paul } 152896f2e892SBill Paul 152996f2e892SBill Paul if (i == DC_TIMEOUT) 153096f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 153196f2e892SBill Paul 153296f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 153396f2e892SBill Paul DELAY(1000); 153496f2e892SBill Paul 153596f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 153696f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 153796f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 153896f2e892SBill Paul 153991cc2adbSBill Paul /* 154091cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 154191cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 154291cc2adbSBill Paul * into a state where it will never come out of reset 154391cc2adbSBill Paul * until we reset the whole chip again. 154491cc2adbSBill Paul */ 15455c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 154691cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15475c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15485c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15495c1cfac4SBill Paul } 155096f2e892SBill Paul } 155196f2e892SBill Paul 1552e3d2833aSAlfred Perlstein static struct dc_type * 15530934f18aSMaxime Henrion dc_devtype(device_t dev) 155496f2e892SBill Paul { 155596f2e892SBill Paul struct dc_type *t; 155696f2e892SBill Paul u_int32_t rev; 155796f2e892SBill Paul 155896f2e892SBill Paul t = dc_devs; 155996f2e892SBill Paul 156096f2e892SBill Paul while (t->dc_name != NULL) { 156196f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 156296f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 156396f2e892SBill Paul /* Check the PCI revision */ 156496f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 156596f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 156696f2e892SBill Paul rev >= DC_REVISION_98713A) 156796f2e892SBill Paul t++; 156896f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 156996f2e892SBill Paul rev >= DC_REVISION_98713A) 157096f2e892SBill Paul t++; 157196f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 157279d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 157379d11e09SBill Paul t++; 157479d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 157596f2e892SBill Paul rev >= DC_REVISION_98725) 157696f2e892SBill Paul t++; 157796f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 157896f2e892SBill Paul rev >= DC_REVISION_88141) 157996f2e892SBill Paul t++; 158096f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 158196f2e892SBill Paul rev >= DC_REVISION_82C169) 158296f2e892SBill Paul t++; 158388d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 158488d739dcSBill Paul rev >= DC_REVISION_DM9102A) 158588d739dcSBill Paul t++; 1586e7b9ab3aSBill Paul /* 1587e7b9ab3aSBill Paul * The Microsoft MN-130 has a device ID of 0x0002, 1588e7b9ab3aSBill Paul * which happens to be the same as the PNIC 82c168. 1589e7b9ab3aSBill Paul * To keep dc_attach() from getting confused, we 1590e7b9ab3aSBill Paul * pretend its ID is something different. 1591e7b9ab3aSBill Paul * XXX: ideally, dc_attach() should be checking 1592e7b9ab3aSBill Paul * vendorid+deviceid together to avoid such 1593e7b9ab3aSBill Paul * collisions. 1594e7b9ab3aSBill Paul */ 1595e7b9ab3aSBill Paul if (t->dc_vid == DC_VENDORID_MICROSOFT && 1596e7b9ab3aSBill Paul t->dc_did == DC_DEVICEID_MSMN130) 1597e7b9ab3aSBill Paul t++; 159896f2e892SBill Paul return (t); 159996f2e892SBill Paul } 160096f2e892SBill Paul t++; 160196f2e892SBill Paul } 160296f2e892SBill Paul 160396f2e892SBill Paul return (NULL); 160496f2e892SBill Paul } 160596f2e892SBill Paul 160696f2e892SBill Paul /* 160796f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 160896f2e892SBill Paul * IDs against our list and return a device name if we find a match. 160996f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 161096f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 161196f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 161296f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 161396f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 161496f2e892SBill Paul */ 1615e3d2833aSAlfred Perlstein static int 16160934f18aSMaxime Henrion dc_probe(device_t dev) 161796f2e892SBill Paul { 161896f2e892SBill Paul struct dc_type *t; 161996f2e892SBill Paul 162096f2e892SBill Paul t = dc_devtype(dev); 162196f2e892SBill Paul 162296f2e892SBill Paul if (t != NULL) { 162396f2e892SBill Paul device_set_desc(dev, t->dc_name); 162496f2e892SBill Paul return (0); 162596f2e892SBill Paul } 162696f2e892SBill Paul 162796f2e892SBill Paul return (ENXIO); 162896f2e892SBill Paul } 162996f2e892SBill Paul 1630e3d2833aSAlfred Perlstein static void 16310934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media) 16325c1cfac4SBill Paul { 16335c1cfac4SBill Paul struct dc_mediainfo *m; 16345c1cfac4SBill Paul u_int8_t *p; 16355c1cfac4SBill Paul int i; 16365d801891SBill Paul u_int32_t reg; 16375c1cfac4SBill Paul 16385c1cfac4SBill Paul m = sc->dc_mi; 16395c1cfac4SBill Paul 16405c1cfac4SBill Paul while (m != NULL) { 16415c1cfac4SBill Paul if (m->dc_media == media) 16425c1cfac4SBill Paul break; 16435c1cfac4SBill Paul m = m->dc_next; 16445c1cfac4SBill Paul } 16455c1cfac4SBill Paul 16465c1cfac4SBill Paul if (m == NULL) 16475c1cfac4SBill Paul return; 16485c1cfac4SBill Paul 16495c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16505c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16515c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16525c1cfac4SBill Paul } 16535c1cfac4SBill Paul 16545c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16555c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16565c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16575c1cfac4SBill Paul } 16585c1cfac4SBill Paul } 16595c1cfac4SBill Paul 1660e3d2833aSAlfred Perlstein static void 16610934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l) 16625c1cfac4SBill Paul { 16635c1cfac4SBill Paul struct dc_mediainfo *m; 16645c1cfac4SBill Paul 16650934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 166687f4fa15SMartin Blapp switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) { 166787f4fa15SMartin Blapp case DC_SIA_CODE_10BT: 16685c1cfac4SBill Paul m->dc_media = IFM_10_T; 166987f4fa15SMartin Blapp break; 167087f4fa15SMartin Blapp case DC_SIA_CODE_10BT_FDX: 16715c1cfac4SBill Paul m->dc_media = IFM_10_T | IFM_FDX; 167287f4fa15SMartin Blapp break; 167387f4fa15SMartin Blapp case DC_SIA_CODE_10B2: 16745c1cfac4SBill Paul m->dc_media = IFM_10_2; 167587f4fa15SMartin Blapp break; 167687f4fa15SMartin Blapp case DC_SIA_CODE_10B5: 16775c1cfac4SBill Paul m->dc_media = IFM_10_5; 167887f4fa15SMartin Blapp break; 167987f4fa15SMartin Blapp default: 168087f4fa15SMartin Blapp break; 168187f4fa15SMartin Blapp } 16825c1cfac4SBill Paul 168387f4fa15SMartin Blapp /* 168487f4fa15SMartin Blapp * We need to ignore CSR13, CSR14, CSR15 for SIA mode. 168587f4fa15SMartin Blapp * Things apparently already work for cards that do 168687f4fa15SMartin Blapp * supply Media Specific Data. 168787f4fa15SMartin Blapp */ 168887f4fa15SMartin Blapp if (l->dc_sia_code & DC_SIA_CODE_EXT) { 16895c1cfac4SBill Paul m->dc_gp_len = 2; 169087f4fa15SMartin Blapp m->dc_gp_ptr = 169187f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl; 169287f4fa15SMartin Blapp } else { 169387f4fa15SMartin Blapp m->dc_gp_len = 2; 169487f4fa15SMartin Blapp m->dc_gp_ptr = 169587f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl; 169687f4fa15SMartin Blapp } 16975c1cfac4SBill Paul 16985c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16995c1cfac4SBill Paul sc->dc_mi = m; 17005c1cfac4SBill Paul 17015c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 17025c1cfac4SBill Paul } 17035c1cfac4SBill Paul 1704e3d2833aSAlfred Perlstein static void 17050934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l) 17065c1cfac4SBill Paul { 17075c1cfac4SBill Paul struct dc_mediainfo *m; 17085c1cfac4SBill Paul 17090934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17105c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 17115c1cfac4SBill Paul m->dc_media = IFM_100_TX; 17125c1cfac4SBill Paul 17135c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 17145c1cfac4SBill Paul m->dc_media = IFM_100_TX | IFM_FDX; 17155c1cfac4SBill Paul 17165c1cfac4SBill Paul m->dc_gp_len = 2; 17175c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 17185c1cfac4SBill Paul 17195c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17205c1cfac4SBill Paul sc->dc_mi = m; 17215c1cfac4SBill Paul 17225c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 17235c1cfac4SBill Paul } 17245c1cfac4SBill Paul 1725e3d2833aSAlfred Perlstein static void 17260934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l) 17275c1cfac4SBill Paul { 17285c1cfac4SBill Paul struct dc_mediainfo *m; 17290934f18aSMaxime Henrion u_int8_t *p; 17305c1cfac4SBill Paul 17310934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17325c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17335c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17345c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17355c1cfac4SBill Paul 17365c1cfac4SBill Paul p = (u_int8_t *)l; 17375c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17385c1cfac4SBill Paul m->dc_gp_ptr = p; 17395c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17405c1cfac4SBill Paul m->dc_reset_len = *p; 17415c1cfac4SBill Paul p++; 17425c1cfac4SBill Paul m->dc_reset_ptr = p; 17435c1cfac4SBill Paul 17445c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17455c1cfac4SBill Paul sc->dc_mi = m; 17465c1cfac4SBill Paul } 17475c1cfac4SBill Paul 17482c876e15SPoul-Henning Kamp static void 17490934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits) 17503097aa70SWarner Losh { 17513097aa70SWarner Losh int size; 17523097aa70SWarner Losh 17533097aa70SWarner Losh size = 2 << bits; 17543097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 17553097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 17563097aa70SWarner Losh } 17573097aa70SWarner Losh 1758e3d2833aSAlfred Perlstein static void 17590934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc) 17605c1cfac4SBill Paul { 17615c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17625c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 17630934f18aSMaxime Henrion int have_mii, i, loff; 17645c1cfac4SBill Paul char *ptr; 17655c1cfac4SBill Paul 1766f956e0b3SMartin Blapp have_mii = 0; 17675c1cfac4SBill Paul loff = sc->dc_srom[27]; 17685c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 17695c1cfac4SBill Paul 17705c1cfac4SBill Paul ptr = (char *)lhdr; 17715c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 1772f956e0b3SMartin Blapp /* 1773f956e0b3SMartin Blapp * Look if we got a MII media block. 1774f956e0b3SMartin Blapp */ 1775f956e0b3SMartin Blapp for (i = 0; i < lhdr->dc_mcnt; i++) { 1776f956e0b3SMartin Blapp hdr = (struct dc_eblock_hdr *)ptr; 1777f956e0b3SMartin Blapp if (hdr->dc_type == DC_EBLOCK_MII) 1778f956e0b3SMartin Blapp have_mii++; 1779f956e0b3SMartin Blapp 1780f956e0b3SMartin Blapp ptr += (hdr->dc_len & 0x7F); 1781f956e0b3SMartin Blapp ptr++; 1782f956e0b3SMartin Blapp } 1783f956e0b3SMartin Blapp 1784f956e0b3SMartin Blapp /* 1785f956e0b3SMartin Blapp * Do the same thing again. Only use SIA and SYM media 1786f956e0b3SMartin Blapp * blocks if no MII media block is available. 1787f956e0b3SMartin Blapp */ 1788f956e0b3SMartin Blapp ptr = (char *)lhdr; 1789f956e0b3SMartin Blapp ptr += sizeof(struct dc_leaf_hdr) - 1; 17905c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 17915c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 17925c1cfac4SBill Paul switch (hdr->dc_type) { 17935c1cfac4SBill Paul case DC_EBLOCK_MII: 17945c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 17955c1cfac4SBill Paul break; 17965c1cfac4SBill Paul case DC_EBLOCK_SIA: 1797f956e0b3SMartin Blapp if (! have_mii) 1798f956e0b3SMartin Blapp dc_decode_leaf_sia(sc, 1799f956e0b3SMartin Blapp (struct dc_eblock_sia *)hdr); 18005c1cfac4SBill Paul break; 18015c1cfac4SBill Paul case DC_EBLOCK_SYM: 1802f956e0b3SMartin Blapp if (! have_mii) 1803f956e0b3SMartin Blapp dc_decode_leaf_sym(sc, 1804f956e0b3SMartin Blapp (struct dc_eblock_sym *)hdr); 18055c1cfac4SBill Paul break; 18065c1cfac4SBill Paul default: 18075c1cfac4SBill Paul /* Don't care. Yet. */ 18085c1cfac4SBill Paul break; 18095c1cfac4SBill Paul } 18105c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 18115c1cfac4SBill Paul ptr++; 18125c1cfac4SBill Paul } 18135c1cfac4SBill Paul } 18145c1cfac4SBill Paul 181556e5e7aeSMaxime Henrion static void 181656e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 181756e5e7aeSMaxime Henrion { 181856e5e7aeSMaxime Henrion u_int32_t *paddr; 181956e5e7aeSMaxime Henrion 182056e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 182156e5e7aeSMaxime Henrion paddr = arg; 182256e5e7aeSMaxime Henrion *paddr = segs->ds_addr; 182356e5e7aeSMaxime Henrion } 182456e5e7aeSMaxime Henrion 182596f2e892SBill Paul /* 182696f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 182796f2e892SBill Paul * setup and ethernet/BPF attach. 182896f2e892SBill Paul */ 1829e3d2833aSAlfred Perlstein static int 18300934f18aSMaxime Henrion dc_attach(device_t dev) 183196f2e892SBill Paul { 1832d1ce9105SBill Paul int tmp = 0; 183396f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 183496f2e892SBill Paul u_int32_t command; 183596f2e892SBill Paul struct dc_softc *sc; 183696f2e892SBill Paul struct ifnet *ifp; 183796f2e892SBill Paul u_int32_t revision; 183896f2e892SBill Paul int unit, error = 0, rid, mac_offset; 183956e5e7aeSMaxime Henrion int i; 1840e7b01d07SWarner Losh u_int8_t *mac; 184196f2e892SBill Paul 184296f2e892SBill Paul sc = device_get_softc(dev); 184396f2e892SBill Paul unit = device_get_unit(dev); 184496f2e892SBill Paul 18456008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 18466008862bSJohn Baldwin MTX_DEF | MTX_RECURSE); 1847c3e7434fSWarner Losh 184896f2e892SBill Paul /* 184996f2e892SBill Paul * Map control/status registers. 185096f2e892SBill Paul */ 185107f65363SBill Paul pci_enable_busmaster(dev); 185296f2e892SBill Paul 185396f2e892SBill Paul rid = DC_RID; 18545f96beb9SNate Lawson sc->dc_res = bus_alloc_resource_any(dev, DC_RES, &rid, RF_ACTIVE); 185596f2e892SBill Paul 185696f2e892SBill Paul if (sc->dc_res == NULL) { 185796f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 185896f2e892SBill Paul error = ENXIO; 1859608654d4SNate Lawson goto fail; 186096f2e892SBill Paul } 186196f2e892SBill Paul 186296f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 186396f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 186496f2e892SBill Paul 18650934f18aSMaxime Henrion /* Allocate interrupt. */ 186654f1f1d1SNate Lawson rid = 0; 18675f96beb9SNate Lawson sc->dc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 186854f1f1d1SNate Lawson RF_SHAREABLE | RF_ACTIVE); 186954f1f1d1SNate Lawson 187054f1f1d1SNate Lawson if (sc->dc_irq == NULL) { 187154f1f1d1SNate Lawson printf("dc%d: couldn't map interrupt\n", unit); 187254f1f1d1SNate Lawson error = ENXIO; 187354f1f1d1SNate Lawson goto fail; 187454f1f1d1SNate Lawson } 187554f1f1d1SNate Lawson 187696f2e892SBill Paul /* Need this info to decide on a chip type. */ 187796f2e892SBill Paul sc->dc_info = dc_devtype(dev); 187896f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 187996f2e892SBill Paul 18806d0dd931SWarner Losh /* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */ 1881eecb3844SMartin Blapp if (sc->dc_info->dc_did != DC_DEVICEID_82C168 && 1882eecb3844SMartin Blapp sc->dc_info->dc_did != DC_DEVICEID_X3201) 1883eecb3844SMartin Blapp dc_eeprom_width(sc); 1884eecb3844SMartin Blapp 188596f2e892SBill Paul switch (sc->dc_info->dc_did) { 188696f2e892SBill Paul case DC_DEVICEID_21143: 188796f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 188896f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1889042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 18905c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 18913097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 189296f2e892SBill Paul break; 189338deb45fSTom Rhodes case DC_DEVICEID_DM9009: 189496f2e892SBill Paul case DC_DEVICEID_DM9100: 189596f2e892SBill Paul case DC_DEVICEID_DM9102: 189696f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1897318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS; 1898318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD; 18997dfdc26cSMartin Blapp sc->dc_flags |= DC_TX_ALIGN; 19004a80e74bSMartin Blapp sc->dc_pmode = DC_PMODE_MII; 19010a46b1dcSBill Paul /* Increase the latency timer value. */ 19020a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 19030a46b1dcSBill Paul command &= 0xFFFF00FF; 19040a46b1dcSBill Paul command |= 0x00008000; 19050a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 190696f2e892SBill Paul break; 190796f2e892SBill Paul case DC_DEVICEID_AL981: 190896f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 190996f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 191096f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 191196f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 19123097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 191396f2e892SBill Paul break; 191496f2e892SBill Paul case DC_DEVICEID_AN985: 1915e351d778SMartin Blapp case DC_DEVICEID_ADM9511: 1916e351d778SMartin Blapp case DC_DEVICEID_ADM9513: 19174c16d09eSWarner Losh case DC_DEVICEID_FA511: 191841fced74SPeter Wemm case DC_DEVICEID_FE2500: 1919fa167b8eSBill Paul case DC_DEVICEID_EN2242: 1920948c244dSWarner Losh case DC_DEVICEID_HAWKING_PN672TX: 19217eac366bSMartin Blapp case DC_DEVICEID_3CSOHOB: 1922e7b9ab3aSBill Paul case DC_DEVICEID_MSMN120: 1923e7b9ab3aSBill Paul case DC_DEVICEID_MSMN130_FAKE: /* XXX avoid collision with PNIC*/ 192496f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 1925acc1bcccSMartin Blapp sc->dc_flags |= DC_64BIT_HASH; 192696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 192796f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 192896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1929129eaf79SMartin Blapp /* Don't read SROM for - auto-loaded on reset */ 193096f2e892SBill Paul break; 193196f2e892SBill Paul case DC_DEVICEID_98713: 193296f2e892SBill Paul case DC_DEVICEID_98713_CP: 193396f2e892SBill Paul if (revision < DC_REVISION_98713A) { 193496f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 193596f2e892SBill Paul } 1936318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 193796f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1938318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1939318b02fdSBill Paul } 1940318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 194196f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 194296f2e892SBill Paul break; 194396f2e892SBill Paul case DC_DEVICEID_987x5: 19449ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 194579d11e09SBill Paul /* 194679d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 194779d11e09SBill Paul * 128-bit hash table. We need to deal with these 194879d11e09SBill Paul * in the same manner as the PNIC II so that we 194979d11e09SBill Paul * get the right number of bits out of the 195079d11e09SBill Paul * CRC routine. 195179d11e09SBill Paul */ 195279d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 195379d11e09SBill Paul revision < DC_REVISION_98725) 195479d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 195596f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 195696f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1957318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 195896f2e892SBill Paul break; 1959ead7cde9SBill Paul case DC_DEVICEID_98727: 1960ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1961ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1962ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 1963ead7cde9SBill Paul break; 196496f2e892SBill Paul case DC_DEVICEID_82C115: 196596f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 196679d11e09SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH; 1967318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 196896f2e892SBill Paul break; 196996f2e892SBill Paul case DC_DEVICEID_82C168: 197096f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 197191cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS; 197296f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 197396f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 197496f2e892SBill Paul if (revision < DC_REVISION_82C169) 197596f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 197696f2e892SBill Paul break; 197796f2e892SBill Paul case DC_DEVICEID_AX88140A: 197896f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 197996f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG; 198096f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 198196f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 198296f2e892SBill Paul break; 1983feb78939SJonathan Chen case DC_DEVICEID_X3201: 1984feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 19852dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 19862dfc960aSLuigi Rizzo DC_TX_ALIGN; 1987feb78939SJonathan Chen /* 1988feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 1989feb78939SJonathan Chen * it to obtain a double word aligned buffer. 19902dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 1991feb78939SJonathan Chen */ 19923097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 1993feb78939SJonathan Chen break; 19941af8bec7SBill Paul case DC_DEVICEID_RS7112: 19951af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 19961af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 19971af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19981af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 19993097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 20001af8bec7SBill Paul break; 200196f2e892SBill Paul default: 200296f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 200396f2e892SBill Paul sc->dc_info->dc_did); 200496f2e892SBill Paul break; 200596f2e892SBill Paul } 200696f2e892SBill Paul 200796f2e892SBill Paul /* Save the cache line size. */ 200888d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 200988d739dcSBill Paul sc->dc_cachesize = 0; 201088d739dcSBill Paul else 201188d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 201288d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 201396f2e892SBill Paul 201496f2e892SBill Paul /* Reset the adapter. */ 201596f2e892SBill Paul dc_reset(sc); 201696f2e892SBill Paul 201796f2e892SBill Paul /* Take 21143 out of snooze mode */ 2018feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 201996f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 202096f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 202196f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 202296f2e892SBill Paul } 202396f2e892SBill Paul 202496f2e892SBill Paul /* 202596f2e892SBill Paul * Try to learn something about the supported media. 202696f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 202796f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 202896f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 202996f2e892SBill Paul * Intel 21143. 203096f2e892SBill Paul */ 20315c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 20325c1cfac4SBill Paul dc_parse_21143_srom(sc); 20335c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 203496f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 203596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 203696f2e892SBill Paul else 203796f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 203896f2e892SBill Paul } else if (!sc->dc_pmode) 203996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 204096f2e892SBill Paul 204196f2e892SBill Paul /* 204296f2e892SBill Paul * Get station address from the EEPROM. 204396f2e892SBill Paul */ 204496f2e892SBill Paul switch(sc->dc_type) { 204596f2e892SBill Paul case DC_TYPE_98713: 204696f2e892SBill Paul case DC_TYPE_98713A: 204796f2e892SBill Paul case DC_TYPE_987x5: 204896f2e892SBill Paul case DC_TYPE_PNICII: 204996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 205096f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 205196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 205296f2e892SBill Paul break; 205396f2e892SBill Paul case DC_TYPE_PNIC: 205496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 205596f2e892SBill Paul break; 205696f2e892SBill Paul case DC_TYPE_DM9102: 2057ec6a7299SMaxime Henrion dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 2058ec6a7299SMaxime Henrion #ifdef __sparc64__ 2059ec6a7299SMaxime Henrion /* 2060ec6a7299SMaxime Henrion * If this is an onboard dc(4) the station address read from 2061ec6a7299SMaxime Henrion * the EEPROM is all zero and we have to get it from the fcode. 2062ec6a7299SMaxime Henrion */ 2063ec6a7299SMaxime Henrion for (i = 0; i < ETHER_ADDR_LEN; i++) 2064ec6a7299SMaxime Henrion if (eaddr[i] != 0x00) 2065ec6a7299SMaxime Henrion break; 2066b7b6c9e6SMarius Strobl if (i >= ETHER_ADDR_LEN) 2067ec6a7299SMaxime Henrion OF_getetheraddr(dev, eaddr); 2068ec6a7299SMaxime Henrion #endif 2069ec6a7299SMaxime Henrion break; 207096f2e892SBill Paul case DC_TYPE_21143: 207196f2e892SBill Paul case DC_TYPE_ASIX: 207296f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 207396f2e892SBill Paul break; 207496f2e892SBill Paul case DC_TYPE_AL981: 207596f2e892SBill Paul case DC_TYPE_AN985: 2076129eaf79SMartin Blapp *(u_int32_t *)(&eaddr[0]) = CSR_READ_4(sc, DC_AL_PAR0); 2077129eaf79SMartin Blapp *(u_int16_t *)(&eaddr[4]) = CSR_READ_4(sc, DC_AL_PAR1); 207896f2e892SBill Paul break; 20791af8bec7SBill Paul case DC_TYPE_CONEXANT: 20800934f18aSMaxime Henrion bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 20810934f18aSMaxime Henrion ETHER_ADDR_LEN); 20821af8bec7SBill Paul break; 2083feb78939SJonathan Chen case DC_TYPE_XIRCOM: 20840934f18aSMaxime Henrion /* The MAC comes from the CIS. */ 2085e7b01d07SWarner Losh mac = pci_get_ether(dev); 2086e7b01d07SWarner Losh if (!mac) { 2087e7b01d07SWarner Losh device_printf(dev, "No station address in CIS!\n"); 2088608654d4SNate Lawson error = ENXIO; 2089e7b01d07SWarner Losh goto fail; 2090e7b01d07SWarner Losh } 2091e7b01d07SWarner Losh bcopy(mac, eaddr, ETHER_ADDR_LEN); 2092feb78939SJonathan Chen break; 209396f2e892SBill Paul default: 209496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 209596f2e892SBill Paul break; 209696f2e892SBill Paul } 209796f2e892SBill Paul 209896f2e892SBill Paul sc->dc_unit = unit; 20990934f18aSMaxime Henrion bcopy(eaddr, &sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 210096f2e892SBill Paul 210156e5e7aeSMaxime Henrion /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 210256e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 210356e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct dc_list_data), 1, 210456e5e7aeSMaxime Henrion sizeof(struct dc_list_data), 0, NULL, NULL, &sc->dc_ltag); 210556e5e7aeSMaxime Henrion if (error) { 210656e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 210756e5e7aeSMaxime Henrion error = ENXIO; 210856e5e7aeSMaxime Henrion goto fail; 210956e5e7aeSMaxime Henrion } 211056e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata, 2111aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap); 211256e5e7aeSMaxime Henrion if (error) { 211356e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 211456e5e7aeSMaxime Henrion error = ENXIO; 211556e5e7aeSMaxime Henrion goto fail; 211656e5e7aeSMaxime Henrion } 211756e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata, 211856e5e7aeSMaxime Henrion sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr, 211956e5e7aeSMaxime Henrion BUS_DMA_NOWAIT); 212056e5e7aeSMaxime Henrion if (error) { 212156e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 212256e5e7aeSMaxime Henrion error = ENXIO; 212356e5e7aeSMaxime Henrion goto fail; 212456e5e7aeSMaxime Henrion } 212596f2e892SBill Paul 212656e5e7aeSMaxime Henrion /* 212756e5e7aeSMaxime Henrion * Allocate a busdma tag and DMA safe memory for the multicast 212856e5e7aeSMaxime Henrion * setup frame. 212956e5e7aeSMaxime Henrion */ 213056e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 213156e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, 213256e5e7aeSMaxime Henrion DC_SFRAME_LEN + DC_MIN_FRAMELEN, 0, NULL, NULL, &sc->dc_stag); 213356e5e7aeSMaxime Henrion if (error) { 213456e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 213556e5e7aeSMaxime Henrion error = ENXIO; 213656e5e7aeSMaxime Henrion goto fail; 213756e5e7aeSMaxime Henrion } 213856e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf, 213956e5e7aeSMaxime Henrion BUS_DMA_NOWAIT, &sc->dc_smap); 214056e5e7aeSMaxime Henrion if (error) { 214156e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 214256e5e7aeSMaxime Henrion error = ENXIO; 214356e5e7aeSMaxime Henrion goto fail; 214456e5e7aeSMaxime Henrion } 214556e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf, 214656e5e7aeSMaxime Henrion DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT); 214756e5e7aeSMaxime Henrion if (error) { 214856e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 214996f2e892SBill Paul error = ENXIO; 215096f2e892SBill Paul goto fail; 215196f2e892SBill Paul } 215296f2e892SBill Paul 215356e5e7aeSMaxime Henrion /* Allocate a busdma tag for mbufs. */ 215456e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 215556e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * DC_TX_LIST_CNT, 215656e5e7aeSMaxime Henrion DC_TX_LIST_CNT, MCLBYTES, 0, NULL, NULL, &sc->dc_mtag); 215756e5e7aeSMaxime Henrion if (error) { 215856e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 215956e5e7aeSMaxime Henrion error = ENXIO; 216056e5e7aeSMaxime Henrion goto fail; 216156e5e7aeSMaxime Henrion } 216256e5e7aeSMaxime Henrion 216356e5e7aeSMaxime Henrion /* Create the TX/RX busdma maps. */ 216456e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) { 216556e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 216656e5e7aeSMaxime Henrion &sc->dc_cdata.dc_tx_map[i]); 216756e5e7aeSMaxime Henrion if (error) { 216856e5e7aeSMaxime Henrion printf("dc%d: failed to init TX ring\n", unit); 216956e5e7aeSMaxime Henrion error = ENXIO; 217056e5e7aeSMaxime Henrion goto fail; 217156e5e7aeSMaxime Henrion } 217256e5e7aeSMaxime Henrion } 217356e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) { 217456e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 217556e5e7aeSMaxime Henrion &sc->dc_cdata.dc_rx_map[i]); 217656e5e7aeSMaxime Henrion if (error) { 217756e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 217856e5e7aeSMaxime Henrion error = ENXIO; 217956e5e7aeSMaxime Henrion goto fail; 218056e5e7aeSMaxime Henrion } 218156e5e7aeSMaxime Henrion } 218256e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap); 218356e5e7aeSMaxime Henrion if (error) { 218456e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 218556e5e7aeSMaxime Henrion error = ENXIO; 218656e5e7aeSMaxime Henrion goto fail; 218756e5e7aeSMaxime Henrion } 218896f2e892SBill Paul 218996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 219096f2e892SBill Paul ifp->if_softc = sc; 21919bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 2192feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 219396f2e892SBill Paul ifp->if_mtu = ETHERMTU; 21943d57a2e5SBrian Feldman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 21953d57a2e5SBrian Feldman if (!IS_MPSAFE) 21963d57a2e5SBrian Feldman ifp->if_flags |= IFF_NEEDSGIANT; 219796f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 219896f2e892SBill Paul ifp->if_start = dc_start; 219996f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 220096f2e892SBill Paul ifp->if_init = dc_init; 220196f2e892SBill Paul ifp->if_baudrate = 10000000; 2202cbaf877fSBrian Feldman IFQ_SET_MAXLEN(&ifp->if_snd, DC_TX_LIST_CNT - 1); 2203cbaf877fSBrian Feldman ifp->if_snd.ifq_drv_maxlen = DC_TX_LIST_CNT - 1; 2204cbaf877fSBrian Feldman IFQ_SET_READY(&ifp->if_snd); 220596f2e892SBill Paul 220696f2e892SBill Paul /* 22075c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 22085c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 22095c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 22105c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 22115c1cfac4SBill Paul * driver instead. 221296f2e892SBill Paul */ 22135c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 22145c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 22155c1cfac4SBill Paul tmp = sc->dc_pmode; 22165c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 22175c1cfac4SBill Paul } 22185c1cfac4SBill Paul 221996f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 222096f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 222196f2e892SBill Paul 222296f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22235c1cfac4SBill Paul sc->dc_pmode = tmp; 22245c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 222596f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2226042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 222796f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 222896f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 222978999dd1SBill Paul /* 223078999dd1SBill Paul * For non-MII cards, we need to have the 21143 223178999dd1SBill Paul * drive the LEDs. Except there are some systems 223278999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 223378999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 223478999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 223578999dd1SBill Paul */ 223678999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 223778999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 223896f2e892SBill Paul error = 0; 223996f2e892SBill Paul } 224096f2e892SBill Paul 224196f2e892SBill Paul if (error) { 224296f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 224396f2e892SBill Paul goto fail; 224496f2e892SBill Paul } 224596f2e892SBill Paul 2246feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 2247feb78939SJonathan Chen /* 2248feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 2249feb78939SJonathan Chen * can talk to the MII. 2250feb78939SJonathan Chen */ 2251feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 2252feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2253feb78939SJonathan Chen DELAY(10); 2254feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 2255feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2256feb78939SJonathan Chen DELAY(10); 2257feb78939SJonathan Chen } 2258feb78939SJonathan Chen 2259028a8491SMartin Blapp if (DC_IS_ADMTEK(sc)) { 2260028a8491SMartin Blapp /* 2261028a8491SMartin Blapp * Set automatic TX underrun recovery for the ADMtek chips 2262028a8491SMartin Blapp */ 2263028a8491SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 2264028a8491SMartin Blapp } 2265028a8491SMartin Blapp 226696f2e892SBill Paul /* 2267db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2268db40c1aeSDoug Ambrisko */ 2269db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 22709ef8b520SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 2271e695984eSRuslan Ermilov #ifdef DEVICE_POLLING 2272e695984eSRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 2273e695984eSRuslan Ermilov #endif 2274e695984eSRuslan Ermilov ifp->if_capenable = ifp->if_capabilities; 2275db40c1aeSDoug Ambrisko 2276c06eb4e2SSam Leffler callout_init(&sc->dc_stat_ch, IS_MPSAFE ? CALLOUT_MPSAFE : 0); 227796f2e892SBill Paul 22785c1cfac4SBill Paul #ifdef SRM_MEDIA 2279510a809eSMike Smith sc->dc_srm_media = 0; 2280510a809eSMike Smith 2281510a809eSMike Smith /* Remember the SRM console media setting */ 2282510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2283510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2284510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 2285510a809eSMike Smith switch ((command >> 8) & 0xff) { 2286510a809eSMike Smith case 3: 2287510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2288510a809eSMike Smith break; 2289510a809eSMike Smith case 4: 2290510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2291510a809eSMike Smith break; 2292510a809eSMike Smith case 5: 2293510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2294510a809eSMike Smith break; 2295510a809eSMike Smith case 6: 2296510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2297510a809eSMike Smith break; 2298510a809eSMike Smith } 2299510a809eSMike Smith if (sc->dc_srm_media) 2300510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2301510a809eSMike Smith } 2302510a809eSMike Smith #endif 2303510a809eSMike Smith 2304608654d4SNate Lawson /* 2305608654d4SNate Lawson * Call MI attach routine. 2306608654d4SNate Lawson */ 2307608654d4SNate Lawson ether_ifattach(ifp, eaddr); 2308608654d4SNate Lawson 230954f1f1d1SNate Lawson /* Hook interrupt last to avoid having to lock softc */ 2310608654d4SNate Lawson error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | 2311608654d4SNate Lawson (IS_MPSAFE ? INTR_MPSAFE : 0), 2312608654d4SNate Lawson dc_intr, sc, &sc->dc_intrhand); 2313608654d4SNate Lawson 2314608654d4SNate Lawson if (error) { 2315608654d4SNate Lawson printf("dc%d: couldn't set up irq\n", unit); 2316693f4477SNate Lawson ether_ifdetach(ifp); 231754f1f1d1SNate Lawson goto fail; 2318608654d4SNate Lawson } 2319510a809eSMike Smith 232096f2e892SBill Paul fail: 232154f1f1d1SNate Lawson if (error) 232254f1f1d1SNate Lawson dc_detach(dev); 232396f2e892SBill Paul return (error); 232496f2e892SBill Paul } 232596f2e892SBill Paul 2326693f4477SNate Lawson /* 2327693f4477SNate Lawson * Shutdown hardware and free up resources. This can be called any 2328693f4477SNate Lawson * time after the mutex has been initialized. It is called in both 2329693f4477SNate Lawson * the error case in attach and the normal detach case so it needs 2330693f4477SNate Lawson * to be careful about only freeing resources that have actually been 2331693f4477SNate Lawson * allocated. 2332693f4477SNate Lawson */ 2333e3d2833aSAlfred Perlstein static int 23340934f18aSMaxime Henrion dc_detach(device_t dev) 233596f2e892SBill Paul { 233696f2e892SBill Paul struct dc_softc *sc; 233796f2e892SBill Paul struct ifnet *ifp; 23385c1cfac4SBill Paul struct dc_mediainfo *m; 233956e5e7aeSMaxime Henrion int i; 234096f2e892SBill Paul 234196f2e892SBill Paul sc = device_get_softc(dev); 234259f47d29SJohn Baldwin KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized")); 2343d1ce9105SBill Paul DC_LOCK(sc); 2344d1ce9105SBill Paul 234596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 234696f2e892SBill Paul 2347693f4477SNate Lawson /* These should only be active if attach succeeded */ 2348214073e5SWarner Losh if (device_is_attached(dev)) { 234996f2e892SBill Paul dc_stop(sc); 23509ef8b520SSam Leffler ether_ifdetach(ifp); 2351693f4477SNate Lawson } 2352693f4477SNate Lawson if (sc->dc_miibus) 235396f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 235454f1f1d1SNate Lawson bus_generic_detach(dev); 235596f2e892SBill Paul 235654f1f1d1SNate Lawson if (sc->dc_intrhand) 235796f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 235854f1f1d1SNate Lawson if (sc->dc_irq) 235996f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 236054f1f1d1SNate Lawson if (sc->dc_res) 236196f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 236296f2e892SBill Paul 236356e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_sbuf != NULL) 236456e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap); 236556e5e7aeSMaxime Henrion if (sc->dc_ldata != NULL) 236656e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap); 236756e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) 236856e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_tx_map[i]); 236956e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) 237056e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 237156e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap); 237256e5e7aeSMaxime Henrion if (sc->dc_stag) 237356e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_stag); 237456e5e7aeSMaxime Henrion if (sc->dc_mtag) 237556e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_mtag); 237656e5e7aeSMaxime Henrion if (sc->dc_ltag) 237756e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_ltag); 237856e5e7aeSMaxime Henrion 237996f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 238096f2e892SBill Paul 23815c1cfac4SBill Paul while (sc->dc_mi != NULL) { 23825c1cfac4SBill Paul m = sc->dc_mi->dc_next; 23835c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 23845c1cfac4SBill Paul sc->dc_mi = m; 23855c1cfac4SBill Paul } 23867efff076SWarner Losh free(sc->dc_srom, M_DEVBUF); 23875c1cfac4SBill Paul 2388d1ce9105SBill Paul DC_UNLOCK(sc); 2389d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 239096f2e892SBill Paul 239196f2e892SBill Paul return (0); 239296f2e892SBill Paul } 239396f2e892SBill Paul 239496f2e892SBill Paul /* 239596f2e892SBill Paul * Initialize the transmit descriptors. 239696f2e892SBill Paul */ 2397e3d2833aSAlfred Perlstein static int 23980934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc) 239996f2e892SBill Paul { 240096f2e892SBill Paul struct dc_chain_data *cd; 240196f2e892SBill Paul struct dc_list_data *ld; 240201faf54bSLuigi Rizzo int i, nexti; 240396f2e892SBill Paul 240496f2e892SBill Paul cd = &sc->dc_cdata; 240596f2e892SBill Paul ld = sc->dc_ldata; 240696f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 2407b3811c95SMaxime Henrion if (i == DC_TX_LIST_CNT - 1) 2408b3811c95SMaxime Henrion nexti = 0; 2409b3811c95SMaxime Henrion else 2410b3811c95SMaxime Henrion nexti = i + 1; 2411af4358c7SMaxime Henrion ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti)); 241296f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 241396f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 241496f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 241596f2e892SBill Paul } 241696f2e892SBill Paul 241796f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 241856e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 241956e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 242096f2e892SBill Paul return (0); 242196f2e892SBill Paul } 242296f2e892SBill Paul 242396f2e892SBill Paul 242496f2e892SBill Paul /* 242596f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 242696f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 242796f2e892SBill Paul * points back to the first. 242896f2e892SBill Paul */ 2429e3d2833aSAlfred Perlstein static int 24300934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc) 243196f2e892SBill Paul { 243296f2e892SBill Paul struct dc_chain_data *cd; 243396f2e892SBill Paul struct dc_list_data *ld; 243401faf54bSLuigi Rizzo int i, nexti; 243596f2e892SBill Paul 243696f2e892SBill Paul cd = &sc->dc_cdata; 243796f2e892SBill Paul ld = sc->dc_ldata; 243896f2e892SBill Paul 243996f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 244056e5e7aeSMaxime Henrion if (dc_newbuf(sc, i, 1) != 0) 244196f2e892SBill Paul return (ENOBUFS); 2442b3811c95SMaxime Henrion if (i == DC_RX_LIST_CNT - 1) 2443b3811c95SMaxime Henrion nexti = 0; 2444b3811c95SMaxime Henrion else 2445b3811c95SMaxime Henrion nexti = i + 1; 2446af4358c7SMaxime Henrion ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti)); 244796f2e892SBill Paul } 244896f2e892SBill Paul 244996f2e892SBill Paul cd->dc_rx_prod = 0; 245056e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 245156e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 245296f2e892SBill Paul return (0); 245396f2e892SBill Paul } 245496f2e892SBill Paul 245556e5e7aeSMaxime Henrion static void 245656e5e7aeSMaxime Henrion dc_dma_map_rxbuf(arg, segs, nseg, mapsize, error) 245756e5e7aeSMaxime Henrion void *arg; 245856e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 245956e5e7aeSMaxime Henrion int nseg; 246056e5e7aeSMaxime Henrion bus_size_t mapsize; 246156e5e7aeSMaxime Henrion int error; 246256e5e7aeSMaxime Henrion { 246356e5e7aeSMaxime Henrion struct dc_softc *sc; 246456e5e7aeSMaxime Henrion struct dc_desc *c; 246556e5e7aeSMaxime Henrion 246656e5e7aeSMaxime Henrion sc = arg; 246756e5e7aeSMaxime Henrion c = &sc->dc_ldata->dc_rx_list[sc->dc_cdata.dc_rx_cur]; 246856e5e7aeSMaxime Henrion if (error) { 246956e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = error; 247056e5e7aeSMaxime Henrion return; 247156e5e7aeSMaxime Henrion } 247256e5e7aeSMaxime Henrion 247356e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 247456e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = 0; 2475af4358c7SMaxime Henrion c->dc_data = htole32(segs->ds_addr); 247656e5e7aeSMaxime Henrion } 247756e5e7aeSMaxime Henrion 247896f2e892SBill Paul /* 247996f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 248096f2e892SBill Paul */ 2481e3d2833aSAlfred Perlstein static int 248256e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc) 248396f2e892SBill Paul { 248456e5e7aeSMaxime Henrion struct mbuf *m_new; 248556e5e7aeSMaxime Henrion bus_dmamap_t tmp; 248656e5e7aeSMaxime Henrion int error; 248796f2e892SBill Paul 248856e5e7aeSMaxime Henrion if (alloc) { 248956e5e7aeSMaxime Henrion m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 249040129585SLuigi Rizzo if (m_new == NULL) 249196f2e892SBill Paul return (ENOBUFS); 249296f2e892SBill Paul } else { 249356e5e7aeSMaxime Henrion m_new = sc->dc_cdata.dc_rx_chain[i]; 249496f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 249596f2e892SBill Paul } 249656e5e7aeSMaxime Henrion m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 249796f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 249896f2e892SBill Paul 249996f2e892SBill Paul /* 250096f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 250196f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 250296f2e892SBill Paul * 82c169 chips. 250396f2e892SBill Paul */ 250496f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 25050934f18aSMaxime Henrion bzero(mtod(m_new, char *), m_new->m_len); 250696f2e892SBill Paul 250756e5e7aeSMaxime Henrion /* No need to remap the mbuf if we're reusing it. */ 250856e5e7aeSMaxime Henrion if (alloc) { 250956e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_cur = i; 251056e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_sparemap, 251156e5e7aeSMaxime Henrion m_new, dc_dma_map_rxbuf, sc, 0); 251256e5e7aeSMaxime Henrion if (error) { 251356e5e7aeSMaxime Henrion m_freem(m_new); 251456e5e7aeSMaxime Henrion return (error); 251556e5e7aeSMaxime Henrion } 251656e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_rx_err != 0) { 251756e5e7aeSMaxime Henrion m_freem(m_new); 251856e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_rx_err); 251956e5e7aeSMaxime Henrion } 252056e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 252156e5e7aeSMaxime Henrion tmp = sc->dc_cdata.dc_rx_map[i]; 252256e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap; 252356e5e7aeSMaxime Henrion sc->dc_sparemap = tmp; 252496f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 252556e5e7aeSMaxime Henrion } 252696f2e892SBill Paul 2527af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN); 2528af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN); 252956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 253056e5e7aeSMaxime Henrion BUS_DMASYNC_PREREAD); 253156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 253256e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 253396f2e892SBill Paul return (0); 253496f2e892SBill Paul } 253596f2e892SBill Paul 253696f2e892SBill Paul /* 253796f2e892SBill Paul * Grrrrr. 253896f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 253996f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 254096f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 254196f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 254296f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 254396f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 254496f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 254596f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 254696f2e892SBill Paul * 254796f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 254896f2e892SBill Paul * Here's what we know: 254996f2e892SBill Paul * 255096f2e892SBill Paul * - We know there will always be somewhere between one and three extra 255196f2e892SBill Paul * descriptors uploaded. 255296f2e892SBill Paul * 255396f2e892SBill Paul * - We know the desired received frame will always be at the end of the 255496f2e892SBill Paul * total data upload. 255596f2e892SBill Paul * 255696f2e892SBill Paul * - We know the size of the desired received frame because it will be 255796f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 255896f2e892SBill Paul * 255996f2e892SBill Paul * Here's what we do: 256096f2e892SBill Paul * 256196f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 256296f2e892SBill Paul * This means that we know that the buffer contents should be all 256396f2e892SBill Paul * zeros, except for data uploaded by the chip. 256496f2e892SBill Paul * 256596f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 256696f2e892SBill Paul * ethernet CRC at the end. 256796f2e892SBill Paul * 256896f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 256996f2e892SBill Paul * 257096f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 257196f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 257296f2e892SBill Paul * This is the end of the received frame. We know we will encounter 257396f2e892SBill Paul * some data at the end of the frame because the CRC will always be 257496f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 257596f2e892SBill Paul * we won't be fooled. 257696f2e892SBill Paul * 257796f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 257896f2e892SBill Paul * that value from the current pointer location. This brings us 257996f2e892SBill Paul * to the start of the actual received packet. 258096f2e892SBill Paul * 258196f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 258296f2e892SBill Paul * frame length. 258396f2e892SBill Paul * 258496f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 258596f2e892SBill Paul * the time. 258696f2e892SBill Paul */ 258796f2e892SBill Paul 258896f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG) 2589e3d2833aSAlfred Perlstein static void 25900934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx) 259196f2e892SBill Paul { 259296f2e892SBill Paul struct dc_desc *cur_rx; 259396f2e892SBill Paul struct dc_desc *c = NULL; 259496f2e892SBill Paul struct mbuf *m = NULL; 259596f2e892SBill Paul unsigned char *ptr; 259696f2e892SBill Paul int i, total_len; 259796f2e892SBill Paul u_int32_t rxstat = 0; 259896f2e892SBill Paul 259996f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 260096f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 260196f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 26021edc4c46SMaxime Henrion bzero(ptr, DC_RXLEN * 5); 260396f2e892SBill Paul 260496f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 260596f2e892SBill Paul while (1) { 260696f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 2607af4358c7SMaxime Henrion rxstat = le32toh(c->dc_status); 260896f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 260996f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 261096f2e892SBill Paul ptr += DC_RXLEN; 261196f2e892SBill Paul /* If this is the last buffer, break out. */ 261296f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 261396f2e892SBill Paul break; 261456e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 261596f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 261696f2e892SBill Paul } 261796f2e892SBill Paul 261896f2e892SBill Paul /* Find the length of the actual receive frame. */ 261996f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 262096f2e892SBill Paul 262196f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 262296f2e892SBill Paul while (*ptr == 0x00) 262396f2e892SBill Paul ptr--; 262496f2e892SBill Paul 262596f2e892SBill Paul /* Round off. */ 262696f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 262796f2e892SBill Paul ptr -= 1; 262896f2e892SBill Paul 262996f2e892SBill Paul /* Now find the start of the frame. */ 263096f2e892SBill Paul ptr -= total_len; 263196f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 263296f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 263396f2e892SBill Paul 263496f2e892SBill Paul /* 263596f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 263696f2e892SBill Paul * the status word to make it look like a successful 263796f2e892SBill Paul * frame reception. 263896f2e892SBill Paul */ 263956e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 264096f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 2641af4358c7SMaxime Henrion cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG); 264296f2e892SBill Paul } 264396f2e892SBill Paul 264496f2e892SBill Paul /* 264573bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 264673bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 264773bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 264873bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 264973bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 265073bf949cSBill Paul * process the RX ring. This routine may need to be called more than 265173bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 265273bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 265373bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 265473bf949cSBill Paul */ 2655e3d2833aSAlfred Perlstein static int 26560934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc) 265773bf949cSBill Paul { 265873bf949cSBill Paul struct dc_desc *cur_rx; 26590934f18aSMaxime Henrion int i, pos; 266073bf949cSBill Paul 266173bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 266273bf949cSBill Paul 266373bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 266473bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 2665af4358c7SMaxime Henrion if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN)) 266673bf949cSBill Paul break; 266773bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 266873bf949cSBill Paul } 266973bf949cSBill Paul 267073bf949cSBill Paul /* If the ring really is empty, then just return. */ 267173bf949cSBill Paul if (i == DC_RX_LIST_CNT) 267273bf949cSBill Paul return (0); 267373bf949cSBill Paul 267473bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 267573bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 267673bf949cSBill Paul 267773bf949cSBill Paul return (EAGAIN); 267873bf949cSBill Paul } 267973bf949cSBill Paul 268073bf949cSBill Paul /* 268196f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 268296f2e892SBill Paul * the higher level protocols. 268396f2e892SBill Paul */ 2684e3d2833aSAlfred Perlstein static void 26850934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc) 268696f2e892SBill Paul { 268796f2e892SBill Paul struct mbuf *m; 268896f2e892SBill Paul struct ifnet *ifp; 268996f2e892SBill Paul struct dc_desc *cur_rx; 269096f2e892SBill Paul int i, total_len = 0; 269196f2e892SBill Paul u_int32_t rxstat; 269296f2e892SBill Paul 26935120abbfSSam Leffler DC_LOCK_ASSERT(sc); 26945120abbfSSam Leffler 269596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 269696f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 269796f2e892SBill Paul 269856e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 2699af4358c7SMaxime Henrion while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) & 2700af4358c7SMaxime Henrion DC_RXSTAT_OWN)) { 2701e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 270262f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) { 2703e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2704e4fc250cSLuigi Rizzo break; 2705e4fc250cSLuigi Rizzo sc->rxcycles--; 2706e4fc250cSLuigi Rizzo } 27070934f18aSMaxime Henrion #endif 270896f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 2709af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 271096f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 271156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 271256e5e7aeSMaxime Henrion BUS_DMASYNC_POSTREAD); 271396f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 271496f2e892SBill Paul 271596f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 271696f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 271796f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 271896f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 271996f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 272096f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 272196f2e892SBill Paul continue; 272296f2e892SBill Paul } 272396f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 2724af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 272596f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 272696f2e892SBill Paul } 272796f2e892SBill Paul } 272896f2e892SBill Paul 272996f2e892SBill Paul /* 273096f2e892SBill Paul * If an error occurs, update stats, clear the 273196f2e892SBill Paul * status word and leave the mbuf cluster in place: 273296f2e892SBill Paul * it should simply get re-used next time this descriptor 2733db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 27340934f18aSMaxime Henrion * frames as errors since they could be vlans. 273596f2e892SBill Paul */ 2736db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)) { 2737db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2738db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2739db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2740db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 274196f2e892SBill Paul ifp->if_ierrors++; 274296f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 274396f2e892SBill Paul ifp->if_collisions++; 274456e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 274596f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 274696f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 274796f2e892SBill Paul continue; 274896f2e892SBill Paul } else { 274996f2e892SBill Paul dc_init(sc); 275096f2e892SBill Paul return; 275196f2e892SBill Paul } 275296f2e892SBill Paul } 2753db40c1aeSDoug Ambrisko } 275496f2e892SBill Paul 275596f2e892SBill Paul /* No errors; receive the packet. */ 275696f2e892SBill Paul total_len -= ETHER_CRC_LEN; 275701faf54bSLuigi Rizzo #ifdef __i386__ 275801faf54bSLuigi Rizzo /* 275901faf54bSLuigi Rizzo * On the x86 we do not have alignment problems, so try to 276001faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 276101faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 276201faf54bSLuigi Rizzo * copy done in m_devget(). 276301faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 276401faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 276501faf54bSLuigi Rizzo * existing buffer in the receive ring. 276601faf54bSLuigi Rizzo */ 276756e5e7aeSMaxime Henrion if (dc_quick && dc_newbuf(sc, i, 1) == 0) { 276801faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 276901faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 277001faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 277101faf54bSLuigi Rizzo } else 277201faf54bSLuigi Rizzo #endif 277301faf54bSLuigi Rizzo { 277401faf54bSLuigi Rizzo struct mbuf *m0; 277596f2e892SBill Paul 277601faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 277701faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 277856e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 277996f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 278096f2e892SBill Paul if (m0 == NULL) { 278196f2e892SBill Paul ifp->if_ierrors++; 278296f2e892SBill Paul continue; 278396f2e892SBill Paul } 278496f2e892SBill Paul m = m0; 278501faf54bSLuigi Rizzo } 278696f2e892SBill Paul 278796f2e892SBill Paul ifp->if_ipackets++; 27885120abbfSSam Leffler DC_UNLOCK(sc); 27899ef8b520SSam Leffler (*ifp->if_input)(ifp, m); 27905120abbfSSam Leffler DC_LOCK(sc); 279196f2e892SBill Paul } 279296f2e892SBill Paul 279396f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 279496f2e892SBill Paul } 279596f2e892SBill Paul 279696f2e892SBill Paul /* 279796f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 279896f2e892SBill Paul * the list buffers. 279996f2e892SBill Paul */ 280096f2e892SBill Paul 2801e3d2833aSAlfred Perlstein static void 28020934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc) 280396f2e892SBill Paul { 280496f2e892SBill Paul struct dc_desc *cur_tx = NULL; 280596f2e892SBill Paul struct ifnet *ifp; 280696f2e892SBill Paul int idx; 2807af4358c7SMaxime Henrion u_int32_t ctl, txstat; 280896f2e892SBill Paul 280996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 281096f2e892SBill Paul 281196f2e892SBill Paul /* 281296f2e892SBill Paul * Go through our tx list and free mbufs for those 281396f2e892SBill Paul * frames that have been transmitted. 281496f2e892SBill Paul */ 281556e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 281696f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 281796f2e892SBill Paul while (idx != sc->dc_cdata.dc_tx_prod) { 281896f2e892SBill Paul 281996f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 2820af4358c7SMaxime Henrion txstat = le32toh(cur_tx->dc_status); 2821af4358c7SMaxime Henrion ctl = le32toh(cur_tx->dc_ctl); 282296f2e892SBill Paul 282396f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 282496f2e892SBill Paul break; 282596f2e892SBill Paul 28264ff4a9beSDon Lewis if (!(ctl & DC_TXCTL_LASTFRAG) || ctl & DC_TXCTL_SETUP) { 2827af4358c7SMaxime Henrion if (ctl & DC_TXCTL_SETUP) { 282896f2e892SBill Paul /* 282996f2e892SBill Paul * Yes, the PNIC is so brain damaged 283096f2e892SBill Paul * that it will sometimes generate a TX 283196f2e892SBill Paul * underrun error while DMAing the RX 283296f2e892SBill Paul * filter setup frame. If we detect this, 283396f2e892SBill Paul * we have to send the setup frame again, 283496f2e892SBill Paul * or else the filter won't be programmed 283596f2e892SBill Paul * correctly. 283696f2e892SBill Paul */ 283796f2e892SBill Paul if (DC_IS_PNIC(sc)) { 283896f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 283996f2e892SBill Paul dc_setfilt(sc); 284096f2e892SBill Paul } 284196f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 284296f2e892SBill Paul } 2843bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 284496f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 284596f2e892SBill Paul continue; 284696f2e892SBill Paul } 284796f2e892SBill Paul 284829a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2849feb78939SJonathan Chen /* 2850feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2851feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 285229a2220aSBill Paul * even when the carrier is there. wtf?!? 285329a2220aSBill Paul * Who knows, but Conexant chips have the 285429a2220aSBill Paul * same problem. Maybe they took lessons 285529a2220aSBill Paul * from Xircom. 285629a2220aSBill Paul */ 2857feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2858feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2859feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 2860feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2861feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2862feb78939SJonathan Chen } else { 286396f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 286496f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 286596f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 286696f2e892SBill Paul DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST))) 286796f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2868feb78939SJonathan Chen } 286996f2e892SBill Paul 287096f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 287196f2e892SBill Paul ifp->if_oerrors++; 287296f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 287396f2e892SBill Paul ifp->if_collisions++; 287496f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 287596f2e892SBill Paul ifp->if_collisions++; 287696f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 287796f2e892SBill Paul dc_init(sc); 287896f2e892SBill Paul return; 287996f2e892SBill Paul } 288096f2e892SBill Paul } 288196f2e892SBill Paul 288296f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 288396f2e892SBill Paul 288496f2e892SBill Paul ifp->if_opackets++; 288596f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 288656e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, 288756e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx], 288856e5e7aeSMaxime Henrion BUS_DMASYNC_POSTWRITE); 288956e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 289056e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx]); 289196f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 289296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 289396f2e892SBill Paul } 289496f2e892SBill Paul 289596f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 289696f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 289796f2e892SBill Paul } 289896f2e892SBill Paul 2899bcb9ef4fSLuigi Rizzo if (idx != sc->dc_cdata.dc_tx_cons) { 29000934f18aSMaxime Henrion /* Some buffers have been freed. */ 290196f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 290296f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 2903bcb9ef4fSLuigi Rizzo } 2904bcb9ef4fSLuigi Rizzo ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5; 290596f2e892SBill Paul } 290696f2e892SBill Paul 2907e3d2833aSAlfred Perlstein static void 29080934f18aSMaxime Henrion dc_tick(void *xsc) 290996f2e892SBill Paul { 291096f2e892SBill Paul struct dc_softc *sc; 291196f2e892SBill Paul struct mii_data *mii; 291296f2e892SBill Paul struct ifnet *ifp; 291396f2e892SBill Paul u_int32_t r; 291496f2e892SBill Paul 291596f2e892SBill Paul sc = xsc; 2916d1ce9105SBill Paul DC_LOCK(sc); 291796f2e892SBill Paul ifp = &sc->arpcom.ac_if; 291896f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 291996f2e892SBill Paul 292096f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2921318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2922318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2923318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2924318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 292596f2e892SBill Paul sc->dc_link = 0; 2926318b02fdSBill Paul mii_mediachg(mii); 2927318b02fdSBill Paul } 2928318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2929318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2930318b02fdSBill Paul sc->dc_link = 0; 2931318b02fdSBill Paul mii_mediachg(mii); 2932318b02fdSBill Paul } 2933d675147eSBill Paul if (sc->dc_link == 0) 293496f2e892SBill Paul mii_tick(mii); 293596f2e892SBill Paul } else { 2936318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 293796f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2938259b8d84SMartin Blapp sc->dc_cdata.dc_tx_cnt == 0) { 293996f2e892SBill Paul mii_tick(mii); 2940042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2941042c8f6eSBill Paul sc->dc_link = 0; 294296f2e892SBill Paul } 2943259b8d84SMartin Blapp } 294496f2e892SBill Paul } else 294596f2e892SBill Paul mii_tick(mii); 294696f2e892SBill Paul 294796f2e892SBill Paul /* 294896f2e892SBill Paul * When the init routine completes, we expect to be able to send 294996f2e892SBill Paul * packets right away, and in fact the network code will send a 295096f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 295196f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 295296f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 295396f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 295496f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 295596f2e892SBill Paul * we can't just pause in the init routine while waiting for the 295696f2e892SBill Paul * PHY to come ready since that would bring the whole system to 295796f2e892SBill Paul * a screeching halt for several seconds. 295896f2e892SBill Paul * 295996f2e892SBill Paul * What we do here is prevent the TX start routine from sending 296096f2e892SBill Paul * any packets until a link has been established. After the 296196f2e892SBill Paul * interface has been initialized, the tick routine will poll 296296f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 296396f2e892SBill Paul * that time, packets will stay in the send queue, and once the 296496f2e892SBill Paul * link comes up, they will be flushed out to the wire. 296596f2e892SBill Paul */ 2966cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 296796f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 296896f2e892SBill Paul sc->dc_link++; 2969cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 297096f2e892SBill Paul dc_start(ifp); 297196f2e892SBill Paul } 297296f2e892SBill Paul 2973318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 2974b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 2975318b02fdSBill Paul else 2976b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 297796f2e892SBill Paul 2978d1ce9105SBill Paul DC_UNLOCK(sc); 297996f2e892SBill Paul } 298096f2e892SBill Paul 2981d467c136SBill Paul /* 2982d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 2983d467c136SBill Paul * or switch to store and forward mode if we have to. 2984d467c136SBill Paul */ 2985e3d2833aSAlfred Perlstein static void 29860934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc) 2987d467c136SBill Paul { 2988d467c136SBill Paul u_int32_t isr; 2989d467c136SBill Paul int i; 2990d467c136SBill Paul 2991d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 2992d467c136SBill Paul dc_init(sc); 2993d467c136SBill Paul 2994d467c136SBill Paul if (DC_IS_INTEL(sc)) { 2995d467c136SBill Paul /* 2996d467c136SBill Paul * The real 21143 requires that the transmitter be idle 2997d467c136SBill Paul * in order to change the transmit threshold or store 2998d467c136SBill Paul * and forward state. 2999d467c136SBill Paul */ 3000d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3001d467c136SBill Paul 3002d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 3003d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 3004d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 3005d467c136SBill Paul break; 3006d467c136SBill Paul DELAY(10); 3007d467c136SBill Paul } 3008d467c136SBill Paul if (i == DC_TIMEOUT) { 3009d467c136SBill Paul printf("dc%d: failed to force tx to idle state\n", 3010d467c136SBill Paul sc->dc_unit); 3011d467c136SBill Paul dc_init(sc); 3012d467c136SBill Paul } 3013d467c136SBill Paul } 3014d467c136SBill Paul 3015d467c136SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 3016d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 3017d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 3018d467c136SBill Paul printf("using store and forward mode\n"); 3019d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 3020d467c136SBill Paul } else { 3021d467c136SBill Paul printf("increasing TX threshold\n"); 3022d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3023d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 3024d467c136SBill Paul } 3025d467c136SBill Paul 3026d467c136SBill Paul if (DC_IS_INTEL(sc)) 3027d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3028d467c136SBill Paul } 3029d467c136SBill Paul 3030e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3031e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 3032e4fc250cSLuigi Rizzo 3033e4fc250cSLuigi Rizzo static void 3034e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 3035e4fc250cSLuigi Rizzo { 3036e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 3037e4fc250cSLuigi Rizzo 3038e695984eSRuslan Ermilov if (!(ifp->if_capenable & IFCAP_POLLING)) { 3039e695984eSRuslan Ermilov ether_poll_deregister(ifp); 3040e695984eSRuslan Ermilov cmd = POLL_DEREGISTER; 3041e695984eSRuslan Ermilov } 3042e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 3043e4fc250cSLuigi Rizzo /* Re-enable interrupts. */ 3044e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 3045e4fc250cSLuigi Rizzo return; 3046e4fc250cSLuigi Rizzo } 30475120abbfSSam Leffler DC_LOCK(sc); 3048e4fc250cSLuigi Rizzo sc->rxcycles = count; 3049e4fc250cSLuigi Rizzo dc_rxeof(sc); 3050e4fc250cSLuigi Rizzo dc_txeof(sc); 3051cbaf877fSBrian Feldman if (!IFQ_IS_EMPTY(&ifp->if_snd) && !(ifp->if_flags & IFF_OACTIVE)) 3052e4fc250cSLuigi Rizzo dc_start(ifp); 3053e4fc250cSLuigi Rizzo 3054e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 3055e4fc250cSLuigi Rizzo u_int32_t status; 3056e4fc250cSLuigi Rizzo 3057e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 3058e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF | 3059e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN | 3060e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 30615120abbfSSam Leffler if (!status) { 30625120abbfSSam Leffler DC_UNLOCK(sc); 3063e4fc250cSLuigi Rizzo return; 30645120abbfSSam Leffler } 3065e4fc250cSLuigi Rizzo /* ack what we have */ 3066e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 3067e4fc250cSLuigi Rizzo 3068e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) { 3069e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 3070e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 3071e4fc250cSLuigi Rizzo 3072e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 3073e4fc250cSLuigi Rizzo dc_rxeof(sc); 3074e4fc250cSLuigi Rizzo } 3075e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 3076e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 3077e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 3078e4fc250cSLuigi Rizzo 3079e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 3080e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 3081e4fc250cSLuigi Rizzo 3082e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 3083e4fc250cSLuigi Rizzo printf("dc_poll: dc%d bus error\n", sc->dc_unit); 3084e4fc250cSLuigi Rizzo dc_reset(sc); 3085e4fc250cSLuigi Rizzo dc_init(sc); 3086e4fc250cSLuigi Rizzo } 3087e4fc250cSLuigi Rizzo } 30885120abbfSSam Leffler DC_UNLOCK(sc); 3089e4fc250cSLuigi Rizzo } 3090e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3091e4fc250cSLuigi Rizzo 3092e3d2833aSAlfred Perlstein static void 30930934f18aSMaxime Henrion dc_intr(void *arg) 309496f2e892SBill Paul { 309596f2e892SBill Paul struct dc_softc *sc; 309696f2e892SBill Paul struct ifnet *ifp; 309796f2e892SBill Paul u_int32_t status; 309896f2e892SBill Paul 309996f2e892SBill Paul sc = arg; 3100d2a1864bSWarner Losh 31010934f18aSMaxime Henrion if (sc->suspended) 3102e8388e14SMitsuru IWASAKI return; 3103e8388e14SMitsuru IWASAKI 3104d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3105d2a1864bSWarner Losh return; 3106d2a1864bSWarner Losh 3107d1ce9105SBill Paul DC_LOCK(sc); 310896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 3109e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 311062f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3111e4fc250cSLuigi Rizzo goto done; 3112e695984eSRuslan Ermilov if ((ifp->if_capenable & IFCAP_POLLING) && 3113e695984eSRuslan Ermilov ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */ 3114e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3115e4fc250cSLuigi Rizzo goto done; 3116e4fc250cSLuigi Rizzo } 31170934f18aSMaxime Henrion #endif 311896f2e892SBill Paul 3119d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 312096f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 312196f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 312296f2e892SBill Paul dc_stop(sc); 3123d1ce9105SBill Paul DC_UNLOCK(sc); 312496f2e892SBill Paul return; 312596f2e892SBill Paul } 312696f2e892SBill Paul 312796f2e892SBill Paul /* Disable interrupts. */ 312896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 312996f2e892SBill Paul 3130feb78939SJonathan Chen while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 3131feb78939SJonathan Chen && status != 0xFFFFFFFF) { 313296f2e892SBill Paul 313396f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 313496f2e892SBill Paul 313573bf949cSBill Paul if (status & DC_ISR_RX_OK) { 313673bf949cSBill Paul int curpkts; 313773bf949cSBill Paul curpkts = ifp->if_ipackets; 313896f2e892SBill Paul dc_rxeof(sc); 313973bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 314073bf949cSBill Paul while (dc_rx_resync(sc)) 314173bf949cSBill Paul dc_rxeof(sc); 314273bf949cSBill Paul } 314373bf949cSBill Paul } 314496f2e892SBill Paul 314596f2e892SBill Paul if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF)) 314696f2e892SBill Paul dc_txeof(sc); 314796f2e892SBill Paul 314896f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 314996f2e892SBill Paul dc_txeof(sc); 315096f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 315196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 315296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 315396f2e892SBill Paul } 315496f2e892SBill Paul } 315596f2e892SBill Paul 3156d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3157d467c136SBill Paul dc_tx_underrun(sc); 315896f2e892SBill Paul 315996f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 316073bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 316173bf949cSBill Paul int curpkts; 316273bf949cSBill Paul curpkts = ifp->if_ipackets; 316396f2e892SBill Paul dc_rxeof(sc); 316473bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 316573bf949cSBill Paul while (dc_rx_resync(sc)) 316673bf949cSBill Paul dc_rxeof(sc); 316773bf949cSBill Paul } 316873bf949cSBill Paul } 316996f2e892SBill Paul 317096f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 317196f2e892SBill Paul dc_reset(sc); 317296f2e892SBill Paul dc_init(sc); 317396f2e892SBill Paul } 317496f2e892SBill Paul } 317596f2e892SBill Paul 317696f2e892SBill Paul /* Re-enable interrupts. */ 317796f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 317896f2e892SBill Paul 3179cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 318096f2e892SBill Paul dc_start(ifp); 318196f2e892SBill Paul 3182d9700bb5SBill Paul #ifdef DEVICE_POLLING 3183e4fc250cSLuigi Rizzo done: 31840934f18aSMaxime Henrion #endif 3185d9700bb5SBill Paul 3186d1ce9105SBill Paul DC_UNLOCK(sc); 318796f2e892SBill Paul } 318896f2e892SBill Paul 318956e5e7aeSMaxime Henrion static void 319056e5e7aeSMaxime Henrion dc_dma_map_txbuf(arg, segs, nseg, mapsize, error) 319156e5e7aeSMaxime Henrion void *arg; 319256e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 319356e5e7aeSMaxime Henrion int nseg; 319456e5e7aeSMaxime Henrion bus_size_t mapsize; 319556e5e7aeSMaxime Henrion int error; 319656e5e7aeSMaxime Henrion { 319756e5e7aeSMaxime Henrion struct dc_softc *sc; 319856e5e7aeSMaxime Henrion struct dc_desc *f; 319956e5e7aeSMaxime Henrion int cur, first, frag, i; 320056e5e7aeSMaxime Henrion 320156e5e7aeSMaxime Henrion sc = arg; 320256e5e7aeSMaxime Henrion if (error) { 320356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = error; 320456e5e7aeSMaxime Henrion return; 320556e5e7aeSMaxime Henrion } 320656e5e7aeSMaxime Henrion 320756e5e7aeSMaxime Henrion first = cur = frag = sc->dc_cdata.dc_tx_prod; 320856e5e7aeSMaxime Henrion for (i = 0; i < nseg; i++) { 320956e5e7aeSMaxime Henrion if ((sc->dc_flags & DC_TX_ADMTEK_WAR) && 321056e5e7aeSMaxime Henrion (frag == (DC_TX_LIST_CNT - 1)) && 321156e5e7aeSMaxime Henrion (first != sc->dc_cdata.dc_tx_first)) { 321256e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 321356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[first]); 321456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = ENOBUFS; 321556e5e7aeSMaxime Henrion return; 321656e5e7aeSMaxime Henrion } 321756e5e7aeSMaxime Henrion 321856e5e7aeSMaxime Henrion f = &sc->dc_ldata->dc_tx_list[frag]; 3219af4358c7SMaxime Henrion f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len); 322056e5e7aeSMaxime Henrion if (i == 0) { 322156e5e7aeSMaxime Henrion f->dc_status = 0; 3222af4358c7SMaxime Henrion f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG); 322356e5e7aeSMaxime Henrion } else 3224af4358c7SMaxime Henrion f->dc_status = htole32(DC_TXSTAT_OWN); 3225af4358c7SMaxime Henrion f->dc_data = htole32(segs[i].ds_addr); 322656e5e7aeSMaxime Henrion cur = frag; 322756e5e7aeSMaxime Henrion DC_INC(frag, DC_TX_LIST_CNT); 322856e5e7aeSMaxime Henrion } 322956e5e7aeSMaxime Henrion 323056e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = 0; 323156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_prod = frag; 323256e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_cnt += nseg; 3233af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG); 32344ff4a9beSDon Lewis sc->dc_cdata.dc_tx_chain[cur] = sc->dc_cdata.dc_tx_mapping; 323556e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 3236af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_ctl |= 3237af4358c7SMaxime Henrion htole32(DC_TXCTL_FINT); 323856e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_ALWAYS) 3239af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 324056e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 3241af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3242af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN); 324356e5e7aeSMaxime Henrion } 324456e5e7aeSMaxime Henrion 324596f2e892SBill Paul /* 324696f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 324796f2e892SBill Paul * pointers to the fragment pointers. 324896f2e892SBill Paul */ 3249e3d2833aSAlfred Perlstein static int 3250a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head) 325196f2e892SBill Paul { 325296f2e892SBill Paul struct mbuf *m; 325356e5e7aeSMaxime Henrion int error, idx, chainlen = 0; 3254cda97c50SMike Silbersack 3255cda97c50SMike Silbersack /* 3256cda97c50SMike Silbersack * If there's no way we can send any packets, return now. 3257cda97c50SMike Silbersack */ 3258cda97c50SMike Silbersack if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt < 6) 3259cda97c50SMike Silbersack return (ENOBUFS); 3260cda97c50SMike Silbersack 3261cda97c50SMike Silbersack /* 3262cda97c50SMike Silbersack * Count the number of frags in this chain to see if 3263cda97c50SMike Silbersack * we need to m_defrag. Since the descriptor list is shared 3264cda97c50SMike Silbersack * by all packets, we'll m_defrag long chains so that they 3265cda97c50SMike Silbersack * do not use up the entire list, even if they would fit. 3266cda97c50SMike Silbersack */ 3267a10c0e45SMike Silbersack for (m = *m_head; m != NULL; m = m->m_next) 3268cda97c50SMike Silbersack chainlen++; 3269cda97c50SMike Silbersack 3270cda97c50SMike Silbersack if ((chainlen > DC_TX_LIST_CNT / 4) || 3271cda97c50SMike Silbersack ((DC_TX_LIST_CNT - (chainlen + sc->dc_cdata.dc_tx_cnt)) < 6)) { 3272a10c0e45SMike Silbersack m = m_defrag(*m_head, M_DONTWAIT); 3273cda97c50SMike Silbersack if (m == NULL) 3274cda97c50SMike Silbersack return (ENOBUFS); 3275a10c0e45SMike Silbersack *m_head = m; 3276cda97c50SMike Silbersack } 327796f2e892SBill Paul 327896f2e892SBill Paul /* 327996f2e892SBill Paul * Start packing the mbufs in this chain into 328096f2e892SBill Paul * the fragment pointers. Stop when we run out 328196f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 328296f2e892SBill Paul */ 328356e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 32844ff4a9beSDon Lewis sc->dc_cdata.dc_tx_mapping = *m_head; 328556e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 3286a10c0e45SMike Silbersack *m_head, dc_dma_map_txbuf, sc, 0); 328756e5e7aeSMaxime Henrion if (error) 328856e5e7aeSMaxime Henrion return (error); 328956e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_tx_err != 0) 329056e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_tx_err); 329156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 329256e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE); 329356e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 329456e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 329596f2e892SBill Paul return (0); 329696f2e892SBill Paul } 329796f2e892SBill Paul 329896f2e892SBill Paul /* 329996f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 330096f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 330196f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 330296f2e892SBill Paul * physical addresses. 330396f2e892SBill Paul */ 330496f2e892SBill Paul 3305e3d2833aSAlfred Perlstein static void 33060934f18aSMaxime Henrion dc_start(struct ifnet *ifp) 330796f2e892SBill Paul { 330896f2e892SBill Paul struct dc_softc *sc; 3309cda97c50SMike Silbersack struct mbuf *m_head = NULL, *m; 3310cbaf877fSBrian Feldman unsigned int queued = 0; 331196f2e892SBill Paul int idx; 331296f2e892SBill Paul 331396f2e892SBill Paul sc = ifp->if_softc; 331496f2e892SBill Paul 3315d1ce9105SBill Paul DC_LOCK(sc); 331696f2e892SBill Paul 3317e7be9f9aSBill Paul if (!sc->dc_link && ifp->if_snd.ifq_len < 10) { 3318d1ce9105SBill Paul DC_UNLOCK(sc); 331996f2e892SBill Paul return; 3320d1ce9105SBill Paul } 3321d1ce9105SBill Paul 3322d1ce9105SBill Paul if (ifp->if_flags & IFF_OACTIVE) { 3323d1ce9105SBill Paul DC_UNLOCK(sc); 3324d1ce9105SBill Paul return; 3325d1ce9105SBill Paul } 332696f2e892SBill Paul 332756e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod; 332896f2e892SBill Paul 332996f2e892SBill Paul while (sc->dc_cdata.dc_tx_chain[idx] == NULL) { 3330cbaf877fSBrian Feldman IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 333196f2e892SBill Paul if (m_head == NULL) 333296f2e892SBill Paul break; 333396f2e892SBill Paul 33342dfc960aSLuigi Rizzo if (sc->dc_flags & DC_TX_COALESCE && 33352dfc960aSLuigi Rizzo (m_head->m_next != NULL || 33362dfc960aSLuigi Rizzo sc->dc_flags & DC_TX_ALIGN)) { 3337cda97c50SMike Silbersack m = m_defrag(m_head, M_DONTWAIT); 3338cda97c50SMike Silbersack if (m == NULL) { 3339cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 3340fda39fd0SBill Paul ifp->if_flags |= IFF_OACTIVE; 3341fda39fd0SBill Paul break; 3342cda97c50SMike Silbersack } else { 3343cda97c50SMike Silbersack m_head = m; 3344fda39fd0SBill Paul } 3345fda39fd0SBill Paul } 3346fda39fd0SBill Paul 3347a10c0e45SMike Silbersack if (dc_encap(sc, &m_head)) { 3348cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 334996f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 335096f2e892SBill Paul break; 335196f2e892SBill Paul } 335256e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 335396f2e892SBill Paul 3354cbaf877fSBrian Feldman queued++; 335596f2e892SBill Paul /* 335696f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 335796f2e892SBill Paul * to him. 335896f2e892SBill Paul */ 33599ef8b520SSam Leffler BPF_MTAP(ifp, m_head); 33605c1cfac4SBill Paul 33615c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 33625c1cfac4SBill Paul ifp->if_flags |= IFF_OACTIVE; 33635c1cfac4SBill Paul break; 33645c1cfac4SBill Paul } 336596f2e892SBill Paul } 336696f2e892SBill Paul 3367cbaf877fSBrian Feldman if (queued > 0) { 336896f2e892SBill Paul /* Transmit */ 336996f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 337096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 337196f2e892SBill Paul 337296f2e892SBill Paul /* 337396f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 337496f2e892SBill Paul */ 337596f2e892SBill Paul ifp->if_timer = 5; 3376cbaf877fSBrian Feldman } 337796f2e892SBill Paul 3378d1ce9105SBill Paul DC_UNLOCK(sc); 337996f2e892SBill Paul } 338096f2e892SBill Paul 3381e3d2833aSAlfred Perlstein static void 33820934f18aSMaxime Henrion dc_init(void *xsc) 338396f2e892SBill Paul { 338496f2e892SBill Paul struct dc_softc *sc = xsc; 338596f2e892SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 338696f2e892SBill Paul struct mii_data *mii; 338796f2e892SBill Paul 3388d1ce9105SBill Paul DC_LOCK(sc); 338996f2e892SBill Paul 339096f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 339196f2e892SBill Paul 339296f2e892SBill Paul /* 339396f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 339496f2e892SBill Paul */ 339596f2e892SBill Paul dc_stop(sc); 339696f2e892SBill Paul dc_reset(sc); 339796f2e892SBill Paul 339896f2e892SBill Paul /* 339996f2e892SBill Paul * Set cache alignment and burst length. 340096f2e892SBill Paul */ 340188d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 340296f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 340396f2e892SBill Paul else 340496f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE); 3405935fe010SLuigi Rizzo /* 3406935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3407935fe010SLuigi Rizzo */ 3408935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3409935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 341096f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 341196f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 341296f2e892SBill Paul } else { 341396f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 341496f2e892SBill Paul } 341596f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 341696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 341796f2e892SBill Paul switch(sc->dc_cachesize) { 341896f2e892SBill Paul case 32: 341996f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 342096f2e892SBill Paul break; 342196f2e892SBill Paul case 16: 342296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 342396f2e892SBill Paul break; 342496f2e892SBill Paul case 8: 342596f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 342696f2e892SBill Paul break; 342796f2e892SBill Paul case 0: 342896f2e892SBill Paul default: 342996f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 343096f2e892SBill Paul break; 343196f2e892SBill Paul } 343296f2e892SBill Paul 343396f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 343496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 343596f2e892SBill Paul else { 3436d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 343796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 343896f2e892SBill Paul } else { 343996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 344096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 344196f2e892SBill Paul } 344296f2e892SBill Paul } 344396f2e892SBill Paul 344496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 344596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 344696f2e892SBill Paul 344796f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 344896f2e892SBill Paul /* 344996f2e892SBill Paul * The app notes for the 98713 and 98715A say that 345096f2e892SBill Paul * in order to have the chips operate properly, a magic 345196f2e892SBill Paul * number must be written to CSR16. Macronix does not 345296f2e892SBill Paul * document the meaning of these bits so there's no way 345396f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 345496f2e892SBill Paul * number all its own; the rest all use a different one. 345596f2e892SBill Paul */ 345696f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 345796f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 345896f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 345996f2e892SBill Paul else 346096f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 346196f2e892SBill Paul } 346296f2e892SBill Paul 3463feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3464feb78939SJonathan Chen /* 3465feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3466feb78939SJonathan Chen * can talk to the MII. 3467feb78939SJonathan Chen */ 3468feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3469feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3470feb78939SJonathan Chen DELAY(10); 3471feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3472feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3473feb78939SJonathan Chen DELAY(10); 3474feb78939SJonathan Chen } 3475feb78939SJonathan Chen 347696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3477d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 347896f2e892SBill Paul 347996f2e892SBill Paul /* Init circular RX list. */ 348096f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 348196f2e892SBill Paul printf("dc%d: initialization failed: no " 348296f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 348396f2e892SBill Paul dc_stop(sc); 3484d1ce9105SBill Paul DC_UNLOCK(sc); 348596f2e892SBill Paul return; 348696f2e892SBill Paul } 348796f2e892SBill Paul 348896f2e892SBill Paul /* 348956e5e7aeSMaxime Henrion * Init TX descriptors. 349096f2e892SBill Paul */ 349196f2e892SBill Paul dc_list_tx_init(sc); 349296f2e892SBill Paul 349396f2e892SBill Paul /* 349496f2e892SBill Paul * Load the address of the RX list. 349596f2e892SBill Paul */ 349656e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0)); 349756e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0)); 349896f2e892SBill Paul 349996f2e892SBill Paul /* 350096f2e892SBill Paul * Enable interrupts. 350196f2e892SBill Paul */ 3502e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3503e4fc250cSLuigi Rizzo /* 3504e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3505e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3506e4fc250cSLuigi Rizzo * after a reset. 3507e4fc250cSLuigi Rizzo */ 350862f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3509e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3510e4fc250cSLuigi Rizzo else 3511e4fc250cSLuigi Rizzo #endif 351296f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 351396f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 351496f2e892SBill Paul 351596f2e892SBill Paul /* Enable transmitter. */ 351696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 351796f2e892SBill Paul 351896f2e892SBill Paul /* 3519918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3520918434c8SBill Paul * MII port, program the LED control pins so we get 3521918434c8SBill Paul * link and activity indications. 3522918434c8SBill Paul */ 352378999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3524918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3525918434c8SBill Paul DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY); 352678999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3527918434c8SBill Paul } 3528918434c8SBill Paul 3529918434c8SBill Paul /* 353096f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 353196f2e892SBill Paul * because the filter programming scheme on the 21143 and 353296f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 353396f2e892SBill Paul * engine, and we need the transmitter enabled for that. 353496f2e892SBill Paul */ 353596f2e892SBill Paul dc_setfilt(sc); 353696f2e892SBill Paul 353796f2e892SBill Paul /* Enable receiver. */ 353896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 353996f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 354096f2e892SBill Paul 354196f2e892SBill Paul mii_mediachg(mii); 354296f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 354396f2e892SBill Paul 354496f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 354596f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 354696f2e892SBill Paul 3547857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 354845521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3549857fd445SBill Paul sc->dc_link = 1; 3550857fd445SBill Paul else { 3551318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3552b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3553318b02fdSBill Paul else 3554b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3555857fd445SBill Paul } 355696f2e892SBill Paul 35575c1cfac4SBill Paul #ifdef SRM_MEDIA 3558510a809eSMike Smith if(sc->dc_srm_media) { 3559510a809eSMike Smith struct ifreq ifr; 3560510a809eSMike Smith 3561510a809eSMike Smith ifr.ifr_media = sc->dc_srm_media; 3562510a809eSMike Smith ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3563510a809eSMike Smith sc->dc_srm_media = 0; 3564510a809eSMike Smith } 3565510a809eSMike Smith #endif 3566d1ce9105SBill Paul DC_UNLOCK(sc); 356796f2e892SBill Paul } 356896f2e892SBill Paul 356996f2e892SBill Paul /* 357096f2e892SBill Paul * Set media options. 357196f2e892SBill Paul */ 3572e3d2833aSAlfred Perlstein static int 35730934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp) 357496f2e892SBill Paul { 357596f2e892SBill Paul struct dc_softc *sc; 357696f2e892SBill Paul struct mii_data *mii; 3577f43d9309SBill Paul struct ifmedia *ifm; 357896f2e892SBill Paul 357996f2e892SBill Paul sc = ifp->if_softc; 358096f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 358196f2e892SBill Paul mii_mediachg(mii); 3582f43d9309SBill Paul ifm = &mii->mii_media; 3583f43d9309SBill Paul 3584f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 358545521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3586f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3587f43d9309SBill Paul else 358896f2e892SBill Paul sc->dc_link = 0; 358996f2e892SBill Paul 359096f2e892SBill Paul return (0); 359196f2e892SBill Paul } 359296f2e892SBill Paul 359396f2e892SBill Paul /* 359496f2e892SBill Paul * Report current media status. 359596f2e892SBill Paul */ 3596e3d2833aSAlfred Perlstein static void 35970934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 359896f2e892SBill Paul { 359996f2e892SBill Paul struct dc_softc *sc; 360096f2e892SBill Paul struct mii_data *mii; 3601f43d9309SBill Paul struct ifmedia *ifm; 360296f2e892SBill Paul 360396f2e892SBill Paul sc = ifp->if_softc; 360496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 360596f2e892SBill Paul mii_pollstat(mii); 3606f43d9309SBill Paul ifm = &mii->mii_media; 3607f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 360845521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3609f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3610f43d9309SBill Paul ifmr->ifm_status = 0; 3611f43d9309SBill Paul return; 3612f43d9309SBill Paul } 3613f43d9309SBill Paul } 361496f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 361596f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 361696f2e892SBill Paul } 361796f2e892SBill Paul 3618e3d2833aSAlfred Perlstein static int 36190934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 362096f2e892SBill Paul { 362196f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 362296f2e892SBill Paul struct ifreq *ifr = (struct ifreq *)data; 362396f2e892SBill Paul struct mii_data *mii; 3624d1ce9105SBill Paul int error = 0; 362596f2e892SBill Paul 3626d1ce9105SBill Paul DC_LOCK(sc); 362796f2e892SBill Paul 362896f2e892SBill Paul switch (command) { 362996f2e892SBill Paul case SIOCSIFFLAGS: 363096f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 36315d6dfbbbSLuigi Rizzo int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) & 36325d6dfbbbSLuigi Rizzo (IFF_PROMISC | IFF_ALLMULTI); 36335d6dfbbbSLuigi Rizzo 36345d6dfbbbSLuigi Rizzo if (ifp->if_flags & IFF_RUNNING) { 36355d6dfbbbSLuigi Rizzo if (need_setfilt) 363696f2e892SBill Paul dc_setfilt(sc); 36375d6dfbbbSLuigi Rizzo } else { 363896f2e892SBill Paul sc->dc_txthresh = 0; 363996f2e892SBill Paul dc_init(sc); 364096f2e892SBill Paul } 364196f2e892SBill Paul } else { 364296f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 364396f2e892SBill Paul dc_stop(sc); 364496f2e892SBill Paul } 364596f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 364696f2e892SBill Paul error = 0; 364796f2e892SBill Paul break; 364896f2e892SBill Paul case SIOCADDMULTI: 364996f2e892SBill Paul case SIOCDELMULTI: 365096f2e892SBill Paul dc_setfilt(sc); 365196f2e892SBill Paul error = 0; 365296f2e892SBill Paul break; 365396f2e892SBill Paul case SIOCGIFMEDIA: 365496f2e892SBill Paul case SIOCSIFMEDIA: 365596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 365696f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 36575c1cfac4SBill Paul #ifdef SRM_MEDIA 3658510a809eSMike Smith if (sc->dc_srm_media) 3659510a809eSMike Smith sc->dc_srm_media = 0; 3660510a809eSMike Smith #endif 366196f2e892SBill Paul break; 3662e695984eSRuslan Ermilov case SIOCSIFCAP: 366325fbb2c3SYaroslav Tykhiy ifp->if_capenable &= ~IFCAP_POLLING; 366425fbb2c3SYaroslav Tykhiy ifp->if_capenable |= ifr->ifr_reqcap & IFCAP_POLLING; 3665e695984eSRuslan Ermilov break; 366696f2e892SBill Paul default: 36679ef8b520SSam Leffler error = ether_ioctl(ifp, command, data); 366896f2e892SBill Paul break; 366996f2e892SBill Paul } 367096f2e892SBill Paul 3671d1ce9105SBill Paul DC_UNLOCK(sc); 367296f2e892SBill Paul 367396f2e892SBill Paul return (error); 367496f2e892SBill Paul } 367596f2e892SBill Paul 3676e3d2833aSAlfred Perlstein static void 36770934f18aSMaxime Henrion dc_watchdog(struct ifnet *ifp) 367896f2e892SBill Paul { 367996f2e892SBill Paul struct dc_softc *sc; 368096f2e892SBill Paul 368196f2e892SBill Paul sc = ifp->if_softc; 368296f2e892SBill Paul 3683d1ce9105SBill Paul DC_LOCK(sc); 3684d1ce9105SBill Paul 368596f2e892SBill Paul ifp->if_oerrors++; 368696f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 368796f2e892SBill Paul 368896f2e892SBill Paul dc_stop(sc); 368996f2e892SBill Paul dc_reset(sc); 369096f2e892SBill Paul dc_init(sc); 369196f2e892SBill Paul 3692cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 369396f2e892SBill Paul dc_start(ifp); 369496f2e892SBill Paul 3695d1ce9105SBill Paul DC_UNLOCK(sc); 369696f2e892SBill Paul } 369796f2e892SBill Paul 369896f2e892SBill Paul /* 369996f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 370096f2e892SBill Paul * RX and TX lists. 370196f2e892SBill Paul */ 3702e3d2833aSAlfred Perlstein static void 37030934f18aSMaxime Henrion dc_stop(struct dc_softc *sc) 370496f2e892SBill Paul { 370596f2e892SBill Paul struct ifnet *ifp; 3706b3811c95SMaxime Henrion struct dc_list_data *ld; 3707b3811c95SMaxime Henrion struct dc_chain_data *cd; 3708b3811c95SMaxime Henrion int i; 3709af4358c7SMaxime Henrion u_int32_t ctl; 371096f2e892SBill Paul 3711d1ce9105SBill Paul DC_LOCK(sc); 3712d1ce9105SBill Paul 371396f2e892SBill Paul ifp = &sc->arpcom.ac_if; 371496f2e892SBill Paul ifp->if_timer = 0; 3715b3811c95SMaxime Henrion ld = sc->dc_ldata; 3716b3811c95SMaxime Henrion cd = &sc->dc_cdata; 371796f2e892SBill Paul 3718b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 371996f2e892SBill Paul 37203b3ec200SPeter Wemm ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 3721e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3722e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 3723e4fc250cSLuigi Rizzo #endif 37243b3ec200SPeter Wemm 372596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON)); 372696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 372796f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 372896f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 372996f2e892SBill Paul sc->dc_link = 0; 373096f2e892SBill Paul 373196f2e892SBill Paul /* 373296f2e892SBill Paul * Free data in the RX lists. 373396f2e892SBill Paul */ 373496f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 3735b3811c95SMaxime Henrion if (cd->dc_rx_chain[i] != NULL) { 373656e5e7aeSMaxime Henrion m_freem(cd->dc_rx_chain[i]); 373756e5e7aeSMaxime Henrion cd->dc_rx_chain[i] = NULL; 373896f2e892SBill Paul } 373996f2e892SBill Paul } 3740b3811c95SMaxime Henrion bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list)); 374196f2e892SBill Paul 374296f2e892SBill Paul /* 374396f2e892SBill Paul * Free the TX list buffers. 374496f2e892SBill Paul */ 374596f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 3746b3811c95SMaxime Henrion if (cd->dc_tx_chain[i] != NULL) { 3747af4358c7SMaxime Henrion ctl = le32toh(ld->dc_tx_list[i].dc_ctl); 3748af4358c7SMaxime Henrion if ((ctl & DC_TXCTL_SETUP) || 37494ff4a9beSDon Lewis !(ctl & DC_TXCTL_LASTFRAG)) { 3750b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 375196f2e892SBill Paul continue; 375296f2e892SBill Paul } 375356e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]); 375456e5e7aeSMaxime Henrion m_freem(cd->dc_tx_chain[i]); 3755b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 375696f2e892SBill Paul } 375796f2e892SBill Paul } 3758b3811c95SMaxime Henrion bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list)); 375996f2e892SBill Paul 3760d1ce9105SBill Paul DC_UNLOCK(sc); 376196f2e892SBill Paul } 376296f2e892SBill Paul 376396f2e892SBill Paul /* 3764e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3765e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3766e8388e14SMitsuru IWASAKI * resume. 3767e8388e14SMitsuru IWASAKI */ 3768e3d2833aSAlfred Perlstein static int 37690934f18aSMaxime Henrion dc_suspend(device_t dev) 3770e8388e14SMitsuru IWASAKI { 3771e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3772c3e7434fSWarner Losh int s; 3773e8388e14SMitsuru IWASAKI 3774e8388e14SMitsuru IWASAKI s = splimp(); 3775e8388e14SMitsuru IWASAKI 3776e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3777e8388e14SMitsuru IWASAKI dc_stop(sc); 3778e8388e14SMitsuru IWASAKI sc->suspended = 1; 3779e8388e14SMitsuru IWASAKI 3780e8388e14SMitsuru IWASAKI splx(s); 3781e8388e14SMitsuru IWASAKI return (0); 3782e8388e14SMitsuru IWASAKI } 3783e8388e14SMitsuru IWASAKI 3784e8388e14SMitsuru IWASAKI /* 3785e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3786e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3787e8388e14SMitsuru IWASAKI * appropriate. 3788e8388e14SMitsuru IWASAKI */ 3789e3d2833aSAlfred Perlstein static int 37900934f18aSMaxime Henrion dc_resume(device_t dev) 3791e8388e14SMitsuru IWASAKI { 3792e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3793e8388e14SMitsuru IWASAKI struct ifnet *ifp; 3794c3e7434fSWarner Losh int s; 3795e8388e14SMitsuru IWASAKI 3796e8388e14SMitsuru IWASAKI s = splimp(); 3797e8388e14SMitsuru IWASAKI 3798e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3799e8388e14SMitsuru IWASAKI ifp = &sc->arpcom.ac_if; 3800e8388e14SMitsuru IWASAKI 3801e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3802e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3803e8388e14SMitsuru IWASAKI dc_init(sc); 3804e8388e14SMitsuru IWASAKI 3805e8388e14SMitsuru IWASAKI sc->suspended = 0; 3806e8388e14SMitsuru IWASAKI 3807e8388e14SMitsuru IWASAKI splx(s); 3808e8388e14SMitsuru IWASAKI return (0); 3809e8388e14SMitsuru IWASAKI } 3810e8388e14SMitsuru IWASAKI 3811e8388e14SMitsuru IWASAKI /* 381296f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 381396f2e892SBill Paul * get confused by errant DMAs when rebooting. 381496f2e892SBill Paul */ 3815e3d2833aSAlfred Perlstein static void 38160934f18aSMaxime Henrion dc_shutdown(device_t dev) 381796f2e892SBill Paul { 381896f2e892SBill Paul struct dc_softc *sc; 381996f2e892SBill Paul 382096f2e892SBill Paul sc = device_get_softc(dev); 382196f2e892SBill Paul 382296f2e892SBill Paul dc_stop(sc); 382396f2e892SBill Paul } 3824