160727d8bSWarner Losh /*- 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul */ 3296f2e892SBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 3696f2e892SBill Paul /* 3796f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3896f2e892SBill Paul * series chips and several workalikes including the following: 3996f2e892SBill Paul * 40ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4196f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4296f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4396f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4496f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4596f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4696f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 474c16d09eSWarner Losh * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek AN985 4888d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 499ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 50feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 511d5e5310SBill Paul * Abocom FE2500 521af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 537eac366bSMartin Blapp * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com) 5496f2e892SBill Paul * 5596f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5696f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5796f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5896f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5996f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 6096f2e892SBill Paul * instead of 512. 6196f2e892SBill Paul * 6296f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6396f2e892SBill Paul * Electrical Engineering Department 6496f2e892SBill Paul * Columbia University, New York City 6596f2e892SBill Paul */ 6696f2e892SBill Paul /* 6796f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6896f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6996f2e892SBill Paul * three kinds of media attachments: 7096f2e892SBill Paul * 7196f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7296f2e892SBill Paul * autonegotiation provided by an external PHY. 7396f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7496f2e892SBill Paul * o 10baseT port. 7596f2e892SBill Paul * o AUI/BNC port. 7696f2e892SBill Paul * 7796f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7896f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7996f2e892SBill Paul * autosensing configuration. 8096f2e892SBill Paul * 8196f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8296f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8396f2e892SBill Paul * handled separately due to its different register offsets and the 8496f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8596f2e892SBill Paul * here, but I'm not thrilled about it. 8696f2e892SBill Paul * 8796f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8896f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8996f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 9096f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 9196f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9296f2e892SBill Paul */ 9396f2e892SBill Paul 94f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 95f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 96f0796cd2SGleb Smirnoff #endif 97f0796cd2SGleb Smirnoff 9896f2e892SBill Paul #include <sys/param.h> 99af4358c7SMaxime Henrion #include <sys/endian.h> 10096f2e892SBill Paul #include <sys/systm.h> 10196f2e892SBill Paul #include <sys/sockio.h> 10296f2e892SBill Paul #include <sys/mbuf.h> 10396f2e892SBill Paul #include <sys/malloc.h> 10496f2e892SBill Paul #include <sys/kernel.h> 105f11d01c3SPoul-Henning Kamp #include <sys/module.h> 10696f2e892SBill Paul #include <sys/socket.h> 10796f2e892SBill Paul 10896f2e892SBill Paul #include <net/if.h> 10996f2e892SBill Paul #include <net/if_arp.h> 11096f2e892SBill Paul #include <net/ethernet.h> 11196f2e892SBill Paul #include <net/if_dl.h> 11296f2e892SBill Paul #include <net/if_media.h> 113db40c1aeSDoug Ambrisko #include <net/if_types.h> 114db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 11596f2e892SBill Paul 11696f2e892SBill Paul #include <net/bpf.h> 11796f2e892SBill Paul 11896f2e892SBill Paul #include <machine/bus.h> 11996f2e892SBill Paul #include <machine/resource.h> 12096f2e892SBill Paul #include <sys/bus.h> 12196f2e892SBill Paul #include <sys/rman.h> 12296f2e892SBill Paul 12396f2e892SBill Paul #include <dev/mii/mii.h> 12496f2e892SBill Paul #include <dev/mii/miivar.h> 12596f2e892SBill Paul 12619b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 12719b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 12896f2e892SBill Paul 12996f2e892SBill Paul #define DC_USEIOSPACE 13096f2e892SBill Paul 1316a3033a8SWarner Losh #include <dev/dc/if_dcreg.h> 13296f2e892SBill Paul 133ec6a7299SMaxime Henrion #ifdef __sparc64__ 134ec6a7299SMaxime Henrion #include <dev/ofw/openfirm.h> 135ec6a7299SMaxime Henrion #include <machine/ofw_machdep.h> 136ec6a7299SMaxime Henrion #endif 137ec6a7299SMaxime Henrion 138f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1); 139f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1); 14095a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 14195a16455SPeter Wemm 142919ccba7SWarner Losh /* 143919ccba7SWarner Losh * "device miibus" is required in kernel config. See GENERIC if you get 144919ccba7SWarner Losh * errors here. 145919ccba7SWarner Losh */ 14696f2e892SBill Paul #include "miibus_if.h" 14796f2e892SBill Paul 14896f2e892SBill Paul /* 14996f2e892SBill Paul * Various supported device vendors/types and their names. 15096f2e892SBill Paul */ 15196f2e892SBill Paul static struct dc_type dc_devs[] = { 1521e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DEC, DC_DEVICEID_21143), 0, 15396f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 1541e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009), 0, 15538deb45fSTom Rhodes "Davicom DM9009 10/100BaseTX" }, 1561e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100), 0, 15796f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 1581e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102), DC_REVISION_DM9102A, 15988d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 1601e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102), 0, 1611e2e70b1SJohn Baldwin "Davicom DM9102 10/100BaseTX" }, 1621e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AL981), 0, 16396f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 1641e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN985), 0, 16596f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 1661e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511), 0, 167e351d778SMartin Blapp "ADMtek ADM9511 10/100BaseTX" }, 1681e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513), 0, 169e351d778SMartin Blapp "ADMtek ADM9513 10/100BaseTX" }, 1701e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_FA511), 0, 1714c16d09eSWarner Losh "Netgear FA511 10/100BaseTX" }, 1721e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A), DC_REVISION_88141, 17396f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 1741e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A), 0, 1751e2e70b1SJohn Baldwin "ASIX AX88140A 10/100BaseTX" }, 1761e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713), DC_REVISION_98713A, 17796f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 1781e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713), 0, 1791e2e70b1SJohn Baldwin "Macronix 98713 10/100BaseTX" }, 1801e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP), DC_REVISION_98713A, 18196f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 1821e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP), 0, 18396f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 1841e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), DC_REVISION_98725, 18596f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 1861e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), DC_REVISION_98715AEC_C, 1871e2e70b1SJohn Baldwin "Macronix 98715AEC-C 10/100BaseTX" }, 1881e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), 0, 1891e2e70b1SJohn Baldwin "Macronix 98715/98715A 10/100BaseTX" }, 1901e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98727), 0, 191ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 1921e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C115), 0, 19396f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 1941e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168), DC_REVISION_82C169, 19596f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1961e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168), 0, 1971e2e70b1SJohn Baldwin "82c168 PNIC 10/100BaseTX" }, 1981e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN1217), 0, 1999ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 2001e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN2242), 0, 201fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 2021e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201), 0, 203feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 2041e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_DLINK, DC_DEVICEID_DRP32TXD), 0, 2059be0993cSJohn Baldwin "Neteasy DRP-32TXD Cardbus 10/100" }, 2061e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500), 0, 2071d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 2081e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX), 0, 209773c505fSMIHIRA Sanpei Yoshiro "Abocom FE2500MX 10/100BaseTX" }, 2101e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112), 0, 2111af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 2121e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX), 0, 213948c244dSWarner Losh "Hawking CB102 CardBus 10/100" }, 2141e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T), 0, 21597f91728SMIHIRA Sanpei Yoshiro "PlaneX FNW-3602-T CardBus 10/100" }, 2161e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB), 0, 2177eac366bSMartin Blapp "3Com OfficeConnect 10/100B" }, 2181e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120), 0, 219e7b9ab3aSBill Paul "Microsoft MN-120 CardBus 10/100" }, 2201e2e70b1SJohn Baldwin { DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130), 0, 221e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 22217762569SGleb Smirnoff { DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB08), 0, 22317762569SGleb Smirnoff "Linksys PCMPC200 CardBus 10/100" }, 22417762569SGleb Smirnoff { DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB09), 0, 22517762569SGleb Smirnoff "Linksys PCMPC200 CardBus 10/100" }, 22696f2e892SBill Paul { 0, 0, NULL } 22796f2e892SBill Paul }; 22896f2e892SBill Paul 229e51a25f8SAlfred Perlstein static int dc_probe(device_t); 230e51a25f8SAlfred Perlstein static int dc_attach(device_t); 231e51a25f8SAlfred Perlstein static int dc_detach(device_t); 232e8388e14SMitsuru IWASAKI static int dc_suspend(device_t); 233e8388e14SMitsuru IWASAKI static int dc_resume(device_t); 234e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype(device_t); 23556e5e7aeSMaxime Henrion static int dc_newbuf(struct dc_softc *, int, int); 236a10c0e45SMike Silbersack static int dc_encap(struct dc_softc *, struct mbuf **); 237e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war(struct dc_softc *, int); 238e51a25f8SAlfred Perlstein static int dc_rx_resync(struct dc_softc *); 239e51a25f8SAlfred Perlstein static void dc_rxeof(struct dc_softc *); 240e51a25f8SAlfred Perlstein static void dc_txeof(struct dc_softc *); 241e51a25f8SAlfred Perlstein static void dc_tick(void *); 242e51a25f8SAlfred Perlstein static void dc_tx_underrun(struct dc_softc *); 243e51a25f8SAlfred Perlstein static void dc_intr(void *); 244e51a25f8SAlfred Perlstein static void dc_start(struct ifnet *); 245c8b27acaSJohn Baldwin static void dc_start_locked(struct ifnet *); 246e51a25f8SAlfred Perlstein static int dc_ioctl(struct ifnet *, u_long, caddr_t); 247e51a25f8SAlfred Perlstein static void dc_init(void *); 248c8b27acaSJohn Baldwin static void dc_init_locked(struct dc_softc *); 249e51a25f8SAlfred Perlstein static void dc_stop(struct dc_softc *); 250b1d16143SMarius Strobl static void dc_watchdog(void *); 2516a087a87SPyun YongHyeon static int dc_shutdown(device_t); 252e51a25f8SAlfred Perlstein static int dc_ifmedia_upd(struct ifnet *); 253e51a25f8SAlfred Perlstein static void dc_ifmedia_sts(struct ifnet *, struct ifmediareq *); 25496f2e892SBill Paul 255e51a25f8SAlfred Perlstein static void dc_delay(struct dc_softc *); 256e51a25f8SAlfred Perlstein static void dc_eeprom_idle(struct dc_softc *); 257e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte(struct dc_softc *, int); 258e51a25f8SAlfred Perlstein static void dc_eeprom_getword(struct dc_softc *, int, u_int16_t *); 259d24ae19dSWarner Losh static void dc_eeprom_getword_pnic(struct dc_softc *, int, u_int16_t *); 260d24ae19dSWarner Losh static void dc_eeprom_getword_xircom(struct dc_softc *, int, u_int16_t *); 2613097aa70SWarner Losh static void dc_eeprom_width(struct dc_softc *); 262e51a25f8SAlfred Perlstein static void dc_read_eeprom(struct dc_softc *, caddr_t, int, int, int); 26396f2e892SBill Paul 264e51a25f8SAlfred Perlstein static void dc_mii_writebit(struct dc_softc *, int); 265e51a25f8SAlfred Perlstein static int dc_mii_readbit(struct dc_softc *); 266e51a25f8SAlfred Perlstein static void dc_mii_sync(struct dc_softc *); 267e51a25f8SAlfred Perlstein static void dc_mii_send(struct dc_softc *, u_int32_t, int); 268e51a25f8SAlfred Perlstein static int dc_mii_readreg(struct dc_softc *, struct dc_mii_frame *); 269e51a25f8SAlfred Perlstein static int dc_mii_writereg(struct dc_softc *, struct dc_mii_frame *); 270e51a25f8SAlfred Perlstein static int dc_miibus_readreg(device_t, int, int); 271e51a25f8SAlfred Perlstein static int dc_miibus_writereg(device_t, int, int, int); 272e51a25f8SAlfred Perlstein static void dc_miibus_statchg(device_t); 273e51a25f8SAlfred Perlstein static void dc_miibus_mediainit(device_t); 27496f2e892SBill Paul 275e51a25f8SAlfred Perlstein static void dc_setcfg(struct dc_softc *, int); 2763373489bSWarner Losh static uint32_t dc_mchash_le(struct dc_softc *, const uint8_t *); 2773373489bSWarner Losh static uint32_t dc_mchash_be(const uint8_t *); 278e51a25f8SAlfred Perlstein static void dc_setfilt_21143(struct dc_softc *); 279e51a25f8SAlfred Perlstein static void dc_setfilt_asix(struct dc_softc *); 280e51a25f8SAlfred Perlstein static void dc_setfilt_admtek(struct dc_softc *); 281e51a25f8SAlfred Perlstein static void dc_setfilt_xircom(struct dc_softc *); 28296f2e892SBill Paul 283e51a25f8SAlfred Perlstein static void dc_setfilt(struct dc_softc *); 28496f2e892SBill Paul 285e51a25f8SAlfred Perlstein static void dc_reset(struct dc_softc *); 286e51a25f8SAlfred Perlstein static int dc_list_rx_init(struct dc_softc *); 287e51a25f8SAlfred Perlstein static int dc_list_tx_init(struct dc_softc *); 28896f2e892SBill Paul 2893097aa70SWarner Losh static void dc_read_srom(struct dc_softc *, int); 290e51a25f8SAlfred Perlstein static void dc_parse_21143_srom(struct dc_softc *); 291e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia(struct dc_softc *, struct dc_eblock_sia *); 292e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii(struct dc_softc *, struct dc_eblock_mii *); 293e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym(struct dc_softc *, struct dc_eblock_sym *); 294e51a25f8SAlfred Perlstein static void dc_apply_fixup(struct dc_softc *, int); 2955c1cfac4SBill Paul 296d24ae19dSWarner Losh static void dc_dma_map_txbuf(void *, bus_dma_segment_t *, int, bus_size_t, int); 29756e5e7aeSMaxime Henrion 29896f2e892SBill Paul #ifdef DC_USEIOSPACE 29996f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 30096f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 30196f2e892SBill Paul #else 30296f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 30396f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 30496f2e892SBill Paul #endif 30596f2e892SBill Paul 30696f2e892SBill Paul static device_method_t dc_methods[] = { 30796f2e892SBill Paul /* Device interface */ 30896f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 30996f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 31096f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 311e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 312e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 31396f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 31496f2e892SBill Paul 31596f2e892SBill Paul /* bus interface */ 31696f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 31796f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 31896f2e892SBill Paul 31996f2e892SBill Paul /* MII interface */ 32096f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 32196f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 32296f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 323f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 32496f2e892SBill Paul 32596f2e892SBill Paul { 0, 0 } 32696f2e892SBill Paul }; 32796f2e892SBill Paul 32896f2e892SBill Paul static driver_t dc_driver = { 32996f2e892SBill Paul "dc", 33096f2e892SBill Paul dc_methods, 33196f2e892SBill Paul sizeof(struct dc_softc) 33296f2e892SBill Paul }; 33396f2e892SBill Paul 33496f2e892SBill Paul static devclass_t dc_devclass; 33596f2e892SBill Paul 336347934faSWarner Losh DRIVER_MODULE(dc, cardbus, dc_driver, dc_devclass, 0, 0); 337f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0); 33896f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 33996f2e892SBill Paul 34096f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 34196f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 34296f2e892SBill Paul 34396f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 34496f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 34596f2e892SBill Paul 34696f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 34796f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 34896f2e892SBill Paul 349e3d2833aSAlfred Perlstein static void 3500934f18aSMaxime Henrion dc_delay(struct dc_softc *sc) 35196f2e892SBill Paul { 35296f2e892SBill Paul int idx; 35396f2e892SBill Paul 35496f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 35596f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 35696f2e892SBill Paul } 35796f2e892SBill Paul 3582c876e15SPoul-Henning Kamp static void 3590934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc) 3603097aa70SWarner Losh { 3613097aa70SWarner Losh int i; 3623097aa70SWarner Losh 3633097aa70SWarner Losh /* Force EEPROM to idle state. */ 3643097aa70SWarner Losh dc_eeprom_idle(sc); 3653097aa70SWarner Losh 3663097aa70SWarner Losh /* Enter EEPROM access mode. */ 3673097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3683097aa70SWarner Losh dc_delay(sc); 3693097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3703097aa70SWarner Losh dc_delay(sc); 3713097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3723097aa70SWarner Losh dc_delay(sc); 3733097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3743097aa70SWarner Losh dc_delay(sc); 3753097aa70SWarner Losh 3763097aa70SWarner Losh for (i = 3; i--;) { 3773097aa70SWarner Losh if (6 & (1 << i)) 3783097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3793097aa70SWarner Losh else 3803097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3813097aa70SWarner Losh dc_delay(sc); 3823097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3833097aa70SWarner Losh dc_delay(sc); 3843097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3853097aa70SWarner Losh dc_delay(sc); 3863097aa70SWarner Losh } 3873097aa70SWarner Losh 3883097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3893097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3903097aa70SWarner Losh dc_delay(sc); 3913097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 3923097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3933097aa70SWarner Losh dc_delay(sc); 3943097aa70SWarner Losh break; 3953097aa70SWarner Losh } 3963097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3973097aa70SWarner Losh dc_delay(sc); 3983097aa70SWarner Losh } 3993097aa70SWarner Losh 4003097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4013097aa70SWarner Losh dc_eeprom_idle(sc); 4023097aa70SWarner Losh 4033097aa70SWarner Losh if (i < 4 || i > 12) 4043097aa70SWarner Losh sc->dc_romwidth = 6; 4053097aa70SWarner Losh else 4063097aa70SWarner Losh sc->dc_romwidth = i; 4073097aa70SWarner Losh 4083097aa70SWarner Losh /* Enter EEPROM access mode. */ 4093097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 4103097aa70SWarner Losh dc_delay(sc); 4113097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 4123097aa70SWarner Losh dc_delay(sc); 4133097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4143097aa70SWarner Losh dc_delay(sc); 4153097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 4163097aa70SWarner Losh dc_delay(sc); 4173097aa70SWarner Losh 4183097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4193097aa70SWarner Losh dc_eeprom_idle(sc); 4203097aa70SWarner Losh } 4213097aa70SWarner Losh 422e3d2833aSAlfred Perlstein static void 4230934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc) 42496f2e892SBill Paul { 4250934f18aSMaxime Henrion int i; 42696f2e892SBill Paul 42796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 42896f2e892SBill Paul dc_delay(sc); 42996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 43096f2e892SBill Paul dc_delay(sc); 43196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43296f2e892SBill Paul dc_delay(sc); 43396f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 43496f2e892SBill Paul dc_delay(sc); 43596f2e892SBill Paul 43696f2e892SBill Paul for (i = 0; i < 25; i++) { 43796f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43896f2e892SBill Paul dc_delay(sc); 43996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44096f2e892SBill Paul dc_delay(sc); 44196f2e892SBill Paul } 44296f2e892SBill Paul 44396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44496f2e892SBill Paul dc_delay(sc); 44596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 44696f2e892SBill Paul dc_delay(sc); 44796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 44896f2e892SBill Paul } 44996f2e892SBill Paul 45096f2e892SBill Paul /* 45196f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 45296f2e892SBill Paul */ 453e3d2833aSAlfred Perlstein static void 4540934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr) 45596f2e892SBill Paul { 4560934f18aSMaxime Henrion int d, i; 45796f2e892SBill Paul 4583097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4593097aa70SWarner Losh for (i = 3; i--; ) { 4603097aa70SWarner Losh if (d & (1 << i)) 4613097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 46296f2e892SBill Paul else 4633097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4643097aa70SWarner Losh dc_delay(sc); 4653097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4663097aa70SWarner Losh dc_delay(sc); 4673097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4683097aa70SWarner Losh dc_delay(sc); 4693097aa70SWarner Losh } 47096f2e892SBill Paul 47196f2e892SBill Paul /* 47296f2e892SBill Paul * Feed in each bit and strobe the clock. 47396f2e892SBill Paul */ 4743097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4753097aa70SWarner Losh if (addr & (1 << i)) { 47696f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 47796f2e892SBill Paul } else { 47896f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 47996f2e892SBill Paul } 48096f2e892SBill Paul dc_delay(sc); 48196f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 48296f2e892SBill Paul dc_delay(sc); 48396f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48496f2e892SBill Paul dc_delay(sc); 48596f2e892SBill Paul } 48696f2e892SBill Paul } 48796f2e892SBill Paul 48896f2e892SBill Paul /* 48996f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 49096f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 49196f2e892SBill Paul * the EEPROM. 49296f2e892SBill Paul */ 493e3d2833aSAlfred Perlstein static void 4940934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest) 49596f2e892SBill Paul { 4960934f18aSMaxime Henrion int i; 49796f2e892SBill Paul u_int32_t r; 49896f2e892SBill Paul 49996f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr); 50096f2e892SBill Paul 50196f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 50296f2e892SBill Paul DELAY(1); 50396f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 50496f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 50596f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 50696f2e892SBill Paul return; 50796f2e892SBill Paul } 50896f2e892SBill Paul } 50996f2e892SBill Paul } 51096f2e892SBill Paul 51196f2e892SBill Paul /* 51296f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 513feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 514feb78939SJonathan Chen * the EEPROM, too. 515feb78939SJonathan Chen */ 516e3d2833aSAlfred Perlstein static void 5170934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest) 518feb78939SJonathan Chen { 5190934f18aSMaxime Henrion 520feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 521feb78939SJonathan Chen 522feb78939SJonathan Chen addr *= 2; 523feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 524feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff; 525feb78939SJonathan Chen addr += 1; 526feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 527feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8; 528feb78939SJonathan Chen 529feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 530feb78939SJonathan Chen } 531feb78939SJonathan Chen 532feb78939SJonathan Chen /* 533feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 53496f2e892SBill Paul */ 535e3d2833aSAlfred Perlstein static void 5360934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest) 53796f2e892SBill Paul { 5380934f18aSMaxime Henrion int i; 53996f2e892SBill Paul u_int16_t word = 0; 54096f2e892SBill Paul 54196f2e892SBill Paul /* Force EEPROM to idle state. */ 54296f2e892SBill Paul dc_eeprom_idle(sc); 54396f2e892SBill Paul 54496f2e892SBill Paul /* Enter EEPROM access mode. */ 54596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 54696f2e892SBill Paul dc_delay(sc); 54796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 54896f2e892SBill Paul dc_delay(sc); 54996f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 55096f2e892SBill Paul dc_delay(sc); 55196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 55296f2e892SBill Paul dc_delay(sc); 55396f2e892SBill Paul 55496f2e892SBill Paul /* 55596f2e892SBill Paul * Send address of word we want to read. 55696f2e892SBill Paul */ 55796f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 55896f2e892SBill Paul 55996f2e892SBill Paul /* 56096f2e892SBill Paul * Start reading bits from EEPROM. 56196f2e892SBill Paul */ 56296f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 56396f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 56496f2e892SBill Paul dc_delay(sc); 56596f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 56696f2e892SBill Paul word |= i; 56796f2e892SBill Paul dc_delay(sc); 56896f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 56996f2e892SBill Paul dc_delay(sc); 57096f2e892SBill Paul } 57196f2e892SBill Paul 57296f2e892SBill Paul /* Turn off EEPROM access mode. */ 57396f2e892SBill Paul dc_eeprom_idle(sc); 57496f2e892SBill Paul 57596f2e892SBill Paul *dest = word; 57696f2e892SBill Paul } 57796f2e892SBill Paul 57896f2e892SBill Paul /* 57996f2e892SBill Paul * Read a sequence of words from the EEPROM. 58096f2e892SBill Paul */ 581e3d2833aSAlfred Perlstein static void 5828c7ff1f3SMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int be) 58396f2e892SBill Paul { 58496f2e892SBill Paul int i; 58596f2e892SBill Paul u_int16_t word = 0, *ptr; 58696f2e892SBill Paul 58796f2e892SBill Paul for (i = 0; i < cnt; i++) { 58896f2e892SBill Paul if (DC_IS_PNIC(sc)) 58996f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 590feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 591feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 59296f2e892SBill Paul else 59396f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 59496f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 5958c7ff1f3SMaxime Henrion if (be) 5968c7ff1f3SMaxime Henrion *ptr = be16toh(word); 59796f2e892SBill Paul else 5988c7ff1f3SMaxime Henrion *ptr = le16toh(word); 59996f2e892SBill Paul } 60096f2e892SBill Paul } 60196f2e892SBill Paul 60296f2e892SBill Paul /* 60396f2e892SBill Paul * The following two routines are taken from the Macronix 98713 60496f2e892SBill Paul * Application Notes pp.19-21. 60596f2e892SBill Paul */ 60696f2e892SBill Paul /* 60796f2e892SBill Paul * Write a bit to the MII bus. 60896f2e892SBill Paul */ 609e3d2833aSAlfred Perlstein static void 6100934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit) 61196f2e892SBill Paul { 6120934f18aSMaxime Henrion 61396f2e892SBill Paul if (bit) 61496f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 61596f2e892SBill Paul DC_SIO_ROMCTL_WRITE | DC_SIO_MII_DATAOUT); 61696f2e892SBill Paul else 61796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 61896f2e892SBill Paul 61996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62096f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62196f2e892SBill Paul } 62296f2e892SBill Paul 62396f2e892SBill Paul /* 62496f2e892SBill Paul * Read a bit from the MII bus. 62596f2e892SBill Paul */ 626e3d2833aSAlfred Perlstein static int 6270934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc) 62896f2e892SBill Paul { 6290934f18aSMaxime Henrion 63096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR); 63196f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 63296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63496f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 63596f2e892SBill Paul return (1); 63696f2e892SBill Paul 63796f2e892SBill Paul return (0); 63896f2e892SBill Paul } 63996f2e892SBill Paul 64096f2e892SBill Paul /* 64196f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 64296f2e892SBill Paul */ 643e3d2833aSAlfred Perlstein static void 6440934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc) 64596f2e892SBill Paul { 6460934f18aSMaxime Henrion int i; 64796f2e892SBill Paul 64896f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 64996f2e892SBill Paul 65096f2e892SBill Paul for (i = 0; i < 32; i++) 65196f2e892SBill Paul dc_mii_writebit(sc, 1); 65296f2e892SBill Paul } 65396f2e892SBill Paul 65496f2e892SBill Paul /* 65596f2e892SBill Paul * Clock a series of bits through the MII. 65696f2e892SBill Paul */ 657e3d2833aSAlfred Perlstein static void 6580934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt) 65996f2e892SBill Paul { 66096f2e892SBill Paul int i; 66196f2e892SBill Paul 66296f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 66396f2e892SBill Paul dc_mii_writebit(sc, bits & i); 66496f2e892SBill Paul } 66596f2e892SBill Paul 66696f2e892SBill Paul /* 66796f2e892SBill Paul * Read an PHY register through the MII. 66896f2e892SBill Paul */ 669e3d2833aSAlfred Perlstein static int 6700934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame) 67196f2e892SBill Paul { 672d1ce9105SBill Paul int i, ack; 67396f2e892SBill Paul 67496f2e892SBill Paul /* 67596f2e892SBill Paul * Set up frame for RX. 67696f2e892SBill Paul */ 67796f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 67896f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 67996f2e892SBill Paul frame->mii_turnaround = 0; 68096f2e892SBill Paul frame->mii_data = 0; 68196f2e892SBill Paul 68296f2e892SBill Paul /* 68396f2e892SBill Paul * Sync the PHYs. 68496f2e892SBill Paul */ 68596f2e892SBill Paul dc_mii_sync(sc); 68696f2e892SBill Paul 68796f2e892SBill Paul /* 68896f2e892SBill Paul * Send command/address info. 68996f2e892SBill Paul */ 69096f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 69196f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 69296f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 69396f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 69496f2e892SBill Paul 69596f2e892SBill Paul #ifdef notdef 69696f2e892SBill Paul /* Idle bit */ 69796f2e892SBill Paul dc_mii_writebit(sc, 1); 69896f2e892SBill Paul dc_mii_writebit(sc, 0); 69996f2e892SBill Paul #endif 70096f2e892SBill Paul 7010934f18aSMaxime Henrion /* Check for ack. */ 70296f2e892SBill Paul ack = dc_mii_readbit(sc); 70396f2e892SBill Paul 70496f2e892SBill Paul /* 70596f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 70696f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 70796f2e892SBill Paul */ 70896f2e892SBill Paul if (ack) { 7090934f18aSMaxime Henrion for (i = 0; i < 16; i++) 71096f2e892SBill Paul dc_mii_readbit(sc); 71196f2e892SBill Paul goto fail; 71296f2e892SBill Paul } 71396f2e892SBill Paul 71496f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 71596f2e892SBill Paul if (!ack) { 71696f2e892SBill Paul if (dc_mii_readbit(sc)) 71796f2e892SBill Paul frame->mii_data |= i; 71896f2e892SBill Paul } 71996f2e892SBill Paul } 72096f2e892SBill Paul 72196f2e892SBill Paul fail: 72296f2e892SBill Paul 72396f2e892SBill Paul dc_mii_writebit(sc, 0); 72496f2e892SBill Paul dc_mii_writebit(sc, 0); 72596f2e892SBill Paul 72696f2e892SBill Paul if (ack) 72796f2e892SBill Paul return (1); 72896f2e892SBill Paul return (0); 72996f2e892SBill Paul } 73096f2e892SBill Paul 73196f2e892SBill Paul /* 73296f2e892SBill Paul * Write to a PHY register through the MII. 73396f2e892SBill Paul */ 734e3d2833aSAlfred Perlstein static int 7350934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame) 73696f2e892SBill Paul { 7370934f18aSMaxime Henrion 73896f2e892SBill Paul /* 73996f2e892SBill Paul * Set up frame for TX. 74096f2e892SBill Paul */ 74196f2e892SBill Paul 74296f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 74396f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 74496f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 74596f2e892SBill Paul 74696f2e892SBill Paul /* 74796f2e892SBill Paul * Sync the PHYs. 74896f2e892SBill Paul */ 74996f2e892SBill Paul dc_mii_sync(sc); 75096f2e892SBill Paul 75196f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 75296f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 75396f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 75496f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 75596f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 75696f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 75796f2e892SBill Paul 75896f2e892SBill Paul /* Idle bit. */ 75996f2e892SBill Paul dc_mii_writebit(sc, 0); 76096f2e892SBill Paul dc_mii_writebit(sc, 0); 76196f2e892SBill Paul 76296f2e892SBill Paul return (0); 76396f2e892SBill Paul } 76496f2e892SBill Paul 765e3d2833aSAlfred Perlstein static int 7660934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg) 76796f2e892SBill Paul { 76896f2e892SBill Paul struct dc_mii_frame frame; 76996f2e892SBill Paul struct dc_softc *sc; 770c85c4667SBill Paul int i, rval, phy_reg = 0; 77196f2e892SBill Paul 77296f2e892SBill Paul sc = device_get_softc(dev); 7730934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 77496f2e892SBill Paul 77596f2e892SBill Paul /* 77696f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 77796f2e892SBill Paul * however the AL981 provides direct access to the PHY 77896f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 77996f2e892SBill Paul * The AN985's MII interface is also buggy in that you 78096f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 78196f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 78296f2e892SBill Paul * that the PHY is at MII address 1. 78396f2e892SBill Paul */ 78496f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 78596f2e892SBill Paul return (0); 78696f2e892SBill Paul 7871af8bec7SBill Paul /* 7881af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 7891af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 7901af8bec7SBill Paul * so we only respond to correct one. 7911af8bec7SBill Paul */ 7921af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 7931af8bec7SBill Paul return (0); 7941af8bec7SBill Paul 7955c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 79696f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 79796f2e892SBill Paul switch (reg) { 79896f2e892SBill Paul case MII_BMSR: 79996f2e892SBill Paul /* 80096f2e892SBill Paul * Fake something to make the probe 80196f2e892SBill Paul * code think there's a PHY here. 80296f2e892SBill Paul */ 80396f2e892SBill Paul return (BMSR_MEDIAMASK); 80496f2e892SBill Paul break; 80596f2e892SBill Paul case MII_PHYIDR1: 80696f2e892SBill Paul if (DC_IS_PNIC(sc)) 80796f2e892SBill Paul return (DC_VENDORID_LO); 80896f2e892SBill Paul return (DC_VENDORID_DEC); 80996f2e892SBill Paul break; 81096f2e892SBill Paul case MII_PHYIDR2: 81196f2e892SBill Paul if (DC_IS_PNIC(sc)) 81296f2e892SBill Paul return (DC_DEVICEID_82C168); 81396f2e892SBill Paul return (DC_DEVICEID_21143); 81496f2e892SBill Paul break; 81596f2e892SBill Paul default: 81696f2e892SBill Paul return (0); 81796f2e892SBill Paul break; 81896f2e892SBill Paul } 81996f2e892SBill Paul } else 82096f2e892SBill Paul return (0); 82196f2e892SBill Paul } 82296f2e892SBill Paul 82396f2e892SBill Paul if (DC_IS_PNIC(sc)) { 82496f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 82596f2e892SBill Paul (phy << 23) | (reg << 18)); 82696f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 82796f2e892SBill Paul DELAY(1); 82896f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 82996f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 83096f2e892SBill Paul rval &= 0xFFFF; 83196f2e892SBill Paul return (rval == 0xFFFF ? 0 : rval); 83296f2e892SBill Paul } 83396f2e892SBill Paul } 83496f2e892SBill Paul return (0); 83596f2e892SBill Paul } 83696f2e892SBill Paul 83796f2e892SBill Paul if (DC_IS_COMET(sc)) { 83896f2e892SBill Paul switch (reg) { 83996f2e892SBill Paul case MII_BMCR: 84096f2e892SBill Paul phy_reg = DC_AL_BMCR; 84196f2e892SBill Paul break; 84296f2e892SBill Paul case MII_BMSR: 84396f2e892SBill Paul phy_reg = DC_AL_BMSR; 84496f2e892SBill Paul break; 84596f2e892SBill Paul case MII_PHYIDR1: 84696f2e892SBill Paul phy_reg = DC_AL_VENID; 84796f2e892SBill Paul break; 84896f2e892SBill Paul case MII_PHYIDR2: 84996f2e892SBill Paul phy_reg = DC_AL_DEVID; 85096f2e892SBill Paul break; 85196f2e892SBill Paul case MII_ANAR: 85296f2e892SBill Paul phy_reg = DC_AL_ANAR; 85396f2e892SBill Paul break; 85496f2e892SBill Paul case MII_ANLPAR: 85596f2e892SBill Paul phy_reg = DC_AL_LPAR; 85696f2e892SBill Paul break; 85796f2e892SBill Paul case MII_ANER: 85896f2e892SBill Paul phy_reg = DC_AL_ANER; 85996f2e892SBill Paul break; 86096f2e892SBill Paul default: 86122f6205dSJohn Baldwin device_printf(dev, "phy_read: bad phy register %x\n", 86222f6205dSJohn Baldwin reg); 86396f2e892SBill Paul return (0); 86496f2e892SBill Paul break; 86596f2e892SBill Paul } 86696f2e892SBill Paul 86796f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 86896f2e892SBill Paul 86996f2e892SBill Paul if (rval == 0xFFFF) 87096f2e892SBill Paul return (0); 87196f2e892SBill Paul return (rval); 87296f2e892SBill Paul } 87396f2e892SBill Paul 87496f2e892SBill Paul frame.mii_phyaddr = phy; 87596f2e892SBill Paul frame.mii_regaddr = reg; 876419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 877f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 878f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 879419146d9SBill Paul } 88096f2e892SBill Paul dc_mii_readreg(sc, &frame); 881419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 882f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 88396f2e892SBill Paul 88496f2e892SBill Paul return (frame.mii_data); 88596f2e892SBill Paul } 88696f2e892SBill Paul 887e3d2833aSAlfred Perlstein static int 8880934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data) 88996f2e892SBill Paul { 89096f2e892SBill Paul struct dc_softc *sc; 89196f2e892SBill Paul struct dc_mii_frame frame; 892c85c4667SBill Paul int i, phy_reg = 0; 89396f2e892SBill Paul 89496f2e892SBill Paul sc = device_get_softc(dev); 8950934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 89696f2e892SBill Paul 89796f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 89896f2e892SBill Paul return (0); 89996f2e892SBill Paul 9001af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 9011af8bec7SBill Paul return (0); 9021af8bec7SBill Paul 90396f2e892SBill Paul if (DC_IS_PNIC(sc)) { 90496f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 90596f2e892SBill Paul (phy << 23) | (reg << 10) | data); 90696f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 90796f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 90896f2e892SBill Paul break; 90996f2e892SBill Paul } 91096f2e892SBill Paul return (0); 91196f2e892SBill Paul } 91296f2e892SBill Paul 91396f2e892SBill Paul if (DC_IS_COMET(sc)) { 91496f2e892SBill Paul switch (reg) { 91596f2e892SBill Paul case MII_BMCR: 91696f2e892SBill Paul phy_reg = DC_AL_BMCR; 91796f2e892SBill Paul break; 91896f2e892SBill Paul case MII_BMSR: 91996f2e892SBill Paul phy_reg = DC_AL_BMSR; 92096f2e892SBill Paul break; 92196f2e892SBill Paul case MII_PHYIDR1: 92296f2e892SBill Paul phy_reg = DC_AL_VENID; 92396f2e892SBill Paul break; 92496f2e892SBill Paul case MII_PHYIDR2: 92596f2e892SBill Paul phy_reg = DC_AL_DEVID; 92696f2e892SBill Paul break; 92796f2e892SBill Paul case MII_ANAR: 92896f2e892SBill Paul phy_reg = DC_AL_ANAR; 92996f2e892SBill Paul break; 93096f2e892SBill Paul case MII_ANLPAR: 93196f2e892SBill Paul phy_reg = DC_AL_LPAR; 93296f2e892SBill Paul break; 93396f2e892SBill Paul case MII_ANER: 93496f2e892SBill Paul phy_reg = DC_AL_ANER; 93596f2e892SBill Paul break; 93696f2e892SBill Paul default: 93722f6205dSJohn Baldwin device_printf(dev, "phy_write: bad phy register %x\n", 93822f6205dSJohn Baldwin reg); 93996f2e892SBill Paul return (0); 94096f2e892SBill Paul break; 94196f2e892SBill Paul } 94296f2e892SBill Paul 94396f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 94496f2e892SBill Paul return (0); 94596f2e892SBill Paul } 94696f2e892SBill Paul 94796f2e892SBill Paul frame.mii_phyaddr = phy; 94896f2e892SBill Paul frame.mii_regaddr = reg; 94996f2e892SBill Paul frame.mii_data = data; 95096f2e892SBill Paul 951419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 952f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 953f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 954419146d9SBill Paul } 95596f2e892SBill Paul dc_mii_writereg(sc, &frame); 956419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 957f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 95896f2e892SBill Paul 95996f2e892SBill Paul return (0); 96096f2e892SBill Paul } 96196f2e892SBill Paul 962e3d2833aSAlfred Perlstein static void 9630934f18aSMaxime Henrion dc_miibus_statchg(device_t dev) 96496f2e892SBill Paul { 96596f2e892SBill Paul struct dc_softc *sc; 96696f2e892SBill Paul struct mii_data *mii; 967f43d9309SBill Paul struct ifmedia *ifm; 96896f2e892SBill Paul 96996f2e892SBill Paul sc = device_get_softc(dev); 97096f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 97196f2e892SBill Paul return; 9725c1cfac4SBill Paul 97396f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 974f43d9309SBill Paul ifm = &mii->mii_media; 975f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 97645521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 977f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 978f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 979f43d9309SBill Paul } else { 98096f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 98196f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 982f43d9309SBill Paul } 983f43d9309SBill Paul } 984f43d9309SBill Paul 985f43d9309SBill Paul /* 986f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 987f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 988f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 989f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 990f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 991f43d9309SBill Paul * with it itself. *sigh* 992f43d9309SBill Paul */ 993e3d2833aSAlfred Perlstein static void 9940934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev) 995f43d9309SBill Paul { 996f43d9309SBill Paul struct dc_softc *sc; 997f43d9309SBill Paul struct mii_data *mii; 998f43d9309SBill Paul struct ifmedia *ifm; 999f43d9309SBill Paul int rev; 1000f43d9309SBill Paul 10011e2e70b1SJohn Baldwin rev = pci_get_revid(dev); 1002f43d9309SBill Paul 1003f43d9309SBill Paul sc = device_get_softc(dev); 1004f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 1005f43d9309SBill Paul ifm = &mii->mii_media; 1006f43d9309SBill Paul 1007f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 100845521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL); 100996f2e892SBill Paul } 101096f2e892SBill Paul 101179d11e09SBill Paul #define DC_BITS_512 9 101279d11e09SBill Paul #define DC_BITS_128 7 101379d11e09SBill Paul #define DC_BITS_64 6 101496f2e892SBill Paul 10153373489bSWarner Losh static uint32_t 10163373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr) 101796f2e892SBill Paul { 10183373489bSWarner Losh uint32_t crc; 101996f2e892SBill Paul 102096f2e892SBill Paul /* Compute CRC for the address value. */ 10210e939c0cSChristian Weisgerber crc = ether_crc32_le(addr, ETHER_ADDR_LEN); 102296f2e892SBill Paul 102379d11e09SBill Paul /* 102479d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 102579d11e09SBill Paul * chips is only 128 bits wide. 102679d11e09SBill Paul */ 102779d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 102879d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 102996f2e892SBill Paul 103079d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 103179d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 103279d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 103379d11e09SBill Paul 1034feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1035feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1036feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1037feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 10380934f18aSMaxime Henrion return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4)); 1039feb78939SJonathan Chen else 10400934f18aSMaxime Henrion return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 + 10410934f18aSMaxime Henrion (12 << 4)); 1042feb78939SJonathan Chen } 1043feb78939SJonathan Chen 104479d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 104596f2e892SBill Paul } 104696f2e892SBill Paul 104796f2e892SBill Paul /* 104896f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 104996f2e892SBill Paul */ 10503373489bSWarner Losh static uint32_t 10513373489bSWarner Losh dc_mchash_be(const uint8_t *addr) 105296f2e892SBill Paul { 10530e939c0cSChristian Weisgerber uint32_t crc; 105496f2e892SBill Paul 105596f2e892SBill Paul /* Compute CRC for the address value. */ 10560e939c0cSChristian Weisgerber crc = ether_crc32_be(addr, ETHER_ADDR_LEN); 105796f2e892SBill Paul 10580934f18aSMaxime Henrion /* Return the filter bit position. */ 105996f2e892SBill Paul return ((crc >> 26) & 0x0000003F); 106096f2e892SBill Paul } 106196f2e892SBill Paul 106296f2e892SBill Paul /* 106396f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 106496f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 106596f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 106696f2e892SBill Paul * 106796f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 106896f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 106996f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 107096f2e892SBill Paul * we need that too. 107196f2e892SBill Paul */ 10722c876e15SPoul-Henning Kamp static void 10730934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc) 107496f2e892SBill Paul { 10758df1ebe9SMarcel Moolenaar uint16_t eaddr[(ETHER_ADDR_LEN+1)/2]; 107696f2e892SBill Paul struct dc_desc *sframe; 107796f2e892SBill Paul u_int32_t h, *sp; 107896f2e892SBill Paul struct ifmultiaddr *ifma; 107996f2e892SBill Paul struct ifnet *ifp; 108096f2e892SBill Paul int i; 108196f2e892SBill Paul 1082fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 108396f2e892SBill Paul 108496f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 108596f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 108696f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 108796f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 108856e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 10890934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 109096f2e892SBill Paul 1091af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1092af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1093af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 109496f2e892SBill Paul 109556e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 109696f2e892SBill Paul 109796f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 109896f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 109996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 110096f2e892SBill Paul else 110196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 110296f2e892SBill Paul 110396f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 110496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 110596f2e892SBill Paul else 110696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 110796f2e892SBill Paul 110813b203d0SRobert Watson IF_ADDR_LOCK(ifp); 11096817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 111096f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 111196f2e892SBill Paul continue; 1112aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 111396f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1114af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 111596f2e892SBill Paul } 111613b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 111796f2e892SBill Paul 111896f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1119aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1120af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 112196f2e892SBill Paul } 112296f2e892SBill Paul 11238df1ebe9SMarcel Moolenaar /* Set our MAC address. */ 11248df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 11258df1ebe9SMarcel Moolenaar sp[39] = DC_SP_MAC(eaddr[0]); 11268df1ebe9SMarcel Moolenaar sp[40] = DC_SP_MAC(eaddr[1]); 11278df1ebe9SMarcel Moolenaar sp[41] = DC_SP_MAC(eaddr[2]); 112896f2e892SBill Paul 1129af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 113096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 113196f2e892SBill Paul 113296f2e892SBill Paul /* 113396f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 113496f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 113596f2e892SBill Paul * before proceeding, just so it has time to swallow its 113696f2e892SBill Paul * medicine. 113796f2e892SBill Paul */ 113896f2e892SBill Paul DELAY(10000); 113996f2e892SBill Paul 1140b1d16143SMarius Strobl sc->dc_wdog_timer = 5; 114196f2e892SBill Paul } 114296f2e892SBill Paul 11432c876e15SPoul-Henning Kamp static void 11440934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc) 114596f2e892SBill Paul { 11468df1ebe9SMarcel Moolenaar uint32_t eaddr[(ETHER_ADDR_LEN+3)/4]; 114796f2e892SBill Paul struct ifnet *ifp; 11480934f18aSMaxime Henrion struct ifmultiaddr *ifma; 114996f2e892SBill Paul int h = 0; 115096f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 115196f2e892SBill Paul 1152fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 115396f2e892SBill Paul 11540934f18aSMaxime Henrion /* Init our MAC address. */ 11558df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 11568df1ebe9SMarcel Moolenaar CSR_WRITE_4(sc, DC_AL_PAR0, eaddr[0]); 11578df1ebe9SMarcel Moolenaar CSR_WRITE_4(sc, DC_AL_PAR1, eaddr[1]); 115896f2e892SBill Paul 115996f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 116096f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 116196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 116296f2e892SBill Paul else 116396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 116496f2e892SBill Paul 116596f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 116696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116796f2e892SBill Paul else 116896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116996f2e892SBill Paul 11700934f18aSMaxime Henrion /* First, zot all the existing hash bits. */ 117196f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 117296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 117396f2e892SBill Paul 117496f2e892SBill Paul /* 117596f2e892SBill Paul * If we're already in promisc or allmulti mode, we 117696f2e892SBill Paul * don't have to bother programming the multicast filter. 117796f2e892SBill Paul */ 117896f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 117996f2e892SBill Paul return; 118096f2e892SBill Paul 11810934f18aSMaxime Henrion /* Now program new ones. */ 118213b203d0SRobert Watson IF_ADDR_LOCK(ifp); 11836817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 118496f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 118596f2e892SBill Paul continue; 1186acc1bcccSMartin Blapp if (DC_IS_CENTAUR(sc)) 1187aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 1188aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1189acc1bcccSMartin Blapp else 1190aa825502SDavid E. O'Brien h = dc_mchash_be( 1191aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 119296f2e892SBill Paul if (h < 32) 119396f2e892SBill Paul hashes[0] |= (1 << h); 119496f2e892SBill Paul else 119596f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 119696f2e892SBill Paul } 119713b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 119896f2e892SBill Paul 119996f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 120096f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 120196f2e892SBill Paul } 120296f2e892SBill Paul 12032c876e15SPoul-Henning Kamp static void 12040934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc) 120596f2e892SBill Paul { 12068df1ebe9SMarcel Moolenaar uint32_t eaddr[(ETHER_ADDR_LEN+3)/4]; 120796f2e892SBill Paul struct ifnet *ifp; 12080934f18aSMaxime Henrion struct ifmultiaddr *ifma; 120996f2e892SBill Paul int h = 0; 121096f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 121196f2e892SBill Paul 1212fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 121396f2e892SBill Paul 12148df1ebe9SMarcel Moolenaar /* Init our MAC address. */ 12158df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 121696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 12178df1ebe9SMarcel Moolenaar CSR_WRITE_4(sc, DC_AX_FILTDATA, eaddr[0]); 121896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 12198df1ebe9SMarcel Moolenaar CSR_WRITE_4(sc, DC_AX_FILTDATA, eaddr[1]); 122096f2e892SBill Paul 122196f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 122296f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 122396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 122496f2e892SBill Paul else 122596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 122696f2e892SBill Paul 122796f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 122896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 122996f2e892SBill Paul else 123096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 123196f2e892SBill Paul 123296f2e892SBill Paul /* 123396f2e892SBill Paul * The ASIX chip has a special bit to enable reception 123496f2e892SBill Paul * of broadcast frames. 123596f2e892SBill Paul */ 123696f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 123796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 123896f2e892SBill Paul else 123996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 124096f2e892SBill Paul 124196f2e892SBill Paul /* first, zot all the existing hash bits */ 124296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 124396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 124496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 124596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 124696f2e892SBill Paul 124796f2e892SBill Paul /* 124896f2e892SBill Paul * If we're already in promisc or allmulti mode, we 124996f2e892SBill Paul * don't have to bother programming the multicast filter. 125096f2e892SBill Paul */ 125196f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 125296f2e892SBill Paul return; 125396f2e892SBill Paul 125496f2e892SBill Paul /* now program new ones */ 125513b203d0SRobert Watson IF_ADDR_LOCK(ifp); 12566817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 125796f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 125896f2e892SBill Paul continue; 1259aa825502SDavid E. O'Brien h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 126096f2e892SBill Paul if (h < 32) 126196f2e892SBill Paul hashes[0] |= (1 << h); 126296f2e892SBill Paul else 126396f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 126496f2e892SBill Paul } 126513b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 126696f2e892SBill Paul 126796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 126896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 126996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 127096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 127196f2e892SBill Paul } 127296f2e892SBill Paul 12732c876e15SPoul-Henning Kamp static void 12740934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc) 1275feb78939SJonathan Chen { 12768df1ebe9SMarcel Moolenaar uint16_t eaddr[(ETHER_ADDR_LEN+1)/2]; 12770934f18aSMaxime Henrion struct ifnet *ifp; 12780934f18aSMaxime Henrion struct ifmultiaddr *ifma; 1279feb78939SJonathan Chen struct dc_desc *sframe; 1280feb78939SJonathan Chen u_int32_t h, *sp; 1281feb78939SJonathan Chen int i; 1282feb78939SJonathan Chen 1283fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 1284feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 1285feb78939SJonathan Chen 1286feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1287feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1288feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1289feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 129056e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 12910934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 1292feb78939SJonathan Chen 1293af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1294af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1295af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 1296feb78939SJonathan Chen 129756e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 1298feb78939SJonathan Chen 1299feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1300feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1301feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1302feb78939SJonathan Chen else 1303feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1304feb78939SJonathan Chen 1305feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1306feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1307feb78939SJonathan Chen else 1308feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1309feb78939SJonathan Chen 131013b203d0SRobert Watson IF_ADDR_LOCK(ifp); 13116817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1312feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1313feb78939SJonathan Chen continue; 1314aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 13151d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1316af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1317feb78939SJonathan Chen } 131813b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 1319feb78939SJonathan Chen 1320feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1321aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1322af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1323feb78939SJonathan Chen } 1324feb78939SJonathan Chen 13258df1ebe9SMarcel Moolenaar /* Set our MAC address. */ 13268df1ebe9SMarcel Moolenaar bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN); 13278df1ebe9SMarcel Moolenaar sp[0] = DC_SP_MAC(eaddr[0]); 13288df1ebe9SMarcel Moolenaar sp[1] = DC_SP_MAC(eaddr[1]); 13298df1ebe9SMarcel Moolenaar sp[2] = DC_SP_MAC(eaddr[2]); 1330feb78939SJonathan Chen 1331feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1332feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 133313f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 1334af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 1335feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1336feb78939SJonathan Chen 1337feb78939SJonathan Chen /* 13380934f18aSMaxime Henrion * Wait some time... 1339feb78939SJonathan Chen */ 1340feb78939SJonathan Chen DELAY(1000); 1341feb78939SJonathan Chen 1342b1d16143SMarius Strobl sc->dc_wdog_timer = 5; 1343feb78939SJonathan Chen } 1344feb78939SJonathan Chen 1345e3d2833aSAlfred Perlstein static void 13460934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc) 134796f2e892SBill Paul { 13480934f18aSMaxime Henrion 134996f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13501af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 135196f2e892SBill Paul dc_setfilt_21143(sc); 135296f2e892SBill Paul 135396f2e892SBill Paul if (DC_IS_ASIX(sc)) 135496f2e892SBill Paul dc_setfilt_asix(sc); 135596f2e892SBill Paul 135696f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 135796f2e892SBill Paul dc_setfilt_admtek(sc); 135896f2e892SBill Paul 1359feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1360feb78939SJonathan Chen dc_setfilt_xircom(sc); 136196f2e892SBill Paul } 136296f2e892SBill Paul 136396f2e892SBill Paul /* 13640934f18aSMaxime Henrion * In order to fiddle with the 'full-duplex' and '100Mbps' bits in 13650934f18aSMaxime Henrion * the netconfig register, we first have to put the transmit and/or 13660934f18aSMaxime Henrion * receive logic in the idle state. 136796f2e892SBill Paul */ 1368e3d2833aSAlfred Perlstein static void 13690934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media) 137096f2e892SBill Paul { 13710934f18aSMaxime Henrion int i, restart = 0, watchdogreg; 137296f2e892SBill Paul u_int32_t isr; 137396f2e892SBill Paul 137496f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 137596f2e892SBill Paul return; 137696f2e892SBill Paul 137796f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) { 137896f2e892SBill Paul restart = 1; 137996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 138096f2e892SBill Paul 138196f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 138296f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1383d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1384351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1385351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 138696f2e892SBill Paul break; 1387d467c136SBill Paul DELAY(10); 138896f2e892SBill Paul } 138996f2e892SBill Paul 1390432120f2SMarius Strobl if (i == DC_TIMEOUT) { 1391432120f2SMarius Strobl if (!(isr & DC_ISR_TX_IDLE) && !DC_IS_ASIX(sc)) 13926b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, 1393432120f2SMarius Strobl "%s: failed to force tx to idle state\n", 1394432120f2SMarius Strobl __func__); 1395432120f2SMarius Strobl if (!((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1396432120f2SMarius Strobl (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT) && 1397432120f2SMarius Strobl !(DC_IS_CENTAUR(sc) || DC_IS_CONEXANT(sc) || 1398432120f2SMarius Strobl (DC_IS_DAVICOM(sc) && pci_get_revid(sc->dc_dev) >= 1399432120f2SMarius Strobl DC_REVISION_DM9102A))) 1400432120f2SMarius Strobl device_printf(sc->dc_dev, 1401432120f2SMarius Strobl "%s: failed to force rx to idle state\n", 1402432120f2SMarius Strobl __func__); 1403432120f2SMarius Strobl } 140496f2e892SBill Paul } 140596f2e892SBill Paul 140696f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1407042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1408042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 140996f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 1410bf645417SBill Paul if (DC_IS_INTEL(sc)) { 14110934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14128273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14138273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14148273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14154c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1416bf645417SBill Paul } else { 1417bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1418bf645417SBill Paul } 141996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 142096f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 142196f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 142296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 142396f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 142488d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 142596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 142696f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1427e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1428e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 142996f2e892SBill Paul } else { 143096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 143196f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 143296f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 143396f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 143496f2e892SBill Paul } 1435318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1436318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1437318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14385c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14395c1cfac4SBill Paul dc_apply_fixup(sc, 14405c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14415c1cfac4SBill Paul IFM_100_TX | IFM_FDX : IFM_100_TX); 144296f2e892SBill Paul } 144396f2e892SBill Paul } 144496f2e892SBill Paul 144596f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1446042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1447042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 144896f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14490934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14504c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14518273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14528273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14538273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14548273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14554c2efe27SBill Paul } else { 14564c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14574c2efe27SBill Paul } 145896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 145996f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 146096f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 146196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 146288d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 146396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 146496f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1465e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1466e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 146796f2e892SBill Paul } else { 146896f2e892SBill Paul if (DC_IS_PNIC(sc)) { 146996f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 147096f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 147196f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 147296f2e892SBill Paul } 147396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1474318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 147596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14765c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14775c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14785c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14795c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14805c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14815c1cfac4SBill Paul else 14825c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14835c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14845c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14855c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14865c1cfac4SBill Paul dc_apply_fixup(sc, 14875c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14885c1cfac4SBill Paul IFM_10_T | IFM_FDX : IFM_10_T); 14895c1cfac4SBill Paul DELAY(20000); 14905c1cfac4SBill Paul } 149196f2e892SBill Paul } 149296f2e892SBill Paul } 149396f2e892SBill Paul 1494f43d9309SBill Paul /* 1495f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1496f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1497f43d9309SBill Paul * on the external MII port. 1498f43d9309SBill Paul */ 1499f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 150045521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1501f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1502f43d9309SBill Paul sc->dc_link = 1; 1503f43d9309SBill Paul } else { 1504f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1505f43d9309SBill Paul } 1506f43d9309SBill Paul } 1507f43d9309SBill Paul 150896f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 150996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 151096f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 151196f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 151296f2e892SBill Paul } else { 151396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 151496f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 151596f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 151696f2e892SBill Paul } 151796f2e892SBill Paul 151896f2e892SBill Paul if (restart) 151996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON); 152096f2e892SBill Paul } 152196f2e892SBill Paul 1522e3d2833aSAlfred Perlstein static void 15230934f18aSMaxime Henrion dc_reset(struct dc_softc *sc) 152496f2e892SBill Paul { 15250934f18aSMaxime Henrion int i; 152696f2e892SBill Paul 152796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 152896f2e892SBill Paul 152996f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 153096f2e892SBill Paul DELAY(10); 153196f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 153296f2e892SBill Paul break; 153396f2e892SBill Paul } 153496f2e892SBill Paul 15351af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15361d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 153796f2e892SBill Paul DELAY(10000); 153896f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 153996f2e892SBill Paul i = 0; 154096f2e892SBill Paul } 154196f2e892SBill Paul 154296f2e892SBill Paul if (i == DC_TIMEOUT) 15436b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, "reset never completed!\n"); 154496f2e892SBill Paul 154596f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 154696f2e892SBill Paul DELAY(1000); 154796f2e892SBill Paul 154896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 154996f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 155096f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 155196f2e892SBill Paul 155291cc2adbSBill Paul /* 155391cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 155491cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 155591cc2adbSBill Paul * into a state where it will never come out of reset 155691cc2adbSBill Paul * until we reset the whole chip again. 155791cc2adbSBill Paul */ 15585c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 155991cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15605c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15615c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15625c1cfac4SBill Paul } 156396f2e892SBill Paul } 156496f2e892SBill Paul 1565e3d2833aSAlfred Perlstein static struct dc_type * 15660934f18aSMaxime Henrion dc_devtype(device_t dev) 156796f2e892SBill Paul { 156896f2e892SBill Paul struct dc_type *t; 15691e2e70b1SJohn Baldwin u_int32_t devid; 15701e2e70b1SJohn Baldwin u_int8_t rev; 157196f2e892SBill Paul 157296f2e892SBill Paul t = dc_devs; 15731e2e70b1SJohn Baldwin devid = pci_get_devid(dev); 15741e2e70b1SJohn Baldwin rev = pci_get_revid(dev); 157596f2e892SBill Paul 157696f2e892SBill Paul while (t->dc_name != NULL) { 15771e2e70b1SJohn Baldwin if (devid == t->dc_devid && rev >= t->dc_minrev) 157896f2e892SBill Paul return (t); 157996f2e892SBill Paul t++; 158096f2e892SBill Paul } 158196f2e892SBill Paul 158296f2e892SBill Paul return (NULL); 158396f2e892SBill Paul } 158496f2e892SBill Paul 158596f2e892SBill Paul /* 158696f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 158796f2e892SBill Paul * IDs against our list and return a device name if we find a match. 158896f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 158996f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 159096f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 159196f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 159296f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 159396f2e892SBill Paul */ 1594e3d2833aSAlfred Perlstein static int 15950934f18aSMaxime Henrion dc_probe(device_t dev) 159696f2e892SBill Paul { 159796f2e892SBill Paul struct dc_type *t; 159896f2e892SBill Paul 159996f2e892SBill Paul t = dc_devtype(dev); 160096f2e892SBill Paul 160196f2e892SBill Paul if (t != NULL) { 160296f2e892SBill Paul device_set_desc(dev, t->dc_name); 1603d701c913SWarner Losh return (BUS_PROBE_DEFAULT); 160496f2e892SBill Paul } 160596f2e892SBill Paul 160696f2e892SBill Paul return (ENXIO); 160796f2e892SBill Paul } 160896f2e892SBill Paul 1609e3d2833aSAlfred Perlstein static void 16100934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media) 16115c1cfac4SBill Paul { 16125c1cfac4SBill Paul struct dc_mediainfo *m; 16135c1cfac4SBill Paul u_int8_t *p; 16145c1cfac4SBill Paul int i; 16155d801891SBill Paul u_int32_t reg; 16165c1cfac4SBill Paul 16175c1cfac4SBill Paul m = sc->dc_mi; 16185c1cfac4SBill Paul 16195c1cfac4SBill Paul while (m != NULL) { 16205c1cfac4SBill Paul if (m->dc_media == media) 16215c1cfac4SBill Paul break; 16225c1cfac4SBill Paul m = m->dc_next; 16235c1cfac4SBill Paul } 16245c1cfac4SBill Paul 16255c1cfac4SBill Paul if (m == NULL) 16265c1cfac4SBill Paul return; 16275c1cfac4SBill Paul 16285c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16295c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16305c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16315c1cfac4SBill Paul } 16325c1cfac4SBill Paul 16335c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16345c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16355c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16365c1cfac4SBill Paul } 16375c1cfac4SBill Paul } 16385c1cfac4SBill Paul 1639e3d2833aSAlfred Perlstein static void 16400934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l) 16415c1cfac4SBill Paul { 16425c1cfac4SBill Paul struct dc_mediainfo *m; 16435c1cfac4SBill Paul 16440934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 164587f4fa15SMartin Blapp switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) { 164687f4fa15SMartin Blapp case DC_SIA_CODE_10BT: 16475c1cfac4SBill Paul m->dc_media = IFM_10_T; 164887f4fa15SMartin Blapp break; 164987f4fa15SMartin Blapp case DC_SIA_CODE_10BT_FDX: 16505c1cfac4SBill Paul m->dc_media = IFM_10_T | IFM_FDX; 165187f4fa15SMartin Blapp break; 165287f4fa15SMartin Blapp case DC_SIA_CODE_10B2: 16535c1cfac4SBill Paul m->dc_media = IFM_10_2; 165487f4fa15SMartin Blapp break; 165587f4fa15SMartin Blapp case DC_SIA_CODE_10B5: 16565c1cfac4SBill Paul m->dc_media = IFM_10_5; 165787f4fa15SMartin Blapp break; 165887f4fa15SMartin Blapp default: 165987f4fa15SMartin Blapp break; 166087f4fa15SMartin Blapp } 16615c1cfac4SBill Paul 166287f4fa15SMartin Blapp /* 166387f4fa15SMartin Blapp * We need to ignore CSR13, CSR14, CSR15 for SIA mode. 166487f4fa15SMartin Blapp * Things apparently already work for cards that do 166587f4fa15SMartin Blapp * supply Media Specific Data. 166687f4fa15SMartin Blapp */ 166787f4fa15SMartin Blapp if (l->dc_sia_code & DC_SIA_CODE_EXT) { 16685c1cfac4SBill Paul m->dc_gp_len = 2; 166987f4fa15SMartin Blapp m->dc_gp_ptr = 167087f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl; 167187f4fa15SMartin Blapp } else { 167287f4fa15SMartin Blapp m->dc_gp_len = 2; 167387f4fa15SMartin Blapp m->dc_gp_ptr = 167487f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl; 167587f4fa15SMartin Blapp } 16765c1cfac4SBill Paul 16775c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16785c1cfac4SBill Paul sc->dc_mi = m; 16795c1cfac4SBill Paul 16805c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 16815c1cfac4SBill Paul } 16825c1cfac4SBill Paul 1683e3d2833aSAlfred Perlstein static void 16840934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l) 16855c1cfac4SBill Paul { 16865c1cfac4SBill Paul struct dc_mediainfo *m; 16875c1cfac4SBill Paul 16880934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 16895c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 16905c1cfac4SBill Paul m->dc_media = IFM_100_TX; 16915c1cfac4SBill Paul 16925c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 16935c1cfac4SBill Paul m->dc_media = IFM_100_TX | IFM_FDX; 16945c1cfac4SBill Paul 16955c1cfac4SBill Paul m->dc_gp_len = 2; 16965c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 16975c1cfac4SBill Paul 16985c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16995c1cfac4SBill Paul sc->dc_mi = m; 17005c1cfac4SBill Paul 17015c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 17025c1cfac4SBill Paul } 17035c1cfac4SBill Paul 1704e3d2833aSAlfred Perlstein static void 17050934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l) 17065c1cfac4SBill Paul { 17075c1cfac4SBill Paul struct dc_mediainfo *m; 17080934f18aSMaxime Henrion u_int8_t *p; 17095c1cfac4SBill Paul 17100934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17115c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17125c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17135c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17145c1cfac4SBill Paul 17155c1cfac4SBill Paul p = (u_int8_t *)l; 17165c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17175c1cfac4SBill Paul m->dc_gp_ptr = p; 17185c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17195c1cfac4SBill Paul m->dc_reset_len = *p; 17205c1cfac4SBill Paul p++; 17215c1cfac4SBill Paul m->dc_reset_ptr = p; 17225c1cfac4SBill Paul 17235c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17245c1cfac4SBill Paul sc->dc_mi = m; 17255c1cfac4SBill Paul } 17265c1cfac4SBill Paul 17272c876e15SPoul-Henning Kamp static void 17280934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits) 17293097aa70SWarner Losh { 17303097aa70SWarner Losh int size; 17313097aa70SWarner Losh 17323097aa70SWarner Losh size = 2 << bits; 17333097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 17343097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 17353097aa70SWarner Losh } 17363097aa70SWarner Losh 1737e3d2833aSAlfred Perlstein static void 17380934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc) 17395c1cfac4SBill Paul { 17405c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17415c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 17420934f18aSMaxime Henrion int have_mii, i, loff; 17435c1cfac4SBill Paul char *ptr; 17445c1cfac4SBill Paul 1745f956e0b3SMartin Blapp have_mii = 0; 17465c1cfac4SBill Paul loff = sc->dc_srom[27]; 17475c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 17485c1cfac4SBill Paul 17495c1cfac4SBill Paul ptr = (char *)lhdr; 17505c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 1751f956e0b3SMartin Blapp /* 1752f956e0b3SMartin Blapp * Look if we got a MII media block. 1753f956e0b3SMartin Blapp */ 1754f956e0b3SMartin Blapp for (i = 0; i < lhdr->dc_mcnt; i++) { 1755f956e0b3SMartin Blapp hdr = (struct dc_eblock_hdr *)ptr; 1756f956e0b3SMartin Blapp if (hdr->dc_type == DC_EBLOCK_MII) 1757f956e0b3SMartin Blapp have_mii++; 1758f956e0b3SMartin Blapp 1759f956e0b3SMartin Blapp ptr += (hdr->dc_len & 0x7F); 1760f956e0b3SMartin Blapp ptr++; 1761f956e0b3SMartin Blapp } 1762f956e0b3SMartin Blapp 1763f956e0b3SMartin Blapp /* 1764f956e0b3SMartin Blapp * Do the same thing again. Only use SIA and SYM media 1765f956e0b3SMartin Blapp * blocks if no MII media block is available. 1766f956e0b3SMartin Blapp */ 1767f956e0b3SMartin Blapp ptr = (char *)lhdr; 1768f956e0b3SMartin Blapp ptr += sizeof(struct dc_leaf_hdr) - 1; 17695c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 17705c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 17715c1cfac4SBill Paul switch (hdr->dc_type) { 17725c1cfac4SBill Paul case DC_EBLOCK_MII: 17735c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 17745c1cfac4SBill Paul break; 17755c1cfac4SBill Paul case DC_EBLOCK_SIA: 1776f956e0b3SMartin Blapp if (! have_mii) 1777f956e0b3SMartin Blapp dc_decode_leaf_sia(sc, 1778f956e0b3SMartin Blapp (struct dc_eblock_sia *)hdr); 17795c1cfac4SBill Paul break; 17805c1cfac4SBill Paul case DC_EBLOCK_SYM: 1781f956e0b3SMartin Blapp if (! have_mii) 1782f956e0b3SMartin Blapp dc_decode_leaf_sym(sc, 1783f956e0b3SMartin Blapp (struct dc_eblock_sym *)hdr); 17845c1cfac4SBill Paul break; 17855c1cfac4SBill Paul default: 17865c1cfac4SBill Paul /* Don't care. Yet. */ 17875c1cfac4SBill Paul break; 17885c1cfac4SBill Paul } 17895c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 17905c1cfac4SBill Paul ptr++; 17915c1cfac4SBill Paul } 17925c1cfac4SBill Paul } 17935c1cfac4SBill Paul 179456e5e7aeSMaxime Henrion static void 179556e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 179656e5e7aeSMaxime Henrion { 179756e5e7aeSMaxime Henrion u_int32_t *paddr; 179856e5e7aeSMaxime Henrion 179956e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 180056e5e7aeSMaxime Henrion paddr = arg; 180156e5e7aeSMaxime Henrion *paddr = segs->ds_addr; 180256e5e7aeSMaxime Henrion } 180356e5e7aeSMaxime Henrion 180496f2e892SBill Paul /* 180596f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 180696f2e892SBill Paul * setup and ethernet/BPF attach. 180796f2e892SBill Paul */ 1808e3d2833aSAlfred Perlstein static int 18090934f18aSMaxime Henrion dc_attach(device_t dev) 181096f2e892SBill Paul { 1811d1ce9105SBill Paul int tmp = 0; 18128df1ebe9SMarcel Moolenaar uint32_t eaddr[(ETHER_ADDR_LEN+3)/4]; 181396f2e892SBill Paul u_int32_t command; 181496f2e892SBill Paul struct dc_softc *sc; 181596f2e892SBill Paul struct ifnet *ifp; 181696f2e892SBill Paul u_int32_t revision; 181722f6205dSJohn Baldwin int error = 0, rid, mac_offset; 181856e5e7aeSMaxime Henrion int i; 1819e7b01d07SWarner Losh u_int8_t *mac; 182096f2e892SBill Paul 182196f2e892SBill Paul sc = device_get_softc(dev); 18226b9f5c94SGleb Smirnoff sc->dc_dev = dev; 182396f2e892SBill Paul 18246008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 1825c8b27acaSJohn Baldwin MTX_DEF); 1826c3e7434fSWarner Losh 182796f2e892SBill Paul /* 182896f2e892SBill Paul * Map control/status registers. 182996f2e892SBill Paul */ 183007f65363SBill Paul pci_enable_busmaster(dev); 183196f2e892SBill Paul 183296f2e892SBill Paul rid = DC_RID; 18335f96beb9SNate Lawson sc->dc_res = bus_alloc_resource_any(dev, DC_RES, &rid, RF_ACTIVE); 183496f2e892SBill Paul 183596f2e892SBill Paul if (sc->dc_res == NULL) { 183622f6205dSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 183796f2e892SBill Paul error = ENXIO; 1838608654d4SNate Lawson goto fail; 183996f2e892SBill Paul } 184096f2e892SBill Paul 184196f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 184296f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 184396f2e892SBill Paul 18440934f18aSMaxime Henrion /* Allocate interrupt. */ 184554f1f1d1SNate Lawson rid = 0; 18465f96beb9SNate Lawson sc->dc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 184754f1f1d1SNate Lawson RF_SHAREABLE | RF_ACTIVE); 184854f1f1d1SNate Lawson 184954f1f1d1SNate Lawson if (sc->dc_irq == NULL) { 185022f6205dSJohn Baldwin device_printf(dev, "couldn't map interrupt\n"); 185154f1f1d1SNate Lawson error = ENXIO; 185254f1f1d1SNate Lawson goto fail; 185354f1f1d1SNate Lawson } 185454f1f1d1SNate Lawson 185596f2e892SBill Paul /* Need this info to decide on a chip type. */ 185696f2e892SBill Paul sc->dc_info = dc_devtype(dev); 18571e2e70b1SJohn Baldwin revision = pci_get_revid(dev); 185896f2e892SBill Paul 18596d0dd931SWarner Losh /* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */ 18601e2e70b1SJohn Baldwin if (sc->dc_info->dc_devid != 18611e2e70b1SJohn Baldwin DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168) && 18621e2e70b1SJohn Baldwin sc->dc_info->dc_devid != 18631e2e70b1SJohn Baldwin DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201)) 1864eecb3844SMartin Blapp dc_eeprom_width(sc); 1865eecb3844SMartin Blapp 18661e2e70b1SJohn Baldwin switch (sc->dc_info->dc_devid) { 18671e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DEC, DC_DEVICEID_21143): 186896f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 186996f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1870042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 18715c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 18723097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 187396f2e892SBill Paul break; 18741e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009): 18751e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100): 18761e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102): 187796f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1878318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS; 1879318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD; 18807dfdc26cSMartin Blapp sc->dc_flags |= DC_TX_ALIGN; 18814a80e74bSMartin Blapp sc->dc_pmode = DC_PMODE_MII; 18821e2e70b1SJohn Baldwin 18830a46b1dcSBill Paul /* Increase the latency timer value. */ 18841e2e70b1SJohn Baldwin pci_write_config(dev, PCIR_LATTIMER, 0x80, 1); 188596f2e892SBill Paul break; 18861e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AL981): 188796f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 188896f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 188996f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 189096f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 18913097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 189296f2e892SBill Paul break; 18931e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN985): 18941e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511): 18951e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513): 18961e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_DLINK, DC_DEVICEID_DRP32TXD): 18971e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_FA511): 18981e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500): 18991e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX): 19001e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN2242): 19011e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX): 19021e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T): 19031e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB): 19041e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120): 19051e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130): 190617762569SGleb Smirnoff case DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB08): 190717762569SGleb Smirnoff case DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB09): 190896f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 1909acc1bcccSMartin Blapp sc->dc_flags |= DC_64BIT_HASH; 191096f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 191196f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 191296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1913129eaf79SMartin Blapp /* Don't read SROM for - auto-loaded on reset */ 191496f2e892SBill Paul break; 19151e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713): 19161e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP): 191796f2e892SBill Paul if (revision < DC_REVISION_98713A) { 191896f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 191996f2e892SBill Paul } 1920318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 192196f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1922318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1923318b02fdSBill Paul } 1924318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 192596f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 192696f2e892SBill Paul break; 19271e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5): 19281e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN1217): 192979d11e09SBill Paul /* 193079d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 193179d11e09SBill Paul * 128-bit hash table. We need to deal with these 193279d11e09SBill Paul * in the same manner as the PNIC II so that we 193379d11e09SBill Paul * get the right number of bits out of the 193479d11e09SBill Paul * CRC routine. 193579d11e09SBill Paul */ 193679d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 193779d11e09SBill Paul revision < DC_REVISION_98725) 193879d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 193996f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 194096f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1941318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 194296f2e892SBill Paul break; 19431e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98727): 1944ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1945ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1946ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 1947ead7cde9SBill Paul break; 19481e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C115): 194996f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 195079d11e09SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH; 1951318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 195296f2e892SBill Paul break; 19531e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168): 195496f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 195591cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS; 195696f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 195796f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 195896f2e892SBill Paul if (revision < DC_REVISION_82C169) 195996f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 196096f2e892SBill Paul break; 19611e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A): 196296f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 196396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG; 196496f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 196596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 196696f2e892SBill Paul break; 19671e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201): 1968feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 19692dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 19702dfc960aSLuigi Rizzo DC_TX_ALIGN; 1971feb78939SJonathan Chen /* 1972feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 1973feb78939SJonathan Chen * it to obtain a double word aligned buffer. 19742dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 1975feb78939SJonathan Chen */ 19763097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 1977feb78939SJonathan Chen break; 19781e2e70b1SJohn Baldwin case DC_DEVID(DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112): 19791af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 19801af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 19811af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19821af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 19833097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 19841af8bec7SBill Paul break; 198596f2e892SBill Paul default: 19861e2e70b1SJohn Baldwin device_printf(dev, "unknown device: %x\n", 19871e2e70b1SJohn Baldwin sc->dc_info->dc_devid); 198896f2e892SBill Paul break; 198996f2e892SBill Paul } 199096f2e892SBill Paul 199196f2e892SBill Paul /* Save the cache line size. */ 199288d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 199388d739dcSBill Paul sc->dc_cachesize = 0; 199488d739dcSBill Paul else 19951e2e70b1SJohn Baldwin sc->dc_cachesize = pci_get_cachelnsz(dev); 199696f2e892SBill Paul 199796f2e892SBill Paul /* Reset the adapter. */ 199896f2e892SBill Paul dc_reset(sc); 199996f2e892SBill Paul 200096f2e892SBill Paul /* Take 21143 out of snooze mode */ 2001feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 200296f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 200396f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 200496f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 200596f2e892SBill Paul } 200696f2e892SBill Paul 200796f2e892SBill Paul /* 200896f2e892SBill Paul * Try to learn something about the supported media. 200996f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 201096f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 201196f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 201296f2e892SBill Paul * Intel 21143. 201396f2e892SBill Paul */ 20145c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 20155c1cfac4SBill Paul dc_parse_21143_srom(sc); 20165c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 201796f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 201896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 201996f2e892SBill Paul else 202096f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 202196f2e892SBill Paul } else if (!sc->dc_pmode) 202296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 202396f2e892SBill Paul 202496f2e892SBill Paul /* 202596f2e892SBill Paul * Get station address from the EEPROM. 202696f2e892SBill Paul */ 202796f2e892SBill Paul switch(sc->dc_type) { 202896f2e892SBill Paul case DC_TYPE_98713: 202996f2e892SBill Paul case DC_TYPE_98713A: 203096f2e892SBill Paul case DC_TYPE_987x5: 203196f2e892SBill Paul case DC_TYPE_PNICII: 203296f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 203396f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 203496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 203596f2e892SBill Paul break; 203696f2e892SBill Paul case DC_TYPE_PNIC: 203796f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 203896f2e892SBill Paul break; 203996f2e892SBill Paul case DC_TYPE_DM9102: 2040ec6a7299SMaxime Henrion dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 2041ec6a7299SMaxime Henrion #ifdef __sparc64__ 2042ec6a7299SMaxime Henrion /* 2043ec6a7299SMaxime Henrion * If this is an onboard dc(4) the station address read from 2044802cab03SMarius Strobl * the EEPROM is all zero and we have to get it from the FCode. 2045ec6a7299SMaxime Henrion */ 2046802cab03SMarius Strobl if (eaddr[0] == 0 && (eaddr[1] & ~0xffff) == 0) 20478069c79dSRuslan Ermilov OF_getetheraddr(dev, (caddr_t)&eaddr); 2048ec6a7299SMaxime Henrion #endif 2049ec6a7299SMaxime Henrion break; 205096f2e892SBill Paul case DC_TYPE_21143: 205196f2e892SBill Paul case DC_TYPE_ASIX: 205296f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 205396f2e892SBill Paul break; 205496f2e892SBill Paul case DC_TYPE_AL981: 205596f2e892SBill Paul case DC_TYPE_AN985: 20568df1ebe9SMarcel Moolenaar eaddr[0] = CSR_READ_4(sc, DC_AL_PAR0); 20578df1ebe9SMarcel Moolenaar eaddr[1] = CSR_READ_4(sc, DC_AL_PAR1); 205896f2e892SBill Paul break; 20591af8bec7SBill Paul case DC_TYPE_CONEXANT: 20600934f18aSMaxime Henrion bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 20610934f18aSMaxime Henrion ETHER_ADDR_LEN); 20621af8bec7SBill Paul break; 2063feb78939SJonathan Chen case DC_TYPE_XIRCOM: 20640934f18aSMaxime Henrion /* The MAC comes from the CIS. */ 2065e7b01d07SWarner Losh mac = pci_get_ether(dev); 2066e7b01d07SWarner Losh if (!mac) { 2067e7b01d07SWarner Losh device_printf(dev, "No station address in CIS!\n"); 2068608654d4SNate Lawson error = ENXIO; 2069e7b01d07SWarner Losh goto fail; 2070e7b01d07SWarner Losh } 2071e7b01d07SWarner Losh bcopy(mac, eaddr, ETHER_ADDR_LEN); 2072feb78939SJonathan Chen break; 207396f2e892SBill Paul default: 207496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 207596f2e892SBill Paul break; 207696f2e892SBill Paul } 207796f2e892SBill Paul 207856e5e7aeSMaxime Henrion /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 2079b1d16143SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), PAGE_SIZE, 0, 2080b1d16143SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 2081b1d16143SMarius Strobl sizeof(struct dc_list_data), 1, sizeof(struct dc_list_data), 2082b1d16143SMarius Strobl 0, NULL, NULL, &sc->dc_ltag); 208356e5e7aeSMaxime Henrion if (error) { 208422f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 208556e5e7aeSMaxime Henrion error = ENXIO; 208656e5e7aeSMaxime Henrion goto fail; 208756e5e7aeSMaxime Henrion } 208856e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata, 2089aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap); 209056e5e7aeSMaxime Henrion if (error) { 209122f6205dSJohn Baldwin device_printf(dev, "failed to allocate DMA safe memory\n"); 209256e5e7aeSMaxime Henrion error = ENXIO; 209356e5e7aeSMaxime Henrion goto fail; 209456e5e7aeSMaxime Henrion } 209556e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata, 209656e5e7aeSMaxime Henrion sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr, 209756e5e7aeSMaxime Henrion BUS_DMA_NOWAIT); 209856e5e7aeSMaxime Henrion if (error) { 209922f6205dSJohn Baldwin device_printf(dev, "cannot get address of the descriptors\n"); 210056e5e7aeSMaxime Henrion error = ENXIO; 210156e5e7aeSMaxime Henrion goto fail; 210256e5e7aeSMaxime Henrion } 210396f2e892SBill Paul 210456e5e7aeSMaxime Henrion /* 210556e5e7aeSMaxime Henrion * Allocate a busdma tag and DMA safe memory for the multicast 210656e5e7aeSMaxime Henrion * setup frame. 210756e5e7aeSMaxime Henrion */ 2108b1d16143SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), PAGE_SIZE, 0, 2109b1d16143SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 2110b1d16143SMarius Strobl DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 2111b1d16143SMarius Strobl 0, NULL, NULL, &sc->dc_stag); 211256e5e7aeSMaxime Henrion if (error) { 211322f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 211456e5e7aeSMaxime Henrion error = ENXIO; 211556e5e7aeSMaxime Henrion goto fail; 211656e5e7aeSMaxime Henrion } 211756e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf, 211856e5e7aeSMaxime Henrion BUS_DMA_NOWAIT, &sc->dc_smap); 211956e5e7aeSMaxime Henrion if (error) { 212022f6205dSJohn Baldwin device_printf(dev, "failed to allocate DMA safe memory\n"); 212156e5e7aeSMaxime Henrion error = ENXIO; 212256e5e7aeSMaxime Henrion goto fail; 212356e5e7aeSMaxime Henrion } 212456e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf, 212556e5e7aeSMaxime Henrion DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT); 212656e5e7aeSMaxime Henrion if (error) { 212722f6205dSJohn Baldwin device_printf(dev, "cannot get address of the descriptors\n"); 212896f2e892SBill Paul error = ENXIO; 212996f2e892SBill Paul goto fail; 213096f2e892SBill Paul } 213196f2e892SBill Paul 213256e5e7aeSMaxime Henrion /* Allocate a busdma tag for mbufs. */ 2133b1d16143SMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0, 2134b1d16143SMarius Strobl BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 2135b1d16143SMarius Strobl MCLBYTES, DC_TX_LIST_CNT, MCLBYTES, 2136c1b677aaSScott Long 0, NULL, NULL, &sc->dc_mtag); 213756e5e7aeSMaxime Henrion if (error) { 213822f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 213956e5e7aeSMaxime Henrion error = ENXIO; 214056e5e7aeSMaxime Henrion goto fail; 214156e5e7aeSMaxime Henrion } 214256e5e7aeSMaxime Henrion 214356e5e7aeSMaxime Henrion /* Create the TX/RX busdma maps. */ 214456e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) { 214556e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 214656e5e7aeSMaxime Henrion &sc->dc_cdata.dc_tx_map[i]); 214756e5e7aeSMaxime Henrion if (error) { 214822f6205dSJohn Baldwin device_printf(dev, "failed to init TX ring\n"); 214956e5e7aeSMaxime Henrion error = ENXIO; 215056e5e7aeSMaxime Henrion goto fail; 215156e5e7aeSMaxime Henrion } 215256e5e7aeSMaxime Henrion } 215356e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) { 215456e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 215556e5e7aeSMaxime Henrion &sc->dc_cdata.dc_rx_map[i]); 215656e5e7aeSMaxime Henrion if (error) { 215722f6205dSJohn Baldwin device_printf(dev, "failed to init RX ring\n"); 215856e5e7aeSMaxime Henrion error = ENXIO; 215956e5e7aeSMaxime Henrion goto fail; 216056e5e7aeSMaxime Henrion } 216156e5e7aeSMaxime Henrion } 216256e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap); 216356e5e7aeSMaxime Henrion if (error) { 216422f6205dSJohn Baldwin device_printf(dev, "failed to init RX ring\n"); 216556e5e7aeSMaxime Henrion error = ENXIO; 216656e5e7aeSMaxime Henrion goto fail; 216756e5e7aeSMaxime Henrion } 216896f2e892SBill Paul 2169fc74a9f9SBrooks Davis ifp = sc->dc_ifp = if_alloc(IFT_ETHER); 2170fc74a9f9SBrooks Davis if (ifp == NULL) { 217122f6205dSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 2172fc74a9f9SBrooks Davis error = ENOSPC; 2173fc74a9f9SBrooks Davis goto fail; 2174fc74a9f9SBrooks Davis } 217596f2e892SBill Paul ifp->if_softc = sc; 21769bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 21773d57a2e5SBrian Feldman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 217896f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 217996f2e892SBill Paul ifp->if_start = dc_start; 218096f2e892SBill Paul ifp->if_init = dc_init; 2181cbaf877fSBrian Feldman IFQ_SET_MAXLEN(&ifp->if_snd, DC_TX_LIST_CNT - 1); 2182cbaf877fSBrian Feldman ifp->if_snd.ifq_drv_maxlen = DC_TX_LIST_CNT - 1; 2183cbaf877fSBrian Feldman IFQ_SET_READY(&ifp->if_snd); 218496f2e892SBill Paul 218596f2e892SBill Paul /* 21865c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 21875c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 21885c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 21895c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 21905c1cfac4SBill Paul * driver instead. 219196f2e892SBill Paul */ 21925c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 21935c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 21945c1cfac4SBill Paul tmp = sc->dc_pmode; 21955c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 21965c1cfac4SBill Paul } 21975c1cfac4SBill Paul 21986d431b17SWarner Losh /* 21996d431b17SWarner Losh * Setup General Purpose port mode and data so the tulip can talk 22006d431b17SWarner Losh * to the MII. This needs to be done before mii_phy_probe so that 22016d431b17SWarner Losh * we can actually see them. 22026d431b17SWarner Losh */ 22036d431b17SWarner Losh if (DC_IS_XIRCOM(sc)) { 22046d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 22056d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22066d431b17SWarner Losh DELAY(10); 22076d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 22086d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22096d431b17SWarner Losh DELAY(10); 22106d431b17SWarner Losh } 22116d431b17SWarner Losh 221296f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 221396f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 221496f2e892SBill Paul 221596f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22165c1cfac4SBill Paul sc->dc_pmode = tmp; 22175c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 221896f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2219042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 222096f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 222196f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 222278999dd1SBill Paul /* 222378999dd1SBill Paul * For non-MII cards, we need to have the 21143 222478999dd1SBill Paul * drive the LEDs. Except there are some systems 222578999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 222678999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 222778999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 222878999dd1SBill Paul */ 22291e2e70b1SJohn Baldwin if (!(pci_get_subvendor(dev) == 0x1033 && 22301e2e70b1SJohn Baldwin pci_get_subdevice(dev) == 0x8028)) 223178999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 223296f2e892SBill Paul error = 0; 223396f2e892SBill Paul } 223496f2e892SBill Paul 223596f2e892SBill Paul if (error) { 223622f6205dSJohn Baldwin device_printf(dev, "MII without any PHY!\n"); 223796f2e892SBill Paul goto fail; 223896f2e892SBill Paul } 223996f2e892SBill Paul 2240028a8491SMartin Blapp if (DC_IS_ADMTEK(sc)) { 2241028a8491SMartin Blapp /* 2242028a8491SMartin Blapp * Set automatic TX underrun recovery for the ADMtek chips 2243028a8491SMartin Blapp */ 2244028a8491SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 2245028a8491SMartin Blapp } 2246028a8491SMartin Blapp 224796f2e892SBill Paul /* 2248db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2249db40c1aeSDoug Ambrisko */ 2250db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 22519ef8b520SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 225240929967SGleb Smirnoff ifp->if_capenable = ifp->if_capabilities; 2253e695984eSRuslan Ermilov #ifdef DEVICE_POLLING 2254e695984eSRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 2255e695984eSRuslan Ermilov #endif 2256db40c1aeSDoug Ambrisko 2257c8b27acaSJohn Baldwin callout_init_mtx(&sc->dc_stat_ch, &sc->dc_mtx, 0); 2258b1d16143SMarius Strobl callout_init_mtx(&sc->dc_wdog_ch, &sc->dc_mtx, 0); 225996f2e892SBill Paul 2260608654d4SNate Lawson /* 2261608654d4SNate Lawson * Call MI attach routine. 2262608654d4SNate Lawson */ 22638df1ebe9SMarcel Moolenaar ether_ifattach(ifp, (caddr_t)eaddr); 2264608654d4SNate Lawson 226554f1f1d1SNate Lawson /* Hook interrupt last to avoid having to lock softc */ 2266c8b27acaSJohn Baldwin error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | INTR_MPSAFE, 2267ef544f63SPaolo Pisati NULL, dc_intr, sc, &sc->dc_intrhand); 2268608654d4SNate Lawson 2269608654d4SNate Lawson if (error) { 227022f6205dSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 2271693f4477SNate Lawson ether_ifdetach(ifp); 227254f1f1d1SNate Lawson goto fail; 2273608654d4SNate Lawson } 2274510a809eSMike Smith 227596f2e892SBill Paul fail: 227654f1f1d1SNate Lawson if (error) 227754f1f1d1SNate Lawson dc_detach(dev); 227896f2e892SBill Paul return (error); 227996f2e892SBill Paul } 228096f2e892SBill Paul 2281693f4477SNate Lawson /* 2282693f4477SNate Lawson * Shutdown hardware and free up resources. This can be called any 2283693f4477SNate Lawson * time after the mutex has been initialized. It is called in both 2284693f4477SNate Lawson * the error case in attach and the normal detach case so it needs 2285693f4477SNate Lawson * to be careful about only freeing resources that have actually been 2286693f4477SNate Lawson * allocated. 2287693f4477SNate Lawson */ 2288e3d2833aSAlfred Perlstein static int 22890934f18aSMaxime Henrion dc_detach(device_t dev) 229096f2e892SBill Paul { 229196f2e892SBill Paul struct dc_softc *sc; 229296f2e892SBill Paul struct ifnet *ifp; 22935c1cfac4SBill Paul struct dc_mediainfo *m; 229456e5e7aeSMaxime Henrion int i; 229596f2e892SBill Paul 229696f2e892SBill Paul sc = device_get_softc(dev); 229759f47d29SJohn Baldwin KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized")); 2298d1ce9105SBill Paul 2299fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 230096f2e892SBill Paul 230140929967SGleb Smirnoff #ifdef DEVICE_POLLING 230240929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 230340929967SGleb Smirnoff ether_poll_deregister(ifp); 230440929967SGleb Smirnoff #endif 230540929967SGleb Smirnoff 2306693f4477SNate Lawson /* These should only be active if attach succeeded */ 2307214073e5SWarner Losh if (device_is_attached(dev)) { 2308c8b27acaSJohn Baldwin DC_LOCK(sc); 230996f2e892SBill Paul dc_stop(sc); 2310c8b27acaSJohn Baldwin DC_UNLOCK(sc); 2311c8b27acaSJohn Baldwin callout_drain(&sc->dc_stat_ch); 2312b1d16143SMarius Strobl callout_drain(&sc->dc_wdog_ch); 23139ef8b520SSam Leffler ether_ifdetach(ifp); 2314693f4477SNate Lawson } 2315693f4477SNate Lawson if (sc->dc_miibus) 231696f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 231754f1f1d1SNate Lawson bus_generic_detach(dev); 231896f2e892SBill Paul 231954f1f1d1SNate Lawson if (sc->dc_intrhand) 232096f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 232154f1f1d1SNate Lawson if (sc->dc_irq) 232296f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 232354f1f1d1SNate Lawson if (sc->dc_res) 232496f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 232596f2e892SBill Paul 23266a3033a8SWarner Losh if (ifp) 23276a3033a8SWarner Losh if_free(ifp); 23286a3033a8SWarner Losh 232956e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_sbuf != NULL) 233056e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap); 233156e5e7aeSMaxime Henrion if (sc->dc_ldata != NULL) 233256e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap); 23334f867c2dSGiorgos Keramidas if (sc->dc_mtag) { 233456e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) 23354f867c2dSGiorgos Keramidas if (sc->dc_cdata.dc_tx_map[i] != NULL) 23364f867c2dSGiorgos Keramidas bus_dmamap_destroy(sc->dc_mtag, 23374f867c2dSGiorgos Keramidas sc->dc_cdata.dc_tx_map[i]); 233856e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) 23394f867c2dSGiorgos Keramidas if (sc->dc_cdata.dc_rx_map[i] != NULL) 23404f867c2dSGiorgos Keramidas bus_dmamap_destroy(sc->dc_mtag, 23414f867c2dSGiorgos Keramidas sc->dc_cdata.dc_rx_map[i]); 234256e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap); 23434f867c2dSGiorgos Keramidas } 234456e5e7aeSMaxime Henrion if (sc->dc_stag) 234556e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_stag); 234656e5e7aeSMaxime Henrion if (sc->dc_mtag) 234756e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_mtag); 234856e5e7aeSMaxime Henrion if (sc->dc_ltag) 234956e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_ltag); 235056e5e7aeSMaxime Henrion 235196f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 235296f2e892SBill Paul 23535c1cfac4SBill Paul while (sc->dc_mi != NULL) { 23545c1cfac4SBill Paul m = sc->dc_mi->dc_next; 23555c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 23565c1cfac4SBill Paul sc->dc_mi = m; 23575c1cfac4SBill Paul } 23587efff076SWarner Losh free(sc->dc_srom, M_DEVBUF); 23595c1cfac4SBill Paul 2360d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 236196f2e892SBill Paul 236296f2e892SBill Paul return (0); 236396f2e892SBill Paul } 236496f2e892SBill Paul 236596f2e892SBill Paul /* 236696f2e892SBill Paul * Initialize the transmit descriptors. 236796f2e892SBill Paul */ 2368e3d2833aSAlfred Perlstein static int 23690934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc) 237096f2e892SBill Paul { 237196f2e892SBill Paul struct dc_chain_data *cd; 237296f2e892SBill Paul struct dc_list_data *ld; 237301faf54bSLuigi Rizzo int i, nexti; 237496f2e892SBill Paul 237596f2e892SBill Paul cd = &sc->dc_cdata; 237696f2e892SBill Paul ld = sc->dc_ldata; 237796f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 2378b3811c95SMaxime Henrion if (i == DC_TX_LIST_CNT - 1) 2379b3811c95SMaxime Henrion nexti = 0; 2380b3811c95SMaxime Henrion else 2381b3811c95SMaxime Henrion nexti = i + 1; 2382af4358c7SMaxime Henrion ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti)); 238396f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 238496f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 238596f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 238696f2e892SBill Paul } 238796f2e892SBill Paul 238896f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 238956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 239056e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 239196f2e892SBill Paul return (0); 239296f2e892SBill Paul } 239396f2e892SBill Paul 239496f2e892SBill Paul 239596f2e892SBill Paul /* 239696f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 239796f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 239896f2e892SBill Paul * points back to the first. 239996f2e892SBill Paul */ 2400e3d2833aSAlfred Perlstein static int 24010934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc) 240296f2e892SBill Paul { 240396f2e892SBill Paul struct dc_chain_data *cd; 240496f2e892SBill Paul struct dc_list_data *ld; 240501faf54bSLuigi Rizzo int i, nexti; 240696f2e892SBill Paul 240796f2e892SBill Paul cd = &sc->dc_cdata; 240896f2e892SBill Paul ld = sc->dc_ldata; 240996f2e892SBill Paul 241096f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 241156e5e7aeSMaxime Henrion if (dc_newbuf(sc, i, 1) != 0) 241296f2e892SBill Paul return (ENOBUFS); 2413b3811c95SMaxime Henrion if (i == DC_RX_LIST_CNT - 1) 2414b3811c95SMaxime Henrion nexti = 0; 2415b3811c95SMaxime Henrion else 2416b3811c95SMaxime Henrion nexti = i + 1; 2417af4358c7SMaxime Henrion ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti)); 241896f2e892SBill Paul } 241996f2e892SBill Paul 242096f2e892SBill Paul cd->dc_rx_prod = 0; 242156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 242256e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 242396f2e892SBill Paul return (0); 242496f2e892SBill Paul } 242596f2e892SBill Paul 242696f2e892SBill Paul /* 242796f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 242896f2e892SBill Paul */ 2429e3d2833aSAlfred Perlstein static int 243056e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc) 243196f2e892SBill Paul { 243256e5e7aeSMaxime Henrion struct mbuf *m_new; 243356e5e7aeSMaxime Henrion bus_dmamap_t tmp; 243482a67a70SMarius Strobl bus_dma_segment_t segs[1]; 243582a67a70SMarius Strobl int error, nseg; 243696f2e892SBill Paul 243756e5e7aeSMaxime Henrion if (alloc) { 243856e5e7aeSMaxime Henrion m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 243940129585SLuigi Rizzo if (m_new == NULL) 244096f2e892SBill Paul return (ENOBUFS); 244196f2e892SBill Paul } else { 244256e5e7aeSMaxime Henrion m_new = sc->dc_cdata.dc_rx_chain[i]; 244396f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 244496f2e892SBill Paul } 244556e5e7aeSMaxime Henrion m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 244696f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 244796f2e892SBill Paul 244896f2e892SBill Paul /* 244996f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 245096f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 245196f2e892SBill Paul * 82c169 chips. 245296f2e892SBill Paul */ 245396f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 24540934f18aSMaxime Henrion bzero(mtod(m_new, char *), m_new->m_len); 245596f2e892SBill Paul 245656e5e7aeSMaxime Henrion /* No need to remap the mbuf if we're reusing it. */ 245756e5e7aeSMaxime Henrion if (alloc) { 245882a67a70SMarius Strobl error = bus_dmamap_load_mbuf_sg(sc->dc_mtag, sc->dc_sparemap, 245982a67a70SMarius Strobl m_new, segs, &nseg, 0); 246082a67a70SMarius Strobl KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 246156e5e7aeSMaxime Henrion if (error) { 246256e5e7aeSMaxime Henrion m_freem(m_new); 246356e5e7aeSMaxime Henrion return (error); 246456e5e7aeSMaxime Henrion } 246582a67a70SMarius Strobl sc->dc_ldata->dc_rx_list[i].dc_data = htole32(segs->ds_addr); 246656e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 246756e5e7aeSMaxime Henrion tmp = sc->dc_cdata.dc_rx_map[i]; 246856e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap; 246956e5e7aeSMaxime Henrion sc->dc_sparemap = tmp; 247096f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 247156e5e7aeSMaxime Henrion } 247296f2e892SBill Paul 2473af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN); 2474af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN); 247556e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 247656e5e7aeSMaxime Henrion BUS_DMASYNC_PREREAD); 247756e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 247856e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 247996f2e892SBill Paul return (0); 248096f2e892SBill Paul } 248196f2e892SBill Paul 248296f2e892SBill Paul /* 248396f2e892SBill Paul * Grrrrr. 248496f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 248596f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 248696f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 248796f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 248896f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 248996f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 249096f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 249196f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 249296f2e892SBill Paul * 249396f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 249496f2e892SBill Paul * Here's what we know: 249596f2e892SBill Paul * 249696f2e892SBill Paul * - We know there will always be somewhere between one and three extra 249796f2e892SBill Paul * descriptors uploaded. 249896f2e892SBill Paul * 249996f2e892SBill Paul * - We know the desired received frame will always be at the end of the 250096f2e892SBill Paul * total data upload. 250196f2e892SBill Paul * 250296f2e892SBill Paul * - We know the size of the desired received frame because it will be 250396f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 250496f2e892SBill Paul * 250596f2e892SBill Paul * Here's what we do: 250696f2e892SBill Paul * 250796f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 250896f2e892SBill Paul * This means that we know that the buffer contents should be all 250996f2e892SBill Paul * zeros, except for data uploaded by the chip. 251096f2e892SBill Paul * 251196f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 251296f2e892SBill Paul * ethernet CRC at the end. 251396f2e892SBill Paul * 251496f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 251596f2e892SBill Paul * 251696f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 251796f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 251896f2e892SBill Paul * This is the end of the received frame. We know we will encounter 251996f2e892SBill Paul * some data at the end of the frame because the CRC will always be 252096f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 252196f2e892SBill Paul * we won't be fooled. 252296f2e892SBill Paul * 252396f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 252496f2e892SBill Paul * that value from the current pointer location. This brings us 252596f2e892SBill Paul * to the start of the actual received packet. 252696f2e892SBill Paul * 252796f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 252896f2e892SBill Paul * frame length. 252996f2e892SBill Paul * 253096f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 253196f2e892SBill Paul * the time. 253296f2e892SBill Paul */ 253396f2e892SBill Paul 253496f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG) 2535e3d2833aSAlfred Perlstein static void 25360934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx) 253796f2e892SBill Paul { 253896f2e892SBill Paul struct dc_desc *cur_rx; 253996f2e892SBill Paul struct dc_desc *c = NULL; 254096f2e892SBill Paul struct mbuf *m = NULL; 254196f2e892SBill Paul unsigned char *ptr; 254296f2e892SBill Paul int i, total_len; 254396f2e892SBill Paul u_int32_t rxstat = 0; 254496f2e892SBill Paul 254596f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 254696f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 254796f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 25481edc4c46SMaxime Henrion bzero(ptr, DC_RXLEN * 5); 254996f2e892SBill Paul 255096f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 255196f2e892SBill Paul while (1) { 255296f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 2553af4358c7SMaxime Henrion rxstat = le32toh(c->dc_status); 255496f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 255596f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 255696f2e892SBill Paul ptr += DC_RXLEN; 255796f2e892SBill Paul /* If this is the last buffer, break out. */ 255896f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 255996f2e892SBill Paul break; 256056e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 256196f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 256296f2e892SBill Paul } 256396f2e892SBill Paul 256496f2e892SBill Paul /* Find the length of the actual receive frame. */ 256596f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 256696f2e892SBill Paul 256796f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 256896f2e892SBill Paul while (*ptr == 0x00) 256996f2e892SBill Paul ptr--; 257096f2e892SBill Paul 257196f2e892SBill Paul /* Round off. */ 257296f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 257396f2e892SBill Paul ptr -= 1; 257496f2e892SBill Paul 257596f2e892SBill Paul /* Now find the start of the frame. */ 257696f2e892SBill Paul ptr -= total_len; 257796f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 257896f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 257996f2e892SBill Paul 258096f2e892SBill Paul /* 258196f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 258296f2e892SBill Paul * the status word to make it look like a successful 258396f2e892SBill Paul * frame reception. 258496f2e892SBill Paul */ 258556e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 258696f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 2587af4358c7SMaxime Henrion cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG); 258896f2e892SBill Paul } 258996f2e892SBill Paul 259096f2e892SBill Paul /* 259173bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 259273bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 259373bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 259473bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 259573bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 259673bf949cSBill Paul * process the RX ring. This routine may need to be called more than 259773bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 259873bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 259973bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 260073bf949cSBill Paul */ 2601e3d2833aSAlfred Perlstein static int 26020934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc) 260373bf949cSBill Paul { 260473bf949cSBill Paul struct dc_desc *cur_rx; 26050934f18aSMaxime Henrion int i, pos; 260673bf949cSBill Paul 260773bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 260873bf949cSBill Paul 260973bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 261073bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 2611af4358c7SMaxime Henrion if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN)) 261273bf949cSBill Paul break; 261373bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 261473bf949cSBill Paul } 261573bf949cSBill Paul 261673bf949cSBill Paul /* If the ring really is empty, then just return. */ 261773bf949cSBill Paul if (i == DC_RX_LIST_CNT) 261873bf949cSBill Paul return (0); 261973bf949cSBill Paul 262073bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 262173bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 262273bf949cSBill Paul 262373bf949cSBill Paul return (EAGAIN); 262473bf949cSBill Paul } 262573bf949cSBill Paul 262673bf949cSBill Paul /* 262796f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 262896f2e892SBill Paul * the higher level protocols. 262996f2e892SBill Paul */ 2630e3d2833aSAlfred Perlstein static void 26310934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc) 263296f2e892SBill Paul { 2633432120f2SMarius Strobl struct mbuf *m, *m0; 263496f2e892SBill Paul struct ifnet *ifp; 263596f2e892SBill Paul struct dc_desc *cur_rx; 263696f2e892SBill Paul int i, total_len = 0; 263796f2e892SBill Paul u_int32_t rxstat; 263896f2e892SBill Paul 26395120abbfSSam Leffler DC_LOCK_ASSERT(sc); 26405120abbfSSam Leffler 2641fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 264296f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 264396f2e892SBill Paul 264456e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 2645af4358c7SMaxime Henrion while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) & 2646af4358c7SMaxime Henrion DC_RXSTAT_OWN)) { 2647e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 264840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 2649e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2650e4fc250cSLuigi Rizzo break; 2651e4fc250cSLuigi Rizzo sc->rxcycles--; 2652e4fc250cSLuigi Rizzo } 26530934f18aSMaxime Henrion #endif 265496f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 2655af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 265696f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 265756e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 265856e5e7aeSMaxime Henrion BUS_DMASYNC_POSTREAD); 265996f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 266096f2e892SBill Paul 266196f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 266296f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 266396f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 266496f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 266596f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 266696f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 266796f2e892SBill Paul continue; 266896f2e892SBill Paul } 266996f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 2670af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 267196f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 267296f2e892SBill Paul } 267396f2e892SBill Paul } 267496f2e892SBill Paul 267596f2e892SBill Paul /* 267696f2e892SBill Paul * If an error occurs, update stats, clear the 267796f2e892SBill Paul * status word and leave the mbuf cluster in place: 267896f2e892SBill Paul * it should simply get re-used next time this descriptor 2679db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 26800934f18aSMaxime Henrion * frames as errors since they could be vlans. 268196f2e892SBill Paul */ 2682db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)) { 2683db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2684db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2685db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2686db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 268796f2e892SBill Paul ifp->if_ierrors++; 268896f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 268996f2e892SBill Paul ifp->if_collisions++; 269056e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 269196f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 269296f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 269396f2e892SBill Paul continue; 269496f2e892SBill Paul } else { 2695c8b27acaSJohn Baldwin dc_init_locked(sc); 269696f2e892SBill Paul return; 269796f2e892SBill Paul } 269896f2e892SBill Paul } 2699db40c1aeSDoug Ambrisko } 270096f2e892SBill Paul 270196f2e892SBill Paul /* No errors; receive the packet. */ 270296f2e892SBill Paul total_len -= ETHER_CRC_LEN; 2703432120f2SMarius Strobl #ifdef __NO_STRICT_ALIGNMENT 270401faf54bSLuigi Rizzo /* 2705432120f2SMarius Strobl * On architectures without alignment problems we try to 270601faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 270701faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 270801faf54bSLuigi Rizzo * copy done in m_devget(). 270901faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 271001faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 271101faf54bSLuigi Rizzo * existing buffer in the receive ring. 271201faf54bSLuigi Rizzo */ 2713432120f2SMarius Strobl if (dc_newbuf(sc, i, 1) == 0) { 271401faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 271501faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 271601faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 271701faf54bSLuigi Rizzo } else 271801faf54bSLuigi Rizzo #endif 271901faf54bSLuigi Rizzo { 272001faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 272101faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 272256e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 272396f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 272496f2e892SBill Paul if (m0 == NULL) { 272596f2e892SBill Paul ifp->if_ierrors++; 272696f2e892SBill Paul continue; 272796f2e892SBill Paul } 272896f2e892SBill Paul m = m0; 272901faf54bSLuigi Rizzo } 273096f2e892SBill Paul 273196f2e892SBill Paul ifp->if_ipackets++; 27325120abbfSSam Leffler DC_UNLOCK(sc); 27339ef8b520SSam Leffler (*ifp->if_input)(ifp, m); 27345120abbfSSam Leffler DC_LOCK(sc); 273596f2e892SBill Paul } 273696f2e892SBill Paul 273796f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 273896f2e892SBill Paul } 273996f2e892SBill Paul 274096f2e892SBill Paul /* 274196f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 274296f2e892SBill Paul * the list buffers. 274396f2e892SBill Paul */ 274496f2e892SBill Paul 2745e3d2833aSAlfred Perlstein static void 27460934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc) 274796f2e892SBill Paul { 274896f2e892SBill Paul struct dc_desc *cur_tx = NULL; 274996f2e892SBill Paul struct ifnet *ifp; 275096f2e892SBill Paul int idx; 2751af4358c7SMaxime Henrion u_int32_t ctl, txstat; 275296f2e892SBill Paul 2753fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 275496f2e892SBill Paul 275596f2e892SBill Paul /* 275696f2e892SBill Paul * Go through our tx list and free mbufs for those 275796f2e892SBill Paul * frames that have been transmitted. 275896f2e892SBill Paul */ 275956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 276096f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 276196f2e892SBill Paul while (idx != sc->dc_cdata.dc_tx_prod) { 276296f2e892SBill Paul 276396f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 2764af4358c7SMaxime Henrion txstat = le32toh(cur_tx->dc_status); 2765af4358c7SMaxime Henrion ctl = le32toh(cur_tx->dc_ctl); 276696f2e892SBill Paul 276796f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 276896f2e892SBill Paul break; 276996f2e892SBill Paul 27704ff4a9beSDon Lewis if (!(ctl & DC_TXCTL_LASTFRAG) || ctl & DC_TXCTL_SETUP) { 2771af4358c7SMaxime Henrion if (ctl & DC_TXCTL_SETUP) { 277296f2e892SBill Paul /* 277396f2e892SBill Paul * Yes, the PNIC is so brain damaged 277496f2e892SBill Paul * that it will sometimes generate a TX 277596f2e892SBill Paul * underrun error while DMAing the RX 277696f2e892SBill Paul * filter setup frame. If we detect this, 277796f2e892SBill Paul * we have to send the setup frame again, 277896f2e892SBill Paul * or else the filter won't be programmed 277996f2e892SBill Paul * correctly. 278096f2e892SBill Paul */ 278196f2e892SBill Paul if (DC_IS_PNIC(sc)) { 278296f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 278396f2e892SBill Paul dc_setfilt(sc); 278496f2e892SBill Paul } 278596f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 278696f2e892SBill Paul } 2787bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 278896f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 278996f2e892SBill Paul continue; 279096f2e892SBill Paul } 279196f2e892SBill Paul 279229a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2793feb78939SJonathan Chen /* 2794feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2795feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 279629a2220aSBill Paul * even when the carrier is there. wtf?!? 279729a2220aSBill Paul * Who knows, but Conexant chips have the 279829a2220aSBill Paul * same problem. Maybe they took lessons 279929a2220aSBill Paul * from Xircom. 280029a2220aSBill Paul */ 2801feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2802feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2803feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 2804feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2805feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2806feb78939SJonathan Chen } else { 280796f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 280896f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 280996f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 281096f2e892SBill Paul DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST))) 281196f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2812feb78939SJonathan Chen } 281396f2e892SBill Paul 281496f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 281596f2e892SBill Paul ifp->if_oerrors++; 281696f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 281796f2e892SBill Paul ifp->if_collisions++; 281896f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 281996f2e892SBill Paul ifp->if_collisions++; 282096f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 2821c8b27acaSJohn Baldwin dc_init_locked(sc); 282296f2e892SBill Paul return; 282396f2e892SBill Paul } 282496f2e892SBill Paul } 282596f2e892SBill Paul 282696f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 282796f2e892SBill Paul 282896f2e892SBill Paul ifp->if_opackets++; 282996f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 283056e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, 283156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx], 283256e5e7aeSMaxime Henrion BUS_DMASYNC_POSTWRITE); 283356e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 283456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx]); 283596f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 283696f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 283796f2e892SBill Paul } 283896f2e892SBill Paul 283996f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 284096f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 284196f2e892SBill Paul } 284296f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 284382a67a70SMarius Strobl 284482a67a70SMarius Strobl if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt > DC_TX_LIST_RSVD) 284513f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 284682a67a70SMarius Strobl 28473e0e6726SMarius Strobl if (sc->dc_cdata.dc_tx_cnt == 0) 28483e0e6726SMarius Strobl sc->dc_wdog_timer = 0; 284996f2e892SBill Paul } 285096f2e892SBill Paul 2851e3d2833aSAlfred Perlstein static void 28520934f18aSMaxime Henrion dc_tick(void *xsc) 285396f2e892SBill Paul { 285496f2e892SBill Paul struct dc_softc *sc; 285596f2e892SBill Paul struct mii_data *mii; 285696f2e892SBill Paul struct ifnet *ifp; 285796f2e892SBill Paul u_int32_t r; 285896f2e892SBill Paul 285996f2e892SBill Paul sc = xsc; 2860c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 2861fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 286296f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 286396f2e892SBill Paul 286496f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2865318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2866318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2867318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2868318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 286996f2e892SBill Paul sc->dc_link = 0; 2870318b02fdSBill Paul mii_mediachg(mii); 2871318b02fdSBill Paul } 2872318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2873318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2874318b02fdSBill Paul sc->dc_link = 0; 2875318b02fdSBill Paul mii_mediachg(mii); 2876318b02fdSBill Paul } 2877d675147eSBill Paul if (sc->dc_link == 0) 287896f2e892SBill Paul mii_tick(mii); 287996f2e892SBill Paul } else { 2880318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 288196f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2882259b8d84SMartin Blapp sc->dc_cdata.dc_tx_cnt == 0) { 288396f2e892SBill Paul mii_tick(mii); 2884042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2885042c8f6eSBill Paul sc->dc_link = 0; 288696f2e892SBill Paul } 2887259b8d84SMartin Blapp } 288896f2e892SBill Paul } else 288996f2e892SBill Paul mii_tick(mii); 289096f2e892SBill Paul 289196f2e892SBill Paul /* 289296f2e892SBill Paul * When the init routine completes, we expect to be able to send 289396f2e892SBill Paul * packets right away, and in fact the network code will send a 289496f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 289596f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 289696f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 289796f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 289896f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 289996f2e892SBill Paul * we can't just pause in the init routine while waiting for the 290096f2e892SBill Paul * PHY to come ready since that would bring the whole system to 290196f2e892SBill Paul * a screeching halt for several seconds. 290296f2e892SBill Paul * 290396f2e892SBill Paul * What we do here is prevent the TX start routine from sending 290496f2e892SBill Paul * any packets until a link has been established. After the 290596f2e892SBill Paul * interface has been initialized, the tick routine will poll 290696f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 290796f2e892SBill Paul * that time, packets will stay in the send queue, and once the 290896f2e892SBill Paul * link comes up, they will be flushed out to the wire. 290996f2e892SBill Paul */ 2910cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 291196f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 291296f2e892SBill Paul sc->dc_link++; 2913cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2914c8b27acaSJohn Baldwin dc_start_locked(ifp); 291596f2e892SBill Paul } 291696f2e892SBill Paul 2917318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 2918b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 2919318b02fdSBill Paul else 2920b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 292196f2e892SBill Paul } 292296f2e892SBill Paul 2923d467c136SBill Paul /* 2924d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 2925d467c136SBill Paul * or switch to store and forward mode if we have to. 2926d467c136SBill Paul */ 2927e3d2833aSAlfred Perlstein static void 29280934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc) 2929d467c136SBill Paul { 2930d467c136SBill Paul u_int32_t isr; 2931d467c136SBill Paul int i; 2932d467c136SBill Paul 2933d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 2934c8b27acaSJohn Baldwin dc_init_locked(sc); 2935d467c136SBill Paul 2936d467c136SBill Paul if (DC_IS_INTEL(sc)) { 2937d467c136SBill Paul /* 2938d467c136SBill Paul * The real 21143 requires that the transmitter be idle 2939d467c136SBill Paul * in order to change the transmit threshold or store 2940d467c136SBill Paul * and forward state. 2941d467c136SBill Paul */ 2942d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2943d467c136SBill Paul 2944d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 2945d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 2946d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 2947d467c136SBill Paul break; 2948d467c136SBill Paul DELAY(10); 2949d467c136SBill Paul } 2950d467c136SBill Paul if (i == DC_TIMEOUT) { 29516b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, 2952432120f2SMarius Strobl "%s: failed to force tx to idle state\n", 2953432120f2SMarius Strobl __func__); 2954c8b27acaSJohn Baldwin dc_init_locked(sc); 2955d467c136SBill Paul } 2956d467c136SBill Paul } 2957d467c136SBill Paul 29586b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, "TX underrun -- "); 2959d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 2960d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 2961d467c136SBill Paul printf("using store and forward mode\n"); 2962d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 2963d467c136SBill Paul } else { 2964d467c136SBill Paul printf("increasing TX threshold\n"); 2965d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 2966d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 2967d467c136SBill Paul } 2968d467c136SBill Paul 2969d467c136SBill Paul if (DC_IS_INTEL(sc)) 2970d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2971d467c136SBill Paul } 2972d467c136SBill Paul 2973e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 2974e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 2975e4fc250cSLuigi Rizzo 2976e4fc250cSLuigi Rizzo static void 2977e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 2978e4fc250cSLuigi Rizzo { 2979e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 2980e4fc250cSLuigi Rizzo 298140929967SGleb Smirnoff DC_LOCK(sc); 298240929967SGleb Smirnoff 298340929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 298440929967SGleb Smirnoff DC_UNLOCK(sc); 2985e4fc250cSLuigi Rizzo return; 2986e4fc250cSLuigi Rizzo } 298740929967SGleb Smirnoff 2988e4fc250cSLuigi Rizzo sc->rxcycles = count; 2989e4fc250cSLuigi Rizzo dc_rxeof(sc); 2990e4fc250cSLuigi Rizzo dc_txeof(sc); 299113f4c340SRobert Watson if (!IFQ_IS_EMPTY(&ifp->if_snd) && 299213f4c340SRobert Watson !(ifp->if_drv_flags & IFF_DRV_OACTIVE)) 2993c8b27acaSJohn Baldwin dc_start_locked(ifp); 2994e4fc250cSLuigi Rizzo 2995e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2996e4fc250cSLuigi Rizzo u_int32_t status; 2997e4fc250cSLuigi Rizzo 2998e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 2999e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF | 3000e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN | 3001e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 30025120abbfSSam Leffler if (!status) { 30035120abbfSSam Leffler DC_UNLOCK(sc); 3004e4fc250cSLuigi Rizzo return; 30055120abbfSSam Leffler } 3006e4fc250cSLuigi Rizzo /* ack what we have */ 3007e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 3008e4fc250cSLuigi Rizzo 3009e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) { 3010e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 3011e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 3012e4fc250cSLuigi Rizzo 3013e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 3014e4fc250cSLuigi Rizzo dc_rxeof(sc); 3015e4fc250cSLuigi Rizzo } 3016e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 3017e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 3018e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 3019e4fc250cSLuigi Rizzo 3020e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 3021e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 3022e4fc250cSLuigi Rizzo 3023e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 30246b9f5c94SGleb Smirnoff if_printf(ifp, "%s: bus error\n", __func__); 3025e4fc250cSLuigi Rizzo dc_reset(sc); 3026c8b27acaSJohn Baldwin dc_init_locked(sc); 3027e4fc250cSLuigi Rizzo } 3028e4fc250cSLuigi Rizzo } 30295120abbfSSam Leffler DC_UNLOCK(sc); 3030e4fc250cSLuigi Rizzo } 3031e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3032e4fc250cSLuigi Rizzo 3033e3d2833aSAlfred Perlstein static void 30340934f18aSMaxime Henrion dc_intr(void *arg) 303596f2e892SBill Paul { 303696f2e892SBill Paul struct dc_softc *sc; 303796f2e892SBill Paul struct ifnet *ifp; 303896f2e892SBill Paul u_int32_t status; 303996f2e892SBill Paul 304096f2e892SBill Paul sc = arg; 3041d2a1864bSWarner Losh 30420934f18aSMaxime Henrion if (sc->suspended) 3043e8388e14SMitsuru IWASAKI return; 3044e8388e14SMitsuru IWASAKI 3045d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3046d2a1864bSWarner Losh return; 3047d2a1864bSWarner Losh 3048d1ce9105SBill Paul DC_LOCK(sc); 3049fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3050e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 305140929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 305240929967SGleb Smirnoff DC_UNLOCK(sc); 305340929967SGleb Smirnoff return; 3054e4fc250cSLuigi Rizzo } 30550934f18aSMaxime Henrion #endif 305696f2e892SBill Paul 3057d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 305896f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 305996f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 306096f2e892SBill Paul dc_stop(sc); 3061d1ce9105SBill Paul DC_UNLOCK(sc); 306296f2e892SBill Paul return; 306396f2e892SBill Paul } 306496f2e892SBill Paul 306596f2e892SBill Paul /* Disable interrupts. */ 306696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 306796f2e892SBill Paul 30687ed2454cSGleb Smirnoff while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) && 30697ed2454cSGleb Smirnoff status != 0xFFFFFFFF && 30705108cc56SGleb Smirnoff (ifp->if_drv_flags & IFF_DRV_RUNNING)) { 307196f2e892SBill Paul 307296f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 307396f2e892SBill Paul 307473bf949cSBill Paul if (status & DC_ISR_RX_OK) { 307573bf949cSBill Paul int curpkts; 307673bf949cSBill Paul curpkts = ifp->if_ipackets; 307796f2e892SBill Paul dc_rxeof(sc); 307873bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 307973bf949cSBill Paul while (dc_rx_resync(sc)) 308073bf949cSBill Paul dc_rxeof(sc); 308173bf949cSBill Paul } 308273bf949cSBill Paul } 308396f2e892SBill Paul 308496f2e892SBill Paul if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF)) 308596f2e892SBill Paul dc_txeof(sc); 308696f2e892SBill Paul 308796f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 308896f2e892SBill Paul dc_txeof(sc); 308996f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 309096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 309196f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 309296f2e892SBill Paul } 309396f2e892SBill Paul } 309496f2e892SBill Paul 3095d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3096d467c136SBill Paul dc_tx_underrun(sc); 309796f2e892SBill Paul 309896f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 309973bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 310073bf949cSBill Paul int curpkts; 310173bf949cSBill Paul curpkts = ifp->if_ipackets; 310296f2e892SBill Paul dc_rxeof(sc); 310373bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 310473bf949cSBill Paul while (dc_rx_resync(sc)) 310573bf949cSBill Paul dc_rxeof(sc); 310673bf949cSBill Paul } 310773bf949cSBill Paul } 310896f2e892SBill Paul 310996f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 311096f2e892SBill Paul dc_reset(sc); 3111c8b27acaSJohn Baldwin dc_init_locked(sc); 311296f2e892SBill Paul } 311396f2e892SBill Paul } 311496f2e892SBill Paul 311596f2e892SBill Paul /* Re-enable interrupts. */ 311696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 311796f2e892SBill Paul 3118cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3119c8b27acaSJohn Baldwin dc_start_locked(ifp); 312096f2e892SBill Paul 3121d1ce9105SBill Paul DC_UNLOCK(sc); 312296f2e892SBill Paul } 312396f2e892SBill Paul 312456e5e7aeSMaxime Henrion static void 312556e5e7aeSMaxime Henrion dc_dma_map_txbuf(arg, segs, nseg, mapsize, error) 312656e5e7aeSMaxime Henrion void *arg; 312756e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 312856e5e7aeSMaxime Henrion int nseg; 312956e5e7aeSMaxime Henrion bus_size_t mapsize; 313056e5e7aeSMaxime Henrion int error; 313156e5e7aeSMaxime Henrion { 313256e5e7aeSMaxime Henrion struct dc_softc *sc; 313356e5e7aeSMaxime Henrion struct dc_desc *f; 313456e5e7aeSMaxime Henrion int cur, first, frag, i; 313556e5e7aeSMaxime Henrion 313656e5e7aeSMaxime Henrion sc = arg; 313782a67a70SMarius Strobl if (error) 313856e5e7aeSMaxime Henrion return; 313956e5e7aeSMaxime Henrion 314056e5e7aeSMaxime Henrion first = cur = frag = sc->dc_cdata.dc_tx_prod; 314156e5e7aeSMaxime Henrion for (i = 0; i < nseg; i++) { 314256e5e7aeSMaxime Henrion if ((sc->dc_flags & DC_TX_ADMTEK_WAR) && 314356e5e7aeSMaxime Henrion (frag == (DC_TX_LIST_CNT - 1)) && 314456e5e7aeSMaxime Henrion (first != sc->dc_cdata.dc_tx_first)) { 314556e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 314656e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[first]); 314756e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = ENOBUFS; 314856e5e7aeSMaxime Henrion return; 314956e5e7aeSMaxime Henrion } 315056e5e7aeSMaxime Henrion 315156e5e7aeSMaxime Henrion f = &sc->dc_ldata->dc_tx_list[frag]; 3152af4358c7SMaxime Henrion f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len); 315356e5e7aeSMaxime Henrion if (i == 0) { 315456e5e7aeSMaxime Henrion f->dc_status = 0; 3155af4358c7SMaxime Henrion f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG); 315656e5e7aeSMaxime Henrion } else 3157af4358c7SMaxime Henrion f->dc_status = htole32(DC_TXSTAT_OWN); 3158af4358c7SMaxime Henrion f->dc_data = htole32(segs[i].ds_addr); 315956e5e7aeSMaxime Henrion cur = frag; 316056e5e7aeSMaxime Henrion DC_INC(frag, DC_TX_LIST_CNT); 316156e5e7aeSMaxime Henrion } 316256e5e7aeSMaxime Henrion 316356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = 0; 316456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_prod = frag; 316556e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_cnt += nseg; 3166af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG); 31674ff4a9beSDon Lewis sc->dc_cdata.dc_tx_chain[cur] = sc->dc_cdata.dc_tx_mapping; 316856e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 3169af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_ctl |= 3170af4358c7SMaxime Henrion htole32(DC_TXCTL_FINT); 317156e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_ALWAYS) 3172af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 317356e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 3174af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3175af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN); 317656e5e7aeSMaxime Henrion } 317756e5e7aeSMaxime Henrion 317896f2e892SBill Paul /* 317996f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 318096f2e892SBill Paul * pointers to the fragment pointers. 318196f2e892SBill Paul */ 3182e3d2833aSAlfred Perlstein static int 3183a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head) 318496f2e892SBill Paul { 318596f2e892SBill Paul struct mbuf *m; 318656e5e7aeSMaxime Henrion int error, idx, chainlen = 0; 3187cda97c50SMike Silbersack 3188cda97c50SMike Silbersack /* 3189cda97c50SMike Silbersack * If there's no way we can send any packets, return now. 3190cda97c50SMike Silbersack */ 319182a67a70SMarius Strobl if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt <= DC_TX_LIST_RSVD) 3192cda97c50SMike Silbersack return (ENOBUFS); 3193cda97c50SMike Silbersack 3194cda97c50SMike Silbersack /* 3195cda97c50SMike Silbersack * Count the number of frags in this chain to see if 3196cda97c50SMike Silbersack * we need to m_defrag. Since the descriptor list is shared 3197cda97c50SMike Silbersack * by all packets, we'll m_defrag long chains so that they 3198cda97c50SMike Silbersack * do not use up the entire list, even if they would fit. 3199cda97c50SMike Silbersack */ 3200a10c0e45SMike Silbersack for (m = *m_head; m != NULL; m = m->m_next) 3201cda97c50SMike Silbersack chainlen++; 3202cda97c50SMike Silbersack 320382a67a70SMarius Strobl m = NULL; 320482a67a70SMarius Strobl if ((sc->dc_flags & DC_TX_COALESCE && ((*m_head)->m_next != NULL || 320582a67a70SMarius Strobl sc->dc_flags & DC_TX_ALIGN)) || (chainlen > DC_TX_LIST_CNT / 4) || 320682a67a70SMarius Strobl (DC_TX_LIST_CNT - (chainlen + sc->dc_cdata.dc_tx_cnt) <= 320782a67a70SMarius Strobl DC_TX_LIST_RSVD)) { 3208a10c0e45SMike Silbersack m = m_defrag(*m_head, M_DONTWAIT); 320982a67a70SMarius Strobl if (m == NULL) { 321082a67a70SMarius Strobl m_freem(*m_head); 321182a67a70SMarius Strobl *m_head = NULL; 3212cda97c50SMike Silbersack return (ENOBUFS); 321382a67a70SMarius Strobl } 3214a10c0e45SMike Silbersack *m_head = m; 3215cda97c50SMike Silbersack } 321656e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 32174ff4a9beSDon Lewis sc->dc_cdata.dc_tx_mapping = *m_head; 321856e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 3219a10c0e45SMike Silbersack *m_head, dc_dma_map_txbuf, sc, 0); 322082a67a70SMarius Strobl if (error != 0 || sc->dc_cdata.dc_tx_err != 0) { 322182a67a70SMarius Strobl if (m != NULL) { 322282a67a70SMarius Strobl m_freem(m); 322382a67a70SMarius Strobl *m_head = NULL; 322482a67a70SMarius Strobl } 322582a67a70SMarius Strobl return (error != 0 ? error : sc->dc_cdata.dc_tx_err); 322682a67a70SMarius Strobl } 322756e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 322856e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE); 322956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 323056e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 323196f2e892SBill Paul return (0); 323296f2e892SBill Paul } 323396f2e892SBill Paul 323496f2e892SBill Paul /* 323596f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 323696f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 323796f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 323896f2e892SBill Paul * physical addresses. 323996f2e892SBill Paul */ 324096f2e892SBill Paul 3241e3d2833aSAlfred Perlstein static void 32420934f18aSMaxime Henrion dc_start(struct ifnet *ifp) 324396f2e892SBill Paul { 324496f2e892SBill Paul struct dc_softc *sc; 3245c8b27acaSJohn Baldwin 3246c8b27acaSJohn Baldwin sc = ifp->if_softc; 3247c8b27acaSJohn Baldwin DC_LOCK(sc); 3248c8b27acaSJohn Baldwin dc_start_locked(ifp); 3249c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3250c8b27acaSJohn Baldwin } 3251c8b27acaSJohn Baldwin 3252c8b27acaSJohn Baldwin static void 3253c8b27acaSJohn Baldwin dc_start_locked(struct ifnet *ifp) 3254c8b27acaSJohn Baldwin { 3255c8b27acaSJohn Baldwin struct dc_softc *sc; 325682a67a70SMarius Strobl struct mbuf *m_head = NULL; 3257cbaf877fSBrian Feldman unsigned int queued = 0; 325896f2e892SBill Paul int idx; 325996f2e892SBill Paul 326096f2e892SBill Paul sc = ifp->if_softc; 326196f2e892SBill Paul 3262c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 326396f2e892SBill Paul 3264c8b27acaSJohn Baldwin if (!sc->dc_link && ifp->if_snd.ifq_len < 10) 326596f2e892SBill Paul return; 3266d1ce9105SBill Paul 3267c8b27acaSJohn Baldwin if (ifp->if_drv_flags & IFF_DRV_OACTIVE) 3268d1ce9105SBill Paul return; 326996f2e892SBill Paul 327056e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod; 327196f2e892SBill Paul 327296f2e892SBill Paul while (sc->dc_cdata.dc_tx_chain[idx] == NULL) { 3273cbaf877fSBrian Feldman IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 327496f2e892SBill Paul if (m_head == NULL) 327596f2e892SBill Paul break; 327696f2e892SBill Paul 3277a10c0e45SMike Silbersack if (dc_encap(sc, &m_head)) { 327882a67a70SMarius Strobl if (m_head == NULL) 327982a67a70SMarius Strobl break; 3280cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 328113f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 328296f2e892SBill Paul break; 328396f2e892SBill Paul } 328456e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 328596f2e892SBill Paul 3286cbaf877fSBrian Feldman queued++; 328796f2e892SBill Paul /* 328896f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 328996f2e892SBill Paul * to him. 329096f2e892SBill Paul */ 32919ef8b520SSam Leffler BPF_MTAP(ifp, m_head); 32925c1cfac4SBill Paul 32935c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 329413f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 32955c1cfac4SBill Paul break; 32965c1cfac4SBill Paul } 329796f2e892SBill Paul } 329896f2e892SBill Paul 3299cbaf877fSBrian Feldman if (queued > 0) { 330096f2e892SBill Paul /* Transmit */ 330196f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 330296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 330396f2e892SBill Paul 330496f2e892SBill Paul /* 330596f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 330696f2e892SBill Paul */ 3307b1d16143SMarius Strobl sc->dc_wdog_timer = 5; 3308cbaf877fSBrian Feldman } 330996f2e892SBill Paul } 331096f2e892SBill Paul 3311e3d2833aSAlfred Perlstein static void 33120934f18aSMaxime Henrion dc_init(void *xsc) 331396f2e892SBill Paul { 331496f2e892SBill Paul struct dc_softc *sc = xsc; 3315c8b27acaSJohn Baldwin 3316c8b27acaSJohn Baldwin DC_LOCK(sc); 3317c8b27acaSJohn Baldwin dc_init_locked(sc); 3318c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3319c8b27acaSJohn Baldwin } 3320c8b27acaSJohn Baldwin 3321c8b27acaSJohn Baldwin static void 3322c8b27acaSJohn Baldwin dc_init_locked(struct dc_softc *sc) 3323c8b27acaSJohn Baldwin { 3324fc74a9f9SBrooks Davis struct ifnet *ifp = sc->dc_ifp; 332596f2e892SBill Paul struct mii_data *mii; 332696f2e892SBill Paul 3327c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 332896f2e892SBill Paul 332996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 333096f2e892SBill Paul 333196f2e892SBill Paul /* 333296f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 333396f2e892SBill Paul */ 333496f2e892SBill Paul dc_stop(sc); 333596f2e892SBill Paul dc_reset(sc); 333696f2e892SBill Paul 333796f2e892SBill Paul /* 333896f2e892SBill Paul * Set cache alignment and burst length. 333996f2e892SBill Paul */ 334088d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 334196f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 334296f2e892SBill Paul else 334396f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE); 3344935fe010SLuigi Rizzo /* 3345935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3346935fe010SLuigi Rizzo */ 3347935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3348935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 334996f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 335096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 335196f2e892SBill Paul } else { 335296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 335396f2e892SBill Paul } 335496f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 335596f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 335696f2e892SBill Paul switch(sc->dc_cachesize) { 335796f2e892SBill Paul case 32: 335896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 335996f2e892SBill Paul break; 336096f2e892SBill Paul case 16: 336196f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 336296f2e892SBill Paul break; 336396f2e892SBill Paul case 8: 336496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 336596f2e892SBill Paul break; 336696f2e892SBill Paul case 0: 336796f2e892SBill Paul default: 336896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 336996f2e892SBill Paul break; 337096f2e892SBill Paul } 337196f2e892SBill Paul 337296f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 337396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 337496f2e892SBill Paul else { 3375d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 337696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 337796f2e892SBill Paul } else { 337896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 337996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 338096f2e892SBill Paul } 338196f2e892SBill Paul } 338296f2e892SBill Paul 338396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 338496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 338596f2e892SBill Paul 338696f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 338796f2e892SBill Paul /* 338896f2e892SBill Paul * The app notes for the 98713 and 98715A say that 338996f2e892SBill Paul * in order to have the chips operate properly, a magic 339096f2e892SBill Paul * number must be written to CSR16. Macronix does not 339196f2e892SBill Paul * document the meaning of these bits so there's no way 339296f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 339396f2e892SBill Paul * number all its own; the rest all use a different one. 339496f2e892SBill Paul */ 339596f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 339696f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 339796f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 339896f2e892SBill Paul else 339996f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 340096f2e892SBill Paul } 340196f2e892SBill Paul 3402feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3403feb78939SJonathan Chen /* 3404feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3405feb78939SJonathan Chen * can talk to the MII. 3406feb78939SJonathan Chen */ 3407feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3408feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3409feb78939SJonathan Chen DELAY(10); 3410feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3411feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3412feb78939SJonathan Chen DELAY(10); 3413feb78939SJonathan Chen } 3414feb78939SJonathan Chen 341596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3416d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 341796f2e892SBill Paul 341896f2e892SBill Paul /* Init circular RX list. */ 341996f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 34206b9f5c94SGleb Smirnoff device_printf(sc->dc_dev, 342122f6205dSJohn Baldwin "initialization failed: no memory for rx buffers\n"); 342296f2e892SBill Paul dc_stop(sc); 342396f2e892SBill Paul return; 342496f2e892SBill Paul } 342596f2e892SBill Paul 342696f2e892SBill Paul /* 342756e5e7aeSMaxime Henrion * Init TX descriptors. 342896f2e892SBill Paul */ 342996f2e892SBill Paul dc_list_tx_init(sc); 343096f2e892SBill Paul 343196f2e892SBill Paul /* 343296f2e892SBill Paul * Load the address of the RX list. 343396f2e892SBill Paul */ 343456e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0)); 343556e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0)); 343696f2e892SBill Paul 343796f2e892SBill Paul /* 343896f2e892SBill Paul * Enable interrupts. 343996f2e892SBill Paul */ 3440e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3441e4fc250cSLuigi Rizzo /* 3442e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3443e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3444e4fc250cSLuigi Rizzo * after a reset. 3445e4fc250cSLuigi Rizzo */ 344640929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 3447e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3448e4fc250cSLuigi Rizzo else 3449e4fc250cSLuigi Rizzo #endif 345096f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 345196f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 345296f2e892SBill Paul 345396f2e892SBill Paul /* Enable transmitter. */ 345496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 345596f2e892SBill Paul 345696f2e892SBill Paul /* 3457918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3458918434c8SBill Paul * MII port, program the LED control pins so we get 3459918434c8SBill Paul * link and activity indications. 3460918434c8SBill Paul */ 346178999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3462918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3463918434c8SBill Paul DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY); 346478999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3465918434c8SBill Paul } 3466918434c8SBill Paul 3467918434c8SBill Paul /* 346896f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 346996f2e892SBill Paul * because the filter programming scheme on the 21143 and 347096f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 347196f2e892SBill Paul * engine, and we need the transmitter enabled for that. 347296f2e892SBill Paul */ 347396f2e892SBill Paul dc_setfilt(sc); 347496f2e892SBill Paul 347596f2e892SBill Paul /* Enable receiver. */ 347696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 347796f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 347896f2e892SBill Paul 347996f2e892SBill Paul mii_mediachg(mii); 348096f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 348196f2e892SBill Paul 348213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 348313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 348496f2e892SBill Paul 3485857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 348645521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3487857fd445SBill Paul sc->dc_link = 1; 3488857fd445SBill Paul else { 3489318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3490b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3491318b02fdSBill Paul else 3492b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3493857fd445SBill Paul } 3494b1d16143SMarius Strobl 3495b1d16143SMarius Strobl sc->dc_wdog_timer = 0; 3496b1d16143SMarius Strobl callout_reset(&sc->dc_wdog_ch, hz, dc_watchdog, sc); 349796f2e892SBill Paul } 349896f2e892SBill Paul 349996f2e892SBill Paul /* 350096f2e892SBill Paul * Set media options. 350196f2e892SBill Paul */ 3502e3d2833aSAlfred Perlstein static int 35030934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp) 350496f2e892SBill Paul { 350596f2e892SBill Paul struct dc_softc *sc; 350696f2e892SBill Paul struct mii_data *mii; 3507f43d9309SBill Paul struct ifmedia *ifm; 350896f2e892SBill Paul 350996f2e892SBill Paul sc = ifp->if_softc; 351096f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 3511c8b27acaSJohn Baldwin DC_LOCK(sc); 351296f2e892SBill Paul mii_mediachg(mii); 3513f43d9309SBill Paul ifm = &mii->mii_media; 3514f43d9309SBill Paul 3515f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 351645521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3517f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3518f43d9309SBill Paul else 351996f2e892SBill Paul sc->dc_link = 0; 3520c8b27acaSJohn Baldwin DC_UNLOCK(sc); 352196f2e892SBill Paul 352296f2e892SBill Paul return (0); 352396f2e892SBill Paul } 352496f2e892SBill Paul 352596f2e892SBill Paul /* 352696f2e892SBill Paul * Report current media status. 352796f2e892SBill Paul */ 3528e3d2833aSAlfred Perlstein static void 35290934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 353096f2e892SBill Paul { 353196f2e892SBill Paul struct dc_softc *sc; 353296f2e892SBill Paul struct mii_data *mii; 3533f43d9309SBill Paul struct ifmedia *ifm; 353496f2e892SBill Paul 353596f2e892SBill Paul sc = ifp->if_softc; 353696f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 3537c8b27acaSJohn Baldwin DC_LOCK(sc); 353896f2e892SBill Paul mii_pollstat(mii); 3539f43d9309SBill Paul ifm = &mii->mii_media; 3540f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 354145521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3542f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3543f43d9309SBill Paul ifmr->ifm_status = 0; 3544432120f2SMarius Strobl DC_UNLOCK(sc); 3545f43d9309SBill Paul return; 3546f43d9309SBill Paul } 3547f43d9309SBill Paul } 354896f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 354996f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 3550c8b27acaSJohn Baldwin DC_UNLOCK(sc); 355196f2e892SBill Paul } 355296f2e892SBill Paul 3553e3d2833aSAlfred Perlstein static int 35540934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 355596f2e892SBill Paul { 355696f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 355796f2e892SBill Paul struct ifreq *ifr = (struct ifreq *)data; 355896f2e892SBill Paul struct mii_data *mii; 3559d1ce9105SBill Paul int error = 0; 356096f2e892SBill Paul 356196f2e892SBill Paul switch (command) { 356296f2e892SBill Paul case SIOCSIFFLAGS: 3563c8b27acaSJohn Baldwin DC_LOCK(sc); 356496f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 35655d6dfbbbSLuigi Rizzo int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) & 35665d6dfbbbSLuigi Rizzo (IFF_PROMISC | IFF_ALLMULTI); 35675d6dfbbbSLuigi Rizzo 356813f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 35695d6dfbbbSLuigi Rizzo if (need_setfilt) 357096f2e892SBill Paul dc_setfilt(sc); 35715d6dfbbbSLuigi Rizzo } else { 357296f2e892SBill Paul sc->dc_txthresh = 0; 3573c8b27acaSJohn Baldwin dc_init_locked(sc); 357496f2e892SBill Paul } 357596f2e892SBill Paul } else { 357613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 357796f2e892SBill Paul dc_stop(sc); 357896f2e892SBill Paul } 357996f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 3580c8b27acaSJohn Baldwin DC_UNLOCK(sc); 358196f2e892SBill Paul error = 0; 358296f2e892SBill Paul break; 358396f2e892SBill Paul case SIOCADDMULTI: 358496f2e892SBill Paul case SIOCDELMULTI: 3585c8b27acaSJohn Baldwin DC_LOCK(sc); 358696f2e892SBill Paul dc_setfilt(sc); 3587c8b27acaSJohn Baldwin DC_UNLOCK(sc); 358896f2e892SBill Paul error = 0; 358996f2e892SBill Paul break; 359096f2e892SBill Paul case SIOCGIFMEDIA: 359196f2e892SBill Paul case SIOCSIFMEDIA: 359296f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 359396f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 359496f2e892SBill Paul break; 3595e695984eSRuslan Ermilov case SIOCSIFCAP: 359640929967SGleb Smirnoff #ifdef DEVICE_POLLING 359740929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING && 359840929967SGleb Smirnoff !(ifp->if_capenable & IFCAP_POLLING)) { 359940929967SGleb Smirnoff error = ether_poll_register(dc_poll, ifp); 360040929967SGleb Smirnoff if (error) 360140929967SGleb Smirnoff return(error); 3602c8b27acaSJohn Baldwin DC_LOCK(sc); 360340929967SGleb Smirnoff /* Disable interrupts */ 360440929967SGleb Smirnoff CSR_WRITE_4(sc, DC_IMR, 0x00000000); 360540929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 3606c8b27acaSJohn Baldwin DC_UNLOCK(sc); 360740929967SGleb Smirnoff return (error); 360840929967SGleb Smirnoff 360940929967SGleb Smirnoff } 361040929967SGleb Smirnoff if (!(ifr->ifr_reqcap & IFCAP_POLLING) && 361140929967SGleb Smirnoff ifp->if_capenable & IFCAP_POLLING) { 361240929967SGleb Smirnoff error = ether_poll_deregister(ifp); 361340929967SGleb Smirnoff /* Enable interrupts. */ 361440929967SGleb Smirnoff DC_LOCK(sc); 361540929967SGleb Smirnoff CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 361640929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 361740929967SGleb Smirnoff DC_UNLOCK(sc); 361840929967SGleb Smirnoff return (error); 361940929967SGleb Smirnoff } 362040929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 3621e695984eSRuslan Ermilov break; 362296f2e892SBill Paul default: 36239ef8b520SSam Leffler error = ether_ioctl(ifp, command, data); 362496f2e892SBill Paul break; 362596f2e892SBill Paul } 362696f2e892SBill Paul 362796f2e892SBill Paul return (error); 362896f2e892SBill Paul } 362996f2e892SBill Paul 3630e3d2833aSAlfred Perlstein static void 3631b1d16143SMarius Strobl dc_watchdog(void *xsc) 363296f2e892SBill Paul { 3633b1d16143SMarius Strobl struct dc_softc *sc = xsc; 3634b1d16143SMarius Strobl struct ifnet *ifp; 363596f2e892SBill Paul 3636b1d16143SMarius Strobl DC_LOCK_ASSERT(sc); 363796f2e892SBill Paul 3638b1d16143SMarius Strobl if (sc->dc_wdog_timer == 0 || --sc->dc_wdog_timer != 0) { 3639b1d16143SMarius Strobl callout_reset(&sc->dc_wdog_ch, hz, dc_watchdog, sc); 3640b1d16143SMarius Strobl return; 3641b1d16143SMarius Strobl } 3642d1ce9105SBill Paul 3643b1d16143SMarius Strobl ifp = sc->dc_ifp; 364496f2e892SBill Paul ifp->if_oerrors++; 3645b1d16143SMarius Strobl device_printf(sc->dc_dev, "watchdog timeout\n"); 364696f2e892SBill Paul 364796f2e892SBill Paul dc_stop(sc); 364896f2e892SBill Paul dc_reset(sc); 3649c8b27acaSJohn Baldwin dc_init_locked(sc); 365096f2e892SBill Paul 3651cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3652c8b27acaSJohn Baldwin dc_start_locked(ifp); 365396f2e892SBill Paul } 365496f2e892SBill Paul 365596f2e892SBill Paul /* 365696f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 365796f2e892SBill Paul * RX and TX lists. 365896f2e892SBill Paul */ 3659e3d2833aSAlfred Perlstein static void 36600934f18aSMaxime Henrion dc_stop(struct dc_softc *sc) 366196f2e892SBill Paul { 366296f2e892SBill Paul struct ifnet *ifp; 3663b3811c95SMaxime Henrion struct dc_list_data *ld; 3664b3811c95SMaxime Henrion struct dc_chain_data *cd; 3665b3811c95SMaxime Henrion int i; 3666af4358c7SMaxime Henrion u_int32_t ctl; 366796f2e892SBill Paul 3668c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 3669d1ce9105SBill Paul 3670fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3671b3811c95SMaxime Henrion ld = sc->dc_ldata; 3672b3811c95SMaxime Henrion cd = &sc->dc_cdata; 367396f2e892SBill Paul 3674b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 3675b1d16143SMarius Strobl callout_stop(&sc->dc_wdog_ch); 3676b1d16143SMarius Strobl sc->dc_wdog_timer = 0; 367796f2e892SBill Paul 367813f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 36793b3ec200SPeter Wemm 368096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON)); 368196f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 368296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 368396f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 368496f2e892SBill Paul sc->dc_link = 0; 368596f2e892SBill Paul 368696f2e892SBill Paul /* 368796f2e892SBill Paul * Free data in the RX lists. 368896f2e892SBill Paul */ 368996f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 3690b3811c95SMaxime Henrion if (cd->dc_rx_chain[i] != NULL) { 369156e5e7aeSMaxime Henrion m_freem(cd->dc_rx_chain[i]); 369256e5e7aeSMaxime Henrion cd->dc_rx_chain[i] = NULL; 369396f2e892SBill Paul } 369496f2e892SBill Paul } 3695b3811c95SMaxime Henrion bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list)); 369696f2e892SBill Paul 369796f2e892SBill Paul /* 369896f2e892SBill Paul * Free the TX list buffers. 369996f2e892SBill Paul */ 370096f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 3701b3811c95SMaxime Henrion if (cd->dc_tx_chain[i] != NULL) { 3702af4358c7SMaxime Henrion ctl = le32toh(ld->dc_tx_list[i].dc_ctl); 3703af4358c7SMaxime Henrion if ((ctl & DC_TXCTL_SETUP) || 37044ff4a9beSDon Lewis !(ctl & DC_TXCTL_LASTFRAG)) { 3705b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 370696f2e892SBill Paul continue; 370796f2e892SBill Paul } 370856e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]); 370956e5e7aeSMaxime Henrion m_freem(cd->dc_tx_chain[i]); 3710b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 371196f2e892SBill Paul } 371296f2e892SBill Paul } 3713b3811c95SMaxime Henrion bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list)); 371496f2e892SBill Paul } 371596f2e892SBill Paul 371696f2e892SBill Paul /* 3717e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3718e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3719e8388e14SMitsuru IWASAKI * resume. 3720e8388e14SMitsuru IWASAKI */ 3721e3d2833aSAlfred Perlstein static int 37220934f18aSMaxime Henrion dc_suspend(device_t dev) 3723e8388e14SMitsuru IWASAKI { 3724e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3725e8388e14SMitsuru IWASAKI 3726e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3727c8b27acaSJohn Baldwin DC_LOCK(sc); 3728e8388e14SMitsuru IWASAKI dc_stop(sc); 3729e8388e14SMitsuru IWASAKI sc->suspended = 1; 3730c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3731e8388e14SMitsuru IWASAKI 3732e8388e14SMitsuru IWASAKI return (0); 3733e8388e14SMitsuru IWASAKI } 3734e8388e14SMitsuru IWASAKI 3735e8388e14SMitsuru IWASAKI /* 3736e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3737e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3738e8388e14SMitsuru IWASAKI * appropriate. 3739e8388e14SMitsuru IWASAKI */ 3740e3d2833aSAlfred Perlstein static int 37410934f18aSMaxime Henrion dc_resume(device_t dev) 3742e8388e14SMitsuru IWASAKI { 3743e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3744e8388e14SMitsuru IWASAKI struct ifnet *ifp; 3745e8388e14SMitsuru IWASAKI 3746e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3747fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3748e8388e14SMitsuru IWASAKI 3749e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3750c8b27acaSJohn Baldwin DC_LOCK(sc); 3751e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3752c8b27acaSJohn Baldwin dc_init_locked(sc); 3753e8388e14SMitsuru IWASAKI 3754e8388e14SMitsuru IWASAKI sc->suspended = 0; 3755c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3756e8388e14SMitsuru IWASAKI 3757e8388e14SMitsuru IWASAKI return (0); 3758e8388e14SMitsuru IWASAKI } 3759e8388e14SMitsuru IWASAKI 3760e8388e14SMitsuru IWASAKI /* 376196f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 376296f2e892SBill Paul * get confused by errant DMAs when rebooting. 376396f2e892SBill Paul */ 37646a087a87SPyun YongHyeon static int 37650934f18aSMaxime Henrion dc_shutdown(device_t dev) 376696f2e892SBill Paul { 376796f2e892SBill Paul struct dc_softc *sc; 376896f2e892SBill Paul 376996f2e892SBill Paul sc = device_get_softc(dev); 377096f2e892SBill Paul 3771c8b27acaSJohn Baldwin DC_LOCK(sc); 377296f2e892SBill Paul dc_stop(sc); 3773c8b27acaSJohn Baldwin DC_UNLOCK(sc); 37746a087a87SPyun YongHyeon 37756a087a87SPyun YongHyeon return (0); 377696f2e892SBill Paul } 3777