196f2e892SBill Paul /* 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul * 3296f2e892SBill Paul * $FreeBSD$ 3396f2e892SBill Paul */ 3496f2e892SBill Paul 3596f2e892SBill Paul /* 3696f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3796f2e892SBill Paul * series chips and several workalikes including the following: 3896f2e892SBill Paul * 39ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4096f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4196f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4296f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4396f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4496f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4596f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 4688d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 479ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 48feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 491d5e5310SBill Paul * Abocom FE2500 501af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 5196f2e892SBill Paul * 5296f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5396f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5496f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5596f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5696f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 5796f2e892SBill Paul * instead of 512. 5896f2e892SBill Paul * 5996f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6096f2e892SBill Paul * Electrical Engineering Department 6196f2e892SBill Paul * Columbia University, New York City 6296f2e892SBill Paul */ 6396f2e892SBill Paul 6496f2e892SBill Paul /* 6596f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6696f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6796f2e892SBill Paul * three kinds of media attachments: 6896f2e892SBill Paul * 6996f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7096f2e892SBill Paul * autonegotiation provided by an external PHY. 7196f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7296f2e892SBill Paul * o 10baseT port. 7396f2e892SBill Paul * o AUI/BNC port. 7496f2e892SBill Paul * 7596f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7696f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7796f2e892SBill Paul * autosensing configuration. 7896f2e892SBill Paul * 7996f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8096f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8196f2e892SBill Paul * handled separately due to its different register offsets and the 8296f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8396f2e892SBill Paul * here, but I'm not thrilled about it. 8496f2e892SBill Paul * 8596f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8696f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8796f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 8896f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 8996f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9096f2e892SBill Paul */ 9196f2e892SBill Paul 9296f2e892SBill Paul #include <sys/param.h> 9396f2e892SBill Paul #include <sys/systm.h> 9496f2e892SBill Paul #include <sys/sockio.h> 9596f2e892SBill Paul #include <sys/mbuf.h> 9696f2e892SBill Paul #include <sys/malloc.h> 9796f2e892SBill Paul #include <sys/kernel.h> 9896f2e892SBill Paul #include <sys/socket.h> 9901faf54bSLuigi Rizzo #include <sys/sysctl.h> 10096f2e892SBill Paul 10196f2e892SBill Paul #include <net/if.h> 10296f2e892SBill Paul #include <net/if_arp.h> 10396f2e892SBill Paul #include <net/ethernet.h> 10496f2e892SBill Paul #include <net/if_dl.h> 10596f2e892SBill Paul #include <net/if_media.h> 106db40c1aeSDoug Ambrisko #include <net/if_types.h> 107db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 10896f2e892SBill Paul 10996f2e892SBill Paul #include <net/bpf.h> 11096f2e892SBill Paul 11196f2e892SBill Paul #include <vm/vm.h> /* for vtophys */ 11296f2e892SBill Paul #include <vm/pmap.h> /* for vtophys */ 11396f2e892SBill Paul #include <machine/bus_pio.h> 11496f2e892SBill Paul #include <machine/bus_memio.h> 11596f2e892SBill Paul #include <machine/bus.h> 11696f2e892SBill Paul #include <machine/resource.h> 11796f2e892SBill Paul #include <sys/bus.h> 11896f2e892SBill Paul #include <sys/rman.h> 11996f2e892SBill Paul 12096f2e892SBill Paul #include <dev/mii/mii.h> 12196f2e892SBill Paul #include <dev/mii/miivar.h> 12296f2e892SBill Paul 12396f2e892SBill Paul #include <pci/pcireg.h> 12496f2e892SBill Paul #include <pci/pcivar.h> 12596f2e892SBill Paul 12696f2e892SBill Paul #define DC_USEIOSPACE 1275c1cfac4SBill Paul #ifdef __alpha__ 1285c1cfac4SBill Paul #define SRM_MEDIA 1295c1cfac4SBill Paul #endif 13096f2e892SBill Paul 13196f2e892SBill Paul #include <pci/if_dcreg.h> 13296f2e892SBill Paul 13395a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 13495a16455SPeter Wemm 13596f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 13696f2e892SBill Paul #include "miibus_if.h" 13796f2e892SBill Paul 13896f2e892SBill Paul #ifndef lint 13996f2e892SBill Paul static const char rcsid[] = 14096f2e892SBill Paul "$FreeBSD$"; 14196f2e892SBill Paul #endif 14296f2e892SBill Paul 14396f2e892SBill Paul /* 14496f2e892SBill Paul * Various supported device vendors/types and their names. 14596f2e892SBill Paul */ 14696f2e892SBill Paul static struct dc_type dc_devs[] = { 14796f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 14896f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 14996f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 15096f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 15196f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15296f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 15388d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15488d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 15596f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 15696f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 15796f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 15896f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 15996f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 16096f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 16196f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 16296f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 16396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 16496f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 16596f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 16696f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 16796f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 16896f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 16996f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 17096f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 17196f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17296f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 17396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17479d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 17579d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17696f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 177ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 178ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 17996f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 18096f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 18196f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18296f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 18396f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18496f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1859ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1869ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 187fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 188fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 189feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 190feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 1911d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 1921d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 1931af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 1941af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 19596f2e892SBill Paul { 0, 0, NULL } 19696f2e892SBill Paul }; 19796f2e892SBill Paul 198e51a25f8SAlfred Perlstein static int dc_probe (device_t); 199e51a25f8SAlfred Perlstein static int dc_attach (device_t); 200e51a25f8SAlfred Perlstein static int dc_detach (device_t); 201e51a25f8SAlfred Perlstein static void dc_acpi (device_t); 202e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype (device_t); 203e51a25f8SAlfred Perlstein static int dc_newbuf (struct dc_softc *, int, struct mbuf *); 204e51a25f8SAlfred Perlstein static int dc_encap (struct dc_softc *, struct mbuf *, u_int32_t *); 205e51a25f8SAlfred Perlstein static int dc_coal (struct dc_softc *, struct mbuf **); 206e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war (struct dc_softc *, int); 207e51a25f8SAlfred Perlstein static int dc_rx_resync (struct dc_softc *); 208e51a25f8SAlfred Perlstein static void dc_rxeof (struct dc_softc *); 209e51a25f8SAlfred Perlstein static void dc_txeof (struct dc_softc *); 210e51a25f8SAlfred Perlstein static void dc_tick (void *); 211e51a25f8SAlfred Perlstein static void dc_tx_underrun (struct dc_softc *); 212e51a25f8SAlfred Perlstein static void dc_intr (void *); 213e51a25f8SAlfred Perlstein static void dc_start (struct ifnet *); 214e51a25f8SAlfred Perlstein static int dc_ioctl (struct ifnet *, u_long, caddr_t); 215e51a25f8SAlfred Perlstein static void dc_init (void *); 216e51a25f8SAlfred Perlstein static void dc_stop (struct dc_softc *); 217e51a25f8SAlfred Perlstein static void dc_watchdog (struct ifnet *); 218e51a25f8SAlfred Perlstein static void dc_shutdown (device_t); 219e51a25f8SAlfred Perlstein static int dc_ifmedia_upd (struct ifnet *); 220e51a25f8SAlfred Perlstein static void dc_ifmedia_sts (struct ifnet *, struct ifmediareq *); 22196f2e892SBill Paul 222e51a25f8SAlfred Perlstein static void dc_delay (struct dc_softc *); 223e51a25f8SAlfred Perlstein static void dc_eeprom_idle (struct dc_softc *); 224e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte (struct dc_softc *, int); 225e51a25f8SAlfred Perlstein static void dc_eeprom_getword (struct dc_softc *, int, u_int16_t *); 22696f2e892SBill Paul static void dc_eeprom_getword_pnic 227e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 228feb78939SJonathan Chen static void dc_eeprom_getword_xircom 229e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 230e51a25f8SAlfred Perlstein static void dc_read_eeprom (struct dc_softc *, caddr_t, int, int, int); 23196f2e892SBill Paul 232e51a25f8SAlfred Perlstein static void dc_mii_writebit (struct dc_softc *, int); 233e51a25f8SAlfred Perlstein static int dc_mii_readbit (struct dc_softc *); 234e51a25f8SAlfred Perlstein static void dc_mii_sync (struct dc_softc *); 235e51a25f8SAlfred Perlstein static void dc_mii_send (struct dc_softc *, u_int32_t, int); 236e51a25f8SAlfred Perlstein static int dc_mii_readreg (struct dc_softc *, struct dc_mii_frame *); 237e51a25f8SAlfred Perlstein static int dc_mii_writereg (struct dc_softc *, struct dc_mii_frame *); 238e51a25f8SAlfred Perlstein static int dc_miibus_readreg (device_t, int, int); 239e51a25f8SAlfred Perlstein static int dc_miibus_writereg (device_t, int, int, int); 240e51a25f8SAlfred Perlstein static void dc_miibus_statchg (device_t); 241e51a25f8SAlfred Perlstein static void dc_miibus_mediainit (device_t); 24296f2e892SBill Paul 243e51a25f8SAlfred Perlstein static void dc_setcfg (struct dc_softc *, int); 244e51a25f8SAlfred Perlstein static u_int32_t dc_crc_le (struct dc_softc *, caddr_t); 245e51a25f8SAlfred Perlstein static u_int32_t dc_crc_be (caddr_t); 246e51a25f8SAlfred Perlstein static void dc_setfilt_21143 (struct dc_softc *); 247e51a25f8SAlfred Perlstein static void dc_setfilt_asix (struct dc_softc *); 248e51a25f8SAlfred Perlstein static void dc_setfilt_admtek (struct dc_softc *); 249e51a25f8SAlfred Perlstein static void dc_setfilt_xircom (struct dc_softc *); 25096f2e892SBill Paul 251e51a25f8SAlfred Perlstein static void dc_setfilt (struct dc_softc *); 25296f2e892SBill Paul 253e51a25f8SAlfred Perlstein static void dc_reset (struct dc_softc *); 254e51a25f8SAlfred Perlstein static int dc_list_rx_init (struct dc_softc *); 255e51a25f8SAlfred Perlstein static int dc_list_tx_init (struct dc_softc *); 25696f2e892SBill Paul 257e51a25f8SAlfred Perlstein static void dc_parse_21143_srom (struct dc_softc *); 258e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia (struct dc_softc *, struct dc_eblock_sia *); 259e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii (struct dc_softc *, struct dc_eblock_mii *); 260e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym (struct dc_softc *, struct dc_eblock_sym *); 261e51a25f8SAlfred Perlstein static void dc_apply_fixup (struct dc_softc *, int); 2625c1cfac4SBill Paul 26396f2e892SBill Paul #ifdef DC_USEIOSPACE 26496f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 26596f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 26696f2e892SBill Paul #else 26796f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 26896f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 26996f2e892SBill Paul #endif 27096f2e892SBill Paul 27196f2e892SBill Paul static device_method_t dc_methods[] = { 27296f2e892SBill Paul /* Device interface */ 27396f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 27496f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 27596f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 27696f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 27796f2e892SBill Paul 27896f2e892SBill Paul /* bus interface */ 27996f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 28096f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 28196f2e892SBill Paul 28296f2e892SBill Paul /* MII interface */ 28396f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 28496f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 28596f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 286f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 28796f2e892SBill Paul 28896f2e892SBill Paul { 0, 0 } 28996f2e892SBill Paul }; 29096f2e892SBill Paul 29196f2e892SBill Paul static driver_t dc_driver = { 29296f2e892SBill Paul "dc", 29396f2e892SBill Paul dc_methods, 29496f2e892SBill Paul sizeof(struct dc_softc) 29596f2e892SBill Paul }; 29696f2e892SBill Paul 29796f2e892SBill Paul static devclass_t dc_devclass; 29801faf54bSLuigi Rizzo #ifdef __i386__ 29901faf54bSLuigi Rizzo static int dc_quick=1; 30001faf54bSLuigi Rizzo SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, 30101faf54bSLuigi Rizzo &dc_quick,0,"do not mdevget in dc driver"); 30201faf54bSLuigi Rizzo #endif 30396f2e892SBill Paul 304feb78939SJonathan Chen DRIVER_MODULE(if_dc, cardbus, dc_driver, dc_devclass, 0, 0); 30596f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0); 30696f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 30796f2e892SBill Paul 30896f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 30996f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 31096f2e892SBill Paul 31196f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 31296f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 31396f2e892SBill Paul 31496f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 31596f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 31696f2e892SBill Paul 317b50c6312SJonathan Lemon #define IS_MPSAFE 0 318b50c6312SJonathan Lemon 31996f2e892SBill Paul static void dc_delay(sc) 32096f2e892SBill Paul struct dc_softc *sc; 32196f2e892SBill Paul { 32296f2e892SBill Paul int idx; 32396f2e892SBill Paul 32496f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 32596f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 32696f2e892SBill Paul } 32796f2e892SBill Paul 32896f2e892SBill Paul static void dc_eeprom_idle(sc) 32996f2e892SBill Paul struct dc_softc *sc; 33096f2e892SBill Paul { 33196f2e892SBill Paul register int i; 33296f2e892SBill Paul 33396f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 33496f2e892SBill Paul dc_delay(sc); 33596f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 33696f2e892SBill Paul dc_delay(sc); 33796f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 33896f2e892SBill Paul dc_delay(sc); 33996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 34096f2e892SBill Paul dc_delay(sc); 34196f2e892SBill Paul 34296f2e892SBill Paul for (i = 0; i < 25; i++) { 34396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 34496f2e892SBill Paul dc_delay(sc); 34596f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 34696f2e892SBill Paul dc_delay(sc); 34796f2e892SBill Paul } 34896f2e892SBill Paul 34996f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 35096f2e892SBill Paul dc_delay(sc); 35196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 35296f2e892SBill Paul dc_delay(sc); 35396f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 35496f2e892SBill Paul 35596f2e892SBill Paul return; 35696f2e892SBill Paul } 35796f2e892SBill Paul 35896f2e892SBill Paul /* 35996f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 36096f2e892SBill Paul */ 36196f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr) 36296f2e892SBill Paul struct dc_softc *sc; 36396f2e892SBill Paul int addr; 36496f2e892SBill Paul { 36596f2e892SBill Paul register int d, i; 36696f2e892SBill Paul 36796f2e892SBill Paul /* 36896f2e892SBill Paul * The AN985 has a 93C66 EEPROM on it instead of 36996f2e892SBill Paul * a 93C46. It uses a different bit sequence for 37096f2e892SBill Paul * specifying the "read" opcode. 37196f2e892SBill Paul */ 3721af8bec7SBill Paul if (DC_IS_CENTAUR(sc) || DC_IS_CONEXANT(sc)) 37396f2e892SBill Paul d = addr | (DC_EECMD_READ << 2); 37496f2e892SBill Paul else 37596f2e892SBill Paul d = addr | DC_EECMD_READ; 37696f2e892SBill Paul 37796f2e892SBill Paul /* 37896f2e892SBill Paul * Feed in each bit and strobe the clock. 37996f2e892SBill Paul */ 38096f2e892SBill Paul for (i = 0x400; i; i >>= 1) { 38196f2e892SBill Paul if (d & i) { 38296f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 38396f2e892SBill Paul } else { 38496f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 38596f2e892SBill Paul } 38696f2e892SBill Paul dc_delay(sc); 38796f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 38896f2e892SBill Paul dc_delay(sc); 38996f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 39096f2e892SBill Paul dc_delay(sc); 39196f2e892SBill Paul } 39296f2e892SBill Paul 39396f2e892SBill Paul return; 39496f2e892SBill Paul } 39596f2e892SBill Paul 39696f2e892SBill Paul /* 39796f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 39896f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 39996f2e892SBill Paul * the EEPROM. 40096f2e892SBill Paul */ 40196f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest) 40296f2e892SBill Paul struct dc_softc *sc; 40396f2e892SBill Paul int addr; 40496f2e892SBill Paul u_int16_t *dest; 40596f2e892SBill Paul { 40696f2e892SBill Paul register int i; 40796f2e892SBill Paul u_int32_t r; 40896f2e892SBill Paul 40996f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr); 41096f2e892SBill Paul 41196f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 41296f2e892SBill Paul DELAY(1); 41396f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 41496f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 41596f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 41696f2e892SBill Paul return; 41796f2e892SBill Paul } 41896f2e892SBill Paul } 41996f2e892SBill Paul 42096f2e892SBill Paul return; 42196f2e892SBill Paul } 42296f2e892SBill Paul 42396f2e892SBill Paul /* 42496f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 425feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 426feb78939SJonathan Chen * the EEPROM, too. 427feb78939SJonathan Chen */ 428feb78939SJonathan Chen static void dc_eeprom_getword_xircom(sc, addr, dest) 429feb78939SJonathan Chen struct dc_softc *sc; 430feb78939SJonathan Chen int addr; 431feb78939SJonathan Chen u_int16_t *dest; 432feb78939SJonathan Chen { 433feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 434feb78939SJonathan Chen 435feb78939SJonathan Chen addr *= 2; 436feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 437feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff; 438feb78939SJonathan Chen addr += 1; 439feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 440feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff) << 8; 441feb78939SJonathan Chen 442feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 443feb78939SJonathan Chen return; 444feb78939SJonathan Chen } 445feb78939SJonathan Chen 446feb78939SJonathan Chen /* 447feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 44896f2e892SBill Paul */ 44996f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest) 45096f2e892SBill Paul struct dc_softc *sc; 45196f2e892SBill Paul int addr; 45296f2e892SBill Paul u_int16_t *dest; 45396f2e892SBill Paul { 45496f2e892SBill Paul register int i; 45596f2e892SBill Paul u_int16_t word = 0; 45696f2e892SBill Paul 45796f2e892SBill Paul /* Force EEPROM to idle state. */ 45896f2e892SBill Paul dc_eeprom_idle(sc); 45996f2e892SBill Paul 46096f2e892SBill Paul /* Enter EEPROM access mode. */ 46196f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 46296f2e892SBill Paul dc_delay(sc); 46396f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 46496f2e892SBill Paul dc_delay(sc); 46596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 46696f2e892SBill Paul dc_delay(sc); 46796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 46896f2e892SBill Paul dc_delay(sc); 46996f2e892SBill Paul 47096f2e892SBill Paul /* 47196f2e892SBill Paul * Send address of word we want to read. 47296f2e892SBill Paul */ 47396f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 47496f2e892SBill Paul 47596f2e892SBill Paul /* 47696f2e892SBill Paul * Start reading bits from EEPROM. 47796f2e892SBill Paul */ 47896f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 47996f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 48096f2e892SBill Paul dc_delay(sc); 48196f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 48296f2e892SBill Paul word |= i; 48396f2e892SBill Paul dc_delay(sc); 48496f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48596f2e892SBill Paul dc_delay(sc); 48696f2e892SBill Paul } 48796f2e892SBill Paul 48896f2e892SBill Paul /* Turn off EEPROM access mode. */ 48996f2e892SBill Paul dc_eeprom_idle(sc); 49096f2e892SBill Paul 49196f2e892SBill Paul *dest = word; 49296f2e892SBill Paul 49396f2e892SBill Paul return; 49496f2e892SBill Paul } 49596f2e892SBill Paul 49696f2e892SBill Paul /* 49796f2e892SBill Paul * Read a sequence of words from the EEPROM. 49896f2e892SBill Paul */ 49996f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap) 50096f2e892SBill Paul struct dc_softc *sc; 50196f2e892SBill Paul caddr_t dest; 50296f2e892SBill Paul int off; 50396f2e892SBill Paul int cnt; 50496f2e892SBill Paul int swap; 50596f2e892SBill Paul { 50696f2e892SBill Paul int i; 50796f2e892SBill Paul u_int16_t word = 0, *ptr; 50896f2e892SBill Paul 50996f2e892SBill Paul for (i = 0; i < cnt; i++) { 51096f2e892SBill Paul if (DC_IS_PNIC(sc)) 51196f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 512feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 513feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 51496f2e892SBill Paul else 51596f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 51696f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 51796f2e892SBill Paul if (swap) 51896f2e892SBill Paul *ptr = ntohs(word); 51996f2e892SBill Paul else 52096f2e892SBill Paul *ptr = word; 52196f2e892SBill Paul } 52296f2e892SBill Paul 52396f2e892SBill Paul return; 52496f2e892SBill Paul } 52596f2e892SBill Paul 52696f2e892SBill Paul /* 52796f2e892SBill Paul * The following two routines are taken from the Macronix 98713 52896f2e892SBill Paul * Application Notes pp.19-21. 52996f2e892SBill Paul */ 53096f2e892SBill Paul /* 53196f2e892SBill Paul * Write a bit to the MII bus. 53296f2e892SBill Paul */ 53396f2e892SBill Paul static void dc_mii_writebit(sc, bit) 53496f2e892SBill Paul struct dc_softc *sc; 53596f2e892SBill Paul int bit; 53696f2e892SBill Paul { 53796f2e892SBill Paul if (bit) 53896f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 53996f2e892SBill Paul DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT); 54096f2e892SBill Paul else 54196f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 54296f2e892SBill Paul 54396f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 54496f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 54596f2e892SBill Paul 54696f2e892SBill Paul return; 54796f2e892SBill Paul } 54896f2e892SBill Paul 54996f2e892SBill Paul /* 55096f2e892SBill Paul * Read a bit from the MII bus. 55196f2e892SBill Paul */ 55296f2e892SBill Paul static int dc_mii_readbit(sc) 55396f2e892SBill Paul struct dc_softc *sc; 55496f2e892SBill Paul { 55596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR); 55696f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 55796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 55896f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 55996f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 56096f2e892SBill Paul return(1); 56196f2e892SBill Paul 56296f2e892SBill Paul return(0); 56396f2e892SBill Paul } 56496f2e892SBill Paul 56596f2e892SBill Paul /* 56696f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 56796f2e892SBill Paul */ 56896f2e892SBill Paul static void dc_mii_sync(sc) 56996f2e892SBill Paul struct dc_softc *sc; 57096f2e892SBill Paul { 57196f2e892SBill Paul register int i; 57296f2e892SBill Paul 57396f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 57496f2e892SBill Paul 57596f2e892SBill Paul for (i = 0; i < 32; i++) 57696f2e892SBill Paul dc_mii_writebit(sc, 1); 57796f2e892SBill Paul 57896f2e892SBill Paul return; 57996f2e892SBill Paul } 58096f2e892SBill Paul 58196f2e892SBill Paul /* 58296f2e892SBill Paul * Clock a series of bits through the MII. 58396f2e892SBill Paul */ 58496f2e892SBill Paul static void dc_mii_send(sc, bits, cnt) 58596f2e892SBill Paul struct dc_softc *sc; 58696f2e892SBill Paul u_int32_t bits; 58796f2e892SBill Paul int cnt; 58896f2e892SBill Paul { 58996f2e892SBill Paul int i; 59096f2e892SBill Paul 59196f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 59296f2e892SBill Paul dc_mii_writebit(sc, bits & i); 59396f2e892SBill Paul } 59496f2e892SBill Paul 59596f2e892SBill Paul /* 59696f2e892SBill Paul * Read an PHY register through the MII. 59796f2e892SBill Paul */ 59896f2e892SBill Paul static int dc_mii_readreg(sc, frame) 59996f2e892SBill Paul struct dc_softc *sc; 60096f2e892SBill Paul struct dc_mii_frame *frame; 60196f2e892SBill Paul 60296f2e892SBill Paul { 603d1ce9105SBill Paul int i, ack; 60496f2e892SBill Paul 605d1ce9105SBill Paul DC_LOCK(sc); 60696f2e892SBill Paul 60796f2e892SBill Paul /* 60896f2e892SBill Paul * Set up frame for RX. 60996f2e892SBill Paul */ 61096f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 61196f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 61296f2e892SBill Paul frame->mii_turnaround = 0; 61396f2e892SBill Paul frame->mii_data = 0; 61496f2e892SBill Paul 61596f2e892SBill Paul /* 61696f2e892SBill Paul * Sync the PHYs. 61796f2e892SBill Paul */ 61896f2e892SBill Paul dc_mii_sync(sc); 61996f2e892SBill Paul 62096f2e892SBill Paul /* 62196f2e892SBill Paul * Send command/address info. 62296f2e892SBill Paul */ 62396f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 62496f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 62596f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 62696f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 62796f2e892SBill Paul 62896f2e892SBill Paul #ifdef notdef 62996f2e892SBill Paul /* Idle bit */ 63096f2e892SBill Paul dc_mii_writebit(sc, 1); 63196f2e892SBill Paul dc_mii_writebit(sc, 0); 63296f2e892SBill Paul #endif 63396f2e892SBill Paul 63496f2e892SBill Paul /* Check for ack */ 63596f2e892SBill Paul ack = dc_mii_readbit(sc); 63696f2e892SBill Paul 63796f2e892SBill Paul /* 63896f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 63996f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 64096f2e892SBill Paul */ 64196f2e892SBill Paul if (ack) { 64296f2e892SBill Paul for(i = 0; i < 16; i++) { 64396f2e892SBill Paul dc_mii_readbit(sc); 64496f2e892SBill Paul } 64596f2e892SBill Paul goto fail; 64696f2e892SBill Paul } 64796f2e892SBill Paul 64896f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 64996f2e892SBill Paul if (!ack) { 65096f2e892SBill Paul if (dc_mii_readbit(sc)) 65196f2e892SBill Paul frame->mii_data |= i; 65296f2e892SBill Paul } 65396f2e892SBill Paul } 65496f2e892SBill Paul 65596f2e892SBill Paul fail: 65696f2e892SBill Paul 65796f2e892SBill Paul dc_mii_writebit(sc, 0); 65896f2e892SBill Paul dc_mii_writebit(sc, 0); 65996f2e892SBill Paul 660d1ce9105SBill Paul DC_UNLOCK(sc); 66196f2e892SBill Paul 66296f2e892SBill Paul if (ack) 66396f2e892SBill Paul return(1); 66496f2e892SBill Paul return(0); 66596f2e892SBill Paul } 66696f2e892SBill Paul 66796f2e892SBill Paul /* 66896f2e892SBill Paul * Write to a PHY register through the MII. 66996f2e892SBill Paul */ 67096f2e892SBill Paul static int dc_mii_writereg(sc, frame) 67196f2e892SBill Paul struct dc_softc *sc; 67296f2e892SBill Paul struct dc_mii_frame *frame; 67396f2e892SBill Paul 67496f2e892SBill Paul { 675d1ce9105SBill Paul DC_LOCK(sc); 67696f2e892SBill Paul /* 67796f2e892SBill Paul * Set up frame for TX. 67896f2e892SBill Paul */ 67996f2e892SBill Paul 68096f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 68196f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 68296f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 68396f2e892SBill Paul 68496f2e892SBill Paul /* 68596f2e892SBill Paul * Sync the PHYs. 68696f2e892SBill Paul */ 68796f2e892SBill Paul dc_mii_sync(sc); 68896f2e892SBill Paul 68996f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 69096f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 69196f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 69296f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 69396f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 69496f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 69596f2e892SBill Paul 69696f2e892SBill Paul /* Idle bit. */ 69796f2e892SBill Paul dc_mii_writebit(sc, 0); 69896f2e892SBill Paul dc_mii_writebit(sc, 0); 69996f2e892SBill Paul 700d1ce9105SBill Paul DC_UNLOCK(sc); 70196f2e892SBill Paul 70296f2e892SBill Paul return(0); 70396f2e892SBill Paul } 70496f2e892SBill Paul 70596f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg) 70696f2e892SBill Paul device_t dev; 70796f2e892SBill Paul int phy, reg; 70896f2e892SBill Paul { 70996f2e892SBill Paul struct dc_mii_frame frame; 71096f2e892SBill Paul struct dc_softc *sc; 711c85c4667SBill Paul int i, rval, phy_reg = 0; 71296f2e892SBill Paul 71396f2e892SBill Paul sc = device_get_softc(dev); 71496f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 71596f2e892SBill Paul 71696f2e892SBill Paul /* 71796f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 71896f2e892SBill Paul * however the AL981 provides direct access to the PHY 71996f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 72096f2e892SBill Paul * The AN985's MII interface is also buggy in that you 72196f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 72296f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 72396f2e892SBill Paul * that the PHY is at MII address 1. 72496f2e892SBill Paul */ 72596f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 72696f2e892SBill Paul return(0); 72796f2e892SBill Paul 7281af8bec7SBill Paul /* 7291af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 7301af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 7311af8bec7SBill Paul * so we only respond to correct one. 7321af8bec7SBill Paul */ 7331af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 7341af8bec7SBill Paul return(0); 7351af8bec7SBill Paul 7365c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 73796f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 73896f2e892SBill Paul switch(reg) { 73996f2e892SBill Paul case MII_BMSR: 74096f2e892SBill Paul /* 74196f2e892SBill Paul * Fake something to make the probe 74296f2e892SBill Paul * code think there's a PHY here. 74396f2e892SBill Paul */ 74496f2e892SBill Paul return(BMSR_MEDIAMASK); 74596f2e892SBill Paul break; 74696f2e892SBill Paul case MII_PHYIDR1: 74796f2e892SBill Paul if (DC_IS_PNIC(sc)) 74896f2e892SBill Paul return(DC_VENDORID_LO); 74996f2e892SBill Paul return(DC_VENDORID_DEC); 75096f2e892SBill Paul break; 75196f2e892SBill Paul case MII_PHYIDR2: 75296f2e892SBill Paul if (DC_IS_PNIC(sc)) 75396f2e892SBill Paul return(DC_DEVICEID_82C168); 75496f2e892SBill Paul return(DC_DEVICEID_21143); 75596f2e892SBill Paul break; 75696f2e892SBill Paul default: 75796f2e892SBill Paul return(0); 75896f2e892SBill Paul break; 75996f2e892SBill Paul } 76096f2e892SBill Paul } else 76196f2e892SBill Paul return(0); 76296f2e892SBill Paul } 76396f2e892SBill Paul 76496f2e892SBill Paul if (DC_IS_PNIC(sc)) { 76596f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 76696f2e892SBill Paul (phy << 23) | (reg << 18)); 76796f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 76896f2e892SBill Paul DELAY(1); 76996f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 77096f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 77196f2e892SBill Paul rval &= 0xFFFF; 77296f2e892SBill Paul return(rval == 0xFFFF ? 0 : rval); 77396f2e892SBill Paul } 77496f2e892SBill Paul } 77596f2e892SBill Paul return(0); 77696f2e892SBill Paul } 77796f2e892SBill Paul 77896f2e892SBill Paul if (DC_IS_COMET(sc)) { 77996f2e892SBill Paul switch(reg) { 78096f2e892SBill Paul case MII_BMCR: 78196f2e892SBill Paul phy_reg = DC_AL_BMCR; 78296f2e892SBill Paul break; 78396f2e892SBill Paul case MII_BMSR: 78496f2e892SBill Paul phy_reg = DC_AL_BMSR; 78596f2e892SBill Paul break; 78696f2e892SBill Paul case MII_PHYIDR1: 78796f2e892SBill Paul phy_reg = DC_AL_VENID; 78896f2e892SBill Paul break; 78996f2e892SBill Paul case MII_PHYIDR2: 79096f2e892SBill Paul phy_reg = DC_AL_DEVID; 79196f2e892SBill Paul break; 79296f2e892SBill Paul case MII_ANAR: 79396f2e892SBill Paul phy_reg = DC_AL_ANAR; 79496f2e892SBill Paul break; 79596f2e892SBill Paul case MII_ANLPAR: 79696f2e892SBill Paul phy_reg = DC_AL_LPAR; 79796f2e892SBill Paul break; 79896f2e892SBill Paul case MII_ANER: 79996f2e892SBill Paul phy_reg = DC_AL_ANER; 80096f2e892SBill Paul break; 80196f2e892SBill Paul default: 80296f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 80396f2e892SBill Paul sc->dc_unit, reg); 80496f2e892SBill Paul return(0); 80596f2e892SBill Paul break; 80696f2e892SBill Paul } 80796f2e892SBill Paul 80896f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 80996f2e892SBill Paul 81096f2e892SBill Paul if (rval == 0xFFFF) 81196f2e892SBill Paul return(0); 81296f2e892SBill Paul return(rval); 81396f2e892SBill Paul } 81496f2e892SBill Paul 81596f2e892SBill Paul frame.mii_phyaddr = phy; 81696f2e892SBill Paul frame.mii_regaddr = reg; 817419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 818f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 819f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 820419146d9SBill Paul } 82196f2e892SBill Paul dc_mii_readreg(sc, &frame); 822419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 823f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 82496f2e892SBill Paul 82596f2e892SBill Paul return(frame.mii_data); 82696f2e892SBill Paul } 82796f2e892SBill Paul 82896f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data) 82996f2e892SBill Paul device_t dev; 83096f2e892SBill Paul int phy, reg, data; 83196f2e892SBill Paul { 83296f2e892SBill Paul struct dc_softc *sc; 83396f2e892SBill Paul struct dc_mii_frame frame; 834c85c4667SBill Paul int i, phy_reg = 0; 83596f2e892SBill Paul 83696f2e892SBill Paul sc = device_get_softc(dev); 83796f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 83896f2e892SBill Paul 83996f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 84096f2e892SBill Paul return(0); 84196f2e892SBill Paul 8421af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 8431af8bec7SBill Paul return(0); 8441af8bec7SBill Paul 84596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 84696f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 84796f2e892SBill Paul (phy << 23) | (reg << 10) | data); 84896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 84996f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 85096f2e892SBill Paul break; 85196f2e892SBill Paul } 85296f2e892SBill Paul return(0); 85396f2e892SBill Paul } 85496f2e892SBill Paul 85596f2e892SBill Paul if (DC_IS_COMET(sc)) { 85696f2e892SBill Paul switch(reg) { 85796f2e892SBill Paul case MII_BMCR: 85896f2e892SBill Paul phy_reg = DC_AL_BMCR; 85996f2e892SBill Paul break; 86096f2e892SBill Paul case MII_BMSR: 86196f2e892SBill Paul phy_reg = DC_AL_BMSR; 86296f2e892SBill Paul break; 86396f2e892SBill Paul case MII_PHYIDR1: 86496f2e892SBill Paul phy_reg = DC_AL_VENID; 86596f2e892SBill Paul break; 86696f2e892SBill Paul case MII_PHYIDR2: 86796f2e892SBill Paul phy_reg = DC_AL_DEVID; 86896f2e892SBill Paul break; 86996f2e892SBill Paul case MII_ANAR: 87096f2e892SBill Paul phy_reg = DC_AL_ANAR; 87196f2e892SBill Paul break; 87296f2e892SBill Paul case MII_ANLPAR: 87396f2e892SBill Paul phy_reg = DC_AL_LPAR; 87496f2e892SBill Paul break; 87596f2e892SBill Paul case MII_ANER: 87696f2e892SBill Paul phy_reg = DC_AL_ANER; 87796f2e892SBill Paul break; 87896f2e892SBill Paul default: 87996f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 88096f2e892SBill Paul sc->dc_unit, reg); 88196f2e892SBill Paul return(0); 88296f2e892SBill Paul break; 88396f2e892SBill Paul } 88496f2e892SBill Paul 88596f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 88696f2e892SBill Paul return(0); 88796f2e892SBill Paul } 88896f2e892SBill Paul 88996f2e892SBill Paul frame.mii_phyaddr = phy; 89096f2e892SBill Paul frame.mii_regaddr = reg; 89196f2e892SBill Paul frame.mii_data = data; 89296f2e892SBill Paul 893419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 894f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 895f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 896419146d9SBill Paul } 89796f2e892SBill Paul dc_mii_writereg(sc, &frame); 898419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 899f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 90096f2e892SBill Paul 90196f2e892SBill Paul return(0); 90296f2e892SBill Paul } 90396f2e892SBill Paul 90496f2e892SBill Paul static void dc_miibus_statchg(dev) 90596f2e892SBill Paul device_t dev; 90696f2e892SBill Paul { 90796f2e892SBill Paul struct dc_softc *sc; 90896f2e892SBill Paul struct mii_data *mii; 909f43d9309SBill Paul struct ifmedia *ifm; 91096f2e892SBill Paul 91196f2e892SBill Paul sc = device_get_softc(dev); 91296f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 91396f2e892SBill Paul return; 9145c1cfac4SBill Paul 91596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 916f43d9309SBill Paul ifm = &mii->mii_media; 917f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 918f43d9309SBill Paul IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) { 919f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 920f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 921f43d9309SBill Paul } else { 92296f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 92396f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 924f43d9309SBill Paul } 925f43d9309SBill Paul 926f43d9309SBill Paul return; 927f43d9309SBill Paul } 928f43d9309SBill Paul 929f43d9309SBill Paul /* 930f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 931f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 932f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 933f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 934f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 935f43d9309SBill Paul * with it itself. *sigh* 936f43d9309SBill Paul */ 937f43d9309SBill Paul static void dc_miibus_mediainit(dev) 938f43d9309SBill Paul device_t dev; 939f43d9309SBill Paul { 940f43d9309SBill Paul struct dc_softc *sc; 941f43d9309SBill Paul struct mii_data *mii; 942f43d9309SBill Paul struct ifmedia *ifm; 943f43d9309SBill Paul int rev; 944f43d9309SBill Paul 945f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 946f43d9309SBill Paul 947f43d9309SBill Paul sc = device_get_softc(dev); 948f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 949f43d9309SBill Paul ifm = &mii->mii_media; 950f43d9309SBill Paul 951f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 952f43d9309SBill Paul ifmedia_add(ifm, IFM_ETHER|IFM_homePNA, 0, NULL); 95396f2e892SBill Paul 95496f2e892SBill Paul return; 95596f2e892SBill Paul } 95696f2e892SBill Paul 95796f2e892SBill Paul #define DC_POLY 0xEDB88320 95879d11e09SBill Paul #define DC_BITS_512 9 95979d11e09SBill Paul #define DC_BITS_128 7 96079d11e09SBill Paul #define DC_BITS_64 6 96196f2e892SBill Paul 96296f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr) 96396f2e892SBill Paul struct dc_softc *sc; 96496f2e892SBill Paul caddr_t addr; 96596f2e892SBill Paul { 96696f2e892SBill Paul u_int32_t idx, bit, data, crc; 96796f2e892SBill Paul 96896f2e892SBill Paul /* Compute CRC for the address value. */ 96996f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 97096f2e892SBill Paul 97196f2e892SBill Paul for (idx = 0; idx < 6; idx++) { 97296f2e892SBill Paul for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) 97396f2e892SBill Paul crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0); 97496f2e892SBill Paul } 97596f2e892SBill Paul 97679d11e09SBill Paul /* 97779d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 97879d11e09SBill Paul * chips is only 128 bits wide. 97979d11e09SBill Paul */ 98079d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 98179d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 98296f2e892SBill Paul 98379d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 98479d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 98579d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 98679d11e09SBill Paul 987feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 988feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 989feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 990feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 991feb78939SJonathan Chen return (crc & 0x0F) + (crc & 0x70)*3 + (14 << 4); 992feb78939SJonathan Chen else 993feb78939SJonathan Chen return (crc & 0x1F) + ((crc>>1) & 0xF0)*3 + (12 << 4); 994feb78939SJonathan Chen } 995feb78939SJonathan Chen 99679d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 99796f2e892SBill Paul } 99896f2e892SBill Paul 99996f2e892SBill Paul /* 100096f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 100196f2e892SBill Paul */ 100296f2e892SBill Paul static u_int32_t dc_crc_be(addr) 100396f2e892SBill Paul caddr_t addr; 100496f2e892SBill Paul { 100596f2e892SBill Paul u_int32_t crc, carry; 100696f2e892SBill Paul int i, j; 100796f2e892SBill Paul u_int8_t c; 100896f2e892SBill Paul 100996f2e892SBill Paul /* Compute CRC for the address value. */ 101096f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 101196f2e892SBill Paul 101296f2e892SBill Paul for (i = 0; i < 6; i++) { 101396f2e892SBill Paul c = *(addr + i); 101496f2e892SBill Paul for (j = 0; j < 8; j++) { 101596f2e892SBill Paul carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01); 101696f2e892SBill Paul crc <<= 1; 101796f2e892SBill Paul c >>= 1; 101896f2e892SBill Paul if (carry) 101996f2e892SBill Paul crc = (crc ^ 0x04c11db6) | carry; 102096f2e892SBill Paul } 102196f2e892SBill Paul } 102296f2e892SBill Paul 102396f2e892SBill Paul /* return the filter bit position */ 102496f2e892SBill Paul return((crc >> 26) & 0x0000003F); 102596f2e892SBill Paul } 102696f2e892SBill Paul 102796f2e892SBill Paul /* 102896f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 102996f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 103096f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 103196f2e892SBill Paul * 103296f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 103396f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 103496f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 103596f2e892SBill Paul * we need that too. 103696f2e892SBill Paul */ 103796f2e892SBill Paul void dc_setfilt_21143(sc) 103896f2e892SBill Paul struct dc_softc *sc; 103996f2e892SBill Paul { 104096f2e892SBill Paul struct dc_desc *sframe; 104196f2e892SBill Paul u_int32_t h, *sp; 104296f2e892SBill Paul struct ifmultiaddr *ifma; 104396f2e892SBill Paul struct ifnet *ifp; 104496f2e892SBill Paul int i; 104596f2e892SBill Paul 104696f2e892SBill Paul ifp = &sc->arpcom.ac_if; 104796f2e892SBill Paul 104896f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 104996f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 105096f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 105196f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 105296f2e892SBill Paul sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf; 105396f2e892SBill Paul bzero((char *)sp, DC_SFRAME_LEN); 105496f2e892SBill Paul 105596f2e892SBill Paul sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf); 105696f2e892SBill Paul sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK | 105796f2e892SBill Paul DC_FILTER_HASHPERF | DC_TXCTL_FINT; 105896f2e892SBill Paul 105996f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf; 106096f2e892SBill Paul 106196f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 106296f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 106396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 106496f2e892SBill Paul else 106596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 106696f2e892SBill Paul 106796f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 106896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 106996f2e892SBill Paul else 107096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 107196f2e892SBill Paul 10726817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 107396f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 107496f2e892SBill Paul continue; 107596f2e892SBill Paul h = dc_crc_le(sc, 107696f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 107796f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 107896f2e892SBill Paul } 107996f2e892SBill Paul 108096f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 108196f2e892SBill Paul h = dc_crc_le(sc, (caddr_t)ðerbroadcastaddr); 108296f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 108396f2e892SBill Paul } 108496f2e892SBill Paul 108596f2e892SBill Paul /* Set our MAC address */ 108696f2e892SBill Paul sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0]; 108796f2e892SBill Paul sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1]; 108896f2e892SBill Paul sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2]; 108996f2e892SBill Paul 109096f2e892SBill Paul sframe->dc_status = DC_TXSTAT_OWN; 109196f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 109296f2e892SBill Paul 109396f2e892SBill Paul /* 109496f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 109596f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 109696f2e892SBill Paul * before proceeding, just so it has time to swallow its 109796f2e892SBill Paul * medicine. 109896f2e892SBill Paul */ 109996f2e892SBill Paul DELAY(10000); 110096f2e892SBill Paul 110196f2e892SBill Paul ifp->if_timer = 5; 110296f2e892SBill Paul 110396f2e892SBill Paul return; 110496f2e892SBill Paul } 110596f2e892SBill Paul 110696f2e892SBill Paul void dc_setfilt_admtek(sc) 110796f2e892SBill Paul struct dc_softc *sc; 110896f2e892SBill Paul { 110996f2e892SBill Paul struct ifnet *ifp; 111096f2e892SBill Paul int h = 0; 111196f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 111296f2e892SBill Paul struct ifmultiaddr *ifma; 111396f2e892SBill Paul 111496f2e892SBill Paul ifp = &sc->arpcom.ac_if; 111596f2e892SBill Paul 111696f2e892SBill Paul /* Init our MAC address */ 111796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 111896f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 111996f2e892SBill Paul 112096f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 112196f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 112296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 112396f2e892SBill Paul else 112496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 112596f2e892SBill Paul 112696f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 112796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 112896f2e892SBill Paul else 112996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 113096f2e892SBill Paul 113196f2e892SBill Paul /* first, zot all the existing hash bits */ 113296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 113396f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 113496f2e892SBill Paul 113596f2e892SBill Paul /* 113696f2e892SBill Paul * If we're already in promisc or allmulti mode, we 113796f2e892SBill Paul * don't have to bother programming the multicast filter. 113896f2e892SBill Paul */ 113996f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 114096f2e892SBill Paul return; 114196f2e892SBill Paul 114296f2e892SBill Paul /* now program new ones */ 11436817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 114496f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 114596f2e892SBill Paul continue; 114696f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 114796f2e892SBill Paul if (h < 32) 114896f2e892SBill Paul hashes[0] |= (1 << h); 114996f2e892SBill Paul else 115096f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 115196f2e892SBill Paul } 115296f2e892SBill Paul 115396f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 115496f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 115596f2e892SBill Paul 115696f2e892SBill Paul return; 115796f2e892SBill Paul } 115896f2e892SBill Paul 115996f2e892SBill Paul void dc_setfilt_asix(sc) 116096f2e892SBill Paul struct dc_softc *sc; 116196f2e892SBill Paul { 116296f2e892SBill Paul struct ifnet *ifp; 116396f2e892SBill Paul int h = 0; 116496f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 116596f2e892SBill Paul struct ifmultiaddr *ifma; 116696f2e892SBill Paul 116796f2e892SBill Paul ifp = &sc->arpcom.ac_if; 116896f2e892SBill Paul 116996f2e892SBill Paul /* Init our MAC address */ 117096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 117196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 117296f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 117396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 117496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 117596f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 117696f2e892SBill Paul 117796f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 117896f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 117996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 118096f2e892SBill Paul else 118196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 118296f2e892SBill Paul 118396f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 118496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 118596f2e892SBill Paul else 118696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 118796f2e892SBill Paul 118896f2e892SBill Paul /* 118996f2e892SBill Paul * The ASIX chip has a special bit to enable reception 119096f2e892SBill Paul * of broadcast frames. 119196f2e892SBill Paul */ 119296f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 119396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 119496f2e892SBill Paul else 119596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 119696f2e892SBill Paul 119796f2e892SBill Paul /* first, zot all the existing hash bits */ 119896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 119996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 120096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 120196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 120296f2e892SBill Paul 120396f2e892SBill Paul /* 120496f2e892SBill Paul * If we're already in promisc or allmulti mode, we 120596f2e892SBill Paul * don't have to bother programming the multicast filter. 120696f2e892SBill Paul */ 120796f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 120896f2e892SBill Paul return; 120996f2e892SBill Paul 121096f2e892SBill Paul /* now program new ones */ 12116817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 121296f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 121396f2e892SBill Paul continue; 121496f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 121596f2e892SBill Paul if (h < 32) 121696f2e892SBill Paul hashes[0] |= (1 << h); 121796f2e892SBill Paul else 121896f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 121996f2e892SBill Paul } 122096f2e892SBill Paul 122196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 122296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 122396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 122496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 122596f2e892SBill Paul 122696f2e892SBill Paul return; 122796f2e892SBill Paul } 122896f2e892SBill Paul 1229feb78939SJonathan Chen void dc_setfilt_xircom(sc) 1230feb78939SJonathan Chen struct dc_softc *sc; 1231feb78939SJonathan Chen { 1232feb78939SJonathan Chen struct dc_desc *sframe; 1233feb78939SJonathan Chen u_int32_t h, *sp; 1234feb78939SJonathan Chen struct ifmultiaddr *ifma; 1235feb78939SJonathan Chen struct ifnet *ifp; 1236feb78939SJonathan Chen int i; 1237feb78939SJonathan Chen 1238feb78939SJonathan Chen ifp = &sc->arpcom.ac_if; 1239feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)); 1240feb78939SJonathan Chen 1241feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1242feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1243feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1244feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 1245feb78939SJonathan Chen sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf; 1246feb78939SJonathan Chen bzero((char *)sp, DC_SFRAME_LEN); 1247feb78939SJonathan Chen 1248feb78939SJonathan Chen sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf); 1249feb78939SJonathan Chen sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK | 1250feb78939SJonathan Chen DC_FILTER_HASHPERF | DC_TXCTL_FINT; 1251feb78939SJonathan Chen 1252feb78939SJonathan Chen sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf; 1253feb78939SJonathan Chen 1254feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1255feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1256feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1257feb78939SJonathan Chen else 1258feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1259feb78939SJonathan Chen 1260feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1261feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1262feb78939SJonathan Chen else 1263feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1264feb78939SJonathan Chen 12656817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1266feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1267feb78939SJonathan Chen continue; 12681d5e5310SBill Paul h = dc_crc_le(sc, 12691d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1270feb78939SJonathan Chen sp[h >> 4] |= 1 << (h & 0xF); 1271feb78939SJonathan Chen } 1272feb78939SJonathan Chen 1273feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1274feb78939SJonathan Chen h = dc_crc_le(sc, (caddr_t)ðerbroadcastaddr); 1275feb78939SJonathan Chen sp[h >> 4] |= 1 << (h & 0xF); 1276feb78939SJonathan Chen } 1277feb78939SJonathan Chen 1278feb78939SJonathan Chen /* Set our MAC address */ 1279feb78939SJonathan Chen sp[0] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0]; 1280feb78939SJonathan Chen sp[1] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1]; 1281feb78939SJonathan Chen sp[2] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2]; 1282feb78939SJonathan Chen 1283feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1284feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 1285feb78939SJonathan Chen ifp->if_flags |= IFF_RUNNING; 1286feb78939SJonathan Chen sframe->dc_status = DC_TXSTAT_OWN; 1287feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1288feb78939SJonathan Chen 1289feb78939SJonathan Chen /* 1290feb78939SJonathan Chen * wait some time... 1291feb78939SJonathan Chen */ 1292feb78939SJonathan Chen DELAY(1000); 1293feb78939SJonathan Chen 1294feb78939SJonathan Chen ifp->if_timer = 5; 1295feb78939SJonathan Chen 1296feb78939SJonathan Chen return; 1297feb78939SJonathan Chen } 1298feb78939SJonathan Chen 129996f2e892SBill Paul static void dc_setfilt(sc) 130096f2e892SBill Paul struct dc_softc *sc; 130196f2e892SBill Paul { 130296f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13031af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 130496f2e892SBill Paul dc_setfilt_21143(sc); 130596f2e892SBill Paul 130696f2e892SBill Paul if (DC_IS_ASIX(sc)) 130796f2e892SBill Paul dc_setfilt_asix(sc); 130896f2e892SBill Paul 130996f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 131096f2e892SBill Paul dc_setfilt_admtek(sc); 131196f2e892SBill Paul 1312feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1313feb78939SJonathan Chen dc_setfilt_xircom(sc); 1314feb78939SJonathan Chen 131596f2e892SBill Paul return; 131696f2e892SBill Paul } 131796f2e892SBill Paul 131896f2e892SBill Paul /* 131996f2e892SBill Paul * In order to fiddle with the 132096f2e892SBill Paul * 'full-duplex' and '100Mbps' bits in the netconfig register, we 132196f2e892SBill Paul * first have to put the transmit and/or receive logic in the idle state. 132296f2e892SBill Paul */ 132396f2e892SBill Paul static void dc_setcfg(sc, media) 132496f2e892SBill Paul struct dc_softc *sc; 132596f2e892SBill Paul int media; 132696f2e892SBill Paul { 132796f2e892SBill Paul int i, restart = 0; 132896f2e892SBill Paul u_int32_t isr; 132996f2e892SBill Paul 133096f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 133196f2e892SBill Paul return; 133296f2e892SBill Paul 133396f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) { 133496f2e892SBill Paul restart = 1; 133596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)); 133696f2e892SBill Paul 133796f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 133896f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1339d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 134096f2e892SBill Paul (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED) 134196f2e892SBill Paul break; 1342d467c136SBill Paul DELAY(10); 134396f2e892SBill Paul } 134496f2e892SBill Paul 134596f2e892SBill Paul if (i == DC_TIMEOUT) 134696f2e892SBill Paul printf("dc%d: failed to force tx and " 134796f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 134896f2e892SBill Paul } 134996f2e892SBill Paul 135096f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1351042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1352042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 135396f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 13548273d5f8SBill Paul int watchdogreg; 13558273d5f8SBill Paul 1356bf645417SBill Paul if (DC_IS_INTEL(sc)) { 13578273d5f8SBill Paul /* there's a write enable bit here that reads as 1 */ 13588273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 13598273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 13608273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 13614c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1362bf645417SBill Paul } else { 1363bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1364bf645417SBill Paul } 136596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 136696f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 136796f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 136896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 136996f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 137088d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 137196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 137296f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1373e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1374e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 137596f2e892SBill Paul } else { 137696f2e892SBill Paul if (DC_IS_PNIC(sc)) { 137796f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 137896f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 137996f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 138096f2e892SBill Paul } 1381318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1382318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1383318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 13845c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 13855c1cfac4SBill Paul dc_apply_fixup(sc, 13865c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 13875c1cfac4SBill Paul IFM_100_TX|IFM_FDX : IFM_100_TX); 138896f2e892SBill Paul } 138996f2e892SBill Paul } 139096f2e892SBill Paul 139196f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1392042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1393042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 139496f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 13958273d5f8SBill Paul int watchdogreg; 13968273d5f8SBill Paul 13978273d5f8SBill Paul /* there's a write enable bit here that reads as 1 */ 13984c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 13998273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14008273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14018273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14028273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14034c2efe27SBill Paul } else { 14044c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14054c2efe27SBill Paul } 140696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 140796f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 140896f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 140996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 141088d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 141196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 141296f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1413e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1414e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 141596f2e892SBill Paul } else { 141696f2e892SBill Paul if (DC_IS_PNIC(sc)) { 141796f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 141896f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 141996f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 142096f2e892SBill Paul } 142196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1422318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 142396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14245c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14255c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14265c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14275c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14285c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14295c1cfac4SBill Paul else 14305c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14315c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14325c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14335c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14345c1cfac4SBill Paul dc_apply_fixup(sc, 14355c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14365c1cfac4SBill Paul IFM_10_T|IFM_FDX : IFM_10_T); 14375c1cfac4SBill Paul DELAY(20000); 14385c1cfac4SBill Paul } 143996f2e892SBill Paul } 144096f2e892SBill Paul } 144196f2e892SBill Paul 1442f43d9309SBill Paul /* 1443f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1444f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1445f43d9309SBill Paul * on the external MII port. 1446f43d9309SBill Paul */ 1447f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 1448f43d9309SBill Paul if (IFM_SUBTYPE(media) == IFM_homePNA) { 1449f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1450f43d9309SBill Paul sc->dc_link = 1; 1451f43d9309SBill Paul } else { 1452f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1453f43d9309SBill Paul } 1454f43d9309SBill Paul } 1455f43d9309SBill Paul 145696f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 145796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 145896f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 145996f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 146096f2e892SBill Paul } else { 146196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 146296f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 146396f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 146496f2e892SBill Paul } 146596f2e892SBill Paul 146696f2e892SBill Paul if (restart) 146796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON); 146896f2e892SBill Paul 146996f2e892SBill Paul return; 147096f2e892SBill Paul } 147196f2e892SBill Paul 147296f2e892SBill Paul static void dc_reset(sc) 147396f2e892SBill Paul struct dc_softc *sc; 147496f2e892SBill Paul { 147596f2e892SBill Paul register int i; 147696f2e892SBill Paul 147796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 147896f2e892SBill Paul 147996f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 148096f2e892SBill Paul DELAY(10); 148196f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 148296f2e892SBill Paul break; 148396f2e892SBill Paul } 148496f2e892SBill Paul 14851af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 14861d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 148796f2e892SBill Paul DELAY(10000); 148896f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 148996f2e892SBill Paul i = 0; 149096f2e892SBill Paul } 149196f2e892SBill Paul 149296f2e892SBill Paul if (i == DC_TIMEOUT) 149396f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 149496f2e892SBill Paul 149596f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 149696f2e892SBill Paul DELAY(1000); 149796f2e892SBill Paul 149896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 149996f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 150096f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 150196f2e892SBill Paul 150291cc2adbSBill Paul /* 150391cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 150491cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 150591cc2adbSBill Paul * into a state where it will never come out of reset 150691cc2adbSBill Paul * until we reset the whole chip again. 150791cc2adbSBill Paul */ 15085c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 150991cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15105c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15115c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15125c1cfac4SBill Paul } 151391cc2adbSBill Paul 151496f2e892SBill Paul return; 151596f2e892SBill Paul } 151696f2e892SBill Paul 151796f2e892SBill Paul static struct dc_type *dc_devtype(dev) 151896f2e892SBill Paul device_t dev; 151996f2e892SBill Paul { 152096f2e892SBill Paul struct dc_type *t; 152196f2e892SBill Paul u_int32_t rev; 152296f2e892SBill Paul 152396f2e892SBill Paul t = dc_devs; 152496f2e892SBill Paul 152596f2e892SBill Paul while(t->dc_name != NULL) { 152696f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 152796f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 152896f2e892SBill Paul /* Check the PCI revision */ 152996f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 153096f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 153196f2e892SBill Paul rev >= DC_REVISION_98713A) 153296f2e892SBill Paul t++; 153396f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 153496f2e892SBill Paul rev >= DC_REVISION_98713A) 153596f2e892SBill Paul t++; 153696f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 153779d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 153879d11e09SBill Paul t++; 153979d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 154096f2e892SBill Paul rev >= DC_REVISION_98725) 154196f2e892SBill Paul t++; 154296f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 154396f2e892SBill Paul rev >= DC_REVISION_88141) 154496f2e892SBill Paul t++; 154596f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 154696f2e892SBill Paul rev >= DC_REVISION_82C169) 154796f2e892SBill Paul t++; 154888d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 154988d739dcSBill Paul rev >= DC_REVISION_DM9102A) 155088d739dcSBill Paul t++; 155196f2e892SBill Paul return(t); 155296f2e892SBill Paul } 155396f2e892SBill Paul t++; 155496f2e892SBill Paul } 155596f2e892SBill Paul 155696f2e892SBill Paul return(NULL); 155796f2e892SBill Paul } 155896f2e892SBill Paul 155996f2e892SBill Paul /* 156096f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 156196f2e892SBill Paul * IDs against our list and return a device name if we find a match. 156296f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 156396f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 156496f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 156596f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 156696f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 156796f2e892SBill Paul */ 156896f2e892SBill Paul static int dc_probe(dev) 156996f2e892SBill Paul device_t dev; 157096f2e892SBill Paul { 157196f2e892SBill Paul struct dc_type *t; 157296f2e892SBill Paul 157396f2e892SBill Paul t = dc_devtype(dev); 157496f2e892SBill Paul 157596f2e892SBill Paul if (t != NULL) { 157696f2e892SBill Paul device_set_desc(dev, t->dc_name); 157796f2e892SBill Paul return(0); 157896f2e892SBill Paul } 157996f2e892SBill Paul 158096f2e892SBill Paul return(ENXIO); 158196f2e892SBill Paul } 158296f2e892SBill Paul 158396f2e892SBill Paul static void dc_acpi(dev) 158496f2e892SBill Paul device_t dev; 158596f2e892SBill Paul { 158696f2e892SBill Paul int unit; 158796f2e892SBill Paul 158896f2e892SBill Paul unit = device_get_unit(dev); 158996f2e892SBill Paul 159014a00c6cSBill Paul if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 159196f2e892SBill Paul u_int32_t iobase, membase, irq; 159296f2e892SBill Paul 159396f2e892SBill Paul /* Save important PCI config data. */ 159496f2e892SBill Paul iobase = pci_read_config(dev, DC_PCI_CFBIO, 4); 159596f2e892SBill Paul membase = pci_read_config(dev, DC_PCI_CFBMA, 4); 159696f2e892SBill Paul irq = pci_read_config(dev, DC_PCI_CFIT, 4); 159796f2e892SBill Paul 159896f2e892SBill Paul /* Reset the power state. */ 159996f2e892SBill Paul printf("dc%d: chip is in D%d power mode " 160014a00c6cSBill Paul "-- setting to D0\n", unit, 160114a00c6cSBill Paul pci_get_powerstate(dev)); 160214a00c6cSBill Paul pci_set_powerstate(dev, PCI_POWERSTATE_D0); 160396f2e892SBill Paul 160496f2e892SBill Paul /* Restore PCI config data. */ 160596f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBIO, iobase, 4); 160696f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBMA, membase, 4); 160796f2e892SBill Paul pci_write_config(dev, DC_PCI_CFIT, irq, 4); 160896f2e892SBill Paul } 160914a00c6cSBill Paul 161096f2e892SBill Paul return; 161196f2e892SBill Paul } 161296f2e892SBill Paul 16135c1cfac4SBill Paul static void dc_apply_fixup(sc, media) 16145c1cfac4SBill Paul struct dc_softc *sc; 16155c1cfac4SBill Paul int media; 16165c1cfac4SBill Paul { 16175c1cfac4SBill Paul struct dc_mediainfo *m; 16185c1cfac4SBill Paul u_int8_t *p; 16195c1cfac4SBill Paul int i; 16205d801891SBill Paul u_int32_t reg; 16215c1cfac4SBill Paul 16225c1cfac4SBill Paul m = sc->dc_mi; 16235c1cfac4SBill Paul 16245c1cfac4SBill Paul while (m != NULL) { 16255c1cfac4SBill Paul if (m->dc_media == media) 16265c1cfac4SBill Paul break; 16275c1cfac4SBill Paul m = m->dc_next; 16285c1cfac4SBill Paul } 16295c1cfac4SBill Paul 16305c1cfac4SBill Paul if (m == NULL) 16315c1cfac4SBill Paul return; 16325c1cfac4SBill Paul 16335c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16345c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16355c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16365c1cfac4SBill Paul } 16375c1cfac4SBill Paul 16385c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16395c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16405c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16415c1cfac4SBill Paul } 16425c1cfac4SBill Paul 16435c1cfac4SBill Paul return; 16445c1cfac4SBill Paul } 16455c1cfac4SBill Paul 16465c1cfac4SBill Paul static void dc_decode_leaf_sia(sc, l) 16475c1cfac4SBill Paul struct dc_softc *sc; 16485c1cfac4SBill Paul struct dc_eblock_sia *l; 16495c1cfac4SBill Paul { 16505c1cfac4SBill Paul struct dc_mediainfo *m; 16515c1cfac4SBill Paul 16525c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 16533019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 16545c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10BT) 16555c1cfac4SBill Paul m->dc_media = IFM_10_T; 16565c1cfac4SBill Paul 16575c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX) 16585c1cfac4SBill Paul m->dc_media = IFM_10_T|IFM_FDX; 16595c1cfac4SBill Paul 16605c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10B2) 16615c1cfac4SBill Paul m->dc_media = IFM_10_2; 16625c1cfac4SBill Paul 16635c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10B5) 16645c1cfac4SBill Paul m->dc_media = IFM_10_5; 16655c1cfac4SBill Paul 16665c1cfac4SBill Paul m->dc_gp_len = 2; 16675c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl; 16685c1cfac4SBill Paul 16695c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16705c1cfac4SBill Paul sc->dc_mi = m; 16715c1cfac4SBill Paul 16725c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 16735c1cfac4SBill Paul 16745c1cfac4SBill Paul return; 16755c1cfac4SBill Paul } 16765c1cfac4SBill Paul 16775c1cfac4SBill Paul static void dc_decode_leaf_sym(sc, l) 16785c1cfac4SBill Paul struct dc_softc *sc; 16795c1cfac4SBill Paul struct dc_eblock_sym *l; 16805c1cfac4SBill Paul { 16815c1cfac4SBill Paul struct dc_mediainfo *m; 16825c1cfac4SBill Paul 16835c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 16843019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 16855c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 16865c1cfac4SBill Paul m->dc_media = IFM_100_TX; 16875c1cfac4SBill Paul 16885c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 16895c1cfac4SBill Paul m->dc_media = IFM_100_TX|IFM_FDX; 16905c1cfac4SBill Paul 16915c1cfac4SBill Paul m->dc_gp_len = 2; 16925c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 16935c1cfac4SBill Paul 16945c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16955c1cfac4SBill Paul sc->dc_mi = m; 16965c1cfac4SBill Paul 16975c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 16985c1cfac4SBill Paul 16995c1cfac4SBill Paul return; 17005c1cfac4SBill Paul } 17015c1cfac4SBill Paul 17025c1cfac4SBill Paul static void dc_decode_leaf_mii(sc, l) 17035c1cfac4SBill Paul struct dc_softc *sc; 17045c1cfac4SBill Paul struct dc_eblock_mii *l; 17055c1cfac4SBill Paul { 17065c1cfac4SBill Paul u_int8_t *p; 17075c1cfac4SBill Paul struct dc_mediainfo *m; 17085c1cfac4SBill Paul 17095c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 17103019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 17115c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17125c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17135c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17145c1cfac4SBill Paul 17155c1cfac4SBill Paul p = (u_int8_t *)l; 17165c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17175c1cfac4SBill Paul m->dc_gp_ptr = p; 17185c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17195c1cfac4SBill Paul m->dc_reset_len = *p; 17205c1cfac4SBill Paul p++; 17215c1cfac4SBill Paul m->dc_reset_ptr = p; 17225c1cfac4SBill Paul 17235c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17245c1cfac4SBill Paul sc->dc_mi = m; 17255c1cfac4SBill Paul 17265c1cfac4SBill Paul return; 17275c1cfac4SBill Paul } 17285c1cfac4SBill Paul 17295c1cfac4SBill Paul static void dc_parse_21143_srom(sc) 17305c1cfac4SBill Paul struct dc_softc *sc; 17315c1cfac4SBill Paul { 17325c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17335c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 17345c1cfac4SBill Paul int i, loff; 17355c1cfac4SBill Paul char *ptr; 17365c1cfac4SBill Paul 17375c1cfac4SBill Paul loff = sc->dc_srom[27]; 17385c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 17395c1cfac4SBill Paul 17405c1cfac4SBill Paul ptr = (char *)lhdr; 17415c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 17425c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 17435c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 17445c1cfac4SBill Paul switch(hdr->dc_type) { 17455c1cfac4SBill Paul case DC_EBLOCK_MII: 17465c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 17475c1cfac4SBill Paul break; 17485c1cfac4SBill Paul case DC_EBLOCK_SIA: 17495c1cfac4SBill Paul dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr); 17505c1cfac4SBill Paul break; 17515c1cfac4SBill Paul case DC_EBLOCK_SYM: 17525c1cfac4SBill Paul dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr); 17535c1cfac4SBill Paul break; 17545c1cfac4SBill Paul default: 17555c1cfac4SBill Paul /* Don't care. Yet. */ 17565c1cfac4SBill Paul break; 17575c1cfac4SBill Paul } 17585c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 17595c1cfac4SBill Paul ptr++; 17605c1cfac4SBill Paul } 17615c1cfac4SBill Paul 17625c1cfac4SBill Paul return; 17635c1cfac4SBill Paul } 17645c1cfac4SBill Paul 176596f2e892SBill Paul /* 176696f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 176796f2e892SBill Paul * setup and ethernet/BPF attach. 176896f2e892SBill Paul */ 176996f2e892SBill Paul static int dc_attach(dev) 177096f2e892SBill Paul device_t dev; 177196f2e892SBill Paul { 1772d1ce9105SBill Paul int tmp = 0; 177396f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 177496f2e892SBill Paul u_int32_t command; 177596f2e892SBill Paul struct dc_softc *sc; 177696f2e892SBill Paul struct ifnet *ifp; 177796f2e892SBill Paul u_int32_t revision; 177896f2e892SBill Paul int unit, error = 0, rid, mac_offset; 177996f2e892SBill Paul 178096f2e892SBill Paul sc = device_get_softc(dev); 178196f2e892SBill Paul unit = device_get_unit(dev); 178296f2e892SBill Paul bzero(sc, sizeof(struct dc_softc)); 178396f2e892SBill Paul 17846008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 17856008862bSJohn Baldwin MTX_DEF | MTX_RECURSE); 1786031fc810SBill Paul DC_LOCK(sc); 1787031fc810SBill Paul 178896f2e892SBill Paul /* 178996f2e892SBill Paul * Handle power management nonsense. 179096f2e892SBill Paul */ 179196f2e892SBill Paul dc_acpi(dev); 179296f2e892SBill Paul 179396f2e892SBill Paul /* 179496f2e892SBill Paul * Map control/status registers. 179596f2e892SBill Paul */ 179607f65363SBill Paul pci_enable_busmaster(dev); 179775ff968cSBill Paul pci_enable_io(dev, SYS_RES_IOPORT); 179875ff968cSBill Paul pci_enable_io(dev, SYS_RES_MEMORY); 1799c48cc9ceSPeter Wemm command = pci_read_config(dev, PCIR_COMMAND, 4); 180096f2e892SBill Paul 180196f2e892SBill Paul #ifdef DC_USEIOSPACE 180296f2e892SBill Paul if (!(command & PCIM_CMD_PORTEN)) { 180396f2e892SBill Paul printf("dc%d: failed to enable I/O ports!\n", unit); 180496f2e892SBill Paul error = ENXIO; 180596f2e892SBill Paul goto fail; 180696f2e892SBill Paul } 180796f2e892SBill Paul #else 180896f2e892SBill Paul if (!(command & PCIM_CMD_MEMEN)) { 180996f2e892SBill Paul printf("dc%d: failed to enable memory mapping!\n", unit); 181096f2e892SBill Paul error = ENXIO; 181196f2e892SBill Paul goto fail; 181296f2e892SBill Paul } 181396f2e892SBill Paul #endif 181496f2e892SBill Paul 181596f2e892SBill Paul rid = DC_RID; 181696f2e892SBill Paul sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid, 181796f2e892SBill Paul 0, ~0, 1, RF_ACTIVE); 181896f2e892SBill Paul 181996f2e892SBill Paul if (sc->dc_res == NULL) { 182096f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 182196f2e892SBill Paul error = ENXIO; 182296f2e892SBill Paul goto fail; 182396f2e892SBill Paul } 182496f2e892SBill Paul 182596f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 182696f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 182796f2e892SBill Paul 182896f2e892SBill Paul /* Allocate interrupt */ 182996f2e892SBill Paul rid = 0; 183096f2e892SBill Paul sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 183196f2e892SBill Paul RF_SHAREABLE | RF_ACTIVE); 183296f2e892SBill Paul 183396f2e892SBill Paul if (sc->dc_irq == NULL) { 183496f2e892SBill Paul printf("dc%d: couldn't map interrupt\n", unit); 183596f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 183696f2e892SBill Paul error = ENXIO; 183796f2e892SBill Paul goto fail; 183896f2e892SBill Paul } 183996f2e892SBill Paul 1840b50c6312SJonathan Lemon error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | 1841b50c6312SJonathan Lemon (IS_MPSAFE ? INTR_MPSAFE : 0), 184296f2e892SBill Paul dc_intr, sc, &sc->dc_intrhand); 184396f2e892SBill Paul 184496f2e892SBill Paul if (error) { 184596f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 184696f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 184796f2e892SBill Paul printf("dc%d: couldn't set up irq\n", unit); 184896f2e892SBill Paul goto fail; 184996f2e892SBill Paul } 185096f2e892SBill Paul 185196f2e892SBill Paul /* Need this info to decide on a chip type. */ 185296f2e892SBill Paul sc->dc_info = dc_devtype(dev); 185396f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 185496f2e892SBill Paul 185596f2e892SBill Paul switch(sc->dc_info->dc_did) { 185696f2e892SBill Paul case DC_DEVICEID_21143: 185796f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 185896f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 1859042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 18605c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 18615c1cfac4SBill Paul dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 512, 0); 186296f2e892SBill Paul break; 186396f2e892SBill Paul case DC_DEVICEID_DM9100: 186496f2e892SBill Paul case DC_DEVICEID_DM9102: 186596f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1866318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE|DC_TX_INTR_ALWAYS; 1867318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_STORENFWD; 186896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 18690a46b1dcSBill Paul /* Increase the latency timer value. */ 18700a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 18710a46b1dcSBill Paul command &= 0xFFFF00FF; 18720a46b1dcSBill Paul command |= 0x00008000; 18730a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 187496f2e892SBill Paul break; 187596f2e892SBill Paul case DC_DEVICEID_AL981: 187696f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 187796f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 187896f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 187996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 188096f2e892SBill Paul break; 188196f2e892SBill Paul case DC_DEVICEID_AN985: 188241fced74SPeter Wemm case DC_DEVICEID_FE2500: 1883fa167b8eSBill Paul case DC_DEVICEID_EN2242: 188496f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 188596f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 188696f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 188796f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 188896f2e892SBill Paul break; 188996f2e892SBill Paul case DC_DEVICEID_98713: 189096f2e892SBill Paul case DC_DEVICEID_98713_CP: 189196f2e892SBill Paul if (revision < DC_REVISION_98713A) { 189296f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 189396f2e892SBill Paul } 1894318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 189596f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1896318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1897318b02fdSBill Paul } 1898318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 189996f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 190096f2e892SBill Paul break; 190196f2e892SBill Paul case DC_DEVICEID_987x5: 19029ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 190379d11e09SBill Paul /* 190479d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 190579d11e09SBill Paul * 128-bit hash table. We need to deal with these 190679d11e09SBill Paul * in the same manner as the PNIC II so that we 190779d11e09SBill Paul * get the right number of bits out of the 190879d11e09SBill Paul * CRC routine. 190979d11e09SBill Paul */ 191079d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 191179d11e09SBill Paul revision < DC_REVISION_98725) 191279d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 191396f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 191496f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 1915318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 191696f2e892SBill Paul break; 1917ead7cde9SBill Paul case DC_DEVICEID_98727: 1918ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1919ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 1920ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 1921ead7cde9SBill Paul break; 192296f2e892SBill Paul case DC_DEVICEID_82C115: 192396f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 192479d11e09SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH; 1925318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 192696f2e892SBill Paul break; 192796f2e892SBill Paul case DC_DEVICEID_82C168: 192896f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 192991cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS; 193096f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 193196f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 193296f2e892SBill Paul if (revision < DC_REVISION_82C169) 193396f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 193496f2e892SBill Paul break; 193596f2e892SBill Paul case DC_DEVICEID_AX88140A: 193696f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 193796f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG; 193896f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 193996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 194096f2e892SBill Paul break; 1941feb78939SJonathan Chen case DC_DEVICEID_X3201: 1942feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 19432dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 19442dfc960aSLuigi Rizzo DC_TX_ALIGN; 1945feb78939SJonathan Chen /* 1946feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 1947feb78939SJonathan Chen * it to obtain a double word aligned buffer. 19482dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 1949feb78939SJonathan Chen */ 1950feb78939SJonathan Chen break; 19511af8bec7SBill Paul case DC_DEVICEID_RS7112: 19521af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 19531af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 19541af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19551af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 19561af8bec7SBill Paul dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 256, 0); 19571af8bec7SBill Paul break; 195896f2e892SBill Paul default: 195996f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 196096f2e892SBill Paul sc->dc_info->dc_did); 196196f2e892SBill Paul break; 196296f2e892SBill Paul } 196396f2e892SBill Paul 196496f2e892SBill Paul /* Save the cache line size. */ 196588d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 196688d739dcSBill Paul sc->dc_cachesize = 0; 196788d739dcSBill Paul else 196888d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 196988d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 197096f2e892SBill Paul 197196f2e892SBill Paul /* Reset the adapter. */ 197296f2e892SBill Paul dc_reset(sc); 197396f2e892SBill Paul 197496f2e892SBill Paul /* Take 21143 out of snooze mode */ 1975feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 197696f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 197796f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE); 197896f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 197996f2e892SBill Paul } 198096f2e892SBill Paul 198196f2e892SBill Paul /* 198296f2e892SBill Paul * Try to learn something about the supported media. 198396f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 198496f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 198596f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 198696f2e892SBill Paul * Intel 21143. 198796f2e892SBill Paul */ 19885c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 19895c1cfac4SBill Paul dc_parse_21143_srom(sc); 19905c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 199196f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 199296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 199396f2e892SBill Paul else 199496f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 199596f2e892SBill Paul } else if (!sc->dc_pmode) 199696f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 199796f2e892SBill Paul 199896f2e892SBill Paul /* 199996f2e892SBill Paul * Get station address from the EEPROM. 200096f2e892SBill Paul */ 200196f2e892SBill Paul switch(sc->dc_type) { 200296f2e892SBill Paul case DC_TYPE_98713: 200396f2e892SBill Paul case DC_TYPE_98713A: 200496f2e892SBill Paul case DC_TYPE_987x5: 200596f2e892SBill Paul case DC_TYPE_PNICII: 200696f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 200796f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 200896f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 200996f2e892SBill Paul break; 201096f2e892SBill Paul case DC_TYPE_PNIC: 201196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 201296f2e892SBill Paul break; 201396f2e892SBill Paul case DC_TYPE_DM9102: 201496f2e892SBill Paul case DC_TYPE_21143: 201596f2e892SBill Paul case DC_TYPE_ASIX: 201696f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 201796f2e892SBill Paul break; 201896f2e892SBill Paul case DC_TYPE_AL981: 201996f2e892SBill Paul case DC_TYPE_AN985: 202096f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0); 202196f2e892SBill Paul break; 20221af8bec7SBill Paul case DC_TYPE_CONEXANT: 20231af8bec7SBill Paul bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 6); 20241af8bec7SBill Paul break; 2025feb78939SJonathan Chen case DC_TYPE_XIRCOM: 2026feb78939SJonathan Chen dc_read_eeprom(sc, (caddr_t)&eaddr, 3, 3, 0); 2027feb78939SJonathan Chen break; 202896f2e892SBill Paul default: 202996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 203096f2e892SBill Paul break; 203196f2e892SBill Paul } 203296f2e892SBill Paul 203396f2e892SBill Paul /* 203496f2e892SBill Paul * A 21143 or clone chip was detected. Inform the world. 203596f2e892SBill Paul */ 203696f2e892SBill Paul printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":"); 203796f2e892SBill Paul 203896f2e892SBill Paul sc->dc_unit = unit; 203996f2e892SBill Paul bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 204096f2e892SBill Paul 204196f2e892SBill Paul sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF, 204296f2e892SBill Paul M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0); 204396f2e892SBill Paul 204496f2e892SBill Paul if (sc->dc_ldata == NULL) { 204596f2e892SBill Paul printf("dc%d: no memory for list buffers!\n", unit); 204696f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 204796f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 204896f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 204996f2e892SBill Paul error = ENXIO; 205096f2e892SBill Paul goto fail; 205196f2e892SBill Paul } 205296f2e892SBill Paul 205396f2e892SBill Paul bzero(sc->dc_ldata, sizeof(struct dc_list_data)); 205496f2e892SBill Paul 205596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 205696f2e892SBill Paul ifp->if_softc = sc; 205796f2e892SBill Paul ifp->if_unit = unit; 205896f2e892SBill Paul ifp->if_name = "dc"; 2059feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 206096f2e892SBill Paul ifp->if_mtu = ETHERMTU; 206196f2e892SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 206296f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 206396f2e892SBill Paul ifp->if_output = ether_output; 206496f2e892SBill Paul ifp->if_start = dc_start; 206596f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 206696f2e892SBill Paul ifp->if_init = dc_init; 206796f2e892SBill Paul ifp->if_baudrate = 10000000; 206896f2e892SBill Paul ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1; 206996f2e892SBill Paul 207096f2e892SBill Paul /* 20715c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 20725c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 20735c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 20745c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 20755c1cfac4SBill Paul * driver instead. 207696f2e892SBill Paul */ 20775c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 20785c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 20795c1cfac4SBill Paul tmp = sc->dc_pmode; 20805c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 20815c1cfac4SBill Paul } 20825c1cfac4SBill Paul 208396f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 208496f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 208596f2e892SBill Paul 208696f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 20875c1cfac4SBill Paul sc->dc_pmode = tmp; 20885c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 208996f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2090042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 209196f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 209296f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 209378999dd1SBill Paul /* 209478999dd1SBill Paul * For non-MII cards, we need to have the 21143 209578999dd1SBill Paul * drive the LEDs. Except there are some systems 209678999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 209778999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 209878999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 209978999dd1SBill Paul */ 210078999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 210178999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 210296f2e892SBill Paul error = 0; 210396f2e892SBill Paul } 210496f2e892SBill Paul 210596f2e892SBill Paul if (error) { 210696f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 210796f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 210896f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 210996f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 211096f2e892SBill Paul error = ENXIO; 211196f2e892SBill Paul goto fail; 211296f2e892SBill Paul } 211396f2e892SBill Paul 2114feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 2115feb78939SJonathan Chen /* 2116feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 2117feb78939SJonathan Chen * can talk to the MII. 2118feb78939SJonathan Chen */ 2119feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 2120feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2121feb78939SJonathan Chen DELAY(10); 2122feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 2123feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2124feb78939SJonathan Chen DELAY(10); 2125feb78939SJonathan Chen } 2126feb78939SJonathan Chen 212796f2e892SBill Paul /* 212821b8ebd9SArchie Cobbs * Call MI attach routine. 212996f2e892SBill Paul */ 213021b8ebd9SArchie Cobbs ether_ifattach(ifp, ETHER_BPF_SUPPORTED); 2131db40c1aeSDoug Ambrisko 2132db40c1aeSDoug Ambrisko /* 2133db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2134db40c1aeSDoug Ambrisko */ 2135db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 2136db40c1aeSDoug Ambrisko 2137b50c6312SJonathan Lemon callout_init(&sc->dc_stat_ch, IS_MPSAFE); 213896f2e892SBill Paul 21395c1cfac4SBill Paul #ifdef SRM_MEDIA 2140510a809eSMike Smith sc->dc_srm_media = 0; 2141510a809eSMike Smith 2142510a809eSMike Smith /* Remember the SRM console media setting */ 2143510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2144510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2145510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE); 2146510a809eSMike Smith switch ((command >> 8) & 0xff) { 2147510a809eSMike Smith case 3: 2148510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2149510a809eSMike Smith break; 2150510a809eSMike Smith case 4: 2151510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2152510a809eSMike Smith break; 2153510a809eSMike Smith case 5: 2154510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2155510a809eSMike Smith break; 2156510a809eSMike Smith case 6: 2157510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2158510a809eSMike Smith break; 2159510a809eSMike Smith } 2160510a809eSMike Smith if (sc->dc_srm_media) 2161510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2162510a809eSMike Smith } 2163510a809eSMike Smith #endif 2164510a809eSMike Smith 2165d1ce9105SBill Paul DC_UNLOCK(sc); 2166d1ce9105SBill Paul return(0); 2167510a809eSMike Smith 216896f2e892SBill Paul fail: 2169d1ce9105SBill Paul DC_UNLOCK(sc); 2170d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 217196f2e892SBill Paul return(error); 217296f2e892SBill Paul } 217396f2e892SBill Paul 217496f2e892SBill Paul static int dc_detach(dev) 217596f2e892SBill Paul device_t dev; 217696f2e892SBill Paul { 217796f2e892SBill Paul struct dc_softc *sc; 217896f2e892SBill Paul struct ifnet *ifp; 21795c1cfac4SBill Paul struct dc_mediainfo *m; 218096f2e892SBill Paul 218196f2e892SBill Paul sc = device_get_softc(dev); 2182d1ce9105SBill Paul 2183d1ce9105SBill Paul DC_LOCK(sc); 2184d1ce9105SBill Paul 218596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 218696f2e892SBill Paul 218796f2e892SBill Paul dc_stop(sc); 218821b8ebd9SArchie Cobbs ether_ifdetach(ifp, ETHER_BPF_SUPPORTED); 218996f2e892SBill Paul 219096f2e892SBill Paul bus_generic_detach(dev); 219196f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 219296f2e892SBill Paul 219396f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 219496f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 219596f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 219696f2e892SBill Paul 219796f2e892SBill Paul contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF); 219896f2e892SBill Paul if (sc->dc_pnic_rx_buf != NULL) 219996f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 220096f2e892SBill Paul 22015c1cfac4SBill Paul while(sc->dc_mi != NULL) { 22025c1cfac4SBill Paul m = sc->dc_mi->dc_next; 22035c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 22045c1cfac4SBill Paul sc->dc_mi = m; 22055c1cfac4SBill Paul } 22065c1cfac4SBill Paul 2207d1ce9105SBill Paul DC_UNLOCK(sc); 2208d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 220996f2e892SBill Paul 221096f2e892SBill Paul return(0); 221196f2e892SBill Paul } 221296f2e892SBill Paul 221396f2e892SBill Paul /* 221496f2e892SBill Paul * Initialize the transmit descriptors. 221596f2e892SBill Paul */ 221696f2e892SBill Paul static int dc_list_tx_init(sc) 221796f2e892SBill Paul struct dc_softc *sc; 221896f2e892SBill Paul { 221996f2e892SBill Paul struct dc_chain_data *cd; 222096f2e892SBill Paul struct dc_list_data *ld; 222101faf54bSLuigi Rizzo int i, nexti; 222296f2e892SBill Paul 222396f2e892SBill Paul cd = &sc->dc_cdata; 222496f2e892SBill Paul ld = sc->dc_ldata; 222596f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 222601faf54bSLuigi Rizzo nexti = (i == (DC_TX_LIST_CNT - 1)) ? 0 : i+1; 222701faf54bSLuigi Rizzo ld->dc_tx_list[i].dc_next = vtophys(&ld->dc_tx_list[nexti]); 222896f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 222996f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 223096f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 223196f2e892SBill Paul } 223296f2e892SBill Paul 223396f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 223496f2e892SBill Paul 223596f2e892SBill Paul return(0); 223696f2e892SBill Paul } 223796f2e892SBill Paul 223896f2e892SBill Paul 223996f2e892SBill Paul /* 224096f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 224196f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 224296f2e892SBill Paul * points back to the first. 224396f2e892SBill Paul */ 224496f2e892SBill Paul static int dc_list_rx_init(sc) 224596f2e892SBill Paul struct dc_softc *sc; 224696f2e892SBill Paul { 224796f2e892SBill Paul struct dc_chain_data *cd; 224896f2e892SBill Paul struct dc_list_data *ld; 224901faf54bSLuigi Rizzo int i, nexti; 225096f2e892SBill Paul 225196f2e892SBill Paul cd = &sc->dc_cdata; 225296f2e892SBill Paul ld = sc->dc_ldata; 225396f2e892SBill Paul 225496f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 225596f2e892SBill Paul if (dc_newbuf(sc, i, NULL) == ENOBUFS) 225696f2e892SBill Paul return(ENOBUFS); 225701faf54bSLuigi Rizzo nexti = (i == (DC_RX_LIST_CNT - 1)) ? 0 : i+1; 225801faf54bSLuigi Rizzo ld->dc_rx_list[i].dc_next = vtophys(&ld->dc_rx_list[nexti]); 225996f2e892SBill Paul } 226096f2e892SBill Paul 226196f2e892SBill Paul cd->dc_rx_prod = 0; 226296f2e892SBill Paul 226396f2e892SBill Paul return(0); 226496f2e892SBill Paul } 226596f2e892SBill Paul 226696f2e892SBill Paul /* 226796f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 226896f2e892SBill Paul */ 226996f2e892SBill Paul static int dc_newbuf(sc, i, m) 227096f2e892SBill Paul struct dc_softc *sc; 227196f2e892SBill Paul int i; 227296f2e892SBill Paul struct mbuf *m; 227396f2e892SBill Paul { 227496f2e892SBill Paul struct mbuf *m_new = NULL; 227596f2e892SBill Paul struct dc_desc *c; 227696f2e892SBill Paul 227796f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 227896f2e892SBill Paul 227996f2e892SBill Paul if (m == NULL) { 228096f2e892SBill Paul MGETHDR(m_new, M_DONTWAIT, MT_DATA); 228140129585SLuigi Rizzo if (m_new == NULL) 228296f2e892SBill Paul return(ENOBUFS); 228396f2e892SBill Paul 228496f2e892SBill Paul MCLGET(m_new, M_DONTWAIT); 228596f2e892SBill Paul if (!(m_new->m_flags & M_EXT)) { 228696f2e892SBill Paul m_freem(m_new); 228796f2e892SBill Paul return(ENOBUFS); 228896f2e892SBill Paul } 228996f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 229096f2e892SBill Paul } else { 229196f2e892SBill Paul m_new = m; 229296f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 229396f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 229496f2e892SBill Paul } 229596f2e892SBill Paul 229696f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 229796f2e892SBill Paul 229896f2e892SBill Paul /* 229996f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 230096f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 230196f2e892SBill Paul * 82c169 chips. 230296f2e892SBill Paul */ 230396f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 230496f2e892SBill Paul bzero((char *)mtod(m_new, char *), m_new->m_len); 230596f2e892SBill Paul 230696f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 230796f2e892SBill Paul c->dc_data = vtophys(mtod(m_new, caddr_t)); 230896f2e892SBill Paul c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN; 230996f2e892SBill Paul c->dc_status = DC_RXSTAT_OWN; 231096f2e892SBill Paul 231196f2e892SBill Paul return(0); 231296f2e892SBill Paul } 231396f2e892SBill Paul 231496f2e892SBill Paul /* 231596f2e892SBill Paul * Grrrrr. 231696f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 231796f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 231896f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 231996f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 232096f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 232196f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 232296f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 232396f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 232496f2e892SBill Paul * 232596f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 232696f2e892SBill Paul * Here's what we know: 232796f2e892SBill Paul * 232896f2e892SBill Paul * - We know there will always be somewhere between one and three extra 232996f2e892SBill Paul * descriptors uploaded. 233096f2e892SBill Paul * 233196f2e892SBill Paul * - We know the desired received frame will always be at the end of the 233296f2e892SBill Paul * total data upload. 233396f2e892SBill Paul * 233496f2e892SBill Paul * - We know the size of the desired received frame because it will be 233596f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 233696f2e892SBill Paul * 233796f2e892SBill Paul * Here's what we do: 233896f2e892SBill Paul * 233996f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 234096f2e892SBill Paul * This means that we know that the buffer contents should be all 234196f2e892SBill Paul * zeros, except for data uploaded by the chip. 234296f2e892SBill Paul * 234396f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 234496f2e892SBill Paul * ethernet CRC at the end. 234596f2e892SBill Paul * 234696f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 234796f2e892SBill Paul * 234896f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 234996f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 235096f2e892SBill Paul * This is the end of the received frame. We know we will encounter 235196f2e892SBill Paul * some data at the end of the frame because the CRC will always be 235296f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 235396f2e892SBill Paul * we won't be fooled. 235496f2e892SBill Paul * 235596f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 235696f2e892SBill Paul * that value from the current pointer location. This brings us 235796f2e892SBill Paul * to the start of the actual received packet. 235896f2e892SBill Paul * 235996f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 236096f2e892SBill Paul * frame length. 236196f2e892SBill Paul * 236296f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 236396f2e892SBill Paul * the time. 236496f2e892SBill Paul */ 236596f2e892SBill Paul 236696f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG) 236796f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx) 236896f2e892SBill Paul struct dc_softc *sc; 236996f2e892SBill Paul int idx; 237096f2e892SBill Paul { 237196f2e892SBill Paul struct dc_desc *cur_rx; 237296f2e892SBill Paul struct dc_desc *c = NULL; 237396f2e892SBill Paul struct mbuf *m = NULL; 237496f2e892SBill Paul unsigned char *ptr; 237596f2e892SBill Paul int i, total_len; 237696f2e892SBill Paul u_int32_t rxstat = 0; 237796f2e892SBill Paul 237896f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 237996f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 238096f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 238196f2e892SBill Paul bzero(ptr, sizeof(DC_RXLEN * 5)); 238296f2e892SBill Paul 238396f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 238496f2e892SBill Paul while (1) { 238596f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 238696f2e892SBill Paul rxstat = c->dc_status; 238796f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 238896f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 238996f2e892SBill Paul ptr += DC_RXLEN; 239096f2e892SBill Paul /* If this is the last buffer, break out. */ 239196f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 239296f2e892SBill Paul break; 239396f2e892SBill Paul dc_newbuf(sc, i, m); 239496f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 239596f2e892SBill Paul } 239696f2e892SBill Paul 239796f2e892SBill Paul /* Find the length of the actual receive frame. */ 239896f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 239996f2e892SBill Paul 240096f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 240196f2e892SBill Paul while(*ptr == 0x00) 240296f2e892SBill Paul ptr--; 240396f2e892SBill Paul 240496f2e892SBill Paul /* Round off. */ 240596f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 240696f2e892SBill Paul ptr -= 1; 240796f2e892SBill Paul 240896f2e892SBill Paul /* Now find the start of the frame. */ 240996f2e892SBill Paul ptr -= total_len; 241096f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 241196f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 241296f2e892SBill Paul 241396f2e892SBill Paul /* 241496f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 241596f2e892SBill Paul * the status word to make it look like a successful 241696f2e892SBill Paul * frame reception. 241796f2e892SBill Paul */ 241896f2e892SBill Paul dc_newbuf(sc, i, m); 241996f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 242096f2e892SBill Paul cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG; 242196f2e892SBill Paul 242296f2e892SBill Paul return; 242396f2e892SBill Paul } 242496f2e892SBill Paul 242596f2e892SBill Paul /* 242673bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 242773bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 242873bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 242973bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 243073bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 243173bf949cSBill Paul * process the RX ring. This routine may need to be called more than 243273bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 243373bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 243473bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 243573bf949cSBill Paul */ 243673bf949cSBill Paul static int dc_rx_resync(sc) 243773bf949cSBill Paul struct dc_softc *sc; 243873bf949cSBill Paul { 243973bf949cSBill Paul int i, pos; 244073bf949cSBill Paul struct dc_desc *cur_rx; 244173bf949cSBill Paul 244273bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 244373bf949cSBill Paul 244473bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 244573bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 244673bf949cSBill Paul if (!(cur_rx->dc_status & DC_RXSTAT_OWN)) 244773bf949cSBill Paul break; 244873bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 244973bf949cSBill Paul } 245073bf949cSBill Paul 245173bf949cSBill Paul /* If the ring really is empty, then just return. */ 245273bf949cSBill Paul if (i == DC_RX_LIST_CNT) 245373bf949cSBill Paul return(0); 245473bf949cSBill Paul 245573bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 245673bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 245773bf949cSBill Paul 245873bf949cSBill Paul return(EAGAIN); 245973bf949cSBill Paul } 246073bf949cSBill Paul 246173bf949cSBill Paul /* 246296f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 246396f2e892SBill Paul * the higher level protocols. 246496f2e892SBill Paul */ 246596f2e892SBill Paul static void dc_rxeof(sc) 246696f2e892SBill Paul struct dc_softc *sc; 246796f2e892SBill Paul { 246896f2e892SBill Paul struct ether_header *eh; 246996f2e892SBill Paul struct mbuf *m; 247096f2e892SBill Paul struct ifnet *ifp; 247196f2e892SBill Paul struct dc_desc *cur_rx; 247296f2e892SBill Paul int i, total_len = 0; 247396f2e892SBill Paul u_int32_t rxstat; 247496f2e892SBill Paul 247596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 247696f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 247796f2e892SBill Paul 247896f2e892SBill Paul while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) { 247996f2e892SBill Paul 2480e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 2481e4fc250cSLuigi Rizzo if (ifp->if_ipending & IFF_POLLING) { 2482e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2483e4fc250cSLuigi Rizzo break; 2484e4fc250cSLuigi Rizzo sc->rxcycles--; 2485e4fc250cSLuigi Rizzo } 2486e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 248796f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 248896f2e892SBill Paul rxstat = cur_rx->dc_status; 248996f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 249096f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 249196f2e892SBill Paul 249296f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 249396f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 249496f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 249596f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 249696f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 249796f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 249896f2e892SBill Paul continue; 249996f2e892SBill Paul } 250096f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 250196f2e892SBill Paul rxstat = cur_rx->dc_status; 250296f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 250396f2e892SBill Paul } 250496f2e892SBill Paul } 250596f2e892SBill Paul 250696f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 250796f2e892SBill Paul 250896f2e892SBill Paul /* 250996f2e892SBill Paul * If an error occurs, update stats, clear the 251096f2e892SBill Paul * status word and leave the mbuf cluster in place: 251196f2e892SBill Paul * it should simply get re-used next time this descriptor 2512db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 2513db40c1aeSDoug Ambrisko * frames as errors since they could be vlans 251496f2e892SBill Paul */ 2515db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)){ 2516db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2517db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2518db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2519db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 252096f2e892SBill Paul ifp->if_ierrors++; 252196f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 252296f2e892SBill Paul ifp->if_collisions++; 252396f2e892SBill Paul dc_newbuf(sc, i, m); 252496f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 252596f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 252696f2e892SBill Paul continue; 252796f2e892SBill Paul } else { 252896f2e892SBill Paul dc_init(sc); 252996f2e892SBill Paul return; 253096f2e892SBill Paul } 253196f2e892SBill Paul } 2532db40c1aeSDoug Ambrisko } 253396f2e892SBill Paul 253496f2e892SBill Paul /* No errors; receive the packet. */ 253596f2e892SBill Paul total_len -= ETHER_CRC_LEN; 253601faf54bSLuigi Rizzo #ifdef __i386__ 253701faf54bSLuigi Rizzo /* 253801faf54bSLuigi Rizzo * On the x86 we do not have alignment problems, so try to 253901faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 254001faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 254101faf54bSLuigi Rizzo * copy done in m_devget(). 254201faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 254301faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 254401faf54bSLuigi Rizzo * existing buffer in the receive ring. 254501faf54bSLuigi Rizzo */ 254601faf54bSLuigi Rizzo if (dc_quick && dc_newbuf(sc, i, NULL) == 0) { 254701faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 254801faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 254901faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 255001faf54bSLuigi Rizzo } else 255101faf54bSLuigi Rizzo #endif 255201faf54bSLuigi Rizzo { 255301faf54bSLuigi Rizzo struct mbuf *m0; 255496f2e892SBill Paul 255501faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 255601faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 255796f2e892SBill Paul dc_newbuf(sc, i, m); 255896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 255996f2e892SBill Paul if (m0 == NULL) { 256096f2e892SBill Paul ifp->if_ierrors++; 256196f2e892SBill Paul continue; 256296f2e892SBill Paul } 256396f2e892SBill Paul m = m0; 256401faf54bSLuigi Rizzo } 256596f2e892SBill Paul 256696f2e892SBill Paul ifp->if_ipackets++; 256796f2e892SBill Paul eh = mtod(m, struct ether_header *); 256896f2e892SBill Paul 256996f2e892SBill Paul /* Remove header from mbuf and pass it on. */ 257096f2e892SBill Paul m_adj(m, sizeof(struct ether_header)); 257196f2e892SBill Paul ether_input(ifp, eh, m); 257296f2e892SBill Paul } 257396f2e892SBill Paul 257496f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 257596f2e892SBill Paul } 257696f2e892SBill Paul 257796f2e892SBill Paul /* 257896f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 257996f2e892SBill Paul * the list buffers. 258096f2e892SBill Paul */ 258196f2e892SBill Paul 258296f2e892SBill Paul static void dc_txeof(sc) 258396f2e892SBill Paul struct dc_softc *sc; 258496f2e892SBill Paul { 258596f2e892SBill Paul struct dc_desc *cur_tx = NULL; 258696f2e892SBill Paul struct ifnet *ifp; 258796f2e892SBill Paul int idx; 258896f2e892SBill Paul 258996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 259096f2e892SBill Paul 259196f2e892SBill Paul /* Clear the timeout timer. */ 259296f2e892SBill Paul ifp->if_timer = 0; 259396f2e892SBill Paul 259496f2e892SBill Paul /* 259596f2e892SBill Paul * Go through our tx list and free mbufs for those 259696f2e892SBill Paul * frames that have been transmitted. 259796f2e892SBill Paul */ 259896f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 259996f2e892SBill Paul while(idx != sc->dc_cdata.dc_tx_prod) { 260096f2e892SBill Paul u_int32_t txstat; 260196f2e892SBill Paul 260296f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 260396f2e892SBill Paul txstat = cur_tx->dc_status; 260496f2e892SBill Paul 260596f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 260696f2e892SBill Paul break; 260796f2e892SBill Paul 260896f2e892SBill Paul if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) || 260996f2e892SBill Paul cur_tx->dc_ctl & DC_TXCTL_SETUP) { 261096f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 261196f2e892SBill Paul if (cur_tx->dc_ctl & DC_TXCTL_SETUP) { 261296f2e892SBill Paul /* 261396f2e892SBill Paul * Yes, the PNIC is so brain damaged 261496f2e892SBill Paul * that it will sometimes generate a TX 261596f2e892SBill Paul * underrun error while DMAing the RX 261696f2e892SBill Paul * filter setup frame. If we detect this, 261796f2e892SBill Paul * we have to send the setup frame again, 261896f2e892SBill Paul * or else the filter won't be programmed 261996f2e892SBill Paul * correctly. 262096f2e892SBill Paul */ 262196f2e892SBill Paul if (DC_IS_PNIC(sc)) { 262296f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 262396f2e892SBill Paul dc_setfilt(sc); 262496f2e892SBill Paul } 262596f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 262696f2e892SBill Paul } 262796f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 262896f2e892SBill Paul continue; 262996f2e892SBill Paul } 263096f2e892SBill Paul 263129a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2632feb78939SJonathan Chen /* 2633feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2634feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 263529a2220aSBill Paul * even when the carrier is there. wtf?!? 263629a2220aSBill Paul * Who knows, but Conexant chips have the 263729a2220aSBill Paul * same problem. Maybe they took lessons 263829a2220aSBill Paul * from Xircom. 263929a2220aSBill Paul */ 2640feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2641feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2642feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM| 2643feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2644feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2645feb78939SJonathan Chen } else { 264696f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 264796f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 264896f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM| 264996f2e892SBill Paul DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST))) 265096f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2651feb78939SJonathan Chen } 265296f2e892SBill Paul 265396f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 265496f2e892SBill Paul ifp->if_oerrors++; 265596f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 265696f2e892SBill Paul ifp->if_collisions++; 265796f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 265896f2e892SBill Paul ifp->if_collisions++; 265996f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 266096f2e892SBill Paul dc_init(sc); 266196f2e892SBill Paul return; 266296f2e892SBill Paul } 266396f2e892SBill Paul } 266496f2e892SBill Paul 266596f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 266696f2e892SBill Paul 266796f2e892SBill Paul ifp->if_opackets++; 266896f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 266996f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 267096f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 267196f2e892SBill Paul } 267296f2e892SBill Paul 267396f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 267496f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 267596f2e892SBill Paul } 267696f2e892SBill Paul 267796f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 267896f2e892SBill Paul if (cur_tx != NULL) 267996f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 268096f2e892SBill Paul 268196f2e892SBill Paul return; 268296f2e892SBill Paul } 268396f2e892SBill Paul 268496f2e892SBill Paul static void dc_tick(xsc) 268596f2e892SBill Paul void *xsc; 268696f2e892SBill Paul { 268796f2e892SBill Paul struct dc_softc *sc; 268896f2e892SBill Paul struct mii_data *mii; 268996f2e892SBill Paul struct ifnet *ifp; 269096f2e892SBill Paul u_int32_t r; 269196f2e892SBill Paul 269296f2e892SBill Paul sc = xsc; 2693d1ce9105SBill Paul DC_LOCK(sc); 269496f2e892SBill Paul ifp = &sc->arpcom.ac_if; 269596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 269696f2e892SBill Paul 269796f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2698318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2699318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2700318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2701318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 270296f2e892SBill Paul sc->dc_link = 0; 2703318b02fdSBill Paul mii_mediachg(mii); 2704318b02fdSBill Paul } 2705318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2706318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2707318b02fdSBill Paul sc->dc_link = 0; 2708318b02fdSBill Paul mii_mediachg(mii); 2709318b02fdSBill Paul } 2710d675147eSBill Paul if (sc->dc_link == 0) 271196f2e892SBill Paul mii_tick(mii); 271296f2e892SBill Paul } else { 2713318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 271496f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2715042c8f6eSBill Paul sc->dc_cdata.dc_tx_cnt == 0) 271696f2e892SBill Paul mii_tick(mii); 2717042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2718042c8f6eSBill Paul sc->dc_link = 0; 271996f2e892SBill Paul } 272096f2e892SBill Paul } else 272196f2e892SBill Paul mii_tick(mii); 272296f2e892SBill Paul 272396f2e892SBill Paul /* 272496f2e892SBill Paul * When the init routine completes, we expect to be able to send 272596f2e892SBill Paul * packets right away, and in fact the network code will send a 272696f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 272796f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 272896f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 272996f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 273096f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 273196f2e892SBill Paul * we can't just pause in the init routine while waiting for the 273296f2e892SBill Paul * PHY to come ready since that would bring the whole system to 273396f2e892SBill Paul * a screeching halt for several seconds. 273496f2e892SBill Paul * 273596f2e892SBill Paul * What we do here is prevent the TX start routine from sending 273696f2e892SBill Paul * any packets until a link has been established. After the 273796f2e892SBill Paul * interface has been initialized, the tick routine will poll 273896f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 273996f2e892SBill Paul * that time, packets will stay in the send queue, and once the 274096f2e892SBill Paul * link comes up, they will be flushed out to the wire. 274196f2e892SBill Paul */ 2742cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 274396f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 274496f2e892SBill Paul sc->dc_link++; 274596f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 274696f2e892SBill Paul dc_start(ifp); 274796f2e892SBill Paul } 274896f2e892SBill Paul 2749318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 2750b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 2751318b02fdSBill Paul else 2752b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 275396f2e892SBill Paul 2754d1ce9105SBill Paul DC_UNLOCK(sc); 275596f2e892SBill Paul 275696f2e892SBill Paul return; 275796f2e892SBill Paul } 275896f2e892SBill Paul 2759d467c136SBill Paul /* 2760d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 2761d467c136SBill Paul * or switch to store and forward mode if we have to. 2762d467c136SBill Paul */ 2763d467c136SBill Paul static void dc_tx_underrun(sc) 2764d467c136SBill Paul struct dc_softc *sc; 2765d467c136SBill Paul { 2766d467c136SBill Paul u_int32_t isr; 2767d467c136SBill Paul int i; 2768d467c136SBill Paul 2769d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 2770d467c136SBill Paul dc_init(sc); 2771d467c136SBill Paul 2772d467c136SBill Paul if (DC_IS_INTEL(sc)) { 2773d467c136SBill Paul /* 2774d467c136SBill Paul * The real 21143 requires that the transmitter be idle 2775d467c136SBill Paul * in order to change the transmit threshold or store 2776d467c136SBill Paul * and forward state. 2777d467c136SBill Paul */ 2778d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2779d467c136SBill Paul 2780d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 2781d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 2782d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 2783d467c136SBill Paul break; 2784d467c136SBill Paul DELAY(10); 2785d467c136SBill Paul } 2786d467c136SBill Paul if (i == DC_TIMEOUT) { 2787d467c136SBill Paul printf("dc%d: failed to force tx to idle state\n", 2788d467c136SBill Paul sc->dc_unit); 2789d467c136SBill Paul dc_init(sc); 2790d467c136SBill Paul } 2791d467c136SBill Paul } 2792d467c136SBill Paul 2793d467c136SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 2794d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 2795d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 2796d467c136SBill Paul printf("using store and forward mode\n"); 2797d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 2798d467c136SBill Paul } else { 2799d467c136SBill Paul printf("increasing TX threshold\n"); 2800d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 2801d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 2802d467c136SBill Paul } 2803d467c136SBill Paul 2804d467c136SBill Paul if (DC_IS_INTEL(sc)) 2805d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2806d467c136SBill Paul 2807d467c136SBill Paul return; 2808d467c136SBill Paul } 2809d467c136SBill Paul 2810e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 2811e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 2812e4fc250cSLuigi Rizzo 2813e4fc250cSLuigi Rizzo static void 2814e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 2815e4fc250cSLuigi Rizzo { 2816e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 2817e4fc250cSLuigi Rizzo 2818e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 2819e4fc250cSLuigi Rizzo /* Re-enable interrupts. */ 2820e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 2821e4fc250cSLuigi Rizzo return; 2822e4fc250cSLuigi Rizzo } 2823e4fc250cSLuigi Rizzo sc->rxcycles = count; 2824e4fc250cSLuigi Rizzo dc_rxeof(sc); 2825e4fc250cSLuigi Rizzo dc_txeof(sc); 2826e4fc250cSLuigi Rizzo if (ifp->if_snd.ifq_head != NULL && !(ifp->if_flags & IFF_OACTIVE)) 2827e4fc250cSLuigi Rizzo dc_start(ifp); 2828e4fc250cSLuigi Rizzo 2829e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2830e4fc250cSLuigi Rizzo u_int32_t status; 2831e4fc250cSLuigi Rizzo 2832e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 2833e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF| 2834e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF|DC_ISR_TX_IDLE|DC_ISR_TX_UNDERRUN| 2835e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 2836e4fc250cSLuigi Rizzo if (!status) 2837e4fc250cSLuigi Rizzo return; 2838e4fc250cSLuigi Rizzo /* ack what we have */ 2839e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 2840e4fc250cSLuigi Rizzo 2841e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF)) { 2842e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 2843e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 2844e4fc250cSLuigi Rizzo 2845e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 2846e4fc250cSLuigi Rizzo dc_rxeof(sc); 2847e4fc250cSLuigi Rizzo } 2848e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 2849e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 2850e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 2851e4fc250cSLuigi Rizzo 2852e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 2853e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 2854e4fc250cSLuigi Rizzo 2855e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 2856e4fc250cSLuigi Rizzo printf("dc_poll: dc%d bus error\n", sc->dc_unit); 2857e4fc250cSLuigi Rizzo dc_reset(sc); 2858e4fc250cSLuigi Rizzo dc_init(sc); 2859e4fc250cSLuigi Rizzo } 2860e4fc250cSLuigi Rizzo } 2861e4fc250cSLuigi Rizzo } 2862e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 2863e4fc250cSLuigi Rizzo 286496f2e892SBill Paul static void dc_intr(arg) 286596f2e892SBill Paul void *arg; 286696f2e892SBill Paul { 286796f2e892SBill Paul struct dc_softc *sc; 286896f2e892SBill Paul struct ifnet *ifp; 286996f2e892SBill Paul u_int32_t status; 287096f2e892SBill Paul 287196f2e892SBill Paul sc = arg; 2872d2a1864bSWarner Losh 2873d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 2874d2a1864bSWarner Losh return; 2875d2a1864bSWarner Losh 2876d1ce9105SBill Paul DC_LOCK(sc); 287796f2e892SBill Paul ifp = &sc->arpcom.ac_if; 2878e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 2879e4fc250cSLuigi Rizzo if (ifp->if_ipending & IFF_POLLING) 2880e4fc250cSLuigi Rizzo goto done; 2881e4fc250cSLuigi Rizzo if (ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */ 2882e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 2883e4fc250cSLuigi Rizzo goto done; 2884e4fc250cSLuigi Rizzo } 2885e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 288696f2e892SBill Paul 2887d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 288896f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 288996f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 289096f2e892SBill Paul dc_stop(sc); 2891d1ce9105SBill Paul DC_UNLOCK(sc); 289296f2e892SBill Paul return; 289396f2e892SBill Paul } 289496f2e892SBill Paul 289596f2e892SBill Paul /* Disable interrupts. */ 289696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 289796f2e892SBill Paul 2898feb78939SJonathan Chen while(((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 2899feb78939SJonathan Chen && status != 0xFFFFFFFF) { 290096f2e892SBill Paul 290196f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 290296f2e892SBill Paul 290373bf949cSBill Paul if (status & DC_ISR_RX_OK) { 290473bf949cSBill Paul int curpkts; 290573bf949cSBill Paul curpkts = ifp->if_ipackets; 290696f2e892SBill Paul dc_rxeof(sc); 290773bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 290873bf949cSBill Paul while(dc_rx_resync(sc)) 290973bf949cSBill Paul dc_rxeof(sc); 291073bf949cSBill Paul } 291173bf949cSBill Paul } 291296f2e892SBill Paul 291396f2e892SBill Paul if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF)) 291496f2e892SBill Paul dc_txeof(sc); 291596f2e892SBill Paul 291696f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 291796f2e892SBill Paul dc_txeof(sc); 291896f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 291996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 292096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 292196f2e892SBill Paul } 292296f2e892SBill Paul } 292396f2e892SBill Paul 2924d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 2925d467c136SBill Paul dc_tx_underrun(sc); 292696f2e892SBill Paul 292796f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 292873bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 292973bf949cSBill Paul int curpkts; 293073bf949cSBill Paul curpkts = ifp->if_ipackets; 293196f2e892SBill Paul dc_rxeof(sc); 293273bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 293373bf949cSBill Paul while(dc_rx_resync(sc)) 293473bf949cSBill Paul dc_rxeof(sc); 293573bf949cSBill Paul } 293673bf949cSBill Paul } 293796f2e892SBill Paul 293896f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 293996f2e892SBill Paul dc_reset(sc); 294096f2e892SBill Paul dc_init(sc); 294196f2e892SBill Paul } 294296f2e892SBill Paul } 294396f2e892SBill Paul 294496f2e892SBill Paul /* Re-enable interrupts. */ 294596f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 294696f2e892SBill Paul 294796f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 294896f2e892SBill Paul dc_start(ifp); 294996f2e892SBill Paul 2950d9700bb5SBill Paul #ifdef DEVICE_POLLING 2951e4fc250cSLuigi Rizzo done: 2952d9700bb5SBill Paul #endif /* DEVICE_POLLING */ 2953d9700bb5SBill Paul 2954d1ce9105SBill Paul DC_UNLOCK(sc); 2955d1ce9105SBill Paul 295696f2e892SBill Paul return; 295796f2e892SBill Paul } 295896f2e892SBill Paul 295996f2e892SBill Paul /* 296096f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 296196f2e892SBill Paul * pointers to the fragment pointers. 296296f2e892SBill Paul */ 296396f2e892SBill Paul static int dc_encap(sc, m_head, txidx) 296496f2e892SBill Paul struct dc_softc *sc; 296596f2e892SBill Paul struct mbuf *m_head; 296696f2e892SBill Paul u_int32_t *txidx; 296796f2e892SBill Paul { 296896f2e892SBill Paul struct dc_desc *f = NULL; 296996f2e892SBill Paul struct mbuf *m; 297096f2e892SBill Paul int frag, cur, cnt = 0; 297196f2e892SBill Paul 297296f2e892SBill Paul /* 297396f2e892SBill Paul * Start packing the mbufs in this chain into 297496f2e892SBill Paul * the fragment pointers. Stop when we run out 297596f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 297696f2e892SBill Paul */ 297796f2e892SBill Paul m = m_head; 297896f2e892SBill Paul cur = frag = *txidx; 297996f2e892SBill Paul 298096f2e892SBill Paul for (m = m_head; m != NULL; m = m->m_next) { 298196f2e892SBill Paul if (m->m_len != 0) { 298296f2e892SBill Paul if (sc->dc_flags & DC_TX_ADMTEK_WAR) { 298396f2e892SBill Paul if (*txidx != sc->dc_cdata.dc_tx_prod && 298496f2e892SBill Paul frag == (DC_TX_LIST_CNT - 1)) 298596f2e892SBill Paul return(ENOBUFS); 298696f2e892SBill Paul } 298796f2e892SBill Paul if ((DC_TX_LIST_CNT - 298896f2e892SBill Paul (sc->dc_cdata.dc_tx_cnt + cnt)) < 5) 298996f2e892SBill Paul return(ENOBUFS); 299096f2e892SBill Paul 299196f2e892SBill Paul f = &sc->dc_ldata->dc_tx_list[frag]; 299296f2e892SBill Paul f->dc_ctl = DC_TXCTL_TLINK | m->m_len; 299396f2e892SBill Paul if (cnt == 0) { 299496f2e892SBill Paul f->dc_status = 0; 299596f2e892SBill Paul f->dc_ctl |= DC_TXCTL_FIRSTFRAG; 299696f2e892SBill Paul } else 299796f2e892SBill Paul f->dc_status = DC_TXSTAT_OWN; 299896f2e892SBill Paul f->dc_data = vtophys(mtod(m, vm_offset_t)); 299996f2e892SBill Paul cur = frag; 300096f2e892SBill Paul DC_INC(frag, DC_TX_LIST_CNT); 300196f2e892SBill Paul cnt++; 300296f2e892SBill Paul } 300396f2e892SBill Paul } 300496f2e892SBill Paul 300596f2e892SBill Paul if (m != NULL) 300696f2e892SBill Paul return(ENOBUFS); 300796f2e892SBill Paul 300896f2e892SBill Paul sc->dc_cdata.dc_tx_cnt += cnt; 300996f2e892SBill Paul sc->dc_cdata.dc_tx_chain[cur] = m_head; 301096f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG; 301196f2e892SBill Paul if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 301296f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT; 301391cc2adbSBill Paul if (sc->dc_flags & DC_TX_INTR_ALWAYS) 301491cc2adbSBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 301596f2e892SBill Paul if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 301696f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 301796f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN; 301896f2e892SBill Paul *txidx = frag; 301996f2e892SBill Paul 302096f2e892SBill Paul return(0); 302196f2e892SBill Paul } 302296f2e892SBill Paul 302396f2e892SBill Paul /* 3024fda39fd0SBill Paul * Coalesce an mbuf chain into a single mbuf cluster buffer. 3025fda39fd0SBill Paul * Needed for some really badly behaved chips that just can't 3026fda39fd0SBill Paul * do scatter/gather correctly. 3027fda39fd0SBill Paul */ 3028fda39fd0SBill Paul static int dc_coal(sc, m_head) 3029fda39fd0SBill Paul struct dc_softc *sc; 3030fda39fd0SBill Paul struct mbuf **m_head; 3031fda39fd0SBill Paul { 3032fda39fd0SBill Paul struct mbuf *m_new, *m; 3033fda39fd0SBill Paul 3034fda39fd0SBill Paul m = *m_head; 3035fda39fd0SBill Paul MGETHDR(m_new, M_DONTWAIT, MT_DATA); 303640129585SLuigi Rizzo if (m_new == NULL) 3037fda39fd0SBill Paul return(ENOBUFS); 3038fda39fd0SBill Paul if (m->m_pkthdr.len > MHLEN) { 3039fda39fd0SBill Paul MCLGET(m_new, M_DONTWAIT); 3040fda39fd0SBill Paul if (!(m_new->m_flags & M_EXT)) { 3041fda39fd0SBill Paul m_freem(m_new); 3042fda39fd0SBill Paul return(ENOBUFS); 3043fda39fd0SBill Paul } 3044fda39fd0SBill Paul } 3045fda39fd0SBill Paul m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t)); 3046fda39fd0SBill Paul m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len; 3047fda39fd0SBill Paul m_freem(m); 3048fda39fd0SBill Paul *m_head = m_new; 3049fda39fd0SBill Paul 3050fda39fd0SBill Paul return(0); 3051fda39fd0SBill Paul } 3052fda39fd0SBill Paul 3053fda39fd0SBill Paul /* 305496f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 305596f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 305696f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 305796f2e892SBill Paul * physical addresses. 305896f2e892SBill Paul */ 305996f2e892SBill Paul 306096f2e892SBill Paul static void dc_start(ifp) 306196f2e892SBill Paul struct ifnet *ifp; 306296f2e892SBill Paul { 306396f2e892SBill Paul struct dc_softc *sc; 306496f2e892SBill Paul struct mbuf *m_head = NULL; 306596f2e892SBill Paul int idx; 306696f2e892SBill Paul 306796f2e892SBill Paul sc = ifp->if_softc; 306896f2e892SBill Paul 3069d1ce9105SBill Paul DC_LOCK(sc); 307096f2e892SBill Paul 3071e7be9f9aSBill Paul if (!sc->dc_link && ifp->if_snd.ifq_len < 10) { 3072d1ce9105SBill Paul DC_UNLOCK(sc); 307396f2e892SBill Paul return; 3074d1ce9105SBill Paul } 3075d1ce9105SBill Paul 3076d1ce9105SBill Paul if (ifp->if_flags & IFF_OACTIVE) { 3077d1ce9105SBill Paul DC_UNLOCK(sc); 3078d1ce9105SBill Paul return; 3079d1ce9105SBill Paul } 308096f2e892SBill Paul 308196f2e892SBill Paul idx = sc->dc_cdata.dc_tx_prod; 308296f2e892SBill Paul 308396f2e892SBill Paul while(sc->dc_cdata.dc_tx_chain[idx] == NULL) { 308496f2e892SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 308596f2e892SBill Paul if (m_head == NULL) 308696f2e892SBill Paul break; 308796f2e892SBill Paul 30882dfc960aSLuigi Rizzo if (sc->dc_flags & DC_TX_COALESCE && 30892dfc960aSLuigi Rizzo (m_head->m_next != NULL || 30902dfc960aSLuigi Rizzo sc->dc_flags & DC_TX_ALIGN)) { 3091fda39fd0SBill Paul if (dc_coal(sc, &m_head)) { 3092fda39fd0SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 3093fda39fd0SBill Paul ifp->if_flags |= IFF_OACTIVE; 3094fda39fd0SBill Paul break; 3095fda39fd0SBill Paul } 3096fda39fd0SBill Paul } 3097fda39fd0SBill Paul 309896f2e892SBill Paul if (dc_encap(sc, m_head, &idx)) { 309996f2e892SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 310096f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 310196f2e892SBill Paul break; 310296f2e892SBill Paul } 310396f2e892SBill Paul 310496f2e892SBill Paul /* 310596f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 310696f2e892SBill Paul * to him. 310796f2e892SBill Paul */ 310896f2e892SBill Paul if (ifp->if_bpf) 310996f2e892SBill Paul bpf_mtap(ifp, m_head); 31105c1cfac4SBill Paul 31115c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 31125c1cfac4SBill Paul ifp->if_flags |= IFF_OACTIVE; 31135c1cfac4SBill Paul break; 31145c1cfac4SBill Paul } 311596f2e892SBill Paul } 311696f2e892SBill Paul 311796f2e892SBill Paul /* Transmit */ 311896f2e892SBill Paul sc->dc_cdata.dc_tx_prod = idx; 311996f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 312096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 312196f2e892SBill Paul 312296f2e892SBill Paul /* 312396f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 312496f2e892SBill Paul */ 312596f2e892SBill Paul ifp->if_timer = 5; 312696f2e892SBill Paul 3127d1ce9105SBill Paul DC_UNLOCK(sc); 3128d1ce9105SBill Paul 312996f2e892SBill Paul return; 313096f2e892SBill Paul } 313196f2e892SBill Paul 313296f2e892SBill Paul static void dc_init(xsc) 313396f2e892SBill Paul void *xsc; 313496f2e892SBill Paul { 313596f2e892SBill Paul struct dc_softc *sc = xsc; 313696f2e892SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 313796f2e892SBill Paul struct mii_data *mii; 313896f2e892SBill Paul 3139d1ce9105SBill Paul DC_LOCK(sc); 314096f2e892SBill Paul 314196f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 314296f2e892SBill Paul 314396f2e892SBill Paul /* 314496f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 314596f2e892SBill Paul */ 314696f2e892SBill Paul dc_stop(sc); 314796f2e892SBill Paul dc_reset(sc); 314896f2e892SBill Paul 314996f2e892SBill Paul /* 315096f2e892SBill Paul * Set cache alignment and burst length. 315196f2e892SBill Paul */ 315288d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 315396f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 315496f2e892SBill Paul else 315596f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE); 3156935fe010SLuigi Rizzo /* 3157935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3158935fe010SLuigi Rizzo */ 3159935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3160935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 316196f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 316296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 316396f2e892SBill Paul } else { 316496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 316596f2e892SBill Paul } 316696f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 316796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 316896f2e892SBill Paul switch(sc->dc_cachesize) { 316996f2e892SBill Paul case 32: 317096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 317196f2e892SBill Paul break; 317296f2e892SBill Paul case 16: 317396f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 317496f2e892SBill Paul break; 317596f2e892SBill Paul case 8: 317696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 317796f2e892SBill Paul break; 317896f2e892SBill Paul case 0: 317996f2e892SBill Paul default: 318096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 318196f2e892SBill Paul break; 318296f2e892SBill Paul } 318396f2e892SBill Paul 318496f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 318596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 318696f2e892SBill Paul else { 3187d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 318896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 318996f2e892SBill Paul } else { 319096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 319196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 319296f2e892SBill Paul } 319396f2e892SBill Paul } 319496f2e892SBill Paul 319596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 319696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 319796f2e892SBill Paul 319896f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 319996f2e892SBill Paul /* 320096f2e892SBill Paul * The app notes for the 98713 and 98715A say that 320196f2e892SBill Paul * in order to have the chips operate properly, a magic 320296f2e892SBill Paul * number must be written to CSR16. Macronix does not 320396f2e892SBill Paul * document the meaning of these bits so there's no way 320496f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 320596f2e892SBill Paul * number all its own; the rest all use a different one. 320696f2e892SBill Paul */ 320796f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 320896f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 320996f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 321096f2e892SBill Paul else 321196f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 321296f2e892SBill Paul } 321396f2e892SBill Paul 3214feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3215feb78939SJonathan Chen /* 3216feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3217feb78939SJonathan Chen * can talk to the MII. 3218feb78939SJonathan Chen */ 3219feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3220feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3221feb78939SJonathan Chen DELAY(10); 3222feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3223feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3224feb78939SJonathan Chen DELAY(10); 3225feb78939SJonathan Chen } 3226feb78939SJonathan Chen 322796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3228d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 322996f2e892SBill Paul 323096f2e892SBill Paul /* Init circular RX list. */ 323196f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 323296f2e892SBill Paul printf("dc%d: initialization failed: no " 323396f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 323496f2e892SBill Paul dc_stop(sc); 3235d1ce9105SBill Paul DC_UNLOCK(sc); 323696f2e892SBill Paul return; 323796f2e892SBill Paul } 323896f2e892SBill Paul 323996f2e892SBill Paul /* 324096f2e892SBill Paul * Init tx descriptors. 324196f2e892SBill Paul */ 324296f2e892SBill Paul dc_list_tx_init(sc); 324396f2e892SBill Paul 324496f2e892SBill Paul /* 324596f2e892SBill Paul * Load the address of the RX list. 324696f2e892SBill Paul */ 324796f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0])); 324896f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0])); 324996f2e892SBill Paul 325096f2e892SBill Paul /* 325196f2e892SBill Paul * Enable interrupts. 325296f2e892SBill Paul */ 3253e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3254e4fc250cSLuigi Rizzo /* 3255e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3256e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3257e4fc250cSLuigi Rizzo * after a reset. 3258e4fc250cSLuigi Rizzo */ 3259e4fc250cSLuigi Rizzo if (ifp->if_ipending & IFF_POLLING) 3260e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3261e4fc250cSLuigi Rizzo else 3262e4fc250cSLuigi Rizzo #endif 326396f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 326496f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 326596f2e892SBill Paul 326696f2e892SBill Paul /* Enable transmitter. */ 326796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 326896f2e892SBill Paul 326996f2e892SBill Paul /* 3270918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3271918434c8SBill Paul * MII port, program the LED control pins so we get 3272918434c8SBill Paul * link and activity indications. 3273918434c8SBill Paul */ 327478999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3275918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3276918434c8SBill Paul DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY); 327778999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3278918434c8SBill Paul } 3279918434c8SBill Paul 3280918434c8SBill Paul /* 328196f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 328296f2e892SBill Paul * because the filter programming scheme on the 21143 and 328396f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 328496f2e892SBill Paul * engine, and we need the transmitter enabled for that. 328596f2e892SBill Paul */ 328696f2e892SBill Paul dc_setfilt(sc); 328796f2e892SBill Paul 328896f2e892SBill Paul /* Enable receiver. */ 328996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 329096f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 329196f2e892SBill Paul 329296f2e892SBill Paul mii_mediachg(mii); 329396f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 329496f2e892SBill Paul 329596f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 329696f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 329796f2e892SBill Paul 3298857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 3299857fd445SBill Paul if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_homePNA) 3300857fd445SBill Paul sc->dc_link = 1; 3301857fd445SBill Paul else { 3302318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3303b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3304318b02fdSBill Paul else 3305b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3306857fd445SBill Paul } 330796f2e892SBill Paul 33085c1cfac4SBill Paul #ifdef SRM_MEDIA 3309510a809eSMike Smith if(sc->dc_srm_media) { 3310510a809eSMike Smith struct ifreq ifr; 3311510a809eSMike Smith 3312510a809eSMike Smith ifr.ifr_media = sc->dc_srm_media; 3313510a809eSMike Smith ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3314510a809eSMike Smith sc->dc_srm_media = 0; 3315510a809eSMike Smith } 3316510a809eSMike Smith #endif 3317d1ce9105SBill Paul DC_UNLOCK(sc); 331896f2e892SBill Paul return; 331996f2e892SBill Paul } 332096f2e892SBill Paul 332196f2e892SBill Paul /* 332296f2e892SBill Paul * Set media options. 332396f2e892SBill Paul */ 332496f2e892SBill Paul static int dc_ifmedia_upd(ifp) 332596f2e892SBill Paul struct ifnet *ifp; 332696f2e892SBill Paul { 332796f2e892SBill Paul struct dc_softc *sc; 332896f2e892SBill Paul struct mii_data *mii; 3329f43d9309SBill Paul struct ifmedia *ifm; 333096f2e892SBill Paul 333196f2e892SBill Paul sc = ifp->if_softc; 333296f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 333396f2e892SBill Paul mii_mediachg(mii); 3334f43d9309SBill Paul ifm = &mii->mii_media; 3335f43d9309SBill Paul 3336f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 3337f43d9309SBill Paul IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) 3338f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3339f43d9309SBill Paul else 334096f2e892SBill Paul sc->dc_link = 0; 334196f2e892SBill Paul 334296f2e892SBill Paul return(0); 334396f2e892SBill Paul } 334496f2e892SBill Paul 334596f2e892SBill Paul /* 334696f2e892SBill Paul * Report current media status. 334796f2e892SBill Paul */ 334896f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr) 334996f2e892SBill Paul struct ifnet *ifp; 335096f2e892SBill Paul struct ifmediareq *ifmr; 335196f2e892SBill Paul { 335296f2e892SBill Paul struct dc_softc *sc; 335396f2e892SBill Paul struct mii_data *mii; 3354f43d9309SBill Paul struct ifmedia *ifm; 335596f2e892SBill Paul 335696f2e892SBill Paul sc = ifp->if_softc; 335796f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 335896f2e892SBill Paul mii_pollstat(mii); 3359f43d9309SBill Paul ifm = &mii->mii_media; 3360f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 3361f43d9309SBill Paul if (IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) { 3362f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3363f43d9309SBill Paul ifmr->ifm_status = 0; 3364f43d9309SBill Paul return; 3365f43d9309SBill Paul } 3366f43d9309SBill Paul } 336796f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 336896f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 336996f2e892SBill Paul 337096f2e892SBill Paul return; 337196f2e892SBill Paul } 337296f2e892SBill Paul 337396f2e892SBill Paul static int dc_ioctl(ifp, command, data) 337496f2e892SBill Paul struct ifnet *ifp; 337596f2e892SBill Paul u_long command; 337696f2e892SBill Paul caddr_t data; 337796f2e892SBill Paul { 337896f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 337996f2e892SBill Paul struct ifreq *ifr = (struct ifreq *) data; 338096f2e892SBill Paul struct mii_data *mii; 3381d1ce9105SBill Paul int error = 0; 338296f2e892SBill Paul 3383d1ce9105SBill Paul DC_LOCK(sc); 338496f2e892SBill Paul 338596f2e892SBill Paul switch(command) { 338696f2e892SBill Paul case SIOCSIFADDR: 338796f2e892SBill Paul case SIOCGIFADDR: 338896f2e892SBill Paul case SIOCSIFMTU: 338996f2e892SBill Paul error = ether_ioctl(ifp, command, data); 339096f2e892SBill Paul break; 339196f2e892SBill Paul case SIOCSIFFLAGS: 339296f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 339396f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING && 339496f2e892SBill Paul ifp->if_flags & IFF_PROMISC && 339596f2e892SBill Paul !(sc->dc_if_flags & IFF_PROMISC)) { 339696f2e892SBill Paul dc_setfilt(sc); 339796f2e892SBill Paul } else if (ifp->if_flags & IFF_RUNNING && 339896f2e892SBill Paul !(ifp->if_flags & IFF_PROMISC) && 339996f2e892SBill Paul sc->dc_if_flags & IFF_PROMISC) { 340096f2e892SBill Paul dc_setfilt(sc); 340196f2e892SBill Paul } else if (!(ifp->if_flags & IFF_RUNNING)) { 340296f2e892SBill Paul sc->dc_txthresh = 0; 340396f2e892SBill Paul dc_init(sc); 340496f2e892SBill Paul } 340596f2e892SBill Paul } else { 340696f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 340796f2e892SBill Paul dc_stop(sc); 340896f2e892SBill Paul } 340996f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 341096f2e892SBill Paul error = 0; 341196f2e892SBill Paul break; 341296f2e892SBill Paul case SIOCADDMULTI: 341396f2e892SBill Paul case SIOCDELMULTI: 341496f2e892SBill Paul dc_setfilt(sc); 341596f2e892SBill Paul error = 0; 341696f2e892SBill Paul break; 341796f2e892SBill Paul case SIOCGIFMEDIA: 341896f2e892SBill Paul case SIOCSIFMEDIA: 341996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 342096f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 34215c1cfac4SBill Paul #ifdef SRM_MEDIA 3422510a809eSMike Smith if (sc->dc_srm_media) 3423510a809eSMike Smith sc->dc_srm_media = 0; 3424510a809eSMike Smith #endif 342596f2e892SBill Paul break; 342696f2e892SBill Paul default: 342796f2e892SBill Paul error = EINVAL; 342896f2e892SBill Paul break; 342996f2e892SBill Paul } 343096f2e892SBill Paul 3431d1ce9105SBill Paul DC_UNLOCK(sc); 343296f2e892SBill Paul 343396f2e892SBill Paul return(error); 343496f2e892SBill Paul } 343596f2e892SBill Paul 343696f2e892SBill Paul static void dc_watchdog(ifp) 343796f2e892SBill Paul struct ifnet *ifp; 343896f2e892SBill Paul { 343996f2e892SBill Paul struct dc_softc *sc; 344096f2e892SBill Paul 344196f2e892SBill Paul sc = ifp->if_softc; 344296f2e892SBill Paul 3443d1ce9105SBill Paul DC_LOCK(sc); 3444d1ce9105SBill Paul 344596f2e892SBill Paul ifp->if_oerrors++; 344696f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 344796f2e892SBill Paul 344896f2e892SBill Paul dc_stop(sc); 344996f2e892SBill Paul dc_reset(sc); 345096f2e892SBill Paul dc_init(sc); 345196f2e892SBill Paul 345296f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 345396f2e892SBill Paul dc_start(ifp); 345496f2e892SBill Paul 3455d1ce9105SBill Paul DC_UNLOCK(sc); 3456d1ce9105SBill Paul 345796f2e892SBill Paul return; 345896f2e892SBill Paul } 345996f2e892SBill Paul 346096f2e892SBill Paul /* 346196f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 346296f2e892SBill Paul * RX and TX lists. 346396f2e892SBill Paul */ 346496f2e892SBill Paul static void dc_stop(sc) 346596f2e892SBill Paul struct dc_softc *sc; 346696f2e892SBill Paul { 346796f2e892SBill Paul register int i; 346896f2e892SBill Paul struct ifnet *ifp; 346996f2e892SBill Paul 3470d1ce9105SBill Paul DC_LOCK(sc); 3471d1ce9105SBill Paul 347296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 347396f2e892SBill Paul ifp->if_timer = 0; 347496f2e892SBill Paul 3475b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 347696f2e892SBill Paul 34773b3ec200SPeter Wemm ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 3478e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3479e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 3480e4fc250cSLuigi Rizzo #endif 34813b3ec200SPeter Wemm 348296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON)); 348396f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 348496f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 348596f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 348696f2e892SBill Paul sc->dc_link = 0; 348796f2e892SBill Paul 348896f2e892SBill Paul /* 348996f2e892SBill Paul * Free data in the RX lists. 349096f2e892SBill Paul */ 349196f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 349296f2e892SBill Paul if (sc->dc_cdata.dc_rx_chain[i] != NULL) { 349396f2e892SBill Paul m_freem(sc->dc_cdata.dc_rx_chain[i]); 349496f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 349596f2e892SBill Paul } 349696f2e892SBill Paul } 349796f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_rx_list, 349896f2e892SBill Paul sizeof(sc->dc_ldata->dc_rx_list)); 349996f2e892SBill Paul 350096f2e892SBill Paul /* 350196f2e892SBill Paul * Free the TX list buffers. 350296f2e892SBill Paul */ 350396f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 350496f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[i] != NULL) { 350596f2e892SBill Paul if (sc->dc_ldata->dc_tx_list[i].dc_ctl & 350696f2e892SBill Paul DC_TXCTL_SETUP) { 350796f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 350896f2e892SBill Paul continue; 350996f2e892SBill Paul } 351096f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[i]); 351196f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 351296f2e892SBill Paul } 351396f2e892SBill Paul } 351496f2e892SBill Paul 351596f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_tx_list, 351696f2e892SBill Paul sizeof(sc->dc_ldata->dc_tx_list)); 351796f2e892SBill Paul 3518d1ce9105SBill Paul DC_UNLOCK(sc); 3519d1ce9105SBill Paul 352096f2e892SBill Paul return; 352196f2e892SBill Paul } 352296f2e892SBill Paul 352396f2e892SBill Paul /* 352496f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 352596f2e892SBill Paul * get confused by errant DMAs when rebooting. 352696f2e892SBill Paul */ 352796f2e892SBill Paul static void dc_shutdown(dev) 352896f2e892SBill Paul device_t dev; 352996f2e892SBill Paul { 353096f2e892SBill Paul struct dc_softc *sc; 353196f2e892SBill Paul 353296f2e892SBill Paul sc = device_get_softc(dev); 353396f2e892SBill Paul 353496f2e892SBill Paul dc_stop(sc); 353596f2e892SBill Paul 353696f2e892SBill Paul return; 353796f2e892SBill Paul } 3538