160727d8bSWarner Losh /*- 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul */ 3296f2e892SBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 3696f2e892SBill Paul /* 3796f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3896f2e892SBill Paul * series chips and several workalikes including the following: 3996f2e892SBill Paul * 40ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4196f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4296f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4396f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4496f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4596f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4696f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 474c16d09eSWarner Losh * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek AN985 4888d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 499ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 50feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 511d5e5310SBill Paul * Abocom FE2500 521af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 537eac366bSMartin Blapp * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com) 5496f2e892SBill Paul * 5596f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5696f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5796f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5896f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5996f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 6096f2e892SBill Paul * instead of 512. 6196f2e892SBill Paul * 6296f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6396f2e892SBill Paul * Electrical Engineering Department 6496f2e892SBill Paul * Columbia University, New York City 6596f2e892SBill Paul */ 6696f2e892SBill Paul /* 6796f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6896f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6996f2e892SBill Paul * three kinds of media attachments: 7096f2e892SBill Paul * 7196f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7296f2e892SBill Paul * autonegotiation provided by an external PHY. 7396f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7496f2e892SBill Paul * o 10baseT port. 7596f2e892SBill Paul * o AUI/BNC port. 7696f2e892SBill Paul * 7796f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7896f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7996f2e892SBill Paul * autosensing configuration. 8096f2e892SBill Paul * 8196f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8296f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8396f2e892SBill Paul * handled separately due to its different register offsets and the 8496f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8596f2e892SBill Paul * here, but I'm not thrilled about it. 8696f2e892SBill Paul * 8796f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8896f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8996f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 9096f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 9196f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9296f2e892SBill Paul */ 9396f2e892SBill Paul 9496f2e892SBill Paul #include <sys/param.h> 95af4358c7SMaxime Henrion #include <sys/endian.h> 9696f2e892SBill Paul #include <sys/systm.h> 9796f2e892SBill Paul #include <sys/sockio.h> 9896f2e892SBill Paul #include <sys/mbuf.h> 9996f2e892SBill Paul #include <sys/malloc.h> 10096f2e892SBill Paul #include <sys/kernel.h> 101f11d01c3SPoul-Henning Kamp #include <sys/module.h> 10296f2e892SBill Paul #include <sys/socket.h> 10301faf54bSLuigi Rizzo #include <sys/sysctl.h> 10496f2e892SBill Paul 10596f2e892SBill Paul #include <net/if.h> 10696f2e892SBill Paul #include <net/if_arp.h> 10796f2e892SBill Paul #include <net/ethernet.h> 10896f2e892SBill Paul #include <net/if_dl.h> 10996f2e892SBill Paul #include <net/if_media.h> 110db40c1aeSDoug Ambrisko #include <net/if_types.h> 111db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 11296f2e892SBill Paul 11396f2e892SBill Paul #include <net/bpf.h> 11496f2e892SBill Paul 11596f2e892SBill Paul #include <machine/bus.h> 11696f2e892SBill Paul #include <machine/resource.h> 11796f2e892SBill Paul #include <sys/bus.h> 11896f2e892SBill Paul #include <sys/rman.h> 11996f2e892SBill Paul 12096f2e892SBill Paul #include <dev/mii/mii.h> 12196f2e892SBill Paul #include <dev/mii/miivar.h> 12296f2e892SBill Paul 12319b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 12419b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 12596f2e892SBill Paul 12696f2e892SBill Paul #define DC_USEIOSPACE 1275c1cfac4SBill Paul #ifdef __alpha__ 1285c1cfac4SBill Paul #define SRM_MEDIA 1295c1cfac4SBill Paul #endif 13096f2e892SBill Paul 13196f2e892SBill Paul #include <pci/if_dcreg.h> 13296f2e892SBill Paul 133ec6a7299SMaxime Henrion #ifdef __sparc64__ 134ec6a7299SMaxime Henrion #include <dev/ofw/openfirm.h> 135ec6a7299SMaxime Henrion #include <machine/ofw_machdep.h> 136ec6a7299SMaxime Henrion #endif 137ec6a7299SMaxime Henrion 138f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1); 139f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1); 14095a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 14195a16455SPeter Wemm 142919ccba7SWarner Losh /* 143919ccba7SWarner Losh * "device miibus" is required in kernel config. See GENERIC if you get 144919ccba7SWarner Losh * errors here. 145919ccba7SWarner Losh */ 14696f2e892SBill Paul #include "miibus_if.h" 14796f2e892SBill Paul 14896f2e892SBill Paul /* 14996f2e892SBill Paul * Various supported device vendors/types and their names. 15096f2e892SBill Paul */ 15196f2e892SBill Paul static struct dc_type dc_devs[] = { 15296f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 15396f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 15438deb45fSTom Rhodes { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009, 15538deb45fSTom Rhodes "Davicom DM9009 10/100BaseTX" }, 15696f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 15796f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 15896f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15996f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 16088d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 16188d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 16296f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 16396f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 16496f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 16596f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 166e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511, 167e351d778SMartin Blapp "ADMtek ADM9511 10/100BaseTX" }, 168e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513, 169e351d778SMartin Blapp "ADMtek ADM9513 10/100BaseTX" }, 1704c16d09eSWarner Losh { DC_VENDORID_ADMTEK, DC_DEVICEID_FA511, 1714c16d09eSWarner Losh "Netgear FA511 10/100BaseTX" }, 17296f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17396f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 17496f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17596f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 17696f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17796f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 17896f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17996f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 18096f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 18196f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 18296f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 18396f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 18496f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18596f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 18696f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18779d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 18879d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18996f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 190ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 191ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 19296f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 19396f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 19496f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19596f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 19696f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19796f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1989ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1999ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 200fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 201fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 202feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 203feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 2041d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 2051d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 206773c505fSMIHIRA Sanpei Yoshiro { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX, 207773c505fSMIHIRA Sanpei Yoshiro "Abocom FE2500MX 10/100BaseTX" }, 2081af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 2091af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 210948c244dSWarner Losh { DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX, 211948c244dSWarner Losh "Hawking CB102 CardBus 10/100" }, 21297f91728SMIHIRA Sanpei Yoshiro { DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T, 21397f91728SMIHIRA Sanpei Yoshiro "PlaneX FNW-3602-T CardBus 10/100" }, 2147eac366bSMartin Blapp { DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB, 2157eac366bSMartin Blapp "3Com OfficeConnect 10/100B" }, 216e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120, 217e7b9ab3aSBill Paul "Microsoft MN-120 CardBus 10/100" }, 218e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130, 219e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 220e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130_FAKE, 221e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 22296f2e892SBill Paul { 0, 0, NULL } 22396f2e892SBill Paul }; 22496f2e892SBill Paul 225e51a25f8SAlfred Perlstein static int dc_probe(device_t); 226e51a25f8SAlfred Perlstein static int dc_attach(device_t); 227e51a25f8SAlfred Perlstein static int dc_detach(device_t); 228e8388e14SMitsuru IWASAKI static int dc_suspend(device_t); 229e8388e14SMitsuru IWASAKI static int dc_resume(device_t); 230e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype(device_t); 23156e5e7aeSMaxime Henrion static int dc_newbuf(struct dc_softc *, int, int); 232a10c0e45SMike Silbersack static int dc_encap(struct dc_softc *, struct mbuf **); 233e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war(struct dc_softc *, int); 234e51a25f8SAlfred Perlstein static int dc_rx_resync(struct dc_softc *); 235e51a25f8SAlfred Perlstein static void dc_rxeof(struct dc_softc *); 236e51a25f8SAlfred Perlstein static void dc_txeof(struct dc_softc *); 237e51a25f8SAlfred Perlstein static void dc_tick(void *); 238e51a25f8SAlfred Perlstein static void dc_tx_underrun(struct dc_softc *); 239e51a25f8SAlfred Perlstein static void dc_intr(void *); 240e51a25f8SAlfred Perlstein static void dc_start(struct ifnet *); 241c8b27acaSJohn Baldwin static void dc_start_locked(struct ifnet *); 242e51a25f8SAlfred Perlstein static int dc_ioctl(struct ifnet *, u_long, caddr_t); 243e51a25f8SAlfred Perlstein static void dc_init(void *); 244c8b27acaSJohn Baldwin static void dc_init_locked(struct dc_softc *); 245e51a25f8SAlfred Perlstein static void dc_stop(struct dc_softc *); 246e51a25f8SAlfred Perlstein static void dc_watchdog(struct ifnet *); 247e51a25f8SAlfred Perlstein static void dc_shutdown(device_t); 248e51a25f8SAlfred Perlstein static int dc_ifmedia_upd(struct ifnet *); 249e51a25f8SAlfred Perlstein static void dc_ifmedia_sts(struct ifnet *, struct ifmediareq *); 25096f2e892SBill Paul 251e51a25f8SAlfred Perlstein static void dc_delay(struct dc_softc *); 252e51a25f8SAlfred Perlstein static void dc_eeprom_idle(struct dc_softc *); 253e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte(struct dc_softc *, int); 254e51a25f8SAlfred Perlstein static void dc_eeprom_getword(struct dc_softc *, int, u_int16_t *); 255d24ae19dSWarner Losh static void dc_eeprom_getword_pnic(struct dc_softc *, int, u_int16_t *); 256d24ae19dSWarner Losh static void dc_eeprom_getword_xircom(struct dc_softc *, int, u_int16_t *); 2573097aa70SWarner Losh static void dc_eeprom_width(struct dc_softc *); 258e51a25f8SAlfred Perlstein static void dc_read_eeprom(struct dc_softc *, caddr_t, int, int, int); 25996f2e892SBill Paul 260e51a25f8SAlfred Perlstein static void dc_mii_writebit(struct dc_softc *, int); 261e51a25f8SAlfred Perlstein static int dc_mii_readbit(struct dc_softc *); 262e51a25f8SAlfred Perlstein static void dc_mii_sync(struct dc_softc *); 263e51a25f8SAlfred Perlstein static void dc_mii_send(struct dc_softc *, u_int32_t, int); 264e51a25f8SAlfred Perlstein static int dc_mii_readreg(struct dc_softc *, struct dc_mii_frame *); 265e51a25f8SAlfred Perlstein static int dc_mii_writereg(struct dc_softc *, struct dc_mii_frame *); 266e51a25f8SAlfred Perlstein static int dc_miibus_readreg(device_t, int, int); 267e51a25f8SAlfred Perlstein static int dc_miibus_writereg(device_t, int, int, int); 268e51a25f8SAlfred Perlstein static void dc_miibus_statchg(device_t); 269e51a25f8SAlfred Perlstein static void dc_miibus_mediainit(device_t); 27096f2e892SBill Paul 271e51a25f8SAlfred Perlstein static void dc_setcfg(struct dc_softc *, int); 2723373489bSWarner Losh static uint32_t dc_mchash_le(struct dc_softc *, const uint8_t *); 2733373489bSWarner Losh static uint32_t dc_mchash_be(const uint8_t *); 274e51a25f8SAlfred Perlstein static void dc_setfilt_21143(struct dc_softc *); 275e51a25f8SAlfred Perlstein static void dc_setfilt_asix(struct dc_softc *); 276e51a25f8SAlfred Perlstein static void dc_setfilt_admtek(struct dc_softc *); 277e51a25f8SAlfred Perlstein static void dc_setfilt_xircom(struct dc_softc *); 27896f2e892SBill Paul 279e51a25f8SAlfred Perlstein static void dc_setfilt(struct dc_softc *); 28096f2e892SBill Paul 281e51a25f8SAlfred Perlstein static void dc_reset(struct dc_softc *); 282e51a25f8SAlfred Perlstein static int dc_list_rx_init(struct dc_softc *); 283e51a25f8SAlfred Perlstein static int dc_list_tx_init(struct dc_softc *); 28496f2e892SBill Paul 2853097aa70SWarner Losh static void dc_read_srom(struct dc_softc *, int); 286e51a25f8SAlfred Perlstein static void dc_parse_21143_srom(struct dc_softc *); 287e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia(struct dc_softc *, struct dc_eblock_sia *); 288e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii(struct dc_softc *, struct dc_eblock_mii *); 289e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym(struct dc_softc *, struct dc_eblock_sym *); 290e51a25f8SAlfred Perlstein static void dc_apply_fixup(struct dc_softc *, int); 2915c1cfac4SBill Paul 292d24ae19dSWarner Losh static void dc_dma_map_txbuf(void *, bus_dma_segment_t *, int, bus_size_t, int); 293d24ae19dSWarner Losh static void dc_dma_map_rxbuf(void *, bus_dma_segment_t *, int, bus_size_t, int); 29456e5e7aeSMaxime Henrion 29596f2e892SBill Paul #ifdef DC_USEIOSPACE 29696f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 29796f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 29896f2e892SBill Paul #else 29996f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 30096f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 30196f2e892SBill Paul #endif 30296f2e892SBill Paul 30396f2e892SBill Paul static device_method_t dc_methods[] = { 30496f2e892SBill Paul /* Device interface */ 30596f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 30696f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 30796f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 308e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 309e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 31096f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 31196f2e892SBill Paul 31296f2e892SBill Paul /* bus interface */ 31396f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 31496f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 31596f2e892SBill Paul 31696f2e892SBill Paul /* MII interface */ 31796f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 31896f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 31996f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 320f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 32196f2e892SBill Paul 32296f2e892SBill Paul { 0, 0 } 32396f2e892SBill Paul }; 32496f2e892SBill Paul 32596f2e892SBill Paul static driver_t dc_driver = { 32696f2e892SBill Paul "dc", 32796f2e892SBill Paul dc_methods, 32896f2e892SBill Paul sizeof(struct dc_softc) 32996f2e892SBill Paul }; 33096f2e892SBill Paul 33196f2e892SBill Paul static devclass_t dc_devclass; 33201faf54bSLuigi Rizzo #ifdef __i386__ 33301faf54bSLuigi Rizzo static int dc_quick = 1; 334b3811c95SMaxime Henrion SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, &dc_quick, 0, 33505992bb5SRuslan Ermilov "do not m_devget() in dc driver"); 33601faf54bSLuigi Rizzo #endif 33796f2e892SBill Paul 338347934faSWarner Losh DRIVER_MODULE(dc, cardbus, dc_driver, dc_devclass, 0, 0); 339f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0); 34096f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 34196f2e892SBill Paul 34296f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 34396f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 34496f2e892SBill Paul 34596f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 34696f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 34796f2e892SBill Paul 34896f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 34996f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 35096f2e892SBill Paul 351e3d2833aSAlfred Perlstein static void 3520934f18aSMaxime Henrion dc_delay(struct dc_softc *sc) 35396f2e892SBill Paul { 35496f2e892SBill Paul int idx; 35596f2e892SBill Paul 35696f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 35796f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 35896f2e892SBill Paul } 35996f2e892SBill Paul 3602c876e15SPoul-Henning Kamp static void 3610934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc) 3623097aa70SWarner Losh { 3633097aa70SWarner Losh int i; 3643097aa70SWarner Losh 3653097aa70SWarner Losh /* Force EEPROM to idle state. */ 3663097aa70SWarner Losh dc_eeprom_idle(sc); 3673097aa70SWarner Losh 3683097aa70SWarner Losh /* Enter EEPROM access mode. */ 3693097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3703097aa70SWarner Losh dc_delay(sc); 3713097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3723097aa70SWarner Losh dc_delay(sc); 3733097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3743097aa70SWarner Losh dc_delay(sc); 3753097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3763097aa70SWarner Losh dc_delay(sc); 3773097aa70SWarner Losh 3783097aa70SWarner Losh for (i = 3; i--;) { 3793097aa70SWarner Losh if (6 & (1 << i)) 3803097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3813097aa70SWarner Losh else 3823097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3833097aa70SWarner Losh dc_delay(sc); 3843097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3853097aa70SWarner Losh dc_delay(sc); 3863097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3873097aa70SWarner Losh dc_delay(sc); 3883097aa70SWarner Losh } 3893097aa70SWarner Losh 3903097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3913097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3923097aa70SWarner Losh dc_delay(sc); 3933097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 3943097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3953097aa70SWarner Losh dc_delay(sc); 3963097aa70SWarner Losh break; 3973097aa70SWarner Losh } 3983097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3993097aa70SWarner Losh dc_delay(sc); 4003097aa70SWarner Losh } 4013097aa70SWarner Losh 4023097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4033097aa70SWarner Losh dc_eeprom_idle(sc); 4043097aa70SWarner Losh 4053097aa70SWarner Losh if (i < 4 || i > 12) 4063097aa70SWarner Losh sc->dc_romwidth = 6; 4073097aa70SWarner Losh else 4083097aa70SWarner Losh sc->dc_romwidth = i; 4093097aa70SWarner Losh 4103097aa70SWarner Losh /* Enter EEPROM access mode. */ 4113097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 4123097aa70SWarner Losh dc_delay(sc); 4133097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 4143097aa70SWarner Losh dc_delay(sc); 4153097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4163097aa70SWarner Losh dc_delay(sc); 4173097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 4183097aa70SWarner Losh dc_delay(sc); 4193097aa70SWarner Losh 4203097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4213097aa70SWarner Losh dc_eeprom_idle(sc); 4223097aa70SWarner Losh } 4233097aa70SWarner Losh 424e3d2833aSAlfred Perlstein static void 4250934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc) 42696f2e892SBill Paul { 4270934f18aSMaxime Henrion int i; 42896f2e892SBill Paul 42996f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 43096f2e892SBill Paul dc_delay(sc); 43196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 43296f2e892SBill Paul dc_delay(sc); 43396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43496f2e892SBill Paul dc_delay(sc); 43596f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 43696f2e892SBill Paul dc_delay(sc); 43796f2e892SBill Paul 43896f2e892SBill Paul for (i = 0; i < 25; i++) { 43996f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44096f2e892SBill Paul dc_delay(sc); 44196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44296f2e892SBill Paul dc_delay(sc); 44396f2e892SBill Paul } 44496f2e892SBill Paul 44596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44696f2e892SBill Paul dc_delay(sc); 44796f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 44896f2e892SBill Paul dc_delay(sc); 44996f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 45096f2e892SBill Paul } 45196f2e892SBill Paul 45296f2e892SBill Paul /* 45396f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 45496f2e892SBill Paul */ 455e3d2833aSAlfred Perlstein static void 4560934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr) 45796f2e892SBill Paul { 4580934f18aSMaxime Henrion int d, i; 45996f2e892SBill Paul 4603097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4613097aa70SWarner Losh for (i = 3; i--; ) { 4623097aa70SWarner Losh if (d & (1 << i)) 4633097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 46496f2e892SBill Paul else 4653097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4663097aa70SWarner Losh dc_delay(sc); 4673097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4683097aa70SWarner Losh dc_delay(sc); 4693097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4703097aa70SWarner Losh dc_delay(sc); 4713097aa70SWarner Losh } 47296f2e892SBill Paul 47396f2e892SBill Paul /* 47496f2e892SBill Paul * Feed in each bit and strobe the clock. 47596f2e892SBill Paul */ 4763097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4773097aa70SWarner Losh if (addr & (1 << i)) { 47896f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 47996f2e892SBill Paul } else { 48096f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 48196f2e892SBill Paul } 48296f2e892SBill Paul dc_delay(sc); 48396f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 48496f2e892SBill Paul dc_delay(sc); 48596f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48696f2e892SBill Paul dc_delay(sc); 48796f2e892SBill Paul } 48896f2e892SBill Paul } 48996f2e892SBill Paul 49096f2e892SBill Paul /* 49196f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 49296f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 49396f2e892SBill Paul * the EEPROM. 49496f2e892SBill Paul */ 495e3d2833aSAlfred Perlstein static void 4960934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest) 49796f2e892SBill Paul { 4980934f18aSMaxime Henrion int i; 49996f2e892SBill Paul u_int32_t r; 50096f2e892SBill Paul 50196f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr); 50296f2e892SBill Paul 50396f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 50496f2e892SBill Paul DELAY(1); 50596f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 50696f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 50796f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 50896f2e892SBill Paul return; 50996f2e892SBill Paul } 51096f2e892SBill Paul } 51196f2e892SBill Paul } 51296f2e892SBill Paul 51396f2e892SBill Paul /* 51496f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 515feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 516feb78939SJonathan Chen * the EEPROM, too. 517feb78939SJonathan Chen */ 518e3d2833aSAlfred Perlstein static void 5190934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest) 520feb78939SJonathan Chen { 5210934f18aSMaxime Henrion 522feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 523feb78939SJonathan Chen 524feb78939SJonathan Chen addr *= 2; 525feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 526feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff; 527feb78939SJonathan Chen addr += 1; 528feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 529feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8; 530feb78939SJonathan Chen 531feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 532feb78939SJonathan Chen } 533feb78939SJonathan Chen 534feb78939SJonathan Chen /* 535feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 53696f2e892SBill Paul */ 537e3d2833aSAlfred Perlstein static void 5380934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest) 53996f2e892SBill Paul { 5400934f18aSMaxime Henrion int i; 54196f2e892SBill Paul u_int16_t word = 0; 54296f2e892SBill Paul 54396f2e892SBill Paul /* Force EEPROM to idle state. */ 54496f2e892SBill Paul dc_eeprom_idle(sc); 54596f2e892SBill Paul 54696f2e892SBill Paul /* Enter EEPROM access mode. */ 54796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 54896f2e892SBill Paul dc_delay(sc); 54996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 55096f2e892SBill Paul dc_delay(sc); 55196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 55296f2e892SBill Paul dc_delay(sc); 55396f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 55496f2e892SBill Paul dc_delay(sc); 55596f2e892SBill Paul 55696f2e892SBill Paul /* 55796f2e892SBill Paul * Send address of word we want to read. 55896f2e892SBill Paul */ 55996f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 56096f2e892SBill Paul 56196f2e892SBill Paul /* 56296f2e892SBill Paul * Start reading bits from EEPROM. 56396f2e892SBill Paul */ 56496f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 56596f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 56696f2e892SBill Paul dc_delay(sc); 56796f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 56896f2e892SBill Paul word |= i; 56996f2e892SBill Paul dc_delay(sc); 57096f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 57196f2e892SBill Paul dc_delay(sc); 57296f2e892SBill Paul } 57396f2e892SBill Paul 57496f2e892SBill Paul /* Turn off EEPROM access mode. */ 57596f2e892SBill Paul dc_eeprom_idle(sc); 57696f2e892SBill Paul 57796f2e892SBill Paul *dest = word; 57896f2e892SBill Paul } 57996f2e892SBill Paul 58096f2e892SBill Paul /* 58196f2e892SBill Paul * Read a sequence of words from the EEPROM. 58296f2e892SBill Paul */ 583e3d2833aSAlfred Perlstein static void 5848c7ff1f3SMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int be) 58596f2e892SBill Paul { 58696f2e892SBill Paul int i; 58796f2e892SBill Paul u_int16_t word = 0, *ptr; 58896f2e892SBill Paul 58996f2e892SBill Paul for (i = 0; i < cnt; i++) { 59096f2e892SBill Paul if (DC_IS_PNIC(sc)) 59196f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 592feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 593feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 59496f2e892SBill Paul else 59596f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 59696f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 5978c7ff1f3SMaxime Henrion if (be) 5988c7ff1f3SMaxime Henrion *ptr = be16toh(word); 59996f2e892SBill Paul else 6008c7ff1f3SMaxime Henrion *ptr = le16toh(word); 60196f2e892SBill Paul } 60296f2e892SBill Paul } 60396f2e892SBill Paul 60496f2e892SBill Paul /* 60596f2e892SBill Paul * The following two routines are taken from the Macronix 98713 60696f2e892SBill Paul * Application Notes pp.19-21. 60796f2e892SBill Paul */ 60896f2e892SBill Paul /* 60996f2e892SBill Paul * Write a bit to the MII bus. 61096f2e892SBill Paul */ 611e3d2833aSAlfred Perlstein static void 6120934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit) 61396f2e892SBill Paul { 6140934f18aSMaxime Henrion 61596f2e892SBill Paul if (bit) 61696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 61796f2e892SBill Paul DC_SIO_ROMCTL_WRITE | DC_SIO_MII_DATAOUT); 61896f2e892SBill Paul else 61996f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 62096f2e892SBill Paul 62196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62296f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62396f2e892SBill Paul } 62496f2e892SBill Paul 62596f2e892SBill Paul /* 62696f2e892SBill Paul * Read a bit from the MII bus. 62796f2e892SBill Paul */ 628e3d2833aSAlfred Perlstein static int 6290934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc) 63096f2e892SBill Paul { 6310934f18aSMaxime Henrion 63296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR); 63396f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 63496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63696f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 63796f2e892SBill Paul return (1); 63896f2e892SBill Paul 63996f2e892SBill Paul return (0); 64096f2e892SBill Paul } 64196f2e892SBill Paul 64296f2e892SBill Paul /* 64396f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 64496f2e892SBill Paul */ 645e3d2833aSAlfred Perlstein static void 6460934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc) 64796f2e892SBill Paul { 6480934f18aSMaxime Henrion int i; 64996f2e892SBill Paul 65096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 65196f2e892SBill Paul 65296f2e892SBill Paul for (i = 0; i < 32; i++) 65396f2e892SBill Paul dc_mii_writebit(sc, 1); 65496f2e892SBill Paul } 65596f2e892SBill Paul 65696f2e892SBill Paul /* 65796f2e892SBill Paul * Clock a series of bits through the MII. 65896f2e892SBill Paul */ 659e3d2833aSAlfred Perlstein static void 6600934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt) 66196f2e892SBill Paul { 66296f2e892SBill Paul int i; 66396f2e892SBill Paul 66496f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 66596f2e892SBill Paul dc_mii_writebit(sc, bits & i); 66696f2e892SBill Paul } 66796f2e892SBill Paul 66896f2e892SBill Paul /* 66996f2e892SBill Paul * Read an PHY register through the MII. 67096f2e892SBill Paul */ 671e3d2833aSAlfred Perlstein static int 6720934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame) 67396f2e892SBill Paul { 674d1ce9105SBill Paul int i, ack; 67596f2e892SBill Paul 67696f2e892SBill Paul /* 67796f2e892SBill Paul * Set up frame for RX. 67896f2e892SBill Paul */ 67996f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 68096f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 68196f2e892SBill Paul frame->mii_turnaround = 0; 68296f2e892SBill Paul frame->mii_data = 0; 68396f2e892SBill Paul 68496f2e892SBill Paul /* 68596f2e892SBill Paul * Sync the PHYs. 68696f2e892SBill Paul */ 68796f2e892SBill Paul dc_mii_sync(sc); 68896f2e892SBill Paul 68996f2e892SBill Paul /* 69096f2e892SBill Paul * Send command/address info. 69196f2e892SBill Paul */ 69296f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 69396f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 69496f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 69596f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 69696f2e892SBill Paul 69796f2e892SBill Paul #ifdef notdef 69896f2e892SBill Paul /* Idle bit */ 69996f2e892SBill Paul dc_mii_writebit(sc, 1); 70096f2e892SBill Paul dc_mii_writebit(sc, 0); 70196f2e892SBill Paul #endif 70296f2e892SBill Paul 7030934f18aSMaxime Henrion /* Check for ack. */ 70496f2e892SBill Paul ack = dc_mii_readbit(sc); 70596f2e892SBill Paul 70696f2e892SBill Paul /* 70796f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 70896f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 70996f2e892SBill Paul */ 71096f2e892SBill Paul if (ack) { 7110934f18aSMaxime Henrion for (i = 0; i < 16; i++) 71296f2e892SBill Paul dc_mii_readbit(sc); 71396f2e892SBill Paul goto fail; 71496f2e892SBill Paul } 71596f2e892SBill Paul 71696f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 71796f2e892SBill Paul if (!ack) { 71896f2e892SBill Paul if (dc_mii_readbit(sc)) 71996f2e892SBill Paul frame->mii_data |= i; 72096f2e892SBill Paul } 72196f2e892SBill Paul } 72296f2e892SBill Paul 72396f2e892SBill Paul fail: 72496f2e892SBill Paul 72596f2e892SBill Paul dc_mii_writebit(sc, 0); 72696f2e892SBill Paul dc_mii_writebit(sc, 0); 72796f2e892SBill Paul 72896f2e892SBill Paul if (ack) 72996f2e892SBill Paul return (1); 73096f2e892SBill Paul return (0); 73196f2e892SBill Paul } 73296f2e892SBill Paul 73396f2e892SBill Paul /* 73496f2e892SBill Paul * Write to a PHY register through the MII. 73596f2e892SBill Paul */ 736e3d2833aSAlfred Perlstein static int 7370934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame) 73896f2e892SBill Paul { 7390934f18aSMaxime Henrion 74096f2e892SBill Paul /* 74196f2e892SBill Paul * Set up frame for TX. 74296f2e892SBill Paul */ 74396f2e892SBill Paul 74496f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 74596f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 74696f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 74796f2e892SBill Paul 74896f2e892SBill Paul /* 74996f2e892SBill Paul * Sync the PHYs. 75096f2e892SBill Paul */ 75196f2e892SBill Paul dc_mii_sync(sc); 75296f2e892SBill Paul 75396f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 75496f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 75596f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 75696f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 75796f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 75896f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 75996f2e892SBill Paul 76096f2e892SBill Paul /* Idle bit. */ 76196f2e892SBill Paul dc_mii_writebit(sc, 0); 76296f2e892SBill Paul dc_mii_writebit(sc, 0); 76396f2e892SBill Paul 76496f2e892SBill Paul return (0); 76596f2e892SBill Paul } 76696f2e892SBill Paul 767e3d2833aSAlfred Perlstein static int 7680934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg) 76996f2e892SBill Paul { 77096f2e892SBill Paul struct dc_mii_frame frame; 77196f2e892SBill Paul struct dc_softc *sc; 772c85c4667SBill Paul int i, rval, phy_reg = 0; 77396f2e892SBill Paul 77496f2e892SBill Paul sc = device_get_softc(dev); 7750934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 77696f2e892SBill Paul 77796f2e892SBill Paul /* 77896f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 77996f2e892SBill Paul * however the AL981 provides direct access to the PHY 78096f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 78196f2e892SBill Paul * The AN985's MII interface is also buggy in that you 78296f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 78396f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 78496f2e892SBill Paul * that the PHY is at MII address 1. 78596f2e892SBill Paul */ 78696f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 78796f2e892SBill Paul return (0); 78896f2e892SBill Paul 7891af8bec7SBill Paul /* 7901af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 7911af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 7921af8bec7SBill Paul * so we only respond to correct one. 7931af8bec7SBill Paul */ 7941af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 7951af8bec7SBill Paul return (0); 7961af8bec7SBill Paul 7975c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 79896f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 79996f2e892SBill Paul switch (reg) { 80096f2e892SBill Paul case MII_BMSR: 80196f2e892SBill Paul /* 80296f2e892SBill Paul * Fake something to make the probe 80396f2e892SBill Paul * code think there's a PHY here. 80496f2e892SBill Paul */ 80596f2e892SBill Paul return (BMSR_MEDIAMASK); 80696f2e892SBill Paul break; 80796f2e892SBill Paul case MII_PHYIDR1: 80896f2e892SBill Paul if (DC_IS_PNIC(sc)) 80996f2e892SBill Paul return (DC_VENDORID_LO); 81096f2e892SBill Paul return (DC_VENDORID_DEC); 81196f2e892SBill Paul break; 81296f2e892SBill Paul case MII_PHYIDR2: 81396f2e892SBill Paul if (DC_IS_PNIC(sc)) 81496f2e892SBill Paul return (DC_DEVICEID_82C168); 81596f2e892SBill Paul return (DC_DEVICEID_21143); 81696f2e892SBill Paul break; 81796f2e892SBill Paul default: 81896f2e892SBill Paul return (0); 81996f2e892SBill Paul break; 82096f2e892SBill Paul } 82196f2e892SBill Paul } else 82296f2e892SBill Paul return (0); 82396f2e892SBill Paul } 82496f2e892SBill Paul 82596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 82696f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 82796f2e892SBill Paul (phy << 23) | (reg << 18)); 82896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 82996f2e892SBill Paul DELAY(1); 83096f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 83196f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 83296f2e892SBill Paul rval &= 0xFFFF; 83396f2e892SBill Paul return (rval == 0xFFFF ? 0 : rval); 83496f2e892SBill Paul } 83596f2e892SBill Paul } 83696f2e892SBill Paul return (0); 83796f2e892SBill Paul } 83896f2e892SBill Paul 83996f2e892SBill Paul if (DC_IS_COMET(sc)) { 84096f2e892SBill Paul switch (reg) { 84196f2e892SBill Paul case MII_BMCR: 84296f2e892SBill Paul phy_reg = DC_AL_BMCR; 84396f2e892SBill Paul break; 84496f2e892SBill Paul case MII_BMSR: 84596f2e892SBill Paul phy_reg = DC_AL_BMSR; 84696f2e892SBill Paul break; 84796f2e892SBill Paul case MII_PHYIDR1: 84896f2e892SBill Paul phy_reg = DC_AL_VENID; 84996f2e892SBill Paul break; 85096f2e892SBill Paul case MII_PHYIDR2: 85196f2e892SBill Paul phy_reg = DC_AL_DEVID; 85296f2e892SBill Paul break; 85396f2e892SBill Paul case MII_ANAR: 85496f2e892SBill Paul phy_reg = DC_AL_ANAR; 85596f2e892SBill Paul break; 85696f2e892SBill Paul case MII_ANLPAR: 85796f2e892SBill Paul phy_reg = DC_AL_LPAR; 85896f2e892SBill Paul break; 85996f2e892SBill Paul case MII_ANER: 86096f2e892SBill Paul phy_reg = DC_AL_ANER; 86196f2e892SBill Paul break; 86296f2e892SBill Paul default: 86322f6205dSJohn Baldwin device_printf(dev, "phy_read: bad phy register %x\n", 86422f6205dSJohn Baldwin reg); 86596f2e892SBill Paul return (0); 86696f2e892SBill Paul break; 86796f2e892SBill Paul } 86896f2e892SBill Paul 86996f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 87096f2e892SBill Paul 87196f2e892SBill Paul if (rval == 0xFFFF) 87296f2e892SBill Paul return (0); 87396f2e892SBill Paul return (rval); 87496f2e892SBill Paul } 87596f2e892SBill Paul 87696f2e892SBill Paul frame.mii_phyaddr = phy; 87796f2e892SBill Paul frame.mii_regaddr = reg; 878419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 879f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 880f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 881419146d9SBill Paul } 88296f2e892SBill Paul dc_mii_readreg(sc, &frame); 883419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 884f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 88596f2e892SBill Paul 88696f2e892SBill Paul return (frame.mii_data); 88796f2e892SBill Paul } 88896f2e892SBill Paul 889e3d2833aSAlfred Perlstein static int 8900934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data) 89196f2e892SBill Paul { 89296f2e892SBill Paul struct dc_softc *sc; 89396f2e892SBill Paul struct dc_mii_frame frame; 894c85c4667SBill Paul int i, phy_reg = 0; 89596f2e892SBill Paul 89696f2e892SBill Paul sc = device_get_softc(dev); 8970934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 89896f2e892SBill Paul 89996f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 90096f2e892SBill Paul return (0); 90196f2e892SBill Paul 9021af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 9031af8bec7SBill Paul return (0); 9041af8bec7SBill Paul 90596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 90696f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 90796f2e892SBill Paul (phy << 23) | (reg << 10) | data); 90896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 90996f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 91096f2e892SBill Paul break; 91196f2e892SBill Paul } 91296f2e892SBill Paul return (0); 91396f2e892SBill Paul } 91496f2e892SBill Paul 91596f2e892SBill Paul if (DC_IS_COMET(sc)) { 91696f2e892SBill Paul switch (reg) { 91796f2e892SBill Paul case MII_BMCR: 91896f2e892SBill Paul phy_reg = DC_AL_BMCR; 91996f2e892SBill Paul break; 92096f2e892SBill Paul case MII_BMSR: 92196f2e892SBill Paul phy_reg = DC_AL_BMSR; 92296f2e892SBill Paul break; 92396f2e892SBill Paul case MII_PHYIDR1: 92496f2e892SBill Paul phy_reg = DC_AL_VENID; 92596f2e892SBill Paul break; 92696f2e892SBill Paul case MII_PHYIDR2: 92796f2e892SBill Paul phy_reg = DC_AL_DEVID; 92896f2e892SBill Paul break; 92996f2e892SBill Paul case MII_ANAR: 93096f2e892SBill Paul phy_reg = DC_AL_ANAR; 93196f2e892SBill Paul break; 93296f2e892SBill Paul case MII_ANLPAR: 93396f2e892SBill Paul phy_reg = DC_AL_LPAR; 93496f2e892SBill Paul break; 93596f2e892SBill Paul case MII_ANER: 93696f2e892SBill Paul phy_reg = DC_AL_ANER; 93796f2e892SBill Paul break; 93896f2e892SBill Paul default: 93922f6205dSJohn Baldwin device_printf(dev, "phy_write: bad phy register %x\n", 94022f6205dSJohn Baldwin reg); 94196f2e892SBill Paul return (0); 94296f2e892SBill Paul break; 94396f2e892SBill Paul } 94496f2e892SBill Paul 94596f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 94696f2e892SBill Paul return (0); 94796f2e892SBill Paul } 94896f2e892SBill Paul 94996f2e892SBill Paul frame.mii_phyaddr = phy; 95096f2e892SBill Paul frame.mii_regaddr = reg; 95196f2e892SBill Paul frame.mii_data = data; 95296f2e892SBill Paul 953419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 954f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 955f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 956419146d9SBill Paul } 95796f2e892SBill Paul dc_mii_writereg(sc, &frame); 958419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 959f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 96096f2e892SBill Paul 96196f2e892SBill Paul return (0); 96296f2e892SBill Paul } 96396f2e892SBill Paul 964e3d2833aSAlfred Perlstein static void 9650934f18aSMaxime Henrion dc_miibus_statchg(device_t dev) 96696f2e892SBill Paul { 96796f2e892SBill Paul struct dc_softc *sc; 96896f2e892SBill Paul struct mii_data *mii; 969f43d9309SBill Paul struct ifmedia *ifm; 97096f2e892SBill Paul 97196f2e892SBill Paul sc = device_get_softc(dev); 97296f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 97396f2e892SBill Paul return; 9745c1cfac4SBill Paul 97596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 976f43d9309SBill Paul ifm = &mii->mii_media; 977f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 97845521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 979f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 980f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 981f43d9309SBill Paul } else { 98296f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 98396f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 984f43d9309SBill Paul } 985f43d9309SBill Paul } 986f43d9309SBill Paul 987f43d9309SBill Paul /* 988f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 989f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 990f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 991f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 992f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 993f43d9309SBill Paul * with it itself. *sigh* 994f43d9309SBill Paul */ 995e3d2833aSAlfred Perlstein static void 9960934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev) 997f43d9309SBill Paul { 998f43d9309SBill Paul struct dc_softc *sc; 999f43d9309SBill Paul struct mii_data *mii; 1000f43d9309SBill Paul struct ifmedia *ifm; 1001f43d9309SBill Paul int rev; 1002f43d9309SBill Paul 1003f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 1004f43d9309SBill Paul 1005f43d9309SBill Paul sc = device_get_softc(dev); 1006f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 1007f43d9309SBill Paul ifm = &mii->mii_media; 1008f43d9309SBill Paul 1009f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 101045521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL); 101196f2e892SBill Paul } 101296f2e892SBill Paul 101379d11e09SBill Paul #define DC_BITS_512 9 101479d11e09SBill Paul #define DC_BITS_128 7 101579d11e09SBill Paul #define DC_BITS_64 6 101696f2e892SBill Paul 10173373489bSWarner Losh static uint32_t 10183373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr) 101996f2e892SBill Paul { 10203373489bSWarner Losh uint32_t crc; 102196f2e892SBill Paul 102296f2e892SBill Paul /* Compute CRC for the address value. */ 10230e939c0cSChristian Weisgerber crc = ether_crc32_le(addr, ETHER_ADDR_LEN); 102496f2e892SBill Paul 102579d11e09SBill Paul /* 102679d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 102779d11e09SBill Paul * chips is only 128 bits wide. 102879d11e09SBill Paul */ 102979d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 103079d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 103196f2e892SBill Paul 103279d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 103379d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 103479d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 103579d11e09SBill Paul 1036feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1037feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1038feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1039feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 10400934f18aSMaxime Henrion return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4)); 1041feb78939SJonathan Chen else 10420934f18aSMaxime Henrion return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 + 10430934f18aSMaxime Henrion (12 << 4)); 1044feb78939SJonathan Chen } 1045feb78939SJonathan Chen 104679d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 104796f2e892SBill Paul } 104896f2e892SBill Paul 104996f2e892SBill Paul /* 105096f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 105196f2e892SBill Paul */ 10523373489bSWarner Losh static uint32_t 10533373489bSWarner Losh dc_mchash_be(const uint8_t *addr) 105496f2e892SBill Paul { 10550e939c0cSChristian Weisgerber uint32_t crc; 105696f2e892SBill Paul 105796f2e892SBill Paul /* Compute CRC for the address value. */ 10580e939c0cSChristian Weisgerber crc = ether_crc32_be(addr, ETHER_ADDR_LEN); 105996f2e892SBill Paul 10600934f18aSMaxime Henrion /* Return the filter bit position. */ 106196f2e892SBill Paul return ((crc >> 26) & 0x0000003F); 106296f2e892SBill Paul } 106396f2e892SBill Paul 106496f2e892SBill Paul /* 106596f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 106696f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 106796f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 106896f2e892SBill Paul * 106996f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 107096f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 107196f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 107296f2e892SBill Paul * we need that too. 107396f2e892SBill Paul */ 10742c876e15SPoul-Henning Kamp static void 10750934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc) 107696f2e892SBill Paul { 107796f2e892SBill Paul struct dc_desc *sframe; 107896f2e892SBill Paul u_int32_t h, *sp; 107996f2e892SBill Paul struct ifmultiaddr *ifma; 108096f2e892SBill Paul struct ifnet *ifp; 108196f2e892SBill Paul int i; 108296f2e892SBill Paul 1083fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 108496f2e892SBill Paul 108596f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 108696f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 108796f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 108896f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 108956e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 10900934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 109196f2e892SBill Paul 1092af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1093af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1094af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 109596f2e892SBill Paul 109656e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 109796f2e892SBill Paul 109896f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 109996f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 110096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 110196f2e892SBill Paul else 110296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 110396f2e892SBill Paul 110496f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 110596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 110696f2e892SBill Paul else 110796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 110896f2e892SBill Paul 110913b203d0SRobert Watson IF_ADDR_LOCK(ifp); 11106817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 111196f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 111296f2e892SBill Paul continue; 1113aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 111496f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1115af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 111696f2e892SBill Paul } 111713b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 111896f2e892SBill Paul 111996f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1120aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1121af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 112296f2e892SBill Paul } 112396f2e892SBill Paul 112496f2e892SBill Paul /* Set our MAC address */ 1125fc74a9f9SBrooks Davis sp[39] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[0]); 1126fc74a9f9SBrooks Davis sp[40] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[1]); 1127fc74a9f9SBrooks Davis sp[41] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[2]); 112896f2e892SBill Paul 1129af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 113096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 113196f2e892SBill Paul 113296f2e892SBill Paul /* 113396f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 113496f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 113596f2e892SBill Paul * before proceeding, just so it has time to swallow its 113696f2e892SBill Paul * medicine. 113796f2e892SBill Paul */ 113896f2e892SBill Paul DELAY(10000); 113996f2e892SBill Paul 114096f2e892SBill Paul ifp->if_timer = 5; 114196f2e892SBill Paul } 114296f2e892SBill Paul 11432c876e15SPoul-Henning Kamp static void 11440934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc) 114596f2e892SBill Paul { 114696f2e892SBill Paul struct ifnet *ifp; 11470934f18aSMaxime Henrion struct ifmultiaddr *ifma; 114896f2e892SBill Paul int h = 0; 114996f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 115096f2e892SBill Paul 1151fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 115296f2e892SBill Paul 11530934f18aSMaxime Henrion /* Init our MAC address. */ 1154fc74a9f9SBrooks Davis CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[0])); 1155fc74a9f9SBrooks Davis CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[4])); 115696f2e892SBill Paul 115796f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 115896f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 115996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 116096f2e892SBill Paul else 116196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 116296f2e892SBill Paul 116396f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 116496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116596f2e892SBill Paul else 116696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116796f2e892SBill Paul 11680934f18aSMaxime Henrion /* First, zot all the existing hash bits. */ 116996f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 117096f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 117196f2e892SBill Paul 117296f2e892SBill Paul /* 117396f2e892SBill Paul * If we're already in promisc or allmulti mode, we 117496f2e892SBill Paul * don't have to bother programming the multicast filter. 117596f2e892SBill Paul */ 117696f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 117796f2e892SBill Paul return; 117896f2e892SBill Paul 11790934f18aSMaxime Henrion /* Now program new ones. */ 118013b203d0SRobert Watson IF_ADDR_LOCK(ifp); 11816817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 118296f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 118396f2e892SBill Paul continue; 1184acc1bcccSMartin Blapp if (DC_IS_CENTAUR(sc)) 1185aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 1186aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1187acc1bcccSMartin Blapp else 1188aa825502SDavid E. O'Brien h = dc_mchash_be( 1189aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 119096f2e892SBill Paul if (h < 32) 119196f2e892SBill Paul hashes[0] |= (1 << h); 119296f2e892SBill Paul else 119396f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 119496f2e892SBill Paul } 119513b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 119696f2e892SBill Paul 119796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 119896f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 119996f2e892SBill Paul } 120096f2e892SBill Paul 12012c876e15SPoul-Henning Kamp static void 12020934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc) 120396f2e892SBill Paul { 120496f2e892SBill Paul struct ifnet *ifp; 12050934f18aSMaxime Henrion struct ifmultiaddr *ifma; 120696f2e892SBill Paul int h = 0; 120796f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 120896f2e892SBill Paul 1209fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 121096f2e892SBill Paul 121196f2e892SBill Paul /* Init our MAC address */ 121296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 121396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 1214fc74a9f9SBrooks Davis *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[0])); 121596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 121696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 1217fc74a9f9SBrooks Davis *(u_int32_t *)(&IFP2ENADDR(sc->dc_ifp)[4])); 121896f2e892SBill Paul 121996f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 122096f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 122196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 122296f2e892SBill Paul else 122396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 122496f2e892SBill Paul 122596f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 122696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 122796f2e892SBill Paul else 122896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 122996f2e892SBill Paul 123096f2e892SBill Paul /* 123196f2e892SBill Paul * The ASIX chip has a special bit to enable reception 123296f2e892SBill Paul * of broadcast frames. 123396f2e892SBill Paul */ 123496f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 123596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 123696f2e892SBill Paul else 123796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 123896f2e892SBill Paul 123996f2e892SBill Paul /* first, zot all the existing hash bits */ 124096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 124196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 124296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 124396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 124496f2e892SBill Paul 124596f2e892SBill Paul /* 124696f2e892SBill Paul * If we're already in promisc or allmulti mode, we 124796f2e892SBill Paul * don't have to bother programming the multicast filter. 124896f2e892SBill Paul */ 124996f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 125096f2e892SBill Paul return; 125196f2e892SBill Paul 125296f2e892SBill Paul /* now program new ones */ 125313b203d0SRobert Watson IF_ADDR_LOCK(ifp); 12546817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 125596f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 125696f2e892SBill Paul continue; 1257aa825502SDavid E. O'Brien h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 125896f2e892SBill Paul if (h < 32) 125996f2e892SBill Paul hashes[0] |= (1 << h); 126096f2e892SBill Paul else 126196f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 126296f2e892SBill Paul } 126313b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 126496f2e892SBill Paul 126596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 126696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 126796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 126896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 126996f2e892SBill Paul } 127096f2e892SBill Paul 12712c876e15SPoul-Henning Kamp static void 12720934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc) 1273feb78939SJonathan Chen { 12740934f18aSMaxime Henrion struct ifnet *ifp; 12750934f18aSMaxime Henrion struct ifmultiaddr *ifma; 1276feb78939SJonathan Chen struct dc_desc *sframe; 1277feb78939SJonathan Chen u_int32_t h, *sp; 1278feb78939SJonathan Chen int i; 1279feb78939SJonathan Chen 1280fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 1281feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 1282feb78939SJonathan Chen 1283feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1284feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1285feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1286feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 128756e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 12880934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 1289feb78939SJonathan Chen 1290af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1291af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1292af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 1293feb78939SJonathan Chen 129456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 1295feb78939SJonathan Chen 1296feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1297feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1298feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1299feb78939SJonathan Chen else 1300feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1301feb78939SJonathan Chen 1302feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1303feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1304feb78939SJonathan Chen else 1305feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1306feb78939SJonathan Chen 130713b203d0SRobert Watson IF_ADDR_LOCK(ifp); 13086817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1309feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1310feb78939SJonathan Chen continue; 1311aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 13121d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1313af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1314feb78939SJonathan Chen } 131513b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 1316feb78939SJonathan Chen 1317feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1318aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1319af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1320feb78939SJonathan Chen } 1321feb78939SJonathan Chen 1322feb78939SJonathan Chen /* Set our MAC address */ 1323fc74a9f9SBrooks Davis sp[0] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[0]); 1324fc74a9f9SBrooks Davis sp[1] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[1]); 1325fc74a9f9SBrooks Davis sp[2] = DC_SP_MAC(((u_int16_t *)IFP2ENADDR(sc->dc_ifp))[2]); 1326feb78939SJonathan Chen 1327feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1328feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 132913f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 1330af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 1331feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1332feb78939SJonathan Chen 1333feb78939SJonathan Chen /* 13340934f18aSMaxime Henrion * Wait some time... 1335feb78939SJonathan Chen */ 1336feb78939SJonathan Chen DELAY(1000); 1337feb78939SJonathan Chen 1338feb78939SJonathan Chen ifp->if_timer = 5; 1339feb78939SJonathan Chen } 1340feb78939SJonathan Chen 1341e3d2833aSAlfred Perlstein static void 13420934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc) 134396f2e892SBill Paul { 13440934f18aSMaxime Henrion 134596f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13461af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 134796f2e892SBill Paul dc_setfilt_21143(sc); 134896f2e892SBill Paul 134996f2e892SBill Paul if (DC_IS_ASIX(sc)) 135096f2e892SBill Paul dc_setfilt_asix(sc); 135196f2e892SBill Paul 135296f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 135396f2e892SBill Paul dc_setfilt_admtek(sc); 135496f2e892SBill Paul 1355feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1356feb78939SJonathan Chen dc_setfilt_xircom(sc); 135796f2e892SBill Paul } 135896f2e892SBill Paul 135996f2e892SBill Paul /* 13600934f18aSMaxime Henrion * In order to fiddle with the 'full-duplex' and '100Mbps' bits in 13610934f18aSMaxime Henrion * the netconfig register, we first have to put the transmit and/or 13620934f18aSMaxime Henrion * receive logic in the idle state. 136396f2e892SBill Paul */ 1364e3d2833aSAlfred Perlstein static void 13650934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media) 136696f2e892SBill Paul { 13670934f18aSMaxime Henrion int i, restart = 0, watchdogreg; 136896f2e892SBill Paul u_int32_t isr; 136996f2e892SBill Paul 137096f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 137196f2e892SBill Paul return; 137296f2e892SBill Paul 137396f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) { 137496f2e892SBill Paul restart = 1; 137596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 137696f2e892SBill Paul 137796f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 137896f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1379d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1380351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1381351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 138296f2e892SBill Paul break; 1383d467c136SBill Paul DELAY(10); 138496f2e892SBill Paul } 138596f2e892SBill Paul 138696f2e892SBill Paul if (i == DC_TIMEOUT) 138722f6205dSJohn Baldwin if_printf(sc->dc_ifp, 138822f6205dSJohn Baldwin "failed to force tx and rx to idle state\n"); 138996f2e892SBill Paul } 139096f2e892SBill Paul 139196f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1392042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1393042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 139496f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 1395bf645417SBill Paul if (DC_IS_INTEL(sc)) { 13960934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 13978273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 13988273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 13998273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14004c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1401bf645417SBill Paul } else { 1402bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1403bf645417SBill Paul } 140496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 140596f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 140696f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 140796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 140896f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 140988d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 141096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 141196f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1412e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1413e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 141496f2e892SBill Paul } else { 141596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 141696f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 141796f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 141896f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 141996f2e892SBill Paul } 1420318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1421318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1422318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14235c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14245c1cfac4SBill Paul dc_apply_fixup(sc, 14255c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14265c1cfac4SBill Paul IFM_100_TX | IFM_FDX : IFM_100_TX); 142796f2e892SBill Paul } 142896f2e892SBill Paul } 142996f2e892SBill Paul 143096f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1431042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1432042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 143396f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14340934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14354c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14368273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14378273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14388273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14398273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14404c2efe27SBill Paul } else { 14414c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14424c2efe27SBill Paul } 144396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 144496f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 144596f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 144696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 144788d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 144896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 144996f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1450e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1451e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 145296f2e892SBill Paul } else { 145396f2e892SBill Paul if (DC_IS_PNIC(sc)) { 145496f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 145596f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 145696f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 145796f2e892SBill Paul } 145896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1459318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 146096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14615c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14625c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14635c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14645c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14655c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14665c1cfac4SBill Paul else 14675c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14685c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14695c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14705c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14715c1cfac4SBill Paul dc_apply_fixup(sc, 14725c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14735c1cfac4SBill Paul IFM_10_T | IFM_FDX : IFM_10_T); 14745c1cfac4SBill Paul DELAY(20000); 14755c1cfac4SBill Paul } 147696f2e892SBill Paul } 147796f2e892SBill Paul } 147896f2e892SBill Paul 1479f43d9309SBill Paul /* 1480f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1481f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1482f43d9309SBill Paul * on the external MII port. 1483f43d9309SBill Paul */ 1484f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 148545521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1486f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1487f43d9309SBill Paul sc->dc_link = 1; 1488f43d9309SBill Paul } else { 1489f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1490f43d9309SBill Paul } 1491f43d9309SBill Paul } 1492f43d9309SBill Paul 149396f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 149496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 149596f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 149696f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 149796f2e892SBill Paul } else { 149896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 149996f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 150096f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 150196f2e892SBill Paul } 150296f2e892SBill Paul 150396f2e892SBill Paul if (restart) 150496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON); 150596f2e892SBill Paul } 150696f2e892SBill Paul 1507e3d2833aSAlfred Perlstein static void 15080934f18aSMaxime Henrion dc_reset(struct dc_softc *sc) 150996f2e892SBill Paul { 15100934f18aSMaxime Henrion int i; 151196f2e892SBill Paul 151296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 151396f2e892SBill Paul 151496f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 151596f2e892SBill Paul DELAY(10); 151696f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 151796f2e892SBill Paul break; 151896f2e892SBill Paul } 151996f2e892SBill Paul 15201af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15211d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 152296f2e892SBill Paul DELAY(10000); 152396f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 152496f2e892SBill Paul i = 0; 152596f2e892SBill Paul } 152696f2e892SBill Paul 152796f2e892SBill Paul if (i == DC_TIMEOUT) 152822f6205dSJohn Baldwin if_printf(sc->dc_ifp, "reset never completed!\n"); 152996f2e892SBill Paul 153096f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 153196f2e892SBill Paul DELAY(1000); 153296f2e892SBill Paul 153396f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 153496f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 153596f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 153696f2e892SBill Paul 153791cc2adbSBill Paul /* 153891cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 153991cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 154091cc2adbSBill Paul * into a state where it will never come out of reset 154191cc2adbSBill Paul * until we reset the whole chip again. 154291cc2adbSBill Paul */ 15435c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 154491cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15455c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15465c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15475c1cfac4SBill Paul } 154896f2e892SBill Paul } 154996f2e892SBill Paul 1550e3d2833aSAlfred Perlstein static struct dc_type * 15510934f18aSMaxime Henrion dc_devtype(device_t dev) 155296f2e892SBill Paul { 155396f2e892SBill Paul struct dc_type *t; 155496f2e892SBill Paul u_int32_t rev; 155596f2e892SBill Paul 155696f2e892SBill Paul t = dc_devs; 155796f2e892SBill Paul 155896f2e892SBill Paul while (t->dc_name != NULL) { 155996f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 156096f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 156196f2e892SBill Paul /* Check the PCI revision */ 156296f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 156396f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 156496f2e892SBill Paul rev >= DC_REVISION_98713A) 156596f2e892SBill Paul t++; 156696f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 156796f2e892SBill Paul rev >= DC_REVISION_98713A) 156896f2e892SBill Paul t++; 156996f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 157079d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 157179d11e09SBill Paul t++; 157279d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 157396f2e892SBill Paul rev >= DC_REVISION_98725) 157496f2e892SBill Paul t++; 157596f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 157696f2e892SBill Paul rev >= DC_REVISION_88141) 157796f2e892SBill Paul t++; 157896f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 157996f2e892SBill Paul rev >= DC_REVISION_82C169) 158096f2e892SBill Paul t++; 158188d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 158288d739dcSBill Paul rev >= DC_REVISION_DM9102A) 158388d739dcSBill Paul t++; 1584e7b9ab3aSBill Paul /* 1585e7b9ab3aSBill Paul * The Microsoft MN-130 has a device ID of 0x0002, 1586e7b9ab3aSBill Paul * which happens to be the same as the PNIC 82c168. 1587e7b9ab3aSBill Paul * To keep dc_attach() from getting confused, we 1588e7b9ab3aSBill Paul * pretend its ID is something different. 1589e7b9ab3aSBill Paul * XXX: ideally, dc_attach() should be checking 1590e7b9ab3aSBill Paul * vendorid+deviceid together to avoid such 1591e7b9ab3aSBill Paul * collisions. 1592e7b9ab3aSBill Paul */ 1593e7b9ab3aSBill Paul if (t->dc_vid == DC_VENDORID_MICROSOFT && 1594e7b9ab3aSBill Paul t->dc_did == DC_DEVICEID_MSMN130) 1595e7b9ab3aSBill Paul t++; 159696f2e892SBill Paul return (t); 159796f2e892SBill Paul } 159896f2e892SBill Paul t++; 159996f2e892SBill Paul } 160096f2e892SBill Paul 160196f2e892SBill Paul return (NULL); 160296f2e892SBill Paul } 160396f2e892SBill Paul 160496f2e892SBill Paul /* 160596f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 160696f2e892SBill Paul * IDs against our list and return a device name if we find a match. 160796f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 160896f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 160996f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 161096f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 161196f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 161296f2e892SBill Paul */ 1613e3d2833aSAlfred Perlstein static int 16140934f18aSMaxime Henrion dc_probe(device_t dev) 161596f2e892SBill Paul { 161696f2e892SBill Paul struct dc_type *t; 161796f2e892SBill Paul 161896f2e892SBill Paul t = dc_devtype(dev); 161996f2e892SBill Paul 162096f2e892SBill Paul if (t != NULL) { 162196f2e892SBill Paul device_set_desc(dev, t->dc_name); 1622d701c913SWarner Losh return (BUS_PROBE_DEFAULT); 162396f2e892SBill Paul } 162496f2e892SBill Paul 162596f2e892SBill Paul return (ENXIO); 162696f2e892SBill Paul } 162796f2e892SBill Paul 1628e3d2833aSAlfred Perlstein static void 16290934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media) 16305c1cfac4SBill Paul { 16315c1cfac4SBill Paul struct dc_mediainfo *m; 16325c1cfac4SBill Paul u_int8_t *p; 16335c1cfac4SBill Paul int i; 16345d801891SBill Paul u_int32_t reg; 16355c1cfac4SBill Paul 16365c1cfac4SBill Paul m = sc->dc_mi; 16375c1cfac4SBill Paul 16385c1cfac4SBill Paul while (m != NULL) { 16395c1cfac4SBill Paul if (m->dc_media == media) 16405c1cfac4SBill Paul break; 16415c1cfac4SBill Paul m = m->dc_next; 16425c1cfac4SBill Paul } 16435c1cfac4SBill Paul 16445c1cfac4SBill Paul if (m == NULL) 16455c1cfac4SBill Paul return; 16465c1cfac4SBill Paul 16475c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16485c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16495c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16505c1cfac4SBill Paul } 16515c1cfac4SBill Paul 16525c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16535c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16545c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16555c1cfac4SBill Paul } 16565c1cfac4SBill Paul } 16575c1cfac4SBill Paul 1658e3d2833aSAlfred Perlstein static void 16590934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l) 16605c1cfac4SBill Paul { 16615c1cfac4SBill Paul struct dc_mediainfo *m; 16625c1cfac4SBill Paul 16630934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 166487f4fa15SMartin Blapp switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) { 166587f4fa15SMartin Blapp case DC_SIA_CODE_10BT: 16665c1cfac4SBill Paul m->dc_media = IFM_10_T; 166787f4fa15SMartin Blapp break; 166887f4fa15SMartin Blapp case DC_SIA_CODE_10BT_FDX: 16695c1cfac4SBill Paul m->dc_media = IFM_10_T | IFM_FDX; 167087f4fa15SMartin Blapp break; 167187f4fa15SMartin Blapp case DC_SIA_CODE_10B2: 16725c1cfac4SBill Paul m->dc_media = IFM_10_2; 167387f4fa15SMartin Blapp break; 167487f4fa15SMartin Blapp case DC_SIA_CODE_10B5: 16755c1cfac4SBill Paul m->dc_media = IFM_10_5; 167687f4fa15SMartin Blapp break; 167787f4fa15SMartin Blapp default: 167887f4fa15SMartin Blapp break; 167987f4fa15SMartin Blapp } 16805c1cfac4SBill Paul 168187f4fa15SMartin Blapp /* 168287f4fa15SMartin Blapp * We need to ignore CSR13, CSR14, CSR15 for SIA mode. 168387f4fa15SMartin Blapp * Things apparently already work for cards that do 168487f4fa15SMartin Blapp * supply Media Specific Data. 168587f4fa15SMartin Blapp */ 168687f4fa15SMartin Blapp if (l->dc_sia_code & DC_SIA_CODE_EXT) { 16875c1cfac4SBill Paul m->dc_gp_len = 2; 168887f4fa15SMartin Blapp m->dc_gp_ptr = 168987f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl; 169087f4fa15SMartin Blapp } else { 169187f4fa15SMartin Blapp m->dc_gp_len = 2; 169287f4fa15SMartin Blapp m->dc_gp_ptr = 169387f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl; 169487f4fa15SMartin Blapp } 16955c1cfac4SBill Paul 16965c1cfac4SBill Paul m->dc_next = sc->dc_mi; 16975c1cfac4SBill Paul sc->dc_mi = m; 16985c1cfac4SBill Paul 16995c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 17005c1cfac4SBill Paul } 17015c1cfac4SBill Paul 1702e3d2833aSAlfred Perlstein static void 17030934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l) 17045c1cfac4SBill Paul { 17055c1cfac4SBill Paul struct dc_mediainfo *m; 17065c1cfac4SBill Paul 17070934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17085c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 17095c1cfac4SBill Paul m->dc_media = IFM_100_TX; 17105c1cfac4SBill Paul 17115c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 17125c1cfac4SBill Paul m->dc_media = IFM_100_TX | IFM_FDX; 17135c1cfac4SBill Paul 17145c1cfac4SBill Paul m->dc_gp_len = 2; 17155c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 17165c1cfac4SBill Paul 17175c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17185c1cfac4SBill Paul sc->dc_mi = m; 17195c1cfac4SBill Paul 17205c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 17215c1cfac4SBill Paul } 17225c1cfac4SBill Paul 1723e3d2833aSAlfred Perlstein static void 17240934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l) 17255c1cfac4SBill Paul { 17265c1cfac4SBill Paul struct dc_mediainfo *m; 17270934f18aSMaxime Henrion u_int8_t *p; 17285c1cfac4SBill Paul 17290934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17305c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17315c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17325c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17335c1cfac4SBill Paul 17345c1cfac4SBill Paul p = (u_int8_t *)l; 17355c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17365c1cfac4SBill Paul m->dc_gp_ptr = p; 17375c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17385c1cfac4SBill Paul m->dc_reset_len = *p; 17395c1cfac4SBill Paul p++; 17405c1cfac4SBill Paul m->dc_reset_ptr = p; 17415c1cfac4SBill Paul 17425c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17435c1cfac4SBill Paul sc->dc_mi = m; 17445c1cfac4SBill Paul } 17455c1cfac4SBill Paul 17462c876e15SPoul-Henning Kamp static void 17470934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits) 17483097aa70SWarner Losh { 17493097aa70SWarner Losh int size; 17503097aa70SWarner Losh 17513097aa70SWarner Losh size = 2 << bits; 17523097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 17533097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 17543097aa70SWarner Losh } 17553097aa70SWarner Losh 1756e3d2833aSAlfred Perlstein static void 17570934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc) 17585c1cfac4SBill Paul { 17595c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17605c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 17610934f18aSMaxime Henrion int have_mii, i, loff; 17625c1cfac4SBill Paul char *ptr; 17635c1cfac4SBill Paul 1764f956e0b3SMartin Blapp have_mii = 0; 17655c1cfac4SBill Paul loff = sc->dc_srom[27]; 17665c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 17675c1cfac4SBill Paul 17685c1cfac4SBill Paul ptr = (char *)lhdr; 17695c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 1770f956e0b3SMartin Blapp /* 1771f956e0b3SMartin Blapp * Look if we got a MII media block. 1772f956e0b3SMartin Blapp */ 1773f956e0b3SMartin Blapp for (i = 0; i < lhdr->dc_mcnt; i++) { 1774f956e0b3SMartin Blapp hdr = (struct dc_eblock_hdr *)ptr; 1775f956e0b3SMartin Blapp if (hdr->dc_type == DC_EBLOCK_MII) 1776f956e0b3SMartin Blapp have_mii++; 1777f956e0b3SMartin Blapp 1778f956e0b3SMartin Blapp ptr += (hdr->dc_len & 0x7F); 1779f956e0b3SMartin Blapp ptr++; 1780f956e0b3SMartin Blapp } 1781f956e0b3SMartin Blapp 1782f956e0b3SMartin Blapp /* 1783f956e0b3SMartin Blapp * Do the same thing again. Only use SIA and SYM media 1784f956e0b3SMartin Blapp * blocks if no MII media block is available. 1785f956e0b3SMartin Blapp */ 1786f956e0b3SMartin Blapp ptr = (char *)lhdr; 1787f956e0b3SMartin Blapp ptr += sizeof(struct dc_leaf_hdr) - 1; 17885c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 17895c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 17905c1cfac4SBill Paul switch (hdr->dc_type) { 17915c1cfac4SBill Paul case DC_EBLOCK_MII: 17925c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 17935c1cfac4SBill Paul break; 17945c1cfac4SBill Paul case DC_EBLOCK_SIA: 1795f956e0b3SMartin Blapp if (! have_mii) 1796f956e0b3SMartin Blapp dc_decode_leaf_sia(sc, 1797f956e0b3SMartin Blapp (struct dc_eblock_sia *)hdr); 17985c1cfac4SBill Paul break; 17995c1cfac4SBill Paul case DC_EBLOCK_SYM: 1800f956e0b3SMartin Blapp if (! have_mii) 1801f956e0b3SMartin Blapp dc_decode_leaf_sym(sc, 1802f956e0b3SMartin Blapp (struct dc_eblock_sym *)hdr); 18035c1cfac4SBill Paul break; 18045c1cfac4SBill Paul default: 18055c1cfac4SBill Paul /* Don't care. Yet. */ 18065c1cfac4SBill Paul break; 18075c1cfac4SBill Paul } 18085c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 18095c1cfac4SBill Paul ptr++; 18105c1cfac4SBill Paul } 18115c1cfac4SBill Paul } 18125c1cfac4SBill Paul 181356e5e7aeSMaxime Henrion static void 181456e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 181556e5e7aeSMaxime Henrion { 181656e5e7aeSMaxime Henrion u_int32_t *paddr; 181756e5e7aeSMaxime Henrion 181856e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 181956e5e7aeSMaxime Henrion paddr = arg; 182056e5e7aeSMaxime Henrion *paddr = segs->ds_addr; 182156e5e7aeSMaxime Henrion } 182256e5e7aeSMaxime Henrion 182396f2e892SBill Paul /* 182496f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 182596f2e892SBill Paul * setup and ethernet/BPF attach. 182696f2e892SBill Paul */ 1827e3d2833aSAlfred Perlstein static int 18280934f18aSMaxime Henrion dc_attach(device_t dev) 182996f2e892SBill Paul { 1830d1ce9105SBill Paul int tmp = 0; 183196f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 183296f2e892SBill Paul u_int32_t command; 183396f2e892SBill Paul struct dc_softc *sc; 183496f2e892SBill Paul struct ifnet *ifp; 183596f2e892SBill Paul u_int32_t revision; 183622f6205dSJohn Baldwin int error = 0, rid, mac_offset; 183756e5e7aeSMaxime Henrion int i; 1838e7b01d07SWarner Losh u_int8_t *mac; 183996f2e892SBill Paul 184096f2e892SBill Paul sc = device_get_softc(dev); 184196f2e892SBill Paul 18426008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 1843c8b27acaSJohn Baldwin MTX_DEF); 1844c3e7434fSWarner Losh 184596f2e892SBill Paul /* 184696f2e892SBill Paul * Map control/status registers. 184796f2e892SBill Paul */ 184807f65363SBill Paul pci_enable_busmaster(dev); 184996f2e892SBill Paul 185096f2e892SBill Paul rid = DC_RID; 18515f96beb9SNate Lawson sc->dc_res = bus_alloc_resource_any(dev, DC_RES, &rid, RF_ACTIVE); 185296f2e892SBill Paul 185396f2e892SBill Paul if (sc->dc_res == NULL) { 185422f6205dSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 185596f2e892SBill Paul error = ENXIO; 1856608654d4SNate Lawson goto fail; 185796f2e892SBill Paul } 185896f2e892SBill Paul 185996f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 186096f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 186196f2e892SBill Paul 18620934f18aSMaxime Henrion /* Allocate interrupt. */ 186354f1f1d1SNate Lawson rid = 0; 18645f96beb9SNate Lawson sc->dc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 186554f1f1d1SNate Lawson RF_SHAREABLE | RF_ACTIVE); 186654f1f1d1SNate Lawson 186754f1f1d1SNate Lawson if (sc->dc_irq == NULL) { 186822f6205dSJohn Baldwin device_printf(dev, "couldn't map interrupt\n"); 186954f1f1d1SNate Lawson error = ENXIO; 187054f1f1d1SNate Lawson goto fail; 187154f1f1d1SNate Lawson } 187254f1f1d1SNate Lawson 187396f2e892SBill Paul /* Need this info to decide on a chip type. */ 187496f2e892SBill Paul sc->dc_info = dc_devtype(dev); 187596f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 187696f2e892SBill Paul 18776d0dd931SWarner Losh /* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */ 1878eecb3844SMartin Blapp if (sc->dc_info->dc_did != DC_DEVICEID_82C168 && 1879eecb3844SMartin Blapp sc->dc_info->dc_did != DC_DEVICEID_X3201) 1880eecb3844SMartin Blapp dc_eeprom_width(sc); 1881eecb3844SMartin Blapp 188296f2e892SBill Paul switch (sc->dc_info->dc_did) { 188396f2e892SBill Paul case DC_DEVICEID_21143: 188496f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 188596f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1886042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 18875c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 18883097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 188996f2e892SBill Paul break; 189038deb45fSTom Rhodes case DC_DEVICEID_DM9009: 189196f2e892SBill Paul case DC_DEVICEID_DM9100: 189296f2e892SBill Paul case DC_DEVICEID_DM9102: 189396f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1894318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS; 1895318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD; 18967dfdc26cSMartin Blapp sc->dc_flags |= DC_TX_ALIGN; 18974a80e74bSMartin Blapp sc->dc_pmode = DC_PMODE_MII; 18980a46b1dcSBill Paul /* Increase the latency timer value. */ 18990a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 19000a46b1dcSBill Paul command &= 0xFFFF00FF; 19010a46b1dcSBill Paul command |= 0x00008000; 19020a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 190396f2e892SBill Paul break; 190496f2e892SBill Paul case DC_DEVICEID_AL981: 190596f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 190696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 190796f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 190896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 19093097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 191096f2e892SBill Paul break; 191196f2e892SBill Paul case DC_DEVICEID_AN985: 1912e351d778SMartin Blapp case DC_DEVICEID_ADM9511: 1913e351d778SMartin Blapp case DC_DEVICEID_ADM9513: 19144c16d09eSWarner Losh case DC_DEVICEID_FA511: 191541fced74SPeter Wemm case DC_DEVICEID_FE2500: 1916fa167b8eSBill Paul case DC_DEVICEID_EN2242: 1917948c244dSWarner Losh case DC_DEVICEID_HAWKING_PN672TX: 19187eac366bSMartin Blapp case DC_DEVICEID_3CSOHOB: 1919e7b9ab3aSBill Paul case DC_DEVICEID_MSMN120: 1920e7b9ab3aSBill Paul case DC_DEVICEID_MSMN130_FAKE: /* XXX avoid collision with PNIC*/ 192196f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 1922acc1bcccSMartin Blapp sc->dc_flags |= DC_64BIT_HASH; 192396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 192496f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 192596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1926129eaf79SMartin Blapp /* Don't read SROM for - auto-loaded on reset */ 192796f2e892SBill Paul break; 192896f2e892SBill Paul case DC_DEVICEID_98713: 192996f2e892SBill Paul case DC_DEVICEID_98713_CP: 193096f2e892SBill Paul if (revision < DC_REVISION_98713A) { 193196f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 193296f2e892SBill Paul } 1933318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 193496f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1935318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1936318b02fdSBill Paul } 1937318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 193896f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 193996f2e892SBill Paul break; 194096f2e892SBill Paul case DC_DEVICEID_987x5: 19419ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 194279d11e09SBill Paul /* 194379d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 194479d11e09SBill Paul * 128-bit hash table. We need to deal with these 194579d11e09SBill Paul * in the same manner as the PNIC II so that we 194679d11e09SBill Paul * get the right number of bits out of the 194779d11e09SBill Paul * CRC routine. 194879d11e09SBill Paul */ 194979d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 195079d11e09SBill Paul revision < DC_REVISION_98725) 195179d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 195296f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 195396f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1954318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 195596f2e892SBill Paul break; 1956ead7cde9SBill Paul case DC_DEVICEID_98727: 1957ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1958ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1959ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 1960ead7cde9SBill Paul break; 196196f2e892SBill Paul case DC_DEVICEID_82C115: 196296f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 196379d11e09SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH; 1964318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 196596f2e892SBill Paul break; 196696f2e892SBill Paul case DC_DEVICEID_82C168: 196796f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 196891cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS; 196996f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 197096f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 197196f2e892SBill Paul if (revision < DC_REVISION_82C169) 197296f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 197396f2e892SBill Paul break; 197496f2e892SBill Paul case DC_DEVICEID_AX88140A: 197596f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 197696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG; 197796f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 197896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 197996f2e892SBill Paul break; 1980feb78939SJonathan Chen case DC_DEVICEID_X3201: 1981feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 19822dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 19832dfc960aSLuigi Rizzo DC_TX_ALIGN; 1984feb78939SJonathan Chen /* 1985feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 1986feb78939SJonathan Chen * it to obtain a double word aligned buffer. 19872dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 1988feb78939SJonathan Chen */ 19893097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 1990feb78939SJonathan Chen break; 19911af8bec7SBill Paul case DC_DEVICEID_RS7112: 19921af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 19931af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 19941af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19951af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 19963097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 19971af8bec7SBill Paul break; 199896f2e892SBill Paul default: 199922f6205dSJohn Baldwin device_printf(dev, "unknown device: %x\n", sc->dc_info->dc_did); 200096f2e892SBill Paul break; 200196f2e892SBill Paul } 200296f2e892SBill Paul 200396f2e892SBill Paul /* Save the cache line size. */ 200488d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 200588d739dcSBill Paul sc->dc_cachesize = 0; 200688d739dcSBill Paul else 200788d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 200888d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 200996f2e892SBill Paul 201096f2e892SBill Paul /* Reset the adapter. */ 201196f2e892SBill Paul dc_reset(sc); 201296f2e892SBill Paul 201396f2e892SBill Paul /* Take 21143 out of snooze mode */ 2014feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 201596f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 201696f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 201796f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 201896f2e892SBill Paul } 201996f2e892SBill Paul 202096f2e892SBill Paul /* 202196f2e892SBill Paul * Try to learn something about the supported media. 202296f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 202396f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 202496f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 202596f2e892SBill Paul * Intel 21143. 202696f2e892SBill Paul */ 20275c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 20285c1cfac4SBill Paul dc_parse_21143_srom(sc); 20295c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 203096f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 203196f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 203296f2e892SBill Paul else 203396f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 203496f2e892SBill Paul } else if (!sc->dc_pmode) 203596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 203696f2e892SBill Paul 203796f2e892SBill Paul /* 203896f2e892SBill Paul * Get station address from the EEPROM. 203996f2e892SBill Paul */ 204096f2e892SBill Paul switch(sc->dc_type) { 204196f2e892SBill Paul case DC_TYPE_98713: 204296f2e892SBill Paul case DC_TYPE_98713A: 204396f2e892SBill Paul case DC_TYPE_987x5: 204496f2e892SBill Paul case DC_TYPE_PNICII: 204596f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 204696f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 204796f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 204896f2e892SBill Paul break; 204996f2e892SBill Paul case DC_TYPE_PNIC: 205096f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 205196f2e892SBill Paul break; 205296f2e892SBill Paul case DC_TYPE_DM9102: 2053ec6a7299SMaxime Henrion dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 2054ec6a7299SMaxime Henrion #ifdef __sparc64__ 2055ec6a7299SMaxime Henrion /* 2056ec6a7299SMaxime Henrion * If this is an onboard dc(4) the station address read from 2057ec6a7299SMaxime Henrion * the EEPROM is all zero and we have to get it from the fcode. 2058ec6a7299SMaxime Henrion */ 2059ec6a7299SMaxime Henrion for (i = 0; i < ETHER_ADDR_LEN; i++) 2060ec6a7299SMaxime Henrion if (eaddr[i] != 0x00) 2061ec6a7299SMaxime Henrion break; 2062b7b6c9e6SMarius Strobl if (i >= ETHER_ADDR_LEN) 2063ec6a7299SMaxime Henrion OF_getetheraddr(dev, eaddr); 2064ec6a7299SMaxime Henrion #endif 2065ec6a7299SMaxime Henrion break; 206696f2e892SBill Paul case DC_TYPE_21143: 206796f2e892SBill Paul case DC_TYPE_ASIX: 206896f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 206996f2e892SBill Paul break; 207096f2e892SBill Paul case DC_TYPE_AL981: 207196f2e892SBill Paul case DC_TYPE_AN985: 2072129eaf79SMartin Blapp *(u_int32_t *)(&eaddr[0]) = CSR_READ_4(sc, DC_AL_PAR0); 2073129eaf79SMartin Blapp *(u_int16_t *)(&eaddr[4]) = CSR_READ_4(sc, DC_AL_PAR1); 207496f2e892SBill Paul break; 20751af8bec7SBill Paul case DC_TYPE_CONEXANT: 20760934f18aSMaxime Henrion bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 20770934f18aSMaxime Henrion ETHER_ADDR_LEN); 20781af8bec7SBill Paul break; 2079feb78939SJonathan Chen case DC_TYPE_XIRCOM: 20800934f18aSMaxime Henrion /* The MAC comes from the CIS. */ 2081e7b01d07SWarner Losh mac = pci_get_ether(dev); 2082e7b01d07SWarner Losh if (!mac) { 2083e7b01d07SWarner Losh device_printf(dev, "No station address in CIS!\n"); 2084608654d4SNate Lawson error = ENXIO; 2085e7b01d07SWarner Losh goto fail; 2086e7b01d07SWarner Losh } 2087e7b01d07SWarner Losh bcopy(mac, eaddr, ETHER_ADDR_LEN); 2088feb78939SJonathan Chen break; 208996f2e892SBill Paul default: 209096f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 209196f2e892SBill Paul break; 209296f2e892SBill Paul } 209396f2e892SBill Paul 209456e5e7aeSMaxime Henrion /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 209556e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 209656e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct dc_list_data), 1, 209756e5e7aeSMaxime Henrion sizeof(struct dc_list_data), 0, NULL, NULL, &sc->dc_ltag); 209856e5e7aeSMaxime Henrion if (error) { 209922f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 210056e5e7aeSMaxime Henrion error = ENXIO; 210156e5e7aeSMaxime Henrion goto fail; 210256e5e7aeSMaxime Henrion } 210356e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata, 2104aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap); 210556e5e7aeSMaxime Henrion if (error) { 210622f6205dSJohn Baldwin device_printf(dev, "failed to allocate DMA safe memory\n"); 210756e5e7aeSMaxime Henrion error = ENXIO; 210856e5e7aeSMaxime Henrion goto fail; 210956e5e7aeSMaxime Henrion } 211056e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata, 211156e5e7aeSMaxime Henrion sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr, 211256e5e7aeSMaxime Henrion BUS_DMA_NOWAIT); 211356e5e7aeSMaxime Henrion if (error) { 211422f6205dSJohn Baldwin device_printf(dev, "cannot get address of the descriptors\n"); 211556e5e7aeSMaxime Henrion error = ENXIO; 211656e5e7aeSMaxime Henrion goto fail; 211756e5e7aeSMaxime Henrion } 211896f2e892SBill Paul 211956e5e7aeSMaxime Henrion /* 212056e5e7aeSMaxime Henrion * Allocate a busdma tag and DMA safe memory for the multicast 212156e5e7aeSMaxime Henrion * setup frame. 212256e5e7aeSMaxime Henrion */ 212356e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 212456e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, 212556e5e7aeSMaxime Henrion DC_SFRAME_LEN + DC_MIN_FRAMELEN, 0, NULL, NULL, &sc->dc_stag); 212656e5e7aeSMaxime Henrion if (error) { 212722f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 212856e5e7aeSMaxime Henrion error = ENXIO; 212956e5e7aeSMaxime Henrion goto fail; 213056e5e7aeSMaxime Henrion } 213156e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf, 213256e5e7aeSMaxime Henrion BUS_DMA_NOWAIT, &sc->dc_smap); 213356e5e7aeSMaxime Henrion if (error) { 213422f6205dSJohn Baldwin device_printf(dev, "failed to allocate DMA safe memory\n"); 213556e5e7aeSMaxime Henrion error = ENXIO; 213656e5e7aeSMaxime Henrion goto fail; 213756e5e7aeSMaxime Henrion } 213856e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf, 213956e5e7aeSMaxime Henrion DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT); 214056e5e7aeSMaxime Henrion if (error) { 214122f6205dSJohn Baldwin device_printf(dev, "cannot get address of the descriptors\n"); 214296f2e892SBill Paul error = ENXIO; 214396f2e892SBill Paul goto fail; 214496f2e892SBill Paul } 214596f2e892SBill Paul 214656e5e7aeSMaxime Henrion /* Allocate a busdma tag for mbufs. */ 2147c1b677aaSScott Long error = bus_dma_tag_create(NULL, 1, 0, BUS_SPACE_MAXADDR_32BIT, 2148ab0d8702SScott Long BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, DC_TX_LIST_CNT, MCLBYTES, 2149c1b677aaSScott Long 0, NULL, NULL, &sc->dc_mtag); 215056e5e7aeSMaxime Henrion if (error) { 215122f6205dSJohn Baldwin device_printf(dev, "failed to allocate busdma tag\n"); 215256e5e7aeSMaxime Henrion error = ENXIO; 215356e5e7aeSMaxime Henrion goto fail; 215456e5e7aeSMaxime Henrion } 215556e5e7aeSMaxime Henrion 215656e5e7aeSMaxime Henrion /* Create the TX/RX busdma maps. */ 215756e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) { 215856e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 215956e5e7aeSMaxime Henrion &sc->dc_cdata.dc_tx_map[i]); 216056e5e7aeSMaxime Henrion if (error) { 216122f6205dSJohn Baldwin device_printf(dev, "failed to init TX ring\n"); 216256e5e7aeSMaxime Henrion error = ENXIO; 216356e5e7aeSMaxime Henrion goto fail; 216456e5e7aeSMaxime Henrion } 216556e5e7aeSMaxime Henrion } 216656e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) { 216756e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 216856e5e7aeSMaxime Henrion &sc->dc_cdata.dc_rx_map[i]); 216956e5e7aeSMaxime Henrion if (error) { 217022f6205dSJohn Baldwin device_printf(dev, "failed to init RX ring\n"); 217156e5e7aeSMaxime Henrion error = ENXIO; 217256e5e7aeSMaxime Henrion goto fail; 217356e5e7aeSMaxime Henrion } 217456e5e7aeSMaxime Henrion } 217556e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap); 217656e5e7aeSMaxime Henrion if (error) { 217722f6205dSJohn Baldwin device_printf(dev, "failed to init RX ring\n"); 217856e5e7aeSMaxime Henrion error = ENXIO; 217956e5e7aeSMaxime Henrion goto fail; 218056e5e7aeSMaxime Henrion } 218196f2e892SBill Paul 2182fc74a9f9SBrooks Davis ifp = sc->dc_ifp = if_alloc(IFT_ETHER); 2183fc74a9f9SBrooks Davis if (ifp == NULL) { 218422f6205dSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 2185fc74a9f9SBrooks Davis error = ENOSPC; 2186fc74a9f9SBrooks Davis goto fail; 2187fc74a9f9SBrooks Davis } 218896f2e892SBill Paul ifp->if_softc = sc; 21899bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 2190feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 219196f2e892SBill Paul ifp->if_mtu = ETHERMTU; 21923d57a2e5SBrian Feldman ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 219396f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 219496f2e892SBill Paul ifp->if_start = dc_start; 219596f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 219696f2e892SBill Paul ifp->if_init = dc_init; 219796f2e892SBill Paul ifp->if_baudrate = 10000000; 2198cbaf877fSBrian Feldman IFQ_SET_MAXLEN(&ifp->if_snd, DC_TX_LIST_CNT - 1); 2199cbaf877fSBrian Feldman ifp->if_snd.ifq_drv_maxlen = DC_TX_LIST_CNT - 1; 2200cbaf877fSBrian Feldman IFQ_SET_READY(&ifp->if_snd); 220196f2e892SBill Paul 220296f2e892SBill Paul /* 22035c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 22045c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 22055c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 22065c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 22075c1cfac4SBill Paul * driver instead. 220896f2e892SBill Paul */ 22095c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 22105c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 22115c1cfac4SBill Paul tmp = sc->dc_pmode; 22125c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 22135c1cfac4SBill Paul } 22145c1cfac4SBill Paul 22156d431b17SWarner Losh /* 22166d431b17SWarner Losh * Setup General Purpose port mode and data so the tulip can talk 22176d431b17SWarner Losh * to the MII. This needs to be done before mii_phy_probe so that 22186d431b17SWarner Losh * we can actually see them. 22196d431b17SWarner Losh */ 22206d431b17SWarner Losh if (DC_IS_XIRCOM(sc)) { 22216d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 22226d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22236d431b17SWarner Losh DELAY(10); 22246d431b17SWarner Losh CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 22256d431b17SWarner Losh DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 22266d431b17SWarner Losh DELAY(10); 22276d431b17SWarner Losh } 22286d431b17SWarner Losh 222996f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 223096f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 223196f2e892SBill Paul 223296f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22335c1cfac4SBill Paul sc->dc_pmode = tmp; 22345c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 223596f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2236042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 223796f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 223896f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 223978999dd1SBill Paul /* 224078999dd1SBill Paul * For non-MII cards, we need to have the 21143 224178999dd1SBill Paul * drive the LEDs. Except there are some systems 224278999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 224378999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 224478999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 224578999dd1SBill Paul */ 224678999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 224778999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 224896f2e892SBill Paul error = 0; 224996f2e892SBill Paul } 225096f2e892SBill Paul 225196f2e892SBill Paul if (error) { 225222f6205dSJohn Baldwin device_printf(dev, "MII without any PHY!\n"); 225396f2e892SBill Paul goto fail; 225496f2e892SBill Paul } 225596f2e892SBill Paul 2256028a8491SMartin Blapp if (DC_IS_ADMTEK(sc)) { 2257028a8491SMartin Blapp /* 2258028a8491SMartin Blapp * Set automatic TX underrun recovery for the ADMtek chips 2259028a8491SMartin Blapp */ 2260028a8491SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 2261028a8491SMartin Blapp } 2262028a8491SMartin Blapp 226396f2e892SBill Paul /* 2264db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2265db40c1aeSDoug Ambrisko */ 2266db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 22679ef8b520SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 226840929967SGleb Smirnoff ifp->if_capenable = ifp->if_capabilities; 2269e695984eSRuslan Ermilov #ifdef DEVICE_POLLING 2270e695984eSRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 2271e695984eSRuslan Ermilov #endif 2272db40c1aeSDoug Ambrisko 2273c8b27acaSJohn Baldwin callout_init_mtx(&sc->dc_stat_ch, &sc->dc_mtx, 0); 227496f2e892SBill Paul 22755c1cfac4SBill Paul #ifdef SRM_MEDIA 2276510a809eSMike Smith sc->dc_srm_media = 0; 2277510a809eSMike Smith 2278510a809eSMike Smith /* Remember the SRM console media setting */ 2279510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2280510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2281510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 2282510a809eSMike Smith switch ((command >> 8) & 0xff) { 2283510a809eSMike Smith case 3: 2284510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2285510a809eSMike Smith break; 2286510a809eSMike Smith case 4: 2287510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2288510a809eSMike Smith break; 2289510a809eSMike Smith case 5: 2290510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2291510a809eSMike Smith break; 2292510a809eSMike Smith case 6: 2293510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2294510a809eSMike Smith break; 2295510a809eSMike Smith } 2296510a809eSMike Smith if (sc->dc_srm_media) 2297510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2298510a809eSMike Smith } 2299510a809eSMike Smith #endif 2300510a809eSMike Smith 2301608654d4SNate Lawson /* 2302608654d4SNate Lawson * Call MI attach routine. 2303608654d4SNate Lawson */ 2304608654d4SNate Lawson ether_ifattach(ifp, eaddr); 2305608654d4SNate Lawson 230654f1f1d1SNate Lawson /* Hook interrupt last to avoid having to lock softc */ 2307c8b27acaSJohn Baldwin error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | INTR_MPSAFE, 2308608654d4SNate Lawson dc_intr, sc, &sc->dc_intrhand); 2309608654d4SNate Lawson 2310608654d4SNate Lawson if (error) { 231122f6205dSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 2312693f4477SNate Lawson ether_ifdetach(ifp); 231354f1f1d1SNate Lawson goto fail; 2314608654d4SNate Lawson } 2315510a809eSMike Smith 231696f2e892SBill Paul fail: 231754f1f1d1SNate Lawson if (error) 231854f1f1d1SNate Lawson dc_detach(dev); 231996f2e892SBill Paul return (error); 232096f2e892SBill Paul } 232196f2e892SBill Paul 2322693f4477SNate Lawson /* 2323693f4477SNate Lawson * Shutdown hardware and free up resources. This can be called any 2324693f4477SNate Lawson * time after the mutex has been initialized. It is called in both 2325693f4477SNate Lawson * the error case in attach and the normal detach case so it needs 2326693f4477SNate Lawson * to be careful about only freeing resources that have actually been 2327693f4477SNate Lawson * allocated. 2328693f4477SNate Lawson */ 2329e3d2833aSAlfred Perlstein static int 23300934f18aSMaxime Henrion dc_detach(device_t dev) 233196f2e892SBill Paul { 233296f2e892SBill Paul struct dc_softc *sc; 233396f2e892SBill Paul struct ifnet *ifp; 23345c1cfac4SBill Paul struct dc_mediainfo *m; 233556e5e7aeSMaxime Henrion int i; 233696f2e892SBill Paul 233796f2e892SBill Paul sc = device_get_softc(dev); 233859f47d29SJohn Baldwin KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized")); 2339d1ce9105SBill Paul 2340fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 234196f2e892SBill Paul 234240929967SGleb Smirnoff #ifdef DEVICE_POLLING 234340929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 234440929967SGleb Smirnoff ether_poll_deregister(ifp); 234540929967SGleb Smirnoff #endif 234640929967SGleb Smirnoff 2347693f4477SNate Lawson /* These should only be active if attach succeeded */ 2348214073e5SWarner Losh if (device_is_attached(dev)) { 2349c8b27acaSJohn Baldwin DC_LOCK(sc); 235096f2e892SBill Paul dc_stop(sc); 2351c8b27acaSJohn Baldwin DC_UNLOCK(sc); 2352c8b27acaSJohn Baldwin callout_drain(&sc->dc_stat_ch); 23539ef8b520SSam Leffler ether_ifdetach(ifp); 2354693f4477SNate Lawson } 23553badaceeSRuslan Ermilov if (ifp) 23563badaceeSRuslan Ermilov if_free(ifp); 2357693f4477SNate Lawson if (sc->dc_miibus) 235896f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 235954f1f1d1SNate Lawson bus_generic_detach(dev); 236096f2e892SBill Paul 236154f1f1d1SNate Lawson if (sc->dc_intrhand) 236296f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 236354f1f1d1SNate Lawson if (sc->dc_irq) 236496f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 236554f1f1d1SNate Lawson if (sc->dc_res) 236696f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 236796f2e892SBill Paul 236856e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_sbuf != NULL) 236956e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap); 237056e5e7aeSMaxime Henrion if (sc->dc_ldata != NULL) 237156e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap); 23724f867c2dSGiorgos Keramidas if (sc->dc_mtag) { 237356e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) 23744f867c2dSGiorgos Keramidas if (sc->dc_cdata.dc_tx_map[i] != NULL) 23754f867c2dSGiorgos Keramidas bus_dmamap_destroy(sc->dc_mtag, 23764f867c2dSGiorgos Keramidas sc->dc_cdata.dc_tx_map[i]); 237756e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) 23784f867c2dSGiorgos Keramidas if (sc->dc_cdata.dc_rx_map[i] != NULL) 23794f867c2dSGiorgos Keramidas bus_dmamap_destroy(sc->dc_mtag, 23804f867c2dSGiorgos Keramidas sc->dc_cdata.dc_rx_map[i]); 238156e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap); 23824f867c2dSGiorgos Keramidas } 238356e5e7aeSMaxime Henrion if (sc->dc_stag) 238456e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_stag); 238556e5e7aeSMaxime Henrion if (sc->dc_mtag) 238656e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_mtag); 238756e5e7aeSMaxime Henrion if (sc->dc_ltag) 238856e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_ltag); 238956e5e7aeSMaxime Henrion 239096f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 239196f2e892SBill Paul 23925c1cfac4SBill Paul while (sc->dc_mi != NULL) { 23935c1cfac4SBill Paul m = sc->dc_mi->dc_next; 23945c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 23955c1cfac4SBill Paul sc->dc_mi = m; 23965c1cfac4SBill Paul } 23977efff076SWarner Losh free(sc->dc_srom, M_DEVBUF); 23985c1cfac4SBill Paul 2399d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 240096f2e892SBill Paul 240196f2e892SBill Paul return (0); 240296f2e892SBill Paul } 240396f2e892SBill Paul 240496f2e892SBill Paul /* 240596f2e892SBill Paul * Initialize the transmit descriptors. 240696f2e892SBill Paul */ 2407e3d2833aSAlfred Perlstein static int 24080934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc) 240996f2e892SBill Paul { 241096f2e892SBill Paul struct dc_chain_data *cd; 241196f2e892SBill Paul struct dc_list_data *ld; 241201faf54bSLuigi Rizzo int i, nexti; 241396f2e892SBill Paul 241496f2e892SBill Paul cd = &sc->dc_cdata; 241596f2e892SBill Paul ld = sc->dc_ldata; 241696f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 2417b3811c95SMaxime Henrion if (i == DC_TX_LIST_CNT - 1) 2418b3811c95SMaxime Henrion nexti = 0; 2419b3811c95SMaxime Henrion else 2420b3811c95SMaxime Henrion nexti = i + 1; 2421af4358c7SMaxime Henrion ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti)); 242296f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 242396f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 242496f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 242596f2e892SBill Paul } 242696f2e892SBill Paul 242796f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 242856e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 242956e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 243096f2e892SBill Paul return (0); 243196f2e892SBill Paul } 243296f2e892SBill Paul 243396f2e892SBill Paul 243496f2e892SBill Paul /* 243596f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 243696f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 243796f2e892SBill Paul * points back to the first. 243896f2e892SBill Paul */ 2439e3d2833aSAlfred Perlstein static int 24400934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc) 244196f2e892SBill Paul { 244296f2e892SBill Paul struct dc_chain_data *cd; 244396f2e892SBill Paul struct dc_list_data *ld; 244401faf54bSLuigi Rizzo int i, nexti; 244596f2e892SBill Paul 244696f2e892SBill Paul cd = &sc->dc_cdata; 244796f2e892SBill Paul ld = sc->dc_ldata; 244896f2e892SBill Paul 244996f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 245056e5e7aeSMaxime Henrion if (dc_newbuf(sc, i, 1) != 0) 245196f2e892SBill Paul return (ENOBUFS); 2452b3811c95SMaxime Henrion if (i == DC_RX_LIST_CNT - 1) 2453b3811c95SMaxime Henrion nexti = 0; 2454b3811c95SMaxime Henrion else 2455b3811c95SMaxime Henrion nexti = i + 1; 2456af4358c7SMaxime Henrion ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti)); 245796f2e892SBill Paul } 245896f2e892SBill Paul 245996f2e892SBill Paul cd->dc_rx_prod = 0; 246056e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 246156e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 246296f2e892SBill Paul return (0); 246396f2e892SBill Paul } 246496f2e892SBill Paul 246556e5e7aeSMaxime Henrion static void 246656e5e7aeSMaxime Henrion dc_dma_map_rxbuf(arg, segs, nseg, mapsize, error) 246756e5e7aeSMaxime Henrion void *arg; 246856e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 246956e5e7aeSMaxime Henrion int nseg; 247056e5e7aeSMaxime Henrion bus_size_t mapsize; 247156e5e7aeSMaxime Henrion int error; 247256e5e7aeSMaxime Henrion { 247356e5e7aeSMaxime Henrion struct dc_softc *sc; 247456e5e7aeSMaxime Henrion struct dc_desc *c; 247556e5e7aeSMaxime Henrion 247656e5e7aeSMaxime Henrion sc = arg; 247756e5e7aeSMaxime Henrion c = &sc->dc_ldata->dc_rx_list[sc->dc_cdata.dc_rx_cur]; 247856e5e7aeSMaxime Henrion if (error) { 247956e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = error; 248056e5e7aeSMaxime Henrion return; 248156e5e7aeSMaxime Henrion } 248256e5e7aeSMaxime Henrion 248356e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 248456e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = 0; 2485af4358c7SMaxime Henrion c->dc_data = htole32(segs->ds_addr); 248656e5e7aeSMaxime Henrion } 248756e5e7aeSMaxime Henrion 248896f2e892SBill Paul /* 248996f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 249096f2e892SBill Paul */ 2491e3d2833aSAlfred Perlstein static int 249256e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc) 249396f2e892SBill Paul { 249456e5e7aeSMaxime Henrion struct mbuf *m_new; 249556e5e7aeSMaxime Henrion bus_dmamap_t tmp; 249656e5e7aeSMaxime Henrion int error; 249796f2e892SBill Paul 249856e5e7aeSMaxime Henrion if (alloc) { 249956e5e7aeSMaxime Henrion m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 250040129585SLuigi Rizzo if (m_new == NULL) 250196f2e892SBill Paul return (ENOBUFS); 250296f2e892SBill Paul } else { 250356e5e7aeSMaxime Henrion m_new = sc->dc_cdata.dc_rx_chain[i]; 250496f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 250596f2e892SBill Paul } 250656e5e7aeSMaxime Henrion m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 250796f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 250896f2e892SBill Paul 250996f2e892SBill Paul /* 251096f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 251196f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 251296f2e892SBill Paul * 82c169 chips. 251396f2e892SBill Paul */ 251496f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 25150934f18aSMaxime Henrion bzero(mtod(m_new, char *), m_new->m_len); 251696f2e892SBill Paul 251756e5e7aeSMaxime Henrion /* No need to remap the mbuf if we're reusing it. */ 251856e5e7aeSMaxime Henrion if (alloc) { 251956e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_cur = i; 252056e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_sparemap, 252156e5e7aeSMaxime Henrion m_new, dc_dma_map_rxbuf, sc, 0); 252256e5e7aeSMaxime Henrion if (error) { 252356e5e7aeSMaxime Henrion m_freem(m_new); 252456e5e7aeSMaxime Henrion return (error); 252556e5e7aeSMaxime Henrion } 252656e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_rx_err != 0) { 252756e5e7aeSMaxime Henrion m_freem(m_new); 252856e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_rx_err); 252956e5e7aeSMaxime Henrion } 253056e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 253156e5e7aeSMaxime Henrion tmp = sc->dc_cdata.dc_rx_map[i]; 253256e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap; 253356e5e7aeSMaxime Henrion sc->dc_sparemap = tmp; 253496f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 253556e5e7aeSMaxime Henrion } 253696f2e892SBill Paul 2537af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN); 2538af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN); 253956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 254056e5e7aeSMaxime Henrion BUS_DMASYNC_PREREAD); 254156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 254256e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 254396f2e892SBill Paul return (0); 254496f2e892SBill Paul } 254596f2e892SBill Paul 254696f2e892SBill Paul /* 254796f2e892SBill Paul * Grrrrr. 254896f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 254996f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 255096f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 255196f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 255296f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 255396f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 255496f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 255596f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 255696f2e892SBill Paul * 255796f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 255896f2e892SBill Paul * Here's what we know: 255996f2e892SBill Paul * 256096f2e892SBill Paul * - We know there will always be somewhere between one and three extra 256196f2e892SBill Paul * descriptors uploaded. 256296f2e892SBill Paul * 256396f2e892SBill Paul * - We know the desired received frame will always be at the end of the 256496f2e892SBill Paul * total data upload. 256596f2e892SBill Paul * 256696f2e892SBill Paul * - We know the size of the desired received frame because it will be 256796f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 256896f2e892SBill Paul * 256996f2e892SBill Paul * Here's what we do: 257096f2e892SBill Paul * 257196f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 257296f2e892SBill Paul * This means that we know that the buffer contents should be all 257396f2e892SBill Paul * zeros, except for data uploaded by the chip. 257496f2e892SBill Paul * 257596f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 257696f2e892SBill Paul * ethernet CRC at the end. 257796f2e892SBill Paul * 257896f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 257996f2e892SBill Paul * 258096f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 258196f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 258296f2e892SBill Paul * This is the end of the received frame. We know we will encounter 258396f2e892SBill Paul * some data at the end of the frame because the CRC will always be 258496f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 258596f2e892SBill Paul * we won't be fooled. 258696f2e892SBill Paul * 258796f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 258896f2e892SBill Paul * that value from the current pointer location. This brings us 258996f2e892SBill Paul * to the start of the actual received packet. 259096f2e892SBill Paul * 259196f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 259296f2e892SBill Paul * frame length. 259396f2e892SBill Paul * 259496f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 259596f2e892SBill Paul * the time. 259696f2e892SBill Paul */ 259796f2e892SBill Paul 259896f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG) 2599e3d2833aSAlfred Perlstein static void 26000934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx) 260196f2e892SBill Paul { 260296f2e892SBill Paul struct dc_desc *cur_rx; 260396f2e892SBill Paul struct dc_desc *c = NULL; 260496f2e892SBill Paul struct mbuf *m = NULL; 260596f2e892SBill Paul unsigned char *ptr; 260696f2e892SBill Paul int i, total_len; 260796f2e892SBill Paul u_int32_t rxstat = 0; 260896f2e892SBill Paul 260996f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 261096f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 261196f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 26121edc4c46SMaxime Henrion bzero(ptr, DC_RXLEN * 5); 261396f2e892SBill Paul 261496f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 261596f2e892SBill Paul while (1) { 261696f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 2617af4358c7SMaxime Henrion rxstat = le32toh(c->dc_status); 261896f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 261996f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 262096f2e892SBill Paul ptr += DC_RXLEN; 262196f2e892SBill Paul /* If this is the last buffer, break out. */ 262296f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 262396f2e892SBill Paul break; 262456e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 262596f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 262696f2e892SBill Paul } 262796f2e892SBill Paul 262896f2e892SBill Paul /* Find the length of the actual receive frame. */ 262996f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 263096f2e892SBill Paul 263196f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 263296f2e892SBill Paul while (*ptr == 0x00) 263396f2e892SBill Paul ptr--; 263496f2e892SBill Paul 263596f2e892SBill Paul /* Round off. */ 263696f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 263796f2e892SBill Paul ptr -= 1; 263896f2e892SBill Paul 263996f2e892SBill Paul /* Now find the start of the frame. */ 264096f2e892SBill Paul ptr -= total_len; 264196f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 264296f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 264396f2e892SBill Paul 264496f2e892SBill Paul /* 264596f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 264696f2e892SBill Paul * the status word to make it look like a successful 264796f2e892SBill Paul * frame reception. 264896f2e892SBill Paul */ 264956e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 265096f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 2651af4358c7SMaxime Henrion cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG); 265296f2e892SBill Paul } 265396f2e892SBill Paul 265496f2e892SBill Paul /* 265573bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 265673bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 265773bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 265873bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 265973bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 266073bf949cSBill Paul * process the RX ring. This routine may need to be called more than 266173bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 266273bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 266373bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 266473bf949cSBill Paul */ 2665e3d2833aSAlfred Perlstein static int 26660934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc) 266773bf949cSBill Paul { 266873bf949cSBill Paul struct dc_desc *cur_rx; 26690934f18aSMaxime Henrion int i, pos; 267073bf949cSBill Paul 267173bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 267273bf949cSBill Paul 267373bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 267473bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 2675af4358c7SMaxime Henrion if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN)) 267673bf949cSBill Paul break; 267773bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 267873bf949cSBill Paul } 267973bf949cSBill Paul 268073bf949cSBill Paul /* If the ring really is empty, then just return. */ 268173bf949cSBill Paul if (i == DC_RX_LIST_CNT) 268273bf949cSBill Paul return (0); 268373bf949cSBill Paul 268473bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 268573bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 268673bf949cSBill Paul 268773bf949cSBill Paul return (EAGAIN); 268873bf949cSBill Paul } 268973bf949cSBill Paul 269073bf949cSBill Paul /* 269196f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 269296f2e892SBill Paul * the higher level protocols. 269396f2e892SBill Paul */ 2694e3d2833aSAlfred Perlstein static void 26950934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc) 269696f2e892SBill Paul { 269796f2e892SBill Paul struct mbuf *m; 269896f2e892SBill Paul struct ifnet *ifp; 269996f2e892SBill Paul struct dc_desc *cur_rx; 270096f2e892SBill Paul int i, total_len = 0; 270196f2e892SBill Paul u_int32_t rxstat; 270296f2e892SBill Paul 27035120abbfSSam Leffler DC_LOCK_ASSERT(sc); 27045120abbfSSam Leffler 2705fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 270696f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 270796f2e892SBill Paul 270856e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 2709af4358c7SMaxime Henrion while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) & 2710af4358c7SMaxime Henrion DC_RXSTAT_OWN)) { 2711e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 271240929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 2713e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2714e4fc250cSLuigi Rizzo break; 2715e4fc250cSLuigi Rizzo sc->rxcycles--; 2716e4fc250cSLuigi Rizzo } 27170934f18aSMaxime Henrion #endif 271896f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 2719af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 272096f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 272156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 272256e5e7aeSMaxime Henrion BUS_DMASYNC_POSTREAD); 272396f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 272496f2e892SBill Paul 272596f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 272696f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 272796f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 272896f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 272996f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 273096f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 273196f2e892SBill Paul continue; 273296f2e892SBill Paul } 273396f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 2734af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 273596f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 273696f2e892SBill Paul } 273796f2e892SBill Paul } 273896f2e892SBill Paul 273996f2e892SBill Paul /* 274096f2e892SBill Paul * If an error occurs, update stats, clear the 274196f2e892SBill Paul * status word and leave the mbuf cluster in place: 274296f2e892SBill Paul * it should simply get re-used next time this descriptor 2743db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 27440934f18aSMaxime Henrion * frames as errors since they could be vlans. 274596f2e892SBill Paul */ 2746db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)) { 2747db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2748db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2749db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2750db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 275196f2e892SBill Paul ifp->if_ierrors++; 275296f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 275396f2e892SBill Paul ifp->if_collisions++; 275456e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 275596f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 275696f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 275796f2e892SBill Paul continue; 275896f2e892SBill Paul } else { 2759c8b27acaSJohn Baldwin dc_init_locked(sc); 276096f2e892SBill Paul return; 276196f2e892SBill Paul } 276296f2e892SBill Paul } 2763db40c1aeSDoug Ambrisko } 276496f2e892SBill Paul 276596f2e892SBill Paul /* No errors; receive the packet. */ 276696f2e892SBill Paul total_len -= ETHER_CRC_LEN; 276701faf54bSLuigi Rizzo #ifdef __i386__ 276801faf54bSLuigi Rizzo /* 276901faf54bSLuigi Rizzo * On the x86 we do not have alignment problems, so try to 277001faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 277101faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 277201faf54bSLuigi Rizzo * copy done in m_devget(). 277301faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 277401faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 277501faf54bSLuigi Rizzo * existing buffer in the receive ring. 277601faf54bSLuigi Rizzo */ 277756e5e7aeSMaxime Henrion if (dc_quick && dc_newbuf(sc, i, 1) == 0) { 277801faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 277901faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 278001faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 278101faf54bSLuigi Rizzo } else 278201faf54bSLuigi Rizzo #endif 278301faf54bSLuigi Rizzo { 278401faf54bSLuigi Rizzo struct mbuf *m0; 278596f2e892SBill Paul 278601faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 278701faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 278856e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 278996f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 279096f2e892SBill Paul if (m0 == NULL) { 279196f2e892SBill Paul ifp->if_ierrors++; 279296f2e892SBill Paul continue; 279396f2e892SBill Paul } 279496f2e892SBill Paul m = m0; 279501faf54bSLuigi Rizzo } 279696f2e892SBill Paul 279796f2e892SBill Paul ifp->if_ipackets++; 27985120abbfSSam Leffler DC_UNLOCK(sc); 27999ef8b520SSam Leffler (*ifp->if_input)(ifp, m); 28005120abbfSSam Leffler DC_LOCK(sc); 280196f2e892SBill Paul } 280296f2e892SBill Paul 280396f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 280496f2e892SBill Paul } 280596f2e892SBill Paul 280696f2e892SBill Paul /* 280796f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 280896f2e892SBill Paul * the list buffers. 280996f2e892SBill Paul */ 281096f2e892SBill Paul 2811e3d2833aSAlfred Perlstein static void 28120934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc) 281396f2e892SBill Paul { 281496f2e892SBill Paul struct dc_desc *cur_tx = NULL; 281596f2e892SBill Paul struct ifnet *ifp; 281696f2e892SBill Paul int idx; 2817af4358c7SMaxime Henrion u_int32_t ctl, txstat; 281896f2e892SBill Paul 2819fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 282096f2e892SBill Paul 282196f2e892SBill Paul /* 282296f2e892SBill Paul * Go through our tx list and free mbufs for those 282396f2e892SBill Paul * frames that have been transmitted. 282496f2e892SBill Paul */ 282556e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 282696f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 282796f2e892SBill Paul while (idx != sc->dc_cdata.dc_tx_prod) { 282896f2e892SBill Paul 282996f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 2830af4358c7SMaxime Henrion txstat = le32toh(cur_tx->dc_status); 2831af4358c7SMaxime Henrion ctl = le32toh(cur_tx->dc_ctl); 283296f2e892SBill Paul 283396f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 283496f2e892SBill Paul break; 283596f2e892SBill Paul 28364ff4a9beSDon Lewis if (!(ctl & DC_TXCTL_LASTFRAG) || ctl & DC_TXCTL_SETUP) { 2837af4358c7SMaxime Henrion if (ctl & DC_TXCTL_SETUP) { 283896f2e892SBill Paul /* 283996f2e892SBill Paul * Yes, the PNIC is so brain damaged 284096f2e892SBill Paul * that it will sometimes generate a TX 284196f2e892SBill Paul * underrun error while DMAing the RX 284296f2e892SBill Paul * filter setup frame. If we detect this, 284396f2e892SBill Paul * we have to send the setup frame again, 284496f2e892SBill Paul * or else the filter won't be programmed 284596f2e892SBill Paul * correctly. 284696f2e892SBill Paul */ 284796f2e892SBill Paul if (DC_IS_PNIC(sc)) { 284896f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 284996f2e892SBill Paul dc_setfilt(sc); 285096f2e892SBill Paul } 285196f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 285296f2e892SBill Paul } 2853bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 285496f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 285596f2e892SBill Paul continue; 285696f2e892SBill Paul } 285796f2e892SBill Paul 285829a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2859feb78939SJonathan Chen /* 2860feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2861feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 286229a2220aSBill Paul * even when the carrier is there. wtf?!? 286329a2220aSBill Paul * Who knows, but Conexant chips have the 286429a2220aSBill Paul * same problem. Maybe they took lessons 286529a2220aSBill Paul * from Xircom. 286629a2220aSBill Paul */ 2867feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2868feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2869feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 2870feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2871feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2872feb78939SJonathan Chen } else { 287396f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 287496f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 287596f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 287696f2e892SBill Paul DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST))) 287796f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2878feb78939SJonathan Chen } 287996f2e892SBill Paul 288096f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 288196f2e892SBill Paul ifp->if_oerrors++; 288296f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 288396f2e892SBill Paul ifp->if_collisions++; 288496f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 288596f2e892SBill Paul ifp->if_collisions++; 288696f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 2887c8b27acaSJohn Baldwin dc_init_locked(sc); 288896f2e892SBill Paul return; 288996f2e892SBill Paul } 289096f2e892SBill Paul } 289196f2e892SBill Paul 289296f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 289396f2e892SBill Paul 289496f2e892SBill Paul ifp->if_opackets++; 289596f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 289656e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, 289756e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx], 289856e5e7aeSMaxime Henrion BUS_DMASYNC_POSTWRITE); 289956e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 290056e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx]); 290196f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 290296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 290396f2e892SBill Paul } 290496f2e892SBill Paul 290596f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 290696f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 290796f2e892SBill Paul } 290896f2e892SBill Paul 2909bcb9ef4fSLuigi Rizzo if (idx != sc->dc_cdata.dc_tx_cons) { 29100934f18aSMaxime Henrion /* Some buffers have been freed. */ 291196f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 291213f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2913bcb9ef4fSLuigi Rizzo } 2914bcb9ef4fSLuigi Rizzo ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5; 291596f2e892SBill Paul } 291696f2e892SBill Paul 2917e3d2833aSAlfred Perlstein static void 29180934f18aSMaxime Henrion dc_tick(void *xsc) 291996f2e892SBill Paul { 292096f2e892SBill Paul struct dc_softc *sc; 292196f2e892SBill Paul struct mii_data *mii; 292296f2e892SBill Paul struct ifnet *ifp; 292396f2e892SBill Paul u_int32_t r; 292496f2e892SBill Paul 292596f2e892SBill Paul sc = xsc; 2926c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 2927fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 292896f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 292996f2e892SBill Paul 293096f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2931318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2932318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2933318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2934318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 293596f2e892SBill Paul sc->dc_link = 0; 2936318b02fdSBill Paul mii_mediachg(mii); 2937318b02fdSBill Paul } 2938318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2939318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2940318b02fdSBill Paul sc->dc_link = 0; 2941318b02fdSBill Paul mii_mediachg(mii); 2942318b02fdSBill Paul } 2943d675147eSBill Paul if (sc->dc_link == 0) 294496f2e892SBill Paul mii_tick(mii); 294596f2e892SBill Paul } else { 2946318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 294796f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2948259b8d84SMartin Blapp sc->dc_cdata.dc_tx_cnt == 0) { 294996f2e892SBill Paul mii_tick(mii); 2950042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2951042c8f6eSBill Paul sc->dc_link = 0; 295296f2e892SBill Paul } 2953259b8d84SMartin Blapp } 295496f2e892SBill Paul } else 295596f2e892SBill Paul mii_tick(mii); 295696f2e892SBill Paul 295796f2e892SBill Paul /* 295896f2e892SBill Paul * When the init routine completes, we expect to be able to send 295996f2e892SBill Paul * packets right away, and in fact the network code will send a 296096f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 296196f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 296296f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 296396f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 296496f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 296596f2e892SBill Paul * we can't just pause in the init routine while waiting for the 296696f2e892SBill Paul * PHY to come ready since that would bring the whole system to 296796f2e892SBill Paul * a screeching halt for several seconds. 296896f2e892SBill Paul * 296996f2e892SBill Paul * What we do here is prevent the TX start routine from sending 297096f2e892SBill Paul * any packets until a link has been established. After the 297196f2e892SBill Paul * interface has been initialized, the tick routine will poll 297296f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 297396f2e892SBill Paul * that time, packets will stay in the send queue, and once the 297496f2e892SBill Paul * link comes up, they will be flushed out to the wire. 297596f2e892SBill Paul */ 2976cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 297796f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 297896f2e892SBill Paul sc->dc_link++; 2979cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2980c8b27acaSJohn Baldwin dc_start_locked(ifp); 298196f2e892SBill Paul } 298296f2e892SBill Paul 2983318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 2984b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 2985318b02fdSBill Paul else 2986b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 298796f2e892SBill Paul } 298896f2e892SBill Paul 2989d467c136SBill Paul /* 2990d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 2991d467c136SBill Paul * or switch to store and forward mode if we have to. 2992d467c136SBill Paul */ 2993e3d2833aSAlfred Perlstein static void 29940934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc) 2995d467c136SBill Paul { 2996d467c136SBill Paul u_int32_t isr; 2997d467c136SBill Paul int i; 2998d467c136SBill Paul 2999d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 3000c8b27acaSJohn Baldwin dc_init_locked(sc); 3001d467c136SBill Paul 3002d467c136SBill Paul if (DC_IS_INTEL(sc)) { 3003d467c136SBill Paul /* 3004d467c136SBill Paul * The real 21143 requires that the transmitter be idle 3005d467c136SBill Paul * in order to change the transmit threshold or store 3006d467c136SBill Paul * and forward state. 3007d467c136SBill Paul */ 3008d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3009d467c136SBill Paul 3010d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 3011d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 3012d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 3013d467c136SBill Paul break; 3014d467c136SBill Paul DELAY(10); 3015d467c136SBill Paul } 3016d467c136SBill Paul if (i == DC_TIMEOUT) { 301722f6205dSJohn Baldwin if_printf(sc->dc_ifp, 301822f6205dSJohn Baldwin "failed to force tx to idle state\n"); 3019c8b27acaSJohn Baldwin dc_init_locked(sc); 3020d467c136SBill Paul } 3021d467c136SBill Paul } 3022d467c136SBill Paul 302322f6205dSJohn Baldwin if_printf(sc->dc_ifp, "TX underrun -- "); 3024d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 3025d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 3026d467c136SBill Paul printf("using store and forward mode\n"); 3027d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 3028d467c136SBill Paul } else { 3029d467c136SBill Paul printf("increasing TX threshold\n"); 3030d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3031d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 3032d467c136SBill Paul } 3033d467c136SBill Paul 3034d467c136SBill Paul if (DC_IS_INTEL(sc)) 3035d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3036d467c136SBill Paul } 3037d467c136SBill Paul 3038e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3039e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 3040e4fc250cSLuigi Rizzo 3041e4fc250cSLuigi Rizzo static void 3042e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 3043e4fc250cSLuigi Rizzo { 3044e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 3045e4fc250cSLuigi Rizzo 304640929967SGleb Smirnoff DC_LOCK(sc); 304740929967SGleb Smirnoff 304840929967SGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 304940929967SGleb Smirnoff DC_UNLOCK(sc); 3050e4fc250cSLuigi Rizzo return; 3051e4fc250cSLuigi Rizzo } 305240929967SGleb Smirnoff 3053e4fc250cSLuigi Rizzo sc->rxcycles = count; 3054e4fc250cSLuigi Rizzo dc_rxeof(sc); 3055e4fc250cSLuigi Rizzo dc_txeof(sc); 305613f4c340SRobert Watson if (!IFQ_IS_EMPTY(&ifp->if_snd) && 305713f4c340SRobert Watson !(ifp->if_drv_flags & IFF_DRV_OACTIVE)) 3058c8b27acaSJohn Baldwin dc_start_locked(ifp); 3059e4fc250cSLuigi Rizzo 3060e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 3061e4fc250cSLuigi Rizzo u_int32_t status; 3062e4fc250cSLuigi Rizzo 3063e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 3064e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF | 3065e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN | 3066e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 30675120abbfSSam Leffler if (!status) { 30685120abbfSSam Leffler DC_UNLOCK(sc); 3069e4fc250cSLuigi Rizzo return; 30705120abbfSSam Leffler } 3071e4fc250cSLuigi Rizzo /* ack what we have */ 3072e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 3073e4fc250cSLuigi Rizzo 3074e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) { 3075e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 3076e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 3077e4fc250cSLuigi Rizzo 3078e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 3079e4fc250cSLuigi Rizzo dc_rxeof(sc); 3080e4fc250cSLuigi Rizzo } 3081e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 3082e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 3083e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 3084e4fc250cSLuigi Rizzo 3085e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 3086e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 3087e4fc250cSLuigi Rizzo 3088e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 308922f6205dSJohn Baldwin if_printf(ifp, "dc_poll: bus error\n"); 3090e4fc250cSLuigi Rizzo dc_reset(sc); 3091c8b27acaSJohn Baldwin dc_init_locked(sc); 3092e4fc250cSLuigi Rizzo } 3093e4fc250cSLuigi Rizzo } 30945120abbfSSam Leffler DC_UNLOCK(sc); 3095e4fc250cSLuigi Rizzo } 3096e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3097e4fc250cSLuigi Rizzo 3098e3d2833aSAlfred Perlstein static void 30990934f18aSMaxime Henrion dc_intr(void *arg) 310096f2e892SBill Paul { 310196f2e892SBill Paul struct dc_softc *sc; 310296f2e892SBill Paul struct ifnet *ifp; 310396f2e892SBill Paul u_int32_t status; 310496f2e892SBill Paul 310596f2e892SBill Paul sc = arg; 3106d2a1864bSWarner Losh 31070934f18aSMaxime Henrion if (sc->suspended) 3108e8388e14SMitsuru IWASAKI return; 3109e8388e14SMitsuru IWASAKI 3110d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3111d2a1864bSWarner Losh return; 3112d2a1864bSWarner Losh 3113d1ce9105SBill Paul DC_LOCK(sc); 3114fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3115e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 311640929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 311740929967SGleb Smirnoff DC_UNLOCK(sc); 311840929967SGleb Smirnoff return; 3119e4fc250cSLuigi Rizzo } 31200934f18aSMaxime Henrion #endif 312196f2e892SBill Paul 3122d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 312396f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 312496f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 312596f2e892SBill Paul dc_stop(sc); 3126d1ce9105SBill Paul DC_UNLOCK(sc); 312796f2e892SBill Paul return; 312896f2e892SBill Paul } 312996f2e892SBill Paul 313096f2e892SBill Paul /* Disable interrupts. */ 313196f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 313296f2e892SBill Paul 3133feb78939SJonathan Chen while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 3134feb78939SJonathan Chen && status != 0xFFFFFFFF) { 313596f2e892SBill Paul 313696f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 313796f2e892SBill Paul 313873bf949cSBill Paul if (status & DC_ISR_RX_OK) { 313973bf949cSBill Paul int curpkts; 314073bf949cSBill Paul curpkts = ifp->if_ipackets; 314196f2e892SBill Paul dc_rxeof(sc); 314273bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 314373bf949cSBill Paul while (dc_rx_resync(sc)) 314473bf949cSBill Paul dc_rxeof(sc); 314573bf949cSBill Paul } 314673bf949cSBill Paul } 314796f2e892SBill Paul 314896f2e892SBill Paul if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF)) 314996f2e892SBill Paul dc_txeof(sc); 315096f2e892SBill Paul 315196f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 315296f2e892SBill Paul dc_txeof(sc); 315396f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 315496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 315596f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 315696f2e892SBill Paul } 315796f2e892SBill Paul } 315896f2e892SBill Paul 3159d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3160d467c136SBill Paul dc_tx_underrun(sc); 316196f2e892SBill Paul 316296f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 316373bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 316473bf949cSBill Paul int curpkts; 316573bf949cSBill Paul curpkts = ifp->if_ipackets; 316696f2e892SBill Paul dc_rxeof(sc); 316773bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 316873bf949cSBill Paul while (dc_rx_resync(sc)) 316973bf949cSBill Paul dc_rxeof(sc); 317073bf949cSBill Paul } 317173bf949cSBill Paul } 317296f2e892SBill Paul 317396f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 317496f2e892SBill Paul dc_reset(sc); 3175c8b27acaSJohn Baldwin dc_init_locked(sc); 317696f2e892SBill Paul } 317796f2e892SBill Paul } 317896f2e892SBill Paul 317996f2e892SBill Paul /* Re-enable interrupts. */ 318096f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 318196f2e892SBill Paul 3182cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3183c8b27acaSJohn Baldwin dc_start_locked(ifp); 318496f2e892SBill Paul 3185d1ce9105SBill Paul DC_UNLOCK(sc); 318696f2e892SBill Paul } 318796f2e892SBill Paul 318856e5e7aeSMaxime Henrion static void 318956e5e7aeSMaxime Henrion dc_dma_map_txbuf(arg, segs, nseg, mapsize, error) 319056e5e7aeSMaxime Henrion void *arg; 319156e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 319256e5e7aeSMaxime Henrion int nseg; 319356e5e7aeSMaxime Henrion bus_size_t mapsize; 319456e5e7aeSMaxime Henrion int error; 319556e5e7aeSMaxime Henrion { 319656e5e7aeSMaxime Henrion struct dc_softc *sc; 319756e5e7aeSMaxime Henrion struct dc_desc *f; 319856e5e7aeSMaxime Henrion int cur, first, frag, i; 319956e5e7aeSMaxime Henrion 320056e5e7aeSMaxime Henrion sc = arg; 320156e5e7aeSMaxime Henrion if (error) { 320256e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = error; 320356e5e7aeSMaxime Henrion return; 320456e5e7aeSMaxime Henrion } 320556e5e7aeSMaxime Henrion 320656e5e7aeSMaxime Henrion first = cur = frag = sc->dc_cdata.dc_tx_prod; 320756e5e7aeSMaxime Henrion for (i = 0; i < nseg; i++) { 320856e5e7aeSMaxime Henrion if ((sc->dc_flags & DC_TX_ADMTEK_WAR) && 320956e5e7aeSMaxime Henrion (frag == (DC_TX_LIST_CNT - 1)) && 321056e5e7aeSMaxime Henrion (first != sc->dc_cdata.dc_tx_first)) { 321156e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 321256e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[first]); 321356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = ENOBUFS; 321456e5e7aeSMaxime Henrion return; 321556e5e7aeSMaxime Henrion } 321656e5e7aeSMaxime Henrion 321756e5e7aeSMaxime Henrion f = &sc->dc_ldata->dc_tx_list[frag]; 3218af4358c7SMaxime Henrion f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len); 321956e5e7aeSMaxime Henrion if (i == 0) { 322056e5e7aeSMaxime Henrion f->dc_status = 0; 3221af4358c7SMaxime Henrion f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG); 322256e5e7aeSMaxime Henrion } else 3223af4358c7SMaxime Henrion f->dc_status = htole32(DC_TXSTAT_OWN); 3224af4358c7SMaxime Henrion f->dc_data = htole32(segs[i].ds_addr); 322556e5e7aeSMaxime Henrion cur = frag; 322656e5e7aeSMaxime Henrion DC_INC(frag, DC_TX_LIST_CNT); 322756e5e7aeSMaxime Henrion } 322856e5e7aeSMaxime Henrion 322956e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = 0; 323056e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_prod = frag; 323156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_cnt += nseg; 3232af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG); 32334ff4a9beSDon Lewis sc->dc_cdata.dc_tx_chain[cur] = sc->dc_cdata.dc_tx_mapping; 323456e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 3235af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_ctl |= 3236af4358c7SMaxime Henrion htole32(DC_TXCTL_FINT); 323756e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_ALWAYS) 3238af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 323956e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 3240af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3241af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN); 324256e5e7aeSMaxime Henrion } 324356e5e7aeSMaxime Henrion 324496f2e892SBill Paul /* 324596f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 324696f2e892SBill Paul * pointers to the fragment pointers. 324796f2e892SBill Paul */ 3248e3d2833aSAlfred Perlstein static int 3249a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head) 325096f2e892SBill Paul { 325196f2e892SBill Paul struct mbuf *m; 325256e5e7aeSMaxime Henrion int error, idx, chainlen = 0; 3253cda97c50SMike Silbersack 3254cda97c50SMike Silbersack /* 3255cda97c50SMike Silbersack * If there's no way we can send any packets, return now. 3256cda97c50SMike Silbersack */ 3257cda97c50SMike Silbersack if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt < 6) 3258cda97c50SMike Silbersack return (ENOBUFS); 3259cda97c50SMike Silbersack 3260cda97c50SMike Silbersack /* 3261cda97c50SMike Silbersack * Count the number of frags in this chain to see if 3262cda97c50SMike Silbersack * we need to m_defrag. Since the descriptor list is shared 3263cda97c50SMike Silbersack * by all packets, we'll m_defrag long chains so that they 3264cda97c50SMike Silbersack * do not use up the entire list, even if they would fit. 3265cda97c50SMike Silbersack */ 3266a10c0e45SMike Silbersack for (m = *m_head; m != NULL; m = m->m_next) 3267cda97c50SMike Silbersack chainlen++; 3268cda97c50SMike Silbersack 3269cda97c50SMike Silbersack if ((chainlen > DC_TX_LIST_CNT / 4) || 3270cda97c50SMike Silbersack ((DC_TX_LIST_CNT - (chainlen + sc->dc_cdata.dc_tx_cnt)) < 6)) { 3271a10c0e45SMike Silbersack m = m_defrag(*m_head, M_DONTWAIT); 3272cda97c50SMike Silbersack if (m == NULL) 3273cda97c50SMike Silbersack return (ENOBUFS); 3274a10c0e45SMike Silbersack *m_head = m; 3275cda97c50SMike Silbersack } 327696f2e892SBill Paul 327796f2e892SBill Paul /* 327896f2e892SBill Paul * Start packing the mbufs in this chain into 327996f2e892SBill Paul * the fragment pointers. Stop when we run out 328096f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 328196f2e892SBill Paul */ 328256e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 32834ff4a9beSDon Lewis sc->dc_cdata.dc_tx_mapping = *m_head; 328456e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 3285a10c0e45SMike Silbersack *m_head, dc_dma_map_txbuf, sc, 0); 328656e5e7aeSMaxime Henrion if (error) 328756e5e7aeSMaxime Henrion return (error); 328856e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_tx_err != 0) 328956e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_tx_err); 329056e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 329156e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE); 329256e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 329356e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 329496f2e892SBill Paul return (0); 329596f2e892SBill Paul } 329696f2e892SBill Paul 329796f2e892SBill Paul /* 329896f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 329996f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 330096f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 330196f2e892SBill Paul * physical addresses. 330296f2e892SBill Paul */ 330396f2e892SBill Paul 3304e3d2833aSAlfred Perlstein static void 33050934f18aSMaxime Henrion dc_start(struct ifnet *ifp) 330696f2e892SBill Paul { 330796f2e892SBill Paul struct dc_softc *sc; 3308c8b27acaSJohn Baldwin 3309c8b27acaSJohn Baldwin sc = ifp->if_softc; 3310c8b27acaSJohn Baldwin DC_LOCK(sc); 3311c8b27acaSJohn Baldwin dc_start_locked(ifp); 3312c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3313c8b27acaSJohn Baldwin } 3314c8b27acaSJohn Baldwin 3315c8b27acaSJohn Baldwin static void 3316c8b27acaSJohn Baldwin dc_start_locked(struct ifnet *ifp) 3317c8b27acaSJohn Baldwin { 3318c8b27acaSJohn Baldwin struct dc_softc *sc; 3319cda97c50SMike Silbersack struct mbuf *m_head = NULL, *m; 3320cbaf877fSBrian Feldman unsigned int queued = 0; 332196f2e892SBill Paul int idx; 332296f2e892SBill Paul 332396f2e892SBill Paul sc = ifp->if_softc; 332496f2e892SBill Paul 3325c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 332696f2e892SBill Paul 3327c8b27acaSJohn Baldwin if (!sc->dc_link && ifp->if_snd.ifq_len < 10) 332896f2e892SBill Paul return; 3329d1ce9105SBill Paul 3330c8b27acaSJohn Baldwin if (ifp->if_drv_flags & IFF_DRV_OACTIVE) 3331d1ce9105SBill Paul return; 333296f2e892SBill Paul 333356e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod; 333496f2e892SBill Paul 333596f2e892SBill Paul while (sc->dc_cdata.dc_tx_chain[idx] == NULL) { 3336cbaf877fSBrian Feldman IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 333796f2e892SBill Paul if (m_head == NULL) 333896f2e892SBill Paul break; 333996f2e892SBill Paul 33402dfc960aSLuigi Rizzo if (sc->dc_flags & DC_TX_COALESCE && 33412dfc960aSLuigi Rizzo (m_head->m_next != NULL || 33422dfc960aSLuigi Rizzo sc->dc_flags & DC_TX_ALIGN)) { 3343cda97c50SMike Silbersack m = m_defrag(m_head, M_DONTWAIT); 3344cda97c50SMike Silbersack if (m == NULL) { 3345cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 334613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 3347fda39fd0SBill Paul break; 3348cda97c50SMike Silbersack } else { 3349cda97c50SMike Silbersack m_head = m; 3350fda39fd0SBill Paul } 3351fda39fd0SBill Paul } 3352fda39fd0SBill Paul 3353a10c0e45SMike Silbersack if (dc_encap(sc, &m_head)) { 3354cbaf877fSBrian Feldman IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 335513f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 335696f2e892SBill Paul break; 335796f2e892SBill Paul } 335856e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 335996f2e892SBill Paul 3360cbaf877fSBrian Feldman queued++; 336196f2e892SBill Paul /* 336296f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 336396f2e892SBill Paul * to him. 336496f2e892SBill Paul */ 33659ef8b520SSam Leffler BPF_MTAP(ifp, m_head); 33665c1cfac4SBill Paul 33675c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 336813f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 33695c1cfac4SBill Paul break; 33705c1cfac4SBill Paul } 337196f2e892SBill Paul } 337296f2e892SBill Paul 3373cbaf877fSBrian Feldman if (queued > 0) { 337496f2e892SBill Paul /* Transmit */ 337596f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 337696f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 337796f2e892SBill Paul 337896f2e892SBill Paul /* 337996f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 338096f2e892SBill Paul */ 338196f2e892SBill Paul ifp->if_timer = 5; 3382cbaf877fSBrian Feldman } 338396f2e892SBill Paul } 338496f2e892SBill Paul 3385e3d2833aSAlfred Perlstein static void 33860934f18aSMaxime Henrion dc_init(void *xsc) 338796f2e892SBill Paul { 338896f2e892SBill Paul struct dc_softc *sc = xsc; 3389c8b27acaSJohn Baldwin 3390c8b27acaSJohn Baldwin DC_LOCK(sc); 3391c8b27acaSJohn Baldwin dc_init_locked(sc); 3392c8b27acaSJohn Baldwin #ifdef SRM_MEDIA 3393c8b27acaSJohn Baldwin if(sc->dc_srm_media) { 3394c8b27acaSJohn Baldwin struct ifreq ifr; 3395c8b27acaSJohn Baldwin struct mii_data *mii; 3396c8b27acaSJohn Baldwin 3397c8b27acaSJohn Baldwin ifr.ifr_media = sc->dc_srm_media; 3398c8b27acaSJohn Baldwin sc->dc_srm_media = 0; 3399c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3400c8b27acaSJohn Baldwin mii = device_get_softc(sc->dc_miibus); 3401c8b27acaSJohn Baldwin ifmedia_ioctl(sc->dc_ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3402c8b27acaSJohn Baldwin } else 3403c8b27acaSJohn Baldwin #endif 3404c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3405c8b27acaSJohn Baldwin } 3406c8b27acaSJohn Baldwin 3407c8b27acaSJohn Baldwin static void 3408c8b27acaSJohn Baldwin dc_init_locked(struct dc_softc *sc) 3409c8b27acaSJohn Baldwin { 3410fc74a9f9SBrooks Davis struct ifnet *ifp = sc->dc_ifp; 341196f2e892SBill Paul struct mii_data *mii; 341296f2e892SBill Paul 3413c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 341496f2e892SBill Paul 341596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 341696f2e892SBill Paul 341796f2e892SBill Paul /* 341896f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 341996f2e892SBill Paul */ 342096f2e892SBill Paul dc_stop(sc); 342196f2e892SBill Paul dc_reset(sc); 342296f2e892SBill Paul 342396f2e892SBill Paul /* 342496f2e892SBill Paul * Set cache alignment and burst length. 342596f2e892SBill Paul */ 342688d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 342796f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 342896f2e892SBill Paul else 342996f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE); 3430935fe010SLuigi Rizzo /* 3431935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3432935fe010SLuigi Rizzo */ 3433935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3434935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 343596f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 343696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 343796f2e892SBill Paul } else { 343896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 343996f2e892SBill Paul } 344096f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 344196f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 344296f2e892SBill Paul switch(sc->dc_cachesize) { 344396f2e892SBill Paul case 32: 344496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 344596f2e892SBill Paul break; 344696f2e892SBill Paul case 16: 344796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 344896f2e892SBill Paul break; 344996f2e892SBill Paul case 8: 345096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 345196f2e892SBill Paul break; 345296f2e892SBill Paul case 0: 345396f2e892SBill Paul default: 345496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 345596f2e892SBill Paul break; 345696f2e892SBill Paul } 345796f2e892SBill Paul 345896f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 345996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 346096f2e892SBill Paul else { 3461d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 346296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 346396f2e892SBill Paul } else { 346496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 346596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 346696f2e892SBill Paul } 346796f2e892SBill Paul } 346896f2e892SBill Paul 346996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 347096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 347196f2e892SBill Paul 347296f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 347396f2e892SBill Paul /* 347496f2e892SBill Paul * The app notes for the 98713 and 98715A say that 347596f2e892SBill Paul * in order to have the chips operate properly, a magic 347696f2e892SBill Paul * number must be written to CSR16. Macronix does not 347796f2e892SBill Paul * document the meaning of these bits so there's no way 347896f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 347996f2e892SBill Paul * number all its own; the rest all use a different one. 348096f2e892SBill Paul */ 348196f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 348296f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 348396f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 348496f2e892SBill Paul else 348596f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 348696f2e892SBill Paul } 348796f2e892SBill Paul 3488feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3489feb78939SJonathan Chen /* 3490feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3491feb78939SJonathan Chen * can talk to the MII. 3492feb78939SJonathan Chen */ 3493feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3494feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3495feb78939SJonathan Chen DELAY(10); 3496feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3497feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3498feb78939SJonathan Chen DELAY(10); 3499feb78939SJonathan Chen } 3500feb78939SJonathan Chen 350196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3502d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 350396f2e892SBill Paul 350496f2e892SBill Paul /* Init circular RX list. */ 350596f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 350622f6205dSJohn Baldwin if_printf(ifp, 350722f6205dSJohn Baldwin "initialization failed: no memory for rx buffers\n"); 350896f2e892SBill Paul dc_stop(sc); 350996f2e892SBill Paul return; 351096f2e892SBill Paul } 351196f2e892SBill Paul 351296f2e892SBill Paul /* 351356e5e7aeSMaxime Henrion * Init TX descriptors. 351496f2e892SBill Paul */ 351596f2e892SBill Paul dc_list_tx_init(sc); 351696f2e892SBill Paul 351796f2e892SBill Paul /* 351896f2e892SBill Paul * Load the address of the RX list. 351996f2e892SBill Paul */ 352056e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0)); 352156e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0)); 352296f2e892SBill Paul 352396f2e892SBill Paul /* 352496f2e892SBill Paul * Enable interrupts. 352596f2e892SBill Paul */ 3526e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3527e4fc250cSLuigi Rizzo /* 3528e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3529e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3530e4fc250cSLuigi Rizzo * after a reset. 3531e4fc250cSLuigi Rizzo */ 353240929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 3533e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3534e4fc250cSLuigi Rizzo else 3535e4fc250cSLuigi Rizzo #endif 353696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 353796f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 353896f2e892SBill Paul 353996f2e892SBill Paul /* Enable transmitter. */ 354096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 354196f2e892SBill Paul 354296f2e892SBill Paul /* 3543918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3544918434c8SBill Paul * MII port, program the LED control pins so we get 3545918434c8SBill Paul * link and activity indications. 3546918434c8SBill Paul */ 354778999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3548918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3549918434c8SBill Paul DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY); 355078999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3551918434c8SBill Paul } 3552918434c8SBill Paul 3553918434c8SBill Paul /* 355496f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 355596f2e892SBill Paul * because the filter programming scheme on the 21143 and 355696f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 355796f2e892SBill Paul * engine, and we need the transmitter enabled for that. 355896f2e892SBill Paul */ 355996f2e892SBill Paul dc_setfilt(sc); 356096f2e892SBill Paul 356196f2e892SBill Paul /* Enable receiver. */ 356296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 356396f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 356496f2e892SBill Paul 356596f2e892SBill Paul mii_mediachg(mii); 356696f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 356796f2e892SBill Paul 356813f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 356913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 357096f2e892SBill Paul 3571857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 357245521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3573857fd445SBill Paul sc->dc_link = 1; 3574857fd445SBill Paul else { 3575318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3576b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3577318b02fdSBill Paul else 3578b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3579857fd445SBill Paul } 358096f2e892SBill Paul } 358196f2e892SBill Paul 358296f2e892SBill Paul /* 358396f2e892SBill Paul * Set media options. 358496f2e892SBill Paul */ 3585e3d2833aSAlfred Perlstein static int 35860934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp) 358796f2e892SBill Paul { 358896f2e892SBill Paul struct dc_softc *sc; 358996f2e892SBill Paul struct mii_data *mii; 3590f43d9309SBill Paul struct ifmedia *ifm; 359196f2e892SBill Paul 359296f2e892SBill Paul sc = ifp->if_softc; 359396f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 3594c8b27acaSJohn Baldwin DC_LOCK(sc); 359596f2e892SBill Paul mii_mediachg(mii); 3596f43d9309SBill Paul ifm = &mii->mii_media; 3597f43d9309SBill Paul 3598f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 359945521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3600f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3601f43d9309SBill Paul else 360296f2e892SBill Paul sc->dc_link = 0; 3603c8b27acaSJohn Baldwin DC_UNLOCK(sc); 360496f2e892SBill Paul 360596f2e892SBill Paul return (0); 360696f2e892SBill Paul } 360796f2e892SBill Paul 360896f2e892SBill Paul /* 360996f2e892SBill Paul * Report current media status. 361096f2e892SBill Paul */ 3611e3d2833aSAlfred Perlstein static void 36120934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 361396f2e892SBill Paul { 361496f2e892SBill Paul struct dc_softc *sc; 361596f2e892SBill Paul struct mii_data *mii; 3616f43d9309SBill Paul struct ifmedia *ifm; 361796f2e892SBill Paul 361896f2e892SBill Paul sc = ifp->if_softc; 361996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 3620c8b27acaSJohn Baldwin DC_LOCK(sc); 362196f2e892SBill Paul mii_pollstat(mii); 3622f43d9309SBill Paul ifm = &mii->mii_media; 3623f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 362445521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3625f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3626f43d9309SBill Paul ifmr->ifm_status = 0; 3627f43d9309SBill Paul return; 3628f43d9309SBill Paul } 3629f43d9309SBill Paul } 363096f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 363196f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 3632c8b27acaSJohn Baldwin DC_UNLOCK(sc); 363396f2e892SBill Paul } 363496f2e892SBill Paul 3635e3d2833aSAlfred Perlstein static int 36360934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 363796f2e892SBill Paul { 363896f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 363996f2e892SBill Paul struct ifreq *ifr = (struct ifreq *)data; 364096f2e892SBill Paul struct mii_data *mii; 3641d1ce9105SBill Paul int error = 0; 364296f2e892SBill Paul 364396f2e892SBill Paul switch (command) { 364496f2e892SBill Paul case SIOCSIFFLAGS: 3645c8b27acaSJohn Baldwin DC_LOCK(sc); 364696f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 36475d6dfbbbSLuigi Rizzo int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) & 36485d6dfbbbSLuigi Rizzo (IFF_PROMISC | IFF_ALLMULTI); 36495d6dfbbbSLuigi Rizzo 365013f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 36515d6dfbbbSLuigi Rizzo if (need_setfilt) 365296f2e892SBill Paul dc_setfilt(sc); 36535d6dfbbbSLuigi Rizzo } else { 365496f2e892SBill Paul sc->dc_txthresh = 0; 3655c8b27acaSJohn Baldwin dc_init_locked(sc); 365696f2e892SBill Paul } 365796f2e892SBill Paul } else { 365813f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 365996f2e892SBill Paul dc_stop(sc); 366096f2e892SBill Paul } 366196f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 3662c8b27acaSJohn Baldwin DC_UNLOCK(sc); 366396f2e892SBill Paul error = 0; 366496f2e892SBill Paul break; 366596f2e892SBill Paul case SIOCADDMULTI: 366696f2e892SBill Paul case SIOCDELMULTI: 3667c8b27acaSJohn Baldwin DC_LOCK(sc); 366896f2e892SBill Paul dc_setfilt(sc); 3669c8b27acaSJohn Baldwin DC_UNLOCK(sc); 367096f2e892SBill Paul error = 0; 367196f2e892SBill Paul break; 367296f2e892SBill Paul case SIOCGIFMEDIA: 367396f2e892SBill Paul case SIOCSIFMEDIA: 367496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 367596f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 36765c1cfac4SBill Paul #ifdef SRM_MEDIA 3677c8b27acaSJohn Baldwin DC_LOCK(sc); 3678510a809eSMike Smith if (sc->dc_srm_media) 3679510a809eSMike Smith sc->dc_srm_media = 0; 3680c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3681510a809eSMike Smith #endif 368296f2e892SBill Paul break; 3683e695984eSRuslan Ermilov case SIOCSIFCAP: 368440929967SGleb Smirnoff #ifdef DEVICE_POLLING 368540929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING && 368640929967SGleb Smirnoff !(ifp->if_capenable & IFCAP_POLLING)) { 368740929967SGleb Smirnoff error = ether_poll_register(dc_poll, ifp); 368840929967SGleb Smirnoff if (error) 368940929967SGleb Smirnoff return(error); 3690c8b27acaSJohn Baldwin DC_LOCK(sc); 369140929967SGleb Smirnoff /* Disable interrupts */ 369240929967SGleb Smirnoff CSR_WRITE_4(sc, DC_IMR, 0x00000000); 369340929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 3694c8b27acaSJohn Baldwin DC_UNLOCK(sc); 369540929967SGleb Smirnoff return (error); 369640929967SGleb Smirnoff 369740929967SGleb Smirnoff } 369840929967SGleb Smirnoff if (!(ifr->ifr_reqcap & IFCAP_POLLING) && 369940929967SGleb Smirnoff ifp->if_capenable & IFCAP_POLLING) { 370040929967SGleb Smirnoff error = ether_poll_deregister(ifp); 370140929967SGleb Smirnoff /* Enable interrupts. */ 370240929967SGleb Smirnoff DC_LOCK(sc); 370340929967SGleb Smirnoff CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 370440929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 370540929967SGleb Smirnoff DC_UNLOCK(sc); 370640929967SGleb Smirnoff return (error); 370740929967SGleb Smirnoff } 370840929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 3709e695984eSRuslan Ermilov break; 371096f2e892SBill Paul default: 37119ef8b520SSam Leffler error = ether_ioctl(ifp, command, data); 371296f2e892SBill Paul break; 371396f2e892SBill Paul } 371496f2e892SBill Paul 371596f2e892SBill Paul return (error); 371696f2e892SBill Paul } 371796f2e892SBill Paul 3718e3d2833aSAlfred Perlstein static void 37190934f18aSMaxime Henrion dc_watchdog(struct ifnet *ifp) 372096f2e892SBill Paul { 372196f2e892SBill Paul struct dc_softc *sc; 372296f2e892SBill Paul 372396f2e892SBill Paul sc = ifp->if_softc; 372496f2e892SBill Paul 3725d1ce9105SBill Paul DC_LOCK(sc); 3726d1ce9105SBill Paul 372796f2e892SBill Paul ifp->if_oerrors++; 372822f6205dSJohn Baldwin if_printf(ifp, "watchdog timeout\n"); 372996f2e892SBill Paul 373096f2e892SBill Paul dc_stop(sc); 373196f2e892SBill Paul dc_reset(sc); 3732c8b27acaSJohn Baldwin dc_init_locked(sc); 373396f2e892SBill Paul 3734cbaf877fSBrian Feldman if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3735c8b27acaSJohn Baldwin dc_start_locked(ifp); 373696f2e892SBill Paul 3737d1ce9105SBill Paul DC_UNLOCK(sc); 373896f2e892SBill Paul } 373996f2e892SBill Paul 374096f2e892SBill Paul /* 374196f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 374296f2e892SBill Paul * RX and TX lists. 374396f2e892SBill Paul */ 3744e3d2833aSAlfred Perlstein static void 37450934f18aSMaxime Henrion dc_stop(struct dc_softc *sc) 374696f2e892SBill Paul { 374796f2e892SBill Paul struct ifnet *ifp; 3748b3811c95SMaxime Henrion struct dc_list_data *ld; 3749b3811c95SMaxime Henrion struct dc_chain_data *cd; 3750b3811c95SMaxime Henrion int i; 3751af4358c7SMaxime Henrion u_int32_t ctl; 375296f2e892SBill Paul 3753c8b27acaSJohn Baldwin DC_LOCK_ASSERT(sc); 3754d1ce9105SBill Paul 3755fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 375696f2e892SBill Paul ifp->if_timer = 0; 3757b3811c95SMaxime Henrion ld = sc->dc_ldata; 3758b3811c95SMaxime Henrion cd = &sc->dc_cdata; 375996f2e892SBill Paul 3760b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 376196f2e892SBill Paul 376213f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 37633b3ec200SPeter Wemm 376496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON)); 376596f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 376696f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 376796f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 376896f2e892SBill Paul sc->dc_link = 0; 376996f2e892SBill Paul 377096f2e892SBill Paul /* 377196f2e892SBill Paul * Free data in the RX lists. 377296f2e892SBill Paul */ 377396f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 3774b3811c95SMaxime Henrion if (cd->dc_rx_chain[i] != NULL) { 377556e5e7aeSMaxime Henrion m_freem(cd->dc_rx_chain[i]); 377656e5e7aeSMaxime Henrion cd->dc_rx_chain[i] = NULL; 377796f2e892SBill Paul } 377896f2e892SBill Paul } 3779b3811c95SMaxime Henrion bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list)); 378096f2e892SBill Paul 378196f2e892SBill Paul /* 378296f2e892SBill Paul * Free the TX list buffers. 378396f2e892SBill Paul */ 378496f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 3785b3811c95SMaxime Henrion if (cd->dc_tx_chain[i] != NULL) { 3786af4358c7SMaxime Henrion ctl = le32toh(ld->dc_tx_list[i].dc_ctl); 3787af4358c7SMaxime Henrion if ((ctl & DC_TXCTL_SETUP) || 37884ff4a9beSDon Lewis !(ctl & DC_TXCTL_LASTFRAG)) { 3789b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 379096f2e892SBill Paul continue; 379196f2e892SBill Paul } 379256e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]); 379356e5e7aeSMaxime Henrion m_freem(cd->dc_tx_chain[i]); 3794b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 379596f2e892SBill Paul } 379696f2e892SBill Paul } 3797b3811c95SMaxime Henrion bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list)); 379896f2e892SBill Paul } 379996f2e892SBill Paul 380096f2e892SBill Paul /* 3801e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3802e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3803e8388e14SMitsuru IWASAKI * resume. 3804e8388e14SMitsuru IWASAKI */ 3805e3d2833aSAlfred Perlstein static int 38060934f18aSMaxime Henrion dc_suspend(device_t dev) 3807e8388e14SMitsuru IWASAKI { 3808e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3809e8388e14SMitsuru IWASAKI 3810e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3811c8b27acaSJohn Baldwin DC_LOCK(sc); 3812e8388e14SMitsuru IWASAKI dc_stop(sc); 3813e8388e14SMitsuru IWASAKI sc->suspended = 1; 3814c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3815e8388e14SMitsuru IWASAKI 3816e8388e14SMitsuru IWASAKI return (0); 3817e8388e14SMitsuru IWASAKI } 3818e8388e14SMitsuru IWASAKI 3819e8388e14SMitsuru IWASAKI /* 3820e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3821e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3822e8388e14SMitsuru IWASAKI * appropriate. 3823e8388e14SMitsuru IWASAKI */ 3824e3d2833aSAlfred Perlstein static int 38250934f18aSMaxime Henrion dc_resume(device_t dev) 3826e8388e14SMitsuru IWASAKI { 3827e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3828e8388e14SMitsuru IWASAKI struct ifnet *ifp; 3829e8388e14SMitsuru IWASAKI 3830e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3831fc74a9f9SBrooks Davis ifp = sc->dc_ifp; 3832e8388e14SMitsuru IWASAKI 3833e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3834c8b27acaSJohn Baldwin DC_LOCK(sc); 3835e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3836c8b27acaSJohn Baldwin dc_init_locked(sc); 3837e8388e14SMitsuru IWASAKI 3838e8388e14SMitsuru IWASAKI sc->suspended = 0; 3839c8b27acaSJohn Baldwin DC_UNLOCK(sc); 3840e8388e14SMitsuru IWASAKI 3841e8388e14SMitsuru IWASAKI return (0); 3842e8388e14SMitsuru IWASAKI } 3843e8388e14SMitsuru IWASAKI 3844e8388e14SMitsuru IWASAKI /* 384596f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 384696f2e892SBill Paul * get confused by errant DMAs when rebooting. 384796f2e892SBill Paul */ 3848e3d2833aSAlfred Perlstein static void 38490934f18aSMaxime Henrion dc_shutdown(device_t dev) 385096f2e892SBill Paul { 385196f2e892SBill Paul struct dc_softc *sc; 385296f2e892SBill Paul 385396f2e892SBill Paul sc = device_get_softc(dev); 385496f2e892SBill Paul 3855c8b27acaSJohn Baldwin DC_LOCK(sc); 385696f2e892SBill Paul dc_stop(sc); 3857c8b27acaSJohn Baldwin DC_UNLOCK(sc); 385896f2e892SBill Paul } 3859