xref: /freebsd/sys/dev/dc/if_dc.c (revision 39d76ed635a327afb17f12a52ae23d1e92dbcf6f)
160727d8bSWarner Losh /*-
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  */
3296f2e892SBill Paul 
334dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
354dc52c32SDavid E. O'Brien 
3696f2e892SBill Paul /*
3796f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3896f2e892SBill Paul  * series chips and several workalikes including the following:
3996f2e892SBill Paul  *
40ead7cde9SBill Paul  * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com)
4196f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
4296f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4396f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4496f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4596f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
46593a1aeaSMartin Blapp  * ADMtek AN983 (www.admtek.com.tw)
47a2d61e43SWarner Losh  * ADMtek CardBus AN985 (www.admtek.com.tw)
48a2d61e43SWarner Losh  * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek CardBus AN985
4988d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
509ca710f6SJeroen Ruigrok van der Werven  * Accton EN1217 (www.accton.com)
51feb78939SJonathan Chen  * Xircom X3201 (www.xircom.com)
521d5e5310SBill Paul  * Abocom FE2500
531af8bec7SBill Paul  * Conexant LANfinity (www.conexant.com)
547eac366bSMartin Blapp  * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com)
5596f2e892SBill Paul  *
5696f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
5796f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5896f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5996f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
6096f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
6196f2e892SBill Paul  * instead of 512.
6296f2e892SBill Paul  *
6396f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
6496f2e892SBill Paul  * Electrical Engineering Department
6596f2e892SBill Paul  * Columbia University, New York City
6696f2e892SBill Paul  */
6796f2e892SBill Paul /*
6896f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6996f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
7096f2e892SBill Paul  * three kinds of media attachments:
7196f2e892SBill Paul  *
7296f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
7396f2e892SBill Paul  *   autonegotiation provided by an external PHY.
7496f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
7596f2e892SBill Paul  * o 10baseT port.
7696f2e892SBill Paul  * o AUI/BNC port.
7796f2e892SBill Paul  *
7896f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7996f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
8096f2e892SBill Paul  * autosensing configuration.
8196f2e892SBill Paul  *
8296f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
8396f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
8496f2e892SBill Paul  * handled separately due to its different register offsets and the
8596f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
8696f2e892SBill Paul  * here, but I'm not thrilled about it.
8796f2e892SBill Paul  *
8896f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
8996f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
9096f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
9196f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
9296f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
9396f2e892SBill Paul  */
9496f2e892SBill Paul 
95f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
96f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
97f0796cd2SGleb Smirnoff #endif
98f0796cd2SGleb Smirnoff 
9996f2e892SBill Paul #include <sys/param.h>
100af4358c7SMaxime Henrion #include <sys/endian.h>
10196f2e892SBill Paul #include <sys/systm.h>
10296f2e892SBill Paul #include <sys/sockio.h>
10396f2e892SBill Paul #include <sys/mbuf.h>
10496f2e892SBill Paul #include <sys/malloc.h>
10596f2e892SBill Paul #include <sys/kernel.h>
106f11d01c3SPoul-Henning Kamp #include <sys/module.h>
10796f2e892SBill Paul #include <sys/socket.h>
10896f2e892SBill Paul 
10996f2e892SBill Paul #include <net/if.h>
11096f2e892SBill Paul #include <net/if_arp.h>
11196f2e892SBill Paul #include <net/ethernet.h>
11296f2e892SBill Paul #include <net/if_dl.h>
11396f2e892SBill Paul #include <net/if_media.h>
114db40c1aeSDoug Ambrisko #include <net/if_types.h>
115db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h>
11696f2e892SBill Paul 
11796f2e892SBill Paul #include <net/bpf.h>
11896f2e892SBill Paul 
11996f2e892SBill Paul #include <machine/bus.h>
12096f2e892SBill Paul #include <machine/resource.h>
12196f2e892SBill Paul #include <sys/bus.h>
12296f2e892SBill Paul #include <sys/rman.h>
12396f2e892SBill Paul 
12496f2e892SBill Paul #include <dev/mii/mii.h>
12596f2e892SBill Paul #include <dev/mii/miivar.h>
12696f2e892SBill Paul 
12719b7ffd1SWarner Losh #include <dev/pci/pcireg.h>
12819b7ffd1SWarner Losh #include <dev/pci/pcivar.h>
12996f2e892SBill Paul 
13096f2e892SBill Paul #define DC_USEIOSPACE
13196f2e892SBill Paul 
1326a3033a8SWarner Losh #include <dev/dc/if_dcreg.h>
13396f2e892SBill Paul 
134ec6a7299SMaxime Henrion #ifdef __sparc64__
135ec6a7299SMaxime Henrion #include <dev/ofw/openfirm.h>
136ec6a7299SMaxime Henrion #include <machine/ofw_machdep.h>
137ec6a7299SMaxime Henrion #endif
138ec6a7299SMaxime Henrion 
139f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1);
140f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1);
14195a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
14295a16455SPeter Wemm 
143919ccba7SWarner Losh /*
144919ccba7SWarner Losh  * "device miibus" is required in kernel config.  See GENERIC if you get
145919ccba7SWarner Losh  * errors here.
146919ccba7SWarner Losh  */
14796f2e892SBill Paul #include "miibus_if.h"
14896f2e892SBill Paul 
14996f2e892SBill Paul /*
15096f2e892SBill Paul  * Various supported device vendors/types and their names.
15196f2e892SBill Paul  */
152ebc284ccSMarius Strobl static const struct dc_type dc_devs[] = {
1531e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_DEC, DC_DEVICEID_21143), 0,
15496f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
1551e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009), 0,
15638deb45fSTom Rhodes 		"Davicom DM9009 10/100BaseTX" },
1571e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100), 0,
15896f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
1591e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102), DC_REVISION_DM9102A,
16088d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
1611e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102), 0,
1621e2e70b1SJohn Baldwin 		"Davicom DM9102 10/100BaseTX" },
1631e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AL981), 0,
16496f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
165593a1aeaSMartin Blapp 	{ DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN983), 0,
166593a1aeaSMartin Blapp 		"ADMtek AN983 10/100BaseTX" },
1671e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN985), 0,
168a2d61e43SWarner Losh 		"ADMtek AN985 CardBus 10/100BaseTX or clone" },
1691e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511), 0,
170e351d778SMartin Blapp 		"ADMtek ADM9511 10/100BaseTX" },
1711e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513), 0,
172e351d778SMartin Blapp 		"ADMtek ADM9513 10/100BaseTX" },
1731e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A), DC_REVISION_88141,
17496f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
1751e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A), 0,
1761e2e70b1SJohn Baldwin 		"ASIX AX88140A 10/100BaseTX" },
1771e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713), DC_REVISION_98713A,
17896f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
1791e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713), 0,
1801e2e70b1SJohn Baldwin 		"Macronix 98713 10/100BaseTX" },
1811e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP), DC_REVISION_98713A,
18296f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
1831e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP), 0,
18496f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
1851e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), DC_REVISION_98725,
18696f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
1871e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), DC_REVISION_98715AEC_C,
1881e2e70b1SJohn Baldwin 		"Macronix 98715AEC-C 10/100BaseTX" },
1891e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5), 0,
1901e2e70b1SJohn Baldwin 		"Macronix 98715/98715A 10/100BaseTX" },
1911e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98727), 0,
192ead7cde9SBill Paul 		"Macronix 98727/98732 10/100BaseTX" },
1931e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C115), 0,
19496f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
1951e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168), DC_REVISION_82C169,
19696f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
1971e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168), 0,
1981e2e70b1SJohn Baldwin 		"82c168 PNIC 10/100BaseTX" },
1991e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN1217), 0,
2009ca710f6SJeroen Ruigrok van der Werven 		"Accton EN1217 10/100BaseTX" },
2011e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN2242), 0,
202fa167b8eSBill Paul 		"Accton EN2242 MiniPCI 10/100BaseTX" },
2031e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201), 0,
204feb78939SJonathan Chen 		"Xircom X3201 10/100BaseTX" },
2051e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_DLINK, DC_DEVICEID_DRP32TXD), 0,
2069be0993cSJohn Baldwin 		"Neteasy DRP-32TXD Cardbus 10/100" },
2071e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500), 0,
2081d5e5310SBill Paul 		"Abocom FE2500 10/100BaseTX" },
2091e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX), 0,
210773c505fSMIHIRA Sanpei Yoshiro 		"Abocom FE2500MX 10/100BaseTX" },
2111e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112), 0,
2121af8bec7SBill Paul 		"Conexant LANfinity MiniPCI 10/100BaseTX" },
2131e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX), 0,
214948c244dSWarner Losh 		"Hawking CB102 CardBus 10/100" },
2151e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T), 0,
21697f91728SMIHIRA Sanpei Yoshiro 		"PlaneX FNW-3602-T CardBus 10/100" },
2171e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB), 0,
2187eac366bSMartin Blapp 		"3Com OfficeConnect 10/100B" },
2191e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120), 0,
220e7b9ab3aSBill Paul 		"Microsoft MN-120 CardBus 10/100" },
2211e2e70b1SJohn Baldwin 	{ DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130), 0,
222e7b9ab3aSBill Paul 		"Microsoft MN-130 10/100" },
22317762569SGleb Smirnoff 	{ DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB08), 0,
22417762569SGleb Smirnoff 		"Linksys PCMPC200 CardBus 10/100" },
22517762569SGleb Smirnoff 	{ DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB09), 0,
22617762569SGleb Smirnoff 		"Linksys PCMPC200 CardBus 10/100" },
22796f2e892SBill Paul 	{ 0, 0, NULL }
22896f2e892SBill Paul };
22996f2e892SBill Paul 
230e51a25f8SAlfred Perlstein static int dc_probe(device_t);
231e51a25f8SAlfred Perlstein static int dc_attach(device_t);
232e51a25f8SAlfred Perlstein static int dc_detach(device_t);
233e8388e14SMitsuru IWASAKI static int dc_suspend(device_t);
234e8388e14SMitsuru IWASAKI static int dc_resume(device_t);
235ebc284ccSMarius Strobl static const struct dc_type *dc_devtype(device_t);
23656e5e7aeSMaxime Henrion static int dc_newbuf(struct dc_softc *, int, int);
237a10c0e45SMike Silbersack static int dc_encap(struct dc_softc *, struct mbuf **);
238e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war(struct dc_softc *, int);
239e51a25f8SAlfred Perlstein static int dc_rx_resync(struct dc_softc *);
2401abcdbd1SAttilio Rao static int dc_rxeof(struct dc_softc *);
241e51a25f8SAlfred Perlstein static void dc_txeof(struct dc_softc *);
242e51a25f8SAlfred Perlstein static void dc_tick(void *);
243e51a25f8SAlfred Perlstein static void dc_tx_underrun(struct dc_softc *);
244e51a25f8SAlfred Perlstein static void dc_intr(void *);
245e51a25f8SAlfred Perlstein static void dc_start(struct ifnet *);
246c8b27acaSJohn Baldwin static void dc_start_locked(struct ifnet *);
247e51a25f8SAlfred Perlstein static int dc_ioctl(struct ifnet *, u_long, caddr_t);
248e51a25f8SAlfred Perlstein static void dc_init(void *);
249c8b27acaSJohn Baldwin static void dc_init_locked(struct dc_softc *);
250e51a25f8SAlfred Perlstein static void dc_stop(struct dc_softc *);
251b1d16143SMarius Strobl static void dc_watchdog(void *);
2526a087a87SPyun YongHyeon static int dc_shutdown(device_t);
253e51a25f8SAlfred Perlstein static int dc_ifmedia_upd(struct ifnet *);
254e51a25f8SAlfred Perlstein static void dc_ifmedia_sts(struct ifnet *, struct ifmediareq *);
25596f2e892SBill Paul 
256e51a25f8SAlfred Perlstein static void dc_delay(struct dc_softc *);
257e51a25f8SAlfred Perlstein static void dc_eeprom_idle(struct dc_softc *);
258e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte(struct dc_softc *, int);
259e51a25f8SAlfred Perlstein static void dc_eeprom_getword(struct dc_softc *, int, u_int16_t *);
260d24ae19dSWarner Losh static void dc_eeprom_getword_pnic(struct dc_softc *, int, u_int16_t *);
261d24ae19dSWarner Losh static void dc_eeprom_getword_xircom(struct dc_softc *, int, u_int16_t *);
2623097aa70SWarner Losh static void dc_eeprom_width(struct dc_softc *);
263e51a25f8SAlfred Perlstein static void dc_read_eeprom(struct dc_softc *, caddr_t, int, int, int);
26496f2e892SBill Paul 
265e51a25f8SAlfred Perlstein static void dc_mii_writebit(struct dc_softc *, int);
266e51a25f8SAlfred Perlstein static int dc_mii_readbit(struct dc_softc *);
267e51a25f8SAlfred Perlstein static void dc_mii_sync(struct dc_softc *);
268e51a25f8SAlfred Perlstein static void dc_mii_send(struct dc_softc *, u_int32_t, int);
269e51a25f8SAlfred Perlstein static int dc_mii_readreg(struct dc_softc *, struct dc_mii_frame *);
270e51a25f8SAlfred Perlstein static int dc_mii_writereg(struct dc_softc *, struct dc_mii_frame *);
271e51a25f8SAlfred Perlstein static int dc_miibus_readreg(device_t, int, int);
272e51a25f8SAlfred Perlstein static int dc_miibus_writereg(device_t, int, int, int);
273e51a25f8SAlfred Perlstein static void dc_miibus_statchg(device_t);
274e51a25f8SAlfred Perlstein static void dc_miibus_mediainit(device_t);
27596f2e892SBill Paul 
276e51a25f8SAlfred Perlstein static void dc_setcfg(struct dc_softc *, int);
2773373489bSWarner Losh static uint32_t dc_mchash_le(struct dc_softc *, const uint8_t *);
2783373489bSWarner Losh static uint32_t dc_mchash_be(const uint8_t *);
279e51a25f8SAlfred Perlstein static void dc_setfilt_21143(struct dc_softc *);
280e51a25f8SAlfred Perlstein static void dc_setfilt_asix(struct dc_softc *);
281e51a25f8SAlfred Perlstein static void dc_setfilt_admtek(struct dc_softc *);
282e51a25f8SAlfred Perlstein static void dc_setfilt_xircom(struct dc_softc *);
28396f2e892SBill Paul 
284e51a25f8SAlfred Perlstein static void dc_setfilt(struct dc_softc *);
28596f2e892SBill Paul 
286e51a25f8SAlfred Perlstein static void dc_reset(struct dc_softc *);
287e51a25f8SAlfred Perlstein static int dc_list_rx_init(struct dc_softc *);
288e51a25f8SAlfred Perlstein static int dc_list_tx_init(struct dc_softc *);
28996f2e892SBill Paul 
2903097aa70SWarner Losh static void dc_read_srom(struct dc_softc *, int);
291e51a25f8SAlfred Perlstein static void dc_parse_21143_srom(struct dc_softc *);
292e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia(struct dc_softc *, struct dc_eblock_sia *);
293e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii(struct dc_softc *, struct dc_eblock_mii *);
294e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym(struct dc_softc *, struct dc_eblock_sym *);
295e51a25f8SAlfred Perlstein static void dc_apply_fixup(struct dc_softc *, int);
296*39d76ed6SPyun YongHyeon static int dc_check_multiport(struct dc_softc *);
2975c1cfac4SBill Paul 
29896f2e892SBill Paul #ifdef DC_USEIOSPACE
29996f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
30096f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
30196f2e892SBill Paul #else
30296f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
30396f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
30496f2e892SBill Paul #endif
30596f2e892SBill Paul 
30696f2e892SBill Paul static device_method_t dc_methods[] = {
30796f2e892SBill Paul 	/* Device interface */
30896f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
30996f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
31096f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
311e8388e14SMitsuru IWASAKI 	DEVMETHOD(device_suspend,	dc_suspend),
312e8388e14SMitsuru IWASAKI 	DEVMETHOD(device_resume,	dc_resume),
31396f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
31496f2e892SBill Paul 
31596f2e892SBill Paul 	/* bus interface */
31696f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
31796f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
31896f2e892SBill Paul 
31996f2e892SBill Paul 	/* MII interface */
32096f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
32196f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
32296f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
323f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
32496f2e892SBill Paul 
32596f2e892SBill Paul 	{ 0, 0 }
32696f2e892SBill Paul };
32796f2e892SBill Paul 
32896f2e892SBill Paul static driver_t dc_driver = {
32996f2e892SBill Paul 	"dc",
33096f2e892SBill Paul 	dc_methods,
33196f2e892SBill Paul 	sizeof(struct dc_softc)
33296f2e892SBill Paul };
33396f2e892SBill Paul 
33496f2e892SBill Paul static devclass_t dc_devclass;
33596f2e892SBill Paul 
336f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0);
33796f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
33896f2e892SBill Paul 
33996f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
34096f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
34196f2e892SBill Paul 
34296f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
34396f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
34496f2e892SBill Paul 
34596f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
34696f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
34796f2e892SBill Paul 
348e3d2833aSAlfred Perlstein static void
3490934f18aSMaxime Henrion dc_delay(struct dc_softc *sc)
35096f2e892SBill Paul {
35196f2e892SBill Paul 	int idx;
35296f2e892SBill Paul 
35396f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
35496f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
35596f2e892SBill Paul }
35696f2e892SBill Paul 
3572c876e15SPoul-Henning Kamp static void
3580934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc)
3593097aa70SWarner Losh {
3603097aa70SWarner Losh 	int i;
3613097aa70SWarner Losh 
3623097aa70SWarner Losh 	/* Force EEPROM to idle state. */
3633097aa70SWarner Losh 	dc_eeprom_idle(sc);
3643097aa70SWarner Losh 
3653097aa70SWarner Losh 	/* Enter EEPROM access mode. */
3663097aa70SWarner Losh 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
3673097aa70SWarner Losh 	dc_delay(sc);
3683097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
3693097aa70SWarner Losh 	dc_delay(sc);
3703097aa70SWarner Losh 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3713097aa70SWarner Losh 	dc_delay(sc);
3723097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
3733097aa70SWarner Losh 	dc_delay(sc);
3743097aa70SWarner Losh 
3753097aa70SWarner Losh 	for (i = 3; i--;) {
3763097aa70SWarner Losh 		if (6 & (1 << i))
3773097aa70SWarner Losh 			DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
3783097aa70SWarner Losh 		else
3793097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
3803097aa70SWarner Losh 		dc_delay(sc);
3813097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3823097aa70SWarner Losh 		dc_delay(sc);
3833097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3843097aa70SWarner Losh 		dc_delay(sc);
3853097aa70SWarner Losh 	}
3863097aa70SWarner Losh 
3873097aa70SWarner Losh 	for (i = 1; i <= 12; i++) {
3883097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3893097aa70SWarner Losh 		dc_delay(sc);
3903097aa70SWarner Losh 		if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) {
3913097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3923097aa70SWarner Losh 			dc_delay(sc);
3933097aa70SWarner Losh 			break;
3943097aa70SWarner Losh 		}
3953097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
3963097aa70SWarner Losh 		dc_delay(sc);
3973097aa70SWarner Losh 	}
3983097aa70SWarner Losh 
3993097aa70SWarner Losh 	/* Turn off EEPROM access mode. */
4003097aa70SWarner Losh 	dc_eeprom_idle(sc);
4013097aa70SWarner Losh 
4023097aa70SWarner Losh 	if (i < 4 || i > 12)
4033097aa70SWarner Losh 		sc->dc_romwidth = 6;
4043097aa70SWarner Losh 	else
4053097aa70SWarner Losh 		sc->dc_romwidth = i;
4063097aa70SWarner Losh 
4073097aa70SWarner Losh 	/* Enter EEPROM access mode. */
4083097aa70SWarner Losh 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
4093097aa70SWarner Losh 	dc_delay(sc);
4103097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
4113097aa70SWarner Losh 	dc_delay(sc);
4123097aa70SWarner Losh 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4133097aa70SWarner Losh 	dc_delay(sc);
4143097aa70SWarner Losh 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
4153097aa70SWarner Losh 	dc_delay(sc);
4163097aa70SWarner Losh 
4173097aa70SWarner Losh 	/* Turn off EEPROM access mode. */
4183097aa70SWarner Losh 	dc_eeprom_idle(sc);
4193097aa70SWarner Losh }
4203097aa70SWarner Losh 
421e3d2833aSAlfred Perlstein static void
4220934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc)
42396f2e892SBill Paul {
4240934f18aSMaxime Henrion 	int i;
42596f2e892SBill Paul 
42696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
42796f2e892SBill Paul 	dc_delay(sc);
42896f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
42996f2e892SBill Paul 	dc_delay(sc);
43096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
43196f2e892SBill Paul 	dc_delay(sc);
43296f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
43396f2e892SBill Paul 	dc_delay(sc);
43496f2e892SBill Paul 
43596f2e892SBill Paul 	for (i = 0; i < 25; i++) {
43696f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
43796f2e892SBill Paul 		dc_delay(sc);
43896f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
43996f2e892SBill Paul 		dc_delay(sc);
44096f2e892SBill Paul 	}
44196f2e892SBill Paul 
44296f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
44396f2e892SBill Paul 	dc_delay(sc);
44496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
44596f2e892SBill Paul 	dc_delay(sc);
44696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
44796f2e892SBill Paul }
44896f2e892SBill Paul 
44996f2e892SBill Paul /*
45096f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
45196f2e892SBill Paul  */
452e3d2833aSAlfred Perlstein static void
4530934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr)
45496f2e892SBill Paul {
4550934f18aSMaxime Henrion 	int d, i;
45696f2e892SBill Paul 
4573097aa70SWarner Losh 	d = DC_EECMD_READ >> 6;
4583097aa70SWarner Losh 	for (i = 3; i--; ) {
4593097aa70SWarner Losh 		if (d & (1 << i))
4603097aa70SWarner Losh 			DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
46196f2e892SBill Paul 		else
4623097aa70SWarner Losh 			DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN);
4633097aa70SWarner Losh 		dc_delay(sc);
4643097aa70SWarner Losh 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4653097aa70SWarner Losh 		dc_delay(sc);
4663097aa70SWarner Losh 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
4673097aa70SWarner Losh 		dc_delay(sc);
4683097aa70SWarner Losh 	}
46996f2e892SBill Paul 
47096f2e892SBill Paul 	/*
47196f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
47296f2e892SBill Paul 	 */
4733097aa70SWarner Losh 	for (i = sc->dc_romwidth; i--;) {
4743097aa70SWarner Losh 		if (addr & (1 << i)) {
47596f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
47696f2e892SBill Paul 		} else {
47796f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
47896f2e892SBill Paul 		}
47996f2e892SBill Paul 		dc_delay(sc);
48096f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
48196f2e892SBill Paul 		dc_delay(sc);
48296f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
48396f2e892SBill Paul 		dc_delay(sc);
48496f2e892SBill Paul 	}
48596f2e892SBill Paul }
48696f2e892SBill Paul 
48796f2e892SBill Paul /*
48896f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
48996f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
49096f2e892SBill Paul  * the EEPROM.
49196f2e892SBill Paul  */
492e3d2833aSAlfred Perlstein static void
4930934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest)
49496f2e892SBill Paul {
4950934f18aSMaxime Henrion 	int i;
49696f2e892SBill Paul 	u_int32_t r;
49796f2e892SBill Paul 
49896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr);
49996f2e892SBill Paul 
50096f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
50196f2e892SBill Paul 		DELAY(1);
50296f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
50396f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
50496f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
50596f2e892SBill Paul 			return;
50696f2e892SBill Paul 		}
50796f2e892SBill Paul 	}
50896f2e892SBill Paul }
50996f2e892SBill Paul 
51096f2e892SBill Paul /*
51196f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
512feb78939SJonathan Chen  * The Xircom X3201 has its own non-standard way to read
513feb78939SJonathan Chen  * the EEPROM, too.
514feb78939SJonathan Chen  */
515e3d2833aSAlfred Perlstein static void
5160934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest)
517feb78939SJonathan Chen {
5180934f18aSMaxime Henrion 
519feb78939SJonathan Chen 	SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
520feb78939SJonathan Chen 
521feb78939SJonathan Chen 	addr *= 2;
522feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
523feb78939SJonathan Chen 	*dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff;
524feb78939SJonathan Chen 	addr += 1;
525feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
526feb78939SJonathan Chen 	*dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8;
527feb78939SJonathan Chen 
528feb78939SJonathan Chen 	SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
529feb78939SJonathan Chen }
530feb78939SJonathan Chen 
531feb78939SJonathan Chen /*
532feb78939SJonathan Chen  * Read a word of data stored in the EEPROM at address 'addr.'
53396f2e892SBill Paul  */
534e3d2833aSAlfred Perlstein static void
5350934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest)
53696f2e892SBill Paul {
5370934f18aSMaxime Henrion 	int i;
53896f2e892SBill Paul 	u_int16_t word = 0;
53996f2e892SBill Paul 
54096f2e892SBill Paul 	/* Force EEPROM to idle state. */
54196f2e892SBill Paul 	dc_eeprom_idle(sc);
54296f2e892SBill Paul 
54396f2e892SBill Paul 	/* Enter EEPROM access mode. */
54496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
54596f2e892SBill Paul 	dc_delay(sc);
54696f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
54796f2e892SBill Paul 	dc_delay(sc);
54896f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
54996f2e892SBill Paul 	dc_delay(sc);
55096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
55196f2e892SBill Paul 	dc_delay(sc);
55296f2e892SBill Paul 
55396f2e892SBill Paul 	/*
55496f2e892SBill Paul 	 * Send address of word we want to read.
55596f2e892SBill Paul 	 */
55696f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
55796f2e892SBill Paul 
55896f2e892SBill Paul 	/*
55996f2e892SBill Paul 	 * Start reading bits from EEPROM.
56096f2e892SBill Paul 	 */
56196f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
56296f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
56396f2e892SBill Paul 		dc_delay(sc);
56496f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
56596f2e892SBill Paul 			word |= i;
56696f2e892SBill Paul 		dc_delay(sc);
56796f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
56896f2e892SBill Paul 		dc_delay(sc);
56996f2e892SBill Paul 	}
57096f2e892SBill Paul 
57196f2e892SBill Paul 	/* Turn off EEPROM access mode. */
57296f2e892SBill Paul 	dc_eeprom_idle(sc);
57396f2e892SBill Paul 
57496f2e892SBill Paul 	*dest = word;
57596f2e892SBill Paul }
57696f2e892SBill Paul 
57796f2e892SBill Paul /*
57896f2e892SBill Paul  * Read a sequence of words from the EEPROM.
57996f2e892SBill Paul  */
580e3d2833aSAlfred Perlstein static void
5818c7ff1f3SMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int be)
58296f2e892SBill Paul {
58396f2e892SBill Paul 	int i;
58496f2e892SBill Paul 	u_int16_t word = 0, *ptr;
58596f2e892SBill Paul 
58696f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
58796f2e892SBill Paul 		if (DC_IS_PNIC(sc))
58896f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
589feb78939SJonathan Chen 		else if (DC_IS_XIRCOM(sc))
590feb78939SJonathan Chen 			dc_eeprom_getword_xircom(sc, off + i, &word);
59196f2e892SBill Paul 		else
59296f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
59396f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
5948c7ff1f3SMaxime Henrion 		if (be)
5958c7ff1f3SMaxime Henrion 			*ptr = be16toh(word);
59696f2e892SBill Paul 		else
5978c7ff1f3SMaxime Henrion 			*ptr = le16toh(word);
59896f2e892SBill Paul 	}
59996f2e892SBill Paul }
60096f2e892SBill Paul 
60196f2e892SBill Paul /*
60296f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
60396f2e892SBill Paul  * Application Notes pp.19-21.
60496f2e892SBill Paul  */
60596f2e892SBill Paul /*
60696f2e892SBill Paul  * Write a bit to the MII bus.
60796f2e892SBill Paul  */
608e3d2833aSAlfred Perlstein static void
6090934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit)
61096f2e892SBill Paul {
61115578119SMarius Strobl 	uint32_t reg;
6120934f18aSMaxime Henrion 
61315578119SMarius Strobl 	reg = DC_SIO_ROMCTL_WRITE | (bit != 0 ? DC_SIO_MII_DATAOUT : 0);
61415578119SMarius Strobl 	CSR_WRITE_4(sc, DC_SIO, reg);
61515578119SMarius Strobl 	CSR_BARRIER_4(sc, DC_SIO,
61615578119SMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
61715578119SMarius Strobl 	DELAY(1);
61896f2e892SBill Paul 
61915578119SMarius Strobl 	CSR_WRITE_4(sc, DC_SIO, reg | DC_SIO_MII_CLK);
62015578119SMarius Strobl 	CSR_BARRIER_4(sc, DC_SIO,
62115578119SMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
62215578119SMarius Strobl 	DELAY(1);
62315578119SMarius Strobl 	CSR_WRITE_4(sc, DC_SIO, reg);
62415578119SMarius Strobl 	CSR_BARRIER_4(sc, DC_SIO,
62515578119SMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
62615578119SMarius Strobl 	DELAY(1);
62796f2e892SBill Paul }
62896f2e892SBill Paul 
62996f2e892SBill Paul /*
63096f2e892SBill Paul  * Read a bit from the MII bus.
63196f2e892SBill Paul  */
632e3d2833aSAlfred Perlstein static int
6330934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc)
63496f2e892SBill Paul {
63515578119SMarius Strobl 	uint32_t reg;
6360934f18aSMaxime Henrion 
63715578119SMarius Strobl 	reg = DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR;
63815578119SMarius Strobl 	CSR_WRITE_4(sc, DC_SIO, reg);
63915578119SMarius Strobl 	CSR_BARRIER_4(sc, DC_SIO,
64015578119SMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
64115578119SMarius Strobl 	DELAY(1);
64215578119SMarius Strobl 	(void)CSR_READ_4(sc, DC_SIO);
64315578119SMarius Strobl 	CSR_WRITE_4(sc, DC_SIO, reg | DC_SIO_MII_CLK);
64415578119SMarius Strobl 	CSR_BARRIER_4(sc, DC_SIO,
64515578119SMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
64615578119SMarius Strobl 	DELAY(1);
64715578119SMarius Strobl 	CSR_WRITE_4(sc, DC_SIO, reg);
64815578119SMarius Strobl 	CSR_BARRIER_4(sc, DC_SIO,
64915578119SMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
65015578119SMarius Strobl 	DELAY(1);
65196f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
65296f2e892SBill Paul 		return (1);
65396f2e892SBill Paul 
65496f2e892SBill Paul 	return (0);
65596f2e892SBill Paul }
65696f2e892SBill Paul 
65796f2e892SBill Paul /*
65896f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
65996f2e892SBill Paul  */
660e3d2833aSAlfred Perlstein static void
6610934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc)
66296f2e892SBill Paul {
6630934f18aSMaxime Henrion 	int i;
66496f2e892SBill Paul 
66596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
66615578119SMarius Strobl 	CSR_BARRIER_4(sc, DC_SIO,
66715578119SMarius Strobl 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
66815578119SMarius Strobl 	DELAY(1);
66996f2e892SBill Paul 
67096f2e892SBill Paul 	for (i = 0; i < 32; i++)
67196f2e892SBill Paul 		dc_mii_writebit(sc, 1);
67296f2e892SBill Paul }
67396f2e892SBill Paul 
67496f2e892SBill Paul /*
67596f2e892SBill Paul  * Clock a series of bits through the MII.
67696f2e892SBill Paul  */
677e3d2833aSAlfred Perlstein static void
6780934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt)
67996f2e892SBill Paul {
68096f2e892SBill Paul 	int i;
68196f2e892SBill Paul 
68296f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
68396f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
68496f2e892SBill Paul }
68596f2e892SBill Paul 
68696f2e892SBill Paul /*
68796f2e892SBill Paul  * Read an PHY register through the MII.
68896f2e892SBill Paul  */
689e3d2833aSAlfred Perlstein static int
6900934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame)
69196f2e892SBill Paul {
69215578119SMarius Strobl 	int i;
69396f2e892SBill Paul 
69496f2e892SBill Paul 	/*
69596f2e892SBill Paul 	 * Set up frame for RX.
69696f2e892SBill Paul 	 */
69796f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
69896f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
69996f2e892SBill Paul 
70096f2e892SBill Paul 	/*
70196f2e892SBill Paul 	 * Sync the PHYs.
70296f2e892SBill Paul 	 */
70396f2e892SBill Paul 	dc_mii_sync(sc);
70496f2e892SBill Paul 
70596f2e892SBill Paul 	/*
70696f2e892SBill Paul 	 * Send command/address info.
70796f2e892SBill Paul 	 */
70896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
70996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
71096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
71196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
71296f2e892SBill Paul 
71396f2e892SBill Paul 	/*
71415578119SMarius Strobl 	 * Now try reading data bits.  If the turnaround failed, we still
71596f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
71696f2e892SBill Paul 	 */
71715578119SMarius Strobl 	frame->mii_turnaround = dc_mii_readbit(sc);
71815578119SMarius Strobl 	if (frame->mii_turnaround != 0) {
7190934f18aSMaxime Henrion 		for (i = 0; i < 16; i++)
72096f2e892SBill Paul 			dc_mii_readbit(sc);
72196f2e892SBill Paul 		goto fail;
72296f2e892SBill Paul 	}
72396f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
72496f2e892SBill Paul 		if (dc_mii_readbit(sc))
72596f2e892SBill Paul 			frame->mii_data |= i;
72696f2e892SBill Paul 	}
72796f2e892SBill Paul 
72896f2e892SBill Paul fail:
72996f2e892SBill Paul 
73015578119SMarius Strobl 	/* Clock the idle bits. */
73196f2e892SBill Paul 	dc_mii_writebit(sc, 0);
73296f2e892SBill Paul 	dc_mii_writebit(sc, 0);
73396f2e892SBill Paul 
73415578119SMarius Strobl 	if (frame->mii_turnaround != 0)
73596f2e892SBill Paul 		return (1);
73696f2e892SBill Paul 	return (0);
73796f2e892SBill Paul }
73896f2e892SBill Paul 
73996f2e892SBill Paul /*
74096f2e892SBill Paul  * Write to a PHY register through the MII.
74196f2e892SBill Paul  */
742e3d2833aSAlfred Perlstein static int
7430934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame)
74496f2e892SBill Paul {
7450934f18aSMaxime Henrion 
74696f2e892SBill Paul 	/*
74796f2e892SBill Paul 	 * Set up frame for TX.
74896f2e892SBill Paul 	 */
74996f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
75096f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
75196f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
75296f2e892SBill Paul 
75396f2e892SBill Paul 	/*
75496f2e892SBill Paul 	 * Sync the PHYs.
75596f2e892SBill Paul 	 */
75696f2e892SBill Paul 	dc_mii_sync(sc);
75796f2e892SBill Paul 
75896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
75996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
76096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
76196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
76296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
76396f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
76496f2e892SBill Paul 
76515578119SMarius Strobl 	/* Clock the idle bits. */
76696f2e892SBill Paul 	dc_mii_writebit(sc, 0);
76796f2e892SBill Paul 	dc_mii_writebit(sc, 0);
76896f2e892SBill Paul 
76996f2e892SBill Paul 	return (0);
77096f2e892SBill Paul }
77196f2e892SBill Paul 
772e3d2833aSAlfred Perlstein static int
7730934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg)
77496f2e892SBill Paul {
77596f2e892SBill Paul 	struct dc_mii_frame frame;
77696f2e892SBill Paul 	struct dc_softc	 *sc;
777c85c4667SBill Paul 	int i, rval, phy_reg = 0;
77896f2e892SBill Paul 
77996f2e892SBill Paul 	sc = device_get_softc(dev);
7800934f18aSMaxime Henrion 	bzero(&frame, sizeof(frame));
78196f2e892SBill Paul 
78296f2e892SBill Paul 	/*
783593a1aeaSMartin Blapp 	 * Note: both the AL981 and AN983 have internal PHYs,
78496f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
785593a1aeaSMartin Blapp 	 * registers while the AN983 uses a serial MII interface.
786593a1aeaSMartin Blapp 	 * The AN983's MII interface is also buggy in that you
78796f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
78896f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
78996f2e892SBill Paul 	 * that the PHY is at MII address 1.
79096f2e892SBill Paul 	 */
79196f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
79296f2e892SBill Paul 		return (0);
79396f2e892SBill Paul 
7941af8bec7SBill Paul 	/*
7951af8bec7SBill Paul 	 * Note: the ukphy probes of the RS7112 report a PHY at
7961af8bec7SBill Paul 	 * MII address 0 (possibly HomePNA?) and 1 (ethernet)
7971af8bec7SBill Paul 	 * so we only respond to correct one.
7981af8bec7SBill Paul 	 */
7991af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
8001af8bec7SBill Paul 		return (0);
8011af8bec7SBill Paul 
8025c1cfac4SBill Paul 	if (sc->dc_pmode != DC_PMODE_MII) {
80396f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
80496f2e892SBill Paul 			switch (reg) {
80596f2e892SBill Paul 			case MII_BMSR:
80696f2e892SBill Paul 			/*
80796f2e892SBill Paul 			 * Fake something to make the probe
80896f2e892SBill Paul 			 * code think there's a PHY here.
80996f2e892SBill Paul 			 */
81096f2e892SBill Paul 				return (BMSR_MEDIAMASK);
81196f2e892SBill Paul 				break;
81296f2e892SBill Paul 			case MII_PHYIDR1:
81396f2e892SBill Paul 				if (DC_IS_PNIC(sc))
81496f2e892SBill Paul 					return (DC_VENDORID_LO);
81596f2e892SBill Paul 				return (DC_VENDORID_DEC);
81696f2e892SBill Paul 				break;
81796f2e892SBill Paul 			case MII_PHYIDR2:
81896f2e892SBill Paul 				if (DC_IS_PNIC(sc))
81996f2e892SBill Paul 					return (DC_DEVICEID_82C168);
82096f2e892SBill Paul 				return (DC_DEVICEID_21143);
82196f2e892SBill Paul 				break;
82296f2e892SBill Paul 			default:
82396f2e892SBill Paul 				return (0);
82496f2e892SBill Paul 				break;
82596f2e892SBill Paul 			}
82696f2e892SBill Paul 		} else
82796f2e892SBill Paul 			return (0);
82896f2e892SBill Paul 	}
82996f2e892SBill Paul 
83096f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
83196f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
83296f2e892SBill Paul 		    (phy << 23) | (reg << 18));
83396f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
83496f2e892SBill Paul 			DELAY(1);
83596f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
83696f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
83796f2e892SBill Paul 				rval &= 0xFFFF;
83896f2e892SBill Paul 				return (rval == 0xFFFF ? 0 : rval);
83996f2e892SBill Paul 			}
84096f2e892SBill Paul 		}
84196f2e892SBill Paul 		return (0);
84296f2e892SBill Paul 	}
84396f2e892SBill Paul 
84496f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
84596f2e892SBill Paul 		switch (reg) {
84696f2e892SBill Paul 		case MII_BMCR:
84796f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
84896f2e892SBill Paul 			break;
84996f2e892SBill Paul 		case MII_BMSR:
85096f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
85196f2e892SBill Paul 			break;
85296f2e892SBill Paul 		case MII_PHYIDR1:
85396f2e892SBill Paul 			phy_reg = DC_AL_VENID;
85496f2e892SBill Paul 			break;
85596f2e892SBill Paul 		case MII_PHYIDR2:
85696f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
85796f2e892SBill Paul 			break;
85896f2e892SBill Paul 		case MII_ANAR:
85996f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
86096f2e892SBill Paul 			break;
86196f2e892SBill Paul 		case MII_ANLPAR:
86296f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
86396f2e892SBill Paul 			break;
86496f2e892SBill Paul 		case MII_ANER:
86596f2e892SBill Paul 			phy_reg = DC_AL_ANER;
86696f2e892SBill Paul 			break;
86796f2e892SBill Paul 		default:
86822f6205dSJohn Baldwin 			device_printf(dev, "phy_read: bad phy register %x\n",
86922f6205dSJohn Baldwin 			    reg);
87096f2e892SBill Paul 			return (0);
87196f2e892SBill Paul 			break;
87296f2e892SBill Paul 		}
87396f2e892SBill Paul 
87496f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
87596f2e892SBill Paul 
87696f2e892SBill Paul 		if (rval == 0xFFFF)
87796f2e892SBill Paul 			return (0);
87896f2e892SBill Paul 		return (rval);
87996f2e892SBill Paul 	}
88096f2e892SBill Paul 
88196f2e892SBill Paul 	frame.mii_phyaddr = phy;
88296f2e892SBill Paul 	frame.mii_regaddr = reg;
883419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
884f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
885f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
886419146d9SBill Paul 	}
88796f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
888419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
889f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
89096f2e892SBill Paul 
89196f2e892SBill Paul 	return (frame.mii_data);
89296f2e892SBill Paul }
89396f2e892SBill Paul 
894e3d2833aSAlfred Perlstein static int
8950934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data)
89696f2e892SBill Paul {
89796f2e892SBill Paul 	struct dc_softc *sc;
89896f2e892SBill Paul 	struct dc_mii_frame frame;
899c85c4667SBill Paul 	int i, phy_reg = 0;
90096f2e892SBill Paul 
90196f2e892SBill Paul 	sc = device_get_softc(dev);
9020934f18aSMaxime Henrion 	bzero(&frame, sizeof(frame));
90396f2e892SBill Paul 
90496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
90596f2e892SBill Paul 		return (0);
90696f2e892SBill Paul 
9071af8bec7SBill Paul 	if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR)
9081af8bec7SBill Paul 		return (0);
9091af8bec7SBill Paul 
91096f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
91196f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
91296f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
91396f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
91496f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
91596f2e892SBill Paul 				break;
91696f2e892SBill Paul 		}
91796f2e892SBill Paul 		return (0);
91896f2e892SBill Paul 	}
91996f2e892SBill Paul 
92096f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
92196f2e892SBill Paul 		switch (reg) {
92296f2e892SBill Paul 		case MII_BMCR:
92396f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
92496f2e892SBill Paul 			break;
92596f2e892SBill Paul 		case MII_BMSR:
92696f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
92796f2e892SBill Paul 			break;
92896f2e892SBill Paul 		case MII_PHYIDR1:
92996f2e892SBill Paul 			phy_reg = DC_AL_VENID;
93096f2e892SBill Paul 			break;
93196f2e892SBill Paul 		case MII_PHYIDR2:
93296f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
93396f2e892SBill Paul 			break;
93496f2e892SBill Paul 		case MII_ANAR:
93596f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
93696f2e892SBill Paul 			break;
93796f2e892SBill Paul 		case MII_ANLPAR:
93896f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
93996f2e892SBill Paul 			break;
94096f2e892SBill Paul 		case MII_ANER:
94196f2e892SBill Paul 			phy_reg = DC_AL_ANER;
94296f2e892SBill Paul 			break;
94396f2e892SBill Paul 		default:
94422f6205dSJohn Baldwin 			device_printf(dev, "phy_write: bad phy register %x\n",
94522f6205dSJohn Baldwin 			    reg);
94696f2e892SBill Paul 			return (0);
94796f2e892SBill Paul 			break;
94896f2e892SBill Paul 		}
94996f2e892SBill Paul 
95096f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
95196f2e892SBill Paul 		return (0);
95296f2e892SBill Paul 	}
95396f2e892SBill Paul 
95496f2e892SBill Paul 	frame.mii_phyaddr = phy;
95596f2e892SBill Paul 	frame.mii_regaddr = reg;
95696f2e892SBill Paul 	frame.mii_data = data;
95796f2e892SBill Paul 
958419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
959f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
960f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
961419146d9SBill Paul 	}
96296f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
963419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
964f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
96596f2e892SBill Paul 
96696f2e892SBill Paul 	return (0);
96796f2e892SBill Paul }
96896f2e892SBill Paul 
969e3d2833aSAlfred Perlstein static void
9700934f18aSMaxime Henrion dc_miibus_statchg(device_t dev)
97196f2e892SBill Paul {
97296f2e892SBill Paul 	struct dc_softc *sc;
97396f2e892SBill Paul 	struct mii_data *mii;
974f43d9309SBill Paul 	struct ifmedia *ifm;
97596f2e892SBill Paul 
97696f2e892SBill Paul 	sc = device_get_softc(dev);
97796f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
97896f2e892SBill Paul 		return;
9795c1cfac4SBill Paul 
98096f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
981f43d9309SBill Paul 	ifm = &mii->mii_media;
982f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
98345521525SPoul-Henning Kamp 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) {
984f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
985f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
986f43d9309SBill Paul 	} else {
98796f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
98896f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
989f43d9309SBill Paul 	}
990f43d9309SBill Paul }
991f43d9309SBill Paul 
992f43d9309SBill Paul /*
993f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
994f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
995f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
996f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
997f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
998f43d9309SBill Paul  * with it itself. *sigh*
999f43d9309SBill Paul  */
1000e3d2833aSAlfred Perlstein static void
10010934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev)
1002f43d9309SBill Paul {
1003f43d9309SBill Paul 	struct dc_softc *sc;
1004f43d9309SBill Paul 	struct mii_data *mii;
1005f43d9309SBill Paul 	struct ifmedia *ifm;
1006f43d9309SBill Paul 	int rev;
1007f43d9309SBill Paul 
10081e2e70b1SJohn Baldwin 	rev = pci_get_revid(dev);
1009f43d9309SBill Paul 
1010f43d9309SBill Paul 	sc = device_get_softc(dev);
1011f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
1012f43d9309SBill Paul 	ifm = &mii->mii_media;
1013f43d9309SBill Paul 
1014f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
101545521525SPoul-Henning Kamp 		ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL);
101696f2e892SBill Paul }
101796f2e892SBill Paul 
101879d11e09SBill Paul #define DC_BITS_512	9
101979d11e09SBill Paul #define DC_BITS_128	7
102079d11e09SBill Paul #define DC_BITS_64	6
102196f2e892SBill Paul 
10223373489bSWarner Losh static uint32_t
10233373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr)
102496f2e892SBill Paul {
10253373489bSWarner Losh 	uint32_t crc;
102696f2e892SBill Paul 
102796f2e892SBill Paul 	/* Compute CRC for the address value. */
10280e939c0cSChristian Weisgerber 	crc = ether_crc32_le(addr, ETHER_ADDR_LEN);
102996f2e892SBill Paul 
103079d11e09SBill Paul 	/*
103179d11e09SBill Paul 	 * The hash table on the PNIC II and the MX98715AEC-C/D/E
103279d11e09SBill Paul 	 * chips is only 128 bits wide.
103379d11e09SBill Paul 	 */
103479d11e09SBill Paul 	if (sc->dc_flags & DC_128BIT_HASH)
103579d11e09SBill Paul 		return (crc & ((1 << DC_BITS_128) - 1));
103696f2e892SBill Paul 
103779d11e09SBill Paul 	/* The hash table on the MX98715BEC is only 64 bits wide. */
103879d11e09SBill Paul 	if (sc->dc_flags & DC_64BIT_HASH)
103979d11e09SBill Paul 		return (crc & ((1 << DC_BITS_64) - 1));
104079d11e09SBill Paul 
1041feb78939SJonathan Chen 	/* Xircom's hash filtering table is different (read: weird) */
1042feb78939SJonathan Chen 	/* Xircom uses the LEAST significant bits */
1043feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
1044feb78939SJonathan Chen 		if ((crc & 0x180) == 0x180)
10450934f18aSMaxime Henrion 			return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4));
1046feb78939SJonathan Chen 		else
10470934f18aSMaxime Henrion 			return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 +
10480934f18aSMaxime Henrion 			    (12 << 4));
1049feb78939SJonathan Chen 	}
1050feb78939SJonathan Chen 
105179d11e09SBill Paul 	return (crc & ((1 << DC_BITS_512) - 1));
105296f2e892SBill Paul }
105396f2e892SBill Paul 
105496f2e892SBill Paul /*
105596f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
105696f2e892SBill Paul  */
10573373489bSWarner Losh static uint32_t
10583373489bSWarner Losh dc_mchash_be(const uint8_t *addr)
105996f2e892SBill Paul {
10600e939c0cSChristian Weisgerber 	uint32_t crc;
106196f2e892SBill Paul 
106296f2e892SBill Paul 	/* Compute CRC for the address value. */
10630e939c0cSChristian Weisgerber 	crc = ether_crc32_be(addr, ETHER_ADDR_LEN);
106496f2e892SBill Paul 
10650934f18aSMaxime Henrion 	/* Return the filter bit position. */
106696f2e892SBill Paul 	return ((crc >> 26) & 0x0000003F);
106796f2e892SBill Paul }
106896f2e892SBill Paul 
106996f2e892SBill Paul /*
107096f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
107196f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
107296f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
107396f2e892SBill Paul  *
107496f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
107596f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
107696f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
107796f2e892SBill Paul  * we need that too.
107896f2e892SBill Paul  */
10792c876e15SPoul-Henning Kamp static void
10800934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc)
108196f2e892SBill Paul {
10828df1ebe9SMarcel Moolenaar 	uint16_t eaddr[(ETHER_ADDR_LEN+1)/2];
108396f2e892SBill Paul 	struct dc_desc *sframe;
108496f2e892SBill Paul 	u_int32_t h, *sp;
108596f2e892SBill Paul 	struct ifmultiaddr *ifma;
108696f2e892SBill Paul 	struct ifnet *ifp;
108796f2e892SBill Paul 	int i;
108896f2e892SBill Paul 
1089fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
109096f2e892SBill Paul 
109196f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
109296f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
109396f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
109496f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
109556e5e7aeSMaxime Henrion 	sp = sc->dc_cdata.dc_sbuf;
10960934f18aSMaxime Henrion 	bzero(sp, DC_SFRAME_LEN);
109796f2e892SBill Paul 
1098af4358c7SMaxime Henrion 	sframe->dc_data = htole32(sc->dc_saddr);
1099af4358c7SMaxime Henrion 	sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP |
1100af4358c7SMaxime Henrion 	    DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT);
110196f2e892SBill Paul 
110256e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf;
110396f2e892SBill Paul 
110496f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
110596f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
110696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
110796f2e892SBill Paul 	else
110896f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
110996f2e892SBill Paul 
111096f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
111196f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111296f2e892SBill Paul 	else
111396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111496f2e892SBill Paul 
1115eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
11166817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
111796f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
111896f2e892SBill Paul 			continue;
1119aa825502SDavid E. O'Brien 		h = dc_mchash_le(sc,
112096f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1121af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
112296f2e892SBill Paul 	}
1123eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
112496f2e892SBill Paul 
112596f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
1126aa825502SDavid E. O'Brien 		h = dc_mchash_le(sc, ifp->if_broadcastaddr);
1127af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
112896f2e892SBill Paul 	}
112996f2e892SBill Paul 
11308df1ebe9SMarcel Moolenaar 	/* Set our MAC address. */
11318df1ebe9SMarcel Moolenaar 	bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN);
11328df1ebe9SMarcel Moolenaar 	sp[39] = DC_SP_MAC(eaddr[0]);
11338df1ebe9SMarcel Moolenaar 	sp[40] = DC_SP_MAC(eaddr[1]);
11348df1ebe9SMarcel Moolenaar 	sp[41] = DC_SP_MAC(eaddr[2]);
113596f2e892SBill Paul 
1136af4358c7SMaxime Henrion 	sframe->dc_status = htole32(DC_TXSTAT_OWN);
113796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
113896f2e892SBill Paul 
113996f2e892SBill Paul 	/*
114096f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
114196f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
114296f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
114396f2e892SBill Paul 	 * medicine.
114496f2e892SBill Paul 	 */
114596f2e892SBill Paul 	DELAY(10000);
114696f2e892SBill Paul 
1147b1d16143SMarius Strobl 	sc->dc_wdog_timer = 5;
114896f2e892SBill Paul }
114996f2e892SBill Paul 
11502c876e15SPoul-Henning Kamp static void
11510934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc)
115296f2e892SBill Paul {
11532e3d4b79SPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
115496f2e892SBill Paul 	struct ifnet *ifp;
11550934f18aSMaxime Henrion 	struct ifmultiaddr *ifma;
115696f2e892SBill Paul 	int h = 0;
115796f2e892SBill Paul 	u_int32_t hashes[2] = { 0, 0 };
115896f2e892SBill Paul 
1159fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
116096f2e892SBill Paul 
11610934f18aSMaxime Henrion 	/* Init our MAC address. */
11628df1ebe9SMarcel Moolenaar 	bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN);
11632e3d4b79SPyun YongHyeon 	CSR_WRITE_4(sc, DC_AL_PAR0, eaddr[3] << 24 | eaddr[2] << 16 |
11642e3d4b79SPyun YongHyeon 	    eaddr[1] << 8 | eaddr[0]);
11652e3d4b79SPyun YongHyeon 	CSR_WRITE_4(sc, DC_AL_PAR1, eaddr[5] << 8 | eaddr[4]);
116696f2e892SBill Paul 
116796f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
116896f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
116996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
117096f2e892SBill Paul 	else
117196f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
117296f2e892SBill Paul 
117396f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
117496f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
117596f2e892SBill Paul 	else
117696f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
117796f2e892SBill Paul 
11780934f18aSMaxime Henrion 	/* First, zot all the existing hash bits. */
117996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
118096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
118196f2e892SBill Paul 
118296f2e892SBill Paul 	/*
118396f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
118496f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
118596f2e892SBill Paul 	 */
118696f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI))
118796f2e892SBill Paul 		return;
118896f2e892SBill Paul 
11890934f18aSMaxime Henrion 	/* Now program new ones. */
1190eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
11916817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
119296f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
119396f2e892SBill Paul 			continue;
1194acc1bcccSMartin Blapp 		if (DC_IS_CENTAUR(sc))
1195aa825502SDavid E. O'Brien 			h = dc_mchash_le(sc,
1196aa825502SDavid E. O'Brien 			    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1197acc1bcccSMartin Blapp 		else
1198aa825502SDavid E. O'Brien 			h = dc_mchash_be(
1199aa825502SDavid E. O'Brien 			    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
120096f2e892SBill Paul 		if (h < 32)
120196f2e892SBill Paul 			hashes[0] |= (1 << h);
120296f2e892SBill Paul 		else
120396f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
120496f2e892SBill Paul 	}
1205eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
120696f2e892SBill Paul 
120796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
120896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
120996f2e892SBill Paul }
121096f2e892SBill Paul 
12112c876e15SPoul-Henning Kamp static void
12120934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc)
121396f2e892SBill Paul {
12148df1ebe9SMarcel Moolenaar 	uint32_t eaddr[(ETHER_ADDR_LEN+3)/4];
121596f2e892SBill Paul 	struct ifnet *ifp;
12160934f18aSMaxime Henrion 	struct ifmultiaddr *ifma;
121796f2e892SBill Paul 	int h = 0;
121896f2e892SBill Paul 	u_int32_t hashes[2] = { 0, 0 };
121996f2e892SBill Paul 
1220fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
122196f2e892SBill Paul 
12228df1ebe9SMarcel Moolenaar 	/* Init our MAC address. */
12238df1ebe9SMarcel Moolenaar 	bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN);
122496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
12258df1ebe9SMarcel Moolenaar 	CSR_WRITE_4(sc, DC_AX_FILTDATA, eaddr[0]);
122696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
12278df1ebe9SMarcel Moolenaar 	CSR_WRITE_4(sc, DC_AX_FILTDATA, eaddr[1]);
122896f2e892SBill Paul 
122996f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
123096f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
123196f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
123296f2e892SBill Paul 	else
123396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
123496f2e892SBill Paul 
123596f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
123696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
123796f2e892SBill Paul 	else
123896f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
123996f2e892SBill Paul 
124096f2e892SBill Paul 	/*
124196f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
124296f2e892SBill Paul 	 * of broadcast frames.
124396f2e892SBill Paul 	 */
124496f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
124596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
124696f2e892SBill Paul 	else
124796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
124896f2e892SBill Paul 
124996f2e892SBill Paul 	/* first, zot all the existing hash bits */
125096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
125196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
125296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
125396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
125496f2e892SBill Paul 
125596f2e892SBill Paul 	/*
125696f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
125796f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
125896f2e892SBill Paul 	 */
125996f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI))
126096f2e892SBill Paul 		return;
126196f2e892SBill Paul 
126296f2e892SBill Paul 	/* now program new ones */
1263eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
12646817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
126596f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
126696f2e892SBill Paul 			continue;
1267aa825502SDavid E. O'Brien 		h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
126896f2e892SBill Paul 		if (h < 32)
126996f2e892SBill Paul 			hashes[0] |= (1 << h);
127096f2e892SBill Paul 		else
127196f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
127296f2e892SBill Paul 	}
1273eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
127496f2e892SBill Paul 
127596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
127696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
127796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
127896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
127996f2e892SBill Paul }
128096f2e892SBill Paul 
12812c876e15SPoul-Henning Kamp static void
12820934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc)
1283feb78939SJonathan Chen {
12848df1ebe9SMarcel Moolenaar 	uint16_t eaddr[(ETHER_ADDR_LEN+1)/2];
12850934f18aSMaxime Henrion 	struct ifnet *ifp;
12860934f18aSMaxime Henrion 	struct ifmultiaddr *ifma;
1287feb78939SJonathan Chen 	struct dc_desc *sframe;
1288feb78939SJonathan Chen 	u_int32_t h, *sp;
1289feb78939SJonathan Chen 	int i;
1290feb78939SJonathan Chen 
1291fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
1292feb78939SJonathan Chen 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON));
1293feb78939SJonathan Chen 
1294feb78939SJonathan Chen 	i = sc->dc_cdata.dc_tx_prod;
1295feb78939SJonathan Chen 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
1296feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_cnt++;
1297feb78939SJonathan Chen 	sframe = &sc->dc_ldata->dc_tx_list[i];
129856e5e7aeSMaxime Henrion 	sp = sc->dc_cdata.dc_sbuf;
12990934f18aSMaxime Henrion 	bzero(sp, DC_SFRAME_LEN);
1300feb78939SJonathan Chen 
1301af4358c7SMaxime Henrion 	sframe->dc_data = htole32(sc->dc_saddr);
1302af4358c7SMaxime Henrion 	sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP |
1303af4358c7SMaxime Henrion 	    DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT);
1304feb78939SJonathan Chen 
130556e5e7aeSMaxime Henrion 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf;
1306feb78939SJonathan Chen 
1307feb78939SJonathan Chen 	/* If we want promiscuous mode, set the allframes bit. */
1308feb78939SJonathan Chen 	if (ifp->if_flags & IFF_PROMISC)
1309feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1310feb78939SJonathan Chen 	else
1311feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1312feb78939SJonathan Chen 
1313feb78939SJonathan Chen 	if (ifp->if_flags & IFF_ALLMULTI)
1314feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1315feb78939SJonathan Chen 	else
1316feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1317feb78939SJonathan Chen 
1318eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
13196817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
1320feb78939SJonathan Chen 		if (ifma->ifma_addr->sa_family != AF_LINK)
1321feb78939SJonathan Chen 			continue;
1322aa825502SDavid E. O'Brien 		h = dc_mchash_le(sc,
13231d5e5310SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1324af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
1325feb78939SJonathan Chen 	}
1326eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
1327feb78939SJonathan Chen 
1328feb78939SJonathan Chen 	if (ifp->if_flags & IFF_BROADCAST) {
1329aa825502SDavid E. O'Brien 		h = dc_mchash_le(sc, ifp->if_broadcastaddr);
1330af4358c7SMaxime Henrion 		sp[h >> 4] |= htole32(1 << (h & 0xF));
1331feb78939SJonathan Chen 	}
1332feb78939SJonathan Chen 
13338df1ebe9SMarcel Moolenaar 	/* Set our MAC address. */
13348df1ebe9SMarcel Moolenaar 	bcopy(IF_LLADDR(sc->dc_ifp), eaddr, ETHER_ADDR_LEN);
13358df1ebe9SMarcel Moolenaar 	sp[0] = DC_SP_MAC(eaddr[0]);
13368df1ebe9SMarcel Moolenaar 	sp[1] = DC_SP_MAC(eaddr[1]);
13378df1ebe9SMarcel Moolenaar 	sp[2] = DC_SP_MAC(eaddr[2]);
1338feb78939SJonathan Chen 
1339feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
1340feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
134113f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
1342af4358c7SMaxime Henrion 	sframe->dc_status = htole32(DC_TXSTAT_OWN);
1343feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
1344feb78939SJonathan Chen 
1345feb78939SJonathan Chen 	/*
13460934f18aSMaxime Henrion 	 * Wait some time...
1347feb78939SJonathan Chen 	 */
1348feb78939SJonathan Chen 	DELAY(1000);
1349feb78939SJonathan Chen 
1350b1d16143SMarius Strobl 	sc->dc_wdog_timer = 5;
1351feb78939SJonathan Chen }
1352feb78939SJonathan Chen 
1353e3d2833aSAlfred Perlstein static void
13540934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc)
135596f2e892SBill Paul {
13560934f18aSMaxime Henrion 
135796f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
13581af8bec7SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc))
135996f2e892SBill Paul 		dc_setfilt_21143(sc);
136096f2e892SBill Paul 
136196f2e892SBill Paul 	if (DC_IS_ASIX(sc))
136296f2e892SBill Paul 		dc_setfilt_asix(sc);
136396f2e892SBill Paul 
136496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
136596f2e892SBill Paul 		dc_setfilt_admtek(sc);
136696f2e892SBill Paul 
1367feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc))
1368feb78939SJonathan Chen 		dc_setfilt_xircom(sc);
136996f2e892SBill Paul }
137096f2e892SBill Paul 
137196f2e892SBill Paul /*
13720934f18aSMaxime Henrion  * In order to fiddle with the 'full-duplex' and '100Mbps' bits in
13730934f18aSMaxime Henrion  * the netconfig register, we first have to put the transmit and/or
13740934f18aSMaxime Henrion  * receive logic in the idle state.
137596f2e892SBill Paul  */
1376e3d2833aSAlfred Perlstein static void
13770934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media)
137896f2e892SBill Paul {
13790934f18aSMaxime Henrion 	int i, restart = 0, watchdogreg;
138096f2e892SBill Paul 	u_int32_t isr;
138196f2e892SBill Paul 
138296f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
138396f2e892SBill Paul 		return;
138496f2e892SBill Paul 
138596f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) {
138696f2e892SBill Paul 		restart = 1;
138796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON));
138896f2e892SBill Paul 
138996f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
139096f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
1391d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE &&
1392351267c1SMartin Blapp 			    ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED ||
1393351267c1SMartin Blapp 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT))
139496f2e892SBill Paul 				break;
1395d467c136SBill Paul 			DELAY(10);
139696f2e892SBill Paul 		}
139796f2e892SBill Paul 
1398432120f2SMarius Strobl 		if (i == DC_TIMEOUT) {
1399432120f2SMarius Strobl 			if (!(isr & DC_ISR_TX_IDLE) && !DC_IS_ASIX(sc))
14006b9f5c94SGleb Smirnoff 				device_printf(sc->dc_dev,
1401432120f2SMarius Strobl 				    "%s: failed to force tx to idle state\n",
1402432120f2SMarius Strobl 				    __func__);
1403432120f2SMarius Strobl 			if (!((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED ||
1404432120f2SMarius Strobl 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT) &&
1405d0d67284SMarius Strobl 			    !DC_HAS_BROKEN_RXSTATE(sc))
1406432120f2SMarius Strobl 				device_printf(sc->dc_dev,
1407432120f2SMarius Strobl 				    "%s: failed to force rx to idle state\n",
1408432120f2SMarius Strobl 				    __func__);
1409432120f2SMarius Strobl 		}
141096f2e892SBill Paul 	}
141196f2e892SBill Paul 
141296f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1413042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1414042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
141596f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
1416bf645417SBill Paul 			if (DC_IS_INTEL(sc)) {
14170934f18aSMaxime Henrion 			/* There's a write enable bit here that reads as 1. */
14188273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
14198273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
14208273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
14214c2efe27SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
1422bf645417SBill Paul 			} else {
1423bf645417SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
1424bf645417SBill Paul 			}
142596f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS |
142696f2e892SBill Paul 			    DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER));
142796f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
142896f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS |
142996f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
143088d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
143196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
143296f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1433e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1434e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
143596f2e892SBill Paul 		} else {
143696f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
143796f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
143896f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
143996f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
144096f2e892SBill Paul 			}
1441318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1442318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1443318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
14445c1cfac4SBill Paul 			if (DC_IS_INTEL(sc))
14455c1cfac4SBill Paul 				dc_apply_fixup(sc,
14465c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14475c1cfac4SBill Paul 				    IFM_100_TX | IFM_FDX : IFM_100_TX);
144896f2e892SBill Paul 		}
144996f2e892SBill Paul 	}
145096f2e892SBill Paul 
145196f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1452042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1453042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
145496f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
14550934f18aSMaxime Henrion 			/* There's a write enable bit here that reads as 1. */
14564c2efe27SBill Paul 			if (DC_IS_INTEL(sc)) {
14578273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
14588273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
14598273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
14608273d5f8SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
14614c2efe27SBill Paul 			} else {
14624c2efe27SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
14634c2efe27SBill Paul 			}
146496f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS |
146596f2e892SBill Paul 			    DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER));
146696f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
146796f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
146888d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
146996f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
147096f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1471e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1472e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
147396f2e892SBill Paul 		} else {
147496f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
147596f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
147696f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
147796f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
147896f2e892SBill Paul 			}
147996f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1480318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
148196f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
14825c1cfac4SBill Paul 			if (DC_IS_INTEL(sc)) {
14835c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET);
14845c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
14855c1cfac4SBill Paul 				if ((media & IFM_GMASK) == IFM_FDX)
14865c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D);
14875c1cfac4SBill Paul 				else
14885c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F);
14895c1cfac4SBill Paul 				DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
14905c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL,
14915c1cfac4SBill Paul 				    DC_TCTL_AUTONEGENBL);
14925c1cfac4SBill Paul 				dc_apply_fixup(sc,
14935c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14945c1cfac4SBill Paul 				    IFM_10_T | IFM_FDX : IFM_10_T);
14955c1cfac4SBill Paul 				DELAY(20000);
14965c1cfac4SBill Paul 			}
149796f2e892SBill Paul 		}
149896f2e892SBill Paul 	}
149996f2e892SBill Paul 
1500f43d9309SBill Paul 	/*
1501f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1502f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1503f43d9309SBill Paul 	 * on the external MII port.
1504f43d9309SBill Paul 	 */
1505f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
150645521525SPoul-Henning Kamp 		if (IFM_SUBTYPE(media) == IFM_HPNA_1) {
1507f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1508f43d9309SBill Paul 			sc->dc_link = 1;
1509f43d9309SBill Paul 		} else {
1510f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1511f43d9309SBill Paul 		}
1512f43d9309SBill Paul 	}
1513f43d9309SBill Paul 
151496f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
151596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
151696f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
151796f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
151896f2e892SBill Paul 	} else {
151996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
152096f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
152196f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
152296f2e892SBill Paul 	}
152396f2e892SBill Paul 
152496f2e892SBill Paul 	if (restart)
152596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON);
152696f2e892SBill Paul }
152796f2e892SBill Paul 
1528e3d2833aSAlfred Perlstein static void
15290934f18aSMaxime Henrion dc_reset(struct dc_softc *sc)
153096f2e892SBill Paul {
15310934f18aSMaxime Henrion 	int i;
153296f2e892SBill Paul 
153396f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
153496f2e892SBill Paul 
153596f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
153696f2e892SBill Paul 		DELAY(10);
153796f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
153896f2e892SBill Paul 			break;
153996f2e892SBill Paul 	}
154096f2e892SBill Paul 
15411af8bec7SBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) ||
15421d5e5310SBill Paul 	    DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) {
154396f2e892SBill Paul 		DELAY(10000);
154496f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
154596f2e892SBill Paul 		i = 0;
154696f2e892SBill Paul 	}
154796f2e892SBill Paul 
154896f2e892SBill Paul 	if (i == DC_TIMEOUT)
15496b9f5c94SGleb Smirnoff 		device_printf(sc->dc_dev, "reset never completed!\n");
155096f2e892SBill Paul 
155196f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
155296f2e892SBill Paul 	DELAY(1000);
155396f2e892SBill Paul 
155496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
155596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
155696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
155796f2e892SBill Paul 
155891cc2adbSBill Paul 	/*
155991cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
156091cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
156191cc2adbSBill Paul 	 * into a state where it will never come out of reset
156291cc2adbSBill Paul 	 * until we reset the whole chip again.
156391cc2adbSBill Paul 	 */
15645c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
156591cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
15665c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_10BTCTRL, 0);
15675c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
15685c1cfac4SBill Paul 	}
156996f2e892SBill Paul }
157096f2e892SBill Paul 
1571ebc284ccSMarius Strobl static const struct dc_type *
15720934f18aSMaxime Henrion dc_devtype(device_t dev)
157396f2e892SBill Paul {
1574ebc284ccSMarius Strobl 	const struct dc_type *t;
15751e2e70b1SJohn Baldwin 	u_int32_t devid;
15761e2e70b1SJohn Baldwin 	u_int8_t rev;
157796f2e892SBill Paul 
157896f2e892SBill Paul 	t = dc_devs;
15791e2e70b1SJohn Baldwin 	devid = pci_get_devid(dev);
15801e2e70b1SJohn Baldwin 	rev = pci_get_revid(dev);
158196f2e892SBill Paul 
158296f2e892SBill Paul 	while (t->dc_name != NULL) {
15831e2e70b1SJohn Baldwin 		if (devid == t->dc_devid && rev >= t->dc_minrev)
158496f2e892SBill Paul 			return (t);
158596f2e892SBill Paul 		t++;
158696f2e892SBill Paul 	}
158796f2e892SBill Paul 
158896f2e892SBill Paul 	return (NULL);
158996f2e892SBill Paul }
159096f2e892SBill Paul 
159196f2e892SBill Paul /*
159296f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
159396f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
159496f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
159596f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
159696f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
159796f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
159896f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
159996f2e892SBill Paul  */
1600e3d2833aSAlfred Perlstein static int
16010934f18aSMaxime Henrion dc_probe(device_t dev)
160296f2e892SBill Paul {
1603ebc284ccSMarius Strobl 	const struct dc_type *t;
160496f2e892SBill Paul 
160596f2e892SBill Paul 	t = dc_devtype(dev);
160696f2e892SBill Paul 
160796f2e892SBill Paul 	if (t != NULL) {
160896f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
1609d701c913SWarner Losh 		return (BUS_PROBE_DEFAULT);
161096f2e892SBill Paul 	}
161196f2e892SBill Paul 
161296f2e892SBill Paul 	return (ENXIO);
161396f2e892SBill Paul }
161496f2e892SBill Paul 
1615e3d2833aSAlfred Perlstein static void
16160934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media)
16175c1cfac4SBill Paul {
16185c1cfac4SBill Paul 	struct dc_mediainfo *m;
16195c1cfac4SBill Paul 	u_int8_t *p;
16205c1cfac4SBill Paul 	int i;
16215d801891SBill Paul 	u_int32_t reg;
16225c1cfac4SBill Paul 
16235c1cfac4SBill Paul 	m = sc->dc_mi;
16245c1cfac4SBill Paul 
16255c1cfac4SBill Paul 	while (m != NULL) {
16265c1cfac4SBill Paul 		if (m->dc_media == media)
16275c1cfac4SBill Paul 			break;
16285c1cfac4SBill Paul 		m = m->dc_next;
16295c1cfac4SBill Paul 	}
16305c1cfac4SBill Paul 
16315c1cfac4SBill Paul 	if (m == NULL)
16325c1cfac4SBill Paul 		return;
16335c1cfac4SBill Paul 
16345c1cfac4SBill Paul 	for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) {
16355c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16365c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16375c1cfac4SBill Paul 	}
16385c1cfac4SBill Paul 
16395c1cfac4SBill Paul 	for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) {
16405c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16415c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16425c1cfac4SBill Paul 	}
16435c1cfac4SBill Paul }
16445c1cfac4SBill Paul 
1645e3d2833aSAlfred Perlstein static void
16460934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l)
16475c1cfac4SBill Paul {
16485c1cfac4SBill Paul 	struct dc_mediainfo *m;
16495c1cfac4SBill Paul 
16500934f18aSMaxime Henrion 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO);
165187f4fa15SMartin Blapp 	switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) {
165287f4fa15SMartin Blapp 	case DC_SIA_CODE_10BT:
16535c1cfac4SBill Paul 		m->dc_media = IFM_10_T;
165487f4fa15SMartin Blapp 		break;
165587f4fa15SMartin Blapp 	case DC_SIA_CODE_10BT_FDX:
16565c1cfac4SBill Paul 		m->dc_media = IFM_10_T | IFM_FDX;
165787f4fa15SMartin Blapp 		break;
165887f4fa15SMartin Blapp 	case DC_SIA_CODE_10B2:
16595c1cfac4SBill Paul 		m->dc_media = IFM_10_2;
166087f4fa15SMartin Blapp 		break;
166187f4fa15SMartin Blapp 	case DC_SIA_CODE_10B5:
16625c1cfac4SBill Paul 		m->dc_media = IFM_10_5;
166387f4fa15SMartin Blapp 		break;
166487f4fa15SMartin Blapp 	default:
166587f4fa15SMartin Blapp 		break;
166687f4fa15SMartin Blapp 	}
16675c1cfac4SBill Paul 
166887f4fa15SMartin Blapp 	/*
166987f4fa15SMartin Blapp 	 * We need to ignore CSR13, CSR14, CSR15 for SIA mode.
167087f4fa15SMartin Blapp 	 * Things apparently already work for cards that do
167187f4fa15SMartin Blapp 	 * supply Media Specific Data.
167287f4fa15SMartin Blapp 	 */
167387f4fa15SMartin Blapp 	if (l->dc_sia_code & DC_SIA_CODE_EXT) {
16745c1cfac4SBill Paul 		m->dc_gp_len = 2;
167587f4fa15SMartin Blapp 		m->dc_gp_ptr =
167687f4fa15SMartin Blapp 		(u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl;
167787f4fa15SMartin Blapp 	} else {
167887f4fa15SMartin Blapp 		m->dc_gp_len = 2;
167987f4fa15SMartin Blapp 		m->dc_gp_ptr =
168087f4fa15SMartin Blapp 		(u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl;
168187f4fa15SMartin Blapp 	}
16825c1cfac4SBill Paul 
16835c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16845c1cfac4SBill Paul 	sc->dc_mi = m;
16855c1cfac4SBill Paul 
16865c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SIA;
16875c1cfac4SBill Paul }
16885c1cfac4SBill Paul 
1689e3d2833aSAlfred Perlstein static void
16900934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l)
16915c1cfac4SBill Paul {
16925c1cfac4SBill Paul 	struct dc_mediainfo *m;
16935c1cfac4SBill Paul 
16940934f18aSMaxime Henrion 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO);
16955c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT)
16965c1cfac4SBill Paul 		m->dc_media = IFM_100_TX;
16975c1cfac4SBill Paul 
16985c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX)
16995c1cfac4SBill Paul 		m->dc_media = IFM_100_TX | IFM_FDX;
17005c1cfac4SBill Paul 
17015c1cfac4SBill Paul 	m->dc_gp_len = 2;
17025c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl;
17035c1cfac4SBill Paul 
17045c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17055c1cfac4SBill Paul 	sc->dc_mi = m;
17065c1cfac4SBill Paul 
17075c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SYM;
17085c1cfac4SBill Paul }
17095c1cfac4SBill Paul 
1710e3d2833aSAlfred Perlstein static void
17110934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l)
17125c1cfac4SBill Paul {
17135c1cfac4SBill Paul 	struct dc_mediainfo *m;
17140934f18aSMaxime Henrion 	u_int8_t *p;
17155c1cfac4SBill Paul 
17160934f18aSMaxime Henrion 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO);
17175c1cfac4SBill Paul 	/* We abuse IFM_AUTO to represent MII. */
17185c1cfac4SBill Paul 	m->dc_media = IFM_AUTO;
17195c1cfac4SBill Paul 	m->dc_gp_len = l->dc_gpr_len;
17205c1cfac4SBill Paul 
17215c1cfac4SBill Paul 	p = (u_int8_t *)l;
17225c1cfac4SBill Paul 	p += sizeof(struct dc_eblock_mii);
17235c1cfac4SBill Paul 	m->dc_gp_ptr = p;
17245c1cfac4SBill Paul 	p += 2 * l->dc_gpr_len;
17255c1cfac4SBill Paul 	m->dc_reset_len = *p;
17265c1cfac4SBill Paul 	p++;
17275c1cfac4SBill Paul 	m->dc_reset_ptr = p;
17285c1cfac4SBill Paul 
17295c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17305c1cfac4SBill Paul 	sc->dc_mi = m;
17315c1cfac4SBill Paul }
17325c1cfac4SBill Paul 
17332c876e15SPoul-Henning Kamp static void
17340934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits)
17353097aa70SWarner Losh {
17363097aa70SWarner Losh 	int size;
17373097aa70SWarner Losh 
17383097aa70SWarner Losh 	size = 2 << bits;
17393097aa70SWarner Losh 	sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT);
17403097aa70SWarner Losh 	dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0);
17413097aa70SWarner Losh }
17423097aa70SWarner Losh 
1743e3d2833aSAlfred Perlstein static void
17440934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc)
17455c1cfac4SBill Paul {
17465c1cfac4SBill Paul 	struct dc_leaf_hdr *lhdr;
17475c1cfac4SBill Paul 	struct dc_eblock_hdr *hdr;
17480934f18aSMaxime Henrion 	int have_mii, i, loff;
17495c1cfac4SBill Paul 	char *ptr;
17505c1cfac4SBill Paul 
1751f956e0b3SMartin Blapp 	have_mii = 0;
17525c1cfac4SBill Paul 	loff = sc->dc_srom[27];
17535c1cfac4SBill Paul 	lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]);
17545c1cfac4SBill Paul 
17555c1cfac4SBill Paul 	ptr = (char *)lhdr;
17565c1cfac4SBill Paul 	ptr += sizeof(struct dc_leaf_hdr) - 1;
1757f956e0b3SMartin Blapp 	/*
1758f956e0b3SMartin Blapp 	 * Look if we got a MII media block.
1759f956e0b3SMartin Blapp 	 */
1760f956e0b3SMartin Blapp 	for (i = 0; i < lhdr->dc_mcnt; i++) {
1761f956e0b3SMartin Blapp 		hdr = (struct dc_eblock_hdr *)ptr;
1762f956e0b3SMartin Blapp 		if (hdr->dc_type == DC_EBLOCK_MII)
1763f956e0b3SMartin Blapp 		    have_mii++;
1764f956e0b3SMartin Blapp 
1765f956e0b3SMartin Blapp 		ptr += (hdr->dc_len & 0x7F);
1766f956e0b3SMartin Blapp 		ptr++;
1767f956e0b3SMartin Blapp 	}
1768f956e0b3SMartin Blapp 
1769f956e0b3SMartin Blapp 	/*
1770f956e0b3SMartin Blapp 	 * Do the same thing again. Only use SIA and SYM media
1771f956e0b3SMartin Blapp 	 * blocks if no MII media block is available.
1772f956e0b3SMartin Blapp 	 */
1773f956e0b3SMartin Blapp 	ptr = (char *)lhdr;
1774f956e0b3SMartin Blapp 	ptr += sizeof(struct dc_leaf_hdr) - 1;
17755c1cfac4SBill Paul 	for (i = 0; i < lhdr->dc_mcnt; i++) {
17765c1cfac4SBill Paul 		hdr = (struct dc_eblock_hdr *)ptr;
17775c1cfac4SBill Paul 		switch (hdr->dc_type) {
17785c1cfac4SBill Paul 		case DC_EBLOCK_MII:
17795c1cfac4SBill Paul 			dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr);
17805c1cfac4SBill Paul 			break;
17815c1cfac4SBill Paul 		case DC_EBLOCK_SIA:
1782f956e0b3SMartin Blapp 			if (! have_mii)
1783f956e0b3SMartin Blapp 				dc_decode_leaf_sia(sc,
1784f956e0b3SMartin Blapp 				    (struct dc_eblock_sia *)hdr);
17855c1cfac4SBill Paul 			break;
17865c1cfac4SBill Paul 		case DC_EBLOCK_SYM:
1787f956e0b3SMartin Blapp 			if (! have_mii)
1788f956e0b3SMartin Blapp 				dc_decode_leaf_sym(sc,
1789f956e0b3SMartin Blapp 				    (struct dc_eblock_sym *)hdr);
17905c1cfac4SBill Paul 			break;
17915c1cfac4SBill Paul 		default:
17925c1cfac4SBill Paul 			/* Don't care. Yet. */
17935c1cfac4SBill Paul 			break;
17945c1cfac4SBill Paul 		}
17955c1cfac4SBill Paul 		ptr += (hdr->dc_len & 0x7F);
17965c1cfac4SBill Paul 		ptr++;
17975c1cfac4SBill Paul 	}
17985c1cfac4SBill Paul }
17995c1cfac4SBill Paul 
180056e5e7aeSMaxime Henrion static void
180156e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
180256e5e7aeSMaxime Henrion {
180356e5e7aeSMaxime Henrion 	u_int32_t *paddr;
180456e5e7aeSMaxime Henrion 
1805ebc284ccSMarius Strobl 	KASSERT(nseg == 1,
1806ebc284ccSMarius Strobl 	    ("%s: wrong number of segments (%d)", __func__, nseg));
180756e5e7aeSMaxime Henrion 	paddr = arg;
180856e5e7aeSMaxime Henrion 	*paddr = segs->ds_addr;
180956e5e7aeSMaxime Henrion }
181056e5e7aeSMaxime Henrion 
181196f2e892SBill Paul /*
181296f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
181396f2e892SBill Paul  * setup and ethernet/BPF attach.
181496f2e892SBill Paul  */
1815e3d2833aSAlfred Perlstein static int
18160934f18aSMaxime Henrion dc_attach(device_t dev)
181796f2e892SBill Paul {
1818d1ce9105SBill Paul 	int tmp = 0;
18198df1ebe9SMarcel Moolenaar 	uint32_t eaddr[(ETHER_ADDR_LEN+3)/4];
182096f2e892SBill Paul 	u_int32_t command;
182196f2e892SBill Paul 	struct dc_softc *sc;
182296f2e892SBill Paul 	struct ifnet *ifp;
18232e3d4b79SPyun YongHyeon 	u_int32_t reg, revision;
182422f6205dSJohn Baldwin 	int error = 0, rid, mac_offset;
182556e5e7aeSMaxime Henrion 	int i;
1826e7b01d07SWarner Losh 	u_int8_t *mac;
182796f2e892SBill Paul 
182896f2e892SBill Paul 	sc = device_get_softc(dev);
18296b9f5c94SGleb Smirnoff 	sc->dc_dev = dev;
183096f2e892SBill Paul 
18316008862bSJohn Baldwin 	mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
1832c8b27acaSJohn Baldwin 	    MTX_DEF);
1833c3e7434fSWarner Losh 
183496f2e892SBill Paul 	/*
183596f2e892SBill Paul 	 * Map control/status registers.
183696f2e892SBill Paul 	 */
183707f65363SBill Paul 	pci_enable_busmaster(dev);
183896f2e892SBill Paul 
183996f2e892SBill Paul 	rid = DC_RID;
18405f96beb9SNate Lawson 	sc->dc_res = bus_alloc_resource_any(dev, DC_RES, &rid, RF_ACTIVE);
184196f2e892SBill Paul 
184296f2e892SBill Paul 	if (sc->dc_res == NULL) {
184322f6205dSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
184496f2e892SBill Paul 		error = ENXIO;
1845608654d4SNate Lawson 		goto fail;
184696f2e892SBill Paul 	}
184796f2e892SBill Paul 
184896f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
184996f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
185096f2e892SBill Paul 
18510934f18aSMaxime Henrion 	/* Allocate interrupt. */
185254f1f1d1SNate Lawson 	rid = 0;
18535f96beb9SNate Lawson 	sc->dc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
185454f1f1d1SNate Lawson 	    RF_SHAREABLE | RF_ACTIVE);
185554f1f1d1SNate Lawson 
185654f1f1d1SNate Lawson 	if (sc->dc_irq == NULL) {
185722f6205dSJohn Baldwin 		device_printf(dev, "couldn't map interrupt\n");
185854f1f1d1SNate Lawson 		error = ENXIO;
185954f1f1d1SNate Lawson 		goto fail;
186054f1f1d1SNate Lawson 	}
186154f1f1d1SNate Lawson 
186296f2e892SBill Paul 	/* Need this info to decide on a chip type. */
186396f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
18641e2e70b1SJohn Baldwin 	revision = pci_get_revid(dev);
186596f2e892SBill Paul 
18666d0dd931SWarner Losh 	/* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */
18671e2e70b1SJohn Baldwin 	if (sc->dc_info->dc_devid !=
18681e2e70b1SJohn Baldwin 	    DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168) &&
18691e2e70b1SJohn Baldwin 	    sc->dc_info->dc_devid !=
18701e2e70b1SJohn Baldwin 	    DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201))
1871eecb3844SMartin Blapp 		dc_eeprom_width(sc);
1872eecb3844SMartin Blapp 
18731e2e70b1SJohn Baldwin 	switch (sc->dc_info->dc_devid) {
18741e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_DEC, DC_DEVICEID_21143):
187596f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
187696f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
1877042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
18785c1cfac4SBill Paul 		/* Save EEPROM contents so we can parse them later. */
18793097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
188096f2e892SBill Paul 		break;
18811e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009):
18821e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100):
18831e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102):
188496f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1885318a72d7SBill Paul 		sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS;
1886318a72d7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD;
18877dfdc26cSMartin Blapp 		sc->dc_flags |= DC_TX_ALIGN;
18884a80e74bSMartin Blapp 		sc->dc_pmode = DC_PMODE_MII;
18891e2e70b1SJohn Baldwin 
18900a46b1dcSBill Paul 		/* Increase the latency timer value. */
18911e2e70b1SJohn Baldwin 		pci_write_config(dev, PCIR_LATTIMER, 0x80, 1);
189296f2e892SBill Paul 		break;
18931e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AL981):
189496f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
189596f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
189696f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
189796f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
18983097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
189996f2e892SBill Paul 		break;
1900593a1aeaSMartin Blapp 	case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN983):
19011e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_AN985):
19021e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511):
19031e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513):
19041e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_DLINK, DC_DEVICEID_DRP32TXD):
19051e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500):
19061e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX):
19071e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN2242):
19081e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX):
19091e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T):
19101e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB):
19111e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120):
19121e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130):
191317762569SGleb Smirnoff 	case DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB08):
191417762569SGleb Smirnoff 	case DC_DEVID(DC_VENDORID_LINKSYS, DC_DEVICEID_PCMPC200_AB09):
1915593a1aeaSMartin Blapp 		sc->dc_type = DC_TYPE_AN983;
1916acc1bcccSMartin Blapp 		sc->dc_flags |= DC_64BIT_HASH;
191796f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
191896f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
191996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
1920129eaf79SMartin Blapp 		/* Don't read SROM for - auto-loaded on reset */
192196f2e892SBill Paul 		break;
19221e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98713):
19231e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_CP, DC_DEVICEID_98713_CP):
192496f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
192596f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
192696f2e892SBill Paul 		}
1927318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
192896f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
1929318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1930318b02fdSBill Paul 		}
1931318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
193296f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
193396f2e892SBill Paul 		break;
19341e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_987x5):
19351e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ACCTON, DC_DEVICEID_EN1217):
193679d11e09SBill Paul 		/*
193779d11e09SBill Paul 		 * Macronix MX98715AEC-C/D/E parts have only a
193879d11e09SBill Paul 		 * 128-bit hash table. We need to deal with these
193979d11e09SBill Paul 		 * in the same manner as the PNIC II so that we
194079d11e09SBill Paul 		 * get the right number of bits out of the
194179d11e09SBill Paul 		 * CRC routine.
194279d11e09SBill Paul 		 */
194379d11e09SBill Paul 		if (revision >= DC_REVISION_98715AEC_C &&
194479d11e09SBill Paul 		    revision < DC_REVISION_98725)
194579d11e09SBill Paul 			sc->dc_flags |= DC_128BIT_HASH;
194696f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
194796f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
1948318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY;
194996f2e892SBill Paul 		break;
19501e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_MX, DC_DEVICEID_98727):
1951ead7cde9SBill Paul 		sc->dc_type = DC_TYPE_987x5;
1952ead7cde9SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR;
1953ead7cde9SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY;
1954ead7cde9SBill Paul 		break;
19551e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C115):
195696f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
195779d11e09SBill Paul 		sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH;
1958318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY;
195996f2e892SBill Paul 		break;
19601e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_LO, DC_DEVICEID_82C168):
196196f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
196291cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS;
196396f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
196496f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
196596f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
196696f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
196796f2e892SBill Paul 		break;
19681e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_ASIX, DC_DEVICEID_AX88140A):
196996f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
197096f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG;
197196f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
197296f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
197396f2e892SBill Paul 		break;
19741e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_XIRCOM, DC_DEVICEID_X3201):
1975feb78939SJonathan Chen 		sc->dc_type = DC_TYPE_XIRCOM;
19762dfc960aSLuigi Rizzo 		sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE |
19772dfc960aSLuigi Rizzo 				DC_TX_ALIGN;
1978feb78939SJonathan Chen 		/*
1979feb78939SJonathan Chen 		 * We don't actually need to coalesce, but we're doing
1980feb78939SJonathan Chen 		 * it to obtain a double word aligned buffer.
19812dfc960aSLuigi Rizzo 		 * The DC_TX_COALESCE flag is required.
1982feb78939SJonathan Chen 		 */
19833097aa70SWarner Losh 		sc->dc_pmode = DC_PMODE_MII;
1984feb78939SJonathan Chen 		break;
19851e2e70b1SJohn Baldwin 	case DC_DEVID(DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112):
19861af8bec7SBill Paul 		sc->dc_type = DC_TYPE_CONEXANT;
19871af8bec7SBill Paul 		sc->dc_flags |= DC_TX_INTR_ALWAYS;
19881af8bec7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
19891af8bec7SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
19903097aa70SWarner Losh 		dc_read_srom(sc, sc->dc_romwidth);
19911af8bec7SBill Paul 		break;
199296f2e892SBill Paul 	default:
19931e2e70b1SJohn Baldwin 		device_printf(dev, "unknown device: %x\n",
19941e2e70b1SJohn Baldwin 		    sc->dc_info->dc_devid);
199596f2e892SBill Paul 		break;
199696f2e892SBill Paul 	}
199796f2e892SBill Paul 
199896f2e892SBill Paul 	/* Save the cache line size. */
199988d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
200088d739dcSBill Paul 		sc->dc_cachesize = 0;
200188d739dcSBill Paul 	else
20021e2e70b1SJohn Baldwin 		sc->dc_cachesize = pci_get_cachelnsz(dev);
200396f2e892SBill Paul 
200496f2e892SBill Paul 	/* Reset the adapter. */
200596f2e892SBill Paul 	dc_reset(sc);
200696f2e892SBill Paul 
200796f2e892SBill Paul 	/* Take 21143 out of snooze mode */
2008feb78939SJonathan Chen 	if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) {
200996f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
201096f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE);
201196f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
201296f2e892SBill Paul 	}
201396f2e892SBill Paul 
201496f2e892SBill Paul 	/*
201596f2e892SBill Paul 	 * Try to learn something about the supported media.
201696f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
201796f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
201896f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
201996f2e892SBill Paul 	 * Intel 21143.
202096f2e892SBill Paul 	 */
20215c1cfac4SBill Paul 	if (DC_IS_INTEL(sc))
20225c1cfac4SBill Paul 		dc_parse_21143_srom(sc);
20235c1cfac4SBill Paul 	else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
202496f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
202596f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
202696f2e892SBill Paul 		else
202796f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
202896f2e892SBill Paul 	} else if (!sc->dc_pmode)
202996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
203096f2e892SBill Paul 
203196f2e892SBill Paul 	/*
203296f2e892SBill Paul 	 * Get station address from the EEPROM.
203396f2e892SBill Paul 	 */
203496f2e892SBill Paul 	switch(sc->dc_type) {
203596f2e892SBill Paul 	case DC_TYPE_98713:
203696f2e892SBill Paul 	case DC_TYPE_98713A:
203796f2e892SBill Paul 	case DC_TYPE_987x5:
203896f2e892SBill Paul 	case DC_TYPE_PNICII:
203996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
204096f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
204196f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
204296f2e892SBill Paul 		break;
204396f2e892SBill Paul 	case DC_TYPE_PNIC:
204496f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
204596f2e892SBill Paul 		break;
204696f2e892SBill Paul 	case DC_TYPE_DM9102:
2047ec6a7299SMaxime Henrion 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
2048ec6a7299SMaxime Henrion #ifdef __sparc64__
2049ec6a7299SMaxime Henrion 		/*
2050ec6a7299SMaxime Henrion 		 * If this is an onboard dc(4) the station address read from
2051802cab03SMarius Strobl 		 * the EEPROM is all zero and we have to get it from the FCode.
2052ec6a7299SMaxime Henrion 		 */
2053802cab03SMarius Strobl 		if (eaddr[0] == 0 && (eaddr[1] & ~0xffff) == 0)
20548069c79dSRuslan Ermilov 			OF_getetheraddr(dev, (caddr_t)&eaddr);
2055ec6a7299SMaxime Henrion #endif
2056ec6a7299SMaxime Henrion 		break;
205796f2e892SBill Paul 	case DC_TYPE_21143:
205896f2e892SBill Paul 	case DC_TYPE_ASIX:
205996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
206096f2e892SBill Paul 		break;
206196f2e892SBill Paul 	case DC_TYPE_AL981:
2062593a1aeaSMartin Blapp 	case DC_TYPE_AN983:
20632e3d4b79SPyun YongHyeon 		reg = CSR_READ_4(sc, DC_AL_PAR0);
20642e3d4b79SPyun YongHyeon 		mac = (uint8_t *)&eaddr[0];
20652e3d4b79SPyun YongHyeon 		mac[0] = (reg >> 0) & 0xff;
20662e3d4b79SPyun YongHyeon 		mac[1] = (reg >> 8) & 0xff;
20672e3d4b79SPyun YongHyeon 		mac[2] = (reg >> 16) & 0xff;
20682e3d4b79SPyun YongHyeon 		mac[3] = (reg >> 24) & 0xff;
20692e3d4b79SPyun YongHyeon 		reg = CSR_READ_4(sc, DC_AL_PAR1);
20702e3d4b79SPyun YongHyeon 		mac[4] = (reg >> 0) & 0xff;
20712e3d4b79SPyun YongHyeon 		mac[5] = (reg >> 8) & 0xff;
207296f2e892SBill Paul 		break;
20731af8bec7SBill Paul 	case DC_TYPE_CONEXANT:
20740934f18aSMaxime Henrion 		bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr,
20750934f18aSMaxime Henrion 		    ETHER_ADDR_LEN);
20761af8bec7SBill Paul 		break;
2077feb78939SJonathan Chen 	case DC_TYPE_XIRCOM:
20780934f18aSMaxime Henrion 		/* The MAC comes from the CIS. */
2079e7b01d07SWarner Losh 		mac = pci_get_ether(dev);
2080e7b01d07SWarner Losh 		if (!mac) {
2081e7b01d07SWarner Losh 			device_printf(dev, "No station address in CIS!\n");
2082608654d4SNate Lawson 			error = ENXIO;
2083e7b01d07SWarner Losh 			goto fail;
2084e7b01d07SWarner Losh 		}
2085e7b01d07SWarner Losh 		bcopy(mac, eaddr, ETHER_ADDR_LEN);
2086feb78939SJonathan Chen 		break;
208796f2e892SBill Paul 	default:
208896f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
208996f2e892SBill Paul 		break;
209096f2e892SBill Paul 	}
209196f2e892SBill Paul 
2092*39d76ed6SPyun YongHyeon 	bcopy(eaddr, sc->dc_eaddr, sizeof(eaddr));
2093*39d76ed6SPyun YongHyeon 	/*
2094*39d76ed6SPyun YongHyeon 	 * If we still have invalid station address, see whether we can
2095*39d76ed6SPyun YongHyeon 	 * find station address for chip 0.  Some multi-port controllers
2096*39d76ed6SPyun YongHyeon 	 * just store station address for chip 0 if they have a shared
2097*39d76ed6SPyun YongHyeon 	 * SROM.
2098*39d76ed6SPyun YongHyeon 	 */
2099*39d76ed6SPyun YongHyeon 	if ((sc->dc_eaddr[0] == 0 && (sc->dc_eaddr[1] & ~0xffff) == 0) ||
2100*39d76ed6SPyun YongHyeon 	    (sc->dc_eaddr[0] == 0xffffffff &&
2101*39d76ed6SPyun YongHyeon 	    (sc->dc_eaddr[1] & 0xffff) == 0xffff)) {
2102*39d76ed6SPyun YongHyeon 		if (dc_check_multiport(sc) == 0)
2103*39d76ed6SPyun YongHyeon 			bcopy(sc->dc_eaddr, eaddr, sizeof(eaddr));
2104*39d76ed6SPyun YongHyeon 	}
2105*39d76ed6SPyun YongHyeon 
210656e5e7aeSMaxime Henrion 	/* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */
2107b1d16143SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), PAGE_SIZE, 0,
2108b1d16143SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
2109b1d16143SMarius Strobl 	    sizeof(struct dc_list_data), 1, sizeof(struct dc_list_data),
2110b1d16143SMarius Strobl 	    0, NULL, NULL, &sc->dc_ltag);
211156e5e7aeSMaxime Henrion 	if (error) {
211222f6205dSJohn Baldwin 		device_printf(dev, "failed to allocate busdma tag\n");
211356e5e7aeSMaxime Henrion 		error = ENXIO;
211456e5e7aeSMaxime Henrion 		goto fail;
211556e5e7aeSMaxime Henrion 	}
211656e5e7aeSMaxime Henrion 	error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata,
2117aafb3ebbSMaxime Henrion 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap);
211856e5e7aeSMaxime Henrion 	if (error) {
211922f6205dSJohn Baldwin 		device_printf(dev, "failed to allocate DMA safe memory\n");
212056e5e7aeSMaxime Henrion 		error = ENXIO;
212156e5e7aeSMaxime Henrion 		goto fail;
212256e5e7aeSMaxime Henrion 	}
212356e5e7aeSMaxime Henrion 	error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata,
212456e5e7aeSMaxime Henrion 	    sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr,
212556e5e7aeSMaxime Henrion 	    BUS_DMA_NOWAIT);
212656e5e7aeSMaxime Henrion 	if (error) {
212722f6205dSJohn Baldwin 		device_printf(dev, "cannot get address of the descriptors\n");
212856e5e7aeSMaxime Henrion 		error = ENXIO;
212956e5e7aeSMaxime Henrion 		goto fail;
213056e5e7aeSMaxime Henrion 	}
213196f2e892SBill Paul 
213256e5e7aeSMaxime Henrion 	/*
213356e5e7aeSMaxime Henrion 	 * Allocate a busdma tag and DMA safe memory for the multicast
213456e5e7aeSMaxime Henrion 	 * setup frame.
213556e5e7aeSMaxime Henrion 	 */
2136b1d16143SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), PAGE_SIZE, 0,
2137b1d16143SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
2138b1d16143SMarius Strobl 	    DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, DC_SFRAME_LEN + DC_MIN_FRAMELEN,
2139b1d16143SMarius Strobl 	    0, NULL, NULL, &sc->dc_stag);
214056e5e7aeSMaxime Henrion 	if (error) {
214122f6205dSJohn Baldwin 		device_printf(dev, "failed to allocate busdma tag\n");
214256e5e7aeSMaxime Henrion 		error = ENXIO;
214356e5e7aeSMaxime Henrion 		goto fail;
214456e5e7aeSMaxime Henrion 	}
214556e5e7aeSMaxime Henrion 	error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf,
214656e5e7aeSMaxime Henrion 	    BUS_DMA_NOWAIT, &sc->dc_smap);
214756e5e7aeSMaxime Henrion 	if (error) {
214822f6205dSJohn Baldwin 		device_printf(dev, "failed to allocate DMA safe memory\n");
214956e5e7aeSMaxime Henrion 		error = ENXIO;
215056e5e7aeSMaxime Henrion 		goto fail;
215156e5e7aeSMaxime Henrion 	}
215256e5e7aeSMaxime Henrion 	error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf,
215356e5e7aeSMaxime Henrion 	    DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT);
215456e5e7aeSMaxime Henrion 	if (error) {
215522f6205dSJohn Baldwin 		device_printf(dev, "cannot get address of the descriptors\n");
215696f2e892SBill Paul 		error = ENXIO;
215796f2e892SBill Paul 		goto fail;
215896f2e892SBill Paul 	}
215996f2e892SBill Paul 
216056e5e7aeSMaxime Henrion 	/* Allocate a busdma tag for mbufs. */
2161b1d16143SMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
2162b1d16143SMarius Strobl 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
2163ebc284ccSMarius Strobl 	    MCLBYTES * DC_MAXFRAGS, DC_MAXFRAGS, MCLBYTES,
2164c1b677aaSScott Long 	    0, NULL, NULL, &sc->dc_mtag);
216556e5e7aeSMaxime Henrion 	if (error) {
216622f6205dSJohn Baldwin 		device_printf(dev, "failed to allocate busdma tag\n");
216756e5e7aeSMaxime Henrion 		error = ENXIO;
216856e5e7aeSMaxime Henrion 		goto fail;
216956e5e7aeSMaxime Henrion 	}
217056e5e7aeSMaxime Henrion 
217156e5e7aeSMaxime Henrion 	/* Create the TX/RX busdma maps. */
217256e5e7aeSMaxime Henrion 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
217356e5e7aeSMaxime Henrion 		error = bus_dmamap_create(sc->dc_mtag, 0,
217456e5e7aeSMaxime Henrion 		    &sc->dc_cdata.dc_tx_map[i]);
217556e5e7aeSMaxime Henrion 		if (error) {
217622f6205dSJohn Baldwin 			device_printf(dev, "failed to init TX ring\n");
217756e5e7aeSMaxime Henrion 			error = ENXIO;
217856e5e7aeSMaxime Henrion 			goto fail;
217956e5e7aeSMaxime Henrion 		}
218056e5e7aeSMaxime Henrion 	}
218156e5e7aeSMaxime Henrion 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
218256e5e7aeSMaxime Henrion 		error = bus_dmamap_create(sc->dc_mtag, 0,
218356e5e7aeSMaxime Henrion 		    &sc->dc_cdata.dc_rx_map[i]);
218456e5e7aeSMaxime Henrion 		if (error) {
218522f6205dSJohn Baldwin 			device_printf(dev, "failed to init RX ring\n");
218656e5e7aeSMaxime Henrion 			error = ENXIO;
218756e5e7aeSMaxime Henrion 			goto fail;
218856e5e7aeSMaxime Henrion 		}
218956e5e7aeSMaxime Henrion 	}
219056e5e7aeSMaxime Henrion 	error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap);
219156e5e7aeSMaxime Henrion 	if (error) {
219222f6205dSJohn Baldwin 		device_printf(dev, "failed to init RX ring\n");
219356e5e7aeSMaxime Henrion 		error = ENXIO;
219456e5e7aeSMaxime Henrion 		goto fail;
219556e5e7aeSMaxime Henrion 	}
219696f2e892SBill Paul 
2197fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp = if_alloc(IFT_ETHER);
2198fc74a9f9SBrooks Davis 	if (ifp == NULL) {
219922f6205dSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
2200fc74a9f9SBrooks Davis 		error = ENOSPC;
2201fc74a9f9SBrooks Davis 		goto fail;
2202fc74a9f9SBrooks Davis 	}
220396f2e892SBill Paul 	ifp->if_softc = sc;
22049bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
22053d57a2e5SBrian Feldman 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
220696f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
220796f2e892SBill Paul 	ifp->if_start = dc_start;
220896f2e892SBill Paul 	ifp->if_init = dc_init;
2209cbaf877fSBrian Feldman 	IFQ_SET_MAXLEN(&ifp->if_snd, DC_TX_LIST_CNT - 1);
2210cbaf877fSBrian Feldman 	ifp->if_snd.ifq_drv_maxlen = DC_TX_LIST_CNT - 1;
2211cbaf877fSBrian Feldman 	IFQ_SET_READY(&ifp->if_snd);
221296f2e892SBill Paul 
221396f2e892SBill Paul 	/*
22145c1cfac4SBill Paul 	 * Do MII setup. If this is a 21143, check for a PHY on the
22155c1cfac4SBill Paul 	 * MII bus after applying any necessary fixups to twiddle the
22165c1cfac4SBill Paul 	 * GPIO bits. If we don't end up finding a PHY, restore the
22175c1cfac4SBill Paul 	 * old selection (SIA only or SIA/SYM) and attach the dcphy
22185c1cfac4SBill Paul 	 * driver instead.
221996f2e892SBill Paul 	 */
22205c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
22215c1cfac4SBill Paul 		dc_apply_fixup(sc, IFM_AUTO);
22225c1cfac4SBill Paul 		tmp = sc->dc_pmode;
22235c1cfac4SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
22245c1cfac4SBill Paul 	}
22255c1cfac4SBill Paul 
22266d431b17SWarner Losh 	/*
22276d431b17SWarner Losh 	 * Setup General Purpose port mode and data so the tulip can talk
22286d431b17SWarner Losh 	 * to the MII.  This needs to be done before mii_phy_probe so that
22296d431b17SWarner Losh 	 * we can actually see them.
22306d431b17SWarner Losh 	 */
22316d431b17SWarner Losh 	if (DC_IS_XIRCOM(sc)) {
22326d431b17SWarner Losh 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
22336d431b17SWarner Losh 		    DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
22346d431b17SWarner Losh 		DELAY(10);
22356d431b17SWarner Losh 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
22366d431b17SWarner Losh 		    DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
22376d431b17SWarner Losh 		DELAY(10);
22386d431b17SWarner Losh 	}
22396d431b17SWarner Losh 
224096f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
224196f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
224296f2e892SBill Paul 
224396f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
22445c1cfac4SBill Paul 		sc->dc_pmode = tmp;
22455c1cfac4SBill Paul 		if (sc->dc_pmode != DC_PMODE_SIA)
224696f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
2247042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
224896f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
224996f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
225078999dd1SBill Paul 		/*
225178999dd1SBill Paul 		 * For non-MII cards, we need to have the 21143
225278999dd1SBill Paul 		 * drive the LEDs. Except there are some systems
225378999dd1SBill Paul 		 * like the NEC VersaPro NoteBook PC which have no
225478999dd1SBill Paul 		 * LEDs, and twiddling these bits has adverse effects
225578999dd1SBill Paul 		 * on them. (I.e. you suddenly can't get a link.)
225678999dd1SBill Paul 		 */
22571e2e70b1SJohn Baldwin 		if (!(pci_get_subvendor(dev) == 0x1033 &&
22581e2e70b1SJohn Baldwin 		    pci_get_subdevice(dev) == 0x8028))
225978999dd1SBill Paul 			sc->dc_flags |= DC_TULIP_LEDS;
226096f2e892SBill Paul 		error = 0;
226196f2e892SBill Paul 	}
226296f2e892SBill Paul 
226396f2e892SBill Paul 	if (error) {
226422f6205dSJohn Baldwin 		device_printf(dev, "MII without any PHY!\n");
226596f2e892SBill Paul 		goto fail;
226696f2e892SBill Paul 	}
226796f2e892SBill Paul 
2268028a8491SMartin Blapp 	if (DC_IS_ADMTEK(sc)) {
2269028a8491SMartin Blapp 		/*
2270028a8491SMartin Blapp 		 * Set automatic TX underrun recovery for the ADMtek chips
2271028a8491SMartin Blapp 		 */
2272028a8491SMartin Blapp 		DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR);
2273028a8491SMartin Blapp 	}
2274028a8491SMartin Blapp 
227596f2e892SBill Paul 	/*
2276db40c1aeSDoug Ambrisko 	 * Tell the upper layer(s) we support long frames.
2277db40c1aeSDoug Ambrisko 	 */
2278db40c1aeSDoug Ambrisko 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
22799ef8b520SSam Leffler 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
228040929967SGleb Smirnoff 	ifp->if_capenable = ifp->if_capabilities;
2281e695984eSRuslan Ermilov #ifdef DEVICE_POLLING
2282e695984eSRuslan Ermilov 	ifp->if_capabilities |= IFCAP_POLLING;
2283e695984eSRuslan Ermilov #endif
2284db40c1aeSDoug Ambrisko 
2285c8b27acaSJohn Baldwin 	callout_init_mtx(&sc->dc_stat_ch, &sc->dc_mtx, 0);
2286b1d16143SMarius Strobl 	callout_init_mtx(&sc->dc_wdog_ch, &sc->dc_mtx, 0);
228796f2e892SBill Paul 
2288608654d4SNate Lawson 	/*
2289608654d4SNate Lawson 	 * Call MI attach routine.
2290608654d4SNate Lawson 	 */
22918df1ebe9SMarcel Moolenaar 	ether_ifattach(ifp, (caddr_t)eaddr);
2292608654d4SNate Lawson 
229354f1f1d1SNate Lawson 	/* Hook interrupt last to avoid having to lock softc */
2294c8b27acaSJohn Baldwin 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | INTR_MPSAFE,
2295ef544f63SPaolo Pisati 	    NULL, dc_intr, sc, &sc->dc_intrhand);
2296608654d4SNate Lawson 
2297608654d4SNate Lawson 	if (error) {
229822f6205dSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
2299693f4477SNate Lawson 		ether_ifdetach(ifp);
230054f1f1d1SNate Lawson 		goto fail;
2301608654d4SNate Lawson 	}
2302510a809eSMike Smith 
230396f2e892SBill Paul fail:
230454f1f1d1SNate Lawson 	if (error)
230554f1f1d1SNate Lawson 		dc_detach(dev);
230696f2e892SBill Paul 	return (error);
230796f2e892SBill Paul }
230896f2e892SBill Paul 
2309693f4477SNate Lawson /*
2310693f4477SNate Lawson  * Shutdown hardware and free up resources. This can be called any
2311693f4477SNate Lawson  * time after the mutex has been initialized. It is called in both
2312693f4477SNate Lawson  * the error case in attach and the normal detach case so it needs
2313693f4477SNate Lawson  * to be careful about only freeing resources that have actually been
2314693f4477SNate Lawson  * allocated.
2315693f4477SNate Lawson  */
2316e3d2833aSAlfred Perlstein static int
23170934f18aSMaxime Henrion dc_detach(device_t dev)
231896f2e892SBill Paul {
231996f2e892SBill Paul 	struct dc_softc *sc;
232096f2e892SBill Paul 	struct ifnet *ifp;
23215c1cfac4SBill Paul 	struct dc_mediainfo *m;
232256e5e7aeSMaxime Henrion 	int i;
232396f2e892SBill Paul 
232496f2e892SBill Paul 	sc = device_get_softc(dev);
232559f47d29SJohn Baldwin 	KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized"));
2326d1ce9105SBill Paul 
2327fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
232896f2e892SBill Paul 
232940929967SGleb Smirnoff #ifdef DEVICE_POLLING
233040929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
233140929967SGleb Smirnoff 		ether_poll_deregister(ifp);
233240929967SGleb Smirnoff #endif
233340929967SGleb Smirnoff 
2334693f4477SNate Lawson 	/* These should only be active if attach succeeded */
2335214073e5SWarner Losh 	if (device_is_attached(dev)) {
2336c8b27acaSJohn Baldwin 		DC_LOCK(sc);
233796f2e892SBill Paul 		dc_stop(sc);
2338c8b27acaSJohn Baldwin 		DC_UNLOCK(sc);
2339c8b27acaSJohn Baldwin 		callout_drain(&sc->dc_stat_ch);
2340b1d16143SMarius Strobl 		callout_drain(&sc->dc_wdog_ch);
23419ef8b520SSam Leffler 		ether_ifdetach(ifp);
2342693f4477SNate Lawson 	}
2343693f4477SNate Lawson 	if (sc->dc_miibus)
234496f2e892SBill Paul 		device_delete_child(dev, sc->dc_miibus);
234554f1f1d1SNate Lawson 	bus_generic_detach(dev);
234696f2e892SBill Paul 
234754f1f1d1SNate Lawson 	if (sc->dc_intrhand)
234896f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
234954f1f1d1SNate Lawson 	if (sc->dc_irq)
235096f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
235154f1f1d1SNate Lawson 	if (sc->dc_res)
235296f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
235396f2e892SBill Paul 
23546a3033a8SWarner Losh 	if (ifp)
23556a3033a8SWarner Losh 		if_free(ifp);
23566a3033a8SWarner Losh 
235756e5e7aeSMaxime Henrion 	if (sc->dc_cdata.dc_sbuf != NULL)
235856e5e7aeSMaxime Henrion 		bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap);
235956e5e7aeSMaxime Henrion 	if (sc->dc_ldata != NULL)
236056e5e7aeSMaxime Henrion 		bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap);
23614f867c2dSGiorgos Keramidas 	if (sc->dc_mtag) {
236256e5e7aeSMaxime Henrion 		for (i = 0; i < DC_TX_LIST_CNT; i++)
23634f867c2dSGiorgos Keramidas 			if (sc->dc_cdata.dc_tx_map[i] != NULL)
23644f867c2dSGiorgos Keramidas 				bus_dmamap_destroy(sc->dc_mtag,
23654f867c2dSGiorgos Keramidas 				    sc->dc_cdata.dc_tx_map[i]);
236656e5e7aeSMaxime Henrion 		for (i = 0; i < DC_RX_LIST_CNT; i++)
23674f867c2dSGiorgos Keramidas 			if (sc->dc_cdata.dc_rx_map[i] != NULL)
23684f867c2dSGiorgos Keramidas 				bus_dmamap_destroy(sc->dc_mtag,
23694f867c2dSGiorgos Keramidas 				    sc->dc_cdata.dc_rx_map[i]);
237056e5e7aeSMaxime Henrion 		bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap);
23714f867c2dSGiorgos Keramidas 	}
237256e5e7aeSMaxime Henrion 	if (sc->dc_stag)
237356e5e7aeSMaxime Henrion 		bus_dma_tag_destroy(sc->dc_stag);
237456e5e7aeSMaxime Henrion 	if (sc->dc_mtag)
237556e5e7aeSMaxime Henrion 		bus_dma_tag_destroy(sc->dc_mtag);
237656e5e7aeSMaxime Henrion 	if (sc->dc_ltag)
237756e5e7aeSMaxime Henrion 		bus_dma_tag_destroy(sc->dc_ltag);
237856e5e7aeSMaxime Henrion 
237996f2e892SBill Paul 	free(sc->dc_pnic_rx_buf, M_DEVBUF);
238096f2e892SBill Paul 
23815c1cfac4SBill Paul 	while (sc->dc_mi != NULL) {
23825c1cfac4SBill Paul 		m = sc->dc_mi->dc_next;
23835c1cfac4SBill Paul 		free(sc->dc_mi, M_DEVBUF);
23845c1cfac4SBill Paul 		sc->dc_mi = m;
23855c1cfac4SBill Paul 	}
23867efff076SWarner Losh 	free(sc->dc_srom, M_DEVBUF);
23875c1cfac4SBill Paul 
2388d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
238996f2e892SBill Paul 
239096f2e892SBill Paul 	return (0);
239196f2e892SBill Paul }
239296f2e892SBill Paul 
239396f2e892SBill Paul /*
239496f2e892SBill Paul  * Initialize the transmit descriptors.
239596f2e892SBill Paul  */
2396e3d2833aSAlfred Perlstein static int
23970934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc)
239896f2e892SBill Paul {
239996f2e892SBill Paul 	struct dc_chain_data *cd;
240096f2e892SBill Paul 	struct dc_list_data *ld;
240101faf54bSLuigi Rizzo 	int i, nexti;
240296f2e892SBill Paul 
240396f2e892SBill Paul 	cd = &sc->dc_cdata;
240496f2e892SBill Paul 	ld = sc->dc_ldata;
240596f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
2406b3811c95SMaxime Henrion 		if (i == DC_TX_LIST_CNT - 1)
2407b3811c95SMaxime Henrion 			nexti = 0;
2408b3811c95SMaxime Henrion 		else
2409b3811c95SMaxime Henrion 			nexti = i + 1;
2410af4358c7SMaxime Henrion 		ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti));
241196f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
241296f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
241396f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
241496f2e892SBill Paul 	}
241596f2e892SBill Paul 
241696f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
241756e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
241856e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
241996f2e892SBill Paul 	return (0);
242096f2e892SBill Paul }
242196f2e892SBill Paul 
242296f2e892SBill Paul 
242396f2e892SBill Paul /*
242496f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
242596f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
242696f2e892SBill Paul  * points back to the first.
242796f2e892SBill Paul  */
2428e3d2833aSAlfred Perlstein static int
24290934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc)
243096f2e892SBill Paul {
243196f2e892SBill Paul 	struct dc_chain_data *cd;
243296f2e892SBill Paul 	struct dc_list_data *ld;
243301faf54bSLuigi Rizzo 	int i, nexti;
243496f2e892SBill Paul 
243596f2e892SBill Paul 	cd = &sc->dc_cdata;
243696f2e892SBill Paul 	ld = sc->dc_ldata;
243796f2e892SBill Paul 
243896f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
243956e5e7aeSMaxime Henrion 		if (dc_newbuf(sc, i, 1) != 0)
244096f2e892SBill Paul 			return (ENOBUFS);
2441b3811c95SMaxime Henrion 		if (i == DC_RX_LIST_CNT - 1)
2442b3811c95SMaxime Henrion 			nexti = 0;
2443b3811c95SMaxime Henrion 		else
2444b3811c95SMaxime Henrion 			nexti = i + 1;
2445af4358c7SMaxime Henrion 		ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti));
244696f2e892SBill Paul 	}
244796f2e892SBill Paul 
244896f2e892SBill Paul 	cd->dc_rx_prod = 0;
244956e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
245056e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
245196f2e892SBill Paul 	return (0);
245296f2e892SBill Paul }
245396f2e892SBill Paul 
245496f2e892SBill Paul /*
245596f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
245696f2e892SBill Paul  */
2457e3d2833aSAlfred Perlstein static int
245856e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc)
245996f2e892SBill Paul {
246056e5e7aeSMaxime Henrion 	struct mbuf *m_new;
246156e5e7aeSMaxime Henrion 	bus_dmamap_t tmp;
246282a67a70SMarius Strobl 	bus_dma_segment_t segs[1];
246382a67a70SMarius Strobl 	int error, nseg;
246496f2e892SBill Paul 
246556e5e7aeSMaxime Henrion 	if (alloc) {
246656e5e7aeSMaxime Henrion 		m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
246740129585SLuigi Rizzo 		if (m_new == NULL)
246896f2e892SBill Paul 			return (ENOBUFS);
246996f2e892SBill Paul 	} else {
247056e5e7aeSMaxime Henrion 		m_new = sc->dc_cdata.dc_rx_chain[i];
247196f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
247296f2e892SBill Paul 	}
247356e5e7aeSMaxime Henrion 	m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
247496f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
247596f2e892SBill Paul 
247696f2e892SBill Paul 	/*
247796f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
247896f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
247996f2e892SBill Paul 	 * 82c169 chips.
248096f2e892SBill Paul 	 */
248196f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
24820934f18aSMaxime Henrion 		bzero(mtod(m_new, char *), m_new->m_len);
248396f2e892SBill Paul 
248456e5e7aeSMaxime Henrion 	/* No need to remap the mbuf if we're reusing it. */
248556e5e7aeSMaxime Henrion 	if (alloc) {
248682a67a70SMarius Strobl 		error = bus_dmamap_load_mbuf_sg(sc->dc_mtag, sc->dc_sparemap,
248782a67a70SMarius Strobl 		    m_new, segs, &nseg, 0);
248856e5e7aeSMaxime Henrion 		if (error) {
248956e5e7aeSMaxime Henrion 			m_freem(m_new);
249056e5e7aeSMaxime Henrion 			return (error);
249156e5e7aeSMaxime Henrion 		}
2492ebc284ccSMarius Strobl 		KASSERT(nseg == 1,
2493ebc284ccSMarius Strobl 		    ("%s: wrong number of segments (%d)", __func__, nseg));
249482a67a70SMarius Strobl 		sc->dc_ldata->dc_rx_list[i].dc_data = htole32(segs->ds_addr);
249556e5e7aeSMaxime Henrion 		bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]);
249656e5e7aeSMaxime Henrion 		tmp = sc->dc_cdata.dc_rx_map[i];
249756e5e7aeSMaxime Henrion 		sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap;
249856e5e7aeSMaxime Henrion 		sc->dc_sparemap = tmp;
249996f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = m_new;
250056e5e7aeSMaxime Henrion 	}
250196f2e892SBill Paul 
2502af4358c7SMaxime Henrion 	sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN);
2503af4358c7SMaxime Henrion 	sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN);
250456e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i],
250556e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREREAD);
250656e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
250756e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
250896f2e892SBill Paul 	return (0);
250996f2e892SBill Paul }
251096f2e892SBill Paul 
251196f2e892SBill Paul /*
251296f2e892SBill Paul  * Grrrrr.
251396f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
251496f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
251596f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
251696f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
251796f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
251896f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
251996f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
252096f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
252196f2e892SBill Paul  *
252296f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
252396f2e892SBill Paul  * Here's what we know:
252496f2e892SBill Paul  *
252596f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
252696f2e892SBill Paul  *   descriptors uploaded.
252796f2e892SBill Paul  *
252896f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
252996f2e892SBill Paul  *   total data upload.
253096f2e892SBill Paul  *
253196f2e892SBill Paul  * - We know the size of the desired received frame because it will be
253296f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
253396f2e892SBill Paul  *
253496f2e892SBill Paul  * Here's what we do:
253596f2e892SBill Paul  *
253696f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
253796f2e892SBill Paul  *   This means that we know that the buffer contents should be all
253896f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
253996f2e892SBill Paul  *
254096f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
254196f2e892SBill Paul  *   ethernet CRC at the end.
254296f2e892SBill Paul  *
254396f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
254496f2e892SBill Paul  *
254596f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
254696f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
254796f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
254896f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
254996f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
255096f2e892SBill Paul  *   we won't be fooled.
255196f2e892SBill Paul  *
255296f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
255396f2e892SBill Paul  *   that value from the current pointer location. This brings us
255496f2e892SBill Paul  *   to the start of the actual received packet.
255596f2e892SBill Paul  *
255696f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
255796f2e892SBill Paul  *   frame length.
255896f2e892SBill Paul  *
255996f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
256096f2e892SBill Paul  * the time.
256196f2e892SBill Paul  */
256296f2e892SBill Paul 
256396f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG)
2564e3d2833aSAlfred Perlstein static void
25650934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx)
256696f2e892SBill Paul {
256796f2e892SBill Paul 	struct dc_desc *cur_rx;
256896f2e892SBill Paul 	struct dc_desc *c = NULL;
256996f2e892SBill Paul 	struct mbuf *m = NULL;
257096f2e892SBill Paul 	unsigned char *ptr;
257196f2e892SBill Paul 	int i, total_len;
257296f2e892SBill Paul 	u_int32_t rxstat = 0;
257396f2e892SBill Paul 
257496f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
257596f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
257696f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
25771edc4c46SMaxime Henrion 	bzero(ptr, DC_RXLEN * 5);
257896f2e892SBill Paul 
257996f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
258096f2e892SBill Paul 	while (1) {
258196f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
2582af4358c7SMaxime Henrion 		rxstat = le32toh(c->dc_status);
258396f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
258496f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
258596f2e892SBill Paul 		ptr += DC_RXLEN;
258696f2e892SBill Paul 		/* If this is the last buffer, break out. */
258796f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
258896f2e892SBill Paul 			break;
258956e5e7aeSMaxime Henrion 		dc_newbuf(sc, i, 0);
259096f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
259196f2e892SBill Paul 	}
259296f2e892SBill Paul 
259396f2e892SBill Paul 	/* Find the length of the actual receive frame. */
259496f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
259596f2e892SBill Paul 
259696f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
259796f2e892SBill Paul 	while (*ptr == 0x00)
259896f2e892SBill Paul 		ptr--;
259996f2e892SBill Paul 
260096f2e892SBill Paul 	/* Round off. */
260196f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
260296f2e892SBill Paul 		ptr -= 1;
260396f2e892SBill Paul 
260496f2e892SBill Paul 	/* Now find the start of the frame. */
260596f2e892SBill Paul 	ptr -= total_len;
260696f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
260796f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
260896f2e892SBill Paul 
260996f2e892SBill Paul 	/*
261096f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
261196f2e892SBill Paul 	 * the status word to make it look like a successful
261296f2e892SBill Paul 	 * frame reception.
261396f2e892SBill Paul 	 */
261456e5e7aeSMaxime Henrion 	dc_newbuf(sc, i, 0);
261596f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
2616af4358c7SMaxime Henrion 	cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG);
261796f2e892SBill Paul }
261896f2e892SBill Paul 
261996f2e892SBill Paul /*
262073bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
262173bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
262273bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
262373bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
262473bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
262573bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
262673bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
262773bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
262873bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
262973bf949cSBill Paul  */
2630e3d2833aSAlfred Perlstein static int
26310934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc)
263273bf949cSBill Paul {
263373bf949cSBill Paul 	struct dc_desc *cur_rx;
26340934f18aSMaxime Henrion 	int i, pos;
263573bf949cSBill Paul 
263673bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
263773bf949cSBill Paul 
263873bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
263973bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
2640af4358c7SMaxime Henrion 		if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN))
264173bf949cSBill Paul 			break;
264273bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
264373bf949cSBill Paul 	}
264473bf949cSBill Paul 
264573bf949cSBill Paul 	/* If the ring really is empty, then just return. */
264673bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
264773bf949cSBill Paul 		return (0);
264873bf949cSBill Paul 
264973bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
265073bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
265173bf949cSBill Paul 
265273bf949cSBill Paul 	return (EAGAIN);
265373bf949cSBill Paul }
265473bf949cSBill Paul 
265573bf949cSBill Paul /*
265696f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
265796f2e892SBill Paul  * the higher level protocols.
265896f2e892SBill Paul  */
26591abcdbd1SAttilio Rao static int
26600934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc)
266196f2e892SBill Paul {
2662432120f2SMarius Strobl 	struct mbuf *m, *m0;
266396f2e892SBill Paul 	struct ifnet *ifp;
266496f2e892SBill Paul 	struct dc_desc *cur_rx;
26651abcdbd1SAttilio Rao 	int i, total_len, rx_npkts;
266696f2e892SBill Paul 	u_int32_t rxstat;
266796f2e892SBill Paul 
26685120abbfSSam Leffler 	DC_LOCK_ASSERT(sc);
26695120abbfSSam Leffler 
2670fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
267196f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
26721abcdbd1SAttilio Rao 	total_len = 0;
26731abcdbd1SAttilio Rao 	rx_npkts = 0;
267496f2e892SBill Paul 
267556e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD);
2676af4358c7SMaxime Henrion 	while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) &
2677af4358c7SMaxime Henrion 	    DC_RXSTAT_OWN)) {
2678e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
267940929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING) {
2680e4fc250cSLuigi Rizzo 			if (sc->rxcycles <= 0)
2681e4fc250cSLuigi Rizzo 				break;
2682e4fc250cSLuigi Rizzo 			sc->rxcycles--;
2683e4fc250cSLuigi Rizzo 		}
26840934f18aSMaxime Henrion #endif
268596f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
2686af4358c7SMaxime Henrion 		rxstat = le32toh(cur_rx->dc_status);
268796f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
268856e5e7aeSMaxime Henrion 		bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i],
268956e5e7aeSMaxime Henrion 		    BUS_DMASYNC_POSTREAD);
269096f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
269196f2e892SBill Paul 
269296f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
269396f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
269496f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
269596f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
269696f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
269796f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
269896f2e892SBill Paul 					continue;
269996f2e892SBill Paul 				}
270096f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
2701af4358c7SMaxime Henrion 				rxstat = le32toh(cur_rx->dc_status);
270296f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
270396f2e892SBill Paul 			}
270496f2e892SBill Paul 		}
270596f2e892SBill Paul 
270696f2e892SBill Paul 		/*
270796f2e892SBill Paul 		 * If an error occurs, update stats, clear the
270896f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
270996f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
2710db40c1aeSDoug Ambrisko 		 * comes up in the ring.  However, don't report long
27110934f18aSMaxime Henrion 		 * frames as errors since they could be vlans.
271296f2e892SBill Paul 		 */
2713db40c1aeSDoug Ambrisko 		if ((rxstat & DC_RXSTAT_RXERR)) {
2714db40c1aeSDoug Ambrisko 			if (!(rxstat & DC_RXSTAT_GIANT) ||
2715db40c1aeSDoug Ambrisko 			    (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE |
2716db40c1aeSDoug Ambrisko 				       DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN |
2717db40c1aeSDoug Ambrisko 				       DC_RXSTAT_RUNT   | DC_RXSTAT_DE))) {
271896f2e892SBill Paul 				ifp->if_ierrors++;
271996f2e892SBill Paul 				if (rxstat & DC_RXSTAT_COLLSEEN)
272096f2e892SBill Paul 					ifp->if_collisions++;
272156e5e7aeSMaxime Henrion 				dc_newbuf(sc, i, 0);
272296f2e892SBill Paul 				if (rxstat & DC_RXSTAT_CRCERR) {
272396f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
272496f2e892SBill Paul 					continue;
272596f2e892SBill Paul 				} else {
2726c8b27acaSJohn Baldwin 					dc_init_locked(sc);
27271abcdbd1SAttilio Rao 					return (rx_npkts);
272896f2e892SBill Paul 				}
272996f2e892SBill Paul 			}
2730db40c1aeSDoug Ambrisko 		}
273196f2e892SBill Paul 
273296f2e892SBill Paul 		/* No errors; receive the packet. */
273396f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
2734432120f2SMarius Strobl #ifdef __NO_STRICT_ALIGNMENT
273501faf54bSLuigi Rizzo 		/*
2736432120f2SMarius Strobl 		 * On architectures without alignment problems we try to
273701faf54bSLuigi Rizzo 		 * allocate a new buffer for the receive ring, and pass up
273801faf54bSLuigi Rizzo 		 * the one where the packet is already, saving the expensive
273901faf54bSLuigi Rizzo 		 * copy done in m_devget().
274001faf54bSLuigi Rizzo 		 * If we are on an architecture with alignment problems, or
274101faf54bSLuigi Rizzo 		 * if the allocation fails, then use m_devget and leave the
274201faf54bSLuigi Rizzo 		 * existing buffer in the receive ring.
274301faf54bSLuigi Rizzo 		 */
2744432120f2SMarius Strobl 		if (dc_newbuf(sc, i, 1) == 0) {
274501faf54bSLuigi Rizzo 			m->m_pkthdr.rcvif = ifp;
274601faf54bSLuigi Rizzo 			m->m_pkthdr.len = m->m_len = total_len;
274701faf54bSLuigi Rizzo 			DC_INC(i, DC_RX_LIST_CNT);
274801faf54bSLuigi Rizzo 		} else
274901faf54bSLuigi Rizzo #endif
275001faf54bSLuigi Rizzo 		{
275101faf54bSLuigi Rizzo 			m0 = m_devget(mtod(m, char *), total_len,
275201faf54bSLuigi Rizzo 				ETHER_ALIGN, ifp, NULL);
275356e5e7aeSMaxime Henrion 			dc_newbuf(sc, i, 0);
275496f2e892SBill Paul 			DC_INC(i, DC_RX_LIST_CNT);
275596f2e892SBill Paul 			if (m0 == NULL) {
275696f2e892SBill Paul 				ifp->if_ierrors++;
275796f2e892SBill Paul 				continue;
275896f2e892SBill Paul 			}
275996f2e892SBill Paul 			m = m0;
276001faf54bSLuigi Rizzo 		}
276196f2e892SBill Paul 
276296f2e892SBill Paul 		ifp->if_ipackets++;
27635120abbfSSam Leffler 		DC_UNLOCK(sc);
27649ef8b520SSam Leffler 		(*ifp->if_input)(ifp, m);
27655120abbfSSam Leffler 		DC_LOCK(sc);
27661abcdbd1SAttilio Rao 		rx_npkts++;
276796f2e892SBill Paul 	}
276896f2e892SBill Paul 
276996f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
27701abcdbd1SAttilio Rao 	return (rx_npkts);
277196f2e892SBill Paul }
277296f2e892SBill Paul 
277396f2e892SBill Paul /*
277496f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
277596f2e892SBill Paul  * the list buffers.
277696f2e892SBill Paul  */
2777e3d2833aSAlfred Perlstein static void
27780934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc)
277996f2e892SBill Paul {
278096f2e892SBill Paul 	struct dc_desc *cur_tx = NULL;
278196f2e892SBill Paul 	struct ifnet *ifp;
278296f2e892SBill Paul 	int idx;
2783af4358c7SMaxime Henrion 	u_int32_t ctl, txstat;
278496f2e892SBill Paul 
2785fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
278696f2e892SBill Paul 
278796f2e892SBill Paul 	/*
278896f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
278996f2e892SBill Paul 	 * frames that have been transmitted.
279096f2e892SBill Paul 	 */
279156e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD);
279296f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
279396f2e892SBill Paul 	while (idx != sc->dc_cdata.dc_tx_prod) {
279496f2e892SBill Paul 
279596f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
2796af4358c7SMaxime Henrion 		txstat = le32toh(cur_tx->dc_status);
2797af4358c7SMaxime Henrion 		ctl = le32toh(cur_tx->dc_ctl);
279896f2e892SBill Paul 
279996f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
280096f2e892SBill Paul 			break;
280196f2e892SBill Paul 
28024ff4a9beSDon Lewis 		if (!(ctl & DC_TXCTL_LASTFRAG) || ctl & DC_TXCTL_SETUP) {
2803af4358c7SMaxime Henrion 			if (ctl & DC_TXCTL_SETUP) {
280496f2e892SBill Paul 				/*
280596f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
280696f2e892SBill Paul 				 * that it will sometimes generate a TX
280796f2e892SBill Paul 				 * underrun error while DMAing the RX
280896f2e892SBill Paul 				 * filter setup frame. If we detect this,
280996f2e892SBill Paul 				 * we have to send the setup frame again,
281096f2e892SBill Paul 				 * or else the filter won't be programmed
281196f2e892SBill Paul 				 * correctly.
281296f2e892SBill Paul 				 */
281396f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
281496f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
281596f2e892SBill Paul 						dc_setfilt(sc);
281696f2e892SBill Paul 				}
281796f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
281896f2e892SBill Paul 			}
2819bcb9ef4fSLuigi Rizzo 			sc->dc_cdata.dc_tx_cnt--;
282096f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
282196f2e892SBill Paul 			continue;
282296f2e892SBill Paul 		}
282396f2e892SBill Paul 
282429a2220aSBill Paul 		if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) {
2825feb78939SJonathan Chen 			/*
2826feb78939SJonathan Chen 			 * XXX: Why does my Xircom taunt me so?
2827feb78939SJonathan Chen 			 * For some reason it likes setting the CARRLOST flag
282829a2220aSBill Paul 			 * even when the carrier is there. wtf?!?
282929a2220aSBill Paul 			 * Who knows, but Conexant chips have the
283029a2220aSBill Paul 			 * same problem. Maybe they took lessons
283129a2220aSBill Paul 			 * from Xircom.
283229a2220aSBill Paul 			 */
2833feb78939SJonathan Chen 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
2834feb78939SJonathan Chen 			    sc->dc_pmode == DC_PMODE_MII &&
2835feb78939SJonathan Chen 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM |
2836feb78939SJonathan Chen 			    DC_TXSTAT_NOCARRIER)))
2837feb78939SJonathan Chen 				txstat &= ~DC_TXSTAT_ERRSUM;
2838feb78939SJonathan Chen 		} else {
283996f2e892SBill Paul 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
284096f2e892SBill Paul 			    sc->dc_pmode == DC_PMODE_MII &&
284196f2e892SBill Paul 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM |
284296f2e892SBill Paul 			    DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST)))
284396f2e892SBill Paul 				txstat &= ~DC_TXSTAT_ERRSUM;
2844feb78939SJonathan Chen 		}
284596f2e892SBill Paul 
284696f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
284796f2e892SBill Paul 			ifp->if_oerrors++;
284896f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
284996f2e892SBill Paul 				ifp->if_collisions++;
285096f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
285196f2e892SBill Paul 				ifp->if_collisions++;
285296f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
2853c8b27acaSJohn Baldwin 				dc_init_locked(sc);
285496f2e892SBill Paul 				return;
285596f2e892SBill Paul 			}
285696f2e892SBill Paul 		}
285796f2e892SBill Paul 
285896f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
285996f2e892SBill Paul 
286096f2e892SBill Paul 		ifp->if_opackets++;
286196f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
286256e5e7aeSMaxime Henrion 			bus_dmamap_sync(sc->dc_mtag,
286356e5e7aeSMaxime Henrion 			    sc->dc_cdata.dc_tx_map[idx],
286456e5e7aeSMaxime Henrion 			    BUS_DMASYNC_POSTWRITE);
286556e5e7aeSMaxime Henrion 			bus_dmamap_unload(sc->dc_mtag,
286656e5e7aeSMaxime Henrion 			    sc->dc_cdata.dc_tx_map[idx]);
286796f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
286896f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
286996f2e892SBill Paul 		}
287096f2e892SBill Paul 
287196f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
287296f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
287396f2e892SBill Paul 	}
287496f2e892SBill Paul 	sc->dc_cdata.dc_tx_cons = idx;
287582a67a70SMarius Strobl 
287682a67a70SMarius Strobl 	if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt > DC_TX_LIST_RSVD)
287713f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
287882a67a70SMarius Strobl 
28793e0e6726SMarius Strobl 	if (sc->dc_cdata.dc_tx_cnt == 0)
28803e0e6726SMarius Strobl 		sc->dc_wdog_timer = 0;
288196f2e892SBill Paul }
288296f2e892SBill Paul 
2883e3d2833aSAlfred Perlstein static void
28840934f18aSMaxime Henrion dc_tick(void *xsc)
288596f2e892SBill Paul {
288696f2e892SBill Paul 	struct dc_softc *sc;
288796f2e892SBill Paul 	struct mii_data *mii;
288896f2e892SBill Paul 	struct ifnet *ifp;
288996f2e892SBill Paul 	u_int32_t r;
289096f2e892SBill Paul 
289196f2e892SBill Paul 	sc = xsc;
2892c8b27acaSJohn Baldwin 	DC_LOCK_ASSERT(sc);
2893fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
289496f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
289596f2e892SBill Paul 
289696f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2897318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2898318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2899318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2900318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
290196f2e892SBill Paul 				sc->dc_link = 0;
2902318b02fdSBill Paul 				mii_mediachg(mii);
2903318b02fdSBill Paul 			}
2904318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2905318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2906318b02fdSBill Paul 				sc->dc_link = 0;
2907318b02fdSBill Paul 				mii_mediachg(mii);
2908318b02fdSBill Paul 			}
2909d675147eSBill Paul 			if (sc->dc_link == 0)
291096f2e892SBill Paul 				mii_tick(mii);
291196f2e892SBill Paul 		} else {
2912d0d67284SMarius Strobl 			/*
2913d0d67284SMarius Strobl 			 * For NICs which never report DC_RXSTATE_WAIT, we
2914d0d67284SMarius Strobl 			 * have to bite the bullet...
2915d0d67284SMarius Strobl 			 */
2916d0d67284SMarius Strobl 			if ((DC_HAS_BROKEN_RXSTATE(sc) || (CSR_READ_4(sc,
2917d0d67284SMarius Strobl 			    DC_ISR) & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT) &&
2918259b8d84SMartin Blapp 			    sc->dc_cdata.dc_tx_cnt == 0) {
291996f2e892SBill Paul 				mii_tick(mii);
2920042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2921042c8f6eSBill Paul 					sc->dc_link = 0;
292296f2e892SBill Paul 			}
2923259b8d84SMartin Blapp 		}
292496f2e892SBill Paul 	} else
292596f2e892SBill Paul 		mii_tick(mii);
292696f2e892SBill Paul 
292796f2e892SBill Paul 	/*
292896f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
292996f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
293096f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
293196f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
293296f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
293396f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
293496f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
293596f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
293696f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
293796f2e892SBill Paul 	 * a screeching halt for several seconds.
293896f2e892SBill Paul 	 *
293996f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
294096f2e892SBill Paul 	 * any packets until a link has been established. After the
294196f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
294296f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
294396f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
294496f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
294596f2e892SBill Paul 	 */
2946cd62a9cbSJonathan Lemon 	if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE &&
294796f2e892SBill Paul 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
294896f2e892SBill Paul 		sc->dc_link++;
2949cbaf877fSBrian Feldman 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2950c8b27acaSJohn Baldwin 			dc_start_locked(ifp);
295196f2e892SBill Paul 	}
295296f2e892SBill Paul 
2953318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
2954b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
2955318b02fdSBill Paul 	else
2956b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
295796f2e892SBill Paul }
295896f2e892SBill Paul 
2959d467c136SBill Paul /*
2960d467c136SBill Paul  * A transmit underrun has occurred.  Back off the transmit threshold,
2961d467c136SBill Paul  * or switch to store and forward mode if we have to.
2962d467c136SBill Paul  */
2963e3d2833aSAlfred Perlstein static void
29640934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc)
2965d467c136SBill Paul {
2966d467c136SBill Paul 	u_int32_t isr;
2967d467c136SBill Paul 	int i;
2968d467c136SBill Paul 
2969d467c136SBill Paul 	if (DC_IS_DAVICOM(sc))
2970c8b27acaSJohn Baldwin 		dc_init_locked(sc);
2971d467c136SBill Paul 
2972d467c136SBill Paul 	if (DC_IS_INTEL(sc)) {
2973d467c136SBill Paul 		/*
2974d467c136SBill Paul 		 * The real 21143 requires that the transmitter be idle
2975d467c136SBill Paul 		 * in order to change the transmit threshold or store
2976d467c136SBill Paul 		 * and forward state.
2977d467c136SBill Paul 		 */
2978d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
2979d467c136SBill Paul 
2980d467c136SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
2981d467c136SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
2982d467c136SBill Paul 			if (isr & DC_ISR_TX_IDLE)
2983d467c136SBill Paul 				break;
2984d467c136SBill Paul 			DELAY(10);
2985d467c136SBill Paul 		}
2986d467c136SBill Paul 		if (i == DC_TIMEOUT) {
29876b9f5c94SGleb Smirnoff 			device_printf(sc->dc_dev,
2988432120f2SMarius Strobl 			    "%s: failed to force tx to idle state\n",
2989432120f2SMarius Strobl 			    __func__);
2990c8b27acaSJohn Baldwin 			dc_init_locked(sc);
2991d467c136SBill Paul 		}
2992d467c136SBill Paul 	}
2993d467c136SBill Paul 
29946b9f5c94SGleb Smirnoff 	device_printf(sc->dc_dev, "TX underrun -- ");
2995d467c136SBill Paul 	sc->dc_txthresh += DC_TXTHRESH_INC;
2996d467c136SBill Paul 	if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
2997d467c136SBill Paul 		printf("using store and forward mode\n");
2998d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
2999d467c136SBill Paul 	} else {
3000d467c136SBill Paul 		printf("increasing TX threshold\n");
3001d467c136SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
3002d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
3003d467c136SBill Paul 	}
3004d467c136SBill Paul 
3005d467c136SBill Paul 	if (DC_IS_INTEL(sc))
3006d467c136SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
3007d467c136SBill Paul }
3008d467c136SBill Paul 
3009e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3010e4fc250cSLuigi Rizzo static poll_handler_t dc_poll;
3011e4fc250cSLuigi Rizzo 
30121abcdbd1SAttilio Rao static int
3013e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
3014e4fc250cSLuigi Rizzo {
3015e4fc250cSLuigi Rizzo 	struct dc_softc *sc = ifp->if_softc;
30161abcdbd1SAttilio Rao 	int rx_npkts = 0;
3017e4fc250cSLuigi Rizzo 
301840929967SGleb Smirnoff 	DC_LOCK(sc);
301940929967SGleb Smirnoff 
302040929967SGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
302140929967SGleb Smirnoff 		DC_UNLOCK(sc);
30221abcdbd1SAttilio Rao 		return (rx_npkts);
3023e4fc250cSLuigi Rizzo 	}
302440929967SGleb Smirnoff 
3025e4fc250cSLuigi Rizzo 	sc->rxcycles = count;
30261abcdbd1SAttilio Rao 	rx_npkts = dc_rxeof(sc);
3027e4fc250cSLuigi Rizzo 	dc_txeof(sc);
302813f4c340SRobert Watson 	if (!IFQ_IS_EMPTY(&ifp->if_snd) &&
302913f4c340SRobert Watson 	    !(ifp->if_drv_flags & IFF_DRV_OACTIVE))
3030c8b27acaSJohn Baldwin 		dc_start_locked(ifp);
3031e4fc250cSLuigi Rizzo 
3032e4fc250cSLuigi Rizzo 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
3033e4fc250cSLuigi Rizzo 		u_int32_t	status;
3034e4fc250cSLuigi Rizzo 
3035e4fc250cSLuigi Rizzo 		status = CSR_READ_4(sc, DC_ISR);
3036e4fc250cSLuigi Rizzo 		status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF |
3037e4fc250cSLuigi Rizzo 			DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN |
3038e4fc250cSLuigi Rizzo 			DC_ISR_BUS_ERR);
30395120abbfSSam Leffler 		if (!status) {
30405120abbfSSam Leffler 			DC_UNLOCK(sc);
30411abcdbd1SAttilio Rao 			return (rx_npkts);
30425120abbfSSam Leffler 		}
3043e4fc250cSLuigi Rizzo 		/* ack what we have */
3044e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_ISR, status);
3045e4fc250cSLuigi Rizzo 
3046e4fc250cSLuigi Rizzo 		if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) {
3047e4fc250cSLuigi Rizzo 			u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED);
3048e4fc250cSLuigi Rizzo 			ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff);
3049e4fc250cSLuigi Rizzo 
3050e4fc250cSLuigi Rizzo 			if (dc_rx_resync(sc))
3051e4fc250cSLuigi Rizzo 				dc_rxeof(sc);
3052e4fc250cSLuigi Rizzo 		}
3053e4fc250cSLuigi Rizzo 		/* restart transmit unit if necessary */
3054e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt)
3055e4fc250cSLuigi Rizzo 			CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
3056e4fc250cSLuigi Rizzo 
3057e4fc250cSLuigi Rizzo 		if (status & DC_ISR_TX_UNDERRUN)
3058e4fc250cSLuigi Rizzo 			dc_tx_underrun(sc);
3059e4fc250cSLuigi Rizzo 
3060e4fc250cSLuigi Rizzo 		if (status & DC_ISR_BUS_ERR) {
30616b9f5c94SGleb Smirnoff 			if_printf(ifp, "%s: bus error\n", __func__);
3062e4fc250cSLuigi Rizzo 			dc_reset(sc);
3063c8b27acaSJohn Baldwin 			dc_init_locked(sc);
3064e4fc250cSLuigi Rizzo 		}
3065e4fc250cSLuigi Rizzo 	}
30665120abbfSSam Leffler 	DC_UNLOCK(sc);
30671abcdbd1SAttilio Rao 	return (rx_npkts);
3068e4fc250cSLuigi Rizzo }
3069e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */
3070e4fc250cSLuigi Rizzo 
3071e3d2833aSAlfred Perlstein static void
30720934f18aSMaxime Henrion dc_intr(void *arg)
307396f2e892SBill Paul {
307496f2e892SBill Paul 	struct dc_softc *sc;
307596f2e892SBill Paul 	struct ifnet *ifp;
307696f2e892SBill Paul 	u_int32_t status;
307796f2e892SBill Paul 
307896f2e892SBill Paul 	sc = arg;
3079d2a1864bSWarner Losh 
30800934f18aSMaxime Henrion 	if (sc->suspended)
3081e8388e14SMitsuru IWASAKI 		return;
3082e8388e14SMitsuru IWASAKI 
3083d2a1864bSWarner Losh 	if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0)
3084d2a1864bSWarner Losh 		return;
3085d2a1864bSWarner Losh 
3086d1ce9105SBill Paul 	DC_LOCK(sc);
3087fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
3088e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
308940929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
309040929967SGleb Smirnoff 		DC_UNLOCK(sc);
309140929967SGleb Smirnoff 		return;
3092e4fc250cSLuigi Rizzo 	}
30930934f18aSMaxime Henrion #endif
309496f2e892SBill Paul 
3095d88a358cSLuigi Rizzo 	/* Suppress unwanted interrupts */
309696f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
309796f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
309896f2e892SBill Paul 			dc_stop(sc);
3099d1ce9105SBill Paul 		DC_UNLOCK(sc);
310096f2e892SBill Paul 		return;
310196f2e892SBill Paul 	}
310296f2e892SBill Paul 
310396f2e892SBill Paul 	/* Disable interrupts. */
310496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
310596f2e892SBill Paul 
31067ed2454cSGleb Smirnoff 	while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) &&
31077ed2454cSGleb Smirnoff 	    status != 0xFFFFFFFF &&
31085108cc56SGleb Smirnoff 	    (ifp->if_drv_flags & IFF_DRV_RUNNING)) {
310996f2e892SBill Paul 
311096f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
311196f2e892SBill Paul 
311273bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
311373bf949cSBill Paul 			int		curpkts;
311473bf949cSBill Paul 			curpkts = ifp->if_ipackets;
311596f2e892SBill Paul 			dc_rxeof(sc);
311673bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
311773bf949cSBill Paul 				while (dc_rx_resync(sc))
311873bf949cSBill Paul 					dc_rxeof(sc);
311973bf949cSBill Paul 			}
312073bf949cSBill Paul 		}
312196f2e892SBill Paul 
312296f2e892SBill Paul 		if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF))
312396f2e892SBill Paul 			dc_txeof(sc);
312496f2e892SBill Paul 
312596f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
312696f2e892SBill Paul 			dc_txeof(sc);
312796f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
312896f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
312996f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
313096f2e892SBill Paul 			}
313196f2e892SBill Paul 		}
313296f2e892SBill Paul 
3133d467c136SBill Paul 		if (status & DC_ISR_TX_UNDERRUN)
3134d467c136SBill Paul 			dc_tx_underrun(sc);
313596f2e892SBill Paul 
313696f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
313773bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
313873bf949cSBill Paul 			int		curpkts;
313973bf949cSBill Paul 			curpkts = ifp->if_ipackets;
314096f2e892SBill Paul 			dc_rxeof(sc);
314173bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
314273bf949cSBill Paul 				while (dc_rx_resync(sc))
314373bf949cSBill Paul 					dc_rxeof(sc);
314473bf949cSBill Paul 			}
314573bf949cSBill Paul 		}
314696f2e892SBill Paul 
314796f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
314896f2e892SBill Paul 			dc_reset(sc);
3149c8b27acaSJohn Baldwin 			dc_init_locked(sc);
315096f2e892SBill Paul 		}
315196f2e892SBill Paul 	}
315296f2e892SBill Paul 
315396f2e892SBill Paul 	/* Re-enable interrupts. */
315496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
315596f2e892SBill Paul 
3156cbaf877fSBrian Feldman 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3157c8b27acaSJohn Baldwin 		dc_start_locked(ifp);
315896f2e892SBill Paul 
3159d1ce9105SBill Paul 	DC_UNLOCK(sc);
316096f2e892SBill Paul }
316196f2e892SBill Paul 
316296f2e892SBill Paul /*
316396f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
316496f2e892SBill Paul  * pointers to the fragment pointers.
316596f2e892SBill Paul  */
3166e3d2833aSAlfred Perlstein static int
3167a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head)
316896f2e892SBill Paul {
3169ebc284ccSMarius Strobl 	bus_dma_segment_t segs[DC_MAXFRAGS];
3170ebc284ccSMarius Strobl 	struct dc_desc *f;
317196f2e892SBill Paul 	struct mbuf *m;
3172993a741aSMarius Strobl 	int cur, defragged, error, first, frag, i, idx, nseg;
3173cda97c50SMike Silbersack 
3174cda97c50SMike Silbersack 	/*
3175cda97c50SMike Silbersack 	 * If there's no way we can send any packets, return now.
3176cda97c50SMike Silbersack 	 */
317782a67a70SMarius Strobl 	if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt <= DC_TX_LIST_RSVD)
3178cda97c50SMike Silbersack 		return (ENOBUFS);
3179cda97c50SMike Silbersack 
3180993a741aSMarius Strobl 	m = NULL;
3181993a741aSMarius Strobl 	defragged = 0;
3182993a741aSMarius Strobl 	if (sc->dc_flags & DC_TX_COALESCE &&
3183993a741aSMarius Strobl 	    ((*m_head)->m_next != NULL || sc->dc_flags & DC_TX_ALIGN)) {
3184993a741aSMarius Strobl 		m = m_defrag(*m_head, M_DONTWAIT);
3185993a741aSMarius Strobl 		defragged = 1;
3186993a741aSMarius Strobl 	} else {
3187cda97c50SMike Silbersack 		/*
3188993a741aSMarius Strobl 		 * Count the number of frags in this chain to see if we
3189993a741aSMarius Strobl 		 * need to m_collapse.  Since the descriptor list is shared
3190993a741aSMarius Strobl 		 * by all packets, we'll m_collapse long chains so that they
3191cda97c50SMike Silbersack 		 * do not use up the entire list, even if they would fit.
3192cda97c50SMike Silbersack 		 */
3193993a741aSMarius Strobl 		i = 0;
3194a10c0e45SMike Silbersack 		for (m = *m_head; m != NULL; m = m->m_next)
3195993a741aSMarius Strobl 			i++;
3196993a741aSMarius Strobl 		if (i > DC_TX_LIST_CNT / 4 ||
3197993a741aSMarius Strobl 		    DC_TX_LIST_CNT - i + sc->dc_cdata.dc_tx_cnt <=
3198993a741aSMarius Strobl 		    DC_TX_LIST_RSVD) {
3199993a741aSMarius Strobl 			m = m_collapse(*m_head, M_DONTWAIT, DC_MAXFRAGS);
3200993a741aSMarius Strobl 			defragged = 1;
3201993a741aSMarius Strobl 		}
3202993a741aSMarius Strobl 	}
3203993a741aSMarius Strobl 	if (defragged != 0) {
320482a67a70SMarius Strobl 		if (m == NULL) {
320582a67a70SMarius Strobl 			m_freem(*m_head);
320682a67a70SMarius Strobl 			*m_head = NULL;
3207cda97c50SMike Silbersack 			return (ENOBUFS);
320882a67a70SMarius Strobl 		}
3209a10c0e45SMike Silbersack 		*m_head = m;
3210cda97c50SMike Silbersack 	}
3211993a741aSMarius Strobl 
321256e5e7aeSMaxime Henrion 	idx = sc->dc_cdata.dc_tx_prod;
3213ebc284ccSMarius Strobl 	error = bus_dmamap_load_mbuf_sg(sc->dc_mtag,
3214ebc284ccSMarius Strobl 	    sc->dc_cdata.dc_tx_map[idx], *m_head, segs, &nseg, 0);
3215ebc284ccSMarius Strobl 	if (error == EFBIG) {
3216993a741aSMarius Strobl 		if (defragged != 0 || (m = m_collapse(*m_head, M_DONTWAIT,
3217993a741aSMarius Strobl 		    DC_MAXFRAGS)) == NULL) {
3218ebc284ccSMarius Strobl 			m_freem(*m_head);
321982a67a70SMarius Strobl 			*m_head = NULL;
3220993a741aSMarius Strobl 			return (defragged != 0 ? error : ENOBUFS);
322182a67a70SMarius Strobl 		}
3222ebc284ccSMarius Strobl 		*m_head = m;
3223ebc284ccSMarius Strobl 		error = bus_dmamap_load_mbuf_sg(sc->dc_mtag,
3224ebc284ccSMarius Strobl 		    sc->dc_cdata.dc_tx_map[idx], *m_head, segs, &nseg, 0);
3225ebc284ccSMarius Strobl 		if (error != 0) {
3226ebc284ccSMarius Strobl 			m_freem(*m_head);
3227ebc284ccSMarius Strobl 			*m_head = NULL;
3228ebc284ccSMarius Strobl 			return (error);
322982a67a70SMarius Strobl 		}
3230ebc284ccSMarius Strobl 	} else if (error != 0)
3231ebc284ccSMarius Strobl 		return (error);
3232ebc284ccSMarius Strobl 	KASSERT(nseg <= DC_MAXFRAGS,
3233ebc284ccSMarius Strobl 	    ("%s: wrong number of segments (%d)", __func__, nseg));
3234ebc284ccSMarius Strobl 	if (nseg == 0) {
3235ebc284ccSMarius Strobl 		m_freem(*m_head);
3236ebc284ccSMarius Strobl 		*m_head = NULL;
3237ebc284ccSMarius Strobl 		return (EIO);
3238ebc284ccSMarius Strobl 	}
3239ebc284ccSMarius Strobl 
3240ebc284ccSMarius Strobl 	first = cur = frag = sc->dc_cdata.dc_tx_prod;
3241ebc284ccSMarius Strobl 	for (i = 0; i < nseg; i++) {
3242ebc284ccSMarius Strobl 		if ((sc->dc_flags & DC_TX_ADMTEK_WAR) &&
3243ebc284ccSMarius Strobl 		    (frag == (DC_TX_LIST_CNT - 1)) &&
3244ebc284ccSMarius Strobl 		    (first != sc->dc_cdata.dc_tx_first)) {
3245ebc284ccSMarius Strobl 			bus_dmamap_unload(sc->dc_mtag,
3246ebc284ccSMarius Strobl 			    sc->dc_cdata.dc_tx_map[first]);
3247ebc284ccSMarius Strobl 			m_freem(*m_head);
3248ebc284ccSMarius Strobl 			*m_head = NULL;
3249ebc284ccSMarius Strobl 			return (ENOBUFS);
3250ebc284ccSMarius Strobl 		}
3251ebc284ccSMarius Strobl 
3252ebc284ccSMarius Strobl 		f = &sc->dc_ldata->dc_tx_list[frag];
3253ebc284ccSMarius Strobl 		f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len);
3254ebc284ccSMarius Strobl 		if (i == 0) {
3255ebc284ccSMarius Strobl 			f->dc_status = 0;
3256ebc284ccSMarius Strobl 			f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG);
3257ebc284ccSMarius Strobl 		} else
3258ebc284ccSMarius Strobl 			f->dc_status = htole32(DC_TXSTAT_OWN);
3259ebc284ccSMarius Strobl 		f->dc_data = htole32(segs[i].ds_addr);
3260ebc284ccSMarius Strobl 		cur = frag;
3261ebc284ccSMarius Strobl 		DC_INC(frag, DC_TX_LIST_CNT);
3262ebc284ccSMarius Strobl 	}
3263ebc284ccSMarius Strobl 
3264ebc284ccSMarius Strobl 	sc->dc_cdata.dc_tx_prod = frag;
3265ebc284ccSMarius Strobl 	sc->dc_cdata.dc_tx_cnt += nseg;
3266ebc284ccSMarius Strobl 	sc->dc_cdata.dc_tx_chain[cur] = *m_head;
3267ebc284ccSMarius Strobl 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG);
3268ebc284ccSMarius Strobl 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
3269ebc284ccSMarius Strobl 		sc->dc_ldata->dc_tx_list[first].dc_ctl |=
3270ebc284ccSMarius Strobl 		    htole32(DC_TXCTL_FINT);
3271ebc284ccSMarius Strobl 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
3272ebc284ccSMarius Strobl 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT);
3273ebc284ccSMarius Strobl 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
3274ebc284ccSMarius Strobl 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT);
3275ebc284ccSMarius Strobl 	sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN);
3276ebc284ccSMarius Strobl 
327756e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx],
327856e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE);
327956e5e7aeSMaxime Henrion 	bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap,
328056e5e7aeSMaxime Henrion 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
328196f2e892SBill Paul 	return (0);
328296f2e892SBill Paul }
328396f2e892SBill Paul 
3284e3d2833aSAlfred Perlstein static void
32850934f18aSMaxime Henrion dc_start(struct ifnet *ifp)
328696f2e892SBill Paul {
328796f2e892SBill Paul 	struct dc_softc *sc;
3288c8b27acaSJohn Baldwin 
3289c8b27acaSJohn Baldwin 	sc = ifp->if_softc;
3290c8b27acaSJohn Baldwin 	DC_LOCK(sc);
3291c8b27acaSJohn Baldwin 	dc_start_locked(ifp);
3292c8b27acaSJohn Baldwin 	DC_UNLOCK(sc);
3293c8b27acaSJohn Baldwin }
3294c8b27acaSJohn Baldwin 
3295ebc284ccSMarius Strobl /*
3296ebc284ccSMarius Strobl  * Main transmit routine
3297ebc284ccSMarius Strobl  * To avoid having to do mbuf copies, we put pointers to the mbuf data
3298ebc284ccSMarius Strobl  * regions directly in the transmit lists.  We also save a copy of the
3299ebc284ccSMarius Strobl  * pointers since the transmit list fragment pointers are physical
3300ebc284ccSMarius Strobl  * addresses.
3301ebc284ccSMarius Strobl  */
3302c8b27acaSJohn Baldwin static void
3303c8b27acaSJohn Baldwin dc_start_locked(struct ifnet *ifp)
3304c8b27acaSJohn Baldwin {
3305c8b27acaSJohn Baldwin 	struct dc_softc *sc;
330682a67a70SMarius Strobl 	struct mbuf *m_head = NULL;
3307cbaf877fSBrian Feldman 	unsigned int queued = 0;
330896f2e892SBill Paul 	int idx;
330996f2e892SBill Paul 
331096f2e892SBill Paul 	sc = ifp->if_softc;
331196f2e892SBill Paul 
3312c8b27acaSJohn Baldwin 	DC_LOCK_ASSERT(sc);
331396f2e892SBill Paul 
3314c8b27acaSJohn Baldwin 	if (!sc->dc_link && ifp->if_snd.ifq_len < 10)
331596f2e892SBill Paul 		return;
3316d1ce9105SBill Paul 
3317c8b27acaSJohn Baldwin 	if (ifp->if_drv_flags & IFF_DRV_OACTIVE)
3318d1ce9105SBill Paul 		return;
331996f2e892SBill Paul 
332056e5e7aeSMaxime Henrion 	idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod;
332196f2e892SBill Paul 
332296f2e892SBill Paul 	while (sc->dc_cdata.dc_tx_chain[idx] == NULL) {
3323cbaf877fSBrian Feldman 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
332496f2e892SBill Paul 		if (m_head == NULL)
332596f2e892SBill Paul 			break;
332696f2e892SBill Paul 
3327a10c0e45SMike Silbersack 		if (dc_encap(sc, &m_head)) {
332882a67a70SMarius Strobl 			if (m_head == NULL)
332982a67a70SMarius Strobl 				break;
3330cbaf877fSBrian Feldman 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
333113f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
333296f2e892SBill Paul 			break;
333396f2e892SBill Paul 		}
333456e5e7aeSMaxime Henrion 		idx = sc->dc_cdata.dc_tx_prod;
333596f2e892SBill Paul 
3336cbaf877fSBrian Feldman 		queued++;
333796f2e892SBill Paul 		/*
333896f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
333996f2e892SBill Paul 		 * to him.
334096f2e892SBill Paul 		 */
33419ef8b520SSam Leffler 		BPF_MTAP(ifp, m_head);
33425c1cfac4SBill Paul 
33435c1cfac4SBill Paul 		if (sc->dc_flags & DC_TX_ONE) {
334413f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
33455c1cfac4SBill Paul 			break;
33465c1cfac4SBill Paul 		}
334796f2e892SBill Paul 	}
334896f2e892SBill Paul 
3349cbaf877fSBrian Feldman 	if (queued > 0) {
335096f2e892SBill Paul 		/* Transmit */
335196f2e892SBill Paul 		if (!(sc->dc_flags & DC_TX_POLL))
335296f2e892SBill Paul 			CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
335396f2e892SBill Paul 
335496f2e892SBill Paul 		/*
335596f2e892SBill Paul 		 * Set a timeout in case the chip goes out to lunch.
335696f2e892SBill Paul 		 */
3357b1d16143SMarius Strobl 		sc->dc_wdog_timer = 5;
3358cbaf877fSBrian Feldman 	}
335996f2e892SBill Paul }
336096f2e892SBill Paul 
3361e3d2833aSAlfred Perlstein static void
33620934f18aSMaxime Henrion dc_init(void *xsc)
336396f2e892SBill Paul {
336496f2e892SBill Paul 	struct dc_softc *sc = xsc;
3365c8b27acaSJohn Baldwin 
3366c8b27acaSJohn Baldwin 	DC_LOCK(sc);
3367c8b27acaSJohn Baldwin 	dc_init_locked(sc);
3368c8b27acaSJohn Baldwin 	DC_UNLOCK(sc);
3369c8b27acaSJohn Baldwin }
3370c8b27acaSJohn Baldwin 
3371c8b27acaSJohn Baldwin static void
3372c8b27acaSJohn Baldwin dc_init_locked(struct dc_softc *sc)
3373c8b27acaSJohn Baldwin {
3374fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->dc_ifp;
337596f2e892SBill Paul 	struct mii_data *mii;
337696f2e892SBill Paul 
3377c8b27acaSJohn Baldwin 	DC_LOCK_ASSERT(sc);
337896f2e892SBill Paul 
337996f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
338096f2e892SBill Paul 
338196f2e892SBill Paul 	/*
338296f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
338396f2e892SBill Paul 	 */
338496f2e892SBill Paul 	dc_stop(sc);
338596f2e892SBill Paul 	dc_reset(sc);
338696f2e892SBill Paul 
338796f2e892SBill Paul 	/*
338896f2e892SBill Paul 	 * Set cache alignment and burst length.
338996f2e892SBill Paul 	 */
339088d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
339196f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
339296f2e892SBill Paul 	else
339396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE);
3394935fe010SLuigi Rizzo 	/*
3395935fe010SLuigi Rizzo 	 * Evenly share the bus between receive and transmit process.
3396935fe010SLuigi Rizzo 	 */
3397935fe010SLuigi Rizzo 	if (DC_IS_INTEL(sc))
3398935fe010SLuigi Rizzo 		DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION);
339996f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
340096f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
340196f2e892SBill Paul 	} else {
340296f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
340396f2e892SBill Paul 	}
340496f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
340596f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
340696f2e892SBill Paul 	switch(sc->dc_cachesize) {
340796f2e892SBill Paul 	case 32:
340896f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
340996f2e892SBill Paul 		break;
341096f2e892SBill Paul 	case 16:
341196f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
341296f2e892SBill Paul 		break;
341396f2e892SBill Paul 	case 8:
341496f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
341596f2e892SBill Paul 		break;
341696f2e892SBill Paul 	case 0:
341796f2e892SBill Paul 	default:
341896f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
341996f2e892SBill Paul 		break;
342096f2e892SBill Paul 	}
342196f2e892SBill Paul 
342296f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
342396f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
342496f2e892SBill Paul 	else {
3425d467c136SBill Paul 		if (sc->dc_txthresh > DC_TXTHRESH_MAX) {
342696f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
342796f2e892SBill Paul 		} else {
342896f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
342996f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
343096f2e892SBill Paul 		}
343196f2e892SBill Paul 	}
343296f2e892SBill Paul 
343396f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
343496f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
343596f2e892SBill Paul 
343696f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
343796f2e892SBill Paul 		/*
343896f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
343996f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
344096f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
344196f2e892SBill Paul 		 * document the meaning of these bits so there's no way
344296f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
344396f2e892SBill Paul 		 * number all its own; the rest all use a different one.
344496f2e892SBill Paul 		 */
344596f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
344696f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
344796f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
344896f2e892SBill Paul 		else
344996f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
345096f2e892SBill Paul 	}
345196f2e892SBill Paul 
3452feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
3453feb78939SJonathan Chen 		/*
3454feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
3455feb78939SJonathan Chen 		 * can talk to the MII.
3456feb78939SJonathan Chen 		 */
3457feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
3458feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3459feb78939SJonathan Chen 		DELAY(10);
3460feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
3461feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3462feb78939SJonathan Chen 		DELAY(10);
3463feb78939SJonathan Chen 	}
3464feb78939SJonathan Chen 
346596f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
3466d467c136SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN);
346796f2e892SBill Paul 
346896f2e892SBill Paul 	/* Init circular RX list. */
346996f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
34706b9f5c94SGleb Smirnoff 		device_printf(sc->dc_dev,
347122f6205dSJohn Baldwin 		    "initialization failed: no memory for rx buffers\n");
347296f2e892SBill Paul 		dc_stop(sc);
347396f2e892SBill Paul 		return;
347496f2e892SBill Paul 	}
347596f2e892SBill Paul 
347696f2e892SBill Paul 	/*
347756e5e7aeSMaxime Henrion 	 * Init TX descriptors.
347896f2e892SBill Paul 	 */
347996f2e892SBill Paul 	dc_list_tx_init(sc);
348096f2e892SBill Paul 
348196f2e892SBill Paul 	/*
348296f2e892SBill Paul 	 * Load the address of the RX list.
348396f2e892SBill Paul 	 */
348456e5e7aeSMaxime Henrion 	CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0));
348556e5e7aeSMaxime Henrion 	CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0));
348696f2e892SBill Paul 
348796f2e892SBill Paul 	/*
348896f2e892SBill Paul 	 * Enable interrupts.
348996f2e892SBill Paul 	 */
3490e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING
3491e4fc250cSLuigi Rizzo 	/*
3492e4fc250cSLuigi Rizzo 	 * ... but only if we are not polling, and make sure they are off in
3493e4fc250cSLuigi Rizzo 	 * the case of polling. Some cards (e.g. fxp) turn interrupts on
3494e4fc250cSLuigi Rizzo 	 * after a reset.
3495e4fc250cSLuigi Rizzo 	 */
349640929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
3497e4fc250cSLuigi Rizzo 		CSR_WRITE_4(sc, DC_IMR, 0x00000000);
3498e4fc250cSLuigi Rizzo 	else
3499e4fc250cSLuigi Rizzo #endif
350096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
350196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
350296f2e892SBill Paul 
350396f2e892SBill Paul 	/* Enable transmitter. */
350496f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
350596f2e892SBill Paul 
350696f2e892SBill Paul 	/*
3507918434c8SBill Paul 	 * If this is an Intel 21143 and we're not using the
3508918434c8SBill Paul 	 * MII port, program the LED control pins so we get
3509918434c8SBill Paul 	 * link and activity indications.
3510918434c8SBill Paul 	 */
351178999dd1SBill Paul 	if (sc->dc_flags & DC_TULIP_LEDS) {
3512918434c8SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG,
3513918434c8SBill Paul 		    DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY);
351478999dd1SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
3515918434c8SBill Paul 	}
3516918434c8SBill Paul 
3517918434c8SBill Paul 	/*
351896f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
351996f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
352096f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
352196f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
352296f2e892SBill Paul 	 */
352396f2e892SBill Paul 	dc_setfilt(sc);
352496f2e892SBill Paul 
352596f2e892SBill Paul 	/* Enable receiver. */
352696f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
352796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
352896f2e892SBill Paul 
352996f2e892SBill Paul 	mii_mediachg(mii);
353096f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
353196f2e892SBill Paul 
353213f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
353313f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
353496f2e892SBill Paul 
3535857fd445SBill Paul 	/* Don't start the ticker if this is a homePNA link. */
353645521525SPoul-Henning Kamp 	if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1)
3537857fd445SBill Paul 		sc->dc_link = 1;
3538857fd445SBill Paul 	else {
3539318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY)
3540b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
3541318b02fdSBill Paul 		else
3542b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
3543857fd445SBill Paul 	}
3544b1d16143SMarius Strobl 
3545b1d16143SMarius Strobl 	sc->dc_wdog_timer = 0;
3546b1d16143SMarius Strobl 	callout_reset(&sc->dc_wdog_ch, hz, dc_watchdog, sc);
354796f2e892SBill Paul }
354896f2e892SBill Paul 
354996f2e892SBill Paul /*
355096f2e892SBill Paul  * Set media options.
355196f2e892SBill Paul  */
3552e3d2833aSAlfred Perlstein static int
35530934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp)
355496f2e892SBill Paul {
355596f2e892SBill Paul 	struct dc_softc *sc;
355696f2e892SBill Paul 	struct mii_data *mii;
3557f43d9309SBill Paul 	struct ifmedia *ifm;
355896f2e892SBill Paul 
355996f2e892SBill Paul 	sc = ifp->if_softc;
356096f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
3561c8b27acaSJohn Baldwin 	DC_LOCK(sc);
356296f2e892SBill Paul 	mii_mediachg(mii);
3563f43d9309SBill Paul 	ifm = &mii->mii_media;
3564f43d9309SBill Paul 
3565f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
356645521525SPoul-Henning Kamp 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1)
3567f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
3568f43d9309SBill Paul 	else
356996f2e892SBill Paul 		sc->dc_link = 0;
3570c8b27acaSJohn Baldwin 	DC_UNLOCK(sc);
357196f2e892SBill Paul 
357296f2e892SBill Paul 	return (0);
357396f2e892SBill Paul }
357496f2e892SBill Paul 
357596f2e892SBill Paul /*
357696f2e892SBill Paul  * Report current media status.
357796f2e892SBill Paul  */
3578e3d2833aSAlfred Perlstein static void
35790934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
358096f2e892SBill Paul {
358196f2e892SBill Paul 	struct dc_softc *sc;
358296f2e892SBill Paul 	struct mii_data *mii;
3583f43d9309SBill Paul 	struct ifmedia *ifm;
358496f2e892SBill Paul 
358596f2e892SBill Paul 	sc = ifp->if_softc;
358696f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
3587c8b27acaSJohn Baldwin 	DC_LOCK(sc);
358896f2e892SBill Paul 	mii_pollstat(mii);
3589f43d9309SBill Paul 	ifm = &mii->mii_media;
3590f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
359145521525SPoul-Henning Kamp 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) {
3592f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
3593f43d9309SBill Paul 			ifmr->ifm_status = 0;
3594432120f2SMarius Strobl 			DC_UNLOCK(sc);
3595f43d9309SBill Paul 			return;
3596f43d9309SBill Paul 		}
3597f43d9309SBill Paul 	}
359896f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
359996f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
3600c8b27acaSJohn Baldwin 	DC_UNLOCK(sc);
360196f2e892SBill Paul }
360296f2e892SBill Paul 
3603e3d2833aSAlfred Perlstein static int
36040934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
360596f2e892SBill Paul {
360696f2e892SBill Paul 	struct dc_softc *sc = ifp->if_softc;
360796f2e892SBill Paul 	struct ifreq *ifr = (struct ifreq *)data;
360896f2e892SBill Paul 	struct mii_data *mii;
3609d1ce9105SBill Paul 	int error = 0;
361096f2e892SBill Paul 
361196f2e892SBill Paul 	switch (command) {
361296f2e892SBill Paul 	case SIOCSIFFLAGS:
3613c8b27acaSJohn Baldwin 		DC_LOCK(sc);
361496f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
36155d6dfbbbSLuigi Rizzo 			int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) &
36165d6dfbbbSLuigi Rizzo 				(IFF_PROMISC | IFF_ALLMULTI);
36175d6dfbbbSLuigi Rizzo 
361813f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
36195d6dfbbbSLuigi Rizzo 				if (need_setfilt)
362096f2e892SBill Paul 					dc_setfilt(sc);
36215d6dfbbbSLuigi Rizzo 			} else {
362296f2e892SBill Paul 				sc->dc_txthresh = 0;
3623c8b27acaSJohn Baldwin 				dc_init_locked(sc);
362496f2e892SBill Paul 			}
362596f2e892SBill Paul 		} else {
362613f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING)
362796f2e892SBill Paul 				dc_stop(sc);
362896f2e892SBill Paul 		}
362996f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
3630c8b27acaSJohn Baldwin 		DC_UNLOCK(sc);
363196f2e892SBill Paul 		error = 0;
363296f2e892SBill Paul 		break;
363396f2e892SBill Paul 	case SIOCADDMULTI:
363496f2e892SBill Paul 	case SIOCDELMULTI:
3635c8b27acaSJohn Baldwin 		DC_LOCK(sc);
363696f2e892SBill Paul 		dc_setfilt(sc);
3637c8b27acaSJohn Baldwin 		DC_UNLOCK(sc);
363896f2e892SBill Paul 		error = 0;
363996f2e892SBill Paul 		break;
364096f2e892SBill Paul 	case SIOCGIFMEDIA:
364196f2e892SBill Paul 	case SIOCSIFMEDIA:
364296f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
364396f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
364496f2e892SBill Paul 		break;
3645e695984eSRuslan Ermilov 	case SIOCSIFCAP:
364640929967SGleb Smirnoff #ifdef DEVICE_POLLING
364740929967SGleb Smirnoff 		if (ifr->ifr_reqcap & IFCAP_POLLING &&
364840929967SGleb Smirnoff 		    !(ifp->if_capenable & IFCAP_POLLING)) {
364940929967SGleb Smirnoff 			error = ether_poll_register(dc_poll, ifp);
365040929967SGleb Smirnoff 			if (error)
365140929967SGleb Smirnoff 				return(error);
3652c8b27acaSJohn Baldwin 			DC_LOCK(sc);
365340929967SGleb Smirnoff 			/* Disable interrupts */
365440929967SGleb Smirnoff 			CSR_WRITE_4(sc, DC_IMR, 0x00000000);
365540929967SGleb Smirnoff 			ifp->if_capenable |= IFCAP_POLLING;
3656c8b27acaSJohn Baldwin 			DC_UNLOCK(sc);
365740929967SGleb Smirnoff 			return (error);
365840929967SGleb Smirnoff 		}
365940929967SGleb Smirnoff 		if (!(ifr->ifr_reqcap & IFCAP_POLLING) &&
366040929967SGleb Smirnoff 		    ifp->if_capenable & IFCAP_POLLING) {
366140929967SGleb Smirnoff 			error = ether_poll_deregister(ifp);
366240929967SGleb Smirnoff 			/* Enable interrupts. */
366340929967SGleb Smirnoff 			DC_LOCK(sc);
366440929967SGleb Smirnoff 			CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
366540929967SGleb Smirnoff 			ifp->if_capenable &= ~IFCAP_POLLING;
366640929967SGleb Smirnoff 			DC_UNLOCK(sc);
366740929967SGleb Smirnoff 			return (error);
366840929967SGleb Smirnoff 		}
366940929967SGleb Smirnoff #endif /* DEVICE_POLLING */
3670e695984eSRuslan Ermilov 		break;
367196f2e892SBill Paul 	default:
36729ef8b520SSam Leffler 		error = ether_ioctl(ifp, command, data);
367396f2e892SBill Paul 		break;
367496f2e892SBill Paul 	}
367596f2e892SBill Paul 
367696f2e892SBill Paul 	return (error);
367796f2e892SBill Paul }
367896f2e892SBill Paul 
3679e3d2833aSAlfred Perlstein static void
3680b1d16143SMarius Strobl dc_watchdog(void *xsc)
368196f2e892SBill Paul {
3682b1d16143SMarius Strobl 	struct dc_softc *sc = xsc;
3683b1d16143SMarius Strobl 	struct ifnet *ifp;
368496f2e892SBill Paul 
3685b1d16143SMarius Strobl 	DC_LOCK_ASSERT(sc);
368696f2e892SBill Paul 
3687b1d16143SMarius Strobl 	if (sc->dc_wdog_timer == 0 || --sc->dc_wdog_timer != 0) {
3688b1d16143SMarius Strobl 		callout_reset(&sc->dc_wdog_ch, hz, dc_watchdog, sc);
3689b1d16143SMarius Strobl 		return;
3690b1d16143SMarius Strobl 	}
3691d1ce9105SBill Paul 
3692b1d16143SMarius Strobl 	ifp = sc->dc_ifp;
369396f2e892SBill Paul 	ifp->if_oerrors++;
3694b1d16143SMarius Strobl 	device_printf(sc->dc_dev, "watchdog timeout\n");
369596f2e892SBill Paul 
369696f2e892SBill Paul 	dc_stop(sc);
369796f2e892SBill Paul 	dc_reset(sc);
3698c8b27acaSJohn Baldwin 	dc_init_locked(sc);
369996f2e892SBill Paul 
3700cbaf877fSBrian Feldman 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3701c8b27acaSJohn Baldwin 		dc_start_locked(ifp);
370296f2e892SBill Paul }
370396f2e892SBill Paul 
370496f2e892SBill Paul /*
370596f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
370696f2e892SBill Paul  * RX and TX lists.
370796f2e892SBill Paul  */
3708e3d2833aSAlfred Perlstein static void
37090934f18aSMaxime Henrion dc_stop(struct dc_softc *sc)
371096f2e892SBill Paul {
371196f2e892SBill Paul 	struct ifnet *ifp;
3712b3811c95SMaxime Henrion 	struct dc_list_data *ld;
3713b3811c95SMaxime Henrion 	struct dc_chain_data *cd;
3714b3811c95SMaxime Henrion 	int i;
3715af4358c7SMaxime Henrion 	u_int32_t ctl;
371696f2e892SBill Paul 
3717c8b27acaSJohn Baldwin 	DC_LOCK_ASSERT(sc);
3718d1ce9105SBill Paul 
3719fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
3720b3811c95SMaxime Henrion 	ld = sc->dc_ldata;
3721b3811c95SMaxime Henrion 	cd = &sc->dc_cdata;
372296f2e892SBill Paul 
3723b50c6312SJonathan Lemon 	callout_stop(&sc->dc_stat_ch);
3724b1d16143SMarius Strobl 	callout_stop(&sc->dc_wdog_ch);
3725b1d16143SMarius Strobl 	sc->dc_wdog_timer = 0;
372696f2e892SBill Paul 
372713f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
37283b3ec200SPeter Wemm 
372996f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON));
373096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
373196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
373296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
373396f2e892SBill Paul 	sc->dc_link = 0;
373496f2e892SBill Paul 
373596f2e892SBill Paul 	/*
373696f2e892SBill Paul 	 * Free data in the RX lists.
373796f2e892SBill Paul 	 */
373896f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
3739b3811c95SMaxime Henrion 		if (cd->dc_rx_chain[i] != NULL) {
374056e5e7aeSMaxime Henrion 			m_freem(cd->dc_rx_chain[i]);
374156e5e7aeSMaxime Henrion 			cd->dc_rx_chain[i] = NULL;
374296f2e892SBill Paul 		}
374396f2e892SBill Paul 	}
3744b3811c95SMaxime Henrion 	bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list));
374596f2e892SBill Paul 
374696f2e892SBill Paul 	/*
374796f2e892SBill Paul 	 * Free the TX list buffers.
374896f2e892SBill Paul 	 */
374996f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
3750b3811c95SMaxime Henrion 		if (cd->dc_tx_chain[i] != NULL) {
3751af4358c7SMaxime Henrion 			ctl = le32toh(ld->dc_tx_list[i].dc_ctl);
3752af4358c7SMaxime Henrion 			if ((ctl & DC_TXCTL_SETUP) ||
37534ff4a9beSDon Lewis 			    !(ctl & DC_TXCTL_LASTFRAG)) {
3754b3811c95SMaxime Henrion 				cd->dc_tx_chain[i] = NULL;
375596f2e892SBill Paul 				continue;
375696f2e892SBill Paul 			}
375756e5e7aeSMaxime Henrion 			bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]);
375856e5e7aeSMaxime Henrion 			m_freem(cd->dc_tx_chain[i]);
3759b3811c95SMaxime Henrion 			cd->dc_tx_chain[i] = NULL;
376096f2e892SBill Paul 		}
376196f2e892SBill Paul 	}
3762b3811c95SMaxime Henrion 	bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list));
376396f2e892SBill Paul }
376496f2e892SBill Paul 
376596f2e892SBill Paul /*
3766e8388e14SMitsuru IWASAKI  * Device suspend routine.  Stop the interface and save some PCI
3767e8388e14SMitsuru IWASAKI  * settings in case the BIOS doesn't restore them properly on
3768e8388e14SMitsuru IWASAKI  * resume.
3769e8388e14SMitsuru IWASAKI  */
3770e3d2833aSAlfred Perlstein static int
37710934f18aSMaxime Henrion dc_suspend(device_t dev)
3772e8388e14SMitsuru IWASAKI {
3773e8388e14SMitsuru IWASAKI 	struct dc_softc *sc;
3774e8388e14SMitsuru IWASAKI 
3775e8388e14SMitsuru IWASAKI 	sc = device_get_softc(dev);
3776c8b27acaSJohn Baldwin 	DC_LOCK(sc);
3777e8388e14SMitsuru IWASAKI 	dc_stop(sc);
3778e8388e14SMitsuru IWASAKI 	sc->suspended = 1;
3779c8b27acaSJohn Baldwin 	DC_UNLOCK(sc);
3780e8388e14SMitsuru IWASAKI 
3781e8388e14SMitsuru IWASAKI 	return (0);
3782e8388e14SMitsuru IWASAKI }
3783e8388e14SMitsuru IWASAKI 
3784e8388e14SMitsuru IWASAKI /*
3785e8388e14SMitsuru IWASAKI  * Device resume routine.  Restore some PCI settings in case the BIOS
3786e8388e14SMitsuru IWASAKI  * doesn't, re-enable busmastering, and restart the interface if
3787e8388e14SMitsuru IWASAKI  * appropriate.
3788e8388e14SMitsuru IWASAKI  */
3789e3d2833aSAlfred Perlstein static int
37900934f18aSMaxime Henrion dc_resume(device_t dev)
3791e8388e14SMitsuru IWASAKI {
3792e8388e14SMitsuru IWASAKI 	struct dc_softc *sc;
3793e8388e14SMitsuru IWASAKI 	struct ifnet *ifp;
3794e8388e14SMitsuru IWASAKI 
3795e8388e14SMitsuru IWASAKI 	sc = device_get_softc(dev);
3796fc74a9f9SBrooks Davis 	ifp = sc->dc_ifp;
3797e8388e14SMitsuru IWASAKI 
3798e8388e14SMitsuru IWASAKI 	/* reinitialize interface if necessary */
3799c8b27acaSJohn Baldwin 	DC_LOCK(sc);
3800e8388e14SMitsuru IWASAKI 	if (ifp->if_flags & IFF_UP)
3801c8b27acaSJohn Baldwin 		dc_init_locked(sc);
3802e8388e14SMitsuru IWASAKI 
3803e8388e14SMitsuru IWASAKI 	sc->suspended = 0;
3804c8b27acaSJohn Baldwin 	DC_UNLOCK(sc);
3805e8388e14SMitsuru IWASAKI 
3806e8388e14SMitsuru IWASAKI 	return (0);
3807e8388e14SMitsuru IWASAKI }
3808e8388e14SMitsuru IWASAKI 
3809e8388e14SMitsuru IWASAKI /*
381096f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
381196f2e892SBill Paul  * get confused by errant DMAs when rebooting.
381296f2e892SBill Paul  */
38136a087a87SPyun YongHyeon static int
38140934f18aSMaxime Henrion dc_shutdown(device_t dev)
381596f2e892SBill Paul {
381696f2e892SBill Paul 	struct dc_softc *sc;
381796f2e892SBill Paul 
381896f2e892SBill Paul 	sc = device_get_softc(dev);
381996f2e892SBill Paul 
3820c8b27acaSJohn Baldwin 	DC_LOCK(sc);
382196f2e892SBill Paul 	dc_stop(sc);
3822c8b27acaSJohn Baldwin 	DC_UNLOCK(sc);
38236a087a87SPyun YongHyeon 
38246a087a87SPyun YongHyeon 	return (0);
382596f2e892SBill Paul }
3826*39d76ed6SPyun YongHyeon 
3827*39d76ed6SPyun YongHyeon static int
3828*39d76ed6SPyun YongHyeon dc_check_multiport(struct dc_softc *sc)
3829*39d76ed6SPyun YongHyeon {
3830*39d76ed6SPyun YongHyeon 	struct dc_softc *dsc;
3831*39d76ed6SPyun YongHyeon 	devclass_t dc;
3832*39d76ed6SPyun YongHyeon 	device_t child;
3833*39d76ed6SPyun YongHyeon 	uint8_t *eaddr;
3834*39d76ed6SPyun YongHyeon 	int unit;
3835*39d76ed6SPyun YongHyeon 
3836*39d76ed6SPyun YongHyeon 	dc = devclass_find("dc");
3837*39d76ed6SPyun YongHyeon 	for (unit = 0; unit < devclass_get_maxunit(dc); unit++) {
3838*39d76ed6SPyun YongHyeon 		child = devclass_get_device(dc, unit);
3839*39d76ed6SPyun YongHyeon 		if (child == NULL)
3840*39d76ed6SPyun YongHyeon 			continue;
3841*39d76ed6SPyun YongHyeon 		if (child == sc->dc_dev)
3842*39d76ed6SPyun YongHyeon 			continue;
3843*39d76ed6SPyun YongHyeon 		if (device_get_parent(child) != device_get_parent(sc->dc_dev))
3844*39d76ed6SPyun YongHyeon 			continue;
3845*39d76ed6SPyun YongHyeon 		if (unit > device_get_unit(sc->dc_dev))
3846*39d76ed6SPyun YongHyeon 			continue;
3847*39d76ed6SPyun YongHyeon 		dsc = device_get_softc(child);
3848*39d76ed6SPyun YongHyeon 		device_printf(sc->dc_dev, "Using station address of %s as base",
3849*39d76ed6SPyun YongHyeon 		    device_get_nameunit(child));
3850*39d76ed6SPyun YongHyeon 		bcopy(dsc->dc_eaddr, sc->dc_eaddr, ETHER_ADDR_LEN);
3851*39d76ed6SPyun YongHyeon 		eaddr = (uint8_t *)sc->dc_eaddr;
3852*39d76ed6SPyun YongHyeon 		eaddr[5]++;
3853*39d76ed6SPyun YongHyeon 		return (0);
3854*39d76ed6SPyun YongHyeon 	}
3855*39d76ed6SPyun YongHyeon 	return (ENOENT);
3856*39d76ed6SPyun YongHyeon }
3857