196f2e892SBill Paul /* 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul */ 3296f2e892SBill Paul 3396f2e892SBill Paul /* 3496f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3596f2e892SBill Paul * series chips and several workalikes including the following: 3696f2e892SBill Paul * 37ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 3896f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 3996f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4096f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4196f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4296f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4396f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 444c16d09eSWarner Losh * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek AN985 4588d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 469ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 47feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 481d5e5310SBill Paul * Abocom FE2500 491af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 507eac366bSMartin Blapp * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com) 5196f2e892SBill Paul * 5296f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5396f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5496f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5596f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5696f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 5796f2e892SBill Paul * instead of 512. 5896f2e892SBill Paul * 5996f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6096f2e892SBill Paul * Electrical Engineering Department 6196f2e892SBill Paul * Columbia University, New York City 6296f2e892SBill Paul */ 6396f2e892SBill Paul 6496f2e892SBill Paul /* 6596f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6696f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6796f2e892SBill Paul * three kinds of media attachments: 6896f2e892SBill Paul * 6996f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7096f2e892SBill Paul * autonegotiation provided by an external PHY. 7196f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7296f2e892SBill Paul * o 10baseT port. 7396f2e892SBill Paul * o AUI/BNC port. 7496f2e892SBill Paul * 7596f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7696f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7796f2e892SBill Paul * autosensing configuration. 7896f2e892SBill Paul * 7996f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8096f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8196f2e892SBill Paul * handled separately due to its different register offsets and the 8296f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8396f2e892SBill Paul * here, but I'm not thrilled about it. 8496f2e892SBill Paul * 8596f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8696f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8796f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 8896f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 8996f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9096f2e892SBill Paul */ 9196f2e892SBill Paul 928368cf8fSDavid E. O'Brien #include <sys/cdefs.h> 938368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$"); 948368cf8fSDavid E. O'Brien 9596f2e892SBill Paul #include <sys/param.h> 96af4358c7SMaxime Henrion #include <sys/endian.h> 9796f2e892SBill Paul #include <sys/systm.h> 9896f2e892SBill Paul #include <sys/sockio.h> 9996f2e892SBill Paul #include <sys/mbuf.h> 10096f2e892SBill Paul #include <sys/malloc.h> 10196f2e892SBill Paul #include <sys/kernel.h> 10296f2e892SBill Paul #include <sys/socket.h> 10301faf54bSLuigi Rizzo #include <sys/sysctl.h> 10496f2e892SBill Paul 10596f2e892SBill Paul #include <net/if.h> 10696f2e892SBill Paul #include <net/if_arp.h> 10796f2e892SBill Paul #include <net/ethernet.h> 10896f2e892SBill Paul #include <net/if_dl.h> 10996f2e892SBill Paul #include <net/if_media.h> 110db40c1aeSDoug Ambrisko #include <net/if_types.h> 111db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 11296f2e892SBill Paul 11396f2e892SBill Paul #include <net/bpf.h> 11496f2e892SBill Paul 11596f2e892SBill Paul #include <machine/bus_pio.h> 11696f2e892SBill Paul #include <machine/bus_memio.h> 11796f2e892SBill Paul #include <machine/bus.h> 11896f2e892SBill Paul #include <machine/resource.h> 11996f2e892SBill Paul #include <sys/bus.h> 12096f2e892SBill Paul #include <sys/rman.h> 12196f2e892SBill Paul 12296f2e892SBill Paul #include <dev/mii/mii.h> 12396f2e892SBill Paul #include <dev/mii/miivar.h> 12496f2e892SBill Paul 12519b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 12619b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 12796f2e892SBill Paul 12896f2e892SBill Paul #define DC_USEIOSPACE 1295c1cfac4SBill Paul #ifdef __alpha__ 1305c1cfac4SBill Paul #define SRM_MEDIA 1315c1cfac4SBill Paul #endif 13296f2e892SBill Paul 13396f2e892SBill Paul #include <pci/if_dcreg.h> 13496f2e892SBill Paul 135f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1); 136f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1); 13795a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 13895a16455SPeter Wemm 13996f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 14096f2e892SBill Paul #include "miibus_if.h" 14196f2e892SBill Paul 14296f2e892SBill Paul /* 14396f2e892SBill Paul * Various supported device vendors/types and their names. 14496f2e892SBill Paul */ 14596f2e892SBill Paul static struct dc_type dc_devs[] = { 14696f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 14796f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 14838deb45fSTom Rhodes { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009, 14938deb45fSTom Rhodes "Davicom DM9009 10/100BaseTX" }, 15096f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 15196f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 15296f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15396f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 15488d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15588d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 15696f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 15796f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 15896f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 15996f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 160e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511, 161e351d778SMartin Blapp "ADMtek ADM9511 10/100BaseTX" }, 162e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513, 163e351d778SMartin Blapp "ADMtek ADM9513 10/100BaseTX" }, 1644c16d09eSWarner Losh { DC_VENDORID_ADMTEK, DC_DEVICEID_FA511, 1654c16d09eSWarner Losh "Netgear FA511 10/100BaseTX" }, 16696f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 16796f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 16896f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 16996f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 17096f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17196f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 17296f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17396f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 17496f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 17596f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 17696f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 17796f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 17896f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17996f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 18096f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18179d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 18279d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18396f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 184ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 185ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 18696f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 18796f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 18896f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18996f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 19096f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19196f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1929ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1939ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 194fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 195fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 196feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 197feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 1981d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 1991d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 2001af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 2011af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 202948c244dSWarner Losh { DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX, 203948c244dSWarner Losh "Hawking CB102 CardBus 10/100" }, 20497f91728SMIHIRA Sanpei Yoshiro { DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T, 20597f91728SMIHIRA Sanpei Yoshiro "PlaneX FNW-3602-T CardBus 10/100" }, 2067eac366bSMartin Blapp { DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB, 2077eac366bSMartin Blapp "3Com OfficeConnect 10/100B" }, 208e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120, 209e7b9ab3aSBill Paul "Microsoft MN-120 CardBus 10/100" }, 210e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130, 211e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 212e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130_FAKE, 213e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 21496f2e892SBill Paul { 0, 0, NULL } 21596f2e892SBill Paul }; 21696f2e892SBill Paul 217e51a25f8SAlfred Perlstein static int dc_probe (device_t); 218e51a25f8SAlfred Perlstein static int dc_attach (device_t); 219e51a25f8SAlfred Perlstein static int dc_detach (device_t); 220e8388e14SMitsuru IWASAKI static int dc_suspend (device_t); 221e8388e14SMitsuru IWASAKI static int dc_resume (device_t); 222b84e866aSWarner Losh #ifndef BURN_BRIDGES 223e51a25f8SAlfred Perlstein static void dc_acpi (device_t); 224b84e866aSWarner Losh #endif 225e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype (device_t); 22656e5e7aeSMaxime Henrion static int dc_newbuf (struct dc_softc *, int, int); 227a10c0e45SMike Silbersack static int dc_encap (struct dc_softc *, struct mbuf **); 228e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war (struct dc_softc *, int); 229e51a25f8SAlfred Perlstein static int dc_rx_resync (struct dc_softc *); 230e51a25f8SAlfred Perlstein static void dc_rxeof (struct dc_softc *); 231e51a25f8SAlfred Perlstein static void dc_txeof (struct dc_softc *); 232e51a25f8SAlfred Perlstein static void dc_tick (void *); 233e51a25f8SAlfred Perlstein static void dc_tx_underrun (struct dc_softc *); 234e51a25f8SAlfred Perlstein static void dc_intr (void *); 235e51a25f8SAlfred Perlstein static void dc_start (struct ifnet *); 236e51a25f8SAlfred Perlstein static int dc_ioctl (struct ifnet *, u_long, caddr_t); 237e51a25f8SAlfred Perlstein static void dc_init (void *); 238e51a25f8SAlfred Perlstein static void dc_stop (struct dc_softc *); 239e51a25f8SAlfred Perlstein static void dc_watchdog (struct ifnet *); 240e51a25f8SAlfred Perlstein static void dc_shutdown (device_t); 241e51a25f8SAlfred Perlstein static int dc_ifmedia_upd (struct ifnet *); 242e51a25f8SAlfred Perlstein static void dc_ifmedia_sts (struct ifnet *, struct ifmediareq *); 24396f2e892SBill Paul 244e51a25f8SAlfred Perlstein static void dc_delay (struct dc_softc *); 245e51a25f8SAlfred Perlstein static void dc_eeprom_idle (struct dc_softc *); 246e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte (struct dc_softc *, int); 247e51a25f8SAlfred Perlstein static void dc_eeprom_getword (struct dc_softc *, int, u_int16_t *); 24896f2e892SBill Paul static void dc_eeprom_getword_pnic 249e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 250feb78939SJonathan Chen static void dc_eeprom_getword_xircom 251e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 2523097aa70SWarner Losh static void dc_eeprom_width (struct dc_softc *); 253e51a25f8SAlfred Perlstein static void dc_read_eeprom (struct dc_softc *, caddr_t, int, int, int); 25496f2e892SBill Paul 255e51a25f8SAlfred Perlstein static void dc_mii_writebit (struct dc_softc *, int); 256e51a25f8SAlfred Perlstein static int dc_mii_readbit (struct dc_softc *); 257e51a25f8SAlfred Perlstein static void dc_mii_sync (struct dc_softc *); 258e51a25f8SAlfred Perlstein static void dc_mii_send (struct dc_softc *, u_int32_t, int); 259e51a25f8SAlfred Perlstein static int dc_mii_readreg (struct dc_softc *, struct dc_mii_frame *); 260e51a25f8SAlfred Perlstein static int dc_mii_writereg (struct dc_softc *, struct dc_mii_frame *); 261e51a25f8SAlfred Perlstein static int dc_miibus_readreg (device_t, int, int); 262e51a25f8SAlfred Perlstein static int dc_miibus_writereg (device_t, int, int, int); 263e51a25f8SAlfred Perlstein static void dc_miibus_statchg (device_t); 264e51a25f8SAlfred Perlstein static void dc_miibus_mediainit (device_t); 26596f2e892SBill Paul 266e51a25f8SAlfred Perlstein static void dc_setcfg (struct dc_softc *, int); 2673373489bSWarner Losh static uint32_t dc_mchash_le (struct dc_softc *, const uint8_t *); 2683373489bSWarner Losh static uint32_t dc_mchash_be (const uint8_t *); 269e51a25f8SAlfred Perlstein static void dc_setfilt_21143 (struct dc_softc *); 270e51a25f8SAlfred Perlstein static void dc_setfilt_asix (struct dc_softc *); 271e51a25f8SAlfred Perlstein static void dc_setfilt_admtek (struct dc_softc *); 272e51a25f8SAlfred Perlstein static void dc_setfilt_xircom (struct dc_softc *); 27396f2e892SBill Paul 274e51a25f8SAlfred Perlstein static void dc_setfilt (struct dc_softc *); 27596f2e892SBill Paul 276e51a25f8SAlfred Perlstein static void dc_reset (struct dc_softc *); 277e51a25f8SAlfred Perlstein static int dc_list_rx_init (struct dc_softc *); 278e51a25f8SAlfred Perlstein static int dc_list_tx_init (struct dc_softc *); 27996f2e892SBill Paul 2803097aa70SWarner Losh static void dc_read_srom (struct dc_softc *, int); 281e51a25f8SAlfred Perlstein static void dc_parse_21143_srom (struct dc_softc *); 282e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia (struct dc_softc *, struct dc_eblock_sia *); 283e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii (struct dc_softc *, struct dc_eblock_mii *); 284e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym (struct dc_softc *, struct dc_eblock_sym *); 285e51a25f8SAlfred Perlstein static void dc_apply_fixup (struct dc_softc *, int); 2865c1cfac4SBill Paul 28756e5e7aeSMaxime Henrion static void dc_dma_map_txbuf (void *, bus_dma_segment_t *, int, bus_size_t, 28856e5e7aeSMaxime Henrion int); 28956e5e7aeSMaxime Henrion static void dc_dma_map_rxbuf (void *, bus_dma_segment_t *, int, bus_size_t, 29056e5e7aeSMaxime Henrion int); 29156e5e7aeSMaxime Henrion 29296f2e892SBill Paul #ifdef DC_USEIOSPACE 29396f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 29496f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 29596f2e892SBill Paul #else 29696f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 29796f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 29896f2e892SBill Paul #endif 29996f2e892SBill Paul 30096f2e892SBill Paul static device_method_t dc_methods[] = { 30196f2e892SBill Paul /* Device interface */ 30296f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 30396f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 30496f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 305e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 306e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 30796f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 30896f2e892SBill Paul 30996f2e892SBill Paul /* bus interface */ 31096f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 31196f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 31296f2e892SBill Paul 31396f2e892SBill Paul /* MII interface */ 31496f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 31596f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 31696f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 317f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 31896f2e892SBill Paul 31996f2e892SBill Paul { 0, 0 } 32096f2e892SBill Paul }; 32196f2e892SBill Paul 32296f2e892SBill Paul static driver_t dc_driver = { 32396f2e892SBill Paul "dc", 32496f2e892SBill Paul dc_methods, 32596f2e892SBill Paul sizeof(struct dc_softc) 32696f2e892SBill Paul }; 32796f2e892SBill Paul 32896f2e892SBill Paul static devclass_t dc_devclass; 32901faf54bSLuigi Rizzo #ifdef __i386__ 33001faf54bSLuigi Rizzo static int dc_quick = 1; 331b3811c95SMaxime Henrion SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, &dc_quick, 0, 33205992bb5SRuslan Ermilov "do not m_devget() in dc driver"); 33301faf54bSLuigi Rizzo #endif 33496f2e892SBill Paul 335f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0); 33696f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 33796f2e892SBill Paul 33896f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 33996f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 34096f2e892SBill Paul 34196f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 34296f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 34396f2e892SBill Paul 34496f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 34596f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 34696f2e892SBill Paul 347b50c6312SJonathan Lemon #define IS_MPSAFE 0 348b50c6312SJonathan Lemon 349e3d2833aSAlfred Perlstein static void 3500934f18aSMaxime Henrion dc_delay(struct dc_softc *sc) 35196f2e892SBill Paul { 35296f2e892SBill Paul int idx; 35396f2e892SBill Paul 35496f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 35596f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 35696f2e892SBill Paul } 35796f2e892SBill Paul 3582c876e15SPoul-Henning Kamp static void 3590934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc) 3603097aa70SWarner Losh { 3613097aa70SWarner Losh int i; 3623097aa70SWarner Losh 3633097aa70SWarner Losh /* Force EEPROM to idle state. */ 3643097aa70SWarner Losh dc_eeprom_idle(sc); 3653097aa70SWarner Losh 3663097aa70SWarner Losh /* Enter EEPROM access mode. */ 3673097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3683097aa70SWarner Losh dc_delay(sc); 3693097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3703097aa70SWarner Losh dc_delay(sc); 3713097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3723097aa70SWarner Losh dc_delay(sc); 3733097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3743097aa70SWarner Losh dc_delay(sc); 3753097aa70SWarner Losh 3763097aa70SWarner Losh for (i = 3; i--;) { 3773097aa70SWarner Losh if (6 & (1 << i)) 3783097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3793097aa70SWarner Losh else 3803097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3813097aa70SWarner Losh dc_delay(sc); 3823097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3833097aa70SWarner Losh dc_delay(sc); 3843097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3853097aa70SWarner Losh dc_delay(sc); 3863097aa70SWarner Losh } 3873097aa70SWarner Losh 3883097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3893097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3903097aa70SWarner Losh dc_delay(sc); 3913097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 3923097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3933097aa70SWarner Losh dc_delay(sc); 3943097aa70SWarner Losh break; 3953097aa70SWarner Losh } 3963097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3973097aa70SWarner Losh dc_delay(sc); 3983097aa70SWarner Losh } 3993097aa70SWarner Losh 4003097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4013097aa70SWarner Losh dc_eeprom_idle(sc); 4023097aa70SWarner Losh 4033097aa70SWarner Losh if (i < 4 || i > 12) 4043097aa70SWarner Losh sc->dc_romwidth = 6; 4053097aa70SWarner Losh else 4063097aa70SWarner Losh sc->dc_romwidth = i; 4073097aa70SWarner Losh 4083097aa70SWarner Losh /* Enter EEPROM access mode. */ 4093097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 4103097aa70SWarner Losh dc_delay(sc); 4113097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 4123097aa70SWarner Losh dc_delay(sc); 4133097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4143097aa70SWarner Losh dc_delay(sc); 4153097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 4163097aa70SWarner Losh dc_delay(sc); 4173097aa70SWarner Losh 4183097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4193097aa70SWarner Losh dc_eeprom_idle(sc); 4203097aa70SWarner Losh } 4213097aa70SWarner Losh 422e3d2833aSAlfred Perlstein static void 4230934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc) 42496f2e892SBill Paul { 4250934f18aSMaxime Henrion int i; 42696f2e892SBill Paul 42796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 42896f2e892SBill Paul dc_delay(sc); 42996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 43096f2e892SBill Paul dc_delay(sc); 43196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43296f2e892SBill Paul dc_delay(sc); 43396f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 43496f2e892SBill Paul dc_delay(sc); 43596f2e892SBill Paul 43696f2e892SBill Paul for (i = 0; i < 25; i++) { 43796f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 43896f2e892SBill Paul dc_delay(sc); 43996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44096f2e892SBill Paul dc_delay(sc); 44196f2e892SBill Paul } 44296f2e892SBill Paul 44396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44496f2e892SBill Paul dc_delay(sc); 44596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 44696f2e892SBill Paul dc_delay(sc); 44796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 44896f2e892SBill Paul } 44996f2e892SBill Paul 45096f2e892SBill Paul /* 45196f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 45296f2e892SBill Paul */ 453e3d2833aSAlfred Perlstein static void 4540934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr) 45596f2e892SBill Paul { 4560934f18aSMaxime Henrion int d, i; 45796f2e892SBill Paul 4583097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4593097aa70SWarner Losh for (i = 3; i--; ) { 4603097aa70SWarner Losh if (d & (1 << i)) 4613097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 46296f2e892SBill Paul else 4633097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4643097aa70SWarner Losh dc_delay(sc); 4653097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4663097aa70SWarner Losh dc_delay(sc); 4673097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4683097aa70SWarner Losh dc_delay(sc); 4693097aa70SWarner Losh } 47096f2e892SBill Paul 47196f2e892SBill Paul /* 47296f2e892SBill Paul * Feed in each bit and strobe the clock. 47396f2e892SBill Paul */ 4743097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4753097aa70SWarner Losh if (addr & (1 << i)) { 47696f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 47796f2e892SBill Paul } else { 47896f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 47996f2e892SBill Paul } 48096f2e892SBill Paul dc_delay(sc); 48196f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 48296f2e892SBill Paul dc_delay(sc); 48396f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 48496f2e892SBill Paul dc_delay(sc); 48596f2e892SBill Paul } 48696f2e892SBill Paul } 48796f2e892SBill Paul 48896f2e892SBill Paul /* 48996f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 49096f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 49196f2e892SBill Paul * the EEPROM. 49296f2e892SBill Paul */ 493e3d2833aSAlfred Perlstein static void 4940934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest) 49596f2e892SBill Paul { 4960934f18aSMaxime Henrion int i; 49796f2e892SBill Paul u_int32_t r; 49896f2e892SBill Paul 49996f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr); 50096f2e892SBill Paul 50196f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 50296f2e892SBill Paul DELAY(1); 50396f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 50496f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 50596f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 50696f2e892SBill Paul return; 50796f2e892SBill Paul } 50896f2e892SBill Paul } 50996f2e892SBill Paul } 51096f2e892SBill Paul 51196f2e892SBill Paul /* 51296f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 513feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 514feb78939SJonathan Chen * the EEPROM, too. 515feb78939SJonathan Chen */ 516e3d2833aSAlfred Perlstein static void 5170934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest) 518feb78939SJonathan Chen { 5190934f18aSMaxime Henrion 520feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 521feb78939SJonathan Chen 522feb78939SJonathan Chen addr *= 2; 523feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 524feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff; 525feb78939SJonathan Chen addr += 1; 526feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 527feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8; 528feb78939SJonathan Chen 529feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 530feb78939SJonathan Chen } 531feb78939SJonathan Chen 532feb78939SJonathan Chen /* 533feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 53496f2e892SBill Paul */ 535e3d2833aSAlfred Perlstein static void 5360934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest) 53796f2e892SBill Paul { 5380934f18aSMaxime Henrion int i; 53996f2e892SBill Paul u_int16_t word = 0; 54096f2e892SBill Paul 54196f2e892SBill Paul /* Force EEPROM to idle state. */ 54296f2e892SBill Paul dc_eeprom_idle(sc); 54396f2e892SBill Paul 54496f2e892SBill Paul /* Enter EEPROM access mode. */ 54596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 54696f2e892SBill Paul dc_delay(sc); 54796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 54896f2e892SBill Paul dc_delay(sc); 54996f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 55096f2e892SBill Paul dc_delay(sc); 55196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 55296f2e892SBill Paul dc_delay(sc); 55396f2e892SBill Paul 55496f2e892SBill Paul /* 55596f2e892SBill Paul * Send address of word we want to read. 55696f2e892SBill Paul */ 55796f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 55896f2e892SBill Paul 55996f2e892SBill Paul /* 56096f2e892SBill Paul * Start reading bits from EEPROM. 56196f2e892SBill Paul */ 56296f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 56396f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 56496f2e892SBill Paul dc_delay(sc); 56596f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 56696f2e892SBill Paul word |= i; 56796f2e892SBill Paul dc_delay(sc); 56896f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 56996f2e892SBill Paul dc_delay(sc); 57096f2e892SBill Paul } 57196f2e892SBill Paul 57296f2e892SBill Paul /* Turn off EEPROM access mode. */ 57396f2e892SBill Paul dc_eeprom_idle(sc); 57496f2e892SBill Paul 57596f2e892SBill Paul *dest = word; 57696f2e892SBill Paul } 57796f2e892SBill Paul 57896f2e892SBill Paul /* 57996f2e892SBill Paul * Read a sequence of words from the EEPROM. 58096f2e892SBill Paul */ 581e3d2833aSAlfred Perlstein static void 5820934f18aSMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int swap) 58396f2e892SBill Paul { 58496f2e892SBill Paul int i; 58596f2e892SBill Paul u_int16_t word = 0, *ptr; 58696f2e892SBill Paul 58796f2e892SBill Paul for (i = 0; i < cnt; i++) { 58896f2e892SBill Paul if (DC_IS_PNIC(sc)) 58996f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 590feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 591feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 59296f2e892SBill Paul else 59396f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 59496f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 59596f2e892SBill Paul if (swap) 59696f2e892SBill Paul *ptr = ntohs(word); 59796f2e892SBill Paul else 59896f2e892SBill Paul *ptr = word; 59996f2e892SBill Paul } 60096f2e892SBill Paul } 60196f2e892SBill Paul 60296f2e892SBill Paul /* 60396f2e892SBill Paul * The following two routines are taken from the Macronix 98713 60496f2e892SBill Paul * Application Notes pp.19-21. 60596f2e892SBill Paul */ 60696f2e892SBill Paul /* 60796f2e892SBill Paul * Write a bit to the MII bus. 60896f2e892SBill Paul */ 609e3d2833aSAlfred Perlstein static void 6100934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit) 61196f2e892SBill Paul { 6120934f18aSMaxime Henrion 61396f2e892SBill Paul if (bit) 61496f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 61596f2e892SBill Paul DC_SIO_ROMCTL_WRITE | DC_SIO_MII_DATAOUT); 61696f2e892SBill Paul else 61796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 61896f2e892SBill Paul 61996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62096f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62196f2e892SBill Paul } 62296f2e892SBill Paul 62396f2e892SBill Paul /* 62496f2e892SBill Paul * Read a bit from the MII bus. 62596f2e892SBill Paul */ 626e3d2833aSAlfred Perlstein static int 6270934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc) 62896f2e892SBill Paul { 6290934f18aSMaxime Henrion 63096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR); 63196f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 63296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 63496f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 63596f2e892SBill Paul return (1); 63696f2e892SBill Paul 63796f2e892SBill Paul return (0); 63896f2e892SBill Paul } 63996f2e892SBill Paul 64096f2e892SBill Paul /* 64196f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 64296f2e892SBill Paul */ 643e3d2833aSAlfred Perlstein static void 6440934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc) 64596f2e892SBill Paul { 6460934f18aSMaxime Henrion int i; 64796f2e892SBill Paul 64896f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 64996f2e892SBill Paul 65096f2e892SBill Paul for (i = 0; i < 32; i++) 65196f2e892SBill Paul dc_mii_writebit(sc, 1); 65296f2e892SBill Paul } 65396f2e892SBill Paul 65496f2e892SBill Paul /* 65596f2e892SBill Paul * Clock a series of bits through the MII. 65696f2e892SBill Paul */ 657e3d2833aSAlfred Perlstein static void 6580934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt) 65996f2e892SBill Paul { 66096f2e892SBill Paul int i; 66196f2e892SBill Paul 66296f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 66396f2e892SBill Paul dc_mii_writebit(sc, bits & i); 66496f2e892SBill Paul } 66596f2e892SBill Paul 66696f2e892SBill Paul /* 66796f2e892SBill Paul * Read an PHY register through the MII. 66896f2e892SBill Paul */ 669e3d2833aSAlfred Perlstein static int 6700934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame) 67196f2e892SBill Paul { 672d1ce9105SBill Paul int i, ack; 67396f2e892SBill Paul 674d1ce9105SBill Paul DC_LOCK(sc); 67596f2e892SBill Paul 67696f2e892SBill Paul /* 67796f2e892SBill Paul * Set up frame for RX. 67896f2e892SBill Paul */ 67996f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 68096f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 68196f2e892SBill Paul frame->mii_turnaround = 0; 68296f2e892SBill Paul frame->mii_data = 0; 68396f2e892SBill Paul 68496f2e892SBill Paul /* 68596f2e892SBill Paul * Sync the PHYs. 68696f2e892SBill Paul */ 68796f2e892SBill Paul dc_mii_sync(sc); 68896f2e892SBill Paul 68996f2e892SBill Paul /* 69096f2e892SBill Paul * Send command/address info. 69196f2e892SBill Paul */ 69296f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 69396f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 69496f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 69596f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 69696f2e892SBill Paul 69796f2e892SBill Paul #ifdef notdef 69896f2e892SBill Paul /* Idle bit */ 69996f2e892SBill Paul dc_mii_writebit(sc, 1); 70096f2e892SBill Paul dc_mii_writebit(sc, 0); 70196f2e892SBill Paul #endif 70296f2e892SBill Paul 7030934f18aSMaxime Henrion /* Check for ack. */ 70496f2e892SBill Paul ack = dc_mii_readbit(sc); 70596f2e892SBill Paul 70696f2e892SBill Paul /* 70796f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 70896f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 70996f2e892SBill Paul */ 71096f2e892SBill Paul if (ack) { 7110934f18aSMaxime Henrion for (i = 0; i < 16; i++) 71296f2e892SBill Paul dc_mii_readbit(sc); 71396f2e892SBill Paul goto fail; 71496f2e892SBill Paul } 71596f2e892SBill Paul 71696f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 71796f2e892SBill Paul if (!ack) { 71896f2e892SBill Paul if (dc_mii_readbit(sc)) 71996f2e892SBill Paul frame->mii_data |= i; 72096f2e892SBill Paul } 72196f2e892SBill Paul } 72296f2e892SBill Paul 72396f2e892SBill Paul fail: 72496f2e892SBill Paul 72596f2e892SBill Paul dc_mii_writebit(sc, 0); 72696f2e892SBill Paul dc_mii_writebit(sc, 0); 72796f2e892SBill Paul 728d1ce9105SBill Paul DC_UNLOCK(sc); 72996f2e892SBill Paul 73096f2e892SBill Paul if (ack) 73196f2e892SBill Paul return (1); 73296f2e892SBill Paul return (0); 73396f2e892SBill Paul } 73496f2e892SBill Paul 73596f2e892SBill Paul /* 73696f2e892SBill Paul * Write to a PHY register through the MII. 73796f2e892SBill Paul */ 738e3d2833aSAlfred Perlstein static int 7390934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame) 74096f2e892SBill Paul { 7410934f18aSMaxime Henrion 742d1ce9105SBill Paul DC_LOCK(sc); 74396f2e892SBill Paul /* 74496f2e892SBill Paul * Set up frame for TX. 74596f2e892SBill Paul */ 74696f2e892SBill Paul 74796f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 74896f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 74996f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 75096f2e892SBill Paul 75196f2e892SBill Paul /* 75296f2e892SBill Paul * Sync the PHYs. 75396f2e892SBill Paul */ 75496f2e892SBill Paul dc_mii_sync(sc); 75596f2e892SBill Paul 75696f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 75796f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 75896f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 75996f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 76096f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 76196f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 76296f2e892SBill Paul 76396f2e892SBill Paul /* Idle bit. */ 76496f2e892SBill Paul dc_mii_writebit(sc, 0); 76596f2e892SBill Paul dc_mii_writebit(sc, 0); 76696f2e892SBill Paul 767d1ce9105SBill Paul DC_UNLOCK(sc); 76896f2e892SBill Paul 76996f2e892SBill Paul return (0); 77096f2e892SBill Paul } 77196f2e892SBill Paul 772e3d2833aSAlfred Perlstein static int 7730934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg) 77496f2e892SBill Paul { 77596f2e892SBill Paul struct dc_mii_frame frame; 77696f2e892SBill Paul struct dc_softc *sc; 777c85c4667SBill Paul int i, rval, phy_reg = 0; 77896f2e892SBill Paul 77996f2e892SBill Paul sc = device_get_softc(dev); 7800934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 78196f2e892SBill Paul 78296f2e892SBill Paul /* 78396f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 78496f2e892SBill Paul * however the AL981 provides direct access to the PHY 78596f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 78696f2e892SBill Paul * The AN985's MII interface is also buggy in that you 78796f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 78896f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 78996f2e892SBill Paul * that the PHY is at MII address 1. 79096f2e892SBill Paul */ 79196f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 79296f2e892SBill Paul return (0); 79396f2e892SBill Paul 7941af8bec7SBill Paul /* 7951af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 7961af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 7971af8bec7SBill Paul * so we only respond to correct one. 7981af8bec7SBill Paul */ 7991af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 8001af8bec7SBill Paul return (0); 8011af8bec7SBill Paul 8025c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 80396f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 80496f2e892SBill Paul switch (reg) { 80596f2e892SBill Paul case MII_BMSR: 80696f2e892SBill Paul /* 80796f2e892SBill Paul * Fake something to make the probe 80896f2e892SBill Paul * code think there's a PHY here. 80996f2e892SBill Paul */ 81096f2e892SBill Paul return (BMSR_MEDIAMASK); 81196f2e892SBill Paul break; 81296f2e892SBill Paul case MII_PHYIDR1: 81396f2e892SBill Paul if (DC_IS_PNIC(sc)) 81496f2e892SBill Paul return (DC_VENDORID_LO); 81596f2e892SBill Paul return (DC_VENDORID_DEC); 81696f2e892SBill Paul break; 81796f2e892SBill Paul case MII_PHYIDR2: 81896f2e892SBill Paul if (DC_IS_PNIC(sc)) 81996f2e892SBill Paul return (DC_DEVICEID_82C168); 82096f2e892SBill Paul return (DC_DEVICEID_21143); 82196f2e892SBill Paul break; 82296f2e892SBill Paul default: 82396f2e892SBill Paul return (0); 82496f2e892SBill Paul break; 82596f2e892SBill Paul } 82696f2e892SBill Paul } else 82796f2e892SBill Paul return (0); 82896f2e892SBill Paul } 82996f2e892SBill Paul 83096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 83196f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 83296f2e892SBill Paul (phy << 23) | (reg << 18)); 83396f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 83496f2e892SBill Paul DELAY(1); 83596f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 83696f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 83796f2e892SBill Paul rval &= 0xFFFF; 83896f2e892SBill Paul return (rval == 0xFFFF ? 0 : rval); 83996f2e892SBill Paul } 84096f2e892SBill Paul } 84196f2e892SBill Paul return (0); 84296f2e892SBill Paul } 84396f2e892SBill Paul 84496f2e892SBill Paul if (DC_IS_COMET(sc)) { 84596f2e892SBill Paul switch (reg) { 84696f2e892SBill Paul case MII_BMCR: 84796f2e892SBill Paul phy_reg = DC_AL_BMCR; 84896f2e892SBill Paul break; 84996f2e892SBill Paul case MII_BMSR: 85096f2e892SBill Paul phy_reg = DC_AL_BMSR; 85196f2e892SBill Paul break; 85296f2e892SBill Paul case MII_PHYIDR1: 85396f2e892SBill Paul phy_reg = DC_AL_VENID; 85496f2e892SBill Paul break; 85596f2e892SBill Paul case MII_PHYIDR2: 85696f2e892SBill Paul phy_reg = DC_AL_DEVID; 85796f2e892SBill Paul break; 85896f2e892SBill Paul case MII_ANAR: 85996f2e892SBill Paul phy_reg = DC_AL_ANAR; 86096f2e892SBill Paul break; 86196f2e892SBill Paul case MII_ANLPAR: 86296f2e892SBill Paul phy_reg = DC_AL_LPAR; 86396f2e892SBill Paul break; 86496f2e892SBill Paul case MII_ANER: 86596f2e892SBill Paul phy_reg = DC_AL_ANER; 86696f2e892SBill Paul break; 86796f2e892SBill Paul default: 86896f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 86996f2e892SBill Paul sc->dc_unit, reg); 87096f2e892SBill Paul return (0); 87196f2e892SBill Paul break; 87296f2e892SBill Paul } 87396f2e892SBill Paul 87496f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 87596f2e892SBill Paul 87696f2e892SBill Paul if (rval == 0xFFFF) 87796f2e892SBill Paul return (0); 87896f2e892SBill Paul return (rval); 87996f2e892SBill Paul } 88096f2e892SBill Paul 88196f2e892SBill Paul frame.mii_phyaddr = phy; 88296f2e892SBill Paul frame.mii_regaddr = reg; 883419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 884f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 885f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 886419146d9SBill Paul } 88796f2e892SBill Paul dc_mii_readreg(sc, &frame); 888419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 889f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 89096f2e892SBill Paul 89196f2e892SBill Paul return (frame.mii_data); 89296f2e892SBill Paul } 89396f2e892SBill Paul 894e3d2833aSAlfred Perlstein static int 8950934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data) 89696f2e892SBill Paul { 89796f2e892SBill Paul struct dc_softc *sc; 89896f2e892SBill Paul struct dc_mii_frame frame; 899c85c4667SBill Paul int i, phy_reg = 0; 90096f2e892SBill Paul 90196f2e892SBill Paul sc = device_get_softc(dev); 9020934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 90396f2e892SBill Paul 90496f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 90596f2e892SBill Paul return (0); 90696f2e892SBill Paul 9071af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 9081af8bec7SBill Paul return (0); 9091af8bec7SBill Paul 91096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 91196f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 91296f2e892SBill Paul (phy << 23) | (reg << 10) | data); 91396f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 91496f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 91596f2e892SBill Paul break; 91696f2e892SBill Paul } 91796f2e892SBill Paul return (0); 91896f2e892SBill Paul } 91996f2e892SBill Paul 92096f2e892SBill Paul if (DC_IS_COMET(sc)) { 92196f2e892SBill Paul switch (reg) { 92296f2e892SBill Paul case MII_BMCR: 92396f2e892SBill Paul phy_reg = DC_AL_BMCR; 92496f2e892SBill Paul break; 92596f2e892SBill Paul case MII_BMSR: 92696f2e892SBill Paul phy_reg = DC_AL_BMSR; 92796f2e892SBill Paul break; 92896f2e892SBill Paul case MII_PHYIDR1: 92996f2e892SBill Paul phy_reg = DC_AL_VENID; 93096f2e892SBill Paul break; 93196f2e892SBill Paul case MII_PHYIDR2: 93296f2e892SBill Paul phy_reg = DC_AL_DEVID; 93396f2e892SBill Paul break; 93496f2e892SBill Paul case MII_ANAR: 93596f2e892SBill Paul phy_reg = DC_AL_ANAR; 93696f2e892SBill Paul break; 93796f2e892SBill Paul case MII_ANLPAR: 93896f2e892SBill Paul phy_reg = DC_AL_LPAR; 93996f2e892SBill Paul break; 94096f2e892SBill Paul case MII_ANER: 94196f2e892SBill Paul phy_reg = DC_AL_ANER; 94296f2e892SBill Paul break; 94396f2e892SBill Paul default: 94496f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 94596f2e892SBill Paul sc->dc_unit, reg); 94696f2e892SBill Paul return (0); 94796f2e892SBill Paul break; 94896f2e892SBill Paul } 94996f2e892SBill Paul 95096f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 95196f2e892SBill Paul return (0); 95296f2e892SBill Paul } 95396f2e892SBill Paul 95496f2e892SBill Paul frame.mii_phyaddr = phy; 95596f2e892SBill Paul frame.mii_regaddr = reg; 95696f2e892SBill Paul frame.mii_data = data; 95796f2e892SBill Paul 958419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 959f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 960f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 961419146d9SBill Paul } 96296f2e892SBill Paul dc_mii_writereg(sc, &frame); 963419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 964f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 96596f2e892SBill Paul 96696f2e892SBill Paul return (0); 96796f2e892SBill Paul } 96896f2e892SBill Paul 969e3d2833aSAlfred Perlstein static void 9700934f18aSMaxime Henrion dc_miibus_statchg(device_t dev) 97196f2e892SBill Paul { 97296f2e892SBill Paul struct dc_softc *sc; 97396f2e892SBill Paul struct mii_data *mii; 974f43d9309SBill Paul struct ifmedia *ifm; 97596f2e892SBill Paul 97696f2e892SBill Paul sc = device_get_softc(dev); 97796f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 97896f2e892SBill Paul return; 9795c1cfac4SBill Paul 98096f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 981f43d9309SBill Paul ifm = &mii->mii_media; 982f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 98345521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 984f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 985f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 986f43d9309SBill Paul } else { 98796f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 98896f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 989f43d9309SBill Paul } 990f43d9309SBill Paul } 991f43d9309SBill Paul 992f43d9309SBill Paul /* 993f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 994f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 995f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 996f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 997f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 998f43d9309SBill Paul * with it itself. *sigh* 999f43d9309SBill Paul */ 1000e3d2833aSAlfred Perlstein static void 10010934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev) 1002f43d9309SBill Paul { 1003f43d9309SBill Paul struct dc_softc *sc; 1004f43d9309SBill Paul struct mii_data *mii; 1005f43d9309SBill Paul struct ifmedia *ifm; 1006f43d9309SBill Paul int rev; 1007f43d9309SBill Paul 1008f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 1009f43d9309SBill Paul 1010f43d9309SBill Paul sc = device_get_softc(dev); 1011f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 1012f43d9309SBill Paul ifm = &mii->mii_media; 1013f43d9309SBill Paul 1014f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 101545521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL); 101696f2e892SBill Paul } 101796f2e892SBill Paul 101896f2e892SBill Paul #define DC_POLY 0xEDB88320 101979d11e09SBill Paul #define DC_BITS_512 9 102079d11e09SBill Paul #define DC_BITS_128 7 102179d11e09SBill Paul #define DC_BITS_64 6 102296f2e892SBill Paul 10233373489bSWarner Losh static uint32_t 10243373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr) 102596f2e892SBill Paul { 10263373489bSWarner Losh uint32_t crc; 1027aa825502SDavid E. O'Brien int idx, bit; 10283373489bSWarner Losh uint8_t data; 102996f2e892SBill Paul 103096f2e892SBill Paul /* Compute CRC for the address value. */ 103196f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 103296f2e892SBill Paul 103396f2e892SBill Paul for (idx = 0; idx < 6; idx++) { 103496f2e892SBill Paul for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) 103596f2e892SBill Paul crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0); 103696f2e892SBill Paul } 103796f2e892SBill Paul 103879d11e09SBill Paul /* 103979d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 104079d11e09SBill Paul * chips is only 128 bits wide. 104179d11e09SBill Paul */ 104279d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 104379d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 104496f2e892SBill Paul 104579d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 104679d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 104779d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 104879d11e09SBill Paul 1049feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1050feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1051feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1052feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 10530934f18aSMaxime Henrion return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4)); 1054feb78939SJonathan Chen else 10550934f18aSMaxime Henrion return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 + 10560934f18aSMaxime Henrion (12 << 4)); 1057feb78939SJonathan Chen } 1058feb78939SJonathan Chen 105979d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 106096f2e892SBill Paul } 106196f2e892SBill Paul 106296f2e892SBill Paul /* 106396f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 106496f2e892SBill Paul */ 10653373489bSWarner Losh static uint32_t 10663373489bSWarner Losh dc_mchash_be(const uint8_t *addr) 106796f2e892SBill Paul { 10683373489bSWarner Losh uint32_t crc, carry; 1069aa825502SDavid E. O'Brien int idx, bit; 10703373489bSWarner Losh uint8_t data; 107196f2e892SBill Paul 107296f2e892SBill Paul /* Compute CRC for the address value. */ 107396f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 107496f2e892SBill Paul 1075aa825502SDavid E. O'Brien for (idx = 0; idx < 6; idx++) { 1076aa825502SDavid E. O'Brien for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) { 1077aa825502SDavid E. O'Brien carry = ((crc & 0x80000000) ? 1 : 0) ^ (data & 0x01); 1078aa825502SDavid E. O'Brien data >>= 1; 107996f2e892SBill Paul crc <<= 1; 108096f2e892SBill Paul if (carry) 108196f2e892SBill Paul crc = (crc ^ 0x04c11db6) | carry; 108296f2e892SBill Paul } 108396f2e892SBill Paul } 108496f2e892SBill Paul 10850934f18aSMaxime Henrion /* Return the filter bit position. */ 108696f2e892SBill Paul return ((crc >> 26) & 0x0000003F); 108796f2e892SBill Paul } 108896f2e892SBill Paul 108996f2e892SBill Paul /* 109096f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 109196f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 109296f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 109396f2e892SBill Paul * 109496f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 109596f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 109696f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 109796f2e892SBill Paul * we need that too. 109896f2e892SBill Paul */ 10992c876e15SPoul-Henning Kamp static void 11000934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc) 110196f2e892SBill Paul { 110296f2e892SBill Paul struct dc_desc *sframe; 110396f2e892SBill Paul u_int32_t h, *sp; 110496f2e892SBill Paul struct ifmultiaddr *ifma; 110596f2e892SBill Paul struct ifnet *ifp; 110696f2e892SBill Paul int i; 110796f2e892SBill Paul 110896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 110996f2e892SBill Paul 111096f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 111196f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 111296f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 111396f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 111456e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 11150934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 111696f2e892SBill Paul 1117af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1118af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1119af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 112096f2e892SBill Paul 112156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 112296f2e892SBill Paul 112396f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 112496f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 112596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 112696f2e892SBill Paul else 112796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 112896f2e892SBill Paul 112996f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 113096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 113196f2e892SBill Paul else 113296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 113396f2e892SBill Paul 11346817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 113596f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 113696f2e892SBill Paul continue; 1137aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 113896f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1139af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 114096f2e892SBill Paul } 114196f2e892SBill Paul 114296f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1143aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1144af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 114596f2e892SBill Paul } 114696f2e892SBill Paul 114796f2e892SBill Paul /* Set our MAC address */ 1148af4358c7SMaxime Henrion sp[39] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]); 1149af4358c7SMaxime Henrion sp[40] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]); 1150af4358c7SMaxime Henrion sp[41] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]); 115196f2e892SBill Paul 1152af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 115396f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 115496f2e892SBill Paul 115596f2e892SBill Paul /* 115696f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 115796f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 115896f2e892SBill Paul * before proceeding, just so it has time to swallow its 115996f2e892SBill Paul * medicine. 116096f2e892SBill Paul */ 116196f2e892SBill Paul DELAY(10000); 116296f2e892SBill Paul 116396f2e892SBill Paul ifp->if_timer = 5; 116496f2e892SBill Paul } 116596f2e892SBill Paul 11662c876e15SPoul-Henning Kamp static void 11670934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc) 116896f2e892SBill Paul { 116996f2e892SBill Paul struct ifnet *ifp; 11700934f18aSMaxime Henrion struct ifmultiaddr *ifma; 117196f2e892SBill Paul int h = 0; 117296f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 117396f2e892SBill Paul 117496f2e892SBill Paul ifp = &sc->arpcom.ac_if; 117596f2e892SBill Paul 11760934f18aSMaxime Henrion /* Init our MAC address. */ 117796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 117896f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 117996f2e892SBill Paul 118096f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 118196f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 118296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 118396f2e892SBill Paul else 118496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 118596f2e892SBill Paul 118696f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 118796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 118896f2e892SBill Paul else 118996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 119096f2e892SBill Paul 11910934f18aSMaxime Henrion /* First, zot all the existing hash bits. */ 119296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 119396f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 119496f2e892SBill Paul 119596f2e892SBill Paul /* 119696f2e892SBill Paul * If we're already in promisc or allmulti mode, we 119796f2e892SBill Paul * don't have to bother programming the multicast filter. 119896f2e892SBill Paul */ 119996f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 120096f2e892SBill Paul return; 120196f2e892SBill Paul 12020934f18aSMaxime Henrion /* Now program new ones. */ 12036817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 120496f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 120596f2e892SBill Paul continue; 1206acc1bcccSMartin Blapp if (DC_IS_CENTAUR(sc)) 1207aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 1208aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1209acc1bcccSMartin Blapp else 1210aa825502SDavid E. O'Brien h = dc_mchash_be( 1211aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 121296f2e892SBill Paul if (h < 32) 121396f2e892SBill Paul hashes[0] |= (1 << h); 121496f2e892SBill Paul else 121596f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 121696f2e892SBill Paul } 121796f2e892SBill Paul 121896f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 121996f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 122096f2e892SBill Paul } 122196f2e892SBill Paul 12222c876e15SPoul-Henning Kamp static void 12230934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc) 122496f2e892SBill Paul { 122596f2e892SBill Paul struct ifnet *ifp; 12260934f18aSMaxime Henrion struct ifmultiaddr *ifma; 122796f2e892SBill Paul int h = 0; 122896f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 122996f2e892SBill Paul 123096f2e892SBill Paul ifp = &sc->arpcom.ac_if; 123196f2e892SBill Paul 123296f2e892SBill Paul /* Init our MAC address */ 123396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 123496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 123596f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 123696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 123796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 123896f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 123996f2e892SBill Paul 124096f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 124196f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 124296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 124396f2e892SBill Paul else 124496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 124596f2e892SBill Paul 124696f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 124796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 124896f2e892SBill Paul else 124996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 125096f2e892SBill Paul 125196f2e892SBill Paul /* 125296f2e892SBill Paul * The ASIX chip has a special bit to enable reception 125396f2e892SBill Paul * of broadcast frames. 125496f2e892SBill Paul */ 125596f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 125696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 125796f2e892SBill Paul else 125896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 125996f2e892SBill Paul 126096f2e892SBill Paul /* first, zot all the existing hash bits */ 126196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 126296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 126396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 126496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 126596f2e892SBill Paul 126696f2e892SBill Paul /* 126796f2e892SBill Paul * If we're already in promisc or allmulti mode, we 126896f2e892SBill Paul * don't have to bother programming the multicast filter. 126996f2e892SBill Paul */ 127096f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 127196f2e892SBill Paul return; 127296f2e892SBill Paul 127396f2e892SBill Paul /* now program new ones */ 12746817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 127596f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 127696f2e892SBill Paul continue; 1277aa825502SDavid E. O'Brien h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 127896f2e892SBill Paul if (h < 32) 127996f2e892SBill Paul hashes[0] |= (1 << h); 128096f2e892SBill Paul else 128196f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 128296f2e892SBill Paul } 128396f2e892SBill Paul 128496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 128596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 128696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 128796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 128896f2e892SBill Paul } 128996f2e892SBill Paul 12902c876e15SPoul-Henning Kamp static void 12910934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc) 1292feb78939SJonathan Chen { 12930934f18aSMaxime Henrion struct ifnet *ifp; 12940934f18aSMaxime Henrion struct ifmultiaddr *ifma; 1295feb78939SJonathan Chen struct dc_desc *sframe; 1296feb78939SJonathan Chen u_int32_t h, *sp; 1297feb78939SJonathan Chen int i; 1298feb78939SJonathan Chen 1299feb78939SJonathan Chen ifp = &sc->arpcom.ac_if; 1300feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 1301feb78939SJonathan Chen 1302feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1303feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1304feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1305feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 130656e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 13070934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 1308feb78939SJonathan Chen 1309af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1310af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1311af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 1312feb78939SJonathan Chen 131356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 1314feb78939SJonathan Chen 1315feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1316feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1317feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1318feb78939SJonathan Chen else 1319feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1320feb78939SJonathan Chen 1321feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1322feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1323feb78939SJonathan Chen else 1324feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1325feb78939SJonathan Chen 13266817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1327feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1328feb78939SJonathan Chen continue; 1329aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 13301d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1331af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1332feb78939SJonathan Chen } 1333feb78939SJonathan Chen 1334feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1335aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1336af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1337feb78939SJonathan Chen } 1338feb78939SJonathan Chen 1339feb78939SJonathan Chen /* Set our MAC address */ 1340af4358c7SMaxime Henrion sp[0] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]); 1341af4358c7SMaxime Henrion sp[1] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]); 1342af4358c7SMaxime Henrion sp[2] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]); 1343feb78939SJonathan Chen 1344feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1345feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 1346feb78939SJonathan Chen ifp->if_flags |= IFF_RUNNING; 1347af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 1348feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1349feb78939SJonathan Chen 1350feb78939SJonathan Chen /* 13510934f18aSMaxime Henrion * Wait some time... 1352feb78939SJonathan Chen */ 1353feb78939SJonathan Chen DELAY(1000); 1354feb78939SJonathan Chen 1355feb78939SJonathan Chen ifp->if_timer = 5; 1356feb78939SJonathan Chen } 1357feb78939SJonathan Chen 1358e3d2833aSAlfred Perlstein static void 13590934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc) 136096f2e892SBill Paul { 13610934f18aSMaxime Henrion 136296f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13631af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 136496f2e892SBill Paul dc_setfilt_21143(sc); 136596f2e892SBill Paul 136696f2e892SBill Paul if (DC_IS_ASIX(sc)) 136796f2e892SBill Paul dc_setfilt_asix(sc); 136896f2e892SBill Paul 136996f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 137096f2e892SBill Paul dc_setfilt_admtek(sc); 137196f2e892SBill Paul 1372feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1373feb78939SJonathan Chen dc_setfilt_xircom(sc); 137496f2e892SBill Paul } 137596f2e892SBill Paul 137696f2e892SBill Paul /* 13770934f18aSMaxime Henrion * In order to fiddle with the 'full-duplex' and '100Mbps' bits in 13780934f18aSMaxime Henrion * the netconfig register, we first have to put the transmit and/or 13790934f18aSMaxime Henrion * receive logic in the idle state. 138096f2e892SBill Paul */ 1381e3d2833aSAlfred Perlstein static void 13820934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media) 138396f2e892SBill Paul { 13840934f18aSMaxime Henrion int i, restart = 0, watchdogreg; 138596f2e892SBill Paul u_int32_t isr; 138696f2e892SBill Paul 138796f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 138896f2e892SBill Paul return; 138996f2e892SBill Paul 139096f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) { 139196f2e892SBill Paul restart = 1; 139296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 139396f2e892SBill Paul 139496f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 139596f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1396d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1397351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1398351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 139996f2e892SBill Paul break; 1400d467c136SBill Paul DELAY(10); 140196f2e892SBill Paul } 140296f2e892SBill Paul 140396f2e892SBill Paul if (i == DC_TIMEOUT) 140496f2e892SBill Paul printf("dc%d: failed to force tx and " 140596f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 140696f2e892SBill Paul } 140796f2e892SBill Paul 140896f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1409042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1410042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 141196f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 1412bf645417SBill Paul if (DC_IS_INTEL(sc)) { 14130934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14148273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14158273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14168273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14174c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1418bf645417SBill Paul } else { 1419bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1420bf645417SBill Paul } 142196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 142296f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 142396f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 142496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 142596f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 142688d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 142796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 142896f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1429e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1430e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 143196f2e892SBill Paul } else { 143296f2e892SBill Paul if (DC_IS_PNIC(sc)) { 143396f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 143496f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 143596f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 143696f2e892SBill Paul } 1437318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1438318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1439318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14405c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14415c1cfac4SBill Paul dc_apply_fixup(sc, 14425c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14435c1cfac4SBill Paul IFM_100_TX | IFM_FDX : IFM_100_TX); 144496f2e892SBill Paul } 144596f2e892SBill Paul } 144696f2e892SBill Paul 144796f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1448042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1449042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 145096f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14510934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14524c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14538273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14548273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14558273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14568273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14574c2efe27SBill Paul } else { 14584c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14594c2efe27SBill Paul } 146096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 146196f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 146296f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 146396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 146488d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 146596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 146696f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1467e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1468e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 146996f2e892SBill Paul } else { 147096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 147196f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 147296f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 147396f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 147496f2e892SBill Paul } 147596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1476318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 147796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14785c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14795c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14805c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14815c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14825c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14835c1cfac4SBill Paul else 14845c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14855c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14865c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14875c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14885c1cfac4SBill Paul dc_apply_fixup(sc, 14895c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14905c1cfac4SBill Paul IFM_10_T | IFM_FDX : IFM_10_T); 14915c1cfac4SBill Paul DELAY(20000); 14925c1cfac4SBill Paul } 149396f2e892SBill Paul } 149496f2e892SBill Paul } 149596f2e892SBill Paul 1496f43d9309SBill Paul /* 1497f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1498f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1499f43d9309SBill Paul * on the external MII port. 1500f43d9309SBill Paul */ 1501f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 150245521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1503f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1504f43d9309SBill Paul sc->dc_link = 1; 1505f43d9309SBill Paul } else { 1506f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1507f43d9309SBill Paul } 1508f43d9309SBill Paul } 1509f43d9309SBill Paul 151096f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 151196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 151296f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 151396f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 151496f2e892SBill Paul } else { 151596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 151696f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 151796f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 151896f2e892SBill Paul } 151996f2e892SBill Paul 152096f2e892SBill Paul if (restart) 152196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON); 152296f2e892SBill Paul } 152396f2e892SBill Paul 1524e3d2833aSAlfred Perlstein static void 15250934f18aSMaxime Henrion dc_reset(struct dc_softc *sc) 152696f2e892SBill Paul { 15270934f18aSMaxime Henrion int i; 152896f2e892SBill Paul 152996f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 153096f2e892SBill Paul 153196f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 153296f2e892SBill Paul DELAY(10); 153396f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 153496f2e892SBill Paul break; 153596f2e892SBill Paul } 153696f2e892SBill Paul 15371af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15381d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 153996f2e892SBill Paul DELAY(10000); 154096f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 154196f2e892SBill Paul i = 0; 154296f2e892SBill Paul } 154396f2e892SBill Paul 154496f2e892SBill Paul if (i == DC_TIMEOUT) 154596f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 154696f2e892SBill Paul 154796f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 154896f2e892SBill Paul DELAY(1000); 154996f2e892SBill Paul 155096f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 155196f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 155296f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 155396f2e892SBill Paul 155491cc2adbSBill Paul /* 155591cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 155691cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 155791cc2adbSBill Paul * into a state where it will never come out of reset 155891cc2adbSBill Paul * until we reset the whole chip again. 155991cc2adbSBill Paul */ 15605c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 156191cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15625c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15635c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15645c1cfac4SBill Paul } 156596f2e892SBill Paul } 156696f2e892SBill Paul 1567e3d2833aSAlfred Perlstein static struct dc_type * 15680934f18aSMaxime Henrion dc_devtype(device_t dev) 156996f2e892SBill Paul { 157096f2e892SBill Paul struct dc_type *t; 157196f2e892SBill Paul u_int32_t rev; 157296f2e892SBill Paul 157396f2e892SBill Paul t = dc_devs; 157496f2e892SBill Paul 157596f2e892SBill Paul while (t->dc_name != NULL) { 157696f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 157796f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 157896f2e892SBill Paul /* Check the PCI revision */ 157996f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 158096f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 158196f2e892SBill Paul rev >= DC_REVISION_98713A) 158296f2e892SBill Paul t++; 158396f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 158496f2e892SBill Paul rev >= DC_REVISION_98713A) 158596f2e892SBill Paul t++; 158696f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 158779d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 158879d11e09SBill Paul t++; 158979d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 159096f2e892SBill Paul rev >= DC_REVISION_98725) 159196f2e892SBill Paul t++; 159296f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 159396f2e892SBill Paul rev >= DC_REVISION_88141) 159496f2e892SBill Paul t++; 159596f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 159696f2e892SBill Paul rev >= DC_REVISION_82C169) 159796f2e892SBill Paul t++; 159888d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 159988d739dcSBill Paul rev >= DC_REVISION_DM9102A) 160088d739dcSBill Paul t++; 1601e7b9ab3aSBill Paul /* 1602e7b9ab3aSBill Paul * The Microsoft MN-130 has a device ID of 0x0002, 1603e7b9ab3aSBill Paul * which happens to be the same as the PNIC 82c168. 1604e7b9ab3aSBill Paul * To keep dc_attach() from getting confused, we 1605e7b9ab3aSBill Paul * pretend its ID is something different. 1606e7b9ab3aSBill Paul * XXX: ideally, dc_attach() should be checking 1607e7b9ab3aSBill Paul * vendorid+deviceid together to avoid such 1608e7b9ab3aSBill Paul * collisions. 1609e7b9ab3aSBill Paul */ 1610e7b9ab3aSBill Paul if (t->dc_vid == DC_VENDORID_MICROSOFT && 1611e7b9ab3aSBill Paul t->dc_did == DC_DEVICEID_MSMN130) 1612e7b9ab3aSBill Paul t++; 161396f2e892SBill Paul return (t); 161496f2e892SBill Paul } 161596f2e892SBill Paul t++; 161696f2e892SBill Paul } 161796f2e892SBill Paul 161896f2e892SBill Paul return (NULL); 161996f2e892SBill Paul } 162096f2e892SBill Paul 162196f2e892SBill Paul /* 162296f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 162396f2e892SBill Paul * IDs against our list and return a device name if we find a match. 162496f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 162596f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 162696f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 162796f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 162896f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 162996f2e892SBill Paul */ 1630e3d2833aSAlfred Perlstein static int 16310934f18aSMaxime Henrion dc_probe(device_t dev) 163296f2e892SBill Paul { 163396f2e892SBill Paul struct dc_type *t; 163496f2e892SBill Paul 163596f2e892SBill Paul t = dc_devtype(dev); 163696f2e892SBill Paul 163796f2e892SBill Paul if (t != NULL) { 163896f2e892SBill Paul device_set_desc(dev, t->dc_name); 163996f2e892SBill Paul return (0); 164096f2e892SBill Paul } 164196f2e892SBill Paul 164296f2e892SBill Paul return (ENXIO); 164396f2e892SBill Paul } 164496f2e892SBill Paul 1645b84e866aSWarner Losh #ifndef BURN_BRIDGES 1646e3d2833aSAlfred Perlstein static void 16470934f18aSMaxime Henrion dc_acpi(device_t dev) 164896f2e892SBill Paul { 164996f2e892SBill Paul int unit; 16500934f18aSMaxime Henrion u_int32_t iobase, membase, irq; 165196f2e892SBill Paul 165296f2e892SBill Paul unit = device_get_unit(dev); 165396f2e892SBill Paul 165414a00c6cSBill Paul if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 165596f2e892SBill Paul /* Save important PCI config data. */ 165696f2e892SBill Paul iobase = pci_read_config(dev, DC_PCI_CFBIO, 4); 165796f2e892SBill Paul membase = pci_read_config(dev, DC_PCI_CFBMA, 4); 165896f2e892SBill Paul irq = pci_read_config(dev, DC_PCI_CFIT, 4); 165996f2e892SBill Paul 166096f2e892SBill Paul /* Reset the power state. */ 166196f2e892SBill Paul printf("dc%d: chip is in D%d power mode " 166214a00c6cSBill Paul "-- setting to D0\n", unit, 166314a00c6cSBill Paul pci_get_powerstate(dev)); 166414a00c6cSBill Paul pci_set_powerstate(dev, PCI_POWERSTATE_D0); 166596f2e892SBill Paul 166696f2e892SBill Paul /* Restore PCI config data. */ 166796f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBIO, iobase, 4); 166896f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBMA, membase, 4); 166996f2e892SBill Paul pci_write_config(dev, DC_PCI_CFIT, irq, 4); 167096f2e892SBill Paul } 167196f2e892SBill Paul } 1672b84e866aSWarner Losh #endif 167396f2e892SBill Paul 1674e3d2833aSAlfred Perlstein static void 16750934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media) 16765c1cfac4SBill Paul { 16775c1cfac4SBill Paul struct dc_mediainfo *m; 16785c1cfac4SBill Paul u_int8_t *p; 16795c1cfac4SBill Paul int i; 16805d801891SBill Paul u_int32_t reg; 16815c1cfac4SBill Paul 16825c1cfac4SBill Paul m = sc->dc_mi; 16835c1cfac4SBill Paul 16845c1cfac4SBill Paul while (m != NULL) { 16855c1cfac4SBill Paul if (m->dc_media == media) 16865c1cfac4SBill Paul break; 16875c1cfac4SBill Paul m = m->dc_next; 16885c1cfac4SBill Paul } 16895c1cfac4SBill Paul 16905c1cfac4SBill Paul if (m == NULL) 16915c1cfac4SBill Paul return; 16925c1cfac4SBill Paul 16935c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16945c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16955c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16965c1cfac4SBill Paul } 16975c1cfac4SBill Paul 16985c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16995c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 17005c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 17015c1cfac4SBill Paul } 17025c1cfac4SBill Paul } 17035c1cfac4SBill Paul 1704e3d2833aSAlfred Perlstein static void 17050934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l) 17065c1cfac4SBill Paul { 17075c1cfac4SBill Paul struct dc_mediainfo *m; 17085c1cfac4SBill Paul 17090934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 171087f4fa15SMartin Blapp switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) { 171187f4fa15SMartin Blapp case DC_SIA_CODE_10BT: 17125c1cfac4SBill Paul m->dc_media = IFM_10_T; 171387f4fa15SMartin Blapp break; 171487f4fa15SMartin Blapp case DC_SIA_CODE_10BT_FDX: 17155c1cfac4SBill Paul m->dc_media = IFM_10_T | IFM_FDX; 171687f4fa15SMartin Blapp break; 171787f4fa15SMartin Blapp case DC_SIA_CODE_10B2: 17185c1cfac4SBill Paul m->dc_media = IFM_10_2; 171987f4fa15SMartin Blapp break; 172087f4fa15SMartin Blapp case DC_SIA_CODE_10B5: 17215c1cfac4SBill Paul m->dc_media = IFM_10_5; 172287f4fa15SMartin Blapp break; 172387f4fa15SMartin Blapp default: 172487f4fa15SMartin Blapp break; 172587f4fa15SMartin Blapp } 17265c1cfac4SBill Paul 172787f4fa15SMartin Blapp /* 172887f4fa15SMartin Blapp * We need to ignore CSR13, CSR14, CSR15 for SIA mode. 172987f4fa15SMartin Blapp * Things apparently already work for cards that do 173087f4fa15SMartin Blapp * supply Media Specific Data. 173187f4fa15SMartin Blapp */ 173287f4fa15SMartin Blapp if (l->dc_sia_code & DC_SIA_CODE_EXT) { 17335c1cfac4SBill Paul m->dc_gp_len = 2; 173487f4fa15SMartin Blapp m->dc_gp_ptr = 173587f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl; 173687f4fa15SMartin Blapp } else { 173787f4fa15SMartin Blapp m->dc_gp_len = 2; 173887f4fa15SMartin Blapp m->dc_gp_ptr = 173987f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl; 174087f4fa15SMartin Blapp } 17415c1cfac4SBill Paul 17425c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17435c1cfac4SBill Paul sc->dc_mi = m; 17445c1cfac4SBill Paul 17455c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 17465c1cfac4SBill Paul } 17475c1cfac4SBill Paul 1748e3d2833aSAlfred Perlstein static void 17490934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l) 17505c1cfac4SBill Paul { 17515c1cfac4SBill Paul struct dc_mediainfo *m; 17525c1cfac4SBill Paul 17530934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17545c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 17555c1cfac4SBill Paul m->dc_media = IFM_100_TX; 17565c1cfac4SBill Paul 17575c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 17585c1cfac4SBill Paul m->dc_media = IFM_100_TX | IFM_FDX; 17595c1cfac4SBill Paul 17605c1cfac4SBill Paul m->dc_gp_len = 2; 17615c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 17625c1cfac4SBill Paul 17635c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17645c1cfac4SBill Paul sc->dc_mi = m; 17655c1cfac4SBill Paul 17665c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 17675c1cfac4SBill Paul } 17685c1cfac4SBill Paul 1769e3d2833aSAlfred Perlstein static void 17700934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l) 17715c1cfac4SBill Paul { 17725c1cfac4SBill Paul struct dc_mediainfo *m; 17730934f18aSMaxime Henrion u_int8_t *p; 17745c1cfac4SBill Paul 17750934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17765c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17775c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17785c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17795c1cfac4SBill Paul 17805c1cfac4SBill Paul p = (u_int8_t *)l; 17815c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17825c1cfac4SBill Paul m->dc_gp_ptr = p; 17835c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17845c1cfac4SBill Paul m->dc_reset_len = *p; 17855c1cfac4SBill Paul p++; 17865c1cfac4SBill Paul m->dc_reset_ptr = p; 17875c1cfac4SBill Paul 17885c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17895c1cfac4SBill Paul sc->dc_mi = m; 17905c1cfac4SBill Paul } 17915c1cfac4SBill Paul 17922c876e15SPoul-Henning Kamp static void 17930934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits) 17943097aa70SWarner Losh { 17953097aa70SWarner Losh int size; 17963097aa70SWarner Losh 17973097aa70SWarner Losh size = 2 << bits; 17983097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 17993097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 18003097aa70SWarner Losh } 18013097aa70SWarner Losh 1802e3d2833aSAlfred Perlstein static void 18030934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc) 18045c1cfac4SBill Paul { 18055c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 18065c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 18070934f18aSMaxime Henrion int have_mii, i, loff; 18085c1cfac4SBill Paul char *ptr; 18095c1cfac4SBill Paul 1810f956e0b3SMartin Blapp have_mii = 0; 18115c1cfac4SBill Paul loff = sc->dc_srom[27]; 18125c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 18135c1cfac4SBill Paul 18145c1cfac4SBill Paul ptr = (char *)lhdr; 18155c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 1816f956e0b3SMartin Blapp /* 1817f956e0b3SMartin Blapp * Look if we got a MII media block. 1818f956e0b3SMartin Blapp */ 1819f956e0b3SMartin Blapp for (i = 0; i < lhdr->dc_mcnt; i++) { 1820f956e0b3SMartin Blapp hdr = (struct dc_eblock_hdr *)ptr; 1821f956e0b3SMartin Blapp if (hdr->dc_type == DC_EBLOCK_MII) 1822f956e0b3SMartin Blapp have_mii++; 1823f956e0b3SMartin Blapp 1824f956e0b3SMartin Blapp ptr += (hdr->dc_len & 0x7F); 1825f956e0b3SMartin Blapp ptr++; 1826f956e0b3SMartin Blapp } 1827f956e0b3SMartin Blapp 1828f956e0b3SMartin Blapp /* 1829f956e0b3SMartin Blapp * Do the same thing again. Only use SIA and SYM media 1830f956e0b3SMartin Blapp * blocks if no MII media block is available. 1831f956e0b3SMartin Blapp */ 1832f956e0b3SMartin Blapp ptr = (char *)lhdr; 1833f956e0b3SMartin Blapp ptr += sizeof(struct dc_leaf_hdr) - 1; 18345c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 18355c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 18365c1cfac4SBill Paul switch (hdr->dc_type) { 18375c1cfac4SBill Paul case DC_EBLOCK_MII: 18385c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 18395c1cfac4SBill Paul break; 18405c1cfac4SBill Paul case DC_EBLOCK_SIA: 1841f956e0b3SMartin Blapp if (! have_mii) 1842f956e0b3SMartin Blapp dc_decode_leaf_sia(sc, 1843f956e0b3SMartin Blapp (struct dc_eblock_sia *)hdr); 18445c1cfac4SBill Paul break; 18455c1cfac4SBill Paul case DC_EBLOCK_SYM: 1846f956e0b3SMartin Blapp if (! have_mii) 1847f956e0b3SMartin Blapp dc_decode_leaf_sym(sc, 1848f956e0b3SMartin Blapp (struct dc_eblock_sym *)hdr); 18495c1cfac4SBill Paul break; 18505c1cfac4SBill Paul default: 18515c1cfac4SBill Paul /* Don't care. Yet. */ 18525c1cfac4SBill Paul break; 18535c1cfac4SBill Paul } 18545c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 18555c1cfac4SBill Paul ptr++; 18565c1cfac4SBill Paul } 18575c1cfac4SBill Paul } 18585c1cfac4SBill Paul 185956e5e7aeSMaxime Henrion static void 186056e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 186156e5e7aeSMaxime Henrion { 186256e5e7aeSMaxime Henrion u_int32_t *paddr; 186356e5e7aeSMaxime Henrion 186456e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 186556e5e7aeSMaxime Henrion paddr = arg; 186656e5e7aeSMaxime Henrion *paddr = segs->ds_addr; 186756e5e7aeSMaxime Henrion } 186856e5e7aeSMaxime Henrion 186996f2e892SBill Paul /* 187096f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 187196f2e892SBill Paul * setup and ethernet/BPF attach. 187296f2e892SBill Paul */ 1873e3d2833aSAlfred Perlstein static int 18740934f18aSMaxime Henrion dc_attach(device_t dev) 187596f2e892SBill Paul { 1876d1ce9105SBill Paul int tmp = 0; 187796f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 187896f2e892SBill Paul u_int32_t command; 187996f2e892SBill Paul struct dc_softc *sc; 188096f2e892SBill Paul struct ifnet *ifp; 188196f2e892SBill Paul u_int32_t revision; 188296f2e892SBill Paul int unit, error = 0, rid, mac_offset; 188356e5e7aeSMaxime Henrion int i; 1884e7b01d07SWarner Losh u_int8_t *mac; 188596f2e892SBill Paul 188696f2e892SBill Paul sc = device_get_softc(dev); 188796f2e892SBill Paul unit = device_get_unit(dev); 188896f2e892SBill Paul 18896008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 18906008862bSJohn Baldwin MTX_DEF | MTX_RECURSE); 1891b84e866aSWarner Losh #ifndef BURN_BRIDGES 189296f2e892SBill Paul /* 189396f2e892SBill Paul * Handle power management nonsense. 189496f2e892SBill Paul */ 189596f2e892SBill Paul dc_acpi(dev); 1896b84e866aSWarner Losh #endif 189796f2e892SBill Paul /* 189896f2e892SBill Paul * Map control/status registers. 189996f2e892SBill Paul */ 190007f65363SBill Paul pci_enable_busmaster(dev); 190196f2e892SBill Paul 190296f2e892SBill Paul rid = DC_RID; 190396f2e892SBill Paul sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid, 190496f2e892SBill Paul 0, ~0, 1, RF_ACTIVE); 190596f2e892SBill Paul 190696f2e892SBill Paul if (sc->dc_res == NULL) { 190796f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 190896f2e892SBill Paul error = ENXIO; 1909608654d4SNate Lawson goto fail; 191096f2e892SBill Paul } 191196f2e892SBill Paul 191296f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 191396f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 191496f2e892SBill Paul 19150934f18aSMaxime Henrion /* Allocate interrupt. */ 191654f1f1d1SNate Lawson rid = 0; 191754f1f1d1SNate Lawson sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 191854f1f1d1SNate Lawson RF_SHAREABLE | RF_ACTIVE); 191954f1f1d1SNate Lawson 192054f1f1d1SNate Lawson if (sc->dc_irq == NULL) { 192154f1f1d1SNate Lawson printf("dc%d: couldn't map interrupt\n", unit); 192254f1f1d1SNate Lawson error = ENXIO; 192354f1f1d1SNate Lawson goto fail; 192454f1f1d1SNate Lawson } 192554f1f1d1SNate Lawson 192696f2e892SBill Paul /* Need this info to decide on a chip type. */ 192796f2e892SBill Paul sc->dc_info = dc_devtype(dev); 192896f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 192996f2e892SBill Paul 19306d0dd931SWarner Losh /* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */ 1931eecb3844SMartin Blapp if (sc->dc_info->dc_did != DC_DEVICEID_82C168 && 1932eecb3844SMartin Blapp sc->dc_info->dc_did != DC_DEVICEID_X3201) 1933eecb3844SMartin Blapp dc_eeprom_width(sc); 1934eecb3844SMartin Blapp 193596f2e892SBill Paul switch (sc->dc_info->dc_did) { 193696f2e892SBill Paul case DC_DEVICEID_21143: 193796f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 193896f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1939042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19405c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 19413097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 194296f2e892SBill Paul break; 194338deb45fSTom Rhodes case DC_DEVICEID_DM9009: 194496f2e892SBill Paul case DC_DEVICEID_DM9100: 194596f2e892SBill Paul case DC_DEVICEID_DM9102: 194696f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1947318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS; 1948318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD; 19497dfdc26cSMartin Blapp sc->dc_flags |= DC_TX_ALIGN; 19504a80e74bSMartin Blapp sc->dc_pmode = DC_PMODE_MII; 19510a46b1dcSBill Paul /* Increase the latency timer value. */ 19520a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 19530a46b1dcSBill Paul command &= 0xFFFF00FF; 19540a46b1dcSBill Paul command |= 0x00008000; 19550a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 195696f2e892SBill Paul break; 195796f2e892SBill Paul case DC_DEVICEID_AL981: 195896f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 195996f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 196096f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 196196f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 19623097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 196396f2e892SBill Paul break; 196496f2e892SBill Paul case DC_DEVICEID_AN985: 1965e351d778SMartin Blapp case DC_DEVICEID_ADM9511: 1966e351d778SMartin Blapp case DC_DEVICEID_ADM9513: 19674c16d09eSWarner Losh case DC_DEVICEID_FA511: 196841fced74SPeter Wemm case DC_DEVICEID_FE2500: 1969fa167b8eSBill Paul case DC_DEVICEID_EN2242: 1970948c244dSWarner Losh case DC_DEVICEID_HAWKING_PN672TX: 19717eac366bSMartin Blapp case DC_DEVICEID_3CSOHOB: 1972e7b9ab3aSBill Paul case DC_DEVICEID_MSMN120: 1973e7b9ab3aSBill Paul case DC_DEVICEID_MSMN130_FAKE: /* XXX avoid collision with PNIC*/ 197496f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 1975acc1bcccSMartin Blapp sc->dc_flags |= DC_64BIT_HASH; 197696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 197796f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 197896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1979129eaf79SMartin Blapp /* Don't read SROM for - auto-loaded on reset */ 198096f2e892SBill Paul break; 198196f2e892SBill Paul case DC_DEVICEID_98713: 198296f2e892SBill Paul case DC_DEVICEID_98713_CP: 198396f2e892SBill Paul if (revision < DC_REVISION_98713A) { 198496f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 198596f2e892SBill Paul } 1986318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 198796f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1988318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1989318b02fdSBill Paul } 1990318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 199196f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 199296f2e892SBill Paul break; 199396f2e892SBill Paul case DC_DEVICEID_987x5: 19949ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 199579d11e09SBill Paul /* 199679d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 199779d11e09SBill Paul * 128-bit hash table. We need to deal with these 199879d11e09SBill Paul * in the same manner as the PNIC II so that we 199979d11e09SBill Paul * get the right number of bits out of the 200079d11e09SBill Paul * CRC routine. 200179d11e09SBill Paul */ 200279d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 200379d11e09SBill Paul revision < DC_REVISION_98725) 200479d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 200596f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 200696f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 2007318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 200896f2e892SBill Paul break; 2009ead7cde9SBill Paul case DC_DEVICEID_98727: 2010ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 2011ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 2012ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 2013ead7cde9SBill Paul break; 201496f2e892SBill Paul case DC_DEVICEID_82C115: 201596f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 201679d11e09SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH; 2017318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 201896f2e892SBill Paul break; 201996f2e892SBill Paul case DC_DEVICEID_82C168: 202096f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 202191cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS; 202296f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 202396f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 202496f2e892SBill Paul if (revision < DC_REVISION_82C169) 202596f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 202696f2e892SBill Paul break; 202796f2e892SBill Paul case DC_DEVICEID_AX88140A: 202896f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 202996f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG; 203096f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 203196f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 203296f2e892SBill Paul break; 2033feb78939SJonathan Chen case DC_DEVICEID_X3201: 2034feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 20352dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 20362dfc960aSLuigi Rizzo DC_TX_ALIGN; 2037feb78939SJonathan Chen /* 2038feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 2039feb78939SJonathan Chen * it to obtain a double word aligned buffer. 20402dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 2041feb78939SJonathan Chen */ 20423097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 2043feb78939SJonathan Chen break; 20441af8bec7SBill Paul case DC_DEVICEID_RS7112: 20451af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 20461af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 20471af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 20481af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 20493097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 20501af8bec7SBill Paul break; 205196f2e892SBill Paul default: 205296f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 205396f2e892SBill Paul sc->dc_info->dc_did); 205496f2e892SBill Paul break; 205596f2e892SBill Paul } 205696f2e892SBill Paul 205796f2e892SBill Paul /* Save the cache line size. */ 205888d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 205988d739dcSBill Paul sc->dc_cachesize = 0; 206088d739dcSBill Paul else 206188d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 206288d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 206396f2e892SBill Paul 206496f2e892SBill Paul /* Reset the adapter. */ 206596f2e892SBill Paul dc_reset(sc); 206696f2e892SBill Paul 206796f2e892SBill Paul /* Take 21143 out of snooze mode */ 2068feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 206996f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 207096f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 207196f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 207296f2e892SBill Paul } 207396f2e892SBill Paul 207496f2e892SBill Paul /* 207596f2e892SBill Paul * Try to learn something about the supported media. 207696f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 207796f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 207896f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 207996f2e892SBill Paul * Intel 21143. 208096f2e892SBill Paul */ 20815c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 20825c1cfac4SBill Paul dc_parse_21143_srom(sc); 20835c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 208496f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 208596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 208696f2e892SBill Paul else 208796f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 208896f2e892SBill Paul } else if (!sc->dc_pmode) 208996f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 209096f2e892SBill Paul 209196f2e892SBill Paul /* 209296f2e892SBill Paul * Get station address from the EEPROM. 209396f2e892SBill Paul */ 209496f2e892SBill Paul switch(sc->dc_type) { 209596f2e892SBill Paul case DC_TYPE_98713: 209696f2e892SBill Paul case DC_TYPE_98713A: 209796f2e892SBill Paul case DC_TYPE_987x5: 209896f2e892SBill Paul case DC_TYPE_PNICII: 209996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 210096f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 210196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 210296f2e892SBill Paul break; 210396f2e892SBill Paul case DC_TYPE_PNIC: 210496f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 210596f2e892SBill Paul break; 210696f2e892SBill Paul case DC_TYPE_DM9102: 210796f2e892SBill Paul case DC_TYPE_21143: 210896f2e892SBill Paul case DC_TYPE_ASIX: 210996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 211096f2e892SBill Paul break; 211196f2e892SBill Paul case DC_TYPE_AL981: 211296f2e892SBill Paul case DC_TYPE_AN985: 2113129eaf79SMartin Blapp *(u_int32_t *)(&eaddr[0]) = CSR_READ_4(sc, DC_AL_PAR0); 2114129eaf79SMartin Blapp *(u_int16_t *)(&eaddr[4]) = CSR_READ_4(sc, DC_AL_PAR1); 211596f2e892SBill Paul break; 21161af8bec7SBill Paul case DC_TYPE_CONEXANT: 21170934f18aSMaxime Henrion bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 21180934f18aSMaxime Henrion ETHER_ADDR_LEN); 21191af8bec7SBill Paul break; 2120feb78939SJonathan Chen case DC_TYPE_XIRCOM: 21210934f18aSMaxime Henrion /* The MAC comes from the CIS. */ 2122e7b01d07SWarner Losh mac = pci_get_ether(dev); 2123e7b01d07SWarner Losh if (!mac) { 2124e7b01d07SWarner Losh device_printf(dev, "No station address in CIS!\n"); 2125608654d4SNate Lawson error = ENXIO; 2126e7b01d07SWarner Losh goto fail; 2127e7b01d07SWarner Losh } 2128e7b01d07SWarner Losh bcopy(mac, eaddr, ETHER_ADDR_LEN); 2129feb78939SJonathan Chen break; 213096f2e892SBill Paul default: 213196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 213296f2e892SBill Paul break; 213396f2e892SBill Paul } 213496f2e892SBill Paul 213596f2e892SBill Paul /* 213696f2e892SBill Paul * A 21143 or clone chip was detected. Inform the world. 213796f2e892SBill Paul */ 213896f2e892SBill Paul printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":"); 213996f2e892SBill Paul 214096f2e892SBill Paul sc->dc_unit = unit; 21410934f18aSMaxime Henrion bcopy(eaddr, &sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 214296f2e892SBill Paul 214356e5e7aeSMaxime Henrion /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 214456e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 214556e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct dc_list_data), 1, 214656e5e7aeSMaxime Henrion sizeof(struct dc_list_data), 0, NULL, NULL, &sc->dc_ltag); 214756e5e7aeSMaxime Henrion if (error) { 214856e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 214956e5e7aeSMaxime Henrion error = ENXIO; 215056e5e7aeSMaxime Henrion goto fail; 215156e5e7aeSMaxime Henrion } 215256e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata, 2153aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap); 215456e5e7aeSMaxime Henrion if (error) { 215556e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 215656e5e7aeSMaxime Henrion error = ENXIO; 215756e5e7aeSMaxime Henrion goto fail; 215856e5e7aeSMaxime Henrion } 215956e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata, 216056e5e7aeSMaxime Henrion sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr, 216156e5e7aeSMaxime Henrion BUS_DMA_NOWAIT); 216256e5e7aeSMaxime Henrion if (error) { 216356e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 216456e5e7aeSMaxime Henrion error = ENXIO; 216556e5e7aeSMaxime Henrion goto fail; 216656e5e7aeSMaxime Henrion } 216796f2e892SBill Paul 216856e5e7aeSMaxime Henrion /* 216956e5e7aeSMaxime Henrion * Allocate a busdma tag and DMA safe memory for the multicast 217056e5e7aeSMaxime Henrion * setup frame. 217156e5e7aeSMaxime Henrion */ 217256e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 217356e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, 217456e5e7aeSMaxime Henrion DC_SFRAME_LEN + DC_MIN_FRAMELEN, 0, NULL, NULL, &sc->dc_stag); 217556e5e7aeSMaxime Henrion if (error) { 217656e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 217756e5e7aeSMaxime Henrion error = ENXIO; 217856e5e7aeSMaxime Henrion goto fail; 217956e5e7aeSMaxime Henrion } 218056e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf, 218156e5e7aeSMaxime Henrion BUS_DMA_NOWAIT, &sc->dc_smap); 218256e5e7aeSMaxime Henrion if (error) { 218356e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 218456e5e7aeSMaxime Henrion error = ENXIO; 218556e5e7aeSMaxime Henrion goto fail; 218656e5e7aeSMaxime Henrion } 218756e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf, 218856e5e7aeSMaxime Henrion DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT); 218956e5e7aeSMaxime Henrion if (error) { 219056e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 219196f2e892SBill Paul error = ENXIO; 219296f2e892SBill Paul goto fail; 219396f2e892SBill Paul } 219496f2e892SBill Paul 219556e5e7aeSMaxime Henrion /* Allocate a busdma tag for mbufs. */ 219656e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 219756e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * DC_TX_LIST_CNT, 219856e5e7aeSMaxime Henrion DC_TX_LIST_CNT, MCLBYTES, 0, NULL, NULL, &sc->dc_mtag); 219956e5e7aeSMaxime Henrion if (error) { 220056e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 220156e5e7aeSMaxime Henrion error = ENXIO; 220256e5e7aeSMaxime Henrion goto fail; 220356e5e7aeSMaxime Henrion } 220456e5e7aeSMaxime Henrion 220556e5e7aeSMaxime Henrion /* Create the TX/RX busdma maps. */ 220656e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) { 220756e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 220856e5e7aeSMaxime Henrion &sc->dc_cdata.dc_tx_map[i]); 220956e5e7aeSMaxime Henrion if (error) { 221056e5e7aeSMaxime Henrion printf("dc%d: failed to init TX ring\n", unit); 221156e5e7aeSMaxime Henrion error = ENXIO; 221256e5e7aeSMaxime Henrion goto fail; 221356e5e7aeSMaxime Henrion } 221456e5e7aeSMaxime Henrion } 221556e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) { 221656e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 221756e5e7aeSMaxime Henrion &sc->dc_cdata.dc_rx_map[i]); 221856e5e7aeSMaxime Henrion if (error) { 221956e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 222056e5e7aeSMaxime Henrion error = ENXIO; 222156e5e7aeSMaxime Henrion goto fail; 222256e5e7aeSMaxime Henrion } 222356e5e7aeSMaxime Henrion } 222456e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap); 222556e5e7aeSMaxime Henrion if (error) { 222656e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 222756e5e7aeSMaxime Henrion error = ENXIO; 222856e5e7aeSMaxime Henrion goto fail; 222956e5e7aeSMaxime Henrion } 223096f2e892SBill Paul 223196f2e892SBill Paul ifp = &sc->arpcom.ac_if; 223296f2e892SBill Paul ifp->if_softc = sc; 22339bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 2234feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 223596f2e892SBill Paul ifp->if_mtu = ETHERMTU; 223696f2e892SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 223796f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 223896f2e892SBill Paul ifp->if_start = dc_start; 223996f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 224096f2e892SBill Paul ifp->if_init = dc_init; 224196f2e892SBill Paul ifp->if_baudrate = 10000000; 224296f2e892SBill Paul ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1; 224396f2e892SBill Paul 224496f2e892SBill Paul /* 22455c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 22465c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 22475c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 22485c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 22495c1cfac4SBill Paul * driver instead. 225096f2e892SBill Paul */ 22515c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 22525c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 22535c1cfac4SBill Paul tmp = sc->dc_pmode; 22545c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 22555c1cfac4SBill Paul } 22565c1cfac4SBill Paul 225796f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 225896f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 225996f2e892SBill Paul 226096f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22615c1cfac4SBill Paul sc->dc_pmode = tmp; 22625c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 226396f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2264042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 226596f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 226696f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 226778999dd1SBill Paul /* 226878999dd1SBill Paul * For non-MII cards, we need to have the 21143 226978999dd1SBill Paul * drive the LEDs. Except there are some systems 227078999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 227178999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 227278999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 227378999dd1SBill Paul */ 227478999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 227578999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 227696f2e892SBill Paul error = 0; 227796f2e892SBill Paul } 227896f2e892SBill Paul 227996f2e892SBill Paul if (error) { 228096f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 228196f2e892SBill Paul goto fail; 228296f2e892SBill Paul } 228396f2e892SBill Paul 2284feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 2285feb78939SJonathan Chen /* 2286feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 2287feb78939SJonathan Chen * can talk to the MII. 2288feb78939SJonathan Chen */ 2289feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 2290feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2291feb78939SJonathan Chen DELAY(10); 2292feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 2293feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2294feb78939SJonathan Chen DELAY(10); 2295feb78939SJonathan Chen } 2296feb78939SJonathan Chen 2297028a8491SMartin Blapp if (DC_IS_ADMTEK(sc)) { 2298028a8491SMartin Blapp /* 2299028a8491SMartin Blapp * Set automatic TX underrun recovery for the ADMtek chips 2300028a8491SMartin Blapp */ 2301028a8491SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 2302028a8491SMartin Blapp } 2303028a8491SMartin Blapp 230496f2e892SBill Paul /* 2305db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2306db40c1aeSDoug Ambrisko */ 2307db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 23089ef8b520SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 2309db40c1aeSDoug Ambrisko 2310c06eb4e2SSam Leffler callout_init(&sc->dc_stat_ch, IS_MPSAFE ? CALLOUT_MPSAFE : 0); 231196f2e892SBill Paul 23125c1cfac4SBill Paul #ifdef SRM_MEDIA 2313510a809eSMike Smith sc->dc_srm_media = 0; 2314510a809eSMike Smith 2315510a809eSMike Smith /* Remember the SRM console media setting */ 2316510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2317510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2318510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 2319510a809eSMike Smith switch ((command >> 8) & 0xff) { 2320510a809eSMike Smith case 3: 2321510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2322510a809eSMike Smith break; 2323510a809eSMike Smith case 4: 2324510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2325510a809eSMike Smith break; 2326510a809eSMike Smith case 5: 2327510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2328510a809eSMike Smith break; 2329510a809eSMike Smith case 6: 2330510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2331510a809eSMike Smith break; 2332510a809eSMike Smith } 2333510a809eSMike Smith if (sc->dc_srm_media) 2334510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2335510a809eSMike Smith } 2336510a809eSMike Smith #endif 2337510a809eSMike Smith 2338608654d4SNate Lawson /* 2339608654d4SNate Lawson * Call MI attach routine. 2340608654d4SNate Lawson */ 2341608654d4SNate Lawson ether_ifattach(ifp, eaddr); 2342608654d4SNate Lawson 234354f1f1d1SNate Lawson /* Hook interrupt last to avoid having to lock softc */ 2344608654d4SNate Lawson error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | 2345608654d4SNate Lawson (IS_MPSAFE ? INTR_MPSAFE : 0), 2346608654d4SNate Lawson dc_intr, sc, &sc->dc_intrhand); 2347608654d4SNate Lawson 2348608654d4SNate Lawson if (error) { 2349608654d4SNate Lawson printf("dc%d: couldn't set up irq\n", unit); 2350693f4477SNate Lawson ether_ifdetach(ifp); 235154f1f1d1SNate Lawson goto fail; 2352608654d4SNate Lawson } 2353510a809eSMike Smith 235496f2e892SBill Paul fail: 235554f1f1d1SNate Lawson if (error) 235654f1f1d1SNate Lawson dc_detach(dev); 235796f2e892SBill Paul return (error); 235896f2e892SBill Paul } 235996f2e892SBill Paul 2360693f4477SNate Lawson /* 2361693f4477SNate Lawson * Shutdown hardware and free up resources. This can be called any 2362693f4477SNate Lawson * time after the mutex has been initialized. It is called in both 2363693f4477SNate Lawson * the error case in attach and the normal detach case so it needs 2364693f4477SNate Lawson * to be careful about only freeing resources that have actually been 2365693f4477SNate Lawson * allocated. 2366693f4477SNate Lawson */ 2367e3d2833aSAlfred Perlstein static int 23680934f18aSMaxime Henrion dc_detach(device_t dev) 236996f2e892SBill Paul { 237096f2e892SBill Paul struct dc_softc *sc; 237196f2e892SBill Paul struct ifnet *ifp; 23725c1cfac4SBill Paul struct dc_mediainfo *m; 237356e5e7aeSMaxime Henrion int i; 237496f2e892SBill Paul 237596f2e892SBill Paul sc = device_get_softc(dev); 237659f47d29SJohn Baldwin KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized")); 2377d1ce9105SBill Paul DC_LOCK(sc); 2378d1ce9105SBill Paul 237996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 238096f2e892SBill Paul 2381693f4477SNate Lawson /* These should only be active if attach succeeded */ 2382214073e5SWarner Losh if (device_is_attached(dev)) { 238396f2e892SBill Paul dc_stop(sc); 23849ef8b520SSam Leffler ether_ifdetach(ifp); 2385693f4477SNate Lawson } 2386693f4477SNate Lawson if (sc->dc_miibus) 238796f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 238854f1f1d1SNate Lawson bus_generic_detach(dev); 238996f2e892SBill Paul 239054f1f1d1SNate Lawson if (sc->dc_intrhand) 239196f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 239254f1f1d1SNate Lawson if (sc->dc_irq) 239396f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 239454f1f1d1SNate Lawson if (sc->dc_res) 239596f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 239696f2e892SBill Paul 239756e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_sbuf != NULL) 239856e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap); 239956e5e7aeSMaxime Henrion if (sc->dc_ldata != NULL) 240056e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap); 240156e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) 240256e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_tx_map[i]); 240356e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) 240456e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 240556e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap); 240656e5e7aeSMaxime Henrion if (sc->dc_stag) 240756e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_stag); 240856e5e7aeSMaxime Henrion if (sc->dc_mtag) 240956e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_mtag); 241056e5e7aeSMaxime Henrion if (sc->dc_ltag) 241156e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_ltag); 241256e5e7aeSMaxime Henrion 241396f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 241496f2e892SBill Paul 24155c1cfac4SBill Paul while (sc->dc_mi != NULL) { 24165c1cfac4SBill Paul m = sc->dc_mi->dc_next; 24175c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 24185c1cfac4SBill Paul sc->dc_mi = m; 24195c1cfac4SBill Paul } 24207efff076SWarner Losh free(sc->dc_srom, M_DEVBUF); 24215c1cfac4SBill Paul 2422d1ce9105SBill Paul DC_UNLOCK(sc); 2423d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 242496f2e892SBill Paul 242596f2e892SBill Paul return (0); 242696f2e892SBill Paul } 242796f2e892SBill Paul 242896f2e892SBill Paul /* 242996f2e892SBill Paul * Initialize the transmit descriptors. 243096f2e892SBill Paul */ 2431e3d2833aSAlfred Perlstein static int 24320934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc) 243396f2e892SBill Paul { 243496f2e892SBill Paul struct dc_chain_data *cd; 243596f2e892SBill Paul struct dc_list_data *ld; 243601faf54bSLuigi Rizzo int i, nexti; 243796f2e892SBill Paul 243896f2e892SBill Paul cd = &sc->dc_cdata; 243996f2e892SBill Paul ld = sc->dc_ldata; 244096f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 2441b3811c95SMaxime Henrion if (i == DC_TX_LIST_CNT - 1) 2442b3811c95SMaxime Henrion nexti = 0; 2443b3811c95SMaxime Henrion else 2444b3811c95SMaxime Henrion nexti = i + 1; 2445af4358c7SMaxime Henrion ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti)); 244696f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 244796f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 244896f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 244996f2e892SBill Paul } 245096f2e892SBill Paul 245196f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 245256e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 245356e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 245496f2e892SBill Paul return (0); 245596f2e892SBill Paul } 245696f2e892SBill Paul 245796f2e892SBill Paul 245896f2e892SBill Paul /* 245996f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 246096f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 246196f2e892SBill Paul * points back to the first. 246296f2e892SBill Paul */ 2463e3d2833aSAlfred Perlstein static int 24640934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc) 246596f2e892SBill Paul { 246696f2e892SBill Paul struct dc_chain_data *cd; 246796f2e892SBill Paul struct dc_list_data *ld; 246801faf54bSLuigi Rizzo int i, nexti; 246996f2e892SBill Paul 247096f2e892SBill Paul cd = &sc->dc_cdata; 247196f2e892SBill Paul ld = sc->dc_ldata; 247296f2e892SBill Paul 247396f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 247456e5e7aeSMaxime Henrion if (dc_newbuf(sc, i, 1) != 0) 247596f2e892SBill Paul return (ENOBUFS); 2476b3811c95SMaxime Henrion if (i == DC_RX_LIST_CNT - 1) 2477b3811c95SMaxime Henrion nexti = 0; 2478b3811c95SMaxime Henrion else 2479b3811c95SMaxime Henrion nexti = i + 1; 2480af4358c7SMaxime Henrion ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti)); 248196f2e892SBill Paul } 248296f2e892SBill Paul 248396f2e892SBill Paul cd->dc_rx_prod = 0; 248456e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 248556e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 248696f2e892SBill Paul return (0); 248796f2e892SBill Paul } 248896f2e892SBill Paul 248956e5e7aeSMaxime Henrion static void 249056e5e7aeSMaxime Henrion dc_dma_map_rxbuf(arg, segs, nseg, mapsize, error) 249156e5e7aeSMaxime Henrion void *arg; 249256e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 249356e5e7aeSMaxime Henrion int nseg; 249456e5e7aeSMaxime Henrion bus_size_t mapsize; 249556e5e7aeSMaxime Henrion int error; 249656e5e7aeSMaxime Henrion { 249756e5e7aeSMaxime Henrion struct dc_softc *sc; 249856e5e7aeSMaxime Henrion struct dc_desc *c; 249956e5e7aeSMaxime Henrion 250056e5e7aeSMaxime Henrion sc = arg; 250156e5e7aeSMaxime Henrion c = &sc->dc_ldata->dc_rx_list[sc->dc_cdata.dc_rx_cur]; 250256e5e7aeSMaxime Henrion if (error) { 250356e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = error; 250456e5e7aeSMaxime Henrion return; 250556e5e7aeSMaxime Henrion } 250656e5e7aeSMaxime Henrion 250756e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 250856e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = 0; 2509af4358c7SMaxime Henrion c->dc_data = htole32(segs->ds_addr); 251056e5e7aeSMaxime Henrion } 251156e5e7aeSMaxime Henrion 251296f2e892SBill Paul /* 251396f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 251496f2e892SBill Paul */ 2515e3d2833aSAlfred Perlstein static int 251656e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc) 251796f2e892SBill Paul { 251856e5e7aeSMaxime Henrion struct mbuf *m_new; 251956e5e7aeSMaxime Henrion bus_dmamap_t tmp; 252056e5e7aeSMaxime Henrion int error; 252196f2e892SBill Paul 252256e5e7aeSMaxime Henrion if (alloc) { 252356e5e7aeSMaxime Henrion m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 252440129585SLuigi Rizzo if (m_new == NULL) 252596f2e892SBill Paul return (ENOBUFS); 252696f2e892SBill Paul } else { 252756e5e7aeSMaxime Henrion m_new = sc->dc_cdata.dc_rx_chain[i]; 252896f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 252996f2e892SBill Paul } 253056e5e7aeSMaxime Henrion m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 253196f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 253296f2e892SBill Paul 253396f2e892SBill Paul /* 253496f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 253596f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 253696f2e892SBill Paul * 82c169 chips. 253796f2e892SBill Paul */ 253896f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 25390934f18aSMaxime Henrion bzero(mtod(m_new, char *), m_new->m_len); 254096f2e892SBill Paul 254156e5e7aeSMaxime Henrion /* No need to remap the mbuf if we're reusing it. */ 254256e5e7aeSMaxime Henrion if (alloc) { 254356e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_cur = i; 254456e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_sparemap, 254556e5e7aeSMaxime Henrion m_new, dc_dma_map_rxbuf, sc, 0); 254656e5e7aeSMaxime Henrion if (error) { 254756e5e7aeSMaxime Henrion m_freem(m_new); 254856e5e7aeSMaxime Henrion return (error); 254956e5e7aeSMaxime Henrion } 255056e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_rx_err != 0) { 255156e5e7aeSMaxime Henrion m_freem(m_new); 255256e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_rx_err); 255356e5e7aeSMaxime Henrion } 255456e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 255556e5e7aeSMaxime Henrion tmp = sc->dc_cdata.dc_rx_map[i]; 255656e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap; 255756e5e7aeSMaxime Henrion sc->dc_sparemap = tmp; 255896f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 255956e5e7aeSMaxime Henrion } 256096f2e892SBill Paul 2561af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN); 2562af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN); 256356e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 256456e5e7aeSMaxime Henrion BUS_DMASYNC_PREREAD); 256556e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 256656e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 256796f2e892SBill Paul return (0); 256896f2e892SBill Paul } 256996f2e892SBill Paul 257096f2e892SBill Paul /* 257196f2e892SBill Paul * Grrrrr. 257296f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 257396f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 257496f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 257596f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 257696f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 257796f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 257896f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 257996f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 258096f2e892SBill Paul * 258196f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 258296f2e892SBill Paul * Here's what we know: 258396f2e892SBill Paul * 258496f2e892SBill Paul * - We know there will always be somewhere between one and three extra 258596f2e892SBill Paul * descriptors uploaded. 258696f2e892SBill Paul * 258796f2e892SBill Paul * - We know the desired received frame will always be at the end of the 258896f2e892SBill Paul * total data upload. 258996f2e892SBill Paul * 259096f2e892SBill Paul * - We know the size of the desired received frame because it will be 259196f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 259296f2e892SBill Paul * 259396f2e892SBill Paul * Here's what we do: 259496f2e892SBill Paul * 259596f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 259696f2e892SBill Paul * This means that we know that the buffer contents should be all 259796f2e892SBill Paul * zeros, except for data uploaded by the chip. 259896f2e892SBill Paul * 259996f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 260096f2e892SBill Paul * ethernet CRC at the end. 260196f2e892SBill Paul * 260296f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 260396f2e892SBill Paul * 260496f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 260596f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 260696f2e892SBill Paul * This is the end of the received frame. We know we will encounter 260796f2e892SBill Paul * some data at the end of the frame because the CRC will always be 260896f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 260996f2e892SBill Paul * we won't be fooled. 261096f2e892SBill Paul * 261196f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 261296f2e892SBill Paul * that value from the current pointer location. This brings us 261396f2e892SBill Paul * to the start of the actual received packet. 261496f2e892SBill Paul * 261596f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 261696f2e892SBill Paul * frame length. 261796f2e892SBill Paul * 261896f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 261996f2e892SBill Paul * the time. 262096f2e892SBill Paul */ 262196f2e892SBill Paul 262296f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG) 2623e3d2833aSAlfred Perlstein static void 26240934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx) 262596f2e892SBill Paul { 262696f2e892SBill Paul struct dc_desc *cur_rx; 262796f2e892SBill Paul struct dc_desc *c = NULL; 262896f2e892SBill Paul struct mbuf *m = NULL; 262996f2e892SBill Paul unsigned char *ptr; 263096f2e892SBill Paul int i, total_len; 263196f2e892SBill Paul u_int32_t rxstat = 0; 263296f2e892SBill Paul 263396f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 263496f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 263596f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 26361edc4c46SMaxime Henrion bzero(ptr, DC_RXLEN * 5); 263796f2e892SBill Paul 263896f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 263996f2e892SBill Paul while (1) { 264096f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 2641af4358c7SMaxime Henrion rxstat = le32toh(c->dc_status); 264296f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 264396f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 264496f2e892SBill Paul ptr += DC_RXLEN; 264596f2e892SBill Paul /* If this is the last buffer, break out. */ 264696f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 264796f2e892SBill Paul break; 264856e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 264996f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 265096f2e892SBill Paul } 265196f2e892SBill Paul 265296f2e892SBill Paul /* Find the length of the actual receive frame. */ 265396f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 265496f2e892SBill Paul 265596f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 265696f2e892SBill Paul while (*ptr == 0x00) 265796f2e892SBill Paul ptr--; 265896f2e892SBill Paul 265996f2e892SBill Paul /* Round off. */ 266096f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 266196f2e892SBill Paul ptr -= 1; 266296f2e892SBill Paul 266396f2e892SBill Paul /* Now find the start of the frame. */ 266496f2e892SBill Paul ptr -= total_len; 266596f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 266696f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 266796f2e892SBill Paul 266896f2e892SBill Paul /* 266996f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 267096f2e892SBill Paul * the status word to make it look like a successful 267196f2e892SBill Paul * frame reception. 267296f2e892SBill Paul */ 267356e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 267496f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 2675af4358c7SMaxime Henrion cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG); 267696f2e892SBill Paul } 267796f2e892SBill Paul 267896f2e892SBill Paul /* 267973bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 268073bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 268173bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 268273bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 268373bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 268473bf949cSBill Paul * process the RX ring. This routine may need to be called more than 268573bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 268673bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 268773bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 268873bf949cSBill Paul */ 2689e3d2833aSAlfred Perlstein static int 26900934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc) 269173bf949cSBill Paul { 269273bf949cSBill Paul struct dc_desc *cur_rx; 26930934f18aSMaxime Henrion int i, pos; 269473bf949cSBill Paul 269573bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 269673bf949cSBill Paul 269773bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 269873bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 2699af4358c7SMaxime Henrion if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN)) 270073bf949cSBill Paul break; 270173bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 270273bf949cSBill Paul } 270373bf949cSBill Paul 270473bf949cSBill Paul /* If the ring really is empty, then just return. */ 270573bf949cSBill Paul if (i == DC_RX_LIST_CNT) 270673bf949cSBill Paul return (0); 270773bf949cSBill Paul 270873bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 270973bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 271073bf949cSBill Paul 271173bf949cSBill Paul return (EAGAIN); 271273bf949cSBill Paul } 271373bf949cSBill Paul 271473bf949cSBill Paul /* 271596f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 271696f2e892SBill Paul * the higher level protocols. 271796f2e892SBill Paul */ 2718e3d2833aSAlfred Perlstein static void 27190934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc) 272096f2e892SBill Paul { 272196f2e892SBill Paul struct mbuf *m; 272296f2e892SBill Paul struct ifnet *ifp; 272396f2e892SBill Paul struct dc_desc *cur_rx; 272496f2e892SBill Paul int i, total_len = 0; 272596f2e892SBill Paul u_int32_t rxstat; 272696f2e892SBill Paul 272796f2e892SBill Paul ifp = &sc->arpcom.ac_if; 272896f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 272996f2e892SBill Paul 273056e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 2731af4358c7SMaxime Henrion while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) & 2732af4358c7SMaxime Henrion DC_RXSTAT_OWN)) { 2733e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 273462f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) { 2735e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2736e4fc250cSLuigi Rizzo break; 2737e4fc250cSLuigi Rizzo sc->rxcycles--; 2738e4fc250cSLuigi Rizzo } 27390934f18aSMaxime Henrion #endif 274096f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 2741af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 274296f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 274356e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 274456e5e7aeSMaxime Henrion BUS_DMASYNC_POSTREAD); 274596f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 274696f2e892SBill Paul 274796f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 274896f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 274996f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 275096f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 275196f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 275296f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 275396f2e892SBill Paul continue; 275496f2e892SBill Paul } 275596f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 2756af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 275796f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 275896f2e892SBill Paul } 275996f2e892SBill Paul } 276096f2e892SBill Paul 276196f2e892SBill Paul /* 276296f2e892SBill Paul * If an error occurs, update stats, clear the 276396f2e892SBill Paul * status word and leave the mbuf cluster in place: 276496f2e892SBill Paul * it should simply get re-used next time this descriptor 2765db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 27660934f18aSMaxime Henrion * frames as errors since they could be vlans. 276796f2e892SBill Paul */ 2768db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)) { 2769db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2770db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2771db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2772db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 277396f2e892SBill Paul ifp->if_ierrors++; 277496f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 277596f2e892SBill Paul ifp->if_collisions++; 277656e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 277796f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 277896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 277996f2e892SBill Paul continue; 278096f2e892SBill Paul } else { 278196f2e892SBill Paul dc_init(sc); 278296f2e892SBill Paul return; 278396f2e892SBill Paul } 278496f2e892SBill Paul } 2785db40c1aeSDoug Ambrisko } 278696f2e892SBill Paul 278796f2e892SBill Paul /* No errors; receive the packet. */ 278896f2e892SBill Paul total_len -= ETHER_CRC_LEN; 278901faf54bSLuigi Rizzo #ifdef __i386__ 279001faf54bSLuigi Rizzo /* 279101faf54bSLuigi Rizzo * On the x86 we do not have alignment problems, so try to 279201faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 279301faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 279401faf54bSLuigi Rizzo * copy done in m_devget(). 279501faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 279601faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 279701faf54bSLuigi Rizzo * existing buffer in the receive ring. 279801faf54bSLuigi Rizzo */ 279956e5e7aeSMaxime Henrion if (dc_quick && dc_newbuf(sc, i, 1) == 0) { 280001faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 280101faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 280201faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 280301faf54bSLuigi Rizzo } else 280401faf54bSLuigi Rizzo #endif 280501faf54bSLuigi Rizzo { 280601faf54bSLuigi Rizzo struct mbuf *m0; 280796f2e892SBill Paul 280801faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 280901faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 281056e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 281196f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 281296f2e892SBill Paul if (m0 == NULL) { 281396f2e892SBill Paul ifp->if_ierrors++; 281496f2e892SBill Paul continue; 281596f2e892SBill Paul } 281696f2e892SBill Paul m = m0; 281701faf54bSLuigi Rizzo } 281896f2e892SBill Paul 281996f2e892SBill Paul ifp->if_ipackets++; 28209ef8b520SSam Leffler (*ifp->if_input)(ifp, m); 282196f2e892SBill Paul } 282296f2e892SBill Paul 282396f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 282496f2e892SBill Paul } 282596f2e892SBill Paul 282696f2e892SBill Paul /* 282796f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 282896f2e892SBill Paul * the list buffers. 282996f2e892SBill Paul */ 283096f2e892SBill Paul 2831e3d2833aSAlfred Perlstein static void 28320934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc) 283396f2e892SBill Paul { 283496f2e892SBill Paul struct dc_desc *cur_tx = NULL; 283596f2e892SBill Paul struct ifnet *ifp; 283696f2e892SBill Paul int idx; 2837af4358c7SMaxime Henrion u_int32_t ctl, txstat; 283896f2e892SBill Paul 283996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 284096f2e892SBill Paul 284196f2e892SBill Paul /* 284296f2e892SBill Paul * Go through our tx list and free mbufs for those 284396f2e892SBill Paul * frames that have been transmitted. 284496f2e892SBill Paul */ 284556e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 284696f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 284796f2e892SBill Paul while (idx != sc->dc_cdata.dc_tx_prod) { 284896f2e892SBill Paul 284996f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 2850af4358c7SMaxime Henrion txstat = le32toh(cur_tx->dc_status); 2851af4358c7SMaxime Henrion ctl = le32toh(cur_tx->dc_ctl); 285296f2e892SBill Paul 285396f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 285496f2e892SBill Paul break; 285596f2e892SBill Paul 2856af4358c7SMaxime Henrion if (!(ctl & DC_TXCTL_FIRSTFRAG) || ctl & DC_TXCTL_SETUP) { 2857af4358c7SMaxime Henrion if (ctl & DC_TXCTL_SETUP) { 285896f2e892SBill Paul /* 285996f2e892SBill Paul * Yes, the PNIC is so brain damaged 286096f2e892SBill Paul * that it will sometimes generate a TX 286196f2e892SBill Paul * underrun error while DMAing the RX 286296f2e892SBill Paul * filter setup frame. If we detect this, 286396f2e892SBill Paul * we have to send the setup frame again, 286496f2e892SBill Paul * or else the filter won't be programmed 286596f2e892SBill Paul * correctly. 286696f2e892SBill Paul */ 286796f2e892SBill Paul if (DC_IS_PNIC(sc)) { 286896f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 286996f2e892SBill Paul dc_setfilt(sc); 287096f2e892SBill Paul } 287196f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 287296f2e892SBill Paul } 2873bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 287496f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 287596f2e892SBill Paul continue; 287696f2e892SBill Paul } 287796f2e892SBill Paul 287829a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2879feb78939SJonathan Chen /* 2880feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2881feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 288229a2220aSBill Paul * even when the carrier is there. wtf?!? 288329a2220aSBill Paul * Who knows, but Conexant chips have the 288429a2220aSBill Paul * same problem. Maybe they took lessons 288529a2220aSBill Paul * from Xircom. 288629a2220aSBill Paul */ 2887feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2888feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2889feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 2890feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2891feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2892feb78939SJonathan Chen } else { 289396f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 289496f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 289596f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 289696f2e892SBill Paul DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST))) 289796f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2898feb78939SJonathan Chen } 289996f2e892SBill Paul 290096f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 290196f2e892SBill Paul ifp->if_oerrors++; 290296f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 290396f2e892SBill Paul ifp->if_collisions++; 290496f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 290596f2e892SBill Paul ifp->if_collisions++; 290696f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 290796f2e892SBill Paul dc_init(sc); 290896f2e892SBill Paul return; 290996f2e892SBill Paul } 291096f2e892SBill Paul } 291196f2e892SBill Paul 291296f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 291396f2e892SBill Paul 291496f2e892SBill Paul ifp->if_opackets++; 291596f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 291656e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, 291756e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx], 291856e5e7aeSMaxime Henrion BUS_DMASYNC_POSTWRITE); 291956e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 292056e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx]); 292196f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 292296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 292396f2e892SBill Paul } 292496f2e892SBill Paul 292596f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 292696f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 292796f2e892SBill Paul } 292896f2e892SBill Paul 2929bcb9ef4fSLuigi Rizzo if (idx != sc->dc_cdata.dc_tx_cons) { 29300934f18aSMaxime Henrion /* Some buffers have been freed. */ 293196f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 293296f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 2933bcb9ef4fSLuigi Rizzo } 2934bcb9ef4fSLuigi Rizzo ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5; 293596f2e892SBill Paul } 293696f2e892SBill Paul 2937e3d2833aSAlfred Perlstein static void 29380934f18aSMaxime Henrion dc_tick(void *xsc) 293996f2e892SBill Paul { 294096f2e892SBill Paul struct dc_softc *sc; 294196f2e892SBill Paul struct mii_data *mii; 294296f2e892SBill Paul struct ifnet *ifp; 294396f2e892SBill Paul u_int32_t r; 294496f2e892SBill Paul 294596f2e892SBill Paul sc = xsc; 2946d1ce9105SBill Paul DC_LOCK(sc); 294796f2e892SBill Paul ifp = &sc->arpcom.ac_if; 294896f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 294996f2e892SBill Paul 295096f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2951318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2952318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2953318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2954318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 295596f2e892SBill Paul sc->dc_link = 0; 2956318b02fdSBill Paul mii_mediachg(mii); 2957318b02fdSBill Paul } 2958318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2959318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2960318b02fdSBill Paul sc->dc_link = 0; 2961318b02fdSBill Paul mii_mediachg(mii); 2962318b02fdSBill Paul } 2963d675147eSBill Paul if (sc->dc_link == 0) 296496f2e892SBill Paul mii_tick(mii); 296596f2e892SBill Paul } else { 2966318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 296796f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2968259b8d84SMartin Blapp sc->dc_cdata.dc_tx_cnt == 0) { 296996f2e892SBill Paul mii_tick(mii); 2970042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2971042c8f6eSBill Paul sc->dc_link = 0; 297296f2e892SBill Paul } 2973259b8d84SMartin Blapp } 297496f2e892SBill Paul } else 297596f2e892SBill Paul mii_tick(mii); 297696f2e892SBill Paul 297796f2e892SBill Paul /* 297896f2e892SBill Paul * When the init routine completes, we expect to be able to send 297996f2e892SBill Paul * packets right away, and in fact the network code will send a 298096f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 298196f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 298296f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 298396f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 298496f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 298596f2e892SBill Paul * we can't just pause in the init routine while waiting for the 298696f2e892SBill Paul * PHY to come ready since that would bring the whole system to 298796f2e892SBill Paul * a screeching halt for several seconds. 298896f2e892SBill Paul * 298996f2e892SBill Paul * What we do here is prevent the TX start routine from sending 299096f2e892SBill Paul * any packets until a link has been established. After the 299196f2e892SBill Paul * interface has been initialized, the tick routine will poll 299296f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 299396f2e892SBill Paul * that time, packets will stay in the send queue, and once the 299496f2e892SBill Paul * link comes up, they will be flushed out to the wire. 299596f2e892SBill Paul */ 2996cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 299796f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 299896f2e892SBill Paul sc->dc_link++; 299996f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 300096f2e892SBill Paul dc_start(ifp); 300196f2e892SBill Paul } 300296f2e892SBill Paul 3003318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 3004b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3005318b02fdSBill Paul else 3006b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 300796f2e892SBill Paul 3008d1ce9105SBill Paul DC_UNLOCK(sc); 300996f2e892SBill Paul } 301096f2e892SBill Paul 3011d467c136SBill Paul /* 3012d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 3013d467c136SBill Paul * or switch to store and forward mode if we have to. 3014d467c136SBill Paul */ 3015e3d2833aSAlfred Perlstein static void 30160934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc) 3017d467c136SBill Paul { 3018d467c136SBill Paul u_int32_t isr; 3019d467c136SBill Paul int i; 3020d467c136SBill Paul 3021d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 3022d467c136SBill Paul dc_init(sc); 3023d467c136SBill Paul 3024d467c136SBill Paul if (DC_IS_INTEL(sc)) { 3025d467c136SBill Paul /* 3026d467c136SBill Paul * The real 21143 requires that the transmitter be idle 3027d467c136SBill Paul * in order to change the transmit threshold or store 3028d467c136SBill Paul * and forward state. 3029d467c136SBill Paul */ 3030d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3031d467c136SBill Paul 3032d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 3033d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 3034d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 3035d467c136SBill Paul break; 3036d467c136SBill Paul DELAY(10); 3037d467c136SBill Paul } 3038d467c136SBill Paul if (i == DC_TIMEOUT) { 3039d467c136SBill Paul printf("dc%d: failed to force tx to idle state\n", 3040d467c136SBill Paul sc->dc_unit); 3041d467c136SBill Paul dc_init(sc); 3042d467c136SBill Paul } 3043d467c136SBill Paul } 3044d467c136SBill Paul 3045d467c136SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 3046d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 3047d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 3048d467c136SBill Paul printf("using store and forward mode\n"); 3049d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 3050d467c136SBill Paul } else { 3051d467c136SBill Paul printf("increasing TX threshold\n"); 3052d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3053d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 3054d467c136SBill Paul } 3055d467c136SBill Paul 3056d467c136SBill Paul if (DC_IS_INTEL(sc)) 3057d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3058d467c136SBill Paul } 3059d467c136SBill Paul 3060e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3061e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 3062e4fc250cSLuigi Rizzo 3063e4fc250cSLuigi Rizzo static void 3064e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 3065e4fc250cSLuigi Rizzo { 3066e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 3067e4fc250cSLuigi Rizzo 3068e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 3069e4fc250cSLuigi Rizzo /* Re-enable interrupts. */ 3070e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 3071e4fc250cSLuigi Rizzo return; 3072e4fc250cSLuigi Rizzo } 3073e4fc250cSLuigi Rizzo sc->rxcycles = count; 3074e4fc250cSLuigi Rizzo dc_rxeof(sc); 3075e4fc250cSLuigi Rizzo dc_txeof(sc); 3076e4fc250cSLuigi Rizzo if (ifp->if_snd.ifq_head != NULL && !(ifp->if_flags & IFF_OACTIVE)) 3077e4fc250cSLuigi Rizzo dc_start(ifp); 3078e4fc250cSLuigi Rizzo 3079e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 3080e4fc250cSLuigi Rizzo u_int32_t status; 3081e4fc250cSLuigi Rizzo 3082e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 3083e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF | 3084e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN | 3085e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 3086e4fc250cSLuigi Rizzo if (!status) 3087e4fc250cSLuigi Rizzo return; 3088e4fc250cSLuigi Rizzo /* ack what we have */ 3089e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 3090e4fc250cSLuigi Rizzo 3091e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) { 3092e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 3093e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 3094e4fc250cSLuigi Rizzo 3095e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 3096e4fc250cSLuigi Rizzo dc_rxeof(sc); 3097e4fc250cSLuigi Rizzo } 3098e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 3099e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 3100e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 3101e4fc250cSLuigi Rizzo 3102e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 3103e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 3104e4fc250cSLuigi Rizzo 3105e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 3106e4fc250cSLuigi Rizzo printf("dc_poll: dc%d bus error\n", sc->dc_unit); 3107e4fc250cSLuigi Rizzo dc_reset(sc); 3108e4fc250cSLuigi Rizzo dc_init(sc); 3109e4fc250cSLuigi Rizzo } 3110e4fc250cSLuigi Rizzo } 3111e4fc250cSLuigi Rizzo } 3112e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3113e4fc250cSLuigi Rizzo 3114e3d2833aSAlfred Perlstein static void 31150934f18aSMaxime Henrion dc_intr(void *arg) 311696f2e892SBill Paul { 311796f2e892SBill Paul struct dc_softc *sc; 311896f2e892SBill Paul struct ifnet *ifp; 311996f2e892SBill Paul u_int32_t status; 312096f2e892SBill Paul 312196f2e892SBill Paul sc = arg; 3122d2a1864bSWarner Losh 31230934f18aSMaxime Henrion if (sc->suspended) 3124e8388e14SMitsuru IWASAKI return; 3125e8388e14SMitsuru IWASAKI 3126d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3127d2a1864bSWarner Losh return; 3128d2a1864bSWarner Losh 3129d1ce9105SBill Paul DC_LOCK(sc); 313096f2e892SBill Paul ifp = &sc->arpcom.ac_if; 3131e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 313262f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3133e4fc250cSLuigi Rizzo goto done; 3134e4fc250cSLuigi Rizzo if (ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */ 3135e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3136e4fc250cSLuigi Rizzo goto done; 3137e4fc250cSLuigi Rizzo } 31380934f18aSMaxime Henrion #endif 313996f2e892SBill Paul 3140d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 314196f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 314296f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 314396f2e892SBill Paul dc_stop(sc); 3144d1ce9105SBill Paul DC_UNLOCK(sc); 314596f2e892SBill Paul return; 314696f2e892SBill Paul } 314796f2e892SBill Paul 314896f2e892SBill Paul /* Disable interrupts. */ 314996f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 315096f2e892SBill Paul 3151feb78939SJonathan Chen while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 3152feb78939SJonathan Chen && status != 0xFFFFFFFF) { 315396f2e892SBill Paul 315496f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 315596f2e892SBill Paul 315673bf949cSBill Paul if (status & DC_ISR_RX_OK) { 315773bf949cSBill Paul int curpkts; 315873bf949cSBill Paul curpkts = ifp->if_ipackets; 315996f2e892SBill Paul dc_rxeof(sc); 316073bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 316173bf949cSBill Paul while (dc_rx_resync(sc)) 316273bf949cSBill Paul dc_rxeof(sc); 316373bf949cSBill Paul } 316473bf949cSBill Paul } 316596f2e892SBill Paul 316696f2e892SBill Paul if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF)) 316796f2e892SBill Paul dc_txeof(sc); 316896f2e892SBill Paul 316996f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 317096f2e892SBill Paul dc_txeof(sc); 317196f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 317296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 317396f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 317496f2e892SBill Paul } 317596f2e892SBill Paul } 317696f2e892SBill Paul 3177d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3178d467c136SBill Paul dc_tx_underrun(sc); 317996f2e892SBill Paul 318096f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 318173bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 318273bf949cSBill Paul int curpkts; 318373bf949cSBill Paul curpkts = ifp->if_ipackets; 318496f2e892SBill Paul dc_rxeof(sc); 318573bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 318673bf949cSBill Paul while (dc_rx_resync(sc)) 318773bf949cSBill Paul dc_rxeof(sc); 318873bf949cSBill Paul } 318973bf949cSBill Paul } 319096f2e892SBill Paul 319196f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 319296f2e892SBill Paul dc_reset(sc); 319396f2e892SBill Paul dc_init(sc); 319496f2e892SBill Paul } 319596f2e892SBill Paul } 319696f2e892SBill Paul 319796f2e892SBill Paul /* Re-enable interrupts. */ 319896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 319996f2e892SBill Paul 320096f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 320196f2e892SBill Paul dc_start(ifp); 320296f2e892SBill Paul 3203d9700bb5SBill Paul #ifdef DEVICE_POLLING 3204e4fc250cSLuigi Rizzo done: 32050934f18aSMaxime Henrion #endif 3206d9700bb5SBill Paul 3207d1ce9105SBill Paul DC_UNLOCK(sc); 320896f2e892SBill Paul } 320996f2e892SBill Paul 321056e5e7aeSMaxime Henrion static void 321156e5e7aeSMaxime Henrion dc_dma_map_txbuf(arg, segs, nseg, mapsize, error) 321256e5e7aeSMaxime Henrion void *arg; 321356e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 321456e5e7aeSMaxime Henrion int nseg; 321556e5e7aeSMaxime Henrion bus_size_t mapsize; 321656e5e7aeSMaxime Henrion int error; 321756e5e7aeSMaxime Henrion { 321856e5e7aeSMaxime Henrion struct dc_softc *sc; 321956e5e7aeSMaxime Henrion struct dc_desc *f; 322056e5e7aeSMaxime Henrion int cur, first, frag, i; 322156e5e7aeSMaxime Henrion 322256e5e7aeSMaxime Henrion sc = arg; 322356e5e7aeSMaxime Henrion if (error) { 322456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = error; 322556e5e7aeSMaxime Henrion return; 322656e5e7aeSMaxime Henrion } 322756e5e7aeSMaxime Henrion 322856e5e7aeSMaxime Henrion first = cur = frag = sc->dc_cdata.dc_tx_prod; 322956e5e7aeSMaxime Henrion for (i = 0; i < nseg; i++) { 323056e5e7aeSMaxime Henrion if ((sc->dc_flags & DC_TX_ADMTEK_WAR) && 323156e5e7aeSMaxime Henrion (frag == (DC_TX_LIST_CNT - 1)) && 323256e5e7aeSMaxime Henrion (first != sc->dc_cdata.dc_tx_first)) { 323356e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 323456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[first]); 323556e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = ENOBUFS; 323656e5e7aeSMaxime Henrion return; 323756e5e7aeSMaxime Henrion } 323856e5e7aeSMaxime Henrion 323956e5e7aeSMaxime Henrion f = &sc->dc_ldata->dc_tx_list[frag]; 3240af4358c7SMaxime Henrion f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len); 324156e5e7aeSMaxime Henrion if (i == 0) { 324256e5e7aeSMaxime Henrion f->dc_status = 0; 3243af4358c7SMaxime Henrion f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG); 324456e5e7aeSMaxime Henrion } else 3245af4358c7SMaxime Henrion f->dc_status = htole32(DC_TXSTAT_OWN); 3246af4358c7SMaxime Henrion f->dc_data = htole32(segs[i].ds_addr); 324756e5e7aeSMaxime Henrion cur = frag; 324856e5e7aeSMaxime Henrion DC_INC(frag, DC_TX_LIST_CNT); 324956e5e7aeSMaxime Henrion } 325056e5e7aeSMaxime Henrion 325156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = 0; 325256e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_prod = frag; 325356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_cnt += nseg; 3254af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG); 325556e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 3256af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_ctl |= 3257af4358c7SMaxime Henrion htole32(DC_TXCTL_FINT); 325856e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_ALWAYS) 3259af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 326056e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 3261af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3262af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN); 326356e5e7aeSMaxime Henrion } 326456e5e7aeSMaxime Henrion 326596f2e892SBill Paul /* 326696f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 326796f2e892SBill Paul * pointers to the fragment pointers. 326896f2e892SBill Paul */ 3269e3d2833aSAlfred Perlstein static int 3270a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head) 327196f2e892SBill Paul { 327296f2e892SBill Paul struct mbuf *m; 327356e5e7aeSMaxime Henrion int error, idx, chainlen = 0; 3274cda97c50SMike Silbersack 3275cda97c50SMike Silbersack /* 3276cda97c50SMike Silbersack * If there's no way we can send any packets, return now. 3277cda97c50SMike Silbersack */ 3278cda97c50SMike Silbersack if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt < 6) 3279cda97c50SMike Silbersack return (ENOBUFS); 3280cda97c50SMike Silbersack 3281cda97c50SMike Silbersack /* 3282cda97c50SMike Silbersack * Count the number of frags in this chain to see if 3283cda97c50SMike Silbersack * we need to m_defrag. Since the descriptor list is shared 3284cda97c50SMike Silbersack * by all packets, we'll m_defrag long chains so that they 3285cda97c50SMike Silbersack * do not use up the entire list, even if they would fit. 3286cda97c50SMike Silbersack */ 3287a10c0e45SMike Silbersack for (m = *m_head; m != NULL; m = m->m_next) 3288cda97c50SMike Silbersack chainlen++; 3289cda97c50SMike Silbersack 3290cda97c50SMike Silbersack if ((chainlen > DC_TX_LIST_CNT / 4) || 3291cda97c50SMike Silbersack ((DC_TX_LIST_CNT - (chainlen + sc->dc_cdata.dc_tx_cnt)) < 6)) { 3292a10c0e45SMike Silbersack m = m_defrag(*m_head, M_DONTWAIT); 3293cda97c50SMike Silbersack if (m == NULL) 3294cda97c50SMike Silbersack return (ENOBUFS); 3295a10c0e45SMike Silbersack *m_head = m; 3296cda97c50SMike Silbersack } 329796f2e892SBill Paul 329896f2e892SBill Paul /* 329996f2e892SBill Paul * Start packing the mbufs in this chain into 330096f2e892SBill Paul * the fragment pointers. Stop when we run out 330196f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 330296f2e892SBill Paul */ 330356e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 330456e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 3305a10c0e45SMike Silbersack *m_head, dc_dma_map_txbuf, sc, 0); 330656e5e7aeSMaxime Henrion if (error) 330756e5e7aeSMaxime Henrion return (error); 330856e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_tx_err != 0) 330956e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_tx_err); 3310a10c0e45SMike Silbersack sc->dc_cdata.dc_tx_chain[idx] = *m_head; 331156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 331256e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE); 331356e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 331456e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 331596f2e892SBill Paul return (0); 331696f2e892SBill Paul } 331796f2e892SBill Paul 331896f2e892SBill Paul /* 331996f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 332096f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 332196f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 332296f2e892SBill Paul * physical addresses. 332396f2e892SBill Paul */ 332496f2e892SBill Paul 3325e3d2833aSAlfred Perlstein static void 33260934f18aSMaxime Henrion dc_start(struct ifnet *ifp) 332796f2e892SBill Paul { 332896f2e892SBill Paul struct dc_softc *sc; 3329cda97c50SMike Silbersack struct mbuf *m_head = NULL, *m; 333096f2e892SBill Paul int idx; 333196f2e892SBill Paul 333296f2e892SBill Paul sc = ifp->if_softc; 333396f2e892SBill Paul 3334d1ce9105SBill Paul DC_LOCK(sc); 333596f2e892SBill Paul 3336e7be9f9aSBill Paul if (!sc->dc_link && ifp->if_snd.ifq_len < 10) { 3337d1ce9105SBill Paul DC_UNLOCK(sc); 333896f2e892SBill Paul return; 3339d1ce9105SBill Paul } 3340d1ce9105SBill Paul 3341d1ce9105SBill Paul if (ifp->if_flags & IFF_OACTIVE) { 3342d1ce9105SBill Paul DC_UNLOCK(sc); 3343d1ce9105SBill Paul return; 3344d1ce9105SBill Paul } 334596f2e892SBill Paul 334656e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod; 334796f2e892SBill Paul 334896f2e892SBill Paul while (sc->dc_cdata.dc_tx_chain[idx] == NULL) { 334996f2e892SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 335096f2e892SBill Paul if (m_head == NULL) 335196f2e892SBill Paul break; 335296f2e892SBill Paul 33532dfc960aSLuigi Rizzo if (sc->dc_flags & DC_TX_COALESCE && 33542dfc960aSLuigi Rizzo (m_head->m_next != NULL || 33552dfc960aSLuigi Rizzo sc->dc_flags & DC_TX_ALIGN)) { 3356cda97c50SMike Silbersack m = m_defrag(m_head, M_DONTWAIT); 3357cda97c50SMike Silbersack if (m == NULL) { 3358fda39fd0SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 3359fda39fd0SBill Paul ifp->if_flags |= IFF_OACTIVE; 3360fda39fd0SBill Paul break; 3361cda97c50SMike Silbersack } else { 3362cda97c50SMike Silbersack m_head = m; 3363fda39fd0SBill Paul } 3364fda39fd0SBill Paul } 3365fda39fd0SBill Paul 3366a10c0e45SMike Silbersack if (dc_encap(sc, &m_head)) { 336796f2e892SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 336896f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 336996f2e892SBill Paul break; 337096f2e892SBill Paul } 337156e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 337296f2e892SBill Paul 337396f2e892SBill Paul /* 337496f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 337596f2e892SBill Paul * to him. 337696f2e892SBill Paul */ 33779ef8b520SSam Leffler BPF_MTAP(ifp, m_head); 33785c1cfac4SBill Paul 33795c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 33805c1cfac4SBill Paul ifp->if_flags |= IFF_OACTIVE; 33815c1cfac4SBill Paul break; 33825c1cfac4SBill Paul } 338396f2e892SBill Paul } 338496f2e892SBill Paul 338596f2e892SBill Paul /* Transmit */ 338696f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 338796f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 338896f2e892SBill Paul 338996f2e892SBill Paul /* 339096f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 339196f2e892SBill Paul */ 339296f2e892SBill Paul ifp->if_timer = 5; 339396f2e892SBill Paul 3394d1ce9105SBill Paul DC_UNLOCK(sc); 339596f2e892SBill Paul } 339696f2e892SBill Paul 3397e3d2833aSAlfred Perlstein static void 33980934f18aSMaxime Henrion dc_init(void *xsc) 339996f2e892SBill Paul { 340096f2e892SBill Paul struct dc_softc *sc = xsc; 340196f2e892SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 340296f2e892SBill Paul struct mii_data *mii; 340396f2e892SBill Paul 3404d1ce9105SBill Paul DC_LOCK(sc); 340596f2e892SBill Paul 340696f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 340796f2e892SBill Paul 340896f2e892SBill Paul /* 340996f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 341096f2e892SBill Paul */ 341196f2e892SBill Paul dc_stop(sc); 341296f2e892SBill Paul dc_reset(sc); 341396f2e892SBill Paul 341496f2e892SBill Paul /* 341596f2e892SBill Paul * Set cache alignment and burst length. 341696f2e892SBill Paul */ 341788d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 341896f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 341996f2e892SBill Paul else 342096f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE); 3421935fe010SLuigi Rizzo /* 3422935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3423935fe010SLuigi Rizzo */ 3424935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3425935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 342696f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 342796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 342896f2e892SBill Paul } else { 342996f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 343096f2e892SBill Paul } 343196f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 343296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 343396f2e892SBill Paul switch(sc->dc_cachesize) { 343496f2e892SBill Paul case 32: 343596f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 343696f2e892SBill Paul break; 343796f2e892SBill Paul case 16: 343896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 343996f2e892SBill Paul break; 344096f2e892SBill Paul case 8: 344196f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 344296f2e892SBill Paul break; 344396f2e892SBill Paul case 0: 344496f2e892SBill Paul default: 344596f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 344696f2e892SBill Paul break; 344796f2e892SBill Paul } 344896f2e892SBill Paul 344996f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 345096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 345196f2e892SBill Paul else { 3452d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 345396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 345496f2e892SBill Paul } else { 345596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 345696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 345796f2e892SBill Paul } 345896f2e892SBill Paul } 345996f2e892SBill Paul 346096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 346196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 346296f2e892SBill Paul 346396f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 346496f2e892SBill Paul /* 346596f2e892SBill Paul * The app notes for the 98713 and 98715A say that 346696f2e892SBill Paul * in order to have the chips operate properly, a magic 346796f2e892SBill Paul * number must be written to CSR16. Macronix does not 346896f2e892SBill Paul * document the meaning of these bits so there's no way 346996f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 347096f2e892SBill Paul * number all its own; the rest all use a different one. 347196f2e892SBill Paul */ 347296f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 347396f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 347496f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 347596f2e892SBill Paul else 347696f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 347796f2e892SBill Paul } 347896f2e892SBill Paul 3479feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3480feb78939SJonathan Chen /* 3481feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3482feb78939SJonathan Chen * can talk to the MII. 3483feb78939SJonathan Chen */ 3484feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3485feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3486feb78939SJonathan Chen DELAY(10); 3487feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3488feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3489feb78939SJonathan Chen DELAY(10); 3490feb78939SJonathan Chen } 3491feb78939SJonathan Chen 349296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3493d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 349496f2e892SBill Paul 349596f2e892SBill Paul /* Init circular RX list. */ 349696f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 349796f2e892SBill Paul printf("dc%d: initialization failed: no " 349896f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 349996f2e892SBill Paul dc_stop(sc); 3500d1ce9105SBill Paul DC_UNLOCK(sc); 350196f2e892SBill Paul return; 350296f2e892SBill Paul } 350396f2e892SBill Paul 350496f2e892SBill Paul /* 350556e5e7aeSMaxime Henrion * Init TX descriptors. 350696f2e892SBill Paul */ 350796f2e892SBill Paul dc_list_tx_init(sc); 350896f2e892SBill Paul 350996f2e892SBill Paul /* 351096f2e892SBill Paul * Load the address of the RX list. 351196f2e892SBill Paul */ 351256e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0)); 351356e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0)); 351496f2e892SBill Paul 351596f2e892SBill Paul /* 351696f2e892SBill Paul * Enable interrupts. 351796f2e892SBill Paul */ 3518e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3519e4fc250cSLuigi Rizzo /* 3520e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3521e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3522e4fc250cSLuigi Rizzo * after a reset. 3523e4fc250cSLuigi Rizzo */ 352462f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3525e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3526e4fc250cSLuigi Rizzo else 3527e4fc250cSLuigi Rizzo #endif 352896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 352996f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 353096f2e892SBill Paul 353196f2e892SBill Paul /* Enable transmitter. */ 353296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 353396f2e892SBill Paul 353496f2e892SBill Paul /* 3535918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3536918434c8SBill Paul * MII port, program the LED control pins so we get 3537918434c8SBill Paul * link and activity indications. 3538918434c8SBill Paul */ 353978999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3540918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3541918434c8SBill Paul DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY); 354278999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3543918434c8SBill Paul } 3544918434c8SBill Paul 3545918434c8SBill Paul /* 354696f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 354796f2e892SBill Paul * because the filter programming scheme on the 21143 and 354896f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 354996f2e892SBill Paul * engine, and we need the transmitter enabled for that. 355096f2e892SBill Paul */ 355196f2e892SBill Paul dc_setfilt(sc); 355296f2e892SBill Paul 355396f2e892SBill Paul /* Enable receiver. */ 355496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 355596f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 355696f2e892SBill Paul 355796f2e892SBill Paul mii_mediachg(mii); 355896f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 355996f2e892SBill Paul 356096f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 356196f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 356296f2e892SBill Paul 3563857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 356445521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3565857fd445SBill Paul sc->dc_link = 1; 3566857fd445SBill Paul else { 3567318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3568b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3569318b02fdSBill Paul else 3570b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3571857fd445SBill Paul } 357296f2e892SBill Paul 35735c1cfac4SBill Paul #ifdef SRM_MEDIA 3574510a809eSMike Smith if(sc->dc_srm_media) { 3575510a809eSMike Smith struct ifreq ifr; 3576510a809eSMike Smith 3577510a809eSMike Smith ifr.ifr_media = sc->dc_srm_media; 3578510a809eSMike Smith ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3579510a809eSMike Smith sc->dc_srm_media = 0; 3580510a809eSMike Smith } 3581510a809eSMike Smith #endif 3582d1ce9105SBill Paul DC_UNLOCK(sc); 358396f2e892SBill Paul } 358496f2e892SBill Paul 358596f2e892SBill Paul /* 358696f2e892SBill Paul * Set media options. 358796f2e892SBill Paul */ 3588e3d2833aSAlfred Perlstein static int 35890934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp) 359096f2e892SBill Paul { 359196f2e892SBill Paul struct dc_softc *sc; 359296f2e892SBill Paul struct mii_data *mii; 3593f43d9309SBill Paul struct ifmedia *ifm; 359496f2e892SBill Paul 359596f2e892SBill Paul sc = ifp->if_softc; 359696f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 359796f2e892SBill Paul mii_mediachg(mii); 3598f43d9309SBill Paul ifm = &mii->mii_media; 3599f43d9309SBill Paul 3600f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 360145521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3602f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3603f43d9309SBill Paul else 360496f2e892SBill Paul sc->dc_link = 0; 360596f2e892SBill Paul 360696f2e892SBill Paul return (0); 360796f2e892SBill Paul } 360896f2e892SBill Paul 360996f2e892SBill Paul /* 361096f2e892SBill Paul * Report current media status. 361196f2e892SBill Paul */ 3612e3d2833aSAlfred Perlstein static void 36130934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 361496f2e892SBill Paul { 361596f2e892SBill Paul struct dc_softc *sc; 361696f2e892SBill Paul struct mii_data *mii; 3617f43d9309SBill Paul struct ifmedia *ifm; 361896f2e892SBill Paul 361996f2e892SBill Paul sc = ifp->if_softc; 362096f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 362196f2e892SBill Paul mii_pollstat(mii); 3622f43d9309SBill Paul ifm = &mii->mii_media; 3623f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 362445521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3625f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3626f43d9309SBill Paul ifmr->ifm_status = 0; 3627f43d9309SBill Paul return; 3628f43d9309SBill Paul } 3629f43d9309SBill Paul } 363096f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 363196f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 363296f2e892SBill Paul } 363396f2e892SBill Paul 3634e3d2833aSAlfred Perlstein static int 36350934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 363696f2e892SBill Paul { 363796f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 363896f2e892SBill Paul struct ifreq *ifr = (struct ifreq *)data; 363996f2e892SBill Paul struct mii_data *mii; 3640d1ce9105SBill Paul int error = 0; 364196f2e892SBill Paul 3642d1ce9105SBill Paul DC_LOCK(sc); 364396f2e892SBill Paul 364496f2e892SBill Paul switch (command) { 364596f2e892SBill Paul case SIOCSIFFLAGS: 364696f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 36475d6dfbbbSLuigi Rizzo int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) & 36485d6dfbbbSLuigi Rizzo (IFF_PROMISC | IFF_ALLMULTI); 36495d6dfbbbSLuigi Rizzo 36505d6dfbbbSLuigi Rizzo if (ifp->if_flags & IFF_RUNNING) { 36515d6dfbbbSLuigi Rizzo if (need_setfilt) 365296f2e892SBill Paul dc_setfilt(sc); 36535d6dfbbbSLuigi Rizzo } else { 365496f2e892SBill Paul sc->dc_txthresh = 0; 365596f2e892SBill Paul dc_init(sc); 365696f2e892SBill Paul } 365796f2e892SBill Paul } else { 365896f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 365996f2e892SBill Paul dc_stop(sc); 366096f2e892SBill Paul } 366196f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 366296f2e892SBill Paul error = 0; 366396f2e892SBill Paul break; 366496f2e892SBill Paul case SIOCADDMULTI: 366596f2e892SBill Paul case SIOCDELMULTI: 366696f2e892SBill Paul dc_setfilt(sc); 366796f2e892SBill Paul error = 0; 366896f2e892SBill Paul break; 366996f2e892SBill Paul case SIOCGIFMEDIA: 367096f2e892SBill Paul case SIOCSIFMEDIA: 367196f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 367296f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 36735c1cfac4SBill Paul #ifdef SRM_MEDIA 3674510a809eSMike Smith if (sc->dc_srm_media) 3675510a809eSMike Smith sc->dc_srm_media = 0; 3676510a809eSMike Smith #endif 367796f2e892SBill Paul break; 367896f2e892SBill Paul default: 36799ef8b520SSam Leffler error = ether_ioctl(ifp, command, data); 368096f2e892SBill Paul break; 368196f2e892SBill Paul } 368296f2e892SBill Paul 3683d1ce9105SBill Paul DC_UNLOCK(sc); 368496f2e892SBill Paul 368596f2e892SBill Paul return (error); 368696f2e892SBill Paul } 368796f2e892SBill Paul 3688e3d2833aSAlfred Perlstein static void 36890934f18aSMaxime Henrion dc_watchdog(struct ifnet *ifp) 369096f2e892SBill Paul { 369196f2e892SBill Paul struct dc_softc *sc; 369296f2e892SBill Paul 369396f2e892SBill Paul sc = ifp->if_softc; 369496f2e892SBill Paul 3695d1ce9105SBill Paul DC_LOCK(sc); 3696d1ce9105SBill Paul 369796f2e892SBill Paul ifp->if_oerrors++; 369896f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 369996f2e892SBill Paul 370096f2e892SBill Paul dc_stop(sc); 370196f2e892SBill Paul dc_reset(sc); 370296f2e892SBill Paul dc_init(sc); 370396f2e892SBill Paul 370496f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 370596f2e892SBill Paul dc_start(ifp); 370696f2e892SBill Paul 3707d1ce9105SBill Paul DC_UNLOCK(sc); 370896f2e892SBill Paul } 370996f2e892SBill Paul 371096f2e892SBill Paul /* 371196f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 371296f2e892SBill Paul * RX and TX lists. 371396f2e892SBill Paul */ 3714e3d2833aSAlfred Perlstein static void 37150934f18aSMaxime Henrion dc_stop(struct dc_softc *sc) 371696f2e892SBill Paul { 371796f2e892SBill Paul struct ifnet *ifp; 3718b3811c95SMaxime Henrion struct dc_list_data *ld; 3719b3811c95SMaxime Henrion struct dc_chain_data *cd; 3720b3811c95SMaxime Henrion int i; 3721af4358c7SMaxime Henrion u_int32_t ctl; 372296f2e892SBill Paul 3723d1ce9105SBill Paul DC_LOCK(sc); 3724d1ce9105SBill Paul 372596f2e892SBill Paul ifp = &sc->arpcom.ac_if; 372696f2e892SBill Paul ifp->if_timer = 0; 3727b3811c95SMaxime Henrion ld = sc->dc_ldata; 3728b3811c95SMaxime Henrion cd = &sc->dc_cdata; 372996f2e892SBill Paul 3730b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 373196f2e892SBill Paul 37323b3ec200SPeter Wemm ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 3733e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3734e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 3735e4fc250cSLuigi Rizzo #endif 37363b3ec200SPeter Wemm 373796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON)); 373896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 373996f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 374096f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 374196f2e892SBill Paul sc->dc_link = 0; 374296f2e892SBill Paul 374396f2e892SBill Paul /* 374496f2e892SBill Paul * Free data in the RX lists. 374596f2e892SBill Paul */ 374696f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 3747b3811c95SMaxime Henrion if (cd->dc_rx_chain[i] != NULL) { 374856e5e7aeSMaxime Henrion m_freem(cd->dc_rx_chain[i]); 374956e5e7aeSMaxime Henrion cd->dc_rx_chain[i] = NULL; 375096f2e892SBill Paul } 375196f2e892SBill Paul } 3752b3811c95SMaxime Henrion bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list)); 375396f2e892SBill Paul 375496f2e892SBill Paul /* 375596f2e892SBill Paul * Free the TX list buffers. 375696f2e892SBill Paul */ 375796f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 3758b3811c95SMaxime Henrion if (cd->dc_tx_chain[i] != NULL) { 3759af4358c7SMaxime Henrion ctl = le32toh(ld->dc_tx_list[i].dc_ctl); 3760af4358c7SMaxime Henrion if ((ctl & DC_TXCTL_SETUP) || 3761af4358c7SMaxime Henrion !(ctl & DC_TXCTL_FIRSTFRAG)) { 3762b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 376396f2e892SBill Paul continue; 376496f2e892SBill Paul } 376556e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]); 376656e5e7aeSMaxime Henrion m_freem(cd->dc_tx_chain[i]); 3767b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 376896f2e892SBill Paul } 376996f2e892SBill Paul } 3770b3811c95SMaxime Henrion bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list)); 377196f2e892SBill Paul 3772d1ce9105SBill Paul DC_UNLOCK(sc); 377396f2e892SBill Paul } 377496f2e892SBill Paul 377596f2e892SBill Paul /* 3776e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3777e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3778e8388e14SMitsuru IWASAKI * resume. 3779e8388e14SMitsuru IWASAKI */ 3780e3d2833aSAlfred Perlstein static int 37810934f18aSMaxime Henrion dc_suspend(device_t dev) 3782e8388e14SMitsuru IWASAKI { 3783e8388e14SMitsuru IWASAKI struct dc_softc *sc; 37840934f18aSMaxime Henrion int i, s; 3785e8388e14SMitsuru IWASAKI 3786e8388e14SMitsuru IWASAKI s = splimp(); 3787e8388e14SMitsuru IWASAKI 3788e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3789e8388e14SMitsuru IWASAKI 3790e8388e14SMitsuru IWASAKI dc_stop(sc); 3791e8388e14SMitsuru IWASAKI 3792e8388e14SMitsuru IWASAKI for (i = 0; i < 5; i++) 3793e27951b2SJohn Baldwin sc->saved_maps[i] = pci_read_config(dev, PCIR_BAR(i), 4); 3794e8388e14SMitsuru IWASAKI sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 3795e8388e14SMitsuru IWASAKI sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 3796e8388e14SMitsuru IWASAKI sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 3797e8388e14SMitsuru IWASAKI sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 3798e8388e14SMitsuru IWASAKI 3799e8388e14SMitsuru IWASAKI sc->suspended = 1; 3800e8388e14SMitsuru IWASAKI 3801e8388e14SMitsuru IWASAKI splx(s); 3802e8388e14SMitsuru IWASAKI return (0); 3803e8388e14SMitsuru IWASAKI } 3804e8388e14SMitsuru IWASAKI 3805e8388e14SMitsuru IWASAKI /* 3806e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3807e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3808e8388e14SMitsuru IWASAKI * appropriate. 3809e8388e14SMitsuru IWASAKI */ 3810e3d2833aSAlfred Perlstein static int 38110934f18aSMaxime Henrion dc_resume(device_t dev) 3812e8388e14SMitsuru IWASAKI { 3813e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3814e8388e14SMitsuru IWASAKI struct ifnet *ifp; 38150934f18aSMaxime Henrion int i, s; 3816e8388e14SMitsuru IWASAKI 3817e8388e14SMitsuru IWASAKI s = splimp(); 3818e8388e14SMitsuru IWASAKI 3819e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3820e8388e14SMitsuru IWASAKI ifp = &sc->arpcom.ac_if; 3821b84e866aSWarner Losh #ifndef BURN_BRIDGES 3822e8388e14SMitsuru IWASAKI dc_acpi(dev); 3823b84e866aSWarner Losh #endif 3824e8388e14SMitsuru IWASAKI /* better way to do this? */ 3825e8388e14SMitsuru IWASAKI for (i = 0; i < 5; i++) 3826e27951b2SJohn Baldwin pci_write_config(dev, PCIR_BAR(i), sc->saved_maps[i], 4); 3827e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 3828e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 3829e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 3830e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 3831e8388e14SMitsuru IWASAKI 3832e8388e14SMitsuru IWASAKI /* reenable busmastering */ 3833e8388e14SMitsuru IWASAKI pci_enable_busmaster(dev); 3834e8388e14SMitsuru IWASAKI pci_enable_io(dev, DC_RES); 3835e8388e14SMitsuru IWASAKI 3836e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3837e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3838e8388e14SMitsuru IWASAKI dc_init(sc); 3839e8388e14SMitsuru IWASAKI 3840e8388e14SMitsuru IWASAKI sc->suspended = 0; 3841e8388e14SMitsuru IWASAKI 3842e8388e14SMitsuru IWASAKI splx(s); 3843e8388e14SMitsuru IWASAKI return (0); 3844e8388e14SMitsuru IWASAKI } 3845e8388e14SMitsuru IWASAKI 3846e8388e14SMitsuru IWASAKI /* 384796f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 384896f2e892SBill Paul * get confused by errant DMAs when rebooting. 384996f2e892SBill Paul */ 3850e3d2833aSAlfred Perlstein static void 38510934f18aSMaxime Henrion dc_shutdown(device_t dev) 385296f2e892SBill Paul { 385396f2e892SBill Paul struct dc_softc *sc; 385496f2e892SBill Paul 385596f2e892SBill Paul sc = device_get_softc(dev); 385696f2e892SBill Paul 385796f2e892SBill Paul dc_stop(sc); 385896f2e892SBill Paul } 3859