xref: /freebsd/sys/dev/dc/if_dc.c (revision 318a72d7b0d4f9ecb9dffa026b5ffc06f5349aa1)
196f2e892SBill Paul /*
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  *
3296f2e892SBill Paul  * $FreeBSD$
3396f2e892SBill Paul  */
3496f2e892SBill Paul 
3596f2e892SBill Paul /*
3696f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3796f2e892SBill Paul  * series chips and several workalikes including the following:
3896f2e892SBill Paul  *
39ead7cde9SBill Paul  * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com)
4096f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
4196f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4296f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4396f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4496f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
4596f2e892SBill Paul  * ADMtek AN985 (www.admtek.com.tw)
4688d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
479ca710f6SJeroen Ruigrok van der Werven  * Accton EN1217 (www.accton.com)
48feb78939SJonathan Chen  * Xircom X3201 (www.xircom.com)
4996f2e892SBill Paul  *
5096f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
5196f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5296f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5396f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
5496f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
5596f2e892SBill Paul  * instead of 512.
5696f2e892SBill Paul  *
5796f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
5896f2e892SBill Paul  * Electrical Engineering Department
5996f2e892SBill Paul  * Columbia University, New York City
6096f2e892SBill Paul  */
6196f2e892SBill Paul 
6296f2e892SBill Paul /*
6396f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6496f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
6596f2e892SBill Paul  * three kinds of media attachments:
6696f2e892SBill Paul  *
6796f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
6896f2e892SBill Paul  *   autonegotiation provided by an external PHY.
6996f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
7096f2e892SBill Paul  * o 10baseT port.
7196f2e892SBill Paul  * o AUI/BNC port.
7296f2e892SBill Paul  *
7396f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7496f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
7596f2e892SBill Paul  * autosensing configuration.
7696f2e892SBill Paul  *
7796f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
7896f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
7996f2e892SBill Paul  * handled separately due to its different register offsets and the
8096f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
8196f2e892SBill Paul  * here, but I'm not thrilled about it.
8296f2e892SBill Paul  *
8396f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
8496f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
8596f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
8696f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
8796f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
8896f2e892SBill Paul  */
8996f2e892SBill Paul 
9096f2e892SBill Paul #include <sys/param.h>
9196f2e892SBill Paul #include <sys/systm.h>
9296f2e892SBill Paul #include <sys/sockio.h>
9396f2e892SBill Paul #include <sys/mbuf.h>
9496f2e892SBill Paul #include <sys/malloc.h>
9596f2e892SBill Paul #include <sys/kernel.h>
9696f2e892SBill Paul #include <sys/socket.h>
9796f2e892SBill Paul 
9896f2e892SBill Paul #include <net/if.h>
9996f2e892SBill Paul #include <net/if_arp.h>
10096f2e892SBill Paul #include <net/ethernet.h>
10196f2e892SBill Paul #include <net/if_dl.h>
10296f2e892SBill Paul #include <net/if_media.h>
10396f2e892SBill Paul 
10496f2e892SBill Paul #include <net/bpf.h>
10596f2e892SBill Paul 
10696f2e892SBill Paul #include <vm/vm.h>              /* for vtophys */
10796f2e892SBill Paul #include <vm/pmap.h>            /* for vtophys */
10896f2e892SBill Paul #include <machine/bus_pio.h>
10996f2e892SBill Paul #include <machine/bus_memio.h>
11096f2e892SBill Paul #include <machine/bus.h>
11196f2e892SBill Paul #include <machine/resource.h>
11296f2e892SBill Paul #include <sys/bus.h>
11396f2e892SBill Paul #include <sys/rman.h>
11496f2e892SBill Paul 
11596f2e892SBill Paul #include <dev/mii/mii.h>
11696f2e892SBill Paul #include <dev/mii/miivar.h>
11796f2e892SBill Paul 
11896f2e892SBill Paul #include <pci/pcireg.h>
11996f2e892SBill Paul #include <pci/pcivar.h>
12096f2e892SBill Paul 
12196f2e892SBill Paul #define DC_USEIOSPACE
1225c1cfac4SBill Paul #ifdef __alpha__
1235c1cfac4SBill Paul #define SRM_MEDIA
1245c1cfac4SBill Paul #endif
12596f2e892SBill Paul 
12696f2e892SBill Paul #include <pci/if_dcreg.h>
12796f2e892SBill Paul 
12895a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
12995a16455SPeter Wemm 
13096f2e892SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
13196f2e892SBill Paul #include "miibus_if.h"
13296f2e892SBill Paul 
13396f2e892SBill Paul #ifndef lint
13496f2e892SBill Paul static const char rcsid[] =
13596f2e892SBill Paul   "$FreeBSD$";
13696f2e892SBill Paul #endif
13796f2e892SBill Paul 
13896f2e892SBill Paul /*
13996f2e892SBill Paul  * Various supported device vendors/types and their names.
14096f2e892SBill Paul  */
14196f2e892SBill Paul static struct dc_type dc_devs[] = {
14296f2e892SBill Paul 	{ DC_VENDORID_DEC, DC_DEVICEID_21143,
14396f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
14496f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100,
14596f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
14696f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
14796f2e892SBill Paul 		"Davicom DM9102 10/100BaseTX" },
14888d739dcSBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
14988d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
15096f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AL981,
15196f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
15296f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AN985,
15396f2e892SBill Paul 		"ADMtek AN985 10/100BaseTX" },
15496f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
15596f2e892SBill Paul 		"ASIX AX88140A 10/100BaseTX" },
15696f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
15796f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
15896f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
15996f2e892SBill Paul 		"Macronix 98713 10/100BaseTX" },
16096f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16196f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
16296f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16396f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16496f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16596f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16696f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
16796f2e892SBill Paul 		"Macronix 98715/98715A 10/100BaseTX" },
16896f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
16979d11e09SBill Paul 		"Macronix 98715AEC-C 10/100BaseTX" },
17079d11e09SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17196f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
172ead7cde9SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98727,
173ead7cde9SBill Paul 		"Macronix 98727/98732 10/100BaseTX" },
17496f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C115,
17596f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
17696f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
17796f2e892SBill Paul 		"82c168 PNIC 10/100BaseTX" },
17896f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
17996f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
1809ca710f6SJeroen Ruigrok van der Werven 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN1217,
1819ca710f6SJeroen Ruigrok van der Werven 		"Accton EN1217 10/100BaseTX" },
182feb78939SJonathan Chen     	{ DC_VENDORID_XIRCOM, DC_DEVICEID_X3201,
183feb78939SJonathan Chen 	  	"Xircom X3201 10/100BaseTX" },
18496f2e892SBill Paul 	{ 0, 0, NULL }
18596f2e892SBill Paul };
18696f2e892SBill Paul 
18796f2e892SBill Paul static int dc_probe		__P((device_t));
18896f2e892SBill Paul static int dc_attach		__P((device_t));
18996f2e892SBill Paul static int dc_detach		__P((device_t));
19096f2e892SBill Paul static void dc_acpi		__P((device_t));
19196f2e892SBill Paul static struct dc_type *dc_devtype	__P((device_t));
19296f2e892SBill Paul static int dc_newbuf		__P((struct dc_softc *, int, struct mbuf *));
19396f2e892SBill Paul static int dc_encap		__P((struct dc_softc *, struct mbuf *,
19496f2e892SBill Paul 					u_int32_t *));
195fda39fd0SBill Paul static int dc_coal		__P((struct dc_softc *, struct mbuf **));
19696f2e892SBill Paul static void dc_pnic_rx_bug_war	__P((struct dc_softc *, int));
19773bf949cSBill Paul static int dc_rx_resync		__P((struct dc_softc *));
19896f2e892SBill Paul static void dc_rxeof		__P((struct dc_softc *));
19996f2e892SBill Paul static void dc_txeof		__P((struct dc_softc *));
20096f2e892SBill Paul static void dc_tick		__P((void *));
20196f2e892SBill Paul static void dc_intr		__P((void *));
20296f2e892SBill Paul static void dc_start		__P((struct ifnet *));
20396f2e892SBill Paul static int dc_ioctl		__P((struct ifnet *, u_long, caddr_t));
20496f2e892SBill Paul static void dc_init		__P((void *));
20596f2e892SBill Paul static void dc_stop		__P((struct dc_softc *));
20696f2e892SBill Paul static void dc_watchdog		__P((struct ifnet *));
20796f2e892SBill Paul static void dc_shutdown		__P((device_t));
20896f2e892SBill Paul static int dc_ifmedia_upd	__P((struct ifnet *));
20996f2e892SBill Paul static void dc_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
21096f2e892SBill Paul 
21196f2e892SBill Paul static void dc_delay		__P((struct dc_softc *));
21296f2e892SBill Paul static void dc_eeprom_idle	__P((struct dc_softc *));
21396f2e892SBill Paul static void dc_eeprom_putbyte	__P((struct dc_softc *, int));
21496f2e892SBill Paul static void dc_eeprom_getword	__P((struct dc_softc *, int, u_int16_t *));
21596f2e892SBill Paul static void dc_eeprom_getword_pnic
21696f2e892SBill Paul 				__P((struct dc_softc *, int, u_int16_t *));
217feb78939SJonathan Chen static void dc_eeprom_getword_xircom
218feb78939SJonathan Chen 				__P((struct dc_softc *, int, u_int16_t *));
21996f2e892SBill Paul static void dc_read_eeprom	__P((struct dc_softc *, caddr_t, int,
22096f2e892SBill Paul 							int, int));
22196f2e892SBill Paul 
22296f2e892SBill Paul static void dc_mii_writebit	__P((struct dc_softc *, int));
22396f2e892SBill Paul static int dc_mii_readbit	__P((struct dc_softc *));
22496f2e892SBill Paul static void dc_mii_sync		__P((struct dc_softc *));
22596f2e892SBill Paul static void dc_mii_send		__P((struct dc_softc *, u_int32_t, int));
22696f2e892SBill Paul static int dc_mii_readreg	__P((struct dc_softc *, struct dc_mii_frame *));
22796f2e892SBill Paul static int dc_mii_writereg	__P((struct dc_softc *, struct dc_mii_frame *));
22896f2e892SBill Paul static int dc_miibus_readreg	__P((device_t, int, int));
22996f2e892SBill Paul static int dc_miibus_writereg	__P((device_t, int, int, int));
23096f2e892SBill Paul static void dc_miibus_statchg	__P((device_t));
231f43d9309SBill Paul static void dc_miibus_mediainit	__P((device_t));
23296f2e892SBill Paul 
23396f2e892SBill Paul static void dc_setcfg		__P((struct dc_softc *, int));
23496f2e892SBill Paul static u_int32_t dc_crc_le	__P((struct dc_softc *, caddr_t));
23596f2e892SBill Paul static u_int32_t dc_crc_be	__P((caddr_t));
23696f2e892SBill Paul static void dc_setfilt_21143	__P((struct dc_softc *));
23796f2e892SBill Paul static void dc_setfilt_asix	__P((struct dc_softc *));
23896f2e892SBill Paul static void dc_setfilt_admtek	__P((struct dc_softc *));
239feb78939SJonathan Chen static void dc_setfilt_xircom	__P((struct dc_softc *));
24096f2e892SBill Paul 
24196f2e892SBill Paul static void dc_setfilt		__P((struct dc_softc *));
24296f2e892SBill Paul 
24396f2e892SBill Paul static void dc_reset		__P((struct dc_softc *));
24496f2e892SBill Paul static int dc_list_rx_init	__P((struct dc_softc *));
24596f2e892SBill Paul static int dc_list_tx_init	__P((struct dc_softc *));
24696f2e892SBill Paul 
2475c1cfac4SBill Paul static void dc_parse_21143_srom	__P((struct dc_softc *));
2485c1cfac4SBill Paul static void dc_decode_leaf_sia	__P((struct dc_softc *,
2495c1cfac4SBill Paul 				    struct dc_eblock_sia *));
2505c1cfac4SBill Paul static void dc_decode_leaf_mii	__P((struct dc_softc *,
2515c1cfac4SBill Paul 				    struct dc_eblock_mii *));
2525c1cfac4SBill Paul static void dc_decode_leaf_sym	__P((struct dc_softc *,
2535c1cfac4SBill Paul 				    struct dc_eblock_sym *));
2545c1cfac4SBill Paul static void dc_apply_fixup	__P((struct dc_softc *, int));
2555c1cfac4SBill Paul 
25696f2e892SBill Paul #ifdef DC_USEIOSPACE
25796f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
25896f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
25996f2e892SBill Paul #else
26096f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
26196f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
26296f2e892SBill Paul #endif
26396f2e892SBill Paul 
26496f2e892SBill Paul static device_method_t dc_methods[] = {
26596f2e892SBill Paul 	/* Device interface */
26696f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
26796f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
26896f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
26996f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
27096f2e892SBill Paul 
27196f2e892SBill Paul 	/* bus interface */
27296f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
27396f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
27496f2e892SBill Paul 
27596f2e892SBill Paul 	/* MII interface */
27696f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
27796f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
27896f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
279f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
28096f2e892SBill Paul 
28196f2e892SBill Paul 	{ 0, 0 }
28296f2e892SBill Paul };
28396f2e892SBill Paul 
28496f2e892SBill Paul static driver_t dc_driver = {
28596f2e892SBill Paul 	"dc",
28696f2e892SBill Paul 	dc_methods,
28796f2e892SBill Paul 	sizeof(struct dc_softc)
28896f2e892SBill Paul };
28996f2e892SBill Paul 
29096f2e892SBill Paul static devclass_t dc_devclass;
29196f2e892SBill Paul 
292feb78939SJonathan Chen DRIVER_MODULE(if_dc, cardbus, dc_driver, dc_devclass, 0, 0);
29396f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0);
29496f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
29596f2e892SBill Paul 
29696f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
29796f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
29896f2e892SBill Paul 
29996f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
30096f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
30196f2e892SBill Paul 
30296f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
30396f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
30496f2e892SBill Paul 
30596f2e892SBill Paul static void dc_delay(sc)
30696f2e892SBill Paul 	struct dc_softc		*sc;
30796f2e892SBill Paul {
30896f2e892SBill Paul 	int			idx;
30996f2e892SBill Paul 
31096f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
31196f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
31296f2e892SBill Paul }
31396f2e892SBill Paul 
31496f2e892SBill Paul static void dc_eeprom_idle(sc)
31596f2e892SBill Paul 	struct dc_softc		*sc;
31696f2e892SBill Paul {
31796f2e892SBill Paul 	register int		i;
31896f2e892SBill Paul 
31996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
32096f2e892SBill Paul 	dc_delay(sc);
32196f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
32296f2e892SBill Paul 	dc_delay(sc);
32396f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
32496f2e892SBill Paul 	dc_delay(sc);
32596f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
32696f2e892SBill Paul 	dc_delay(sc);
32796f2e892SBill Paul 
32896f2e892SBill Paul 	for (i = 0; i < 25; i++) {
32996f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33096f2e892SBill Paul 		dc_delay(sc);
33196f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33296f2e892SBill Paul 		dc_delay(sc);
33396f2e892SBill Paul 	}
33496f2e892SBill Paul 
33596f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33696f2e892SBill Paul 	dc_delay(sc);
33796f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
33896f2e892SBill Paul 	dc_delay(sc);
33996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
34096f2e892SBill Paul 
34196f2e892SBill Paul 	return;
34296f2e892SBill Paul }
34396f2e892SBill Paul 
34496f2e892SBill Paul /*
34596f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
34696f2e892SBill Paul  */
34796f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr)
34896f2e892SBill Paul 	struct dc_softc		*sc;
34996f2e892SBill Paul 	int			addr;
35096f2e892SBill Paul {
35196f2e892SBill Paul 	register int		d, i;
35296f2e892SBill Paul 
35396f2e892SBill Paul 	/*
35496f2e892SBill Paul 	 * The AN985 has a 93C66 EEPROM on it instead of
35596f2e892SBill Paul 	 * a 93C46. It uses a different bit sequence for
35696f2e892SBill Paul 	 * specifying the "read" opcode.
35796f2e892SBill Paul 	 */
35896f2e892SBill Paul 	if (DC_IS_CENTAUR(sc))
35996f2e892SBill Paul 		d = addr | (DC_EECMD_READ << 2);
36096f2e892SBill Paul 	else
36196f2e892SBill Paul 		d = addr | DC_EECMD_READ;
36296f2e892SBill Paul 
36396f2e892SBill Paul 	/*
36496f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
36596f2e892SBill Paul 	 */
36696f2e892SBill Paul 	for (i = 0x400; i; i >>= 1) {
36796f2e892SBill Paul 		if (d & i) {
36896f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
36996f2e892SBill Paul 		} else {
37096f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
37196f2e892SBill Paul 		}
37296f2e892SBill Paul 		dc_delay(sc);
37396f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
37496f2e892SBill Paul 		dc_delay(sc);
37596f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
37696f2e892SBill Paul 		dc_delay(sc);
37796f2e892SBill Paul 	}
37896f2e892SBill Paul 
37996f2e892SBill Paul 	return;
38096f2e892SBill Paul }
38196f2e892SBill Paul 
38296f2e892SBill Paul /*
38396f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
38496f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
38596f2e892SBill Paul  * the EEPROM.
38696f2e892SBill Paul  */
38796f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest)
38896f2e892SBill Paul 	struct dc_softc		*sc;
38996f2e892SBill Paul 	int			addr;
39096f2e892SBill Paul 	u_int16_t		*dest;
39196f2e892SBill Paul {
39296f2e892SBill Paul 	register int		i;
39396f2e892SBill Paul 	u_int32_t		r;
39496f2e892SBill Paul 
39596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr);
39696f2e892SBill Paul 
39796f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
39896f2e892SBill Paul 		DELAY(1);
39996f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
40096f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
40196f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
40296f2e892SBill Paul 			return;
40396f2e892SBill Paul 		}
40496f2e892SBill Paul 	}
40596f2e892SBill Paul 
40696f2e892SBill Paul 	return;
40796f2e892SBill Paul }
40896f2e892SBill Paul 
40996f2e892SBill Paul /*
41096f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
411feb78939SJonathan Chen  * The Xircom X3201 has its own non-standard way to read
412feb78939SJonathan Chen  * the EEPROM, too.
413feb78939SJonathan Chen  */
414feb78939SJonathan Chen static void dc_eeprom_getword_xircom(sc, addr, dest)
415feb78939SJonathan Chen 	struct dc_softc		*sc;
416feb78939SJonathan Chen 	int			addr;
417feb78939SJonathan Chen 	u_int16_t		*dest;
418feb78939SJonathan Chen {
419feb78939SJonathan Chen 	SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
420feb78939SJonathan Chen 
421feb78939SJonathan Chen 	addr *= 2;
422feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
423feb78939SJonathan Chen 	*dest = (u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff;
424feb78939SJonathan Chen 	addr += 1;
425feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
426feb78939SJonathan Chen 	*dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff) << 8;
427feb78939SJonathan Chen 
428feb78939SJonathan Chen 	SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
429feb78939SJonathan Chen 	return;
430feb78939SJonathan Chen }
431feb78939SJonathan Chen 
432feb78939SJonathan Chen /*
433feb78939SJonathan Chen  * Read a word of data stored in the EEPROM at address 'addr.'
43496f2e892SBill Paul  */
43596f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest)
43696f2e892SBill Paul 	struct dc_softc		*sc;
43796f2e892SBill Paul 	int			addr;
43896f2e892SBill Paul 	u_int16_t		*dest;
43996f2e892SBill Paul {
44096f2e892SBill Paul 	register int		i;
44196f2e892SBill Paul 	u_int16_t		word = 0;
44296f2e892SBill Paul 
44396f2e892SBill Paul 	/* Force EEPROM to idle state. */
44496f2e892SBill Paul 	dc_eeprom_idle(sc);
44596f2e892SBill Paul 
44696f2e892SBill Paul 	/* Enter EEPROM access mode. */
44796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
44896f2e892SBill Paul 	dc_delay(sc);
44996f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
45096f2e892SBill Paul 	dc_delay(sc);
45196f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
45296f2e892SBill Paul 	dc_delay(sc);
45396f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
45496f2e892SBill Paul 	dc_delay(sc);
45596f2e892SBill Paul 
45696f2e892SBill Paul 	/*
45796f2e892SBill Paul 	 * Send address of word we want to read.
45896f2e892SBill Paul 	 */
45996f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
46096f2e892SBill Paul 
46196f2e892SBill Paul 	/*
46296f2e892SBill Paul 	 * Start reading bits from EEPROM.
46396f2e892SBill Paul 	 */
46496f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
46596f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
46696f2e892SBill Paul 		dc_delay(sc);
46796f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
46896f2e892SBill Paul 			word |= i;
46996f2e892SBill Paul 		dc_delay(sc);
47096f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
47196f2e892SBill Paul 		dc_delay(sc);
47296f2e892SBill Paul 	}
47396f2e892SBill Paul 
47496f2e892SBill Paul 	/* Turn off EEPROM access mode. */
47596f2e892SBill Paul 	dc_eeprom_idle(sc);
47696f2e892SBill Paul 
47796f2e892SBill Paul 	*dest = word;
47896f2e892SBill Paul 
47996f2e892SBill Paul 	return;
48096f2e892SBill Paul }
48196f2e892SBill Paul 
48296f2e892SBill Paul /*
48396f2e892SBill Paul  * Read a sequence of words from the EEPROM.
48496f2e892SBill Paul  */
48596f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap)
48696f2e892SBill Paul 	struct dc_softc		*sc;
48796f2e892SBill Paul 	caddr_t			dest;
48896f2e892SBill Paul 	int			off;
48996f2e892SBill Paul 	int			cnt;
49096f2e892SBill Paul 	int			swap;
49196f2e892SBill Paul {
49296f2e892SBill Paul 	int			i;
49396f2e892SBill Paul 	u_int16_t		word = 0, *ptr;
49496f2e892SBill Paul 
49596f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
49696f2e892SBill Paul 		if (DC_IS_PNIC(sc))
49796f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
498feb78939SJonathan Chen 		else if (DC_IS_XIRCOM(sc))
499feb78939SJonathan Chen 			dc_eeprom_getword_xircom(sc, off + i, &word);
50096f2e892SBill Paul 		else
50196f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
50296f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
50396f2e892SBill Paul 		if (swap)
50496f2e892SBill Paul 			*ptr = ntohs(word);
50596f2e892SBill Paul 		else
50696f2e892SBill Paul 			*ptr = word;
50796f2e892SBill Paul 	}
50896f2e892SBill Paul 
50996f2e892SBill Paul 	return;
51096f2e892SBill Paul }
51196f2e892SBill Paul 
51296f2e892SBill Paul /*
51396f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
51496f2e892SBill Paul  * Application Notes pp.19-21.
51596f2e892SBill Paul  */
51696f2e892SBill Paul /*
51796f2e892SBill Paul  * Write a bit to the MII bus.
51896f2e892SBill Paul  */
51996f2e892SBill Paul static void dc_mii_writebit(sc, bit)
52096f2e892SBill Paul 	struct dc_softc		*sc;
52196f2e892SBill Paul 	int			bit;
52296f2e892SBill Paul {
52396f2e892SBill Paul 	if (bit)
52496f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO,
52596f2e892SBill Paul 		    DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT);
52696f2e892SBill Paul 	else
52796f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
52896f2e892SBill Paul 
52996f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
53096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
53196f2e892SBill Paul 
53296f2e892SBill Paul 	return;
53396f2e892SBill Paul }
53496f2e892SBill Paul 
53596f2e892SBill Paul /*
53696f2e892SBill Paul  * Read a bit from the MII bus.
53796f2e892SBill Paul  */
53896f2e892SBill Paul static int dc_mii_readbit(sc)
53996f2e892SBill Paul 	struct dc_softc		*sc;
54096f2e892SBill Paul {
54196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR);
54296f2e892SBill Paul 	CSR_READ_4(sc, DC_SIO);
54396f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
54496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
54596f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
54696f2e892SBill Paul 		return(1);
54796f2e892SBill Paul 
54896f2e892SBill Paul 	return(0);
54996f2e892SBill Paul }
55096f2e892SBill Paul 
55196f2e892SBill Paul /*
55296f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
55396f2e892SBill Paul  */
55496f2e892SBill Paul static void dc_mii_sync(sc)
55596f2e892SBill Paul 	struct dc_softc		*sc;
55696f2e892SBill Paul {
55796f2e892SBill Paul 	register int		i;
55896f2e892SBill Paul 
55996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
56096f2e892SBill Paul 
56196f2e892SBill Paul 	for (i = 0; i < 32; i++)
56296f2e892SBill Paul 		dc_mii_writebit(sc, 1);
56396f2e892SBill Paul 
56496f2e892SBill Paul 	return;
56596f2e892SBill Paul }
56696f2e892SBill Paul 
56796f2e892SBill Paul /*
56896f2e892SBill Paul  * Clock a series of bits through the MII.
56996f2e892SBill Paul  */
57096f2e892SBill Paul static void dc_mii_send(sc, bits, cnt)
57196f2e892SBill Paul 	struct dc_softc		*sc;
57296f2e892SBill Paul 	u_int32_t		bits;
57396f2e892SBill Paul 	int			cnt;
57496f2e892SBill Paul {
57596f2e892SBill Paul 	int			i;
57696f2e892SBill Paul 
57796f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
57896f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
57996f2e892SBill Paul }
58096f2e892SBill Paul 
58196f2e892SBill Paul /*
58296f2e892SBill Paul  * Read an PHY register through the MII.
58396f2e892SBill Paul  */
58496f2e892SBill Paul static int dc_mii_readreg(sc, frame)
58596f2e892SBill Paul 	struct dc_softc		*sc;
58696f2e892SBill Paul 	struct dc_mii_frame	*frame;
58796f2e892SBill Paul 
58896f2e892SBill Paul {
589d1ce9105SBill Paul 	int			i, ack;
59096f2e892SBill Paul 
591d1ce9105SBill Paul 	DC_LOCK(sc);
59296f2e892SBill Paul 
59396f2e892SBill Paul 	/*
59496f2e892SBill Paul 	 * Set up frame for RX.
59596f2e892SBill Paul 	 */
59696f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
59796f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
59896f2e892SBill Paul 	frame->mii_turnaround = 0;
59996f2e892SBill Paul 	frame->mii_data = 0;
60096f2e892SBill Paul 
60196f2e892SBill Paul 	/*
60296f2e892SBill Paul 	 * Sync the PHYs.
60396f2e892SBill Paul 	 */
60496f2e892SBill Paul 	dc_mii_sync(sc);
60596f2e892SBill Paul 
60696f2e892SBill Paul 	/*
60796f2e892SBill Paul 	 * Send command/address info.
60896f2e892SBill Paul 	 */
60996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
61096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
61196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
61296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
61396f2e892SBill Paul 
61496f2e892SBill Paul #ifdef notdef
61596f2e892SBill Paul 	/* Idle bit */
61696f2e892SBill Paul 	dc_mii_writebit(sc, 1);
61796f2e892SBill Paul 	dc_mii_writebit(sc, 0);
61896f2e892SBill Paul #endif
61996f2e892SBill Paul 
62096f2e892SBill Paul 	/* Check for ack */
62196f2e892SBill Paul 	ack = dc_mii_readbit(sc);
62296f2e892SBill Paul 
62396f2e892SBill Paul 	/*
62496f2e892SBill Paul 	 * Now try reading data bits. If the ack failed, we still
62596f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
62696f2e892SBill Paul 	 */
62796f2e892SBill Paul 	if (ack) {
62896f2e892SBill Paul 		for(i = 0; i < 16; i++) {
62996f2e892SBill Paul 			dc_mii_readbit(sc);
63096f2e892SBill Paul 		}
63196f2e892SBill Paul 		goto fail;
63296f2e892SBill Paul 	}
63396f2e892SBill Paul 
63496f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
63596f2e892SBill Paul 		if (!ack) {
63696f2e892SBill Paul 			if (dc_mii_readbit(sc))
63796f2e892SBill Paul 				frame->mii_data |= i;
63896f2e892SBill Paul 		}
63996f2e892SBill Paul 	}
64096f2e892SBill Paul 
64196f2e892SBill Paul fail:
64296f2e892SBill Paul 
64396f2e892SBill Paul 	dc_mii_writebit(sc, 0);
64496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
64596f2e892SBill Paul 
646d1ce9105SBill Paul 	DC_UNLOCK(sc);
64796f2e892SBill Paul 
64896f2e892SBill Paul 	if (ack)
64996f2e892SBill Paul 		return(1);
65096f2e892SBill Paul 	return(0);
65196f2e892SBill Paul }
65296f2e892SBill Paul 
65396f2e892SBill Paul /*
65496f2e892SBill Paul  * Write to a PHY register through the MII.
65596f2e892SBill Paul  */
65696f2e892SBill Paul static int dc_mii_writereg(sc, frame)
65796f2e892SBill Paul 	struct dc_softc		*sc;
65896f2e892SBill Paul 	struct dc_mii_frame	*frame;
65996f2e892SBill Paul 
66096f2e892SBill Paul {
661d1ce9105SBill Paul 	DC_LOCK(sc);
66296f2e892SBill Paul 	/*
66396f2e892SBill Paul 	 * Set up frame for TX.
66496f2e892SBill Paul 	 */
66596f2e892SBill Paul 
66696f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
66796f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
66896f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
66996f2e892SBill Paul 
67096f2e892SBill Paul 	/*
67196f2e892SBill Paul 	 * Sync the PHYs.
67296f2e892SBill Paul 	 */
67396f2e892SBill Paul 	dc_mii_sync(sc);
67496f2e892SBill Paul 
67596f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
67696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
67796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
67896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
67996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
68096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
68196f2e892SBill Paul 
68296f2e892SBill Paul 	/* Idle bit. */
68396f2e892SBill Paul 	dc_mii_writebit(sc, 0);
68496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
68596f2e892SBill Paul 
686d1ce9105SBill Paul 	DC_UNLOCK(sc);
68796f2e892SBill Paul 
68896f2e892SBill Paul 	return(0);
68996f2e892SBill Paul }
69096f2e892SBill Paul 
69196f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg)
69296f2e892SBill Paul 	device_t		dev;
69396f2e892SBill Paul 	int			phy, reg;
69496f2e892SBill Paul {
69596f2e892SBill Paul 	struct dc_mii_frame	frame;
69696f2e892SBill Paul 	struct dc_softc		*sc;
69796f2e892SBill Paul 	int			i, rval, phy_reg;
69896f2e892SBill Paul 
69996f2e892SBill Paul 	sc = device_get_softc(dev);
70096f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
70196f2e892SBill Paul 
70296f2e892SBill Paul 	/*
70396f2e892SBill Paul 	 * Note: both the AL981 and AN985 have internal PHYs,
70496f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
70596f2e892SBill Paul 	 * registers while the AN985 uses a serial MII interface.
70696f2e892SBill Paul 	 * The AN985's MII interface is also buggy in that you
70796f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
70896f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
70996f2e892SBill Paul 	 * that the PHY is at MII address 1.
71096f2e892SBill Paul 	 */
71196f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
71296f2e892SBill Paul 		return(0);
71396f2e892SBill Paul 
7145c1cfac4SBill Paul 	if (sc->dc_pmode != DC_PMODE_MII) {
71596f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
71696f2e892SBill Paul 			switch(reg) {
71796f2e892SBill Paul 			case MII_BMSR:
71896f2e892SBill Paul 			/*
71996f2e892SBill Paul 			 * Fake something to make the probe
72096f2e892SBill Paul 			 * code think there's a PHY here.
72196f2e892SBill Paul 			 */
72296f2e892SBill Paul 				return(BMSR_MEDIAMASK);
72396f2e892SBill Paul 				break;
72496f2e892SBill Paul 			case MII_PHYIDR1:
72596f2e892SBill Paul 				if (DC_IS_PNIC(sc))
72696f2e892SBill Paul 					return(DC_VENDORID_LO);
72796f2e892SBill Paul 				return(DC_VENDORID_DEC);
72896f2e892SBill Paul 				break;
72996f2e892SBill Paul 			case MII_PHYIDR2:
73096f2e892SBill Paul 				if (DC_IS_PNIC(sc))
73196f2e892SBill Paul 					return(DC_DEVICEID_82C168);
73296f2e892SBill Paul 				return(DC_DEVICEID_21143);
73396f2e892SBill Paul 				break;
73496f2e892SBill Paul 			default:
73596f2e892SBill Paul 				return(0);
73696f2e892SBill Paul 				break;
73796f2e892SBill Paul 			}
73896f2e892SBill Paul 		} else
73996f2e892SBill Paul 			return(0);
74096f2e892SBill Paul 	}
74196f2e892SBill Paul 
74296f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
74396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
74496f2e892SBill Paul 		    (phy << 23) | (reg << 18));
74596f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
74696f2e892SBill Paul 			DELAY(1);
74796f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
74896f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
74996f2e892SBill Paul 				rval &= 0xFFFF;
75096f2e892SBill Paul 				return(rval == 0xFFFF ? 0 : rval);
75196f2e892SBill Paul 			}
75296f2e892SBill Paul 		}
75396f2e892SBill Paul 		return(0);
75496f2e892SBill Paul 	}
75596f2e892SBill Paul 
75696f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
75796f2e892SBill Paul 		switch(reg) {
75896f2e892SBill Paul 		case MII_BMCR:
75996f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
76096f2e892SBill Paul 			break;
76196f2e892SBill Paul 		case MII_BMSR:
76296f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
76396f2e892SBill Paul 			break;
76496f2e892SBill Paul 		case MII_PHYIDR1:
76596f2e892SBill Paul 			phy_reg = DC_AL_VENID;
76696f2e892SBill Paul 			break;
76796f2e892SBill Paul 		case MII_PHYIDR2:
76896f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
76996f2e892SBill Paul 			break;
77096f2e892SBill Paul 		case MII_ANAR:
77196f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
77296f2e892SBill Paul 			break;
77396f2e892SBill Paul 		case MII_ANLPAR:
77496f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
77596f2e892SBill Paul 			break;
77696f2e892SBill Paul 		case MII_ANER:
77796f2e892SBill Paul 			phy_reg = DC_AL_ANER;
77896f2e892SBill Paul 			break;
77996f2e892SBill Paul 		default:
78096f2e892SBill Paul 			printf("dc%d: phy_read: bad phy register %x\n",
78196f2e892SBill Paul 			    sc->dc_unit, reg);
78296f2e892SBill Paul 			return(0);
78396f2e892SBill Paul 			break;
78496f2e892SBill Paul 		}
78596f2e892SBill Paul 
78696f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
78796f2e892SBill Paul 
78896f2e892SBill Paul 		if (rval == 0xFFFF)
78996f2e892SBill Paul 			return(0);
79096f2e892SBill Paul 		return(rval);
79196f2e892SBill Paul 	}
79296f2e892SBill Paul 
79396f2e892SBill Paul 	frame.mii_phyaddr = phy;
79496f2e892SBill Paul 	frame.mii_regaddr = reg;
795f43d9309SBill Paul 	phy_reg = CSR_READ_4(sc, DC_NETCFG);
796f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
79796f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
798f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
79996f2e892SBill Paul 
80096f2e892SBill Paul 	return(frame.mii_data);
80196f2e892SBill Paul }
80296f2e892SBill Paul 
80396f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data)
80496f2e892SBill Paul 	device_t		dev;
80596f2e892SBill Paul 	int			phy, reg, data;
80696f2e892SBill Paul {
80796f2e892SBill Paul 	struct dc_softc		*sc;
80896f2e892SBill Paul 	struct dc_mii_frame	frame;
80996f2e892SBill Paul 	int			i, phy_reg;
81096f2e892SBill Paul 
81196f2e892SBill Paul 	sc = device_get_softc(dev);
81296f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
81396f2e892SBill Paul 
81496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
81596f2e892SBill Paul 		return(0);
81696f2e892SBill Paul 
81796f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
81896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
81996f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
82096f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
82196f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
82296f2e892SBill Paul 				break;
82396f2e892SBill Paul 		}
82496f2e892SBill Paul 		return(0);
82596f2e892SBill Paul 	}
82696f2e892SBill Paul 
82796f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
82896f2e892SBill Paul 		switch(reg) {
82996f2e892SBill Paul 		case MII_BMCR:
83096f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
83196f2e892SBill Paul 			break;
83296f2e892SBill Paul 		case MII_BMSR:
83396f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
83496f2e892SBill Paul 			break;
83596f2e892SBill Paul 		case MII_PHYIDR1:
83696f2e892SBill Paul 			phy_reg = DC_AL_VENID;
83796f2e892SBill Paul 			break;
83896f2e892SBill Paul 		case MII_PHYIDR2:
83996f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
84096f2e892SBill Paul 			break;
84196f2e892SBill Paul 		case MII_ANAR:
84296f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
84396f2e892SBill Paul 			break;
84496f2e892SBill Paul 		case MII_ANLPAR:
84596f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
84696f2e892SBill Paul 			break;
84796f2e892SBill Paul 		case MII_ANER:
84896f2e892SBill Paul 			phy_reg = DC_AL_ANER;
84996f2e892SBill Paul 			break;
85096f2e892SBill Paul 		default:
85196f2e892SBill Paul 			printf("dc%d: phy_write: bad phy register %x\n",
85296f2e892SBill Paul 			    sc->dc_unit, reg);
85396f2e892SBill Paul 			return(0);
85496f2e892SBill Paul 			break;
85596f2e892SBill Paul 		}
85696f2e892SBill Paul 
85796f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
85896f2e892SBill Paul 		return(0);
85996f2e892SBill Paul 	}
86096f2e892SBill Paul 
86196f2e892SBill Paul 	frame.mii_phyaddr = phy;
86296f2e892SBill Paul 	frame.mii_regaddr = reg;
86396f2e892SBill Paul 	frame.mii_data = data;
86496f2e892SBill Paul 
865f43d9309SBill Paul 	phy_reg = CSR_READ_4(sc, DC_NETCFG);
866f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
86796f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
868f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
86996f2e892SBill Paul 
87096f2e892SBill Paul 	return(0);
87196f2e892SBill Paul }
87296f2e892SBill Paul 
87396f2e892SBill Paul static void dc_miibus_statchg(dev)
87496f2e892SBill Paul 	device_t		dev;
87596f2e892SBill Paul {
87696f2e892SBill Paul 	struct dc_softc		*sc;
87796f2e892SBill Paul 	struct mii_data		*mii;
878f43d9309SBill Paul 	struct ifmedia		*ifm;
87996f2e892SBill Paul 
88096f2e892SBill Paul 	sc = device_get_softc(dev);
88196f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
88296f2e892SBill Paul 		return;
8835c1cfac4SBill Paul 
88496f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
885f43d9309SBill Paul 	ifm = &mii->mii_media;
886f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
887f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
888f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
889f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
890f43d9309SBill Paul 	} else {
89196f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
89296f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
893f43d9309SBill Paul 	}
894f43d9309SBill Paul 
895f43d9309SBill Paul 	return;
896f43d9309SBill Paul }
897f43d9309SBill Paul 
898f43d9309SBill Paul /*
899f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
900f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
901f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
902f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
903f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
904f43d9309SBill Paul  * with it itself. *sigh*
905f43d9309SBill Paul  */
906f43d9309SBill Paul static void dc_miibus_mediainit(dev)
907f43d9309SBill Paul 	device_t		dev;
908f43d9309SBill Paul {
909f43d9309SBill Paul 	struct dc_softc		*sc;
910f43d9309SBill Paul 	struct mii_data		*mii;
911f43d9309SBill Paul 	struct ifmedia		*ifm;
912f43d9309SBill Paul 	int			rev;
913f43d9309SBill Paul 
914f43d9309SBill Paul 	rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
915f43d9309SBill Paul 
916f43d9309SBill Paul 	sc = device_get_softc(dev);
917f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
918f43d9309SBill Paul 	ifm = &mii->mii_media;
919f43d9309SBill Paul 
920f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
921f43d9309SBill Paul 		ifmedia_add(ifm, IFM_ETHER|IFM_homePNA, 0, NULL);
92296f2e892SBill Paul 
92396f2e892SBill Paul 	return;
92496f2e892SBill Paul }
92596f2e892SBill Paul 
92696f2e892SBill Paul #define DC_POLY		0xEDB88320
92779d11e09SBill Paul #define DC_BITS_512	9
92879d11e09SBill Paul #define DC_BITS_128	7
92979d11e09SBill Paul #define DC_BITS_64	6
93096f2e892SBill Paul 
93196f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr)
93296f2e892SBill Paul 	struct dc_softc		*sc;
93396f2e892SBill Paul 	caddr_t			addr;
93496f2e892SBill Paul {
93596f2e892SBill Paul 	u_int32_t		idx, bit, data, crc;
93696f2e892SBill Paul 
93796f2e892SBill Paul 	/* Compute CRC for the address value. */
93896f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
93996f2e892SBill Paul 
94096f2e892SBill Paul 	for (idx = 0; idx < 6; idx++) {
94196f2e892SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
94296f2e892SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0);
94396f2e892SBill Paul 	}
94496f2e892SBill Paul 
94579d11e09SBill Paul 	/*
94679d11e09SBill Paul 	 * The hash table on the PNIC II and the MX98715AEC-C/D/E
94779d11e09SBill Paul 	 * chips is only 128 bits wide.
94879d11e09SBill Paul 	 */
94979d11e09SBill Paul 	if (sc->dc_flags & DC_128BIT_HASH)
95079d11e09SBill Paul 		return (crc & ((1 << DC_BITS_128) - 1));
95196f2e892SBill Paul 
95279d11e09SBill Paul 	/* The hash table on the MX98715BEC is only 64 bits wide. */
95379d11e09SBill Paul 	if (sc->dc_flags & DC_64BIT_HASH)
95479d11e09SBill Paul 		return (crc & ((1 << DC_BITS_64) - 1));
95579d11e09SBill Paul 
956feb78939SJonathan Chen 	/* Xircom's hash filtering table is different (read: weird) */
957feb78939SJonathan Chen 	/* Xircom uses the LEAST significant bits */
958feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
959feb78939SJonathan Chen 		if ((crc & 0x180) == 0x180)
960feb78939SJonathan Chen 			return (crc & 0x0F) + (crc	& 0x70)*3 + (14 << 4);
961feb78939SJonathan Chen 		else
962feb78939SJonathan Chen 			return (crc & 0x1F) + ((crc>>1) & 0xF0)*3 + (12 << 4);
963feb78939SJonathan Chen 	}
964feb78939SJonathan Chen 
96579d11e09SBill Paul 	return (crc & ((1 << DC_BITS_512) - 1));
96696f2e892SBill Paul }
96796f2e892SBill Paul 
96896f2e892SBill Paul /*
96996f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
97096f2e892SBill Paul  */
97196f2e892SBill Paul static u_int32_t dc_crc_be(addr)
97296f2e892SBill Paul 	caddr_t			addr;
97396f2e892SBill Paul {
97496f2e892SBill Paul 	u_int32_t		crc, carry;
97596f2e892SBill Paul 	int			i, j;
97696f2e892SBill Paul 	u_int8_t		c;
97796f2e892SBill Paul 
97896f2e892SBill Paul 	/* Compute CRC for the address value. */
97996f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
98096f2e892SBill Paul 
98196f2e892SBill Paul 	for (i = 0; i < 6; i++) {
98296f2e892SBill Paul 		c = *(addr + i);
98396f2e892SBill Paul 		for (j = 0; j < 8; j++) {
98496f2e892SBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
98596f2e892SBill Paul 			crc <<= 1;
98696f2e892SBill Paul 			c >>= 1;
98796f2e892SBill Paul 			if (carry)
98896f2e892SBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
98996f2e892SBill Paul 		}
99096f2e892SBill Paul 	}
99196f2e892SBill Paul 
99296f2e892SBill Paul 	/* return the filter bit position */
99396f2e892SBill Paul 	return((crc >> 26) & 0x0000003F);
99496f2e892SBill Paul }
99596f2e892SBill Paul 
99696f2e892SBill Paul /*
99796f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
99896f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
99996f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
100096f2e892SBill Paul  *
100196f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
100296f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
100396f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
100496f2e892SBill Paul  * we need that too.
100596f2e892SBill Paul  */
100696f2e892SBill Paul void dc_setfilt_21143(sc)
100796f2e892SBill Paul 	struct dc_softc		*sc;
100896f2e892SBill Paul {
100996f2e892SBill Paul 	struct dc_desc		*sframe;
101096f2e892SBill Paul 	u_int32_t		h, *sp;
101196f2e892SBill Paul 	struct ifmultiaddr	*ifma;
101296f2e892SBill Paul 	struct ifnet		*ifp;
101396f2e892SBill Paul 	int			i;
101496f2e892SBill Paul 
101596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
101696f2e892SBill Paul 
101796f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
101896f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
101996f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
102096f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
102196f2e892SBill Paul 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
102296f2e892SBill Paul 	bzero((char *)sp, DC_SFRAME_LEN);
102396f2e892SBill Paul 
102496f2e892SBill Paul 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
102596f2e892SBill Paul 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
102696f2e892SBill Paul 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
102796f2e892SBill Paul 
102896f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
102996f2e892SBill Paul 
103096f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
103196f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
103296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
103396f2e892SBill Paul 	else
103496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
103596f2e892SBill Paul 
103696f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
103796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
103896f2e892SBill Paul 	else
103996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
104096f2e892SBill Paul 
104196f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
104296f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
104396f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
104496f2e892SBill Paul 			continue;
104596f2e892SBill Paul 		h = dc_crc_le(sc,
104696f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
104796f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
104896f2e892SBill Paul 	}
104996f2e892SBill Paul 
105096f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
105196f2e892SBill Paul 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
105296f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
105396f2e892SBill Paul 	}
105496f2e892SBill Paul 
105596f2e892SBill Paul 	/* Set our MAC address */
105696f2e892SBill Paul 	sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
105796f2e892SBill Paul 	sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
105896f2e892SBill Paul 	sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
105996f2e892SBill Paul 
106096f2e892SBill Paul 	sframe->dc_status = DC_TXSTAT_OWN;
106196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
106296f2e892SBill Paul 
106396f2e892SBill Paul 	/*
106496f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
106596f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
106696f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
106796f2e892SBill Paul 	 * medicine.
106896f2e892SBill Paul 	 */
106996f2e892SBill Paul 	DELAY(10000);
107096f2e892SBill Paul 
107196f2e892SBill Paul 	ifp->if_timer = 5;
107296f2e892SBill Paul 
107396f2e892SBill Paul 	return;
107496f2e892SBill Paul }
107596f2e892SBill Paul 
107696f2e892SBill Paul void dc_setfilt_admtek(sc)
107796f2e892SBill Paul 	struct dc_softc		*sc;
107896f2e892SBill Paul {
107996f2e892SBill Paul 	struct ifnet		*ifp;
108096f2e892SBill Paul 	int			h = 0;
108196f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
108296f2e892SBill Paul 	struct ifmultiaddr	*ifma;
108396f2e892SBill Paul 
108496f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
108596f2e892SBill Paul 
108696f2e892SBill Paul 	/* Init our MAC address */
108796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
108896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
108996f2e892SBill Paul 
109096f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
109196f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
109296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
109396f2e892SBill Paul 	else
109496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
109596f2e892SBill Paul 
109696f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
109796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
109896f2e892SBill Paul 	else
109996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
110096f2e892SBill Paul 
110196f2e892SBill Paul 	/* first, zot all the existing hash bits */
110296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
110396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
110496f2e892SBill Paul 
110596f2e892SBill Paul 	/*
110696f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
110796f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
110896f2e892SBill Paul 	 */
110996f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
111096f2e892SBill Paul 		return;
111196f2e892SBill Paul 
111296f2e892SBill Paul 	/* now program new ones */
111396f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
111496f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
111596f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
111696f2e892SBill Paul 			continue;
111796f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
111896f2e892SBill Paul 		if (h < 32)
111996f2e892SBill Paul 			hashes[0] |= (1 << h);
112096f2e892SBill Paul 		else
112196f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
112296f2e892SBill Paul 	}
112396f2e892SBill Paul 
112496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
112596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
112696f2e892SBill Paul 
112796f2e892SBill Paul 	return;
112896f2e892SBill Paul }
112996f2e892SBill Paul 
113096f2e892SBill Paul void dc_setfilt_asix(sc)
113196f2e892SBill Paul 	struct dc_softc		*sc;
113296f2e892SBill Paul {
113396f2e892SBill Paul 	struct ifnet		*ifp;
113496f2e892SBill Paul 	int			h = 0;
113596f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
113696f2e892SBill Paul 	struct ifmultiaddr	*ifma;
113796f2e892SBill Paul 
113896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
113996f2e892SBill Paul 
114096f2e892SBill Paul         /* Init our MAC address */
114196f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
114296f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
114396f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
114496f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
114596f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
114696f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
114796f2e892SBill Paul 
114896f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
114996f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
115096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
115196f2e892SBill Paul 	else
115296f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
115396f2e892SBill Paul 
115496f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
115596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
115696f2e892SBill Paul 	else
115796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
115896f2e892SBill Paul 
115996f2e892SBill Paul 	/*
116096f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
116196f2e892SBill Paul 	 * of broadcast frames.
116296f2e892SBill Paul 	 */
116396f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
116496f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
116596f2e892SBill Paul 	else
116696f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
116796f2e892SBill Paul 
116896f2e892SBill Paul 	/* first, zot all the existing hash bits */
116996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
117096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
117196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
117296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
117396f2e892SBill Paul 
117496f2e892SBill Paul 	/*
117596f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
117696f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
117796f2e892SBill Paul 	 */
117896f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
117996f2e892SBill Paul 		return;
118096f2e892SBill Paul 
118196f2e892SBill Paul 	/* now program new ones */
118296f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
118396f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
118496f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
118596f2e892SBill Paul 			continue;
118696f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
118796f2e892SBill Paul 		if (h < 32)
118896f2e892SBill Paul 			hashes[0] |= (1 << h);
118996f2e892SBill Paul 		else
119096f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
119196f2e892SBill Paul 	}
119296f2e892SBill Paul 
119396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
119496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
119596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
119696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
119796f2e892SBill Paul 
119896f2e892SBill Paul 	return;
119996f2e892SBill Paul }
120096f2e892SBill Paul 
1201feb78939SJonathan Chen void dc_setfilt_xircom(sc)
1202feb78939SJonathan Chen 	struct dc_softc		*sc;
1203feb78939SJonathan Chen {
1204feb78939SJonathan Chen 	struct dc_desc		*sframe;
1205feb78939SJonathan Chen 	u_int32_t		h, *sp;
1206feb78939SJonathan Chen 	struct ifmultiaddr	*ifma;
1207feb78939SJonathan Chen 	struct ifnet		*ifp;
1208feb78939SJonathan Chen 	int			i;
1209feb78939SJonathan Chen 
1210feb78939SJonathan Chen 	ifp = &sc->arpcom.ac_if;
1211feb78939SJonathan Chen 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
1212feb78939SJonathan Chen 
1213feb78939SJonathan Chen 	i = sc->dc_cdata.dc_tx_prod;
1214feb78939SJonathan Chen 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
1215feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_cnt++;
1216feb78939SJonathan Chen 	sframe = &sc->dc_ldata->dc_tx_list[i];
1217feb78939SJonathan Chen 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
1218feb78939SJonathan Chen 	bzero((char *)sp, DC_SFRAME_LEN);
1219feb78939SJonathan Chen 
1220feb78939SJonathan Chen 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
1221feb78939SJonathan Chen 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
1222feb78939SJonathan Chen 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
1223feb78939SJonathan Chen 
1224feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
1225feb78939SJonathan Chen 
1226feb78939SJonathan Chen 	/* If we want promiscuous mode, set the allframes bit. */
1227feb78939SJonathan Chen 	if (ifp->if_flags & IFF_PROMISC)
1228feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1229feb78939SJonathan Chen 	else
1230feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1231feb78939SJonathan Chen 
1232feb78939SJonathan Chen 	if (ifp->if_flags & IFF_ALLMULTI)
1233feb78939SJonathan Chen  		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1234feb78939SJonathan Chen 	else
1235feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1236feb78939SJonathan Chen 
1237feb78939SJonathan Chen 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
1238feb78939SJonathan Chen 	    ifma = ifma->ifma_link.le_next) {
1239feb78939SJonathan Chen 		if (ifma->ifma_addr->sa_family != AF_LINK)
1240feb78939SJonathan Chen 			continue;
1241feb78939SJonathan Chen 		h = dc_crc_le(sc, LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1242feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1243feb78939SJonathan Chen 	}
1244feb78939SJonathan Chen 
1245feb78939SJonathan Chen 	if (ifp->if_flags & IFF_BROADCAST) {
1246feb78939SJonathan Chen 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
1247feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1248feb78939SJonathan Chen 	}
1249feb78939SJonathan Chen 
1250feb78939SJonathan Chen 	/* Set our MAC address */
1251feb78939SJonathan Chen 	sp[0] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
1252feb78939SJonathan Chen 	sp[1] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
1253feb78939SJonathan Chen 	sp[2] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
1254feb78939SJonathan Chen 
1255feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
1256feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
1257feb78939SJonathan Chen 	ifp->if_flags |= IFF_RUNNING;
1258feb78939SJonathan Chen 	sframe->dc_status = DC_TXSTAT_OWN;
1259feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
1260feb78939SJonathan Chen 
1261feb78939SJonathan Chen 	/*
1262feb78939SJonathan Chen 	 * wait some time...
1263feb78939SJonathan Chen 	 */
1264feb78939SJonathan Chen 	DELAY(1000);
1265feb78939SJonathan Chen 
1266feb78939SJonathan Chen 	ifp->if_timer = 5;
1267feb78939SJonathan Chen 
1268feb78939SJonathan Chen 	return;
1269feb78939SJonathan Chen }
1270feb78939SJonathan Chen 
127196f2e892SBill Paul static void dc_setfilt(sc)
127296f2e892SBill Paul 	struct dc_softc		*sc;
127396f2e892SBill Paul {
127496f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
127596f2e892SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc))
127696f2e892SBill Paul 		dc_setfilt_21143(sc);
127796f2e892SBill Paul 
127896f2e892SBill Paul 	if (DC_IS_ASIX(sc))
127996f2e892SBill Paul 		dc_setfilt_asix(sc);
128096f2e892SBill Paul 
128196f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
128296f2e892SBill Paul 		dc_setfilt_admtek(sc);
128396f2e892SBill Paul 
1284feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc))
1285feb78939SJonathan Chen 		dc_setfilt_xircom(sc);
1286feb78939SJonathan Chen 
128796f2e892SBill Paul  	return;
128896f2e892SBill Paul }
128996f2e892SBill Paul 
129096f2e892SBill Paul /*
129196f2e892SBill Paul  * In order to fiddle with the
129296f2e892SBill Paul  * 'full-duplex' and '100Mbps' bits in the netconfig register, we
129396f2e892SBill Paul  * first have to put the transmit and/or receive logic in the idle state.
129496f2e892SBill Paul  */
129596f2e892SBill Paul static void dc_setcfg(sc, media)
129696f2e892SBill Paul 	struct dc_softc		*sc;
129796f2e892SBill Paul 	int			media;
129896f2e892SBill Paul {
129996f2e892SBill Paul 	int			i, restart = 0;
130096f2e892SBill Paul 	u_int32_t		isr;
130196f2e892SBill Paul 
130296f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
130396f2e892SBill Paul 		return;
130496f2e892SBill Paul 
130596f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) {
130696f2e892SBill Paul 		restart = 1;
130796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
130896f2e892SBill Paul 
130996f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
131096f2e892SBill Paul 			DELAY(10);
131196f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
131296f2e892SBill Paul 			if (isr & DC_ISR_TX_IDLE ||
131396f2e892SBill Paul 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED)
131496f2e892SBill Paul 				break;
131596f2e892SBill Paul 		}
131696f2e892SBill Paul 
131796f2e892SBill Paul 		if (i == DC_TIMEOUT)
131896f2e892SBill Paul 			printf("dc%d: failed to force tx and "
131996f2e892SBill Paul 				"rx to idle state\n", sc->dc_unit);
132096f2e892SBill Paul 
132196f2e892SBill Paul 	}
132296f2e892SBill Paul 
132396f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1324042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1325042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
132696f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
13278273d5f8SBill Paul 			int	watchdogreg;
13288273d5f8SBill Paul 
1329bf645417SBill Paul 			if (DC_IS_INTEL(sc)) {
13308273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
13318273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
13328273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
13338273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
13344c2efe27SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
1335bf645417SBill Paul 			} else {
1336bf645417SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
1337bf645417SBill Paul 			}
133896f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
133996f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
134096f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
134196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
134296f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
134388d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
134496f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
134596f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
134696f2e892SBill Paul 		} else {
134796f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
134896f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
134996f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
135096f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
135196f2e892SBill Paul 			}
1352318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1353318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1354318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
13555c1cfac4SBill Paul 			if (DC_IS_INTEL(sc))
13565c1cfac4SBill Paul 				dc_apply_fixup(sc,
13575c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
13585c1cfac4SBill Paul 				    IFM_100_TX|IFM_FDX : IFM_100_TX);
135996f2e892SBill Paul 		}
136096f2e892SBill Paul 	}
136196f2e892SBill Paul 
136296f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1363042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1364042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
136596f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
13668273d5f8SBill Paul 			int	watchdogreg;
13678273d5f8SBill Paul 
13688273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
13694c2efe27SBill Paul 			if (DC_IS_INTEL(sc)) {
13708273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
13718273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
13728273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
13738273d5f8SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
13744c2efe27SBill Paul 			} else {
13754c2efe27SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
13764c2efe27SBill Paul 			}
137796f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
137896f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
137996f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
138096f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
138188d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
138296f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
138396f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
138496f2e892SBill Paul 		} else {
138596f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
138696f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
138796f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
138896f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
138996f2e892SBill Paul 			}
139096f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1391318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
139296f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
13935c1cfac4SBill Paul 			if (DC_IS_INTEL(sc)) {
13945c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET);
13955c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
13965c1cfac4SBill Paul 				if ((media & IFM_GMASK) == IFM_FDX)
13975c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D);
13985c1cfac4SBill Paul 				else
13995c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F);
14005c1cfac4SBill Paul 				DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
14015c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL,
14025c1cfac4SBill Paul 				    DC_TCTL_AUTONEGENBL);
14035c1cfac4SBill Paul 				dc_apply_fixup(sc,
14045c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14055c1cfac4SBill Paul 				    IFM_10_T|IFM_FDX : IFM_10_T);
14065c1cfac4SBill Paul 				DELAY(20000);
14075c1cfac4SBill Paul 			}
140896f2e892SBill Paul 		}
140996f2e892SBill Paul 	}
141096f2e892SBill Paul 
1411f43d9309SBill Paul 	/*
1412f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1413f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1414f43d9309SBill Paul 	 * on the external MII port.
1415f43d9309SBill Paul 	 */
1416f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
1417f43d9309SBill Paul 		if (IFM_SUBTYPE(media) == IFM_homePNA) {
1418f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1419f43d9309SBill Paul 			sc->dc_link = 1;
1420f43d9309SBill Paul 		} else {
1421f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1422f43d9309SBill Paul 		}
1423f43d9309SBill Paul 	}
1424f43d9309SBill Paul 
142596f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
142696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
142796f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
142896f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
142996f2e892SBill Paul 	} else {
143096f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
143196f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
143296f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
143396f2e892SBill Paul 	}
143496f2e892SBill Paul 
143596f2e892SBill Paul 	if (restart)
143696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON);
143796f2e892SBill Paul 
143896f2e892SBill Paul 	return;
143996f2e892SBill Paul }
144096f2e892SBill Paul 
144196f2e892SBill Paul static void dc_reset(sc)
144296f2e892SBill Paul 	struct dc_softc		*sc;
144396f2e892SBill Paul {
144496f2e892SBill Paul 	register int		i;
144596f2e892SBill Paul 
144696f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
144796f2e892SBill Paul 
144896f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
144996f2e892SBill Paul 		DELAY(10);
145096f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
145196f2e892SBill Paul 			break;
145296f2e892SBill Paul 	}
145396f2e892SBill Paul 
1454feb78939SJonathan Chen 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) {
145596f2e892SBill Paul 		DELAY(10000);
145696f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
145796f2e892SBill Paul 		i = 0;
145896f2e892SBill Paul 	}
145996f2e892SBill Paul 
146096f2e892SBill Paul 	if (i == DC_TIMEOUT)
146196f2e892SBill Paul 		printf("dc%d: reset never completed!\n", sc->dc_unit);
146296f2e892SBill Paul 
146396f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
146496f2e892SBill Paul 	DELAY(1000);
146596f2e892SBill Paul 
146696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
146796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
146896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
146996f2e892SBill Paul 
147091cc2adbSBill Paul 	/*
147191cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
147291cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
147391cc2adbSBill Paul 	 * into a state where it will never come out of reset
147491cc2adbSBill Paul 	 * until we reset the whole chip again.
147591cc2adbSBill Paul 	 */
14765c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
147791cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
14785c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_10BTCTRL, 0);
14795c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
14805c1cfac4SBill Paul 	}
148191cc2adbSBill Paul 
148296f2e892SBill Paul         return;
148396f2e892SBill Paul }
148496f2e892SBill Paul 
148596f2e892SBill Paul static struct dc_type *dc_devtype(dev)
148696f2e892SBill Paul 	device_t		dev;
148796f2e892SBill Paul {
148896f2e892SBill Paul 	struct dc_type		*t;
148996f2e892SBill Paul 	u_int32_t		rev;
149096f2e892SBill Paul 
149196f2e892SBill Paul 	t = dc_devs;
149296f2e892SBill Paul 
149396f2e892SBill Paul 	while(t->dc_name != NULL) {
149496f2e892SBill Paul 		if ((pci_get_vendor(dev) == t->dc_vid) &&
149596f2e892SBill Paul 		    (pci_get_device(dev) == t->dc_did)) {
149696f2e892SBill Paul 			/* Check the PCI revision */
149796f2e892SBill Paul 			rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
149896f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713 &&
149996f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
150096f2e892SBill Paul 				t++;
150196f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713_CP &&
150296f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
150396f2e892SBill Paul 				t++;
150496f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
150579d11e09SBill Paul 			    rev >= DC_REVISION_98715AEC_C)
150679d11e09SBill Paul 				t++;
150779d11e09SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
150896f2e892SBill Paul 			    rev >= DC_REVISION_98725)
150996f2e892SBill Paul 				t++;
151096f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_AX88140A &&
151196f2e892SBill Paul 			    rev >= DC_REVISION_88141)
151296f2e892SBill Paul 				t++;
151396f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_82C168 &&
151496f2e892SBill Paul 			    rev >= DC_REVISION_82C169)
151596f2e892SBill Paul 				t++;
151688d739dcSBill Paul 			if (t->dc_did == DC_DEVICEID_DM9102 &&
151788d739dcSBill Paul 			    rev >= DC_REVISION_DM9102A)
151888d739dcSBill Paul 				t++;
151996f2e892SBill Paul 			return(t);
152096f2e892SBill Paul 		}
152196f2e892SBill Paul 		t++;
152296f2e892SBill Paul 	}
152396f2e892SBill Paul 
152496f2e892SBill Paul 	return(NULL);
152596f2e892SBill Paul }
152696f2e892SBill Paul 
152796f2e892SBill Paul /*
152896f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
152996f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
153096f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
153196f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
153296f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
153396f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
153496f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
153596f2e892SBill Paul  */
153696f2e892SBill Paul static int dc_probe(dev)
153796f2e892SBill Paul 	device_t		dev;
153896f2e892SBill Paul {
153996f2e892SBill Paul 	struct dc_type		*t;
154096f2e892SBill Paul 
154196f2e892SBill Paul 	t = dc_devtype(dev);
154296f2e892SBill Paul 
154396f2e892SBill Paul 	if (t != NULL) {
154496f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
154596f2e892SBill Paul 		return(0);
154696f2e892SBill Paul 	}
154796f2e892SBill Paul 
154896f2e892SBill Paul 	return(ENXIO);
154996f2e892SBill Paul }
155096f2e892SBill Paul 
155196f2e892SBill Paul static void dc_acpi(dev)
155296f2e892SBill Paul 	device_t		dev;
155396f2e892SBill Paul {
155496f2e892SBill Paul 	u_int32_t		r, cptr;
155596f2e892SBill Paul 	int			unit;
155696f2e892SBill Paul 
155796f2e892SBill Paul 	unit = device_get_unit(dev);
155896f2e892SBill Paul 
155996f2e892SBill Paul 	/* Find the location of the capabilities block */
156096f2e892SBill Paul 	cptr = pci_read_config(dev, DC_PCI_CCAP, 4) & 0xFF;
156196f2e892SBill Paul 
156296f2e892SBill Paul 	r = pci_read_config(dev, cptr, 4) & 0xFF;
156396f2e892SBill Paul 	if (r == 0x01) {
156496f2e892SBill Paul 
156596f2e892SBill Paul 		r = pci_read_config(dev, cptr + 4, 4);
156696f2e892SBill Paul 		if (r & DC_PSTATE_D3) {
156796f2e892SBill Paul 			u_int32_t		iobase, membase, irq;
156896f2e892SBill Paul 
156996f2e892SBill Paul 			/* Save important PCI config data. */
157096f2e892SBill Paul 			iobase = pci_read_config(dev, DC_PCI_CFBIO, 4);
157196f2e892SBill Paul 			membase = pci_read_config(dev, DC_PCI_CFBMA, 4);
157296f2e892SBill Paul 			irq = pci_read_config(dev, DC_PCI_CFIT, 4);
157396f2e892SBill Paul 
157496f2e892SBill Paul 			/* Reset the power state. */
157596f2e892SBill Paul 			printf("dc%d: chip is in D%d power mode "
157696f2e892SBill Paul 			    "-- setting to D0\n", unit, r & DC_PSTATE_D3);
157796f2e892SBill Paul 			r &= 0xFFFFFFFC;
157896f2e892SBill Paul 			pci_write_config(dev, cptr + 4, r, 4);
157996f2e892SBill Paul 
158096f2e892SBill Paul 			/* Restore PCI config data. */
158196f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFBIO, iobase, 4);
158296f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFBMA, membase, 4);
158396f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFIT, irq, 4);
158496f2e892SBill Paul 		}
158596f2e892SBill Paul 	}
158696f2e892SBill Paul 	return;
158796f2e892SBill Paul }
158896f2e892SBill Paul 
15895c1cfac4SBill Paul static void dc_apply_fixup(sc, media)
15905c1cfac4SBill Paul 	struct dc_softc		*sc;
15915c1cfac4SBill Paul 	int			media;
15925c1cfac4SBill Paul {
15935c1cfac4SBill Paul 	struct dc_mediainfo	*m;
15945c1cfac4SBill Paul 	u_int8_t		*p;
15955c1cfac4SBill Paul 	int			i;
15965c1cfac4SBill Paul 	u_int8_t		reg;
15975c1cfac4SBill Paul 
15985c1cfac4SBill Paul 	m = sc->dc_mi;
15995c1cfac4SBill Paul 
16005c1cfac4SBill Paul 	while (m != NULL) {
16015c1cfac4SBill Paul 		if (m->dc_media == media)
16025c1cfac4SBill Paul 			break;
16035c1cfac4SBill Paul 		m = m->dc_next;
16045c1cfac4SBill Paul 	}
16055c1cfac4SBill Paul 
16065c1cfac4SBill Paul 	if (m == NULL)
16075c1cfac4SBill Paul 		return;
16085c1cfac4SBill Paul 
16095c1cfac4SBill Paul 	for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) {
16105c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16115c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16125c1cfac4SBill Paul 	}
16135c1cfac4SBill Paul 
16145c1cfac4SBill Paul 	for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) {
16155c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16165c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16175c1cfac4SBill Paul 	}
16185c1cfac4SBill Paul 
16195c1cfac4SBill Paul 	return;
16205c1cfac4SBill Paul }
16215c1cfac4SBill Paul 
16225c1cfac4SBill Paul static void dc_decode_leaf_sia(sc, l)
16235c1cfac4SBill Paul 	struct dc_softc		*sc;
16245c1cfac4SBill Paul 	struct dc_eblock_sia	*l;
16255c1cfac4SBill Paul {
16265c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16275c1cfac4SBill Paul 
16285c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16295c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT)
16305c1cfac4SBill Paul 		m->dc_media = IFM_10_T;
16315c1cfac4SBill Paul 
16325c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX)
16335c1cfac4SBill Paul 		m->dc_media = IFM_10_T|IFM_FDX;
16345c1cfac4SBill Paul 
16355c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B2)
16365c1cfac4SBill Paul 		m->dc_media = IFM_10_2;
16375c1cfac4SBill Paul 
16385c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B5)
16395c1cfac4SBill Paul 		m->dc_media = IFM_10_5;
16405c1cfac4SBill Paul 
16415c1cfac4SBill Paul 	m->dc_gp_len = 2;
16425c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl;
16435c1cfac4SBill Paul 
16445c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16455c1cfac4SBill Paul 	sc->dc_mi = m;
16465c1cfac4SBill Paul 
16475c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SIA;
16485c1cfac4SBill Paul 
16495c1cfac4SBill Paul 	return;
16505c1cfac4SBill Paul }
16515c1cfac4SBill Paul 
16525c1cfac4SBill Paul static void dc_decode_leaf_sym(sc, l)
16535c1cfac4SBill Paul 	struct dc_softc		*sc;
16545c1cfac4SBill Paul 	struct dc_eblock_sym	*l;
16555c1cfac4SBill Paul {
16565c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16575c1cfac4SBill Paul 
16585c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16595c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT)
16605c1cfac4SBill Paul 		m->dc_media = IFM_100_TX;
16615c1cfac4SBill Paul 
16625c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX)
16635c1cfac4SBill Paul 		m->dc_media = IFM_100_TX|IFM_FDX;
16645c1cfac4SBill Paul 
16655c1cfac4SBill Paul 	m->dc_gp_len = 2;
16665c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl;
16675c1cfac4SBill Paul 
16685c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16695c1cfac4SBill Paul 	sc->dc_mi = m;
16705c1cfac4SBill Paul 
16715c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SYM;
16725c1cfac4SBill Paul 
16735c1cfac4SBill Paul 	return;
16745c1cfac4SBill Paul }
16755c1cfac4SBill Paul 
16765c1cfac4SBill Paul static void dc_decode_leaf_mii(sc, l)
16775c1cfac4SBill Paul 	struct dc_softc		*sc;
16785c1cfac4SBill Paul 	struct dc_eblock_mii	*l;
16795c1cfac4SBill Paul {
16805c1cfac4SBill Paul 	u_int8_t		*p;
16815c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16825c1cfac4SBill Paul 
16835c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16845c1cfac4SBill Paul 	/* We abuse IFM_AUTO to represent MII. */
16855c1cfac4SBill Paul 	m->dc_media = IFM_AUTO;
16865c1cfac4SBill Paul 	m->dc_gp_len = l->dc_gpr_len;
16875c1cfac4SBill Paul 
16885c1cfac4SBill Paul 	p = (u_int8_t *)l;
16895c1cfac4SBill Paul 	p += sizeof(struct dc_eblock_mii);
16905c1cfac4SBill Paul 	m->dc_gp_ptr = p;
16915c1cfac4SBill Paul 	p += 2 * l->dc_gpr_len;
16925c1cfac4SBill Paul 	m->dc_reset_len = *p;
16935c1cfac4SBill Paul 	p++;
16945c1cfac4SBill Paul 	m->dc_reset_ptr = p;
16955c1cfac4SBill Paul 
16965c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16975c1cfac4SBill Paul 	sc->dc_mi = m;
16985c1cfac4SBill Paul 
16995c1cfac4SBill Paul 	return;
17005c1cfac4SBill Paul }
17015c1cfac4SBill Paul 
17025c1cfac4SBill Paul static void dc_parse_21143_srom(sc)
17035c1cfac4SBill Paul 	struct dc_softc		*sc;
17045c1cfac4SBill Paul {
17055c1cfac4SBill Paul 	struct dc_leaf_hdr	*lhdr;
17065c1cfac4SBill Paul 	struct dc_eblock_hdr	*hdr;
17075c1cfac4SBill Paul 	int			i, loff;
17085c1cfac4SBill Paul 	char			*ptr;
17095c1cfac4SBill Paul 
17105c1cfac4SBill Paul 	loff = sc->dc_srom[27];
17115c1cfac4SBill Paul 	lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]);
17125c1cfac4SBill Paul 
17135c1cfac4SBill Paul 	ptr = (char *)lhdr;
17145c1cfac4SBill Paul 	ptr += sizeof(struct dc_leaf_hdr) - 1;
17155c1cfac4SBill Paul 	for (i = 0; i < lhdr->dc_mcnt; i++) {
17165c1cfac4SBill Paul 		hdr = (struct dc_eblock_hdr *)ptr;
17175c1cfac4SBill Paul 		switch(hdr->dc_type) {
17185c1cfac4SBill Paul 		case DC_EBLOCK_MII:
17195c1cfac4SBill Paul 			dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr);
17205c1cfac4SBill Paul 			break;
17215c1cfac4SBill Paul 		case DC_EBLOCK_SIA:
17225c1cfac4SBill Paul 			dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr);
17235c1cfac4SBill Paul 			break;
17245c1cfac4SBill Paul 		case DC_EBLOCK_SYM:
17255c1cfac4SBill Paul 			dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr);
17265c1cfac4SBill Paul 			break;
17275c1cfac4SBill Paul 		default:
17285c1cfac4SBill Paul 			/* Don't care. Yet. */
17295c1cfac4SBill Paul 			break;
17305c1cfac4SBill Paul 		}
17315c1cfac4SBill Paul 		ptr += (hdr->dc_len & 0x7F);
17325c1cfac4SBill Paul 		ptr++;
17335c1cfac4SBill Paul 	}
17345c1cfac4SBill Paul 
17355c1cfac4SBill Paul 	return;
17365c1cfac4SBill Paul }
17375c1cfac4SBill Paul 
173896f2e892SBill Paul /*
173996f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
174096f2e892SBill Paul  * setup and ethernet/BPF attach.
174196f2e892SBill Paul  */
174296f2e892SBill Paul static int dc_attach(dev)
174396f2e892SBill Paul 	device_t		dev;
174496f2e892SBill Paul {
1745d1ce9105SBill Paul 	int			tmp = 0;
174696f2e892SBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
174796f2e892SBill Paul 	u_int32_t		command;
174896f2e892SBill Paul 	struct dc_softc		*sc;
174996f2e892SBill Paul 	struct ifnet		*ifp;
175096f2e892SBill Paul 	u_int32_t		revision;
175196f2e892SBill Paul 	int			unit, error = 0, rid, mac_offset;
175296f2e892SBill Paul 
175396f2e892SBill Paul 	sc = device_get_softc(dev);
175496f2e892SBill Paul 	unit = device_get_unit(dev);
175596f2e892SBill Paul 	bzero(sc, sizeof(struct dc_softc));
175696f2e892SBill Paul 
175796f2e892SBill Paul 	/*
175896f2e892SBill Paul 	 * Handle power management nonsense.
175996f2e892SBill Paul 	 */
176096f2e892SBill Paul 	dc_acpi(dev);
176196f2e892SBill Paul 
176296f2e892SBill Paul 	/*
176396f2e892SBill Paul 	 * Map control/status registers.
176496f2e892SBill Paul 	 */
1765c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
176696f2e892SBill Paul 	command |= (PCIM_CMD_PORTEN|PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN);
1767c48cc9ceSPeter Wemm 	pci_write_config(dev, PCIR_COMMAND, command, 4);
1768c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
176996f2e892SBill Paul 
177096f2e892SBill Paul #ifdef DC_USEIOSPACE
177196f2e892SBill Paul 	if (!(command & PCIM_CMD_PORTEN)) {
177296f2e892SBill Paul 		printf("dc%d: failed to enable I/O ports!\n", unit);
177396f2e892SBill Paul 		error = ENXIO;
177496f2e892SBill Paul 		goto fail;
177596f2e892SBill Paul 	}
177696f2e892SBill Paul #else
177796f2e892SBill Paul 	if (!(command & PCIM_CMD_MEMEN)) {
177896f2e892SBill Paul 		printf("dc%d: failed to enable memory mapping!\n", unit);
177996f2e892SBill Paul 		error = ENXIO;
178096f2e892SBill Paul 		goto fail;
178196f2e892SBill Paul 	}
178296f2e892SBill Paul #endif
178396f2e892SBill Paul 
178496f2e892SBill Paul 	rid = DC_RID;
178596f2e892SBill Paul 	sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid,
178696f2e892SBill Paul 	    0, ~0, 1, RF_ACTIVE);
178796f2e892SBill Paul 
178896f2e892SBill Paul 	if (sc->dc_res == NULL) {
178996f2e892SBill Paul 		printf("dc%d: couldn't map ports/memory\n", unit);
179096f2e892SBill Paul 		error = ENXIO;
179196f2e892SBill Paul 		goto fail;
179296f2e892SBill Paul 	}
179396f2e892SBill Paul 
179496f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
179596f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
179696f2e892SBill Paul 
179796f2e892SBill Paul 	/* Allocate interrupt */
179896f2e892SBill Paul 	rid = 0;
179996f2e892SBill Paul 	sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
180096f2e892SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
180196f2e892SBill Paul 
180296f2e892SBill Paul 	if (sc->dc_irq == NULL) {
180396f2e892SBill Paul 		printf("dc%d: couldn't map interrupt\n", unit);
180496f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
180596f2e892SBill Paul 		error = ENXIO;
180696f2e892SBill Paul 		goto fail;
180796f2e892SBill Paul 	}
180896f2e892SBill Paul 
180996f2e892SBill Paul 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET,
181096f2e892SBill Paul 	    dc_intr, sc, &sc->dc_intrhand);
181196f2e892SBill Paul 
181296f2e892SBill Paul 	if (error) {
181396f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
181496f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
181596f2e892SBill Paul 		printf("dc%d: couldn't set up irq\n", unit);
181696f2e892SBill Paul 		goto fail;
181796f2e892SBill Paul 	}
181896f2e892SBill Paul 
18191e856a7bSBill Paul 	mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_DEF);
1820d1ce9105SBill Paul 	DC_LOCK(sc);
182196f2e892SBill Paul 	/* Need this info to decide on a chip type. */
182296f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
182396f2e892SBill Paul 	revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF;
182496f2e892SBill Paul 
182596f2e892SBill Paul 	switch(sc->dc_info->dc_did) {
182696f2e892SBill Paul 	case DC_DEVICEID_21143:
182796f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
182896f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1829042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
18305c1cfac4SBill Paul 		/* Save EEPROM contents so we can parse them later. */
18315c1cfac4SBill Paul 		dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 512, 0);
183296f2e892SBill Paul 		break;
183396f2e892SBill Paul 	case DC_DEVICEID_DM9100:
183496f2e892SBill Paul 	case DC_DEVICEID_DM9102:
183596f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1836318a72d7SBill Paul 		sc->dc_flags |= DC_TX_COALESCE|DC_TX_INTR_ALWAYS;
1837318a72d7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_STORENFWD;
183896f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
183996f2e892SBill Paul 		break;
184096f2e892SBill Paul 	case DC_DEVICEID_AL981:
184196f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
184296f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
184396f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
184496f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
184596f2e892SBill Paul 		break;
184696f2e892SBill Paul 	case DC_DEVICEID_AN985:
184796f2e892SBill Paul 		sc->dc_type = DC_TYPE_AN985;
184896f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
184996f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
185096f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
185196f2e892SBill Paul 		break;
185296f2e892SBill Paul 	case DC_DEVICEID_98713:
185396f2e892SBill Paul 	case DC_DEVICEID_98713_CP:
185496f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
185596f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
185696f2e892SBill Paul 		}
1857318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
185896f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
1859318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1860318b02fdSBill Paul 		}
1861318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
186296f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
186396f2e892SBill Paul 		break;
186496f2e892SBill Paul 	case DC_DEVICEID_987x5:
18659ca710f6SJeroen Ruigrok van der Werven 	case DC_DEVICEID_EN1217:
186679d11e09SBill Paul 		/*
186779d11e09SBill Paul 		 * Macronix MX98715AEC-C/D/E parts have only a
186879d11e09SBill Paul 		 * 128-bit hash table. We need to deal with these
186979d11e09SBill Paul 		 * in the same manner as the PNIC II so that we
187079d11e09SBill Paul 		 * get the right number of bits out of the
187179d11e09SBill Paul 		 * CRC routine.
187279d11e09SBill Paul 		 */
187379d11e09SBill Paul 		if (revision >= DC_REVISION_98715AEC_C &&
187479d11e09SBill Paul 		    revision < DC_REVISION_98725)
187579d11e09SBill Paul 			sc->dc_flags |= DC_128BIT_HASH;
187696f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
187796f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1878318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
187996f2e892SBill Paul 		break;
1880ead7cde9SBill Paul 	case DC_DEVICEID_98727:
1881ead7cde9SBill Paul 		sc->dc_type = DC_TYPE_987x5;
1882ead7cde9SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1883ead7cde9SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
1884ead7cde9SBill Paul 		break;
188596f2e892SBill Paul 	case DC_DEVICEID_82C115:
188696f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
188779d11e09SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH;
1888318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
188996f2e892SBill Paul 		break;
189096f2e892SBill Paul 	case DC_DEVICEID_82C168:
189196f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
189291cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS;
189396f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
189496f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
189596f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
189696f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
189796f2e892SBill Paul 		break;
189896f2e892SBill Paul 	case DC_DEVICEID_AX88140A:
189996f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
190096f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG;
190196f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
190296f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
190396f2e892SBill Paul 		break;
1904feb78939SJonathan Chen 	case DC_DEVICEID_X3201:
1905feb78939SJonathan Chen 		sc->dc_type = DC_TYPE_XIRCOM;
1906feb78939SJonathan Chen 		sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE;
1907feb78939SJonathan Chen 		/*
1908feb78939SJonathan Chen 		 * We don't actually need to coalesce, but we're doing
1909feb78939SJonathan Chen 		 * it to obtain a double word aligned buffer.
1910feb78939SJonathan Chen 		 */
1911feb78939SJonathan Chen 		break;
191296f2e892SBill Paul 	default:
191396f2e892SBill Paul 		printf("dc%d: unknown device: %x\n", sc->dc_unit,
191496f2e892SBill Paul 		    sc->dc_info->dc_did);
191596f2e892SBill Paul 		break;
191696f2e892SBill Paul 	}
191796f2e892SBill Paul 
191896f2e892SBill Paul 	/* Save the cache line size. */
191988d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
192088d739dcSBill Paul 		sc->dc_cachesize = 0;
192188d739dcSBill Paul 	else
192288d739dcSBill Paul 		sc->dc_cachesize = pci_read_config(dev,
192388d739dcSBill Paul 		    DC_PCI_CFLT, 4) & 0xFF;
192496f2e892SBill Paul 
192596f2e892SBill Paul 	/* Reset the adapter. */
192696f2e892SBill Paul 	dc_reset(sc);
192796f2e892SBill Paul 
192896f2e892SBill Paul 	/* Take 21143 out of snooze mode */
1929feb78939SJonathan Chen 	if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) {
193096f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
193196f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
193296f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
193396f2e892SBill Paul 	}
193496f2e892SBill Paul 
193596f2e892SBill Paul 	/*
193696f2e892SBill Paul 	 * Try to learn something about the supported media.
193796f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
193896f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
193996f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
194096f2e892SBill Paul 	 * Intel 21143.
194196f2e892SBill Paul 	 */
19425c1cfac4SBill Paul 	if (DC_IS_INTEL(sc))
19435c1cfac4SBill Paul 		dc_parse_21143_srom(sc);
19445c1cfac4SBill Paul 	else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
194596f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
194696f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
194796f2e892SBill Paul 		else
194896f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
194996f2e892SBill Paul 	} else if (!sc->dc_pmode)
195096f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
195196f2e892SBill Paul 
195296f2e892SBill Paul 	/*
195396f2e892SBill Paul 	 * Get station address from the EEPROM.
195496f2e892SBill Paul 	 */
195596f2e892SBill Paul 	switch(sc->dc_type) {
195696f2e892SBill Paul 	case DC_TYPE_98713:
195796f2e892SBill Paul 	case DC_TYPE_98713A:
195896f2e892SBill Paul 	case DC_TYPE_987x5:
195996f2e892SBill Paul 	case DC_TYPE_PNICII:
196096f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
196196f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
196296f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
196396f2e892SBill Paul 		break;
196496f2e892SBill Paul 	case DC_TYPE_PNIC:
196596f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
196696f2e892SBill Paul 		break;
196796f2e892SBill Paul 	case DC_TYPE_DM9102:
196896f2e892SBill Paul 	case DC_TYPE_21143:
196996f2e892SBill Paul 	case DC_TYPE_ASIX:
197096f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
197196f2e892SBill Paul 		break;
197296f2e892SBill Paul 	case DC_TYPE_AL981:
197396f2e892SBill Paul 	case DC_TYPE_AN985:
197496f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0);
197596f2e892SBill Paul 		break;
1976feb78939SJonathan Chen 	case DC_TYPE_XIRCOM:
1977feb78939SJonathan Chen 		dc_read_eeprom(sc, (caddr_t)&eaddr, 3, 3, 0);
1978feb78939SJonathan Chen 		break;
197996f2e892SBill Paul 	default:
198096f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
198196f2e892SBill Paul 		break;
198296f2e892SBill Paul 	}
198396f2e892SBill Paul 
198496f2e892SBill Paul 	/*
198596f2e892SBill Paul 	 * A 21143 or clone chip was detected. Inform the world.
198696f2e892SBill Paul 	 */
198796f2e892SBill Paul 	printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":");
198896f2e892SBill Paul 
198996f2e892SBill Paul 	sc->dc_unit = unit;
199096f2e892SBill Paul 	bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
199196f2e892SBill Paul 
199296f2e892SBill Paul 	sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF,
199396f2e892SBill Paul 	    M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
199496f2e892SBill Paul 
199596f2e892SBill Paul 	if (sc->dc_ldata == NULL) {
199696f2e892SBill Paul 		printf("dc%d: no memory for list buffers!\n", unit);
199796f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
199896f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
199996f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
200096f2e892SBill Paul 		error = ENXIO;
200196f2e892SBill Paul 		goto fail;
200296f2e892SBill Paul 	}
200396f2e892SBill Paul 
200496f2e892SBill Paul 	bzero(sc->dc_ldata, sizeof(struct dc_list_data));
200596f2e892SBill Paul 
200696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
200796f2e892SBill Paul 	ifp->if_softc = sc;
200896f2e892SBill Paul 	ifp->if_unit = unit;
200996f2e892SBill Paul 	ifp->if_name = "dc";
2010feb78939SJonathan Chen 	/* XXX: bleah, MTU gets overwritten in ether_ifattach() */
201196f2e892SBill Paul 	ifp->if_mtu = ETHERMTU;
201296f2e892SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
201396f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
201496f2e892SBill Paul 	ifp->if_output = ether_output;
201596f2e892SBill Paul 	ifp->if_start = dc_start;
201696f2e892SBill Paul 	ifp->if_watchdog = dc_watchdog;
201796f2e892SBill Paul 	ifp->if_init = dc_init;
201896f2e892SBill Paul 	ifp->if_baudrate = 10000000;
201996f2e892SBill Paul 	ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1;
202096f2e892SBill Paul 
202196f2e892SBill Paul 	/*
20225c1cfac4SBill Paul 	 * Do MII setup. If this is a 21143, check for a PHY on the
20235c1cfac4SBill Paul 	 * MII bus after applying any necessary fixups to twiddle the
20245c1cfac4SBill Paul 	 * GPIO bits. If we don't end up finding a PHY, restore the
20255c1cfac4SBill Paul 	 * old selection (SIA only or SIA/SYM) and attach the dcphy
20265c1cfac4SBill Paul 	 * driver instead.
202796f2e892SBill Paul 	 */
20285c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
20295c1cfac4SBill Paul 		dc_apply_fixup(sc, IFM_AUTO);
20305c1cfac4SBill Paul 		tmp = sc->dc_pmode;
20315c1cfac4SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
20325c1cfac4SBill Paul 	}
20335c1cfac4SBill Paul 
203496f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
203596f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
203696f2e892SBill Paul 
203796f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
20385c1cfac4SBill Paul 		sc->dc_pmode = tmp;
20395c1cfac4SBill Paul 		if (sc->dc_pmode != DC_PMODE_SIA)
204096f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
2041042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
204296f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
204396f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
204478999dd1SBill Paul 		/*
204578999dd1SBill Paul 		 * For non-MII cards, we need to have the 21143
204678999dd1SBill Paul 		 * drive the LEDs. Except there are some systems
204778999dd1SBill Paul 		 * like the NEC VersaPro NoteBook PC which have no
204878999dd1SBill Paul 		 * LEDs, and twiddling these bits has adverse effects
204978999dd1SBill Paul 		 * on them. (I.e. you suddenly can't get a link.)
205078999dd1SBill Paul 		 */
205178999dd1SBill Paul 		if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033)
205278999dd1SBill Paul 			sc->dc_flags |= DC_TULIP_LEDS;
205396f2e892SBill Paul 		error = 0;
205496f2e892SBill Paul 	}
205596f2e892SBill Paul 
205696f2e892SBill Paul 	if (error) {
205796f2e892SBill Paul 		printf("dc%d: MII without any PHY!\n", sc->dc_unit);
205896f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
205996f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
206096f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
206196f2e892SBill Paul 		error = ENXIO;
206296f2e892SBill Paul 		goto fail;
206396f2e892SBill Paul 	}
206496f2e892SBill Paul 
2065feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
2066feb78939SJonathan Chen 		/*
2067feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
2068feb78939SJonathan Chen 		 * can talk to the MII.
2069feb78939SJonathan Chen 		 */
2070feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
2071feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2072feb78939SJonathan Chen 		DELAY(10);
2073feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
2074feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2075feb78939SJonathan Chen 		DELAY(10);
2076feb78939SJonathan Chen 	}
2077feb78939SJonathan Chen 
207896f2e892SBill Paul 	/*
207921b8ebd9SArchie Cobbs 	 * Call MI attach routine.
208096f2e892SBill Paul 	 */
208121b8ebd9SArchie Cobbs 	ether_ifattach(ifp, ETHER_BPF_SUPPORTED);
208296f2e892SBill Paul 	callout_handle_init(&sc->dc_stat_ch);
208396f2e892SBill Paul 
20845c1cfac4SBill Paul #ifdef SRM_MEDIA
2085510a809eSMike Smith         sc->dc_srm_media = 0;
2086510a809eSMike Smith 
2087510a809eSMike Smith 	/* Remember the SRM console media setting */
2088510a809eSMike Smith 	if (DC_IS_INTEL(sc)) {
2089510a809eSMike Smith 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
2090510a809eSMike Smith 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
2091510a809eSMike Smith 		switch ((command >> 8) & 0xff) {
2092510a809eSMike Smith 		case 3:
2093510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T;
2094510a809eSMike Smith 			break;
2095510a809eSMike Smith 		case 4:
2096510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T | IFM_FDX;
2097510a809eSMike Smith 			break;
2098510a809eSMike Smith 		case 5:
2099510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX;
2100510a809eSMike Smith 			break;
2101510a809eSMike Smith 		case 6:
2102510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX | IFM_FDX;
2103510a809eSMike Smith 			break;
2104510a809eSMike Smith 		}
2105510a809eSMike Smith 		if (sc->dc_srm_media)
2106510a809eSMike Smith 			sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER;
2107510a809eSMike Smith 	}
2108510a809eSMike Smith #endif
2109510a809eSMike Smith 
2110d1ce9105SBill Paul 	DC_UNLOCK(sc);
2111d1ce9105SBill Paul 	return(0);
2112510a809eSMike Smith 
211396f2e892SBill Paul fail:
2114d1ce9105SBill Paul 	DC_UNLOCK(sc);
2115d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
211696f2e892SBill Paul 	return(error);
211796f2e892SBill Paul }
211896f2e892SBill Paul 
211996f2e892SBill Paul static int dc_detach(dev)
212096f2e892SBill Paul 	device_t		dev;
212196f2e892SBill Paul {
212296f2e892SBill Paul 	struct dc_softc		*sc;
212396f2e892SBill Paul 	struct ifnet		*ifp;
21245c1cfac4SBill Paul 	struct dc_mediainfo	*m;
212596f2e892SBill Paul 
212696f2e892SBill Paul 	sc = device_get_softc(dev);
2127d1ce9105SBill Paul 
2128d1ce9105SBill Paul 	DC_LOCK(sc);
2129d1ce9105SBill Paul 
213096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
213196f2e892SBill Paul 
213296f2e892SBill Paul 	dc_stop(sc);
213321b8ebd9SArchie Cobbs 	ether_ifdetach(ifp, ETHER_BPF_SUPPORTED);
213496f2e892SBill Paul 
213596f2e892SBill Paul 	bus_generic_detach(dev);
213696f2e892SBill Paul 	device_delete_child(dev, sc->dc_miibus);
213796f2e892SBill Paul 
213896f2e892SBill Paul 	bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
213996f2e892SBill Paul 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
214096f2e892SBill Paul 	bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
214196f2e892SBill Paul 
214296f2e892SBill Paul 	contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF);
214396f2e892SBill Paul 	if (sc->dc_pnic_rx_buf != NULL)
214496f2e892SBill Paul 		free(sc->dc_pnic_rx_buf, M_DEVBUF);
214596f2e892SBill Paul 
21465c1cfac4SBill Paul 	while(sc->dc_mi != NULL) {
21475c1cfac4SBill Paul 		m = sc->dc_mi->dc_next;
21485c1cfac4SBill Paul 		free(sc->dc_mi, M_DEVBUF);
21495c1cfac4SBill Paul 		sc->dc_mi = m;
21505c1cfac4SBill Paul 	}
21515c1cfac4SBill Paul 
2152d1ce9105SBill Paul 	DC_UNLOCK(sc);
2153d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
215496f2e892SBill Paul 
215596f2e892SBill Paul 	return(0);
215696f2e892SBill Paul }
215796f2e892SBill Paul 
215896f2e892SBill Paul /*
215996f2e892SBill Paul  * Initialize the transmit descriptors.
216096f2e892SBill Paul  */
216196f2e892SBill Paul static int dc_list_tx_init(sc)
216296f2e892SBill Paul 	struct dc_softc		*sc;
216396f2e892SBill Paul {
216496f2e892SBill Paul 	struct dc_chain_data	*cd;
216596f2e892SBill Paul 	struct dc_list_data	*ld;
216696f2e892SBill Paul 	int			i;
216796f2e892SBill Paul 
216896f2e892SBill Paul 	cd = &sc->dc_cdata;
216996f2e892SBill Paul 	ld = sc->dc_ldata;
217096f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
217196f2e892SBill Paul 		if (i == (DC_TX_LIST_CNT - 1)) {
217296f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
217396f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[0]);
217496f2e892SBill Paul 		} else {
217596f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
217696f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[i + 1]);
217796f2e892SBill Paul 		}
217896f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
217996f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
218096f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
218196f2e892SBill Paul 	}
218296f2e892SBill Paul 
218396f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
218496f2e892SBill Paul 
218596f2e892SBill Paul 	return(0);
218696f2e892SBill Paul }
218796f2e892SBill Paul 
218896f2e892SBill Paul 
218996f2e892SBill Paul /*
219096f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
219196f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
219296f2e892SBill Paul  * points back to the first.
219396f2e892SBill Paul  */
219496f2e892SBill Paul static int dc_list_rx_init(sc)
219596f2e892SBill Paul 	struct dc_softc		*sc;
219696f2e892SBill Paul {
219796f2e892SBill Paul 	struct dc_chain_data	*cd;
219896f2e892SBill Paul 	struct dc_list_data	*ld;
219996f2e892SBill Paul 	int			i;
220096f2e892SBill Paul 
220196f2e892SBill Paul 	cd = &sc->dc_cdata;
220296f2e892SBill Paul 	ld = sc->dc_ldata;
220396f2e892SBill Paul 
220496f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
220596f2e892SBill Paul 		if (dc_newbuf(sc, i, NULL) == ENOBUFS)
220696f2e892SBill Paul 			return(ENOBUFS);
220796f2e892SBill Paul 		if (i == (DC_RX_LIST_CNT - 1)) {
220896f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
220996f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[0]);
221096f2e892SBill Paul 		} else {
221196f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
221296f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[i + 1]);
221396f2e892SBill Paul 		}
221496f2e892SBill Paul 	}
221596f2e892SBill Paul 
221696f2e892SBill Paul 	cd->dc_rx_prod = 0;
221796f2e892SBill Paul 
221896f2e892SBill Paul 	return(0);
221996f2e892SBill Paul }
222096f2e892SBill Paul 
222196f2e892SBill Paul /*
222296f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
222396f2e892SBill Paul  */
222496f2e892SBill Paul static int dc_newbuf(sc, i, m)
222596f2e892SBill Paul 	struct dc_softc		*sc;
222696f2e892SBill Paul 	int			i;
222796f2e892SBill Paul 	struct mbuf		*m;
222896f2e892SBill Paul {
222996f2e892SBill Paul 	struct mbuf		*m_new = NULL;
223096f2e892SBill Paul 	struct dc_desc		*c;
223196f2e892SBill Paul 
223296f2e892SBill Paul 	c = &sc->dc_ldata->dc_rx_list[i];
223396f2e892SBill Paul 
223496f2e892SBill Paul 	if (m == NULL) {
223596f2e892SBill Paul 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
223696f2e892SBill Paul 		if (m_new == NULL) {
223796f2e892SBill Paul 			printf("dc%d: no memory for rx list "
223896f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
223996f2e892SBill Paul 			return(ENOBUFS);
224096f2e892SBill Paul 		}
224196f2e892SBill Paul 
224296f2e892SBill Paul 		MCLGET(m_new, M_DONTWAIT);
224396f2e892SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
224496f2e892SBill Paul 			printf("dc%d: no memory for rx list "
224596f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
224696f2e892SBill Paul 			m_freem(m_new);
224796f2e892SBill Paul 			return(ENOBUFS);
224896f2e892SBill Paul 		}
224996f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
225096f2e892SBill Paul 	} else {
225196f2e892SBill Paul 		m_new = m;
225296f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
225396f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
225496f2e892SBill Paul 	}
225596f2e892SBill Paul 
225696f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
225796f2e892SBill Paul 
225896f2e892SBill Paul 	/*
225996f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
226096f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
226196f2e892SBill Paul 	 * 82c169 chips.
226296f2e892SBill Paul 	 */
226396f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
226496f2e892SBill Paul 		bzero((char *)mtod(m_new, char *), m_new->m_len);
226596f2e892SBill Paul 
226696f2e892SBill Paul 	sc->dc_cdata.dc_rx_chain[i] = m_new;
226796f2e892SBill Paul 	c->dc_data = vtophys(mtod(m_new, caddr_t));
226896f2e892SBill Paul 	c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN;
226996f2e892SBill Paul 	c->dc_status = DC_RXSTAT_OWN;
227096f2e892SBill Paul 
227196f2e892SBill Paul 	return(0);
227296f2e892SBill Paul }
227396f2e892SBill Paul 
227496f2e892SBill Paul /*
227596f2e892SBill Paul  * Grrrrr.
227696f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
227796f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
227896f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
227996f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
228096f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
228196f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
228296f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
228396f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
228496f2e892SBill Paul  *
228596f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
228696f2e892SBill Paul  * Here's what we know:
228796f2e892SBill Paul  *
228896f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
228996f2e892SBill Paul  *   descriptors uploaded.
229096f2e892SBill Paul  *
229196f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
229296f2e892SBill Paul  *   total data upload.
229396f2e892SBill Paul  *
229496f2e892SBill Paul  * - We know the size of the desired received frame because it will be
229596f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
229696f2e892SBill Paul  *
229796f2e892SBill Paul  * Here's what we do:
229896f2e892SBill Paul  *
229996f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
230096f2e892SBill Paul  *   This means that we know that the buffer contents should be all
230196f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
230296f2e892SBill Paul  *
230396f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
230496f2e892SBill Paul  *   ethernet CRC at the end.
230596f2e892SBill Paul  *
230696f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
230796f2e892SBill Paul  *
230896f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
230996f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
231096f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
231196f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
231296f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
231396f2e892SBill Paul  *   we won't be fooled.
231496f2e892SBill Paul  *
231596f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
231696f2e892SBill Paul  *   that value from the current pointer location. This brings us
231796f2e892SBill Paul  *   to the start of the actual received packet.
231896f2e892SBill Paul  *
231996f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
232096f2e892SBill Paul  *   frame length.
232196f2e892SBill Paul  *
232296f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
232396f2e892SBill Paul  * the time.
232496f2e892SBill Paul  */
232596f2e892SBill Paul 
232696f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG)
232796f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx)
232896f2e892SBill Paul 	struct dc_softc		*sc;
232996f2e892SBill Paul 	int			idx;
233096f2e892SBill Paul {
233196f2e892SBill Paul 	struct dc_desc		*cur_rx;
233296f2e892SBill Paul 	struct dc_desc		*c = NULL;
233396f2e892SBill Paul 	struct mbuf		*m = NULL;
233496f2e892SBill Paul 	unsigned char		*ptr;
233596f2e892SBill Paul 	int			i, total_len;
233696f2e892SBill Paul 	u_int32_t		rxstat = 0;
233796f2e892SBill Paul 
233896f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
233996f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
234096f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
234196f2e892SBill Paul 	bzero(ptr, sizeof(DC_RXLEN * 5));
234296f2e892SBill Paul 
234396f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
234496f2e892SBill Paul 	while (1) {
234596f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
234696f2e892SBill Paul 		rxstat = c->dc_status;
234796f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
234896f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
234996f2e892SBill Paul 		ptr += DC_RXLEN;
235096f2e892SBill Paul 		/* If this is the last buffer, break out. */
235196f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
235296f2e892SBill Paul 			break;
235396f2e892SBill Paul 		dc_newbuf(sc, i, m);
235496f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
235596f2e892SBill Paul 	}
235696f2e892SBill Paul 
235796f2e892SBill Paul 	/* Find the length of the actual receive frame. */
235896f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
235996f2e892SBill Paul 
236096f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
236196f2e892SBill Paul 	while(*ptr == 0x00)
236296f2e892SBill Paul 		ptr--;
236396f2e892SBill Paul 
236496f2e892SBill Paul 	/* Round off. */
236596f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
236696f2e892SBill Paul 		ptr -= 1;
236796f2e892SBill Paul 
236896f2e892SBill Paul 	/* Now find the start of the frame. */
236996f2e892SBill Paul 	ptr -= total_len;
237096f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
237196f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
237296f2e892SBill Paul 
237396f2e892SBill Paul 	/*
237496f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
237596f2e892SBill Paul 	 * the status word to make it look like a successful
237696f2e892SBill Paul  	 * frame reception.
237796f2e892SBill Paul 	 */
237896f2e892SBill Paul 	dc_newbuf(sc, i, m);
237996f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
238096f2e892SBill Paul 	cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG;
238196f2e892SBill Paul 
238296f2e892SBill Paul 	return;
238396f2e892SBill Paul }
238496f2e892SBill Paul 
238596f2e892SBill Paul /*
238673bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
238773bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
238873bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
238973bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
239073bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
239173bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
239273bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
239373bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
239473bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
239573bf949cSBill Paul  */
239673bf949cSBill Paul static int dc_rx_resync(sc)
239773bf949cSBill Paul 	struct dc_softc		*sc;
239873bf949cSBill Paul {
239973bf949cSBill Paul 	int			i, pos;
240073bf949cSBill Paul 	struct dc_desc		*cur_rx;
240173bf949cSBill Paul 
240273bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
240373bf949cSBill Paul 
240473bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
240573bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
240673bf949cSBill Paul 		if (!(cur_rx->dc_status & DC_RXSTAT_OWN))
240773bf949cSBill Paul 			break;
240873bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
240973bf949cSBill Paul 	}
241073bf949cSBill Paul 
241173bf949cSBill Paul 	/* If the ring really is empty, then just return. */
241273bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
241373bf949cSBill Paul 		return(0);
241473bf949cSBill Paul 
241573bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
241673bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
241773bf949cSBill Paul 
241873bf949cSBill Paul 	return(EAGAIN);
241973bf949cSBill Paul }
242073bf949cSBill Paul 
242173bf949cSBill Paul /*
242296f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
242396f2e892SBill Paul  * the higher level protocols.
242496f2e892SBill Paul  */
242596f2e892SBill Paul static void dc_rxeof(sc)
242696f2e892SBill Paul 	struct dc_softc		*sc;
242796f2e892SBill Paul {
242896f2e892SBill Paul         struct ether_header	*eh;
242996f2e892SBill Paul         struct mbuf		*m;
243096f2e892SBill Paul         struct ifnet		*ifp;
243196f2e892SBill Paul 	struct dc_desc		*cur_rx;
243296f2e892SBill Paul 	int			i, total_len = 0;
243396f2e892SBill Paul 	u_int32_t		rxstat;
243496f2e892SBill Paul 
243596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
243696f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
243796f2e892SBill Paul 
243896f2e892SBill Paul 	while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) {
243996f2e892SBill Paul 		struct mbuf		*m0 = NULL;
244096f2e892SBill Paul 
244196f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
244296f2e892SBill Paul 		rxstat = cur_rx->dc_status;
244396f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
244496f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
244596f2e892SBill Paul 
244696f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
244796f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
244896f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
244996f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
245096f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
245196f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
245296f2e892SBill Paul 					continue;
245396f2e892SBill Paul 				}
245496f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
245596f2e892SBill Paul 				rxstat = cur_rx->dc_status;
245696f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
245796f2e892SBill Paul 			}
245896f2e892SBill Paul 		}
245996f2e892SBill Paul 
246096f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = NULL;
246196f2e892SBill Paul 
246296f2e892SBill Paul 		/*
246396f2e892SBill Paul 		 * If an error occurs, update stats, clear the
246496f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
246596f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
246696f2e892SBill Paul 	 	 * comes up in the ring.
246796f2e892SBill Paul 		 */
246896f2e892SBill Paul 		if (rxstat & DC_RXSTAT_RXERR) {
246996f2e892SBill Paul 			ifp->if_ierrors++;
247096f2e892SBill Paul 			if (rxstat & DC_RXSTAT_COLLSEEN)
247196f2e892SBill Paul 				ifp->if_collisions++;
247296f2e892SBill Paul 			dc_newbuf(sc, i, m);
247396f2e892SBill Paul 			if (rxstat & DC_RXSTAT_CRCERR) {
247496f2e892SBill Paul 				DC_INC(i, DC_RX_LIST_CNT);
247596f2e892SBill Paul 				continue;
247696f2e892SBill Paul 			} else {
247796f2e892SBill Paul 				dc_init(sc);
247896f2e892SBill Paul 				return;
247996f2e892SBill Paul 			}
248096f2e892SBill Paul 		}
248196f2e892SBill Paul 
248296f2e892SBill Paul 		/* No errors; receive the packet. */
248396f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
248496f2e892SBill Paul 
248596f2e892SBill Paul 		m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
248696f2e892SBill Paul 		    total_len + ETHER_ALIGN, 0, ifp, NULL);
248796f2e892SBill Paul 		dc_newbuf(sc, i, m);
248896f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
248996f2e892SBill Paul 		if (m0 == NULL) {
249096f2e892SBill Paul 			ifp->if_ierrors++;
249196f2e892SBill Paul 			continue;
249296f2e892SBill Paul 		}
249396f2e892SBill Paul 		m_adj(m0, ETHER_ALIGN);
249496f2e892SBill Paul 		m = m0;
249596f2e892SBill Paul 
249696f2e892SBill Paul 		ifp->if_ipackets++;
249796f2e892SBill Paul 		eh = mtod(m, struct ether_header *);
249896f2e892SBill Paul 
249996f2e892SBill Paul 		/* Remove header from mbuf and pass it on. */
250096f2e892SBill Paul 		m_adj(m, sizeof(struct ether_header));
250196f2e892SBill Paul 		ether_input(ifp, eh, m);
250296f2e892SBill Paul 	}
250396f2e892SBill Paul 
250496f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
250596f2e892SBill Paul }
250696f2e892SBill Paul 
250796f2e892SBill Paul /*
250896f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
250996f2e892SBill Paul  * the list buffers.
251096f2e892SBill Paul  */
251196f2e892SBill Paul 
251296f2e892SBill Paul static void dc_txeof(sc)
251396f2e892SBill Paul 	struct dc_softc		*sc;
251496f2e892SBill Paul {
251596f2e892SBill Paul 	struct dc_desc		*cur_tx = NULL;
251696f2e892SBill Paul 	struct ifnet		*ifp;
251796f2e892SBill Paul 	int			idx;
251896f2e892SBill Paul 
251996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
252096f2e892SBill Paul 
252196f2e892SBill Paul 	/* Clear the timeout timer. */
252296f2e892SBill Paul 	ifp->if_timer = 0;
252396f2e892SBill Paul 
252496f2e892SBill Paul 	/*
252596f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
252696f2e892SBill Paul 	 * frames that have been transmitted.
252796f2e892SBill Paul 	 */
252896f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
252996f2e892SBill Paul 	while(idx != sc->dc_cdata.dc_tx_prod) {
253096f2e892SBill Paul 		u_int32_t		txstat;
253196f2e892SBill Paul 
253296f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
253396f2e892SBill Paul 		txstat = cur_tx->dc_status;
253496f2e892SBill Paul 
253596f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
253696f2e892SBill Paul 			break;
253796f2e892SBill Paul 
253896f2e892SBill Paul 		if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) ||
253996f2e892SBill Paul 		    cur_tx->dc_ctl & DC_TXCTL_SETUP) {
254096f2e892SBill Paul 			sc->dc_cdata.dc_tx_cnt--;
254196f2e892SBill Paul 			if (cur_tx->dc_ctl & DC_TXCTL_SETUP) {
254296f2e892SBill Paul 				/*
254396f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
254496f2e892SBill Paul 				 * that it will sometimes generate a TX
254596f2e892SBill Paul 				 * underrun error while DMAing the RX
254696f2e892SBill Paul 				 * filter setup frame. If we detect this,
254796f2e892SBill Paul 				 * we have to send the setup frame again,
254896f2e892SBill Paul 				 * or else the filter won't be programmed
254996f2e892SBill Paul 				 * correctly.
255096f2e892SBill Paul 				 */
255196f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
255296f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
255396f2e892SBill Paul 						dc_setfilt(sc);
255496f2e892SBill Paul 				}
255596f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
255696f2e892SBill Paul 			}
255796f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
255896f2e892SBill Paul 			continue;
255996f2e892SBill Paul 		}
256096f2e892SBill Paul 
2561feb78939SJonathan Chen 		if (DC_IS_XIRCOM(sc)) {
2562feb78939SJonathan Chen 			/*
2563feb78939SJonathan Chen 			 * XXX: Why does my Xircom taunt me so?
2564feb78939SJonathan Chen 			 * For some reason it likes setting the CARRLOST flag
2565feb78939SJonathan Chen 			 * even when the carrier is there. wtf?!? */
2566feb78939SJonathan Chen 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
2567feb78939SJonathan Chen 			    sc->dc_pmode == DC_PMODE_MII &&
2568feb78939SJonathan Chen 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
2569feb78939SJonathan Chen 						   DC_TXSTAT_NOCARRIER)))
2570feb78939SJonathan Chen 				txstat &= ~DC_TXSTAT_ERRSUM;
2571feb78939SJonathan Chen 		} else {
257296f2e892SBill Paul 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
257396f2e892SBill Paul 			    sc->dc_pmode == DC_PMODE_MII &&
257496f2e892SBill Paul 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
257596f2e892SBill Paul 						   DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST)))
257696f2e892SBill Paul 				txstat &= ~DC_TXSTAT_ERRSUM;
2577feb78939SJonathan Chen 		}
257896f2e892SBill Paul 
257996f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
258096f2e892SBill Paul 			ifp->if_oerrors++;
258196f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
258296f2e892SBill Paul 				ifp->if_collisions++;
258396f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
258496f2e892SBill Paul 				ifp->if_collisions++;
258596f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
258696f2e892SBill Paul 				dc_init(sc);
258796f2e892SBill Paul 				return;
258896f2e892SBill Paul 			}
258996f2e892SBill Paul 		}
259096f2e892SBill Paul 
259196f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
259296f2e892SBill Paul 
259396f2e892SBill Paul 		ifp->if_opackets++;
259496f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
259596f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
259696f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
259796f2e892SBill Paul 		}
259896f2e892SBill Paul 
259996f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
260096f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
260196f2e892SBill Paul 	}
260296f2e892SBill Paul 
260396f2e892SBill Paul 	sc->dc_cdata.dc_tx_cons = idx;
260496f2e892SBill Paul 	if (cur_tx != NULL)
260596f2e892SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
260696f2e892SBill Paul 
260796f2e892SBill Paul 	return;
260896f2e892SBill Paul }
260996f2e892SBill Paul 
261096f2e892SBill Paul static void dc_tick(xsc)
261196f2e892SBill Paul 	void			*xsc;
261296f2e892SBill Paul {
261396f2e892SBill Paul 	struct dc_softc		*sc;
261496f2e892SBill Paul 	struct mii_data		*mii;
261596f2e892SBill Paul 	struct ifnet		*ifp;
261696f2e892SBill Paul 	u_int32_t		r;
261796f2e892SBill Paul 
261896f2e892SBill Paul 	sc = xsc;
2619d1ce9105SBill Paul 	DC_LOCK(sc);
262096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
262196f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
262296f2e892SBill Paul 
262396f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2624318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2625318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2626318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2627318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
262896f2e892SBill Paul 				sc->dc_link = 0;
2629318b02fdSBill Paul 				mii_mediachg(mii);
2630318b02fdSBill Paul 			}
2631318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2632318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2633318b02fdSBill Paul 				sc->dc_link = 0;
2634318b02fdSBill Paul 				mii_mediachg(mii);
2635318b02fdSBill Paul 			}
2636d675147eSBill Paul 			if (sc->dc_link == 0)
263796f2e892SBill Paul 				mii_tick(mii);
263896f2e892SBill Paul 		} else {
2639318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_ISR);
264096f2e892SBill Paul 			if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT &&
2641042c8f6eSBill Paul 			    sc->dc_cdata.dc_tx_cnt == 0)
264296f2e892SBill Paul 				mii_tick(mii);
2643042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2644042c8f6eSBill Paul 					sc->dc_link = 0;
264596f2e892SBill Paul 		}
264696f2e892SBill Paul 	} else
264796f2e892SBill Paul 		mii_tick(mii);
264896f2e892SBill Paul 
264996f2e892SBill Paul 	/*
265096f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
265196f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
265296f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
265396f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
265496f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
265596f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
265696f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
265796f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
265896f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
265996f2e892SBill Paul 	 * a screeching halt for several seconds.
266096f2e892SBill Paul 	 *
266196f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
266296f2e892SBill Paul 	 * any packets until a link has been established. After the
266396f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
266496f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
266596f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
266696f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
266796f2e892SBill Paul 	 */
266896f2e892SBill Paul 	if (!sc->dc_link) {
266996f2e892SBill Paul 		mii_pollstat(mii);
267096f2e892SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
267196f2e892SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
267296f2e892SBill Paul 			sc->dc_link++;
267396f2e892SBill Paul 			if (ifp->if_snd.ifq_head != NULL)
267496f2e892SBill Paul 				dc_start(ifp);
267596f2e892SBill Paul 		}
267696f2e892SBill Paul 	}
267796f2e892SBill Paul 
2678318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
2679318b02fdSBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz/10);
2680318b02fdSBill Paul 	else
268196f2e892SBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz);
268296f2e892SBill Paul 
2683d1ce9105SBill Paul 	DC_UNLOCK(sc);
268496f2e892SBill Paul 
268596f2e892SBill Paul 	return;
268696f2e892SBill Paul }
268796f2e892SBill Paul 
268896f2e892SBill Paul static void dc_intr(arg)
268996f2e892SBill Paul 	void			*arg;
269096f2e892SBill Paul {
269196f2e892SBill Paul 	struct dc_softc		*sc;
269296f2e892SBill Paul 	struct ifnet		*ifp;
269396f2e892SBill Paul 	u_int32_t		status;
269496f2e892SBill Paul 
269596f2e892SBill Paul 	sc = arg;
2696d1ce9105SBill Paul 	DC_LOCK(sc);
269796f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
269896f2e892SBill Paul 
269996f2e892SBill Paul 	/* Supress unwanted interrupts */
270096f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
270196f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
270296f2e892SBill Paul 			dc_stop(sc);
2703d1ce9105SBill Paul 		DC_UNLOCK(sc);
270496f2e892SBill Paul 		return;
270596f2e892SBill Paul 	}
270696f2e892SBill Paul 
270796f2e892SBill Paul 	/* Disable interrupts. */
270896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
270996f2e892SBill Paul 
2710feb78939SJonathan Chen 	while(((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS)
2711feb78939SJonathan Chen 	      && status != 0xFFFFFFFF) {
271296f2e892SBill Paul 
271396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
271496f2e892SBill Paul 
271573bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
271673bf949cSBill Paul 			int		curpkts;
271773bf949cSBill Paul 			curpkts = ifp->if_ipackets;
271896f2e892SBill Paul 			dc_rxeof(sc);
271973bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
272073bf949cSBill Paul 				while(dc_rx_resync(sc))
272173bf949cSBill Paul 					dc_rxeof(sc);
272273bf949cSBill Paul 			}
272373bf949cSBill Paul 		}
272496f2e892SBill Paul 
272596f2e892SBill Paul 		if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF))
272696f2e892SBill Paul 			dc_txeof(sc);
272796f2e892SBill Paul 
272896f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
272996f2e892SBill Paul 			dc_txeof(sc);
273096f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
273196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
273296f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
273396f2e892SBill Paul 			}
273496f2e892SBill Paul 		}
273596f2e892SBill Paul 
273696f2e892SBill Paul 		if (status & DC_ISR_TX_UNDERRUN) {
273796f2e892SBill Paul 			u_int32_t		cfg;
273896f2e892SBill Paul 
273996f2e892SBill Paul 			printf("dc%d: TX underrun -- ", sc->dc_unit);
274096f2e892SBill Paul 			if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc))
274196f2e892SBill Paul 				dc_init(sc);
274296f2e892SBill Paul 			cfg = CSR_READ_4(sc, DC_NETCFG);
274396f2e892SBill Paul 			cfg &= ~DC_NETCFG_TX_THRESH;
274496f2e892SBill Paul 			if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
274596f2e892SBill Paul 				printf("using store and forward mode\n");
274696f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
274791cc2adbSBill Paul 			} else if (sc->dc_flags & DC_TX_STORENFWD) {
274891cc2adbSBill Paul 				printf("resetting\n");
274996f2e892SBill Paul 			} else {
275096f2e892SBill Paul 				sc->dc_txthresh += 0x4000;
275196f2e892SBill Paul 				printf("increasing TX threshold\n");
275296f2e892SBill Paul 				CSR_WRITE_4(sc, DC_NETCFG, cfg);
275396f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
275496f2e892SBill Paul 				DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
275596f2e892SBill Paul 			}
275696f2e892SBill Paul 		}
275796f2e892SBill Paul 
275896f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
275973bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
276073bf949cSBill Paul 			int		curpkts;
276173bf949cSBill Paul 			curpkts = ifp->if_ipackets;
276296f2e892SBill Paul 			dc_rxeof(sc);
276373bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
276473bf949cSBill Paul 				while(dc_rx_resync(sc))
276573bf949cSBill Paul 					dc_rxeof(sc);
276673bf949cSBill Paul 			}
276773bf949cSBill Paul 		}
276896f2e892SBill Paul 
276996f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
277096f2e892SBill Paul 			dc_reset(sc);
277196f2e892SBill Paul 			dc_init(sc);
277296f2e892SBill Paul 		}
277396f2e892SBill Paul 	}
277496f2e892SBill Paul 
277596f2e892SBill Paul 	/* Re-enable interrupts. */
277696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
277796f2e892SBill Paul 
277896f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
277996f2e892SBill Paul 		dc_start(ifp);
278096f2e892SBill Paul 
2781d1ce9105SBill Paul 	DC_UNLOCK(sc);
2782d1ce9105SBill Paul 
278396f2e892SBill Paul 	return;
278496f2e892SBill Paul }
278596f2e892SBill Paul 
278696f2e892SBill Paul /*
278796f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
278896f2e892SBill Paul  * pointers to the fragment pointers.
278996f2e892SBill Paul  */
279096f2e892SBill Paul static int dc_encap(sc, m_head, txidx)
279196f2e892SBill Paul 	struct dc_softc		*sc;
279296f2e892SBill Paul 	struct mbuf		*m_head;
279396f2e892SBill Paul 	u_int32_t		*txidx;
279496f2e892SBill Paul {
279596f2e892SBill Paul 	struct dc_desc		*f = NULL;
279696f2e892SBill Paul 	struct mbuf		*m;
279796f2e892SBill Paul 	int			frag, cur, cnt = 0;
279896f2e892SBill Paul 
279996f2e892SBill Paul 	/*
280096f2e892SBill Paul  	 * Start packing the mbufs in this chain into
280196f2e892SBill Paul 	 * the fragment pointers. Stop when we run out
280296f2e892SBill Paul  	 * of fragments or hit the end of the mbuf chain.
280396f2e892SBill Paul 	 */
280496f2e892SBill Paul 	m = m_head;
280596f2e892SBill Paul 	cur = frag = *txidx;
280696f2e892SBill Paul 
280796f2e892SBill Paul 	for (m = m_head; m != NULL; m = m->m_next) {
280896f2e892SBill Paul 		if (m->m_len != 0) {
280996f2e892SBill Paul 			if (sc->dc_flags & DC_TX_ADMTEK_WAR) {
281096f2e892SBill Paul 				if (*txidx != sc->dc_cdata.dc_tx_prod &&
281196f2e892SBill Paul 				    frag == (DC_TX_LIST_CNT - 1))
281296f2e892SBill Paul 					return(ENOBUFS);
281396f2e892SBill Paul 			}
281496f2e892SBill Paul 			if ((DC_TX_LIST_CNT -
281596f2e892SBill Paul 			    (sc->dc_cdata.dc_tx_cnt + cnt)) < 5)
281696f2e892SBill Paul 				return(ENOBUFS);
281796f2e892SBill Paul 
281896f2e892SBill Paul 			f = &sc->dc_ldata->dc_tx_list[frag];
281996f2e892SBill Paul 			f->dc_ctl = DC_TXCTL_TLINK | m->m_len;
282096f2e892SBill Paul 			if (cnt == 0) {
282196f2e892SBill Paul 				f->dc_status = 0;
282296f2e892SBill Paul 				f->dc_ctl |= DC_TXCTL_FIRSTFRAG;
282396f2e892SBill Paul 			} else
282496f2e892SBill Paul 				f->dc_status = DC_TXSTAT_OWN;
282596f2e892SBill Paul 			f->dc_data = vtophys(mtod(m, vm_offset_t));
282696f2e892SBill Paul 			cur = frag;
282796f2e892SBill Paul 			DC_INC(frag, DC_TX_LIST_CNT);
282896f2e892SBill Paul 			cnt++;
282996f2e892SBill Paul 		}
283096f2e892SBill Paul 	}
283196f2e892SBill Paul 
283296f2e892SBill Paul 	if (m != NULL)
283396f2e892SBill Paul 		return(ENOBUFS);
283496f2e892SBill Paul 
283596f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt += cnt;
283696f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[cur] = m_head;
283796f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG;
283896f2e892SBill Paul 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
283996f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT;
284091cc2adbSBill Paul 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
284191cc2adbSBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
284296f2e892SBill Paul 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
284396f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
284496f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN;
284596f2e892SBill Paul 	*txidx = frag;
284696f2e892SBill Paul 
284796f2e892SBill Paul 	return(0);
284896f2e892SBill Paul }
284996f2e892SBill Paul 
285096f2e892SBill Paul /*
2851fda39fd0SBill Paul  * Coalesce an mbuf chain into a single mbuf cluster buffer.
2852fda39fd0SBill Paul  * Needed for some really badly behaved chips that just can't
2853fda39fd0SBill Paul  * do scatter/gather correctly.
2854fda39fd0SBill Paul  */
2855fda39fd0SBill Paul static int dc_coal(sc, m_head)
2856fda39fd0SBill Paul 	struct dc_softc		*sc;
2857fda39fd0SBill Paul 	struct mbuf		**m_head;
2858fda39fd0SBill Paul {
2859fda39fd0SBill Paul         struct mbuf		*m_new, *m;
2860fda39fd0SBill Paul 
2861fda39fd0SBill Paul 	m = *m_head;
2862fda39fd0SBill Paul 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
2863fda39fd0SBill Paul 	if (m_new == NULL) {
2864fda39fd0SBill Paul 		printf("dc%d: no memory for tx list", sc->dc_unit);
2865fda39fd0SBill Paul 		return(ENOBUFS);
2866fda39fd0SBill Paul 	}
2867fda39fd0SBill Paul 	if (m->m_pkthdr.len > MHLEN) {
2868fda39fd0SBill Paul 		MCLGET(m_new, M_DONTWAIT);
2869fda39fd0SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
2870fda39fd0SBill Paul 			m_freem(m_new);
2871fda39fd0SBill Paul 			printf("dc%d: no memory for tx list", sc->dc_unit);
2872fda39fd0SBill Paul 			return(ENOBUFS);
2873fda39fd0SBill Paul 		}
2874fda39fd0SBill Paul 	}
2875fda39fd0SBill Paul 	m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t));
2876fda39fd0SBill Paul 	m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len;
2877fda39fd0SBill Paul 	m_freem(m);
2878fda39fd0SBill Paul 	*m_head = m_new;
2879fda39fd0SBill Paul 
2880fda39fd0SBill Paul 	return(0);
2881fda39fd0SBill Paul }
2882fda39fd0SBill Paul 
2883fda39fd0SBill Paul /*
288496f2e892SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
288596f2e892SBill Paul  * to the mbuf data regions directly in the transmit lists. We also save a
288696f2e892SBill Paul  * copy of the pointers since the transmit list fragment pointers are
288796f2e892SBill Paul  * physical addresses.
288896f2e892SBill Paul  */
288996f2e892SBill Paul 
289096f2e892SBill Paul static void dc_start(ifp)
289196f2e892SBill Paul 	struct ifnet		*ifp;
289296f2e892SBill Paul {
289396f2e892SBill Paul 	struct dc_softc		*sc;
289496f2e892SBill Paul 	struct mbuf		*m_head = NULL;
289596f2e892SBill Paul 	int			idx;
289696f2e892SBill Paul 
289796f2e892SBill Paul 	sc = ifp->if_softc;
289896f2e892SBill Paul 
2899d1ce9105SBill Paul 	DC_LOCK(sc);
290096f2e892SBill Paul 
2901d1ce9105SBill Paul 	if (!sc->dc_link) {
2902d1ce9105SBill Paul 		DC_UNLOCK(sc);
290396f2e892SBill Paul 		return;
2904d1ce9105SBill Paul 	}
2905d1ce9105SBill Paul 
2906d1ce9105SBill Paul 	if (ifp->if_flags & IFF_OACTIVE) {
2907d1ce9105SBill Paul 		DC_UNLOCK(sc);
2908d1ce9105SBill Paul 		return;
2909d1ce9105SBill Paul 	}
291096f2e892SBill Paul 
291196f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_prod;
291296f2e892SBill Paul 
291396f2e892SBill Paul 	while(sc->dc_cdata.dc_tx_chain[idx] == NULL) {
291496f2e892SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
291596f2e892SBill Paul 		if (m_head == NULL)
291696f2e892SBill Paul 			break;
291796f2e892SBill Paul 
2918fda39fd0SBill Paul 		if (sc->dc_flags & DC_TX_COALESCE) {
2919fda39fd0SBill Paul 			if (dc_coal(sc, &m_head)) {
2920fda39fd0SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
2921fda39fd0SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
2922fda39fd0SBill Paul 				break;
2923fda39fd0SBill Paul 			}
2924fda39fd0SBill Paul 		}
2925fda39fd0SBill Paul 
292696f2e892SBill Paul 		if (dc_encap(sc, m_head, &idx)) {
292796f2e892SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
292896f2e892SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
292996f2e892SBill Paul 			break;
293096f2e892SBill Paul 		}
293196f2e892SBill Paul 
293296f2e892SBill Paul 		/*
293396f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
293496f2e892SBill Paul 		 * to him.
293596f2e892SBill Paul 		 */
293696f2e892SBill Paul 		if (ifp->if_bpf)
293796f2e892SBill Paul 			bpf_mtap(ifp, m_head);
29385c1cfac4SBill Paul 
29395c1cfac4SBill Paul 		if (sc->dc_flags & DC_TX_ONE) {
29405c1cfac4SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
29415c1cfac4SBill Paul 			break;
29425c1cfac4SBill Paul 		}
294396f2e892SBill Paul 	}
294496f2e892SBill Paul 
294596f2e892SBill Paul 	/* Transmit */
294696f2e892SBill Paul 	sc->dc_cdata.dc_tx_prod = idx;
294796f2e892SBill Paul 	if (!(sc->dc_flags & DC_TX_POLL))
294896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
294996f2e892SBill Paul 
295096f2e892SBill Paul 	/*
295196f2e892SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
295296f2e892SBill Paul 	 */
295396f2e892SBill Paul 	ifp->if_timer = 5;
295496f2e892SBill Paul 
2955d1ce9105SBill Paul 	DC_UNLOCK(sc);
2956d1ce9105SBill Paul 
295796f2e892SBill Paul 	return;
295896f2e892SBill Paul }
295996f2e892SBill Paul 
296096f2e892SBill Paul static void dc_init(xsc)
296196f2e892SBill Paul 	void			*xsc;
296296f2e892SBill Paul {
296396f2e892SBill Paul 	struct dc_softc		*sc = xsc;
296496f2e892SBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
296596f2e892SBill Paul 	struct mii_data		*mii;
296696f2e892SBill Paul 
2967d1ce9105SBill Paul 	DC_LOCK(sc);
296896f2e892SBill Paul 
296996f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
297096f2e892SBill Paul 
297196f2e892SBill Paul 	/*
297296f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
297396f2e892SBill Paul 	 */
297496f2e892SBill Paul 	dc_stop(sc);
297596f2e892SBill Paul 	dc_reset(sc);
297696f2e892SBill Paul 
297796f2e892SBill Paul 	/*
297896f2e892SBill Paul 	 * Set cache alignment and burst length.
297996f2e892SBill Paul 	 */
298088d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
298196f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
298296f2e892SBill Paul 	else
298396f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE);
298496f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
298596f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
298696f2e892SBill Paul 	} else {
298796f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
298896f2e892SBill Paul 	}
298996f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
299096f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
299196f2e892SBill Paul 	switch(sc->dc_cachesize) {
299296f2e892SBill Paul 	case 32:
299396f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
299496f2e892SBill Paul 		break;
299596f2e892SBill Paul 	case 16:
299696f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
299796f2e892SBill Paul 		break;
299896f2e892SBill Paul 	case 8:
299996f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
300096f2e892SBill Paul 		break;
300196f2e892SBill Paul 	case 0:
300296f2e892SBill Paul 	default:
300396f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
300496f2e892SBill Paul 		break;
300596f2e892SBill Paul 	}
300696f2e892SBill Paul 
300796f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
300896f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
300996f2e892SBill Paul 	else {
301096f2e892SBill Paul 		if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
301196f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
301296f2e892SBill Paul 		} else {
301396f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
301496f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
301596f2e892SBill Paul 		}
301696f2e892SBill Paul 	}
301796f2e892SBill Paul 
301896f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
301996f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
302096f2e892SBill Paul 
302196f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
302296f2e892SBill Paul 		/*
302396f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
302496f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
302596f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
302696f2e892SBill Paul 		 * document the meaning of these bits so there's no way
302796f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
302896f2e892SBill Paul 		 * number all its own; the rest all use a different one.
302996f2e892SBill Paul 		 */
303096f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
303196f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
303296f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
303396f2e892SBill Paul 		else
303496f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
303596f2e892SBill Paul 	}
303696f2e892SBill Paul 
3037feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
3038feb78939SJonathan Chen 		/*
3039feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
3040feb78939SJonathan Chen 		 * can talk to the MII.
3041feb78939SJonathan Chen 		 */
3042feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
3043feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3044feb78939SJonathan Chen 		DELAY(10);
3045feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
3046feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3047feb78939SJonathan Chen 		DELAY(10);
3048feb78939SJonathan Chen 	}
3049feb78939SJonathan Chen 
305096f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
305196f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_72BYTES);
305296f2e892SBill Paul 
305396f2e892SBill Paul 	/* Init circular RX list. */
305496f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
305596f2e892SBill Paul 		printf("dc%d: initialization failed: no "
305696f2e892SBill Paul 		    "memory for rx buffers\n", sc->dc_unit);
305796f2e892SBill Paul 		dc_stop(sc);
3058d1ce9105SBill Paul 		DC_UNLOCK(sc);
305996f2e892SBill Paul 		return;
306096f2e892SBill Paul 	}
306196f2e892SBill Paul 
306296f2e892SBill Paul 	/*
306396f2e892SBill Paul 	 * Init tx descriptors.
306496f2e892SBill Paul 	 */
306596f2e892SBill Paul 	dc_list_tx_init(sc);
306696f2e892SBill Paul 
306796f2e892SBill Paul 	/*
306896f2e892SBill Paul 	 * Load the address of the RX list.
306996f2e892SBill Paul 	 */
307096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0]));
307196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0]));
307296f2e892SBill Paul 
307396f2e892SBill Paul 	/*
307496f2e892SBill Paul 	 * Enable interrupts.
307596f2e892SBill Paul 	 */
307696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
307796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
307896f2e892SBill Paul 
307996f2e892SBill Paul 	/* Enable transmitter. */
308096f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
308196f2e892SBill Paul 
308296f2e892SBill Paul 	/*
3083918434c8SBill Paul 	 * If this is an Intel 21143 and we're not using the
3084918434c8SBill Paul 	 * MII port, program the LED control pins so we get
3085918434c8SBill Paul 	 * link and activity indications.
3086918434c8SBill Paul 	 */
308778999dd1SBill Paul 	if (sc->dc_flags & DC_TULIP_LEDS) {
3088918434c8SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG,
3089918434c8SBill Paul 		    DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY);
309078999dd1SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
3091918434c8SBill Paul 	}
3092918434c8SBill Paul 
3093918434c8SBill Paul 	/*
309496f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
309596f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
309696f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
309796f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
309896f2e892SBill Paul 	 */
309996f2e892SBill Paul 	dc_setfilt(sc);
310096f2e892SBill Paul 
310196f2e892SBill Paul 	/* Enable receiver. */
310296f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
310396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
310496f2e892SBill Paul 
310596f2e892SBill Paul 	mii_mediachg(mii);
310696f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
310796f2e892SBill Paul 
310896f2e892SBill Paul 	ifp->if_flags |= IFF_RUNNING;
310996f2e892SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
311096f2e892SBill Paul 
3111857fd445SBill Paul 	/* Don't start the ticker if this is a homePNA link. */
3112857fd445SBill Paul 	if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_homePNA)
3113857fd445SBill Paul 		sc->dc_link = 1;
3114857fd445SBill Paul 	else {
3115318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY)
3116318b02fdSBill Paul 			sc->dc_stat_ch = timeout(dc_tick, sc, hz/10);
3117318b02fdSBill Paul 		else
311896f2e892SBill Paul 			sc->dc_stat_ch = timeout(dc_tick, sc, hz);
3119857fd445SBill Paul 	}
312096f2e892SBill Paul 
31215c1cfac4SBill Paul #ifdef SRM_MEDIA
3122510a809eSMike Smith         if(sc->dc_srm_media) {
3123510a809eSMike Smith 		struct ifreq ifr;
3124510a809eSMike Smith 
3125510a809eSMike Smith 		ifr.ifr_media = sc->dc_srm_media;
3126510a809eSMike Smith 		ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA);
3127510a809eSMike Smith 		sc->dc_srm_media = 0;
3128510a809eSMike Smith 	}
3129510a809eSMike Smith #endif
3130d1ce9105SBill Paul 	DC_UNLOCK(sc);
313196f2e892SBill Paul 	return;
313296f2e892SBill Paul }
313396f2e892SBill Paul 
313496f2e892SBill Paul /*
313596f2e892SBill Paul  * Set media options.
313696f2e892SBill Paul  */
313796f2e892SBill Paul static int dc_ifmedia_upd(ifp)
313896f2e892SBill Paul 	struct ifnet		*ifp;
313996f2e892SBill Paul {
314096f2e892SBill Paul 	struct dc_softc		*sc;
314196f2e892SBill Paul 	struct mii_data		*mii;
3142f43d9309SBill Paul 	struct ifmedia		*ifm;
314396f2e892SBill Paul 
314496f2e892SBill Paul 	sc = ifp->if_softc;
314596f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
314696f2e892SBill Paul 	mii_mediachg(mii);
3147f43d9309SBill Paul 	ifm = &mii->mii_media;
3148f43d9309SBill Paul 
3149f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
3150f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA)
3151f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
3152f43d9309SBill Paul 	else
315396f2e892SBill Paul 		sc->dc_link = 0;
315496f2e892SBill Paul 
315596f2e892SBill Paul 	return(0);
315696f2e892SBill Paul }
315796f2e892SBill Paul 
315896f2e892SBill Paul /*
315996f2e892SBill Paul  * Report current media status.
316096f2e892SBill Paul  */
316196f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr)
316296f2e892SBill Paul 	struct ifnet		*ifp;
316396f2e892SBill Paul 	struct ifmediareq	*ifmr;
316496f2e892SBill Paul {
316596f2e892SBill Paul 	struct dc_softc		*sc;
316696f2e892SBill Paul 	struct mii_data		*mii;
3167f43d9309SBill Paul 	struct ifmedia		*ifm;
316896f2e892SBill Paul 
316996f2e892SBill Paul 	sc = ifp->if_softc;
317096f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
317196f2e892SBill Paul 	mii_pollstat(mii);
3172f43d9309SBill Paul 	ifm = &mii->mii_media;
3173f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
3174f43d9309SBill Paul 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
3175f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
3176f43d9309SBill Paul 			ifmr->ifm_status = 0;
3177f43d9309SBill Paul 			return;
3178f43d9309SBill Paul 		}
3179f43d9309SBill Paul 	}
318096f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
318196f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
318296f2e892SBill Paul 
318396f2e892SBill Paul 	return;
318496f2e892SBill Paul }
318596f2e892SBill Paul 
318696f2e892SBill Paul static int dc_ioctl(ifp, command, data)
318796f2e892SBill Paul 	struct ifnet		*ifp;
318896f2e892SBill Paul 	u_long			command;
318996f2e892SBill Paul 	caddr_t			data;
319096f2e892SBill Paul {
319196f2e892SBill Paul 	struct dc_softc		*sc = ifp->if_softc;
319296f2e892SBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
319396f2e892SBill Paul 	struct mii_data		*mii;
3194d1ce9105SBill Paul 	int			error = 0;
319596f2e892SBill Paul 
3196d1ce9105SBill Paul 	DC_LOCK(sc);
319796f2e892SBill Paul 
319896f2e892SBill Paul 	switch(command) {
319996f2e892SBill Paul 	case SIOCSIFADDR:
320096f2e892SBill Paul 	case SIOCGIFADDR:
320196f2e892SBill Paul 	case SIOCSIFMTU:
320296f2e892SBill Paul 		error = ether_ioctl(ifp, command, data);
320396f2e892SBill Paul 		break;
320496f2e892SBill Paul 	case SIOCSIFFLAGS:
320596f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
320696f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING &&
320796f2e892SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
320896f2e892SBill Paul 			    !(sc->dc_if_flags & IFF_PROMISC)) {
320996f2e892SBill Paul 				dc_setfilt(sc);
321096f2e892SBill Paul 			} else if (ifp->if_flags & IFF_RUNNING &&
321196f2e892SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
321296f2e892SBill Paul 			    sc->dc_if_flags & IFF_PROMISC) {
321396f2e892SBill Paul 				dc_setfilt(sc);
321496f2e892SBill Paul 			} else if (!(ifp->if_flags & IFF_RUNNING)) {
321596f2e892SBill Paul 				sc->dc_txthresh = 0;
321696f2e892SBill Paul 				dc_init(sc);
321796f2e892SBill Paul 			}
321896f2e892SBill Paul 		} else {
321996f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING)
322096f2e892SBill Paul 				dc_stop(sc);
322196f2e892SBill Paul 		}
322296f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
322396f2e892SBill Paul 		error = 0;
322496f2e892SBill Paul 		break;
322596f2e892SBill Paul 	case SIOCADDMULTI:
322696f2e892SBill Paul 	case SIOCDELMULTI:
322796f2e892SBill Paul 		dc_setfilt(sc);
322896f2e892SBill Paul 		error = 0;
322996f2e892SBill Paul 		break;
323096f2e892SBill Paul 	case SIOCGIFMEDIA:
323196f2e892SBill Paul 	case SIOCSIFMEDIA:
323296f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
323396f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
32345c1cfac4SBill Paul #ifdef SRM_MEDIA
3235510a809eSMike Smith 		if (sc->dc_srm_media)
3236510a809eSMike Smith 			sc->dc_srm_media = 0;
3237510a809eSMike Smith #endif
323896f2e892SBill Paul 		break;
323996f2e892SBill Paul 	default:
324096f2e892SBill Paul 		error = EINVAL;
324196f2e892SBill Paul 		break;
324296f2e892SBill Paul 	}
324396f2e892SBill Paul 
3244d1ce9105SBill Paul 	DC_UNLOCK(sc);
324596f2e892SBill Paul 
324696f2e892SBill Paul 	return(error);
324796f2e892SBill Paul }
324896f2e892SBill Paul 
324996f2e892SBill Paul static void dc_watchdog(ifp)
325096f2e892SBill Paul 	struct ifnet		*ifp;
325196f2e892SBill Paul {
325296f2e892SBill Paul 	struct dc_softc		*sc;
325396f2e892SBill Paul 
325496f2e892SBill Paul 	sc = ifp->if_softc;
325596f2e892SBill Paul 
3256d1ce9105SBill Paul 	DC_LOCK(sc);
3257d1ce9105SBill Paul 
325896f2e892SBill Paul 	ifp->if_oerrors++;
325996f2e892SBill Paul 	printf("dc%d: watchdog timeout\n", sc->dc_unit);
326096f2e892SBill Paul 
326196f2e892SBill Paul 	dc_stop(sc);
326296f2e892SBill Paul 	dc_reset(sc);
326396f2e892SBill Paul 	dc_init(sc);
326496f2e892SBill Paul 
326596f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
326696f2e892SBill Paul 		dc_start(ifp);
326796f2e892SBill Paul 
3268d1ce9105SBill Paul 	DC_UNLOCK(sc);
3269d1ce9105SBill Paul 
327096f2e892SBill Paul 	return;
327196f2e892SBill Paul }
327296f2e892SBill Paul 
327396f2e892SBill Paul /*
327496f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
327596f2e892SBill Paul  * RX and TX lists.
327696f2e892SBill Paul  */
327796f2e892SBill Paul static void dc_stop(sc)
327896f2e892SBill Paul 	struct dc_softc		*sc;
327996f2e892SBill Paul {
328096f2e892SBill Paul 	register int		i;
328196f2e892SBill Paul 	struct ifnet		*ifp;
328296f2e892SBill Paul 
3283d1ce9105SBill Paul 	DC_LOCK(sc);
3284d1ce9105SBill Paul 
328596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
328696f2e892SBill Paul 	ifp->if_timer = 0;
328796f2e892SBill Paul 
328896f2e892SBill Paul 	untimeout(dc_tick, sc, sc->dc_stat_ch);
328996f2e892SBill Paul 
329096f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON));
329196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
329296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
329396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
329496f2e892SBill Paul 	sc->dc_link = 0;
329596f2e892SBill Paul 
329696f2e892SBill Paul 	/*
329796f2e892SBill Paul 	 * Free data in the RX lists.
329896f2e892SBill Paul 	 */
329996f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
330096f2e892SBill Paul 		if (sc->dc_cdata.dc_rx_chain[i] != NULL) {
330196f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_rx_chain[i]);
330296f2e892SBill Paul 			sc->dc_cdata.dc_rx_chain[i] = NULL;
330396f2e892SBill Paul 		}
330496f2e892SBill Paul 	}
330596f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_rx_list,
330696f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_rx_list));
330796f2e892SBill Paul 
330896f2e892SBill Paul 	/*
330996f2e892SBill Paul 	 * Free the TX list buffers.
331096f2e892SBill Paul 	 */
331196f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
331296f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[i] != NULL) {
331396f2e892SBill Paul 			if (sc->dc_ldata->dc_tx_list[i].dc_ctl &
331496f2e892SBill Paul 			    DC_TXCTL_SETUP) {
331596f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[i] = NULL;
331696f2e892SBill Paul 				continue;
331796f2e892SBill Paul 			}
331896f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[i]);
331996f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[i] = NULL;
332096f2e892SBill Paul 		}
332196f2e892SBill Paul 	}
332296f2e892SBill Paul 
332396f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_tx_list,
332496f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_tx_list));
332596f2e892SBill Paul 
332696f2e892SBill Paul 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
332796f2e892SBill Paul 
3328d1ce9105SBill Paul 	DC_UNLOCK(sc);
3329d1ce9105SBill Paul 
333096f2e892SBill Paul 	return;
333196f2e892SBill Paul }
333296f2e892SBill Paul 
333396f2e892SBill Paul /*
333496f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
333596f2e892SBill Paul  * get confused by errant DMAs when rebooting.
333696f2e892SBill Paul  */
333796f2e892SBill Paul static void dc_shutdown(dev)
333896f2e892SBill Paul 	device_t		dev;
333996f2e892SBill Paul {
334096f2e892SBill Paul 	struct dc_softc		*sc;
334196f2e892SBill Paul 
334296f2e892SBill Paul 	sc = device_get_softc(dev);
334396f2e892SBill Paul 
334496f2e892SBill Paul 	dc_stop(sc);
334596f2e892SBill Paul 
334696f2e892SBill Paul 	return;
334796f2e892SBill Paul }
3348