196f2e892SBill Paul /* 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul * 3296f2e892SBill Paul * $FreeBSD$ 3396f2e892SBill Paul */ 3496f2e892SBill Paul 3596f2e892SBill Paul /* 3696f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3796f2e892SBill Paul * series chips and several workalikes including the following: 3896f2e892SBill Paul * 39ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4096f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4196f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4296f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4396f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4496f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4596f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 4688d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 479ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 48feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 491d5e5310SBill Paul * Abocom FE2500 501af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 5196f2e892SBill Paul * 5296f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5396f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5496f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5596f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5696f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 5796f2e892SBill Paul * instead of 512. 5896f2e892SBill Paul * 5996f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6096f2e892SBill Paul * Electrical Engineering Department 6196f2e892SBill Paul * Columbia University, New York City 6296f2e892SBill Paul */ 6396f2e892SBill Paul 6496f2e892SBill Paul /* 6596f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6696f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6796f2e892SBill Paul * three kinds of media attachments: 6896f2e892SBill Paul * 6996f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7096f2e892SBill Paul * autonegotiation provided by an external PHY. 7196f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7296f2e892SBill Paul * o 10baseT port. 7396f2e892SBill Paul * o AUI/BNC port. 7496f2e892SBill Paul * 7596f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7696f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7796f2e892SBill Paul * autosensing configuration. 7896f2e892SBill Paul * 7996f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8096f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8196f2e892SBill Paul * handled separately due to its different register offsets and the 8296f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8396f2e892SBill Paul * here, but I'm not thrilled about it. 8496f2e892SBill Paul * 8596f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8696f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8796f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 8896f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 8996f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9096f2e892SBill Paul */ 9196f2e892SBill Paul 9296f2e892SBill Paul #include <sys/param.h> 9396f2e892SBill Paul #include <sys/systm.h> 9496f2e892SBill Paul #include <sys/sockio.h> 9596f2e892SBill Paul #include <sys/mbuf.h> 9696f2e892SBill Paul #include <sys/malloc.h> 9796f2e892SBill Paul #include <sys/kernel.h> 9896f2e892SBill Paul #include <sys/socket.h> 9901faf54bSLuigi Rizzo #include <sys/sysctl.h> 10096f2e892SBill Paul 10196f2e892SBill Paul #include <net/if.h> 10296f2e892SBill Paul #include <net/if_arp.h> 10396f2e892SBill Paul #include <net/ethernet.h> 10496f2e892SBill Paul #include <net/if_dl.h> 10596f2e892SBill Paul #include <net/if_media.h> 106db40c1aeSDoug Ambrisko #include <net/if_types.h> 107db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 10896f2e892SBill Paul 10996f2e892SBill Paul #include <net/bpf.h> 11096f2e892SBill Paul 11196f2e892SBill Paul #include <vm/vm.h> /* for vtophys */ 11296f2e892SBill Paul #include <vm/pmap.h> /* for vtophys */ 11396f2e892SBill Paul #include <machine/bus_pio.h> 11496f2e892SBill Paul #include <machine/bus_memio.h> 11596f2e892SBill Paul #include <machine/bus.h> 11696f2e892SBill Paul #include <machine/resource.h> 11796f2e892SBill Paul #include <sys/bus.h> 11896f2e892SBill Paul #include <sys/rman.h> 11996f2e892SBill Paul 12096f2e892SBill Paul #include <dev/mii/mii.h> 12196f2e892SBill Paul #include <dev/mii/miivar.h> 12296f2e892SBill Paul 12396f2e892SBill Paul #include <pci/pcireg.h> 12496f2e892SBill Paul #include <pci/pcivar.h> 12596f2e892SBill Paul 12696f2e892SBill Paul #define DC_USEIOSPACE 1275c1cfac4SBill Paul #ifdef __alpha__ 1285c1cfac4SBill Paul #define SRM_MEDIA 1295c1cfac4SBill Paul #endif 13096f2e892SBill Paul 13196f2e892SBill Paul #include <pci/if_dcreg.h> 13296f2e892SBill Paul 13395a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 13495a16455SPeter Wemm 13596f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 13696f2e892SBill Paul #include "miibus_if.h" 13796f2e892SBill Paul 13896f2e892SBill Paul #ifndef lint 13996f2e892SBill Paul static const char rcsid[] = 14096f2e892SBill Paul "$FreeBSD$"; 14196f2e892SBill Paul #endif 14296f2e892SBill Paul 14396f2e892SBill Paul /* 14496f2e892SBill Paul * Various supported device vendors/types and their names. 14596f2e892SBill Paul */ 14696f2e892SBill Paul static struct dc_type dc_devs[] = { 14796f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 14896f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 14996f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 15096f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 15196f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15296f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 15388d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15488d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 15596f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 15696f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 15796f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 15896f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 15996f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 16096f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 16196f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 16296f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 16396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 16496f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 16596f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 16696f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 16796f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 16896f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 16996f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 17096f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 17196f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17296f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 17396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17479d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 17579d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 17696f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 177ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 178ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 17996f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 18096f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 18196f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18296f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 18396f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 18496f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1859ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1869ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 187fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 188fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 189feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 190feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 1911d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 1921d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 1931af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 1941af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 19596f2e892SBill Paul { 0, 0, NULL } 19696f2e892SBill Paul }; 19796f2e892SBill Paul 198e51a25f8SAlfred Perlstein static int dc_probe (device_t); 199e51a25f8SAlfred Perlstein static int dc_attach (device_t); 200e51a25f8SAlfred Perlstein static int dc_detach (device_t); 201e8388e14SMitsuru IWASAKI static int dc_suspend (device_t); 202e8388e14SMitsuru IWASAKI static int dc_resume (device_t); 203e51a25f8SAlfred Perlstein static void dc_acpi (device_t); 204e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype (device_t); 205e51a25f8SAlfred Perlstein static int dc_newbuf (struct dc_softc *, int, struct mbuf *); 206e51a25f8SAlfred Perlstein static int dc_encap (struct dc_softc *, struct mbuf *, u_int32_t *); 207e51a25f8SAlfred Perlstein static int dc_coal (struct dc_softc *, struct mbuf **); 208e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war (struct dc_softc *, int); 209e51a25f8SAlfred Perlstein static int dc_rx_resync (struct dc_softc *); 210e51a25f8SAlfred Perlstein static void dc_rxeof (struct dc_softc *); 211e51a25f8SAlfred Perlstein static void dc_txeof (struct dc_softc *); 212e51a25f8SAlfred Perlstein static void dc_tick (void *); 213e51a25f8SAlfred Perlstein static void dc_tx_underrun (struct dc_softc *); 214e51a25f8SAlfred Perlstein static void dc_intr (void *); 215e51a25f8SAlfred Perlstein static void dc_start (struct ifnet *); 216e51a25f8SAlfred Perlstein static int dc_ioctl (struct ifnet *, u_long, caddr_t); 217e51a25f8SAlfred Perlstein static void dc_init (void *); 218e51a25f8SAlfred Perlstein static void dc_stop (struct dc_softc *); 219e51a25f8SAlfred Perlstein static void dc_watchdog (struct ifnet *); 220e51a25f8SAlfred Perlstein static void dc_shutdown (device_t); 221e51a25f8SAlfred Perlstein static int dc_ifmedia_upd (struct ifnet *); 222e51a25f8SAlfred Perlstein static void dc_ifmedia_sts (struct ifnet *, struct ifmediareq *); 22396f2e892SBill Paul 224e51a25f8SAlfred Perlstein static void dc_delay (struct dc_softc *); 225e51a25f8SAlfred Perlstein static void dc_eeprom_idle (struct dc_softc *); 226e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte (struct dc_softc *, int); 227e51a25f8SAlfred Perlstein static void dc_eeprom_getword (struct dc_softc *, int, u_int16_t *); 22896f2e892SBill Paul static void dc_eeprom_getword_pnic 229e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 230feb78939SJonathan Chen static void dc_eeprom_getword_xircom 231e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 2323097aa70SWarner Losh static void dc_eeprom_width (struct dc_softc *); 233e51a25f8SAlfred Perlstein static void dc_read_eeprom (struct dc_softc *, caddr_t, int, int, int); 23496f2e892SBill Paul 235e51a25f8SAlfred Perlstein static void dc_mii_writebit (struct dc_softc *, int); 236e51a25f8SAlfred Perlstein static int dc_mii_readbit (struct dc_softc *); 237e51a25f8SAlfred Perlstein static void dc_mii_sync (struct dc_softc *); 238e51a25f8SAlfred Perlstein static void dc_mii_send (struct dc_softc *, u_int32_t, int); 239e51a25f8SAlfred Perlstein static int dc_mii_readreg (struct dc_softc *, struct dc_mii_frame *); 240e51a25f8SAlfred Perlstein static int dc_mii_writereg (struct dc_softc *, struct dc_mii_frame *); 241e51a25f8SAlfred Perlstein static int dc_miibus_readreg (device_t, int, int); 242e51a25f8SAlfred Perlstein static int dc_miibus_writereg (device_t, int, int, int); 243e51a25f8SAlfred Perlstein static void dc_miibus_statchg (device_t); 244e51a25f8SAlfred Perlstein static void dc_miibus_mediainit (device_t); 24596f2e892SBill Paul 246e51a25f8SAlfred Perlstein static void dc_setcfg (struct dc_softc *, int); 247e51a25f8SAlfred Perlstein static u_int32_t dc_crc_le (struct dc_softc *, caddr_t); 248e51a25f8SAlfred Perlstein static u_int32_t dc_crc_be (caddr_t); 249e51a25f8SAlfred Perlstein static void dc_setfilt_21143 (struct dc_softc *); 250e51a25f8SAlfred Perlstein static void dc_setfilt_asix (struct dc_softc *); 251e51a25f8SAlfred Perlstein static void dc_setfilt_admtek (struct dc_softc *); 252e51a25f8SAlfred Perlstein static void dc_setfilt_xircom (struct dc_softc *); 25396f2e892SBill Paul 254e51a25f8SAlfred Perlstein static void dc_setfilt (struct dc_softc *); 25596f2e892SBill Paul 256e51a25f8SAlfred Perlstein static void dc_reset (struct dc_softc *); 257e51a25f8SAlfred Perlstein static int dc_list_rx_init (struct dc_softc *); 258e51a25f8SAlfred Perlstein static int dc_list_tx_init (struct dc_softc *); 25996f2e892SBill Paul 2603097aa70SWarner Losh static void dc_read_srom (struct dc_softc *, int); 261e51a25f8SAlfred Perlstein static void dc_parse_21143_srom (struct dc_softc *); 262e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia (struct dc_softc *, struct dc_eblock_sia *); 263e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii (struct dc_softc *, struct dc_eblock_mii *); 264e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym (struct dc_softc *, struct dc_eblock_sym *); 265e51a25f8SAlfred Perlstein static void dc_apply_fixup (struct dc_softc *, int); 2665c1cfac4SBill Paul 26796f2e892SBill Paul #ifdef DC_USEIOSPACE 26896f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 26996f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 27096f2e892SBill Paul #else 27196f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 27296f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 27396f2e892SBill Paul #endif 27496f2e892SBill Paul 27596f2e892SBill Paul static device_method_t dc_methods[] = { 27696f2e892SBill Paul /* Device interface */ 27796f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 27896f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 27996f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 280e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 281e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 28296f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 28396f2e892SBill Paul 28496f2e892SBill Paul /* bus interface */ 28596f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 28696f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 28796f2e892SBill Paul 28896f2e892SBill Paul /* MII interface */ 28996f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 29096f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 29196f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 292f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 29396f2e892SBill Paul 29496f2e892SBill Paul { 0, 0 } 29596f2e892SBill Paul }; 29696f2e892SBill Paul 29796f2e892SBill Paul static driver_t dc_driver = { 29896f2e892SBill Paul "dc", 29996f2e892SBill Paul dc_methods, 30096f2e892SBill Paul sizeof(struct dc_softc) 30196f2e892SBill Paul }; 30296f2e892SBill Paul 30396f2e892SBill Paul static devclass_t dc_devclass; 30401faf54bSLuigi Rizzo #ifdef __i386__ 30501faf54bSLuigi Rizzo static int dc_quick=1; 30601faf54bSLuigi Rizzo SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, 30701faf54bSLuigi Rizzo &dc_quick,0,"do not mdevget in dc driver"); 30801faf54bSLuigi Rizzo #endif 30996f2e892SBill Paul 310feb78939SJonathan Chen DRIVER_MODULE(if_dc, cardbus, dc_driver, dc_devclass, 0, 0); 31196f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0); 31296f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 31396f2e892SBill Paul 31496f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 31596f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 31696f2e892SBill Paul 31796f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 31896f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 31996f2e892SBill Paul 32096f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 32196f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 32296f2e892SBill Paul 323b50c6312SJonathan Lemon #define IS_MPSAFE 0 324b50c6312SJonathan Lemon 325e3d2833aSAlfred Perlstein static void 326e3d2833aSAlfred Perlstein dc_delay(sc) 32796f2e892SBill Paul struct dc_softc *sc; 32896f2e892SBill Paul { 32996f2e892SBill Paul int idx; 33096f2e892SBill Paul 33196f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 33296f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 33396f2e892SBill Paul } 33496f2e892SBill Paul 3353097aa70SWarner Losh void dc_eeprom_width(sc) 3363097aa70SWarner Losh struct dc_softc *sc; 3373097aa70SWarner Losh { 3383097aa70SWarner Losh int i; 3393097aa70SWarner Losh 3403097aa70SWarner Losh /* Force EEPROM to idle state. */ 3413097aa70SWarner Losh dc_eeprom_idle(sc); 3423097aa70SWarner Losh 3433097aa70SWarner Losh /* Enter EEPROM access mode. */ 3443097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3453097aa70SWarner Losh dc_delay(sc); 3463097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3473097aa70SWarner Losh dc_delay(sc); 3483097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3493097aa70SWarner Losh dc_delay(sc); 3503097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3513097aa70SWarner Losh dc_delay(sc); 3523097aa70SWarner Losh 3533097aa70SWarner Losh for (i = 3; i--;) { 3543097aa70SWarner Losh if (6 & (1 << i)) 3553097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3563097aa70SWarner Losh else 3573097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3583097aa70SWarner Losh dc_delay(sc); 3593097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3603097aa70SWarner Losh dc_delay(sc); 3613097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3623097aa70SWarner Losh dc_delay(sc); 3633097aa70SWarner Losh } 3643097aa70SWarner Losh 3653097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3663097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3673097aa70SWarner Losh dc_delay(sc); 3683097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 3693097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3703097aa70SWarner Losh dc_delay(sc); 3713097aa70SWarner Losh break; 3723097aa70SWarner Losh } 3733097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3743097aa70SWarner Losh dc_delay(sc); 3753097aa70SWarner Losh } 3763097aa70SWarner Losh 3773097aa70SWarner Losh /* Turn off EEPROM access mode. */ 3783097aa70SWarner Losh dc_eeprom_idle(sc); 3793097aa70SWarner Losh 3803097aa70SWarner Losh if (i < 4 || i > 12) 3813097aa70SWarner Losh sc->dc_romwidth = 6; 3823097aa70SWarner Losh else 3833097aa70SWarner Losh sc->dc_romwidth = i; 3843097aa70SWarner Losh 3853097aa70SWarner Losh /* Enter EEPROM access mode. */ 3863097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3873097aa70SWarner Losh dc_delay(sc); 3883097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3893097aa70SWarner Losh dc_delay(sc); 3903097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3913097aa70SWarner Losh dc_delay(sc); 3923097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3933097aa70SWarner Losh dc_delay(sc); 3943097aa70SWarner Losh 3953097aa70SWarner Losh /* Turn off EEPROM access mode. */ 3963097aa70SWarner Losh dc_eeprom_idle(sc); 3973097aa70SWarner Losh } 3983097aa70SWarner Losh 399e3d2833aSAlfred Perlstein static void 400e3d2833aSAlfred Perlstein dc_eeprom_idle(sc) 40196f2e892SBill Paul struct dc_softc *sc; 40296f2e892SBill Paul { 40396f2e892SBill Paul register int i; 40496f2e892SBill Paul 40596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 40696f2e892SBill Paul dc_delay(sc); 40796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 40896f2e892SBill Paul dc_delay(sc); 40996f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 41096f2e892SBill Paul dc_delay(sc); 41196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 41296f2e892SBill Paul dc_delay(sc); 41396f2e892SBill Paul 41496f2e892SBill Paul for (i = 0; i < 25; i++) { 41596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 41696f2e892SBill Paul dc_delay(sc); 41796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 41896f2e892SBill Paul dc_delay(sc); 41996f2e892SBill Paul } 42096f2e892SBill Paul 42196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 42296f2e892SBill Paul dc_delay(sc); 42396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 42496f2e892SBill Paul dc_delay(sc); 42596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 42696f2e892SBill Paul 42796f2e892SBill Paul return; 42896f2e892SBill Paul } 42996f2e892SBill Paul 43096f2e892SBill Paul /* 43196f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 43296f2e892SBill Paul */ 433e3d2833aSAlfred Perlstein static void 434e3d2833aSAlfred Perlstein dc_eeprom_putbyte(sc, addr) 43596f2e892SBill Paul struct dc_softc *sc; 43696f2e892SBill Paul int addr; 43796f2e892SBill Paul { 43896f2e892SBill Paul register int d, i; 43996f2e892SBill Paul 4403097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4413097aa70SWarner Losh for (i = 3; i--; ) { 4423097aa70SWarner Losh if (d & (1 << i)) 4433097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 44496f2e892SBill Paul else 4453097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4463097aa70SWarner Losh dc_delay(sc); 4473097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4483097aa70SWarner Losh dc_delay(sc); 4493097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4503097aa70SWarner Losh dc_delay(sc); 4513097aa70SWarner Losh } 45296f2e892SBill Paul 45396f2e892SBill Paul /* 45496f2e892SBill Paul * Feed in each bit and strobe the clock. 45596f2e892SBill Paul */ 4563097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4573097aa70SWarner Losh if (addr & (1 << i)) { 45896f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 45996f2e892SBill Paul } else { 46096f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 46196f2e892SBill Paul } 46296f2e892SBill Paul dc_delay(sc); 46396f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 46496f2e892SBill Paul dc_delay(sc); 46596f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 46696f2e892SBill Paul dc_delay(sc); 46796f2e892SBill Paul } 46896f2e892SBill Paul 46996f2e892SBill Paul return; 47096f2e892SBill Paul } 47196f2e892SBill Paul 47296f2e892SBill Paul /* 47396f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 47496f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 47596f2e892SBill Paul * the EEPROM. 47696f2e892SBill Paul */ 477e3d2833aSAlfred Perlstein static void 478e3d2833aSAlfred Perlstein dc_eeprom_getword_pnic(sc, addr, dest) 47996f2e892SBill Paul struct dc_softc *sc; 48096f2e892SBill Paul int addr; 48196f2e892SBill Paul u_int16_t *dest; 48296f2e892SBill Paul { 48396f2e892SBill Paul register int i; 48496f2e892SBill Paul u_int32_t r; 48596f2e892SBill Paul 48696f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr); 48796f2e892SBill Paul 48896f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 48996f2e892SBill Paul DELAY(1); 49096f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 49196f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 49296f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 49396f2e892SBill Paul return; 49496f2e892SBill Paul } 49596f2e892SBill Paul } 49696f2e892SBill Paul 49796f2e892SBill Paul return; 49896f2e892SBill Paul } 49996f2e892SBill Paul 50096f2e892SBill Paul /* 50196f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 502feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 503feb78939SJonathan Chen * the EEPROM, too. 504feb78939SJonathan Chen */ 505e3d2833aSAlfred Perlstein static void 506e3d2833aSAlfred Perlstein dc_eeprom_getword_xircom(sc, addr, dest) 507feb78939SJonathan Chen struct dc_softc *sc; 508feb78939SJonathan Chen int addr; 509feb78939SJonathan Chen u_int16_t *dest; 510feb78939SJonathan Chen { 511feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 512feb78939SJonathan Chen 513feb78939SJonathan Chen addr *= 2; 514feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 515feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff; 516feb78939SJonathan Chen addr += 1; 517feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 518feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff) << 8; 519feb78939SJonathan Chen 520feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 521feb78939SJonathan Chen return; 522feb78939SJonathan Chen } 523feb78939SJonathan Chen 524feb78939SJonathan Chen /* 525feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 52696f2e892SBill Paul */ 527e3d2833aSAlfred Perlstein static void 528e3d2833aSAlfred Perlstein dc_eeprom_getword(sc, addr, dest) 52996f2e892SBill Paul struct dc_softc *sc; 53096f2e892SBill Paul int addr; 53196f2e892SBill Paul u_int16_t *dest; 53296f2e892SBill Paul { 53396f2e892SBill Paul register int i; 53496f2e892SBill Paul u_int16_t word = 0; 53596f2e892SBill Paul 53696f2e892SBill Paul /* Force EEPROM to idle state. */ 53796f2e892SBill Paul dc_eeprom_idle(sc); 53896f2e892SBill Paul 53996f2e892SBill Paul /* Enter EEPROM access mode. */ 54096f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 54196f2e892SBill Paul dc_delay(sc); 54296f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 54396f2e892SBill Paul dc_delay(sc); 54496f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 54596f2e892SBill Paul dc_delay(sc); 54696f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 54796f2e892SBill Paul dc_delay(sc); 54896f2e892SBill Paul 54996f2e892SBill Paul /* 55096f2e892SBill Paul * Send address of word we want to read. 55196f2e892SBill Paul */ 55296f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 55396f2e892SBill Paul 55496f2e892SBill Paul /* 55596f2e892SBill Paul * Start reading bits from EEPROM. 55696f2e892SBill Paul */ 55796f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 55896f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 55996f2e892SBill Paul dc_delay(sc); 56096f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 56196f2e892SBill Paul word |= i; 56296f2e892SBill Paul dc_delay(sc); 56396f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 56496f2e892SBill Paul dc_delay(sc); 56596f2e892SBill Paul } 56696f2e892SBill Paul 56796f2e892SBill Paul /* Turn off EEPROM access mode. */ 56896f2e892SBill Paul dc_eeprom_idle(sc); 56996f2e892SBill Paul 57096f2e892SBill Paul *dest = word; 57196f2e892SBill Paul 57296f2e892SBill Paul return; 57396f2e892SBill Paul } 57496f2e892SBill Paul 57596f2e892SBill Paul /* 57696f2e892SBill Paul * Read a sequence of words from the EEPROM. 57796f2e892SBill Paul */ 578e3d2833aSAlfred Perlstein static void 579e3d2833aSAlfred Perlstein dc_read_eeprom(sc, dest, off, cnt, swap) 58096f2e892SBill Paul struct dc_softc *sc; 58196f2e892SBill Paul caddr_t dest; 58296f2e892SBill Paul int off; 58396f2e892SBill Paul int cnt; 58496f2e892SBill Paul int swap; 58596f2e892SBill Paul { 58696f2e892SBill Paul int i; 58796f2e892SBill Paul u_int16_t word = 0, *ptr; 58896f2e892SBill Paul 58996f2e892SBill Paul for (i = 0; i < cnt; i++) { 59096f2e892SBill Paul if (DC_IS_PNIC(sc)) 59196f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 592feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 593feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 59496f2e892SBill Paul else 59596f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 59696f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 59796f2e892SBill Paul if (swap) 59896f2e892SBill Paul *ptr = ntohs(word); 59996f2e892SBill Paul else 60096f2e892SBill Paul *ptr = word; 60196f2e892SBill Paul } 60296f2e892SBill Paul 60396f2e892SBill Paul return; 60496f2e892SBill Paul } 60596f2e892SBill Paul 60696f2e892SBill Paul /* 60796f2e892SBill Paul * The following two routines are taken from the Macronix 98713 60896f2e892SBill Paul * Application Notes pp.19-21. 60996f2e892SBill Paul */ 61096f2e892SBill Paul /* 61196f2e892SBill Paul * Write a bit to the MII bus. 61296f2e892SBill Paul */ 613e3d2833aSAlfred Perlstein static void 614e3d2833aSAlfred Perlstein dc_mii_writebit(sc, bit) 61596f2e892SBill Paul struct dc_softc *sc; 61696f2e892SBill Paul int bit; 61796f2e892SBill Paul { 61896f2e892SBill Paul if (bit) 61996f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 62096f2e892SBill Paul DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT); 62196f2e892SBill Paul else 62296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 62396f2e892SBill Paul 62496f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62696f2e892SBill Paul 62796f2e892SBill Paul return; 62896f2e892SBill Paul } 62996f2e892SBill Paul 63096f2e892SBill Paul /* 63196f2e892SBill Paul * Read a bit from the MII bus. 63296f2e892SBill Paul */ 633e3d2833aSAlfred Perlstein static int 634e3d2833aSAlfred Perlstein dc_mii_readbit(sc) 63596f2e892SBill Paul struct dc_softc *sc; 63696f2e892SBill Paul { 63796f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR); 63896f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 63996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 64096f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 64196f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 64296f2e892SBill Paul return(1); 64396f2e892SBill Paul 64496f2e892SBill Paul return(0); 64596f2e892SBill Paul } 64696f2e892SBill Paul 64796f2e892SBill Paul /* 64896f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 64996f2e892SBill Paul */ 650e3d2833aSAlfred Perlstein static void 651e3d2833aSAlfred Perlstein dc_mii_sync(sc) 65296f2e892SBill Paul struct dc_softc *sc; 65396f2e892SBill Paul { 65496f2e892SBill Paul register int i; 65596f2e892SBill Paul 65696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 65796f2e892SBill Paul 65896f2e892SBill Paul for (i = 0; i < 32; i++) 65996f2e892SBill Paul dc_mii_writebit(sc, 1); 66096f2e892SBill Paul 66196f2e892SBill Paul return; 66296f2e892SBill Paul } 66396f2e892SBill Paul 66496f2e892SBill Paul /* 66596f2e892SBill Paul * Clock a series of bits through the MII. 66696f2e892SBill Paul */ 667e3d2833aSAlfred Perlstein static void 668e3d2833aSAlfred Perlstein dc_mii_send(sc, bits, cnt) 66996f2e892SBill Paul struct dc_softc *sc; 67096f2e892SBill Paul u_int32_t bits; 67196f2e892SBill Paul int cnt; 67296f2e892SBill Paul { 67396f2e892SBill Paul int i; 67496f2e892SBill Paul 67596f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 67696f2e892SBill Paul dc_mii_writebit(sc, bits & i); 67796f2e892SBill Paul } 67896f2e892SBill Paul 67996f2e892SBill Paul /* 68096f2e892SBill Paul * Read an PHY register through the MII. 68196f2e892SBill Paul */ 682e3d2833aSAlfred Perlstein static int 683e3d2833aSAlfred Perlstein dc_mii_readreg(sc, frame) 68496f2e892SBill Paul struct dc_softc *sc; 68596f2e892SBill Paul struct dc_mii_frame *frame; 68696f2e892SBill Paul 68796f2e892SBill Paul { 688d1ce9105SBill Paul int i, ack; 68996f2e892SBill Paul 690d1ce9105SBill Paul DC_LOCK(sc); 69196f2e892SBill Paul 69296f2e892SBill Paul /* 69396f2e892SBill Paul * Set up frame for RX. 69496f2e892SBill Paul */ 69596f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 69696f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 69796f2e892SBill Paul frame->mii_turnaround = 0; 69896f2e892SBill Paul frame->mii_data = 0; 69996f2e892SBill Paul 70096f2e892SBill Paul /* 70196f2e892SBill Paul * Sync the PHYs. 70296f2e892SBill Paul */ 70396f2e892SBill Paul dc_mii_sync(sc); 70496f2e892SBill Paul 70596f2e892SBill Paul /* 70696f2e892SBill Paul * Send command/address info. 70796f2e892SBill Paul */ 70896f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 70996f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 71096f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 71196f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 71296f2e892SBill Paul 71396f2e892SBill Paul #ifdef notdef 71496f2e892SBill Paul /* Idle bit */ 71596f2e892SBill Paul dc_mii_writebit(sc, 1); 71696f2e892SBill Paul dc_mii_writebit(sc, 0); 71796f2e892SBill Paul #endif 71896f2e892SBill Paul 71996f2e892SBill Paul /* Check for ack */ 72096f2e892SBill Paul ack = dc_mii_readbit(sc); 72196f2e892SBill Paul 72296f2e892SBill Paul /* 72396f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 72496f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 72596f2e892SBill Paul */ 72696f2e892SBill Paul if (ack) { 72796f2e892SBill Paul for(i = 0; i < 16; i++) { 72896f2e892SBill Paul dc_mii_readbit(sc); 72996f2e892SBill Paul } 73096f2e892SBill Paul goto fail; 73196f2e892SBill Paul } 73296f2e892SBill Paul 73396f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 73496f2e892SBill Paul if (!ack) { 73596f2e892SBill Paul if (dc_mii_readbit(sc)) 73696f2e892SBill Paul frame->mii_data |= i; 73796f2e892SBill Paul } 73896f2e892SBill Paul } 73996f2e892SBill Paul 74096f2e892SBill Paul fail: 74196f2e892SBill Paul 74296f2e892SBill Paul dc_mii_writebit(sc, 0); 74396f2e892SBill Paul dc_mii_writebit(sc, 0); 74496f2e892SBill Paul 745d1ce9105SBill Paul DC_UNLOCK(sc); 74696f2e892SBill Paul 74796f2e892SBill Paul if (ack) 74896f2e892SBill Paul return(1); 74996f2e892SBill Paul return(0); 75096f2e892SBill Paul } 75196f2e892SBill Paul 75296f2e892SBill Paul /* 75396f2e892SBill Paul * Write to a PHY register through the MII. 75496f2e892SBill Paul */ 755e3d2833aSAlfred Perlstein static int 756e3d2833aSAlfred Perlstein dc_mii_writereg(sc, frame) 75796f2e892SBill Paul struct dc_softc *sc; 75896f2e892SBill Paul struct dc_mii_frame *frame; 75996f2e892SBill Paul 76096f2e892SBill Paul { 761d1ce9105SBill Paul DC_LOCK(sc); 76296f2e892SBill Paul /* 76396f2e892SBill Paul * Set up frame for TX. 76496f2e892SBill Paul */ 76596f2e892SBill Paul 76696f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 76796f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 76896f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 76996f2e892SBill Paul 77096f2e892SBill Paul /* 77196f2e892SBill Paul * Sync the PHYs. 77296f2e892SBill Paul */ 77396f2e892SBill Paul dc_mii_sync(sc); 77496f2e892SBill Paul 77596f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 77696f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 77796f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 77896f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 77996f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 78096f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 78196f2e892SBill Paul 78296f2e892SBill Paul /* Idle bit. */ 78396f2e892SBill Paul dc_mii_writebit(sc, 0); 78496f2e892SBill Paul dc_mii_writebit(sc, 0); 78596f2e892SBill Paul 786d1ce9105SBill Paul DC_UNLOCK(sc); 78796f2e892SBill Paul 78896f2e892SBill Paul return(0); 78996f2e892SBill Paul } 79096f2e892SBill Paul 791e3d2833aSAlfred Perlstein static int 792e3d2833aSAlfred Perlstein dc_miibus_readreg(dev, phy, reg) 79396f2e892SBill Paul device_t dev; 79496f2e892SBill Paul int phy, reg; 79596f2e892SBill Paul { 79696f2e892SBill Paul struct dc_mii_frame frame; 79796f2e892SBill Paul struct dc_softc *sc; 798c85c4667SBill Paul int i, rval, phy_reg = 0; 79996f2e892SBill Paul 80096f2e892SBill Paul sc = device_get_softc(dev); 80196f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 80296f2e892SBill Paul 80396f2e892SBill Paul /* 80496f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 80596f2e892SBill Paul * however the AL981 provides direct access to the PHY 80696f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 80796f2e892SBill Paul * The AN985's MII interface is also buggy in that you 80896f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 80996f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 81096f2e892SBill Paul * that the PHY is at MII address 1. 81196f2e892SBill Paul */ 81296f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 81396f2e892SBill Paul return(0); 81496f2e892SBill Paul 8151af8bec7SBill Paul /* 8161af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 8171af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 8181af8bec7SBill Paul * so we only respond to correct one. 8191af8bec7SBill Paul */ 8201af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 8211af8bec7SBill Paul return(0); 8221af8bec7SBill Paul 8235c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 82496f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 82596f2e892SBill Paul switch(reg) { 82696f2e892SBill Paul case MII_BMSR: 82796f2e892SBill Paul /* 82896f2e892SBill Paul * Fake something to make the probe 82996f2e892SBill Paul * code think there's a PHY here. 83096f2e892SBill Paul */ 83196f2e892SBill Paul return(BMSR_MEDIAMASK); 83296f2e892SBill Paul break; 83396f2e892SBill Paul case MII_PHYIDR1: 83496f2e892SBill Paul if (DC_IS_PNIC(sc)) 83596f2e892SBill Paul return(DC_VENDORID_LO); 83696f2e892SBill Paul return(DC_VENDORID_DEC); 83796f2e892SBill Paul break; 83896f2e892SBill Paul case MII_PHYIDR2: 83996f2e892SBill Paul if (DC_IS_PNIC(sc)) 84096f2e892SBill Paul return(DC_DEVICEID_82C168); 84196f2e892SBill Paul return(DC_DEVICEID_21143); 84296f2e892SBill Paul break; 84396f2e892SBill Paul default: 84496f2e892SBill Paul return(0); 84596f2e892SBill Paul break; 84696f2e892SBill Paul } 84796f2e892SBill Paul } else 84896f2e892SBill Paul return(0); 84996f2e892SBill Paul } 85096f2e892SBill Paul 85196f2e892SBill Paul if (DC_IS_PNIC(sc)) { 85296f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 85396f2e892SBill Paul (phy << 23) | (reg << 18)); 85496f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 85596f2e892SBill Paul DELAY(1); 85696f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 85796f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 85896f2e892SBill Paul rval &= 0xFFFF; 85996f2e892SBill Paul return(rval == 0xFFFF ? 0 : rval); 86096f2e892SBill Paul } 86196f2e892SBill Paul } 86296f2e892SBill Paul return(0); 86396f2e892SBill Paul } 86496f2e892SBill Paul 86596f2e892SBill Paul if (DC_IS_COMET(sc)) { 86696f2e892SBill Paul switch(reg) { 86796f2e892SBill Paul case MII_BMCR: 86896f2e892SBill Paul phy_reg = DC_AL_BMCR; 86996f2e892SBill Paul break; 87096f2e892SBill Paul case MII_BMSR: 87196f2e892SBill Paul phy_reg = DC_AL_BMSR; 87296f2e892SBill Paul break; 87396f2e892SBill Paul case MII_PHYIDR1: 87496f2e892SBill Paul phy_reg = DC_AL_VENID; 87596f2e892SBill Paul break; 87696f2e892SBill Paul case MII_PHYIDR2: 87796f2e892SBill Paul phy_reg = DC_AL_DEVID; 87896f2e892SBill Paul break; 87996f2e892SBill Paul case MII_ANAR: 88096f2e892SBill Paul phy_reg = DC_AL_ANAR; 88196f2e892SBill Paul break; 88296f2e892SBill Paul case MII_ANLPAR: 88396f2e892SBill Paul phy_reg = DC_AL_LPAR; 88496f2e892SBill Paul break; 88596f2e892SBill Paul case MII_ANER: 88696f2e892SBill Paul phy_reg = DC_AL_ANER; 88796f2e892SBill Paul break; 88896f2e892SBill Paul default: 88996f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 89096f2e892SBill Paul sc->dc_unit, reg); 89196f2e892SBill Paul return(0); 89296f2e892SBill Paul break; 89396f2e892SBill Paul } 89496f2e892SBill Paul 89596f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 89696f2e892SBill Paul 89796f2e892SBill Paul if (rval == 0xFFFF) 89896f2e892SBill Paul return(0); 89996f2e892SBill Paul return(rval); 90096f2e892SBill Paul } 90196f2e892SBill Paul 90296f2e892SBill Paul frame.mii_phyaddr = phy; 90396f2e892SBill Paul frame.mii_regaddr = reg; 904419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 905f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 906f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 907419146d9SBill Paul } 90896f2e892SBill Paul dc_mii_readreg(sc, &frame); 909419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 910f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 91196f2e892SBill Paul 91296f2e892SBill Paul return(frame.mii_data); 91396f2e892SBill Paul } 91496f2e892SBill Paul 915e3d2833aSAlfred Perlstein static int 916e3d2833aSAlfred Perlstein dc_miibus_writereg(dev, phy, reg, data) 91796f2e892SBill Paul device_t dev; 91896f2e892SBill Paul int phy, reg, data; 91996f2e892SBill Paul { 92096f2e892SBill Paul struct dc_softc *sc; 92196f2e892SBill Paul struct dc_mii_frame frame; 922c85c4667SBill Paul int i, phy_reg = 0; 92396f2e892SBill Paul 92496f2e892SBill Paul sc = device_get_softc(dev); 92596f2e892SBill Paul bzero((char *)&frame, sizeof(frame)); 92696f2e892SBill Paul 92796f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 92896f2e892SBill Paul return(0); 92996f2e892SBill Paul 9301af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 9311af8bec7SBill Paul return(0); 9321af8bec7SBill Paul 93396f2e892SBill Paul if (DC_IS_PNIC(sc)) { 93496f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 93596f2e892SBill Paul (phy << 23) | (reg << 10) | data); 93696f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 93796f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 93896f2e892SBill Paul break; 93996f2e892SBill Paul } 94096f2e892SBill Paul return(0); 94196f2e892SBill Paul } 94296f2e892SBill Paul 94396f2e892SBill Paul if (DC_IS_COMET(sc)) { 94496f2e892SBill Paul switch(reg) { 94596f2e892SBill Paul case MII_BMCR: 94696f2e892SBill Paul phy_reg = DC_AL_BMCR; 94796f2e892SBill Paul break; 94896f2e892SBill Paul case MII_BMSR: 94996f2e892SBill Paul phy_reg = DC_AL_BMSR; 95096f2e892SBill Paul break; 95196f2e892SBill Paul case MII_PHYIDR1: 95296f2e892SBill Paul phy_reg = DC_AL_VENID; 95396f2e892SBill Paul break; 95496f2e892SBill Paul case MII_PHYIDR2: 95596f2e892SBill Paul phy_reg = DC_AL_DEVID; 95696f2e892SBill Paul break; 95796f2e892SBill Paul case MII_ANAR: 95896f2e892SBill Paul phy_reg = DC_AL_ANAR; 95996f2e892SBill Paul break; 96096f2e892SBill Paul case MII_ANLPAR: 96196f2e892SBill Paul phy_reg = DC_AL_LPAR; 96296f2e892SBill Paul break; 96396f2e892SBill Paul case MII_ANER: 96496f2e892SBill Paul phy_reg = DC_AL_ANER; 96596f2e892SBill Paul break; 96696f2e892SBill Paul default: 96796f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 96896f2e892SBill Paul sc->dc_unit, reg); 96996f2e892SBill Paul return(0); 97096f2e892SBill Paul break; 97196f2e892SBill Paul } 97296f2e892SBill Paul 97396f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 97496f2e892SBill Paul return(0); 97596f2e892SBill Paul } 97696f2e892SBill Paul 97796f2e892SBill Paul frame.mii_phyaddr = phy; 97896f2e892SBill Paul frame.mii_regaddr = reg; 97996f2e892SBill Paul frame.mii_data = data; 98096f2e892SBill Paul 981419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 982f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 983f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 984419146d9SBill Paul } 98596f2e892SBill Paul dc_mii_writereg(sc, &frame); 986419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 987f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 98896f2e892SBill Paul 98996f2e892SBill Paul return(0); 99096f2e892SBill Paul } 99196f2e892SBill Paul 992e3d2833aSAlfred Perlstein static void 993e3d2833aSAlfred Perlstein dc_miibus_statchg(dev) 99496f2e892SBill Paul device_t dev; 99596f2e892SBill Paul { 99696f2e892SBill Paul struct dc_softc *sc; 99796f2e892SBill Paul struct mii_data *mii; 998f43d9309SBill Paul struct ifmedia *ifm; 99996f2e892SBill Paul 100096f2e892SBill Paul sc = device_get_softc(dev); 100196f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 100296f2e892SBill Paul return; 10035c1cfac4SBill Paul 100496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 1005f43d9309SBill Paul ifm = &mii->mii_media; 1006f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 100745521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 1008f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 1009f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 1010f43d9309SBill Paul } else { 101196f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 101296f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 1013f43d9309SBill Paul } 1014f43d9309SBill Paul 1015f43d9309SBill Paul return; 1016f43d9309SBill Paul } 1017f43d9309SBill Paul 1018f43d9309SBill Paul /* 1019f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 1020f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 1021f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 1022f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 1023f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 1024f43d9309SBill Paul * with it itself. *sigh* 1025f43d9309SBill Paul */ 1026e3d2833aSAlfred Perlstein static void 1027e3d2833aSAlfred Perlstein dc_miibus_mediainit(dev) 1028f43d9309SBill Paul device_t dev; 1029f43d9309SBill Paul { 1030f43d9309SBill Paul struct dc_softc *sc; 1031f43d9309SBill Paul struct mii_data *mii; 1032f43d9309SBill Paul struct ifmedia *ifm; 1033f43d9309SBill Paul int rev; 1034f43d9309SBill Paul 1035f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 1036f43d9309SBill Paul 1037f43d9309SBill Paul sc = device_get_softc(dev); 1038f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 1039f43d9309SBill Paul ifm = &mii->mii_media; 1040f43d9309SBill Paul 1041f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 104245521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER|IFM_HPNA_1, 0, NULL); 104396f2e892SBill Paul 104496f2e892SBill Paul return; 104596f2e892SBill Paul } 104696f2e892SBill Paul 104796f2e892SBill Paul #define DC_POLY 0xEDB88320 104879d11e09SBill Paul #define DC_BITS_512 9 104979d11e09SBill Paul #define DC_BITS_128 7 105079d11e09SBill Paul #define DC_BITS_64 6 105196f2e892SBill Paul 1052e3d2833aSAlfred Perlstein static u_int32_t 1053e3d2833aSAlfred Perlstein dc_crc_le(sc, addr) 105496f2e892SBill Paul struct dc_softc *sc; 105596f2e892SBill Paul caddr_t addr; 105696f2e892SBill Paul { 105796f2e892SBill Paul u_int32_t idx, bit, data, crc; 105896f2e892SBill Paul 105996f2e892SBill Paul /* Compute CRC for the address value. */ 106096f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 106196f2e892SBill Paul 106296f2e892SBill Paul for (idx = 0; idx < 6; idx++) { 106396f2e892SBill Paul for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) 106496f2e892SBill Paul crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0); 106596f2e892SBill Paul } 106696f2e892SBill Paul 106779d11e09SBill Paul /* 106879d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 106979d11e09SBill Paul * chips is only 128 bits wide. 107079d11e09SBill Paul */ 107179d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 107279d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 107396f2e892SBill Paul 107479d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 107579d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 107679d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 107779d11e09SBill Paul 1078feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1079feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1080feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1081feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 1082feb78939SJonathan Chen return (crc & 0x0F) + (crc & 0x70)*3 + (14 << 4); 1083feb78939SJonathan Chen else 1084feb78939SJonathan Chen return (crc & 0x1F) + ((crc>>1) & 0xF0)*3 + (12 << 4); 1085feb78939SJonathan Chen } 1086feb78939SJonathan Chen 108779d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 108896f2e892SBill Paul } 108996f2e892SBill Paul 109096f2e892SBill Paul /* 109196f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 109296f2e892SBill Paul */ 1093e3d2833aSAlfred Perlstein static u_int32_t 1094e3d2833aSAlfred Perlstein dc_crc_be(addr) 109596f2e892SBill Paul caddr_t addr; 109696f2e892SBill Paul { 109796f2e892SBill Paul u_int32_t crc, carry; 109896f2e892SBill Paul int i, j; 109996f2e892SBill Paul u_int8_t c; 110096f2e892SBill Paul 110196f2e892SBill Paul /* Compute CRC for the address value. */ 110296f2e892SBill Paul crc = 0xFFFFFFFF; /* initial value */ 110396f2e892SBill Paul 110496f2e892SBill Paul for (i = 0; i < 6; i++) { 110596f2e892SBill Paul c = *(addr + i); 110696f2e892SBill Paul for (j = 0; j < 8; j++) { 110796f2e892SBill Paul carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01); 110896f2e892SBill Paul crc <<= 1; 110996f2e892SBill Paul c >>= 1; 111096f2e892SBill Paul if (carry) 111196f2e892SBill Paul crc = (crc ^ 0x04c11db6) | carry; 111296f2e892SBill Paul } 111396f2e892SBill Paul } 111496f2e892SBill Paul 111596f2e892SBill Paul /* return the filter bit position */ 111696f2e892SBill Paul return((crc >> 26) & 0x0000003F); 111796f2e892SBill Paul } 111896f2e892SBill Paul 111996f2e892SBill Paul /* 112096f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 112196f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 112296f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 112396f2e892SBill Paul * 112496f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 112596f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 112696f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 112796f2e892SBill Paul * we need that too. 112896f2e892SBill Paul */ 1129e3d2833aSAlfred Perlstein void 1130e3d2833aSAlfred Perlstein dc_setfilt_21143(sc) 113196f2e892SBill Paul struct dc_softc *sc; 113296f2e892SBill Paul { 113396f2e892SBill Paul struct dc_desc *sframe; 113496f2e892SBill Paul u_int32_t h, *sp; 113596f2e892SBill Paul struct ifmultiaddr *ifma; 113696f2e892SBill Paul struct ifnet *ifp; 113796f2e892SBill Paul int i; 113896f2e892SBill Paul 113996f2e892SBill Paul ifp = &sc->arpcom.ac_if; 114096f2e892SBill Paul 114196f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 114296f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 114396f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 114496f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 114596f2e892SBill Paul sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf; 114696f2e892SBill Paul bzero((char *)sp, DC_SFRAME_LEN); 114796f2e892SBill Paul 114896f2e892SBill Paul sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf); 114996f2e892SBill Paul sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK | 115096f2e892SBill Paul DC_FILTER_HASHPERF | DC_TXCTL_FINT; 115196f2e892SBill Paul 115296f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf; 115396f2e892SBill Paul 115496f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 115596f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 115696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 115796f2e892SBill Paul else 115896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 115996f2e892SBill Paul 116096f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 116196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116296f2e892SBill Paul else 116396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 116496f2e892SBill Paul 11656817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 116696f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 116796f2e892SBill Paul continue; 116896f2e892SBill Paul h = dc_crc_le(sc, 116996f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 117096f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 117196f2e892SBill Paul } 117296f2e892SBill Paul 117396f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 117496f2e892SBill Paul h = dc_crc_le(sc, (caddr_t)ðerbroadcastaddr); 117596f2e892SBill Paul sp[h >> 4] |= 1 << (h & 0xF); 117696f2e892SBill Paul } 117796f2e892SBill Paul 117896f2e892SBill Paul /* Set our MAC address */ 117996f2e892SBill Paul sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0]; 118096f2e892SBill Paul sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1]; 118196f2e892SBill Paul sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2]; 118296f2e892SBill Paul 118396f2e892SBill Paul sframe->dc_status = DC_TXSTAT_OWN; 118496f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 118596f2e892SBill Paul 118696f2e892SBill Paul /* 118796f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 118896f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 118996f2e892SBill Paul * before proceeding, just so it has time to swallow its 119096f2e892SBill Paul * medicine. 119196f2e892SBill Paul */ 119296f2e892SBill Paul DELAY(10000); 119396f2e892SBill Paul 119496f2e892SBill Paul ifp->if_timer = 5; 119596f2e892SBill Paul 119696f2e892SBill Paul return; 119796f2e892SBill Paul } 119896f2e892SBill Paul 1199e3d2833aSAlfred Perlstein void 1200e3d2833aSAlfred Perlstein dc_setfilt_admtek(sc) 120196f2e892SBill Paul struct dc_softc *sc; 120296f2e892SBill Paul { 120396f2e892SBill Paul struct ifnet *ifp; 120496f2e892SBill Paul int h = 0; 120596f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 120696f2e892SBill Paul struct ifmultiaddr *ifma; 120796f2e892SBill Paul 120896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 120996f2e892SBill Paul 121096f2e892SBill Paul /* Init our MAC address */ 121196f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 121296f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 121396f2e892SBill Paul 121496f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 121596f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 121696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 121796f2e892SBill Paul else 121896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 121996f2e892SBill Paul 122096f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 122196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 122296f2e892SBill Paul else 122396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 122496f2e892SBill Paul 122596f2e892SBill Paul /* first, zot all the existing hash bits */ 122696f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 122796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 122896f2e892SBill Paul 122996f2e892SBill Paul /* 123096f2e892SBill Paul * If we're already in promisc or allmulti mode, we 123196f2e892SBill Paul * don't have to bother programming the multicast filter. 123296f2e892SBill Paul */ 123396f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 123496f2e892SBill Paul return; 123596f2e892SBill Paul 123696f2e892SBill Paul /* now program new ones */ 12376817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 123896f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 123996f2e892SBill Paul continue; 124096f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 124196f2e892SBill Paul if (h < 32) 124296f2e892SBill Paul hashes[0] |= (1 << h); 124396f2e892SBill Paul else 124496f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 124596f2e892SBill Paul } 124696f2e892SBill Paul 124796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 124896f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 124996f2e892SBill Paul 125096f2e892SBill Paul return; 125196f2e892SBill Paul } 125296f2e892SBill Paul 1253e3d2833aSAlfred Perlstein void 1254e3d2833aSAlfred Perlstein dc_setfilt_asix(sc) 125596f2e892SBill Paul struct dc_softc *sc; 125696f2e892SBill Paul { 125796f2e892SBill Paul struct ifnet *ifp; 125896f2e892SBill Paul int h = 0; 125996f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 126096f2e892SBill Paul struct ifmultiaddr *ifma; 126196f2e892SBill Paul 126296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 126396f2e892SBill Paul 126496f2e892SBill Paul /* Init our MAC address */ 126596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 126696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 126796f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 126896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 126996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 127096f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 127196f2e892SBill Paul 127296f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 127396f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 127496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 127596f2e892SBill Paul else 127696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 127796f2e892SBill Paul 127896f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 127996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 128096f2e892SBill Paul else 128196f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 128296f2e892SBill Paul 128396f2e892SBill Paul /* 128496f2e892SBill Paul * The ASIX chip has a special bit to enable reception 128596f2e892SBill Paul * of broadcast frames. 128696f2e892SBill Paul */ 128796f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 128896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 128996f2e892SBill Paul else 129096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 129196f2e892SBill Paul 129296f2e892SBill Paul /* first, zot all the existing hash bits */ 129396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 129496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 129596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 129696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 129796f2e892SBill Paul 129896f2e892SBill Paul /* 129996f2e892SBill Paul * If we're already in promisc or allmulti mode, we 130096f2e892SBill Paul * don't have to bother programming the multicast filter. 130196f2e892SBill Paul */ 130296f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) 130396f2e892SBill Paul return; 130496f2e892SBill Paul 130596f2e892SBill Paul /* now program new ones */ 13066817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 130796f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 130896f2e892SBill Paul continue; 130996f2e892SBill Paul h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 131096f2e892SBill Paul if (h < 32) 131196f2e892SBill Paul hashes[0] |= (1 << h); 131296f2e892SBill Paul else 131396f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 131496f2e892SBill Paul } 131596f2e892SBill Paul 131696f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 131796f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 131896f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 131996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 132096f2e892SBill Paul 132196f2e892SBill Paul return; 132296f2e892SBill Paul } 132396f2e892SBill Paul 1324e3d2833aSAlfred Perlstein void 1325e3d2833aSAlfred Perlstein dc_setfilt_xircom(sc) 1326feb78939SJonathan Chen struct dc_softc *sc; 1327feb78939SJonathan Chen { 1328feb78939SJonathan Chen struct dc_desc *sframe; 1329feb78939SJonathan Chen u_int32_t h, *sp; 1330feb78939SJonathan Chen struct ifmultiaddr *ifma; 1331feb78939SJonathan Chen struct ifnet *ifp; 1332feb78939SJonathan Chen int i; 1333feb78939SJonathan Chen 1334feb78939SJonathan Chen ifp = &sc->arpcom.ac_if; 1335feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)); 1336feb78939SJonathan Chen 1337feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1338feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1339feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1340feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 1341feb78939SJonathan Chen sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf; 1342feb78939SJonathan Chen bzero((char *)sp, DC_SFRAME_LEN); 1343feb78939SJonathan Chen 1344feb78939SJonathan Chen sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf); 1345feb78939SJonathan Chen sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK | 1346feb78939SJonathan Chen DC_FILTER_HASHPERF | DC_TXCTL_FINT; 1347feb78939SJonathan Chen 1348feb78939SJonathan Chen sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf; 1349feb78939SJonathan Chen 1350feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1351feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1352feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1353feb78939SJonathan Chen else 1354feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1355feb78939SJonathan Chen 1356feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1357feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1358feb78939SJonathan Chen else 1359feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1360feb78939SJonathan Chen 13616817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1362feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1363feb78939SJonathan Chen continue; 13641d5e5310SBill Paul h = dc_crc_le(sc, 13651d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1366feb78939SJonathan Chen sp[h >> 4] |= 1 << (h & 0xF); 1367feb78939SJonathan Chen } 1368feb78939SJonathan Chen 1369feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1370feb78939SJonathan Chen h = dc_crc_le(sc, (caddr_t)ðerbroadcastaddr); 1371feb78939SJonathan Chen sp[h >> 4] |= 1 << (h & 0xF); 1372feb78939SJonathan Chen } 1373feb78939SJonathan Chen 1374feb78939SJonathan Chen /* Set our MAC address */ 1375feb78939SJonathan Chen sp[0] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0]; 1376feb78939SJonathan Chen sp[1] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1]; 1377feb78939SJonathan Chen sp[2] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2]; 1378feb78939SJonathan Chen 1379feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1380feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 1381feb78939SJonathan Chen ifp->if_flags |= IFF_RUNNING; 1382feb78939SJonathan Chen sframe->dc_status = DC_TXSTAT_OWN; 1383feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1384feb78939SJonathan Chen 1385feb78939SJonathan Chen /* 1386feb78939SJonathan Chen * wait some time... 1387feb78939SJonathan Chen */ 1388feb78939SJonathan Chen DELAY(1000); 1389feb78939SJonathan Chen 1390feb78939SJonathan Chen ifp->if_timer = 5; 1391feb78939SJonathan Chen 1392feb78939SJonathan Chen return; 1393feb78939SJonathan Chen } 1394feb78939SJonathan Chen 1395e3d2833aSAlfred Perlstein static void 1396e3d2833aSAlfred Perlstein dc_setfilt(sc) 139796f2e892SBill Paul struct dc_softc *sc; 139896f2e892SBill Paul { 139996f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 14001af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 140196f2e892SBill Paul dc_setfilt_21143(sc); 140296f2e892SBill Paul 140396f2e892SBill Paul if (DC_IS_ASIX(sc)) 140496f2e892SBill Paul dc_setfilt_asix(sc); 140596f2e892SBill Paul 140696f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 140796f2e892SBill Paul dc_setfilt_admtek(sc); 140896f2e892SBill Paul 1409feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1410feb78939SJonathan Chen dc_setfilt_xircom(sc); 1411feb78939SJonathan Chen 141296f2e892SBill Paul return; 141396f2e892SBill Paul } 141496f2e892SBill Paul 141596f2e892SBill Paul /* 141696f2e892SBill Paul * In order to fiddle with the 141796f2e892SBill Paul * 'full-duplex' and '100Mbps' bits in the netconfig register, we 141896f2e892SBill Paul * first have to put the transmit and/or receive logic in the idle state. 141996f2e892SBill Paul */ 1420e3d2833aSAlfred Perlstein static void 1421e3d2833aSAlfred Perlstein dc_setcfg(sc, media) 142296f2e892SBill Paul struct dc_softc *sc; 142396f2e892SBill Paul int media; 142496f2e892SBill Paul { 142596f2e892SBill Paul int i, restart = 0; 142696f2e892SBill Paul u_int32_t isr; 142796f2e892SBill Paul 142896f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 142996f2e892SBill Paul return; 143096f2e892SBill Paul 143196f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) { 143296f2e892SBill Paul restart = 1; 143396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)); 143496f2e892SBill Paul 143596f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 143696f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1437d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1438351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1439351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 144096f2e892SBill Paul break; 1441d467c136SBill Paul DELAY(10); 144296f2e892SBill Paul } 144396f2e892SBill Paul 144496f2e892SBill Paul if (i == DC_TIMEOUT) 144596f2e892SBill Paul printf("dc%d: failed to force tx and " 144696f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 144796f2e892SBill Paul } 144896f2e892SBill Paul 144996f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1450042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1451042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 145296f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14538273d5f8SBill Paul int watchdogreg; 14548273d5f8SBill Paul 1455bf645417SBill Paul if (DC_IS_INTEL(sc)) { 14568273d5f8SBill Paul /* there's a write enable bit here that reads as 1 */ 14578273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14588273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14598273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14604c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1461bf645417SBill Paul } else { 1462bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1463bf645417SBill Paul } 146496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 146596f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 146696f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 146796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 146896f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 146988d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 147096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 147196f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1472e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1473e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 147496f2e892SBill Paul } else { 147596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 147696f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 147796f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 147896f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 147996f2e892SBill Paul } 1480318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1481318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1482318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14835c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14845c1cfac4SBill Paul dc_apply_fixup(sc, 14855c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14865c1cfac4SBill Paul IFM_100_TX|IFM_FDX : IFM_100_TX); 148796f2e892SBill Paul } 148896f2e892SBill Paul } 148996f2e892SBill Paul 149096f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1491042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1492042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 149396f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14948273d5f8SBill Paul int watchdogreg; 14958273d5f8SBill Paul 14968273d5f8SBill Paul /* there's a write enable bit here that reads as 1 */ 14974c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14988273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14998273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 15008273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 15018273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 15024c2efe27SBill Paul } else { 15034c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 15044c2efe27SBill Paul } 150596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS| 150696f2e892SBill Paul DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER)); 150796f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 150896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 150988d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 151096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 151196f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1512e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1513e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 151496f2e892SBill Paul } else { 151596f2e892SBill Paul if (DC_IS_PNIC(sc)) { 151696f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 151796f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 151896f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 151996f2e892SBill Paul } 152096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1521318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 152296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 15235c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 15245c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 15255c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 15265c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 15275c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 15285c1cfac4SBill Paul else 15295c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 15305c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15315c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 15325c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 15335c1cfac4SBill Paul dc_apply_fixup(sc, 15345c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 15355c1cfac4SBill Paul IFM_10_T|IFM_FDX : IFM_10_T); 15365c1cfac4SBill Paul DELAY(20000); 15375c1cfac4SBill Paul } 153896f2e892SBill Paul } 153996f2e892SBill Paul } 154096f2e892SBill Paul 1541f43d9309SBill Paul /* 1542f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1543f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1544f43d9309SBill Paul * on the external MII port. 1545f43d9309SBill Paul */ 1546f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 154745521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1548f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1549f43d9309SBill Paul sc->dc_link = 1; 1550f43d9309SBill Paul } else { 1551f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1552f43d9309SBill Paul } 1553f43d9309SBill Paul } 1554f43d9309SBill Paul 15557e346229SMartin Blapp if (DC_IS_ADMTEK(sc)) 15567e346229SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 15577e346229SMartin Blapp 155896f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 155996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 156096f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 156196f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 156296f2e892SBill Paul } else { 156396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 156496f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 156596f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 156696f2e892SBill Paul } 156796f2e892SBill Paul 156896f2e892SBill Paul if (restart) 156996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON); 157096f2e892SBill Paul 157196f2e892SBill Paul return; 157296f2e892SBill Paul } 157396f2e892SBill Paul 1574e3d2833aSAlfred Perlstein static void 1575e3d2833aSAlfred Perlstein dc_reset(sc) 157696f2e892SBill Paul struct dc_softc *sc; 157796f2e892SBill Paul { 157896f2e892SBill Paul register int i; 157996f2e892SBill Paul 158096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 158196f2e892SBill Paul 158296f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 158396f2e892SBill Paul DELAY(10); 158496f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 158596f2e892SBill Paul break; 158696f2e892SBill Paul } 158796f2e892SBill Paul 15881af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15891d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 159096f2e892SBill Paul DELAY(10000); 159196f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 159296f2e892SBill Paul i = 0; 159396f2e892SBill Paul } 159496f2e892SBill Paul 159596f2e892SBill Paul if (i == DC_TIMEOUT) 159696f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 159796f2e892SBill Paul 159896f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 159996f2e892SBill Paul DELAY(1000); 160096f2e892SBill Paul 160196f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 160296f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 160396f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 160496f2e892SBill Paul 160591cc2adbSBill Paul /* 160691cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 160791cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 160891cc2adbSBill Paul * into a state where it will never come out of reset 160991cc2adbSBill Paul * until we reset the whole chip again. 161091cc2adbSBill Paul */ 16115c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 161291cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 16135c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 16145c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 16155c1cfac4SBill Paul } 161691cc2adbSBill Paul 161796f2e892SBill Paul return; 161896f2e892SBill Paul } 161996f2e892SBill Paul 1620e3d2833aSAlfred Perlstein static struct dc_type * 1621e3d2833aSAlfred Perlstein dc_devtype(dev) 162296f2e892SBill Paul device_t dev; 162396f2e892SBill Paul { 162496f2e892SBill Paul struct dc_type *t; 162596f2e892SBill Paul u_int32_t rev; 162696f2e892SBill Paul 162796f2e892SBill Paul t = dc_devs; 162896f2e892SBill Paul 162996f2e892SBill Paul while(t->dc_name != NULL) { 163096f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 163196f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 163296f2e892SBill Paul /* Check the PCI revision */ 163396f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 163496f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 163596f2e892SBill Paul rev >= DC_REVISION_98713A) 163696f2e892SBill Paul t++; 163796f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 163896f2e892SBill Paul rev >= DC_REVISION_98713A) 163996f2e892SBill Paul t++; 164096f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 164179d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 164279d11e09SBill Paul t++; 164379d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 164496f2e892SBill Paul rev >= DC_REVISION_98725) 164596f2e892SBill Paul t++; 164696f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 164796f2e892SBill Paul rev >= DC_REVISION_88141) 164896f2e892SBill Paul t++; 164996f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 165096f2e892SBill Paul rev >= DC_REVISION_82C169) 165196f2e892SBill Paul t++; 165288d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 165388d739dcSBill Paul rev >= DC_REVISION_DM9102A) 165488d739dcSBill Paul t++; 165596f2e892SBill Paul return(t); 165696f2e892SBill Paul } 165796f2e892SBill Paul t++; 165896f2e892SBill Paul } 165996f2e892SBill Paul 166096f2e892SBill Paul return(NULL); 166196f2e892SBill Paul } 166296f2e892SBill Paul 166396f2e892SBill Paul /* 166496f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 166596f2e892SBill Paul * IDs against our list and return a device name if we find a match. 166696f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 166796f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 166896f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 166996f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 167096f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 167196f2e892SBill Paul */ 1672e3d2833aSAlfred Perlstein static int 1673e3d2833aSAlfred Perlstein dc_probe(dev) 167496f2e892SBill Paul device_t dev; 167596f2e892SBill Paul { 167696f2e892SBill Paul struct dc_type *t; 167796f2e892SBill Paul 167896f2e892SBill Paul t = dc_devtype(dev); 167996f2e892SBill Paul 168096f2e892SBill Paul if (t != NULL) { 168196f2e892SBill Paul device_set_desc(dev, t->dc_name); 168296f2e892SBill Paul return(0); 168396f2e892SBill Paul } 168496f2e892SBill Paul 168596f2e892SBill Paul return(ENXIO); 168696f2e892SBill Paul } 168796f2e892SBill Paul 1688e3d2833aSAlfred Perlstein static void 1689e3d2833aSAlfred Perlstein dc_acpi(dev) 169096f2e892SBill Paul device_t dev; 169196f2e892SBill Paul { 169296f2e892SBill Paul int unit; 169396f2e892SBill Paul 169496f2e892SBill Paul unit = device_get_unit(dev); 169596f2e892SBill Paul 169614a00c6cSBill Paul if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 169796f2e892SBill Paul u_int32_t iobase, membase, irq; 169896f2e892SBill Paul 169996f2e892SBill Paul /* Save important PCI config data. */ 170096f2e892SBill Paul iobase = pci_read_config(dev, DC_PCI_CFBIO, 4); 170196f2e892SBill Paul membase = pci_read_config(dev, DC_PCI_CFBMA, 4); 170296f2e892SBill Paul irq = pci_read_config(dev, DC_PCI_CFIT, 4); 170396f2e892SBill Paul 170496f2e892SBill Paul /* Reset the power state. */ 170596f2e892SBill Paul printf("dc%d: chip is in D%d power mode " 170614a00c6cSBill Paul "-- setting to D0\n", unit, 170714a00c6cSBill Paul pci_get_powerstate(dev)); 170814a00c6cSBill Paul pci_set_powerstate(dev, PCI_POWERSTATE_D0); 170996f2e892SBill Paul 171096f2e892SBill Paul /* Restore PCI config data. */ 171196f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBIO, iobase, 4); 171296f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBMA, membase, 4); 171396f2e892SBill Paul pci_write_config(dev, DC_PCI_CFIT, irq, 4); 171496f2e892SBill Paul } 171514a00c6cSBill Paul 171696f2e892SBill Paul return; 171796f2e892SBill Paul } 171896f2e892SBill Paul 1719e3d2833aSAlfred Perlstein static void 1720e3d2833aSAlfred Perlstein dc_apply_fixup(sc, media) 17215c1cfac4SBill Paul struct dc_softc *sc; 17225c1cfac4SBill Paul int media; 17235c1cfac4SBill Paul { 17245c1cfac4SBill Paul struct dc_mediainfo *m; 17255c1cfac4SBill Paul u_int8_t *p; 17265c1cfac4SBill Paul int i; 17275d801891SBill Paul u_int32_t reg; 17285c1cfac4SBill Paul 17295c1cfac4SBill Paul m = sc->dc_mi; 17305c1cfac4SBill Paul 17315c1cfac4SBill Paul while (m != NULL) { 17325c1cfac4SBill Paul if (m->dc_media == media) 17335c1cfac4SBill Paul break; 17345c1cfac4SBill Paul m = m->dc_next; 17355c1cfac4SBill Paul } 17365c1cfac4SBill Paul 17375c1cfac4SBill Paul if (m == NULL) 17385c1cfac4SBill Paul return; 17395c1cfac4SBill Paul 17405c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 17415c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 17425c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 17435c1cfac4SBill Paul } 17445c1cfac4SBill Paul 17455c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 17465c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 17475c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 17485c1cfac4SBill Paul } 17495c1cfac4SBill Paul 17505c1cfac4SBill Paul return; 17515c1cfac4SBill Paul } 17525c1cfac4SBill Paul 1753e3d2833aSAlfred Perlstein static void 1754e3d2833aSAlfred Perlstein dc_decode_leaf_sia(sc, l) 17555c1cfac4SBill Paul struct dc_softc *sc; 17565c1cfac4SBill Paul struct dc_eblock_sia *l; 17575c1cfac4SBill Paul { 17585c1cfac4SBill Paul struct dc_mediainfo *m; 17595c1cfac4SBill Paul 17605c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 17613019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 17625c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10BT) 17635c1cfac4SBill Paul m->dc_media = IFM_10_T; 17645c1cfac4SBill Paul 17655c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX) 17665c1cfac4SBill Paul m->dc_media = IFM_10_T|IFM_FDX; 17675c1cfac4SBill Paul 17685c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10B2) 17695c1cfac4SBill Paul m->dc_media = IFM_10_2; 17705c1cfac4SBill Paul 17715c1cfac4SBill Paul if (l->dc_sia_code == DC_SIA_CODE_10B5) 17725c1cfac4SBill Paul m->dc_media = IFM_10_5; 17735c1cfac4SBill Paul 17745c1cfac4SBill Paul m->dc_gp_len = 2; 17755c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl; 17765c1cfac4SBill Paul 17775c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17785c1cfac4SBill Paul sc->dc_mi = m; 17795c1cfac4SBill Paul 17805c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 17815c1cfac4SBill Paul 17825c1cfac4SBill Paul return; 17835c1cfac4SBill Paul } 17845c1cfac4SBill Paul 1785e3d2833aSAlfred Perlstein static void 1786e3d2833aSAlfred Perlstein dc_decode_leaf_sym(sc, l) 17875c1cfac4SBill Paul struct dc_softc *sc; 17885c1cfac4SBill Paul struct dc_eblock_sym *l; 17895c1cfac4SBill Paul { 17905c1cfac4SBill Paul struct dc_mediainfo *m; 17915c1cfac4SBill Paul 17925c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 17933019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 17945c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 17955c1cfac4SBill Paul m->dc_media = IFM_100_TX; 17965c1cfac4SBill Paul 17975c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 17985c1cfac4SBill Paul m->dc_media = IFM_100_TX|IFM_FDX; 17995c1cfac4SBill Paul 18005c1cfac4SBill Paul m->dc_gp_len = 2; 18015c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 18025c1cfac4SBill Paul 18035c1cfac4SBill Paul m->dc_next = sc->dc_mi; 18045c1cfac4SBill Paul sc->dc_mi = m; 18055c1cfac4SBill Paul 18065c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 18075c1cfac4SBill Paul 18085c1cfac4SBill Paul return; 18095c1cfac4SBill Paul } 18105c1cfac4SBill Paul 1811e3d2833aSAlfred Perlstein static void 1812e3d2833aSAlfred Perlstein dc_decode_leaf_mii(sc, l) 18135c1cfac4SBill Paul struct dc_softc *sc; 18145c1cfac4SBill Paul struct dc_eblock_mii *l; 18155c1cfac4SBill Paul { 18165c1cfac4SBill Paul u_int8_t *p; 18175c1cfac4SBill Paul struct dc_mediainfo *m; 18185c1cfac4SBill Paul 18195c1cfac4SBill Paul m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT); 18203019f2bfSBill Paul bzero(m, sizeof(struct dc_mediainfo)); 18215c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 18225c1cfac4SBill Paul m->dc_media = IFM_AUTO; 18235c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 18245c1cfac4SBill Paul 18255c1cfac4SBill Paul p = (u_int8_t *)l; 18265c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 18275c1cfac4SBill Paul m->dc_gp_ptr = p; 18285c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 18295c1cfac4SBill Paul m->dc_reset_len = *p; 18305c1cfac4SBill Paul p++; 18315c1cfac4SBill Paul m->dc_reset_ptr = p; 18325c1cfac4SBill Paul 18335c1cfac4SBill Paul m->dc_next = sc->dc_mi; 18345c1cfac4SBill Paul sc->dc_mi = m; 18355c1cfac4SBill Paul 18365c1cfac4SBill Paul return; 18375c1cfac4SBill Paul } 18385c1cfac4SBill Paul 18393097aa70SWarner Losh void dc_read_srom(sc, bits) 18403097aa70SWarner Losh struct dc_softc *sc; 18413097aa70SWarner Losh int bits; 18423097aa70SWarner Losh { 18433097aa70SWarner Losh int size; 18443097aa70SWarner Losh 18453097aa70SWarner Losh size = 2 << bits; 18463097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 18473097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 18483097aa70SWarner Losh } 18493097aa70SWarner Losh 1850e3d2833aSAlfred Perlstein static void 1851e3d2833aSAlfred Perlstein dc_parse_21143_srom(sc) 18525c1cfac4SBill Paul struct dc_softc *sc; 18535c1cfac4SBill Paul { 18545c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 18555c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 18565c1cfac4SBill Paul int i, loff; 18575c1cfac4SBill Paul char *ptr; 18585c1cfac4SBill Paul 18595c1cfac4SBill Paul loff = sc->dc_srom[27]; 18605c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 18615c1cfac4SBill Paul 18625c1cfac4SBill Paul ptr = (char *)lhdr; 18635c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 18645c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 18655c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 18665c1cfac4SBill Paul switch(hdr->dc_type) { 18675c1cfac4SBill Paul case DC_EBLOCK_MII: 18685c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 18695c1cfac4SBill Paul break; 18705c1cfac4SBill Paul case DC_EBLOCK_SIA: 18715c1cfac4SBill Paul dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr); 18725c1cfac4SBill Paul break; 18735c1cfac4SBill Paul case DC_EBLOCK_SYM: 18745c1cfac4SBill Paul dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr); 18755c1cfac4SBill Paul break; 18765c1cfac4SBill Paul default: 18775c1cfac4SBill Paul /* Don't care. Yet. */ 18785c1cfac4SBill Paul break; 18795c1cfac4SBill Paul } 18805c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 18815c1cfac4SBill Paul ptr++; 18825c1cfac4SBill Paul } 18835c1cfac4SBill Paul 18845c1cfac4SBill Paul return; 18855c1cfac4SBill Paul } 18865c1cfac4SBill Paul 188796f2e892SBill Paul /* 188896f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 188996f2e892SBill Paul * setup and ethernet/BPF attach. 189096f2e892SBill Paul */ 1891e3d2833aSAlfred Perlstein static int 1892e3d2833aSAlfred Perlstein dc_attach(dev) 189396f2e892SBill Paul device_t dev; 189496f2e892SBill Paul { 1895d1ce9105SBill Paul int tmp = 0; 189696f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 189796f2e892SBill Paul u_int32_t command; 189896f2e892SBill Paul struct dc_softc *sc; 189996f2e892SBill Paul struct ifnet *ifp; 190096f2e892SBill Paul u_int32_t revision; 190196f2e892SBill Paul int unit, error = 0, rid, mac_offset; 190296f2e892SBill Paul 190396f2e892SBill Paul sc = device_get_softc(dev); 190496f2e892SBill Paul unit = device_get_unit(dev); 190596f2e892SBill Paul bzero(sc, sizeof(struct dc_softc)); 190696f2e892SBill Paul 19076008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 19086008862bSJohn Baldwin MTX_DEF | MTX_RECURSE); 1909031fc810SBill Paul 191096f2e892SBill Paul /* 191196f2e892SBill Paul * Handle power management nonsense. 191296f2e892SBill Paul */ 191396f2e892SBill Paul dc_acpi(dev); 191496f2e892SBill Paul 191596f2e892SBill Paul /* 191696f2e892SBill Paul * Map control/status registers. 191796f2e892SBill Paul */ 191807f65363SBill Paul pci_enable_busmaster(dev); 191975ff968cSBill Paul pci_enable_io(dev, SYS_RES_IOPORT); 192075ff968cSBill Paul pci_enable_io(dev, SYS_RES_MEMORY); 1921c48cc9ceSPeter Wemm command = pci_read_config(dev, PCIR_COMMAND, 4); 192296f2e892SBill Paul 192396f2e892SBill Paul #ifdef DC_USEIOSPACE 192496f2e892SBill Paul if (!(command & PCIM_CMD_PORTEN)) { 192596f2e892SBill Paul printf("dc%d: failed to enable I/O ports!\n", unit); 192696f2e892SBill Paul error = ENXIO; 19279ebe64caSPoul-Henning Kamp goto fail_nolock; 192896f2e892SBill Paul } 192996f2e892SBill Paul #else 193096f2e892SBill Paul if (!(command & PCIM_CMD_MEMEN)) { 193196f2e892SBill Paul printf("dc%d: failed to enable memory mapping!\n", unit); 193296f2e892SBill Paul error = ENXIO; 19339ebe64caSPoul-Henning Kamp goto fail_nolock; 193496f2e892SBill Paul } 193596f2e892SBill Paul #endif 193696f2e892SBill Paul 193796f2e892SBill Paul rid = DC_RID; 193896f2e892SBill Paul sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid, 193996f2e892SBill Paul 0, ~0, 1, RF_ACTIVE); 194096f2e892SBill Paul 194196f2e892SBill Paul if (sc->dc_res == NULL) { 194296f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 194396f2e892SBill Paul error = ENXIO; 19449ebe64caSPoul-Henning Kamp goto fail_nolock; 194596f2e892SBill Paul } 194696f2e892SBill Paul 194796f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 194896f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 194996f2e892SBill Paul 195096f2e892SBill Paul /* Allocate interrupt */ 195196f2e892SBill Paul rid = 0; 195296f2e892SBill Paul sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 195396f2e892SBill Paul RF_SHAREABLE | RF_ACTIVE); 195496f2e892SBill Paul 195596f2e892SBill Paul if (sc->dc_irq == NULL) { 195696f2e892SBill Paul printf("dc%d: couldn't map interrupt\n", unit); 195796f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 195896f2e892SBill Paul error = ENXIO; 19599ebe64caSPoul-Henning Kamp goto fail_nolock; 196096f2e892SBill Paul } 196196f2e892SBill Paul 1962b50c6312SJonathan Lemon error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | 1963b50c6312SJonathan Lemon (IS_MPSAFE ? INTR_MPSAFE : 0), 196496f2e892SBill Paul dc_intr, sc, &sc->dc_intrhand); 196596f2e892SBill Paul 196696f2e892SBill Paul if (error) { 196796f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 196896f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 196996f2e892SBill Paul printf("dc%d: couldn't set up irq\n", unit); 19709ebe64caSPoul-Henning Kamp goto fail_nolock; 197196f2e892SBill Paul } 19729ebe64caSPoul-Henning Kamp DC_LOCK(sc); 197396f2e892SBill Paul 197496f2e892SBill Paul /* Need this info to decide on a chip type. */ 197596f2e892SBill Paul sc->dc_info = dc_devtype(dev); 197696f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 197796f2e892SBill Paul 197896f2e892SBill Paul switch(sc->dc_info->dc_did) { 197996f2e892SBill Paul case DC_DEVICEID_21143: 198096f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 198196f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 1982042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19835c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 19843097aa70SWarner Losh dc_eeprom_width(sc); 19853097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 198696f2e892SBill Paul break; 198796f2e892SBill Paul case DC_DEVICEID_DM9100: 198896f2e892SBill Paul case DC_DEVICEID_DM9102: 198996f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1990318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE|DC_TX_INTR_ALWAYS; 1991318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_STORENFWD; 199296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 19930a46b1dcSBill Paul /* Increase the latency timer value. */ 19940a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 19950a46b1dcSBill Paul command &= 0xFFFF00FF; 19960a46b1dcSBill Paul command |= 0x00008000; 19970a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 199896f2e892SBill Paul break; 199996f2e892SBill Paul case DC_DEVICEID_AL981: 200096f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 200196f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 200296f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 200396f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 20043097aa70SWarner Losh dc_eeprom_width(sc); 20053097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 200696f2e892SBill Paul break; 200796f2e892SBill Paul case DC_DEVICEID_AN985: 200841fced74SPeter Wemm case DC_DEVICEID_FE2500: 2009fa167b8eSBill Paul case DC_DEVICEID_EN2242: 201096f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 201196f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 201296f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 201396f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 20143097aa70SWarner Losh dc_eeprom_width(sc); 20153097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 201696f2e892SBill Paul break; 201796f2e892SBill Paul case DC_DEVICEID_98713: 201896f2e892SBill Paul case DC_DEVICEID_98713_CP: 201996f2e892SBill Paul if (revision < DC_REVISION_98713A) { 202096f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 202196f2e892SBill Paul } 2022318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 202396f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 2024318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 2025318b02fdSBill Paul } 2026318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 202796f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 202896f2e892SBill Paul break; 202996f2e892SBill Paul case DC_DEVICEID_987x5: 20309ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 203179d11e09SBill Paul /* 203279d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 203379d11e09SBill Paul * 128-bit hash table. We need to deal with these 203479d11e09SBill Paul * in the same manner as the PNIC II so that we 203579d11e09SBill Paul * get the right number of bits out of the 203679d11e09SBill Paul * CRC routine. 203779d11e09SBill Paul */ 203879d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 203979d11e09SBill Paul revision < DC_REVISION_98725) 204079d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 204196f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 204296f2e892SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 2043318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 204496f2e892SBill Paul break; 2045ead7cde9SBill Paul case DC_DEVICEID_98727: 2046ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 2047ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR; 2048ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 2049ead7cde9SBill Paul break; 205096f2e892SBill Paul case DC_DEVICEID_82C115: 205196f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 205279d11e09SBill Paul sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH; 2053318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY; 205496f2e892SBill Paul break; 205596f2e892SBill Paul case DC_DEVICEID_82C168: 205696f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 205791cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS; 205896f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 205996f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 206096f2e892SBill Paul if (revision < DC_REVISION_82C169) 206196f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 206296f2e892SBill Paul break; 206396f2e892SBill Paul case DC_DEVICEID_AX88140A: 206496f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 206596f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG; 206696f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 206796f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 206896f2e892SBill Paul break; 2069feb78939SJonathan Chen case DC_DEVICEID_X3201: 2070feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 20712dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 20722dfc960aSLuigi Rizzo DC_TX_ALIGN; 2073feb78939SJonathan Chen /* 2074feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 2075feb78939SJonathan Chen * it to obtain a double word aligned buffer. 20762dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 2077feb78939SJonathan Chen */ 20783097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 20793097aa70SWarner Losh /* XXX Call the cardbus function to get nic from the CIS */ 2080feb78939SJonathan Chen break; 20811af8bec7SBill Paul case DC_DEVICEID_RS7112: 20821af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 20831af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 20841af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 20851af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 20863097aa70SWarner Losh dc_eeprom_width(sc); 20873097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 20881af8bec7SBill Paul break; 208996f2e892SBill Paul default: 209096f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 209196f2e892SBill Paul sc->dc_info->dc_did); 209296f2e892SBill Paul break; 209396f2e892SBill Paul } 209496f2e892SBill Paul 209596f2e892SBill Paul /* Save the cache line size. */ 209688d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 209788d739dcSBill Paul sc->dc_cachesize = 0; 209888d739dcSBill Paul else 209988d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 210088d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 210196f2e892SBill Paul 210296f2e892SBill Paul /* Reset the adapter. */ 210396f2e892SBill Paul dc_reset(sc); 210496f2e892SBill Paul 210596f2e892SBill Paul /* Take 21143 out of snooze mode */ 2106feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 210796f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 210896f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE); 210996f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 211096f2e892SBill Paul } 211196f2e892SBill Paul 211296f2e892SBill Paul /* 211396f2e892SBill Paul * Try to learn something about the supported media. 211496f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 211596f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 211696f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 211796f2e892SBill Paul * Intel 21143. 211896f2e892SBill Paul */ 21195c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 21205c1cfac4SBill Paul dc_parse_21143_srom(sc); 21215c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 212296f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 212396f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 212496f2e892SBill Paul else 212596f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 212696f2e892SBill Paul } else if (!sc->dc_pmode) 212796f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 212896f2e892SBill Paul 212996f2e892SBill Paul /* 213096f2e892SBill Paul * Get station address from the EEPROM. 213196f2e892SBill Paul */ 213296f2e892SBill Paul switch(sc->dc_type) { 213396f2e892SBill Paul case DC_TYPE_98713: 213496f2e892SBill Paul case DC_TYPE_98713A: 213596f2e892SBill Paul case DC_TYPE_987x5: 213696f2e892SBill Paul case DC_TYPE_PNICII: 213796f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 213896f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 213996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 214096f2e892SBill Paul break; 214196f2e892SBill Paul case DC_TYPE_PNIC: 214296f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 214396f2e892SBill Paul break; 214496f2e892SBill Paul case DC_TYPE_DM9102: 214596f2e892SBill Paul case DC_TYPE_21143: 214696f2e892SBill Paul case DC_TYPE_ASIX: 214796f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 214896f2e892SBill Paul break; 214996f2e892SBill Paul case DC_TYPE_AL981: 215096f2e892SBill Paul case DC_TYPE_AN985: 21513097aa70SWarner Losh bcopy(&sc->dc_srom[DC_AL_EE_NODEADDR], (caddr_t)&eaddr, 21523097aa70SWarner Losh ETHER_ADDR_LEN); 215396f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0); 215496f2e892SBill Paul break; 21551af8bec7SBill Paul case DC_TYPE_CONEXANT: 21561af8bec7SBill Paul bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 6); 21571af8bec7SBill Paul break; 2158feb78939SJonathan Chen case DC_TYPE_XIRCOM: 21593097aa70SWarner Losh 2160feb78939SJonathan Chen break; 216196f2e892SBill Paul default: 216296f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 216396f2e892SBill Paul break; 216496f2e892SBill Paul } 216596f2e892SBill Paul 216696f2e892SBill Paul /* 216796f2e892SBill Paul * A 21143 or clone chip was detected. Inform the world. 216896f2e892SBill Paul */ 216996f2e892SBill Paul printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":"); 217096f2e892SBill Paul 217196f2e892SBill Paul sc->dc_unit = unit; 217296f2e892SBill Paul bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 217396f2e892SBill Paul 217496f2e892SBill Paul sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF, 217596f2e892SBill Paul M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0); 217696f2e892SBill Paul 217796f2e892SBill Paul if (sc->dc_ldata == NULL) { 217896f2e892SBill Paul printf("dc%d: no memory for list buffers!\n", unit); 217996f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 218096f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 218196f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 218296f2e892SBill Paul error = ENXIO; 218396f2e892SBill Paul goto fail; 218496f2e892SBill Paul } 218596f2e892SBill Paul 218696f2e892SBill Paul bzero(sc->dc_ldata, sizeof(struct dc_list_data)); 218796f2e892SBill Paul 218896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 218996f2e892SBill Paul ifp->if_softc = sc; 219096f2e892SBill Paul ifp->if_unit = unit; 219196f2e892SBill Paul ifp->if_name = "dc"; 2192feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 219396f2e892SBill Paul ifp->if_mtu = ETHERMTU; 219496f2e892SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 219596f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 219696f2e892SBill Paul ifp->if_output = ether_output; 219796f2e892SBill Paul ifp->if_start = dc_start; 219896f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 219996f2e892SBill Paul ifp->if_init = dc_init; 220096f2e892SBill Paul ifp->if_baudrate = 10000000; 220196f2e892SBill Paul ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1; 220296f2e892SBill Paul 220396f2e892SBill Paul /* 22045c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 22055c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 22065c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 22075c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 22085c1cfac4SBill Paul * driver instead. 220996f2e892SBill Paul */ 22105c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 22115c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 22125c1cfac4SBill Paul tmp = sc->dc_pmode; 22135c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 22145c1cfac4SBill Paul } 22155c1cfac4SBill Paul 221696f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 221796f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 221896f2e892SBill Paul 221996f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22205c1cfac4SBill Paul sc->dc_pmode = tmp; 22215c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 222296f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2223042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 222496f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 222596f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 222678999dd1SBill Paul /* 222778999dd1SBill Paul * For non-MII cards, we need to have the 21143 222878999dd1SBill Paul * drive the LEDs. Except there are some systems 222978999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 223078999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 223178999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 223278999dd1SBill Paul */ 223378999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 223478999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 223596f2e892SBill Paul error = 0; 223696f2e892SBill Paul } 223796f2e892SBill Paul 223896f2e892SBill Paul if (error) { 223996f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 224096f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 224196f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 224296f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 224396f2e892SBill Paul error = ENXIO; 224496f2e892SBill Paul goto fail; 224596f2e892SBill Paul } 224696f2e892SBill Paul 2247feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 2248feb78939SJonathan Chen /* 2249feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 2250feb78939SJonathan Chen * can talk to the MII. 2251feb78939SJonathan Chen */ 2252feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 2253feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2254feb78939SJonathan Chen DELAY(10); 2255feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 2256feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2257feb78939SJonathan Chen DELAY(10); 2258feb78939SJonathan Chen } 2259feb78939SJonathan Chen 226096f2e892SBill Paul /* 226121b8ebd9SArchie Cobbs * Call MI attach routine. 226296f2e892SBill Paul */ 226321b8ebd9SArchie Cobbs ether_ifattach(ifp, ETHER_BPF_SUPPORTED); 2264db40c1aeSDoug Ambrisko 2265db40c1aeSDoug Ambrisko /* 2266db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2267db40c1aeSDoug Ambrisko */ 2268db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 2269db40c1aeSDoug Ambrisko 2270b50c6312SJonathan Lemon callout_init(&sc->dc_stat_ch, IS_MPSAFE); 227196f2e892SBill Paul 22725c1cfac4SBill Paul #ifdef SRM_MEDIA 2273510a809eSMike Smith sc->dc_srm_media = 0; 2274510a809eSMike Smith 2275510a809eSMike Smith /* Remember the SRM console media setting */ 2276510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2277510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2278510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE); 2279510a809eSMike Smith switch ((command >> 8) & 0xff) { 2280510a809eSMike Smith case 3: 2281510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2282510a809eSMike Smith break; 2283510a809eSMike Smith case 4: 2284510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2285510a809eSMike Smith break; 2286510a809eSMike Smith case 5: 2287510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2288510a809eSMike Smith break; 2289510a809eSMike Smith case 6: 2290510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2291510a809eSMike Smith break; 2292510a809eSMike Smith } 2293510a809eSMike Smith if (sc->dc_srm_media) 2294510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2295510a809eSMike Smith } 2296510a809eSMike Smith #endif 2297510a809eSMike Smith 2298d1ce9105SBill Paul DC_UNLOCK(sc); 2299d1ce9105SBill Paul return(0); 2300510a809eSMike Smith 230196f2e892SBill Paul fail: 2302d1ce9105SBill Paul DC_UNLOCK(sc); 23039ebe64caSPoul-Henning Kamp fail_nolock: 2304d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 230596f2e892SBill Paul return(error); 230696f2e892SBill Paul } 230796f2e892SBill Paul 2308e3d2833aSAlfred Perlstein static int 2309e3d2833aSAlfred Perlstein dc_detach(dev) 231096f2e892SBill Paul device_t dev; 231196f2e892SBill Paul { 231296f2e892SBill Paul struct dc_softc *sc; 231396f2e892SBill Paul struct ifnet *ifp; 23145c1cfac4SBill Paul struct dc_mediainfo *m; 231596f2e892SBill Paul 231696f2e892SBill Paul sc = device_get_softc(dev); 2317d1ce9105SBill Paul 2318d1ce9105SBill Paul DC_LOCK(sc); 2319d1ce9105SBill Paul 232096f2e892SBill Paul ifp = &sc->arpcom.ac_if; 232196f2e892SBill Paul 232296f2e892SBill Paul dc_stop(sc); 232321b8ebd9SArchie Cobbs ether_ifdetach(ifp, ETHER_BPF_SUPPORTED); 232496f2e892SBill Paul 232596f2e892SBill Paul bus_generic_detach(dev); 232696f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 232796f2e892SBill Paul 232896f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 232996f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 233096f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 233196f2e892SBill Paul 233296f2e892SBill Paul contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF); 233396f2e892SBill Paul if (sc->dc_pnic_rx_buf != NULL) 233496f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 233596f2e892SBill Paul 23365c1cfac4SBill Paul while(sc->dc_mi != NULL) { 23375c1cfac4SBill Paul m = sc->dc_mi->dc_next; 23385c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 23395c1cfac4SBill Paul sc->dc_mi = m; 23405c1cfac4SBill Paul } 23415c1cfac4SBill Paul 2342d1ce9105SBill Paul DC_UNLOCK(sc); 2343d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 234496f2e892SBill Paul 234596f2e892SBill Paul return(0); 234696f2e892SBill Paul } 234796f2e892SBill Paul 234896f2e892SBill Paul /* 234996f2e892SBill Paul * Initialize the transmit descriptors. 235096f2e892SBill Paul */ 2351e3d2833aSAlfred Perlstein static int 2352e3d2833aSAlfred Perlstein dc_list_tx_init(sc) 235396f2e892SBill Paul struct dc_softc *sc; 235496f2e892SBill Paul { 235596f2e892SBill Paul struct dc_chain_data *cd; 235696f2e892SBill Paul struct dc_list_data *ld; 235701faf54bSLuigi Rizzo int i, nexti; 235896f2e892SBill Paul 235996f2e892SBill Paul cd = &sc->dc_cdata; 236096f2e892SBill Paul ld = sc->dc_ldata; 236196f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 236201faf54bSLuigi Rizzo nexti = (i == (DC_TX_LIST_CNT - 1)) ? 0 : i+1; 236301faf54bSLuigi Rizzo ld->dc_tx_list[i].dc_next = vtophys(&ld->dc_tx_list[nexti]); 236496f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 236596f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 236696f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 236796f2e892SBill Paul } 236896f2e892SBill Paul 236996f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 237096f2e892SBill Paul 237196f2e892SBill Paul return(0); 237296f2e892SBill Paul } 237396f2e892SBill Paul 237496f2e892SBill Paul 237596f2e892SBill Paul /* 237696f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 237796f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 237896f2e892SBill Paul * points back to the first. 237996f2e892SBill Paul */ 2380e3d2833aSAlfred Perlstein static int 2381e3d2833aSAlfred Perlstein dc_list_rx_init(sc) 238296f2e892SBill Paul struct dc_softc *sc; 238396f2e892SBill Paul { 238496f2e892SBill Paul struct dc_chain_data *cd; 238596f2e892SBill Paul struct dc_list_data *ld; 238601faf54bSLuigi Rizzo int i, nexti; 238796f2e892SBill Paul 238896f2e892SBill Paul cd = &sc->dc_cdata; 238996f2e892SBill Paul ld = sc->dc_ldata; 239096f2e892SBill Paul 239196f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 239296f2e892SBill Paul if (dc_newbuf(sc, i, NULL) == ENOBUFS) 239396f2e892SBill Paul return(ENOBUFS); 239401faf54bSLuigi Rizzo nexti = (i == (DC_RX_LIST_CNT - 1)) ? 0 : i+1; 239501faf54bSLuigi Rizzo ld->dc_rx_list[i].dc_next = vtophys(&ld->dc_rx_list[nexti]); 239696f2e892SBill Paul } 239796f2e892SBill Paul 239896f2e892SBill Paul cd->dc_rx_prod = 0; 239996f2e892SBill Paul 240096f2e892SBill Paul return(0); 240196f2e892SBill Paul } 240296f2e892SBill Paul 240396f2e892SBill Paul /* 240496f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 240596f2e892SBill Paul */ 2406e3d2833aSAlfred Perlstein static int 2407e3d2833aSAlfred Perlstein dc_newbuf(sc, i, m) 240896f2e892SBill Paul struct dc_softc *sc; 240996f2e892SBill Paul int i; 241096f2e892SBill Paul struct mbuf *m; 241196f2e892SBill Paul { 241296f2e892SBill Paul struct mbuf *m_new = NULL; 241396f2e892SBill Paul struct dc_desc *c; 241496f2e892SBill Paul 241596f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 241696f2e892SBill Paul 241796f2e892SBill Paul if (m == NULL) { 241896f2e892SBill Paul MGETHDR(m_new, M_DONTWAIT, MT_DATA); 241940129585SLuigi Rizzo if (m_new == NULL) 242096f2e892SBill Paul return(ENOBUFS); 242196f2e892SBill Paul 242296f2e892SBill Paul MCLGET(m_new, M_DONTWAIT); 242396f2e892SBill Paul if (!(m_new->m_flags & M_EXT)) { 242496f2e892SBill Paul m_freem(m_new); 242596f2e892SBill Paul return(ENOBUFS); 242696f2e892SBill Paul } 242796f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 242896f2e892SBill Paul } else { 242996f2e892SBill Paul m_new = m; 243096f2e892SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 243196f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 243296f2e892SBill Paul } 243396f2e892SBill Paul 243496f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 243596f2e892SBill Paul 243696f2e892SBill Paul /* 243796f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 243896f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 243996f2e892SBill Paul * 82c169 chips. 244096f2e892SBill Paul */ 244196f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 244296f2e892SBill Paul bzero((char *)mtod(m_new, char *), m_new->m_len); 244396f2e892SBill Paul 244496f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 244596f2e892SBill Paul c->dc_data = vtophys(mtod(m_new, caddr_t)); 244696f2e892SBill Paul c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN; 244796f2e892SBill Paul c->dc_status = DC_RXSTAT_OWN; 244896f2e892SBill Paul 244996f2e892SBill Paul return(0); 245096f2e892SBill Paul } 245196f2e892SBill Paul 245296f2e892SBill Paul /* 245396f2e892SBill Paul * Grrrrr. 245496f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 245596f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 245696f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 245796f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 245896f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 245996f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 246096f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 246196f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 246296f2e892SBill Paul * 246396f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 246496f2e892SBill Paul * Here's what we know: 246596f2e892SBill Paul * 246696f2e892SBill Paul * - We know there will always be somewhere between one and three extra 246796f2e892SBill Paul * descriptors uploaded. 246896f2e892SBill Paul * 246996f2e892SBill Paul * - We know the desired received frame will always be at the end of the 247096f2e892SBill Paul * total data upload. 247196f2e892SBill Paul * 247296f2e892SBill Paul * - We know the size of the desired received frame because it will be 247396f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 247496f2e892SBill Paul * 247596f2e892SBill Paul * Here's what we do: 247696f2e892SBill Paul * 247796f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 247896f2e892SBill Paul * This means that we know that the buffer contents should be all 247996f2e892SBill Paul * zeros, except for data uploaded by the chip. 248096f2e892SBill Paul * 248196f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 248296f2e892SBill Paul * ethernet CRC at the end. 248396f2e892SBill Paul * 248496f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 248596f2e892SBill Paul * 248696f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 248796f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 248896f2e892SBill Paul * This is the end of the received frame. We know we will encounter 248996f2e892SBill Paul * some data at the end of the frame because the CRC will always be 249096f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 249196f2e892SBill Paul * we won't be fooled. 249296f2e892SBill Paul * 249396f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 249496f2e892SBill Paul * that value from the current pointer location. This brings us 249596f2e892SBill Paul * to the start of the actual received packet. 249696f2e892SBill Paul * 249796f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 249896f2e892SBill Paul * frame length. 249996f2e892SBill Paul * 250096f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 250196f2e892SBill Paul * the time. 250296f2e892SBill Paul */ 250396f2e892SBill Paul 250496f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG) 2505e3d2833aSAlfred Perlstein static void 2506e3d2833aSAlfred Perlstein dc_pnic_rx_bug_war(sc, idx) 250796f2e892SBill Paul struct dc_softc *sc; 250896f2e892SBill Paul int idx; 250996f2e892SBill Paul { 251096f2e892SBill Paul struct dc_desc *cur_rx; 251196f2e892SBill Paul struct dc_desc *c = NULL; 251296f2e892SBill Paul struct mbuf *m = NULL; 251396f2e892SBill Paul unsigned char *ptr; 251496f2e892SBill Paul int i, total_len; 251596f2e892SBill Paul u_int32_t rxstat = 0; 251696f2e892SBill Paul 251796f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 251896f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 251996f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 252096f2e892SBill Paul bzero(ptr, sizeof(DC_RXLEN * 5)); 252196f2e892SBill Paul 252296f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 252396f2e892SBill Paul while (1) { 252496f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 252596f2e892SBill Paul rxstat = c->dc_status; 252696f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 252796f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 252896f2e892SBill Paul ptr += DC_RXLEN; 252996f2e892SBill Paul /* If this is the last buffer, break out. */ 253096f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 253196f2e892SBill Paul break; 253296f2e892SBill Paul dc_newbuf(sc, i, m); 253396f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 253496f2e892SBill Paul } 253596f2e892SBill Paul 253696f2e892SBill Paul /* Find the length of the actual receive frame. */ 253796f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 253896f2e892SBill Paul 253996f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 254096f2e892SBill Paul while(*ptr == 0x00) 254196f2e892SBill Paul ptr--; 254296f2e892SBill Paul 254396f2e892SBill Paul /* Round off. */ 254496f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 254596f2e892SBill Paul ptr -= 1; 254696f2e892SBill Paul 254796f2e892SBill Paul /* Now find the start of the frame. */ 254896f2e892SBill Paul ptr -= total_len; 254996f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 255096f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 255196f2e892SBill Paul 255296f2e892SBill Paul /* 255396f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 255496f2e892SBill Paul * the status word to make it look like a successful 255596f2e892SBill Paul * frame reception. 255696f2e892SBill Paul */ 255796f2e892SBill Paul dc_newbuf(sc, i, m); 255896f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 255996f2e892SBill Paul cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG; 256096f2e892SBill Paul 256196f2e892SBill Paul return; 256296f2e892SBill Paul } 256396f2e892SBill Paul 256496f2e892SBill Paul /* 256573bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 256673bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 256773bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 256873bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 256973bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 257073bf949cSBill Paul * process the RX ring. This routine may need to be called more than 257173bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 257273bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 257373bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 257473bf949cSBill Paul */ 2575e3d2833aSAlfred Perlstein static int 2576e3d2833aSAlfred Perlstein dc_rx_resync(sc) 257773bf949cSBill Paul struct dc_softc *sc; 257873bf949cSBill Paul { 257973bf949cSBill Paul int i, pos; 258073bf949cSBill Paul struct dc_desc *cur_rx; 258173bf949cSBill Paul 258273bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 258373bf949cSBill Paul 258473bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 258573bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 258673bf949cSBill Paul if (!(cur_rx->dc_status & DC_RXSTAT_OWN)) 258773bf949cSBill Paul break; 258873bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 258973bf949cSBill Paul } 259073bf949cSBill Paul 259173bf949cSBill Paul /* If the ring really is empty, then just return. */ 259273bf949cSBill Paul if (i == DC_RX_LIST_CNT) 259373bf949cSBill Paul return(0); 259473bf949cSBill Paul 259573bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 259673bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 259773bf949cSBill Paul 259873bf949cSBill Paul return(EAGAIN); 259973bf949cSBill Paul } 260073bf949cSBill Paul 260173bf949cSBill Paul /* 260296f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 260396f2e892SBill Paul * the higher level protocols. 260496f2e892SBill Paul */ 2605e3d2833aSAlfred Perlstein static void 2606e3d2833aSAlfred Perlstein dc_rxeof(sc) 260796f2e892SBill Paul struct dc_softc *sc; 260896f2e892SBill Paul { 260996f2e892SBill Paul struct ether_header *eh; 261096f2e892SBill Paul struct mbuf *m; 261196f2e892SBill Paul struct ifnet *ifp; 261296f2e892SBill Paul struct dc_desc *cur_rx; 261396f2e892SBill Paul int i, total_len = 0; 261496f2e892SBill Paul u_int32_t rxstat; 261596f2e892SBill Paul 261696f2e892SBill Paul ifp = &sc->arpcom.ac_if; 261796f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 261896f2e892SBill Paul 261996f2e892SBill Paul while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) { 262096f2e892SBill Paul 2621e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 262262f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) { 2623e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2624e4fc250cSLuigi Rizzo break; 2625e4fc250cSLuigi Rizzo sc->rxcycles--; 2626e4fc250cSLuigi Rizzo } 2627e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 262896f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 262996f2e892SBill Paul rxstat = cur_rx->dc_status; 263096f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 263196f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 263296f2e892SBill Paul 263396f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 263496f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 263596f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 263696f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 263796f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 263896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 263996f2e892SBill Paul continue; 264096f2e892SBill Paul } 264196f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 264296f2e892SBill Paul rxstat = cur_rx->dc_status; 264396f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 264496f2e892SBill Paul } 264596f2e892SBill Paul } 264696f2e892SBill Paul 264796f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 264896f2e892SBill Paul 264996f2e892SBill Paul /* 265096f2e892SBill Paul * If an error occurs, update stats, clear the 265196f2e892SBill Paul * status word and leave the mbuf cluster in place: 265296f2e892SBill Paul * it should simply get re-used next time this descriptor 2653db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 2654db40c1aeSDoug Ambrisko * frames as errors since they could be vlans 265596f2e892SBill Paul */ 2656db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)){ 2657db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2658db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2659db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2660db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 266196f2e892SBill Paul ifp->if_ierrors++; 266296f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 266396f2e892SBill Paul ifp->if_collisions++; 266496f2e892SBill Paul dc_newbuf(sc, i, m); 266596f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 266696f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 266796f2e892SBill Paul continue; 266896f2e892SBill Paul } else { 266996f2e892SBill Paul dc_init(sc); 267096f2e892SBill Paul return; 267196f2e892SBill Paul } 267296f2e892SBill Paul } 2673db40c1aeSDoug Ambrisko } 267496f2e892SBill Paul 267596f2e892SBill Paul /* No errors; receive the packet. */ 267696f2e892SBill Paul total_len -= ETHER_CRC_LEN; 267701faf54bSLuigi Rizzo #ifdef __i386__ 267801faf54bSLuigi Rizzo /* 267901faf54bSLuigi Rizzo * On the x86 we do not have alignment problems, so try to 268001faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 268101faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 268201faf54bSLuigi Rizzo * copy done in m_devget(). 268301faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 268401faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 268501faf54bSLuigi Rizzo * existing buffer in the receive ring. 268601faf54bSLuigi Rizzo */ 268701faf54bSLuigi Rizzo if (dc_quick && dc_newbuf(sc, i, NULL) == 0) { 268801faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 268901faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 269001faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 269101faf54bSLuigi Rizzo } else 269201faf54bSLuigi Rizzo #endif 269301faf54bSLuigi Rizzo { 269401faf54bSLuigi Rizzo struct mbuf *m0; 269596f2e892SBill Paul 269601faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 269701faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 269896f2e892SBill Paul dc_newbuf(sc, i, m); 269996f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 270096f2e892SBill Paul if (m0 == NULL) { 270196f2e892SBill Paul ifp->if_ierrors++; 270296f2e892SBill Paul continue; 270396f2e892SBill Paul } 270496f2e892SBill Paul m = m0; 270501faf54bSLuigi Rizzo } 270696f2e892SBill Paul 270796f2e892SBill Paul ifp->if_ipackets++; 270896f2e892SBill Paul eh = mtod(m, struct ether_header *); 270996f2e892SBill Paul 271096f2e892SBill Paul /* Remove header from mbuf and pass it on. */ 271196f2e892SBill Paul m_adj(m, sizeof(struct ether_header)); 271296f2e892SBill Paul ether_input(ifp, eh, m); 271396f2e892SBill Paul } 271496f2e892SBill Paul 271596f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 271696f2e892SBill Paul } 271796f2e892SBill Paul 271896f2e892SBill Paul /* 271996f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 272096f2e892SBill Paul * the list buffers. 272196f2e892SBill Paul */ 272296f2e892SBill Paul 2723e3d2833aSAlfred Perlstein static void 2724e3d2833aSAlfred Perlstein dc_txeof(sc) 272596f2e892SBill Paul struct dc_softc *sc; 272696f2e892SBill Paul { 272796f2e892SBill Paul struct dc_desc *cur_tx = NULL; 272896f2e892SBill Paul struct ifnet *ifp; 272996f2e892SBill Paul int idx; 273096f2e892SBill Paul 273196f2e892SBill Paul ifp = &sc->arpcom.ac_if; 273296f2e892SBill Paul 273396f2e892SBill Paul /* 273496f2e892SBill Paul * Go through our tx list and free mbufs for those 273596f2e892SBill Paul * frames that have been transmitted. 273696f2e892SBill Paul */ 273796f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 273896f2e892SBill Paul while(idx != sc->dc_cdata.dc_tx_prod) { 273996f2e892SBill Paul u_int32_t txstat; 274096f2e892SBill Paul 274196f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 274296f2e892SBill Paul txstat = cur_tx->dc_status; 274396f2e892SBill Paul 274496f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 274596f2e892SBill Paul break; 274696f2e892SBill Paul 274796f2e892SBill Paul if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) || 274896f2e892SBill Paul cur_tx->dc_ctl & DC_TXCTL_SETUP) { 274996f2e892SBill Paul if (cur_tx->dc_ctl & DC_TXCTL_SETUP) { 275096f2e892SBill Paul /* 275196f2e892SBill Paul * Yes, the PNIC is so brain damaged 275296f2e892SBill Paul * that it will sometimes generate a TX 275396f2e892SBill Paul * underrun error while DMAing the RX 275496f2e892SBill Paul * filter setup frame. If we detect this, 275596f2e892SBill Paul * we have to send the setup frame again, 275696f2e892SBill Paul * or else the filter won't be programmed 275796f2e892SBill Paul * correctly. 275896f2e892SBill Paul */ 275996f2e892SBill Paul if (DC_IS_PNIC(sc)) { 276096f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 276196f2e892SBill Paul dc_setfilt(sc); 276296f2e892SBill Paul } 276396f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 276496f2e892SBill Paul } 2765bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 276696f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 276796f2e892SBill Paul continue; 276896f2e892SBill Paul } 276996f2e892SBill Paul 277029a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2771feb78939SJonathan Chen /* 2772feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2773feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 277429a2220aSBill Paul * even when the carrier is there. wtf?!? 277529a2220aSBill Paul * Who knows, but Conexant chips have the 277629a2220aSBill Paul * same problem. Maybe they took lessons 277729a2220aSBill Paul * from Xircom. 277829a2220aSBill Paul */ 2779feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2780feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2781feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM| 2782feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2783feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2784feb78939SJonathan Chen } else { 278596f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 278696f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 278796f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM| 278896f2e892SBill Paul DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST))) 278996f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2790feb78939SJonathan Chen } 279196f2e892SBill Paul 279296f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 279396f2e892SBill Paul ifp->if_oerrors++; 279496f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 279596f2e892SBill Paul ifp->if_collisions++; 279696f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 279796f2e892SBill Paul ifp->if_collisions++; 279896f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 279996f2e892SBill Paul dc_init(sc); 280096f2e892SBill Paul return; 280196f2e892SBill Paul } 280296f2e892SBill Paul } 280396f2e892SBill Paul 280496f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 280596f2e892SBill Paul 280696f2e892SBill Paul ifp->if_opackets++; 280796f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 280896f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 280996f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 281096f2e892SBill Paul } 281196f2e892SBill Paul 281296f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 281396f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 281496f2e892SBill Paul } 281596f2e892SBill Paul 2816bcb9ef4fSLuigi Rizzo if (idx != sc->dc_cdata.dc_tx_cons) { 2817bcb9ef4fSLuigi Rizzo /* some buffers have been freed */ 281896f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 281996f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 2820bcb9ef4fSLuigi Rizzo } 2821bcb9ef4fSLuigi Rizzo ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5; 282296f2e892SBill Paul 282396f2e892SBill Paul return; 282496f2e892SBill Paul } 282596f2e892SBill Paul 2826e3d2833aSAlfred Perlstein static void 2827e3d2833aSAlfred Perlstein dc_tick(xsc) 282896f2e892SBill Paul void *xsc; 282996f2e892SBill Paul { 283096f2e892SBill Paul struct dc_softc *sc; 283196f2e892SBill Paul struct mii_data *mii; 283296f2e892SBill Paul struct ifnet *ifp; 283396f2e892SBill Paul u_int32_t r; 283496f2e892SBill Paul 283596f2e892SBill Paul sc = xsc; 2836d1ce9105SBill Paul DC_LOCK(sc); 283796f2e892SBill Paul ifp = &sc->arpcom.ac_if; 283896f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 283996f2e892SBill Paul 284096f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2841318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2842318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2843318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2844318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 284596f2e892SBill Paul sc->dc_link = 0; 2846318b02fdSBill Paul mii_mediachg(mii); 2847318b02fdSBill Paul } 2848318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2849318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2850318b02fdSBill Paul sc->dc_link = 0; 2851318b02fdSBill Paul mii_mediachg(mii); 2852318b02fdSBill Paul } 2853d675147eSBill Paul if (sc->dc_link == 0) 285496f2e892SBill Paul mii_tick(mii); 285596f2e892SBill Paul } else { 2856318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 285796f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2858042c8f6eSBill Paul sc->dc_cdata.dc_tx_cnt == 0) 285996f2e892SBill Paul mii_tick(mii); 2860042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2861042c8f6eSBill Paul sc->dc_link = 0; 286296f2e892SBill Paul } 286396f2e892SBill Paul } else 286496f2e892SBill Paul mii_tick(mii); 286596f2e892SBill Paul 286696f2e892SBill Paul /* 286796f2e892SBill Paul * When the init routine completes, we expect to be able to send 286896f2e892SBill Paul * packets right away, and in fact the network code will send a 286996f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 287096f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 287196f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 287296f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 287396f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 287496f2e892SBill Paul * we can't just pause in the init routine while waiting for the 287596f2e892SBill Paul * PHY to come ready since that would bring the whole system to 287696f2e892SBill Paul * a screeching halt for several seconds. 287796f2e892SBill Paul * 287896f2e892SBill Paul * What we do here is prevent the TX start routine from sending 287996f2e892SBill Paul * any packets until a link has been established. After the 288096f2e892SBill Paul * interface has been initialized, the tick routine will poll 288196f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 288296f2e892SBill Paul * that time, packets will stay in the send queue, and once the 288396f2e892SBill Paul * link comes up, they will be flushed out to the wire. 288496f2e892SBill Paul */ 2885cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 288696f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 288796f2e892SBill Paul sc->dc_link++; 288896f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 288996f2e892SBill Paul dc_start(ifp); 289096f2e892SBill Paul } 289196f2e892SBill Paul 2892318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 2893b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 2894318b02fdSBill Paul else 2895b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 289696f2e892SBill Paul 2897d1ce9105SBill Paul DC_UNLOCK(sc); 289896f2e892SBill Paul 289996f2e892SBill Paul return; 290096f2e892SBill Paul } 290196f2e892SBill Paul 2902d467c136SBill Paul /* 2903d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 2904d467c136SBill Paul * or switch to store and forward mode if we have to. 2905d467c136SBill Paul */ 2906e3d2833aSAlfred Perlstein static void 2907e3d2833aSAlfred Perlstein dc_tx_underrun(sc) 2908d467c136SBill Paul struct dc_softc *sc; 2909d467c136SBill Paul { 2910d467c136SBill Paul u_int32_t isr; 2911d467c136SBill Paul int i; 2912d467c136SBill Paul 2913d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 2914d467c136SBill Paul dc_init(sc); 2915d467c136SBill Paul 2916d467c136SBill Paul if (DC_IS_INTEL(sc)) { 2917d467c136SBill Paul /* 2918d467c136SBill Paul * The real 21143 requires that the transmitter be idle 2919d467c136SBill Paul * in order to change the transmit threshold or store 2920d467c136SBill Paul * and forward state. 2921d467c136SBill Paul */ 2922d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2923d467c136SBill Paul 2924d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 2925d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 2926d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 2927d467c136SBill Paul break; 2928d467c136SBill Paul DELAY(10); 2929d467c136SBill Paul } 2930d467c136SBill Paul if (i == DC_TIMEOUT) { 2931d467c136SBill Paul printf("dc%d: failed to force tx to idle state\n", 2932d467c136SBill Paul sc->dc_unit); 2933d467c136SBill Paul dc_init(sc); 2934d467c136SBill Paul } 2935d467c136SBill Paul } 2936d467c136SBill Paul 2937d467c136SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 2938d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 2939d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 2940d467c136SBill Paul printf("using store and forward mode\n"); 2941d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 2942d467c136SBill Paul } else { 2943d467c136SBill Paul printf("increasing TX threshold\n"); 2944d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 2945d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 2946d467c136SBill Paul } 2947d467c136SBill Paul 2948d467c136SBill Paul if (DC_IS_INTEL(sc)) 2949d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 2950d467c136SBill Paul 2951d467c136SBill Paul return; 2952d467c136SBill Paul } 2953d467c136SBill Paul 2954e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 2955e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 2956e4fc250cSLuigi Rizzo 2957e4fc250cSLuigi Rizzo static void 2958e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 2959e4fc250cSLuigi Rizzo { 2960e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 2961e4fc250cSLuigi Rizzo 2962e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 2963e4fc250cSLuigi Rizzo /* Re-enable interrupts. */ 2964e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 2965e4fc250cSLuigi Rizzo return; 2966e4fc250cSLuigi Rizzo } 2967e4fc250cSLuigi Rizzo sc->rxcycles = count; 2968e4fc250cSLuigi Rizzo dc_rxeof(sc); 2969e4fc250cSLuigi Rizzo dc_txeof(sc); 2970e4fc250cSLuigi Rizzo if (ifp->if_snd.ifq_head != NULL && !(ifp->if_flags & IFF_OACTIVE)) 2971e4fc250cSLuigi Rizzo dc_start(ifp); 2972e4fc250cSLuigi Rizzo 2973e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2974e4fc250cSLuigi Rizzo u_int32_t status; 2975e4fc250cSLuigi Rizzo 2976e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 2977e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF| 2978e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF|DC_ISR_TX_IDLE|DC_ISR_TX_UNDERRUN| 2979e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 2980e4fc250cSLuigi Rizzo if (!status) 2981e4fc250cSLuigi Rizzo return; 2982e4fc250cSLuigi Rizzo /* ack what we have */ 2983e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 2984e4fc250cSLuigi Rizzo 2985e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO|DC_ISR_RX_NOBUF)) { 2986e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 2987e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 2988e4fc250cSLuigi Rizzo 2989e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 2990e4fc250cSLuigi Rizzo dc_rxeof(sc); 2991e4fc250cSLuigi Rizzo } 2992e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 2993e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 2994e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 2995e4fc250cSLuigi Rizzo 2996e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 2997e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 2998e4fc250cSLuigi Rizzo 2999e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 3000e4fc250cSLuigi Rizzo printf("dc_poll: dc%d bus error\n", sc->dc_unit); 3001e4fc250cSLuigi Rizzo dc_reset(sc); 3002e4fc250cSLuigi Rizzo dc_init(sc); 3003e4fc250cSLuigi Rizzo } 3004e4fc250cSLuigi Rizzo } 3005e4fc250cSLuigi Rizzo } 3006e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3007e4fc250cSLuigi Rizzo 3008e3d2833aSAlfred Perlstein static void 3009e3d2833aSAlfred Perlstein dc_intr(arg) 301096f2e892SBill Paul void *arg; 301196f2e892SBill Paul { 301296f2e892SBill Paul struct dc_softc *sc; 301396f2e892SBill Paul struct ifnet *ifp; 301496f2e892SBill Paul u_int32_t status; 301596f2e892SBill Paul 301696f2e892SBill Paul sc = arg; 3017d2a1864bSWarner Losh 3018e8388e14SMitsuru IWASAKI if (sc->suspended) { 3019e8388e14SMitsuru IWASAKI return; 3020e8388e14SMitsuru IWASAKI } 3021e8388e14SMitsuru IWASAKI 3022d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3023d2a1864bSWarner Losh return; 3024d2a1864bSWarner Losh 3025d1ce9105SBill Paul DC_LOCK(sc); 302696f2e892SBill Paul ifp = &sc->arpcom.ac_if; 3027e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 302862f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3029e4fc250cSLuigi Rizzo goto done; 3030e4fc250cSLuigi Rizzo if (ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */ 3031e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3032e4fc250cSLuigi Rizzo goto done; 3033e4fc250cSLuigi Rizzo } 3034e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 303596f2e892SBill Paul 3036d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 303796f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 303896f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 303996f2e892SBill Paul dc_stop(sc); 3040d1ce9105SBill Paul DC_UNLOCK(sc); 304196f2e892SBill Paul return; 304296f2e892SBill Paul } 304396f2e892SBill Paul 304496f2e892SBill Paul /* Disable interrupts. */ 304596f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 304696f2e892SBill Paul 3047feb78939SJonathan Chen while(((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 3048feb78939SJonathan Chen && status != 0xFFFFFFFF) { 304996f2e892SBill Paul 305096f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 305196f2e892SBill Paul 305273bf949cSBill Paul if (status & DC_ISR_RX_OK) { 305373bf949cSBill Paul int curpkts; 305473bf949cSBill Paul curpkts = ifp->if_ipackets; 305596f2e892SBill Paul dc_rxeof(sc); 305673bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 305773bf949cSBill Paul while(dc_rx_resync(sc)) 305873bf949cSBill Paul dc_rxeof(sc); 305973bf949cSBill Paul } 306073bf949cSBill Paul } 306196f2e892SBill Paul 306296f2e892SBill Paul if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF)) 306396f2e892SBill Paul dc_txeof(sc); 306496f2e892SBill Paul 306596f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 306696f2e892SBill Paul dc_txeof(sc); 306796f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 306896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 306996f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 307096f2e892SBill Paul } 307196f2e892SBill Paul } 307296f2e892SBill Paul 3073d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3074d467c136SBill Paul dc_tx_underrun(sc); 307596f2e892SBill Paul 307696f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 307773bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 307873bf949cSBill Paul int curpkts; 307973bf949cSBill Paul curpkts = ifp->if_ipackets; 308096f2e892SBill Paul dc_rxeof(sc); 308173bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 308273bf949cSBill Paul while(dc_rx_resync(sc)) 308373bf949cSBill Paul dc_rxeof(sc); 308473bf949cSBill Paul } 308573bf949cSBill Paul } 308696f2e892SBill Paul 308796f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 308896f2e892SBill Paul dc_reset(sc); 308996f2e892SBill Paul dc_init(sc); 309096f2e892SBill Paul } 309196f2e892SBill Paul } 309296f2e892SBill Paul 309396f2e892SBill Paul /* Re-enable interrupts. */ 309496f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 309596f2e892SBill Paul 309696f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 309796f2e892SBill Paul dc_start(ifp); 309896f2e892SBill Paul 3099d9700bb5SBill Paul #ifdef DEVICE_POLLING 3100e4fc250cSLuigi Rizzo done: 3101d9700bb5SBill Paul #endif /* DEVICE_POLLING */ 3102d9700bb5SBill Paul 3103d1ce9105SBill Paul DC_UNLOCK(sc); 3104d1ce9105SBill Paul 310596f2e892SBill Paul return; 310696f2e892SBill Paul } 310796f2e892SBill Paul 310896f2e892SBill Paul /* 310996f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 311096f2e892SBill Paul * pointers to the fragment pointers. 311196f2e892SBill Paul */ 3112e3d2833aSAlfred Perlstein static int 3113e3d2833aSAlfred Perlstein dc_encap(sc, m_head, txidx) 311496f2e892SBill Paul struct dc_softc *sc; 311596f2e892SBill Paul struct mbuf *m_head; 311696f2e892SBill Paul u_int32_t *txidx; 311796f2e892SBill Paul { 311896f2e892SBill Paul struct dc_desc *f = NULL; 311996f2e892SBill Paul struct mbuf *m; 312096f2e892SBill Paul int frag, cur, cnt = 0; 312196f2e892SBill Paul 312296f2e892SBill Paul /* 312396f2e892SBill Paul * Start packing the mbufs in this chain into 312496f2e892SBill Paul * the fragment pointers. Stop when we run out 312596f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 312696f2e892SBill Paul */ 312796f2e892SBill Paul m = m_head; 312896f2e892SBill Paul cur = frag = *txidx; 312996f2e892SBill Paul 313096f2e892SBill Paul for (m = m_head; m != NULL; m = m->m_next) { 313196f2e892SBill Paul if (m->m_len != 0) { 313296f2e892SBill Paul if (sc->dc_flags & DC_TX_ADMTEK_WAR) { 313396f2e892SBill Paul if (*txidx != sc->dc_cdata.dc_tx_prod && 313496f2e892SBill Paul frag == (DC_TX_LIST_CNT - 1)) 313596f2e892SBill Paul return(ENOBUFS); 313696f2e892SBill Paul } 313796f2e892SBill Paul if ((DC_TX_LIST_CNT - 313896f2e892SBill Paul (sc->dc_cdata.dc_tx_cnt + cnt)) < 5) 313996f2e892SBill Paul return(ENOBUFS); 314096f2e892SBill Paul 314196f2e892SBill Paul f = &sc->dc_ldata->dc_tx_list[frag]; 314296f2e892SBill Paul f->dc_ctl = DC_TXCTL_TLINK | m->m_len; 314396f2e892SBill Paul if (cnt == 0) { 314496f2e892SBill Paul f->dc_status = 0; 314596f2e892SBill Paul f->dc_ctl |= DC_TXCTL_FIRSTFRAG; 314696f2e892SBill Paul } else 314796f2e892SBill Paul f->dc_status = DC_TXSTAT_OWN; 314896f2e892SBill Paul f->dc_data = vtophys(mtod(m, vm_offset_t)); 314996f2e892SBill Paul cur = frag; 315096f2e892SBill Paul DC_INC(frag, DC_TX_LIST_CNT); 315196f2e892SBill Paul cnt++; 315296f2e892SBill Paul } 315396f2e892SBill Paul } 315496f2e892SBill Paul 315596f2e892SBill Paul if (m != NULL) 315696f2e892SBill Paul return(ENOBUFS); 315796f2e892SBill Paul 315896f2e892SBill Paul sc->dc_cdata.dc_tx_cnt += cnt; 315996f2e892SBill Paul sc->dc_cdata.dc_tx_chain[cur] = m_head; 316096f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG; 316196f2e892SBill Paul if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 316296f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT; 316391cc2adbSBill Paul if (sc->dc_flags & DC_TX_INTR_ALWAYS) 316491cc2adbSBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 316596f2e892SBill Paul if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 316696f2e892SBill Paul sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT; 316796f2e892SBill Paul sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN; 316896f2e892SBill Paul *txidx = frag; 316996f2e892SBill Paul 317096f2e892SBill Paul return(0); 317196f2e892SBill Paul } 317296f2e892SBill Paul 317396f2e892SBill Paul /* 3174fda39fd0SBill Paul * Coalesce an mbuf chain into a single mbuf cluster buffer. 3175fda39fd0SBill Paul * Needed for some really badly behaved chips that just can't 3176fda39fd0SBill Paul * do scatter/gather correctly. 3177fda39fd0SBill Paul */ 3178e3d2833aSAlfred Perlstein static int 3179e3d2833aSAlfred Perlstein dc_coal(sc, m_head) 3180fda39fd0SBill Paul struct dc_softc *sc; 3181fda39fd0SBill Paul struct mbuf **m_head; 3182fda39fd0SBill Paul { 3183fda39fd0SBill Paul struct mbuf *m_new, *m; 3184fda39fd0SBill Paul 3185fda39fd0SBill Paul m = *m_head; 3186fda39fd0SBill Paul MGETHDR(m_new, M_DONTWAIT, MT_DATA); 318740129585SLuigi Rizzo if (m_new == NULL) 3188fda39fd0SBill Paul return(ENOBUFS); 3189fda39fd0SBill Paul if (m->m_pkthdr.len > MHLEN) { 3190fda39fd0SBill Paul MCLGET(m_new, M_DONTWAIT); 3191fda39fd0SBill Paul if (!(m_new->m_flags & M_EXT)) { 3192fda39fd0SBill Paul m_freem(m_new); 3193fda39fd0SBill Paul return(ENOBUFS); 3194fda39fd0SBill Paul } 3195fda39fd0SBill Paul } 3196fda39fd0SBill Paul m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t)); 3197fda39fd0SBill Paul m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len; 3198fda39fd0SBill Paul m_freem(m); 3199fda39fd0SBill Paul *m_head = m_new; 3200fda39fd0SBill Paul 3201fda39fd0SBill Paul return(0); 3202fda39fd0SBill Paul } 3203fda39fd0SBill Paul 3204fda39fd0SBill Paul /* 320596f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 320696f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 320796f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 320896f2e892SBill Paul * physical addresses. 320996f2e892SBill Paul */ 321096f2e892SBill Paul 3211e3d2833aSAlfred Perlstein static void 3212e3d2833aSAlfred Perlstein dc_start(ifp) 321396f2e892SBill Paul struct ifnet *ifp; 321496f2e892SBill Paul { 321596f2e892SBill Paul struct dc_softc *sc; 321696f2e892SBill Paul struct mbuf *m_head = NULL; 321796f2e892SBill Paul int idx; 321896f2e892SBill Paul 321996f2e892SBill Paul sc = ifp->if_softc; 322096f2e892SBill Paul 3221d1ce9105SBill Paul DC_LOCK(sc); 322296f2e892SBill Paul 3223e7be9f9aSBill Paul if (!sc->dc_link && ifp->if_snd.ifq_len < 10) { 3224d1ce9105SBill Paul DC_UNLOCK(sc); 322596f2e892SBill Paul return; 3226d1ce9105SBill Paul } 3227d1ce9105SBill Paul 3228d1ce9105SBill Paul if (ifp->if_flags & IFF_OACTIVE) { 3229d1ce9105SBill Paul DC_UNLOCK(sc); 3230d1ce9105SBill Paul return; 3231d1ce9105SBill Paul } 323296f2e892SBill Paul 323396f2e892SBill Paul idx = sc->dc_cdata.dc_tx_prod; 323496f2e892SBill Paul 323596f2e892SBill Paul while(sc->dc_cdata.dc_tx_chain[idx] == NULL) { 323696f2e892SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 323796f2e892SBill Paul if (m_head == NULL) 323896f2e892SBill Paul break; 323996f2e892SBill Paul 32402dfc960aSLuigi Rizzo if (sc->dc_flags & DC_TX_COALESCE && 32412dfc960aSLuigi Rizzo (m_head->m_next != NULL || 32422dfc960aSLuigi Rizzo sc->dc_flags & DC_TX_ALIGN)) { 3243fda39fd0SBill Paul if (dc_coal(sc, &m_head)) { 3244fda39fd0SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 3245fda39fd0SBill Paul ifp->if_flags |= IFF_OACTIVE; 3246fda39fd0SBill Paul break; 3247fda39fd0SBill Paul } 3248fda39fd0SBill Paul } 3249fda39fd0SBill Paul 325096f2e892SBill Paul if (dc_encap(sc, m_head, &idx)) { 325196f2e892SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 325296f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 325396f2e892SBill Paul break; 325496f2e892SBill Paul } 325596f2e892SBill Paul 325696f2e892SBill Paul /* 325796f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 325896f2e892SBill Paul * to him. 325996f2e892SBill Paul */ 326096f2e892SBill Paul if (ifp->if_bpf) 326196f2e892SBill Paul bpf_mtap(ifp, m_head); 32625c1cfac4SBill Paul 32635c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 32645c1cfac4SBill Paul ifp->if_flags |= IFF_OACTIVE; 32655c1cfac4SBill Paul break; 32665c1cfac4SBill Paul } 326796f2e892SBill Paul } 326896f2e892SBill Paul 326996f2e892SBill Paul /* Transmit */ 327096f2e892SBill Paul sc->dc_cdata.dc_tx_prod = idx; 327196f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 327296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 327396f2e892SBill Paul 327496f2e892SBill Paul /* 327596f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 327696f2e892SBill Paul */ 327796f2e892SBill Paul ifp->if_timer = 5; 327896f2e892SBill Paul 3279d1ce9105SBill Paul DC_UNLOCK(sc); 3280d1ce9105SBill Paul 328196f2e892SBill Paul return; 328296f2e892SBill Paul } 328396f2e892SBill Paul 3284e3d2833aSAlfred Perlstein static void 3285e3d2833aSAlfred Perlstein dc_init(xsc) 328696f2e892SBill Paul void *xsc; 328796f2e892SBill Paul { 328896f2e892SBill Paul struct dc_softc *sc = xsc; 328996f2e892SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 329096f2e892SBill Paul struct mii_data *mii; 329196f2e892SBill Paul 3292d1ce9105SBill Paul DC_LOCK(sc); 329396f2e892SBill Paul 329496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 329596f2e892SBill Paul 329696f2e892SBill Paul /* 329796f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 329896f2e892SBill Paul */ 329996f2e892SBill Paul dc_stop(sc); 330096f2e892SBill Paul dc_reset(sc); 330196f2e892SBill Paul 330296f2e892SBill Paul /* 330396f2e892SBill Paul * Set cache alignment and burst length. 330496f2e892SBill Paul */ 330588d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 330696f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 330796f2e892SBill Paul else 330896f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE); 3309935fe010SLuigi Rizzo /* 3310935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3311935fe010SLuigi Rizzo */ 3312935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3313935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 331496f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 331596f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 331696f2e892SBill Paul } else { 331796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 331896f2e892SBill Paul } 331996f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 332096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 332196f2e892SBill Paul switch(sc->dc_cachesize) { 332296f2e892SBill Paul case 32: 332396f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 332496f2e892SBill Paul break; 332596f2e892SBill Paul case 16: 332696f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 332796f2e892SBill Paul break; 332896f2e892SBill Paul case 8: 332996f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 333096f2e892SBill Paul break; 333196f2e892SBill Paul case 0: 333296f2e892SBill Paul default: 333396f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 333496f2e892SBill Paul break; 333596f2e892SBill Paul } 333696f2e892SBill Paul 333796f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 333896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 333996f2e892SBill Paul else { 3340d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 334196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 334296f2e892SBill Paul } else { 334396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 334496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 334596f2e892SBill Paul } 334696f2e892SBill Paul } 334796f2e892SBill Paul 334896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 334996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 335096f2e892SBill Paul 335196f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 335296f2e892SBill Paul /* 335396f2e892SBill Paul * The app notes for the 98713 and 98715A say that 335496f2e892SBill Paul * in order to have the chips operate properly, a magic 335596f2e892SBill Paul * number must be written to CSR16. Macronix does not 335696f2e892SBill Paul * document the meaning of these bits so there's no way 335796f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 335896f2e892SBill Paul * number all its own; the rest all use a different one. 335996f2e892SBill Paul */ 336096f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 336196f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 336296f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 336396f2e892SBill Paul else 336496f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 336596f2e892SBill Paul } 336696f2e892SBill Paul 3367feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3368feb78939SJonathan Chen /* 3369feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3370feb78939SJonathan Chen * can talk to the MII. 3371feb78939SJonathan Chen */ 3372feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3373feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3374feb78939SJonathan Chen DELAY(10); 3375feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3376feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3377feb78939SJonathan Chen DELAY(10); 3378feb78939SJonathan Chen } 3379feb78939SJonathan Chen 338096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3381d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 338296f2e892SBill Paul 338396f2e892SBill Paul /* Init circular RX list. */ 338496f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 338596f2e892SBill Paul printf("dc%d: initialization failed: no " 338696f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 338796f2e892SBill Paul dc_stop(sc); 3388d1ce9105SBill Paul DC_UNLOCK(sc); 338996f2e892SBill Paul return; 339096f2e892SBill Paul } 339196f2e892SBill Paul 339296f2e892SBill Paul /* 339396f2e892SBill Paul * Init tx descriptors. 339496f2e892SBill Paul */ 339596f2e892SBill Paul dc_list_tx_init(sc); 339696f2e892SBill Paul 339796f2e892SBill Paul /* 339896f2e892SBill Paul * Load the address of the RX list. 339996f2e892SBill Paul */ 340096f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0])); 340196f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0])); 340296f2e892SBill Paul 340396f2e892SBill Paul /* 340496f2e892SBill Paul * Enable interrupts. 340596f2e892SBill Paul */ 3406e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3407e4fc250cSLuigi Rizzo /* 3408e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3409e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3410e4fc250cSLuigi Rizzo * after a reset. 3411e4fc250cSLuigi Rizzo */ 341262f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3413e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3414e4fc250cSLuigi Rizzo else 3415e4fc250cSLuigi Rizzo #endif 341696f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 341796f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 341896f2e892SBill Paul 341996f2e892SBill Paul /* Enable transmitter. */ 342096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 342196f2e892SBill Paul 342296f2e892SBill Paul /* 3423918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3424918434c8SBill Paul * MII port, program the LED control pins so we get 3425918434c8SBill Paul * link and activity indications. 3426918434c8SBill Paul */ 342778999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3428918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3429918434c8SBill Paul DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY); 343078999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3431918434c8SBill Paul } 3432918434c8SBill Paul 3433918434c8SBill Paul /* 343496f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 343596f2e892SBill Paul * because the filter programming scheme on the 21143 and 343696f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 343796f2e892SBill Paul * engine, and we need the transmitter enabled for that. 343896f2e892SBill Paul */ 343996f2e892SBill Paul dc_setfilt(sc); 344096f2e892SBill Paul 344196f2e892SBill Paul /* Enable receiver. */ 344296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 344396f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 344496f2e892SBill Paul 344596f2e892SBill Paul mii_mediachg(mii); 344696f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 344796f2e892SBill Paul 344896f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 344996f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 345096f2e892SBill Paul 3451857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 345245521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3453857fd445SBill Paul sc->dc_link = 1; 3454857fd445SBill Paul else { 3455318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3456b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3457318b02fdSBill Paul else 3458b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3459857fd445SBill Paul } 346096f2e892SBill Paul 34615c1cfac4SBill Paul #ifdef SRM_MEDIA 3462510a809eSMike Smith if(sc->dc_srm_media) { 3463510a809eSMike Smith struct ifreq ifr; 3464510a809eSMike Smith 3465510a809eSMike Smith ifr.ifr_media = sc->dc_srm_media; 3466510a809eSMike Smith ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3467510a809eSMike Smith sc->dc_srm_media = 0; 3468510a809eSMike Smith } 3469510a809eSMike Smith #endif 3470d1ce9105SBill Paul DC_UNLOCK(sc); 347196f2e892SBill Paul return; 347296f2e892SBill Paul } 347396f2e892SBill Paul 347496f2e892SBill Paul /* 347596f2e892SBill Paul * Set media options. 347696f2e892SBill Paul */ 3477e3d2833aSAlfred Perlstein static int 3478e3d2833aSAlfred Perlstein dc_ifmedia_upd(ifp) 347996f2e892SBill Paul struct ifnet *ifp; 348096f2e892SBill Paul { 348196f2e892SBill Paul struct dc_softc *sc; 348296f2e892SBill Paul struct mii_data *mii; 3483f43d9309SBill Paul struct ifmedia *ifm; 348496f2e892SBill Paul 348596f2e892SBill Paul sc = ifp->if_softc; 348696f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 348796f2e892SBill Paul mii_mediachg(mii); 3488f43d9309SBill Paul ifm = &mii->mii_media; 3489f43d9309SBill Paul 3490f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 349145521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3492f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3493f43d9309SBill Paul else 349496f2e892SBill Paul sc->dc_link = 0; 349596f2e892SBill Paul 349696f2e892SBill Paul return(0); 349796f2e892SBill Paul } 349896f2e892SBill Paul 349996f2e892SBill Paul /* 350096f2e892SBill Paul * Report current media status. 350196f2e892SBill Paul */ 3502e3d2833aSAlfred Perlstein static void 3503e3d2833aSAlfred Perlstein dc_ifmedia_sts(ifp, ifmr) 350496f2e892SBill Paul struct ifnet *ifp; 350596f2e892SBill Paul struct ifmediareq *ifmr; 350696f2e892SBill Paul { 350796f2e892SBill Paul struct dc_softc *sc; 350896f2e892SBill Paul struct mii_data *mii; 3509f43d9309SBill Paul struct ifmedia *ifm; 351096f2e892SBill Paul 351196f2e892SBill Paul sc = ifp->if_softc; 351296f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 351396f2e892SBill Paul mii_pollstat(mii); 3514f43d9309SBill Paul ifm = &mii->mii_media; 3515f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 351645521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3517f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3518f43d9309SBill Paul ifmr->ifm_status = 0; 3519f43d9309SBill Paul return; 3520f43d9309SBill Paul } 3521f43d9309SBill Paul } 352296f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 352396f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 352496f2e892SBill Paul 352596f2e892SBill Paul return; 352696f2e892SBill Paul } 352796f2e892SBill Paul 3528e3d2833aSAlfred Perlstein static int 3529e3d2833aSAlfred Perlstein dc_ioctl(ifp, command, data) 353096f2e892SBill Paul struct ifnet *ifp; 353196f2e892SBill Paul u_long command; 353296f2e892SBill Paul caddr_t data; 353396f2e892SBill Paul { 353496f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 353596f2e892SBill Paul struct ifreq *ifr = (struct ifreq *) data; 353696f2e892SBill Paul struct mii_data *mii; 3537d1ce9105SBill Paul int error = 0; 353896f2e892SBill Paul 3539d1ce9105SBill Paul DC_LOCK(sc); 354096f2e892SBill Paul 354196f2e892SBill Paul switch(command) { 354296f2e892SBill Paul case SIOCSIFADDR: 354396f2e892SBill Paul case SIOCGIFADDR: 354496f2e892SBill Paul case SIOCSIFMTU: 354596f2e892SBill Paul error = ether_ioctl(ifp, command, data); 354696f2e892SBill Paul break; 354796f2e892SBill Paul case SIOCSIFFLAGS: 354896f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 354996f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING && 355096f2e892SBill Paul ifp->if_flags & IFF_PROMISC && 355196f2e892SBill Paul !(sc->dc_if_flags & IFF_PROMISC)) { 355296f2e892SBill Paul dc_setfilt(sc); 355396f2e892SBill Paul } else if (ifp->if_flags & IFF_RUNNING && 355496f2e892SBill Paul !(ifp->if_flags & IFF_PROMISC) && 355596f2e892SBill Paul sc->dc_if_flags & IFF_PROMISC) { 355696f2e892SBill Paul dc_setfilt(sc); 355796f2e892SBill Paul } else if (!(ifp->if_flags & IFF_RUNNING)) { 355896f2e892SBill Paul sc->dc_txthresh = 0; 355996f2e892SBill Paul dc_init(sc); 356096f2e892SBill Paul } 356196f2e892SBill Paul } else { 356296f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 356396f2e892SBill Paul dc_stop(sc); 356496f2e892SBill Paul } 356596f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 356696f2e892SBill Paul error = 0; 356796f2e892SBill Paul break; 356896f2e892SBill Paul case SIOCADDMULTI: 356996f2e892SBill Paul case SIOCDELMULTI: 357096f2e892SBill Paul dc_setfilt(sc); 357196f2e892SBill Paul error = 0; 357296f2e892SBill Paul break; 357396f2e892SBill Paul case SIOCGIFMEDIA: 357496f2e892SBill Paul case SIOCSIFMEDIA: 357596f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 357696f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 35775c1cfac4SBill Paul #ifdef SRM_MEDIA 3578510a809eSMike Smith if (sc->dc_srm_media) 3579510a809eSMike Smith sc->dc_srm_media = 0; 3580510a809eSMike Smith #endif 358196f2e892SBill Paul break; 358296f2e892SBill Paul default: 358396f2e892SBill Paul error = EINVAL; 358496f2e892SBill Paul break; 358596f2e892SBill Paul } 358696f2e892SBill Paul 3587d1ce9105SBill Paul DC_UNLOCK(sc); 358896f2e892SBill Paul 358996f2e892SBill Paul return(error); 359096f2e892SBill Paul } 359196f2e892SBill Paul 3592e3d2833aSAlfred Perlstein static void 3593e3d2833aSAlfred Perlstein dc_watchdog(ifp) 359496f2e892SBill Paul struct ifnet *ifp; 359596f2e892SBill Paul { 359696f2e892SBill Paul struct dc_softc *sc; 359796f2e892SBill Paul 359896f2e892SBill Paul sc = ifp->if_softc; 359996f2e892SBill Paul 3600d1ce9105SBill Paul DC_LOCK(sc); 3601d1ce9105SBill Paul 360296f2e892SBill Paul ifp->if_oerrors++; 360396f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 360496f2e892SBill Paul 360596f2e892SBill Paul dc_stop(sc); 360696f2e892SBill Paul dc_reset(sc); 360796f2e892SBill Paul dc_init(sc); 360896f2e892SBill Paul 360996f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 361096f2e892SBill Paul dc_start(ifp); 361196f2e892SBill Paul 3612d1ce9105SBill Paul DC_UNLOCK(sc); 3613d1ce9105SBill Paul 361496f2e892SBill Paul return; 361596f2e892SBill Paul } 361696f2e892SBill Paul 361796f2e892SBill Paul /* 361896f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 361996f2e892SBill Paul * RX and TX lists. 362096f2e892SBill Paul */ 3621e3d2833aSAlfred Perlstein static void 3622e3d2833aSAlfred Perlstein dc_stop(sc) 362396f2e892SBill Paul struct dc_softc *sc; 362496f2e892SBill Paul { 362596f2e892SBill Paul register int i; 362696f2e892SBill Paul struct ifnet *ifp; 362796f2e892SBill Paul 3628d1ce9105SBill Paul DC_LOCK(sc); 3629d1ce9105SBill Paul 363096f2e892SBill Paul ifp = &sc->arpcom.ac_if; 363196f2e892SBill Paul ifp->if_timer = 0; 363296f2e892SBill Paul 3633b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 363496f2e892SBill Paul 36353b3ec200SPeter Wemm ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 3636e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3637e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 3638e4fc250cSLuigi Rizzo #endif 36393b3ec200SPeter Wemm 364096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON)); 364196f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 364296f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 364396f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 364496f2e892SBill Paul sc->dc_link = 0; 364596f2e892SBill Paul 364696f2e892SBill Paul /* 364796f2e892SBill Paul * Free data in the RX lists. 364896f2e892SBill Paul */ 364996f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 365096f2e892SBill Paul if (sc->dc_cdata.dc_rx_chain[i] != NULL) { 365196f2e892SBill Paul m_freem(sc->dc_cdata.dc_rx_chain[i]); 365296f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = NULL; 365396f2e892SBill Paul } 365496f2e892SBill Paul } 365596f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_rx_list, 365696f2e892SBill Paul sizeof(sc->dc_ldata->dc_rx_list)); 365796f2e892SBill Paul 365896f2e892SBill Paul /* 365996f2e892SBill Paul * Free the TX list buffers. 366096f2e892SBill Paul */ 366196f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 366296f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[i] != NULL) { 366396f2e892SBill Paul if (sc->dc_ldata->dc_tx_list[i].dc_ctl & 366496f2e892SBill Paul DC_TXCTL_SETUP) { 366596f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 366696f2e892SBill Paul continue; 366796f2e892SBill Paul } 366896f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[i]); 366996f2e892SBill Paul sc->dc_cdata.dc_tx_chain[i] = NULL; 367096f2e892SBill Paul } 367196f2e892SBill Paul } 367296f2e892SBill Paul 367396f2e892SBill Paul bzero((char *)&sc->dc_ldata->dc_tx_list, 367496f2e892SBill Paul sizeof(sc->dc_ldata->dc_tx_list)); 367596f2e892SBill Paul 3676d1ce9105SBill Paul DC_UNLOCK(sc); 3677d1ce9105SBill Paul 367896f2e892SBill Paul return; 367996f2e892SBill Paul } 368096f2e892SBill Paul 368196f2e892SBill Paul /* 3682e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3683e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3684e8388e14SMitsuru IWASAKI * resume. 3685e8388e14SMitsuru IWASAKI */ 3686e3d2833aSAlfred Perlstein static int 3687e3d2833aSAlfred Perlstein dc_suspend(dev) 3688e8388e14SMitsuru IWASAKI device_t dev; 3689e8388e14SMitsuru IWASAKI { 3690e8388e14SMitsuru IWASAKI register int i; 3691e8388e14SMitsuru IWASAKI int s; 3692e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3693e8388e14SMitsuru IWASAKI 3694e8388e14SMitsuru IWASAKI s = splimp(); 3695e8388e14SMitsuru IWASAKI 3696e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3697e8388e14SMitsuru IWASAKI 3698e8388e14SMitsuru IWASAKI dc_stop(sc); 3699e8388e14SMitsuru IWASAKI 3700e8388e14SMitsuru IWASAKI for (i = 0; i < 5; i++) 3701e8388e14SMitsuru IWASAKI sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4); 3702e8388e14SMitsuru IWASAKI sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 3703e8388e14SMitsuru IWASAKI sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 3704e8388e14SMitsuru IWASAKI sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 3705e8388e14SMitsuru IWASAKI sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 3706e8388e14SMitsuru IWASAKI 3707e8388e14SMitsuru IWASAKI sc->suspended = 1; 3708e8388e14SMitsuru IWASAKI 3709e8388e14SMitsuru IWASAKI splx(s); 3710e8388e14SMitsuru IWASAKI return (0); 3711e8388e14SMitsuru IWASAKI } 3712e8388e14SMitsuru IWASAKI 3713e8388e14SMitsuru IWASAKI /* 3714e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3715e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3716e8388e14SMitsuru IWASAKI * appropriate. 3717e8388e14SMitsuru IWASAKI */ 3718e3d2833aSAlfred Perlstein static int 3719e3d2833aSAlfred Perlstein dc_resume(dev) 3720e8388e14SMitsuru IWASAKI device_t dev; 3721e8388e14SMitsuru IWASAKI { 3722e8388e14SMitsuru IWASAKI register int i; 3723e8388e14SMitsuru IWASAKI int s; 3724e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3725e8388e14SMitsuru IWASAKI struct ifnet *ifp; 3726e8388e14SMitsuru IWASAKI 3727e8388e14SMitsuru IWASAKI s = splimp(); 3728e8388e14SMitsuru IWASAKI 3729e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3730e8388e14SMitsuru IWASAKI ifp = &sc->arpcom.ac_if; 3731e8388e14SMitsuru IWASAKI 3732e8388e14SMitsuru IWASAKI dc_acpi(dev); 3733e8388e14SMitsuru IWASAKI 3734e8388e14SMitsuru IWASAKI /* better way to do this? */ 3735e8388e14SMitsuru IWASAKI for (i = 0; i < 5; i++) 3736e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4); 3737e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 3738e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 3739e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 3740e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 3741e8388e14SMitsuru IWASAKI 3742e8388e14SMitsuru IWASAKI /* reenable busmastering */ 3743e8388e14SMitsuru IWASAKI pci_enable_busmaster(dev); 3744e8388e14SMitsuru IWASAKI pci_enable_io(dev, DC_RES); 3745e8388e14SMitsuru IWASAKI 3746e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3747e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3748e8388e14SMitsuru IWASAKI dc_init(sc); 3749e8388e14SMitsuru IWASAKI 3750e8388e14SMitsuru IWASAKI sc->suspended = 0; 3751e8388e14SMitsuru IWASAKI 3752e8388e14SMitsuru IWASAKI splx(s); 3753e8388e14SMitsuru IWASAKI return (0); 3754e8388e14SMitsuru IWASAKI } 3755e8388e14SMitsuru IWASAKI 3756e8388e14SMitsuru IWASAKI /* 375796f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 375896f2e892SBill Paul * get confused by errant DMAs when rebooting. 375996f2e892SBill Paul */ 3760e3d2833aSAlfred Perlstein static void 3761e3d2833aSAlfred Perlstein dc_shutdown(dev) 376296f2e892SBill Paul device_t dev; 376396f2e892SBill Paul { 376496f2e892SBill Paul struct dc_softc *sc; 376596f2e892SBill Paul 376696f2e892SBill Paul sc = device_get_softc(dev); 376796f2e892SBill Paul 376896f2e892SBill Paul dc_stop(sc); 376996f2e892SBill Paul 377096f2e892SBill Paul return; 377196f2e892SBill Paul } 3772