196f2e892SBill Paul /* 296f2e892SBill Paul * Copyright (c) 1997, 1998, 1999 396f2e892SBill Paul * Bill Paul <wpaul@ee.columbia.edu>. All rights reserved. 496f2e892SBill Paul * 596f2e892SBill Paul * Redistribution and use in source and binary forms, with or without 696f2e892SBill Paul * modification, are permitted provided that the following conditions 796f2e892SBill Paul * are met: 896f2e892SBill Paul * 1. Redistributions of source code must retain the above copyright 996f2e892SBill Paul * notice, this list of conditions and the following disclaimer. 1096f2e892SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1196f2e892SBill Paul * notice, this list of conditions and the following disclaimer in the 1296f2e892SBill Paul * documentation and/or other materials provided with the distribution. 1396f2e892SBill Paul * 3. All advertising materials mentioning features or use of this software 1496f2e892SBill Paul * must display the following acknowledgement: 1596f2e892SBill Paul * This product includes software developed by Bill Paul. 1696f2e892SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1796f2e892SBill Paul * may be used to endorse or promote products derived from this software 1896f2e892SBill Paul * without specific prior written permission. 1996f2e892SBill Paul * 2096f2e892SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2196f2e892SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2296f2e892SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2396f2e892SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2496f2e892SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2596f2e892SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2696f2e892SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2796f2e892SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2896f2e892SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2996f2e892SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3096f2e892SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3196f2e892SBill Paul */ 3296f2e892SBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 3696f2e892SBill Paul /* 3796f2e892SBill Paul * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143 3896f2e892SBill Paul * series chips and several workalikes including the following: 3996f2e892SBill Paul * 40ead7cde9SBill Paul * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com) 4196f2e892SBill Paul * Macronix/Lite-On 82c115 PNIC II (www.macronix.com) 4296f2e892SBill Paul * Lite-On 82c168/82c169 PNIC (www.litecom.com) 4396f2e892SBill Paul * ASIX Electronics AX88140A (www.asix.com.tw) 4496f2e892SBill Paul * ASIX Electronics AX88141 (www.asix.com.tw) 4596f2e892SBill Paul * ADMtek AL981 (www.admtek.com.tw) 4696f2e892SBill Paul * ADMtek AN985 (www.admtek.com.tw) 474c16d09eSWarner Losh * Netgear FA511 (www.netgear.com) Appears to be rebadged ADMTek AN985 4888d739dcSBill Paul * Davicom DM9100, DM9102, DM9102A (www.davicom8.com) 499ca710f6SJeroen Ruigrok van der Werven * Accton EN1217 (www.accton.com) 50feb78939SJonathan Chen * Xircom X3201 (www.xircom.com) 511d5e5310SBill Paul * Abocom FE2500 521af8bec7SBill Paul * Conexant LANfinity (www.conexant.com) 537eac366bSMartin Blapp * 3Com OfficeConnect 10/100B 3CSOHO100B (www.3com.com) 5496f2e892SBill Paul * 5596f2e892SBill Paul * Datasheets for the 21143 are available at developer.intel.com. 5696f2e892SBill Paul * Datasheets for the clone parts can be found at their respective sites. 5796f2e892SBill Paul * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.) 5896f2e892SBill Paul * The PNIC II is essentially a Macronix 98715A chip; the only difference 5996f2e892SBill Paul * worth noting is that its multicast hash table is only 128 bits wide 6096f2e892SBill Paul * instead of 512. 6196f2e892SBill Paul * 6296f2e892SBill Paul * Written by Bill Paul <wpaul@ee.columbia.edu> 6396f2e892SBill Paul * Electrical Engineering Department 6496f2e892SBill Paul * Columbia University, New York City 6596f2e892SBill Paul */ 6696f2e892SBill Paul /* 6796f2e892SBill Paul * The Intel 21143 is the successor to the DEC 21140. It is basically 6896f2e892SBill Paul * the same as the 21140 but with a few new features. The 21143 supports 6996f2e892SBill Paul * three kinds of media attachments: 7096f2e892SBill Paul * 7196f2e892SBill Paul * o MII port, for 10Mbps and 100Mbps support and NWAY 7296f2e892SBill Paul * autonegotiation provided by an external PHY. 7396f2e892SBill Paul * o SYM port, for symbol mode 100Mbps support. 7496f2e892SBill Paul * o 10baseT port. 7596f2e892SBill Paul * o AUI/BNC port. 7696f2e892SBill Paul * 7796f2e892SBill Paul * The 100Mbps SYM port and 10baseT port can be used together in 7896f2e892SBill Paul * combination with the internal NWAY support to create a 10/100 7996f2e892SBill Paul * autosensing configuration. 8096f2e892SBill Paul * 8196f2e892SBill Paul * Note that not all tulip workalikes are handled in this driver: we only 8296f2e892SBill Paul * deal with those which are relatively well behaved. The Winbond is 8396f2e892SBill Paul * handled separately due to its different register offsets and the 8496f2e892SBill Paul * special handling needed for its various bugs. The PNIC is handled 8596f2e892SBill Paul * here, but I'm not thrilled about it. 8696f2e892SBill Paul * 8796f2e892SBill Paul * All of the workalike chips use some form of MII transceiver support 8896f2e892SBill Paul * with the exception of the Macronix chips, which also have a SYM port. 8996f2e892SBill Paul * The ASIX AX88140A is also documented to have a SYM port, but all 9096f2e892SBill Paul * the cards I've seen use an MII transceiver, probably because the 9196f2e892SBill Paul * AX88140A doesn't support internal NWAY. 9296f2e892SBill Paul */ 9396f2e892SBill Paul 9496f2e892SBill Paul #include <sys/param.h> 95af4358c7SMaxime Henrion #include <sys/endian.h> 9696f2e892SBill Paul #include <sys/systm.h> 9796f2e892SBill Paul #include <sys/sockio.h> 9896f2e892SBill Paul #include <sys/mbuf.h> 9996f2e892SBill Paul #include <sys/malloc.h> 10096f2e892SBill Paul #include <sys/kernel.h> 101f11d01c3SPoul-Henning Kamp #include <sys/module.h> 10296f2e892SBill Paul #include <sys/socket.h> 10301faf54bSLuigi Rizzo #include <sys/sysctl.h> 10496f2e892SBill Paul 10596f2e892SBill Paul #include <net/if.h> 10696f2e892SBill Paul #include <net/if_arp.h> 10796f2e892SBill Paul #include <net/ethernet.h> 10896f2e892SBill Paul #include <net/if_dl.h> 10996f2e892SBill Paul #include <net/if_media.h> 110db40c1aeSDoug Ambrisko #include <net/if_types.h> 111db40c1aeSDoug Ambrisko #include <net/if_vlan_var.h> 11296f2e892SBill Paul 11396f2e892SBill Paul #include <net/bpf.h> 11496f2e892SBill Paul 11596f2e892SBill Paul #include <machine/bus_pio.h> 11696f2e892SBill Paul #include <machine/bus_memio.h> 11796f2e892SBill Paul #include <machine/bus.h> 11896f2e892SBill Paul #include <machine/resource.h> 11996f2e892SBill Paul #include <sys/bus.h> 12096f2e892SBill Paul #include <sys/rman.h> 12196f2e892SBill Paul 12296f2e892SBill Paul #include <dev/mii/mii.h> 12396f2e892SBill Paul #include <dev/mii/miivar.h> 12496f2e892SBill Paul 12519b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 12619b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 12796f2e892SBill Paul 12896f2e892SBill Paul #define DC_USEIOSPACE 1295c1cfac4SBill Paul #ifdef __alpha__ 1305c1cfac4SBill Paul #define SRM_MEDIA 1315c1cfac4SBill Paul #endif 13296f2e892SBill Paul 13396f2e892SBill Paul #include <pci/if_dcreg.h> 13496f2e892SBill Paul 135ec6a7299SMaxime Henrion #ifdef __sparc64__ 136ec6a7299SMaxime Henrion #include <dev/ofw/openfirm.h> 137ec6a7299SMaxime Henrion #include <machine/ofw_machdep.h> 138ec6a7299SMaxime Henrion #endif 139ec6a7299SMaxime Henrion 140f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, pci, 1, 1, 1); 141f246e4a1SMatthew N. Dodd MODULE_DEPEND(dc, ether, 1, 1, 1); 14295a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1); 14395a16455SPeter Wemm 14496f2e892SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 14596f2e892SBill Paul #include "miibus_if.h" 14696f2e892SBill Paul 14796f2e892SBill Paul /* 14896f2e892SBill Paul * Various supported device vendors/types and their names. 14996f2e892SBill Paul */ 15096f2e892SBill Paul static struct dc_type dc_devs[] = { 15196f2e892SBill Paul { DC_VENDORID_DEC, DC_DEVICEID_21143, 15296f2e892SBill Paul "Intel 21143 10/100BaseTX" }, 15338deb45fSTom Rhodes { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9009, 15438deb45fSTom Rhodes "Davicom DM9009 10/100BaseTX" }, 15596f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100, 15696f2e892SBill Paul "Davicom DM9100 10/100BaseTX" }, 15796f2e892SBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 15896f2e892SBill Paul "Davicom DM9102 10/100BaseTX" }, 15988d739dcSBill Paul { DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102, 16088d739dcSBill Paul "Davicom DM9102A 10/100BaseTX" }, 16196f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AL981, 16296f2e892SBill Paul "ADMtek AL981 10/100BaseTX" }, 16396f2e892SBill Paul { DC_VENDORID_ADMTEK, DC_DEVICEID_AN985, 16496f2e892SBill Paul "ADMtek AN985 10/100BaseTX" }, 165e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9511, 166e351d778SMartin Blapp "ADMtek ADM9511 10/100BaseTX" }, 167e351d778SMartin Blapp { DC_VENDORID_ADMTEK, DC_DEVICEID_ADM9513, 168e351d778SMartin Blapp "ADMtek ADM9513 10/100BaseTX" }, 1694c16d09eSWarner Losh { DC_VENDORID_ADMTEK, DC_DEVICEID_FA511, 1704c16d09eSWarner Losh "Netgear FA511 10/100BaseTX" }, 17196f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17296f2e892SBill Paul "ASIX AX88140A 10/100BaseTX" }, 17396f2e892SBill Paul { DC_VENDORID_ASIX, DC_DEVICEID_AX88140A, 17496f2e892SBill Paul "ASIX AX88141 10/100BaseTX" }, 17596f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17696f2e892SBill Paul "Macronix 98713 10/100BaseTX" }, 17796f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98713, 17896f2e892SBill Paul "Macronix 98713A 10/100BaseTX" }, 17996f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 18096f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 18196f2e892SBill Paul { DC_VENDORID_CP, DC_DEVICEID_98713_CP, 18296f2e892SBill Paul "Compex RL100-TX 10/100BaseTX" }, 18396f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18496f2e892SBill Paul "Macronix 98715/98715A 10/100BaseTX" }, 18596f2e892SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18679d11e09SBill Paul "Macronix 98715AEC-C 10/100BaseTX" }, 18779d11e09SBill Paul { DC_VENDORID_MX, DC_DEVICEID_987x5, 18896f2e892SBill Paul "Macronix 98725 10/100BaseTX" }, 189ead7cde9SBill Paul { DC_VENDORID_MX, DC_DEVICEID_98727, 190ead7cde9SBill Paul "Macronix 98727/98732 10/100BaseTX" }, 19196f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C115, 19296f2e892SBill Paul "LC82C115 PNIC II 10/100BaseTX" }, 19396f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19496f2e892SBill Paul "82c168 PNIC 10/100BaseTX" }, 19596f2e892SBill Paul { DC_VENDORID_LO, DC_DEVICEID_82C168, 19696f2e892SBill Paul "82c169 PNIC 10/100BaseTX" }, 1979ca710f6SJeroen Ruigrok van der Werven { DC_VENDORID_ACCTON, DC_DEVICEID_EN1217, 1989ca710f6SJeroen Ruigrok van der Werven "Accton EN1217 10/100BaseTX" }, 199fa167b8eSBill Paul { DC_VENDORID_ACCTON, DC_DEVICEID_EN2242, 200fa167b8eSBill Paul "Accton EN2242 MiniPCI 10/100BaseTX" }, 201feb78939SJonathan Chen { DC_VENDORID_XIRCOM, DC_DEVICEID_X3201, 202feb78939SJonathan Chen "Xircom X3201 10/100BaseTX" }, 2031d5e5310SBill Paul { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500, 2041d5e5310SBill Paul "Abocom FE2500 10/100BaseTX" }, 205773c505fSMIHIRA Sanpei Yoshiro { DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500MX, 206773c505fSMIHIRA Sanpei Yoshiro "Abocom FE2500MX 10/100BaseTX" }, 2071af8bec7SBill Paul { DC_VENDORID_CONEXANT, DC_DEVICEID_RS7112, 2081af8bec7SBill Paul "Conexant LANfinity MiniPCI 10/100BaseTX" }, 209948c244dSWarner Losh { DC_VENDORID_HAWKING, DC_DEVICEID_HAWKING_PN672TX, 210948c244dSWarner Losh "Hawking CB102 CardBus 10/100" }, 21197f91728SMIHIRA Sanpei Yoshiro { DC_VENDORID_PLANEX, DC_DEVICEID_FNW3602T, 21297f91728SMIHIRA Sanpei Yoshiro "PlaneX FNW-3602-T CardBus 10/100" }, 2137eac366bSMartin Blapp { DC_VENDORID_3COM, DC_DEVICEID_3CSOHOB, 2147eac366bSMartin Blapp "3Com OfficeConnect 10/100B" }, 215e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN120, 216e7b9ab3aSBill Paul "Microsoft MN-120 CardBus 10/100" }, 217e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130, 218e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 219e7b9ab3aSBill Paul { DC_VENDORID_MICROSOFT, DC_DEVICEID_MSMN130_FAKE, 220e7b9ab3aSBill Paul "Microsoft MN-130 10/100" }, 22196f2e892SBill Paul { 0, 0, NULL } 22296f2e892SBill Paul }; 22396f2e892SBill Paul 224e51a25f8SAlfred Perlstein static int dc_probe (device_t); 225e51a25f8SAlfred Perlstein static int dc_attach (device_t); 226e51a25f8SAlfred Perlstein static int dc_detach (device_t); 227e8388e14SMitsuru IWASAKI static int dc_suspend (device_t); 228e8388e14SMitsuru IWASAKI static int dc_resume (device_t); 229b84e866aSWarner Losh #ifndef BURN_BRIDGES 230e51a25f8SAlfred Perlstein static void dc_acpi (device_t); 231b84e866aSWarner Losh #endif 232e51a25f8SAlfred Perlstein static struct dc_type *dc_devtype (device_t); 23356e5e7aeSMaxime Henrion static int dc_newbuf (struct dc_softc *, int, int); 234a10c0e45SMike Silbersack static int dc_encap (struct dc_softc *, struct mbuf **); 235e51a25f8SAlfred Perlstein static void dc_pnic_rx_bug_war (struct dc_softc *, int); 236e51a25f8SAlfred Perlstein static int dc_rx_resync (struct dc_softc *); 237e51a25f8SAlfred Perlstein static void dc_rxeof (struct dc_softc *); 238e51a25f8SAlfred Perlstein static void dc_txeof (struct dc_softc *); 239e51a25f8SAlfred Perlstein static void dc_tick (void *); 240e51a25f8SAlfred Perlstein static void dc_tx_underrun (struct dc_softc *); 241e51a25f8SAlfred Perlstein static void dc_intr (void *); 242e51a25f8SAlfred Perlstein static void dc_start (struct ifnet *); 243e51a25f8SAlfred Perlstein static int dc_ioctl (struct ifnet *, u_long, caddr_t); 244e51a25f8SAlfred Perlstein static void dc_init (void *); 245e51a25f8SAlfred Perlstein static void dc_stop (struct dc_softc *); 246e51a25f8SAlfred Perlstein static void dc_watchdog (struct ifnet *); 247e51a25f8SAlfred Perlstein static void dc_shutdown (device_t); 248e51a25f8SAlfred Perlstein static int dc_ifmedia_upd (struct ifnet *); 249e51a25f8SAlfred Perlstein static void dc_ifmedia_sts (struct ifnet *, struct ifmediareq *); 25096f2e892SBill Paul 251e51a25f8SAlfred Perlstein static void dc_delay (struct dc_softc *); 252e51a25f8SAlfred Perlstein static void dc_eeprom_idle (struct dc_softc *); 253e51a25f8SAlfred Perlstein static void dc_eeprom_putbyte (struct dc_softc *, int); 254e51a25f8SAlfred Perlstein static void dc_eeprom_getword (struct dc_softc *, int, u_int16_t *); 25596f2e892SBill Paul static void dc_eeprom_getword_pnic 256e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 257feb78939SJonathan Chen static void dc_eeprom_getword_xircom 258e51a25f8SAlfred Perlstein (struct dc_softc *, int, u_int16_t *); 2593097aa70SWarner Losh static void dc_eeprom_width (struct dc_softc *); 260e51a25f8SAlfred Perlstein static void dc_read_eeprom (struct dc_softc *, caddr_t, int, int, int); 26196f2e892SBill Paul 262e51a25f8SAlfred Perlstein static void dc_mii_writebit (struct dc_softc *, int); 263e51a25f8SAlfred Perlstein static int dc_mii_readbit (struct dc_softc *); 264e51a25f8SAlfred Perlstein static void dc_mii_sync (struct dc_softc *); 265e51a25f8SAlfred Perlstein static void dc_mii_send (struct dc_softc *, u_int32_t, int); 266e51a25f8SAlfred Perlstein static int dc_mii_readreg (struct dc_softc *, struct dc_mii_frame *); 267e51a25f8SAlfred Perlstein static int dc_mii_writereg (struct dc_softc *, struct dc_mii_frame *); 268e51a25f8SAlfred Perlstein static int dc_miibus_readreg (device_t, int, int); 269e51a25f8SAlfred Perlstein static int dc_miibus_writereg (device_t, int, int, int); 270e51a25f8SAlfred Perlstein static void dc_miibus_statchg (device_t); 271e51a25f8SAlfred Perlstein static void dc_miibus_mediainit (device_t); 27296f2e892SBill Paul 273e51a25f8SAlfred Perlstein static void dc_setcfg (struct dc_softc *, int); 2743373489bSWarner Losh static uint32_t dc_mchash_le (struct dc_softc *, const uint8_t *); 2753373489bSWarner Losh static uint32_t dc_mchash_be (const uint8_t *); 276e51a25f8SAlfred Perlstein static void dc_setfilt_21143 (struct dc_softc *); 277e51a25f8SAlfred Perlstein static void dc_setfilt_asix (struct dc_softc *); 278e51a25f8SAlfred Perlstein static void dc_setfilt_admtek (struct dc_softc *); 279e51a25f8SAlfred Perlstein static void dc_setfilt_xircom (struct dc_softc *); 28096f2e892SBill Paul 281e51a25f8SAlfred Perlstein static void dc_setfilt (struct dc_softc *); 28296f2e892SBill Paul 283e51a25f8SAlfred Perlstein static void dc_reset (struct dc_softc *); 284e51a25f8SAlfred Perlstein static int dc_list_rx_init (struct dc_softc *); 285e51a25f8SAlfred Perlstein static int dc_list_tx_init (struct dc_softc *); 28696f2e892SBill Paul 2873097aa70SWarner Losh static void dc_read_srom (struct dc_softc *, int); 288e51a25f8SAlfred Perlstein static void dc_parse_21143_srom (struct dc_softc *); 289e51a25f8SAlfred Perlstein static void dc_decode_leaf_sia (struct dc_softc *, struct dc_eblock_sia *); 290e51a25f8SAlfred Perlstein static void dc_decode_leaf_mii (struct dc_softc *, struct dc_eblock_mii *); 291e51a25f8SAlfred Perlstein static void dc_decode_leaf_sym (struct dc_softc *, struct dc_eblock_sym *); 292e51a25f8SAlfred Perlstein static void dc_apply_fixup (struct dc_softc *, int); 2935c1cfac4SBill Paul 29456e5e7aeSMaxime Henrion static void dc_dma_map_txbuf (void *, bus_dma_segment_t *, int, bus_size_t, 29556e5e7aeSMaxime Henrion int); 29656e5e7aeSMaxime Henrion static void dc_dma_map_rxbuf (void *, bus_dma_segment_t *, int, bus_size_t, 29756e5e7aeSMaxime Henrion int); 29856e5e7aeSMaxime Henrion 29996f2e892SBill Paul #ifdef DC_USEIOSPACE 30096f2e892SBill Paul #define DC_RES SYS_RES_IOPORT 30196f2e892SBill Paul #define DC_RID DC_PCI_CFBIO 30296f2e892SBill Paul #else 30396f2e892SBill Paul #define DC_RES SYS_RES_MEMORY 30496f2e892SBill Paul #define DC_RID DC_PCI_CFBMA 30596f2e892SBill Paul #endif 30696f2e892SBill Paul 30796f2e892SBill Paul static device_method_t dc_methods[] = { 30896f2e892SBill Paul /* Device interface */ 30996f2e892SBill Paul DEVMETHOD(device_probe, dc_probe), 31096f2e892SBill Paul DEVMETHOD(device_attach, dc_attach), 31196f2e892SBill Paul DEVMETHOD(device_detach, dc_detach), 312e8388e14SMitsuru IWASAKI DEVMETHOD(device_suspend, dc_suspend), 313e8388e14SMitsuru IWASAKI DEVMETHOD(device_resume, dc_resume), 31496f2e892SBill Paul DEVMETHOD(device_shutdown, dc_shutdown), 31596f2e892SBill Paul 31696f2e892SBill Paul /* bus interface */ 31796f2e892SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 31896f2e892SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 31996f2e892SBill Paul 32096f2e892SBill Paul /* MII interface */ 32196f2e892SBill Paul DEVMETHOD(miibus_readreg, dc_miibus_readreg), 32296f2e892SBill Paul DEVMETHOD(miibus_writereg, dc_miibus_writereg), 32396f2e892SBill Paul DEVMETHOD(miibus_statchg, dc_miibus_statchg), 324f43d9309SBill Paul DEVMETHOD(miibus_mediainit, dc_miibus_mediainit), 32596f2e892SBill Paul 32696f2e892SBill Paul { 0, 0 } 32796f2e892SBill Paul }; 32896f2e892SBill Paul 32996f2e892SBill Paul static driver_t dc_driver = { 33096f2e892SBill Paul "dc", 33196f2e892SBill Paul dc_methods, 33296f2e892SBill Paul sizeof(struct dc_softc) 33396f2e892SBill Paul }; 33496f2e892SBill Paul 33596f2e892SBill Paul static devclass_t dc_devclass; 33601faf54bSLuigi Rizzo #ifdef __i386__ 33701faf54bSLuigi Rizzo static int dc_quick = 1; 338b3811c95SMaxime Henrion SYSCTL_INT(_hw, OID_AUTO, dc_quick, CTLFLAG_RW, &dc_quick, 0, 33905992bb5SRuslan Ermilov "do not m_devget() in dc driver"); 34001faf54bSLuigi Rizzo #endif 34196f2e892SBill Paul 342347934faSWarner Losh DRIVER_MODULE(dc, cardbus, dc_driver, dc_devclass, 0, 0); 343f246e4a1SMatthew N. Dodd DRIVER_MODULE(dc, pci, dc_driver, dc_devclass, 0, 0); 34496f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0); 34596f2e892SBill Paul 34696f2e892SBill Paul #define DC_SETBIT(sc, reg, x) \ 34796f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x)) 34896f2e892SBill Paul 34996f2e892SBill Paul #define DC_CLRBIT(sc, reg, x) \ 35096f2e892SBill Paul CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x)) 35196f2e892SBill Paul 35296f2e892SBill Paul #define SIO_SET(x) DC_SETBIT(sc, DC_SIO, (x)) 35396f2e892SBill Paul #define SIO_CLR(x) DC_CLRBIT(sc, DC_SIO, (x)) 35496f2e892SBill Paul 355b50c6312SJonathan Lemon #define IS_MPSAFE 0 356b50c6312SJonathan Lemon 357e3d2833aSAlfred Perlstein static void 3580934f18aSMaxime Henrion dc_delay(struct dc_softc *sc) 35996f2e892SBill Paul { 36096f2e892SBill Paul int idx; 36196f2e892SBill Paul 36296f2e892SBill Paul for (idx = (300 / 33) + 1; idx > 0; idx--) 36396f2e892SBill Paul CSR_READ_4(sc, DC_BUSCTL); 36496f2e892SBill Paul } 36596f2e892SBill Paul 3662c876e15SPoul-Henning Kamp static void 3670934f18aSMaxime Henrion dc_eeprom_width(struct dc_softc *sc) 3683097aa70SWarner Losh { 3693097aa70SWarner Losh int i; 3703097aa70SWarner Losh 3713097aa70SWarner Losh /* Force EEPROM to idle state. */ 3723097aa70SWarner Losh dc_eeprom_idle(sc); 3733097aa70SWarner Losh 3743097aa70SWarner Losh /* Enter EEPROM access mode. */ 3753097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 3763097aa70SWarner Losh dc_delay(sc); 3773097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 3783097aa70SWarner Losh dc_delay(sc); 3793097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3803097aa70SWarner Losh dc_delay(sc); 3813097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 3823097aa70SWarner Losh dc_delay(sc); 3833097aa70SWarner Losh 3843097aa70SWarner Losh for (i = 3; i--;) { 3853097aa70SWarner Losh if (6 & (1 << i)) 3863097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3873097aa70SWarner Losh else 3883097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 3893097aa70SWarner Losh dc_delay(sc); 3903097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3913097aa70SWarner Losh dc_delay(sc); 3923097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3933097aa70SWarner Losh dc_delay(sc); 3943097aa70SWarner Losh } 3953097aa70SWarner Losh 3963097aa70SWarner Losh for (i = 1; i <= 12; i++) { 3973097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 3983097aa70SWarner Losh dc_delay(sc); 3993097aa70SWarner Losh if (!(CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)) { 4003097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4013097aa70SWarner Losh dc_delay(sc); 4023097aa70SWarner Losh break; 4033097aa70SWarner Losh } 4043097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4053097aa70SWarner Losh dc_delay(sc); 4063097aa70SWarner Losh } 4073097aa70SWarner Losh 4083097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4093097aa70SWarner Losh dc_eeprom_idle(sc); 4103097aa70SWarner Losh 4113097aa70SWarner Losh if (i < 4 || i > 12) 4123097aa70SWarner Losh sc->dc_romwidth = 6; 4133097aa70SWarner Losh else 4143097aa70SWarner Losh sc->dc_romwidth = i; 4153097aa70SWarner Losh 4163097aa70SWarner Losh /* Enter EEPROM access mode. */ 4173097aa70SWarner Losh CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 4183097aa70SWarner Losh dc_delay(sc); 4193097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 4203097aa70SWarner Losh dc_delay(sc); 4213097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4223097aa70SWarner Losh dc_delay(sc); 4233097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 4243097aa70SWarner Losh dc_delay(sc); 4253097aa70SWarner Losh 4263097aa70SWarner Losh /* Turn off EEPROM access mode. */ 4273097aa70SWarner Losh dc_eeprom_idle(sc); 4283097aa70SWarner Losh } 4293097aa70SWarner Losh 430e3d2833aSAlfred Perlstein static void 4310934f18aSMaxime Henrion dc_eeprom_idle(struct dc_softc *sc) 43296f2e892SBill Paul { 4330934f18aSMaxime Henrion int i; 43496f2e892SBill Paul 43596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 43696f2e892SBill Paul dc_delay(sc); 43796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 43896f2e892SBill Paul dc_delay(sc); 43996f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44096f2e892SBill Paul dc_delay(sc); 44196f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 44296f2e892SBill Paul dc_delay(sc); 44396f2e892SBill Paul 44496f2e892SBill Paul for (i = 0; i < 25; i++) { 44596f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44696f2e892SBill Paul dc_delay(sc); 44796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 44896f2e892SBill Paul dc_delay(sc); 44996f2e892SBill Paul } 45096f2e892SBill Paul 45196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 45296f2e892SBill Paul dc_delay(sc); 45396f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS); 45496f2e892SBill Paul dc_delay(sc); 45596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 0x00000000); 45696f2e892SBill Paul } 45796f2e892SBill Paul 45896f2e892SBill Paul /* 45996f2e892SBill Paul * Send a read command and address to the EEPROM, check for ACK. 46096f2e892SBill Paul */ 461e3d2833aSAlfred Perlstein static void 4620934f18aSMaxime Henrion dc_eeprom_putbyte(struct dc_softc *sc, int addr) 46396f2e892SBill Paul { 4640934f18aSMaxime Henrion int d, i; 46596f2e892SBill Paul 4663097aa70SWarner Losh d = DC_EECMD_READ >> 6; 4673097aa70SWarner Losh for (i = 3; i--; ) { 4683097aa70SWarner Losh if (d & (1 << i)) 4693097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 47096f2e892SBill Paul else 4713097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_DATAIN); 4723097aa70SWarner Losh dc_delay(sc); 4733097aa70SWarner Losh DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4743097aa70SWarner Losh dc_delay(sc); 4753097aa70SWarner Losh DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 4763097aa70SWarner Losh dc_delay(sc); 4773097aa70SWarner Losh } 47896f2e892SBill Paul 47996f2e892SBill Paul /* 48096f2e892SBill Paul * Feed in each bit and strobe the clock. 48196f2e892SBill Paul */ 4823097aa70SWarner Losh for (i = sc->dc_romwidth; i--;) { 4833097aa70SWarner Losh if (addr & (1 << i)) { 48496f2e892SBill Paul SIO_SET(DC_SIO_EE_DATAIN); 48596f2e892SBill Paul } else { 48696f2e892SBill Paul SIO_CLR(DC_SIO_EE_DATAIN); 48796f2e892SBill Paul } 48896f2e892SBill Paul dc_delay(sc); 48996f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 49096f2e892SBill Paul dc_delay(sc); 49196f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 49296f2e892SBill Paul dc_delay(sc); 49396f2e892SBill Paul } 49496f2e892SBill Paul } 49596f2e892SBill Paul 49696f2e892SBill Paul /* 49796f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 49896f2e892SBill Paul * The PNIC 82c168/82c169 has its own non-standard way to read 49996f2e892SBill Paul * the EEPROM. 50096f2e892SBill Paul */ 501e3d2833aSAlfred Perlstein static void 5020934f18aSMaxime Henrion dc_eeprom_getword_pnic(struct dc_softc *sc, int addr, u_int16_t *dest) 50396f2e892SBill Paul { 5040934f18aSMaxime Henrion int i; 50596f2e892SBill Paul u_int32_t r; 50696f2e892SBill Paul 50796f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ | addr); 50896f2e892SBill Paul 50996f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 51096f2e892SBill Paul DELAY(1); 51196f2e892SBill Paul r = CSR_READ_4(sc, DC_SIO); 51296f2e892SBill Paul if (!(r & DC_PN_SIOCTL_BUSY)) { 51396f2e892SBill Paul *dest = (u_int16_t)(r & 0xFFFF); 51496f2e892SBill Paul return; 51596f2e892SBill Paul } 51696f2e892SBill Paul } 51796f2e892SBill Paul } 51896f2e892SBill Paul 51996f2e892SBill Paul /* 52096f2e892SBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 521feb78939SJonathan Chen * The Xircom X3201 has its own non-standard way to read 522feb78939SJonathan Chen * the EEPROM, too. 523feb78939SJonathan Chen */ 524e3d2833aSAlfred Perlstein static void 5250934f18aSMaxime Henrion dc_eeprom_getword_xircom(struct dc_softc *sc, int addr, u_int16_t *dest) 526feb78939SJonathan Chen { 5270934f18aSMaxime Henrion 528feb78939SJonathan Chen SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 529feb78939SJonathan Chen 530feb78939SJonathan Chen addr *= 2; 531feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 532feb78939SJonathan Chen *dest = (u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff; 533feb78939SJonathan Chen addr += 1; 534feb78939SJonathan Chen CSR_WRITE_4(sc, DC_ROM, addr | 0x160); 535feb78939SJonathan Chen *dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO) & 0xff) << 8; 536feb78939SJonathan Chen 537feb78939SJonathan Chen SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ); 538feb78939SJonathan Chen } 539feb78939SJonathan Chen 540feb78939SJonathan Chen /* 541feb78939SJonathan Chen * Read a word of data stored in the EEPROM at address 'addr.' 54296f2e892SBill Paul */ 543e3d2833aSAlfred Perlstein static void 5440934f18aSMaxime Henrion dc_eeprom_getword(struct dc_softc *sc, int addr, u_int16_t *dest) 54596f2e892SBill Paul { 5460934f18aSMaxime Henrion int i; 54796f2e892SBill Paul u_int16_t word = 0; 54896f2e892SBill Paul 54996f2e892SBill Paul /* Force EEPROM to idle state. */ 55096f2e892SBill Paul dc_eeprom_idle(sc); 55196f2e892SBill Paul 55296f2e892SBill Paul /* Enter EEPROM access mode. */ 55396f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL); 55496f2e892SBill Paul dc_delay(sc); 55596f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ); 55696f2e892SBill Paul dc_delay(sc); 55796f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK); 55896f2e892SBill Paul dc_delay(sc); 55996f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS); 56096f2e892SBill Paul dc_delay(sc); 56196f2e892SBill Paul 56296f2e892SBill Paul /* 56396f2e892SBill Paul * Send address of word we want to read. 56496f2e892SBill Paul */ 56596f2e892SBill Paul dc_eeprom_putbyte(sc, addr); 56696f2e892SBill Paul 56796f2e892SBill Paul /* 56896f2e892SBill Paul * Start reading bits from EEPROM. 56996f2e892SBill Paul */ 57096f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 57196f2e892SBill Paul SIO_SET(DC_SIO_EE_CLK); 57296f2e892SBill Paul dc_delay(sc); 57396f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT) 57496f2e892SBill Paul word |= i; 57596f2e892SBill Paul dc_delay(sc); 57696f2e892SBill Paul SIO_CLR(DC_SIO_EE_CLK); 57796f2e892SBill Paul dc_delay(sc); 57896f2e892SBill Paul } 57996f2e892SBill Paul 58096f2e892SBill Paul /* Turn off EEPROM access mode. */ 58196f2e892SBill Paul dc_eeprom_idle(sc); 58296f2e892SBill Paul 58396f2e892SBill Paul *dest = word; 58496f2e892SBill Paul } 58596f2e892SBill Paul 58696f2e892SBill Paul /* 58796f2e892SBill Paul * Read a sequence of words from the EEPROM. 58896f2e892SBill Paul */ 589e3d2833aSAlfred Perlstein static void 5900934f18aSMaxime Henrion dc_read_eeprom(struct dc_softc *sc, caddr_t dest, int off, int cnt, int swap) 59196f2e892SBill Paul { 59296f2e892SBill Paul int i; 59396f2e892SBill Paul u_int16_t word = 0, *ptr; 59496f2e892SBill Paul 59596f2e892SBill Paul for (i = 0; i < cnt; i++) { 59696f2e892SBill Paul if (DC_IS_PNIC(sc)) 59796f2e892SBill Paul dc_eeprom_getword_pnic(sc, off + i, &word); 598feb78939SJonathan Chen else if (DC_IS_XIRCOM(sc)) 599feb78939SJonathan Chen dc_eeprom_getword_xircom(sc, off + i, &word); 60096f2e892SBill Paul else 60196f2e892SBill Paul dc_eeprom_getword(sc, off + i, &word); 60296f2e892SBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 60396f2e892SBill Paul if (swap) 60496f2e892SBill Paul *ptr = ntohs(word); 60596f2e892SBill Paul else 60696f2e892SBill Paul *ptr = word; 60796f2e892SBill Paul } 60896f2e892SBill Paul } 60996f2e892SBill Paul 61096f2e892SBill Paul /* 61196f2e892SBill Paul * The following two routines are taken from the Macronix 98713 61296f2e892SBill Paul * Application Notes pp.19-21. 61396f2e892SBill Paul */ 61496f2e892SBill Paul /* 61596f2e892SBill Paul * Write a bit to the MII bus. 61696f2e892SBill Paul */ 617e3d2833aSAlfred Perlstein static void 6180934f18aSMaxime Henrion dc_mii_writebit(struct dc_softc *sc, int bit) 61996f2e892SBill Paul { 6200934f18aSMaxime Henrion 62196f2e892SBill Paul if (bit) 62296f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, 62396f2e892SBill Paul DC_SIO_ROMCTL_WRITE | DC_SIO_MII_DATAOUT); 62496f2e892SBill Paul else 62596f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 62696f2e892SBill Paul 62796f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62896f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 62996f2e892SBill Paul } 63096f2e892SBill Paul 63196f2e892SBill Paul /* 63296f2e892SBill Paul * Read a bit from the MII bus. 63396f2e892SBill Paul */ 634e3d2833aSAlfred Perlstein static int 6350934f18aSMaxime Henrion dc_mii_readbit(struct dc_softc *sc) 63696f2e892SBill Paul { 6370934f18aSMaxime Henrion 63896f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ | DC_SIO_MII_DIR); 63996f2e892SBill Paul CSR_READ_4(sc, DC_SIO); 64096f2e892SBill Paul DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK); 64196f2e892SBill Paul DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK); 64296f2e892SBill Paul if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN) 64396f2e892SBill Paul return (1); 64496f2e892SBill Paul 64596f2e892SBill Paul return (0); 64696f2e892SBill Paul } 64796f2e892SBill Paul 64896f2e892SBill Paul /* 64996f2e892SBill Paul * Sync the PHYs by setting data bit and strobing the clock 32 times. 65096f2e892SBill Paul */ 651e3d2833aSAlfred Perlstein static void 6520934f18aSMaxime Henrion dc_mii_sync(struct dc_softc *sc) 65396f2e892SBill Paul { 6540934f18aSMaxime Henrion int i; 65596f2e892SBill Paul 65696f2e892SBill Paul CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE); 65796f2e892SBill Paul 65896f2e892SBill Paul for (i = 0; i < 32; i++) 65996f2e892SBill Paul dc_mii_writebit(sc, 1); 66096f2e892SBill Paul } 66196f2e892SBill Paul 66296f2e892SBill Paul /* 66396f2e892SBill Paul * Clock a series of bits through the MII. 66496f2e892SBill Paul */ 665e3d2833aSAlfred Perlstein static void 6660934f18aSMaxime Henrion dc_mii_send(struct dc_softc *sc, u_int32_t bits, int cnt) 66796f2e892SBill Paul { 66896f2e892SBill Paul int i; 66996f2e892SBill Paul 67096f2e892SBill Paul for (i = (0x1 << (cnt - 1)); i; i >>= 1) 67196f2e892SBill Paul dc_mii_writebit(sc, bits & i); 67296f2e892SBill Paul } 67396f2e892SBill Paul 67496f2e892SBill Paul /* 67596f2e892SBill Paul * Read an PHY register through the MII. 67696f2e892SBill Paul */ 677e3d2833aSAlfred Perlstein static int 6780934f18aSMaxime Henrion dc_mii_readreg(struct dc_softc *sc, struct dc_mii_frame *frame) 67996f2e892SBill Paul { 680d1ce9105SBill Paul int i, ack; 68196f2e892SBill Paul 682d1ce9105SBill Paul DC_LOCK(sc); 68396f2e892SBill Paul 68496f2e892SBill Paul /* 68596f2e892SBill Paul * Set up frame for RX. 68696f2e892SBill Paul */ 68796f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 68896f2e892SBill Paul frame->mii_opcode = DC_MII_READOP; 68996f2e892SBill Paul frame->mii_turnaround = 0; 69096f2e892SBill Paul frame->mii_data = 0; 69196f2e892SBill Paul 69296f2e892SBill Paul /* 69396f2e892SBill Paul * Sync the PHYs. 69496f2e892SBill Paul */ 69596f2e892SBill Paul dc_mii_sync(sc); 69696f2e892SBill Paul 69796f2e892SBill Paul /* 69896f2e892SBill Paul * Send command/address info. 69996f2e892SBill Paul */ 70096f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 70196f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 70296f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 70396f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 70496f2e892SBill Paul 70596f2e892SBill Paul #ifdef notdef 70696f2e892SBill Paul /* Idle bit */ 70796f2e892SBill Paul dc_mii_writebit(sc, 1); 70896f2e892SBill Paul dc_mii_writebit(sc, 0); 70996f2e892SBill Paul #endif 71096f2e892SBill Paul 7110934f18aSMaxime Henrion /* Check for ack. */ 71296f2e892SBill Paul ack = dc_mii_readbit(sc); 71396f2e892SBill Paul 71496f2e892SBill Paul /* 71596f2e892SBill Paul * Now try reading data bits. If the ack failed, we still 71696f2e892SBill Paul * need to clock through 16 cycles to keep the PHY(s) in sync. 71796f2e892SBill Paul */ 71896f2e892SBill Paul if (ack) { 7190934f18aSMaxime Henrion for (i = 0; i < 16; i++) 72096f2e892SBill Paul dc_mii_readbit(sc); 72196f2e892SBill Paul goto fail; 72296f2e892SBill Paul } 72396f2e892SBill Paul 72496f2e892SBill Paul for (i = 0x8000; i; i >>= 1) { 72596f2e892SBill Paul if (!ack) { 72696f2e892SBill Paul if (dc_mii_readbit(sc)) 72796f2e892SBill Paul frame->mii_data |= i; 72896f2e892SBill Paul } 72996f2e892SBill Paul } 73096f2e892SBill Paul 73196f2e892SBill Paul fail: 73296f2e892SBill Paul 73396f2e892SBill Paul dc_mii_writebit(sc, 0); 73496f2e892SBill Paul dc_mii_writebit(sc, 0); 73596f2e892SBill Paul 736d1ce9105SBill Paul DC_UNLOCK(sc); 73796f2e892SBill Paul 73896f2e892SBill Paul if (ack) 73996f2e892SBill Paul return (1); 74096f2e892SBill Paul return (0); 74196f2e892SBill Paul } 74296f2e892SBill Paul 74396f2e892SBill Paul /* 74496f2e892SBill Paul * Write to a PHY register through the MII. 74596f2e892SBill Paul */ 746e3d2833aSAlfred Perlstein static int 7470934f18aSMaxime Henrion dc_mii_writereg(struct dc_softc *sc, struct dc_mii_frame *frame) 74896f2e892SBill Paul { 7490934f18aSMaxime Henrion 750d1ce9105SBill Paul DC_LOCK(sc); 75196f2e892SBill Paul /* 75296f2e892SBill Paul * Set up frame for TX. 75396f2e892SBill Paul */ 75496f2e892SBill Paul 75596f2e892SBill Paul frame->mii_stdelim = DC_MII_STARTDELIM; 75696f2e892SBill Paul frame->mii_opcode = DC_MII_WRITEOP; 75796f2e892SBill Paul frame->mii_turnaround = DC_MII_TURNAROUND; 75896f2e892SBill Paul 75996f2e892SBill Paul /* 76096f2e892SBill Paul * Sync the PHYs. 76196f2e892SBill Paul */ 76296f2e892SBill Paul dc_mii_sync(sc); 76396f2e892SBill Paul 76496f2e892SBill Paul dc_mii_send(sc, frame->mii_stdelim, 2); 76596f2e892SBill Paul dc_mii_send(sc, frame->mii_opcode, 2); 76696f2e892SBill Paul dc_mii_send(sc, frame->mii_phyaddr, 5); 76796f2e892SBill Paul dc_mii_send(sc, frame->mii_regaddr, 5); 76896f2e892SBill Paul dc_mii_send(sc, frame->mii_turnaround, 2); 76996f2e892SBill Paul dc_mii_send(sc, frame->mii_data, 16); 77096f2e892SBill Paul 77196f2e892SBill Paul /* Idle bit. */ 77296f2e892SBill Paul dc_mii_writebit(sc, 0); 77396f2e892SBill Paul dc_mii_writebit(sc, 0); 77496f2e892SBill Paul 775d1ce9105SBill Paul DC_UNLOCK(sc); 77696f2e892SBill Paul 77796f2e892SBill Paul return (0); 77896f2e892SBill Paul } 77996f2e892SBill Paul 780e3d2833aSAlfred Perlstein static int 7810934f18aSMaxime Henrion dc_miibus_readreg(device_t dev, int phy, int reg) 78296f2e892SBill Paul { 78396f2e892SBill Paul struct dc_mii_frame frame; 78496f2e892SBill Paul struct dc_softc *sc; 785c85c4667SBill Paul int i, rval, phy_reg = 0; 78696f2e892SBill Paul 78796f2e892SBill Paul sc = device_get_softc(dev); 7880934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 78996f2e892SBill Paul 79096f2e892SBill Paul /* 79196f2e892SBill Paul * Note: both the AL981 and AN985 have internal PHYs, 79296f2e892SBill Paul * however the AL981 provides direct access to the PHY 79396f2e892SBill Paul * registers while the AN985 uses a serial MII interface. 79496f2e892SBill Paul * The AN985's MII interface is also buggy in that you 79596f2e892SBill Paul * can read from any MII address (0 to 31), but only address 1 79696f2e892SBill Paul * behaves normally. To deal with both cases, we pretend 79796f2e892SBill Paul * that the PHY is at MII address 1. 79896f2e892SBill Paul */ 79996f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 80096f2e892SBill Paul return (0); 80196f2e892SBill Paul 8021af8bec7SBill Paul /* 8031af8bec7SBill Paul * Note: the ukphy probes of the RS7112 report a PHY at 8041af8bec7SBill Paul * MII address 0 (possibly HomePNA?) and 1 (ethernet) 8051af8bec7SBill Paul * so we only respond to correct one. 8061af8bec7SBill Paul */ 8071af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 8081af8bec7SBill Paul return (0); 8091af8bec7SBill Paul 8105c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_MII) { 81196f2e892SBill Paul if (phy == (MII_NPHY - 1)) { 81296f2e892SBill Paul switch (reg) { 81396f2e892SBill Paul case MII_BMSR: 81496f2e892SBill Paul /* 81596f2e892SBill Paul * Fake something to make the probe 81696f2e892SBill Paul * code think there's a PHY here. 81796f2e892SBill Paul */ 81896f2e892SBill Paul return (BMSR_MEDIAMASK); 81996f2e892SBill Paul break; 82096f2e892SBill Paul case MII_PHYIDR1: 82196f2e892SBill Paul if (DC_IS_PNIC(sc)) 82296f2e892SBill Paul return (DC_VENDORID_LO); 82396f2e892SBill Paul return (DC_VENDORID_DEC); 82496f2e892SBill Paul break; 82596f2e892SBill Paul case MII_PHYIDR2: 82696f2e892SBill Paul if (DC_IS_PNIC(sc)) 82796f2e892SBill Paul return (DC_DEVICEID_82C168); 82896f2e892SBill Paul return (DC_DEVICEID_21143); 82996f2e892SBill Paul break; 83096f2e892SBill Paul default: 83196f2e892SBill Paul return (0); 83296f2e892SBill Paul break; 83396f2e892SBill Paul } 83496f2e892SBill Paul } else 83596f2e892SBill Paul return (0); 83696f2e892SBill Paul } 83796f2e892SBill Paul 83896f2e892SBill Paul if (DC_IS_PNIC(sc)) { 83996f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ | 84096f2e892SBill Paul (phy << 23) | (reg << 18)); 84196f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 84296f2e892SBill Paul DELAY(1); 84396f2e892SBill Paul rval = CSR_READ_4(sc, DC_PN_MII); 84496f2e892SBill Paul if (!(rval & DC_PN_MII_BUSY)) { 84596f2e892SBill Paul rval &= 0xFFFF; 84696f2e892SBill Paul return (rval == 0xFFFF ? 0 : rval); 84796f2e892SBill Paul } 84896f2e892SBill Paul } 84996f2e892SBill Paul return (0); 85096f2e892SBill Paul } 85196f2e892SBill Paul 85296f2e892SBill Paul if (DC_IS_COMET(sc)) { 85396f2e892SBill Paul switch (reg) { 85496f2e892SBill Paul case MII_BMCR: 85596f2e892SBill Paul phy_reg = DC_AL_BMCR; 85696f2e892SBill Paul break; 85796f2e892SBill Paul case MII_BMSR: 85896f2e892SBill Paul phy_reg = DC_AL_BMSR; 85996f2e892SBill Paul break; 86096f2e892SBill Paul case MII_PHYIDR1: 86196f2e892SBill Paul phy_reg = DC_AL_VENID; 86296f2e892SBill Paul break; 86396f2e892SBill Paul case MII_PHYIDR2: 86496f2e892SBill Paul phy_reg = DC_AL_DEVID; 86596f2e892SBill Paul break; 86696f2e892SBill Paul case MII_ANAR: 86796f2e892SBill Paul phy_reg = DC_AL_ANAR; 86896f2e892SBill Paul break; 86996f2e892SBill Paul case MII_ANLPAR: 87096f2e892SBill Paul phy_reg = DC_AL_LPAR; 87196f2e892SBill Paul break; 87296f2e892SBill Paul case MII_ANER: 87396f2e892SBill Paul phy_reg = DC_AL_ANER; 87496f2e892SBill Paul break; 87596f2e892SBill Paul default: 87696f2e892SBill Paul printf("dc%d: phy_read: bad phy register %x\n", 87796f2e892SBill Paul sc->dc_unit, reg); 87896f2e892SBill Paul return (0); 87996f2e892SBill Paul break; 88096f2e892SBill Paul } 88196f2e892SBill Paul 88296f2e892SBill Paul rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF; 88396f2e892SBill Paul 88496f2e892SBill Paul if (rval == 0xFFFF) 88596f2e892SBill Paul return (0); 88696f2e892SBill Paul return (rval); 88796f2e892SBill Paul } 88896f2e892SBill Paul 88996f2e892SBill Paul frame.mii_phyaddr = phy; 89096f2e892SBill Paul frame.mii_regaddr = reg; 891419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 892f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 893f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 894419146d9SBill Paul } 89596f2e892SBill Paul dc_mii_readreg(sc, &frame); 896419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 897f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 89896f2e892SBill Paul 89996f2e892SBill Paul return (frame.mii_data); 90096f2e892SBill Paul } 90196f2e892SBill Paul 902e3d2833aSAlfred Perlstein static int 9030934f18aSMaxime Henrion dc_miibus_writereg(device_t dev, int phy, int reg, int data) 90496f2e892SBill Paul { 90596f2e892SBill Paul struct dc_softc *sc; 90696f2e892SBill Paul struct dc_mii_frame frame; 907c85c4667SBill Paul int i, phy_reg = 0; 90896f2e892SBill Paul 90996f2e892SBill Paul sc = device_get_softc(dev); 9100934f18aSMaxime Henrion bzero(&frame, sizeof(frame)); 91196f2e892SBill Paul 91296f2e892SBill Paul if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR) 91396f2e892SBill Paul return (0); 91496f2e892SBill Paul 9151af8bec7SBill Paul if (DC_IS_CONEXANT(sc) && phy != DC_CONEXANT_PHYADDR) 9161af8bec7SBill Paul return (0); 9171af8bec7SBill Paul 91896f2e892SBill Paul if (DC_IS_PNIC(sc)) { 91996f2e892SBill Paul CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE | 92096f2e892SBill Paul (phy << 23) | (reg << 10) | data); 92196f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 92296f2e892SBill Paul if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY)) 92396f2e892SBill Paul break; 92496f2e892SBill Paul } 92596f2e892SBill Paul return (0); 92696f2e892SBill Paul } 92796f2e892SBill Paul 92896f2e892SBill Paul if (DC_IS_COMET(sc)) { 92996f2e892SBill Paul switch (reg) { 93096f2e892SBill Paul case MII_BMCR: 93196f2e892SBill Paul phy_reg = DC_AL_BMCR; 93296f2e892SBill Paul break; 93396f2e892SBill Paul case MII_BMSR: 93496f2e892SBill Paul phy_reg = DC_AL_BMSR; 93596f2e892SBill Paul break; 93696f2e892SBill Paul case MII_PHYIDR1: 93796f2e892SBill Paul phy_reg = DC_AL_VENID; 93896f2e892SBill Paul break; 93996f2e892SBill Paul case MII_PHYIDR2: 94096f2e892SBill Paul phy_reg = DC_AL_DEVID; 94196f2e892SBill Paul break; 94296f2e892SBill Paul case MII_ANAR: 94396f2e892SBill Paul phy_reg = DC_AL_ANAR; 94496f2e892SBill Paul break; 94596f2e892SBill Paul case MII_ANLPAR: 94696f2e892SBill Paul phy_reg = DC_AL_LPAR; 94796f2e892SBill Paul break; 94896f2e892SBill Paul case MII_ANER: 94996f2e892SBill Paul phy_reg = DC_AL_ANER; 95096f2e892SBill Paul break; 95196f2e892SBill Paul default: 95296f2e892SBill Paul printf("dc%d: phy_write: bad phy register %x\n", 95396f2e892SBill Paul sc->dc_unit, reg); 95496f2e892SBill Paul return (0); 95596f2e892SBill Paul break; 95696f2e892SBill Paul } 95796f2e892SBill Paul 95896f2e892SBill Paul CSR_WRITE_4(sc, phy_reg, data); 95996f2e892SBill Paul return (0); 96096f2e892SBill Paul } 96196f2e892SBill Paul 96296f2e892SBill Paul frame.mii_phyaddr = phy; 96396f2e892SBill Paul frame.mii_regaddr = reg; 96496f2e892SBill Paul frame.mii_data = data; 96596f2e892SBill Paul 966419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) { 967f43d9309SBill Paul phy_reg = CSR_READ_4(sc, DC_NETCFG); 968f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL); 969419146d9SBill Paul } 97096f2e892SBill Paul dc_mii_writereg(sc, &frame); 971419146d9SBill Paul if (sc->dc_type == DC_TYPE_98713) 972f43d9309SBill Paul CSR_WRITE_4(sc, DC_NETCFG, phy_reg); 97396f2e892SBill Paul 97496f2e892SBill Paul return (0); 97596f2e892SBill Paul } 97696f2e892SBill Paul 977e3d2833aSAlfred Perlstein static void 9780934f18aSMaxime Henrion dc_miibus_statchg(device_t dev) 97996f2e892SBill Paul { 98096f2e892SBill Paul struct dc_softc *sc; 98196f2e892SBill Paul struct mii_data *mii; 982f43d9309SBill Paul struct ifmedia *ifm; 98396f2e892SBill Paul 98496f2e892SBill Paul sc = device_get_softc(dev); 98596f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 98696f2e892SBill Paul return; 9875c1cfac4SBill Paul 98896f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 989f43d9309SBill Paul ifm = &mii->mii_media; 990f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 99145521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 992f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 993f43d9309SBill Paul sc->dc_if_media = ifm->ifm_media; 994f43d9309SBill Paul } else { 99596f2e892SBill Paul dc_setcfg(sc, mii->mii_media_active); 99696f2e892SBill Paul sc->dc_if_media = mii->mii_media_active; 997f43d9309SBill Paul } 998f43d9309SBill Paul } 999f43d9309SBill Paul 1000f43d9309SBill Paul /* 1001f43d9309SBill Paul * Special support for DM9102A cards with HomePNA PHYs. Note: 1002f43d9309SBill Paul * with the Davicom DM9102A/DM9801 eval board that I have, it seems 1003f43d9309SBill Paul * to be impossible to talk to the management interface of the DM9801 1004f43d9309SBill Paul * PHY (its MDIO pin is not connected to anything). Consequently, 1005f43d9309SBill Paul * the driver has to just 'know' about the additional mode and deal 1006f43d9309SBill Paul * with it itself. *sigh* 1007f43d9309SBill Paul */ 1008e3d2833aSAlfred Perlstein static void 10090934f18aSMaxime Henrion dc_miibus_mediainit(device_t dev) 1010f43d9309SBill Paul { 1011f43d9309SBill Paul struct dc_softc *sc; 1012f43d9309SBill Paul struct mii_data *mii; 1013f43d9309SBill Paul struct ifmedia *ifm; 1014f43d9309SBill Paul int rev; 1015f43d9309SBill Paul 1016f43d9309SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 1017f43d9309SBill Paul 1018f43d9309SBill Paul sc = device_get_softc(dev); 1019f43d9309SBill Paul mii = device_get_softc(sc->dc_miibus); 1020f43d9309SBill Paul ifm = &mii->mii_media; 1021f43d9309SBill Paul 1022f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A) 102345521525SPoul-Henning Kamp ifmedia_add(ifm, IFM_ETHER | IFM_HPNA_1, 0, NULL); 102496f2e892SBill Paul } 102596f2e892SBill Paul 102679d11e09SBill Paul #define DC_BITS_512 9 102779d11e09SBill Paul #define DC_BITS_128 7 102879d11e09SBill Paul #define DC_BITS_64 6 102996f2e892SBill Paul 10303373489bSWarner Losh static uint32_t 10313373489bSWarner Losh dc_mchash_le(struct dc_softc *sc, const uint8_t *addr) 103296f2e892SBill Paul { 10333373489bSWarner Losh uint32_t crc; 103496f2e892SBill Paul 103596f2e892SBill Paul /* Compute CRC for the address value. */ 10360e939c0cSChristian Weisgerber crc = ether_crc32_le(addr, ETHER_ADDR_LEN); 103796f2e892SBill Paul 103879d11e09SBill Paul /* 103979d11e09SBill Paul * The hash table on the PNIC II and the MX98715AEC-C/D/E 104079d11e09SBill Paul * chips is only 128 bits wide. 104179d11e09SBill Paul */ 104279d11e09SBill Paul if (sc->dc_flags & DC_128BIT_HASH) 104379d11e09SBill Paul return (crc & ((1 << DC_BITS_128) - 1)); 104496f2e892SBill Paul 104579d11e09SBill Paul /* The hash table on the MX98715BEC is only 64 bits wide. */ 104679d11e09SBill Paul if (sc->dc_flags & DC_64BIT_HASH) 104779d11e09SBill Paul return (crc & ((1 << DC_BITS_64) - 1)); 104879d11e09SBill Paul 1049feb78939SJonathan Chen /* Xircom's hash filtering table is different (read: weird) */ 1050feb78939SJonathan Chen /* Xircom uses the LEAST significant bits */ 1051feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 1052feb78939SJonathan Chen if ((crc & 0x180) == 0x180) 10530934f18aSMaxime Henrion return ((crc & 0x0F) + (crc & 0x70) * 3 + (14 << 4)); 1054feb78939SJonathan Chen else 10550934f18aSMaxime Henrion return ((crc & 0x1F) + ((crc >> 1) & 0xF0) * 3 + 10560934f18aSMaxime Henrion (12 << 4)); 1057feb78939SJonathan Chen } 1058feb78939SJonathan Chen 105979d11e09SBill Paul return (crc & ((1 << DC_BITS_512) - 1)); 106096f2e892SBill Paul } 106196f2e892SBill Paul 106296f2e892SBill Paul /* 106396f2e892SBill Paul * Calculate CRC of a multicast group address, return the lower 6 bits. 106496f2e892SBill Paul */ 10653373489bSWarner Losh static uint32_t 10663373489bSWarner Losh dc_mchash_be(const uint8_t *addr) 106796f2e892SBill Paul { 10680e939c0cSChristian Weisgerber uint32_t crc; 106996f2e892SBill Paul 107096f2e892SBill Paul /* Compute CRC for the address value. */ 10710e939c0cSChristian Weisgerber crc = ether_crc32_be(addr, ETHER_ADDR_LEN); 107296f2e892SBill Paul 10730934f18aSMaxime Henrion /* Return the filter bit position. */ 107496f2e892SBill Paul return ((crc >> 26) & 0x0000003F); 107596f2e892SBill Paul } 107696f2e892SBill Paul 107796f2e892SBill Paul /* 107896f2e892SBill Paul * 21143-style RX filter setup routine. Filter programming is done by 107996f2e892SBill Paul * downloading a special setup frame into the TX engine. 21143, Macronix, 108096f2e892SBill Paul * PNIC, PNIC II and Davicom chips are programmed this way. 108196f2e892SBill Paul * 108296f2e892SBill Paul * We always program the chip using 'hash perfect' mode, i.e. one perfect 108396f2e892SBill Paul * address (our node address) and a 512-bit hash filter for multicast 108496f2e892SBill Paul * frames. We also sneak the broadcast address into the hash filter since 108596f2e892SBill Paul * we need that too. 108696f2e892SBill Paul */ 10872c876e15SPoul-Henning Kamp static void 10880934f18aSMaxime Henrion dc_setfilt_21143(struct dc_softc *sc) 108996f2e892SBill Paul { 109096f2e892SBill Paul struct dc_desc *sframe; 109196f2e892SBill Paul u_int32_t h, *sp; 109296f2e892SBill Paul struct ifmultiaddr *ifma; 109396f2e892SBill Paul struct ifnet *ifp; 109496f2e892SBill Paul int i; 109596f2e892SBill Paul 109696f2e892SBill Paul ifp = &sc->arpcom.ac_if; 109796f2e892SBill Paul 109896f2e892SBill Paul i = sc->dc_cdata.dc_tx_prod; 109996f2e892SBill Paul DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 110096f2e892SBill Paul sc->dc_cdata.dc_tx_cnt++; 110196f2e892SBill Paul sframe = &sc->dc_ldata->dc_tx_list[i]; 110256e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 11030934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 110496f2e892SBill Paul 1105af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1106af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1107af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 110896f2e892SBill Paul 110956e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 111096f2e892SBill Paul 111196f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 111296f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 111396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 111496f2e892SBill Paul else 111596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 111696f2e892SBill Paul 111796f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 111896f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 111996f2e892SBill Paul else 112096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 112196f2e892SBill Paul 11226817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 112396f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 112496f2e892SBill Paul continue; 1125aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 112696f2e892SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1127af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 112896f2e892SBill Paul } 112996f2e892SBill Paul 113096f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) { 1131aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1132af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 113396f2e892SBill Paul } 113496f2e892SBill Paul 113596f2e892SBill Paul /* Set our MAC address */ 1136af4358c7SMaxime Henrion sp[39] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]); 1137af4358c7SMaxime Henrion sp[40] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]); 1138af4358c7SMaxime Henrion sp[41] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]); 113996f2e892SBill Paul 1140af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 114196f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 114296f2e892SBill Paul 114396f2e892SBill Paul /* 114496f2e892SBill Paul * The PNIC takes an exceedingly long time to process its 114596f2e892SBill Paul * setup frame; wait 10ms after posting the setup frame 114696f2e892SBill Paul * before proceeding, just so it has time to swallow its 114796f2e892SBill Paul * medicine. 114896f2e892SBill Paul */ 114996f2e892SBill Paul DELAY(10000); 115096f2e892SBill Paul 115196f2e892SBill Paul ifp->if_timer = 5; 115296f2e892SBill Paul } 115396f2e892SBill Paul 11542c876e15SPoul-Henning Kamp static void 11550934f18aSMaxime Henrion dc_setfilt_admtek(struct dc_softc *sc) 115696f2e892SBill Paul { 115796f2e892SBill Paul struct ifnet *ifp; 11580934f18aSMaxime Henrion struct ifmultiaddr *ifma; 115996f2e892SBill Paul int h = 0; 116096f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 116196f2e892SBill Paul 116296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 116396f2e892SBill Paul 11640934f18aSMaxime Henrion /* Init our MAC address. */ 116596f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 116696f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 116796f2e892SBill Paul 116896f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 116996f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 117096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 117196f2e892SBill Paul else 117296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 117396f2e892SBill Paul 117496f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 117596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 117696f2e892SBill Paul else 117796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 117896f2e892SBill Paul 11790934f18aSMaxime Henrion /* First, zot all the existing hash bits. */ 118096f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, 0); 118196f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, 0); 118296f2e892SBill Paul 118396f2e892SBill Paul /* 118496f2e892SBill Paul * If we're already in promisc or allmulti mode, we 118596f2e892SBill Paul * don't have to bother programming the multicast filter. 118696f2e892SBill Paul */ 118796f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 118896f2e892SBill Paul return; 118996f2e892SBill Paul 11900934f18aSMaxime Henrion /* Now program new ones. */ 11916817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 119296f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 119396f2e892SBill Paul continue; 1194acc1bcccSMartin Blapp if (DC_IS_CENTAUR(sc)) 1195aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 1196aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1197acc1bcccSMartin Blapp else 1198aa825502SDavid E. O'Brien h = dc_mchash_be( 1199aa825502SDavid E. O'Brien LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 120096f2e892SBill Paul if (h < 32) 120196f2e892SBill Paul hashes[0] |= (1 << h); 120296f2e892SBill Paul else 120396f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 120496f2e892SBill Paul } 120596f2e892SBill Paul 120696f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]); 120796f2e892SBill Paul CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]); 120896f2e892SBill Paul } 120996f2e892SBill Paul 12102c876e15SPoul-Henning Kamp static void 12110934f18aSMaxime Henrion dc_setfilt_asix(struct dc_softc *sc) 121296f2e892SBill Paul { 121396f2e892SBill Paul struct ifnet *ifp; 12140934f18aSMaxime Henrion struct ifmultiaddr *ifma; 121596f2e892SBill Paul int h = 0; 121696f2e892SBill Paul u_int32_t hashes[2] = { 0, 0 }; 121796f2e892SBill Paul 121896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 121996f2e892SBill Paul 122096f2e892SBill Paul /* Init our MAC address */ 122196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0); 122296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 122396f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[0])); 122496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1); 122596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 122696f2e892SBill Paul *(u_int32_t *)(&sc->arpcom.ac_enaddr[4])); 122796f2e892SBill Paul 122896f2e892SBill Paul /* If we want promiscuous mode, set the allframes bit. */ 122996f2e892SBill Paul if (ifp->if_flags & IFF_PROMISC) 123096f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 123196f2e892SBill Paul else 123296f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 123396f2e892SBill Paul 123496f2e892SBill Paul if (ifp->if_flags & IFF_ALLMULTI) 123596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 123696f2e892SBill Paul else 123796f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 123896f2e892SBill Paul 123996f2e892SBill Paul /* 124096f2e892SBill Paul * The ASIX chip has a special bit to enable reception 124196f2e892SBill Paul * of broadcast frames. 124296f2e892SBill Paul */ 124396f2e892SBill Paul if (ifp->if_flags & IFF_BROADCAST) 124496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 124596f2e892SBill Paul else 124696f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD); 124796f2e892SBill Paul 124896f2e892SBill Paul /* first, zot all the existing hash bits */ 124996f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 125096f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 125196f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 125296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, 0); 125396f2e892SBill Paul 125496f2e892SBill Paul /* 125596f2e892SBill Paul * If we're already in promisc or allmulti mode, we 125696f2e892SBill Paul * don't have to bother programming the multicast filter. 125796f2e892SBill Paul */ 125896f2e892SBill Paul if (ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) 125996f2e892SBill Paul return; 126096f2e892SBill Paul 126196f2e892SBill Paul /* now program new ones */ 12626817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 126396f2e892SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 126496f2e892SBill Paul continue; 1265aa825502SDavid E. O'Brien h = dc_mchash_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 126696f2e892SBill Paul if (h < 32) 126796f2e892SBill Paul hashes[0] |= (1 << h); 126896f2e892SBill Paul else 126996f2e892SBill Paul hashes[1] |= (1 << (h - 32)); 127096f2e892SBill Paul } 127196f2e892SBill Paul 127296f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0); 127396f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]); 127496f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1); 127596f2e892SBill Paul CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]); 127696f2e892SBill Paul } 127796f2e892SBill Paul 12782c876e15SPoul-Henning Kamp static void 12790934f18aSMaxime Henrion dc_setfilt_xircom(struct dc_softc *sc) 1280feb78939SJonathan Chen { 12810934f18aSMaxime Henrion struct ifnet *ifp; 12820934f18aSMaxime Henrion struct ifmultiaddr *ifma; 1283feb78939SJonathan Chen struct dc_desc *sframe; 1284feb78939SJonathan Chen u_int32_t h, *sp; 1285feb78939SJonathan Chen int i; 1286feb78939SJonathan Chen 1287feb78939SJonathan Chen ifp = &sc->arpcom.ac_if; 1288feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 1289feb78939SJonathan Chen 1290feb78939SJonathan Chen i = sc->dc_cdata.dc_tx_prod; 1291feb78939SJonathan Chen DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT); 1292feb78939SJonathan Chen sc->dc_cdata.dc_tx_cnt++; 1293feb78939SJonathan Chen sframe = &sc->dc_ldata->dc_tx_list[i]; 129456e5e7aeSMaxime Henrion sp = sc->dc_cdata.dc_sbuf; 12950934f18aSMaxime Henrion bzero(sp, DC_SFRAME_LEN); 1296feb78939SJonathan Chen 1297af4358c7SMaxime Henrion sframe->dc_data = htole32(sc->dc_saddr); 1298af4358c7SMaxime Henrion sframe->dc_ctl = htole32(DC_SFRAME_LEN | DC_TXCTL_SETUP | 1299af4358c7SMaxime Henrion DC_TXCTL_TLINK | DC_FILTER_HASHPERF | DC_TXCTL_FINT); 1300feb78939SJonathan Chen 130156e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)sc->dc_cdata.dc_sbuf; 1302feb78939SJonathan Chen 1303feb78939SJonathan Chen /* If we want promiscuous mode, set the allframes bit. */ 1304feb78939SJonathan Chen if (ifp->if_flags & IFF_PROMISC) 1305feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1306feb78939SJonathan Chen else 1307feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC); 1308feb78939SJonathan Chen 1309feb78939SJonathan Chen if (ifp->if_flags & IFF_ALLMULTI) 1310feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1311feb78939SJonathan Chen else 1312feb78939SJonathan Chen DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI); 1313feb78939SJonathan Chen 13146817526dSPoul-Henning Kamp TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 1315feb78939SJonathan Chen if (ifma->ifma_addr->sa_family != AF_LINK) 1316feb78939SJonathan Chen continue; 1317aa825502SDavid E. O'Brien h = dc_mchash_le(sc, 13181d5e5310SBill Paul LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 1319af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1320feb78939SJonathan Chen } 1321feb78939SJonathan Chen 1322feb78939SJonathan Chen if (ifp->if_flags & IFF_BROADCAST) { 1323aa825502SDavid E. O'Brien h = dc_mchash_le(sc, ifp->if_broadcastaddr); 1324af4358c7SMaxime Henrion sp[h >> 4] |= htole32(1 << (h & 0xF)); 1325feb78939SJonathan Chen } 1326feb78939SJonathan Chen 1327feb78939SJonathan Chen /* Set our MAC address */ 1328af4358c7SMaxime Henrion sp[0] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[0]); 1329af4358c7SMaxime Henrion sp[1] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[1]); 1330af4358c7SMaxime Henrion sp[2] = DC_SP_MAC(((u_int16_t *)sc->arpcom.ac_enaddr)[2]); 1331feb78939SJonathan Chen 1332feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 1333feb78939SJonathan Chen DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 1334feb78939SJonathan Chen ifp->if_flags |= IFF_RUNNING; 1335af4358c7SMaxime Henrion sframe->dc_status = htole32(DC_TXSTAT_OWN); 1336feb78939SJonathan Chen CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 1337feb78939SJonathan Chen 1338feb78939SJonathan Chen /* 13390934f18aSMaxime Henrion * Wait some time... 1340feb78939SJonathan Chen */ 1341feb78939SJonathan Chen DELAY(1000); 1342feb78939SJonathan Chen 1343feb78939SJonathan Chen ifp->if_timer = 5; 1344feb78939SJonathan Chen } 1345feb78939SJonathan Chen 1346e3d2833aSAlfred Perlstein static void 13470934f18aSMaxime Henrion dc_setfilt(struct dc_softc *sc) 134896f2e892SBill Paul { 13490934f18aSMaxime Henrion 135096f2e892SBill Paul if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) || 13511af8bec7SBill Paul DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc) || DC_IS_CONEXANT(sc)) 135296f2e892SBill Paul dc_setfilt_21143(sc); 135396f2e892SBill Paul 135496f2e892SBill Paul if (DC_IS_ASIX(sc)) 135596f2e892SBill Paul dc_setfilt_asix(sc); 135696f2e892SBill Paul 135796f2e892SBill Paul if (DC_IS_ADMTEK(sc)) 135896f2e892SBill Paul dc_setfilt_admtek(sc); 135996f2e892SBill Paul 1360feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) 1361feb78939SJonathan Chen dc_setfilt_xircom(sc); 136296f2e892SBill Paul } 136396f2e892SBill Paul 136496f2e892SBill Paul /* 13650934f18aSMaxime Henrion * In order to fiddle with the 'full-duplex' and '100Mbps' bits in 13660934f18aSMaxime Henrion * the netconfig register, we first have to put the transmit and/or 13670934f18aSMaxime Henrion * receive logic in the idle state. 136896f2e892SBill Paul */ 1369e3d2833aSAlfred Perlstein static void 13700934f18aSMaxime Henrion dc_setcfg(struct dc_softc *sc, int media) 137196f2e892SBill Paul { 13720934f18aSMaxime Henrion int i, restart = 0, watchdogreg; 137396f2e892SBill Paul u_int32_t isr; 137496f2e892SBill Paul 137596f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_NONE) 137696f2e892SBill Paul return; 137796f2e892SBill Paul 137896f2e892SBill Paul if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)) { 137996f2e892SBill Paul restart = 1; 138096f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON | DC_NETCFG_RX_ON)); 138196f2e892SBill Paul 138296f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 138396f2e892SBill Paul isr = CSR_READ_4(sc, DC_ISR); 1384d467c136SBill Paul if (isr & DC_ISR_TX_IDLE && 1385351267c1SMartin Blapp ((isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED || 1386351267c1SMartin Blapp (isr & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT)) 138796f2e892SBill Paul break; 1388d467c136SBill Paul DELAY(10); 138996f2e892SBill Paul } 139096f2e892SBill Paul 139196f2e892SBill Paul if (i == DC_TIMEOUT) 139296f2e892SBill Paul printf("dc%d: failed to force tx and " 139396f2e892SBill Paul "rx to idle state\n", sc->dc_unit); 139496f2e892SBill Paul } 139596f2e892SBill Paul 139696f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_100_TX) { 1397042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1398042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 139996f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 1400bf645417SBill Paul if (DC_IS_INTEL(sc)) { 14010934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14028273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14038273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14048273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14054c2efe27SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 1406bf645417SBill Paul } else { 1407bf645417SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 1408bf645417SBill Paul } 140996f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 141096f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 141196f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 141296f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 141396f2e892SBill Paul DC_NETCFG_SCRAMBLER)); 141488d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 141596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 141696f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1417e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1418e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 141996f2e892SBill Paul } else { 142096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 142196f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL); 142296f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 142396f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 142496f2e892SBill Paul } 1425318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1426318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 1427318b02fdSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14285c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 14295c1cfac4SBill Paul dc_apply_fixup(sc, 14305c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14315c1cfac4SBill Paul IFM_100_TX | IFM_FDX : IFM_100_TX); 143296f2e892SBill Paul } 143396f2e892SBill Paul } 143496f2e892SBill Paul 143596f2e892SBill Paul if (IFM_SUBTYPE(media) == IFM_10_T) { 1436042c8f6eSBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL); 1437042c8f6eSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT); 143896f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_MII) { 14390934f18aSMaxime Henrion /* There's a write enable bit here that reads as 1. */ 14404c2efe27SBill Paul if (DC_IS_INTEL(sc)) { 14418273d5f8SBill Paul watchdogreg = CSR_READ_4(sc, DC_WATCHDOG); 14428273d5f8SBill Paul watchdogreg &= ~DC_WDOG_CTLWREN; 14438273d5f8SBill Paul watchdogreg |= DC_WDOG_JABBERDIS; 14448273d5f8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg); 14454c2efe27SBill Paul } else { 14464c2efe27SBill Paul DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS); 14474c2efe27SBill Paul } 144896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS | 144996f2e892SBill Paul DC_NETCFG_PORTSEL | DC_NETCFG_SCRAMBLER)); 145096f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 145196f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 145288d739dcSBill Paul if (!DC_IS_DAVICOM(sc)) 145396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 145496f2e892SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 1455e99285a4SBill Paul if (DC_IS_INTEL(sc)) 1456e99285a4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 145796f2e892SBill Paul } else { 145896f2e892SBill Paul if (DC_IS_PNIC(sc)) { 145996f2e892SBill Paul DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL); 146096f2e892SBill Paul DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP); 146196f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL); 146296f2e892SBill Paul } 146396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1464318b02fdSBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS); 146596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER); 14665c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 14675c1cfac4SBill Paul DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET); 14685c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF); 14695c1cfac4SBill Paul if ((media & IFM_GMASK) == IFM_FDX) 14705c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D); 14715c1cfac4SBill Paul else 14725c1cfac4SBill Paul DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F); 14735c1cfac4SBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 14745c1cfac4SBill Paul DC_CLRBIT(sc, DC_10BTCTRL, 14755c1cfac4SBill Paul DC_TCTL_AUTONEGENBL); 14765c1cfac4SBill Paul dc_apply_fixup(sc, 14775c1cfac4SBill Paul (media & IFM_GMASK) == IFM_FDX ? 14785c1cfac4SBill Paul IFM_10_T | IFM_FDX : IFM_10_T); 14795c1cfac4SBill Paul DELAY(20000); 14805c1cfac4SBill Paul } 148196f2e892SBill Paul } 148296f2e892SBill Paul } 148396f2e892SBill Paul 1484f43d9309SBill Paul /* 1485f43d9309SBill Paul * If this is a Davicom DM9102A card with a DM9801 HomePNA 1486f43d9309SBill Paul * PHY and we want HomePNA mode, set the portsel bit to turn 1487f43d9309SBill Paul * on the external MII port. 1488f43d9309SBill Paul */ 1489f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 149045521525SPoul-Henning Kamp if (IFM_SUBTYPE(media) == IFM_HPNA_1) { 1491f43d9309SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1492f43d9309SBill Paul sc->dc_link = 1; 1493f43d9309SBill Paul } else { 1494f43d9309SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL); 1495f43d9309SBill Paul } 1496f43d9309SBill Paul } 1497f43d9309SBill Paul 149896f2e892SBill Paul if ((media & IFM_GMASK) == IFM_FDX) { 149996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 150096f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 150196f2e892SBill Paul DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 150296f2e892SBill Paul } else { 150396f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX); 150496f2e892SBill Paul if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc)) 150596f2e892SBill Paul DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX); 150696f2e892SBill Paul } 150796f2e892SBill Paul 150896f2e892SBill Paul if (restart) 150996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON | DC_NETCFG_RX_ON); 151096f2e892SBill Paul } 151196f2e892SBill Paul 1512e3d2833aSAlfred Perlstein static void 15130934f18aSMaxime Henrion dc_reset(struct dc_softc *sc) 151496f2e892SBill Paul { 15150934f18aSMaxime Henrion int i; 151696f2e892SBill Paul 151796f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 151896f2e892SBill Paul 151996f2e892SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 152096f2e892SBill Paul DELAY(10); 152196f2e892SBill Paul if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET)) 152296f2e892SBill Paul break; 152396f2e892SBill Paul } 152496f2e892SBill Paul 15251af8bec7SBill Paul if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) || DC_IS_CONEXANT(sc) || 15261d5e5310SBill Paul DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) { 152796f2e892SBill Paul DELAY(10000); 152896f2e892SBill Paul DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET); 152996f2e892SBill Paul i = 0; 153096f2e892SBill Paul } 153196f2e892SBill Paul 153296f2e892SBill Paul if (i == DC_TIMEOUT) 153396f2e892SBill Paul printf("dc%d: reset never completed!\n", sc->dc_unit); 153496f2e892SBill Paul 153596f2e892SBill Paul /* Wait a little while for the chip to get its brains in order. */ 153696f2e892SBill Paul DELAY(1000); 153796f2e892SBill Paul 153896f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 153996f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000); 154096f2e892SBill Paul CSR_WRITE_4(sc, DC_NETCFG, 0x00000000); 154196f2e892SBill Paul 154291cc2adbSBill Paul /* 154391cc2adbSBill Paul * Bring the SIA out of reset. In some cases, it looks 154491cc2adbSBill Paul * like failing to unreset the SIA soon enough gets it 154591cc2adbSBill Paul * into a state where it will never come out of reset 154691cc2adbSBill Paul * until we reset the whole chip again. 154791cc2adbSBill Paul */ 15485c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 154991cc2adbSBill Paul DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET); 15505c1cfac4SBill Paul CSR_WRITE_4(sc, DC_10BTCTRL, 0); 15515c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 15525c1cfac4SBill Paul } 155396f2e892SBill Paul } 155496f2e892SBill Paul 1555e3d2833aSAlfred Perlstein static struct dc_type * 15560934f18aSMaxime Henrion dc_devtype(device_t dev) 155796f2e892SBill Paul { 155896f2e892SBill Paul struct dc_type *t; 155996f2e892SBill Paul u_int32_t rev; 156096f2e892SBill Paul 156196f2e892SBill Paul t = dc_devs; 156296f2e892SBill Paul 156396f2e892SBill Paul while (t->dc_name != NULL) { 156496f2e892SBill Paul if ((pci_get_vendor(dev) == t->dc_vid) && 156596f2e892SBill Paul (pci_get_device(dev) == t->dc_did)) { 156696f2e892SBill Paul /* Check the PCI revision */ 156796f2e892SBill Paul rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF; 156896f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713 && 156996f2e892SBill Paul rev >= DC_REVISION_98713A) 157096f2e892SBill Paul t++; 157196f2e892SBill Paul if (t->dc_did == DC_DEVICEID_98713_CP && 157296f2e892SBill Paul rev >= DC_REVISION_98713A) 157396f2e892SBill Paul t++; 157496f2e892SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 157579d11e09SBill Paul rev >= DC_REVISION_98715AEC_C) 157679d11e09SBill Paul t++; 157779d11e09SBill Paul if (t->dc_did == DC_DEVICEID_987x5 && 157896f2e892SBill Paul rev >= DC_REVISION_98725) 157996f2e892SBill Paul t++; 158096f2e892SBill Paul if (t->dc_did == DC_DEVICEID_AX88140A && 158196f2e892SBill Paul rev >= DC_REVISION_88141) 158296f2e892SBill Paul t++; 158396f2e892SBill Paul if (t->dc_did == DC_DEVICEID_82C168 && 158496f2e892SBill Paul rev >= DC_REVISION_82C169) 158596f2e892SBill Paul t++; 158688d739dcSBill Paul if (t->dc_did == DC_DEVICEID_DM9102 && 158788d739dcSBill Paul rev >= DC_REVISION_DM9102A) 158888d739dcSBill Paul t++; 1589e7b9ab3aSBill Paul /* 1590e7b9ab3aSBill Paul * The Microsoft MN-130 has a device ID of 0x0002, 1591e7b9ab3aSBill Paul * which happens to be the same as the PNIC 82c168. 1592e7b9ab3aSBill Paul * To keep dc_attach() from getting confused, we 1593e7b9ab3aSBill Paul * pretend its ID is something different. 1594e7b9ab3aSBill Paul * XXX: ideally, dc_attach() should be checking 1595e7b9ab3aSBill Paul * vendorid+deviceid together to avoid such 1596e7b9ab3aSBill Paul * collisions. 1597e7b9ab3aSBill Paul */ 1598e7b9ab3aSBill Paul if (t->dc_vid == DC_VENDORID_MICROSOFT && 1599e7b9ab3aSBill Paul t->dc_did == DC_DEVICEID_MSMN130) 1600e7b9ab3aSBill Paul t++; 160196f2e892SBill Paul return (t); 160296f2e892SBill Paul } 160396f2e892SBill Paul t++; 160496f2e892SBill Paul } 160596f2e892SBill Paul 160696f2e892SBill Paul return (NULL); 160796f2e892SBill Paul } 160896f2e892SBill Paul 160996f2e892SBill Paul /* 161096f2e892SBill Paul * Probe for a 21143 or clone chip. Check the PCI vendor and device 161196f2e892SBill Paul * IDs against our list and return a device name if we find a match. 161296f2e892SBill Paul * We do a little bit of extra work to identify the exact type of 161396f2e892SBill Paul * chip. The MX98713 and MX98713A have the same PCI vendor/device ID, 161496f2e892SBill Paul * but different revision IDs. The same is true for 98715/98715A 161596f2e892SBill Paul * chips and the 98725, as well as the ASIX and ADMtek chips. In some 161696f2e892SBill Paul * cases, the exact chip revision affects driver behavior. 161796f2e892SBill Paul */ 1618e3d2833aSAlfred Perlstein static int 16190934f18aSMaxime Henrion dc_probe(device_t dev) 162096f2e892SBill Paul { 162196f2e892SBill Paul struct dc_type *t; 162296f2e892SBill Paul 162396f2e892SBill Paul t = dc_devtype(dev); 162496f2e892SBill Paul 162596f2e892SBill Paul if (t != NULL) { 162696f2e892SBill Paul device_set_desc(dev, t->dc_name); 162796f2e892SBill Paul return (0); 162896f2e892SBill Paul } 162996f2e892SBill Paul 163096f2e892SBill Paul return (ENXIO); 163196f2e892SBill Paul } 163296f2e892SBill Paul 1633b84e866aSWarner Losh #ifndef BURN_BRIDGES 1634e3d2833aSAlfred Perlstein static void 16350934f18aSMaxime Henrion dc_acpi(device_t dev) 163696f2e892SBill Paul { 163796f2e892SBill Paul int unit; 16380934f18aSMaxime Henrion u_int32_t iobase, membase, irq; 163996f2e892SBill Paul 164096f2e892SBill Paul unit = device_get_unit(dev); 164196f2e892SBill Paul 164214a00c6cSBill Paul if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) { 164396f2e892SBill Paul /* Save important PCI config data. */ 164496f2e892SBill Paul iobase = pci_read_config(dev, DC_PCI_CFBIO, 4); 164596f2e892SBill Paul membase = pci_read_config(dev, DC_PCI_CFBMA, 4); 164696f2e892SBill Paul irq = pci_read_config(dev, DC_PCI_CFIT, 4); 164796f2e892SBill Paul 164896f2e892SBill Paul /* Reset the power state. */ 164996f2e892SBill Paul printf("dc%d: chip is in D%d power mode " 165014a00c6cSBill Paul "-- setting to D0\n", unit, 165114a00c6cSBill Paul pci_get_powerstate(dev)); 165214a00c6cSBill Paul pci_set_powerstate(dev, PCI_POWERSTATE_D0); 165396f2e892SBill Paul 165496f2e892SBill Paul /* Restore PCI config data. */ 165596f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBIO, iobase, 4); 165696f2e892SBill Paul pci_write_config(dev, DC_PCI_CFBMA, membase, 4); 165796f2e892SBill Paul pci_write_config(dev, DC_PCI_CFIT, irq, 4); 165896f2e892SBill Paul } 165996f2e892SBill Paul } 1660b84e866aSWarner Losh #endif 166196f2e892SBill Paul 1662e3d2833aSAlfred Perlstein static void 16630934f18aSMaxime Henrion dc_apply_fixup(struct dc_softc *sc, int media) 16645c1cfac4SBill Paul { 16655c1cfac4SBill Paul struct dc_mediainfo *m; 16665c1cfac4SBill Paul u_int8_t *p; 16675c1cfac4SBill Paul int i; 16685d801891SBill Paul u_int32_t reg; 16695c1cfac4SBill Paul 16705c1cfac4SBill Paul m = sc->dc_mi; 16715c1cfac4SBill Paul 16725c1cfac4SBill Paul while (m != NULL) { 16735c1cfac4SBill Paul if (m->dc_media == media) 16745c1cfac4SBill Paul break; 16755c1cfac4SBill Paul m = m->dc_next; 16765c1cfac4SBill Paul } 16775c1cfac4SBill Paul 16785c1cfac4SBill Paul if (m == NULL) 16795c1cfac4SBill Paul return; 16805c1cfac4SBill Paul 16815c1cfac4SBill Paul for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) { 16825c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16835c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16845c1cfac4SBill Paul } 16855c1cfac4SBill Paul 16865c1cfac4SBill Paul for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) { 16875c1cfac4SBill Paul reg = (p[0] | (p[1] << 8)) << 16; 16885c1cfac4SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, reg); 16895c1cfac4SBill Paul } 16905c1cfac4SBill Paul } 16915c1cfac4SBill Paul 1692e3d2833aSAlfred Perlstein static void 16930934f18aSMaxime Henrion dc_decode_leaf_sia(struct dc_softc *sc, struct dc_eblock_sia *l) 16945c1cfac4SBill Paul { 16955c1cfac4SBill Paul struct dc_mediainfo *m; 16965c1cfac4SBill Paul 16970934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 169887f4fa15SMartin Blapp switch (l->dc_sia_code & ~DC_SIA_CODE_EXT) { 169987f4fa15SMartin Blapp case DC_SIA_CODE_10BT: 17005c1cfac4SBill Paul m->dc_media = IFM_10_T; 170187f4fa15SMartin Blapp break; 170287f4fa15SMartin Blapp case DC_SIA_CODE_10BT_FDX: 17035c1cfac4SBill Paul m->dc_media = IFM_10_T | IFM_FDX; 170487f4fa15SMartin Blapp break; 170587f4fa15SMartin Blapp case DC_SIA_CODE_10B2: 17065c1cfac4SBill Paul m->dc_media = IFM_10_2; 170787f4fa15SMartin Blapp break; 170887f4fa15SMartin Blapp case DC_SIA_CODE_10B5: 17095c1cfac4SBill Paul m->dc_media = IFM_10_5; 171087f4fa15SMartin Blapp break; 171187f4fa15SMartin Blapp default: 171287f4fa15SMartin Blapp break; 171387f4fa15SMartin Blapp } 17145c1cfac4SBill Paul 171587f4fa15SMartin Blapp /* 171687f4fa15SMartin Blapp * We need to ignore CSR13, CSR14, CSR15 for SIA mode. 171787f4fa15SMartin Blapp * Things apparently already work for cards that do 171887f4fa15SMartin Blapp * supply Media Specific Data. 171987f4fa15SMartin Blapp */ 172087f4fa15SMartin Blapp if (l->dc_sia_code & DC_SIA_CODE_EXT) { 17215c1cfac4SBill Paul m->dc_gp_len = 2; 172287f4fa15SMartin Blapp m->dc_gp_ptr = 172387f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_ext.dc_sia_gpio_ctl; 172487f4fa15SMartin Blapp } else { 172587f4fa15SMartin Blapp m->dc_gp_len = 2; 172687f4fa15SMartin Blapp m->dc_gp_ptr = 172787f4fa15SMartin Blapp (u_int8_t *)&l->dc_un.dc_sia_noext.dc_sia_gpio_ctl; 172887f4fa15SMartin Blapp } 17295c1cfac4SBill Paul 17305c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17315c1cfac4SBill Paul sc->dc_mi = m; 17325c1cfac4SBill Paul 17335c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SIA; 17345c1cfac4SBill Paul } 17355c1cfac4SBill Paul 1736e3d2833aSAlfred Perlstein static void 17370934f18aSMaxime Henrion dc_decode_leaf_sym(struct dc_softc *sc, struct dc_eblock_sym *l) 17385c1cfac4SBill Paul { 17395c1cfac4SBill Paul struct dc_mediainfo *m; 17405c1cfac4SBill Paul 17410934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17425c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT) 17435c1cfac4SBill Paul m->dc_media = IFM_100_TX; 17445c1cfac4SBill Paul 17455c1cfac4SBill Paul if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX) 17465c1cfac4SBill Paul m->dc_media = IFM_100_TX | IFM_FDX; 17475c1cfac4SBill Paul 17485c1cfac4SBill Paul m->dc_gp_len = 2; 17495c1cfac4SBill Paul m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl; 17505c1cfac4SBill Paul 17515c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17525c1cfac4SBill Paul sc->dc_mi = m; 17535c1cfac4SBill Paul 17545c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_SYM; 17555c1cfac4SBill Paul } 17565c1cfac4SBill Paul 1757e3d2833aSAlfred Perlstein static void 17580934f18aSMaxime Henrion dc_decode_leaf_mii(struct dc_softc *sc, struct dc_eblock_mii *l) 17595c1cfac4SBill Paul { 17605c1cfac4SBill Paul struct dc_mediainfo *m; 17610934f18aSMaxime Henrion u_int8_t *p; 17625c1cfac4SBill Paul 17630934f18aSMaxime Henrion m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT | M_ZERO); 17645c1cfac4SBill Paul /* We abuse IFM_AUTO to represent MII. */ 17655c1cfac4SBill Paul m->dc_media = IFM_AUTO; 17665c1cfac4SBill Paul m->dc_gp_len = l->dc_gpr_len; 17675c1cfac4SBill Paul 17685c1cfac4SBill Paul p = (u_int8_t *)l; 17695c1cfac4SBill Paul p += sizeof(struct dc_eblock_mii); 17705c1cfac4SBill Paul m->dc_gp_ptr = p; 17715c1cfac4SBill Paul p += 2 * l->dc_gpr_len; 17725c1cfac4SBill Paul m->dc_reset_len = *p; 17735c1cfac4SBill Paul p++; 17745c1cfac4SBill Paul m->dc_reset_ptr = p; 17755c1cfac4SBill Paul 17765c1cfac4SBill Paul m->dc_next = sc->dc_mi; 17775c1cfac4SBill Paul sc->dc_mi = m; 17785c1cfac4SBill Paul } 17795c1cfac4SBill Paul 17802c876e15SPoul-Henning Kamp static void 17810934f18aSMaxime Henrion dc_read_srom(struct dc_softc *sc, int bits) 17823097aa70SWarner Losh { 17833097aa70SWarner Losh int size; 17843097aa70SWarner Losh 17853097aa70SWarner Losh size = 2 << bits; 17863097aa70SWarner Losh sc->dc_srom = malloc(size, M_DEVBUF, M_NOWAIT); 17873097aa70SWarner Losh dc_read_eeprom(sc, (caddr_t)sc->dc_srom, 0, (size / 2), 0); 17883097aa70SWarner Losh } 17893097aa70SWarner Losh 1790e3d2833aSAlfred Perlstein static void 17910934f18aSMaxime Henrion dc_parse_21143_srom(struct dc_softc *sc) 17925c1cfac4SBill Paul { 17935c1cfac4SBill Paul struct dc_leaf_hdr *lhdr; 17945c1cfac4SBill Paul struct dc_eblock_hdr *hdr; 17950934f18aSMaxime Henrion int have_mii, i, loff; 17965c1cfac4SBill Paul char *ptr; 17975c1cfac4SBill Paul 1798f956e0b3SMartin Blapp have_mii = 0; 17995c1cfac4SBill Paul loff = sc->dc_srom[27]; 18005c1cfac4SBill Paul lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]); 18015c1cfac4SBill Paul 18025c1cfac4SBill Paul ptr = (char *)lhdr; 18035c1cfac4SBill Paul ptr += sizeof(struct dc_leaf_hdr) - 1; 1804f956e0b3SMartin Blapp /* 1805f956e0b3SMartin Blapp * Look if we got a MII media block. 1806f956e0b3SMartin Blapp */ 1807f956e0b3SMartin Blapp for (i = 0; i < lhdr->dc_mcnt; i++) { 1808f956e0b3SMartin Blapp hdr = (struct dc_eblock_hdr *)ptr; 1809f956e0b3SMartin Blapp if (hdr->dc_type == DC_EBLOCK_MII) 1810f956e0b3SMartin Blapp have_mii++; 1811f956e0b3SMartin Blapp 1812f956e0b3SMartin Blapp ptr += (hdr->dc_len & 0x7F); 1813f956e0b3SMartin Blapp ptr++; 1814f956e0b3SMartin Blapp } 1815f956e0b3SMartin Blapp 1816f956e0b3SMartin Blapp /* 1817f956e0b3SMartin Blapp * Do the same thing again. Only use SIA and SYM media 1818f956e0b3SMartin Blapp * blocks if no MII media block is available. 1819f956e0b3SMartin Blapp */ 1820f956e0b3SMartin Blapp ptr = (char *)lhdr; 1821f956e0b3SMartin Blapp ptr += sizeof(struct dc_leaf_hdr) - 1; 18225c1cfac4SBill Paul for (i = 0; i < lhdr->dc_mcnt; i++) { 18235c1cfac4SBill Paul hdr = (struct dc_eblock_hdr *)ptr; 18245c1cfac4SBill Paul switch (hdr->dc_type) { 18255c1cfac4SBill Paul case DC_EBLOCK_MII: 18265c1cfac4SBill Paul dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr); 18275c1cfac4SBill Paul break; 18285c1cfac4SBill Paul case DC_EBLOCK_SIA: 1829f956e0b3SMartin Blapp if (! have_mii) 1830f956e0b3SMartin Blapp dc_decode_leaf_sia(sc, 1831f956e0b3SMartin Blapp (struct dc_eblock_sia *)hdr); 18325c1cfac4SBill Paul break; 18335c1cfac4SBill Paul case DC_EBLOCK_SYM: 1834f956e0b3SMartin Blapp if (! have_mii) 1835f956e0b3SMartin Blapp dc_decode_leaf_sym(sc, 1836f956e0b3SMartin Blapp (struct dc_eblock_sym *)hdr); 18375c1cfac4SBill Paul break; 18385c1cfac4SBill Paul default: 18395c1cfac4SBill Paul /* Don't care. Yet. */ 18405c1cfac4SBill Paul break; 18415c1cfac4SBill Paul } 18425c1cfac4SBill Paul ptr += (hdr->dc_len & 0x7F); 18435c1cfac4SBill Paul ptr++; 18445c1cfac4SBill Paul } 18455c1cfac4SBill Paul } 18465c1cfac4SBill Paul 184756e5e7aeSMaxime Henrion static void 184856e5e7aeSMaxime Henrion dc_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 184956e5e7aeSMaxime Henrion { 185056e5e7aeSMaxime Henrion u_int32_t *paddr; 185156e5e7aeSMaxime Henrion 185256e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 185356e5e7aeSMaxime Henrion paddr = arg; 185456e5e7aeSMaxime Henrion *paddr = segs->ds_addr; 185556e5e7aeSMaxime Henrion } 185656e5e7aeSMaxime Henrion 185796f2e892SBill Paul /* 185896f2e892SBill Paul * Attach the interface. Allocate softc structures, do ifmedia 185996f2e892SBill Paul * setup and ethernet/BPF attach. 186096f2e892SBill Paul */ 1861e3d2833aSAlfred Perlstein static int 18620934f18aSMaxime Henrion dc_attach(device_t dev) 186396f2e892SBill Paul { 1864d1ce9105SBill Paul int tmp = 0; 186596f2e892SBill Paul u_char eaddr[ETHER_ADDR_LEN]; 186696f2e892SBill Paul u_int32_t command; 186796f2e892SBill Paul struct dc_softc *sc; 186896f2e892SBill Paul struct ifnet *ifp; 186996f2e892SBill Paul u_int32_t revision; 187096f2e892SBill Paul int unit, error = 0, rid, mac_offset; 187156e5e7aeSMaxime Henrion int i; 1872e7b01d07SWarner Losh u_int8_t *mac; 187396f2e892SBill Paul 187496f2e892SBill Paul sc = device_get_softc(dev); 187596f2e892SBill Paul unit = device_get_unit(dev); 187696f2e892SBill Paul 18776008862bSJohn Baldwin mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 18786008862bSJohn Baldwin MTX_DEF | MTX_RECURSE); 1879b84e866aSWarner Losh #ifndef BURN_BRIDGES 188096f2e892SBill Paul /* 188196f2e892SBill Paul * Handle power management nonsense. 188296f2e892SBill Paul */ 188396f2e892SBill Paul dc_acpi(dev); 1884b84e866aSWarner Losh #endif 188596f2e892SBill Paul /* 188696f2e892SBill Paul * Map control/status registers. 188796f2e892SBill Paul */ 188807f65363SBill Paul pci_enable_busmaster(dev); 188996f2e892SBill Paul 189096f2e892SBill Paul rid = DC_RID; 18915f96beb9SNate Lawson sc->dc_res = bus_alloc_resource_any(dev, DC_RES, &rid, RF_ACTIVE); 189296f2e892SBill Paul 189396f2e892SBill Paul if (sc->dc_res == NULL) { 189496f2e892SBill Paul printf("dc%d: couldn't map ports/memory\n", unit); 189596f2e892SBill Paul error = ENXIO; 1896608654d4SNate Lawson goto fail; 189796f2e892SBill Paul } 189896f2e892SBill Paul 189996f2e892SBill Paul sc->dc_btag = rman_get_bustag(sc->dc_res); 190096f2e892SBill Paul sc->dc_bhandle = rman_get_bushandle(sc->dc_res); 190196f2e892SBill Paul 19020934f18aSMaxime Henrion /* Allocate interrupt. */ 190354f1f1d1SNate Lawson rid = 0; 19045f96beb9SNate Lawson sc->dc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 190554f1f1d1SNate Lawson RF_SHAREABLE | RF_ACTIVE); 190654f1f1d1SNate Lawson 190754f1f1d1SNate Lawson if (sc->dc_irq == NULL) { 190854f1f1d1SNate Lawson printf("dc%d: couldn't map interrupt\n", unit); 190954f1f1d1SNate Lawson error = ENXIO; 191054f1f1d1SNate Lawson goto fail; 191154f1f1d1SNate Lawson } 191254f1f1d1SNate Lawson 191396f2e892SBill Paul /* Need this info to decide on a chip type. */ 191496f2e892SBill Paul sc->dc_info = dc_devtype(dev); 191596f2e892SBill Paul revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF; 191696f2e892SBill Paul 19176d0dd931SWarner Losh /* Get the eeprom width, but PNIC and XIRCOM have diff eeprom */ 1918eecb3844SMartin Blapp if (sc->dc_info->dc_did != DC_DEVICEID_82C168 && 1919eecb3844SMartin Blapp sc->dc_info->dc_did != DC_DEVICEID_X3201) 1920eecb3844SMartin Blapp dc_eeprom_width(sc); 1921eecb3844SMartin Blapp 192296f2e892SBill Paul switch (sc->dc_info->dc_did) { 192396f2e892SBill Paul case DC_DEVICEID_21143: 192496f2e892SBill Paul sc->dc_type = DC_TYPE_21143; 192596f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1926042c8f6eSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 19275c1cfac4SBill Paul /* Save EEPROM contents so we can parse them later. */ 19283097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 192996f2e892SBill Paul break; 193038deb45fSTom Rhodes case DC_DEVICEID_DM9009: 193196f2e892SBill Paul case DC_DEVICEID_DM9100: 193296f2e892SBill Paul case DC_DEVICEID_DM9102: 193396f2e892SBill Paul sc->dc_type = DC_TYPE_DM9102; 1934318a72d7SBill Paul sc->dc_flags |= DC_TX_COALESCE | DC_TX_INTR_ALWAYS; 1935318a72d7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_TX_STORENFWD; 19367dfdc26cSMartin Blapp sc->dc_flags |= DC_TX_ALIGN; 19374a80e74bSMartin Blapp sc->dc_pmode = DC_PMODE_MII; 19380a46b1dcSBill Paul /* Increase the latency timer value. */ 19390a46b1dcSBill Paul command = pci_read_config(dev, DC_PCI_CFLT, 4); 19400a46b1dcSBill Paul command &= 0xFFFF00FF; 19410a46b1dcSBill Paul command |= 0x00008000; 19420a46b1dcSBill Paul pci_write_config(dev, DC_PCI_CFLT, command, 4); 194396f2e892SBill Paul break; 194496f2e892SBill Paul case DC_DEVICEID_AL981: 194596f2e892SBill Paul sc->dc_type = DC_TYPE_AL981; 194696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 194796f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 194896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 19493097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 195096f2e892SBill Paul break; 195196f2e892SBill Paul case DC_DEVICEID_AN985: 1952e351d778SMartin Blapp case DC_DEVICEID_ADM9511: 1953e351d778SMartin Blapp case DC_DEVICEID_ADM9513: 19544c16d09eSWarner Losh case DC_DEVICEID_FA511: 195541fced74SPeter Wemm case DC_DEVICEID_FE2500: 1956fa167b8eSBill Paul case DC_DEVICEID_EN2242: 1957948c244dSWarner Losh case DC_DEVICEID_HAWKING_PN672TX: 19587eac366bSMartin Blapp case DC_DEVICEID_3CSOHOB: 1959e7b9ab3aSBill Paul case DC_DEVICEID_MSMN120: 1960e7b9ab3aSBill Paul case DC_DEVICEID_MSMN130_FAKE: /* XXX avoid collision with PNIC*/ 196196f2e892SBill Paul sc->dc_type = DC_TYPE_AN985; 1962acc1bcccSMartin Blapp sc->dc_flags |= DC_64BIT_HASH; 196396f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR; 196496f2e892SBill Paul sc->dc_flags |= DC_TX_ADMTEK_WAR; 196596f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 1966129eaf79SMartin Blapp /* Don't read SROM for - auto-loaded on reset */ 196796f2e892SBill Paul break; 196896f2e892SBill Paul case DC_DEVICEID_98713: 196996f2e892SBill Paul case DC_DEVICEID_98713_CP: 197096f2e892SBill Paul if (revision < DC_REVISION_98713A) { 197196f2e892SBill Paul sc->dc_type = DC_TYPE_98713; 197296f2e892SBill Paul } 1973318b02fdSBill Paul if (revision >= DC_REVISION_98713A) { 197496f2e892SBill Paul sc->dc_type = DC_TYPE_98713A; 1975318b02fdSBill Paul sc->dc_flags |= DC_21143_NWAY; 1976318b02fdSBill Paul } 1977318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 197896f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 197996f2e892SBill Paul break; 198096f2e892SBill Paul case DC_DEVICEID_987x5: 19819ca710f6SJeroen Ruigrok van der Werven case DC_DEVICEID_EN1217: 198279d11e09SBill Paul /* 198379d11e09SBill Paul * Macronix MX98715AEC-C/D/E parts have only a 198479d11e09SBill Paul * 128-bit hash table. We need to deal with these 198579d11e09SBill Paul * in the same manner as the PNIC II so that we 198679d11e09SBill Paul * get the right number of bits out of the 198779d11e09SBill Paul * CRC routine. 198879d11e09SBill Paul */ 198979d11e09SBill Paul if (revision >= DC_REVISION_98715AEC_C && 199079d11e09SBill Paul revision < DC_REVISION_98725) 199179d11e09SBill Paul sc->dc_flags |= DC_128BIT_HASH; 199296f2e892SBill Paul sc->dc_type = DC_TYPE_987x5; 199396f2e892SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1994318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 199596f2e892SBill Paul break; 1996ead7cde9SBill Paul case DC_DEVICEID_98727: 1997ead7cde9SBill Paul sc->dc_type = DC_TYPE_987x5; 1998ead7cde9SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR; 1999ead7cde9SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 2000ead7cde9SBill Paul break; 200196f2e892SBill Paul case DC_DEVICEID_82C115: 200296f2e892SBill Paul sc->dc_type = DC_TYPE_PNICII; 200379d11e09SBill Paul sc->dc_flags |= DC_TX_POLL | DC_TX_USE_TX_INTR | DC_128BIT_HASH; 2004318b02fdSBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL | DC_21143_NWAY; 200596f2e892SBill Paul break; 200696f2e892SBill Paul case DC_DEVICEID_82C168: 200796f2e892SBill Paul sc->dc_type = DC_TYPE_PNIC; 200891cc2adbSBill Paul sc->dc_flags |= DC_TX_STORENFWD | DC_TX_INTR_ALWAYS; 200996f2e892SBill Paul sc->dc_flags |= DC_PNIC_RX_BUG_WAR; 201096f2e892SBill Paul sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT); 201196f2e892SBill Paul if (revision < DC_REVISION_82C169) 201296f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 201396f2e892SBill Paul break; 201496f2e892SBill Paul case DC_DEVICEID_AX88140A: 201596f2e892SBill Paul sc->dc_type = DC_TYPE_ASIX; 201696f2e892SBill Paul sc->dc_flags |= DC_TX_USE_TX_INTR | DC_TX_INTR_FIRSTFRAG; 201796f2e892SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 201896f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 201996f2e892SBill Paul break; 2020feb78939SJonathan Chen case DC_DEVICEID_X3201: 2021feb78939SJonathan Chen sc->dc_type = DC_TYPE_XIRCOM; 20222dfc960aSLuigi Rizzo sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE | 20232dfc960aSLuigi Rizzo DC_TX_ALIGN; 2024feb78939SJonathan Chen /* 2025feb78939SJonathan Chen * We don't actually need to coalesce, but we're doing 2026feb78939SJonathan Chen * it to obtain a double word aligned buffer. 20272dfc960aSLuigi Rizzo * The DC_TX_COALESCE flag is required. 2028feb78939SJonathan Chen */ 20293097aa70SWarner Losh sc->dc_pmode = DC_PMODE_MII; 2030feb78939SJonathan Chen break; 20311af8bec7SBill Paul case DC_DEVICEID_RS7112: 20321af8bec7SBill Paul sc->dc_type = DC_TYPE_CONEXANT; 20331af8bec7SBill Paul sc->dc_flags |= DC_TX_INTR_ALWAYS; 20341af8bec7SBill Paul sc->dc_flags |= DC_REDUCED_MII_POLL; 20351af8bec7SBill Paul sc->dc_pmode = DC_PMODE_MII; 20363097aa70SWarner Losh dc_read_srom(sc, sc->dc_romwidth); 20371af8bec7SBill Paul break; 203896f2e892SBill Paul default: 203996f2e892SBill Paul printf("dc%d: unknown device: %x\n", sc->dc_unit, 204096f2e892SBill Paul sc->dc_info->dc_did); 204196f2e892SBill Paul break; 204296f2e892SBill Paul } 204396f2e892SBill Paul 204496f2e892SBill Paul /* Save the cache line size. */ 204588d739dcSBill Paul if (DC_IS_DAVICOM(sc)) 204688d739dcSBill Paul sc->dc_cachesize = 0; 204788d739dcSBill Paul else 204888d739dcSBill Paul sc->dc_cachesize = pci_read_config(dev, 204988d739dcSBill Paul DC_PCI_CFLT, 4) & 0xFF; 205096f2e892SBill Paul 205196f2e892SBill Paul /* Reset the adapter. */ 205296f2e892SBill Paul dc_reset(sc); 205396f2e892SBill Paul 205496f2e892SBill Paul /* Take 21143 out of snooze mode */ 2055feb78939SJonathan Chen if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) { 205696f2e892SBill Paul command = pci_read_config(dev, DC_PCI_CFDD, 4); 205796f2e892SBill Paul command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 205896f2e892SBill Paul pci_write_config(dev, DC_PCI_CFDD, command, 4); 205996f2e892SBill Paul } 206096f2e892SBill Paul 206196f2e892SBill Paul /* 206296f2e892SBill Paul * Try to learn something about the supported media. 206396f2e892SBill Paul * We know that ASIX and ADMtek and Davicom devices 206496f2e892SBill Paul * will *always* be using MII media, so that's a no-brainer. 206596f2e892SBill Paul * The tricky ones are the Macronix/PNIC II and the 206696f2e892SBill Paul * Intel 21143. 206796f2e892SBill Paul */ 20685c1cfac4SBill Paul if (DC_IS_INTEL(sc)) 20695c1cfac4SBill Paul dc_parse_21143_srom(sc); 20705c1cfac4SBill Paul else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 207196f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 207296f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 207396f2e892SBill Paul else 207496f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 207596f2e892SBill Paul } else if (!sc->dc_pmode) 207696f2e892SBill Paul sc->dc_pmode = DC_PMODE_MII; 207796f2e892SBill Paul 207896f2e892SBill Paul /* 207996f2e892SBill Paul * Get station address from the EEPROM. 208096f2e892SBill Paul */ 208196f2e892SBill Paul switch(sc->dc_type) { 208296f2e892SBill Paul case DC_TYPE_98713: 208396f2e892SBill Paul case DC_TYPE_98713A: 208496f2e892SBill Paul case DC_TYPE_987x5: 208596f2e892SBill Paul case DC_TYPE_PNICII: 208696f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&mac_offset, 208796f2e892SBill Paul (DC_EE_NODEADDR_OFFSET / 2), 1, 0); 208896f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0); 208996f2e892SBill Paul break; 209096f2e892SBill Paul case DC_TYPE_PNIC: 209196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1); 209296f2e892SBill Paul break; 209396f2e892SBill Paul case DC_TYPE_DM9102: 2094ec6a7299SMaxime Henrion dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 2095ec6a7299SMaxime Henrion #ifdef __sparc64__ 2096ec6a7299SMaxime Henrion /* 2097ec6a7299SMaxime Henrion * If this is an onboard dc(4) the station address read from 2098ec6a7299SMaxime Henrion * the EEPROM is all zero and we have to get it from the fcode. 2099ec6a7299SMaxime Henrion */ 2100ec6a7299SMaxime Henrion for (i = 0; i < ETHER_ADDR_LEN; i++) 2101ec6a7299SMaxime Henrion if (eaddr[i] != 0x00) 2102ec6a7299SMaxime Henrion break; 2103ec6a7299SMaxime Henrion if (i >= ETHER_ADDR_LEN && OF_getetheraddr2(dev, eaddr) == -1) 2104ec6a7299SMaxime Henrion OF_getetheraddr(dev, eaddr); 2105ec6a7299SMaxime Henrion #endif 2106ec6a7299SMaxime Henrion break; 210796f2e892SBill Paul case DC_TYPE_21143: 210896f2e892SBill Paul case DC_TYPE_ASIX: 210996f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 211096f2e892SBill Paul break; 211196f2e892SBill Paul case DC_TYPE_AL981: 211296f2e892SBill Paul case DC_TYPE_AN985: 2113129eaf79SMartin Blapp *(u_int32_t *)(&eaddr[0]) = CSR_READ_4(sc, DC_AL_PAR0); 2114129eaf79SMartin Blapp *(u_int16_t *)(&eaddr[4]) = CSR_READ_4(sc, DC_AL_PAR1); 211596f2e892SBill Paul break; 21161af8bec7SBill Paul case DC_TYPE_CONEXANT: 21170934f18aSMaxime Henrion bcopy(sc->dc_srom + DC_CONEXANT_EE_NODEADDR, &eaddr, 21180934f18aSMaxime Henrion ETHER_ADDR_LEN); 21191af8bec7SBill Paul break; 2120feb78939SJonathan Chen case DC_TYPE_XIRCOM: 21210934f18aSMaxime Henrion /* The MAC comes from the CIS. */ 2122e7b01d07SWarner Losh mac = pci_get_ether(dev); 2123e7b01d07SWarner Losh if (!mac) { 2124e7b01d07SWarner Losh device_printf(dev, "No station address in CIS!\n"); 2125608654d4SNate Lawson error = ENXIO; 2126e7b01d07SWarner Losh goto fail; 2127e7b01d07SWarner Losh } 2128e7b01d07SWarner Losh bcopy(mac, eaddr, ETHER_ADDR_LEN); 2129feb78939SJonathan Chen break; 213096f2e892SBill Paul default: 213196f2e892SBill Paul dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0); 213296f2e892SBill Paul break; 213396f2e892SBill Paul } 213496f2e892SBill Paul 213596f2e892SBill Paul sc->dc_unit = unit; 21360934f18aSMaxime Henrion bcopy(eaddr, &sc->arpcom.ac_enaddr, ETHER_ADDR_LEN); 213796f2e892SBill Paul 213856e5e7aeSMaxime Henrion /* Allocate a busdma tag and DMA safe memory for TX/RX descriptors. */ 213956e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 214056e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, sizeof(struct dc_list_data), 1, 214156e5e7aeSMaxime Henrion sizeof(struct dc_list_data), 0, NULL, NULL, &sc->dc_ltag); 214256e5e7aeSMaxime Henrion if (error) { 214356e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 214456e5e7aeSMaxime Henrion error = ENXIO; 214556e5e7aeSMaxime Henrion goto fail; 214656e5e7aeSMaxime Henrion } 214756e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_ltag, (void **)&sc->dc_ldata, 2148aafb3ebbSMaxime Henrion BUS_DMA_NOWAIT | BUS_DMA_ZERO, &sc->dc_lmap); 214956e5e7aeSMaxime Henrion if (error) { 215056e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 215156e5e7aeSMaxime Henrion error = ENXIO; 215256e5e7aeSMaxime Henrion goto fail; 215356e5e7aeSMaxime Henrion } 215456e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_ltag, sc->dc_lmap, sc->dc_ldata, 215556e5e7aeSMaxime Henrion sizeof(struct dc_list_data), dc_dma_map_addr, &sc->dc_laddr, 215656e5e7aeSMaxime Henrion BUS_DMA_NOWAIT); 215756e5e7aeSMaxime Henrion if (error) { 215856e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 215956e5e7aeSMaxime Henrion error = ENXIO; 216056e5e7aeSMaxime Henrion goto fail; 216156e5e7aeSMaxime Henrion } 216296f2e892SBill Paul 216356e5e7aeSMaxime Henrion /* 216456e5e7aeSMaxime Henrion * Allocate a busdma tag and DMA safe memory for the multicast 216556e5e7aeSMaxime Henrion * setup frame. 216656e5e7aeSMaxime Henrion */ 216756e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 216856e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, DC_SFRAME_LEN + DC_MIN_FRAMELEN, 1, 216956e5e7aeSMaxime Henrion DC_SFRAME_LEN + DC_MIN_FRAMELEN, 0, NULL, NULL, &sc->dc_stag); 217056e5e7aeSMaxime Henrion if (error) { 217156e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 217256e5e7aeSMaxime Henrion error = ENXIO; 217356e5e7aeSMaxime Henrion goto fail; 217456e5e7aeSMaxime Henrion } 217556e5e7aeSMaxime Henrion error = bus_dmamem_alloc(sc->dc_stag, (void **)&sc->dc_cdata.dc_sbuf, 217656e5e7aeSMaxime Henrion BUS_DMA_NOWAIT, &sc->dc_smap); 217756e5e7aeSMaxime Henrion if (error) { 217856e5e7aeSMaxime Henrion printf("dc%d: failed to allocate DMA safe memory\n", unit); 217956e5e7aeSMaxime Henrion error = ENXIO; 218056e5e7aeSMaxime Henrion goto fail; 218156e5e7aeSMaxime Henrion } 218256e5e7aeSMaxime Henrion error = bus_dmamap_load(sc->dc_stag, sc->dc_smap, sc->dc_cdata.dc_sbuf, 218356e5e7aeSMaxime Henrion DC_SFRAME_LEN, dc_dma_map_addr, &sc->dc_saddr, BUS_DMA_NOWAIT); 218456e5e7aeSMaxime Henrion if (error) { 218556e5e7aeSMaxime Henrion printf("dc%d: cannot get address of the descriptors\n", unit); 218696f2e892SBill Paul error = ENXIO; 218796f2e892SBill Paul goto fail; 218896f2e892SBill Paul } 218996f2e892SBill Paul 219056e5e7aeSMaxime Henrion /* Allocate a busdma tag for mbufs. */ 219156e5e7aeSMaxime Henrion error = bus_dma_tag_create(NULL, PAGE_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 219256e5e7aeSMaxime Henrion BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES * DC_TX_LIST_CNT, 219356e5e7aeSMaxime Henrion DC_TX_LIST_CNT, MCLBYTES, 0, NULL, NULL, &sc->dc_mtag); 219456e5e7aeSMaxime Henrion if (error) { 219556e5e7aeSMaxime Henrion printf("dc%d: failed to allocate busdma tag\n", unit); 219656e5e7aeSMaxime Henrion error = ENXIO; 219756e5e7aeSMaxime Henrion goto fail; 219856e5e7aeSMaxime Henrion } 219956e5e7aeSMaxime Henrion 220056e5e7aeSMaxime Henrion /* Create the TX/RX busdma maps. */ 220156e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) { 220256e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 220356e5e7aeSMaxime Henrion &sc->dc_cdata.dc_tx_map[i]); 220456e5e7aeSMaxime Henrion if (error) { 220556e5e7aeSMaxime Henrion printf("dc%d: failed to init TX ring\n", unit); 220656e5e7aeSMaxime Henrion error = ENXIO; 220756e5e7aeSMaxime Henrion goto fail; 220856e5e7aeSMaxime Henrion } 220956e5e7aeSMaxime Henrion } 221056e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) { 221156e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, 221256e5e7aeSMaxime Henrion &sc->dc_cdata.dc_rx_map[i]); 221356e5e7aeSMaxime Henrion if (error) { 221456e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 221556e5e7aeSMaxime Henrion error = ENXIO; 221656e5e7aeSMaxime Henrion goto fail; 221756e5e7aeSMaxime Henrion } 221856e5e7aeSMaxime Henrion } 221956e5e7aeSMaxime Henrion error = bus_dmamap_create(sc->dc_mtag, 0, &sc->dc_sparemap); 222056e5e7aeSMaxime Henrion if (error) { 222156e5e7aeSMaxime Henrion printf("dc%d: failed to init RX ring\n", unit); 222256e5e7aeSMaxime Henrion error = ENXIO; 222356e5e7aeSMaxime Henrion goto fail; 222456e5e7aeSMaxime Henrion } 222596f2e892SBill Paul 222696f2e892SBill Paul ifp = &sc->arpcom.ac_if; 222796f2e892SBill Paul ifp->if_softc = sc; 22289bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 2229feb78939SJonathan Chen /* XXX: bleah, MTU gets overwritten in ether_ifattach() */ 223096f2e892SBill Paul ifp->if_mtu = ETHERMTU; 223196f2e892SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 223296f2e892SBill Paul ifp->if_ioctl = dc_ioctl; 223396f2e892SBill Paul ifp->if_start = dc_start; 223496f2e892SBill Paul ifp->if_watchdog = dc_watchdog; 223596f2e892SBill Paul ifp->if_init = dc_init; 223696f2e892SBill Paul ifp->if_baudrate = 10000000; 223796f2e892SBill Paul ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1; 223896f2e892SBill Paul 223996f2e892SBill Paul /* 22405c1cfac4SBill Paul * Do MII setup. If this is a 21143, check for a PHY on the 22415c1cfac4SBill Paul * MII bus after applying any necessary fixups to twiddle the 22425c1cfac4SBill Paul * GPIO bits. If we don't end up finding a PHY, restore the 22435c1cfac4SBill Paul * old selection (SIA only or SIA/SYM) and attach the dcphy 22445c1cfac4SBill Paul * driver instead. 224596f2e892SBill Paul */ 22465c1cfac4SBill Paul if (DC_IS_INTEL(sc)) { 22475c1cfac4SBill Paul dc_apply_fixup(sc, IFM_AUTO); 22485c1cfac4SBill Paul tmp = sc->dc_pmode; 22495c1cfac4SBill Paul sc->dc_pmode = DC_PMODE_MII; 22505c1cfac4SBill Paul } 22515c1cfac4SBill Paul 225296f2e892SBill Paul error = mii_phy_probe(dev, &sc->dc_miibus, 225396f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 225496f2e892SBill Paul 225596f2e892SBill Paul if (error && DC_IS_INTEL(sc)) { 22565c1cfac4SBill Paul sc->dc_pmode = tmp; 22575c1cfac4SBill Paul if (sc->dc_pmode != DC_PMODE_SIA) 225896f2e892SBill Paul sc->dc_pmode = DC_PMODE_SYM; 2259042c8f6eSBill Paul sc->dc_flags |= DC_21143_NWAY; 226096f2e892SBill Paul mii_phy_probe(dev, &sc->dc_miibus, 226196f2e892SBill Paul dc_ifmedia_upd, dc_ifmedia_sts); 226278999dd1SBill Paul /* 226378999dd1SBill Paul * For non-MII cards, we need to have the 21143 226478999dd1SBill Paul * drive the LEDs. Except there are some systems 226578999dd1SBill Paul * like the NEC VersaPro NoteBook PC which have no 226678999dd1SBill Paul * LEDs, and twiddling these bits has adverse effects 226778999dd1SBill Paul * on them. (I.e. you suddenly can't get a link.) 226878999dd1SBill Paul */ 226978999dd1SBill Paul if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033) 227078999dd1SBill Paul sc->dc_flags |= DC_TULIP_LEDS; 227196f2e892SBill Paul error = 0; 227296f2e892SBill Paul } 227396f2e892SBill Paul 227496f2e892SBill Paul if (error) { 227596f2e892SBill Paul printf("dc%d: MII without any PHY!\n", sc->dc_unit); 227696f2e892SBill Paul goto fail; 227796f2e892SBill Paul } 227896f2e892SBill Paul 2279feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 2280feb78939SJonathan Chen /* 2281feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 2282feb78939SJonathan Chen * can talk to the MII. 2283feb78939SJonathan Chen */ 2284feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 2285feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2286feb78939SJonathan Chen DELAY(10); 2287feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 2288feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 2289feb78939SJonathan Chen DELAY(10); 2290feb78939SJonathan Chen } 2291feb78939SJonathan Chen 2292028a8491SMartin Blapp if (DC_IS_ADMTEK(sc)) { 2293028a8491SMartin Blapp /* 2294028a8491SMartin Blapp * Set automatic TX underrun recovery for the ADMtek chips 2295028a8491SMartin Blapp */ 2296028a8491SMartin Blapp DC_SETBIT(sc, DC_AL_CR, DC_AL_CR_ATUR); 2297028a8491SMartin Blapp } 2298028a8491SMartin Blapp 229996f2e892SBill Paul /* 2300db40c1aeSDoug Ambrisko * Tell the upper layer(s) we support long frames. 2301db40c1aeSDoug Ambrisko */ 2302db40c1aeSDoug Ambrisko ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 23039ef8b520SSam Leffler ifp->if_capabilities |= IFCAP_VLAN_MTU; 2304e695984eSRuslan Ermilov #ifdef DEVICE_POLLING 2305e695984eSRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 2306e695984eSRuslan Ermilov #endif 2307e695984eSRuslan Ermilov ifp->if_capenable = ifp->if_capabilities; 2308db40c1aeSDoug Ambrisko 2309c06eb4e2SSam Leffler callout_init(&sc->dc_stat_ch, IS_MPSAFE ? CALLOUT_MPSAFE : 0); 231096f2e892SBill Paul 23115c1cfac4SBill Paul #ifdef SRM_MEDIA 2312510a809eSMike Smith sc->dc_srm_media = 0; 2313510a809eSMike Smith 2314510a809eSMike Smith /* Remember the SRM console media setting */ 2315510a809eSMike Smith if (DC_IS_INTEL(sc)) { 2316510a809eSMike Smith command = pci_read_config(dev, DC_PCI_CFDD, 4); 2317510a809eSMike Smith command &= ~(DC_CFDD_SNOOZE_MODE | DC_CFDD_SLEEP_MODE); 2318510a809eSMike Smith switch ((command >> 8) & 0xff) { 2319510a809eSMike Smith case 3: 2320510a809eSMike Smith sc->dc_srm_media = IFM_10_T; 2321510a809eSMike Smith break; 2322510a809eSMike Smith case 4: 2323510a809eSMike Smith sc->dc_srm_media = IFM_10_T | IFM_FDX; 2324510a809eSMike Smith break; 2325510a809eSMike Smith case 5: 2326510a809eSMike Smith sc->dc_srm_media = IFM_100_TX; 2327510a809eSMike Smith break; 2328510a809eSMike Smith case 6: 2329510a809eSMike Smith sc->dc_srm_media = IFM_100_TX | IFM_FDX; 2330510a809eSMike Smith break; 2331510a809eSMike Smith } 2332510a809eSMike Smith if (sc->dc_srm_media) 2333510a809eSMike Smith sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER; 2334510a809eSMike Smith } 2335510a809eSMike Smith #endif 2336510a809eSMike Smith 2337608654d4SNate Lawson /* 2338608654d4SNate Lawson * Call MI attach routine. 2339608654d4SNate Lawson */ 2340608654d4SNate Lawson ether_ifattach(ifp, eaddr); 2341608654d4SNate Lawson 234254f1f1d1SNate Lawson /* Hook interrupt last to avoid having to lock softc */ 2343608654d4SNate Lawson error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET | 2344608654d4SNate Lawson (IS_MPSAFE ? INTR_MPSAFE : 0), 2345608654d4SNate Lawson dc_intr, sc, &sc->dc_intrhand); 2346608654d4SNate Lawson 2347608654d4SNate Lawson if (error) { 2348608654d4SNate Lawson printf("dc%d: couldn't set up irq\n", unit); 2349693f4477SNate Lawson ether_ifdetach(ifp); 235054f1f1d1SNate Lawson goto fail; 2351608654d4SNate Lawson } 2352510a809eSMike Smith 235396f2e892SBill Paul fail: 235454f1f1d1SNate Lawson if (error) 235554f1f1d1SNate Lawson dc_detach(dev); 235696f2e892SBill Paul return (error); 235796f2e892SBill Paul } 235896f2e892SBill Paul 2359693f4477SNate Lawson /* 2360693f4477SNate Lawson * Shutdown hardware and free up resources. This can be called any 2361693f4477SNate Lawson * time after the mutex has been initialized. It is called in both 2362693f4477SNate Lawson * the error case in attach and the normal detach case so it needs 2363693f4477SNate Lawson * to be careful about only freeing resources that have actually been 2364693f4477SNate Lawson * allocated. 2365693f4477SNate Lawson */ 2366e3d2833aSAlfred Perlstein static int 23670934f18aSMaxime Henrion dc_detach(device_t dev) 236896f2e892SBill Paul { 236996f2e892SBill Paul struct dc_softc *sc; 237096f2e892SBill Paul struct ifnet *ifp; 23715c1cfac4SBill Paul struct dc_mediainfo *m; 237256e5e7aeSMaxime Henrion int i; 237396f2e892SBill Paul 237496f2e892SBill Paul sc = device_get_softc(dev); 237559f47d29SJohn Baldwin KASSERT(mtx_initialized(&sc->dc_mtx), ("dc mutex not initialized")); 2376d1ce9105SBill Paul DC_LOCK(sc); 2377d1ce9105SBill Paul 237896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 237996f2e892SBill Paul 2380693f4477SNate Lawson /* These should only be active if attach succeeded */ 2381214073e5SWarner Losh if (device_is_attached(dev)) { 238296f2e892SBill Paul dc_stop(sc); 23839ef8b520SSam Leffler ether_ifdetach(ifp); 2384693f4477SNate Lawson } 2385693f4477SNate Lawson if (sc->dc_miibus) 238696f2e892SBill Paul device_delete_child(dev, sc->dc_miibus); 238754f1f1d1SNate Lawson bus_generic_detach(dev); 238896f2e892SBill Paul 238954f1f1d1SNate Lawson if (sc->dc_intrhand) 239096f2e892SBill Paul bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand); 239154f1f1d1SNate Lawson if (sc->dc_irq) 239296f2e892SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq); 239354f1f1d1SNate Lawson if (sc->dc_res) 239496f2e892SBill Paul bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res); 239596f2e892SBill Paul 239656e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_sbuf != NULL) 239756e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_stag, sc->dc_cdata.dc_sbuf, sc->dc_smap); 239856e5e7aeSMaxime Henrion if (sc->dc_ldata != NULL) 239956e5e7aeSMaxime Henrion bus_dmamem_free(sc->dc_ltag, sc->dc_ldata, sc->dc_lmap); 240056e5e7aeSMaxime Henrion for (i = 0; i < DC_TX_LIST_CNT; i++) 240156e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_tx_map[i]); 240256e5e7aeSMaxime Henrion for (i = 0; i < DC_RX_LIST_CNT; i++) 240356e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 240456e5e7aeSMaxime Henrion bus_dmamap_destroy(sc->dc_mtag, sc->dc_sparemap); 240556e5e7aeSMaxime Henrion if (sc->dc_stag) 240656e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_stag); 240756e5e7aeSMaxime Henrion if (sc->dc_mtag) 240856e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_mtag); 240956e5e7aeSMaxime Henrion if (sc->dc_ltag) 241056e5e7aeSMaxime Henrion bus_dma_tag_destroy(sc->dc_ltag); 241156e5e7aeSMaxime Henrion 241296f2e892SBill Paul free(sc->dc_pnic_rx_buf, M_DEVBUF); 241396f2e892SBill Paul 24145c1cfac4SBill Paul while (sc->dc_mi != NULL) { 24155c1cfac4SBill Paul m = sc->dc_mi->dc_next; 24165c1cfac4SBill Paul free(sc->dc_mi, M_DEVBUF); 24175c1cfac4SBill Paul sc->dc_mi = m; 24185c1cfac4SBill Paul } 24197efff076SWarner Losh free(sc->dc_srom, M_DEVBUF); 24205c1cfac4SBill Paul 2421d1ce9105SBill Paul DC_UNLOCK(sc); 2422d1ce9105SBill Paul mtx_destroy(&sc->dc_mtx); 242396f2e892SBill Paul 242496f2e892SBill Paul return (0); 242596f2e892SBill Paul } 242696f2e892SBill Paul 242796f2e892SBill Paul /* 242896f2e892SBill Paul * Initialize the transmit descriptors. 242996f2e892SBill Paul */ 2430e3d2833aSAlfred Perlstein static int 24310934f18aSMaxime Henrion dc_list_tx_init(struct dc_softc *sc) 243296f2e892SBill Paul { 243396f2e892SBill Paul struct dc_chain_data *cd; 243496f2e892SBill Paul struct dc_list_data *ld; 243501faf54bSLuigi Rizzo int i, nexti; 243696f2e892SBill Paul 243796f2e892SBill Paul cd = &sc->dc_cdata; 243896f2e892SBill Paul ld = sc->dc_ldata; 243996f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 2440b3811c95SMaxime Henrion if (i == DC_TX_LIST_CNT - 1) 2441b3811c95SMaxime Henrion nexti = 0; 2442b3811c95SMaxime Henrion else 2443b3811c95SMaxime Henrion nexti = i + 1; 2444af4358c7SMaxime Henrion ld->dc_tx_list[i].dc_next = htole32(DC_TXDESC(sc, nexti)); 244596f2e892SBill Paul cd->dc_tx_chain[i] = NULL; 244696f2e892SBill Paul ld->dc_tx_list[i].dc_data = 0; 244796f2e892SBill Paul ld->dc_tx_list[i].dc_ctl = 0; 244896f2e892SBill Paul } 244996f2e892SBill Paul 245096f2e892SBill Paul cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0; 245156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 245256e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 245396f2e892SBill Paul return (0); 245496f2e892SBill Paul } 245596f2e892SBill Paul 245696f2e892SBill Paul 245796f2e892SBill Paul /* 245896f2e892SBill Paul * Initialize the RX descriptors and allocate mbufs for them. Note that 245996f2e892SBill Paul * we arrange the descriptors in a closed ring, so that the last descriptor 246096f2e892SBill Paul * points back to the first. 246196f2e892SBill Paul */ 2462e3d2833aSAlfred Perlstein static int 24630934f18aSMaxime Henrion dc_list_rx_init(struct dc_softc *sc) 246496f2e892SBill Paul { 246596f2e892SBill Paul struct dc_chain_data *cd; 246696f2e892SBill Paul struct dc_list_data *ld; 246701faf54bSLuigi Rizzo int i, nexti; 246896f2e892SBill Paul 246996f2e892SBill Paul cd = &sc->dc_cdata; 247096f2e892SBill Paul ld = sc->dc_ldata; 247196f2e892SBill Paul 247296f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 247356e5e7aeSMaxime Henrion if (dc_newbuf(sc, i, 1) != 0) 247496f2e892SBill Paul return (ENOBUFS); 2475b3811c95SMaxime Henrion if (i == DC_RX_LIST_CNT - 1) 2476b3811c95SMaxime Henrion nexti = 0; 2477b3811c95SMaxime Henrion else 2478b3811c95SMaxime Henrion nexti = i + 1; 2479af4358c7SMaxime Henrion ld->dc_rx_list[i].dc_next = htole32(DC_RXDESC(sc, nexti)); 248096f2e892SBill Paul } 248196f2e892SBill Paul 248296f2e892SBill Paul cd->dc_rx_prod = 0; 248356e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 248456e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 248596f2e892SBill Paul return (0); 248696f2e892SBill Paul } 248796f2e892SBill Paul 248856e5e7aeSMaxime Henrion static void 248956e5e7aeSMaxime Henrion dc_dma_map_rxbuf(arg, segs, nseg, mapsize, error) 249056e5e7aeSMaxime Henrion void *arg; 249156e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 249256e5e7aeSMaxime Henrion int nseg; 249356e5e7aeSMaxime Henrion bus_size_t mapsize; 249456e5e7aeSMaxime Henrion int error; 249556e5e7aeSMaxime Henrion { 249656e5e7aeSMaxime Henrion struct dc_softc *sc; 249756e5e7aeSMaxime Henrion struct dc_desc *c; 249856e5e7aeSMaxime Henrion 249956e5e7aeSMaxime Henrion sc = arg; 250056e5e7aeSMaxime Henrion c = &sc->dc_ldata->dc_rx_list[sc->dc_cdata.dc_rx_cur]; 250156e5e7aeSMaxime Henrion if (error) { 250256e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = error; 250356e5e7aeSMaxime Henrion return; 250456e5e7aeSMaxime Henrion } 250556e5e7aeSMaxime Henrion 250656e5e7aeSMaxime Henrion KASSERT(nseg == 1, ("wrong number of segments, should be 1")); 250756e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_err = 0; 2508af4358c7SMaxime Henrion c->dc_data = htole32(segs->ds_addr); 250956e5e7aeSMaxime Henrion } 251056e5e7aeSMaxime Henrion 251196f2e892SBill Paul /* 251296f2e892SBill Paul * Initialize an RX descriptor and attach an MBUF cluster. 251396f2e892SBill Paul */ 2514e3d2833aSAlfred Perlstein static int 251556e5e7aeSMaxime Henrion dc_newbuf(struct dc_softc *sc, int i, int alloc) 251696f2e892SBill Paul { 251756e5e7aeSMaxime Henrion struct mbuf *m_new; 251856e5e7aeSMaxime Henrion bus_dmamap_t tmp; 251956e5e7aeSMaxime Henrion int error; 252096f2e892SBill Paul 252156e5e7aeSMaxime Henrion if (alloc) { 252256e5e7aeSMaxime Henrion m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 252340129585SLuigi Rizzo if (m_new == NULL) 252496f2e892SBill Paul return (ENOBUFS); 252596f2e892SBill Paul } else { 252656e5e7aeSMaxime Henrion m_new = sc->dc_cdata.dc_rx_chain[i]; 252796f2e892SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 252896f2e892SBill Paul } 252956e5e7aeSMaxime Henrion m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 253096f2e892SBill Paul m_adj(m_new, sizeof(u_int64_t)); 253196f2e892SBill Paul 253296f2e892SBill Paul /* 253396f2e892SBill Paul * If this is a PNIC chip, zero the buffer. This is part 253496f2e892SBill Paul * of the workaround for the receive bug in the 82c168 and 253596f2e892SBill Paul * 82c169 chips. 253696f2e892SBill Paul */ 253796f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) 25380934f18aSMaxime Henrion bzero(mtod(m_new, char *), m_new->m_len); 253996f2e892SBill Paul 254056e5e7aeSMaxime Henrion /* No need to remap the mbuf if we're reusing it. */ 254156e5e7aeSMaxime Henrion if (alloc) { 254256e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_cur = i; 254356e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_sparemap, 254456e5e7aeSMaxime Henrion m_new, dc_dma_map_rxbuf, sc, 0); 254556e5e7aeSMaxime Henrion if (error) { 254656e5e7aeSMaxime Henrion m_freem(m_new); 254756e5e7aeSMaxime Henrion return (error); 254856e5e7aeSMaxime Henrion } 254956e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_rx_err != 0) { 255056e5e7aeSMaxime Henrion m_freem(m_new); 255156e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_rx_err); 255256e5e7aeSMaxime Henrion } 255356e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i]); 255456e5e7aeSMaxime Henrion tmp = sc->dc_cdata.dc_rx_map[i]; 255556e5e7aeSMaxime Henrion sc->dc_cdata.dc_rx_map[i] = sc->dc_sparemap; 255656e5e7aeSMaxime Henrion sc->dc_sparemap = tmp; 255796f2e892SBill Paul sc->dc_cdata.dc_rx_chain[i] = m_new; 255856e5e7aeSMaxime Henrion } 255996f2e892SBill Paul 2560af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_ctl = htole32(DC_RXCTL_RLINK | DC_RXLEN); 2561af4358c7SMaxime Henrion sc->dc_ldata->dc_rx_list[i].dc_status = htole32(DC_RXSTAT_OWN); 256256e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 256356e5e7aeSMaxime Henrion BUS_DMASYNC_PREREAD); 256456e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 256556e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 256696f2e892SBill Paul return (0); 256796f2e892SBill Paul } 256896f2e892SBill Paul 256996f2e892SBill Paul /* 257096f2e892SBill Paul * Grrrrr. 257196f2e892SBill Paul * The PNIC chip has a terrible bug in it that manifests itself during 257296f2e892SBill Paul * periods of heavy activity. The exact mode of failure if difficult to 257396f2e892SBill Paul * pinpoint: sometimes it only happens in promiscuous mode, sometimes it 257496f2e892SBill Paul * will happen on slow machines. The bug is that sometimes instead of 257596f2e892SBill Paul * uploading one complete frame during reception, it uploads what looks 257696f2e892SBill Paul * like the entire contents of its FIFO memory. The frame we want is at 257796f2e892SBill Paul * the end of the whole mess, but we never know exactly how much data has 257896f2e892SBill Paul * been uploaded, so salvaging the frame is hard. 257996f2e892SBill Paul * 258096f2e892SBill Paul * There is only one way to do it reliably, and it's disgusting. 258196f2e892SBill Paul * Here's what we know: 258296f2e892SBill Paul * 258396f2e892SBill Paul * - We know there will always be somewhere between one and three extra 258496f2e892SBill Paul * descriptors uploaded. 258596f2e892SBill Paul * 258696f2e892SBill Paul * - We know the desired received frame will always be at the end of the 258796f2e892SBill Paul * total data upload. 258896f2e892SBill Paul * 258996f2e892SBill Paul * - We know the size of the desired received frame because it will be 259096f2e892SBill Paul * provided in the length field of the status word in the last descriptor. 259196f2e892SBill Paul * 259296f2e892SBill Paul * Here's what we do: 259396f2e892SBill Paul * 259496f2e892SBill Paul * - When we allocate buffers for the receive ring, we bzero() them. 259596f2e892SBill Paul * This means that we know that the buffer contents should be all 259696f2e892SBill Paul * zeros, except for data uploaded by the chip. 259796f2e892SBill Paul * 259896f2e892SBill Paul * - We also force the PNIC chip to upload frames that include the 259996f2e892SBill Paul * ethernet CRC at the end. 260096f2e892SBill Paul * 260196f2e892SBill Paul * - We gather all of the bogus frame data into a single buffer. 260296f2e892SBill Paul * 260396f2e892SBill Paul * - We then position a pointer at the end of this buffer and scan 260496f2e892SBill Paul * backwards until we encounter the first non-zero byte of data. 260596f2e892SBill Paul * This is the end of the received frame. We know we will encounter 260696f2e892SBill Paul * some data at the end of the frame because the CRC will always be 260796f2e892SBill Paul * there, so even if the sender transmits a packet of all zeros, 260896f2e892SBill Paul * we won't be fooled. 260996f2e892SBill Paul * 261096f2e892SBill Paul * - We know the size of the actual received frame, so we subtract 261196f2e892SBill Paul * that value from the current pointer location. This brings us 261296f2e892SBill Paul * to the start of the actual received packet. 261396f2e892SBill Paul * 261496f2e892SBill Paul * - We copy this into an mbuf and pass it on, along with the actual 261596f2e892SBill Paul * frame length. 261696f2e892SBill Paul * 261796f2e892SBill Paul * The performance hit is tremendous, but it beats dropping frames all 261896f2e892SBill Paul * the time. 261996f2e892SBill Paul */ 262096f2e892SBill Paul 262196f2e892SBill Paul #define DC_WHOLEFRAME (DC_RXSTAT_FIRSTFRAG | DC_RXSTAT_LASTFRAG) 2622e3d2833aSAlfred Perlstein static void 26230934f18aSMaxime Henrion dc_pnic_rx_bug_war(struct dc_softc *sc, int idx) 262496f2e892SBill Paul { 262596f2e892SBill Paul struct dc_desc *cur_rx; 262696f2e892SBill Paul struct dc_desc *c = NULL; 262796f2e892SBill Paul struct mbuf *m = NULL; 262896f2e892SBill Paul unsigned char *ptr; 262996f2e892SBill Paul int i, total_len; 263096f2e892SBill Paul u_int32_t rxstat = 0; 263196f2e892SBill Paul 263296f2e892SBill Paul i = sc->dc_pnic_rx_bug_save; 263396f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[idx]; 263496f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 26351edc4c46SMaxime Henrion bzero(ptr, DC_RXLEN * 5); 263696f2e892SBill Paul 263796f2e892SBill Paul /* Copy all the bytes from the bogus buffers. */ 263896f2e892SBill Paul while (1) { 263996f2e892SBill Paul c = &sc->dc_ldata->dc_rx_list[i]; 2640af4358c7SMaxime Henrion rxstat = le32toh(c->dc_status); 264196f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 264296f2e892SBill Paul bcopy(mtod(m, char *), ptr, DC_RXLEN); 264396f2e892SBill Paul ptr += DC_RXLEN; 264496f2e892SBill Paul /* If this is the last buffer, break out. */ 264596f2e892SBill Paul if (i == idx || rxstat & DC_RXSTAT_LASTFRAG) 264696f2e892SBill Paul break; 264756e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 264896f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 264996f2e892SBill Paul } 265096f2e892SBill Paul 265196f2e892SBill Paul /* Find the length of the actual receive frame. */ 265296f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 265396f2e892SBill Paul 265496f2e892SBill Paul /* Scan backwards until we hit a non-zero byte. */ 265596f2e892SBill Paul while (*ptr == 0x00) 265696f2e892SBill Paul ptr--; 265796f2e892SBill Paul 265896f2e892SBill Paul /* Round off. */ 265996f2e892SBill Paul if ((uintptr_t)(ptr) & 0x3) 266096f2e892SBill Paul ptr -= 1; 266196f2e892SBill Paul 266296f2e892SBill Paul /* Now find the start of the frame. */ 266396f2e892SBill Paul ptr -= total_len; 266496f2e892SBill Paul if (ptr < sc->dc_pnic_rx_buf) 266596f2e892SBill Paul ptr = sc->dc_pnic_rx_buf; 266696f2e892SBill Paul 266796f2e892SBill Paul /* 266896f2e892SBill Paul * Now copy the salvaged frame to the last mbuf and fake up 266996f2e892SBill Paul * the status word to make it look like a successful 267096f2e892SBill Paul * frame reception. 267196f2e892SBill Paul */ 267256e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 267396f2e892SBill Paul bcopy(ptr, mtod(m, char *), total_len); 2674af4358c7SMaxime Henrion cur_rx->dc_status = htole32(rxstat | DC_RXSTAT_FIRSTFRAG); 267596f2e892SBill Paul } 267696f2e892SBill Paul 267796f2e892SBill Paul /* 267873bf949cSBill Paul * This routine searches the RX ring for dirty descriptors in the 267973bf949cSBill Paul * event that the rxeof routine falls out of sync with the chip's 268073bf949cSBill Paul * current descriptor pointer. This may happen sometimes as a result 268173bf949cSBill Paul * of a "no RX buffer available" condition that happens when the chip 268273bf949cSBill Paul * consumes all of the RX buffers before the driver has a chance to 268373bf949cSBill Paul * process the RX ring. This routine may need to be called more than 268473bf949cSBill Paul * once to bring the driver back in sync with the chip, however we 268573bf949cSBill Paul * should still be getting RX DONE interrupts to drive the search 268673bf949cSBill Paul * for new packets in the RX ring, so we should catch up eventually. 268773bf949cSBill Paul */ 2688e3d2833aSAlfred Perlstein static int 26890934f18aSMaxime Henrion dc_rx_resync(struct dc_softc *sc) 269073bf949cSBill Paul { 269173bf949cSBill Paul struct dc_desc *cur_rx; 26920934f18aSMaxime Henrion int i, pos; 269373bf949cSBill Paul 269473bf949cSBill Paul pos = sc->dc_cdata.dc_rx_prod; 269573bf949cSBill Paul 269673bf949cSBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 269773bf949cSBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[pos]; 2698af4358c7SMaxime Henrion if (!(le32toh(cur_rx->dc_status) & DC_RXSTAT_OWN)) 269973bf949cSBill Paul break; 270073bf949cSBill Paul DC_INC(pos, DC_RX_LIST_CNT); 270173bf949cSBill Paul } 270273bf949cSBill Paul 270373bf949cSBill Paul /* If the ring really is empty, then just return. */ 270473bf949cSBill Paul if (i == DC_RX_LIST_CNT) 270573bf949cSBill Paul return (0); 270673bf949cSBill Paul 270773bf949cSBill Paul /* We've fallen behing the chip: catch it. */ 270873bf949cSBill Paul sc->dc_cdata.dc_rx_prod = pos; 270973bf949cSBill Paul 271073bf949cSBill Paul return (EAGAIN); 271173bf949cSBill Paul } 271273bf949cSBill Paul 271373bf949cSBill Paul /* 271496f2e892SBill Paul * A frame has been uploaded: pass the resulting mbuf chain up to 271596f2e892SBill Paul * the higher level protocols. 271696f2e892SBill Paul */ 2717e3d2833aSAlfred Perlstein static void 27180934f18aSMaxime Henrion dc_rxeof(struct dc_softc *sc) 271996f2e892SBill Paul { 272096f2e892SBill Paul struct mbuf *m; 272196f2e892SBill Paul struct ifnet *ifp; 272296f2e892SBill Paul struct dc_desc *cur_rx; 272396f2e892SBill Paul int i, total_len = 0; 272496f2e892SBill Paul u_int32_t rxstat; 272596f2e892SBill Paul 27265120abbfSSam Leffler DC_LOCK_ASSERT(sc); 27275120abbfSSam Leffler 272896f2e892SBill Paul ifp = &sc->arpcom.ac_if; 272996f2e892SBill Paul i = sc->dc_cdata.dc_rx_prod; 273096f2e892SBill Paul 273156e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 2732af4358c7SMaxime Henrion while (!(le32toh(sc->dc_ldata->dc_rx_list[i].dc_status) & 2733af4358c7SMaxime Henrion DC_RXSTAT_OWN)) { 2734e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 273562f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) { 2736e4fc250cSLuigi Rizzo if (sc->rxcycles <= 0) 2737e4fc250cSLuigi Rizzo break; 2738e4fc250cSLuigi Rizzo sc->rxcycles--; 2739e4fc250cSLuigi Rizzo } 27400934f18aSMaxime Henrion #endif 274196f2e892SBill Paul cur_rx = &sc->dc_ldata->dc_rx_list[i]; 2742af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 274396f2e892SBill Paul m = sc->dc_cdata.dc_rx_chain[i]; 274456e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_rx_map[i], 274556e5e7aeSMaxime Henrion BUS_DMASYNC_POSTREAD); 274696f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 274796f2e892SBill Paul 274896f2e892SBill Paul if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) { 274996f2e892SBill Paul if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) { 275096f2e892SBill Paul if (rxstat & DC_RXSTAT_FIRSTFRAG) 275196f2e892SBill Paul sc->dc_pnic_rx_bug_save = i; 275296f2e892SBill Paul if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) { 275396f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 275496f2e892SBill Paul continue; 275596f2e892SBill Paul } 275696f2e892SBill Paul dc_pnic_rx_bug_war(sc, i); 2757af4358c7SMaxime Henrion rxstat = le32toh(cur_rx->dc_status); 275896f2e892SBill Paul total_len = DC_RXBYTES(rxstat); 275996f2e892SBill Paul } 276096f2e892SBill Paul } 276196f2e892SBill Paul 276296f2e892SBill Paul /* 276396f2e892SBill Paul * If an error occurs, update stats, clear the 276496f2e892SBill Paul * status word and leave the mbuf cluster in place: 276596f2e892SBill Paul * it should simply get re-used next time this descriptor 2766db40c1aeSDoug Ambrisko * comes up in the ring. However, don't report long 27670934f18aSMaxime Henrion * frames as errors since they could be vlans. 276896f2e892SBill Paul */ 2769db40c1aeSDoug Ambrisko if ((rxstat & DC_RXSTAT_RXERR)) { 2770db40c1aeSDoug Ambrisko if (!(rxstat & DC_RXSTAT_GIANT) || 2771db40c1aeSDoug Ambrisko (rxstat & (DC_RXSTAT_CRCERR | DC_RXSTAT_DRIBBLE | 2772db40c1aeSDoug Ambrisko DC_RXSTAT_MIIERE | DC_RXSTAT_COLLSEEN | 2773db40c1aeSDoug Ambrisko DC_RXSTAT_RUNT | DC_RXSTAT_DE))) { 277496f2e892SBill Paul ifp->if_ierrors++; 277596f2e892SBill Paul if (rxstat & DC_RXSTAT_COLLSEEN) 277696f2e892SBill Paul ifp->if_collisions++; 277756e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 277896f2e892SBill Paul if (rxstat & DC_RXSTAT_CRCERR) { 277996f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 278096f2e892SBill Paul continue; 278196f2e892SBill Paul } else { 278296f2e892SBill Paul dc_init(sc); 278396f2e892SBill Paul return; 278496f2e892SBill Paul } 278596f2e892SBill Paul } 2786db40c1aeSDoug Ambrisko } 278796f2e892SBill Paul 278896f2e892SBill Paul /* No errors; receive the packet. */ 278996f2e892SBill Paul total_len -= ETHER_CRC_LEN; 279001faf54bSLuigi Rizzo #ifdef __i386__ 279101faf54bSLuigi Rizzo /* 279201faf54bSLuigi Rizzo * On the x86 we do not have alignment problems, so try to 279301faf54bSLuigi Rizzo * allocate a new buffer for the receive ring, and pass up 279401faf54bSLuigi Rizzo * the one where the packet is already, saving the expensive 279501faf54bSLuigi Rizzo * copy done in m_devget(). 279601faf54bSLuigi Rizzo * If we are on an architecture with alignment problems, or 279701faf54bSLuigi Rizzo * if the allocation fails, then use m_devget and leave the 279801faf54bSLuigi Rizzo * existing buffer in the receive ring. 279901faf54bSLuigi Rizzo */ 280056e5e7aeSMaxime Henrion if (dc_quick && dc_newbuf(sc, i, 1) == 0) { 280101faf54bSLuigi Rizzo m->m_pkthdr.rcvif = ifp; 280201faf54bSLuigi Rizzo m->m_pkthdr.len = m->m_len = total_len; 280301faf54bSLuigi Rizzo DC_INC(i, DC_RX_LIST_CNT); 280401faf54bSLuigi Rizzo } else 280501faf54bSLuigi Rizzo #endif 280601faf54bSLuigi Rizzo { 280701faf54bSLuigi Rizzo struct mbuf *m0; 280896f2e892SBill Paul 280901faf54bSLuigi Rizzo m0 = m_devget(mtod(m, char *), total_len, 281001faf54bSLuigi Rizzo ETHER_ALIGN, ifp, NULL); 281156e5e7aeSMaxime Henrion dc_newbuf(sc, i, 0); 281296f2e892SBill Paul DC_INC(i, DC_RX_LIST_CNT); 281396f2e892SBill Paul if (m0 == NULL) { 281496f2e892SBill Paul ifp->if_ierrors++; 281596f2e892SBill Paul continue; 281696f2e892SBill Paul } 281796f2e892SBill Paul m = m0; 281801faf54bSLuigi Rizzo } 281996f2e892SBill Paul 282096f2e892SBill Paul ifp->if_ipackets++; 28215120abbfSSam Leffler DC_UNLOCK(sc); 28229ef8b520SSam Leffler (*ifp->if_input)(ifp, m); 28235120abbfSSam Leffler DC_LOCK(sc); 282496f2e892SBill Paul } 282596f2e892SBill Paul 282696f2e892SBill Paul sc->dc_cdata.dc_rx_prod = i; 282796f2e892SBill Paul } 282896f2e892SBill Paul 282996f2e892SBill Paul /* 283096f2e892SBill Paul * A frame was downloaded to the chip. It's safe for us to clean up 283196f2e892SBill Paul * the list buffers. 283296f2e892SBill Paul */ 283396f2e892SBill Paul 2834e3d2833aSAlfred Perlstein static void 28350934f18aSMaxime Henrion dc_txeof(struct dc_softc *sc) 283696f2e892SBill Paul { 283796f2e892SBill Paul struct dc_desc *cur_tx = NULL; 283896f2e892SBill Paul struct ifnet *ifp; 283996f2e892SBill Paul int idx; 2840af4358c7SMaxime Henrion u_int32_t ctl, txstat; 284196f2e892SBill Paul 284296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 284396f2e892SBill Paul 284496f2e892SBill Paul /* 284596f2e892SBill Paul * Go through our tx list and free mbufs for those 284696f2e892SBill Paul * frames that have been transmitted. 284796f2e892SBill Paul */ 284856e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, BUS_DMASYNC_POSTREAD); 284996f2e892SBill Paul idx = sc->dc_cdata.dc_tx_cons; 285096f2e892SBill Paul while (idx != sc->dc_cdata.dc_tx_prod) { 285196f2e892SBill Paul 285296f2e892SBill Paul cur_tx = &sc->dc_ldata->dc_tx_list[idx]; 2853af4358c7SMaxime Henrion txstat = le32toh(cur_tx->dc_status); 2854af4358c7SMaxime Henrion ctl = le32toh(cur_tx->dc_ctl); 285596f2e892SBill Paul 285696f2e892SBill Paul if (txstat & DC_TXSTAT_OWN) 285796f2e892SBill Paul break; 285896f2e892SBill Paul 28594ff4a9beSDon Lewis if (!(ctl & DC_TXCTL_LASTFRAG) || ctl & DC_TXCTL_SETUP) { 2860af4358c7SMaxime Henrion if (ctl & DC_TXCTL_SETUP) { 286196f2e892SBill Paul /* 286296f2e892SBill Paul * Yes, the PNIC is so brain damaged 286396f2e892SBill Paul * that it will sometimes generate a TX 286496f2e892SBill Paul * underrun error while DMAing the RX 286596f2e892SBill Paul * filter setup frame. If we detect this, 286696f2e892SBill Paul * we have to send the setup frame again, 286796f2e892SBill Paul * or else the filter won't be programmed 286896f2e892SBill Paul * correctly. 286996f2e892SBill Paul */ 287096f2e892SBill Paul if (DC_IS_PNIC(sc)) { 287196f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) 287296f2e892SBill Paul dc_setfilt(sc); 287396f2e892SBill Paul } 287496f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 287596f2e892SBill Paul } 2876bcb9ef4fSLuigi Rizzo sc->dc_cdata.dc_tx_cnt--; 287796f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 287896f2e892SBill Paul continue; 287996f2e892SBill Paul } 288096f2e892SBill Paul 288129a2220aSBill Paul if (DC_IS_XIRCOM(sc) || DC_IS_CONEXANT(sc)) { 2882feb78939SJonathan Chen /* 2883feb78939SJonathan Chen * XXX: Why does my Xircom taunt me so? 2884feb78939SJonathan Chen * For some reason it likes setting the CARRLOST flag 288529a2220aSBill Paul * even when the carrier is there. wtf?!? 288629a2220aSBill Paul * Who knows, but Conexant chips have the 288729a2220aSBill Paul * same problem. Maybe they took lessons 288829a2220aSBill Paul * from Xircom. 288929a2220aSBill Paul */ 2890feb78939SJonathan Chen if (/*sc->dc_type == DC_TYPE_21143 &&*/ 2891feb78939SJonathan Chen sc->dc_pmode == DC_PMODE_MII && 2892feb78939SJonathan Chen ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 2893feb78939SJonathan Chen DC_TXSTAT_NOCARRIER))) 2894feb78939SJonathan Chen txstat &= ~DC_TXSTAT_ERRSUM; 2895feb78939SJonathan Chen } else { 289696f2e892SBill Paul if (/*sc->dc_type == DC_TYPE_21143 &&*/ 289796f2e892SBill Paul sc->dc_pmode == DC_PMODE_MII && 289896f2e892SBill Paul ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM | 289996f2e892SBill Paul DC_TXSTAT_NOCARRIER | DC_TXSTAT_CARRLOST))) 290096f2e892SBill Paul txstat &= ~DC_TXSTAT_ERRSUM; 2901feb78939SJonathan Chen } 290296f2e892SBill Paul 290396f2e892SBill Paul if (txstat & DC_TXSTAT_ERRSUM) { 290496f2e892SBill Paul ifp->if_oerrors++; 290596f2e892SBill Paul if (txstat & DC_TXSTAT_EXCESSCOLL) 290696f2e892SBill Paul ifp->if_collisions++; 290796f2e892SBill Paul if (txstat & DC_TXSTAT_LATECOLL) 290896f2e892SBill Paul ifp->if_collisions++; 290996f2e892SBill Paul if (!(txstat & DC_TXSTAT_UNDERRUN)) { 291096f2e892SBill Paul dc_init(sc); 291196f2e892SBill Paul return; 291296f2e892SBill Paul } 291396f2e892SBill Paul } 291496f2e892SBill Paul 291596f2e892SBill Paul ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3; 291696f2e892SBill Paul 291796f2e892SBill Paul ifp->if_opackets++; 291896f2e892SBill Paul if (sc->dc_cdata.dc_tx_chain[idx] != NULL) { 291956e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, 292056e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx], 292156e5e7aeSMaxime Henrion BUS_DMASYNC_POSTWRITE); 292256e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 292356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[idx]); 292496f2e892SBill Paul m_freem(sc->dc_cdata.dc_tx_chain[idx]); 292596f2e892SBill Paul sc->dc_cdata.dc_tx_chain[idx] = NULL; 292696f2e892SBill Paul } 292796f2e892SBill Paul 292896f2e892SBill Paul sc->dc_cdata.dc_tx_cnt--; 292996f2e892SBill Paul DC_INC(idx, DC_TX_LIST_CNT); 293096f2e892SBill Paul } 293196f2e892SBill Paul 2932bcb9ef4fSLuigi Rizzo if (idx != sc->dc_cdata.dc_tx_cons) { 29330934f18aSMaxime Henrion /* Some buffers have been freed. */ 293496f2e892SBill Paul sc->dc_cdata.dc_tx_cons = idx; 293596f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 2936bcb9ef4fSLuigi Rizzo } 2937bcb9ef4fSLuigi Rizzo ifp->if_timer = (sc->dc_cdata.dc_tx_cnt == 0) ? 0 : 5; 293896f2e892SBill Paul } 293996f2e892SBill Paul 2940e3d2833aSAlfred Perlstein static void 29410934f18aSMaxime Henrion dc_tick(void *xsc) 294296f2e892SBill Paul { 294396f2e892SBill Paul struct dc_softc *sc; 294496f2e892SBill Paul struct mii_data *mii; 294596f2e892SBill Paul struct ifnet *ifp; 294696f2e892SBill Paul u_int32_t r; 294796f2e892SBill Paul 294896f2e892SBill Paul sc = xsc; 2949d1ce9105SBill Paul DC_LOCK(sc); 295096f2e892SBill Paul ifp = &sc->arpcom.ac_if; 295196f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 295296f2e892SBill Paul 295396f2e892SBill Paul if (sc->dc_flags & DC_REDUCED_MII_POLL) { 2954318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) { 2955318b02fdSBill Paul r = CSR_READ_4(sc, DC_10BTSTAT); 2956318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2957318b02fdSBill Paul IFM_100_TX && (r & DC_TSTAT_LS100)) { 295896f2e892SBill Paul sc->dc_link = 0; 2959318b02fdSBill Paul mii_mediachg(mii); 2960318b02fdSBill Paul } 2961318b02fdSBill Paul if (IFM_SUBTYPE(mii->mii_media_active) == 2962318b02fdSBill Paul IFM_10_T && (r & DC_TSTAT_LS10)) { 2963318b02fdSBill Paul sc->dc_link = 0; 2964318b02fdSBill Paul mii_mediachg(mii); 2965318b02fdSBill Paul } 2966d675147eSBill Paul if (sc->dc_link == 0) 296796f2e892SBill Paul mii_tick(mii); 296896f2e892SBill Paul } else { 2969318b02fdSBill Paul r = CSR_READ_4(sc, DC_ISR); 297096f2e892SBill Paul if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT && 2971259b8d84SMartin Blapp sc->dc_cdata.dc_tx_cnt == 0) { 297296f2e892SBill Paul mii_tick(mii); 2973042c8f6eSBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 2974042c8f6eSBill Paul sc->dc_link = 0; 297596f2e892SBill Paul } 2976259b8d84SMartin Blapp } 297796f2e892SBill Paul } else 297896f2e892SBill Paul mii_tick(mii); 297996f2e892SBill Paul 298096f2e892SBill Paul /* 298196f2e892SBill Paul * When the init routine completes, we expect to be able to send 298296f2e892SBill Paul * packets right away, and in fact the network code will send a 298396f2e892SBill Paul * gratuitous ARP the moment the init routine marks the interface 298496f2e892SBill Paul * as running. However, even though the MAC may have been initialized, 298596f2e892SBill Paul * there may be a delay of a few seconds before the PHY completes 298696f2e892SBill Paul * autonegotiation and the link is brought up. Any transmissions 298796f2e892SBill Paul * made during that delay will be lost. Dealing with this is tricky: 298896f2e892SBill Paul * we can't just pause in the init routine while waiting for the 298996f2e892SBill Paul * PHY to come ready since that would bring the whole system to 299096f2e892SBill Paul * a screeching halt for several seconds. 299196f2e892SBill Paul * 299296f2e892SBill Paul * What we do here is prevent the TX start routine from sending 299396f2e892SBill Paul * any packets until a link has been established. After the 299496f2e892SBill Paul * interface has been initialized, the tick routine will poll 299596f2e892SBill Paul * the state of the PHY until the IFM_ACTIVE flag is set. Until 299696f2e892SBill Paul * that time, packets will stay in the send queue, and once the 299796f2e892SBill Paul * link comes up, they will be flushed out to the wire. 299896f2e892SBill Paul */ 2999cd62a9cbSJonathan Lemon if (!sc->dc_link && mii->mii_media_status & IFM_ACTIVE && 300096f2e892SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 300196f2e892SBill Paul sc->dc_link++; 300296f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 300396f2e892SBill Paul dc_start(ifp); 300496f2e892SBill Paul } 300596f2e892SBill Paul 3006318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link) 3007b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3008318b02fdSBill Paul else 3009b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 301096f2e892SBill Paul 3011d1ce9105SBill Paul DC_UNLOCK(sc); 301296f2e892SBill Paul } 301396f2e892SBill Paul 3014d467c136SBill Paul /* 3015d467c136SBill Paul * A transmit underrun has occurred. Back off the transmit threshold, 3016d467c136SBill Paul * or switch to store and forward mode if we have to. 3017d467c136SBill Paul */ 3018e3d2833aSAlfred Perlstein static void 30190934f18aSMaxime Henrion dc_tx_underrun(struct dc_softc *sc) 3020d467c136SBill Paul { 3021d467c136SBill Paul u_int32_t isr; 3022d467c136SBill Paul int i; 3023d467c136SBill Paul 3024d467c136SBill Paul if (DC_IS_DAVICOM(sc)) 3025d467c136SBill Paul dc_init(sc); 3026d467c136SBill Paul 3027d467c136SBill Paul if (DC_IS_INTEL(sc)) { 3028d467c136SBill Paul /* 3029d467c136SBill Paul * The real 21143 requires that the transmitter be idle 3030d467c136SBill Paul * in order to change the transmit threshold or store 3031d467c136SBill Paul * and forward state. 3032d467c136SBill Paul */ 3033d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3034d467c136SBill Paul 3035d467c136SBill Paul for (i = 0; i < DC_TIMEOUT; i++) { 3036d467c136SBill Paul isr = CSR_READ_4(sc, DC_ISR); 3037d467c136SBill Paul if (isr & DC_ISR_TX_IDLE) 3038d467c136SBill Paul break; 3039d467c136SBill Paul DELAY(10); 3040d467c136SBill Paul } 3041d467c136SBill Paul if (i == DC_TIMEOUT) { 3042d467c136SBill Paul printf("dc%d: failed to force tx to idle state\n", 3043d467c136SBill Paul sc->dc_unit); 3044d467c136SBill Paul dc_init(sc); 3045d467c136SBill Paul } 3046d467c136SBill Paul } 3047d467c136SBill Paul 3048d467c136SBill Paul printf("dc%d: TX underrun -- ", sc->dc_unit); 3049d467c136SBill Paul sc->dc_txthresh += DC_TXTHRESH_INC; 3050d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 3051d467c136SBill Paul printf("using store and forward mode\n"); 3052d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 3053d467c136SBill Paul } else { 3054d467c136SBill Paul printf("increasing TX threshold\n"); 3055d467c136SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3056d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 3057d467c136SBill Paul } 3058d467c136SBill Paul 3059d467c136SBill Paul if (DC_IS_INTEL(sc)) 3060d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 3061d467c136SBill Paul } 3062d467c136SBill Paul 3063e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3064e4fc250cSLuigi Rizzo static poll_handler_t dc_poll; 3065e4fc250cSLuigi Rizzo 3066e4fc250cSLuigi Rizzo static void 3067e4fc250cSLuigi Rizzo dc_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 3068e4fc250cSLuigi Rizzo { 3069e4fc250cSLuigi Rizzo struct dc_softc *sc = ifp->if_softc; 3070e4fc250cSLuigi Rizzo 3071e695984eSRuslan Ermilov if (!(ifp->if_capenable & IFCAP_POLLING)) { 3072e695984eSRuslan Ermilov ether_poll_deregister(ifp); 3073e695984eSRuslan Ermilov cmd = POLL_DEREGISTER; 3074e695984eSRuslan Ermilov } 3075e4fc250cSLuigi Rizzo if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 3076e4fc250cSLuigi Rizzo /* Re-enable interrupts. */ 3077e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 3078e4fc250cSLuigi Rizzo return; 3079e4fc250cSLuigi Rizzo } 30805120abbfSSam Leffler DC_LOCK(sc); 3081e4fc250cSLuigi Rizzo sc->rxcycles = count; 3082e4fc250cSLuigi Rizzo dc_rxeof(sc); 3083e4fc250cSLuigi Rizzo dc_txeof(sc); 3084e4fc250cSLuigi Rizzo if (ifp->if_snd.ifq_head != NULL && !(ifp->if_flags & IFF_OACTIVE)) 3085e4fc250cSLuigi Rizzo dc_start(ifp); 3086e4fc250cSLuigi Rizzo 3087e4fc250cSLuigi Rizzo if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 3088e4fc250cSLuigi Rizzo u_int32_t status; 3089e4fc250cSLuigi Rizzo 3090e4fc250cSLuigi Rizzo status = CSR_READ_4(sc, DC_ISR); 3091e4fc250cSLuigi Rizzo status &= (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF | 3092e4fc250cSLuigi Rizzo DC_ISR_TX_NOBUF | DC_ISR_TX_IDLE | DC_ISR_TX_UNDERRUN | 3093e4fc250cSLuigi Rizzo DC_ISR_BUS_ERR); 30945120abbfSSam Leffler if (!status) { 30955120abbfSSam Leffler DC_UNLOCK(sc); 3096e4fc250cSLuigi Rizzo return; 30975120abbfSSam Leffler } 3098e4fc250cSLuigi Rizzo /* ack what we have */ 3099e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_ISR, status); 3100e4fc250cSLuigi Rizzo 3101e4fc250cSLuigi Rizzo if (status & (DC_ISR_RX_WATDOGTIMEO | DC_ISR_RX_NOBUF)) { 3102e4fc250cSLuigi Rizzo u_int32_t r = CSR_READ_4(sc, DC_FRAMESDISCARDED); 3103e4fc250cSLuigi Rizzo ifp->if_ierrors += (r & 0xffff) + ((r >> 17) & 0x7ff); 3104e4fc250cSLuigi Rizzo 3105e4fc250cSLuigi Rizzo if (dc_rx_resync(sc)) 3106e4fc250cSLuigi Rizzo dc_rxeof(sc); 3107e4fc250cSLuigi Rizzo } 3108e4fc250cSLuigi Rizzo /* restart transmit unit if necessary */ 3109e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_IDLE && sc->dc_cdata.dc_tx_cnt) 3110e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 3111e4fc250cSLuigi Rizzo 3112e4fc250cSLuigi Rizzo if (status & DC_ISR_TX_UNDERRUN) 3113e4fc250cSLuigi Rizzo dc_tx_underrun(sc); 3114e4fc250cSLuigi Rizzo 3115e4fc250cSLuigi Rizzo if (status & DC_ISR_BUS_ERR) { 3116e4fc250cSLuigi Rizzo printf("dc_poll: dc%d bus error\n", sc->dc_unit); 3117e4fc250cSLuigi Rizzo dc_reset(sc); 3118e4fc250cSLuigi Rizzo dc_init(sc); 3119e4fc250cSLuigi Rizzo } 3120e4fc250cSLuigi Rizzo } 31215120abbfSSam Leffler DC_UNLOCK(sc); 3122e4fc250cSLuigi Rizzo } 3123e4fc250cSLuigi Rizzo #endif /* DEVICE_POLLING */ 3124e4fc250cSLuigi Rizzo 3125e3d2833aSAlfred Perlstein static void 31260934f18aSMaxime Henrion dc_intr(void *arg) 312796f2e892SBill Paul { 312896f2e892SBill Paul struct dc_softc *sc; 312996f2e892SBill Paul struct ifnet *ifp; 313096f2e892SBill Paul u_int32_t status; 313196f2e892SBill Paul 313296f2e892SBill Paul sc = arg; 3133d2a1864bSWarner Losh 31340934f18aSMaxime Henrion if (sc->suspended) 3135e8388e14SMitsuru IWASAKI return; 3136e8388e14SMitsuru IWASAKI 3137d2a1864bSWarner Losh if ((CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0) 3138d2a1864bSWarner Losh return; 3139d2a1864bSWarner Losh 3140d1ce9105SBill Paul DC_LOCK(sc); 314196f2e892SBill Paul ifp = &sc->arpcom.ac_if; 3142e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 314362f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3144e4fc250cSLuigi Rizzo goto done; 3145e695984eSRuslan Ermilov if ((ifp->if_capenable & IFCAP_POLLING) && 3146e695984eSRuslan Ermilov ether_poll_register(dc_poll, ifp)) { /* ok, disable interrupts */ 3147e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3148e4fc250cSLuigi Rizzo goto done; 3149e4fc250cSLuigi Rizzo } 31500934f18aSMaxime Henrion #endif 315196f2e892SBill Paul 3152d88a358cSLuigi Rizzo /* Suppress unwanted interrupts */ 315396f2e892SBill Paul if (!(ifp->if_flags & IFF_UP)) { 315496f2e892SBill Paul if (CSR_READ_4(sc, DC_ISR) & DC_INTRS) 315596f2e892SBill Paul dc_stop(sc); 3156d1ce9105SBill Paul DC_UNLOCK(sc); 315796f2e892SBill Paul return; 315896f2e892SBill Paul } 315996f2e892SBill Paul 316096f2e892SBill Paul /* Disable interrupts. */ 316196f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 316296f2e892SBill Paul 3163feb78939SJonathan Chen while (((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) 3164feb78939SJonathan Chen && status != 0xFFFFFFFF) { 316596f2e892SBill Paul 316696f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, status); 316796f2e892SBill Paul 316873bf949cSBill Paul if (status & DC_ISR_RX_OK) { 316973bf949cSBill Paul int curpkts; 317073bf949cSBill Paul curpkts = ifp->if_ipackets; 317196f2e892SBill Paul dc_rxeof(sc); 317273bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 317373bf949cSBill Paul while (dc_rx_resync(sc)) 317473bf949cSBill Paul dc_rxeof(sc); 317573bf949cSBill Paul } 317673bf949cSBill Paul } 317796f2e892SBill Paul 317896f2e892SBill Paul if (status & (DC_ISR_TX_OK | DC_ISR_TX_NOBUF)) 317996f2e892SBill Paul dc_txeof(sc); 318096f2e892SBill Paul 318196f2e892SBill Paul if (status & DC_ISR_TX_IDLE) { 318296f2e892SBill Paul dc_txeof(sc); 318396f2e892SBill Paul if (sc->dc_cdata.dc_tx_cnt) { 318496f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 318596f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 318696f2e892SBill Paul } 318796f2e892SBill Paul } 318896f2e892SBill Paul 3189d467c136SBill Paul if (status & DC_ISR_TX_UNDERRUN) 3190d467c136SBill Paul dc_tx_underrun(sc); 319196f2e892SBill Paul 319296f2e892SBill Paul if ((status & DC_ISR_RX_WATDOGTIMEO) 319373bf949cSBill Paul || (status & DC_ISR_RX_NOBUF)) { 319473bf949cSBill Paul int curpkts; 319573bf949cSBill Paul curpkts = ifp->if_ipackets; 319696f2e892SBill Paul dc_rxeof(sc); 319773bf949cSBill Paul if (curpkts == ifp->if_ipackets) { 319873bf949cSBill Paul while (dc_rx_resync(sc)) 319973bf949cSBill Paul dc_rxeof(sc); 320073bf949cSBill Paul } 320173bf949cSBill Paul } 320296f2e892SBill Paul 320396f2e892SBill Paul if (status & DC_ISR_BUS_ERR) { 320496f2e892SBill Paul dc_reset(sc); 320596f2e892SBill Paul dc_init(sc); 320696f2e892SBill Paul } 320796f2e892SBill Paul } 320896f2e892SBill Paul 320996f2e892SBill Paul /* Re-enable interrupts. */ 321096f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 321196f2e892SBill Paul 321296f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 321396f2e892SBill Paul dc_start(ifp); 321496f2e892SBill Paul 3215d9700bb5SBill Paul #ifdef DEVICE_POLLING 3216e4fc250cSLuigi Rizzo done: 32170934f18aSMaxime Henrion #endif 3218d9700bb5SBill Paul 3219d1ce9105SBill Paul DC_UNLOCK(sc); 322096f2e892SBill Paul } 322196f2e892SBill Paul 322256e5e7aeSMaxime Henrion static void 322356e5e7aeSMaxime Henrion dc_dma_map_txbuf(arg, segs, nseg, mapsize, error) 322456e5e7aeSMaxime Henrion void *arg; 322556e5e7aeSMaxime Henrion bus_dma_segment_t *segs; 322656e5e7aeSMaxime Henrion int nseg; 322756e5e7aeSMaxime Henrion bus_size_t mapsize; 322856e5e7aeSMaxime Henrion int error; 322956e5e7aeSMaxime Henrion { 323056e5e7aeSMaxime Henrion struct dc_softc *sc; 323156e5e7aeSMaxime Henrion struct dc_desc *f; 323256e5e7aeSMaxime Henrion int cur, first, frag, i; 323356e5e7aeSMaxime Henrion 323456e5e7aeSMaxime Henrion sc = arg; 323556e5e7aeSMaxime Henrion if (error) { 323656e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = error; 323756e5e7aeSMaxime Henrion return; 323856e5e7aeSMaxime Henrion } 323956e5e7aeSMaxime Henrion 324056e5e7aeSMaxime Henrion first = cur = frag = sc->dc_cdata.dc_tx_prod; 324156e5e7aeSMaxime Henrion for (i = 0; i < nseg; i++) { 324256e5e7aeSMaxime Henrion if ((sc->dc_flags & DC_TX_ADMTEK_WAR) && 324356e5e7aeSMaxime Henrion (frag == (DC_TX_LIST_CNT - 1)) && 324456e5e7aeSMaxime Henrion (first != sc->dc_cdata.dc_tx_first)) { 324556e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, 324656e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_map[first]); 324756e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = ENOBUFS; 324856e5e7aeSMaxime Henrion return; 324956e5e7aeSMaxime Henrion } 325056e5e7aeSMaxime Henrion 325156e5e7aeSMaxime Henrion f = &sc->dc_ldata->dc_tx_list[frag]; 3252af4358c7SMaxime Henrion f->dc_ctl = htole32(DC_TXCTL_TLINK | segs[i].ds_len); 325356e5e7aeSMaxime Henrion if (i == 0) { 325456e5e7aeSMaxime Henrion f->dc_status = 0; 3255af4358c7SMaxime Henrion f->dc_ctl |= htole32(DC_TXCTL_FIRSTFRAG); 325656e5e7aeSMaxime Henrion } else 3257af4358c7SMaxime Henrion f->dc_status = htole32(DC_TXSTAT_OWN); 3258af4358c7SMaxime Henrion f->dc_data = htole32(segs[i].ds_addr); 325956e5e7aeSMaxime Henrion cur = frag; 326056e5e7aeSMaxime Henrion DC_INC(frag, DC_TX_LIST_CNT); 326156e5e7aeSMaxime Henrion } 326256e5e7aeSMaxime Henrion 326356e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_err = 0; 326456e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_prod = frag; 326556e5e7aeSMaxime Henrion sc->dc_cdata.dc_tx_cnt += nseg; 3266af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_LASTFRAG); 32674ff4a9beSDon Lewis sc->dc_cdata.dc_tx_chain[cur] = sc->dc_cdata.dc_tx_mapping; 326856e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG) 3269af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_ctl |= 3270af4358c7SMaxime Henrion htole32(DC_TXCTL_FINT); 327156e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_INTR_ALWAYS) 3272af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 327356e5e7aeSMaxime Henrion if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64) 3274af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[cur].dc_ctl |= htole32(DC_TXCTL_FINT); 3275af4358c7SMaxime Henrion sc->dc_ldata->dc_tx_list[first].dc_status = htole32(DC_TXSTAT_OWN); 327656e5e7aeSMaxime Henrion } 327756e5e7aeSMaxime Henrion 327896f2e892SBill Paul /* 327996f2e892SBill Paul * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data 328096f2e892SBill Paul * pointers to the fragment pointers. 328196f2e892SBill Paul */ 3282e3d2833aSAlfred Perlstein static int 3283a10c0e45SMike Silbersack dc_encap(struct dc_softc *sc, struct mbuf **m_head) 328496f2e892SBill Paul { 328596f2e892SBill Paul struct mbuf *m; 328656e5e7aeSMaxime Henrion int error, idx, chainlen = 0; 3287cda97c50SMike Silbersack 3288cda97c50SMike Silbersack /* 3289cda97c50SMike Silbersack * If there's no way we can send any packets, return now. 3290cda97c50SMike Silbersack */ 3291cda97c50SMike Silbersack if (DC_TX_LIST_CNT - sc->dc_cdata.dc_tx_cnt < 6) 3292cda97c50SMike Silbersack return (ENOBUFS); 3293cda97c50SMike Silbersack 3294cda97c50SMike Silbersack /* 3295cda97c50SMike Silbersack * Count the number of frags in this chain to see if 3296cda97c50SMike Silbersack * we need to m_defrag. Since the descriptor list is shared 3297cda97c50SMike Silbersack * by all packets, we'll m_defrag long chains so that they 3298cda97c50SMike Silbersack * do not use up the entire list, even if they would fit. 3299cda97c50SMike Silbersack */ 3300a10c0e45SMike Silbersack for (m = *m_head; m != NULL; m = m->m_next) 3301cda97c50SMike Silbersack chainlen++; 3302cda97c50SMike Silbersack 3303cda97c50SMike Silbersack if ((chainlen > DC_TX_LIST_CNT / 4) || 3304cda97c50SMike Silbersack ((DC_TX_LIST_CNT - (chainlen + sc->dc_cdata.dc_tx_cnt)) < 6)) { 3305a10c0e45SMike Silbersack m = m_defrag(*m_head, M_DONTWAIT); 3306cda97c50SMike Silbersack if (m == NULL) 3307cda97c50SMike Silbersack return (ENOBUFS); 3308a10c0e45SMike Silbersack *m_head = m; 3309cda97c50SMike Silbersack } 331096f2e892SBill Paul 331196f2e892SBill Paul /* 331296f2e892SBill Paul * Start packing the mbufs in this chain into 331396f2e892SBill Paul * the fragment pointers. Stop when we run out 331496f2e892SBill Paul * of fragments or hit the end of the mbuf chain. 331596f2e892SBill Paul */ 331656e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 33174ff4a9beSDon Lewis sc->dc_cdata.dc_tx_mapping = *m_head; 331856e5e7aeSMaxime Henrion error = bus_dmamap_load_mbuf(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 3319a10c0e45SMike Silbersack *m_head, dc_dma_map_txbuf, sc, 0); 332056e5e7aeSMaxime Henrion if (error) 332156e5e7aeSMaxime Henrion return (error); 332256e5e7aeSMaxime Henrion if (sc->dc_cdata.dc_tx_err != 0) 332356e5e7aeSMaxime Henrion return (sc->dc_cdata.dc_tx_err); 332456e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_mtag, sc->dc_cdata.dc_tx_map[idx], 332556e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE); 332656e5e7aeSMaxime Henrion bus_dmamap_sync(sc->dc_ltag, sc->dc_lmap, 332756e5e7aeSMaxime Henrion BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 332896f2e892SBill Paul return (0); 332996f2e892SBill Paul } 333096f2e892SBill Paul 333196f2e892SBill Paul /* 333296f2e892SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 333396f2e892SBill Paul * to the mbuf data regions directly in the transmit lists. We also save a 333496f2e892SBill Paul * copy of the pointers since the transmit list fragment pointers are 333596f2e892SBill Paul * physical addresses. 333696f2e892SBill Paul */ 333796f2e892SBill Paul 3338e3d2833aSAlfred Perlstein static void 33390934f18aSMaxime Henrion dc_start(struct ifnet *ifp) 334096f2e892SBill Paul { 334196f2e892SBill Paul struct dc_softc *sc; 3342cda97c50SMike Silbersack struct mbuf *m_head = NULL, *m; 334396f2e892SBill Paul int idx; 334496f2e892SBill Paul 334596f2e892SBill Paul sc = ifp->if_softc; 334696f2e892SBill Paul 3347d1ce9105SBill Paul DC_LOCK(sc); 334896f2e892SBill Paul 3349e7be9f9aSBill Paul if (!sc->dc_link && ifp->if_snd.ifq_len < 10) { 3350d1ce9105SBill Paul DC_UNLOCK(sc); 335196f2e892SBill Paul return; 3352d1ce9105SBill Paul } 3353d1ce9105SBill Paul 3354d1ce9105SBill Paul if (ifp->if_flags & IFF_OACTIVE) { 3355d1ce9105SBill Paul DC_UNLOCK(sc); 3356d1ce9105SBill Paul return; 3357d1ce9105SBill Paul } 335896f2e892SBill Paul 335956e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_first = sc->dc_cdata.dc_tx_prod; 336096f2e892SBill Paul 336196f2e892SBill Paul while (sc->dc_cdata.dc_tx_chain[idx] == NULL) { 336296f2e892SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 336396f2e892SBill Paul if (m_head == NULL) 336496f2e892SBill Paul break; 336596f2e892SBill Paul 33662dfc960aSLuigi Rizzo if (sc->dc_flags & DC_TX_COALESCE && 33672dfc960aSLuigi Rizzo (m_head->m_next != NULL || 33682dfc960aSLuigi Rizzo sc->dc_flags & DC_TX_ALIGN)) { 3369cda97c50SMike Silbersack m = m_defrag(m_head, M_DONTWAIT); 3370cda97c50SMike Silbersack if (m == NULL) { 3371fda39fd0SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 3372fda39fd0SBill Paul ifp->if_flags |= IFF_OACTIVE; 3373fda39fd0SBill Paul break; 3374cda97c50SMike Silbersack } else { 3375cda97c50SMike Silbersack m_head = m; 3376fda39fd0SBill Paul } 3377fda39fd0SBill Paul } 3378fda39fd0SBill Paul 3379a10c0e45SMike Silbersack if (dc_encap(sc, &m_head)) { 338096f2e892SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 338196f2e892SBill Paul ifp->if_flags |= IFF_OACTIVE; 338296f2e892SBill Paul break; 338396f2e892SBill Paul } 338456e5e7aeSMaxime Henrion idx = sc->dc_cdata.dc_tx_prod; 338596f2e892SBill Paul 338696f2e892SBill Paul /* 338796f2e892SBill Paul * If there's a BPF listener, bounce a copy of this frame 338896f2e892SBill Paul * to him. 338996f2e892SBill Paul */ 33909ef8b520SSam Leffler BPF_MTAP(ifp, m_head); 33915c1cfac4SBill Paul 33925c1cfac4SBill Paul if (sc->dc_flags & DC_TX_ONE) { 33935c1cfac4SBill Paul ifp->if_flags |= IFF_OACTIVE; 33945c1cfac4SBill Paul break; 33955c1cfac4SBill Paul } 339696f2e892SBill Paul } 339796f2e892SBill Paul 339896f2e892SBill Paul /* Transmit */ 339996f2e892SBill Paul if (!(sc->dc_flags & DC_TX_POLL)) 340096f2e892SBill Paul CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF); 340196f2e892SBill Paul 340296f2e892SBill Paul /* 340396f2e892SBill Paul * Set a timeout in case the chip goes out to lunch. 340496f2e892SBill Paul */ 340596f2e892SBill Paul ifp->if_timer = 5; 340696f2e892SBill Paul 3407d1ce9105SBill Paul DC_UNLOCK(sc); 340896f2e892SBill Paul } 340996f2e892SBill Paul 3410e3d2833aSAlfred Perlstein static void 34110934f18aSMaxime Henrion dc_init(void *xsc) 341296f2e892SBill Paul { 341396f2e892SBill Paul struct dc_softc *sc = xsc; 341496f2e892SBill Paul struct ifnet *ifp = &sc->arpcom.ac_if; 341596f2e892SBill Paul struct mii_data *mii; 341696f2e892SBill Paul 3417d1ce9105SBill Paul DC_LOCK(sc); 341896f2e892SBill Paul 341996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 342096f2e892SBill Paul 342196f2e892SBill Paul /* 342296f2e892SBill Paul * Cancel pending I/O and free all RX/TX buffers. 342396f2e892SBill Paul */ 342496f2e892SBill Paul dc_stop(sc); 342596f2e892SBill Paul dc_reset(sc); 342696f2e892SBill Paul 342796f2e892SBill Paul /* 342896f2e892SBill Paul * Set cache alignment and burst length. 342996f2e892SBill Paul */ 343088d739dcSBill Paul if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc)) 343196f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, 0); 343296f2e892SBill Paul else 343396f2e892SBill Paul CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME | DC_BUSCTL_MRLE); 3434935fe010SLuigi Rizzo /* 3435935fe010SLuigi Rizzo * Evenly share the bus between receive and transmit process. 3436935fe010SLuigi Rizzo */ 3437935fe010SLuigi Rizzo if (DC_IS_INTEL(sc)) 3438935fe010SLuigi Rizzo DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_ARBITRATION); 343996f2e892SBill Paul if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) { 344096f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA); 344196f2e892SBill Paul } else { 344296f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG); 344396f2e892SBill Paul } 344496f2e892SBill Paul if (sc->dc_flags & DC_TX_POLL) 344596f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1); 344696f2e892SBill Paul switch(sc->dc_cachesize) { 344796f2e892SBill Paul case 32: 344896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG); 344996f2e892SBill Paul break; 345096f2e892SBill Paul case 16: 345196f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG); 345296f2e892SBill Paul break; 345396f2e892SBill Paul case 8: 345496f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG); 345596f2e892SBill Paul break; 345696f2e892SBill Paul case 0: 345796f2e892SBill Paul default: 345896f2e892SBill Paul DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE); 345996f2e892SBill Paul break; 346096f2e892SBill Paul } 346196f2e892SBill Paul 346296f2e892SBill Paul if (sc->dc_flags & DC_TX_STORENFWD) 346396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 346496f2e892SBill Paul else { 3465d467c136SBill Paul if (sc->dc_txthresh > DC_TXTHRESH_MAX) { 346696f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 346796f2e892SBill Paul } else { 346896f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD); 346996f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh); 347096f2e892SBill Paul } 347196f2e892SBill Paul } 347296f2e892SBill Paul 347396f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC); 347496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF); 347596f2e892SBill Paul 347696f2e892SBill Paul if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) { 347796f2e892SBill Paul /* 347896f2e892SBill Paul * The app notes for the 98713 and 98715A say that 347996f2e892SBill Paul * in order to have the chips operate properly, a magic 348096f2e892SBill Paul * number must be written to CSR16. Macronix does not 348196f2e892SBill Paul * document the meaning of these bits so there's no way 348296f2e892SBill Paul * to know exactly what they do. The 98713 has a magic 348396f2e892SBill Paul * number all its own; the rest all use a different one. 348496f2e892SBill Paul */ 348596f2e892SBill Paul DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000); 348696f2e892SBill Paul if (sc->dc_type == DC_TYPE_98713) 348796f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713); 348896f2e892SBill Paul else 348996f2e892SBill Paul DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715); 349096f2e892SBill Paul } 349196f2e892SBill Paul 3492feb78939SJonathan Chen if (DC_IS_XIRCOM(sc)) { 3493feb78939SJonathan Chen /* 3494feb78939SJonathan Chen * setup General Purpose Port mode and data so the tulip 3495feb78939SJonathan Chen * can talk to the MII. 3496feb78939SJonathan Chen */ 3497feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN | 3498feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3499feb78939SJonathan Chen DELAY(10); 3500feb78939SJonathan Chen CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN | 3501feb78939SJonathan Chen DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT); 3502feb78939SJonathan Chen DELAY(10); 3503feb78939SJonathan Chen } 3504feb78939SJonathan Chen 350596f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH); 3506d467c136SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_MIN); 350796f2e892SBill Paul 350896f2e892SBill Paul /* Init circular RX list. */ 350996f2e892SBill Paul if (dc_list_rx_init(sc) == ENOBUFS) { 351096f2e892SBill Paul printf("dc%d: initialization failed: no " 351196f2e892SBill Paul "memory for rx buffers\n", sc->dc_unit); 351296f2e892SBill Paul dc_stop(sc); 3513d1ce9105SBill Paul DC_UNLOCK(sc); 351496f2e892SBill Paul return; 351596f2e892SBill Paul } 351696f2e892SBill Paul 351796f2e892SBill Paul /* 351856e5e7aeSMaxime Henrion * Init TX descriptors. 351996f2e892SBill Paul */ 352096f2e892SBill Paul dc_list_tx_init(sc); 352196f2e892SBill Paul 352296f2e892SBill Paul /* 352396f2e892SBill Paul * Load the address of the RX list. 352496f2e892SBill Paul */ 352556e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_RXADDR, DC_RXDESC(sc, 0)); 352656e5e7aeSMaxime Henrion CSR_WRITE_4(sc, DC_TXADDR, DC_TXDESC(sc, 0)); 352796f2e892SBill Paul 352896f2e892SBill Paul /* 352996f2e892SBill Paul * Enable interrupts. 353096f2e892SBill Paul */ 3531e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3532e4fc250cSLuigi Rizzo /* 3533e4fc250cSLuigi Rizzo * ... but only if we are not polling, and make sure they are off in 3534e4fc250cSLuigi Rizzo * the case of polling. Some cards (e.g. fxp) turn interrupts on 3535e4fc250cSLuigi Rizzo * after a reset. 3536e4fc250cSLuigi Rizzo */ 353762f76486SMaxim Sobolev if (ifp->if_flags & IFF_POLLING) 3538e4fc250cSLuigi Rizzo CSR_WRITE_4(sc, DC_IMR, 0x00000000); 3539e4fc250cSLuigi Rizzo else 3540e4fc250cSLuigi Rizzo #endif 354196f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, DC_INTRS); 354296f2e892SBill Paul CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF); 354396f2e892SBill Paul 354496f2e892SBill Paul /* Enable transmitter. */ 354596f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON); 354696f2e892SBill Paul 354796f2e892SBill Paul /* 3548918434c8SBill Paul * If this is an Intel 21143 and we're not using the 3549918434c8SBill Paul * MII port, program the LED control pins so we get 3550918434c8SBill Paul * link and activity indications. 3551918434c8SBill Paul */ 355278999dd1SBill Paul if (sc->dc_flags & DC_TULIP_LEDS) { 3553918434c8SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 3554918434c8SBill Paul DC_WDOG_CTLWREN | DC_WDOG_LINK | DC_WDOG_ACTIVITY); 355578999dd1SBill Paul CSR_WRITE_4(sc, DC_WATCHDOG, 0); 3556918434c8SBill Paul } 3557918434c8SBill Paul 3558918434c8SBill Paul /* 355996f2e892SBill Paul * Load the RX/multicast filter. We do this sort of late 356096f2e892SBill Paul * because the filter programming scheme on the 21143 and 356196f2e892SBill Paul * some clones requires DMAing a setup frame via the TX 356296f2e892SBill Paul * engine, and we need the transmitter enabled for that. 356396f2e892SBill Paul */ 356496f2e892SBill Paul dc_setfilt(sc); 356596f2e892SBill Paul 356696f2e892SBill Paul /* Enable receiver. */ 356796f2e892SBill Paul DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON); 356896f2e892SBill Paul CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF); 356996f2e892SBill Paul 357096f2e892SBill Paul mii_mediachg(mii); 357196f2e892SBill Paul dc_setcfg(sc, sc->dc_if_media); 357296f2e892SBill Paul 357396f2e892SBill Paul ifp->if_flags |= IFF_RUNNING; 357496f2e892SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 357596f2e892SBill Paul 3576857fd445SBill Paul /* Don't start the ticker if this is a homePNA link. */ 357745521525SPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_HPNA_1) 3578857fd445SBill Paul sc->dc_link = 1; 3579857fd445SBill Paul else { 3580318b02fdSBill Paul if (sc->dc_flags & DC_21143_NWAY) 3581b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc); 3582318b02fdSBill Paul else 3583b50c6312SJonathan Lemon callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc); 3584857fd445SBill Paul } 358596f2e892SBill Paul 35865c1cfac4SBill Paul #ifdef SRM_MEDIA 3587510a809eSMike Smith if(sc->dc_srm_media) { 3588510a809eSMike Smith struct ifreq ifr; 3589510a809eSMike Smith 3590510a809eSMike Smith ifr.ifr_media = sc->dc_srm_media; 3591510a809eSMike Smith ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA); 3592510a809eSMike Smith sc->dc_srm_media = 0; 3593510a809eSMike Smith } 3594510a809eSMike Smith #endif 3595d1ce9105SBill Paul DC_UNLOCK(sc); 359696f2e892SBill Paul } 359796f2e892SBill Paul 359896f2e892SBill Paul /* 359996f2e892SBill Paul * Set media options. 360096f2e892SBill Paul */ 3601e3d2833aSAlfred Perlstein static int 36020934f18aSMaxime Henrion dc_ifmedia_upd(struct ifnet *ifp) 360396f2e892SBill Paul { 360496f2e892SBill Paul struct dc_softc *sc; 360596f2e892SBill Paul struct mii_data *mii; 3606f43d9309SBill Paul struct ifmedia *ifm; 360796f2e892SBill Paul 360896f2e892SBill Paul sc = ifp->if_softc; 360996f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 361096f2e892SBill Paul mii_mediachg(mii); 3611f43d9309SBill Paul ifm = &mii->mii_media; 3612f43d9309SBill Paul 3613f43d9309SBill Paul if (DC_IS_DAVICOM(sc) && 361445521525SPoul-Henning Kamp IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) 3615f43d9309SBill Paul dc_setcfg(sc, ifm->ifm_media); 3616f43d9309SBill Paul else 361796f2e892SBill Paul sc->dc_link = 0; 361896f2e892SBill Paul 361996f2e892SBill Paul return (0); 362096f2e892SBill Paul } 362196f2e892SBill Paul 362296f2e892SBill Paul /* 362396f2e892SBill Paul * Report current media status. 362496f2e892SBill Paul */ 3625e3d2833aSAlfred Perlstein static void 36260934f18aSMaxime Henrion dc_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 362796f2e892SBill Paul { 362896f2e892SBill Paul struct dc_softc *sc; 362996f2e892SBill Paul struct mii_data *mii; 3630f43d9309SBill Paul struct ifmedia *ifm; 363196f2e892SBill Paul 363296f2e892SBill Paul sc = ifp->if_softc; 363396f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 363496f2e892SBill Paul mii_pollstat(mii); 3635f43d9309SBill Paul ifm = &mii->mii_media; 3636f43d9309SBill Paul if (DC_IS_DAVICOM(sc)) { 363745521525SPoul-Henning Kamp if (IFM_SUBTYPE(ifm->ifm_media) == IFM_HPNA_1) { 3638f43d9309SBill Paul ifmr->ifm_active = ifm->ifm_media; 3639f43d9309SBill Paul ifmr->ifm_status = 0; 3640f43d9309SBill Paul return; 3641f43d9309SBill Paul } 3642f43d9309SBill Paul } 364396f2e892SBill Paul ifmr->ifm_active = mii->mii_media_active; 364496f2e892SBill Paul ifmr->ifm_status = mii->mii_media_status; 364596f2e892SBill Paul } 364696f2e892SBill Paul 3647e3d2833aSAlfred Perlstein static int 36480934f18aSMaxime Henrion dc_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 364996f2e892SBill Paul { 365096f2e892SBill Paul struct dc_softc *sc = ifp->if_softc; 365196f2e892SBill Paul struct ifreq *ifr = (struct ifreq *)data; 365296f2e892SBill Paul struct mii_data *mii; 3653d1ce9105SBill Paul int error = 0; 365496f2e892SBill Paul 3655d1ce9105SBill Paul DC_LOCK(sc); 365696f2e892SBill Paul 365796f2e892SBill Paul switch (command) { 365896f2e892SBill Paul case SIOCSIFFLAGS: 365996f2e892SBill Paul if (ifp->if_flags & IFF_UP) { 36605d6dfbbbSLuigi Rizzo int need_setfilt = (ifp->if_flags ^ sc->dc_if_flags) & 36615d6dfbbbSLuigi Rizzo (IFF_PROMISC | IFF_ALLMULTI); 36625d6dfbbbSLuigi Rizzo 36635d6dfbbbSLuigi Rizzo if (ifp->if_flags & IFF_RUNNING) { 36645d6dfbbbSLuigi Rizzo if (need_setfilt) 366596f2e892SBill Paul dc_setfilt(sc); 36665d6dfbbbSLuigi Rizzo } else { 366796f2e892SBill Paul sc->dc_txthresh = 0; 366896f2e892SBill Paul dc_init(sc); 366996f2e892SBill Paul } 367096f2e892SBill Paul } else { 367196f2e892SBill Paul if (ifp->if_flags & IFF_RUNNING) 367296f2e892SBill Paul dc_stop(sc); 367396f2e892SBill Paul } 367496f2e892SBill Paul sc->dc_if_flags = ifp->if_flags; 367596f2e892SBill Paul error = 0; 367696f2e892SBill Paul break; 367796f2e892SBill Paul case SIOCADDMULTI: 367896f2e892SBill Paul case SIOCDELMULTI: 367996f2e892SBill Paul dc_setfilt(sc); 368096f2e892SBill Paul error = 0; 368196f2e892SBill Paul break; 368296f2e892SBill Paul case SIOCGIFMEDIA: 368396f2e892SBill Paul case SIOCSIFMEDIA: 368496f2e892SBill Paul mii = device_get_softc(sc->dc_miibus); 368596f2e892SBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 36865c1cfac4SBill Paul #ifdef SRM_MEDIA 3687510a809eSMike Smith if (sc->dc_srm_media) 3688510a809eSMike Smith sc->dc_srm_media = 0; 3689510a809eSMike Smith #endif 369096f2e892SBill Paul break; 3691e695984eSRuslan Ermilov case SIOCSIFCAP: 369225fbb2c3SYaroslav Tykhiy ifp->if_capenable &= ~IFCAP_POLLING; 369325fbb2c3SYaroslav Tykhiy ifp->if_capenable |= ifr->ifr_reqcap & IFCAP_POLLING; 3694e695984eSRuslan Ermilov break; 369596f2e892SBill Paul default: 36969ef8b520SSam Leffler error = ether_ioctl(ifp, command, data); 369796f2e892SBill Paul break; 369896f2e892SBill Paul } 369996f2e892SBill Paul 3700d1ce9105SBill Paul DC_UNLOCK(sc); 370196f2e892SBill Paul 370296f2e892SBill Paul return (error); 370396f2e892SBill Paul } 370496f2e892SBill Paul 3705e3d2833aSAlfred Perlstein static void 37060934f18aSMaxime Henrion dc_watchdog(struct ifnet *ifp) 370796f2e892SBill Paul { 370896f2e892SBill Paul struct dc_softc *sc; 370996f2e892SBill Paul 371096f2e892SBill Paul sc = ifp->if_softc; 371196f2e892SBill Paul 3712d1ce9105SBill Paul DC_LOCK(sc); 3713d1ce9105SBill Paul 371496f2e892SBill Paul ifp->if_oerrors++; 371596f2e892SBill Paul printf("dc%d: watchdog timeout\n", sc->dc_unit); 371696f2e892SBill Paul 371796f2e892SBill Paul dc_stop(sc); 371896f2e892SBill Paul dc_reset(sc); 371996f2e892SBill Paul dc_init(sc); 372096f2e892SBill Paul 372196f2e892SBill Paul if (ifp->if_snd.ifq_head != NULL) 372296f2e892SBill Paul dc_start(ifp); 372396f2e892SBill Paul 3724d1ce9105SBill Paul DC_UNLOCK(sc); 372596f2e892SBill Paul } 372696f2e892SBill Paul 372796f2e892SBill Paul /* 372896f2e892SBill Paul * Stop the adapter and free any mbufs allocated to the 372996f2e892SBill Paul * RX and TX lists. 373096f2e892SBill Paul */ 3731e3d2833aSAlfred Perlstein static void 37320934f18aSMaxime Henrion dc_stop(struct dc_softc *sc) 373396f2e892SBill Paul { 373496f2e892SBill Paul struct ifnet *ifp; 3735b3811c95SMaxime Henrion struct dc_list_data *ld; 3736b3811c95SMaxime Henrion struct dc_chain_data *cd; 3737b3811c95SMaxime Henrion int i; 3738af4358c7SMaxime Henrion u_int32_t ctl; 373996f2e892SBill Paul 3740d1ce9105SBill Paul DC_LOCK(sc); 3741d1ce9105SBill Paul 374296f2e892SBill Paul ifp = &sc->arpcom.ac_if; 374396f2e892SBill Paul ifp->if_timer = 0; 3744b3811c95SMaxime Henrion ld = sc->dc_ldata; 3745b3811c95SMaxime Henrion cd = &sc->dc_cdata; 374696f2e892SBill Paul 3747b50c6312SJonathan Lemon callout_stop(&sc->dc_stat_ch); 374896f2e892SBill Paul 37493b3ec200SPeter Wemm ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 3750e4fc250cSLuigi Rizzo #ifdef DEVICE_POLLING 3751e4fc250cSLuigi Rizzo ether_poll_deregister(ifp); 3752e4fc250cSLuigi Rizzo #endif 37533b3ec200SPeter Wemm 375496f2e892SBill Paul DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON | DC_NETCFG_TX_ON)); 375596f2e892SBill Paul CSR_WRITE_4(sc, DC_IMR, 0x00000000); 375696f2e892SBill Paul CSR_WRITE_4(sc, DC_TXADDR, 0x00000000); 375796f2e892SBill Paul CSR_WRITE_4(sc, DC_RXADDR, 0x00000000); 375896f2e892SBill Paul sc->dc_link = 0; 375996f2e892SBill Paul 376096f2e892SBill Paul /* 376196f2e892SBill Paul * Free data in the RX lists. 376296f2e892SBill Paul */ 376396f2e892SBill Paul for (i = 0; i < DC_RX_LIST_CNT; i++) { 3764b3811c95SMaxime Henrion if (cd->dc_rx_chain[i] != NULL) { 376556e5e7aeSMaxime Henrion m_freem(cd->dc_rx_chain[i]); 376656e5e7aeSMaxime Henrion cd->dc_rx_chain[i] = NULL; 376796f2e892SBill Paul } 376896f2e892SBill Paul } 3769b3811c95SMaxime Henrion bzero(&ld->dc_rx_list, sizeof(ld->dc_rx_list)); 377096f2e892SBill Paul 377196f2e892SBill Paul /* 377296f2e892SBill Paul * Free the TX list buffers. 377396f2e892SBill Paul */ 377496f2e892SBill Paul for (i = 0; i < DC_TX_LIST_CNT; i++) { 3775b3811c95SMaxime Henrion if (cd->dc_tx_chain[i] != NULL) { 3776af4358c7SMaxime Henrion ctl = le32toh(ld->dc_tx_list[i].dc_ctl); 3777af4358c7SMaxime Henrion if ((ctl & DC_TXCTL_SETUP) || 37784ff4a9beSDon Lewis !(ctl & DC_TXCTL_LASTFRAG)) { 3779b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 378096f2e892SBill Paul continue; 378196f2e892SBill Paul } 378256e5e7aeSMaxime Henrion bus_dmamap_unload(sc->dc_mtag, cd->dc_tx_map[i]); 378356e5e7aeSMaxime Henrion m_freem(cd->dc_tx_chain[i]); 3784b3811c95SMaxime Henrion cd->dc_tx_chain[i] = NULL; 378596f2e892SBill Paul } 378696f2e892SBill Paul } 3787b3811c95SMaxime Henrion bzero(&ld->dc_tx_list, sizeof(ld->dc_tx_list)); 378896f2e892SBill Paul 3789d1ce9105SBill Paul DC_UNLOCK(sc); 379096f2e892SBill Paul } 379196f2e892SBill Paul 379296f2e892SBill Paul /* 3793e8388e14SMitsuru IWASAKI * Device suspend routine. Stop the interface and save some PCI 3794e8388e14SMitsuru IWASAKI * settings in case the BIOS doesn't restore them properly on 3795e8388e14SMitsuru IWASAKI * resume. 3796e8388e14SMitsuru IWASAKI */ 3797e3d2833aSAlfred Perlstein static int 37980934f18aSMaxime Henrion dc_suspend(device_t dev) 3799e8388e14SMitsuru IWASAKI { 3800e8388e14SMitsuru IWASAKI struct dc_softc *sc; 38010934f18aSMaxime Henrion int i, s; 3802e8388e14SMitsuru IWASAKI 3803e8388e14SMitsuru IWASAKI s = splimp(); 3804e8388e14SMitsuru IWASAKI 3805e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3806e8388e14SMitsuru IWASAKI 3807e8388e14SMitsuru IWASAKI dc_stop(sc); 3808e8388e14SMitsuru IWASAKI 3809e8388e14SMitsuru IWASAKI for (i = 0; i < 5; i++) 3810e27951b2SJohn Baldwin sc->saved_maps[i] = pci_read_config(dev, PCIR_BAR(i), 4); 3811e8388e14SMitsuru IWASAKI sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4); 3812e8388e14SMitsuru IWASAKI sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1); 3813e8388e14SMitsuru IWASAKI sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1); 3814e8388e14SMitsuru IWASAKI sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1); 3815e8388e14SMitsuru IWASAKI 3816e8388e14SMitsuru IWASAKI sc->suspended = 1; 3817e8388e14SMitsuru IWASAKI 3818e8388e14SMitsuru IWASAKI splx(s); 3819e8388e14SMitsuru IWASAKI return (0); 3820e8388e14SMitsuru IWASAKI } 3821e8388e14SMitsuru IWASAKI 3822e8388e14SMitsuru IWASAKI /* 3823e8388e14SMitsuru IWASAKI * Device resume routine. Restore some PCI settings in case the BIOS 3824e8388e14SMitsuru IWASAKI * doesn't, re-enable busmastering, and restart the interface if 3825e8388e14SMitsuru IWASAKI * appropriate. 3826e8388e14SMitsuru IWASAKI */ 3827e3d2833aSAlfred Perlstein static int 38280934f18aSMaxime Henrion dc_resume(device_t dev) 3829e8388e14SMitsuru IWASAKI { 3830e8388e14SMitsuru IWASAKI struct dc_softc *sc; 3831e8388e14SMitsuru IWASAKI struct ifnet *ifp; 38320934f18aSMaxime Henrion int i, s; 3833e8388e14SMitsuru IWASAKI 3834e8388e14SMitsuru IWASAKI s = splimp(); 3835e8388e14SMitsuru IWASAKI 3836e8388e14SMitsuru IWASAKI sc = device_get_softc(dev); 3837e8388e14SMitsuru IWASAKI ifp = &sc->arpcom.ac_if; 3838b84e866aSWarner Losh #ifndef BURN_BRIDGES 3839e8388e14SMitsuru IWASAKI dc_acpi(dev); 3840b84e866aSWarner Losh #endif 3841e8388e14SMitsuru IWASAKI /* better way to do this? */ 3842e8388e14SMitsuru IWASAKI for (i = 0; i < 5; i++) 3843e27951b2SJohn Baldwin pci_write_config(dev, PCIR_BAR(i), sc->saved_maps[i], 4); 3844e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4); 3845e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1); 3846e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1); 3847e8388e14SMitsuru IWASAKI pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1); 3848e8388e14SMitsuru IWASAKI 3849e8388e14SMitsuru IWASAKI /* reenable busmastering */ 3850e8388e14SMitsuru IWASAKI pci_enable_busmaster(dev); 3851e8388e14SMitsuru IWASAKI pci_enable_io(dev, DC_RES); 3852e8388e14SMitsuru IWASAKI 3853e8388e14SMitsuru IWASAKI /* reinitialize interface if necessary */ 3854e8388e14SMitsuru IWASAKI if (ifp->if_flags & IFF_UP) 3855e8388e14SMitsuru IWASAKI dc_init(sc); 3856e8388e14SMitsuru IWASAKI 3857e8388e14SMitsuru IWASAKI sc->suspended = 0; 3858e8388e14SMitsuru IWASAKI 3859e8388e14SMitsuru IWASAKI splx(s); 3860e8388e14SMitsuru IWASAKI return (0); 3861e8388e14SMitsuru IWASAKI } 3862e8388e14SMitsuru IWASAKI 3863e8388e14SMitsuru IWASAKI /* 386496f2e892SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 386596f2e892SBill Paul * get confused by errant DMAs when rebooting. 386696f2e892SBill Paul */ 3867e3d2833aSAlfred Perlstein static void 38680934f18aSMaxime Henrion dc_shutdown(device_t dev) 386996f2e892SBill Paul { 387096f2e892SBill Paul struct dc_softc *sc; 387196f2e892SBill Paul 387296f2e892SBill Paul sc = device_get_softc(dev); 387396f2e892SBill Paul 387496f2e892SBill Paul dc_stop(sc); 387596f2e892SBill Paul } 3876