xref: /freebsd/sys/dev/dc/if_dc.c (revision 07f65363cd5c852043cadc0652b34297967f5050)
196f2e892SBill Paul /*
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  *
3296f2e892SBill Paul  * $FreeBSD$
3396f2e892SBill Paul  */
3496f2e892SBill Paul 
3596f2e892SBill Paul /*
3696f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3796f2e892SBill Paul  * series chips and several workalikes including the following:
3896f2e892SBill Paul  *
39ead7cde9SBill Paul  * Macronix 98713/98715/98725/98727/98732 PMAC (www.macronix.com)
4096f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
4196f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4296f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4396f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4496f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
4596f2e892SBill Paul  * ADMtek AN985 (www.admtek.com.tw)
4688d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
479ca710f6SJeroen Ruigrok van der Werven  * Accton EN1217 (www.accton.com)
48feb78939SJonathan Chen  * Xircom X3201 (www.xircom.com)
491d5e5310SBill Paul  * Abocom FE2500
5096f2e892SBill Paul  *
5196f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
5296f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5396f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5496f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
5596f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
5696f2e892SBill Paul  * instead of 512.
5796f2e892SBill Paul  *
5896f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
5996f2e892SBill Paul  * Electrical Engineering Department
6096f2e892SBill Paul  * Columbia University, New York City
6196f2e892SBill Paul  */
6296f2e892SBill Paul 
6396f2e892SBill Paul /*
6496f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6596f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
6696f2e892SBill Paul  * three kinds of media attachments:
6796f2e892SBill Paul  *
6896f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
6996f2e892SBill Paul  *   autonegotiation provided by an external PHY.
7096f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
7196f2e892SBill Paul  * o 10baseT port.
7296f2e892SBill Paul  * o AUI/BNC port.
7396f2e892SBill Paul  *
7496f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7596f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
7696f2e892SBill Paul  * autosensing configuration.
7796f2e892SBill Paul  *
7896f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
7996f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
8096f2e892SBill Paul  * handled separately due to its different register offsets and the
8196f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
8296f2e892SBill Paul  * here, but I'm not thrilled about it.
8396f2e892SBill Paul  *
8496f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
8596f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
8696f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
8796f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
8896f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
8996f2e892SBill Paul  */
9096f2e892SBill Paul 
9196f2e892SBill Paul #include <sys/param.h>
9296f2e892SBill Paul #include <sys/systm.h>
9396f2e892SBill Paul #include <sys/sockio.h>
9496f2e892SBill Paul #include <sys/mbuf.h>
9596f2e892SBill Paul #include <sys/malloc.h>
9696f2e892SBill Paul #include <sys/kernel.h>
9796f2e892SBill Paul #include <sys/socket.h>
9896f2e892SBill Paul 
9996f2e892SBill Paul #include <net/if.h>
10096f2e892SBill Paul #include <net/if_arp.h>
10196f2e892SBill Paul #include <net/ethernet.h>
10296f2e892SBill Paul #include <net/if_dl.h>
10396f2e892SBill Paul #include <net/if_media.h>
10496f2e892SBill Paul 
10596f2e892SBill Paul #include <net/bpf.h>
10696f2e892SBill Paul 
10796f2e892SBill Paul #include <vm/vm.h>              /* for vtophys */
10896f2e892SBill Paul #include <vm/pmap.h>            /* for vtophys */
10996f2e892SBill Paul #include <machine/bus_pio.h>
11096f2e892SBill Paul #include <machine/bus_memio.h>
11196f2e892SBill Paul #include <machine/bus.h>
11296f2e892SBill Paul #include <machine/resource.h>
11396f2e892SBill Paul #include <sys/bus.h>
11496f2e892SBill Paul #include <sys/rman.h>
11596f2e892SBill Paul 
11696f2e892SBill Paul #include <dev/mii/mii.h>
11796f2e892SBill Paul #include <dev/mii/miivar.h>
11896f2e892SBill Paul 
11996f2e892SBill Paul #include <pci/pcireg.h>
12096f2e892SBill Paul #include <pci/pcivar.h>
12196f2e892SBill Paul 
12296f2e892SBill Paul #define DC_USEIOSPACE
1235c1cfac4SBill Paul #ifdef __alpha__
1245c1cfac4SBill Paul #define SRM_MEDIA
1255c1cfac4SBill Paul #endif
12696f2e892SBill Paul 
12796f2e892SBill Paul #include <pci/if_dcreg.h>
12896f2e892SBill Paul 
12995a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
13095a16455SPeter Wemm 
13196f2e892SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
13296f2e892SBill Paul #include "miibus_if.h"
13396f2e892SBill Paul 
13496f2e892SBill Paul #ifndef lint
13596f2e892SBill Paul static const char rcsid[] =
13696f2e892SBill Paul   "$FreeBSD$";
13796f2e892SBill Paul #endif
13896f2e892SBill Paul 
13996f2e892SBill Paul /*
14096f2e892SBill Paul  * Various supported device vendors/types and their names.
14196f2e892SBill Paul  */
14296f2e892SBill Paul static struct dc_type dc_devs[] = {
14396f2e892SBill Paul 	{ DC_VENDORID_DEC, DC_DEVICEID_21143,
14496f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
14596f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100,
14696f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
14796f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
14896f2e892SBill Paul 		"Davicom DM9102 10/100BaseTX" },
14988d739dcSBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
15088d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
15196f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AL981,
15296f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
15396f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AN985,
15496f2e892SBill Paul 		"ADMtek AN985 10/100BaseTX" },
15596f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
15696f2e892SBill Paul 		"ASIX AX88140A 10/100BaseTX" },
15796f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
15896f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
15996f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16096f2e892SBill Paul 		"Macronix 98713 10/100BaseTX" },
16196f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
16296f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
16396f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16496f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16596f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
16696f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
16796f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
16896f2e892SBill Paul 		"Macronix 98715/98715A 10/100BaseTX" },
16996f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17079d11e09SBill Paul 		"Macronix 98715AEC-C 10/100BaseTX" },
17179d11e09SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
17296f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
173ead7cde9SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98727,
174ead7cde9SBill Paul 		"Macronix 98727/98732 10/100BaseTX" },
17596f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C115,
17696f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
17796f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
17896f2e892SBill Paul 		"82c168 PNIC 10/100BaseTX" },
17996f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
18096f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
1819ca710f6SJeroen Ruigrok van der Werven 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN1217,
1829ca710f6SJeroen Ruigrok van der Werven 		"Accton EN1217 10/100BaseTX" },
183fa167b8eSBill Paul 	{ DC_VENDORID_ACCTON, DC_DEVICEID_EN2242,
184fa167b8eSBill Paul 		"Accton EN2242 MiniPCI 10/100BaseTX" },
185feb78939SJonathan Chen     	{ DC_VENDORID_XIRCOM, DC_DEVICEID_X3201,
186feb78939SJonathan Chen 	  	"Xircom X3201 10/100BaseTX" },
1871d5e5310SBill Paul 	{ DC_VENDORID_ABOCOM, DC_DEVICEID_FE2500,
1881d5e5310SBill Paul 		"Abocom FE2500 10/100BaseTX" },
18996f2e892SBill Paul 	{ 0, 0, NULL }
19096f2e892SBill Paul };
19196f2e892SBill Paul 
19296f2e892SBill Paul static int dc_probe		__P((device_t));
19396f2e892SBill Paul static int dc_attach		__P((device_t));
19496f2e892SBill Paul static int dc_detach		__P((device_t));
19596f2e892SBill Paul static void dc_acpi		__P((device_t));
19696f2e892SBill Paul static struct dc_type *dc_devtype	__P((device_t));
19796f2e892SBill Paul static int dc_newbuf		__P((struct dc_softc *, int, struct mbuf *));
19896f2e892SBill Paul static int dc_encap		__P((struct dc_softc *, struct mbuf *,
19996f2e892SBill Paul 					u_int32_t *));
200fda39fd0SBill Paul static int dc_coal		__P((struct dc_softc *, struct mbuf **));
20196f2e892SBill Paul static void dc_pnic_rx_bug_war	__P((struct dc_softc *, int));
20273bf949cSBill Paul static int dc_rx_resync		__P((struct dc_softc *));
20396f2e892SBill Paul static void dc_rxeof		__P((struct dc_softc *));
20496f2e892SBill Paul static void dc_txeof		__P((struct dc_softc *));
20596f2e892SBill Paul static void dc_tick		__P((void *));
20696f2e892SBill Paul static void dc_intr		__P((void *));
20796f2e892SBill Paul static void dc_start		__P((struct ifnet *));
20896f2e892SBill Paul static int dc_ioctl		__P((struct ifnet *, u_long, caddr_t));
20996f2e892SBill Paul static void dc_init		__P((void *));
21096f2e892SBill Paul static void dc_stop		__P((struct dc_softc *));
21196f2e892SBill Paul static void dc_watchdog		__P((struct ifnet *));
21296f2e892SBill Paul static void dc_shutdown		__P((device_t));
21396f2e892SBill Paul static int dc_ifmedia_upd	__P((struct ifnet *));
21496f2e892SBill Paul static void dc_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
21596f2e892SBill Paul 
21696f2e892SBill Paul static void dc_delay		__P((struct dc_softc *));
21796f2e892SBill Paul static void dc_eeprom_idle	__P((struct dc_softc *));
21896f2e892SBill Paul static void dc_eeprom_putbyte	__P((struct dc_softc *, int));
21996f2e892SBill Paul static void dc_eeprom_getword	__P((struct dc_softc *, int, u_int16_t *));
22096f2e892SBill Paul static void dc_eeprom_getword_pnic
22196f2e892SBill Paul 				__P((struct dc_softc *, int, u_int16_t *));
222feb78939SJonathan Chen static void dc_eeprom_getword_xircom
223feb78939SJonathan Chen 				__P((struct dc_softc *, int, u_int16_t *));
22496f2e892SBill Paul static void dc_read_eeprom	__P((struct dc_softc *, caddr_t, int,
22596f2e892SBill Paul 							int, int));
22696f2e892SBill Paul 
22796f2e892SBill Paul static void dc_mii_writebit	__P((struct dc_softc *, int));
22896f2e892SBill Paul static int dc_mii_readbit	__P((struct dc_softc *));
22996f2e892SBill Paul static void dc_mii_sync		__P((struct dc_softc *));
23096f2e892SBill Paul static void dc_mii_send		__P((struct dc_softc *, u_int32_t, int));
23196f2e892SBill Paul static int dc_mii_readreg	__P((struct dc_softc *, struct dc_mii_frame *));
23296f2e892SBill Paul static int dc_mii_writereg	__P((struct dc_softc *, struct dc_mii_frame *));
23396f2e892SBill Paul static int dc_miibus_readreg	__P((device_t, int, int));
23496f2e892SBill Paul static int dc_miibus_writereg	__P((device_t, int, int, int));
23596f2e892SBill Paul static void dc_miibus_statchg	__P((device_t));
236f43d9309SBill Paul static void dc_miibus_mediainit	__P((device_t));
23796f2e892SBill Paul 
23896f2e892SBill Paul static void dc_setcfg		__P((struct dc_softc *, int));
23996f2e892SBill Paul static u_int32_t dc_crc_le	__P((struct dc_softc *, caddr_t));
24096f2e892SBill Paul static u_int32_t dc_crc_be	__P((caddr_t));
24196f2e892SBill Paul static void dc_setfilt_21143	__P((struct dc_softc *));
24296f2e892SBill Paul static void dc_setfilt_asix	__P((struct dc_softc *));
24396f2e892SBill Paul static void dc_setfilt_admtek	__P((struct dc_softc *));
244feb78939SJonathan Chen static void dc_setfilt_xircom	__P((struct dc_softc *));
24596f2e892SBill Paul 
24696f2e892SBill Paul static void dc_setfilt		__P((struct dc_softc *));
24796f2e892SBill Paul 
24896f2e892SBill Paul static void dc_reset		__P((struct dc_softc *));
24996f2e892SBill Paul static int dc_list_rx_init	__P((struct dc_softc *));
25096f2e892SBill Paul static int dc_list_tx_init	__P((struct dc_softc *));
25196f2e892SBill Paul 
2525c1cfac4SBill Paul static void dc_parse_21143_srom	__P((struct dc_softc *));
2535c1cfac4SBill Paul static void dc_decode_leaf_sia	__P((struct dc_softc *,
2545c1cfac4SBill Paul 				    struct dc_eblock_sia *));
2555c1cfac4SBill Paul static void dc_decode_leaf_mii	__P((struct dc_softc *,
2565c1cfac4SBill Paul 				    struct dc_eblock_mii *));
2575c1cfac4SBill Paul static void dc_decode_leaf_sym	__P((struct dc_softc *,
2585c1cfac4SBill Paul 				    struct dc_eblock_sym *));
2595c1cfac4SBill Paul static void dc_apply_fixup	__P((struct dc_softc *, int));
2605c1cfac4SBill Paul 
26196f2e892SBill Paul #ifdef DC_USEIOSPACE
26296f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
26396f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
26496f2e892SBill Paul #else
26596f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
26696f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
26796f2e892SBill Paul #endif
26896f2e892SBill Paul 
26996f2e892SBill Paul static device_method_t dc_methods[] = {
27096f2e892SBill Paul 	/* Device interface */
27196f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
27296f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
27396f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
27496f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
27596f2e892SBill Paul 
27696f2e892SBill Paul 	/* bus interface */
27796f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
27896f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
27996f2e892SBill Paul 
28096f2e892SBill Paul 	/* MII interface */
28196f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
28296f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
28396f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
284f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
28596f2e892SBill Paul 
28696f2e892SBill Paul 	{ 0, 0 }
28796f2e892SBill Paul };
28896f2e892SBill Paul 
28996f2e892SBill Paul static driver_t dc_driver = {
29096f2e892SBill Paul 	"dc",
29196f2e892SBill Paul 	dc_methods,
29296f2e892SBill Paul 	sizeof(struct dc_softc)
29396f2e892SBill Paul };
29496f2e892SBill Paul 
29596f2e892SBill Paul static devclass_t dc_devclass;
29696f2e892SBill Paul 
297feb78939SJonathan Chen DRIVER_MODULE(if_dc, cardbus, dc_driver, dc_devclass, 0, 0);
29896f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0);
29996f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
30096f2e892SBill Paul 
30196f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
30296f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
30396f2e892SBill Paul 
30496f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
30596f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
30696f2e892SBill Paul 
30796f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
30896f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
30996f2e892SBill Paul 
310b50c6312SJonathan Lemon #define IS_MPSAFE 	0
311b50c6312SJonathan Lemon 
31296f2e892SBill Paul static void dc_delay(sc)
31396f2e892SBill Paul 	struct dc_softc		*sc;
31496f2e892SBill Paul {
31596f2e892SBill Paul 	int			idx;
31696f2e892SBill Paul 
31796f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
31896f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
31996f2e892SBill Paul }
32096f2e892SBill Paul 
32196f2e892SBill Paul static void dc_eeprom_idle(sc)
32296f2e892SBill Paul 	struct dc_softc		*sc;
32396f2e892SBill Paul {
32496f2e892SBill Paul 	register int		i;
32596f2e892SBill Paul 
32696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
32796f2e892SBill Paul 	dc_delay(sc);
32896f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
32996f2e892SBill Paul 	dc_delay(sc);
33096f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33196f2e892SBill Paul 	dc_delay(sc);
33296f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
33396f2e892SBill Paul 	dc_delay(sc);
33496f2e892SBill Paul 
33596f2e892SBill Paul 	for (i = 0; i < 25; i++) {
33696f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33796f2e892SBill Paul 		dc_delay(sc);
33896f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33996f2e892SBill Paul 		dc_delay(sc);
34096f2e892SBill Paul 	}
34196f2e892SBill Paul 
34296f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
34396f2e892SBill Paul 	dc_delay(sc);
34496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
34596f2e892SBill Paul 	dc_delay(sc);
34696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
34796f2e892SBill Paul 
34896f2e892SBill Paul 	return;
34996f2e892SBill Paul }
35096f2e892SBill Paul 
35196f2e892SBill Paul /*
35296f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
35396f2e892SBill Paul  */
35496f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr)
35596f2e892SBill Paul 	struct dc_softc		*sc;
35696f2e892SBill Paul 	int			addr;
35796f2e892SBill Paul {
35896f2e892SBill Paul 	register int		d, i;
35996f2e892SBill Paul 
36096f2e892SBill Paul 	/*
36196f2e892SBill Paul 	 * The AN985 has a 93C66 EEPROM on it instead of
36296f2e892SBill Paul 	 * a 93C46. It uses a different bit sequence for
36396f2e892SBill Paul 	 * specifying the "read" opcode.
36496f2e892SBill Paul 	 */
36596f2e892SBill Paul 	if (DC_IS_CENTAUR(sc))
36696f2e892SBill Paul 		d = addr | (DC_EECMD_READ << 2);
36796f2e892SBill Paul 	else
36896f2e892SBill Paul 		d = addr | DC_EECMD_READ;
36996f2e892SBill Paul 
37096f2e892SBill Paul 	/*
37196f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
37296f2e892SBill Paul 	 */
37396f2e892SBill Paul 	for (i = 0x400; i; i >>= 1) {
37496f2e892SBill Paul 		if (d & i) {
37596f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
37696f2e892SBill Paul 		} else {
37796f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
37896f2e892SBill Paul 		}
37996f2e892SBill Paul 		dc_delay(sc);
38096f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
38196f2e892SBill Paul 		dc_delay(sc);
38296f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
38396f2e892SBill Paul 		dc_delay(sc);
38496f2e892SBill Paul 	}
38596f2e892SBill Paul 
38696f2e892SBill Paul 	return;
38796f2e892SBill Paul }
38896f2e892SBill Paul 
38996f2e892SBill Paul /*
39096f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
39196f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
39296f2e892SBill Paul  * the EEPROM.
39396f2e892SBill Paul  */
39496f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest)
39596f2e892SBill Paul 	struct dc_softc		*sc;
39696f2e892SBill Paul 	int			addr;
39796f2e892SBill Paul 	u_int16_t		*dest;
39896f2e892SBill Paul {
39996f2e892SBill Paul 	register int		i;
40096f2e892SBill Paul 	u_int32_t		r;
40196f2e892SBill Paul 
40296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr);
40396f2e892SBill Paul 
40496f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
40596f2e892SBill Paul 		DELAY(1);
40696f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
40796f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
40896f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
40996f2e892SBill Paul 			return;
41096f2e892SBill Paul 		}
41196f2e892SBill Paul 	}
41296f2e892SBill Paul 
41396f2e892SBill Paul 	return;
41496f2e892SBill Paul }
41596f2e892SBill Paul 
41696f2e892SBill Paul /*
41796f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
418feb78939SJonathan Chen  * The Xircom X3201 has its own non-standard way to read
419feb78939SJonathan Chen  * the EEPROM, too.
420feb78939SJonathan Chen  */
421feb78939SJonathan Chen static void dc_eeprom_getword_xircom(sc, addr, dest)
422feb78939SJonathan Chen 	struct dc_softc		*sc;
423feb78939SJonathan Chen 	int			addr;
424feb78939SJonathan Chen 	u_int16_t		*dest;
425feb78939SJonathan Chen {
426feb78939SJonathan Chen 	SIO_SET(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
427feb78939SJonathan Chen 
428feb78939SJonathan Chen 	addr *= 2;
429feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
430feb78939SJonathan Chen 	*dest = (u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff;
431feb78939SJonathan Chen 	addr += 1;
432feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_ROM, addr | 0x160);
433feb78939SJonathan Chen 	*dest |= ((u_int16_t)CSR_READ_4(sc, DC_SIO)&0xff) << 8;
434feb78939SJonathan Chen 
435feb78939SJonathan Chen 	SIO_CLR(DC_SIO_ROMSEL | DC_SIO_ROMCTL_READ);
436feb78939SJonathan Chen 	return;
437feb78939SJonathan Chen }
438feb78939SJonathan Chen 
439feb78939SJonathan Chen /*
440feb78939SJonathan Chen  * Read a word of data stored in the EEPROM at address 'addr.'
44196f2e892SBill Paul  */
44296f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest)
44396f2e892SBill Paul 	struct dc_softc		*sc;
44496f2e892SBill Paul 	int			addr;
44596f2e892SBill Paul 	u_int16_t		*dest;
44696f2e892SBill Paul {
44796f2e892SBill Paul 	register int		i;
44896f2e892SBill Paul 	u_int16_t		word = 0;
44996f2e892SBill Paul 
45096f2e892SBill Paul 	/* Force EEPROM to idle state. */
45196f2e892SBill Paul 	dc_eeprom_idle(sc);
45296f2e892SBill Paul 
45396f2e892SBill Paul 	/* Enter EEPROM access mode. */
45496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
45596f2e892SBill Paul 	dc_delay(sc);
45696f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
45796f2e892SBill Paul 	dc_delay(sc);
45896f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
45996f2e892SBill Paul 	dc_delay(sc);
46096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
46196f2e892SBill Paul 	dc_delay(sc);
46296f2e892SBill Paul 
46396f2e892SBill Paul 	/*
46496f2e892SBill Paul 	 * Send address of word we want to read.
46596f2e892SBill Paul 	 */
46696f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
46796f2e892SBill Paul 
46896f2e892SBill Paul 	/*
46996f2e892SBill Paul 	 * Start reading bits from EEPROM.
47096f2e892SBill Paul 	 */
47196f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
47296f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
47396f2e892SBill Paul 		dc_delay(sc);
47496f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
47596f2e892SBill Paul 			word |= i;
47696f2e892SBill Paul 		dc_delay(sc);
47796f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
47896f2e892SBill Paul 		dc_delay(sc);
47996f2e892SBill Paul 	}
48096f2e892SBill Paul 
48196f2e892SBill Paul 	/* Turn off EEPROM access mode. */
48296f2e892SBill Paul 	dc_eeprom_idle(sc);
48396f2e892SBill Paul 
48496f2e892SBill Paul 	*dest = word;
48596f2e892SBill Paul 
48696f2e892SBill Paul 	return;
48796f2e892SBill Paul }
48896f2e892SBill Paul 
48996f2e892SBill Paul /*
49096f2e892SBill Paul  * Read a sequence of words from the EEPROM.
49196f2e892SBill Paul  */
49296f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap)
49396f2e892SBill Paul 	struct dc_softc		*sc;
49496f2e892SBill Paul 	caddr_t			dest;
49596f2e892SBill Paul 	int			off;
49696f2e892SBill Paul 	int			cnt;
49796f2e892SBill Paul 	int			swap;
49896f2e892SBill Paul {
49996f2e892SBill Paul 	int			i;
50096f2e892SBill Paul 	u_int16_t		word = 0, *ptr;
50196f2e892SBill Paul 
50296f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
50396f2e892SBill Paul 		if (DC_IS_PNIC(sc))
50496f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
505feb78939SJonathan Chen 		else if (DC_IS_XIRCOM(sc))
506feb78939SJonathan Chen 			dc_eeprom_getword_xircom(sc, off + i, &word);
50796f2e892SBill Paul 		else
50896f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
50996f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
51096f2e892SBill Paul 		if (swap)
51196f2e892SBill Paul 			*ptr = ntohs(word);
51296f2e892SBill Paul 		else
51396f2e892SBill Paul 			*ptr = word;
51496f2e892SBill Paul 	}
51596f2e892SBill Paul 
51696f2e892SBill Paul 	return;
51796f2e892SBill Paul }
51896f2e892SBill Paul 
51996f2e892SBill Paul /*
52096f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
52196f2e892SBill Paul  * Application Notes pp.19-21.
52296f2e892SBill Paul  */
52396f2e892SBill Paul /*
52496f2e892SBill Paul  * Write a bit to the MII bus.
52596f2e892SBill Paul  */
52696f2e892SBill Paul static void dc_mii_writebit(sc, bit)
52796f2e892SBill Paul 	struct dc_softc		*sc;
52896f2e892SBill Paul 	int			bit;
52996f2e892SBill Paul {
53096f2e892SBill Paul 	if (bit)
53196f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO,
53296f2e892SBill Paul 		    DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT);
53396f2e892SBill Paul 	else
53496f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
53596f2e892SBill Paul 
53696f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
53796f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
53896f2e892SBill Paul 
53996f2e892SBill Paul 	return;
54096f2e892SBill Paul }
54196f2e892SBill Paul 
54296f2e892SBill Paul /*
54396f2e892SBill Paul  * Read a bit from the MII bus.
54496f2e892SBill Paul  */
54596f2e892SBill Paul static int dc_mii_readbit(sc)
54696f2e892SBill Paul 	struct dc_softc		*sc;
54796f2e892SBill Paul {
54896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR);
54996f2e892SBill Paul 	CSR_READ_4(sc, DC_SIO);
55096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
55196f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
55296f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
55396f2e892SBill Paul 		return(1);
55496f2e892SBill Paul 
55596f2e892SBill Paul 	return(0);
55696f2e892SBill Paul }
55796f2e892SBill Paul 
55896f2e892SBill Paul /*
55996f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
56096f2e892SBill Paul  */
56196f2e892SBill Paul static void dc_mii_sync(sc)
56296f2e892SBill Paul 	struct dc_softc		*sc;
56396f2e892SBill Paul {
56496f2e892SBill Paul 	register int		i;
56596f2e892SBill Paul 
56696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
56796f2e892SBill Paul 
56896f2e892SBill Paul 	for (i = 0; i < 32; i++)
56996f2e892SBill Paul 		dc_mii_writebit(sc, 1);
57096f2e892SBill Paul 
57196f2e892SBill Paul 	return;
57296f2e892SBill Paul }
57396f2e892SBill Paul 
57496f2e892SBill Paul /*
57596f2e892SBill Paul  * Clock a series of bits through the MII.
57696f2e892SBill Paul  */
57796f2e892SBill Paul static void dc_mii_send(sc, bits, cnt)
57896f2e892SBill Paul 	struct dc_softc		*sc;
57996f2e892SBill Paul 	u_int32_t		bits;
58096f2e892SBill Paul 	int			cnt;
58196f2e892SBill Paul {
58296f2e892SBill Paul 	int			i;
58396f2e892SBill Paul 
58496f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
58596f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
58696f2e892SBill Paul }
58796f2e892SBill Paul 
58896f2e892SBill Paul /*
58996f2e892SBill Paul  * Read an PHY register through the MII.
59096f2e892SBill Paul  */
59196f2e892SBill Paul static int dc_mii_readreg(sc, frame)
59296f2e892SBill Paul 	struct dc_softc		*sc;
59396f2e892SBill Paul 	struct dc_mii_frame	*frame;
59496f2e892SBill Paul 
59596f2e892SBill Paul {
596d1ce9105SBill Paul 	int			i, ack;
59796f2e892SBill Paul 
598d1ce9105SBill Paul 	DC_LOCK(sc);
59996f2e892SBill Paul 
60096f2e892SBill Paul 	/*
60196f2e892SBill Paul 	 * Set up frame for RX.
60296f2e892SBill Paul 	 */
60396f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
60496f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
60596f2e892SBill Paul 	frame->mii_turnaround = 0;
60696f2e892SBill Paul 	frame->mii_data = 0;
60796f2e892SBill Paul 
60896f2e892SBill Paul 	/*
60996f2e892SBill Paul 	 * Sync the PHYs.
61096f2e892SBill Paul 	 */
61196f2e892SBill Paul 	dc_mii_sync(sc);
61296f2e892SBill Paul 
61396f2e892SBill Paul 	/*
61496f2e892SBill Paul 	 * Send command/address info.
61596f2e892SBill Paul 	 */
61696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
61796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
61896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
61996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
62096f2e892SBill Paul 
62196f2e892SBill Paul #ifdef notdef
62296f2e892SBill Paul 	/* Idle bit */
62396f2e892SBill Paul 	dc_mii_writebit(sc, 1);
62496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
62596f2e892SBill Paul #endif
62696f2e892SBill Paul 
62796f2e892SBill Paul 	/* Check for ack */
62896f2e892SBill Paul 	ack = dc_mii_readbit(sc);
62996f2e892SBill Paul 
63096f2e892SBill Paul 	/*
63196f2e892SBill Paul 	 * Now try reading data bits. If the ack failed, we still
63296f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
63396f2e892SBill Paul 	 */
63496f2e892SBill Paul 	if (ack) {
63596f2e892SBill Paul 		for(i = 0; i < 16; i++) {
63696f2e892SBill Paul 			dc_mii_readbit(sc);
63796f2e892SBill Paul 		}
63896f2e892SBill Paul 		goto fail;
63996f2e892SBill Paul 	}
64096f2e892SBill Paul 
64196f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
64296f2e892SBill Paul 		if (!ack) {
64396f2e892SBill Paul 			if (dc_mii_readbit(sc))
64496f2e892SBill Paul 				frame->mii_data |= i;
64596f2e892SBill Paul 		}
64696f2e892SBill Paul 	}
64796f2e892SBill Paul 
64896f2e892SBill Paul fail:
64996f2e892SBill Paul 
65096f2e892SBill Paul 	dc_mii_writebit(sc, 0);
65196f2e892SBill Paul 	dc_mii_writebit(sc, 0);
65296f2e892SBill Paul 
653d1ce9105SBill Paul 	DC_UNLOCK(sc);
65496f2e892SBill Paul 
65596f2e892SBill Paul 	if (ack)
65696f2e892SBill Paul 		return(1);
65796f2e892SBill Paul 	return(0);
65896f2e892SBill Paul }
65996f2e892SBill Paul 
66096f2e892SBill Paul /*
66196f2e892SBill Paul  * Write to a PHY register through the MII.
66296f2e892SBill Paul  */
66396f2e892SBill Paul static int dc_mii_writereg(sc, frame)
66496f2e892SBill Paul 	struct dc_softc		*sc;
66596f2e892SBill Paul 	struct dc_mii_frame	*frame;
66696f2e892SBill Paul 
66796f2e892SBill Paul {
668d1ce9105SBill Paul 	DC_LOCK(sc);
66996f2e892SBill Paul 	/*
67096f2e892SBill Paul 	 * Set up frame for TX.
67196f2e892SBill Paul 	 */
67296f2e892SBill Paul 
67396f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
67496f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
67596f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
67696f2e892SBill Paul 
67796f2e892SBill Paul 	/*
67896f2e892SBill Paul 	 * Sync the PHYs.
67996f2e892SBill Paul 	 */
68096f2e892SBill Paul 	dc_mii_sync(sc);
68196f2e892SBill Paul 
68296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
68396f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
68496f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
68596f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
68696f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
68796f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
68896f2e892SBill Paul 
68996f2e892SBill Paul 	/* Idle bit. */
69096f2e892SBill Paul 	dc_mii_writebit(sc, 0);
69196f2e892SBill Paul 	dc_mii_writebit(sc, 0);
69296f2e892SBill Paul 
693d1ce9105SBill Paul 	DC_UNLOCK(sc);
69496f2e892SBill Paul 
69596f2e892SBill Paul 	return(0);
69696f2e892SBill Paul }
69796f2e892SBill Paul 
69896f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg)
69996f2e892SBill Paul 	device_t		dev;
70096f2e892SBill Paul 	int			phy, reg;
70196f2e892SBill Paul {
70296f2e892SBill Paul 	struct dc_mii_frame	frame;
70396f2e892SBill Paul 	struct dc_softc		*sc;
704c85c4667SBill Paul 	int			i, rval, phy_reg = 0;
70596f2e892SBill Paul 
70696f2e892SBill Paul 	sc = device_get_softc(dev);
70796f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
70896f2e892SBill Paul 
70996f2e892SBill Paul 	/*
71096f2e892SBill Paul 	 * Note: both the AL981 and AN985 have internal PHYs,
71196f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
71296f2e892SBill Paul 	 * registers while the AN985 uses a serial MII interface.
71396f2e892SBill Paul 	 * The AN985's MII interface is also buggy in that you
71496f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
71596f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
71696f2e892SBill Paul 	 * that the PHY is at MII address 1.
71796f2e892SBill Paul 	 */
71896f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
71996f2e892SBill Paul 		return(0);
72096f2e892SBill Paul 
7215c1cfac4SBill Paul 	if (sc->dc_pmode != DC_PMODE_MII) {
72296f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
72396f2e892SBill Paul 			switch(reg) {
72496f2e892SBill Paul 			case MII_BMSR:
72596f2e892SBill Paul 			/*
72696f2e892SBill Paul 			 * Fake something to make the probe
72796f2e892SBill Paul 			 * code think there's a PHY here.
72896f2e892SBill Paul 			 */
72996f2e892SBill Paul 				return(BMSR_MEDIAMASK);
73096f2e892SBill Paul 				break;
73196f2e892SBill Paul 			case MII_PHYIDR1:
73296f2e892SBill Paul 				if (DC_IS_PNIC(sc))
73396f2e892SBill Paul 					return(DC_VENDORID_LO);
73496f2e892SBill Paul 				return(DC_VENDORID_DEC);
73596f2e892SBill Paul 				break;
73696f2e892SBill Paul 			case MII_PHYIDR2:
73796f2e892SBill Paul 				if (DC_IS_PNIC(sc))
73896f2e892SBill Paul 					return(DC_DEVICEID_82C168);
73996f2e892SBill Paul 				return(DC_DEVICEID_21143);
74096f2e892SBill Paul 				break;
74196f2e892SBill Paul 			default:
74296f2e892SBill Paul 				return(0);
74396f2e892SBill Paul 				break;
74496f2e892SBill Paul 			}
74596f2e892SBill Paul 		} else
74696f2e892SBill Paul 			return(0);
74796f2e892SBill Paul 	}
74896f2e892SBill Paul 
74996f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
75096f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
75196f2e892SBill Paul 		    (phy << 23) | (reg << 18));
75296f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
75396f2e892SBill Paul 			DELAY(1);
75496f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
75596f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
75696f2e892SBill Paul 				rval &= 0xFFFF;
75796f2e892SBill Paul 				return(rval == 0xFFFF ? 0 : rval);
75896f2e892SBill Paul 			}
75996f2e892SBill Paul 		}
76096f2e892SBill Paul 		return(0);
76196f2e892SBill Paul 	}
76296f2e892SBill Paul 
76396f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
76496f2e892SBill Paul 		switch(reg) {
76596f2e892SBill Paul 		case MII_BMCR:
76696f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
76796f2e892SBill Paul 			break;
76896f2e892SBill Paul 		case MII_BMSR:
76996f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
77096f2e892SBill Paul 			break;
77196f2e892SBill Paul 		case MII_PHYIDR1:
77296f2e892SBill Paul 			phy_reg = DC_AL_VENID;
77396f2e892SBill Paul 			break;
77496f2e892SBill Paul 		case MII_PHYIDR2:
77596f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
77696f2e892SBill Paul 			break;
77796f2e892SBill Paul 		case MII_ANAR:
77896f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
77996f2e892SBill Paul 			break;
78096f2e892SBill Paul 		case MII_ANLPAR:
78196f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
78296f2e892SBill Paul 			break;
78396f2e892SBill Paul 		case MII_ANER:
78496f2e892SBill Paul 			phy_reg = DC_AL_ANER;
78596f2e892SBill Paul 			break;
78696f2e892SBill Paul 		default:
78796f2e892SBill Paul 			printf("dc%d: phy_read: bad phy register %x\n",
78896f2e892SBill Paul 			    sc->dc_unit, reg);
78996f2e892SBill Paul 			return(0);
79096f2e892SBill Paul 			break;
79196f2e892SBill Paul 		}
79296f2e892SBill Paul 
79396f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
79496f2e892SBill Paul 
79596f2e892SBill Paul 		if (rval == 0xFFFF)
79696f2e892SBill Paul 			return(0);
79796f2e892SBill Paul 		return(rval);
79896f2e892SBill Paul 	}
79996f2e892SBill Paul 
80096f2e892SBill Paul 	frame.mii_phyaddr = phy;
80196f2e892SBill Paul 	frame.mii_regaddr = reg;
802419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
803f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
804f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
805419146d9SBill Paul 	}
80696f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
807419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
808f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
80996f2e892SBill Paul 
81096f2e892SBill Paul 	return(frame.mii_data);
81196f2e892SBill Paul }
81296f2e892SBill Paul 
81396f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data)
81496f2e892SBill Paul 	device_t		dev;
81596f2e892SBill Paul 	int			phy, reg, data;
81696f2e892SBill Paul {
81796f2e892SBill Paul 	struct dc_softc		*sc;
81896f2e892SBill Paul 	struct dc_mii_frame	frame;
819c85c4667SBill Paul 	int			i, phy_reg = 0;
82096f2e892SBill Paul 
82196f2e892SBill Paul 	sc = device_get_softc(dev);
82296f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
82396f2e892SBill Paul 
82496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
82596f2e892SBill Paul 		return(0);
82696f2e892SBill Paul 
82796f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
82896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
82996f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
83096f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
83196f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
83296f2e892SBill Paul 				break;
83396f2e892SBill Paul 		}
83496f2e892SBill Paul 		return(0);
83596f2e892SBill Paul 	}
83696f2e892SBill Paul 
83796f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
83896f2e892SBill Paul 		switch(reg) {
83996f2e892SBill Paul 		case MII_BMCR:
84096f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
84196f2e892SBill Paul 			break;
84296f2e892SBill Paul 		case MII_BMSR:
84396f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
84496f2e892SBill Paul 			break;
84596f2e892SBill Paul 		case MII_PHYIDR1:
84696f2e892SBill Paul 			phy_reg = DC_AL_VENID;
84796f2e892SBill Paul 			break;
84896f2e892SBill Paul 		case MII_PHYIDR2:
84996f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
85096f2e892SBill Paul 			break;
85196f2e892SBill Paul 		case MII_ANAR:
85296f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
85396f2e892SBill Paul 			break;
85496f2e892SBill Paul 		case MII_ANLPAR:
85596f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
85696f2e892SBill Paul 			break;
85796f2e892SBill Paul 		case MII_ANER:
85896f2e892SBill Paul 			phy_reg = DC_AL_ANER;
85996f2e892SBill Paul 			break;
86096f2e892SBill Paul 		default:
86196f2e892SBill Paul 			printf("dc%d: phy_write: bad phy register %x\n",
86296f2e892SBill Paul 			    sc->dc_unit, reg);
86396f2e892SBill Paul 			return(0);
86496f2e892SBill Paul 			break;
86596f2e892SBill Paul 		}
86696f2e892SBill Paul 
86796f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
86896f2e892SBill Paul 		return(0);
86996f2e892SBill Paul 	}
87096f2e892SBill Paul 
87196f2e892SBill Paul 	frame.mii_phyaddr = phy;
87296f2e892SBill Paul 	frame.mii_regaddr = reg;
87396f2e892SBill Paul 	frame.mii_data = data;
87496f2e892SBill Paul 
875419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713) {
876f43d9309SBill Paul 		phy_reg = CSR_READ_4(sc, DC_NETCFG);
877f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
878419146d9SBill Paul 	}
87996f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
880419146d9SBill Paul 	if (sc->dc_type == DC_TYPE_98713)
881f43d9309SBill Paul 		CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
88296f2e892SBill Paul 
88396f2e892SBill Paul 	return(0);
88496f2e892SBill Paul }
88596f2e892SBill Paul 
88696f2e892SBill Paul static void dc_miibus_statchg(dev)
88796f2e892SBill Paul 	device_t		dev;
88896f2e892SBill Paul {
88996f2e892SBill Paul 	struct dc_softc		*sc;
89096f2e892SBill Paul 	struct mii_data		*mii;
891f43d9309SBill Paul 	struct ifmedia		*ifm;
89296f2e892SBill Paul 
89396f2e892SBill Paul 	sc = device_get_softc(dev);
89496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
89596f2e892SBill Paul 		return;
8965c1cfac4SBill Paul 
89796f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
898f43d9309SBill Paul 	ifm = &mii->mii_media;
899f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
900f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
901f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
902f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
903f43d9309SBill Paul 	} else {
90496f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
90596f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
906f43d9309SBill Paul 	}
907f43d9309SBill Paul 
908f43d9309SBill Paul 	return;
909f43d9309SBill Paul }
910f43d9309SBill Paul 
911f43d9309SBill Paul /*
912f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
913f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
914f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
915f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
916f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
917f43d9309SBill Paul  * with it itself. *sigh*
918f43d9309SBill Paul  */
919f43d9309SBill Paul static void dc_miibus_mediainit(dev)
920f43d9309SBill Paul 	device_t		dev;
921f43d9309SBill Paul {
922f43d9309SBill Paul 	struct dc_softc		*sc;
923f43d9309SBill Paul 	struct mii_data		*mii;
924f43d9309SBill Paul 	struct ifmedia		*ifm;
925f43d9309SBill Paul 	int			rev;
926f43d9309SBill Paul 
927f43d9309SBill Paul 	rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
928f43d9309SBill Paul 
929f43d9309SBill Paul 	sc = device_get_softc(dev);
930f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
931f43d9309SBill Paul 	ifm = &mii->mii_media;
932f43d9309SBill Paul 
933f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
934f43d9309SBill Paul 		ifmedia_add(ifm, IFM_ETHER|IFM_homePNA, 0, NULL);
93596f2e892SBill Paul 
93696f2e892SBill Paul 	return;
93796f2e892SBill Paul }
93896f2e892SBill Paul 
93996f2e892SBill Paul #define DC_POLY		0xEDB88320
94079d11e09SBill Paul #define DC_BITS_512	9
94179d11e09SBill Paul #define DC_BITS_128	7
94279d11e09SBill Paul #define DC_BITS_64	6
94396f2e892SBill Paul 
94496f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr)
94596f2e892SBill Paul 	struct dc_softc		*sc;
94696f2e892SBill Paul 	caddr_t			addr;
94796f2e892SBill Paul {
94896f2e892SBill Paul 	u_int32_t		idx, bit, data, crc;
94996f2e892SBill Paul 
95096f2e892SBill Paul 	/* Compute CRC for the address value. */
95196f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
95296f2e892SBill Paul 
95396f2e892SBill Paul 	for (idx = 0; idx < 6; idx++) {
95496f2e892SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
95596f2e892SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0);
95696f2e892SBill Paul 	}
95796f2e892SBill Paul 
95879d11e09SBill Paul 	/*
95979d11e09SBill Paul 	 * The hash table on the PNIC II and the MX98715AEC-C/D/E
96079d11e09SBill Paul 	 * chips is only 128 bits wide.
96179d11e09SBill Paul 	 */
96279d11e09SBill Paul 	if (sc->dc_flags & DC_128BIT_HASH)
96379d11e09SBill Paul 		return (crc & ((1 << DC_BITS_128) - 1));
96496f2e892SBill Paul 
96579d11e09SBill Paul 	/* The hash table on the MX98715BEC is only 64 bits wide. */
96679d11e09SBill Paul 	if (sc->dc_flags & DC_64BIT_HASH)
96779d11e09SBill Paul 		return (crc & ((1 << DC_BITS_64) - 1));
96879d11e09SBill Paul 
969feb78939SJonathan Chen 	/* Xircom's hash filtering table is different (read: weird) */
970feb78939SJonathan Chen 	/* Xircom uses the LEAST significant bits */
971feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
972feb78939SJonathan Chen 		if ((crc & 0x180) == 0x180)
973feb78939SJonathan Chen 			return (crc & 0x0F) + (crc	& 0x70)*3 + (14 << 4);
974feb78939SJonathan Chen 		else
975feb78939SJonathan Chen 			return (crc & 0x1F) + ((crc>>1) & 0xF0)*3 + (12 << 4);
976feb78939SJonathan Chen 	}
977feb78939SJonathan Chen 
97879d11e09SBill Paul 	return (crc & ((1 << DC_BITS_512) - 1));
97996f2e892SBill Paul }
98096f2e892SBill Paul 
98196f2e892SBill Paul /*
98296f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
98396f2e892SBill Paul  */
98496f2e892SBill Paul static u_int32_t dc_crc_be(addr)
98596f2e892SBill Paul 	caddr_t			addr;
98696f2e892SBill Paul {
98796f2e892SBill Paul 	u_int32_t		crc, carry;
98896f2e892SBill Paul 	int			i, j;
98996f2e892SBill Paul 	u_int8_t		c;
99096f2e892SBill Paul 
99196f2e892SBill Paul 	/* Compute CRC for the address value. */
99296f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
99396f2e892SBill Paul 
99496f2e892SBill Paul 	for (i = 0; i < 6; i++) {
99596f2e892SBill Paul 		c = *(addr + i);
99696f2e892SBill Paul 		for (j = 0; j < 8; j++) {
99796f2e892SBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
99896f2e892SBill Paul 			crc <<= 1;
99996f2e892SBill Paul 			c >>= 1;
100096f2e892SBill Paul 			if (carry)
100196f2e892SBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
100296f2e892SBill Paul 		}
100396f2e892SBill Paul 	}
100496f2e892SBill Paul 
100596f2e892SBill Paul 	/* return the filter bit position */
100696f2e892SBill Paul 	return((crc >> 26) & 0x0000003F);
100796f2e892SBill Paul }
100896f2e892SBill Paul 
100996f2e892SBill Paul /*
101096f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
101196f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
101296f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
101396f2e892SBill Paul  *
101496f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
101596f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
101696f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
101796f2e892SBill Paul  * we need that too.
101896f2e892SBill Paul  */
101996f2e892SBill Paul void dc_setfilt_21143(sc)
102096f2e892SBill Paul 	struct dc_softc		*sc;
102196f2e892SBill Paul {
102296f2e892SBill Paul 	struct dc_desc		*sframe;
102396f2e892SBill Paul 	u_int32_t		h, *sp;
102496f2e892SBill Paul 	struct ifmultiaddr	*ifma;
102596f2e892SBill Paul 	struct ifnet		*ifp;
102696f2e892SBill Paul 	int			i;
102796f2e892SBill Paul 
102896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
102996f2e892SBill Paul 
103096f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
103196f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
103296f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
103396f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
103496f2e892SBill Paul 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
103596f2e892SBill Paul 	bzero((char *)sp, DC_SFRAME_LEN);
103696f2e892SBill Paul 
103796f2e892SBill Paul 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
103896f2e892SBill Paul 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
103996f2e892SBill Paul 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
104096f2e892SBill Paul 
104196f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
104296f2e892SBill Paul 
104396f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
104496f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
104596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
104696f2e892SBill Paul 	else
104796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
104896f2e892SBill Paul 
104996f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
105096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
105196f2e892SBill Paul 	else
105296f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
105396f2e892SBill Paul 
10546817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
105596f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
105696f2e892SBill Paul 			continue;
105796f2e892SBill Paul 		h = dc_crc_le(sc,
105896f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
105996f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
106096f2e892SBill Paul 	}
106196f2e892SBill Paul 
106296f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
106396f2e892SBill Paul 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
106496f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
106596f2e892SBill Paul 	}
106696f2e892SBill Paul 
106796f2e892SBill Paul 	/* Set our MAC address */
106896f2e892SBill Paul 	sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
106996f2e892SBill Paul 	sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
107096f2e892SBill Paul 	sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
107196f2e892SBill Paul 
107296f2e892SBill Paul 	sframe->dc_status = DC_TXSTAT_OWN;
107396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
107496f2e892SBill Paul 
107596f2e892SBill Paul 	/*
107696f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
107796f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
107896f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
107996f2e892SBill Paul 	 * medicine.
108096f2e892SBill Paul 	 */
108196f2e892SBill Paul 	DELAY(10000);
108296f2e892SBill Paul 
108396f2e892SBill Paul 	ifp->if_timer = 5;
108496f2e892SBill Paul 
108596f2e892SBill Paul 	return;
108696f2e892SBill Paul }
108796f2e892SBill Paul 
108896f2e892SBill Paul void dc_setfilt_admtek(sc)
108996f2e892SBill Paul 	struct dc_softc		*sc;
109096f2e892SBill Paul {
109196f2e892SBill Paul 	struct ifnet		*ifp;
109296f2e892SBill Paul 	int			h = 0;
109396f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
109496f2e892SBill Paul 	struct ifmultiaddr	*ifma;
109596f2e892SBill Paul 
109696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
109796f2e892SBill Paul 
109896f2e892SBill Paul 	/* Init our MAC address */
109996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
110096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
110196f2e892SBill Paul 
110296f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
110396f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
110496f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
110596f2e892SBill Paul 	else
110696f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
110796f2e892SBill Paul 
110896f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
110996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111096f2e892SBill Paul 	else
111196f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111296f2e892SBill Paul 
111396f2e892SBill Paul 	/* first, zot all the existing hash bits */
111496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
111596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
111696f2e892SBill Paul 
111796f2e892SBill Paul 	/*
111896f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
111996f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
112096f2e892SBill Paul 	 */
112196f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
112296f2e892SBill Paul 		return;
112396f2e892SBill Paul 
112496f2e892SBill Paul 	/* now program new ones */
11256817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
112696f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
112796f2e892SBill Paul 			continue;
112896f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
112996f2e892SBill Paul 		if (h < 32)
113096f2e892SBill Paul 			hashes[0] |= (1 << h);
113196f2e892SBill Paul 		else
113296f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
113396f2e892SBill Paul 	}
113496f2e892SBill Paul 
113596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
113696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
113796f2e892SBill Paul 
113896f2e892SBill Paul 	return;
113996f2e892SBill Paul }
114096f2e892SBill Paul 
114196f2e892SBill Paul void dc_setfilt_asix(sc)
114296f2e892SBill Paul 	struct dc_softc		*sc;
114396f2e892SBill Paul {
114496f2e892SBill Paul 	struct ifnet		*ifp;
114596f2e892SBill Paul 	int			h = 0;
114696f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
114796f2e892SBill Paul 	struct ifmultiaddr	*ifma;
114896f2e892SBill Paul 
114996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
115096f2e892SBill Paul 
115196f2e892SBill Paul         /* Init our MAC address */
115296f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
115396f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
115496f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
115596f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
115696f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
115796f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
115896f2e892SBill Paul 
115996f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
116096f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
116196f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
116296f2e892SBill Paul 	else
116396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
116496f2e892SBill Paul 
116596f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
116696f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
116796f2e892SBill Paul 	else
116896f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
116996f2e892SBill Paul 
117096f2e892SBill Paul 	/*
117196f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
117296f2e892SBill Paul 	 * of broadcast frames.
117396f2e892SBill Paul 	 */
117496f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
117596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
117696f2e892SBill Paul 	else
117796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
117896f2e892SBill Paul 
117996f2e892SBill Paul 	/* first, zot all the existing hash bits */
118096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
118196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
118296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
118396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
118496f2e892SBill Paul 
118596f2e892SBill Paul 	/*
118696f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
118796f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
118896f2e892SBill Paul 	 */
118996f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
119096f2e892SBill Paul 		return;
119196f2e892SBill Paul 
119296f2e892SBill Paul 	/* now program new ones */
11936817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
119496f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
119596f2e892SBill Paul 			continue;
119696f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
119796f2e892SBill Paul 		if (h < 32)
119896f2e892SBill Paul 			hashes[0] |= (1 << h);
119996f2e892SBill Paul 		else
120096f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
120196f2e892SBill Paul 	}
120296f2e892SBill Paul 
120396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
120496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
120596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
120696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
120796f2e892SBill Paul 
120896f2e892SBill Paul 	return;
120996f2e892SBill Paul }
121096f2e892SBill Paul 
1211feb78939SJonathan Chen void dc_setfilt_xircom(sc)
1212feb78939SJonathan Chen 	struct dc_softc		*sc;
1213feb78939SJonathan Chen {
1214feb78939SJonathan Chen 	struct dc_desc		*sframe;
1215feb78939SJonathan Chen 	u_int32_t		h, *sp;
1216feb78939SJonathan Chen 	struct ifmultiaddr	*ifma;
1217feb78939SJonathan Chen 	struct ifnet		*ifp;
1218feb78939SJonathan Chen 	int			i;
1219feb78939SJonathan Chen 
1220feb78939SJonathan Chen 	ifp = &sc->arpcom.ac_if;
1221feb78939SJonathan Chen 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
1222feb78939SJonathan Chen 
1223feb78939SJonathan Chen 	i = sc->dc_cdata.dc_tx_prod;
1224feb78939SJonathan Chen 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
1225feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_cnt++;
1226feb78939SJonathan Chen 	sframe = &sc->dc_ldata->dc_tx_list[i];
1227feb78939SJonathan Chen 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
1228feb78939SJonathan Chen 	bzero((char *)sp, DC_SFRAME_LEN);
1229feb78939SJonathan Chen 
1230feb78939SJonathan Chen 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
1231feb78939SJonathan Chen 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
1232feb78939SJonathan Chen 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
1233feb78939SJonathan Chen 
1234feb78939SJonathan Chen 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
1235feb78939SJonathan Chen 
1236feb78939SJonathan Chen 	/* If we want promiscuous mode, set the allframes bit. */
1237feb78939SJonathan Chen 	if (ifp->if_flags & IFF_PROMISC)
1238feb78939SJonathan Chen 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1239feb78939SJonathan Chen 	else
1240feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
1241feb78939SJonathan Chen 
1242feb78939SJonathan Chen 	if (ifp->if_flags & IFF_ALLMULTI)
1243feb78939SJonathan Chen  		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1244feb78939SJonathan Chen 	else
1245feb78939SJonathan Chen 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
1246feb78939SJonathan Chen 
12476817526dSPoul-Henning Kamp 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
1248feb78939SJonathan Chen 		if (ifma->ifma_addr->sa_family != AF_LINK)
1249feb78939SJonathan Chen 			continue;
12501d5e5310SBill Paul 		h = dc_crc_le(sc,
12511d5e5310SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
1252feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1253feb78939SJonathan Chen 	}
1254feb78939SJonathan Chen 
1255feb78939SJonathan Chen 	if (ifp->if_flags & IFF_BROADCAST) {
1256feb78939SJonathan Chen 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
1257feb78939SJonathan Chen 		sp[h >> 4] |= 1 << (h & 0xF);
1258feb78939SJonathan Chen 	}
1259feb78939SJonathan Chen 
1260feb78939SJonathan Chen 	/* Set our MAC address */
1261feb78939SJonathan Chen 	sp[0] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
1262feb78939SJonathan Chen 	sp[1] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
1263feb78939SJonathan Chen 	sp[2] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
1264feb78939SJonathan Chen 
1265feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
1266feb78939SJonathan Chen 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
1267feb78939SJonathan Chen 	ifp->if_flags |= IFF_RUNNING;
1268feb78939SJonathan Chen 	sframe->dc_status = DC_TXSTAT_OWN;
1269feb78939SJonathan Chen 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
1270feb78939SJonathan Chen 
1271feb78939SJonathan Chen 	/*
1272feb78939SJonathan Chen 	 * wait some time...
1273feb78939SJonathan Chen 	 */
1274feb78939SJonathan Chen 	DELAY(1000);
1275feb78939SJonathan Chen 
1276feb78939SJonathan Chen 	ifp->if_timer = 5;
1277feb78939SJonathan Chen 
1278feb78939SJonathan Chen 	return;
1279feb78939SJonathan Chen }
1280feb78939SJonathan Chen 
128196f2e892SBill Paul static void dc_setfilt(sc)
128296f2e892SBill Paul 	struct dc_softc		*sc;
128396f2e892SBill Paul {
128496f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
128596f2e892SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc))
128696f2e892SBill Paul 		dc_setfilt_21143(sc);
128796f2e892SBill Paul 
128896f2e892SBill Paul 	if (DC_IS_ASIX(sc))
128996f2e892SBill Paul 		dc_setfilt_asix(sc);
129096f2e892SBill Paul 
129196f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
129296f2e892SBill Paul 		dc_setfilt_admtek(sc);
129396f2e892SBill Paul 
1294feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc))
1295feb78939SJonathan Chen 		dc_setfilt_xircom(sc);
1296feb78939SJonathan Chen 
129796f2e892SBill Paul  	return;
129896f2e892SBill Paul }
129996f2e892SBill Paul 
130096f2e892SBill Paul /*
130196f2e892SBill Paul  * In order to fiddle with the
130296f2e892SBill Paul  * 'full-duplex' and '100Mbps' bits in the netconfig register, we
130396f2e892SBill Paul  * first have to put the transmit and/or receive logic in the idle state.
130496f2e892SBill Paul  */
130596f2e892SBill Paul static void dc_setcfg(sc, media)
130696f2e892SBill Paul 	struct dc_softc		*sc;
130796f2e892SBill Paul 	int			media;
130896f2e892SBill Paul {
130996f2e892SBill Paul 	int			i, restart = 0;
131096f2e892SBill Paul 	u_int32_t		isr;
131196f2e892SBill Paul 
131296f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
131396f2e892SBill Paul 		return;
131496f2e892SBill Paul 
131596f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) {
131696f2e892SBill Paul 		restart = 1;
131796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
131896f2e892SBill Paul 
131996f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
132096f2e892SBill Paul 			DELAY(10);
132196f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
132296f2e892SBill Paul 			if (isr & DC_ISR_TX_IDLE ||
132396f2e892SBill Paul 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED)
132496f2e892SBill Paul 				break;
132596f2e892SBill Paul 		}
132696f2e892SBill Paul 
132796f2e892SBill Paul 		if (i == DC_TIMEOUT)
132896f2e892SBill Paul 			printf("dc%d: failed to force tx and "
132996f2e892SBill Paul 				"rx to idle state\n", sc->dc_unit);
133096f2e892SBill Paul 
133196f2e892SBill Paul 	}
133296f2e892SBill Paul 
133396f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1334042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1335042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
133696f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
13378273d5f8SBill Paul 			int	watchdogreg;
13388273d5f8SBill Paul 
1339bf645417SBill Paul 			if (DC_IS_INTEL(sc)) {
13408273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
13418273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
13428273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
13438273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
13444c2efe27SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
1345bf645417SBill Paul 			} else {
1346bf645417SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
1347bf645417SBill Paul 			}
134896f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
134996f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
135096f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
135196f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
135296f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
135388d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
135496f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
135596f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1356e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1357e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
135896f2e892SBill Paul 		} else {
135996f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
136096f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
136196f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
136296f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
136396f2e892SBill Paul 			}
1364318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1365318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1366318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
13675c1cfac4SBill Paul 			if (DC_IS_INTEL(sc))
13685c1cfac4SBill Paul 				dc_apply_fixup(sc,
13695c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
13705c1cfac4SBill Paul 				    IFM_100_TX|IFM_FDX : IFM_100_TX);
137196f2e892SBill Paul 		}
137296f2e892SBill Paul 	}
137396f2e892SBill Paul 
137496f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1375042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1376042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
137796f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
13788273d5f8SBill Paul 			int	watchdogreg;
13798273d5f8SBill Paul 
13808273d5f8SBill Paul 			/* there's a write enable bit here that reads as 1 */
13814c2efe27SBill Paul 			if (DC_IS_INTEL(sc)) {
13828273d5f8SBill Paul 				watchdogreg = CSR_READ_4(sc, DC_WATCHDOG);
13838273d5f8SBill Paul 				watchdogreg &= ~DC_WDOG_CTLWREN;
13848273d5f8SBill Paul 				watchdogreg |= DC_WDOG_JABBERDIS;
13858273d5f8SBill Paul 				CSR_WRITE_4(sc, DC_WATCHDOG, watchdogreg);
13864c2efe27SBill Paul 			} else {
13874c2efe27SBill Paul 				DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
13884c2efe27SBill Paul 			}
138996f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
139096f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
139196f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
139296f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
139388d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
139496f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
139596f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
1396e99285a4SBill Paul 			if (DC_IS_INTEL(sc))
1397e99285a4SBill Paul 				dc_apply_fixup(sc, IFM_AUTO);
139896f2e892SBill Paul 		} else {
139996f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
140096f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
140196f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
140296f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
140396f2e892SBill Paul 			}
140496f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1405318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
140696f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
14075c1cfac4SBill Paul 			if (DC_IS_INTEL(sc)) {
14085c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_SIARESET, DC_SIA_RESET);
14095c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
14105c1cfac4SBill Paul 				if ((media & IFM_GMASK) == IFM_FDX)
14115c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3D);
14125c1cfac4SBill Paul 				else
14135c1cfac4SBill Paul 					DC_SETBIT(sc, DC_10BTCTRL, 0x7F3F);
14145c1cfac4SBill Paul 				DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
14155c1cfac4SBill Paul 				DC_CLRBIT(sc, DC_10BTCTRL,
14165c1cfac4SBill Paul 				    DC_TCTL_AUTONEGENBL);
14175c1cfac4SBill Paul 				dc_apply_fixup(sc,
14185c1cfac4SBill Paul 				    (media & IFM_GMASK) == IFM_FDX ?
14195c1cfac4SBill Paul 				    IFM_10_T|IFM_FDX : IFM_10_T);
14205c1cfac4SBill Paul 				DELAY(20000);
14215c1cfac4SBill Paul 			}
142296f2e892SBill Paul 		}
142396f2e892SBill Paul 	}
142496f2e892SBill Paul 
1425f43d9309SBill Paul 	/*
1426f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1427f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1428f43d9309SBill Paul 	 * on the external MII port.
1429f43d9309SBill Paul 	 */
1430f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
1431f43d9309SBill Paul 		if (IFM_SUBTYPE(media) == IFM_homePNA) {
1432f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1433f43d9309SBill Paul 			sc->dc_link = 1;
1434f43d9309SBill Paul 		} else {
1435f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1436f43d9309SBill Paul 		}
1437f43d9309SBill Paul 	}
1438f43d9309SBill Paul 
143996f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
144096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
144196f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
144296f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
144396f2e892SBill Paul 	} else {
144496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
144596f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
144696f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
144796f2e892SBill Paul 	}
144896f2e892SBill Paul 
144996f2e892SBill Paul 	if (restart)
145096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON);
145196f2e892SBill Paul 
145296f2e892SBill Paul 	return;
145396f2e892SBill Paul }
145496f2e892SBill Paul 
145596f2e892SBill Paul static void dc_reset(sc)
145696f2e892SBill Paul 	struct dc_softc		*sc;
145796f2e892SBill Paul {
145896f2e892SBill Paul 	register int		i;
145996f2e892SBill Paul 
146096f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
146196f2e892SBill Paul 
146296f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
146396f2e892SBill Paul 		DELAY(10);
146496f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
146596f2e892SBill Paul 			break;
146696f2e892SBill Paul 	}
146796f2e892SBill Paul 
14681d5e5310SBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc) ||
14691d5e5310SBill Paul 	    DC_IS_XIRCOM(sc) || DC_IS_INTEL(sc)) {
147096f2e892SBill Paul 		DELAY(10000);
147196f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
147296f2e892SBill Paul 		i = 0;
147396f2e892SBill Paul 	}
147496f2e892SBill Paul 
147596f2e892SBill Paul 	if (i == DC_TIMEOUT)
147696f2e892SBill Paul 		printf("dc%d: reset never completed!\n", sc->dc_unit);
147796f2e892SBill Paul 
147896f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
147996f2e892SBill Paul 	DELAY(1000);
148096f2e892SBill Paul 
148196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
148296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
148396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
148496f2e892SBill Paul 
148591cc2adbSBill Paul 	/*
148691cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
148791cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
148891cc2adbSBill Paul 	 * into a state where it will never come out of reset
148991cc2adbSBill Paul 	 * until we reset the whole chip again.
149091cc2adbSBill Paul 	 */
14915c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
149291cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
14935c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_10BTCTRL, 0);
14945c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
14955c1cfac4SBill Paul 	}
149691cc2adbSBill Paul 
149796f2e892SBill Paul         return;
149896f2e892SBill Paul }
149996f2e892SBill Paul 
150096f2e892SBill Paul static struct dc_type *dc_devtype(dev)
150196f2e892SBill Paul 	device_t		dev;
150296f2e892SBill Paul {
150396f2e892SBill Paul 	struct dc_type		*t;
150496f2e892SBill Paul 	u_int32_t		rev;
150596f2e892SBill Paul 
150696f2e892SBill Paul 	t = dc_devs;
150796f2e892SBill Paul 
150896f2e892SBill Paul 	while(t->dc_name != NULL) {
150996f2e892SBill Paul 		if ((pci_get_vendor(dev) == t->dc_vid) &&
151096f2e892SBill Paul 		    (pci_get_device(dev) == t->dc_did)) {
151196f2e892SBill Paul 			/* Check the PCI revision */
151296f2e892SBill Paul 			rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
151396f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713 &&
151496f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
151596f2e892SBill Paul 				t++;
151696f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713_CP &&
151796f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
151896f2e892SBill Paul 				t++;
151996f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
152079d11e09SBill Paul 			    rev >= DC_REVISION_98715AEC_C)
152179d11e09SBill Paul 				t++;
152279d11e09SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
152396f2e892SBill Paul 			    rev >= DC_REVISION_98725)
152496f2e892SBill Paul 				t++;
152596f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_AX88140A &&
152696f2e892SBill Paul 			    rev >= DC_REVISION_88141)
152796f2e892SBill Paul 				t++;
152896f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_82C168 &&
152996f2e892SBill Paul 			    rev >= DC_REVISION_82C169)
153096f2e892SBill Paul 				t++;
153188d739dcSBill Paul 			if (t->dc_did == DC_DEVICEID_DM9102 &&
153288d739dcSBill Paul 			    rev >= DC_REVISION_DM9102A)
153388d739dcSBill Paul 				t++;
153496f2e892SBill Paul 			return(t);
153596f2e892SBill Paul 		}
153696f2e892SBill Paul 		t++;
153796f2e892SBill Paul 	}
153896f2e892SBill Paul 
153996f2e892SBill Paul 	return(NULL);
154096f2e892SBill Paul }
154196f2e892SBill Paul 
154296f2e892SBill Paul /*
154396f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
154496f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
154596f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
154696f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
154796f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
154896f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
154996f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
155096f2e892SBill Paul  */
155196f2e892SBill Paul static int dc_probe(dev)
155296f2e892SBill Paul 	device_t		dev;
155396f2e892SBill Paul {
155496f2e892SBill Paul 	struct dc_type		*t;
155596f2e892SBill Paul 
155696f2e892SBill Paul 	t = dc_devtype(dev);
155796f2e892SBill Paul 
155896f2e892SBill Paul 	if (t != NULL) {
155996f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
156096f2e892SBill Paul 		return(0);
156196f2e892SBill Paul 	}
156296f2e892SBill Paul 
156396f2e892SBill Paul 	return(ENXIO);
156496f2e892SBill Paul }
156596f2e892SBill Paul 
156696f2e892SBill Paul static void dc_acpi(dev)
156796f2e892SBill Paul 	device_t		dev;
156896f2e892SBill Paul {
156996f2e892SBill Paul 	int			unit;
157096f2e892SBill Paul 
157196f2e892SBill Paul 	unit = device_get_unit(dev);
157296f2e892SBill Paul 
157314a00c6cSBill Paul 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
157496f2e892SBill Paul 		u_int32_t		iobase, membase, irq;
157596f2e892SBill Paul 
157696f2e892SBill Paul 		/* Save important PCI config data. */
157796f2e892SBill Paul 		iobase = pci_read_config(dev, DC_PCI_CFBIO, 4);
157896f2e892SBill Paul 		membase = pci_read_config(dev, DC_PCI_CFBMA, 4);
157996f2e892SBill Paul 		irq = pci_read_config(dev, DC_PCI_CFIT, 4);
158096f2e892SBill Paul 
158196f2e892SBill Paul 		/* Reset the power state. */
158296f2e892SBill Paul 		printf("dc%d: chip is in D%d power mode "
158314a00c6cSBill Paul 		    "-- setting to D0\n", unit,
158414a00c6cSBill Paul 		    pci_get_powerstate(dev));
158514a00c6cSBill Paul 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
158696f2e892SBill Paul 
158796f2e892SBill Paul 		/* Restore PCI config data. */
158896f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBIO, iobase, 4);
158996f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFBMA, membase, 4);
159096f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFIT, irq, 4);
159196f2e892SBill Paul 	}
159214a00c6cSBill Paul 
159396f2e892SBill Paul 	return;
159496f2e892SBill Paul }
159596f2e892SBill Paul 
15965c1cfac4SBill Paul static void dc_apply_fixup(sc, media)
15975c1cfac4SBill Paul 	struct dc_softc		*sc;
15985c1cfac4SBill Paul 	int			media;
15995c1cfac4SBill Paul {
16005c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16015c1cfac4SBill Paul 	u_int8_t		*p;
16025c1cfac4SBill Paul 	int			i;
16035d801891SBill Paul 	u_int32_t		reg;
16045c1cfac4SBill Paul 
16055c1cfac4SBill Paul 	m = sc->dc_mi;
16065c1cfac4SBill Paul 
16075c1cfac4SBill Paul 	while (m != NULL) {
16085c1cfac4SBill Paul 		if (m->dc_media == media)
16095c1cfac4SBill Paul 			break;
16105c1cfac4SBill Paul 		m = m->dc_next;
16115c1cfac4SBill Paul 	}
16125c1cfac4SBill Paul 
16135c1cfac4SBill Paul 	if (m == NULL)
16145c1cfac4SBill Paul 		return;
16155c1cfac4SBill Paul 
16165c1cfac4SBill Paul 	for (i = 0, p = m->dc_reset_ptr; i < m->dc_reset_len; i++, p += 2) {
16175c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16185c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16195c1cfac4SBill Paul 	}
16205c1cfac4SBill Paul 
16215c1cfac4SBill Paul 	for (i = 0, p = m->dc_gp_ptr; i < m->dc_gp_len; i++, p += 2) {
16225c1cfac4SBill Paul 		reg = (p[0] | (p[1] << 8)) << 16;
16235c1cfac4SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, reg);
16245c1cfac4SBill Paul 	}
16255c1cfac4SBill Paul 
16265c1cfac4SBill Paul 	return;
16275c1cfac4SBill Paul }
16285c1cfac4SBill Paul 
16295c1cfac4SBill Paul static void dc_decode_leaf_sia(sc, l)
16305c1cfac4SBill Paul 	struct dc_softc		*sc;
16315c1cfac4SBill Paul 	struct dc_eblock_sia	*l;
16325c1cfac4SBill Paul {
16335c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16345c1cfac4SBill Paul 
16355c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16363019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
16375c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT)
16385c1cfac4SBill Paul 		m->dc_media = IFM_10_T;
16395c1cfac4SBill Paul 
16405c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10BT_FDX)
16415c1cfac4SBill Paul 		m->dc_media = IFM_10_T|IFM_FDX;
16425c1cfac4SBill Paul 
16435c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B2)
16445c1cfac4SBill Paul 		m->dc_media = IFM_10_2;
16455c1cfac4SBill Paul 
16465c1cfac4SBill Paul 	if (l->dc_sia_code == DC_SIA_CODE_10B5)
16475c1cfac4SBill Paul 		m->dc_media = IFM_10_5;
16485c1cfac4SBill Paul 
16495c1cfac4SBill Paul 	m->dc_gp_len = 2;
16505c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sia_gpio_ctl;
16515c1cfac4SBill Paul 
16525c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16535c1cfac4SBill Paul 	sc->dc_mi = m;
16545c1cfac4SBill Paul 
16555c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SIA;
16565c1cfac4SBill Paul 
16575c1cfac4SBill Paul 	return;
16585c1cfac4SBill Paul }
16595c1cfac4SBill Paul 
16605c1cfac4SBill Paul static void dc_decode_leaf_sym(sc, l)
16615c1cfac4SBill Paul 	struct dc_softc		*sc;
16625c1cfac4SBill Paul 	struct dc_eblock_sym	*l;
16635c1cfac4SBill Paul {
16645c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16655c1cfac4SBill Paul 
16665c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16673019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
16685c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT)
16695c1cfac4SBill Paul 		m->dc_media = IFM_100_TX;
16705c1cfac4SBill Paul 
16715c1cfac4SBill Paul 	if (l->dc_sym_code == DC_SYM_CODE_100BT_FDX)
16725c1cfac4SBill Paul 		m->dc_media = IFM_100_TX|IFM_FDX;
16735c1cfac4SBill Paul 
16745c1cfac4SBill Paul 	m->dc_gp_len = 2;
16755c1cfac4SBill Paul 	m->dc_gp_ptr = (u_int8_t *)&l->dc_sym_gpio_ctl;
16765c1cfac4SBill Paul 
16775c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
16785c1cfac4SBill Paul 	sc->dc_mi = m;
16795c1cfac4SBill Paul 
16805c1cfac4SBill Paul 	sc->dc_pmode = DC_PMODE_SYM;
16815c1cfac4SBill Paul 
16825c1cfac4SBill Paul 	return;
16835c1cfac4SBill Paul }
16845c1cfac4SBill Paul 
16855c1cfac4SBill Paul static void dc_decode_leaf_mii(sc, l)
16865c1cfac4SBill Paul 	struct dc_softc		*sc;
16875c1cfac4SBill Paul 	struct dc_eblock_mii	*l;
16885c1cfac4SBill Paul {
16895c1cfac4SBill Paul 	u_int8_t		*p;
16905c1cfac4SBill Paul 	struct dc_mediainfo	*m;
16915c1cfac4SBill Paul 
16925c1cfac4SBill Paul 	m = malloc(sizeof(struct dc_mediainfo), M_DEVBUF, M_NOWAIT);
16933019f2bfSBill Paul 	bzero(m, sizeof(struct dc_mediainfo));
16945c1cfac4SBill Paul 	/* We abuse IFM_AUTO to represent MII. */
16955c1cfac4SBill Paul 	m->dc_media = IFM_AUTO;
16965c1cfac4SBill Paul 	m->dc_gp_len = l->dc_gpr_len;
16975c1cfac4SBill Paul 
16985c1cfac4SBill Paul 	p = (u_int8_t *)l;
16995c1cfac4SBill Paul 	p += sizeof(struct dc_eblock_mii);
17005c1cfac4SBill Paul 	m->dc_gp_ptr = p;
17015c1cfac4SBill Paul 	p += 2 * l->dc_gpr_len;
17025c1cfac4SBill Paul 	m->dc_reset_len = *p;
17035c1cfac4SBill Paul 	p++;
17045c1cfac4SBill Paul 	m->dc_reset_ptr = p;
17055c1cfac4SBill Paul 
17065c1cfac4SBill Paul 	m->dc_next = sc->dc_mi;
17075c1cfac4SBill Paul 	sc->dc_mi = m;
17085c1cfac4SBill Paul 
17095c1cfac4SBill Paul 	return;
17105c1cfac4SBill Paul }
17115c1cfac4SBill Paul 
17125c1cfac4SBill Paul static void dc_parse_21143_srom(sc)
17135c1cfac4SBill Paul 	struct dc_softc		*sc;
17145c1cfac4SBill Paul {
17155c1cfac4SBill Paul 	struct dc_leaf_hdr	*lhdr;
17165c1cfac4SBill Paul 	struct dc_eblock_hdr	*hdr;
17175c1cfac4SBill Paul 	int			i, loff;
17185c1cfac4SBill Paul 	char			*ptr;
17195c1cfac4SBill Paul 
17205c1cfac4SBill Paul 	loff = sc->dc_srom[27];
17215c1cfac4SBill Paul 	lhdr = (struct dc_leaf_hdr *)&(sc->dc_srom[loff]);
17225c1cfac4SBill Paul 
17235c1cfac4SBill Paul 	ptr = (char *)lhdr;
17245c1cfac4SBill Paul 	ptr += sizeof(struct dc_leaf_hdr) - 1;
17255c1cfac4SBill Paul 	for (i = 0; i < lhdr->dc_mcnt; i++) {
17265c1cfac4SBill Paul 		hdr = (struct dc_eblock_hdr *)ptr;
17275c1cfac4SBill Paul 		switch(hdr->dc_type) {
17285c1cfac4SBill Paul 		case DC_EBLOCK_MII:
17295c1cfac4SBill Paul 			dc_decode_leaf_mii(sc, (struct dc_eblock_mii *)hdr);
17305c1cfac4SBill Paul 			break;
17315c1cfac4SBill Paul 		case DC_EBLOCK_SIA:
17325c1cfac4SBill Paul 			dc_decode_leaf_sia(sc, (struct dc_eblock_sia *)hdr);
17335c1cfac4SBill Paul 			break;
17345c1cfac4SBill Paul 		case DC_EBLOCK_SYM:
17355c1cfac4SBill Paul 			dc_decode_leaf_sym(sc, (struct dc_eblock_sym *)hdr);
17365c1cfac4SBill Paul 			break;
17375c1cfac4SBill Paul 		default:
17385c1cfac4SBill Paul 			/* Don't care. Yet. */
17395c1cfac4SBill Paul 			break;
17405c1cfac4SBill Paul 		}
17415c1cfac4SBill Paul 		ptr += (hdr->dc_len & 0x7F);
17425c1cfac4SBill Paul 		ptr++;
17435c1cfac4SBill Paul 	}
17445c1cfac4SBill Paul 
17455c1cfac4SBill Paul 	return;
17465c1cfac4SBill Paul }
17475c1cfac4SBill Paul 
174896f2e892SBill Paul /*
174996f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
175096f2e892SBill Paul  * setup and ethernet/BPF attach.
175196f2e892SBill Paul  */
175296f2e892SBill Paul static int dc_attach(dev)
175396f2e892SBill Paul 	device_t		dev;
175496f2e892SBill Paul {
1755d1ce9105SBill Paul 	int			tmp = 0;
175696f2e892SBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
175796f2e892SBill Paul 	u_int32_t		command;
175896f2e892SBill Paul 	struct dc_softc		*sc;
175996f2e892SBill Paul 	struct ifnet		*ifp;
176096f2e892SBill Paul 	u_int32_t		revision;
176196f2e892SBill Paul 	int			unit, error = 0, rid, mac_offset;
176296f2e892SBill Paul 
176396f2e892SBill Paul 	sc = device_get_softc(dev);
176496f2e892SBill Paul 	unit = device_get_unit(dev);
176596f2e892SBill Paul 	bzero(sc, sizeof(struct dc_softc));
176696f2e892SBill Paul 
176708812b39SBosko Milekic 	mtx_init(&sc->dc_mtx, device_get_nameunit(dev), MTX_DEF | MTX_RECURSE);
1768031fc810SBill Paul 	DC_LOCK(sc);
1769031fc810SBill Paul 
177096f2e892SBill Paul 	/*
177196f2e892SBill Paul 	 * Handle power management nonsense.
177296f2e892SBill Paul 	 */
177396f2e892SBill Paul 	dc_acpi(dev);
177496f2e892SBill Paul 
177596f2e892SBill Paul 	/*
177696f2e892SBill Paul 	 * Map control/status registers.
177796f2e892SBill Paul 	 */
177807f65363SBill Paul 	pci_enable_busmaster(dev);
177907f65363SBill Paul 	pci_enable_io(dev, PCIM_CMD_PORTEN);
178007f65363SBill Paul 	pci_enable_io(dev, PCIM_CMD_MEMEN);
1781c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
178296f2e892SBill Paul 
178396f2e892SBill Paul #ifdef DC_USEIOSPACE
178496f2e892SBill Paul 	if (!(command & PCIM_CMD_PORTEN)) {
178596f2e892SBill Paul 		printf("dc%d: failed to enable I/O ports!\n", unit);
178696f2e892SBill Paul 		error = ENXIO;
178796f2e892SBill Paul 		goto fail;
178896f2e892SBill Paul 	}
178996f2e892SBill Paul #else
179096f2e892SBill Paul 	if (!(command & PCIM_CMD_MEMEN)) {
179196f2e892SBill Paul 		printf("dc%d: failed to enable memory mapping!\n", unit);
179296f2e892SBill Paul 		error = ENXIO;
179396f2e892SBill Paul 		goto fail;
179496f2e892SBill Paul 	}
179596f2e892SBill Paul #endif
179696f2e892SBill Paul 
179796f2e892SBill Paul 	rid = DC_RID;
179896f2e892SBill Paul 	sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid,
179996f2e892SBill Paul 	    0, ~0, 1, RF_ACTIVE);
180096f2e892SBill Paul 
180196f2e892SBill Paul 	if (sc->dc_res == NULL) {
180296f2e892SBill Paul 		printf("dc%d: couldn't map ports/memory\n", unit);
180396f2e892SBill Paul 		error = ENXIO;
180496f2e892SBill Paul 		goto fail;
180596f2e892SBill Paul 	}
180696f2e892SBill Paul 
180796f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
180896f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
180996f2e892SBill Paul 
181096f2e892SBill Paul 	/* Allocate interrupt */
181196f2e892SBill Paul 	rid = 0;
181296f2e892SBill Paul 	sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
181396f2e892SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
181496f2e892SBill Paul 
181596f2e892SBill Paul 	if (sc->dc_irq == NULL) {
181696f2e892SBill Paul 		printf("dc%d: couldn't map interrupt\n", unit);
181796f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
181896f2e892SBill Paul 		error = ENXIO;
181996f2e892SBill Paul 		goto fail;
182096f2e892SBill Paul 	}
182196f2e892SBill Paul 
1822b50c6312SJonathan Lemon 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET |
1823b50c6312SJonathan Lemon 	    (IS_MPSAFE ? INTR_MPSAFE : 0),
182496f2e892SBill Paul 	    dc_intr, sc, &sc->dc_intrhand);
182596f2e892SBill Paul 
182696f2e892SBill Paul 	if (error) {
182796f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
182896f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
182996f2e892SBill Paul 		printf("dc%d: couldn't set up irq\n", unit);
183096f2e892SBill Paul 		goto fail;
183196f2e892SBill Paul 	}
183296f2e892SBill Paul 
183396f2e892SBill Paul 	/* Need this info to decide on a chip type. */
183496f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
183596f2e892SBill Paul 	revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF;
183696f2e892SBill Paul 
183796f2e892SBill Paul 	switch(sc->dc_info->dc_did) {
183896f2e892SBill Paul 	case DC_DEVICEID_21143:
183996f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
184096f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1841042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
18425c1cfac4SBill Paul 		/* Save EEPROM contents so we can parse them later. */
18435c1cfac4SBill Paul 		dc_read_eeprom(sc, (caddr_t)&sc->dc_srom, 0, 512, 0);
184496f2e892SBill Paul 		break;
184596f2e892SBill Paul 	case DC_DEVICEID_DM9100:
184696f2e892SBill Paul 	case DC_DEVICEID_DM9102:
184796f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1848318a72d7SBill Paul 		sc->dc_flags |= DC_TX_COALESCE|DC_TX_INTR_ALWAYS;
1849318a72d7SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_TX_STORENFWD;
185096f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
18510a46b1dcSBill Paul 		/* Increase the latency timer value. */
18520a46b1dcSBill Paul 		command = pci_read_config(dev, DC_PCI_CFLT, 4);
18530a46b1dcSBill Paul 		command &= 0xFFFF00FF;
18540a46b1dcSBill Paul 		command |= 0x00008000;
18550a46b1dcSBill Paul 		pci_write_config(dev, DC_PCI_CFLT, command, 4);
185696f2e892SBill Paul 		break;
185796f2e892SBill Paul 	case DC_DEVICEID_AL981:
185896f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
185996f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
186096f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
186196f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
186296f2e892SBill Paul 		break;
186396f2e892SBill Paul 	case DC_DEVICEID_AN985:
186441fced74SPeter Wemm 	case DC_DEVICEID_FE2500:
1865fa167b8eSBill Paul 	case DC_DEVICEID_EN2242:
186696f2e892SBill Paul 		sc->dc_type = DC_TYPE_AN985;
186796f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
186896f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
186996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
187096f2e892SBill Paul 		break;
187196f2e892SBill Paul 	case DC_DEVICEID_98713:
187296f2e892SBill Paul 	case DC_DEVICEID_98713_CP:
187396f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
187496f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
187596f2e892SBill Paul 		}
1876318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
187796f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
1878318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1879318b02fdSBill Paul 		}
1880318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
188196f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
188296f2e892SBill Paul 		break;
188396f2e892SBill Paul 	case DC_DEVICEID_987x5:
18849ca710f6SJeroen Ruigrok van der Werven 	case DC_DEVICEID_EN1217:
188579d11e09SBill Paul 		/*
188679d11e09SBill Paul 		 * Macronix MX98715AEC-C/D/E parts have only a
188779d11e09SBill Paul 		 * 128-bit hash table. We need to deal with these
188879d11e09SBill Paul 		 * in the same manner as the PNIC II so that we
188979d11e09SBill Paul 		 * get the right number of bits out of the
189079d11e09SBill Paul 		 * CRC routine.
189179d11e09SBill Paul 		 */
189279d11e09SBill Paul 		if (revision >= DC_REVISION_98715AEC_C &&
189379d11e09SBill Paul 		    revision < DC_REVISION_98725)
189479d11e09SBill Paul 			sc->dc_flags |= DC_128BIT_HASH;
189596f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
189696f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1897318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
189896f2e892SBill Paul 		break;
1899ead7cde9SBill Paul 	case DC_DEVICEID_98727:
1900ead7cde9SBill Paul 		sc->dc_type = DC_TYPE_987x5;
1901ead7cde9SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1902ead7cde9SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
1903ead7cde9SBill Paul 		break;
190496f2e892SBill Paul 	case DC_DEVICEID_82C115:
190596f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
190679d11e09SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR|DC_128BIT_HASH;
1907318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
190896f2e892SBill Paul 		break;
190996f2e892SBill Paul 	case DC_DEVICEID_82C168:
191096f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
191191cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS;
191296f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
191396f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
191496f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
191596f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
191696f2e892SBill Paul 		break;
191796f2e892SBill Paul 	case DC_DEVICEID_AX88140A:
191896f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
191996f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG;
192096f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
192196f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
192296f2e892SBill Paul 		break;
1923feb78939SJonathan Chen 	case DC_DEVICEID_X3201:
1924feb78939SJonathan Chen 		sc->dc_type = DC_TYPE_XIRCOM;
1925feb78939SJonathan Chen 		sc->dc_flags |= DC_TX_INTR_ALWAYS | DC_TX_COALESCE;
1926feb78939SJonathan Chen 		/*
1927feb78939SJonathan Chen 		 * We don't actually need to coalesce, but we're doing
1928feb78939SJonathan Chen 		 * it to obtain a double word aligned buffer.
1929feb78939SJonathan Chen 		 */
1930feb78939SJonathan Chen 		break;
193196f2e892SBill Paul 	default:
193296f2e892SBill Paul 		printf("dc%d: unknown device: %x\n", sc->dc_unit,
193396f2e892SBill Paul 		    sc->dc_info->dc_did);
193496f2e892SBill Paul 		break;
193596f2e892SBill Paul 	}
193696f2e892SBill Paul 
193796f2e892SBill Paul 	/* Save the cache line size. */
193888d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
193988d739dcSBill Paul 		sc->dc_cachesize = 0;
194088d739dcSBill Paul 	else
194188d739dcSBill Paul 		sc->dc_cachesize = pci_read_config(dev,
194288d739dcSBill Paul 		    DC_PCI_CFLT, 4) & 0xFF;
194396f2e892SBill Paul 
194496f2e892SBill Paul 	/* Reset the adapter. */
194596f2e892SBill Paul 	dc_reset(sc);
194696f2e892SBill Paul 
194796f2e892SBill Paul 	/* Take 21143 out of snooze mode */
1948feb78939SJonathan Chen 	if (DC_IS_INTEL(sc) || DC_IS_XIRCOM(sc)) {
194996f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
195096f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
195196f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
195296f2e892SBill Paul 	}
195396f2e892SBill Paul 
195496f2e892SBill Paul 	/*
195596f2e892SBill Paul 	 * Try to learn something about the supported media.
195696f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
195796f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
195896f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
195996f2e892SBill Paul 	 * Intel 21143.
196096f2e892SBill Paul 	 */
19615c1cfac4SBill Paul 	if (DC_IS_INTEL(sc))
19625c1cfac4SBill Paul 		dc_parse_21143_srom(sc);
19635c1cfac4SBill Paul 	else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
196496f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
196596f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
196696f2e892SBill Paul 		else
196796f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
196896f2e892SBill Paul 	} else if (!sc->dc_pmode)
196996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
197096f2e892SBill Paul 
197196f2e892SBill Paul 	/*
197296f2e892SBill Paul 	 * Get station address from the EEPROM.
197396f2e892SBill Paul 	 */
197496f2e892SBill Paul 	switch(sc->dc_type) {
197596f2e892SBill Paul 	case DC_TYPE_98713:
197696f2e892SBill Paul 	case DC_TYPE_98713A:
197796f2e892SBill Paul 	case DC_TYPE_987x5:
197896f2e892SBill Paul 	case DC_TYPE_PNICII:
197996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
198096f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
198196f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
198296f2e892SBill Paul 		break;
198396f2e892SBill Paul 	case DC_TYPE_PNIC:
198496f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
198596f2e892SBill Paul 		break;
198696f2e892SBill Paul 	case DC_TYPE_DM9102:
198796f2e892SBill Paul 	case DC_TYPE_21143:
198896f2e892SBill Paul 	case DC_TYPE_ASIX:
198996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
199096f2e892SBill Paul 		break;
199196f2e892SBill Paul 	case DC_TYPE_AL981:
199296f2e892SBill Paul 	case DC_TYPE_AN985:
199396f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0);
199496f2e892SBill Paul 		break;
1995feb78939SJonathan Chen 	case DC_TYPE_XIRCOM:
1996feb78939SJonathan Chen 		dc_read_eeprom(sc, (caddr_t)&eaddr, 3, 3, 0);
1997feb78939SJonathan Chen 		break;
199896f2e892SBill Paul 	default:
199996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
200096f2e892SBill Paul 		break;
200196f2e892SBill Paul 	}
200296f2e892SBill Paul 
200396f2e892SBill Paul 	/*
200496f2e892SBill Paul 	 * A 21143 or clone chip was detected. Inform the world.
200596f2e892SBill Paul 	 */
200696f2e892SBill Paul 	printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":");
200796f2e892SBill Paul 
200896f2e892SBill Paul 	sc->dc_unit = unit;
200996f2e892SBill Paul 	bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
201096f2e892SBill Paul 
201196f2e892SBill Paul 	sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF,
201296f2e892SBill Paul 	    M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
201396f2e892SBill Paul 
201496f2e892SBill Paul 	if (sc->dc_ldata == NULL) {
201596f2e892SBill Paul 		printf("dc%d: no memory for list buffers!\n", unit);
201696f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
201796f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
201896f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
201996f2e892SBill Paul 		error = ENXIO;
202096f2e892SBill Paul 		goto fail;
202196f2e892SBill Paul 	}
202296f2e892SBill Paul 
202396f2e892SBill Paul 	bzero(sc->dc_ldata, sizeof(struct dc_list_data));
202496f2e892SBill Paul 
202596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
202696f2e892SBill Paul 	ifp->if_softc = sc;
202796f2e892SBill Paul 	ifp->if_unit = unit;
202896f2e892SBill Paul 	ifp->if_name = "dc";
2029feb78939SJonathan Chen 	/* XXX: bleah, MTU gets overwritten in ether_ifattach() */
203096f2e892SBill Paul 	ifp->if_mtu = ETHERMTU;
203196f2e892SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
203296f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
203396f2e892SBill Paul 	ifp->if_output = ether_output;
203496f2e892SBill Paul 	ifp->if_start = dc_start;
203596f2e892SBill Paul 	ifp->if_watchdog = dc_watchdog;
203696f2e892SBill Paul 	ifp->if_init = dc_init;
203796f2e892SBill Paul 	ifp->if_baudrate = 10000000;
203896f2e892SBill Paul 	ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1;
2039b50c6312SJonathan Lemon 	ifp->if_mpsafe = IS_MPSAFE;
204096f2e892SBill Paul 
204196f2e892SBill Paul 	/*
20425c1cfac4SBill Paul 	 * Do MII setup. If this is a 21143, check for a PHY on the
20435c1cfac4SBill Paul 	 * MII bus after applying any necessary fixups to twiddle the
20445c1cfac4SBill Paul 	 * GPIO bits. If we don't end up finding a PHY, restore the
20455c1cfac4SBill Paul 	 * old selection (SIA only or SIA/SYM) and attach the dcphy
20465c1cfac4SBill Paul 	 * driver instead.
204796f2e892SBill Paul 	 */
20485c1cfac4SBill Paul 	if (DC_IS_INTEL(sc)) {
20495c1cfac4SBill Paul 		dc_apply_fixup(sc, IFM_AUTO);
20505c1cfac4SBill Paul 		tmp = sc->dc_pmode;
20515c1cfac4SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
20525c1cfac4SBill Paul 	}
20535c1cfac4SBill Paul 
205496f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
205596f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
205696f2e892SBill Paul 
205796f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
20585c1cfac4SBill Paul 		sc->dc_pmode = tmp;
20595c1cfac4SBill Paul 		if (sc->dc_pmode != DC_PMODE_SIA)
206096f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
2061042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
206296f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
206396f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
206478999dd1SBill Paul 		/*
206578999dd1SBill Paul 		 * For non-MII cards, we need to have the 21143
206678999dd1SBill Paul 		 * drive the LEDs. Except there are some systems
206778999dd1SBill Paul 		 * like the NEC VersaPro NoteBook PC which have no
206878999dd1SBill Paul 		 * LEDs, and twiddling these bits has adverse effects
206978999dd1SBill Paul 		 * on them. (I.e. you suddenly can't get a link.)
207078999dd1SBill Paul 		 */
207178999dd1SBill Paul 		if (pci_read_config(dev, DC_PCI_CSID, 4) != 0x80281033)
207278999dd1SBill Paul 			sc->dc_flags |= DC_TULIP_LEDS;
207396f2e892SBill Paul 		error = 0;
207496f2e892SBill Paul 	}
207596f2e892SBill Paul 
207696f2e892SBill Paul 	if (error) {
207796f2e892SBill Paul 		printf("dc%d: MII without any PHY!\n", sc->dc_unit);
207896f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
207996f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
208096f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
208196f2e892SBill Paul 		error = ENXIO;
208296f2e892SBill Paul 		goto fail;
208396f2e892SBill Paul 	}
208496f2e892SBill Paul 
2085feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
2086feb78939SJonathan Chen 		/*
2087feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
2088feb78939SJonathan Chen 		 * can talk to the MII.
2089feb78939SJonathan Chen 		 */
2090feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
2091feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2092feb78939SJonathan Chen 		DELAY(10);
2093feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
2094feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
2095feb78939SJonathan Chen 		DELAY(10);
2096feb78939SJonathan Chen 	}
2097feb78939SJonathan Chen 
209896f2e892SBill Paul 	/*
209921b8ebd9SArchie Cobbs 	 * Call MI attach routine.
210096f2e892SBill Paul 	 */
210121b8ebd9SArchie Cobbs 	ether_ifattach(ifp, ETHER_BPF_SUPPORTED);
2102b50c6312SJonathan Lemon 	callout_init(&sc->dc_stat_ch, IS_MPSAFE);
210396f2e892SBill Paul 
21045c1cfac4SBill Paul #ifdef SRM_MEDIA
2105510a809eSMike Smith         sc->dc_srm_media = 0;
2106510a809eSMike Smith 
2107510a809eSMike Smith 	/* Remember the SRM console media setting */
2108510a809eSMike Smith 	if (DC_IS_INTEL(sc)) {
2109510a809eSMike Smith 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
2110510a809eSMike Smith 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
2111510a809eSMike Smith 		switch ((command >> 8) & 0xff) {
2112510a809eSMike Smith 		case 3:
2113510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T;
2114510a809eSMike Smith 			break;
2115510a809eSMike Smith 		case 4:
2116510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T | IFM_FDX;
2117510a809eSMike Smith 			break;
2118510a809eSMike Smith 		case 5:
2119510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX;
2120510a809eSMike Smith 			break;
2121510a809eSMike Smith 		case 6:
2122510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX | IFM_FDX;
2123510a809eSMike Smith 			break;
2124510a809eSMike Smith 		}
2125510a809eSMike Smith 		if (sc->dc_srm_media)
2126510a809eSMike Smith 			sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER;
2127510a809eSMike Smith 	}
2128510a809eSMike Smith #endif
2129510a809eSMike Smith 
2130d1ce9105SBill Paul 	DC_UNLOCK(sc);
2131d1ce9105SBill Paul 	return(0);
2132510a809eSMike Smith 
213396f2e892SBill Paul fail:
2134d1ce9105SBill Paul 	DC_UNLOCK(sc);
2135d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
213696f2e892SBill Paul 	return(error);
213796f2e892SBill Paul }
213896f2e892SBill Paul 
213996f2e892SBill Paul static int dc_detach(dev)
214096f2e892SBill Paul 	device_t		dev;
214196f2e892SBill Paul {
214296f2e892SBill Paul 	struct dc_softc		*sc;
214396f2e892SBill Paul 	struct ifnet		*ifp;
21445c1cfac4SBill Paul 	struct dc_mediainfo	*m;
214596f2e892SBill Paul 
214696f2e892SBill Paul 	sc = device_get_softc(dev);
2147d1ce9105SBill Paul 
2148d1ce9105SBill Paul 	DC_LOCK(sc);
2149d1ce9105SBill Paul 
215096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
215196f2e892SBill Paul 
215296f2e892SBill Paul 	dc_stop(sc);
215321b8ebd9SArchie Cobbs 	ether_ifdetach(ifp, ETHER_BPF_SUPPORTED);
215496f2e892SBill Paul 
215596f2e892SBill Paul 	bus_generic_detach(dev);
215696f2e892SBill Paul 	device_delete_child(dev, sc->dc_miibus);
215796f2e892SBill Paul 
215896f2e892SBill Paul 	bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
215996f2e892SBill Paul 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
216096f2e892SBill Paul 	bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
216196f2e892SBill Paul 
216296f2e892SBill Paul 	contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF);
216396f2e892SBill Paul 	if (sc->dc_pnic_rx_buf != NULL)
216496f2e892SBill Paul 		free(sc->dc_pnic_rx_buf, M_DEVBUF);
216596f2e892SBill Paul 
21665c1cfac4SBill Paul 	while(sc->dc_mi != NULL) {
21675c1cfac4SBill Paul 		m = sc->dc_mi->dc_next;
21685c1cfac4SBill Paul 		free(sc->dc_mi, M_DEVBUF);
21695c1cfac4SBill Paul 		sc->dc_mi = m;
21705c1cfac4SBill Paul 	}
21715c1cfac4SBill Paul 
2172d1ce9105SBill Paul 	DC_UNLOCK(sc);
2173d1ce9105SBill Paul 	mtx_destroy(&sc->dc_mtx);
217496f2e892SBill Paul 
217596f2e892SBill Paul 	return(0);
217696f2e892SBill Paul }
217796f2e892SBill Paul 
217896f2e892SBill Paul /*
217996f2e892SBill Paul  * Initialize the transmit descriptors.
218096f2e892SBill Paul  */
218196f2e892SBill Paul static int dc_list_tx_init(sc)
218296f2e892SBill Paul 	struct dc_softc		*sc;
218396f2e892SBill Paul {
218496f2e892SBill Paul 	struct dc_chain_data	*cd;
218596f2e892SBill Paul 	struct dc_list_data	*ld;
218696f2e892SBill Paul 	int			i;
218796f2e892SBill Paul 
218896f2e892SBill Paul 	cd = &sc->dc_cdata;
218996f2e892SBill Paul 	ld = sc->dc_ldata;
219096f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
219196f2e892SBill Paul 		if (i == (DC_TX_LIST_CNT - 1)) {
219296f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
219396f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[0]);
219496f2e892SBill Paul 		} else {
219596f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
219696f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[i + 1]);
219796f2e892SBill Paul 		}
219896f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
219996f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
220096f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
220196f2e892SBill Paul 	}
220296f2e892SBill Paul 
220396f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
220496f2e892SBill Paul 
220596f2e892SBill Paul 	return(0);
220696f2e892SBill Paul }
220796f2e892SBill Paul 
220896f2e892SBill Paul 
220996f2e892SBill Paul /*
221096f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
221196f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
221296f2e892SBill Paul  * points back to the first.
221396f2e892SBill Paul  */
221496f2e892SBill Paul static int dc_list_rx_init(sc)
221596f2e892SBill Paul 	struct dc_softc		*sc;
221696f2e892SBill Paul {
221796f2e892SBill Paul 	struct dc_chain_data	*cd;
221896f2e892SBill Paul 	struct dc_list_data	*ld;
221996f2e892SBill Paul 	int			i;
222096f2e892SBill Paul 
222196f2e892SBill Paul 	cd = &sc->dc_cdata;
222296f2e892SBill Paul 	ld = sc->dc_ldata;
222396f2e892SBill Paul 
222496f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
222596f2e892SBill Paul 		if (dc_newbuf(sc, i, NULL) == ENOBUFS)
222696f2e892SBill Paul 			return(ENOBUFS);
222796f2e892SBill Paul 		if (i == (DC_RX_LIST_CNT - 1)) {
222896f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
222996f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[0]);
223096f2e892SBill Paul 		} else {
223196f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
223296f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[i + 1]);
223396f2e892SBill Paul 		}
223496f2e892SBill Paul 	}
223596f2e892SBill Paul 
223696f2e892SBill Paul 	cd->dc_rx_prod = 0;
223796f2e892SBill Paul 
223896f2e892SBill Paul 	return(0);
223996f2e892SBill Paul }
224096f2e892SBill Paul 
224196f2e892SBill Paul /*
224296f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
224396f2e892SBill Paul  */
224496f2e892SBill Paul static int dc_newbuf(sc, i, m)
224596f2e892SBill Paul 	struct dc_softc		*sc;
224696f2e892SBill Paul 	int			i;
224796f2e892SBill Paul 	struct mbuf		*m;
224896f2e892SBill Paul {
224996f2e892SBill Paul 	struct mbuf		*m_new = NULL;
225096f2e892SBill Paul 	struct dc_desc		*c;
225196f2e892SBill Paul 
225296f2e892SBill Paul 	c = &sc->dc_ldata->dc_rx_list[i];
225396f2e892SBill Paul 
225496f2e892SBill Paul 	if (m == NULL) {
225596f2e892SBill Paul 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
225696f2e892SBill Paul 		if (m_new == NULL) {
225796f2e892SBill Paul 			printf("dc%d: no memory for rx list "
225896f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
225996f2e892SBill Paul 			return(ENOBUFS);
226096f2e892SBill Paul 		}
226196f2e892SBill Paul 
226296f2e892SBill Paul 		MCLGET(m_new, M_DONTWAIT);
226396f2e892SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
226496f2e892SBill Paul 			printf("dc%d: no memory for rx list "
226596f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
226696f2e892SBill Paul 			m_freem(m_new);
226796f2e892SBill Paul 			return(ENOBUFS);
226896f2e892SBill Paul 		}
226996f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
227096f2e892SBill Paul 	} else {
227196f2e892SBill Paul 		m_new = m;
227296f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
227396f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
227496f2e892SBill Paul 	}
227596f2e892SBill Paul 
227696f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
227796f2e892SBill Paul 
227896f2e892SBill Paul 	/*
227996f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
228096f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
228196f2e892SBill Paul 	 * 82c169 chips.
228296f2e892SBill Paul 	 */
228396f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
228496f2e892SBill Paul 		bzero((char *)mtod(m_new, char *), m_new->m_len);
228596f2e892SBill Paul 
228696f2e892SBill Paul 	sc->dc_cdata.dc_rx_chain[i] = m_new;
228796f2e892SBill Paul 	c->dc_data = vtophys(mtod(m_new, caddr_t));
228896f2e892SBill Paul 	c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN;
228996f2e892SBill Paul 	c->dc_status = DC_RXSTAT_OWN;
229096f2e892SBill Paul 
229196f2e892SBill Paul 	return(0);
229296f2e892SBill Paul }
229396f2e892SBill Paul 
229496f2e892SBill Paul /*
229596f2e892SBill Paul  * Grrrrr.
229696f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
229796f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
229896f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
229996f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
230096f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
230196f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
230296f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
230396f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
230496f2e892SBill Paul  *
230596f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
230696f2e892SBill Paul  * Here's what we know:
230796f2e892SBill Paul  *
230896f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
230996f2e892SBill Paul  *   descriptors uploaded.
231096f2e892SBill Paul  *
231196f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
231296f2e892SBill Paul  *   total data upload.
231396f2e892SBill Paul  *
231496f2e892SBill Paul  * - We know the size of the desired received frame because it will be
231596f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
231696f2e892SBill Paul  *
231796f2e892SBill Paul  * Here's what we do:
231896f2e892SBill Paul  *
231996f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
232096f2e892SBill Paul  *   This means that we know that the buffer contents should be all
232196f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
232296f2e892SBill Paul  *
232396f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
232496f2e892SBill Paul  *   ethernet CRC at the end.
232596f2e892SBill Paul  *
232696f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
232796f2e892SBill Paul  *
232896f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
232996f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
233096f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
233196f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
233296f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
233396f2e892SBill Paul  *   we won't be fooled.
233496f2e892SBill Paul  *
233596f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
233696f2e892SBill Paul  *   that value from the current pointer location. This brings us
233796f2e892SBill Paul  *   to the start of the actual received packet.
233896f2e892SBill Paul  *
233996f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
234096f2e892SBill Paul  *   frame length.
234196f2e892SBill Paul  *
234296f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
234396f2e892SBill Paul  * the time.
234496f2e892SBill Paul  */
234596f2e892SBill Paul 
234696f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG)
234796f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx)
234896f2e892SBill Paul 	struct dc_softc		*sc;
234996f2e892SBill Paul 	int			idx;
235096f2e892SBill Paul {
235196f2e892SBill Paul 	struct dc_desc		*cur_rx;
235296f2e892SBill Paul 	struct dc_desc		*c = NULL;
235396f2e892SBill Paul 	struct mbuf		*m = NULL;
235496f2e892SBill Paul 	unsigned char		*ptr;
235596f2e892SBill Paul 	int			i, total_len;
235696f2e892SBill Paul 	u_int32_t		rxstat = 0;
235796f2e892SBill Paul 
235896f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
235996f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
236096f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
236196f2e892SBill Paul 	bzero(ptr, sizeof(DC_RXLEN * 5));
236296f2e892SBill Paul 
236396f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
236496f2e892SBill Paul 	while (1) {
236596f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
236696f2e892SBill Paul 		rxstat = c->dc_status;
236796f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
236896f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
236996f2e892SBill Paul 		ptr += DC_RXLEN;
237096f2e892SBill Paul 		/* If this is the last buffer, break out. */
237196f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
237296f2e892SBill Paul 			break;
237396f2e892SBill Paul 		dc_newbuf(sc, i, m);
237496f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
237596f2e892SBill Paul 	}
237696f2e892SBill Paul 
237796f2e892SBill Paul 	/* Find the length of the actual receive frame. */
237896f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
237996f2e892SBill Paul 
238096f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
238196f2e892SBill Paul 	while(*ptr == 0x00)
238296f2e892SBill Paul 		ptr--;
238396f2e892SBill Paul 
238496f2e892SBill Paul 	/* Round off. */
238596f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
238696f2e892SBill Paul 		ptr -= 1;
238796f2e892SBill Paul 
238896f2e892SBill Paul 	/* Now find the start of the frame. */
238996f2e892SBill Paul 	ptr -= total_len;
239096f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
239196f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
239296f2e892SBill Paul 
239396f2e892SBill Paul 	/*
239496f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
239596f2e892SBill Paul 	 * the status word to make it look like a successful
239696f2e892SBill Paul  	 * frame reception.
239796f2e892SBill Paul 	 */
239896f2e892SBill Paul 	dc_newbuf(sc, i, m);
239996f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
240096f2e892SBill Paul 	cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG;
240196f2e892SBill Paul 
240296f2e892SBill Paul 	return;
240396f2e892SBill Paul }
240496f2e892SBill Paul 
240596f2e892SBill Paul /*
240673bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
240773bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
240873bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
240973bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
241073bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
241173bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
241273bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
241373bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
241473bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
241573bf949cSBill Paul  */
241673bf949cSBill Paul static int dc_rx_resync(sc)
241773bf949cSBill Paul 	struct dc_softc		*sc;
241873bf949cSBill Paul {
241973bf949cSBill Paul 	int			i, pos;
242073bf949cSBill Paul 	struct dc_desc		*cur_rx;
242173bf949cSBill Paul 
242273bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
242373bf949cSBill Paul 
242473bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
242573bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
242673bf949cSBill Paul 		if (!(cur_rx->dc_status & DC_RXSTAT_OWN))
242773bf949cSBill Paul 			break;
242873bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
242973bf949cSBill Paul 	}
243073bf949cSBill Paul 
243173bf949cSBill Paul 	/* If the ring really is empty, then just return. */
243273bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
243373bf949cSBill Paul 		return(0);
243473bf949cSBill Paul 
243573bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
243673bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
243773bf949cSBill Paul 
243873bf949cSBill Paul 	return(EAGAIN);
243973bf949cSBill Paul }
244073bf949cSBill Paul 
244173bf949cSBill Paul /*
244296f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
244396f2e892SBill Paul  * the higher level protocols.
244496f2e892SBill Paul  */
244596f2e892SBill Paul static void dc_rxeof(sc)
244696f2e892SBill Paul 	struct dc_softc		*sc;
244796f2e892SBill Paul {
244896f2e892SBill Paul         struct ether_header	*eh;
244996f2e892SBill Paul         struct mbuf		*m;
245096f2e892SBill Paul         struct ifnet		*ifp;
245196f2e892SBill Paul 	struct dc_desc		*cur_rx;
245296f2e892SBill Paul 	int			i, total_len = 0;
245396f2e892SBill Paul 	u_int32_t		rxstat;
245496f2e892SBill Paul 
245596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
245696f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
245796f2e892SBill Paul 
245896f2e892SBill Paul 	while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) {
245996f2e892SBill Paul 		struct mbuf		*m0 = NULL;
246096f2e892SBill Paul 
246196f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
246296f2e892SBill Paul 		rxstat = cur_rx->dc_status;
246396f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
246496f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
246596f2e892SBill Paul 
246696f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
246796f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
246896f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
246996f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
247096f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
247196f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
247296f2e892SBill Paul 					continue;
247396f2e892SBill Paul 				}
247496f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
247596f2e892SBill Paul 				rxstat = cur_rx->dc_status;
247696f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
247796f2e892SBill Paul 			}
247896f2e892SBill Paul 		}
247996f2e892SBill Paul 
248096f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = NULL;
248196f2e892SBill Paul 
248296f2e892SBill Paul 		/*
248396f2e892SBill Paul 		 * If an error occurs, update stats, clear the
248496f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
248596f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
248696f2e892SBill Paul 	 	 * comes up in the ring.
248796f2e892SBill Paul 		 */
248896f2e892SBill Paul 		if (rxstat & DC_RXSTAT_RXERR) {
248996f2e892SBill Paul 			ifp->if_ierrors++;
249096f2e892SBill Paul 			if (rxstat & DC_RXSTAT_COLLSEEN)
249196f2e892SBill Paul 				ifp->if_collisions++;
249296f2e892SBill Paul 			dc_newbuf(sc, i, m);
249396f2e892SBill Paul 			if (rxstat & DC_RXSTAT_CRCERR) {
249496f2e892SBill Paul 				DC_INC(i, DC_RX_LIST_CNT);
249596f2e892SBill Paul 				continue;
249696f2e892SBill Paul 			} else {
249796f2e892SBill Paul 				dc_init(sc);
249896f2e892SBill Paul 				return;
249996f2e892SBill Paul 			}
250096f2e892SBill Paul 		}
250196f2e892SBill Paul 
250296f2e892SBill Paul 		/* No errors; receive the packet. */
250396f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
250496f2e892SBill Paul 
250596f2e892SBill Paul 		m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
250696f2e892SBill Paul 		    total_len + ETHER_ALIGN, 0, ifp, NULL);
250796f2e892SBill Paul 		dc_newbuf(sc, i, m);
250896f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
250996f2e892SBill Paul 		if (m0 == NULL) {
251096f2e892SBill Paul 			ifp->if_ierrors++;
251196f2e892SBill Paul 			continue;
251296f2e892SBill Paul 		}
251396f2e892SBill Paul 		m_adj(m0, ETHER_ALIGN);
251496f2e892SBill Paul 		m = m0;
251596f2e892SBill Paul 
251696f2e892SBill Paul 		ifp->if_ipackets++;
251796f2e892SBill Paul 		eh = mtod(m, struct ether_header *);
251896f2e892SBill Paul 
251996f2e892SBill Paul 		/* Remove header from mbuf and pass it on. */
252096f2e892SBill Paul 		m_adj(m, sizeof(struct ether_header));
252196f2e892SBill Paul 		ether_input(ifp, eh, m);
252296f2e892SBill Paul 	}
252396f2e892SBill Paul 
252496f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
252596f2e892SBill Paul }
252696f2e892SBill Paul 
252796f2e892SBill Paul /*
252896f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
252996f2e892SBill Paul  * the list buffers.
253096f2e892SBill Paul  */
253196f2e892SBill Paul 
253296f2e892SBill Paul static void dc_txeof(sc)
253396f2e892SBill Paul 	struct dc_softc		*sc;
253496f2e892SBill Paul {
253596f2e892SBill Paul 	struct dc_desc		*cur_tx = NULL;
253696f2e892SBill Paul 	struct ifnet		*ifp;
253796f2e892SBill Paul 	int			idx;
253896f2e892SBill Paul 
253996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
254096f2e892SBill Paul 
254196f2e892SBill Paul 	/* Clear the timeout timer. */
254296f2e892SBill Paul 	ifp->if_timer = 0;
254396f2e892SBill Paul 
254496f2e892SBill Paul 	/*
254596f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
254696f2e892SBill Paul 	 * frames that have been transmitted.
254796f2e892SBill Paul 	 */
254896f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
254996f2e892SBill Paul 	while(idx != sc->dc_cdata.dc_tx_prod) {
255096f2e892SBill Paul 		u_int32_t		txstat;
255196f2e892SBill Paul 
255296f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
255396f2e892SBill Paul 		txstat = cur_tx->dc_status;
255496f2e892SBill Paul 
255596f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
255696f2e892SBill Paul 			break;
255796f2e892SBill Paul 
255896f2e892SBill Paul 		if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) ||
255996f2e892SBill Paul 		    cur_tx->dc_ctl & DC_TXCTL_SETUP) {
256096f2e892SBill Paul 			sc->dc_cdata.dc_tx_cnt--;
256196f2e892SBill Paul 			if (cur_tx->dc_ctl & DC_TXCTL_SETUP) {
256296f2e892SBill Paul 				/*
256396f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
256496f2e892SBill Paul 				 * that it will sometimes generate a TX
256596f2e892SBill Paul 				 * underrun error while DMAing the RX
256696f2e892SBill Paul 				 * filter setup frame. If we detect this,
256796f2e892SBill Paul 				 * we have to send the setup frame again,
256896f2e892SBill Paul 				 * or else the filter won't be programmed
256996f2e892SBill Paul 				 * correctly.
257096f2e892SBill Paul 				 */
257196f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
257296f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
257396f2e892SBill Paul 						dc_setfilt(sc);
257496f2e892SBill Paul 				}
257596f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
257696f2e892SBill Paul 			}
257796f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
257896f2e892SBill Paul 			continue;
257996f2e892SBill Paul 		}
258096f2e892SBill Paul 
2581feb78939SJonathan Chen 		if (DC_IS_XIRCOM(sc)) {
2582feb78939SJonathan Chen 			/*
2583feb78939SJonathan Chen 			 * XXX: Why does my Xircom taunt me so?
2584feb78939SJonathan Chen 			 * For some reason it likes setting the CARRLOST flag
2585feb78939SJonathan Chen 			 * even when the carrier is there. wtf?!? */
2586feb78939SJonathan Chen 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
2587feb78939SJonathan Chen 			    sc->dc_pmode == DC_PMODE_MII &&
2588feb78939SJonathan Chen 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
2589feb78939SJonathan Chen 						   DC_TXSTAT_NOCARRIER)))
2590feb78939SJonathan Chen 				txstat &= ~DC_TXSTAT_ERRSUM;
2591feb78939SJonathan Chen 		} else {
259296f2e892SBill Paul 			if (/*sc->dc_type == DC_TYPE_21143 &&*/
259396f2e892SBill Paul 			    sc->dc_pmode == DC_PMODE_MII &&
259496f2e892SBill Paul 			    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
259596f2e892SBill Paul 						   DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST)))
259696f2e892SBill Paul 				txstat &= ~DC_TXSTAT_ERRSUM;
2597feb78939SJonathan Chen 		}
259896f2e892SBill Paul 
259996f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
260096f2e892SBill Paul 			ifp->if_oerrors++;
260196f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
260296f2e892SBill Paul 				ifp->if_collisions++;
260396f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
260496f2e892SBill Paul 				ifp->if_collisions++;
260596f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
260696f2e892SBill Paul 				dc_init(sc);
260796f2e892SBill Paul 				return;
260896f2e892SBill Paul 			}
260996f2e892SBill Paul 		}
261096f2e892SBill Paul 
261196f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
261296f2e892SBill Paul 
261396f2e892SBill Paul 		ifp->if_opackets++;
261496f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
261596f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
261696f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
261796f2e892SBill Paul 		}
261896f2e892SBill Paul 
261996f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
262096f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
262196f2e892SBill Paul 	}
262296f2e892SBill Paul 
262396f2e892SBill Paul 	sc->dc_cdata.dc_tx_cons = idx;
262496f2e892SBill Paul 	if (cur_tx != NULL)
262596f2e892SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
262696f2e892SBill Paul 
262796f2e892SBill Paul 	return;
262896f2e892SBill Paul }
262996f2e892SBill Paul 
263096f2e892SBill Paul static void dc_tick(xsc)
263196f2e892SBill Paul 	void			*xsc;
263296f2e892SBill Paul {
263396f2e892SBill Paul 	struct dc_softc		*sc;
263496f2e892SBill Paul 	struct mii_data		*mii;
263596f2e892SBill Paul 	struct ifnet		*ifp;
263696f2e892SBill Paul 	u_int32_t		r;
263796f2e892SBill Paul 
263896f2e892SBill Paul 	sc = xsc;
2639d1ce9105SBill Paul 	DC_LOCK(sc);
264096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
264196f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
264296f2e892SBill Paul 
264396f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2644318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2645318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2646318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2647318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
264896f2e892SBill Paul 				sc->dc_link = 0;
2649318b02fdSBill Paul 				mii_mediachg(mii);
2650318b02fdSBill Paul 			}
2651318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2652318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2653318b02fdSBill Paul 				sc->dc_link = 0;
2654318b02fdSBill Paul 				mii_mediachg(mii);
2655318b02fdSBill Paul 			}
2656d675147eSBill Paul 			if (sc->dc_link == 0)
265796f2e892SBill Paul 				mii_tick(mii);
265896f2e892SBill Paul 		} else {
2659318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_ISR);
266096f2e892SBill Paul 			if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT &&
2661042c8f6eSBill Paul 			    sc->dc_cdata.dc_tx_cnt == 0)
266296f2e892SBill Paul 				mii_tick(mii);
2663042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2664042c8f6eSBill Paul 					sc->dc_link = 0;
266596f2e892SBill Paul 		}
266696f2e892SBill Paul 	} else
266796f2e892SBill Paul 		mii_tick(mii);
266896f2e892SBill Paul 
266996f2e892SBill Paul 	/*
267096f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
267196f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
267296f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
267396f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
267496f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
267596f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
267696f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
267796f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
267896f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
267996f2e892SBill Paul 	 * a screeching halt for several seconds.
268096f2e892SBill Paul 	 *
268196f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
268296f2e892SBill Paul 	 * any packets until a link has been established. After the
268396f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
268496f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
268596f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
268696f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
268796f2e892SBill Paul 	 */
268896f2e892SBill Paul 	if (!sc->dc_link) {
268996f2e892SBill Paul 		mii_pollstat(mii);
269096f2e892SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
269196f2e892SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
269296f2e892SBill Paul 			sc->dc_link++;
269396f2e892SBill Paul 			if (ifp->if_snd.ifq_head != NULL)
269496f2e892SBill Paul 				dc_start(ifp);
269596f2e892SBill Paul 		}
269696f2e892SBill Paul 	}
269796f2e892SBill Paul 
2698318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
2699b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
2700318b02fdSBill Paul 	else
2701b50c6312SJonathan Lemon 		callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
270296f2e892SBill Paul 
2703d1ce9105SBill Paul 	DC_UNLOCK(sc);
270496f2e892SBill Paul 
270596f2e892SBill Paul 	return;
270696f2e892SBill Paul }
270796f2e892SBill Paul 
270896f2e892SBill Paul static void dc_intr(arg)
270996f2e892SBill Paul 	void			*arg;
271096f2e892SBill Paul {
271196f2e892SBill Paul 	struct dc_softc		*sc;
271296f2e892SBill Paul 	struct ifnet		*ifp;
271396f2e892SBill Paul 	u_int32_t		status;
271496f2e892SBill Paul 
271596f2e892SBill Paul 	sc = arg;
2716d2a1864bSWarner Losh 
2717d2a1864bSWarner Losh 	if ( (CSR_READ_4(sc, DC_ISR) & DC_INTRS) == 0)
2718d2a1864bSWarner Losh 		return ;
2719d2a1864bSWarner Losh 
2720d1ce9105SBill Paul 	DC_LOCK(sc);
272196f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
272296f2e892SBill Paul 
2723d88a358cSLuigi Rizzo 	/* Suppress unwanted interrupts */
272496f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
272596f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
272696f2e892SBill Paul 			dc_stop(sc);
2727d1ce9105SBill Paul 		DC_UNLOCK(sc);
272896f2e892SBill Paul 		return;
272996f2e892SBill Paul 	}
273096f2e892SBill Paul 
273196f2e892SBill Paul 	/* Disable interrupts. */
273296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
273396f2e892SBill Paul 
2734feb78939SJonathan Chen 	while(((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS)
2735feb78939SJonathan Chen 	      && status != 0xFFFFFFFF) {
273696f2e892SBill Paul 
273796f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
273896f2e892SBill Paul 
273973bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
274073bf949cSBill Paul 			int		curpkts;
274173bf949cSBill Paul 			curpkts = ifp->if_ipackets;
274296f2e892SBill Paul 			dc_rxeof(sc);
274373bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
274473bf949cSBill Paul 				while(dc_rx_resync(sc))
274573bf949cSBill Paul 					dc_rxeof(sc);
274673bf949cSBill Paul 			}
274773bf949cSBill Paul 		}
274896f2e892SBill Paul 
274996f2e892SBill Paul 		if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF))
275096f2e892SBill Paul 			dc_txeof(sc);
275196f2e892SBill Paul 
275296f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
275396f2e892SBill Paul 			dc_txeof(sc);
275496f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
275596f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
275696f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
275796f2e892SBill Paul 			}
275896f2e892SBill Paul 		}
275996f2e892SBill Paul 
276096f2e892SBill Paul 		if (status & DC_ISR_TX_UNDERRUN) {
276196f2e892SBill Paul 			u_int32_t		cfg;
276296f2e892SBill Paul 
276396f2e892SBill Paul 			printf("dc%d: TX underrun -- ", sc->dc_unit);
276496f2e892SBill Paul 			if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc))
276596f2e892SBill Paul 				dc_init(sc);
276696f2e892SBill Paul 			cfg = CSR_READ_4(sc, DC_NETCFG);
276796f2e892SBill Paul 			cfg &= ~DC_NETCFG_TX_THRESH;
276896f2e892SBill Paul 			if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
276996f2e892SBill Paul 				printf("using store and forward mode\n");
277096f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
277191cc2adbSBill Paul 			} else if (sc->dc_flags & DC_TX_STORENFWD) {
277291cc2adbSBill Paul 				printf("resetting\n");
277396f2e892SBill Paul 			} else {
277496f2e892SBill Paul 				sc->dc_txthresh += 0x4000;
277596f2e892SBill Paul 				printf("increasing TX threshold\n");
277696f2e892SBill Paul 				CSR_WRITE_4(sc, DC_NETCFG, cfg);
277796f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
277896f2e892SBill Paul 				DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
277996f2e892SBill Paul 			}
278096f2e892SBill Paul 		}
278196f2e892SBill Paul 
278296f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
278373bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
278473bf949cSBill Paul 			int		curpkts;
278573bf949cSBill Paul 			curpkts = ifp->if_ipackets;
278696f2e892SBill Paul 			dc_rxeof(sc);
278773bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
278873bf949cSBill Paul 				while(dc_rx_resync(sc))
278973bf949cSBill Paul 					dc_rxeof(sc);
279073bf949cSBill Paul 			}
279173bf949cSBill Paul 		}
279296f2e892SBill Paul 
279396f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
279496f2e892SBill Paul 			dc_reset(sc);
279596f2e892SBill Paul 			dc_init(sc);
279696f2e892SBill Paul 		}
279796f2e892SBill Paul 	}
279896f2e892SBill Paul 
279996f2e892SBill Paul 	/* Re-enable interrupts. */
280096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
280196f2e892SBill Paul 
280296f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
280396f2e892SBill Paul 		dc_start(ifp);
280496f2e892SBill Paul 
2805d1ce9105SBill Paul 	DC_UNLOCK(sc);
2806d1ce9105SBill Paul 
280796f2e892SBill Paul 	return;
280896f2e892SBill Paul }
280996f2e892SBill Paul 
281096f2e892SBill Paul /*
281196f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
281296f2e892SBill Paul  * pointers to the fragment pointers.
281396f2e892SBill Paul  */
281496f2e892SBill Paul static int dc_encap(sc, m_head, txidx)
281596f2e892SBill Paul 	struct dc_softc		*sc;
281696f2e892SBill Paul 	struct mbuf		*m_head;
281796f2e892SBill Paul 	u_int32_t		*txidx;
281896f2e892SBill Paul {
281996f2e892SBill Paul 	struct dc_desc		*f = NULL;
282096f2e892SBill Paul 	struct mbuf		*m;
282196f2e892SBill Paul 	int			frag, cur, cnt = 0;
282296f2e892SBill Paul 
282396f2e892SBill Paul 	/*
282496f2e892SBill Paul  	 * Start packing the mbufs in this chain into
282596f2e892SBill Paul 	 * the fragment pointers. Stop when we run out
282696f2e892SBill Paul  	 * of fragments or hit the end of the mbuf chain.
282796f2e892SBill Paul 	 */
282896f2e892SBill Paul 	m = m_head;
282996f2e892SBill Paul 	cur = frag = *txidx;
283096f2e892SBill Paul 
283196f2e892SBill Paul 	for (m = m_head; m != NULL; m = m->m_next) {
283296f2e892SBill Paul 		if (m->m_len != 0) {
283396f2e892SBill Paul 			if (sc->dc_flags & DC_TX_ADMTEK_WAR) {
283496f2e892SBill Paul 				if (*txidx != sc->dc_cdata.dc_tx_prod &&
283596f2e892SBill Paul 				    frag == (DC_TX_LIST_CNT - 1))
283696f2e892SBill Paul 					return(ENOBUFS);
283796f2e892SBill Paul 			}
283896f2e892SBill Paul 			if ((DC_TX_LIST_CNT -
283996f2e892SBill Paul 			    (sc->dc_cdata.dc_tx_cnt + cnt)) < 5)
284096f2e892SBill Paul 				return(ENOBUFS);
284196f2e892SBill Paul 
284296f2e892SBill Paul 			f = &sc->dc_ldata->dc_tx_list[frag];
284396f2e892SBill Paul 			f->dc_ctl = DC_TXCTL_TLINK | m->m_len;
284496f2e892SBill Paul 			if (cnt == 0) {
284596f2e892SBill Paul 				f->dc_status = 0;
284696f2e892SBill Paul 				f->dc_ctl |= DC_TXCTL_FIRSTFRAG;
284796f2e892SBill Paul 			} else
284896f2e892SBill Paul 				f->dc_status = DC_TXSTAT_OWN;
284996f2e892SBill Paul 			f->dc_data = vtophys(mtod(m, vm_offset_t));
285096f2e892SBill Paul 			cur = frag;
285196f2e892SBill Paul 			DC_INC(frag, DC_TX_LIST_CNT);
285296f2e892SBill Paul 			cnt++;
285396f2e892SBill Paul 		}
285496f2e892SBill Paul 	}
285596f2e892SBill Paul 
285696f2e892SBill Paul 	if (m != NULL)
285796f2e892SBill Paul 		return(ENOBUFS);
285896f2e892SBill Paul 
285996f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt += cnt;
286096f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[cur] = m_head;
286196f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG;
286296f2e892SBill Paul 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
286396f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT;
286491cc2adbSBill Paul 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
286591cc2adbSBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
286696f2e892SBill Paul 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
286796f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
286896f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN;
286996f2e892SBill Paul 	*txidx = frag;
287096f2e892SBill Paul 
287196f2e892SBill Paul 	return(0);
287296f2e892SBill Paul }
287396f2e892SBill Paul 
287496f2e892SBill Paul /*
2875fda39fd0SBill Paul  * Coalesce an mbuf chain into a single mbuf cluster buffer.
2876fda39fd0SBill Paul  * Needed for some really badly behaved chips that just can't
2877fda39fd0SBill Paul  * do scatter/gather correctly.
2878fda39fd0SBill Paul  */
2879fda39fd0SBill Paul static int dc_coal(sc, m_head)
2880fda39fd0SBill Paul 	struct dc_softc		*sc;
2881fda39fd0SBill Paul 	struct mbuf		**m_head;
2882fda39fd0SBill Paul {
2883fda39fd0SBill Paul         struct mbuf		*m_new, *m;
2884fda39fd0SBill Paul 
2885fda39fd0SBill Paul 	m = *m_head;
2886fda39fd0SBill Paul 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
2887fda39fd0SBill Paul 	if (m_new == NULL) {
2888fda39fd0SBill Paul 		printf("dc%d: no memory for tx list", sc->dc_unit);
2889fda39fd0SBill Paul 		return(ENOBUFS);
2890fda39fd0SBill Paul 	}
2891fda39fd0SBill Paul 	if (m->m_pkthdr.len > MHLEN) {
2892fda39fd0SBill Paul 		MCLGET(m_new, M_DONTWAIT);
2893fda39fd0SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
2894fda39fd0SBill Paul 			m_freem(m_new);
2895fda39fd0SBill Paul 			printf("dc%d: no memory for tx list", sc->dc_unit);
2896fda39fd0SBill Paul 			return(ENOBUFS);
2897fda39fd0SBill Paul 		}
2898fda39fd0SBill Paul 	}
2899fda39fd0SBill Paul 	m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t));
2900fda39fd0SBill Paul 	m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len;
2901fda39fd0SBill Paul 	m_freem(m);
2902fda39fd0SBill Paul 	*m_head = m_new;
2903fda39fd0SBill Paul 
2904fda39fd0SBill Paul 	return(0);
2905fda39fd0SBill Paul }
2906fda39fd0SBill Paul 
2907fda39fd0SBill Paul /*
290896f2e892SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
290996f2e892SBill Paul  * to the mbuf data regions directly in the transmit lists. We also save a
291096f2e892SBill Paul  * copy of the pointers since the transmit list fragment pointers are
291196f2e892SBill Paul  * physical addresses.
291296f2e892SBill Paul  */
291396f2e892SBill Paul 
291496f2e892SBill Paul static void dc_start(ifp)
291596f2e892SBill Paul 	struct ifnet		*ifp;
291696f2e892SBill Paul {
291796f2e892SBill Paul 	struct dc_softc		*sc;
291896f2e892SBill Paul 	struct mbuf		*m_head = NULL;
291996f2e892SBill Paul 	int			idx;
292096f2e892SBill Paul 
292196f2e892SBill Paul 	sc = ifp->if_softc;
292296f2e892SBill Paul 
2923d1ce9105SBill Paul 	DC_LOCK(sc);
292496f2e892SBill Paul 
2925d1ce9105SBill Paul 	if (!sc->dc_link) {
2926d1ce9105SBill Paul 		DC_UNLOCK(sc);
292796f2e892SBill Paul 		return;
2928d1ce9105SBill Paul 	}
2929d1ce9105SBill Paul 
2930d1ce9105SBill Paul 	if (ifp->if_flags & IFF_OACTIVE) {
2931d1ce9105SBill Paul 		DC_UNLOCK(sc);
2932d1ce9105SBill Paul 		return;
2933d1ce9105SBill Paul 	}
293496f2e892SBill Paul 
293596f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_prod;
293696f2e892SBill Paul 
293796f2e892SBill Paul 	while(sc->dc_cdata.dc_tx_chain[idx] == NULL) {
293896f2e892SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
293996f2e892SBill Paul 		if (m_head == NULL)
294096f2e892SBill Paul 			break;
294196f2e892SBill Paul 
2942fda39fd0SBill Paul 		if (sc->dc_flags & DC_TX_COALESCE) {
2943fda39fd0SBill Paul 			if (dc_coal(sc, &m_head)) {
2944fda39fd0SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
2945fda39fd0SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
2946fda39fd0SBill Paul 				break;
2947fda39fd0SBill Paul 			}
2948fda39fd0SBill Paul 		}
2949fda39fd0SBill Paul 
295096f2e892SBill Paul 		if (dc_encap(sc, m_head, &idx)) {
295196f2e892SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
295296f2e892SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
295396f2e892SBill Paul 			break;
295496f2e892SBill Paul 		}
295596f2e892SBill Paul 
295696f2e892SBill Paul 		/*
295796f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
295896f2e892SBill Paul 		 * to him.
295996f2e892SBill Paul 		 */
296096f2e892SBill Paul 		if (ifp->if_bpf)
296196f2e892SBill Paul 			bpf_mtap(ifp, m_head);
29625c1cfac4SBill Paul 
29635c1cfac4SBill Paul 		if (sc->dc_flags & DC_TX_ONE) {
29645c1cfac4SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
29655c1cfac4SBill Paul 			break;
29665c1cfac4SBill Paul 		}
296796f2e892SBill Paul 	}
296896f2e892SBill Paul 
296996f2e892SBill Paul 	/* Transmit */
297096f2e892SBill Paul 	sc->dc_cdata.dc_tx_prod = idx;
297196f2e892SBill Paul 	if (!(sc->dc_flags & DC_TX_POLL))
297296f2e892SBill Paul 		CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
297396f2e892SBill Paul 
297496f2e892SBill Paul 	/*
297596f2e892SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
297696f2e892SBill Paul 	 */
297796f2e892SBill Paul 	ifp->if_timer = 5;
297896f2e892SBill Paul 
2979d1ce9105SBill Paul 	DC_UNLOCK(sc);
2980d1ce9105SBill Paul 
298196f2e892SBill Paul 	return;
298296f2e892SBill Paul }
298396f2e892SBill Paul 
298496f2e892SBill Paul static void dc_init(xsc)
298596f2e892SBill Paul 	void			*xsc;
298696f2e892SBill Paul {
298796f2e892SBill Paul 	struct dc_softc		*sc = xsc;
298896f2e892SBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
298996f2e892SBill Paul 	struct mii_data		*mii;
299096f2e892SBill Paul 
2991d1ce9105SBill Paul 	DC_LOCK(sc);
299296f2e892SBill Paul 
299396f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
299496f2e892SBill Paul 
299596f2e892SBill Paul 	/*
299696f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
299796f2e892SBill Paul 	 */
299896f2e892SBill Paul 	dc_stop(sc);
299996f2e892SBill Paul 	dc_reset(sc);
300096f2e892SBill Paul 
300196f2e892SBill Paul 	/*
300296f2e892SBill Paul 	 * Set cache alignment and burst length.
300396f2e892SBill Paul 	 */
300488d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
300596f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
300696f2e892SBill Paul 	else
300796f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE);
300896f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
300996f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
301096f2e892SBill Paul 	} else {
301196f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
301296f2e892SBill Paul 	}
301396f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
301496f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
301596f2e892SBill Paul 	switch(sc->dc_cachesize) {
301696f2e892SBill Paul 	case 32:
301796f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
301896f2e892SBill Paul 		break;
301996f2e892SBill Paul 	case 16:
302096f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
302196f2e892SBill Paul 		break;
302296f2e892SBill Paul 	case 8:
302396f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
302496f2e892SBill Paul 		break;
302596f2e892SBill Paul 	case 0:
302696f2e892SBill Paul 	default:
302796f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
302896f2e892SBill Paul 		break;
302996f2e892SBill Paul 	}
303096f2e892SBill Paul 
303196f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
303296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
303396f2e892SBill Paul 	else {
303496f2e892SBill Paul 		if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
303596f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
303696f2e892SBill Paul 		} else {
303796f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
303896f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
303996f2e892SBill Paul 		}
304096f2e892SBill Paul 	}
304196f2e892SBill Paul 
304296f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
304396f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
304496f2e892SBill Paul 
304596f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
304696f2e892SBill Paul 		/*
304796f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
304896f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
304996f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
305096f2e892SBill Paul 		 * document the meaning of these bits so there's no way
305196f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
305296f2e892SBill Paul 		 * number all its own; the rest all use a different one.
305396f2e892SBill Paul 		 */
305496f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
305596f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
305696f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
305796f2e892SBill Paul 		else
305896f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
305996f2e892SBill Paul 	}
306096f2e892SBill Paul 
3061feb78939SJonathan Chen 	if (DC_IS_XIRCOM(sc)) {
3062feb78939SJonathan Chen 		/*
3063feb78939SJonathan Chen 		 * setup General Purpose Port mode and data so the tulip
3064feb78939SJonathan Chen 		 * can talk to the MII.
3065feb78939SJonathan Chen 		 */
3066feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_WRITE_EN | DC_SIAGP_INT1_EN |
3067feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3068feb78939SJonathan Chen 		DELAY(10);
3069feb78939SJonathan Chen 		CSR_WRITE_4(sc, DC_SIAGP, DC_SIAGP_INT1_EN |
3070feb78939SJonathan Chen 			   DC_SIAGP_MD_GP2_OUTPUT | DC_SIAGP_MD_GP0_OUTPUT);
3071feb78939SJonathan Chen 		DELAY(10);
3072feb78939SJonathan Chen 	}
3073feb78939SJonathan Chen 
307496f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
307596f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_72BYTES);
307696f2e892SBill Paul 
307796f2e892SBill Paul 	/* Init circular RX list. */
307896f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
307996f2e892SBill Paul 		printf("dc%d: initialization failed: no "
308096f2e892SBill Paul 		    "memory for rx buffers\n", sc->dc_unit);
308196f2e892SBill Paul 		dc_stop(sc);
3082d1ce9105SBill Paul 		DC_UNLOCK(sc);
308396f2e892SBill Paul 		return;
308496f2e892SBill Paul 	}
308596f2e892SBill Paul 
308696f2e892SBill Paul 	/*
308796f2e892SBill Paul 	 * Init tx descriptors.
308896f2e892SBill Paul 	 */
308996f2e892SBill Paul 	dc_list_tx_init(sc);
309096f2e892SBill Paul 
309196f2e892SBill Paul 	/*
309296f2e892SBill Paul 	 * Load the address of the RX list.
309396f2e892SBill Paul 	 */
309496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0]));
309596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0]));
309696f2e892SBill Paul 
309796f2e892SBill Paul 	/*
309896f2e892SBill Paul 	 * Enable interrupts.
309996f2e892SBill Paul 	 */
310096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
310196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
310296f2e892SBill Paul 
310396f2e892SBill Paul 	/* Enable transmitter. */
310496f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
310596f2e892SBill Paul 
310696f2e892SBill Paul 	/*
3107918434c8SBill Paul 	 * If this is an Intel 21143 and we're not using the
3108918434c8SBill Paul 	 * MII port, program the LED control pins so we get
3109918434c8SBill Paul 	 * link and activity indications.
3110918434c8SBill Paul 	 */
311178999dd1SBill Paul 	if (sc->dc_flags & DC_TULIP_LEDS) {
3112918434c8SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG,
3113918434c8SBill Paul 		    DC_WDOG_CTLWREN|DC_WDOG_LINK|DC_WDOG_ACTIVITY);
311478999dd1SBill Paul 		CSR_WRITE_4(sc, DC_WATCHDOG, 0);
3115918434c8SBill Paul 	}
3116918434c8SBill Paul 
3117918434c8SBill Paul 	/*
311896f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
311996f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
312096f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
312196f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
312296f2e892SBill Paul 	 */
312396f2e892SBill Paul 	dc_setfilt(sc);
312496f2e892SBill Paul 
312596f2e892SBill Paul 	/* Enable receiver. */
312696f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
312796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
312896f2e892SBill Paul 
312996f2e892SBill Paul 	mii_mediachg(mii);
313096f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
313196f2e892SBill Paul 
313296f2e892SBill Paul 	ifp->if_flags |= IFF_RUNNING;
313396f2e892SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
313496f2e892SBill Paul 
3135857fd445SBill Paul 	/* Don't start the ticker if this is a homePNA link. */
3136857fd445SBill Paul 	if (IFM_SUBTYPE(mii->mii_media.ifm_media) == IFM_homePNA)
3137857fd445SBill Paul 		sc->dc_link = 1;
3138857fd445SBill Paul 	else {
3139318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY)
3140b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz/10, dc_tick, sc);
3141318b02fdSBill Paul 		else
3142b50c6312SJonathan Lemon 			callout_reset(&sc->dc_stat_ch, hz, dc_tick, sc);
3143857fd445SBill Paul 	}
314496f2e892SBill Paul 
31455c1cfac4SBill Paul #ifdef SRM_MEDIA
3146510a809eSMike Smith         if(sc->dc_srm_media) {
3147510a809eSMike Smith 		struct ifreq ifr;
3148510a809eSMike Smith 
3149510a809eSMike Smith 		ifr.ifr_media = sc->dc_srm_media;
3150510a809eSMike Smith 		ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA);
3151510a809eSMike Smith 		sc->dc_srm_media = 0;
3152510a809eSMike Smith 	}
3153510a809eSMike Smith #endif
3154d1ce9105SBill Paul 	DC_UNLOCK(sc);
315596f2e892SBill Paul 	return;
315696f2e892SBill Paul }
315796f2e892SBill Paul 
315896f2e892SBill Paul /*
315996f2e892SBill Paul  * Set media options.
316096f2e892SBill Paul  */
316196f2e892SBill Paul static int dc_ifmedia_upd(ifp)
316296f2e892SBill Paul 	struct ifnet		*ifp;
316396f2e892SBill Paul {
316496f2e892SBill Paul 	struct dc_softc		*sc;
316596f2e892SBill Paul 	struct mii_data		*mii;
3166f43d9309SBill Paul 	struct ifmedia		*ifm;
316796f2e892SBill Paul 
316896f2e892SBill Paul 	sc = ifp->if_softc;
316996f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
317096f2e892SBill Paul 	mii_mediachg(mii);
3171f43d9309SBill Paul 	ifm = &mii->mii_media;
3172f43d9309SBill Paul 
3173f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
3174f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA)
3175f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
3176f43d9309SBill Paul 	else
317796f2e892SBill Paul 		sc->dc_link = 0;
317896f2e892SBill Paul 
317996f2e892SBill Paul 	return(0);
318096f2e892SBill Paul }
318196f2e892SBill Paul 
318296f2e892SBill Paul /*
318396f2e892SBill Paul  * Report current media status.
318496f2e892SBill Paul  */
318596f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr)
318696f2e892SBill Paul 	struct ifnet		*ifp;
318796f2e892SBill Paul 	struct ifmediareq	*ifmr;
318896f2e892SBill Paul {
318996f2e892SBill Paul 	struct dc_softc		*sc;
319096f2e892SBill Paul 	struct mii_data		*mii;
3191f43d9309SBill Paul 	struct ifmedia		*ifm;
319296f2e892SBill Paul 
319396f2e892SBill Paul 	sc = ifp->if_softc;
319496f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
319596f2e892SBill Paul 	mii_pollstat(mii);
3196f43d9309SBill Paul 	ifm = &mii->mii_media;
3197f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
3198f43d9309SBill Paul 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
3199f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
3200f43d9309SBill Paul 			ifmr->ifm_status = 0;
3201f43d9309SBill Paul 			return;
3202f43d9309SBill Paul 		}
3203f43d9309SBill Paul 	}
320496f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
320596f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
320696f2e892SBill Paul 
320796f2e892SBill Paul 	return;
320896f2e892SBill Paul }
320996f2e892SBill Paul 
321096f2e892SBill Paul static int dc_ioctl(ifp, command, data)
321196f2e892SBill Paul 	struct ifnet		*ifp;
321296f2e892SBill Paul 	u_long			command;
321396f2e892SBill Paul 	caddr_t			data;
321496f2e892SBill Paul {
321596f2e892SBill Paul 	struct dc_softc		*sc = ifp->if_softc;
321696f2e892SBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
321796f2e892SBill Paul 	struct mii_data		*mii;
3218d1ce9105SBill Paul 	int			error = 0;
321996f2e892SBill Paul 
3220d1ce9105SBill Paul 	DC_LOCK(sc);
322196f2e892SBill Paul 
322296f2e892SBill Paul 	switch(command) {
322396f2e892SBill Paul 	case SIOCSIFADDR:
322496f2e892SBill Paul 	case SIOCGIFADDR:
322596f2e892SBill Paul 	case SIOCSIFMTU:
322696f2e892SBill Paul 		error = ether_ioctl(ifp, command, data);
322796f2e892SBill Paul 		break;
322896f2e892SBill Paul 	case SIOCSIFFLAGS:
322996f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
323096f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING &&
323196f2e892SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
323296f2e892SBill Paul 			    !(sc->dc_if_flags & IFF_PROMISC)) {
323396f2e892SBill Paul 				dc_setfilt(sc);
323496f2e892SBill Paul 			} else if (ifp->if_flags & IFF_RUNNING &&
323596f2e892SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
323696f2e892SBill Paul 			    sc->dc_if_flags & IFF_PROMISC) {
323796f2e892SBill Paul 				dc_setfilt(sc);
323896f2e892SBill Paul 			} else if (!(ifp->if_flags & IFF_RUNNING)) {
323996f2e892SBill Paul 				sc->dc_txthresh = 0;
324096f2e892SBill Paul 				dc_init(sc);
324196f2e892SBill Paul 			}
324296f2e892SBill Paul 		} else {
324396f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING)
324496f2e892SBill Paul 				dc_stop(sc);
324596f2e892SBill Paul 		}
324696f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
324796f2e892SBill Paul 		error = 0;
324896f2e892SBill Paul 		break;
324996f2e892SBill Paul 	case SIOCADDMULTI:
325096f2e892SBill Paul 	case SIOCDELMULTI:
325196f2e892SBill Paul 		dc_setfilt(sc);
325296f2e892SBill Paul 		error = 0;
325396f2e892SBill Paul 		break;
325496f2e892SBill Paul 	case SIOCGIFMEDIA:
325596f2e892SBill Paul 	case SIOCSIFMEDIA:
325696f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
325796f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
32585c1cfac4SBill Paul #ifdef SRM_MEDIA
3259510a809eSMike Smith 		if (sc->dc_srm_media)
3260510a809eSMike Smith 			sc->dc_srm_media = 0;
3261510a809eSMike Smith #endif
326296f2e892SBill Paul 		break;
326396f2e892SBill Paul 	default:
326496f2e892SBill Paul 		error = EINVAL;
326596f2e892SBill Paul 		break;
326696f2e892SBill Paul 	}
326796f2e892SBill Paul 
3268d1ce9105SBill Paul 	DC_UNLOCK(sc);
326996f2e892SBill Paul 
327096f2e892SBill Paul 	return(error);
327196f2e892SBill Paul }
327296f2e892SBill Paul 
327396f2e892SBill Paul static void dc_watchdog(ifp)
327496f2e892SBill Paul 	struct ifnet		*ifp;
327596f2e892SBill Paul {
327696f2e892SBill Paul 	struct dc_softc		*sc;
327796f2e892SBill Paul 
327896f2e892SBill Paul 	sc = ifp->if_softc;
327996f2e892SBill Paul 
3280d1ce9105SBill Paul 	DC_LOCK(sc);
3281d1ce9105SBill Paul 
328296f2e892SBill Paul 	ifp->if_oerrors++;
328396f2e892SBill Paul 	printf("dc%d: watchdog timeout\n", sc->dc_unit);
328496f2e892SBill Paul 
328596f2e892SBill Paul 	dc_stop(sc);
328696f2e892SBill Paul 	dc_reset(sc);
328796f2e892SBill Paul 	dc_init(sc);
328896f2e892SBill Paul 
328996f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
329096f2e892SBill Paul 		dc_start(ifp);
329196f2e892SBill Paul 
3292d1ce9105SBill Paul 	DC_UNLOCK(sc);
3293d1ce9105SBill Paul 
329496f2e892SBill Paul 	return;
329596f2e892SBill Paul }
329696f2e892SBill Paul 
329796f2e892SBill Paul /*
329896f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
329996f2e892SBill Paul  * RX and TX lists.
330096f2e892SBill Paul  */
330196f2e892SBill Paul static void dc_stop(sc)
330296f2e892SBill Paul 	struct dc_softc		*sc;
330396f2e892SBill Paul {
330496f2e892SBill Paul 	register int		i;
330596f2e892SBill Paul 	struct ifnet		*ifp;
330696f2e892SBill Paul 
3307d1ce9105SBill Paul 	DC_LOCK(sc);
3308d1ce9105SBill Paul 
330996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
331096f2e892SBill Paul 	ifp->if_timer = 0;
331196f2e892SBill Paul 
3312b50c6312SJonathan Lemon 	callout_stop(&sc->dc_stat_ch);
331396f2e892SBill Paul 
331496f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON));
331596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
331696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
331796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
331896f2e892SBill Paul 	sc->dc_link = 0;
331996f2e892SBill Paul 
332096f2e892SBill Paul 	/*
332196f2e892SBill Paul 	 * Free data in the RX lists.
332296f2e892SBill Paul 	 */
332396f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
332496f2e892SBill Paul 		if (sc->dc_cdata.dc_rx_chain[i] != NULL) {
332596f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_rx_chain[i]);
332696f2e892SBill Paul 			sc->dc_cdata.dc_rx_chain[i] = NULL;
332796f2e892SBill Paul 		}
332896f2e892SBill Paul 	}
332996f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_rx_list,
333096f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_rx_list));
333196f2e892SBill Paul 
333296f2e892SBill Paul 	/*
333396f2e892SBill Paul 	 * Free the TX list buffers.
333496f2e892SBill Paul 	 */
333596f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
333696f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[i] != NULL) {
333796f2e892SBill Paul 			if (sc->dc_ldata->dc_tx_list[i].dc_ctl &
333896f2e892SBill Paul 			    DC_TXCTL_SETUP) {
333996f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[i] = NULL;
334096f2e892SBill Paul 				continue;
334196f2e892SBill Paul 			}
334296f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[i]);
334396f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[i] = NULL;
334496f2e892SBill Paul 		}
334596f2e892SBill Paul 	}
334696f2e892SBill Paul 
334796f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_tx_list,
334896f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_tx_list));
334996f2e892SBill Paul 
335096f2e892SBill Paul 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
335196f2e892SBill Paul 
3352d1ce9105SBill Paul 	DC_UNLOCK(sc);
3353d1ce9105SBill Paul 
335496f2e892SBill Paul 	return;
335596f2e892SBill Paul }
335696f2e892SBill Paul 
335796f2e892SBill Paul /*
335896f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
335996f2e892SBill Paul  * get confused by errant DMAs when rebooting.
336096f2e892SBill Paul  */
336196f2e892SBill Paul static void dc_shutdown(dev)
336296f2e892SBill Paul 	device_t		dev;
336396f2e892SBill Paul {
336496f2e892SBill Paul 	struct dc_softc		*sc;
336596f2e892SBill Paul 
336696f2e892SBill Paul 	sc = device_get_softc(dev);
336796f2e892SBill Paul 
336896f2e892SBill Paul 	dc_stop(sc);
336996f2e892SBill Paul 
337096f2e892SBill Paul 	return;
337196f2e892SBill Paul }
3372