xref: /freebsd/sys/dev/dc/if_dc.c (revision 042c8f6ee14cbebab5e17ff0bd521dec120b8fb3)
196f2e892SBill Paul /*
296f2e892SBill Paul  * Copyright (c) 1997, 1998, 1999
396f2e892SBill Paul  *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
496f2e892SBill Paul  *
596f2e892SBill Paul  * Redistribution and use in source and binary forms, with or without
696f2e892SBill Paul  * modification, are permitted provided that the following conditions
796f2e892SBill Paul  * are met:
896f2e892SBill Paul  * 1. Redistributions of source code must retain the above copyright
996f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer.
1096f2e892SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1196f2e892SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1296f2e892SBill Paul  *    documentation and/or other materials provided with the distribution.
1396f2e892SBill Paul  * 3. All advertising materials mentioning features or use of this software
1496f2e892SBill Paul  *    must display the following acknowledgement:
1596f2e892SBill Paul  *	This product includes software developed by Bill Paul.
1696f2e892SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1796f2e892SBill Paul  *    may be used to endorse or promote products derived from this software
1896f2e892SBill Paul  *    without specific prior written permission.
1996f2e892SBill Paul  *
2096f2e892SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2196f2e892SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2296f2e892SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2396f2e892SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2496f2e892SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2596f2e892SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2696f2e892SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2796f2e892SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2896f2e892SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2996f2e892SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3096f2e892SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3196f2e892SBill Paul  *
3296f2e892SBill Paul  * $FreeBSD$
3396f2e892SBill Paul  */
3496f2e892SBill Paul 
3596f2e892SBill Paul /*
3696f2e892SBill Paul  * DEC "tulip" clone ethernet driver. Supports the DEC/Intel 21143
3796f2e892SBill Paul  * series chips and several workalikes including the following:
3896f2e892SBill Paul  *
3996f2e892SBill Paul  * Macronix 98713/98715/98725 PMAC (www.macronix.com)
4096f2e892SBill Paul  * Macronix/Lite-On 82c115 PNIC II (www.macronix.com)
4196f2e892SBill Paul  * Lite-On 82c168/82c169 PNIC (www.litecom.com)
4296f2e892SBill Paul  * ASIX Electronics AX88140A (www.asix.com.tw)
4396f2e892SBill Paul  * ASIX Electronics AX88141 (www.asix.com.tw)
4496f2e892SBill Paul  * ADMtek AL981 (www.admtek.com.tw)
4596f2e892SBill Paul  * ADMtek AN985 (www.admtek.com.tw)
4688d739dcSBill Paul  * Davicom DM9100, DM9102, DM9102A (www.davicom8.com)
4796f2e892SBill Paul  *
4896f2e892SBill Paul  * Datasheets for the 21143 are available at developer.intel.com.
4996f2e892SBill Paul  * Datasheets for the clone parts can be found at their respective sites.
5096f2e892SBill Paul  * (Except for the PNIC; see www.freebsd.org/~wpaul/PNIC/pnic.ps.gz.)
5196f2e892SBill Paul  * The PNIC II is essentially a Macronix 98715A chip; the only difference
5296f2e892SBill Paul  * worth noting is that its multicast hash table is only 128 bits wide
5396f2e892SBill Paul  * instead of 512.
5496f2e892SBill Paul  *
5596f2e892SBill Paul  * Written by Bill Paul <wpaul@ee.columbia.edu>
5696f2e892SBill Paul  * Electrical Engineering Department
5796f2e892SBill Paul  * Columbia University, New York City
5896f2e892SBill Paul  */
5996f2e892SBill Paul 
6096f2e892SBill Paul /*
6196f2e892SBill Paul  * The Intel 21143 is the successor to the DEC 21140. It is basically
6296f2e892SBill Paul  * the same as the 21140 but with a few new features. The 21143 supports
6396f2e892SBill Paul  * three kinds of media attachments:
6496f2e892SBill Paul  *
6596f2e892SBill Paul  * o MII port, for 10Mbps and 100Mbps support and NWAY
6696f2e892SBill Paul  *   autonegotiation provided by an external PHY.
6796f2e892SBill Paul  * o SYM port, for symbol mode 100Mbps support.
6896f2e892SBill Paul  * o 10baseT port.
6996f2e892SBill Paul  * o AUI/BNC port.
7096f2e892SBill Paul  *
7196f2e892SBill Paul  * The 100Mbps SYM port and 10baseT port can be used together in
7296f2e892SBill Paul  * combination with the internal NWAY support to create a 10/100
7396f2e892SBill Paul  * autosensing configuration.
7496f2e892SBill Paul  *
7596f2e892SBill Paul  * Knowing which media is available on a given card is tough: you're
7696f2e892SBill Paul  * supposed to go slogging through the EEPROM looking for media
7796f2e892SBill Paul  * description structures. Unfortunately, some card vendors that use
7896f2e892SBill Paul  * the 21143 don't obey the DEC SROM spec correctly, which means that
7996f2e892SBill Paul  * what you find in the EEPROM may not agree with reality. Fortunately,
8096f2e892SBill Paul  * the 21143 provides us a way to get around this issue: lurking in
8196f2e892SBill Paul  * PCI configuration space is the Configuration Wake-Up Command Register.
8296f2e892SBill Paul  * This register is loaded with a value from the EEPROM when wake on LAN
8396f2e892SBill Paul  * mode is enabled; this value tells us quite clearly what kind of media
8496f2e892SBill Paul  * is attached to the NIC. The main purpose of this register is to tell
8596f2e892SBill Paul  * the NIC what media to scan when in wake on LAN mode, however by
8696f2e892SBill Paul  * forcibly enabling wake on LAN mode, we can use to learn what kind of
8796f2e892SBill Paul  * media a given NIC has available and adapt ourselves accordingly.
8896f2e892SBill Paul  *
8996f2e892SBill Paul  * Of course, if the media description blocks in the EEPROM are bogus.
9096f2e892SBill Paul  * what are the odds that the CWUC aren't bogus as well, right? Well,
9196f2e892SBill Paul  * the CWUC value is more likely to be correct since wake on LAN mode
9296f2e892SBill Paul  * won't work correctly without it, and wake on LAN is a big selling
9396f2e892SBill Paul  * point these days. It's also harder to screw up a single byte than
9496f2e892SBill Paul  * a whole media descriptor block.
9596f2e892SBill Paul  *
9696f2e892SBill Paul  * Note that not all tulip workalikes are handled in this driver: we only
9796f2e892SBill Paul  * deal with those which are relatively well behaved. The Winbond is
9896f2e892SBill Paul  * handled separately due to its different register offsets and the
9996f2e892SBill Paul  * special handling needed for its various bugs. The PNIC is handled
10096f2e892SBill Paul  * here, but I'm not thrilled about it.
10196f2e892SBill Paul  *
10296f2e892SBill Paul  * All of the workalike chips use some form of MII transceiver support
10396f2e892SBill Paul  * with the exception of the Macronix chips, which also have a SYM port.
10496f2e892SBill Paul  * The ASIX AX88140A is also documented to have a SYM port, but all
10596f2e892SBill Paul  * the cards I've seen use an MII transceiver, probably because the
10696f2e892SBill Paul  * AX88140A doesn't support internal NWAY.
10796f2e892SBill Paul  */
10896f2e892SBill Paul 
10996f2e892SBill Paul #include <sys/param.h>
11096f2e892SBill Paul #include <sys/systm.h>
11196f2e892SBill Paul #include <sys/sockio.h>
11296f2e892SBill Paul #include <sys/mbuf.h>
11396f2e892SBill Paul #include <sys/malloc.h>
11496f2e892SBill Paul #include <sys/kernel.h>
11596f2e892SBill Paul #include <sys/socket.h>
11696f2e892SBill Paul 
11796f2e892SBill Paul #include <net/if.h>
11896f2e892SBill Paul #include <net/if_arp.h>
11996f2e892SBill Paul #include <net/ethernet.h>
12096f2e892SBill Paul #include <net/if_dl.h>
12196f2e892SBill Paul #include <net/if_media.h>
12296f2e892SBill Paul 
12396f2e892SBill Paul #include <net/bpf.h>
12496f2e892SBill Paul 
12596f2e892SBill Paul #include <vm/vm.h>              /* for vtophys */
12696f2e892SBill Paul #include <vm/pmap.h>            /* for vtophys */
12796f2e892SBill Paul #include <machine/clock.h>      /* for DELAY */
12896f2e892SBill Paul #include <machine/bus_pio.h>
12996f2e892SBill Paul #include <machine/bus_memio.h>
13096f2e892SBill Paul #include <machine/bus.h>
13196f2e892SBill Paul #include <machine/resource.h>
13296f2e892SBill Paul #include <sys/bus.h>
13396f2e892SBill Paul #include <sys/rman.h>
13496f2e892SBill Paul 
13596f2e892SBill Paul #include <dev/mii/mii.h>
13696f2e892SBill Paul #include <dev/mii/miivar.h>
13796f2e892SBill Paul 
13896f2e892SBill Paul #include <pci/pcireg.h>
13996f2e892SBill Paul #include <pci/pcivar.h>
14096f2e892SBill Paul 
14196f2e892SBill Paul #define DC_USEIOSPACE
14296f2e892SBill Paul 
14396f2e892SBill Paul #include <pci/if_dcreg.h>
14496f2e892SBill Paul 
14595a16455SPeter Wemm MODULE_DEPEND(dc, miibus, 1, 1, 1);
14695a16455SPeter Wemm 
14796f2e892SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
14896f2e892SBill Paul #include "miibus_if.h"
14996f2e892SBill Paul 
15096f2e892SBill Paul #ifndef lint
15196f2e892SBill Paul static const char rcsid[] =
15296f2e892SBill Paul   "$FreeBSD$";
15396f2e892SBill Paul #endif
15496f2e892SBill Paul 
15596f2e892SBill Paul /*
15696f2e892SBill Paul  * Various supported device vendors/types and their names.
15796f2e892SBill Paul  */
15896f2e892SBill Paul static struct dc_type dc_devs[] = {
15996f2e892SBill Paul 	{ DC_VENDORID_DEC, DC_DEVICEID_21143,
16096f2e892SBill Paul 		"Intel 21143 10/100BaseTX" },
16196f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9100,
16296f2e892SBill Paul 		"Davicom DM9100 10/100BaseTX" },
16396f2e892SBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
16496f2e892SBill Paul 		"Davicom DM9102 10/100BaseTX" },
16588d739dcSBill Paul 	{ DC_VENDORID_DAVICOM, DC_DEVICEID_DM9102,
16688d739dcSBill Paul 		"Davicom DM9102A 10/100BaseTX" },
16796f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AL981,
16896f2e892SBill Paul 		"ADMtek AL981 10/100BaseTX" },
16996f2e892SBill Paul 	{ DC_VENDORID_ADMTEK, DC_DEVICEID_AN985,
17096f2e892SBill Paul 		"ADMtek AN985 10/100BaseTX" },
17196f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
17296f2e892SBill Paul 		"ASIX AX88140A 10/100BaseTX" },
17396f2e892SBill Paul 	{ DC_VENDORID_ASIX, DC_DEVICEID_AX88140A,
17496f2e892SBill Paul 		"ASIX AX88141 10/100BaseTX" },
17596f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
17696f2e892SBill Paul 		"Macronix 98713 10/100BaseTX" },
17796f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_98713,
17896f2e892SBill Paul 		"Macronix 98713A 10/100BaseTX" },
17996f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
18096f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
18196f2e892SBill Paul 	{ DC_VENDORID_CP, DC_DEVICEID_98713_CP,
18296f2e892SBill Paul 		"Compex RL100-TX 10/100BaseTX" },
18396f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
18496f2e892SBill Paul 		"Macronix 98715/98715A 10/100BaseTX" },
18596f2e892SBill Paul 	{ DC_VENDORID_MX, DC_DEVICEID_987x5,
18696f2e892SBill Paul 		"Macronix 98725 10/100BaseTX" },
18796f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C115,
18896f2e892SBill Paul 		"LC82C115 PNIC II 10/100BaseTX" },
18996f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
19096f2e892SBill Paul 		"82c168 PNIC 10/100BaseTX" },
19196f2e892SBill Paul 	{ DC_VENDORID_LO, DC_DEVICEID_82C168,
19296f2e892SBill Paul 		"82c169 PNIC 10/100BaseTX" },
19396f2e892SBill Paul 	{ 0, 0, NULL }
19496f2e892SBill Paul };
19596f2e892SBill Paul 
19696f2e892SBill Paul static int dc_probe		__P((device_t));
19796f2e892SBill Paul static int dc_attach		__P((device_t));
19896f2e892SBill Paul static int dc_detach		__P((device_t));
19996f2e892SBill Paul static void dc_acpi		__P((device_t));
20096f2e892SBill Paul static struct dc_type *dc_devtype	__P((device_t));
20196f2e892SBill Paul static int dc_newbuf		__P((struct dc_softc *, int, struct mbuf *));
20296f2e892SBill Paul static int dc_encap		__P((struct dc_softc *, struct mbuf *,
20396f2e892SBill Paul 					u_int32_t *));
204fda39fd0SBill Paul static int dc_coal		__P((struct dc_softc *, struct mbuf **));
20596f2e892SBill Paul static void dc_pnic_rx_bug_war	__P((struct dc_softc *, int));
20673bf949cSBill Paul static int dc_rx_resync		__P((struct dc_softc *));
20796f2e892SBill Paul static void dc_rxeof		__P((struct dc_softc *));
20896f2e892SBill Paul static void dc_txeof		__P((struct dc_softc *));
20996f2e892SBill Paul static void dc_tick		__P((void *));
21096f2e892SBill Paul static void dc_intr		__P((void *));
21196f2e892SBill Paul static void dc_start		__P((struct ifnet *));
21296f2e892SBill Paul static int dc_ioctl		__P((struct ifnet *, u_long, caddr_t));
21396f2e892SBill Paul static void dc_init		__P((void *));
21496f2e892SBill Paul static void dc_stop		__P((struct dc_softc *));
21596f2e892SBill Paul static void dc_watchdog		__P((struct ifnet *));
21696f2e892SBill Paul static void dc_shutdown		__P((device_t));
21796f2e892SBill Paul static int dc_ifmedia_upd	__P((struct ifnet *));
21896f2e892SBill Paul static void dc_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
21996f2e892SBill Paul 
22096f2e892SBill Paul static void dc_delay		__P((struct dc_softc *));
22196f2e892SBill Paul static void dc_eeprom_idle	__P((struct dc_softc *));
22296f2e892SBill Paul static void dc_eeprom_putbyte	__P((struct dc_softc *, int));
22396f2e892SBill Paul static void dc_eeprom_getword	__P((struct dc_softc *, int, u_int16_t *));
22496f2e892SBill Paul static void dc_eeprom_getword_pnic
22596f2e892SBill Paul 				__P((struct dc_softc *, int, u_int16_t *));
22696f2e892SBill Paul static void dc_read_eeprom	__P((struct dc_softc *, caddr_t, int,
22796f2e892SBill Paul 							int, int));
22896f2e892SBill Paul 
22996f2e892SBill Paul static void dc_mii_writebit	__P((struct dc_softc *, int));
23096f2e892SBill Paul static int dc_mii_readbit	__P((struct dc_softc *));
23196f2e892SBill Paul static void dc_mii_sync		__P((struct dc_softc *));
23296f2e892SBill Paul static void dc_mii_send		__P((struct dc_softc *, u_int32_t, int));
23396f2e892SBill Paul static int dc_mii_readreg	__P((struct dc_softc *, struct dc_mii_frame *));
23496f2e892SBill Paul static int dc_mii_writereg	__P((struct dc_softc *, struct dc_mii_frame *));
23596f2e892SBill Paul static int dc_miibus_readreg	__P((device_t, int, int));
23696f2e892SBill Paul static int dc_miibus_writereg	__P((device_t, int, int, int));
23796f2e892SBill Paul static void dc_miibus_statchg	__P((device_t));
238f43d9309SBill Paul static void dc_miibus_mediainit	__P((device_t));
23996f2e892SBill Paul 
24096f2e892SBill Paul static void dc_setcfg		__P((struct dc_softc *, int));
24196f2e892SBill Paul static u_int32_t dc_crc_le	__P((struct dc_softc *, caddr_t));
24296f2e892SBill Paul static u_int32_t dc_crc_be	__P((caddr_t));
24396f2e892SBill Paul static void dc_setfilt_21143	__P((struct dc_softc *));
24496f2e892SBill Paul static void dc_setfilt_asix	__P((struct dc_softc *));
24596f2e892SBill Paul static void dc_setfilt_admtek	__P((struct dc_softc *));
24696f2e892SBill Paul 
24796f2e892SBill Paul static void dc_setfilt		__P((struct dc_softc *));
24896f2e892SBill Paul 
24996f2e892SBill Paul static void dc_reset		__P((struct dc_softc *));
25096f2e892SBill Paul static int dc_list_rx_init	__P((struct dc_softc *));
25196f2e892SBill Paul static int dc_list_tx_init	__P((struct dc_softc *));
25296f2e892SBill Paul 
25396f2e892SBill Paul #ifdef DC_USEIOSPACE
25496f2e892SBill Paul #define DC_RES			SYS_RES_IOPORT
25596f2e892SBill Paul #define DC_RID			DC_PCI_CFBIO
25696f2e892SBill Paul #else
25796f2e892SBill Paul #define DC_RES			SYS_RES_MEMORY
25896f2e892SBill Paul #define DC_RID			DC_PCI_CFBMA
25996f2e892SBill Paul #endif
26096f2e892SBill Paul 
26196f2e892SBill Paul static device_method_t dc_methods[] = {
26296f2e892SBill Paul 	/* Device interface */
26396f2e892SBill Paul 	DEVMETHOD(device_probe,		dc_probe),
26496f2e892SBill Paul 	DEVMETHOD(device_attach,	dc_attach),
26596f2e892SBill Paul 	DEVMETHOD(device_detach,	dc_detach),
26696f2e892SBill Paul 	DEVMETHOD(device_shutdown,	dc_shutdown),
26796f2e892SBill Paul 
26896f2e892SBill Paul 	/* bus interface */
26996f2e892SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
27096f2e892SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
27196f2e892SBill Paul 
27296f2e892SBill Paul 	/* MII interface */
27396f2e892SBill Paul 	DEVMETHOD(miibus_readreg,	dc_miibus_readreg),
27496f2e892SBill Paul 	DEVMETHOD(miibus_writereg,	dc_miibus_writereg),
27596f2e892SBill Paul 	DEVMETHOD(miibus_statchg,	dc_miibus_statchg),
276f43d9309SBill Paul 	DEVMETHOD(miibus_mediainit,	dc_miibus_mediainit),
27796f2e892SBill Paul 
27896f2e892SBill Paul 	{ 0, 0 }
27996f2e892SBill Paul };
28096f2e892SBill Paul 
28196f2e892SBill Paul static driver_t dc_driver = {
28296f2e892SBill Paul 	"dc",
28396f2e892SBill Paul 	dc_methods,
28496f2e892SBill Paul 	sizeof(struct dc_softc)
28596f2e892SBill Paul };
28696f2e892SBill Paul 
28796f2e892SBill Paul static devclass_t dc_devclass;
28896f2e892SBill Paul 
28996f2e892SBill Paul DRIVER_MODULE(if_dc, pci, dc_driver, dc_devclass, 0, 0);
29096f2e892SBill Paul DRIVER_MODULE(miibus, dc, miibus_driver, miibus_devclass, 0, 0);
29196f2e892SBill Paul 
29296f2e892SBill Paul #define DC_SETBIT(sc, reg, x)				\
29396f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | (x))
29496f2e892SBill Paul 
29596f2e892SBill Paul #define DC_CLRBIT(sc, reg, x)				\
29696f2e892SBill Paul 	CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~(x))
29796f2e892SBill Paul 
29896f2e892SBill Paul #define SIO_SET(x)	DC_SETBIT(sc, DC_SIO, (x))
29996f2e892SBill Paul #define SIO_CLR(x)	DC_CLRBIT(sc, DC_SIO, (x))
30096f2e892SBill Paul 
30196f2e892SBill Paul static void dc_delay(sc)
30296f2e892SBill Paul 	struct dc_softc		*sc;
30396f2e892SBill Paul {
30496f2e892SBill Paul 	int			idx;
30596f2e892SBill Paul 
30696f2e892SBill Paul 	for (idx = (300 / 33) + 1; idx > 0; idx--)
30796f2e892SBill Paul 		CSR_READ_4(sc, DC_BUSCTL);
30896f2e892SBill Paul }
30996f2e892SBill Paul 
31096f2e892SBill Paul static void dc_eeprom_idle(sc)
31196f2e892SBill Paul 	struct dc_softc		*sc;
31296f2e892SBill Paul {
31396f2e892SBill Paul 	register int		i;
31496f2e892SBill Paul 
31596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
31696f2e892SBill Paul 	dc_delay(sc);
31796f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_ROMCTL_READ);
31896f2e892SBill Paul 	dc_delay(sc);
31996f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
32096f2e892SBill Paul 	dc_delay(sc);
32196f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
32296f2e892SBill Paul 	dc_delay(sc);
32396f2e892SBill Paul 
32496f2e892SBill Paul 	for (i = 0; i < 25; i++) {
32596f2e892SBill Paul 		DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
32696f2e892SBill Paul 		dc_delay(sc);
32796f2e892SBill Paul 		DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CLK);
32896f2e892SBill Paul 		dc_delay(sc);
32996f2e892SBill Paul 	}
33096f2e892SBill Paul 
33196f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
33296f2e892SBill Paul 	dc_delay(sc);
33396f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CS);
33496f2e892SBill Paul 	dc_delay(sc);
33596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, 0x00000000);
33696f2e892SBill Paul 
33796f2e892SBill Paul 	return;
33896f2e892SBill Paul }
33996f2e892SBill Paul 
34096f2e892SBill Paul /*
34196f2e892SBill Paul  * Send a read command and address to the EEPROM, check for ACK.
34296f2e892SBill Paul  */
34396f2e892SBill Paul static void dc_eeprom_putbyte(sc, addr)
34496f2e892SBill Paul 	struct dc_softc		*sc;
34596f2e892SBill Paul 	int			addr;
34696f2e892SBill Paul {
34796f2e892SBill Paul 	register int		d, i;
34896f2e892SBill Paul 
34996f2e892SBill Paul 	/*
35096f2e892SBill Paul 	 * The AN985 has a 93C66 EEPROM on it instead of
35196f2e892SBill Paul 	 * a 93C46. It uses a different bit sequence for
35296f2e892SBill Paul 	 * specifying the "read" opcode.
35396f2e892SBill Paul 	 */
35496f2e892SBill Paul 	if (DC_IS_CENTAUR(sc))
35596f2e892SBill Paul 		d = addr | (DC_EECMD_READ << 2);
35696f2e892SBill Paul 	else
35796f2e892SBill Paul 		d = addr | DC_EECMD_READ;
35896f2e892SBill Paul 
35996f2e892SBill Paul 	/*
36096f2e892SBill Paul 	 * Feed in each bit and strobe the clock.
36196f2e892SBill Paul 	 */
36296f2e892SBill Paul 	for (i = 0x400; i; i >>= 1) {
36396f2e892SBill Paul 		if (d & i) {
36496f2e892SBill Paul 			SIO_SET(DC_SIO_EE_DATAIN);
36596f2e892SBill Paul 		} else {
36696f2e892SBill Paul 			SIO_CLR(DC_SIO_EE_DATAIN);
36796f2e892SBill Paul 		}
36896f2e892SBill Paul 		dc_delay(sc);
36996f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
37096f2e892SBill Paul 		dc_delay(sc);
37196f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
37296f2e892SBill Paul 		dc_delay(sc);
37396f2e892SBill Paul 	}
37496f2e892SBill Paul 
37596f2e892SBill Paul 	return;
37696f2e892SBill Paul }
37796f2e892SBill Paul 
37896f2e892SBill Paul /*
37996f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
38096f2e892SBill Paul  * The PNIC 82c168/82c169 has its own non-standard way to read
38196f2e892SBill Paul  * the EEPROM.
38296f2e892SBill Paul  */
38396f2e892SBill Paul static void dc_eeprom_getword_pnic(sc, addr, dest)
38496f2e892SBill Paul 	struct dc_softc		*sc;
38596f2e892SBill Paul 	int			addr;
38696f2e892SBill Paul 	u_int16_t		*dest;
38796f2e892SBill Paul {
38896f2e892SBill Paul 	register int		i;
38996f2e892SBill Paul 	u_int32_t		r;
39096f2e892SBill Paul 
39196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_PN_SIOCTL, DC_PN_EEOPCODE_READ|addr);
39296f2e892SBill Paul 
39396f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
39496f2e892SBill Paul 		DELAY(1);
39596f2e892SBill Paul 		r = CSR_READ_4(sc, DC_SIO);
39696f2e892SBill Paul 		if (!(r & DC_PN_SIOCTL_BUSY)) {
39796f2e892SBill Paul 			*dest = (u_int16_t)(r & 0xFFFF);
39896f2e892SBill Paul 			return;
39996f2e892SBill Paul 		}
40096f2e892SBill Paul 	}
40196f2e892SBill Paul 
40296f2e892SBill Paul 	return;
40396f2e892SBill Paul }
40496f2e892SBill Paul 
40596f2e892SBill Paul /*
40696f2e892SBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
40796f2e892SBill Paul  */
40896f2e892SBill Paul static void dc_eeprom_getword(sc, addr, dest)
40996f2e892SBill Paul 	struct dc_softc		*sc;
41096f2e892SBill Paul 	int			addr;
41196f2e892SBill Paul 	u_int16_t		*dest;
41296f2e892SBill Paul {
41396f2e892SBill Paul 	register int		i;
41496f2e892SBill Paul 	u_int16_t		word = 0;
41596f2e892SBill Paul 
41696f2e892SBill Paul 	/* Force EEPROM to idle state. */
41796f2e892SBill Paul 	dc_eeprom_idle(sc);
41896f2e892SBill Paul 
41996f2e892SBill Paul 	/* Enter EEPROM access mode. */
42096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_EESEL);
42196f2e892SBill Paul 	dc_delay(sc);
42296f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO,  DC_SIO_ROMCTL_READ);
42396f2e892SBill Paul 	dc_delay(sc);
42496f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_EE_CLK);
42596f2e892SBill Paul 	dc_delay(sc);
42696f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_EE_CS);
42796f2e892SBill Paul 	dc_delay(sc);
42896f2e892SBill Paul 
42996f2e892SBill Paul 	/*
43096f2e892SBill Paul 	 * Send address of word we want to read.
43196f2e892SBill Paul 	 */
43296f2e892SBill Paul 	dc_eeprom_putbyte(sc, addr);
43396f2e892SBill Paul 
43496f2e892SBill Paul 	/*
43596f2e892SBill Paul 	 * Start reading bits from EEPROM.
43696f2e892SBill Paul 	 */
43796f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
43896f2e892SBill Paul 		SIO_SET(DC_SIO_EE_CLK);
43996f2e892SBill Paul 		dc_delay(sc);
44096f2e892SBill Paul 		if (CSR_READ_4(sc, DC_SIO) & DC_SIO_EE_DATAOUT)
44196f2e892SBill Paul 			word |= i;
44296f2e892SBill Paul 		dc_delay(sc);
44396f2e892SBill Paul 		SIO_CLR(DC_SIO_EE_CLK);
44496f2e892SBill Paul 		dc_delay(sc);
44596f2e892SBill Paul 	}
44696f2e892SBill Paul 
44796f2e892SBill Paul 	/* Turn off EEPROM access mode. */
44896f2e892SBill Paul 	dc_eeprom_idle(sc);
44996f2e892SBill Paul 
45096f2e892SBill Paul 	*dest = word;
45196f2e892SBill Paul 
45296f2e892SBill Paul 	return;
45396f2e892SBill Paul }
45496f2e892SBill Paul 
45596f2e892SBill Paul /*
45696f2e892SBill Paul  * Read a sequence of words from the EEPROM.
45796f2e892SBill Paul  */
45896f2e892SBill Paul static void dc_read_eeprom(sc, dest, off, cnt, swap)
45996f2e892SBill Paul 	struct dc_softc		*sc;
46096f2e892SBill Paul 	caddr_t			dest;
46196f2e892SBill Paul 	int			off;
46296f2e892SBill Paul 	int			cnt;
46396f2e892SBill Paul 	int			swap;
46496f2e892SBill Paul {
46596f2e892SBill Paul 	int			i;
46696f2e892SBill Paul 	u_int16_t		word = 0, *ptr;
46796f2e892SBill Paul 
46896f2e892SBill Paul 	for (i = 0; i < cnt; i++) {
46996f2e892SBill Paul 		if (DC_IS_PNIC(sc))
47096f2e892SBill Paul 			dc_eeprom_getword_pnic(sc, off + i, &word);
47196f2e892SBill Paul 		else
47296f2e892SBill Paul 			dc_eeprom_getword(sc, off + i, &word);
47396f2e892SBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
47496f2e892SBill Paul 		if (swap)
47596f2e892SBill Paul 			*ptr = ntohs(word);
47696f2e892SBill Paul 		else
47796f2e892SBill Paul 			*ptr = word;
47896f2e892SBill Paul 	}
47996f2e892SBill Paul 
48096f2e892SBill Paul 	return;
48196f2e892SBill Paul }
48296f2e892SBill Paul 
48396f2e892SBill Paul /*
48496f2e892SBill Paul  * The following two routines are taken from the Macronix 98713
48596f2e892SBill Paul  * Application Notes pp.19-21.
48696f2e892SBill Paul  */
48796f2e892SBill Paul /*
48896f2e892SBill Paul  * Write a bit to the MII bus.
48996f2e892SBill Paul  */
49096f2e892SBill Paul static void dc_mii_writebit(sc, bit)
49196f2e892SBill Paul 	struct dc_softc		*sc;
49296f2e892SBill Paul 	int			bit;
49396f2e892SBill Paul {
49496f2e892SBill Paul 	if (bit)
49596f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO,
49696f2e892SBill Paul 		    DC_SIO_ROMCTL_WRITE|DC_SIO_MII_DATAOUT);
49796f2e892SBill Paul 	else
49896f2e892SBill Paul 		CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
49996f2e892SBill Paul 
50096f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
50196f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
50296f2e892SBill Paul 
50396f2e892SBill Paul 	return;
50496f2e892SBill Paul }
50596f2e892SBill Paul 
50696f2e892SBill Paul /*
50796f2e892SBill Paul  * Read a bit from the MII bus.
50896f2e892SBill Paul  */
50996f2e892SBill Paul static int dc_mii_readbit(sc)
51096f2e892SBill Paul 	struct dc_softc		*sc;
51196f2e892SBill Paul {
51296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_READ|DC_SIO_MII_DIR);
51396f2e892SBill Paul 	CSR_READ_4(sc, DC_SIO);
51496f2e892SBill Paul 	DC_SETBIT(sc, DC_SIO, DC_SIO_MII_CLK);
51596f2e892SBill Paul 	DC_CLRBIT(sc, DC_SIO, DC_SIO_MII_CLK);
51696f2e892SBill Paul 	if (CSR_READ_4(sc, DC_SIO) & DC_SIO_MII_DATAIN)
51796f2e892SBill Paul 		return(1);
51896f2e892SBill Paul 
51996f2e892SBill Paul 	return(0);
52096f2e892SBill Paul }
52196f2e892SBill Paul 
52296f2e892SBill Paul /*
52396f2e892SBill Paul  * Sync the PHYs by setting data bit and strobing the clock 32 times.
52496f2e892SBill Paul  */
52596f2e892SBill Paul static void dc_mii_sync(sc)
52696f2e892SBill Paul 	struct dc_softc		*sc;
52796f2e892SBill Paul {
52896f2e892SBill Paul 	register int		i;
52996f2e892SBill Paul 
53096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_SIO, DC_SIO_ROMCTL_WRITE);
53196f2e892SBill Paul 
53296f2e892SBill Paul 	for (i = 0; i < 32; i++)
53396f2e892SBill Paul 		dc_mii_writebit(sc, 1);
53496f2e892SBill Paul 
53596f2e892SBill Paul 	return;
53696f2e892SBill Paul }
53796f2e892SBill Paul 
53896f2e892SBill Paul /*
53996f2e892SBill Paul  * Clock a series of bits through the MII.
54096f2e892SBill Paul  */
54196f2e892SBill Paul static void dc_mii_send(sc, bits, cnt)
54296f2e892SBill Paul 	struct dc_softc		*sc;
54396f2e892SBill Paul 	u_int32_t		bits;
54496f2e892SBill Paul 	int			cnt;
54596f2e892SBill Paul {
54696f2e892SBill Paul 	int			i;
54796f2e892SBill Paul 
54896f2e892SBill Paul 	for (i = (0x1 << (cnt - 1)); i; i >>= 1)
54996f2e892SBill Paul 		dc_mii_writebit(sc, bits & i);
55096f2e892SBill Paul }
55196f2e892SBill Paul 
55296f2e892SBill Paul /*
55396f2e892SBill Paul  * Read an PHY register through the MII.
55496f2e892SBill Paul  */
55596f2e892SBill Paul static int dc_mii_readreg(sc, frame)
55696f2e892SBill Paul 	struct dc_softc		*sc;
55796f2e892SBill Paul 	struct dc_mii_frame	*frame;
55896f2e892SBill Paul 
55996f2e892SBill Paul {
56096f2e892SBill Paul 	int			i, ack, s;
56196f2e892SBill Paul 
56296f2e892SBill Paul 	s = splimp();
56396f2e892SBill Paul 
56496f2e892SBill Paul 	/*
56596f2e892SBill Paul 	 * Set up frame for RX.
56696f2e892SBill Paul 	 */
56796f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
56896f2e892SBill Paul 	frame->mii_opcode = DC_MII_READOP;
56996f2e892SBill Paul 	frame->mii_turnaround = 0;
57096f2e892SBill Paul 	frame->mii_data = 0;
57196f2e892SBill Paul 
57296f2e892SBill Paul 	/*
57396f2e892SBill Paul 	 * Sync the PHYs.
57496f2e892SBill Paul 	 */
57596f2e892SBill Paul 	dc_mii_sync(sc);
57696f2e892SBill Paul 
57796f2e892SBill Paul 	/*
57896f2e892SBill Paul 	 * Send command/address info.
57996f2e892SBill Paul 	 */
58096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
58196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
58296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
58396f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
58496f2e892SBill Paul 
58596f2e892SBill Paul #ifdef notdef
58696f2e892SBill Paul 	/* Idle bit */
58796f2e892SBill Paul 	dc_mii_writebit(sc, 1);
58896f2e892SBill Paul 	dc_mii_writebit(sc, 0);
58996f2e892SBill Paul #endif
59096f2e892SBill Paul 
59196f2e892SBill Paul 	/* Check for ack */
59296f2e892SBill Paul 	ack = dc_mii_readbit(sc);
59396f2e892SBill Paul 
59496f2e892SBill Paul 	/*
59596f2e892SBill Paul 	 * Now try reading data bits. If the ack failed, we still
59696f2e892SBill Paul 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
59796f2e892SBill Paul 	 */
59896f2e892SBill Paul 	if (ack) {
59996f2e892SBill Paul 		for(i = 0; i < 16; i++) {
60096f2e892SBill Paul 			dc_mii_readbit(sc);
60196f2e892SBill Paul 		}
60296f2e892SBill Paul 		goto fail;
60396f2e892SBill Paul 	}
60496f2e892SBill Paul 
60596f2e892SBill Paul 	for (i = 0x8000; i; i >>= 1) {
60696f2e892SBill Paul 		if (!ack) {
60796f2e892SBill Paul 			if (dc_mii_readbit(sc))
60896f2e892SBill Paul 				frame->mii_data |= i;
60996f2e892SBill Paul 		}
61096f2e892SBill Paul 	}
61196f2e892SBill Paul 
61296f2e892SBill Paul fail:
61396f2e892SBill Paul 
61496f2e892SBill Paul 	dc_mii_writebit(sc, 0);
61596f2e892SBill Paul 	dc_mii_writebit(sc, 0);
61696f2e892SBill Paul 
61796f2e892SBill Paul 	splx(s);
61896f2e892SBill Paul 
61996f2e892SBill Paul 	if (ack)
62096f2e892SBill Paul 		return(1);
62196f2e892SBill Paul 	return(0);
62296f2e892SBill Paul }
62396f2e892SBill Paul 
62496f2e892SBill Paul /*
62596f2e892SBill Paul  * Write to a PHY register through the MII.
62696f2e892SBill Paul  */
62796f2e892SBill Paul static int dc_mii_writereg(sc, frame)
62896f2e892SBill Paul 	struct dc_softc		*sc;
62996f2e892SBill Paul 	struct dc_mii_frame	*frame;
63096f2e892SBill Paul 
63196f2e892SBill Paul {
63296f2e892SBill Paul 	int			s;
63396f2e892SBill Paul 
63496f2e892SBill Paul 	s = splimp();
63596f2e892SBill Paul 	/*
63696f2e892SBill Paul 	 * Set up frame for TX.
63796f2e892SBill Paul 	 */
63896f2e892SBill Paul 
63996f2e892SBill Paul 	frame->mii_stdelim = DC_MII_STARTDELIM;
64096f2e892SBill Paul 	frame->mii_opcode = DC_MII_WRITEOP;
64196f2e892SBill Paul 	frame->mii_turnaround = DC_MII_TURNAROUND;
64296f2e892SBill Paul 
64396f2e892SBill Paul 	/*
64496f2e892SBill Paul 	 * Sync the PHYs.
64596f2e892SBill Paul 	 */
64696f2e892SBill Paul 	dc_mii_sync(sc);
64796f2e892SBill Paul 
64896f2e892SBill Paul 	dc_mii_send(sc, frame->mii_stdelim, 2);
64996f2e892SBill Paul 	dc_mii_send(sc, frame->mii_opcode, 2);
65096f2e892SBill Paul 	dc_mii_send(sc, frame->mii_phyaddr, 5);
65196f2e892SBill Paul 	dc_mii_send(sc, frame->mii_regaddr, 5);
65296f2e892SBill Paul 	dc_mii_send(sc, frame->mii_turnaround, 2);
65396f2e892SBill Paul 	dc_mii_send(sc, frame->mii_data, 16);
65496f2e892SBill Paul 
65596f2e892SBill Paul 	/* Idle bit. */
65696f2e892SBill Paul 	dc_mii_writebit(sc, 0);
65796f2e892SBill Paul 	dc_mii_writebit(sc, 0);
65896f2e892SBill Paul 
65996f2e892SBill Paul 	splx(s);
66096f2e892SBill Paul 
66196f2e892SBill Paul 	return(0);
66296f2e892SBill Paul }
66396f2e892SBill Paul 
66496f2e892SBill Paul static int dc_miibus_readreg(dev, phy, reg)
66596f2e892SBill Paul 	device_t		dev;
66696f2e892SBill Paul 	int			phy, reg;
66796f2e892SBill Paul {
66896f2e892SBill Paul 	struct dc_mii_frame	frame;
66996f2e892SBill Paul 	struct dc_softc		*sc;
67096f2e892SBill Paul 	int			i, rval, phy_reg;
67196f2e892SBill Paul 
67296f2e892SBill Paul 	sc = device_get_softc(dev);
67396f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
67496f2e892SBill Paul 
67596f2e892SBill Paul 	/*
67696f2e892SBill Paul 	 * Note: both the AL981 and AN985 have internal PHYs,
67796f2e892SBill Paul 	 * however the AL981 provides direct access to the PHY
67896f2e892SBill Paul 	 * registers while the AN985 uses a serial MII interface.
67996f2e892SBill Paul 	 * The AN985's MII interface is also buggy in that you
68096f2e892SBill Paul 	 * can read from any MII address (0 to 31), but only address 1
68196f2e892SBill Paul 	 * behaves normally. To deal with both cases, we pretend
68296f2e892SBill Paul 	 * that the PHY is at MII address 1.
68396f2e892SBill Paul 	 */
68496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
68596f2e892SBill Paul 		return(0);
68696f2e892SBill Paul 
68796f2e892SBill Paul 	if (sc->dc_pmode == DC_PMODE_SYM) {
68896f2e892SBill Paul 		if (phy == (MII_NPHY - 1)) {
68996f2e892SBill Paul 			switch(reg) {
69096f2e892SBill Paul 			case MII_BMSR:
69196f2e892SBill Paul 			/*
69296f2e892SBill Paul 			 * Fake something to make the probe
69396f2e892SBill Paul 			 * code think there's a PHY here.
69496f2e892SBill Paul 			 */
69596f2e892SBill Paul 				return(BMSR_MEDIAMASK);
69696f2e892SBill Paul 				break;
69796f2e892SBill Paul 			case MII_PHYIDR1:
69896f2e892SBill Paul 				if (DC_IS_PNIC(sc))
69996f2e892SBill Paul 					return(DC_VENDORID_LO);
70096f2e892SBill Paul 				return(DC_VENDORID_DEC);
70196f2e892SBill Paul 				break;
70296f2e892SBill Paul 			case MII_PHYIDR2:
70396f2e892SBill Paul 				if (DC_IS_PNIC(sc))
70496f2e892SBill Paul 					return(DC_DEVICEID_82C168);
70596f2e892SBill Paul 				return(DC_DEVICEID_21143);
70696f2e892SBill Paul 				break;
70796f2e892SBill Paul 			default:
70896f2e892SBill Paul 				return(0);
70996f2e892SBill Paul 				break;
71096f2e892SBill Paul 			}
71196f2e892SBill Paul 		} else
71296f2e892SBill Paul 			return(0);
71396f2e892SBill Paul 	}
71496f2e892SBill Paul 
71596f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
71696f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_READ |
71796f2e892SBill Paul 		    (phy << 23) | (reg << 18));
71896f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
71996f2e892SBill Paul 			DELAY(1);
72096f2e892SBill Paul 			rval = CSR_READ_4(sc, DC_PN_MII);
72196f2e892SBill Paul 			if (!(rval & DC_PN_MII_BUSY)) {
72296f2e892SBill Paul 				rval &= 0xFFFF;
72396f2e892SBill Paul 				return(rval == 0xFFFF ? 0 : rval);
72496f2e892SBill Paul 			}
72596f2e892SBill Paul 		}
72696f2e892SBill Paul 		return(0);
72796f2e892SBill Paul 	}
72896f2e892SBill Paul 
72996f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
73096f2e892SBill Paul 		switch(reg) {
73196f2e892SBill Paul 		case MII_BMCR:
73296f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
73396f2e892SBill Paul 			break;
73496f2e892SBill Paul 		case MII_BMSR:
73596f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
73696f2e892SBill Paul 			break;
73796f2e892SBill Paul 		case MII_PHYIDR1:
73896f2e892SBill Paul 			phy_reg = DC_AL_VENID;
73996f2e892SBill Paul 			break;
74096f2e892SBill Paul 		case MII_PHYIDR2:
74196f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
74296f2e892SBill Paul 			break;
74396f2e892SBill Paul 		case MII_ANAR:
74496f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
74596f2e892SBill Paul 			break;
74696f2e892SBill Paul 		case MII_ANLPAR:
74796f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
74896f2e892SBill Paul 			break;
74996f2e892SBill Paul 		case MII_ANER:
75096f2e892SBill Paul 			phy_reg = DC_AL_ANER;
75196f2e892SBill Paul 			break;
75296f2e892SBill Paul 		default:
75396f2e892SBill Paul 			printf("dc%d: phy_read: bad phy register %x\n",
75496f2e892SBill Paul 			    sc->dc_unit, reg);
75596f2e892SBill Paul 			return(0);
75696f2e892SBill Paul 			break;
75796f2e892SBill Paul 		}
75896f2e892SBill Paul 
75996f2e892SBill Paul 		rval = CSR_READ_4(sc, phy_reg) & 0x0000FFFF;
76096f2e892SBill Paul 
76196f2e892SBill Paul 		if (rval == 0xFFFF)
76296f2e892SBill Paul 			return(0);
76396f2e892SBill Paul 		return(rval);
76496f2e892SBill Paul 	}
76596f2e892SBill Paul 
76696f2e892SBill Paul 	frame.mii_phyaddr = phy;
76796f2e892SBill Paul 	frame.mii_regaddr = reg;
768f43d9309SBill Paul 	phy_reg = CSR_READ_4(sc, DC_NETCFG);
769f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
77096f2e892SBill Paul 	dc_mii_readreg(sc, &frame);
771f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
77296f2e892SBill Paul 
77396f2e892SBill Paul 	return(frame.mii_data);
77496f2e892SBill Paul }
77596f2e892SBill Paul 
77696f2e892SBill Paul static int dc_miibus_writereg(dev, phy, reg, data)
77796f2e892SBill Paul 	device_t		dev;
77896f2e892SBill Paul 	int			phy, reg, data;
77996f2e892SBill Paul {
78096f2e892SBill Paul 	struct dc_softc		*sc;
78196f2e892SBill Paul 	struct dc_mii_frame	frame;
78296f2e892SBill Paul 	int			i, phy_reg;
78396f2e892SBill Paul 
78496f2e892SBill Paul 	sc = device_get_softc(dev);
78596f2e892SBill Paul 	bzero((char *)&frame, sizeof(frame));
78696f2e892SBill Paul 
78796f2e892SBill Paul 	if (DC_IS_ADMTEK(sc) && phy != DC_ADMTEK_PHYADDR)
78896f2e892SBill Paul 		return(0);
78996f2e892SBill Paul 
79096f2e892SBill Paul 	if (DC_IS_PNIC(sc)) {
79196f2e892SBill Paul 		CSR_WRITE_4(sc, DC_PN_MII, DC_PN_MIIOPCODE_WRITE |
79296f2e892SBill Paul 		    (phy << 23) | (reg << 10) | data);
79396f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
79496f2e892SBill Paul 			if (!(CSR_READ_4(sc, DC_PN_MII) & DC_PN_MII_BUSY))
79596f2e892SBill Paul 				break;
79696f2e892SBill Paul 		}
79796f2e892SBill Paul 		return(0);
79896f2e892SBill Paul 	}
79996f2e892SBill Paul 
80096f2e892SBill Paul 	if (DC_IS_COMET(sc)) {
80196f2e892SBill Paul 		switch(reg) {
80296f2e892SBill Paul 		case MII_BMCR:
80396f2e892SBill Paul 			phy_reg = DC_AL_BMCR;
80496f2e892SBill Paul 			break;
80596f2e892SBill Paul 		case MII_BMSR:
80696f2e892SBill Paul 			phy_reg = DC_AL_BMSR;
80796f2e892SBill Paul 			break;
80896f2e892SBill Paul 		case MII_PHYIDR1:
80996f2e892SBill Paul 			phy_reg = DC_AL_VENID;
81096f2e892SBill Paul 			break;
81196f2e892SBill Paul 		case MII_PHYIDR2:
81296f2e892SBill Paul 			phy_reg = DC_AL_DEVID;
81396f2e892SBill Paul 			break;
81496f2e892SBill Paul 		case MII_ANAR:
81596f2e892SBill Paul 			phy_reg = DC_AL_ANAR;
81696f2e892SBill Paul 			break;
81796f2e892SBill Paul 		case MII_ANLPAR:
81896f2e892SBill Paul 			phy_reg = DC_AL_LPAR;
81996f2e892SBill Paul 			break;
82096f2e892SBill Paul 		case MII_ANER:
82196f2e892SBill Paul 			phy_reg = DC_AL_ANER;
82296f2e892SBill Paul 			break;
82396f2e892SBill Paul 		default:
82496f2e892SBill Paul 			printf("dc%d: phy_write: bad phy register %x\n",
82596f2e892SBill Paul 			    sc->dc_unit, reg);
82696f2e892SBill Paul 			return(0);
82796f2e892SBill Paul 			break;
82896f2e892SBill Paul 		}
82996f2e892SBill Paul 
83096f2e892SBill Paul 		CSR_WRITE_4(sc, phy_reg, data);
83196f2e892SBill Paul 		return(0);
83296f2e892SBill Paul 	}
83396f2e892SBill Paul 
83496f2e892SBill Paul 	frame.mii_phyaddr = phy;
83596f2e892SBill Paul 	frame.mii_regaddr = reg;
83696f2e892SBill Paul 	frame.mii_data = data;
83796f2e892SBill Paul 
838f43d9309SBill Paul 	phy_reg = CSR_READ_4(sc, DC_NETCFG);
839f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg & ~DC_NETCFG_PORTSEL);
84096f2e892SBill Paul 	dc_mii_writereg(sc, &frame);
841f43d9309SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, phy_reg);
84296f2e892SBill Paul 
84396f2e892SBill Paul 	return(0);
84496f2e892SBill Paul }
84596f2e892SBill Paul 
84696f2e892SBill Paul static void dc_miibus_statchg(dev)
84796f2e892SBill Paul 	device_t		dev;
84896f2e892SBill Paul {
84996f2e892SBill Paul 	struct dc_softc		*sc;
85096f2e892SBill Paul 	struct mii_data		*mii;
851f43d9309SBill Paul 	struct ifmedia		*ifm;
85296f2e892SBill Paul 
85396f2e892SBill Paul 	sc = device_get_softc(dev);
85496f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
85596f2e892SBill Paul 		return;
85696f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
857f43d9309SBill Paul 	ifm = &mii->mii_media;
858f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
859f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
860f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
861f43d9309SBill Paul 		sc->dc_if_media = ifm->ifm_media;
862f43d9309SBill Paul 	} else {
86396f2e892SBill Paul 		dc_setcfg(sc, mii->mii_media_active);
86496f2e892SBill Paul 		sc->dc_if_media = mii->mii_media_active;
865f43d9309SBill Paul 	}
866f43d9309SBill Paul 
867f43d9309SBill Paul 	return;
868f43d9309SBill Paul }
869f43d9309SBill Paul 
870f43d9309SBill Paul /*
871f43d9309SBill Paul  * Special support for DM9102A cards with HomePNA PHYs. Note:
872f43d9309SBill Paul  * with the Davicom DM9102A/DM9801 eval board that I have, it seems
873f43d9309SBill Paul  * to be impossible to talk to the management interface of the DM9801
874f43d9309SBill Paul  * PHY (its MDIO pin is not connected to anything). Consequently,
875f43d9309SBill Paul  * the driver has to just 'know' about the additional mode and deal
876f43d9309SBill Paul  * with it itself. *sigh*
877f43d9309SBill Paul  */
878f43d9309SBill Paul static void dc_miibus_mediainit(dev)
879f43d9309SBill Paul 	device_t		dev;
880f43d9309SBill Paul {
881f43d9309SBill Paul 	struct dc_softc		*sc;
882f43d9309SBill Paul 	struct mii_data		*mii;
883f43d9309SBill Paul 	struct ifmedia		*ifm;
884f43d9309SBill Paul 	int			rev;
885f43d9309SBill Paul 
886f43d9309SBill Paul 	rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
887f43d9309SBill Paul 
888f43d9309SBill Paul 	sc = device_get_softc(dev);
889f43d9309SBill Paul 	mii = device_get_softc(sc->dc_miibus);
890f43d9309SBill Paul 	ifm = &mii->mii_media;
891f43d9309SBill Paul 
892f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) && rev >= DC_REVISION_DM9102A)
893f43d9309SBill Paul 		ifmedia_add(ifm, IFM_ETHER|IFM_homePNA, 0, NULL);
89496f2e892SBill Paul 
89596f2e892SBill Paul 	return;
89696f2e892SBill Paul }
89796f2e892SBill Paul 
89896f2e892SBill Paul #define DC_POLY		0xEDB88320
89996f2e892SBill Paul #define DC_BITS		9
90096f2e892SBill Paul #define DC_BITS_PNIC_II	7
90196f2e892SBill Paul 
90296f2e892SBill Paul static u_int32_t dc_crc_le(sc, addr)
90396f2e892SBill Paul 	struct dc_softc		*sc;
90496f2e892SBill Paul 	caddr_t			addr;
90596f2e892SBill Paul {
90696f2e892SBill Paul 	u_int32_t		idx, bit, data, crc;
90796f2e892SBill Paul 
90896f2e892SBill Paul 	/* Compute CRC for the address value. */
90996f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
91096f2e892SBill Paul 
91196f2e892SBill Paul 	for (idx = 0; idx < 6; idx++) {
91296f2e892SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
91396f2e892SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? DC_POLY : 0);
91496f2e892SBill Paul 	}
91596f2e892SBill Paul 
91696f2e892SBill Paul 	/* The hash table on the PNIC II is only 128 bits wide. */
91796f2e892SBill Paul 	if (DC_IS_PNICII(sc))
91896f2e892SBill Paul 		return (crc & ((1 << DC_BITS_PNIC_II) - 1));
91996f2e892SBill Paul 
92096f2e892SBill Paul 	return (crc & ((1 << DC_BITS) - 1));
92196f2e892SBill Paul }
92296f2e892SBill Paul 
92396f2e892SBill Paul /*
92496f2e892SBill Paul  * Calculate CRC of a multicast group address, return the lower 6 bits.
92596f2e892SBill Paul  */
92696f2e892SBill Paul static u_int32_t dc_crc_be(addr)
92796f2e892SBill Paul 	caddr_t			addr;
92896f2e892SBill Paul {
92996f2e892SBill Paul 	u_int32_t		crc, carry;
93096f2e892SBill Paul 	int			i, j;
93196f2e892SBill Paul 	u_int8_t		c;
93296f2e892SBill Paul 
93396f2e892SBill Paul 	/* Compute CRC for the address value. */
93496f2e892SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
93596f2e892SBill Paul 
93696f2e892SBill Paul 	for (i = 0; i < 6; i++) {
93796f2e892SBill Paul 		c = *(addr + i);
93896f2e892SBill Paul 		for (j = 0; j < 8; j++) {
93996f2e892SBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
94096f2e892SBill Paul 			crc <<= 1;
94196f2e892SBill Paul 			c >>= 1;
94296f2e892SBill Paul 			if (carry)
94396f2e892SBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
94496f2e892SBill Paul 		}
94596f2e892SBill Paul 	}
94696f2e892SBill Paul 
94796f2e892SBill Paul 	/* return the filter bit position */
94896f2e892SBill Paul 	return((crc >> 26) & 0x0000003F);
94996f2e892SBill Paul }
95096f2e892SBill Paul 
95196f2e892SBill Paul /*
95296f2e892SBill Paul  * 21143-style RX filter setup routine. Filter programming is done by
95396f2e892SBill Paul  * downloading a special setup frame into the TX engine. 21143, Macronix,
95496f2e892SBill Paul  * PNIC, PNIC II and Davicom chips are programmed this way.
95596f2e892SBill Paul  *
95696f2e892SBill Paul  * We always program the chip using 'hash perfect' mode, i.e. one perfect
95796f2e892SBill Paul  * address (our node address) and a 512-bit hash filter for multicast
95896f2e892SBill Paul  * frames. We also sneak the broadcast address into the hash filter since
95996f2e892SBill Paul  * we need that too.
96096f2e892SBill Paul  */
96196f2e892SBill Paul void dc_setfilt_21143(sc)
96296f2e892SBill Paul 	struct dc_softc		*sc;
96396f2e892SBill Paul {
96496f2e892SBill Paul 	struct dc_desc		*sframe;
96596f2e892SBill Paul 	u_int32_t		h, *sp;
96696f2e892SBill Paul 	struct ifmultiaddr	*ifma;
96796f2e892SBill Paul 	struct ifnet		*ifp;
96896f2e892SBill Paul 	int			i;
96996f2e892SBill Paul 
97096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
97196f2e892SBill Paul 
97296f2e892SBill Paul 	i = sc->dc_cdata.dc_tx_prod;
97396f2e892SBill Paul 	DC_INC(sc->dc_cdata.dc_tx_prod, DC_TX_LIST_CNT);
97496f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt++;
97596f2e892SBill Paul 	sframe = &sc->dc_ldata->dc_tx_list[i];
97696f2e892SBill Paul 	sp = (u_int32_t *)&sc->dc_cdata.dc_sbuf;
97796f2e892SBill Paul 	bzero((char *)sp, DC_SFRAME_LEN);
97896f2e892SBill Paul 
97996f2e892SBill Paul 	sframe->dc_data = vtophys(&sc->dc_cdata.dc_sbuf);
98096f2e892SBill Paul 	sframe->dc_ctl = DC_SFRAME_LEN | DC_TXCTL_SETUP | DC_TXCTL_TLINK |
98196f2e892SBill Paul 	    DC_FILTER_HASHPERF | DC_TXCTL_FINT;
98296f2e892SBill Paul 
98396f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[i] = (struct mbuf *)&sc->dc_cdata.dc_sbuf;
98496f2e892SBill Paul 
98596f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
98696f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
98796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
98896f2e892SBill Paul 	else
98996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
99096f2e892SBill Paul 
99196f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
99296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
99396f2e892SBill Paul 	else
99496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
99596f2e892SBill Paul 
99696f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
99796f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
99896f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
99996f2e892SBill Paul 			continue;
100096f2e892SBill Paul 		h = dc_crc_le(sc,
100196f2e892SBill Paul 		    LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
100296f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
100396f2e892SBill Paul 	}
100496f2e892SBill Paul 
100596f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
100696f2e892SBill Paul 		h = dc_crc_le(sc, (caddr_t)&etherbroadcastaddr);
100796f2e892SBill Paul 		sp[h >> 4] |= 1 << (h & 0xF);
100896f2e892SBill Paul 	}
100996f2e892SBill Paul 
101096f2e892SBill Paul 	/* Set our MAC address */
101196f2e892SBill Paul 	sp[39] = ((u_int16_t *)sc->arpcom.ac_enaddr)[0];
101296f2e892SBill Paul 	sp[40] = ((u_int16_t *)sc->arpcom.ac_enaddr)[1];
101396f2e892SBill Paul 	sp[41] = ((u_int16_t *)sc->arpcom.ac_enaddr)[2];
101496f2e892SBill Paul 
101596f2e892SBill Paul 	sframe->dc_status = DC_TXSTAT_OWN;
101696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
101796f2e892SBill Paul 
101896f2e892SBill Paul 	/*
101996f2e892SBill Paul 	 * The PNIC takes an exceedingly long time to process its
102096f2e892SBill Paul 	 * setup frame; wait 10ms after posting the setup frame
102196f2e892SBill Paul 	 * before proceeding, just so it has time to swallow its
102296f2e892SBill Paul 	 * medicine.
102396f2e892SBill Paul 	 */
102496f2e892SBill Paul 	DELAY(10000);
102596f2e892SBill Paul 
102696f2e892SBill Paul 	ifp->if_timer = 5;
102796f2e892SBill Paul 
102896f2e892SBill Paul 	return;
102996f2e892SBill Paul }
103096f2e892SBill Paul 
103196f2e892SBill Paul void dc_setfilt_admtek(sc)
103296f2e892SBill Paul 	struct dc_softc		*sc;
103396f2e892SBill Paul {
103496f2e892SBill Paul 	struct ifnet		*ifp;
103596f2e892SBill Paul 	int			h = 0;
103696f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
103796f2e892SBill Paul 	struct ifmultiaddr	*ifma;
103896f2e892SBill Paul 
103996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
104096f2e892SBill Paul 
104196f2e892SBill Paul 	/* Init our MAC address */
104296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
104396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
104496f2e892SBill Paul 
104596f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
104696f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
104796f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
104896f2e892SBill Paul 	else
104996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
105096f2e892SBill Paul 
105196f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
105296f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
105396f2e892SBill Paul 	else
105496f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
105596f2e892SBill Paul 
105696f2e892SBill Paul 	/* first, zot all the existing hash bits */
105796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, 0);
105896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, 0);
105996f2e892SBill Paul 
106096f2e892SBill Paul 	/*
106196f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
106296f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
106396f2e892SBill Paul 	 */
106496f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
106596f2e892SBill Paul 		return;
106696f2e892SBill Paul 
106796f2e892SBill Paul 	/* now program new ones */
106896f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
106996f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
107096f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
107196f2e892SBill Paul 			continue;
107296f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
107396f2e892SBill Paul 		if (h < 32)
107496f2e892SBill Paul 			hashes[0] |= (1 << h);
107596f2e892SBill Paul 		else
107696f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
107796f2e892SBill Paul 	}
107896f2e892SBill Paul 
107996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR0, hashes[0]);
108096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AL_MAR1, hashes[1]);
108196f2e892SBill Paul 
108296f2e892SBill Paul 	return;
108396f2e892SBill Paul }
108496f2e892SBill Paul 
108596f2e892SBill Paul void dc_setfilt_asix(sc)
108696f2e892SBill Paul 	struct dc_softc		*sc;
108796f2e892SBill Paul {
108896f2e892SBill Paul 	struct ifnet		*ifp;
108996f2e892SBill Paul 	int			h = 0;
109096f2e892SBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
109196f2e892SBill Paul 	struct ifmultiaddr	*ifma;
109296f2e892SBill Paul 
109396f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
109496f2e892SBill Paul 
109596f2e892SBill Paul         /* Init our MAC address */
109696f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR0);
109796f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
109896f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
109996f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_PAR1);
110096f2e892SBill Paul         CSR_WRITE_4(sc, DC_AX_FILTDATA,
110196f2e892SBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
110296f2e892SBill Paul 
110396f2e892SBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
110496f2e892SBill Paul 	if (ifp->if_flags & IFF_PROMISC)
110596f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
110696f2e892SBill Paul 	else
110796f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_PROMISC);
110896f2e892SBill Paul 
110996f2e892SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI)
111096f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111196f2e892SBill Paul 	else
111296f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_RX_ALLMULTI);
111396f2e892SBill Paul 
111496f2e892SBill Paul 	/*
111596f2e892SBill Paul 	 * The ASIX chip has a special bit to enable reception
111696f2e892SBill Paul 	 * of broadcast frames.
111796f2e892SBill Paul 	 */
111896f2e892SBill Paul 	if (ifp->if_flags & IFF_BROADCAST)
111996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
112096f2e892SBill Paul 	else
112196f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_AX_NETCFG_RX_BROAD);
112296f2e892SBill Paul 
112396f2e892SBill Paul 	/* first, zot all the existing hash bits */
112496f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
112596f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
112696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
112796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, 0);
112896f2e892SBill Paul 
112996f2e892SBill Paul 	/*
113096f2e892SBill Paul 	 * If we're already in promisc or allmulti mode, we
113196f2e892SBill Paul 	 * don't have to bother programming the multicast filter.
113296f2e892SBill Paul 	 */
113396f2e892SBill Paul 	if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI))
113496f2e892SBill Paul 		return;
113596f2e892SBill Paul 
113696f2e892SBill Paul 	/* now program new ones */
113796f2e892SBill Paul 	for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
113896f2e892SBill Paul 	    ifma = ifma->ifma_link.le_next) {
113996f2e892SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
114096f2e892SBill Paul 			continue;
114196f2e892SBill Paul 		h = dc_crc_be(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
114296f2e892SBill Paul 		if (h < 32)
114396f2e892SBill Paul 			hashes[0] |= (1 << h);
114496f2e892SBill Paul 		else
114596f2e892SBill Paul 			hashes[1] |= (1 << (h - 32));
114696f2e892SBill Paul 	}
114796f2e892SBill Paul 
114896f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR0);
114996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[0]);
115096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTIDX, DC_AX_FILTIDX_MAR1);
115196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_AX_FILTDATA, hashes[1]);
115296f2e892SBill Paul 
115396f2e892SBill Paul 	return;
115496f2e892SBill Paul }
115596f2e892SBill Paul 
115696f2e892SBill Paul static void dc_setfilt(sc)
115796f2e892SBill Paul 	struct dc_softc		*sc;
115896f2e892SBill Paul {
115996f2e892SBill Paul 	if (DC_IS_INTEL(sc) || DC_IS_MACRONIX(sc) || DC_IS_PNIC(sc) ||
116096f2e892SBill Paul 	    DC_IS_PNICII(sc) || DC_IS_DAVICOM(sc))
116196f2e892SBill Paul 		dc_setfilt_21143(sc);
116296f2e892SBill Paul 
116396f2e892SBill Paul 	if (DC_IS_ASIX(sc))
116496f2e892SBill Paul 		dc_setfilt_asix(sc);
116596f2e892SBill Paul 
116696f2e892SBill Paul 	if (DC_IS_ADMTEK(sc))
116796f2e892SBill Paul 		dc_setfilt_admtek(sc);
116896f2e892SBill Paul 
116996f2e892SBill Paul 	return;
117096f2e892SBill Paul }
117196f2e892SBill Paul 
117296f2e892SBill Paul /*
117396f2e892SBill Paul  * In order to fiddle with the
117496f2e892SBill Paul  * 'full-duplex' and '100Mbps' bits in the netconfig register, we
117596f2e892SBill Paul  * first have to put the transmit and/or receive logic in the idle state.
117696f2e892SBill Paul  */
117796f2e892SBill Paul static void dc_setcfg(sc, media)
117896f2e892SBill Paul 	struct dc_softc		*sc;
117996f2e892SBill Paul 	int			media;
118096f2e892SBill Paul {
118196f2e892SBill Paul 	int			i, restart = 0;
118296f2e892SBill Paul 	u_int32_t		isr;
118396f2e892SBill Paul 
118496f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_NONE)
118596f2e892SBill Paul 		return;
118696f2e892SBill Paul 
118796f2e892SBill Paul 	if (CSR_READ_4(sc, DC_NETCFG) & (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON)) {
118896f2e892SBill Paul 		restart = 1;
118996f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_TX_ON|DC_NETCFG_RX_ON));
119096f2e892SBill Paul 
119196f2e892SBill Paul 		for (i = 0; i < DC_TIMEOUT; i++) {
119296f2e892SBill Paul 			DELAY(10);
119396f2e892SBill Paul 			isr = CSR_READ_4(sc, DC_ISR);
119496f2e892SBill Paul 			if (isr & DC_ISR_TX_IDLE ||
119596f2e892SBill Paul 			    (isr & DC_ISR_RX_STATE) == DC_RXSTATE_STOPPED)
119696f2e892SBill Paul 				break;
119796f2e892SBill Paul 		}
119896f2e892SBill Paul 
119996f2e892SBill Paul 		if (i == DC_TIMEOUT)
120096f2e892SBill Paul 			printf("dc%d: failed to force tx and "
120196f2e892SBill Paul 				"rx to idle state\n", sc->dc_unit);
120296f2e892SBill Paul 
120396f2e892SBill Paul 	}
120496f2e892SBill Paul 
120596f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_100_TX) {
1206042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1207042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
120896f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
120996f2e892SBill Paul 			DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
121096f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
121196f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
121296f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
121396f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
121496f2e892SBill Paul 				    DC_NETCFG_SCRAMBLER));
121588d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
121696f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
121796f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
121896f2e892SBill Paul 		} else {
121996f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
122096f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_SPEEDSEL);
122196f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
122296f2e892SBill Paul 				DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
122396f2e892SBill Paul 			}
1224318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1225318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
1226318b02fdSBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
122796f2e892SBill Paul 		}
122896f2e892SBill Paul 	}
122996f2e892SBill Paul 
123096f2e892SBill Paul 	if (IFM_SUBTYPE(media) == IFM_10_T) {
1231042c8f6eSBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_SPEEDSEL);
1232042c8f6eSBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_HEARTBEAT);
123396f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_MII) {
123496f2e892SBill Paul 			DC_SETBIT(sc, DC_WATCHDOG, DC_WDOG_JABBERDIS);
123596f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_PCS|
123696f2e892SBill Paul 			    DC_NETCFG_PORTSEL|DC_NETCFG_SCRAMBLER));
123796f2e892SBill Paul 			if (sc->dc_type == DC_TYPE_98713)
123896f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
123988d739dcSBill Paul 			if (!DC_IS_DAVICOM(sc))
124096f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
124196f2e892SBill Paul 			DC_CLRBIT(sc, DC_10BTCTRL, 0xFFFF);
124296f2e892SBill Paul 		} else {
124396f2e892SBill Paul 			if (DC_IS_PNIC(sc)) {
124496f2e892SBill Paul 				DC_PN_GPIO_CLRBIT(sc, DC_PN_GPIO_SPEEDSEL);
124596f2e892SBill Paul 				DC_PN_GPIO_SETBIT(sc, DC_PN_GPIO_100TX_LOOP);
124696f2e892SBill Paul 				DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_SPEEDSEL);
124796f2e892SBill Paul 			}
124896f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1249318b02fdSBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PCS);
125096f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_SCRAMBLER);
125196f2e892SBill Paul 		}
125296f2e892SBill Paul 	}
125396f2e892SBill Paul 
1254f43d9309SBill Paul 	/*
1255f43d9309SBill Paul 	 * If this is a Davicom DM9102A card with a DM9801 HomePNA
1256f43d9309SBill Paul 	 * PHY and we want HomePNA mode, set the portsel bit to turn
1257f43d9309SBill Paul 	 * on the external MII port.
1258f43d9309SBill Paul 	 */
1259f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
1260f43d9309SBill Paul 		if (IFM_SUBTYPE(media) == IFM_homePNA) {
1261f43d9309SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1262f43d9309SBill Paul 			sc->dc_link = 1;
1263f43d9309SBill Paul 		} else {
1264f43d9309SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_PORTSEL);
1265f43d9309SBill Paul 		}
1266f43d9309SBill Paul 	}
1267f43d9309SBill Paul 
126896f2e892SBill Paul 	if ((media & IFM_GMASK) == IFM_FDX) {
126996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
127096f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
127196f2e892SBill Paul 			DC_SETBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
127296f2e892SBill Paul 	} else {
127396f2e892SBill Paul 		DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_FULLDUPLEX);
127496f2e892SBill Paul 		if (sc->dc_pmode == DC_PMODE_SYM && DC_IS_PNIC(sc))
127596f2e892SBill Paul 			DC_CLRBIT(sc, DC_PN_NWAY, DC_PN_NWAY_DUPLEX);
127696f2e892SBill Paul 	}
127796f2e892SBill Paul 
127896f2e892SBill Paul 	if (restart)
127996f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON|DC_NETCFG_RX_ON);
128096f2e892SBill Paul 
128196f2e892SBill Paul 	return;
128296f2e892SBill Paul }
128396f2e892SBill Paul 
128496f2e892SBill Paul static void dc_reset(sc)
128596f2e892SBill Paul 	struct dc_softc		*sc;
128696f2e892SBill Paul {
128796f2e892SBill Paul 	register int		i;
128896f2e892SBill Paul 
128996f2e892SBill Paul 	DC_SETBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
129096f2e892SBill Paul 
129196f2e892SBill Paul 	for (i = 0; i < DC_TIMEOUT; i++) {
129296f2e892SBill Paul 		DELAY(10);
129396f2e892SBill Paul 		if (!(CSR_READ_4(sc, DC_BUSCTL) & DC_BUSCTL_RESET))
129496f2e892SBill Paul 			break;
129596f2e892SBill Paul 	}
129696f2e892SBill Paul 
129796f2e892SBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_ADMTEK(sc)) {
129896f2e892SBill Paul 		DELAY(10000);
129996f2e892SBill Paul 		DC_CLRBIT(sc, DC_BUSCTL, DC_BUSCTL_RESET);
130096f2e892SBill Paul 		i = 0;
130196f2e892SBill Paul 	}
130296f2e892SBill Paul 
130396f2e892SBill Paul 	if (i == DC_TIMEOUT)
130496f2e892SBill Paul 		printf("dc%d: reset never completed!\n", sc->dc_unit);
130596f2e892SBill Paul 
130696f2e892SBill Paul 	/* Wait a little while for the chip to get its brains in order. */
130796f2e892SBill Paul 	DELAY(1000);
130896f2e892SBill Paul 
130996f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
131096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_BUSCTL, 0x00000000);
131196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_NETCFG, 0x00000000);
131296f2e892SBill Paul 
131391cc2adbSBill Paul 	/*
131491cc2adbSBill Paul 	 * Bring the SIA out of reset. In some cases, it looks
131591cc2adbSBill Paul 	 * like failing to unreset the SIA soon enough gets it
131691cc2adbSBill Paul 	 * into a state where it will never come out of reset
131791cc2adbSBill Paul 	 * until we reset the whole chip again.
131891cc2adbSBill Paul 	 */
131991cc2adbSBill Paul 	if (DC_IS_INTEL(sc))
132091cc2adbSBill Paul 		DC_SETBIT(sc, DC_SIARESET, DC_SIA_RESET);
132191cc2adbSBill Paul 
132296f2e892SBill Paul         return;
132396f2e892SBill Paul }
132496f2e892SBill Paul 
132596f2e892SBill Paul static struct dc_type *dc_devtype(dev)
132696f2e892SBill Paul 	device_t		dev;
132796f2e892SBill Paul {
132896f2e892SBill Paul 	struct dc_type		*t;
132996f2e892SBill Paul 	u_int32_t		rev;
133096f2e892SBill Paul 
133196f2e892SBill Paul 	t = dc_devs;
133296f2e892SBill Paul 
133396f2e892SBill Paul 	while(t->dc_name != NULL) {
133496f2e892SBill Paul 		if ((pci_get_vendor(dev) == t->dc_vid) &&
133596f2e892SBill Paul 		    (pci_get_device(dev) == t->dc_did)) {
133696f2e892SBill Paul 			/* Check the PCI revision */
133796f2e892SBill Paul 			rev = pci_read_config(dev, DC_PCI_CFRV, 4) & 0xFF;
133896f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713 &&
133996f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
134096f2e892SBill Paul 				t++;
134196f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_98713_CP &&
134296f2e892SBill Paul 			    rev >= DC_REVISION_98713A)
134396f2e892SBill Paul 				t++;
134496f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_987x5 &&
134596f2e892SBill Paul 			    rev >= DC_REVISION_98725)
134696f2e892SBill Paul 				t++;
134796f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_AX88140A &&
134896f2e892SBill Paul 			    rev >= DC_REVISION_88141)
134996f2e892SBill Paul 				t++;
135096f2e892SBill Paul 			if (t->dc_did == DC_DEVICEID_82C168 &&
135196f2e892SBill Paul 			    rev >= DC_REVISION_82C169)
135296f2e892SBill Paul 				t++;
135388d739dcSBill Paul 			if (t->dc_did == DC_DEVICEID_DM9102 &&
135488d739dcSBill Paul 			    rev >= DC_REVISION_DM9102A)
135588d739dcSBill Paul 				t++;
135696f2e892SBill Paul 			return(t);
135796f2e892SBill Paul 		}
135896f2e892SBill Paul 		t++;
135996f2e892SBill Paul 	}
136096f2e892SBill Paul 
136196f2e892SBill Paul 	return(NULL);
136296f2e892SBill Paul }
136396f2e892SBill Paul 
136496f2e892SBill Paul /*
136596f2e892SBill Paul  * Probe for a 21143 or clone chip. Check the PCI vendor and device
136696f2e892SBill Paul  * IDs against our list and return a device name if we find a match.
136796f2e892SBill Paul  * We do a little bit of extra work to identify the exact type of
136896f2e892SBill Paul  * chip. The MX98713 and MX98713A have the same PCI vendor/device ID,
136996f2e892SBill Paul  * but different revision IDs. The same is true for 98715/98715A
137096f2e892SBill Paul  * chips and the 98725, as well as the ASIX and ADMtek chips. In some
137196f2e892SBill Paul  * cases, the exact chip revision affects driver behavior.
137296f2e892SBill Paul  */
137396f2e892SBill Paul static int dc_probe(dev)
137496f2e892SBill Paul 	device_t		dev;
137596f2e892SBill Paul {
137696f2e892SBill Paul 	struct dc_type		*t;
137796f2e892SBill Paul 
137896f2e892SBill Paul 	t = dc_devtype(dev);
137996f2e892SBill Paul 
138096f2e892SBill Paul 	if (t != NULL) {
138196f2e892SBill Paul 		device_set_desc(dev, t->dc_name);
138296f2e892SBill Paul 		return(0);
138396f2e892SBill Paul 	}
138496f2e892SBill Paul 
138596f2e892SBill Paul 	return(ENXIO);
138696f2e892SBill Paul }
138796f2e892SBill Paul 
138896f2e892SBill Paul static void dc_acpi(dev)
138996f2e892SBill Paul 	device_t		dev;
139096f2e892SBill Paul {
139196f2e892SBill Paul 	u_int32_t		r, cptr;
139296f2e892SBill Paul 	int			unit;
139396f2e892SBill Paul 
139496f2e892SBill Paul 	unit = device_get_unit(dev);
139596f2e892SBill Paul 
139696f2e892SBill Paul 	/* Find the location of the capabilities block */
139796f2e892SBill Paul 	cptr = pci_read_config(dev, DC_PCI_CCAP, 4) & 0xFF;
139896f2e892SBill Paul 
139996f2e892SBill Paul 	r = pci_read_config(dev, cptr, 4) & 0xFF;
140096f2e892SBill Paul 	if (r == 0x01) {
140196f2e892SBill Paul 
140296f2e892SBill Paul 		r = pci_read_config(dev, cptr + 4, 4);
140396f2e892SBill Paul 		if (r & DC_PSTATE_D3) {
140496f2e892SBill Paul 			u_int32_t		iobase, membase, irq;
140596f2e892SBill Paul 
140696f2e892SBill Paul 			/* Save important PCI config data. */
140796f2e892SBill Paul 			iobase = pci_read_config(dev, DC_PCI_CFBIO, 4);
140896f2e892SBill Paul 			membase = pci_read_config(dev, DC_PCI_CFBMA, 4);
140996f2e892SBill Paul 			irq = pci_read_config(dev, DC_PCI_CFIT, 4);
141096f2e892SBill Paul 
141196f2e892SBill Paul 			/* Reset the power state. */
141296f2e892SBill Paul 			printf("dc%d: chip is in D%d power mode "
141396f2e892SBill Paul 			    "-- setting to D0\n", unit, r & DC_PSTATE_D3);
141496f2e892SBill Paul 			r &= 0xFFFFFFFC;
141596f2e892SBill Paul 			pci_write_config(dev, cptr + 4, r, 4);
141696f2e892SBill Paul 
141796f2e892SBill Paul 			/* Restore PCI config data. */
141896f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFBIO, iobase, 4);
141996f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFBMA, membase, 4);
142096f2e892SBill Paul 			pci_write_config(dev, DC_PCI_CFIT, irq, 4);
142196f2e892SBill Paul 		}
142296f2e892SBill Paul 	}
142396f2e892SBill Paul 	return;
142496f2e892SBill Paul }
142596f2e892SBill Paul 
142696f2e892SBill Paul /*
142796f2e892SBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
142896f2e892SBill Paul  * setup and ethernet/BPF attach.
142996f2e892SBill Paul  */
143096f2e892SBill Paul static int dc_attach(dev)
143196f2e892SBill Paul 	device_t		dev;
143296f2e892SBill Paul {
143396f2e892SBill Paul 	int			s;
143496f2e892SBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
143596f2e892SBill Paul 	u_int32_t		command;
143696f2e892SBill Paul 	struct dc_softc		*sc;
143796f2e892SBill Paul 	struct ifnet		*ifp;
143896f2e892SBill Paul 	u_int32_t		revision;
143996f2e892SBill Paul 	int			unit, error = 0, rid, mac_offset;
144096f2e892SBill Paul 
144196f2e892SBill Paul 	s = splimp();
144296f2e892SBill Paul 
144396f2e892SBill Paul 	sc = device_get_softc(dev);
144496f2e892SBill Paul 	unit = device_get_unit(dev);
144596f2e892SBill Paul 	bzero(sc, sizeof(struct dc_softc));
144696f2e892SBill Paul 
144796f2e892SBill Paul 	/*
144896f2e892SBill Paul 	 * Handle power management nonsense.
144996f2e892SBill Paul 	 */
145096f2e892SBill Paul 	dc_acpi(dev);
145196f2e892SBill Paul 
145296f2e892SBill Paul 	/*
145396f2e892SBill Paul 	 * Map control/status registers.
145496f2e892SBill Paul 	 */
1455c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
145696f2e892SBill Paul 	command |= (PCIM_CMD_PORTEN|PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN);
1457c48cc9ceSPeter Wemm 	pci_write_config(dev, PCIR_COMMAND, command, 4);
1458c48cc9ceSPeter Wemm 	command = pci_read_config(dev, PCIR_COMMAND, 4);
145996f2e892SBill Paul 
146096f2e892SBill Paul #ifdef DC_USEIOSPACE
146196f2e892SBill Paul 	if (!(command & PCIM_CMD_PORTEN)) {
146296f2e892SBill Paul 		printf("dc%d: failed to enable I/O ports!\n", unit);
146396f2e892SBill Paul 		error = ENXIO;
146496f2e892SBill Paul 		goto fail;
146596f2e892SBill Paul 	}
146696f2e892SBill Paul #else
146796f2e892SBill Paul 	if (!(command & PCIM_CMD_MEMEN)) {
146896f2e892SBill Paul 		printf("dc%d: failed to enable memory mapping!\n", unit);
146996f2e892SBill Paul 		error = ENXIO;
147096f2e892SBill Paul 		goto fail;
147196f2e892SBill Paul 	}
147296f2e892SBill Paul #endif
147396f2e892SBill Paul 
147496f2e892SBill Paul 	rid = DC_RID;
147596f2e892SBill Paul 	sc->dc_res = bus_alloc_resource(dev, DC_RES, &rid,
147696f2e892SBill Paul 	    0, ~0, 1, RF_ACTIVE);
147796f2e892SBill Paul 
147896f2e892SBill Paul 	if (sc->dc_res == NULL) {
147996f2e892SBill Paul 		printf("dc%d: couldn't map ports/memory\n", unit);
148096f2e892SBill Paul 		error = ENXIO;
148196f2e892SBill Paul 		goto fail;
148296f2e892SBill Paul 	}
148396f2e892SBill Paul 
148496f2e892SBill Paul 	sc->dc_btag = rman_get_bustag(sc->dc_res);
148596f2e892SBill Paul 	sc->dc_bhandle = rman_get_bushandle(sc->dc_res);
148696f2e892SBill Paul 
148796f2e892SBill Paul 	/* Allocate interrupt */
148896f2e892SBill Paul 	rid = 0;
148996f2e892SBill Paul 	sc->dc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
149096f2e892SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
149196f2e892SBill Paul 
149296f2e892SBill Paul 	if (sc->dc_irq == NULL) {
149396f2e892SBill Paul 		printf("dc%d: couldn't map interrupt\n", unit);
149496f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
149596f2e892SBill Paul 		error = ENXIO;
149696f2e892SBill Paul 		goto fail;
149796f2e892SBill Paul 	}
149896f2e892SBill Paul 
149996f2e892SBill Paul 	error = bus_setup_intr(dev, sc->dc_irq, INTR_TYPE_NET,
150096f2e892SBill Paul 	    dc_intr, sc, &sc->dc_intrhand);
150196f2e892SBill Paul 
150296f2e892SBill Paul 	if (error) {
150396f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
150496f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
150596f2e892SBill Paul 		printf("dc%d: couldn't set up irq\n", unit);
150696f2e892SBill Paul 		goto fail;
150796f2e892SBill Paul 	}
150896f2e892SBill Paul 
150996f2e892SBill Paul 	/* Need this info to decide on a chip type. */
151096f2e892SBill Paul 	sc->dc_info = dc_devtype(dev);
151196f2e892SBill Paul 	revision = pci_read_config(dev, DC_PCI_CFRV, 4) & 0x000000FF;
151296f2e892SBill Paul 
151396f2e892SBill Paul 	switch(sc->dc_info->dc_did) {
151496f2e892SBill Paul 	case DC_DEVICEID_21143:
151596f2e892SBill Paul 		sc->dc_type = DC_TYPE_21143;
151696f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1517042c8f6eSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
151896f2e892SBill Paul 		break;
151996f2e892SBill Paul 	case DC_DEVICEID_DM9100:
152096f2e892SBill Paul 	case DC_DEVICEID_DM9102:
152196f2e892SBill Paul 		sc->dc_type = DC_TYPE_DM9102;
1522fda39fd0SBill Paul 		sc->dc_flags |= DC_TX_COALESCE|DC_TX_USE_TX_INTR;
152396f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
152496f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
152596f2e892SBill Paul 		break;
152696f2e892SBill Paul 	case DC_DEVICEID_AL981:
152796f2e892SBill Paul 		sc->dc_type = DC_TYPE_AL981;
152896f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
152996f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
153096f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
153196f2e892SBill Paul 		break;
153296f2e892SBill Paul 	case DC_DEVICEID_AN985:
153396f2e892SBill Paul 		sc->dc_type = DC_TYPE_AN985;
153496f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR;
153596f2e892SBill Paul 		sc->dc_flags |= DC_TX_ADMTEK_WAR;
153696f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
153796f2e892SBill Paul 		break;
153896f2e892SBill Paul 	case DC_DEVICEID_98713:
153996f2e892SBill Paul 	case DC_DEVICEID_98713_CP:
154096f2e892SBill Paul 		if (revision < DC_REVISION_98713A) {
154196f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713;
154296f2e892SBill Paul 		}
1543318b02fdSBill Paul 		if (revision >= DC_REVISION_98713A) {
154496f2e892SBill Paul 			sc->dc_type = DC_TYPE_98713A;
1545318b02fdSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1546318b02fdSBill Paul 		}
1547318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
154896f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
154996f2e892SBill Paul 		break;
155096f2e892SBill Paul 	case DC_DEVICEID_987x5:
155196f2e892SBill Paul 		sc->dc_type = DC_TYPE_987x5;
155296f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1553318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
155496f2e892SBill Paul 		break;
155596f2e892SBill Paul 	case DC_DEVICEID_82C115:
155696f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNICII;
155796f2e892SBill Paul 		sc->dc_flags |= DC_TX_POLL|DC_TX_USE_TX_INTR;
1558318b02fdSBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL|DC_21143_NWAY;
155996f2e892SBill Paul 		break;
156096f2e892SBill Paul 	case DC_DEVICEID_82C168:
156196f2e892SBill Paul 		sc->dc_type = DC_TYPE_PNIC;
156291cc2adbSBill Paul 		sc->dc_flags |= DC_TX_STORENFWD|DC_TX_INTR_ALWAYS;
156396f2e892SBill Paul 		sc->dc_flags |= DC_PNIC_RX_BUG_WAR;
156496f2e892SBill Paul 		sc->dc_pnic_rx_buf = malloc(DC_RXLEN * 5, M_DEVBUF, M_NOWAIT);
156596f2e892SBill Paul 		if (revision < DC_REVISION_82C169)
156696f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
156796f2e892SBill Paul 		break;
156896f2e892SBill Paul 	case DC_DEVICEID_AX88140A:
156996f2e892SBill Paul 		sc->dc_type = DC_TYPE_ASIX;
157096f2e892SBill Paul 		sc->dc_flags |= DC_TX_USE_TX_INTR|DC_TX_INTR_FIRSTFRAG;
157196f2e892SBill Paul 		sc->dc_flags |= DC_REDUCED_MII_POLL;
157296f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
157396f2e892SBill Paul 		break;
157496f2e892SBill Paul 	default:
157596f2e892SBill Paul 		printf("dc%d: unknown device: %x\n", sc->dc_unit,
157696f2e892SBill Paul 		    sc->dc_info->dc_did);
157796f2e892SBill Paul 		break;
157896f2e892SBill Paul 	}
157996f2e892SBill Paul 
158096f2e892SBill Paul 	/* Save the cache line size. */
158188d739dcSBill Paul 	if (DC_IS_DAVICOM(sc))
158288d739dcSBill Paul 		sc->dc_cachesize = 0;
158388d739dcSBill Paul 	else
158488d739dcSBill Paul 		sc->dc_cachesize = pci_read_config(dev,
158588d739dcSBill Paul 		    DC_PCI_CFLT, 4) & 0xFF;
158696f2e892SBill Paul 
158796f2e892SBill Paul 	/* Reset the adapter. */
158896f2e892SBill Paul 	dc_reset(sc);
158996f2e892SBill Paul 
159096f2e892SBill Paul 	/* Take 21143 out of snooze mode */
159196f2e892SBill Paul 	if (DC_IS_INTEL(sc)) {
159296f2e892SBill Paul 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
159396f2e892SBill Paul 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
159496f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CFDD, command, 4);
159596f2e892SBill Paul 	}
159696f2e892SBill Paul 
159796f2e892SBill Paul 	/*
159896f2e892SBill Paul 	 * Try to learn something about the supported media.
159996f2e892SBill Paul 	 * We know that ASIX and ADMtek and Davicom devices
160096f2e892SBill Paul 	 * will *always* be using MII media, so that's a no-brainer.
160196f2e892SBill Paul 	 * The tricky ones are the Macronix/PNIC II and the
160296f2e892SBill Paul 	 * Intel 21143.
160396f2e892SBill Paul 	 */
160496f2e892SBill Paul 	if (DC_IS_INTEL(sc)) {
160596f2e892SBill Paul 		u_int32_t		media, cwuc;
160696f2e892SBill Paul 		cwuc = pci_read_config(dev, DC_PCI_CWUC, 4);
160796f2e892SBill Paul 		cwuc |= DC_CWUC_FORCE_WUL;
160896f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CWUC, cwuc, 4);
160996f2e892SBill Paul 		DELAY(10000);
161096f2e892SBill Paul 		media = pci_read_config(dev, DC_PCI_CWUC, 4);
161196f2e892SBill Paul 		cwuc &= ~DC_CWUC_FORCE_WUL;
161296f2e892SBill Paul 		pci_write_config(dev, DC_PCI_CWUC, cwuc, 4);
161396f2e892SBill Paul 		DELAY(10000);
161496f2e892SBill Paul 		if (media & DC_CWUC_MII_ABILITY)
161596f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
1616042c8f6eSBill Paul 		if (media & DC_CWUC_SYM_ABILITY) {
161796f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
1618042c8f6eSBill Paul 			sc->dc_flags |= DC_21143_NWAY;
1619042c8f6eSBill Paul 		}
162096f2e892SBill Paul 		/*
162196f2e892SBill Paul 		 * If none of the bits are set, then this NIC
162296f2e892SBill Paul 		 * isn't meant to support 'wake up LAN' mode.
162396f2e892SBill Paul 		 * This is usually only the case on multiport
162496f2e892SBill Paul 		 * cards, and these cards almost always have
162596f2e892SBill Paul 		 * MII transceivers.
162696f2e892SBill Paul 		 */
162796f2e892SBill Paul 		if (media == 0)
162896f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
162996f2e892SBill Paul 	} else if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
163096f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
163196f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_MII;
163296f2e892SBill Paul 		else
163396f2e892SBill Paul 			sc->dc_pmode = DC_PMODE_SYM;
163496f2e892SBill Paul 	} else if (!sc->dc_pmode)
163596f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_MII;
163696f2e892SBill Paul 
163796f2e892SBill Paul 	/*
163896f2e892SBill Paul 	 * Get station address from the EEPROM.
163996f2e892SBill Paul 	 */
164096f2e892SBill Paul 	switch(sc->dc_type) {
164196f2e892SBill Paul 	case DC_TYPE_98713:
164296f2e892SBill Paul 	case DC_TYPE_98713A:
164396f2e892SBill Paul 	case DC_TYPE_987x5:
164496f2e892SBill Paul 	case DC_TYPE_PNICII:
164596f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&mac_offset,
164696f2e892SBill Paul 		    (DC_EE_NODEADDR_OFFSET / 2), 1, 0);
164796f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, (mac_offset / 2), 3, 0);
164896f2e892SBill Paul 		break;
164996f2e892SBill Paul 	case DC_TYPE_PNIC:
165096f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, 0, 3, 1);
165196f2e892SBill Paul 		break;
165296f2e892SBill Paul 	case DC_TYPE_DM9102:
165396f2e892SBill Paul 	case DC_TYPE_21143:
165496f2e892SBill Paul 	case DC_TYPE_ASIX:
165596f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
165696f2e892SBill Paul 		break;
165796f2e892SBill Paul 	case DC_TYPE_AL981:
165896f2e892SBill Paul 	case DC_TYPE_AN985:
165996f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_AL_EE_NODEADDR, 3, 0);
166096f2e892SBill Paul 		break;
166196f2e892SBill Paul 	default:
166296f2e892SBill Paul 		dc_read_eeprom(sc, (caddr_t)&eaddr, DC_EE_NODEADDR, 3, 0);
166396f2e892SBill Paul 		break;
166496f2e892SBill Paul 	}
166596f2e892SBill Paul 
166696f2e892SBill Paul 	/*
166796f2e892SBill Paul 	 * A 21143 or clone chip was detected. Inform the world.
166896f2e892SBill Paul 	 */
166996f2e892SBill Paul 	printf("dc%d: Ethernet address: %6D\n", unit, eaddr, ":");
167096f2e892SBill Paul 
167196f2e892SBill Paul 	sc->dc_unit = unit;
167296f2e892SBill Paul 	bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
167396f2e892SBill Paul 
167496f2e892SBill Paul 	sc->dc_ldata = contigmalloc(sizeof(struct dc_list_data), M_DEVBUF,
167596f2e892SBill Paul 	    M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
167696f2e892SBill Paul 
167796f2e892SBill Paul 	if (sc->dc_ldata == NULL) {
167896f2e892SBill Paul 		printf("dc%d: no memory for list buffers!\n", unit);
167996f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
168096f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
168196f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
168296f2e892SBill Paul 		error = ENXIO;
168396f2e892SBill Paul 		goto fail;
168496f2e892SBill Paul 	}
168596f2e892SBill Paul 
168696f2e892SBill Paul 	bzero(sc->dc_ldata, sizeof(struct dc_list_data));
168796f2e892SBill Paul 
168896f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
168996f2e892SBill Paul 	ifp->if_softc = sc;
169096f2e892SBill Paul 	ifp->if_unit = unit;
169196f2e892SBill Paul 	ifp->if_name = "dc";
169296f2e892SBill Paul 	ifp->if_mtu = ETHERMTU;
169396f2e892SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
169496f2e892SBill Paul 	ifp->if_ioctl = dc_ioctl;
169596f2e892SBill Paul 	ifp->if_output = ether_output;
169696f2e892SBill Paul 	ifp->if_start = dc_start;
169796f2e892SBill Paul 	ifp->if_watchdog = dc_watchdog;
169896f2e892SBill Paul 	ifp->if_init = dc_init;
169996f2e892SBill Paul 	ifp->if_baudrate = 10000000;
170096f2e892SBill Paul 	ifp->if_snd.ifq_maxlen = DC_TX_LIST_CNT - 1;
170196f2e892SBill Paul 
170296f2e892SBill Paul 	/*
170396f2e892SBill Paul 	 * Do MII setup.
170496f2e892SBill Paul 	 */
170596f2e892SBill Paul 	error = mii_phy_probe(dev, &sc->dc_miibus,
170696f2e892SBill Paul 	    dc_ifmedia_upd, dc_ifmedia_sts);
170796f2e892SBill Paul 
170896f2e892SBill Paul 	if (error && DC_IS_INTEL(sc)) {
170996f2e892SBill Paul 		sc->dc_pmode = DC_PMODE_SYM;
1710042c8f6eSBill Paul 		sc->dc_flags |= DC_21143_NWAY;
171196f2e892SBill Paul 		mii_phy_probe(dev, &sc->dc_miibus,
171296f2e892SBill Paul 		    dc_ifmedia_upd, dc_ifmedia_sts);
171396f2e892SBill Paul 		error = 0;
171496f2e892SBill Paul 	}
171596f2e892SBill Paul 
171696f2e892SBill Paul 	if (error) {
171796f2e892SBill Paul 		printf("dc%d: MII without any PHY!\n", sc->dc_unit);
171896f2e892SBill Paul 		bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
171996f2e892SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
172096f2e892SBill Paul 		bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
172196f2e892SBill Paul 		error = ENXIO;
172296f2e892SBill Paul 		goto fail;
172396f2e892SBill Paul 	}
172496f2e892SBill Paul 
172596f2e892SBill Paul 	/*
172696f2e892SBill Paul 	 * Call MI attach routines.
172796f2e892SBill Paul 	 */
172896f2e892SBill Paul 	if_attach(ifp);
172996f2e892SBill Paul 	ether_ifattach(ifp);
173096f2e892SBill Paul 	callout_handle_init(&sc->dc_stat_ch);
173196f2e892SBill Paul 
173296f2e892SBill Paul 	bpfattach(ifp, DLT_EN10MB, sizeof(struct ether_header));
173396f2e892SBill Paul 
1734510a809eSMike Smith #ifdef __alpha__
1735510a809eSMike Smith         sc->dc_srm_media = 0;
1736510a809eSMike Smith 
1737510a809eSMike Smith 	/* Remember the SRM console media setting */
1738510a809eSMike Smith 	if (DC_IS_INTEL(sc)) {
1739510a809eSMike Smith 		command = pci_read_config(dev, DC_PCI_CFDD, 4);
1740510a809eSMike Smith 		command &= ~(DC_CFDD_SNOOZE_MODE|DC_CFDD_SLEEP_MODE);
1741510a809eSMike Smith 		switch ((command >> 8) & 0xff) {
1742510a809eSMike Smith 		case 3:
1743510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T;
1744510a809eSMike Smith 			break;
1745510a809eSMike Smith 		case 4:
1746510a809eSMike Smith 			sc->dc_srm_media = IFM_10_T | IFM_FDX;
1747510a809eSMike Smith 			break;
1748510a809eSMike Smith 		case 5:
1749510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX;
1750510a809eSMike Smith 			break;
1751510a809eSMike Smith 		case 6:
1752510a809eSMike Smith 			sc->dc_srm_media = IFM_100_TX | IFM_FDX;
1753510a809eSMike Smith 			break;
1754510a809eSMike Smith 		}
1755510a809eSMike Smith 		if (sc->dc_srm_media)
1756510a809eSMike Smith 			sc->dc_srm_media |= IFM_ACTIVE | IFM_ETHER;
1757510a809eSMike Smith 	}
1758510a809eSMike Smith #endif
1759510a809eSMike Smith 
1760510a809eSMike Smith 
176196f2e892SBill Paul fail:
176296f2e892SBill Paul 	splx(s);
176396f2e892SBill Paul 
176496f2e892SBill Paul 	return(error);
176596f2e892SBill Paul }
176696f2e892SBill Paul 
176796f2e892SBill Paul static int dc_detach(dev)
176896f2e892SBill Paul 	device_t		dev;
176996f2e892SBill Paul {
177096f2e892SBill Paul 	struct dc_softc		*sc;
177196f2e892SBill Paul 	struct ifnet		*ifp;
177296f2e892SBill Paul 	int			s;
177396f2e892SBill Paul 
177496f2e892SBill Paul 	s = splimp();
177596f2e892SBill Paul 
177696f2e892SBill Paul 	sc = device_get_softc(dev);
177796f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
177896f2e892SBill Paul 
177996f2e892SBill Paul 	dc_stop(sc);
178096f2e892SBill Paul 	if_detach(ifp);
178196f2e892SBill Paul 
178296f2e892SBill Paul 	bus_generic_detach(dev);
178396f2e892SBill Paul 	device_delete_child(dev, sc->dc_miibus);
178496f2e892SBill Paul 
178596f2e892SBill Paul 	bus_teardown_intr(dev, sc->dc_irq, sc->dc_intrhand);
178696f2e892SBill Paul 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->dc_irq);
178796f2e892SBill Paul 	bus_release_resource(dev, DC_RES, DC_RID, sc->dc_res);
178896f2e892SBill Paul 
178996f2e892SBill Paul 	contigfree(sc->dc_ldata, sizeof(struct dc_list_data), M_DEVBUF);
179096f2e892SBill Paul 	if (sc->dc_pnic_rx_buf != NULL)
179196f2e892SBill Paul 		free(sc->dc_pnic_rx_buf, M_DEVBUF);
179296f2e892SBill Paul 
179396f2e892SBill Paul 	splx(s);
179496f2e892SBill Paul 
179596f2e892SBill Paul 	return(0);
179696f2e892SBill Paul }
179796f2e892SBill Paul 
179896f2e892SBill Paul /*
179996f2e892SBill Paul  * Initialize the transmit descriptors.
180096f2e892SBill Paul  */
180196f2e892SBill Paul static int dc_list_tx_init(sc)
180296f2e892SBill Paul 	struct dc_softc		*sc;
180396f2e892SBill Paul {
180496f2e892SBill Paul 	struct dc_chain_data	*cd;
180596f2e892SBill Paul 	struct dc_list_data	*ld;
180696f2e892SBill Paul 	int			i;
180796f2e892SBill Paul 
180896f2e892SBill Paul 	cd = &sc->dc_cdata;
180996f2e892SBill Paul 	ld = sc->dc_ldata;
181096f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
181196f2e892SBill Paul 		if (i == (DC_TX_LIST_CNT - 1)) {
181296f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
181396f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[0]);
181496f2e892SBill Paul 		} else {
181596f2e892SBill Paul 			ld->dc_tx_list[i].dc_next =
181696f2e892SBill Paul 			    vtophys(&ld->dc_tx_list[i + 1]);
181796f2e892SBill Paul 		}
181896f2e892SBill Paul 		cd->dc_tx_chain[i] = NULL;
181996f2e892SBill Paul 		ld->dc_tx_list[i].dc_data = 0;
182096f2e892SBill Paul 		ld->dc_tx_list[i].dc_ctl = 0;
182196f2e892SBill Paul 	}
182296f2e892SBill Paul 
182396f2e892SBill Paul 	cd->dc_tx_prod = cd->dc_tx_cons = cd->dc_tx_cnt = 0;
182496f2e892SBill Paul 
182596f2e892SBill Paul 	return(0);
182696f2e892SBill Paul }
182796f2e892SBill Paul 
182896f2e892SBill Paul 
182996f2e892SBill Paul /*
183096f2e892SBill Paul  * Initialize the RX descriptors and allocate mbufs for them. Note that
183196f2e892SBill Paul  * we arrange the descriptors in a closed ring, so that the last descriptor
183296f2e892SBill Paul  * points back to the first.
183396f2e892SBill Paul  */
183496f2e892SBill Paul static int dc_list_rx_init(sc)
183596f2e892SBill Paul 	struct dc_softc		*sc;
183696f2e892SBill Paul {
183796f2e892SBill Paul 	struct dc_chain_data	*cd;
183896f2e892SBill Paul 	struct dc_list_data	*ld;
183996f2e892SBill Paul 	int			i;
184096f2e892SBill Paul 
184196f2e892SBill Paul 	cd = &sc->dc_cdata;
184296f2e892SBill Paul 	ld = sc->dc_ldata;
184396f2e892SBill Paul 
184496f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
184596f2e892SBill Paul 		if (dc_newbuf(sc, i, NULL) == ENOBUFS)
184696f2e892SBill Paul 			return(ENOBUFS);
184796f2e892SBill Paul 		if (i == (DC_RX_LIST_CNT - 1)) {
184896f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
184996f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[0]);
185096f2e892SBill Paul 		} else {
185196f2e892SBill Paul 			ld->dc_rx_list[i].dc_next =
185296f2e892SBill Paul 			    vtophys(&ld->dc_rx_list[i + 1]);
185396f2e892SBill Paul 		}
185496f2e892SBill Paul 	}
185596f2e892SBill Paul 
185696f2e892SBill Paul 	cd->dc_rx_prod = 0;
185796f2e892SBill Paul 
185896f2e892SBill Paul 	return(0);
185996f2e892SBill Paul }
186096f2e892SBill Paul 
186196f2e892SBill Paul /*
186296f2e892SBill Paul  * Initialize an RX descriptor and attach an MBUF cluster.
186396f2e892SBill Paul  */
186496f2e892SBill Paul static int dc_newbuf(sc, i, m)
186596f2e892SBill Paul 	struct dc_softc		*sc;
186696f2e892SBill Paul 	int			i;
186796f2e892SBill Paul 	struct mbuf		*m;
186896f2e892SBill Paul {
186996f2e892SBill Paul 	struct mbuf		*m_new = NULL;
187096f2e892SBill Paul 	struct dc_desc		*c;
187196f2e892SBill Paul 
187296f2e892SBill Paul 	c = &sc->dc_ldata->dc_rx_list[i];
187396f2e892SBill Paul 
187496f2e892SBill Paul 	if (m == NULL) {
187596f2e892SBill Paul 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
187696f2e892SBill Paul 		if (m_new == NULL) {
187796f2e892SBill Paul 			printf("dc%d: no memory for rx list "
187896f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
187996f2e892SBill Paul 			return(ENOBUFS);
188096f2e892SBill Paul 		}
188196f2e892SBill Paul 
188296f2e892SBill Paul 		MCLGET(m_new, M_DONTWAIT);
188396f2e892SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
188496f2e892SBill Paul 			printf("dc%d: no memory for rx list "
188596f2e892SBill Paul 			    "-- packet dropped!\n", sc->dc_unit);
188696f2e892SBill Paul 			m_freem(m_new);
188796f2e892SBill Paul 			return(ENOBUFS);
188896f2e892SBill Paul 		}
188996f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
189096f2e892SBill Paul 	} else {
189196f2e892SBill Paul 		m_new = m;
189296f2e892SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
189396f2e892SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
189496f2e892SBill Paul 	}
189596f2e892SBill Paul 
189696f2e892SBill Paul 	m_adj(m_new, sizeof(u_int64_t));
189796f2e892SBill Paul 
189896f2e892SBill Paul 	/*
189996f2e892SBill Paul 	 * If this is a PNIC chip, zero the buffer. This is part
190096f2e892SBill Paul 	 * of the workaround for the receive bug in the 82c168 and
190196f2e892SBill Paul 	 * 82c169 chips.
190296f2e892SBill Paul 	 */
190396f2e892SBill Paul 	if (sc->dc_flags & DC_PNIC_RX_BUG_WAR)
190496f2e892SBill Paul 		bzero((char *)mtod(m_new, char *), m_new->m_len);
190596f2e892SBill Paul 
190696f2e892SBill Paul 	sc->dc_cdata.dc_rx_chain[i] = m_new;
190796f2e892SBill Paul 	c->dc_data = vtophys(mtod(m_new, caddr_t));
190896f2e892SBill Paul 	c->dc_ctl = DC_RXCTL_RLINK | DC_RXLEN;
190996f2e892SBill Paul 	c->dc_status = DC_RXSTAT_OWN;
191096f2e892SBill Paul 
191196f2e892SBill Paul 	return(0);
191296f2e892SBill Paul }
191396f2e892SBill Paul 
191496f2e892SBill Paul /*
191596f2e892SBill Paul  * Grrrrr.
191696f2e892SBill Paul  * The PNIC chip has a terrible bug in it that manifests itself during
191796f2e892SBill Paul  * periods of heavy activity. The exact mode of failure if difficult to
191896f2e892SBill Paul  * pinpoint: sometimes it only happens in promiscuous mode, sometimes it
191996f2e892SBill Paul  * will happen on slow machines. The bug is that sometimes instead of
192096f2e892SBill Paul  * uploading one complete frame during reception, it uploads what looks
192196f2e892SBill Paul  * like the entire contents of its FIFO memory. The frame we want is at
192296f2e892SBill Paul  * the end of the whole mess, but we never know exactly how much data has
192396f2e892SBill Paul  * been uploaded, so salvaging the frame is hard.
192496f2e892SBill Paul  *
192596f2e892SBill Paul  * There is only one way to do it reliably, and it's disgusting.
192696f2e892SBill Paul  * Here's what we know:
192796f2e892SBill Paul  *
192896f2e892SBill Paul  * - We know there will always be somewhere between one and three extra
192996f2e892SBill Paul  *   descriptors uploaded.
193096f2e892SBill Paul  *
193196f2e892SBill Paul  * - We know the desired received frame will always be at the end of the
193296f2e892SBill Paul  *   total data upload.
193396f2e892SBill Paul  *
193496f2e892SBill Paul  * - We know the size of the desired received frame because it will be
193596f2e892SBill Paul  *   provided in the length field of the status word in the last descriptor.
193696f2e892SBill Paul  *
193796f2e892SBill Paul  * Here's what we do:
193896f2e892SBill Paul  *
193996f2e892SBill Paul  * - When we allocate buffers for the receive ring, we bzero() them.
194096f2e892SBill Paul  *   This means that we know that the buffer contents should be all
194196f2e892SBill Paul  *   zeros, except for data uploaded by the chip.
194296f2e892SBill Paul  *
194396f2e892SBill Paul  * - We also force the PNIC chip to upload frames that include the
194496f2e892SBill Paul  *   ethernet CRC at the end.
194596f2e892SBill Paul  *
194696f2e892SBill Paul  * - We gather all of the bogus frame data into a single buffer.
194796f2e892SBill Paul  *
194896f2e892SBill Paul  * - We then position a pointer at the end of this buffer and scan
194996f2e892SBill Paul  *   backwards until we encounter the first non-zero byte of data.
195096f2e892SBill Paul  *   This is the end of the received frame. We know we will encounter
195196f2e892SBill Paul  *   some data at the end of the frame because the CRC will always be
195296f2e892SBill Paul  *   there, so even if the sender transmits a packet of all zeros,
195396f2e892SBill Paul  *   we won't be fooled.
195496f2e892SBill Paul  *
195596f2e892SBill Paul  * - We know the size of the actual received frame, so we subtract
195696f2e892SBill Paul  *   that value from the current pointer location. This brings us
195796f2e892SBill Paul  *   to the start of the actual received packet.
195896f2e892SBill Paul  *
195996f2e892SBill Paul  * - We copy this into an mbuf and pass it on, along with the actual
196096f2e892SBill Paul  *   frame length.
196196f2e892SBill Paul  *
196296f2e892SBill Paul  * The performance hit is tremendous, but it beats dropping frames all
196396f2e892SBill Paul  * the time.
196496f2e892SBill Paul  */
196596f2e892SBill Paul 
196696f2e892SBill Paul #define DC_WHOLEFRAME	(DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG)
196796f2e892SBill Paul static void dc_pnic_rx_bug_war(sc, idx)
196896f2e892SBill Paul 	struct dc_softc		*sc;
196996f2e892SBill Paul 	int			idx;
197096f2e892SBill Paul {
197196f2e892SBill Paul 	struct dc_desc		*cur_rx;
197296f2e892SBill Paul 	struct dc_desc		*c = NULL;
197396f2e892SBill Paul 	struct mbuf		*m = NULL;
197496f2e892SBill Paul 	unsigned char		*ptr;
197596f2e892SBill Paul 	int			i, total_len;
197696f2e892SBill Paul 	u_int32_t		rxstat = 0;
197796f2e892SBill Paul 
197896f2e892SBill Paul 	i = sc->dc_pnic_rx_bug_save;
197996f2e892SBill Paul 	cur_rx = &sc->dc_ldata->dc_rx_list[idx];
198096f2e892SBill Paul 	ptr = sc->dc_pnic_rx_buf;
198196f2e892SBill Paul 	bzero(ptr, sizeof(DC_RXLEN * 5));
198296f2e892SBill Paul 
198396f2e892SBill Paul 	/* Copy all the bytes from the bogus buffers. */
198496f2e892SBill Paul 	while (1) {
198596f2e892SBill Paul 		c = &sc->dc_ldata->dc_rx_list[i];
198696f2e892SBill Paul 		rxstat = c->dc_status;
198796f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
198896f2e892SBill Paul 		bcopy(mtod(m, char *), ptr, DC_RXLEN);
198996f2e892SBill Paul 		ptr += DC_RXLEN;
199096f2e892SBill Paul 		/* If this is the last buffer, break out. */
199196f2e892SBill Paul 		if (i == idx || rxstat & DC_RXSTAT_LASTFRAG)
199296f2e892SBill Paul 			break;
199396f2e892SBill Paul 		dc_newbuf(sc, i, m);
199496f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
199596f2e892SBill Paul 	}
199696f2e892SBill Paul 
199796f2e892SBill Paul 	/* Find the length of the actual receive frame. */
199896f2e892SBill Paul 	total_len = DC_RXBYTES(rxstat);
199996f2e892SBill Paul 
200096f2e892SBill Paul 	/* Scan backwards until we hit a non-zero byte. */
200196f2e892SBill Paul 	while(*ptr == 0x00)
200296f2e892SBill Paul 		ptr--;
200396f2e892SBill Paul 
200496f2e892SBill Paul 	/* Round off. */
200596f2e892SBill Paul 	if ((uintptr_t)(ptr) & 0x3)
200696f2e892SBill Paul 		ptr -= 1;
200796f2e892SBill Paul 
200896f2e892SBill Paul 	/* Now find the start of the frame. */
200996f2e892SBill Paul 	ptr -= total_len;
201096f2e892SBill Paul 	if (ptr < sc->dc_pnic_rx_buf)
201196f2e892SBill Paul 		ptr = sc->dc_pnic_rx_buf;
201296f2e892SBill Paul 
201396f2e892SBill Paul 	/*
201496f2e892SBill Paul 	 * Now copy the salvaged frame to the last mbuf and fake up
201596f2e892SBill Paul 	 * the status word to make it look like a successful
201696f2e892SBill Paul  	 * frame reception.
201796f2e892SBill Paul 	 */
201896f2e892SBill Paul 	dc_newbuf(sc, i, m);
201996f2e892SBill Paul 	bcopy(ptr, mtod(m, char *), total_len);
202096f2e892SBill Paul 	cur_rx->dc_status = rxstat | DC_RXSTAT_FIRSTFRAG;
202196f2e892SBill Paul 
202296f2e892SBill Paul 	return;
202396f2e892SBill Paul }
202496f2e892SBill Paul 
202596f2e892SBill Paul /*
202673bf949cSBill Paul  * This routine searches the RX ring for dirty descriptors in the
202773bf949cSBill Paul  * event that the rxeof routine falls out of sync with the chip's
202873bf949cSBill Paul  * current descriptor pointer. This may happen sometimes as a result
202973bf949cSBill Paul  * of a "no RX buffer available" condition that happens when the chip
203073bf949cSBill Paul  * consumes all of the RX buffers before the driver has a chance to
203173bf949cSBill Paul  * process the RX ring. This routine may need to be called more than
203273bf949cSBill Paul  * once to bring the driver back in sync with the chip, however we
203373bf949cSBill Paul  * should still be getting RX DONE interrupts to drive the search
203473bf949cSBill Paul  * for new packets in the RX ring, so we should catch up eventually.
203573bf949cSBill Paul  */
203673bf949cSBill Paul static int dc_rx_resync(sc)
203773bf949cSBill Paul 	struct dc_softc		*sc;
203873bf949cSBill Paul {
203973bf949cSBill Paul 	int			i, pos;
204073bf949cSBill Paul 	struct dc_desc		*cur_rx;
204173bf949cSBill Paul 
204273bf949cSBill Paul 	pos = sc->dc_cdata.dc_rx_prod;
204373bf949cSBill Paul 
204473bf949cSBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
204573bf949cSBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[pos];
204673bf949cSBill Paul 		if (!(cur_rx->dc_status & DC_RXSTAT_OWN))
204773bf949cSBill Paul 			break;
204873bf949cSBill Paul 		DC_INC(pos, DC_RX_LIST_CNT);
204973bf949cSBill Paul 	}
205073bf949cSBill Paul 
205173bf949cSBill Paul 	/* If the ring really is empty, then just return. */
205273bf949cSBill Paul 	if (i == DC_RX_LIST_CNT)
205373bf949cSBill Paul 		return(0);
205473bf949cSBill Paul 
205573bf949cSBill Paul 	/* We've fallen behing the chip: catch it. */
205673bf949cSBill Paul 	sc->dc_cdata.dc_rx_prod = pos;
205773bf949cSBill Paul 
205873bf949cSBill Paul 	return(EAGAIN);
205973bf949cSBill Paul }
206073bf949cSBill Paul 
206173bf949cSBill Paul /*
206296f2e892SBill Paul  * A frame has been uploaded: pass the resulting mbuf chain up to
206396f2e892SBill Paul  * the higher level protocols.
206496f2e892SBill Paul  */
206596f2e892SBill Paul static void dc_rxeof(sc)
206696f2e892SBill Paul 	struct dc_softc		*sc;
206796f2e892SBill Paul {
206896f2e892SBill Paul         struct ether_header	*eh;
206996f2e892SBill Paul         struct mbuf		*m;
207096f2e892SBill Paul         struct ifnet		*ifp;
207196f2e892SBill Paul 	struct dc_desc		*cur_rx;
207296f2e892SBill Paul 	int			i, total_len = 0;
207396f2e892SBill Paul 	u_int32_t		rxstat;
207496f2e892SBill Paul 
207596f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
207696f2e892SBill Paul 	i = sc->dc_cdata.dc_rx_prod;
207796f2e892SBill Paul 
207896f2e892SBill Paul 	while(!(sc->dc_ldata->dc_rx_list[i].dc_status & DC_RXSTAT_OWN)) {
207996f2e892SBill Paul 		struct mbuf		*m0 = NULL;
208096f2e892SBill Paul 
208196f2e892SBill Paul 		cur_rx = &sc->dc_ldata->dc_rx_list[i];
208296f2e892SBill Paul 		rxstat = cur_rx->dc_status;
208396f2e892SBill Paul 		m = sc->dc_cdata.dc_rx_chain[i];
208496f2e892SBill Paul 		total_len = DC_RXBYTES(rxstat);
208596f2e892SBill Paul 
208696f2e892SBill Paul 		if (sc->dc_flags & DC_PNIC_RX_BUG_WAR) {
208796f2e892SBill Paul 			if ((rxstat & DC_WHOLEFRAME) != DC_WHOLEFRAME) {
208896f2e892SBill Paul 				if (rxstat & DC_RXSTAT_FIRSTFRAG)
208996f2e892SBill Paul 					sc->dc_pnic_rx_bug_save = i;
209096f2e892SBill Paul 				if ((rxstat & DC_RXSTAT_LASTFRAG) == 0) {
209196f2e892SBill Paul 					DC_INC(i, DC_RX_LIST_CNT);
209296f2e892SBill Paul 					continue;
209396f2e892SBill Paul 				}
209496f2e892SBill Paul 				dc_pnic_rx_bug_war(sc, i);
209596f2e892SBill Paul 				rxstat = cur_rx->dc_status;
209696f2e892SBill Paul 				total_len = DC_RXBYTES(rxstat);
209796f2e892SBill Paul 			}
209896f2e892SBill Paul 		}
209996f2e892SBill Paul 
210096f2e892SBill Paul 		sc->dc_cdata.dc_rx_chain[i] = NULL;
210196f2e892SBill Paul 
210296f2e892SBill Paul 		/*
210396f2e892SBill Paul 		 * If an error occurs, update stats, clear the
210496f2e892SBill Paul 		 * status word and leave the mbuf cluster in place:
210596f2e892SBill Paul 		 * it should simply get re-used next time this descriptor
210696f2e892SBill Paul 	 	 * comes up in the ring.
210796f2e892SBill Paul 		 */
210896f2e892SBill Paul 		if (rxstat & DC_RXSTAT_RXERR) {
210996f2e892SBill Paul 			ifp->if_ierrors++;
211096f2e892SBill Paul 			if (rxstat & DC_RXSTAT_COLLSEEN)
211196f2e892SBill Paul 				ifp->if_collisions++;
211296f2e892SBill Paul 			dc_newbuf(sc, i, m);
211396f2e892SBill Paul 			if (rxstat & DC_RXSTAT_CRCERR) {
211496f2e892SBill Paul 				DC_INC(i, DC_RX_LIST_CNT);
211596f2e892SBill Paul 				continue;
211696f2e892SBill Paul 			} else {
211796f2e892SBill Paul 				dc_init(sc);
211896f2e892SBill Paul 				return;
211996f2e892SBill Paul 			}
212096f2e892SBill Paul 		}
212196f2e892SBill Paul 
212296f2e892SBill Paul 		/* No errors; receive the packet. */
212396f2e892SBill Paul 		total_len -= ETHER_CRC_LEN;
212496f2e892SBill Paul 
212596f2e892SBill Paul 		m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
212696f2e892SBill Paul 		    total_len + ETHER_ALIGN, 0, ifp, NULL);
212796f2e892SBill Paul 		dc_newbuf(sc, i, m);
212896f2e892SBill Paul 		DC_INC(i, DC_RX_LIST_CNT);
212996f2e892SBill Paul 		if (m0 == NULL) {
213096f2e892SBill Paul 			ifp->if_ierrors++;
213196f2e892SBill Paul 			continue;
213296f2e892SBill Paul 		}
213396f2e892SBill Paul 		m_adj(m0, ETHER_ALIGN);
213496f2e892SBill Paul 		m = m0;
213596f2e892SBill Paul 
213696f2e892SBill Paul 		ifp->if_ipackets++;
213796f2e892SBill Paul 		eh = mtod(m, struct ether_header *);
213896f2e892SBill Paul 
213996f2e892SBill Paul 		/* Remove header from mbuf and pass it on. */
214096f2e892SBill Paul 		m_adj(m, sizeof(struct ether_header));
214196f2e892SBill Paul 		ether_input(ifp, eh, m);
214296f2e892SBill Paul 	}
214396f2e892SBill Paul 
214496f2e892SBill Paul 	sc->dc_cdata.dc_rx_prod = i;
214596f2e892SBill Paul }
214696f2e892SBill Paul 
214796f2e892SBill Paul /*
214896f2e892SBill Paul  * A frame was downloaded to the chip. It's safe for us to clean up
214996f2e892SBill Paul  * the list buffers.
215096f2e892SBill Paul  */
215196f2e892SBill Paul 
215296f2e892SBill Paul static void dc_txeof(sc)
215396f2e892SBill Paul 	struct dc_softc		*sc;
215496f2e892SBill Paul {
215596f2e892SBill Paul 	struct dc_desc		*cur_tx = NULL;
215696f2e892SBill Paul 	struct ifnet		*ifp;
215796f2e892SBill Paul 	int			idx;
215896f2e892SBill Paul 
215996f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
216096f2e892SBill Paul 
216196f2e892SBill Paul 	/* Clear the timeout timer. */
216296f2e892SBill Paul 	ifp->if_timer = 0;
216396f2e892SBill Paul 
216496f2e892SBill Paul 	/*
216596f2e892SBill Paul 	 * Go through our tx list and free mbufs for those
216696f2e892SBill Paul 	 * frames that have been transmitted.
216796f2e892SBill Paul 	 */
216896f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_cons;
216996f2e892SBill Paul 	while(idx != sc->dc_cdata.dc_tx_prod) {
217096f2e892SBill Paul 		u_int32_t		txstat;
217196f2e892SBill Paul 
217296f2e892SBill Paul 		cur_tx = &sc->dc_ldata->dc_tx_list[idx];
217396f2e892SBill Paul 		txstat = cur_tx->dc_status;
217496f2e892SBill Paul 
217596f2e892SBill Paul 		if (txstat & DC_TXSTAT_OWN)
217696f2e892SBill Paul 			break;
217796f2e892SBill Paul 
217896f2e892SBill Paul 		if (!(cur_tx->dc_ctl & DC_TXCTL_LASTFRAG) ||
217996f2e892SBill Paul 		    cur_tx->dc_ctl & DC_TXCTL_SETUP) {
218096f2e892SBill Paul 			sc->dc_cdata.dc_tx_cnt--;
218196f2e892SBill Paul 			if (cur_tx->dc_ctl & DC_TXCTL_SETUP) {
218296f2e892SBill Paul 				/*
218396f2e892SBill Paul 				 * Yes, the PNIC is so brain damaged
218496f2e892SBill Paul 				 * that it will sometimes generate a TX
218596f2e892SBill Paul 				 * underrun error while DMAing the RX
218696f2e892SBill Paul 				 * filter setup frame. If we detect this,
218796f2e892SBill Paul 				 * we have to send the setup frame again,
218896f2e892SBill Paul 				 * or else the filter won't be programmed
218996f2e892SBill Paul 				 * correctly.
219096f2e892SBill Paul 				 */
219196f2e892SBill Paul 				if (DC_IS_PNIC(sc)) {
219296f2e892SBill Paul 					if (txstat & DC_TXSTAT_ERRSUM)
219396f2e892SBill Paul 						dc_setfilt(sc);
219496f2e892SBill Paul 				}
219596f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[idx] = NULL;
219696f2e892SBill Paul 			}
219796f2e892SBill Paul 			DC_INC(idx, DC_TX_LIST_CNT);
219896f2e892SBill Paul 			continue;
219996f2e892SBill Paul 		}
220096f2e892SBill Paul 
220196f2e892SBill Paul 		if (/*sc->dc_type == DC_TYPE_21143 &&*/
220296f2e892SBill Paul 		    sc->dc_pmode == DC_PMODE_MII &&
220396f2e892SBill Paul 		    ((txstat & 0xFFFF) & ~(DC_TXSTAT_ERRSUM|
220496f2e892SBill Paul 		    DC_TXSTAT_NOCARRIER|DC_TXSTAT_CARRLOST)))
220596f2e892SBill Paul 			txstat &= ~DC_TXSTAT_ERRSUM;
220696f2e892SBill Paul 
220796f2e892SBill Paul 		if (txstat & DC_TXSTAT_ERRSUM) {
220896f2e892SBill Paul 			ifp->if_oerrors++;
220996f2e892SBill Paul 			if (txstat & DC_TXSTAT_EXCESSCOLL)
221096f2e892SBill Paul 				ifp->if_collisions++;
221196f2e892SBill Paul 			if (txstat & DC_TXSTAT_LATECOLL)
221296f2e892SBill Paul 				ifp->if_collisions++;
221396f2e892SBill Paul 			if (!(txstat & DC_TXSTAT_UNDERRUN)) {
221496f2e892SBill Paul 				dc_init(sc);
221596f2e892SBill Paul 				return;
221696f2e892SBill Paul 			}
221796f2e892SBill Paul 		}
221896f2e892SBill Paul 
221996f2e892SBill Paul 		ifp->if_collisions += (txstat & DC_TXSTAT_COLLCNT) >> 3;
222096f2e892SBill Paul 
222196f2e892SBill Paul 		ifp->if_opackets++;
222296f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[idx] != NULL) {
222396f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[idx]);
222496f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[idx] = NULL;
222596f2e892SBill Paul 		}
222696f2e892SBill Paul 
222796f2e892SBill Paul 		sc->dc_cdata.dc_tx_cnt--;
222896f2e892SBill Paul 		DC_INC(idx, DC_TX_LIST_CNT);
222996f2e892SBill Paul 	}
223096f2e892SBill Paul 
223196f2e892SBill Paul 	sc->dc_cdata.dc_tx_cons = idx;
223296f2e892SBill Paul 	if (cur_tx != NULL)
223396f2e892SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
223496f2e892SBill Paul 
223596f2e892SBill Paul 	return;
223696f2e892SBill Paul }
223796f2e892SBill Paul 
223896f2e892SBill Paul static void dc_tick(xsc)
223996f2e892SBill Paul 	void			*xsc;
224096f2e892SBill Paul {
224196f2e892SBill Paul 	struct dc_softc		*sc;
224296f2e892SBill Paul 	struct mii_data		*mii;
224396f2e892SBill Paul 	struct ifnet		*ifp;
224496f2e892SBill Paul 	int			s;
224596f2e892SBill Paul 	u_int32_t		r;
224696f2e892SBill Paul 
224796f2e892SBill Paul 	s = splimp();
224896f2e892SBill Paul 
224996f2e892SBill Paul 	sc = xsc;
225096f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
225196f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
225296f2e892SBill Paul 
225396f2e892SBill Paul 	if (sc->dc_flags & DC_REDUCED_MII_POLL) {
2254318b02fdSBill Paul 		if (sc->dc_flags & DC_21143_NWAY) {
2255318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_10BTSTAT);
2256318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2257318b02fdSBill Paul 			    IFM_100_TX && (r & DC_TSTAT_LS100)) {
225896f2e892SBill Paul 				sc->dc_link = 0;
2259318b02fdSBill Paul 				mii_mediachg(mii);
2260318b02fdSBill Paul 			}
2261318b02fdSBill Paul 			if (IFM_SUBTYPE(mii->mii_media_active) ==
2262318b02fdSBill Paul 			    IFM_10_T && (r & DC_TSTAT_LS10)) {
2263318b02fdSBill Paul 				sc->dc_link = 0;
2264318b02fdSBill Paul 				mii_mediachg(mii);
2265318b02fdSBill Paul 			}
2266d675147eSBill Paul 			if (sc->dc_link == 0)
226796f2e892SBill Paul 				mii_tick(mii);
226896f2e892SBill Paul 		} else {
2269318b02fdSBill Paul 			r = CSR_READ_4(sc, DC_ISR);
227096f2e892SBill Paul 			if ((r & DC_ISR_RX_STATE) == DC_RXSTATE_WAIT &&
2271042c8f6eSBill Paul 			    sc->dc_cdata.dc_tx_cnt == 0)
227296f2e892SBill Paul 				mii_tick(mii);
2273042c8f6eSBill Paul 				if (!(mii->mii_media_status & IFM_ACTIVE))
2274042c8f6eSBill Paul 					sc->dc_link = 0;
227596f2e892SBill Paul 		}
227696f2e892SBill Paul 	} else
227796f2e892SBill Paul 		mii_tick(mii);
227896f2e892SBill Paul 
227996f2e892SBill Paul 	/*
228096f2e892SBill Paul 	 * When the init routine completes, we expect to be able to send
228196f2e892SBill Paul 	 * packets right away, and in fact the network code will send a
228296f2e892SBill Paul 	 * gratuitous ARP the moment the init routine marks the interface
228396f2e892SBill Paul 	 * as running. However, even though the MAC may have been initialized,
228496f2e892SBill Paul 	 * there may be a delay of a few seconds before the PHY completes
228596f2e892SBill Paul 	 * autonegotiation and the link is brought up. Any transmissions
228696f2e892SBill Paul 	 * made during that delay will be lost. Dealing with this is tricky:
228796f2e892SBill Paul 	 * we can't just pause in the init routine while waiting for the
228896f2e892SBill Paul 	 * PHY to come ready since that would bring the whole system to
228996f2e892SBill Paul 	 * a screeching halt for several seconds.
229096f2e892SBill Paul 	 *
229196f2e892SBill Paul 	 * What we do here is prevent the TX start routine from sending
229296f2e892SBill Paul 	 * any packets until a link has been established. After the
229396f2e892SBill Paul 	 * interface has been initialized, the tick routine will poll
229496f2e892SBill Paul 	 * the state of the PHY until the IFM_ACTIVE flag is set. Until
229596f2e892SBill Paul 	 * that time, packets will stay in the send queue, and once the
229696f2e892SBill Paul 	 * link comes up, they will be flushed out to the wire.
229796f2e892SBill Paul 	 */
229896f2e892SBill Paul 	if (!sc->dc_link) {
229996f2e892SBill Paul 		mii_pollstat(mii);
230096f2e892SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
230196f2e892SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
230296f2e892SBill Paul 			sc->dc_link++;
230396f2e892SBill Paul 			if (ifp->if_snd.ifq_head != NULL)
230496f2e892SBill Paul 				dc_start(ifp);
230596f2e892SBill Paul 		}
230696f2e892SBill Paul 	}
230796f2e892SBill Paul 
2308318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY && !sc->dc_link)
2309318b02fdSBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz/10);
2310318b02fdSBill Paul 	else
231196f2e892SBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz);
231296f2e892SBill Paul 
231396f2e892SBill Paul 	splx(s);
231496f2e892SBill Paul 
231596f2e892SBill Paul 	return;
231696f2e892SBill Paul }
231796f2e892SBill Paul 
231896f2e892SBill Paul static void dc_intr(arg)
231996f2e892SBill Paul 	void			*arg;
232096f2e892SBill Paul {
232196f2e892SBill Paul 	struct dc_softc		*sc;
232296f2e892SBill Paul 	struct ifnet		*ifp;
232396f2e892SBill Paul 	u_int32_t		status;
232496f2e892SBill Paul 
232596f2e892SBill Paul 	sc = arg;
232696f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
232796f2e892SBill Paul 
232896f2e892SBill Paul 	/* Supress unwanted interrupts */
232996f2e892SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
233096f2e892SBill Paul 		if (CSR_READ_4(sc, DC_ISR) & DC_INTRS)
233196f2e892SBill Paul 			dc_stop(sc);
233296f2e892SBill Paul 		return;
233396f2e892SBill Paul 	}
233496f2e892SBill Paul 
233596f2e892SBill Paul 	/* Disable interrupts. */
233696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
233796f2e892SBill Paul 
233896f2e892SBill Paul 	while((status = CSR_READ_4(sc, DC_ISR)) & DC_INTRS) {
233996f2e892SBill Paul 
234096f2e892SBill Paul 		CSR_WRITE_4(sc, DC_ISR, status);
234196f2e892SBill Paul 
234273bf949cSBill Paul 		if (status & DC_ISR_RX_OK) {
234373bf949cSBill Paul 			int		curpkts;
234473bf949cSBill Paul 			curpkts = ifp->if_ipackets;
234596f2e892SBill Paul 			dc_rxeof(sc);
234673bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
234773bf949cSBill Paul 				while(dc_rx_resync(sc))
234873bf949cSBill Paul 					dc_rxeof(sc);
234973bf949cSBill Paul 			}
235073bf949cSBill Paul 		}
235196f2e892SBill Paul 
235296f2e892SBill Paul 		if (status & (DC_ISR_TX_OK|DC_ISR_TX_NOBUF))
235396f2e892SBill Paul 			dc_txeof(sc);
235496f2e892SBill Paul 
235596f2e892SBill Paul 		if (status & DC_ISR_TX_IDLE) {
235696f2e892SBill Paul 			dc_txeof(sc);
235796f2e892SBill Paul 			if (sc->dc_cdata.dc_tx_cnt) {
235896f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
235996f2e892SBill Paul 				CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
236096f2e892SBill Paul 			}
236196f2e892SBill Paul 		}
236296f2e892SBill Paul 
236396f2e892SBill Paul 		if (status & DC_ISR_TX_UNDERRUN) {
236496f2e892SBill Paul 			u_int32_t		cfg;
236596f2e892SBill Paul 
236696f2e892SBill Paul 			printf("dc%d: TX underrun -- ", sc->dc_unit);
236796f2e892SBill Paul 			if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc))
236896f2e892SBill Paul 				dc_init(sc);
236996f2e892SBill Paul 			cfg = CSR_READ_4(sc, DC_NETCFG);
237096f2e892SBill Paul 			cfg &= ~DC_NETCFG_TX_THRESH;
237196f2e892SBill Paul 			if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
237296f2e892SBill Paul 				printf("using store and forward mode\n");
237396f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
237491cc2adbSBill Paul 			} else if (sc->dc_flags & DC_TX_STORENFWD) {
237591cc2adbSBill Paul 				printf("resetting\n");
237696f2e892SBill Paul 			} else {
237796f2e892SBill Paul 				sc->dc_txthresh += 0x4000;
237896f2e892SBill Paul 				printf("increasing TX threshold\n");
237996f2e892SBill Paul 				CSR_WRITE_4(sc, DC_NETCFG, cfg);
238096f2e892SBill Paul 				DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
238196f2e892SBill Paul 				DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
238296f2e892SBill Paul 			}
238396f2e892SBill Paul 		}
238496f2e892SBill Paul 
238596f2e892SBill Paul 		if ((status & DC_ISR_RX_WATDOGTIMEO)
238673bf949cSBill Paul 		    || (status & DC_ISR_RX_NOBUF)) {
238773bf949cSBill Paul 			int		curpkts;
238873bf949cSBill Paul 			curpkts = ifp->if_ipackets;
238996f2e892SBill Paul 			dc_rxeof(sc);
239073bf949cSBill Paul 			if (curpkts == ifp->if_ipackets) {
239173bf949cSBill Paul 				while(dc_rx_resync(sc))
239273bf949cSBill Paul 					dc_rxeof(sc);
239373bf949cSBill Paul 			}
239473bf949cSBill Paul 		}
239596f2e892SBill Paul 
239696f2e892SBill Paul 		if (status & DC_ISR_BUS_ERR) {
239796f2e892SBill Paul 			dc_reset(sc);
239896f2e892SBill Paul 			dc_init(sc);
239996f2e892SBill Paul 		}
240096f2e892SBill Paul 	}
240196f2e892SBill Paul 
240296f2e892SBill Paul 	/* Re-enable interrupts. */
240396f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
240496f2e892SBill Paul 
240596f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
240696f2e892SBill Paul 		dc_start(ifp);
240796f2e892SBill Paul 
240896f2e892SBill Paul 	return;
240996f2e892SBill Paul }
241096f2e892SBill Paul 
241196f2e892SBill Paul /*
241296f2e892SBill Paul  * Encapsulate an mbuf chain in a descriptor by coupling the mbuf data
241396f2e892SBill Paul  * pointers to the fragment pointers.
241496f2e892SBill Paul  */
241596f2e892SBill Paul static int dc_encap(sc, m_head, txidx)
241696f2e892SBill Paul 	struct dc_softc		*sc;
241796f2e892SBill Paul 	struct mbuf		*m_head;
241896f2e892SBill Paul 	u_int32_t		*txidx;
241996f2e892SBill Paul {
242096f2e892SBill Paul 	struct dc_desc		*f = NULL;
242196f2e892SBill Paul 	struct mbuf		*m;
242296f2e892SBill Paul 	int			frag, cur, cnt = 0;
242396f2e892SBill Paul 
242496f2e892SBill Paul 	/*
242596f2e892SBill Paul  	 * Start packing the mbufs in this chain into
242696f2e892SBill Paul 	 * the fragment pointers. Stop when we run out
242796f2e892SBill Paul  	 * of fragments or hit the end of the mbuf chain.
242896f2e892SBill Paul 	 */
242996f2e892SBill Paul 	m = m_head;
243096f2e892SBill Paul 	cur = frag = *txidx;
243196f2e892SBill Paul 
243296f2e892SBill Paul 	for (m = m_head; m != NULL; m = m->m_next) {
243396f2e892SBill Paul 		if (m->m_len != 0) {
243496f2e892SBill Paul 			if (sc->dc_flags & DC_TX_ADMTEK_WAR) {
243596f2e892SBill Paul 				if (*txidx != sc->dc_cdata.dc_tx_prod &&
243696f2e892SBill Paul 				    frag == (DC_TX_LIST_CNT - 1))
243796f2e892SBill Paul 					return(ENOBUFS);
243896f2e892SBill Paul 			}
243996f2e892SBill Paul 			if ((DC_TX_LIST_CNT -
244096f2e892SBill Paul 			    (sc->dc_cdata.dc_tx_cnt + cnt)) < 5)
244196f2e892SBill Paul 				return(ENOBUFS);
244296f2e892SBill Paul 
244396f2e892SBill Paul 			f = &sc->dc_ldata->dc_tx_list[frag];
244496f2e892SBill Paul 			f->dc_ctl = DC_TXCTL_TLINK | m->m_len;
244596f2e892SBill Paul 			if (cnt == 0) {
244696f2e892SBill Paul 				f->dc_status = 0;
244796f2e892SBill Paul 				f->dc_ctl |= DC_TXCTL_FIRSTFRAG;
244896f2e892SBill Paul 			} else
244996f2e892SBill Paul 				f->dc_status = DC_TXSTAT_OWN;
245096f2e892SBill Paul 			f->dc_data = vtophys(mtod(m, vm_offset_t));
245196f2e892SBill Paul 			cur = frag;
245296f2e892SBill Paul 			DC_INC(frag, DC_TX_LIST_CNT);
245396f2e892SBill Paul 			cnt++;
245496f2e892SBill Paul 		}
245596f2e892SBill Paul 	}
245696f2e892SBill Paul 
245796f2e892SBill Paul 	if (m != NULL)
245896f2e892SBill Paul 		return(ENOBUFS);
245996f2e892SBill Paul 
246096f2e892SBill Paul 	sc->dc_cdata.dc_tx_cnt += cnt;
246196f2e892SBill Paul 	sc->dc_cdata.dc_tx_chain[cur] = m_head;
246296f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_LASTFRAG;
246396f2e892SBill Paul 	if (sc->dc_flags & DC_TX_INTR_FIRSTFRAG)
246496f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[*txidx].dc_ctl |= DC_TXCTL_FINT;
246591cc2adbSBill Paul 	if (sc->dc_flags & DC_TX_INTR_ALWAYS)
246691cc2adbSBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
246796f2e892SBill Paul 	if (sc->dc_flags & DC_TX_USE_TX_INTR && sc->dc_cdata.dc_tx_cnt > 64)
246896f2e892SBill Paul 		sc->dc_ldata->dc_tx_list[cur].dc_ctl |= DC_TXCTL_FINT;
246996f2e892SBill Paul 	sc->dc_ldata->dc_tx_list[*txidx].dc_status = DC_TXSTAT_OWN;
247096f2e892SBill Paul 	*txidx = frag;
247196f2e892SBill Paul 
247296f2e892SBill Paul 	return(0);
247396f2e892SBill Paul }
247496f2e892SBill Paul 
247596f2e892SBill Paul /*
2476fda39fd0SBill Paul  * Coalesce an mbuf chain into a single mbuf cluster buffer.
2477fda39fd0SBill Paul  * Needed for some really badly behaved chips that just can't
2478fda39fd0SBill Paul  * do scatter/gather correctly.
2479fda39fd0SBill Paul  */
2480fda39fd0SBill Paul static int dc_coal(sc, m_head)
2481fda39fd0SBill Paul 	struct dc_softc		*sc;
2482fda39fd0SBill Paul 	struct mbuf		**m_head;
2483fda39fd0SBill Paul {
2484fda39fd0SBill Paul         struct mbuf		*m_new, *m;
2485fda39fd0SBill Paul 
2486fda39fd0SBill Paul 	m = *m_head;
2487fda39fd0SBill Paul 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
2488fda39fd0SBill Paul 	if (m_new == NULL) {
2489fda39fd0SBill Paul 		printf("dc%d: no memory for tx list", sc->dc_unit);
2490fda39fd0SBill Paul 		return(ENOBUFS);
2491fda39fd0SBill Paul 	}
2492fda39fd0SBill Paul 	if (m->m_pkthdr.len > MHLEN) {
2493fda39fd0SBill Paul 		MCLGET(m_new, M_DONTWAIT);
2494fda39fd0SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
2495fda39fd0SBill Paul 			m_freem(m_new);
2496fda39fd0SBill Paul 			printf("dc%d: no memory for tx list", sc->dc_unit);
2497fda39fd0SBill Paul 			return(ENOBUFS);
2498fda39fd0SBill Paul 		}
2499fda39fd0SBill Paul 	}
2500fda39fd0SBill Paul 	m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, caddr_t));
2501fda39fd0SBill Paul 	m_new->m_pkthdr.len = m_new->m_len = m->m_pkthdr.len;
2502fda39fd0SBill Paul 	m_freem(m);
2503fda39fd0SBill Paul 	*m_head = m_new;
2504fda39fd0SBill Paul 
2505fda39fd0SBill Paul 	return(0);
2506fda39fd0SBill Paul }
2507fda39fd0SBill Paul 
2508fda39fd0SBill Paul /*
250996f2e892SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
251096f2e892SBill Paul  * to the mbuf data regions directly in the transmit lists. We also save a
251196f2e892SBill Paul  * copy of the pointers since the transmit list fragment pointers are
251296f2e892SBill Paul  * physical addresses.
251396f2e892SBill Paul  */
251496f2e892SBill Paul 
251596f2e892SBill Paul static void dc_start(ifp)
251696f2e892SBill Paul 	struct ifnet		*ifp;
251796f2e892SBill Paul {
251896f2e892SBill Paul 	struct dc_softc		*sc;
251996f2e892SBill Paul 	struct mbuf		*m_head = NULL;
252096f2e892SBill Paul 	int			idx;
252196f2e892SBill Paul 
252296f2e892SBill Paul 	sc = ifp->if_softc;
252396f2e892SBill Paul 
252496f2e892SBill Paul 	if (!sc->dc_link)
252596f2e892SBill Paul 		return;
252696f2e892SBill Paul 
252796f2e892SBill Paul 	if (ifp->if_flags & IFF_OACTIVE)
252896f2e892SBill Paul 		return;
252996f2e892SBill Paul 
253096f2e892SBill Paul 	idx = sc->dc_cdata.dc_tx_prod;
253196f2e892SBill Paul 
253296f2e892SBill Paul 	while(sc->dc_cdata.dc_tx_chain[idx] == NULL) {
253396f2e892SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
253496f2e892SBill Paul 		if (m_head == NULL)
253596f2e892SBill Paul 			break;
253696f2e892SBill Paul 
2537fda39fd0SBill Paul 		if (sc->dc_flags & DC_TX_COALESCE) {
2538fda39fd0SBill Paul 			if (dc_coal(sc, &m_head)) {
2539fda39fd0SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
2540fda39fd0SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
2541fda39fd0SBill Paul 				break;
2542fda39fd0SBill Paul 			}
2543fda39fd0SBill Paul 		}
2544fda39fd0SBill Paul 
254596f2e892SBill Paul 		if (dc_encap(sc, m_head, &idx)) {
254696f2e892SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
254796f2e892SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
254896f2e892SBill Paul 			break;
254996f2e892SBill Paul 		}
255096f2e892SBill Paul 
255196f2e892SBill Paul 		/*
255296f2e892SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
255396f2e892SBill Paul 		 * to him.
255496f2e892SBill Paul 		 */
255596f2e892SBill Paul 		if (ifp->if_bpf)
255696f2e892SBill Paul 			bpf_mtap(ifp, m_head);
255796f2e892SBill Paul 	}
255896f2e892SBill Paul 
255996f2e892SBill Paul 	/* Transmit */
256096f2e892SBill Paul 	sc->dc_cdata.dc_tx_prod = idx;
256196f2e892SBill Paul 	if (!(sc->dc_flags & DC_TX_POLL))
256296f2e892SBill Paul 		CSR_WRITE_4(sc, DC_TXSTART, 0xFFFFFFFF);
256396f2e892SBill Paul 
256496f2e892SBill Paul 	/*
256596f2e892SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
256696f2e892SBill Paul 	 */
256796f2e892SBill Paul 	ifp->if_timer = 5;
256896f2e892SBill Paul 
256996f2e892SBill Paul 	return;
257096f2e892SBill Paul }
257196f2e892SBill Paul 
257296f2e892SBill Paul static void dc_init(xsc)
257396f2e892SBill Paul 	void			*xsc;
257496f2e892SBill Paul {
257596f2e892SBill Paul 	struct dc_softc		*sc = xsc;
257696f2e892SBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
257796f2e892SBill Paul 	struct mii_data		*mii;
257896f2e892SBill Paul 	int			s;
257996f2e892SBill Paul 
258096f2e892SBill Paul 	s = splimp();
258196f2e892SBill Paul 
258296f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
258396f2e892SBill Paul 
258496f2e892SBill Paul 	/*
258596f2e892SBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
258696f2e892SBill Paul 	 */
258796f2e892SBill Paul 	dc_stop(sc);
258896f2e892SBill Paul 	dc_reset(sc);
258996f2e892SBill Paul 
259096f2e892SBill Paul 	/*
259196f2e892SBill Paul 	 * Set cache alignment and burst length.
259296f2e892SBill Paul 	 */
259388d739dcSBill Paul 	if (DC_IS_ASIX(sc) || DC_IS_DAVICOM(sc))
259496f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, 0);
259596f2e892SBill Paul 	else
259696f2e892SBill Paul 		CSR_WRITE_4(sc, DC_BUSCTL, DC_BUSCTL_MRME|DC_BUSCTL_MRLE);
259796f2e892SBill Paul 	if (DC_IS_DAVICOM(sc) || DC_IS_INTEL(sc)) {
259896f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_USECA);
259996f2e892SBill Paul 	} else {
260096f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_BURSTLEN_16LONG);
260196f2e892SBill Paul 	}
260296f2e892SBill Paul 	if (sc->dc_flags & DC_TX_POLL)
260396f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_TXPOLL_1);
260496f2e892SBill Paul 	switch(sc->dc_cachesize) {
260596f2e892SBill Paul 	case 32:
260696f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_32LONG);
260796f2e892SBill Paul 		break;
260896f2e892SBill Paul 	case 16:
260996f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_16LONG);
261096f2e892SBill Paul 		break;
261196f2e892SBill Paul 	case 8:
261296f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_8LONG);
261396f2e892SBill Paul 		break;
261496f2e892SBill Paul 	case 0:
261596f2e892SBill Paul 	default:
261696f2e892SBill Paul 		DC_SETBIT(sc, DC_BUSCTL, DC_CACHEALIGN_NONE);
261796f2e892SBill Paul 		break;
261896f2e892SBill Paul 	}
261996f2e892SBill Paul 
262096f2e892SBill Paul 	if (sc->dc_flags & DC_TX_STORENFWD)
262196f2e892SBill Paul 		DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
262296f2e892SBill Paul 	else {
262396f2e892SBill Paul 		if (sc->dc_txthresh == DC_TXTHRESH_160BYTES) {
262496f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
262596f2e892SBill Paul 		} else {
262696f2e892SBill Paul 			DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_STORENFWD);
262796f2e892SBill Paul 			DC_SETBIT(sc, DC_NETCFG, sc->dc_txthresh);
262896f2e892SBill Paul 		}
262996f2e892SBill Paul 	}
263096f2e892SBill Paul 
263196f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_NO_RXCRC);
263296f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_BACKOFF);
263396f2e892SBill Paul 
263496f2e892SBill Paul 	if (DC_IS_MACRONIX(sc) || DC_IS_PNICII(sc)) {
263596f2e892SBill Paul 		/*
263696f2e892SBill Paul 		 * The app notes for the 98713 and 98715A say that
263796f2e892SBill Paul 		 * in order to have the chips operate properly, a magic
263896f2e892SBill Paul 		 * number must be written to CSR16. Macronix does not
263996f2e892SBill Paul 		 * document the meaning of these bits so there's no way
264096f2e892SBill Paul 		 * to know exactly what they do. The 98713 has a magic
264196f2e892SBill Paul 		 * number all its own; the rest all use a different one.
264296f2e892SBill Paul 		 */
264396f2e892SBill Paul 		DC_CLRBIT(sc, DC_MX_MAGICPACKET, 0xFFFF0000);
264496f2e892SBill Paul 		if (sc->dc_type == DC_TYPE_98713)
264596f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98713);
264696f2e892SBill Paul 		else
264796f2e892SBill Paul 			DC_SETBIT(sc, DC_MX_MAGICPACKET, DC_MX_MAGIC_98715);
264896f2e892SBill Paul 	}
264996f2e892SBill Paul 
265096f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, DC_NETCFG_TX_THRESH);
265196f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_TXTHRESH_72BYTES);
265296f2e892SBill Paul 
265396f2e892SBill Paul 	/* Init circular RX list. */
265496f2e892SBill Paul 	if (dc_list_rx_init(sc) == ENOBUFS) {
265596f2e892SBill Paul 		printf("dc%d: initialization failed: no "
265696f2e892SBill Paul 		    "memory for rx buffers\n", sc->dc_unit);
265796f2e892SBill Paul 		dc_stop(sc);
265896f2e892SBill Paul 		(void)splx(s);
265996f2e892SBill Paul 		return;
266096f2e892SBill Paul 	}
266196f2e892SBill Paul 
266296f2e892SBill Paul 	/*
266396f2e892SBill Paul 	 * Init tx descriptors.
266496f2e892SBill Paul 	 */
266596f2e892SBill Paul 	dc_list_tx_init(sc);
266696f2e892SBill Paul 
266796f2e892SBill Paul 	/*
266896f2e892SBill Paul 	 * Load the address of the RX list.
266996f2e892SBill Paul 	 */
267096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, vtophys(&sc->dc_ldata->dc_rx_list[0]));
267196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, vtophys(&sc->dc_ldata->dc_tx_list[0]));
267296f2e892SBill Paul 
267396f2e892SBill Paul 	/*
267496f2e892SBill Paul 	 * Enable interrupts.
267596f2e892SBill Paul 	 */
267696f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, DC_INTRS);
267796f2e892SBill Paul 	CSR_WRITE_4(sc, DC_ISR, 0xFFFFFFFF);
267896f2e892SBill Paul 
267996f2e892SBill Paul 	/* Enable transmitter. */
268096f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_TX_ON);
268196f2e892SBill Paul 
268296f2e892SBill Paul 	/*
268396f2e892SBill Paul 	 * Load the RX/multicast filter. We do this sort of late
268496f2e892SBill Paul 	 * because the filter programming scheme on the 21143 and
268596f2e892SBill Paul 	 * some clones requires DMAing a setup frame via the TX
268696f2e892SBill Paul 	 * engine, and we need the transmitter enabled for that.
268796f2e892SBill Paul 	 */
268896f2e892SBill Paul 	dc_setfilt(sc);
268996f2e892SBill Paul 
269096f2e892SBill Paul 	/* Enable receiver. */
269196f2e892SBill Paul 	DC_SETBIT(sc, DC_NETCFG, DC_NETCFG_RX_ON);
269296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXSTART, 0xFFFFFFFF);
269396f2e892SBill Paul 
269496f2e892SBill Paul 	mii_mediachg(mii);
269596f2e892SBill Paul 	dc_setcfg(sc, sc->dc_if_media);
269696f2e892SBill Paul 
269796f2e892SBill Paul 	ifp->if_flags |= IFF_RUNNING;
269896f2e892SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
269996f2e892SBill Paul 
270096f2e892SBill Paul 	(void)splx(s);
270196f2e892SBill Paul 
2702318b02fdSBill Paul 	if (sc->dc_flags & DC_21143_NWAY)
2703318b02fdSBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz/10);
2704318b02fdSBill Paul 	else
270596f2e892SBill Paul 		sc->dc_stat_ch = timeout(dc_tick, sc, hz);
270696f2e892SBill Paul 
2707510a809eSMike Smith #ifdef __alpha__
2708510a809eSMike Smith         if(sc->dc_srm_media) {
2709510a809eSMike Smith 		struct ifreq ifr;
2710510a809eSMike Smith 
2711510a809eSMike Smith 		ifr.ifr_media = sc->dc_srm_media;
2712510a809eSMike Smith 		ifmedia_ioctl(ifp, &ifr, &mii->mii_media, SIOCSIFMEDIA);
2713510a809eSMike Smith 		sc->dc_srm_media = 0;
2714510a809eSMike Smith 	}
2715510a809eSMike Smith #endif
271696f2e892SBill Paul 	return;
271796f2e892SBill Paul }
271896f2e892SBill Paul 
271996f2e892SBill Paul /*
272096f2e892SBill Paul  * Set media options.
272196f2e892SBill Paul  */
272296f2e892SBill Paul static int dc_ifmedia_upd(ifp)
272396f2e892SBill Paul 	struct ifnet		*ifp;
272496f2e892SBill Paul {
272596f2e892SBill Paul 	struct dc_softc		*sc;
272696f2e892SBill Paul 	struct mii_data		*mii;
2727f43d9309SBill Paul 	struct ifmedia		*ifm;
272896f2e892SBill Paul 
272996f2e892SBill Paul 	sc = ifp->if_softc;
273096f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
273196f2e892SBill Paul 	mii_mediachg(mii);
2732f43d9309SBill Paul 	ifm = &mii->mii_media;
2733f43d9309SBill Paul 
2734f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc) &&
2735f43d9309SBill Paul 	    IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA)
2736f43d9309SBill Paul 		dc_setcfg(sc, ifm->ifm_media);
2737f43d9309SBill Paul 	else
273896f2e892SBill Paul 		sc->dc_link = 0;
273996f2e892SBill Paul 
274096f2e892SBill Paul 	return(0);
274196f2e892SBill Paul }
274296f2e892SBill Paul 
274396f2e892SBill Paul /*
274496f2e892SBill Paul  * Report current media status.
274596f2e892SBill Paul  */
274696f2e892SBill Paul static void dc_ifmedia_sts(ifp, ifmr)
274796f2e892SBill Paul 	struct ifnet		*ifp;
274896f2e892SBill Paul 	struct ifmediareq	*ifmr;
274996f2e892SBill Paul {
275096f2e892SBill Paul 	struct dc_softc		*sc;
275196f2e892SBill Paul 	struct mii_data		*mii;
2752f43d9309SBill Paul 	struct ifmedia		*ifm;
275396f2e892SBill Paul 
275496f2e892SBill Paul 	sc = ifp->if_softc;
275596f2e892SBill Paul 	mii = device_get_softc(sc->dc_miibus);
275696f2e892SBill Paul 	mii_pollstat(mii);
2757f43d9309SBill Paul 	ifm = &mii->mii_media;
2758f43d9309SBill Paul 	if (DC_IS_DAVICOM(sc)) {
2759f43d9309SBill Paul 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_homePNA) {
2760f43d9309SBill Paul 			ifmr->ifm_active = ifm->ifm_media;
2761f43d9309SBill Paul 			ifmr->ifm_status = 0;
2762f43d9309SBill Paul 			return;
2763f43d9309SBill Paul 		}
2764f43d9309SBill Paul 	}
276596f2e892SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
276696f2e892SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
276796f2e892SBill Paul 
276896f2e892SBill Paul 	return;
276996f2e892SBill Paul }
277096f2e892SBill Paul 
277196f2e892SBill Paul static int dc_ioctl(ifp, command, data)
277296f2e892SBill Paul 	struct ifnet		*ifp;
277396f2e892SBill Paul 	u_long			command;
277496f2e892SBill Paul 	caddr_t			data;
277596f2e892SBill Paul {
277696f2e892SBill Paul 	struct dc_softc		*sc = ifp->if_softc;
277796f2e892SBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
277896f2e892SBill Paul 	struct mii_data		*mii;
277996f2e892SBill Paul 	int			s, error = 0;
278096f2e892SBill Paul 
278196f2e892SBill Paul 	s = splimp();
278296f2e892SBill Paul 
278396f2e892SBill Paul 	switch(command) {
278496f2e892SBill Paul 	case SIOCSIFADDR:
278596f2e892SBill Paul 	case SIOCGIFADDR:
278696f2e892SBill Paul 	case SIOCSIFMTU:
278796f2e892SBill Paul 		error = ether_ioctl(ifp, command, data);
278896f2e892SBill Paul 		break;
278996f2e892SBill Paul 	case SIOCSIFFLAGS:
279096f2e892SBill Paul 		if (ifp->if_flags & IFF_UP) {
279196f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING &&
279296f2e892SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
279396f2e892SBill Paul 			    !(sc->dc_if_flags & IFF_PROMISC)) {
279496f2e892SBill Paul 				dc_setfilt(sc);
279596f2e892SBill Paul 			} else if (ifp->if_flags & IFF_RUNNING &&
279696f2e892SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
279796f2e892SBill Paul 			    sc->dc_if_flags & IFF_PROMISC) {
279896f2e892SBill Paul 				dc_setfilt(sc);
279996f2e892SBill Paul 			} else if (!(ifp->if_flags & IFF_RUNNING)) {
280096f2e892SBill Paul 				sc->dc_txthresh = 0;
280196f2e892SBill Paul 				dc_init(sc);
280296f2e892SBill Paul 			}
280396f2e892SBill Paul 		} else {
280496f2e892SBill Paul 			if (ifp->if_flags & IFF_RUNNING)
280596f2e892SBill Paul 				dc_stop(sc);
280696f2e892SBill Paul 		}
280796f2e892SBill Paul 		sc->dc_if_flags = ifp->if_flags;
280896f2e892SBill Paul 		error = 0;
280996f2e892SBill Paul 		break;
281096f2e892SBill Paul 	case SIOCADDMULTI:
281196f2e892SBill Paul 	case SIOCDELMULTI:
281296f2e892SBill Paul 		dc_setfilt(sc);
281396f2e892SBill Paul 		error = 0;
281496f2e892SBill Paul 		break;
281596f2e892SBill Paul 	case SIOCGIFMEDIA:
281696f2e892SBill Paul 	case SIOCSIFMEDIA:
281796f2e892SBill Paul 		mii = device_get_softc(sc->dc_miibus);
281896f2e892SBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2819510a809eSMike Smith #ifdef __alpha__
2820510a809eSMike Smith 		if (sc->dc_srm_media)
2821510a809eSMike Smith 			sc->dc_srm_media = 0;
2822510a809eSMike Smith #endif
282396f2e892SBill Paul 		break;
282496f2e892SBill Paul 	default:
282596f2e892SBill Paul 		error = EINVAL;
282696f2e892SBill Paul 		break;
282796f2e892SBill Paul 	}
282896f2e892SBill Paul 
282996f2e892SBill Paul 	(void)splx(s);
283096f2e892SBill Paul 
283196f2e892SBill Paul 	return(error);
283296f2e892SBill Paul }
283396f2e892SBill Paul 
283496f2e892SBill Paul static void dc_watchdog(ifp)
283596f2e892SBill Paul 	struct ifnet		*ifp;
283696f2e892SBill Paul {
283796f2e892SBill Paul 	struct dc_softc		*sc;
283896f2e892SBill Paul 
283996f2e892SBill Paul 	sc = ifp->if_softc;
284096f2e892SBill Paul 
284196f2e892SBill Paul 	ifp->if_oerrors++;
284296f2e892SBill Paul 	printf("dc%d: watchdog timeout\n", sc->dc_unit);
284396f2e892SBill Paul 
284496f2e892SBill Paul 	dc_stop(sc);
284596f2e892SBill Paul 	dc_reset(sc);
284696f2e892SBill Paul 	dc_init(sc);
284796f2e892SBill Paul 
284896f2e892SBill Paul 	if (ifp->if_snd.ifq_head != NULL)
284996f2e892SBill Paul 		dc_start(ifp);
285096f2e892SBill Paul 
285196f2e892SBill Paul 	return;
285296f2e892SBill Paul }
285396f2e892SBill Paul 
285496f2e892SBill Paul /*
285596f2e892SBill Paul  * Stop the adapter and free any mbufs allocated to the
285696f2e892SBill Paul  * RX and TX lists.
285796f2e892SBill Paul  */
285896f2e892SBill Paul static void dc_stop(sc)
285996f2e892SBill Paul 	struct dc_softc		*sc;
286096f2e892SBill Paul {
286196f2e892SBill Paul 	register int		i;
286296f2e892SBill Paul 	struct ifnet		*ifp;
286396f2e892SBill Paul 
286496f2e892SBill Paul 	ifp = &sc->arpcom.ac_if;
286596f2e892SBill Paul 	ifp->if_timer = 0;
286696f2e892SBill Paul 
286796f2e892SBill Paul 	untimeout(dc_tick, sc, sc->dc_stat_ch);
286896f2e892SBill Paul 
286996f2e892SBill Paul 	DC_CLRBIT(sc, DC_NETCFG, (DC_NETCFG_RX_ON|DC_NETCFG_TX_ON));
287096f2e892SBill Paul 	CSR_WRITE_4(sc, DC_IMR, 0x00000000);
287196f2e892SBill Paul 	CSR_WRITE_4(sc, DC_TXADDR, 0x00000000);
287296f2e892SBill Paul 	CSR_WRITE_4(sc, DC_RXADDR, 0x00000000);
287396f2e892SBill Paul 	sc->dc_link = 0;
287496f2e892SBill Paul 
287596f2e892SBill Paul 	/*
287696f2e892SBill Paul 	 * Free data in the RX lists.
287796f2e892SBill Paul 	 */
287896f2e892SBill Paul 	for (i = 0; i < DC_RX_LIST_CNT; i++) {
287996f2e892SBill Paul 		if (sc->dc_cdata.dc_rx_chain[i] != NULL) {
288096f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_rx_chain[i]);
288196f2e892SBill Paul 			sc->dc_cdata.dc_rx_chain[i] = NULL;
288296f2e892SBill Paul 		}
288396f2e892SBill Paul 	}
288496f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_rx_list,
288596f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_rx_list));
288696f2e892SBill Paul 
288796f2e892SBill Paul 	/*
288896f2e892SBill Paul 	 * Free the TX list buffers.
288996f2e892SBill Paul 	 */
289096f2e892SBill Paul 	for (i = 0; i < DC_TX_LIST_CNT; i++) {
289196f2e892SBill Paul 		if (sc->dc_cdata.dc_tx_chain[i] != NULL) {
289296f2e892SBill Paul 			if (sc->dc_ldata->dc_tx_list[i].dc_ctl &
289396f2e892SBill Paul 			    DC_TXCTL_SETUP) {
289496f2e892SBill Paul 				sc->dc_cdata.dc_tx_chain[i] = NULL;
289596f2e892SBill Paul 				continue;
289696f2e892SBill Paul 			}
289796f2e892SBill Paul 			m_freem(sc->dc_cdata.dc_tx_chain[i]);
289896f2e892SBill Paul 			sc->dc_cdata.dc_tx_chain[i] = NULL;
289996f2e892SBill Paul 		}
290096f2e892SBill Paul 	}
290196f2e892SBill Paul 
290296f2e892SBill Paul 	bzero((char *)&sc->dc_ldata->dc_tx_list,
290396f2e892SBill Paul 		sizeof(sc->dc_ldata->dc_tx_list));
290496f2e892SBill Paul 
290596f2e892SBill Paul 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
290696f2e892SBill Paul 
290796f2e892SBill Paul 	return;
290896f2e892SBill Paul }
290996f2e892SBill Paul 
291096f2e892SBill Paul /*
291196f2e892SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
291296f2e892SBill Paul  * get confused by errant DMAs when rebooting.
291396f2e892SBill Paul  */
291496f2e892SBill Paul static void dc_shutdown(dev)
291596f2e892SBill Paul 	device_t		dev;
291696f2e892SBill Paul {
291796f2e892SBill Paul 	struct dc_softc		*sc;
291896f2e892SBill Paul 
291996f2e892SBill Paul 	sc = device_get_softc(dev);
292096f2e892SBill Paul 
292196f2e892SBill Paul 	dc_stop(sc);
292296f2e892SBill Paul 
292396f2e892SBill Paul 	return;
292496f2e892SBill Paul }
2925