xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision e9e7bc8250548fc6f91e2b3b9c30a865c5edfb60)
154e4ee71SNavdeep Parhar /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  */
2954e4ee71SNavdeep Parhar 
3054e4ee71SNavdeep Parhar #include <sys/cdefs.h>
3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3254e4ee71SNavdeep Parhar 
3354e4ee71SNavdeep Parhar #include "opt_inet.h"
34a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
35bddf7343SJohn Baldwin #include "opt_kern_tls.h"
36eff62dbaSNavdeep Parhar #include "opt_ratelimit.h"
3754e4ee71SNavdeep Parhar 
3854e4ee71SNavdeep Parhar #include <sys/types.h>
39c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
4054e4ee71SNavdeep Parhar #include <sys/mbuf.h>
4154e4ee71SNavdeep Parhar #include <sys/socket.h>
4254e4ee71SNavdeep Parhar #include <sys/kernel.h>
43bddf7343SJohn Baldwin #include <sys/ktls.h>
44ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
4514a634dfSMark Johnston #include <sys/msan.h>
46ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4738035ed6SNavdeep Parhar #include <sys/sbuf.h>
48ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
49480e603cSNavdeep Parhar #include <sys/time.h>
507951040fSNavdeep Parhar #include <sys/sglist.h>
5154e4ee71SNavdeep Parhar #include <sys/sysctl.h>
52733b9277SNavdeep Parhar #include <sys/smp.h>
53bddf7343SJohn Baldwin #include <sys/socketvar.h>
5482eff304SNavdeep Parhar #include <sys/counter.h>
5554e4ee71SNavdeep Parhar #include <net/bpf.h>
5654e4ee71SNavdeep Parhar #include <net/ethernet.h>
5754e4ee71SNavdeep Parhar #include <net/if.h>
5854e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
59a4a4ad2dSNavdeep Parhar #include <net/if_vxlan.h>
6054e4ee71SNavdeep Parhar #include <netinet/in.h>
6154e4ee71SNavdeep Parhar #include <netinet/ip.h>
62a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
6354e4ee71SNavdeep Parhar #include <netinet/tcp.h>
64786099deSNavdeep Parhar #include <netinet/udp.h>
656af45170SJohn Baldwin #include <machine/in_cksum.h>
6664db8966SDimitry Andric #include <machine/md_var.h>
6738035ed6SNavdeep Parhar #include <vm/vm.h>
6838035ed6SNavdeep Parhar #include <vm/pmap.h>
69298d969cSNavdeep Parhar #ifdef DEV_NETMAP
70298d969cSNavdeep Parhar #include <machine/bus.h>
71298d969cSNavdeep Parhar #include <sys/selinfo.h>
72298d969cSNavdeep Parhar #include <net/if_var.h>
73298d969cSNavdeep Parhar #include <net/netmap.h>
74298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
75298d969cSNavdeep Parhar #endif
7654e4ee71SNavdeep Parhar 
7754e4ee71SNavdeep Parhar #include "common/common.h"
7854e4ee71SNavdeep Parhar #include "common/t4_regs.h"
7954e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
8054e4ee71SNavdeep Parhar #include "common/t4_msg.h"
81671bf2b8SNavdeep Parhar #include "t4_l2t.h"
827951040fSNavdeep Parhar #include "t4_mp_ring.h"
8354e4ee71SNavdeep Parhar 
84d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
85d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
86d14b0ac1SNavdeep Parhar #else
87d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
88d14b0ac1SNavdeep Parhar #endif
89d14b0ac1SNavdeep Parhar 
905cdaef71SJohn Baldwin /* Internal mbuf flags stored in PH_loc.eight[1]. */
91d76bbe17SJohn Baldwin #define	MC_NOMAP		0x01
925cdaef71SJohn Baldwin #define	MC_RAW_WR		0x02
93bddf7343SJohn Baldwin #define	MC_TLS			0x04
945cdaef71SJohn Baldwin 
959fb8886bSNavdeep Parhar /*
969fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
979fb8886bSNavdeep Parhar  * 0-7 are valid values.
989fb8886bSNavdeep Parhar  */
99518bca2cSNavdeep Parhar static int fl_pktshift = 0;
1002d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pktshift, CTLFLAG_RDTUN, &fl_pktshift, 0,
1012d714dbcSJohn Baldwin     "payload DMA offset in rx buffer (bytes)");
10254e4ee71SNavdeep Parhar 
1039fb8886bSNavdeep Parhar /*
1049fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
1059fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1061458bff9SNavdeep Parhar  *  0: disable padding.
1071458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
1089fb8886bSNavdeep Parhar  */
109298d969cSNavdeep Parhar int fl_pad = -1;
1102d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pad, CTLFLAG_RDTUN, &fl_pad, 0,
1112d714dbcSJohn Baldwin     "payload pad boundary (bytes)");
1129fb8886bSNavdeep Parhar 
1139fb8886bSNavdeep Parhar /*
1149fb8886bSNavdeep Parhar  * Status page length.
1159fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1169fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
1179fb8886bSNavdeep Parhar  */
11829c229e9SJohn Baldwin static int spg_len = -1;
1192d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, spg_len, CTLFLAG_RDTUN, &spg_len, 0,
1202d714dbcSJohn Baldwin     "status page size (bytes)");
1219fb8886bSNavdeep Parhar 
1229fb8886bSNavdeep Parhar /*
1239fb8886bSNavdeep Parhar  * Congestion drops.
1249fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1259fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1269fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1279fb8886bSNavdeep Parhar  */
1289fb8886bSNavdeep Parhar static int cong_drop = 0;
1292d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, cong_drop, CTLFLAG_RDTUN, &cong_drop, 0,
1302d714dbcSJohn Baldwin     "Congestion control for RX queues (0 = backpressure, 1 = drop");
13154e4ee71SNavdeep Parhar 
1321458bff9SNavdeep Parhar /*
1331458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1341458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1351458bff9SNavdeep Parhar  *  0: disable buffer packing.
1361458bff9SNavdeep Parhar  *  1: enable buffer packing.
1371458bff9SNavdeep Parhar  */
1381458bff9SNavdeep Parhar static int buffer_packing = -1;
1392d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, buffer_packing, CTLFLAG_RDTUN, &buffer_packing,
1402d714dbcSJohn Baldwin     0, "Enable buffer packing");
1411458bff9SNavdeep Parhar 
1421458bff9SNavdeep Parhar /*
1431458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1441458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
145e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
146e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1471458bff9SNavdeep Parhar  */
1481458bff9SNavdeep Parhar static int fl_pack = -1;
1492d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pack, CTLFLAG_RDTUN, &fl_pack, 0,
1502d714dbcSJohn Baldwin     "payload pack boundary (bytes)");
1511458bff9SNavdeep Parhar 
15238035ed6SNavdeep Parhar /*
15338035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
15438035ed6SNavdeep Parhar  */
15538035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
1562d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, largest_rx_cluster, CTLFLAG_RDTUN,
1572d714dbcSJohn Baldwin     &largest_rx_cluster, 0, "Largest rx cluster (bytes)");
15838035ed6SNavdeep Parhar 
15938035ed6SNavdeep Parhar /*
16038035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
16138035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
16238035ed6SNavdeep Parhar  */
16338035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
1642d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, safest_rx_cluster, CTLFLAG_RDTUN,
1652d714dbcSJohn Baldwin     &safest_rx_cluster, 0, "Safe rx cluster (bytes)");
16638035ed6SNavdeep Parhar 
167786099deSNavdeep Parhar #ifdef RATELIMIT
168786099deSNavdeep Parhar /*
169786099deSNavdeep Parhar  * Knob to control TCP timestamp rewriting, and the granularity of the tick used
170786099deSNavdeep Parhar  * for rewriting.  -1 and 0-3 are all valid values.
171786099deSNavdeep Parhar  * -1: hardware should leave the TCP timestamps alone.
172786099deSNavdeep Parhar  * 0: 1ms
173786099deSNavdeep Parhar  * 1: 100us
174786099deSNavdeep Parhar  * 2: 10us
175786099deSNavdeep Parhar  * 3: 1us
176786099deSNavdeep Parhar  */
177786099deSNavdeep Parhar static int tsclk = -1;
1782d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tsclk, CTLFLAG_RDTUN, &tsclk, 0,
1792d714dbcSJohn Baldwin     "Control TCP timestamp rewriting when using pacing");
180786099deSNavdeep Parhar 
181786099deSNavdeep Parhar static int eo_max_backlog = 1024 * 1024;
1822d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, eo_max_backlog, CTLFLAG_RDTUN, &eo_max_backlog,
1832d714dbcSJohn Baldwin     0, "Maximum backlog of ratelimited data per flow");
184786099deSNavdeep Parhar #endif
185786099deSNavdeep Parhar 
186d491f8caSNavdeep Parhar /*
187d491f8caSNavdeep Parhar  * The interrupt holdoff timers are multiplied by this value on T6+.
188d491f8caSNavdeep Parhar  * 1 and 3-17 (both inclusive) are legal values.
189d491f8caSNavdeep Parhar  */
190d491f8caSNavdeep Parhar static int tscale = 1;
1912d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tscale, CTLFLAG_RDTUN, &tscale, 0,
1922d714dbcSJohn Baldwin     "Interrupt holdoff timer scale on T6+");
193d491f8caSNavdeep Parhar 
19446f48ee5SNavdeep Parhar /*
19546f48ee5SNavdeep Parhar  * Number of LRO entries in the lro_ctrl structure per rx queue.
19646f48ee5SNavdeep Parhar  */
19746f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES;
1982d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_entries, CTLFLAG_RDTUN, &lro_entries, 0,
1992d714dbcSJohn Baldwin     "Number of LRO entries per RX queue");
20046f48ee5SNavdeep Parhar 
20146f48ee5SNavdeep Parhar /*
20246f48ee5SNavdeep Parhar  * This enables presorting of frames before they're fed into tcp_lro_rx.
20346f48ee5SNavdeep Parhar  */
20446f48ee5SNavdeep Parhar static int lro_mbufs = 0;
2052d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_mbufs, CTLFLAG_RDTUN, &lro_mbufs, 0,
2062d714dbcSJohn Baldwin     "Enable presorting of LRO frames");
20746f48ee5SNavdeep Parhar 
2087054f6ecSNavdeep Parhar static counter_u64_t pullups;
2097054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, pullups, CTLFLAG_RD, &pullups,
2107054f6ecSNavdeep Parhar     "Number of mbuf pullups performed");
2117054f6ecSNavdeep Parhar 
2127054f6ecSNavdeep Parhar static counter_u64_t defrags;
2137054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, defrags, CTLFLAG_RD, &defrags,
2147054f6ecSNavdeep Parhar     "Number of mbuf defrags performed");
2157054f6ecSNavdeep Parhar 
2163447df8bSNavdeep Parhar static int t4_tx_coalesce = 1;
2173447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce, CTLFLAG_RWTUN, &t4_tx_coalesce, 0,
2183447df8bSNavdeep Parhar     "tx coalescing allowed");
2193447df8bSNavdeep Parhar 
2203447df8bSNavdeep Parhar /*
2213447df8bSNavdeep Parhar  * The driver will make aggressive attempts at tx coalescing if it sees these
2223447df8bSNavdeep Parhar  * many packets eligible for coalescing in quick succession, with no more than
2233447df8bSNavdeep Parhar  * the specified gap in between the eth_tx calls that delivered the packets.
2243447df8bSNavdeep Parhar  */
2253447df8bSNavdeep Parhar static int t4_tx_coalesce_pkts = 32;
2263447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_pkts, CTLFLAG_RWTUN,
2273447df8bSNavdeep Parhar     &t4_tx_coalesce_pkts, 0,
2283447df8bSNavdeep Parhar     "# of consecutive packets (1 - 255) that will trigger tx coalescing");
2293447df8bSNavdeep Parhar static int t4_tx_coalesce_gap = 5;
2303447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_gap, CTLFLAG_RWTUN,
2313447df8bSNavdeep Parhar     &t4_tx_coalesce_gap, 0, "tx gap (in microseconds)");
2327054f6ecSNavdeep Parhar 
233733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
2343098bcfcSNavdeep Parhar static int service_iq_fl(struct sge_iq *, int);
2354d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
2361486d2deSNavdeep Parhar static int eth_rx(struct adapter *, struct sge_rxq *, const struct iq_desc *,
2371486d2deSNavdeep Parhar     u_int);
23843bbae19SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int,
23943bbae19SNavdeep Parhar     int, int);
240e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
24190e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t,
24243bbae19SNavdeep Parhar     struct sge_iq *, char *);
243fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
24443bbae19SNavdeep Parhar     struct sysctl_ctx_list *, struct sysctl_oid *);
24543bbae19SNavdeep Parhar static void free_iq_fl(struct adapter *, struct sge_iq *, struct sge_fl *);
246348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
247348694daSNavdeep Parhar     struct sge_iq *);
248aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *,
249aa93b99aSNavdeep Parhar     struct sysctl_oid *, struct sge_fl *);
25043bbae19SNavdeep Parhar static int alloc_iq_fl_hwq(struct vi_info *, struct sge_iq *, struct sge_fl *);
25143bbae19SNavdeep Parhar static int free_iq_fl_hwq(struct adapter *, struct sge_iq *, struct sge_fl *);
252733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
25343bbae19SNavdeep Parhar static void free_fwq(struct adapter *);
25443bbae19SNavdeep Parhar static int alloc_ctrlq(struct adapter *, int);
25543bbae19SNavdeep Parhar static void free_ctrlq(struct adapter *, int);
25643bbae19SNavdeep Parhar static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int, int);
25743bbae19SNavdeep Parhar static void free_rxq(struct vi_info *, struct sge_rxq *);
25843bbae19SNavdeep Parhar static void add_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
25943bbae19SNavdeep Parhar     struct sge_rxq *);
26009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
261fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
26243bbae19SNavdeep Parhar     int);
26343bbae19SNavdeep Parhar static void free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
26443bbae19SNavdeep Parhar static void add_ofld_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
26543bbae19SNavdeep Parhar     struct sge_ofld_rxq *);
266733b9277SNavdeep Parhar #endif
267733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
268fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
269eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
270fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
271733b9277SNavdeep Parhar #endif
27243bbae19SNavdeep Parhar static int alloc_eq(struct adapter *, struct sge_eq *, struct sysctl_ctx_list *,
27343bbae19SNavdeep Parhar     struct sysctl_oid *);
27443bbae19SNavdeep Parhar static void free_eq(struct adapter *, struct sge_eq *);
27543bbae19SNavdeep Parhar static void add_eq_sysctls(struct adapter *, struct sysctl_ctx_list *,
27643bbae19SNavdeep Parhar     struct sysctl_oid *, struct sge_eq *);
27743bbae19SNavdeep Parhar static int alloc_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *);
27843bbae19SNavdeep Parhar static int free_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *);
279fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
28043bbae19SNavdeep Parhar     struct sysctl_ctx_list *, struct sysctl_oid *);
28143bbae19SNavdeep Parhar static void free_wrq(struct adapter *, struct sge_wrq *);
28243bbae19SNavdeep Parhar static void add_wrq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
28343bbae19SNavdeep Parhar     struct sge_wrq *);
28443bbae19SNavdeep Parhar static int alloc_txq(struct vi_info *, struct sge_txq *, int);
28543bbae19SNavdeep Parhar static void free_txq(struct vi_info *, struct sge_txq *);
28643bbae19SNavdeep Parhar static void add_txq_sysctls(struct vi_info *, struct sysctl_ctx_list *,
28743bbae19SNavdeep Parhar     struct sysctl_oid *, struct sge_txq *);
288077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
28943bbae19SNavdeep Parhar static int alloc_ofld_txq(struct vi_info *, struct sge_ofld_txq *, int);
29043bbae19SNavdeep Parhar static void free_ofld_txq(struct vi_info *, struct sge_ofld_txq *);
29143bbae19SNavdeep Parhar static void add_ofld_txq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
29243bbae19SNavdeep Parhar     struct sge_ofld_txq *);
293077ba6a8SJohn Baldwin #endif
29454e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
29554e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
296733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
297733b9277SNavdeep Parhar static void refill_sfl(void *);
29846e1e307SNavdeep Parhar static int find_refill_source(struct adapter *, int, bool);
299733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
30054e4ee71SNavdeep Parhar 
3017951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
302a4a4ad2dSNavdeep Parhar static inline u_int txpkt_len16(u_int, const u_int);
303a4a4ad2dSNavdeep Parhar static inline u_int txpkt_vm_len16(u_int, const u_int);
30430e3f2b4SNavdeep Parhar static inline void calculate_mbuf_len16(struct mbuf *, bool);
3057951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
3067951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
3075cdaef71SJohn Baldwin static u_int write_raw_wr(struct sge_txq *, void *, struct mbuf *, u_int);
308d735920dSNavdeep Parhar static u_int write_txpkt_wr(struct adapter *, struct sge_txq *, struct mbuf *,
309d735920dSNavdeep Parhar     u_int);
310472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *,
311d735920dSNavdeep Parhar     struct mbuf *);
312d735920dSNavdeep Parhar static int add_to_txpkts_vf(struct adapter *, struct sge_txq *, struct mbuf *,
313d735920dSNavdeep Parhar     int, bool *);
314d735920dSNavdeep Parhar static int add_to_txpkts_pf(struct adapter *, struct sge_txq *, struct mbuf *,
315d735920dSNavdeep Parhar     int, bool *);
316d735920dSNavdeep Parhar static u_int write_txpkts_wr(struct adapter *, struct sge_txq *);
317d735920dSNavdeep Parhar static u_int write_txpkts_vm_wr(struct adapter *, struct sge_txq *);
3187951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
31954e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
3207951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
3217951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
3227951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
3237951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
3247951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
3257951040fSNavdeep Parhar static void tx_reclaim(void *, int);
3267951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
327733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
328733b9277SNavdeep Parhar     struct mbuf *);
3291b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
330733b9277SNavdeep Parhar     struct mbuf *);
331069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *);
3327951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
3337951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
33454e4ee71SNavdeep Parhar 
33538035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
336786099deSNavdeep Parhar #ifdef RATELIMIT
337ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
338786099deSNavdeep Parhar static inline u_int txpkt_eo_len16(u_int, u_int, u_int);
339ffbb373cSNavdeep Parhar #endif
340786099deSNavdeep Parhar static int ethofld_fw4_ack(struct sge_iq *, const struct rss_header *,
341786099deSNavdeep Parhar     struct mbuf *);
342786099deSNavdeep Parhar #endif
343f7dfe243SNavdeep Parhar 
34482eff304SNavdeep Parhar static counter_u64_t extfree_refs;
34582eff304SNavdeep Parhar static counter_u64_t extfree_rels;
34682eff304SNavdeep Parhar 
347671bf2b8SNavdeep Parhar an_handler_t t4_an_handler;
348671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES];
349671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS];
3504535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES];
3514535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES];
352111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES];
35389f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES];
3549c707b32SNavdeep Parhar cpl_handler_t fw4_ack_handlers[NUM_CPL_COOKIES];
355671bf2b8SNavdeep Parhar 
3564535e804SNavdeep Parhar void
357671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h)
358671bf2b8SNavdeep Parhar {
3594535e804SNavdeep Parhar 	uintptr_t *loc;
360671bf2b8SNavdeep Parhar 
3614535e804SNavdeep Parhar 	MPASS(h == NULL || t4_an_handler == NULL);
3624535e804SNavdeep Parhar 
363671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_an_handler;
3644535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
365671bf2b8SNavdeep Parhar }
366671bf2b8SNavdeep Parhar 
3674535e804SNavdeep Parhar void
368671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h)
369671bf2b8SNavdeep Parhar {
3704535e804SNavdeep Parhar 	uintptr_t *loc;
371671bf2b8SNavdeep Parhar 
3724535e804SNavdeep Parhar 	MPASS(type < nitems(t4_fw_msg_handler));
3734535e804SNavdeep Parhar 	MPASS(h == NULL || t4_fw_msg_handler[type] == NULL);
374671bf2b8SNavdeep Parhar 	/*
375671bf2b8SNavdeep Parhar 	 * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL
376671bf2b8SNavdeep Parhar 	 * handler dispatch table.  Reject any attempt to install a handler for
377671bf2b8SNavdeep Parhar 	 * this subtype.
378671bf2b8SNavdeep Parhar 	 */
3794535e804SNavdeep Parhar 	MPASS(type != FW_TYPE_RSSCPL);
3804535e804SNavdeep Parhar 	MPASS(type != FW6_TYPE_RSSCPL);
381671bf2b8SNavdeep Parhar 
382671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_fw_msg_handler[type];
3834535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
3844535e804SNavdeep Parhar }
385671bf2b8SNavdeep Parhar 
3864535e804SNavdeep Parhar void
3874535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h)
3884535e804SNavdeep Parhar {
3894535e804SNavdeep Parhar 	uintptr_t *loc;
3904535e804SNavdeep Parhar 
3914535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
3924535e804SNavdeep Parhar 	MPASS(h == NULL || t4_cpl_handler[opcode] == NULL);
3934535e804SNavdeep Parhar 
3944535e804SNavdeep Parhar 	loc = (uintptr_t *)&t4_cpl_handler[opcode];
3954535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
396671bf2b8SNavdeep Parhar }
397671bf2b8SNavdeep Parhar 
398671bf2b8SNavdeep Parhar static int
3994535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4004535e804SNavdeep Parhar     struct mbuf *m)
401671bf2b8SNavdeep Parhar {
4024535e804SNavdeep Parhar 	const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1);
4034535e804SNavdeep Parhar 	u_int tid;
4044535e804SNavdeep Parhar 	int cookie;
405671bf2b8SNavdeep Parhar 
4064535e804SNavdeep Parhar 	MPASS(m == NULL);
4074535e804SNavdeep Parhar 
4084535e804SNavdeep Parhar 	tid = GET_TID(cpl);
4095fc0f72fSNavdeep Parhar 	if (is_hpftid(iq->adapter, tid) || is_ftid(iq->adapter, tid)) {
4104535e804SNavdeep Parhar 		/*
4114535e804SNavdeep Parhar 		 * The return code for filter-write is put in the CPL cookie so
4124535e804SNavdeep Parhar 		 * we have to rely on the hardware tid (is_ftid) to determine
4134535e804SNavdeep Parhar 		 * that this is a response to a filter.
4144535e804SNavdeep Parhar 		 */
4154535e804SNavdeep Parhar 		cookie = CPL_COOKIE_FILTER;
4164535e804SNavdeep Parhar 	} else {
4174535e804SNavdeep Parhar 		cookie = G_COOKIE(cpl->cookie);
4184535e804SNavdeep Parhar 	}
4194535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
4204535e804SNavdeep Parhar 	MPASS(cookie < nitems(set_tcb_rpl_handlers));
4214535e804SNavdeep Parhar 
4224535e804SNavdeep Parhar 	return (set_tcb_rpl_handlers[cookie](iq, rss, m));
423671bf2b8SNavdeep Parhar }
424671bf2b8SNavdeep Parhar 
4254535e804SNavdeep Parhar static int
4264535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4274535e804SNavdeep Parhar     struct mbuf *m)
428671bf2b8SNavdeep Parhar {
4294535e804SNavdeep Parhar 	const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1);
4304535e804SNavdeep Parhar 	unsigned int cookie;
431671bf2b8SNavdeep Parhar 
4324535e804SNavdeep Parhar 	MPASS(m == NULL);
433671bf2b8SNavdeep Parhar 
4344535e804SNavdeep Parhar 	cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER;
4354535e804SNavdeep Parhar 	return (l2t_write_rpl_handlers[cookie](iq, rss, m));
4364535e804SNavdeep Parhar }
437671bf2b8SNavdeep Parhar 
438111638bfSNavdeep Parhar static int
439111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
440111638bfSNavdeep Parhar     struct mbuf *m)
441111638bfSNavdeep Parhar {
442111638bfSNavdeep Parhar 	const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1);
443111638bfSNavdeep Parhar 	u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status)));
444111638bfSNavdeep Parhar 
445111638bfSNavdeep Parhar 	MPASS(m == NULL);
446111638bfSNavdeep Parhar 	MPASS(cookie != CPL_COOKIE_RESERVED);
447111638bfSNavdeep Parhar 
448111638bfSNavdeep Parhar 	return (act_open_rpl_handlers[cookie](iq, rss, m));
449111638bfSNavdeep Parhar }
450111638bfSNavdeep Parhar 
45189f651e7SNavdeep Parhar static int
45289f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss,
45389f651e7SNavdeep Parhar     struct mbuf *m)
45489f651e7SNavdeep Parhar {
45589f651e7SNavdeep Parhar 	struct adapter *sc = iq->adapter;
45689f651e7SNavdeep Parhar 	u_int cookie;
45789f651e7SNavdeep Parhar 
45889f651e7SNavdeep Parhar 	MPASS(m == NULL);
45989f651e7SNavdeep Parhar 	if (is_hashfilter(sc))
46089f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_HASHFILTER;
46189f651e7SNavdeep Parhar 	else
46289f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
46389f651e7SNavdeep Parhar 
46489f651e7SNavdeep Parhar 	return (abort_rpl_rss_handlers[cookie](iq, rss, m));
46589f651e7SNavdeep Parhar }
46689f651e7SNavdeep Parhar 
4679c707b32SNavdeep Parhar static int
4689c707b32SNavdeep Parhar fw4_ack_handler(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
4699c707b32SNavdeep Parhar {
4709c707b32SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4719c707b32SNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
4729c707b32SNavdeep Parhar 	unsigned int tid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
4739c707b32SNavdeep Parhar 	u_int cookie;
4749c707b32SNavdeep Parhar 
4759c707b32SNavdeep Parhar 	MPASS(m == NULL);
4769c707b32SNavdeep Parhar 	if (is_etid(sc, tid))
4779c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_ETHOFLD;
4789c707b32SNavdeep Parhar 	else
4799c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
4809c707b32SNavdeep Parhar 
4819c707b32SNavdeep Parhar 	return (fw4_ack_handlers[cookie](iq, rss, m));
4829c707b32SNavdeep Parhar }
4839c707b32SNavdeep Parhar 
4844535e804SNavdeep Parhar static void
4854535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void)
4864535e804SNavdeep Parhar {
4874535e804SNavdeep Parhar 
4884535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler);
4894535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler);
490111638bfSNavdeep Parhar 	t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler);
49189f651e7SNavdeep Parhar 	t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler);
4929c707b32SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_ACK, fw4_ack_handler);
4934535e804SNavdeep Parhar }
4944535e804SNavdeep Parhar 
4954535e804SNavdeep Parhar void
4964535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie)
4974535e804SNavdeep Parhar {
4984535e804SNavdeep Parhar 	uintptr_t *loc;
4994535e804SNavdeep Parhar 
5004535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
5014535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
5024535e804SNavdeep Parhar 	MPASS(cookie < NUM_CPL_COOKIES);
5034535e804SNavdeep Parhar 	MPASS(t4_cpl_handler[opcode] != NULL);
5044535e804SNavdeep Parhar 
5054535e804SNavdeep Parhar 	switch (opcode) {
5064535e804SNavdeep Parhar 	case CPL_SET_TCB_RPL:
5074535e804SNavdeep Parhar 		loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie];
5084535e804SNavdeep Parhar 		break;
5094535e804SNavdeep Parhar 	case CPL_L2T_WRITE_RPL:
5104535e804SNavdeep Parhar 		loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie];
5114535e804SNavdeep Parhar 		break;
512111638bfSNavdeep Parhar 	case CPL_ACT_OPEN_RPL:
513111638bfSNavdeep Parhar 		loc = (uintptr_t *)&act_open_rpl_handlers[cookie];
514111638bfSNavdeep Parhar 		break;
51589f651e7SNavdeep Parhar 	case CPL_ABORT_RPL_RSS:
51689f651e7SNavdeep Parhar 		loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie];
51789f651e7SNavdeep Parhar 		break;
5189c707b32SNavdeep Parhar 	case CPL_FW4_ACK:
5199c707b32SNavdeep Parhar 		loc = (uintptr_t *)&fw4_ack_handlers[cookie];
5209c707b32SNavdeep Parhar 		break;
5214535e804SNavdeep Parhar 	default:
5224535e804SNavdeep Parhar 		MPASS(0);
5234535e804SNavdeep Parhar 		return;
5244535e804SNavdeep Parhar 	}
5254535e804SNavdeep Parhar 	MPASS(h == NULL || *loc == (uintptr_t)NULL);
5264535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
527671bf2b8SNavdeep Parhar }
528671bf2b8SNavdeep Parhar 
52994586193SNavdeep Parhar /*
5301458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
53194586193SNavdeep Parhar  */
53294586193SNavdeep Parhar void
53394586193SNavdeep Parhar t4_sge_modload(void)
53494586193SNavdeep Parhar {
5354defc81bSNavdeep Parhar 
5369fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
5379fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
538518bca2cSNavdeep Parhar 		    " using 0 instead.\n", fl_pktshift);
539518bca2cSNavdeep Parhar 		fl_pktshift = 0;
5409fb8886bSNavdeep Parhar 	}
5419fb8886bSNavdeep Parhar 
5429fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
5439fb8886bSNavdeep Parhar 		int len;
5449fb8886bSNavdeep Parhar 
5459fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
5469fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
5479fb8886bSNavdeep Parhar #else
5489fb8886bSNavdeep Parhar 		len = 64;
5499fb8886bSNavdeep Parhar #endif
5509fb8886bSNavdeep Parhar 		if (spg_len != -1) {
5519fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
5529fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
5539fb8886bSNavdeep Parhar 		}
5549fb8886bSNavdeep Parhar 		spg_len = len;
5559fb8886bSNavdeep Parhar 	}
5569fb8886bSNavdeep Parhar 
5579fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
5589fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
5599fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
5609fb8886bSNavdeep Parhar 		cong_drop = 0;
5619fb8886bSNavdeep Parhar 	}
56282eff304SNavdeep Parhar 
563d491f8caSNavdeep Parhar 	if (tscale != 1 && (tscale < 3 || tscale > 17)) {
564d491f8caSNavdeep Parhar 		printf("Invalid hw.cxgbe.tscale value (%d),"
565d491f8caSNavdeep Parhar 		    " using 1 instead.\n", tscale);
566d491f8caSNavdeep Parhar 		tscale = 1;
567d491f8caSNavdeep Parhar 	}
568d491f8caSNavdeep Parhar 
5697676c62aSNavdeep Parhar 	if (largest_rx_cluster != MCLBYTES &&
5707676c62aSNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
5717676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUMPAGESIZE &&
5727676c62aSNavdeep Parhar #endif
5737676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUM9BYTES &&
5747676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUM16BYTES) {
5757676c62aSNavdeep Parhar 		printf("Invalid hw.cxgbe.largest_rx_cluster value (%d),"
5767676c62aSNavdeep Parhar 		    " using %d instead.\n", largest_rx_cluster, MJUM16BYTES);
5777676c62aSNavdeep Parhar 		largest_rx_cluster = MJUM16BYTES;
5787676c62aSNavdeep Parhar 	}
5797676c62aSNavdeep Parhar 
5807676c62aSNavdeep Parhar 	if (safest_rx_cluster != MCLBYTES &&
5817676c62aSNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
5827676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUMPAGESIZE &&
5837676c62aSNavdeep Parhar #endif
5847676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUM9BYTES &&
5857676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUM16BYTES) {
5867676c62aSNavdeep Parhar 		printf("Invalid hw.cxgbe.safest_rx_cluster value (%d),"
5877676c62aSNavdeep Parhar 		    " using %d instead.\n", safest_rx_cluster, MJUMPAGESIZE);
5887676c62aSNavdeep Parhar 		safest_rx_cluster = MJUMPAGESIZE;
5897676c62aSNavdeep Parhar 	}
5907676c62aSNavdeep Parhar 
59182eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
59282eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
5937054f6ecSNavdeep Parhar 	pullups = counter_u64_alloc(M_WAITOK);
5947054f6ecSNavdeep Parhar 	defrags = counter_u64_alloc(M_WAITOK);
59582eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
59682eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
5977054f6ecSNavdeep Parhar 	counter_u64_zero(pullups);
5987054f6ecSNavdeep Parhar 	counter_u64_zero(defrags);
599671bf2b8SNavdeep Parhar 
6004535e804SNavdeep Parhar 	t4_init_shared_cpl_handlers();
601671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg);
602671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg);
603671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
604786099deSNavdeep Parhar #ifdef RATELIMIT
605786099deSNavdeep Parhar 	t4_register_shared_cpl_handler(CPL_FW4_ACK, ethofld_fw4_ack,
606786099deSNavdeep Parhar 	    CPL_COOKIE_ETHOFLD);
607786099deSNavdeep Parhar #endif
608671bf2b8SNavdeep Parhar 	t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
609069af0ebSJohn Baldwin 	t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl);
61082eff304SNavdeep Parhar }
61182eff304SNavdeep Parhar 
61282eff304SNavdeep Parhar void
61382eff304SNavdeep Parhar t4_sge_modunload(void)
61482eff304SNavdeep Parhar {
61582eff304SNavdeep Parhar 
61682eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
61782eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
6187054f6ecSNavdeep Parhar 	counter_u64_free(pullups);
6197054f6ecSNavdeep Parhar 	counter_u64_free(defrags);
62082eff304SNavdeep Parhar }
62182eff304SNavdeep Parhar 
62282eff304SNavdeep Parhar uint64_t
62382eff304SNavdeep Parhar t4_sge_extfree_refs(void)
62482eff304SNavdeep Parhar {
62582eff304SNavdeep Parhar 	uint64_t refs, rels;
62682eff304SNavdeep Parhar 
62782eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
62882eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
62982eff304SNavdeep Parhar 
63082eff304SNavdeep Parhar 	return (refs - rels);
63194586193SNavdeep Parhar }
63294586193SNavdeep Parhar 
63344c6fea8SNavdeep Parhar /* max 4096 */
63444c6fea8SNavdeep Parhar #define MAX_PACK_BOUNDARY 512
63544c6fea8SNavdeep Parhar 
636e3207e19SNavdeep Parhar static inline void
637e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
638e3207e19SNavdeep Parhar {
639e3207e19SNavdeep Parhar 	uint32_t v, m;
6400dbc6cfdSNavdeep Parhar 	int pad, pack, pad_shift;
641e3207e19SNavdeep Parhar 
6420dbc6cfdSNavdeep Parhar 	pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT :
6430dbc6cfdSNavdeep Parhar 	    X_INGPADBOUNDARY_SHIFT;
644e3207e19SNavdeep Parhar 	pad = fl_pad;
6450dbc6cfdSNavdeep Parhar 	if (fl_pad < (1 << pad_shift) ||
6460dbc6cfdSNavdeep Parhar 	    fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) ||
6470dbc6cfdSNavdeep Parhar 	    !powerof2(fl_pad)) {
648e3207e19SNavdeep Parhar 		/*
649e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
650e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
6510dbc6cfdSNavdeep Parhar 		 * it to the minimum allowed in all other cases.
652e3207e19SNavdeep Parhar 		 */
6530dbc6cfdSNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift;
654e3207e19SNavdeep Parhar 
655e3207e19SNavdeep Parhar 		/*
656e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
657e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
658e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
659e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
660e3207e19SNavdeep Parhar 		 */
661e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
662e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
663e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
664e3207e19SNavdeep Parhar 		}
665e3207e19SNavdeep Parhar 	}
666e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
6670dbc6cfdSNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift);
668e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
669e3207e19SNavdeep Parhar 
670e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
671e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
672e3207e19SNavdeep Parhar 			/* Complain but carry on. */
673e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
674e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
675e3207e19SNavdeep Parhar 		}
676e3207e19SNavdeep Parhar 		return;
677e3207e19SNavdeep Parhar 	}
678e3207e19SNavdeep Parhar 
679e3207e19SNavdeep Parhar 	pack = fl_pack;
680e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
681e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
68244c6fea8SNavdeep Parhar 		if (sc->params.pci.mps > MAX_PACK_BOUNDARY)
68344c6fea8SNavdeep Parhar 			pack = MAX_PACK_BOUNDARY;
68444c6fea8SNavdeep Parhar 		else
685e3207e19SNavdeep Parhar 			pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
686e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
687e3207e19SNavdeep Parhar 		if (pack < 16)
688e3207e19SNavdeep Parhar 			pack = 16;
689e3207e19SNavdeep Parhar 		if (pack == 32)
690e3207e19SNavdeep Parhar 			pack = 64;
691e3207e19SNavdeep Parhar 		if (pack > 4096)
692e3207e19SNavdeep Parhar 			pack = 4096;
693e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
694e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
695e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
696e3207e19SNavdeep Parhar 		}
697e3207e19SNavdeep Parhar 	}
698e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
699e3207e19SNavdeep Parhar 	if (pack == 16)
700e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
701e3207e19SNavdeep Parhar 	else
702e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
703e3207e19SNavdeep Parhar 
704e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
705e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
706e3207e19SNavdeep Parhar }
707e3207e19SNavdeep Parhar 
708cf738022SNavdeep Parhar /*
709cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
710cf738022SNavdeep Parhar  */
711d14b0ac1SNavdeep Parhar void
712d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
713d14b0ac1SNavdeep Parhar {
71446e1e307SNavdeep Parhar 	int i, reg;
715d14b0ac1SNavdeep Parhar 	uint32_t v, m;
716d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
717cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
718d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
719d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
72046e1e307SNavdeep Parhar 	static int sw_buf_sizes[] = {
7211458bff9SNavdeep Parhar 		MCLBYTES,
7221458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
7231458bff9SNavdeep Parhar 		MJUMPAGESIZE,
7241458bff9SNavdeep Parhar #endif
7251458bff9SNavdeep Parhar 		MJUM9BYTES,
72646e1e307SNavdeep Parhar 		MJUM16BYTES
7271458bff9SNavdeep Parhar 	};
728d14b0ac1SNavdeep Parhar 
729d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
730d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
731d14b0ac1SNavdeep Parhar 
7321458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
733d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
7344defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
735d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
73654e4ee71SNavdeep Parhar 
737e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
7381458bff9SNavdeep Parhar 
739d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
740733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
741733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
742733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
743733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
744733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
745733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
746733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
747d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
748733b9277SNavdeep Parhar 
7499b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0, 4096);
7509b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE1, 65536);
75146e1e307SNavdeep Parhar 	reg = A_SGE_FL_BUFFER_SIZE2;
75246e1e307SNavdeep Parhar 	for (i = 0; i < nitems(sw_buf_sizes); i++) {
75346e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
75446e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i]);
75546e1e307SNavdeep Parhar 		reg += 4;
75646e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
75746e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i] - CL_METADATA_SIZE);
75846e1e307SNavdeep Parhar 		reg += 4;
75954e4ee71SNavdeep Parhar 	}
76054e4ee71SNavdeep Parhar 
761d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
762d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
763d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
76454e4ee71SNavdeep Parhar 
765cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
766cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
767cf738022SNavdeep Parhar 	    timer_max));
768cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
769cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
770cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
771cf738022SNavdeep Parhar 		    __func__, i));
772cf738022SNavdeep Parhar 
773cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
774cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
775cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
776cf738022SNavdeep Parhar 				break;
777cf738022SNavdeep Parhar 			}
778cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
779cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
780cf738022SNavdeep Parhar 		}
781cf738022SNavdeep Parhar 	}
782cf738022SNavdeep Parhar 
783d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
784d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
785d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
786d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
787d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
788d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
789d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
790d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
791d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
79286e02bf2SNavdeep Parhar 
793d491f8caSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T6) {
794d491f8caSNavdeep Parhar 		m = V_TSCALE(M_TSCALE);
795d491f8caSNavdeep Parhar 		if (tscale == 1)
796d491f8caSNavdeep Parhar 			v = 0;
797d491f8caSNavdeep Parhar 		else
798d491f8caSNavdeep Parhar 			v = V_TSCALE(tscale - 2);
799d491f8caSNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v);
8002f318252SNavdeep Parhar 
8012f318252SNavdeep Parhar 		if (sc->debug_flags & DF_DISABLE_TCB_CACHE) {
8022f318252SNavdeep Parhar 			m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN |
8032f318252SNavdeep Parhar 			    V_WRTHRTHRESH(M_WRTHRTHRESH);
8042f318252SNavdeep Parhar 			t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1);
8052f318252SNavdeep Parhar 			v &= ~m;
8062f318252SNavdeep Parhar 			v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN |
8072f318252SNavdeep Parhar 			    V_WRTHRTHRESH(16);
8082f318252SNavdeep Parhar 			t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1);
8092f318252SNavdeep Parhar 		}
810d491f8caSNavdeep Parhar 	}
811d491f8caSNavdeep Parhar 
8127cba15b1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */
813d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
814d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
815d14b0ac1SNavdeep Parhar 
8167cba15b1SNavdeep Parhar 	/*
8177cba15b1SNavdeep Parhar 	 * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP.  These have been
8187cba15b1SNavdeep Parhar 	 * chosen with MAXPHYS = 128K in mind.  The largest DDP buffer that we
8197cba15b1SNavdeep Parhar 	 * may have to deal with is MAXPHYS + 1 page.
8207cba15b1SNavdeep Parhar 	 */
8217cba15b1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4);
8227cba15b1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v);
8237cba15b1SNavdeep Parhar 
8247cba15b1SNavdeep Parhar 	/* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */
8257cba15b1SNavdeep Parhar 	m = v = F_TDDPTAGTCB | F_ISCSITAGTCB;
826d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
827d14b0ac1SNavdeep Parhar 
828d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
829d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
830d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
831d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
832d14b0ac1SNavdeep Parhar }
833d14b0ac1SNavdeep Parhar 
834d14b0ac1SNavdeep Parhar /*
83546e1e307SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  Its
83646e1e307SNavdeep Parhar  * address mut be 16B aligned.  If padding is in use the buffer's start and end
83746e1e307SNavdeep Parhar  * need to be aligned to the pad boundary as well.  We'll just make sure that
83846e1e307SNavdeep Parhar  * the size is a multiple of the pad boundary here, it is up to the buffer
83946e1e307SNavdeep Parhar  * allocation code to make sure the start of the buffer is aligned.
84038035ed6SNavdeep Parhar  */
84138035ed6SNavdeep Parhar static inline int
842e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
84338035ed6SNavdeep Parhar {
84490e7434aSNavdeep Parhar 	int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1;
84538035ed6SNavdeep Parhar 
846b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
84738035ed6SNavdeep Parhar }
84838035ed6SNavdeep Parhar 
84938035ed6SNavdeep Parhar /*
850fae028ddSNavdeep Parhar  * Initialize the rx buffer sizes and figure out which zones the buffers will
851fae028ddSNavdeep Parhar  * be allocated from.
852d14b0ac1SNavdeep Parhar  */
853fae028ddSNavdeep Parhar void
854fae028ddSNavdeep Parhar t4_init_rx_buf_info(struct adapter *sc)
855d14b0ac1SNavdeep Parhar {
856d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
85790e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
858fae028ddSNavdeep Parhar 	int i, j, n;
85938035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
8601458bff9SNavdeep Parhar 		MCLBYTES,
8611458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
8621458bff9SNavdeep Parhar 		MJUMPAGESIZE,
8631458bff9SNavdeep Parhar #endif
8641458bff9SNavdeep Parhar 		MJUM9BYTES,
8651458bff9SNavdeep Parhar 		MJUM16BYTES
8661458bff9SNavdeep Parhar 	};
86746e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
868d14b0ac1SNavdeep Parhar 
86946e1e307SNavdeep Parhar 	s->safe_zidx = -1;
87046e1e307SNavdeep Parhar 	rxb = &s->rx_buf_info[0];
87146e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
87246e1e307SNavdeep Parhar 		rxb->size1 = sw_buf_sizes[i];
87346e1e307SNavdeep Parhar 		rxb->zone = m_getzone(rxb->size1);
87446e1e307SNavdeep Parhar 		rxb->type = m_gettype(rxb->size1);
87546e1e307SNavdeep Parhar 		rxb->size2 = 0;
87646e1e307SNavdeep Parhar 		rxb->hwidx1 = -1;
87746e1e307SNavdeep Parhar 		rxb->hwidx2 = -1;
87846e1e307SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++) {
87946e1e307SNavdeep Parhar 			int hwsize = sp->sge_fl_buffer_size[j];
88038035ed6SNavdeep Parhar 
88146e1e307SNavdeep Parhar 			if (!hwsz_ok(sc, hwsize))
882e3207e19SNavdeep Parhar 				continue;
883e3207e19SNavdeep Parhar 
88446e1e307SNavdeep Parhar 			/* hwidx for size1 */
88546e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1 && rxb->size1 == hwsize)
88646e1e307SNavdeep Parhar 				rxb->hwidx1 = j;
88738035ed6SNavdeep Parhar 
88846e1e307SNavdeep Parhar 			/* hwidx for size2 (buffer packing) */
88946e1e307SNavdeep Parhar 			if (rxb->size1 - CL_METADATA_SIZE < hwsize)
8901458bff9SNavdeep Parhar 				continue;
89146e1e307SNavdeep Parhar 			n = rxb->size1 - hwsize - CL_METADATA_SIZE;
8921458bff9SNavdeep Parhar 			if (n == 0) {
89346e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
89446e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
89546e1e307SNavdeep Parhar 				break;	/* stop looking */
896733b9277SNavdeep Parhar 			}
89746e1e307SNavdeep Parhar 			if (rxb->hwidx2 != -1) {
89846e1e307SNavdeep Parhar 				if (n < sp->sge_fl_buffer_size[rxb->hwidx2] -
89946e1e307SNavdeep Parhar 				    hwsize - CL_METADATA_SIZE) {
90046e1e307SNavdeep Parhar 					rxb->hwidx2 = j;
90146e1e307SNavdeep Parhar 					rxb->size2 = hwsize;
90246e1e307SNavdeep Parhar 				}
90346e1e307SNavdeep Parhar 			} else if (n <= 2 * CL_METADATA_SIZE) {
90446e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
90546e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
90638035ed6SNavdeep Parhar 			}
90738035ed6SNavdeep Parhar 		}
90846e1e307SNavdeep Parhar 		if (rxb->hwidx2 != -1)
90946e1e307SNavdeep Parhar 			sc->flags |= BUF_PACKING_OK;
91046e1e307SNavdeep Parhar 		if (s->safe_zidx == -1 && rxb->size1 == safest_rx_cluster)
91146e1e307SNavdeep Parhar 			s->safe_zidx = i;
912e3207e19SNavdeep Parhar 	}
913fae028ddSNavdeep Parhar }
914fae028ddSNavdeep Parhar 
915fae028ddSNavdeep Parhar /*
916fae028ddSNavdeep Parhar  * Verify some basic SGE settings for the PF and VF driver, and other
917fae028ddSNavdeep Parhar  * miscellaneous settings for the PF driver.
918fae028ddSNavdeep Parhar  */
919fae028ddSNavdeep Parhar int
920fae028ddSNavdeep Parhar t4_verify_chip_settings(struct adapter *sc)
921fae028ddSNavdeep Parhar {
922fae028ddSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
923fae028ddSNavdeep Parhar 	uint32_t m, v, r;
924fae028ddSNavdeep Parhar 	int rc = 0;
925fae028ddSNavdeep Parhar 	const uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
926fae028ddSNavdeep Parhar 
927fae028ddSNavdeep Parhar 	m = F_RXPKTCPLMODE;
928fae028ddSNavdeep Parhar 	v = F_RXPKTCPLMODE;
929fae028ddSNavdeep Parhar 	r = sp->sge_control;
930fae028ddSNavdeep Parhar 	if ((r & m) != v) {
931fae028ddSNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
932fae028ddSNavdeep Parhar 		rc = EINVAL;
933fae028ddSNavdeep Parhar 	}
934fae028ddSNavdeep Parhar 
935fae028ddSNavdeep Parhar 	/*
936fae028ddSNavdeep Parhar 	 * If this changes then every single use of PAGE_SHIFT in the driver
937fae028ddSNavdeep Parhar 	 * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift.
938fae028ddSNavdeep Parhar 	 */
939fae028ddSNavdeep Parhar 	if (sp->page_shift != PAGE_SHIFT) {
940fae028ddSNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
941fae028ddSNavdeep Parhar 		rc = EINVAL;
942fae028ddSNavdeep Parhar 	}
943733b9277SNavdeep Parhar 
9446af45170SJohn Baldwin 	if (sc->flags & IS_VF)
9456af45170SJohn Baldwin 		return (0);
9466af45170SJohn Baldwin 
947d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
948d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
949d14b0ac1SNavdeep Parhar 	if (r != v) {
950d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
951fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
952d14b0ac1SNavdeep Parhar 			rc = EINVAL;
953d14b0ac1SNavdeep Parhar 	}
954733b9277SNavdeep Parhar 
955d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
956d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
957d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
958d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
959fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
960d14b0ac1SNavdeep Parhar 			rc = EINVAL;
961d14b0ac1SNavdeep Parhar 	}
962d14b0ac1SNavdeep Parhar 
963d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
964d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
965d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
966d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
967d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
968d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
969fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
970d14b0ac1SNavdeep Parhar 			rc = EINVAL;
971d14b0ac1SNavdeep Parhar 	}
972d14b0ac1SNavdeep Parhar 
973733b9277SNavdeep Parhar 	return (rc);
97454e4ee71SNavdeep Parhar }
97554e4ee71SNavdeep Parhar 
97654e4ee71SNavdeep Parhar int
97754e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
97854e4ee71SNavdeep Parhar {
97954e4ee71SNavdeep Parhar 	int rc;
98054e4ee71SNavdeep Parhar 
98154e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
98254e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
98354e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
98454e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
98554e4ee71SNavdeep Parhar 	if (rc != 0) {
98654e4ee71SNavdeep Parhar 		device_printf(sc->dev,
98754e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
98854e4ee71SNavdeep Parhar 	}
98954e4ee71SNavdeep Parhar 
99054e4ee71SNavdeep Parhar 	return (rc);
99154e4ee71SNavdeep Parhar }
99254e4ee71SNavdeep Parhar 
9936e22f9f3SNavdeep Parhar void
9946e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
9956e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
9966e22f9f3SNavdeep Parhar {
99790e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
9986e22f9f3SNavdeep Parhar 
99938035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
10008741306bSNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, sc, 0,
10017029da5cSPawel Biernacki 	    sysctl_bufsizes, "A", "freelist buffer sizes");
100238035ed6SNavdeep Parhar 
10036e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
100490e7434aSNavdeep Parhar 	    NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)");
10056e22f9f3SNavdeep Parhar 
10066e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
100790e7434aSNavdeep Parhar 	    NULL, sp->pad_boundary, "payload pad boundary (bytes)");
10086e22f9f3SNavdeep Parhar 
10096e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
101090e7434aSNavdeep Parhar 	    NULL, sp->spg_len, "status page size (bytes)");
10116e22f9f3SNavdeep Parhar 
10126e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
10136e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
10141458bff9SNavdeep Parhar 
10151458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
101690e7434aSNavdeep Parhar 	    NULL, sp->pack_boundary, "payload pack boundary (bytes)");
10176e22f9f3SNavdeep Parhar }
10186e22f9f3SNavdeep Parhar 
101954e4ee71SNavdeep Parhar int
102054e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
102154e4ee71SNavdeep Parhar {
102254e4ee71SNavdeep Parhar 	if (sc->dmat)
102354e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
102454e4ee71SNavdeep Parhar 
102554e4ee71SNavdeep Parhar 	return (0);
102654e4ee71SNavdeep Parhar }
102754e4ee71SNavdeep Parhar 
102854e4ee71SNavdeep Parhar /*
102937310a98SNavdeep Parhar  * Allocate and initialize the firmware event queue, control queues, and special
103037310a98SNavdeep Parhar  * purpose rx queues owned by the adapter.
103154e4ee71SNavdeep Parhar  *
103254e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
103354e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
103454e4ee71SNavdeep Parhar  */
103554e4ee71SNavdeep Parhar int
1036f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
103754e4ee71SNavdeep Parhar {
103837310a98SNavdeep Parhar 	int rc, i;
103954e4ee71SNavdeep Parhar 
104054e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
104154e4ee71SNavdeep Parhar 
104256599263SNavdeep Parhar 	/*
104356599263SNavdeep Parhar 	 * Firmware event queue
104456599263SNavdeep Parhar 	 */
1045733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
1046aa95b653SNavdeep Parhar 	if (rc != 0)
1047f7dfe243SNavdeep Parhar 		return (rc);
1048f7dfe243SNavdeep Parhar 
1049f7dfe243SNavdeep Parhar 	/*
105037310a98SNavdeep Parhar 	 * That's all for the VF driver.
1051f7dfe243SNavdeep Parhar 	 */
105237310a98SNavdeep Parhar 	if (sc->flags & IS_VF)
105337310a98SNavdeep Parhar 		return (rc);
105437310a98SNavdeep Parhar 
105537310a98SNavdeep Parhar 	/*
105637310a98SNavdeep Parhar 	 * XXX: General purpose rx queues, one per port.
105737310a98SNavdeep Parhar 	 */
105837310a98SNavdeep Parhar 
105937310a98SNavdeep Parhar 	/*
106037310a98SNavdeep Parhar 	 * Control queues, one per port.
106137310a98SNavdeep Parhar 	 */
106237310a98SNavdeep Parhar 	for_each_port(sc, i) {
106343bbae19SNavdeep Parhar 		rc = alloc_ctrlq(sc, i);
106437310a98SNavdeep Parhar 		if (rc != 0)
106537310a98SNavdeep Parhar 			return (rc);
106637310a98SNavdeep Parhar 	}
106754e4ee71SNavdeep Parhar 
106854e4ee71SNavdeep Parhar 	return (rc);
106954e4ee71SNavdeep Parhar }
107054e4ee71SNavdeep Parhar 
107154e4ee71SNavdeep Parhar /*
107254e4ee71SNavdeep Parhar  * Idempotent
107354e4ee71SNavdeep Parhar  */
107454e4ee71SNavdeep Parhar int
1075f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
107654e4ee71SNavdeep Parhar {
107737310a98SNavdeep Parhar 	int i;
107854e4ee71SNavdeep Parhar 
107954e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
108054e4ee71SNavdeep Parhar 
1081b99651c5SNavdeep Parhar 	if (sc->sge.ctrlq != NULL) {
1082b99651c5SNavdeep Parhar 		MPASS(!(sc->flags & IS_VF));	/* VFs don't allocate ctrlq. */
108337310a98SNavdeep Parhar 		for_each_port(sc, i)
108443bbae19SNavdeep Parhar 			free_ctrlq(sc, i);
1085b8bfcb71SNavdeep Parhar 	}
1086733b9277SNavdeep Parhar 	free_fwq(sc);
108754e4ee71SNavdeep Parhar 
108854e4ee71SNavdeep Parhar 	return (0);
108954e4ee71SNavdeep Parhar }
109054e4ee71SNavdeep Parhar 
10916a59b994SNavdeep Parhar /* Maximum payload that could arrive with a single iq descriptor. */
10928340ece5SNavdeep Parhar static inline int
10936a59b994SNavdeep Parhar max_rx_payload(struct adapter *sc, struct ifnet *ifp, const bool ofld)
10948340ece5SNavdeep Parhar {
10956a59b994SNavdeep Parhar 	int maxp;
10968340ece5SNavdeep Parhar 
109738035ed6SNavdeep Parhar 	/* large enough even when hw VLAN extraction is disabled */
10986a59b994SNavdeep Parhar 	maxp = sc->params.sge.fl_pktshift + ETHER_HDR_LEN +
10996a59b994SNavdeep Parhar 	    ETHER_VLAN_ENCAP_LEN + ifp->if_mtu;
11006a59b994SNavdeep Parhar 	if (ofld && sc->tt.tls && sc->cryptocaps & FW_CAPS_CONFIG_TLSKEYS &&
11016a59b994SNavdeep Parhar 	    maxp < sc->params.tp.max_rx_pdu)
11026a59b994SNavdeep Parhar 		maxp = sc->params.tp.max_rx_pdu;
11036a59b994SNavdeep Parhar 	return (maxp);
110438035ed6SNavdeep Parhar }
11056eb3180fSNavdeep Parhar 
1106733b9277SNavdeep Parhar int
1107fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
1108733b9277SNavdeep Parhar {
110943bbae19SNavdeep Parhar 	int rc = 0, i, intr_idx;
1110733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
1111733b9277SNavdeep Parhar 	struct sge_txq *txq;
111209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1113733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1114eff62dbaSNavdeep Parhar #endif
1115eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1116077ba6a8SJohn Baldwin 	struct sge_ofld_txq *ofld_txq;
1117298d969cSNavdeep Parhar #endif
1118298d969cSNavdeep Parhar #ifdef DEV_NETMAP
111943bbae19SNavdeep Parhar 	int saved_idx, iqidx;
1120298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1121298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1122733b9277SNavdeep Parhar #endif
112343bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
1124fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
11256a59b994SNavdeep Parhar 	int maxp;
1126733b9277SNavdeep Parhar 
1127733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1128f549e352SNavdeep Parhar 	intr_idx = vi->first_intr;
1129fe2ebb76SJohn Baldwin 
1130fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
113162291463SNavdeep Parhar 	saved_idx = intr_idx;
113262291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP) {
113362291463SNavdeep Parhar 
113462291463SNavdeep Parhar 		/* netmap is supported with direct interrupts only. */
1135f549e352SNavdeep Parhar 		MPASS(!forwarding_intr_to_fwq(sc));
113643bbae19SNavdeep Parhar 		MPASS(vi->first_intr >= 0);
113762291463SNavdeep Parhar 
1138fe2ebb76SJohn Baldwin 		/*
1139fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
1140fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
1141fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
1142fe2ebb76SJohn Baldwin 		 */
1143fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
114443bbae19SNavdeep Parhar 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i);
1145fe2ebb76SJohn Baldwin 			if (rc != 0)
1146fe2ebb76SJohn Baldwin 				goto done;
1147fe2ebb76SJohn Baldwin 			intr_idx++;
1148fe2ebb76SJohn Baldwin 		}
1149fe2ebb76SJohn Baldwin 
1150fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1151f549e352SNavdeep Parhar 			iqidx = vi->first_nm_rxq + (i % vi->nnmrxq);
115243bbae19SNavdeep Parhar 			rc = alloc_nm_txq(vi, nm_txq, iqidx, i);
1153fe2ebb76SJohn Baldwin 			if (rc != 0)
1154fe2ebb76SJohn Baldwin 				goto done;
1155fe2ebb76SJohn Baldwin 		}
1156fe2ebb76SJohn Baldwin 	}
115762291463SNavdeep Parhar 
115862291463SNavdeep Parhar 	/* Normal rx queues and netmap rx queues share the same interrupts. */
115962291463SNavdeep Parhar 	intr_idx = saved_idx;
1160fe2ebb76SJohn Baldwin #endif
1161733b9277SNavdeep Parhar 
1162733b9277SNavdeep Parhar 	/*
1163f549e352SNavdeep Parhar 	 * Allocate rx queues first because a default iqid is required when
1164f549e352SNavdeep Parhar 	 * creating a tx queue.
1165733b9277SNavdeep Parhar 	 */
11666a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, false);
1167fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
116843bbae19SNavdeep Parhar 		rc = alloc_rxq(vi, rxq, i, intr_idx, maxp);
116954e4ee71SNavdeep Parhar 		if (rc != 0)
117054e4ee71SNavdeep Parhar 			goto done;
117143bbae19SNavdeep Parhar 		if (!forwarding_intr_to_fwq(sc))
1172733b9277SNavdeep Parhar 			intr_idx++;
1173733b9277SNavdeep Parhar 	}
117462291463SNavdeep Parhar #ifdef DEV_NETMAP
117562291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP)
117662291463SNavdeep Parhar 		intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq);
117762291463SNavdeep Parhar #endif
117809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
11796a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, true);
1180fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
118143bbae19SNavdeep Parhar 		rc = alloc_ofld_rxq(vi, ofld_rxq, i, intr_idx, maxp);
1182733b9277SNavdeep Parhar 		if (rc != 0)
1183733b9277SNavdeep Parhar 			goto done;
118443bbae19SNavdeep Parhar 		if (!forwarding_intr_to_fwq(sc))
1185733b9277SNavdeep Parhar 			intr_idx++;
1186733b9277SNavdeep Parhar 	}
1187733b9277SNavdeep Parhar #endif
1188733b9277SNavdeep Parhar 
1189733b9277SNavdeep Parhar 	/*
1190f549e352SNavdeep Parhar 	 * Now the tx queues.
1191733b9277SNavdeep Parhar 	 */
1192fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
119343bbae19SNavdeep Parhar 		rc = alloc_txq(vi, txq, i);
119454e4ee71SNavdeep Parhar 		if (rc != 0)
119554e4ee71SNavdeep Parhar 			goto done;
119654e4ee71SNavdeep Parhar 	}
1197eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1198fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
119943bbae19SNavdeep Parhar 		rc = alloc_ofld_txq(vi, ofld_txq, i);
1200298d969cSNavdeep Parhar 		if (rc != 0)
1201298d969cSNavdeep Parhar 			goto done;
1202298d969cSNavdeep Parhar 	}
1203298d969cSNavdeep Parhar #endif
120454e4ee71SNavdeep Parhar done:
120554e4ee71SNavdeep Parhar 	if (rc)
1206fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
120754e4ee71SNavdeep Parhar 
120854e4ee71SNavdeep Parhar 	return (rc);
120954e4ee71SNavdeep Parhar }
121054e4ee71SNavdeep Parhar 
121154e4ee71SNavdeep Parhar /*
121254e4ee71SNavdeep Parhar  * Idempotent
121354e4ee71SNavdeep Parhar  */
121454e4ee71SNavdeep Parhar int
1215fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
121654e4ee71SNavdeep Parhar {
121754e4ee71SNavdeep Parhar 	int i;
121854e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
121954e4ee71SNavdeep Parhar 	struct sge_txq *txq;
122037310a98SNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1221077ba6a8SJohn Baldwin 	struct sge_ofld_txq *ofld_txq;
122237310a98SNavdeep Parhar #endif
122309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1224733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1225eff62dbaSNavdeep Parhar #endif
1226298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1227298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1228298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1229298d969cSNavdeep Parhar #endif
123054e4ee71SNavdeep Parhar 
1231fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
123262291463SNavdeep Parhar 	if (vi->ifp->if_capabilities & IFCAP_NETMAP) {
1233fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1234fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1235fe2ebb76SJohn Baldwin 		}
1236fe2ebb76SJohn Baldwin 
1237fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1238fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1239fe2ebb76SJohn Baldwin 		}
1240fe2ebb76SJohn Baldwin 	}
1241fe2ebb76SJohn Baldwin #endif
1242fe2ebb76SJohn Baldwin 
1243733b9277SNavdeep Parhar 	/*
1244733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1245733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1246733b9277SNavdeep Parhar 	 */
1247733b9277SNavdeep Parhar 
1248fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1249fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
125054e4ee71SNavdeep Parhar 	}
1251eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1252fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1253077ba6a8SJohn Baldwin 		free_ofld_txq(vi, ofld_txq);
1254733b9277SNavdeep Parhar 	}
1255733b9277SNavdeep Parhar #endif
1256733b9277SNavdeep Parhar 
1257733b9277SNavdeep Parhar 	/*
1258f549e352SNavdeep Parhar 	 * Then take down the rx queues.
1259733b9277SNavdeep Parhar 	 */
1260733b9277SNavdeep Parhar 
1261fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1262fe2ebb76SJohn Baldwin 		free_rxq(vi, rxq);
126354e4ee71SNavdeep Parhar 	}
126409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1265fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1266fe2ebb76SJohn Baldwin 		free_ofld_rxq(vi, ofld_rxq);
1267733b9277SNavdeep Parhar 	}
1268733b9277SNavdeep Parhar #endif
1269733b9277SNavdeep Parhar 
127054e4ee71SNavdeep Parhar 	return (0);
127154e4ee71SNavdeep Parhar }
127254e4ee71SNavdeep Parhar 
1273733b9277SNavdeep Parhar /*
12743098bcfcSNavdeep Parhar  * Interrupt handler when the driver is using only 1 interrupt.  This is a very
12753098bcfcSNavdeep Parhar  * unusual scenario.
12763098bcfcSNavdeep Parhar  *
12773098bcfcSNavdeep Parhar  * a) Deals with errors, if any.
12783098bcfcSNavdeep Parhar  * b) Services firmware event queue, which is taking interrupts for all other
12793098bcfcSNavdeep Parhar  *    queues.
1280733b9277SNavdeep Parhar  */
128154e4ee71SNavdeep Parhar void
128254e4ee71SNavdeep Parhar t4_intr_all(void *arg)
128354e4ee71SNavdeep Parhar {
128454e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1285733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
128654e4ee71SNavdeep Parhar 
12873098bcfcSNavdeep Parhar 	MPASS(sc->intr_count == 1);
12883098bcfcSNavdeep Parhar 
12891dca7005SNavdeep Parhar 	if (sc->intr_type == INTR_INTX)
12901dca7005SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
12911dca7005SNavdeep Parhar 
129254e4ee71SNavdeep Parhar 	t4_intr_err(arg);
12933098bcfcSNavdeep Parhar 	t4_intr_evt(fwq);
129454e4ee71SNavdeep Parhar }
129554e4ee71SNavdeep Parhar 
12963098bcfcSNavdeep Parhar /*
12973098bcfcSNavdeep Parhar  * Interrupt handler for errors (installed directly when multiple interrupts are
12983098bcfcSNavdeep Parhar  * being used, or called by t4_intr_all).
12993098bcfcSNavdeep Parhar  */
130054e4ee71SNavdeep Parhar void
130154e4ee71SNavdeep Parhar t4_intr_err(void *arg)
130254e4ee71SNavdeep Parhar {
130354e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1304dd3b96ecSNavdeep Parhar 	uint32_t v;
1305cb7c3f12SNavdeep Parhar 	const bool verbose = (sc->debug_flags & DF_VERBOSE_SLOWINTR) != 0;
130654e4ee71SNavdeep Parhar 
1307*e9e7bc82SNavdeep Parhar 	if (atomic_load_int(&sc->error_flags) & ADAP_FATAL_ERR)
1308cb7c3f12SNavdeep Parhar 		return;
1309cb7c3f12SNavdeep Parhar 
1310dd3b96ecSNavdeep Parhar 	v = t4_read_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE));
1311dd3b96ecSNavdeep Parhar 	if (v & F_PFSW) {
1312dd3b96ecSNavdeep Parhar 		sc->swintr++;
1313dd3b96ecSNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE), v);
1314dd3b96ecSNavdeep Parhar 	}
1315dd3b96ecSNavdeep Parhar 
1316*e9e7bc82SNavdeep Parhar 	if (t4_slow_intr_handler(sc, verbose))
1317*e9e7bc82SNavdeep Parhar 		t4_fatal_err(sc, false);
131854e4ee71SNavdeep Parhar }
131954e4ee71SNavdeep Parhar 
13203098bcfcSNavdeep Parhar /*
13213098bcfcSNavdeep Parhar  * Interrupt handler for iq-only queues.  The firmware event queue is the only
13223098bcfcSNavdeep Parhar  * such queue right now.
13233098bcfcSNavdeep Parhar  */
132454e4ee71SNavdeep Parhar void
132554e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
132654e4ee71SNavdeep Parhar {
132754e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
13282be67d29SNavdeep Parhar 
1329733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1330733b9277SNavdeep Parhar 		service_iq(iq, 0);
1331da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
13322be67d29SNavdeep Parhar 	}
13332be67d29SNavdeep Parhar }
13342be67d29SNavdeep Parhar 
13353098bcfcSNavdeep Parhar /*
13363098bcfcSNavdeep Parhar  * Interrupt handler for iq+fl queues.
13373098bcfcSNavdeep Parhar  */
1338733b9277SNavdeep Parhar void
1339733b9277SNavdeep Parhar t4_intr(void *arg)
13402be67d29SNavdeep Parhar {
13412be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1342733b9277SNavdeep Parhar 
1343733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
13443098bcfcSNavdeep Parhar 		service_iq_fl(iq, 0);
1345da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1346733b9277SNavdeep Parhar 	}
1347733b9277SNavdeep Parhar }
1348733b9277SNavdeep Parhar 
13493098bcfcSNavdeep Parhar #ifdef DEV_NETMAP
13503098bcfcSNavdeep Parhar /*
13513098bcfcSNavdeep Parhar  * Interrupt handler for netmap rx queues.
13523098bcfcSNavdeep Parhar  */
13533098bcfcSNavdeep Parhar void
13543098bcfcSNavdeep Parhar t4_nm_intr(void *arg)
13553098bcfcSNavdeep Parhar {
13563098bcfcSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq = arg;
13573098bcfcSNavdeep Parhar 
13583098bcfcSNavdeep Parhar 	if (atomic_cmpset_int(&nm_rxq->nm_state, NM_ON, NM_BUSY)) {
13593098bcfcSNavdeep Parhar 		service_nm_rxq(nm_rxq);
1360da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&nm_rxq->nm_state, NM_BUSY, NM_ON);
13613098bcfcSNavdeep Parhar 	}
13623098bcfcSNavdeep Parhar }
13633098bcfcSNavdeep Parhar 
13643098bcfcSNavdeep Parhar /*
13653098bcfcSNavdeep Parhar  * Interrupt handler for vectors shared between NIC and netmap rx queues.
13663098bcfcSNavdeep Parhar  */
136762291463SNavdeep Parhar void
136862291463SNavdeep Parhar t4_vi_intr(void *arg)
136962291463SNavdeep Parhar {
137062291463SNavdeep Parhar 	struct irq *irq = arg;
137162291463SNavdeep Parhar 
13723098bcfcSNavdeep Parhar 	MPASS(irq->nm_rxq != NULL);
137362291463SNavdeep Parhar 	t4_nm_intr(irq->nm_rxq);
13743098bcfcSNavdeep Parhar 
13753098bcfcSNavdeep Parhar 	MPASS(irq->rxq != NULL);
137662291463SNavdeep Parhar 	t4_intr(irq->rxq);
137762291463SNavdeep Parhar }
13783098bcfcSNavdeep Parhar #endif
137946f48ee5SNavdeep Parhar 
1380733b9277SNavdeep Parhar /*
13813098bcfcSNavdeep Parhar  * Deals with interrupts on an iq-only (no freelist) queue.
1382733b9277SNavdeep Parhar  */
1383733b9277SNavdeep Parhar static int
1384733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1385733b9277SNavdeep Parhar {
1386733b9277SNavdeep Parhar 	struct sge_iq *q;
138754e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1388b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
13894d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
13903098bcfcSNavdeep Parhar 	int rsp_type;
1391733b9277SNavdeep Parhar 	uint32_t lq;
1392733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1393733b9277SNavdeep Parhar 
1394733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
13953098bcfcSNavdeep Parhar 	KASSERT((iq->flags & IQ_HAS_FL) == 0,
13963098bcfcSNavdeep Parhar 	    ("%s: called for iq %p with fl (iq->flags 0x%x)", __func__, iq,
13973098bcfcSNavdeep Parhar 	    iq->flags));
13983098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
13993098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_LRO_ENABLED) == 0);
1400733b9277SNavdeep Parhar 
14014d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
14024d6db4e0SNavdeep Parhar 
1403733b9277SNavdeep Parhar 	/*
1404733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1405733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1406733b9277SNavdeep Parhar 	 */
1407733b9277SNavdeep Parhar 	for (;;) {
1408b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
140954e4ee71SNavdeep Parhar 
141054e4ee71SNavdeep Parhar 			rmb();
141154e4ee71SNavdeep Parhar 
1412b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1413b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
141454e4ee71SNavdeep Parhar 
1415733b9277SNavdeep Parhar 			switch (rsp_type) {
1416733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
14173098bcfcSNavdeep Parhar 				panic("%s: data for an iq (%p) with no freelist",
14183098bcfcSNavdeep Parhar 				    __func__, iq);
141954e4ee71SNavdeep Parhar 
14203098bcfcSNavdeep Parhar 				/* NOTREACHED */
1421733b9277SNavdeep Parhar 
1422733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1423b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1424733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1425b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
14263098bcfcSNavdeep Parhar 				t4_cpl_handler[d->rss.opcode](iq, &d->rss, NULL);
1427733b9277SNavdeep Parhar 				break;
1428733b9277SNavdeep Parhar 
1429733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
143098005176SNavdeep Parhar 				/*
143198005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
143298005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
143398005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
143498005176SNavdeep Parhar 				 * iWARP async notification.
143598005176SNavdeep Parhar 				 */
14363098bcfcSNavdeep Parhar 				if (__predict_true(lq >= 1024)) {
1437671bf2b8SNavdeep Parhar 					t4_an_handler(iq, &d->rsp);
143898005176SNavdeep Parhar 					break;
143998005176SNavdeep Parhar 				}
144098005176SNavdeep Parhar 
1441ec55567cSJohn Baldwin 				q = sc->sge.iqmap[lq - sc->sge.iq_start -
1442ec55567cSJohn Baldwin 				    sc->sge.iq_base];
1443733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1444733b9277SNavdeep Parhar 				    IQS_BUSY)) {
14453098bcfcSNavdeep Parhar 					if (service_iq_fl(q, q->qsize / 16) == 0) {
1446da6e3387SNavdeep Parhar 						(void) atomic_cmpset_int(&q->state,
1447733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1448733b9277SNavdeep Parhar 					} else {
1449733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1450733b9277SNavdeep Parhar 						    link);
1451733b9277SNavdeep Parhar 					}
1452733b9277SNavdeep Parhar 				}
1453733b9277SNavdeep Parhar 				break;
1454733b9277SNavdeep Parhar 
1455733b9277SNavdeep Parhar 			default:
145698005176SNavdeep Parhar 				KASSERT(0,
145798005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
145898005176SNavdeep Parhar 				    __func__, rsp_type, iq));
145998005176SNavdeep Parhar 				log(LOG_ERR,
146098005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
146198005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
146209fe6320SNavdeep Parhar 				break;
146354e4ee71SNavdeep Parhar 			}
146456599263SNavdeep Parhar 
1465b2daa9a9SNavdeep Parhar 			d++;
1466b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1467b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1468b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1469b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1470b2daa9a9SNavdeep Parhar 			}
1471b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1472315048f2SJohn Baldwin 				t4_write_reg(sc, sc->sge_gts_reg,
1473733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1474733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1475733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1476733b9277SNavdeep Parhar 				ndescs = 0;
1477733b9277SNavdeep Parhar 
14783098bcfcSNavdeep Parhar 				if (budget) {
14793098bcfcSNavdeep Parhar 					return (EINPROGRESS);
14803098bcfcSNavdeep Parhar 				}
14813098bcfcSNavdeep Parhar 			}
14823098bcfcSNavdeep Parhar 		}
14833098bcfcSNavdeep Parhar 
14843098bcfcSNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
14853098bcfcSNavdeep Parhar 			break;
14863098bcfcSNavdeep Parhar 
14873098bcfcSNavdeep Parhar 		/*
14883098bcfcSNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
14893098bcfcSNavdeep Parhar 		 * it's still not done.
14903098bcfcSNavdeep Parhar 		 */
14913098bcfcSNavdeep Parhar 		q = STAILQ_FIRST(&iql);
14923098bcfcSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
14933098bcfcSNavdeep Parhar 		if (service_iq_fl(q, q->qsize / 8) == 0)
1494da6e3387SNavdeep Parhar 			(void) atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
14953098bcfcSNavdeep Parhar 		else
14963098bcfcSNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
14973098bcfcSNavdeep Parhar 	}
14983098bcfcSNavdeep Parhar 
14993098bcfcSNavdeep Parhar 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
15003098bcfcSNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
15013098bcfcSNavdeep Parhar 
15023098bcfcSNavdeep Parhar 	return (0);
15033098bcfcSNavdeep Parhar }
15043098bcfcSNavdeep Parhar 
1505ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
15063098bcfcSNavdeep Parhar static inline int
15073098bcfcSNavdeep Parhar sort_before_lro(struct lro_ctrl *lro)
15083098bcfcSNavdeep Parhar {
15093098bcfcSNavdeep Parhar 
15103098bcfcSNavdeep Parhar 	return (lro->lro_mbuf_max != 0);
15113098bcfcSNavdeep Parhar }
1512ffbb373cSNavdeep Parhar #endif
15133098bcfcSNavdeep Parhar 
1514e7e08444SNavdeep Parhar static inline uint64_t
1515e7e08444SNavdeep Parhar last_flit_to_ns(struct adapter *sc, uint64_t lf)
1516e7e08444SNavdeep Parhar {
1517e7e08444SNavdeep Parhar 	uint64_t n = be64toh(lf) & 0xfffffffffffffff;	/* 60b, not 64b. */
1518e7e08444SNavdeep Parhar 
1519e7e08444SNavdeep Parhar 	if (n > UINT64_MAX / 1000000)
1520e7e08444SNavdeep Parhar 		return (n / sc->params.vpd.cclk * 1000000);
1521e7e08444SNavdeep Parhar 	else
1522e7e08444SNavdeep Parhar 		return (n * 1000000 / sc->params.vpd.cclk);
1523e7e08444SNavdeep Parhar }
1524e7e08444SNavdeep Parhar 
152546e1e307SNavdeep Parhar static inline void
152646e1e307SNavdeep Parhar move_to_next_rxbuf(struct sge_fl *fl)
152746e1e307SNavdeep Parhar {
152846e1e307SNavdeep Parhar 
152946e1e307SNavdeep Parhar 	fl->rx_offset = 0;
153046e1e307SNavdeep Parhar 	if (__predict_false((++fl->cidx & 7) == 0)) {
153146e1e307SNavdeep Parhar 		uint16_t cidx = fl->cidx >> 3;
153246e1e307SNavdeep Parhar 
153346e1e307SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
153446e1e307SNavdeep Parhar 			fl->cidx = cidx = 0;
153546e1e307SNavdeep Parhar 		fl->hw_cidx = cidx;
153646e1e307SNavdeep Parhar 	}
153746e1e307SNavdeep Parhar }
153846e1e307SNavdeep Parhar 
15393098bcfcSNavdeep Parhar /*
15403098bcfcSNavdeep Parhar  * Deals with interrupts on an iq+fl queue.
15413098bcfcSNavdeep Parhar  */
15423098bcfcSNavdeep Parhar static int
15433098bcfcSNavdeep Parhar service_iq_fl(struct sge_iq *iq, int budget)
15443098bcfcSNavdeep Parhar {
15453098bcfcSNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
15463098bcfcSNavdeep Parhar 	struct sge_fl *fl;
15473098bcfcSNavdeep Parhar 	struct adapter *sc = iq->adapter;
15483098bcfcSNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
154946e1e307SNavdeep Parhar 	int ndescs, limit;
155046e1e307SNavdeep Parhar 	int rsp_type, starved;
15513098bcfcSNavdeep Parhar 	uint32_t lq;
15523098bcfcSNavdeep Parhar 	uint16_t fl_hw_cidx;
15533098bcfcSNavdeep Parhar 	struct mbuf *m0;
15543098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
15553098bcfcSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
15563098bcfcSNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
15573098bcfcSNavdeep Parhar #endif
15583098bcfcSNavdeep Parhar 
15593098bcfcSNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
15603098bcfcSNavdeep Parhar 	MPASS(iq->flags & IQ_HAS_FL);
15613098bcfcSNavdeep Parhar 
156246e1e307SNavdeep Parhar 	ndescs = 0;
15633098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
15643098bcfcSNavdeep Parhar 	if (iq->flags & IQ_ADJ_CREDIT) {
15653098bcfcSNavdeep Parhar 		MPASS(sort_before_lro(lro));
15663098bcfcSNavdeep Parhar 		iq->flags &= ~IQ_ADJ_CREDIT;
15673098bcfcSNavdeep Parhar 		if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) {
15683098bcfcSNavdeep Parhar 			tcp_lro_flush_all(lro);
15693098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) |
15703098bcfcSNavdeep Parhar 			    V_INGRESSQID((u32)iq->cntxt_id) |
15713098bcfcSNavdeep Parhar 			    V_SEINTARM(iq->intr_params));
15723098bcfcSNavdeep Parhar 			return (0);
15733098bcfcSNavdeep Parhar 		}
15743098bcfcSNavdeep Parhar 		ndescs = 1;
15753098bcfcSNavdeep Parhar 	}
15763098bcfcSNavdeep Parhar #else
15773098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
15783098bcfcSNavdeep Parhar #endif
15793098bcfcSNavdeep Parhar 
158046e1e307SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
158146e1e307SNavdeep Parhar 	fl = &rxq->fl;
158246e1e307SNavdeep Parhar 	fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
15833098bcfcSNavdeep Parhar 	while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
15843098bcfcSNavdeep Parhar 
15853098bcfcSNavdeep Parhar 		rmb();
15863098bcfcSNavdeep Parhar 
15873098bcfcSNavdeep Parhar 		m0 = NULL;
15883098bcfcSNavdeep Parhar 		rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
15893098bcfcSNavdeep Parhar 		lq = be32toh(d->rsp.pldbuflen_qid);
15903098bcfcSNavdeep Parhar 
15913098bcfcSNavdeep Parhar 		switch (rsp_type) {
15923098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_FLBUF:
159346e1e307SNavdeep Parhar 			if (lq & F_RSPD_NEWBUF) {
159446e1e307SNavdeep Parhar 				if (fl->rx_offset > 0)
159546e1e307SNavdeep Parhar 					move_to_next_rxbuf(fl);
159646e1e307SNavdeep Parhar 				lq = G_RSPD_LEN(lq);
159746e1e307SNavdeep Parhar 			}
159846e1e307SNavdeep Parhar 			if (IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 4) {
159946e1e307SNavdeep Parhar 				FL_LOCK(fl);
160046e1e307SNavdeep Parhar 				refill_fl(sc, fl, 64);
160146e1e307SNavdeep Parhar 				FL_UNLOCK(fl);
160246e1e307SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
160346e1e307SNavdeep Parhar 			}
16043098bcfcSNavdeep Parhar 
16051486d2deSNavdeep Parhar 			if (d->rss.opcode == CPL_RX_PKT) {
16061486d2deSNavdeep Parhar 				if (__predict_true(eth_rx(sc, rxq, d, lq) == 0))
16071486d2deSNavdeep Parhar 					break;
16081486d2deSNavdeep Parhar 				goto out;
16091486d2deSNavdeep Parhar 			}
16103098bcfcSNavdeep Parhar 			m0 = get_fl_payload(sc, fl, lq);
16113098bcfcSNavdeep Parhar 			if (__predict_false(m0 == NULL))
16123098bcfcSNavdeep Parhar 				goto out;
1613e7e08444SNavdeep Parhar 
16143098bcfcSNavdeep Parhar 			/* fall through */
16153098bcfcSNavdeep Parhar 
16163098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_CPL:
16173098bcfcSNavdeep Parhar 			KASSERT(d->rss.opcode < NUM_CPL_CMDS,
16183098bcfcSNavdeep Parhar 			    ("%s: bad opcode %02x.", __func__, d->rss.opcode));
16193098bcfcSNavdeep Parhar 			t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0);
16203098bcfcSNavdeep Parhar 			break;
16213098bcfcSNavdeep Parhar 
16223098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_INTR:
16233098bcfcSNavdeep Parhar 
16243098bcfcSNavdeep Parhar 			/*
16253098bcfcSNavdeep Parhar 			 * There are 1K interrupt-capable queues (qids 0
16263098bcfcSNavdeep Parhar 			 * through 1023).  A response type indicating a
16273098bcfcSNavdeep Parhar 			 * forwarded interrupt with a qid >= 1K is an
16283098bcfcSNavdeep Parhar 			 * iWARP async notification.  That is the only
16293098bcfcSNavdeep Parhar 			 * acceptable indirect interrupt on this queue.
16303098bcfcSNavdeep Parhar 			 */
16313098bcfcSNavdeep Parhar 			if (__predict_false(lq < 1024)) {
16323098bcfcSNavdeep Parhar 				panic("%s: indirect interrupt on iq_fl %p "
16333098bcfcSNavdeep Parhar 				    "with qid %u", __func__, iq, lq);
16343098bcfcSNavdeep Parhar 			}
16353098bcfcSNavdeep Parhar 
16363098bcfcSNavdeep Parhar 			t4_an_handler(iq, &d->rsp);
16373098bcfcSNavdeep Parhar 			break;
16383098bcfcSNavdeep Parhar 
16393098bcfcSNavdeep Parhar 		default:
16403098bcfcSNavdeep Parhar 			KASSERT(0, ("%s: illegal response type %d on iq %p",
16413098bcfcSNavdeep Parhar 			    __func__, rsp_type, iq));
16423098bcfcSNavdeep Parhar 			log(LOG_ERR, "%s: illegal response type %d on iq %p",
16433098bcfcSNavdeep Parhar 			    device_get_nameunit(sc->dev), rsp_type, iq);
16443098bcfcSNavdeep Parhar 			break;
16453098bcfcSNavdeep Parhar 		}
16463098bcfcSNavdeep Parhar 
16473098bcfcSNavdeep Parhar 		d++;
16483098bcfcSNavdeep Parhar 		if (__predict_false(++iq->cidx == iq->sidx)) {
16493098bcfcSNavdeep Parhar 			iq->cidx = 0;
16503098bcfcSNavdeep Parhar 			iq->gen ^= F_RSPD_GEN;
16513098bcfcSNavdeep Parhar 			d = &iq->desc[0];
16523098bcfcSNavdeep Parhar 		}
16533098bcfcSNavdeep Parhar 		if (__predict_false(++ndescs == limit)) {
16543098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
16553098bcfcSNavdeep Parhar 			    V_INGRESSQID(iq->cntxt_id) |
16563098bcfcSNavdeep Parhar 			    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
16573098bcfcSNavdeep Parhar 
1658480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1659480e603cSNavdeep Parhar 			if (iq->flags & IQ_LRO_ENABLED &&
166046f48ee5SNavdeep Parhar 			    !sort_before_lro(lro) &&
1661480e603cSNavdeep Parhar 			    sc->lro_timeout != 0) {
16623098bcfcSNavdeep Parhar 				tcp_lro_flush_inactive(lro, &lro_timeout);
1663480e603cSNavdeep Parhar 			}
1664480e603cSNavdeep Parhar #endif
166546e1e307SNavdeep Parhar 			if (budget)
1666733b9277SNavdeep Parhar 				return (EINPROGRESS);
166746e1e307SNavdeep Parhar 			ndescs = 0;
16684d6db4e0SNavdeep Parhar 		}
1669861e42b2SNavdeep Parhar 	}
16703098bcfcSNavdeep Parhar out:
1671a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1672733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
167346f48ee5SNavdeep Parhar 		if (ndescs > 0 && lro->lro_mbuf_count > 8) {
167446f48ee5SNavdeep Parhar 			MPASS(sort_before_lro(lro));
167546f48ee5SNavdeep Parhar 			/* hold back one credit and don't flush LRO state */
167646f48ee5SNavdeep Parhar 			iq->flags |= IQ_ADJ_CREDIT;
167746f48ee5SNavdeep Parhar 			ndescs--;
167846f48ee5SNavdeep Parhar 		} else {
16796dd38b87SSepherosa Ziehau 			tcp_lro_flush_all(lro);
1680733b9277SNavdeep Parhar 		}
168146f48ee5SNavdeep Parhar 	}
1682733b9277SNavdeep Parhar #endif
1683733b9277SNavdeep Parhar 
1684315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
1685733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1686733b9277SNavdeep Parhar 
1687733b9277SNavdeep Parhar 	FL_LOCK(fl);
168838035ed6SNavdeep Parhar 	starved = refill_fl(sc, fl, 64);
1689733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
1690733b9277SNavdeep Parhar 	if (__predict_false(starved != 0))
1691733b9277SNavdeep Parhar 		add_fl_to_sfl(sc, fl);
1692733b9277SNavdeep Parhar 
1693733b9277SNavdeep Parhar 	return (0);
1694733b9277SNavdeep Parhar }
1695733b9277SNavdeep Parhar 
169638035ed6SNavdeep Parhar static inline struct cluster_metadata *
169746e1e307SNavdeep Parhar cl_metadata(struct fl_sdesc *sd)
16981458bff9SNavdeep Parhar {
16991458bff9SNavdeep Parhar 
170046e1e307SNavdeep Parhar 	return ((void *)(sd->cl + sd->moff));
17011458bff9SNavdeep Parhar }
17021458bff9SNavdeep Parhar 
170315c28f87SGleb Smirnoff static void
1704e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m)
17051458bff9SNavdeep Parhar {
1706d6f79b27SNavdeep Parhar 	struct cluster_metadata *clm = m->m_ext.ext_arg1;
17071458bff9SNavdeep Parhar 
1708d6f79b27SNavdeep Parhar 	uma_zfree(clm->zone, clm->cl);
170982eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
17101458bff9SNavdeep Parhar }
17111458bff9SNavdeep Parhar 
171238035ed6SNavdeep Parhar /*
171346e1e307SNavdeep Parhar  * The mbuf returned comes from zone_muf and carries the payload in one of these
171446e1e307SNavdeep Parhar  * ways
171546e1e307SNavdeep Parhar  * a) complete frame inside the mbuf
171646e1e307SNavdeep Parhar  * b) m_cljset (for clusters without metadata)
171746e1e307SNavdeep Parhar  * d) m_extaddref (cluster with metadata)
171838035ed6SNavdeep Parhar  */
17191458bff9SNavdeep Parhar static struct mbuf *
1720b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1721b741402cSNavdeep Parhar     int remaining)
172238035ed6SNavdeep Parhar {
172338035ed6SNavdeep Parhar 	struct mbuf *m;
172438035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
172546e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
172646e1e307SNavdeep Parhar 	struct cluster_metadata *clm;
1727b741402cSNavdeep Parhar 	int len, blen;
172838035ed6SNavdeep Parhar 	caddr_t payload;
172938035ed6SNavdeep Parhar 
1730e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
173146e1e307SNavdeep Parhar 		u_int l, pad;
1732b741402cSNavdeep Parhar 
173346e1e307SNavdeep Parhar 		blen = rxb->size2 - fl->rx_offset;	/* max possible in this buf */
173446e1e307SNavdeep Parhar 		len = min(remaining, blen);
173546e1e307SNavdeep Parhar 		payload = sd->cl + fl->rx_offset;
173646e1e307SNavdeep Parhar 
173746e1e307SNavdeep Parhar 		l = fr_offset + len;
173846e1e307SNavdeep Parhar 		pad = roundup2(l, fl->buf_boundary) - l;
173946e1e307SNavdeep Parhar 		if (fl->rx_offset + len + pad < rxb->size2)
1740b741402cSNavdeep Parhar 			blen = len + pad;
174146e1e307SNavdeep Parhar 		MPASS(fl->rx_offset + blen <= rxb->size2);
1742e3207e19SNavdeep Parhar 	} else {
1743e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
174446e1e307SNavdeep Parhar 		blen = rxb->size1;
174546e1e307SNavdeep Parhar 		len = min(remaining, blen);
174646e1e307SNavdeep Parhar 		payload = sd->cl;
1747e3207e19SNavdeep Parhar 	}
174838035ed6SNavdeep Parhar 
174946e1e307SNavdeep Parhar 	if (fr_offset == 0) {
175046e1e307SNavdeep Parhar 		m = m_gethdr(M_NOWAIT, MT_DATA);
175146e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
175246e1e307SNavdeep Parhar 			return (NULL);
175346e1e307SNavdeep Parhar 		m->m_pkthdr.len = remaining;
175446e1e307SNavdeep Parhar 	} else {
175546e1e307SNavdeep Parhar 		m = m_get(M_NOWAIT, MT_DATA);
175646e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
175746e1e307SNavdeep Parhar 			return (NULL);
175846e1e307SNavdeep Parhar 	}
175946e1e307SNavdeep Parhar 	m->m_len = len;
176014a634dfSMark Johnston 	kmsan_mark(payload, len, KMSAN_STATE_INITED);
1761b741402cSNavdeep Parhar 
176238035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
176338035ed6SNavdeep Parhar 		/* copy data to mbuf */
176438035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
176546e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
176646e1e307SNavdeep Parhar 			fl->rx_offset += blen;
176746e1e307SNavdeep Parhar 			MPASS(fl->rx_offset <= rxb->size2);
176846e1e307SNavdeep Parhar 			if (fl->rx_offset < rxb->size2)
176946e1e307SNavdeep Parhar 				return (m);	/* without advancing the cidx */
177046e1e307SNavdeep Parhar 		}
177146e1e307SNavdeep Parhar 	} else if (fl->flags & FL_BUF_PACKING) {
177246e1e307SNavdeep Parhar 		clm = cl_metadata(sd);
1773a9c4062aSNavdeep Parhar 		if (sd->nmbuf++ == 0) {
1774a9c4062aSNavdeep Parhar 			clm->refcount = 1;
177546e1e307SNavdeep Parhar 			clm->zone = rxb->zone;
1776d6f79b27SNavdeep Parhar 			clm->cl = sd->cl;
1777a9c4062aSNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
1778a9c4062aSNavdeep Parhar 		}
1779d6f79b27SNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free, clm,
1780d6f79b27SNavdeep Parhar 		    NULL);
178138035ed6SNavdeep Parhar 
178246e1e307SNavdeep Parhar 		fl->rx_offset += blen;
178346e1e307SNavdeep Parhar 		MPASS(fl->rx_offset <= rxb->size2);
178446e1e307SNavdeep Parhar 		if (fl->rx_offset < rxb->size2)
178546e1e307SNavdeep Parhar 			return (m);	/* without advancing the cidx */
1786ccc69b2fSNavdeep Parhar 	} else {
178746e1e307SNavdeep Parhar 		m_cljset(m, sd->cl, rxb->type);
178838035ed6SNavdeep Parhar 		sd->cl = NULL;	/* consumed, not a recycle candidate */
178938035ed6SNavdeep Parhar 	}
179038035ed6SNavdeep Parhar 
179146e1e307SNavdeep Parhar 	move_to_next_rxbuf(fl);
179238035ed6SNavdeep Parhar 
179338035ed6SNavdeep Parhar 	return (m);
179438035ed6SNavdeep Parhar }
179538035ed6SNavdeep Parhar 
179638035ed6SNavdeep Parhar static struct mbuf *
179746e1e307SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, const u_int plen)
17981458bff9SNavdeep Parhar {
179938035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1800b741402cSNavdeep Parhar 	u_int remaining;
18011458bff9SNavdeep Parhar 
18024d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1803368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
180446e1e307SNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == plen);
180546e1e307SNavdeep Parhar 		MPASS(fl->remaining < plen);
18061458bff9SNavdeep Parhar 
180738035ed6SNavdeep Parhar 		m0 = fl->m0;
180838035ed6SNavdeep Parhar 		pnext = fl->pnext;
1809b741402cSNavdeep Parhar 		remaining = fl->remaining;
18104d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
181138035ed6SNavdeep Parhar 		goto get_segment;
18121458bff9SNavdeep Parhar 	}
18131458bff9SNavdeep Parhar 
18141458bff9SNavdeep Parhar 	/*
181538035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
181638035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
18171458bff9SNavdeep Parhar 	 */
18181458bff9SNavdeep Parhar 
181946e1e307SNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, plen);
1820368541baSNavdeep Parhar 	if (m0 == NULL)
18214d6db4e0SNavdeep Parhar 		return (NULL);
182246e1e307SNavdeep Parhar 	remaining = plen - m0->m_len;
182338035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1824b741402cSNavdeep Parhar 	while (remaining > 0) {
182538035ed6SNavdeep Parhar get_segment:
182638035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
182746e1e307SNavdeep Parhar 		m = get_scatter_segment(sc, fl, plen - remaining, remaining);
18284d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
182938035ed6SNavdeep Parhar 			fl->m0 = m0;
183038035ed6SNavdeep Parhar 			fl->pnext = pnext;
1831b741402cSNavdeep Parhar 			fl->remaining = remaining;
18324d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
18334d6db4e0SNavdeep Parhar 			return (NULL);
18341458bff9SNavdeep Parhar 		}
183538035ed6SNavdeep Parhar 		*pnext = m;
183638035ed6SNavdeep Parhar 		pnext = &m->m_next;
1837b741402cSNavdeep Parhar 		remaining -= m->m_len;
1838733b9277SNavdeep Parhar 	}
183938035ed6SNavdeep Parhar 	*pnext = NULL;
18404d6db4e0SNavdeep Parhar 
1841dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1842733b9277SNavdeep Parhar 	return (m0);
1843733b9277SNavdeep Parhar }
1844733b9277SNavdeep Parhar 
1845733b9277SNavdeep Parhar static int
184687bbb333SNavdeep Parhar skip_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
184787bbb333SNavdeep Parhar     int remaining)
184887bbb333SNavdeep Parhar {
184987bbb333SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
185087bbb333SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
185187bbb333SNavdeep Parhar 	int len, blen;
185287bbb333SNavdeep Parhar 
185387bbb333SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
185487bbb333SNavdeep Parhar 		u_int l, pad;
185587bbb333SNavdeep Parhar 
185687bbb333SNavdeep Parhar 		blen = rxb->size2 - fl->rx_offset;	/* max possible in this buf */
185787bbb333SNavdeep Parhar 		len = min(remaining, blen);
185887bbb333SNavdeep Parhar 
185987bbb333SNavdeep Parhar 		l = fr_offset + len;
186087bbb333SNavdeep Parhar 		pad = roundup2(l, fl->buf_boundary) - l;
186187bbb333SNavdeep Parhar 		if (fl->rx_offset + len + pad < rxb->size2)
186287bbb333SNavdeep Parhar 			blen = len + pad;
186387bbb333SNavdeep Parhar 		fl->rx_offset += blen;
186487bbb333SNavdeep Parhar 		MPASS(fl->rx_offset <= rxb->size2);
186587bbb333SNavdeep Parhar 		if (fl->rx_offset < rxb->size2)
186687bbb333SNavdeep Parhar 			return (len);	/* without advancing the cidx */
186787bbb333SNavdeep Parhar 	} else {
186887bbb333SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
186987bbb333SNavdeep Parhar 		blen = rxb->size1;
187087bbb333SNavdeep Parhar 		len = min(remaining, blen);
187187bbb333SNavdeep Parhar 	}
187287bbb333SNavdeep Parhar 	move_to_next_rxbuf(fl);
187387bbb333SNavdeep Parhar 	return (len);
187487bbb333SNavdeep Parhar }
187587bbb333SNavdeep Parhar 
187687bbb333SNavdeep Parhar static inline void
187787bbb333SNavdeep Parhar skip_fl_payload(struct adapter *sc, struct sge_fl *fl, int plen)
187887bbb333SNavdeep Parhar {
187987bbb333SNavdeep Parhar 	int remaining, fr_offset, len;
188087bbb333SNavdeep Parhar 
188187bbb333SNavdeep Parhar 	fr_offset = 0;
188287bbb333SNavdeep Parhar 	remaining = plen;
188387bbb333SNavdeep Parhar 	while (remaining > 0) {
188487bbb333SNavdeep Parhar 		len = skip_scatter_segment(sc, fl, fr_offset, remaining);
188587bbb333SNavdeep Parhar 		fr_offset += len;
188687bbb333SNavdeep Parhar 		remaining -= len;
188787bbb333SNavdeep Parhar 	}
188887bbb333SNavdeep Parhar }
188987bbb333SNavdeep Parhar 
189087bbb333SNavdeep Parhar static inline int
189187bbb333SNavdeep Parhar get_segment_len(struct adapter *sc, struct sge_fl *fl, int plen)
189287bbb333SNavdeep Parhar {
189387bbb333SNavdeep Parhar 	int len;
189487bbb333SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
189587bbb333SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
189687bbb333SNavdeep Parhar 
189787bbb333SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
189887bbb333SNavdeep Parhar 		len = rxb->size2 - fl->rx_offset;
189987bbb333SNavdeep Parhar 	else
190087bbb333SNavdeep Parhar 		len = rxb->size1;
190187bbb333SNavdeep Parhar 
190287bbb333SNavdeep Parhar 	return (min(plen, len));
190387bbb333SNavdeep Parhar }
190487bbb333SNavdeep Parhar 
190587bbb333SNavdeep Parhar static int
19061486d2deSNavdeep Parhar eth_rx(struct adapter *sc, struct sge_rxq *rxq, const struct iq_desc *d,
19071486d2deSNavdeep Parhar     u_int plen)
1908733b9277SNavdeep Parhar {
19091486d2deSNavdeep Parhar 	struct mbuf *m0;
1910733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
19111486d2deSNavdeep Parhar 	struct sge_fl *fl = &rxq->fl;
191287bbb333SNavdeep Parhar 	struct vi_info *vi = ifp->if_softc;
19131486d2deSNavdeep Parhar 	const struct cpl_rx_pkt *cpl;
1914a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1915733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1916733b9277SNavdeep Parhar #endif
1917a4a4ad2dSNavdeep Parhar 	uint16_t err_vec, tnl_type, tnlhdr_len;
191870ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
191970ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
192070ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
192170ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
192270ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
192370ca6229SNavdeep Parhar 	};
1924a4a4ad2dSNavdeep Parhar 	static const int sw_csum_flags[2][2] = {
1925a4a4ad2dSNavdeep Parhar 		{
1926a4a4ad2dSNavdeep Parhar 			/* IP, inner IP */
1927a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1928a4a4ad2dSNavdeep Parhar 			    CSUM_L3_CALC | CSUM_L3_VALID |
1929a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1930a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID |
1931a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1932a4a4ad2dSNavdeep Parhar 
1933a4a4ad2dSNavdeep Parhar 			/* IP, inner IP6 */
1934a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1935a4a4ad2dSNavdeep Parhar 			    CSUM_L3_CALC | CSUM_L3_VALID |
1936a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1937a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1938a4a4ad2dSNavdeep Parhar 		},
1939a4a4ad2dSNavdeep Parhar 		{
1940a4a4ad2dSNavdeep Parhar 			/* IP6, inner IP */
1941a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1942a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1943a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID |
1944a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1945a4a4ad2dSNavdeep Parhar 
1946a4a4ad2dSNavdeep Parhar 			/* IP6, inner IP6 */
1947a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1948a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1949a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1950a4a4ad2dSNavdeep Parhar 		},
1951a4a4ad2dSNavdeep Parhar 	};
1952733b9277SNavdeep Parhar 
19531486d2deSNavdeep Parhar 	MPASS(plen > sc->params.sge.fl_pktshift);
195487bbb333SNavdeep Parhar 	if (vi->pfil != NULL && PFIL_HOOKED_IN(vi->pfil) &&
195587bbb333SNavdeep Parhar 	    __predict_true((fl->flags & FL_BUF_RESUME) == 0)) {
195687bbb333SNavdeep Parhar 		struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
195787bbb333SNavdeep Parhar 		caddr_t frame;
195887bbb333SNavdeep Parhar 		int rc, slen;
195987bbb333SNavdeep Parhar 
196087bbb333SNavdeep Parhar 		slen = get_segment_len(sc, fl, plen) -
196187bbb333SNavdeep Parhar 		    sc->params.sge.fl_pktshift;
196287bbb333SNavdeep Parhar 		frame = sd->cl + fl->rx_offset + sc->params.sge.fl_pktshift;
196387bbb333SNavdeep Parhar 		CURVNET_SET_QUIET(ifp->if_vnet);
196487bbb333SNavdeep Parhar 		rc = pfil_run_hooks(vi->pfil, frame, ifp,
196587bbb333SNavdeep Parhar 		    slen | PFIL_MEMPTR | PFIL_IN, NULL);
196687bbb333SNavdeep Parhar 		CURVNET_RESTORE();
196787bbb333SNavdeep Parhar 		if (rc == PFIL_DROPPED || rc == PFIL_CONSUMED) {
196887bbb333SNavdeep Parhar 			skip_fl_payload(sc, fl, plen);
196987bbb333SNavdeep Parhar 			return (0);
197087bbb333SNavdeep Parhar 		}
197187bbb333SNavdeep Parhar 		if (rc == PFIL_REALLOCED) {
197287bbb333SNavdeep Parhar 			skip_fl_payload(sc, fl, plen);
197387bbb333SNavdeep Parhar 			m0 = pfil_mem2mbuf(frame);
197487bbb333SNavdeep Parhar 			goto have_mbuf;
197587bbb333SNavdeep Parhar 		}
197687bbb333SNavdeep Parhar 	}
197787bbb333SNavdeep Parhar 
19781486d2deSNavdeep Parhar 	m0 = get_fl_payload(sc, fl, plen);
19791486d2deSNavdeep Parhar 	if (__predict_false(m0 == NULL))
19801486d2deSNavdeep Parhar 		return (ENOMEM);
1981733b9277SNavdeep Parhar 
198290e7434aSNavdeep Parhar 	m0->m_pkthdr.len -= sc->params.sge.fl_pktshift;
198390e7434aSNavdeep Parhar 	m0->m_len -= sc->params.sge.fl_pktshift;
198490e7434aSNavdeep Parhar 	m0->m_data += sc->params.sge.fl_pktshift;
198554e4ee71SNavdeep Parhar 
198687bbb333SNavdeep Parhar have_mbuf:
198754e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
19881486d2deSNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[d->rss.hash_type][d->rss.ipv6]);
19891486d2deSNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(d->rss.hash_val);
199054e4ee71SNavdeep Parhar 
19911486d2deSNavdeep Parhar 	cpl = (const void *)(&d->rss + 1);
1992a4a4ad2dSNavdeep Parhar 	if (sc->params.tp.rx_pkt_encap) {
1993a4a4ad2dSNavdeep Parhar 		const uint16_t ev = be16toh(cpl->err_vec);
19949600bf00SNavdeep Parhar 
1995a4a4ad2dSNavdeep Parhar 		err_vec = G_T6_COMPR_RXERR_VEC(ev);
1996a4a4ad2dSNavdeep Parhar 		tnl_type = G_T6_RX_TNL_TYPE(ev);
1997a4a4ad2dSNavdeep Parhar 		tnlhdr_len = G_T6_RX_TNLHDR_LEN(ev);
1998a4a4ad2dSNavdeep Parhar 	} else {
1999a4a4ad2dSNavdeep Parhar 		err_vec = be16toh(cpl->err_vec);
2000a4a4ad2dSNavdeep Parhar 		tnl_type = 0;
2001a4a4ad2dSNavdeep Parhar 		tnlhdr_len = 0;
2002a4a4ad2dSNavdeep Parhar 	}
2003a4a4ad2dSNavdeep Parhar 	if (cpl->csum_calc && err_vec == 0) {
2004a4a4ad2dSNavdeep Parhar 		int ipv6 = !!(cpl->l2info & htobe32(F_RXF_IP6));
2005a4a4ad2dSNavdeep Parhar 
2006a4a4ad2dSNavdeep Parhar 		/* checksum(s) calculated and found to be correct. */
2007a4a4ad2dSNavdeep Parhar 
2008a4a4ad2dSNavdeep Parhar 		MPASS((cpl->l2info & htobe32(F_RXF_IP)) ^
2009a4a4ad2dSNavdeep Parhar 		    (cpl->l2info & htobe32(F_RXF_IP6)));
201054e4ee71SNavdeep Parhar 		m0->m_pkthdr.csum_data = be16toh(cpl->csum);
2011a4a4ad2dSNavdeep Parhar 		if (tnl_type == 0) {
2012a4a4ad2dSNavdeep Parhar 	    		if (!ipv6 && ifp->if_capenable & IFCAP_RXCSUM) {
2013a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags = CSUM_L3_CALC |
2014a4a4ad2dSNavdeep Parhar 				    CSUM_L3_VALID | CSUM_L4_CALC |
2015a4a4ad2dSNavdeep Parhar 				    CSUM_L4_VALID;
2016a4a4ad2dSNavdeep Parhar 			} else if (ipv6 && ifp->if_capenable & IFCAP_RXCSUM_IPV6) {
2017a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags = CSUM_L4_CALC |
2018a4a4ad2dSNavdeep Parhar 				    CSUM_L4_VALID;
2019a4a4ad2dSNavdeep Parhar 			}
2020a4a4ad2dSNavdeep Parhar 			rxq->rxcsum++;
2021a4a4ad2dSNavdeep Parhar 		} else {
2022a4a4ad2dSNavdeep Parhar 			MPASS(tnl_type == RX_PKT_TNL_TYPE_VXLAN);
2023d107ee06SNavdeep Parhar 
2024d107ee06SNavdeep Parhar 			M_HASHTYPE_SETINNER(m0);
2025a4a4ad2dSNavdeep Parhar 			if (__predict_false(cpl->ip_frag)) {
2026a4a4ad2dSNavdeep Parhar 				/*
2027a4a4ad2dSNavdeep Parhar 				 * csum_data is for the inner frame (which is an
2028a4a4ad2dSNavdeep Parhar 				 * IP fragment) and is not 0xffff.  There is no
2029a4a4ad2dSNavdeep Parhar 				 * way to pass the inner csum_data to the stack.
2030a4a4ad2dSNavdeep Parhar 				 * We don't want the stack to use the inner
2031a4a4ad2dSNavdeep Parhar 				 * csum_data to validate the outer frame or it
2032a4a4ad2dSNavdeep Parhar 				 * will get rejected.  So we fix csum_data here
2033a4a4ad2dSNavdeep Parhar 				 * and let sw do the checksum of inner IP
2034a4a4ad2dSNavdeep Parhar 				 * fragments.
2035a4a4ad2dSNavdeep Parhar 				 *
2036a4a4ad2dSNavdeep Parhar 				 * XXX: Need 32b for csum_data2 in an rx mbuf.
2037a4a4ad2dSNavdeep Parhar 				 * Maybe stuff it into rcv_tstmp?
2038a4a4ad2dSNavdeep Parhar 				 */
203954e4ee71SNavdeep Parhar 				m0->m_pkthdr.csum_data = 0xffff;
2040a4a4ad2dSNavdeep Parhar 				if (ipv6) {
2041a4a4ad2dSNavdeep Parhar 					m0->m_pkthdr.csum_flags = CSUM_L4_CALC |
2042a4a4ad2dSNavdeep Parhar 					    CSUM_L4_VALID;
2043a4a4ad2dSNavdeep Parhar 				} else {
2044a4a4ad2dSNavdeep Parhar 					m0->m_pkthdr.csum_flags = CSUM_L3_CALC |
2045a4a4ad2dSNavdeep Parhar 					    CSUM_L3_VALID | CSUM_L4_CALC |
2046a4a4ad2dSNavdeep Parhar 					    CSUM_L4_VALID;
2047a4a4ad2dSNavdeep Parhar 				}
2048a4a4ad2dSNavdeep Parhar 			} else {
2049a4a4ad2dSNavdeep Parhar 				int outer_ipv6;
2050a4a4ad2dSNavdeep Parhar 
2051a4a4ad2dSNavdeep Parhar 				MPASS(m0->m_pkthdr.csum_data == 0xffff);
2052a4a4ad2dSNavdeep Parhar 
2053a4a4ad2dSNavdeep Parhar 				outer_ipv6 = tnlhdr_len >=
2054a4a4ad2dSNavdeep Parhar 				    sizeof(struct ether_header) +
2055a4a4ad2dSNavdeep Parhar 				    sizeof(struct ip6_hdr);
2056a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags =
2057a4a4ad2dSNavdeep Parhar 				    sw_csum_flags[outer_ipv6][ipv6];
2058a4a4ad2dSNavdeep Parhar 			}
2059a4a4ad2dSNavdeep Parhar 			rxq->vxlan_rxcsum++;
2060a4a4ad2dSNavdeep Parhar 		}
206154e4ee71SNavdeep Parhar 	}
206254e4ee71SNavdeep Parhar 
206354e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
206454e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
206554e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
206654e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
206754e4ee71SNavdeep Parhar 	}
206854e4ee71SNavdeep Parhar 
20691486d2deSNavdeep Parhar 	if (rxq->iq.flags & IQ_RX_TIMESTAMP) {
20701486d2deSNavdeep Parhar 		/*
20711486d2deSNavdeep Parhar 		 * Fill up rcv_tstmp but do not set M_TSTMP.
20721486d2deSNavdeep Parhar 		 * rcv_tstmp is not in the format that the
20731486d2deSNavdeep Parhar 		 * kernel expects and we don't want to mislead
20741486d2deSNavdeep Parhar 		 * it.  For now this is only for custom code
20751486d2deSNavdeep Parhar 		 * that knows how to interpret cxgbe's stamp.
20761486d2deSNavdeep Parhar 		 */
20771486d2deSNavdeep Parhar 		m0->m_pkthdr.rcv_tstmp =
20781486d2deSNavdeep Parhar 		    last_flit_to_ns(sc, d->rsp.u.last_flit);
20791486d2deSNavdeep Parhar #ifdef notyet
20801486d2deSNavdeep Parhar 		m0->m_flags |= M_TSTMP;
20811486d2deSNavdeep Parhar #endif
20821486d2deSNavdeep Parhar 	}
20831486d2deSNavdeep Parhar 
208450575ce1SAndrew Gallatin #ifdef NUMA
208550575ce1SAndrew Gallatin 	m0->m_pkthdr.numa_domain = ifp->if_numa_domain;
208650575ce1SAndrew Gallatin #endif
2087a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
2088a4a4ad2dSNavdeep Parhar 	if (rxq->iq.flags & IQ_LRO_ENABLED && tnl_type == 0 &&
20899087a3dfSNavdeep Parhar 	    (M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV4 ||
20909087a3dfSNavdeep Parhar 	    M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV6)) {
209146f48ee5SNavdeep Parhar 		if (sort_before_lro(lro)) {
209246f48ee5SNavdeep Parhar 			tcp_lro_queue_mbuf(lro, m0);
209346f48ee5SNavdeep Parhar 			return (0); /* queued for sort, then LRO */
209446f48ee5SNavdeep Parhar 		}
209546f48ee5SNavdeep Parhar 		if (tcp_lro_rx(lro, m0, 0) == 0)
209646f48ee5SNavdeep Parhar 			return (0); /* queued for LRO */
209746f48ee5SNavdeep Parhar 	}
209854e4ee71SNavdeep Parhar #endif
20997d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
210054e4ee71SNavdeep Parhar 
2101733b9277SNavdeep Parhar 	return (0);
210254e4ee71SNavdeep Parhar }
210354e4ee71SNavdeep Parhar 
2104733b9277SNavdeep Parhar /*
21057951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
21067951040fSNavdeep Parhar  */
21077951040fSNavdeep Parhar static void
21087951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
21097951040fSNavdeep Parhar {
21107951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
21117951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
21127951040fSNavdeep Parhar 
21137951040fSNavdeep Parhar 	EQ_LOCK(eq);
21147951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
21157951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
21167951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
21177951040fSNavdeep Parhar }
21187951040fSNavdeep Parhar 
21197951040fSNavdeep Parhar static void
21207951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
21217951040fSNavdeep Parhar {
21227951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
21237951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
21247951040fSNavdeep Parhar 	u_int n;
21257951040fSNavdeep Parhar 	struct wrqe *wr;
21267951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
21277951040fSNavdeep Parhar 
21287951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
21297951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
21307951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
21317951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
2132cda2ab0eSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
2133cda2ab0eSNavdeep Parhar 	dbdiff = 0;
21347951040fSNavdeep Parhar 
21357951040fSNavdeep Parhar 	do {
21367951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
21377951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
21387951040fSNavdeep Parhar 			available = eq->sidx - 1;
21397951040fSNavdeep Parhar 		else
21407951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
21417951040fSNavdeep Parhar 
21427951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
21437951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
21447951040fSNavdeep Parhar 		if (available < n)
2145cda2ab0eSNavdeep Parhar 			break;
21467951040fSNavdeep Parhar 
21477951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
21487951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
21497951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
21507951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
21517951040fSNavdeep Parhar 			eq->pidx += n;
21527951040fSNavdeep Parhar 		} else {
21537951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
21547951040fSNavdeep Parhar 
21557951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
21567951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
21577951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
21587951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
21597951040fSNavdeep Parhar 			}
21607951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
21617951040fSNavdeep Parhar 		}
21620459a175SNavdeep Parhar 		wrq->tx_wrs_copied++;
21637951040fSNavdeep Parhar 
21647951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
21657951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
2166ddf09ad6SNavdeep Parhar 				/*
2167ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
2168ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
2169ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
2170ddf09ad6SNavdeep Parhar 				 */
21717951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
21727951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
21737951040fSNavdeep Parhar 		}
21747951040fSNavdeep Parhar 
21757951040fSNavdeep Parhar 		dbdiff += n;
21767951040fSNavdeep Parhar 		if (dbdiff >= 16) {
21777951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
21787951040fSNavdeep Parhar 			dbdiff = 0;
21797951040fSNavdeep Parhar 		}
21807951040fSNavdeep Parhar 
21817951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
21827951040fSNavdeep Parhar 		free_wrqe(wr);
21837951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
21847951040fSNavdeep Parhar 		wrq->nwr_pending--;
21857951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
21867951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
21877951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
21887951040fSNavdeep Parhar 
21897951040fSNavdeep Parhar 	if (dbdiff)
21907951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
21917951040fSNavdeep Parhar }
21927951040fSNavdeep Parhar 
21937951040fSNavdeep Parhar /*
2194733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
2195733b9277SNavdeep Parhar  */
219609fe6320SNavdeep Parhar void
219709fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
2198733b9277SNavdeep Parhar {
2199733b9277SNavdeep Parhar #ifdef INVARIANTS
22007951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
2201733b9277SNavdeep Parhar #endif
2202733b9277SNavdeep Parhar 
22037951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
22047951040fSNavdeep Parhar 	MPASS(wr != NULL);
22057951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
22067951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
2207733b9277SNavdeep Parhar 
22087951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
22097951040fSNavdeep Parhar 	wrq->nwr_pending++;
22107951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
2211733b9277SNavdeep Parhar 
22127951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
22137951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
2214733b9277SNavdeep Parhar 
22157951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
2216733b9277SNavdeep Parhar 
22177951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
22187951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
221954e4ee71SNavdeep Parhar }
222054e4ee71SNavdeep Parhar 
222154e4ee71SNavdeep Parhar void
222254e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
222354e4ee71SNavdeep Parhar {
2224fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
22257c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
222654e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
22276eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
22286eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
22296eb3180fSNavdeep Parhar #endif
223054e4ee71SNavdeep Parhar 	struct sge_fl *fl;
22316a59b994SNavdeep Parhar 	int i, maxp;
223254e4ee71SNavdeep Parhar 
22336a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, false);
2234fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
223554e4ee71SNavdeep Parhar 		fl = &rxq->fl;
223654e4ee71SNavdeep Parhar 
223754e4ee71SNavdeep Parhar 		FL_LOCK(fl);
223846e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
223946e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
224054e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
224154e4ee71SNavdeep Parhar 	}
22426eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
22436a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, true);
2244fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
22456eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
22466eb3180fSNavdeep Parhar 
22476eb3180fSNavdeep Parhar 		FL_LOCK(fl);
224846e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
224946e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
22506eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
22516eb3180fSNavdeep Parhar 	}
22526eb3180fSNavdeep Parhar #endif
225354e4ee71SNavdeep Parhar }
225454e4ee71SNavdeep Parhar 
22557951040fSNavdeep Parhar static inline int
22567951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
2257733b9277SNavdeep Parhar {
22580835ddc7SNavdeep Parhar 
22597951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2260a4a4ad2dSNavdeep Parhar 	KASSERT(m->m_pkthdr.inner_l5hlen > 0,
22617951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
22627951040fSNavdeep Parhar 
2263a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.inner_l5hlen);
22647951040fSNavdeep Parhar }
22657951040fSNavdeep Parhar 
22667951040fSNavdeep Parhar static inline void
22677951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
22687951040fSNavdeep Parhar {
22697951040fSNavdeep Parhar 
22707951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2271a4a4ad2dSNavdeep Parhar 	m->m_pkthdr.inner_l5hlen = nsegs;
22727951040fSNavdeep Parhar }
22737951040fSNavdeep Parhar 
22747951040fSNavdeep Parhar static inline int
22755cdaef71SJohn Baldwin mbuf_cflags(struct mbuf *m)
22765cdaef71SJohn Baldwin {
22775cdaef71SJohn Baldwin 
22785cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
22795cdaef71SJohn Baldwin 	return (m->m_pkthdr.PH_loc.eight[4]);
22805cdaef71SJohn Baldwin }
22815cdaef71SJohn Baldwin 
22825cdaef71SJohn Baldwin static inline void
22835cdaef71SJohn Baldwin set_mbuf_cflags(struct mbuf *m, uint8_t flags)
22845cdaef71SJohn Baldwin {
22855cdaef71SJohn Baldwin 
22865cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
22875cdaef71SJohn Baldwin 	m->m_pkthdr.PH_loc.eight[4] = flags;
22885cdaef71SJohn Baldwin }
22895cdaef71SJohn Baldwin 
22905cdaef71SJohn Baldwin static inline int
22917951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
22927951040fSNavdeep Parhar {
22937951040fSNavdeep Parhar 	int n;
22947951040fSNavdeep Parhar 
22957951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22967951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
2297bddf7343SJohn Baldwin 	if (!(mbuf_cflags(m) & MC_TLS))
22987951040fSNavdeep Parhar 		MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
22997951040fSNavdeep Parhar 
23007951040fSNavdeep Parhar 	return (n);
23017951040fSNavdeep Parhar }
23027951040fSNavdeep Parhar 
23037951040fSNavdeep Parhar static inline void
23047951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
23057951040fSNavdeep Parhar {
23067951040fSNavdeep Parhar 
23077951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
230830e3f2b4SNavdeep Parhar 	if (!(mbuf_cflags(m) & MC_TLS))
230930e3f2b4SNavdeep Parhar 		MPASS(len16 > 0 && len16 <= SGE_MAX_WR_LEN / 16);
23107951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
23117951040fSNavdeep Parhar }
23127951040fSNavdeep Parhar 
2313786099deSNavdeep Parhar #ifdef RATELIMIT
2314786099deSNavdeep Parhar static inline int
2315786099deSNavdeep Parhar mbuf_eo_nsegs(struct mbuf *m)
2316786099deSNavdeep Parhar {
2317786099deSNavdeep Parhar 
2318786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2319786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[1]);
2320786099deSNavdeep Parhar }
2321786099deSNavdeep Parhar 
2322ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2323786099deSNavdeep Parhar static inline void
2324786099deSNavdeep Parhar set_mbuf_eo_nsegs(struct mbuf *m, uint8_t nsegs)
2325786099deSNavdeep Parhar {
2326786099deSNavdeep Parhar 
2327786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2328786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[1] = nsegs;
2329786099deSNavdeep Parhar }
2330ffbb373cSNavdeep Parhar #endif
2331786099deSNavdeep Parhar 
2332786099deSNavdeep Parhar static inline int
2333786099deSNavdeep Parhar mbuf_eo_len16(struct mbuf *m)
2334786099deSNavdeep Parhar {
2335786099deSNavdeep Parhar 	int n;
2336786099deSNavdeep Parhar 
2337786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2338786099deSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[2];
2339786099deSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
2340786099deSNavdeep Parhar 
2341786099deSNavdeep Parhar 	return (n);
2342786099deSNavdeep Parhar }
2343786099deSNavdeep Parhar 
2344ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2345786099deSNavdeep Parhar static inline void
2346786099deSNavdeep Parhar set_mbuf_eo_len16(struct mbuf *m, uint8_t len16)
2347786099deSNavdeep Parhar {
2348786099deSNavdeep Parhar 
2349786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2350786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[2] = len16;
2351786099deSNavdeep Parhar }
2352ffbb373cSNavdeep Parhar #endif
2353786099deSNavdeep Parhar 
2354786099deSNavdeep Parhar static inline int
2355786099deSNavdeep Parhar mbuf_eo_tsclk_tsoff(struct mbuf *m)
2356786099deSNavdeep Parhar {
2357786099deSNavdeep Parhar 
2358786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2359786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[3]);
2360786099deSNavdeep Parhar }
2361786099deSNavdeep Parhar 
2362ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2363786099deSNavdeep Parhar static inline void
2364786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(struct mbuf *m, uint8_t tsclk_tsoff)
2365786099deSNavdeep Parhar {
2366786099deSNavdeep Parhar 
2367786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2368786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[3] = tsclk_tsoff;
2369786099deSNavdeep Parhar }
2370ffbb373cSNavdeep Parhar #endif
2371786099deSNavdeep Parhar 
2372786099deSNavdeep Parhar static inline int
237356fb710fSJohn Baldwin needs_eo(struct m_snd_tag *mst)
2374786099deSNavdeep Parhar {
2375786099deSNavdeep Parhar 
2376c782ea8bSJohn Baldwin 	return (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_RATE_LIMIT);
2377786099deSNavdeep Parhar }
2378786099deSNavdeep Parhar #endif
2379786099deSNavdeep Parhar 
23805cdaef71SJohn Baldwin /*
23815cdaef71SJohn Baldwin  * Try to allocate an mbuf to contain a raw work request.  To make it
23825cdaef71SJohn Baldwin  * easy to construct the work request, don't allocate a chain but a
23835cdaef71SJohn Baldwin  * single mbuf.
23845cdaef71SJohn Baldwin  */
23855cdaef71SJohn Baldwin struct mbuf *
23865cdaef71SJohn Baldwin alloc_wr_mbuf(int len, int how)
23875cdaef71SJohn Baldwin {
23885cdaef71SJohn Baldwin 	struct mbuf *m;
23895cdaef71SJohn Baldwin 
23905cdaef71SJohn Baldwin 	if (len <= MHLEN)
23915cdaef71SJohn Baldwin 		m = m_gethdr(how, MT_DATA);
23925cdaef71SJohn Baldwin 	else if (len <= MCLBYTES)
23935cdaef71SJohn Baldwin 		m = m_getcl(how, MT_DATA, M_PKTHDR);
23945cdaef71SJohn Baldwin 	else
23955cdaef71SJohn Baldwin 		m = NULL;
23965cdaef71SJohn Baldwin 	if (m == NULL)
23975cdaef71SJohn Baldwin 		return (NULL);
23985cdaef71SJohn Baldwin 	m->m_pkthdr.len = len;
23995cdaef71SJohn Baldwin 	m->m_len = len;
24005cdaef71SJohn Baldwin 	set_mbuf_cflags(m, MC_RAW_WR);
24015cdaef71SJohn Baldwin 	set_mbuf_len16(m, howmany(len, 16));
24025cdaef71SJohn Baldwin 	return (m);
24035cdaef71SJohn Baldwin }
24045cdaef71SJohn Baldwin 
2405a4a4ad2dSNavdeep Parhar static inline bool
2406c0236bd9SNavdeep Parhar needs_hwcsum(struct mbuf *m)
2407c0236bd9SNavdeep Parhar {
2408a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP | CSUM_IP_UDP | CSUM_IP_TCP |
2409a4a4ad2dSNavdeep Parhar 	    CSUM_IP_TSO | CSUM_INNER_IP | CSUM_INNER_IP_UDP |
2410a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO | CSUM_IP6_UDP |
2411a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TCP | CSUM_IP6_TSO | CSUM_INNER_IP6_UDP |
2412a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO;
2413c0236bd9SNavdeep Parhar 
2414c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2415c0236bd9SNavdeep Parhar 
2416a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2417c0236bd9SNavdeep Parhar }
2418c0236bd9SNavdeep Parhar 
2419a4a4ad2dSNavdeep Parhar static inline bool
24207951040fSNavdeep Parhar needs_tso(struct mbuf *m)
24217951040fSNavdeep Parhar {
2422a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_TSO | CSUM_IP6_TSO |
2423a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO;
24247951040fSNavdeep Parhar 
24257951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
24267951040fSNavdeep Parhar 
2427a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
24287951040fSNavdeep Parhar }
24297951040fSNavdeep Parhar 
2430a4a4ad2dSNavdeep Parhar static inline bool
2431a4a4ad2dSNavdeep Parhar needs_vxlan_csum(struct mbuf *m)
2432a4a4ad2dSNavdeep Parhar {
2433a4a4ad2dSNavdeep Parhar 
2434a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2435a4a4ad2dSNavdeep Parhar 
2436a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & CSUM_ENCAP_VXLAN);
2437a4a4ad2dSNavdeep Parhar }
2438a4a4ad2dSNavdeep Parhar 
2439a4a4ad2dSNavdeep Parhar static inline bool
2440a4a4ad2dSNavdeep Parhar needs_vxlan_tso(struct mbuf *m)
2441a4a4ad2dSNavdeep Parhar {
2442a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_ENCAP_VXLAN | CSUM_INNER_IP_TSO |
2443a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP6_TSO;
2444a4a4ad2dSNavdeep Parhar 
2445a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2446a4a4ad2dSNavdeep Parhar 
2447a4a4ad2dSNavdeep Parhar 	return ((m->m_pkthdr.csum_flags & csum_flags) != 0 &&
2448a4a4ad2dSNavdeep Parhar 	    (m->m_pkthdr.csum_flags & csum_flags) != CSUM_ENCAP_VXLAN);
2449a4a4ad2dSNavdeep Parhar }
2450a4a4ad2dSNavdeep Parhar 
2451ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2452a4a4ad2dSNavdeep Parhar static inline bool
2453a4a4ad2dSNavdeep Parhar needs_inner_tcp_csum(struct mbuf *m)
2454a4a4ad2dSNavdeep Parhar {
2455a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO;
2456a4a4ad2dSNavdeep Parhar 
2457a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2458a4a4ad2dSNavdeep Parhar 
2459a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2460a4a4ad2dSNavdeep Parhar }
2461ffbb373cSNavdeep Parhar #endif
2462a4a4ad2dSNavdeep Parhar 
2463a4a4ad2dSNavdeep Parhar static inline bool
24647951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
24657951040fSNavdeep Parhar {
2466a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP | CSUM_IP_TSO | CSUM_INNER_IP |
2467a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TSO;
24687951040fSNavdeep Parhar 
24697951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
24707951040fSNavdeep Parhar 
2471a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
24727951040fSNavdeep Parhar }
24737951040fSNavdeep Parhar 
2474a4a4ad2dSNavdeep Parhar static inline bool
2475a4a4ad2dSNavdeep Parhar needs_outer_tcp_csum(struct mbuf *m)
2476c0236bd9SNavdeep Parhar {
2477a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_TCP | CSUM_IP_TSO | CSUM_IP6_TCP |
2478a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TSO;
2479c0236bd9SNavdeep Parhar 
2480c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2481a4a4ad2dSNavdeep Parhar 
2482a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2483c0236bd9SNavdeep Parhar }
2484c0236bd9SNavdeep Parhar 
2485c0236bd9SNavdeep Parhar #ifdef RATELIMIT
2486a4a4ad2dSNavdeep Parhar static inline bool
2487a4a4ad2dSNavdeep Parhar needs_outer_l4_csum(struct mbuf *m)
24887951040fSNavdeep Parhar {
2489a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP_TCP | CSUM_IP_TSO |
2490a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_UDP | CSUM_IP6_TCP | CSUM_IP6_TSO;
24917951040fSNavdeep Parhar 
24927951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
24937951040fSNavdeep Parhar 
2494a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
24957951040fSNavdeep Parhar }
24967951040fSNavdeep Parhar 
2497a4a4ad2dSNavdeep Parhar static inline bool
2498a4a4ad2dSNavdeep Parhar needs_outer_udp_csum(struct mbuf *m)
2499786099deSNavdeep Parhar {
2500a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP6_UDP;
2501786099deSNavdeep Parhar 
2502786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2503a4a4ad2dSNavdeep Parhar 
2504a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2505786099deSNavdeep Parhar }
2506c3fce948SNavdeep Parhar #endif
2507786099deSNavdeep Parhar 
2508a4a4ad2dSNavdeep Parhar static inline bool
25097951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
25107951040fSNavdeep Parhar {
25117951040fSNavdeep Parhar 
25127951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
25137951040fSNavdeep Parhar 
2514a6a8ff35SNavdeep Parhar 	return (m->m_flags & M_VLANTAG);
25157951040fSNavdeep Parhar }
25167951040fSNavdeep Parhar 
251794e6b3feSNavdeep Parhar #if defined(INET) || defined(INET6)
25187951040fSNavdeep Parhar static void *
25197951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
25207951040fSNavdeep Parhar {
25217951040fSNavdeep Parhar 	struct mbuf *m = *pm;
25227951040fSNavdeep Parhar 	int offset = *poffset;
25237951040fSNavdeep Parhar 	uintptr_t p = 0;
25247951040fSNavdeep Parhar 
25257951040fSNavdeep Parhar 	MPASS(len > 0);
25267951040fSNavdeep Parhar 
2527e06ab612SJohn Baldwin 	for (;;) {
25287951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
25297951040fSNavdeep Parhar 			offset += len;
25307951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
25317951040fSNavdeep Parhar 			break;
25327951040fSNavdeep Parhar 		}
25337951040fSNavdeep Parhar 		len -= m->m_len - offset;
25347951040fSNavdeep Parhar 		m = m->m_next;
25357951040fSNavdeep Parhar 		offset = 0;
25367951040fSNavdeep Parhar 		MPASS(m != NULL);
25377951040fSNavdeep Parhar 	}
25387951040fSNavdeep Parhar 	*poffset = offset;
25397951040fSNavdeep Parhar 	*pm = m;
25407951040fSNavdeep Parhar 	return ((void *)p);
25417951040fSNavdeep Parhar }
254294e6b3feSNavdeep Parhar #endif
25437951040fSNavdeep Parhar 
2544d76bbe17SJohn Baldwin static inline int
2545d76bbe17SJohn Baldwin count_mbuf_ext_pgs(struct mbuf *m, int skip, vm_paddr_t *nextaddr)
2546d76bbe17SJohn Baldwin {
2547d76bbe17SJohn Baldwin 	vm_paddr_t paddr;
2548d76bbe17SJohn Baldwin 	int i, len, off, pglen, pgoff, seglen, segoff;
2549d76bbe17SJohn Baldwin 	int nsegs = 0;
2550d76bbe17SJohn Baldwin 
2551365e8da4SGleb Smirnoff 	M_ASSERTEXTPG(m);
2552d76bbe17SJohn Baldwin 	off = mtod(m, vm_offset_t);
2553d76bbe17SJohn Baldwin 	len = m->m_len;
2554d76bbe17SJohn Baldwin 	off += skip;
2555d76bbe17SJohn Baldwin 	len -= skip;
2556d76bbe17SJohn Baldwin 
25577b6c99d0SGleb Smirnoff 	if (m->m_epg_hdrlen != 0) {
25587b6c99d0SGleb Smirnoff 		if (off >= m->m_epg_hdrlen) {
25597b6c99d0SGleb Smirnoff 			off -= m->m_epg_hdrlen;
2560d76bbe17SJohn Baldwin 		} else {
25617b6c99d0SGleb Smirnoff 			seglen = m->m_epg_hdrlen - off;
2562d76bbe17SJohn Baldwin 			segoff = off;
2563d76bbe17SJohn Baldwin 			seglen = min(seglen, len);
2564d76bbe17SJohn Baldwin 			off = 0;
2565d76bbe17SJohn Baldwin 			len -= seglen;
2566d76bbe17SJohn Baldwin 			paddr = pmap_kextract(
25670c103266SGleb Smirnoff 			    (vm_offset_t)&m->m_epg_hdr[segoff]);
2568d76bbe17SJohn Baldwin 			if (*nextaddr != paddr)
2569d76bbe17SJohn Baldwin 				nsegs++;
2570d76bbe17SJohn Baldwin 			*nextaddr = paddr + seglen;
2571d76bbe17SJohn Baldwin 		}
2572d76bbe17SJohn Baldwin 	}
25737b6c99d0SGleb Smirnoff 	pgoff = m->m_epg_1st_off;
25747b6c99d0SGleb Smirnoff 	for (i = 0; i < m->m_epg_npgs && len > 0; i++) {
2575c4ee38f8SGleb Smirnoff 		pglen = m_epg_pagelen(m, i, pgoff);
2576d76bbe17SJohn Baldwin 		if (off >= pglen) {
2577d76bbe17SJohn Baldwin 			off -= pglen;
2578d76bbe17SJohn Baldwin 			pgoff = 0;
2579d76bbe17SJohn Baldwin 			continue;
2580d76bbe17SJohn Baldwin 		}
2581d76bbe17SJohn Baldwin 		seglen = pglen - off;
2582d76bbe17SJohn Baldwin 		segoff = pgoff + off;
2583d76bbe17SJohn Baldwin 		off = 0;
2584d76bbe17SJohn Baldwin 		seglen = min(seglen, len);
2585d76bbe17SJohn Baldwin 		len -= seglen;
25860c103266SGleb Smirnoff 		paddr = m->m_epg_pa[i] + segoff;
2587d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2588d76bbe17SJohn Baldwin 			nsegs++;
2589d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2590d76bbe17SJohn Baldwin 		pgoff = 0;
2591d76bbe17SJohn Baldwin 	};
2592d76bbe17SJohn Baldwin 	if (len != 0) {
25937b6c99d0SGleb Smirnoff 		seglen = min(len, m->m_epg_trllen - off);
2594d76bbe17SJohn Baldwin 		len -= seglen;
25950c103266SGleb Smirnoff 		paddr = pmap_kextract((vm_offset_t)&m->m_epg_trail[off]);
2596d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2597d76bbe17SJohn Baldwin 			nsegs++;
2598d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2599d76bbe17SJohn Baldwin 	}
2600d76bbe17SJohn Baldwin 
2601d76bbe17SJohn Baldwin 	return (nsegs);
2602d76bbe17SJohn Baldwin }
2603d76bbe17SJohn Baldwin 
2604d76bbe17SJohn Baldwin 
26057951040fSNavdeep Parhar /*
26067951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
2607786099deSNavdeep Parhar  * must have at least one mbuf that's not empty.  It is possible for this
2608786099deSNavdeep Parhar  * routine to return 0 if skip accounts for all the contents of the mbuf chain.
26097951040fSNavdeep Parhar  */
26107951040fSNavdeep Parhar static inline int
2611d76bbe17SJohn Baldwin count_mbuf_nsegs(struct mbuf *m, int skip, uint8_t *cflags)
26127951040fSNavdeep Parhar {
2613d76bbe17SJohn Baldwin 	vm_paddr_t nextaddr, paddr;
261477e9044cSNavdeep Parhar 	vm_offset_t va;
26157951040fSNavdeep Parhar 	int len, nsegs;
26167951040fSNavdeep Parhar 
2617786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2618786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len > 0);
2619786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len >= skip);
26207951040fSNavdeep Parhar 
26217951040fSNavdeep Parhar 	nsegs = 0;
2622d76bbe17SJohn Baldwin 	nextaddr = 0;
26237951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
26247951040fSNavdeep Parhar 		len = m->m_len;
26257951040fSNavdeep Parhar 		if (__predict_false(len == 0))
26267951040fSNavdeep Parhar 			continue;
2627786099deSNavdeep Parhar 		if (skip >= len) {
2628786099deSNavdeep Parhar 			skip -= len;
2629786099deSNavdeep Parhar 			continue;
2630786099deSNavdeep Parhar 		}
26316edfd179SGleb Smirnoff 		if ((m->m_flags & M_EXTPG) != 0) {
2632d76bbe17SJohn Baldwin 			*cflags |= MC_NOMAP;
2633d76bbe17SJohn Baldwin 			nsegs += count_mbuf_ext_pgs(m, skip, &nextaddr);
2634d76bbe17SJohn Baldwin 			skip = 0;
2635d76bbe17SJohn Baldwin 			continue;
2636d76bbe17SJohn Baldwin 		}
2637786099deSNavdeep Parhar 		va = mtod(m, vm_offset_t) + skip;
2638786099deSNavdeep Parhar 		len -= skip;
2639786099deSNavdeep Parhar 		skip = 0;
2640d76bbe17SJohn Baldwin 		paddr = pmap_kextract(va);
2641786099deSNavdeep Parhar 		nsegs += sglist_count((void *)(uintptr_t)va, len);
2642d76bbe17SJohn Baldwin 		if (paddr == nextaddr)
26437951040fSNavdeep Parhar 			nsegs--;
2644d76bbe17SJohn Baldwin 		nextaddr = pmap_kextract(va + len - 1) + 1;
26457951040fSNavdeep Parhar 	}
26467951040fSNavdeep Parhar 
26477951040fSNavdeep Parhar 	return (nsegs);
26487951040fSNavdeep Parhar }
26497951040fSNavdeep Parhar 
26507951040fSNavdeep Parhar /*
2651a4a4ad2dSNavdeep Parhar  * The maximum number of segments that can fit in a WR.
2652a4a4ad2dSNavdeep Parhar  */
2653a4a4ad2dSNavdeep Parhar static int
265430e3f2b4SNavdeep Parhar max_nsegs_allowed(struct mbuf *m, bool vm_wr)
2655a4a4ad2dSNavdeep Parhar {
2656a4a4ad2dSNavdeep Parhar 
265730e3f2b4SNavdeep Parhar 	if (vm_wr) {
265830e3f2b4SNavdeep Parhar 		if (needs_tso(m))
265930e3f2b4SNavdeep Parhar 			return (TX_SGL_SEGS_VM_TSO);
266030e3f2b4SNavdeep Parhar 		return (TX_SGL_SEGS_VM);
266130e3f2b4SNavdeep Parhar 	}
266230e3f2b4SNavdeep Parhar 
2663a4a4ad2dSNavdeep Parhar 	if (needs_tso(m)) {
2664a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m))
2665a4a4ad2dSNavdeep Parhar 			return (TX_SGL_SEGS_VXLAN_TSO);
2666a4a4ad2dSNavdeep Parhar 		else
2667a4a4ad2dSNavdeep Parhar 			return (TX_SGL_SEGS_TSO);
2668a4a4ad2dSNavdeep Parhar 	}
2669a4a4ad2dSNavdeep Parhar 
2670a4a4ad2dSNavdeep Parhar 	return (TX_SGL_SEGS);
2671a4a4ad2dSNavdeep Parhar }
2672a4a4ad2dSNavdeep Parhar 
2673b9820bcaSNavdeep Parhar static struct timeval txerr_ratecheck = {0};
2674b9820bcaSNavdeep Parhar static const struct timeval txerr_interval = {3, 0};
2675b9820bcaSNavdeep Parhar 
2676a4a4ad2dSNavdeep Parhar /*
26777951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
26787951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
26797951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
26807951040fSNavdeep Parhar  */
26817951040fSNavdeep Parhar int
268230e3f2b4SNavdeep Parhar parse_pkt(struct mbuf **mp, bool vm_wr)
26837951040fSNavdeep Parhar {
26847951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
268539d5cbdcSNavdeep Parhar 	int rc, nsegs, defragged = 0;
26867951040fSNavdeep Parhar 	struct ether_header *eh;
268739d5cbdcSNavdeep Parhar #ifdef INET
26887951040fSNavdeep Parhar 	void *l3hdr;
268939d5cbdcSNavdeep Parhar #endif
26907951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
269139d5cbdcSNavdeep Parhar 	int offset;
26927951040fSNavdeep Parhar 	struct tcphdr *tcp;
26937951040fSNavdeep Parhar #endif
2694bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
269556fb710fSJohn Baldwin 	struct m_snd_tag *mst;
2696e38a50e8SJohn Baldwin #endif
26977951040fSNavdeep Parhar 	uint16_t eh_type;
2698d76bbe17SJohn Baldwin 	uint8_t cflags;
26997951040fSNavdeep Parhar 
2700d76bbe17SJohn Baldwin 	cflags = 0;
27017951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
27027951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
27037951040fSNavdeep Parhar 		rc = EINVAL;
27047951040fSNavdeep Parhar fail:
27057951040fSNavdeep Parhar 		m_freem(m0);
27067951040fSNavdeep Parhar 		*mp = NULL;
27077951040fSNavdeep Parhar 		return (rc);
27087951040fSNavdeep Parhar 	}
27097951040fSNavdeep Parhar restart:
27107951040fSNavdeep Parhar 	/*
27117951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
27127951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
27137951040fSNavdeep Parhar 	 */
27147951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
27157951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
2716d76bbe17SJohn Baldwin 	nsegs = count_mbuf_nsegs(m0, 0, &cflags);
2717bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
2718e38a50e8SJohn Baldwin 	if (m0->m_pkthdr.csum_flags & CSUM_SND_TAG)
271956fb710fSJohn Baldwin 		mst = m0->m_pkthdr.snd_tag;
2720e38a50e8SJohn Baldwin 	else
272156fb710fSJohn Baldwin 		mst = NULL;
2722e38a50e8SJohn Baldwin #endif
2723bddf7343SJohn Baldwin #ifdef KERN_TLS
2724c782ea8bSJohn Baldwin 	if (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_TLS) {
2725bddf7343SJohn Baldwin 		int len16;
2726bddf7343SJohn Baldwin 
2727bddf7343SJohn Baldwin 		cflags |= MC_TLS;
2728bddf7343SJohn Baldwin 		set_mbuf_cflags(m0, cflags);
2729bddf7343SJohn Baldwin 		rc = t6_ktls_parse_pkt(m0, &nsegs, &len16);
2730bddf7343SJohn Baldwin 		if (rc != 0)
2731bddf7343SJohn Baldwin 			goto fail;
2732bddf7343SJohn Baldwin 		set_mbuf_nsegs(m0, nsegs);
2733bddf7343SJohn Baldwin 		set_mbuf_len16(m0, len16);
2734bddf7343SJohn Baldwin 		return (0);
2735bddf7343SJohn Baldwin 	}
2736bddf7343SJohn Baldwin #endif
273730e3f2b4SNavdeep Parhar 	if (nsegs > max_nsegs_allowed(m0, vm_wr)) {
27387054f6ecSNavdeep Parhar 		if (defragged++ > 0) {
27397951040fSNavdeep Parhar 			rc = EFBIG;
27407951040fSNavdeep Parhar 			goto fail;
27417951040fSNavdeep Parhar 		}
27427054f6ecSNavdeep Parhar 		counter_u64_add(defrags, 1);
27437054f6ecSNavdeep Parhar 		if ((m = m_defrag(m0, M_NOWAIT)) == NULL) {
27447054f6ecSNavdeep Parhar 			rc = ENOMEM;
27457054f6ecSNavdeep Parhar 			goto fail;
27467054f6ecSNavdeep Parhar 		}
27477951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
27487951040fSNavdeep Parhar 		goto restart;
27497951040fSNavdeep Parhar 	}
27507951040fSNavdeep Parhar 
2751d76bbe17SJohn Baldwin 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN &&
2752d76bbe17SJohn Baldwin 	    !(cflags & MC_NOMAP))) {
27537054f6ecSNavdeep Parhar 		counter_u64_add(pullups, 1);
27547951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
27557951040fSNavdeep Parhar 		if (m0 == NULL) {
27567951040fSNavdeep Parhar 			/* Should have left well enough alone. */
27577951040fSNavdeep Parhar 			rc = EFBIG;
27587951040fSNavdeep Parhar 			goto fail;
27597951040fSNavdeep Parhar 		}
27607951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
27617951040fSNavdeep Parhar 		goto restart;
27627951040fSNavdeep Parhar 	}
27637951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
2764d76bbe17SJohn Baldwin 	set_mbuf_cflags(m0, cflags);
276530e3f2b4SNavdeep Parhar 	calculate_mbuf_len16(m0, vm_wr);
27667951040fSNavdeep Parhar 
2767786099deSNavdeep Parhar #ifdef RATELIMIT
2768786099deSNavdeep Parhar 	/*
2769786099deSNavdeep Parhar 	 * Ethofld is limited to TCP and UDP for now, and only when L4 hw
2770a4a4ad2dSNavdeep Parhar 	 * checksumming is enabled.  needs_outer_l4_csum happens to check for
2771a4a4ad2dSNavdeep Parhar 	 * all the right things.
2772786099deSNavdeep Parhar 	 */
277356fb710fSJohn Baldwin 	if (__predict_false(needs_eo(mst) && !needs_outer_l4_csum(m0))) {
2774fb3bc596SJohn Baldwin 		m_snd_tag_rele(m0->m_pkthdr.snd_tag);
2775786099deSNavdeep Parhar 		m0->m_pkthdr.snd_tag = NULL;
2776fb3bc596SJohn Baldwin 		m0->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
277756fb710fSJohn Baldwin 		mst = NULL;
2778fb3bc596SJohn Baldwin 	}
2779786099deSNavdeep Parhar #endif
2780786099deSNavdeep Parhar 
2781c0236bd9SNavdeep Parhar 	if (!needs_hwcsum(m0)
2782786099deSNavdeep Parhar #ifdef RATELIMIT
278356fb710fSJohn Baldwin    		 && !needs_eo(mst)
2784786099deSNavdeep Parhar #endif
2785c0236bd9SNavdeep Parhar 	)
27867951040fSNavdeep Parhar 		return (0);
27877951040fSNavdeep Parhar 
27887951040fSNavdeep Parhar 	m = m0;
27897951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
27907951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
27917951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
27927951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
27937951040fSNavdeep Parhar 
27947951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
27957951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
27967951040fSNavdeep Parhar 	} else
27977951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
27987951040fSNavdeep Parhar 
279939d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6)
28007951040fSNavdeep Parhar 	offset = 0;
280139d5cbdcSNavdeep Parhar #ifdef INET
28027951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
280339d5cbdcSNavdeep Parhar #else
280439d5cbdcSNavdeep Parhar 	m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
280539d5cbdcSNavdeep Parhar #endif
280639d5cbdcSNavdeep Parhar #endif
28077951040fSNavdeep Parhar 
28087951040fSNavdeep Parhar 	switch (eh_type) {
28097951040fSNavdeep Parhar #ifdef INET6
28107951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
2811a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(struct ip6_hdr);
28127951040fSNavdeep Parhar 		break;
28137951040fSNavdeep Parhar #endif
28147951040fSNavdeep Parhar #ifdef INET
28157951040fSNavdeep Parhar 	case ETHERTYPE_IP:
28167951040fSNavdeep Parhar 	{
28177951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
28187951040fSNavdeep Parhar 
2819a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_csum(m0)) {
2820a4a4ad2dSNavdeep Parhar 			/* Driver will do the outer IP hdr checksum. */
2821a4a4ad2dSNavdeep Parhar 			ip->ip_sum = 0;
2822a4a4ad2dSNavdeep Parhar 			if (needs_vxlan_tso(m0)) {
2823a4a4ad2dSNavdeep Parhar 				const uint16_t ipl = ip->ip_len;
2824a4a4ad2dSNavdeep Parhar 
2825a4a4ad2dSNavdeep Parhar 				ip->ip_len = 0;
2826a4a4ad2dSNavdeep Parhar 				ip->ip_sum = ~in_cksum_hdr(ip);
2827a4a4ad2dSNavdeep Parhar 				ip->ip_len = ipl;
2828a4a4ad2dSNavdeep Parhar 			} else
2829a4a4ad2dSNavdeep Parhar 				ip->ip_sum = in_cksum_hdr(ip);
2830a4a4ad2dSNavdeep Parhar 		}
2831a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl << 2;
28327951040fSNavdeep Parhar 		break;
28337951040fSNavdeep Parhar 	}
28347951040fSNavdeep Parhar #endif
28357951040fSNavdeep Parhar 	default:
2836b9820bcaSNavdeep Parhar 		if (ratecheck(&txerr_ratecheck, &txerr_interval)) {
2837b9820bcaSNavdeep Parhar 			log(LOG_ERR, "%s: ethertype 0x%04x unknown.  "
2838b9820bcaSNavdeep Parhar 			    "if_cxgbe must be compiled with the same "
2839b9820bcaSNavdeep Parhar 			    "INET/INET6 options as the kernel.\n", __func__,
2840b9820bcaSNavdeep Parhar 			    eh_type);
2841b9820bcaSNavdeep Parhar 		}
2842b9820bcaSNavdeep Parhar 		rc = EINVAL;
2843b9820bcaSNavdeep Parhar 		goto fail;
28447951040fSNavdeep Parhar 	}
28457951040fSNavdeep Parhar 
284639d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6)
2847a4a4ad2dSNavdeep Parhar 	if (needs_vxlan_csum(m0)) {
2848a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2849a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l5hlen = sizeof(struct vxlan_header);
2850a4a4ad2dSNavdeep Parhar 
2851a4a4ad2dSNavdeep Parhar 		/* Inner headers. */
2852a4a4ad2dSNavdeep Parhar 		eh = m_advance(&m, &offset, m0->m_pkthdr.l3hlen +
2853a4a4ad2dSNavdeep Parhar 		    sizeof(struct udphdr) + sizeof(struct vxlan_header));
2854a4a4ad2dSNavdeep Parhar 		eh_type = ntohs(eh->ether_type);
2855a4a4ad2dSNavdeep Parhar 		if (eh_type == ETHERTYPE_VLAN) {
2856a4a4ad2dSNavdeep Parhar 			struct ether_vlan_header *evh = (void *)eh;
2857a4a4ad2dSNavdeep Parhar 
2858a4a4ad2dSNavdeep Parhar 			eh_type = ntohs(evh->evl_proto);
2859a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l2hlen = sizeof(*evh);
2860a4a4ad2dSNavdeep Parhar 		} else
2861a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l2hlen = sizeof(*eh);
286239d5cbdcSNavdeep Parhar #ifdef INET
2863a4a4ad2dSNavdeep Parhar 		l3hdr = m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen);
286439d5cbdcSNavdeep Parhar #else
286539d5cbdcSNavdeep Parhar 		m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen);
286639d5cbdcSNavdeep Parhar #endif
2867a4a4ad2dSNavdeep Parhar 
2868a4a4ad2dSNavdeep Parhar 		switch (eh_type) {
2869a4a4ad2dSNavdeep Parhar #ifdef INET6
2870a4a4ad2dSNavdeep Parhar 		case ETHERTYPE_IPV6:
2871a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l3hlen = sizeof(struct ip6_hdr);
2872a4a4ad2dSNavdeep Parhar 			break;
2873a4a4ad2dSNavdeep Parhar #endif
2874a4a4ad2dSNavdeep Parhar #ifdef INET
2875a4a4ad2dSNavdeep Parhar 		case ETHERTYPE_IP:
2876a4a4ad2dSNavdeep Parhar 		{
2877a4a4ad2dSNavdeep Parhar 			struct ip *ip = l3hdr;
2878a4a4ad2dSNavdeep Parhar 
2879a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l3hlen = ip->ip_hl << 2;
2880a4a4ad2dSNavdeep Parhar 			break;
2881a4a4ad2dSNavdeep Parhar 		}
2882a4a4ad2dSNavdeep Parhar #endif
2883a4a4ad2dSNavdeep Parhar 		default:
2884b9820bcaSNavdeep Parhar 			if (ratecheck(&txerr_ratecheck, &txerr_interval)) {
2885b9820bcaSNavdeep Parhar 				log(LOG_ERR, "%s: VXLAN hw offload requested"
2886b9820bcaSNavdeep Parhar 				    "with unknown ethertype 0x%04x.  if_cxgbe "
2887b9820bcaSNavdeep Parhar 				    "must be compiled with the same INET/INET6 "
2888b9820bcaSNavdeep Parhar 				    "options as the kernel.\n", __func__,
2889b9820bcaSNavdeep Parhar 				    eh_type);
2890b9820bcaSNavdeep Parhar 			}
2891b9820bcaSNavdeep Parhar 			rc = EINVAL;
2892b9820bcaSNavdeep Parhar 			goto fail;
2893a4a4ad2dSNavdeep Parhar 		}
2894a4a4ad2dSNavdeep Parhar 		if (needs_inner_tcp_csum(m0)) {
2895a4a4ad2dSNavdeep Parhar 			tcp = m_advance(&m, &offset, m0->m_pkthdr.inner_l3hlen);
2896a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l4hlen = tcp->th_off * 4;
2897a4a4ad2dSNavdeep Parhar 		}
2898a4a4ad2dSNavdeep Parhar 		MPASS((m0->m_pkthdr.csum_flags & CSUM_SND_TAG) == 0);
2899a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.csum_flags &= CSUM_INNER_IP6_UDP |
2900a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO | CSUM_INNER_IP |
2901a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP_UDP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO |
2902a4a4ad2dSNavdeep Parhar 		    CSUM_ENCAP_VXLAN;
2903a4a4ad2dSNavdeep Parhar 	}
2904a4a4ad2dSNavdeep Parhar 
2905a4a4ad2dSNavdeep Parhar 	if (needs_outer_tcp_csum(m0)) {
29067951040fSNavdeep Parhar 		tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
29077951040fSNavdeep Parhar 		m0->m_pkthdr.l4hlen = tcp->th_off * 4;
2908786099deSNavdeep Parhar #ifdef RATELIMIT
2909786099deSNavdeep Parhar 		if (tsclk >= 0 && *(uint32_t *)(tcp + 1) == ntohl(0x0101080a)) {
2910786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0,
2911786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSCLK(tsclk) |
2912786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSOFF(sizeof(*tcp) / 2 + 1));
2913786099deSNavdeep Parhar 		} else
2914786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0, 0);
2915a4a4ad2dSNavdeep Parhar 	} else if (needs_outer_udp_csum(m0)) {
2916786099deSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2917786099deSNavdeep Parhar #endif
29186af45170SJohn Baldwin 	}
2919786099deSNavdeep Parhar #ifdef RATELIMIT
292056fb710fSJohn Baldwin 	if (needs_eo(mst)) {
2921786099deSNavdeep Parhar 		u_int immhdrs;
2922786099deSNavdeep Parhar 
2923786099deSNavdeep Parhar 		/* EO WRs have the headers in the WR and not the GL. */
2924786099deSNavdeep Parhar 		immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen +
2925786099deSNavdeep Parhar 		    m0->m_pkthdr.l4hlen;
2926d76bbe17SJohn Baldwin 		cflags = 0;
2927d76bbe17SJohn Baldwin 		nsegs = count_mbuf_nsegs(m0, immhdrs, &cflags);
2928d76bbe17SJohn Baldwin 		MPASS(cflags == mbuf_cflags(m0));
2929786099deSNavdeep Parhar 		set_mbuf_eo_nsegs(m0, nsegs);
2930786099deSNavdeep Parhar 		set_mbuf_eo_len16(m0,
2931786099deSNavdeep Parhar 		    txpkt_eo_len16(nsegs, immhdrs, needs_tso(m0)));
2932786099deSNavdeep Parhar 	}
2933786099deSNavdeep Parhar #endif
29347951040fSNavdeep Parhar #endif
29357951040fSNavdeep Parhar 	MPASS(m0 == *mp);
29367951040fSNavdeep Parhar 	return (0);
29377951040fSNavdeep Parhar }
29387951040fSNavdeep Parhar 
29397951040fSNavdeep Parhar void *
29407951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
29417951040fSNavdeep Parhar {
29427951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
29437951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
29447951040fSNavdeep Parhar 	int ndesc, available;
29457951040fSNavdeep Parhar 	struct wrqe *wr;
29467951040fSNavdeep Parhar 	void *w;
29477951040fSNavdeep Parhar 
29487951040fSNavdeep Parhar 	MPASS(len16 > 0);
29490cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
29507951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
29517951040fSNavdeep Parhar 
29527951040fSNavdeep Parhar 	EQ_LOCK(eq);
29537951040fSNavdeep Parhar 
29548d6ae10aSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
29557951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
29567951040fSNavdeep Parhar 
29577951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
29587951040fSNavdeep Parhar slowpath:
29597951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
29607951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
29617951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
29627951040fSNavdeep Parhar 			return (NULL);
29637951040fSNavdeep Parhar 		cookie->pidx = -1;
29647951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
29657951040fSNavdeep Parhar 		return (&wr->wr);
29667951040fSNavdeep Parhar 	}
29677951040fSNavdeep Parhar 
29687951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
29697951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
29707951040fSNavdeep Parhar 		available = eq->sidx - 1;
29717951040fSNavdeep Parhar 	else
29727951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
29737951040fSNavdeep Parhar 	if (available < ndesc)
29747951040fSNavdeep Parhar 		goto slowpath;
29757951040fSNavdeep Parhar 
29767951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
29777951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
29787951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
29797951040fSNavdeep Parhar 
29807951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
29817951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
2982f50c49ccSNavdeep Parhar 	if (__predict_false(cookie->pidx + ndesc > eq->sidx)) {
29837951040fSNavdeep Parhar 		w = &wrq->ss[0];
29847951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
29857951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
29867951040fSNavdeep Parhar 	}
29877951040fSNavdeep Parhar 
29887951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
29897951040fSNavdeep Parhar 
29907951040fSNavdeep Parhar 	return (w);
29917951040fSNavdeep Parhar }
29927951040fSNavdeep Parhar 
29937951040fSNavdeep Parhar void
29947951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
29957951040fSNavdeep Parhar {
29967951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
29977951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
29987951040fSNavdeep Parhar 	int ndesc, pidx;
29997951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
30007951040fSNavdeep Parhar 
30017951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
30027951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
30037951040fSNavdeep Parhar 
30047951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
30057951040fSNavdeep Parhar 		return;
30067951040fSNavdeep Parhar 	}
30077951040fSNavdeep Parhar 
30087951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
30097951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
30107951040fSNavdeep Parhar 
30117951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
30127951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
30137951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
30147951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
30157951040fSNavdeep Parhar 	} else
30167951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
30177951040fSNavdeep Parhar 
30187951040fSNavdeep Parhar 	EQ_LOCK(eq);
30198d6ae10aSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
30208d6ae10aSNavdeep Parhar 	pidx = cookie->pidx;
30218d6ae10aSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
30227951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
30237951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
30247951040fSNavdeep Parhar 	if (prev == NULL) {
30257951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
30262e09fe91SNavdeep Parhar 		if (next == NULL || ndesc >= 16) {
30272e09fe91SNavdeep Parhar 			int available;
30282e09fe91SNavdeep Parhar 			struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
30292e09fe91SNavdeep Parhar 
30302e09fe91SNavdeep Parhar 			/*
30312e09fe91SNavdeep Parhar 			 * Note that the WR via which we'll request tx updates
30322e09fe91SNavdeep Parhar 			 * is at pidx and not eq->pidx, which has moved on
30332e09fe91SNavdeep Parhar 			 * already.
30342e09fe91SNavdeep Parhar 			 */
30352e09fe91SNavdeep Parhar 			dst = (void *)&eq->desc[pidx];
30362e09fe91SNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
30372e09fe91SNavdeep Parhar 			if (available < eq->sidx / 4 &&
30382e09fe91SNavdeep Parhar 			    atomic_cmpset_int(&eq->equiq, 0, 1)) {
3039ddf09ad6SNavdeep Parhar 				/*
3040ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
3041ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
3042ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
3043ddf09ad6SNavdeep Parhar 				 */
30442e09fe91SNavdeep Parhar 				dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
30452e09fe91SNavdeep Parhar 				    F_FW_WR_EQUEQ);
30462e09fe91SNavdeep Parhar 			}
30472e09fe91SNavdeep Parhar 
30487951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
30492e09fe91SNavdeep Parhar 		} else {
30507951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
30517951040fSNavdeep Parhar 			next->pidx = pidx;
30527951040fSNavdeep Parhar 			next->ndesc += ndesc;
30537951040fSNavdeep Parhar 		}
30547951040fSNavdeep Parhar 	} else {
30557951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
30567951040fSNavdeep Parhar 		prev->ndesc += ndesc;
30577951040fSNavdeep Parhar 	}
30587951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
30597951040fSNavdeep Parhar 
30607951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
30617951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
30627951040fSNavdeep Parhar 
30637951040fSNavdeep Parhar #ifdef INVARIANTS
30647951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
30657951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
30667951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
30677951040fSNavdeep Parhar 	}
30687951040fSNavdeep Parhar #endif
30697951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
30707951040fSNavdeep Parhar }
30717951040fSNavdeep Parhar 
30727951040fSNavdeep Parhar static u_int
30737951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
30747951040fSNavdeep Parhar {
30757951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
30767951040fSNavdeep Parhar 
30777951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
30787951040fSNavdeep Parhar }
30797951040fSNavdeep Parhar 
3080d735920dSNavdeep Parhar static inline bool
30817951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
30827951040fSNavdeep Parhar {
30837951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
30847951040fSNavdeep Parhar 
3085bddf7343SJohn Baldwin 	return (needs_tso(m) || (mbuf_cflags(m) & (MC_RAW_WR | MC_TLS)) != 0);
30867951040fSNavdeep Parhar }
30877951040fSNavdeep Parhar 
30881404daa7SNavdeep Parhar static inline int
30891404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq)
30901404daa7SNavdeep Parhar {
30911404daa7SNavdeep Parhar 
30921404daa7SNavdeep Parhar 	return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED);
30931404daa7SNavdeep Parhar }
30941404daa7SNavdeep Parhar 
30955cdaef71SJohn Baldwin static inline int
3096d735920dSNavdeep Parhar wr_can_update_eq(void *p)
30975cdaef71SJohn Baldwin {
3098d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr = p;
30995cdaef71SJohn Baldwin 
31005cdaef71SJohn Baldwin 	switch (G_FW_WR_OP(be32toh(wr->op_pkd))) {
31015cdaef71SJohn Baldwin 	case FW_ULPTX_WR:
31025cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_WR:
31035cdaef71SJohn Baldwin 	case FW_ETH_TX_PKTS_WR:
3104693a9dfcSNavdeep Parhar 	case FW_ETH_TX_PKTS2_WR:
31055cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_VM_WR:
3106d735920dSNavdeep Parhar 	case FW_ETH_TX_PKTS_VM_WR:
31075cdaef71SJohn Baldwin 		return (1);
31085cdaef71SJohn Baldwin 	default:
31095cdaef71SJohn Baldwin 		return (0);
31105cdaef71SJohn Baldwin 	}
31115cdaef71SJohn Baldwin }
31125cdaef71SJohn Baldwin 
3113d735920dSNavdeep Parhar static inline void
3114d735920dSNavdeep Parhar set_txupdate_flags(struct sge_txq *txq, u_int avail,
3115d735920dSNavdeep Parhar     struct fw_eth_tx_pkt_wr *wr)
3116d735920dSNavdeep Parhar {
3117d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3118d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
3119d735920dSNavdeep Parhar 
3120d735920dSNavdeep Parhar 	if ((txp->npkt > 0 || avail < eq->sidx / 2) &&
3121d735920dSNavdeep Parhar 	    atomic_cmpset_int(&eq->equiq, 0, 1)) {
3122d735920dSNavdeep Parhar 		wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ | F_FW_WR_EQUIQ);
3123d735920dSNavdeep Parhar 		eq->equeqidx = eq->pidx;
3124d735920dSNavdeep Parhar 	} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
3125d735920dSNavdeep Parhar 		wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
3126d735920dSNavdeep Parhar 		eq->equeqidx = eq->pidx;
3127d735920dSNavdeep Parhar 	}
3128d735920dSNavdeep Parhar }
3129d735920dSNavdeep Parhar 
31303447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
31313447df8bSNavdeep Parhar extern uint64_t tsc_freq;
31323447df8bSNavdeep Parhar #endif
31333447df8bSNavdeep Parhar 
31343447df8bSNavdeep Parhar static inline bool
31353447df8bSNavdeep Parhar record_eth_tx_time(struct sge_txq *txq)
31363447df8bSNavdeep Parhar {
31373447df8bSNavdeep Parhar 	const uint64_t cycles = get_cyclecount();
31383447df8bSNavdeep Parhar 	const uint64_t last_tx = txq->last_tx;
31393447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
31403447df8bSNavdeep Parhar 	const uint64_t itg = tsc_freq * t4_tx_coalesce_gap / 1000000;
31413447df8bSNavdeep Parhar #else
31423447df8bSNavdeep Parhar 	const uint64_t itg = 0;
31433447df8bSNavdeep Parhar #endif
31443447df8bSNavdeep Parhar 
31453447df8bSNavdeep Parhar 	MPASS(cycles >= last_tx);
31463447df8bSNavdeep Parhar 	txq->last_tx = cycles;
31473447df8bSNavdeep Parhar 	return (cycles - last_tx < itg);
31483447df8bSNavdeep Parhar }
31493447df8bSNavdeep Parhar 
31507951040fSNavdeep Parhar /*
31517951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
31527951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
31537951040fSNavdeep Parhar  */
31547951040fSNavdeep Parhar static u_int
3155d735920dSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx, bool *coalescing)
31567951040fSNavdeep Parhar {
31577951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
31587951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
3159d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3160d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
3161fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
31627c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
31637951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
3164d735920dSNavdeep Parhar 	u_int n, avail, dbdiff;		/* # of hardware descriptors */
3165d735920dSNavdeep Parhar 	int i, rc;
3166d735920dSNavdeep Parhar 	struct mbuf *m0;
31673447df8bSNavdeep Parhar 	bool snd, recent_tx;
3168d735920dSNavdeep Parhar 	void *wr;	/* start of the last WR written to the ring */
3169d735920dSNavdeep Parhar 
3170d735920dSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
31713447df8bSNavdeep Parhar 	recent_tx = record_eth_tx_time(txq);
31727951040fSNavdeep Parhar 
31737951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
31741404daa7SNavdeep Parhar 	if (__predict_false(discard_tx(eq))) {
3175d735920dSNavdeep Parhar 		for (i = 0; i < txp->npkt; i++)
3176d735920dSNavdeep Parhar 			m_freem(txp->mb[i]);
3177d735920dSNavdeep Parhar 		txp->npkt = 0;
31787951040fSNavdeep Parhar 		while (cidx != pidx) {
31797951040fSNavdeep Parhar 			m0 = r->items[cidx];
31807951040fSNavdeep Parhar 			m_freem(m0);
31817951040fSNavdeep Parhar 			if (++cidx == r->size)
31827951040fSNavdeep Parhar 				cidx = 0;
31837951040fSNavdeep Parhar 		}
3184d735920dSNavdeep Parhar 		reclaim_tx_descs(txq, eq->sidx);
3185d735920dSNavdeep Parhar 		*coalescing = false;
3186d735920dSNavdeep Parhar 		return (remaining);	/* emptied */
31877951040fSNavdeep Parhar 	}
31887951040fSNavdeep Parhar 
31897951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
31903447df8bSNavdeep Parhar 	if (eq->pidx == eq->cidx)
3191d735920dSNavdeep Parhar 		avail = eq->sidx - 1;
31923447df8bSNavdeep Parhar 	else
3193d735920dSNavdeep Parhar 		avail = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
31947951040fSNavdeep Parhar 
3195d735920dSNavdeep Parhar 	total = 0;
3196d735920dSNavdeep Parhar 	if (remaining == 0) {
31973447df8bSNavdeep Parhar 		txp->score = 0;
31983447df8bSNavdeep Parhar 		txq->txpkts_flush++;
3199d735920dSNavdeep Parhar 		goto send_txpkts;
3200d735920dSNavdeep Parhar 	}
3201d735920dSNavdeep Parhar 
3202d735920dSNavdeep Parhar 	dbdiff = 0;
3203d735920dSNavdeep Parhar 	MPASS(remaining > 0);
32047951040fSNavdeep Parhar 	while (remaining > 0) {
32057951040fSNavdeep Parhar 		m0 = r->items[cidx];
32067951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
32077951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
32087951040fSNavdeep Parhar 
3209d735920dSNavdeep Parhar 		if (avail < 2 * SGE_MAX_WR_NDESC)
3210d735920dSNavdeep Parhar 			avail += reclaim_tx_descs(txq, 64);
3211d735920dSNavdeep Parhar 
32123447df8bSNavdeep Parhar 		if (t4_tx_coalesce == 0 && txp->npkt == 0)
32133447df8bSNavdeep Parhar 			goto skip_coalescing;
32143447df8bSNavdeep Parhar 		if (cannot_use_txpkts(m0))
32153447df8bSNavdeep Parhar 			txp->score = 0;
32163447df8bSNavdeep Parhar 		else if (recent_tx) {
32173447df8bSNavdeep Parhar 			if (++txp->score == 0)
32183447df8bSNavdeep Parhar 				txp->score = UINT8_MAX;
32193447df8bSNavdeep Parhar 		} else
32203447df8bSNavdeep Parhar 			txp->score = 1;
32213447df8bSNavdeep Parhar 		if (txp->npkt > 0 || remaining > 1 ||
32223447df8bSNavdeep Parhar 		    txp->score >= t4_tx_coalesce_pkts ||
3223d735920dSNavdeep Parhar 		    atomic_load_int(&txq->eq.equiq) != 0) {
322430e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3225d735920dSNavdeep Parhar 				rc = add_to_txpkts_vf(sc, txq, m0, avail, &snd);
3226d735920dSNavdeep Parhar 			else
3227d735920dSNavdeep Parhar 				rc = add_to_txpkts_pf(sc, txq, m0, avail, &snd);
3228d735920dSNavdeep Parhar 		} else {
3229d735920dSNavdeep Parhar 			snd = false;
3230d735920dSNavdeep Parhar 			rc = EINVAL;
3231d735920dSNavdeep Parhar 		}
3232d735920dSNavdeep Parhar 		if (snd) {
3233d735920dSNavdeep Parhar 			MPASS(txp->npkt > 0);
3234d735920dSNavdeep Parhar 			for (i = 0; i < txp->npkt; i++)
3235d735920dSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, txp->mb[i]);
3236d735920dSNavdeep Parhar 			if (txp->npkt > 1) {
3237d735920dSNavdeep Parhar 				MPASS(avail >= tx_len16_to_desc(txp->len16));
323830e3f2b4SNavdeep Parhar 				if (vi->flags & TX_USES_VM_WR)
3239d735920dSNavdeep Parhar 					n = write_txpkts_vm_wr(sc, txq);
3240d735920dSNavdeep Parhar 				else
3241d735920dSNavdeep Parhar 					n = write_txpkts_wr(sc, txq);
3242d735920dSNavdeep Parhar 			} else {
3243d735920dSNavdeep Parhar 				MPASS(avail >=
3244d735920dSNavdeep Parhar 				    tx_len16_to_desc(mbuf_len16(txp->mb[0])));
324530e3f2b4SNavdeep Parhar 				if (vi->flags & TX_USES_VM_WR)
3246d735920dSNavdeep Parhar 					n = write_txpkt_vm_wr(sc, txq,
3247d735920dSNavdeep Parhar 					    txp->mb[0]);
3248d735920dSNavdeep Parhar 				else
3249d735920dSNavdeep Parhar 					n = write_txpkt_wr(sc, txq, txp->mb[0],
3250d735920dSNavdeep Parhar 					    avail);
3251d735920dSNavdeep Parhar 			}
3252d735920dSNavdeep Parhar 			MPASS(n <= SGE_MAX_WR_NDESC);
3253d735920dSNavdeep Parhar 			avail -= n;
3254d735920dSNavdeep Parhar 			dbdiff += n;
3255d735920dSNavdeep Parhar 			wr = &eq->desc[eq->pidx];
3256d735920dSNavdeep Parhar 			IDXINCR(eq->pidx, n, eq->sidx);
3257d735920dSNavdeep Parhar 			txp->npkt = 0;	/* emptied */
3258d735920dSNavdeep Parhar 		}
3259d735920dSNavdeep Parhar 		if (rc == 0) {
3260d735920dSNavdeep Parhar 			/* m0 was coalesced into txq->txpkts. */
3261d735920dSNavdeep Parhar 			goto next_mbuf;
3262d735920dSNavdeep Parhar 		}
3263d735920dSNavdeep Parhar 		if (rc == EAGAIN) {
3264d735920dSNavdeep Parhar 			/*
3265d735920dSNavdeep Parhar 			 * m0 is suitable for tx coalescing but could not be
3266d735920dSNavdeep Parhar 			 * combined with the existing txq->txpkts, which has now
3267d735920dSNavdeep Parhar 			 * been transmitted.  Start a new txpkts with m0.
3268d735920dSNavdeep Parhar 			 */
3269d735920dSNavdeep Parhar 			MPASS(snd);
3270d735920dSNavdeep Parhar 			MPASS(txp->npkt == 0);
3271d735920dSNavdeep Parhar 			continue;
32727951040fSNavdeep Parhar 		}
32737951040fSNavdeep Parhar 
3274d735920dSNavdeep Parhar 		MPASS(rc != 0 && rc != EAGAIN);
3275d735920dSNavdeep Parhar 		MPASS(txp->npkt == 0);
32763447df8bSNavdeep Parhar skip_coalescing:
3277565b8fceSNavdeep Parhar 		n = tx_len16_to_desc(mbuf_len16(m0));
3278565b8fceSNavdeep Parhar 		if (__predict_false(avail < n)) {
3279565b8fceSNavdeep Parhar 			avail += reclaim_tx_descs(txq, min(n, 32));
3280565b8fceSNavdeep Parhar 			if (avail < n)
3281565b8fceSNavdeep Parhar 				break;	/* out of descriptors */
3282565b8fceSNavdeep Parhar 		}
3283565b8fceSNavdeep Parhar 
3284d735920dSNavdeep Parhar 		wr = &eq->desc[eq->pidx];
3285bddf7343SJohn Baldwin 		if (mbuf_cflags(m0) & MC_RAW_WR) {
3286d735920dSNavdeep Parhar 			n = write_raw_wr(txq, wr, m0, avail);
3287bddf7343SJohn Baldwin #ifdef KERN_TLS
3288bddf7343SJohn Baldwin 		} else if (mbuf_cflags(m0) & MC_TLS) {
3289bddf7343SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
3290d735920dSNavdeep Parhar 			n = t6_ktls_write_wr(txq, wr, m0, mbuf_nsegs(m0),
3291d735920dSNavdeep Parhar 			    avail);
3292bddf7343SJohn Baldwin #endif
32937951040fSNavdeep Parhar 		} else {
32943bbb68f0SNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
329530e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3296d735920dSNavdeep Parhar 				n = write_txpkt_vm_wr(sc, txq, m0);
3297d735920dSNavdeep Parhar 			else
3298d735920dSNavdeep Parhar 				n = write_txpkt_wr(sc, txq, m0, avail);
3299d735920dSNavdeep Parhar 		}
3300d735920dSNavdeep Parhar 		MPASS(n >= 1 && n <= avail);
3301bddf7343SJohn Baldwin 		if (!(mbuf_cflags(m0) & MC_TLS))
3302bddf7343SJohn Baldwin 			MPASS(n <= SGE_MAX_WR_NDESC);
33037951040fSNavdeep Parhar 
3304d735920dSNavdeep Parhar 		avail -= n;
33057951040fSNavdeep Parhar 		dbdiff += n;
33067951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
33077951040fSNavdeep Parhar 
3308d735920dSNavdeep Parhar 		if (dbdiff >= 512 / EQ_ESIZE) {	/* X_FETCHBURSTMAX_512B */
3309d735920dSNavdeep Parhar 			if (wr_can_update_eq(wr))
3310d735920dSNavdeep Parhar 				set_txupdate_flags(txq, avail, wr);
33117951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
3312d735920dSNavdeep Parhar 			avail += reclaim_tx_descs(txq, 32);
33137951040fSNavdeep Parhar 			dbdiff = 0;
33147951040fSNavdeep Parhar 		}
3315d735920dSNavdeep Parhar next_mbuf:
3316d735920dSNavdeep Parhar 		total++;
3317d735920dSNavdeep Parhar 		remaining--;
3318d735920dSNavdeep Parhar 		if (__predict_false(++cidx == r->size))
3319d735920dSNavdeep Parhar 			cidx = 0;
33207951040fSNavdeep Parhar 	}
33217951040fSNavdeep Parhar 	if (dbdiff != 0) {
3322d735920dSNavdeep Parhar 		if (wr_can_update_eq(wr))
3323d735920dSNavdeep Parhar 			set_txupdate_flags(txq, avail, wr);
33247951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
33257951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
3326d735920dSNavdeep Parhar 	} else if (eq->pidx == eq->cidx && txp->npkt > 0 &&
3327d735920dSNavdeep Parhar 	    atomic_load_int(&txq->eq.equiq) == 0) {
3328d735920dSNavdeep Parhar 		/*
3329d735920dSNavdeep Parhar 		 * If nothing was submitted to the chip for tx (it was coalesced
3330d735920dSNavdeep Parhar 		 * into txpkts instead) and there is no tx update outstanding
3331d735920dSNavdeep Parhar 		 * then we need to send txpkts now.
3332d735920dSNavdeep Parhar 		 */
3333d735920dSNavdeep Parhar send_txpkts:
3334d735920dSNavdeep Parhar 		MPASS(txp->npkt > 0);
3335d735920dSNavdeep Parhar 		for (i = 0; i < txp->npkt; i++)
3336d735920dSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, txp->mb[i]);
3337d735920dSNavdeep Parhar 		if (txp->npkt > 1) {
3338d735920dSNavdeep Parhar 			MPASS(avail >= tx_len16_to_desc(txp->len16));
333930e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3340d735920dSNavdeep Parhar 				n = write_txpkts_vm_wr(sc, txq);
3341d735920dSNavdeep Parhar 			else
3342d735920dSNavdeep Parhar 				n = write_txpkts_wr(sc, txq);
3343d735920dSNavdeep Parhar 		} else {
3344d735920dSNavdeep Parhar 			MPASS(avail >=
3345d735920dSNavdeep Parhar 			    tx_len16_to_desc(mbuf_len16(txp->mb[0])));
334630e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3347d735920dSNavdeep Parhar 				n = write_txpkt_vm_wr(sc, txq, txp->mb[0]);
3348d735920dSNavdeep Parhar 			else
3349d735920dSNavdeep Parhar 				n = write_txpkt_wr(sc, txq, txp->mb[0], avail);
33507951040fSNavdeep Parhar 		}
3351d735920dSNavdeep Parhar 		MPASS(n <= SGE_MAX_WR_NDESC);
3352d735920dSNavdeep Parhar 		wr = &eq->desc[eq->pidx];
3353d735920dSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
3354d735920dSNavdeep Parhar 		txp->npkt = 0;	/* emptied */
3355d735920dSNavdeep Parhar 
3356d735920dSNavdeep Parhar 		MPASS(wr_can_update_eq(wr));
3357d735920dSNavdeep Parhar 		set_txupdate_flags(txq, avail - n, wr);
3358d735920dSNavdeep Parhar 		ring_eq_db(sc, eq, n);
3359d735920dSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
3360d735920dSNavdeep Parhar 	}
3361d735920dSNavdeep Parhar 	*coalescing = txp->npkt > 0;
33627951040fSNavdeep Parhar 
33637951040fSNavdeep Parhar 	return (total);
3364733b9277SNavdeep Parhar }
3365733b9277SNavdeep Parhar 
336654e4ee71SNavdeep Parhar static inline void
336754e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
336843bbae19SNavdeep Parhar     int qsize, int intr_idx, int cong)
336954e4ee71SNavdeep Parhar {
3370b2daa9a9SNavdeep Parhar 
337154e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
337254e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
337354e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
337454e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
337543bbae19SNavdeep Parhar 	KASSERT(intr_idx >= -1 && intr_idx < sc->intr_count,
337643bbae19SNavdeep Parhar 	    ("%s: bad intr_idx %d", __func__, intr_idx));
337754e4ee71SNavdeep Parhar 
337854e4ee71SNavdeep Parhar 	iq->flags = 0;
337943bbae19SNavdeep Parhar 	iq->state = IQS_DISABLED;
338054e4ee71SNavdeep Parhar 	iq->adapter = sc;
33817a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
33827a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
33837a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
33847a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
338554e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
33867a32954cSNavdeep Parhar 	}
3387d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
338890e7434aSNavdeep Parhar 	iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE;
338943bbae19SNavdeep Parhar 	iq->intr_idx = intr_idx;
339043bbae19SNavdeep Parhar 	iq->cong = cong;
339154e4ee71SNavdeep Parhar }
339254e4ee71SNavdeep Parhar 
339354e4ee71SNavdeep Parhar static inline void
3394e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
339554e4ee71SNavdeep Parhar {
339643bbae19SNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
33971458bff9SNavdeep Parhar 
339854e4ee71SNavdeep Parhar 	fl->qsize = qsize;
339990e7434aSNavdeep Parhar 	fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
340054e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
340143bbae19SNavdeep Parhar 	mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
3402e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
3403e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
3404e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
34051458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
340646e1e307SNavdeep Parhar 	fl->zidx = find_refill_source(sc, maxp, fl->flags & FL_BUF_PACKING);
340746e1e307SNavdeep Parhar 	fl->safe_zidx = sc->sge.safe_zidx;
340843bbae19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
340943bbae19SNavdeep Parhar 		fl->lowat = roundup2(sp->fl_starve_threshold2, 8);
341043bbae19SNavdeep Parhar 		fl->buf_boundary = sp->pack_boundary;
341143bbae19SNavdeep Parhar 	} else {
341243bbae19SNavdeep Parhar 		fl->lowat = roundup2(sp->fl_starve_threshold, 8);
341343bbae19SNavdeep Parhar 		fl->buf_boundary = 16;
341443bbae19SNavdeep Parhar 	}
341543bbae19SNavdeep Parhar 	if (fl_pad && fl->buf_boundary < sp->pad_boundary)
341643bbae19SNavdeep Parhar 		fl->buf_boundary = sp->pad_boundary;
341754e4ee71SNavdeep Parhar }
341854e4ee71SNavdeep Parhar 
341954e4ee71SNavdeep Parhar static inline void
342090e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize,
342143bbae19SNavdeep Parhar     uint8_t tx_chan, struct sge_iq *iq, char *name)
342254e4ee71SNavdeep Parhar {
342343bbae19SNavdeep Parhar 	KASSERT(eqtype >= EQ_CTRL && eqtype <= EQ_OFLD,
342443bbae19SNavdeep Parhar 	    ("%s: bad qtype %d", __func__, eqtype));
3425733b9277SNavdeep Parhar 
342643bbae19SNavdeep Parhar 	eq->type = eqtype;
3427733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
342843bbae19SNavdeep Parhar 	eq->iq = iq;
342990e7434aSNavdeep Parhar 	eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
3430f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
343143bbae19SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
343254e4ee71SNavdeep Parhar }
343354e4ee71SNavdeep Parhar 
34348eba75edSNavdeep Parhar int
343554e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
343654e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
343754e4ee71SNavdeep Parhar {
343854e4ee71SNavdeep Parhar 	int rc;
343954e4ee71SNavdeep Parhar 
344054e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
344154e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
344254e4ee71SNavdeep Parhar 	if (rc != 0) {
344343bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot allocate DMA tag: %d\n", rc);
344454e4ee71SNavdeep Parhar 		goto done;
344554e4ee71SNavdeep Parhar 	}
344654e4ee71SNavdeep Parhar 
344754e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
344854e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
344954e4ee71SNavdeep Parhar 	if (rc != 0) {
345043bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot allocate DMA memory: %d\n", rc);
345154e4ee71SNavdeep Parhar 		goto done;
345254e4ee71SNavdeep Parhar 	}
345354e4ee71SNavdeep Parhar 
345454e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
345554e4ee71SNavdeep Parhar 	if (rc != 0) {
345643bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot load DMA map: %d\n", rc);
345754e4ee71SNavdeep Parhar 		goto done;
345854e4ee71SNavdeep Parhar 	}
345954e4ee71SNavdeep Parhar done:
346054e4ee71SNavdeep Parhar 	if (rc)
346154e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
346254e4ee71SNavdeep Parhar 
346354e4ee71SNavdeep Parhar 	return (rc);
346454e4ee71SNavdeep Parhar }
346554e4ee71SNavdeep Parhar 
34668eba75edSNavdeep Parhar int
346754e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
346854e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
346954e4ee71SNavdeep Parhar {
347054e4ee71SNavdeep Parhar 	if (pa)
347154e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
347254e4ee71SNavdeep Parhar 	if (va)
347354e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
347454e4ee71SNavdeep Parhar 	if (tag)
347554e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
347654e4ee71SNavdeep Parhar 
347754e4ee71SNavdeep Parhar 	return (0);
347854e4ee71SNavdeep Parhar }
347954e4ee71SNavdeep Parhar 
348054e4ee71SNavdeep Parhar /*
348143bbae19SNavdeep Parhar  * Allocates the software resources (mainly memory and sysctl nodes) for an
348243bbae19SNavdeep Parhar  * ingress queue and an optional freelist.
348354e4ee71SNavdeep Parhar  *
348443bbae19SNavdeep Parhar  * Sets IQ_SW_ALLOCATED and returns 0 on success.
348554e4ee71SNavdeep Parhar  */
348654e4ee71SNavdeep Parhar static int
3487fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
348843bbae19SNavdeep Parhar     struct sysctl_ctx_list *ctx, struct sysctl_oid *oid)
348954e4ee71SNavdeep Parhar {
349043bbae19SNavdeep Parhar 	int rc;
349154e4ee71SNavdeep Parhar 	size_t len;
349243bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
349343bbae19SNavdeep Parhar 
349443bbae19SNavdeep Parhar 	MPASS(!(iq->flags & IQ_SW_ALLOCATED));
349554e4ee71SNavdeep Parhar 
3496b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
349754e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
349854e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
349954e4ee71SNavdeep Parhar 	if (rc != 0)
350054e4ee71SNavdeep Parhar 		return (rc);
350154e4ee71SNavdeep Parhar 
350243bbae19SNavdeep Parhar 	if (fl) {
350343bbae19SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
350443bbae19SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
350543bbae19SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
350643bbae19SNavdeep Parhar 		if (rc) {
350743bbae19SNavdeep Parhar 			free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba,
350843bbae19SNavdeep Parhar 			    iq->desc);
350943bbae19SNavdeep Parhar 			return (rc);
351043bbae19SNavdeep Parhar 		}
351143bbae19SNavdeep Parhar 
351243bbae19SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
351343bbae19SNavdeep Parhar 		fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc),
351443bbae19SNavdeep Parhar 		    M_CXGBE, M_ZERO | M_WAITOK);
351543bbae19SNavdeep Parhar 
351643bbae19SNavdeep Parhar 		add_fl_sysctls(sc, ctx, oid, fl);
351743bbae19SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
351843bbae19SNavdeep Parhar 	}
351943bbae19SNavdeep Parhar 	add_iq_sysctls(ctx, oid, iq);
352043bbae19SNavdeep Parhar 	iq->flags |= IQ_SW_ALLOCATED;
352143bbae19SNavdeep Parhar 
352243bbae19SNavdeep Parhar 	return (0);
352343bbae19SNavdeep Parhar }
352443bbae19SNavdeep Parhar 
352543bbae19SNavdeep Parhar /*
352643bbae19SNavdeep Parhar  * Frees all software resources (memory and locks) associated with an ingress
352743bbae19SNavdeep Parhar  * queue and an optional freelist.
352843bbae19SNavdeep Parhar  */
352943bbae19SNavdeep Parhar static void
353043bbae19SNavdeep Parhar free_iq_fl(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl)
353143bbae19SNavdeep Parhar {
353243bbae19SNavdeep Parhar 	MPASS(iq->flags & IQ_SW_ALLOCATED);
353343bbae19SNavdeep Parhar 
353443bbae19SNavdeep Parhar 	if (fl) {
353543bbae19SNavdeep Parhar 		MPASS(iq->flags & IQ_HAS_FL);
353643bbae19SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, fl->desc);
353743bbae19SNavdeep Parhar 		free_fl_buffers(sc, fl);
353843bbae19SNavdeep Parhar 		free(fl->sdesc, M_CXGBE);
353943bbae19SNavdeep Parhar 		mtx_destroy(&fl->fl_lock);
354043bbae19SNavdeep Parhar 		bzero(fl, sizeof(*fl));
354143bbae19SNavdeep Parhar 	}
354243bbae19SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
354343bbae19SNavdeep Parhar 	bzero(iq, sizeof(*iq));
354443bbae19SNavdeep Parhar }
354543bbae19SNavdeep Parhar 
354643bbae19SNavdeep Parhar /*
354743bbae19SNavdeep Parhar  * Allocates a hardware ingress queue and an optional freelist that will be
354843bbae19SNavdeep Parhar  * associated with it.
354943bbae19SNavdeep Parhar  *
355043bbae19SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
355143bbae19SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
355243bbae19SNavdeep Parhar  */
355343bbae19SNavdeep Parhar static int
355443bbae19SNavdeep Parhar alloc_iq_fl_hwq(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
355543bbae19SNavdeep Parhar {
355643bbae19SNavdeep Parhar 	int rc, i, cntxt_id;
355743bbae19SNavdeep Parhar 	struct fw_iq_cmd c;
355843bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
355943bbae19SNavdeep Parhar 	__be32 v = 0;
356043bbae19SNavdeep Parhar 
356143bbae19SNavdeep Parhar 	MPASS (!(iq->flags & IQ_HW_ALLOCATED));
356243bbae19SNavdeep Parhar 
356354e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
356454e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
356554e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
356654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
356754e4ee71SNavdeep Parhar 
356854e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
356954e4ee71SNavdeep Parhar 	    FW_LEN16(c));
357054e4ee71SNavdeep Parhar 
357154e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
357254e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
357354e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
357454e4ee71SNavdeep Parhar 
357543bbae19SNavdeep Parhar 	if (iq->intr_idx < 0) {
3576f549e352SNavdeep Parhar 		/* Forwarded interrupts, all headed to fwq */
3577f549e352SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
3578f549e352SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id);
3579f549e352SNavdeep Parhar 	} else {
358043bbae19SNavdeep Parhar 		KASSERT(iq->intr_idx < sc->intr_count,
358143bbae19SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, iq->intr_idx));
358243bbae19SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(iq->intr_idx);
3583f549e352SNavdeep Parhar 	}
358454e4ee71SNavdeep Parhar 
358543bbae19SNavdeep Parhar 	bzero(iq->desc, iq->qsize * IQ_ESIZE);
358654e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
358754e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
3588fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
358954e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
359043bbae19SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(vi->pi->tx_chan) |
359154e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
359254e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
3593b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
359454e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
359554e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
359643bbae19SNavdeep Parhar 	if (iq->cong >= 0)
3597bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
359854e4ee71SNavdeep Parhar 
359954e4ee71SNavdeep Parhar 	if (fl) {
360043bbae19SNavdeep Parhar 		bzero(fl->desc, fl->sidx * EQ_ESIZE + sc->params.sge.spg_len);
3601214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
3602bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
3603bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
36041458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
36051458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
36061458bff9SNavdeep Parhar 			    0));
360743bbae19SNavdeep Parhar 		if (iq->cong >= 0) {
3608bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
360943bbae19SNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(iq->cong) |
3610bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
3611bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
3612bc14b14dSNavdeep Parhar 		}
361354e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
3614ed7e5640SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3615adb0cd84SNavdeep Parhar 			X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B_T6) |
3616ed7e5640SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ?
3617ed7e5640SNavdeep Parhar 			X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B));
361854e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
361954e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
362054e4ee71SNavdeep Parhar 	}
362154e4ee71SNavdeep Parhar 
362254e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
362354e4ee71SNavdeep Parhar 	if (rc != 0) {
362443bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to create hw ingress queue: %d\n", rc);
362554e4ee71SNavdeep Parhar 		return (rc);
362654e4ee71SNavdeep Parhar 	}
362754e4ee71SNavdeep Parhar 
362854e4ee71SNavdeep Parhar 	iq->cidx = 0;
3629b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
363054e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
363154e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
363254e4ee71SNavdeep Parhar 
363354e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
3634b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.iqmap_sz) {
3635733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
3636b20b25e7SNavdeep Parhar 		    cntxt_id, sc->sge.iqmap_sz - 1);
3637733b9277SNavdeep Parhar 	}
363854e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
363954e4ee71SNavdeep Parhar 
364054e4ee71SNavdeep Parhar 	if (fl) {
36414d6db4e0SNavdeep Parhar 		u_int qid;
364243bbae19SNavdeep Parhar #ifdef INVARIANTS
364343bbae19SNavdeep Parhar 		MPASS(!(fl->flags & FL_BUF_RESUME));
364443bbae19SNavdeep Parhar 		for (i = 0; i < fl->sidx * 8; i++)
364543bbae19SNavdeep Parhar 			MPASS(fl->sdesc[i].cl == NULL);
364643bbae19SNavdeep Parhar #endif
364754e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
364843bbae19SNavdeep Parhar 		fl->pidx = fl->cidx = fl->hw_cidx = fl->dbidx = 0;
364943bbae19SNavdeep Parhar 		fl->rx_offset = 0;
365043bbae19SNavdeep Parhar 		fl->flags &= ~(FL_STARVING | FL_DOOMED);
365154e4ee71SNavdeep Parhar 
36529f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
3653b20b25e7SNavdeep Parhar 		if (cntxt_id >= sc->sge.eqmap_sz) {
3654733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
3655b20b25e7SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.eqmap_sz - 1);
3656733b9277SNavdeep Parhar 		}
365754e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
365854e4ee71SNavdeep Parhar 
36594d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
36604d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
366190e7434aSNavdeep Parhar 			uint32_t s_qpp = sc->params.sge.eq_s_qpp;
36624d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
36634d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
36644d6db4e0SNavdeep Parhar 
36654d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
36664d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
36674d6db4e0SNavdeep Parhar 			qid &= mask;
36684d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
36694d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
36704d6db4e0SNavdeep Parhar 				qid = 0;
36714d6db4e0SNavdeep Parhar 			}
36724d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
36734d6db4e0SNavdeep Parhar 		}
3674d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
36754d6db4e0SNavdeep Parhar 
367654e4ee71SNavdeep Parhar 		FL_LOCK(fl);
3677733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
3678733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
367954e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
368054e4ee71SNavdeep Parhar 	}
368154e4ee71SNavdeep Parhar 
368243bbae19SNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && iq->cong >= 0) {
3683ba41ec48SNavdeep Parhar 		uint32_t param, val;
3684ba41ec48SNavdeep Parhar 
3685ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
3686ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
3687ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
368843bbae19SNavdeep Parhar 		if (iq->cong == 0)
368973cd9220SNavdeep Parhar 			val = 1 << 19;
369073cd9220SNavdeep Parhar 		else {
369173cd9220SNavdeep Parhar 			val = 2 << 19;
369273cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
369343bbae19SNavdeep Parhar 				if (iq->cong & (1 << i))
369473cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
369573cd9220SNavdeep Parhar 			}
369673cd9220SNavdeep Parhar 		}
369773cd9220SNavdeep Parhar 
3698ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
3699ba41ec48SNavdeep Parhar 		if (rc != 0) {
3700ba41ec48SNavdeep Parhar 			/* report error but carry on */
370143bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to set congestion manager context "
370243bbae19SNavdeep Parhar 			    "for ingress queue %d: %d\n", iq->cntxt_id, rc);
3703ba41ec48SNavdeep Parhar 		}
3704ba41ec48SNavdeep Parhar 	}
3705ba41ec48SNavdeep Parhar 
370654e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
3707733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
3708315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) |
370954e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
371054e4ee71SNavdeep Parhar 
371143bbae19SNavdeep Parhar 	iq->flags |= IQ_HW_ALLOCATED;
371243bbae19SNavdeep Parhar 
371354e4ee71SNavdeep Parhar 	return (0);
371454e4ee71SNavdeep Parhar }
371554e4ee71SNavdeep Parhar 
371654e4ee71SNavdeep Parhar static int
371743bbae19SNavdeep Parhar free_iq_fl_hwq(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl)
371854e4ee71SNavdeep Parhar {
371938035ed6SNavdeep Parhar 	int rc;
372054e4ee71SNavdeep Parhar 
372143bbae19SNavdeep Parhar 	MPASS(iq->flags & IQ_HW_ALLOCATED);
372243bbae19SNavdeep Parhar 	rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, FW_IQ_TYPE_FL_INT_CAP,
372343bbae19SNavdeep Parhar 	    iq->cntxt_id, fl ? fl->cntxt_id : 0xffff, 0xffff);
372454e4ee71SNavdeep Parhar 	if (rc != 0) {
372543bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to free iq %p: %d\n", iq, rc);
372654e4ee71SNavdeep Parhar 		return (rc);
372754e4ee71SNavdeep Parhar 	}
372843bbae19SNavdeep Parhar 	iq->flags &= ~IQ_HW_ALLOCATED;
372954e4ee71SNavdeep Parhar 
373054e4ee71SNavdeep Parhar 	return (0);
373154e4ee71SNavdeep Parhar }
373254e4ee71SNavdeep Parhar 
373338035ed6SNavdeep Parhar static void
3734348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
3735348694daSNavdeep Parhar     struct sge_iq *iq)
3736348694daSNavdeep Parhar {
373743bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
3738348694daSNavdeep Parhar 
373943bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
374043bbae19SNavdeep Parhar 		return;
374143bbae19SNavdeep Parhar 
374243bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3743348694daSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba,
3744348694daSNavdeep Parhar 	    "bus address of descriptor ring");
3745348694daSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3746348694daSNavdeep Parhar 	    iq->qsize * IQ_ESIZE, "descriptor ring size in bytes");
3747473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
3748473f6163SNavdeep Parhar 	    &iq->abs_id, 0, "absolute id of the queue");
3749473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3750473f6163SNavdeep Parhar 	    &iq->cntxt_id, 0, "SGE context id of the queue");
3751473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &iq->cidx,
3752473f6163SNavdeep Parhar 	    0, "consumer index");
3753348694daSNavdeep Parhar }
3754348694daSNavdeep Parhar 
3755348694daSNavdeep Parhar static void
3756aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
3757aa93b99aSNavdeep Parhar     struct sysctl_oid *oid, struct sge_fl *fl)
375838035ed6SNavdeep Parhar {
375943bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
376038035ed6SNavdeep Parhar 
376143bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
376243bbae19SNavdeep Parhar 		return;
376343bbae19SNavdeep Parhar 
376443bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
37657029da5cSPawel Biernacki 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl",
37667029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "freelist");
376738035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
376838035ed6SNavdeep Parhar 
3769aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3770aa93b99aSNavdeep Parhar 	    &fl->ba, "bus address of descriptor ring");
3771aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3772aa93b99aSNavdeep Parhar 	    fl->sidx * EQ_ESIZE + sc->params.sge.spg_len,
3773aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3774473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3775473f6163SNavdeep Parhar 	    &fl->cntxt_id, 0, "SGE context id of the freelist");
3776e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
3777e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
3778e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
3779e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
378038035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
378138035ed6SNavdeep Parhar 	    0, "consumer index");
378238035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
378338035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
378438035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
378538035ed6SNavdeep Parhar 	}
378638035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
378738035ed6SNavdeep Parhar 	    0, "producer index");
378838035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
378938035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
379038035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
379138035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
379238035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
379338035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
379438035ed6SNavdeep Parhar }
379538035ed6SNavdeep Parhar 
379643bbae19SNavdeep Parhar /*
379743bbae19SNavdeep Parhar  * Idempotent.
379843bbae19SNavdeep Parhar  */
379954e4ee71SNavdeep Parhar static int
3800733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
380154e4ee71SNavdeep Parhar {
3802733b9277SNavdeep Parhar 	int rc, intr_idx;
380356599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
380443bbae19SNavdeep Parhar 	struct vi_info *vi = &sc->port[0]->vi[0];
380556599263SNavdeep Parhar 
380643bbae19SNavdeep Parhar 	if (!(fwq->flags & IQ_SW_ALLOCATED)) {
380743bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
380843bbae19SNavdeep Parhar 
38096af45170SJohn Baldwin 		if (sc->flags & IS_VF)
38106af45170SJohn Baldwin 			intr_idx = 0;
38114535e804SNavdeep Parhar 		else
3812733b9277SNavdeep Parhar 			intr_idx = sc->intr_count > 1 ? 1 : 0;
381343bbae19SNavdeep Parhar 		init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, intr_idx, -1);
381443bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, fwq, NULL, &sc->ctx, sc->fwq_oid);
3815733b9277SNavdeep Parhar 		if (rc != 0) {
381643bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to allocate fwq: %d\n", rc);
381756599263SNavdeep Parhar 			return (rc);
3818733b9277SNavdeep Parhar 		}
381943bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
382043bbae19SNavdeep Parhar 	}
382156599263SNavdeep Parhar 
382243bbae19SNavdeep Parhar 	if (!(fwq->flags & IQ_HW_ALLOCATED)) {
382343bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
382443bbae19SNavdeep Parhar 
382543bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, fwq, NULL);
382643bbae19SNavdeep Parhar 		if (rc != 0) {
382743bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to create hw fwq: %d\n", rc);
382843bbae19SNavdeep Parhar 			return (rc);
382943bbae19SNavdeep Parhar 		}
383043bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_HW_ALLOCATED);
383143bbae19SNavdeep Parhar 	}
383256599263SNavdeep Parhar 
3833733b9277SNavdeep Parhar 	return (0);
3834733b9277SNavdeep Parhar }
3835733b9277SNavdeep Parhar 
383643bbae19SNavdeep Parhar /*
383743bbae19SNavdeep Parhar  * Idempotent.
383843bbae19SNavdeep Parhar  */
383943bbae19SNavdeep Parhar static void
3840733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
3841733b9277SNavdeep Parhar {
384243bbae19SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
384343bbae19SNavdeep Parhar 
384443bbae19SNavdeep Parhar 	if (fwq->flags & IQ_HW_ALLOCATED) {
384543bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
384643bbae19SNavdeep Parhar 		free_iq_fl_hwq(sc, fwq, NULL);
384743bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
3848733b9277SNavdeep Parhar 	}
3849733b9277SNavdeep Parhar 
385043bbae19SNavdeep Parhar 	if (fwq->flags & IQ_SW_ALLOCATED) {
385143bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
385243bbae19SNavdeep Parhar 		free_iq_fl(sc, fwq, NULL);
385343bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_SW_ALLOCATED));
385443bbae19SNavdeep Parhar 	}
385543bbae19SNavdeep Parhar }
385643bbae19SNavdeep Parhar 
385743bbae19SNavdeep Parhar /*
385843bbae19SNavdeep Parhar  * Idempotent.
385943bbae19SNavdeep Parhar  */
3860733b9277SNavdeep Parhar static int
386143bbae19SNavdeep Parhar alloc_ctrlq(struct adapter *sc, int idx)
3862733b9277SNavdeep Parhar {
3863733b9277SNavdeep Parhar 	int rc;
3864733b9277SNavdeep Parhar 	char name[16];
386543bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
386643bbae19SNavdeep Parhar 	struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx];
3867733b9277SNavdeep Parhar 
386843bbae19SNavdeep Parhar 	MPASS(idx < sc->params.nports);
386937310a98SNavdeep Parhar 
387043bbae19SNavdeep Parhar 	if (!(ctrlq->eq.flags & EQ_SW_ALLOCATED)) {
387143bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
387243bbae19SNavdeep Parhar 
387337310a98SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
387443bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&sc->ctx, SYSCTL_CHILDREN(sc->ctrlq_oid),
387543bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
387643bbae19SNavdeep Parhar 		    "ctrl queue");
387737310a98SNavdeep Parhar 
387843bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ctrlq%d",
387943bbae19SNavdeep Parhar 		    device_get_nameunit(sc->dev), idx);
388043bbae19SNavdeep Parhar 		init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE,
388143bbae19SNavdeep Parhar 		    sc->port[idx]->tx_chan, &sc->sge.fwq, name);
388243bbae19SNavdeep Parhar 		rc = alloc_wrq(sc, NULL, ctrlq, &sc->ctx, oid);
388343bbae19SNavdeep Parhar 		if (rc != 0) {
388443bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to allocate ctrlq%d: %d\n", idx, rc);
388543bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
388656599263SNavdeep Parhar 			return (rc);
388756599263SNavdeep Parhar 		}
388843bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
388943bbae19SNavdeep Parhar 	}
389043bbae19SNavdeep Parhar 
389143bbae19SNavdeep Parhar 	if (!(ctrlq->eq.flags & EQ_HW_ALLOCATED)) {
389243bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
389343bbae19SNavdeep Parhar 
389443bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, NULL, &ctrlq->eq);
389543bbae19SNavdeep Parhar 		if (rc != 0) {
389643bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to create hw ctrlq%d: %d\n", idx, rc);
389743bbae19SNavdeep Parhar 			return (rc);
389843bbae19SNavdeep Parhar 		}
389943bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_HW_ALLOCATED);
390043bbae19SNavdeep Parhar 	}
390143bbae19SNavdeep Parhar 
390243bbae19SNavdeep Parhar 	return (0);
390343bbae19SNavdeep Parhar }
390443bbae19SNavdeep Parhar 
390543bbae19SNavdeep Parhar /*
390643bbae19SNavdeep Parhar  * Idempotent.
390743bbae19SNavdeep Parhar  */
390843bbae19SNavdeep Parhar static void
390943bbae19SNavdeep Parhar free_ctrlq(struct adapter *sc, int idx)
391043bbae19SNavdeep Parhar {
391143bbae19SNavdeep Parhar 	struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx];
391243bbae19SNavdeep Parhar 
391343bbae19SNavdeep Parhar 	if (ctrlq->eq.flags & EQ_HW_ALLOCATED) {
391443bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
391543bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, &ctrlq->eq);
391643bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
391743bbae19SNavdeep Parhar 	}
391843bbae19SNavdeep Parhar 
391943bbae19SNavdeep Parhar 	if (ctrlq->eq.flags & EQ_SW_ALLOCATED) {
392043bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
392143bbae19SNavdeep Parhar 		free_wrq(sc, ctrlq);
392243bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_SW_ALLOCATED));
392343bbae19SNavdeep Parhar 	}
392443bbae19SNavdeep Parhar }
392556599263SNavdeep Parhar 
39261605bac6SNavdeep Parhar int
39279af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop)
39289fb8886bSNavdeep Parhar {
39299fb8886bSNavdeep Parhar 
39309af71ab3SNavdeep Parhar 	if (drop == -1)
39319fb8886bSNavdeep Parhar 		return (-1);
39329af71ab3SNavdeep Parhar 	else if (drop == 1)
39339fb8886bSNavdeep Parhar 		return (0);
39349fb8886bSNavdeep Parhar 	else
39355bcae8ddSNavdeep Parhar 		return (pi->rx_e_chan_map);
39369fb8886bSNavdeep Parhar }
39379fb8886bSNavdeep Parhar 
393843bbae19SNavdeep Parhar /*
393943bbae19SNavdeep Parhar  * Idempotent.
394043bbae19SNavdeep Parhar  */
3941733b9277SNavdeep Parhar static int
394243bbae19SNavdeep Parhar alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int idx, int intr_idx,
394343bbae19SNavdeep Parhar     int maxp)
394454e4ee71SNavdeep Parhar {
394554e4ee71SNavdeep Parhar 	int rc;
39467c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
394743bbae19SNavdeep Parhar 	struct ifnet *ifp = vi->ifp;
394843bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
394954e4ee71SNavdeep Parhar 	char name[16];
395054e4ee71SNavdeep Parhar 
395143bbae19SNavdeep Parhar 	if (!(rxq->iq.flags & IQ_SW_ALLOCATED)) {
395243bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
395343bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
395443bbae19SNavdeep Parhar 		rc = tcp_lro_init_args(&rxq->lro, ifp, lro_entries, lro_mbufs);
395554e4ee71SNavdeep Parhar 		if (rc != 0)
395654e4ee71SNavdeep Parhar 			return (rc);
395743bbae19SNavdeep Parhar 		MPASS(rxq->lro.ifp == ifp);	/* also indicates LRO init'ed */
395843bbae19SNavdeep Parhar #endif
395943bbae19SNavdeep Parhar 		rxq->ifp = ifp;
396043bbae19SNavdeep Parhar 
396143bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
396243bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->rxq_oid),
396343bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
396443bbae19SNavdeep Parhar 		    "rx queue");
396543bbae19SNavdeep Parhar 
396643bbae19SNavdeep Parhar 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq,
396743bbae19SNavdeep Parhar 		    intr_idx, tnl_cong(vi->pi, cong_drop));
3968df8437a9SAndrew Gallatin #if defined(INET) || defined(INET6)
3969df8437a9SAndrew Gallatin 		if (ifp->if_capenable & IFCAP_LRO)
3970df8437a9SAndrew Gallatin 			rxq->iq.flags |= IQ_LRO_ENABLED;
3971df8437a9SAndrew Gallatin #endif
3972df8437a9SAndrew Gallatin 		if (ifp->if_capenable & IFCAP_HWRXTSTMP)
3973df8437a9SAndrew Gallatin 			rxq->iq.flags |= IQ_RX_TIMESTAMP;
397443bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
397543bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
397643bbae19SNavdeep Parhar 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
397743bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, &vi->ctx, oid);
397843bbae19SNavdeep Parhar 		if (rc != 0) {
397943bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate rxq%d: %d\n", idx, rc);
398043bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
398143bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
398243bbae19SNavdeep Parhar 			tcp_lro_free(&rxq->lro);
398343bbae19SNavdeep Parhar 			rxq->lro.ifp = NULL;
398443bbae19SNavdeep Parhar #endif
398543bbae19SNavdeep Parhar 			return (rc);
398643bbae19SNavdeep Parhar 		}
398743bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
398843bbae19SNavdeep Parhar 		add_rxq_sysctls(&vi->ctx, oid, rxq);
398943bbae19SNavdeep Parhar 	}
399043bbae19SNavdeep Parhar 
399143bbae19SNavdeep Parhar 	if (!(rxq->iq.flags & IQ_HW_ALLOCATED)) {
399243bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
399343bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, &rxq->iq, &rxq->fl);
399443bbae19SNavdeep Parhar 		if (rc != 0) {
399543bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw rxq%d: %d\n", idx, rc);
399643bbae19SNavdeep Parhar 			return (rc);
399743bbae19SNavdeep Parhar 		}
399843bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_HW_ALLOCATED);
399954e4ee71SNavdeep Parhar 
4000ec55567cSJohn Baldwin 		if (idx == 0)
4001ec55567cSJohn Baldwin 			sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id;
4002ec55567cSJohn Baldwin 		else
4003ec55567cSJohn Baldwin 			KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id,
4004ec55567cSJohn Baldwin 			    ("iq_base mismatch"));
4005ec55567cSJohn Baldwin 		KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF,
4006ec55567cSJohn Baldwin 		    ("PF with non-zero iq_base"));
4007ec55567cSJohn Baldwin 
40084d6db4e0SNavdeep Parhar 		/*
400943bbae19SNavdeep Parhar 		 * The freelist is just barely above the starvation threshold
401043bbae19SNavdeep Parhar 		 * right now, fill it up a bit more.
40114d6db4e0SNavdeep Parhar 		 */
40129b4d7b4eSNavdeep Parhar 		FL_LOCK(&rxq->fl);
4013ec55567cSJohn Baldwin 		refill_fl(sc, &rxq->fl, 128);
40149b4d7b4eSNavdeep Parhar 		FL_UNLOCK(&rxq->fl);
401554e4ee71SNavdeep Parhar 	}
401654e4ee71SNavdeep Parhar 
401743bbae19SNavdeep Parhar 	return (0);
401843bbae19SNavdeep Parhar }
401943bbae19SNavdeep Parhar 
402043bbae19SNavdeep Parhar /*
402143bbae19SNavdeep Parhar  * Idempotent.
402243bbae19SNavdeep Parhar  */
402343bbae19SNavdeep Parhar static void
4024fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
402554e4ee71SNavdeep Parhar {
402643bbae19SNavdeep Parhar 	if (rxq->iq.flags & IQ_HW_ALLOCATED) {
402743bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
402843bbae19SNavdeep Parhar 		free_iq_fl_hwq(vi->adapter, &rxq->iq, &rxq->fl);
402943bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
403054e4ee71SNavdeep Parhar 	}
403143bbae19SNavdeep Parhar 
403243bbae19SNavdeep Parhar 	if (rxq->iq.flags & IQ_SW_ALLOCATED) {
403343bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
403443bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
403543bbae19SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
403654e4ee71SNavdeep Parhar #endif
403743bbae19SNavdeep Parhar 		free_iq_fl(vi->adapter, &rxq->iq, &rxq->fl);
403843bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_SW_ALLOCATED));
403954e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
404043bbae19SNavdeep Parhar 	}
404143bbae19SNavdeep Parhar }
404254e4ee71SNavdeep Parhar 
404343bbae19SNavdeep Parhar static void
404443bbae19SNavdeep Parhar add_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
404543bbae19SNavdeep Parhar     struct sge_rxq *rxq)
404643bbae19SNavdeep Parhar {
404743bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
404843bbae19SNavdeep Parhar 
404943bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
405043bbae19SNavdeep Parhar 		return;
405143bbae19SNavdeep Parhar 
405243bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
405343bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
405443bbae19SNavdeep Parhar 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
405543bbae19SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
405643bbae19SNavdeep Parhar 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
405743bbae19SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
405843bbae19SNavdeep Parhar #endif
405943bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
406043bbae19SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
406143bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_extraction", CTLFLAG_RD,
406243bbae19SNavdeep Parhar 	    &rxq->vlan_extraction, "# of times hardware extracted 802.1Q tag");
406343bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_rxcsum", CTLFLAG_RD,
406443bbae19SNavdeep Parhar 	    &rxq->vxlan_rxcsum,
406543bbae19SNavdeep Parhar 	    "# of times hardware assisted with inner checksum (VXLAN)");
406654e4ee71SNavdeep Parhar }
406754e4ee71SNavdeep Parhar 
406809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
406943bbae19SNavdeep Parhar /*
407043bbae19SNavdeep Parhar  * Idempotent.
407143bbae19SNavdeep Parhar  */
407254e4ee71SNavdeep Parhar static int
407343bbae19SNavdeep Parhar alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq, int idx,
407443bbae19SNavdeep Parhar     int intr_idx, int maxp)
4075f7dfe243SNavdeep Parhar {
4076733b9277SNavdeep Parhar 	int rc;
407743bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
407843bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
4079733b9277SNavdeep Parhar 	char name[16];
4080f7dfe243SNavdeep Parhar 
408143bbae19SNavdeep Parhar 	if (!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED)) {
408243bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
4083733b9277SNavdeep Parhar 
4084733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
408543bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx,
408643bbae19SNavdeep Parhar 		    SYSCTL_CHILDREN(vi->ofld_rxq_oid), OID_AUTO, name,
408743bbae19SNavdeep Parhar 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload rx queue");
4088733b9277SNavdeep Parhar 
408943bbae19SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx,
409043bbae19SNavdeep Parhar 		    vi->qsize_rxq, intr_idx, 0);
409143bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
409243bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
409343bbae19SNavdeep Parhar 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
409443bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, &vi->ctx,
409543bbae19SNavdeep Parhar 		    oid);
409643bbae19SNavdeep Parhar 		if (rc != 0) {
409743bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate ofld_rxq%d: %d\n", idx,
409843bbae19SNavdeep Parhar 			    rc);
409943bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
410043bbae19SNavdeep Parhar 			return (rc);
410143bbae19SNavdeep Parhar 		}
410243bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
4103a9f0cf48SJohn Baldwin 		ofld_rxq->rx_iscsi_ddp_setup_ok = counter_u64_alloc(M_WAITOK);
4104a9f0cf48SJohn Baldwin 		ofld_rxq->rx_iscsi_ddp_setup_error =
4105a9f0cf48SJohn Baldwin 		    counter_u64_alloc(M_WAITOK);
410643bbae19SNavdeep Parhar 		add_ofld_rxq_sysctls(&vi->ctx, oid, ofld_rxq);
410743bbae19SNavdeep Parhar 	}
4108fe496dc0SJohn Baldwin 
410943bbae19SNavdeep Parhar 	if (!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)) {
411043bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
411143bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, &ofld_rxq->iq, &ofld_rxq->fl);
411243bbae19SNavdeep Parhar 		if (rc != 0) {
411343bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw ofld_rxq%d: %d\n", idx,
411443bbae19SNavdeep Parhar 			    rc);
411543bbae19SNavdeep Parhar 			return (rc);
411643bbae19SNavdeep Parhar 		}
411743bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_HW_ALLOCATED);
411843bbae19SNavdeep Parhar 	}
4119733b9277SNavdeep Parhar 	return (rc);
4120733b9277SNavdeep Parhar }
4121733b9277SNavdeep Parhar 
412243bbae19SNavdeep Parhar /*
412343bbae19SNavdeep Parhar  * Idempotent.
412443bbae19SNavdeep Parhar  */
412543bbae19SNavdeep Parhar static void
4126fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
4127733b9277SNavdeep Parhar {
412843bbae19SNavdeep Parhar 	if (ofld_rxq->iq.flags & IQ_HW_ALLOCATED) {
412943bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
413043bbae19SNavdeep Parhar 		free_iq_fl_hwq(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl);
413143bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
413243bbae19SNavdeep Parhar 	}
4133733b9277SNavdeep Parhar 
413443bbae19SNavdeep Parhar 	if (ofld_rxq->iq.flags & IQ_SW_ALLOCATED) {
413543bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
413643bbae19SNavdeep Parhar 		free_iq_fl(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl);
413743bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED));
4138a9f0cf48SJohn Baldwin 		counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_ok);
4139a9f0cf48SJohn Baldwin 		counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_error);
4140733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
414143bbae19SNavdeep Parhar 	}
414243bbae19SNavdeep Parhar }
4143733b9277SNavdeep Parhar 
414443bbae19SNavdeep Parhar static void
414543bbae19SNavdeep Parhar add_ofld_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
414643bbae19SNavdeep Parhar     struct sge_ofld_rxq *ofld_rxq)
414743bbae19SNavdeep Parhar {
414843bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
414943bbae19SNavdeep Parhar 
415043bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
415143bbae19SNavdeep Parhar 		return;
415243bbae19SNavdeep Parhar 
415343bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
41544b6ed075SJohn Baldwin 	SYSCTL_ADD_ULONG(ctx, children, OID_AUTO,
415543bbae19SNavdeep Parhar 	    "rx_toe_tls_records", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_records,
415643bbae19SNavdeep Parhar 	    "# of TOE TLS records received");
41574b6ed075SJohn Baldwin 	SYSCTL_ADD_ULONG(ctx, children, OID_AUTO,
415843bbae19SNavdeep Parhar 	    "rx_toe_tls_octets", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_octets,
415943bbae19SNavdeep Parhar 	    "# of payload octets in received TOE TLS records");
41604b6ed075SJohn Baldwin 
41614b6ed075SJohn Baldwin 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "iscsi",
41624b6ed075SJohn Baldwin 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "TOE iSCSI statistics");
41634b6ed075SJohn Baldwin 	children = SYSCTL_CHILDREN(oid);
41644b6ed075SJohn Baldwin 
41654b6ed075SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_ok",
41664b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_ok,
41674b6ed075SJohn Baldwin 	    "# of times DDP buffer was setup successfully.");
41684b6ed075SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_error",
41694b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_error,
41704b6ed075SJohn Baldwin 	    "# of times DDP buffer setup failed.");
41714b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_octets",
41724b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_octets, 0,
41734b6ed075SJohn Baldwin 	    "# of octets placed directly");
41744b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_pdus",
41754b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_pdus, 0,
41764b6ed075SJohn Baldwin 	    "# of PDUs with data placed directly.");
41774b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_octets",
41784b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_octets, 0,
41794b6ed075SJohn Baldwin 	    "# of data octets delivered in freelist");
41804b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_pdus",
41814b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_pdus, 0,
41824b6ed075SJohn Baldwin 	    "# of PDUs with data delivered in freelist");
41834d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "padding_errors",
41844d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_padding_errors, 0,
41854d4cf62eSJohn Baldwin 	    "# of PDUs with invalid padding");
41864d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "header_digest_errors",
41874d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_header_digest_errors, 0,
41884d4cf62eSJohn Baldwin 	    "# of PDUs with invalid header digests");
41894d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "data_digest_errors",
41904d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_data_digest_errors, 0,
41914d4cf62eSJohn Baldwin 	    "# of PDUs with invalid data digests");
4192733b9277SNavdeep Parhar }
4193733b9277SNavdeep Parhar #endif
4194733b9277SNavdeep Parhar 
4195ddf09ad6SNavdeep Parhar /*
4196ddf09ad6SNavdeep Parhar  * Returns a reasonable automatic cidx flush threshold for a given queue size.
4197ddf09ad6SNavdeep Parhar  */
4198ddf09ad6SNavdeep Parhar static u_int
4199ddf09ad6SNavdeep Parhar qsize_to_fthresh(int qsize)
4200ddf09ad6SNavdeep Parhar {
4201ddf09ad6SNavdeep Parhar 	u_int fthresh;
4202ddf09ad6SNavdeep Parhar 
4203ddf09ad6SNavdeep Parhar 	while (!powerof2(qsize))
4204ddf09ad6SNavdeep Parhar 		qsize++;
4205ddf09ad6SNavdeep Parhar 	fthresh = ilog2(qsize);
4206ddf09ad6SNavdeep Parhar 	if (fthresh > X_CIDXFLUSHTHRESH_128)
4207ddf09ad6SNavdeep Parhar 		fthresh = X_CIDXFLUSHTHRESH_128;
4208ddf09ad6SNavdeep Parhar 
4209ddf09ad6SNavdeep Parhar 	return (fthresh);
4210ddf09ad6SNavdeep Parhar }
4211ddf09ad6SNavdeep Parhar 
4212733b9277SNavdeep Parhar static int
4213733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
4214733b9277SNavdeep Parhar {
4215733b9277SNavdeep Parhar 	int rc, cntxt_id;
4216733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
421790e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
4218f7dfe243SNavdeep Parhar 
4219f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
4220f7dfe243SNavdeep Parhar 
4221f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
4222f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
4223f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
4224f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
4225f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
42267951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
4227f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
4228f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
422987b027baSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
4230733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
423156599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
4232f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
4233adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4234adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
4235f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
4236ddf09ad6SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
42377951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
4238f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
4239f7dfe243SNavdeep Parhar 
4240f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
4241f7dfe243SNavdeep Parhar 	if (rc != 0) {
424243bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to create hw ctrlq for tx_chan %d: %d\n",
424343bbae19SNavdeep Parhar 		    eq->tx_chan, rc);
4244f7dfe243SNavdeep Parhar 		return (rc);
4245f7dfe243SNavdeep Parhar 	}
4246f7dfe243SNavdeep Parhar 
4247f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
424876c89022SNavdeep Parhar 	eq->abs_id = G_FW_EQ_CTRL_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
4249f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4250b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4251733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4252b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
4253f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
4254f7dfe243SNavdeep Parhar 
4255f7dfe243SNavdeep Parhar 	return (rc);
4256f7dfe243SNavdeep Parhar }
4257f7dfe243SNavdeep Parhar 
4258f7dfe243SNavdeep Parhar static int
4259fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
426054e4ee71SNavdeep Parhar {
426154e4ee71SNavdeep Parhar 	int rc, cntxt_id;
426254e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
426390e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
426454e4ee71SNavdeep Parhar 
426554e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
426654e4ee71SNavdeep Parhar 
426754e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
426854e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
426954e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
427054e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
427154e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
42727951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
4273fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
427454e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
42757951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
4276733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
4277aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
4278adb0cd84SNavdeep Parhar 	c.dcaen_to_eqsize =
4279adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4280adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
428154e4ee71SNavdeep Parhar 		V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
42827951040fSNavdeep Parhar 		V_FW_EQ_ETH_CMD_EQSIZE(qsize));
428354e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
428454e4ee71SNavdeep Parhar 
428554e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
428654e4ee71SNavdeep Parhar 	if (rc != 0) {
4287fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
4288733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
4289733b9277SNavdeep Parhar 		return (rc);
4290733b9277SNavdeep Parhar 	}
4291733b9277SNavdeep Parhar 
4292733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
4293ec55567cSJohn Baldwin 	eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
4294733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4295b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4296733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4297b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
4298733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
4299733b9277SNavdeep Parhar 
430054e4ee71SNavdeep Parhar 	return (rc);
430154e4ee71SNavdeep Parhar }
430254e4ee71SNavdeep Parhar 
4303eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4304733b9277SNavdeep Parhar static int
4305fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
4306733b9277SNavdeep Parhar {
4307733b9277SNavdeep Parhar 	int rc, cntxt_id;
4308733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
430990e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
431054e4ee71SNavdeep Parhar 
4311733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
4312733b9277SNavdeep Parhar 
4313733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
4314733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
4315733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
4316733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
4317733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
4318733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
4319ddf09ad6SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
4320733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
4321733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
4322733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
4323adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4324adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
4325733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
4326ddf09ad6SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
43277951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
4328733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
4329733b9277SNavdeep Parhar 
4330733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
4331733b9277SNavdeep Parhar 	if (rc != 0) {
4332fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
4333733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
4334733b9277SNavdeep Parhar 		return (rc);
4335733b9277SNavdeep Parhar 	}
4336733b9277SNavdeep Parhar 
4337733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
433876c89022SNavdeep Parhar 	eq->abs_id = G_FW_EQ_OFLD_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
433954e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4340b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4341733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4342b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
434354e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
434454e4ee71SNavdeep Parhar 
4345733b9277SNavdeep Parhar 	return (rc);
4346733b9277SNavdeep Parhar }
4347733b9277SNavdeep Parhar #endif
4348733b9277SNavdeep Parhar 
434943bbae19SNavdeep Parhar /* SW only */
4350733b9277SNavdeep Parhar static int
435143bbae19SNavdeep Parhar alloc_eq(struct adapter *sc, struct sge_eq *eq, struct sysctl_ctx_list *ctx,
435243bbae19SNavdeep Parhar     struct sysctl_oid *oid)
4353733b9277SNavdeep Parhar {
43547951040fSNavdeep Parhar 	int rc, qsize;
4355733b9277SNavdeep Parhar 	size_t len;
4356733b9277SNavdeep Parhar 
435743bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_SW_ALLOCATED));
4358733b9277SNavdeep Parhar 
435990e7434aSNavdeep Parhar 	qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
43607951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
436143bbae19SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, &eq->ba,
436243bbae19SNavdeep Parhar 	    (void **)&eq->desc);
4363733b9277SNavdeep Parhar 	if (rc)
4364733b9277SNavdeep Parhar 		return (rc);
436543bbae19SNavdeep Parhar 	if (ctx != NULL && oid != NULL)
436643bbae19SNavdeep Parhar 		add_eq_sysctls(sc, ctx, oid, eq);
436743bbae19SNavdeep Parhar 	eq->flags |= EQ_SW_ALLOCATED;
4368733b9277SNavdeep Parhar 
436943bbae19SNavdeep Parhar 	return (0);
437043bbae19SNavdeep Parhar }
437143bbae19SNavdeep Parhar 
437243bbae19SNavdeep Parhar /* SW only */
437343bbae19SNavdeep Parhar static void
437443bbae19SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
437543bbae19SNavdeep Parhar {
437643bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_SW_ALLOCATED);
43775ef87bf8SNavdeep Parhar 	if (eq->type == EQ_ETH)
437843bbae19SNavdeep Parhar 		MPASS(eq->pidx == eq->cidx);
437943bbae19SNavdeep Parhar 
438043bbae19SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
438143bbae19SNavdeep Parhar 	mtx_destroy(&eq->eq_lock);
438243bbae19SNavdeep Parhar 	bzero(eq, sizeof(*eq));
438343bbae19SNavdeep Parhar }
438443bbae19SNavdeep Parhar 
438543bbae19SNavdeep Parhar static void
438643bbae19SNavdeep Parhar add_eq_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
438743bbae19SNavdeep Parhar     struct sysctl_oid *oid, struct sge_eq *eq)
438843bbae19SNavdeep Parhar {
438943bbae19SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
439043bbae19SNavdeep Parhar 
439143bbae19SNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &eq->ba,
439243bbae19SNavdeep Parhar 	    "bus address of descriptor ring");
439343bbae19SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
439443bbae19SNavdeep Parhar 	    eq->sidx * EQ_ESIZE + sc->params.sge.spg_len,
439543bbae19SNavdeep Parhar 	    "desc ring size in bytes");
439643bbae19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
439743bbae19SNavdeep Parhar 	    &eq->abs_id, 0, "absolute id of the queue");
439843bbae19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
439943bbae19SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
440043bbae19SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &eq->cidx,
440143bbae19SNavdeep Parhar 	    0, "consumer index");
440243bbae19SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &eq->pidx,
440343bbae19SNavdeep Parhar 	    0, "producer index");
440443bbae19SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
440543bbae19SNavdeep Parhar 	    eq->sidx, "status page index");
440643bbae19SNavdeep Parhar }
440743bbae19SNavdeep Parhar 
440843bbae19SNavdeep Parhar static int
440943bbae19SNavdeep Parhar alloc_eq_hwq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
441043bbae19SNavdeep Parhar {
441143bbae19SNavdeep Parhar 	int rc;
441243bbae19SNavdeep Parhar 
441343bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_HW_ALLOCATED));
441443bbae19SNavdeep Parhar 
441543bbae19SNavdeep Parhar 	eq->iqid = eq->iq->cntxt_id;
4416ddf09ad6SNavdeep Parhar 	eq->pidx = eq->cidx = eq->dbidx = 0;
4417ddf09ad6SNavdeep Parhar 	/* Note that equeqidx is not used with sge_wrq (OFLD/CTRL) queues. */
4418ddf09ad6SNavdeep Parhar 	eq->equeqidx = 0;
4419d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
442043bbae19SNavdeep Parhar 	bzero(eq->desc, eq->sidx * EQ_ESIZE + sc->params.sge.spg_len);
4421733b9277SNavdeep Parhar 
442243bbae19SNavdeep Parhar 	switch (eq->type) {
4423733b9277SNavdeep Parhar 	case EQ_CTRL:
4424733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
4425733b9277SNavdeep Parhar 		break;
4426733b9277SNavdeep Parhar 
4427733b9277SNavdeep Parhar 	case EQ_ETH:
4428fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
4429733b9277SNavdeep Parhar 		break;
4430733b9277SNavdeep Parhar 
4431eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4432733b9277SNavdeep Parhar 	case EQ_OFLD:
4433fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
4434733b9277SNavdeep Parhar 		break;
4435733b9277SNavdeep Parhar #endif
4436733b9277SNavdeep Parhar 
4437733b9277SNavdeep Parhar 	default:
443843bbae19SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__, eq->type);
4439733b9277SNavdeep Parhar 	}
4440733b9277SNavdeep Parhar 	if (rc != 0) {
444143bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to allocate egress queue(%d): %d\n",
444243bbae19SNavdeep Parhar 		    eq->type, rc);
444343bbae19SNavdeep Parhar 		return (rc);
4444733b9277SNavdeep Parhar 	}
4445733b9277SNavdeep Parhar 
4446d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
4447d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
444877ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
444990e7434aSNavdeep Parhar 		uint32_t s_qpp = sc->params.sge.eq_s_qpp;
4450d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
4451d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
4452d14b0ac1SNavdeep Parhar 
4453d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
4454d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
4455d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
4456f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
445777ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
4458d14b0ac1SNavdeep Parhar 		else {
4459d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
4460d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
4461d14b0ac1SNavdeep Parhar 		}
4462d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
4463d14b0ac1SNavdeep Parhar 	}
4464d14b0ac1SNavdeep Parhar 
446543bbae19SNavdeep Parhar 	eq->flags |= EQ_HW_ALLOCATED;
446643bbae19SNavdeep Parhar 	return (0);
4467733b9277SNavdeep Parhar }
4468733b9277SNavdeep Parhar 
4469733b9277SNavdeep Parhar static int
447043bbae19SNavdeep Parhar free_eq_hwq(struct adapter *sc, struct vi_info *vi __unused, struct sge_eq *eq)
4471733b9277SNavdeep Parhar {
4472733b9277SNavdeep Parhar 	int rc;
4473733b9277SNavdeep Parhar 
447443bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_HW_ALLOCATED);
447543bbae19SNavdeep Parhar 
447643bbae19SNavdeep Parhar 	switch (eq->type) {
4477733b9277SNavdeep Parhar 	case EQ_CTRL:
447843bbae19SNavdeep Parhar 		rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4479733b9277SNavdeep Parhar 		break;
4480733b9277SNavdeep Parhar 	case EQ_ETH:
448143bbae19SNavdeep Parhar 		rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4482733b9277SNavdeep Parhar 		break;
4483eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4484733b9277SNavdeep Parhar 	case EQ_OFLD:
448543bbae19SNavdeep Parhar 		rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4486733b9277SNavdeep Parhar 		break;
4487733b9277SNavdeep Parhar #endif
4488733b9277SNavdeep Parhar 	default:
448943bbae19SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__, eq->type);
4490733b9277SNavdeep Parhar 	}
4491733b9277SNavdeep Parhar 	if (rc != 0) {
449243bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to free eq (type %d): %d\n", eq->type, rc);
4493733b9277SNavdeep Parhar 		return (rc);
4494733b9277SNavdeep Parhar 	}
449543bbae19SNavdeep Parhar 	eq->flags &= ~EQ_HW_ALLOCATED;
4496733b9277SNavdeep Parhar 
4497733b9277SNavdeep Parhar 	return (0);
4498733b9277SNavdeep Parhar }
4499733b9277SNavdeep Parhar 
4500733b9277SNavdeep Parhar static int
4501fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
450243bbae19SNavdeep Parhar     struct sysctl_ctx_list *ctx, struct sysctl_oid *oid)
4503733b9277SNavdeep Parhar {
450443bbae19SNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
4505733b9277SNavdeep Parhar 	int rc;
4506733b9277SNavdeep Parhar 
450743bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_SW_ALLOCATED));
450843bbae19SNavdeep Parhar 
450943bbae19SNavdeep Parhar 	rc = alloc_eq(sc, eq, ctx, oid);
4510733b9277SNavdeep Parhar 	if (rc)
4511733b9277SNavdeep Parhar 		return (rc);
451243bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_SW_ALLOCATED);
451343bbae19SNavdeep Parhar 	/* Can't fail after this. */
4514733b9277SNavdeep Parhar 
4515733b9277SNavdeep Parhar 	wrq->adapter = sc;
45167951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
45177951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
451809fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
45197951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
45207951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
452143bbae19SNavdeep Parhar 	add_wrq_sysctls(ctx, oid, wrq);
4522733b9277SNavdeep Parhar 
452343bbae19SNavdeep Parhar 	return (0);
452443bbae19SNavdeep Parhar }
452543bbae19SNavdeep Parhar 
452643bbae19SNavdeep Parhar static void
452743bbae19SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
452843bbae19SNavdeep Parhar {
452943bbae19SNavdeep Parhar 	free_eq(sc, &wrq->eq);
453043bbae19SNavdeep Parhar 	MPASS(wrq->nwr_pending == 0);
45315ef87bf8SNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
45325ef87bf8SNavdeep Parhar 	MPASS(STAILQ_EMPTY(&wrq->wr_list));
453343bbae19SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
453443bbae19SNavdeep Parhar }
453543bbae19SNavdeep Parhar 
453643bbae19SNavdeep Parhar static void
453743bbae19SNavdeep Parhar add_wrq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
453843bbae19SNavdeep Parhar     struct sge_wrq *wrq)
453943bbae19SNavdeep Parhar {
454043bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
454143bbae19SNavdeep Parhar 
454243bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
454343bbae19SNavdeep Parhar 		return;
454443bbae19SNavdeep Parhar 
454543bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
45467951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
45477951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
45487951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
45497951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
45500459a175SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD,
45510459a175SNavdeep Parhar 	    &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)");
4552733b9277SNavdeep Parhar }
4553733b9277SNavdeep Parhar 
455443bbae19SNavdeep Parhar /*
455543bbae19SNavdeep Parhar  * Idempotent.
455643bbae19SNavdeep Parhar  */
4557733b9277SNavdeep Parhar static int
455843bbae19SNavdeep Parhar alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx)
4559733b9277SNavdeep Parhar {
456043bbae19SNavdeep Parhar 	int rc, iqidx;
4561fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
456243bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
4563733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
4564d735920dSNavdeep Parhar 	struct txpkts *txp;
4565733b9277SNavdeep Parhar 	char name[16];
456643bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
4567733b9277SNavdeep Parhar 
456843bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_SW_ALLOCATED)) {
456943bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
457043bbae19SNavdeep Parhar 
457143bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
457243bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->txq_oid),
457343bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
457443bbae19SNavdeep Parhar 		    "tx queue");
457543bbae19SNavdeep Parhar 
457643bbae19SNavdeep Parhar 		iqidx = vi->first_rxq + (idx % vi->nrxq);
457743bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
457843bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
457943bbae19SNavdeep Parhar 		init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan,
458043bbae19SNavdeep Parhar 		    &sc->sge.rxq[iqidx].iq, name);
458143bbae19SNavdeep Parhar 
458243bbae19SNavdeep Parhar 		rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx,
458343bbae19SNavdeep Parhar 		    can_resume_eth_tx, M_CXGBE, &eq->eq_lock, M_WAITOK);
45847951040fSNavdeep Parhar 		if (rc != 0) {
458543bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate mp_ring for txq%d: %d\n",
458643bbae19SNavdeep Parhar 			    idx, rc);
458743bbae19SNavdeep Parhar failed:
458843bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
45897951040fSNavdeep Parhar 			return (rc);
45907951040fSNavdeep Parhar 		}
45917951040fSNavdeep Parhar 
459243bbae19SNavdeep Parhar 		rc = alloc_eq(sc, eq, &vi->ctx, oid);
459343bbae19SNavdeep Parhar 		if (rc) {
459443bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate txq%d: %d\n", idx, rc);
45957951040fSNavdeep Parhar 			mp_ring_free(txq->r);
459643bbae19SNavdeep Parhar 			goto failed;
459743bbae19SNavdeep Parhar 		}
459843bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
459943bbae19SNavdeep Parhar 		/* Can't fail after this point. */
460043bbae19SNavdeep Parhar 
460143bbae19SNavdeep Parhar 		TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
460243bbae19SNavdeep Parhar 		txq->ifp = vi->ifp;
460343bbae19SNavdeep Parhar 		txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
460443bbae19SNavdeep Parhar 		txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
460543bbae19SNavdeep Parhar 		    M_ZERO | M_WAITOK);
460643bbae19SNavdeep Parhar 
460743bbae19SNavdeep Parhar 		add_txq_sysctls(vi, &vi->ctx, oid, txq);
46087951040fSNavdeep Parhar 	}
4609733b9277SNavdeep Parhar 
461043bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_HW_ALLOCATED)) {
461143bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
461243bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, vi, eq);
461343bbae19SNavdeep Parhar 		if (rc != 0) {
461443bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw txq%d: %d\n", idx, rc);
461543bbae19SNavdeep Parhar 			return (rc);
461643bbae19SNavdeep Parhar 		}
461743bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_HW_ALLOCATED);
46187951040fSNavdeep Parhar 		/* Can't fail after this point. */
46197951040fSNavdeep Parhar 
4620ec55567cSJohn Baldwin 		if (idx == 0)
4621ec55567cSJohn Baldwin 			sc->sge.eq_base = eq->abs_id - eq->cntxt_id;
4622ec55567cSJohn Baldwin 		else
4623ec55567cSJohn Baldwin 			KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id,
4624ec55567cSJohn Baldwin 			    ("eq_base mismatch"));
4625ec55567cSJohn Baldwin 		KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF,
4626ec55567cSJohn Baldwin 		    ("PF with non-zero eq_base"));
4627ec55567cSJohn Baldwin 
4628d735920dSNavdeep Parhar 		txp = &txq->txp;
4629d735920dSNavdeep Parhar 		MPASS(nitems(txp->mb) >= sc->params.max_pkts_per_eth_tx_pkts_wr);
4630d735920dSNavdeep Parhar 		txq->txp.max_npkt = min(nitems(txp->mb),
4631d735920dSNavdeep Parhar 		    sc->params.max_pkts_per_eth_tx_pkts_wr);
463230e3f2b4SNavdeep Parhar 		if (vi->flags & TX_USES_VM_WR && !(sc->flags & IS_VF))
463330e3f2b4SNavdeep Parhar 			txq->txp.max_npkt--;
4634d735920dSNavdeep Parhar 
463543bbae19SNavdeep Parhar 		if (vi->flags & TX_USES_VM_WR)
463643bbae19SNavdeep Parhar 			txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
463743bbae19SNavdeep Parhar 			    V_TXPKT_INTF(pi->tx_chan));
463843bbae19SNavdeep Parhar 		else
463943bbae19SNavdeep Parhar 			txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
464043bbae19SNavdeep Parhar 			    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) |
464143bbae19SNavdeep Parhar 			    V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld));
464243bbae19SNavdeep Parhar 
464343bbae19SNavdeep Parhar 		txq->tc_idx = -1;
464443bbae19SNavdeep Parhar 	}
464543bbae19SNavdeep Parhar 
464643bbae19SNavdeep Parhar 	return (0);
464743bbae19SNavdeep Parhar }
464843bbae19SNavdeep Parhar 
464943bbae19SNavdeep Parhar /*
465043bbae19SNavdeep Parhar  * Idempotent.
465143bbae19SNavdeep Parhar  */
465243bbae19SNavdeep Parhar static void
465343bbae19SNavdeep Parhar free_txq(struct vi_info *vi, struct sge_txq *txq)
465443bbae19SNavdeep Parhar {
465543bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
465643bbae19SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
465743bbae19SNavdeep Parhar 
465843bbae19SNavdeep Parhar 	if (eq->flags & EQ_HW_ALLOCATED) {
465943bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
466043bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, eq);
466143bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
466243bbae19SNavdeep Parhar 	}
466343bbae19SNavdeep Parhar 
466443bbae19SNavdeep Parhar 	if (eq->flags & EQ_SW_ALLOCATED) {
466543bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
466643bbae19SNavdeep Parhar 		sglist_free(txq->gl);
466743bbae19SNavdeep Parhar 		free(txq->sdesc, M_CXGBE);
466843bbae19SNavdeep Parhar 		mp_ring_free(txq->r);
466943bbae19SNavdeep Parhar 		free_eq(sc, eq);
467043bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_SW_ALLOCATED));
467143bbae19SNavdeep Parhar 		bzero(txq, sizeof(*txq));
467243bbae19SNavdeep Parhar 	}
467343bbae19SNavdeep Parhar }
467443bbae19SNavdeep Parhar 
467543bbae19SNavdeep Parhar static void
467643bbae19SNavdeep Parhar add_txq_sysctls(struct vi_info *vi, struct sysctl_ctx_list *ctx,
467743bbae19SNavdeep Parhar     struct sysctl_oid *oid, struct sge_txq *txq)
467843bbae19SNavdeep Parhar {
467943bbae19SNavdeep Parhar 	struct adapter *sc;
468043bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
468143bbae19SNavdeep Parhar 
468243bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
468343bbae19SNavdeep Parhar 		return;
468443bbae19SNavdeep Parhar 
468543bbae19SNavdeep Parhar 	sc = vi->adapter;
468654e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
468754e4ee71SNavdeep Parhar 
468843bbae19SNavdeep Parhar 	mp_ring_sysctls(txq->r, ctx, children);
468959bc8ce0SNavdeep Parhar 
469043bbae19SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tc",
469143bbae19SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_MPSAFE, vi, txq - sc->sge.txq,
469243bbae19SNavdeep Parhar 	    sysctl_tc, "I", "traffic class (-1 means none)");
469302f972e8SNavdeep Parhar 
469443bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
469554e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
469643bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_insertion", CTLFLAG_RD,
469743bbae19SNavdeep Parhar 	    &txq->vlan_insertion, "# of times hardware inserted 802.1Q tag");
469843bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
4699a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
470043bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
470154e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
470243bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
470354e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
470443bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
470554e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
470643bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_wrs", CTLFLAG_RD,
470743bbae19SNavdeep Parhar 	    &txq->txpkts0_wrs, "# of txpkts (type 0) work requests");
470843bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_wrs", CTLFLAG_RD,
470943bbae19SNavdeep Parhar 	    &txq->txpkts1_wrs, "# of txpkts (type 1) work requests");
471043bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_pkts", CTLFLAG_RD,
471143bbae19SNavdeep Parhar 	    &txq->txpkts0_pkts,
47127951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
471343bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_pkts", CTLFLAG_RD,
471443bbae19SNavdeep Parhar 	    &txq->txpkts1_pkts,
47157951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
471643bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts_flush", CTLFLAG_RD,
471743bbae19SNavdeep Parhar 	    &txq->txpkts_flush,
47183447df8bSNavdeep Parhar 	    "# of times txpkts had to be flushed out by an egress-update");
471943bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "raw_wrs", CTLFLAG_RD,
47205cdaef71SJohn Baldwin 	    &txq->raw_wrs, "# of raw work requests (non-packets)");
472143bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_tso_wrs", CTLFLAG_RD,
472243bbae19SNavdeep Parhar 	    &txq->vxlan_tso_wrs, "# of VXLAN TSO work requests");
472343bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_txcsum", CTLFLAG_RD,
472443bbae19SNavdeep Parhar 	    &txq->vxlan_txcsum,
4725a4a4ad2dSNavdeep Parhar 	    "# of times hardware assisted with inner checksums (VXLAN)");
4726bddf7343SJohn Baldwin 
4727bddf7343SJohn Baldwin #ifdef KERN_TLS
472815f33555SNavdeep Parhar 	if (is_ktls(sc)) {
472943bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_records",
473043bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_records,
4731bddf7343SJohn Baldwin 		    "# of NIC TLS records transmitted");
473243bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_short",
473343bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_short,
4734bddf7343SJohn Baldwin 		    "# of short NIC TLS records transmitted");
473543bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_partial",
473643bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_partial,
4737bddf7343SJohn Baldwin 		    "# of partial NIC TLS records transmitted");
473843bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_full",
473943bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_full,
4740bddf7343SJohn Baldwin 		    "# of full NIC TLS records transmitted");
474143bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_octets",
474243bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_octets,
4743bddf7343SJohn Baldwin 		    "# of payload octets in transmitted NIC TLS records");
474443bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_waste",
474543bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_waste,
4746bddf7343SJohn Baldwin 		    "# of octets DMAd but not transmitted in NIC TLS records");
474743bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_options",
474843bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_options,
4749bddf7343SJohn Baldwin 		    "# of NIC TLS options-only packets transmitted");
475043bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_header",
475143bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_header,
4752bddf7343SJohn Baldwin 		    "# of NIC TLS header-only packets transmitted");
475343bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin",
475443bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_fin,
4755bddf7343SJohn Baldwin 		    "# of NIC TLS FIN-only packets transmitted");
475643bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin_short",
475743bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_fin_short,
4758bddf7343SJohn Baldwin 		    "# of NIC TLS padded FIN packets on short TLS records");
475943bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_cbc",
476043bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_cbc,
4761bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-CBC");
476243bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_gcm",
476343bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_gcm,
4764bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-GCM");
4765bddf7343SJohn Baldwin 	}
4766bddf7343SJohn Baldwin #endif
476754e4ee71SNavdeep Parhar }
476854e4ee71SNavdeep Parhar 
4769077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
477043bbae19SNavdeep Parhar /*
477143bbae19SNavdeep Parhar  * Idempotent.
477243bbae19SNavdeep Parhar  */
4773077ba6a8SJohn Baldwin static int
477443bbae19SNavdeep Parhar alloc_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq, int idx)
4775077ba6a8SJohn Baldwin {
477643bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
477743bbae19SNavdeep Parhar 	struct port_info *pi = vi->pi;
4778077ba6a8SJohn Baldwin 	struct adapter *sc = vi->adapter;
477943bbae19SNavdeep Parhar 	struct sge_eq *eq = &ofld_txq->wrq.eq;
478043bbae19SNavdeep Parhar 	int rc, iqidx;
4781077ba6a8SJohn Baldwin 	char name[16];
4782077ba6a8SJohn Baldwin 
478343bbae19SNavdeep Parhar 	MPASS(idx >= 0);
478443bbae19SNavdeep Parhar 	MPASS(idx < vi->nofldtxq);
4785077ba6a8SJohn Baldwin 
478643bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_SW_ALLOCATED)) {
4787077ba6a8SJohn Baldwin 		snprintf(name, sizeof(name), "%d", idx);
478843bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx,
478943bbae19SNavdeep Parhar 		    SYSCTL_CHILDREN(vi->ofld_txq_oid), OID_AUTO, name,
4790077ba6a8SJohn Baldwin 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload tx queue");
4791077ba6a8SJohn Baldwin 
479243bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
479343bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
479443bbae19SNavdeep Parhar 		if (vi->nofldrxq > 0) {
479543bbae19SNavdeep Parhar 			iqidx = vi->first_ofld_rxq + (idx % vi->nofldrxq);
479643bbae19SNavdeep Parhar 			init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
479743bbae19SNavdeep Parhar 			    &sc->sge.ofld_rxq[iqidx].iq, name);
479843bbae19SNavdeep Parhar 		} else {
479943bbae19SNavdeep Parhar 			iqidx = vi->first_rxq + (idx % vi->nrxq);
480043bbae19SNavdeep Parhar 			init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
480143bbae19SNavdeep Parhar 			    &sc->sge.rxq[iqidx].iq, name);
480243bbae19SNavdeep Parhar 		}
480343bbae19SNavdeep Parhar 
480443bbae19SNavdeep Parhar 		rc = alloc_wrq(sc, vi, &ofld_txq->wrq, &vi->ctx, oid);
480543bbae19SNavdeep Parhar 		if (rc != 0) {
480643bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate ofld_txq%d: %d\n", idx,
480743bbae19SNavdeep Parhar 			    rc);
480843bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
4809077ba6a8SJohn Baldwin 			return (rc);
481043bbae19SNavdeep Parhar 		}
481143bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
481243bbae19SNavdeep Parhar 		/* Can't fail after this point. */
4813077ba6a8SJohn Baldwin 
4814568e69e4SJohn Baldwin 		ofld_txq->tx_iscsi_pdus = counter_u64_alloc(M_WAITOK);
4815568e69e4SJohn Baldwin 		ofld_txq->tx_iscsi_octets = counter_u64_alloc(M_WAITOK);
48165b27e4b2SJohn Baldwin 		ofld_txq->tx_iscsi_iso_wrs = counter_u64_alloc(M_WAITOK);
4817fe496dc0SJohn Baldwin 		ofld_txq->tx_toe_tls_records = counter_u64_alloc(M_WAITOK);
4818fe496dc0SJohn Baldwin 		ofld_txq->tx_toe_tls_octets = counter_u64_alloc(M_WAITOK);
481943bbae19SNavdeep Parhar 		add_ofld_txq_sysctls(&vi->ctx, oid, ofld_txq);
4820077ba6a8SJohn Baldwin 	}
4821077ba6a8SJohn Baldwin 
482243bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_HW_ALLOCATED)) {
482343bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, vi, eq);
482443bbae19SNavdeep Parhar 		if (rc != 0) {
482543bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw ofld_txq%d: %d\n", idx,
482643bbae19SNavdeep Parhar 			    rc);
482743bbae19SNavdeep Parhar 			return (rc);
482843bbae19SNavdeep Parhar 		}
482943bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_HW_ALLOCATED);
483043bbae19SNavdeep Parhar 	}
483143bbae19SNavdeep Parhar 
483243bbae19SNavdeep Parhar 	return (0);
483343bbae19SNavdeep Parhar }
483443bbae19SNavdeep Parhar 
483543bbae19SNavdeep Parhar /*
483643bbae19SNavdeep Parhar  * Idempotent.
483743bbae19SNavdeep Parhar  */
483843bbae19SNavdeep Parhar static void
4839077ba6a8SJohn Baldwin free_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq)
4840077ba6a8SJohn Baldwin {
4841077ba6a8SJohn Baldwin 	struct adapter *sc = vi->adapter;
484243bbae19SNavdeep Parhar 	struct sge_eq *eq = &ofld_txq->wrq.eq;
4843077ba6a8SJohn Baldwin 
484443bbae19SNavdeep Parhar 	if (eq->flags & EQ_HW_ALLOCATED) {
484543bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
484643bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, eq);
484743bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
484843bbae19SNavdeep Parhar 	}
4849077ba6a8SJohn Baldwin 
485043bbae19SNavdeep Parhar 	if (eq->flags & EQ_SW_ALLOCATED) {
485143bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
4852568e69e4SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_pdus);
4853568e69e4SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_octets);
48545b27e4b2SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_iso_wrs);
4855fe496dc0SJohn Baldwin 		counter_u64_free(ofld_txq->tx_toe_tls_records);
4856fe496dc0SJohn Baldwin 		counter_u64_free(ofld_txq->tx_toe_tls_octets);
485743bbae19SNavdeep Parhar 		free_wrq(sc, &ofld_txq->wrq);
485843bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_SW_ALLOCATED));
4859077ba6a8SJohn Baldwin 		bzero(ofld_txq, sizeof(*ofld_txq));
486043bbae19SNavdeep Parhar 	}
486143bbae19SNavdeep Parhar }
486243bbae19SNavdeep Parhar 
486343bbae19SNavdeep Parhar static void
486443bbae19SNavdeep Parhar add_ofld_txq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
486543bbae19SNavdeep Parhar     struct sge_ofld_txq *ofld_txq)
486643bbae19SNavdeep Parhar {
486743bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
486843bbae19SNavdeep Parhar 
486943bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
487043bbae19SNavdeep Parhar 		return;
487143bbae19SNavdeep Parhar 
487243bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
487343bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_pdus",
487443bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_pdus,
487543bbae19SNavdeep Parhar 	    "# of iSCSI PDUs transmitted");
487643bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_octets",
487743bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_octets,
487843bbae19SNavdeep Parhar 	    "# of payload octets in transmitted iSCSI PDUs");
48795b27e4b2SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_iso_wrs",
48805b27e4b2SJohn Baldwin 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_iso_wrs,
48815b27e4b2SJohn Baldwin 	    "# of iSCSI segmentation offload work requests");
488243bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_records",
488343bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_toe_tls_records,
488443bbae19SNavdeep Parhar 	    "# of TOE TLS records transmitted");
488543bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_octets",
488643bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_toe_tls_octets,
488743bbae19SNavdeep Parhar 	    "# of payload octets in transmitted TOE TLS records");
4888077ba6a8SJohn Baldwin }
4889077ba6a8SJohn Baldwin #endif
4890077ba6a8SJohn Baldwin 
489154e4ee71SNavdeep Parhar static void
489254e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
489354e4ee71SNavdeep Parhar {
489454e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
489554e4ee71SNavdeep Parhar 
489654e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
489754e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
489854e4ee71SNavdeep Parhar 
489954e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
490054e4ee71SNavdeep Parhar }
490154e4ee71SNavdeep Parhar 
490254e4ee71SNavdeep Parhar static inline void
490354e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
490454e4ee71SNavdeep Parhar {
49054d6db4e0SNavdeep Parhar 	uint32_t n, v;
490654e4ee71SNavdeep Parhar 
490746e1e307SNavdeep Parhar 	n = IDXDIFF(fl->pidx >> 3, fl->dbidx, fl->sidx);
49084d6db4e0SNavdeep Parhar 	MPASS(n > 0);
4909d14b0ac1SNavdeep Parhar 
491054e4ee71SNavdeep Parhar 	wmb();
49114d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
49124d6db4e0SNavdeep Parhar 	if (fl->udb)
49134d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
49144d6db4e0SNavdeep Parhar 	else
4915315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg, v);
49164d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
491754e4ee71SNavdeep Parhar }
491854e4ee71SNavdeep Parhar 
4919fb12416cSNavdeep Parhar /*
49204d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating up to 'n' buffers.  Buffers that are
49214d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
4922733b9277SNavdeep Parhar  *
49234d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
49244d6db4e0SNavdeep Parhar  * of starving freelists.
4925fb12416cSNavdeep Parhar  */
4926733b9277SNavdeep Parhar static int
49274d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
492854e4ee71SNavdeep Parhar {
49294d6db4e0SNavdeep Parhar 	__be64 *d;
49304d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
493138035ed6SNavdeep Parhar 	uintptr_t pa;
493254e4ee71SNavdeep Parhar 	caddr_t cl;
493346e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
493438035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
4935294e62beSAlexander Motin 	uint16_t max_pidx, zidx = fl->zidx;
49364d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
493754e4ee71SNavdeep Parhar 
493854e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
493954e4ee71SNavdeep Parhar 
49404d6db4e0SNavdeep Parhar 	/*
4941453130d9SPedro F. Giffuni 	 * We always stop at the beginning of the hardware descriptor that's just
49424d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
49434d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
49444d6db4e0SNavdeep Parhar 	 */
49454d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
49464d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
49474d6db4e0SNavdeep Parhar 		return (0);
494854e4ee71SNavdeep Parhar 
49494d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
49504d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
4951294e62beSAlexander Motin 	rxb = &sc->sge.rx_buf_info[zidx];
49524d6db4e0SNavdeep Parhar 
49534d6db4e0SNavdeep Parhar 	while (n > 0) {
495454e4ee71SNavdeep Parhar 
495554e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
495654e4ee71SNavdeep Parhar 
4957c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
495838035ed6SNavdeep Parhar 				/*
495938035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
496038035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
496138035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
496238035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
496338035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
496438035ed6SNavdeep Parhar 				 */
496538035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
4966a9c4062aSNavdeep Parhar 				goto recycled;
496738035ed6SNavdeep Parhar 			}
496854e4ee71SNavdeep Parhar 
496938035ed6SNavdeep Parhar 			/*
497038035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
497138035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
497238035ed6SNavdeep Parhar 			 * when they're recycled.
497338035ed6SNavdeep Parhar 			 */
497446e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
497538035ed6SNavdeep Parhar 			MPASS(clm != NULL);
49761458bff9SNavdeep Parhar 
497738035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
497838035ed6SNavdeep Parhar 				fl->cl_recycled++;
497982eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
498054e4ee71SNavdeep Parhar 				goto recycled;
498154e4ee71SNavdeep Parhar 			}
49821458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
49831458bff9SNavdeep Parhar 		}
498438035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
498546e1e307SNavdeep Parhar 		cl = uma_zalloc(rxb->zone, M_NOWAIT);
49862b9010f0SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
4987294e62beSAlexander Motin 			if (zidx != fl->safe_zidx) {
4988294e62beSAlexander Motin 				zidx = fl->safe_zidx;
4989294e62beSAlexander Motin 				rxb = &sc->sge.rx_buf_info[zidx];
499046e1e307SNavdeep Parhar 				cl = uma_zalloc(rxb->zone, M_NOWAIT);
49912b9010f0SNavdeep Parhar 			}
49922b9010f0SNavdeep Parhar 			if (cl == NULL)
499354e4ee71SNavdeep Parhar 				break;
499454e4ee71SNavdeep Parhar 		}
499538035ed6SNavdeep Parhar 		fl->cl_allocated++;
49964d6db4e0SNavdeep Parhar 		n--;
499754e4ee71SNavdeep Parhar 
499838035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
499954e4ee71SNavdeep Parhar 		sd->cl = cl;
5000294e62beSAlexander Motin 		sd->zidx = zidx;
500146e1e307SNavdeep Parhar 
500246e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
500346e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx2);
500446e1e307SNavdeep Parhar 			sd->moff = rxb->size2;
500546e1e307SNavdeep Parhar 		} else {
500646e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx1);
500746e1e307SNavdeep Parhar 			sd->moff = 0;
500846e1e307SNavdeep Parhar 		}
50097d29df59SNavdeep Parhar recycled:
5010c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
501138035ed6SNavdeep Parhar 		d++;
501254e4ee71SNavdeep Parhar 		sd++;
501346e1e307SNavdeep Parhar 		if (__predict_false((++fl->pidx & 7) == 0)) {
501446e1e307SNavdeep Parhar 			uint16_t pidx = fl->pidx >> 3;
50154d6db4e0SNavdeep Parhar 
50164d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
501754e4ee71SNavdeep Parhar 				fl->pidx = 0;
50184d6db4e0SNavdeep Parhar 				pidx = 0;
501954e4ee71SNavdeep Parhar 				sd = fl->sdesc;
502054e4ee71SNavdeep Parhar 				d = fl->desc;
502154e4ee71SNavdeep Parhar 			}
502246e1e307SNavdeep Parhar 			if (n < 8 || pidx == max_pidx)
50234d6db4e0SNavdeep Parhar 				break;
50244d6db4e0SNavdeep Parhar 
50254d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
50264d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
50274d6db4e0SNavdeep Parhar 		}
502854e4ee71SNavdeep Parhar 	}
5029fb12416cSNavdeep Parhar 
503046e1e307SNavdeep Parhar 	if ((fl->pidx >> 3) != fl->dbidx)
5031fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
5032733b9277SNavdeep Parhar 
5033733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
5034733b9277SNavdeep Parhar }
5035733b9277SNavdeep Parhar 
5036733b9277SNavdeep Parhar /*
5037733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
5038733b9277SNavdeep Parhar  */
5039733b9277SNavdeep Parhar static void
5040733b9277SNavdeep Parhar refill_sfl(void *arg)
5041733b9277SNavdeep Parhar {
5042733b9277SNavdeep Parhar 	struct adapter *sc = arg;
5043733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
5044733b9277SNavdeep Parhar 
5045fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
5046733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
5047733b9277SNavdeep Parhar 		FL_LOCK(fl);
5048733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
5049733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
5050733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
5051733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
5052733b9277SNavdeep Parhar 		}
5053733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
5054733b9277SNavdeep Parhar 	}
5055733b9277SNavdeep Parhar 
5056733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
5057733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
505854e4ee71SNavdeep Parhar }
505954e4ee71SNavdeep Parhar 
506043bbae19SNavdeep Parhar /*
506143bbae19SNavdeep Parhar  * Release the driver's reference on all buffers in the given freelist.  Buffers
506243bbae19SNavdeep Parhar  * with kernel references cannot be freed and will prevent the driver from being
506343bbae19SNavdeep Parhar  * unloaded safely.
506443bbae19SNavdeep Parhar  */
506543bbae19SNavdeep Parhar void
506643bbae19SNavdeep Parhar free_fl_buffers(struct adapter *sc, struct sge_fl *fl)
506754e4ee71SNavdeep Parhar {
506854e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
506938035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
507054e4ee71SNavdeep Parhar 	int i;
507154e4ee71SNavdeep Parhar 
507254e4ee71SNavdeep Parhar 	sd = fl->sdesc;
50734d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
507438035ed6SNavdeep Parhar 		if (sd->cl == NULL)
507538035ed6SNavdeep Parhar 			continue;
507654e4ee71SNavdeep Parhar 
507782eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
507846e1e307SNavdeep Parhar 			uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, sd->cl);
507946e1e307SNavdeep Parhar 		else if (fl->flags & FL_BUF_PACKING) {
508046e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
508146e1e307SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
508246e1e307SNavdeep Parhar 				uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone,
508346e1e307SNavdeep Parhar 				    sd->cl);
508482eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
508554e4ee71SNavdeep Parhar 			}
508646e1e307SNavdeep Parhar 		}
508738035ed6SNavdeep Parhar 		sd->cl = NULL;
508854e4ee71SNavdeep Parhar 	}
508954e4ee71SNavdeep Parhar 
509043bbae19SNavdeep Parhar 	if (fl->flags & FL_BUF_RESUME) {
509143bbae19SNavdeep Parhar 		m_freem(fl->m0);
509243bbae19SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
509343bbae19SNavdeep Parhar 	}
509454e4ee71SNavdeep Parhar }
509554e4ee71SNavdeep Parhar 
50967951040fSNavdeep Parhar static inline void
50977951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
509854e4ee71SNavdeep Parhar {
50997951040fSNavdeep Parhar 	int rc;
510054e4ee71SNavdeep Parhar 
51017951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
510254e4ee71SNavdeep Parhar 
51037951040fSNavdeep Parhar 	sglist_reset(gl);
51047951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
51057951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
51067951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
51077951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
510854e4ee71SNavdeep Parhar 	}
510954e4ee71SNavdeep Parhar 
51107951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
51117951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
51127951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
511330e3f2b4SNavdeep Parhar #if 0	/* vm_wr not readily available here. */
511430e3f2b4SNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 && gl->sg_nseg <= max_nsegs_allowed(m, vm_wr),
51157951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
511630e3f2b4SNavdeep Parhar 		gl->sg_nseg, max_nsegs_allowed(m, vm_wr)));
511730e3f2b4SNavdeep Parhar #endif
511854e4ee71SNavdeep Parhar }
511954e4ee71SNavdeep Parhar 
512054e4ee71SNavdeep Parhar /*
51217951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
512254e4ee71SNavdeep Parhar  */
51237951040fSNavdeep Parhar static inline u_int
5124a4a4ad2dSNavdeep Parhar txpkt_len16(u_int nsegs, const u_int extra)
51257951040fSNavdeep Parhar {
51267951040fSNavdeep Parhar 	u_int n;
51277951040fSNavdeep Parhar 
51287951040fSNavdeep Parhar 	MPASS(nsegs > 0);
51297951040fSNavdeep Parhar 
51307951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
5131a4a4ad2dSNavdeep Parhar 	n = extra + sizeof(struct fw_eth_tx_pkt_wr) +
5132a4a4ad2dSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) +
51337951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
51347951040fSNavdeep Parhar 
51357951040fSNavdeep Parhar 	return (howmany(n, 16));
51367951040fSNavdeep Parhar }
513754e4ee71SNavdeep Parhar 
513854e4ee71SNavdeep Parhar /*
51396af45170SJohn Baldwin  * len16 for a txpkt_vm WR with a GL.  Includes the firmware work
51406af45170SJohn Baldwin  * request header.
51416af45170SJohn Baldwin  */
51426af45170SJohn Baldwin static inline u_int
5143a4a4ad2dSNavdeep Parhar txpkt_vm_len16(u_int nsegs, const u_int extra)
51446af45170SJohn Baldwin {
51456af45170SJohn Baldwin 	u_int n;
51466af45170SJohn Baldwin 
51476af45170SJohn Baldwin 	MPASS(nsegs > 0);
51486af45170SJohn Baldwin 
51496af45170SJohn Baldwin 	nsegs--; /* first segment is part of ulptx_sgl */
5150a4a4ad2dSNavdeep Parhar 	n = extra + sizeof(struct fw_eth_tx_pkt_vm_wr) +
51516af45170SJohn Baldwin 	    sizeof(struct cpl_tx_pkt_core) +
51526af45170SJohn Baldwin 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
51536af45170SJohn Baldwin 
51546af45170SJohn Baldwin 	return (howmany(n, 16));
51556af45170SJohn Baldwin }
51566af45170SJohn Baldwin 
5157a4a4ad2dSNavdeep Parhar static inline void
515830e3f2b4SNavdeep Parhar calculate_mbuf_len16(struct mbuf *m, bool vm_wr)
5159a4a4ad2dSNavdeep Parhar {
5160a4a4ad2dSNavdeep Parhar 	const int lso = sizeof(struct cpl_tx_pkt_lso_core);
5161a4a4ad2dSNavdeep Parhar 	const int tnl_lso = sizeof(struct cpl_tx_tnl_lso);
5162a4a4ad2dSNavdeep Parhar 
516330e3f2b4SNavdeep Parhar 	if (vm_wr) {
5164a4a4ad2dSNavdeep Parhar 		if (needs_tso(m))
5165a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), lso));
5166a4a4ad2dSNavdeep Parhar 		else
5167a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), 0));
5168a4a4ad2dSNavdeep Parhar 		return;
5169a4a4ad2dSNavdeep Parhar 	}
5170a4a4ad2dSNavdeep Parhar 
5171a4a4ad2dSNavdeep Parhar 	if (needs_tso(m)) {
5172a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m))
5173a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), tnl_lso));
5174a4a4ad2dSNavdeep Parhar 		else
5175a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), lso));
5176a4a4ad2dSNavdeep Parhar 	} else
5177a4a4ad2dSNavdeep Parhar 		set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), 0));
5178a4a4ad2dSNavdeep Parhar }
5179a4a4ad2dSNavdeep Parhar 
51806af45170SJohn Baldwin /*
51817951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
51827951040fSNavdeep Parhar  * request header.
51837951040fSNavdeep Parhar  */
51847951040fSNavdeep Parhar static inline u_int
51857951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
51867951040fSNavdeep Parhar {
51877951040fSNavdeep Parhar 	u_int n;
51887951040fSNavdeep Parhar 
51897951040fSNavdeep Parhar 	MPASS(nsegs > 0);
51907951040fSNavdeep Parhar 
51917951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
51927951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
51937951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
51947951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
51957951040fSNavdeep Parhar 
51967951040fSNavdeep Parhar 	return (howmany(n, 16));
51977951040fSNavdeep Parhar }
51987951040fSNavdeep Parhar 
51997951040fSNavdeep Parhar /*
52007951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
52017951040fSNavdeep Parhar  * request header.
52027951040fSNavdeep Parhar  */
52037951040fSNavdeep Parhar static inline u_int
52047951040fSNavdeep Parhar txpkts1_len16(void)
52057951040fSNavdeep Parhar {
52067951040fSNavdeep Parhar 	u_int n;
52077951040fSNavdeep Parhar 
52087951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
52097951040fSNavdeep Parhar 
52107951040fSNavdeep Parhar 	return (howmany(n, 16));
52117951040fSNavdeep Parhar }
52127951040fSNavdeep Parhar 
52137951040fSNavdeep Parhar static inline u_int
52147951040fSNavdeep Parhar imm_payload(u_int ndesc)
52157951040fSNavdeep Parhar {
52167951040fSNavdeep Parhar 	u_int n;
52177951040fSNavdeep Parhar 
52187951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
52197951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
52207951040fSNavdeep Parhar 
52217951040fSNavdeep Parhar 	return (n);
52227951040fSNavdeep Parhar }
52237951040fSNavdeep Parhar 
5224c0236bd9SNavdeep Parhar static inline uint64_t
5225c0236bd9SNavdeep Parhar csum_to_ctrl(struct adapter *sc, struct mbuf *m)
5226c0236bd9SNavdeep Parhar {
5227c0236bd9SNavdeep Parhar 	uint64_t ctrl;
5228a4a4ad2dSNavdeep Parhar 	int csum_type, l2hlen, l3hlen;
5229a4a4ad2dSNavdeep Parhar 	int x, y;
5230a4a4ad2dSNavdeep Parhar 	static const int csum_types[3][2] = {
5231a4a4ad2dSNavdeep Parhar 		{TX_CSUM_TCPIP, TX_CSUM_TCPIP6},
5232a4a4ad2dSNavdeep Parhar 		{TX_CSUM_UDPIP, TX_CSUM_UDPIP6},
5233a4a4ad2dSNavdeep Parhar 		{TX_CSUM_IP, 0}
5234a4a4ad2dSNavdeep Parhar 	};
5235c0236bd9SNavdeep Parhar 
5236c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
5237c0236bd9SNavdeep Parhar 
5238a4a4ad2dSNavdeep Parhar 	if (!needs_hwcsum(m))
5239c0236bd9SNavdeep Parhar 		return (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS);
5240c0236bd9SNavdeep Parhar 
5241a4a4ad2dSNavdeep Parhar 	MPASS(m->m_pkthdr.l2hlen >= ETHER_HDR_LEN);
5242a4a4ad2dSNavdeep Parhar 	MPASS(m->m_pkthdr.l3hlen >= sizeof(struct ip));
5243a4a4ad2dSNavdeep Parhar 
5244a4a4ad2dSNavdeep Parhar 	if (needs_vxlan_csum(m)) {
5245a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.l4hlen > 0);
5246a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.l5hlen > 0);
5247a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.inner_l2hlen >= ETHER_HDR_LEN);
5248a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.inner_l3hlen >= sizeof(struct ip));
5249a4a4ad2dSNavdeep Parhar 
5250a4a4ad2dSNavdeep Parhar 		l2hlen = m->m_pkthdr.l2hlen + m->m_pkthdr.l3hlen +
5251a4a4ad2dSNavdeep Parhar 		    m->m_pkthdr.l4hlen + m->m_pkthdr.l5hlen +
5252a4a4ad2dSNavdeep Parhar 		    m->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN;
5253a4a4ad2dSNavdeep Parhar 		l3hlen = m->m_pkthdr.inner_l3hlen;
5254a4a4ad2dSNavdeep Parhar 	} else {
5255a4a4ad2dSNavdeep Parhar 		l2hlen = m->m_pkthdr.l2hlen - ETHER_HDR_LEN;
5256a4a4ad2dSNavdeep Parhar 		l3hlen = m->m_pkthdr.l3hlen;
5257c0236bd9SNavdeep Parhar 	}
5258c0236bd9SNavdeep Parhar 
5259a4a4ad2dSNavdeep Parhar 	ctrl = 0;
5260a4a4ad2dSNavdeep Parhar 	if (!needs_l3_csum(m))
5261a4a4ad2dSNavdeep Parhar 		ctrl |= F_TXPKT_IPCSUM_DIS;
5262a4a4ad2dSNavdeep Parhar 
5263a4a4ad2dSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP_TCP | CSUM_INNER_IP_TCP |
5264a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TCP | CSUM_INNER_IP6_TCP))
5265a4a4ad2dSNavdeep Parhar 		x = 0;	/* TCP */
5266a4a4ad2dSNavdeep Parhar 	else if (m->m_pkthdr.csum_flags & (CSUM_IP_UDP | CSUM_INNER_IP_UDP |
5267a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_UDP | CSUM_INNER_IP6_UDP))
5268a4a4ad2dSNavdeep Parhar 		x = 1;	/* UDP */
5269c0236bd9SNavdeep Parhar 	else
5270a4a4ad2dSNavdeep Parhar 		x = 2;
5271a4a4ad2dSNavdeep Parhar 
5272a4a4ad2dSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_IP_TCP | CSUM_IP_UDP |
5273a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_UDP))
5274a4a4ad2dSNavdeep Parhar 		y = 0;	/* IPv4 */
5275a4a4ad2dSNavdeep Parhar 	else {
5276a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.csum_flags & (CSUM_IP6_TCP | CSUM_IP6_UDP |
5277a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_UDP));
5278a4a4ad2dSNavdeep Parhar 		y = 1;	/* IPv6 */
5279a4a4ad2dSNavdeep Parhar 	}
5280a4a4ad2dSNavdeep Parhar 	/*
5281a4a4ad2dSNavdeep Parhar 	 * needs_hwcsum returned true earlier so there must be some kind of
5282a4a4ad2dSNavdeep Parhar 	 * checksum to calculate.
5283a4a4ad2dSNavdeep Parhar 	 */
5284a4a4ad2dSNavdeep Parhar 	csum_type = csum_types[x][y];
5285a4a4ad2dSNavdeep Parhar 	MPASS(csum_type != 0);
5286a4a4ad2dSNavdeep Parhar 	if (csum_type == TX_CSUM_IP)
5287a4a4ad2dSNavdeep Parhar 		ctrl |= F_TXPKT_L4CSUM_DIS;
5288a4a4ad2dSNavdeep Parhar 	ctrl |= V_TXPKT_CSUM_TYPE(csum_type) | V_TXPKT_IPHDR_LEN(l3hlen);
5289a4a4ad2dSNavdeep Parhar 	if (chip_id(sc) <= CHELSIO_T5)
5290a4a4ad2dSNavdeep Parhar 		ctrl |= V_TXPKT_ETHHDR_LEN(l2hlen);
5291a4a4ad2dSNavdeep Parhar 	else
5292a4a4ad2dSNavdeep Parhar 		ctrl |= V_T6_TXPKT_ETHHDR_LEN(l2hlen);
5293c0236bd9SNavdeep Parhar 
5294c0236bd9SNavdeep Parhar 	return (ctrl);
5295c0236bd9SNavdeep Parhar }
5296c0236bd9SNavdeep Parhar 
5297a4a4ad2dSNavdeep Parhar static inline void *
5298a4a4ad2dSNavdeep Parhar write_lso_cpl(void *cpl, struct mbuf *m0)
5299a4a4ad2dSNavdeep Parhar {
5300a4a4ad2dSNavdeep Parhar 	struct cpl_tx_pkt_lso_core *lso;
5301a4a4ad2dSNavdeep Parhar 	uint32_t ctrl;
5302a4a4ad2dSNavdeep Parhar 
5303a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5304a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
5305a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs TSO but missing header lengths",
5306a4a4ad2dSNavdeep Parhar 		__func__, m0));
5307a4a4ad2dSNavdeep Parhar 
5308a4a4ad2dSNavdeep Parhar 	ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
5309a4a4ad2dSNavdeep Parhar 	    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
5310a4a4ad2dSNavdeep Parhar 	    V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) |
5311a4a4ad2dSNavdeep Parhar 	    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
5312a4a4ad2dSNavdeep Parhar 	    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
5313a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5314a4a4ad2dSNavdeep Parhar 		ctrl |= F_LSO_IPV6;
5315a4a4ad2dSNavdeep Parhar 
5316a4a4ad2dSNavdeep Parhar 	lso = cpl;
5317a4a4ad2dSNavdeep Parhar 	lso->lso_ctrl = htobe32(ctrl);
5318a4a4ad2dSNavdeep Parhar 	lso->ipid_ofst = htobe16(0);
5319a4a4ad2dSNavdeep Parhar 	lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
5320a4a4ad2dSNavdeep Parhar 	lso->seqno_offset = htobe32(0);
5321a4a4ad2dSNavdeep Parhar 	lso->len = htobe32(m0->m_pkthdr.len);
5322a4a4ad2dSNavdeep Parhar 
5323a4a4ad2dSNavdeep Parhar 	return (lso + 1);
5324a4a4ad2dSNavdeep Parhar }
5325a4a4ad2dSNavdeep Parhar 
5326a4a4ad2dSNavdeep Parhar static void *
5327a4a4ad2dSNavdeep Parhar write_tnl_lso_cpl(void *cpl, struct mbuf *m0)
5328a4a4ad2dSNavdeep Parhar {
5329a4a4ad2dSNavdeep Parhar 	struct cpl_tx_tnl_lso *tnl_lso = cpl;
5330a4a4ad2dSNavdeep Parhar 	uint32_t ctrl;
5331a4a4ad2dSNavdeep Parhar 
5332a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.inner_l2hlen > 0 &&
5333a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.inner_l3hlen > 0 && m0->m_pkthdr.inner_l4hlen > 0 &&
5334a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.inner_l5hlen > 0,
5335a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs VXLAN_TSO but missing inner header lengths",
5336a4a4ad2dSNavdeep Parhar 		__func__, m0));
5337a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5338a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0 && m0->m_pkthdr.l5hlen > 0,
5339a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs VXLAN_TSO but missing outer header lengths",
5340a4a4ad2dSNavdeep Parhar 		__func__, m0));
5341a4a4ad2dSNavdeep Parhar 
5342a4a4ad2dSNavdeep Parhar 	/* Outer headers. */
5343a4a4ad2dSNavdeep Parhar 	ctrl = V_CPL_TX_TNL_LSO_OPCODE(CPL_TX_TNL_LSO) |
5344a4a4ad2dSNavdeep Parhar 	    F_CPL_TX_TNL_LSO_FIRST | F_CPL_TX_TNL_LSO_LAST |
5345a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_ETHHDRLENOUT(
5346a4a4ad2dSNavdeep Parhar 		(m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) |
5347a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_IPHDRLENOUT(m0->m_pkthdr.l3hlen >> 2) |
5348a4a4ad2dSNavdeep Parhar 	    F_CPL_TX_TNL_LSO_IPLENSETOUT;
5349a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5350a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPV6OUT;
5351a4a4ad2dSNavdeep Parhar 	else {
5352a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPHDRCHKOUT |
5353a4a4ad2dSNavdeep Parhar 		    F_CPL_TX_TNL_LSO_IPIDINCOUT;
5354a4a4ad2dSNavdeep Parhar 	}
5355a4a4ad2dSNavdeep Parhar 	tnl_lso->op_to_IpIdSplitOut = htobe32(ctrl);
5356a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdOffsetOut = 0;
5357a4a4ad2dSNavdeep Parhar 	tnl_lso->UdpLenSetOut_to_TnlHdrLen =
5358a4a4ad2dSNavdeep Parhar 		htobe16(F_CPL_TX_TNL_LSO_UDPCHKCLROUT |
5359a4a4ad2dSNavdeep Parhar 		    F_CPL_TX_TNL_LSO_UDPLENSETOUT |
5360a4a4ad2dSNavdeep Parhar 		    V_CPL_TX_TNL_LSO_TNLHDRLEN(m0->m_pkthdr.l2hlen +
5361a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen +
5362a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.l5hlen) |
5363a4a4ad2dSNavdeep Parhar 		    V_CPL_TX_TNL_LSO_TNLTYPE(TX_TNL_TYPE_VXLAN));
5364a4a4ad2dSNavdeep Parhar 	tnl_lso->r1 = 0;
5365a4a4ad2dSNavdeep Parhar 
5366a4a4ad2dSNavdeep Parhar 	/* Inner headers. */
5367a4a4ad2dSNavdeep Parhar 	ctrl = V_CPL_TX_TNL_LSO_ETHHDRLEN(
5368a4a4ad2dSNavdeep Parhar 	    (m0->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN) >> 2) |
5369a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_IPHDRLEN(m0->m_pkthdr.inner_l3hlen >> 2) |
5370a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_TCPHDRLEN(m0->m_pkthdr.inner_l4hlen >> 2);
5371a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.inner_l3hlen == sizeof(struct ip6_hdr))
5372a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPV6;
5373a4a4ad2dSNavdeep Parhar 	tnl_lso->Flow_to_TcpHdrLen = htobe32(ctrl);
5374a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdOffset = 0;
5375a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdSplit_to_Mss =
5376a4a4ad2dSNavdeep Parhar 	    htobe16(V_CPL_TX_TNL_LSO_MSS(m0->m_pkthdr.tso_segsz));
5377a4a4ad2dSNavdeep Parhar 	tnl_lso->TCPSeqOffset = 0;
5378a4a4ad2dSNavdeep Parhar 	tnl_lso->EthLenOffset_Size =
5379a4a4ad2dSNavdeep Parhar 	    htobe32(V_CPL_TX_TNL_LSO_SIZE(m0->m_pkthdr.len));
5380a4a4ad2dSNavdeep Parhar 
5381a4a4ad2dSNavdeep Parhar 	return (tnl_lso + 1);
5382a4a4ad2dSNavdeep Parhar }
5383a4a4ad2dSNavdeep Parhar 
5384800535c2SNavdeep Parhar #define VM_TX_L2HDR_LEN	16	/* ethmacdst to vlantci */
5385800535c2SNavdeep Parhar 
53867951040fSNavdeep Parhar /*
53876af45170SJohn Baldwin  * Write a VM txpkt WR for this packet to the hardware descriptors, update the
53886af45170SJohn Baldwin  * software descriptor, and advance the pidx.  It is guaranteed that enough
53896af45170SJohn Baldwin  * descriptors are available.
53906af45170SJohn Baldwin  *
53916af45170SJohn Baldwin  * The return value is the # of hardware descriptors used.
53926af45170SJohn Baldwin  */
53936af45170SJohn Baldwin static u_int
5394d735920dSNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0)
53956af45170SJohn Baldwin {
5396d735920dSNavdeep Parhar 	struct sge_eq *eq;
5397d735920dSNavdeep Parhar 	struct fw_eth_tx_pkt_vm_wr *wr;
53986af45170SJohn Baldwin 	struct tx_sdesc *txsd;
53996af45170SJohn Baldwin 	struct cpl_tx_pkt_core *cpl;
54006af45170SJohn Baldwin 	uint32_t ctrl;	/* used in many unrelated places */
54016af45170SJohn Baldwin 	uint64_t ctrl1;
540239d5cbdcSNavdeep Parhar 	int len16, ndesc, pktlen;
54036af45170SJohn Baldwin 	caddr_t dst;
54046af45170SJohn Baldwin 
54056af45170SJohn Baldwin 	TXQ_LOCK_ASSERT_OWNED(txq);
54066af45170SJohn Baldwin 	M_ASSERTPKTHDR(m0);
54076af45170SJohn Baldwin 
54086af45170SJohn Baldwin 	len16 = mbuf_len16(m0);
54096af45170SJohn Baldwin 	pktlen = m0->m_pkthdr.len;
54106af45170SJohn Baldwin 	ctrl = sizeof(struct cpl_tx_pkt_core);
54116af45170SJohn Baldwin 	if (needs_tso(m0))
54126af45170SJohn Baldwin 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
54130cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
54146af45170SJohn Baldwin 
54156af45170SJohn Baldwin 	/* Firmware work request header */
5416d735920dSNavdeep Parhar 	eq = &txq->eq;
5417d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
54186af45170SJohn Baldwin 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
54196af45170SJohn Baldwin 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
54206af45170SJohn Baldwin 
54216af45170SJohn Baldwin 	ctrl = V_FW_WR_LEN16(len16);
54226af45170SJohn Baldwin 	wr->equiq_to_len16 = htobe32(ctrl);
54236af45170SJohn Baldwin 	wr->r3[0] = 0;
54246af45170SJohn Baldwin 	wr->r3[1] = 0;
54256af45170SJohn Baldwin 
54266af45170SJohn Baldwin 	/*
54276af45170SJohn Baldwin 	 * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci.
54286af45170SJohn Baldwin 	 * vlantci is ignored unless the ethtype is 0x8100, so it's
54296af45170SJohn Baldwin 	 * simpler to always copy it rather than making it
54306af45170SJohn Baldwin 	 * conditional.  Also, it seems that we do not have to set
54316af45170SJohn Baldwin 	 * vlantci or fake the ethtype when doing VLAN tag insertion.
54326af45170SJohn Baldwin 	 */
5433800535c2SNavdeep Parhar 	m_copydata(m0, 0, VM_TX_L2HDR_LEN, wr->ethmacdst);
54346af45170SJohn Baldwin 
54356af45170SJohn Baldwin 	if (needs_tso(m0)) {
5436a4a4ad2dSNavdeep Parhar 		cpl = write_lso_cpl(wr + 1, m0);
54376af45170SJohn Baldwin 		txq->tso_wrs++;
5438c0236bd9SNavdeep Parhar 	} else
54396af45170SJohn Baldwin 		cpl = (void *)(wr + 1);
54406af45170SJohn Baldwin 
54416af45170SJohn Baldwin 	/* Checksum offload */
5442c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
5443c0236bd9SNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
54446af45170SJohn Baldwin 		txq->txcsum++;	/* some hardware assistance provided */
54456af45170SJohn Baldwin 
54466af45170SJohn Baldwin 	/* VLAN tag insertion */
54476af45170SJohn Baldwin 	if (needs_vlan_insertion(m0)) {
54486af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_VLAN_VLD |
54496af45170SJohn Baldwin 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
54506af45170SJohn Baldwin 		txq->vlan_insertion++;
54516af45170SJohn Baldwin 	}
54526af45170SJohn Baldwin 
54536af45170SJohn Baldwin 	/* CPL header */
54546af45170SJohn Baldwin 	cpl->ctrl0 = txq->cpl_ctrl0;
54556af45170SJohn Baldwin 	cpl->pack = 0;
54566af45170SJohn Baldwin 	cpl->len = htobe16(pktlen);
54576af45170SJohn Baldwin 	cpl->ctrl1 = htobe64(ctrl1);
54586af45170SJohn Baldwin 
54596af45170SJohn Baldwin 	/* SGL */
54606af45170SJohn Baldwin 	dst = (void *)(cpl + 1);
54616af45170SJohn Baldwin 
54626af45170SJohn Baldwin 	/*
54636af45170SJohn Baldwin 	 * A packet using TSO will use up an entire descriptor for the
54646af45170SJohn Baldwin 	 * firmware work request header, LSO CPL, and TX_PKT_XT CPL.
54656af45170SJohn Baldwin 	 * If this descriptor is the last descriptor in the ring, wrap
54666af45170SJohn Baldwin 	 * around to the front of the ring explicitly for the start of
54676af45170SJohn Baldwin 	 * the sgl.
54686af45170SJohn Baldwin 	 */
54696af45170SJohn Baldwin 	if (dst == (void *)&eq->desc[eq->sidx]) {
54706af45170SJohn Baldwin 		dst = (void *)&eq->desc[0];
54716af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, 0);
54726af45170SJohn Baldwin 	} else
54736af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
54746af45170SJohn Baldwin 	txq->sgl_wrs++;
54756af45170SJohn Baldwin 	txq->txpkt_wrs++;
54766af45170SJohn Baldwin 
54776af45170SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
54786af45170SJohn Baldwin 	txsd->m = m0;
54796af45170SJohn Baldwin 	txsd->desc_used = ndesc;
54806af45170SJohn Baldwin 
54816af45170SJohn Baldwin 	return (ndesc);
54826af45170SJohn Baldwin }
54836af45170SJohn Baldwin 
54846af45170SJohn Baldwin /*
54855cdaef71SJohn Baldwin  * Write a raw WR to the hardware descriptors, update the software
54865cdaef71SJohn Baldwin  * descriptor, and advance the pidx.  It is guaranteed that enough
54875cdaef71SJohn Baldwin  * descriptors are available.
54885cdaef71SJohn Baldwin  *
54895cdaef71SJohn Baldwin  * The return value is the # of hardware descriptors used.
54905cdaef71SJohn Baldwin  */
54915cdaef71SJohn Baldwin static u_int
54925cdaef71SJohn Baldwin write_raw_wr(struct sge_txq *txq, void *wr, struct mbuf *m0, u_int available)
54935cdaef71SJohn Baldwin {
54945cdaef71SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
54955cdaef71SJohn Baldwin 	struct tx_sdesc *txsd;
54965cdaef71SJohn Baldwin 	struct mbuf *m;
54975cdaef71SJohn Baldwin 	caddr_t dst;
54985cdaef71SJohn Baldwin 	int len16, ndesc;
54995cdaef71SJohn Baldwin 
55005cdaef71SJohn Baldwin 	len16 = mbuf_len16(m0);
55010cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
55025cdaef71SJohn Baldwin 	MPASS(ndesc <= available);
55035cdaef71SJohn Baldwin 
55045cdaef71SJohn Baldwin 	dst = wr;
55055cdaef71SJohn Baldwin 	for (m = m0; m != NULL; m = m->m_next)
55065cdaef71SJohn Baldwin 		copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
55075cdaef71SJohn Baldwin 
55085cdaef71SJohn Baldwin 	txq->raw_wrs++;
55095cdaef71SJohn Baldwin 
55105cdaef71SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
55115cdaef71SJohn Baldwin 	txsd->m = m0;
55125cdaef71SJohn Baldwin 	txsd->desc_used = ndesc;
55135cdaef71SJohn Baldwin 
55145cdaef71SJohn Baldwin 	return (ndesc);
55155cdaef71SJohn Baldwin }
55165cdaef71SJohn Baldwin 
55175cdaef71SJohn Baldwin /*
55187951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
55197951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
55207951040fSNavdeep Parhar  * descriptors are available.
552154e4ee71SNavdeep Parhar  *
55227951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
552354e4ee71SNavdeep Parhar  */
55247951040fSNavdeep Parhar static u_int
5525d735920dSNavdeep Parhar write_txpkt_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0,
5526d735920dSNavdeep Parhar     u_int available)
552754e4ee71SNavdeep Parhar {
5528d735920dSNavdeep Parhar 	struct sge_eq *eq;
5529d735920dSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *wr;
55307951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
553154e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
553254e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
553354e4ee71SNavdeep Parhar 	uint64_t ctrl1;
55347951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
553554e4ee71SNavdeep Parhar 	caddr_t dst;
553654e4ee71SNavdeep Parhar 
553754e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
55387951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
553954e4ee71SNavdeep Parhar 
55407951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
55417951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
55427951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
554354e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
5544a4a4ad2dSNavdeep Parhar 	if (needs_tso(m0)) {
5545a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m0))
5546a4a4ad2dSNavdeep Parhar 			ctrl += sizeof(struct cpl_tx_tnl_lso);
5547a4a4ad2dSNavdeep Parhar 		else
55482a5f6b0eSNavdeep Parhar 			ctrl += sizeof(struct cpl_tx_pkt_lso_core);
5549a4a4ad2dSNavdeep Parhar 	} else if (!(mbuf_cflags(m0) & MC_NOMAP) && pktlen <= imm_payload(2) &&
5550d76bbe17SJohn Baldwin 	    available >= 2) {
55517951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
5552ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
55537951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
55547951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
55557951040fSNavdeep Parhar 		nsegs = 0;
555654e4ee71SNavdeep Parhar 	}
55570cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
55587951040fSNavdeep Parhar 	MPASS(ndesc <= available);
555954e4ee71SNavdeep Parhar 
556054e4ee71SNavdeep Parhar 	/* Firmware work request header */
5561d735920dSNavdeep Parhar 	eq = &txq->eq;
5562d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
556354e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
5564733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
55656b49a4ecSNavdeep Parhar 
55667951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
556754e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
556854e4ee71SNavdeep Parhar 	wr->r3 = 0;
556954e4ee71SNavdeep Parhar 
55707951040fSNavdeep Parhar 	if (needs_tso(m0)) {
5571a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m0)) {
5572a4a4ad2dSNavdeep Parhar 			cpl = write_tnl_lso_cpl(wr + 1, m0);
5573a4a4ad2dSNavdeep Parhar 			txq->vxlan_tso_wrs++;
5574a4a4ad2dSNavdeep Parhar 		} else {
5575a4a4ad2dSNavdeep Parhar 			cpl = write_lso_cpl(wr + 1, m0);
557654e4ee71SNavdeep Parhar 			txq->tso_wrs++;
5577a4a4ad2dSNavdeep Parhar 		}
557854e4ee71SNavdeep Parhar 	} else
557954e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
558054e4ee71SNavdeep Parhar 
558154e4ee71SNavdeep Parhar 	/* Checksum offload */
5582c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
5583a4a4ad2dSNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) {
5584a4a4ad2dSNavdeep Parhar 		/* some hardware assistance provided */
5585a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_csum(m0))
5586a4a4ad2dSNavdeep Parhar 			txq->vxlan_txcsum++;
5587a4a4ad2dSNavdeep Parhar 		else
5588a4a4ad2dSNavdeep Parhar 			txq->txcsum++;
5589a4a4ad2dSNavdeep Parhar 	}
559054e4ee71SNavdeep Parhar 
559154e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
55927951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
5593a4a4ad2dSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
5594a4a4ad2dSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
559554e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
559654e4ee71SNavdeep Parhar 	}
559754e4ee71SNavdeep Parhar 
559854e4ee71SNavdeep Parhar 	/* CPL header */
55997951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
560054e4ee71SNavdeep Parhar 	cpl->pack = 0;
5601ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
560254e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
560354e4ee71SNavdeep Parhar 
560454e4ee71SNavdeep Parhar 	/* SGL */
560554e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
5606a4a4ad2dSNavdeep Parhar 	if (__predict_false((uintptr_t)dst == (uintptr_t)&eq->desc[eq->sidx]))
5607a4a4ad2dSNavdeep Parhar 		dst = (caddr_t)&eq->desc[0];
56087951040fSNavdeep Parhar 	if (nsegs > 0) {
56097951040fSNavdeep Parhar 
56107951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
561154e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
561254e4ee71SNavdeep Parhar 	} else {
56137951040fSNavdeep Parhar 		struct mbuf *m;
56147951040fSNavdeep Parhar 
56157951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
561654e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
5617ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
5618ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
5619ecb79ca4SNavdeep Parhar #endif
562054e4ee71SNavdeep Parhar 		}
5621ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
5622ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
5623ecb79ca4SNavdeep Parhar #endif
56247951040fSNavdeep Parhar 		txq->imm_wrs++;
562554e4ee71SNavdeep Parhar 	}
562654e4ee71SNavdeep Parhar 
562754e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
562854e4ee71SNavdeep Parhar 
5629f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
56307951040fSNavdeep Parhar 	txsd->m = m0;
563154e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
563254e4ee71SNavdeep Parhar 
56337951040fSNavdeep Parhar 	return (ndesc);
563454e4ee71SNavdeep Parhar }
563554e4ee71SNavdeep Parhar 
5636d735920dSNavdeep Parhar static inline bool
5637d735920dSNavdeep Parhar cmp_l2hdr(struct txpkts *txp, struct mbuf *m)
563854e4ee71SNavdeep Parhar {
5639d735920dSNavdeep Parhar 	int len;
56407951040fSNavdeep Parhar 
5641d735920dSNavdeep Parhar 	MPASS(txp->npkt > 0);
5642800535c2SNavdeep Parhar 	MPASS(m->m_len >= VM_TX_L2HDR_LEN);
56437951040fSNavdeep Parhar 
5644d735920dSNavdeep Parhar 	if (txp->ethtype == be16toh(ETHERTYPE_VLAN))
5645800535c2SNavdeep Parhar 		len = VM_TX_L2HDR_LEN;
5646d735920dSNavdeep Parhar 	else
5647d735920dSNavdeep Parhar 		len = sizeof(struct ether_header);
5648d735920dSNavdeep Parhar 
5649d735920dSNavdeep Parhar 	return (memcmp(m->m_data, &txp->ethmacdst[0], len) != 0);
56507951040fSNavdeep Parhar }
56517951040fSNavdeep Parhar 
5652d735920dSNavdeep Parhar static inline void
5653d735920dSNavdeep Parhar save_l2hdr(struct txpkts *txp, struct mbuf *m)
5654d735920dSNavdeep Parhar {
5655800535c2SNavdeep Parhar 	MPASS(m->m_len >= VM_TX_L2HDR_LEN);
56567951040fSNavdeep Parhar 
5657800535c2SNavdeep Parhar 	memcpy(&txp->ethmacdst[0], mtod(m, const void *), VM_TX_L2HDR_LEN);
5658d735920dSNavdeep Parhar }
56597951040fSNavdeep Parhar 
5660d735920dSNavdeep Parhar static int
5661d735920dSNavdeep Parhar add_to_txpkts_vf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m,
5662d735920dSNavdeep Parhar     int avail, bool *send)
5663d735920dSNavdeep Parhar {
5664d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
5665d735920dSNavdeep Parhar 
5666d735920dSNavdeep Parhar 	/* Cannot have TSO and coalesce at the same time. */
5667d735920dSNavdeep Parhar 	if (cannot_use_txpkts(m)) {
5668d735920dSNavdeep Parhar cannot_coalesce:
5669d735920dSNavdeep Parhar 		*send = txp->npkt > 0;
5670d735920dSNavdeep Parhar 		return (EINVAL);
5671d735920dSNavdeep Parhar 	}
5672d735920dSNavdeep Parhar 
5673d735920dSNavdeep Parhar 	/* VF allows coalescing of type 1 (1 GL) only */
5674d735920dSNavdeep Parhar 	if (mbuf_nsegs(m) > 1)
5675d735920dSNavdeep Parhar 		goto cannot_coalesce;
5676d735920dSNavdeep Parhar 
5677d735920dSNavdeep Parhar 	*send = false;
5678d735920dSNavdeep Parhar 	if (txp->npkt > 0) {
5679d735920dSNavdeep Parhar 		MPASS(tx_len16_to_desc(txp->len16) <= avail);
5680d735920dSNavdeep Parhar 		MPASS(txp->npkt < txp->max_npkt);
5681d735920dSNavdeep Parhar 		MPASS(txp->wr_type == 1);	/* VF supports type 1 only */
5682d735920dSNavdeep Parhar 
5683d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) > avail) {
5684d735920dSNavdeep Parhar retry_after_send:
5685d735920dSNavdeep Parhar 			*send = true;
5686d735920dSNavdeep Parhar 			return (EAGAIN);
5687d735920dSNavdeep Parhar 		}
5688d735920dSNavdeep Parhar 		if (m->m_pkthdr.len + txp->plen > 65535)
5689d735920dSNavdeep Parhar 			goto retry_after_send;
5690d735920dSNavdeep Parhar 		if (cmp_l2hdr(txp, m))
5691d735920dSNavdeep Parhar 			goto retry_after_send;
5692d735920dSNavdeep Parhar 
5693d735920dSNavdeep Parhar 		txp->len16 += txpkts1_len16();
5694d735920dSNavdeep Parhar 		txp->plen += m->m_pkthdr.len;
5695d735920dSNavdeep Parhar 		txp->mb[txp->npkt++] = m;
5696d735920dSNavdeep Parhar 		if (txp->npkt == txp->max_npkt)
5697d735920dSNavdeep Parhar 			*send = true;
5698d735920dSNavdeep Parhar 	} else {
5699d735920dSNavdeep Parhar 		txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_vm_wr), 16) +
5700d735920dSNavdeep Parhar 		    txpkts1_len16();
5701d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16) > avail)
5702d735920dSNavdeep Parhar 			goto cannot_coalesce;
5703d735920dSNavdeep Parhar 		txp->npkt = 1;
5704d735920dSNavdeep Parhar 		txp->wr_type = 1;
5705d735920dSNavdeep Parhar 		txp->plen = m->m_pkthdr.len;
5706d735920dSNavdeep Parhar 		txp->mb[0] = m;
5707d735920dSNavdeep Parhar 		save_l2hdr(txp, m);
5708d735920dSNavdeep Parhar 	}
57097951040fSNavdeep Parhar 	return (0);
57107951040fSNavdeep Parhar }
57117951040fSNavdeep Parhar 
57127951040fSNavdeep Parhar static int
5713d735920dSNavdeep Parhar add_to_txpkts_pf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m,
5714d735920dSNavdeep Parhar     int avail, bool *send)
57157951040fSNavdeep Parhar {
5716d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
5717d735920dSNavdeep Parhar 	int nsegs;
5718d735920dSNavdeep Parhar 
5719d735920dSNavdeep Parhar 	MPASS(!(sc->flags & IS_VF));
5720d735920dSNavdeep Parhar 
5721d735920dSNavdeep Parhar 	/* Cannot have TSO and coalesce at the same time. */
5722d735920dSNavdeep Parhar 	if (cannot_use_txpkts(m)) {
5723d735920dSNavdeep Parhar cannot_coalesce:
5724d735920dSNavdeep Parhar 		*send = txp->npkt > 0;
5725d735920dSNavdeep Parhar 		return (EINVAL);
5726d735920dSNavdeep Parhar 	}
5727d735920dSNavdeep Parhar 
5728d735920dSNavdeep Parhar 	*send = false;
5729d735920dSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
5730d735920dSNavdeep Parhar 	if (txp->npkt == 0) {
5731d735920dSNavdeep Parhar 		if (m->m_pkthdr.len > 65535)
5732d735920dSNavdeep Parhar 			goto cannot_coalesce;
5733d735920dSNavdeep Parhar 		if (nsegs > 1) {
5734d735920dSNavdeep Parhar 			txp->wr_type = 0;
5735d735920dSNavdeep Parhar 			txp->len16 =
5736d735920dSNavdeep Parhar 			    howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) +
5737d735920dSNavdeep Parhar 			    txpkts0_len16(nsegs);
5738d735920dSNavdeep Parhar 		} else {
5739d735920dSNavdeep Parhar 			txp->wr_type = 1;
5740d735920dSNavdeep Parhar 			txp->len16 =
5741d735920dSNavdeep Parhar 			    howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) +
5742d735920dSNavdeep Parhar 			    txpkts1_len16();
5743d735920dSNavdeep Parhar 		}
5744d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16) > avail)
5745d735920dSNavdeep Parhar 			goto cannot_coalesce;
5746d735920dSNavdeep Parhar 		txp->npkt = 1;
5747d735920dSNavdeep Parhar 		txp->plen = m->m_pkthdr.len;
5748d735920dSNavdeep Parhar 		txp->mb[0] = m;
5749d735920dSNavdeep Parhar 	} else {
5750d735920dSNavdeep Parhar 		MPASS(tx_len16_to_desc(txp->len16) <= avail);
5751d735920dSNavdeep Parhar 		MPASS(txp->npkt < txp->max_npkt);
5752d735920dSNavdeep Parhar 
5753d735920dSNavdeep Parhar 		if (m->m_pkthdr.len + txp->plen > 65535) {
5754d735920dSNavdeep Parhar retry_after_send:
5755d735920dSNavdeep Parhar 			*send = true;
5756d735920dSNavdeep Parhar 			return (EAGAIN);
5757d735920dSNavdeep Parhar 		}
57587951040fSNavdeep Parhar 
57597951040fSNavdeep Parhar 		MPASS(txp->wr_type == 0 || txp->wr_type == 1);
5760d735920dSNavdeep Parhar 		if (txp->wr_type == 0) {
5761d735920dSNavdeep Parhar 			if (tx_len16_to_desc(txp->len16 +
5762d735920dSNavdeep Parhar 			    txpkts0_len16(nsegs)) > min(avail, SGE_MAX_WR_NDESC))
5763d735920dSNavdeep Parhar 				goto retry_after_send;
5764d735920dSNavdeep Parhar 			txp->len16 += txpkts0_len16(nsegs);
5765d735920dSNavdeep Parhar 		} else {
5766d735920dSNavdeep Parhar 			if (nsegs != 1)
5767d735920dSNavdeep Parhar 				goto retry_after_send;
5768d735920dSNavdeep Parhar 			if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) >
5769d735920dSNavdeep Parhar 			    avail)
5770d735920dSNavdeep Parhar 				goto retry_after_send;
5771d735920dSNavdeep Parhar 			txp->len16 += txpkts1_len16();
5772d735920dSNavdeep Parhar 		}
57737951040fSNavdeep Parhar 
5774d735920dSNavdeep Parhar 		txp->plen += m->m_pkthdr.len;
5775d735920dSNavdeep Parhar 		txp->mb[txp->npkt++] = m;
5776d735920dSNavdeep Parhar 		if (txp->npkt == txp->max_npkt)
5777d735920dSNavdeep Parhar 			*send = true;
5778d735920dSNavdeep Parhar 	}
57797951040fSNavdeep Parhar 	return (0);
57807951040fSNavdeep Parhar }
57817951040fSNavdeep Parhar 
57827951040fSNavdeep Parhar /*
57837951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
57847951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
57857951040fSNavdeep Parhar  * descriptors are available.
57867951040fSNavdeep Parhar  *
57877951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
57887951040fSNavdeep Parhar  */
57897951040fSNavdeep Parhar static u_int
5790d735920dSNavdeep Parhar write_txpkts_wr(struct adapter *sc, struct sge_txq *txq)
57917951040fSNavdeep Parhar {
5792d735920dSNavdeep Parhar 	const struct txpkts *txp = &txq->txp;
57937951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
5794d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;
57957951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
57967951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
57977951040fSNavdeep Parhar 	uint64_t ctrl1;
5798d735920dSNavdeep Parhar 	int ndesc, i, checkwrap;
5799d735920dSNavdeep Parhar 	struct mbuf *m, *last;
58007951040fSNavdeep Parhar 	void *flitp;
58017951040fSNavdeep Parhar 
58027951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
58037951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
58047951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
58057951040fSNavdeep Parhar 
5806d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
58077951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
5808d735920dSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16));
58097951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
58107951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
58117951040fSNavdeep Parhar 	wr->r3 = 0;
58127951040fSNavdeep Parhar 	wr->type = txp->wr_type;
58137951040fSNavdeep Parhar 	flitp = wr + 1;
58147951040fSNavdeep Parhar 
58157951040fSNavdeep Parhar 	/*
58167951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
58177951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
58187951040fSNavdeep Parhar 	 * check for that at appropriate points.
58197951040fSNavdeep Parhar 	 */
5820d735920dSNavdeep Parhar 	ndesc = tx_len16_to_desc(txp->len16);
5821d735920dSNavdeep Parhar 	last = NULL;
58227951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
5823d735920dSNavdeep Parhar 	for (i = 0; i < txp->npkt; i++) {
5824d735920dSNavdeep Parhar 		m = txp->mb[i];
58257951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
582654e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
582754e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
582854e4ee71SNavdeep Parhar 
58297951040fSNavdeep Parhar 			/* ULP master command */
58307951040fSNavdeep Parhar 			ulpmc = flitp;
58317951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
58327951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
5833d735920dSNavdeep Parhar 			ulpmc->len = htobe32(txpkts0_len16(mbuf_nsegs(m)));
583454e4ee71SNavdeep Parhar 
58357951040fSNavdeep Parhar 			/* ULP subcommand */
58367951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
58377951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
58387951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
58397951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
58407951040fSNavdeep Parhar 
58417951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
58427951040fSNavdeep Parhar 			if (checkwrap &&
58437951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
58447951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
58457951040fSNavdeep Parhar 		} else {
58467951040fSNavdeep Parhar 			cpl = flitp;
58477951040fSNavdeep Parhar 		}
584854e4ee71SNavdeep Parhar 
584954e4ee71SNavdeep Parhar 		/* Checksum offload */
5850c0236bd9SNavdeep Parhar 		ctrl1 = csum_to_ctrl(sc, m);
5851a4a4ad2dSNavdeep Parhar 		if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) {
5852a4a4ad2dSNavdeep Parhar 			/* some hardware assistance provided */
5853a4a4ad2dSNavdeep Parhar 			if (needs_vxlan_csum(m))
5854a4a4ad2dSNavdeep Parhar 				txq->vxlan_txcsum++;
5855a4a4ad2dSNavdeep Parhar 			else
5856a4a4ad2dSNavdeep Parhar 				txq->txcsum++;
5857a4a4ad2dSNavdeep Parhar 		}
585854e4ee71SNavdeep Parhar 
585954e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
58607951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
58617951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
58627951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
586354e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
586454e4ee71SNavdeep Parhar 		}
586554e4ee71SNavdeep Parhar 
58667951040fSNavdeep Parhar 		/* CPL header */
58677951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
586854e4ee71SNavdeep Parhar 		cpl->pack = 0;
586954e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
58707951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
587154e4ee71SNavdeep Parhar 
58727951040fSNavdeep Parhar 		flitp = cpl + 1;
58737951040fSNavdeep Parhar 		if (checkwrap &&
58747951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
58757951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
587654e4ee71SNavdeep Parhar 
58777951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
587854e4ee71SNavdeep Parhar 
5879d735920dSNavdeep Parhar 		if (last != NULL)
5880d735920dSNavdeep Parhar 			last->m_nextpkt = m;
5881d735920dSNavdeep Parhar 		last = m;
58827951040fSNavdeep Parhar 	}
58837951040fSNavdeep Parhar 
5884d735920dSNavdeep Parhar 	txq->sgl_wrs++;
5885a59a1477SNavdeep Parhar 	if (txp->wr_type == 0) {
5886a59a1477SNavdeep Parhar 		txq->txpkts0_pkts += txp->npkt;
5887a59a1477SNavdeep Parhar 		txq->txpkts0_wrs++;
5888a59a1477SNavdeep Parhar 	} else {
5889a59a1477SNavdeep Parhar 		txq->txpkts1_pkts += txp->npkt;
5890a59a1477SNavdeep Parhar 		txq->txpkts1_wrs++;
5891a59a1477SNavdeep Parhar 	}
5892a59a1477SNavdeep Parhar 
58937951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
5894d735920dSNavdeep Parhar 	txsd->m = txp->mb[0];
5895d735920dSNavdeep Parhar 	txsd->desc_used = ndesc;
5896d735920dSNavdeep Parhar 
5897d735920dSNavdeep Parhar 	return (ndesc);
5898d735920dSNavdeep Parhar }
5899d735920dSNavdeep Parhar 
5900d735920dSNavdeep Parhar static u_int
5901d735920dSNavdeep Parhar write_txpkts_vm_wr(struct adapter *sc, struct sge_txq *txq)
5902d735920dSNavdeep Parhar {
5903d735920dSNavdeep Parhar 	const struct txpkts *txp = &txq->txp;
5904d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
5905d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_vm_wr *wr;
5906d735920dSNavdeep Parhar 	struct tx_sdesc *txsd;
5907d735920dSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
5908d735920dSNavdeep Parhar 	uint64_t ctrl1;
5909d735920dSNavdeep Parhar 	int ndesc, i;
5910d735920dSNavdeep Parhar 	struct mbuf *m, *last;
5911d735920dSNavdeep Parhar 	void *flitp;
5912d735920dSNavdeep Parhar 
5913d735920dSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
5914d735920dSNavdeep Parhar 	MPASS(txp->npkt > 0);
5915d735920dSNavdeep Parhar 	MPASS(txp->wr_type == 1);	/* VF supports type 1 only */
5916d735920dSNavdeep Parhar 	MPASS(txp->mb[0] != NULL);
5917d735920dSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
5918d735920dSNavdeep Parhar 
5919d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
5920d735920dSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_VM_WR));
5921d735920dSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16));
5922d735920dSNavdeep Parhar 	wr->r3 = 0;
5923d735920dSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
5924d735920dSNavdeep Parhar 	wr->npkt = txp->npkt;
5925d735920dSNavdeep Parhar 	wr->r4 = 0;
5926d735920dSNavdeep Parhar 	memcpy(&wr->ethmacdst[0], &txp->ethmacdst[0], 16);
5927d735920dSNavdeep Parhar 	flitp = wr + 1;
5928d735920dSNavdeep Parhar 
5929d735920dSNavdeep Parhar 	/*
5930d735920dSNavdeep Parhar 	 * At this point we are 32B into a hardware descriptor.  Each mbuf in
5931d735920dSNavdeep Parhar 	 * the WR will take 32B so we check for the end of the descriptor ring
5932d735920dSNavdeep Parhar 	 * before writing odd mbufs (mb[1], 3, 5, ..)
5933d735920dSNavdeep Parhar 	 */
5934d735920dSNavdeep Parhar 	ndesc = tx_len16_to_desc(txp->len16);
5935d735920dSNavdeep Parhar 	last = NULL;
5936d735920dSNavdeep Parhar 	for (i = 0; i < txp->npkt; i++) {
5937d735920dSNavdeep Parhar 		m = txp->mb[i];
5938d735920dSNavdeep Parhar 		if (i & 1 && (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
5939d735920dSNavdeep Parhar 			flitp = &eq->desc[0];
5940d735920dSNavdeep Parhar 		cpl = flitp;
5941d735920dSNavdeep Parhar 
5942d735920dSNavdeep Parhar 		/* Checksum offload */
5943d735920dSNavdeep Parhar 		ctrl1 = csum_to_ctrl(sc, m);
5944d735920dSNavdeep Parhar 		if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
5945d735920dSNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
5946d735920dSNavdeep Parhar 
5947d735920dSNavdeep Parhar 		/* VLAN tag insertion */
5948d735920dSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
5949d735920dSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
5950d735920dSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
5951d735920dSNavdeep Parhar 			txq->vlan_insertion++;
5952d735920dSNavdeep Parhar 		}
5953d735920dSNavdeep Parhar 
5954d735920dSNavdeep Parhar 		/* CPL header */
5955d735920dSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
5956d735920dSNavdeep Parhar 		cpl->pack = 0;
5957d735920dSNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
5958d735920dSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
5959d735920dSNavdeep Parhar 
5960d735920dSNavdeep Parhar 		flitp = cpl + 1;
5961d735920dSNavdeep Parhar 		MPASS(mbuf_nsegs(m) == 1);
5962d735920dSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), 0);
5963d735920dSNavdeep Parhar 
5964d735920dSNavdeep Parhar 		if (last != NULL)
5965d735920dSNavdeep Parhar 			last->m_nextpkt = m;
5966d735920dSNavdeep Parhar 		last = m;
5967d735920dSNavdeep Parhar 	}
5968d735920dSNavdeep Parhar 
5969d735920dSNavdeep Parhar 	txq->sgl_wrs++;
5970d735920dSNavdeep Parhar 	txq->txpkts1_pkts += txp->npkt;
5971d735920dSNavdeep Parhar 	txq->txpkts1_wrs++;
5972d735920dSNavdeep Parhar 
5973d735920dSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
5974d735920dSNavdeep Parhar 	txsd->m = txp->mb[0];
59757951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
59767951040fSNavdeep Parhar 
59777951040fSNavdeep Parhar 	return (ndesc);
597854e4ee71SNavdeep Parhar }
597954e4ee71SNavdeep Parhar 
598054e4ee71SNavdeep Parhar /*
598154e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
59827951040fSNavdeep Parhar  * add a 0 filled flit at the end.
598354e4ee71SNavdeep Parhar  */
59847951040fSNavdeep Parhar static void
59857951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
598654e4ee71SNavdeep Parhar {
59877951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
59887951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
59897951040fSNavdeep Parhar 	struct sglist_seg *seg;
59907951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
599154e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
59927951040fSNavdeep Parhar 	int i, nflits, nsegs;
599354e4ee71SNavdeep Parhar 
599454e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
599554e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
59967951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
59977951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
599854e4ee71SNavdeep Parhar 
59997951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
60007951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
60017951040fSNavdeep Parhar 	MPASS(nsegs > 0);
60027951040fSNavdeep Parhar 
60037951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
600454e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
60057951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
60067951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
600754e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
600854e4ee71SNavdeep Parhar 
600954e4ee71SNavdeep Parhar 	/*
601054e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
601154e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
601254e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
601354e4ee71SNavdeep Parhar 	 */
601454e4ee71SNavdeep Parhar 
601554e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
60167951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
60177951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
60187951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
601954e4ee71SNavdeep Parhar 	seg++;
602054e4ee71SNavdeep Parhar 
60217951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
602254e4ee71SNavdeep Parhar 
602354e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
602454e4ee71SNavdeep Parhar 
60257951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
60267951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
60277951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
602854e4ee71SNavdeep Parhar 		}
602954e4ee71SNavdeep Parhar 		if (i & 1)
603054e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
60317951040fSNavdeep Parhar 		flitp += nflits;
603254e4ee71SNavdeep Parhar 	} else {
603354e4ee71SNavdeep Parhar 
603454e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
603554e4ee71SNavdeep Parhar 
603654e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
603754e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
60387951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
60397951040fSNavdeep Parhar 			if (flitp == wrap)
604054e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
60417951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
604254e4ee71SNavdeep Parhar 		}
604354e4ee71SNavdeep Parhar 	}
604454e4ee71SNavdeep Parhar 
60457951040fSNavdeep Parhar 	if (nflits & 1) {
60467951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
60477951040fSNavdeep Parhar 		*flitp++ = 0;
60487951040fSNavdeep Parhar 	}
604954e4ee71SNavdeep Parhar 
60507951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
60517951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
605254e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
605354e4ee71SNavdeep Parhar 	else
60547951040fSNavdeep Parhar 		*to = (void *)flitp;
605554e4ee71SNavdeep Parhar }
605654e4ee71SNavdeep Parhar 
605754e4ee71SNavdeep Parhar static inline void
605854e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
605954e4ee71SNavdeep Parhar {
60607951040fSNavdeep Parhar 
60617951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
60627951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
60637951040fSNavdeep Parhar 
60647951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
60657951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
606654e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
606754e4ee71SNavdeep Parhar 		(*to) += len;
606854e4ee71SNavdeep Parhar 	} else {
60697951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
607054e4ee71SNavdeep Parhar 
607154e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
607254e4ee71SNavdeep Parhar 		from += portion;
607354e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
607454e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
607554e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
607654e4ee71SNavdeep Parhar 	}
607754e4ee71SNavdeep Parhar }
607854e4ee71SNavdeep Parhar 
607954e4ee71SNavdeep Parhar static inline void
60807951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
608154e4ee71SNavdeep Parhar {
60827951040fSNavdeep Parhar 	u_int db;
60837951040fSNavdeep Parhar 
60847951040fSNavdeep Parhar 	MPASS(n > 0);
6085d14b0ac1SNavdeep Parhar 
6086d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
60877951040fSNavdeep Parhar 	if (n > 1)
608877ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
6089d14b0ac1SNavdeep Parhar 	wmb();
6090d14b0ac1SNavdeep Parhar 
6091d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
6092d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
60937951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
60947951040fSNavdeep Parhar 		break;
6095d14b0ac1SNavdeep Parhar 
609677ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
6097d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
6098d14b0ac1SNavdeep Parhar 		int i;
6099d14b0ac1SNavdeep Parhar 
6100d14b0ac1SNavdeep Parhar 		/*
6101d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
6102d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
610377ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
6104d14b0ac1SNavdeep Parhar 		 */
61057951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
6106d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
61077951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
6108d14b0ac1SNavdeep Parhar 
6109d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
6110d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
61117951040fSNavdeep Parhar 		i = eq->dbidx;
6112d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
6113d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
6114d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
6115d14b0ac1SNavdeep Parhar 		wmb();
61167951040fSNavdeep Parhar 		break;
6117d14b0ac1SNavdeep Parhar 	}
6118d14b0ac1SNavdeep Parhar 
6119d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
61207951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
6121d14b0ac1SNavdeep Parhar 		wmb();
61227951040fSNavdeep Parhar 		break;
6123d14b0ac1SNavdeep Parhar 
6124d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
6125315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg,
61267951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
61277951040fSNavdeep Parhar 		break;
612854e4ee71SNavdeep Parhar 	}
612954e4ee71SNavdeep Parhar 
61307951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
61317951040fSNavdeep Parhar }
61327951040fSNavdeep Parhar 
61337951040fSNavdeep Parhar static inline u_int
61347951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
613554e4ee71SNavdeep Parhar {
61367951040fSNavdeep Parhar 	uint16_t hw_cidx;
613754e4ee71SNavdeep Parhar 
61387951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
61397951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
61407951040fSNavdeep Parhar }
614154e4ee71SNavdeep Parhar 
61427951040fSNavdeep Parhar static inline u_int
61437951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
61447951040fSNavdeep Parhar {
61457951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
61467951040fSNavdeep Parhar 
61477951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
61487951040fSNavdeep Parhar 	pidx = eq->pidx;
61497951040fSNavdeep Parhar 
61507951040fSNavdeep Parhar 	if (pidx == hw_cidx)
61517951040fSNavdeep Parhar 		return (eq->sidx - 1);
615254e4ee71SNavdeep Parhar 	else
61537951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
61547951040fSNavdeep Parhar }
61557951040fSNavdeep Parhar 
61567951040fSNavdeep Parhar static inline uint16_t
61577951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
61587951040fSNavdeep Parhar {
61597951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
61607951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
61617951040fSNavdeep Parhar 
61627951040fSNavdeep Parhar 	return (be16toh(cidx));
6163e874ff7aSNavdeep Parhar }
616454e4ee71SNavdeep Parhar 
6165e874ff7aSNavdeep Parhar /*
61667951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
6167e874ff7aSNavdeep Parhar  */
61687951040fSNavdeep Parhar static u_int
61697951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
6170e874ff7aSNavdeep Parhar {
6171e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
6172f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
61737951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
617454e4ee71SNavdeep Parhar 
6175733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
61767951040fSNavdeep Parhar 	MPASS(n > 0);
6177e874ff7aSNavdeep Parhar 
61787951040fSNavdeep Parhar 	reclaimed = 0;
61797951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
61807951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
618154e4ee71SNavdeep Parhar 		int ndesc;
61827951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
618354e4ee71SNavdeep Parhar 
6184f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
618554e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
618654e4ee71SNavdeep Parhar 
618754e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
618854e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
618954e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
619054e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
6191dcd50a20SJohn Baldwin 		KASSERT(ndesc != 0,
6192dcd50a20SJohn Baldwin 		    ("%s: descriptor with no credits: cidx %d",
6193dcd50a20SJohn Baldwin 		    __func__, eq->cidx));
619454e4ee71SNavdeep Parhar 
61957951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
61967951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
61977951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
61987951040fSNavdeep Parhar 			m_freem(m);
61997951040fSNavdeep Parhar 		}
620054e4ee71SNavdeep Parhar 		reclaimed += ndesc;
620154e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
62027951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
620354e4ee71SNavdeep Parhar 	}
620454e4ee71SNavdeep Parhar 
620554e4ee71SNavdeep Parhar 	return (reclaimed);
620654e4ee71SNavdeep Parhar }
620754e4ee71SNavdeep Parhar 
620854e4ee71SNavdeep Parhar static void
62097951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
621054e4ee71SNavdeep Parhar {
62117951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
62127951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
621354e4ee71SNavdeep Parhar 
62147951040fSNavdeep Parhar 	do {
62157951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
62167951040fSNavdeep Parhar 			break;
62177951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
62187951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
62197951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
62207951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
62217951040fSNavdeep Parhar 	} while (n > 0);
622254e4ee71SNavdeep Parhar }
622354e4ee71SNavdeep Parhar 
622454e4ee71SNavdeep Parhar static __be64
62257951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
622654e4ee71SNavdeep Parhar {
622754e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
622854e4ee71SNavdeep Parhar 
622954e4ee71SNavdeep Parhar 	switch (idx % 3) {
623054e4ee71SNavdeep Parhar 	case 0: {
6231f078ecf6SWojciech Macek 		uint64_t rc;
623254e4ee71SNavdeep Parhar 
6233f078ecf6SWojciech Macek 		rc = (uint64_t)segs[i].ss_len << 32;
623454e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
6235f078ecf6SWojciech Macek 			rc |= (uint64_t)(segs[i + 1].ss_len);
623654e4ee71SNavdeep Parhar 
6237f078ecf6SWojciech Macek 		return (htobe64(rc));
623854e4ee71SNavdeep Parhar 	}
623954e4ee71SNavdeep Parhar 	case 1:
62407951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
624154e4ee71SNavdeep Parhar 	case 2:
62427951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
624354e4ee71SNavdeep Parhar 	}
624454e4ee71SNavdeep Parhar 
624554e4ee71SNavdeep Parhar 	return (0);
624654e4ee71SNavdeep Parhar }
624754e4ee71SNavdeep Parhar 
624846e1e307SNavdeep Parhar static int
624946e1e307SNavdeep Parhar find_refill_source(struct adapter *sc, int maxp, bool packing)
625054e4ee71SNavdeep Parhar {
625146e1e307SNavdeep Parhar 	int i, zidx = -1;
625246e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
625354e4ee71SNavdeep Parhar 
625446e1e307SNavdeep Parhar 	if (packing) {
625546e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
625646e1e307SNavdeep Parhar 			if (rxb->hwidx2 == -1)
625746e1e307SNavdeep Parhar 				continue;
625846e1e307SNavdeep Parhar 			if (rxb->size1 < PAGE_SIZE &&
625946e1e307SNavdeep Parhar 			    rxb->size1 < largest_rx_cluster)
626046e1e307SNavdeep Parhar 				continue;
626146e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
626238035ed6SNavdeep Parhar 				break;
626346e1e307SNavdeep Parhar 			MPASS(rxb->size1 - rxb->size2 >= CL_METADATA_SIZE);
626446e1e307SNavdeep Parhar 			if (rxb->size2 >= maxp)
626546e1e307SNavdeep Parhar 				return (i);
626646e1e307SNavdeep Parhar 			zidx = i;
626738035ed6SNavdeep Parhar 		}
626838035ed6SNavdeep Parhar 	} else {
626946e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
627046e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1)
627146e1e307SNavdeep Parhar 				continue;
627246e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
627338035ed6SNavdeep Parhar 				break;
627446e1e307SNavdeep Parhar 			if (rxb->size1 >= maxp)
627546e1e307SNavdeep Parhar 				return (i);
627646e1e307SNavdeep Parhar 			zidx = i;
627738035ed6SNavdeep Parhar 		}
627838035ed6SNavdeep Parhar 	}
627938035ed6SNavdeep Parhar 
628046e1e307SNavdeep Parhar 	return (zidx);
628154e4ee71SNavdeep Parhar }
6282ecb79ca4SNavdeep Parhar 
6283733b9277SNavdeep Parhar static void
6284733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
6285ecb79ca4SNavdeep Parhar {
6286733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
6287733b9277SNavdeep Parhar 	FL_LOCK(fl);
6288733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
6289733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
6290733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
6291733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
6292733b9277SNavdeep Parhar 	}
6293733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
6294733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
6295733b9277SNavdeep Parhar }
6296ecb79ca4SNavdeep Parhar 
62977951040fSNavdeep Parhar static void
62987951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
62997951040fSNavdeep Parhar {
63007951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
63017951040fSNavdeep Parhar 
63027951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
63037951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
63047951040fSNavdeep Parhar }
63057951040fSNavdeep Parhar 
63067951040fSNavdeep Parhar static void
63077951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
63087951040fSNavdeep Parhar {
63097951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
63107951040fSNavdeep Parhar 
631143bbae19SNavdeep Parhar 	MPASS(eq->type == EQ_ETH);
63127951040fSNavdeep Parhar 
63137951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
6314d735920dSNavdeep Parhar 	if (mp_ring_is_idle(txq->r))
63157951040fSNavdeep Parhar 		taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
6316d735920dSNavdeep Parhar 	else
6317d735920dSNavdeep Parhar 		mp_ring_check_drainage(txq->r, 64);
63187951040fSNavdeep Parhar }
63197951040fSNavdeep Parhar 
6320733b9277SNavdeep Parhar static int
6321733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
6322733b9277SNavdeep Parhar     struct mbuf *m)
6323733b9277SNavdeep Parhar {
6324733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
6325733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
6326733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
6327733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
6328733b9277SNavdeep Parhar 	struct sge_eq *eq;
63297951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
63307951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
63317951040fSNavdeep Parhar 		&handle_wrq_egr_update};
6332733b9277SNavdeep Parhar 
6333733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
6334733b9277SNavdeep Parhar 	    rss->opcode));
6335733b9277SNavdeep Parhar 
6336ec55567cSJohn Baldwin 	eq = s->eqmap[qid - s->eq_start - s->eq_base];
633743bbae19SNavdeep Parhar 	(*h[eq->type])(sc, eq);
6338ecb79ca4SNavdeep Parhar 
6339ecb79ca4SNavdeep Parhar 	return (0);
6340ecb79ca4SNavdeep Parhar }
6341f7dfe243SNavdeep Parhar 
63420abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
63430abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
63440abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
63450abd31e2SNavdeep Parhar 
6346733b9277SNavdeep Parhar static int
63471b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
634856599263SNavdeep Parhar {
63491b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
635056599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
635156599263SNavdeep Parhar 
6352733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
6353733b9277SNavdeep Parhar 	    rss->opcode));
6354733b9277SNavdeep Parhar 
63550abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
63560abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
63570abd31e2SNavdeep Parhar 
63580abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
6359671bf2b8SNavdeep Parhar 		return (t4_cpl_handler[rss2->opcode](iq, rss2, m));
63600abd31e2SNavdeep Parhar 	}
63610abd31e2SNavdeep Parhar 
6362671bf2b8SNavdeep Parhar 	return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0]));
6363f7dfe243SNavdeep Parhar }
6364af49c942SNavdeep Parhar 
6365069af0ebSJohn Baldwin /**
6366069af0ebSJohn Baldwin  *	t4_handle_wrerr_rpl - process a FW work request error message
6367069af0ebSJohn Baldwin  *	@adap: the adapter
6368069af0ebSJohn Baldwin  *	@rpl: start of the FW message
6369069af0ebSJohn Baldwin  */
6370069af0ebSJohn Baldwin static int
6371069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl)
6372069af0ebSJohn Baldwin {
6373069af0ebSJohn Baldwin 	u8 opcode = *(const u8 *)rpl;
6374069af0ebSJohn Baldwin 	const struct fw_error_cmd *e = (const void *)rpl;
6375069af0ebSJohn Baldwin 	unsigned int i;
6376069af0ebSJohn Baldwin 
6377069af0ebSJohn Baldwin 	if (opcode != FW_ERROR_CMD) {
6378069af0ebSJohn Baldwin 		log(LOG_ERR,
6379069af0ebSJohn Baldwin 		    "%s: Received WRERR_RPL message with opcode %#x\n",
6380069af0ebSJohn Baldwin 		    device_get_nameunit(adap->dev), opcode);
6381069af0ebSJohn Baldwin 		return (EINVAL);
6382069af0ebSJohn Baldwin 	}
6383069af0ebSJohn Baldwin 	log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev),
6384069af0ebSJohn Baldwin 	    G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" :
6385069af0ebSJohn Baldwin 	    "non-fatal");
6386069af0ebSJohn Baldwin 	switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) {
6387069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_EXCEPTION:
6388069af0ebSJohn Baldwin 		log(LOG_ERR, "exception info:\n");
6389069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.exception.info); i++)
6390069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ",
6391069af0ebSJohn Baldwin 			    be32toh(e->u.exception.info[i]));
6392069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6393069af0ebSJohn Baldwin 		break;
6394069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_HWMODULE:
6395069af0ebSJohn Baldwin 		log(LOG_ERR, "HW module regaddr %08x regval %08x\n",
6396069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regaddr),
6397069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regval));
6398069af0ebSJohn Baldwin 		break;
6399069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_WR:
6400069af0ebSJohn Baldwin 		log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n",
6401069af0ebSJohn Baldwin 		    be16toh(e->u.wr.cidx),
6402069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)),
6403069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)),
6404069af0ebSJohn Baldwin 		    be32toh(e->u.wr.eqid));
6405069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.wr.wrhdr); i++)
6406069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ",
6407069af0ebSJohn Baldwin 			    e->u.wr.wrhdr[i]);
6408069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6409069af0ebSJohn Baldwin 		break;
6410069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_ACL:
6411069af0ebSJohn Baldwin 		log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s",
6412069af0ebSJohn Baldwin 		    be16toh(e->u.acl.cidx),
6413069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)),
6414069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)),
6415069af0ebSJohn Baldwin 		    be32toh(e->u.acl.eqid),
6416069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" :
6417069af0ebSJohn Baldwin 		    "MAC");
6418069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.acl.val); i++)
6419069af0ebSJohn Baldwin 			log(LOG_ERR, " %02x", e->u.acl.val[i]);
6420069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6421069af0ebSJohn Baldwin 		break;
6422069af0ebSJohn Baldwin 	default:
6423069af0ebSJohn Baldwin 		log(LOG_ERR, "type %#x\n",
6424069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type)));
6425069af0ebSJohn Baldwin 		return (EINVAL);
6426069af0ebSJohn Baldwin 	}
6427069af0ebSJohn Baldwin 	return (0);
6428069af0ebSJohn Baldwin }
6429069af0ebSJohn Baldwin 
643046e1e307SNavdeep Parhar static inline bool
643146e1e307SNavdeep Parhar bufidx_used(struct adapter *sc, int idx)
643246e1e307SNavdeep Parhar {
643346e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
643446e1e307SNavdeep Parhar 	int i;
643546e1e307SNavdeep Parhar 
643646e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
643746e1e307SNavdeep Parhar 		if (rxb->size1 > largest_rx_cluster)
643846e1e307SNavdeep Parhar 			continue;
643946e1e307SNavdeep Parhar 		if (rxb->hwidx1 == idx || rxb->hwidx2 == idx)
644046e1e307SNavdeep Parhar 			return (true);
644146e1e307SNavdeep Parhar 	}
644246e1e307SNavdeep Parhar 
644346e1e307SNavdeep Parhar 	return (false);
644446e1e307SNavdeep Parhar }
644546e1e307SNavdeep Parhar 
644638035ed6SNavdeep Parhar static int
644738035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
644838035ed6SNavdeep Parhar {
644946e1e307SNavdeep Parhar 	struct adapter *sc = arg1;
645046e1e307SNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
645138035ed6SNavdeep Parhar 	int i, rc;
645238035ed6SNavdeep Parhar 	struct sbuf sb;
645338035ed6SNavdeep Parhar 	char c;
645438035ed6SNavdeep Parhar 
645546e1e307SNavdeep Parhar 	sbuf_new(&sb, NULL, 128, SBUF_AUTOEXTEND);
645646e1e307SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++) {
645746e1e307SNavdeep Parhar 		if (bufidx_used(sc, i))
645838035ed6SNavdeep Parhar 			c = '*';
645938035ed6SNavdeep Parhar 		else
646038035ed6SNavdeep Parhar 			c = '\0';
646138035ed6SNavdeep Parhar 
646246e1e307SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", sp->sge_fl_buffer_size[i], c);
646338035ed6SNavdeep Parhar 	}
646438035ed6SNavdeep Parhar 	sbuf_trim(&sb);
646538035ed6SNavdeep Parhar 	sbuf_finish(&sb);
646638035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
646738035ed6SNavdeep Parhar 	sbuf_delete(&sb);
646838035ed6SNavdeep Parhar 	return (rc);
646938035ed6SNavdeep Parhar }
647002f972e8SNavdeep Parhar 
6471786099deSNavdeep Parhar #ifdef RATELIMIT
6472ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
6473786099deSNavdeep Parhar /*
6474786099deSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
6475786099deSNavdeep Parhar  */
6476786099deSNavdeep Parhar static inline u_int
6477786099deSNavdeep Parhar txpkt_eo_len16(u_int nsegs, u_int immhdrs, u_int tso)
6478786099deSNavdeep Parhar {
6479786099deSNavdeep Parhar 	u_int n;
6480786099deSNavdeep Parhar 
6481786099deSNavdeep Parhar 	MPASS(immhdrs > 0);
6482786099deSNavdeep Parhar 
6483786099deSNavdeep Parhar 	n = roundup2(sizeof(struct fw_eth_tx_eo_wr) +
6484786099deSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + immhdrs, 16);
6485786099deSNavdeep Parhar 	if (__predict_false(nsegs == 0))
6486786099deSNavdeep Parhar 		goto done;
6487786099deSNavdeep Parhar 
6488786099deSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
6489786099deSNavdeep Parhar 	n += sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
6490786099deSNavdeep Parhar 	if (tso)
6491786099deSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
6492786099deSNavdeep Parhar 
6493786099deSNavdeep Parhar done:
6494786099deSNavdeep Parhar 	return (howmany(n, 16));
6495786099deSNavdeep Parhar }
6496ffbb373cSNavdeep Parhar #endif
6497786099deSNavdeep Parhar 
6498786099deSNavdeep Parhar #define ETID_FLOWC_NPARAMS 6
6499786099deSNavdeep Parhar #define ETID_FLOWC_LEN (roundup2((sizeof(struct fw_flowc_wr) + \
6500786099deSNavdeep Parhar     ETID_FLOWC_NPARAMS * sizeof(struct fw_flowc_mnemval)), 16))
6501786099deSNavdeep Parhar #define ETID_FLOWC_LEN16 (howmany(ETID_FLOWC_LEN, 16))
6502786099deSNavdeep Parhar 
6503786099deSNavdeep Parhar static int
6504e38a50e8SJohn Baldwin send_etid_flowc_wr(struct cxgbe_rate_tag *cst, struct port_info *pi,
6505786099deSNavdeep Parhar     struct vi_info *vi)
6506786099deSNavdeep Parhar {
6507786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6508edb518f4SNavdeep Parhar 	u_int pfvf = pi->adapter->pf << S_FW_VIID_PFN;
6509786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
6510786099deSNavdeep Parhar 
6511786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6512786099deSNavdeep Parhar 	MPASS((cst->flags & (EO_FLOWC_PENDING | EO_FLOWC_RPL_PENDING)) ==
6513786099deSNavdeep Parhar 	    EO_FLOWC_PENDING);
6514786099deSNavdeep Parhar 
6515077ba6a8SJohn Baldwin 	flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLOWC_LEN16, &cookie);
6516786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
6517786099deSNavdeep Parhar 		return (ENOMEM);
6518786099deSNavdeep Parhar 
6519786099deSNavdeep Parhar 	bzero(flowc, ETID_FLOWC_LEN);
6520786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
6521786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(ETID_FLOWC_NPARAMS) | V_FW_WR_COMPL(0));
6522786099deSNavdeep Parhar 	flowc->flowid_len16 = htonl(V_FW_WR_LEN16(ETID_FLOWC_LEN16) |
6523786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6524786099deSNavdeep Parhar 	flowc->mnemval[0].mnemonic = FW_FLOWC_MNEM_PFNVFN;
6525786099deSNavdeep Parhar 	flowc->mnemval[0].val = htobe32(pfvf);
6526786099deSNavdeep Parhar 	flowc->mnemval[1].mnemonic = FW_FLOWC_MNEM_CH;
6527786099deSNavdeep Parhar 	flowc->mnemval[1].val = htobe32(pi->tx_chan);
6528786099deSNavdeep Parhar 	flowc->mnemval[2].mnemonic = FW_FLOWC_MNEM_PORT;
6529786099deSNavdeep Parhar 	flowc->mnemval[2].val = htobe32(pi->tx_chan);
6530786099deSNavdeep Parhar 	flowc->mnemval[3].mnemonic = FW_FLOWC_MNEM_IQID;
6531786099deSNavdeep Parhar 	flowc->mnemval[3].val = htobe32(cst->iqid);
6532786099deSNavdeep Parhar 	flowc->mnemval[4].mnemonic = FW_FLOWC_MNEM_EOSTATE;
6533786099deSNavdeep Parhar 	flowc->mnemval[4].val = htobe32(FW_FLOWC_MNEM_EOSTATE_ESTABLISHED);
6534786099deSNavdeep Parhar 	flowc->mnemval[5].mnemonic = FW_FLOWC_MNEM_SCHEDCLASS;
6535786099deSNavdeep Parhar 	flowc->mnemval[5].val = htobe32(cst->schedcl);
6536786099deSNavdeep Parhar 
6537077ba6a8SJohn Baldwin 	commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie);
6538786099deSNavdeep Parhar 
6539786099deSNavdeep Parhar 	cst->flags &= ~EO_FLOWC_PENDING;
6540786099deSNavdeep Parhar 	cst->flags |= EO_FLOWC_RPL_PENDING;
6541786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLOWC_LEN16);	/* flowc is first WR. */
6542786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLOWC_LEN16;
6543786099deSNavdeep Parhar 
6544786099deSNavdeep Parhar 	return (0);
6545786099deSNavdeep Parhar }
6546786099deSNavdeep Parhar 
6547786099deSNavdeep Parhar #define ETID_FLUSH_LEN16 (howmany(sizeof (struct fw_flowc_wr), 16))
6548786099deSNavdeep Parhar 
6549786099deSNavdeep Parhar void
6550e38a50e8SJohn Baldwin send_etid_flush_wr(struct cxgbe_rate_tag *cst)
6551786099deSNavdeep Parhar {
6552786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
6553786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6554786099deSNavdeep Parhar 
6555786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6556786099deSNavdeep Parhar 
6557077ba6a8SJohn Baldwin 	flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLUSH_LEN16, &cookie);
6558786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
6559786099deSNavdeep Parhar 		CXGBE_UNIMPLEMENTED(__func__);
6560786099deSNavdeep Parhar 
6561786099deSNavdeep Parhar 	bzero(flowc, ETID_FLUSH_LEN16 * 16);
6562786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
6563786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(0) | F_FW_WR_COMPL);
6564786099deSNavdeep Parhar 	flowc->flowid_len16 = htobe32(V_FW_WR_LEN16(ETID_FLUSH_LEN16) |
6565786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6566786099deSNavdeep Parhar 
6567077ba6a8SJohn Baldwin 	commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie);
6568786099deSNavdeep Parhar 
6569786099deSNavdeep Parhar 	cst->flags |= EO_FLUSH_RPL_PENDING;
6570786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLUSH_LEN16);
6571786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLUSH_LEN16;
6572786099deSNavdeep Parhar 	cst->ncompl++;
6573786099deSNavdeep Parhar }
6574786099deSNavdeep Parhar 
6575786099deSNavdeep Parhar static void
6576e38a50e8SJohn Baldwin write_ethofld_wr(struct cxgbe_rate_tag *cst, struct fw_eth_tx_eo_wr *wr,
6577786099deSNavdeep Parhar     struct mbuf *m0, int compl)
6578786099deSNavdeep Parhar {
6579786099deSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
6580786099deSNavdeep Parhar 	uint64_t ctrl1;
6581786099deSNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
6582786099deSNavdeep Parhar 	int len16, pktlen, nsegs, immhdrs;
6583786099deSNavdeep Parhar 	uintptr_t p;
6584786099deSNavdeep Parhar 	struct ulptx_sgl *usgl;
6585786099deSNavdeep Parhar 	struct sglist sg;
6586786099deSNavdeep Parhar 	struct sglist_seg segs[38];	/* XXX: find real limit.  XXX: get off the stack */
6587786099deSNavdeep Parhar 
6588786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6589786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
6590786099deSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
6591786099deSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
6592786099deSNavdeep Parhar 	    ("%s: ethofld mbuf %p is missing header lengths", __func__, m0));
6593786099deSNavdeep Parhar 
6594786099deSNavdeep Parhar 	len16 = mbuf_eo_len16(m0);
6595786099deSNavdeep Parhar 	nsegs = mbuf_eo_nsegs(m0);
6596786099deSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
6597786099deSNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
6598786099deSNavdeep Parhar 	if (needs_tso(m0))
6599786099deSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
6600786099deSNavdeep Parhar 	immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen;
6601786099deSNavdeep Parhar 	ctrl += immhdrs;
6602786099deSNavdeep Parhar 
6603786099deSNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_EO_WR) |
6604786099deSNavdeep Parhar 	    V_FW_ETH_TX_EO_WR_IMMDLEN(ctrl) | V_FW_WR_COMPL(!!compl));
6605786099deSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(len16) |
6606786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6607786099deSNavdeep Parhar 	wr->r3 = 0;
6608a4a4ad2dSNavdeep Parhar 	if (needs_outer_udp_csum(m0)) {
66096933902dSNavdeep Parhar 		wr->u.udpseg.type = FW_ETH_TX_EO_TYPE_UDPSEG;
66106933902dSNavdeep Parhar 		wr->u.udpseg.ethlen = m0->m_pkthdr.l2hlen;
66116933902dSNavdeep Parhar 		wr->u.udpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
66126933902dSNavdeep Parhar 		wr->u.udpseg.udplen = m0->m_pkthdr.l4hlen;
66136933902dSNavdeep Parhar 		wr->u.udpseg.rtplen = 0;
66146933902dSNavdeep Parhar 		wr->u.udpseg.r4 = 0;
66156933902dSNavdeep Parhar 		wr->u.udpseg.mss = htobe16(pktlen - immhdrs);
66166933902dSNavdeep Parhar 		wr->u.udpseg.schedpktsize = wr->u.udpseg.mss;
66176933902dSNavdeep Parhar 		wr->u.udpseg.plen = htobe32(pktlen - immhdrs);
66186933902dSNavdeep Parhar 		cpl = (void *)(wr + 1);
66196933902dSNavdeep Parhar 	} else {
6620a4a4ad2dSNavdeep Parhar 		MPASS(needs_outer_tcp_csum(m0));
6621786099deSNavdeep Parhar 		wr->u.tcpseg.type = FW_ETH_TX_EO_TYPE_TCPSEG;
6622786099deSNavdeep Parhar 		wr->u.tcpseg.ethlen = m0->m_pkthdr.l2hlen;
6623786099deSNavdeep Parhar 		wr->u.tcpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
6624786099deSNavdeep Parhar 		wr->u.tcpseg.tcplen = m0->m_pkthdr.l4hlen;
6625786099deSNavdeep Parhar 		wr->u.tcpseg.tsclk_tsoff = mbuf_eo_tsclk_tsoff(m0);
6626786099deSNavdeep Parhar 		wr->u.tcpseg.r4 = 0;
6627786099deSNavdeep Parhar 		wr->u.tcpseg.r5 = 0;
6628786099deSNavdeep Parhar 		wr->u.tcpseg.plen = htobe32(pktlen - immhdrs);
6629786099deSNavdeep Parhar 
6630786099deSNavdeep Parhar 		if (needs_tso(m0)) {
6631786099deSNavdeep Parhar 			struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
6632786099deSNavdeep Parhar 
6633786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(m0->m_pkthdr.tso_segsz);
6634786099deSNavdeep Parhar 
66356933902dSNavdeep Parhar 			ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
66366933902dSNavdeep Parhar 			    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
6637c0236bd9SNavdeep Parhar 			    V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen -
6638c0236bd9SNavdeep Parhar 				ETHER_HDR_LEN) >> 2) |
66396933902dSNavdeep Parhar 			    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
66406933902dSNavdeep Parhar 			    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
6641786099deSNavdeep Parhar 			if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
6642786099deSNavdeep Parhar 				ctrl |= F_LSO_IPV6;
6643786099deSNavdeep Parhar 			lso->lso_ctrl = htobe32(ctrl);
6644786099deSNavdeep Parhar 			lso->ipid_ofst = htobe16(0);
6645786099deSNavdeep Parhar 			lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
6646786099deSNavdeep Parhar 			lso->seqno_offset = htobe32(0);
6647786099deSNavdeep Parhar 			lso->len = htobe32(pktlen);
6648786099deSNavdeep Parhar 
6649786099deSNavdeep Parhar 			cpl = (void *)(lso + 1);
6650786099deSNavdeep Parhar 		} else {
6651786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(0xffff);
6652786099deSNavdeep Parhar 			cpl = (void *)(wr + 1);
6653786099deSNavdeep Parhar 		}
66546933902dSNavdeep Parhar 	}
6655786099deSNavdeep Parhar 
6656786099deSNavdeep Parhar 	/* Checksum offload must be requested for ethofld. */
6657a4a4ad2dSNavdeep Parhar 	MPASS(needs_outer_l4_csum(m0));
6658c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(cst->adapter, m0);
6659786099deSNavdeep Parhar 
6660786099deSNavdeep Parhar 	/* VLAN tag insertion */
6661786099deSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
6662786099deSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
6663786099deSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
6664786099deSNavdeep Parhar 	}
6665786099deSNavdeep Parhar 
6666786099deSNavdeep Parhar 	/* CPL header */
6667786099deSNavdeep Parhar 	cpl->ctrl0 = cst->ctrl0;
6668786099deSNavdeep Parhar 	cpl->pack = 0;
6669786099deSNavdeep Parhar 	cpl->len = htobe16(pktlen);
6670786099deSNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
6671786099deSNavdeep Parhar 
66726933902dSNavdeep Parhar 	/* Copy Ethernet, IP & TCP/UDP hdrs as immediate data */
6673786099deSNavdeep Parhar 	p = (uintptr_t)(cpl + 1);
6674786099deSNavdeep Parhar 	m_copydata(m0, 0, immhdrs, (void *)p);
6675786099deSNavdeep Parhar 
6676786099deSNavdeep Parhar 	/* SGL */
6677786099deSNavdeep Parhar 	if (nsegs > 0) {
6678786099deSNavdeep Parhar 		int i, pad;
6679786099deSNavdeep Parhar 
6680786099deSNavdeep Parhar 		/* zero-pad upto next 16Byte boundary, if not 16Byte aligned */
6681786099deSNavdeep Parhar 		p += immhdrs;
6682786099deSNavdeep Parhar 		pad = 16 - (immhdrs & 0xf);
6683786099deSNavdeep Parhar 		bzero((void *)p, pad);
6684786099deSNavdeep Parhar 
6685786099deSNavdeep Parhar 		usgl = (void *)(p + pad);
6686786099deSNavdeep Parhar 		usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
6687786099deSNavdeep Parhar 		    V_ULPTX_NSGE(nsegs));
6688786099deSNavdeep Parhar 
6689786099deSNavdeep Parhar 		sglist_init(&sg, nitems(segs), segs);
6690786099deSNavdeep Parhar 		for (; m0 != NULL; m0 = m0->m_next) {
6691786099deSNavdeep Parhar 			if (__predict_false(m0->m_len == 0))
6692786099deSNavdeep Parhar 				continue;
6693786099deSNavdeep Parhar 			if (immhdrs >= m0->m_len) {
6694786099deSNavdeep Parhar 				immhdrs -= m0->m_len;
6695786099deSNavdeep Parhar 				continue;
6696786099deSNavdeep Parhar 			}
66976edfd179SGleb Smirnoff 			if (m0->m_flags & M_EXTPG)
669849b6b60eSGleb Smirnoff 				sglist_append_mbuf_epg(&sg, m0,
669949b6b60eSGleb Smirnoff 				    mtod(m0, vm_offset_t), m0->m_len);
670049b6b60eSGleb Smirnoff                         else
6701786099deSNavdeep Parhar 				sglist_append(&sg, mtod(m0, char *) + immhdrs,
6702786099deSNavdeep Parhar 				    m0->m_len - immhdrs);
6703786099deSNavdeep Parhar 			immhdrs = 0;
6704786099deSNavdeep Parhar 		}
6705786099deSNavdeep Parhar 		MPASS(sg.sg_nseg == nsegs);
6706786099deSNavdeep Parhar 
6707786099deSNavdeep Parhar 		/*
6708786099deSNavdeep Parhar 		 * Zero pad last 8B in case the WR doesn't end on a 16B
6709786099deSNavdeep Parhar 		 * boundary.
6710786099deSNavdeep Parhar 		 */
6711786099deSNavdeep Parhar 		*(uint64_t *)((char *)wr + len16 * 16 - 8) = 0;
6712786099deSNavdeep Parhar 
6713786099deSNavdeep Parhar 		usgl->len0 = htobe32(segs[0].ss_len);
6714786099deSNavdeep Parhar 		usgl->addr0 = htobe64(segs[0].ss_paddr);
6715786099deSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++) {
6716786099deSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(segs[i + 1].ss_len);
6717786099deSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(segs[i + 1].ss_paddr);
6718786099deSNavdeep Parhar 		}
6719786099deSNavdeep Parhar 		if (i & 1)
6720786099deSNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
6721786099deSNavdeep Parhar 	}
6722786099deSNavdeep Parhar 
6723786099deSNavdeep Parhar }
6724786099deSNavdeep Parhar 
6725786099deSNavdeep Parhar static void
6726e38a50e8SJohn Baldwin ethofld_tx(struct cxgbe_rate_tag *cst)
6727786099deSNavdeep Parhar {
6728786099deSNavdeep Parhar 	struct mbuf *m;
6729786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6730786099deSNavdeep Parhar 	int next_credits, compl;
6731786099deSNavdeep Parhar 	struct fw_eth_tx_eo_wr *wr;
6732786099deSNavdeep Parhar 
6733786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6734786099deSNavdeep Parhar 
6735786099deSNavdeep Parhar 	while ((m = mbufq_first(&cst->pending_tx)) != NULL) {
6736786099deSNavdeep Parhar 		M_ASSERTPKTHDR(m);
6737786099deSNavdeep Parhar 
6738786099deSNavdeep Parhar 		/* How many len16 credits do we need to send this mbuf. */
6739786099deSNavdeep Parhar 		next_credits = mbuf_eo_len16(m);
6740786099deSNavdeep Parhar 		MPASS(next_credits > 0);
6741786099deSNavdeep Parhar 		if (next_credits > cst->tx_credits) {
6742786099deSNavdeep Parhar 			/*
6743786099deSNavdeep Parhar 			 * Tx will make progress eventually because there is at
6744786099deSNavdeep Parhar 			 * least one outstanding fw4_ack that will return
6745786099deSNavdeep Parhar 			 * credits and kick the tx.
6746786099deSNavdeep Parhar 			 */
6747786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
6748786099deSNavdeep Parhar 			return;
6749786099deSNavdeep Parhar 		}
6750077ba6a8SJohn Baldwin 		wr = start_wrq_wr(&cst->eo_txq->wrq, next_credits, &cookie);
6751786099deSNavdeep Parhar 		if (__predict_false(wr == NULL)) {
6752786099deSNavdeep Parhar 			/* XXX: wishful thinking, not a real assertion. */
6753786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
6754786099deSNavdeep Parhar 			return;
6755786099deSNavdeep Parhar 		}
6756786099deSNavdeep Parhar 		cst->tx_credits -= next_credits;
6757786099deSNavdeep Parhar 		cst->tx_nocompl += next_credits;
6758786099deSNavdeep Parhar 		compl = cst->ncompl == 0 || cst->tx_nocompl >= cst->tx_total / 2;
675956fb710fSJohn Baldwin 		ETHER_BPF_MTAP(cst->com.ifp, m);
6760786099deSNavdeep Parhar 		write_ethofld_wr(cst, wr, m, compl);
6761077ba6a8SJohn Baldwin 		commit_wrq_wr(&cst->eo_txq->wrq, wr, &cookie);
6762786099deSNavdeep Parhar 		if (compl) {
6763786099deSNavdeep Parhar 			cst->ncompl++;
6764786099deSNavdeep Parhar 			cst->tx_nocompl	= 0;
6765786099deSNavdeep Parhar 		}
6766786099deSNavdeep Parhar 		(void) mbufq_dequeue(&cst->pending_tx);
6767fb3bc596SJohn Baldwin 
6768fb3bc596SJohn Baldwin 		/*
6769fb3bc596SJohn Baldwin 		 * Drop the mbuf's reference on the tag now rather
6770fb3bc596SJohn Baldwin 		 * than waiting until m_freem().  This ensures that
6771e38a50e8SJohn Baldwin 		 * cxgbe_rate_tag_free gets called when the inp drops
6772fb3bc596SJohn Baldwin 		 * its reference on the tag and there are no more
6773fb3bc596SJohn Baldwin 		 * mbufs in the pending_tx queue and can flush any
6774fb3bc596SJohn Baldwin 		 * pending requests.  Otherwise if the last mbuf
6775fb3bc596SJohn Baldwin 		 * doesn't request a completion the etid will never be
6776fb3bc596SJohn Baldwin 		 * released.
6777fb3bc596SJohn Baldwin 		 */
6778fb3bc596SJohn Baldwin 		m->m_pkthdr.snd_tag = NULL;
6779fb3bc596SJohn Baldwin 		m->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
678056fb710fSJohn Baldwin 		m_snd_tag_rele(&cst->com);
6781fb3bc596SJohn Baldwin 
6782786099deSNavdeep Parhar 		mbufq_enqueue(&cst->pending_fwack, m);
6783786099deSNavdeep Parhar 	}
6784786099deSNavdeep Parhar }
6785786099deSNavdeep Parhar 
6786786099deSNavdeep Parhar int
6787786099deSNavdeep Parhar ethofld_transmit(struct ifnet *ifp, struct mbuf *m0)
6788786099deSNavdeep Parhar {
6789e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
6790786099deSNavdeep Parhar 	int rc;
6791786099deSNavdeep Parhar 
6792786099deSNavdeep Parhar 	MPASS(m0->m_nextpkt == NULL);
6793fb3bc596SJohn Baldwin 	MPASS(m0->m_pkthdr.csum_flags & CSUM_SND_TAG);
6794786099deSNavdeep Parhar 	MPASS(m0->m_pkthdr.snd_tag != NULL);
6795e38a50e8SJohn Baldwin 	cst = mst_to_crt(m0->m_pkthdr.snd_tag);
6796786099deSNavdeep Parhar 
6797786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6798786099deSNavdeep Parhar 	MPASS(cst->flags & EO_SND_TAG_REF);
6799786099deSNavdeep Parhar 
6800786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_PENDING)) {
6801786099deSNavdeep Parhar 		struct vi_info *vi = ifp->if_softc;
6802786099deSNavdeep Parhar 		struct port_info *pi = vi->pi;
6803786099deSNavdeep Parhar 		struct adapter *sc = pi->adapter;
6804786099deSNavdeep Parhar 		const uint32_t rss_mask = vi->rss_size - 1;
6805786099deSNavdeep Parhar 		uint32_t rss_hash;
6806786099deSNavdeep Parhar 
6807786099deSNavdeep Parhar 		cst->eo_txq = &sc->sge.ofld_txq[vi->first_ofld_txq];
6808786099deSNavdeep Parhar 		if (M_HASHTYPE_ISHASH(m0))
6809786099deSNavdeep Parhar 			rss_hash = m0->m_pkthdr.flowid;
6810786099deSNavdeep Parhar 		else
6811786099deSNavdeep Parhar 			rss_hash = arc4random();
6812786099deSNavdeep Parhar 		/* We assume RSS hashing */
6813786099deSNavdeep Parhar 		cst->iqid = vi->rss[rss_hash & rss_mask];
6814786099deSNavdeep Parhar 		cst->eo_txq += rss_hash % vi->nofldtxq;
6815786099deSNavdeep Parhar 		rc = send_etid_flowc_wr(cst, pi, vi);
6816786099deSNavdeep Parhar 		if (rc != 0)
6817786099deSNavdeep Parhar 			goto done;
6818786099deSNavdeep Parhar 	}
6819786099deSNavdeep Parhar 
6820786099deSNavdeep Parhar 	if (__predict_false(cst->plen + m0->m_pkthdr.len > eo_max_backlog)) {
6821786099deSNavdeep Parhar 		rc = ENOBUFS;
6822786099deSNavdeep Parhar 		goto done;
6823786099deSNavdeep Parhar 	}
6824786099deSNavdeep Parhar 
6825786099deSNavdeep Parhar 	mbufq_enqueue(&cst->pending_tx, m0);
6826786099deSNavdeep Parhar 	cst->plen += m0->m_pkthdr.len;
6827786099deSNavdeep Parhar 
6828fb3bc596SJohn Baldwin 	/*
6829fb3bc596SJohn Baldwin 	 * Hold an extra reference on the tag while generating work
6830fb3bc596SJohn Baldwin 	 * requests to ensure that we don't try to free the tag during
6831fb3bc596SJohn Baldwin 	 * ethofld_tx() in case we are sending the final mbuf after
6832fb3bc596SJohn Baldwin 	 * the inp was freed.
6833fb3bc596SJohn Baldwin 	 */
683456fb710fSJohn Baldwin 	m_snd_tag_ref(&cst->com);
6835786099deSNavdeep Parhar 	ethofld_tx(cst);
6836fb3bc596SJohn Baldwin 	mtx_unlock(&cst->lock);
683756fb710fSJohn Baldwin 	m_snd_tag_rele(&cst->com);
6838fb3bc596SJohn Baldwin 	return (0);
6839fb3bc596SJohn Baldwin 
6840786099deSNavdeep Parhar done:
6841786099deSNavdeep Parhar 	mtx_unlock(&cst->lock);
6842786099deSNavdeep Parhar 	if (__predict_false(rc != 0))
6843786099deSNavdeep Parhar 		m_freem(m0);
6844786099deSNavdeep Parhar 	return (rc);
6845786099deSNavdeep Parhar }
6846786099deSNavdeep Parhar 
6847786099deSNavdeep Parhar static int
6848786099deSNavdeep Parhar ethofld_fw4_ack(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
6849786099deSNavdeep Parhar {
6850786099deSNavdeep Parhar 	struct adapter *sc = iq->adapter;
6851786099deSNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
6852786099deSNavdeep Parhar 	struct mbuf *m;
6853786099deSNavdeep Parhar 	u_int etid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
6854e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
6855786099deSNavdeep Parhar 	uint8_t credits = cpl->credits;
6856786099deSNavdeep Parhar 
6857786099deSNavdeep Parhar 	cst = lookup_etid(sc, etid);
6858786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6859786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_RPL_PENDING)) {
6860786099deSNavdeep Parhar 		MPASS(credits >= ETID_FLOWC_LEN16);
6861786099deSNavdeep Parhar 		credits -= ETID_FLOWC_LEN16;
6862786099deSNavdeep Parhar 		cst->flags &= ~EO_FLOWC_RPL_PENDING;
6863786099deSNavdeep Parhar 	}
6864786099deSNavdeep Parhar 
6865786099deSNavdeep Parhar 	KASSERT(cst->ncompl > 0,
6866786099deSNavdeep Parhar 	    ("%s: etid %u (%p) wasn't expecting completion.",
6867786099deSNavdeep Parhar 	    __func__, etid, cst));
6868786099deSNavdeep Parhar 	cst->ncompl--;
6869786099deSNavdeep Parhar 
6870786099deSNavdeep Parhar 	while (credits > 0) {
6871786099deSNavdeep Parhar 		m = mbufq_dequeue(&cst->pending_fwack);
6872786099deSNavdeep Parhar 		if (__predict_false(m == NULL)) {
6873786099deSNavdeep Parhar 			/*
6874786099deSNavdeep Parhar 			 * The remaining credits are for the final flush that
6875786099deSNavdeep Parhar 			 * was issued when the tag was freed by the kernel.
6876786099deSNavdeep Parhar 			 */
6877786099deSNavdeep Parhar 			MPASS((cst->flags &
6878786099deSNavdeep Parhar 			    (EO_FLUSH_RPL_PENDING | EO_SND_TAG_REF)) ==
6879786099deSNavdeep Parhar 			    EO_FLUSH_RPL_PENDING);
6880786099deSNavdeep Parhar 			MPASS(credits == ETID_FLUSH_LEN16);
6881786099deSNavdeep Parhar 			MPASS(cst->tx_credits + cpl->credits == cst->tx_total);
6882786099deSNavdeep Parhar 			MPASS(cst->ncompl == 0);
6883786099deSNavdeep Parhar 
6884786099deSNavdeep Parhar 			cst->flags &= ~EO_FLUSH_RPL_PENDING;
6885786099deSNavdeep Parhar 			cst->tx_credits += cpl->credits;
6886e38a50e8SJohn Baldwin 			cxgbe_rate_tag_free_locked(cst);
6887786099deSNavdeep Parhar 			return (0);	/* cst is gone. */
6888786099deSNavdeep Parhar 		}
6889786099deSNavdeep Parhar 		KASSERT(m != NULL,
6890786099deSNavdeep Parhar 		    ("%s: too many credits (%u, %u)", __func__, cpl->credits,
6891786099deSNavdeep Parhar 		    credits));
6892786099deSNavdeep Parhar 		KASSERT(credits >= mbuf_eo_len16(m),
6893786099deSNavdeep Parhar 		    ("%s: too few credits (%u, %u, %u)", __func__,
6894786099deSNavdeep Parhar 		    cpl->credits, credits, mbuf_eo_len16(m)));
6895786099deSNavdeep Parhar 		credits -= mbuf_eo_len16(m);
6896786099deSNavdeep Parhar 		cst->plen -= m->m_pkthdr.len;
6897786099deSNavdeep Parhar 		m_freem(m);
6898786099deSNavdeep Parhar 	}
6899786099deSNavdeep Parhar 
6900786099deSNavdeep Parhar 	cst->tx_credits += cpl->credits;
6901786099deSNavdeep Parhar 	MPASS(cst->tx_credits <= cst->tx_total);
6902786099deSNavdeep Parhar 
6903fb3bc596SJohn Baldwin 	if (cst->flags & EO_SND_TAG_REF) {
6904fb3bc596SJohn Baldwin 		/*
6905fb3bc596SJohn Baldwin 		 * As with ethofld_transmit(), hold an extra reference
6906fb3bc596SJohn Baldwin 		 * so that the tag is stable across ethold_tx().
6907fb3bc596SJohn Baldwin 		 */
690856fb710fSJohn Baldwin 		m_snd_tag_ref(&cst->com);
6909786099deSNavdeep Parhar 		m = mbufq_first(&cst->pending_tx);
6910786099deSNavdeep Parhar 		if (m != NULL && cst->tx_credits >= mbuf_eo_len16(m))
6911786099deSNavdeep Parhar 			ethofld_tx(cst);
6912786099deSNavdeep Parhar 		mtx_unlock(&cst->lock);
691356fb710fSJohn Baldwin 		m_snd_tag_rele(&cst->com);
6914fb3bc596SJohn Baldwin 	} else {
6915fb3bc596SJohn Baldwin 		/*
6916fb3bc596SJohn Baldwin 		 * There shouldn't be any pending packets if the tag
6917fb3bc596SJohn Baldwin 		 * was freed by the kernel since any pending packet
6918fb3bc596SJohn Baldwin 		 * should hold a reference to the tag.
6919fb3bc596SJohn Baldwin 		 */
6920fb3bc596SJohn Baldwin 		MPASS(mbufq_first(&cst->pending_tx) == NULL);
6921fb3bc596SJohn Baldwin 		mtx_unlock(&cst->lock);
6922fb3bc596SJohn Baldwin 	}
6923786099deSNavdeep Parhar 
6924786099deSNavdeep Parhar 	return (0);
6925786099deSNavdeep Parhar }
6926786099deSNavdeep Parhar #endif
6927