xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision e398922eaf66978b5e556f6b4b095693c865f329)
154e4ee71SNavdeep Parhar /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  */
2954e4ee71SNavdeep Parhar 
3054e4ee71SNavdeep Parhar #include <sys/cdefs.h>
3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3254e4ee71SNavdeep Parhar 
3354e4ee71SNavdeep Parhar #include "opt_inet.h"
34a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
35bddf7343SJohn Baldwin #include "opt_kern_tls.h"
36eff62dbaSNavdeep Parhar #include "opt_ratelimit.h"
3754e4ee71SNavdeep Parhar 
3854e4ee71SNavdeep Parhar #include <sys/types.h>
39c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
4054e4ee71SNavdeep Parhar #include <sys/mbuf.h>
4154e4ee71SNavdeep Parhar #include <sys/socket.h>
4254e4ee71SNavdeep Parhar #include <sys/kernel.h>
43bddf7343SJohn Baldwin #include <sys/ktls.h>
44ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
4514a634dfSMark Johnston #include <sys/msan.h>
46ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4738035ed6SNavdeep Parhar #include <sys/sbuf.h>
48ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
49480e603cSNavdeep Parhar #include <sys/time.h>
507951040fSNavdeep Parhar #include <sys/sglist.h>
5154e4ee71SNavdeep Parhar #include <sys/sysctl.h>
52733b9277SNavdeep Parhar #include <sys/smp.h>
53bddf7343SJohn Baldwin #include <sys/socketvar.h>
5482eff304SNavdeep Parhar #include <sys/counter.h>
5554e4ee71SNavdeep Parhar #include <net/bpf.h>
5654e4ee71SNavdeep Parhar #include <net/ethernet.h>
5754e4ee71SNavdeep Parhar #include <net/if.h>
5854e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
59a4a4ad2dSNavdeep Parhar #include <net/if_vxlan.h>
6054e4ee71SNavdeep Parhar #include <netinet/in.h>
6154e4ee71SNavdeep Parhar #include <netinet/ip.h>
62a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
6354e4ee71SNavdeep Parhar #include <netinet/tcp.h>
64786099deSNavdeep Parhar #include <netinet/udp.h>
656af45170SJohn Baldwin #include <machine/in_cksum.h>
6664db8966SDimitry Andric #include <machine/md_var.h>
6738035ed6SNavdeep Parhar #include <vm/vm.h>
6838035ed6SNavdeep Parhar #include <vm/pmap.h>
69298d969cSNavdeep Parhar #ifdef DEV_NETMAP
70298d969cSNavdeep Parhar #include <machine/bus.h>
71298d969cSNavdeep Parhar #include <sys/selinfo.h>
72298d969cSNavdeep Parhar #include <net/if_var.h>
73298d969cSNavdeep Parhar #include <net/netmap.h>
74298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
75298d969cSNavdeep Parhar #endif
7654e4ee71SNavdeep Parhar 
7754e4ee71SNavdeep Parhar #include "common/common.h"
7854e4ee71SNavdeep Parhar #include "common/t4_regs.h"
7954e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
8054e4ee71SNavdeep Parhar #include "common/t4_msg.h"
81671bf2b8SNavdeep Parhar #include "t4_l2t.h"
827951040fSNavdeep Parhar #include "t4_mp_ring.h"
8354e4ee71SNavdeep Parhar 
84d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
85d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
86d14b0ac1SNavdeep Parhar #else
87d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
88d14b0ac1SNavdeep Parhar #endif
89d14b0ac1SNavdeep Parhar 
905cdaef71SJohn Baldwin /* Internal mbuf flags stored in PH_loc.eight[1]. */
91d76bbe17SJohn Baldwin #define	MC_NOMAP		0x01
925cdaef71SJohn Baldwin #define	MC_RAW_WR		0x02
93bddf7343SJohn Baldwin #define	MC_TLS			0x04
945cdaef71SJohn Baldwin 
959fb8886bSNavdeep Parhar /*
969fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
979fb8886bSNavdeep Parhar  * 0-7 are valid values.
989fb8886bSNavdeep Parhar  */
99518bca2cSNavdeep Parhar static int fl_pktshift = 0;
1002d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pktshift, CTLFLAG_RDTUN, &fl_pktshift, 0,
1012d714dbcSJohn Baldwin     "payload DMA offset in rx buffer (bytes)");
10254e4ee71SNavdeep Parhar 
1039fb8886bSNavdeep Parhar /*
1049fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
1059fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1061458bff9SNavdeep Parhar  *  0: disable padding.
1071458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
1089fb8886bSNavdeep Parhar  */
109298d969cSNavdeep Parhar int fl_pad = -1;
1102d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pad, CTLFLAG_RDTUN, &fl_pad, 0,
1112d714dbcSJohn Baldwin     "payload pad boundary (bytes)");
1129fb8886bSNavdeep Parhar 
1139fb8886bSNavdeep Parhar /*
1149fb8886bSNavdeep Parhar  * Status page length.
1159fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1169fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
1179fb8886bSNavdeep Parhar  */
11829c229e9SJohn Baldwin static int spg_len = -1;
1192d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, spg_len, CTLFLAG_RDTUN, &spg_len, 0,
1202d714dbcSJohn Baldwin     "status page size (bytes)");
1219fb8886bSNavdeep Parhar 
1229fb8886bSNavdeep Parhar /*
1239fb8886bSNavdeep Parhar  * Congestion drops.
1249fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1259fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1269fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
127df275ae5SNavdeep Parhar  *  2: both backpressure and drop.
1289fb8886bSNavdeep Parhar  */
1299fb8886bSNavdeep Parhar static int cong_drop = 0;
1302d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, cong_drop, CTLFLAG_RDTUN, &cong_drop, 0,
131df275ae5SNavdeep Parhar     "Congestion control for NIC RX queues (0 = backpressure, 1 = drop, 2 = both");
132998eb37aSNavdeep Parhar #ifdef TCP_OFFLOAD
133998eb37aSNavdeep Parhar static int ofld_cong_drop = 0;
134998eb37aSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, ofld_cong_drop, CTLFLAG_RDTUN, &ofld_cong_drop, 0,
135998eb37aSNavdeep Parhar     "Congestion control for TOE RX queues (0 = backpressure, 1 = drop, 2 = both");
136998eb37aSNavdeep Parhar #endif
13754e4ee71SNavdeep Parhar 
1381458bff9SNavdeep Parhar /*
1391458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1401458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1411458bff9SNavdeep Parhar  *  0: disable buffer packing.
1421458bff9SNavdeep Parhar  *  1: enable buffer packing.
1431458bff9SNavdeep Parhar  */
1441458bff9SNavdeep Parhar static int buffer_packing = -1;
1452d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, buffer_packing, CTLFLAG_RDTUN, &buffer_packing,
1462d714dbcSJohn Baldwin     0, "Enable buffer packing");
1471458bff9SNavdeep Parhar 
1481458bff9SNavdeep Parhar /*
1491458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1501458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
151e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
152e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1531458bff9SNavdeep Parhar  */
1541458bff9SNavdeep Parhar static int fl_pack = -1;
1552d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pack, CTLFLAG_RDTUN, &fl_pack, 0,
1562d714dbcSJohn Baldwin     "payload pack boundary (bytes)");
1571458bff9SNavdeep Parhar 
15838035ed6SNavdeep Parhar /*
15938035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
16038035ed6SNavdeep Parhar  */
16138035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
1622d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, largest_rx_cluster, CTLFLAG_RDTUN,
1632d714dbcSJohn Baldwin     &largest_rx_cluster, 0, "Largest rx cluster (bytes)");
16438035ed6SNavdeep Parhar 
16538035ed6SNavdeep Parhar /*
16638035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
16738035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
16838035ed6SNavdeep Parhar  */
16938035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
1702d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, safest_rx_cluster, CTLFLAG_RDTUN,
1712d714dbcSJohn Baldwin     &safest_rx_cluster, 0, "Safe rx cluster (bytes)");
17238035ed6SNavdeep Parhar 
173786099deSNavdeep Parhar #ifdef RATELIMIT
174786099deSNavdeep Parhar /*
175786099deSNavdeep Parhar  * Knob to control TCP timestamp rewriting, and the granularity of the tick used
176786099deSNavdeep Parhar  * for rewriting.  -1 and 0-3 are all valid values.
177786099deSNavdeep Parhar  * -1: hardware should leave the TCP timestamps alone.
178786099deSNavdeep Parhar  * 0: 1ms
179786099deSNavdeep Parhar  * 1: 100us
180786099deSNavdeep Parhar  * 2: 10us
181786099deSNavdeep Parhar  * 3: 1us
182786099deSNavdeep Parhar  */
183786099deSNavdeep Parhar static int tsclk = -1;
1842d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tsclk, CTLFLAG_RDTUN, &tsclk, 0,
1852d714dbcSJohn Baldwin     "Control TCP timestamp rewriting when using pacing");
186786099deSNavdeep Parhar 
187786099deSNavdeep Parhar static int eo_max_backlog = 1024 * 1024;
1882d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, eo_max_backlog, CTLFLAG_RDTUN, &eo_max_backlog,
1892d714dbcSJohn Baldwin     0, "Maximum backlog of ratelimited data per flow");
190786099deSNavdeep Parhar #endif
191786099deSNavdeep Parhar 
192d491f8caSNavdeep Parhar /*
193d491f8caSNavdeep Parhar  * The interrupt holdoff timers are multiplied by this value on T6+.
194d491f8caSNavdeep Parhar  * 1 and 3-17 (both inclusive) are legal values.
195d491f8caSNavdeep Parhar  */
196d491f8caSNavdeep Parhar static int tscale = 1;
1972d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tscale, CTLFLAG_RDTUN, &tscale, 0,
1982d714dbcSJohn Baldwin     "Interrupt holdoff timer scale on T6+");
199d491f8caSNavdeep Parhar 
20046f48ee5SNavdeep Parhar /*
20146f48ee5SNavdeep Parhar  * Number of LRO entries in the lro_ctrl structure per rx queue.
20246f48ee5SNavdeep Parhar  */
20346f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES;
2042d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_entries, CTLFLAG_RDTUN, &lro_entries, 0,
2052d714dbcSJohn Baldwin     "Number of LRO entries per RX queue");
20646f48ee5SNavdeep Parhar 
20746f48ee5SNavdeep Parhar /*
20846f48ee5SNavdeep Parhar  * This enables presorting of frames before they're fed into tcp_lro_rx.
20946f48ee5SNavdeep Parhar  */
21046f48ee5SNavdeep Parhar static int lro_mbufs = 0;
2112d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_mbufs, CTLFLAG_RDTUN, &lro_mbufs, 0,
2122d714dbcSJohn Baldwin     "Enable presorting of LRO frames");
21346f48ee5SNavdeep Parhar 
2147054f6ecSNavdeep Parhar static counter_u64_t pullups;
2157054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, pullups, CTLFLAG_RD, &pullups,
2167054f6ecSNavdeep Parhar     "Number of mbuf pullups performed");
2177054f6ecSNavdeep Parhar 
2187054f6ecSNavdeep Parhar static counter_u64_t defrags;
2197054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, defrags, CTLFLAG_RD, &defrags,
2207054f6ecSNavdeep Parhar     "Number of mbuf defrags performed");
2217054f6ecSNavdeep Parhar 
2223447df8bSNavdeep Parhar static int t4_tx_coalesce = 1;
2233447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce, CTLFLAG_RWTUN, &t4_tx_coalesce, 0,
2243447df8bSNavdeep Parhar     "tx coalescing allowed");
2253447df8bSNavdeep Parhar 
2263447df8bSNavdeep Parhar /*
2273447df8bSNavdeep Parhar  * The driver will make aggressive attempts at tx coalescing if it sees these
2283447df8bSNavdeep Parhar  * many packets eligible for coalescing in quick succession, with no more than
2293447df8bSNavdeep Parhar  * the specified gap in between the eth_tx calls that delivered the packets.
2303447df8bSNavdeep Parhar  */
2313447df8bSNavdeep Parhar static int t4_tx_coalesce_pkts = 32;
2323447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_pkts, CTLFLAG_RWTUN,
2333447df8bSNavdeep Parhar     &t4_tx_coalesce_pkts, 0,
2343447df8bSNavdeep Parhar     "# of consecutive packets (1 - 255) that will trigger tx coalescing");
2353447df8bSNavdeep Parhar static int t4_tx_coalesce_gap = 5;
2363447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_gap, CTLFLAG_RWTUN,
2373447df8bSNavdeep Parhar     &t4_tx_coalesce_gap, 0, "tx gap (in microseconds)");
2387054f6ecSNavdeep Parhar 
239733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
2403098bcfcSNavdeep Parhar static int service_iq_fl(struct sge_iq *, int);
2414d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
2421486d2deSNavdeep Parhar static int eth_rx(struct adapter *, struct sge_rxq *, const struct iq_desc *,
2431486d2deSNavdeep Parhar     u_int);
24443bbae19SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int,
245c387ff00SNavdeep Parhar     int, int, int);
246e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
24790e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t,
24843bbae19SNavdeep Parhar     struct sge_iq *, char *);
249fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
25043bbae19SNavdeep Parhar     struct sysctl_ctx_list *, struct sysctl_oid *);
25143bbae19SNavdeep Parhar static void free_iq_fl(struct adapter *, struct sge_iq *, struct sge_fl *);
252348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
253348694daSNavdeep Parhar     struct sge_iq *);
254aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *,
255aa93b99aSNavdeep Parhar     struct sysctl_oid *, struct sge_fl *);
25643bbae19SNavdeep Parhar static int alloc_iq_fl_hwq(struct vi_info *, struct sge_iq *, struct sge_fl *);
25743bbae19SNavdeep Parhar static int free_iq_fl_hwq(struct adapter *, struct sge_iq *, struct sge_fl *);
258733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
25943bbae19SNavdeep Parhar static void free_fwq(struct adapter *);
26043bbae19SNavdeep Parhar static int alloc_ctrlq(struct adapter *, int);
26143bbae19SNavdeep Parhar static void free_ctrlq(struct adapter *, int);
26243bbae19SNavdeep Parhar static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int, int);
26343bbae19SNavdeep Parhar static void free_rxq(struct vi_info *, struct sge_rxq *);
26443bbae19SNavdeep Parhar static void add_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
26543bbae19SNavdeep Parhar     struct sge_rxq *);
26609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
267fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
26843bbae19SNavdeep Parhar     int);
26943bbae19SNavdeep Parhar static void free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
27043bbae19SNavdeep Parhar static void add_ofld_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
27143bbae19SNavdeep Parhar     struct sge_ofld_rxq *);
272733b9277SNavdeep Parhar #endif
273733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
274fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
275eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
276fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
277733b9277SNavdeep Parhar #endif
27843bbae19SNavdeep Parhar static int alloc_eq(struct adapter *, struct sge_eq *, struct sysctl_ctx_list *,
27943bbae19SNavdeep Parhar     struct sysctl_oid *);
28043bbae19SNavdeep Parhar static void free_eq(struct adapter *, struct sge_eq *);
28143bbae19SNavdeep Parhar static void add_eq_sysctls(struct adapter *, struct sysctl_ctx_list *,
28243bbae19SNavdeep Parhar     struct sysctl_oid *, struct sge_eq *);
28343bbae19SNavdeep Parhar static int alloc_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *);
28443bbae19SNavdeep Parhar static int free_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *);
285fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
28643bbae19SNavdeep Parhar     struct sysctl_ctx_list *, struct sysctl_oid *);
28743bbae19SNavdeep Parhar static void free_wrq(struct adapter *, struct sge_wrq *);
28843bbae19SNavdeep Parhar static void add_wrq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
28943bbae19SNavdeep Parhar     struct sge_wrq *);
29043bbae19SNavdeep Parhar static int alloc_txq(struct vi_info *, struct sge_txq *, int);
29143bbae19SNavdeep Parhar static void free_txq(struct vi_info *, struct sge_txq *);
29243bbae19SNavdeep Parhar static void add_txq_sysctls(struct vi_info *, struct sysctl_ctx_list *,
29343bbae19SNavdeep Parhar     struct sysctl_oid *, struct sge_txq *);
294077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
29543bbae19SNavdeep Parhar static int alloc_ofld_txq(struct vi_info *, struct sge_ofld_txq *, int);
29643bbae19SNavdeep Parhar static void free_ofld_txq(struct vi_info *, struct sge_ofld_txq *);
29743bbae19SNavdeep Parhar static void add_ofld_txq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
29843bbae19SNavdeep Parhar     struct sge_ofld_txq *);
299077ba6a8SJohn Baldwin #endif
30054e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
30154e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
302733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
303733b9277SNavdeep Parhar static void refill_sfl(void *);
30446e1e307SNavdeep Parhar static int find_refill_source(struct adapter *, int, bool);
305733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
30654e4ee71SNavdeep Parhar 
3077951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
308a4a4ad2dSNavdeep Parhar static inline u_int txpkt_len16(u_int, const u_int);
309a4a4ad2dSNavdeep Parhar static inline u_int txpkt_vm_len16(u_int, const u_int);
31030e3f2b4SNavdeep Parhar static inline void calculate_mbuf_len16(struct mbuf *, bool);
3117951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
3127951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
3135cdaef71SJohn Baldwin static u_int write_raw_wr(struct sge_txq *, void *, struct mbuf *, u_int);
314d735920dSNavdeep Parhar static u_int write_txpkt_wr(struct adapter *, struct sge_txq *, struct mbuf *,
315d735920dSNavdeep Parhar     u_int);
316472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *,
317d735920dSNavdeep Parhar     struct mbuf *);
318d735920dSNavdeep Parhar static int add_to_txpkts_vf(struct adapter *, struct sge_txq *, struct mbuf *,
319d735920dSNavdeep Parhar     int, bool *);
320d735920dSNavdeep Parhar static int add_to_txpkts_pf(struct adapter *, struct sge_txq *, struct mbuf *,
321d735920dSNavdeep Parhar     int, bool *);
322d735920dSNavdeep Parhar static u_int write_txpkts_wr(struct adapter *, struct sge_txq *);
323d735920dSNavdeep Parhar static u_int write_txpkts_vm_wr(struct adapter *, struct sge_txq *);
3247951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
32554e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
3267951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
3277951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
3287951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
3297951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
3307951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
3317951040fSNavdeep Parhar static void tx_reclaim(void *, int);
3327951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
333733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
334733b9277SNavdeep Parhar     struct mbuf *);
3351b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
336733b9277SNavdeep Parhar     struct mbuf *);
337069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *);
3387951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
3397951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
34054e4ee71SNavdeep Parhar 
34138035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
342786099deSNavdeep Parhar #ifdef RATELIMIT
343ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
344786099deSNavdeep Parhar static inline u_int txpkt_eo_len16(u_int, u_int, u_int);
345ffbb373cSNavdeep Parhar #endif
346786099deSNavdeep Parhar static int ethofld_fw4_ack(struct sge_iq *, const struct rss_header *,
347786099deSNavdeep Parhar     struct mbuf *);
348786099deSNavdeep Parhar #endif
349f7dfe243SNavdeep Parhar 
35082eff304SNavdeep Parhar static counter_u64_t extfree_refs;
35182eff304SNavdeep Parhar static counter_u64_t extfree_rels;
35282eff304SNavdeep Parhar 
353671bf2b8SNavdeep Parhar an_handler_t t4_an_handler;
354671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES];
355671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS];
3564535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES];
3574535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES];
358111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES];
35989f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES];
3609c707b32SNavdeep Parhar cpl_handler_t fw4_ack_handlers[NUM_CPL_COOKIES];
361671bf2b8SNavdeep Parhar 
3624535e804SNavdeep Parhar void
363671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h)
364671bf2b8SNavdeep Parhar {
3654535e804SNavdeep Parhar 	uintptr_t *loc;
366671bf2b8SNavdeep Parhar 
3674535e804SNavdeep Parhar 	MPASS(h == NULL || t4_an_handler == NULL);
3684535e804SNavdeep Parhar 
369671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_an_handler;
3704535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
371671bf2b8SNavdeep Parhar }
372671bf2b8SNavdeep Parhar 
3734535e804SNavdeep Parhar void
374671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h)
375671bf2b8SNavdeep Parhar {
3764535e804SNavdeep Parhar 	uintptr_t *loc;
377671bf2b8SNavdeep Parhar 
3784535e804SNavdeep Parhar 	MPASS(type < nitems(t4_fw_msg_handler));
3794535e804SNavdeep Parhar 	MPASS(h == NULL || t4_fw_msg_handler[type] == NULL);
380671bf2b8SNavdeep Parhar 	/*
381671bf2b8SNavdeep Parhar 	 * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL
382671bf2b8SNavdeep Parhar 	 * handler dispatch table.  Reject any attempt to install a handler for
383671bf2b8SNavdeep Parhar 	 * this subtype.
384671bf2b8SNavdeep Parhar 	 */
3854535e804SNavdeep Parhar 	MPASS(type != FW_TYPE_RSSCPL);
3864535e804SNavdeep Parhar 	MPASS(type != FW6_TYPE_RSSCPL);
387671bf2b8SNavdeep Parhar 
388671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_fw_msg_handler[type];
3894535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
3904535e804SNavdeep Parhar }
391671bf2b8SNavdeep Parhar 
3924535e804SNavdeep Parhar void
3934535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h)
3944535e804SNavdeep Parhar {
3954535e804SNavdeep Parhar 	uintptr_t *loc;
3964535e804SNavdeep Parhar 
3974535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
3984535e804SNavdeep Parhar 	MPASS(h == NULL || t4_cpl_handler[opcode] == NULL);
3994535e804SNavdeep Parhar 
4004535e804SNavdeep Parhar 	loc = (uintptr_t *)&t4_cpl_handler[opcode];
4014535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
402671bf2b8SNavdeep Parhar }
403671bf2b8SNavdeep Parhar 
404671bf2b8SNavdeep Parhar static int
4054535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4064535e804SNavdeep Parhar     struct mbuf *m)
407671bf2b8SNavdeep Parhar {
4084535e804SNavdeep Parhar 	const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1);
4094535e804SNavdeep Parhar 	u_int tid;
4104535e804SNavdeep Parhar 	int cookie;
411671bf2b8SNavdeep Parhar 
4124535e804SNavdeep Parhar 	MPASS(m == NULL);
4134535e804SNavdeep Parhar 
4144535e804SNavdeep Parhar 	tid = GET_TID(cpl);
4155fc0f72fSNavdeep Parhar 	if (is_hpftid(iq->adapter, tid) || is_ftid(iq->adapter, tid)) {
4164535e804SNavdeep Parhar 		/*
4174535e804SNavdeep Parhar 		 * The return code for filter-write is put in the CPL cookie so
4184535e804SNavdeep Parhar 		 * we have to rely on the hardware tid (is_ftid) to determine
4194535e804SNavdeep Parhar 		 * that this is a response to a filter.
4204535e804SNavdeep Parhar 		 */
4214535e804SNavdeep Parhar 		cookie = CPL_COOKIE_FILTER;
4224535e804SNavdeep Parhar 	} else {
4234535e804SNavdeep Parhar 		cookie = G_COOKIE(cpl->cookie);
4244535e804SNavdeep Parhar 	}
4254535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
4264535e804SNavdeep Parhar 	MPASS(cookie < nitems(set_tcb_rpl_handlers));
4274535e804SNavdeep Parhar 
4284535e804SNavdeep Parhar 	return (set_tcb_rpl_handlers[cookie](iq, rss, m));
429671bf2b8SNavdeep Parhar }
430671bf2b8SNavdeep Parhar 
4314535e804SNavdeep Parhar static int
4324535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4334535e804SNavdeep Parhar     struct mbuf *m)
434671bf2b8SNavdeep Parhar {
4354535e804SNavdeep Parhar 	const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1);
4364535e804SNavdeep Parhar 	unsigned int cookie;
437671bf2b8SNavdeep Parhar 
4384535e804SNavdeep Parhar 	MPASS(m == NULL);
439671bf2b8SNavdeep Parhar 
4404535e804SNavdeep Parhar 	cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER;
4414535e804SNavdeep Parhar 	return (l2t_write_rpl_handlers[cookie](iq, rss, m));
4424535e804SNavdeep Parhar }
443671bf2b8SNavdeep Parhar 
444111638bfSNavdeep Parhar static int
445111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
446111638bfSNavdeep Parhar     struct mbuf *m)
447111638bfSNavdeep Parhar {
448111638bfSNavdeep Parhar 	const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1);
449111638bfSNavdeep Parhar 	u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status)));
450111638bfSNavdeep Parhar 
451111638bfSNavdeep Parhar 	MPASS(m == NULL);
452111638bfSNavdeep Parhar 	MPASS(cookie != CPL_COOKIE_RESERVED);
453111638bfSNavdeep Parhar 
454111638bfSNavdeep Parhar 	return (act_open_rpl_handlers[cookie](iq, rss, m));
455111638bfSNavdeep Parhar }
456111638bfSNavdeep Parhar 
45789f651e7SNavdeep Parhar static int
45889f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss,
45989f651e7SNavdeep Parhar     struct mbuf *m)
46089f651e7SNavdeep Parhar {
46189f651e7SNavdeep Parhar 	struct adapter *sc = iq->adapter;
46289f651e7SNavdeep Parhar 	u_int cookie;
46389f651e7SNavdeep Parhar 
46489f651e7SNavdeep Parhar 	MPASS(m == NULL);
46589f651e7SNavdeep Parhar 	if (is_hashfilter(sc))
46689f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_HASHFILTER;
46789f651e7SNavdeep Parhar 	else
46889f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
46989f651e7SNavdeep Parhar 
47089f651e7SNavdeep Parhar 	return (abort_rpl_rss_handlers[cookie](iq, rss, m));
47189f651e7SNavdeep Parhar }
47289f651e7SNavdeep Parhar 
4739c707b32SNavdeep Parhar static int
4749c707b32SNavdeep Parhar fw4_ack_handler(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
4759c707b32SNavdeep Parhar {
4769c707b32SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4779c707b32SNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
4789c707b32SNavdeep Parhar 	unsigned int tid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
4799c707b32SNavdeep Parhar 	u_int cookie;
4809c707b32SNavdeep Parhar 
4819c707b32SNavdeep Parhar 	MPASS(m == NULL);
4829c707b32SNavdeep Parhar 	if (is_etid(sc, tid))
4839c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_ETHOFLD;
4849c707b32SNavdeep Parhar 	else
4859c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
4869c707b32SNavdeep Parhar 
4879c707b32SNavdeep Parhar 	return (fw4_ack_handlers[cookie](iq, rss, m));
4889c707b32SNavdeep Parhar }
4899c707b32SNavdeep Parhar 
4904535e804SNavdeep Parhar static void
4914535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void)
4924535e804SNavdeep Parhar {
4934535e804SNavdeep Parhar 
4944535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler);
4954535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler);
496111638bfSNavdeep Parhar 	t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler);
49789f651e7SNavdeep Parhar 	t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler);
4989c707b32SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_ACK, fw4_ack_handler);
4994535e804SNavdeep Parhar }
5004535e804SNavdeep Parhar 
5014535e804SNavdeep Parhar void
5024535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie)
5034535e804SNavdeep Parhar {
5044535e804SNavdeep Parhar 	uintptr_t *loc;
5054535e804SNavdeep Parhar 
5064535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
5074535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
5084535e804SNavdeep Parhar 	MPASS(cookie < NUM_CPL_COOKIES);
5094535e804SNavdeep Parhar 	MPASS(t4_cpl_handler[opcode] != NULL);
5104535e804SNavdeep Parhar 
5114535e804SNavdeep Parhar 	switch (opcode) {
5124535e804SNavdeep Parhar 	case CPL_SET_TCB_RPL:
5134535e804SNavdeep Parhar 		loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie];
5144535e804SNavdeep Parhar 		break;
5154535e804SNavdeep Parhar 	case CPL_L2T_WRITE_RPL:
5164535e804SNavdeep Parhar 		loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie];
5174535e804SNavdeep Parhar 		break;
518111638bfSNavdeep Parhar 	case CPL_ACT_OPEN_RPL:
519111638bfSNavdeep Parhar 		loc = (uintptr_t *)&act_open_rpl_handlers[cookie];
520111638bfSNavdeep Parhar 		break;
52189f651e7SNavdeep Parhar 	case CPL_ABORT_RPL_RSS:
52289f651e7SNavdeep Parhar 		loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie];
52389f651e7SNavdeep Parhar 		break;
5249c707b32SNavdeep Parhar 	case CPL_FW4_ACK:
5259c707b32SNavdeep Parhar 		loc = (uintptr_t *)&fw4_ack_handlers[cookie];
5269c707b32SNavdeep Parhar 		break;
5274535e804SNavdeep Parhar 	default:
5284535e804SNavdeep Parhar 		MPASS(0);
5294535e804SNavdeep Parhar 		return;
5304535e804SNavdeep Parhar 	}
5314535e804SNavdeep Parhar 	MPASS(h == NULL || *loc == (uintptr_t)NULL);
5324535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
533671bf2b8SNavdeep Parhar }
534671bf2b8SNavdeep Parhar 
53594586193SNavdeep Parhar /*
5361458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
53794586193SNavdeep Parhar  */
53894586193SNavdeep Parhar void
53994586193SNavdeep Parhar t4_sge_modload(void)
54094586193SNavdeep Parhar {
5414defc81bSNavdeep Parhar 
5429fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
5439fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
544518bca2cSNavdeep Parhar 		    " using 0 instead.\n", fl_pktshift);
545518bca2cSNavdeep Parhar 		fl_pktshift = 0;
5469fb8886bSNavdeep Parhar 	}
5479fb8886bSNavdeep Parhar 
5489fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
5499fb8886bSNavdeep Parhar 		int len;
5509fb8886bSNavdeep Parhar 
5519fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
5529fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
5539fb8886bSNavdeep Parhar #else
5549fb8886bSNavdeep Parhar 		len = 64;
5559fb8886bSNavdeep Parhar #endif
5569fb8886bSNavdeep Parhar 		if (spg_len != -1) {
5579fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
5589fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
5599fb8886bSNavdeep Parhar 		}
5609fb8886bSNavdeep Parhar 		spg_len = len;
5619fb8886bSNavdeep Parhar 	}
5629fb8886bSNavdeep Parhar 
563df275ae5SNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 2) {
5649fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
5659fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
5669fb8886bSNavdeep Parhar 		cong_drop = 0;
5679fb8886bSNavdeep Parhar 	}
568998eb37aSNavdeep Parhar #ifdef TCP_OFFLOAD
569998eb37aSNavdeep Parhar 	if (ofld_cong_drop < -1 || ofld_cong_drop > 2) {
570998eb37aSNavdeep Parhar 		printf("Invalid hw.cxgbe.ofld_cong_drop value (%d),"
571998eb37aSNavdeep Parhar 		    " using 0 instead.\n", ofld_cong_drop);
572998eb37aSNavdeep Parhar 		ofld_cong_drop = 0;
573998eb37aSNavdeep Parhar 	}
574998eb37aSNavdeep Parhar #endif
57582eff304SNavdeep Parhar 
576d491f8caSNavdeep Parhar 	if (tscale != 1 && (tscale < 3 || tscale > 17)) {
577d491f8caSNavdeep Parhar 		printf("Invalid hw.cxgbe.tscale value (%d),"
578d491f8caSNavdeep Parhar 		    " using 1 instead.\n", tscale);
579d491f8caSNavdeep Parhar 		tscale = 1;
580d491f8caSNavdeep Parhar 	}
581d491f8caSNavdeep Parhar 
5827676c62aSNavdeep Parhar 	if (largest_rx_cluster != MCLBYTES &&
5837676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUMPAGESIZE &&
5847676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUM9BYTES &&
5857676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUM16BYTES) {
5867676c62aSNavdeep Parhar 		printf("Invalid hw.cxgbe.largest_rx_cluster value (%d),"
5877676c62aSNavdeep Parhar 		    " using %d instead.\n", largest_rx_cluster, MJUM16BYTES);
5887676c62aSNavdeep Parhar 		largest_rx_cluster = MJUM16BYTES;
5897676c62aSNavdeep Parhar 	}
5907676c62aSNavdeep Parhar 
5917676c62aSNavdeep Parhar 	if (safest_rx_cluster != MCLBYTES &&
5927676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUMPAGESIZE &&
5937676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUM9BYTES &&
5947676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUM16BYTES) {
5957676c62aSNavdeep Parhar 		printf("Invalid hw.cxgbe.safest_rx_cluster value (%d),"
5967676c62aSNavdeep Parhar 		    " using %d instead.\n", safest_rx_cluster, MJUMPAGESIZE);
5977676c62aSNavdeep Parhar 		safest_rx_cluster = MJUMPAGESIZE;
5987676c62aSNavdeep Parhar 	}
5997676c62aSNavdeep Parhar 
60082eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
60182eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
6027054f6ecSNavdeep Parhar 	pullups = counter_u64_alloc(M_WAITOK);
6037054f6ecSNavdeep Parhar 	defrags = counter_u64_alloc(M_WAITOK);
60482eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
60582eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
6067054f6ecSNavdeep Parhar 	counter_u64_zero(pullups);
6077054f6ecSNavdeep Parhar 	counter_u64_zero(defrags);
608671bf2b8SNavdeep Parhar 
6094535e804SNavdeep Parhar 	t4_init_shared_cpl_handlers();
610671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg);
611671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg);
612671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
613786099deSNavdeep Parhar #ifdef RATELIMIT
614786099deSNavdeep Parhar 	t4_register_shared_cpl_handler(CPL_FW4_ACK, ethofld_fw4_ack,
615786099deSNavdeep Parhar 	    CPL_COOKIE_ETHOFLD);
616786099deSNavdeep Parhar #endif
617671bf2b8SNavdeep Parhar 	t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
618069af0ebSJohn Baldwin 	t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl);
61982eff304SNavdeep Parhar }
62082eff304SNavdeep Parhar 
62182eff304SNavdeep Parhar void
62282eff304SNavdeep Parhar t4_sge_modunload(void)
62382eff304SNavdeep Parhar {
62482eff304SNavdeep Parhar 
62582eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
62682eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
6277054f6ecSNavdeep Parhar 	counter_u64_free(pullups);
6287054f6ecSNavdeep Parhar 	counter_u64_free(defrags);
62982eff304SNavdeep Parhar }
63082eff304SNavdeep Parhar 
63182eff304SNavdeep Parhar uint64_t
63282eff304SNavdeep Parhar t4_sge_extfree_refs(void)
63382eff304SNavdeep Parhar {
63482eff304SNavdeep Parhar 	uint64_t refs, rels;
63582eff304SNavdeep Parhar 
63682eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
63782eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
63882eff304SNavdeep Parhar 
63982eff304SNavdeep Parhar 	return (refs - rels);
64094586193SNavdeep Parhar }
64194586193SNavdeep Parhar 
64244c6fea8SNavdeep Parhar /* max 4096 */
64344c6fea8SNavdeep Parhar #define MAX_PACK_BOUNDARY 512
64444c6fea8SNavdeep Parhar 
645e3207e19SNavdeep Parhar static inline void
646e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
647e3207e19SNavdeep Parhar {
648e3207e19SNavdeep Parhar 	uint32_t v, m;
6490dbc6cfdSNavdeep Parhar 	int pad, pack, pad_shift;
650e3207e19SNavdeep Parhar 
6510dbc6cfdSNavdeep Parhar 	pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT :
6520dbc6cfdSNavdeep Parhar 	    X_INGPADBOUNDARY_SHIFT;
653e3207e19SNavdeep Parhar 	pad = fl_pad;
6540dbc6cfdSNavdeep Parhar 	if (fl_pad < (1 << pad_shift) ||
6550dbc6cfdSNavdeep Parhar 	    fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) ||
6560dbc6cfdSNavdeep Parhar 	    !powerof2(fl_pad)) {
657e3207e19SNavdeep Parhar 		/*
658e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
659e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
6600dbc6cfdSNavdeep Parhar 		 * it to the minimum allowed in all other cases.
661e3207e19SNavdeep Parhar 		 */
6620dbc6cfdSNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift;
663e3207e19SNavdeep Parhar 
664e3207e19SNavdeep Parhar 		/*
665e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
666e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
667e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
668e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
669e3207e19SNavdeep Parhar 		 */
670e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
671e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
672e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
673e3207e19SNavdeep Parhar 		}
674e3207e19SNavdeep Parhar 	}
675e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
6760dbc6cfdSNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift);
677e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
678e3207e19SNavdeep Parhar 
679e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
680e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
681e3207e19SNavdeep Parhar 			/* Complain but carry on. */
682e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
683e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
684e3207e19SNavdeep Parhar 		}
685e3207e19SNavdeep Parhar 		return;
686e3207e19SNavdeep Parhar 	}
687e3207e19SNavdeep Parhar 
688e3207e19SNavdeep Parhar 	pack = fl_pack;
689e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
690e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
69144c6fea8SNavdeep Parhar 		if (sc->params.pci.mps > MAX_PACK_BOUNDARY)
69244c6fea8SNavdeep Parhar 			pack = MAX_PACK_BOUNDARY;
69344c6fea8SNavdeep Parhar 		else
694e3207e19SNavdeep Parhar 			pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
695e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
696e3207e19SNavdeep Parhar 		if (pack < 16)
697e3207e19SNavdeep Parhar 			pack = 16;
698e3207e19SNavdeep Parhar 		if (pack == 32)
699e3207e19SNavdeep Parhar 			pack = 64;
700e3207e19SNavdeep Parhar 		if (pack > 4096)
701e3207e19SNavdeep Parhar 			pack = 4096;
702e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
703e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
704e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
705e3207e19SNavdeep Parhar 		}
706e3207e19SNavdeep Parhar 	}
707e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
708e3207e19SNavdeep Parhar 	if (pack == 16)
709e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
710e3207e19SNavdeep Parhar 	else
711e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
712e3207e19SNavdeep Parhar 
713e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
714e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
715e3207e19SNavdeep Parhar }
716e3207e19SNavdeep Parhar 
717cf738022SNavdeep Parhar /*
718cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
719cf738022SNavdeep Parhar  */
720d14b0ac1SNavdeep Parhar void
721d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
722d14b0ac1SNavdeep Parhar {
72346e1e307SNavdeep Parhar 	int i, reg;
724d14b0ac1SNavdeep Parhar 	uint32_t v, m;
725d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
726cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
727d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
728d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
72946e1e307SNavdeep Parhar 	static int sw_buf_sizes[] = {
7301458bff9SNavdeep Parhar 		MCLBYTES,
7311458bff9SNavdeep Parhar 		MJUMPAGESIZE,
7321458bff9SNavdeep Parhar 		MJUM9BYTES,
73346e1e307SNavdeep Parhar 		MJUM16BYTES
7341458bff9SNavdeep Parhar 	};
735d14b0ac1SNavdeep Parhar 
736d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
737d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
738d14b0ac1SNavdeep Parhar 
7391458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
740d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
7414defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
742d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
74354e4ee71SNavdeep Parhar 
744e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
7451458bff9SNavdeep Parhar 
746d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
747733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
748733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
749733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
750733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
751733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
752733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
753733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
754d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
755733b9277SNavdeep Parhar 
7569b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0, 4096);
7579b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE1, 65536);
75846e1e307SNavdeep Parhar 	reg = A_SGE_FL_BUFFER_SIZE2;
75946e1e307SNavdeep Parhar 	for (i = 0; i < nitems(sw_buf_sizes); i++) {
76046e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
76146e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i]);
76246e1e307SNavdeep Parhar 		reg += 4;
76346e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
76446e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i] - CL_METADATA_SIZE);
76546e1e307SNavdeep Parhar 		reg += 4;
76654e4ee71SNavdeep Parhar 	}
76754e4ee71SNavdeep Parhar 
768d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
769d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
770d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
77154e4ee71SNavdeep Parhar 
772cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
773cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
774cf738022SNavdeep Parhar 	    timer_max));
775cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
776cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
777cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
778cf738022SNavdeep Parhar 		    __func__, i));
779cf738022SNavdeep Parhar 
780cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
781cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
782cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
783cf738022SNavdeep Parhar 				break;
784cf738022SNavdeep Parhar 			}
785cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
786cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
787cf738022SNavdeep Parhar 		}
788cf738022SNavdeep Parhar 	}
789cf738022SNavdeep Parhar 
790d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
791d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
792d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
793d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
794d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
795d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
796d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
797d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
798d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
79986e02bf2SNavdeep Parhar 
800d491f8caSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T6) {
801d491f8caSNavdeep Parhar 		m = V_TSCALE(M_TSCALE);
802d491f8caSNavdeep Parhar 		if (tscale == 1)
803d491f8caSNavdeep Parhar 			v = 0;
804d491f8caSNavdeep Parhar 		else
805d491f8caSNavdeep Parhar 			v = V_TSCALE(tscale - 2);
806d491f8caSNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v);
8072f318252SNavdeep Parhar 
8082f318252SNavdeep Parhar 		if (sc->debug_flags & DF_DISABLE_TCB_CACHE) {
8092f318252SNavdeep Parhar 			m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN |
8102f318252SNavdeep Parhar 			    V_WRTHRTHRESH(M_WRTHRTHRESH);
8112f318252SNavdeep Parhar 			t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1);
8122f318252SNavdeep Parhar 			v &= ~m;
8132f318252SNavdeep Parhar 			v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN |
8142f318252SNavdeep Parhar 			    V_WRTHRTHRESH(16);
8152f318252SNavdeep Parhar 			t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1);
8162f318252SNavdeep Parhar 		}
817d491f8caSNavdeep Parhar 	}
818d491f8caSNavdeep Parhar 
8197cba15b1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */
820d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
821d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
822d14b0ac1SNavdeep Parhar 
8237cba15b1SNavdeep Parhar 	/*
8247cba15b1SNavdeep Parhar 	 * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP.  These have been
8257cba15b1SNavdeep Parhar 	 * chosen with MAXPHYS = 128K in mind.  The largest DDP buffer that we
8267cba15b1SNavdeep Parhar 	 * may have to deal with is MAXPHYS + 1 page.
8277cba15b1SNavdeep Parhar 	 */
8287cba15b1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4);
8297cba15b1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v);
8307cba15b1SNavdeep Parhar 
8317cba15b1SNavdeep Parhar 	/* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */
8327cba15b1SNavdeep Parhar 	m = v = F_TDDPTAGTCB | F_ISCSITAGTCB;
833d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
834d14b0ac1SNavdeep Parhar 
835d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
836d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
837d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
838d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
839d14b0ac1SNavdeep Parhar }
840d14b0ac1SNavdeep Parhar 
841d14b0ac1SNavdeep Parhar /*
84246e1e307SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  Its
84346e1e307SNavdeep Parhar  * address mut be 16B aligned.  If padding is in use the buffer's start and end
84446e1e307SNavdeep Parhar  * need to be aligned to the pad boundary as well.  We'll just make sure that
84546e1e307SNavdeep Parhar  * the size is a multiple of the pad boundary here, it is up to the buffer
84646e1e307SNavdeep Parhar  * allocation code to make sure the start of the buffer is aligned.
84738035ed6SNavdeep Parhar  */
84838035ed6SNavdeep Parhar static inline int
849e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
85038035ed6SNavdeep Parhar {
85190e7434aSNavdeep Parhar 	int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1;
85238035ed6SNavdeep Parhar 
853b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
85438035ed6SNavdeep Parhar }
85538035ed6SNavdeep Parhar 
85638035ed6SNavdeep Parhar /*
857fae028ddSNavdeep Parhar  * Initialize the rx buffer sizes and figure out which zones the buffers will
858fae028ddSNavdeep Parhar  * be allocated from.
859d14b0ac1SNavdeep Parhar  */
860fae028ddSNavdeep Parhar void
861fae028ddSNavdeep Parhar t4_init_rx_buf_info(struct adapter *sc)
862d14b0ac1SNavdeep Parhar {
863d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
86490e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
865fae028ddSNavdeep Parhar 	int i, j, n;
86638035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
8671458bff9SNavdeep Parhar 		MCLBYTES,
8681458bff9SNavdeep Parhar 		MJUMPAGESIZE,
8691458bff9SNavdeep Parhar 		MJUM9BYTES,
8701458bff9SNavdeep Parhar 		MJUM16BYTES
8711458bff9SNavdeep Parhar 	};
87246e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
873d14b0ac1SNavdeep Parhar 
87446e1e307SNavdeep Parhar 	s->safe_zidx = -1;
87546e1e307SNavdeep Parhar 	rxb = &s->rx_buf_info[0];
87646e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
87746e1e307SNavdeep Parhar 		rxb->size1 = sw_buf_sizes[i];
87846e1e307SNavdeep Parhar 		rxb->zone = m_getzone(rxb->size1);
87946e1e307SNavdeep Parhar 		rxb->type = m_gettype(rxb->size1);
88046e1e307SNavdeep Parhar 		rxb->size2 = 0;
88146e1e307SNavdeep Parhar 		rxb->hwidx1 = -1;
88246e1e307SNavdeep Parhar 		rxb->hwidx2 = -1;
88346e1e307SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++) {
88446e1e307SNavdeep Parhar 			int hwsize = sp->sge_fl_buffer_size[j];
88538035ed6SNavdeep Parhar 
88646e1e307SNavdeep Parhar 			if (!hwsz_ok(sc, hwsize))
887e3207e19SNavdeep Parhar 				continue;
888e3207e19SNavdeep Parhar 
88946e1e307SNavdeep Parhar 			/* hwidx for size1 */
89046e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1 && rxb->size1 == hwsize)
89146e1e307SNavdeep Parhar 				rxb->hwidx1 = j;
89238035ed6SNavdeep Parhar 
89346e1e307SNavdeep Parhar 			/* hwidx for size2 (buffer packing) */
89446e1e307SNavdeep Parhar 			if (rxb->size1 - CL_METADATA_SIZE < hwsize)
8951458bff9SNavdeep Parhar 				continue;
89646e1e307SNavdeep Parhar 			n = rxb->size1 - hwsize - CL_METADATA_SIZE;
8971458bff9SNavdeep Parhar 			if (n == 0) {
89846e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
89946e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
90046e1e307SNavdeep Parhar 				break;	/* stop looking */
901733b9277SNavdeep Parhar 			}
90246e1e307SNavdeep Parhar 			if (rxb->hwidx2 != -1) {
90346e1e307SNavdeep Parhar 				if (n < sp->sge_fl_buffer_size[rxb->hwidx2] -
90446e1e307SNavdeep Parhar 				    hwsize - CL_METADATA_SIZE) {
90546e1e307SNavdeep Parhar 					rxb->hwidx2 = j;
90646e1e307SNavdeep Parhar 					rxb->size2 = hwsize;
90746e1e307SNavdeep Parhar 				}
90846e1e307SNavdeep Parhar 			} else if (n <= 2 * CL_METADATA_SIZE) {
90946e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
91046e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
91138035ed6SNavdeep Parhar 			}
91238035ed6SNavdeep Parhar 		}
91346e1e307SNavdeep Parhar 		if (rxb->hwidx2 != -1)
91446e1e307SNavdeep Parhar 			sc->flags |= BUF_PACKING_OK;
91546e1e307SNavdeep Parhar 		if (s->safe_zidx == -1 && rxb->size1 == safest_rx_cluster)
91646e1e307SNavdeep Parhar 			s->safe_zidx = i;
917e3207e19SNavdeep Parhar 	}
918fae028ddSNavdeep Parhar }
919fae028ddSNavdeep Parhar 
920fae028ddSNavdeep Parhar /*
921fae028ddSNavdeep Parhar  * Verify some basic SGE settings for the PF and VF driver, and other
922fae028ddSNavdeep Parhar  * miscellaneous settings for the PF driver.
923fae028ddSNavdeep Parhar  */
924fae028ddSNavdeep Parhar int
925fae028ddSNavdeep Parhar t4_verify_chip_settings(struct adapter *sc)
926fae028ddSNavdeep Parhar {
927fae028ddSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
928fae028ddSNavdeep Parhar 	uint32_t m, v, r;
929fae028ddSNavdeep Parhar 	int rc = 0;
930fae028ddSNavdeep Parhar 	const uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
931fae028ddSNavdeep Parhar 
932fae028ddSNavdeep Parhar 	m = F_RXPKTCPLMODE;
933fae028ddSNavdeep Parhar 	v = F_RXPKTCPLMODE;
934fae028ddSNavdeep Parhar 	r = sp->sge_control;
935fae028ddSNavdeep Parhar 	if ((r & m) != v) {
936fae028ddSNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
937fae028ddSNavdeep Parhar 		rc = EINVAL;
938fae028ddSNavdeep Parhar 	}
939fae028ddSNavdeep Parhar 
940fae028ddSNavdeep Parhar 	/*
941fae028ddSNavdeep Parhar 	 * If this changes then every single use of PAGE_SHIFT in the driver
942fae028ddSNavdeep Parhar 	 * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift.
943fae028ddSNavdeep Parhar 	 */
944fae028ddSNavdeep Parhar 	if (sp->page_shift != PAGE_SHIFT) {
945fae028ddSNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
946fae028ddSNavdeep Parhar 		rc = EINVAL;
947fae028ddSNavdeep Parhar 	}
948733b9277SNavdeep Parhar 
9496af45170SJohn Baldwin 	if (sc->flags & IS_VF)
9506af45170SJohn Baldwin 		return (0);
9516af45170SJohn Baldwin 
952d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
953d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
954d14b0ac1SNavdeep Parhar 	if (r != v) {
955d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
956fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
957d14b0ac1SNavdeep Parhar 			rc = EINVAL;
958d14b0ac1SNavdeep Parhar 	}
959733b9277SNavdeep Parhar 
960d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
961d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
962d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
963d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
964fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
965d14b0ac1SNavdeep Parhar 			rc = EINVAL;
966d14b0ac1SNavdeep Parhar 	}
967d14b0ac1SNavdeep Parhar 
968d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
969d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
970d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
971d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
972d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
973d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
974fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
975d14b0ac1SNavdeep Parhar 			rc = EINVAL;
976d14b0ac1SNavdeep Parhar 	}
977d14b0ac1SNavdeep Parhar 
978733b9277SNavdeep Parhar 	return (rc);
97954e4ee71SNavdeep Parhar }
98054e4ee71SNavdeep Parhar 
98154e4ee71SNavdeep Parhar int
98254e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
98354e4ee71SNavdeep Parhar {
98454e4ee71SNavdeep Parhar 	int rc;
98554e4ee71SNavdeep Parhar 
98654e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
98754e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
98854e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
98954e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
99054e4ee71SNavdeep Parhar 	if (rc != 0) {
99154e4ee71SNavdeep Parhar 		device_printf(sc->dev,
99254e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
99354e4ee71SNavdeep Parhar 	}
99454e4ee71SNavdeep Parhar 
99554e4ee71SNavdeep Parhar 	return (rc);
99654e4ee71SNavdeep Parhar }
99754e4ee71SNavdeep Parhar 
9986e22f9f3SNavdeep Parhar void
9996e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
10006e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
10016e22f9f3SNavdeep Parhar {
100290e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
10036e22f9f3SNavdeep Parhar 
100438035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
10058741306bSNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, sc, 0,
10067029da5cSPawel Biernacki 	    sysctl_bufsizes, "A", "freelist buffer sizes");
100738035ed6SNavdeep Parhar 
10086e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
100990e7434aSNavdeep Parhar 	    NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)");
10106e22f9f3SNavdeep Parhar 
10116e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
101290e7434aSNavdeep Parhar 	    NULL, sp->pad_boundary, "payload pad boundary (bytes)");
10136e22f9f3SNavdeep Parhar 
10146e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
101590e7434aSNavdeep Parhar 	    NULL, sp->spg_len, "status page size (bytes)");
10166e22f9f3SNavdeep Parhar 
10176e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
10186e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
1019998eb37aSNavdeep Parhar #ifdef TCP_OFFLOAD
1020998eb37aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "ofld_cong_drop", CTLFLAG_RD,
1021998eb37aSNavdeep Parhar 	    NULL, ofld_cong_drop, "congestion drop setting");
1022998eb37aSNavdeep Parhar #endif
10231458bff9SNavdeep Parhar 
10241458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
102590e7434aSNavdeep Parhar 	    NULL, sp->pack_boundary, "payload pack boundary (bytes)");
10266e22f9f3SNavdeep Parhar }
10276e22f9f3SNavdeep Parhar 
102854e4ee71SNavdeep Parhar int
102954e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
103054e4ee71SNavdeep Parhar {
103154e4ee71SNavdeep Parhar 	if (sc->dmat)
103254e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
103354e4ee71SNavdeep Parhar 
103454e4ee71SNavdeep Parhar 	return (0);
103554e4ee71SNavdeep Parhar }
103654e4ee71SNavdeep Parhar 
103754e4ee71SNavdeep Parhar /*
103837310a98SNavdeep Parhar  * Allocate and initialize the firmware event queue, control queues, and special
103937310a98SNavdeep Parhar  * purpose rx queues owned by the adapter.
104054e4ee71SNavdeep Parhar  *
104154e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
104254e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
104354e4ee71SNavdeep Parhar  */
104454e4ee71SNavdeep Parhar int
1045f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
104654e4ee71SNavdeep Parhar {
104737310a98SNavdeep Parhar 	int rc, i;
104854e4ee71SNavdeep Parhar 
104954e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
105054e4ee71SNavdeep Parhar 
105156599263SNavdeep Parhar 	/*
105256599263SNavdeep Parhar 	 * Firmware event queue
105356599263SNavdeep Parhar 	 */
1054733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
1055aa95b653SNavdeep Parhar 	if (rc != 0)
1056f7dfe243SNavdeep Parhar 		return (rc);
1057f7dfe243SNavdeep Parhar 
1058f7dfe243SNavdeep Parhar 	/*
105937310a98SNavdeep Parhar 	 * That's all for the VF driver.
1060f7dfe243SNavdeep Parhar 	 */
106137310a98SNavdeep Parhar 	if (sc->flags & IS_VF)
106237310a98SNavdeep Parhar 		return (rc);
106337310a98SNavdeep Parhar 
106437310a98SNavdeep Parhar 	/*
106537310a98SNavdeep Parhar 	 * XXX: General purpose rx queues, one per port.
106637310a98SNavdeep Parhar 	 */
106737310a98SNavdeep Parhar 
106837310a98SNavdeep Parhar 	/*
106937310a98SNavdeep Parhar 	 * Control queues, one per port.
107037310a98SNavdeep Parhar 	 */
107137310a98SNavdeep Parhar 	for_each_port(sc, i) {
107243bbae19SNavdeep Parhar 		rc = alloc_ctrlq(sc, i);
107337310a98SNavdeep Parhar 		if (rc != 0)
107437310a98SNavdeep Parhar 			return (rc);
107537310a98SNavdeep Parhar 	}
107654e4ee71SNavdeep Parhar 
107754e4ee71SNavdeep Parhar 	return (rc);
107854e4ee71SNavdeep Parhar }
107954e4ee71SNavdeep Parhar 
108054e4ee71SNavdeep Parhar /*
108154e4ee71SNavdeep Parhar  * Idempotent
108254e4ee71SNavdeep Parhar  */
108354e4ee71SNavdeep Parhar int
1084f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
108554e4ee71SNavdeep Parhar {
108637310a98SNavdeep Parhar 	int i;
108754e4ee71SNavdeep Parhar 
108854e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
108954e4ee71SNavdeep Parhar 
1090b99651c5SNavdeep Parhar 	if (sc->sge.ctrlq != NULL) {
1091b99651c5SNavdeep Parhar 		MPASS(!(sc->flags & IS_VF));	/* VFs don't allocate ctrlq. */
109237310a98SNavdeep Parhar 		for_each_port(sc, i)
109343bbae19SNavdeep Parhar 			free_ctrlq(sc, i);
1094b8bfcb71SNavdeep Parhar 	}
1095733b9277SNavdeep Parhar 	free_fwq(sc);
109654e4ee71SNavdeep Parhar 
109754e4ee71SNavdeep Parhar 	return (0);
109854e4ee71SNavdeep Parhar }
109954e4ee71SNavdeep Parhar 
11006a59b994SNavdeep Parhar /* Maximum payload that could arrive with a single iq descriptor. */
11018340ece5SNavdeep Parhar static inline int
11026a59b994SNavdeep Parhar max_rx_payload(struct adapter *sc, struct ifnet *ifp, const bool ofld)
11038340ece5SNavdeep Parhar {
11046a59b994SNavdeep Parhar 	int maxp;
11058340ece5SNavdeep Parhar 
110638035ed6SNavdeep Parhar 	/* large enough even when hw VLAN extraction is disabled */
11076a59b994SNavdeep Parhar 	maxp = sc->params.sge.fl_pktshift + ETHER_HDR_LEN +
11086a59b994SNavdeep Parhar 	    ETHER_VLAN_ENCAP_LEN + ifp->if_mtu;
11096a59b994SNavdeep Parhar 	if (ofld && sc->tt.tls && sc->cryptocaps & FW_CAPS_CONFIG_TLSKEYS &&
11106a59b994SNavdeep Parhar 	    maxp < sc->params.tp.max_rx_pdu)
11116a59b994SNavdeep Parhar 		maxp = sc->params.tp.max_rx_pdu;
11126a59b994SNavdeep Parhar 	return (maxp);
111338035ed6SNavdeep Parhar }
11146eb3180fSNavdeep Parhar 
1115733b9277SNavdeep Parhar int
1116fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
1117733b9277SNavdeep Parhar {
111843bbae19SNavdeep Parhar 	int rc = 0, i, intr_idx;
1119733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
1120733b9277SNavdeep Parhar 	struct sge_txq *txq;
112109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1122733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1123eff62dbaSNavdeep Parhar #endif
1124eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1125077ba6a8SJohn Baldwin 	struct sge_ofld_txq *ofld_txq;
1126298d969cSNavdeep Parhar #endif
1127298d969cSNavdeep Parhar #ifdef DEV_NETMAP
112843bbae19SNavdeep Parhar 	int saved_idx, iqidx;
1129298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1130298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1131733b9277SNavdeep Parhar #endif
113243bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
1133fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
11346a59b994SNavdeep Parhar 	int maxp;
1135733b9277SNavdeep Parhar 
1136733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1137f549e352SNavdeep Parhar 	intr_idx = vi->first_intr;
1138fe2ebb76SJohn Baldwin 
1139fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
114062291463SNavdeep Parhar 	saved_idx = intr_idx;
114162291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP) {
114262291463SNavdeep Parhar 
114362291463SNavdeep Parhar 		/* netmap is supported with direct interrupts only. */
1144f549e352SNavdeep Parhar 		MPASS(!forwarding_intr_to_fwq(sc));
114543bbae19SNavdeep Parhar 		MPASS(vi->first_intr >= 0);
114662291463SNavdeep Parhar 
1147fe2ebb76SJohn Baldwin 		/*
1148fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
1149fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
1150fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
1151fe2ebb76SJohn Baldwin 		 */
1152fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
115343bbae19SNavdeep Parhar 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i);
1154fe2ebb76SJohn Baldwin 			if (rc != 0)
1155fe2ebb76SJohn Baldwin 				goto done;
1156fe2ebb76SJohn Baldwin 			intr_idx++;
1157fe2ebb76SJohn Baldwin 		}
1158fe2ebb76SJohn Baldwin 
1159fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1160f549e352SNavdeep Parhar 			iqidx = vi->first_nm_rxq + (i % vi->nnmrxq);
116143bbae19SNavdeep Parhar 			rc = alloc_nm_txq(vi, nm_txq, iqidx, i);
1162fe2ebb76SJohn Baldwin 			if (rc != 0)
1163fe2ebb76SJohn Baldwin 				goto done;
1164fe2ebb76SJohn Baldwin 		}
1165fe2ebb76SJohn Baldwin 	}
116662291463SNavdeep Parhar 
116762291463SNavdeep Parhar 	/* Normal rx queues and netmap rx queues share the same interrupts. */
116862291463SNavdeep Parhar 	intr_idx = saved_idx;
1169fe2ebb76SJohn Baldwin #endif
1170733b9277SNavdeep Parhar 
1171733b9277SNavdeep Parhar 	/*
1172f549e352SNavdeep Parhar 	 * Allocate rx queues first because a default iqid is required when
1173f549e352SNavdeep Parhar 	 * creating a tx queue.
1174733b9277SNavdeep Parhar 	 */
11756a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, false);
1176fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
117743bbae19SNavdeep Parhar 		rc = alloc_rxq(vi, rxq, i, intr_idx, maxp);
117854e4ee71SNavdeep Parhar 		if (rc != 0)
117954e4ee71SNavdeep Parhar 			goto done;
118043bbae19SNavdeep Parhar 		if (!forwarding_intr_to_fwq(sc))
1181733b9277SNavdeep Parhar 			intr_idx++;
1182733b9277SNavdeep Parhar 	}
118362291463SNavdeep Parhar #ifdef DEV_NETMAP
118462291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP)
118562291463SNavdeep Parhar 		intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq);
118662291463SNavdeep Parhar #endif
118709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
11886a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, true);
1189fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
119043bbae19SNavdeep Parhar 		rc = alloc_ofld_rxq(vi, ofld_rxq, i, intr_idx, maxp);
1191733b9277SNavdeep Parhar 		if (rc != 0)
1192733b9277SNavdeep Parhar 			goto done;
119343bbae19SNavdeep Parhar 		if (!forwarding_intr_to_fwq(sc))
1194733b9277SNavdeep Parhar 			intr_idx++;
1195733b9277SNavdeep Parhar 	}
1196733b9277SNavdeep Parhar #endif
1197733b9277SNavdeep Parhar 
1198733b9277SNavdeep Parhar 	/*
1199f549e352SNavdeep Parhar 	 * Now the tx queues.
1200733b9277SNavdeep Parhar 	 */
1201fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
120243bbae19SNavdeep Parhar 		rc = alloc_txq(vi, txq, i);
120354e4ee71SNavdeep Parhar 		if (rc != 0)
120454e4ee71SNavdeep Parhar 			goto done;
120554e4ee71SNavdeep Parhar 	}
1206eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1207fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
120843bbae19SNavdeep Parhar 		rc = alloc_ofld_txq(vi, ofld_txq, i);
1209298d969cSNavdeep Parhar 		if (rc != 0)
1210298d969cSNavdeep Parhar 			goto done;
1211298d969cSNavdeep Parhar 	}
1212298d969cSNavdeep Parhar #endif
121354e4ee71SNavdeep Parhar done:
121454e4ee71SNavdeep Parhar 	if (rc)
1215fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
121654e4ee71SNavdeep Parhar 
121754e4ee71SNavdeep Parhar 	return (rc);
121854e4ee71SNavdeep Parhar }
121954e4ee71SNavdeep Parhar 
122054e4ee71SNavdeep Parhar /*
122154e4ee71SNavdeep Parhar  * Idempotent
122254e4ee71SNavdeep Parhar  */
122354e4ee71SNavdeep Parhar int
1224fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
122554e4ee71SNavdeep Parhar {
122654e4ee71SNavdeep Parhar 	int i;
122754e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
122854e4ee71SNavdeep Parhar 	struct sge_txq *txq;
122937310a98SNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1230077ba6a8SJohn Baldwin 	struct sge_ofld_txq *ofld_txq;
123137310a98SNavdeep Parhar #endif
123209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1233733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1234eff62dbaSNavdeep Parhar #endif
1235298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1236298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1237298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1238298d969cSNavdeep Parhar #endif
123954e4ee71SNavdeep Parhar 
1240fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
124162291463SNavdeep Parhar 	if (vi->ifp->if_capabilities & IFCAP_NETMAP) {
1242fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1243fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1244fe2ebb76SJohn Baldwin 		}
1245fe2ebb76SJohn Baldwin 
1246fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1247fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1248fe2ebb76SJohn Baldwin 		}
1249fe2ebb76SJohn Baldwin 	}
1250fe2ebb76SJohn Baldwin #endif
1251fe2ebb76SJohn Baldwin 
1252733b9277SNavdeep Parhar 	/*
1253733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1254733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1255733b9277SNavdeep Parhar 	 */
1256733b9277SNavdeep Parhar 
1257fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1258fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
125954e4ee71SNavdeep Parhar 	}
1260eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1261fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1262077ba6a8SJohn Baldwin 		free_ofld_txq(vi, ofld_txq);
1263733b9277SNavdeep Parhar 	}
1264733b9277SNavdeep Parhar #endif
1265733b9277SNavdeep Parhar 
1266733b9277SNavdeep Parhar 	/*
1267f549e352SNavdeep Parhar 	 * Then take down the rx queues.
1268733b9277SNavdeep Parhar 	 */
1269733b9277SNavdeep Parhar 
1270fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1271fe2ebb76SJohn Baldwin 		free_rxq(vi, rxq);
127254e4ee71SNavdeep Parhar 	}
127309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1274fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1275fe2ebb76SJohn Baldwin 		free_ofld_rxq(vi, ofld_rxq);
1276733b9277SNavdeep Parhar 	}
1277733b9277SNavdeep Parhar #endif
1278733b9277SNavdeep Parhar 
127954e4ee71SNavdeep Parhar 	return (0);
128054e4ee71SNavdeep Parhar }
128154e4ee71SNavdeep Parhar 
1282733b9277SNavdeep Parhar /*
12833098bcfcSNavdeep Parhar  * Interrupt handler when the driver is using only 1 interrupt.  This is a very
12843098bcfcSNavdeep Parhar  * unusual scenario.
12853098bcfcSNavdeep Parhar  *
12863098bcfcSNavdeep Parhar  * a) Deals with errors, if any.
12873098bcfcSNavdeep Parhar  * b) Services firmware event queue, which is taking interrupts for all other
12883098bcfcSNavdeep Parhar  *    queues.
1289733b9277SNavdeep Parhar  */
129054e4ee71SNavdeep Parhar void
129154e4ee71SNavdeep Parhar t4_intr_all(void *arg)
129254e4ee71SNavdeep Parhar {
129354e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1294733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
129554e4ee71SNavdeep Parhar 
12963098bcfcSNavdeep Parhar 	MPASS(sc->intr_count == 1);
12973098bcfcSNavdeep Parhar 
12981dca7005SNavdeep Parhar 	if (sc->intr_type == INTR_INTX)
12991dca7005SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
13001dca7005SNavdeep Parhar 
130154e4ee71SNavdeep Parhar 	t4_intr_err(arg);
13023098bcfcSNavdeep Parhar 	t4_intr_evt(fwq);
130354e4ee71SNavdeep Parhar }
130454e4ee71SNavdeep Parhar 
13053098bcfcSNavdeep Parhar /*
13063098bcfcSNavdeep Parhar  * Interrupt handler for errors (installed directly when multiple interrupts are
13073098bcfcSNavdeep Parhar  * being used, or called by t4_intr_all).
13083098bcfcSNavdeep Parhar  */
130954e4ee71SNavdeep Parhar void
131054e4ee71SNavdeep Parhar t4_intr_err(void *arg)
131154e4ee71SNavdeep Parhar {
131254e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1313dd3b96ecSNavdeep Parhar 	uint32_t v;
1314cb7c3f12SNavdeep Parhar 	const bool verbose = (sc->debug_flags & DF_VERBOSE_SLOWINTR) != 0;
131554e4ee71SNavdeep Parhar 
1316e9e7bc82SNavdeep Parhar 	if (atomic_load_int(&sc->error_flags) & ADAP_FATAL_ERR)
1317cb7c3f12SNavdeep Parhar 		return;
1318cb7c3f12SNavdeep Parhar 
1319dd3b96ecSNavdeep Parhar 	v = t4_read_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE));
1320dd3b96ecSNavdeep Parhar 	if (v & F_PFSW) {
1321dd3b96ecSNavdeep Parhar 		sc->swintr++;
1322dd3b96ecSNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE), v);
1323dd3b96ecSNavdeep Parhar 	}
1324dd3b96ecSNavdeep Parhar 
1325e9e7bc82SNavdeep Parhar 	if (t4_slow_intr_handler(sc, verbose))
1326e9e7bc82SNavdeep Parhar 		t4_fatal_err(sc, false);
132754e4ee71SNavdeep Parhar }
132854e4ee71SNavdeep Parhar 
13293098bcfcSNavdeep Parhar /*
13303098bcfcSNavdeep Parhar  * Interrupt handler for iq-only queues.  The firmware event queue is the only
13313098bcfcSNavdeep Parhar  * such queue right now.
13323098bcfcSNavdeep Parhar  */
133354e4ee71SNavdeep Parhar void
133454e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
133554e4ee71SNavdeep Parhar {
133654e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
13372be67d29SNavdeep Parhar 
1338733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1339733b9277SNavdeep Parhar 		service_iq(iq, 0);
1340da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
13412be67d29SNavdeep Parhar 	}
13422be67d29SNavdeep Parhar }
13432be67d29SNavdeep Parhar 
13443098bcfcSNavdeep Parhar /*
13453098bcfcSNavdeep Parhar  * Interrupt handler for iq+fl queues.
13463098bcfcSNavdeep Parhar  */
1347733b9277SNavdeep Parhar void
1348733b9277SNavdeep Parhar t4_intr(void *arg)
13492be67d29SNavdeep Parhar {
13502be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1351733b9277SNavdeep Parhar 
1352733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
13533098bcfcSNavdeep Parhar 		service_iq_fl(iq, 0);
1354da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1355733b9277SNavdeep Parhar 	}
1356733b9277SNavdeep Parhar }
1357733b9277SNavdeep Parhar 
13583098bcfcSNavdeep Parhar #ifdef DEV_NETMAP
13593098bcfcSNavdeep Parhar /*
13603098bcfcSNavdeep Parhar  * Interrupt handler for netmap rx queues.
13613098bcfcSNavdeep Parhar  */
13623098bcfcSNavdeep Parhar void
13633098bcfcSNavdeep Parhar t4_nm_intr(void *arg)
13643098bcfcSNavdeep Parhar {
13653098bcfcSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq = arg;
13663098bcfcSNavdeep Parhar 
13673098bcfcSNavdeep Parhar 	if (atomic_cmpset_int(&nm_rxq->nm_state, NM_ON, NM_BUSY)) {
13683098bcfcSNavdeep Parhar 		service_nm_rxq(nm_rxq);
1369da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&nm_rxq->nm_state, NM_BUSY, NM_ON);
13703098bcfcSNavdeep Parhar 	}
13713098bcfcSNavdeep Parhar }
13723098bcfcSNavdeep Parhar 
13733098bcfcSNavdeep Parhar /*
13743098bcfcSNavdeep Parhar  * Interrupt handler for vectors shared between NIC and netmap rx queues.
13753098bcfcSNavdeep Parhar  */
137662291463SNavdeep Parhar void
137762291463SNavdeep Parhar t4_vi_intr(void *arg)
137862291463SNavdeep Parhar {
137962291463SNavdeep Parhar 	struct irq *irq = arg;
138062291463SNavdeep Parhar 
13813098bcfcSNavdeep Parhar 	MPASS(irq->nm_rxq != NULL);
138262291463SNavdeep Parhar 	t4_nm_intr(irq->nm_rxq);
13833098bcfcSNavdeep Parhar 
13843098bcfcSNavdeep Parhar 	MPASS(irq->rxq != NULL);
138562291463SNavdeep Parhar 	t4_intr(irq->rxq);
138662291463SNavdeep Parhar }
13873098bcfcSNavdeep Parhar #endif
138846f48ee5SNavdeep Parhar 
1389733b9277SNavdeep Parhar /*
13903098bcfcSNavdeep Parhar  * Deals with interrupts on an iq-only (no freelist) queue.
1391733b9277SNavdeep Parhar  */
1392733b9277SNavdeep Parhar static int
1393733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1394733b9277SNavdeep Parhar {
1395733b9277SNavdeep Parhar 	struct sge_iq *q;
139654e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1397b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
13984d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
13993098bcfcSNavdeep Parhar 	int rsp_type;
1400733b9277SNavdeep Parhar 	uint32_t lq;
1401733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1402733b9277SNavdeep Parhar 
1403733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
14043098bcfcSNavdeep Parhar 	KASSERT((iq->flags & IQ_HAS_FL) == 0,
14053098bcfcSNavdeep Parhar 	    ("%s: called for iq %p with fl (iq->flags 0x%x)", __func__, iq,
14063098bcfcSNavdeep Parhar 	    iq->flags));
14073098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
14083098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_LRO_ENABLED) == 0);
1409733b9277SNavdeep Parhar 
14104d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
14114d6db4e0SNavdeep Parhar 
1412733b9277SNavdeep Parhar 	/*
1413733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1414733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1415733b9277SNavdeep Parhar 	 */
1416733b9277SNavdeep Parhar 	for (;;) {
1417b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
141854e4ee71SNavdeep Parhar 
141954e4ee71SNavdeep Parhar 			rmb();
142054e4ee71SNavdeep Parhar 
1421b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1422b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
142354e4ee71SNavdeep Parhar 
1424733b9277SNavdeep Parhar 			switch (rsp_type) {
1425733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
14263098bcfcSNavdeep Parhar 				panic("%s: data for an iq (%p) with no freelist",
14273098bcfcSNavdeep Parhar 				    __func__, iq);
142854e4ee71SNavdeep Parhar 
14293098bcfcSNavdeep Parhar 				/* NOTREACHED */
1430733b9277SNavdeep Parhar 
1431733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1432b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1433733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1434b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
14353098bcfcSNavdeep Parhar 				t4_cpl_handler[d->rss.opcode](iq, &d->rss, NULL);
1436733b9277SNavdeep Parhar 				break;
1437733b9277SNavdeep Parhar 
1438733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
143998005176SNavdeep Parhar 				/*
144098005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
144198005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
144298005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
144398005176SNavdeep Parhar 				 * iWARP async notification.
144498005176SNavdeep Parhar 				 */
14453098bcfcSNavdeep Parhar 				if (__predict_true(lq >= 1024)) {
1446671bf2b8SNavdeep Parhar 					t4_an_handler(iq, &d->rsp);
144798005176SNavdeep Parhar 					break;
144898005176SNavdeep Parhar 				}
144998005176SNavdeep Parhar 
1450ec55567cSJohn Baldwin 				q = sc->sge.iqmap[lq - sc->sge.iq_start -
1451ec55567cSJohn Baldwin 				    sc->sge.iq_base];
1452733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1453733b9277SNavdeep Parhar 				    IQS_BUSY)) {
14543098bcfcSNavdeep Parhar 					if (service_iq_fl(q, q->qsize / 16) == 0) {
1455da6e3387SNavdeep Parhar 						(void) atomic_cmpset_int(&q->state,
1456733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1457733b9277SNavdeep Parhar 					} else {
1458733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1459733b9277SNavdeep Parhar 						    link);
1460733b9277SNavdeep Parhar 					}
1461733b9277SNavdeep Parhar 				}
1462733b9277SNavdeep Parhar 				break;
1463733b9277SNavdeep Parhar 
1464733b9277SNavdeep Parhar 			default:
146598005176SNavdeep Parhar 				KASSERT(0,
146698005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
146798005176SNavdeep Parhar 				    __func__, rsp_type, iq));
146898005176SNavdeep Parhar 				log(LOG_ERR,
146998005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
147098005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
147109fe6320SNavdeep Parhar 				break;
147254e4ee71SNavdeep Parhar 			}
147356599263SNavdeep Parhar 
1474b2daa9a9SNavdeep Parhar 			d++;
1475b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1476b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1477b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1478b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1479b2daa9a9SNavdeep Parhar 			}
1480b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1481315048f2SJohn Baldwin 				t4_write_reg(sc, sc->sge_gts_reg,
1482733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1483733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1484733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1485733b9277SNavdeep Parhar 				ndescs = 0;
1486733b9277SNavdeep Parhar 
14873098bcfcSNavdeep Parhar 				if (budget) {
14883098bcfcSNavdeep Parhar 					return (EINPROGRESS);
14893098bcfcSNavdeep Parhar 				}
14903098bcfcSNavdeep Parhar 			}
14913098bcfcSNavdeep Parhar 		}
14923098bcfcSNavdeep Parhar 
14933098bcfcSNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
14943098bcfcSNavdeep Parhar 			break;
14953098bcfcSNavdeep Parhar 
14963098bcfcSNavdeep Parhar 		/*
14973098bcfcSNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
14983098bcfcSNavdeep Parhar 		 * it's still not done.
14993098bcfcSNavdeep Parhar 		 */
15003098bcfcSNavdeep Parhar 		q = STAILQ_FIRST(&iql);
15013098bcfcSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
15023098bcfcSNavdeep Parhar 		if (service_iq_fl(q, q->qsize / 8) == 0)
1503da6e3387SNavdeep Parhar 			(void) atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
15043098bcfcSNavdeep Parhar 		else
15053098bcfcSNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
15063098bcfcSNavdeep Parhar 	}
15073098bcfcSNavdeep Parhar 
15083098bcfcSNavdeep Parhar 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
15093098bcfcSNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
15103098bcfcSNavdeep Parhar 
15113098bcfcSNavdeep Parhar 	return (0);
15123098bcfcSNavdeep Parhar }
15133098bcfcSNavdeep Parhar 
1514ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
15153098bcfcSNavdeep Parhar static inline int
15163098bcfcSNavdeep Parhar sort_before_lro(struct lro_ctrl *lro)
15173098bcfcSNavdeep Parhar {
15183098bcfcSNavdeep Parhar 
15193098bcfcSNavdeep Parhar 	return (lro->lro_mbuf_max != 0);
15203098bcfcSNavdeep Parhar }
1521ffbb373cSNavdeep Parhar #endif
15223098bcfcSNavdeep Parhar 
1523*e398922eSRandall Stewart #define CGBE_SHIFT_SCALE 10
1524e7e08444SNavdeep Parhar 
1525*e398922eSRandall Stewart static inline uint64_t
1526*e398922eSRandall Stewart t4_tstmp_to_ns(struct adapter *sc, uint64_t lf)
1527*e398922eSRandall Stewart {
1528*e398922eSRandall Stewart 	struct clock_sync *cur, dcur;
1529*e398922eSRandall Stewart 	uint64_t tstmp_sec, tstmp_nsec;
1530*e398922eSRandall Stewart 	uint64_t hw_clocks;
1531*e398922eSRandall Stewart 	uint64_t rt_cur_to_prev, res_s, res_n, res_s_modulo, res;
1532*e398922eSRandall Stewart 	uint64_t hw_clk_div, cclk;
1533*e398922eSRandall Stewart 	uint64_t hw_tstmp = lf & 0xfffffffffffffffULL;	/* 60b, not 64b. */
1534*e398922eSRandall Stewart 	uint32_t gen;
1535*e398922eSRandall Stewart 
1536*e398922eSRandall Stewart 	do {
1537*e398922eSRandall Stewart 		cur = &sc->cal_info[sc->cal_current];
1538*e398922eSRandall Stewart 		gen = atomic_load_acq_int(&cur->gen);
1539*e398922eSRandall Stewart 		if (gen == 0)
1540*e398922eSRandall Stewart 			return (0);
1541*e398922eSRandall Stewart 		dcur = *cur;
1542*e398922eSRandall Stewart 		atomic_thread_fence_acq();
1543*e398922eSRandall Stewart 	} while (gen != dcur.gen);
1544*e398922eSRandall Stewart 
1545*e398922eSRandall Stewart 	/*
1546*e398922eSRandall Stewart 	 * Our goal here is to have a result that is:
1547*e398922eSRandall Stewart 	 *
1548*e398922eSRandall Stewart 	 * (                             (cur_time - prev_time)   )
1549*e398922eSRandall Stewart 	 * ((hw_tstmp - hw_prev) *  ----------------------------- ) + prev_time
1550*e398922eSRandall Stewart 	 * (                             (hw_cur - hw_prev)       )
1551*e398922eSRandall Stewart 	 *
1552*e398922eSRandall Stewart 	 * With the constraints that we cannot use float and we
1553*e398922eSRandall Stewart 	 * don't want to overflow the uint64_t numbers we are using.
1554*e398922eSRandall Stewart 	 *
1555*e398922eSRandall Stewart 	 * The plan is to take the clocking value of the hw timestamps
1556*e398922eSRandall Stewart 	 * and split them into seconds and nanosecond equivalent portions.
1557*e398922eSRandall Stewart 	 * Then we operate on the two portions seperately making sure to
1558*e398922eSRandall Stewart 	 * bring back the carry over from the seconds when we divide.
1559*e398922eSRandall Stewart 	 *
1560*e398922eSRandall Stewart 	 * First up lets get the two divided into separate entities
1561*e398922eSRandall Stewart 	 * i.e. the seconds. We use the clock frequency for this.
1562*e398922eSRandall Stewart 	 * Note that vpd.cclk is in khz, we need it in raw hz so
1563*e398922eSRandall Stewart 	 * convert to hz.
1564*e398922eSRandall Stewart 	 */
1565*e398922eSRandall Stewart 	cclk = sc->params.vpd.cclk * 1000;
1566*e398922eSRandall Stewart 	hw_clocks = hw_tstmp - dcur.hw_prev;
1567*e398922eSRandall Stewart 	tstmp_sec = hw_clocks / cclk;
1568*e398922eSRandall Stewart 	tstmp_nsec = hw_clocks % cclk;
1569*e398922eSRandall Stewart 	/* Now work with them separately */
1570*e398922eSRandall Stewart 	rt_cur_to_prev = (dcur.rt_cur - dcur.rt_prev);
1571*e398922eSRandall Stewart 	res_s = tstmp_sec * rt_cur_to_prev;
1572*e398922eSRandall Stewart 	res_n = tstmp_nsec * rt_cur_to_prev;
1573*e398922eSRandall Stewart 	/* Now lets get our divider */
1574*e398922eSRandall Stewart 	hw_clk_div = dcur.hw_cur - dcur.hw_prev;
1575*e398922eSRandall Stewart 	/* Make sure to save the remainder from the seconds divide */
1576*e398922eSRandall Stewart 	res_s_modulo = res_s % hw_clk_div;
1577*e398922eSRandall Stewart 	res_s /= hw_clk_div;
1578*e398922eSRandall Stewart 	/* scale the remainder to where it should be */
1579*e398922eSRandall Stewart 	res_s_modulo *= cclk;
1580*e398922eSRandall Stewart 	/* Now add in the remainder */
1581*e398922eSRandall Stewart 	res_n += res_s_modulo;
1582*e398922eSRandall Stewart 	/* Now do the divide */
1583*e398922eSRandall Stewart 	res_n /= hw_clk_div;
1584*e398922eSRandall Stewart 	res_s *= cclk;
1585*e398922eSRandall Stewart 	/* Recombine the two */
1586*e398922eSRandall Stewart 	res = res_s + res_n;
1587*e398922eSRandall Stewart 	/* And now add in the base time to get to the real timestamp */
1588*e398922eSRandall Stewart 	res += dcur.rt_prev;
1589*e398922eSRandall Stewart 	return (res);
1590e7e08444SNavdeep Parhar }
1591e7e08444SNavdeep Parhar 
159246e1e307SNavdeep Parhar static inline void
159346e1e307SNavdeep Parhar move_to_next_rxbuf(struct sge_fl *fl)
159446e1e307SNavdeep Parhar {
159546e1e307SNavdeep Parhar 
159646e1e307SNavdeep Parhar 	fl->rx_offset = 0;
159746e1e307SNavdeep Parhar 	if (__predict_false((++fl->cidx & 7) == 0)) {
159846e1e307SNavdeep Parhar 		uint16_t cidx = fl->cidx >> 3;
159946e1e307SNavdeep Parhar 
160046e1e307SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
160146e1e307SNavdeep Parhar 			fl->cidx = cidx = 0;
160246e1e307SNavdeep Parhar 		fl->hw_cidx = cidx;
160346e1e307SNavdeep Parhar 	}
160446e1e307SNavdeep Parhar }
160546e1e307SNavdeep Parhar 
16063098bcfcSNavdeep Parhar /*
16073098bcfcSNavdeep Parhar  * Deals with interrupts on an iq+fl queue.
16083098bcfcSNavdeep Parhar  */
16093098bcfcSNavdeep Parhar static int
16103098bcfcSNavdeep Parhar service_iq_fl(struct sge_iq *iq, int budget)
16113098bcfcSNavdeep Parhar {
16123098bcfcSNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
16133098bcfcSNavdeep Parhar 	struct sge_fl *fl;
16143098bcfcSNavdeep Parhar 	struct adapter *sc = iq->adapter;
16153098bcfcSNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
161646e1e307SNavdeep Parhar 	int ndescs, limit;
161746e1e307SNavdeep Parhar 	int rsp_type, starved;
16183098bcfcSNavdeep Parhar 	uint32_t lq;
16193098bcfcSNavdeep Parhar 	uint16_t fl_hw_cidx;
16203098bcfcSNavdeep Parhar 	struct mbuf *m0;
16213098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
16223098bcfcSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
16233098bcfcSNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
16243098bcfcSNavdeep Parhar #endif
16253098bcfcSNavdeep Parhar 
16263098bcfcSNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
16273098bcfcSNavdeep Parhar 	MPASS(iq->flags & IQ_HAS_FL);
16283098bcfcSNavdeep Parhar 
162946e1e307SNavdeep Parhar 	ndescs = 0;
16303098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
16313098bcfcSNavdeep Parhar 	if (iq->flags & IQ_ADJ_CREDIT) {
16323098bcfcSNavdeep Parhar 		MPASS(sort_before_lro(lro));
16333098bcfcSNavdeep Parhar 		iq->flags &= ~IQ_ADJ_CREDIT;
16343098bcfcSNavdeep Parhar 		if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) {
16353098bcfcSNavdeep Parhar 			tcp_lro_flush_all(lro);
16363098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) |
16373098bcfcSNavdeep Parhar 			    V_INGRESSQID((u32)iq->cntxt_id) |
16383098bcfcSNavdeep Parhar 			    V_SEINTARM(iq->intr_params));
16393098bcfcSNavdeep Parhar 			return (0);
16403098bcfcSNavdeep Parhar 		}
16413098bcfcSNavdeep Parhar 		ndescs = 1;
16423098bcfcSNavdeep Parhar 	}
16433098bcfcSNavdeep Parhar #else
16443098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
16453098bcfcSNavdeep Parhar #endif
16463098bcfcSNavdeep Parhar 
164746e1e307SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
164846e1e307SNavdeep Parhar 	fl = &rxq->fl;
164946e1e307SNavdeep Parhar 	fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
16503098bcfcSNavdeep Parhar 	while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
16513098bcfcSNavdeep Parhar 
16523098bcfcSNavdeep Parhar 		rmb();
16533098bcfcSNavdeep Parhar 
16543098bcfcSNavdeep Parhar 		m0 = NULL;
16553098bcfcSNavdeep Parhar 		rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
16563098bcfcSNavdeep Parhar 		lq = be32toh(d->rsp.pldbuflen_qid);
16573098bcfcSNavdeep Parhar 
16583098bcfcSNavdeep Parhar 		switch (rsp_type) {
16593098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_FLBUF:
166046e1e307SNavdeep Parhar 			if (lq & F_RSPD_NEWBUF) {
166146e1e307SNavdeep Parhar 				if (fl->rx_offset > 0)
166246e1e307SNavdeep Parhar 					move_to_next_rxbuf(fl);
166346e1e307SNavdeep Parhar 				lq = G_RSPD_LEN(lq);
166446e1e307SNavdeep Parhar 			}
166546e1e307SNavdeep Parhar 			if (IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 4) {
166646e1e307SNavdeep Parhar 				FL_LOCK(fl);
166746e1e307SNavdeep Parhar 				refill_fl(sc, fl, 64);
166846e1e307SNavdeep Parhar 				FL_UNLOCK(fl);
166946e1e307SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
167046e1e307SNavdeep Parhar 			}
16713098bcfcSNavdeep Parhar 
16721486d2deSNavdeep Parhar 			if (d->rss.opcode == CPL_RX_PKT) {
16731486d2deSNavdeep Parhar 				if (__predict_true(eth_rx(sc, rxq, d, lq) == 0))
16741486d2deSNavdeep Parhar 					break;
16751486d2deSNavdeep Parhar 				goto out;
16761486d2deSNavdeep Parhar 			}
16773098bcfcSNavdeep Parhar 			m0 = get_fl_payload(sc, fl, lq);
16783098bcfcSNavdeep Parhar 			if (__predict_false(m0 == NULL))
16793098bcfcSNavdeep Parhar 				goto out;
1680e7e08444SNavdeep Parhar 
16813098bcfcSNavdeep Parhar 			/* fall through */
16823098bcfcSNavdeep Parhar 
16833098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_CPL:
16843098bcfcSNavdeep Parhar 			KASSERT(d->rss.opcode < NUM_CPL_CMDS,
16853098bcfcSNavdeep Parhar 			    ("%s: bad opcode %02x.", __func__, d->rss.opcode));
16863098bcfcSNavdeep Parhar 			t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0);
16873098bcfcSNavdeep Parhar 			break;
16883098bcfcSNavdeep Parhar 
16893098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_INTR:
16903098bcfcSNavdeep Parhar 
16913098bcfcSNavdeep Parhar 			/*
16923098bcfcSNavdeep Parhar 			 * There are 1K interrupt-capable queues (qids 0
16933098bcfcSNavdeep Parhar 			 * through 1023).  A response type indicating a
16943098bcfcSNavdeep Parhar 			 * forwarded interrupt with a qid >= 1K is an
16953098bcfcSNavdeep Parhar 			 * iWARP async notification.  That is the only
16963098bcfcSNavdeep Parhar 			 * acceptable indirect interrupt on this queue.
16973098bcfcSNavdeep Parhar 			 */
16983098bcfcSNavdeep Parhar 			if (__predict_false(lq < 1024)) {
16993098bcfcSNavdeep Parhar 				panic("%s: indirect interrupt on iq_fl %p "
17003098bcfcSNavdeep Parhar 				    "with qid %u", __func__, iq, lq);
17013098bcfcSNavdeep Parhar 			}
17023098bcfcSNavdeep Parhar 
17033098bcfcSNavdeep Parhar 			t4_an_handler(iq, &d->rsp);
17043098bcfcSNavdeep Parhar 			break;
17053098bcfcSNavdeep Parhar 
17063098bcfcSNavdeep Parhar 		default:
17073098bcfcSNavdeep Parhar 			KASSERT(0, ("%s: illegal response type %d on iq %p",
17083098bcfcSNavdeep Parhar 			    __func__, rsp_type, iq));
17093098bcfcSNavdeep Parhar 			log(LOG_ERR, "%s: illegal response type %d on iq %p",
17103098bcfcSNavdeep Parhar 			    device_get_nameunit(sc->dev), rsp_type, iq);
17113098bcfcSNavdeep Parhar 			break;
17123098bcfcSNavdeep Parhar 		}
17133098bcfcSNavdeep Parhar 
17143098bcfcSNavdeep Parhar 		d++;
17153098bcfcSNavdeep Parhar 		if (__predict_false(++iq->cidx == iq->sidx)) {
17163098bcfcSNavdeep Parhar 			iq->cidx = 0;
17173098bcfcSNavdeep Parhar 			iq->gen ^= F_RSPD_GEN;
17183098bcfcSNavdeep Parhar 			d = &iq->desc[0];
17193098bcfcSNavdeep Parhar 		}
17203098bcfcSNavdeep Parhar 		if (__predict_false(++ndescs == limit)) {
17213098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
17223098bcfcSNavdeep Parhar 			    V_INGRESSQID(iq->cntxt_id) |
17233098bcfcSNavdeep Parhar 			    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
17243098bcfcSNavdeep Parhar 
1725480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1726480e603cSNavdeep Parhar 			if (iq->flags & IQ_LRO_ENABLED &&
172746f48ee5SNavdeep Parhar 			    !sort_before_lro(lro) &&
1728480e603cSNavdeep Parhar 			    sc->lro_timeout != 0) {
17293098bcfcSNavdeep Parhar 				tcp_lro_flush_inactive(lro, &lro_timeout);
1730480e603cSNavdeep Parhar 			}
1731480e603cSNavdeep Parhar #endif
173246e1e307SNavdeep Parhar 			if (budget)
1733733b9277SNavdeep Parhar 				return (EINPROGRESS);
173446e1e307SNavdeep Parhar 			ndescs = 0;
17354d6db4e0SNavdeep Parhar 		}
1736861e42b2SNavdeep Parhar 	}
17373098bcfcSNavdeep Parhar out:
1738a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1739733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
174046f48ee5SNavdeep Parhar 		if (ndescs > 0 && lro->lro_mbuf_count > 8) {
174146f48ee5SNavdeep Parhar 			MPASS(sort_before_lro(lro));
174246f48ee5SNavdeep Parhar 			/* hold back one credit and don't flush LRO state */
174346f48ee5SNavdeep Parhar 			iq->flags |= IQ_ADJ_CREDIT;
174446f48ee5SNavdeep Parhar 			ndescs--;
174546f48ee5SNavdeep Parhar 		} else {
17466dd38b87SSepherosa Ziehau 			tcp_lro_flush_all(lro);
1747733b9277SNavdeep Parhar 		}
174846f48ee5SNavdeep Parhar 	}
1749733b9277SNavdeep Parhar #endif
1750733b9277SNavdeep Parhar 
1751315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
1752733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1753733b9277SNavdeep Parhar 
1754733b9277SNavdeep Parhar 	FL_LOCK(fl);
175538035ed6SNavdeep Parhar 	starved = refill_fl(sc, fl, 64);
1756733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
1757733b9277SNavdeep Parhar 	if (__predict_false(starved != 0))
1758733b9277SNavdeep Parhar 		add_fl_to_sfl(sc, fl);
1759733b9277SNavdeep Parhar 
1760733b9277SNavdeep Parhar 	return (0);
1761733b9277SNavdeep Parhar }
1762733b9277SNavdeep Parhar 
176338035ed6SNavdeep Parhar static inline struct cluster_metadata *
176446e1e307SNavdeep Parhar cl_metadata(struct fl_sdesc *sd)
17651458bff9SNavdeep Parhar {
17661458bff9SNavdeep Parhar 
176746e1e307SNavdeep Parhar 	return ((void *)(sd->cl + sd->moff));
17681458bff9SNavdeep Parhar }
17691458bff9SNavdeep Parhar 
177015c28f87SGleb Smirnoff static void
1771e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m)
17721458bff9SNavdeep Parhar {
1773d6f79b27SNavdeep Parhar 	struct cluster_metadata *clm = m->m_ext.ext_arg1;
17741458bff9SNavdeep Parhar 
1775d6f79b27SNavdeep Parhar 	uma_zfree(clm->zone, clm->cl);
177682eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
17771458bff9SNavdeep Parhar }
17781458bff9SNavdeep Parhar 
177938035ed6SNavdeep Parhar /*
178046e1e307SNavdeep Parhar  * The mbuf returned comes from zone_muf and carries the payload in one of these
178146e1e307SNavdeep Parhar  * ways
178246e1e307SNavdeep Parhar  * a) complete frame inside the mbuf
178346e1e307SNavdeep Parhar  * b) m_cljset (for clusters without metadata)
178446e1e307SNavdeep Parhar  * d) m_extaddref (cluster with metadata)
178538035ed6SNavdeep Parhar  */
17861458bff9SNavdeep Parhar static struct mbuf *
1787b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1788b741402cSNavdeep Parhar     int remaining)
178938035ed6SNavdeep Parhar {
179038035ed6SNavdeep Parhar 	struct mbuf *m;
179138035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
179246e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
179346e1e307SNavdeep Parhar 	struct cluster_metadata *clm;
1794b741402cSNavdeep Parhar 	int len, blen;
179538035ed6SNavdeep Parhar 	caddr_t payload;
179638035ed6SNavdeep Parhar 
1797e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
179846e1e307SNavdeep Parhar 		u_int l, pad;
1799b741402cSNavdeep Parhar 
180046e1e307SNavdeep Parhar 		blen = rxb->size2 - fl->rx_offset;	/* max possible in this buf */
180146e1e307SNavdeep Parhar 		len = min(remaining, blen);
180246e1e307SNavdeep Parhar 		payload = sd->cl + fl->rx_offset;
180346e1e307SNavdeep Parhar 
180446e1e307SNavdeep Parhar 		l = fr_offset + len;
180546e1e307SNavdeep Parhar 		pad = roundup2(l, fl->buf_boundary) - l;
180646e1e307SNavdeep Parhar 		if (fl->rx_offset + len + pad < rxb->size2)
1807b741402cSNavdeep Parhar 			blen = len + pad;
180846e1e307SNavdeep Parhar 		MPASS(fl->rx_offset + blen <= rxb->size2);
1809e3207e19SNavdeep Parhar 	} else {
1810e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
181146e1e307SNavdeep Parhar 		blen = rxb->size1;
181246e1e307SNavdeep Parhar 		len = min(remaining, blen);
181346e1e307SNavdeep Parhar 		payload = sd->cl;
1814e3207e19SNavdeep Parhar 	}
181538035ed6SNavdeep Parhar 
181646e1e307SNavdeep Parhar 	if (fr_offset == 0) {
181746e1e307SNavdeep Parhar 		m = m_gethdr(M_NOWAIT, MT_DATA);
181846e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
181946e1e307SNavdeep Parhar 			return (NULL);
182046e1e307SNavdeep Parhar 		m->m_pkthdr.len = remaining;
182146e1e307SNavdeep Parhar 	} else {
182246e1e307SNavdeep Parhar 		m = m_get(M_NOWAIT, MT_DATA);
182346e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
182446e1e307SNavdeep Parhar 			return (NULL);
182546e1e307SNavdeep Parhar 	}
182646e1e307SNavdeep Parhar 	m->m_len = len;
182714a634dfSMark Johnston 	kmsan_mark(payload, len, KMSAN_STATE_INITED);
1828b741402cSNavdeep Parhar 
182938035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
183038035ed6SNavdeep Parhar 		/* copy data to mbuf */
183138035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
183246e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
183346e1e307SNavdeep Parhar 			fl->rx_offset += blen;
183446e1e307SNavdeep Parhar 			MPASS(fl->rx_offset <= rxb->size2);
183546e1e307SNavdeep Parhar 			if (fl->rx_offset < rxb->size2)
183646e1e307SNavdeep Parhar 				return (m);	/* without advancing the cidx */
183746e1e307SNavdeep Parhar 		}
183846e1e307SNavdeep Parhar 	} else if (fl->flags & FL_BUF_PACKING) {
183946e1e307SNavdeep Parhar 		clm = cl_metadata(sd);
1840a9c4062aSNavdeep Parhar 		if (sd->nmbuf++ == 0) {
1841a9c4062aSNavdeep Parhar 			clm->refcount = 1;
184246e1e307SNavdeep Parhar 			clm->zone = rxb->zone;
1843d6f79b27SNavdeep Parhar 			clm->cl = sd->cl;
1844a9c4062aSNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
1845a9c4062aSNavdeep Parhar 		}
1846d6f79b27SNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free, clm,
1847d6f79b27SNavdeep Parhar 		    NULL);
184838035ed6SNavdeep Parhar 
184946e1e307SNavdeep Parhar 		fl->rx_offset += blen;
185046e1e307SNavdeep Parhar 		MPASS(fl->rx_offset <= rxb->size2);
185146e1e307SNavdeep Parhar 		if (fl->rx_offset < rxb->size2)
185246e1e307SNavdeep Parhar 			return (m);	/* without advancing the cidx */
1853ccc69b2fSNavdeep Parhar 	} else {
185446e1e307SNavdeep Parhar 		m_cljset(m, sd->cl, rxb->type);
185538035ed6SNavdeep Parhar 		sd->cl = NULL;	/* consumed, not a recycle candidate */
185638035ed6SNavdeep Parhar 	}
185738035ed6SNavdeep Parhar 
185846e1e307SNavdeep Parhar 	move_to_next_rxbuf(fl);
185938035ed6SNavdeep Parhar 
186038035ed6SNavdeep Parhar 	return (m);
186138035ed6SNavdeep Parhar }
186238035ed6SNavdeep Parhar 
186338035ed6SNavdeep Parhar static struct mbuf *
186446e1e307SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, const u_int plen)
18651458bff9SNavdeep Parhar {
186638035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1867b741402cSNavdeep Parhar 	u_int remaining;
18681458bff9SNavdeep Parhar 
18694d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1870368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
187146e1e307SNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == plen);
187246e1e307SNavdeep Parhar 		MPASS(fl->remaining < plen);
18731458bff9SNavdeep Parhar 
187438035ed6SNavdeep Parhar 		m0 = fl->m0;
187538035ed6SNavdeep Parhar 		pnext = fl->pnext;
1876b741402cSNavdeep Parhar 		remaining = fl->remaining;
18774d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
187838035ed6SNavdeep Parhar 		goto get_segment;
18791458bff9SNavdeep Parhar 	}
18801458bff9SNavdeep Parhar 
18811458bff9SNavdeep Parhar 	/*
188238035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
188338035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
18841458bff9SNavdeep Parhar 	 */
18851458bff9SNavdeep Parhar 
188646e1e307SNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, plen);
1887368541baSNavdeep Parhar 	if (m0 == NULL)
18884d6db4e0SNavdeep Parhar 		return (NULL);
188946e1e307SNavdeep Parhar 	remaining = plen - m0->m_len;
189038035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1891b741402cSNavdeep Parhar 	while (remaining > 0) {
189238035ed6SNavdeep Parhar get_segment:
189338035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
189446e1e307SNavdeep Parhar 		m = get_scatter_segment(sc, fl, plen - remaining, remaining);
18954d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
189638035ed6SNavdeep Parhar 			fl->m0 = m0;
189738035ed6SNavdeep Parhar 			fl->pnext = pnext;
1898b741402cSNavdeep Parhar 			fl->remaining = remaining;
18994d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
19004d6db4e0SNavdeep Parhar 			return (NULL);
19011458bff9SNavdeep Parhar 		}
190238035ed6SNavdeep Parhar 		*pnext = m;
190338035ed6SNavdeep Parhar 		pnext = &m->m_next;
1904b741402cSNavdeep Parhar 		remaining -= m->m_len;
1905733b9277SNavdeep Parhar 	}
190638035ed6SNavdeep Parhar 	*pnext = NULL;
19074d6db4e0SNavdeep Parhar 
1908dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1909733b9277SNavdeep Parhar 	return (m0);
1910733b9277SNavdeep Parhar }
1911733b9277SNavdeep Parhar 
1912733b9277SNavdeep Parhar static int
191387bbb333SNavdeep Parhar skip_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
191487bbb333SNavdeep Parhar     int remaining)
191587bbb333SNavdeep Parhar {
191687bbb333SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
191787bbb333SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
191887bbb333SNavdeep Parhar 	int len, blen;
191987bbb333SNavdeep Parhar 
192087bbb333SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
192187bbb333SNavdeep Parhar 		u_int l, pad;
192287bbb333SNavdeep Parhar 
192387bbb333SNavdeep Parhar 		blen = rxb->size2 - fl->rx_offset;	/* max possible in this buf */
192487bbb333SNavdeep Parhar 		len = min(remaining, blen);
192587bbb333SNavdeep Parhar 
192687bbb333SNavdeep Parhar 		l = fr_offset + len;
192787bbb333SNavdeep Parhar 		pad = roundup2(l, fl->buf_boundary) - l;
192887bbb333SNavdeep Parhar 		if (fl->rx_offset + len + pad < rxb->size2)
192987bbb333SNavdeep Parhar 			blen = len + pad;
193087bbb333SNavdeep Parhar 		fl->rx_offset += blen;
193187bbb333SNavdeep Parhar 		MPASS(fl->rx_offset <= rxb->size2);
193287bbb333SNavdeep Parhar 		if (fl->rx_offset < rxb->size2)
193387bbb333SNavdeep Parhar 			return (len);	/* without advancing the cidx */
193487bbb333SNavdeep Parhar 	} else {
193587bbb333SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
193687bbb333SNavdeep Parhar 		blen = rxb->size1;
193787bbb333SNavdeep Parhar 		len = min(remaining, blen);
193887bbb333SNavdeep Parhar 	}
193987bbb333SNavdeep Parhar 	move_to_next_rxbuf(fl);
194087bbb333SNavdeep Parhar 	return (len);
194187bbb333SNavdeep Parhar }
194287bbb333SNavdeep Parhar 
194387bbb333SNavdeep Parhar static inline void
194487bbb333SNavdeep Parhar skip_fl_payload(struct adapter *sc, struct sge_fl *fl, int plen)
194587bbb333SNavdeep Parhar {
194687bbb333SNavdeep Parhar 	int remaining, fr_offset, len;
194787bbb333SNavdeep Parhar 
194887bbb333SNavdeep Parhar 	fr_offset = 0;
194987bbb333SNavdeep Parhar 	remaining = plen;
195087bbb333SNavdeep Parhar 	while (remaining > 0) {
195187bbb333SNavdeep Parhar 		len = skip_scatter_segment(sc, fl, fr_offset, remaining);
195287bbb333SNavdeep Parhar 		fr_offset += len;
195387bbb333SNavdeep Parhar 		remaining -= len;
195487bbb333SNavdeep Parhar 	}
195587bbb333SNavdeep Parhar }
195687bbb333SNavdeep Parhar 
195787bbb333SNavdeep Parhar static inline int
195887bbb333SNavdeep Parhar get_segment_len(struct adapter *sc, struct sge_fl *fl, int plen)
195987bbb333SNavdeep Parhar {
196087bbb333SNavdeep Parhar 	int len;
196187bbb333SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
196287bbb333SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
196387bbb333SNavdeep Parhar 
196487bbb333SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
196587bbb333SNavdeep Parhar 		len = rxb->size2 - fl->rx_offset;
196687bbb333SNavdeep Parhar 	else
196787bbb333SNavdeep Parhar 		len = rxb->size1;
196887bbb333SNavdeep Parhar 
196987bbb333SNavdeep Parhar 	return (min(plen, len));
197087bbb333SNavdeep Parhar }
197187bbb333SNavdeep Parhar 
197287bbb333SNavdeep Parhar static int
19731486d2deSNavdeep Parhar eth_rx(struct adapter *sc, struct sge_rxq *rxq, const struct iq_desc *d,
19741486d2deSNavdeep Parhar     u_int plen)
1975733b9277SNavdeep Parhar {
19761486d2deSNavdeep Parhar 	struct mbuf *m0;
1977733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
19781486d2deSNavdeep Parhar 	struct sge_fl *fl = &rxq->fl;
197987bbb333SNavdeep Parhar 	struct vi_info *vi = ifp->if_softc;
19801486d2deSNavdeep Parhar 	const struct cpl_rx_pkt *cpl;
1981a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1982733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1983733b9277SNavdeep Parhar #endif
1984a4a4ad2dSNavdeep Parhar 	uint16_t err_vec, tnl_type, tnlhdr_len;
198570ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
198670ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
198770ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
198870ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
198970ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
199070ca6229SNavdeep Parhar 	};
1991a4a4ad2dSNavdeep Parhar 	static const int sw_csum_flags[2][2] = {
1992a4a4ad2dSNavdeep Parhar 		{
1993a4a4ad2dSNavdeep Parhar 			/* IP, inner IP */
1994a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1995a4a4ad2dSNavdeep Parhar 			    CSUM_L3_CALC | CSUM_L3_VALID |
1996a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1997a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID |
1998a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1999a4a4ad2dSNavdeep Parhar 
2000a4a4ad2dSNavdeep Parhar 			/* IP, inner IP6 */
2001a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
2002a4a4ad2dSNavdeep Parhar 			    CSUM_L3_CALC | CSUM_L3_VALID |
2003a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
2004a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
2005a4a4ad2dSNavdeep Parhar 		},
2006a4a4ad2dSNavdeep Parhar 		{
2007a4a4ad2dSNavdeep Parhar 			/* IP6, inner IP */
2008a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
2009a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
2010a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID |
2011a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
2012a4a4ad2dSNavdeep Parhar 
2013a4a4ad2dSNavdeep Parhar 			/* IP6, inner IP6 */
2014a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
2015a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
2016a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
2017a4a4ad2dSNavdeep Parhar 		},
2018a4a4ad2dSNavdeep Parhar 	};
2019733b9277SNavdeep Parhar 
20201486d2deSNavdeep Parhar 	MPASS(plen > sc->params.sge.fl_pktshift);
202187bbb333SNavdeep Parhar 	if (vi->pfil != NULL && PFIL_HOOKED_IN(vi->pfil) &&
202287bbb333SNavdeep Parhar 	    __predict_true((fl->flags & FL_BUF_RESUME) == 0)) {
202387bbb333SNavdeep Parhar 		struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
202487bbb333SNavdeep Parhar 		caddr_t frame;
202587bbb333SNavdeep Parhar 		int rc, slen;
202687bbb333SNavdeep Parhar 
202787bbb333SNavdeep Parhar 		slen = get_segment_len(sc, fl, plen) -
202887bbb333SNavdeep Parhar 		    sc->params.sge.fl_pktshift;
202987bbb333SNavdeep Parhar 		frame = sd->cl + fl->rx_offset + sc->params.sge.fl_pktshift;
203087bbb333SNavdeep Parhar 		CURVNET_SET_QUIET(ifp->if_vnet);
203187bbb333SNavdeep Parhar 		rc = pfil_run_hooks(vi->pfil, frame, ifp,
203287bbb333SNavdeep Parhar 		    slen | PFIL_MEMPTR | PFIL_IN, NULL);
203387bbb333SNavdeep Parhar 		CURVNET_RESTORE();
203487bbb333SNavdeep Parhar 		if (rc == PFIL_DROPPED || rc == PFIL_CONSUMED) {
203587bbb333SNavdeep Parhar 			skip_fl_payload(sc, fl, plen);
203687bbb333SNavdeep Parhar 			return (0);
203787bbb333SNavdeep Parhar 		}
203887bbb333SNavdeep Parhar 		if (rc == PFIL_REALLOCED) {
203987bbb333SNavdeep Parhar 			skip_fl_payload(sc, fl, plen);
204087bbb333SNavdeep Parhar 			m0 = pfil_mem2mbuf(frame);
204187bbb333SNavdeep Parhar 			goto have_mbuf;
204287bbb333SNavdeep Parhar 		}
204387bbb333SNavdeep Parhar 	}
204487bbb333SNavdeep Parhar 
20451486d2deSNavdeep Parhar 	m0 = get_fl_payload(sc, fl, plen);
20461486d2deSNavdeep Parhar 	if (__predict_false(m0 == NULL))
20471486d2deSNavdeep Parhar 		return (ENOMEM);
2048733b9277SNavdeep Parhar 
204990e7434aSNavdeep Parhar 	m0->m_pkthdr.len -= sc->params.sge.fl_pktshift;
205090e7434aSNavdeep Parhar 	m0->m_len -= sc->params.sge.fl_pktshift;
205190e7434aSNavdeep Parhar 	m0->m_data += sc->params.sge.fl_pktshift;
205254e4ee71SNavdeep Parhar 
205387bbb333SNavdeep Parhar have_mbuf:
205454e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
20551486d2deSNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[d->rss.hash_type][d->rss.ipv6]);
20561486d2deSNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(d->rss.hash_val);
205754e4ee71SNavdeep Parhar 
20581486d2deSNavdeep Parhar 	cpl = (const void *)(&d->rss + 1);
2059a4a4ad2dSNavdeep Parhar 	if (sc->params.tp.rx_pkt_encap) {
2060a4a4ad2dSNavdeep Parhar 		const uint16_t ev = be16toh(cpl->err_vec);
20619600bf00SNavdeep Parhar 
2062a4a4ad2dSNavdeep Parhar 		err_vec = G_T6_COMPR_RXERR_VEC(ev);
2063a4a4ad2dSNavdeep Parhar 		tnl_type = G_T6_RX_TNL_TYPE(ev);
2064a4a4ad2dSNavdeep Parhar 		tnlhdr_len = G_T6_RX_TNLHDR_LEN(ev);
2065a4a4ad2dSNavdeep Parhar 	} else {
2066a4a4ad2dSNavdeep Parhar 		err_vec = be16toh(cpl->err_vec);
2067a4a4ad2dSNavdeep Parhar 		tnl_type = 0;
2068a4a4ad2dSNavdeep Parhar 		tnlhdr_len = 0;
2069a4a4ad2dSNavdeep Parhar 	}
2070a4a4ad2dSNavdeep Parhar 	if (cpl->csum_calc && err_vec == 0) {
2071a4a4ad2dSNavdeep Parhar 		int ipv6 = !!(cpl->l2info & htobe32(F_RXF_IP6));
2072a4a4ad2dSNavdeep Parhar 
2073a4a4ad2dSNavdeep Parhar 		/* checksum(s) calculated and found to be correct. */
2074a4a4ad2dSNavdeep Parhar 
2075a4a4ad2dSNavdeep Parhar 		MPASS((cpl->l2info & htobe32(F_RXF_IP)) ^
2076a4a4ad2dSNavdeep Parhar 		    (cpl->l2info & htobe32(F_RXF_IP6)));
207754e4ee71SNavdeep Parhar 		m0->m_pkthdr.csum_data = be16toh(cpl->csum);
2078a4a4ad2dSNavdeep Parhar 		if (tnl_type == 0) {
2079a4a4ad2dSNavdeep Parhar 	    		if (!ipv6 && ifp->if_capenable & IFCAP_RXCSUM) {
2080a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags = CSUM_L3_CALC |
2081a4a4ad2dSNavdeep Parhar 				    CSUM_L3_VALID | CSUM_L4_CALC |
2082a4a4ad2dSNavdeep Parhar 				    CSUM_L4_VALID;
2083a4a4ad2dSNavdeep Parhar 			} else if (ipv6 && ifp->if_capenable & IFCAP_RXCSUM_IPV6) {
2084a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags = CSUM_L4_CALC |
2085a4a4ad2dSNavdeep Parhar 				    CSUM_L4_VALID;
2086a4a4ad2dSNavdeep Parhar 			}
2087a4a4ad2dSNavdeep Parhar 			rxq->rxcsum++;
2088a4a4ad2dSNavdeep Parhar 		} else {
2089a4a4ad2dSNavdeep Parhar 			MPASS(tnl_type == RX_PKT_TNL_TYPE_VXLAN);
2090d107ee06SNavdeep Parhar 
2091d107ee06SNavdeep Parhar 			M_HASHTYPE_SETINNER(m0);
2092a4a4ad2dSNavdeep Parhar 			if (__predict_false(cpl->ip_frag)) {
2093a4a4ad2dSNavdeep Parhar 				/*
2094a4a4ad2dSNavdeep Parhar 				 * csum_data is for the inner frame (which is an
2095a4a4ad2dSNavdeep Parhar 				 * IP fragment) and is not 0xffff.  There is no
2096a4a4ad2dSNavdeep Parhar 				 * way to pass the inner csum_data to the stack.
2097a4a4ad2dSNavdeep Parhar 				 * We don't want the stack to use the inner
2098a4a4ad2dSNavdeep Parhar 				 * csum_data to validate the outer frame or it
2099a4a4ad2dSNavdeep Parhar 				 * will get rejected.  So we fix csum_data here
2100a4a4ad2dSNavdeep Parhar 				 * and let sw do the checksum of inner IP
2101a4a4ad2dSNavdeep Parhar 				 * fragments.
2102a4a4ad2dSNavdeep Parhar 				 *
2103a4a4ad2dSNavdeep Parhar 				 * XXX: Need 32b for csum_data2 in an rx mbuf.
2104a4a4ad2dSNavdeep Parhar 				 * Maybe stuff it into rcv_tstmp?
2105a4a4ad2dSNavdeep Parhar 				 */
210654e4ee71SNavdeep Parhar 				m0->m_pkthdr.csum_data = 0xffff;
2107a4a4ad2dSNavdeep Parhar 				if (ipv6) {
2108a4a4ad2dSNavdeep Parhar 					m0->m_pkthdr.csum_flags = CSUM_L4_CALC |
2109a4a4ad2dSNavdeep Parhar 					    CSUM_L4_VALID;
2110a4a4ad2dSNavdeep Parhar 				} else {
2111a4a4ad2dSNavdeep Parhar 					m0->m_pkthdr.csum_flags = CSUM_L3_CALC |
2112a4a4ad2dSNavdeep Parhar 					    CSUM_L3_VALID | CSUM_L4_CALC |
2113a4a4ad2dSNavdeep Parhar 					    CSUM_L4_VALID;
2114a4a4ad2dSNavdeep Parhar 				}
2115a4a4ad2dSNavdeep Parhar 			} else {
2116a4a4ad2dSNavdeep Parhar 				int outer_ipv6;
2117a4a4ad2dSNavdeep Parhar 
2118a4a4ad2dSNavdeep Parhar 				MPASS(m0->m_pkthdr.csum_data == 0xffff);
2119a4a4ad2dSNavdeep Parhar 
2120a4a4ad2dSNavdeep Parhar 				outer_ipv6 = tnlhdr_len >=
2121a4a4ad2dSNavdeep Parhar 				    sizeof(struct ether_header) +
2122a4a4ad2dSNavdeep Parhar 				    sizeof(struct ip6_hdr);
2123a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags =
2124a4a4ad2dSNavdeep Parhar 				    sw_csum_flags[outer_ipv6][ipv6];
2125a4a4ad2dSNavdeep Parhar 			}
2126a4a4ad2dSNavdeep Parhar 			rxq->vxlan_rxcsum++;
2127a4a4ad2dSNavdeep Parhar 		}
212854e4ee71SNavdeep Parhar 	}
212954e4ee71SNavdeep Parhar 
213054e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
213154e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
213254e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
213354e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
213454e4ee71SNavdeep Parhar 	}
213554e4ee71SNavdeep Parhar 
21361486d2deSNavdeep Parhar 	if (rxq->iq.flags & IQ_RX_TIMESTAMP) {
21371486d2deSNavdeep Parhar 		/*
2138*e398922eSRandall Stewart 		 * Fill up rcv_tstmp but do not set M_TSTMP as
2139*e398922eSRandall Stewart 		 * long as we get a non-zero back from t4_tstmp_to_ns().
21401486d2deSNavdeep Parhar 		 */
2141*e398922eSRandall Stewart 		m0->m_pkthdr.rcv_tstmp = t4_tstmp_to_ns(sc,
2142*e398922eSRandall Stewart 		    be64toh(d->rsp.u.last_flit));
2143*e398922eSRandall Stewart 		if (m0->m_pkthdr.rcv_tstmp != 0)
21441486d2deSNavdeep Parhar 			m0->m_flags |= M_TSTMP;
21451486d2deSNavdeep Parhar 	}
21461486d2deSNavdeep Parhar 
214750575ce1SAndrew Gallatin #ifdef NUMA
214850575ce1SAndrew Gallatin 	m0->m_pkthdr.numa_domain = ifp->if_numa_domain;
214950575ce1SAndrew Gallatin #endif
2150a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
2151a4a4ad2dSNavdeep Parhar 	if (rxq->iq.flags & IQ_LRO_ENABLED && tnl_type == 0 &&
21529087a3dfSNavdeep Parhar 	    (M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV4 ||
21539087a3dfSNavdeep Parhar 	    M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV6)) {
215446f48ee5SNavdeep Parhar 		if (sort_before_lro(lro)) {
215546f48ee5SNavdeep Parhar 			tcp_lro_queue_mbuf(lro, m0);
215646f48ee5SNavdeep Parhar 			return (0); /* queued for sort, then LRO */
215746f48ee5SNavdeep Parhar 		}
215846f48ee5SNavdeep Parhar 		if (tcp_lro_rx(lro, m0, 0) == 0)
215946f48ee5SNavdeep Parhar 			return (0); /* queued for LRO */
216046f48ee5SNavdeep Parhar 	}
216154e4ee71SNavdeep Parhar #endif
21627d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
216354e4ee71SNavdeep Parhar 
2164733b9277SNavdeep Parhar 	return (0);
216554e4ee71SNavdeep Parhar }
216654e4ee71SNavdeep Parhar 
2167733b9277SNavdeep Parhar /*
21687951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
21697951040fSNavdeep Parhar  */
21707951040fSNavdeep Parhar static void
21717951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
21727951040fSNavdeep Parhar {
21737951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
21747951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
21757951040fSNavdeep Parhar 
21767951040fSNavdeep Parhar 	EQ_LOCK(eq);
21777951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
21787951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
21797951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
21807951040fSNavdeep Parhar }
21817951040fSNavdeep Parhar 
21827951040fSNavdeep Parhar static void
21837951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
21847951040fSNavdeep Parhar {
21857951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
21867951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
21877951040fSNavdeep Parhar 	u_int n;
21887951040fSNavdeep Parhar 	struct wrqe *wr;
21897951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
21907951040fSNavdeep Parhar 
21917951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
21927951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
21937951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
21947951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
2195cda2ab0eSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
2196cda2ab0eSNavdeep Parhar 	dbdiff = 0;
21977951040fSNavdeep Parhar 
21987951040fSNavdeep Parhar 	do {
21997951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
22007951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
22017951040fSNavdeep Parhar 			available = eq->sidx - 1;
22027951040fSNavdeep Parhar 		else
22037951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
22047951040fSNavdeep Parhar 
22057951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
22067951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
22077951040fSNavdeep Parhar 		if (available < n)
2208cda2ab0eSNavdeep Parhar 			break;
22097951040fSNavdeep Parhar 
22107951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
22117951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
22127951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
22137951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
22147951040fSNavdeep Parhar 			eq->pidx += n;
22157951040fSNavdeep Parhar 		} else {
22167951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
22177951040fSNavdeep Parhar 
22187951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
22197951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
22207951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
22217951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
22227951040fSNavdeep Parhar 			}
22237951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
22247951040fSNavdeep Parhar 		}
22250459a175SNavdeep Parhar 		wrq->tx_wrs_copied++;
22267951040fSNavdeep Parhar 
22277951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
22287951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
2229ddf09ad6SNavdeep Parhar 				/*
2230ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
2231ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
2232ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
2233ddf09ad6SNavdeep Parhar 				 */
22347951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
22357951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
22367951040fSNavdeep Parhar 		}
22377951040fSNavdeep Parhar 
22387951040fSNavdeep Parhar 		dbdiff += n;
22397951040fSNavdeep Parhar 		if (dbdiff >= 16) {
22407951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
22417951040fSNavdeep Parhar 			dbdiff = 0;
22427951040fSNavdeep Parhar 		}
22437951040fSNavdeep Parhar 
22447951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
22457951040fSNavdeep Parhar 		free_wrqe(wr);
22467951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
22477951040fSNavdeep Parhar 		wrq->nwr_pending--;
22487951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
22497951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
22507951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
22517951040fSNavdeep Parhar 
22527951040fSNavdeep Parhar 	if (dbdiff)
22537951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
22547951040fSNavdeep Parhar }
22557951040fSNavdeep Parhar 
22567951040fSNavdeep Parhar /*
2257733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
2258733b9277SNavdeep Parhar  */
225909fe6320SNavdeep Parhar void
226009fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
2261733b9277SNavdeep Parhar {
2262733b9277SNavdeep Parhar #ifdef INVARIANTS
22637951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
2264733b9277SNavdeep Parhar #endif
2265733b9277SNavdeep Parhar 
22667951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
22677951040fSNavdeep Parhar 	MPASS(wr != NULL);
22687951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
22697951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
2270733b9277SNavdeep Parhar 
22717951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
22727951040fSNavdeep Parhar 	wrq->nwr_pending++;
22737951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
2274733b9277SNavdeep Parhar 
22757951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
22767951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
2277733b9277SNavdeep Parhar 
22787951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
2279733b9277SNavdeep Parhar 
22807951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
22817951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
228254e4ee71SNavdeep Parhar }
228354e4ee71SNavdeep Parhar 
228454e4ee71SNavdeep Parhar void
228554e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
228654e4ee71SNavdeep Parhar {
2287fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
22887c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
228954e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
22906eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
22916eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
22926eb3180fSNavdeep Parhar #endif
229354e4ee71SNavdeep Parhar 	struct sge_fl *fl;
22946a59b994SNavdeep Parhar 	int i, maxp;
229554e4ee71SNavdeep Parhar 
22966a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, false);
2297fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
229854e4ee71SNavdeep Parhar 		fl = &rxq->fl;
229954e4ee71SNavdeep Parhar 
230054e4ee71SNavdeep Parhar 		FL_LOCK(fl);
230146e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
230246e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
230354e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
230454e4ee71SNavdeep Parhar 	}
23056eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
23066a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, true);
2307fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
23086eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
23096eb3180fSNavdeep Parhar 
23106eb3180fSNavdeep Parhar 		FL_LOCK(fl);
231146e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
231246e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
23136eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
23146eb3180fSNavdeep Parhar 	}
23156eb3180fSNavdeep Parhar #endif
231654e4ee71SNavdeep Parhar }
231754e4ee71SNavdeep Parhar 
23187951040fSNavdeep Parhar static inline int
23197951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
2320733b9277SNavdeep Parhar {
23210835ddc7SNavdeep Parhar 
23227951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2323a4a4ad2dSNavdeep Parhar 	KASSERT(m->m_pkthdr.inner_l5hlen > 0,
23247951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
23257951040fSNavdeep Parhar 
2326a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.inner_l5hlen);
23277951040fSNavdeep Parhar }
23287951040fSNavdeep Parhar 
23297951040fSNavdeep Parhar static inline void
23307951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
23317951040fSNavdeep Parhar {
23327951040fSNavdeep Parhar 
23337951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2334a4a4ad2dSNavdeep Parhar 	m->m_pkthdr.inner_l5hlen = nsegs;
23357951040fSNavdeep Parhar }
23367951040fSNavdeep Parhar 
23377951040fSNavdeep Parhar static inline int
23385cdaef71SJohn Baldwin mbuf_cflags(struct mbuf *m)
23395cdaef71SJohn Baldwin {
23405cdaef71SJohn Baldwin 
23415cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
23425cdaef71SJohn Baldwin 	return (m->m_pkthdr.PH_loc.eight[4]);
23435cdaef71SJohn Baldwin }
23445cdaef71SJohn Baldwin 
23455cdaef71SJohn Baldwin static inline void
23465cdaef71SJohn Baldwin set_mbuf_cflags(struct mbuf *m, uint8_t flags)
23475cdaef71SJohn Baldwin {
23485cdaef71SJohn Baldwin 
23495cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
23505cdaef71SJohn Baldwin 	m->m_pkthdr.PH_loc.eight[4] = flags;
23515cdaef71SJohn Baldwin }
23525cdaef71SJohn Baldwin 
23535cdaef71SJohn Baldwin static inline int
23547951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
23557951040fSNavdeep Parhar {
23567951040fSNavdeep Parhar 	int n;
23577951040fSNavdeep Parhar 
23587951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
23597951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
2360bddf7343SJohn Baldwin 	if (!(mbuf_cflags(m) & MC_TLS))
23617951040fSNavdeep Parhar 		MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
23627951040fSNavdeep Parhar 
23637951040fSNavdeep Parhar 	return (n);
23647951040fSNavdeep Parhar }
23657951040fSNavdeep Parhar 
23667951040fSNavdeep Parhar static inline void
23677951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
23687951040fSNavdeep Parhar {
23697951040fSNavdeep Parhar 
23707951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
237130e3f2b4SNavdeep Parhar 	if (!(mbuf_cflags(m) & MC_TLS))
237230e3f2b4SNavdeep Parhar 		MPASS(len16 > 0 && len16 <= SGE_MAX_WR_LEN / 16);
23737951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
23747951040fSNavdeep Parhar }
23757951040fSNavdeep Parhar 
2376786099deSNavdeep Parhar #ifdef RATELIMIT
2377786099deSNavdeep Parhar static inline int
2378786099deSNavdeep Parhar mbuf_eo_nsegs(struct mbuf *m)
2379786099deSNavdeep Parhar {
2380786099deSNavdeep Parhar 
2381786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2382786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[1]);
2383786099deSNavdeep Parhar }
2384786099deSNavdeep Parhar 
2385ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2386786099deSNavdeep Parhar static inline void
2387786099deSNavdeep Parhar set_mbuf_eo_nsegs(struct mbuf *m, uint8_t nsegs)
2388786099deSNavdeep Parhar {
2389786099deSNavdeep Parhar 
2390786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2391786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[1] = nsegs;
2392786099deSNavdeep Parhar }
2393ffbb373cSNavdeep Parhar #endif
2394786099deSNavdeep Parhar 
2395786099deSNavdeep Parhar static inline int
2396786099deSNavdeep Parhar mbuf_eo_len16(struct mbuf *m)
2397786099deSNavdeep Parhar {
2398786099deSNavdeep Parhar 	int n;
2399786099deSNavdeep Parhar 
2400786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2401786099deSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[2];
2402786099deSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
2403786099deSNavdeep Parhar 
2404786099deSNavdeep Parhar 	return (n);
2405786099deSNavdeep Parhar }
2406786099deSNavdeep Parhar 
2407ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2408786099deSNavdeep Parhar static inline void
2409786099deSNavdeep Parhar set_mbuf_eo_len16(struct mbuf *m, uint8_t len16)
2410786099deSNavdeep Parhar {
2411786099deSNavdeep Parhar 
2412786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2413786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[2] = len16;
2414786099deSNavdeep Parhar }
2415ffbb373cSNavdeep Parhar #endif
2416786099deSNavdeep Parhar 
2417786099deSNavdeep Parhar static inline int
2418786099deSNavdeep Parhar mbuf_eo_tsclk_tsoff(struct mbuf *m)
2419786099deSNavdeep Parhar {
2420786099deSNavdeep Parhar 
2421786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2422786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[3]);
2423786099deSNavdeep Parhar }
2424786099deSNavdeep Parhar 
2425ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2426786099deSNavdeep Parhar static inline void
2427786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(struct mbuf *m, uint8_t tsclk_tsoff)
2428786099deSNavdeep Parhar {
2429786099deSNavdeep Parhar 
2430786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2431786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[3] = tsclk_tsoff;
2432786099deSNavdeep Parhar }
2433ffbb373cSNavdeep Parhar #endif
2434786099deSNavdeep Parhar 
2435786099deSNavdeep Parhar static inline int
243656fb710fSJohn Baldwin needs_eo(struct m_snd_tag *mst)
2437786099deSNavdeep Parhar {
2438786099deSNavdeep Parhar 
2439c782ea8bSJohn Baldwin 	return (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_RATE_LIMIT);
2440786099deSNavdeep Parhar }
2441786099deSNavdeep Parhar #endif
2442786099deSNavdeep Parhar 
24435cdaef71SJohn Baldwin /*
24445cdaef71SJohn Baldwin  * Try to allocate an mbuf to contain a raw work request.  To make it
24455cdaef71SJohn Baldwin  * easy to construct the work request, don't allocate a chain but a
24465cdaef71SJohn Baldwin  * single mbuf.
24475cdaef71SJohn Baldwin  */
24485cdaef71SJohn Baldwin struct mbuf *
24495cdaef71SJohn Baldwin alloc_wr_mbuf(int len, int how)
24505cdaef71SJohn Baldwin {
24515cdaef71SJohn Baldwin 	struct mbuf *m;
24525cdaef71SJohn Baldwin 
24535cdaef71SJohn Baldwin 	if (len <= MHLEN)
24545cdaef71SJohn Baldwin 		m = m_gethdr(how, MT_DATA);
24555cdaef71SJohn Baldwin 	else if (len <= MCLBYTES)
24565cdaef71SJohn Baldwin 		m = m_getcl(how, MT_DATA, M_PKTHDR);
24575cdaef71SJohn Baldwin 	else
24585cdaef71SJohn Baldwin 		m = NULL;
24595cdaef71SJohn Baldwin 	if (m == NULL)
24605cdaef71SJohn Baldwin 		return (NULL);
24615cdaef71SJohn Baldwin 	m->m_pkthdr.len = len;
24625cdaef71SJohn Baldwin 	m->m_len = len;
24635cdaef71SJohn Baldwin 	set_mbuf_cflags(m, MC_RAW_WR);
24645cdaef71SJohn Baldwin 	set_mbuf_len16(m, howmany(len, 16));
24655cdaef71SJohn Baldwin 	return (m);
24665cdaef71SJohn Baldwin }
24675cdaef71SJohn Baldwin 
2468a4a4ad2dSNavdeep Parhar static inline bool
2469c0236bd9SNavdeep Parhar needs_hwcsum(struct mbuf *m)
2470c0236bd9SNavdeep Parhar {
2471a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP | CSUM_IP_UDP | CSUM_IP_TCP |
2472a4a4ad2dSNavdeep Parhar 	    CSUM_IP_TSO | CSUM_INNER_IP | CSUM_INNER_IP_UDP |
2473a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO | CSUM_IP6_UDP |
2474a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TCP | CSUM_IP6_TSO | CSUM_INNER_IP6_UDP |
2475a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO;
2476c0236bd9SNavdeep Parhar 
2477c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2478c0236bd9SNavdeep Parhar 
2479a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2480c0236bd9SNavdeep Parhar }
2481c0236bd9SNavdeep Parhar 
2482a4a4ad2dSNavdeep Parhar static inline bool
24837951040fSNavdeep Parhar needs_tso(struct mbuf *m)
24847951040fSNavdeep Parhar {
2485a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_TSO | CSUM_IP6_TSO |
2486a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO;
24877951040fSNavdeep Parhar 
24887951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
24897951040fSNavdeep Parhar 
2490a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
24917951040fSNavdeep Parhar }
24927951040fSNavdeep Parhar 
2493a4a4ad2dSNavdeep Parhar static inline bool
2494a4a4ad2dSNavdeep Parhar needs_vxlan_csum(struct mbuf *m)
2495a4a4ad2dSNavdeep Parhar {
2496a4a4ad2dSNavdeep Parhar 
2497a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2498a4a4ad2dSNavdeep Parhar 
2499a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & CSUM_ENCAP_VXLAN);
2500a4a4ad2dSNavdeep Parhar }
2501a4a4ad2dSNavdeep Parhar 
2502a4a4ad2dSNavdeep Parhar static inline bool
2503a4a4ad2dSNavdeep Parhar needs_vxlan_tso(struct mbuf *m)
2504a4a4ad2dSNavdeep Parhar {
2505a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_ENCAP_VXLAN | CSUM_INNER_IP_TSO |
2506a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP6_TSO;
2507a4a4ad2dSNavdeep Parhar 
2508a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2509a4a4ad2dSNavdeep Parhar 
2510a4a4ad2dSNavdeep Parhar 	return ((m->m_pkthdr.csum_flags & csum_flags) != 0 &&
2511a4a4ad2dSNavdeep Parhar 	    (m->m_pkthdr.csum_flags & csum_flags) != CSUM_ENCAP_VXLAN);
2512a4a4ad2dSNavdeep Parhar }
2513a4a4ad2dSNavdeep Parhar 
2514ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2515a4a4ad2dSNavdeep Parhar static inline bool
2516a4a4ad2dSNavdeep Parhar needs_inner_tcp_csum(struct mbuf *m)
2517a4a4ad2dSNavdeep Parhar {
2518a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO;
2519a4a4ad2dSNavdeep Parhar 
2520a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2521a4a4ad2dSNavdeep Parhar 
2522a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2523a4a4ad2dSNavdeep Parhar }
2524ffbb373cSNavdeep Parhar #endif
2525a4a4ad2dSNavdeep Parhar 
2526a4a4ad2dSNavdeep Parhar static inline bool
25277951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
25287951040fSNavdeep Parhar {
2529a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP | CSUM_IP_TSO | CSUM_INNER_IP |
2530a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TSO;
25317951040fSNavdeep Parhar 
25327951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
25337951040fSNavdeep Parhar 
2534a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
25357951040fSNavdeep Parhar }
25367951040fSNavdeep Parhar 
2537a4a4ad2dSNavdeep Parhar static inline bool
2538a4a4ad2dSNavdeep Parhar needs_outer_tcp_csum(struct mbuf *m)
2539c0236bd9SNavdeep Parhar {
2540a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_TCP | CSUM_IP_TSO | CSUM_IP6_TCP |
2541a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TSO;
2542c0236bd9SNavdeep Parhar 
2543c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2544a4a4ad2dSNavdeep Parhar 
2545a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2546c0236bd9SNavdeep Parhar }
2547c0236bd9SNavdeep Parhar 
2548c0236bd9SNavdeep Parhar #ifdef RATELIMIT
2549a4a4ad2dSNavdeep Parhar static inline bool
2550a4a4ad2dSNavdeep Parhar needs_outer_l4_csum(struct mbuf *m)
25517951040fSNavdeep Parhar {
2552a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP_TCP | CSUM_IP_TSO |
2553a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_UDP | CSUM_IP6_TCP | CSUM_IP6_TSO;
25547951040fSNavdeep Parhar 
25557951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
25567951040fSNavdeep Parhar 
2557a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
25587951040fSNavdeep Parhar }
25597951040fSNavdeep Parhar 
2560a4a4ad2dSNavdeep Parhar static inline bool
2561a4a4ad2dSNavdeep Parhar needs_outer_udp_csum(struct mbuf *m)
2562786099deSNavdeep Parhar {
2563a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP6_UDP;
2564786099deSNavdeep Parhar 
2565786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2566a4a4ad2dSNavdeep Parhar 
2567a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2568786099deSNavdeep Parhar }
2569c3fce948SNavdeep Parhar #endif
2570786099deSNavdeep Parhar 
2571a4a4ad2dSNavdeep Parhar static inline bool
25727951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
25737951040fSNavdeep Parhar {
25747951040fSNavdeep Parhar 
25757951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
25767951040fSNavdeep Parhar 
2577a6a8ff35SNavdeep Parhar 	return (m->m_flags & M_VLANTAG);
25787951040fSNavdeep Parhar }
25797951040fSNavdeep Parhar 
258094e6b3feSNavdeep Parhar #if defined(INET) || defined(INET6)
25817951040fSNavdeep Parhar static void *
25827951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
25837951040fSNavdeep Parhar {
25847951040fSNavdeep Parhar 	struct mbuf *m = *pm;
25857951040fSNavdeep Parhar 	int offset = *poffset;
25867951040fSNavdeep Parhar 	uintptr_t p = 0;
25877951040fSNavdeep Parhar 
25887951040fSNavdeep Parhar 	MPASS(len > 0);
25897951040fSNavdeep Parhar 
2590e06ab612SJohn Baldwin 	for (;;) {
25917951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
25927951040fSNavdeep Parhar 			offset += len;
25937951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
25947951040fSNavdeep Parhar 			break;
25957951040fSNavdeep Parhar 		}
25967951040fSNavdeep Parhar 		len -= m->m_len - offset;
25977951040fSNavdeep Parhar 		m = m->m_next;
25987951040fSNavdeep Parhar 		offset = 0;
25997951040fSNavdeep Parhar 		MPASS(m != NULL);
26007951040fSNavdeep Parhar 	}
26017951040fSNavdeep Parhar 	*poffset = offset;
26027951040fSNavdeep Parhar 	*pm = m;
26037951040fSNavdeep Parhar 	return ((void *)p);
26047951040fSNavdeep Parhar }
260594e6b3feSNavdeep Parhar #endif
26067951040fSNavdeep Parhar 
2607d76bbe17SJohn Baldwin static inline int
2608d76bbe17SJohn Baldwin count_mbuf_ext_pgs(struct mbuf *m, int skip, vm_paddr_t *nextaddr)
2609d76bbe17SJohn Baldwin {
2610d76bbe17SJohn Baldwin 	vm_paddr_t paddr;
2611d76bbe17SJohn Baldwin 	int i, len, off, pglen, pgoff, seglen, segoff;
2612d76bbe17SJohn Baldwin 	int nsegs = 0;
2613d76bbe17SJohn Baldwin 
2614365e8da4SGleb Smirnoff 	M_ASSERTEXTPG(m);
2615d76bbe17SJohn Baldwin 	off = mtod(m, vm_offset_t);
2616d76bbe17SJohn Baldwin 	len = m->m_len;
2617d76bbe17SJohn Baldwin 	off += skip;
2618d76bbe17SJohn Baldwin 	len -= skip;
2619d76bbe17SJohn Baldwin 
26207b6c99d0SGleb Smirnoff 	if (m->m_epg_hdrlen != 0) {
26217b6c99d0SGleb Smirnoff 		if (off >= m->m_epg_hdrlen) {
26227b6c99d0SGleb Smirnoff 			off -= m->m_epg_hdrlen;
2623d76bbe17SJohn Baldwin 		} else {
26247b6c99d0SGleb Smirnoff 			seglen = m->m_epg_hdrlen - off;
2625d76bbe17SJohn Baldwin 			segoff = off;
2626d76bbe17SJohn Baldwin 			seglen = min(seglen, len);
2627d76bbe17SJohn Baldwin 			off = 0;
2628d76bbe17SJohn Baldwin 			len -= seglen;
2629d76bbe17SJohn Baldwin 			paddr = pmap_kextract(
26300c103266SGleb Smirnoff 			    (vm_offset_t)&m->m_epg_hdr[segoff]);
2631d76bbe17SJohn Baldwin 			if (*nextaddr != paddr)
2632d76bbe17SJohn Baldwin 				nsegs++;
2633d76bbe17SJohn Baldwin 			*nextaddr = paddr + seglen;
2634d76bbe17SJohn Baldwin 		}
2635d76bbe17SJohn Baldwin 	}
26367b6c99d0SGleb Smirnoff 	pgoff = m->m_epg_1st_off;
26377b6c99d0SGleb Smirnoff 	for (i = 0; i < m->m_epg_npgs && len > 0; i++) {
2638c4ee38f8SGleb Smirnoff 		pglen = m_epg_pagelen(m, i, pgoff);
2639d76bbe17SJohn Baldwin 		if (off >= pglen) {
2640d76bbe17SJohn Baldwin 			off -= pglen;
2641d76bbe17SJohn Baldwin 			pgoff = 0;
2642d76bbe17SJohn Baldwin 			continue;
2643d76bbe17SJohn Baldwin 		}
2644d76bbe17SJohn Baldwin 		seglen = pglen - off;
2645d76bbe17SJohn Baldwin 		segoff = pgoff + off;
2646d76bbe17SJohn Baldwin 		off = 0;
2647d76bbe17SJohn Baldwin 		seglen = min(seglen, len);
2648d76bbe17SJohn Baldwin 		len -= seglen;
26490c103266SGleb Smirnoff 		paddr = m->m_epg_pa[i] + segoff;
2650d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2651d76bbe17SJohn Baldwin 			nsegs++;
2652d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2653d76bbe17SJohn Baldwin 		pgoff = 0;
2654d76bbe17SJohn Baldwin 	};
2655d76bbe17SJohn Baldwin 	if (len != 0) {
26567b6c99d0SGleb Smirnoff 		seglen = min(len, m->m_epg_trllen - off);
2657d76bbe17SJohn Baldwin 		len -= seglen;
26580c103266SGleb Smirnoff 		paddr = pmap_kextract((vm_offset_t)&m->m_epg_trail[off]);
2659d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2660d76bbe17SJohn Baldwin 			nsegs++;
2661d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2662d76bbe17SJohn Baldwin 	}
2663d76bbe17SJohn Baldwin 
2664d76bbe17SJohn Baldwin 	return (nsegs);
2665d76bbe17SJohn Baldwin }
2666d76bbe17SJohn Baldwin 
2667d76bbe17SJohn Baldwin 
26687951040fSNavdeep Parhar /*
26697951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
2670786099deSNavdeep Parhar  * must have at least one mbuf that's not empty.  It is possible for this
2671786099deSNavdeep Parhar  * routine to return 0 if skip accounts for all the contents of the mbuf chain.
26727951040fSNavdeep Parhar  */
26737951040fSNavdeep Parhar static inline int
2674d76bbe17SJohn Baldwin count_mbuf_nsegs(struct mbuf *m, int skip, uint8_t *cflags)
26757951040fSNavdeep Parhar {
2676d76bbe17SJohn Baldwin 	vm_paddr_t nextaddr, paddr;
267777e9044cSNavdeep Parhar 	vm_offset_t va;
26787951040fSNavdeep Parhar 	int len, nsegs;
26797951040fSNavdeep Parhar 
2680786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2681786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len > 0);
2682786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len >= skip);
26837951040fSNavdeep Parhar 
26847951040fSNavdeep Parhar 	nsegs = 0;
2685d76bbe17SJohn Baldwin 	nextaddr = 0;
26867951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
26877951040fSNavdeep Parhar 		len = m->m_len;
26887951040fSNavdeep Parhar 		if (__predict_false(len == 0))
26897951040fSNavdeep Parhar 			continue;
2690786099deSNavdeep Parhar 		if (skip >= len) {
2691786099deSNavdeep Parhar 			skip -= len;
2692786099deSNavdeep Parhar 			continue;
2693786099deSNavdeep Parhar 		}
26946edfd179SGleb Smirnoff 		if ((m->m_flags & M_EXTPG) != 0) {
2695d76bbe17SJohn Baldwin 			*cflags |= MC_NOMAP;
2696d76bbe17SJohn Baldwin 			nsegs += count_mbuf_ext_pgs(m, skip, &nextaddr);
2697d76bbe17SJohn Baldwin 			skip = 0;
2698d76bbe17SJohn Baldwin 			continue;
2699d76bbe17SJohn Baldwin 		}
2700786099deSNavdeep Parhar 		va = mtod(m, vm_offset_t) + skip;
2701786099deSNavdeep Parhar 		len -= skip;
2702786099deSNavdeep Parhar 		skip = 0;
2703d76bbe17SJohn Baldwin 		paddr = pmap_kextract(va);
2704786099deSNavdeep Parhar 		nsegs += sglist_count((void *)(uintptr_t)va, len);
2705d76bbe17SJohn Baldwin 		if (paddr == nextaddr)
27067951040fSNavdeep Parhar 			nsegs--;
2707d76bbe17SJohn Baldwin 		nextaddr = pmap_kextract(va + len - 1) + 1;
27087951040fSNavdeep Parhar 	}
27097951040fSNavdeep Parhar 
27107951040fSNavdeep Parhar 	return (nsegs);
27117951040fSNavdeep Parhar }
27127951040fSNavdeep Parhar 
27137951040fSNavdeep Parhar /*
2714a4a4ad2dSNavdeep Parhar  * The maximum number of segments that can fit in a WR.
2715a4a4ad2dSNavdeep Parhar  */
2716a4a4ad2dSNavdeep Parhar static int
271730e3f2b4SNavdeep Parhar max_nsegs_allowed(struct mbuf *m, bool vm_wr)
2718a4a4ad2dSNavdeep Parhar {
2719a4a4ad2dSNavdeep Parhar 
272030e3f2b4SNavdeep Parhar 	if (vm_wr) {
272130e3f2b4SNavdeep Parhar 		if (needs_tso(m))
272230e3f2b4SNavdeep Parhar 			return (TX_SGL_SEGS_VM_TSO);
272330e3f2b4SNavdeep Parhar 		return (TX_SGL_SEGS_VM);
272430e3f2b4SNavdeep Parhar 	}
272530e3f2b4SNavdeep Parhar 
2726a4a4ad2dSNavdeep Parhar 	if (needs_tso(m)) {
2727a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m))
2728a4a4ad2dSNavdeep Parhar 			return (TX_SGL_SEGS_VXLAN_TSO);
2729a4a4ad2dSNavdeep Parhar 		else
2730a4a4ad2dSNavdeep Parhar 			return (TX_SGL_SEGS_TSO);
2731a4a4ad2dSNavdeep Parhar 	}
2732a4a4ad2dSNavdeep Parhar 
2733a4a4ad2dSNavdeep Parhar 	return (TX_SGL_SEGS);
2734a4a4ad2dSNavdeep Parhar }
2735a4a4ad2dSNavdeep Parhar 
2736b9820bcaSNavdeep Parhar static struct timeval txerr_ratecheck = {0};
2737b9820bcaSNavdeep Parhar static const struct timeval txerr_interval = {3, 0};
2738b9820bcaSNavdeep Parhar 
2739a4a4ad2dSNavdeep Parhar /*
27407951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
27417951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
27427951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
27437951040fSNavdeep Parhar  */
27447951040fSNavdeep Parhar int
274530e3f2b4SNavdeep Parhar parse_pkt(struct mbuf **mp, bool vm_wr)
27467951040fSNavdeep Parhar {
27477951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
274839d5cbdcSNavdeep Parhar 	int rc, nsegs, defragged = 0;
27497951040fSNavdeep Parhar 	struct ether_header *eh;
275039d5cbdcSNavdeep Parhar #ifdef INET
27517951040fSNavdeep Parhar 	void *l3hdr;
275239d5cbdcSNavdeep Parhar #endif
27537951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
275439d5cbdcSNavdeep Parhar 	int offset;
27557951040fSNavdeep Parhar 	struct tcphdr *tcp;
27567951040fSNavdeep Parhar #endif
2757bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
275856fb710fSJohn Baldwin 	struct m_snd_tag *mst;
2759e38a50e8SJohn Baldwin #endif
27607951040fSNavdeep Parhar 	uint16_t eh_type;
2761d76bbe17SJohn Baldwin 	uint8_t cflags;
27627951040fSNavdeep Parhar 
2763d76bbe17SJohn Baldwin 	cflags = 0;
27647951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
27657951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
27667951040fSNavdeep Parhar 		rc = EINVAL;
27677951040fSNavdeep Parhar fail:
27687951040fSNavdeep Parhar 		m_freem(m0);
27697951040fSNavdeep Parhar 		*mp = NULL;
27707951040fSNavdeep Parhar 		return (rc);
27717951040fSNavdeep Parhar 	}
27727951040fSNavdeep Parhar restart:
27737951040fSNavdeep Parhar 	/*
27747951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
27757951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
27767951040fSNavdeep Parhar 	 */
27777951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
27787951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
2779d76bbe17SJohn Baldwin 	nsegs = count_mbuf_nsegs(m0, 0, &cflags);
2780bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
2781e38a50e8SJohn Baldwin 	if (m0->m_pkthdr.csum_flags & CSUM_SND_TAG)
278256fb710fSJohn Baldwin 		mst = m0->m_pkthdr.snd_tag;
2783e38a50e8SJohn Baldwin 	else
278456fb710fSJohn Baldwin 		mst = NULL;
2785e38a50e8SJohn Baldwin #endif
2786bddf7343SJohn Baldwin #ifdef KERN_TLS
2787c782ea8bSJohn Baldwin 	if (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_TLS) {
2788bddf7343SJohn Baldwin 		int len16;
2789bddf7343SJohn Baldwin 
2790bddf7343SJohn Baldwin 		cflags |= MC_TLS;
2791bddf7343SJohn Baldwin 		set_mbuf_cflags(m0, cflags);
2792bddf7343SJohn Baldwin 		rc = t6_ktls_parse_pkt(m0, &nsegs, &len16);
2793bddf7343SJohn Baldwin 		if (rc != 0)
2794bddf7343SJohn Baldwin 			goto fail;
2795bddf7343SJohn Baldwin 		set_mbuf_nsegs(m0, nsegs);
2796bddf7343SJohn Baldwin 		set_mbuf_len16(m0, len16);
2797bddf7343SJohn Baldwin 		return (0);
2798bddf7343SJohn Baldwin 	}
2799bddf7343SJohn Baldwin #endif
280030e3f2b4SNavdeep Parhar 	if (nsegs > max_nsegs_allowed(m0, vm_wr)) {
28017054f6ecSNavdeep Parhar 		if (defragged++ > 0) {
28027951040fSNavdeep Parhar 			rc = EFBIG;
28037951040fSNavdeep Parhar 			goto fail;
28047951040fSNavdeep Parhar 		}
28057054f6ecSNavdeep Parhar 		counter_u64_add(defrags, 1);
28067054f6ecSNavdeep Parhar 		if ((m = m_defrag(m0, M_NOWAIT)) == NULL) {
28077054f6ecSNavdeep Parhar 			rc = ENOMEM;
28087054f6ecSNavdeep Parhar 			goto fail;
28097054f6ecSNavdeep Parhar 		}
28107951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
28117951040fSNavdeep Parhar 		goto restart;
28127951040fSNavdeep Parhar 	}
28137951040fSNavdeep Parhar 
2814d76bbe17SJohn Baldwin 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN &&
2815d76bbe17SJohn Baldwin 	    !(cflags & MC_NOMAP))) {
28167054f6ecSNavdeep Parhar 		counter_u64_add(pullups, 1);
28177951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
28187951040fSNavdeep Parhar 		if (m0 == NULL) {
28197951040fSNavdeep Parhar 			/* Should have left well enough alone. */
28207951040fSNavdeep Parhar 			rc = EFBIG;
28217951040fSNavdeep Parhar 			goto fail;
28227951040fSNavdeep Parhar 		}
28237951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
28247951040fSNavdeep Parhar 		goto restart;
28257951040fSNavdeep Parhar 	}
28267951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
2827d76bbe17SJohn Baldwin 	set_mbuf_cflags(m0, cflags);
282830e3f2b4SNavdeep Parhar 	calculate_mbuf_len16(m0, vm_wr);
28297951040fSNavdeep Parhar 
2830786099deSNavdeep Parhar #ifdef RATELIMIT
2831786099deSNavdeep Parhar 	/*
2832786099deSNavdeep Parhar 	 * Ethofld is limited to TCP and UDP for now, and only when L4 hw
2833a4a4ad2dSNavdeep Parhar 	 * checksumming is enabled.  needs_outer_l4_csum happens to check for
2834a4a4ad2dSNavdeep Parhar 	 * all the right things.
2835786099deSNavdeep Parhar 	 */
283656fb710fSJohn Baldwin 	if (__predict_false(needs_eo(mst) && !needs_outer_l4_csum(m0))) {
2837fb3bc596SJohn Baldwin 		m_snd_tag_rele(m0->m_pkthdr.snd_tag);
2838786099deSNavdeep Parhar 		m0->m_pkthdr.snd_tag = NULL;
2839fb3bc596SJohn Baldwin 		m0->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
284056fb710fSJohn Baldwin 		mst = NULL;
2841fb3bc596SJohn Baldwin 	}
2842786099deSNavdeep Parhar #endif
2843786099deSNavdeep Parhar 
2844c0236bd9SNavdeep Parhar 	if (!needs_hwcsum(m0)
2845786099deSNavdeep Parhar #ifdef RATELIMIT
284656fb710fSJohn Baldwin    		 && !needs_eo(mst)
2847786099deSNavdeep Parhar #endif
2848c0236bd9SNavdeep Parhar 	)
28497951040fSNavdeep Parhar 		return (0);
28507951040fSNavdeep Parhar 
28517951040fSNavdeep Parhar 	m = m0;
28527951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
28537951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
28547951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
28557951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
28567951040fSNavdeep Parhar 
28577951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
28587951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
28597951040fSNavdeep Parhar 	} else
28607951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
28617951040fSNavdeep Parhar 
286239d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6)
28637951040fSNavdeep Parhar 	offset = 0;
286439d5cbdcSNavdeep Parhar #ifdef INET
28657951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
286639d5cbdcSNavdeep Parhar #else
286739d5cbdcSNavdeep Parhar 	m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
286839d5cbdcSNavdeep Parhar #endif
286939d5cbdcSNavdeep Parhar #endif
28707951040fSNavdeep Parhar 
28717951040fSNavdeep Parhar 	switch (eh_type) {
28727951040fSNavdeep Parhar #ifdef INET6
28737951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
2874a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(struct ip6_hdr);
28757951040fSNavdeep Parhar 		break;
28767951040fSNavdeep Parhar #endif
28777951040fSNavdeep Parhar #ifdef INET
28787951040fSNavdeep Parhar 	case ETHERTYPE_IP:
28797951040fSNavdeep Parhar 	{
28807951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
28817951040fSNavdeep Parhar 
2882a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_csum(m0)) {
2883a4a4ad2dSNavdeep Parhar 			/* Driver will do the outer IP hdr checksum. */
2884a4a4ad2dSNavdeep Parhar 			ip->ip_sum = 0;
2885a4a4ad2dSNavdeep Parhar 			if (needs_vxlan_tso(m0)) {
2886a4a4ad2dSNavdeep Parhar 				const uint16_t ipl = ip->ip_len;
2887a4a4ad2dSNavdeep Parhar 
2888a4a4ad2dSNavdeep Parhar 				ip->ip_len = 0;
2889a4a4ad2dSNavdeep Parhar 				ip->ip_sum = ~in_cksum_hdr(ip);
2890a4a4ad2dSNavdeep Parhar 				ip->ip_len = ipl;
2891a4a4ad2dSNavdeep Parhar 			} else
2892a4a4ad2dSNavdeep Parhar 				ip->ip_sum = in_cksum_hdr(ip);
2893a4a4ad2dSNavdeep Parhar 		}
2894a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl << 2;
28957951040fSNavdeep Parhar 		break;
28967951040fSNavdeep Parhar 	}
28977951040fSNavdeep Parhar #endif
28987951040fSNavdeep Parhar 	default:
2899b9820bcaSNavdeep Parhar 		if (ratecheck(&txerr_ratecheck, &txerr_interval)) {
2900b9820bcaSNavdeep Parhar 			log(LOG_ERR, "%s: ethertype 0x%04x unknown.  "
2901b9820bcaSNavdeep Parhar 			    "if_cxgbe must be compiled with the same "
2902b9820bcaSNavdeep Parhar 			    "INET/INET6 options as the kernel.\n", __func__,
2903b9820bcaSNavdeep Parhar 			    eh_type);
2904b9820bcaSNavdeep Parhar 		}
2905b9820bcaSNavdeep Parhar 		rc = EINVAL;
2906b9820bcaSNavdeep Parhar 		goto fail;
29077951040fSNavdeep Parhar 	}
29087951040fSNavdeep Parhar 
290939d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6)
2910a4a4ad2dSNavdeep Parhar 	if (needs_vxlan_csum(m0)) {
2911a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2912a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l5hlen = sizeof(struct vxlan_header);
2913a4a4ad2dSNavdeep Parhar 
2914a4a4ad2dSNavdeep Parhar 		/* Inner headers. */
2915a4a4ad2dSNavdeep Parhar 		eh = m_advance(&m, &offset, m0->m_pkthdr.l3hlen +
2916a4a4ad2dSNavdeep Parhar 		    sizeof(struct udphdr) + sizeof(struct vxlan_header));
2917a4a4ad2dSNavdeep Parhar 		eh_type = ntohs(eh->ether_type);
2918a4a4ad2dSNavdeep Parhar 		if (eh_type == ETHERTYPE_VLAN) {
2919a4a4ad2dSNavdeep Parhar 			struct ether_vlan_header *evh = (void *)eh;
2920a4a4ad2dSNavdeep Parhar 
2921a4a4ad2dSNavdeep Parhar 			eh_type = ntohs(evh->evl_proto);
2922a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l2hlen = sizeof(*evh);
2923a4a4ad2dSNavdeep Parhar 		} else
2924a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l2hlen = sizeof(*eh);
292539d5cbdcSNavdeep Parhar #ifdef INET
2926a4a4ad2dSNavdeep Parhar 		l3hdr = m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen);
292739d5cbdcSNavdeep Parhar #else
292839d5cbdcSNavdeep Parhar 		m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen);
292939d5cbdcSNavdeep Parhar #endif
2930a4a4ad2dSNavdeep Parhar 
2931a4a4ad2dSNavdeep Parhar 		switch (eh_type) {
2932a4a4ad2dSNavdeep Parhar #ifdef INET6
2933a4a4ad2dSNavdeep Parhar 		case ETHERTYPE_IPV6:
2934a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l3hlen = sizeof(struct ip6_hdr);
2935a4a4ad2dSNavdeep Parhar 			break;
2936a4a4ad2dSNavdeep Parhar #endif
2937a4a4ad2dSNavdeep Parhar #ifdef INET
2938a4a4ad2dSNavdeep Parhar 		case ETHERTYPE_IP:
2939a4a4ad2dSNavdeep Parhar 		{
2940a4a4ad2dSNavdeep Parhar 			struct ip *ip = l3hdr;
2941a4a4ad2dSNavdeep Parhar 
2942a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l3hlen = ip->ip_hl << 2;
2943a4a4ad2dSNavdeep Parhar 			break;
2944a4a4ad2dSNavdeep Parhar 		}
2945a4a4ad2dSNavdeep Parhar #endif
2946a4a4ad2dSNavdeep Parhar 		default:
2947b9820bcaSNavdeep Parhar 			if (ratecheck(&txerr_ratecheck, &txerr_interval)) {
2948b9820bcaSNavdeep Parhar 				log(LOG_ERR, "%s: VXLAN hw offload requested"
2949b9820bcaSNavdeep Parhar 				    "with unknown ethertype 0x%04x.  if_cxgbe "
2950b9820bcaSNavdeep Parhar 				    "must be compiled with the same INET/INET6 "
2951b9820bcaSNavdeep Parhar 				    "options as the kernel.\n", __func__,
2952b9820bcaSNavdeep Parhar 				    eh_type);
2953b9820bcaSNavdeep Parhar 			}
2954b9820bcaSNavdeep Parhar 			rc = EINVAL;
2955b9820bcaSNavdeep Parhar 			goto fail;
2956a4a4ad2dSNavdeep Parhar 		}
2957a4a4ad2dSNavdeep Parhar 		if (needs_inner_tcp_csum(m0)) {
2958a4a4ad2dSNavdeep Parhar 			tcp = m_advance(&m, &offset, m0->m_pkthdr.inner_l3hlen);
2959a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l4hlen = tcp->th_off * 4;
2960a4a4ad2dSNavdeep Parhar 		}
2961a4a4ad2dSNavdeep Parhar 		MPASS((m0->m_pkthdr.csum_flags & CSUM_SND_TAG) == 0);
2962a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.csum_flags &= CSUM_INNER_IP6_UDP |
2963a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO | CSUM_INNER_IP |
2964a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP_UDP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO |
2965a4a4ad2dSNavdeep Parhar 		    CSUM_ENCAP_VXLAN;
2966a4a4ad2dSNavdeep Parhar 	}
2967a4a4ad2dSNavdeep Parhar 
2968a4a4ad2dSNavdeep Parhar 	if (needs_outer_tcp_csum(m0)) {
29697951040fSNavdeep Parhar 		tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
29707951040fSNavdeep Parhar 		m0->m_pkthdr.l4hlen = tcp->th_off * 4;
2971786099deSNavdeep Parhar #ifdef RATELIMIT
2972786099deSNavdeep Parhar 		if (tsclk >= 0 && *(uint32_t *)(tcp + 1) == ntohl(0x0101080a)) {
2973786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0,
2974786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSCLK(tsclk) |
2975786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSOFF(sizeof(*tcp) / 2 + 1));
2976786099deSNavdeep Parhar 		} else
2977786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0, 0);
2978a4a4ad2dSNavdeep Parhar 	} else if (needs_outer_udp_csum(m0)) {
2979786099deSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2980786099deSNavdeep Parhar #endif
29816af45170SJohn Baldwin 	}
2982786099deSNavdeep Parhar #ifdef RATELIMIT
298356fb710fSJohn Baldwin 	if (needs_eo(mst)) {
2984786099deSNavdeep Parhar 		u_int immhdrs;
2985786099deSNavdeep Parhar 
2986786099deSNavdeep Parhar 		/* EO WRs have the headers in the WR and not the GL. */
2987786099deSNavdeep Parhar 		immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen +
2988786099deSNavdeep Parhar 		    m0->m_pkthdr.l4hlen;
2989d76bbe17SJohn Baldwin 		cflags = 0;
2990d76bbe17SJohn Baldwin 		nsegs = count_mbuf_nsegs(m0, immhdrs, &cflags);
2991d76bbe17SJohn Baldwin 		MPASS(cflags == mbuf_cflags(m0));
2992786099deSNavdeep Parhar 		set_mbuf_eo_nsegs(m0, nsegs);
2993786099deSNavdeep Parhar 		set_mbuf_eo_len16(m0,
2994786099deSNavdeep Parhar 		    txpkt_eo_len16(nsegs, immhdrs, needs_tso(m0)));
2995786099deSNavdeep Parhar 	}
2996786099deSNavdeep Parhar #endif
29977951040fSNavdeep Parhar #endif
29987951040fSNavdeep Parhar 	MPASS(m0 == *mp);
29997951040fSNavdeep Parhar 	return (0);
30007951040fSNavdeep Parhar }
30017951040fSNavdeep Parhar 
30027951040fSNavdeep Parhar void *
30037951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
30047951040fSNavdeep Parhar {
30057951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
30067951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
30077951040fSNavdeep Parhar 	int ndesc, available;
30087951040fSNavdeep Parhar 	struct wrqe *wr;
30097951040fSNavdeep Parhar 	void *w;
30107951040fSNavdeep Parhar 
30117951040fSNavdeep Parhar 	MPASS(len16 > 0);
30120cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
30137951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
30147951040fSNavdeep Parhar 
30157951040fSNavdeep Parhar 	EQ_LOCK(eq);
30167951040fSNavdeep Parhar 
30178d6ae10aSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
30187951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
30197951040fSNavdeep Parhar 
30207951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
30217951040fSNavdeep Parhar slowpath:
30227951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
30237951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
30247951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
30257951040fSNavdeep Parhar 			return (NULL);
30267951040fSNavdeep Parhar 		cookie->pidx = -1;
30277951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
30287951040fSNavdeep Parhar 		return (&wr->wr);
30297951040fSNavdeep Parhar 	}
30307951040fSNavdeep Parhar 
30317951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
30327951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
30337951040fSNavdeep Parhar 		available = eq->sidx - 1;
30347951040fSNavdeep Parhar 	else
30357951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
30367951040fSNavdeep Parhar 	if (available < ndesc)
30377951040fSNavdeep Parhar 		goto slowpath;
30387951040fSNavdeep Parhar 
30397951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
30407951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
30417951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
30427951040fSNavdeep Parhar 
30437951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
30447951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
3045f50c49ccSNavdeep Parhar 	if (__predict_false(cookie->pidx + ndesc > eq->sidx)) {
30467951040fSNavdeep Parhar 		w = &wrq->ss[0];
30477951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
30487951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
30497951040fSNavdeep Parhar 	}
30507951040fSNavdeep Parhar 
30517951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
30527951040fSNavdeep Parhar 
30537951040fSNavdeep Parhar 	return (w);
30547951040fSNavdeep Parhar }
30557951040fSNavdeep Parhar 
30567951040fSNavdeep Parhar void
30577951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
30587951040fSNavdeep Parhar {
30597951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
30607951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
30617951040fSNavdeep Parhar 	int ndesc, pidx;
30627951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
30637951040fSNavdeep Parhar 
30647951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
30657951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
30667951040fSNavdeep Parhar 
30677951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
30687951040fSNavdeep Parhar 		return;
30697951040fSNavdeep Parhar 	}
30707951040fSNavdeep Parhar 
30717951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
30727951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
30737951040fSNavdeep Parhar 
30747951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
30757951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
30767951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
30777951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
30787951040fSNavdeep Parhar 	} else
30797951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
30807951040fSNavdeep Parhar 
30817951040fSNavdeep Parhar 	EQ_LOCK(eq);
30828d6ae10aSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
30838d6ae10aSNavdeep Parhar 	pidx = cookie->pidx;
30848d6ae10aSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
30857951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
30867951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
30877951040fSNavdeep Parhar 	if (prev == NULL) {
30887951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
30892e09fe91SNavdeep Parhar 		if (next == NULL || ndesc >= 16) {
30902e09fe91SNavdeep Parhar 			int available;
30912e09fe91SNavdeep Parhar 			struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
30922e09fe91SNavdeep Parhar 
30932e09fe91SNavdeep Parhar 			/*
30942e09fe91SNavdeep Parhar 			 * Note that the WR via which we'll request tx updates
30952e09fe91SNavdeep Parhar 			 * is at pidx and not eq->pidx, which has moved on
30962e09fe91SNavdeep Parhar 			 * already.
30972e09fe91SNavdeep Parhar 			 */
30982e09fe91SNavdeep Parhar 			dst = (void *)&eq->desc[pidx];
30992e09fe91SNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
31002e09fe91SNavdeep Parhar 			if (available < eq->sidx / 4 &&
31012e09fe91SNavdeep Parhar 			    atomic_cmpset_int(&eq->equiq, 0, 1)) {
3102ddf09ad6SNavdeep Parhar 				/*
3103ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
3104ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
3105ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
3106ddf09ad6SNavdeep Parhar 				 */
31072e09fe91SNavdeep Parhar 				dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
31082e09fe91SNavdeep Parhar 				    F_FW_WR_EQUEQ);
31092e09fe91SNavdeep Parhar 			}
31102e09fe91SNavdeep Parhar 
31117951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
31122e09fe91SNavdeep Parhar 		} else {
31137951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
31147951040fSNavdeep Parhar 			next->pidx = pidx;
31157951040fSNavdeep Parhar 			next->ndesc += ndesc;
31167951040fSNavdeep Parhar 		}
31177951040fSNavdeep Parhar 	} else {
31187951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
31197951040fSNavdeep Parhar 		prev->ndesc += ndesc;
31207951040fSNavdeep Parhar 	}
31217951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
31227951040fSNavdeep Parhar 
31237951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
31247951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
31257951040fSNavdeep Parhar 
31267951040fSNavdeep Parhar #ifdef INVARIANTS
31277951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
31287951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
31297951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
31307951040fSNavdeep Parhar 	}
31317951040fSNavdeep Parhar #endif
31327951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
31337951040fSNavdeep Parhar }
31347951040fSNavdeep Parhar 
31357951040fSNavdeep Parhar static u_int
31367951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
31377951040fSNavdeep Parhar {
31387951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
31397951040fSNavdeep Parhar 
31407951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
31417951040fSNavdeep Parhar }
31427951040fSNavdeep Parhar 
3143d735920dSNavdeep Parhar static inline bool
31447951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
31457951040fSNavdeep Parhar {
31467951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
31477951040fSNavdeep Parhar 
3148bddf7343SJohn Baldwin 	return (needs_tso(m) || (mbuf_cflags(m) & (MC_RAW_WR | MC_TLS)) != 0);
31497951040fSNavdeep Parhar }
31507951040fSNavdeep Parhar 
31511404daa7SNavdeep Parhar static inline int
31521404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq)
31531404daa7SNavdeep Parhar {
31541404daa7SNavdeep Parhar 
31551404daa7SNavdeep Parhar 	return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED);
31561404daa7SNavdeep Parhar }
31571404daa7SNavdeep Parhar 
31585cdaef71SJohn Baldwin static inline int
3159d735920dSNavdeep Parhar wr_can_update_eq(void *p)
31605cdaef71SJohn Baldwin {
3161d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr = p;
31625cdaef71SJohn Baldwin 
31635cdaef71SJohn Baldwin 	switch (G_FW_WR_OP(be32toh(wr->op_pkd))) {
31645cdaef71SJohn Baldwin 	case FW_ULPTX_WR:
31655cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_WR:
31665cdaef71SJohn Baldwin 	case FW_ETH_TX_PKTS_WR:
3167693a9dfcSNavdeep Parhar 	case FW_ETH_TX_PKTS2_WR:
31685cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_VM_WR:
3169d735920dSNavdeep Parhar 	case FW_ETH_TX_PKTS_VM_WR:
31705cdaef71SJohn Baldwin 		return (1);
31715cdaef71SJohn Baldwin 	default:
31725cdaef71SJohn Baldwin 		return (0);
31735cdaef71SJohn Baldwin 	}
31745cdaef71SJohn Baldwin }
31755cdaef71SJohn Baldwin 
3176d735920dSNavdeep Parhar static inline void
3177d735920dSNavdeep Parhar set_txupdate_flags(struct sge_txq *txq, u_int avail,
3178d735920dSNavdeep Parhar     struct fw_eth_tx_pkt_wr *wr)
3179d735920dSNavdeep Parhar {
3180d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3181d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
3182d735920dSNavdeep Parhar 
3183d735920dSNavdeep Parhar 	if ((txp->npkt > 0 || avail < eq->sidx / 2) &&
3184d735920dSNavdeep Parhar 	    atomic_cmpset_int(&eq->equiq, 0, 1)) {
3185d735920dSNavdeep Parhar 		wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ | F_FW_WR_EQUIQ);
3186d735920dSNavdeep Parhar 		eq->equeqidx = eq->pidx;
3187d735920dSNavdeep Parhar 	} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
3188d735920dSNavdeep Parhar 		wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
3189d735920dSNavdeep Parhar 		eq->equeqidx = eq->pidx;
3190d735920dSNavdeep Parhar 	}
3191d735920dSNavdeep Parhar }
3192d735920dSNavdeep Parhar 
31933447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
31943447df8bSNavdeep Parhar extern uint64_t tsc_freq;
31953447df8bSNavdeep Parhar #endif
31963447df8bSNavdeep Parhar 
31973447df8bSNavdeep Parhar static inline bool
31983447df8bSNavdeep Parhar record_eth_tx_time(struct sge_txq *txq)
31993447df8bSNavdeep Parhar {
32003447df8bSNavdeep Parhar 	const uint64_t cycles = get_cyclecount();
32013447df8bSNavdeep Parhar 	const uint64_t last_tx = txq->last_tx;
32023447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
32033447df8bSNavdeep Parhar 	const uint64_t itg = tsc_freq * t4_tx_coalesce_gap / 1000000;
32043447df8bSNavdeep Parhar #else
32053447df8bSNavdeep Parhar 	const uint64_t itg = 0;
32063447df8bSNavdeep Parhar #endif
32073447df8bSNavdeep Parhar 
32083447df8bSNavdeep Parhar 	MPASS(cycles >= last_tx);
32093447df8bSNavdeep Parhar 	txq->last_tx = cycles;
32103447df8bSNavdeep Parhar 	return (cycles - last_tx < itg);
32113447df8bSNavdeep Parhar }
32123447df8bSNavdeep Parhar 
32137951040fSNavdeep Parhar /*
32147951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
32157951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
32167951040fSNavdeep Parhar  */
32177951040fSNavdeep Parhar static u_int
3218d735920dSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx, bool *coalescing)
32197951040fSNavdeep Parhar {
32207951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
32217951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
3222d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3223d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
3224fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
32257c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
32267951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
3227d735920dSNavdeep Parhar 	u_int n, avail, dbdiff;		/* # of hardware descriptors */
3228d735920dSNavdeep Parhar 	int i, rc;
3229d735920dSNavdeep Parhar 	struct mbuf *m0;
32303447df8bSNavdeep Parhar 	bool snd, recent_tx;
3231d735920dSNavdeep Parhar 	void *wr;	/* start of the last WR written to the ring */
3232d735920dSNavdeep Parhar 
3233d735920dSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
32343447df8bSNavdeep Parhar 	recent_tx = record_eth_tx_time(txq);
32357951040fSNavdeep Parhar 
32367951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
32371404daa7SNavdeep Parhar 	if (__predict_false(discard_tx(eq))) {
3238d735920dSNavdeep Parhar 		for (i = 0; i < txp->npkt; i++)
3239d735920dSNavdeep Parhar 			m_freem(txp->mb[i]);
3240d735920dSNavdeep Parhar 		txp->npkt = 0;
32417951040fSNavdeep Parhar 		while (cidx != pidx) {
32427951040fSNavdeep Parhar 			m0 = r->items[cidx];
32437951040fSNavdeep Parhar 			m_freem(m0);
32447951040fSNavdeep Parhar 			if (++cidx == r->size)
32457951040fSNavdeep Parhar 				cidx = 0;
32467951040fSNavdeep Parhar 		}
3247d735920dSNavdeep Parhar 		reclaim_tx_descs(txq, eq->sidx);
3248d735920dSNavdeep Parhar 		*coalescing = false;
3249d735920dSNavdeep Parhar 		return (remaining);	/* emptied */
32507951040fSNavdeep Parhar 	}
32517951040fSNavdeep Parhar 
32527951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
32533447df8bSNavdeep Parhar 	if (eq->pidx == eq->cidx)
3254d735920dSNavdeep Parhar 		avail = eq->sidx - 1;
32553447df8bSNavdeep Parhar 	else
3256d735920dSNavdeep Parhar 		avail = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
32577951040fSNavdeep Parhar 
3258d735920dSNavdeep Parhar 	total = 0;
3259d735920dSNavdeep Parhar 	if (remaining == 0) {
32603447df8bSNavdeep Parhar 		txp->score = 0;
32613447df8bSNavdeep Parhar 		txq->txpkts_flush++;
3262d735920dSNavdeep Parhar 		goto send_txpkts;
3263d735920dSNavdeep Parhar 	}
3264d735920dSNavdeep Parhar 
3265d735920dSNavdeep Parhar 	dbdiff = 0;
3266d735920dSNavdeep Parhar 	MPASS(remaining > 0);
32677951040fSNavdeep Parhar 	while (remaining > 0) {
32687951040fSNavdeep Parhar 		m0 = r->items[cidx];
32697951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
32707951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
32717951040fSNavdeep Parhar 
3272d735920dSNavdeep Parhar 		if (avail < 2 * SGE_MAX_WR_NDESC)
3273d735920dSNavdeep Parhar 			avail += reclaim_tx_descs(txq, 64);
3274d735920dSNavdeep Parhar 
32753447df8bSNavdeep Parhar 		if (t4_tx_coalesce == 0 && txp->npkt == 0)
32763447df8bSNavdeep Parhar 			goto skip_coalescing;
32773447df8bSNavdeep Parhar 		if (cannot_use_txpkts(m0))
32783447df8bSNavdeep Parhar 			txp->score = 0;
32793447df8bSNavdeep Parhar 		else if (recent_tx) {
32803447df8bSNavdeep Parhar 			if (++txp->score == 0)
32813447df8bSNavdeep Parhar 				txp->score = UINT8_MAX;
32823447df8bSNavdeep Parhar 		} else
32833447df8bSNavdeep Parhar 			txp->score = 1;
32843447df8bSNavdeep Parhar 		if (txp->npkt > 0 || remaining > 1 ||
32853447df8bSNavdeep Parhar 		    txp->score >= t4_tx_coalesce_pkts ||
3286d735920dSNavdeep Parhar 		    atomic_load_int(&txq->eq.equiq) != 0) {
328730e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3288d735920dSNavdeep Parhar 				rc = add_to_txpkts_vf(sc, txq, m0, avail, &snd);
3289d735920dSNavdeep Parhar 			else
3290d735920dSNavdeep Parhar 				rc = add_to_txpkts_pf(sc, txq, m0, avail, &snd);
3291d735920dSNavdeep Parhar 		} else {
3292d735920dSNavdeep Parhar 			snd = false;
3293d735920dSNavdeep Parhar 			rc = EINVAL;
3294d735920dSNavdeep Parhar 		}
3295d735920dSNavdeep Parhar 		if (snd) {
3296d735920dSNavdeep Parhar 			MPASS(txp->npkt > 0);
3297d735920dSNavdeep Parhar 			for (i = 0; i < txp->npkt; i++)
3298d735920dSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, txp->mb[i]);
3299d735920dSNavdeep Parhar 			if (txp->npkt > 1) {
3300d735920dSNavdeep Parhar 				MPASS(avail >= tx_len16_to_desc(txp->len16));
330130e3f2b4SNavdeep Parhar 				if (vi->flags & TX_USES_VM_WR)
3302d735920dSNavdeep Parhar 					n = write_txpkts_vm_wr(sc, txq);
3303d735920dSNavdeep Parhar 				else
3304d735920dSNavdeep Parhar 					n = write_txpkts_wr(sc, txq);
3305d735920dSNavdeep Parhar 			} else {
3306d735920dSNavdeep Parhar 				MPASS(avail >=
3307d735920dSNavdeep Parhar 				    tx_len16_to_desc(mbuf_len16(txp->mb[0])));
330830e3f2b4SNavdeep Parhar 				if (vi->flags & TX_USES_VM_WR)
3309d735920dSNavdeep Parhar 					n = write_txpkt_vm_wr(sc, txq,
3310d735920dSNavdeep Parhar 					    txp->mb[0]);
3311d735920dSNavdeep Parhar 				else
3312d735920dSNavdeep Parhar 					n = write_txpkt_wr(sc, txq, txp->mb[0],
3313d735920dSNavdeep Parhar 					    avail);
3314d735920dSNavdeep Parhar 			}
3315d735920dSNavdeep Parhar 			MPASS(n <= SGE_MAX_WR_NDESC);
3316d735920dSNavdeep Parhar 			avail -= n;
3317d735920dSNavdeep Parhar 			dbdiff += n;
3318d735920dSNavdeep Parhar 			wr = &eq->desc[eq->pidx];
3319d735920dSNavdeep Parhar 			IDXINCR(eq->pidx, n, eq->sidx);
3320d735920dSNavdeep Parhar 			txp->npkt = 0;	/* emptied */
3321d735920dSNavdeep Parhar 		}
3322d735920dSNavdeep Parhar 		if (rc == 0) {
3323d735920dSNavdeep Parhar 			/* m0 was coalesced into txq->txpkts. */
3324d735920dSNavdeep Parhar 			goto next_mbuf;
3325d735920dSNavdeep Parhar 		}
3326d735920dSNavdeep Parhar 		if (rc == EAGAIN) {
3327d735920dSNavdeep Parhar 			/*
3328d735920dSNavdeep Parhar 			 * m0 is suitable for tx coalescing but could not be
3329d735920dSNavdeep Parhar 			 * combined with the existing txq->txpkts, which has now
3330d735920dSNavdeep Parhar 			 * been transmitted.  Start a new txpkts with m0.
3331d735920dSNavdeep Parhar 			 */
3332d735920dSNavdeep Parhar 			MPASS(snd);
3333d735920dSNavdeep Parhar 			MPASS(txp->npkt == 0);
3334d735920dSNavdeep Parhar 			continue;
33357951040fSNavdeep Parhar 		}
33367951040fSNavdeep Parhar 
3337d735920dSNavdeep Parhar 		MPASS(rc != 0 && rc != EAGAIN);
3338d735920dSNavdeep Parhar 		MPASS(txp->npkt == 0);
33393447df8bSNavdeep Parhar skip_coalescing:
3340565b8fceSNavdeep Parhar 		n = tx_len16_to_desc(mbuf_len16(m0));
3341565b8fceSNavdeep Parhar 		if (__predict_false(avail < n)) {
3342565b8fceSNavdeep Parhar 			avail += reclaim_tx_descs(txq, min(n, 32));
3343565b8fceSNavdeep Parhar 			if (avail < n)
3344565b8fceSNavdeep Parhar 				break;	/* out of descriptors */
3345565b8fceSNavdeep Parhar 		}
3346565b8fceSNavdeep Parhar 
3347d735920dSNavdeep Parhar 		wr = &eq->desc[eq->pidx];
3348bddf7343SJohn Baldwin 		if (mbuf_cflags(m0) & MC_RAW_WR) {
3349d735920dSNavdeep Parhar 			n = write_raw_wr(txq, wr, m0, avail);
3350bddf7343SJohn Baldwin #ifdef KERN_TLS
3351bddf7343SJohn Baldwin 		} else if (mbuf_cflags(m0) & MC_TLS) {
3352bddf7343SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
3353d735920dSNavdeep Parhar 			n = t6_ktls_write_wr(txq, wr, m0, mbuf_nsegs(m0),
3354d735920dSNavdeep Parhar 			    avail);
3355bddf7343SJohn Baldwin #endif
33567951040fSNavdeep Parhar 		} else {
33573bbb68f0SNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
335830e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3359d735920dSNavdeep Parhar 				n = write_txpkt_vm_wr(sc, txq, m0);
3360d735920dSNavdeep Parhar 			else
3361d735920dSNavdeep Parhar 				n = write_txpkt_wr(sc, txq, m0, avail);
3362d735920dSNavdeep Parhar 		}
3363d735920dSNavdeep Parhar 		MPASS(n >= 1 && n <= avail);
3364bddf7343SJohn Baldwin 		if (!(mbuf_cflags(m0) & MC_TLS))
3365bddf7343SJohn Baldwin 			MPASS(n <= SGE_MAX_WR_NDESC);
33667951040fSNavdeep Parhar 
3367d735920dSNavdeep Parhar 		avail -= n;
33687951040fSNavdeep Parhar 		dbdiff += n;
33697951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
33707951040fSNavdeep Parhar 
3371d735920dSNavdeep Parhar 		if (dbdiff >= 512 / EQ_ESIZE) {	/* X_FETCHBURSTMAX_512B */
3372d735920dSNavdeep Parhar 			if (wr_can_update_eq(wr))
3373d735920dSNavdeep Parhar 				set_txupdate_flags(txq, avail, wr);
33747951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
3375d735920dSNavdeep Parhar 			avail += reclaim_tx_descs(txq, 32);
33767951040fSNavdeep Parhar 			dbdiff = 0;
33777951040fSNavdeep Parhar 		}
3378d735920dSNavdeep Parhar next_mbuf:
3379d735920dSNavdeep Parhar 		total++;
3380d735920dSNavdeep Parhar 		remaining--;
3381d735920dSNavdeep Parhar 		if (__predict_false(++cidx == r->size))
3382d735920dSNavdeep Parhar 			cidx = 0;
33837951040fSNavdeep Parhar 	}
33847951040fSNavdeep Parhar 	if (dbdiff != 0) {
3385d735920dSNavdeep Parhar 		if (wr_can_update_eq(wr))
3386d735920dSNavdeep Parhar 			set_txupdate_flags(txq, avail, wr);
33877951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
33887951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
3389d735920dSNavdeep Parhar 	} else if (eq->pidx == eq->cidx && txp->npkt > 0 &&
3390d735920dSNavdeep Parhar 	    atomic_load_int(&txq->eq.equiq) == 0) {
3391d735920dSNavdeep Parhar 		/*
3392d735920dSNavdeep Parhar 		 * If nothing was submitted to the chip for tx (it was coalesced
3393d735920dSNavdeep Parhar 		 * into txpkts instead) and there is no tx update outstanding
3394d735920dSNavdeep Parhar 		 * then we need to send txpkts now.
3395d735920dSNavdeep Parhar 		 */
3396d735920dSNavdeep Parhar send_txpkts:
3397d735920dSNavdeep Parhar 		MPASS(txp->npkt > 0);
3398d735920dSNavdeep Parhar 		for (i = 0; i < txp->npkt; i++)
3399d735920dSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, txp->mb[i]);
3400d735920dSNavdeep Parhar 		if (txp->npkt > 1) {
3401d735920dSNavdeep Parhar 			MPASS(avail >= tx_len16_to_desc(txp->len16));
340230e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3403d735920dSNavdeep Parhar 				n = write_txpkts_vm_wr(sc, txq);
3404d735920dSNavdeep Parhar 			else
3405d735920dSNavdeep Parhar 				n = write_txpkts_wr(sc, txq);
3406d735920dSNavdeep Parhar 		} else {
3407d735920dSNavdeep Parhar 			MPASS(avail >=
3408d735920dSNavdeep Parhar 			    tx_len16_to_desc(mbuf_len16(txp->mb[0])));
340930e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3410d735920dSNavdeep Parhar 				n = write_txpkt_vm_wr(sc, txq, txp->mb[0]);
3411d735920dSNavdeep Parhar 			else
3412d735920dSNavdeep Parhar 				n = write_txpkt_wr(sc, txq, txp->mb[0], avail);
34137951040fSNavdeep Parhar 		}
3414d735920dSNavdeep Parhar 		MPASS(n <= SGE_MAX_WR_NDESC);
3415d735920dSNavdeep Parhar 		wr = &eq->desc[eq->pidx];
3416d735920dSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
3417d735920dSNavdeep Parhar 		txp->npkt = 0;	/* emptied */
3418d735920dSNavdeep Parhar 
3419d735920dSNavdeep Parhar 		MPASS(wr_can_update_eq(wr));
3420d735920dSNavdeep Parhar 		set_txupdate_flags(txq, avail - n, wr);
3421d735920dSNavdeep Parhar 		ring_eq_db(sc, eq, n);
3422d735920dSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
3423d735920dSNavdeep Parhar 	}
3424d735920dSNavdeep Parhar 	*coalescing = txp->npkt > 0;
34257951040fSNavdeep Parhar 
34267951040fSNavdeep Parhar 	return (total);
3427733b9277SNavdeep Parhar }
3428733b9277SNavdeep Parhar 
342954e4ee71SNavdeep Parhar static inline void
343054e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
3431c387ff00SNavdeep Parhar     int qsize, int intr_idx, int cong, int qtype)
343254e4ee71SNavdeep Parhar {
3433b2daa9a9SNavdeep Parhar 
343454e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
343554e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
343654e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
343754e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
343843bbae19SNavdeep Parhar 	KASSERT(intr_idx >= -1 && intr_idx < sc->intr_count,
343943bbae19SNavdeep Parhar 	    ("%s: bad intr_idx %d", __func__, intr_idx));
3440c387ff00SNavdeep Parhar 	KASSERT(qtype == FW_IQ_IQTYPE_OTHER || qtype == FW_IQ_IQTYPE_NIC ||
3441c387ff00SNavdeep Parhar 	    qtype == FW_IQ_IQTYPE_OFLD, ("%s: bad qtype %d", __func__, qtype));
344254e4ee71SNavdeep Parhar 
344354e4ee71SNavdeep Parhar 	iq->flags = 0;
344443bbae19SNavdeep Parhar 	iq->state = IQS_DISABLED;
344554e4ee71SNavdeep Parhar 	iq->adapter = sc;
3446c387ff00SNavdeep Parhar 	iq->qtype = qtype;
34477a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
34487a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
34497a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
34507a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
345154e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
34527a32954cSNavdeep Parhar 	}
3453d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
345490e7434aSNavdeep Parhar 	iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE;
345543bbae19SNavdeep Parhar 	iq->intr_idx = intr_idx;
3456df275ae5SNavdeep Parhar 	iq->cong_drop = cong;
345754e4ee71SNavdeep Parhar }
345854e4ee71SNavdeep Parhar 
345954e4ee71SNavdeep Parhar static inline void
3460e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
346154e4ee71SNavdeep Parhar {
346243bbae19SNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
34631458bff9SNavdeep Parhar 
346454e4ee71SNavdeep Parhar 	fl->qsize = qsize;
346590e7434aSNavdeep Parhar 	fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
346654e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
346743bbae19SNavdeep Parhar 	mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
3468e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
3469e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
3470e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
34711458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
347246e1e307SNavdeep Parhar 	fl->zidx = find_refill_source(sc, maxp, fl->flags & FL_BUF_PACKING);
347346e1e307SNavdeep Parhar 	fl->safe_zidx = sc->sge.safe_zidx;
347443bbae19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
347543bbae19SNavdeep Parhar 		fl->lowat = roundup2(sp->fl_starve_threshold2, 8);
347643bbae19SNavdeep Parhar 		fl->buf_boundary = sp->pack_boundary;
347743bbae19SNavdeep Parhar 	} else {
347843bbae19SNavdeep Parhar 		fl->lowat = roundup2(sp->fl_starve_threshold, 8);
347943bbae19SNavdeep Parhar 		fl->buf_boundary = 16;
348043bbae19SNavdeep Parhar 	}
348143bbae19SNavdeep Parhar 	if (fl_pad && fl->buf_boundary < sp->pad_boundary)
348243bbae19SNavdeep Parhar 		fl->buf_boundary = sp->pad_boundary;
348354e4ee71SNavdeep Parhar }
348454e4ee71SNavdeep Parhar 
348554e4ee71SNavdeep Parhar static inline void
348690e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize,
348743bbae19SNavdeep Parhar     uint8_t tx_chan, struct sge_iq *iq, char *name)
348854e4ee71SNavdeep Parhar {
348943bbae19SNavdeep Parhar 	KASSERT(eqtype >= EQ_CTRL && eqtype <= EQ_OFLD,
349043bbae19SNavdeep Parhar 	    ("%s: bad qtype %d", __func__, eqtype));
3491733b9277SNavdeep Parhar 
349243bbae19SNavdeep Parhar 	eq->type = eqtype;
3493733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
349443bbae19SNavdeep Parhar 	eq->iq = iq;
349590e7434aSNavdeep Parhar 	eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
3496f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
349743bbae19SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
349854e4ee71SNavdeep Parhar }
349954e4ee71SNavdeep Parhar 
35008eba75edSNavdeep Parhar int
350154e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
350254e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
350354e4ee71SNavdeep Parhar {
350454e4ee71SNavdeep Parhar 	int rc;
350554e4ee71SNavdeep Parhar 
350654e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
350754e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
350854e4ee71SNavdeep Parhar 	if (rc != 0) {
350943bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot allocate DMA tag: %d\n", rc);
351054e4ee71SNavdeep Parhar 		goto done;
351154e4ee71SNavdeep Parhar 	}
351254e4ee71SNavdeep Parhar 
351354e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
351454e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
351554e4ee71SNavdeep Parhar 	if (rc != 0) {
351643bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot allocate DMA memory: %d\n", rc);
351754e4ee71SNavdeep Parhar 		goto done;
351854e4ee71SNavdeep Parhar 	}
351954e4ee71SNavdeep Parhar 
352054e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
352154e4ee71SNavdeep Parhar 	if (rc != 0) {
352243bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot load DMA map: %d\n", rc);
352354e4ee71SNavdeep Parhar 		goto done;
352454e4ee71SNavdeep Parhar 	}
352554e4ee71SNavdeep Parhar done:
352654e4ee71SNavdeep Parhar 	if (rc)
352754e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
352854e4ee71SNavdeep Parhar 
352954e4ee71SNavdeep Parhar 	return (rc);
353054e4ee71SNavdeep Parhar }
353154e4ee71SNavdeep Parhar 
35328eba75edSNavdeep Parhar int
353354e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
353454e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
353554e4ee71SNavdeep Parhar {
353654e4ee71SNavdeep Parhar 	if (pa)
353754e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
353854e4ee71SNavdeep Parhar 	if (va)
353954e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
354054e4ee71SNavdeep Parhar 	if (tag)
354154e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
354254e4ee71SNavdeep Parhar 
354354e4ee71SNavdeep Parhar 	return (0);
354454e4ee71SNavdeep Parhar }
354554e4ee71SNavdeep Parhar 
354654e4ee71SNavdeep Parhar /*
354743bbae19SNavdeep Parhar  * Allocates the software resources (mainly memory and sysctl nodes) for an
354843bbae19SNavdeep Parhar  * ingress queue and an optional freelist.
354954e4ee71SNavdeep Parhar  *
355043bbae19SNavdeep Parhar  * Sets IQ_SW_ALLOCATED and returns 0 on success.
355154e4ee71SNavdeep Parhar  */
355254e4ee71SNavdeep Parhar static int
3553fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
355443bbae19SNavdeep Parhar     struct sysctl_ctx_list *ctx, struct sysctl_oid *oid)
355554e4ee71SNavdeep Parhar {
355643bbae19SNavdeep Parhar 	int rc;
355754e4ee71SNavdeep Parhar 	size_t len;
355843bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
355943bbae19SNavdeep Parhar 
356043bbae19SNavdeep Parhar 	MPASS(!(iq->flags & IQ_SW_ALLOCATED));
356154e4ee71SNavdeep Parhar 
3562b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
356354e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
356454e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
356554e4ee71SNavdeep Parhar 	if (rc != 0)
356654e4ee71SNavdeep Parhar 		return (rc);
356754e4ee71SNavdeep Parhar 
356843bbae19SNavdeep Parhar 	if (fl) {
356943bbae19SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
357043bbae19SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
357143bbae19SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
357243bbae19SNavdeep Parhar 		if (rc) {
357343bbae19SNavdeep Parhar 			free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba,
357443bbae19SNavdeep Parhar 			    iq->desc);
357543bbae19SNavdeep Parhar 			return (rc);
357643bbae19SNavdeep Parhar 		}
357743bbae19SNavdeep Parhar 
357843bbae19SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
357943bbae19SNavdeep Parhar 		fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc),
358043bbae19SNavdeep Parhar 		    M_CXGBE, M_ZERO | M_WAITOK);
358143bbae19SNavdeep Parhar 
358243bbae19SNavdeep Parhar 		add_fl_sysctls(sc, ctx, oid, fl);
358343bbae19SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
358443bbae19SNavdeep Parhar 	}
358543bbae19SNavdeep Parhar 	add_iq_sysctls(ctx, oid, iq);
358643bbae19SNavdeep Parhar 	iq->flags |= IQ_SW_ALLOCATED;
358743bbae19SNavdeep Parhar 
358843bbae19SNavdeep Parhar 	return (0);
358943bbae19SNavdeep Parhar }
359043bbae19SNavdeep Parhar 
359143bbae19SNavdeep Parhar /*
359243bbae19SNavdeep Parhar  * Frees all software resources (memory and locks) associated with an ingress
359343bbae19SNavdeep Parhar  * queue and an optional freelist.
359443bbae19SNavdeep Parhar  */
359543bbae19SNavdeep Parhar static void
359643bbae19SNavdeep Parhar free_iq_fl(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl)
359743bbae19SNavdeep Parhar {
359843bbae19SNavdeep Parhar 	MPASS(iq->flags & IQ_SW_ALLOCATED);
359943bbae19SNavdeep Parhar 
360043bbae19SNavdeep Parhar 	if (fl) {
360143bbae19SNavdeep Parhar 		MPASS(iq->flags & IQ_HAS_FL);
360243bbae19SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, fl->desc);
360343bbae19SNavdeep Parhar 		free_fl_buffers(sc, fl);
360443bbae19SNavdeep Parhar 		free(fl->sdesc, M_CXGBE);
360543bbae19SNavdeep Parhar 		mtx_destroy(&fl->fl_lock);
360643bbae19SNavdeep Parhar 		bzero(fl, sizeof(*fl));
360743bbae19SNavdeep Parhar 	}
360843bbae19SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
360943bbae19SNavdeep Parhar 	bzero(iq, sizeof(*iq));
361043bbae19SNavdeep Parhar }
361143bbae19SNavdeep Parhar 
361243bbae19SNavdeep Parhar /*
361343bbae19SNavdeep Parhar  * Allocates a hardware ingress queue and an optional freelist that will be
361443bbae19SNavdeep Parhar  * associated with it.
361543bbae19SNavdeep Parhar  *
361643bbae19SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
361743bbae19SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
361843bbae19SNavdeep Parhar  */
361943bbae19SNavdeep Parhar static int
362043bbae19SNavdeep Parhar alloc_iq_fl_hwq(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
362143bbae19SNavdeep Parhar {
3622df275ae5SNavdeep Parhar 	int rc, cntxt_id, cong_map;
362343bbae19SNavdeep Parhar 	struct fw_iq_cmd c;
362443bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
3625df275ae5SNavdeep Parhar 	struct port_info *pi = vi->pi;
362643bbae19SNavdeep Parhar 	__be32 v = 0;
362743bbae19SNavdeep Parhar 
362843bbae19SNavdeep Parhar 	MPASS (!(iq->flags & IQ_HW_ALLOCATED));
362943bbae19SNavdeep Parhar 
363054e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
363154e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
363254e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
363354e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
363454e4ee71SNavdeep Parhar 
363554e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
363654e4ee71SNavdeep Parhar 	    FW_LEN16(c));
363754e4ee71SNavdeep Parhar 
363854e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
363954e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
364054e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
364154e4ee71SNavdeep Parhar 
364243bbae19SNavdeep Parhar 	if (iq->intr_idx < 0) {
3643f549e352SNavdeep Parhar 		/* Forwarded interrupts, all headed to fwq */
3644f549e352SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
3645f549e352SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id);
3646f549e352SNavdeep Parhar 	} else {
364743bbae19SNavdeep Parhar 		KASSERT(iq->intr_idx < sc->intr_count,
364843bbae19SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, iq->intr_idx));
364943bbae19SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(iq->intr_idx);
3650f549e352SNavdeep Parhar 	}
365154e4ee71SNavdeep Parhar 
365243bbae19SNavdeep Parhar 	bzero(iq->desc, iq->qsize * IQ_ESIZE);
365354e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
365454e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
3655fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
365654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
3657df275ae5SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
365854e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
365954e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
3660b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
366154e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
366254e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
3663c387ff00SNavdeep Parhar 	c.iqns_to_fl0congen = htobe32(V_FW_IQ_CMD_IQTYPE(iq->qtype));
3664df275ae5SNavdeep Parhar 	if (iq->cong_drop != -1) {
3665df275ae5SNavdeep Parhar 		cong_map = iq->qtype == IQ_ETH ? pi->rx_e_chan_map : 0;
3666c387ff00SNavdeep Parhar 		c.iqns_to_fl0congen |= htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
3667df275ae5SNavdeep Parhar 	}
366854e4ee71SNavdeep Parhar 
366954e4ee71SNavdeep Parhar 	if (fl) {
367043bbae19SNavdeep Parhar 		bzero(fl->desc, fl->sidx * EQ_ESIZE + sc->params.sge.spg_len);
3671214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
3672bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
3673bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
36741458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
36751458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
36761458bff9SNavdeep Parhar 			    0));
3677df275ae5SNavdeep Parhar 		if (iq->cong_drop != -1) {
3678bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
3679df275ae5SNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong_map) |
3680bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
3681bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
3682bc14b14dSNavdeep Parhar 		}
368354e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
3684ed7e5640SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3685adb0cd84SNavdeep Parhar 			X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B_T6) |
3686ed7e5640SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ?
3687ed7e5640SNavdeep Parhar 			X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B));
368854e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
368954e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
369054e4ee71SNavdeep Parhar 	}
369154e4ee71SNavdeep Parhar 
369254e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
369354e4ee71SNavdeep Parhar 	if (rc != 0) {
369443bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to create hw ingress queue: %d\n", rc);
369554e4ee71SNavdeep Parhar 		return (rc);
369654e4ee71SNavdeep Parhar 	}
369754e4ee71SNavdeep Parhar 
369854e4ee71SNavdeep Parhar 	iq->cidx = 0;
3699b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
370054e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
370154e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
370254e4ee71SNavdeep Parhar 
370354e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
3704b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.iqmap_sz) {
3705733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
3706b20b25e7SNavdeep Parhar 		    cntxt_id, sc->sge.iqmap_sz - 1);
3707733b9277SNavdeep Parhar 	}
370854e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
370954e4ee71SNavdeep Parhar 
371054e4ee71SNavdeep Parhar 	if (fl) {
37114d6db4e0SNavdeep Parhar 		u_int qid;
371243bbae19SNavdeep Parhar #ifdef INVARIANTS
3713df275ae5SNavdeep Parhar 		int i;
3714df275ae5SNavdeep Parhar 
371543bbae19SNavdeep Parhar 		MPASS(!(fl->flags & FL_BUF_RESUME));
371643bbae19SNavdeep Parhar 		for (i = 0; i < fl->sidx * 8; i++)
371743bbae19SNavdeep Parhar 			MPASS(fl->sdesc[i].cl == NULL);
371843bbae19SNavdeep Parhar #endif
371954e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
372043bbae19SNavdeep Parhar 		fl->pidx = fl->cidx = fl->hw_cidx = fl->dbidx = 0;
372143bbae19SNavdeep Parhar 		fl->rx_offset = 0;
372243bbae19SNavdeep Parhar 		fl->flags &= ~(FL_STARVING | FL_DOOMED);
372354e4ee71SNavdeep Parhar 
37249f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
3725b20b25e7SNavdeep Parhar 		if (cntxt_id >= sc->sge.eqmap_sz) {
3726733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
3727b20b25e7SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.eqmap_sz - 1);
3728733b9277SNavdeep Parhar 		}
372954e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
373054e4ee71SNavdeep Parhar 
37314d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
37324d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
373390e7434aSNavdeep Parhar 			uint32_t s_qpp = sc->params.sge.eq_s_qpp;
37344d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
37354d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
37364d6db4e0SNavdeep Parhar 
37374d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
37384d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
37394d6db4e0SNavdeep Parhar 			qid &= mask;
37404d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
37414d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
37424d6db4e0SNavdeep Parhar 				qid = 0;
37434d6db4e0SNavdeep Parhar 			}
37444d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
37454d6db4e0SNavdeep Parhar 		}
3746d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
37474d6db4e0SNavdeep Parhar 
374854e4ee71SNavdeep Parhar 		FL_LOCK(fl);
3749733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
3750733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
375154e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
375254e4ee71SNavdeep Parhar 	}
375354e4ee71SNavdeep Parhar 
3754df275ae5SNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) &&
3755df275ae5SNavdeep Parhar 	    iq->cong_drop != -1) {
3756df275ae5SNavdeep Parhar 		t4_sge_set_conm_context(sc, iq->cntxt_id, iq->cong_drop,
3757df275ae5SNavdeep Parhar 		    cong_map);
3758ba41ec48SNavdeep Parhar 	}
3759ba41ec48SNavdeep Parhar 
376054e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
3761733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
3762315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) |
376354e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
376454e4ee71SNavdeep Parhar 
376543bbae19SNavdeep Parhar 	iq->flags |= IQ_HW_ALLOCATED;
376643bbae19SNavdeep Parhar 
376754e4ee71SNavdeep Parhar 	return (0);
376854e4ee71SNavdeep Parhar }
376954e4ee71SNavdeep Parhar 
377054e4ee71SNavdeep Parhar static int
377143bbae19SNavdeep Parhar free_iq_fl_hwq(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl)
377254e4ee71SNavdeep Parhar {
377338035ed6SNavdeep Parhar 	int rc;
377454e4ee71SNavdeep Parhar 
377543bbae19SNavdeep Parhar 	MPASS(iq->flags & IQ_HW_ALLOCATED);
377643bbae19SNavdeep Parhar 	rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, FW_IQ_TYPE_FL_INT_CAP,
377743bbae19SNavdeep Parhar 	    iq->cntxt_id, fl ? fl->cntxt_id : 0xffff, 0xffff);
377854e4ee71SNavdeep Parhar 	if (rc != 0) {
377943bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to free iq %p: %d\n", iq, rc);
378054e4ee71SNavdeep Parhar 		return (rc);
378154e4ee71SNavdeep Parhar 	}
378243bbae19SNavdeep Parhar 	iq->flags &= ~IQ_HW_ALLOCATED;
378354e4ee71SNavdeep Parhar 
378454e4ee71SNavdeep Parhar 	return (0);
378554e4ee71SNavdeep Parhar }
378654e4ee71SNavdeep Parhar 
378738035ed6SNavdeep Parhar static void
3788348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
3789348694daSNavdeep Parhar     struct sge_iq *iq)
3790348694daSNavdeep Parhar {
379143bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
3792348694daSNavdeep Parhar 
379343bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
379443bbae19SNavdeep Parhar 		return;
379543bbae19SNavdeep Parhar 
379643bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3797348694daSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba,
3798348694daSNavdeep Parhar 	    "bus address of descriptor ring");
3799348694daSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3800348694daSNavdeep Parhar 	    iq->qsize * IQ_ESIZE, "descriptor ring size in bytes");
3801473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
3802473f6163SNavdeep Parhar 	    &iq->abs_id, 0, "absolute id of the queue");
3803473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3804473f6163SNavdeep Parhar 	    &iq->cntxt_id, 0, "SGE context id of the queue");
3805473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &iq->cidx,
3806473f6163SNavdeep Parhar 	    0, "consumer index");
3807348694daSNavdeep Parhar }
3808348694daSNavdeep Parhar 
3809348694daSNavdeep Parhar static void
3810aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
3811aa93b99aSNavdeep Parhar     struct sysctl_oid *oid, struct sge_fl *fl)
381238035ed6SNavdeep Parhar {
381343bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
381438035ed6SNavdeep Parhar 
381543bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
381643bbae19SNavdeep Parhar 		return;
381743bbae19SNavdeep Parhar 
381843bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
38197029da5cSPawel Biernacki 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl",
38207029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "freelist");
382138035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
382238035ed6SNavdeep Parhar 
3823aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3824aa93b99aSNavdeep Parhar 	    &fl->ba, "bus address of descriptor ring");
3825aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3826aa93b99aSNavdeep Parhar 	    fl->sidx * EQ_ESIZE + sc->params.sge.spg_len,
3827aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3828473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3829473f6163SNavdeep Parhar 	    &fl->cntxt_id, 0, "SGE context id of the freelist");
3830e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
3831e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
3832e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
3833e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
383438035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
383538035ed6SNavdeep Parhar 	    0, "consumer index");
383638035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
383738035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
383838035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
383938035ed6SNavdeep Parhar 	}
384038035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
384138035ed6SNavdeep Parhar 	    0, "producer index");
384238035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
384338035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
384438035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
384538035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
384638035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
384738035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
384838035ed6SNavdeep Parhar }
384938035ed6SNavdeep Parhar 
385043bbae19SNavdeep Parhar /*
385143bbae19SNavdeep Parhar  * Idempotent.
385243bbae19SNavdeep Parhar  */
385354e4ee71SNavdeep Parhar static int
3854733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
385554e4ee71SNavdeep Parhar {
3856733b9277SNavdeep Parhar 	int rc, intr_idx;
385756599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
385843bbae19SNavdeep Parhar 	struct vi_info *vi = &sc->port[0]->vi[0];
385956599263SNavdeep Parhar 
386043bbae19SNavdeep Parhar 	if (!(fwq->flags & IQ_SW_ALLOCATED)) {
386143bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
386243bbae19SNavdeep Parhar 
38636af45170SJohn Baldwin 		if (sc->flags & IS_VF)
38646af45170SJohn Baldwin 			intr_idx = 0;
38654535e804SNavdeep Parhar 		else
3866733b9277SNavdeep Parhar 			intr_idx = sc->intr_count > 1 ? 1 : 0;
3867c387ff00SNavdeep Parhar 		init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, intr_idx, -1, IQ_OTHER);
386843bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, fwq, NULL, &sc->ctx, sc->fwq_oid);
3869733b9277SNavdeep Parhar 		if (rc != 0) {
387043bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to allocate fwq: %d\n", rc);
387156599263SNavdeep Parhar 			return (rc);
3872733b9277SNavdeep Parhar 		}
387343bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
387443bbae19SNavdeep Parhar 	}
387556599263SNavdeep Parhar 
387643bbae19SNavdeep Parhar 	if (!(fwq->flags & IQ_HW_ALLOCATED)) {
387743bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
387843bbae19SNavdeep Parhar 
387943bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, fwq, NULL);
388043bbae19SNavdeep Parhar 		if (rc != 0) {
388143bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to create hw fwq: %d\n", rc);
388243bbae19SNavdeep Parhar 			return (rc);
388343bbae19SNavdeep Parhar 		}
388443bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_HW_ALLOCATED);
388543bbae19SNavdeep Parhar 	}
388656599263SNavdeep Parhar 
3887733b9277SNavdeep Parhar 	return (0);
3888733b9277SNavdeep Parhar }
3889733b9277SNavdeep Parhar 
389043bbae19SNavdeep Parhar /*
389143bbae19SNavdeep Parhar  * Idempotent.
389243bbae19SNavdeep Parhar  */
389343bbae19SNavdeep Parhar static void
3894733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
3895733b9277SNavdeep Parhar {
389643bbae19SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
389743bbae19SNavdeep Parhar 
389843bbae19SNavdeep Parhar 	if (fwq->flags & IQ_HW_ALLOCATED) {
389943bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
390043bbae19SNavdeep Parhar 		free_iq_fl_hwq(sc, fwq, NULL);
390143bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
3902733b9277SNavdeep Parhar 	}
3903733b9277SNavdeep Parhar 
390443bbae19SNavdeep Parhar 	if (fwq->flags & IQ_SW_ALLOCATED) {
390543bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
390643bbae19SNavdeep Parhar 		free_iq_fl(sc, fwq, NULL);
390743bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_SW_ALLOCATED));
390843bbae19SNavdeep Parhar 	}
390943bbae19SNavdeep Parhar }
391043bbae19SNavdeep Parhar 
391143bbae19SNavdeep Parhar /*
391243bbae19SNavdeep Parhar  * Idempotent.
391343bbae19SNavdeep Parhar  */
3914733b9277SNavdeep Parhar static int
391543bbae19SNavdeep Parhar alloc_ctrlq(struct adapter *sc, int idx)
3916733b9277SNavdeep Parhar {
3917733b9277SNavdeep Parhar 	int rc;
3918733b9277SNavdeep Parhar 	char name[16];
391943bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
392043bbae19SNavdeep Parhar 	struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx];
3921733b9277SNavdeep Parhar 
392243bbae19SNavdeep Parhar 	MPASS(idx < sc->params.nports);
392337310a98SNavdeep Parhar 
392443bbae19SNavdeep Parhar 	if (!(ctrlq->eq.flags & EQ_SW_ALLOCATED)) {
392543bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
392643bbae19SNavdeep Parhar 
392737310a98SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
392843bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&sc->ctx, SYSCTL_CHILDREN(sc->ctrlq_oid),
392943bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
393043bbae19SNavdeep Parhar 		    "ctrl queue");
393137310a98SNavdeep Parhar 
393243bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ctrlq%d",
393343bbae19SNavdeep Parhar 		    device_get_nameunit(sc->dev), idx);
393443bbae19SNavdeep Parhar 		init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE,
393543bbae19SNavdeep Parhar 		    sc->port[idx]->tx_chan, &sc->sge.fwq, name);
393643bbae19SNavdeep Parhar 		rc = alloc_wrq(sc, NULL, ctrlq, &sc->ctx, oid);
393743bbae19SNavdeep Parhar 		if (rc != 0) {
393843bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to allocate ctrlq%d: %d\n", idx, rc);
393943bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
394056599263SNavdeep Parhar 			return (rc);
394156599263SNavdeep Parhar 		}
394243bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
394343bbae19SNavdeep Parhar 	}
394443bbae19SNavdeep Parhar 
394543bbae19SNavdeep Parhar 	if (!(ctrlq->eq.flags & EQ_HW_ALLOCATED)) {
394643bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
394743bbae19SNavdeep Parhar 
394843bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, NULL, &ctrlq->eq);
394943bbae19SNavdeep Parhar 		if (rc != 0) {
395043bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to create hw ctrlq%d: %d\n", idx, rc);
395143bbae19SNavdeep Parhar 			return (rc);
395243bbae19SNavdeep Parhar 		}
395343bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_HW_ALLOCATED);
395443bbae19SNavdeep Parhar 	}
395543bbae19SNavdeep Parhar 
395643bbae19SNavdeep Parhar 	return (0);
395743bbae19SNavdeep Parhar }
395843bbae19SNavdeep Parhar 
395943bbae19SNavdeep Parhar /*
396043bbae19SNavdeep Parhar  * Idempotent.
396143bbae19SNavdeep Parhar  */
396243bbae19SNavdeep Parhar static void
396343bbae19SNavdeep Parhar free_ctrlq(struct adapter *sc, int idx)
396443bbae19SNavdeep Parhar {
396543bbae19SNavdeep Parhar 	struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx];
396643bbae19SNavdeep Parhar 
396743bbae19SNavdeep Parhar 	if (ctrlq->eq.flags & EQ_HW_ALLOCATED) {
396843bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
396943bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, &ctrlq->eq);
397043bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
397143bbae19SNavdeep Parhar 	}
397243bbae19SNavdeep Parhar 
397343bbae19SNavdeep Parhar 	if (ctrlq->eq.flags & EQ_SW_ALLOCATED) {
397443bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
397543bbae19SNavdeep Parhar 		free_wrq(sc, ctrlq);
397643bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_SW_ALLOCATED));
397743bbae19SNavdeep Parhar 	}
397843bbae19SNavdeep Parhar }
397956599263SNavdeep Parhar 
39801605bac6SNavdeep Parhar int
3981df275ae5SNavdeep Parhar t4_sge_set_conm_context(struct adapter *sc, int cntxt_id, int cong_drop,
3982df275ae5SNavdeep Parhar     int cong_map)
39839fb8886bSNavdeep Parhar {
3984df275ae5SNavdeep Parhar 	const int cng_ch_bits_log = sc->chip_params->cng_ch_bits_log;
3985df275ae5SNavdeep Parhar 	uint32_t param, val;
3986df275ae5SNavdeep Parhar 	uint16_t ch_map;
3987df275ae5SNavdeep Parhar 	int cong_mode, rc, i;
39889fb8886bSNavdeep Parhar 
3989df275ae5SNavdeep Parhar 	if (chip_id(sc) < CHELSIO_T5)
3990df275ae5SNavdeep Parhar 		return (ENOTSUP);
3991df275ae5SNavdeep Parhar 
3992df275ae5SNavdeep Parhar 	/* Convert the driver knob to the mode understood by the firmware. */
3993df275ae5SNavdeep Parhar 	switch (cong_drop) {
3994df275ae5SNavdeep Parhar 	case -1:
3995df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_DISABLE;
3996df275ae5SNavdeep Parhar 		break;
3997df275ae5SNavdeep Parhar 	case 0:
3998df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_CHANNEL;
3999df275ae5SNavdeep Parhar 		break;
4000df275ae5SNavdeep Parhar 	case 1:
4001df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_QUEUE;
4002df275ae5SNavdeep Parhar 		break;
4003df275ae5SNavdeep Parhar 	case 2:
4004df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_BOTH;
4005df275ae5SNavdeep Parhar 		break;
4006df275ae5SNavdeep Parhar 	default:
4007df275ae5SNavdeep Parhar 		MPASS(0);
4008df275ae5SNavdeep Parhar 		CH_ERR(sc, "cong_drop = %d is invalid (ingress queue %d).\n",
4009df275ae5SNavdeep Parhar 		    cong_drop, cntxt_id);
4010df275ae5SNavdeep Parhar 		return (EINVAL);
4011df275ae5SNavdeep Parhar 	}
4012df275ae5SNavdeep Parhar 
4013df275ae5SNavdeep Parhar 	param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
4014df275ae5SNavdeep Parhar 	    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
4015df275ae5SNavdeep Parhar 	    V_FW_PARAMS_PARAM_YZ(cntxt_id);
4016df275ae5SNavdeep Parhar 	val = V_CONMCTXT_CNGTPMODE(cong_mode);
4017df275ae5SNavdeep Parhar 	if (cong_mode == X_CONMCTXT_CNGTPMODE_CHANNEL ||
4018df275ae5SNavdeep Parhar 	    cong_mode == X_CONMCTXT_CNGTPMODE_BOTH) {
4019df275ae5SNavdeep Parhar 		for (i = 0, ch_map = 0; i < 4; i++) {
4020df275ae5SNavdeep Parhar 			if (cong_map & (1 << i))
4021df275ae5SNavdeep Parhar 				ch_map |= 1 << (i << cng_ch_bits_log);
4022df275ae5SNavdeep Parhar 		}
4023df275ae5SNavdeep Parhar 		val |= V_CONMCTXT_CNGCHMAP(ch_map);
4024df275ae5SNavdeep Parhar 	}
4025df275ae5SNavdeep Parhar 	rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
4026df275ae5SNavdeep Parhar 	if (rc != 0) {
4027df275ae5SNavdeep Parhar 		CH_ERR(sc, "failed to set congestion manager context "
4028df275ae5SNavdeep Parhar 		    "for ingress queue %d: %d\n", cntxt_id, rc);
4029df275ae5SNavdeep Parhar 	}
4030df275ae5SNavdeep Parhar 
4031df275ae5SNavdeep Parhar 	return (rc);
40329fb8886bSNavdeep Parhar }
40339fb8886bSNavdeep Parhar 
403443bbae19SNavdeep Parhar /*
403543bbae19SNavdeep Parhar  * Idempotent.
403643bbae19SNavdeep Parhar  */
4037733b9277SNavdeep Parhar static int
403843bbae19SNavdeep Parhar alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int idx, int intr_idx,
403943bbae19SNavdeep Parhar     int maxp)
404054e4ee71SNavdeep Parhar {
404154e4ee71SNavdeep Parhar 	int rc;
40427c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
404343bbae19SNavdeep Parhar 	struct ifnet *ifp = vi->ifp;
404443bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
404554e4ee71SNavdeep Parhar 	char name[16];
404654e4ee71SNavdeep Parhar 
404743bbae19SNavdeep Parhar 	if (!(rxq->iq.flags & IQ_SW_ALLOCATED)) {
404843bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
404943bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
405043bbae19SNavdeep Parhar 		rc = tcp_lro_init_args(&rxq->lro, ifp, lro_entries, lro_mbufs);
405154e4ee71SNavdeep Parhar 		if (rc != 0)
405254e4ee71SNavdeep Parhar 			return (rc);
405343bbae19SNavdeep Parhar 		MPASS(rxq->lro.ifp == ifp);	/* also indicates LRO init'ed */
405443bbae19SNavdeep Parhar #endif
405543bbae19SNavdeep Parhar 		rxq->ifp = ifp;
405643bbae19SNavdeep Parhar 
405743bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
405843bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->rxq_oid),
405943bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
406043bbae19SNavdeep Parhar 		    "rx queue");
406143bbae19SNavdeep Parhar 
406243bbae19SNavdeep Parhar 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq,
4063df275ae5SNavdeep Parhar 		    intr_idx, cong_drop, IQ_ETH);
4064df8437a9SAndrew Gallatin #if defined(INET) || defined(INET6)
4065df8437a9SAndrew Gallatin 		if (ifp->if_capenable & IFCAP_LRO)
4066df8437a9SAndrew Gallatin 			rxq->iq.flags |= IQ_LRO_ENABLED;
4067df8437a9SAndrew Gallatin #endif
4068df8437a9SAndrew Gallatin 		if (ifp->if_capenable & IFCAP_HWRXTSTMP)
4069df8437a9SAndrew Gallatin 			rxq->iq.flags |= IQ_RX_TIMESTAMP;
407043bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
407143bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
407243bbae19SNavdeep Parhar 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
407343bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, &vi->ctx, oid);
407443bbae19SNavdeep Parhar 		if (rc != 0) {
407543bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate rxq%d: %d\n", idx, rc);
407643bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
407743bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
407843bbae19SNavdeep Parhar 			tcp_lro_free(&rxq->lro);
407943bbae19SNavdeep Parhar 			rxq->lro.ifp = NULL;
408043bbae19SNavdeep Parhar #endif
408143bbae19SNavdeep Parhar 			return (rc);
408243bbae19SNavdeep Parhar 		}
408343bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
408443bbae19SNavdeep Parhar 		add_rxq_sysctls(&vi->ctx, oid, rxq);
408543bbae19SNavdeep Parhar 	}
408643bbae19SNavdeep Parhar 
408743bbae19SNavdeep Parhar 	if (!(rxq->iq.flags & IQ_HW_ALLOCATED)) {
408843bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
408943bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, &rxq->iq, &rxq->fl);
409043bbae19SNavdeep Parhar 		if (rc != 0) {
409143bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw rxq%d: %d\n", idx, rc);
409243bbae19SNavdeep Parhar 			return (rc);
409343bbae19SNavdeep Parhar 		}
409443bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_HW_ALLOCATED);
409554e4ee71SNavdeep Parhar 
4096ec55567cSJohn Baldwin 		if (idx == 0)
4097ec55567cSJohn Baldwin 			sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id;
4098ec55567cSJohn Baldwin 		else
4099ec55567cSJohn Baldwin 			KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id,
4100ec55567cSJohn Baldwin 			    ("iq_base mismatch"));
4101ec55567cSJohn Baldwin 		KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF,
4102ec55567cSJohn Baldwin 		    ("PF with non-zero iq_base"));
4103ec55567cSJohn Baldwin 
41044d6db4e0SNavdeep Parhar 		/*
410543bbae19SNavdeep Parhar 		 * The freelist is just barely above the starvation threshold
410643bbae19SNavdeep Parhar 		 * right now, fill it up a bit more.
41074d6db4e0SNavdeep Parhar 		 */
41089b4d7b4eSNavdeep Parhar 		FL_LOCK(&rxq->fl);
4109ec55567cSJohn Baldwin 		refill_fl(sc, &rxq->fl, 128);
41109b4d7b4eSNavdeep Parhar 		FL_UNLOCK(&rxq->fl);
411154e4ee71SNavdeep Parhar 	}
411254e4ee71SNavdeep Parhar 
411343bbae19SNavdeep Parhar 	return (0);
411443bbae19SNavdeep Parhar }
411543bbae19SNavdeep Parhar 
411643bbae19SNavdeep Parhar /*
411743bbae19SNavdeep Parhar  * Idempotent.
411843bbae19SNavdeep Parhar  */
411943bbae19SNavdeep Parhar static void
4120fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
412154e4ee71SNavdeep Parhar {
412243bbae19SNavdeep Parhar 	if (rxq->iq.flags & IQ_HW_ALLOCATED) {
412343bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
412443bbae19SNavdeep Parhar 		free_iq_fl_hwq(vi->adapter, &rxq->iq, &rxq->fl);
412543bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
412654e4ee71SNavdeep Parhar 	}
412743bbae19SNavdeep Parhar 
412843bbae19SNavdeep Parhar 	if (rxq->iq.flags & IQ_SW_ALLOCATED) {
412943bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
413043bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
413143bbae19SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
413254e4ee71SNavdeep Parhar #endif
413343bbae19SNavdeep Parhar 		free_iq_fl(vi->adapter, &rxq->iq, &rxq->fl);
413443bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_SW_ALLOCATED));
413554e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
413643bbae19SNavdeep Parhar 	}
413743bbae19SNavdeep Parhar }
413854e4ee71SNavdeep Parhar 
413943bbae19SNavdeep Parhar static void
414043bbae19SNavdeep Parhar add_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
414143bbae19SNavdeep Parhar     struct sge_rxq *rxq)
414243bbae19SNavdeep Parhar {
414343bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
414443bbae19SNavdeep Parhar 
414543bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
414643bbae19SNavdeep Parhar 		return;
414743bbae19SNavdeep Parhar 
414843bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
414943bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
415043bbae19SNavdeep Parhar 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
415143bbae19SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
415243bbae19SNavdeep Parhar 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
415343bbae19SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
415443bbae19SNavdeep Parhar #endif
415543bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
415643bbae19SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
415743bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_extraction", CTLFLAG_RD,
415843bbae19SNavdeep Parhar 	    &rxq->vlan_extraction, "# of times hardware extracted 802.1Q tag");
415943bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_rxcsum", CTLFLAG_RD,
416043bbae19SNavdeep Parhar 	    &rxq->vxlan_rxcsum,
416143bbae19SNavdeep Parhar 	    "# of times hardware assisted with inner checksum (VXLAN)");
416254e4ee71SNavdeep Parhar }
416354e4ee71SNavdeep Parhar 
416409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
416543bbae19SNavdeep Parhar /*
416643bbae19SNavdeep Parhar  * Idempotent.
416743bbae19SNavdeep Parhar  */
416854e4ee71SNavdeep Parhar static int
416943bbae19SNavdeep Parhar alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq, int idx,
417043bbae19SNavdeep Parhar     int intr_idx, int maxp)
4171f7dfe243SNavdeep Parhar {
4172733b9277SNavdeep Parhar 	int rc;
417343bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
417443bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
4175733b9277SNavdeep Parhar 	char name[16];
4176f7dfe243SNavdeep Parhar 
417743bbae19SNavdeep Parhar 	if (!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED)) {
417843bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
4179733b9277SNavdeep Parhar 
4180733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
418143bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx,
418243bbae19SNavdeep Parhar 		    SYSCTL_CHILDREN(vi->ofld_rxq_oid), OID_AUTO, name,
418343bbae19SNavdeep Parhar 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload rx queue");
4184733b9277SNavdeep Parhar 
418543bbae19SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx,
4186998eb37aSNavdeep Parhar 		    vi->qsize_rxq, intr_idx, ofld_cong_drop, IQ_OFLD);
418743bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
418843bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
418943bbae19SNavdeep Parhar 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
419043bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, &vi->ctx,
419143bbae19SNavdeep Parhar 		    oid);
419243bbae19SNavdeep Parhar 		if (rc != 0) {
419343bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate ofld_rxq%d: %d\n", idx,
419443bbae19SNavdeep Parhar 			    rc);
419543bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
419643bbae19SNavdeep Parhar 			return (rc);
419743bbae19SNavdeep Parhar 		}
419843bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
4199a9f0cf48SJohn Baldwin 		ofld_rxq->rx_iscsi_ddp_setup_ok = counter_u64_alloc(M_WAITOK);
4200a9f0cf48SJohn Baldwin 		ofld_rxq->rx_iscsi_ddp_setup_error =
4201a9f0cf48SJohn Baldwin 		    counter_u64_alloc(M_WAITOK);
420243bbae19SNavdeep Parhar 		add_ofld_rxq_sysctls(&vi->ctx, oid, ofld_rxq);
420343bbae19SNavdeep Parhar 	}
4204fe496dc0SJohn Baldwin 
420543bbae19SNavdeep Parhar 	if (!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)) {
420643bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
420743bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, &ofld_rxq->iq, &ofld_rxq->fl);
420843bbae19SNavdeep Parhar 		if (rc != 0) {
420943bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw ofld_rxq%d: %d\n", idx,
421043bbae19SNavdeep Parhar 			    rc);
421143bbae19SNavdeep Parhar 			return (rc);
421243bbae19SNavdeep Parhar 		}
421343bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_HW_ALLOCATED);
421443bbae19SNavdeep Parhar 	}
4215733b9277SNavdeep Parhar 	return (rc);
4216733b9277SNavdeep Parhar }
4217733b9277SNavdeep Parhar 
421843bbae19SNavdeep Parhar /*
421943bbae19SNavdeep Parhar  * Idempotent.
422043bbae19SNavdeep Parhar  */
422143bbae19SNavdeep Parhar static void
4222fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
4223733b9277SNavdeep Parhar {
422443bbae19SNavdeep Parhar 	if (ofld_rxq->iq.flags & IQ_HW_ALLOCATED) {
422543bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
422643bbae19SNavdeep Parhar 		free_iq_fl_hwq(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl);
422743bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
422843bbae19SNavdeep Parhar 	}
4229733b9277SNavdeep Parhar 
423043bbae19SNavdeep Parhar 	if (ofld_rxq->iq.flags & IQ_SW_ALLOCATED) {
423143bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
423243bbae19SNavdeep Parhar 		free_iq_fl(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl);
423343bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED));
4234a9f0cf48SJohn Baldwin 		counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_ok);
4235a9f0cf48SJohn Baldwin 		counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_error);
4236733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
423743bbae19SNavdeep Parhar 	}
423843bbae19SNavdeep Parhar }
4239733b9277SNavdeep Parhar 
424043bbae19SNavdeep Parhar static void
424143bbae19SNavdeep Parhar add_ofld_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
424243bbae19SNavdeep Parhar     struct sge_ofld_rxq *ofld_rxq)
424343bbae19SNavdeep Parhar {
424443bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
424543bbae19SNavdeep Parhar 
424643bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
424743bbae19SNavdeep Parhar 		return;
424843bbae19SNavdeep Parhar 
424943bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
42504b6ed075SJohn Baldwin 	SYSCTL_ADD_ULONG(ctx, children, OID_AUTO,
425143bbae19SNavdeep Parhar 	    "rx_toe_tls_records", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_records,
425243bbae19SNavdeep Parhar 	    "# of TOE TLS records received");
42534b6ed075SJohn Baldwin 	SYSCTL_ADD_ULONG(ctx, children, OID_AUTO,
425443bbae19SNavdeep Parhar 	    "rx_toe_tls_octets", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_octets,
425543bbae19SNavdeep Parhar 	    "# of payload octets in received TOE TLS records");
42564b6ed075SJohn Baldwin 
42574b6ed075SJohn Baldwin 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "iscsi",
42584b6ed075SJohn Baldwin 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "TOE iSCSI statistics");
42594b6ed075SJohn Baldwin 	children = SYSCTL_CHILDREN(oid);
42604b6ed075SJohn Baldwin 
42614b6ed075SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_ok",
42624b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_ok,
42634b6ed075SJohn Baldwin 	    "# of times DDP buffer was setup successfully.");
42644b6ed075SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_error",
42654b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_error,
42664b6ed075SJohn Baldwin 	    "# of times DDP buffer setup failed.");
42674b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_octets",
42684b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_octets, 0,
42694b6ed075SJohn Baldwin 	    "# of octets placed directly");
42704b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_pdus",
42714b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_pdus, 0,
42724b6ed075SJohn Baldwin 	    "# of PDUs with data placed directly.");
42734b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_octets",
42744b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_octets, 0,
42754b6ed075SJohn Baldwin 	    "# of data octets delivered in freelist");
42764b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_pdus",
42774b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_pdus, 0,
42784b6ed075SJohn Baldwin 	    "# of PDUs with data delivered in freelist");
42794d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "padding_errors",
42804d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_padding_errors, 0,
42814d4cf62eSJohn Baldwin 	    "# of PDUs with invalid padding");
42824d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "header_digest_errors",
42834d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_header_digest_errors, 0,
42844d4cf62eSJohn Baldwin 	    "# of PDUs with invalid header digests");
42854d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "data_digest_errors",
42864d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_data_digest_errors, 0,
42874d4cf62eSJohn Baldwin 	    "# of PDUs with invalid data digests");
4288733b9277SNavdeep Parhar }
4289733b9277SNavdeep Parhar #endif
4290733b9277SNavdeep Parhar 
4291ddf09ad6SNavdeep Parhar /*
4292ddf09ad6SNavdeep Parhar  * Returns a reasonable automatic cidx flush threshold for a given queue size.
4293ddf09ad6SNavdeep Parhar  */
4294ddf09ad6SNavdeep Parhar static u_int
4295ddf09ad6SNavdeep Parhar qsize_to_fthresh(int qsize)
4296ddf09ad6SNavdeep Parhar {
4297ddf09ad6SNavdeep Parhar 	u_int fthresh;
4298ddf09ad6SNavdeep Parhar 
4299ddf09ad6SNavdeep Parhar 	while (!powerof2(qsize))
4300ddf09ad6SNavdeep Parhar 		qsize++;
4301ddf09ad6SNavdeep Parhar 	fthresh = ilog2(qsize);
4302ddf09ad6SNavdeep Parhar 	if (fthresh > X_CIDXFLUSHTHRESH_128)
4303ddf09ad6SNavdeep Parhar 		fthresh = X_CIDXFLUSHTHRESH_128;
4304ddf09ad6SNavdeep Parhar 
4305ddf09ad6SNavdeep Parhar 	return (fthresh);
4306ddf09ad6SNavdeep Parhar }
4307ddf09ad6SNavdeep Parhar 
4308733b9277SNavdeep Parhar static int
4309733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
4310733b9277SNavdeep Parhar {
4311733b9277SNavdeep Parhar 	int rc, cntxt_id;
4312733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
431390e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
4314f7dfe243SNavdeep Parhar 
4315f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
4316f7dfe243SNavdeep Parhar 
4317f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
4318f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
4319f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
4320f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
4321f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
43227951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
4323f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
4324f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
432587b027baSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
4326733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
432756599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
4328f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
4329adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4330adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
4331f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
4332ddf09ad6SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
43337951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
4334f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
4335f7dfe243SNavdeep Parhar 
4336f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
4337f7dfe243SNavdeep Parhar 	if (rc != 0) {
433843bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to create hw ctrlq for tx_chan %d: %d\n",
433943bbae19SNavdeep Parhar 		    eq->tx_chan, rc);
4340f7dfe243SNavdeep Parhar 		return (rc);
4341f7dfe243SNavdeep Parhar 	}
4342f7dfe243SNavdeep Parhar 
4343f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
434476c89022SNavdeep Parhar 	eq->abs_id = G_FW_EQ_CTRL_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
4345f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4346b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4347733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4348b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
4349f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
4350f7dfe243SNavdeep Parhar 
4351f7dfe243SNavdeep Parhar 	return (rc);
4352f7dfe243SNavdeep Parhar }
4353f7dfe243SNavdeep Parhar 
4354f7dfe243SNavdeep Parhar static int
4355fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
435654e4ee71SNavdeep Parhar {
435754e4ee71SNavdeep Parhar 	int rc, cntxt_id;
435854e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
435990e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
436054e4ee71SNavdeep Parhar 
436154e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
436254e4ee71SNavdeep Parhar 
436354e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
436454e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
436554e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
436654e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
436754e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
43687951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
4369fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
437054e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
43717951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
4372733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
4373aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
4374adb0cd84SNavdeep Parhar 	c.dcaen_to_eqsize =
4375adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4376adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
437754e4ee71SNavdeep Parhar 		V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
43787951040fSNavdeep Parhar 		V_FW_EQ_ETH_CMD_EQSIZE(qsize));
437954e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
438054e4ee71SNavdeep Parhar 
438154e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
438254e4ee71SNavdeep Parhar 	if (rc != 0) {
4383fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
4384733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
4385733b9277SNavdeep Parhar 		return (rc);
4386733b9277SNavdeep Parhar 	}
4387733b9277SNavdeep Parhar 
4388733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
4389ec55567cSJohn Baldwin 	eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
4390733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4391b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4392733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4393b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
4394733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
4395733b9277SNavdeep Parhar 
439654e4ee71SNavdeep Parhar 	return (rc);
439754e4ee71SNavdeep Parhar }
439854e4ee71SNavdeep Parhar 
4399eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4400733b9277SNavdeep Parhar static int
4401fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
4402733b9277SNavdeep Parhar {
4403733b9277SNavdeep Parhar 	int rc, cntxt_id;
4404733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
440590e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
440654e4ee71SNavdeep Parhar 
4407733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
4408733b9277SNavdeep Parhar 
4409733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
4410733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
4411733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
4412733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
4413733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
4414733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
4415ddf09ad6SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
4416733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
4417733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
4418733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
4419adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4420adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
4421733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
4422ddf09ad6SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
44237951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
4424733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
4425733b9277SNavdeep Parhar 
4426733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
4427733b9277SNavdeep Parhar 	if (rc != 0) {
4428fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
4429733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
4430733b9277SNavdeep Parhar 		return (rc);
4431733b9277SNavdeep Parhar 	}
4432733b9277SNavdeep Parhar 
4433733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
443476c89022SNavdeep Parhar 	eq->abs_id = G_FW_EQ_OFLD_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
443554e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4436b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4437733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4438b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
443954e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
444054e4ee71SNavdeep Parhar 
4441733b9277SNavdeep Parhar 	return (rc);
4442733b9277SNavdeep Parhar }
4443733b9277SNavdeep Parhar #endif
4444733b9277SNavdeep Parhar 
444543bbae19SNavdeep Parhar /* SW only */
4446733b9277SNavdeep Parhar static int
444743bbae19SNavdeep Parhar alloc_eq(struct adapter *sc, struct sge_eq *eq, struct sysctl_ctx_list *ctx,
444843bbae19SNavdeep Parhar     struct sysctl_oid *oid)
4449733b9277SNavdeep Parhar {
44507951040fSNavdeep Parhar 	int rc, qsize;
4451733b9277SNavdeep Parhar 	size_t len;
4452733b9277SNavdeep Parhar 
445343bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_SW_ALLOCATED));
4454733b9277SNavdeep Parhar 
445590e7434aSNavdeep Parhar 	qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
44567951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
445743bbae19SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, &eq->ba,
445843bbae19SNavdeep Parhar 	    (void **)&eq->desc);
4459733b9277SNavdeep Parhar 	if (rc)
4460733b9277SNavdeep Parhar 		return (rc);
446143bbae19SNavdeep Parhar 	if (ctx != NULL && oid != NULL)
446243bbae19SNavdeep Parhar 		add_eq_sysctls(sc, ctx, oid, eq);
446343bbae19SNavdeep Parhar 	eq->flags |= EQ_SW_ALLOCATED;
4464733b9277SNavdeep Parhar 
446543bbae19SNavdeep Parhar 	return (0);
446643bbae19SNavdeep Parhar }
446743bbae19SNavdeep Parhar 
446843bbae19SNavdeep Parhar /* SW only */
446943bbae19SNavdeep Parhar static void
447043bbae19SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
447143bbae19SNavdeep Parhar {
447243bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_SW_ALLOCATED);
44735ef87bf8SNavdeep Parhar 	if (eq->type == EQ_ETH)
447443bbae19SNavdeep Parhar 		MPASS(eq->pidx == eq->cidx);
447543bbae19SNavdeep Parhar 
447643bbae19SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
447743bbae19SNavdeep Parhar 	mtx_destroy(&eq->eq_lock);
447843bbae19SNavdeep Parhar 	bzero(eq, sizeof(*eq));
447943bbae19SNavdeep Parhar }
448043bbae19SNavdeep Parhar 
448143bbae19SNavdeep Parhar static void
448243bbae19SNavdeep Parhar add_eq_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
448343bbae19SNavdeep Parhar     struct sysctl_oid *oid, struct sge_eq *eq)
448443bbae19SNavdeep Parhar {
448543bbae19SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
448643bbae19SNavdeep Parhar 
448743bbae19SNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &eq->ba,
448843bbae19SNavdeep Parhar 	    "bus address of descriptor ring");
448943bbae19SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
449043bbae19SNavdeep Parhar 	    eq->sidx * EQ_ESIZE + sc->params.sge.spg_len,
449143bbae19SNavdeep Parhar 	    "desc ring size in bytes");
449243bbae19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
449343bbae19SNavdeep Parhar 	    &eq->abs_id, 0, "absolute id of the queue");
449443bbae19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
449543bbae19SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
449643bbae19SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &eq->cidx,
449743bbae19SNavdeep Parhar 	    0, "consumer index");
449843bbae19SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &eq->pidx,
449943bbae19SNavdeep Parhar 	    0, "producer index");
450043bbae19SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
450143bbae19SNavdeep Parhar 	    eq->sidx, "status page index");
450243bbae19SNavdeep Parhar }
450343bbae19SNavdeep Parhar 
450443bbae19SNavdeep Parhar static int
450543bbae19SNavdeep Parhar alloc_eq_hwq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
450643bbae19SNavdeep Parhar {
450743bbae19SNavdeep Parhar 	int rc;
450843bbae19SNavdeep Parhar 
450943bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_HW_ALLOCATED));
451043bbae19SNavdeep Parhar 
451143bbae19SNavdeep Parhar 	eq->iqid = eq->iq->cntxt_id;
4512ddf09ad6SNavdeep Parhar 	eq->pidx = eq->cidx = eq->dbidx = 0;
4513ddf09ad6SNavdeep Parhar 	/* Note that equeqidx is not used with sge_wrq (OFLD/CTRL) queues. */
4514ddf09ad6SNavdeep Parhar 	eq->equeqidx = 0;
4515d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
451643bbae19SNavdeep Parhar 	bzero(eq->desc, eq->sidx * EQ_ESIZE + sc->params.sge.spg_len);
4517733b9277SNavdeep Parhar 
451843bbae19SNavdeep Parhar 	switch (eq->type) {
4519733b9277SNavdeep Parhar 	case EQ_CTRL:
4520733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
4521733b9277SNavdeep Parhar 		break;
4522733b9277SNavdeep Parhar 
4523733b9277SNavdeep Parhar 	case EQ_ETH:
4524fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
4525733b9277SNavdeep Parhar 		break;
4526733b9277SNavdeep Parhar 
4527eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4528733b9277SNavdeep Parhar 	case EQ_OFLD:
4529fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
4530733b9277SNavdeep Parhar 		break;
4531733b9277SNavdeep Parhar #endif
4532733b9277SNavdeep Parhar 
4533733b9277SNavdeep Parhar 	default:
453443bbae19SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__, eq->type);
4535733b9277SNavdeep Parhar 	}
4536733b9277SNavdeep Parhar 	if (rc != 0) {
453743bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to allocate egress queue(%d): %d\n",
453843bbae19SNavdeep Parhar 		    eq->type, rc);
453943bbae19SNavdeep Parhar 		return (rc);
4540733b9277SNavdeep Parhar 	}
4541733b9277SNavdeep Parhar 
4542d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
4543d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
454477ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
454590e7434aSNavdeep Parhar 		uint32_t s_qpp = sc->params.sge.eq_s_qpp;
4546d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
4547d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
4548d14b0ac1SNavdeep Parhar 
4549d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
4550d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
4551d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
4552f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
455377ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
4554d14b0ac1SNavdeep Parhar 		else {
4555d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
4556d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
4557d14b0ac1SNavdeep Parhar 		}
4558d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
4559d14b0ac1SNavdeep Parhar 	}
4560d14b0ac1SNavdeep Parhar 
456143bbae19SNavdeep Parhar 	eq->flags |= EQ_HW_ALLOCATED;
456243bbae19SNavdeep Parhar 	return (0);
4563733b9277SNavdeep Parhar }
4564733b9277SNavdeep Parhar 
4565733b9277SNavdeep Parhar static int
456643bbae19SNavdeep Parhar free_eq_hwq(struct adapter *sc, struct vi_info *vi __unused, struct sge_eq *eq)
4567733b9277SNavdeep Parhar {
4568733b9277SNavdeep Parhar 	int rc;
4569733b9277SNavdeep Parhar 
457043bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_HW_ALLOCATED);
457143bbae19SNavdeep Parhar 
457243bbae19SNavdeep Parhar 	switch (eq->type) {
4573733b9277SNavdeep Parhar 	case EQ_CTRL:
457443bbae19SNavdeep Parhar 		rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4575733b9277SNavdeep Parhar 		break;
4576733b9277SNavdeep Parhar 	case EQ_ETH:
457743bbae19SNavdeep Parhar 		rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4578733b9277SNavdeep Parhar 		break;
4579eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4580733b9277SNavdeep Parhar 	case EQ_OFLD:
458143bbae19SNavdeep Parhar 		rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4582733b9277SNavdeep Parhar 		break;
4583733b9277SNavdeep Parhar #endif
4584733b9277SNavdeep Parhar 	default:
458543bbae19SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__, eq->type);
4586733b9277SNavdeep Parhar 	}
4587733b9277SNavdeep Parhar 	if (rc != 0) {
458843bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to free eq (type %d): %d\n", eq->type, rc);
4589733b9277SNavdeep Parhar 		return (rc);
4590733b9277SNavdeep Parhar 	}
459143bbae19SNavdeep Parhar 	eq->flags &= ~EQ_HW_ALLOCATED;
4592733b9277SNavdeep Parhar 
4593733b9277SNavdeep Parhar 	return (0);
4594733b9277SNavdeep Parhar }
4595733b9277SNavdeep Parhar 
4596733b9277SNavdeep Parhar static int
4597fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
459843bbae19SNavdeep Parhar     struct sysctl_ctx_list *ctx, struct sysctl_oid *oid)
4599733b9277SNavdeep Parhar {
460043bbae19SNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
4601733b9277SNavdeep Parhar 	int rc;
4602733b9277SNavdeep Parhar 
460343bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_SW_ALLOCATED));
460443bbae19SNavdeep Parhar 
460543bbae19SNavdeep Parhar 	rc = alloc_eq(sc, eq, ctx, oid);
4606733b9277SNavdeep Parhar 	if (rc)
4607733b9277SNavdeep Parhar 		return (rc);
460843bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_SW_ALLOCATED);
460943bbae19SNavdeep Parhar 	/* Can't fail after this. */
4610733b9277SNavdeep Parhar 
4611733b9277SNavdeep Parhar 	wrq->adapter = sc;
46127951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
46137951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
461409fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
46157951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
46167951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
461743bbae19SNavdeep Parhar 	add_wrq_sysctls(ctx, oid, wrq);
4618733b9277SNavdeep Parhar 
461943bbae19SNavdeep Parhar 	return (0);
462043bbae19SNavdeep Parhar }
462143bbae19SNavdeep Parhar 
462243bbae19SNavdeep Parhar static void
462343bbae19SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
462443bbae19SNavdeep Parhar {
462543bbae19SNavdeep Parhar 	free_eq(sc, &wrq->eq);
462643bbae19SNavdeep Parhar 	MPASS(wrq->nwr_pending == 0);
46275ef87bf8SNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
46285ef87bf8SNavdeep Parhar 	MPASS(STAILQ_EMPTY(&wrq->wr_list));
462943bbae19SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
463043bbae19SNavdeep Parhar }
463143bbae19SNavdeep Parhar 
463243bbae19SNavdeep Parhar static void
463343bbae19SNavdeep Parhar add_wrq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
463443bbae19SNavdeep Parhar     struct sge_wrq *wrq)
463543bbae19SNavdeep Parhar {
463643bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
463743bbae19SNavdeep Parhar 
463843bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
463943bbae19SNavdeep Parhar 		return;
464043bbae19SNavdeep Parhar 
464143bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
46427951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
46437951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
46447951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
46457951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
46460459a175SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD,
46470459a175SNavdeep Parhar 	    &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)");
4648733b9277SNavdeep Parhar }
4649733b9277SNavdeep Parhar 
465043bbae19SNavdeep Parhar /*
465143bbae19SNavdeep Parhar  * Idempotent.
465243bbae19SNavdeep Parhar  */
4653733b9277SNavdeep Parhar static int
465443bbae19SNavdeep Parhar alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx)
4655733b9277SNavdeep Parhar {
465643bbae19SNavdeep Parhar 	int rc, iqidx;
4657fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
465843bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
4659733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
4660d735920dSNavdeep Parhar 	struct txpkts *txp;
4661733b9277SNavdeep Parhar 	char name[16];
466243bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
4663733b9277SNavdeep Parhar 
466443bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_SW_ALLOCATED)) {
466543bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
466643bbae19SNavdeep Parhar 
466743bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
466843bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->txq_oid),
466943bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
467043bbae19SNavdeep Parhar 		    "tx queue");
467143bbae19SNavdeep Parhar 
467243bbae19SNavdeep Parhar 		iqidx = vi->first_rxq + (idx % vi->nrxq);
467343bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
467443bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
467543bbae19SNavdeep Parhar 		init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan,
467643bbae19SNavdeep Parhar 		    &sc->sge.rxq[iqidx].iq, name);
467743bbae19SNavdeep Parhar 
467843bbae19SNavdeep Parhar 		rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx,
467943bbae19SNavdeep Parhar 		    can_resume_eth_tx, M_CXGBE, &eq->eq_lock, M_WAITOK);
46807951040fSNavdeep Parhar 		if (rc != 0) {
468143bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate mp_ring for txq%d: %d\n",
468243bbae19SNavdeep Parhar 			    idx, rc);
468343bbae19SNavdeep Parhar failed:
468443bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
46857951040fSNavdeep Parhar 			return (rc);
46867951040fSNavdeep Parhar 		}
46877951040fSNavdeep Parhar 
468843bbae19SNavdeep Parhar 		rc = alloc_eq(sc, eq, &vi->ctx, oid);
468943bbae19SNavdeep Parhar 		if (rc) {
469043bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate txq%d: %d\n", idx, rc);
46917951040fSNavdeep Parhar 			mp_ring_free(txq->r);
469243bbae19SNavdeep Parhar 			goto failed;
469343bbae19SNavdeep Parhar 		}
469443bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
469543bbae19SNavdeep Parhar 		/* Can't fail after this point. */
469643bbae19SNavdeep Parhar 
469743bbae19SNavdeep Parhar 		TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
469843bbae19SNavdeep Parhar 		txq->ifp = vi->ifp;
469943bbae19SNavdeep Parhar 		txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
470043bbae19SNavdeep Parhar 		txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
470143bbae19SNavdeep Parhar 		    M_ZERO | M_WAITOK);
470243bbae19SNavdeep Parhar 
470343bbae19SNavdeep Parhar 		add_txq_sysctls(vi, &vi->ctx, oid, txq);
47047951040fSNavdeep Parhar 	}
4705733b9277SNavdeep Parhar 
470643bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_HW_ALLOCATED)) {
470743bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
470843bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, vi, eq);
470943bbae19SNavdeep Parhar 		if (rc != 0) {
471043bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw txq%d: %d\n", idx, rc);
471143bbae19SNavdeep Parhar 			return (rc);
471243bbae19SNavdeep Parhar 		}
471343bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_HW_ALLOCATED);
47147951040fSNavdeep Parhar 		/* Can't fail after this point. */
47157951040fSNavdeep Parhar 
4716ec55567cSJohn Baldwin 		if (idx == 0)
4717ec55567cSJohn Baldwin 			sc->sge.eq_base = eq->abs_id - eq->cntxt_id;
4718ec55567cSJohn Baldwin 		else
4719ec55567cSJohn Baldwin 			KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id,
4720ec55567cSJohn Baldwin 			    ("eq_base mismatch"));
4721ec55567cSJohn Baldwin 		KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF,
4722ec55567cSJohn Baldwin 		    ("PF with non-zero eq_base"));
4723ec55567cSJohn Baldwin 
4724d735920dSNavdeep Parhar 		txp = &txq->txp;
4725d735920dSNavdeep Parhar 		MPASS(nitems(txp->mb) >= sc->params.max_pkts_per_eth_tx_pkts_wr);
4726d735920dSNavdeep Parhar 		txq->txp.max_npkt = min(nitems(txp->mb),
4727d735920dSNavdeep Parhar 		    sc->params.max_pkts_per_eth_tx_pkts_wr);
472830e3f2b4SNavdeep Parhar 		if (vi->flags & TX_USES_VM_WR && !(sc->flags & IS_VF))
472930e3f2b4SNavdeep Parhar 			txq->txp.max_npkt--;
4730d735920dSNavdeep Parhar 
473143bbae19SNavdeep Parhar 		if (vi->flags & TX_USES_VM_WR)
473243bbae19SNavdeep Parhar 			txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
473343bbae19SNavdeep Parhar 			    V_TXPKT_INTF(pi->tx_chan));
473443bbae19SNavdeep Parhar 		else
473543bbae19SNavdeep Parhar 			txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
473643bbae19SNavdeep Parhar 			    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) |
473743bbae19SNavdeep Parhar 			    V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld));
473843bbae19SNavdeep Parhar 
473943bbae19SNavdeep Parhar 		txq->tc_idx = -1;
474043bbae19SNavdeep Parhar 	}
474143bbae19SNavdeep Parhar 
474243bbae19SNavdeep Parhar 	return (0);
474343bbae19SNavdeep Parhar }
474443bbae19SNavdeep Parhar 
474543bbae19SNavdeep Parhar /*
474643bbae19SNavdeep Parhar  * Idempotent.
474743bbae19SNavdeep Parhar  */
474843bbae19SNavdeep Parhar static void
474943bbae19SNavdeep Parhar free_txq(struct vi_info *vi, struct sge_txq *txq)
475043bbae19SNavdeep Parhar {
475143bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
475243bbae19SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
475343bbae19SNavdeep Parhar 
475443bbae19SNavdeep Parhar 	if (eq->flags & EQ_HW_ALLOCATED) {
475543bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
475643bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, eq);
475743bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
475843bbae19SNavdeep Parhar 	}
475943bbae19SNavdeep Parhar 
476043bbae19SNavdeep Parhar 	if (eq->flags & EQ_SW_ALLOCATED) {
476143bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
476243bbae19SNavdeep Parhar 		sglist_free(txq->gl);
476343bbae19SNavdeep Parhar 		free(txq->sdesc, M_CXGBE);
476443bbae19SNavdeep Parhar 		mp_ring_free(txq->r);
476543bbae19SNavdeep Parhar 		free_eq(sc, eq);
476643bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_SW_ALLOCATED));
476743bbae19SNavdeep Parhar 		bzero(txq, sizeof(*txq));
476843bbae19SNavdeep Parhar 	}
476943bbae19SNavdeep Parhar }
477043bbae19SNavdeep Parhar 
477143bbae19SNavdeep Parhar static void
477243bbae19SNavdeep Parhar add_txq_sysctls(struct vi_info *vi, struct sysctl_ctx_list *ctx,
477343bbae19SNavdeep Parhar     struct sysctl_oid *oid, struct sge_txq *txq)
477443bbae19SNavdeep Parhar {
477543bbae19SNavdeep Parhar 	struct adapter *sc;
477643bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
477743bbae19SNavdeep Parhar 
477843bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
477943bbae19SNavdeep Parhar 		return;
478043bbae19SNavdeep Parhar 
478143bbae19SNavdeep Parhar 	sc = vi->adapter;
478254e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
478354e4ee71SNavdeep Parhar 
478443bbae19SNavdeep Parhar 	mp_ring_sysctls(txq->r, ctx, children);
478559bc8ce0SNavdeep Parhar 
478643bbae19SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tc",
478743bbae19SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_MPSAFE, vi, txq - sc->sge.txq,
478843bbae19SNavdeep Parhar 	    sysctl_tc, "I", "traffic class (-1 means none)");
478902f972e8SNavdeep Parhar 
479043bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
479154e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
479243bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_insertion", CTLFLAG_RD,
479343bbae19SNavdeep Parhar 	    &txq->vlan_insertion, "# of times hardware inserted 802.1Q tag");
479443bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
4795a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
479643bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
479754e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
479843bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
479954e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
480043bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
480154e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
480243bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_wrs", CTLFLAG_RD,
480343bbae19SNavdeep Parhar 	    &txq->txpkts0_wrs, "# of txpkts (type 0) work requests");
480443bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_wrs", CTLFLAG_RD,
480543bbae19SNavdeep Parhar 	    &txq->txpkts1_wrs, "# of txpkts (type 1) work requests");
480643bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_pkts", CTLFLAG_RD,
480743bbae19SNavdeep Parhar 	    &txq->txpkts0_pkts,
48087951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
480943bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_pkts", CTLFLAG_RD,
481043bbae19SNavdeep Parhar 	    &txq->txpkts1_pkts,
48117951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
481243bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts_flush", CTLFLAG_RD,
481343bbae19SNavdeep Parhar 	    &txq->txpkts_flush,
48143447df8bSNavdeep Parhar 	    "# of times txpkts had to be flushed out by an egress-update");
481543bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "raw_wrs", CTLFLAG_RD,
48165cdaef71SJohn Baldwin 	    &txq->raw_wrs, "# of raw work requests (non-packets)");
481743bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_tso_wrs", CTLFLAG_RD,
481843bbae19SNavdeep Parhar 	    &txq->vxlan_tso_wrs, "# of VXLAN TSO work requests");
481943bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_txcsum", CTLFLAG_RD,
482043bbae19SNavdeep Parhar 	    &txq->vxlan_txcsum,
4821a4a4ad2dSNavdeep Parhar 	    "# of times hardware assisted with inner checksums (VXLAN)");
4822bddf7343SJohn Baldwin 
4823bddf7343SJohn Baldwin #ifdef KERN_TLS
482415f33555SNavdeep Parhar 	if (is_ktls(sc)) {
482543bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_records",
482643bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_records,
4827bddf7343SJohn Baldwin 		    "# of NIC TLS records transmitted");
482843bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_short",
482943bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_short,
4830bddf7343SJohn Baldwin 		    "# of short NIC TLS records transmitted");
483143bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_partial",
483243bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_partial,
4833bddf7343SJohn Baldwin 		    "# of partial NIC TLS records transmitted");
483443bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_full",
483543bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_full,
4836bddf7343SJohn Baldwin 		    "# of full NIC TLS records transmitted");
483743bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_octets",
483843bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_octets,
4839bddf7343SJohn Baldwin 		    "# of payload octets in transmitted NIC TLS records");
484043bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_waste",
484143bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_waste,
4842bddf7343SJohn Baldwin 		    "# of octets DMAd but not transmitted in NIC TLS records");
484343bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_options",
484443bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_options,
4845bddf7343SJohn Baldwin 		    "# of NIC TLS options-only packets transmitted");
484643bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_header",
484743bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_header,
4848bddf7343SJohn Baldwin 		    "# of NIC TLS header-only packets transmitted");
484943bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin",
485043bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_fin,
4851bddf7343SJohn Baldwin 		    "# of NIC TLS FIN-only packets transmitted");
485243bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin_short",
485343bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_fin_short,
4854bddf7343SJohn Baldwin 		    "# of NIC TLS padded FIN packets on short TLS records");
485543bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_cbc",
485643bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_cbc,
4857bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-CBC");
485843bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_gcm",
485943bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_gcm,
4860bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-GCM");
4861bddf7343SJohn Baldwin 	}
4862bddf7343SJohn Baldwin #endif
486354e4ee71SNavdeep Parhar }
486454e4ee71SNavdeep Parhar 
4865077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
486643bbae19SNavdeep Parhar /*
486743bbae19SNavdeep Parhar  * Idempotent.
486843bbae19SNavdeep Parhar  */
4869077ba6a8SJohn Baldwin static int
487043bbae19SNavdeep Parhar alloc_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq, int idx)
4871077ba6a8SJohn Baldwin {
487243bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
487343bbae19SNavdeep Parhar 	struct port_info *pi = vi->pi;
4874077ba6a8SJohn Baldwin 	struct adapter *sc = vi->adapter;
487543bbae19SNavdeep Parhar 	struct sge_eq *eq = &ofld_txq->wrq.eq;
487643bbae19SNavdeep Parhar 	int rc, iqidx;
4877077ba6a8SJohn Baldwin 	char name[16];
4878077ba6a8SJohn Baldwin 
487943bbae19SNavdeep Parhar 	MPASS(idx >= 0);
488043bbae19SNavdeep Parhar 	MPASS(idx < vi->nofldtxq);
4881077ba6a8SJohn Baldwin 
488243bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_SW_ALLOCATED)) {
4883077ba6a8SJohn Baldwin 		snprintf(name, sizeof(name), "%d", idx);
488443bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx,
488543bbae19SNavdeep Parhar 		    SYSCTL_CHILDREN(vi->ofld_txq_oid), OID_AUTO, name,
4886077ba6a8SJohn Baldwin 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload tx queue");
4887077ba6a8SJohn Baldwin 
488843bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
488943bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
489043bbae19SNavdeep Parhar 		if (vi->nofldrxq > 0) {
489143bbae19SNavdeep Parhar 			iqidx = vi->first_ofld_rxq + (idx % vi->nofldrxq);
489243bbae19SNavdeep Parhar 			init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
489343bbae19SNavdeep Parhar 			    &sc->sge.ofld_rxq[iqidx].iq, name);
489443bbae19SNavdeep Parhar 		} else {
489543bbae19SNavdeep Parhar 			iqidx = vi->first_rxq + (idx % vi->nrxq);
489643bbae19SNavdeep Parhar 			init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
489743bbae19SNavdeep Parhar 			    &sc->sge.rxq[iqidx].iq, name);
489843bbae19SNavdeep Parhar 		}
489943bbae19SNavdeep Parhar 
490043bbae19SNavdeep Parhar 		rc = alloc_wrq(sc, vi, &ofld_txq->wrq, &vi->ctx, oid);
490143bbae19SNavdeep Parhar 		if (rc != 0) {
490243bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate ofld_txq%d: %d\n", idx,
490343bbae19SNavdeep Parhar 			    rc);
490443bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
4905077ba6a8SJohn Baldwin 			return (rc);
490643bbae19SNavdeep Parhar 		}
490743bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
490843bbae19SNavdeep Parhar 		/* Can't fail after this point. */
4909077ba6a8SJohn Baldwin 
4910568e69e4SJohn Baldwin 		ofld_txq->tx_iscsi_pdus = counter_u64_alloc(M_WAITOK);
4911568e69e4SJohn Baldwin 		ofld_txq->tx_iscsi_octets = counter_u64_alloc(M_WAITOK);
49125b27e4b2SJohn Baldwin 		ofld_txq->tx_iscsi_iso_wrs = counter_u64_alloc(M_WAITOK);
4913fe496dc0SJohn Baldwin 		ofld_txq->tx_toe_tls_records = counter_u64_alloc(M_WAITOK);
4914fe496dc0SJohn Baldwin 		ofld_txq->tx_toe_tls_octets = counter_u64_alloc(M_WAITOK);
491543bbae19SNavdeep Parhar 		add_ofld_txq_sysctls(&vi->ctx, oid, ofld_txq);
4916077ba6a8SJohn Baldwin 	}
4917077ba6a8SJohn Baldwin 
491843bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_HW_ALLOCATED)) {
491943bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, vi, eq);
492043bbae19SNavdeep Parhar 		if (rc != 0) {
492143bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw ofld_txq%d: %d\n", idx,
492243bbae19SNavdeep Parhar 			    rc);
492343bbae19SNavdeep Parhar 			return (rc);
492443bbae19SNavdeep Parhar 		}
492543bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_HW_ALLOCATED);
492643bbae19SNavdeep Parhar 	}
492743bbae19SNavdeep Parhar 
492843bbae19SNavdeep Parhar 	return (0);
492943bbae19SNavdeep Parhar }
493043bbae19SNavdeep Parhar 
493143bbae19SNavdeep Parhar /*
493243bbae19SNavdeep Parhar  * Idempotent.
493343bbae19SNavdeep Parhar  */
493443bbae19SNavdeep Parhar static void
4935077ba6a8SJohn Baldwin free_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq)
4936077ba6a8SJohn Baldwin {
4937077ba6a8SJohn Baldwin 	struct adapter *sc = vi->adapter;
493843bbae19SNavdeep Parhar 	struct sge_eq *eq = &ofld_txq->wrq.eq;
4939077ba6a8SJohn Baldwin 
494043bbae19SNavdeep Parhar 	if (eq->flags & EQ_HW_ALLOCATED) {
494143bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
494243bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, eq);
494343bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
494443bbae19SNavdeep Parhar 	}
4945077ba6a8SJohn Baldwin 
494643bbae19SNavdeep Parhar 	if (eq->flags & EQ_SW_ALLOCATED) {
494743bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
4948568e69e4SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_pdus);
4949568e69e4SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_octets);
49505b27e4b2SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_iso_wrs);
4951fe496dc0SJohn Baldwin 		counter_u64_free(ofld_txq->tx_toe_tls_records);
4952fe496dc0SJohn Baldwin 		counter_u64_free(ofld_txq->tx_toe_tls_octets);
495343bbae19SNavdeep Parhar 		free_wrq(sc, &ofld_txq->wrq);
495443bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_SW_ALLOCATED));
4955077ba6a8SJohn Baldwin 		bzero(ofld_txq, sizeof(*ofld_txq));
495643bbae19SNavdeep Parhar 	}
495743bbae19SNavdeep Parhar }
495843bbae19SNavdeep Parhar 
495943bbae19SNavdeep Parhar static void
496043bbae19SNavdeep Parhar add_ofld_txq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
496143bbae19SNavdeep Parhar     struct sge_ofld_txq *ofld_txq)
496243bbae19SNavdeep Parhar {
496343bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
496443bbae19SNavdeep Parhar 
496543bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
496643bbae19SNavdeep Parhar 		return;
496743bbae19SNavdeep Parhar 
496843bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
496943bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_pdus",
497043bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_pdus,
497143bbae19SNavdeep Parhar 	    "# of iSCSI PDUs transmitted");
497243bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_octets",
497343bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_octets,
497443bbae19SNavdeep Parhar 	    "# of payload octets in transmitted iSCSI PDUs");
49755b27e4b2SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_iso_wrs",
49765b27e4b2SJohn Baldwin 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_iso_wrs,
49775b27e4b2SJohn Baldwin 	    "# of iSCSI segmentation offload work requests");
497843bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_records",
497943bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_toe_tls_records,
498043bbae19SNavdeep Parhar 	    "# of TOE TLS records transmitted");
498143bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_octets",
498243bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_toe_tls_octets,
498343bbae19SNavdeep Parhar 	    "# of payload octets in transmitted TOE TLS records");
4984077ba6a8SJohn Baldwin }
4985077ba6a8SJohn Baldwin #endif
4986077ba6a8SJohn Baldwin 
498754e4ee71SNavdeep Parhar static void
498854e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
498954e4ee71SNavdeep Parhar {
499054e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
499154e4ee71SNavdeep Parhar 
499254e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
499354e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
499454e4ee71SNavdeep Parhar 
499554e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
499654e4ee71SNavdeep Parhar }
499754e4ee71SNavdeep Parhar 
499854e4ee71SNavdeep Parhar static inline void
499954e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
500054e4ee71SNavdeep Parhar {
50014d6db4e0SNavdeep Parhar 	uint32_t n, v;
500254e4ee71SNavdeep Parhar 
500346e1e307SNavdeep Parhar 	n = IDXDIFF(fl->pidx >> 3, fl->dbidx, fl->sidx);
50044d6db4e0SNavdeep Parhar 	MPASS(n > 0);
5005d14b0ac1SNavdeep Parhar 
500654e4ee71SNavdeep Parhar 	wmb();
50074d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
50084d6db4e0SNavdeep Parhar 	if (fl->udb)
50094d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
50104d6db4e0SNavdeep Parhar 	else
5011315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg, v);
50124d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
501354e4ee71SNavdeep Parhar }
501454e4ee71SNavdeep Parhar 
5015fb12416cSNavdeep Parhar /*
50164d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating up to 'n' buffers.  Buffers that are
50174d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
5018733b9277SNavdeep Parhar  *
50194d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
50204d6db4e0SNavdeep Parhar  * of starving freelists.
5021fb12416cSNavdeep Parhar  */
5022733b9277SNavdeep Parhar static int
50234d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
502454e4ee71SNavdeep Parhar {
50254d6db4e0SNavdeep Parhar 	__be64 *d;
50264d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
502738035ed6SNavdeep Parhar 	uintptr_t pa;
502854e4ee71SNavdeep Parhar 	caddr_t cl;
502946e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
503038035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
5031294e62beSAlexander Motin 	uint16_t max_pidx, zidx = fl->zidx;
50324d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
503354e4ee71SNavdeep Parhar 
503454e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
503554e4ee71SNavdeep Parhar 
50364d6db4e0SNavdeep Parhar 	/*
5037453130d9SPedro F. Giffuni 	 * We always stop at the beginning of the hardware descriptor that's just
50384d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
50394d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
50404d6db4e0SNavdeep Parhar 	 */
50414d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
50424d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
50434d6db4e0SNavdeep Parhar 		return (0);
504454e4ee71SNavdeep Parhar 
50454d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
50464d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
5047294e62beSAlexander Motin 	rxb = &sc->sge.rx_buf_info[zidx];
50484d6db4e0SNavdeep Parhar 
50494d6db4e0SNavdeep Parhar 	while (n > 0) {
505054e4ee71SNavdeep Parhar 
505154e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
505254e4ee71SNavdeep Parhar 
5053c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
505438035ed6SNavdeep Parhar 				/*
505538035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
505638035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
505738035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
505838035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
505938035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
506038035ed6SNavdeep Parhar 				 */
506138035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
5062a9c4062aSNavdeep Parhar 				goto recycled;
506338035ed6SNavdeep Parhar 			}
506454e4ee71SNavdeep Parhar 
506538035ed6SNavdeep Parhar 			/*
506638035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
506738035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
506838035ed6SNavdeep Parhar 			 * when they're recycled.
506938035ed6SNavdeep Parhar 			 */
507046e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
507138035ed6SNavdeep Parhar 			MPASS(clm != NULL);
50721458bff9SNavdeep Parhar 
507338035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
507438035ed6SNavdeep Parhar 				fl->cl_recycled++;
507582eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
507654e4ee71SNavdeep Parhar 				goto recycled;
507754e4ee71SNavdeep Parhar 			}
50781458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
50791458bff9SNavdeep Parhar 		}
508038035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
508146e1e307SNavdeep Parhar 		cl = uma_zalloc(rxb->zone, M_NOWAIT);
50822b9010f0SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
5083294e62beSAlexander Motin 			if (zidx != fl->safe_zidx) {
5084294e62beSAlexander Motin 				zidx = fl->safe_zidx;
5085294e62beSAlexander Motin 				rxb = &sc->sge.rx_buf_info[zidx];
508646e1e307SNavdeep Parhar 				cl = uma_zalloc(rxb->zone, M_NOWAIT);
50872b9010f0SNavdeep Parhar 			}
50882b9010f0SNavdeep Parhar 			if (cl == NULL)
508954e4ee71SNavdeep Parhar 				break;
509054e4ee71SNavdeep Parhar 		}
509138035ed6SNavdeep Parhar 		fl->cl_allocated++;
50924d6db4e0SNavdeep Parhar 		n--;
509354e4ee71SNavdeep Parhar 
509438035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
509554e4ee71SNavdeep Parhar 		sd->cl = cl;
5096294e62beSAlexander Motin 		sd->zidx = zidx;
509746e1e307SNavdeep Parhar 
509846e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
509946e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx2);
510046e1e307SNavdeep Parhar 			sd->moff = rxb->size2;
510146e1e307SNavdeep Parhar 		} else {
510246e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx1);
510346e1e307SNavdeep Parhar 			sd->moff = 0;
510446e1e307SNavdeep Parhar 		}
51057d29df59SNavdeep Parhar recycled:
5106c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
510738035ed6SNavdeep Parhar 		d++;
510854e4ee71SNavdeep Parhar 		sd++;
510946e1e307SNavdeep Parhar 		if (__predict_false((++fl->pidx & 7) == 0)) {
511046e1e307SNavdeep Parhar 			uint16_t pidx = fl->pidx >> 3;
51114d6db4e0SNavdeep Parhar 
51124d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
511354e4ee71SNavdeep Parhar 				fl->pidx = 0;
51144d6db4e0SNavdeep Parhar 				pidx = 0;
511554e4ee71SNavdeep Parhar 				sd = fl->sdesc;
511654e4ee71SNavdeep Parhar 				d = fl->desc;
511754e4ee71SNavdeep Parhar 			}
511846e1e307SNavdeep Parhar 			if (n < 8 || pidx == max_pidx)
51194d6db4e0SNavdeep Parhar 				break;
51204d6db4e0SNavdeep Parhar 
51214d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
51224d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
51234d6db4e0SNavdeep Parhar 		}
512454e4ee71SNavdeep Parhar 	}
5125fb12416cSNavdeep Parhar 
512646e1e307SNavdeep Parhar 	if ((fl->pidx >> 3) != fl->dbidx)
5127fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
5128733b9277SNavdeep Parhar 
5129733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
5130733b9277SNavdeep Parhar }
5131733b9277SNavdeep Parhar 
5132733b9277SNavdeep Parhar /*
5133733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
5134733b9277SNavdeep Parhar  */
5135733b9277SNavdeep Parhar static void
5136733b9277SNavdeep Parhar refill_sfl(void *arg)
5137733b9277SNavdeep Parhar {
5138733b9277SNavdeep Parhar 	struct adapter *sc = arg;
5139733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
5140733b9277SNavdeep Parhar 
5141fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
5142733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
5143733b9277SNavdeep Parhar 		FL_LOCK(fl);
5144733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
5145733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
5146733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
5147733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
5148733b9277SNavdeep Parhar 		}
5149733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
5150733b9277SNavdeep Parhar 	}
5151733b9277SNavdeep Parhar 
5152733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
5153733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
515454e4ee71SNavdeep Parhar }
515554e4ee71SNavdeep Parhar 
515643bbae19SNavdeep Parhar /*
515743bbae19SNavdeep Parhar  * Release the driver's reference on all buffers in the given freelist.  Buffers
515843bbae19SNavdeep Parhar  * with kernel references cannot be freed and will prevent the driver from being
515943bbae19SNavdeep Parhar  * unloaded safely.
516043bbae19SNavdeep Parhar  */
516143bbae19SNavdeep Parhar void
516243bbae19SNavdeep Parhar free_fl_buffers(struct adapter *sc, struct sge_fl *fl)
516354e4ee71SNavdeep Parhar {
516454e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
516538035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
516654e4ee71SNavdeep Parhar 	int i;
516754e4ee71SNavdeep Parhar 
516854e4ee71SNavdeep Parhar 	sd = fl->sdesc;
51694d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
517038035ed6SNavdeep Parhar 		if (sd->cl == NULL)
517138035ed6SNavdeep Parhar 			continue;
517254e4ee71SNavdeep Parhar 
517382eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
517446e1e307SNavdeep Parhar 			uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, sd->cl);
517546e1e307SNavdeep Parhar 		else if (fl->flags & FL_BUF_PACKING) {
517646e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
517746e1e307SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
517846e1e307SNavdeep Parhar 				uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone,
517946e1e307SNavdeep Parhar 				    sd->cl);
518082eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
518154e4ee71SNavdeep Parhar 			}
518246e1e307SNavdeep Parhar 		}
518338035ed6SNavdeep Parhar 		sd->cl = NULL;
518454e4ee71SNavdeep Parhar 	}
518554e4ee71SNavdeep Parhar 
518643bbae19SNavdeep Parhar 	if (fl->flags & FL_BUF_RESUME) {
518743bbae19SNavdeep Parhar 		m_freem(fl->m0);
518843bbae19SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
518943bbae19SNavdeep Parhar 	}
519054e4ee71SNavdeep Parhar }
519154e4ee71SNavdeep Parhar 
51927951040fSNavdeep Parhar static inline void
51937951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
519454e4ee71SNavdeep Parhar {
51957951040fSNavdeep Parhar 	int rc;
519654e4ee71SNavdeep Parhar 
51977951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
519854e4ee71SNavdeep Parhar 
51997951040fSNavdeep Parhar 	sglist_reset(gl);
52007951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
52017951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
52027951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
52037951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
520454e4ee71SNavdeep Parhar 	}
520554e4ee71SNavdeep Parhar 
52067951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
52077951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
52087951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
520930e3f2b4SNavdeep Parhar #if 0	/* vm_wr not readily available here. */
521030e3f2b4SNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 && gl->sg_nseg <= max_nsegs_allowed(m, vm_wr),
52117951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
521230e3f2b4SNavdeep Parhar 		gl->sg_nseg, max_nsegs_allowed(m, vm_wr)));
521330e3f2b4SNavdeep Parhar #endif
521454e4ee71SNavdeep Parhar }
521554e4ee71SNavdeep Parhar 
521654e4ee71SNavdeep Parhar /*
52177951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
521854e4ee71SNavdeep Parhar  */
52197951040fSNavdeep Parhar static inline u_int
5220a4a4ad2dSNavdeep Parhar txpkt_len16(u_int nsegs, const u_int extra)
52217951040fSNavdeep Parhar {
52227951040fSNavdeep Parhar 	u_int n;
52237951040fSNavdeep Parhar 
52247951040fSNavdeep Parhar 	MPASS(nsegs > 0);
52257951040fSNavdeep Parhar 
52267951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
5227a4a4ad2dSNavdeep Parhar 	n = extra + sizeof(struct fw_eth_tx_pkt_wr) +
5228a4a4ad2dSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) +
52297951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
52307951040fSNavdeep Parhar 
52317951040fSNavdeep Parhar 	return (howmany(n, 16));
52327951040fSNavdeep Parhar }
523354e4ee71SNavdeep Parhar 
523454e4ee71SNavdeep Parhar /*
52356af45170SJohn Baldwin  * len16 for a txpkt_vm WR with a GL.  Includes the firmware work
52366af45170SJohn Baldwin  * request header.
52376af45170SJohn Baldwin  */
52386af45170SJohn Baldwin static inline u_int
5239a4a4ad2dSNavdeep Parhar txpkt_vm_len16(u_int nsegs, const u_int extra)
52406af45170SJohn Baldwin {
52416af45170SJohn Baldwin 	u_int n;
52426af45170SJohn Baldwin 
52436af45170SJohn Baldwin 	MPASS(nsegs > 0);
52446af45170SJohn Baldwin 
52456af45170SJohn Baldwin 	nsegs--; /* first segment is part of ulptx_sgl */
5246a4a4ad2dSNavdeep Parhar 	n = extra + sizeof(struct fw_eth_tx_pkt_vm_wr) +
52476af45170SJohn Baldwin 	    sizeof(struct cpl_tx_pkt_core) +
52486af45170SJohn Baldwin 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
52496af45170SJohn Baldwin 
52506af45170SJohn Baldwin 	return (howmany(n, 16));
52516af45170SJohn Baldwin }
52526af45170SJohn Baldwin 
5253a4a4ad2dSNavdeep Parhar static inline void
525430e3f2b4SNavdeep Parhar calculate_mbuf_len16(struct mbuf *m, bool vm_wr)
5255a4a4ad2dSNavdeep Parhar {
5256a4a4ad2dSNavdeep Parhar 	const int lso = sizeof(struct cpl_tx_pkt_lso_core);
5257a4a4ad2dSNavdeep Parhar 	const int tnl_lso = sizeof(struct cpl_tx_tnl_lso);
5258a4a4ad2dSNavdeep Parhar 
525930e3f2b4SNavdeep Parhar 	if (vm_wr) {
5260a4a4ad2dSNavdeep Parhar 		if (needs_tso(m))
5261a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), lso));
5262a4a4ad2dSNavdeep Parhar 		else
5263a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), 0));
5264a4a4ad2dSNavdeep Parhar 		return;
5265a4a4ad2dSNavdeep Parhar 	}
5266a4a4ad2dSNavdeep Parhar 
5267a4a4ad2dSNavdeep Parhar 	if (needs_tso(m)) {
5268a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m))
5269a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), tnl_lso));
5270a4a4ad2dSNavdeep Parhar 		else
5271a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), lso));
5272a4a4ad2dSNavdeep Parhar 	} else
5273a4a4ad2dSNavdeep Parhar 		set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), 0));
5274a4a4ad2dSNavdeep Parhar }
5275a4a4ad2dSNavdeep Parhar 
52766af45170SJohn Baldwin /*
52777951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
52787951040fSNavdeep Parhar  * request header.
52797951040fSNavdeep Parhar  */
52807951040fSNavdeep Parhar static inline u_int
52817951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
52827951040fSNavdeep Parhar {
52837951040fSNavdeep Parhar 	u_int n;
52847951040fSNavdeep Parhar 
52857951040fSNavdeep Parhar 	MPASS(nsegs > 0);
52867951040fSNavdeep Parhar 
52877951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
52887951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
52897951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
52907951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
52917951040fSNavdeep Parhar 
52927951040fSNavdeep Parhar 	return (howmany(n, 16));
52937951040fSNavdeep Parhar }
52947951040fSNavdeep Parhar 
52957951040fSNavdeep Parhar /*
52967951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
52977951040fSNavdeep Parhar  * request header.
52987951040fSNavdeep Parhar  */
52997951040fSNavdeep Parhar static inline u_int
53007951040fSNavdeep Parhar txpkts1_len16(void)
53017951040fSNavdeep Parhar {
53027951040fSNavdeep Parhar 	u_int n;
53037951040fSNavdeep Parhar 
53047951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
53057951040fSNavdeep Parhar 
53067951040fSNavdeep Parhar 	return (howmany(n, 16));
53077951040fSNavdeep Parhar }
53087951040fSNavdeep Parhar 
53097951040fSNavdeep Parhar static inline u_int
53107951040fSNavdeep Parhar imm_payload(u_int ndesc)
53117951040fSNavdeep Parhar {
53127951040fSNavdeep Parhar 	u_int n;
53137951040fSNavdeep Parhar 
53147951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
53157951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
53167951040fSNavdeep Parhar 
53177951040fSNavdeep Parhar 	return (n);
53187951040fSNavdeep Parhar }
53197951040fSNavdeep Parhar 
5320c0236bd9SNavdeep Parhar static inline uint64_t
5321c0236bd9SNavdeep Parhar csum_to_ctrl(struct adapter *sc, struct mbuf *m)
5322c0236bd9SNavdeep Parhar {
5323c0236bd9SNavdeep Parhar 	uint64_t ctrl;
5324a4a4ad2dSNavdeep Parhar 	int csum_type, l2hlen, l3hlen;
5325a4a4ad2dSNavdeep Parhar 	int x, y;
5326a4a4ad2dSNavdeep Parhar 	static const int csum_types[3][2] = {
5327a4a4ad2dSNavdeep Parhar 		{TX_CSUM_TCPIP, TX_CSUM_TCPIP6},
5328a4a4ad2dSNavdeep Parhar 		{TX_CSUM_UDPIP, TX_CSUM_UDPIP6},
5329a4a4ad2dSNavdeep Parhar 		{TX_CSUM_IP, 0}
5330a4a4ad2dSNavdeep Parhar 	};
5331c0236bd9SNavdeep Parhar 
5332c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
5333c0236bd9SNavdeep Parhar 
5334a4a4ad2dSNavdeep Parhar 	if (!needs_hwcsum(m))
5335c0236bd9SNavdeep Parhar 		return (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS);
5336c0236bd9SNavdeep Parhar 
5337a4a4ad2dSNavdeep Parhar 	MPASS(m->m_pkthdr.l2hlen >= ETHER_HDR_LEN);
5338a4a4ad2dSNavdeep Parhar 	MPASS(m->m_pkthdr.l3hlen >= sizeof(struct ip));
5339a4a4ad2dSNavdeep Parhar 
5340a4a4ad2dSNavdeep Parhar 	if (needs_vxlan_csum(m)) {
5341a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.l4hlen > 0);
5342a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.l5hlen > 0);
5343a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.inner_l2hlen >= ETHER_HDR_LEN);
5344a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.inner_l3hlen >= sizeof(struct ip));
5345a4a4ad2dSNavdeep Parhar 
5346a4a4ad2dSNavdeep Parhar 		l2hlen = m->m_pkthdr.l2hlen + m->m_pkthdr.l3hlen +
5347a4a4ad2dSNavdeep Parhar 		    m->m_pkthdr.l4hlen + m->m_pkthdr.l5hlen +
5348a4a4ad2dSNavdeep Parhar 		    m->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN;
5349a4a4ad2dSNavdeep Parhar 		l3hlen = m->m_pkthdr.inner_l3hlen;
5350a4a4ad2dSNavdeep Parhar 	} else {
5351a4a4ad2dSNavdeep Parhar 		l2hlen = m->m_pkthdr.l2hlen - ETHER_HDR_LEN;
5352a4a4ad2dSNavdeep Parhar 		l3hlen = m->m_pkthdr.l3hlen;
5353c0236bd9SNavdeep Parhar 	}
5354c0236bd9SNavdeep Parhar 
5355a4a4ad2dSNavdeep Parhar 	ctrl = 0;
5356a4a4ad2dSNavdeep Parhar 	if (!needs_l3_csum(m))
5357a4a4ad2dSNavdeep Parhar 		ctrl |= F_TXPKT_IPCSUM_DIS;
5358a4a4ad2dSNavdeep Parhar 
5359a4a4ad2dSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP_TCP | CSUM_INNER_IP_TCP |
5360a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TCP | CSUM_INNER_IP6_TCP))
5361a4a4ad2dSNavdeep Parhar 		x = 0;	/* TCP */
5362a4a4ad2dSNavdeep Parhar 	else if (m->m_pkthdr.csum_flags & (CSUM_IP_UDP | CSUM_INNER_IP_UDP |
5363a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_UDP | CSUM_INNER_IP6_UDP))
5364a4a4ad2dSNavdeep Parhar 		x = 1;	/* UDP */
5365c0236bd9SNavdeep Parhar 	else
5366a4a4ad2dSNavdeep Parhar 		x = 2;
5367a4a4ad2dSNavdeep Parhar 
5368a4a4ad2dSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_IP_TCP | CSUM_IP_UDP |
5369a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_UDP))
5370a4a4ad2dSNavdeep Parhar 		y = 0;	/* IPv4 */
5371a4a4ad2dSNavdeep Parhar 	else {
5372a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.csum_flags & (CSUM_IP6_TCP | CSUM_IP6_UDP |
5373a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_UDP));
5374a4a4ad2dSNavdeep Parhar 		y = 1;	/* IPv6 */
5375a4a4ad2dSNavdeep Parhar 	}
5376a4a4ad2dSNavdeep Parhar 	/*
5377a4a4ad2dSNavdeep Parhar 	 * needs_hwcsum returned true earlier so there must be some kind of
5378a4a4ad2dSNavdeep Parhar 	 * checksum to calculate.
5379a4a4ad2dSNavdeep Parhar 	 */
5380a4a4ad2dSNavdeep Parhar 	csum_type = csum_types[x][y];
5381a4a4ad2dSNavdeep Parhar 	MPASS(csum_type != 0);
5382a4a4ad2dSNavdeep Parhar 	if (csum_type == TX_CSUM_IP)
5383a4a4ad2dSNavdeep Parhar 		ctrl |= F_TXPKT_L4CSUM_DIS;
5384a4a4ad2dSNavdeep Parhar 	ctrl |= V_TXPKT_CSUM_TYPE(csum_type) | V_TXPKT_IPHDR_LEN(l3hlen);
5385a4a4ad2dSNavdeep Parhar 	if (chip_id(sc) <= CHELSIO_T5)
5386a4a4ad2dSNavdeep Parhar 		ctrl |= V_TXPKT_ETHHDR_LEN(l2hlen);
5387a4a4ad2dSNavdeep Parhar 	else
5388a4a4ad2dSNavdeep Parhar 		ctrl |= V_T6_TXPKT_ETHHDR_LEN(l2hlen);
5389c0236bd9SNavdeep Parhar 
5390c0236bd9SNavdeep Parhar 	return (ctrl);
5391c0236bd9SNavdeep Parhar }
5392c0236bd9SNavdeep Parhar 
5393a4a4ad2dSNavdeep Parhar static inline void *
5394a4a4ad2dSNavdeep Parhar write_lso_cpl(void *cpl, struct mbuf *m0)
5395a4a4ad2dSNavdeep Parhar {
5396a4a4ad2dSNavdeep Parhar 	struct cpl_tx_pkt_lso_core *lso;
5397a4a4ad2dSNavdeep Parhar 	uint32_t ctrl;
5398a4a4ad2dSNavdeep Parhar 
5399a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5400a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
5401a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs TSO but missing header lengths",
5402a4a4ad2dSNavdeep Parhar 		__func__, m0));
5403a4a4ad2dSNavdeep Parhar 
5404a4a4ad2dSNavdeep Parhar 	ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
5405a4a4ad2dSNavdeep Parhar 	    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
5406a4a4ad2dSNavdeep Parhar 	    V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) |
5407a4a4ad2dSNavdeep Parhar 	    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
5408a4a4ad2dSNavdeep Parhar 	    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
5409a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5410a4a4ad2dSNavdeep Parhar 		ctrl |= F_LSO_IPV6;
5411a4a4ad2dSNavdeep Parhar 
5412a4a4ad2dSNavdeep Parhar 	lso = cpl;
5413a4a4ad2dSNavdeep Parhar 	lso->lso_ctrl = htobe32(ctrl);
5414a4a4ad2dSNavdeep Parhar 	lso->ipid_ofst = htobe16(0);
5415a4a4ad2dSNavdeep Parhar 	lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
5416a4a4ad2dSNavdeep Parhar 	lso->seqno_offset = htobe32(0);
5417a4a4ad2dSNavdeep Parhar 	lso->len = htobe32(m0->m_pkthdr.len);
5418a4a4ad2dSNavdeep Parhar 
5419a4a4ad2dSNavdeep Parhar 	return (lso + 1);
5420a4a4ad2dSNavdeep Parhar }
5421a4a4ad2dSNavdeep Parhar 
5422a4a4ad2dSNavdeep Parhar static void *
5423a4a4ad2dSNavdeep Parhar write_tnl_lso_cpl(void *cpl, struct mbuf *m0)
5424a4a4ad2dSNavdeep Parhar {
5425a4a4ad2dSNavdeep Parhar 	struct cpl_tx_tnl_lso *tnl_lso = cpl;
5426a4a4ad2dSNavdeep Parhar 	uint32_t ctrl;
5427a4a4ad2dSNavdeep Parhar 
5428a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.inner_l2hlen > 0 &&
5429a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.inner_l3hlen > 0 && m0->m_pkthdr.inner_l4hlen > 0 &&
5430a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.inner_l5hlen > 0,
5431a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs VXLAN_TSO but missing inner header lengths",
5432a4a4ad2dSNavdeep Parhar 		__func__, m0));
5433a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5434a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0 && m0->m_pkthdr.l5hlen > 0,
5435a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs VXLAN_TSO but missing outer header lengths",
5436a4a4ad2dSNavdeep Parhar 		__func__, m0));
5437a4a4ad2dSNavdeep Parhar 
5438a4a4ad2dSNavdeep Parhar 	/* Outer headers. */
5439a4a4ad2dSNavdeep Parhar 	ctrl = V_CPL_TX_TNL_LSO_OPCODE(CPL_TX_TNL_LSO) |
5440a4a4ad2dSNavdeep Parhar 	    F_CPL_TX_TNL_LSO_FIRST | F_CPL_TX_TNL_LSO_LAST |
5441a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_ETHHDRLENOUT(
5442a4a4ad2dSNavdeep Parhar 		(m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) |
5443a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_IPHDRLENOUT(m0->m_pkthdr.l3hlen >> 2) |
5444a4a4ad2dSNavdeep Parhar 	    F_CPL_TX_TNL_LSO_IPLENSETOUT;
5445a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5446a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPV6OUT;
5447a4a4ad2dSNavdeep Parhar 	else {
5448a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPHDRCHKOUT |
5449a4a4ad2dSNavdeep Parhar 		    F_CPL_TX_TNL_LSO_IPIDINCOUT;
5450a4a4ad2dSNavdeep Parhar 	}
5451a4a4ad2dSNavdeep Parhar 	tnl_lso->op_to_IpIdSplitOut = htobe32(ctrl);
5452a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdOffsetOut = 0;
5453a4a4ad2dSNavdeep Parhar 	tnl_lso->UdpLenSetOut_to_TnlHdrLen =
5454a4a4ad2dSNavdeep Parhar 		htobe16(F_CPL_TX_TNL_LSO_UDPCHKCLROUT |
5455a4a4ad2dSNavdeep Parhar 		    F_CPL_TX_TNL_LSO_UDPLENSETOUT |
5456a4a4ad2dSNavdeep Parhar 		    V_CPL_TX_TNL_LSO_TNLHDRLEN(m0->m_pkthdr.l2hlen +
5457a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen +
5458a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.l5hlen) |
5459a4a4ad2dSNavdeep Parhar 		    V_CPL_TX_TNL_LSO_TNLTYPE(TX_TNL_TYPE_VXLAN));
5460a4a4ad2dSNavdeep Parhar 	tnl_lso->r1 = 0;
5461a4a4ad2dSNavdeep Parhar 
5462a4a4ad2dSNavdeep Parhar 	/* Inner headers. */
5463a4a4ad2dSNavdeep Parhar 	ctrl = V_CPL_TX_TNL_LSO_ETHHDRLEN(
5464a4a4ad2dSNavdeep Parhar 	    (m0->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN) >> 2) |
5465a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_IPHDRLEN(m0->m_pkthdr.inner_l3hlen >> 2) |
5466a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_TCPHDRLEN(m0->m_pkthdr.inner_l4hlen >> 2);
5467a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.inner_l3hlen == sizeof(struct ip6_hdr))
5468a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPV6;
5469a4a4ad2dSNavdeep Parhar 	tnl_lso->Flow_to_TcpHdrLen = htobe32(ctrl);
5470a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdOffset = 0;
5471a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdSplit_to_Mss =
5472a4a4ad2dSNavdeep Parhar 	    htobe16(V_CPL_TX_TNL_LSO_MSS(m0->m_pkthdr.tso_segsz));
5473a4a4ad2dSNavdeep Parhar 	tnl_lso->TCPSeqOffset = 0;
5474a4a4ad2dSNavdeep Parhar 	tnl_lso->EthLenOffset_Size =
5475a4a4ad2dSNavdeep Parhar 	    htobe32(V_CPL_TX_TNL_LSO_SIZE(m0->m_pkthdr.len));
5476a4a4ad2dSNavdeep Parhar 
5477a4a4ad2dSNavdeep Parhar 	return (tnl_lso + 1);
5478a4a4ad2dSNavdeep Parhar }
5479a4a4ad2dSNavdeep Parhar 
5480800535c2SNavdeep Parhar #define VM_TX_L2HDR_LEN	16	/* ethmacdst to vlantci */
5481800535c2SNavdeep Parhar 
54827951040fSNavdeep Parhar /*
54836af45170SJohn Baldwin  * Write a VM txpkt WR for this packet to the hardware descriptors, update the
54846af45170SJohn Baldwin  * software descriptor, and advance the pidx.  It is guaranteed that enough
54856af45170SJohn Baldwin  * descriptors are available.
54866af45170SJohn Baldwin  *
54876af45170SJohn Baldwin  * The return value is the # of hardware descriptors used.
54886af45170SJohn Baldwin  */
54896af45170SJohn Baldwin static u_int
5490d735920dSNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0)
54916af45170SJohn Baldwin {
5492d735920dSNavdeep Parhar 	struct sge_eq *eq;
5493d735920dSNavdeep Parhar 	struct fw_eth_tx_pkt_vm_wr *wr;
54946af45170SJohn Baldwin 	struct tx_sdesc *txsd;
54956af45170SJohn Baldwin 	struct cpl_tx_pkt_core *cpl;
54966af45170SJohn Baldwin 	uint32_t ctrl;	/* used in many unrelated places */
54976af45170SJohn Baldwin 	uint64_t ctrl1;
549839d5cbdcSNavdeep Parhar 	int len16, ndesc, pktlen;
54996af45170SJohn Baldwin 	caddr_t dst;
55006af45170SJohn Baldwin 
55016af45170SJohn Baldwin 	TXQ_LOCK_ASSERT_OWNED(txq);
55026af45170SJohn Baldwin 	M_ASSERTPKTHDR(m0);
55036af45170SJohn Baldwin 
55046af45170SJohn Baldwin 	len16 = mbuf_len16(m0);
55056af45170SJohn Baldwin 	pktlen = m0->m_pkthdr.len;
55066af45170SJohn Baldwin 	ctrl = sizeof(struct cpl_tx_pkt_core);
55076af45170SJohn Baldwin 	if (needs_tso(m0))
55086af45170SJohn Baldwin 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
55090cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
55106af45170SJohn Baldwin 
55116af45170SJohn Baldwin 	/* Firmware work request header */
5512d735920dSNavdeep Parhar 	eq = &txq->eq;
5513d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
55146af45170SJohn Baldwin 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
55156af45170SJohn Baldwin 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
55166af45170SJohn Baldwin 
55176af45170SJohn Baldwin 	ctrl = V_FW_WR_LEN16(len16);
55186af45170SJohn Baldwin 	wr->equiq_to_len16 = htobe32(ctrl);
55196af45170SJohn Baldwin 	wr->r3[0] = 0;
55206af45170SJohn Baldwin 	wr->r3[1] = 0;
55216af45170SJohn Baldwin 
55226af45170SJohn Baldwin 	/*
55236af45170SJohn Baldwin 	 * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci.
55246af45170SJohn Baldwin 	 * vlantci is ignored unless the ethtype is 0x8100, so it's
55256af45170SJohn Baldwin 	 * simpler to always copy it rather than making it
55266af45170SJohn Baldwin 	 * conditional.  Also, it seems that we do not have to set
55276af45170SJohn Baldwin 	 * vlantci or fake the ethtype when doing VLAN tag insertion.
55286af45170SJohn Baldwin 	 */
5529800535c2SNavdeep Parhar 	m_copydata(m0, 0, VM_TX_L2HDR_LEN, wr->ethmacdst);
55306af45170SJohn Baldwin 
55316af45170SJohn Baldwin 	if (needs_tso(m0)) {
5532a4a4ad2dSNavdeep Parhar 		cpl = write_lso_cpl(wr + 1, m0);
55336af45170SJohn Baldwin 		txq->tso_wrs++;
5534c0236bd9SNavdeep Parhar 	} else
55356af45170SJohn Baldwin 		cpl = (void *)(wr + 1);
55366af45170SJohn Baldwin 
55376af45170SJohn Baldwin 	/* Checksum offload */
5538c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
5539c0236bd9SNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
55406af45170SJohn Baldwin 		txq->txcsum++;	/* some hardware assistance provided */
55416af45170SJohn Baldwin 
55426af45170SJohn Baldwin 	/* VLAN tag insertion */
55436af45170SJohn Baldwin 	if (needs_vlan_insertion(m0)) {
55446af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_VLAN_VLD |
55456af45170SJohn Baldwin 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
55466af45170SJohn Baldwin 		txq->vlan_insertion++;
55476af45170SJohn Baldwin 	}
55486af45170SJohn Baldwin 
55496af45170SJohn Baldwin 	/* CPL header */
55506af45170SJohn Baldwin 	cpl->ctrl0 = txq->cpl_ctrl0;
55516af45170SJohn Baldwin 	cpl->pack = 0;
55526af45170SJohn Baldwin 	cpl->len = htobe16(pktlen);
55536af45170SJohn Baldwin 	cpl->ctrl1 = htobe64(ctrl1);
55546af45170SJohn Baldwin 
55556af45170SJohn Baldwin 	/* SGL */
55566af45170SJohn Baldwin 	dst = (void *)(cpl + 1);
55576af45170SJohn Baldwin 
55586af45170SJohn Baldwin 	/*
55596af45170SJohn Baldwin 	 * A packet using TSO will use up an entire descriptor for the
55606af45170SJohn Baldwin 	 * firmware work request header, LSO CPL, and TX_PKT_XT CPL.
55616af45170SJohn Baldwin 	 * If this descriptor is the last descriptor in the ring, wrap
55626af45170SJohn Baldwin 	 * around to the front of the ring explicitly for the start of
55636af45170SJohn Baldwin 	 * the sgl.
55646af45170SJohn Baldwin 	 */
55656af45170SJohn Baldwin 	if (dst == (void *)&eq->desc[eq->sidx]) {
55666af45170SJohn Baldwin 		dst = (void *)&eq->desc[0];
55676af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, 0);
55686af45170SJohn Baldwin 	} else
55696af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
55706af45170SJohn Baldwin 	txq->sgl_wrs++;
55716af45170SJohn Baldwin 	txq->txpkt_wrs++;
55726af45170SJohn Baldwin 
55736af45170SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
55746af45170SJohn Baldwin 	txsd->m = m0;
55756af45170SJohn Baldwin 	txsd->desc_used = ndesc;
55766af45170SJohn Baldwin 
55776af45170SJohn Baldwin 	return (ndesc);
55786af45170SJohn Baldwin }
55796af45170SJohn Baldwin 
55806af45170SJohn Baldwin /*
55815cdaef71SJohn Baldwin  * Write a raw WR to the hardware descriptors, update the software
55825cdaef71SJohn Baldwin  * descriptor, and advance the pidx.  It is guaranteed that enough
55835cdaef71SJohn Baldwin  * descriptors are available.
55845cdaef71SJohn Baldwin  *
55855cdaef71SJohn Baldwin  * The return value is the # of hardware descriptors used.
55865cdaef71SJohn Baldwin  */
55875cdaef71SJohn Baldwin static u_int
55885cdaef71SJohn Baldwin write_raw_wr(struct sge_txq *txq, void *wr, struct mbuf *m0, u_int available)
55895cdaef71SJohn Baldwin {
55905cdaef71SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
55915cdaef71SJohn Baldwin 	struct tx_sdesc *txsd;
55925cdaef71SJohn Baldwin 	struct mbuf *m;
55935cdaef71SJohn Baldwin 	caddr_t dst;
55945cdaef71SJohn Baldwin 	int len16, ndesc;
55955cdaef71SJohn Baldwin 
55965cdaef71SJohn Baldwin 	len16 = mbuf_len16(m0);
55970cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
55985cdaef71SJohn Baldwin 	MPASS(ndesc <= available);
55995cdaef71SJohn Baldwin 
56005cdaef71SJohn Baldwin 	dst = wr;
56015cdaef71SJohn Baldwin 	for (m = m0; m != NULL; m = m->m_next)
56025cdaef71SJohn Baldwin 		copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
56035cdaef71SJohn Baldwin 
56045cdaef71SJohn Baldwin 	txq->raw_wrs++;
56055cdaef71SJohn Baldwin 
56065cdaef71SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
56075cdaef71SJohn Baldwin 	txsd->m = m0;
56085cdaef71SJohn Baldwin 	txsd->desc_used = ndesc;
56095cdaef71SJohn Baldwin 
56105cdaef71SJohn Baldwin 	return (ndesc);
56115cdaef71SJohn Baldwin }
56125cdaef71SJohn Baldwin 
56135cdaef71SJohn Baldwin /*
56147951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
56157951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
56167951040fSNavdeep Parhar  * descriptors are available.
561754e4ee71SNavdeep Parhar  *
56187951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
561954e4ee71SNavdeep Parhar  */
56207951040fSNavdeep Parhar static u_int
5621d735920dSNavdeep Parhar write_txpkt_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0,
5622d735920dSNavdeep Parhar     u_int available)
562354e4ee71SNavdeep Parhar {
5624d735920dSNavdeep Parhar 	struct sge_eq *eq;
5625d735920dSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *wr;
56267951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
562754e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
562854e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
562954e4ee71SNavdeep Parhar 	uint64_t ctrl1;
56307951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
563154e4ee71SNavdeep Parhar 	caddr_t dst;
563254e4ee71SNavdeep Parhar 
563354e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
56347951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
563554e4ee71SNavdeep Parhar 
56367951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
56377951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
56387951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
563954e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
5640a4a4ad2dSNavdeep Parhar 	if (needs_tso(m0)) {
5641a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m0))
5642a4a4ad2dSNavdeep Parhar 			ctrl += sizeof(struct cpl_tx_tnl_lso);
5643a4a4ad2dSNavdeep Parhar 		else
56442a5f6b0eSNavdeep Parhar 			ctrl += sizeof(struct cpl_tx_pkt_lso_core);
5645a4a4ad2dSNavdeep Parhar 	} else if (!(mbuf_cflags(m0) & MC_NOMAP) && pktlen <= imm_payload(2) &&
5646d76bbe17SJohn Baldwin 	    available >= 2) {
56477951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
5648ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
56497951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
56507951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
56517951040fSNavdeep Parhar 		nsegs = 0;
565254e4ee71SNavdeep Parhar 	}
56530cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
56547951040fSNavdeep Parhar 	MPASS(ndesc <= available);
565554e4ee71SNavdeep Parhar 
565654e4ee71SNavdeep Parhar 	/* Firmware work request header */
5657d735920dSNavdeep Parhar 	eq = &txq->eq;
5658d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
565954e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
5660733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
56616b49a4ecSNavdeep Parhar 
56627951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
566354e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
566454e4ee71SNavdeep Parhar 	wr->r3 = 0;
566554e4ee71SNavdeep Parhar 
56667951040fSNavdeep Parhar 	if (needs_tso(m0)) {
5667a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m0)) {
5668a4a4ad2dSNavdeep Parhar 			cpl = write_tnl_lso_cpl(wr + 1, m0);
5669a4a4ad2dSNavdeep Parhar 			txq->vxlan_tso_wrs++;
5670a4a4ad2dSNavdeep Parhar 		} else {
5671a4a4ad2dSNavdeep Parhar 			cpl = write_lso_cpl(wr + 1, m0);
567254e4ee71SNavdeep Parhar 			txq->tso_wrs++;
5673a4a4ad2dSNavdeep Parhar 		}
567454e4ee71SNavdeep Parhar 	} else
567554e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
567654e4ee71SNavdeep Parhar 
567754e4ee71SNavdeep Parhar 	/* Checksum offload */
5678c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
5679a4a4ad2dSNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) {
5680a4a4ad2dSNavdeep Parhar 		/* some hardware assistance provided */
5681a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_csum(m0))
5682a4a4ad2dSNavdeep Parhar 			txq->vxlan_txcsum++;
5683a4a4ad2dSNavdeep Parhar 		else
5684a4a4ad2dSNavdeep Parhar 			txq->txcsum++;
5685a4a4ad2dSNavdeep Parhar 	}
568654e4ee71SNavdeep Parhar 
568754e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
56887951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
5689a4a4ad2dSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
5690a4a4ad2dSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
569154e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
569254e4ee71SNavdeep Parhar 	}
569354e4ee71SNavdeep Parhar 
569454e4ee71SNavdeep Parhar 	/* CPL header */
56957951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
569654e4ee71SNavdeep Parhar 	cpl->pack = 0;
5697ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
569854e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
569954e4ee71SNavdeep Parhar 
570054e4ee71SNavdeep Parhar 	/* SGL */
570154e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
5702a4a4ad2dSNavdeep Parhar 	if (__predict_false((uintptr_t)dst == (uintptr_t)&eq->desc[eq->sidx]))
5703a4a4ad2dSNavdeep Parhar 		dst = (caddr_t)&eq->desc[0];
57047951040fSNavdeep Parhar 	if (nsegs > 0) {
57057951040fSNavdeep Parhar 
57067951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
570754e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
570854e4ee71SNavdeep Parhar 	} else {
57097951040fSNavdeep Parhar 		struct mbuf *m;
57107951040fSNavdeep Parhar 
57117951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
571254e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
5713ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
5714ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
5715ecb79ca4SNavdeep Parhar #endif
571654e4ee71SNavdeep Parhar 		}
5717ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
5718ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
5719ecb79ca4SNavdeep Parhar #endif
57207951040fSNavdeep Parhar 		txq->imm_wrs++;
572154e4ee71SNavdeep Parhar 	}
572254e4ee71SNavdeep Parhar 
572354e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
572454e4ee71SNavdeep Parhar 
5725f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
57267951040fSNavdeep Parhar 	txsd->m = m0;
572754e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
572854e4ee71SNavdeep Parhar 
57297951040fSNavdeep Parhar 	return (ndesc);
573054e4ee71SNavdeep Parhar }
573154e4ee71SNavdeep Parhar 
5732d735920dSNavdeep Parhar static inline bool
5733d735920dSNavdeep Parhar cmp_l2hdr(struct txpkts *txp, struct mbuf *m)
573454e4ee71SNavdeep Parhar {
5735d735920dSNavdeep Parhar 	int len;
57367951040fSNavdeep Parhar 
5737d735920dSNavdeep Parhar 	MPASS(txp->npkt > 0);
5738800535c2SNavdeep Parhar 	MPASS(m->m_len >= VM_TX_L2HDR_LEN);
57397951040fSNavdeep Parhar 
5740d735920dSNavdeep Parhar 	if (txp->ethtype == be16toh(ETHERTYPE_VLAN))
5741800535c2SNavdeep Parhar 		len = VM_TX_L2HDR_LEN;
5742d735920dSNavdeep Parhar 	else
5743d735920dSNavdeep Parhar 		len = sizeof(struct ether_header);
5744d735920dSNavdeep Parhar 
5745d735920dSNavdeep Parhar 	return (memcmp(m->m_data, &txp->ethmacdst[0], len) != 0);
57467951040fSNavdeep Parhar }
57477951040fSNavdeep Parhar 
5748d735920dSNavdeep Parhar static inline void
5749d735920dSNavdeep Parhar save_l2hdr(struct txpkts *txp, struct mbuf *m)
5750d735920dSNavdeep Parhar {
5751800535c2SNavdeep Parhar 	MPASS(m->m_len >= VM_TX_L2HDR_LEN);
57527951040fSNavdeep Parhar 
5753800535c2SNavdeep Parhar 	memcpy(&txp->ethmacdst[0], mtod(m, const void *), VM_TX_L2HDR_LEN);
5754d735920dSNavdeep Parhar }
57557951040fSNavdeep Parhar 
5756d735920dSNavdeep Parhar static int
5757d735920dSNavdeep Parhar add_to_txpkts_vf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m,
5758d735920dSNavdeep Parhar     int avail, bool *send)
5759d735920dSNavdeep Parhar {
5760d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
5761d735920dSNavdeep Parhar 
5762d735920dSNavdeep Parhar 	/* Cannot have TSO and coalesce at the same time. */
5763d735920dSNavdeep Parhar 	if (cannot_use_txpkts(m)) {
5764d735920dSNavdeep Parhar cannot_coalesce:
5765d735920dSNavdeep Parhar 		*send = txp->npkt > 0;
5766d735920dSNavdeep Parhar 		return (EINVAL);
5767d735920dSNavdeep Parhar 	}
5768d735920dSNavdeep Parhar 
5769d735920dSNavdeep Parhar 	/* VF allows coalescing of type 1 (1 GL) only */
5770d735920dSNavdeep Parhar 	if (mbuf_nsegs(m) > 1)
5771d735920dSNavdeep Parhar 		goto cannot_coalesce;
5772d735920dSNavdeep Parhar 
5773d735920dSNavdeep Parhar 	*send = false;
5774d735920dSNavdeep Parhar 	if (txp->npkt > 0) {
5775d735920dSNavdeep Parhar 		MPASS(tx_len16_to_desc(txp->len16) <= avail);
5776d735920dSNavdeep Parhar 		MPASS(txp->npkt < txp->max_npkt);
5777d735920dSNavdeep Parhar 		MPASS(txp->wr_type == 1);	/* VF supports type 1 only */
5778d735920dSNavdeep Parhar 
5779d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) > avail) {
5780d735920dSNavdeep Parhar retry_after_send:
5781d735920dSNavdeep Parhar 			*send = true;
5782d735920dSNavdeep Parhar 			return (EAGAIN);
5783d735920dSNavdeep Parhar 		}
5784d735920dSNavdeep Parhar 		if (m->m_pkthdr.len + txp->plen > 65535)
5785d735920dSNavdeep Parhar 			goto retry_after_send;
5786d735920dSNavdeep Parhar 		if (cmp_l2hdr(txp, m))
5787d735920dSNavdeep Parhar 			goto retry_after_send;
5788d735920dSNavdeep Parhar 
5789d735920dSNavdeep Parhar 		txp->len16 += txpkts1_len16();
5790d735920dSNavdeep Parhar 		txp->plen += m->m_pkthdr.len;
5791d735920dSNavdeep Parhar 		txp->mb[txp->npkt++] = m;
5792d735920dSNavdeep Parhar 		if (txp->npkt == txp->max_npkt)
5793d735920dSNavdeep Parhar 			*send = true;
5794d735920dSNavdeep Parhar 	} else {
5795d735920dSNavdeep Parhar 		txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_vm_wr), 16) +
5796d735920dSNavdeep Parhar 		    txpkts1_len16();
5797d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16) > avail)
5798d735920dSNavdeep Parhar 			goto cannot_coalesce;
5799d735920dSNavdeep Parhar 		txp->npkt = 1;
5800d735920dSNavdeep Parhar 		txp->wr_type = 1;
5801d735920dSNavdeep Parhar 		txp->plen = m->m_pkthdr.len;
5802d735920dSNavdeep Parhar 		txp->mb[0] = m;
5803d735920dSNavdeep Parhar 		save_l2hdr(txp, m);
5804d735920dSNavdeep Parhar 	}
58057951040fSNavdeep Parhar 	return (0);
58067951040fSNavdeep Parhar }
58077951040fSNavdeep Parhar 
58087951040fSNavdeep Parhar static int
5809d735920dSNavdeep Parhar add_to_txpkts_pf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m,
5810d735920dSNavdeep Parhar     int avail, bool *send)
58117951040fSNavdeep Parhar {
5812d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
5813d735920dSNavdeep Parhar 	int nsegs;
5814d735920dSNavdeep Parhar 
5815d735920dSNavdeep Parhar 	MPASS(!(sc->flags & IS_VF));
5816d735920dSNavdeep Parhar 
5817d735920dSNavdeep Parhar 	/* Cannot have TSO and coalesce at the same time. */
5818d735920dSNavdeep Parhar 	if (cannot_use_txpkts(m)) {
5819d735920dSNavdeep Parhar cannot_coalesce:
5820d735920dSNavdeep Parhar 		*send = txp->npkt > 0;
5821d735920dSNavdeep Parhar 		return (EINVAL);
5822d735920dSNavdeep Parhar 	}
5823d735920dSNavdeep Parhar 
5824d735920dSNavdeep Parhar 	*send = false;
5825d735920dSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
5826d735920dSNavdeep Parhar 	if (txp->npkt == 0) {
5827d735920dSNavdeep Parhar 		if (m->m_pkthdr.len > 65535)
5828d735920dSNavdeep Parhar 			goto cannot_coalesce;
5829d735920dSNavdeep Parhar 		if (nsegs > 1) {
5830d735920dSNavdeep Parhar 			txp->wr_type = 0;
5831d735920dSNavdeep Parhar 			txp->len16 =
5832d735920dSNavdeep Parhar 			    howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) +
5833d735920dSNavdeep Parhar 			    txpkts0_len16(nsegs);
5834d735920dSNavdeep Parhar 		} else {
5835d735920dSNavdeep Parhar 			txp->wr_type = 1;
5836d735920dSNavdeep Parhar 			txp->len16 =
5837d735920dSNavdeep Parhar 			    howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) +
5838d735920dSNavdeep Parhar 			    txpkts1_len16();
5839d735920dSNavdeep Parhar 		}
5840d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16) > avail)
5841d735920dSNavdeep Parhar 			goto cannot_coalesce;
5842d735920dSNavdeep Parhar 		txp->npkt = 1;
5843d735920dSNavdeep Parhar 		txp->plen = m->m_pkthdr.len;
5844d735920dSNavdeep Parhar 		txp->mb[0] = m;
5845d735920dSNavdeep Parhar 	} else {
5846d735920dSNavdeep Parhar 		MPASS(tx_len16_to_desc(txp->len16) <= avail);
5847d735920dSNavdeep Parhar 		MPASS(txp->npkt < txp->max_npkt);
5848d735920dSNavdeep Parhar 
5849d735920dSNavdeep Parhar 		if (m->m_pkthdr.len + txp->plen > 65535) {
5850d735920dSNavdeep Parhar retry_after_send:
5851d735920dSNavdeep Parhar 			*send = true;
5852d735920dSNavdeep Parhar 			return (EAGAIN);
5853d735920dSNavdeep Parhar 		}
58547951040fSNavdeep Parhar 
58557951040fSNavdeep Parhar 		MPASS(txp->wr_type == 0 || txp->wr_type == 1);
5856d735920dSNavdeep Parhar 		if (txp->wr_type == 0) {
5857d735920dSNavdeep Parhar 			if (tx_len16_to_desc(txp->len16 +
5858d735920dSNavdeep Parhar 			    txpkts0_len16(nsegs)) > min(avail, SGE_MAX_WR_NDESC))
5859d735920dSNavdeep Parhar 				goto retry_after_send;
5860d735920dSNavdeep Parhar 			txp->len16 += txpkts0_len16(nsegs);
5861d735920dSNavdeep Parhar 		} else {
5862d735920dSNavdeep Parhar 			if (nsegs != 1)
5863d735920dSNavdeep Parhar 				goto retry_after_send;
5864d735920dSNavdeep Parhar 			if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) >
5865d735920dSNavdeep Parhar 			    avail)
5866d735920dSNavdeep Parhar 				goto retry_after_send;
5867d735920dSNavdeep Parhar 			txp->len16 += txpkts1_len16();
5868d735920dSNavdeep Parhar 		}
58697951040fSNavdeep Parhar 
5870d735920dSNavdeep Parhar 		txp->plen += m->m_pkthdr.len;
5871d735920dSNavdeep Parhar 		txp->mb[txp->npkt++] = m;
5872d735920dSNavdeep Parhar 		if (txp->npkt == txp->max_npkt)
5873d735920dSNavdeep Parhar 			*send = true;
5874d735920dSNavdeep Parhar 	}
58757951040fSNavdeep Parhar 	return (0);
58767951040fSNavdeep Parhar }
58777951040fSNavdeep Parhar 
58787951040fSNavdeep Parhar /*
58797951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
58807951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
58817951040fSNavdeep Parhar  * descriptors are available.
58827951040fSNavdeep Parhar  *
58837951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
58847951040fSNavdeep Parhar  */
58857951040fSNavdeep Parhar static u_int
5886d735920dSNavdeep Parhar write_txpkts_wr(struct adapter *sc, struct sge_txq *txq)
58877951040fSNavdeep Parhar {
5888d735920dSNavdeep Parhar 	const struct txpkts *txp = &txq->txp;
58897951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
5890d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;
58917951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
58927951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
58937951040fSNavdeep Parhar 	uint64_t ctrl1;
5894d735920dSNavdeep Parhar 	int ndesc, i, checkwrap;
5895d735920dSNavdeep Parhar 	struct mbuf *m, *last;
58967951040fSNavdeep Parhar 	void *flitp;
58977951040fSNavdeep Parhar 
58987951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
58997951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
59007951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
59017951040fSNavdeep Parhar 
5902d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
59037951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
5904d735920dSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16));
59057951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
59067951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
59077951040fSNavdeep Parhar 	wr->r3 = 0;
59087951040fSNavdeep Parhar 	wr->type = txp->wr_type;
59097951040fSNavdeep Parhar 	flitp = wr + 1;
59107951040fSNavdeep Parhar 
59117951040fSNavdeep Parhar 	/*
59127951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
59137951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
59147951040fSNavdeep Parhar 	 * check for that at appropriate points.
59157951040fSNavdeep Parhar 	 */
5916d735920dSNavdeep Parhar 	ndesc = tx_len16_to_desc(txp->len16);
5917d735920dSNavdeep Parhar 	last = NULL;
59187951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
5919d735920dSNavdeep Parhar 	for (i = 0; i < txp->npkt; i++) {
5920d735920dSNavdeep Parhar 		m = txp->mb[i];
59217951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
592254e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
592354e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
592454e4ee71SNavdeep Parhar 
59257951040fSNavdeep Parhar 			/* ULP master command */
59267951040fSNavdeep Parhar 			ulpmc = flitp;
59277951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
59287951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
5929d735920dSNavdeep Parhar 			ulpmc->len = htobe32(txpkts0_len16(mbuf_nsegs(m)));
593054e4ee71SNavdeep Parhar 
59317951040fSNavdeep Parhar 			/* ULP subcommand */
59327951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
59337951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
59347951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
59357951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
59367951040fSNavdeep Parhar 
59377951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
59387951040fSNavdeep Parhar 			if (checkwrap &&
59397951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
59407951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
59417951040fSNavdeep Parhar 		} else {
59427951040fSNavdeep Parhar 			cpl = flitp;
59437951040fSNavdeep Parhar 		}
594454e4ee71SNavdeep Parhar 
594554e4ee71SNavdeep Parhar 		/* Checksum offload */
5946c0236bd9SNavdeep Parhar 		ctrl1 = csum_to_ctrl(sc, m);
5947a4a4ad2dSNavdeep Parhar 		if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) {
5948a4a4ad2dSNavdeep Parhar 			/* some hardware assistance provided */
5949a4a4ad2dSNavdeep Parhar 			if (needs_vxlan_csum(m))
5950a4a4ad2dSNavdeep Parhar 				txq->vxlan_txcsum++;
5951a4a4ad2dSNavdeep Parhar 			else
5952a4a4ad2dSNavdeep Parhar 				txq->txcsum++;
5953a4a4ad2dSNavdeep Parhar 		}
595454e4ee71SNavdeep Parhar 
595554e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
59567951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
59577951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
59587951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
595954e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
596054e4ee71SNavdeep Parhar 		}
596154e4ee71SNavdeep Parhar 
59627951040fSNavdeep Parhar 		/* CPL header */
59637951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
596454e4ee71SNavdeep Parhar 		cpl->pack = 0;
596554e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
59667951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
596754e4ee71SNavdeep Parhar 
59687951040fSNavdeep Parhar 		flitp = cpl + 1;
59697951040fSNavdeep Parhar 		if (checkwrap &&
59707951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
59717951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
597254e4ee71SNavdeep Parhar 
59737951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
597454e4ee71SNavdeep Parhar 
5975d735920dSNavdeep Parhar 		if (last != NULL)
5976d735920dSNavdeep Parhar 			last->m_nextpkt = m;
5977d735920dSNavdeep Parhar 		last = m;
59787951040fSNavdeep Parhar 	}
59797951040fSNavdeep Parhar 
5980d735920dSNavdeep Parhar 	txq->sgl_wrs++;
5981a59a1477SNavdeep Parhar 	if (txp->wr_type == 0) {
5982a59a1477SNavdeep Parhar 		txq->txpkts0_pkts += txp->npkt;
5983a59a1477SNavdeep Parhar 		txq->txpkts0_wrs++;
5984a59a1477SNavdeep Parhar 	} else {
5985a59a1477SNavdeep Parhar 		txq->txpkts1_pkts += txp->npkt;
5986a59a1477SNavdeep Parhar 		txq->txpkts1_wrs++;
5987a59a1477SNavdeep Parhar 	}
5988a59a1477SNavdeep Parhar 
59897951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
5990d735920dSNavdeep Parhar 	txsd->m = txp->mb[0];
5991d735920dSNavdeep Parhar 	txsd->desc_used = ndesc;
5992d735920dSNavdeep Parhar 
5993d735920dSNavdeep Parhar 	return (ndesc);
5994d735920dSNavdeep Parhar }
5995d735920dSNavdeep Parhar 
5996d735920dSNavdeep Parhar static u_int
5997d735920dSNavdeep Parhar write_txpkts_vm_wr(struct adapter *sc, struct sge_txq *txq)
5998d735920dSNavdeep Parhar {
5999d735920dSNavdeep Parhar 	const struct txpkts *txp = &txq->txp;
6000d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
6001d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_vm_wr *wr;
6002d735920dSNavdeep Parhar 	struct tx_sdesc *txsd;
6003d735920dSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
6004d735920dSNavdeep Parhar 	uint64_t ctrl1;
6005d735920dSNavdeep Parhar 	int ndesc, i;
6006d735920dSNavdeep Parhar 	struct mbuf *m, *last;
6007d735920dSNavdeep Parhar 	void *flitp;
6008d735920dSNavdeep Parhar 
6009d735920dSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
6010d735920dSNavdeep Parhar 	MPASS(txp->npkt > 0);
6011d735920dSNavdeep Parhar 	MPASS(txp->wr_type == 1);	/* VF supports type 1 only */
6012d735920dSNavdeep Parhar 	MPASS(txp->mb[0] != NULL);
6013d735920dSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
6014d735920dSNavdeep Parhar 
6015d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
6016d735920dSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_VM_WR));
6017d735920dSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16));
6018d735920dSNavdeep Parhar 	wr->r3 = 0;
6019d735920dSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
6020d735920dSNavdeep Parhar 	wr->npkt = txp->npkt;
6021d735920dSNavdeep Parhar 	wr->r4 = 0;
6022d735920dSNavdeep Parhar 	memcpy(&wr->ethmacdst[0], &txp->ethmacdst[0], 16);
6023d735920dSNavdeep Parhar 	flitp = wr + 1;
6024d735920dSNavdeep Parhar 
6025d735920dSNavdeep Parhar 	/*
6026d735920dSNavdeep Parhar 	 * At this point we are 32B into a hardware descriptor.  Each mbuf in
6027d735920dSNavdeep Parhar 	 * the WR will take 32B so we check for the end of the descriptor ring
6028d735920dSNavdeep Parhar 	 * before writing odd mbufs (mb[1], 3, 5, ..)
6029d735920dSNavdeep Parhar 	 */
6030d735920dSNavdeep Parhar 	ndesc = tx_len16_to_desc(txp->len16);
6031d735920dSNavdeep Parhar 	last = NULL;
6032d735920dSNavdeep Parhar 	for (i = 0; i < txp->npkt; i++) {
6033d735920dSNavdeep Parhar 		m = txp->mb[i];
6034d735920dSNavdeep Parhar 		if (i & 1 && (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
6035d735920dSNavdeep Parhar 			flitp = &eq->desc[0];
6036d735920dSNavdeep Parhar 		cpl = flitp;
6037d735920dSNavdeep Parhar 
6038d735920dSNavdeep Parhar 		/* Checksum offload */
6039d735920dSNavdeep Parhar 		ctrl1 = csum_to_ctrl(sc, m);
6040d735920dSNavdeep Parhar 		if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
6041d735920dSNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
6042d735920dSNavdeep Parhar 
6043d735920dSNavdeep Parhar 		/* VLAN tag insertion */
6044d735920dSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
6045d735920dSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
6046d735920dSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
6047d735920dSNavdeep Parhar 			txq->vlan_insertion++;
6048d735920dSNavdeep Parhar 		}
6049d735920dSNavdeep Parhar 
6050d735920dSNavdeep Parhar 		/* CPL header */
6051d735920dSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
6052d735920dSNavdeep Parhar 		cpl->pack = 0;
6053d735920dSNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
6054d735920dSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
6055d735920dSNavdeep Parhar 
6056d735920dSNavdeep Parhar 		flitp = cpl + 1;
6057d735920dSNavdeep Parhar 		MPASS(mbuf_nsegs(m) == 1);
6058d735920dSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), 0);
6059d735920dSNavdeep Parhar 
6060d735920dSNavdeep Parhar 		if (last != NULL)
6061d735920dSNavdeep Parhar 			last->m_nextpkt = m;
6062d735920dSNavdeep Parhar 		last = m;
6063d735920dSNavdeep Parhar 	}
6064d735920dSNavdeep Parhar 
6065d735920dSNavdeep Parhar 	txq->sgl_wrs++;
6066d735920dSNavdeep Parhar 	txq->txpkts1_pkts += txp->npkt;
6067d735920dSNavdeep Parhar 	txq->txpkts1_wrs++;
6068d735920dSNavdeep Parhar 
6069d735920dSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
6070d735920dSNavdeep Parhar 	txsd->m = txp->mb[0];
60717951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
60727951040fSNavdeep Parhar 
60737951040fSNavdeep Parhar 	return (ndesc);
607454e4ee71SNavdeep Parhar }
607554e4ee71SNavdeep Parhar 
607654e4ee71SNavdeep Parhar /*
607754e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
60787951040fSNavdeep Parhar  * add a 0 filled flit at the end.
607954e4ee71SNavdeep Parhar  */
60807951040fSNavdeep Parhar static void
60817951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
608254e4ee71SNavdeep Parhar {
60837951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
60847951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
60857951040fSNavdeep Parhar 	struct sglist_seg *seg;
60867951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
608754e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
60887951040fSNavdeep Parhar 	int i, nflits, nsegs;
608954e4ee71SNavdeep Parhar 
609054e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
609154e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
60927951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
60937951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
609454e4ee71SNavdeep Parhar 
60957951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
60967951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
60977951040fSNavdeep Parhar 	MPASS(nsegs > 0);
60987951040fSNavdeep Parhar 
60997951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
610054e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
61017951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
61027951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
610354e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
610454e4ee71SNavdeep Parhar 
610554e4ee71SNavdeep Parhar 	/*
610654e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
610754e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
610854e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
610954e4ee71SNavdeep Parhar 	 */
611054e4ee71SNavdeep Parhar 
611154e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
61127951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
61137951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
61147951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
611554e4ee71SNavdeep Parhar 	seg++;
611654e4ee71SNavdeep Parhar 
61177951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
611854e4ee71SNavdeep Parhar 
611954e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
612054e4ee71SNavdeep Parhar 
61217951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
61227951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
61237951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
612454e4ee71SNavdeep Parhar 		}
612554e4ee71SNavdeep Parhar 		if (i & 1)
612654e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
61277951040fSNavdeep Parhar 		flitp += nflits;
612854e4ee71SNavdeep Parhar 	} else {
612954e4ee71SNavdeep Parhar 
613054e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
613154e4ee71SNavdeep Parhar 
613254e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
613354e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
61347951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
61357951040fSNavdeep Parhar 			if (flitp == wrap)
613654e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
61377951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
613854e4ee71SNavdeep Parhar 		}
613954e4ee71SNavdeep Parhar 	}
614054e4ee71SNavdeep Parhar 
61417951040fSNavdeep Parhar 	if (nflits & 1) {
61427951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
61437951040fSNavdeep Parhar 		*flitp++ = 0;
61447951040fSNavdeep Parhar 	}
614554e4ee71SNavdeep Parhar 
61467951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
61477951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
614854e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
614954e4ee71SNavdeep Parhar 	else
61507951040fSNavdeep Parhar 		*to = (void *)flitp;
615154e4ee71SNavdeep Parhar }
615254e4ee71SNavdeep Parhar 
615354e4ee71SNavdeep Parhar static inline void
615454e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
615554e4ee71SNavdeep Parhar {
61567951040fSNavdeep Parhar 
61577951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
61587951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
61597951040fSNavdeep Parhar 
61607951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
61617951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
616254e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
616354e4ee71SNavdeep Parhar 		(*to) += len;
616454e4ee71SNavdeep Parhar 	} else {
61657951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
616654e4ee71SNavdeep Parhar 
616754e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
616854e4ee71SNavdeep Parhar 		from += portion;
616954e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
617054e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
617154e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
617254e4ee71SNavdeep Parhar 	}
617354e4ee71SNavdeep Parhar }
617454e4ee71SNavdeep Parhar 
617554e4ee71SNavdeep Parhar static inline void
61767951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
617754e4ee71SNavdeep Parhar {
61787951040fSNavdeep Parhar 	u_int db;
61797951040fSNavdeep Parhar 
61807951040fSNavdeep Parhar 	MPASS(n > 0);
6181d14b0ac1SNavdeep Parhar 
6182d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
61837951040fSNavdeep Parhar 	if (n > 1)
618477ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
6185d14b0ac1SNavdeep Parhar 	wmb();
6186d14b0ac1SNavdeep Parhar 
6187d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
6188d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
61897951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
61907951040fSNavdeep Parhar 		break;
6191d14b0ac1SNavdeep Parhar 
619277ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
6193d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
6194d14b0ac1SNavdeep Parhar 		int i;
6195d14b0ac1SNavdeep Parhar 
6196d14b0ac1SNavdeep Parhar 		/*
6197d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
6198d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
619977ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
6200d14b0ac1SNavdeep Parhar 		 */
62017951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
6202d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
62037951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
6204d14b0ac1SNavdeep Parhar 
6205d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
6206d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
62077951040fSNavdeep Parhar 		i = eq->dbidx;
6208d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
6209d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
6210d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
6211d14b0ac1SNavdeep Parhar 		wmb();
62127951040fSNavdeep Parhar 		break;
6213d14b0ac1SNavdeep Parhar 	}
6214d14b0ac1SNavdeep Parhar 
6215d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
62167951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
6217d14b0ac1SNavdeep Parhar 		wmb();
62187951040fSNavdeep Parhar 		break;
6219d14b0ac1SNavdeep Parhar 
6220d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
6221315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg,
62227951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
62237951040fSNavdeep Parhar 		break;
622454e4ee71SNavdeep Parhar 	}
622554e4ee71SNavdeep Parhar 
62267951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
62277951040fSNavdeep Parhar }
62287951040fSNavdeep Parhar 
62297951040fSNavdeep Parhar static inline u_int
62307951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
623154e4ee71SNavdeep Parhar {
62327951040fSNavdeep Parhar 	uint16_t hw_cidx;
623354e4ee71SNavdeep Parhar 
62347951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
62357951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
62367951040fSNavdeep Parhar }
623754e4ee71SNavdeep Parhar 
62387951040fSNavdeep Parhar static inline u_int
62397951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
62407951040fSNavdeep Parhar {
62417951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
62427951040fSNavdeep Parhar 
62437951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
62447951040fSNavdeep Parhar 	pidx = eq->pidx;
62457951040fSNavdeep Parhar 
62467951040fSNavdeep Parhar 	if (pidx == hw_cidx)
62477951040fSNavdeep Parhar 		return (eq->sidx - 1);
624854e4ee71SNavdeep Parhar 	else
62497951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
62507951040fSNavdeep Parhar }
62517951040fSNavdeep Parhar 
62527951040fSNavdeep Parhar static inline uint16_t
62537951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
62547951040fSNavdeep Parhar {
62557951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
62567951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
62577951040fSNavdeep Parhar 
62587951040fSNavdeep Parhar 	return (be16toh(cidx));
6259e874ff7aSNavdeep Parhar }
626054e4ee71SNavdeep Parhar 
6261e874ff7aSNavdeep Parhar /*
62627951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
6263e874ff7aSNavdeep Parhar  */
62647951040fSNavdeep Parhar static u_int
62657951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
6266e874ff7aSNavdeep Parhar {
6267e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
6268f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
62697951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
627054e4ee71SNavdeep Parhar 
6271733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
62727951040fSNavdeep Parhar 	MPASS(n > 0);
6273e874ff7aSNavdeep Parhar 
62747951040fSNavdeep Parhar 	reclaimed = 0;
62757951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
62767951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
627754e4ee71SNavdeep Parhar 		int ndesc;
62787951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
627954e4ee71SNavdeep Parhar 
6280f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
628154e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
628254e4ee71SNavdeep Parhar 
628354e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
628454e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
628554e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
628654e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
6287dcd50a20SJohn Baldwin 		KASSERT(ndesc != 0,
6288dcd50a20SJohn Baldwin 		    ("%s: descriptor with no credits: cidx %d",
6289dcd50a20SJohn Baldwin 		    __func__, eq->cidx));
629054e4ee71SNavdeep Parhar 
62917951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
62927951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
62937951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
62947951040fSNavdeep Parhar 			m_freem(m);
62957951040fSNavdeep Parhar 		}
629654e4ee71SNavdeep Parhar 		reclaimed += ndesc;
629754e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
62987951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
629954e4ee71SNavdeep Parhar 	}
630054e4ee71SNavdeep Parhar 
630154e4ee71SNavdeep Parhar 	return (reclaimed);
630254e4ee71SNavdeep Parhar }
630354e4ee71SNavdeep Parhar 
630454e4ee71SNavdeep Parhar static void
63057951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
630654e4ee71SNavdeep Parhar {
63077951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
63087951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
630954e4ee71SNavdeep Parhar 
63107951040fSNavdeep Parhar 	do {
63117951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
63127951040fSNavdeep Parhar 			break;
63137951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
63147951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
63157951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
63167951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
63177951040fSNavdeep Parhar 	} while (n > 0);
631854e4ee71SNavdeep Parhar }
631954e4ee71SNavdeep Parhar 
632054e4ee71SNavdeep Parhar static __be64
63217951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
632254e4ee71SNavdeep Parhar {
632354e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
632454e4ee71SNavdeep Parhar 
632554e4ee71SNavdeep Parhar 	switch (idx % 3) {
632654e4ee71SNavdeep Parhar 	case 0: {
6327f078ecf6SWojciech Macek 		uint64_t rc;
632854e4ee71SNavdeep Parhar 
6329f078ecf6SWojciech Macek 		rc = (uint64_t)segs[i].ss_len << 32;
633054e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
6331f078ecf6SWojciech Macek 			rc |= (uint64_t)(segs[i + 1].ss_len);
633254e4ee71SNavdeep Parhar 
6333f078ecf6SWojciech Macek 		return (htobe64(rc));
633454e4ee71SNavdeep Parhar 	}
633554e4ee71SNavdeep Parhar 	case 1:
63367951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
633754e4ee71SNavdeep Parhar 	case 2:
63387951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
633954e4ee71SNavdeep Parhar 	}
634054e4ee71SNavdeep Parhar 
634154e4ee71SNavdeep Parhar 	return (0);
634254e4ee71SNavdeep Parhar }
634354e4ee71SNavdeep Parhar 
634446e1e307SNavdeep Parhar static int
634546e1e307SNavdeep Parhar find_refill_source(struct adapter *sc, int maxp, bool packing)
634654e4ee71SNavdeep Parhar {
634746e1e307SNavdeep Parhar 	int i, zidx = -1;
634846e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
634954e4ee71SNavdeep Parhar 
635046e1e307SNavdeep Parhar 	if (packing) {
635146e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
635246e1e307SNavdeep Parhar 			if (rxb->hwidx2 == -1)
635346e1e307SNavdeep Parhar 				continue;
635446e1e307SNavdeep Parhar 			if (rxb->size1 < PAGE_SIZE &&
635546e1e307SNavdeep Parhar 			    rxb->size1 < largest_rx_cluster)
635646e1e307SNavdeep Parhar 				continue;
635746e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
635838035ed6SNavdeep Parhar 				break;
635946e1e307SNavdeep Parhar 			MPASS(rxb->size1 - rxb->size2 >= CL_METADATA_SIZE);
636046e1e307SNavdeep Parhar 			if (rxb->size2 >= maxp)
636146e1e307SNavdeep Parhar 				return (i);
636246e1e307SNavdeep Parhar 			zidx = i;
636338035ed6SNavdeep Parhar 		}
636438035ed6SNavdeep Parhar 	} else {
636546e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
636646e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1)
636746e1e307SNavdeep Parhar 				continue;
636846e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
636938035ed6SNavdeep Parhar 				break;
637046e1e307SNavdeep Parhar 			if (rxb->size1 >= maxp)
637146e1e307SNavdeep Parhar 				return (i);
637246e1e307SNavdeep Parhar 			zidx = i;
637338035ed6SNavdeep Parhar 		}
637438035ed6SNavdeep Parhar 	}
637538035ed6SNavdeep Parhar 
637646e1e307SNavdeep Parhar 	return (zidx);
637754e4ee71SNavdeep Parhar }
6378ecb79ca4SNavdeep Parhar 
6379733b9277SNavdeep Parhar static void
6380733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
6381ecb79ca4SNavdeep Parhar {
6382733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
6383733b9277SNavdeep Parhar 	FL_LOCK(fl);
6384733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
6385733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
6386733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
6387733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
6388733b9277SNavdeep Parhar 	}
6389733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
6390733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
6391733b9277SNavdeep Parhar }
6392ecb79ca4SNavdeep Parhar 
63937951040fSNavdeep Parhar static void
63947951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
63957951040fSNavdeep Parhar {
63967951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
63977951040fSNavdeep Parhar 
63987951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
63997951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
64007951040fSNavdeep Parhar }
64017951040fSNavdeep Parhar 
64027951040fSNavdeep Parhar static void
64037951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
64047951040fSNavdeep Parhar {
64057951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
64067951040fSNavdeep Parhar 
640743bbae19SNavdeep Parhar 	MPASS(eq->type == EQ_ETH);
64087951040fSNavdeep Parhar 
64097951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
6410d735920dSNavdeep Parhar 	if (mp_ring_is_idle(txq->r))
64117951040fSNavdeep Parhar 		taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
6412d735920dSNavdeep Parhar 	else
6413d735920dSNavdeep Parhar 		mp_ring_check_drainage(txq->r, 64);
64147951040fSNavdeep Parhar }
64157951040fSNavdeep Parhar 
6416733b9277SNavdeep Parhar static int
6417733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
6418733b9277SNavdeep Parhar     struct mbuf *m)
6419733b9277SNavdeep Parhar {
6420733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
6421733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
6422733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
6423733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
6424733b9277SNavdeep Parhar 	struct sge_eq *eq;
64257951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
64267951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
64277951040fSNavdeep Parhar 		&handle_wrq_egr_update};
6428733b9277SNavdeep Parhar 
6429733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
6430733b9277SNavdeep Parhar 	    rss->opcode));
6431733b9277SNavdeep Parhar 
6432ec55567cSJohn Baldwin 	eq = s->eqmap[qid - s->eq_start - s->eq_base];
643343bbae19SNavdeep Parhar 	(*h[eq->type])(sc, eq);
6434ecb79ca4SNavdeep Parhar 
6435ecb79ca4SNavdeep Parhar 	return (0);
6436ecb79ca4SNavdeep Parhar }
6437f7dfe243SNavdeep Parhar 
64380abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
64390abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
64400abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
64410abd31e2SNavdeep Parhar 
6442733b9277SNavdeep Parhar static int
64431b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
644456599263SNavdeep Parhar {
64451b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
644656599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
644756599263SNavdeep Parhar 
6448733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
6449733b9277SNavdeep Parhar 	    rss->opcode));
6450733b9277SNavdeep Parhar 
64510abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
64520abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
64530abd31e2SNavdeep Parhar 
64540abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
6455671bf2b8SNavdeep Parhar 		return (t4_cpl_handler[rss2->opcode](iq, rss2, m));
64560abd31e2SNavdeep Parhar 	}
64570abd31e2SNavdeep Parhar 
6458671bf2b8SNavdeep Parhar 	return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0]));
6459f7dfe243SNavdeep Parhar }
6460af49c942SNavdeep Parhar 
6461069af0ebSJohn Baldwin /**
6462069af0ebSJohn Baldwin  *	t4_handle_wrerr_rpl - process a FW work request error message
6463069af0ebSJohn Baldwin  *	@adap: the adapter
6464069af0ebSJohn Baldwin  *	@rpl: start of the FW message
6465069af0ebSJohn Baldwin  */
6466069af0ebSJohn Baldwin static int
6467069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl)
6468069af0ebSJohn Baldwin {
6469069af0ebSJohn Baldwin 	u8 opcode = *(const u8 *)rpl;
6470069af0ebSJohn Baldwin 	const struct fw_error_cmd *e = (const void *)rpl;
6471069af0ebSJohn Baldwin 	unsigned int i;
6472069af0ebSJohn Baldwin 
6473069af0ebSJohn Baldwin 	if (opcode != FW_ERROR_CMD) {
6474069af0ebSJohn Baldwin 		log(LOG_ERR,
6475069af0ebSJohn Baldwin 		    "%s: Received WRERR_RPL message with opcode %#x\n",
6476069af0ebSJohn Baldwin 		    device_get_nameunit(adap->dev), opcode);
6477069af0ebSJohn Baldwin 		return (EINVAL);
6478069af0ebSJohn Baldwin 	}
6479069af0ebSJohn Baldwin 	log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev),
6480069af0ebSJohn Baldwin 	    G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" :
6481069af0ebSJohn Baldwin 	    "non-fatal");
6482069af0ebSJohn Baldwin 	switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) {
6483069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_EXCEPTION:
6484069af0ebSJohn Baldwin 		log(LOG_ERR, "exception info:\n");
6485069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.exception.info); i++)
6486069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ",
6487069af0ebSJohn Baldwin 			    be32toh(e->u.exception.info[i]));
6488069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6489069af0ebSJohn Baldwin 		break;
6490069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_HWMODULE:
6491069af0ebSJohn Baldwin 		log(LOG_ERR, "HW module regaddr %08x regval %08x\n",
6492069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regaddr),
6493069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regval));
6494069af0ebSJohn Baldwin 		break;
6495069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_WR:
6496069af0ebSJohn Baldwin 		log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n",
6497069af0ebSJohn Baldwin 		    be16toh(e->u.wr.cidx),
6498069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)),
6499069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)),
6500069af0ebSJohn Baldwin 		    be32toh(e->u.wr.eqid));
6501069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.wr.wrhdr); i++)
6502069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ",
6503069af0ebSJohn Baldwin 			    e->u.wr.wrhdr[i]);
6504069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6505069af0ebSJohn Baldwin 		break;
6506069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_ACL:
6507069af0ebSJohn Baldwin 		log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s",
6508069af0ebSJohn Baldwin 		    be16toh(e->u.acl.cidx),
6509069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)),
6510069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)),
6511069af0ebSJohn Baldwin 		    be32toh(e->u.acl.eqid),
6512069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" :
6513069af0ebSJohn Baldwin 		    "MAC");
6514069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.acl.val); i++)
6515069af0ebSJohn Baldwin 			log(LOG_ERR, " %02x", e->u.acl.val[i]);
6516069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6517069af0ebSJohn Baldwin 		break;
6518069af0ebSJohn Baldwin 	default:
6519069af0ebSJohn Baldwin 		log(LOG_ERR, "type %#x\n",
6520069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type)));
6521069af0ebSJohn Baldwin 		return (EINVAL);
6522069af0ebSJohn Baldwin 	}
6523069af0ebSJohn Baldwin 	return (0);
6524069af0ebSJohn Baldwin }
6525069af0ebSJohn Baldwin 
652646e1e307SNavdeep Parhar static inline bool
652746e1e307SNavdeep Parhar bufidx_used(struct adapter *sc, int idx)
652846e1e307SNavdeep Parhar {
652946e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
653046e1e307SNavdeep Parhar 	int i;
653146e1e307SNavdeep Parhar 
653246e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
653346e1e307SNavdeep Parhar 		if (rxb->size1 > largest_rx_cluster)
653446e1e307SNavdeep Parhar 			continue;
653546e1e307SNavdeep Parhar 		if (rxb->hwidx1 == idx || rxb->hwidx2 == idx)
653646e1e307SNavdeep Parhar 			return (true);
653746e1e307SNavdeep Parhar 	}
653846e1e307SNavdeep Parhar 
653946e1e307SNavdeep Parhar 	return (false);
654046e1e307SNavdeep Parhar }
654146e1e307SNavdeep Parhar 
654238035ed6SNavdeep Parhar static int
654338035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
654438035ed6SNavdeep Parhar {
654546e1e307SNavdeep Parhar 	struct adapter *sc = arg1;
654646e1e307SNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
654738035ed6SNavdeep Parhar 	int i, rc;
654838035ed6SNavdeep Parhar 	struct sbuf sb;
654938035ed6SNavdeep Parhar 	char c;
655038035ed6SNavdeep Parhar 
655146e1e307SNavdeep Parhar 	sbuf_new(&sb, NULL, 128, SBUF_AUTOEXTEND);
655246e1e307SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++) {
655346e1e307SNavdeep Parhar 		if (bufidx_used(sc, i))
655438035ed6SNavdeep Parhar 			c = '*';
655538035ed6SNavdeep Parhar 		else
655638035ed6SNavdeep Parhar 			c = '\0';
655738035ed6SNavdeep Parhar 
655846e1e307SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", sp->sge_fl_buffer_size[i], c);
655938035ed6SNavdeep Parhar 	}
656038035ed6SNavdeep Parhar 	sbuf_trim(&sb);
656138035ed6SNavdeep Parhar 	sbuf_finish(&sb);
656238035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
656338035ed6SNavdeep Parhar 	sbuf_delete(&sb);
656438035ed6SNavdeep Parhar 	return (rc);
656538035ed6SNavdeep Parhar }
656602f972e8SNavdeep Parhar 
6567786099deSNavdeep Parhar #ifdef RATELIMIT
6568ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
6569786099deSNavdeep Parhar /*
6570786099deSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
6571786099deSNavdeep Parhar  */
6572786099deSNavdeep Parhar static inline u_int
6573786099deSNavdeep Parhar txpkt_eo_len16(u_int nsegs, u_int immhdrs, u_int tso)
6574786099deSNavdeep Parhar {
6575786099deSNavdeep Parhar 	u_int n;
6576786099deSNavdeep Parhar 
6577786099deSNavdeep Parhar 	MPASS(immhdrs > 0);
6578786099deSNavdeep Parhar 
6579786099deSNavdeep Parhar 	n = roundup2(sizeof(struct fw_eth_tx_eo_wr) +
6580786099deSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + immhdrs, 16);
6581786099deSNavdeep Parhar 	if (__predict_false(nsegs == 0))
6582786099deSNavdeep Parhar 		goto done;
6583786099deSNavdeep Parhar 
6584786099deSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
6585786099deSNavdeep Parhar 	n += sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
6586786099deSNavdeep Parhar 	if (tso)
6587786099deSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
6588786099deSNavdeep Parhar 
6589786099deSNavdeep Parhar done:
6590786099deSNavdeep Parhar 	return (howmany(n, 16));
6591786099deSNavdeep Parhar }
6592ffbb373cSNavdeep Parhar #endif
6593786099deSNavdeep Parhar 
6594786099deSNavdeep Parhar #define ETID_FLOWC_NPARAMS 6
6595786099deSNavdeep Parhar #define ETID_FLOWC_LEN (roundup2((sizeof(struct fw_flowc_wr) + \
6596786099deSNavdeep Parhar     ETID_FLOWC_NPARAMS * sizeof(struct fw_flowc_mnemval)), 16))
6597786099deSNavdeep Parhar #define ETID_FLOWC_LEN16 (howmany(ETID_FLOWC_LEN, 16))
6598786099deSNavdeep Parhar 
6599786099deSNavdeep Parhar static int
6600e38a50e8SJohn Baldwin send_etid_flowc_wr(struct cxgbe_rate_tag *cst, struct port_info *pi,
6601786099deSNavdeep Parhar     struct vi_info *vi)
6602786099deSNavdeep Parhar {
6603786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6604edb518f4SNavdeep Parhar 	u_int pfvf = pi->adapter->pf << S_FW_VIID_PFN;
6605786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
6606786099deSNavdeep Parhar 
6607786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6608786099deSNavdeep Parhar 	MPASS((cst->flags & (EO_FLOWC_PENDING | EO_FLOWC_RPL_PENDING)) ==
6609786099deSNavdeep Parhar 	    EO_FLOWC_PENDING);
6610786099deSNavdeep Parhar 
6611077ba6a8SJohn Baldwin 	flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLOWC_LEN16, &cookie);
6612786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
6613786099deSNavdeep Parhar 		return (ENOMEM);
6614786099deSNavdeep Parhar 
6615786099deSNavdeep Parhar 	bzero(flowc, ETID_FLOWC_LEN);
6616786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
6617786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(ETID_FLOWC_NPARAMS) | V_FW_WR_COMPL(0));
6618786099deSNavdeep Parhar 	flowc->flowid_len16 = htonl(V_FW_WR_LEN16(ETID_FLOWC_LEN16) |
6619786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6620786099deSNavdeep Parhar 	flowc->mnemval[0].mnemonic = FW_FLOWC_MNEM_PFNVFN;
6621786099deSNavdeep Parhar 	flowc->mnemval[0].val = htobe32(pfvf);
6622786099deSNavdeep Parhar 	flowc->mnemval[1].mnemonic = FW_FLOWC_MNEM_CH;
6623786099deSNavdeep Parhar 	flowc->mnemval[1].val = htobe32(pi->tx_chan);
6624786099deSNavdeep Parhar 	flowc->mnemval[2].mnemonic = FW_FLOWC_MNEM_PORT;
6625786099deSNavdeep Parhar 	flowc->mnemval[2].val = htobe32(pi->tx_chan);
6626786099deSNavdeep Parhar 	flowc->mnemval[3].mnemonic = FW_FLOWC_MNEM_IQID;
6627786099deSNavdeep Parhar 	flowc->mnemval[3].val = htobe32(cst->iqid);
6628786099deSNavdeep Parhar 	flowc->mnemval[4].mnemonic = FW_FLOWC_MNEM_EOSTATE;
6629786099deSNavdeep Parhar 	flowc->mnemval[4].val = htobe32(FW_FLOWC_MNEM_EOSTATE_ESTABLISHED);
6630786099deSNavdeep Parhar 	flowc->mnemval[5].mnemonic = FW_FLOWC_MNEM_SCHEDCLASS;
6631786099deSNavdeep Parhar 	flowc->mnemval[5].val = htobe32(cst->schedcl);
6632786099deSNavdeep Parhar 
6633077ba6a8SJohn Baldwin 	commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie);
6634786099deSNavdeep Parhar 
6635786099deSNavdeep Parhar 	cst->flags &= ~EO_FLOWC_PENDING;
6636786099deSNavdeep Parhar 	cst->flags |= EO_FLOWC_RPL_PENDING;
6637786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLOWC_LEN16);	/* flowc is first WR. */
6638786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLOWC_LEN16;
6639786099deSNavdeep Parhar 
6640786099deSNavdeep Parhar 	return (0);
6641786099deSNavdeep Parhar }
6642786099deSNavdeep Parhar 
6643786099deSNavdeep Parhar #define ETID_FLUSH_LEN16 (howmany(sizeof (struct fw_flowc_wr), 16))
6644786099deSNavdeep Parhar 
6645786099deSNavdeep Parhar void
6646e38a50e8SJohn Baldwin send_etid_flush_wr(struct cxgbe_rate_tag *cst)
6647786099deSNavdeep Parhar {
6648786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
6649786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6650786099deSNavdeep Parhar 
6651786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6652786099deSNavdeep Parhar 
6653077ba6a8SJohn Baldwin 	flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLUSH_LEN16, &cookie);
6654786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
6655786099deSNavdeep Parhar 		CXGBE_UNIMPLEMENTED(__func__);
6656786099deSNavdeep Parhar 
6657786099deSNavdeep Parhar 	bzero(flowc, ETID_FLUSH_LEN16 * 16);
6658786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
6659786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(0) | F_FW_WR_COMPL);
6660786099deSNavdeep Parhar 	flowc->flowid_len16 = htobe32(V_FW_WR_LEN16(ETID_FLUSH_LEN16) |
6661786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6662786099deSNavdeep Parhar 
6663077ba6a8SJohn Baldwin 	commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie);
6664786099deSNavdeep Parhar 
6665786099deSNavdeep Parhar 	cst->flags |= EO_FLUSH_RPL_PENDING;
6666786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLUSH_LEN16);
6667786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLUSH_LEN16;
6668786099deSNavdeep Parhar 	cst->ncompl++;
6669786099deSNavdeep Parhar }
6670786099deSNavdeep Parhar 
6671786099deSNavdeep Parhar static void
6672e38a50e8SJohn Baldwin write_ethofld_wr(struct cxgbe_rate_tag *cst, struct fw_eth_tx_eo_wr *wr,
6673786099deSNavdeep Parhar     struct mbuf *m0, int compl)
6674786099deSNavdeep Parhar {
6675786099deSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
6676786099deSNavdeep Parhar 	uint64_t ctrl1;
6677786099deSNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
6678786099deSNavdeep Parhar 	int len16, pktlen, nsegs, immhdrs;
6679786099deSNavdeep Parhar 	uintptr_t p;
6680786099deSNavdeep Parhar 	struct ulptx_sgl *usgl;
6681786099deSNavdeep Parhar 	struct sglist sg;
6682786099deSNavdeep Parhar 	struct sglist_seg segs[38];	/* XXX: find real limit.  XXX: get off the stack */
6683786099deSNavdeep Parhar 
6684786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6685786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
6686786099deSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
6687786099deSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
6688786099deSNavdeep Parhar 	    ("%s: ethofld mbuf %p is missing header lengths", __func__, m0));
6689786099deSNavdeep Parhar 
6690786099deSNavdeep Parhar 	len16 = mbuf_eo_len16(m0);
6691786099deSNavdeep Parhar 	nsegs = mbuf_eo_nsegs(m0);
6692786099deSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
6693786099deSNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
6694786099deSNavdeep Parhar 	if (needs_tso(m0))
6695786099deSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
6696786099deSNavdeep Parhar 	immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen;
6697786099deSNavdeep Parhar 	ctrl += immhdrs;
6698786099deSNavdeep Parhar 
6699786099deSNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_EO_WR) |
6700786099deSNavdeep Parhar 	    V_FW_ETH_TX_EO_WR_IMMDLEN(ctrl) | V_FW_WR_COMPL(!!compl));
6701786099deSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(len16) |
6702786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6703786099deSNavdeep Parhar 	wr->r3 = 0;
6704a4a4ad2dSNavdeep Parhar 	if (needs_outer_udp_csum(m0)) {
67056933902dSNavdeep Parhar 		wr->u.udpseg.type = FW_ETH_TX_EO_TYPE_UDPSEG;
67066933902dSNavdeep Parhar 		wr->u.udpseg.ethlen = m0->m_pkthdr.l2hlen;
67076933902dSNavdeep Parhar 		wr->u.udpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
67086933902dSNavdeep Parhar 		wr->u.udpseg.udplen = m0->m_pkthdr.l4hlen;
67096933902dSNavdeep Parhar 		wr->u.udpseg.rtplen = 0;
67106933902dSNavdeep Parhar 		wr->u.udpseg.r4 = 0;
67116933902dSNavdeep Parhar 		wr->u.udpseg.mss = htobe16(pktlen - immhdrs);
67126933902dSNavdeep Parhar 		wr->u.udpseg.schedpktsize = wr->u.udpseg.mss;
67136933902dSNavdeep Parhar 		wr->u.udpseg.plen = htobe32(pktlen - immhdrs);
67146933902dSNavdeep Parhar 		cpl = (void *)(wr + 1);
67156933902dSNavdeep Parhar 	} else {
6716a4a4ad2dSNavdeep Parhar 		MPASS(needs_outer_tcp_csum(m0));
6717786099deSNavdeep Parhar 		wr->u.tcpseg.type = FW_ETH_TX_EO_TYPE_TCPSEG;
6718786099deSNavdeep Parhar 		wr->u.tcpseg.ethlen = m0->m_pkthdr.l2hlen;
6719786099deSNavdeep Parhar 		wr->u.tcpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
6720786099deSNavdeep Parhar 		wr->u.tcpseg.tcplen = m0->m_pkthdr.l4hlen;
6721786099deSNavdeep Parhar 		wr->u.tcpseg.tsclk_tsoff = mbuf_eo_tsclk_tsoff(m0);
6722786099deSNavdeep Parhar 		wr->u.tcpseg.r4 = 0;
6723786099deSNavdeep Parhar 		wr->u.tcpseg.r5 = 0;
6724786099deSNavdeep Parhar 		wr->u.tcpseg.plen = htobe32(pktlen - immhdrs);
6725786099deSNavdeep Parhar 
6726786099deSNavdeep Parhar 		if (needs_tso(m0)) {
6727786099deSNavdeep Parhar 			struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
6728786099deSNavdeep Parhar 
6729786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(m0->m_pkthdr.tso_segsz);
6730786099deSNavdeep Parhar 
67316933902dSNavdeep Parhar 			ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
67326933902dSNavdeep Parhar 			    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
6733c0236bd9SNavdeep Parhar 			    V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen -
6734c0236bd9SNavdeep Parhar 				ETHER_HDR_LEN) >> 2) |
67356933902dSNavdeep Parhar 			    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
67366933902dSNavdeep Parhar 			    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
6737786099deSNavdeep Parhar 			if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
6738786099deSNavdeep Parhar 				ctrl |= F_LSO_IPV6;
6739786099deSNavdeep Parhar 			lso->lso_ctrl = htobe32(ctrl);
6740786099deSNavdeep Parhar 			lso->ipid_ofst = htobe16(0);
6741786099deSNavdeep Parhar 			lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
6742786099deSNavdeep Parhar 			lso->seqno_offset = htobe32(0);
6743786099deSNavdeep Parhar 			lso->len = htobe32(pktlen);
6744786099deSNavdeep Parhar 
6745786099deSNavdeep Parhar 			cpl = (void *)(lso + 1);
6746786099deSNavdeep Parhar 		} else {
6747786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(0xffff);
6748786099deSNavdeep Parhar 			cpl = (void *)(wr + 1);
6749786099deSNavdeep Parhar 		}
67506933902dSNavdeep Parhar 	}
6751786099deSNavdeep Parhar 
6752786099deSNavdeep Parhar 	/* Checksum offload must be requested for ethofld. */
6753a4a4ad2dSNavdeep Parhar 	MPASS(needs_outer_l4_csum(m0));
6754c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(cst->adapter, m0);
6755786099deSNavdeep Parhar 
6756786099deSNavdeep Parhar 	/* VLAN tag insertion */
6757786099deSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
6758786099deSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
6759786099deSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
6760786099deSNavdeep Parhar 	}
6761786099deSNavdeep Parhar 
6762786099deSNavdeep Parhar 	/* CPL header */
6763786099deSNavdeep Parhar 	cpl->ctrl0 = cst->ctrl0;
6764786099deSNavdeep Parhar 	cpl->pack = 0;
6765786099deSNavdeep Parhar 	cpl->len = htobe16(pktlen);
6766786099deSNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
6767786099deSNavdeep Parhar 
67686933902dSNavdeep Parhar 	/* Copy Ethernet, IP & TCP/UDP hdrs as immediate data */
6769786099deSNavdeep Parhar 	p = (uintptr_t)(cpl + 1);
6770786099deSNavdeep Parhar 	m_copydata(m0, 0, immhdrs, (void *)p);
6771786099deSNavdeep Parhar 
6772786099deSNavdeep Parhar 	/* SGL */
6773786099deSNavdeep Parhar 	if (nsegs > 0) {
6774786099deSNavdeep Parhar 		int i, pad;
6775786099deSNavdeep Parhar 
6776786099deSNavdeep Parhar 		/* zero-pad upto next 16Byte boundary, if not 16Byte aligned */
6777786099deSNavdeep Parhar 		p += immhdrs;
6778786099deSNavdeep Parhar 		pad = 16 - (immhdrs & 0xf);
6779786099deSNavdeep Parhar 		bzero((void *)p, pad);
6780786099deSNavdeep Parhar 
6781786099deSNavdeep Parhar 		usgl = (void *)(p + pad);
6782786099deSNavdeep Parhar 		usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
6783786099deSNavdeep Parhar 		    V_ULPTX_NSGE(nsegs));
6784786099deSNavdeep Parhar 
6785786099deSNavdeep Parhar 		sglist_init(&sg, nitems(segs), segs);
6786786099deSNavdeep Parhar 		for (; m0 != NULL; m0 = m0->m_next) {
6787786099deSNavdeep Parhar 			if (__predict_false(m0->m_len == 0))
6788786099deSNavdeep Parhar 				continue;
6789786099deSNavdeep Parhar 			if (immhdrs >= m0->m_len) {
6790786099deSNavdeep Parhar 				immhdrs -= m0->m_len;
6791786099deSNavdeep Parhar 				continue;
6792786099deSNavdeep Parhar 			}
67936edfd179SGleb Smirnoff 			if (m0->m_flags & M_EXTPG)
679449b6b60eSGleb Smirnoff 				sglist_append_mbuf_epg(&sg, m0,
679549b6b60eSGleb Smirnoff 				    mtod(m0, vm_offset_t), m0->m_len);
679649b6b60eSGleb Smirnoff                         else
6797786099deSNavdeep Parhar 				sglist_append(&sg, mtod(m0, char *) + immhdrs,
6798786099deSNavdeep Parhar 				    m0->m_len - immhdrs);
6799786099deSNavdeep Parhar 			immhdrs = 0;
6800786099deSNavdeep Parhar 		}
6801786099deSNavdeep Parhar 		MPASS(sg.sg_nseg == nsegs);
6802786099deSNavdeep Parhar 
6803786099deSNavdeep Parhar 		/*
6804786099deSNavdeep Parhar 		 * Zero pad last 8B in case the WR doesn't end on a 16B
6805786099deSNavdeep Parhar 		 * boundary.
6806786099deSNavdeep Parhar 		 */
6807786099deSNavdeep Parhar 		*(uint64_t *)((char *)wr + len16 * 16 - 8) = 0;
6808786099deSNavdeep Parhar 
6809786099deSNavdeep Parhar 		usgl->len0 = htobe32(segs[0].ss_len);
6810786099deSNavdeep Parhar 		usgl->addr0 = htobe64(segs[0].ss_paddr);
6811786099deSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++) {
6812786099deSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(segs[i + 1].ss_len);
6813786099deSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(segs[i + 1].ss_paddr);
6814786099deSNavdeep Parhar 		}
6815786099deSNavdeep Parhar 		if (i & 1)
6816786099deSNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
6817786099deSNavdeep Parhar 	}
6818786099deSNavdeep Parhar 
6819786099deSNavdeep Parhar }
6820786099deSNavdeep Parhar 
6821786099deSNavdeep Parhar static void
6822e38a50e8SJohn Baldwin ethofld_tx(struct cxgbe_rate_tag *cst)
6823786099deSNavdeep Parhar {
6824786099deSNavdeep Parhar 	struct mbuf *m;
6825786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6826786099deSNavdeep Parhar 	int next_credits, compl;
6827786099deSNavdeep Parhar 	struct fw_eth_tx_eo_wr *wr;
6828786099deSNavdeep Parhar 
6829786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6830786099deSNavdeep Parhar 
6831786099deSNavdeep Parhar 	while ((m = mbufq_first(&cst->pending_tx)) != NULL) {
6832786099deSNavdeep Parhar 		M_ASSERTPKTHDR(m);
6833786099deSNavdeep Parhar 
6834786099deSNavdeep Parhar 		/* How many len16 credits do we need to send this mbuf. */
6835786099deSNavdeep Parhar 		next_credits = mbuf_eo_len16(m);
6836786099deSNavdeep Parhar 		MPASS(next_credits > 0);
6837786099deSNavdeep Parhar 		if (next_credits > cst->tx_credits) {
6838786099deSNavdeep Parhar 			/*
6839786099deSNavdeep Parhar 			 * Tx will make progress eventually because there is at
6840786099deSNavdeep Parhar 			 * least one outstanding fw4_ack that will return
6841786099deSNavdeep Parhar 			 * credits and kick the tx.
6842786099deSNavdeep Parhar 			 */
6843786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
6844786099deSNavdeep Parhar 			return;
6845786099deSNavdeep Parhar 		}
6846077ba6a8SJohn Baldwin 		wr = start_wrq_wr(&cst->eo_txq->wrq, next_credits, &cookie);
6847786099deSNavdeep Parhar 		if (__predict_false(wr == NULL)) {
6848786099deSNavdeep Parhar 			/* XXX: wishful thinking, not a real assertion. */
6849786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
6850786099deSNavdeep Parhar 			return;
6851786099deSNavdeep Parhar 		}
6852786099deSNavdeep Parhar 		cst->tx_credits -= next_credits;
6853786099deSNavdeep Parhar 		cst->tx_nocompl += next_credits;
6854786099deSNavdeep Parhar 		compl = cst->ncompl == 0 || cst->tx_nocompl >= cst->tx_total / 2;
685556fb710fSJohn Baldwin 		ETHER_BPF_MTAP(cst->com.ifp, m);
6856786099deSNavdeep Parhar 		write_ethofld_wr(cst, wr, m, compl);
6857077ba6a8SJohn Baldwin 		commit_wrq_wr(&cst->eo_txq->wrq, wr, &cookie);
6858786099deSNavdeep Parhar 		if (compl) {
6859786099deSNavdeep Parhar 			cst->ncompl++;
6860786099deSNavdeep Parhar 			cst->tx_nocompl	= 0;
6861786099deSNavdeep Parhar 		}
6862786099deSNavdeep Parhar 		(void) mbufq_dequeue(&cst->pending_tx);
6863fb3bc596SJohn Baldwin 
6864fb3bc596SJohn Baldwin 		/*
6865fb3bc596SJohn Baldwin 		 * Drop the mbuf's reference on the tag now rather
6866fb3bc596SJohn Baldwin 		 * than waiting until m_freem().  This ensures that
6867e38a50e8SJohn Baldwin 		 * cxgbe_rate_tag_free gets called when the inp drops
6868fb3bc596SJohn Baldwin 		 * its reference on the tag and there are no more
6869fb3bc596SJohn Baldwin 		 * mbufs in the pending_tx queue and can flush any
6870fb3bc596SJohn Baldwin 		 * pending requests.  Otherwise if the last mbuf
6871fb3bc596SJohn Baldwin 		 * doesn't request a completion the etid will never be
6872fb3bc596SJohn Baldwin 		 * released.
6873fb3bc596SJohn Baldwin 		 */
6874fb3bc596SJohn Baldwin 		m->m_pkthdr.snd_tag = NULL;
6875fb3bc596SJohn Baldwin 		m->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
687656fb710fSJohn Baldwin 		m_snd_tag_rele(&cst->com);
6877fb3bc596SJohn Baldwin 
6878786099deSNavdeep Parhar 		mbufq_enqueue(&cst->pending_fwack, m);
6879786099deSNavdeep Parhar 	}
6880786099deSNavdeep Parhar }
6881786099deSNavdeep Parhar 
6882786099deSNavdeep Parhar int
6883786099deSNavdeep Parhar ethofld_transmit(struct ifnet *ifp, struct mbuf *m0)
6884786099deSNavdeep Parhar {
6885e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
6886786099deSNavdeep Parhar 	int rc;
6887786099deSNavdeep Parhar 
6888786099deSNavdeep Parhar 	MPASS(m0->m_nextpkt == NULL);
6889fb3bc596SJohn Baldwin 	MPASS(m0->m_pkthdr.csum_flags & CSUM_SND_TAG);
6890786099deSNavdeep Parhar 	MPASS(m0->m_pkthdr.snd_tag != NULL);
6891e38a50e8SJohn Baldwin 	cst = mst_to_crt(m0->m_pkthdr.snd_tag);
6892786099deSNavdeep Parhar 
6893786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6894786099deSNavdeep Parhar 	MPASS(cst->flags & EO_SND_TAG_REF);
6895786099deSNavdeep Parhar 
6896786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_PENDING)) {
6897786099deSNavdeep Parhar 		struct vi_info *vi = ifp->if_softc;
6898786099deSNavdeep Parhar 		struct port_info *pi = vi->pi;
6899786099deSNavdeep Parhar 		struct adapter *sc = pi->adapter;
6900786099deSNavdeep Parhar 		const uint32_t rss_mask = vi->rss_size - 1;
6901786099deSNavdeep Parhar 		uint32_t rss_hash;
6902786099deSNavdeep Parhar 
6903786099deSNavdeep Parhar 		cst->eo_txq = &sc->sge.ofld_txq[vi->first_ofld_txq];
6904786099deSNavdeep Parhar 		if (M_HASHTYPE_ISHASH(m0))
6905786099deSNavdeep Parhar 			rss_hash = m0->m_pkthdr.flowid;
6906786099deSNavdeep Parhar 		else
6907786099deSNavdeep Parhar 			rss_hash = arc4random();
6908786099deSNavdeep Parhar 		/* We assume RSS hashing */
6909786099deSNavdeep Parhar 		cst->iqid = vi->rss[rss_hash & rss_mask];
6910786099deSNavdeep Parhar 		cst->eo_txq += rss_hash % vi->nofldtxq;
6911786099deSNavdeep Parhar 		rc = send_etid_flowc_wr(cst, pi, vi);
6912786099deSNavdeep Parhar 		if (rc != 0)
6913786099deSNavdeep Parhar 			goto done;
6914786099deSNavdeep Parhar 	}
6915786099deSNavdeep Parhar 
6916786099deSNavdeep Parhar 	if (__predict_false(cst->plen + m0->m_pkthdr.len > eo_max_backlog)) {
6917786099deSNavdeep Parhar 		rc = ENOBUFS;
6918786099deSNavdeep Parhar 		goto done;
6919786099deSNavdeep Parhar 	}
6920786099deSNavdeep Parhar 
6921786099deSNavdeep Parhar 	mbufq_enqueue(&cst->pending_tx, m0);
6922786099deSNavdeep Parhar 	cst->plen += m0->m_pkthdr.len;
6923786099deSNavdeep Parhar 
6924fb3bc596SJohn Baldwin 	/*
6925fb3bc596SJohn Baldwin 	 * Hold an extra reference on the tag while generating work
6926fb3bc596SJohn Baldwin 	 * requests to ensure that we don't try to free the tag during
6927fb3bc596SJohn Baldwin 	 * ethofld_tx() in case we are sending the final mbuf after
6928fb3bc596SJohn Baldwin 	 * the inp was freed.
6929fb3bc596SJohn Baldwin 	 */
693056fb710fSJohn Baldwin 	m_snd_tag_ref(&cst->com);
6931786099deSNavdeep Parhar 	ethofld_tx(cst);
6932fb3bc596SJohn Baldwin 	mtx_unlock(&cst->lock);
693356fb710fSJohn Baldwin 	m_snd_tag_rele(&cst->com);
6934fb3bc596SJohn Baldwin 	return (0);
6935fb3bc596SJohn Baldwin 
6936786099deSNavdeep Parhar done:
6937786099deSNavdeep Parhar 	mtx_unlock(&cst->lock);
6938786099deSNavdeep Parhar 	if (__predict_false(rc != 0))
6939786099deSNavdeep Parhar 		m_freem(m0);
6940786099deSNavdeep Parhar 	return (rc);
6941786099deSNavdeep Parhar }
6942786099deSNavdeep Parhar 
6943786099deSNavdeep Parhar static int
6944786099deSNavdeep Parhar ethofld_fw4_ack(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
6945786099deSNavdeep Parhar {
6946786099deSNavdeep Parhar 	struct adapter *sc = iq->adapter;
6947786099deSNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
6948786099deSNavdeep Parhar 	struct mbuf *m;
6949786099deSNavdeep Parhar 	u_int etid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
6950e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
6951786099deSNavdeep Parhar 	uint8_t credits = cpl->credits;
6952786099deSNavdeep Parhar 
6953786099deSNavdeep Parhar 	cst = lookup_etid(sc, etid);
6954786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6955786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_RPL_PENDING)) {
6956786099deSNavdeep Parhar 		MPASS(credits >= ETID_FLOWC_LEN16);
6957786099deSNavdeep Parhar 		credits -= ETID_FLOWC_LEN16;
6958786099deSNavdeep Parhar 		cst->flags &= ~EO_FLOWC_RPL_PENDING;
6959786099deSNavdeep Parhar 	}
6960786099deSNavdeep Parhar 
6961786099deSNavdeep Parhar 	KASSERT(cst->ncompl > 0,
6962786099deSNavdeep Parhar 	    ("%s: etid %u (%p) wasn't expecting completion.",
6963786099deSNavdeep Parhar 	    __func__, etid, cst));
6964786099deSNavdeep Parhar 	cst->ncompl--;
6965786099deSNavdeep Parhar 
6966786099deSNavdeep Parhar 	while (credits > 0) {
6967786099deSNavdeep Parhar 		m = mbufq_dequeue(&cst->pending_fwack);
6968786099deSNavdeep Parhar 		if (__predict_false(m == NULL)) {
6969786099deSNavdeep Parhar 			/*
6970786099deSNavdeep Parhar 			 * The remaining credits are for the final flush that
6971786099deSNavdeep Parhar 			 * was issued when the tag was freed by the kernel.
6972786099deSNavdeep Parhar 			 */
6973786099deSNavdeep Parhar 			MPASS((cst->flags &
6974786099deSNavdeep Parhar 			    (EO_FLUSH_RPL_PENDING | EO_SND_TAG_REF)) ==
6975786099deSNavdeep Parhar 			    EO_FLUSH_RPL_PENDING);
6976786099deSNavdeep Parhar 			MPASS(credits == ETID_FLUSH_LEN16);
6977786099deSNavdeep Parhar 			MPASS(cst->tx_credits + cpl->credits == cst->tx_total);
6978786099deSNavdeep Parhar 			MPASS(cst->ncompl == 0);
6979786099deSNavdeep Parhar 
6980786099deSNavdeep Parhar 			cst->flags &= ~EO_FLUSH_RPL_PENDING;
6981786099deSNavdeep Parhar 			cst->tx_credits += cpl->credits;
6982e38a50e8SJohn Baldwin 			cxgbe_rate_tag_free_locked(cst);
6983786099deSNavdeep Parhar 			return (0);	/* cst is gone. */
6984786099deSNavdeep Parhar 		}
6985786099deSNavdeep Parhar 		KASSERT(m != NULL,
6986786099deSNavdeep Parhar 		    ("%s: too many credits (%u, %u)", __func__, cpl->credits,
6987786099deSNavdeep Parhar 		    credits));
6988786099deSNavdeep Parhar 		KASSERT(credits >= mbuf_eo_len16(m),
6989786099deSNavdeep Parhar 		    ("%s: too few credits (%u, %u, %u)", __func__,
6990786099deSNavdeep Parhar 		    cpl->credits, credits, mbuf_eo_len16(m)));
6991786099deSNavdeep Parhar 		credits -= mbuf_eo_len16(m);
6992786099deSNavdeep Parhar 		cst->plen -= m->m_pkthdr.len;
6993786099deSNavdeep Parhar 		m_freem(m);
6994786099deSNavdeep Parhar 	}
6995786099deSNavdeep Parhar 
6996786099deSNavdeep Parhar 	cst->tx_credits += cpl->credits;
6997786099deSNavdeep Parhar 	MPASS(cst->tx_credits <= cst->tx_total);
6998786099deSNavdeep Parhar 
6999fb3bc596SJohn Baldwin 	if (cst->flags & EO_SND_TAG_REF) {
7000fb3bc596SJohn Baldwin 		/*
7001fb3bc596SJohn Baldwin 		 * As with ethofld_transmit(), hold an extra reference
7002fb3bc596SJohn Baldwin 		 * so that the tag is stable across ethold_tx().
7003fb3bc596SJohn Baldwin 		 */
700456fb710fSJohn Baldwin 		m_snd_tag_ref(&cst->com);
7005786099deSNavdeep Parhar 		m = mbufq_first(&cst->pending_tx);
7006786099deSNavdeep Parhar 		if (m != NULL && cst->tx_credits >= mbuf_eo_len16(m))
7007786099deSNavdeep Parhar 			ethofld_tx(cst);
7008786099deSNavdeep Parhar 		mtx_unlock(&cst->lock);
700956fb710fSJohn Baldwin 		m_snd_tag_rele(&cst->com);
7010fb3bc596SJohn Baldwin 	} else {
7011fb3bc596SJohn Baldwin 		/*
7012fb3bc596SJohn Baldwin 		 * There shouldn't be any pending packets if the tag
7013fb3bc596SJohn Baldwin 		 * was freed by the kernel since any pending packet
7014fb3bc596SJohn Baldwin 		 * should hold a reference to the tag.
7015fb3bc596SJohn Baldwin 		 */
7016fb3bc596SJohn Baldwin 		MPASS(mbufq_first(&cst->pending_tx) == NULL);
7017fb3bc596SJohn Baldwin 		mtx_unlock(&cst->lock);
7018fb3bc596SJohn Baldwin 	}
7019786099deSNavdeep Parhar 
7020786099deSNavdeep Parhar 	return (0);
7021786099deSNavdeep Parhar }
7022786099deSNavdeep Parhar #endif
7023