xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision e3207e1973cb2ec1ca7e5d922f58678c687439a1)
154e4ee71SNavdeep Parhar /*-
254e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
354e4ee71SNavdeep Parhar  * All rights reserved.
454e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
554e4ee71SNavdeep Parhar  *
654e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
754e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
854e4ee71SNavdeep Parhar  * are met:
954e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1054e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1154e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1354e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1454e4ee71SNavdeep Parhar  *
1554e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1654e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1754e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1854e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1954e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2054e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2154e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2254e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2354e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2454e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2554e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2654e4ee71SNavdeep Parhar  */
2754e4ee71SNavdeep Parhar 
2854e4ee71SNavdeep Parhar #include <sys/cdefs.h>
2954e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3054e4ee71SNavdeep Parhar 
3154e4ee71SNavdeep Parhar #include "opt_inet.h"
32a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
3354e4ee71SNavdeep Parhar 
3454e4ee71SNavdeep Parhar #include <sys/types.h>
35c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
3654e4ee71SNavdeep Parhar #include <sys/mbuf.h>
3754e4ee71SNavdeep Parhar #include <sys/socket.h>
3854e4ee71SNavdeep Parhar #include <sys/kernel.h>
3909fe6320SNavdeep Parhar #include <sys/kdb.h>
40ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
41ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4238035ed6SNavdeep Parhar #include <sys/sbuf.h>
43ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
44480e603cSNavdeep Parhar #include <sys/time.h>
4554e4ee71SNavdeep Parhar #include <sys/sysctl.h>
46733b9277SNavdeep Parhar #include <sys/smp.h>
4782eff304SNavdeep Parhar #include <sys/counter.h>
4854e4ee71SNavdeep Parhar #include <net/bpf.h>
4954e4ee71SNavdeep Parhar #include <net/ethernet.h>
5054e4ee71SNavdeep Parhar #include <net/if.h>
5154e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
5254e4ee71SNavdeep Parhar #include <netinet/in.h>
5354e4ee71SNavdeep Parhar #include <netinet/ip.h>
54a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
5554e4ee71SNavdeep Parhar #include <netinet/tcp.h>
5664db8966SDimitry Andric #include <machine/md_var.h>
5738035ed6SNavdeep Parhar #include <vm/vm.h>
5838035ed6SNavdeep Parhar #include <vm/pmap.h>
59298d969cSNavdeep Parhar #ifdef DEV_NETMAP
60298d969cSNavdeep Parhar #include <machine/bus.h>
61298d969cSNavdeep Parhar #include <sys/selinfo.h>
62298d969cSNavdeep Parhar #include <net/if_var.h>
63298d969cSNavdeep Parhar #include <net/netmap.h>
64298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
65298d969cSNavdeep Parhar #endif
6654e4ee71SNavdeep Parhar 
6754e4ee71SNavdeep Parhar #include "common/common.h"
6854e4ee71SNavdeep Parhar #include "common/t4_regs.h"
6954e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
7054e4ee71SNavdeep Parhar #include "common/t4_msg.h"
7154e4ee71SNavdeep Parhar 
72d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
73d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
74d14b0ac1SNavdeep Parhar #else
75d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
76d14b0ac1SNavdeep Parhar #endif
77d14b0ac1SNavdeep Parhar 
789fb8886bSNavdeep Parhar /*
799fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
809fb8886bSNavdeep Parhar  * 0-7 are valid values.
819fb8886bSNavdeep Parhar  */
82298d969cSNavdeep Parhar int fl_pktshift = 2;
839fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift);
8454e4ee71SNavdeep Parhar 
859fb8886bSNavdeep Parhar /*
869fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
879fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
881458bff9SNavdeep Parhar  *  0: disable padding.
891458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
909fb8886bSNavdeep Parhar  */
91298d969cSNavdeep Parhar int fl_pad = -1;
929fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad);
939fb8886bSNavdeep Parhar 
949fb8886bSNavdeep Parhar /*
959fb8886bSNavdeep Parhar  * Status page length.
969fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
979fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
989fb8886bSNavdeep Parhar  */
99298d969cSNavdeep Parhar int spg_len = -1;
1009fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len);
1019fb8886bSNavdeep Parhar 
1029fb8886bSNavdeep Parhar /*
1039fb8886bSNavdeep Parhar  * Congestion drops.
1049fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1059fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1069fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1079fb8886bSNavdeep Parhar  */
1089fb8886bSNavdeep Parhar static int cong_drop = 0;
1099fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop);
11054e4ee71SNavdeep Parhar 
1111458bff9SNavdeep Parhar /*
1121458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1131458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1141458bff9SNavdeep Parhar  *  0: disable buffer packing.
1151458bff9SNavdeep Parhar  *  1: enable buffer packing.
1161458bff9SNavdeep Parhar  */
1171458bff9SNavdeep Parhar static int buffer_packing = -1;
1181458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.buffer_packing", &buffer_packing);
1191458bff9SNavdeep Parhar 
1201458bff9SNavdeep Parhar /*
1211458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1221458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
123*e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
124*e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1251458bff9SNavdeep Parhar  */
1261458bff9SNavdeep Parhar static int fl_pack = -1;
1271458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pack", &fl_pack);
1281458bff9SNavdeep Parhar 
12938035ed6SNavdeep Parhar /*
13038035ed6SNavdeep Parhar  * Allow the driver to create mbuf(s) in a cluster allocated for rx.
13138035ed6SNavdeep Parhar  * 0: never; always allocate mbufs from the zone_mbuf UMA zone.
13238035ed6SNavdeep Parhar  * 1: ok to create mbuf(s) within a cluster if there is room.
13338035ed6SNavdeep Parhar  */
13438035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1;
13538035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.allow_mbufs_in_cluster", &allow_mbufs_in_cluster);
13638035ed6SNavdeep Parhar 
13738035ed6SNavdeep Parhar /*
13838035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
13938035ed6SNavdeep Parhar  */
14038035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
14138035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.largest_rx_cluster", &largest_rx_cluster);
14238035ed6SNavdeep Parhar 
14338035ed6SNavdeep Parhar /*
14438035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
14538035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
14638035ed6SNavdeep Parhar  */
14738035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
14838035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.safest_rx_cluster", &safest_rx_cluster);
14938035ed6SNavdeep Parhar 
15054e4ee71SNavdeep Parhar /* Used to track coalesced tx work request */
15154e4ee71SNavdeep Parhar struct txpkts {
15254e4ee71SNavdeep Parhar 	uint64_t *flitp;	/* ptr to flit where next pkt should start */
15354e4ee71SNavdeep Parhar 	uint8_t npkt;		/* # of packets in this work request */
15454e4ee71SNavdeep Parhar 	uint8_t nflits;		/* # of flits used by this work request */
15554e4ee71SNavdeep Parhar 	uint16_t plen;		/* total payload (sum of all packets) */
15654e4ee71SNavdeep Parhar };
15754e4ee71SNavdeep Parhar 
15854e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
15954e4ee71SNavdeep Parhar struct sgl {
16054e4ee71SNavdeep Parhar 	int nsegs;		/* # of segments in the SGL, 0 means imm. tx */
16154e4ee71SNavdeep Parhar 	int nflits;		/* # of flits needed for the SGL */
16254e4ee71SNavdeep Parhar 	bus_dma_segment_t seg[TX_SGL_SEGS];
16354e4ee71SNavdeep Parhar };
16454e4ee71SNavdeep Parhar 
165733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
1664d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
167733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *);
168b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int);
169*e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
170733b9277SNavdeep Parhar static inline void init_eq(struct sge_eq *, int, int, uint8_t, uint16_t,
171733b9277SNavdeep Parhar     char *);
17254e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
17354e4ee71SNavdeep Parhar     bus_addr_t *, void **);
17454e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
17554e4ee71SNavdeep Parhar     void *);
17654e4ee71SNavdeep Parhar static int alloc_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *,
177bc14b14dSNavdeep Parhar     int, int);
17854e4ee71SNavdeep Parhar static int free_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *);
17938035ed6SNavdeep Parhar static void add_fl_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
18038035ed6SNavdeep Parhar     struct sge_fl *);
181733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
182733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
183733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *);
184733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *);
185733b9277SNavdeep Parhar static int alloc_rxq(struct port_info *, struct sge_rxq *, int, int,
186733b9277SNavdeep Parhar     struct sysctl_oid *);
18754e4ee71SNavdeep Parhar static int free_rxq(struct port_info *, struct sge_rxq *);
18809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
189733b9277SNavdeep Parhar static int alloc_ofld_rxq(struct port_info *, struct sge_ofld_rxq *, int, int,
190733b9277SNavdeep Parhar     struct sysctl_oid *);
191733b9277SNavdeep Parhar static int free_ofld_rxq(struct port_info *, struct sge_ofld_rxq *);
192733b9277SNavdeep Parhar #endif
193298d969cSNavdeep Parhar #ifdef DEV_NETMAP
194298d969cSNavdeep Parhar static int alloc_nm_rxq(struct port_info *, struct sge_nm_rxq *, int, int,
195298d969cSNavdeep Parhar     struct sysctl_oid *);
196298d969cSNavdeep Parhar static int free_nm_rxq(struct port_info *, struct sge_nm_rxq *);
197298d969cSNavdeep Parhar static int alloc_nm_txq(struct port_info *, struct sge_nm_txq *, int, int,
198298d969cSNavdeep Parhar     struct sysctl_oid *);
199298d969cSNavdeep Parhar static int free_nm_txq(struct port_info *, struct sge_nm_txq *);
200298d969cSNavdeep Parhar #endif
201733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
202733b9277SNavdeep Parhar static int eth_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *);
20309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
204733b9277SNavdeep Parhar static int ofld_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *);
205733b9277SNavdeep Parhar #endif
206733b9277SNavdeep Parhar static int alloc_eq(struct adapter *, struct port_info *, struct sge_eq *);
207733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
208733b9277SNavdeep Parhar static int alloc_wrq(struct adapter *, struct port_info *, struct sge_wrq *,
209733b9277SNavdeep Parhar     struct sysctl_oid *);
210733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
211733b9277SNavdeep Parhar static int alloc_txq(struct port_info *, struct sge_txq *, int,
212733b9277SNavdeep Parhar     struct sysctl_oid *);
21354e4ee71SNavdeep Parhar static int free_txq(struct port_info *, struct sge_txq *);
21454e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
21554e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
216733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
217733b9277SNavdeep Parhar static void refill_sfl(void *);
21854e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
2191458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *);
22038035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int);
22138035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *);
222733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
22354e4ee71SNavdeep Parhar 
22454e4ee71SNavdeep Parhar static int get_pkt_sgl(struct sge_txq *, struct mbuf **, struct sgl *, int);
22554e4ee71SNavdeep Parhar static int free_pkt_sgl(struct sge_txq *, struct sgl *);
22654e4ee71SNavdeep Parhar static int write_txpkt_wr(struct port_info *, struct sge_txq *, struct mbuf *,
22754e4ee71SNavdeep Parhar     struct sgl *);
22854e4ee71SNavdeep Parhar static int add_to_txpkts(struct port_info *, struct sge_txq *, struct txpkts *,
22954e4ee71SNavdeep Parhar     struct mbuf *, struct sgl *);
23054e4ee71SNavdeep Parhar static void write_txpkts_wr(struct sge_txq *, struct txpkts *);
23154e4ee71SNavdeep Parhar static inline void write_ulp_cpl_sgl(struct port_info *, struct sge_txq *,
23254e4ee71SNavdeep Parhar     struct txpkts *, struct mbuf *, struct sgl *);
23354e4ee71SNavdeep Parhar static int write_sgl_to_txd(struct sge_eq *, struct sgl *, caddr_t *);
23454e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
235f7dfe243SNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *);
236e874ff7aSNavdeep Parhar static inline int reclaimable(struct sge_eq *);
237f7dfe243SNavdeep Parhar static int reclaim_tx_descs(struct sge_txq *, int, int);
23854e4ee71SNavdeep Parhar static void write_eqflush_wr(struct sge_eq *);
23954e4ee71SNavdeep Parhar static __be64 get_flit(bus_dma_segment_t *, int, int);
240733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
241733b9277SNavdeep Parhar     struct mbuf *);
2421b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
243733b9277SNavdeep Parhar     struct mbuf *);
24454e4ee71SNavdeep Parhar 
24556599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
24638035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
247f7dfe243SNavdeep Parhar 
24882eff304SNavdeep Parhar static counter_u64_t extfree_refs;
24982eff304SNavdeep Parhar static counter_u64_t extfree_rels;
25082eff304SNavdeep Parhar 
25194586193SNavdeep Parhar /*
2521458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
25394586193SNavdeep Parhar  */
25494586193SNavdeep Parhar void
25594586193SNavdeep Parhar t4_sge_modload(void)
25694586193SNavdeep Parhar {
2574defc81bSNavdeep Parhar 
2589fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
2599fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
2609fb8886bSNavdeep Parhar 		    " using 2 instead.\n", fl_pktshift);
2619fb8886bSNavdeep Parhar 		fl_pktshift = 2;
2629fb8886bSNavdeep Parhar 	}
2639fb8886bSNavdeep Parhar 
2649fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
2659fb8886bSNavdeep Parhar 		int len;
2669fb8886bSNavdeep Parhar 
2679fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
2689fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
2699fb8886bSNavdeep Parhar #else
2709fb8886bSNavdeep Parhar 		len = 64;
2719fb8886bSNavdeep Parhar #endif
2729fb8886bSNavdeep Parhar 		if (spg_len != -1) {
2739fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
2749fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
2759fb8886bSNavdeep Parhar 		}
2769fb8886bSNavdeep Parhar 		spg_len = len;
2779fb8886bSNavdeep Parhar 	}
2789fb8886bSNavdeep Parhar 
2799fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
2809fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
2819fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
2829fb8886bSNavdeep Parhar 		cong_drop = 0;
2839fb8886bSNavdeep Parhar 	}
28482eff304SNavdeep Parhar 
28582eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
28682eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
28782eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
28882eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
28982eff304SNavdeep Parhar }
29082eff304SNavdeep Parhar 
29182eff304SNavdeep Parhar void
29282eff304SNavdeep Parhar t4_sge_modunload(void)
29382eff304SNavdeep Parhar {
29482eff304SNavdeep Parhar 
29582eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
29682eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
29782eff304SNavdeep Parhar }
29882eff304SNavdeep Parhar 
29982eff304SNavdeep Parhar uint64_t
30082eff304SNavdeep Parhar t4_sge_extfree_refs(void)
30182eff304SNavdeep Parhar {
30282eff304SNavdeep Parhar 	uint64_t refs, rels;
30382eff304SNavdeep Parhar 
30482eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
30582eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
30682eff304SNavdeep Parhar 
30782eff304SNavdeep Parhar 	return (refs - rels);
30894586193SNavdeep Parhar }
30994586193SNavdeep Parhar 
310d14b0ac1SNavdeep Parhar void
311d14b0ac1SNavdeep Parhar t4_init_sge_cpl_handlers(struct adapter *sc)
31254e4ee71SNavdeep Parhar {
31354e4ee71SNavdeep Parhar 
314d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW4_MSG, handle_fw_msg);
315d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW6_MSG, handle_fw_msg);
316d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
317d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_RX_PKT, t4_eth_rx);
318d14b0ac1SNavdeep Parhar 	t4_register_fw_msg_handler(sc, FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
319d14b0ac1SNavdeep Parhar }
320d14b0ac1SNavdeep Parhar 
321*e3207e19SNavdeep Parhar static inline void
322*e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
323*e3207e19SNavdeep Parhar {
324*e3207e19SNavdeep Parhar 	uint32_t v, m;
325*e3207e19SNavdeep Parhar 	int pad, pack;
326*e3207e19SNavdeep Parhar 
327*e3207e19SNavdeep Parhar 	pad = fl_pad;
328*e3207e19SNavdeep Parhar 	if (fl_pad < 32 || fl_pad > 4096 || !powerof2(fl_pad)) {
329*e3207e19SNavdeep Parhar 		/*
330*e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
331*e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
332*e3207e19SNavdeep Parhar 		 * it to 32 in all other cases.
333*e3207e19SNavdeep Parhar 		 */
334*e3207e19SNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 32;
335*e3207e19SNavdeep Parhar 
336*e3207e19SNavdeep Parhar 		/*
337*e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
338*e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
339*e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
340*e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
341*e3207e19SNavdeep Parhar 		 */
342*e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
343*e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
344*e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
345*e3207e19SNavdeep Parhar 		}
346*e3207e19SNavdeep Parhar 	}
347*e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
348*e3207e19SNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - 5);
349*e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
350*e3207e19SNavdeep Parhar 
351*e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
352*e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
353*e3207e19SNavdeep Parhar 			/* Complain but carry on. */
354*e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
355*e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
356*e3207e19SNavdeep Parhar 		}
357*e3207e19SNavdeep Parhar 		return;
358*e3207e19SNavdeep Parhar 	}
359*e3207e19SNavdeep Parhar 
360*e3207e19SNavdeep Parhar 	pack = fl_pack;
361*e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
362*e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
363*e3207e19SNavdeep Parhar 		pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
364*e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
365*e3207e19SNavdeep Parhar 		if (pack < 16)
366*e3207e19SNavdeep Parhar 			pack = 16;
367*e3207e19SNavdeep Parhar 		if (pack == 32)
368*e3207e19SNavdeep Parhar 			pack = 64;
369*e3207e19SNavdeep Parhar 		if (pack > 4096)
370*e3207e19SNavdeep Parhar 			pack = 4096;
371*e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
372*e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
373*e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
374*e3207e19SNavdeep Parhar 		}
375*e3207e19SNavdeep Parhar 	}
376*e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
377*e3207e19SNavdeep Parhar 	if (pack == 16)
378*e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
379*e3207e19SNavdeep Parhar 	else
380*e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
381*e3207e19SNavdeep Parhar 
382*e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
383*e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
384*e3207e19SNavdeep Parhar }
385*e3207e19SNavdeep Parhar 
386cf738022SNavdeep Parhar /*
387cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
388cf738022SNavdeep Parhar  */
389d14b0ac1SNavdeep Parhar void
390d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
391d14b0ac1SNavdeep Parhar {
392d14b0ac1SNavdeep Parhar 	int i;
393d14b0ac1SNavdeep Parhar 	uint32_t v, m;
394d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
395cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
396d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
397d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
39838035ed6SNavdeep Parhar 	static int sge_flbuf_sizes[] = {
3991458bff9SNavdeep Parhar 		MCLBYTES,
4001458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
4011458bff9SNavdeep Parhar 		MJUMPAGESIZE,
40238035ed6SNavdeep Parhar 		MJUMPAGESIZE - CL_METADATA_SIZE,
40338035ed6SNavdeep Parhar 		MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE,
4041458bff9SNavdeep Parhar #endif
4051458bff9SNavdeep Parhar 		MJUM9BYTES,
4061458bff9SNavdeep Parhar 		MJUM16BYTES,
40738035ed6SNavdeep Parhar 		MCLBYTES - MSIZE - CL_METADATA_SIZE,
40838035ed6SNavdeep Parhar 		MJUM9BYTES - CL_METADATA_SIZE,
40938035ed6SNavdeep Parhar 		MJUM16BYTES - CL_METADATA_SIZE,
4101458bff9SNavdeep Parhar 	};
411d14b0ac1SNavdeep Parhar 
412d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
413d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
414d14b0ac1SNavdeep Parhar 
4151458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
416d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
4174defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
418d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
41954e4ee71SNavdeep Parhar 
420*e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
4211458bff9SNavdeep Parhar 
422d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
423733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
424733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
425733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
426733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
427733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
428733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
429733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
430d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
431733b9277SNavdeep Parhar 
43238035ed6SNavdeep Parhar 	KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES,
43338035ed6SNavdeep Parhar 	    ("%s: hw buffer size table too big", __func__));
43438035ed6SNavdeep Parhar 	for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) {
43554e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i),
43638035ed6SNavdeep Parhar 		    sge_flbuf_sizes[i]);
43754e4ee71SNavdeep Parhar 	}
43854e4ee71SNavdeep Parhar 
439d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
440d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
441d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
44254e4ee71SNavdeep Parhar 
443cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
444cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
445cf738022SNavdeep Parhar 	    timer_max));
446cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
447cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
448cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
449cf738022SNavdeep Parhar 		    __func__, i));
450cf738022SNavdeep Parhar 
451cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
452cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
453cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
454cf738022SNavdeep Parhar 				break;
455cf738022SNavdeep Parhar 			}
456cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
457cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
458cf738022SNavdeep Parhar 		}
459cf738022SNavdeep Parhar 	}
460cf738022SNavdeep Parhar 
461d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
462d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
463d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
464d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
465d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
466d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
467d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
468d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
469d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
47086e02bf2SNavdeep Parhar 
47186e02bf2SNavdeep Parhar 	if (cong_drop == 0) {
472d14b0ac1SNavdeep Parhar 		m = F_TUNNELCNGDROP0 | F_TUNNELCNGDROP1 | F_TUNNELCNGDROP2 |
473d14b0ac1SNavdeep Parhar 		    F_TUNNELCNGDROP3;
474d14b0ac1SNavdeep Parhar 		t4_set_reg_field(sc, A_TP_PARA_REG3, m, 0);
475733b9277SNavdeep Parhar 	}
476733b9277SNavdeep Parhar 
477d14b0ac1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" */
478d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
479d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
480d14b0ac1SNavdeep Parhar 
481d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
482d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
483d14b0ac1SNavdeep Parhar 
484d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
485d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
486d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
487d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
488d14b0ac1SNavdeep Parhar }
489d14b0ac1SNavdeep Parhar 
490d14b0ac1SNavdeep Parhar /*
491*e3207e19SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  If
492*e3207e19SNavdeep Parhar  * padding and packing are enabled, the buffer's start and end need to be
493*e3207e19SNavdeep Parhar  * correctly aligned as well.  We'll just make sure that the size is a multiple
494*e3207e19SNavdeep Parhar  * of the alignment, it is up to other parts .
49538035ed6SNavdeep Parhar  */
49638035ed6SNavdeep Parhar static inline int
497*e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
49838035ed6SNavdeep Parhar {
499*e3207e19SNavdeep Parhar 	int align = 16;
50038035ed6SNavdeep Parhar 
501*e3207e19SNavdeep Parhar 	if (fl_pad) {
502*e3207e19SNavdeep Parhar 		MPASS(sc->sge.pad_boundary > align);
503*e3207e19SNavdeep Parhar 		align = sc->sge.pad_boundary;
504*e3207e19SNavdeep Parhar 	}
505*e3207e19SNavdeep Parhar 	if (buffer_packing && sc->sge.pack_boundary > align)
506*e3207e19SNavdeep Parhar 		align = sc->sge.pack_boundary;
507*e3207e19SNavdeep Parhar 	align--;	/* now a mask */
508*e3207e19SNavdeep Parhar 	return (hwsz >= 64 && (hwsz & align) == 0);
509*e3207e19SNavdeep Parhar 
51038035ed6SNavdeep Parhar }
51138035ed6SNavdeep Parhar 
51238035ed6SNavdeep Parhar /*
513d14b0ac1SNavdeep Parhar  * XXX: driver really should be able to deal with unexpected settings.
514d14b0ac1SNavdeep Parhar  */
515d14b0ac1SNavdeep Parhar int
516d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc)
517d14b0ac1SNavdeep Parhar {
518d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
5191458bff9SNavdeep Parhar 	int i, j, n, rc = 0;
520d14b0ac1SNavdeep Parhar 	uint32_t m, v, r;
521d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
52238035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
5231458bff9SNavdeep Parhar 		MCLBYTES,
5241458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
5251458bff9SNavdeep Parhar 		MJUMPAGESIZE,
5261458bff9SNavdeep Parhar #endif
5271458bff9SNavdeep Parhar 		MJUM9BYTES,
5281458bff9SNavdeep Parhar 		MJUM16BYTES
5291458bff9SNavdeep Parhar 	};
53038035ed6SNavdeep Parhar 	struct sw_zone_info *swz, *safe_swz;
53138035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
532d14b0ac1SNavdeep Parhar 
5331458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
534d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
535d14b0ac1SNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
536d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_CONTROL);
537d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
538d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
539733b9277SNavdeep Parhar 		rc = EINVAL;
540733b9277SNavdeep Parhar 	}
541*e3207e19SNavdeep Parhar 	s->pad_boundary = 1 << (G_INGPADBOUNDARY(r) + 5);
542733b9277SNavdeep Parhar 
543*e3207e19SNavdeep Parhar 	if (is_t4(sc))
544*e3207e19SNavdeep Parhar 		s->pack_boundary = s->pad_boundary;
545*e3207e19SNavdeep Parhar 	else {
5461458bff9SNavdeep Parhar 		r = t4_read_reg(sc, A_SGE_CONTROL2);
547*e3207e19SNavdeep Parhar 		if (G_INGPACKBOUNDARY(r) == 0)
548*e3207e19SNavdeep Parhar 			s->pack_boundary = 16;
549*e3207e19SNavdeep Parhar 		else
550*e3207e19SNavdeep Parhar 			s->pack_boundary = 1 << (G_INGPACKBOUNDARY(r) + 5);
5511458bff9SNavdeep Parhar 	}
5521458bff9SNavdeep Parhar 
553d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
554d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
555d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
556d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
557d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
558d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
559d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
560d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
561d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_HOST_PAGE_SIZE);
562d14b0ac1SNavdeep Parhar 	if (r != v) {
563d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
564733b9277SNavdeep Parhar 		rc = EINVAL;
565733b9277SNavdeep Parhar 	}
566733b9277SNavdeep Parhar 
56738035ed6SNavdeep Parhar 	/* Filter out unusable hw buffer sizes entirely (mark with -2). */
56838035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[0];
56938035ed6SNavdeep Parhar 	for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) {
5701458bff9SNavdeep Parhar 		r = t4_read_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i));
57138035ed6SNavdeep Parhar 		hwb->size = r;
572*e3207e19SNavdeep Parhar 		hwb->zidx = hwsz_ok(sc, r) ? -1 : -2;
57338035ed6SNavdeep Parhar 		hwb->next = -1;
5741458bff9SNavdeep Parhar 	}
57538035ed6SNavdeep Parhar 
57638035ed6SNavdeep Parhar 	/*
57738035ed6SNavdeep Parhar 	 * Create a sorted list in decreasing order of hw buffer sizes (and so
57838035ed6SNavdeep Parhar 	 * increasing order of spare area) for each software zone.
579*e3207e19SNavdeep Parhar 	 *
580*e3207e19SNavdeep Parhar 	 * If padding is enabled then the start and end of the buffer must align
581*e3207e19SNavdeep Parhar 	 * to the pad boundary; if packing is enabled then they must align with
582*e3207e19SNavdeep Parhar 	 * the pack boundary as well.  Allocations from the cluster zones are
583*e3207e19SNavdeep Parhar 	 * aligned to min(size, 4K), so the buffer starts at that alignment and
584*e3207e19SNavdeep Parhar 	 * ends at hwb->size alignment.  If mbuf inlining is allowed the
585*e3207e19SNavdeep Parhar 	 * starting alignment will be reduced to MSIZE and the driver will
586*e3207e19SNavdeep Parhar 	 * exercise appropriate caution when deciding on the best buffer layout
587*e3207e19SNavdeep Parhar 	 * to use.
58838035ed6SNavdeep Parhar 	 */
58938035ed6SNavdeep Parhar 	n = 0;	/* no usable buffer size to begin with */
59038035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[0];
59138035ed6SNavdeep Parhar 	safe_swz = NULL;
59238035ed6SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, swz++) {
59338035ed6SNavdeep Parhar 		int8_t head = -1, tail = -1;
59438035ed6SNavdeep Parhar 
59538035ed6SNavdeep Parhar 		swz->size = sw_buf_sizes[i];
59638035ed6SNavdeep Parhar 		swz->zone = m_getzone(swz->size);
59738035ed6SNavdeep Parhar 		swz->type = m_gettype(swz->size);
59838035ed6SNavdeep Parhar 
599*e3207e19SNavdeep Parhar 		if (swz->size < PAGE_SIZE) {
600*e3207e19SNavdeep Parhar 			MPASS(powerof2(swz->size));
601*e3207e19SNavdeep Parhar 			if (fl_pad && (swz->size % sc->sge.pad_boundary != 0))
602*e3207e19SNavdeep Parhar 				continue;
603*e3207e19SNavdeep Parhar 			if (buffer_packing &&
604*e3207e19SNavdeep Parhar 			    (swz->size % sc->sge.pack_boundary != 0))
605*e3207e19SNavdeep Parhar 				continue;
606*e3207e19SNavdeep Parhar 		}
607*e3207e19SNavdeep Parhar 
60838035ed6SNavdeep Parhar 		if (swz->size == safest_rx_cluster)
60938035ed6SNavdeep Parhar 			safe_swz = swz;
61038035ed6SNavdeep Parhar 
61138035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[0];
61238035ed6SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) {
61338035ed6SNavdeep Parhar 			if (hwb->zidx != -1 || hwb->size > swz->size)
6141458bff9SNavdeep Parhar 				continue;
615*e3207e19SNavdeep Parhar #ifdef INVARIANTS
616*e3207e19SNavdeep Parhar 			if (fl_pad)
617*e3207e19SNavdeep Parhar 				MPASS(hwb->size % sc->sge.pad_boundary == 0);
618*e3207e19SNavdeep Parhar 			if (buffer_packing)
619*e3207e19SNavdeep Parhar 				MPASS(hwb->size % sc->sge.pack_boundary == 0);
620*e3207e19SNavdeep Parhar #endif
62138035ed6SNavdeep Parhar 			hwb->zidx = i;
62238035ed6SNavdeep Parhar 			if (head == -1)
62338035ed6SNavdeep Parhar 				head = tail = j;
62438035ed6SNavdeep Parhar 			else if (hwb->size < s->hw_buf_info[tail].size) {
62538035ed6SNavdeep Parhar 				s->hw_buf_info[tail].next = j;
62638035ed6SNavdeep Parhar 				tail = j;
62738035ed6SNavdeep Parhar 			} else {
62838035ed6SNavdeep Parhar 				int8_t *cur;
62938035ed6SNavdeep Parhar 				struct hw_buf_info *t;
63038035ed6SNavdeep Parhar 
63138035ed6SNavdeep Parhar 				for (cur = &head; *cur != -1; cur = &t->next) {
63238035ed6SNavdeep Parhar 					t = &s->hw_buf_info[*cur];
63338035ed6SNavdeep Parhar 					if (hwb->size == t->size) {
63438035ed6SNavdeep Parhar 						hwb->zidx = -2;
6351458bff9SNavdeep Parhar 						break;
6361458bff9SNavdeep Parhar 					}
63738035ed6SNavdeep Parhar 					if (hwb->size > t->size) {
63838035ed6SNavdeep Parhar 						hwb->next = *cur;
63938035ed6SNavdeep Parhar 						*cur = j;
64038035ed6SNavdeep Parhar 						break;
64138035ed6SNavdeep Parhar 					}
64238035ed6SNavdeep Parhar 				}
64338035ed6SNavdeep Parhar 			}
64438035ed6SNavdeep Parhar 		}
64538035ed6SNavdeep Parhar 		swz->head_hwidx = head;
64638035ed6SNavdeep Parhar 		swz->tail_hwidx = tail;
64738035ed6SNavdeep Parhar 
64838035ed6SNavdeep Parhar 		if (tail != -1) {
64938035ed6SNavdeep Parhar 			n++;
65038035ed6SNavdeep Parhar 			if (swz->size - s->hw_buf_info[tail].size >=
65138035ed6SNavdeep Parhar 			    CL_METADATA_SIZE)
65238035ed6SNavdeep Parhar 				sc->flags |= BUF_PACKING_OK;
65338035ed6SNavdeep Parhar 		}
6541458bff9SNavdeep Parhar 	}
6551458bff9SNavdeep Parhar 	if (n == 0) {
6561458bff9SNavdeep Parhar 		device_printf(sc->dev, "no usable SGE FL buffer size.\n");
6571458bff9SNavdeep Parhar 		rc = EINVAL;
658733b9277SNavdeep Parhar 	}
65938035ed6SNavdeep Parhar 
66038035ed6SNavdeep Parhar 	s->safe_hwidx1 = -1;
66138035ed6SNavdeep Parhar 	s->safe_hwidx2 = -1;
66238035ed6SNavdeep Parhar 	if (safe_swz != NULL) {
66338035ed6SNavdeep Parhar 		s->safe_hwidx1 = safe_swz->head_hwidx;
66438035ed6SNavdeep Parhar 		for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) {
66538035ed6SNavdeep Parhar 			int spare;
66638035ed6SNavdeep Parhar 
66738035ed6SNavdeep Parhar 			hwb = &s->hw_buf_info[i];
668*e3207e19SNavdeep Parhar #ifdef INVARIANTS
669*e3207e19SNavdeep Parhar 			if (fl_pad)
670*e3207e19SNavdeep Parhar 				MPASS(hwb->size % sc->sge.pad_boundary == 0);
671*e3207e19SNavdeep Parhar 			if (buffer_packing)
672*e3207e19SNavdeep Parhar 				MPASS(hwb->size % sc->sge.pack_boundary == 0);
673*e3207e19SNavdeep Parhar #endif
67438035ed6SNavdeep Parhar 			spare = safe_swz->size - hwb->size;
675*e3207e19SNavdeep Parhar 			if (spare >= CL_METADATA_SIZE) {
67638035ed6SNavdeep Parhar 				s->safe_hwidx2 = i;
67738035ed6SNavdeep Parhar 				break;
67838035ed6SNavdeep Parhar 			}
67938035ed6SNavdeep Parhar 		}
680*e3207e19SNavdeep Parhar 	}
681733b9277SNavdeep Parhar 
682d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_INGRESS_RX_THRESHOLD);
683d14b0ac1SNavdeep Parhar 	s->counter_val[0] = G_THRESHOLD_0(r);
684d14b0ac1SNavdeep Parhar 	s->counter_val[1] = G_THRESHOLD_1(r);
685d14b0ac1SNavdeep Parhar 	s->counter_val[2] = G_THRESHOLD_2(r);
686d14b0ac1SNavdeep Parhar 	s->counter_val[3] = G_THRESHOLD_3(r);
687733b9277SNavdeep Parhar 
688d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_0_AND_1);
689d14b0ac1SNavdeep Parhar 	s->timer_val[0] = G_TIMERVALUE0(r) / core_ticks_per_usec(sc);
690d14b0ac1SNavdeep Parhar 	s->timer_val[1] = G_TIMERVALUE1(r) / core_ticks_per_usec(sc);
691d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_2_AND_3);
692d14b0ac1SNavdeep Parhar 	s->timer_val[2] = G_TIMERVALUE2(r) / core_ticks_per_usec(sc);
693d14b0ac1SNavdeep Parhar 	s->timer_val[3] = G_TIMERVALUE3(r) / core_ticks_per_usec(sc);
694d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_4_AND_5);
695d14b0ac1SNavdeep Parhar 	s->timer_val[4] = G_TIMERVALUE4(r) / core_ticks_per_usec(sc);
696d14b0ac1SNavdeep Parhar 	s->timer_val[5] = G_TIMERVALUE5(r) / core_ticks_per_usec(sc);
697733b9277SNavdeep Parhar 
698d14b0ac1SNavdeep Parhar 	if (cong_drop == 0) {
699d14b0ac1SNavdeep Parhar 		m = F_TUNNELCNGDROP0 | F_TUNNELCNGDROP1 | F_TUNNELCNGDROP2 |
700d14b0ac1SNavdeep Parhar 		    F_TUNNELCNGDROP3;
701d14b0ac1SNavdeep Parhar 		r = t4_read_reg(sc, A_TP_PARA_REG3);
702d14b0ac1SNavdeep Parhar 		if (r & m) {
703d14b0ac1SNavdeep Parhar 			device_printf(sc->dev,
704d14b0ac1SNavdeep Parhar 			    "invalid TP_PARA_REG3(0x%x)\n", r);
705d14b0ac1SNavdeep Parhar 			rc = EINVAL;
706d14b0ac1SNavdeep Parhar 		}
707d14b0ac1SNavdeep Parhar 	}
708733b9277SNavdeep Parhar 
709d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
710d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
711d14b0ac1SNavdeep Parhar 	if (r != v) {
712d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
713d14b0ac1SNavdeep Parhar 		rc = EINVAL;
714d14b0ac1SNavdeep Parhar 	}
715733b9277SNavdeep Parhar 
716d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
717d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
718d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
719d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
720d14b0ac1SNavdeep Parhar 		rc = EINVAL;
721d14b0ac1SNavdeep Parhar 	}
722d14b0ac1SNavdeep Parhar 
723d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
724d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
725d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
726d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
727d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
728d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
729d14b0ac1SNavdeep Parhar 		rc = EINVAL;
730d14b0ac1SNavdeep Parhar 	}
731d14b0ac1SNavdeep Parhar 
732d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_CONM_CTRL);
733d14b0ac1SNavdeep Parhar 	s->fl_starve_threshold = G_EGRTHRESHOLD(r) * 2 + 1;
7347293a15fSNavdeep Parhar 	if (is_t4(sc))
7357293a15fSNavdeep Parhar 		s->fl_starve_threshold2 = s->fl_starve_threshold;
7367293a15fSNavdeep Parhar 	else
7377293a15fSNavdeep Parhar 		s->fl_starve_threshold2 = G_EGRTHRESHOLDPACKING(r) * 2 + 1;
738d14b0ac1SNavdeep Parhar 
739b3eda787SNavdeep Parhar 	/* egress queues: log2 of # of doorbells per BAR2 page */
740d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_EGRESS_QUEUES_PER_PAGE_PF);
741d14b0ac1SNavdeep Parhar 	r >>= S_QUEUESPERPAGEPF0 +
742d14b0ac1SNavdeep Parhar 	    (S_QUEUESPERPAGEPF1 - S_QUEUESPERPAGEPF0) * sc->pf;
743b3eda787SNavdeep Parhar 	s->eq_s_qpp = r & M_QUEUESPERPAGEPF0;
744b3eda787SNavdeep Parhar 
745b3eda787SNavdeep Parhar 	/* ingress queues: log2 of # of doorbells per BAR2 page */
746b3eda787SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_INGRESS_QUEUES_PER_PAGE_PF);
747b3eda787SNavdeep Parhar 	r >>= S_QUEUESPERPAGEPF0 +
748b3eda787SNavdeep Parhar 	    (S_QUEUESPERPAGEPF1 - S_QUEUESPERPAGEPF0) * sc->pf;
749b3eda787SNavdeep Parhar 	s->iq_s_qpp = r & M_QUEUESPERPAGEPF0;
750d14b0ac1SNavdeep Parhar 
751c337fa30SNavdeep Parhar 	t4_init_tp_params(sc);
752d14b0ac1SNavdeep Parhar 
753d14b0ac1SNavdeep Parhar 	t4_read_mtu_tbl(sc, sc->params.mtus, NULL);
754d14b0ac1SNavdeep Parhar 	t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd);
755d14b0ac1SNavdeep Parhar 
756733b9277SNavdeep Parhar 	return (rc);
75754e4ee71SNavdeep Parhar }
75854e4ee71SNavdeep Parhar 
75954e4ee71SNavdeep Parhar int
76054e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
76154e4ee71SNavdeep Parhar {
76254e4ee71SNavdeep Parhar 	int rc;
76354e4ee71SNavdeep Parhar 
76454e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
76554e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
76654e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
76754e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
76854e4ee71SNavdeep Parhar 	if (rc != 0) {
76954e4ee71SNavdeep Parhar 		device_printf(sc->dev,
77054e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
77154e4ee71SNavdeep Parhar 	}
77254e4ee71SNavdeep Parhar 
77354e4ee71SNavdeep Parhar 	return (rc);
77454e4ee71SNavdeep Parhar }
77554e4ee71SNavdeep Parhar 
7766e22f9f3SNavdeep Parhar void
7776e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
7786e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
7796e22f9f3SNavdeep Parhar {
7806e22f9f3SNavdeep Parhar 
78138035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
78238035ed6SNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A",
78338035ed6SNavdeep Parhar 	    "freelist buffer sizes");
78438035ed6SNavdeep Parhar 
7856e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
7866e22f9f3SNavdeep Parhar 	    NULL, fl_pktshift, "payload DMA offset in rx buffer (bytes)");
7876e22f9f3SNavdeep Parhar 
7886e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
789*e3207e19SNavdeep Parhar 	    NULL, sc->sge.pad_boundary, "payload pad boundary (bytes)");
7906e22f9f3SNavdeep Parhar 
7916e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
7926e22f9f3SNavdeep Parhar 	    NULL, spg_len, "status page size (bytes)");
7936e22f9f3SNavdeep Parhar 
7946e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
7956e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
7961458bff9SNavdeep Parhar 
7971458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
79838035ed6SNavdeep Parhar 	    NULL, sc->sge.pack_boundary, "payload pack boundary (bytes)");
7996e22f9f3SNavdeep Parhar }
8006e22f9f3SNavdeep Parhar 
80154e4ee71SNavdeep Parhar int
80254e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
80354e4ee71SNavdeep Parhar {
80454e4ee71SNavdeep Parhar 	if (sc->dmat)
80554e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
80654e4ee71SNavdeep Parhar 
80754e4ee71SNavdeep Parhar 	return (0);
80854e4ee71SNavdeep Parhar }
80954e4ee71SNavdeep Parhar 
81054e4ee71SNavdeep Parhar /*
811733b9277SNavdeep Parhar  * Allocate and initialize the firmware event queue and the management queue.
81254e4ee71SNavdeep Parhar  *
81354e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
81454e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
81554e4ee71SNavdeep Parhar  */
81654e4ee71SNavdeep Parhar int
817f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
81854e4ee71SNavdeep Parhar {
819733b9277SNavdeep Parhar 	int rc;
82054e4ee71SNavdeep Parhar 
82154e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
82254e4ee71SNavdeep Parhar 
823733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
824733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
82554e4ee71SNavdeep Parhar 
82656599263SNavdeep Parhar 	/*
82756599263SNavdeep Parhar 	 * Firmware event queue
82856599263SNavdeep Parhar 	 */
829733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
830aa95b653SNavdeep Parhar 	if (rc != 0)
831f7dfe243SNavdeep Parhar 		return (rc);
832f7dfe243SNavdeep Parhar 
833f7dfe243SNavdeep Parhar 	/*
834733b9277SNavdeep Parhar 	 * Management queue.  This is just a control queue that uses the fwq as
835733b9277SNavdeep Parhar 	 * its associated iq.
836f7dfe243SNavdeep Parhar 	 */
837733b9277SNavdeep Parhar 	rc = alloc_mgmtq(sc);
83854e4ee71SNavdeep Parhar 
83954e4ee71SNavdeep Parhar 	return (rc);
84054e4ee71SNavdeep Parhar }
84154e4ee71SNavdeep Parhar 
84254e4ee71SNavdeep Parhar /*
84354e4ee71SNavdeep Parhar  * Idempotent
84454e4ee71SNavdeep Parhar  */
84554e4ee71SNavdeep Parhar int
846f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
84754e4ee71SNavdeep Parhar {
84854e4ee71SNavdeep Parhar 
84954e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
85054e4ee71SNavdeep Parhar 
851733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
852733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
853f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
854733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
855f7dfe243SNavdeep Parhar 	}
856f7dfe243SNavdeep Parhar 
857733b9277SNavdeep Parhar 	free_mgmtq(sc);
858733b9277SNavdeep Parhar 	free_fwq(sc);
85954e4ee71SNavdeep Parhar 
86054e4ee71SNavdeep Parhar 	return (0);
86154e4ee71SNavdeep Parhar }
86254e4ee71SNavdeep Parhar 
863733b9277SNavdeep Parhar static inline int
864298d969cSNavdeep Parhar port_intr_count(struct port_info *pi)
865298d969cSNavdeep Parhar {
866298d969cSNavdeep Parhar 	int rc = 0;
867298d969cSNavdeep Parhar 
868298d969cSNavdeep Parhar 	if (pi->flags & INTR_RXQ)
869298d969cSNavdeep Parhar 		rc += pi->nrxq;
870298d969cSNavdeep Parhar #ifdef TCP_OFFLOAD
871298d969cSNavdeep Parhar 	if (pi->flags & INTR_OFLD_RXQ)
872298d969cSNavdeep Parhar 		rc += pi->nofldrxq;
873298d969cSNavdeep Parhar #endif
874298d969cSNavdeep Parhar #ifdef DEV_NETMAP
875298d969cSNavdeep Parhar 	if (pi->flags & INTR_NM_RXQ)
876298d969cSNavdeep Parhar 		rc += pi->nnmrxq;
877298d969cSNavdeep Parhar #endif
878298d969cSNavdeep Parhar 	return (rc);
879298d969cSNavdeep Parhar }
880298d969cSNavdeep Parhar 
881298d969cSNavdeep Parhar static inline int
882733b9277SNavdeep Parhar first_vector(struct port_info *pi)
88354e4ee71SNavdeep Parhar {
88454e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
885733b9277SNavdeep Parhar 	int rc = T4_EXTRA_INTR, i;
88654e4ee71SNavdeep Parhar 
887733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
888733b9277SNavdeep Parhar 		return (0);
88954e4ee71SNavdeep Parhar 
890733b9277SNavdeep Parhar 	for_each_port(sc, i) {
891733b9277SNavdeep Parhar 		if (i == pi->port_id)
892733b9277SNavdeep Parhar 			break;
893733b9277SNavdeep Parhar 
894298d969cSNavdeep Parhar 		rc += port_intr_count(sc->port[i]);
89554e4ee71SNavdeep Parhar 	}
89654e4ee71SNavdeep Parhar 
897733b9277SNavdeep Parhar 	return (rc);
898733b9277SNavdeep Parhar }
899733b9277SNavdeep Parhar 
900733b9277SNavdeep Parhar /*
901733b9277SNavdeep Parhar  * Given an arbitrary "index," come up with an iq that can be used by other
902733b9277SNavdeep Parhar  * queues (of this port) for interrupt forwarding, SGE egress updates, etc.
903733b9277SNavdeep Parhar  * The iq returned is guaranteed to be something that takes direct interrupts.
904733b9277SNavdeep Parhar  */
905733b9277SNavdeep Parhar static struct sge_iq *
906733b9277SNavdeep Parhar port_intr_iq(struct port_info *pi, int idx)
907733b9277SNavdeep Parhar {
908733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
909733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
910733b9277SNavdeep Parhar 	struct sge_iq *iq = NULL;
911298d969cSNavdeep Parhar 	int nintr, i;
912733b9277SNavdeep Parhar 
913733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
914733b9277SNavdeep Parhar 		return (&sc->sge.fwq);
915733b9277SNavdeep Parhar 
916298d969cSNavdeep Parhar 	nintr = port_intr_count(pi);
917298d969cSNavdeep Parhar 	KASSERT(nintr != 0,
918298d969cSNavdeep Parhar 	    ("%s: pi %p has no exclusive interrupts, total interrupts = %d",
919298d969cSNavdeep Parhar 	    __func__, pi, sc->intr_count));
920298d969cSNavdeep Parhar #ifdef DEV_NETMAP
921298d969cSNavdeep Parhar 	/* Exclude netmap queues as they can't take anyone else's interrupts */
922298d969cSNavdeep Parhar 	if (pi->flags & INTR_NM_RXQ)
923298d969cSNavdeep Parhar 		nintr -= pi->nnmrxq;
924298d969cSNavdeep Parhar 	KASSERT(nintr > 0,
925298d969cSNavdeep Parhar 	    ("%s: pi %p has nintr %d after netmap adjustment of %d", __func__,
926298d969cSNavdeep Parhar 	    pi, nintr, pi->nnmrxq));
927733b9277SNavdeep Parhar #endif
928298d969cSNavdeep Parhar 	i = idx % nintr;
929733b9277SNavdeep Parhar 
930298d969cSNavdeep Parhar 	if (pi->flags & INTR_RXQ) {
931298d969cSNavdeep Parhar 	       	if (i < pi->nrxq) {
932298d969cSNavdeep Parhar 			iq = &s->rxq[pi->first_rxq + i].iq;
933298d969cSNavdeep Parhar 			goto done;
934298d969cSNavdeep Parhar 		}
935298d969cSNavdeep Parhar 		i -= pi->nrxq;
936298d969cSNavdeep Parhar 	}
937298d969cSNavdeep Parhar #ifdef TCP_OFFLOAD
938298d969cSNavdeep Parhar 	if (pi->flags & INTR_OFLD_RXQ) {
939298d969cSNavdeep Parhar 	       	if (i < pi->nofldrxq) {
940298d969cSNavdeep Parhar 			iq = &s->ofld_rxq[pi->first_ofld_rxq + i].iq;
941298d969cSNavdeep Parhar 			goto done;
942298d969cSNavdeep Parhar 		}
943298d969cSNavdeep Parhar 		i -= pi->nofldrxq;
944298d969cSNavdeep Parhar 	}
945298d969cSNavdeep Parhar #endif
946298d969cSNavdeep Parhar 	panic("%s: pi %p, intr_flags 0x%lx, idx %d, total intr %d\n", __func__,
947298d969cSNavdeep Parhar 	    pi, pi->flags & INTR_ALL, idx, nintr);
948298d969cSNavdeep Parhar done:
949298d969cSNavdeep Parhar 	MPASS(iq != NULL);
950298d969cSNavdeep Parhar 	KASSERT(iq->flags & IQ_INTR,
951298d969cSNavdeep Parhar 	    ("%s: iq %p (port %p, intr_flags 0x%lx, idx %d)", __func__, iq, pi,
952298d969cSNavdeep Parhar 	    pi->flags & INTR_ALL, idx));
953733b9277SNavdeep Parhar 	return (iq);
954733b9277SNavdeep Parhar }
955733b9277SNavdeep Parhar 
95638035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */
9578340ece5SNavdeep Parhar static inline int
95838035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe)
9598340ece5SNavdeep Parhar {
96038035ed6SNavdeep Parhar 	int payload;
9618340ece5SNavdeep Parhar 
9626eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
96338035ed6SNavdeep Parhar 	if (toe) {
96438035ed6SNavdeep Parhar 		payload = sc->tt.rx_coalesce ?
96538035ed6SNavdeep Parhar 		    G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2)) : mtu;
96638035ed6SNavdeep Parhar 	} else {
96738035ed6SNavdeep Parhar #endif
96838035ed6SNavdeep Parhar 		/* large enough even when hw VLAN extraction is disabled */
96938035ed6SNavdeep Parhar 		payload = fl_pktshift + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +
97038035ed6SNavdeep Parhar 		    mtu;
97138035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD
9726eb3180fSNavdeep Parhar 	}
9736eb3180fSNavdeep Parhar #endif
97438035ed6SNavdeep Parhar 
97538035ed6SNavdeep Parhar 	return (payload);
97638035ed6SNavdeep Parhar }
9776eb3180fSNavdeep Parhar 
978733b9277SNavdeep Parhar int
979733b9277SNavdeep Parhar t4_setup_port_queues(struct port_info *pi)
980733b9277SNavdeep Parhar {
981733b9277SNavdeep Parhar 	int rc = 0, i, j, intr_idx, iqid;
982733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
983733b9277SNavdeep Parhar 	struct sge_txq *txq;
984733b9277SNavdeep Parhar 	struct sge_wrq *ctrlq;
98509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
986733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
987733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
988298d969cSNavdeep Parhar #endif
989298d969cSNavdeep Parhar #ifdef DEV_NETMAP
990298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
991298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
992733b9277SNavdeep Parhar #endif
993733b9277SNavdeep Parhar 	char name[16];
994733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
9956eb3180fSNavdeep Parhar 	struct ifnet *ifp = pi->ifp;
99609fe6320SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(pi->dev);
997733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
998*e3207e19SNavdeep Parhar 	int maxp, mtu = ifp->if_mtu;
999733b9277SNavdeep Parhar 
1000733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1001733b9277SNavdeep Parhar 	intr_idx = first_vector(pi);
1002733b9277SNavdeep Parhar 
1003733b9277SNavdeep Parhar 	/*
1004298d969cSNavdeep Parhar 	 * First pass over all NIC and TOE rx queues:
1005733b9277SNavdeep Parhar 	 * a) initialize iq and fl
1006733b9277SNavdeep Parhar 	 * b) allocate queue iff it will take direct interrupts.
1007733b9277SNavdeep Parhar 	 */
100838035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
1009298d969cSNavdeep Parhar 	if (pi->flags & INTR_RXQ) {
1010298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "rxq",
1011298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
1012298d969cSNavdeep Parhar 	}
101354e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
101454e4ee71SNavdeep Parhar 
1015b2daa9a9SNavdeep Parhar 		init_iq(&rxq->iq, sc, pi->tmr_idx, pi->pktc_idx, pi->qsize_rxq);
101654e4ee71SNavdeep Parhar 
101754e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
101854e4ee71SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
1019*e3207e19SNavdeep Parhar 		init_fl(sc, &rxq->fl, pi->qsize_rxq / 8, maxp, name);
102054e4ee71SNavdeep Parhar 
1021298d969cSNavdeep Parhar 		if (pi->flags & INTR_RXQ) {
1022733b9277SNavdeep Parhar 			rxq->iq.flags |= IQ_INTR;
1023733b9277SNavdeep Parhar 			rc = alloc_rxq(pi, rxq, intr_idx, i, oid);
102454e4ee71SNavdeep Parhar 			if (rc != 0)
102554e4ee71SNavdeep Parhar 				goto done;
1026733b9277SNavdeep Parhar 			intr_idx++;
1027733b9277SNavdeep Parhar 		}
102854e4ee71SNavdeep Parhar 	}
102909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
103038035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
1031298d969cSNavdeep Parhar 	if (is_offload(sc) && pi->flags & INTR_OFLD_RXQ) {
1032298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_rxq",
1033298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1034298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1035298d969cSNavdeep Parhar 	}
1036733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
1037733b9277SNavdeep Parhar 
1038733b9277SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, pi->tmr_idx, pi->pktc_idx,
1039b2daa9a9SNavdeep Parhar 		    pi->qsize_rxq);
1040733b9277SNavdeep Parhar 
1041733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
1042733b9277SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
1043*e3207e19SNavdeep Parhar 		init_fl(sc, &ofld_rxq->fl, pi->qsize_rxq / 8, maxp, name);
1044733b9277SNavdeep Parhar 
1045298d969cSNavdeep Parhar 		if (pi->flags & INTR_OFLD_RXQ) {
1046733b9277SNavdeep Parhar 			ofld_rxq->iq.flags |= IQ_INTR;
1047298d969cSNavdeep Parhar 			rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid);
1048298d969cSNavdeep Parhar 			if (rc != 0)
1049298d969cSNavdeep Parhar 				goto done;
1050298d969cSNavdeep Parhar 			intr_idx++;
1051298d969cSNavdeep Parhar 		}
1052298d969cSNavdeep Parhar 	}
1053298d969cSNavdeep Parhar #endif
1054298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1055298d969cSNavdeep Parhar 	/*
1056298d969cSNavdeep Parhar 	 * We don't have buffers to back the netmap rx queues right now so we
1057298d969cSNavdeep Parhar 	 * create the queues in a way that doesn't set off any congestion signal
1058298d969cSNavdeep Parhar 	 * in the chip.
1059298d969cSNavdeep Parhar 	 */
1060298d969cSNavdeep Parhar 	if (pi->flags & INTR_NM_RXQ) {
1061298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "nm_rxq",
1062298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues for netmap");
1063298d969cSNavdeep Parhar 		for_each_nm_rxq(pi, i, nm_rxq) {
1064298d969cSNavdeep Parhar 			rc = alloc_nm_rxq(pi, nm_rxq, intr_idx, i, oid);
1065733b9277SNavdeep Parhar 			if (rc != 0)
1066733b9277SNavdeep Parhar 				goto done;
1067733b9277SNavdeep Parhar 			intr_idx++;
1068733b9277SNavdeep Parhar 		}
1069733b9277SNavdeep Parhar 	}
1070733b9277SNavdeep Parhar #endif
1071733b9277SNavdeep Parhar 
1072733b9277SNavdeep Parhar 	/*
1073298d969cSNavdeep Parhar 	 * Second pass over all NIC and TOE rx queues.  The queues forwarding
1074733b9277SNavdeep Parhar 	 * their interrupts are allocated now.
1075733b9277SNavdeep Parhar 	 */
1076733b9277SNavdeep Parhar 	j = 0;
1077298d969cSNavdeep Parhar 	if (!(pi->flags & INTR_RXQ)) {
1078298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "rxq",
1079298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
1080733b9277SNavdeep Parhar 		for_each_rxq(pi, i, rxq) {
1081298d969cSNavdeep Parhar 			MPASS(!(rxq->iq.flags & IQ_INTR));
1082733b9277SNavdeep Parhar 
1083733b9277SNavdeep Parhar 			intr_idx = port_intr_iq(pi, j)->abs_id;
1084733b9277SNavdeep Parhar 
1085733b9277SNavdeep Parhar 			rc = alloc_rxq(pi, rxq, intr_idx, i, oid);
1086733b9277SNavdeep Parhar 			if (rc != 0)
1087733b9277SNavdeep Parhar 				goto done;
1088733b9277SNavdeep Parhar 			j++;
1089733b9277SNavdeep Parhar 		}
1090298d969cSNavdeep Parhar 	}
109109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1092298d969cSNavdeep Parhar 	if (is_offload(sc) && !(pi->flags & INTR_OFLD_RXQ)) {
1093298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_rxq",
1094298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1095298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1096733b9277SNavdeep Parhar 		for_each_ofld_rxq(pi, i, ofld_rxq) {
1097298d969cSNavdeep Parhar 			MPASS(!(ofld_rxq->iq.flags & IQ_INTR));
1098733b9277SNavdeep Parhar 
1099733b9277SNavdeep Parhar 			intr_idx = port_intr_iq(pi, j)->abs_id;
1100733b9277SNavdeep Parhar 
1101298d969cSNavdeep Parhar 			rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid);
1102733b9277SNavdeep Parhar 			if (rc != 0)
1103733b9277SNavdeep Parhar 				goto done;
1104733b9277SNavdeep Parhar 			j++;
1105733b9277SNavdeep Parhar 		}
1106298d969cSNavdeep Parhar 	}
1107298d969cSNavdeep Parhar #endif
1108298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1109298d969cSNavdeep Parhar 	if (!(pi->flags & INTR_NM_RXQ))
1110298d969cSNavdeep Parhar 		CXGBE_UNIMPLEMENTED(__func__);
1111733b9277SNavdeep Parhar #endif
1112733b9277SNavdeep Parhar 
1113733b9277SNavdeep Parhar 	/*
1114733b9277SNavdeep Parhar 	 * Now the tx queues.  Only one pass needed.
1115733b9277SNavdeep Parhar 	 */
1116733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
1117733b9277SNavdeep Parhar 	    NULL, "tx queues");
1118733b9277SNavdeep Parhar 	j = 0;
111954e4ee71SNavdeep Parhar 	for_each_txq(pi, i, txq) {
1120733b9277SNavdeep Parhar 		iqid = port_intr_iq(pi, j)->cntxt_id;
112154e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
112254e4ee71SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
1123733b9277SNavdeep Parhar 		init_eq(&txq->eq, EQ_ETH, pi->qsize_txq, pi->tx_chan, iqid,
1124733b9277SNavdeep Parhar 		    name);
112554e4ee71SNavdeep Parhar 
1126733b9277SNavdeep Parhar 		rc = alloc_txq(pi, txq, i, oid);
112754e4ee71SNavdeep Parhar 		if (rc != 0)
112854e4ee71SNavdeep Parhar 			goto done;
1129733b9277SNavdeep Parhar 		j++;
113054e4ee71SNavdeep Parhar 	}
113109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1132733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_txq",
1133733b9277SNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections");
1134733b9277SNavdeep Parhar 	for_each_ofld_txq(pi, i, ofld_txq) {
1135298d969cSNavdeep Parhar 		struct sysctl_oid *oid2;
1136733b9277SNavdeep Parhar 
1137733b9277SNavdeep Parhar 		iqid = port_intr_iq(pi, j)->cntxt_id;
1138733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
1139733b9277SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
1140733b9277SNavdeep Parhar 		init_eq(&ofld_txq->eq, EQ_OFLD, pi->qsize_txq, pi->tx_chan,
1141733b9277SNavdeep Parhar 		    iqid, name);
1142733b9277SNavdeep Parhar 
1143733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
1144733b9277SNavdeep Parhar 		oid2 = SYSCTL_ADD_NODE(&pi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
1145733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
1146733b9277SNavdeep Parhar 
1147733b9277SNavdeep Parhar 		rc = alloc_wrq(sc, pi, ofld_txq, oid2);
1148733b9277SNavdeep Parhar 		if (rc != 0)
1149733b9277SNavdeep Parhar 			goto done;
1150733b9277SNavdeep Parhar 		j++;
1151733b9277SNavdeep Parhar 	}
1152733b9277SNavdeep Parhar #endif
1153298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1154298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "nm_txq",
1155298d969cSNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for netmap use");
1156298d969cSNavdeep Parhar 	for_each_nm_txq(pi, i, nm_txq) {
1157298d969cSNavdeep Parhar 		iqid = pi->first_nm_rxq + (j % pi->nnmrxq);
1158298d969cSNavdeep Parhar 		rc = alloc_nm_txq(pi, nm_txq, iqid, i, oid);
1159298d969cSNavdeep Parhar 		if (rc != 0)
1160298d969cSNavdeep Parhar 			goto done;
1161298d969cSNavdeep Parhar 		j++;
1162298d969cSNavdeep Parhar 	}
1163298d969cSNavdeep Parhar #endif
1164733b9277SNavdeep Parhar 
1165733b9277SNavdeep Parhar 	/*
1166733b9277SNavdeep Parhar 	 * Finally, the control queue.
1167733b9277SNavdeep Parhar 	 */
1168733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD,
1169733b9277SNavdeep Parhar 	    NULL, "ctrl queue");
1170733b9277SNavdeep Parhar 	ctrlq = &sc->sge.ctrlq[pi->port_id];
1171733b9277SNavdeep Parhar 	iqid = port_intr_iq(pi, 0)->cntxt_id;
1172733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(pi->dev));
1173733b9277SNavdeep Parhar 	init_eq(&ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, iqid, name);
1174733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, pi, ctrlq, oid);
1175733b9277SNavdeep Parhar 
117654e4ee71SNavdeep Parhar done:
117754e4ee71SNavdeep Parhar 	if (rc)
1178733b9277SNavdeep Parhar 		t4_teardown_port_queues(pi);
117954e4ee71SNavdeep Parhar 
118054e4ee71SNavdeep Parhar 	return (rc);
118154e4ee71SNavdeep Parhar }
118254e4ee71SNavdeep Parhar 
118354e4ee71SNavdeep Parhar /*
118454e4ee71SNavdeep Parhar  * Idempotent
118554e4ee71SNavdeep Parhar  */
118654e4ee71SNavdeep Parhar int
1187733b9277SNavdeep Parhar t4_teardown_port_queues(struct port_info *pi)
118854e4ee71SNavdeep Parhar {
118954e4ee71SNavdeep Parhar 	int i;
1190733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
119154e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
119254e4ee71SNavdeep Parhar 	struct sge_txq *txq;
119309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1194733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1195733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1196733b9277SNavdeep Parhar #endif
1197298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1198298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1199298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1200298d969cSNavdeep Parhar #endif
120154e4ee71SNavdeep Parhar 
120254e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
1203733b9277SNavdeep Parhar 	if (pi->flags & PORT_SYSCTL_CTX) {
120454e4ee71SNavdeep Parhar 		sysctl_ctx_free(&pi->ctx);
1205733b9277SNavdeep Parhar 		pi->flags &= ~PORT_SYSCTL_CTX;
120654e4ee71SNavdeep Parhar 	}
120754e4ee71SNavdeep Parhar 
1208733b9277SNavdeep Parhar 	/*
1209733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1210733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1211733b9277SNavdeep Parhar 	 */
1212733b9277SNavdeep Parhar 
1213733b9277SNavdeep Parhar 	free_wrq(sc, &sc->sge.ctrlq[pi->port_id]);
1214733b9277SNavdeep Parhar 
121554e4ee71SNavdeep Parhar 	for_each_txq(pi, i, txq) {
121654e4ee71SNavdeep Parhar 		free_txq(pi, txq);
121754e4ee71SNavdeep Parhar 	}
121809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1219733b9277SNavdeep Parhar 	for_each_ofld_txq(pi, i, ofld_txq) {
1220733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
1221733b9277SNavdeep Parhar 	}
1222733b9277SNavdeep Parhar #endif
1223298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1224298d969cSNavdeep Parhar 	for_each_nm_txq(pi, i, nm_txq)
1225298d969cSNavdeep Parhar 	    free_nm_txq(pi, nm_txq);
1226298d969cSNavdeep Parhar #endif
1227733b9277SNavdeep Parhar 
1228733b9277SNavdeep Parhar 	/*
1229733b9277SNavdeep Parhar 	 * Then take down the rx queues that forward their interrupts, as they
1230733b9277SNavdeep Parhar 	 * reference other rx queues.
1231733b9277SNavdeep Parhar 	 */
1232733b9277SNavdeep Parhar 
123354e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
1234733b9277SNavdeep Parhar 		if ((rxq->iq.flags & IQ_INTR) == 0)
123554e4ee71SNavdeep Parhar 			free_rxq(pi, rxq);
123654e4ee71SNavdeep Parhar 	}
123709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1238733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
1239733b9277SNavdeep Parhar 		if ((ofld_rxq->iq.flags & IQ_INTR) == 0)
1240733b9277SNavdeep Parhar 			free_ofld_rxq(pi, ofld_rxq);
1241733b9277SNavdeep Parhar 	}
1242733b9277SNavdeep Parhar #endif
1243298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1244298d969cSNavdeep Parhar 	for_each_nm_rxq(pi, i, nm_rxq)
1245298d969cSNavdeep Parhar 	    free_nm_rxq(pi, nm_rxq);
1246298d969cSNavdeep Parhar #endif
1247733b9277SNavdeep Parhar 
1248733b9277SNavdeep Parhar 	/*
1249733b9277SNavdeep Parhar 	 * Then take down the rx queues that take direct interrupts.
1250733b9277SNavdeep Parhar 	 */
1251733b9277SNavdeep Parhar 
1252733b9277SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
1253733b9277SNavdeep Parhar 		if (rxq->iq.flags & IQ_INTR)
1254733b9277SNavdeep Parhar 			free_rxq(pi, rxq);
1255733b9277SNavdeep Parhar 	}
125609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1257733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
1258733b9277SNavdeep Parhar 		if (ofld_rxq->iq.flags & IQ_INTR)
1259733b9277SNavdeep Parhar 			free_ofld_rxq(pi, ofld_rxq);
1260733b9277SNavdeep Parhar 	}
1261733b9277SNavdeep Parhar #endif
1262298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1263298d969cSNavdeep Parhar 	CXGBE_UNIMPLEMENTED(__func__);
1264298d969cSNavdeep Parhar #endif
1265733b9277SNavdeep Parhar 
126654e4ee71SNavdeep Parhar 	return (0);
126754e4ee71SNavdeep Parhar }
126854e4ee71SNavdeep Parhar 
1269733b9277SNavdeep Parhar /*
1270733b9277SNavdeep Parhar  * Deals with errors and the firmware event queue.  All data rx queues forward
1271733b9277SNavdeep Parhar  * their interrupt to the firmware event queue.
1272733b9277SNavdeep Parhar  */
127354e4ee71SNavdeep Parhar void
127454e4ee71SNavdeep Parhar t4_intr_all(void *arg)
127554e4ee71SNavdeep Parhar {
127654e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1277733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
127854e4ee71SNavdeep Parhar 
127954e4ee71SNavdeep Parhar 	t4_intr_err(arg);
1280733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) {
1281733b9277SNavdeep Parhar 		service_iq(fwq, 0);
1282733b9277SNavdeep Parhar 		atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE);
128354e4ee71SNavdeep Parhar 	}
128454e4ee71SNavdeep Parhar }
128554e4ee71SNavdeep Parhar 
128654e4ee71SNavdeep Parhar /* Deals with error interrupts */
128754e4ee71SNavdeep Parhar void
128854e4ee71SNavdeep Parhar t4_intr_err(void *arg)
128954e4ee71SNavdeep Parhar {
129054e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
129154e4ee71SNavdeep Parhar 
129254e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
129354e4ee71SNavdeep Parhar 	t4_slow_intr_handler(sc);
129454e4ee71SNavdeep Parhar }
129554e4ee71SNavdeep Parhar 
129654e4ee71SNavdeep Parhar void
129754e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
129854e4ee71SNavdeep Parhar {
129954e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
13002be67d29SNavdeep Parhar 
1301733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1302733b9277SNavdeep Parhar 		service_iq(iq, 0);
1303733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
13042be67d29SNavdeep Parhar 	}
13052be67d29SNavdeep Parhar }
13062be67d29SNavdeep Parhar 
1307733b9277SNavdeep Parhar void
1308733b9277SNavdeep Parhar t4_intr(void *arg)
13092be67d29SNavdeep Parhar {
13102be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1311733b9277SNavdeep Parhar 
1312733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1313733b9277SNavdeep Parhar 		service_iq(iq, 0);
1314733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1315733b9277SNavdeep Parhar 	}
1316733b9277SNavdeep Parhar }
1317733b9277SNavdeep Parhar 
1318733b9277SNavdeep Parhar /*
1319733b9277SNavdeep Parhar  * Deals with anything and everything on the given ingress queue.
1320733b9277SNavdeep Parhar  */
1321733b9277SNavdeep Parhar static int
1322733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1323733b9277SNavdeep Parhar {
1324733b9277SNavdeep Parhar 	struct sge_iq *q;
132509fe6320SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);	/* Use iff iq is part of rxq */
13264d6db4e0SNavdeep Parhar 	struct sge_fl *fl;			/* Use iff IQ_HAS_FL */
132754e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1328b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
13294d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
13304d6db4e0SNavdeep Parhar 	int rsp_type, refill;
1331733b9277SNavdeep Parhar 	uint32_t lq;
13324d6db4e0SNavdeep Parhar 	uint16_t fl_hw_cidx;
1333733b9277SNavdeep Parhar 	struct mbuf *m0;
1334733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1335480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1336480e603cSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
1337480e603cSNavdeep Parhar #endif
1338733b9277SNavdeep Parhar 
1339733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
1340733b9277SNavdeep Parhar 
13414d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
13424d6db4e0SNavdeep Parhar 
13434d6db4e0SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
13444d6db4e0SNavdeep Parhar 		fl = &rxq->fl;
13454d6db4e0SNavdeep Parhar 		fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
13464d6db4e0SNavdeep Parhar 	} else {
13474d6db4e0SNavdeep Parhar 		fl = NULL;
13484d6db4e0SNavdeep Parhar 		fl_hw_cidx = 0;			/* to silence gcc warning */
13494d6db4e0SNavdeep Parhar 	}
13504d6db4e0SNavdeep Parhar 
1351733b9277SNavdeep Parhar 	/*
1352733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1353733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1354733b9277SNavdeep Parhar 	 */
1355733b9277SNavdeep Parhar 	for (;;) {
1356b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
135754e4ee71SNavdeep Parhar 
135854e4ee71SNavdeep Parhar 			rmb();
135954e4ee71SNavdeep Parhar 
13604d6db4e0SNavdeep Parhar 			refill = 0;
1361733b9277SNavdeep Parhar 			m0 = NULL;
1362b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1363b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
136454e4ee71SNavdeep Parhar 
1365733b9277SNavdeep Parhar 			switch (rsp_type) {
1366733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
136754e4ee71SNavdeep Parhar 
1368733b9277SNavdeep Parhar 				KASSERT(iq->flags & IQ_HAS_FL,
1369733b9277SNavdeep Parhar 				    ("%s: data for an iq (%p) with no freelist",
1370733b9277SNavdeep Parhar 				    __func__, iq));
1371733b9277SNavdeep Parhar 
13724d6db4e0SNavdeep Parhar 				m0 = get_fl_payload(sc, fl, lq);
13731458bff9SNavdeep Parhar 				if (__predict_false(m0 == NULL))
13741458bff9SNavdeep Parhar 					goto process_iql;
13754d6db4e0SNavdeep Parhar 				refill = IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 2;
1376733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
1377733b9277SNavdeep Parhar 				/*
1378733b9277SNavdeep Parhar 				 * 60 bit timestamp for the payload is
1379733b9277SNavdeep Parhar 				 * *(uint64_t *)m0->m_pktdat.  Note that it is
1380733b9277SNavdeep Parhar 				 * in the leading free-space in the mbuf.  The
1381733b9277SNavdeep Parhar 				 * kernel can clobber it during a pullup,
1382733b9277SNavdeep Parhar 				 * m_copymdata, etc.  You need to make sure that
1383733b9277SNavdeep Parhar 				 * the mbuf reaches you unmolested if you care
1384733b9277SNavdeep Parhar 				 * about the timestamp.
1385733b9277SNavdeep Parhar 				 */
1386733b9277SNavdeep Parhar 				*(uint64_t *)m0->m_pktdat =
1387733b9277SNavdeep Parhar 				    be64toh(ctrl->u.last_flit) &
1388733b9277SNavdeep Parhar 				    0xfffffffffffffff;
1389733b9277SNavdeep Parhar #endif
1390733b9277SNavdeep Parhar 
1391733b9277SNavdeep Parhar 				/* fall through */
1392733b9277SNavdeep Parhar 
1393733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1394b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1395733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1396b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
1397b2daa9a9SNavdeep Parhar 				sc->cpl_handler[d->rss.opcode](iq, &d->rss, m0);
1398733b9277SNavdeep Parhar 				break;
1399733b9277SNavdeep Parhar 
1400733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
1401733b9277SNavdeep Parhar 
1402733b9277SNavdeep Parhar 				/*
1403733b9277SNavdeep Parhar 				 * Interrupts should be forwarded only to queues
1404733b9277SNavdeep Parhar 				 * that are not forwarding their interrupts.
1405733b9277SNavdeep Parhar 				 * This means service_iq can recurse but only 1
1406733b9277SNavdeep Parhar 				 * level deep.
1407733b9277SNavdeep Parhar 				 */
1408733b9277SNavdeep Parhar 				KASSERT(budget == 0,
1409733b9277SNavdeep Parhar 				    ("%s: budget %u, rsp_type %u", __func__,
1410733b9277SNavdeep Parhar 				    budget, rsp_type));
1411733b9277SNavdeep Parhar 
141298005176SNavdeep Parhar 				/*
141398005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
141498005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
141598005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
141698005176SNavdeep Parhar 				 * iWARP async notification.
141798005176SNavdeep Parhar 				 */
141898005176SNavdeep Parhar 				if (lq >= 1024) {
1419b2daa9a9SNavdeep Parhar                                         sc->an_handler(iq, &d->rsp);
142098005176SNavdeep Parhar                                         break;
142198005176SNavdeep Parhar                                 }
142298005176SNavdeep Parhar 
1423733b9277SNavdeep Parhar 				q = sc->sge.iqmap[lq - sc->sge.iq_start];
1424733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1425733b9277SNavdeep Parhar 				    IQS_BUSY)) {
14264d6db4e0SNavdeep Parhar 					if (service_iq(q, q->qsize / 16) == 0) {
1427733b9277SNavdeep Parhar 						atomic_cmpset_int(&q->state,
1428733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1429733b9277SNavdeep Parhar 					} else {
1430733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1431733b9277SNavdeep Parhar 						    link);
1432733b9277SNavdeep Parhar 					}
1433733b9277SNavdeep Parhar 				}
1434733b9277SNavdeep Parhar 				break;
1435733b9277SNavdeep Parhar 
1436733b9277SNavdeep Parhar 			default:
143798005176SNavdeep Parhar 				KASSERT(0,
143898005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
143998005176SNavdeep Parhar 				    __func__, rsp_type, iq));
144098005176SNavdeep Parhar 				log(LOG_ERR,
144198005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
144298005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
144309fe6320SNavdeep Parhar 				break;
144454e4ee71SNavdeep Parhar 			}
144556599263SNavdeep Parhar 
1446b2daa9a9SNavdeep Parhar 			d++;
1447b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1448b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1449b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1450b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1451b2daa9a9SNavdeep Parhar 			}
1452b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1453733b9277SNavdeep Parhar 				t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS),
1454733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1455733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1456733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1457733b9277SNavdeep Parhar 				ndescs = 0;
1458733b9277SNavdeep Parhar 
1459480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1460480e603cSNavdeep Parhar 				if (iq->flags & IQ_LRO_ENABLED &&
1461480e603cSNavdeep Parhar 				    sc->lro_timeout != 0) {
1462480e603cSNavdeep Parhar 					tcp_lro_flush_inactive(&rxq->lro,
1463480e603cSNavdeep Parhar 					    &lro_timeout);
1464480e603cSNavdeep Parhar 				}
1465480e603cSNavdeep Parhar #endif
1466480e603cSNavdeep Parhar 
1467861e42b2SNavdeep Parhar 				if (budget) {
14684d6db4e0SNavdeep Parhar 					if (iq->flags & IQ_HAS_FL) {
1469861e42b2SNavdeep Parhar 						FL_LOCK(fl);
1470861e42b2SNavdeep Parhar 						refill_fl(sc, fl, 32);
1471861e42b2SNavdeep Parhar 						FL_UNLOCK(fl);
1472861e42b2SNavdeep Parhar 					}
1473733b9277SNavdeep Parhar 					return (EINPROGRESS);
147454e4ee71SNavdeep Parhar 				}
1475733b9277SNavdeep Parhar 			}
14764d6db4e0SNavdeep Parhar 			if (refill) {
14774d6db4e0SNavdeep Parhar 				FL_LOCK(fl);
14784d6db4e0SNavdeep Parhar 				refill_fl(sc, fl, 32);
14794d6db4e0SNavdeep Parhar 				FL_UNLOCK(fl);
14804d6db4e0SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
14814d6db4e0SNavdeep Parhar 			}
1482861e42b2SNavdeep Parhar 		}
1483733b9277SNavdeep Parhar 
14841458bff9SNavdeep Parhar process_iql:
1485733b9277SNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
1486733b9277SNavdeep Parhar 			break;
1487733b9277SNavdeep Parhar 
1488733b9277SNavdeep Parhar 		/*
1489733b9277SNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
1490733b9277SNavdeep Parhar 		 * it's still not done.
1491733b9277SNavdeep Parhar 		 */
1492733b9277SNavdeep Parhar 		q = STAILQ_FIRST(&iql);
1493733b9277SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
1494733b9277SNavdeep Parhar 		if (service_iq(q, q->qsize / 8) == 0)
1495733b9277SNavdeep Parhar 			atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
1496733b9277SNavdeep Parhar 		else
1497733b9277SNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
1498733b9277SNavdeep Parhar 	}
1499733b9277SNavdeep Parhar 
1500a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1501733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
1502733b9277SNavdeep Parhar 		struct lro_ctrl *lro = &rxq->lro;
1503733b9277SNavdeep Parhar 		struct lro_entry *l;
1504733b9277SNavdeep Parhar 
1505733b9277SNavdeep Parhar 		while (!SLIST_EMPTY(&lro->lro_active)) {
1506733b9277SNavdeep Parhar 			l = SLIST_FIRST(&lro->lro_active);
1507733b9277SNavdeep Parhar 			SLIST_REMOVE_HEAD(&lro->lro_active, next);
1508733b9277SNavdeep Parhar 			tcp_lro_flush(lro, l);
1509733b9277SNavdeep Parhar 		}
1510733b9277SNavdeep Parhar 	}
1511733b9277SNavdeep Parhar #endif
1512733b9277SNavdeep Parhar 
1513733b9277SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_CIDXINC(ndescs) |
1514733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1515733b9277SNavdeep Parhar 
1516733b9277SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
1517733b9277SNavdeep Parhar 		int starved;
1518733b9277SNavdeep Parhar 
1519733b9277SNavdeep Parhar 		FL_LOCK(fl);
152038035ed6SNavdeep Parhar 		starved = refill_fl(sc, fl, 64);
1521733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
1522733b9277SNavdeep Parhar 		if (__predict_false(starved != 0))
1523733b9277SNavdeep Parhar 			add_fl_to_sfl(sc, fl);
1524733b9277SNavdeep Parhar 	}
1525733b9277SNavdeep Parhar 
1526733b9277SNavdeep Parhar 	return (0);
1527733b9277SNavdeep Parhar }
1528733b9277SNavdeep Parhar 
152938035ed6SNavdeep Parhar static inline int
153038035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll)
15311458bff9SNavdeep Parhar {
153238035ed6SNavdeep Parhar 	int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0;
15331458bff9SNavdeep Parhar 
153438035ed6SNavdeep Parhar 	if (rc)
153538035ed6SNavdeep Parhar 		MPASS(cll->region3 >= CL_METADATA_SIZE);
153638035ed6SNavdeep Parhar 
153738035ed6SNavdeep Parhar 	return (rc);
15381458bff9SNavdeep Parhar }
15391458bff9SNavdeep Parhar 
154038035ed6SNavdeep Parhar static inline struct cluster_metadata *
154138035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll,
154238035ed6SNavdeep Parhar     caddr_t cl)
15431458bff9SNavdeep Parhar {
15441458bff9SNavdeep Parhar 
154538035ed6SNavdeep Parhar 	if (cl_has_metadata(fl, cll)) {
154638035ed6SNavdeep Parhar 		struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
15471458bff9SNavdeep Parhar 
154838035ed6SNavdeep Parhar 		return ((struct cluster_metadata *)(cl + swz->size) - 1);
15491458bff9SNavdeep Parhar 	}
155038035ed6SNavdeep Parhar 	return (NULL);
15511458bff9SNavdeep Parhar }
15521458bff9SNavdeep Parhar 
155315c28f87SGleb Smirnoff static void
15541458bff9SNavdeep Parhar rxb_free(struct mbuf *m, void *arg1, void *arg2)
15551458bff9SNavdeep Parhar {
15561458bff9SNavdeep Parhar 	uma_zone_t zone = arg1;
15571458bff9SNavdeep Parhar 	caddr_t cl = arg2;
15581458bff9SNavdeep Parhar 
15591458bff9SNavdeep Parhar 	uma_zfree(zone, cl);
156082eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
15611458bff9SNavdeep Parhar }
15621458bff9SNavdeep Parhar 
156338035ed6SNavdeep Parhar /*
156438035ed6SNavdeep Parhar  * The mbuf returned by this function could be allocated from zone_mbuf or
156538035ed6SNavdeep Parhar  * constructed in spare room in the cluster.
156638035ed6SNavdeep Parhar  *
156738035ed6SNavdeep Parhar  * The mbuf carries the payload in one of these ways
156838035ed6SNavdeep Parhar  * a) frame inside the mbuf (mbuf from zone_mbuf)
156938035ed6SNavdeep Parhar  * b) m_cljset (for clusters without metadata) zone_mbuf
157038035ed6SNavdeep Parhar  * c) m_extaddref (cluster with metadata) inline mbuf
157138035ed6SNavdeep Parhar  * d) m_extaddref (cluster with metadata) zone_mbuf
157238035ed6SNavdeep Parhar  */
15731458bff9SNavdeep Parhar static struct mbuf *
157438035ed6SNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int total, int flags)
157538035ed6SNavdeep Parhar {
157638035ed6SNavdeep Parhar 	struct mbuf *m;
157738035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
157838035ed6SNavdeep Parhar 	struct cluster_layout *cll = &sd->cll;
157938035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
158038035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx];
158138035ed6SNavdeep Parhar 	struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl);
158238035ed6SNavdeep Parhar 	int len, padded_len;
158338035ed6SNavdeep Parhar 	caddr_t payload;
158438035ed6SNavdeep Parhar 
158538035ed6SNavdeep Parhar 	len = min(total, hwb->size - fl->rx_offset);
158638035ed6SNavdeep Parhar 	payload = sd->cl + cll->region1 + fl->rx_offset;
1587*e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1588*e3207e19SNavdeep Parhar 		padded_len = roundup2(len, fl->buf_boundary);
1589*e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset + padded_len <= hwb->size);
1590*e3207e19SNavdeep Parhar 	} else {
1591*e3207e19SNavdeep Parhar 		padded_len = hwb->size;
1592*e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
1593*e3207e19SNavdeep Parhar 	}
159438035ed6SNavdeep Parhar 
159538035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
159638035ed6SNavdeep Parhar 
159738035ed6SNavdeep Parhar 		/*
159838035ed6SNavdeep Parhar 		 * Copy payload into a freshly allocated mbuf.
159938035ed6SNavdeep Parhar 		 */
160038035ed6SNavdeep Parhar 
160138035ed6SNavdeep Parhar 		m = flags & M_PKTHDR ?
160238035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
160338035ed6SNavdeep Parhar 		if (m == NULL)
160438035ed6SNavdeep Parhar 			return (NULL);
160538035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
160638035ed6SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
160738035ed6SNavdeep Parhar 		/* Leave room for a timestamp */
160838035ed6SNavdeep Parhar 		m->m_data += 8;
160938035ed6SNavdeep Parhar #endif
161038035ed6SNavdeep Parhar 		/* copy data to mbuf */
161138035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
161238035ed6SNavdeep Parhar 
1613c3fb7725SNavdeep Parhar 	} else if (sd->nmbuf * MSIZE < cll->region1) {
161438035ed6SNavdeep Parhar 
161538035ed6SNavdeep Parhar 		/*
161638035ed6SNavdeep Parhar 		 * There's spare room in the cluster for an mbuf.  Create one
1617ccc69b2fSNavdeep Parhar 		 * and associate it with the payload that's in the cluster.
161838035ed6SNavdeep Parhar 		 */
161938035ed6SNavdeep Parhar 
162038035ed6SNavdeep Parhar 		MPASS(clm != NULL);
1621c3fb7725SNavdeep Parhar 		m = (struct mbuf *)(sd->cl + sd->nmbuf * MSIZE);
162238035ed6SNavdeep Parhar 		/* No bzero required */
162338035ed6SNavdeep Parhar 		if (m_init(m, NULL, 0, M_NOWAIT, MT_DATA, flags | M_NOFREE))
162438035ed6SNavdeep Parhar 			return (NULL);
162538035ed6SNavdeep Parhar 		fl->mbuf_inlined++;
162638035ed6SNavdeep Parhar 		m_extaddref(m, payload, padded_len, &clm->refcount, rxb_free,
162738035ed6SNavdeep Parhar 		    swz->zone, sd->cl);
162882eff304SNavdeep Parhar 		if (sd->nmbuf++ == 0)
162982eff304SNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
163038035ed6SNavdeep Parhar 
163138035ed6SNavdeep Parhar 	} else {
163238035ed6SNavdeep Parhar 
163338035ed6SNavdeep Parhar 		/*
163438035ed6SNavdeep Parhar 		 * Grab an mbuf from zone_mbuf and associate it with the
163538035ed6SNavdeep Parhar 		 * payload in the cluster.
163638035ed6SNavdeep Parhar 		 */
163738035ed6SNavdeep Parhar 
163838035ed6SNavdeep Parhar 		m = flags & M_PKTHDR ?
163938035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
164038035ed6SNavdeep Parhar 		if (m == NULL)
164138035ed6SNavdeep Parhar 			return (NULL);
164238035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
1643ccc69b2fSNavdeep Parhar 		if (clm != NULL) {
164438035ed6SNavdeep Parhar 			m_extaddref(m, payload, padded_len, &clm->refcount,
164538035ed6SNavdeep Parhar 			    rxb_free, swz->zone, sd->cl);
164682eff304SNavdeep Parhar 			if (sd->nmbuf++ == 0)
164782eff304SNavdeep Parhar 				counter_u64_add(extfree_refs, 1);
1648ccc69b2fSNavdeep Parhar 		} else {
164938035ed6SNavdeep Parhar 			m_cljset(m, sd->cl, swz->type);
165038035ed6SNavdeep Parhar 			sd->cl = NULL;	/* consumed, not a recycle candidate */
165138035ed6SNavdeep Parhar 		}
165238035ed6SNavdeep Parhar 	}
165338035ed6SNavdeep Parhar 	if (flags & M_PKTHDR)
165438035ed6SNavdeep Parhar 		m->m_pkthdr.len = total;
165538035ed6SNavdeep Parhar 	m->m_len = len;
165638035ed6SNavdeep Parhar 
165738035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
16584d6db4e0SNavdeep Parhar 		fl->rx_offset += padded_len;
165938035ed6SNavdeep Parhar 		MPASS(fl->rx_offset <= hwb->size);
166038035ed6SNavdeep Parhar 		if (fl->rx_offset < hwb->size)
166138035ed6SNavdeep Parhar 			return (m);	/* without advancing the cidx */
166238035ed6SNavdeep Parhar 	}
166338035ed6SNavdeep Parhar 
16644d6db4e0SNavdeep Parhar 	if (__predict_false(++fl->cidx % 8 == 0)) {
16654d6db4e0SNavdeep Parhar 		uint16_t cidx = fl->cidx / 8;
16664d6db4e0SNavdeep Parhar 
16674d6db4e0SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
16684d6db4e0SNavdeep Parhar 			fl->cidx = cidx = 0;
16694d6db4e0SNavdeep Parhar 		fl->hw_cidx = cidx;
16704d6db4e0SNavdeep Parhar 	}
167138035ed6SNavdeep Parhar 	fl->rx_offset = 0;
167238035ed6SNavdeep Parhar 
167338035ed6SNavdeep Parhar 	return (m);
167438035ed6SNavdeep Parhar }
167538035ed6SNavdeep Parhar 
167638035ed6SNavdeep Parhar static struct mbuf *
16774d6db4e0SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf)
16781458bff9SNavdeep Parhar {
167938035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
16804d6db4e0SNavdeep Parhar 	u_int len;
16811458bff9SNavdeep Parhar 
16821458bff9SNavdeep Parhar 	len = G_RSPD_LEN(len_newbuf);
16834d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1684368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
168538035ed6SNavdeep Parhar 		MPASS(len == fl->m0->m_pkthdr.len);
168638035ed6SNavdeep Parhar 		MPASS(fl->remaining < len);
16871458bff9SNavdeep Parhar 
168838035ed6SNavdeep Parhar 		m0 = fl->m0;
168938035ed6SNavdeep Parhar 		pnext = fl->pnext;
169038035ed6SNavdeep Parhar 		len = fl->remaining;
16914d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
169238035ed6SNavdeep Parhar 		goto get_segment;
16931458bff9SNavdeep Parhar 	}
16941458bff9SNavdeep Parhar 
169538035ed6SNavdeep Parhar 	if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) {
16961458bff9SNavdeep Parhar 		fl->rx_offset = 0;
16974d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->cidx % 8 == 0)) {
16984d6db4e0SNavdeep Parhar 			uint16_t cidx = fl->cidx / 8;
16994d6db4e0SNavdeep Parhar 
17004d6db4e0SNavdeep Parhar 			if (__predict_false(cidx == fl->sidx))
17014d6db4e0SNavdeep Parhar 				fl->cidx = cidx = 0;
17024d6db4e0SNavdeep Parhar 			fl->hw_cidx = cidx;
17034d6db4e0SNavdeep Parhar 		}
17041458bff9SNavdeep Parhar 	}
17051458bff9SNavdeep Parhar 
17061458bff9SNavdeep Parhar 	/*
170738035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
170838035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
17091458bff9SNavdeep Parhar 	 */
17101458bff9SNavdeep Parhar 
171138035ed6SNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, len, M_PKTHDR);
1712368541baSNavdeep Parhar 	if (m0 == NULL)
17134d6db4e0SNavdeep Parhar 		return (NULL);
171438035ed6SNavdeep Parhar 	len -= m0->m_len;
171538035ed6SNavdeep Parhar 	pnext = &m0->m_next;
17161458bff9SNavdeep Parhar 	while (len > 0) {
171738035ed6SNavdeep Parhar get_segment:
171838035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
171938035ed6SNavdeep Parhar 		m = get_scatter_segment(sc, fl, len, 0);
17204d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
172138035ed6SNavdeep Parhar 			fl->m0 = m0;
172238035ed6SNavdeep Parhar 			fl->pnext = pnext;
172338035ed6SNavdeep Parhar 			fl->remaining = len;
17244d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
17254d6db4e0SNavdeep Parhar 			return (NULL);
17261458bff9SNavdeep Parhar 		}
172738035ed6SNavdeep Parhar 		*pnext = m;
172838035ed6SNavdeep Parhar 		pnext = &m->m_next;
1729733b9277SNavdeep Parhar 		len -= m->m_len;
1730733b9277SNavdeep Parhar 	}
173138035ed6SNavdeep Parhar 	*pnext = NULL;
17324d6db4e0SNavdeep Parhar 
1733733b9277SNavdeep Parhar 	return (m0);
1734733b9277SNavdeep Parhar }
1735733b9277SNavdeep Parhar 
1736733b9277SNavdeep Parhar static int
1737733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
1738733b9277SNavdeep Parhar {
17393c51d154SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
1740733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
1741733b9277SNavdeep Parhar 	const struct cpl_rx_pkt *cpl = (const void *)(rss + 1);
1742a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1743733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1744733b9277SNavdeep Parhar #endif
1745733b9277SNavdeep Parhar 
1746733b9277SNavdeep Parhar 	KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__,
1747733b9277SNavdeep Parhar 	    rss->opcode));
1748733b9277SNavdeep Parhar 
17499fb8886bSNavdeep Parhar 	m0->m_pkthdr.len -= fl_pktshift;
17509fb8886bSNavdeep Parhar 	m0->m_len -= fl_pktshift;
17519fb8886bSNavdeep Parhar 	m0->m_data += fl_pktshift;
175254e4ee71SNavdeep Parhar 
175354e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
1754c2529042SHans Petter Selasky 	M_HASHTYPE_SET(m0, M_HASHTYPE_OPAQUE);
1755273ef991SNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(rss->hash_val);
175654e4ee71SNavdeep Parhar 
17579600bf00SNavdeep Parhar 	if (cpl->csum_calc && !cpl->err_vec) {
17589600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
17599600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
1760932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
176154e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
17629600bf00SNavdeep Parhar 			rxq->rxcsum++;
17639600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
17649600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
1765932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
17669600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
17679600bf00SNavdeep Parhar 			rxq->rxcsum++;
17689600bf00SNavdeep Parhar 		}
17699600bf00SNavdeep Parhar 
17709600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
177154e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
177254e4ee71SNavdeep Parhar 		else
177354e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
177454e4ee71SNavdeep Parhar 	}
177554e4ee71SNavdeep Parhar 
177654e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
177754e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
177854e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
177954e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
178054e4ee71SNavdeep Parhar 	}
178154e4ee71SNavdeep Parhar 
1782a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
178354e4ee71SNavdeep Parhar 	if (cpl->l2info & htobe32(F_RXF_LRO) &&
1784733b9277SNavdeep Parhar 	    iq->flags & IQ_LRO_ENABLED &&
178554e4ee71SNavdeep Parhar 	    tcp_lro_rx(lro, m0, 0) == 0) {
178654e4ee71SNavdeep Parhar 		/* queued for LRO */
178754e4ee71SNavdeep Parhar 	} else
178854e4ee71SNavdeep Parhar #endif
17897d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
179054e4ee71SNavdeep Parhar 
1791733b9277SNavdeep Parhar 	return (0);
179254e4ee71SNavdeep Parhar }
179354e4ee71SNavdeep Parhar 
1794733b9277SNavdeep Parhar /*
1795733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
1796733b9277SNavdeep Parhar  */
179709fe6320SNavdeep Parhar void
179809fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
1799733b9277SNavdeep Parhar {
1800733b9277SNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
1801733b9277SNavdeep Parhar 	int can_reclaim;
1802733b9277SNavdeep Parhar 	caddr_t dst;
1803733b9277SNavdeep Parhar 
1804733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(wrq);
180509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1806733b9277SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_OFLD ||
1807733b9277SNavdeep Parhar 	    (eq->flags & EQ_TYPEMASK) == EQ_CTRL,
1808733b9277SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
180909fe6320SNavdeep Parhar #else
181009fe6320SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_CTRL,
181109fe6320SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
181209fe6320SNavdeep Parhar #endif
1813733b9277SNavdeep Parhar 
181409fe6320SNavdeep Parhar 	if (__predict_true(wr != NULL))
181509fe6320SNavdeep Parhar 		STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
1816733b9277SNavdeep Parhar 
1817733b9277SNavdeep Parhar 	can_reclaim = reclaimable(eq);
1818733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_STALLED)) {
18190835ddc7SNavdeep Parhar 		if (eq->avail + can_reclaim < tx_resume_threshold(eq))
182009fe6320SNavdeep Parhar 			return;
1821733b9277SNavdeep Parhar 		eq->flags &= ~EQ_STALLED;
1822733b9277SNavdeep Parhar 		eq->unstalled++;
1823733b9277SNavdeep Parhar 	}
1824733b9277SNavdeep Parhar 	eq->cidx += can_reclaim;
1825733b9277SNavdeep Parhar 	eq->avail += can_reclaim;
1826733b9277SNavdeep Parhar 	if (__predict_false(eq->cidx >= eq->cap))
1827733b9277SNavdeep Parhar 		eq->cidx -= eq->cap;
1828733b9277SNavdeep Parhar 
182909fe6320SNavdeep Parhar 	while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL) {
1830733b9277SNavdeep Parhar 		int ndesc;
1831733b9277SNavdeep Parhar 
183209fe6320SNavdeep Parhar 		if (__predict_false(wr->wr_len < 0 ||
183309fe6320SNavdeep Parhar 		    wr->wr_len > SGE_MAX_WR_LEN || (wr->wr_len & 0x7))) {
1834733b9277SNavdeep Parhar 
1835733b9277SNavdeep Parhar #ifdef INVARIANTS
183609fe6320SNavdeep Parhar 			panic("%s: work request with length %d", __func__,
183709fe6320SNavdeep Parhar 			    wr->wr_len);
1838733b9277SNavdeep Parhar #endif
183909fe6320SNavdeep Parhar #ifdef KDB
184009fe6320SNavdeep Parhar 			kdb_backtrace();
184109fe6320SNavdeep Parhar #endif
184209fe6320SNavdeep Parhar 			log(LOG_ERR, "%s: %s work request with length %d",
184309fe6320SNavdeep Parhar 			    device_get_nameunit(sc->dev), __func__, wr->wr_len);
184409fe6320SNavdeep Parhar 			STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
184509fe6320SNavdeep Parhar 			free_wrqe(wr);
184609fe6320SNavdeep Parhar 			continue;
1847733b9277SNavdeep Parhar 		}
1848733b9277SNavdeep Parhar 
184909fe6320SNavdeep Parhar 		ndesc = howmany(wr->wr_len, EQ_ESIZE);
1850733b9277SNavdeep Parhar 		if (eq->avail < ndesc) {
1851733b9277SNavdeep Parhar 			wrq->no_desc++;
1852733b9277SNavdeep Parhar 			break;
1853733b9277SNavdeep Parhar 		}
1854733b9277SNavdeep Parhar 
1855733b9277SNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
185609fe6320SNavdeep Parhar 		copy_to_txd(eq, wrtod(wr), &dst, wr->wr_len);
1857733b9277SNavdeep Parhar 
1858733b9277SNavdeep Parhar 		eq->pidx += ndesc;
1859733b9277SNavdeep Parhar 		eq->avail -= ndesc;
1860733b9277SNavdeep Parhar 		if (__predict_false(eq->pidx >= eq->cap))
1861733b9277SNavdeep Parhar 			eq->pidx -= eq->cap;
1862733b9277SNavdeep Parhar 
1863733b9277SNavdeep Parhar 		eq->pending += ndesc;
18647e2fb22fSNavdeep Parhar 		if (eq->pending >= 8)
1865733b9277SNavdeep Parhar 			ring_eq_db(sc, eq);
1866733b9277SNavdeep Parhar 
1867733b9277SNavdeep Parhar 		wrq->tx_wrs++;
186809fe6320SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
186909fe6320SNavdeep Parhar 		free_wrqe(wr);
1870733b9277SNavdeep Parhar 
1871733b9277SNavdeep Parhar 		if (eq->avail < 8) {
1872733b9277SNavdeep Parhar 			can_reclaim = reclaimable(eq);
1873733b9277SNavdeep Parhar 			eq->cidx += can_reclaim;
1874733b9277SNavdeep Parhar 			eq->avail += can_reclaim;
1875733b9277SNavdeep Parhar 			if (__predict_false(eq->cidx >= eq->cap))
1876733b9277SNavdeep Parhar 				eq->cidx -= eq->cap;
1877733b9277SNavdeep Parhar 		}
1878733b9277SNavdeep Parhar 	}
1879733b9277SNavdeep Parhar 
1880733b9277SNavdeep Parhar 	if (eq->pending)
1881733b9277SNavdeep Parhar 		ring_eq_db(sc, eq);
1882733b9277SNavdeep Parhar 
188309fe6320SNavdeep Parhar 	if (wr != NULL) {
1884733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
1885733b9277SNavdeep Parhar 		if (callout_pending(&eq->tx_callout) == 0)
1886733b9277SNavdeep Parhar 			callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq);
1887733b9277SNavdeep Parhar 	}
1888f7dfe243SNavdeep Parhar }
1889f7dfe243SNavdeep Parhar 
189054e4ee71SNavdeep Parhar /* Per-packet header in a coalesced tx WR, before the SGL starts (in flits) */
189154e4ee71SNavdeep Parhar #define TXPKTS_PKT_HDR ((\
189254e4ee71SNavdeep Parhar     sizeof(struct ulp_txpkt) + \
189354e4ee71SNavdeep Parhar     sizeof(struct ulptx_idata) + \
189454e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
189554e4ee71SNavdeep Parhar     ) / 8)
189654e4ee71SNavdeep Parhar 
189754e4ee71SNavdeep Parhar /* Header of a coalesced tx WR, before SGL of first packet (in flits) */
189854e4ee71SNavdeep Parhar #define TXPKTS_WR_HDR (\
189954e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkts_wr) / 8 + \
190054e4ee71SNavdeep Parhar     TXPKTS_PKT_HDR)
190154e4ee71SNavdeep Parhar 
190254e4ee71SNavdeep Parhar /* Header of a tx WR, before SGL of first packet (in flits) */
190354e4ee71SNavdeep Parhar #define TXPKT_WR_HDR ((\
190454e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkt_wr) + \
190554e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
190654e4ee71SNavdeep Parhar     ) / 8 )
190754e4ee71SNavdeep Parhar 
190854e4ee71SNavdeep Parhar /* Header of a tx LSO WR, before SGL of first packet (in flits) */
190954e4ee71SNavdeep Parhar #define TXPKT_LSO_WR_HDR ((\
191054e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkt_wr) + \
19112a5f6b0eSNavdeep Parhar     sizeof(struct cpl_tx_pkt_lso_core) + \
191254e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
191354e4ee71SNavdeep Parhar     ) / 8 )
191454e4ee71SNavdeep Parhar 
191554e4ee71SNavdeep Parhar int
191654e4ee71SNavdeep Parhar t4_eth_tx(struct ifnet *ifp, struct sge_txq *txq, struct mbuf *m)
191754e4ee71SNavdeep Parhar {
191854e4ee71SNavdeep Parhar 	struct port_info *pi = (void *)ifp->if_softc;
191954e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
192054e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
1921f7dfe243SNavdeep Parhar 	struct buf_ring *br = txq->br;
192254e4ee71SNavdeep Parhar 	struct mbuf *next;
1923e874ff7aSNavdeep Parhar 	int rc, coalescing, can_reclaim;
192454e4ee71SNavdeep Parhar 	struct txpkts txpkts;
192554e4ee71SNavdeep Parhar 	struct sgl sgl;
192654e4ee71SNavdeep Parhar 
192754e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
192854e4ee71SNavdeep Parhar 	KASSERT(m, ("%s: called with nothing to do.", __func__));
1929733b9277SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_ETH,
1930733b9277SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
193154e4ee71SNavdeep Parhar 
1932e874ff7aSNavdeep Parhar 	prefetch(&eq->desc[eq->pidx]);
1933f7dfe243SNavdeep Parhar 	prefetch(&txq->sdesc[eq->pidx]);
1934e874ff7aSNavdeep Parhar 
193554e4ee71SNavdeep Parhar 	txpkts.npkt = 0;/* indicates there's nothing in txpkts */
193654e4ee71SNavdeep Parhar 	coalescing = 0;
193754e4ee71SNavdeep Parhar 
1938733b9277SNavdeep Parhar 	can_reclaim = reclaimable(eq);
1939733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_STALLED)) {
19400835ddc7SNavdeep Parhar 		if (eq->avail + can_reclaim < tx_resume_threshold(eq)) {
1941733b9277SNavdeep Parhar 			txq->m = m;
1942733b9277SNavdeep Parhar 			return (0);
1943733b9277SNavdeep Parhar 		}
1944733b9277SNavdeep Parhar 		eq->flags &= ~EQ_STALLED;
1945733b9277SNavdeep Parhar 		eq->unstalled++;
1946733b9277SNavdeep Parhar 	}
1947733b9277SNavdeep Parhar 
1948733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_DOOMED)) {
1949733b9277SNavdeep Parhar 		m_freem(m);
1950733b9277SNavdeep Parhar 		while ((m = buf_ring_dequeue_sc(txq->br)) != NULL)
1951733b9277SNavdeep Parhar 			m_freem(m);
1952733b9277SNavdeep Parhar 		return (ENETDOWN);
1953733b9277SNavdeep Parhar 	}
1954733b9277SNavdeep Parhar 
1955733b9277SNavdeep Parhar 	if (eq->avail < 8 && can_reclaim)
1956733b9277SNavdeep Parhar 		reclaim_tx_descs(txq, can_reclaim, 32);
195754e4ee71SNavdeep Parhar 
195854e4ee71SNavdeep Parhar 	for (; m; m = next ? next : drbr_dequeue(ifp, br)) {
195954e4ee71SNavdeep Parhar 
196054e4ee71SNavdeep Parhar 		if (eq->avail < 8)
196154e4ee71SNavdeep Parhar 			break;
196254e4ee71SNavdeep Parhar 
196354e4ee71SNavdeep Parhar 		next = m->m_nextpkt;
196454e4ee71SNavdeep Parhar 		m->m_nextpkt = NULL;
196554e4ee71SNavdeep Parhar 
196654e4ee71SNavdeep Parhar 		if (next || buf_ring_peek(br))
196754e4ee71SNavdeep Parhar 			coalescing = 1;
196854e4ee71SNavdeep Parhar 
196954e4ee71SNavdeep Parhar 		rc = get_pkt_sgl(txq, &m, &sgl, coalescing);
197054e4ee71SNavdeep Parhar 		if (rc != 0) {
197154e4ee71SNavdeep Parhar 			if (rc == ENOMEM) {
197254e4ee71SNavdeep Parhar 
197354e4ee71SNavdeep Parhar 				/* Short of resources, suspend tx */
197454e4ee71SNavdeep Parhar 
197554e4ee71SNavdeep Parhar 				m->m_nextpkt = next;
197654e4ee71SNavdeep Parhar 				break;
197754e4ee71SNavdeep Parhar 			}
197854e4ee71SNavdeep Parhar 
197954e4ee71SNavdeep Parhar 			/*
198054e4ee71SNavdeep Parhar 			 * Unrecoverable error for this packet, throw it away
198154e4ee71SNavdeep Parhar 			 * and move on to the next.  get_pkt_sgl may already
198254e4ee71SNavdeep Parhar 			 * have freed m (it will be NULL in that case and the
198354e4ee71SNavdeep Parhar 			 * m_freem here is still safe).
198454e4ee71SNavdeep Parhar 			 */
198554e4ee71SNavdeep Parhar 
198654e4ee71SNavdeep Parhar 			m_freem(m);
198754e4ee71SNavdeep Parhar 			continue;
198854e4ee71SNavdeep Parhar 		}
198954e4ee71SNavdeep Parhar 
199054e4ee71SNavdeep Parhar 		if (coalescing &&
199154e4ee71SNavdeep Parhar 		    add_to_txpkts(pi, txq, &txpkts, m, &sgl) == 0) {
199254e4ee71SNavdeep Parhar 
199354e4ee71SNavdeep Parhar 			/* Successfully absorbed into txpkts */
199454e4ee71SNavdeep Parhar 
199554e4ee71SNavdeep Parhar 			write_ulp_cpl_sgl(pi, txq, &txpkts, m, &sgl);
199654e4ee71SNavdeep Parhar 			goto doorbell;
199754e4ee71SNavdeep Parhar 		}
199854e4ee71SNavdeep Parhar 
199954e4ee71SNavdeep Parhar 		/*
200054e4ee71SNavdeep Parhar 		 * We weren't coalescing to begin with, or current frame could
200154e4ee71SNavdeep Parhar 		 * not be coalesced (add_to_txpkts flushes txpkts if a frame
200254e4ee71SNavdeep Parhar 		 * given to it can't be coalesced).  Either way there should be
200354e4ee71SNavdeep Parhar 		 * nothing in txpkts.
200454e4ee71SNavdeep Parhar 		 */
200554e4ee71SNavdeep Parhar 		KASSERT(txpkts.npkt == 0,
200654e4ee71SNavdeep Parhar 		    ("%s: txpkts not empty: %d", __func__, txpkts.npkt));
200754e4ee71SNavdeep Parhar 
200854e4ee71SNavdeep Parhar 		/* We're sending out individual packets now */
200954e4ee71SNavdeep Parhar 		coalescing = 0;
201054e4ee71SNavdeep Parhar 
201154e4ee71SNavdeep Parhar 		if (eq->avail < 8)
2012f7dfe243SNavdeep Parhar 			reclaim_tx_descs(txq, 0, 8);
201354e4ee71SNavdeep Parhar 		rc = write_txpkt_wr(pi, txq, m, &sgl);
201454e4ee71SNavdeep Parhar 		if (rc != 0) {
201554e4ee71SNavdeep Parhar 
201654e4ee71SNavdeep Parhar 			/* Short of hardware descriptors, suspend tx */
201754e4ee71SNavdeep Parhar 
201854e4ee71SNavdeep Parhar 			/*
201954e4ee71SNavdeep Parhar 			 * This is an unlikely but expensive failure.  We've
202054e4ee71SNavdeep Parhar 			 * done all the hard work (DMA mappings etc.) and now we
202154e4ee71SNavdeep Parhar 			 * can't send out the packet.  What's worse, we have to
202254e4ee71SNavdeep Parhar 			 * spend even more time freeing up everything in sgl.
202354e4ee71SNavdeep Parhar 			 */
202454e4ee71SNavdeep Parhar 			txq->no_desc++;
202554e4ee71SNavdeep Parhar 			free_pkt_sgl(txq, &sgl);
202654e4ee71SNavdeep Parhar 
202754e4ee71SNavdeep Parhar 			m->m_nextpkt = next;
202854e4ee71SNavdeep Parhar 			break;
202954e4ee71SNavdeep Parhar 		}
203054e4ee71SNavdeep Parhar 
203154e4ee71SNavdeep Parhar 		ETHER_BPF_MTAP(ifp, m);
203254e4ee71SNavdeep Parhar 		if (sgl.nsegs == 0)
203354e4ee71SNavdeep Parhar 			m_freem(m);
203454e4ee71SNavdeep Parhar doorbell:
20357e2fb22fSNavdeep Parhar 		if (eq->pending >= 8)
2036f7dfe243SNavdeep Parhar 			ring_eq_db(sc, eq);
2037e874ff7aSNavdeep Parhar 
2038e874ff7aSNavdeep Parhar 		can_reclaim = reclaimable(eq);
2039e874ff7aSNavdeep Parhar 		if (can_reclaim >= 32)
2040733b9277SNavdeep Parhar 			reclaim_tx_descs(txq, can_reclaim, 64);
204154e4ee71SNavdeep Parhar 	}
204254e4ee71SNavdeep Parhar 
204354e4ee71SNavdeep Parhar 	if (txpkts.npkt > 0)
204454e4ee71SNavdeep Parhar 		write_txpkts_wr(txq, &txpkts);
204554e4ee71SNavdeep Parhar 
204654e4ee71SNavdeep Parhar 	/*
204754e4ee71SNavdeep Parhar 	 * m not NULL means there was an error but we haven't thrown it away.
204854e4ee71SNavdeep Parhar 	 * This can happen when we're short of tx descriptors (no_desc) or maybe
204954e4ee71SNavdeep Parhar 	 * even DMA maps (no_dmamap).  Either way, a credit flush and reclaim
205054e4ee71SNavdeep Parhar 	 * will get things going again.
205154e4ee71SNavdeep Parhar 	 */
2052733b9277SNavdeep Parhar 	if (m && !(eq->flags & EQ_CRFLUSHED)) {
2053f7dfe243SNavdeep Parhar 		struct tx_sdesc *txsd = &txq->sdesc[eq->pidx];
2054f7dfe243SNavdeep Parhar 
2055733b9277SNavdeep Parhar 		/*
2056733b9277SNavdeep Parhar 		 * If EQ_CRFLUSHED is not set then we know we have at least one
2057733b9277SNavdeep Parhar 		 * available descriptor because any WR that reduces eq->avail to
2058733b9277SNavdeep Parhar 		 * 0 also sets EQ_CRFLUSHED.
2059733b9277SNavdeep Parhar 		 */
2060733b9277SNavdeep Parhar 		KASSERT(eq->avail > 0, ("%s: no space for eqflush.", __func__));
2061733b9277SNavdeep Parhar 
2062f7dfe243SNavdeep Parhar 		txsd->desc_used = 1;
2063f7dfe243SNavdeep Parhar 		txsd->credits = 0;
206454e4ee71SNavdeep Parhar 		write_eqflush_wr(eq);
2065f7dfe243SNavdeep Parhar 	}
206654e4ee71SNavdeep Parhar 	txq->m = m;
206754e4ee71SNavdeep Parhar 
206854e4ee71SNavdeep Parhar 	if (eq->pending)
2069f7dfe243SNavdeep Parhar 		ring_eq_db(sc, eq);
207054e4ee71SNavdeep Parhar 
2071733b9277SNavdeep Parhar 	reclaim_tx_descs(txq, 0, 128);
2072733b9277SNavdeep Parhar 
2073733b9277SNavdeep Parhar 	if (eq->flags & EQ_STALLED && callout_pending(&eq->tx_callout) == 0)
2074733b9277SNavdeep Parhar 		callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq);
207554e4ee71SNavdeep Parhar 
207654e4ee71SNavdeep Parhar 	return (0);
207754e4ee71SNavdeep Parhar }
207854e4ee71SNavdeep Parhar 
207954e4ee71SNavdeep Parhar void
208054e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
208154e4ee71SNavdeep Parhar {
208254e4ee71SNavdeep Parhar 	struct port_info *pi = ifp->if_softc;
20831458bff9SNavdeep Parhar 	struct adapter *sc = pi->adapter;
208454e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
20856eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
20866eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
20876eb3180fSNavdeep Parhar #endif
208854e4ee71SNavdeep Parhar 	struct sge_fl *fl;
208938035ed6SNavdeep Parhar 	int i, maxp, mtu = ifp->if_mtu;
209054e4ee71SNavdeep Parhar 
209138035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
209254e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
209354e4ee71SNavdeep Parhar 		fl = &rxq->fl;
209454e4ee71SNavdeep Parhar 
209554e4ee71SNavdeep Parhar 		FL_LOCK(fl);
209638035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
209754e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
209854e4ee71SNavdeep Parhar 	}
20996eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
210038035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
21016eb3180fSNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
21026eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
21036eb3180fSNavdeep Parhar 
21046eb3180fSNavdeep Parhar 		FL_LOCK(fl);
210538035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
21066eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
21076eb3180fSNavdeep Parhar 	}
21086eb3180fSNavdeep Parhar #endif
210954e4ee71SNavdeep Parhar }
211054e4ee71SNavdeep Parhar 
2111733b9277SNavdeep Parhar int
2112733b9277SNavdeep Parhar can_resume_tx(struct sge_eq *eq)
2113733b9277SNavdeep Parhar {
21140835ddc7SNavdeep Parhar 
21150835ddc7SNavdeep Parhar 	return (eq->avail + reclaimable(eq) >= tx_resume_threshold(eq));
2116733b9277SNavdeep Parhar }
2117733b9277SNavdeep Parhar 
211854e4ee71SNavdeep Parhar static inline void
211954e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
2120b2daa9a9SNavdeep Parhar     int qsize)
212154e4ee71SNavdeep Parhar {
2122b2daa9a9SNavdeep Parhar 
212354e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
212454e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
212554e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
212654e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
212754e4ee71SNavdeep Parhar 
212854e4ee71SNavdeep Parhar 	iq->flags = 0;
212954e4ee71SNavdeep Parhar 	iq->adapter = sc;
21307a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
21317a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
21327a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
21337a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
213454e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
21357a32954cSNavdeep Parhar 	}
2136d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
2137b2daa9a9SNavdeep Parhar 	iq->sidx = iq->qsize - spg_len / IQ_ESIZE;
213854e4ee71SNavdeep Parhar }
213954e4ee71SNavdeep Parhar 
214054e4ee71SNavdeep Parhar static inline void
2141*e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
214254e4ee71SNavdeep Parhar {
21431458bff9SNavdeep Parhar 
214454e4ee71SNavdeep Parhar 	fl->qsize = qsize;
21454d6db4e0SNavdeep Parhar 	fl->sidx = qsize - spg_len / EQ_ESIZE;
214654e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
2147*e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
2148*e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
2149*e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
21501458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
215138035ed6SNavdeep Parhar 	find_best_refill_source(sc, fl, maxp);
215238035ed6SNavdeep Parhar 	find_safe_refill_source(sc, fl);
215354e4ee71SNavdeep Parhar }
215454e4ee71SNavdeep Parhar 
215554e4ee71SNavdeep Parhar static inline void
2156733b9277SNavdeep Parhar init_eq(struct sge_eq *eq, int eqtype, int qsize, uint8_t tx_chan,
2157733b9277SNavdeep Parhar     uint16_t iqid, char *name)
215854e4ee71SNavdeep Parhar {
2159733b9277SNavdeep Parhar 	KASSERT(tx_chan < NCHAN, ("%s: bad tx channel %d", __func__, tx_chan));
2160733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
2161733b9277SNavdeep Parhar 
2162733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
2163733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
2164733b9277SNavdeep Parhar 	eq->iqid = iqid;
2165f7dfe243SNavdeep Parhar 	eq->qsize = qsize;
2166f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
2167733b9277SNavdeep Parhar 
2168733b9277SNavdeep Parhar 	TASK_INIT(&eq->tx_task, 0, t4_tx_task, eq);
2169733b9277SNavdeep Parhar 	callout_init(&eq->tx_callout, CALLOUT_MPSAFE);
217054e4ee71SNavdeep Parhar }
217154e4ee71SNavdeep Parhar 
217254e4ee71SNavdeep Parhar static int
217354e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
217454e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
217554e4ee71SNavdeep Parhar {
217654e4ee71SNavdeep Parhar 	int rc;
217754e4ee71SNavdeep Parhar 
217854e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
217954e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
218054e4ee71SNavdeep Parhar 	if (rc != 0) {
218154e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
218254e4ee71SNavdeep Parhar 		goto done;
218354e4ee71SNavdeep Parhar 	}
218454e4ee71SNavdeep Parhar 
218554e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
218654e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
218754e4ee71SNavdeep Parhar 	if (rc != 0) {
218854e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
218954e4ee71SNavdeep Parhar 		goto done;
219054e4ee71SNavdeep Parhar 	}
219154e4ee71SNavdeep Parhar 
219254e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
219354e4ee71SNavdeep Parhar 	if (rc != 0) {
219454e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
219554e4ee71SNavdeep Parhar 		goto done;
219654e4ee71SNavdeep Parhar 	}
219754e4ee71SNavdeep Parhar done:
219854e4ee71SNavdeep Parhar 	if (rc)
219954e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
220054e4ee71SNavdeep Parhar 
220154e4ee71SNavdeep Parhar 	return (rc);
220254e4ee71SNavdeep Parhar }
220354e4ee71SNavdeep Parhar 
220454e4ee71SNavdeep Parhar static int
220554e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
220654e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
220754e4ee71SNavdeep Parhar {
220854e4ee71SNavdeep Parhar 	if (pa)
220954e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
221054e4ee71SNavdeep Parhar 	if (va)
221154e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
221254e4ee71SNavdeep Parhar 	if (tag)
221354e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
221454e4ee71SNavdeep Parhar 
221554e4ee71SNavdeep Parhar 	return (0);
221654e4ee71SNavdeep Parhar }
221754e4ee71SNavdeep Parhar 
221854e4ee71SNavdeep Parhar /*
221954e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
222054e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
222154e4ee71SNavdeep Parhar  * ingress queue.
222254e4ee71SNavdeep Parhar  *
222354e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
222454e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
222554e4ee71SNavdeep Parhar  *
2226733b9277SNavdeep Parhar  * If the ingress queue will take interrupts directly (iq->flags & IQ_INTR) then
222754e4ee71SNavdeep Parhar  * the intr_idx specifies the vector, starting from 0.  Otherwise it specifies
2228733b9277SNavdeep Parhar  * the abs_id of the ingress queue to which its interrupts should be forwarded.
222954e4ee71SNavdeep Parhar  */
223054e4ee71SNavdeep Parhar static int
223154e4ee71SNavdeep Parhar alloc_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl,
2232bc14b14dSNavdeep Parhar     int intr_idx, int cong)
223354e4ee71SNavdeep Parhar {
223454e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
223554e4ee71SNavdeep Parhar 	size_t len;
223654e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
223754e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
223854e4ee71SNavdeep Parhar 	__be32 v = 0;
223954e4ee71SNavdeep Parhar 
2240b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
224154e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
224254e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
224354e4ee71SNavdeep Parhar 	if (rc != 0)
224454e4ee71SNavdeep Parhar 		return (rc);
224554e4ee71SNavdeep Parhar 
224654e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
224754e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
224854e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
224954e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
225054e4ee71SNavdeep Parhar 
225154e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
225254e4ee71SNavdeep Parhar 	    FW_LEN16(c));
225354e4ee71SNavdeep Parhar 
225454e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
225554e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
225654e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
225754e4ee71SNavdeep Parhar 
2258733b9277SNavdeep Parhar 	if (iq->flags & IQ_INTR) {
225954e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
226054e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
2261733b9277SNavdeep Parhar 	} else
2262733b9277SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
226354e4ee71SNavdeep Parhar 	v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
226454e4ee71SNavdeep Parhar 
226554e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
226654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
226754e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VIID(pi->viid) |
226854e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
226954e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
227054e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
227154e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
2272b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
227354e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
227454e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
2275bc14b14dSNavdeep Parhar 	if (cong >= 0)
2276bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
227754e4ee71SNavdeep Parhar 
227854e4ee71SNavdeep Parhar 	if (fl) {
227954e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
228054e4ee71SNavdeep Parhar 
2281b2daa9a9SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
228254e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
228354e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
228454e4ee71SNavdeep Parhar 		if (rc)
228554e4ee71SNavdeep Parhar 			return (rc);
228654e4ee71SNavdeep Parhar 
228754e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
228854e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
228954e4ee71SNavdeep Parhar 		if (rc != 0) {
229054e4ee71SNavdeep Parhar 			device_printf(sc->dev,
229154e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
229254e4ee71SNavdeep Parhar 			    rc);
229354e4ee71SNavdeep Parhar 			return (rc);
229454e4ee71SNavdeep Parhar 		}
22954d6db4e0SNavdeep Parhar 
22964d6db4e0SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
22974d6db4e0SNavdeep Parhar 			fl->lowat = roundup2(sc->sge.fl_starve_threshold2, 8);
2298*e3207e19SNavdeep Parhar 			fl->buf_boundary = sc->sge.pack_boundary;
22994d6db4e0SNavdeep Parhar 		} else {
23004d6db4e0SNavdeep Parhar 			fl->lowat = roundup2(sc->sge.fl_starve_threshold, 8);
2301*e3207e19SNavdeep Parhar 			fl->buf_boundary = 16;
23024d6db4e0SNavdeep Parhar 		}
2303*e3207e19SNavdeep Parhar 		if (fl_pad && fl->buf_boundary < sc->sge.pad_boundary)
2304*e3207e19SNavdeep Parhar 			fl->buf_boundary = sc->sge.pad_boundary;
230554e4ee71SNavdeep Parhar 
2306214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
2307bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
2308bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
23091458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
23101458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
23111458bff9SNavdeep Parhar 			    0));
2312bc14b14dSNavdeep Parhar 		if (cong >= 0) {
2313bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
2314bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
2315bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
2316bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
2317bc14b14dSNavdeep Parhar 		}
231854e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
231954e4ee71SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(X_FETCHBURSTMIN_64B) |
232054e4ee71SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(X_FETCHBURSTMAX_512B));
232154e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
232254e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
232354e4ee71SNavdeep Parhar 	}
232454e4ee71SNavdeep Parhar 
232554e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
232654e4ee71SNavdeep Parhar 	if (rc != 0) {
232754e4ee71SNavdeep Parhar 		device_printf(sc->dev,
232854e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
232954e4ee71SNavdeep Parhar 		return (rc);
233054e4ee71SNavdeep Parhar 	}
233154e4ee71SNavdeep Parhar 
233254e4ee71SNavdeep Parhar 	iq->cidx = 0;
2333b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
233454e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
233554e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
233654e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
2337733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
233854e4ee71SNavdeep Parhar 
233954e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
2340733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
2341733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
2342733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
2343733b9277SNavdeep Parhar 	}
234454e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
234554e4ee71SNavdeep Parhar 
234654e4ee71SNavdeep Parhar 	if (fl) {
23474d6db4e0SNavdeep Parhar 		u_int qid;
23484d6db4e0SNavdeep Parhar 
23494d6db4e0SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
235054e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
235154e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
235254e4ee71SNavdeep Parhar 
23539f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
2354733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
2355733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
2356733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
2357733b9277SNavdeep Parhar 		}
235854e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
235954e4ee71SNavdeep Parhar 
23604d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
23614d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
23624d6db4e0SNavdeep Parhar 			uint32_t s_qpp = sc->sge.eq_s_qpp;
23634d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
23644d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
23654d6db4e0SNavdeep Parhar 
23664d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
23674d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
23684d6db4e0SNavdeep Parhar 			qid &= mask;
23694d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
23704d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
23714d6db4e0SNavdeep Parhar 				qid = 0;
23724d6db4e0SNavdeep Parhar 			}
23734d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
23744d6db4e0SNavdeep Parhar 		}
23754d6db4e0SNavdeep Parhar 		fl->dbval = F_DBPRIO | V_QID(qid);
23764d6db4e0SNavdeep Parhar 		if (is_t5(sc))
23774d6db4e0SNavdeep Parhar 			fl->dbval |= F_DBTYPE;
23784d6db4e0SNavdeep Parhar 
237954e4ee71SNavdeep Parhar 		FL_LOCK(fl);
2380733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
2381733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
238254e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
238354e4ee71SNavdeep Parhar 	}
238454e4ee71SNavdeep Parhar 
2385ba41ec48SNavdeep Parhar 	if (is_t5(sc) && cong >= 0) {
2386ba41ec48SNavdeep Parhar 		uint32_t param, val;
2387ba41ec48SNavdeep Parhar 
2388ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
2389ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
2390ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
239173cd9220SNavdeep Parhar 		if (cong == 0)
239273cd9220SNavdeep Parhar 			val = 1 << 19;
239373cd9220SNavdeep Parhar 		else {
239473cd9220SNavdeep Parhar 			val = 2 << 19;
239573cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
239673cd9220SNavdeep Parhar 				if (cong & (1 << i))
239773cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
239873cd9220SNavdeep Parhar 			}
239973cd9220SNavdeep Parhar 		}
240073cd9220SNavdeep Parhar 
2401ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
2402ba41ec48SNavdeep Parhar 		if (rc != 0) {
2403ba41ec48SNavdeep Parhar 			/* report error but carry on */
2404ba41ec48SNavdeep Parhar 			device_printf(sc->dev,
2405ba41ec48SNavdeep Parhar 			    "failed to set congestion manager context for "
2406ba41ec48SNavdeep Parhar 			    "ingress queue %d: %d\n", iq->cntxt_id, rc);
2407ba41ec48SNavdeep Parhar 		}
2408ba41ec48SNavdeep Parhar 	}
2409ba41ec48SNavdeep Parhar 
241054e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
2411733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
241254e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_SEINTARM(iq->intr_params) |
241354e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
241454e4ee71SNavdeep Parhar 
241554e4ee71SNavdeep Parhar 	return (0);
241654e4ee71SNavdeep Parhar }
241754e4ee71SNavdeep Parhar 
241854e4ee71SNavdeep Parhar static int
241954e4ee71SNavdeep Parhar free_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl)
242054e4ee71SNavdeep Parhar {
242138035ed6SNavdeep Parhar 	int rc;
242254e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
242354e4ee71SNavdeep Parhar 	device_t dev;
242454e4ee71SNavdeep Parhar 
242554e4ee71SNavdeep Parhar 	if (sc == NULL)
242654e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
242754e4ee71SNavdeep Parhar 
242854e4ee71SNavdeep Parhar 	dev = pi ? pi->dev : sc->dev;
242954e4ee71SNavdeep Parhar 
243054e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
243154e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
243254e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
243354e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
243454e4ee71SNavdeep Parhar 		if (rc != 0) {
243554e4ee71SNavdeep Parhar 			device_printf(dev,
243654e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
243754e4ee71SNavdeep Parhar 			return (rc);
243854e4ee71SNavdeep Parhar 		}
243954e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
244054e4ee71SNavdeep Parhar 	}
244154e4ee71SNavdeep Parhar 
244254e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
244354e4ee71SNavdeep Parhar 
244454e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
244554e4ee71SNavdeep Parhar 
244654e4ee71SNavdeep Parhar 	if (fl) {
244754e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
244854e4ee71SNavdeep Parhar 		    fl->desc);
244954e4ee71SNavdeep Parhar 
2450aa9a5cc0SNavdeep Parhar 		if (fl->sdesc)
24511458bff9SNavdeep Parhar 			free_fl_sdesc(sc, fl);
24521458bff9SNavdeep Parhar 
245354e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
245454e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
245554e4ee71SNavdeep Parhar 
245654e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
245754e4ee71SNavdeep Parhar 	}
245854e4ee71SNavdeep Parhar 
245954e4ee71SNavdeep Parhar 	return (0);
246054e4ee71SNavdeep Parhar }
246154e4ee71SNavdeep Parhar 
246238035ed6SNavdeep Parhar static void
246338035ed6SNavdeep Parhar add_fl_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
246438035ed6SNavdeep Parhar     struct sge_fl *fl)
246538035ed6SNavdeep Parhar {
246638035ed6SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
246738035ed6SNavdeep Parhar 
246838035ed6SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
246938035ed6SNavdeep Parhar 	    "freelist");
247038035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
247138035ed6SNavdeep Parhar 
247238035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
247338035ed6SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I",
247438035ed6SNavdeep Parhar 	    "SGE context id of the freelist");
2475*e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
2476*e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
2477*e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
2478*e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
247938035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
248038035ed6SNavdeep Parhar 	    0, "consumer index");
248138035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
248238035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
248338035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
248438035ed6SNavdeep Parhar 	}
248538035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
248638035ed6SNavdeep Parhar 	    0, "producer index");
248738035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated",
248838035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated");
248938035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined",
249038035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters");
249138035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
249238035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
249338035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
249438035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
249538035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
249638035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
249738035ed6SNavdeep Parhar }
249838035ed6SNavdeep Parhar 
249954e4ee71SNavdeep Parhar static int
2500733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
250154e4ee71SNavdeep Parhar {
2502733b9277SNavdeep Parhar 	int rc, intr_idx;
250356599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
2504733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2505733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
250656599263SNavdeep Parhar 
2507b2daa9a9SNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE);
2508733b9277SNavdeep Parhar 	fwq->flags |= IQ_INTR;	/* always */
2509733b9277SNavdeep Parhar 	intr_idx = sc->intr_count > 1 ? 1 : 0;
251056599263SNavdeep Parhar 	rc = alloc_iq_fl(sc->port[0], fwq, NULL, intr_idx, -1);
2511733b9277SNavdeep Parhar 	if (rc != 0) {
2512733b9277SNavdeep Parhar 		device_printf(sc->dev,
2513733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
251456599263SNavdeep Parhar 		return (rc);
2515733b9277SNavdeep Parhar 	}
251656599263SNavdeep Parhar 
2517733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
2518733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
2519733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
252056599263SNavdeep Parhar 
252159bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id",
252259bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I",
252359bc8ce0SNavdeep Parhar 	    "absolute id of the queue");
252459bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id",
252559bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I",
252659bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
252756599263SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx",
252856599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I",
252956599263SNavdeep Parhar 	    "consumer index");
253056599263SNavdeep Parhar 
2531733b9277SNavdeep Parhar 	return (0);
2532733b9277SNavdeep Parhar }
2533733b9277SNavdeep Parhar 
2534733b9277SNavdeep Parhar static int
2535733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
2536733b9277SNavdeep Parhar {
2537733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
2538733b9277SNavdeep Parhar }
2539733b9277SNavdeep Parhar 
2540733b9277SNavdeep Parhar static int
2541733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc)
2542733b9277SNavdeep Parhar {
2543733b9277SNavdeep Parhar 	int rc;
2544733b9277SNavdeep Parhar 	struct sge_wrq *mgmtq = &sc->sge.mgmtq;
2545733b9277SNavdeep Parhar 	char name[16];
2546733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2547733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2548733b9277SNavdeep Parhar 
2549733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD,
2550733b9277SNavdeep Parhar 	    NULL, "management queue");
2551733b9277SNavdeep Parhar 
2552733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev));
2553733b9277SNavdeep Parhar 	init_eq(&mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan,
2554733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
2555733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, mgmtq, oid);
2556733b9277SNavdeep Parhar 	if (rc != 0) {
2557733b9277SNavdeep Parhar 		device_printf(sc->dev,
2558733b9277SNavdeep Parhar 		    "failed to create management queue: %d\n", rc);
255956599263SNavdeep Parhar 		return (rc);
256056599263SNavdeep Parhar 	}
256156599263SNavdeep Parhar 
2562733b9277SNavdeep Parhar 	return (0);
256354e4ee71SNavdeep Parhar }
256454e4ee71SNavdeep Parhar 
256554e4ee71SNavdeep Parhar static int
2566733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc)
2567733b9277SNavdeep Parhar {
256809fe6320SNavdeep Parhar 
2569733b9277SNavdeep Parhar 	return free_wrq(sc, &sc->sge.mgmtq);
2570733b9277SNavdeep Parhar }
2571733b9277SNavdeep Parhar 
25729fb8886bSNavdeep Parhar static inline int
25739fb8886bSNavdeep Parhar tnl_cong(struct port_info *pi)
25749fb8886bSNavdeep Parhar {
25759fb8886bSNavdeep Parhar 
25769fb8886bSNavdeep Parhar 	if (cong_drop == -1)
25779fb8886bSNavdeep Parhar 		return (-1);
25789fb8886bSNavdeep Parhar 	else if (cong_drop == 1)
25799fb8886bSNavdeep Parhar 		return (0);
25809fb8886bSNavdeep Parhar 	else
2581e46dcc56SNavdeep Parhar 		return (pi->rx_chan_map);
25829fb8886bSNavdeep Parhar }
25839fb8886bSNavdeep Parhar 
2584733b9277SNavdeep Parhar static int
2585733b9277SNavdeep Parhar alloc_rxq(struct port_info *pi, struct sge_rxq *rxq, int intr_idx, int idx,
2586733b9277SNavdeep Parhar     struct sysctl_oid *oid)
258754e4ee71SNavdeep Parhar {
258854e4ee71SNavdeep Parhar 	int rc;
258954e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
259054e4ee71SNavdeep Parhar 	char name[16];
259154e4ee71SNavdeep Parhar 
25929fb8886bSNavdeep Parhar 	rc = alloc_iq_fl(pi, &rxq->iq, &rxq->fl, intr_idx, tnl_cong(pi));
259354e4ee71SNavdeep Parhar 	if (rc != 0)
259454e4ee71SNavdeep Parhar 		return (rc);
259554e4ee71SNavdeep Parhar 
25964d6db4e0SNavdeep Parhar 	/*
25974d6db4e0SNavdeep Parhar 	 * The freelist is just barely above the starvation threshold right now,
25984d6db4e0SNavdeep Parhar 	 * fill it up a bit more.
25994d6db4e0SNavdeep Parhar 	 */
26009b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
26014d6db4e0SNavdeep Parhar 	refill_fl(pi->adapter, &rxq->fl, 128);
26029b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
26039b4d7b4eSNavdeep Parhar 
2604a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
260554e4ee71SNavdeep Parhar 	rc = tcp_lro_init(&rxq->lro);
260654e4ee71SNavdeep Parhar 	if (rc != 0)
260754e4ee71SNavdeep Parhar 		return (rc);
260854e4ee71SNavdeep Parhar 	rxq->lro.ifp = pi->ifp; /* also indicates LRO init'ed */
260954e4ee71SNavdeep Parhar 
261054e4ee71SNavdeep Parhar 	if (pi->ifp->if_capenable & IFCAP_LRO)
2611733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
261254e4ee71SNavdeep Parhar #endif
261329ca78e1SNavdeep Parhar 	rxq->ifp = pi->ifp;
261454e4ee71SNavdeep Parhar 
2615733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
261654e4ee71SNavdeep Parhar 
261754e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
261854e4ee71SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
261954e4ee71SNavdeep Parhar 	    NULL, "rx queue");
262054e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
262154e4ee71SNavdeep Parhar 
2622af49c942SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id",
262356599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I",
2624af49c942SNavdeep Parhar 	    "absolute id of the queue");
262559bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
262659bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I",
262759bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
262859bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
262959bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I",
263059bc8ce0SNavdeep Parhar 	    "consumer index");
2631a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
263254e4ee71SNavdeep Parhar 	SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
263354e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
263454e4ee71SNavdeep Parhar 	SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
263554e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
26367d29df59SNavdeep Parhar #endif
263754e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
263854e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
263954e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_extraction",
264054e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
264154e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
264254e4ee71SNavdeep Parhar 
264338035ed6SNavdeep Parhar 	add_fl_sysctls(&pi->ctx, oid, &rxq->fl);
264459bc8ce0SNavdeep Parhar 
264554e4ee71SNavdeep Parhar 	return (rc);
264654e4ee71SNavdeep Parhar }
264754e4ee71SNavdeep Parhar 
264854e4ee71SNavdeep Parhar static int
264954e4ee71SNavdeep Parhar free_rxq(struct port_info *pi, struct sge_rxq *rxq)
265054e4ee71SNavdeep Parhar {
265154e4ee71SNavdeep Parhar 	int rc;
265254e4ee71SNavdeep Parhar 
2653a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
265454e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
265554e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
265654e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
265754e4ee71SNavdeep Parhar 	}
265854e4ee71SNavdeep Parhar #endif
265954e4ee71SNavdeep Parhar 
266054e4ee71SNavdeep Parhar 	rc = free_iq_fl(pi, &rxq->iq, &rxq->fl);
266154e4ee71SNavdeep Parhar 	if (rc == 0)
266254e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
266354e4ee71SNavdeep Parhar 
266454e4ee71SNavdeep Parhar 	return (rc);
266554e4ee71SNavdeep Parhar }
266654e4ee71SNavdeep Parhar 
266709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
266854e4ee71SNavdeep Parhar static int
2669733b9277SNavdeep Parhar alloc_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq,
2670733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
2671f7dfe243SNavdeep Parhar {
2672733b9277SNavdeep Parhar 	int rc;
2673f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
2674733b9277SNavdeep Parhar 	char name[16];
2675f7dfe243SNavdeep Parhar 
2676733b9277SNavdeep Parhar 	rc = alloc_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx,
2677e46dcc56SNavdeep Parhar 	    pi->rx_chan_map);
2678733b9277SNavdeep Parhar 	if (rc != 0)
2679f7dfe243SNavdeep Parhar 		return (rc);
2680f7dfe243SNavdeep Parhar 
2681733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2682733b9277SNavdeep Parhar 
2683733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2684733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
2685733b9277SNavdeep Parhar 	    NULL, "rx queue");
2686733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2687733b9277SNavdeep Parhar 
2688733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id",
2689733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16,
2690733b9277SNavdeep Parhar 	    "I", "absolute id of the queue");
2691733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
2692733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16,
2693733b9277SNavdeep Parhar 	    "I", "SGE context id of the queue");
2694733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
2695733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I",
2696733b9277SNavdeep Parhar 	    "consumer index");
2697733b9277SNavdeep Parhar 
269838035ed6SNavdeep Parhar 	add_fl_sysctls(&pi->ctx, oid, &ofld_rxq->fl);
2699733b9277SNavdeep Parhar 
2700733b9277SNavdeep Parhar 	return (rc);
2701733b9277SNavdeep Parhar }
2702733b9277SNavdeep Parhar 
2703733b9277SNavdeep Parhar static int
2704733b9277SNavdeep Parhar free_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq)
2705733b9277SNavdeep Parhar {
2706733b9277SNavdeep Parhar 	int rc;
2707733b9277SNavdeep Parhar 
2708733b9277SNavdeep Parhar 	rc = free_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl);
2709733b9277SNavdeep Parhar 	if (rc == 0)
2710733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
2711733b9277SNavdeep Parhar 
2712733b9277SNavdeep Parhar 	return (rc);
2713733b9277SNavdeep Parhar }
2714733b9277SNavdeep Parhar #endif
2715733b9277SNavdeep Parhar 
2716298d969cSNavdeep Parhar #ifdef DEV_NETMAP
2717298d969cSNavdeep Parhar static int
2718298d969cSNavdeep Parhar alloc_nm_rxq(struct port_info *pi, struct sge_nm_rxq *nm_rxq, int intr_idx,
2719298d969cSNavdeep Parhar     int idx, struct sysctl_oid *oid)
2720298d969cSNavdeep Parhar {
2721298d969cSNavdeep Parhar 	int rc;
2722298d969cSNavdeep Parhar 	struct sysctl_oid_list *children;
2723298d969cSNavdeep Parhar 	struct sysctl_ctx_list *ctx;
2724298d969cSNavdeep Parhar 	char name[16];
2725298d969cSNavdeep Parhar 	size_t len;
2726298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2727298d969cSNavdeep Parhar 	struct netmap_adapter *na = NA(pi->nm_ifp);
2728298d969cSNavdeep Parhar 
2729298d969cSNavdeep Parhar 	MPASS(na != NULL);
2730298d969cSNavdeep Parhar 
2731b2daa9a9SNavdeep Parhar 	len = pi->qsize_rxq * IQ_ESIZE;
2732298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map,
2733298d969cSNavdeep Parhar 	    &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc);
2734298d969cSNavdeep Parhar 	if (rc != 0)
2735298d969cSNavdeep Parhar 		return (rc);
2736298d969cSNavdeep Parhar 
2737b2daa9a9SNavdeep Parhar 	len = na->num_rx_desc * EQ_ESIZE + spg_len;
2738298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map,
2739298d969cSNavdeep Parhar 	    &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc);
2740298d969cSNavdeep Parhar 	if (rc != 0)
2741298d969cSNavdeep Parhar 		return (rc);
2742298d969cSNavdeep Parhar 
2743298d969cSNavdeep Parhar 	nm_rxq->pi = pi;
2744298d969cSNavdeep Parhar 	nm_rxq->nid = idx;
2745298d969cSNavdeep Parhar 	nm_rxq->iq_cidx = 0;
2746b2daa9a9SNavdeep Parhar 	nm_rxq->iq_sidx = pi->qsize_rxq - spg_len / IQ_ESIZE;
2747298d969cSNavdeep Parhar 	nm_rxq->iq_gen = F_RSPD_GEN;
2748298d969cSNavdeep Parhar 	nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0;
2749298d969cSNavdeep Parhar 	nm_rxq->fl_sidx = na->num_rx_desc;
2750298d969cSNavdeep Parhar 	nm_rxq->intr_idx = intr_idx;
2751298d969cSNavdeep Parhar 
2752298d969cSNavdeep Parhar 	ctx = &pi->ctx;
2753298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2754298d969cSNavdeep Parhar 
2755298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2756298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL,
2757298d969cSNavdeep Parhar 	    "rx queue");
2758298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2759298d969cSNavdeep Parhar 
2760298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
2761298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16,
2762298d969cSNavdeep Parhar 	    "I", "absolute id of the queue");
2763298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
2764298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16,
2765298d969cSNavdeep Parhar 	    "I", "SGE context id of the queue");
2766298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
2767298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I",
2768298d969cSNavdeep Parhar 	    "consumer index");
2769298d969cSNavdeep Parhar 
2770298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2771298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
2772298d969cSNavdeep Parhar 	    "freelist");
2773298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2774298d969cSNavdeep Parhar 
2775298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
2776298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16,
2777298d969cSNavdeep Parhar 	    "I", "SGE context id of the freelist");
2778298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
2779298d969cSNavdeep Parhar 	    &nm_rxq->fl_cidx, 0, "consumer index");
2780298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
2781298d969cSNavdeep Parhar 	    &nm_rxq->fl_pidx, 0, "producer index");
2782298d969cSNavdeep Parhar 
2783298d969cSNavdeep Parhar 	return (rc);
2784298d969cSNavdeep Parhar }
2785298d969cSNavdeep Parhar 
2786298d969cSNavdeep Parhar 
2787298d969cSNavdeep Parhar static int
2788298d969cSNavdeep Parhar free_nm_rxq(struct port_info *pi, struct sge_nm_rxq *nm_rxq)
2789298d969cSNavdeep Parhar {
2790298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2791298d969cSNavdeep Parhar 
2792298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba,
2793298d969cSNavdeep Parhar 	    nm_rxq->iq_desc);
2794298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba,
2795298d969cSNavdeep Parhar 	    nm_rxq->fl_desc);
2796298d969cSNavdeep Parhar 
2797298d969cSNavdeep Parhar 	return (0);
2798298d969cSNavdeep Parhar }
2799298d969cSNavdeep Parhar 
2800298d969cSNavdeep Parhar static int
2801298d969cSNavdeep Parhar alloc_nm_txq(struct port_info *pi, struct sge_nm_txq *nm_txq, int iqidx, int idx,
2802298d969cSNavdeep Parhar     struct sysctl_oid *oid)
2803298d969cSNavdeep Parhar {
2804298d969cSNavdeep Parhar 	int rc;
2805298d969cSNavdeep Parhar 	size_t len;
2806298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2807298d969cSNavdeep Parhar 	struct netmap_adapter *na = NA(pi->nm_ifp);
2808298d969cSNavdeep Parhar 	char name[16];
2809298d969cSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2810298d969cSNavdeep Parhar 
2811298d969cSNavdeep Parhar 	len = na->num_tx_desc * EQ_ESIZE + spg_len;
2812298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map,
2813298d969cSNavdeep Parhar 	    &nm_txq->ba, (void **)&nm_txq->desc);
2814298d969cSNavdeep Parhar 	if (rc)
2815298d969cSNavdeep Parhar 		return (rc);
2816298d969cSNavdeep Parhar 
2817298d969cSNavdeep Parhar 	nm_txq->pidx = nm_txq->cidx = 0;
2818298d969cSNavdeep Parhar 	nm_txq->sidx = na->num_tx_desc;
2819298d969cSNavdeep Parhar 	nm_txq->nid = idx;
2820298d969cSNavdeep Parhar 	nm_txq->iqidx = iqidx;
2821298d969cSNavdeep Parhar 	nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
2822298d969cSNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf));
2823298d969cSNavdeep Parhar 
2824298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2825298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
2826298d969cSNavdeep Parhar 	    NULL, "netmap tx queue");
2827298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2828298d969cSNavdeep Parhar 
2829298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
2830298d969cSNavdeep Parhar 	    &nm_txq->cntxt_id, 0, "SGE context id of the queue");
2831298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
2832298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I",
2833298d969cSNavdeep Parhar 	    "consumer index");
2834298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "pidx",
2835298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I",
2836298d969cSNavdeep Parhar 	    "producer index");
2837298d969cSNavdeep Parhar 
2838298d969cSNavdeep Parhar 	return (rc);
2839298d969cSNavdeep Parhar }
2840298d969cSNavdeep Parhar 
2841298d969cSNavdeep Parhar static int
2842298d969cSNavdeep Parhar free_nm_txq(struct port_info *pi, struct sge_nm_txq *nm_txq)
2843298d969cSNavdeep Parhar {
2844298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2845298d969cSNavdeep Parhar 
2846298d969cSNavdeep Parhar 	free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba,
2847298d969cSNavdeep Parhar 	    nm_txq->desc);
2848298d969cSNavdeep Parhar 
2849298d969cSNavdeep Parhar 	return (0);
2850298d969cSNavdeep Parhar }
2851298d969cSNavdeep Parhar #endif
2852298d969cSNavdeep Parhar 
2853733b9277SNavdeep Parhar static int
2854733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
2855733b9277SNavdeep Parhar {
2856733b9277SNavdeep Parhar 	int rc, cntxt_id;
2857733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
2858f7dfe243SNavdeep Parhar 
2859f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
2860f7dfe243SNavdeep Parhar 
2861f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
2862f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
2863f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
2864f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
2865f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
2866f7dfe243SNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); /* XXX */
2867f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
2868f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
2869f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2870733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
287156599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
2872f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
2873f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
2874f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
2875f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
2876f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(eq->qsize));
2877f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
2878f7dfe243SNavdeep Parhar 
2879f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
2880f7dfe243SNavdeep Parhar 	if (rc != 0) {
2881f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
2882733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
2883f7dfe243SNavdeep Parhar 		return (rc);
2884f7dfe243SNavdeep Parhar 	}
2885733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2886f7dfe243SNavdeep Parhar 
2887f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
2888f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2889733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2890733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2891733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
2892f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
2893f7dfe243SNavdeep Parhar 
2894f7dfe243SNavdeep Parhar 	return (rc);
2895f7dfe243SNavdeep Parhar }
2896f7dfe243SNavdeep Parhar 
2897f7dfe243SNavdeep Parhar static int
2898733b9277SNavdeep Parhar eth_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
289954e4ee71SNavdeep Parhar {
290054e4ee71SNavdeep Parhar 	int rc, cntxt_id;
290154e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
290254e4ee71SNavdeep Parhar 
290354e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
290454e4ee71SNavdeep Parhar 
290554e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
290654e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
290754e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
290854e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
290954e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
2910327235b3SNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(V_FW_EQ_ETH_CMD_VIID(pi->viid));
291154e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
291254e4ee71SNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2913733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
2914aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
291554e4ee71SNavdeep Parhar 	c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
291654e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
291754e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
291854e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_EQSIZE(eq->qsize));
291954e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
292054e4ee71SNavdeep Parhar 
292154e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
292254e4ee71SNavdeep Parhar 	if (rc != 0) {
292354e4ee71SNavdeep Parhar 		device_printf(pi->dev,
2924733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
2925733b9277SNavdeep Parhar 		return (rc);
2926733b9277SNavdeep Parhar 	}
2927733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2928733b9277SNavdeep Parhar 
2929733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
2930733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2931733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2932733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2933733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
2934733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
2935733b9277SNavdeep Parhar 
293654e4ee71SNavdeep Parhar 	return (rc);
293754e4ee71SNavdeep Parhar }
293854e4ee71SNavdeep Parhar 
293909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
2940733b9277SNavdeep Parhar static int
2941733b9277SNavdeep Parhar ofld_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
2942733b9277SNavdeep Parhar {
2943733b9277SNavdeep Parhar 	int rc, cntxt_id;
2944733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
294554e4ee71SNavdeep Parhar 
2946733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
2947733b9277SNavdeep Parhar 
2948733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
2949733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
2950733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
2951733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
2952733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
2953733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
2954733b9277SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2955733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
2956733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
2957733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
2958733b9277SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
2959733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
2960733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
2961733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(eq->qsize));
2962733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
2963733b9277SNavdeep Parhar 
2964733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
2965733b9277SNavdeep Parhar 	if (rc != 0) {
2966733b9277SNavdeep Parhar 		device_printf(pi->dev,
2967733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
2968733b9277SNavdeep Parhar 		return (rc);
2969733b9277SNavdeep Parhar 	}
2970733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2971733b9277SNavdeep Parhar 
2972733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
297354e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2974733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2975733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2976733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
297754e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
297854e4ee71SNavdeep Parhar 
2979733b9277SNavdeep Parhar 	return (rc);
2980733b9277SNavdeep Parhar }
2981733b9277SNavdeep Parhar #endif
2982733b9277SNavdeep Parhar 
2983733b9277SNavdeep Parhar static int
2984733b9277SNavdeep Parhar alloc_eq(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
2985733b9277SNavdeep Parhar {
2986733b9277SNavdeep Parhar 	int rc;
2987733b9277SNavdeep Parhar 	size_t len;
2988733b9277SNavdeep Parhar 
2989733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
2990733b9277SNavdeep Parhar 
2991733b9277SNavdeep Parhar 	len = eq->qsize * EQ_ESIZE;
2992733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
2993733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
2994733b9277SNavdeep Parhar 	if (rc)
2995733b9277SNavdeep Parhar 		return (rc);
2996733b9277SNavdeep Parhar 
29974defc81bSNavdeep Parhar 	eq->cap = eq->qsize - spg_len / EQ_ESIZE;
2998733b9277SNavdeep Parhar 	eq->spg = (void *)&eq->desc[eq->cap];
2999733b9277SNavdeep Parhar 	eq->avail = eq->cap - 1;	/* one less to avoid cidx = pidx */
3000733b9277SNavdeep Parhar 	eq->pidx = eq->cidx = 0;
3001d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
3002733b9277SNavdeep Parhar 
3003733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
3004733b9277SNavdeep Parhar 	case EQ_CTRL:
3005733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
3006733b9277SNavdeep Parhar 		break;
3007733b9277SNavdeep Parhar 
3008733b9277SNavdeep Parhar 	case EQ_ETH:
3009733b9277SNavdeep Parhar 		rc = eth_eq_alloc(sc, pi, eq);
3010733b9277SNavdeep Parhar 		break;
3011733b9277SNavdeep Parhar 
301209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3013733b9277SNavdeep Parhar 	case EQ_OFLD:
3014733b9277SNavdeep Parhar 		rc = ofld_eq_alloc(sc, pi, eq);
3015733b9277SNavdeep Parhar 		break;
3016733b9277SNavdeep Parhar #endif
3017733b9277SNavdeep Parhar 
3018733b9277SNavdeep Parhar 	default:
3019733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
3020733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
3021733b9277SNavdeep Parhar 	}
3022733b9277SNavdeep Parhar 	if (rc != 0) {
3023733b9277SNavdeep Parhar 		device_printf(sc->dev,
3024c086e3d1SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d\n",
3025733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
3026733b9277SNavdeep Parhar 	}
3027733b9277SNavdeep Parhar 
3028733b9277SNavdeep Parhar 	eq->tx_callout.c_cpu = eq->cntxt_id % mp_ncpus;
3029733b9277SNavdeep Parhar 
3030d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
3031d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
303277ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
3033b3eda787SNavdeep Parhar 		uint32_t s_qpp = sc->sge.eq_s_qpp;
3034d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
3035d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
3036d14b0ac1SNavdeep Parhar 
3037d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
3038d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
3039d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
3040f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
304177ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
3042d14b0ac1SNavdeep Parhar 		else {
3043d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
3044d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
3045d14b0ac1SNavdeep Parhar 		}
3046d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
3047d14b0ac1SNavdeep Parhar 	}
3048d14b0ac1SNavdeep Parhar 
3049733b9277SNavdeep Parhar 	return (rc);
3050733b9277SNavdeep Parhar }
3051733b9277SNavdeep Parhar 
3052733b9277SNavdeep Parhar static int
3053733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
3054733b9277SNavdeep Parhar {
3055733b9277SNavdeep Parhar 	int rc;
3056733b9277SNavdeep Parhar 
3057733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
3058733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
3059733b9277SNavdeep Parhar 		case EQ_CTRL:
3060733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
3061733b9277SNavdeep Parhar 			    eq->cntxt_id);
3062733b9277SNavdeep Parhar 			break;
3063733b9277SNavdeep Parhar 
3064733b9277SNavdeep Parhar 		case EQ_ETH:
3065733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
3066733b9277SNavdeep Parhar 			    eq->cntxt_id);
3067733b9277SNavdeep Parhar 			break;
3068733b9277SNavdeep Parhar 
306909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3070733b9277SNavdeep Parhar 		case EQ_OFLD:
3071733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
3072733b9277SNavdeep Parhar 			    eq->cntxt_id);
3073733b9277SNavdeep Parhar 			break;
3074733b9277SNavdeep Parhar #endif
3075733b9277SNavdeep Parhar 
3076733b9277SNavdeep Parhar 		default:
3077733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
3078733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
3079733b9277SNavdeep Parhar 		}
3080733b9277SNavdeep Parhar 		if (rc != 0) {
3081733b9277SNavdeep Parhar 			device_printf(sc->dev,
3082733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
3083733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
3084733b9277SNavdeep Parhar 			return (rc);
3085733b9277SNavdeep Parhar 		}
3086733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
3087733b9277SNavdeep Parhar 	}
3088733b9277SNavdeep Parhar 
3089733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
3090733b9277SNavdeep Parhar 
3091733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
3092733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
3093733b9277SNavdeep Parhar 
3094733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
3095733b9277SNavdeep Parhar 	return (0);
3096733b9277SNavdeep Parhar }
3097733b9277SNavdeep Parhar 
3098733b9277SNavdeep Parhar static int
3099733b9277SNavdeep Parhar alloc_wrq(struct adapter *sc, struct port_info *pi, struct sge_wrq *wrq,
3100733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3101733b9277SNavdeep Parhar {
3102733b9277SNavdeep Parhar 	int rc;
3103733b9277SNavdeep Parhar 	struct sysctl_ctx_list *ctx = pi ? &pi->ctx : &sc->ctx;
3104733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3105733b9277SNavdeep Parhar 
3106733b9277SNavdeep Parhar 	rc = alloc_eq(sc, pi, &wrq->eq);
3107733b9277SNavdeep Parhar 	if (rc)
3108733b9277SNavdeep Parhar 		return (rc);
3109733b9277SNavdeep Parhar 
3110733b9277SNavdeep Parhar 	wrq->adapter = sc;
311109fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
3112733b9277SNavdeep Parhar 
3113733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3114733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
3115733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3116733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
3117733b9277SNavdeep Parhar 	    "consumer index");
3118733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
3119733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
3120733b9277SNavdeep Parhar 	    "producer index");
3121733b9277SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs", CTLFLAG_RD,
3122733b9277SNavdeep Parhar 	    &wrq->tx_wrs, "# of work requests");
3123733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD,
3124733b9277SNavdeep Parhar 	    &wrq->no_desc, 0,
3125733b9277SNavdeep Parhar 	    "# of times queue ran out of hardware descriptors");
3126733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD,
3127733b9277SNavdeep Parhar 	    &wrq->eq.unstalled, 0, "# of times queue recovered after stall");
3128733b9277SNavdeep Parhar 
3129733b9277SNavdeep Parhar 	return (rc);
3130733b9277SNavdeep Parhar }
3131733b9277SNavdeep Parhar 
3132733b9277SNavdeep Parhar static int
3133733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
3134733b9277SNavdeep Parhar {
3135733b9277SNavdeep Parhar 	int rc;
3136733b9277SNavdeep Parhar 
3137733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
3138733b9277SNavdeep Parhar 	if (rc)
3139733b9277SNavdeep Parhar 		return (rc);
3140733b9277SNavdeep Parhar 
3141733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
3142733b9277SNavdeep Parhar 	return (0);
3143733b9277SNavdeep Parhar }
3144733b9277SNavdeep Parhar 
3145733b9277SNavdeep Parhar static int
3146733b9277SNavdeep Parhar alloc_txq(struct port_info *pi, struct sge_txq *txq, int idx,
3147733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3148733b9277SNavdeep Parhar {
3149733b9277SNavdeep Parhar 	int rc;
3150733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
3151733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3152733b9277SNavdeep Parhar 	char name[16];
3153733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3154733b9277SNavdeep Parhar 
3155733b9277SNavdeep Parhar 	rc = alloc_eq(sc, pi, eq);
3156733b9277SNavdeep Parhar 	if (rc)
3157733b9277SNavdeep Parhar 		return (rc);
3158733b9277SNavdeep Parhar 
3159733b9277SNavdeep Parhar 	txq->ifp = pi->ifp;
3160733b9277SNavdeep Parhar 
3161733b9277SNavdeep Parhar 	txq->sdesc = malloc(eq->cap * sizeof(struct tx_sdesc), M_CXGBE,
3162733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
3163733b9277SNavdeep Parhar 	txq->br = buf_ring_alloc(eq->qsize, M_CXGBE, M_WAITOK, &eq->eq_lock);
3164733b9277SNavdeep Parhar 
3165733b9277SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 1, 0, BUS_SPACE_MAXADDR,
3166733b9277SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, 64 * 1024, TX_SGL_SEGS,
3167733b9277SNavdeep Parhar 	    BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, NULL, &txq->tx_tag);
3168733b9277SNavdeep Parhar 	if (rc != 0) {
3169733b9277SNavdeep Parhar 		device_printf(sc->dev,
3170733b9277SNavdeep Parhar 		    "failed to create tx DMA tag: %d\n", rc);
3171733b9277SNavdeep Parhar 		return (rc);
3172733b9277SNavdeep Parhar 	}
3173733b9277SNavdeep Parhar 
3174733b9277SNavdeep Parhar 	/*
3175733b9277SNavdeep Parhar 	 * We can stuff ~10 frames in an 8-descriptor txpkts WR (8 is the SGE
3176733b9277SNavdeep Parhar 	 * limit for any WR).  txq->no_dmamap events shouldn't occur if maps is
3177733b9277SNavdeep Parhar 	 * sized for the worst case.
3178733b9277SNavdeep Parhar 	 */
3179733b9277SNavdeep Parhar 	rc = t4_alloc_tx_maps(&txq->txmaps, txq->tx_tag, eq->qsize * 10 / 8,
3180733b9277SNavdeep Parhar 	    M_WAITOK);
3181733b9277SNavdeep Parhar 	if (rc != 0) {
3182733b9277SNavdeep Parhar 		device_printf(sc->dev, "failed to setup tx DMA maps: %d\n", rc);
3183733b9277SNavdeep Parhar 		return (rc);
3184733b9277SNavdeep Parhar 	}
318554e4ee71SNavdeep Parhar 
318654e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
318754e4ee71SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
318854e4ee71SNavdeep Parhar 	    NULL, "tx queue");
318954e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
319054e4ee71SNavdeep Parhar 
319159bc8ce0SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
319259bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
319359bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
319459bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
319559bc8ce0SNavdeep Parhar 	    "consumer index");
319659bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "pidx",
319759bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
319859bc8ce0SNavdeep Parhar 	    "producer index");
319959bc8ce0SNavdeep Parhar 
320054e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
320154e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
320254e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_insertion",
320354e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
320454e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
320554e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
3206a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
320754e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
320854e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
320954e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
321054e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
321154e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
321254e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
321354e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_wrs", CTLFLAG_RD,
321454e4ee71SNavdeep Parhar 	    &txq->txpkts_wrs, "# of txpkts work requests (multiple pkts/WR)");
321554e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_pkts", CTLFLAG_RD,
321654e4ee71SNavdeep Parhar 	    &txq->txpkts_pkts, "# of frames tx'd using txpkts work requests");
321754e4ee71SNavdeep Parhar 
3218c25f3787SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "br_drops", CTLFLAG_RD,
3219c25f3787SNavdeep Parhar 	    &txq->br->br_drops, "# of drops in the buf_ring for this queue");
322054e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_dmamap", CTLFLAG_RD,
322154e4ee71SNavdeep Parhar 	    &txq->no_dmamap, 0, "# of times txq ran out of DMA maps");
322254e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD,
322354e4ee71SNavdeep Parhar 	    &txq->no_desc, 0, "# of times txq ran out of hardware descriptors");
322454e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "egr_update", CTLFLAG_RD,
3225733b9277SNavdeep Parhar 	    &eq->egr_update, 0, "egress update notifications from the SGE");
3226733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD,
3227733b9277SNavdeep Parhar 	    &eq->unstalled, 0, "# of times txq recovered after stall");
322854e4ee71SNavdeep Parhar 
322954e4ee71SNavdeep Parhar 	return (rc);
323054e4ee71SNavdeep Parhar }
323154e4ee71SNavdeep Parhar 
323254e4ee71SNavdeep Parhar static int
323354e4ee71SNavdeep Parhar free_txq(struct port_info *pi, struct sge_txq *txq)
323454e4ee71SNavdeep Parhar {
323554e4ee71SNavdeep Parhar 	int rc;
323654e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
323754e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
323854e4ee71SNavdeep Parhar 
3239733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
3240733b9277SNavdeep Parhar 	if (rc)
324154e4ee71SNavdeep Parhar 		return (rc);
324254e4ee71SNavdeep Parhar 
3243f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
324454e4ee71SNavdeep Parhar 
3245733b9277SNavdeep Parhar 	if (txq->txmaps.maps)
3246733b9277SNavdeep Parhar 		t4_free_tx_maps(&txq->txmaps, txq->tx_tag);
324754e4ee71SNavdeep Parhar 
3248f7dfe243SNavdeep Parhar 	buf_ring_free(txq->br, M_CXGBE);
324954e4ee71SNavdeep Parhar 
3250f7dfe243SNavdeep Parhar 	if (txq->tx_tag)
3251f7dfe243SNavdeep Parhar 		bus_dma_tag_destroy(txq->tx_tag);
325254e4ee71SNavdeep Parhar 
325354e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
325454e4ee71SNavdeep Parhar 	return (0);
325554e4ee71SNavdeep Parhar }
325654e4ee71SNavdeep Parhar 
325754e4ee71SNavdeep Parhar static void
325854e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
325954e4ee71SNavdeep Parhar {
326054e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
326154e4ee71SNavdeep Parhar 
326254e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
326354e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
326454e4ee71SNavdeep Parhar 
326554e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
326654e4ee71SNavdeep Parhar }
326754e4ee71SNavdeep Parhar 
326854e4ee71SNavdeep Parhar static inline void
326954e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
327054e4ee71SNavdeep Parhar {
32714d6db4e0SNavdeep Parhar 	uint32_t n, v;
327254e4ee71SNavdeep Parhar 
32734d6db4e0SNavdeep Parhar 	n = IDXDIFF(fl->pidx / 8, fl->dbidx, fl->sidx);
32744d6db4e0SNavdeep Parhar 	MPASS(n > 0);
3275d14b0ac1SNavdeep Parhar 
327654e4ee71SNavdeep Parhar 	wmb();
32774d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
32784d6db4e0SNavdeep Parhar 	if (fl->udb)
32794d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
32804d6db4e0SNavdeep Parhar 	else
3281d14b0ac1SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL), v);
32824d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
328354e4ee71SNavdeep Parhar }
328454e4ee71SNavdeep Parhar 
3285fb12416cSNavdeep Parhar /*
32864d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating upto 'n' buffers.  Buffers that are
32874d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
3288733b9277SNavdeep Parhar  *
32894d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
32904d6db4e0SNavdeep Parhar  * of starving freelists.
3291fb12416cSNavdeep Parhar  */
3292733b9277SNavdeep Parhar static int
32934d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
329454e4ee71SNavdeep Parhar {
32954d6db4e0SNavdeep Parhar 	__be64 *d;
32964d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
329738035ed6SNavdeep Parhar 	uintptr_t pa;
329854e4ee71SNavdeep Parhar 	caddr_t cl;
32994d6db4e0SNavdeep Parhar 	struct cluster_layout *cll;
33004d6db4e0SNavdeep Parhar 	struct sw_zone_info *swz;
330138035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
33024d6db4e0SNavdeep Parhar 	uint16_t max_pidx;
33034d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
330454e4ee71SNavdeep Parhar 
330554e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
330654e4ee71SNavdeep Parhar 
33074d6db4e0SNavdeep Parhar 	/*
33084d6db4e0SNavdeep Parhar 	 * We always stop at the begining of the hardware descriptor that's just
33094d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
33104d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
33114d6db4e0SNavdeep Parhar 	 */
33124d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
33134d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
33144d6db4e0SNavdeep Parhar 		return (0);
331554e4ee71SNavdeep Parhar 
33164d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
33174d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
33184d6db4e0SNavdeep Parhar 	cll = &fl->cll_def;	/* default layout */
33194d6db4e0SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[cll->zidx];
33204d6db4e0SNavdeep Parhar 
33214d6db4e0SNavdeep Parhar 	while (n > 0) {
332254e4ee71SNavdeep Parhar 
332354e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
332454e4ee71SNavdeep Parhar 
3325c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
332638035ed6SNavdeep Parhar 				/*
332738035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
332838035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
332938035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
333038035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
333138035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
333238035ed6SNavdeep Parhar 				 */
333338035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
3334ccc69b2fSNavdeep Parhar #ifdef INVARIANTS
3335ccc69b2fSNavdeep Parhar 				clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
3336ccc69b2fSNavdeep Parhar 				if (clm != NULL)
3337ccc69b2fSNavdeep Parhar 					MPASS(clm->refcount == 1);
3338ccc69b2fSNavdeep Parhar #endif
333938035ed6SNavdeep Parhar 				goto recycled_fast;
334038035ed6SNavdeep Parhar 			}
334154e4ee71SNavdeep Parhar 
334238035ed6SNavdeep Parhar 			/*
334338035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
334438035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
334538035ed6SNavdeep Parhar 			 * when they're recycled.
334638035ed6SNavdeep Parhar 			 */
334738035ed6SNavdeep Parhar 			clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
334838035ed6SNavdeep Parhar 			MPASS(clm != NULL);
33491458bff9SNavdeep Parhar 
335038035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
335138035ed6SNavdeep Parhar 				fl->cl_recycled++;
335282eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
335354e4ee71SNavdeep Parhar 				goto recycled;
335454e4ee71SNavdeep Parhar 			}
33551458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
33561458bff9SNavdeep Parhar 		}
335738035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
335838035ed6SNavdeep Parhar alloc:
335938035ed6SNavdeep Parhar 		cl = uma_zalloc(swz->zone, M_NOWAIT);
336038035ed6SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
336138035ed6SNavdeep Parhar 			if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 ||
336238035ed6SNavdeep Parhar 			    fl->cll_def.zidx == fl->cll_alt.zidx)
336354e4ee71SNavdeep Parhar 				break;
336454e4ee71SNavdeep Parhar 
336538035ed6SNavdeep Parhar 			/* fall back to the safe zone */
336638035ed6SNavdeep Parhar 			cll = &fl->cll_alt;
336738035ed6SNavdeep Parhar 			swz = &sc->sge.sw_zone_info[cll->zidx];
336838035ed6SNavdeep Parhar 			goto alloc;
336954e4ee71SNavdeep Parhar 		}
337038035ed6SNavdeep Parhar 		fl->cl_allocated++;
33714d6db4e0SNavdeep Parhar 		n--;
337254e4ee71SNavdeep Parhar 
337338035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
337438035ed6SNavdeep Parhar 		pa += cll->region1;
337554e4ee71SNavdeep Parhar 		sd->cl = cl;
337638035ed6SNavdeep Parhar 		sd->cll = *cll;
337738035ed6SNavdeep Parhar 		*d = htobe64(pa | cll->hwidx);
337838035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, cl);
337938035ed6SNavdeep Parhar 		if (clm != NULL) {
33807d29df59SNavdeep Parhar recycled:
338138035ed6SNavdeep Parhar #ifdef INVARIANTS
338238035ed6SNavdeep Parhar 			clm->sd = sd;
338338035ed6SNavdeep Parhar #endif
338438035ed6SNavdeep Parhar 			clm->refcount = 1;
338538035ed6SNavdeep Parhar 		}
3386c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
338738035ed6SNavdeep Parhar recycled_fast:
338838035ed6SNavdeep Parhar 		d++;
338954e4ee71SNavdeep Parhar 		sd++;
33904d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->pidx % 8 == 0)) {
33914d6db4e0SNavdeep Parhar 			uint16_t pidx = fl->pidx / 8;
33924d6db4e0SNavdeep Parhar 
33934d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
339454e4ee71SNavdeep Parhar 				fl->pidx = 0;
33954d6db4e0SNavdeep Parhar 				pidx = 0;
339654e4ee71SNavdeep Parhar 				sd = fl->sdesc;
339754e4ee71SNavdeep Parhar 				d = fl->desc;
339854e4ee71SNavdeep Parhar 			}
33994d6db4e0SNavdeep Parhar 			if (pidx == max_pidx)
34004d6db4e0SNavdeep Parhar 				break;
34014d6db4e0SNavdeep Parhar 
34024d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
34034d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
34044d6db4e0SNavdeep Parhar 		}
340554e4ee71SNavdeep Parhar 	}
3406fb12416cSNavdeep Parhar 
34074d6db4e0SNavdeep Parhar 	if (fl->pidx / 8 != fl->dbidx)
3408fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
3409733b9277SNavdeep Parhar 
3410733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
3411733b9277SNavdeep Parhar }
3412733b9277SNavdeep Parhar 
3413733b9277SNavdeep Parhar /*
3414733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
3415733b9277SNavdeep Parhar  */
3416733b9277SNavdeep Parhar static void
3417733b9277SNavdeep Parhar refill_sfl(void *arg)
3418733b9277SNavdeep Parhar {
3419733b9277SNavdeep Parhar 	struct adapter *sc = arg;
3420733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
3421733b9277SNavdeep Parhar 
3422733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
3423733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
3424733b9277SNavdeep Parhar 		FL_LOCK(fl);
3425733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
3426733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
3427733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
3428733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
3429733b9277SNavdeep Parhar 		}
3430733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
3431733b9277SNavdeep Parhar 	}
3432733b9277SNavdeep Parhar 
3433733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
3434733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
3435733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
343654e4ee71SNavdeep Parhar }
343754e4ee71SNavdeep Parhar 
343854e4ee71SNavdeep Parhar static int
343954e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
344054e4ee71SNavdeep Parhar {
344154e4ee71SNavdeep Parhar 
34424d6db4e0SNavdeep Parhar 	fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE,
344354e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
344454e4ee71SNavdeep Parhar 
344554e4ee71SNavdeep Parhar 	return (0);
344654e4ee71SNavdeep Parhar }
344754e4ee71SNavdeep Parhar 
344854e4ee71SNavdeep Parhar static void
34491458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl)
345054e4ee71SNavdeep Parhar {
345154e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
345238035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
345338035ed6SNavdeep Parhar 	struct cluster_layout *cll;
345454e4ee71SNavdeep Parhar 	int i;
345554e4ee71SNavdeep Parhar 
345654e4ee71SNavdeep Parhar 	sd = fl->sdesc;
34574d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
345838035ed6SNavdeep Parhar 		if (sd->cl == NULL)
345938035ed6SNavdeep Parhar 			continue;
346054e4ee71SNavdeep Parhar 
346138035ed6SNavdeep Parhar 		cll = &sd->cll;
346238035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, sd->cl);
346382eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
346438035ed6SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
346582eff304SNavdeep Parhar 		else if (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1) {
346682eff304SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
346782eff304SNavdeep Parhar 			counter_u64_add(extfree_rels, 1);
346854e4ee71SNavdeep Parhar 		}
346938035ed6SNavdeep Parhar 		sd->cl = NULL;
347054e4ee71SNavdeep Parhar 	}
347154e4ee71SNavdeep Parhar 
347254e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
347354e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
347454e4ee71SNavdeep Parhar }
347554e4ee71SNavdeep Parhar 
3476733b9277SNavdeep Parhar int
3477733b9277SNavdeep Parhar t4_alloc_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag, int count,
3478733b9277SNavdeep Parhar     int flags)
347954e4ee71SNavdeep Parhar {
348054e4ee71SNavdeep Parhar 	struct tx_map *txm;
3481733b9277SNavdeep Parhar 	int i, rc;
348254e4ee71SNavdeep Parhar 
3483733b9277SNavdeep Parhar 	txmaps->map_total = txmaps->map_avail = count;
3484733b9277SNavdeep Parhar 	txmaps->map_cidx = txmaps->map_pidx = 0;
348554e4ee71SNavdeep Parhar 
3486733b9277SNavdeep Parhar 	txmaps->maps = malloc(count * sizeof(struct tx_map), M_CXGBE,
3487733b9277SNavdeep Parhar 	    M_ZERO | flags);
348854e4ee71SNavdeep Parhar 
3489733b9277SNavdeep Parhar 	txm = txmaps->maps;
349054e4ee71SNavdeep Parhar 	for (i = 0; i < count; i++, txm++) {
3491733b9277SNavdeep Parhar 		rc = bus_dmamap_create(tx_tag, 0, &txm->map);
349254e4ee71SNavdeep Parhar 		if (rc != 0)
349354e4ee71SNavdeep Parhar 			goto failed;
349454e4ee71SNavdeep Parhar 	}
349554e4ee71SNavdeep Parhar 
349654e4ee71SNavdeep Parhar 	return (0);
349754e4ee71SNavdeep Parhar failed:
349854e4ee71SNavdeep Parhar 	while (--i >= 0) {
349954e4ee71SNavdeep Parhar 		txm--;
3500733b9277SNavdeep Parhar 		bus_dmamap_destroy(tx_tag, txm->map);
350154e4ee71SNavdeep Parhar 	}
3502733b9277SNavdeep Parhar 	KASSERT(txm == txmaps->maps, ("%s: EDOOFUS", __func__));
350354e4ee71SNavdeep Parhar 
3504733b9277SNavdeep Parhar 	free(txmaps->maps, M_CXGBE);
3505733b9277SNavdeep Parhar 	txmaps->maps = NULL;
350654e4ee71SNavdeep Parhar 
350754e4ee71SNavdeep Parhar 	return (rc);
350854e4ee71SNavdeep Parhar }
350954e4ee71SNavdeep Parhar 
3510733b9277SNavdeep Parhar void
3511733b9277SNavdeep Parhar t4_free_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag)
351254e4ee71SNavdeep Parhar {
351354e4ee71SNavdeep Parhar 	struct tx_map *txm;
351454e4ee71SNavdeep Parhar 	int i;
351554e4ee71SNavdeep Parhar 
3516733b9277SNavdeep Parhar 	txm = txmaps->maps;
3517733b9277SNavdeep Parhar 	for (i = 0; i < txmaps->map_total; i++, txm++) {
351854e4ee71SNavdeep Parhar 
351954e4ee71SNavdeep Parhar 		if (txm->m) {
3520733b9277SNavdeep Parhar 			bus_dmamap_unload(tx_tag, txm->map);
352154e4ee71SNavdeep Parhar 			m_freem(txm->m);
352254e4ee71SNavdeep Parhar 			txm->m = NULL;
352354e4ee71SNavdeep Parhar 		}
352454e4ee71SNavdeep Parhar 
3525733b9277SNavdeep Parhar 		bus_dmamap_destroy(tx_tag, txm->map);
352654e4ee71SNavdeep Parhar 	}
352754e4ee71SNavdeep Parhar 
3528733b9277SNavdeep Parhar 	free(txmaps->maps, M_CXGBE);
3529733b9277SNavdeep Parhar 	txmaps->maps = NULL;
353054e4ee71SNavdeep Parhar }
353154e4ee71SNavdeep Parhar 
353254e4ee71SNavdeep Parhar /*
353354e4ee71SNavdeep Parhar  * We'll do immediate data tx for non-TSO, but only when not coalescing.  We're
353454e4ee71SNavdeep Parhar  * willing to use upto 2 hardware descriptors which means a maximum of 96 bytes
353554e4ee71SNavdeep Parhar  * of immediate data.
353654e4ee71SNavdeep Parhar  */
353754e4ee71SNavdeep Parhar #define IMM_LEN ( \
3538733b9277SNavdeep Parhar       2 * EQ_ESIZE \
353954e4ee71SNavdeep Parhar     - sizeof(struct fw_eth_tx_pkt_wr) \
354054e4ee71SNavdeep Parhar     - sizeof(struct cpl_tx_pkt_core))
354154e4ee71SNavdeep Parhar 
354254e4ee71SNavdeep Parhar /*
354354e4ee71SNavdeep Parhar  * Returns non-zero on failure, no need to cleanup anything in that case.
354454e4ee71SNavdeep Parhar  *
354554e4ee71SNavdeep Parhar  * Note 1: We always try to defrag the mbuf if required and return EFBIG only
354654e4ee71SNavdeep Parhar  * if the resulting chain still won't fit in a tx descriptor.
354754e4ee71SNavdeep Parhar  *
354854e4ee71SNavdeep Parhar  * Note 2: We'll pullup the mbuf chain if TSO is requested and the first mbuf
354954e4ee71SNavdeep Parhar  * does not have the TCP header in it.
355054e4ee71SNavdeep Parhar  */
355154e4ee71SNavdeep Parhar static int
355254e4ee71SNavdeep Parhar get_pkt_sgl(struct sge_txq *txq, struct mbuf **fp, struct sgl *sgl,
355354e4ee71SNavdeep Parhar     int sgl_only)
355454e4ee71SNavdeep Parhar {
355554e4ee71SNavdeep Parhar 	struct mbuf *m = *fp;
3556733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
355754e4ee71SNavdeep Parhar 	struct tx_map *txm;
355854e4ee71SNavdeep Parhar 	int rc, defragged = 0, n;
355954e4ee71SNavdeep Parhar 
356054e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
356154e4ee71SNavdeep Parhar 
356254e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz)
356354e4ee71SNavdeep Parhar 		sgl_only = 1;	/* Do not allow immediate data with LSO */
356454e4ee71SNavdeep Parhar 
356554e4ee71SNavdeep Parhar start:	sgl->nsegs = 0;
356654e4ee71SNavdeep Parhar 
356754e4ee71SNavdeep Parhar 	if (m->m_pkthdr.len <= IMM_LEN && !sgl_only)
356854e4ee71SNavdeep Parhar 		return (0);	/* nsegs = 0 tells caller to use imm. tx */
356954e4ee71SNavdeep Parhar 
3570733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
3571733b9277SNavdeep Parhar 	if (txmaps->map_avail == 0) {
357254e4ee71SNavdeep Parhar 		txq->no_dmamap++;
357354e4ee71SNavdeep Parhar 		return (ENOMEM);
357454e4ee71SNavdeep Parhar 	}
3575733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_pidx];
357654e4ee71SNavdeep Parhar 
357754e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz && m->m_len < 50) {
357854e4ee71SNavdeep Parhar 		*fp = m_pullup(m, 50);
357954e4ee71SNavdeep Parhar 		m = *fp;
358054e4ee71SNavdeep Parhar 		if (m == NULL)
358154e4ee71SNavdeep Parhar 			return (ENOBUFS);
358254e4ee71SNavdeep Parhar 	}
358354e4ee71SNavdeep Parhar 
3584f7dfe243SNavdeep Parhar 	rc = bus_dmamap_load_mbuf_sg(txq->tx_tag, txm->map, m, sgl->seg,
358554e4ee71SNavdeep Parhar 	    &sgl->nsegs, BUS_DMA_NOWAIT);
358654e4ee71SNavdeep Parhar 	if (rc == EFBIG && defragged == 0) {
3587c6499eccSGleb Smirnoff 		m = m_defrag(m, M_NOWAIT);
358854e4ee71SNavdeep Parhar 		if (m == NULL)
358954e4ee71SNavdeep Parhar 			return (EFBIG);
359054e4ee71SNavdeep Parhar 
359154e4ee71SNavdeep Parhar 		defragged = 1;
359254e4ee71SNavdeep Parhar 		*fp = m;
359354e4ee71SNavdeep Parhar 		goto start;
359454e4ee71SNavdeep Parhar 	}
359554e4ee71SNavdeep Parhar 	if (rc != 0)
359654e4ee71SNavdeep Parhar 		return (rc);
359754e4ee71SNavdeep Parhar 
359854e4ee71SNavdeep Parhar 	txm->m = m;
3599733b9277SNavdeep Parhar 	txmaps->map_avail--;
3600733b9277SNavdeep Parhar 	if (++txmaps->map_pidx == txmaps->map_total)
3601733b9277SNavdeep Parhar 		txmaps->map_pidx = 0;
360254e4ee71SNavdeep Parhar 
360354e4ee71SNavdeep Parhar 	KASSERT(sgl->nsegs > 0 && sgl->nsegs <= TX_SGL_SEGS,
360454e4ee71SNavdeep Parhar 	    ("%s: bad DMA mapping (%d segments)", __func__, sgl->nsegs));
360554e4ee71SNavdeep Parhar 
360654e4ee71SNavdeep Parhar 	/*
360754e4ee71SNavdeep Parhar 	 * Store the # of flits required to hold this frame's SGL in nflits.  An
360854e4ee71SNavdeep Parhar 	 * SGL has a (ULPTX header + len0, addr0) tuple optionally followed by
360954e4ee71SNavdeep Parhar 	 * multiple (len0 + len1, addr0, addr1) tuples.  If addr1 is not used
361054e4ee71SNavdeep Parhar 	 * then len1 must be set to 0.
361154e4ee71SNavdeep Parhar 	 */
361254e4ee71SNavdeep Parhar 	n = sgl->nsegs - 1;
361354e4ee71SNavdeep Parhar 	sgl->nflits = (3 * n) / 2 + (n & 1) + 2;
361454e4ee71SNavdeep Parhar 
361554e4ee71SNavdeep Parhar 	return (0);
361654e4ee71SNavdeep Parhar }
361754e4ee71SNavdeep Parhar 
361854e4ee71SNavdeep Parhar 
361954e4ee71SNavdeep Parhar /*
362054e4ee71SNavdeep Parhar  * Releases all the txq resources used up in the specified sgl.
362154e4ee71SNavdeep Parhar  */
362254e4ee71SNavdeep Parhar static int
362354e4ee71SNavdeep Parhar free_pkt_sgl(struct sge_txq *txq, struct sgl *sgl)
362454e4ee71SNavdeep Parhar {
3625733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
362654e4ee71SNavdeep Parhar 	struct tx_map *txm;
362754e4ee71SNavdeep Parhar 
362854e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
362954e4ee71SNavdeep Parhar 
363054e4ee71SNavdeep Parhar 	if (sgl->nsegs == 0)
363154e4ee71SNavdeep Parhar 		return (0);	/* didn't use any map */
363254e4ee71SNavdeep Parhar 
3633733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
3634733b9277SNavdeep Parhar 
363554e4ee71SNavdeep Parhar 	/* 1 pkt uses exactly 1 map, back it out */
363654e4ee71SNavdeep Parhar 
3637733b9277SNavdeep Parhar 	txmaps->map_avail++;
3638733b9277SNavdeep Parhar 	if (txmaps->map_pidx > 0)
3639733b9277SNavdeep Parhar 		txmaps->map_pidx--;
364054e4ee71SNavdeep Parhar 	else
3641733b9277SNavdeep Parhar 		txmaps->map_pidx = txmaps->map_total - 1;
364254e4ee71SNavdeep Parhar 
3643733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_pidx];
3644f7dfe243SNavdeep Parhar 	bus_dmamap_unload(txq->tx_tag, txm->map);
364554e4ee71SNavdeep Parhar 	txm->m = NULL;
364654e4ee71SNavdeep Parhar 
364754e4ee71SNavdeep Parhar 	return (0);
364854e4ee71SNavdeep Parhar }
364954e4ee71SNavdeep Parhar 
365054e4ee71SNavdeep Parhar static int
365154e4ee71SNavdeep Parhar write_txpkt_wr(struct port_info *pi, struct sge_txq *txq, struct mbuf *m,
365254e4ee71SNavdeep Parhar     struct sgl *sgl)
365354e4ee71SNavdeep Parhar {
365454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
365554e4ee71SNavdeep Parhar 	struct fw_eth_tx_pkt_wr *wr;
365654e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
365754e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
365854e4ee71SNavdeep Parhar 	uint64_t ctrl1;
3659ecb79ca4SNavdeep Parhar 	int nflits, ndesc, pktlen;
366054e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
366154e4ee71SNavdeep Parhar 	caddr_t dst;
366254e4ee71SNavdeep Parhar 
366354e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
366454e4ee71SNavdeep Parhar 
3665ecb79ca4SNavdeep Parhar 	pktlen = m->m_pkthdr.len;
3666ecb79ca4SNavdeep Parhar 
366754e4ee71SNavdeep Parhar 	/*
366854e4ee71SNavdeep Parhar 	 * Do we have enough flits to send this frame out?
366954e4ee71SNavdeep Parhar 	 */
367054e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
367154e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz) {
367254e4ee71SNavdeep Parhar 		nflits = TXPKT_LSO_WR_HDR;
36732a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
367454e4ee71SNavdeep Parhar 	} else
367554e4ee71SNavdeep Parhar 		nflits = TXPKT_WR_HDR;
367654e4ee71SNavdeep Parhar 	if (sgl->nsegs > 0)
367754e4ee71SNavdeep Parhar 		nflits += sgl->nflits;
367854e4ee71SNavdeep Parhar 	else {
3679ecb79ca4SNavdeep Parhar 		nflits += howmany(pktlen, 8);
3680ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
368154e4ee71SNavdeep Parhar 	}
368254e4ee71SNavdeep Parhar 	ndesc = howmany(nflits, 8);
368354e4ee71SNavdeep Parhar 	if (ndesc > eq->avail)
368454e4ee71SNavdeep Parhar 		return (ENOMEM);
368554e4ee71SNavdeep Parhar 
368654e4ee71SNavdeep Parhar 	/* Firmware work request header */
368754e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
368854e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
3689733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
369054e4ee71SNavdeep Parhar 	ctrl = V_FW_WR_LEN16(howmany(nflits, 2));
3691733b9277SNavdeep Parhar 	if (eq->avail == ndesc) {
3692733b9277SNavdeep Parhar 		if (!(eq->flags & EQ_CRFLUSHED)) {
369354e4ee71SNavdeep Parhar 			ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ;
36946b49a4ecSNavdeep Parhar 			eq->flags |= EQ_CRFLUSHED;
36956b49a4ecSNavdeep Parhar 		}
3696733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
3697733b9277SNavdeep Parhar 	}
36986b49a4ecSNavdeep Parhar 
369954e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
370054e4ee71SNavdeep Parhar 	wr->r3 = 0;
370154e4ee71SNavdeep Parhar 
370254e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz) {
37032a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
370454e4ee71SNavdeep Parhar 		struct ether_header *eh;
3705a1ea9a82SNavdeep Parhar 		void *l3hdr;
3706a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
370754e4ee71SNavdeep Parhar 		struct tcphdr *tcp;
3708a1ea9a82SNavdeep Parhar #endif
3709a1ea9a82SNavdeep Parhar 		uint16_t eh_type;
371054e4ee71SNavdeep Parhar 
371154e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
371254e4ee71SNavdeep Parhar 		    F_LSO_LAST_SLICE;
371354e4ee71SNavdeep Parhar 
371454e4ee71SNavdeep Parhar 		eh = mtod(m, struct ether_header *);
3715a1ea9a82SNavdeep Parhar 		eh_type = ntohs(eh->ether_type);
3716a1ea9a82SNavdeep Parhar 		if (eh_type == ETHERTYPE_VLAN) {
3717a1ea9a82SNavdeep Parhar 			struct ether_vlan_header *evh = (void *)eh;
3718a1ea9a82SNavdeep Parhar 
371954e4ee71SNavdeep Parhar 			ctrl |= V_LSO_ETHHDR_LEN(1);
3720a1ea9a82SNavdeep Parhar 			l3hdr = evh + 1;
3721a1ea9a82SNavdeep Parhar 			eh_type = ntohs(evh->evl_proto);
372254e4ee71SNavdeep Parhar 		} else
3723a1ea9a82SNavdeep Parhar 			l3hdr = eh + 1;
3724a1ea9a82SNavdeep Parhar 
3725a1ea9a82SNavdeep Parhar 		switch (eh_type) {
3726a1ea9a82SNavdeep Parhar #ifdef INET6
3727a1ea9a82SNavdeep Parhar 		case ETHERTYPE_IPV6:
3728a1ea9a82SNavdeep Parhar 		{
3729a1ea9a82SNavdeep Parhar 			struct ip6_hdr *ip6 = l3hdr;
3730a1ea9a82SNavdeep Parhar 
3731a1ea9a82SNavdeep Parhar 			/*
3732a1ea9a82SNavdeep Parhar 			 * XXX-BZ For now we do not pretend to support
3733a1ea9a82SNavdeep Parhar 			 * IPv6 extension headers.
3734a1ea9a82SNavdeep Parhar 			 */
3735a1ea9a82SNavdeep Parhar 			KASSERT(ip6->ip6_nxt == IPPROTO_TCP, ("%s: CSUM_TSO "
3736a1ea9a82SNavdeep Parhar 			    "with ip6_nxt != TCP: %u", __func__, ip6->ip6_nxt));
3737a1ea9a82SNavdeep Parhar 			tcp = (struct tcphdr *)(ip6 + 1);
3738a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
3739a1ea9a82SNavdeep Parhar 			ctrl |= V_LSO_IPHDR_LEN(sizeof(*ip6) >> 2) |
3740a1ea9a82SNavdeep Parhar 			    V_LSO_TCPHDR_LEN(tcp->th_off);
3741a1ea9a82SNavdeep Parhar 			break;
3742a1ea9a82SNavdeep Parhar 		}
3743a1ea9a82SNavdeep Parhar #endif
3744a1ea9a82SNavdeep Parhar #ifdef INET
3745a1ea9a82SNavdeep Parhar 		case ETHERTYPE_IP:
3746a1ea9a82SNavdeep Parhar 		{
3747a1ea9a82SNavdeep Parhar 			struct ip *ip = l3hdr;
374854e4ee71SNavdeep Parhar 
374954e4ee71SNavdeep Parhar 			tcp = (void *)((uintptr_t)ip + ip->ip_hl * 4);
375054e4ee71SNavdeep Parhar 			ctrl |= V_LSO_IPHDR_LEN(ip->ip_hl) |
375154e4ee71SNavdeep Parhar 			    V_LSO_TCPHDR_LEN(tcp->th_off);
3752a1ea9a82SNavdeep Parhar 			break;
3753a1ea9a82SNavdeep Parhar 		}
3754a1ea9a82SNavdeep Parhar #endif
3755a1ea9a82SNavdeep Parhar 		default:
3756a1ea9a82SNavdeep Parhar 			panic("%s: CSUM_TSO but no supported IP version "
3757a1ea9a82SNavdeep Parhar 			    "(0x%04x)", __func__, eh_type);
3758a1ea9a82SNavdeep Parhar 		}
375954e4ee71SNavdeep Parhar 
376054e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
376154e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
376254e4ee71SNavdeep Parhar 		lso->mss = htobe16(m->m_pkthdr.tso_segsz);
376354e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
3764ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
376554e4ee71SNavdeep Parhar 
376654e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
376754e4ee71SNavdeep Parhar 
376854e4ee71SNavdeep Parhar 		txq->tso_wrs++;
376954e4ee71SNavdeep Parhar 	} else
377054e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
377154e4ee71SNavdeep Parhar 
377254e4ee71SNavdeep Parhar 	/* Checksum offload */
377354e4ee71SNavdeep Parhar 	ctrl1 = 0;
3774b8531380SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO)))
377554e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
37769600bf00SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
3777b8531380SNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO)))
377854e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
37799600bf00SNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
3780b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
378154e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
378254e4ee71SNavdeep Parhar 
378354e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
378454e4ee71SNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
378554e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
378654e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
378754e4ee71SNavdeep Parhar 	}
378854e4ee71SNavdeep Parhar 
378954e4ee71SNavdeep Parhar 	/* CPL header */
379054e4ee71SNavdeep Parhar 	cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
379154e4ee71SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf));
379254e4ee71SNavdeep Parhar 	cpl->pack = 0;
3793ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
379454e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
379554e4ee71SNavdeep Parhar 
379654e4ee71SNavdeep Parhar 	/* Software descriptor */
3797f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
379854e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
379954e4ee71SNavdeep Parhar 
380054e4ee71SNavdeep Parhar 	eq->pending += ndesc;
380154e4ee71SNavdeep Parhar 	eq->avail -= ndesc;
380254e4ee71SNavdeep Parhar 	eq->pidx += ndesc;
380354e4ee71SNavdeep Parhar 	if (eq->pidx >= eq->cap)
380454e4ee71SNavdeep Parhar 		eq->pidx -= eq->cap;
380554e4ee71SNavdeep Parhar 
380654e4ee71SNavdeep Parhar 	/* SGL */
380754e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
380854e4ee71SNavdeep Parhar 	if (sgl->nsegs > 0) {
3809f7dfe243SNavdeep Parhar 		txsd->credits = 1;
381054e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
381154e4ee71SNavdeep Parhar 		write_sgl_to_txd(eq, sgl, &dst);
381254e4ee71SNavdeep Parhar 	} else {
3813f7dfe243SNavdeep Parhar 		txsd->credits = 0;
381454e4ee71SNavdeep Parhar 		txq->imm_wrs++;
381554e4ee71SNavdeep Parhar 		for (; m; m = m->m_next) {
381654e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
3817ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
3818ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
3819ecb79ca4SNavdeep Parhar #endif
382054e4ee71SNavdeep Parhar 		}
3821ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
3822ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
3823ecb79ca4SNavdeep Parhar #endif
3824ecb79ca4SNavdeep Parhar 
382554e4ee71SNavdeep Parhar 	}
382654e4ee71SNavdeep Parhar 
382754e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
382854e4ee71SNavdeep Parhar 	return (0);
382954e4ee71SNavdeep Parhar }
383054e4ee71SNavdeep Parhar 
383154e4ee71SNavdeep Parhar /*
383254e4ee71SNavdeep Parhar  * Returns 0 to indicate that m has been accepted into a coalesced tx work
383354e4ee71SNavdeep Parhar  * request.  It has either been folded into txpkts or txpkts was flushed and m
383454e4ee71SNavdeep Parhar  * has started a new coalesced work request (as the first frame in a fresh
383554e4ee71SNavdeep Parhar  * txpkts).
383654e4ee71SNavdeep Parhar  *
383754e4ee71SNavdeep Parhar  * Returns non-zero to indicate a failure - caller is responsible for
383854e4ee71SNavdeep Parhar  * transmitting m, if there was anything in txpkts it has been flushed.
383954e4ee71SNavdeep Parhar  */
384054e4ee71SNavdeep Parhar static int
384154e4ee71SNavdeep Parhar add_to_txpkts(struct port_info *pi, struct sge_txq *txq, struct txpkts *txpkts,
384254e4ee71SNavdeep Parhar     struct mbuf *m, struct sgl *sgl)
384354e4ee71SNavdeep Parhar {
384454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
384554e4ee71SNavdeep Parhar 	int can_coalesce;
384654e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
384754e4ee71SNavdeep Parhar 	int flits;
384854e4ee71SNavdeep Parhar 
384954e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
385054e4ee71SNavdeep Parhar 
3851733b9277SNavdeep Parhar 	KASSERT(sgl->nsegs, ("%s: can't coalesce imm data", __func__));
3852733b9277SNavdeep Parhar 
385354e4ee71SNavdeep Parhar 	if (txpkts->npkt > 0) {
385454e4ee71SNavdeep Parhar 		flits = TXPKTS_PKT_HDR + sgl->nflits;
385554e4ee71SNavdeep Parhar 		can_coalesce = m->m_pkthdr.tso_segsz == 0 &&
385654e4ee71SNavdeep Parhar 		    txpkts->nflits + flits <= TX_WR_FLITS &&
385754e4ee71SNavdeep Parhar 		    txpkts->nflits + flits <= eq->avail * 8 &&
385854e4ee71SNavdeep Parhar 		    txpkts->plen + m->m_pkthdr.len < 65536;
385954e4ee71SNavdeep Parhar 
386054e4ee71SNavdeep Parhar 		if (can_coalesce) {
386154e4ee71SNavdeep Parhar 			txpkts->npkt++;
386254e4ee71SNavdeep Parhar 			txpkts->nflits += flits;
386354e4ee71SNavdeep Parhar 			txpkts->plen += m->m_pkthdr.len;
386454e4ee71SNavdeep Parhar 
3865f7dfe243SNavdeep Parhar 			txsd = &txq->sdesc[eq->pidx];
3866f7dfe243SNavdeep Parhar 			txsd->credits++;
386754e4ee71SNavdeep Parhar 
386854e4ee71SNavdeep Parhar 			return (0);
386954e4ee71SNavdeep Parhar 		}
387054e4ee71SNavdeep Parhar 
387154e4ee71SNavdeep Parhar 		/*
387254e4ee71SNavdeep Parhar 		 * Couldn't coalesce m into txpkts.  The first order of business
387354e4ee71SNavdeep Parhar 		 * is to send txpkts on its way.  Then we'll revisit m.
387454e4ee71SNavdeep Parhar 		 */
387554e4ee71SNavdeep Parhar 		write_txpkts_wr(txq, txpkts);
387654e4ee71SNavdeep Parhar 	}
387754e4ee71SNavdeep Parhar 
387854e4ee71SNavdeep Parhar 	/*
387954e4ee71SNavdeep Parhar 	 * Check if we can start a new coalesced tx work request with m as
388054e4ee71SNavdeep Parhar 	 * the first packet in it.
388154e4ee71SNavdeep Parhar 	 */
388254e4ee71SNavdeep Parhar 
388354e4ee71SNavdeep Parhar 	KASSERT(txpkts->npkt == 0, ("%s: txpkts not empty", __func__));
388454e4ee71SNavdeep Parhar 
388554e4ee71SNavdeep Parhar 	flits = TXPKTS_WR_HDR + sgl->nflits;
388654e4ee71SNavdeep Parhar 	can_coalesce = m->m_pkthdr.tso_segsz == 0 &&
388754e4ee71SNavdeep Parhar 	    flits <= eq->avail * 8 && flits <= TX_WR_FLITS;
388854e4ee71SNavdeep Parhar 
388954e4ee71SNavdeep Parhar 	if (can_coalesce == 0)
389054e4ee71SNavdeep Parhar 		return (EINVAL);
389154e4ee71SNavdeep Parhar 
389254e4ee71SNavdeep Parhar 	/*
389354e4ee71SNavdeep Parhar 	 * Start a fresh coalesced tx WR with m as the first frame in it.
389454e4ee71SNavdeep Parhar 	 */
389554e4ee71SNavdeep Parhar 	txpkts->npkt = 1;
389654e4ee71SNavdeep Parhar 	txpkts->nflits = flits;
389754e4ee71SNavdeep Parhar 	txpkts->flitp = &eq->desc[eq->pidx].flit[2];
389854e4ee71SNavdeep Parhar 	txpkts->plen = m->m_pkthdr.len;
389954e4ee71SNavdeep Parhar 
3900f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
3901f7dfe243SNavdeep Parhar 	txsd->credits = 1;
390254e4ee71SNavdeep Parhar 
390354e4ee71SNavdeep Parhar 	return (0);
390454e4ee71SNavdeep Parhar }
390554e4ee71SNavdeep Parhar 
390654e4ee71SNavdeep Parhar /*
390754e4ee71SNavdeep Parhar  * Note that write_txpkts_wr can never run out of hardware descriptors (but
390854e4ee71SNavdeep Parhar  * write_txpkt_wr can).  add_to_txpkts ensures that a frame is accepted for
390954e4ee71SNavdeep Parhar  * coalescing only if sufficient hardware descriptors are available.
391054e4ee71SNavdeep Parhar  */
391154e4ee71SNavdeep Parhar static void
391254e4ee71SNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct txpkts *txpkts)
391354e4ee71SNavdeep Parhar {
391454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
391554e4ee71SNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;
391654e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
391754e4ee71SNavdeep Parhar 	uint32_t ctrl;
391854e4ee71SNavdeep Parhar 	int ndesc;
391954e4ee71SNavdeep Parhar 
392054e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
392154e4ee71SNavdeep Parhar 
392254e4ee71SNavdeep Parhar 	ndesc = howmany(txpkts->nflits, 8);
392354e4ee71SNavdeep Parhar 
392454e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
3925733b9277SNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
392654e4ee71SNavdeep Parhar 	ctrl = V_FW_WR_LEN16(howmany(txpkts->nflits, 2));
3927733b9277SNavdeep Parhar 	if (eq->avail == ndesc) {
3928733b9277SNavdeep Parhar 		if (!(eq->flags & EQ_CRFLUSHED)) {
392954e4ee71SNavdeep Parhar 			ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ;
39306b49a4ecSNavdeep Parhar 			eq->flags |= EQ_CRFLUSHED;
39316b49a4ecSNavdeep Parhar 		}
3932733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
3933733b9277SNavdeep Parhar 	}
393454e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
393554e4ee71SNavdeep Parhar 	wr->plen = htobe16(txpkts->plen);
393654e4ee71SNavdeep Parhar 	wr->npkt = txpkts->npkt;
3937b400f1eaSNavdeep Parhar 	wr->r3 = wr->type = 0;
393854e4ee71SNavdeep Parhar 
393954e4ee71SNavdeep Parhar 	/* Everything else already written */
394054e4ee71SNavdeep Parhar 
3941f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
394254e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
394354e4ee71SNavdeep Parhar 
39446b49a4ecSNavdeep Parhar 	KASSERT(eq->avail >= ndesc, ("%s: out of descriptors", __func__));
394554e4ee71SNavdeep Parhar 
394654e4ee71SNavdeep Parhar 	eq->pending += ndesc;
394754e4ee71SNavdeep Parhar 	eq->avail -= ndesc;
394854e4ee71SNavdeep Parhar 	eq->pidx += ndesc;
394954e4ee71SNavdeep Parhar 	if (eq->pidx >= eq->cap)
395054e4ee71SNavdeep Parhar 		eq->pidx -= eq->cap;
395154e4ee71SNavdeep Parhar 
395254e4ee71SNavdeep Parhar 	txq->txpkts_pkts += txpkts->npkt;
395354e4ee71SNavdeep Parhar 	txq->txpkts_wrs++;
395454e4ee71SNavdeep Parhar 	txpkts->npkt = 0;	/* emptied */
395554e4ee71SNavdeep Parhar }
395654e4ee71SNavdeep Parhar 
395754e4ee71SNavdeep Parhar static inline void
395854e4ee71SNavdeep Parhar write_ulp_cpl_sgl(struct port_info *pi, struct sge_txq *txq,
395954e4ee71SNavdeep Parhar     struct txpkts *txpkts, struct mbuf *m, struct sgl *sgl)
396054e4ee71SNavdeep Parhar {
396154e4ee71SNavdeep Parhar 	struct ulp_txpkt *ulpmc;
396254e4ee71SNavdeep Parhar 	struct ulptx_idata *ulpsc;
396354e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
396454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
396554e4ee71SNavdeep Parhar 	uintptr_t flitp, start, end;
396654e4ee71SNavdeep Parhar 	uint64_t ctrl;
396754e4ee71SNavdeep Parhar 	caddr_t dst;
396854e4ee71SNavdeep Parhar 
396954e4ee71SNavdeep Parhar 	KASSERT(txpkts->npkt > 0, ("%s: txpkts is empty", __func__));
397054e4ee71SNavdeep Parhar 
397154e4ee71SNavdeep Parhar 	start = (uintptr_t)eq->desc;
397254e4ee71SNavdeep Parhar 	end = (uintptr_t)eq->spg;
397354e4ee71SNavdeep Parhar 
397454e4ee71SNavdeep Parhar 	/* Checksum offload */
397554e4ee71SNavdeep Parhar 	ctrl = 0;
3976b8531380SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO)))
397754e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_IPCSUM_DIS;
3978b8531380SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
3979b8531380SNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO)))
398054e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_L4CSUM_DIS;
3981b8531380SNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
3982b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
398354e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
398454e4ee71SNavdeep Parhar 
398554e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
398654e4ee71SNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
398754e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
398854e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
398954e4ee71SNavdeep Parhar 	}
399054e4ee71SNavdeep Parhar 
399154e4ee71SNavdeep Parhar 	/*
399254e4ee71SNavdeep Parhar 	 * The previous packet's SGL must have ended at a 16 byte boundary (this
399354e4ee71SNavdeep Parhar 	 * is required by the firmware/hardware).  It follows that flitp cannot
399454e4ee71SNavdeep Parhar 	 * wrap around between the ULPTX master command and ULPTX subcommand (8
399554e4ee71SNavdeep Parhar 	 * bytes each), and that it can not wrap around in the middle of the
399654e4ee71SNavdeep Parhar 	 * cpl_tx_pkt_core either.
399754e4ee71SNavdeep Parhar 	 */
399854e4ee71SNavdeep Parhar 	flitp = (uintptr_t)txpkts->flitp;
399954e4ee71SNavdeep Parhar 	KASSERT((flitp & 0xf) == 0,
400054e4ee71SNavdeep Parhar 	    ("%s: last SGL did not end at 16 byte boundary: %p",
400154e4ee71SNavdeep Parhar 	    __func__, txpkts->flitp));
400254e4ee71SNavdeep Parhar 
400354e4ee71SNavdeep Parhar 	/* ULP master command */
400454e4ee71SNavdeep Parhar 	ulpmc = (void *)flitp;
4005aa2457e1SNavdeep Parhar 	ulpmc->cmd_dest = htonl(V_ULPTX_CMD(ULP_TX_PKT) | V_ULP_TXPKT_DEST(0) |
4006aa2457e1SNavdeep Parhar 	    V_ULP_TXPKT_FID(eq->iqid));
400754e4ee71SNavdeep Parhar 	ulpmc->len = htonl(howmany(sizeof(*ulpmc) + sizeof(*ulpsc) +
400854e4ee71SNavdeep Parhar 	    sizeof(*cpl) + 8 * sgl->nflits, 16));
400954e4ee71SNavdeep Parhar 
401054e4ee71SNavdeep Parhar 	/* ULP subcommand */
401154e4ee71SNavdeep Parhar 	ulpsc = (void *)(ulpmc + 1);
401254e4ee71SNavdeep Parhar 	ulpsc->cmd_more = htobe32(V_ULPTX_CMD((u32)ULP_TX_SC_IMM) |
401354e4ee71SNavdeep Parhar 	    F_ULP_TX_SC_MORE);
401454e4ee71SNavdeep Parhar 	ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
401554e4ee71SNavdeep Parhar 
401654e4ee71SNavdeep Parhar 	flitp += sizeof(*ulpmc) + sizeof(*ulpsc);
401754e4ee71SNavdeep Parhar 	if (flitp == end)
401854e4ee71SNavdeep Parhar 		flitp = start;
401954e4ee71SNavdeep Parhar 
402054e4ee71SNavdeep Parhar 	/* CPL_TX_PKT */
402154e4ee71SNavdeep Parhar 	cpl = (void *)flitp;
402254e4ee71SNavdeep Parhar 	cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
402354e4ee71SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf));
402454e4ee71SNavdeep Parhar 	cpl->pack = 0;
402554e4ee71SNavdeep Parhar 	cpl->len = htobe16(m->m_pkthdr.len);
402654e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl);
402754e4ee71SNavdeep Parhar 
402854e4ee71SNavdeep Parhar 	flitp += sizeof(*cpl);
402954e4ee71SNavdeep Parhar 	if (flitp == end)
403054e4ee71SNavdeep Parhar 		flitp = start;
403154e4ee71SNavdeep Parhar 
403254e4ee71SNavdeep Parhar 	/* SGL for this frame */
403354e4ee71SNavdeep Parhar 	dst = (caddr_t)flitp;
403454e4ee71SNavdeep Parhar 	txpkts->nflits += write_sgl_to_txd(eq, sgl, &dst);
403554e4ee71SNavdeep Parhar 	txpkts->flitp = (void *)dst;
403654e4ee71SNavdeep Parhar 
403754e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)dst & 0xf) == 0,
403854e4ee71SNavdeep Parhar 	    ("%s: SGL ends at %p (not a 16 byte boundary)", __func__, dst));
403954e4ee71SNavdeep Parhar }
404054e4ee71SNavdeep Parhar 
404154e4ee71SNavdeep Parhar /*
404254e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
404354e4ee71SNavdeep Parhar  * add a 0 filled flit at the end.  It returns 1 in that case.
404454e4ee71SNavdeep Parhar  */
404554e4ee71SNavdeep Parhar static int
404654e4ee71SNavdeep Parhar write_sgl_to_txd(struct sge_eq *eq, struct sgl *sgl, caddr_t *to)
404754e4ee71SNavdeep Parhar {
404854e4ee71SNavdeep Parhar 	__be64 *flitp, *end;
404954e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
405054e4ee71SNavdeep Parhar 	bus_dma_segment_t *seg;
405154e4ee71SNavdeep Parhar 	int i, padded;
405254e4ee71SNavdeep Parhar 
405354e4ee71SNavdeep Parhar 	KASSERT(sgl->nsegs > 0 && sgl->nflits > 0,
405454e4ee71SNavdeep Parhar 	    ("%s: bad SGL - nsegs=%d, nflits=%d",
405554e4ee71SNavdeep Parhar 	    __func__, sgl->nsegs, sgl->nflits));
405654e4ee71SNavdeep Parhar 
405754e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
405854e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
405954e4ee71SNavdeep Parhar 
406054e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
406154e4ee71SNavdeep Parhar 	end = flitp + sgl->nflits;
406254e4ee71SNavdeep Parhar 	seg = &sgl->seg[0];
406354e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
406454e4ee71SNavdeep Parhar 
406554e4ee71SNavdeep Parhar 	/*
406654e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
406754e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
406854e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
406954e4ee71SNavdeep Parhar 	 */
407054e4ee71SNavdeep Parhar 
407154e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
407254e4ee71SNavdeep Parhar 	    V_ULPTX_NSGE(sgl->nsegs));
407354e4ee71SNavdeep Parhar 	usgl->len0 = htobe32(seg->ds_len);
407454e4ee71SNavdeep Parhar 	usgl->addr0 = htobe64(seg->ds_addr);
407554e4ee71SNavdeep Parhar 	seg++;
407654e4ee71SNavdeep Parhar 
407754e4ee71SNavdeep Parhar 	if ((uintptr_t)end <= (uintptr_t)eq->spg) {
407854e4ee71SNavdeep Parhar 
407954e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
408054e4ee71SNavdeep Parhar 
408154e4ee71SNavdeep Parhar 		for (i = 0; i < sgl->nsegs - 1; i++, seg++) {
408254e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ds_len);
408354e4ee71SNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ds_addr);
408454e4ee71SNavdeep Parhar 		}
408554e4ee71SNavdeep Parhar 		if (i & 1)
408654e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
408754e4ee71SNavdeep Parhar 	} else {
408854e4ee71SNavdeep Parhar 
408954e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
409054e4ee71SNavdeep Parhar 
409154e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
409254e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
409354e4ee71SNavdeep Parhar 		for (i = 0; i < sgl->nflits - 2; i++) {
409454e4ee71SNavdeep Parhar 			if ((uintptr_t)flitp == (uintptr_t)eq->spg)
409554e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
409654e4ee71SNavdeep Parhar 			*flitp++ = get_flit(seg, sgl->nsegs - 1, i);
409754e4ee71SNavdeep Parhar 		}
409854e4ee71SNavdeep Parhar 		end = flitp;
409954e4ee71SNavdeep Parhar 	}
410054e4ee71SNavdeep Parhar 
410154e4ee71SNavdeep Parhar 	if ((uintptr_t)end & 0xf) {
410254e4ee71SNavdeep Parhar 		*(uint64_t *)end = 0;
410354e4ee71SNavdeep Parhar 		end++;
410454e4ee71SNavdeep Parhar 		padded = 1;
410554e4ee71SNavdeep Parhar 	} else
410654e4ee71SNavdeep Parhar 		padded = 0;
410754e4ee71SNavdeep Parhar 
410854e4ee71SNavdeep Parhar 	if ((uintptr_t)end == (uintptr_t)eq->spg)
410954e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
411054e4ee71SNavdeep Parhar 	else
411154e4ee71SNavdeep Parhar 		*to = (void *)end;
411254e4ee71SNavdeep Parhar 
411354e4ee71SNavdeep Parhar 	return (padded);
411454e4ee71SNavdeep Parhar }
411554e4ee71SNavdeep Parhar 
411654e4ee71SNavdeep Parhar static inline void
411754e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
411854e4ee71SNavdeep Parhar {
411909fe6320SNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <= (uintptr_t)eq->spg)) {
412054e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
412154e4ee71SNavdeep Parhar 		(*to) += len;
412254e4ee71SNavdeep Parhar 	} else {
412354e4ee71SNavdeep Parhar 		int portion = (uintptr_t)eq->spg - (uintptr_t)(*to);
412454e4ee71SNavdeep Parhar 
412554e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
412654e4ee71SNavdeep Parhar 		from += portion;
412754e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
412854e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
412954e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
413054e4ee71SNavdeep Parhar 	}
413154e4ee71SNavdeep Parhar }
413254e4ee71SNavdeep Parhar 
413354e4ee71SNavdeep Parhar static inline void
4134f7dfe243SNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq)
413554e4ee71SNavdeep Parhar {
4136d14b0ac1SNavdeep Parhar 	u_int db, pending;
4137d14b0ac1SNavdeep Parhar 
4138d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
4139d14b0ac1SNavdeep Parhar 	pending = eq->pending;
4140d14b0ac1SNavdeep Parhar 	if (pending > 1)
414177ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
414254e4ee71SNavdeep Parhar 	eq->pending = 0;
4143d14b0ac1SNavdeep Parhar 	wmb();
4144d14b0ac1SNavdeep Parhar 
4145d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
4146d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
4147d14b0ac1SNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(pending));
4148d14b0ac1SNavdeep Parhar 		return;
4149d14b0ac1SNavdeep Parhar 
415077ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
4151d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
4152d14b0ac1SNavdeep Parhar 		int i;
4153d14b0ac1SNavdeep Parhar 
4154d14b0ac1SNavdeep Parhar 		/*
4155d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
4156d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
415777ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
4158d14b0ac1SNavdeep Parhar 		 */
4159d14b0ac1SNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && pending == 1,
4160d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
4161d14b0ac1SNavdeep Parhar 		    __func__, eq->doorbells, pending, eq->pidx, eq));
4162d14b0ac1SNavdeep Parhar 
4163d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
4164d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
4165d14b0ac1SNavdeep Parhar 		i = eq->pidx ? eq->pidx - 1 : eq->cap - 1;
4166d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
4167d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
4168d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
4169d14b0ac1SNavdeep Parhar 		wmb();
4170d14b0ac1SNavdeep Parhar 		return;
4171d14b0ac1SNavdeep Parhar 	}
4172d14b0ac1SNavdeep Parhar 
4173d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
4174d14b0ac1SNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(pending));
4175d14b0ac1SNavdeep Parhar 		wmb();
4176d14b0ac1SNavdeep Parhar 		return;
4177d14b0ac1SNavdeep Parhar 
4178d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
4179d14b0ac1SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL),
4180d14b0ac1SNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(pending));
4181d14b0ac1SNavdeep Parhar 		return;
4182d14b0ac1SNavdeep Parhar 	}
418354e4ee71SNavdeep Parhar }
418454e4ee71SNavdeep Parhar 
4185e874ff7aSNavdeep Parhar static inline int
4186e874ff7aSNavdeep Parhar reclaimable(struct sge_eq *eq)
418754e4ee71SNavdeep Parhar {
4188e874ff7aSNavdeep Parhar 	unsigned int cidx;
418954e4ee71SNavdeep Parhar 
419054e4ee71SNavdeep Parhar 	cidx = eq->spg->cidx;	/* stable snapshot */
4191733b9277SNavdeep Parhar 	cidx = be16toh(cidx);
419254e4ee71SNavdeep Parhar 
419354e4ee71SNavdeep Parhar 	if (cidx >= eq->cidx)
4194e874ff7aSNavdeep Parhar 		return (cidx - eq->cidx);
419554e4ee71SNavdeep Parhar 	else
4196e874ff7aSNavdeep Parhar 		return (cidx + eq->cap - eq->cidx);
4197e874ff7aSNavdeep Parhar }
419854e4ee71SNavdeep Parhar 
4199e874ff7aSNavdeep Parhar /*
4200e874ff7aSNavdeep Parhar  * There are "can_reclaim" tx descriptors ready to be reclaimed.  Reclaim as
4201e874ff7aSNavdeep Parhar  * many as possible but stop when there are around "n" mbufs to free.
4202e874ff7aSNavdeep Parhar  *
4203e874ff7aSNavdeep Parhar  * The actual number reclaimed is provided as the return value.
4204e874ff7aSNavdeep Parhar  */
4205e874ff7aSNavdeep Parhar static int
4206f7dfe243SNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, int can_reclaim, int n)
4207e874ff7aSNavdeep Parhar {
4208e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
4209733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
4210e874ff7aSNavdeep Parhar 	struct tx_map *txm;
4211e874ff7aSNavdeep Parhar 	unsigned int reclaimed, maps;
4212f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
421354e4ee71SNavdeep Parhar 
4214733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
4215e874ff7aSNavdeep Parhar 
4216e874ff7aSNavdeep Parhar 	if (can_reclaim == 0)
4217e874ff7aSNavdeep Parhar 		can_reclaim = reclaimable(eq);
421854e4ee71SNavdeep Parhar 
421954e4ee71SNavdeep Parhar 	maps = reclaimed = 0;
4220e874ff7aSNavdeep Parhar 	while (can_reclaim && maps < n) {
422154e4ee71SNavdeep Parhar 		int ndesc;
422254e4ee71SNavdeep Parhar 
4223f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
422454e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
422554e4ee71SNavdeep Parhar 
422654e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
422754e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
422854e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
422954e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
423054e4ee71SNavdeep Parhar 
4231f7dfe243SNavdeep Parhar 		maps += txsd->credits;
4232e874ff7aSNavdeep Parhar 
423354e4ee71SNavdeep Parhar 		reclaimed += ndesc;
423454e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
423554e4ee71SNavdeep Parhar 
4236e874ff7aSNavdeep Parhar 		eq->cidx += ndesc;
4237e874ff7aSNavdeep Parhar 		if (__predict_false(eq->cidx >= eq->cap))
4238e874ff7aSNavdeep Parhar 			eq->cidx -= eq->cap;
4239e874ff7aSNavdeep Parhar 	}
4240e874ff7aSNavdeep Parhar 
4241733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
4242733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_cidx];
4243e874ff7aSNavdeep Parhar 	if (maps)
4244e874ff7aSNavdeep Parhar 		prefetch(txm->m);
424554e4ee71SNavdeep Parhar 
424654e4ee71SNavdeep Parhar 	eq->avail += reclaimed;
424754e4ee71SNavdeep Parhar 	KASSERT(eq->avail < eq->cap,	/* avail tops out at (cap - 1) */
424854e4ee71SNavdeep Parhar 	    ("%s: too many descriptors available", __func__));
424954e4ee71SNavdeep Parhar 
4250733b9277SNavdeep Parhar 	txmaps->map_avail += maps;
4251733b9277SNavdeep Parhar 	KASSERT(txmaps->map_avail <= txmaps->map_total,
425254e4ee71SNavdeep Parhar 	    ("%s: too many maps available", __func__));
425354e4ee71SNavdeep Parhar 
425454e4ee71SNavdeep Parhar 	while (maps--) {
4255e874ff7aSNavdeep Parhar 		struct tx_map *next;
4256e874ff7aSNavdeep Parhar 
4257e874ff7aSNavdeep Parhar 		next = txm + 1;
4258733b9277SNavdeep Parhar 		if (__predict_false(txmaps->map_cidx + 1 == txmaps->map_total))
4259733b9277SNavdeep Parhar 			next = txmaps->maps;
4260e874ff7aSNavdeep Parhar 		prefetch(next->m);
426154e4ee71SNavdeep Parhar 
4262f7dfe243SNavdeep Parhar 		bus_dmamap_unload(txq->tx_tag, txm->map);
426354e4ee71SNavdeep Parhar 		m_freem(txm->m);
426454e4ee71SNavdeep Parhar 		txm->m = NULL;
426554e4ee71SNavdeep Parhar 
4266e874ff7aSNavdeep Parhar 		txm = next;
4267733b9277SNavdeep Parhar 		if (__predict_false(++txmaps->map_cidx == txmaps->map_total))
4268733b9277SNavdeep Parhar 			txmaps->map_cidx = 0;
426954e4ee71SNavdeep Parhar 	}
427054e4ee71SNavdeep Parhar 
427154e4ee71SNavdeep Parhar 	return (reclaimed);
427254e4ee71SNavdeep Parhar }
427354e4ee71SNavdeep Parhar 
427454e4ee71SNavdeep Parhar static void
427554e4ee71SNavdeep Parhar write_eqflush_wr(struct sge_eq *eq)
427654e4ee71SNavdeep Parhar {
427754e4ee71SNavdeep Parhar 	struct fw_eq_flush_wr *wr;
427854e4ee71SNavdeep Parhar 
427954e4ee71SNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
428054e4ee71SNavdeep Parhar 	KASSERT(eq->avail > 0, ("%s: no descriptors left.", __func__));
4281733b9277SNavdeep Parhar 	KASSERT(!(eq->flags & EQ_CRFLUSHED), ("%s: flushed already", __func__));
428254e4ee71SNavdeep Parhar 
428354e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
428454e4ee71SNavdeep Parhar 	bzero(wr, sizeof(*wr));
428554e4ee71SNavdeep Parhar 	wr->opcode = FW_EQ_FLUSH_WR;
428654e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(sizeof(*wr) / 16) |
428754e4ee71SNavdeep Parhar 	    F_FW_WR_EQUEQ | F_FW_WR_EQUIQ);
428854e4ee71SNavdeep Parhar 
4289733b9277SNavdeep Parhar 	eq->flags |= (EQ_CRFLUSHED | EQ_STALLED);
429054e4ee71SNavdeep Parhar 	eq->pending++;
429154e4ee71SNavdeep Parhar 	eq->avail--;
429254e4ee71SNavdeep Parhar 	if (++eq->pidx == eq->cap)
429354e4ee71SNavdeep Parhar 		eq->pidx = 0;
429454e4ee71SNavdeep Parhar }
429554e4ee71SNavdeep Parhar 
429654e4ee71SNavdeep Parhar static __be64
429754e4ee71SNavdeep Parhar get_flit(bus_dma_segment_t *sgl, int nsegs, int idx)
429854e4ee71SNavdeep Parhar {
429954e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
430054e4ee71SNavdeep Parhar 
430154e4ee71SNavdeep Parhar 	switch (idx % 3) {
430254e4ee71SNavdeep Parhar 	case 0: {
430354e4ee71SNavdeep Parhar 		__be64 rc;
430454e4ee71SNavdeep Parhar 
430554e4ee71SNavdeep Parhar 		rc = htobe32(sgl[i].ds_len);
430654e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
430754e4ee71SNavdeep Parhar 			rc |= (uint64_t)htobe32(sgl[i + 1].ds_len) << 32;
430854e4ee71SNavdeep Parhar 
430954e4ee71SNavdeep Parhar 		return (rc);
431054e4ee71SNavdeep Parhar 	}
431154e4ee71SNavdeep Parhar 	case 1:
431254e4ee71SNavdeep Parhar 		return htobe64(sgl[i].ds_addr);
431354e4ee71SNavdeep Parhar 	case 2:
431454e4ee71SNavdeep Parhar 		return htobe64(sgl[i + 1].ds_addr);
431554e4ee71SNavdeep Parhar 	}
431654e4ee71SNavdeep Parhar 
431754e4ee71SNavdeep Parhar 	return (0);
431854e4ee71SNavdeep Parhar }
431954e4ee71SNavdeep Parhar 
432054e4ee71SNavdeep Parhar static void
432138035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp)
432254e4ee71SNavdeep Parhar {
432338035ed6SNavdeep Parhar 	int8_t zidx, hwidx, idx;
432438035ed6SNavdeep Parhar 	uint16_t region1, region3;
432538035ed6SNavdeep Parhar 	int spare, spare_needed, n;
432638035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
432738035ed6SNavdeep Parhar 	struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0];
432854e4ee71SNavdeep Parhar 
432938035ed6SNavdeep Parhar 	/*
433038035ed6SNavdeep Parhar 	 * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize
433138035ed6SNavdeep Parhar 	 * large enough for the max payload and cluster metadata.  Otherwise
433238035ed6SNavdeep Parhar 	 * settle for the largest bufsize that leaves enough room in the cluster
433338035ed6SNavdeep Parhar 	 * for metadata.
433438035ed6SNavdeep Parhar 	 *
433538035ed6SNavdeep Parhar 	 * Without buffer packing: Look for the smallest zone which has a
433638035ed6SNavdeep Parhar 	 * bufsize large enough for the max payload.  Settle for the largest
433738035ed6SNavdeep Parhar 	 * bufsize available if there's nothing big enough for max payload.
433838035ed6SNavdeep Parhar 	 */
433938035ed6SNavdeep Parhar 	spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0;
434038035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[0];
434138035ed6SNavdeep Parhar 	hwidx = -1;
434238035ed6SNavdeep Parhar 	for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) {
434338035ed6SNavdeep Parhar 		if (swz->size > largest_rx_cluster) {
434438035ed6SNavdeep Parhar 			if (__predict_true(hwidx != -1))
434538035ed6SNavdeep Parhar 				break;
434638035ed6SNavdeep Parhar 
434738035ed6SNavdeep Parhar 			/*
434838035ed6SNavdeep Parhar 			 * This is a misconfiguration.  largest_rx_cluster is
434938035ed6SNavdeep Parhar 			 * preventing us from finding a refill source.  See
435038035ed6SNavdeep Parhar 			 * dev.t5nex.<n>.buffer_sizes to figure out why.
435138035ed6SNavdeep Parhar 			 */
435238035ed6SNavdeep Parhar 			device_printf(sc->dev, "largest_rx_cluster=%u leaves no"
435338035ed6SNavdeep Parhar 			    " refill source for fl %p (dma %u).  Ignored.\n",
435438035ed6SNavdeep Parhar 			    largest_rx_cluster, fl, maxp);
435538035ed6SNavdeep Parhar 		}
435638035ed6SNavdeep Parhar 		for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) {
435738035ed6SNavdeep Parhar 			hwb = &hwb_list[idx];
435838035ed6SNavdeep Parhar 			spare = swz->size - hwb->size;
435938035ed6SNavdeep Parhar 			if (spare < spare_needed)
436038035ed6SNavdeep Parhar 				continue;
436138035ed6SNavdeep Parhar 
436238035ed6SNavdeep Parhar 			hwidx = idx;		/* best option so far */
436338035ed6SNavdeep Parhar 			if (hwb->size >= maxp) {
436438035ed6SNavdeep Parhar 
436538035ed6SNavdeep Parhar 				if ((fl->flags & FL_BUF_PACKING) == 0)
436638035ed6SNavdeep Parhar 					goto done; /* stop looking (not packing) */
436738035ed6SNavdeep Parhar 
436838035ed6SNavdeep Parhar 				if (swz->size >= safest_rx_cluster)
436938035ed6SNavdeep Parhar 					goto done; /* stop looking (packing) */
437038035ed6SNavdeep Parhar 			}
437138035ed6SNavdeep Parhar 			break;		/* keep looking, next zone */
437238035ed6SNavdeep Parhar 		}
437338035ed6SNavdeep Parhar 	}
437438035ed6SNavdeep Parhar done:
437538035ed6SNavdeep Parhar 	/* A usable hwidx has been located. */
437638035ed6SNavdeep Parhar 	MPASS(hwidx != -1);
437738035ed6SNavdeep Parhar 	hwb = &hwb_list[hwidx];
437838035ed6SNavdeep Parhar 	zidx = hwb->zidx;
437938035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[zidx];
438038035ed6SNavdeep Parhar 	region1 = 0;
438138035ed6SNavdeep Parhar 	region3 = swz->size - hwb->size;
438238035ed6SNavdeep Parhar 
438338035ed6SNavdeep Parhar 	/*
438438035ed6SNavdeep Parhar 	 * Stay within this zone and see if there is a better match when mbuf
438538035ed6SNavdeep Parhar 	 * inlining is allowed.  Remember that the hwidx's are sorted in
438638035ed6SNavdeep Parhar 	 * decreasing order of size (so in increasing order of spare area).
438738035ed6SNavdeep Parhar 	 */
438838035ed6SNavdeep Parhar 	for (idx = hwidx; idx != -1; idx = hwb->next) {
438938035ed6SNavdeep Parhar 		hwb = &hwb_list[idx];
439038035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
439138035ed6SNavdeep Parhar 
439238035ed6SNavdeep Parhar 		if (allow_mbufs_in_cluster == 0 || hwb->size < maxp)
439338035ed6SNavdeep Parhar 			break;
4394*e3207e19SNavdeep Parhar 
4395*e3207e19SNavdeep Parhar 		/*
4396*e3207e19SNavdeep Parhar 		 * Do not inline mbufs if doing so would violate the pad/pack
4397*e3207e19SNavdeep Parhar 		 * boundary alignment requirement.
4398*e3207e19SNavdeep Parhar 		 */
4399*e3207e19SNavdeep Parhar 		if (fl_pad && (MSIZE % sc->sge.pad_boundary) != 0)
4400*e3207e19SNavdeep Parhar 			continue;
4401*e3207e19SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING &&
4402*e3207e19SNavdeep Parhar 		    (MSIZE % sc->sge.pack_boundary) != 0)
4403*e3207e19SNavdeep Parhar 			continue;
4404*e3207e19SNavdeep Parhar 
440538035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
440638035ed6SNavdeep Parhar 			continue;
440738035ed6SNavdeep Parhar 		n = (spare - CL_METADATA_SIZE) / MSIZE;
440838035ed6SNavdeep Parhar 		if (n > howmany(hwb->size, maxp))
440938035ed6SNavdeep Parhar 			break;
441038035ed6SNavdeep Parhar 
441138035ed6SNavdeep Parhar 		hwidx = idx;
44121458bff9SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
441338035ed6SNavdeep Parhar 			region1 = n * MSIZE;
441438035ed6SNavdeep Parhar 			region3 = spare - region1;
441538035ed6SNavdeep Parhar 		} else {
441638035ed6SNavdeep Parhar 			region1 = MSIZE;
441738035ed6SNavdeep Parhar 			region3 = spare - region1;
441838035ed6SNavdeep Parhar 			break;
441938035ed6SNavdeep Parhar 		}
442038035ed6SNavdeep Parhar 	}
442138035ed6SNavdeep Parhar 
442238035ed6SNavdeep Parhar 	KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES,
442338035ed6SNavdeep Parhar 	    ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp));
442438035ed6SNavdeep Parhar 	KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES,
442538035ed6SNavdeep Parhar 	    ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp));
442638035ed6SNavdeep Parhar 	KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 ==
442738035ed6SNavdeep Parhar 	    sc->sge.sw_zone_info[zidx].size,
442838035ed6SNavdeep Parhar 	    ("%s: bad buffer layout for fl %p, maxp %d. "
442938035ed6SNavdeep Parhar 		"cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
443038035ed6SNavdeep Parhar 		sc->sge.sw_zone_info[zidx].size, region1,
443138035ed6SNavdeep Parhar 		sc->sge.hw_buf_info[hwidx].size, region3));
443238035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING || region1 > 0) {
443338035ed6SNavdeep Parhar 		KASSERT(region3 >= CL_METADATA_SIZE,
443438035ed6SNavdeep Parhar 		    ("%s: no room for metadata.  fl %p, maxp %d; "
443538035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
443638035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
443738035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
443838035ed6SNavdeep Parhar 		KASSERT(region1 % MSIZE == 0,
443938035ed6SNavdeep Parhar 		    ("%s: bad mbuf region for fl %p, maxp %d. "
444038035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
444138035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
444238035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
444338035ed6SNavdeep Parhar 	}
444438035ed6SNavdeep Parhar 
444538035ed6SNavdeep Parhar 	fl->cll_def.zidx = zidx;
444638035ed6SNavdeep Parhar 	fl->cll_def.hwidx = hwidx;
444738035ed6SNavdeep Parhar 	fl->cll_def.region1 = region1;
444838035ed6SNavdeep Parhar 	fl->cll_def.region3 = region3;
444938035ed6SNavdeep Parhar }
445038035ed6SNavdeep Parhar 
445138035ed6SNavdeep Parhar static void
445238035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl)
445338035ed6SNavdeep Parhar {
445438035ed6SNavdeep Parhar 	struct sge *s = &sc->sge;
445538035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
445638035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
445738035ed6SNavdeep Parhar 	int spare;
445838035ed6SNavdeep Parhar 	int8_t hwidx;
445938035ed6SNavdeep Parhar 
446038035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
446138035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;	/* with room for metadata */
446238035ed6SNavdeep Parhar 	else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) {
446338035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;
446438035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[hwidx];
446538035ed6SNavdeep Parhar 		swz = &s->sw_zone_info[hwb->zidx];
446638035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
446738035ed6SNavdeep Parhar 
446838035ed6SNavdeep Parhar 		/* no good if there isn't room for an mbuf as well */
446938035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
447038035ed6SNavdeep Parhar 			hwidx = s->safe_hwidx1;
447138035ed6SNavdeep Parhar 	} else
447238035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx1;
447338035ed6SNavdeep Parhar 
447438035ed6SNavdeep Parhar 	if (hwidx == -1) {
447538035ed6SNavdeep Parhar 		/* No fallback source */
447638035ed6SNavdeep Parhar 		fl->cll_alt.hwidx = -1;
447738035ed6SNavdeep Parhar 		fl->cll_alt.zidx = -1;
447838035ed6SNavdeep Parhar 
44791458bff9SNavdeep Parhar 		return;
448054e4ee71SNavdeep Parhar 	}
448154e4ee71SNavdeep Parhar 
448238035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[hwidx];
448338035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[hwb->zidx];
448438035ed6SNavdeep Parhar 	spare = swz->size - hwb->size;
448538035ed6SNavdeep Parhar 	fl->cll_alt.hwidx = hwidx;
448638035ed6SNavdeep Parhar 	fl->cll_alt.zidx = hwb->zidx;
4487*e3207e19SNavdeep Parhar 	if (allow_mbufs_in_cluster &&
4488*e3207e19SNavdeep Parhar 	    (fl_pad == 0 || (MSIZE % sc->sge.pad_boundary) == 0) &&
4489*e3207e19SNavdeep Parhar 	    (!(fl->flags & FL_BUF_PACKING) || (MSIZE % sc->sge.pack_boundary) == 0))
449038035ed6SNavdeep Parhar 		fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE;
44911458bff9SNavdeep Parhar 	else
449238035ed6SNavdeep Parhar 		fl->cll_alt.region1 = 0;
449338035ed6SNavdeep Parhar 	fl->cll_alt.region3 = spare - fl->cll_alt.region1;
449454e4ee71SNavdeep Parhar }
4495ecb79ca4SNavdeep Parhar 
4496733b9277SNavdeep Parhar static void
4497733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
4498ecb79ca4SNavdeep Parhar {
4499733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
4500733b9277SNavdeep Parhar 	FL_LOCK(fl);
4501733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
4502733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
4503733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
4504733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
4505733b9277SNavdeep Parhar 	}
4506733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
4507733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
4508733b9277SNavdeep Parhar }
4509ecb79ca4SNavdeep Parhar 
4510733b9277SNavdeep Parhar static int
4511733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
4512733b9277SNavdeep Parhar     struct mbuf *m)
4513733b9277SNavdeep Parhar {
4514733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
4515733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
4516733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4517733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
4518733b9277SNavdeep Parhar 	struct sge_eq *eq;
4519733b9277SNavdeep Parhar 
4520733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
4521733b9277SNavdeep Parhar 	    rss->opcode));
4522733b9277SNavdeep Parhar 
4523733b9277SNavdeep Parhar 	eq = s->eqmap[qid - s->eq_start];
4524733b9277SNavdeep Parhar 	EQ_LOCK(eq);
4525733b9277SNavdeep Parhar 	KASSERT(eq->flags & EQ_CRFLUSHED,
4526733b9277SNavdeep Parhar 	    ("%s: unsolicited egress update", __func__));
4527733b9277SNavdeep Parhar 	eq->flags &= ~EQ_CRFLUSHED;
4528733b9277SNavdeep Parhar 	eq->egr_update++;
4529733b9277SNavdeep Parhar 
4530733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_DOOMED))
4531733b9277SNavdeep Parhar 		wakeup_one(eq);
4532733b9277SNavdeep Parhar 	else if (eq->flags & EQ_STALLED && can_resume_tx(eq))
4533733b9277SNavdeep Parhar 		taskqueue_enqueue(sc->tq[eq->tx_chan], &eq->tx_task);
4534733b9277SNavdeep Parhar 	EQ_UNLOCK(eq);
4535ecb79ca4SNavdeep Parhar 
4536ecb79ca4SNavdeep Parhar 	return (0);
4537ecb79ca4SNavdeep Parhar }
4538f7dfe243SNavdeep Parhar 
45390abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
45400abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
45410abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
45420abd31e2SNavdeep Parhar 
4543733b9277SNavdeep Parhar static int
45441b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
454556599263SNavdeep Parhar {
45461b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
454756599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
454856599263SNavdeep Parhar 
4549733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
4550733b9277SNavdeep Parhar 	    rss->opcode));
4551733b9277SNavdeep Parhar 
45520abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
45530abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
45540abd31e2SNavdeep Parhar 
45550abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
45560abd31e2SNavdeep Parhar 		return (sc->cpl_handler[rss2->opcode](iq, rss2, m));
45570abd31e2SNavdeep Parhar 	}
45580abd31e2SNavdeep Parhar 
45591b4cc91fSNavdeep Parhar 	return (sc->fw_msg_handler[cpl->type](sc, &cpl->data[0]));
4560f7dfe243SNavdeep Parhar }
4561af49c942SNavdeep Parhar 
4562af49c942SNavdeep Parhar static int
456356599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
4564af49c942SNavdeep Parhar {
4565af49c942SNavdeep Parhar 	uint16_t *id = arg1;
4566af49c942SNavdeep Parhar 	int i = *id;
4567af49c942SNavdeep Parhar 
4568af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
4569af49c942SNavdeep Parhar }
457038035ed6SNavdeep Parhar 
457138035ed6SNavdeep Parhar static int
457238035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
457338035ed6SNavdeep Parhar {
457438035ed6SNavdeep Parhar 	struct sge *s = arg1;
457538035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &s->hw_buf_info[0];
457638035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &s->sw_zone_info[0];
457738035ed6SNavdeep Parhar 	int i, rc;
457838035ed6SNavdeep Parhar 	struct sbuf sb;
457938035ed6SNavdeep Parhar 	char c;
458038035ed6SNavdeep Parhar 
458138035ed6SNavdeep Parhar 	sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND);
458238035ed6SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) {
458338035ed6SNavdeep Parhar 		if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster)
458438035ed6SNavdeep Parhar 			c = '*';
458538035ed6SNavdeep Parhar 		else
458638035ed6SNavdeep Parhar 			c = '\0';
458738035ed6SNavdeep Parhar 
458838035ed6SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", hwb->size, c);
458938035ed6SNavdeep Parhar 	}
459038035ed6SNavdeep Parhar 	sbuf_trim(&sb);
459138035ed6SNavdeep Parhar 	sbuf_finish(&sb);
459238035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
459338035ed6SNavdeep Parhar 	sbuf_delete(&sb);
459438035ed6SNavdeep Parhar 	return (rc);
459538035ed6SNavdeep Parhar }
4596