xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision d76bbe175af788af688df374bed82087571d33a3)
154e4ee71SNavdeep Parhar /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  */
2954e4ee71SNavdeep Parhar 
3054e4ee71SNavdeep Parhar #include <sys/cdefs.h>
3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3254e4ee71SNavdeep Parhar 
3354e4ee71SNavdeep Parhar #include "opt_inet.h"
34a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
35eff62dbaSNavdeep Parhar #include "opt_ratelimit.h"
3654e4ee71SNavdeep Parhar 
3754e4ee71SNavdeep Parhar #include <sys/types.h>
38c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
3954e4ee71SNavdeep Parhar #include <sys/mbuf.h>
4054e4ee71SNavdeep Parhar #include <sys/socket.h>
4154e4ee71SNavdeep Parhar #include <sys/kernel.h>
42ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
43ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4438035ed6SNavdeep Parhar #include <sys/sbuf.h>
45ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
46480e603cSNavdeep Parhar #include <sys/time.h>
477951040fSNavdeep Parhar #include <sys/sglist.h>
4854e4ee71SNavdeep Parhar #include <sys/sysctl.h>
49733b9277SNavdeep Parhar #include <sys/smp.h>
5082eff304SNavdeep Parhar #include <sys/counter.h>
5154e4ee71SNavdeep Parhar #include <net/bpf.h>
5254e4ee71SNavdeep Parhar #include <net/ethernet.h>
5354e4ee71SNavdeep Parhar #include <net/if.h>
5454e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
5554e4ee71SNavdeep Parhar #include <netinet/in.h>
5654e4ee71SNavdeep Parhar #include <netinet/ip.h>
57a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
5854e4ee71SNavdeep Parhar #include <netinet/tcp.h>
59786099deSNavdeep Parhar #include <netinet/udp.h>
606af45170SJohn Baldwin #include <machine/in_cksum.h>
6164db8966SDimitry Andric #include <machine/md_var.h>
6238035ed6SNavdeep Parhar #include <vm/vm.h>
6338035ed6SNavdeep Parhar #include <vm/pmap.h>
64298d969cSNavdeep Parhar #ifdef DEV_NETMAP
65298d969cSNavdeep Parhar #include <machine/bus.h>
66298d969cSNavdeep Parhar #include <sys/selinfo.h>
67298d969cSNavdeep Parhar #include <net/if_var.h>
68298d969cSNavdeep Parhar #include <net/netmap.h>
69298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
70298d969cSNavdeep Parhar #endif
7154e4ee71SNavdeep Parhar 
7254e4ee71SNavdeep Parhar #include "common/common.h"
7354e4ee71SNavdeep Parhar #include "common/t4_regs.h"
7454e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
7554e4ee71SNavdeep Parhar #include "common/t4_msg.h"
76671bf2b8SNavdeep Parhar #include "t4_l2t.h"
777951040fSNavdeep Parhar #include "t4_mp_ring.h"
7854e4ee71SNavdeep Parhar 
79d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
80d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
81d14b0ac1SNavdeep Parhar #else
82d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
83d14b0ac1SNavdeep Parhar #endif
84d14b0ac1SNavdeep Parhar 
855cdaef71SJohn Baldwin /* Internal mbuf flags stored in PH_loc.eight[1]. */
86*d76bbe17SJohn Baldwin #define	MC_NOMAP		0x01
875cdaef71SJohn Baldwin #define	MC_RAW_WR		0x02
885cdaef71SJohn Baldwin 
899fb8886bSNavdeep Parhar /*
909fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
919fb8886bSNavdeep Parhar  * 0-7 are valid values.
929fb8886bSNavdeep Parhar  */
93518bca2cSNavdeep Parhar static int fl_pktshift = 0;
942d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pktshift, CTLFLAG_RDTUN, &fl_pktshift, 0,
952d714dbcSJohn Baldwin     "payload DMA offset in rx buffer (bytes)");
9654e4ee71SNavdeep Parhar 
979fb8886bSNavdeep Parhar /*
989fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
999fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1001458bff9SNavdeep Parhar  *  0: disable padding.
1011458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
1029fb8886bSNavdeep Parhar  */
103298d969cSNavdeep Parhar int fl_pad = -1;
1042d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pad, CTLFLAG_RDTUN, &fl_pad, 0,
1052d714dbcSJohn Baldwin     "payload pad boundary (bytes)");
1069fb8886bSNavdeep Parhar 
1079fb8886bSNavdeep Parhar /*
1089fb8886bSNavdeep Parhar  * Status page length.
1099fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1109fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
1119fb8886bSNavdeep Parhar  */
11229c229e9SJohn Baldwin static int spg_len = -1;
1132d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, spg_len, CTLFLAG_RDTUN, &spg_len, 0,
1142d714dbcSJohn Baldwin     "status page size (bytes)");
1159fb8886bSNavdeep Parhar 
1169fb8886bSNavdeep Parhar /*
1179fb8886bSNavdeep Parhar  * Congestion drops.
1189fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1199fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1209fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1219fb8886bSNavdeep Parhar  */
1229fb8886bSNavdeep Parhar static int cong_drop = 0;
1232d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, cong_drop, CTLFLAG_RDTUN, &cong_drop, 0,
1242d714dbcSJohn Baldwin     "Congestion control for RX queues (0 = backpressure, 1 = drop");
12554e4ee71SNavdeep Parhar 
1261458bff9SNavdeep Parhar /*
1271458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1281458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1291458bff9SNavdeep Parhar  *  0: disable buffer packing.
1301458bff9SNavdeep Parhar  *  1: enable buffer packing.
1311458bff9SNavdeep Parhar  */
1321458bff9SNavdeep Parhar static int buffer_packing = -1;
1332d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, buffer_packing, CTLFLAG_RDTUN, &buffer_packing,
1342d714dbcSJohn Baldwin     0, "Enable buffer packing");
1351458bff9SNavdeep Parhar 
1361458bff9SNavdeep Parhar /*
1371458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1381458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
139e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
140e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1411458bff9SNavdeep Parhar  */
1421458bff9SNavdeep Parhar static int fl_pack = -1;
1432d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pack, CTLFLAG_RDTUN, &fl_pack, 0,
1442d714dbcSJohn Baldwin     "payload pack boundary (bytes)");
1451458bff9SNavdeep Parhar 
14638035ed6SNavdeep Parhar /*
14738035ed6SNavdeep Parhar  * Allow the driver to create mbuf(s) in a cluster allocated for rx.
14838035ed6SNavdeep Parhar  * 0: never; always allocate mbufs from the zone_mbuf UMA zone.
14938035ed6SNavdeep Parhar  * 1: ok to create mbuf(s) within a cluster if there is room.
15038035ed6SNavdeep Parhar  */
15138035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1;
1522d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, allow_mbufs_in_cluster, CTLFLAG_RDTUN,
1532d714dbcSJohn Baldwin     &allow_mbufs_in_cluster, 0,
1542d714dbcSJohn Baldwin     "Allow driver to create mbufs within a rx cluster");
15538035ed6SNavdeep Parhar 
15638035ed6SNavdeep Parhar /*
15738035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
15838035ed6SNavdeep Parhar  */
15938035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
1602d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, largest_rx_cluster, CTLFLAG_RDTUN,
1612d714dbcSJohn Baldwin     &largest_rx_cluster, 0, "Largest rx cluster (bytes)");
16238035ed6SNavdeep Parhar 
16338035ed6SNavdeep Parhar /*
16438035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
16538035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
16638035ed6SNavdeep Parhar  */
16738035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
1682d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, safest_rx_cluster, CTLFLAG_RDTUN,
1692d714dbcSJohn Baldwin     &safest_rx_cluster, 0, "Safe rx cluster (bytes)");
17038035ed6SNavdeep Parhar 
171786099deSNavdeep Parhar #ifdef RATELIMIT
172786099deSNavdeep Parhar /*
173786099deSNavdeep Parhar  * Knob to control TCP timestamp rewriting, and the granularity of the tick used
174786099deSNavdeep Parhar  * for rewriting.  -1 and 0-3 are all valid values.
175786099deSNavdeep Parhar  * -1: hardware should leave the TCP timestamps alone.
176786099deSNavdeep Parhar  * 0: 1ms
177786099deSNavdeep Parhar  * 1: 100us
178786099deSNavdeep Parhar  * 2: 10us
179786099deSNavdeep Parhar  * 3: 1us
180786099deSNavdeep Parhar  */
181786099deSNavdeep Parhar static int tsclk = -1;
1822d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tsclk, CTLFLAG_RDTUN, &tsclk, 0,
1832d714dbcSJohn Baldwin     "Control TCP timestamp rewriting when using pacing");
184786099deSNavdeep Parhar 
185786099deSNavdeep Parhar static int eo_max_backlog = 1024 * 1024;
1862d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, eo_max_backlog, CTLFLAG_RDTUN, &eo_max_backlog,
1872d714dbcSJohn Baldwin     0, "Maximum backlog of ratelimited data per flow");
188786099deSNavdeep Parhar #endif
189786099deSNavdeep Parhar 
190d491f8caSNavdeep Parhar /*
191d491f8caSNavdeep Parhar  * The interrupt holdoff timers are multiplied by this value on T6+.
192d491f8caSNavdeep Parhar  * 1 and 3-17 (both inclusive) are legal values.
193d491f8caSNavdeep Parhar  */
194d491f8caSNavdeep Parhar static int tscale = 1;
1952d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tscale, CTLFLAG_RDTUN, &tscale, 0,
1962d714dbcSJohn Baldwin     "Interrupt holdoff timer scale on T6+");
197d491f8caSNavdeep Parhar 
19846f48ee5SNavdeep Parhar /*
19946f48ee5SNavdeep Parhar  * Number of LRO entries in the lro_ctrl structure per rx queue.
20046f48ee5SNavdeep Parhar  */
20146f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES;
2022d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_entries, CTLFLAG_RDTUN, &lro_entries, 0,
2032d714dbcSJohn Baldwin     "Number of LRO entries per RX queue");
20446f48ee5SNavdeep Parhar 
20546f48ee5SNavdeep Parhar /*
20646f48ee5SNavdeep Parhar  * This enables presorting of frames before they're fed into tcp_lro_rx.
20746f48ee5SNavdeep Parhar  */
20846f48ee5SNavdeep Parhar static int lro_mbufs = 0;
2092d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_mbufs, CTLFLAG_RDTUN, &lro_mbufs, 0,
2102d714dbcSJohn Baldwin     "Enable presorting of LRO frames");
21146f48ee5SNavdeep Parhar 
21254e4ee71SNavdeep Parhar struct txpkts {
2137951040fSNavdeep Parhar 	u_int wr_type;		/* type 0 or type 1 */
2147951040fSNavdeep Parhar 	u_int npkt;		/* # of packets in this work request */
2157951040fSNavdeep Parhar 	u_int plen;		/* total payload (sum of all packets) */
2167951040fSNavdeep Parhar 	u_int len16;		/* # of 16B pieces used by this work request */
21754e4ee71SNavdeep Parhar };
21854e4ee71SNavdeep Parhar 
21954e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
22054e4ee71SNavdeep Parhar struct sgl {
2217951040fSNavdeep Parhar 	struct sglist sg;
2227951040fSNavdeep Parhar 	struct sglist_seg seg[TX_SGL_SEGS];
22354e4ee71SNavdeep Parhar };
22454e4ee71SNavdeep Parhar 
225733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
2263098bcfcSNavdeep Parhar static int service_iq_fl(struct sge_iq *, int);
2274d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
228733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *);
229b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int);
230e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
23190e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t,
23290e7434aSNavdeep Parhar     uint16_t, char *);
23354e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
23454e4ee71SNavdeep Parhar     bus_addr_t *, void **);
23554e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
23654e4ee71SNavdeep Parhar     void *);
237fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
238bc14b14dSNavdeep Parhar     int, int);
239fe2ebb76SJohn Baldwin static int free_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *);
240348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
241348694daSNavdeep Parhar     struct sge_iq *);
242aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *,
243aa93b99aSNavdeep Parhar     struct sysctl_oid *, struct sge_fl *);
244733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
245733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
24637310a98SNavdeep Parhar static int alloc_ctrlq(struct adapter *, struct sge_wrq *, int,
24737310a98SNavdeep Parhar     struct sysctl_oid *);
248fe2ebb76SJohn Baldwin static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int,
249733b9277SNavdeep Parhar     struct sysctl_oid *);
250fe2ebb76SJohn Baldwin static int free_rxq(struct vi_info *, struct sge_rxq *);
25109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
252fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
253733b9277SNavdeep Parhar     struct sysctl_oid *);
254fe2ebb76SJohn Baldwin static int free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
255733b9277SNavdeep Parhar #endif
256298d969cSNavdeep Parhar #ifdef DEV_NETMAP
257fe2ebb76SJohn Baldwin static int alloc_nm_rxq(struct vi_info *, struct sge_nm_rxq *, int, int,
258298d969cSNavdeep Parhar     struct sysctl_oid *);
259fe2ebb76SJohn Baldwin static int free_nm_rxq(struct vi_info *, struct sge_nm_rxq *);
260fe2ebb76SJohn Baldwin static int alloc_nm_txq(struct vi_info *, struct sge_nm_txq *, int, int,
261298d969cSNavdeep Parhar     struct sysctl_oid *);
262fe2ebb76SJohn Baldwin static int free_nm_txq(struct vi_info *, struct sge_nm_txq *);
263298d969cSNavdeep Parhar #endif
264733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
265fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
266eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
267fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
268733b9277SNavdeep Parhar #endif
269fe2ebb76SJohn Baldwin static int alloc_eq(struct adapter *, struct vi_info *, struct sge_eq *);
270733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
271fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
272733b9277SNavdeep Parhar     struct sysctl_oid *);
273733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
274fe2ebb76SJohn Baldwin static int alloc_txq(struct vi_info *, struct sge_txq *, int,
275733b9277SNavdeep Parhar     struct sysctl_oid *);
276fe2ebb76SJohn Baldwin static int free_txq(struct vi_info *, struct sge_txq *);
27754e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
27854e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
279733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
280733b9277SNavdeep Parhar static void refill_sfl(void *);
28154e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
2821458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *);
28338035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int);
28438035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *);
285733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
28654e4ee71SNavdeep Parhar 
2877951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
2887951040fSNavdeep Parhar static inline u_int txpkt_len16(u_int, u_int);
2896af45170SJohn Baldwin static inline u_int txpkt_vm_len16(u_int, u_int);
2907951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
2917951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
2925cdaef71SJohn Baldwin static u_int write_raw_wr(struct sge_txq *, void *, struct mbuf *, u_int);
2937951040fSNavdeep Parhar static u_int write_txpkt_wr(struct sge_txq *, struct fw_eth_tx_pkt_wr *,
2947951040fSNavdeep Parhar     struct mbuf *, u_int);
295472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *,
296472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *, struct mbuf *, u_int);
2977951040fSNavdeep Parhar static int try_txpkts(struct mbuf *, struct mbuf *, struct txpkts *, u_int);
2987951040fSNavdeep Parhar static int add_to_txpkts(struct mbuf *, struct txpkts *, u_int);
2997951040fSNavdeep Parhar static u_int write_txpkts_wr(struct sge_txq *, struct fw_eth_tx_pkts_wr *,
3007951040fSNavdeep Parhar     struct mbuf *, const struct txpkts *, u_int);
3017951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
30254e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
3037951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
3047951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
3057951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
3067951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
3077951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
3087951040fSNavdeep Parhar static void tx_reclaim(void *, int);
3097951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
310733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
311733b9277SNavdeep Parhar     struct mbuf *);
3121b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
313733b9277SNavdeep Parhar     struct mbuf *);
314069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *);
3157951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
3167951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
31754e4ee71SNavdeep Parhar 
31856599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
31938035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
320786099deSNavdeep Parhar #ifdef RATELIMIT
321786099deSNavdeep Parhar static inline u_int txpkt_eo_len16(u_int, u_int, u_int);
322786099deSNavdeep Parhar static int ethofld_fw4_ack(struct sge_iq *, const struct rss_header *,
323786099deSNavdeep Parhar     struct mbuf *);
324786099deSNavdeep Parhar #endif
325f7dfe243SNavdeep Parhar 
32682eff304SNavdeep Parhar static counter_u64_t extfree_refs;
32782eff304SNavdeep Parhar static counter_u64_t extfree_rels;
32882eff304SNavdeep Parhar 
329671bf2b8SNavdeep Parhar an_handler_t t4_an_handler;
330671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES];
331671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS];
3324535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES];
3334535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES];
334111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES];
33589f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES];
3369c707b32SNavdeep Parhar cpl_handler_t fw4_ack_handlers[NUM_CPL_COOKIES];
337671bf2b8SNavdeep Parhar 
3384535e804SNavdeep Parhar void
339671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h)
340671bf2b8SNavdeep Parhar {
3414535e804SNavdeep Parhar 	uintptr_t *loc;
342671bf2b8SNavdeep Parhar 
3434535e804SNavdeep Parhar 	MPASS(h == NULL || t4_an_handler == NULL);
3444535e804SNavdeep Parhar 
345671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_an_handler;
3464535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
347671bf2b8SNavdeep Parhar }
348671bf2b8SNavdeep Parhar 
3494535e804SNavdeep Parhar void
350671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h)
351671bf2b8SNavdeep Parhar {
3524535e804SNavdeep Parhar 	uintptr_t *loc;
353671bf2b8SNavdeep Parhar 
3544535e804SNavdeep Parhar 	MPASS(type < nitems(t4_fw_msg_handler));
3554535e804SNavdeep Parhar 	MPASS(h == NULL || t4_fw_msg_handler[type] == NULL);
356671bf2b8SNavdeep Parhar 	/*
357671bf2b8SNavdeep Parhar 	 * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL
358671bf2b8SNavdeep Parhar 	 * handler dispatch table.  Reject any attempt to install a handler for
359671bf2b8SNavdeep Parhar 	 * this subtype.
360671bf2b8SNavdeep Parhar 	 */
3614535e804SNavdeep Parhar 	MPASS(type != FW_TYPE_RSSCPL);
3624535e804SNavdeep Parhar 	MPASS(type != FW6_TYPE_RSSCPL);
363671bf2b8SNavdeep Parhar 
364671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_fw_msg_handler[type];
3654535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
3664535e804SNavdeep Parhar }
367671bf2b8SNavdeep Parhar 
3684535e804SNavdeep Parhar void
3694535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h)
3704535e804SNavdeep Parhar {
3714535e804SNavdeep Parhar 	uintptr_t *loc;
3724535e804SNavdeep Parhar 
3734535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
3744535e804SNavdeep Parhar 	MPASS(h == NULL || t4_cpl_handler[opcode] == NULL);
3754535e804SNavdeep Parhar 
3764535e804SNavdeep Parhar 	loc = (uintptr_t *)&t4_cpl_handler[opcode];
3774535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
378671bf2b8SNavdeep Parhar }
379671bf2b8SNavdeep Parhar 
380671bf2b8SNavdeep Parhar static int
3814535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
3824535e804SNavdeep Parhar     struct mbuf *m)
383671bf2b8SNavdeep Parhar {
3844535e804SNavdeep Parhar 	const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1);
3854535e804SNavdeep Parhar 	u_int tid;
3864535e804SNavdeep Parhar 	int cookie;
387671bf2b8SNavdeep Parhar 
3884535e804SNavdeep Parhar 	MPASS(m == NULL);
3894535e804SNavdeep Parhar 
3904535e804SNavdeep Parhar 	tid = GET_TID(cpl);
3915fc0f72fSNavdeep Parhar 	if (is_hpftid(iq->adapter, tid) || is_ftid(iq->adapter, tid)) {
3924535e804SNavdeep Parhar 		/*
3934535e804SNavdeep Parhar 		 * The return code for filter-write is put in the CPL cookie so
3944535e804SNavdeep Parhar 		 * we have to rely on the hardware tid (is_ftid) to determine
3954535e804SNavdeep Parhar 		 * that this is a response to a filter.
3964535e804SNavdeep Parhar 		 */
3974535e804SNavdeep Parhar 		cookie = CPL_COOKIE_FILTER;
3984535e804SNavdeep Parhar 	} else {
3994535e804SNavdeep Parhar 		cookie = G_COOKIE(cpl->cookie);
4004535e804SNavdeep Parhar 	}
4014535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
4024535e804SNavdeep Parhar 	MPASS(cookie < nitems(set_tcb_rpl_handlers));
4034535e804SNavdeep Parhar 
4044535e804SNavdeep Parhar 	return (set_tcb_rpl_handlers[cookie](iq, rss, m));
405671bf2b8SNavdeep Parhar }
406671bf2b8SNavdeep Parhar 
4074535e804SNavdeep Parhar static int
4084535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4094535e804SNavdeep Parhar     struct mbuf *m)
410671bf2b8SNavdeep Parhar {
4114535e804SNavdeep Parhar 	const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1);
4124535e804SNavdeep Parhar 	unsigned int cookie;
413671bf2b8SNavdeep Parhar 
4144535e804SNavdeep Parhar 	MPASS(m == NULL);
415671bf2b8SNavdeep Parhar 
4164535e804SNavdeep Parhar 	cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER;
4174535e804SNavdeep Parhar 	return (l2t_write_rpl_handlers[cookie](iq, rss, m));
4184535e804SNavdeep Parhar }
419671bf2b8SNavdeep Parhar 
420111638bfSNavdeep Parhar static int
421111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
422111638bfSNavdeep Parhar     struct mbuf *m)
423111638bfSNavdeep Parhar {
424111638bfSNavdeep Parhar 	const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1);
425111638bfSNavdeep Parhar 	u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status)));
426111638bfSNavdeep Parhar 
427111638bfSNavdeep Parhar 	MPASS(m == NULL);
428111638bfSNavdeep Parhar 	MPASS(cookie != CPL_COOKIE_RESERVED);
429111638bfSNavdeep Parhar 
430111638bfSNavdeep Parhar 	return (act_open_rpl_handlers[cookie](iq, rss, m));
431111638bfSNavdeep Parhar }
432111638bfSNavdeep Parhar 
43389f651e7SNavdeep Parhar static int
43489f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss,
43589f651e7SNavdeep Parhar     struct mbuf *m)
43689f651e7SNavdeep Parhar {
43789f651e7SNavdeep Parhar 	struct adapter *sc = iq->adapter;
43889f651e7SNavdeep Parhar 	u_int cookie;
43989f651e7SNavdeep Parhar 
44089f651e7SNavdeep Parhar 	MPASS(m == NULL);
44189f651e7SNavdeep Parhar 	if (is_hashfilter(sc))
44289f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_HASHFILTER;
44389f651e7SNavdeep Parhar 	else
44489f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
44589f651e7SNavdeep Parhar 
44689f651e7SNavdeep Parhar 	return (abort_rpl_rss_handlers[cookie](iq, rss, m));
44789f651e7SNavdeep Parhar }
44889f651e7SNavdeep Parhar 
4499c707b32SNavdeep Parhar static int
4509c707b32SNavdeep Parhar fw4_ack_handler(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
4519c707b32SNavdeep Parhar {
4529c707b32SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4539c707b32SNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
4549c707b32SNavdeep Parhar 	unsigned int tid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
4559c707b32SNavdeep Parhar 	u_int cookie;
4569c707b32SNavdeep Parhar 
4579c707b32SNavdeep Parhar 	MPASS(m == NULL);
4589c707b32SNavdeep Parhar 	if (is_etid(sc, tid))
4599c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_ETHOFLD;
4609c707b32SNavdeep Parhar 	else
4619c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
4629c707b32SNavdeep Parhar 
4639c707b32SNavdeep Parhar 	return (fw4_ack_handlers[cookie](iq, rss, m));
4649c707b32SNavdeep Parhar }
4659c707b32SNavdeep Parhar 
4664535e804SNavdeep Parhar static void
4674535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void)
4684535e804SNavdeep Parhar {
4694535e804SNavdeep Parhar 
4704535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler);
4714535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler);
472111638bfSNavdeep Parhar 	t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler);
47389f651e7SNavdeep Parhar 	t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler);
4749c707b32SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_ACK, fw4_ack_handler);
4754535e804SNavdeep Parhar }
4764535e804SNavdeep Parhar 
4774535e804SNavdeep Parhar void
4784535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie)
4794535e804SNavdeep Parhar {
4804535e804SNavdeep Parhar 	uintptr_t *loc;
4814535e804SNavdeep Parhar 
4824535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
4834535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
4844535e804SNavdeep Parhar 	MPASS(cookie < NUM_CPL_COOKIES);
4854535e804SNavdeep Parhar 	MPASS(t4_cpl_handler[opcode] != NULL);
4864535e804SNavdeep Parhar 
4874535e804SNavdeep Parhar 	switch (opcode) {
4884535e804SNavdeep Parhar 	case CPL_SET_TCB_RPL:
4894535e804SNavdeep Parhar 		loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie];
4904535e804SNavdeep Parhar 		break;
4914535e804SNavdeep Parhar 	case CPL_L2T_WRITE_RPL:
4924535e804SNavdeep Parhar 		loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie];
4934535e804SNavdeep Parhar 		break;
494111638bfSNavdeep Parhar 	case CPL_ACT_OPEN_RPL:
495111638bfSNavdeep Parhar 		loc = (uintptr_t *)&act_open_rpl_handlers[cookie];
496111638bfSNavdeep Parhar 		break;
49789f651e7SNavdeep Parhar 	case CPL_ABORT_RPL_RSS:
49889f651e7SNavdeep Parhar 		loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie];
49989f651e7SNavdeep Parhar 		break;
5009c707b32SNavdeep Parhar 	case CPL_FW4_ACK:
5019c707b32SNavdeep Parhar 		loc = (uintptr_t *)&fw4_ack_handlers[cookie];
5029c707b32SNavdeep Parhar 		break;
5034535e804SNavdeep Parhar 	default:
5044535e804SNavdeep Parhar 		MPASS(0);
5054535e804SNavdeep Parhar 		return;
5064535e804SNavdeep Parhar 	}
5074535e804SNavdeep Parhar 	MPASS(h == NULL || *loc == (uintptr_t)NULL);
5084535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
509671bf2b8SNavdeep Parhar }
510671bf2b8SNavdeep Parhar 
51194586193SNavdeep Parhar /*
5121458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
51394586193SNavdeep Parhar  */
51494586193SNavdeep Parhar void
51594586193SNavdeep Parhar t4_sge_modload(void)
51694586193SNavdeep Parhar {
5174defc81bSNavdeep Parhar 
5189fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
5199fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
520518bca2cSNavdeep Parhar 		    " using 0 instead.\n", fl_pktshift);
521518bca2cSNavdeep Parhar 		fl_pktshift = 0;
5229fb8886bSNavdeep Parhar 	}
5239fb8886bSNavdeep Parhar 
5249fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
5259fb8886bSNavdeep Parhar 		int len;
5269fb8886bSNavdeep Parhar 
5279fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
5289fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
5299fb8886bSNavdeep Parhar #else
5309fb8886bSNavdeep Parhar 		len = 64;
5319fb8886bSNavdeep Parhar #endif
5329fb8886bSNavdeep Parhar 		if (spg_len != -1) {
5339fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
5349fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
5359fb8886bSNavdeep Parhar 		}
5369fb8886bSNavdeep Parhar 		spg_len = len;
5379fb8886bSNavdeep Parhar 	}
5389fb8886bSNavdeep Parhar 
5399fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
5409fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
5419fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
5429fb8886bSNavdeep Parhar 		cong_drop = 0;
5439fb8886bSNavdeep Parhar 	}
54482eff304SNavdeep Parhar 
545d491f8caSNavdeep Parhar 	if (tscale != 1 && (tscale < 3 || tscale > 17)) {
546d491f8caSNavdeep Parhar 		printf("Invalid hw.cxgbe.tscale value (%d),"
547d491f8caSNavdeep Parhar 		    " using 1 instead.\n", tscale);
548d491f8caSNavdeep Parhar 		tscale = 1;
549d491f8caSNavdeep Parhar 	}
550d491f8caSNavdeep Parhar 
55182eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
55282eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
55382eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
55482eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
555671bf2b8SNavdeep Parhar 
5564535e804SNavdeep Parhar 	t4_init_shared_cpl_handlers();
557671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg);
558671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg);
559671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
560671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_RX_PKT, t4_eth_rx);
561786099deSNavdeep Parhar #ifdef RATELIMIT
562786099deSNavdeep Parhar 	t4_register_shared_cpl_handler(CPL_FW4_ACK, ethofld_fw4_ack,
563786099deSNavdeep Parhar 	    CPL_COOKIE_ETHOFLD);
564786099deSNavdeep Parhar #endif
565671bf2b8SNavdeep Parhar 	t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
566069af0ebSJohn Baldwin 	t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl);
56782eff304SNavdeep Parhar }
56882eff304SNavdeep Parhar 
56982eff304SNavdeep Parhar void
57082eff304SNavdeep Parhar t4_sge_modunload(void)
57182eff304SNavdeep Parhar {
57282eff304SNavdeep Parhar 
57382eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
57482eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
57582eff304SNavdeep Parhar }
57682eff304SNavdeep Parhar 
57782eff304SNavdeep Parhar uint64_t
57882eff304SNavdeep Parhar t4_sge_extfree_refs(void)
57982eff304SNavdeep Parhar {
58082eff304SNavdeep Parhar 	uint64_t refs, rels;
58182eff304SNavdeep Parhar 
58282eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
58382eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
58482eff304SNavdeep Parhar 
58582eff304SNavdeep Parhar 	return (refs - rels);
58694586193SNavdeep Parhar }
58794586193SNavdeep Parhar 
588e3207e19SNavdeep Parhar static inline void
589e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
590e3207e19SNavdeep Parhar {
591e3207e19SNavdeep Parhar 	uint32_t v, m;
5920dbc6cfdSNavdeep Parhar 	int pad, pack, pad_shift;
593e3207e19SNavdeep Parhar 
5940dbc6cfdSNavdeep Parhar 	pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT :
5950dbc6cfdSNavdeep Parhar 	    X_INGPADBOUNDARY_SHIFT;
596e3207e19SNavdeep Parhar 	pad = fl_pad;
5970dbc6cfdSNavdeep Parhar 	if (fl_pad < (1 << pad_shift) ||
5980dbc6cfdSNavdeep Parhar 	    fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) ||
5990dbc6cfdSNavdeep Parhar 	    !powerof2(fl_pad)) {
600e3207e19SNavdeep Parhar 		/*
601e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
602e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
6030dbc6cfdSNavdeep Parhar 		 * it to the minimum allowed in all other cases.
604e3207e19SNavdeep Parhar 		 */
6050dbc6cfdSNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift;
606e3207e19SNavdeep Parhar 
607e3207e19SNavdeep Parhar 		/*
608e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
609e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
610e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
611e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
612e3207e19SNavdeep Parhar 		 */
613e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
614e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
615e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
616e3207e19SNavdeep Parhar 		}
617e3207e19SNavdeep Parhar 	}
618e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
6190dbc6cfdSNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift);
620e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
621e3207e19SNavdeep Parhar 
622e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
623e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
624e3207e19SNavdeep Parhar 			/* Complain but carry on. */
625e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
626e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
627e3207e19SNavdeep Parhar 		}
628e3207e19SNavdeep Parhar 		return;
629e3207e19SNavdeep Parhar 	}
630e3207e19SNavdeep Parhar 
631e3207e19SNavdeep Parhar 	pack = fl_pack;
632e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
633e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
634e3207e19SNavdeep Parhar 		pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
635e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
636e3207e19SNavdeep Parhar 		if (pack < 16)
637e3207e19SNavdeep Parhar 			pack = 16;
638e3207e19SNavdeep Parhar 		if (pack == 32)
639e3207e19SNavdeep Parhar 			pack = 64;
640e3207e19SNavdeep Parhar 		if (pack > 4096)
641e3207e19SNavdeep Parhar 			pack = 4096;
642e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
643e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
644e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
645e3207e19SNavdeep Parhar 		}
646e3207e19SNavdeep Parhar 	}
647e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
648e3207e19SNavdeep Parhar 	if (pack == 16)
649e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
650e3207e19SNavdeep Parhar 	else
651e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
652e3207e19SNavdeep Parhar 
653e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
654e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
655e3207e19SNavdeep Parhar }
656e3207e19SNavdeep Parhar 
657cf738022SNavdeep Parhar /*
658cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
659cf738022SNavdeep Parhar  */
660d14b0ac1SNavdeep Parhar void
661d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
662d14b0ac1SNavdeep Parhar {
663d14b0ac1SNavdeep Parhar 	int i;
664d14b0ac1SNavdeep Parhar 	uint32_t v, m;
665d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
666cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
667d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
668d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
66938035ed6SNavdeep Parhar 	static int sge_flbuf_sizes[] = {
6701458bff9SNavdeep Parhar 		MCLBYTES,
6711458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
6721458bff9SNavdeep Parhar 		MJUMPAGESIZE,
67338035ed6SNavdeep Parhar 		MJUMPAGESIZE - CL_METADATA_SIZE,
67438035ed6SNavdeep Parhar 		MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE,
6751458bff9SNavdeep Parhar #endif
6761458bff9SNavdeep Parhar 		MJUM9BYTES,
6771458bff9SNavdeep Parhar 		MJUM16BYTES,
67838035ed6SNavdeep Parhar 		MCLBYTES - MSIZE - CL_METADATA_SIZE,
67938035ed6SNavdeep Parhar 		MJUM9BYTES - CL_METADATA_SIZE,
68038035ed6SNavdeep Parhar 		MJUM16BYTES - CL_METADATA_SIZE,
6811458bff9SNavdeep Parhar 	};
682d14b0ac1SNavdeep Parhar 
683d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
684d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
685d14b0ac1SNavdeep Parhar 
6861458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
687d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
6884defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
689d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
69054e4ee71SNavdeep Parhar 
691e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
6921458bff9SNavdeep Parhar 
693d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
694733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
695733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
696733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
697733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
698733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
699733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
700733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
701d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
702733b9277SNavdeep Parhar 
70338035ed6SNavdeep Parhar 	KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES,
70438035ed6SNavdeep Parhar 	    ("%s: hw buffer size table too big", __func__));
7059b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0, 4096);
7069b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE1, 65536);
70738035ed6SNavdeep Parhar 	for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) {
7089b11a65dSNavdeep Parhar 		t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE15 - (4 * i),
70938035ed6SNavdeep Parhar 		    sge_flbuf_sizes[i]);
71054e4ee71SNavdeep Parhar 	}
71154e4ee71SNavdeep Parhar 
712d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
713d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
714d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
71554e4ee71SNavdeep Parhar 
716cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
717cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
718cf738022SNavdeep Parhar 	    timer_max));
719cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
720cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
721cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
722cf738022SNavdeep Parhar 		    __func__, i));
723cf738022SNavdeep Parhar 
724cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
725cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
726cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
727cf738022SNavdeep Parhar 				break;
728cf738022SNavdeep Parhar 			}
729cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
730cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
731cf738022SNavdeep Parhar 		}
732cf738022SNavdeep Parhar 	}
733cf738022SNavdeep Parhar 
734d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
735d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
736d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
737d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
738d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
739d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
740d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
741d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
742d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
74386e02bf2SNavdeep Parhar 
744d491f8caSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T6) {
745d491f8caSNavdeep Parhar 		m = V_TSCALE(M_TSCALE);
746d491f8caSNavdeep Parhar 		if (tscale == 1)
747d491f8caSNavdeep Parhar 			v = 0;
748d491f8caSNavdeep Parhar 		else
749d491f8caSNavdeep Parhar 			v = V_TSCALE(tscale - 2);
750d491f8caSNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v);
7512f318252SNavdeep Parhar 
7522f318252SNavdeep Parhar 		if (sc->debug_flags & DF_DISABLE_TCB_CACHE) {
7532f318252SNavdeep Parhar 			m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN |
7542f318252SNavdeep Parhar 			    V_WRTHRTHRESH(M_WRTHRTHRESH);
7552f318252SNavdeep Parhar 			t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1);
7562f318252SNavdeep Parhar 			v &= ~m;
7572f318252SNavdeep Parhar 			v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN |
7582f318252SNavdeep Parhar 			    V_WRTHRTHRESH(16);
7592f318252SNavdeep Parhar 			t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1);
7602f318252SNavdeep Parhar 		}
761d491f8caSNavdeep Parhar 	}
762d491f8caSNavdeep Parhar 
7637cba15b1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */
764d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
765d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
766d14b0ac1SNavdeep Parhar 
7677cba15b1SNavdeep Parhar 	/*
7687cba15b1SNavdeep Parhar 	 * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP.  These have been
7697cba15b1SNavdeep Parhar 	 * chosen with MAXPHYS = 128K in mind.  The largest DDP buffer that we
7707cba15b1SNavdeep Parhar 	 * may have to deal with is MAXPHYS + 1 page.
7717cba15b1SNavdeep Parhar 	 */
7727cba15b1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4);
7737cba15b1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v);
7747cba15b1SNavdeep Parhar 
7757cba15b1SNavdeep Parhar 	/* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */
7767cba15b1SNavdeep Parhar 	m = v = F_TDDPTAGTCB | F_ISCSITAGTCB;
777d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
778d14b0ac1SNavdeep Parhar 
779d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
780d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
781d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
782d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
783d14b0ac1SNavdeep Parhar }
784d14b0ac1SNavdeep Parhar 
785d14b0ac1SNavdeep Parhar /*
786e3207e19SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  If
7878f6690d3SJohn Baldwin  * padding is in use, the buffer's start and end need to be aligned to the pad
788b741402cSNavdeep Parhar  * boundary as well.  We'll just make sure that the size is a multiple of the
789b741402cSNavdeep Parhar  * boundary here, it is up to the buffer allocation code to make sure the start
790b741402cSNavdeep Parhar  * of the buffer is aligned as well.
79138035ed6SNavdeep Parhar  */
79238035ed6SNavdeep Parhar static inline int
793e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
79438035ed6SNavdeep Parhar {
79590e7434aSNavdeep Parhar 	int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1;
79638035ed6SNavdeep Parhar 
797b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
79838035ed6SNavdeep Parhar }
79938035ed6SNavdeep Parhar 
80038035ed6SNavdeep Parhar /*
801d14b0ac1SNavdeep Parhar  * XXX: driver really should be able to deal with unexpected settings.
802d14b0ac1SNavdeep Parhar  */
803d14b0ac1SNavdeep Parhar int
804d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc)
805d14b0ac1SNavdeep Parhar {
806d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
80790e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
8081458bff9SNavdeep Parhar 	int i, j, n, rc = 0;
809d14b0ac1SNavdeep Parhar 	uint32_t m, v, r;
810d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
81138035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
8121458bff9SNavdeep Parhar 		MCLBYTES,
8131458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
8141458bff9SNavdeep Parhar 		MJUMPAGESIZE,
8151458bff9SNavdeep Parhar #endif
8161458bff9SNavdeep Parhar 		MJUM9BYTES,
8171458bff9SNavdeep Parhar 		MJUM16BYTES
8181458bff9SNavdeep Parhar 	};
81938035ed6SNavdeep Parhar 	struct sw_zone_info *swz, *safe_swz;
82038035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
821d14b0ac1SNavdeep Parhar 
82290e7434aSNavdeep Parhar 	m = F_RXPKTCPLMODE;
82390e7434aSNavdeep Parhar 	v = F_RXPKTCPLMODE;
82459c1e950SJohn Baldwin 	r = sc->params.sge.sge_control;
825d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
826d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
827733b9277SNavdeep Parhar 		rc = EINVAL;
828733b9277SNavdeep Parhar 	}
829733b9277SNavdeep Parhar 
83090e7434aSNavdeep Parhar 	/*
83190e7434aSNavdeep Parhar 	 * If this changes then every single use of PAGE_SHIFT in the driver
83290e7434aSNavdeep Parhar 	 * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift.
83390e7434aSNavdeep Parhar 	 */
83490e7434aSNavdeep Parhar 	if (sp->page_shift != PAGE_SHIFT) {
835d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
836733b9277SNavdeep Parhar 		rc = EINVAL;
837733b9277SNavdeep Parhar 	}
838733b9277SNavdeep Parhar 
83938035ed6SNavdeep Parhar 	/* Filter out unusable hw buffer sizes entirely (mark with -2). */
84038035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[0];
84138035ed6SNavdeep Parhar 	for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) {
84259c1e950SJohn Baldwin 		r = sc->params.sge.sge_fl_buffer_size[i];
84338035ed6SNavdeep Parhar 		hwb->size = r;
844e3207e19SNavdeep Parhar 		hwb->zidx = hwsz_ok(sc, r) ? -1 : -2;
84538035ed6SNavdeep Parhar 		hwb->next = -1;
8461458bff9SNavdeep Parhar 	}
84738035ed6SNavdeep Parhar 
84838035ed6SNavdeep Parhar 	/*
84938035ed6SNavdeep Parhar 	 * Create a sorted list in decreasing order of hw buffer sizes (and so
85038035ed6SNavdeep Parhar 	 * increasing order of spare area) for each software zone.
851e3207e19SNavdeep Parhar 	 *
852e3207e19SNavdeep Parhar 	 * If padding is enabled then the start and end of the buffer must align
853e3207e19SNavdeep Parhar 	 * to the pad boundary; if packing is enabled then they must align with
854e3207e19SNavdeep Parhar 	 * the pack boundary as well.  Allocations from the cluster zones are
855e3207e19SNavdeep Parhar 	 * aligned to min(size, 4K), so the buffer starts at that alignment and
856e3207e19SNavdeep Parhar 	 * ends at hwb->size alignment.  If mbuf inlining is allowed the
857e3207e19SNavdeep Parhar 	 * starting alignment will be reduced to MSIZE and the driver will
858e3207e19SNavdeep Parhar 	 * exercise appropriate caution when deciding on the best buffer layout
859e3207e19SNavdeep Parhar 	 * to use.
86038035ed6SNavdeep Parhar 	 */
86138035ed6SNavdeep Parhar 	n = 0;	/* no usable buffer size to begin with */
86238035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[0];
86338035ed6SNavdeep Parhar 	safe_swz = NULL;
86438035ed6SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, swz++) {
86538035ed6SNavdeep Parhar 		int8_t head = -1, tail = -1;
86638035ed6SNavdeep Parhar 
86738035ed6SNavdeep Parhar 		swz->size = sw_buf_sizes[i];
86838035ed6SNavdeep Parhar 		swz->zone = m_getzone(swz->size);
86938035ed6SNavdeep Parhar 		swz->type = m_gettype(swz->size);
87038035ed6SNavdeep Parhar 
871e3207e19SNavdeep Parhar 		if (swz->size < PAGE_SIZE) {
872e3207e19SNavdeep Parhar 			MPASS(powerof2(swz->size));
87390e7434aSNavdeep Parhar 			if (fl_pad && (swz->size % sp->pad_boundary != 0))
874e3207e19SNavdeep Parhar 				continue;
875e3207e19SNavdeep Parhar 		}
876e3207e19SNavdeep Parhar 
87738035ed6SNavdeep Parhar 		if (swz->size == safest_rx_cluster)
87838035ed6SNavdeep Parhar 			safe_swz = swz;
87938035ed6SNavdeep Parhar 
88038035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[0];
88138035ed6SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) {
88238035ed6SNavdeep Parhar 			if (hwb->zidx != -1 || hwb->size > swz->size)
8831458bff9SNavdeep Parhar 				continue;
884e3207e19SNavdeep Parhar #ifdef INVARIANTS
885e3207e19SNavdeep Parhar 			if (fl_pad)
88690e7434aSNavdeep Parhar 				MPASS(hwb->size % sp->pad_boundary == 0);
887e3207e19SNavdeep Parhar #endif
88838035ed6SNavdeep Parhar 			hwb->zidx = i;
88938035ed6SNavdeep Parhar 			if (head == -1)
89038035ed6SNavdeep Parhar 				head = tail = j;
89138035ed6SNavdeep Parhar 			else if (hwb->size < s->hw_buf_info[tail].size) {
89238035ed6SNavdeep Parhar 				s->hw_buf_info[tail].next = j;
89338035ed6SNavdeep Parhar 				tail = j;
89438035ed6SNavdeep Parhar 			} else {
89538035ed6SNavdeep Parhar 				int8_t *cur;
89638035ed6SNavdeep Parhar 				struct hw_buf_info *t;
89738035ed6SNavdeep Parhar 
89838035ed6SNavdeep Parhar 				for (cur = &head; *cur != -1; cur = &t->next) {
89938035ed6SNavdeep Parhar 					t = &s->hw_buf_info[*cur];
90038035ed6SNavdeep Parhar 					if (hwb->size == t->size) {
90138035ed6SNavdeep Parhar 						hwb->zidx = -2;
9021458bff9SNavdeep Parhar 						break;
9031458bff9SNavdeep Parhar 					}
90438035ed6SNavdeep Parhar 					if (hwb->size > t->size) {
90538035ed6SNavdeep Parhar 						hwb->next = *cur;
90638035ed6SNavdeep Parhar 						*cur = j;
90738035ed6SNavdeep Parhar 						break;
90838035ed6SNavdeep Parhar 					}
90938035ed6SNavdeep Parhar 				}
91038035ed6SNavdeep Parhar 			}
91138035ed6SNavdeep Parhar 		}
91238035ed6SNavdeep Parhar 		swz->head_hwidx = head;
91338035ed6SNavdeep Parhar 		swz->tail_hwidx = tail;
91438035ed6SNavdeep Parhar 
91538035ed6SNavdeep Parhar 		if (tail != -1) {
91638035ed6SNavdeep Parhar 			n++;
91738035ed6SNavdeep Parhar 			if (swz->size - s->hw_buf_info[tail].size >=
91838035ed6SNavdeep Parhar 			    CL_METADATA_SIZE)
91938035ed6SNavdeep Parhar 				sc->flags |= BUF_PACKING_OK;
92038035ed6SNavdeep Parhar 		}
9211458bff9SNavdeep Parhar 	}
9221458bff9SNavdeep Parhar 	if (n == 0) {
9231458bff9SNavdeep Parhar 		device_printf(sc->dev, "no usable SGE FL buffer size.\n");
9241458bff9SNavdeep Parhar 		rc = EINVAL;
925733b9277SNavdeep Parhar 	}
92638035ed6SNavdeep Parhar 
92738035ed6SNavdeep Parhar 	s->safe_hwidx1 = -1;
92838035ed6SNavdeep Parhar 	s->safe_hwidx2 = -1;
92938035ed6SNavdeep Parhar 	if (safe_swz != NULL) {
93038035ed6SNavdeep Parhar 		s->safe_hwidx1 = safe_swz->head_hwidx;
93138035ed6SNavdeep Parhar 		for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) {
93238035ed6SNavdeep Parhar 			int spare;
93338035ed6SNavdeep Parhar 
93438035ed6SNavdeep Parhar 			hwb = &s->hw_buf_info[i];
935e3207e19SNavdeep Parhar #ifdef INVARIANTS
936e3207e19SNavdeep Parhar 			if (fl_pad)
93790e7434aSNavdeep Parhar 				MPASS(hwb->size % sp->pad_boundary == 0);
938e3207e19SNavdeep Parhar #endif
93938035ed6SNavdeep Parhar 			spare = safe_swz->size - hwb->size;
940e3207e19SNavdeep Parhar 			if (spare >= CL_METADATA_SIZE) {
94138035ed6SNavdeep Parhar 				s->safe_hwidx2 = i;
94238035ed6SNavdeep Parhar 				break;
94338035ed6SNavdeep Parhar 			}
94438035ed6SNavdeep Parhar 		}
945e3207e19SNavdeep Parhar 	}
946733b9277SNavdeep Parhar 
9476af45170SJohn Baldwin 	if (sc->flags & IS_VF)
9486af45170SJohn Baldwin 		return (0);
9496af45170SJohn Baldwin 
950d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
951d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
952d14b0ac1SNavdeep Parhar 	if (r != v) {
953d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
954d14b0ac1SNavdeep Parhar 		rc = EINVAL;
955d14b0ac1SNavdeep Parhar 	}
956733b9277SNavdeep Parhar 
957d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
958d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
959d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
960d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
961d14b0ac1SNavdeep Parhar 		rc = EINVAL;
962d14b0ac1SNavdeep Parhar 	}
963d14b0ac1SNavdeep Parhar 
964d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
965d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
966d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
967d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
968d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
969d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
970d14b0ac1SNavdeep Parhar 		rc = EINVAL;
971d14b0ac1SNavdeep Parhar 	}
972d14b0ac1SNavdeep Parhar 
973c45b1868SNavdeep Parhar 	t4_init_tp_params(sc, 1);
974d14b0ac1SNavdeep Parhar 
975d14b0ac1SNavdeep Parhar 	t4_read_mtu_tbl(sc, sc->params.mtus, NULL);
976d14b0ac1SNavdeep Parhar 	t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd);
977d14b0ac1SNavdeep Parhar 
978733b9277SNavdeep Parhar 	return (rc);
97954e4ee71SNavdeep Parhar }
98054e4ee71SNavdeep Parhar 
98154e4ee71SNavdeep Parhar int
98254e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
98354e4ee71SNavdeep Parhar {
98454e4ee71SNavdeep Parhar 	int rc;
98554e4ee71SNavdeep Parhar 
98654e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
98754e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
98854e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
98954e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
99054e4ee71SNavdeep Parhar 	if (rc != 0) {
99154e4ee71SNavdeep Parhar 		device_printf(sc->dev,
99254e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
99354e4ee71SNavdeep Parhar 	}
99454e4ee71SNavdeep Parhar 
99554e4ee71SNavdeep Parhar 	return (rc);
99654e4ee71SNavdeep Parhar }
99754e4ee71SNavdeep Parhar 
9986e22f9f3SNavdeep Parhar void
9996e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
10006e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
10016e22f9f3SNavdeep Parhar {
100290e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
10036e22f9f3SNavdeep Parhar 
100438035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
100538035ed6SNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A",
100638035ed6SNavdeep Parhar 	    "freelist buffer sizes");
100738035ed6SNavdeep Parhar 
10086e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
100990e7434aSNavdeep Parhar 	    NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)");
10106e22f9f3SNavdeep Parhar 
10116e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
101290e7434aSNavdeep Parhar 	    NULL, sp->pad_boundary, "payload pad boundary (bytes)");
10136e22f9f3SNavdeep Parhar 
10146e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
101590e7434aSNavdeep Parhar 	    NULL, sp->spg_len, "status page size (bytes)");
10166e22f9f3SNavdeep Parhar 
10176e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
10186e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
10191458bff9SNavdeep Parhar 
10201458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
102190e7434aSNavdeep Parhar 	    NULL, sp->pack_boundary, "payload pack boundary (bytes)");
10226e22f9f3SNavdeep Parhar }
10236e22f9f3SNavdeep Parhar 
102454e4ee71SNavdeep Parhar int
102554e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
102654e4ee71SNavdeep Parhar {
102754e4ee71SNavdeep Parhar 	if (sc->dmat)
102854e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
102954e4ee71SNavdeep Parhar 
103054e4ee71SNavdeep Parhar 	return (0);
103154e4ee71SNavdeep Parhar }
103254e4ee71SNavdeep Parhar 
103354e4ee71SNavdeep Parhar /*
103437310a98SNavdeep Parhar  * Allocate and initialize the firmware event queue, control queues, and special
103537310a98SNavdeep Parhar  * purpose rx queues owned by the adapter.
103654e4ee71SNavdeep Parhar  *
103754e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
103854e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
103954e4ee71SNavdeep Parhar  */
104054e4ee71SNavdeep Parhar int
1041f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
104254e4ee71SNavdeep Parhar {
104337310a98SNavdeep Parhar 	struct sysctl_oid *oid;
104437310a98SNavdeep Parhar 	struct sysctl_oid_list *children;
104537310a98SNavdeep Parhar 	int rc, i;
104654e4ee71SNavdeep Parhar 
104754e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
104854e4ee71SNavdeep Parhar 
1049733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
1050733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
105154e4ee71SNavdeep Parhar 
105256599263SNavdeep Parhar 	/*
105356599263SNavdeep Parhar 	 * Firmware event queue
105456599263SNavdeep Parhar 	 */
1055733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
1056aa95b653SNavdeep Parhar 	if (rc != 0)
1057f7dfe243SNavdeep Parhar 		return (rc);
1058f7dfe243SNavdeep Parhar 
1059f7dfe243SNavdeep Parhar 	/*
106037310a98SNavdeep Parhar 	 * That's all for the VF driver.
1061f7dfe243SNavdeep Parhar 	 */
106237310a98SNavdeep Parhar 	if (sc->flags & IS_VF)
106337310a98SNavdeep Parhar 		return (rc);
106437310a98SNavdeep Parhar 
106537310a98SNavdeep Parhar 	oid = device_get_sysctl_tree(sc->dev);
106637310a98SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
106737310a98SNavdeep Parhar 
106837310a98SNavdeep Parhar 	/*
106937310a98SNavdeep Parhar 	 * XXX: General purpose rx queues, one per port.
107037310a98SNavdeep Parhar 	 */
107137310a98SNavdeep Parhar 
107237310a98SNavdeep Parhar 	/*
107337310a98SNavdeep Parhar 	 * Control queues, one per port.
107437310a98SNavdeep Parhar 	 */
107537310a98SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "ctrlq",
107637310a98SNavdeep Parhar 	    CTLFLAG_RD, NULL, "control queues");
107737310a98SNavdeep Parhar 	for_each_port(sc, i) {
107837310a98SNavdeep Parhar 		struct sge_wrq *ctrlq = &sc->sge.ctrlq[i];
107937310a98SNavdeep Parhar 
108037310a98SNavdeep Parhar 		rc = alloc_ctrlq(sc, ctrlq, i, oid);
108137310a98SNavdeep Parhar 		if (rc != 0)
108237310a98SNavdeep Parhar 			return (rc);
108337310a98SNavdeep Parhar 	}
108454e4ee71SNavdeep Parhar 
108554e4ee71SNavdeep Parhar 	return (rc);
108654e4ee71SNavdeep Parhar }
108754e4ee71SNavdeep Parhar 
108854e4ee71SNavdeep Parhar /*
108954e4ee71SNavdeep Parhar  * Idempotent
109054e4ee71SNavdeep Parhar  */
109154e4ee71SNavdeep Parhar int
1092f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
109354e4ee71SNavdeep Parhar {
109437310a98SNavdeep Parhar 	int i;
109554e4ee71SNavdeep Parhar 
109654e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
109754e4ee71SNavdeep Parhar 
1098733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
1099733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
1100f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
1101733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
1102f7dfe243SNavdeep Parhar 	}
1103f7dfe243SNavdeep Parhar 
1104b8bfcb71SNavdeep Parhar 	if (!(sc->flags & IS_VF)) {
110537310a98SNavdeep Parhar 		for_each_port(sc, i)
110637310a98SNavdeep Parhar 			free_wrq(sc, &sc->sge.ctrlq[i]);
1107b8bfcb71SNavdeep Parhar 	}
1108733b9277SNavdeep Parhar 	free_fwq(sc);
110954e4ee71SNavdeep Parhar 
111054e4ee71SNavdeep Parhar 	return (0);
111154e4ee71SNavdeep Parhar }
111254e4ee71SNavdeep Parhar 
111338035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */
11148340ece5SNavdeep Parhar static inline int
111538035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe)
11168340ece5SNavdeep Parhar {
111738035ed6SNavdeep Parhar 	int payload;
11188340ece5SNavdeep Parhar 
11196eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
112038035ed6SNavdeep Parhar 	if (toe) {
11211131c927SNavdeep Parhar 		int rxcs = G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2));
11221131c927SNavdeep Parhar 
11231131c927SNavdeep Parhar 		/* Note that COP can set rx_coalesce on/off per connection. */
11241131c927SNavdeep Parhar 		payload = max(mtu, rxcs);
112538035ed6SNavdeep Parhar 	} else {
112638035ed6SNavdeep Parhar #endif
112738035ed6SNavdeep Parhar 		/* large enough even when hw VLAN extraction is disabled */
112890e7434aSNavdeep Parhar 		payload = sc->params.sge.fl_pktshift + ETHER_HDR_LEN +
112990e7434aSNavdeep Parhar 		    ETHER_VLAN_ENCAP_LEN + mtu;
113038035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD
11316eb3180fSNavdeep Parhar 	}
11326eb3180fSNavdeep Parhar #endif
113338035ed6SNavdeep Parhar 
113438035ed6SNavdeep Parhar 	return (payload);
113538035ed6SNavdeep Parhar }
11366eb3180fSNavdeep Parhar 
1137733b9277SNavdeep Parhar int
1138fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
1139733b9277SNavdeep Parhar {
1140f549e352SNavdeep Parhar 	int rc = 0, i, intr_idx, iqidx;
1141733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
1142733b9277SNavdeep Parhar 	struct sge_txq *txq;
114309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1144733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1145eff62dbaSNavdeep Parhar #endif
1146eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1147733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1148298d969cSNavdeep Parhar #endif
1149298d969cSNavdeep Parhar #ifdef DEV_NETMAP
115062291463SNavdeep Parhar 	int saved_idx;
1151298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1152298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1153733b9277SNavdeep Parhar #endif
1154733b9277SNavdeep Parhar 	char name[16];
1155fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
1156733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
1157fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
1158fe2ebb76SJohn Baldwin 	struct sysctl_oid *oid = device_get_sysctl_tree(vi->dev);
1159733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
1160e3207e19SNavdeep Parhar 	int maxp, mtu = ifp->if_mtu;
1161733b9277SNavdeep Parhar 
1162733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1163f549e352SNavdeep Parhar 	intr_idx = vi->first_intr;
1164fe2ebb76SJohn Baldwin 
1165fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
116662291463SNavdeep Parhar 	saved_idx = intr_idx;
116762291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP) {
116862291463SNavdeep Parhar 
116962291463SNavdeep Parhar 		/* netmap is supported with direct interrupts only. */
1170f549e352SNavdeep Parhar 		MPASS(!forwarding_intr_to_fwq(sc));
117162291463SNavdeep Parhar 
1172fe2ebb76SJohn Baldwin 		/*
1173fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
1174fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
1175fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
1176fe2ebb76SJohn Baldwin 		 */
117762291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_rxq",
1178fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "rx queues");
1179fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1180fe2ebb76SJohn Baldwin 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i, oid);
1181fe2ebb76SJohn Baldwin 			if (rc != 0)
1182fe2ebb76SJohn Baldwin 				goto done;
1183fe2ebb76SJohn Baldwin 			intr_idx++;
1184fe2ebb76SJohn Baldwin 		}
1185fe2ebb76SJohn Baldwin 
118662291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_txq",
1187fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "tx queues");
1188fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1189f549e352SNavdeep Parhar 			iqidx = vi->first_nm_rxq + (i % vi->nnmrxq);
1190f549e352SNavdeep Parhar 			rc = alloc_nm_txq(vi, nm_txq, iqidx, i, oid);
1191fe2ebb76SJohn Baldwin 			if (rc != 0)
1192fe2ebb76SJohn Baldwin 				goto done;
1193fe2ebb76SJohn Baldwin 		}
1194fe2ebb76SJohn Baldwin 	}
119562291463SNavdeep Parhar 
119662291463SNavdeep Parhar 	/* Normal rx queues and netmap rx queues share the same interrupts. */
119762291463SNavdeep Parhar 	intr_idx = saved_idx;
1198fe2ebb76SJohn Baldwin #endif
1199733b9277SNavdeep Parhar 
1200733b9277SNavdeep Parhar 	/*
1201f549e352SNavdeep Parhar 	 * Allocate rx queues first because a default iqid is required when
1202f549e352SNavdeep Parhar 	 * creating a tx queue.
1203733b9277SNavdeep Parhar 	 */
120438035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
1205fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
1206298d969cSNavdeep Parhar 	    CTLFLAG_RD, NULL, "rx queues");
1207fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
120854e4ee71SNavdeep Parhar 
1209fe2ebb76SJohn Baldwin 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq);
121054e4ee71SNavdeep Parhar 
121154e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
1212fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1213fe2ebb76SJohn Baldwin 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
121454e4ee71SNavdeep Parhar 
1215f549e352SNavdeep Parhar 		rc = alloc_rxq(vi, rxq,
1216f549e352SNavdeep Parhar 		    forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid);
121754e4ee71SNavdeep Parhar 		if (rc != 0)
121854e4ee71SNavdeep Parhar 			goto done;
1219733b9277SNavdeep Parhar 		intr_idx++;
1220733b9277SNavdeep Parhar 	}
122162291463SNavdeep Parhar #ifdef DEV_NETMAP
122262291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP)
122362291463SNavdeep Parhar 		intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq);
122462291463SNavdeep Parhar #endif
122509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
122638035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
1227fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq",
1228f549e352SNavdeep Parhar 	    CTLFLAG_RD, NULL, "rx queues for offloaded TCP connections");
1229fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1230733b9277SNavdeep Parhar 
123108cd1f11SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx,
1232fe2ebb76SJohn Baldwin 		    vi->qsize_rxq);
1233733b9277SNavdeep Parhar 
1234733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
1235fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1236fe2ebb76SJohn Baldwin 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
1237733b9277SNavdeep Parhar 
1238f549e352SNavdeep Parhar 		rc = alloc_ofld_rxq(vi, ofld_rxq,
1239f549e352SNavdeep Parhar 		    forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid);
1240733b9277SNavdeep Parhar 		if (rc != 0)
1241733b9277SNavdeep Parhar 			goto done;
1242733b9277SNavdeep Parhar 		intr_idx++;
1243733b9277SNavdeep Parhar 	}
1244733b9277SNavdeep Parhar #endif
1245733b9277SNavdeep Parhar 
1246733b9277SNavdeep Parhar 	/*
1247f549e352SNavdeep Parhar 	 * Now the tx queues.
1248733b9277SNavdeep Parhar 	 */
1249fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
1250733b9277SNavdeep Parhar 	    NULL, "tx queues");
1251fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1252f549e352SNavdeep Parhar 		iqidx = vi->first_rxq + (i % vi->nrxq);
125354e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
1254fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1255f549e352SNavdeep Parhar 		init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan,
1256f549e352SNavdeep Parhar 		    sc->sge.rxq[iqidx].iq.cntxt_id, name);
125754e4ee71SNavdeep Parhar 
1258fe2ebb76SJohn Baldwin 		rc = alloc_txq(vi, txq, i, oid);
125954e4ee71SNavdeep Parhar 		if (rc != 0)
126054e4ee71SNavdeep Parhar 			goto done;
126154e4ee71SNavdeep Parhar 	}
1262eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1263fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_txq",
1264eff62dbaSNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for TOE/ETHOFLD");
1265fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1266298d969cSNavdeep Parhar 		struct sysctl_oid *oid2;
1267733b9277SNavdeep Parhar 
1268733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
1269fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1270c3a88be4SNavdeep Parhar 		if (vi->nofldrxq > 0) {
1271eff62dbaSNavdeep Parhar 			iqidx = vi->first_ofld_rxq + (i % vi->nofldrxq);
1272c3a88be4SNavdeep Parhar 			init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq,
1273c3a88be4SNavdeep Parhar 			    pi->tx_chan, sc->sge.ofld_rxq[iqidx].iq.cntxt_id,
1274c3a88be4SNavdeep Parhar 			    name);
1275c3a88be4SNavdeep Parhar 		} else {
1276eff62dbaSNavdeep Parhar 			iqidx = vi->first_rxq + (i % vi->nrxq);
1277c3a88be4SNavdeep Parhar 			init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq,
1278c3a88be4SNavdeep Parhar 			    pi->tx_chan, sc->sge.rxq[iqidx].iq.cntxt_id, name);
1279c3a88be4SNavdeep Parhar 		}
1280733b9277SNavdeep Parhar 
1281733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
1282fe2ebb76SJohn Baldwin 		oid2 = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
1283733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
1284733b9277SNavdeep Parhar 
1285fe2ebb76SJohn Baldwin 		rc = alloc_wrq(sc, vi, ofld_txq, oid2);
1286298d969cSNavdeep Parhar 		if (rc != 0)
1287298d969cSNavdeep Parhar 			goto done;
1288298d969cSNavdeep Parhar 	}
1289298d969cSNavdeep Parhar #endif
129054e4ee71SNavdeep Parhar done:
129154e4ee71SNavdeep Parhar 	if (rc)
1292fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
129354e4ee71SNavdeep Parhar 
129454e4ee71SNavdeep Parhar 	return (rc);
129554e4ee71SNavdeep Parhar }
129654e4ee71SNavdeep Parhar 
129754e4ee71SNavdeep Parhar /*
129854e4ee71SNavdeep Parhar  * Idempotent
129954e4ee71SNavdeep Parhar  */
130054e4ee71SNavdeep Parhar int
1301fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
130254e4ee71SNavdeep Parhar {
130354e4ee71SNavdeep Parhar 	int i;
130454e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
130554e4ee71SNavdeep Parhar 	struct sge_txq *txq;
130637310a98SNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
130737310a98SNavdeep Parhar 	struct port_info *pi = vi->pi;
130837310a98SNavdeep Parhar 	struct adapter *sc = pi->adapter;
130937310a98SNavdeep Parhar 	struct sge_wrq *ofld_txq;
131037310a98SNavdeep Parhar #endif
131109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1312733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1313eff62dbaSNavdeep Parhar #endif
1314298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1315298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1316298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1317298d969cSNavdeep Parhar #endif
131854e4ee71SNavdeep Parhar 
131954e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
1320fe2ebb76SJohn Baldwin 	if (vi->flags & VI_SYSCTL_CTX) {
1321fe2ebb76SJohn Baldwin 		sysctl_ctx_free(&vi->ctx);
1322fe2ebb76SJohn Baldwin 		vi->flags &= ~VI_SYSCTL_CTX;
132354e4ee71SNavdeep Parhar 	}
132454e4ee71SNavdeep Parhar 
1325fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
132662291463SNavdeep Parhar 	if (vi->ifp->if_capabilities & IFCAP_NETMAP) {
1327fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1328fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1329fe2ebb76SJohn Baldwin 		}
1330fe2ebb76SJohn Baldwin 
1331fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1332fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1333fe2ebb76SJohn Baldwin 		}
1334fe2ebb76SJohn Baldwin 	}
1335fe2ebb76SJohn Baldwin #endif
1336fe2ebb76SJohn Baldwin 
1337733b9277SNavdeep Parhar 	/*
1338733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1339733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1340733b9277SNavdeep Parhar 	 */
1341733b9277SNavdeep Parhar 
1342fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1343fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
134454e4ee71SNavdeep Parhar 	}
1345eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1346fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1347733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
1348733b9277SNavdeep Parhar 	}
1349733b9277SNavdeep Parhar #endif
1350733b9277SNavdeep Parhar 
1351733b9277SNavdeep Parhar 	/*
1352f549e352SNavdeep Parhar 	 * Then take down the rx queues.
1353733b9277SNavdeep Parhar 	 */
1354733b9277SNavdeep Parhar 
1355fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1356fe2ebb76SJohn Baldwin 		free_rxq(vi, rxq);
135754e4ee71SNavdeep Parhar 	}
135809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1359fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1360fe2ebb76SJohn Baldwin 		free_ofld_rxq(vi, ofld_rxq);
1361733b9277SNavdeep Parhar 	}
1362733b9277SNavdeep Parhar #endif
1363733b9277SNavdeep Parhar 
136454e4ee71SNavdeep Parhar 	return (0);
136554e4ee71SNavdeep Parhar }
136654e4ee71SNavdeep Parhar 
1367733b9277SNavdeep Parhar /*
13683098bcfcSNavdeep Parhar  * Interrupt handler when the driver is using only 1 interrupt.  This is a very
13693098bcfcSNavdeep Parhar  * unusual scenario.
13703098bcfcSNavdeep Parhar  *
13713098bcfcSNavdeep Parhar  * a) Deals with errors, if any.
13723098bcfcSNavdeep Parhar  * b) Services firmware event queue, which is taking interrupts for all other
13733098bcfcSNavdeep Parhar  *    queues.
1374733b9277SNavdeep Parhar  */
137554e4ee71SNavdeep Parhar void
137654e4ee71SNavdeep Parhar t4_intr_all(void *arg)
137754e4ee71SNavdeep Parhar {
137854e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1379733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
138054e4ee71SNavdeep Parhar 
13813098bcfcSNavdeep Parhar 	MPASS(sc->intr_count == 1);
13823098bcfcSNavdeep Parhar 
13831dca7005SNavdeep Parhar 	if (sc->intr_type == INTR_INTX)
13841dca7005SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
13851dca7005SNavdeep Parhar 
138654e4ee71SNavdeep Parhar 	t4_intr_err(arg);
13873098bcfcSNavdeep Parhar 	t4_intr_evt(fwq);
138854e4ee71SNavdeep Parhar }
138954e4ee71SNavdeep Parhar 
13903098bcfcSNavdeep Parhar /*
13913098bcfcSNavdeep Parhar  * Interrupt handler for errors (installed directly when multiple interrupts are
13923098bcfcSNavdeep Parhar  * being used, or called by t4_intr_all).
13933098bcfcSNavdeep Parhar  */
139454e4ee71SNavdeep Parhar void
139554e4ee71SNavdeep Parhar t4_intr_err(void *arg)
139654e4ee71SNavdeep Parhar {
139754e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1398dd3b96ecSNavdeep Parhar 	uint32_t v;
1399cb7c3f12SNavdeep Parhar 	const bool verbose = (sc->debug_flags & DF_VERBOSE_SLOWINTR) != 0;
140054e4ee71SNavdeep Parhar 
1401cb7c3f12SNavdeep Parhar 	if (sc->flags & ADAP_ERR)
1402cb7c3f12SNavdeep Parhar 		return;
1403cb7c3f12SNavdeep Parhar 
1404dd3b96ecSNavdeep Parhar 	v = t4_read_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE));
1405dd3b96ecSNavdeep Parhar 	if (v & F_PFSW) {
1406dd3b96ecSNavdeep Parhar 		sc->swintr++;
1407dd3b96ecSNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE), v);
1408dd3b96ecSNavdeep Parhar 	}
1409dd3b96ecSNavdeep Parhar 
1410cb7c3f12SNavdeep Parhar 	t4_slow_intr_handler(sc, verbose);
141154e4ee71SNavdeep Parhar }
141254e4ee71SNavdeep Parhar 
14133098bcfcSNavdeep Parhar /*
14143098bcfcSNavdeep Parhar  * Interrupt handler for iq-only queues.  The firmware event queue is the only
14153098bcfcSNavdeep Parhar  * such queue right now.
14163098bcfcSNavdeep Parhar  */
141754e4ee71SNavdeep Parhar void
141854e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
141954e4ee71SNavdeep Parhar {
142054e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
14212be67d29SNavdeep Parhar 
1422733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1423733b9277SNavdeep Parhar 		service_iq(iq, 0);
1424da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
14252be67d29SNavdeep Parhar 	}
14262be67d29SNavdeep Parhar }
14272be67d29SNavdeep Parhar 
14283098bcfcSNavdeep Parhar /*
14293098bcfcSNavdeep Parhar  * Interrupt handler for iq+fl queues.
14303098bcfcSNavdeep Parhar  */
1431733b9277SNavdeep Parhar void
1432733b9277SNavdeep Parhar t4_intr(void *arg)
14332be67d29SNavdeep Parhar {
14342be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1435733b9277SNavdeep Parhar 
1436733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
14373098bcfcSNavdeep Parhar 		service_iq_fl(iq, 0);
1438da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1439733b9277SNavdeep Parhar 	}
1440733b9277SNavdeep Parhar }
1441733b9277SNavdeep Parhar 
14423098bcfcSNavdeep Parhar #ifdef DEV_NETMAP
14433098bcfcSNavdeep Parhar /*
14443098bcfcSNavdeep Parhar  * Interrupt handler for netmap rx queues.
14453098bcfcSNavdeep Parhar  */
14463098bcfcSNavdeep Parhar void
14473098bcfcSNavdeep Parhar t4_nm_intr(void *arg)
14483098bcfcSNavdeep Parhar {
14493098bcfcSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq = arg;
14503098bcfcSNavdeep Parhar 
14513098bcfcSNavdeep Parhar 	if (atomic_cmpset_int(&nm_rxq->nm_state, NM_ON, NM_BUSY)) {
14523098bcfcSNavdeep Parhar 		service_nm_rxq(nm_rxq);
1453da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&nm_rxq->nm_state, NM_BUSY, NM_ON);
14543098bcfcSNavdeep Parhar 	}
14553098bcfcSNavdeep Parhar }
14563098bcfcSNavdeep Parhar 
14573098bcfcSNavdeep Parhar /*
14583098bcfcSNavdeep Parhar  * Interrupt handler for vectors shared between NIC and netmap rx queues.
14593098bcfcSNavdeep Parhar  */
146062291463SNavdeep Parhar void
146162291463SNavdeep Parhar t4_vi_intr(void *arg)
146262291463SNavdeep Parhar {
146362291463SNavdeep Parhar 	struct irq *irq = arg;
146462291463SNavdeep Parhar 
14653098bcfcSNavdeep Parhar 	MPASS(irq->nm_rxq != NULL);
146662291463SNavdeep Parhar 	t4_nm_intr(irq->nm_rxq);
14673098bcfcSNavdeep Parhar 
14683098bcfcSNavdeep Parhar 	MPASS(irq->rxq != NULL);
146962291463SNavdeep Parhar 	t4_intr(irq->rxq);
147062291463SNavdeep Parhar }
14713098bcfcSNavdeep Parhar #endif
147246f48ee5SNavdeep Parhar 
1473733b9277SNavdeep Parhar /*
14743098bcfcSNavdeep Parhar  * Deals with interrupts on an iq-only (no freelist) queue.
1475733b9277SNavdeep Parhar  */
1476733b9277SNavdeep Parhar static int
1477733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1478733b9277SNavdeep Parhar {
1479733b9277SNavdeep Parhar 	struct sge_iq *q;
148054e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1481b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
14824d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
14833098bcfcSNavdeep Parhar 	int rsp_type;
1484733b9277SNavdeep Parhar 	uint32_t lq;
1485733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1486733b9277SNavdeep Parhar 
1487733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
14883098bcfcSNavdeep Parhar 	KASSERT((iq->flags & IQ_HAS_FL) == 0,
14893098bcfcSNavdeep Parhar 	    ("%s: called for iq %p with fl (iq->flags 0x%x)", __func__, iq,
14903098bcfcSNavdeep Parhar 	    iq->flags));
14913098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
14923098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_LRO_ENABLED) == 0);
1493733b9277SNavdeep Parhar 
14944d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
14954d6db4e0SNavdeep Parhar 
1496733b9277SNavdeep Parhar 	/*
1497733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1498733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1499733b9277SNavdeep Parhar 	 */
1500733b9277SNavdeep Parhar 	for (;;) {
1501b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
150254e4ee71SNavdeep Parhar 
150354e4ee71SNavdeep Parhar 			rmb();
150454e4ee71SNavdeep Parhar 
1505b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1506b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
150754e4ee71SNavdeep Parhar 
1508733b9277SNavdeep Parhar 			switch (rsp_type) {
1509733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
15103098bcfcSNavdeep Parhar 				panic("%s: data for an iq (%p) with no freelist",
15113098bcfcSNavdeep Parhar 				    __func__, iq);
151254e4ee71SNavdeep Parhar 
15133098bcfcSNavdeep Parhar 				/* NOTREACHED */
1514733b9277SNavdeep Parhar 
1515733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1516b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1517733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1518b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
15193098bcfcSNavdeep Parhar 				t4_cpl_handler[d->rss.opcode](iq, &d->rss, NULL);
1520733b9277SNavdeep Parhar 				break;
1521733b9277SNavdeep Parhar 
1522733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
152398005176SNavdeep Parhar 				/*
152498005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
152598005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
152698005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
152798005176SNavdeep Parhar 				 * iWARP async notification.
152898005176SNavdeep Parhar 				 */
15293098bcfcSNavdeep Parhar 				if (__predict_true(lq >= 1024)) {
1530671bf2b8SNavdeep Parhar 					t4_an_handler(iq, &d->rsp);
153198005176SNavdeep Parhar 					break;
153298005176SNavdeep Parhar 				}
153398005176SNavdeep Parhar 
1534ec55567cSJohn Baldwin 				q = sc->sge.iqmap[lq - sc->sge.iq_start -
1535ec55567cSJohn Baldwin 				    sc->sge.iq_base];
1536733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1537733b9277SNavdeep Parhar 				    IQS_BUSY)) {
15383098bcfcSNavdeep Parhar 					if (service_iq_fl(q, q->qsize / 16) == 0) {
1539da6e3387SNavdeep Parhar 						(void) atomic_cmpset_int(&q->state,
1540733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1541733b9277SNavdeep Parhar 					} else {
1542733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1543733b9277SNavdeep Parhar 						    link);
1544733b9277SNavdeep Parhar 					}
1545733b9277SNavdeep Parhar 				}
1546733b9277SNavdeep Parhar 				break;
1547733b9277SNavdeep Parhar 
1548733b9277SNavdeep Parhar 			default:
154998005176SNavdeep Parhar 				KASSERT(0,
155098005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
155198005176SNavdeep Parhar 				    __func__, rsp_type, iq));
155298005176SNavdeep Parhar 				log(LOG_ERR,
155398005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
155498005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
155509fe6320SNavdeep Parhar 				break;
155654e4ee71SNavdeep Parhar 			}
155756599263SNavdeep Parhar 
1558b2daa9a9SNavdeep Parhar 			d++;
1559b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1560b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1561b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1562b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1563b2daa9a9SNavdeep Parhar 			}
1564b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1565315048f2SJohn Baldwin 				t4_write_reg(sc, sc->sge_gts_reg,
1566733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1567733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1568733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1569733b9277SNavdeep Parhar 				ndescs = 0;
1570733b9277SNavdeep Parhar 
15713098bcfcSNavdeep Parhar 				if (budget) {
15723098bcfcSNavdeep Parhar 					return (EINPROGRESS);
15733098bcfcSNavdeep Parhar 				}
15743098bcfcSNavdeep Parhar 			}
15753098bcfcSNavdeep Parhar 		}
15763098bcfcSNavdeep Parhar 
15773098bcfcSNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
15783098bcfcSNavdeep Parhar 			break;
15793098bcfcSNavdeep Parhar 
15803098bcfcSNavdeep Parhar 		/*
15813098bcfcSNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
15823098bcfcSNavdeep Parhar 		 * it's still not done.
15833098bcfcSNavdeep Parhar 		 */
15843098bcfcSNavdeep Parhar 		q = STAILQ_FIRST(&iql);
15853098bcfcSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
15863098bcfcSNavdeep Parhar 		if (service_iq_fl(q, q->qsize / 8) == 0)
1587da6e3387SNavdeep Parhar 			(void) atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
15883098bcfcSNavdeep Parhar 		else
15893098bcfcSNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
15903098bcfcSNavdeep Parhar 	}
15913098bcfcSNavdeep Parhar 
15923098bcfcSNavdeep Parhar 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
15933098bcfcSNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
15943098bcfcSNavdeep Parhar 
15953098bcfcSNavdeep Parhar 	return (0);
15963098bcfcSNavdeep Parhar }
15973098bcfcSNavdeep Parhar 
15983098bcfcSNavdeep Parhar static inline int
15993098bcfcSNavdeep Parhar sort_before_lro(struct lro_ctrl *lro)
16003098bcfcSNavdeep Parhar {
16013098bcfcSNavdeep Parhar 
16023098bcfcSNavdeep Parhar 	return (lro->lro_mbuf_max != 0);
16033098bcfcSNavdeep Parhar }
16043098bcfcSNavdeep Parhar 
1605e7e08444SNavdeep Parhar static inline uint64_t
1606e7e08444SNavdeep Parhar last_flit_to_ns(struct adapter *sc, uint64_t lf)
1607e7e08444SNavdeep Parhar {
1608e7e08444SNavdeep Parhar 	uint64_t n = be64toh(lf) & 0xfffffffffffffff;	/* 60b, not 64b. */
1609e7e08444SNavdeep Parhar 
1610e7e08444SNavdeep Parhar 	if (n > UINT64_MAX / 1000000)
1611e7e08444SNavdeep Parhar 		return (n / sc->params.vpd.cclk * 1000000);
1612e7e08444SNavdeep Parhar 	else
1613e7e08444SNavdeep Parhar 		return (n * 1000000 / sc->params.vpd.cclk);
1614e7e08444SNavdeep Parhar }
1615e7e08444SNavdeep Parhar 
16163098bcfcSNavdeep Parhar /*
16173098bcfcSNavdeep Parhar  * Deals with interrupts on an iq+fl queue.
16183098bcfcSNavdeep Parhar  */
16193098bcfcSNavdeep Parhar static int
16203098bcfcSNavdeep Parhar service_iq_fl(struct sge_iq *iq, int budget)
16213098bcfcSNavdeep Parhar {
16223098bcfcSNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
16233098bcfcSNavdeep Parhar 	struct sge_fl *fl;
16243098bcfcSNavdeep Parhar 	struct adapter *sc = iq->adapter;
16253098bcfcSNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
16263098bcfcSNavdeep Parhar 	int ndescs = 0, limit;
16273098bcfcSNavdeep Parhar 	int rsp_type, refill, starved;
16283098bcfcSNavdeep Parhar 	uint32_t lq;
16293098bcfcSNavdeep Parhar 	uint16_t fl_hw_cidx;
16303098bcfcSNavdeep Parhar 	struct mbuf *m0;
16313098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
16323098bcfcSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
16333098bcfcSNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
16343098bcfcSNavdeep Parhar #endif
16353098bcfcSNavdeep Parhar 
16363098bcfcSNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
16373098bcfcSNavdeep Parhar 	MPASS(iq->flags & IQ_HAS_FL);
16383098bcfcSNavdeep Parhar 
16393098bcfcSNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
16403098bcfcSNavdeep Parhar 	fl = &rxq->fl;
16413098bcfcSNavdeep Parhar 	fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
16423098bcfcSNavdeep Parhar 
16433098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
16443098bcfcSNavdeep Parhar 	if (iq->flags & IQ_ADJ_CREDIT) {
16453098bcfcSNavdeep Parhar 		MPASS(sort_before_lro(lro));
16463098bcfcSNavdeep Parhar 		iq->flags &= ~IQ_ADJ_CREDIT;
16473098bcfcSNavdeep Parhar 		if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) {
16483098bcfcSNavdeep Parhar 			tcp_lro_flush_all(lro);
16493098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) |
16503098bcfcSNavdeep Parhar 			    V_INGRESSQID((u32)iq->cntxt_id) |
16513098bcfcSNavdeep Parhar 			    V_SEINTARM(iq->intr_params));
16523098bcfcSNavdeep Parhar 			return (0);
16533098bcfcSNavdeep Parhar 		}
16543098bcfcSNavdeep Parhar 		ndescs = 1;
16553098bcfcSNavdeep Parhar 	}
16563098bcfcSNavdeep Parhar #else
16573098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
16583098bcfcSNavdeep Parhar #endif
16593098bcfcSNavdeep Parhar 
16603098bcfcSNavdeep Parhar 	while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
16613098bcfcSNavdeep Parhar 
16623098bcfcSNavdeep Parhar 		rmb();
16633098bcfcSNavdeep Parhar 
16643098bcfcSNavdeep Parhar 		refill = 0;
16653098bcfcSNavdeep Parhar 		m0 = NULL;
16663098bcfcSNavdeep Parhar 		rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
16673098bcfcSNavdeep Parhar 		lq = be32toh(d->rsp.pldbuflen_qid);
16683098bcfcSNavdeep Parhar 
16693098bcfcSNavdeep Parhar 		switch (rsp_type) {
16703098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_FLBUF:
16713098bcfcSNavdeep Parhar 
16723098bcfcSNavdeep Parhar 			m0 = get_fl_payload(sc, fl, lq);
16733098bcfcSNavdeep Parhar 			if (__predict_false(m0 == NULL))
16743098bcfcSNavdeep Parhar 				goto out;
16753098bcfcSNavdeep Parhar 			refill = IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 2;
1676e7e08444SNavdeep Parhar 
1677e7e08444SNavdeep Parhar 			if (iq->flags & IQ_RX_TIMESTAMP) {
16783098bcfcSNavdeep Parhar 				/*
1679e7e08444SNavdeep Parhar 				 * Fill up rcv_tstmp but do not set M_TSTMP.
1680e7e08444SNavdeep Parhar 				 * rcv_tstmp is not in the format that the
1681e7e08444SNavdeep Parhar 				 * kernel expects and we don't want to mislead
1682e7e08444SNavdeep Parhar 				 * it.  For now this is only for custom code
1683e7e08444SNavdeep Parhar 				 * that knows how to interpret cxgbe's stamp.
16843098bcfcSNavdeep Parhar 				 */
1685e7e08444SNavdeep Parhar 				m0->m_pkthdr.rcv_tstmp =
1686e7e08444SNavdeep Parhar 				    last_flit_to_ns(sc, d->rsp.u.last_flit);
1687e7e08444SNavdeep Parhar #ifdef notyet
1688e7e08444SNavdeep Parhar 				m0->m_flags |= M_TSTMP;
16893098bcfcSNavdeep Parhar #endif
1690e7e08444SNavdeep Parhar 			}
16913098bcfcSNavdeep Parhar 
16923098bcfcSNavdeep Parhar 			/* fall through */
16933098bcfcSNavdeep Parhar 
16943098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_CPL:
16953098bcfcSNavdeep Parhar 			KASSERT(d->rss.opcode < NUM_CPL_CMDS,
16963098bcfcSNavdeep Parhar 			    ("%s: bad opcode %02x.", __func__, d->rss.opcode));
16973098bcfcSNavdeep Parhar 			t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0);
16983098bcfcSNavdeep Parhar 			break;
16993098bcfcSNavdeep Parhar 
17003098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_INTR:
17013098bcfcSNavdeep Parhar 
17023098bcfcSNavdeep Parhar 			/*
17033098bcfcSNavdeep Parhar 			 * There are 1K interrupt-capable queues (qids 0
17043098bcfcSNavdeep Parhar 			 * through 1023).  A response type indicating a
17053098bcfcSNavdeep Parhar 			 * forwarded interrupt with a qid >= 1K is an
17063098bcfcSNavdeep Parhar 			 * iWARP async notification.  That is the only
17073098bcfcSNavdeep Parhar 			 * acceptable indirect interrupt on this queue.
17083098bcfcSNavdeep Parhar 			 */
17093098bcfcSNavdeep Parhar 			if (__predict_false(lq < 1024)) {
17103098bcfcSNavdeep Parhar 				panic("%s: indirect interrupt on iq_fl %p "
17113098bcfcSNavdeep Parhar 				    "with qid %u", __func__, iq, lq);
17123098bcfcSNavdeep Parhar 			}
17133098bcfcSNavdeep Parhar 
17143098bcfcSNavdeep Parhar 			t4_an_handler(iq, &d->rsp);
17153098bcfcSNavdeep Parhar 			break;
17163098bcfcSNavdeep Parhar 
17173098bcfcSNavdeep Parhar 		default:
17183098bcfcSNavdeep Parhar 			KASSERT(0, ("%s: illegal response type %d on iq %p",
17193098bcfcSNavdeep Parhar 			    __func__, rsp_type, iq));
17203098bcfcSNavdeep Parhar 			log(LOG_ERR, "%s: illegal response type %d on iq %p",
17213098bcfcSNavdeep Parhar 			    device_get_nameunit(sc->dev), rsp_type, iq);
17223098bcfcSNavdeep Parhar 			break;
17233098bcfcSNavdeep Parhar 		}
17243098bcfcSNavdeep Parhar 
17253098bcfcSNavdeep Parhar 		d++;
17263098bcfcSNavdeep Parhar 		if (__predict_false(++iq->cidx == iq->sidx)) {
17273098bcfcSNavdeep Parhar 			iq->cidx = 0;
17283098bcfcSNavdeep Parhar 			iq->gen ^= F_RSPD_GEN;
17293098bcfcSNavdeep Parhar 			d = &iq->desc[0];
17303098bcfcSNavdeep Parhar 		}
17313098bcfcSNavdeep Parhar 		if (__predict_false(++ndescs == limit)) {
17323098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
17333098bcfcSNavdeep Parhar 			    V_INGRESSQID(iq->cntxt_id) |
17343098bcfcSNavdeep Parhar 			    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
17353098bcfcSNavdeep Parhar 			ndescs = 0;
17363098bcfcSNavdeep Parhar 
1737480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1738480e603cSNavdeep Parhar 			if (iq->flags & IQ_LRO_ENABLED &&
173946f48ee5SNavdeep Parhar 			    !sort_before_lro(lro) &&
1740480e603cSNavdeep Parhar 			    sc->lro_timeout != 0) {
17413098bcfcSNavdeep Parhar 				tcp_lro_flush_inactive(lro, &lro_timeout);
1742480e603cSNavdeep Parhar 			}
1743480e603cSNavdeep Parhar #endif
1744861e42b2SNavdeep Parhar 			if (budget) {
1745861e42b2SNavdeep Parhar 				FL_LOCK(fl);
1746861e42b2SNavdeep Parhar 				refill_fl(sc, fl, 32);
1747861e42b2SNavdeep Parhar 				FL_UNLOCK(fl);
17483098bcfcSNavdeep Parhar 
1749733b9277SNavdeep Parhar 				return (EINPROGRESS);
175054e4ee71SNavdeep Parhar 			}
1751733b9277SNavdeep Parhar 		}
17524d6db4e0SNavdeep Parhar 		if (refill) {
17534d6db4e0SNavdeep Parhar 			FL_LOCK(fl);
17544d6db4e0SNavdeep Parhar 			refill_fl(sc, fl, 32);
17554d6db4e0SNavdeep Parhar 			FL_UNLOCK(fl);
17564d6db4e0SNavdeep Parhar 			fl_hw_cidx = fl->hw_cidx;
17574d6db4e0SNavdeep Parhar 		}
1758861e42b2SNavdeep Parhar 	}
17593098bcfcSNavdeep Parhar out:
1760a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1761733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
176246f48ee5SNavdeep Parhar 		if (ndescs > 0 && lro->lro_mbuf_count > 8) {
176346f48ee5SNavdeep Parhar 			MPASS(sort_before_lro(lro));
176446f48ee5SNavdeep Parhar 			/* hold back one credit and don't flush LRO state */
176546f48ee5SNavdeep Parhar 			iq->flags |= IQ_ADJ_CREDIT;
176646f48ee5SNavdeep Parhar 			ndescs--;
176746f48ee5SNavdeep Parhar 		} else {
17686dd38b87SSepherosa Ziehau 			tcp_lro_flush_all(lro);
1769733b9277SNavdeep Parhar 		}
177046f48ee5SNavdeep Parhar 	}
1771733b9277SNavdeep Parhar #endif
1772733b9277SNavdeep Parhar 
1773315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
1774733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1775733b9277SNavdeep Parhar 
1776733b9277SNavdeep Parhar 	FL_LOCK(fl);
177738035ed6SNavdeep Parhar 	starved = refill_fl(sc, fl, 64);
1778733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
1779733b9277SNavdeep Parhar 	if (__predict_false(starved != 0))
1780733b9277SNavdeep Parhar 		add_fl_to_sfl(sc, fl);
1781733b9277SNavdeep Parhar 
1782733b9277SNavdeep Parhar 	return (0);
1783733b9277SNavdeep Parhar }
1784733b9277SNavdeep Parhar 
178538035ed6SNavdeep Parhar static inline int
178638035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll)
17871458bff9SNavdeep Parhar {
178838035ed6SNavdeep Parhar 	int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0;
17891458bff9SNavdeep Parhar 
179038035ed6SNavdeep Parhar 	if (rc)
179138035ed6SNavdeep Parhar 		MPASS(cll->region3 >= CL_METADATA_SIZE);
179238035ed6SNavdeep Parhar 
179338035ed6SNavdeep Parhar 	return (rc);
17941458bff9SNavdeep Parhar }
17951458bff9SNavdeep Parhar 
179638035ed6SNavdeep Parhar static inline struct cluster_metadata *
179738035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll,
179838035ed6SNavdeep Parhar     caddr_t cl)
17991458bff9SNavdeep Parhar {
18001458bff9SNavdeep Parhar 
180138035ed6SNavdeep Parhar 	if (cl_has_metadata(fl, cll)) {
180238035ed6SNavdeep Parhar 		struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
18031458bff9SNavdeep Parhar 
180438035ed6SNavdeep Parhar 		return ((struct cluster_metadata *)(cl + swz->size) - 1);
18051458bff9SNavdeep Parhar 	}
180638035ed6SNavdeep Parhar 	return (NULL);
18071458bff9SNavdeep Parhar }
18081458bff9SNavdeep Parhar 
180915c28f87SGleb Smirnoff static void
1810e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m)
18111458bff9SNavdeep Parhar {
1812e8fd18f3SGleb Smirnoff 	uma_zone_t zone = m->m_ext.ext_arg1;
1813e8fd18f3SGleb Smirnoff 	void *cl = m->m_ext.ext_arg2;
18141458bff9SNavdeep Parhar 
18151458bff9SNavdeep Parhar 	uma_zfree(zone, cl);
181682eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
18171458bff9SNavdeep Parhar }
18181458bff9SNavdeep Parhar 
181938035ed6SNavdeep Parhar /*
182038035ed6SNavdeep Parhar  * The mbuf returned by this function could be allocated from zone_mbuf or
182138035ed6SNavdeep Parhar  * constructed in spare room in the cluster.
182238035ed6SNavdeep Parhar  *
182338035ed6SNavdeep Parhar  * The mbuf carries the payload in one of these ways
182438035ed6SNavdeep Parhar  * a) frame inside the mbuf (mbuf from zone_mbuf)
182538035ed6SNavdeep Parhar  * b) m_cljset (for clusters without metadata) zone_mbuf
182638035ed6SNavdeep Parhar  * c) m_extaddref (cluster with metadata) inline mbuf
182738035ed6SNavdeep Parhar  * d) m_extaddref (cluster with metadata) zone_mbuf
182838035ed6SNavdeep Parhar  */
18291458bff9SNavdeep Parhar static struct mbuf *
1830b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1831b741402cSNavdeep Parhar     int remaining)
183238035ed6SNavdeep Parhar {
183338035ed6SNavdeep Parhar 	struct mbuf *m;
183438035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
183538035ed6SNavdeep Parhar 	struct cluster_layout *cll = &sd->cll;
183638035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
183738035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx];
183838035ed6SNavdeep Parhar 	struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl);
1839b741402cSNavdeep Parhar 	int len, blen;
184038035ed6SNavdeep Parhar 	caddr_t payload;
184138035ed6SNavdeep Parhar 
1842b741402cSNavdeep Parhar 	blen = hwb->size - fl->rx_offset;	/* max possible in this buf */
1843b741402cSNavdeep Parhar 	len = min(remaining, blen);
184438035ed6SNavdeep Parhar 	payload = sd->cl + cll->region1 + fl->rx_offset;
1845e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1846b741402cSNavdeep Parhar 		const u_int l = fr_offset + len;
1847b741402cSNavdeep Parhar 		const u_int pad = roundup2(l, fl->buf_boundary) - l;
1848b741402cSNavdeep Parhar 
1849b741402cSNavdeep Parhar 		if (fl->rx_offset + len + pad < hwb->size)
1850b741402cSNavdeep Parhar 			blen = len + pad;
1851b741402cSNavdeep Parhar 		MPASS(fl->rx_offset + blen <= hwb->size);
1852e3207e19SNavdeep Parhar 	} else {
1853e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
1854e3207e19SNavdeep Parhar 	}
185538035ed6SNavdeep Parhar 
1856b741402cSNavdeep Parhar 
185738035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
185838035ed6SNavdeep Parhar 
185938035ed6SNavdeep Parhar 		/*
186038035ed6SNavdeep Parhar 		 * Copy payload into a freshly allocated mbuf.
186138035ed6SNavdeep Parhar 		 */
186238035ed6SNavdeep Parhar 
1863b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
186438035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
186538035ed6SNavdeep Parhar 		if (m == NULL)
186638035ed6SNavdeep Parhar 			return (NULL);
186738035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
1868e7e08444SNavdeep Parhar 
186938035ed6SNavdeep Parhar 		/* copy data to mbuf */
187038035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
187138035ed6SNavdeep Parhar 
1872c3fb7725SNavdeep Parhar 	} else if (sd->nmbuf * MSIZE < cll->region1) {
187338035ed6SNavdeep Parhar 
187438035ed6SNavdeep Parhar 		/*
187538035ed6SNavdeep Parhar 		 * There's spare room in the cluster for an mbuf.  Create one
1876ccc69b2fSNavdeep Parhar 		 * and associate it with the payload that's in the cluster.
187738035ed6SNavdeep Parhar 		 */
187838035ed6SNavdeep Parhar 
187938035ed6SNavdeep Parhar 		MPASS(clm != NULL);
1880c3fb7725SNavdeep Parhar 		m = (struct mbuf *)(sd->cl + sd->nmbuf * MSIZE);
188138035ed6SNavdeep Parhar 		/* No bzero required */
1882b4b12e52SGleb Smirnoff 		if (m_init(m, M_NOWAIT, MT_DATA,
1883b741402cSNavdeep Parhar 		    fr_offset == 0 ? M_PKTHDR | M_NOFREE : M_NOFREE))
188438035ed6SNavdeep Parhar 			return (NULL);
188538035ed6SNavdeep Parhar 		fl->mbuf_inlined++;
1886b741402cSNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free,
188738035ed6SNavdeep Parhar 		    swz->zone, sd->cl);
188882eff304SNavdeep Parhar 		if (sd->nmbuf++ == 0)
188982eff304SNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
189038035ed6SNavdeep Parhar 
189138035ed6SNavdeep Parhar 	} else {
189238035ed6SNavdeep Parhar 
189338035ed6SNavdeep Parhar 		/*
189438035ed6SNavdeep Parhar 		 * Grab an mbuf from zone_mbuf and associate it with the
189538035ed6SNavdeep Parhar 		 * payload in the cluster.
189638035ed6SNavdeep Parhar 		 */
189738035ed6SNavdeep Parhar 
1898b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
189938035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
190038035ed6SNavdeep Parhar 		if (m == NULL)
190138035ed6SNavdeep Parhar 			return (NULL);
190238035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
1903ccc69b2fSNavdeep Parhar 		if (clm != NULL) {
1904b741402cSNavdeep Parhar 			m_extaddref(m, payload, blen, &clm->refcount,
190538035ed6SNavdeep Parhar 			    rxb_free, swz->zone, sd->cl);
190682eff304SNavdeep Parhar 			if (sd->nmbuf++ == 0)
190782eff304SNavdeep Parhar 				counter_u64_add(extfree_refs, 1);
1908ccc69b2fSNavdeep Parhar 		} else {
190938035ed6SNavdeep Parhar 			m_cljset(m, sd->cl, swz->type);
191038035ed6SNavdeep Parhar 			sd->cl = NULL;	/* consumed, not a recycle candidate */
191138035ed6SNavdeep Parhar 		}
191238035ed6SNavdeep Parhar 	}
1913b741402cSNavdeep Parhar 	if (fr_offset == 0)
1914b741402cSNavdeep Parhar 		m->m_pkthdr.len = remaining;
191538035ed6SNavdeep Parhar 	m->m_len = len;
191638035ed6SNavdeep Parhar 
191738035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1918b741402cSNavdeep Parhar 		fl->rx_offset += blen;
191938035ed6SNavdeep Parhar 		MPASS(fl->rx_offset <= hwb->size);
192038035ed6SNavdeep Parhar 		if (fl->rx_offset < hwb->size)
192138035ed6SNavdeep Parhar 			return (m);	/* without advancing the cidx */
192238035ed6SNavdeep Parhar 	}
192338035ed6SNavdeep Parhar 
19244d6db4e0SNavdeep Parhar 	if (__predict_false(++fl->cidx % 8 == 0)) {
19254d6db4e0SNavdeep Parhar 		uint16_t cidx = fl->cidx / 8;
19264d6db4e0SNavdeep Parhar 
19274d6db4e0SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
19284d6db4e0SNavdeep Parhar 			fl->cidx = cidx = 0;
19294d6db4e0SNavdeep Parhar 		fl->hw_cidx = cidx;
19304d6db4e0SNavdeep Parhar 	}
193138035ed6SNavdeep Parhar 	fl->rx_offset = 0;
193238035ed6SNavdeep Parhar 
193338035ed6SNavdeep Parhar 	return (m);
193438035ed6SNavdeep Parhar }
193538035ed6SNavdeep Parhar 
193638035ed6SNavdeep Parhar static struct mbuf *
19374d6db4e0SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf)
19381458bff9SNavdeep Parhar {
193938035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1940b741402cSNavdeep Parhar 	u_int remaining;
1941b741402cSNavdeep Parhar 	const u_int total = G_RSPD_LEN(len_newbuf);
19421458bff9SNavdeep Parhar 
19434d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1944368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
1945b741402cSNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == total);
1946b741402cSNavdeep Parhar 		MPASS(fl->remaining < total);
19471458bff9SNavdeep Parhar 
194838035ed6SNavdeep Parhar 		m0 = fl->m0;
194938035ed6SNavdeep Parhar 		pnext = fl->pnext;
1950b741402cSNavdeep Parhar 		remaining = fl->remaining;
19514d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
195238035ed6SNavdeep Parhar 		goto get_segment;
19531458bff9SNavdeep Parhar 	}
19541458bff9SNavdeep Parhar 
195538035ed6SNavdeep Parhar 	if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) {
19561458bff9SNavdeep Parhar 		fl->rx_offset = 0;
19574d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->cidx % 8 == 0)) {
19584d6db4e0SNavdeep Parhar 			uint16_t cidx = fl->cidx / 8;
19594d6db4e0SNavdeep Parhar 
19604d6db4e0SNavdeep Parhar 			if (__predict_false(cidx == fl->sidx))
19614d6db4e0SNavdeep Parhar 				fl->cidx = cidx = 0;
19624d6db4e0SNavdeep Parhar 			fl->hw_cidx = cidx;
19634d6db4e0SNavdeep Parhar 		}
19641458bff9SNavdeep Parhar 	}
19651458bff9SNavdeep Parhar 
19661458bff9SNavdeep Parhar 	/*
196738035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
196838035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
19691458bff9SNavdeep Parhar 	 */
19701458bff9SNavdeep Parhar 
1971b741402cSNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, total);
1972368541baSNavdeep Parhar 	if (m0 == NULL)
19734d6db4e0SNavdeep Parhar 		return (NULL);
1974b741402cSNavdeep Parhar 	remaining = total - m0->m_len;
197538035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1976b741402cSNavdeep Parhar 	while (remaining > 0) {
197738035ed6SNavdeep Parhar get_segment:
197838035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
1979b741402cSNavdeep Parhar 		m = get_scatter_segment(sc, fl, total - remaining, remaining);
19804d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
198138035ed6SNavdeep Parhar 			fl->m0 = m0;
198238035ed6SNavdeep Parhar 			fl->pnext = pnext;
1983b741402cSNavdeep Parhar 			fl->remaining = remaining;
19844d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
19854d6db4e0SNavdeep Parhar 			return (NULL);
19861458bff9SNavdeep Parhar 		}
198738035ed6SNavdeep Parhar 		*pnext = m;
198838035ed6SNavdeep Parhar 		pnext = &m->m_next;
1989b741402cSNavdeep Parhar 		remaining -= m->m_len;
1990733b9277SNavdeep Parhar 	}
199138035ed6SNavdeep Parhar 	*pnext = NULL;
19924d6db4e0SNavdeep Parhar 
1993dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1994733b9277SNavdeep Parhar 	return (m0);
1995733b9277SNavdeep Parhar }
1996733b9277SNavdeep Parhar 
1997733b9277SNavdeep Parhar static int
1998733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
1999733b9277SNavdeep Parhar {
20003c51d154SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
2001733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
200290e7434aSNavdeep Parhar 	struct adapter *sc = iq->adapter;
2003733b9277SNavdeep Parhar 	const struct cpl_rx_pkt *cpl = (const void *)(rss + 1);
2004a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
2005733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
2006733b9277SNavdeep Parhar #endif
200770ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
200870ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
200970ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
201070ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
201170ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
201270ca6229SNavdeep Parhar 	};
2013733b9277SNavdeep Parhar 
2014733b9277SNavdeep Parhar 	KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__,
2015733b9277SNavdeep Parhar 	    rss->opcode));
2016733b9277SNavdeep Parhar 
201790e7434aSNavdeep Parhar 	m0->m_pkthdr.len -= sc->params.sge.fl_pktshift;
201890e7434aSNavdeep Parhar 	m0->m_len -= sc->params.sge.fl_pktshift;
201990e7434aSNavdeep Parhar 	m0->m_data += sc->params.sge.fl_pktshift;
202054e4ee71SNavdeep Parhar 
202154e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
202270ca6229SNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[rss->hash_type][rss->ipv6]);
2023273ef991SNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(rss->hash_val);
202454e4ee71SNavdeep Parhar 
20251de8c69dSNavdeep Parhar 	if (cpl->csum_calc && !(cpl->err_vec & sc->params.tp.err_vec_mask)) {
20269600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
20279600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
2028932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
202954e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
20309600bf00SNavdeep Parhar 			rxq->rxcsum++;
20319600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
20329600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
2033932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
20349600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
20359600bf00SNavdeep Parhar 			rxq->rxcsum++;
20369600bf00SNavdeep Parhar 		}
20379600bf00SNavdeep Parhar 
20389600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
203954e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
204054e4ee71SNavdeep Parhar 		else
204154e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
204254e4ee71SNavdeep Parhar 	}
204354e4ee71SNavdeep Parhar 
204454e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
204554e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
204654e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
204754e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
204854e4ee71SNavdeep Parhar 	}
204954e4ee71SNavdeep Parhar 
205050575ce1SAndrew Gallatin #ifdef NUMA
205150575ce1SAndrew Gallatin 	m0->m_pkthdr.numa_domain = ifp->if_numa_domain;
205250575ce1SAndrew Gallatin #endif
2053a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
205446f48ee5SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
205546f48ee5SNavdeep Parhar 		if (sort_before_lro(lro)) {
205646f48ee5SNavdeep Parhar 			tcp_lro_queue_mbuf(lro, m0);
205746f48ee5SNavdeep Parhar 			return (0); /* queued for sort, then LRO */
205846f48ee5SNavdeep Parhar 		}
205946f48ee5SNavdeep Parhar 		if (tcp_lro_rx(lro, m0, 0) == 0)
206046f48ee5SNavdeep Parhar 			return (0); /* queued for LRO */
206146f48ee5SNavdeep Parhar 	}
206254e4ee71SNavdeep Parhar #endif
20637d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
206454e4ee71SNavdeep Parhar 
2065733b9277SNavdeep Parhar 	return (0);
206654e4ee71SNavdeep Parhar }
206754e4ee71SNavdeep Parhar 
2068733b9277SNavdeep Parhar /*
20697951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
20707951040fSNavdeep Parhar  */
20717951040fSNavdeep Parhar static void
20727951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
20737951040fSNavdeep Parhar {
20747951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
20757951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
20767951040fSNavdeep Parhar 
20777951040fSNavdeep Parhar 	EQ_LOCK(eq);
20787951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
20797951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
20807951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
20817951040fSNavdeep Parhar }
20827951040fSNavdeep Parhar 
20837951040fSNavdeep Parhar static void
20847951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
20857951040fSNavdeep Parhar {
20867951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
20877951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
20887951040fSNavdeep Parhar 	u_int n;
20897951040fSNavdeep Parhar 	struct wrqe *wr;
20907951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
20917951040fSNavdeep Parhar 
20927951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
20937951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
20947951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
20957951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
2096cda2ab0eSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
2097cda2ab0eSNavdeep Parhar 	dbdiff = 0;
20987951040fSNavdeep Parhar 
20997951040fSNavdeep Parhar 	do {
21007951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
21017951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
21027951040fSNavdeep Parhar 			available = eq->sidx - 1;
21037951040fSNavdeep Parhar 		else
21047951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
21057951040fSNavdeep Parhar 
21067951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
21077951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
21087951040fSNavdeep Parhar 		if (available < n)
2109cda2ab0eSNavdeep Parhar 			break;
21107951040fSNavdeep Parhar 
21117951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
21127951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
21137951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
21147951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
21157951040fSNavdeep Parhar 			eq->pidx += n;
21167951040fSNavdeep Parhar 		} else {
21177951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
21187951040fSNavdeep Parhar 
21197951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
21207951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
21217951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
21227951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
21237951040fSNavdeep Parhar 			}
21247951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
21257951040fSNavdeep Parhar 		}
21260459a175SNavdeep Parhar 		wrq->tx_wrs_copied++;
21277951040fSNavdeep Parhar 
21287951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
21297951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
2130ddf09ad6SNavdeep Parhar 				/*
2131ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
2132ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
2133ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
2134ddf09ad6SNavdeep Parhar 				 */
21357951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
21367951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
21377951040fSNavdeep Parhar 		}
21387951040fSNavdeep Parhar 
21397951040fSNavdeep Parhar 		dbdiff += n;
21407951040fSNavdeep Parhar 		if (dbdiff >= 16) {
21417951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
21427951040fSNavdeep Parhar 			dbdiff = 0;
21437951040fSNavdeep Parhar 		}
21447951040fSNavdeep Parhar 
21457951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
21467951040fSNavdeep Parhar 		free_wrqe(wr);
21477951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
21487951040fSNavdeep Parhar 		wrq->nwr_pending--;
21497951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
21507951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
21517951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
21527951040fSNavdeep Parhar 
21537951040fSNavdeep Parhar 	if (dbdiff)
21547951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
21557951040fSNavdeep Parhar }
21567951040fSNavdeep Parhar 
21577951040fSNavdeep Parhar /*
2158733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
2159733b9277SNavdeep Parhar  */
216009fe6320SNavdeep Parhar void
216109fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
2162733b9277SNavdeep Parhar {
2163733b9277SNavdeep Parhar #ifdef INVARIANTS
21647951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
2165733b9277SNavdeep Parhar #endif
2166733b9277SNavdeep Parhar 
21677951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
21687951040fSNavdeep Parhar 	MPASS(wr != NULL);
21697951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
21707951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
2171733b9277SNavdeep Parhar 
21727951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
21737951040fSNavdeep Parhar 	wrq->nwr_pending++;
21747951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
2175733b9277SNavdeep Parhar 
21767951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
21777951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
2178733b9277SNavdeep Parhar 
21797951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
2180733b9277SNavdeep Parhar 
21817951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
21827951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
218354e4ee71SNavdeep Parhar }
218454e4ee71SNavdeep Parhar 
218554e4ee71SNavdeep Parhar void
218654e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
218754e4ee71SNavdeep Parhar {
2188fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2189fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
219054e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
21916eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
21926eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
21936eb3180fSNavdeep Parhar #endif
219454e4ee71SNavdeep Parhar 	struct sge_fl *fl;
219538035ed6SNavdeep Parhar 	int i, maxp, mtu = ifp->if_mtu;
219654e4ee71SNavdeep Parhar 
219738035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
2198fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
219954e4ee71SNavdeep Parhar 		fl = &rxq->fl;
220054e4ee71SNavdeep Parhar 
220154e4ee71SNavdeep Parhar 		FL_LOCK(fl);
220238035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
220354e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
220454e4ee71SNavdeep Parhar 	}
22056eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
220638035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
2207fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
22086eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
22096eb3180fSNavdeep Parhar 
22106eb3180fSNavdeep Parhar 		FL_LOCK(fl);
221138035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
22126eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
22136eb3180fSNavdeep Parhar 	}
22146eb3180fSNavdeep Parhar #endif
221554e4ee71SNavdeep Parhar }
221654e4ee71SNavdeep Parhar 
22177951040fSNavdeep Parhar static inline int
22187951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
2219733b9277SNavdeep Parhar {
22200835ddc7SNavdeep Parhar 
22217951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22227951040fSNavdeep Parhar 	KASSERT(m->m_pkthdr.l5hlen > 0,
22237951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
22247951040fSNavdeep Parhar 
22257951040fSNavdeep Parhar 	return (m->m_pkthdr.l5hlen);
22267951040fSNavdeep Parhar }
22277951040fSNavdeep Parhar 
22287951040fSNavdeep Parhar static inline void
22297951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
22307951040fSNavdeep Parhar {
22317951040fSNavdeep Parhar 
22327951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22337951040fSNavdeep Parhar 	m->m_pkthdr.l5hlen = nsegs;
22347951040fSNavdeep Parhar }
22357951040fSNavdeep Parhar 
22367951040fSNavdeep Parhar static inline int
22375cdaef71SJohn Baldwin mbuf_cflags(struct mbuf *m)
22385cdaef71SJohn Baldwin {
22395cdaef71SJohn Baldwin 
22405cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
22415cdaef71SJohn Baldwin 	return (m->m_pkthdr.PH_loc.eight[4]);
22425cdaef71SJohn Baldwin }
22435cdaef71SJohn Baldwin 
22445cdaef71SJohn Baldwin static inline void
22455cdaef71SJohn Baldwin set_mbuf_cflags(struct mbuf *m, uint8_t flags)
22465cdaef71SJohn Baldwin {
22475cdaef71SJohn Baldwin 
22485cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
22495cdaef71SJohn Baldwin 	m->m_pkthdr.PH_loc.eight[4] = flags;
22505cdaef71SJohn Baldwin }
22515cdaef71SJohn Baldwin 
22525cdaef71SJohn Baldwin static inline int
22537951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
22547951040fSNavdeep Parhar {
22557951040fSNavdeep Parhar 	int n;
22567951040fSNavdeep Parhar 
22577951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22587951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
22597951040fSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
22607951040fSNavdeep Parhar 
22617951040fSNavdeep Parhar 	return (n);
22627951040fSNavdeep Parhar }
22637951040fSNavdeep Parhar 
22647951040fSNavdeep Parhar static inline void
22657951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
22667951040fSNavdeep Parhar {
22677951040fSNavdeep Parhar 
22687951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22697951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
22707951040fSNavdeep Parhar }
22717951040fSNavdeep Parhar 
2272786099deSNavdeep Parhar #ifdef RATELIMIT
2273786099deSNavdeep Parhar static inline int
2274786099deSNavdeep Parhar mbuf_eo_nsegs(struct mbuf *m)
2275786099deSNavdeep Parhar {
2276786099deSNavdeep Parhar 
2277786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2278786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[1]);
2279786099deSNavdeep Parhar }
2280786099deSNavdeep Parhar 
2281786099deSNavdeep Parhar static inline void
2282786099deSNavdeep Parhar set_mbuf_eo_nsegs(struct mbuf *m, uint8_t nsegs)
2283786099deSNavdeep Parhar {
2284786099deSNavdeep Parhar 
2285786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2286786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[1] = nsegs;
2287786099deSNavdeep Parhar }
2288786099deSNavdeep Parhar 
2289786099deSNavdeep Parhar static inline int
2290786099deSNavdeep Parhar mbuf_eo_len16(struct mbuf *m)
2291786099deSNavdeep Parhar {
2292786099deSNavdeep Parhar 	int n;
2293786099deSNavdeep Parhar 
2294786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2295786099deSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[2];
2296786099deSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
2297786099deSNavdeep Parhar 
2298786099deSNavdeep Parhar 	return (n);
2299786099deSNavdeep Parhar }
2300786099deSNavdeep Parhar 
2301786099deSNavdeep Parhar static inline void
2302786099deSNavdeep Parhar set_mbuf_eo_len16(struct mbuf *m, uint8_t len16)
2303786099deSNavdeep Parhar {
2304786099deSNavdeep Parhar 
2305786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2306786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[2] = len16;
2307786099deSNavdeep Parhar }
2308786099deSNavdeep Parhar 
2309786099deSNavdeep Parhar static inline int
2310786099deSNavdeep Parhar mbuf_eo_tsclk_tsoff(struct mbuf *m)
2311786099deSNavdeep Parhar {
2312786099deSNavdeep Parhar 
2313786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2314786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[3]);
2315786099deSNavdeep Parhar }
2316786099deSNavdeep Parhar 
2317786099deSNavdeep Parhar static inline void
2318786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(struct mbuf *m, uint8_t tsclk_tsoff)
2319786099deSNavdeep Parhar {
2320786099deSNavdeep Parhar 
2321786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2322786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[3] = tsclk_tsoff;
2323786099deSNavdeep Parhar }
2324786099deSNavdeep Parhar 
2325786099deSNavdeep Parhar static inline int
2326786099deSNavdeep Parhar needs_eo(struct mbuf *m)
2327786099deSNavdeep Parhar {
2328786099deSNavdeep Parhar 
2329fb3bc596SJohn Baldwin 	return (m->m_pkthdr.csum_flags & CSUM_SND_TAG);
2330786099deSNavdeep Parhar }
2331786099deSNavdeep Parhar #endif
2332786099deSNavdeep Parhar 
23335cdaef71SJohn Baldwin /*
23345cdaef71SJohn Baldwin  * Try to allocate an mbuf to contain a raw work request.  To make it
23355cdaef71SJohn Baldwin  * easy to construct the work request, don't allocate a chain but a
23365cdaef71SJohn Baldwin  * single mbuf.
23375cdaef71SJohn Baldwin  */
23385cdaef71SJohn Baldwin struct mbuf *
23395cdaef71SJohn Baldwin alloc_wr_mbuf(int len, int how)
23405cdaef71SJohn Baldwin {
23415cdaef71SJohn Baldwin 	struct mbuf *m;
23425cdaef71SJohn Baldwin 
23435cdaef71SJohn Baldwin 	if (len <= MHLEN)
23445cdaef71SJohn Baldwin 		m = m_gethdr(how, MT_DATA);
23455cdaef71SJohn Baldwin 	else if (len <= MCLBYTES)
23465cdaef71SJohn Baldwin 		m = m_getcl(how, MT_DATA, M_PKTHDR);
23475cdaef71SJohn Baldwin 	else
23485cdaef71SJohn Baldwin 		m = NULL;
23495cdaef71SJohn Baldwin 	if (m == NULL)
23505cdaef71SJohn Baldwin 		return (NULL);
23515cdaef71SJohn Baldwin 	m->m_pkthdr.len = len;
23525cdaef71SJohn Baldwin 	m->m_len = len;
23535cdaef71SJohn Baldwin 	set_mbuf_cflags(m, MC_RAW_WR);
23545cdaef71SJohn Baldwin 	set_mbuf_len16(m, howmany(len, 16));
23555cdaef71SJohn Baldwin 	return (m);
23565cdaef71SJohn Baldwin }
23575cdaef71SJohn Baldwin 
23587951040fSNavdeep Parhar static inline int
23597951040fSNavdeep Parhar needs_tso(struct mbuf *m)
23607951040fSNavdeep Parhar {
23617951040fSNavdeep Parhar 
23627951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
23637951040fSNavdeep Parhar 
2364a6a8ff35SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & CSUM_TSO);
23657951040fSNavdeep Parhar }
23667951040fSNavdeep Parhar 
23677951040fSNavdeep Parhar static inline int
23687951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
23697951040fSNavdeep Parhar {
23707951040fSNavdeep Parhar 
23717951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
23727951040fSNavdeep Parhar 
2373a6a8ff35SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO));
23747951040fSNavdeep Parhar }
23757951040fSNavdeep Parhar 
23767951040fSNavdeep Parhar static inline int
23777951040fSNavdeep Parhar needs_l4_csum(struct mbuf *m)
23787951040fSNavdeep Parhar {
23797951040fSNavdeep Parhar 
23807951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
23817951040fSNavdeep Parhar 
2382a6a8ff35SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
2383a6a8ff35SNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO));
23847951040fSNavdeep Parhar }
23857951040fSNavdeep Parhar 
23867951040fSNavdeep Parhar static inline int
2387786099deSNavdeep Parhar needs_tcp_csum(struct mbuf *m)
2388786099deSNavdeep Parhar {
2389786099deSNavdeep Parhar 
2390786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2391786099deSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_TCP_IPV6 | CSUM_TSO));
2392786099deSNavdeep Parhar }
2393786099deSNavdeep Parhar 
2394c3fce948SNavdeep Parhar #ifdef RATELIMIT
2395786099deSNavdeep Parhar static inline int
2396786099deSNavdeep Parhar needs_udp_csum(struct mbuf *m)
2397786099deSNavdeep Parhar {
2398786099deSNavdeep Parhar 
2399786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2400786099deSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_UDP | CSUM_UDP_IPV6));
2401786099deSNavdeep Parhar }
2402c3fce948SNavdeep Parhar #endif
2403786099deSNavdeep Parhar 
2404786099deSNavdeep Parhar static inline int
24057951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
24067951040fSNavdeep Parhar {
24077951040fSNavdeep Parhar 
24087951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
24097951040fSNavdeep Parhar 
2410a6a8ff35SNavdeep Parhar 	return (m->m_flags & M_VLANTAG);
24117951040fSNavdeep Parhar }
24127951040fSNavdeep Parhar 
24137951040fSNavdeep Parhar static void *
24147951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
24157951040fSNavdeep Parhar {
24167951040fSNavdeep Parhar 	struct mbuf *m = *pm;
24177951040fSNavdeep Parhar 	int offset = *poffset;
24187951040fSNavdeep Parhar 	uintptr_t p = 0;
24197951040fSNavdeep Parhar 
24207951040fSNavdeep Parhar 	MPASS(len > 0);
24217951040fSNavdeep Parhar 
2422e06ab612SJohn Baldwin 	for (;;) {
24237951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
24247951040fSNavdeep Parhar 			offset += len;
24257951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
24267951040fSNavdeep Parhar 			break;
24277951040fSNavdeep Parhar 		}
24287951040fSNavdeep Parhar 		len -= m->m_len - offset;
24297951040fSNavdeep Parhar 		m = m->m_next;
24307951040fSNavdeep Parhar 		offset = 0;
24317951040fSNavdeep Parhar 		MPASS(m != NULL);
24327951040fSNavdeep Parhar 	}
24337951040fSNavdeep Parhar 	*poffset = offset;
24347951040fSNavdeep Parhar 	*pm = m;
24357951040fSNavdeep Parhar 	return ((void *)p);
24367951040fSNavdeep Parhar }
24377951040fSNavdeep Parhar 
2438*d76bbe17SJohn Baldwin static inline int
2439*d76bbe17SJohn Baldwin count_mbuf_ext_pgs(struct mbuf *m, int skip, vm_paddr_t *nextaddr)
2440*d76bbe17SJohn Baldwin {
2441*d76bbe17SJohn Baldwin 	struct mbuf_ext_pgs *ext_pgs;
2442*d76bbe17SJohn Baldwin 	vm_paddr_t paddr;
2443*d76bbe17SJohn Baldwin 	int i, len, off, pglen, pgoff, seglen, segoff;
2444*d76bbe17SJohn Baldwin 	int nsegs = 0;
2445*d76bbe17SJohn Baldwin 
2446*d76bbe17SJohn Baldwin 	MBUF_EXT_PGS_ASSERT(m);
2447*d76bbe17SJohn Baldwin 	ext_pgs = m->m_ext.ext_pgs;
2448*d76bbe17SJohn Baldwin 	off = mtod(m, vm_offset_t);
2449*d76bbe17SJohn Baldwin 	len = m->m_len;
2450*d76bbe17SJohn Baldwin 	off += skip;
2451*d76bbe17SJohn Baldwin 	len -= skip;
2452*d76bbe17SJohn Baldwin 
2453*d76bbe17SJohn Baldwin 	if (ext_pgs->hdr_len != 0) {
2454*d76bbe17SJohn Baldwin 		if (off >= ext_pgs->hdr_len) {
2455*d76bbe17SJohn Baldwin 			off -= ext_pgs->hdr_len;
2456*d76bbe17SJohn Baldwin 		} else {
2457*d76bbe17SJohn Baldwin 			seglen = ext_pgs->hdr_len - off;
2458*d76bbe17SJohn Baldwin 			segoff = off;
2459*d76bbe17SJohn Baldwin 			seglen = min(seglen, len);
2460*d76bbe17SJohn Baldwin 			off = 0;
2461*d76bbe17SJohn Baldwin 			len -= seglen;
2462*d76bbe17SJohn Baldwin 			paddr = pmap_kextract(
2463*d76bbe17SJohn Baldwin 			    (vm_offset_t)&ext_pgs->hdr[segoff]);
2464*d76bbe17SJohn Baldwin 			if (*nextaddr != paddr)
2465*d76bbe17SJohn Baldwin 				nsegs++;
2466*d76bbe17SJohn Baldwin 			*nextaddr = paddr + seglen;
2467*d76bbe17SJohn Baldwin 		}
2468*d76bbe17SJohn Baldwin 	}
2469*d76bbe17SJohn Baldwin 	pgoff = ext_pgs->first_pg_off;
2470*d76bbe17SJohn Baldwin 	for (i = 0; i < ext_pgs->npgs && len > 0; i++) {
2471*d76bbe17SJohn Baldwin 		pglen = mbuf_ext_pg_len(ext_pgs, i, pgoff);
2472*d76bbe17SJohn Baldwin 		if (off >= pglen) {
2473*d76bbe17SJohn Baldwin 			off -= pglen;
2474*d76bbe17SJohn Baldwin 			pgoff = 0;
2475*d76bbe17SJohn Baldwin 			continue;
2476*d76bbe17SJohn Baldwin 		}
2477*d76bbe17SJohn Baldwin 		seglen = pglen - off;
2478*d76bbe17SJohn Baldwin 		segoff = pgoff + off;
2479*d76bbe17SJohn Baldwin 		off = 0;
2480*d76bbe17SJohn Baldwin 		seglen = min(seglen, len);
2481*d76bbe17SJohn Baldwin 		len -= seglen;
2482*d76bbe17SJohn Baldwin 		paddr = ext_pgs->pa[i] + segoff;
2483*d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2484*d76bbe17SJohn Baldwin 			nsegs++;
2485*d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2486*d76bbe17SJohn Baldwin 		pgoff = 0;
2487*d76bbe17SJohn Baldwin 	};
2488*d76bbe17SJohn Baldwin 	if (len != 0) {
2489*d76bbe17SJohn Baldwin 		seglen = min(len, ext_pgs->trail_len - off);
2490*d76bbe17SJohn Baldwin 		len -= seglen;
2491*d76bbe17SJohn Baldwin 		paddr = pmap_kextract((vm_offset_t)&ext_pgs->trail[off]);
2492*d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2493*d76bbe17SJohn Baldwin 			nsegs++;
2494*d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2495*d76bbe17SJohn Baldwin 	}
2496*d76bbe17SJohn Baldwin 
2497*d76bbe17SJohn Baldwin 	return (nsegs);
2498*d76bbe17SJohn Baldwin }
2499*d76bbe17SJohn Baldwin 
2500*d76bbe17SJohn Baldwin 
25017951040fSNavdeep Parhar /*
25027951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
2503786099deSNavdeep Parhar  * must have at least one mbuf that's not empty.  It is possible for this
2504786099deSNavdeep Parhar  * routine to return 0 if skip accounts for all the contents of the mbuf chain.
25057951040fSNavdeep Parhar  */
25067951040fSNavdeep Parhar static inline int
2507*d76bbe17SJohn Baldwin count_mbuf_nsegs(struct mbuf *m, int skip, uint8_t *cflags)
25087951040fSNavdeep Parhar {
2509*d76bbe17SJohn Baldwin 	vm_paddr_t nextaddr, paddr;
251077e9044cSNavdeep Parhar 	vm_offset_t va;
25117951040fSNavdeep Parhar 	int len, nsegs;
25127951040fSNavdeep Parhar 
2513786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2514786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len > 0);
2515786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len >= skip);
25167951040fSNavdeep Parhar 
25177951040fSNavdeep Parhar 	nsegs = 0;
2518*d76bbe17SJohn Baldwin 	nextaddr = 0;
25197951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
25207951040fSNavdeep Parhar 		len = m->m_len;
25217951040fSNavdeep Parhar 		if (__predict_false(len == 0))
25227951040fSNavdeep Parhar 			continue;
2523786099deSNavdeep Parhar 		if (skip >= len) {
2524786099deSNavdeep Parhar 			skip -= len;
2525786099deSNavdeep Parhar 			continue;
2526786099deSNavdeep Parhar 		}
2527*d76bbe17SJohn Baldwin 		if ((m->m_flags & M_NOMAP) != 0) {
2528*d76bbe17SJohn Baldwin 			*cflags |= MC_NOMAP;
2529*d76bbe17SJohn Baldwin 			nsegs += count_mbuf_ext_pgs(m, skip, &nextaddr);
2530*d76bbe17SJohn Baldwin 			skip = 0;
2531*d76bbe17SJohn Baldwin 			continue;
2532*d76bbe17SJohn Baldwin 		}
2533786099deSNavdeep Parhar 		va = mtod(m, vm_offset_t) + skip;
2534786099deSNavdeep Parhar 		len -= skip;
2535786099deSNavdeep Parhar 		skip = 0;
2536*d76bbe17SJohn Baldwin 		paddr = pmap_kextract(va);
2537786099deSNavdeep Parhar 		nsegs += sglist_count((void *)(uintptr_t)va, len);
2538*d76bbe17SJohn Baldwin 		if (paddr == nextaddr)
25397951040fSNavdeep Parhar 			nsegs--;
2540*d76bbe17SJohn Baldwin 		nextaddr = pmap_kextract(va + len - 1) + 1;
25417951040fSNavdeep Parhar 	}
25427951040fSNavdeep Parhar 
25437951040fSNavdeep Parhar 	return (nsegs);
25447951040fSNavdeep Parhar }
25457951040fSNavdeep Parhar 
25467951040fSNavdeep Parhar /*
25477951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
25487951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
25497951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
25507951040fSNavdeep Parhar  */
25517951040fSNavdeep Parhar int
25526af45170SJohn Baldwin parse_pkt(struct adapter *sc, struct mbuf **mp)
25537951040fSNavdeep Parhar {
25547951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
25557951040fSNavdeep Parhar 	int rc, nsegs, defragged = 0, offset;
25567951040fSNavdeep Parhar 	struct ether_header *eh;
25577951040fSNavdeep Parhar 	void *l3hdr;
25587951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
25597951040fSNavdeep Parhar 	struct tcphdr *tcp;
25607951040fSNavdeep Parhar #endif
25617951040fSNavdeep Parhar 	uint16_t eh_type;
2562*d76bbe17SJohn Baldwin 	uint8_t cflags;
25637951040fSNavdeep Parhar 
2564*d76bbe17SJohn Baldwin 	cflags = 0;
25657951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
25667951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
25677951040fSNavdeep Parhar 		rc = EINVAL;
25687951040fSNavdeep Parhar fail:
25697951040fSNavdeep Parhar 		m_freem(m0);
25707951040fSNavdeep Parhar 		*mp = NULL;
25717951040fSNavdeep Parhar 		return (rc);
25727951040fSNavdeep Parhar 	}
25737951040fSNavdeep Parhar restart:
25747951040fSNavdeep Parhar 	/*
25757951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
25767951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
25777951040fSNavdeep Parhar 	 */
25787951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
25797951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
2580*d76bbe17SJohn Baldwin 	nsegs = count_mbuf_nsegs(m0, 0, &cflags);
25817951040fSNavdeep Parhar 	if (nsegs > (needs_tso(m0) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)) {
25827951040fSNavdeep Parhar 		if (defragged++ > 0 || (m = m_defrag(m0, M_NOWAIT)) == NULL) {
25837951040fSNavdeep Parhar 			rc = EFBIG;
25847951040fSNavdeep Parhar 			goto fail;
25857951040fSNavdeep Parhar 		}
25867951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
25877951040fSNavdeep Parhar 		goto restart;
25887951040fSNavdeep Parhar 	}
25897951040fSNavdeep Parhar 
2590*d76bbe17SJohn Baldwin 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN &&
2591*d76bbe17SJohn Baldwin 	    !(cflags & MC_NOMAP))) {
25927951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
25937951040fSNavdeep Parhar 		if (m0 == NULL) {
25947951040fSNavdeep Parhar 			/* Should have left well enough alone. */
25957951040fSNavdeep Parhar 			rc = EFBIG;
25967951040fSNavdeep Parhar 			goto fail;
25977951040fSNavdeep Parhar 		}
25987951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
25997951040fSNavdeep Parhar 		goto restart;
26007951040fSNavdeep Parhar 	}
26017951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
2602*d76bbe17SJohn Baldwin 	set_mbuf_cflags(m0, cflags);
26036af45170SJohn Baldwin 	if (sc->flags & IS_VF)
26046af45170SJohn Baldwin 		set_mbuf_len16(m0, txpkt_vm_len16(nsegs, needs_tso(m0)));
26056af45170SJohn Baldwin 	else
26067951040fSNavdeep Parhar 		set_mbuf_len16(m0, txpkt_len16(nsegs, needs_tso(m0)));
26077951040fSNavdeep Parhar 
2608786099deSNavdeep Parhar #ifdef RATELIMIT
2609786099deSNavdeep Parhar 	/*
2610786099deSNavdeep Parhar 	 * Ethofld is limited to TCP and UDP for now, and only when L4 hw
2611786099deSNavdeep Parhar 	 * checksumming is enabled.  needs_l4_csum happens to check for all the
2612786099deSNavdeep Parhar 	 * right things.
2613786099deSNavdeep Parhar 	 */
2614fb3bc596SJohn Baldwin 	if (__predict_false(needs_eo(m0) && !needs_l4_csum(m0))) {
2615fb3bc596SJohn Baldwin 		m_snd_tag_rele(m0->m_pkthdr.snd_tag);
2616786099deSNavdeep Parhar 		m0->m_pkthdr.snd_tag = NULL;
2617fb3bc596SJohn Baldwin 		m0->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
2618fb3bc596SJohn Baldwin 	}
2619786099deSNavdeep Parhar #endif
2620786099deSNavdeep Parhar 
26216af45170SJohn Baldwin 	if (!needs_tso(m0) &&
2622786099deSNavdeep Parhar #ifdef RATELIMIT
2623786099deSNavdeep Parhar 	    !needs_eo(m0) &&
2624786099deSNavdeep Parhar #endif
26256af45170SJohn Baldwin 	    !(sc->flags & IS_VF && (needs_l3_csum(m0) || needs_l4_csum(m0))))
26267951040fSNavdeep Parhar 		return (0);
26277951040fSNavdeep Parhar 
26287951040fSNavdeep Parhar 	m = m0;
26297951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
26307951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
26317951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
26327951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
26337951040fSNavdeep Parhar 
26347951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
26357951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
26367951040fSNavdeep Parhar 	} else
26377951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
26387951040fSNavdeep Parhar 
26397951040fSNavdeep Parhar 	offset = 0;
26407951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
26417951040fSNavdeep Parhar 
26427951040fSNavdeep Parhar 	switch (eh_type) {
26437951040fSNavdeep Parhar #ifdef INET6
26447951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
26457951040fSNavdeep Parhar 	{
26467951040fSNavdeep Parhar 		struct ip6_hdr *ip6 = l3hdr;
26477951040fSNavdeep Parhar 
26486af45170SJohn Baldwin 		MPASS(!needs_tso(m0) || ip6->ip6_nxt == IPPROTO_TCP);
26497951040fSNavdeep Parhar 
26507951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(*ip6);
26517951040fSNavdeep Parhar 		break;
26527951040fSNavdeep Parhar 	}
26537951040fSNavdeep Parhar #endif
26547951040fSNavdeep Parhar #ifdef INET
26557951040fSNavdeep Parhar 	case ETHERTYPE_IP:
26567951040fSNavdeep Parhar 	{
26577951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
26587951040fSNavdeep Parhar 
26597951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl * 4;
26607951040fSNavdeep Parhar 		break;
26617951040fSNavdeep Parhar 	}
26627951040fSNavdeep Parhar #endif
26637951040fSNavdeep Parhar 	default:
26647951040fSNavdeep Parhar 		panic("%s: ethertype 0x%04x unknown.  if_cxgbe must be compiled"
26657951040fSNavdeep Parhar 		    " with the same INET/INET6 options as the kernel.",
26667951040fSNavdeep Parhar 		    __func__, eh_type);
26677951040fSNavdeep Parhar 	}
26687951040fSNavdeep Parhar 
26697951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
2670786099deSNavdeep Parhar 	if (needs_tcp_csum(m0)) {
26717951040fSNavdeep Parhar 		tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
26727951040fSNavdeep Parhar 		m0->m_pkthdr.l4hlen = tcp->th_off * 4;
2673786099deSNavdeep Parhar #ifdef RATELIMIT
2674786099deSNavdeep Parhar 		if (tsclk >= 0 && *(uint32_t *)(tcp + 1) == ntohl(0x0101080a)) {
2675786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0,
2676786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSCLK(tsclk) |
2677786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSOFF(sizeof(*tcp) / 2 + 1));
2678786099deSNavdeep Parhar 		} else
2679786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0, 0);
2680786099deSNavdeep Parhar 	} else if (needs_udp_csum(m)) {
2681786099deSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2682786099deSNavdeep Parhar #endif
26836af45170SJohn Baldwin 	}
2684786099deSNavdeep Parhar #ifdef RATELIMIT
2685786099deSNavdeep Parhar 	if (needs_eo(m0)) {
2686786099deSNavdeep Parhar 		u_int immhdrs;
2687786099deSNavdeep Parhar 
2688786099deSNavdeep Parhar 		/* EO WRs have the headers in the WR and not the GL. */
2689786099deSNavdeep Parhar 		immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen +
2690786099deSNavdeep Parhar 		    m0->m_pkthdr.l4hlen;
2691*d76bbe17SJohn Baldwin 		cflags = 0;
2692*d76bbe17SJohn Baldwin 		nsegs = count_mbuf_nsegs(m0, immhdrs, &cflags);
2693*d76bbe17SJohn Baldwin 		MPASS(cflags == mbuf_cflags(m0));
2694786099deSNavdeep Parhar 		set_mbuf_eo_nsegs(m0, nsegs);
2695786099deSNavdeep Parhar 		set_mbuf_eo_len16(m0,
2696786099deSNavdeep Parhar 		    txpkt_eo_len16(nsegs, immhdrs, needs_tso(m0)));
2697786099deSNavdeep Parhar 	}
2698786099deSNavdeep Parhar #endif
26997951040fSNavdeep Parhar #endif
27007951040fSNavdeep Parhar 	MPASS(m0 == *mp);
27017951040fSNavdeep Parhar 	return (0);
27027951040fSNavdeep Parhar }
27037951040fSNavdeep Parhar 
27047951040fSNavdeep Parhar void *
27057951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
27067951040fSNavdeep Parhar {
27077951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
27087951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
27097951040fSNavdeep Parhar 	int ndesc, available;
27107951040fSNavdeep Parhar 	struct wrqe *wr;
27117951040fSNavdeep Parhar 	void *w;
27127951040fSNavdeep Parhar 
27137951040fSNavdeep Parhar 	MPASS(len16 > 0);
27147951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
27157951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
27167951040fSNavdeep Parhar 
27177951040fSNavdeep Parhar 	EQ_LOCK(eq);
27187951040fSNavdeep Parhar 
27198d6ae10aSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
27207951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
27217951040fSNavdeep Parhar 
27227951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
27237951040fSNavdeep Parhar slowpath:
27247951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
27257951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
27267951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
27277951040fSNavdeep Parhar 			return (NULL);
27287951040fSNavdeep Parhar 		cookie->pidx = -1;
27297951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
27307951040fSNavdeep Parhar 		return (&wr->wr);
27317951040fSNavdeep Parhar 	}
27327951040fSNavdeep Parhar 
27337951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
27347951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
27357951040fSNavdeep Parhar 		available = eq->sidx - 1;
27367951040fSNavdeep Parhar 	else
27377951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
27387951040fSNavdeep Parhar 	if (available < ndesc)
27397951040fSNavdeep Parhar 		goto slowpath;
27407951040fSNavdeep Parhar 
27417951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
27427951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
27437951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
27447951040fSNavdeep Parhar 
27457951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
27467951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
2747f50c49ccSNavdeep Parhar 	if (__predict_false(cookie->pidx + ndesc > eq->sidx)) {
27487951040fSNavdeep Parhar 		w = &wrq->ss[0];
27497951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
27507951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
27517951040fSNavdeep Parhar 	}
27527951040fSNavdeep Parhar 
27537951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
27547951040fSNavdeep Parhar 
27557951040fSNavdeep Parhar 	return (w);
27567951040fSNavdeep Parhar }
27577951040fSNavdeep Parhar 
27587951040fSNavdeep Parhar void
27597951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
27607951040fSNavdeep Parhar {
27617951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
27627951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
27637951040fSNavdeep Parhar 	int ndesc, pidx;
27647951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
27657951040fSNavdeep Parhar 
27667951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
27677951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
27687951040fSNavdeep Parhar 
27697951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
27707951040fSNavdeep Parhar 		return;
27717951040fSNavdeep Parhar 	}
27727951040fSNavdeep Parhar 
27737951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
27747951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
27757951040fSNavdeep Parhar 
27767951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
27777951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
27787951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
27797951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
27807951040fSNavdeep Parhar 	} else
27817951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
27827951040fSNavdeep Parhar 
27837951040fSNavdeep Parhar 	EQ_LOCK(eq);
27848d6ae10aSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
27858d6ae10aSNavdeep Parhar 	pidx = cookie->pidx;
27868d6ae10aSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
27877951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
27887951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
27897951040fSNavdeep Parhar 	if (prev == NULL) {
27907951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
27912e09fe91SNavdeep Parhar 		if (next == NULL || ndesc >= 16) {
27922e09fe91SNavdeep Parhar 			int available;
27932e09fe91SNavdeep Parhar 			struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
27942e09fe91SNavdeep Parhar 
27952e09fe91SNavdeep Parhar 			/*
27962e09fe91SNavdeep Parhar 			 * Note that the WR via which we'll request tx updates
27972e09fe91SNavdeep Parhar 			 * is at pidx and not eq->pidx, which has moved on
27982e09fe91SNavdeep Parhar 			 * already.
27992e09fe91SNavdeep Parhar 			 */
28002e09fe91SNavdeep Parhar 			dst = (void *)&eq->desc[pidx];
28012e09fe91SNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
28022e09fe91SNavdeep Parhar 			if (available < eq->sidx / 4 &&
28032e09fe91SNavdeep Parhar 			    atomic_cmpset_int(&eq->equiq, 0, 1)) {
2804ddf09ad6SNavdeep Parhar 				/*
2805ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
2806ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
2807ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
2808ddf09ad6SNavdeep Parhar 				 */
28092e09fe91SNavdeep Parhar 				dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
28102e09fe91SNavdeep Parhar 				    F_FW_WR_EQUEQ);
28112e09fe91SNavdeep Parhar 			}
28122e09fe91SNavdeep Parhar 
28137951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
28142e09fe91SNavdeep Parhar 		} else {
28157951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
28167951040fSNavdeep Parhar 			next->pidx = pidx;
28177951040fSNavdeep Parhar 			next->ndesc += ndesc;
28187951040fSNavdeep Parhar 		}
28197951040fSNavdeep Parhar 	} else {
28207951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
28217951040fSNavdeep Parhar 		prev->ndesc += ndesc;
28227951040fSNavdeep Parhar 	}
28237951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
28247951040fSNavdeep Parhar 
28257951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
28267951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
28277951040fSNavdeep Parhar 
28287951040fSNavdeep Parhar #ifdef INVARIANTS
28297951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
28307951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
28317951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
28327951040fSNavdeep Parhar 	}
28337951040fSNavdeep Parhar #endif
28347951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
28357951040fSNavdeep Parhar }
28367951040fSNavdeep Parhar 
28377951040fSNavdeep Parhar static u_int
28387951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
28397951040fSNavdeep Parhar {
28407951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
28417951040fSNavdeep Parhar 
28427951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
28437951040fSNavdeep Parhar }
28447951040fSNavdeep Parhar 
28457951040fSNavdeep Parhar static inline int
28467951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
28477951040fSNavdeep Parhar {
28487951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
28497951040fSNavdeep Parhar 
28505cdaef71SJohn Baldwin 	return (needs_tso(m) || (mbuf_cflags(m) & MC_RAW_WR) != 0);
28517951040fSNavdeep Parhar }
28527951040fSNavdeep Parhar 
28531404daa7SNavdeep Parhar static inline int
28541404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq)
28551404daa7SNavdeep Parhar {
28561404daa7SNavdeep Parhar 
28571404daa7SNavdeep Parhar 	return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED);
28581404daa7SNavdeep Parhar }
28591404daa7SNavdeep Parhar 
28605cdaef71SJohn Baldwin static inline int
28615cdaef71SJohn Baldwin wr_can_update_eq(struct fw_eth_tx_pkts_wr *wr)
28625cdaef71SJohn Baldwin {
28635cdaef71SJohn Baldwin 
28645cdaef71SJohn Baldwin 	switch (G_FW_WR_OP(be32toh(wr->op_pkd))) {
28655cdaef71SJohn Baldwin 	case FW_ULPTX_WR:
28665cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_WR:
28675cdaef71SJohn Baldwin 	case FW_ETH_TX_PKTS_WR:
28685cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_VM_WR:
28695cdaef71SJohn Baldwin 		return (1);
28705cdaef71SJohn Baldwin 	default:
28715cdaef71SJohn Baldwin 		return (0);
28725cdaef71SJohn Baldwin 	}
28735cdaef71SJohn Baldwin }
28745cdaef71SJohn Baldwin 
28757951040fSNavdeep Parhar /*
28767951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
28777951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
28787951040fSNavdeep Parhar  */
28797951040fSNavdeep Parhar static u_int
28807951040fSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx)
28817951040fSNavdeep Parhar {
28827951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
28837951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
28847951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
2885fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2886fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
28877951040fSNavdeep Parhar 	struct adapter *sc = pi->adapter;
28887951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
28897951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
28907951040fSNavdeep Parhar 	u_int n, next_cidx;
28917951040fSNavdeep Parhar 	struct mbuf *m0, *tail;
28927951040fSNavdeep Parhar 	struct txpkts txp;
28937951040fSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;	/* any fw WR struct will do */
28947951040fSNavdeep Parhar 
28957951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
28967951040fSNavdeep Parhar 	MPASS(remaining > 0);	/* Must not be called without work to do. */
28977951040fSNavdeep Parhar 	total = 0;
28987951040fSNavdeep Parhar 
28997951040fSNavdeep Parhar 	TXQ_LOCK(txq);
29001404daa7SNavdeep Parhar 	if (__predict_false(discard_tx(eq))) {
29017951040fSNavdeep Parhar 		while (cidx != pidx) {
29027951040fSNavdeep Parhar 			m0 = r->items[cidx];
29037951040fSNavdeep Parhar 			m_freem(m0);
29047951040fSNavdeep Parhar 			if (++cidx == r->size)
29057951040fSNavdeep Parhar 				cidx = 0;
29067951040fSNavdeep Parhar 		}
29077951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 2048);
29087951040fSNavdeep Parhar 		total = remaining;
29097951040fSNavdeep Parhar 		goto done;
29107951040fSNavdeep Parhar 	}
29117951040fSNavdeep Parhar 
29127951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
29137951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
29147951040fSNavdeep Parhar 		available = eq->sidx - 1;
29157951040fSNavdeep Parhar 	else
29167951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
29177951040fSNavdeep Parhar 	dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx);
29187951040fSNavdeep Parhar 
29197951040fSNavdeep Parhar 	while (remaining > 0) {
29207951040fSNavdeep Parhar 
29217951040fSNavdeep Parhar 		m0 = r->items[cidx];
29227951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
29237951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
29247951040fSNavdeep Parhar 
29257951040fSNavdeep Parhar 		if (available < SGE_MAX_WR_NDESC) {
29267951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 64);
29277951040fSNavdeep Parhar 			if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16))
29287951040fSNavdeep Parhar 				break;	/* out of descriptors */
29297951040fSNavdeep Parhar 		}
29307951040fSNavdeep Parhar 
29317951040fSNavdeep Parhar 		next_cidx = cidx + 1;
29327951040fSNavdeep Parhar 		if (__predict_false(next_cidx == r->size))
29337951040fSNavdeep Parhar 			next_cidx = 0;
29347951040fSNavdeep Parhar 
29357951040fSNavdeep Parhar 		wr = (void *)&eq->desc[eq->pidx];
29366af45170SJohn Baldwin 		if (sc->flags & IS_VF) {
29376af45170SJohn Baldwin 			total++;
29386af45170SJohn Baldwin 			remaining--;
29396af45170SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
2940472a6004SNavdeep Parhar 			n = write_txpkt_vm_wr(sc, txq, (void *)wr, m0,
2941472a6004SNavdeep Parhar 			    available);
29426af45170SJohn Baldwin 		} else if (remaining > 1 &&
29437951040fSNavdeep Parhar 		    try_txpkts(m0, r->items[next_cidx], &txp, available) == 0) {
29447951040fSNavdeep Parhar 
29457951040fSNavdeep Parhar 			/* pkts at cidx, next_cidx should both be in txp. */
29467951040fSNavdeep Parhar 			MPASS(txp.npkt == 2);
29477951040fSNavdeep Parhar 			tail = r->items[next_cidx];
29487951040fSNavdeep Parhar 			MPASS(tail->m_nextpkt == NULL);
29497951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
29507951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, tail);
29517951040fSNavdeep Parhar 			m0->m_nextpkt = tail;
29527951040fSNavdeep Parhar 
29537951040fSNavdeep Parhar 			if (__predict_false(++next_cidx == r->size))
29547951040fSNavdeep Parhar 				next_cidx = 0;
29557951040fSNavdeep Parhar 
29567951040fSNavdeep Parhar 			while (next_cidx != pidx) {
29577951040fSNavdeep Parhar 				if (add_to_txpkts(r->items[next_cidx], &txp,
29587951040fSNavdeep Parhar 				    available) != 0)
29597951040fSNavdeep Parhar 					break;
29607951040fSNavdeep Parhar 				tail->m_nextpkt = r->items[next_cidx];
29617951040fSNavdeep Parhar 				tail = tail->m_nextpkt;
29627951040fSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, tail);
29637951040fSNavdeep Parhar 				if (__predict_false(++next_cidx == r->size))
29647951040fSNavdeep Parhar 					next_cidx = 0;
29657951040fSNavdeep Parhar 			}
29667951040fSNavdeep Parhar 
29677951040fSNavdeep Parhar 			n = write_txpkts_wr(txq, wr, m0, &txp, available);
29687951040fSNavdeep Parhar 			total += txp.npkt;
29697951040fSNavdeep Parhar 			remaining -= txp.npkt;
29705cdaef71SJohn Baldwin 		} else if (mbuf_cflags(m0) & MC_RAW_WR) {
29715cdaef71SJohn Baldwin 			total++;
29725cdaef71SJohn Baldwin 			remaining--;
29735cdaef71SJohn Baldwin 			n = write_raw_wr(txq, (void *)wr, m0, available);
29747951040fSNavdeep Parhar 		} else {
29757951040fSNavdeep Parhar 			total++;
29767951040fSNavdeep Parhar 			remaining--;
29777951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
297878552b23SNavdeep Parhar 			n = write_txpkt_wr(txq, (void *)wr, m0, available);
29797951040fSNavdeep Parhar 		}
29807951040fSNavdeep Parhar 		MPASS(n >= 1 && n <= available && n <= SGE_MAX_WR_NDESC);
29817951040fSNavdeep Parhar 
29827951040fSNavdeep Parhar 		available -= n;
29837951040fSNavdeep Parhar 		dbdiff += n;
29847951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
29857951040fSNavdeep Parhar 
29865cdaef71SJohn Baldwin 		if (wr_can_update_eq(wr)) {
29877951040fSNavdeep Parhar 			if (total_available_tx_desc(eq) < eq->sidx / 4 &&
29887951040fSNavdeep Parhar 			    atomic_cmpset_int(&eq->equiq, 0, 1)) {
29897951040fSNavdeep Parhar 				wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
29907951040fSNavdeep Parhar 				    F_FW_WR_EQUEQ);
29917951040fSNavdeep Parhar 				eq->equeqidx = eq->pidx;
29925cdaef71SJohn Baldwin 			} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >=
29935cdaef71SJohn Baldwin 			    32) {
29947951040fSNavdeep Parhar 				wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
29957951040fSNavdeep Parhar 				eq->equeqidx = eq->pidx;
29967951040fSNavdeep Parhar 			}
29975cdaef71SJohn Baldwin 		}
29987951040fSNavdeep Parhar 
29997951040fSNavdeep Parhar 		if (dbdiff >= 16 && remaining >= 4) {
30007951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
30017951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 4 * dbdiff);
30027951040fSNavdeep Parhar 			dbdiff = 0;
30037951040fSNavdeep Parhar 		}
30047951040fSNavdeep Parhar 
30057951040fSNavdeep Parhar 		cidx = next_cidx;
30067951040fSNavdeep Parhar 	}
30077951040fSNavdeep Parhar 	if (dbdiff != 0) {
30087951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
30097951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
30107951040fSNavdeep Parhar 	}
30117951040fSNavdeep Parhar done:
30127951040fSNavdeep Parhar 	TXQ_UNLOCK(txq);
30137951040fSNavdeep Parhar 
30147951040fSNavdeep Parhar 	return (total);
3015733b9277SNavdeep Parhar }
3016733b9277SNavdeep Parhar 
301754e4ee71SNavdeep Parhar static inline void
301854e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
3019b2daa9a9SNavdeep Parhar     int qsize)
302054e4ee71SNavdeep Parhar {
3021b2daa9a9SNavdeep Parhar 
302254e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
302354e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
302454e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
302554e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
302654e4ee71SNavdeep Parhar 
302754e4ee71SNavdeep Parhar 	iq->flags = 0;
302854e4ee71SNavdeep Parhar 	iq->adapter = sc;
30297a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
30307a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
30317a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
30327a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
303354e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
30347a32954cSNavdeep Parhar 	}
3035d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
303690e7434aSNavdeep Parhar 	iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE;
303754e4ee71SNavdeep Parhar }
303854e4ee71SNavdeep Parhar 
303954e4ee71SNavdeep Parhar static inline void
3040e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
304154e4ee71SNavdeep Parhar {
30421458bff9SNavdeep Parhar 
304354e4ee71SNavdeep Parhar 	fl->qsize = qsize;
304490e7434aSNavdeep Parhar 	fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
304554e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
3046e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
3047e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
3048e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
30491458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
305038035ed6SNavdeep Parhar 	find_best_refill_source(sc, fl, maxp);
305138035ed6SNavdeep Parhar 	find_safe_refill_source(sc, fl);
305254e4ee71SNavdeep Parhar }
305354e4ee71SNavdeep Parhar 
305454e4ee71SNavdeep Parhar static inline void
305590e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize,
305690e7434aSNavdeep Parhar     uint8_t tx_chan, uint16_t iqid, char *name)
305754e4ee71SNavdeep Parhar {
3058733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
3059733b9277SNavdeep Parhar 
3060733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
3061733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
3062733b9277SNavdeep Parhar 	eq->iqid = iqid;
306390e7434aSNavdeep Parhar 	eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
3064f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
306554e4ee71SNavdeep Parhar }
306654e4ee71SNavdeep Parhar 
306754e4ee71SNavdeep Parhar static int
306854e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
306954e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
307054e4ee71SNavdeep Parhar {
307154e4ee71SNavdeep Parhar 	int rc;
307254e4ee71SNavdeep Parhar 
307354e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
307454e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
307554e4ee71SNavdeep Parhar 	if (rc != 0) {
307654e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
307754e4ee71SNavdeep Parhar 		goto done;
307854e4ee71SNavdeep Parhar 	}
307954e4ee71SNavdeep Parhar 
308054e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
308154e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
308254e4ee71SNavdeep Parhar 	if (rc != 0) {
308354e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
308454e4ee71SNavdeep Parhar 		goto done;
308554e4ee71SNavdeep Parhar 	}
308654e4ee71SNavdeep Parhar 
308754e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
308854e4ee71SNavdeep Parhar 	if (rc != 0) {
308954e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
309054e4ee71SNavdeep Parhar 		goto done;
309154e4ee71SNavdeep Parhar 	}
309254e4ee71SNavdeep Parhar done:
309354e4ee71SNavdeep Parhar 	if (rc)
309454e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
309554e4ee71SNavdeep Parhar 
309654e4ee71SNavdeep Parhar 	return (rc);
309754e4ee71SNavdeep Parhar }
309854e4ee71SNavdeep Parhar 
309954e4ee71SNavdeep Parhar static int
310054e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
310154e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
310254e4ee71SNavdeep Parhar {
310354e4ee71SNavdeep Parhar 	if (pa)
310454e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
310554e4ee71SNavdeep Parhar 	if (va)
310654e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
310754e4ee71SNavdeep Parhar 	if (tag)
310854e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
310954e4ee71SNavdeep Parhar 
311054e4ee71SNavdeep Parhar 	return (0);
311154e4ee71SNavdeep Parhar }
311254e4ee71SNavdeep Parhar 
311354e4ee71SNavdeep Parhar /*
311454e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
311554e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
311654e4ee71SNavdeep Parhar  * ingress queue.
311754e4ee71SNavdeep Parhar  *
311854e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
311954e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
312054e4ee71SNavdeep Parhar  *
3121f549e352SNavdeep Parhar  * If the ingress queue will take interrupts directly then the intr_idx
3122f549e352SNavdeep Parhar  * specifies the vector, starting from 0.  -1 means the interrupts for this
3123f549e352SNavdeep Parhar  * queue should be forwarded to the fwq.
312454e4ee71SNavdeep Parhar  */
312554e4ee71SNavdeep Parhar static int
3126fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
3127bc14b14dSNavdeep Parhar     int intr_idx, int cong)
312854e4ee71SNavdeep Parhar {
312954e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
313054e4ee71SNavdeep Parhar 	size_t len;
313154e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
3132fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
313354e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
313490e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
313554e4ee71SNavdeep Parhar 	__be32 v = 0;
313654e4ee71SNavdeep Parhar 
3137b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
313854e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
313954e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
314054e4ee71SNavdeep Parhar 	if (rc != 0)
314154e4ee71SNavdeep Parhar 		return (rc);
314254e4ee71SNavdeep Parhar 
314354e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
314454e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
314554e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
314654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
314754e4ee71SNavdeep Parhar 
314854e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
314954e4ee71SNavdeep Parhar 	    FW_LEN16(c));
315054e4ee71SNavdeep Parhar 
315154e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
315254e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
315354e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
315454e4ee71SNavdeep Parhar 
3155f549e352SNavdeep Parhar 	if (intr_idx < 0) {
3156f549e352SNavdeep Parhar 		/* Forwarded interrupts, all headed to fwq */
3157f549e352SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
3158f549e352SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id);
3159f549e352SNavdeep Parhar 	} else {
316054e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
316154e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
316254e4ee71SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
3163f549e352SNavdeep Parhar 	}
316454e4ee71SNavdeep Parhar 
316554e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
316654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
3167fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
316854e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
316954e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
317054e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
317154e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
3172b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
317354e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
317454e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
3175bc14b14dSNavdeep Parhar 	if (cong >= 0)
3176bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
317754e4ee71SNavdeep Parhar 
317854e4ee71SNavdeep Parhar 	if (fl) {
317954e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
318054e4ee71SNavdeep Parhar 
3181b2daa9a9SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
318254e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
318354e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
318454e4ee71SNavdeep Parhar 		if (rc)
318554e4ee71SNavdeep Parhar 			return (rc);
318654e4ee71SNavdeep Parhar 
318754e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
318854e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
318954e4ee71SNavdeep Parhar 		if (rc != 0) {
319054e4ee71SNavdeep Parhar 			device_printf(sc->dev,
319154e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
319254e4ee71SNavdeep Parhar 			    rc);
319354e4ee71SNavdeep Parhar 			return (rc);
319454e4ee71SNavdeep Parhar 		}
31954d6db4e0SNavdeep Parhar 
31964d6db4e0SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
319790e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold2, 8);
319890e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pack_boundary;
31994d6db4e0SNavdeep Parhar 		} else {
320090e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold, 8);
3201e3207e19SNavdeep Parhar 			fl->buf_boundary = 16;
32024d6db4e0SNavdeep Parhar 		}
320390e7434aSNavdeep Parhar 		if (fl_pad && fl->buf_boundary < sp->pad_boundary)
320490e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pad_boundary;
320554e4ee71SNavdeep Parhar 
3206214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
3207bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
3208bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
32091458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
32101458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
32111458bff9SNavdeep Parhar 			    0));
3212bc14b14dSNavdeep Parhar 		if (cong >= 0) {
3213bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
3214bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
3215bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
3216bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
3217bc14b14dSNavdeep Parhar 		}
321854e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
3219ed7e5640SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3220ed7e5640SNavdeep Parhar 			X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B) |
3221ed7e5640SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ?
3222ed7e5640SNavdeep Parhar 			X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B));
322354e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
322454e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
322554e4ee71SNavdeep Parhar 	}
322654e4ee71SNavdeep Parhar 
322754e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
322854e4ee71SNavdeep Parhar 	if (rc != 0) {
322954e4ee71SNavdeep Parhar 		device_printf(sc->dev,
323054e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
323154e4ee71SNavdeep Parhar 		return (rc);
323254e4ee71SNavdeep Parhar 	}
323354e4ee71SNavdeep Parhar 
323454e4ee71SNavdeep Parhar 	iq->cidx = 0;
3235b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
323654e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
323754e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
323854e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
3239733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
324054e4ee71SNavdeep Parhar 
324154e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
3242733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
3243733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
3244733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
3245733b9277SNavdeep Parhar 	}
324654e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
324754e4ee71SNavdeep Parhar 
324854e4ee71SNavdeep Parhar 	if (fl) {
32494d6db4e0SNavdeep Parhar 		u_int qid;
32504d6db4e0SNavdeep Parhar 
32514d6db4e0SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
325254e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
325354e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
325454e4ee71SNavdeep Parhar 
32559f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
3256733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
3257733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
3258733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
3259733b9277SNavdeep Parhar 		}
326054e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
326154e4ee71SNavdeep Parhar 
32624d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
32634d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
326490e7434aSNavdeep Parhar 			uint32_t s_qpp = sc->params.sge.eq_s_qpp;
32654d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
32664d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
32674d6db4e0SNavdeep Parhar 
32684d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
32694d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
32704d6db4e0SNavdeep Parhar 			qid &= mask;
32714d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
32724d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
32734d6db4e0SNavdeep Parhar 				qid = 0;
32744d6db4e0SNavdeep Parhar 			}
32754d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
32764d6db4e0SNavdeep Parhar 		}
3277d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
32784d6db4e0SNavdeep Parhar 
327954e4ee71SNavdeep Parhar 		FL_LOCK(fl);
3280733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
3281733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
328254e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
328354e4ee71SNavdeep Parhar 	}
328454e4ee71SNavdeep Parhar 
32858c0ca00bSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && cong >= 0) {
3286ba41ec48SNavdeep Parhar 		uint32_t param, val;
3287ba41ec48SNavdeep Parhar 
3288ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
3289ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
3290ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
329173cd9220SNavdeep Parhar 		if (cong == 0)
329273cd9220SNavdeep Parhar 			val = 1 << 19;
329373cd9220SNavdeep Parhar 		else {
329473cd9220SNavdeep Parhar 			val = 2 << 19;
329573cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
329673cd9220SNavdeep Parhar 				if (cong & (1 << i))
329773cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
329873cd9220SNavdeep Parhar 			}
329973cd9220SNavdeep Parhar 		}
330073cd9220SNavdeep Parhar 
3301ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
3302ba41ec48SNavdeep Parhar 		if (rc != 0) {
3303ba41ec48SNavdeep Parhar 			/* report error but carry on */
3304ba41ec48SNavdeep Parhar 			device_printf(sc->dev,
3305ba41ec48SNavdeep Parhar 			    "failed to set congestion manager context for "
3306ba41ec48SNavdeep Parhar 			    "ingress queue %d: %d\n", iq->cntxt_id, rc);
3307ba41ec48SNavdeep Parhar 		}
3308ba41ec48SNavdeep Parhar 	}
3309ba41ec48SNavdeep Parhar 
331054e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
3311733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
3312315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) |
331354e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
331454e4ee71SNavdeep Parhar 
331554e4ee71SNavdeep Parhar 	return (0);
331654e4ee71SNavdeep Parhar }
331754e4ee71SNavdeep Parhar 
331854e4ee71SNavdeep Parhar static int
3319fe2ebb76SJohn Baldwin free_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
332054e4ee71SNavdeep Parhar {
332138035ed6SNavdeep Parhar 	int rc;
332254e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
332354e4ee71SNavdeep Parhar 	device_t dev;
332454e4ee71SNavdeep Parhar 
332554e4ee71SNavdeep Parhar 	if (sc == NULL)
332654e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
332754e4ee71SNavdeep Parhar 
3328fe2ebb76SJohn Baldwin 	dev = vi ? vi->dev : sc->dev;
332954e4ee71SNavdeep Parhar 
333054e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
333154e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
333254e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
333354e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
333454e4ee71SNavdeep Parhar 		if (rc != 0) {
333554e4ee71SNavdeep Parhar 			device_printf(dev,
333654e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
333754e4ee71SNavdeep Parhar 			return (rc);
333854e4ee71SNavdeep Parhar 		}
333954e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
334054e4ee71SNavdeep Parhar 	}
334154e4ee71SNavdeep Parhar 
334254e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
334354e4ee71SNavdeep Parhar 
334454e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
334554e4ee71SNavdeep Parhar 
334654e4ee71SNavdeep Parhar 	if (fl) {
334754e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
334854e4ee71SNavdeep Parhar 		    fl->desc);
334954e4ee71SNavdeep Parhar 
3350aa9a5cc0SNavdeep Parhar 		if (fl->sdesc)
33511458bff9SNavdeep Parhar 			free_fl_sdesc(sc, fl);
33521458bff9SNavdeep Parhar 
335354e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
335454e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
335554e4ee71SNavdeep Parhar 
335654e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
335754e4ee71SNavdeep Parhar 	}
335854e4ee71SNavdeep Parhar 
335954e4ee71SNavdeep Parhar 	return (0);
336054e4ee71SNavdeep Parhar }
336154e4ee71SNavdeep Parhar 
336238035ed6SNavdeep Parhar static void
3363348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
3364348694daSNavdeep Parhar     struct sge_iq *iq)
3365348694daSNavdeep Parhar {
3366348694daSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3367348694daSNavdeep Parhar 
3368348694daSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba,
3369348694daSNavdeep Parhar 	    "bus address of descriptor ring");
3370348694daSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3371348694daSNavdeep Parhar 	    iq->qsize * IQ_ESIZE, "descriptor ring size in bytes");
3372348694daSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
3373348694daSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &iq->abs_id, 0, sysctl_uint16, "I",
3374348694daSNavdeep Parhar 	    "absolute id of the queue");
3375348694daSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3376348694daSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &iq->cntxt_id, 0, sysctl_uint16, "I",
3377348694daSNavdeep Parhar 	    "SGE context id of the queue");
3378348694daSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3379348694daSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &iq->cidx, 0, sysctl_uint16, "I",
3380348694daSNavdeep Parhar 	    "consumer index");
3381348694daSNavdeep Parhar }
3382348694daSNavdeep Parhar 
3383348694daSNavdeep Parhar static void
3384aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
3385aa93b99aSNavdeep Parhar     struct sysctl_oid *oid, struct sge_fl *fl)
338638035ed6SNavdeep Parhar {
338738035ed6SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
338838035ed6SNavdeep Parhar 
338938035ed6SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
339038035ed6SNavdeep Parhar 	    "freelist");
339138035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
339238035ed6SNavdeep Parhar 
3393aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3394aa93b99aSNavdeep Parhar 	    &fl->ba, "bus address of descriptor ring");
3395aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3396aa93b99aSNavdeep Parhar 	    fl->sidx * EQ_ESIZE + sc->params.sge.spg_len,
3397aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
339838035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
339938035ed6SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I",
340038035ed6SNavdeep Parhar 	    "SGE context id of the freelist");
3401e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
3402e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
3403e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
3404e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
340538035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
340638035ed6SNavdeep Parhar 	    0, "consumer index");
340738035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
340838035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
340938035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
341038035ed6SNavdeep Parhar 	}
341138035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
341238035ed6SNavdeep Parhar 	    0, "producer index");
341338035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated",
341438035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated");
341538035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined",
341638035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters");
341738035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
341838035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
341938035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
342038035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
342138035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
342238035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
342338035ed6SNavdeep Parhar }
342438035ed6SNavdeep Parhar 
342554e4ee71SNavdeep Parhar static int
3426733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
342754e4ee71SNavdeep Parhar {
3428733b9277SNavdeep Parhar 	int rc, intr_idx;
342956599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
3430733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
3431733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
343256599263SNavdeep Parhar 
3433b2daa9a9SNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE);
34346af45170SJohn Baldwin 	if (sc->flags & IS_VF)
34356af45170SJohn Baldwin 		intr_idx = 0;
34364535e804SNavdeep Parhar 	else
3437733b9277SNavdeep Parhar 		intr_idx = sc->intr_count > 1 ? 1 : 0;
3438fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(&sc->port[0]->vi[0], fwq, NULL, intr_idx, -1);
3439733b9277SNavdeep Parhar 	if (rc != 0) {
3440733b9277SNavdeep Parhar 		device_printf(sc->dev,
3441733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
344256599263SNavdeep Parhar 		return (rc);
3443733b9277SNavdeep Parhar 	}
344456599263SNavdeep Parhar 
3445733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
3446733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
3447348694daSNavdeep Parhar 	add_iq_sysctls(&sc->ctx, oid, fwq);
344856599263SNavdeep Parhar 
3449733b9277SNavdeep Parhar 	return (0);
3450733b9277SNavdeep Parhar }
3451733b9277SNavdeep Parhar 
3452733b9277SNavdeep Parhar static int
3453733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
3454733b9277SNavdeep Parhar {
3455733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
3456733b9277SNavdeep Parhar }
3457733b9277SNavdeep Parhar 
3458733b9277SNavdeep Parhar static int
345937310a98SNavdeep Parhar alloc_ctrlq(struct adapter *sc, struct sge_wrq *ctrlq, int idx,
346037310a98SNavdeep Parhar     struct sysctl_oid *oid)
3461733b9277SNavdeep Parhar {
3462733b9277SNavdeep Parhar 	int rc;
3463733b9277SNavdeep Parhar 	char name[16];
346437310a98SNavdeep Parhar 	struct sysctl_oid_list *children;
3465733b9277SNavdeep Parhar 
346637310a98SNavdeep Parhar 	snprintf(name, sizeof(name), "%s ctrlq%d", device_get_nameunit(sc->dev),
346737310a98SNavdeep Parhar 	    idx);
346837310a98SNavdeep Parhar 	init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[idx]->tx_chan,
3469733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
347037310a98SNavdeep Parhar 
347137310a98SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
347237310a98SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
347337310a98SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, name, CTLFLAG_RD,
347437310a98SNavdeep Parhar 	    NULL, "ctrl queue");
347537310a98SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, ctrlq, oid);
347637310a98SNavdeep Parhar 
347756599263SNavdeep Parhar 	return (rc);
347856599263SNavdeep Parhar }
347956599263SNavdeep Parhar 
34801605bac6SNavdeep Parhar int
34819af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop)
34829fb8886bSNavdeep Parhar {
34839fb8886bSNavdeep Parhar 
34849af71ab3SNavdeep Parhar 	if (drop == -1)
34859fb8886bSNavdeep Parhar 		return (-1);
34869af71ab3SNavdeep Parhar 	else if (drop == 1)
34879fb8886bSNavdeep Parhar 		return (0);
34889fb8886bSNavdeep Parhar 	else
34895bcae8ddSNavdeep Parhar 		return (pi->rx_e_chan_map);
34909fb8886bSNavdeep Parhar }
34919fb8886bSNavdeep Parhar 
3492733b9277SNavdeep Parhar static int
3493fe2ebb76SJohn Baldwin alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int intr_idx, int idx,
3494733b9277SNavdeep Parhar     struct sysctl_oid *oid)
349554e4ee71SNavdeep Parhar {
349654e4ee71SNavdeep Parhar 	int rc;
3497ec55567cSJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
349854e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
349954e4ee71SNavdeep Parhar 	char name[16];
350054e4ee71SNavdeep Parhar 
3501fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, intr_idx,
3502fe2ebb76SJohn Baldwin 	    tnl_cong(vi->pi, cong_drop));
350354e4ee71SNavdeep Parhar 	if (rc != 0)
350454e4ee71SNavdeep Parhar 		return (rc);
350554e4ee71SNavdeep Parhar 
3506ec55567cSJohn Baldwin 	if (idx == 0)
3507ec55567cSJohn Baldwin 		sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id;
3508ec55567cSJohn Baldwin 	else
3509ec55567cSJohn Baldwin 		KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id,
3510ec55567cSJohn Baldwin 		    ("iq_base mismatch"));
3511ec55567cSJohn Baldwin 	KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF,
3512ec55567cSJohn Baldwin 	    ("PF with non-zero iq_base"));
3513ec55567cSJohn Baldwin 
35144d6db4e0SNavdeep Parhar 	/*
35154d6db4e0SNavdeep Parhar 	 * The freelist is just barely above the starvation threshold right now,
35164d6db4e0SNavdeep Parhar 	 * fill it up a bit more.
35174d6db4e0SNavdeep Parhar 	 */
35189b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
3519ec55567cSJohn Baldwin 	refill_fl(sc, &rxq->fl, 128);
35209b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
35219b4d7b4eSNavdeep Parhar 
3522a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
352346f48ee5SNavdeep Parhar 	rc = tcp_lro_init_args(&rxq->lro, vi->ifp, lro_entries, lro_mbufs);
352454e4ee71SNavdeep Parhar 	if (rc != 0)
352554e4ee71SNavdeep Parhar 		return (rc);
352646f48ee5SNavdeep Parhar 	MPASS(rxq->lro.ifp == vi->ifp);	/* also indicates LRO init'ed */
352754e4ee71SNavdeep Parhar 
3528fe2ebb76SJohn Baldwin 	if (vi->ifp->if_capenable & IFCAP_LRO)
3529733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
353054e4ee71SNavdeep Parhar #endif
35319877f735SNavdeep Parhar 	if (vi->ifp->if_capenable & IFCAP_HWRXTSTMP)
35329877f735SNavdeep Parhar 		rxq->iq.flags |= IQ_RX_TIMESTAMP;
3533fe2ebb76SJohn Baldwin 	rxq->ifp = vi->ifp;
353454e4ee71SNavdeep Parhar 
3535733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
353654e4ee71SNavdeep Parhar 
353754e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3538fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
353954e4ee71SNavdeep Parhar 	    NULL, "rx queue");
354054e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
354154e4ee71SNavdeep Parhar 
3542348694daSNavdeep Parhar 	add_iq_sysctls(&vi->ctx, oid, &rxq->iq);
3543a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
3544e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
354554e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
3546e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
354754e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
35487d29df59SNavdeep Parhar #endif
3549fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
355054e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
3551fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_extraction",
355254e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
355354e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
355454e4ee71SNavdeep Parhar 
3555aa93b99aSNavdeep Parhar 	add_fl_sysctls(sc, &vi->ctx, oid, &rxq->fl);
355659bc8ce0SNavdeep Parhar 
355754e4ee71SNavdeep Parhar 	return (rc);
355854e4ee71SNavdeep Parhar }
355954e4ee71SNavdeep Parhar 
356054e4ee71SNavdeep Parhar static int
3561fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
356254e4ee71SNavdeep Parhar {
356354e4ee71SNavdeep Parhar 	int rc;
356454e4ee71SNavdeep Parhar 
3565a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
356654e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
356754e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
356854e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
356954e4ee71SNavdeep Parhar 	}
357054e4ee71SNavdeep Parhar #endif
357154e4ee71SNavdeep Parhar 
3572fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &rxq->iq, &rxq->fl);
357354e4ee71SNavdeep Parhar 	if (rc == 0)
357454e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
357554e4ee71SNavdeep Parhar 
357654e4ee71SNavdeep Parhar 	return (rc);
357754e4ee71SNavdeep Parhar }
357854e4ee71SNavdeep Parhar 
357909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
358054e4ee71SNavdeep Parhar static int
3581fe2ebb76SJohn Baldwin alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq,
3582733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
3583f7dfe243SNavdeep Parhar {
3584aa93b99aSNavdeep Parhar 	struct port_info *pi = vi->pi;
3585733b9277SNavdeep Parhar 	int rc;
3586f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
3587733b9277SNavdeep Parhar 	char name[16];
3588f7dfe243SNavdeep Parhar 
35895bcae8ddSNavdeep Parhar 	rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx, 0);
3590733b9277SNavdeep Parhar 	if (rc != 0)
3591f7dfe243SNavdeep Parhar 		return (rc);
3592f7dfe243SNavdeep Parhar 
3593733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3594733b9277SNavdeep Parhar 
3595733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3596fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3597733b9277SNavdeep Parhar 	    NULL, "rx queue");
3598348694daSNavdeep Parhar 	add_iq_sysctls(&vi->ctx, oid, &ofld_rxq->iq);
3599aa93b99aSNavdeep Parhar 	add_fl_sysctls(pi->adapter, &vi->ctx, oid, &ofld_rxq->fl);
3600733b9277SNavdeep Parhar 
3601733b9277SNavdeep Parhar 	return (rc);
3602733b9277SNavdeep Parhar }
3603733b9277SNavdeep Parhar 
3604733b9277SNavdeep Parhar static int
3605fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
3606733b9277SNavdeep Parhar {
3607733b9277SNavdeep Parhar 	int rc;
3608733b9277SNavdeep Parhar 
3609fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl);
3610733b9277SNavdeep Parhar 	if (rc == 0)
3611733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
3612733b9277SNavdeep Parhar 
3613733b9277SNavdeep Parhar 	return (rc);
3614733b9277SNavdeep Parhar }
3615733b9277SNavdeep Parhar #endif
3616733b9277SNavdeep Parhar 
3617298d969cSNavdeep Parhar #ifdef DEV_NETMAP
3618298d969cSNavdeep Parhar static int
3619fe2ebb76SJohn Baldwin alloc_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq, int intr_idx,
3620298d969cSNavdeep Parhar     int idx, struct sysctl_oid *oid)
3621298d969cSNavdeep Parhar {
3622298d969cSNavdeep Parhar 	int rc;
3623298d969cSNavdeep Parhar 	struct sysctl_oid_list *children;
3624298d969cSNavdeep Parhar 	struct sysctl_ctx_list *ctx;
3625298d969cSNavdeep Parhar 	char name[16];
3626298d969cSNavdeep Parhar 	size_t len;
3627fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3628fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3629298d969cSNavdeep Parhar 
3630298d969cSNavdeep Parhar 	MPASS(na != NULL);
3631298d969cSNavdeep Parhar 
3632fe2ebb76SJohn Baldwin 	len = vi->qsize_rxq * IQ_ESIZE;
3633298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map,
3634298d969cSNavdeep Parhar 	    &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc);
3635298d969cSNavdeep Parhar 	if (rc != 0)
3636298d969cSNavdeep Parhar 		return (rc);
3637298d969cSNavdeep Parhar 
363890e7434aSNavdeep Parhar 	len = na->num_rx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3639298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map,
3640298d969cSNavdeep Parhar 	    &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc);
3641298d969cSNavdeep Parhar 	if (rc != 0)
3642298d969cSNavdeep Parhar 		return (rc);
3643298d969cSNavdeep Parhar 
3644fe2ebb76SJohn Baldwin 	nm_rxq->vi = vi;
3645298d969cSNavdeep Parhar 	nm_rxq->nid = idx;
3646298d969cSNavdeep Parhar 	nm_rxq->iq_cidx = 0;
364790e7434aSNavdeep Parhar 	nm_rxq->iq_sidx = vi->qsize_rxq - sc->params.sge.spg_len / IQ_ESIZE;
3648298d969cSNavdeep Parhar 	nm_rxq->iq_gen = F_RSPD_GEN;
3649298d969cSNavdeep Parhar 	nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0;
3650298d969cSNavdeep Parhar 	nm_rxq->fl_sidx = na->num_rx_desc;
3651298d969cSNavdeep Parhar 	nm_rxq->intr_idx = intr_idx;
3652a8c4fcb9SNavdeep Parhar 	nm_rxq->iq_cntxt_id = INVALID_NM_RXQ_CNTXT_ID;
3653298d969cSNavdeep Parhar 
3654fe2ebb76SJohn Baldwin 	ctx = &vi->ctx;
3655298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3656298d969cSNavdeep Parhar 
3657298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3658298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL,
3659298d969cSNavdeep Parhar 	    "rx queue");
3660298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3661298d969cSNavdeep Parhar 
3662298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
3663298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16,
3664298d969cSNavdeep Parhar 	    "I", "absolute id of the queue");
3665298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3666298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16,
3667298d969cSNavdeep Parhar 	    "I", "SGE context id of the queue");
3668298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3669298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I",
3670298d969cSNavdeep Parhar 	    "consumer index");
3671298d969cSNavdeep Parhar 
3672298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3673298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
3674298d969cSNavdeep Parhar 	    "freelist");
3675298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3676298d969cSNavdeep Parhar 
3677298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3678298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16,
3679298d969cSNavdeep Parhar 	    "I", "SGE context id of the freelist");
3680298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
3681298d969cSNavdeep Parhar 	    &nm_rxq->fl_cidx, 0, "consumer index");
3682298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
3683298d969cSNavdeep Parhar 	    &nm_rxq->fl_pidx, 0, "producer index");
3684298d969cSNavdeep Parhar 
3685298d969cSNavdeep Parhar 	return (rc);
3686298d969cSNavdeep Parhar }
3687298d969cSNavdeep Parhar 
3688298d969cSNavdeep Parhar 
3689298d969cSNavdeep Parhar static int
3690fe2ebb76SJohn Baldwin free_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq)
3691298d969cSNavdeep Parhar {
3692fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3693298d969cSNavdeep Parhar 
36940fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3695a8c4fcb9SNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == INVALID_NM_RXQ_CNTXT_ID);
36960fa7560dSNavdeep Parhar 	else
36970fa7560dSNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == 0);
3698a8c4fcb9SNavdeep Parhar 
3699298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba,
3700298d969cSNavdeep Parhar 	    nm_rxq->iq_desc);
3701298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba,
3702298d969cSNavdeep Parhar 	    nm_rxq->fl_desc);
3703298d969cSNavdeep Parhar 
3704298d969cSNavdeep Parhar 	return (0);
3705298d969cSNavdeep Parhar }
3706298d969cSNavdeep Parhar 
3707298d969cSNavdeep Parhar static int
3708fe2ebb76SJohn Baldwin alloc_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq, int iqidx, int idx,
3709298d969cSNavdeep Parhar     struct sysctl_oid *oid)
3710298d969cSNavdeep Parhar {
3711298d969cSNavdeep Parhar 	int rc;
3712298d969cSNavdeep Parhar 	size_t len;
3713fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3714298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
3715fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3716298d969cSNavdeep Parhar 	char name[16];
3717298d969cSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3718298d969cSNavdeep Parhar 
371990e7434aSNavdeep Parhar 	len = na->num_tx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3720298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map,
3721298d969cSNavdeep Parhar 	    &nm_txq->ba, (void **)&nm_txq->desc);
3722298d969cSNavdeep Parhar 	if (rc)
3723298d969cSNavdeep Parhar 		return (rc);
3724298d969cSNavdeep Parhar 
3725298d969cSNavdeep Parhar 	nm_txq->pidx = nm_txq->cidx = 0;
3726298d969cSNavdeep Parhar 	nm_txq->sidx = na->num_tx_desc;
3727298d969cSNavdeep Parhar 	nm_txq->nid = idx;
3728298d969cSNavdeep Parhar 	nm_txq->iqidx = iqidx;
3729298d969cSNavdeep Parhar 	nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
3730edb518f4SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) |
3731edb518f4SNavdeep Parhar 	    V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld));
3732a8c4fcb9SNavdeep Parhar 	nm_txq->cntxt_id = INVALID_NM_TXQ_CNTXT_ID;
3733298d969cSNavdeep Parhar 
3734298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3735fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3736298d969cSNavdeep Parhar 	    NULL, "netmap tx queue");
3737298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3738298d969cSNavdeep Parhar 
3739fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3740298d969cSNavdeep Parhar 	    &nm_txq->cntxt_id, 0, "SGE context id of the queue");
3741fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3742298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I",
3743298d969cSNavdeep Parhar 	    "consumer index");
3744fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
3745298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I",
3746298d969cSNavdeep Parhar 	    "producer index");
3747298d969cSNavdeep Parhar 
3748298d969cSNavdeep Parhar 	return (rc);
3749298d969cSNavdeep Parhar }
3750298d969cSNavdeep Parhar 
3751298d969cSNavdeep Parhar static int
3752fe2ebb76SJohn Baldwin free_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq)
3753298d969cSNavdeep Parhar {
3754fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3755298d969cSNavdeep Parhar 
37560fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3757a8c4fcb9SNavdeep Parhar 		MPASS(nm_txq->cntxt_id == INVALID_NM_TXQ_CNTXT_ID);
37580fa7560dSNavdeep Parhar 	else
37590fa7560dSNavdeep Parhar 		MPASS(nm_txq->cntxt_id == 0);
3760a8c4fcb9SNavdeep Parhar 
3761298d969cSNavdeep Parhar 	free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba,
3762298d969cSNavdeep Parhar 	    nm_txq->desc);
3763298d969cSNavdeep Parhar 
3764298d969cSNavdeep Parhar 	return (0);
3765298d969cSNavdeep Parhar }
3766298d969cSNavdeep Parhar #endif
3767298d969cSNavdeep Parhar 
3768ddf09ad6SNavdeep Parhar /*
3769ddf09ad6SNavdeep Parhar  * Returns a reasonable automatic cidx flush threshold for a given queue size.
3770ddf09ad6SNavdeep Parhar  */
3771ddf09ad6SNavdeep Parhar static u_int
3772ddf09ad6SNavdeep Parhar qsize_to_fthresh(int qsize)
3773ddf09ad6SNavdeep Parhar {
3774ddf09ad6SNavdeep Parhar 	u_int fthresh;
3775ddf09ad6SNavdeep Parhar 
3776ddf09ad6SNavdeep Parhar 	while (!powerof2(qsize))
3777ddf09ad6SNavdeep Parhar 		qsize++;
3778ddf09ad6SNavdeep Parhar 	fthresh = ilog2(qsize);
3779ddf09ad6SNavdeep Parhar 	if (fthresh > X_CIDXFLUSHTHRESH_128)
3780ddf09ad6SNavdeep Parhar 		fthresh = X_CIDXFLUSHTHRESH_128;
3781ddf09ad6SNavdeep Parhar 
3782ddf09ad6SNavdeep Parhar 	return (fthresh);
3783ddf09ad6SNavdeep Parhar }
3784ddf09ad6SNavdeep Parhar 
3785733b9277SNavdeep Parhar static int
3786733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
3787733b9277SNavdeep Parhar {
3788733b9277SNavdeep Parhar 	int rc, cntxt_id;
3789733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
379090e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
3791f7dfe243SNavdeep Parhar 
3792f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
3793f7dfe243SNavdeep Parhar 
3794f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
3795f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
3796f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
3797f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
3798f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
37997951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
3800f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
3801f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
380287b027baSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
3803733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
380456599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
3805f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
3806f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3807f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
3808ddf09ad6SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
38097951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
3810f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3811f7dfe243SNavdeep Parhar 
3812f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3813f7dfe243SNavdeep Parhar 	if (rc != 0) {
3814f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
3815733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
3816f7dfe243SNavdeep Parhar 		return (rc);
3817f7dfe243SNavdeep Parhar 	}
3818733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3819f7dfe243SNavdeep Parhar 
3820f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
3821f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3822733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3823733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3824733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3825f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3826f7dfe243SNavdeep Parhar 
3827f7dfe243SNavdeep Parhar 	return (rc);
3828f7dfe243SNavdeep Parhar }
3829f7dfe243SNavdeep Parhar 
3830f7dfe243SNavdeep Parhar static int
3831fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
383254e4ee71SNavdeep Parhar {
383354e4ee71SNavdeep Parhar 	int rc, cntxt_id;
383454e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
383590e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
383654e4ee71SNavdeep Parhar 
383754e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
383854e4ee71SNavdeep Parhar 
383954e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
384054e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
384154e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
384254e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
384354e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
38447951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
3845fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
384654e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
38477951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3848733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
3849aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
385054e4ee71SNavdeep Parhar 	c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
385154e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
38527951040fSNavdeep Parhar 	    V_FW_EQ_ETH_CMD_EQSIZE(qsize));
385354e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
385454e4ee71SNavdeep Parhar 
385554e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
385654e4ee71SNavdeep Parhar 	if (rc != 0) {
3857fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3858733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
3859733b9277SNavdeep Parhar 		return (rc);
3860733b9277SNavdeep Parhar 	}
3861733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3862733b9277SNavdeep Parhar 
3863733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
3864ec55567cSJohn Baldwin 	eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
3865733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3866733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3867733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3868733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3869733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3870733b9277SNavdeep Parhar 
387154e4ee71SNavdeep Parhar 	return (rc);
387254e4ee71SNavdeep Parhar }
387354e4ee71SNavdeep Parhar 
3874eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
3875733b9277SNavdeep Parhar static int
3876fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3877733b9277SNavdeep Parhar {
3878733b9277SNavdeep Parhar 	int rc, cntxt_id;
3879733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
388090e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
388154e4ee71SNavdeep Parhar 
3882733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
3883733b9277SNavdeep Parhar 
3884733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
3885733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
3886733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
3887733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
3888733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
3889733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
3890ddf09ad6SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
3891733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
3892733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
3893733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
3894733b9277SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3895733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
3896ddf09ad6SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
38977951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
3898733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3899733b9277SNavdeep Parhar 
3900733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3901733b9277SNavdeep Parhar 	if (rc != 0) {
3902fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3903733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
3904733b9277SNavdeep Parhar 		return (rc);
3905733b9277SNavdeep Parhar 	}
3906733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3907733b9277SNavdeep Parhar 
3908733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
390954e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3910733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3911733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3912733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
391354e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
391454e4ee71SNavdeep Parhar 
3915733b9277SNavdeep Parhar 	return (rc);
3916733b9277SNavdeep Parhar }
3917733b9277SNavdeep Parhar #endif
3918733b9277SNavdeep Parhar 
3919733b9277SNavdeep Parhar static int
3920fe2ebb76SJohn Baldwin alloc_eq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3921733b9277SNavdeep Parhar {
39227951040fSNavdeep Parhar 	int rc, qsize;
3923733b9277SNavdeep Parhar 	size_t len;
3924733b9277SNavdeep Parhar 
3925733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
3926733b9277SNavdeep Parhar 
392790e7434aSNavdeep Parhar 	qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
39287951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
3929733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
3930733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
3931733b9277SNavdeep Parhar 	if (rc)
3932733b9277SNavdeep Parhar 		return (rc);
3933733b9277SNavdeep Parhar 
3934ddf09ad6SNavdeep Parhar 	eq->pidx = eq->cidx = eq->dbidx = 0;
3935ddf09ad6SNavdeep Parhar 	/* Note that equeqidx is not used with sge_wrq (OFLD/CTRL) queues. */
3936ddf09ad6SNavdeep Parhar 	eq->equeqidx = 0;
3937d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
3938733b9277SNavdeep Parhar 
3939733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
3940733b9277SNavdeep Parhar 	case EQ_CTRL:
3941733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
3942733b9277SNavdeep Parhar 		break;
3943733b9277SNavdeep Parhar 
3944733b9277SNavdeep Parhar 	case EQ_ETH:
3945fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
3946733b9277SNavdeep Parhar 		break;
3947733b9277SNavdeep Parhar 
3948eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
3949733b9277SNavdeep Parhar 	case EQ_OFLD:
3950fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
3951733b9277SNavdeep Parhar 		break;
3952733b9277SNavdeep Parhar #endif
3953733b9277SNavdeep Parhar 
3954733b9277SNavdeep Parhar 	default:
3955733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
3956733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
3957733b9277SNavdeep Parhar 	}
3958733b9277SNavdeep Parhar 	if (rc != 0) {
3959733b9277SNavdeep Parhar 		device_printf(sc->dev,
3960c086e3d1SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d\n",
3961733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
3962733b9277SNavdeep Parhar 	}
3963733b9277SNavdeep Parhar 
3964d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
3965d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
396677ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
396790e7434aSNavdeep Parhar 		uint32_t s_qpp = sc->params.sge.eq_s_qpp;
3968d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
3969d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
3970d14b0ac1SNavdeep Parhar 
3971d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
3972d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
3973d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
3974f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
397577ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
3976d14b0ac1SNavdeep Parhar 		else {
3977d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
3978d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
3979d14b0ac1SNavdeep Parhar 		}
3980d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
3981d14b0ac1SNavdeep Parhar 	}
3982d14b0ac1SNavdeep Parhar 
3983733b9277SNavdeep Parhar 	return (rc);
3984733b9277SNavdeep Parhar }
3985733b9277SNavdeep Parhar 
3986733b9277SNavdeep Parhar static int
3987733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
3988733b9277SNavdeep Parhar {
3989733b9277SNavdeep Parhar 	int rc;
3990733b9277SNavdeep Parhar 
3991733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
3992733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
3993733b9277SNavdeep Parhar 		case EQ_CTRL:
3994733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
3995733b9277SNavdeep Parhar 			    eq->cntxt_id);
3996733b9277SNavdeep Parhar 			break;
3997733b9277SNavdeep Parhar 
3998733b9277SNavdeep Parhar 		case EQ_ETH:
3999733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
4000733b9277SNavdeep Parhar 			    eq->cntxt_id);
4001733b9277SNavdeep Parhar 			break;
4002733b9277SNavdeep Parhar 
4003eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4004733b9277SNavdeep Parhar 		case EQ_OFLD:
4005733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
4006733b9277SNavdeep Parhar 			    eq->cntxt_id);
4007733b9277SNavdeep Parhar 			break;
4008733b9277SNavdeep Parhar #endif
4009733b9277SNavdeep Parhar 
4010733b9277SNavdeep Parhar 		default:
4011733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
4012733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
4013733b9277SNavdeep Parhar 		}
4014733b9277SNavdeep Parhar 		if (rc != 0) {
4015733b9277SNavdeep Parhar 			device_printf(sc->dev,
4016733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
4017733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
4018733b9277SNavdeep Parhar 			return (rc);
4019733b9277SNavdeep Parhar 		}
4020733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
4021733b9277SNavdeep Parhar 	}
4022733b9277SNavdeep Parhar 
4023733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
4024733b9277SNavdeep Parhar 
4025733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
4026733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
4027733b9277SNavdeep Parhar 
4028733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
4029733b9277SNavdeep Parhar 	return (0);
4030733b9277SNavdeep Parhar }
4031733b9277SNavdeep Parhar 
4032733b9277SNavdeep Parhar static int
4033fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
4034733b9277SNavdeep Parhar     struct sysctl_oid *oid)
4035733b9277SNavdeep Parhar {
4036733b9277SNavdeep Parhar 	int rc;
4037fe2ebb76SJohn Baldwin 	struct sysctl_ctx_list *ctx = vi ? &vi->ctx : &sc->ctx;
4038733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
4039733b9277SNavdeep Parhar 
4040fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, &wrq->eq);
4041733b9277SNavdeep Parhar 	if (rc)
4042733b9277SNavdeep Parhar 		return (rc);
4043733b9277SNavdeep Parhar 
4044733b9277SNavdeep Parhar 	wrq->adapter = sc;
40457951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
40467951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
404709fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
40487951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
40497951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
4050733b9277SNavdeep Parhar 
4051aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
4052aa93b99aSNavdeep Parhar 	    &wrq->eq.ba, "bus address of descriptor ring");
4053aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
4054aa93b99aSNavdeep Parhar 	    wrq->eq.sidx * EQ_ESIZE + sc->params.sge.spg_len,
4055aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
4056733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
4057733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
4058733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
4059733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
4060733b9277SNavdeep Parhar 	    "consumer index");
4061733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
4062733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
4063733b9277SNavdeep Parhar 	    "producer index");
4064aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
4065aa93b99aSNavdeep Parhar 	    wrq->eq.sidx, "status page index");
40667951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
40677951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
40687951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
40697951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
40700459a175SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD,
40710459a175SNavdeep Parhar 	    &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)");
4072733b9277SNavdeep Parhar 
4073733b9277SNavdeep Parhar 	return (rc);
4074733b9277SNavdeep Parhar }
4075733b9277SNavdeep Parhar 
4076733b9277SNavdeep Parhar static int
4077733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
4078733b9277SNavdeep Parhar {
4079733b9277SNavdeep Parhar 	int rc;
4080733b9277SNavdeep Parhar 
4081733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
4082733b9277SNavdeep Parhar 	if (rc)
4083733b9277SNavdeep Parhar 		return (rc);
4084733b9277SNavdeep Parhar 
4085733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
4086733b9277SNavdeep Parhar 	return (0);
4087733b9277SNavdeep Parhar }
4088733b9277SNavdeep Parhar 
4089733b9277SNavdeep Parhar static int
4090fe2ebb76SJohn Baldwin alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx,
4091733b9277SNavdeep Parhar     struct sysctl_oid *oid)
4092733b9277SNavdeep Parhar {
4093733b9277SNavdeep Parhar 	int rc;
4094fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
4095733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
4096733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
4097733b9277SNavdeep Parhar 	char name[16];
4098733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
4099733b9277SNavdeep Parhar 
41007951040fSNavdeep Parhar 	rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, can_resume_eth_tx,
41017951040fSNavdeep Parhar 	    M_CXGBE, M_WAITOK);
41027951040fSNavdeep Parhar 	if (rc != 0) {
41037951040fSNavdeep Parhar 		device_printf(sc->dev, "failed to allocate mp_ring: %d\n", rc);
41047951040fSNavdeep Parhar 		return (rc);
41057951040fSNavdeep Parhar 	}
41067951040fSNavdeep Parhar 
4107fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, eq);
41087951040fSNavdeep Parhar 	if (rc != 0) {
41097951040fSNavdeep Parhar 		mp_ring_free(txq->r);
41107951040fSNavdeep Parhar 		txq->r = NULL;
4111733b9277SNavdeep Parhar 		return (rc);
41127951040fSNavdeep Parhar 	}
4113733b9277SNavdeep Parhar 
41147951040fSNavdeep Parhar 	/* Can't fail after this point. */
41157951040fSNavdeep Parhar 
4116ec55567cSJohn Baldwin 	if (idx == 0)
4117ec55567cSJohn Baldwin 		sc->sge.eq_base = eq->abs_id - eq->cntxt_id;
4118ec55567cSJohn Baldwin 	else
4119ec55567cSJohn Baldwin 		KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id,
4120ec55567cSJohn Baldwin 		    ("eq_base mismatch"));
4121ec55567cSJohn Baldwin 	KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF,
4122ec55567cSJohn Baldwin 	    ("PF with non-zero eq_base"));
4123ec55567cSJohn Baldwin 
41247951040fSNavdeep Parhar 	TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
4125fe2ebb76SJohn Baldwin 	txq->ifp = vi->ifp;
41267951040fSNavdeep Parhar 	txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
41276af45170SJohn Baldwin 	if (sc->flags & IS_VF)
41286af45170SJohn Baldwin 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
41296af45170SJohn Baldwin 		    V_TXPKT_INTF(pi->tx_chan));
41306af45170SJohn Baldwin 	else
41317951040fSNavdeep Parhar 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
4132edb518f4SNavdeep Parhar 		    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) |
4133edb518f4SNavdeep Parhar 		    V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld));
413402f972e8SNavdeep Parhar 	txq->tc_idx = -1;
41357951040fSNavdeep Parhar 	txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
4136733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
413754e4ee71SNavdeep Parhar 
413854e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
4139fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
414054e4ee71SNavdeep Parhar 	    NULL, "tx queue");
414154e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
414254e4ee71SNavdeep Parhar 
4143aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
4144aa93b99aSNavdeep Parhar 	    &eq->ba, "bus address of descriptor ring");
4145aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
4146aa93b99aSNavdeep Parhar 	    eq->sidx * EQ_ESIZE + sc->params.sge.spg_len,
4147aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
4148ec55567cSJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
4149ec55567cSJohn Baldwin 	    &eq->abs_id, 0, "absolute id of the queue");
4150fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
415159bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
4152fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
415359bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
415459bc8ce0SNavdeep Parhar 	    "consumer index");
4155fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
415659bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
415759bc8ce0SNavdeep Parhar 	    "producer index");
4158aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
4159aa93b99aSNavdeep Parhar 	    eq->sidx, "status page index");
416059bc8ce0SNavdeep Parhar 
416102f972e8SNavdeep Parhar 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "tc",
416202f972e8SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RW, vi, idx, sysctl_tc, "I",
416302f972e8SNavdeep Parhar 	    "traffic class (-1 means none)");
416402f972e8SNavdeep Parhar 
4165fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
416654e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
4167fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_insertion",
416854e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
416954e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
4170fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
4171a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
4172fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
417354e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
4174fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
417554e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
4176fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
417754e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
4178fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_wrs",
41797951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_wrs,
41807951040fSNavdeep Parhar 	    "# of txpkts (type 0) work requests");
4181fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_wrs",
41827951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_wrs,
41837951040fSNavdeep Parhar 	    "# of txpkts (type 1) work requests");
4184fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_pkts",
41857951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_pkts,
41867951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
4187fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_pkts",
41887951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_pkts,
41897951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
41905cdaef71SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "raw_wrs", CTLFLAG_RD,
41915cdaef71SJohn Baldwin 	    &txq->raw_wrs, "# of raw work requests (non-packets)");
419254e4ee71SNavdeep Parhar 
4193fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_enqueues",
41947951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->enqueues,
41957951040fSNavdeep Parhar 	    "# of enqueues to the mp_ring for this queue");
4196fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_drops",
41977951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->drops,
41987951040fSNavdeep Parhar 	    "# of drops in the mp_ring for this queue");
4199fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_starts",
42007951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->starts,
42017951040fSNavdeep Parhar 	    "# of normal consumer starts in the mp_ring for this queue");
4202fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_stalls",
42037951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->stalls,
42047951040fSNavdeep Parhar 	    "# of consumer stalls in the mp_ring for this queue");
4205fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_restarts",
42067951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->restarts,
42077951040fSNavdeep Parhar 	    "# of consumer restarts in the mp_ring for this queue");
4208fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_abdications",
42097951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->abdications,
42107951040fSNavdeep Parhar 	    "# of consumer abdications in the mp_ring for this queue");
421154e4ee71SNavdeep Parhar 
42127951040fSNavdeep Parhar 	return (0);
421354e4ee71SNavdeep Parhar }
421454e4ee71SNavdeep Parhar 
421554e4ee71SNavdeep Parhar static int
4216fe2ebb76SJohn Baldwin free_txq(struct vi_info *vi, struct sge_txq *txq)
421754e4ee71SNavdeep Parhar {
421854e4ee71SNavdeep Parhar 	int rc;
4219fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
422054e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
422154e4ee71SNavdeep Parhar 
4222733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
4223733b9277SNavdeep Parhar 	if (rc)
422454e4ee71SNavdeep Parhar 		return (rc);
422554e4ee71SNavdeep Parhar 
42267951040fSNavdeep Parhar 	sglist_free(txq->gl);
4227f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
42287951040fSNavdeep Parhar 	mp_ring_free(txq->r);
422954e4ee71SNavdeep Parhar 
423054e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
423154e4ee71SNavdeep Parhar 	return (0);
423254e4ee71SNavdeep Parhar }
423354e4ee71SNavdeep Parhar 
423454e4ee71SNavdeep Parhar static void
423554e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
423654e4ee71SNavdeep Parhar {
423754e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
423854e4ee71SNavdeep Parhar 
423954e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
424054e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
424154e4ee71SNavdeep Parhar 
424254e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
424354e4ee71SNavdeep Parhar }
424454e4ee71SNavdeep Parhar 
424554e4ee71SNavdeep Parhar static inline void
424654e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
424754e4ee71SNavdeep Parhar {
42484d6db4e0SNavdeep Parhar 	uint32_t n, v;
424954e4ee71SNavdeep Parhar 
42504d6db4e0SNavdeep Parhar 	n = IDXDIFF(fl->pidx / 8, fl->dbidx, fl->sidx);
42514d6db4e0SNavdeep Parhar 	MPASS(n > 0);
4252d14b0ac1SNavdeep Parhar 
425354e4ee71SNavdeep Parhar 	wmb();
42544d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
42554d6db4e0SNavdeep Parhar 	if (fl->udb)
42564d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
42574d6db4e0SNavdeep Parhar 	else
4258315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg, v);
42594d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
426054e4ee71SNavdeep Parhar }
426154e4ee71SNavdeep Parhar 
4262fb12416cSNavdeep Parhar /*
42634d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating up to 'n' buffers.  Buffers that are
42644d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
4265733b9277SNavdeep Parhar  *
42664d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
42674d6db4e0SNavdeep Parhar  * of starving freelists.
4268fb12416cSNavdeep Parhar  */
4269733b9277SNavdeep Parhar static int
42704d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
427154e4ee71SNavdeep Parhar {
42724d6db4e0SNavdeep Parhar 	__be64 *d;
42734d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
427438035ed6SNavdeep Parhar 	uintptr_t pa;
427554e4ee71SNavdeep Parhar 	caddr_t cl;
42764d6db4e0SNavdeep Parhar 	struct cluster_layout *cll;
42774d6db4e0SNavdeep Parhar 	struct sw_zone_info *swz;
427838035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
42794d6db4e0SNavdeep Parhar 	uint16_t max_pidx;
42804d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
428154e4ee71SNavdeep Parhar 
428254e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
428354e4ee71SNavdeep Parhar 
42844d6db4e0SNavdeep Parhar 	/*
4285453130d9SPedro F. Giffuni 	 * We always stop at the beginning of the hardware descriptor that's just
42864d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
42874d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
42884d6db4e0SNavdeep Parhar 	 */
42894d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
42904d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
42914d6db4e0SNavdeep Parhar 		return (0);
429254e4ee71SNavdeep Parhar 
42934d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
42944d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
42954d6db4e0SNavdeep Parhar 	cll = &fl->cll_def;	/* default layout */
42964d6db4e0SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[cll->zidx];
42974d6db4e0SNavdeep Parhar 
42984d6db4e0SNavdeep Parhar 	while (n > 0) {
429954e4ee71SNavdeep Parhar 
430054e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
430154e4ee71SNavdeep Parhar 
4302c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
430338035ed6SNavdeep Parhar 				/*
430438035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
430538035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
430638035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
430738035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
430838035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
430938035ed6SNavdeep Parhar 				 */
431038035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
4311ccc69b2fSNavdeep Parhar #ifdef INVARIANTS
4312ccc69b2fSNavdeep Parhar 				clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
4313ccc69b2fSNavdeep Parhar 				if (clm != NULL)
4314ccc69b2fSNavdeep Parhar 					MPASS(clm->refcount == 1);
4315ccc69b2fSNavdeep Parhar #endif
431638035ed6SNavdeep Parhar 				goto recycled_fast;
431738035ed6SNavdeep Parhar 			}
431854e4ee71SNavdeep Parhar 
431938035ed6SNavdeep Parhar 			/*
432038035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
432138035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
432238035ed6SNavdeep Parhar 			 * when they're recycled.
432338035ed6SNavdeep Parhar 			 */
432438035ed6SNavdeep Parhar 			clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
432538035ed6SNavdeep Parhar 			MPASS(clm != NULL);
43261458bff9SNavdeep Parhar 
432738035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
432838035ed6SNavdeep Parhar 				fl->cl_recycled++;
432982eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
433054e4ee71SNavdeep Parhar 				goto recycled;
433154e4ee71SNavdeep Parhar 			}
43321458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
43331458bff9SNavdeep Parhar 		}
433438035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
433538035ed6SNavdeep Parhar alloc:
433638035ed6SNavdeep Parhar 		cl = uma_zalloc(swz->zone, M_NOWAIT);
433738035ed6SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
433838035ed6SNavdeep Parhar 			if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 ||
433938035ed6SNavdeep Parhar 			    fl->cll_def.zidx == fl->cll_alt.zidx)
434054e4ee71SNavdeep Parhar 				break;
434154e4ee71SNavdeep Parhar 
434238035ed6SNavdeep Parhar 			/* fall back to the safe zone */
434338035ed6SNavdeep Parhar 			cll = &fl->cll_alt;
434438035ed6SNavdeep Parhar 			swz = &sc->sge.sw_zone_info[cll->zidx];
434538035ed6SNavdeep Parhar 			goto alloc;
434654e4ee71SNavdeep Parhar 		}
434738035ed6SNavdeep Parhar 		fl->cl_allocated++;
43484d6db4e0SNavdeep Parhar 		n--;
434954e4ee71SNavdeep Parhar 
435038035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
435138035ed6SNavdeep Parhar 		pa += cll->region1;
435254e4ee71SNavdeep Parhar 		sd->cl = cl;
435338035ed6SNavdeep Parhar 		sd->cll = *cll;
435438035ed6SNavdeep Parhar 		*d = htobe64(pa | cll->hwidx);
435538035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, cl);
435638035ed6SNavdeep Parhar 		if (clm != NULL) {
43577d29df59SNavdeep Parhar recycled:
435838035ed6SNavdeep Parhar #ifdef INVARIANTS
435938035ed6SNavdeep Parhar 			clm->sd = sd;
436038035ed6SNavdeep Parhar #endif
436138035ed6SNavdeep Parhar 			clm->refcount = 1;
436238035ed6SNavdeep Parhar 		}
4363c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
436438035ed6SNavdeep Parhar recycled_fast:
436538035ed6SNavdeep Parhar 		d++;
436654e4ee71SNavdeep Parhar 		sd++;
43674d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->pidx % 8 == 0)) {
43684d6db4e0SNavdeep Parhar 			uint16_t pidx = fl->pidx / 8;
43694d6db4e0SNavdeep Parhar 
43704d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
437154e4ee71SNavdeep Parhar 				fl->pidx = 0;
43724d6db4e0SNavdeep Parhar 				pidx = 0;
437354e4ee71SNavdeep Parhar 				sd = fl->sdesc;
437454e4ee71SNavdeep Parhar 				d = fl->desc;
437554e4ee71SNavdeep Parhar 			}
43764d6db4e0SNavdeep Parhar 			if (pidx == max_pidx)
43774d6db4e0SNavdeep Parhar 				break;
43784d6db4e0SNavdeep Parhar 
43794d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
43804d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
43814d6db4e0SNavdeep Parhar 		}
438254e4ee71SNavdeep Parhar 	}
4383fb12416cSNavdeep Parhar 
43844d6db4e0SNavdeep Parhar 	if (fl->pidx / 8 != fl->dbidx)
4385fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
4386733b9277SNavdeep Parhar 
4387733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
4388733b9277SNavdeep Parhar }
4389733b9277SNavdeep Parhar 
4390733b9277SNavdeep Parhar /*
4391733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
4392733b9277SNavdeep Parhar  */
4393733b9277SNavdeep Parhar static void
4394733b9277SNavdeep Parhar refill_sfl(void *arg)
4395733b9277SNavdeep Parhar {
4396733b9277SNavdeep Parhar 	struct adapter *sc = arg;
4397733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
4398733b9277SNavdeep Parhar 
4399fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
4400733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
4401733b9277SNavdeep Parhar 		FL_LOCK(fl);
4402733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
4403733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
4404733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
4405733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
4406733b9277SNavdeep Parhar 		}
4407733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
4408733b9277SNavdeep Parhar 	}
4409733b9277SNavdeep Parhar 
4410733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
4411733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
441254e4ee71SNavdeep Parhar }
441354e4ee71SNavdeep Parhar 
441454e4ee71SNavdeep Parhar static int
441554e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
441654e4ee71SNavdeep Parhar {
441754e4ee71SNavdeep Parhar 
44184d6db4e0SNavdeep Parhar 	fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE,
441954e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
442054e4ee71SNavdeep Parhar 
442154e4ee71SNavdeep Parhar 	return (0);
442254e4ee71SNavdeep Parhar }
442354e4ee71SNavdeep Parhar 
442454e4ee71SNavdeep Parhar static void
44251458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl)
442654e4ee71SNavdeep Parhar {
442754e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
442838035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
442938035ed6SNavdeep Parhar 	struct cluster_layout *cll;
443054e4ee71SNavdeep Parhar 	int i;
443154e4ee71SNavdeep Parhar 
443254e4ee71SNavdeep Parhar 	sd = fl->sdesc;
44334d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
443438035ed6SNavdeep Parhar 		if (sd->cl == NULL)
443538035ed6SNavdeep Parhar 			continue;
443654e4ee71SNavdeep Parhar 
443738035ed6SNavdeep Parhar 		cll = &sd->cll;
443838035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, sd->cl);
443982eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
444038035ed6SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
444182eff304SNavdeep Parhar 		else if (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1) {
444282eff304SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
444382eff304SNavdeep Parhar 			counter_u64_add(extfree_rels, 1);
444454e4ee71SNavdeep Parhar 		}
444538035ed6SNavdeep Parhar 		sd->cl = NULL;
444654e4ee71SNavdeep Parhar 	}
444754e4ee71SNavdeep Parhar 
444854e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
444954e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
445054e4ee71SNavdeep Parhar }
445154e4ee71SNavdeep Parhar 
44527951040fSNavdeep Parhar static inline void
44537951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
445454e4ee71SNavdeep Parhar {
44557951040fSNavdeep Parhar 	int rc;
445654e4ee71SNavdeep Parhar 
44577951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
445854e4ee71SNavdeep Parhar 
44597951040fSNavdeep Parhar 	sglist_reset(gl);
44607951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
44617951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
44627951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
44637951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
446454e4ee71SNavdeep Parhar 	}
446554e4ee71SNavdeep Parhar 
44667951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
44677951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
44687951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
44697951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 &&
44707951040fSNavdeep Parhar 	    gl->sg_nseg <= (needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS),
44717951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
44727951040fSNavdeep Parhar 		gl->sg_nseg, needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS));
447354e4ee71SNavdeep Parhar }
447454e4ee71SNavdeep Parhar 
447554e4ee71SNavdeep Parhar /*
44767951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
447754e4ee71SNavdeep Parhar  */
44787951040fSNavdeep Parhar static inline u_int
44797951040fSNavdeep Parhar txpkt_len16(u_int nsegs, u_int tso)
44807951040fSNavdeep Parhar {
44817951040fSNavdeep Parhar 	u_int n;
44827951040fSNavdeep Parhar 
44837951040fSNavdeep Parhar 	MPASS(nsegs > 0);
44847951040fSNavdeep Parhar 
44857951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
44867951040fSNavdeep Parhar 	n = sizeof(struct fw_eth_tx_pkt_wr) + sizeof(struct cpl_tx_pkt_core) +
44877951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
44887951040fSNavdeep Parhar 	if (tso)
44897951040fSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
44907951040fSNavdeep Parhar 
44917951040fSNavdeep Parhar 	return (howmany(n, 16));
44927951040fSNavdeep Parhar }
449354e4ee71SNavdeep Parhar 
449454e4ee71SNavdeep Parhar /*
44956af45170SJohn Baldwin  * len16 for a txpkt_vm WR with a GL.  Includes the firmware work
44966af45170SJohn Baldwin  * request header.
44976af45170SJohn Baldwin  */
44986af45170SJohn Baldwin static inline u_int
44996af45170SJohn Baldwin txpkt_vm_len16(u_int nsegs, u_int tso)
45006af45170SJohn Baldwin {
45016af45170SJohn Baldwin 	u_int n;
45026af45170SJohn Baldwin 
45036af45170SJohn Baldwin 	MPASS(nsegs > 0);
45046af45170SJohn Baldwin 
45056af45170SJohn Baldwin 	nsegs--; /* first segment is part of ulptx_sgl */
45066af45170SJohn Baldwin 	n = sizeof(struct fw_eth_tx_pkt_vm_wr) +
45076af45170SJohn Baldwin 	    sizeof(struct cpl_tx_pkt_core) +
45086af45170SJohn Baldwin 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
45096af45170SJohn Baldwin 	if (tso)
45106af45170SJohn Baldwin 		n += sizeof(struct cpl_tx_pkt_lso_core);
45116af45170SJohn Baldwin 
45126af45170SJohn Baldwin 	return (howmany(n, 16));
45136af45170SJohn Baldwin }
45146af45170SJohn Baldwin 
45156af45170SJohn Baldwin /*
45167951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
45177951040fSNavdeep Parhar  * request header.
45187951040fSNavdeep Parhar  */
45197951040fSNavdeep Parhar static inline u_int
45207951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
45217951040fSNavdeep Parhar {
45227951040fSNavdeep Parhar 	u_int n;
45237951040fSNavdeep Parhar 
45247951040fSNavdeep Parhar 	MPASS(nsegs > 0);
45257951040fSNavdeep Parhar 
45267951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
45277951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
45287951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
45297951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
45307951040fSNavdeep Parhar 
45317951040fSNavdeep Parhar 	return (howmany(n, 16));
45327951040fSNavdeep Parhar }
45337951040fSNavdeep Parhar 
45347951040fSNavdeep Parhar /*
45357951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
45367951040fSNavdeep Parhar  * request header.
45377951040fSNavdeep Parhar  */
45387951040fSNavdeep Parhar static inline u_int
45397951040fSNavdeep Parhar txpkts1_len16(void)
45407951040fSNavdeep Parhar {
45417951040fSNavdeep Parhar 	u_int n;
45427951040fSNavdeep Parhar 
45437951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
45447951040fSNavdeep Parhar 
45457951040fSNavdeep Parhar 	return (howmany(n, 16));
45467951040fSNavdeep Parhar }
45477951040fSNavdeep Parhar 
45487951040fSNavdeep Parhar static inline u_int
45497951040fSNavdeep Parhar imm_payload(u_int ndesc)
45507951040fSNavdeep Parhar {
45517951040fSNavdeep Parhar 	u_int n;
45527951040fSNavdeep Parhar 
45537951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
45547951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
45557951040fSNavdeep Parhar 
45567951040fSNavdeep Parhar 	return (n);
45577951040fSNavdeep Parhar }
45587951040fSNavdeep Parhar 
45597951040fSNavdeep Parhar /*
45606af45170SJohn Baldwin  * Write a VM txpkt WR for this packet to the hardware descriptors, update the
45616af45170SJohn Baldwin  * software descriptor, and advance the pidx.  It is guaranteed that enough
45626af45170SJohn Baldwin  * descriptors are available.
45636af45170SJohn Baldwin  *
45646af45170SJohn Baldwin  * The return value is the # of hardware descriptors used.
45656af45170SJohn Baldwin  */
45666af45170SJohn Baldwin static u_int
4567472a6004SNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq,
4568472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *wr, struct mbuf *m0, u_int available)
45696af45170SJohn Baldwin {
45706af45170SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
45716af45170SJohn Baldwin 	struct tx_sdesc *txsd;
45726af45170SJohn Baldwin 	struct cpl_tx_pkt_core *cpl;
45736af45170SJohn Baldwin 	uint32_t ctrl;	/* used in many unrelated places */
45746af45170SJohn Baldwin 	uint64_t ctrl1;
45756af45170SJohn Baldwin 	int csum_type, len16, ndesc, pktlen, nsegs;
45766af45170SJohn Baldwin 	caddr_t dst;
45776af45170SJohn Baldwin 
45786af45170SJohn Baldwin 	TXQ_LOCK_ASSERT_OWNED(txq);
45796af45170SJohn Baldwin 	M_ASSERTPKTHDR(m0);
45806af45170SJohn Baldwin 	MPASS(available > 0 && available < eq->sidx);
45816af45170SJohn Baldwin 
45826af45170SJohn Baldwin 	len16 = mbuf_len16(m0);
45836af45170SJohn Baldwin 	nsegs = mbuf_nsegs(m0);
45846af45170SJohn Baldwin 	pktlen = m0->m_pkthdr.len;
45856af45170SJohn Baldwin 	ctrl = sizeof(struct cpl_tx_pkt_core);
45866af45170SJohn Baldwin 	if (needs_tso(m0))
45876af45170SJohn Baldwin 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
45886af45170SJohn Baldwin 	ndesc = howmany(len16, EQ_ESIZE / 16);
45896af45170SJohn Baldwin 	MPASS(ndesc <= available);
45906af45170SJohn Baldwin 
45916af45170SJohn Baldwin 	/* Firmware work request header */
45926af45170SJohn Baldwin 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
45936af45170SJohn Baldwin 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
45946af45170SJohn Baldwin 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
45956af45170SJohn Baldwin 
45966af45170SJohn Baldwin 	ctrl = V_FW_WR_LEN16(len16);
45976af45170SJohn Baldwin 	wr->equiq_to_len16 = htobe32(ctrl);
45986af45170SJohn Baldwin 	wr->r3[0] = 0;
45996af45170SJohn Baldwin 	wr->r3[1] = 0;
46006af45170SJohn Baldwin 
46016af45170SJohn Baldwin 	/*
46026af45170SJohn Baldwin 	 * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci.
46036af45170SJohn Baldwin 	 * vlantci is ignored unless the ethtype is 0x8100, so it's
46046af45170SJohn Baldwin 	 * simpler to always copy it rather than making it
46056af45170SJohn Baldwin 	 * conditional.  Also, it seems that we do not have to set
46066af45170SJohn Baldwin 	 * vlantci or fake the ethtype when doing VLAN tag insertion.
46076af45170SJohn Baldwin 	 */
46086af45170SJohn Baldwin 	m_copydata(m0, 0, sizeof(struct ether_header) + 2, wr->ethmacdst);
46096af45170SJohn Baldwin 
46106af45170SJohn Baldwin 	csum_type = -1;
46116af45170SJohn Baldwin 	if (needs_tso(m0)) {
46126af45170SJohn Baldwin 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
46136af45170SJohn Baldwin 
46146af45170SJohn Baldwin 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
46156af45170SJohn Baldwin 		    m0->m_pkthdr.l4hlen > 0,
46166af45170SJohn Baldwin 		    ("%s: mbuf %p needs TSO but missing header lengths",
46176af45170SJohn Baldwin 			__func__, m0));
46186af45170SJohn Baldwin 
46196af45170SJohn Baldwin 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
46206af45170SJohn Baldwin 		    F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2)
46216af45170SJohn Baldwin 		    | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
46226af45170SJohn Baldwin 		if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
46236af45170SJohn Baldwin 			ctrl |= V_LSO_ETHHDR_LEN(1);
46246af45170SJohn Baldwin 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
46256af45170SJohn Baldwin 			ctrl |= F_LSO_IPV6;
46266af45170SJohn Baldwin 
46276af45170SJohn Baldwin 		lso->lso_ctrl = htobe32(ctrl);
46286af45170SJohn Baldwin 		lso->ipid_ofst = htobe16(0);
46296af45170SJohn Baldwin 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
46306af45170SJohn Baldwin 		lso->seqno_offset = htobe32(0);
46316af45170SJohn Baldwin 		lso->len = htobe32(pktlen);
46326af45170SJohn Baldwin 
46336af45170SJohn Baldwin 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
46346af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP6;
46356af45170SJohn Baldwin 		else
46366af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP;
46376af45170SJohn Baldwin 
46386af45170SJohn Baldwin 		cpl = (void *)(lso + 1);
46396af45170SJohn Baldwin 
46406af45170SJohn Baldwin 		txq->tso_wrs++;
46416af45170SJohn Baldwin 	} else {
46426af45170SJohn Baldwin 		if (m0->m_pkthdr.csum_flags & CSUM_IP_TCP)
46436af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP;
46446af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP_UDP)
46456af45170SJohn Baldwin 			csum_type = TX_CSUM_UDPIP;
46466af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP6_TCP)
46476af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP6;
46486af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP6_UDP)
46496af45170SJohn Baldwin 			csum_type = TX_CSUM_UDPIP6;
46506af45170SJohn Baldwin #if defined(INET)
46516af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP) {
46526af45170SJohn Baldwin 			/*
46536af45170SJohn Baldwin 			 * XXX: The firmware appears to stomp on the
46546af45170SJohn Baldwin 			 * fragment/flags field of the IP header when
46556af45170SJohn Baldwin 			 * using TX_CSUM_IP.  Fall back to doing
46566af45170SJohn Baldwin 			 * software checksums.
46576af45170SJohn Baldwin 			 */
46586af45170SJohn Baldwin 			u_short *sump;
46596af45170SJohn Baldwin 			struct mbuf *m;
46606af45170SJohn Baldwin 			int offset;
46616af45170SJohn Baldwin 
46626af45170SJohn Baldwin 			m = m0;
46636af45170SJohn Baldwin 			offset = 0;
46646af45170SJohn Baldwin 			sump = m_advance(&m, &offset, m0->m_pkthdr.l2hlen +
46656af45170SJohn Baldwin 			    offsetof(struct ip, ip_sum));
46666af45170SJohn Baldwin 			*sump = in_cksum_skip(m0, m0->m_pkthdr.l2hlen +
46676af45170SJohn Baldwin 			    m0->m_pkthdr.l3hlen, m0->m_pkthdr.l2hlen);
46686af45170SJohn Baldwin 			m0->m_pkthdr.csum_flags &= ~CSUM_IP;
46696af45170SJohn Baldwin 		}
46706af45170SJohn Baldwin #endif
46716af45170SJohn Baldwin 
46726af45170SJohn Baldwin 		cpl = (void *)(wr + 1);
46736af45170SJohn Baldwin 	}
46746af45170SJohn Baldwin 
46756af45170SJohn Baldwin 	/* Checksum offload */
46766af45170SJohn Baldwin 	ctrl1 = 0;
46776af45170SJohn Baldwin 	if (needs_l3_csum(m0) == 0)
46786af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
46796af45170SJohn Baldwin 	if (csum_type >= 0) {
46806af45170SJohn Baldwin 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0,
46816af45170SJohn Baldwin 	    ("%s: mbuf %p needs checksum offload but missing header lengths",
46826af45170SJohn Baldwin 			__func__, m0));
46836af45170SJohn Baldwin 
4684472a6004SNavdeep Parhar 		if (chip_id(sc) <= CHELSIO_T5) {
46856af45170SJohn Baldwin 			ctrl1 |= V_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen -
46866af45170SJohn Baldwin 			    ETHER_HDR_LEN);
4687472a6004SNavdeep Parhar 		} else {
4688472a6004SNavdeep Parhar 			ctrl1 |= V_T6_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen -
4689472a6004SNavdeep Parhar 			    ETHER_HDR_LEN);
4690472a6004SNavdeep Parhar 		}
46916af45170SJohn Baldwin 		ctrl1 |= V_TXPKT_IPHDR_LEN(m0->m_pkthdr.l3hlen);
46926af45170SJohn Baldwin 		ctrl1 |= V_TXPKT_CSUM_TYPE(csum_type);
46936af45170SJohn Baldwin 	} else
46946af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
46956af45170SJohn Baldwin 	if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
46966af45170SJohn Baldwin 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
46976af45170SJohn Baldwin 		txq->txcsum++;	/* some hardware assistance provided */
46986af45170SJohn Baldwin 
46996af45170SJohn Baldwin 	/* VLAN tag insertion */
47006af45170SJohn Baldwin 	if (needs_vlan_insertion(m0)) {
47016af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_VLAN_VLD |
47026af45170SJohn Baldwin 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
47036af45170SJohn Baldwin 		txq->vlan_insertion++;
47046af45170SJohn Baldwin 	}
47056af45170SJohn Baldwin 
47066af45170SJohn Baldwin 	/* CPL header */
47076af45170SJohn Baldwin 	cpl->ctrl0 = txq->cpl_ctrl0;
47086af45170SJohn Baldwin 	cpl->pack = 0;
47096af45170SJohn Baldwin 	cpl->len = htobe16(pktlen);
47106af45170SJohn Baldwin 	cpl->ctrl1 = htobe64(ctrl1);
47116af45170SJohn Baldwin 
47126af45170SJohn Baldwin 	/* SGL */
47136af45170SJohn Baldwin 	dst = (void *)(cpl + 1);
47146af45170SJohn Baldwin 
47156af45170SJohn Baldwin 	/*
47166af45170SJohn Baldwin 	 * A packet using TSO will use up an entire descriptor for the
47176af45170SJohn Baldwin 	 * firmware work request header, LSO CPL, and TX_PKT_XT CPL.
47186af45170SJohn Baldwin 	 * If this descriptor is the last descriptor in the ring, wrap
47196af45170SJohn Baldwin 	 * around to the front of the ring explicitly for the start of
47206af45170SJohn Baldwin 	 * the sgl.
47216af45170SJohn Baldwin 	 */
47226af45170SJohn Baldwin 	if (dst == (void *)&eq->desc[eq->sidx]) {
47236af45170SJohn Baldwin 		dst = (void *)&eq->desc[0];
47246af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, 0);
47256af45170SJohn Baldwin 	} else
47266af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
47276af45170SJohn Baldwin 	txq->sgl_wrs++;
47286af45170SJohn Baldwin 
47296af45170SJohn Baldwin 	txq->txpkt_wrs++;
47306af45170SJohn Baldwin 
47316af45170SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
47326af45170SJohn Baldwin 	txsd->m = m0;
47336af45170SJohn Baldwin 	txsd->desc_used = ndesc;
47346af45170SJohn Baldwin 
47356af45170SJohn Baldwin 	return (ndesc);
47366af45170SJohn Baldwin }
47376af45170SJohn Baldwin 
47386af45170SJohn Baldwin /*
47395cdaef71SJohn Baldwin  * Write a raw WR to the hardware descriptors, update the software
47405cdaef71SJohn Baldwin  * descriptor, and advance the pidx.  It is guaranteed that enough
47415cdaef71SJohn Baldwin  * descriptors are available.
47425cdaef71SJohn Baldwin  *
47435cdaef71SJohn Baldwin  * The return value is the # of hardware descriptors used.
47445cdaef71SJohn Baldwin  */
47455cdaef71SJohn Baldwin static u_int
47465cdaef71SJohn Baldwin write_raw_wr(struct sge_txq *txq, void *wr, struct mbuf *m0, u_int available)
47475cdaef71SJohn Baldwin {
47485cdaef71SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
47495cdaef71SJohn Baldwin 	struct tx_sdesc *txsd;
47505cdaef71SJohn Baldwin 	struct mbuf *m;
47515cdaef71SJohn Baldwin 	caddr_t dst;
47525cdaef71SJohn Baldwin 	int len16, ndesc;
47535cdaef71SJohn Baldwin 
47545cdaef71SJohn Baldwin 	len16 = mbuf_len16(m0);
47555cdaef71SJohn Baldwin 	ndesc = howmany(len16, EQ_ESIZE / 16);
47565cdaef71SJohn Baldwin 	MPASS(ndesc <= available);
47575cdaef71SJohn Baldwin 
47585cdaef71SJohn Baldwin 	dst = wr;
47595cdaef71SJohn Baldwin 	for (m = m0; m != NULL; m = m->m_next)
47605cdaef71SJohn Baldwin 		copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
47615cdaef71SJohn Baldwin 
47625cdaef71SJohn Baldwin 	txq->raw_wrs++;
47635cdaef71SJohn Baldwin 
47645cdaef71SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
47655cdaef71SJohn Baldwin 	txsd->m = m0;
47665cdaef71SJohn Baldwin 	txsd->desc_used = ndesc;
47675cdaef71SJohn Baldwin 
47685cdaef71SJohn Baldwin 	return (ndesc);
47695cdaef71SJohn Baldwin }
47705cdaef71SJohn Baldwin 
47715cdaef71SJohn Baldwin /*
47727951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
47737951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
47747951040fSNavdeep Parhar  * descriptors are available.
477554e4ee71SNavdeep Parhar  *
47767951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
477754e4ee71SNavdeep Parhar  */
47787951040fSNavdeep Parhar static u_int
47797951040fSNavdeep Parhar write_txpkt_wr(struct sge_txq *txq, struct fw_eth_tx_pkt_wr *wr,
47807951040fSNavdeep Parhar     struct mbuf *m0, u_int available)
478154e4ee71SNavdeep Parhar {
478254e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
47837951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
478454e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
478554e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
478654e4ee71SNavdeep Parhar 	uint64_t ctrl1;
47877951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
478854e4ee71SNavdeep Parhar 	caddr_t dst;
478954e4ee71SNavdeep Parhar 
479054e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
47917951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
47927951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
479354e4ee71SNavdeep Parhar 
47947951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
47957951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
47967951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
479754e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
47987951040fSNavdeep Parhar 	if (needs_tso(m0))
47992a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
4800*d76bbe17SJohn Baldwin 	else if (!(mbuf_cflags(m0) & MC_NOMAP) && pktlen <= imm_payload(2) &&
4801*d76bbe17SJohn Baldwin 	    available >= 2) {
48027951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
4803ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
48047951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
48057951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
48067951040fSNavdeep Parhar 		nsegs = 0;
480754e4ee71SNavdeep Parhar 	}
48087951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
48097951040fSNavdeep Parhar 	MPASS(ndesc <= available);
481054e4ee71SNavdeep Parhar 
481154e4ee71SNavdeep Parhar 	/* Firmware work request header */
48127951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
481354e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
4814733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
48156b49a4ecSNavdeep Parhar 
48167951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
481754e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
481854e4ee71SNavdeep Parhar 	wr->r3 = 0;
481954e4ee71SNavdeep Parhar 
48207951040fSNavdeep Parhar 	if (needs_tso(m0)) {
48212a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
48227951040fSNavdeep Parhar 
48237951040fSNavdeep Parhar 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
48247951040fSNavdeep Parhar 		    m0->m_pkthdr.l4hlen > 0,
48257951040fSNavdeep Parhar 		    ("%s: mbuf %p needs TSO but missing header lengths",
48267951040fSNavdeep Parhar 			__func__, m0));
482754e4ee71SNavdeep Parhar 
482854e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
48297951040fSNavdeep Parhar 		    F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2)
48307951040fSNavdeep Parhar 		    | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
48317951040fSNavdeep Parhar 		if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
483254e4ee71SNavdeep Parhar 			ctrl |= V_LSO_ETHHDR_LEN(1);
48337951040fSNavdeep Parhar 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
4834a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
483554e4ee71SNavdeep Parhar 
483654e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
483754e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
48387951040fSNavdeep Parhar 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
483954e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
4840ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
484154e4ee71SNavdeep Parhar 
484254e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
484354e4ee71SNavdeep Parhar 
484454e4ee71SNavdeep Parhar 		txq->tso_wrs++;
484554e4ee71SNavdeep Parhar 	} else
484654e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
484754e4ee71SNavdeep Parhar 
484854e4ee71SNavdeep Parhar 	/* Checksum offload */
484954e4ee71SNavdeep Parhar 	ctrl1 = 0;
48507951040fSNavdeep Parhar 	if (needs_l3_csum(m0) == 0)
485154e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
48527951040fSNavdeep Parhar 	if (needs_l4_csum(m0) == 0)
485354e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
48547951040fSNavdeep Parhar 	if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
4855b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
485654e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
485754e4ee71SNavdeep Parhar 
485854e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
48597951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
48607951040fSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
486154e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
486254e4ee71SNavdeep Parhar 	}
486354e4ee71SNavdeep Parhar 
486454e4ee71SNavdeep Parhar 	/* CPL header */
48657951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
486654e4ee71SNavdeep Parhar 	cpl->pack = 0;
4867ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
486854e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
486954e4ee71SNavdeep Parhar 
487054e4ee71SNavdeep Parhar 	/* SGL */
487154e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
48727951040fSNavdeep Parhar 	if (nsegs > 0) {
48737951040fSNavdeep Parhar 
48747951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
487554e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
487654e4ee71SNavdeep Parhar 	} else {
48777951040fSNavdeep Parhar 		struct mbuf *m;
48787951040fSNavdeep Parhar 
48797951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
488054e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
4881ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4882ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
4883ecb79ca4SNavdeep Parhar #endif
488454e4ee71SNavdeep Parhar 		}
4885ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4886ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
4887ecb79ca4SNavdeep Parhar #endif
48887951040fSNavdeep Parhar 		txq->imm_wrs++;
488954e4ee71SNavdeep Parhar 	}
489054e4ee71SNavdeep Parhar 
489154e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
489254e4ee71SNavdeep Parhar 
4893f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
48947951040fSNavdeep Parhar 	txsd->m = m0;
489554e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
489654e4ee71SNavdeep Parhar 
48977951040fSNavdeep Parhar 	return (ndesc);
489854e4ee71SNavdeep Parhar }
489954e4ee71SNavdeep Parhar 
49007951040fSNavdeep Parhar static int
49017951040fSNavdeep Parhar try_txpkts(struct mbuf *m, struct mbuf *n, struct txpkts *txp, u_int available)
490254e4ee71SNavdeep Parhar {
49037951040fSNavdeep Parhar 	u_int needed, nsegs1, nsegs2, l1, l2;
49047951040fSNavdeep Parhar 
49057951040fSNavdeep Parhar 	if (cannot_use_txpkts(m) || cannot_use_txpkts(n))
49067951040fSNavdeep Parhar 		return (1);
49077951040fSNavdeep Parhar 
49087951040fSNavdeep Parhar 	nsegs1 = mbuf_nsegs(m);
49097951040fSNavdeep Parhar 	nsegs2 = mbuf_nsegs(n);
49107951040fSNavdeep Parhar 	if (nsegs1 + nsegs2 == 2) {
49117951040fSNavdeep Parhar 		txp->wr_type = 1;
49127951040fSNavdeep Parhar 		l1 = l2 = txpkts1_len16();
49137951040fSNavdeep Parhar 	} else {
49147951040fSNavdeep Parhar 		txp->wr_type = 0;
49157951040fSNavdeep Parhar 		l1 = txpkts0_len16(nsegs1);
49167951040fSNavdeep Parhar 		l2 = txpkts0_len16(nsegs2);
49177951040fSNavdeep Parhar 	}
49187951040fSNavdeep Parhar 	txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + l1 + l2;
49197951040fSNavdeep Parhar 	needed = howmany(txp->len16, EQ_ESIZE / 16);
49207951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
49217951040fSNavdeep Parhar 		return (1);
49227951040fSNavdeep Parhar 
49237951040fSNavdeep Parhar 	txp->plen = m->m_pkthdr.len + n->m_pkthdr.len;
49247951040fSNavdeep Parhar 	if (txp->plen > 65535)
49257951040fSNavdeep Parhar 		return (1);
49267951040fSNavdeep Parhar 
49277951040fSNavdeep Parhar 	txp->npkt = 2;
49287951040fSNavdeep Parhar 	set_mbuf_len16(m, l1);
49297951040fSNavdeep Parhar 	set_mbuf_len16(n, l2);
49307951040fSNavdeep Parhar 
49317951040fSNavdeep Parhar 	return (0);
49327951040fSNavdeep Parhar }
49337951040fSNavdeep Parhar 
49347951040fSNavdeep Parhar static int
49357951040fSNavdeep Parhar add_to_txpkts(struct mbuf *m, struct txpkts *txp, u_int available)
49367951040fSNavdeep Parhar {
49377951040fSNavdeep Parhar 	u_int plen, len16, needed, nsegs;
49387951040fSNavdeep Parhar 
49397951040fSNavdeep Parhar 	MPASS(txp->wr_type == 0 || txp->wr_type == 1);
49407951040fSNavdeep Parhar 
49417890b5c1SJohn Baldwin 	if (cannot_use_txpkts(m))
49427890b5c1SJohn Baldwin 		return (1);
49437890b5c1SJohn Baldwin 
49447951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
49457890b5c1SJohn Baldwin 	if (txp->wr_type == 1 && nsegs != 1)
49467951040fSNavdeep Parhar 		return (1);
49477951040fSNavdeep Parhar 
49487951040fSNavdeep Parhar 	plen = txp->plen + m->m_pkthdr.len;
49497951040fSNavdeep Parhar 	if (plen > 65535)
49507951040fSNavdeep Parhar 		return (1);
49517951040fSNavdeep Parhar 
49527951040fSNavdeep Parhar 	if (txp->wr_type == 0)
49537951040fSNavdeep Parhar 		len16 = txpkts0_len16(nsegs);
49547951040fSNavdeep Parhar 	else
49557951040fSNavdeep Parhar 		len16 = txpkts1_len16();
49567951040fSNavdeep Parhar 	needed = howmany(txp->len16 + len16, EQ_ESIZE / 16);
49577951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
49587951040fSNavdeep Parhar 		return (1);
49597951040fSNavdeep Parhar 
49607951040fSNavdeep Parhar 	txp->npkt++;
49617951040fSNavdeep Parhar 	txp->plen = plen;
49627951040fSNavdeep Parhar 	txp->len16 += len16;
49637951040fSNavdeep Parhar 	set_mbuf_len16(m, len16);
49647951040fSNavdeep Parhar 
49657951040fSNavdeep Parhar 	return (0);
49667951040fSNavdeep Parhar }
49677951040fSNavdeep Parhar 
49687951040fSNavdeep Parhar /*
49697951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
49707951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
49717951040fSNavdeep Parhar  * descriptors are available.
49727951040fSNavdeep Parhar  *
49737951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
49747951040fSNavdeep Parhar  */
49757951040fSNavdeep Parhar static u_int
49767951040fSNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct fw_eth_tx_pkts_wr *wr,
49777951040fSNavdeep Parhar     struct mbuf *m0, const struct txpkts *txp, u_int available)
49787951040fSNavdeep Parhar {
49797951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
49807951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
49817951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
49827951040fSNavdeep Parhar 	uint32_t ctrl;
49837951040fSNavdeep Parhar 	uint64_t ctrl1;
49847951040fSNavdeep Parhar 	int ndesc, checkwrap;
49857951040fSNavdeep Parhar 	struct mbuf *m;
49867951040fSNavdeep Parhar 	void *flitp;
49877951040fSNavdeep Parhar 
49887951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
49897951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
49907951040fSNavdeep Parhar 	MPASS(txp->plen < 65536);
49917951040fSNavdeep Parhar 	MPASS(m0 != NULL);
49927951040fSNavdeep Parhar 	MPASS(m0->m_nextpkt != NULL);
49937951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
49947951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
49957951040fSNavdeep Parhar 
49967951040fSNavdeep Parhar 	ndesc = howmany(txp->len16, EQ_ESIZE / 16);
49977951040fSNavdeep Parhar 	MPASS(ndesc <= available);
49987951040fSNavdeep Parhar 
49997951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
50007951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
50017951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(txp->len16);
50027951040fSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
50037951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
50047951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
50057951040fSNavdeep Parhar 	wr->r3 = 0;
50067951040fSNavdeep Parhar 	wr->type = txp->wr_type;
50077951040fSNavdeep Parhar 	flitp = wr + 1;
50087951040fSNavdeep Parhar 
50097951040fSNavdeep Parhar 	/*
50107951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
50117951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
50127951040fSNavdeep Parhar 	 * check for that at appropriate points.
50137951040fSNavdeep Parhar 	 */
50147951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
50157951040fSNavdeep Parhar 	for (m = m0; m != NULL; m = m->m_nextpkt) {
50167951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
501754e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
501854e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
501954e4ee71SNavdeep Parhar 
50207951040fSNavdeep Parhar 			/* ULP master command */
50217951040fSNavdeep Parhar 			ulpmc = flitp;
50227951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
50237951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
50247951040fSNavdeep Parhar 			ulpmc->len = htobe32(mbuf_len16(m));
502554e4ee71SNavdeep Parhar 
50267951040fSNavdeep Parhar 			/* ULP subcommand */
50277951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
50287951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
50297951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
50307951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
50317951040fSNavdeep Parhar 
50327951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
50337951040fSNavdeep Parhar 			if (checkwrap &&
50347951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
50357951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
50367951040fSNavdeep Parhar 		} else {
50377951040fSNavdeep Parhar 			cpl = flitp;
50387951040fSNavdeep Parhar 		}
503954e4ee71SNavdeep Parhar 
504054e4ee71SNavdeep Parhar 		/* Checksum offload */
50417951040fSNavdeep Parhar 		ctrl1 = 0;
50427951040fSNavdeep Parhar 		if (needs_l3_csum(m) == 0)
50437951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_IPCSUM_DIS;
50447951040fSNavdeep Parhar 		if (needs_l4_csum(m) == 0)
50457951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_L4CSUM_DIS;
5046b8531380SNavdeep Parhar 		if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
5047b8531380SNavdeep Parhar 		    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
504854e4ee71SNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
504954e4ee71SNavdeep Parhar 
505054e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
50517951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
50527951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
50537951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
505454e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
505554e4ee71SNavdeep Parhar 		}
505654e4ee71SNavdeep Parhar 
50577951040fSNavdeep Parhar 		/* CPL header */
50587951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
505954e4ee71SNavdeep Parhar 		cpl->pack = 0;
506054e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
50617951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
506254e4ee71SNavdeep Parhar 
50637951040fSNavdeep Parhar 		flitp = cpl + 1;
50647951040fSNavdeep Parhar 		if (checkwrap &&
50657951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
50667951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
506754e4ee71SNavdeep Parhar 
50687951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
506954e4ee71SNavdeep Parhar 
50707951040fSNavdeep Parhar 	}
50717951040fSNavdeep Parhar 
5072a59a1477SNavdeep Parhar 	if (txp->wr_type == 0) {
5073a59a1477SNavdeep Parhar 		txq->txpkts0_pkts += txp->npkt;
5074a59a1477SNavdeep Parhar 		txq->txpkts0_wrs++;
5075a59a1477SNavdeep Parhar 	} else {
5076a59a1477SNavdeep Parhar 		txq->txpkts1_pkts += txp->npkt;
5077a59a1477SNavdeep Parhar 		txq->txpkts1_wrs++;
5078a59a1477SNavdeep Parhar 	}
5079a59a1477SNavdeep Parhar 
50807951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
50817951040fSNavdeep Parhar 	txsd->m = m0;
50827951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
50837951040fSNavdeep Parhar 
50847951040fSNavdeep Parhar 	return (ndesc);
508554e4ee71SNavdeep Parhar }
508654e4ee71SNavdeep Parhar 
508754e4ee71SNavdeep Parhar /*
508854e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
50897951040fSNavdeep Parhar  * add a 0 filled flit at the end.
509054e4ee71SNavdeep Parhar  */
50917951040fSNavdeep Parhar static void
50927951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
509354e4ee71SNavdeep Parhar {
50947951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
50957951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
50967951040fSNavdeep Parhar 	struct sglist_seg *seg;
50977951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
509854e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
50997951040fSNavdeep Parhar 	int i, nflits, nsegs;
510054e4ee71SNavdeep Parhar 
510154e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
510254e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
51037951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
51047951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
510554e4ee71SNavdeep Parhar 
51067951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
51077951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
51087951040fSNavdeep Parhar 	MPASS(nsegs > 0);
51097951040fSNavdeep Parhar 
51107951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
511154e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
51127951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
51137951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
511454e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
511554e4ee71SNavdeep Parhar 
511654e4ee71SNavdeep Parhar 	/*
511754e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
511854e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
511954e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
512054e4ee71SNavdeep Parhar 	 */
512154e4ee71SNavdeep Parhar 
512254e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
51237951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
51247951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
51257951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
512654e4ee71SNavdeep Parhar 	seg++;
512754e4ee71SNavdeep Parhar 
51287951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
512954e4ee71SNavdeep Parhar 
513054e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
513154e4ee71SNavdeep Parhar 
51327951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
51337951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
51347951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
513554e4ee71SNavdeep Parhar 		}
513654e4ee71SNavdeep Parhar 		if (i & 1)
513754e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
51387951040fSNavdeep Parhar 		flitp += nflits;
513954e4ee71SNavdeep Parhar 	} else {
514054e4ee71SNavdeep Parhar 
514154e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
514254e4ee71SNavdeep Parhar 
514354e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
514454e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
51457951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
51467951040fSNavdeep Parhar 			if (flitp == wrap)
514754e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
51487951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
514954e4ee71SNavdeep Parhar 		}
515054e4ee71SNavdeep Parhar 	}
515154e4ee71SNavdeep Parhar 
51527951040fSNavdeep Parhar 	if (nflits & 1) {
51537951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
51547951040fSNavdeep Parhar 		*flitp++ = 0;
51557951040fSNavdeep Parhar 	}
515654e4ee71SNavdeep Parhar 
51577951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
51587951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
515954e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
516054e4ee71SNavdeep Parhar 	else
51617951040fSNavdeep Parhar 		*to = (void *)flitp;
516254e4ee71SNavdeep Parhar }
516354e4ee71SNavdeep Parhar 
516454e4ee71SNavdeep Parhar static inline void
516554e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
516654e4ee71SNavdeep Parhar {
51677951040fSNavdeep Parhar 
51687951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
51697951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
51707951040fSNavdeep Parhar 
51717951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
51727951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
517354e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
517454e4ee71SNavdeep Parhar 		(*to) += len;
517554e4ee71SNavdeep Parhar 	} else {
51767951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
517754e4ee71SNavdeep Parhar 
517854e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
517954e4ee71SNavdeep Parhar 		from += portion;
518054e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
518154e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
518254e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
518354e4ee71SNavdeep Parhar 	}
518454e4ee71SNavdeep Parhar }
518554e4ee71SNavdeep Parhar 
518654e4ee71SNavdeep Parhar static inline void
51877951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
518854e4ee71SNavdeep Parhar {
51897951040fSNavdeep Parhar 	u_int db;
51907951040fSNavdeep Parhar 
51917951040fSNavdeep Parhar 	MPASS(n > 0);
5192d14b0ac1SNavdeep Parhar 
5193d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
51947951040fSNavdeep Parhar 	if (n > 1)
519577ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
5196d14b0ac1SNavdeep Parhar 	wmb();
5197d14b0ac1SNavdeep Parhar 
5198d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
5199d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
52007951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
52017951040fSNavdeep Parhar 		break;
5202d14b0ac1SNavdeep Parhar 
520377ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
5204d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
5205d14b0ac1SNavdeep Parhar 		int i;
5206d14b0ac1SNavdeep Parhar 
5207d14b0ac1SNavdeep Parhar 		/*
5208d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
5209d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
521077ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
5211d14b0ac1SNavdeep Parhar 		 */
52127951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
5213d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
52147951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
5215d14b0ac1SNavdeep Parhar 
5216d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
5217d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
52187951040fSNavdeep Parhar 		i = eq->dbidx;
5219d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
5220d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
5221d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
5222d14b0ac1SNavdeep Parhar 		wmb();
52237951040fSNavdeep Parhar 		break;
5224d14b0ac1SNavdeep Parhar 	}
5225d14b0ac1SNavdeep Parhar 
5226d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
52277951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
5228d14b0ac1SNavdeep Parhar 		wmb();
52297951040fSNavdeep Parhar 		break;
5230d14b0ac1SNavdeep Parhar 
5231d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
5232315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg,
52337951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
52347951040fSNavdeep Parhar 		break;
523554e4ee71SNavdeep Parhar 	}
523654e4ee71SNavdeep Parhar 
52377951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
52387951040fSNavdeep Parhar }
52397951040fSNavdeep Parhar 
52407951040fSNavdeep Parhar static inline u_int
52417951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
524254e4ee71SNavdeep Parhar {
52437951040fSNavdeep Parhar 	uint16_t hw_cidx;
524454e4ee71SNavdeep Parhar 
52457951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
52467951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
52477951040fSNavdeep Parhar }
524854e4ee71SNavdeep Parhar 
52497951040fSNavdeep Parhar static inline u_int
52507951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
52517951040fSNavdeep Parhar {
52527951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
52537951040fSNavdeep Parhar 
52547951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
52557951040fSNavdeep Parhar 	pidx = eq->pidx;
52567951040fSNavdeep Parhar 
52577951040fSNavdeep Parhar 	if (pidx == hw_cidx)
52587951040fSNavdeep Parhar 		return (eq->sidx - 1);
525954e4ee71SNavdeep Parhar 	else
52607951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
52617951040fSNavdeep Parhar }
52627951040fSNavdeep Parhar 
52637951040fSNavdeep Parhar static inline uint16_t
52647951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
52657951040fSNavdeep Parhar {
52667951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
52677951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
52687951040fSNavdeep Parhar 
52697951040fSNavdeep Parhar 	return (be16toh(cidx));
5270e874ff7aSNavdeep Parhar }
527154e4ee71SNavdeep Parhar 
5272e874ff7aSNavdeep Parhar /*
52737951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
5274e874ff7aSNavdeep Parhar  */
52757951040fSNavdeep Parhar static u_int
52767951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
5277e874ff7aSNavdeep Parhar {
5278e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
5279f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
52807951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
528154e4ee71SNavdeep Parhar 
5282733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
52837951040fSNavdeep Parhar 	MPASS(n > 0);
5284e874ff7aSNavdeep Parhar 
52857951040fSNavdeep Parhar 	reclaimed = 0;
52867951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
52877951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
528854e4ee71SNavdeep Parhar 		int ndesc;
52897951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
529054e4ee71SNavdeep Parhar 
5291f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
529254e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
529354e4ee71SNavdeep Parhar 
529454e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
529554e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
529654e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
529754e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
5298dcd50a20SJohn Baldwin 		KASSERT(ndesc != 0,
5299dcd50a20SJohn Baldwin 		    ("%s: descriptor with no credits: cidx %d",
5300dcd50a20SJohn Baldwin 		    __func__, eq->cidx));
530154e4ee71SNavdeep Parhar 
53027951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
53037951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
53047951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
53057951040fSNavdeep Parhar 			m_freem(m);
53067951040fSNavdeep Parhar 		}
530754e4ee71SNavdeep Parhar 		reclaimed += ndesc;
530854e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
53097951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
531054e4ee71SNavdeep Parhar 	}
531154e4ee71SNavdeep Parhar 
531254e4ee71SNavdeep Parhar 	return (reclaimed);
531354e4ee71SNavdeep Parhar }
531454e4ee71SNavdeep Parhar 
531554e4ee71SNavdeep Parhar static void
53167951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
531754e4ee71SNavdeep Parhar {
53187951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
53197951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
532054e4ee71SNavdeep Parhar 
53217951040fSNavdeep Parhar 	do {
53227951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
53237951040fSNavdeep Parhar 			break;
53247951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
53257951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
53267951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
53277951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
53287951040fSNavdeep Parhar 	} while (n > 0);
532954e4ee71SNavdeep Parhar }
533054e4ee71SNavdeep Parhar 
533154e4ee71SNavdeep Parhar static __be64
53327951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
533354e4ee71SNavdeep Parhar {
533454e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
533554e4ee71SNavdeep Parhar 
533654e4ee71SNavdeep Parhar 	switch (idx % 3) {
533754e4ee71SNavdeep Parhar 	case 0: {
5338f078ecf6SWojciech Macek 		uint64_t rc;
533954e4ee71SNavdeep Parhar 
5340f078ecf6SWojciech Macek 		rc = (uint64_t)segs[i].ss_len << 32;
534154e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
5342f078ecf6SWojciech Macek 			rc |= (uint64_t)(segs[i + 1].ss_len);
534354e4ee71SNavdeep Parhar 
5344f078ecf6SWojciech Macek 		return (htobe64(rc));
534554e4ee71SNavdeep Parhar 	}
534654e4ee71SNavdeep Parhar 	case 1:
53477951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
534854e4ee71SNavdeep Parhar 	case 2:
53497951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
535054e4ee71SNavdeep Parhar 	}
535154e4ee71SNavdeep Parhar 
535254e4ee71SNavdeep Parhar 	return (0);
535354e4ee71SNavdeep Parhar }
535454e4ee71SNavdeep Parhar 
535554e4ee71SNavdeep Parhar static void
535638035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp)
535754e4ee71SNavdeep Parhar {
535838035ed6SNavdeep Parhar 	int8_t zidx, hwidx, idx;
535938035ed6SNavdeep Parhar 	uint16_t region1, region3;
536038035ed6SNavdeep Parhar 	int spare, spare_needed, n;
536138035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
536238035ed6SNavdeep Parhar 	struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0];
536354e4ee71SNavdeep Parhar 
536438035ed6SNavdeep Parhar 	/*
536538035ed6SNavdeep Parhar 	 * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize
536638035ed6SNavdeep Parhar 	 * large enough for the max payload and cluster metadata.  Otherwise
536738035ed6SNavdeep Parhar 	 * settle for the largest bufsize that leaves enough room in the cluster
536838035ed6SNavdeep Parhar 	 * for metadata.
536938035ed6SNavdeep Parhar 	 *
537038035ed6SNavdeep Parhar 	 * Without buffer packing: Look for the smallest zone which has a
537138035ed6SNavdeep Parhar 	 * bufsize large enough for the max payload.  Settle for the largest
537238035ed6SNavdeep Parhar 	 * bufsize available if there's nothing big enough for max payload.
537338035ed6SNavdeep Parhar 	 */
537438035ed6SNavdeep Parhar 	spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0;
537538035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[0];
537638035ed6SNavdeep Parhar 	hwidx = -1;
537738035ed6SNavdeep Parhar 	for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) {
537838035ed6SNavdeep Parhar 		if (swz->size > largest_rx_cluster) {
537938035ed6SNavdeep Parhar 			if (__predict_true(hwidx != -1))
538038035ed6SNavdeep Parhar 				break;
538138035ed6SNavdeep Parhar 
538238035ed6SNavdeep Parhar 			/*
538338035ed6SNavdeep Parhar 			 * This is a misconfiguration.  largest_rx_cluster is
538438035ed6SNavdeep Parhar 			 * preventing us from finding a refill source.  See
538538035ed6SNavdeep Parhar 			 * dev.t5nex.<n>.buffer_sizes to figure out why.
538638035ed6SNavdeep Parhar 			 */
538738035ed6SNavdeep Parhar 			device_printf(sc->dev, "largest_rx_cluster=%u leaves no"
538838035ed6SNavdeep Parhar 			    " refill source for fl %p (dma %u).  Ignored.\n",
538938035ed6SNavdeep Parhar 			    largest_rx_cluster, fl, maxp);
539038035ed6SNavdeep Parhar 		}
539138035ed6SNavdeep Parhar 		for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) {
539238035ed6SNavdeep Parhar 			hwb = &hwb_list[idx];
539338035ed6SNavdeep Parhar 			spare = swz->size - hwb->size;
539438035ed6SNavdeep Parhar 			if (spare < spare_needed)
539538035ed6SNavdeep Parhar 				continue;
539638035ed6SNavdeep Parhar 
539738035ed6SNavdeep Parhar 			hwidx = idx;		/* best option so far */
539838035ed6SNavdeep Parhar 			if (hwb->size >= maxp) {
539938035ed6SNavdeep Parhar 
540038035ed6SNavdeep Parhar 				if ((fl->flags & FL_BUF_PACKING) == 0)
540138035ed6SNavdeep Parhar 					goto done; /* stop looking (not packing) */
540238035ed6SNavdeep Parhar 
540338035ed6SNavdeep Parhar 				if (swz->size >= safest_rx_cluster)
540438035ed6SNavdeep Parhar 					goto done; /* stop looking (packing) */
540538035ed6SNavdeep Parhar 			}
540638035ed6SNavdeep Parhar 			break;		/* keep looking, next zone */
540738035ed6SNavdeep Parhar 		}
540838035ed6SNavdeep Parhar 	}
540938035ed6SNavdeep Parhar done:
541038035ed6SNavdeep Parhar 	/* A usable hwidx has been located. */
541138035ed6SNavdeep Parhar 	MPASS(hwidx != -1);
541238035ed6SNavdeep Parhar 	hwb = &hwb_list[hwidx];
541338035ed6SNavdeep Parhar 	zidx = hwb->zidx;
541438035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[zidx];
541538035ed6SNavdeep Parhar 	region1 = 0;
541638035ed6SNavdeep Parhar 	region3 = swz->size - hwb->size;
541738035ed6SNavdeep Parhar 
541838035ed6SNavdeep Parhar 	/*
541938035ed6SNavdeep Parhar 	 * Stay within this zone and see if there is a better match when mbuf
542038035ed6SNavdeep Parhar 	 * inlining is allowed.  Remember that the hwidx's are sorted in
542138035ed6SNavdeep Parhar 	 * decreasing order of size (so in increasing order of spare area).
542238035ed6SNavdeep Parhar 	 */
542338035ed6SNavdeep Parhar 	for (idx = hwidx; idx != -1; idx = hwb->next) {
542438035ed6SNavdeep Parhar 		hwb = &hwb_list[idx];
542538035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
542638035ed6SNavdeep Parhar 
542738035ed6SNavdeep Parhar 		if (allow_mbufs_in_cluster == 0 || hwb->size < maxp)
542838035ed6SNavdeep Parhar 			break;
5429e3207e19SNavdeep Parhar 
5430e3207e19SNavdeep Parhar 		/*
5431e3207e19SNavdeep Parhar 		 * Do not inline mbufs if doing so would violate the pad/pack
5432e3207e19SNavdeep Parhar 		 * boundary alignment requirement.
5433e3207e19SNavdeep Parhar 		 */
543490e7434aSNavdeep Parhar 		if (fl_pad && (MSIZE % sc->params.sge.pad_boundary) != 0)
5435e3207e19SNavdeep Parhar 			continue;
5436e3207e19SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING &&
543790e7434aSNavdeep Parhar 		    (MSIZE % sc->params.sge.pack_boundary) != 0)
5438e3207e19SNavdeep Parhar 			continue;
5439e3207e19SNavdeep Parhar 
544038035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
544138035ed6SNavdeep Parhar 			continue;
544238035ed6SNavdeep Parhar 		n = (spare - CL_METADATA_SIZE) / MSIZE;
544338035ed6SNavdeep Parhar 		if (n > howmany(hwb->size, maxp))
544438035ed6SNavdeep Parhar 			break;
544538035ed6SNavdeep Parhar 
544638035ed6SNavdeep Parhar 		hwidx = idx;
54471458bff9SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
544838035ed6SNavdeep Parhar 			region1 = n * MSIZE;
544938035ed6SNavdeep Parhar 			region3 = spare - region1;
545038035ed6SNavdeep Parhar 		} else {
545138035ed6SNavdeep Parhar 			region1 = MSIZE;
545238035ed6SNavdeep Parhar 			region3 = spare - region1;
545338035ed6SNavdeep Parhar 			break;
545438035ed6SNavdeep Parhar 		}
545538035ed6SNavdeep Parhar 	}
545638035ed6SNavdeep Parhar 
545738035ed6SNavdeep Parhar 	KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES,
545838035ed6SNavdeep Parhar 	    ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp));
545938035ed6SNavdeep Parhar 	KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES,
546038035ed6SNavdeep Parhar 	    ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp));
546138035ed6SNavdeep Parhar 	KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 ==
546238035ed6SNavdeep Parhar 	    sc->sge.sw_zone_info[zidx].size,
546338035ed6SNavdeep Parhar 	    ("%s: bad buffer layout for fl %p, maxp %d. "
546438035ed6SNavdeep Parhar 		"cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
546538035ed6SNavdeep Parhar 		sc->sge.sw_zone_info[zidx].size, region1,
546638035ed6SNavdeep Parhar 		sc->sge.hw_buf_info[hwidx].size, region3));
546738035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING || region1 > 0) {
546838035ed6SNavdeep Parhar 		KASSERT(region3 >= CL_METADATA_SIZE,
546938035ed6SNavdeep Parhar 		    ("%s: no room for metadata.  fl %p, maxp %d; "
547038035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
547138035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
547238035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
547338035ed6SNavdeep Parhar 		KASSERT(region1 % MSIZE == 0,
547438035ed6SNavdeep Parhar 		    ("%s: bad mbuf region for fl %p, maxp %d. "
547538035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
547638035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
547738035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
547838035ed6SNavdeep Parhar 	}
547938035ed6SNavdeep Parhar 
548038035ed6SNavdeep Parhar 	fl->cll_def.zidx = zidx;
548138035ed6SNavdeep Parhar 	fl->cll_def.hwidx = hwidx;
548238035ed6SNavdeep Parhar 	fl->cll_def.region1 = region1;
548338035ed6SNavdeep Parhar 	fl->cll_def.region3 = region3;
548438035ed6SNavdeep Parhar }
548538035ed6SNavdeep Parhar 
548638035ed6SNavdeep Parhar static void
548738035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl)
548838035ed6SNavdeep Parhar {
548938035ed6SNavdeep Parhar 	struct sge *s = &sc->sge;
549038035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
549138035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
549238035ed6SNavdeep Parhar 	int spare;
549338035ed6SNavdeep Parhar 	int8_t hwidx;
549438035ed6SNavdeep Parhar 
549538035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
549638035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;	/* with room for metadata */
549738035ed6SNavdeep Parhar 	else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) {
549838035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;
549938035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[hwidx];
550038035ed6SNavdeep Parhar 		swz = &s->sw_zone_info[hwb->zidx];
550138035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
550238035ed6SNavdeep Parhar 
550338035ed6SNavdeep Parhar 		/* no good if there isn't room for an mbuf as well */
550438035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
550538035ed6SNavdeep Parhar 			hwidx = s->safe_hwidx1;
550638035ed6SNavdeep Parhar 	} else
550738035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx1;
550838035ed6SNavdeep Parhar 
550938035ed6SNavdeep Parhar 	if (hwidx == -1) {
551038035ed6SNavdeep Parhar 		/* No fallback source */
551138035ed6SNavdeep Parhar 		fl->cll_alt.hwidx = -1;
551238035ed6SNavdeep Parhar 		fl->cll_alt.zidx = -1;
551338035ed6SNavdeep Parhar 
55141458bff9SNavdeep Parhar 		return;
551554e4ee71SNavdeep Parhar 	}
551654e4ee71SNavdeep Parhar 
551738035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[hwidx];
551838035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[hwb->zidx];
551938035ed6SNavdeep Parhar 	spare = swz->size - hwb->size;
552038035ed6SNavdeep Parhar 	fl->cll_alt.hwidx = hwidx;
552138035ed6SNavdeep Parhar 	fl->cll_alt.zidx = hwb->zidx;
5522e3207e19SNavdeep Parhar 	if (allow_mbufs_in_cluster &&
552390e7434aSNavdeep Parhar 	    (fl_pad == 0 || (MSIZE % sc->params.sge.pad_boundary) == 0))
552438035ed6SNavdeep Parhar 		fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE;
55251458bff9SNavdeep Parhar 	else
552638035ed6SNavdeep Parhar 		fl->cll_alt.region1 = 0;
552738035ed6SNavdeep Parhar 	fl->cll_alt.region3 = spare - fl->cll_alt.region1;
552854e4ee71SNavdeep Parhar }
5529ecb79ca4SNavdeep Parhar 
5530733b9277SNavdeep Parhar static void
5531733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
5532ecb79ca4SNavdeep Parhar {
5533733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
5534733b9277SNavdeep Parhar 	FL_LOCK(fl);
5535733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
5536733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
5537733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
5538733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
5539733b9277SNavdeep Parhar 	}
5540733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
5541733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
5542733b9277SNavdeep Parhar }
5543ecb79ca4SNavdeep Parhar 
55447951040fSNavdeep Parhar static void
55457951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
55467951040fSNavdeep Parhar {
55477951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
55487951040fSNavdeep Parhar 
55497951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
55507951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
55517951040fSNavdeep Parhar }
55527951040fSNavdeep Parhar 
55537951040fSNavdeep Parhar static void
55547951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
55557951040fSNavdeep Parhar {
55567951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
55577951040fSNavdeep Parhar 
55587951040fSNavdeep Parhar 	MPASS((eq->flags & EQ_TYPEMASK) == EQ_ETH);
55597951040fSNavdeep Parhar 
55607951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
55617951040fSNavdeep Parhar 	mp_ring_check_drainage(txq->r, 0);
55627951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
55637951040fSNavdeep Parhar }
55647951040fSNavdeep Parhar 
5565733b9277SNavdeep Parhar static int
5566733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
5567733b9277SNavdeep Parhar     struct mbuf *m)
5568733b9277SNavdeep Parhar {
5569733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
5570733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
5571733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
5572733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
5573733b9277SNavdeep Parhar 	struct sge_eq *eq;
55747951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
55757951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
55767951040fSNavdeep Parhar 		&handle_wrq_egr_update};
5577733b9277SNavdeep Parhar 
5578733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5579733b9277SNavdeep Parhar 	    rss->opcode));
5580733b9277SNavdeep Parhar 
5581ec55567cSJohn Baldwin 	eq = s->eqmap[qid - s->eq_start - s->eq_base];
55827951040fSNavdeep Parhar 	(*h[eq->flags & EQ_TYPEMASK])(sc, eq);
5583ecb79ca4SNavdeep Parhar 
5584ecb79ca4SNavdeep Parhar 	return (0);
5585ecb79ca4SNavdeep Parhar }
5586f7dfe243SNavdeep Parhar 
55870abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
55880abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
55890abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
55900abd31e2SNavdeep Parhar 
5591733b9277SNavdeep Parhar static int
55921b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
559356599263SNavdeep Parhar {
55941b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
559556599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
559656599263SNavdeep Parhar 
5597733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5598733b9277SNavdeep Parhar 	    rss->opcode));
5599733b9277SNavdeep Parhar 
56000abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
56010abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
56020abd31e2SNavdeep Parhar 
56030abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
5604671bf2b8SNavdeep Parhar 		return (t4_cpl_handler[rss2->opcode](iq, rss2, m));
56050abd31e2SNavdeep Parhar 	}
56060abd31e2SNavdeep Parhar 
5607671bf2b8SNavdeep Parhar 	return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0]));
5608f7dfe243SNavdeep Parhar }
5609af49c942SNavdeep Parhar 
5610069af0ebSJohn Baldwin /**
5611069af0ebSJohn Baldwin  *	t4_handle_wrerr_rpl - process a FW work request error message
5612069af0ebSJohn Baldwin  *	@adap: the adapter
5613069af0ebSJohn Baldwin  *	@rpl: start of the FW message
5614069af0ebSJohn Baldwin  */
5615069af0ebSJohn Baldwin static int
5616069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl)
5617069af0ebSJohn Baldwin {
5618069af0ebSJohn Baldwin 	u8 opcode = *(const u8 *)rpl;
5619069af0ebSJohn Baldwin 	const struct fw_error_cmd *e = (const void *)rpl;
5620069af0ebSJohn Baldwin 	unsigned int i;
5621069af0ebSJohn Baldwin 
5622069af0ebSJohn Baldwin 	if (opcode != FW_ERROR_CMD) {
5623069af0ebSJohn Baldwin 		log(LOG_ERR,
5624069af0ebSJohn Baldwin 		    "%s: Received WRERR_RPL message with opcode %#x\n",
5625069af0ebSJohn Baldwin 		    device_get_nameunit(adap->dev), opcode);
5626069af0ebSJohn Baldwin 		return (EINVAL);
5627069af0ebSJohn Baldwin 	}
5628069af0ebSJohn Baldwin 	log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev),
5629069af0ebSJohn Baldwin 	    G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" :
5630069af0ebSJohn Baldwin 	    "non-fatal");
5631069af0ebSJohn Baldwin 	switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) {
5632069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_EXCEPTION:
5633069af0ebSJohn Baldwin 		log(LOG_ERR, "exception info:\n");
5634069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.exception.info); i++)
5635069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ",
5636069af0ebSJohn Baldwin 			    be32toh(e->u.exception.info[i]));
5637069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5638069af0ebSJohn Baldwin 		break;
5639069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_HWMODULE:
5640069af0ebSJohn Baldwin 		log(LOG_ERR, "HW module regaddr %08x regval %08x\n",
5641069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regaddr),
5642069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regval));
5643069af0ebSJohn Baldwin 		break;
5644069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_WR:
5645069af0ebSJohn Baldwin 		log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n",
5646069af0ebSJohn Baldwin 		    be16toh(e->u.wr.cidx),
5647069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)),
5648069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)),
5649069af0ebSJohn Baldwin 		    be32toh(e->u.wr.eqid));
5650069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.wr.wrhdr); i++)
5651069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ",
5652069af0ebSJohn Baldwin 			    e->u.wr.wrhdr[i]);
5653069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5654069af0ebSJohn Baldwin 		break;
5655069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_ACL:
5656069af0ebSJohn Baldwin 		log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s",
5657069af0ebSJohn Baldwin 		    be16toh(e->u.acl.cidx),
5658069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)),
5659069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)),
5660069af0ebSJohn Baldwin 		    be32toh(e->u.acl.eqid),
5661069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" :
5662069af0ebSJohn Baldwin 		    "MAC");
5663069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.acl.val); i++)
5664069af0ebSJohn Baldwin 			log(LOG_ERR, " %02x", e->u.acl.val[i]);
5665069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5666069af0ebSJohn Baldwin 		break;
5667069af0ebSJohn Baldwin 	default:
5668069af0ebSJohn Baldwin 		log(LOG_ERR, "type %#x\n",
5669069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type)));
5670069af0ebSJohn Baldwin 		return (EINVAL);
5671069af0ebSJohn Baldwin 	}
5672069af0ebSJohn Baldwin 	return (0);
5673069af0ebSJohn Baldwin }
5674069af0ebSJohn Baldwin 
5675af49c942SNavdeep Parhar static int
567656599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
5677af49c942SNavdeep Parhar {
5678af49c942SNavdeep Parhar 	uint16_t *id = arg1;
5679af49c942SNavdeep Parhar 	int i = *id;
5680af49c942SNavdeep Parhar 
5681af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
5682af49c942SNavdeep Parhar }
568338035ed6SNavdeep Parhar 
568438035ed6SNavdeep Parhar static int
568538035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
568638035ed6SNavdeep Parhar {
568738035ed6SNavdeep Parhar 	struct sge *s = arg1;
568838035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &s->hw_buf_info[0];
568938035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &s->sw_zone_info[0];
569038035ed6SNavdeep Parhar 	int i, rc;
569138035ed6SNavdeep Parhar 	struct sbuf sb;
569238035ed6SNavdeep Parhar 	char c;
569338035ed6SNavdeep Parhar 
569438035ed6SNavdeep Parhar 	sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND);
569538035ed6SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) {
569638035ed6SNavdeep Parhar 		if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster)
569738035ed6SNavdeep Parhar 			c = '*';
569838035ed6SNavdeep Parhar 		else
569938035ed6SNavdeep Parhar 			c = '\0';
570038035ed6SNavdeep Parhar 
570138035ed6SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", hwb->size, c);
570238035ed6SNavdeep Parhar 	}
570338035ed6SNavdeep Parhar 	sbuf_trim(&sb);
570438035ed6SNavdeep Parhar 	sbuf_finish(&sb);
570538035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
570638035ed6SNavdeep Parhar 	sbuf_delete(&sb);
570738035ed6SNavdeep Parhar 	return (rc);
570838035ed6SNavdeep Parhar }
570902f972e8SNavdeep Parhar 
5710786099deSNavdeep Parhar #ifdef RATELIMIT
5711786099deSNavdeep Parhar /*
5712786099deSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
5713786099deSNavdeep Parhar  */
5714786099deSNavdeep Parhar static inline u_int
5715786099deSNavdeep Parhar txpkt_eo_len16(u_int nsegs, u_int immhdrs, u_int tso)
5716786099deSNavdeep Parhar {
5717786099deSNavdeep Parhar 	u_int n;
5718786099deSNavdeep Parhar 
5719786099deSNavdeep Parhar 	MPASS(immhdrs > 0);
5720786099deSNavdeep Parhar 
5721786099deSNavdeep Parhar 	n = roundup2(sizeof(struct fw_eth_tx_eo_wr) +
5722786099deSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + immhdrs, 16);
5723786099deSNavdeep Parhar 	if (__predict_false(nsegs == 0))
5724786099deSNavdeep Parhar 		goto done;
5725786099deSNavdeep Parhar 
5726786099deSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
5727786099deSNavdeep Parhar 	n += sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
5728786099deSNavdeep Parhar 	if (tso)
5729786099deSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
5730786099deSNavdeep Parhar 
5731786099deSNavdeep Parhar done:
5732786099deSNavdeep Parhar 	return (howmany(n, 16));
5733786099deSNavdeep Parhar }
5734786099deSNavdeep Parhar 
5735786099deSNavdeep Parhar #define ETID_FLOWC_NPARAMS 6
5736786099deSNavdeep Parhar #define ETID_FLOWC_LEN (roundup2((sizeof(struct fw_flowc_wr) + \
5737786099deSNavdeep Parhar     ETID_FLOWC_NPARAMS * sizeof(struct fw_flowc_mnemval)), 16))
5738786099deSNavdeep Parhar #define ETID_FLOWC_LEN16 (howmany(ETID_FLOWC_LEN, 16))
5739786099deSNavdeep Parhar 
5740786099deSNavdeep Parhar static int
5741786099deSNavdeep Parhar send_etid_flowc_wr(struct cxgbe_snd_tag *cst, struct port_info *pi,
5742786099deSNavdeep Parhar     struct vi_info *vi)
5743786099deSNavdeep Parhar {
5744786099deSNavdeep Parhar 	struct wrq_cookie cookie;
5745edb518f4SNavdeep Parhar 	u_int pfvf = pi->adapter->pf << S_FW_VIID_PFN;
5746786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
5747786099deSNavdeep Parhar 
5748786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5749786099deSNavdeep Parhar 	MPASS((cst->flags & (EO_FLOWC_PENDING | EO_FLOWC_RPL_PENDING)) ==
5750786099deSNavdeep Parhar 	    EO_FLOWC_PENDING);
5751786099deSNavdeep Parhar 
5752786099deSNavdeep Parhar 	flowc = start_wrq_wr(cst->eo_txq, ETID_FLOWC_LEN16, &cookie);
5753786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
5754786099deSNavdeep Parhar 		return (ENOMEM);
5755786099deSNavdeep Parhar 
5756786099deSNavdeep Parhar 	bzero(flowc, ETID_FLOWC_LEN);
5757786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
5758786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(ETID_FLOWC_NPARAMS) | V_FW_WR_COMPL(0));
5759786099deSNavdeep Parhar 	flowc->flowid_len16 = htonl(V_FW_WR_LEN16(ETID_FLOWC_LEN16) |
5760786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
5761786099deSNavdeep Parhar 	flowc->mnemval[0].mnemonic = FW_FLOWC_MNEM_PFNVFN;
5762786099deSNavdeep Parhar 	flowc->mnemval[0].val = htobe32(pfvf);
5763786099deSNavdeep Parhar 	flowc->mnemval[1].mnemonic = FW_FLOWC_MNEM_CH;
5764786099deSNavdeep Parhar 	flowc->mnemval[1].val = htobe32(pi->tx_chan);
5765786099deSNavdeep Parhar 	flowc->mnemval[2].mnemonic = FW_FLOWC_MNEM_PORT;
5766786099deSNavdeep Parhar 	flowc->mnemval[2].val = htobe32(pi->tx_chan);
5767786099deSNavdeep Parhar 	flowc->mnemval[3].mnemonic = FW_FLOWC_MNEM_IQID;
5768786099deSNavdeep Parhar 	flowc->mnemval[3].val = htobe32(cst->iqid);
5769786099deSNavdeep Parhar 	flowc->mnemval[4].mnemonic = FW_FLOWC_MNEM_EOSTATE;
5770786099deSNavdeep Parhar 	flowc->mnemval[4].val = htobe32(FW_FLOWC_MNEM_EOSTATE_ESTABLISHED);
5771786099deSNavdeep Parhar 	flowc->mnemval[5].mnemonic = FW_FLOWC_MNEM_SCHEDCLASS;
5772786099deSNavdeep Parhar 	flowc->mnemval[5].val = htobe32(cst->schedcl);
5773786099deSNavdeep Parhar 
5774786099deSNavdeep Parhar 	commit_wrq_wr(cst->eo_txq, flowc, &cookie);
5775786099deSNavdeep Parhar 
5776786099deSNavdeep Parhar 	cst->flags &= ~EO_FLOWC_PENDING;
5777786099deSNavdeep Parhar 	cst->flags |= EO_FLOWC_RPL_PENDING;
5778786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLOWC_LEN16);	/* flowc is first WR. */
5779786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLOWC_LEN16;
5780786099deSNavdeep Parhar 
5781786099deSNavdeep Parhar 	return (0);
5782786099deSNavdeep Parhar }
5783786099deSNavdeep Parhar 
5784786099deSNavdeep Parhar #define ETID_FLUSH_LEN16 (howmany(sizeof (struct fw_flowc_wr), 16))
5785786099deSNavdeep Parhar 
5786786099deSNavdeep Parhar void
5787786099deSNavdeep Parhar send_etid_flush_wr(struct cxgbe_snd_tag *cst)
5788786099deSNavdeep Parhar {
5789786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
5790786099deSNavdeep Parhar 	struct wrq_cookie cookie;
5791786099deSNavdeep Parhar 
5792786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5793786099deSNavdeep Parhar 
5794786099deSNavdeep Parhar 	flowc = start_wrq_wr(cst->eo_txq, ETID_FLUSH_LEN16, &cookie);
5795786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
5796786099deSNavdeep Parhar 		CXGBE_UNIMPLEMENTED(__func__);
5797786099deSNavdeep Parhar 
5798786099deSNavdeep Parhar 	bzero(flowc, ETID_FLUSH_LEN16 * 16);
5799786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
5800786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(0) | F_FW_WR_COMPL);
5801786099deSNavdeep Parhar 	flowc->flowid_len16 = htobe32(V_FW_WR_LEN16(ETID_FLUSH_LEN16) |
5802786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
5803786099deSNavdeep Parhar 
5804786099deSNavdeep Parhar 	commit_wrq_wr(cst->eo_txq, flowc, &cookie);
5805786099deSNavdeep Parhar 
5806786099deSNavdeep Parhar 	cst->flags |= EO_FLUSH_RPL_PENDING;
5807786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLUSH_LEN16);
5808786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLUSH_LEN16;
5809786099deSNavdeep Parhar 	cst->ncompl++;
5810786099deSNavdeep Parhar }
5811786099deSNavdeep Parhar 
5812786099deSNavdeep Parhar static void
5813786099deSNavdeep Parhar write_ethofld_wr(struct cxgbe_snd_tag *cst, struct fw_eth_tx_eo_wr *wr,
5814786099deSNavdeep Parhar     struct mbuf *m0, int compl)
5815786099deSNavdeep Parhar {
5816786099deSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
5817786099deSNavdeep Parhar 	uint64_t ctrl1;
5818786099deSNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
5819786099deSNavdeep Parhar 	int len16, pktlen, nsegs, immhdrs;
5820786099deSNavdeep Parhar 	caddr_t dst;
5821786099deSNavdeep Parhar 	uintptr_t p;
5822786099deSNavdeep Parhar 	struct ulptx_sgl *usgl;
5823786099deSNavdeep Parhar 	struct sglist sg;
5824786099deSNavdeep Parhar 	struct sglist_seg segs[38];	/* XXX: find real limit.  XXX: get off the stack */
5825786099deSNavdeep Parhar 
5826786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5827786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
5828786099deSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5829786099deSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
5830786099deSNavdeep Parhar 	    ("%s: ethofld mbuf %p is missing header lengths", __func__, m0));
5831786099deSNavdeep Parhar 
5832786099deSNavdeep Parhar 	len16 = mbuf_eo_len16(m0);
5833786099deSNavdeep Parhar 	nsegs = mbuf_eo_nsegs(m0);
5834786099deSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
5835786099deSNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
5836786099deSNavdeep Parhar 	if (needs_tso(m0))
5837786099deSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
5838786099deSNavdeep Parhar 	immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen;
5839786099deSNavdeep Parhar 	ctrl += immhdrs;
5840786099deSNavdeep Parhar 
5841786099deSNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_EO_WR) |
5842786099deSNavdeep Parhar 	    V_FW_ETH_TX_EO_WR_IMMDLEN(ctrl) | V_FW_WR_COMPL(!!compl));
5843786099deSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(len16) |
5844786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
5845786099deSNavdeep Parhar 	wr->r3 = 0;
58466933902dSNavdeep Parhar 	if (needs_udp_csum(m0)) {
58476933902dSNavdeep Parhar 		wr->u.udpseg.type = FW_ETH_TX_EO_TYPE_UDPSEG;
58486933902dSNavdeep Parhar 		wr->u.udpseg.ethlen = m0->m_pkthdr.l2hlen;
58496933902dSNavdeep Parhar 		wr->u.udpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
58506933902dSNavdeep Parhar 		wr->u.udpseg.udplen = m0->m_pkthdr.l4hlen;
58516933902dSNavdeep Parhar 		wr->u.udpseg.rtplen = 0;
58526933902dSNavdeep Parhar 		wr->u.udpseg.r4 = 0;
58536933902dSNavdeep Parhar 		wr->u.udpseg.mss = htobe16(pktlen - immhdrs);
58546933902dSNavdeep Parhar 		wr->u.udpseg.schedpktsize = wr->u.udpseg.mss;
58556933902dSNavdeep Parhar 		wr->u.udpseg.plen = htobe32(pktlen - immhdrs);
58566933902dSNavdeep Parhar 		cpl = (void *)(wr + 1);
58576933902dSNavdeep Parhar 	} else {
58586933902dSNavdeep Parhar 		MPASS(needs_tcp_csum(m0));
5859786099deSNavdeep Parhar 		wr->u.tcpseg.type = FW_ETH_TX_EO_TYPE_TCPSEG;
5860786099deSNavdeep Parhar 		wr->u.tcpseg.ethlen = m0->m_pkthdr.l2hlen;
5861786099deSNavdeep Parhar 		wr->u.tcpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
5862786099deSNavdeep Parhar 		wr->u.tcpseg.tcplen = m0->m_pkthdr.l4hlen;
5863786099deSNavdeep Parhar 		wr->u.tcpseg.tsclk_tsoff = mbuf_eo_tsclk_tsoff(m0);
5864786099deSNavdeep Parhar 		wr->u.tcpseg.r4 = 0;
5865786099deSNavdeep Parhar 		wr->u.tcpseg.r5 = 0;
5866786099deSNavdeep Parhar 		wr->u.tcpseg.plen = htobe32(pktlen - immhdrs);
5867786099deSNavdeep Parhar 
5868786099deSNavdeep Parhar 		if (needs_tso(m0)) {
5869786099deSNavdeep Parhar 			struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
5870786099deSNavdeep Parhar 
5871786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(m0->m_pkthdr.tso_segsz);
5872786099deSNavdeep Parhar 
58736933902dSNavdeep Parhar 			ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
58746933902dSNavdeep Parhar 			    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
58756933902dSNavdeep Parhar 			    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
58766933902dSNavdeep Parhar 			    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
5877786099deSNavdeep Parhar 			if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
5878786099deSNavdeep Parhar 				ctrl |= V_LSO_ETHHDR_LEN(1);
5879786099deSNavdeep Parhar 			if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5880786099deSNavdeep Parhar 				ctrl |= F_LSO_IPV6;
5881786099deSNavdeep Parhar 			lso->lso_ctrl = htobe32(ctrl);
5882786099deSNavdeep Parhar 			lso->ipid_ofst = htobe16(0);
5883786099deSNavdeep Parhar 			lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
5884786099deSNavdeep Parhar 			lso->seqno_offset = htobe32(0);
5885786099deSNavdeep Parhar 			lso->len = htobe32(pktlen);
5886786099deSNavdeep Parhar 
5887786099deSNavdeep Parhar 			cpl = (void *)(lso + 1);
5888786099deSNavdeep Parhar 		} else {
5889786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(0xffff);
5890786099deSNavdeep Parhar 			cpl = (void *)(wr + 1);
5891786099deSNavdeep Parhar 		}
58926933902dSNavdeep Parhar 	}
5893786099deSNavdeep Parhar 
5894786099deSNavdeep Parhar 	/* Checksum offload must be requested for ethofld. */
5895786099deSNavdeep Parhar 	ctrl1 = 0;
5896786099deSNavdeep Parhar 	MPASS(needs_l4_csum(m0));
5897786099deSNavdeep Parhar 
5898786099deSNavdeep Parhar 	/* VLAN tag insertion */
5899786099deSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
5900786099deSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
5901786099deSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
5902786099deSNavdeep Parhar 	}
5903786099deSNavdeep Parhar 
5904786099deSNavdeep Parhar 	/* CPL header */
5905786099deSNavdeep Parhar 	cpl->ctrl0 = cst->ctrl0;
5906786099deSNavdeep Parhar 	cpl->pack = 0;
5907786099deSNavdeep Parhar 	cpl->len = htobe16(pktlen);
5908786099deSNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
5909786099deSNavdeep Parhar 
59106933902dSNavdeep Parhar 	/* Copy Ethernet, IP & TCP/UDP hdrs as immediate data */
5911786099deSNavdeep Parhar 	p = (uintptr_t)(cpl + 1);
5912786099deSNavdeep Parhar 	m_copydata(m0, 0, immhdrs, (void *)p);
5913786099deSNavdeep Parhar 
5914786099deSNavdeep Parhar 	/* SGL */
5915786099deSNavdeep Parhar 	dst = (void *)(cpl + 1);
5916786099deSNavdeep Parhar 	if (nsegs > 0) {
5917786099deSNavdeep Parhar 		int i, pad;
5918786099deSNavdeep Parhar 
5919786099deSNavdeep Parhar 		/* zero-pad upto next 16Byte boundary, if not 16Byte aligned */
5920786099deSNavdeep Parhar 		p += immhdrs;
5921786099deSNavdeep Parhar 		pad = 16 - (immhdrs & 0xf);
5922786099deSNavdeep Parhar 		bzero((void *)p, pad);
5923786099deSNavdeep Parhar 
5924786099deSNavdeep Parhar 		usgl = (void *)(p + pad);
5925786099deSNavdeep Parhar 		usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
5926786099deSNavdeep Parhar 		    V_ULPTX_NSGE(nsegs));
5927786099deSNavdeep Parhar 
5928786099deSNavdeep Parhar 		sglist_init(&sg, nitems(segs), segs);
5929786099deSNavdeep Parhar 		for (; m0 != NULL; m0 = m0->m_next) {
5930786099deSNavdeep Parhar 			if (__predict_false(m0->m_len == 0))
5931786099deSNavdeep Parhar 				continue;
5932786099deSNavdeep Parhar 			if (immhdrs >= m0->m_len) {
5933786099deSNavdeep Parhar 				immhdrs -= m0->m_len;
5934786099deSNavdeep Parhar 				continue;
5935786099deSNavdeep Parhar 			}
5936786099deSNavdeep Parhar 
5937786099deSNavdeep Parhar 			sglist_append(&sg, mtod(m0, char *) + immhdrs,
5938786099deSNavdeep Parhar 			    m0->m_len - immhdrs);
5939786099deSNavdeep Parhar 			immhdrs = 0;
5940786099deSNavdeep Parhar 		}
5941786099deSNavdeep Parhar 		MPASS(sg.sg_nseg == nsegs);
5942786099deSNavdeep Parhar 
5943786099deSNavdeep Parhar 		/*
5944786099deSNavdeep Parhar 		 * Zero pad last 8B in case the WR doesn't end on a 16B
5945786099deSNavdeep Parhar 		 * boundary.
5946786099deSNavdeep Parhar 		 */
5947786099deSNavdeep Parhar 		*(uint64_t *)((char *)wr + len16 * 16 - 8) = 0;
5948786099deSNavdeep Parhar 
5949786099deSNavdeep Parhar 		usgl->len0 = htobe32(segs[0].ss_len);
5950786099deSNavdeep Parhar 		usgl->addr0 = htobe64(segs[0].ss_paddr);
5951786099deSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++) {
5952786099deSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(segs[i + 1].ss_len);
5953786099deSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(segs[i + 1].ss_paddr);
5954786099deSNavdeep Parhar 		}
5955786099deSNavdeep Parhar 		if (i & 1)
5956786099deSNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
5957786099deSNavdeep Parhar 	}
5958786099deSNavdeep Parhar 
5959786099deSNavdeep Parhar }
5960786099deSNavdeep Parhar 
5961786099deSNavdeep Parhar static void
5962786099deSNavdeep Parhar ethofld_tx(struct cxgbe_snd_tag *cst)
5963786099deSNavdeep Parhar {
5964786099deSNavdeep Parhar 	struct mbuf *m;
5965786099deSNavdeep Parhar 	struct wrq_cookie cookie;
5966786099deSNavdeep Parhar 	int next_credits, compl;
5967786099deSNavdeep Parhar 	struct fw_eth_tx_eo_wr *wr;
5968786099deSNavdeep Parhar 
5969786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5970786099deSNavdeep Parhar 
5971786099deSNavdeep Parhar 	while ((m = mbufq_first(&cst->pending_tx)) != NULL) {
5972786099deSNavdeep Parhar 		M_ASSERTPKTHDR(m);
5973786099deSNavdeep Parhar 
5974786099deSNavdeep Parhar 		/* How many len16 credits do we need to send this mbuf. */
5975786099deSNavdeep Parhar 		next_credits = mbuf_eo_len16(m);
5976786099deSNavdeep Parhar 		MPASS(next_credits > 0);
5977786099deSNavdeep Parhar 		if (next_credits > cst->tx_credits) {
5978786099deSNavdeep Parhar 			/*
5979786099deSNavdeep Parhar 			 * Tx will make progress eventually because there is at
5980786099deSNavdeep Parhar 			 * least one outstanding fw4_ack that will return
5981786099deSNavdeep Parhar 			 * credits and kick the tx.
5982786099deSNavdeep Parhar 			 */
5983786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
5984786099deSNavdeep Parhar 			return;
5985786099deSNavdeep Parhar 		}
5986786099deSNavdeep Parhar 		wr = start_wrq_wr(cst->eo_txq, next_credits, &cookie);
5987786099deSNavdeep Parhar 		if (__predict_false(wr == NULL)) {
5988786099deSNavdeep Parhar 			/* XXX: wishful thinking, not a real assertion. */
5989786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
5990786099deSNavdeep Parhar 			return;
5991786099deSNavdeep Parhar 		}
5992786099deSNavdeep Parhar 		cst->tx_credits -= next_credits;
5993786099deSNavdeep Parhar 		cst->tx_nocompl += next_credits;
5994786099deSNavdeep Parhar 		compl = cst->ncompl == 0 || cst->tx_nocompl >= cst->tx_total / 2;
5995786099deSNavdeep Parhar 		ETHER_BPF_MTAP(cst->com.ifp, m);
5996786099deSNavdeep Parhar 		write_ethofld_wr(cst, wr, m, compl);
5997786099deSNavdeep Parhar 		commit_wrq_wr(cst->eo_txq, wr, &cookie);
5998786099deSNavdeep Parhar 		if (compl) {
5999786099deSNavdeep Parhar 			cst->ncompl++;
6000786099deSNavdeep Parhar 			cst->tx_nocompl	= 0;
6001786099deSNavdeep Parhar 		}
6002786099deSNavdeep Parhar 		(void) mbufq_dequeue(&cst->pending_tx);
6003fb3bc596SJohn Baldwin 
6004fb3bc596SJohn Baldwin 		/*
6005fb3bc596SJohn Baldwin 		 * Drop the mbuf's reference on the tag now rather
6006fb3bc596SJohn Baldwin 		 * than waiting until m_freem().  This ensures that
6007fb3bc596SJohn Baldwin 		 * cxgbe_snd_tag_free gets called when the inp drops
6008fb3bc596SJohn Baldwin 		 * its reference on the tag and there are no more
6009fb3bc596SJohn Baldwin 		 * mbufs in the pending_tx queue and can flush any
6010fb3bc596SJohn Baldwin 		 * pending requests.  Otherwise if the last mbuf
6011fb3bc596SJohn Baldwin 		 * doesn't request a completion the etid will never be
6012fb3bc596SJohn Baldwin 		 * released.
6013fb3bc596SJohn Baldwin 		 */
6014fb3bc596SJohn Baldwin 		m->m_pkthdr.snd_tag = NULL;
6015fb3bc596SJohn Baldwin 		m->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
6016fb3bc596SJohn Baldwin 		m_snd_tag_rele(&cst->com);
6017fb3bc596SJohn Baldwin 
6018786099deSNavdeep Parhar 		mbufq_enqueue(&cst->pending_fwack, m);
6019786099deSNavdeep Parhar 	}
6020786099deSNavdeep Parhar }
6021786099deSNavdeep Parhar 
6022786099deSNavdeep Parhar int
6023786099deSNavdeep Parhar ethofld_transmit(struct ifnet *ifp, struct mbuf *m0)
6024786099deSNavdeep Parhar {
6025786099deSNavdeep Parhar 	struct cxgbe_snd_tag *cst;
6026786099deSNavdeep Parhar 	int rc;
6027786099deSNavdeep Parhar 
6028786099deSNavdeep Parhar 	MPASS(m0->m_nextpkt == NULL);
6029fb3bc596SJohn Baldwin 	MPASS(m0->m_pkthdr.csum_flags & CSUM_SND_TAG);
6030786099deSNavdeep Parhar 	MPASS(m0->m_pkthdr.snd_tag != NULL);
6031786099deSNavdeep Parhar 	cst = mst_to_cst(m0->m_pkthdr.snd_tag);
6032786099deSNavdeep Parhar 
6033786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6034786099deSNavdeep Parhar 	MPASS(cst->flags & EO_SND_TAG_REF);
6035786099deSNavdeep Parhar 
6036786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_PENDING)) {
6037786099deSNavdeep Parhar 		struct vi_info *vi = ifp->if_softc;
6038786099deSNavdeep Parhar 		struct port_info *pi = vi->pi;
6039786099deSNavdeep Parhar 		struct adapter *sc = pi->adapter;
6040786099deSNavdeep Parhar 		const uint32_t rss_mask = vi->rss_size - 1;
6041786099deSNavdeep Parhar 		uint32_t rss_hash;
6042786099deSNavdeep Parhar 
6043786099deSNavdeep Parhar 		cst->eo_txq = &sc->sge.ofld_txq[vi->first_ofld_txq];
6044786099deSNavdeep Parhar 		if (M_HASHTYPE_ISHASH(m0))
6045786099deSNavdeep Parhar 			rss_hash = m0->m_pkthdr.flowid;
6046786099deSNavdeep Parhar 		else
6047786099deSNavdeep Parhar 			rss_hash = arc4random();
6048786099deSNavdeep Parhar 		/* We assume RSS hashing */
6049786099deSNavdeep Parhar 		cst->iqid = vi->rss[rss_hash & rss_mask];
6050786099deSNavdeep Parhar 		cst->eo_txq += rss_hash % vi->nofldtxq;
6051786099deSNavdeep Parhar 		rc = send_etid_flowc_wr(cst, pi, vi);
6052786099deSNavdeep Parhar 		if (rc != 0)
6053786099deSNavdeep Parhar 			goto done;
6054786099deSNavdeep Parhar 	}
6055786099deSNavdeep Parhar 
6056786099deSNavdeep Parhar 	if (__predict_false(cst->plen + m0->m_pkthdr.len > eo_max_backlog)) {
6057786099deSNavdeep Parhar 		rc = ENOBUFS;
6058786099deSNavdeep Parhar 		goto done;
6059786099deSNavdeep Parhar 	}
6060786099deSNavdeep Parhar 
6061786099deSNavdeep Parhar 	mbufq_enqueue(&cst->pending_tx, m0);
6062786099deSNavdeep Parhar 	cst->plen += m0->m_pkthdr.len;
6063786099deSNavdeep Parhar 
6064fb3bc596SJohn Baldwin 	/*
6065fb3bc596SJohn Baldwin 	 * Hold an extra reference on the tag while generating work
6066fb3bc596SJohn Baldwin 	 * requests to ensure that we don't try to free the tag during
6067fb3bc596SJohn Baldwin 	 * ethofld_tx() in case we are sending the final mbuf after
6068fb3bc596SJohn Baldwin 	 * the inp was freed.
6069fb3bc596SJohn Baldwin 	 */
6070fb3bc596SJohn Baldwin 	m_snd_tag_ref(&cst->com);
6071786099deSNavdeep Parhar 	ethofld_tx(cst);
6072fb3bc596SJohn Baldwin 	mtx_unlock(&cst->lock);
6073fb3bc596SJohn Baldwin 	m_snd_tag_rele(&cst->com);
6074fb3bc596SJohn Baldwin 	return (0);
6075fb3bc596SJohn Baldwin 
6076786099deSNavdeep Parhar done:
6077786099deSNavdeep Parhar 	mtx_unlock(&cst->lock);
6078786099deSNavdeep Parhar 	if (__predict_false(rc != 0))
6079786099deSNavdeep Parhar 		m_freem(m0);
6080786099deSNavdeep Parhar 	return (rc);
6081786099deSNavdeep Parhar }
6082786099deSNavdeep Parhar 
6083786099deSNavdeep Parhar static int
6084786099deSNavdeep Parhar ethofld_fw4_ack(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
6085786099deSNavdeep Parhar {
6086786099deSNavdeep Parhar 	struct adapter *sc = iq->adapter;
6087786099deSNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
6088786099deSNavdeep Parhar 	struct mbuf *m;
6089786099deSNavdeep Parhar 	u_int etid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
6090786099deSNavdeep Parhar 	struct cxgbe_snd_tag *cst;
6091786099deSNavdeep Parhar 	uint8_t credits = cpl->credits;
6092786099deSNavdeep Parhar 
6093786099deSNavdeep Parhar 	cst = lookup_etid(sc, etid);
6094786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6095786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_RPL_PENDING)) {
6096786099deSNavdeep Parhar 		MPASS(credits >= ETID_FLOWC_LEN16);
6097786099deSNavdeep Parhar 		credits -= ETID_FLOWC_LEN16;
6098786099deSNavdeep Parhar 		cst->flags &= ~EO_FLOWC_RPL_PENDING;
6099786099deSNavdeep Parhar 	}
6100786099deSNavdeep Parhar 
6101786099deSNavdeep Parhar 	KASSERT(cst->ncompl > 0,
6102786099deSNavdeep Parhar 	    ("%s: etid %u (%p) wasn't expecting completion.",
6103786099deSNavdeep Parhar 	    __func__, etid, cst));
6104786099deSNavdeep Parhar 	cst->ncompl--;
6105786099deSNavdeep Parhar 
6106786099deSNavdeep Parhar 	while (credits > 0) {
6107786099deSNavdeep Parhar 		m = mbufq_dequeue(&cst->pending_fwack);
6108786099deSNavdeep Parhar 		if (__predict_false(m == NULL)) {
6109786099deSNavdeep Parhar 			/*
6110786099deSNavdeep Parhar 			 * The remaining credits are for the final flush that
6111786099deSNavdeep Parhar 			 * was issued when the tag was freed by the kernel.
6112786099deSNavdeep Parhar 			 */
6113786099deSNavdeep Parhar 			MPASS((cst->flags &
6114786099deSNavdeep Parhar 			    (EO_FLUSH_RPL_PENDING | EO_SND_TAG_REF)) ==
6115786099deSNavdeep Parhar 			    EO_FLUSH_RPL_PENDING);
6116786099deSNavdeep Parhar 			MPASS(credits == ETID_FLUSH_LEN16);
6117786099deSNavdeep Parhar 			MPASS(cst->tx_credits + cpl->credits == cst->tx_total);
6118786099deSNavdeep Parhar 			MPASS(cst->ncompl == 0);
6119786099deSNavdeep Parhar 
6120786099deSNavdeep Parhar 			cst->flags &= ~EO_FLUSH_RPL_PENDING;
6121786099deSNavdeep Parhar 			cst->tx_credits += cpl->credits;
6122786099deSNavdeep Parhar 			cxgbe_snd_tag_free_locked(cst);
6123786099deSNavdeep Parhar 			return (0);	/* cst is gone. */
6124786099deSNavdeep Parhar 		}
6125786099deSNavdeep Parhar 		KASSERT(m != NULL,
6126786099deSNavdeep Parhar 		    ("%s: too many credits (%u, %u)", __func__, cpl->credits,
6127786099deSNavdeep Parhar 		    credits));
6128786099deSNavdeep Parhar 		KASSERT(credits >= mbuf_eo_len16(m),
6129786099deSNavdeep Parhar 		    ("%s: too few credits (%u, %u, %u)", __func__,
6130786099deSNavdeep Parhar 		    cpl->credits, credits, mbuf_eo_len16(m)));
6131786099deSNavdeep Parhar 		credits -= mbuf_eo_len16(m);
6132786099deSNavdeep Parhar 		cst->plen -= m->m_pkthdr.len;
6133786099deSNavdeep Parhar 		m_freem(m);
6134786099deSNavdeep Parhar 	}
6135786099deSNavdeep Parhar 
6136786099deSNavdeep Parhar 	cst->tx_credits += cpl->credits;
6137786099deSNavdeep Parhar 	MPASS(cst->tx_credits <= cst->tx_total);
6138786099deSNavdeep Parhar 
6139fb3bc596SJohn Baldwin 	if (cst->flags & EO_SND_TAG_REF) {
6140fb3bc596SJohn Baldwin 		/*
6141fb3bc596SJohn Baldwin 		 * As with ethofld_transmit(), hold an extra reference
6142fb3bc596SJohn Baldwin 		 * so that the tag is stable across ethold_tx().
6143fb3bc596SJohn Baldwin 		 */
6144fb3bc596SJohn Baldwin 		m_snd_tag_ref(&cst->com);
6145786099deSNavdeep Parhar 		m = mbufq_first(&cst->pending_tx);
6146786099deSNavdeep Parhar 		if (m != NULL && cst->tx_credits >= mbuf_eo_len16(m))
6147786099deSNavdeep Parhar 			ethofld_tx(cst);
6148786099deSNavdeep Parhar 		mtx_unlock(&cst->lock);
6149fb3bc596SJohn Baldwin 		m_snd_tag_rele(&cst->com);
6150fb3bc596SJohn Baldwin 	} else {
6151fb3bc596SJohn Baldwin 		/*
6152fb3bc596SJohn Baldwin 		 * There shouldn't be any pending packets if the tag
6153fb3bc596SJohn Baldwin 		 * was freed by the kernel since any pending packet
6154fb3bc596SJohn Baldwin 		 * should hold a reference to the tag.
6155fb3bc596SJohn Baldwin 		 */
6156fb3bc596SJohn Baldwin 		MPASS(mbufq_first(&cst->pending_tx) == NULL);
6157fb3bc596SJohn Baldwin 		mtx_unlock(&cst->lock);
6158fb3bc596SJohn Baldwin 	}
6159786099deSNavdeep Parhar 
6160786099deSNavdeep Parhar 	return (0);
6161786099deSNavdeep Parhar }
6162786099deSNavdeep Parhar #endif
6163