154e4ee71SNavdeep Parhar /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 454e4ee71SNavdeep Parhar * Copyright (c) 2011 Chelsio Communications, Inc. 554e4ee71SNavdeep Parhar * All rights reserved. 654e4ee71SNavdeep Parhar * Written by: Navdeep Parhar <np@FreeBSD.org> 754e4ee71SNavdeep Parhar * 854e4ee71SNavdeep Parhar * Redistribution and use in source and binary forms, with or without 954e4ee71SNavdeep Parhar * modification, are permitted provided that the following conditions 1054e4ee71SNavdeep Parhar * are met: 1154e4ee71SNavdeep Parhar * 1. Redistributions of source code must retain the above copyright 1254e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer. 1354e4ee71SNavdeep Parhar * 2. Redistributions in binary form must reproduce the above copyright 1454e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer in the 1554e4ee71SNavdeep Parhar * documentation and/or other materials provided with the distribution. 1654e4ee71SNavdeep Parhar * 1754e4ee71SNavdeep Parhar * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1854e4ee71SNavdeep Parhar * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1954e4ee71SNavdeep Parhar * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2054e4ee71SNavdeep Parhar * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2154e4ee71SNavdeep Parhar * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2254e4ee71SNavdeep Parhar * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2354e4ee71SNavdeep Parhar * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2454e4ee71SNavdeep Parhar * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2554e4ee71SNavdeep Parhar * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2654e4ee71SNavdeep Parhar * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2754e4ee71SNavdeep Parhar * SUCH DAMAGE. 2854e4ee71SNavdeep Parhar */ 2954e4ee71SNavdeep Parhar 3054e4ee71SNavdeep Parhar #include <sys/cdefs.h> 3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$"); 3254e4ee71SNavdeep Parhar 3354e4ee71SNavdeep Parhar #include "opt_inet.h" 34a1ea9a82SNavdeep Parhar #include "opt_inet6.h" 35bddf7343SJohn Baldwin #include "opt_kern_tls.h" 36eff62dbaSNavdeep Parhar #include "opt_ratelimit.h" 3754e4ee71SNavdeep Parhar 3854e4ee71SNavdeep Parhar #include <sys/types.h> 39c3322cb9SGleb Smirnoff #include <sys/eventhandler.h> 4054e4ee71SNavdeep Parhar #include <sys/mbuf.h> 4154e4ee71SNavdeep Parhar #include <sys/socket.h> 4254e4ee71SNavdeep Parhar #include <sys/kernel.h> 43bddf7343SJohn Baldwin #include <sys/ktls.h> 44ecb79ca4SNavdeep Parhar #include <sys/malloc.h> 45ecb79ca4SNavdeep Parhar #include <sys/queue.h> 4638035ed6SNavdeep Parhar #include <sys/sbuf.h> 47ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h> 48480e603cSNavdeep Parhar #include <sys/time.h> 497951040fSNavdeep Parhar #include <sys/sglist.h> 5054e4ee71SNavdeep Parhar #include <sys/sysctl.h> 51733b9277SNavdeep Parhar #include <sys/smp.h> 52bddf7343SJohn Baldwin #include <sys/socketvar.h> 5382eff304SNavdeep Parhar #include <sys/counter.h> 5454e4ee71SNavdeep Parhar #include <net/bpf.h> 5554e4ee71SNavdeep Parhar #include <net/ethernet.h> 5654e4ee71SNavdeep Parhar #include <net/if.h> 5754e4ee71SNavdeep Parhar #include <net/if_vlan_var.h> 58a4a4ad2dSNavdeep Parhar #include <net/if_vxlan.h> 5954e4ee71SNavdeep Parhar #include <netinet/in.h> 6054e4ee71SNavdeep Parhar #include <netinet/ip.h> 61a1ea9a82SNavdeep Parhar #include <netinet/ip6.h> 6254e4ee71SNavdeep Parhar #include <netinet/tcp.h> 63786099deSNavdeep Parhar #include <netinet/udp.h> 646af45170SJohn Baldwin #include <machine/in_cksum.h> 6564db8966SDimitry Andric #include <machine/md_var.h> 6638035ed6SNavdeep Parhar #include <vm/vm.h> 6738035ed6SNavdeep Parhar #include <vm/pmap.h> 68298d969cSNavdeep Parhar #ifdef DEV_NETMAP 69298d969cSNavdeep Parhar #include <machine/bus.h> 70298d969cSNavdeep Parhar #include <sys/selinfo.h> 71298d969cSNavdeep Parhar #include <net/if_var.h> 72298d969cSNavdeep Parhar #include <net/netmap.h> 73298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h> 74298d969cSNavdeep Parhar #endif 7554e4ee71SNavdeep Parhar 7654e4ee71SNavdeep Parhar #include "common/common.h" 7754e4ee71SNavdeep Parhar #include "common/t4_regs.h" 7854e4ee71SNavdeep Parhar #include "common/t4_regs_values.h" 7954e4ee71SNavdeep Parhar #include "common/t4_msg.h" 80671bf2b8SNavdeep Parhar #include "t4_l2t.h" 817951040fSNavdeep Parhar #include "t4_mp_ring.h" 8254e4ee71SNavdeep Parhar 83d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 84d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8) 85d14b0ac1SNavdeep Parhar #else 86d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE 87d14b0ac1SNavdeep Parhar #endif 88d14b0ac1SNavdeep Parhar 895cdaef71SJohn Baldwin /* Internal mbuf flags stored in PH_loc.eight[1]. */ 90d76bbe17SJohn Baldwin #define MC_NOMAP 0x01 915cdaef71SJohn Baldwin #define MC_RAW_WR 0x02 92bddf7343SJohn Baldwin #define MC_TLS 0x04 935cdaef71SJohn Baldwin 949fb8886bSNavdeep Parhar /* 959fb8886bSNavdeep Parhar * Ethernet frames are DMA'd at this byte offset into the freelist buffer. 969fb8886bSNavdeep Parhar * 0-7 are valid values. 979fb8886bSNavdeep Parhar */ 98518bca2cSNavdeep Parhar static int fl_pktshift = 0; 992d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pktshift, CTLFLAG_RDTUN, &fl_pktshift, 0, 1002d714dbcSJohn Baldwin "payload DMA offset in rx buffer (bytes)"); 10154e4ee71SNavdeep Parhar 1029fb8886bSNavdeep Parhar /* 1039fb8886bSNavdeep Parhar * Pad ethernet payload up to this boundary. 1049fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 1051458bff9SNavdeep Parhar * 0: disable padding. 1061458bff9SNavdeep Parhar * Any power of 2 from 32 to 4096 (both inclusive) is also a valid value. 1079fb8886bSNavdeep Parhar */ 108298d969cSNavdeep Parhar int fl_pad = -1; 1092d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pad, CTLFLAG_RDTUN, &fl_pad, 0, 1102d714dbcSJohn Baldwin "payload pad boundary (bytes)"); 1119fb8886bSNavdeep Parhar 1129fb8886bSNavdeep Parhar /* 1139fb8886bSNavdeep Parhar * Status page length. 1149fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 1159fb8886bSNavdeep Parhar * 64 or 128 are the only other valid values. 1169fb8886bSNavdeep Parhar */ 11729c229e9SJohn Baldwin static int spg_len = -1; 1182d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, spg_len, CTLFLAG_RDTUN, &spg_len, 0, 1192d714dbcSJohn Baldwin "status page size (bytes)"); 1209fb8886bSNavdeep Parhar 1219fb8886bSNavdeep Parhar /* 1229fb8886bSNavdeep Parhar * Congestion drops. 1239fb8886bSNavdeep Parhar * -1: no congestion feedback (not recommended). 1249fb8886bSNavdeep Parhar * 0: backpressure the channel instead of dropping packets right away. 1259fb8886bSNavdeep Parhar * 1: no backpressure, drop packets for the congested queue immediately. 1269fb8886bSNavdeep Parhar */ 1279fb8886bSNavdeep Parhar static int cong_drop = 0; 1282d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, cong_drop, CTLFLAG_RDTUN, &cong_drop, 0, 1292d714dbcSJohn Baldwin "Congestion control for RX queues (0 = backpressure, 1 = drop"); 13054e4ee71SNavdeep Parhar 1311458bff9SNavdeep Parhar /* 1321458bff9SNavdeep Parhar * Deliver multiple frames in the same free list buffer if they fit. 1331458bff9SNavdeep Parhar * -1: let the driver decide whether to enable buffer packing or not. 1341458bff9SNavdeep Parhar * 0: disable buffer packing. 1351458bff9SNavdeep Parhar * 1: enable buffer packing. 1361458bff9SNavdeep Parhar */ 1371458bff9SNavdeep Parhar static int buffer_packing = -1; 1382d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, buffer_packing, CTLFLAG_RDTUN, &buffer_packing, 1392d714dbcSJohn Baldwin 0, "Enable buffer packing"); 1401458bff9SNavdeep Parhar 1411458bff9SNavdeep Parhar /* 1421458bff9SNavdeep Parhar * Start next frame in a packed buffer at this boundary. 1431458bff9SNavdeep Parhar * -1: driver should figure out a good value. 144e3207e19SNavdeep Parhar * T4: driver will ignore this and use the same value as fl_pad above. 145e3207e19SNavdeep Parhar * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value. 1461458bff9SNavdeep Parhar */ 1471458bff9SNavdeep Parhar static int fl_pack = -1; 1482d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pack, CTLFLAG_RDTUN, &fl_pack, 0, 1492d714dbcSJohn Baldwin "payload pack boundary (bytes)"); 1501458bff9SNavdeep Parhar 15138035ed6SNavdeep Parhar /* 15238035ed6SNavdeep Parhar * Largest rx cluster size that the driver is allowed to allocate. 15338035ed6SNavdeep Parhar */ 15438035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES; 1552d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, largest_rx_cluster, CTLFLAG_RDTUN, 1562d714dbcSJohn Baldwin &largest_rx_cluster, 0, "Largest rx cluster (bytes)"); 15738035ed6SNavdeep Parhar 15838035ed6SNavdeep Parhar /* 15938035ed6SNavdeep Parhar * Size of cluster allocation that's most likely to succeed. The driver will 16038035ed6SNavdeep Parhar * fall back to this size if it fails to allocate clusters larger than this. 16138035ed6SNavdeep Parhar */ 16238035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE; 1632d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, safest_rx_cluster, CTLFLAG_RDTUN, 1642d714dbcSJohn Baldwin &safest_rx_cluster, 0, "Safe rx cluster (bytes)"); 16538035ed6SNavdeep Parhar 166786099deSNavdeep Parhar #ifdef RATELIMIT 167786099deSNavdeep Parhar /* 168786099deSNavdeep Parhar * Knob to control TCP timestamp rewriting, and the granularity of the tick used 169786099deSNavdeep Parhar * for rewriting. -1 and 0-3 are all valid values. 170786099deSNavdeep Parhar * -1: hardware should leave the TCP timestamps alone. 171786099deSNavdeep Parhar * 0: 1ms 172786099deSNavdeep Parhar * 1: 100us 173786099deSNavdeep Parhar * 2: 10us 174786099deSNavdeep Parhar * 3: 1us 175786099deSNavdeep Parhar */ 176786099deSNavdeep Parhar static int tsclk = -1; 1772d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tsclk, CTLFLAG_RDTUN, &tsclk, 0, 1782d714dbcSJohn Baldwin "Control TCP timestamp rewriting when using pacing"); 179786099deSNavdeep Parhar 180786099deSNavdeep Parhar static int eo_max_backlog = 1024 * 1024; 1812d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, eo_max_backlog, CTLFLAG_RDTUN, &eo_max_backlog, 1822d714dbcSJohn Baldwin 0, "Maximum backlog of ratelimited data per flow"); 183786099deSNavdeep Parhar #endif 184786099deSNavdeep Parhar 185d491f8caSNavdeep Parhar /* 186d491f8caSNavdeep Parhar * The interrupt holdoff timers are multiplied by this value on T6+. 187d491f8caSNavdeep Parhar * 1 and 3-17 (both inclusive) are legal values. 188d491f8caSNavdeep Parhar */ 189d491f8caSNavdeep Parhar static int tscale = 1; 1902d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tscale, CTLFLAG_RDTUN, &tscale, 0, 1912d714dbcSJohn Baldwin "Interrupt holdoff timer scale on T6+"); 192d491f8caSNavdeep Parhar 19346f48ee5SNavdeep Parhar /* 19446f48ee5SNavdeep Parhar * Number of LRO entries in the lro_ctrl structure per rx queue. 19546f48ee5SNavdeep Parhar */ 19646f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES; 1972d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_entries, CTLFLAG_RDTUN, &lro_entries, 0, 1982d714dbcSJohn Baldwin "Number of LRO entries per RX queue"); 19946f48ee5SNavdeep Parhar 20046f48ee5SNavdeep Parhar /* 20146f48ee5SNavdeep Parhar * This enables presorting of frames before they're fed into tcp_lro_rx. 20246f48ee5SNavdeep Parhar */ 20346f48ee5SNavdeep Parhar static int lro_mbufs = 0; 2042d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_mbufs, CTLFLAG_RDTUN, &lro_mbufs, 0, 2052d714dbcSJohn Baldwin "Enable presorting of LRO frames"); 20646f48ee5SNavdeep Parhar 2077054f6ecSNavdeep Parhar static counter_u64_t pullups; 2087054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, pullups, CTLFLAG_RD, &pullups, 2097054f6ecSNavdeep Parhar "Number of mbuf pullups performed"); 2107054f6ecSNavdeep Parhar 2117054f6ecSNavdeep Parhar static counter_u64_t defrags; 2127054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, defrags, CTLFLAG_RD, &defrags, 2137054f6ecSNavdeep Parhar "Number of mbuf defrags performed"); 2147054f6ecSNavdeep Parhar 2153447df8bSNavdeep Parhar static int t4_tx_coalesce = 1; 2163447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce, CTLFLAG_RWTUN, &t4_tx_coalesce, 0, 2173447df8bSNavdeep Parhar "tx coalescing allowed"); 2183447df8bSNavdeep Parhar 2193447df8bSNavdeep Parhar /* 2203447df8bSNavdeep Parhar * The driver will make aggressive attempts at tx coalescing if it sees these 2213447df8bSNavdeep Parhar * many packets eligible for coalescing in quick succession, with no more than 2223447df8bSNavdeep Parhar * the specified gap in between the eth_tx calls that delivered the packets. 2233447df8bSNavdeep Parhar */ 2243447df8bSNavdeep Parhar static int t4_tx_coalesce_pkts = 32; 2253447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_pkts, CTLFLAG_RWTUN, 2263447df8bSNavdeep Parhar &t4_tx_coalesce_pkts, 0, 2273447df8bSNavdeep Parhar "# of consecutive packets (1 - 255) that will trigger tx coalescing"); 2283447df8bSNavdeep Parhar static int t4_tx_coalesce_gap = 5; 2293447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_gap, CTLFLAG_RWTUN, 2303447df8bSNavdeep Parhar &t4_tx_coalesce_gap, 0, "tx gap (in microseconds)"); 2317054f6ecSNavdeep Parhar 232733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int); 2333098bcfcSNavdeep Parhar static int service_iq_fl(struct sge_iq *, int); 2344d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t); 2351486d2deSNavdeep Parhar static int eth_rx(struct adapter *, struct sge_rxq *, const struct iq_desc *, 2361486d2deSNavdeep Parhar u_int); 23743bbae19SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int, 23843bbae19SNavdeep Parhar int, int); 239e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *); 24090e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t, 24143bbae19SNavdeep Parhar struct sge_iq *, char *); 242fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *, 24343bbae19SNavdeep Parhar struct sysctl_ctx_list *, struct sysctl_oid *); 24443bbae19SNavdeep Parhar static void free_iq_fl(struct adapter *, struct sge_iq *, struct sge_fl *); 245348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 246348694daSNavdeep Parhar struct sge_iq *); 247aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *, 248aa93b99aSNavdeep Parhar struct sysctl_oid *, struct sge_fl *); 24943bbae19SNavdeep Parhar static int alloc_iq_fl_hwq(struct vi_info *, struct sge_iq *, struct sge_fl *); 25043bbae19SNavdeep Parhar static int free_iq_fl_hwq(struct adapter *, struct sge_iq *, struct sge_fl *); 251733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *); 25243bbae19SNavdeep Parhar static void free_fwq(struct adapter *); 25343bbae19SNavdeep Parhar static int alloc_ctrlq(struct adapter *, int); 25443bbae19SNavdeep Parhar static void free_ctrlq(struct adapter *, int); 25543bbae19SNavdeep Parhar static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int, int); 25643bbae19SNavdeep Parhar static void free_rxq(struct vi_info *, struct sge_rxq *); 25743bbae19SNavdeep Parhar static void add_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 25843bbae19SNavdeep Parhar struct sge_rxq *); 25909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 260fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int, 26143bbae19SNavdeep Parhar int); 26243bbae19SNavdeep Parhar static void free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *); 26343bbae19SNavdeep Parhar static void add_ofld_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 26443bbae19SNavdeep Parhar struct sge_ofld_rxq *); 265733b9277SNavdeep Parhar #endif 266733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *); 267fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 268eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 269fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 270733b9277SNavdeep Parhar #endif 27143bbae19SNavdeep Parhar static int alloc_eq(struct adapter *, struct sge_eq *, struct sysctl_ctx_list *, 27243bbae19SNavdeep Parhar struct sysctl_oid *); 27343bbae19SNavdeep Parhar static void free_eq(struct adapter *, struct sge_eq *); 27443bbae19SNavdeep Parhar static void add_eq_sysctls(struct adapter *, struct sysctl_ctx_list *, 27543bbae19SNavdeep Parhar struct sysctl_oid *, struct sge_eq *); 27643bbae19SNavdeep Parhar static int alloc_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *); 27743bbae19SNavdeep Parhar static int free_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *); 278fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *, 27943bbae19SNavdeep Parhar struct sysctl_ctx_list *, struct sysctl_oid *); 28043bbae19SNavdeep Parhar static void free_wrq(struct adapter *, struct sge_wrq *); 28143bbae19SNavdeep Parhar static void add_wrq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 28243bbae19SNavdeep Parhar struct sge_wrq *); 28343bbae19SNavdeep Parhar static int alloc_txq(struct vi_info *, struct sge_txq *, int); 28443bbae19SNavdeep Parhar static void free_txq(struct vi_info *, struct sge_txq *); 28543bbae19SNavdeep Parhar static void add_txq_sysctls(struct vi_info *, struct sysctl_ctx_list *, 28643bbae19SNavdeep Parhar struct sysctl_oid *, struct sge_txq *); 287077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 28843bbae19SNavdeep Parhar static int alloc_ofld_txq(struct vi_info *, struct sge_ofld_txq *, int); 28943bbae19SNavdeep Parhar static void free_ofld_txq(struct vi_info *, struct sge_ofld_txq *); 29043bbae19SNavdeep Parhar static void add_ofld_txq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 29143bbae19SNavdeep Parhar struct sge_ofld_txq *); 292077ba6a8SJohn Baldwin #endif 29354e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int); 29454e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *); 295733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int); 296733b9277SNavdeep Parhar static void refill_sfl(void *); 29746e1e307SNavdeep Parhar static int find_refill_source(struct adapter *, int, bool); 298733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *); 29954e4ee71SNavdeep Parhar 3007951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *); 301a4a4ad2dSNavdeep Parhar static inline u_int txpkt_len16(u_int, const u_int); 302a4a4ad2dSNavdeep Parhar static inline u_int txpkt_vm_len16(u_int, const u_int); 30330e3f2b4SNavdeep Parhar static inline void calculate_mbuf_len16(struct mbuf *, bool); 3047951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int); 3057951040fSNavdeep Parhar static inline u_int txpkts1_len16(void); 3065cdaef71SJohn Baldwin static u_int write_raw_wr(struct sge_txq *, void *, struct mbuf *, u_int); 307d735920dSNavdeep Parhar static u_int write_txpkt_wr(struct adapter *, struct sge_txq *, struct mbuf *, 308d735920dSNavdeep Parhar u_int); 309472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *, 310d735920dSNavdeep Parhar struct mbuf *); 311d735920dSNavdeep Parhar static int add_to_txpkts_vf(struct adapter *, struct sge_txq *, struct mbuf *, 312d735920dSNavdeep Parhar int, bool *); 313d735920dSNavdeep Parhar static int add_to_txpkts_pf(struct adapter *, struct sge_txq *, struct mbuf *, 314d735920dSNavdeep Parhar int, bool *); 315d735920dSNavdeep Parhar static u_int write_txpkts_wr(struct adapter *, struct sge_txq *); 316d735920dSNavdeep Parhar static u_int write_txpkts_vm_wr(struct adapter *, struct sge_txq *); 3177951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int); 31854e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int); 3197951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int); 3207951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *); 3217951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *); 3227951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *); 3237951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int); 3247951040fSNavdeep Parhar static void tx_reclaim(void *, int); 3257951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int); 326733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *, 327733b9277SNavdeep Parhar struct mbuf *); 3281b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *, 329733b9277SNavdeep Parhar struct mbuf *); 330069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *); 3317951040fSNavdeep Parhar static void wrq_tx_drain(void *, int); 3327951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *); 33354e4ee71SNavdeep Parhar 33438035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS); 335786099deSNavdeep Parhar #ifdef RATELIMIT 336ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 337786099deSNavdeep Parhar static inline u_int txpkt_eo_len16(u_int, u_int, u_int); 338ffbb373cSNavdeep Parhar #endif 339786099deSNavdeep Parhar static int ethofld_fw4_ack(struct sge_iq *, const struct rss_header *, 340786099deSNavdeep Parhar struct mbuf *); 341786099deSNavdeep Parhar #endif 342f7dfe243SNavdeep Parhar 34382eff304SNavdeep Parhar static counter_u64_t extfree_refs; 34482eff304SNavdeep Parhar static counter_u64_t extfree_rels; 34582eff304SNavdeep Parhar 346671bf2b8SNavdeep Parhar an_handler_t t4_an_handler; 347671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES]; 348671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS]; 3494535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES]; 3504535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES]; 351111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES]; 35289f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES]; 3539c707b32SNavdeep Parhar cpl_handler_t fw4_ack_handlers[NUM_CPL_COOKIES]; 354671bf2b8SNavdeep Parhar 3554535e804SNavdeep Parhar void 356671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h) 357671bf2b8SNavdeep Parhar { 3584535e804SNavdeep Parhar uintptr_t *loc; 359671bf2b8SNavdeep Parhar 3604535e804SNavdeep Parhar MPASS(h == NULL || t4_an_handler == NULL); 3614535e804SNavdeep Parhar 362671bf2b8SNavdeep Parhar loc = (uintptr_t *)&t4_an_handler; 3634535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 364671bf2b8SNavdeep Parhar } 365671bf2b8SNavdeep Parhar 3664535e804SNavdeep Parhar void 367671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h) 368671bf2b8SNavdeep Parhar { 3694535e804SNavdeep Parhar uintptr_t *loc; 370671bf2b8SNavdeep Parhar 3714535e804SNavdeep Parhar MPASS(type < nitems(t4_fw_msg_handler)); 3724535e804SNavdeep Parhar MPASS(h == NULL || t4_fw_msg_handler[type] == NULL); 373671bf2b8SNavdeep Parhar /* 374671bf2b8SNavdeep Parhar * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL 375671bf2b8SNavdeep Parhar * handler dispatch table. Reject any attempt to install a handler for 376671bf2b8SNavdeep Parhar * this subtype. 377671bf2b8SNavdeep Parhar */ 3784535e804SNavdeep Parhar MPASS(type != FW_TYPE_RSSCPL); 3794535e804SNavdeep Parhar MPASS(type != FW6_TYPE_RSSCPL); 380671bf2b8SNavdeep Parhar 381671bf2b8SNavdeep Parhar loc = (uintptr_t *)&t4_fw_msg_handler[type]; 3824535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 3834535e804SNavdeep Parhar } 384671bf2b8SNavdeep Parhar 3854535e804SNavdeep Parhar void 3864535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h) 3874535e804SNavdeep Parhar { 3884535e804SNavdeep Parhar uintptr_t *loc; 3894535e804SNavdeep Parhar 3904535e804SNavdeep Parhar MPASS(opcode < nitems(t4_cpl_handler)); 3914535e804SNavdeep Parhar MPASS(h == NULL || t4_cpl_handler[opcode] == NULL); 3924535e804SNavdeep Parhar 3934535e804SNavdeep Parhar loc = (uintptr_t *)&t4_cpl_handler[opcode]; 3944535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 395671bf2b8SNavdeep Parhar } 396671bf2b8SNavdeep Parhar 397671bf2b8SNavdeep Parhar static int 3984535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 3994535e804SNavdeep Parhar struct mbuf *m) 400671bf2b8SNavdeep Parhar { 4014535e804SNavdeep Parhar const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1); 4024535e804SNavdeep Parhar u_int tid; 4034535e804SNavdeep Parhar int cookie; 404671bf2b8SNavdeep Parhar 4054535e804SNavdeep Parhar MPASS(m == NULL); 4064535e804SNavdeep Parhar 4074535e804SNavdeep Parhar tid = GET_TID(cpl); 4085fc0f72fSNavdeep Parhar if (is_hpftid(iq->adapter, tid) || is_ftid(iq->adapter, tid)) { 4094535e804SNavdeep Parhar /* 4104535e804SNavdeep Parhar * The return code for filter-write is put in the CPL cookie so 4114535e804SNavdeep Parhar * we have to rely on the hardware tid (is_ftid) to determine 4124535e804SNavdeep Parhar * that this is a response to a filter. 4134535e804SNavdeep Parhar */ 4144535e804SNavdeep Parhar cookie = CPL_COOKIE_FILTER; 4154535e804SNavdeep Parhar } else { 4164535e804SNavdeep Parhar cookie = G_COOKIE(cpl->cookie); 4174535e804SNavdeep Parhar } 4184535e804SNavdeep Parhar MPASS(cookie > CPL_COOKIE_RESERVED); 4194535e804SNavdeep Parhar MPASS(cookie < nitems(set_tcb_rpl_handlers)); 4204535e804SNavdeep Parhar 4214535e804SNavdeep Parhar return (set_tcb_rpl_handlers[cookie](iq, rss, m)); 422671bf2b8SNavdeep Parhar } 423671bf2b8SNavdeep Parhar 4244535e804SNavdeep Parhar static int 4254535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 4264535e804SNavdeep Parhar struct mbuf *m) 427671bf2b8SNavdeep Parhar { 4284535e804SNavdeep Parhar const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1); 4294535e804SNavdeep Parhar unsigned int cookie; 430671bf2b8SNavdeep Parhar 4314535e804SNavdeep Parhar MPASS(m == NULL); 432671bf2b8SNavdeep Parhar 4334535e804SNavdeep Parhar cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER; 4344535e804SNavdeep Parhar return (l2t_write_rpl_handlers[cookie](iq, rss, m)); 4354535e804SNavdeep Parhar } 436671bf2b8SNavdeep Parhar 437111638bfSNavdeep Parhar static int 438111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 439111638bfSNavdeep Parhar struct mbuf *m) 440111638bfSNavdeep Parhar { 441111638bfSNavdeep Parhar const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1); 442111638bfSNavdeep Parhar u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status))); 443111638bfSNavdeep Parhar 444111638bfSNavdeep Parhar MPASS(m == NULL); 445111638bfSNavdeep Parhar MPASS(cookie != CPL_COOKIE_RESERVED); 446111638bfSNavdeep Parhar 447111638bfSNavdeep Parhar return (act_open_rpl_handlers[cookie](iq, rss, m)); 448111638bfSNavdeep Parhar } 449111638bfSNavdeep Parhar 45089f651e7SNavdeep Parhar static int 45189f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss, 45289f651e7SNavdeep Parhar struct mbuf *m) 45389f651e7SNavdeep Parhar { 45489f651e7SNavdeep Parhar struct adapter *sc = iq->adapter; 45589f651e7SNavdeep Parhar u_int cookie; 45689f651e7SNavdeep Parhar 45789f651e7SNavdeep Parhar MPASS(m == NULL); 45889f651e7SNavdeep Parhar if (is_hashfilter(sc)) 45989f651e7SNavdeep Parhar cookie = CPL_COOKIE_HASHFILTER; 46089f651e7SNavdeep Parhar else 46189f651e7SNavdeep Parhar cookie = CPL_COOKIE_TOM; 46289f651e7SNavdeep Parhar 46389f651e7SNavdeep Parhar return (abort_rpl_rss_handlers[cookie](iq, rss, m)); 46489f651e7SNavdeep Parhar } 46589f651e7SNavdeep Parhar 4669c707b32SNavdeep Parhar static int 4679c707b32SNavdeep Parhar fw4_ack_handler(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 4689c707b32SNavdeep Parhar { 4699c707b32SNavdeep Parhar struct adapter *sc = iq->adapter; 4709c707b32SNavdeep Parhar const struct cpl_fw4_ack *cpl = (const void *)(rss + 1); 4719c707b32SNavdeep Parhar unsigned int tid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl))); 4729c707b32SNavdeep Parhar u_int cookie; 4739c707b32SNavdeep Parhar 4749c707b32SNavdeep Parhar MPASS(m == NULL); 4759c707b32SNavdeep Parhar if (is_etid(sc, tid)) 4769c707b32SNavdeep Parhar cookie = CPL_COOKIE_ETHOFLD; 4779c707b32SNavdeep Parhar else 4789c707b32SNavdeep Parhar cookie = CPL_COOKIE_TOM; 4799c707b32SNavdeep Parhar 4809c707b32SNavdeep Parhar return (fw4_ack_handlers[cookie](iq, rss, m)); 4819c707b32SNavdeep Parhar } 4829c707b32SNavdeep Parhar 4834535e804SNavdeep Parhar static void 4844535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void) 4854535e804SNavdeep Parhar { 4864535e804SNavdeep Parhar 4874535e804SNavdeep Parhar t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler); 4884535e804SNavdeep Parhar t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler); 489111638bfSNavdeep Parhar t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler); 49089f651e7SNavdeep Parhar t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler); 4919c707b32SNavdeep Parhar t4_register_cpl_handler(CPL_FW4_ACK, fw4_ack_handler); 4924535e804SNavdeep Parhar } 4934535e804SNavdeep Parhar 4944535e804SNavdeep Parhar void 4954535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie) 4964535e804SNavdeep Parhar { 4974535e804SNavdeep Parhar uintptr_t *loc; 4984535e804SNavdeep Parhar 4994535e804SNavdeep Parhar MPASS(opcode < nitems(t4_cpl_handler)); 5004535e804SNavdeep Parhar MPASS(cookie > CPL_COOKIE_RESERVED); 5014535e804SNavdeep Parhar MPASS(cookie < NUM_CPL_COOKIES); 5024535e804SNavdeep Parhar MPASS(t4_cpl_handler[opcode] != NULL); 5034535e804SNavdeep Parhar 5044535e804SNavdeep Parhar switch (opcode) { 5054535e804SNavdeep Parhar case CPL_SET_TCB_RPL: 5064535e804SNavdeep Parhar loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie]; 5074535e804SNavdeep Parhar break; 5084535e804SNavdeep Parhar case CPL_L2T_WRITE_RPL: 5094535e804SNavdeep Parhar loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie]; 5104535e804SNavdeep Parhar break; 511111638bfSNavdeep Parhar case CPL_ACT_OPEN_RPL: 512111638bfSNavdeep Parhar loc = (uintptr_t *)&act_open_rpl_handlers[cookie]; 513111638bfSNavdeep Parhar break; 51489f651e7SNavdeep Parhar case CPL_ABORT_RPL_RSS: 51589f651e7SNavdeep Parhar loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie]; 51689f651e7SNavdeep Parhar break; 5179c707b32SNavdeep Parhar case CPL_FW4_ACK: 5189c707b32SNavdeep Parhar loc = (uintptr_t *)&fw4_ack_handlers[cookie]; 5199c707b32SNavdeep Parhar break; 5204535e804SNavdeep Parhar default: 5214535e804SNavdeep Parhar MPASS(0); 5224535e804SNavdeep Parhar return; 5234535e804SNavdeep Parhar } 5244535e804SNavdeep Parhar MPASS(h == NULL || *loc == (uintptr_t)NULL); 5254535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 526671bf2b8SNavdeep Parhar } 527671bf2b8SNavdeep Parhar 52894586193SNavdeep Parhar /* 5291458bff9SNavdeep Parhar * Called on MOD_LOAD. Validates and calculates the SGE tunables. 53094586193SNavdeep Parhar */ 53194586193SNavdeep Parhar void 53294586193SNavdeep Parhar t4_sge_modload(void) 53394586193SNavdeep Parhar { 5344defc81bSNavdeep Parhar 5359fb8886bSNavdeep Parhar if (fl_pktshift < 0 || fl_pktshift > 7) { 5369fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.fl_pktshift value (%d)," 537518bca2cSNavdeep Parhar " using 0 instead.\n", fl_pktshift); 538518bca2cSNavdeep Parhar fl_pktshift = 0; 5399fb8886bSNavdeep Parhar } 5409fb8886bSNavdeep Parhar 5419fb8886bSNavdeep Parhar if (spg_len != 64 && spg_len != 128) { 5429fb8886bSNavdeep Parhar int len; 5439fb8886bSNavdeep Parhar 5449fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 5459fb8886bSNavdeep Parhar len = cpu_clflush_line_size > 64 ? 128 : 64; 5469fb8886bSNavdeep Parhar #else 5479fb8886bSNavdeep Parhar len = 64; 5489fb8886bSNavdeep Parhar #endif 5499fb8886bSNavdeep Parhar if (spg_len != -1) { 5509fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.spg_len value (%d)," 5519fb8886bSNavdeep Parhar " using %d instead.\n", spg_len, len); 5529fb8886bSNavdeep Parhar } 5539fb8886bSNavdeep Parhar spg_len = len; 5549fb8886bSNavdeep Parhar } 5559fb8886bSNavdeep Parhar 5569fb8886bSNavdeep Parhar if (cong_drop < -1 || cong_drop > 1) { 5579fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.cong_drop value (%d)," 5589fb8886bSNavdeep Parhar " using 0 instead.\n", cong_drop); 5599fb8886bSNavdeep Parhar cong_drop = 0; 5609fb8886bSNavdeep Parhar } 56182eff304SNavdeep Parhar 562d491f8caSNavdeep Parhar if (tscale != 1 && (tscale < 3 || tscale > 17)) { 563d491f8caSNavdeep Parhar printf("Invalid hw.cxgbe.tscale value (%d)," 564d491f8caSNavdeep Parhar " using 1 instead.\n", tscale); 565d491f8caSNavdeep Parhar tscale = 1; 566d491f8caSNavdeep Parhar } 567d491f8caSNavdeep Parhar 5687676c62aSNavdeep Parhar if (largest_rx_cluster != MCLBYTES && 5697676c62aSNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 5707676c62aSNavdeep Parhar largest_rx_cluster != MJUMPAGESIZE && 5717676c62aSNavdeep Parhar #endif 5727676c62aSNavdeep Parhar largest_rx_cluster != MJUM9BYTES && 5737676c62aSNavdeep Parhar largest_rx_cluster != MJUM16BYTES) { 5747676c62aSNavdeep Parhar printf("Invalid hw.cxgbe.largest_rx_cluster value (%d)," 5757676c62aSNavdeep Parhar " using %d instead.\n", largest_rx_cluster, MJUM16BYTES); 5767676c62aSNavdeep Parhar largest_rx_cluster = MJUM16BYTES; 5777676c62aSNavdeep Parhar } 5787676c62aSNavdeep Parhar 5797676c62aSNavdeep Parhar if (safest_rx_cluster != MCLBYTES && 5807676c62aSNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 5817676c62aSNavdeep Parhar safest_rx_cluster != MJUMPAGESIZE && 5827676c62aSNavdeep Parhar #endif 5837676c62aSNavdeep Parhar safest_rx_cluster != MJUM9BYTES && 5847676c62aSNavdeep Parhar safest_rx_cluster != MJUM16BYTES) { 5857676c62aSNavdeep Parhar printf("Invalid hw.cxgbe.safest_rx_cluster value (%d)," 5867676c62aSNavdeep Parhar " using %d instead.\n", safest_rx_cluster, MJUMPAGESIZE); 5877676c62aSNavdeep Parhar safest_rx_cluster = MJUMPAGESIZE; 5887676c62aSNavdeep Parhar } 5897676c62aSNavdeep Parhar 59082eff304SNavdeep Parhar extfree_refs = counter_u64_alloc(M_WAITOK); 59182eff304SNavdeep Parhar extfree_rels = counter_u64_alloc(M_WAITOK); 5927054f6ecSNavdeep Parhar pullups = counter_u64_alloc(M_WAITOK); 5937054f6ecSNavdeep Parhar defrags = counter_u64_alloc(M_WAITOK); 59482eff304SNavdeep Parhar counter_u64_zero(extfree_refs); 59582eff304SNavdeep Parhar counter_u64_zero(extfree_rels); 5967054f6ecSNavdeep Parhar counter_u64_zero(pullups); 5977054f6ecSNavdeep Parhar counter_u64_zero(defrags); 598671bf2b8SNavdeep Parhar 5994535e804SNavdeep Parhar t4_init_shared_cpl_handlers(); 600671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg); 601671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg); 602671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update); 603786099deSNavdeep Parhar #ifdef RATELIMIT 604786099deSNavdeep Parhar t4_register_shared_cpl_handler(CPL_FW4_ACK, ethofld_fw4_ack, 605786099deSNavdeep Parhar CPL_COOKIE_ETHOFLD); 606786099deSNavdeep Parhar #endif 607671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl); 608069af0ebSJohn Baldwin t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl); 60982eff304SNavdeep Parhar } 61082eff304SNavdeep Parhar 61182eff304SNavdeep Parhar void 61282eff304SNavdeep Parhar t4_sge_modunload(void) 61382eff304SNavdeep Parhar { 61482eff304SNavdeep Parhar 61582eff304SNavdeep Parhar counter_u64_free(extfree_refs); 61682eff304SNavdeep Parhar counter_u64_free(extfree_rels); 6177054f6ecSNavdeep Parhar counter_u64_free(pullups); 6187054f6ecSNavdeep Parhar counter_u64_free(defrags); 61982eff304SNavdeep Parhar } 62082eff304SNavdeep Parhar 62182eff304SNavdeep Parhar uint64_t 62282eff304SNavdeep Parhar t4_sge_extfree_refs(void) 62382eff304SNavdeep Parhar { 62482eff304SNavdeep Parhar uint64_t refs, rels; 62582eff304SNavdeep Parhar 62682eff304SNavdeep Parhar rels = counter_u64_fetch(extfree_rels); 62782eff304SNavdeep Parhar refs = counter_u64_fetch(extfree_refs); 62882eff304SNavdeep Parhar 62982eff304SNavdeep Parhar return (refs - rels); 63094586193SNavdeep Parhar } 63194586193SNavdeep Parhar 63244c6fea8SNavdeep Parhar /* max 4096 */ 63344c6fea8SNavdeep Parhar #define MAX_PACK_BOUNDARY 512 63444c6fea8SNavdeep Parhar 635e3207e19SNavdeep Parhar static inline void 636e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc) 637e3207e19SNavdeep Parhar { 638e3207e19SNavdeep Parhar uint32_t v, m; 6390dbc6cfdSNavdeep Parhar int pad, pack, pad_shift; 640e3207e19SNavdeep Parhar 6410dbc6cfdSNavdeep Parhar pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT : 6420dbc6cfdSNavdeep Parhar X_INGPADBOUNDARY_SHIFT; 643e3207e19SNavdeep Parhar pad = fl_pad; 6440dbc6cfdSNavdeep Parhar if (fl_pad < (1 << pad_shift) || 6450dbc6cfdSNavdeep Parhar fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) || 6460dbc6cfdSNavdeep Parhar !powerof2(fl_pad)) { 647e3207e19SNavdeep Parhar /* 648e3207e19SNavdeep Parhar * If there is any chance that we might use buffer packing and 649e3207e19SNavdeep Parhar * the chip is a T4, then pick 64 as the pad/pack boundary. Set 6500dbc6cfdSNavdeep Parhar * it to the minimum allowed in all other cases. 651e3207e19SNavdeep Parhar */ 6520dbc6cfdSNavdeep Parhar pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift; 653e3207e19SNavdeep Parhar 654e3207e19SNavdeep Parhar /* 655e3207e19SNavdeep Parhar * For fl_pad = 0 we'll still write a reasonable value to the 656e3207e19SNavdeep Parhar * register but all the freelists will opt out of padding. 657e3207e19SNavdeep Parhar * We'll complain here only if the user tried to set it to a 658e3207e19SNavdeep Parhar * value greater than 0 that was invalid. 659e3207e19SNavdeep Parhar */ 660e3207e19SNavdeep Parhar if (fl_pad > 0) { 661e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value" 662e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pad, pad); 663e3207e19SNavdeep Parhar } 664e3207e19SNavdeep Parhar } 665e3207e19SNavdeep Parhar m = V_INGPADBOUNDARY(M_INGPADBOUNDARY); 6660dbc6cfdSNavdeep Parhar v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift); 667e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 668e3207e19SNavdeep Parhar 669e3207e19SNavdeep Parhar if (is_t4(sc)) { 670e3207e19SNavdeep Parhar if (fl_pack != -1 && fl_pack != pad) { 671e3207e19SNavdeep Parhar /* Complain but carry on. */ 672e3207e19SNavdeep Parhar device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored," 673e3207e19SNavdeep Parhar " using %d instead.\n", fl_pack, pad); 674e3207e19SNavdeep Parhar } 675e3207e19SNavdeep Parhar return; 676e3207e19SNavdeep Parhar } 677e3207e19SNavdeep Parhar 678e3207e19SNavdeep Parhar pack = fl_pack; 679e3207e19SNavdeep Parhar if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 || 680e3207e19SNavdeep Parhar !powerof2(fl_pack)) { 68144c6fea8SNavdeep Parhar if (sc->params.pci.mps > MAX_PACK_BOUNDARY) 68244c6fea8SNavdeep Parhar pack = MAX_PACK_BOUNDARY; 68344c6fea8SNavdeep Parhar else 684e3207e19SNavdeep Parhar pack = max(sc->params.pci.mps, CACHE_LINE_SIZE); 685e3207e19SNavdeep Parhar MPASS(powerof2(pack)); 686e3207e19SNavdeep Parhar if (pack < 16) 687e3207e19SNavdeep Parhar pack = 16; 688e3207e19SNavdeep Parhar if (pack == 32) 689e3207e19SNavdeep Parhar pack = 64; 690e3207e19SNavdeep Parhar if (pack > 4096) 691e3207e19SNavdeep Parhar pack = 4096; 692e3207e19SNavdeep Parhar if (fl_pack != -1) { 693e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value" 694e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pack, pack); 695e3207e19SNavdeep Parhar } 696e3207e19SNavdeep Parhar } 697e3207e19SNavdeep Parhar m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY); 698e3207e19SNavdeep Parhar if (pack == 16) 699e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(0); 700e3207e19SNavdeep Parhar else 701e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(ilog2(pack) - 5); 702e3207e19SNavdeep Parhar 703e3207e19SNavdeep Parhar MPASS(!is_t4(sc)); /* T4 doesn't have SGE_CONTROL2 */ 704e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL2, m, v); 705e3207e19SNavdeep Parhar } 706e3207e19SNavdeep Parhar 707cf738022SNavdeep Parhar /* 708cf738022SNavdeep Parhar * adap->params.vpd.cclk must be set up before this is called. 709cf738022SNavdeep Parhar */ 710d14b0ac1SNavdeep Parhar void 711d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc) 712d14b0ac1SNavdeep Parhar { 71346e1e307SNavdeep Parhar int i, reg; 714d14b0ac1SNavdeep Parhar uint32_t v, m; 715d14b0ac1SNavdeep Parhar int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200}; 716cf738022SNavdeep Parhar int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk; 717d14b0ac1SNavdeep Parhar int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */ 718d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 71946e1e307SNavdeep Parhar static int sw_buf_sizes[] = { 7201458bff9SNavdeep Parhar MCLBYTES, 7211458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 7221458bff9SNavdeep Parhar MJUMPAGESIZE, 7231458bff9SNavdeep Parhar #endif 7241458bff9SNavdeep Parhar MJUM9BYTES, 72546e1e307SNavdeep Parhar MJUM16BYTES 7261458bff9SNavdeep Parhar }; 727d14b0ac1SNavdeep Parhar 728d14b0ac1SNavdeep Parhar KASSERT(sc->flags & MASTER_PF, 729d14b0ac1SNavdeep Parhar ("%s: trying to change chip settings when not master.", __func__)); 730d14b0ac1SNavdeep Parhar 7311458bff9SNavdeep Parhar m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE; 732d14b0ac1SNavdeep Parhar v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE | 7334defc81bSNavdeep Parhar V_EGRSTATUSPAGESIZE(spg_len == 128); 734d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 73554e4ee71SNavdeep Parhar 736e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(sc); 7371458bff9SNavdeep Parhar 738d14b0ac1SNavdeep Parhar v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) | 739733b9277SNavdeep Parhar V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) | 740733b9277SNavdeep Parhar V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) | 741733b9277SNavdeep Parhar V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) | 742733b9277SNavdeep Parhar V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) | 743733b9277SNavdeep Parhar V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) | 744733b9277SNavdeep Parhar V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) | 745733b9277SNavdeep Parhar V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10); 746d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v); 747733b9277SNavdeep Parhar 7489b11a65dSNavdeep Parhar t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0, 4096); 7499b11a65dSNavdeep Parhar t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE1, 65536); 75046e1e307SNavdeep Parhar reg = A_SGE_FL_BUFFER_SIZE2; 75146e1e307SNavdeep Parhar for (i = 0; i < nitems(sw_buf_sizes); i++) { 75246e1e307SNavdeep Parhar MPASS(reg <= A_SGE_FL_BUFFER_SIZE15); 75346e1e307SNavdeep Parhar t4_write_reg(sc, reg, sw_buf_sizes[i]); 75446e1e307SNavdeep Parhar reg += 4; 75546e1e307SNavdeep Parhar MPASS(reg <= A_SGE_FL_BUFFER_SIZE15); 75646e1e307SNavdeep Parhar t4_write_reg(sc, reg, sw_buf_sizes[i] - CL_METADATA_SIZE); 75746e1e307SNavdeep Parhar reg += 4; 75854e4ee71SNavdeep Parhar } 75954e4ee71SNavdeep Parhar 760d14b0ac1SNavdeep Parhar v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) | 761d14b0ac1SNavdeep Parhar V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]); 762d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v); 76354e4ee71SNavdeep Parhar 764cf738022SNavdeep Parhar KASSERT(intr_timer[0] <= timer_max, 765cf738022SNavdeep Parhar ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0], 766cf738022SNavdeep Parhar timer_max)); 767cf738022SNavdeep Parhar for (i = 1; i < nitems(intr_timer); i++) { 768cf738022SNavdeep Parhar KASSERT(intr_timer[i] >= intr_timer[i - 1], 769cf738022SNavdeep Parhar ("%s: timers not listed in increasing order (%d)", 770cf738022SNavdeep Parhar __func__, i)); 771cf738022SNavdeep Parhar 772cf738022SNavdeep Parhar while (intr_timer[i] > timer_max) { 773cf738022SNavdeep Parhar if (i == nitems(intr_timer) - 1) { 774cf738022SNavdeep Parhar intr_timer[i] = timer_max; 775cf738022SNavdeep Parhar break; 776cf738022SNavdeep Parhar } 777cf738022SNavdeep Parhar intr_timer[i] += intr_timer[i - 1]; 778cf738022SNavdeep Parhar intr_timer[i] /= 2; 779cf738022SNavdeep Parhar } 780cf738022SNavdeep Parhar } 781cf738022SNavdeep Parhar 782d14b0ac1SNavdeep Parhar v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) | 783d14b0ac1SNavdeep Parhar V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1])); 784d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v); 785d14b0ac1SNavdeep Parhar v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) | 786d14b0ac1SNavdeep Parhar V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3])); 787d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v); 788d14b0ac1SNavdeep Parhar v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) | 789d14b0ac1SNavdeep Parhar V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5])); 790d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v); 79186e02bf2SNavdeep Parhar 792d491f8caSNavdeep Parhar if (chip_id(sc) >= CHELSIO_T6) { 793d491f8caSNavdeep Parhar m = V_TSCALE(M_TSCALE); 794d491f8caSNavdeep Parhar if (tscale == 1) 795d491f8caSNavdeep Parhar v = 0; 796d491f8caSNavdeep Parhar else 797d491f8caSNavdeep Parhar v = V_TSCALE(tscale - 2); 798d491f8caSNavdeep Parhar t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v); 7992f318252SNavdeep Parhar 8002f318252SNavdeep Parhar if (sc->debug_flags & DF_DISABLE_TCB_CACHE) { 8012f318252SNavdeep Parhar m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN | 8022f318252SNavdeep Parhar V_WRTHRTHRESH(M_WRTHRTHRESH); 8032f318252SNavdeep Parhar t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1); 8042f318252SNavdeep Parhar v &= ~m; 8052f318252SNavdeep Parhar v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN | 8062f318252SNavdeep Parhar V_WRTHRTHRESH(16); 8072f318252SNavdeep Parhar t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1); 8082f318252SNavdeep Parhar } 809d491f8caSNavdeep Parhar } 810d491f8caSNavdeep Parhar 8117cba15b1SNavdeep Parhar /* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */ 812d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 813d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v); 814d14b0ac1SNavdeep Parhar 8157cba15b1SNavdeep Parhar /* 8167cba15b1SNavdeep Parhar * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP. These have been 8177cba15b1SNavdeep Parhar * chosen with MAXPHYS = 128K in mind. The largest DDP buffer that we 8187cba15b1SNavdeep Parhar * may have to deal with is MAXPHYS + 1 page. 8197cba15b1SNavdeep Parhar */ 8207cba15b1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4); 8217cba15b1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v); 8227cba15b1SNavdeep Parhar 8237cba15b1SNavdeep Parhar /* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */ 8247cba15b1SNavdeep Parhar m = v = F_TDDPTAGTCB | F_ISCSITAGTCB; 825d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_ULP_RX_CTL, m, v); 826d14b0ac1SNavdeep Parhar 827d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 828d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 829d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 830d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_TP_PARA_REG5, m, v); 831d14b0ac1SNavdeep Parhar } 832d14b0ac1SNavdeep Parhar 833d14b0ac1SNavdeep Parhar /* 83446e1e307SNavdeep Parhar * SGE wants the buffer to be at least 64B and then a multiple of 16. Its 83546e1e307SNavdeep Parhar * address mut be 16B aligned. If padding is in use the buffer's start and end 83646e1e307SNavdeep Parhar * need to be aligned to the pad boundary as well. We'll just make sure that 83746e1e307SNavdeep Parhar * the size is a multiple of the pad boundary here, it is up to the buffer 83846e1e307SNavdeep Parhar * allocation code to make sure the start of the buffer is aligned. 83938035ed6SNavdeep Parhar */ 84038035ed6SNavdeep Parhar static inline int 841e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz) 84238035ed6SNavdeep Parhar { 84390e7434aSNavdeep Parhar int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1; 84438035ed6SNavdeep Parhar 845b741402cSNavdeep Parhar return (hwsz >= 64 && (hwsz & mask) == 0); 84638035ed6SNavdeep Parhar } 84738035ed6SNavdeep Parhar 84838035ed6SNavdeep Parhar /* 849fae028ddSNavdeep Parhar * Initialize the rx buffer sizes and figure out which zones the buffers will 850fae028ddSNavdeep Parhar * be allocated from. 851d14b0ac1SNavdeep Parhar */ 852fae028ddSNavdeep Parhar void 853fae028ddSNavdeep Parhar t4_init_rx_buf_info(struct adapter *sc) 854d14b0ac1SNavdeep Parhar { 855d14b0ac1SNavdeep Parhar struct sge *s = &sc->sge; 85690e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 857fae028ddSNavdeep Parhar int i, j, n; 85838035ed6SNavdeep Parhar static int sw_buf_sizes[] = { /* Sorted by size */ 8591458bff9SNavdeep Parhar MCLBYTES, 8601458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 8611458bff9SNavdeep Parhar MJUMPAGESIZE, 8621458bff9SNavdeep Parhar #endif 8631458bff9SNavdeep Parhar MJUM9BYTES, 8641458bff9SNavdeep Parhar MJUM16BYTES 8651458bff9SNavdeep Parhar }; 86646e1e307SNavdeep Parhar struct rx_buf_info *rxb; 867d14b0ac1SNavdeep Parhar 86846e1e307SNavdeep Parhar s->safe_zidx = -1; 86946e1e307SNavdeep Parhar rxb = &s->rx_buf_info[0]; 87046e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 87146e1e307SNavdeep Parhar rxb->size1 = sw_buf_sizes[i]; 87246e1e307SNavdeep Parhar rxb->zone = m_getzone(rxb->size1); 87346e1e307SNavdeep Parhar rxb->type = m_gettype(rxb->size1); 87446e1e307SNavdeep Parhar rxb->size2 = 0; 87546e1e307SNavdeep Parhar rxb->hwidx1 = -1; 87646e1e307SNavdeep Parhar rxb->hwidx2 = -1; 87746e1e307SNavdeep Parhar for (j = 0; j < SGE_FLBUF_SIZES; j++) { 87846e1e307SNavdeep Parhar int hwsize = sp->sge_fl_buffer_size[j]; 87938035ed6SNavdeep Parhar 88046e1e307SNavdeep Parhar if (!hwsz_ok(sc, hwsize)) 881e3207e19SNavdeep Parhar continue; 882e3207e19SNavdeep Parhar 88346e1e307SNavdeep Parhar /* hwidx for size1 */ 88446e1e307SNavdeep Parhar if (rxb->hwidx1 == -1 && rxb->size1 == hwsize) 88546e1e307SNavdeep Parhar rxb->hwidx1 = j; 88638035ed6SNavdeep Parhar 88746e1e307SNavdeep Parhar /* hwidx for size2 (buffer packing) */ 88846e1e307SNavdeep Parhar if (rxb->size1 - CL_METADATA_SIZE < hwsize) 8891458bff9SNavdeep Parhar continue; 89046e1e307SNavdeep Parhar n = rxb->size1 - hwsize - CL_METADATA_SIZE; 8911458bff9SNavdeep Parhar if (n == 0) { 89246e1e307SNavdeep Parhar rxb->hwidx2 = j; 89346e1e307SNavdeep Parhar rxb->size2 = hwsize; 89446e1e307SNavdeep Parhar break; /* stop looking */ 895733b9277SNavdeep Parhar } 89646e1e307SNavdeep Parhar if (rxb->hwidx2 != -1) { 89746e1e307SNavdeep Parhar if (n < sp->sge_fl_buffer_size[rxb->hwidx2] - 89846e1e307SNavdeep Parhar hwsize - CL_METADATA_SIZE) { 89946e1e307SNavdeep Parhar rxb->hwidx2 = j; 90046e1e307SNavdeep Parhar rxb->size2 = hwsize; 90146e1e307SNavdeep Parhar } 90246e1e307SNavdeep Parhar } else if (n <= 2 * CL_METADATA_SIZE) { 90346e1e307SNavdeep Parhar rxb->hwidx2 = j; 90446e1e307SNavdeep Parhar rxb->size2 = hwsize; 90538035ed6SNavdeep Parhar } 90638035ed6SNavdeep Parhar } 90746e1e307SNavdeep Parhar if (rxb->hwidx2 != -1) 90846e1e307SNavdeep Parhar sc->flags |= BUF_PACKING_OK; 90946e1e307SNavdeep Parhar if (s->safe_zidx == -1 && rxb->size1 == safest_rx_cluster) 91046e1e307SNavdeep Parhar s->safe_zidx = i; 911e3207e19SNavdeep Parhar } 912fae028ddSNavdeep Parhar } 913fae028ddSNavdeep Parhar 914fae028ddSNavdeep Parhar /* 915fae028ddSNavdeep Parhar * Verify some basic SGE settings for the PF and VF driver, and other 916fae028ddSNavdeep Parhar * miscellaneous settings for the PF driver. 917fae028ddSNavdeep Parhar */ 918fae028ddSNavdeep Parhar int 919fae028ddSNavdeep Parhar t4_verify_chip_settings(struct adapter *sc) 920fae028ddSNavdeep Parhar { 921fae028ddSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 922fae028ddSNavdeep Parhar uint32_t m, v, r; 923fae028ddSNavdeep Parhar int rc = 0; 924fae028ddSNavdeep Parhar const uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 925fae028ddSNavdeep Parhar 926fae028ddSNavdeep Parhar m = F_RXPKTCPLMODE; 927fae028ddSNavdeep Parhar v = F_RXPKTCPLMODE; 928fae028ddSNavdeep Parhar r = sp->sge_control; 929fae028ddSNavdeep Parhar if ((r & m) != v) { 930fae028ddSNavdeep Parhar device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r); 931fae028ddSNavdeep Parhar rc = EINVAL; 932fae028ddSNavdeep Parhar } 933fae028ddSNavdeep Parhar 934fae028ddSNavdeep Parhar /* 935fae028ddSNavdeep Parhar * If this changes then every single use of PAGE_SHIFT in the driver 936fae028ddSNavdeep Parhar * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift. 937fae028ddSNavdeep Parhar */ 938fae028ddSNavdeep Parhar if (sp->page_shift != PAGE_SHIFT) { 939fae028ddSNavdeep Parhar device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r); 940fae028ddSNavdeep Parhar rc = EINVAL; 941fae028ddSNavdeep Parhar } 942733b9277SNavdeep Parhar 9436af45170SJohn Baldwin if (sc->flags & IS_VF) 9446af45170SJohn Baldwin return (0); 9456af45170SJohn Baldwin 946d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 947d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ); 948d14b0ac1SNavdeep Parhar if (r != v) { 949d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r); 950fae028ddSNavdeep Parhar if (sc->vres.ddp.size != 0) 951d14b0ac1SNavdeep Parhar rc = EINVAL; 952d14b0ac1SNavdeep Parhar } 953733b9277SNavdeep Parhar 954d14b0ac1SNavdeep Parhar m = v = F_TDDPTAGTCB; 955d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_CTL); 956d14b0ac1SNavdeep Parhar if ((r & m) != v) { 957d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r); 958fae028ddSNavdeep Parhar if (sc->vres.ddp.size != 0) 959d14b0ac1SNavdeep Parhar rc = EINVAL; 960d14b0ac1SNavdeep Parhar } 961d14b0ac1SNavdeep Parhar 962d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 963d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 964d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 965d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_TP_PARA_REG5); 966d14b0ac1SNavdeep Parhar if ((r & m) != v) { 967d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r); 968fae028ddSNavdeep Parhar if (sc->vres.ddp.size != 0) 969d14b0ac1SNavdeep Parhar rc = EINVAL; 970d14b0ac1SNavdeep Parhar } 971d14b0ac1SNavdeep Parhar 972733b9277SNavdeep Parhar return (rc); 97354e4ee71SNavdeep Parhar } 97454e4ee71SNavdeep Parhar 97554e4ee71SNavdeep Parhar int 97654e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc) 97754e4ee71SNavdeep Parhar { 97854e4ee71SNavdeep Parhar int rc; 97954e4ee71SNavdeep Parhar 98054e4ee71SNavdeep Parhar rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 98154e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE, 98254e4ee71SNavdeep Parhar BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, 98354e4ee71SNavdeep Parhar NULL, &sc->dmat); 98454e4ee71SNavdeep Parhar if (rc != 0) { 98554e4ee71SNavdeep Parhar device_printf(sc->dev, 98654e4ee71SNavdeep Parhar "failed to create main DMA tag: %d\n", rc); 98754e4ee71SNavdeep Parhar } 98854e4ee71SNavdeep Parhar 98954e4ee71SNavdeep Parhar return (rc); 99054e4ee71SNavdeep Parhar } 99154e4ee71SNavdeep Parhar 9926e22f9f3SNavdeep Parhar void 9936e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 9946e22f9f3SNavdeep Parhar struct sysctl_oid_list *children) 9956e22f9f3SNavdeep Parhar { 99690e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 9976e22f9f3SNavdeep Parhar 99838035ed6SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes", 9998741306bSNavdeep Parhar CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, sc, 0, 10007029da5cSPawel Biernacki sysctl_bufsizes, "A", "freelist buffer sizes"); 100138035ed6SNavdeep Parhar 10026e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD, 100390e7434aSNavdeep Parhar NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)"); 10046e22f9f3SNavdeep Parhar 10056e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD, 100690e7434aSNavdeep Parhar NULL, sp->pad_boundary, "payload pad boundary (bytes)"); 10076e22f9f3SNavdeep Parhar 10086e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD, 100990e7434aSNavdeep Parhar NULL, sp->spg_len, "status page size (bytes)"); 10106e22f9f3SNavdeep Parhar 10116e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD, 10126e22f9f3SNavdeep Parhar NULL, cong_drop, "congestion drop setting"); 10131458bff9SNavdeep Parhar 10141458bff9SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD, 101590e7434aSNavdeep Parhar NULL, sp->pack_boundary, "payload pack boundary (bytes)"); 10166e22f9f3SNavdeep Parhar } 10176e22f9f3SNavdeep Parhar 101854e4ee71SNavdeep Parhar int 101954e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc) 102054e4ee71SNavdeep Parhar { 102154e4ee71SNavdeep Parhar if (sc->dmat) 102254e4ee71SNavdeep Parhar bus_dma_tag_destroy(sc->dmat); 102354e4ee71SNavdeep Parhar 102454e4ee71SNavdeep Parhar return (0); 102554e4ee71SNavdeep Parhar } 102654e4ee71SNavdeep Parhar 102754e4ee71SNavdeep Parhar /* 102837310a98SNavdeep Parhar * Allocate and initialize the firmware event queue, control queues, and special 102937310a98SNavdeep Parhar * purpose rx queues owned by the adapter. 103054e4ee71SNavdeep Parhar * 103154e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 103254e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 103354e4ee71SNavdeep Parhar */ 103454e4ee71SNavdeep Parhar int 1035f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc) 103654e4ee71SNavdeep Parhar { 103737310a98SNavdeep Parhar int rc, i; 103854e4ee71SNavdeep Parhar 103954e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 104054e4ee71SNavdeep Parhar 104156599263SNavdeep Parhar /* 104256599263SNavdeep Parhar * Firmware event queue 104356599263SNavdeep Parhar */ 1044733b9277SNavdeep Parhar rc = alloc_fwq(sc); 1045aa95b653SNavdeep Parhar if (rc != 0) 1046f7dfe243SNavdeep Parhar return (rc); 1047f7dfe243SNavdeep Parhar 1048f7dfe243SNavdeep Parhar /* 104937310a98SNavdeep Parhar * That's all for the VF driver. 1050f7dfe243SNavdeep Parhar */ 105137310a98SNavdeep Parhar if (sc->flags & IS_VF) 105237310a98SNavdeep Parhar return (rc); 105337310a98SNavdeep Parhar 105437310a98SNavdeep Parhar /* 105537310a98SNavdeep Parhar * XXX: General purpose rx queues, one per port. 105637310a98SNavdeep Parhar */ 105737310a98SNavdeep Parhar 105837310a98SNavdeep Parhar /* 105937310a98SNavdeep Parhar * Control queues, one per port. 106037310a98SNavdeep Parhar */ 106137310a98SNavdeep Parhar for_each_port(sc, i) { 106243bbae19SNavdeep Parhar rc = alloc_ctrlq(sc, i); 106337310a98SNavdeep Parhar if (rc != 0) 106437310a98SNavdeep Parhar return (rc); 106537310a98SNavdeep Parhar } 106654e4ee71SNavdeep Parhar 106754e4ee71SNavdeep Parhar return (rc); 106854e4ee71SNavdeep Parhar } 106954e4ee71SNavdeep Parhar 107054e4ee71SNavdeep Parhar /* 107154e4ee71SNavdeep Parhar * Idempotent 107254e4ee71SNavdeep Parhar */ 107354e4ee71SNavdeep Parhar int 1074f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc) 107554e4ee71SNavdeep Parhar { 107637310a98SNavdeep Parhar int i; 107754e4ee71SNavdeep Parhar 107854e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 107954e4ee71SNavdeep Parhar 1080b8bfcb71SNavdeep Parhar if (!(sc->flags & IS_VF)) { 108137310a98SNavdeep Parhar for_each_port(sc, i) 108243bbae19SNavdeep Parhar free_ctrlq(sc, i); 1083b8bfcb71SNavdeep Parhar } 1084733b9277SNavdeep Parhar free_fwq(sc); 108554e4ee71SNavdeep Parhar 108654e4ee71SNavdeep Parhar return (0); 108754e4ee71SNavdeep Parhar } 108854e4ee71SNavdeep Parhar 10896a59b994SNavdeep Parhar /* Maximum payload that could arrive with a single iq descriptor. */ 10908340ece5SNavdeep Parhar static inline int 10916a59b994SNavdeep Parhar max_rx_payload(struct adapter *sc, struct ifnet *ifp, const bool ofld) 10928340ece5SNavdeep Parhar { 10936a59b994SNavdeep Parhar int maxp; 10948340ece5SNavdeep Parhar 109538035ed6SNavdeep Parhar /* large enough even when hw VLAN extraction is disabled */ 10966a59b994SNavdeep Parhar maxp = sc->params.sge.fl_pktshift + ETHER_HDR_LEN + 10976a59b994SNavdeep Parhar ETHER_VLAN_ENCAP_LEN + ifp->if_mtu; 10986a59b994SNavdeep Parhar if (ofld && sc->tt.tls && sc->cryptocaps & FW_CAPS_CONFIG_TLSKEYS && 10996a59b994SNavdeep Parhar maxp < sc->params.tp.max_rx_pdu) 11006a59b994SNavdeep Parhar maxp = sc->params.tp.max_rx_pdu; 11016a59b994SNavdeep Parhar return (maxp); 110238035ed6SNavdeep Parhar } 11036eb3180fSNavdeep Parhar 1104733b9277SNavdeep Parhar int 1105fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi) 1106733b9277SNavdeep Parhar { 110743bbae19SNavdeep Parhar int rc = 0, i, intr_idx; 1108733b9277SNavdeep Parhar struct sge_rxq *rxq; 1109733b9277SNavdeep Parhar struct sge_txq *txq; 111009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1111733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1112eff62dbaSNavdeep Parhar #endif 1113eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1114077ba6a8SJohn Baldwin struct sge_ofld_txq *ofld_txq; 1115298d969cSNavdeep Parhar #endif 1116298d969cSNavdeep Parhar #ifdef DEV_NETMAP 111743bbae19SNavdeep Parhar int saved_idx, iqidx; 1118298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1119298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1120733b9277SNavdeep Parhar #endif 112143bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 1122fe2ebb76SJohn Baldwin struct ifnet *ifp = vi->ifp; 11236a59b994SNavdeep Parhar int maxp; 1124733b9277SNavdeep Parhar 1125733b9277SNavdeep Parhar /* Interrupt vector to start from (when using multiple vectors) */ 1126f549e352SNavdeep Parhar intr_idx = vi->first_intr; 1127fe2ebb76SJohn Baldwin 1128fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 112962291463SNavdeep Parhar saved_idx = intr_idx; 113062291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) { 113162291463SNavdeep Parhar 113262291463SNavdeep Parhar /* netmap is supported with direct interrupts only. */ 1133f549e352SNavdeep Parhar MPASS(!forwarding_intr_to_fwq(sc)); 113443bbae19SNavdeep Parhar MPASS(vi->first_intr >= 0); 113562291463SNavdeep Parhar 1136fe2ebb76SJohn Baldwin /* 1137fe2ebb76SJohn Baldwin * We don't have buffers to back the netmap rx queues 1138fe2ebb76SJohn Baldwin * right now so we create the queues in a way that 1139fe2ebb76SJohn Baldwin * doesn't set off any congestion signal in the chip. 1140fe2ebb76SJohn Baldwin */ 1141fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 114243bbae19SNavdeep Parhar rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i); 1143fe2ebb76SJohn Baldwin if (rc != 0) 1144fe2ebb76SJohn Baldwin goto done; 1145fe2ebb76SJohn Baldwin intr_idx++; 1146fe2ebb76SJohn Baldwin } 1147fe2ebb76SJohn Baldwin 1148fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 1149f549e352SNavdeep Parhar iqidx = vi->first_nm_rxq + (i % vi->nnmrxq); 115043bbae19SNavdeep Parhar rc = alloc_nm_txq(vi, nm_txq, iqidx, i); 1151fe2ebb76SJohn Baldwin if (rc != 0) 1152fe2ebb76SJohn Baldwin goto done; 1153fe2ebb76SJohn Baldwin } 1154fe2ebb76SJohn Baldwin } 115562291463SNavdeep Parhar 115662291463SNavdeep Parhar /* Normal rx queues and netmap rx queues share the same interrupts. */ 115762291463SNavdeep Parhar intr_idx = saved_idx; 1158fe2ebb76SJohn Baldwin #endif 1159733b9277SNavdeep Parhar 1160733b9277SNavdeep Parhar /* 1161f549e352SNavdeep Parhar * Allocate rx queues first because a default iqid is required when 1162f549e352SNavdeep Parhar * creating a tx queue. 1163733b9277SNavdeep Parhar */ 11646a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, false); 1165fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 116643bbae19SNavdeep Parhar rc = alloc_rxq(vi, rxq, i, intr_idx, maxp); 116754e4ee71SNavdeep Parhar if (rc != 0) 116854e4ee71SNavdeep Parhar goto done; 116943bbae19SNavdeep Parhar if (!forwarding_intr_to_fwq(sc)) 1170733b9277SNavdeep Parhar intr_idx++; 1171733b9277SNavdeep Parhar } 117262291463SNavdeep Parhar #ifdef DEV_NETMAP 117362291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) 117462291463SNavdeep Parhar intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq); 117562291463SNavdeep Parhar #endif 117609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 11776a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, true); 1178fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 117943bbae19SNavdeep Parhar rc = alloc_ofld_rxq(vi, ofld_rxq, i, intr_idx, maxp); 1180733b9277SNavdeep Parhar if (rc != 0) 1181733b9277SNavdeep Parhar goto done; 118243bbae19SNavdeep Parhar if (!forwarding_intr_to_fwq(sc)) 1183733b9277SNavdeep Parhar intr_idx++; 1184733b9277SNavdeep Parhar } 1185733b9277SNavdeep Parhar #endif 1186733b9277SNavdeep Parhar 1187733b9277SNavdeep Parhar /* 1188f549e352SNavdeep Parhar * Now the tx queues. 1189733b9277SNavdeep Parhar */ 1190fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 119143bbae19SNavdeep Parhar rc = alloc_txq(vi, txq, i); 119254e4ee71SNavdeep Parhar if (rc != 0) 119354e4ee71SNavdeep Parhar goto done; 119454e4ee71SNavdeep Parhar } 1195eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1196fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 119743bbae19SNavdeep Parhar rc = alloc_ofld_txq(vi, ofld_txq, i); 1198298d969cSNavdeep Parhar if (rc != 0) 1199298d969cSNavdeep Parhar goto done; 1200298d969cSNavdeep Parhar } 1201298d969cSNavdeep Parhar #endif 120254e4ee71SNavdeep Parhar done: 120354e4ee71SNavdeep Parhar if (rc) 1204fe2ebb76SJohn Baldwin t4_teardown_vi_queues(vi); 120554e4ee71SNavdeep Parhar 120654e4ee71SNavdeep Parhar return (rc); 120754e4ee71SNavdeep Parhar } 120854e4ee71SNavdeep Parhar 120954e4ee71SNavdeep Parhar /* 121054e4ee71SNavdeep Parhar * Idempotent 121154e4ee71SNavdeep Parhar */ 121254e4ee71SNavdeep Parhar int 1213fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi) 121454e4ee71SNavdeep Parhar { 121554e4ee71SNavdeep Parhar int i; 121654e4ee71SNavdeep Parhar struct sge_rxq *rxq; 121754e4ee71SNavdeep Parhar struct sge_txq *txq; 121837310a98SNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1219077ba6a8SJohn Baldwin struct sge_ofld_txq *ofld_txq; 122037310a98SNavdeep Parhar #endif 122109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1222733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1223eff62dbaSNavdeep Parhar #endif 1224298d969cSNavdeep Parhar #ifdef DEV_NETMAP 1225298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1226298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1227298d969cSNavdeep Parhar #endif 122854e4ee71SNavdeep Parhar 1229fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 123062291463SNavdeep Parhar if (vi->ifp->if_capabilities & IFCAP_NETMAP) { 1231fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 1232fe2ebb76SJohn Baldwin free_nm_txq(vi, nm_txq); 1233fe2ebb76SJohn Baldwin } 1234fe2ebb76SJohn Baldwin 1235fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 1236fe2ebb76SJohn Baldwin free_nm_rxq(vi, nm_rxq); 1237fe2ebb76SJohn Baldwin } 1238fe2ebb76SJohn Baldwin } 1239fe2ebb76SJohn Baldwin #endif 1240fe2ebb76SJohn Baldwin 1241733b9277SNavdeep Parhar /* 1242733b9277SNavdeep Parhar * Take down all the tx queues first, as they reference the rx queues 1243733b9277SNavdeep Parhar * (for egress updates, etc.). 1244733b9277SNavdeep Parhar */ 1245733b9277SNavdeep Parhar 1246fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 1247fe2ebb76SJohn Baldwin free_txq(vi, txq); 124854e4ee71SNavdeep Parhar } 1249eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1250fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 1251077ba6a8SJohn Baldwin free_ofld_txq(vi, ofld_txq); 1252733b9277SNavdeep Parhar } 1253733b9277SNavdeep Parhar #endif 1254733b9277SNavdeep Parhar 1255733b9277SNavdeep Parhar /* 1256f549e352SNavdeep Parhar * Then take down the rx queues. 1257733b9277SNavdeep Parhar */ 1258733b9277SNavdeep Parhar 1259fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 1260fe2ebb76SJohn Baldwin free_rxq(vi, rxq); 126154e4ee71SNavdeep Parhar } 126209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1263fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1264fe2ebb76SJohn Baldwin free_ofld_rxq(vi, ofld_rxq); 1265733b9277SNavdeep Parhar } 1266733b9277SNavdeep Parhar #endif 1267733b9277SNavdeep Parhar 126854e4ee71SNavdeep Parhar return (0); 126954e4ee71SNavdeep Parhar } 127054e4ee71SNavdeep Parhar 1271733b9277SNavdeep Parhar /* 12723098bcfcSNavdeep Parhar * Interrupt handler when the driver is using only 1 interrupt. This is a very 12733098bcfcSNavdeep Parhar * unusual scenario. 12743098bcfcSNavdeep Parhar * 12753098bcfcSNavdeep Parhar * a) Deals with errors, if any. 12763098bcfcSNavdeep Parhar * b) Services firmware event queue, which is taking interrupts for all other 12773098bcfcSNavdeep Parhar * queues. 1278733b9277SNavdeep Parhar */ 127954e4ee71SNavdeep Parhar void 128054e4ee71SNavdeep Parhar t4_intr_all(void *arg) 128154e4ee71SNavdeep Parhar { 128254e4ee71SNavdeep Parhar struct adapter *sc = arg; 1283733b9277SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 128454e4ee71SNavdeep Parhar 12853098bcfcSNavdeep Parhar MPASS(sc->intr_count == 1); 12863098bcfcSNavdeep Parhar 12871dca7005SNavdeep Parhar if (sc->intr_type == INTR_INTX) 12881dca7005SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0); 12891dca7005SNavdeep Parhar 129054e4ee71SNavdeep Parhar t4_intr_err(arg); 12913098bcfcSNavdeep Parhar t4_intr_evt(fwq); 129254e4ee71SNavdeep Parhar } 129354e4ee71SNavdeep Parhar 12943098bcfcSNavdeep Parhar /* 12953098bcfcSNavdeep Parhar * Interrupt handler for errors (installed directly when multiple interrupts are 12963098bcfcSNavdeep Parhar * being used, or called by t4_intr_all). 12973098bcfcSNavdeep Parhar */ 129854e4ee71SNavdeep Parhar void 129954e4ee71SNavdeep Parhar t4_intr_err(void *arg) 130054e4ee71SNavdeep Parhar { 130154e4ee71SNavdeep Parhar struct adapter *sc = arg; 1302dd3b96ecSNavdeep Parhar uint32_t v; 1303cb7c3f12SNavdeep Parhar const bool verbose = (sc->debug_flags & DF_VERBOSE_SLOWINTR) != 0; 130454e4ee71SNavdeep Parhar 1305cb7c3f12SNavdeep Parhar if (sc->flags & ADAP_ERR) 1306cb7c3f12SNavdeep Parhar return; 1307cb7c3f12SNavdeep Parhar 1308dd3b96ecSNavdeep Parhar v = t4_read_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE)); 1309dd3b96ecSNavdeep Parhar if (v & F_PFSW) { 1310dd3b96ecSNavdeep Parhar sc->swintr++; 1311dd3b96ecSNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE), v); 1312dd3b96ecSNavdeep Parhar } 1313dd3b96ecSNavdeep Parhar 1314cb7c3f12SNavdeep Parhar t4_slow_intr_handler(sc, verbose); 131554e4ee71SNavdeep Parhar } 131654e4ee71SNavdeep Parhar 13173098bcfcSNavdeep Parhar /* 13183098bcfcSNavdeep Parhar * Interrupt handler for iq-only queues. The firmware event queue is the only 13193098bcfcSNavdeep Parhar * such queue right now. 13203098bcfcSNavdeep Parhar */ 132154e4ee71SNavdeep Parhar void 132254e4ee71SNavdeep Parhar t4_intr_evt(void *arg) 132354e4ee71SNavdeep Parhar { 132454e4ee71SNavdeep Parhar struct sge_iq *iq = arg; 13252be67d29SNavdeep Parhar 1326733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 1327733b9277SNavdeep Parhar service_iq(iq, 0); 1328da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 13292be67d29SNavdeep Parhar } 13302be67d29SNavdeep Parhar } 13312be67d29SNavdeep Parhar 13323098bcfcSNavdeep Parhar /* 13333098bcfcSNavdeep Parhar * Interrupt handler for iq+fl queues. 13343098bcfcSNavdeep Parhar */ 1335733b9277SNavdeep Parhar void 1336733b9277SNavdeep Parhar t4_intr(void *arg) 13372be67d29SNavdeep Parhar { 13382be67d29SNavdeep Parhar struct sge_iq *iq = arg; 1339733b9277SNavdeep Parhar 1340733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 13413098bcfcSNavdeep Parhar service_iq_fl(iq, 0); 1342da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 1343733b9277SNavdeep Parhar } 1344733b9277SNavdeep Parhar } 1345733b9277SNavdeep Parhar 13463098bcfcSNavdeep Parhar #ifdef DEV_NETMAP 13473098bcfcSNavdeep Parhar /* 13483098bcfcSNavdeep Parhar * Interrupt handler for netmap rx queues. 13493098bcfcSNavdeep Parhar */ 13503098bcfcSNavdeep Parhar void 13513098bcfcSNavdeep Parhar t4_nm_intr(void *arg) 13523098bcfcSNavdeep Parhar { 13533098bcfcSNavdeep Parhar struct sge_nm_rxq *nm_rxq = arg; 13543098bcfcSNavdeep Parhar 13553098bcfcSNavdeep Parhar if (atomic_cmpset_int(&nm_rxq->nm_state, NM_ON, NM_BUSY)) { 13563098bcfcSNavdeep Parhar service_nm_rxq(nm_rxq); 1357da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&nm_rxq->nm_state, NM_BUSY, NM_ON); 13583098bcfcSNavdeep Parhar } 13593098bcfcSNavdeep Parhar } 13603098bcfcSNavdeep Parhar 13613098bcfcSNavdeep Parhar /* 13623098bcfcSNavdeep Parhar * Interrupt handler for vectors shared between NIC and netmap rx queues. 13633098bcfcSNavdeep Parhar */ 136462291463SNavdeep Parhar void 136562291463SNavdeep Parhar t4_vi_intr(void *arg) 136662291463SNavdeep Parhar { 136762291463SNavdeep Parhar struct irq *irq = arg; 136862291463SNavdeep Parhar 13693098bcfcSNavdeep Parhar MPASS(irq->nm_rxq != NULL); 137062291463SNavdeep Parhar t4_nm_intr(irq->nm_rxq); 13713098bcfcSNavdeep Parhar 13723098bcfcSNavdeep Parhar MPASS(irq->rxq != NULL); 137362291463SNavdeep Parhar t4_intr(irq->rxq); 137462291463SNavdeep Parhar } 13753098bcfcSNavdeep Parhar #endif 137646f48ee5SNavdeep Parhar 1377733b9277SNavdeep Parhar /* 13783098bcfcSNavdeep Parhar * Deals with interrupts on an iq-only (no freelist) queue. 1379733b9277SNavdeep Parhar */ 1380733b9277SNavdeep Parhar static int 1381733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget) 1382733b9277SNavdeep Parhar { 1383733b9277SNavdeep Parhar struct sge_iq *q; 138454e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 1385b2daa9a9SNavdeep Parhar struct iq_desc *d = &iq->desc[iq->cidx]; 13864d6db4e0SNavdeep Parhar int ndescs = 0, limit; 13873098bcfcSNavdeep Parhar int rsp_type; 1388733b9277SNavdeep Parhar uint32_t lq; 1389733b9277SNavdeep Parhar STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql); 1390733b9277SNavdeep Parhar 1391733b9277SNavdeep Parhar KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq)); 13923098bcfcSNavdeep Parhar KASSERT((iq->flags & IQ_HAS_FL) == 0, 13933098bcfcSNavdeep Parhar ("%s: called for iq %p with fl (iq->flags 0x%x)", __func__, iq, 13943098bcfcSNavdeep Parhar iq->flags)); 13953098bcfcSNavdeep Parhar MPASS((iq->flags & IQ_ADJ_CREDIT) == 0); 13963098bcfcSNavdeep Parhar MPASS((iq->flags & IQ_LRO_ENABLED) == 0); 1397733b9277SNavdeep Parhar 13984d6db4e0SNavdeep Parhar limit = budget ? budget : iq->qsize / 16; 13994d6db4e0SNavdeep Parhar 1400733b9277SNavdeep Parhar /* 1401733b9277SNavdeep Parhar * We always come back and check the descriptor ring for new indirect 1402733b9277SNavdeep Parhar * interrupts and other responses after running a single handler. 1403733b9277SNavdeep Parhar */ 1404733b9277SNavdeep Parhar for (;;) { 1405b2daa9a9SNavdeep Parhar while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) { 140654e4ee71SNavdeep Parhar 140754e4ee71SNavdeep Parhar rmb(); 140854e4ee71SNavdeep Parhar 1409b2daa9a9SNavdeep Parhar rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen); 1410b2daa9a9SNavdeep Parhar lq = be32toh(d->rsp.pldbuflen_qid); 141154e4ee71SNavdeep Parhar 1412733b9277SNavdeep Parhar switch (rsp_type) { 1413733b9277SNavdeep Parhar case X_RSPD_TYPE_FLBUF: 14143098bcfcSNavdeep Parhar panic("%s: data for an iq (%p) with no freelist", 14153098bcfcSNavdeep Parhar __func__, iq); 141654e4ee71SNavdeep Parhar 14173098bcfcSNavdeep Parhar /* NOTREACHED */ 1418733b9277SNavdeep Parhar 1419733b9277SNavdeep Parhar case X_RSPD_TYPE_CPL: 1420b2daa9a9SNavdeep Parhar KASSERT(d->rss.opcode < NUM_CPL_CMDS, 1421733b9277SNavdeep Parhar ("%s: bad opcode %02x.", __func__, 1422b2daa9a9SNavdeep Parhar d->rss.opcode)); 14233098bcfcSNavdeep Parhar t4_cpl_handler[d->rss.opcode](iq, &d->rss, NULL); 1424733b9277SNavdeep Parhar break; 1425733b9277SNavdeep Parhar 1426733b9277SNavdeep Parhar case X_RSPD_TYPE_INTR: 142798005176SNavdeep Parhar /* 142898005176SNavdeep Parhar * There are 1K interrupt-capable queues (qids 0 142998005176SNavdeep Parhar * through 1023). A response type indicating a 143098005176SNavdeep Parhar * forwarded interrupt with a qid >= 1K is an 143198005176SNavdeep Parhar * iWARP async notification. 143298005176SNavdeep Parhar */ 14333098bcfcSNavdeep Parhar if (__predict_true(lq >= 1024)) { 1434671bf2b8SNavdeep Parhar t4_an_handler(iq, &d->rsp); 143598005176SNavdeep Parhar break; 143698005176SNavdeep Parhar } 143798005176SNavdeep Parhar 1438ec55567cSJohn Baldwin q = sc->sge.iqmap[lq - sc->sge.iq_start - 1439ec55567cSJohn Baldwin sc->sge.iq_base]; 1440733b9277SNavdeep Parhar if (atomic_cmpset_int(&q->state, IQS_IDLE, 1441733b9277SNavdeep Parhar IQS_BUSY)) { 14423098bcfcSNavdeep Parhar if (service_iq_fl(q, q->qsize / 16) == 0) { 1443da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&q->state, 1444733b9277SNavdeep Parhar IQS_BUSY, IQS_IDLE); 1445733b9277SNavdeep Parhar } else { 1446733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, 1447733b9277SNavdeep Parhar link); 1448733b9277SNavdeep Parhar } 1449733b9277SNavdeep Parhar } 1450733b9277SNavdeep Parhar break; 1451733b9277SNavdeep Parhar 1452733b9277SNavdeep Parhar default: 145398005176SNavdeep Parhar KASSERT(0, 145498005176SNavdeep Parhar ("%s: illegal response type %d on iq %p", 145598005176SNavdeep Parhar __func__, rsp_type, iq)); 145698005176SNavdeep Parhar log(LOG_ERR, 145798005176SNavdeep Parhar "%s: illegal response type %d on iq %p", 145898005176SNavdeep Parhar device_get_nameunit(sc->dev), rsp_type, iq); 145909fe6320SNavdeep Parhar break; 146054e4ee71SNavdeep Parhar } 146156599263SNavdeep Parhar 1462b2daa9a9SNavdeep Parhar d++; 1463b2daa9a9SNavdeep Parhar if (__predict_false(++iq->cidx == iq->sidx)) { 1464b2daa9a9SNavdeep Parhar iq->cidx = 0; 1465b2daa9a9SNavdeep Parhar iq->gen ^= F_RSPD_GEN; 1466b2daa9a9SNavdeep Parhar d = &iq->desc[0]; 1467b2daa9a9SNavdeep Parhar } 1468b2daa9a9SNavdeep Parhar if (__predict_false(++ndescs == limit)) { 1469315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, 1470733b9277SNavdeep Parhar V_CIDXINC(ndescs) | 1471733b9277SNavdeep Parhar V_INGRESSQID(iq->cntxt_id) | 1472733b9277SNavdeep Parhar V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX))); 1473733b9277SNavdeep Parhar ndescs = 0; 1474733b9277SNavdeep Parhar 14753098bcfcSNavdeep Parhar if (budget) { 14763098bcfcSNavdeep Parhar return (EINPROGRESS); 14773098bcfcSNavdeep Parhar } 14783098bcfcSNavdeep Parhar } 14793098bcfcSNavdeep Parhar } 14803098bcfcSNavdeep Parhar 14813098bcfcSNavdeep Parhar if (STAILQ_EMPTY(&iql)) 14823098bcfcSNavdeep Parhar break; 14833098bcfcSNavdeep Parhar 14843098bcfcSNavdeep Parhar /* 14853098bcfcSNavdeep Parhar * Process the head only, and send it to the back of the list if 14863098bcfcSNavdeep Parhar * it's still not done. 14873098bcfcSNavdeep Parhar */ 14883098bcfcSNavdeep Parhar q = STAILQ_FIRST(&iql); 14893098bcfcSNavdeep Parhar STAILQ_REMOVE_HEAD(&iql, link); 14903098bcfcSNavdeep Parhar if (service_iq_fl(q, q->qsize / 8) == 0) 1491da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE); 14923098bcfcSNavdeep Parhar else 14933098bcfcSNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, link); 14943098bcfcSNavdeep Parhar } 14953098bcfcSNavdeep Parhar 14963098bcfcSNavdeep Parhar t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 14973098bcfcSNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params)); 14983098bcfcSNavdeep Parhar 14993098bcfcSNavdeep Parhar return (0); 15003098bcfcSNavdeep Parhar } 15013098bcfcSNavdeep Parhar 1502ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 15033098bcfcSNavdeep Parhar static inline int 15043098bcfcSNavdeep Parhar sort_before_lro(struct lro_ctrl *lro) 15053098bcfcSNavdeep Parhar { 15063098bcfcSNavdeep Parhar 15073098bcfcSNavdeep Parhar return (lro->lro_mbuf_max != 0); 15083098bcfcSNavdeep Parhar } 1509ffbb373cSNavdeep Parhar #endif 15103098bcfcSNavdeep Parhar 1511e7e08444SNavdeep Parhar static inline uint64_t 1512e7e08444SNavdeep Parhar last_flit_to_ns(struct adapter *sc, uint64_t lf) 1513e7e08444SNavdeep Parhar { 1514e7e08444SNavdeep Parhar uint64_t n = be64toh(lf) & 0xfffffffffffffff; /* 60b, not 64b. */ 1515e7e08444SNavdeep Parhar 1516e7e08444SNavdeep Parhar if (n > UINT64_MAX / 1000000) 1517e7e08444SNavdeep Parhar return (n / sc->params.vpd.cclk * 1000000); 1518e7e08444SNavdeep Parhar else 1519e7e08444SNavdeep Parhar return (n * 1000000 / sc->params.vpd.cclk); 1520e7e08444SNavdeep Parhar } 1521e7e08444SNavdeep Parhar 152246e1e307SNavdeep Parhar static inline void 152346e1e307SNavdeep Parhar move_to_next_rxbuf(struct sge_fl *fl) 152446e1e307SNavdeep Parhar { 152546e1e307SNavdeep Parhar 152646e1e307SNavdeep Parhar fl->rx_offset = 0; 152746e1e307SNavdeep Parhar if (__predict_false((++fl->cidx & 7) == 0)) { 152846e1e307SNavdeep Parhar uint16_t cidx = fl->cidx >> 3; 152946e1e307SNavdeep Parhar 153046e1e307SNavdeep Parhar if (__predict_false(cidx == fl->sidx)) 153146e1e307SNavdeep Parhar fl->cidx = cidx = 0; 153246e1e307SNavdeep Parhar fl->hw_cidx = cidx; 153346e1e307SNavdeep Parhar } 153446e1e307SNavdeep Parhar } 153546e1e307SNavdeep Parhar 15363098bcfcSNavdeep Parhar /* 15373098bcfcSNavdeep Parhar * Deals with interrupts on an iq+fl queue. 15383098bcfcSNavdeep Parhar */ 15393098bcfcSNavdeep Parhar static int 15403098bcfcSNavdeep Parhar service_iq_fl(struct sge_iq *iq, int budget) 15413098bcfcSNavdeep Parhar { 15423098bcfcSNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); 15433098bcfcSNavdeep Parhar struct sge_fl *fl; 15443098bcfcSNavdeep Parhar struct adapter *sc = iq->adapter; 15453098bcfcSNavdeep Parhar struct iq_desc *d = &iq->desc[iq->cidx]; 154646e1e307SNavdeep Parhar int ndescs, limit; 154746e1e307SNavdeep Parhar int rsp_type, starved; 15483098bcfcSNavdeep Parhar uint32_t lq; 15493098bcfcSNavdeep Parhar uint16_t fl_hw_cidx; 15503098bcfcSNavdeep Parhar struct mbuf *m0; 15513098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6) 15523098bcfcSNavdeep Parhar const struct timeval lro_timeout = {0, sc->lro_timeout}; 15533098bcfcSNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 15543098bcfcSNavdeep Parhar #endif 15553098bcfcSNavdeep Parhar 15563098bcfcSNavdeep Parhar KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq)); 15573098bcfcSNavdeep Parhar MPASS(iq->flags & IQ_HAS_FL); 15583098bcfcSNavdeep Parhar 155946e1e307SNavdeep Parhar ndescs = 0; 15603098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6) 15613098bcfcSNavdeep Parhar if (iq->flags & IQ_ADJ_CREDIT) { 15623098bcfcSNavdeep Parhar MPASS(sort_before_lro(lro)); 15633098bcfcSNavdeep Parhar iq->flags &= ~IQ_ADJ_CREDIT; 15643098bcfcSNavdeep Parhar if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) { 15653098bcfcSNavdeep Parhar tcp_lro_flush_all(lro); 15663098bcfcSNavdeep Parhar t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) | 15673098bcfcSNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | 15683098bcfcSNavdeep Parhar V_SEINTARM(iq->intr_params)); 15693098bcfcSNavdeep Parhar return (0); 15703098bcfcSNavdeep Parhar } 15713098bcfcSNavdeep Parhar ndescs = 1; 15723098bcfcSNavdeep Parhar } 15733098bcfcSNavdeep Parhar #else 15743098bcfcSNavdeep Parhar MPASS((iq->flags & IQ_ADJ_CREDIT) == 0); 15753098bcfcSNavdeep Parhar #endif 15763098bcfcSNavdeep Parhar 157746e1e307SNavdeep Parhar limit = budget ? budget : iq->qsize / 16; 157846e1e307SNavdeep Parhar fl = &rxq->fl; 157946e1e307SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; /* stable snapshot */ 15803098bcfcSNavdeep Parhar while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) { 15813098bcfcSNavdeep Parhar 15823098bcfcSNavdeep Parhar rmb(); 15833098bcfcSNavdeep Parhar 15843098bcfcSNavdeep Parhar m0 = NULL; 15853098bcfcSNavdeep Parhar rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen); 15863098bcfcSNavdeep Parhar lq = be32toh(d->rsp.pldbuflen_qid); 15873098bcfcSNavdeep Parhar 15883098bcfcSNavdeep Parhar switch (rsp_type) { 15893098bcfcSNavdeep Parhar case X_RSPD_TYPE_FLBUF: 159046e1e307SNavdeep Parhar if (lq & F_RSPD_NEWBUF) { 159146e1e307SNavdeep Parhar if (fl->rx_offset > 0) 159246e1e307SNavdeep Parhar move_to_next_rxbuf(fl); 159346e1e307SNavdeep Parhar lq = G_RSPD_LEN(lq); 159446e1e307SNavdeep Parhar } 159546e1e307SNavdeep Parhar if (IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 4) { 159646e1e307SNavdeep Parhar FL_LOCK(fl); 159746e1e307SNavdeep Parhar refill_fl(sc, fl, 64); 159846e1e307SNavdeep Parhar FL_UNLOCK(fl); 159946e1e307SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; 160046e1e307SNavdeep Parhar } 16013098bcfcSNavdeep Parhar 16021486d2deSNavdeep Parhar if (d->rss.opcode == CPL_RX_PKT) { 16031486d2deSNavdeep Parhar if (__predict_true(eth_rx(sc, rxq, d, lq) == 0)) 16041486d2deSNavdeep Parhar break; 16051486d2deSNavdeep Parhar goto out; 16061486d2deSNavdeep Parhar } 16073098bcfcSNavdeep Parhar m0 = get_fl_payload(sc, fl, lq); 16083098bcfcSNavdeep Parhar if (__predict_false(m0 == NULL)) 16093098bcfcSNavdeep Parhar goto out; 1610e7e08444SNavdeep Parhar 16113098bcfcSNavdeep Parhar /* fall through */ 16123098bcfcSNavdeep Parhar 16133098bcfcSNavdeep Parhar case X_RSPD_TYPE_CPL: 16143098bcfcSNavdeep Parhar KASSERT(d->rss.opcode < NUM_CPL_CMDS, 16153098bcfcSNavdeep Parhar ("%s: bad opcode %02x.", __func__, d->rss.opcode)); 16163098bcfcSNavdeep Parhar t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0); 16173098bcfcSNavdeep Parhar break; 16183098bcfcSNavdeep Parhar 16193098bcfcSNavdeep Parhar case X_RSPD_TYPE_INTR: 16203098bcfcSNavdeep Parhar 16213098bcfcSNavdeep Parhar /* 16223098bcfcSNavdeep Parhar * There are 1K interrupt-capable queues (qids 0 16233098bcfcSNavdeep Parhar * through 1023). A response type indicating a 16243098bcfcSNavdeep Parhar * forwarded interrupt with a qid >= 1K is an 16253098bcfcSNavdeep Parhar * iWARP async notification. That is the only 16263098bcfcSNavdeep Parhar * acceptable indirect interrupt on this queue. 16273098bcfcSNavdeep Parhar */ 16283098bcfcSNavdeep Parhar if (__predict_false(lq < 1024)) { 16293098bcfcSNavdeep Parhar panic("%s: indirect interrupt on iq_fl %p " 16303098bcfcSNavdeep Parhar "with qid %u", __func__, iq, lq); 16313098bcfcSNavdeep Parhar } 16323098bcfcSNavdeep Parhar 16333098bcfcSNavdeep Parhar t4_an_handler(iq, &d->rsp); 16343098bcfcSNavdeep Parhar break; 16353098bcfcSNavdeep Parhar 16363098bcfcSNavdeep Parhar default: 16373098bcfcSNavdeep Parhar KASSERT(0, ("%s: illegal response type %d on iq %p", 16383098bcfcSNavdeep Parhar __func__, rsp_type, iq)); 16393098bcfcSNavdeep Parhar log(LOG_ERR, "%s: illegal response type %d on iq %p", 16403098bcfcSNavdeep Parhar device_get_nameunit(sc->dev), rsp_type, iq); 16413098bcfcSNavdeep Parhar break; 16423098bcfcSNavdeep Parhar } 16433098bcfcSNavdeep Parhar 16443098bcfcSNavdeep Parhar d++; 16453098bcfcSNavdeep Parhar if (__predict_false(++iq->cidx == iq->sidx)) { 16463098bcfcSNavdeep Parhar iq->cidx = 0; 16473098bcfcSNavdeep Parhar iq->gen ^= F_RSPD_GEN; 16483098bcfcSNavdeep Parhar d = &iq->desc[0]; 16493098bcfcSNavdeep Parhar } 16503098bcfcSNavdeep Parhar if (__predict_false(++ndescs == limit)) { 16513098bcfcSNavdeep Parhar t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 16523098bcfcSNavdeep Parhar V_INGRESSQID(iq->cntxt_id) | 16533098bcfcSNavdeep Parhar V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX))); 16543098bcfcSNavdeep Parhar 1655480e603cSNavdeep Parhar #if defined(INET) || defined(INET6) 1656480e603cSNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED && 165746f48ee5SNavdeep Parhar !sort_before_lro(lro) && 1658480e603cSNavdeep Parhar sc->lro_timeout != 0) { 16593098bcfcSNavdeep Parhar tcp_lro_flush_inactive(lro, &lro_timeout); 1660480e603cSNavdeep Parhar } 1661480e603cSNavdeep Parhar #endif 166246e1e307SNavdeep Parhar if (budget) 1663733b9277SNavdeep Parhar return (EINPROGRESS); 166446e1e307SNavdeep Parhar ndescs = 0; 16654d6db4e0SNavdeep Parhar } 1666861e42b2SNavdeep Parhar } 16673098bcfcSNavdeep Parhar out: 1668a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1669733b9277SNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED) { 167046f48ee5SNavdeep Parhar if (ndescs > 0 && lro->lro_mbuf_count > 8) { 167146f48ee5SNavdeep Parhar MPASS(sort_before_lro(lro)); 167246f48ee5SNavdeep Parhar /* hold back one credit and don't flush LRO state */ 167346f48ee5SNavdeep Parhar iq->flags |= IQ_ADJ_CREDIT; 167446f48ee5SNavdeep Parhar ndescs--; 167546f48ee5SNavdeep Parhar } else { 16766dd38b87SSepherosa Ziehau tcp_lro_flush_all(lro); 1677733b9277SNavdeep Parhar } 167846f48ee5SNavdeep Parhar } 1679733b9277SNavdeep Parhar #endif 1680733b9277SNavdeep Parhar 1681315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 1682733b9277SNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params)); 1683733b9277SNavdeep Parhar 1684733b9277SNavdeep Parhar FL_LOCK(fl); 168538035ed6SNavdeep Parhar starved = refill_fl(sc, fl, 64); 1686733b9277SNavdeep Parhar FL_UNLOCK(fl); 1687733b9277SNavdeep Parhar if (__predict_false(starved != 0)) 1688733b9277SNavdeep Parhar add_fl_to_sfl(sc, fl); 1689733b9277SNavdeep Parhar 1690733b9277SNavdeep Parhar return (0); 1691733b9277SNavdeep Parhar } 1692733b9277SNavdeep Parhar 169338035ed6SNavdeep Parhar static inline struct cluster_metadata * 169446e1e307SNavdeep Parhar cl_metadata(struct fl_sdesc *sd) 16951458bff9SNavdeep Parhar { 16961458bff9SNavdeep Parhar 169746e1e307SNavdeep Parhar return ((void *)(sd->cl + sd->moff)); 16981458bff9SNavdeep Parhar } 16991458bff9SNavdeep Parhar 170015c28f87SGleb Smirnoff static void 1701e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m) 17021458bff9SNavdeep Parhar { 1703d6f79b27SNavdeep Parhar struct cluster_metadata *clm = m->m_ext.ext_arg1; 17041458bff9SNavdeep Parhar 1705d6f79b27SNavdeep Parhar uma_zfree(clm->zone, clm->cl); 170682eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 17071458bff9SNavdeep Parhar } 17081458bff9SNavdeep Parhar 170938035ed6SNavdeep Parhar /* 171046e1e307SNavdeep Parhar * The mbuf returned comes from zone_muf and carries the payload in one of these 171146e1e307SNavdeep Parhar * ways 171246e1e307SNavdeep Parhar * a) complete frame inside the mbuf 171346e1e307SNavdeep Parhar * b) m_cljset (for clusters without metadata) 171446e1e307SNavdeep Parhar * d) m_extaddref (cluster with metadata) 171538035ed6SNavdeep Parhar */ 17161458bff9SNavdeep Parhar static struct mbuf * 1717b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset, 1718b741402cSNavdeep Parhar int remaining) 171938035ed6SNavdeep Parhar { 172038035ed6SNavdeep Parhar struct mbuf *m; 172138035ed6SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 172246e1e307SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx]; 172346e1e307SNavdeep Parhar struct cluster_metadata *clm; 1724b741402cSNavdeep Parhar int len, blen; 172538035ed6SNavdeep Parhar caddr_t payload; 172638035ed6SNavdeep Parhar 1727e3207e19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 172846e1e307SNavdeep Parhar u_int l, pad; 1729b741402cSNavdeep Parhar 173046e1e307SNavdeep Parhar blen = rxb->size2 - fl->rx_offset; /* max possible in this buf */ 173146e1e307SNavdeep Parhar len = min(remaining, blen); 173246e1e307SNavdeep Parhar payload = sd->cl + fl->rx_offset; 173346e1e307SNavdeep Parhar 173446e1e307SNavdeep Parhar l = fr_offset + len; 173546e1e307SNavdeep Parhar pad = roundup2(l, fl->buf_boundary) - l; 173646e1e307SNavdeep Parhar if (fl->rx_offset + len + pad < rxb->size2) 1737b741402cSNavdeep Parhar blen = len + pad; 173846e1e307SNavdeep Parhar MPASS(fl->rx_offset + blen <= rxb->size2); 1739e3207e19SNavdeep Parhar } else { 1740e3207e19SNavdeep Parhar MPASS(fl->rx_offset == 0); /* not packing */ 174146e1e307SNavdeep Parhar blen = rxb->size1; 174246e1e307SNavdeep Parhar len = min(remaining, blen); 174346e1e307SNavdeep Parhar payload = sd->cl; 1744e3207e19SNavdeep Parhar } 174538035ed6SNavdeep Parhar 174646e1e307SNavdeep Parhar if (fr_offset == 0) { 174746e1e307SNavdeep Parhar m = m_gethdr(M_NOWAIT, MT_DATA); 174846e1e307SNavdeep Parhar if (__predict_false(m == NULL)) 174946e1e307SNavdeep Parhar return (NULL); 175046e1e307SNavdeep Parhar m->m_pkthdr.len = remaining; 175146e1e307SNavdeep Parhar } else { 175246e1e307SNavdeep Parhar m = m_get(M_NOWAIT, MT_DATA); 175346e1e307SNavdeep Parhar if (__predict_false(m == NULL)) 175446e1e307SNavdeep Parhar return (NULL); 175546e1e307SNavdeep Parhar } 175646e1e307SNavdeep Parhar m->m_len = len; 1757b741402cSNavdeep Parhar 175838035ed6SNavdeep Parhar if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) { 175938035ed6SNavdeep Parhar /* copy data to mbuf */ 176038035ed6SNavdeep Parhar bcopy(payload, mtod(m, caddr_t), len); 176146e1e307SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 176246e1e307SNavdeep Parhar fl->rx_offset += blen; 176346e1e307SNavdeep Parhar MPASS(fl->rx_offset <= rxb->size2); 176446e1e307SNavdeep Parhar if (fl->rx_offset < rxb->size2) 176546e1e307SNavdeep Parhar return (m); /* without advancing the cidx */ 176646e1e307SNavdeep Parhar } 176746e1e307SNavdeep Parhar } else if (fl->flags & FL_BUF_PACKING) { 176846e1e307SNavdeep Parhar clm = cl_metadata(sd); 1769a9c4062aSNavdeep Parhar if (sd->nmbuf++ == 0) { 1770a9c4062aSNavdeep Parhar clm->refcount = 1; 177146e1e307SNavdeep Parhar clm->zone = rxb->zone; 1772d6f79b27SNavdeep Parhar clm->cl = sd->cl; 1773a9c4062aSNavdeep Parhar counter_u64_add(extfree_refs, 1); 1774a9c4062aSNavdeep Parhar } 1775d6f79b27SNavdeep Parhar m_extaddref(m, payload, blen, &clm->refcount, rxb_free, clm, 1776d6f79b27SNavdeep Parhar NULL); 177738035ed6SNavdeep Parhar 177846e1e307SNavdeep Parhar fl->rx_offset += blen; 177946e1e307SNavdeep Parhar MPASS(fl->rx_offset <= rxb->size2); 178046e1e307SNavdeep Parhar if (fl->rx_offset < rxb->size2) 178146e1e307SNavdeep Parhar return (m); /* without advancing the cidx */ 1782ccc69b2fSNavdeep Parhar } else { 178346e1e307SNavdeep Parhar m_cljset(m, sd->cl, rxb->type); 178438035ed6SNavdeep Parhar sd->cl = NULL; /* consumed, not a recycle candidate */ 178538035ed6SNavdeep Parhar } 178638035ed6SNavdeep Parhar 178746e1e307SNavdeep Parhar move_to_next_rxbuf(fl); 178838035ed6SNavdeep Parhar 178938035ed6SNavdeep Parhar return (m); 179038035ed6SNavdeep Parhar } 179138035ed6SNavdeep Parhar 179238035ed6SNavdeep Parhar static struct mbuf * 179346e1e307SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, const u_int plen) 17941458bff9SNavdeep Parhar { 179538035ed6SNavdeep Parhar struct mbuf *m0, *m, **pnext; 1796b741402cSNavdeep Parhar u_int remaining; 17971458bff9SNavdeep Parhar 17984d6db4e0SNavdeep Parhar if (__predict_false(fl->flags & FL_BUF_RESUME)) { 1799368541baSNavdeep Parhar M_ASSERTPKTHDR(fl->m0); 180046e1e307SNavdeep Parhar MPASS(fl->m0->m_pkthdr.len == plen); 180146e1e307SNavdeep Parhar MPASS(fl->remaining < plen); 18021458bff9SNavdeep Parhar 180338035ed6SNavdeep Parhar m0 = fl->m0; 180438035ed6SNavdeep Parhar pnext = fl->pnext; 1805b741402cSNavdeep Parhar remaining = fl->remaining; 18064d6db4e0SNavdeep Parhar fl->flags &= ~FL_BUF_RESUME; 180738035ed6SNavdeep Parhar goto get_segment; 18081458bff9SNavdeep Parhar } 18091458bff9SNavdeep Parhar 18101458bff9SNavdeep Parhar /* 181138035ed6SNavdeep Parhar * Payload starts at rx_offset in the current hw buffer. Its length is 181238035ed6SNavdeep Parhar * 'len' and it may span multiple hw buffers. 18131458bff9SNavdeep Parhar */ 18141458bff9SNavdeep Parhar 181546e1e307SNavdeep Parhar m0 = get_scatter_segment(sc, fl, 0, plen); 1816368541baSNavdeep Parhar if (m0 == NULL) 18174d6db4e0SNavdeep Parhar return (NULL); 181846e1e307SNavdeep Parhar remaining = plen - m0->m_len; 181938035ed6SNavdeep Parhar pnext = &m0->m_next; 1820b741402cSNavdeep Parhar while (remaining > 0) { 182138035ed6SNavdeep Parhar get_segment: 182238035ed6SNavdeep Parhar MPASS(fl->rx_offset == 0); 182346e1e307SNavdeep Parhar m = get_scatter_segment(sc, fl, plen - remaining, remaining); 18244d6db4e0SNavdeep Parhar if (__predict_false(m == NULL)) { 182538035ed6SNavdeep Parhar fl->m0 = m0; 182638035ed6SNavdeep Parhar fl->pnext = pnext; 1827b741402cSNavdeep Parhar fl->remaining = remaining; 18284d6db4e0SNavdeep Parhar fl->flags |= FL_BUF_RESUME; 18294d6db4e0SNavdeep Parhar return (NULL); 18301458bff9SNavdeep Parhar } 183138035ed6SNavdeep Parhar *pnext = m; 183238035ed6SNavdeep Parhar pnext = &m->m_next; 1833b741402cSNavdeep Parhar remaining -= m->m_len; 1834733b9277SNavdeep Parhar } 183538035ed6SNavdeep Parhar *pnext = NULL; 18364d6db4e0SNavdeep Parhar 1837dbbf46c4SNavdeep Parhar M_ASSERTPKTHDR(m0); 1838733b9277SNavdeep Parhar return (m0); 1839733b9277SNavdeep Parhar } 1840733b9277SNavdeep Parhar 1841733b9277SNavdeep Parhar static int 184287bbb333SNavdeep Parhar skip_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset, 184387bbb333SNavdeep Parhar int remaining) 184487bbb333SNavdeep Parhar { 184587bbb333SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 184687bbb333SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx]; 184787bbb333SNavdeep Parhar int len, blen; 184887bbb333SNavdeep Parhar 184987bbb333SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 185087bbb333SNavdeep Parhar u_int l, pad; 185187bbb333SNavdeep Parhar 185287bbb333SNavdeep Parhar blen = rxb->size2 - fl->rx_offset; /* max possible in this buf */ 185387bbb333SNavdeep Parhar len = min(remaining, blen); 185487bbb333SNavdeep Parhar 185587bbb333SNavdeep Parhar l = fr_offset + len; 185687bbb333SNavdeep Parhar pad = roundup2(l, fl->buf_boundary) - l; 185787bbb333SNavdeep Parhar if (fl->rx_offset + len + pad < rxb->size2) 185887bbb333SNavdeep Parhar blen = len + pad; 185987bbb333SNavdeep Parhar fl->rx_offset += blen; 186087bbb333SNavdeep Parhar MPASS(fl->rx_offset <= rxb->size2); 186187bbb333SNavdeep Parhar if (fl->rx_offset < rxb->size2) 186287bbb333SNavdeep Parhar return (len); /* without advancing the cidx */ 186387bbb333SNavdeep Parhar } else { 186487bbb333SNavdeep Parhar MPASS(fl->rx_offset == 0); /* not packing */ 186587bbb333SNavdeep Parhar blen = rxb->size1; 186687bbb333SNavdeep Parhar len = min(remaining, blen); 186787bbb333SNavdeep Parhar } 186887bbb333SNavdeep Parhar move_to_next_rxbuf(fl); 186987bbb333SNavdeep Parhar return (len); 187087bbb333SNavdeep Parhar } 187187bbb333SNavdeep Parhar 187287bbb333SNavdeep Parhar static inline void 187387bbb333SNavdeep Parhar skip_fl_payload(struct adapter *sc, struct sge_fl *fl, int plen) 187487bbb333SNavdeep Parhar { 187587bbb333SNavdeep Parhar int remaining, fr_offset, len; 187687bbb333SNavdeep Parhar 187787bbb333SNavdeep Parhar fr_offset = 0; 187887bbb333SNavdeep Parhar remaining = plen; 187987bbb333SNavdeep Parhar while (remaining > 0) { 188087bbb333SNavdeep Parhar len = skip_scatter_segment(sc, fl, fr_offset, remaining); 188187bbb333SNavdeep Parhar fr_offset += len; 188287bbb333SNavdeep Parhar remaining -= len; 188387bbb333SNavdeep Parhar } 188487bbb333SNavdeep Parhar } 188587bbb333SNavdeep Parhar 188687bbb333SNavdeep Parhar static inline int 188787bbb333SNavdeep Parhar get_segment_len(struct adapter *sc, struct sge_fl *fl, int plen) 188887bbb333SNavdeep Parhar { 188987bbb333SNavdeep Parhar int len; 189087bbb333SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 189187bbb333SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx]; 189287bbb333SNavdeep Parhar 189387bbb333SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) 189487bbb333SNavdeep Parhar len = rxb->size2 - fl->rx_offset; 189587bbb333SNavdeep Parhar else 189687bbb333SNavdeep Parhar len = rxb->size1; 189787bbb333SNavdeep Parhar 189887bbb333SNavdeep Parhar return (min(plen, len)); 189987bbb333SNavdeep Parhar } 190087bbb333SNavdeep Parhar 190187bbb333SNavdeep Parhar static int 19021486d2deSNavdeep Parhar eth_rx(struct adapter *sc, struct sge_rxq *rxq, const struct iq_desc *d, 19031486d2deSNavdeep Parhar u_int plen) 1904733b9277SNavdeep Parhar { 19051486d2deSNavdeep Parhar struct mbuf *m0; 1906733b9277SNavdeep Parhar struct ifnet *ifp = rxq->ifp; 19071486d2deSNavdeep Parhar struct sge_fl *fl = &rxq->fl; 190887bbb333SNavdeep Parhar struct vi_info *vi = ifp->if_softc; 19091486d2deSNavdeep Parhar const struct cpl_rx_pkt *cpl; 1910a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1911733b9277SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1912733b9277SNavdeep Parhar #endif 1913a4a4ad2dSNavdeep Parhar uint16_t err_vec, tnl_type, tnlhdr_len; 191470ca6229SNavdeep Parhar static const int sw_hashtype[4][2] = { 191570ca6229SNavdeep Parhar {M_HASHTYPE_NONE, M_HASHTYPE_NONE}, 191670ca6229SNavdeep Parhar {M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6}, 191770ca6229SNavdeep Parhar {M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6}, 191870ca6229SNavdeep Parhar {M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6}, 191970ca6229SNavdeep Parhar }; 1920a4a4ad2dSNavdeep Parhar static const int sw_csum_flags[2][2] = { 1921a4a4ad2dSNavdeep Parhar { 1922a4a4ad2dSNavdeep Parhar /* IP, inner IP */ 1923a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1924a4a4ad2dSNavdeep Parhar CSUM_L3_CALC | CSUM_L3_VALID | 1925a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1926a4a4ad2dSNavdeep Parhar CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID | 1927a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1928a4a4ad2dSNavdeep Parhar 1929a4a4ad2dSNavdeep Parhar /* IP, inner IP6 */ 1930a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1931a4a4ad2dSNavdeep Parhar CSUM_L3_CALC | CSUM_L3_VALID | 1932a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1933a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1934a4a4ad2dSNavdeep Parhar }, 1935a4a4ad2dSNavdeep Parhar { 1936a4a4ad2dSNavdeep Parhar /* IP6, inner IP */ 1937a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1938a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1939a4a4ad2dSNavdeep Parhar CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID | 1940a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1941a4a4ad2dSNavdeep Parhar 1942a4a4ad2dSNavdeep Parhar /* IP6, inner IP6 */ 1943a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1944a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1945a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1946a4a4ad2dSNavdeep Parhar }, 1947a4a4ad2dSNavdeep Parhar }; 1948733b9277SNavdeep Parhar 19491486d2deSNavdeep Parhar MPASS(plen > sc->params.sge.fl_pktshift); 195087bbb333SNavdeep Parhar if (vi->pfil != NULL && PFIL_HOOKED_IN(vi->pfil) && 195187bbb333SNavdeep Parhar __predict_true((fl->flags & FL_BUF_RESUME) == 0)) { 195287bbb333SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 195387bbb333SNavdeep Parhar caddr_t frame; 195487bbb333SNavdeep Parhar int rc, slen; 195587bbb333SNavdeep Parhar 195687bbb333SNavdeep Parhar slen = get_segment_len(sc, fl, plen) - 195787bbb333SNavdeep Parhar sc->params.sge.fl_pktshift; 195887bbb333SNavdeep Parhar frame = sd->cl + fl->rx_offset + sc->params.sge.fl_pktshift; 195987bbb333SNavdeep Parhar CURVNET_SET_QUIET(ifp->if_vnet); 196087bbb333SNavdeep Parhar rc = pfil_run_hooks(vi->pfil, frame, ifp, 196187bbb333SNavdeep Parhar slen | PFIL_MEMPTR | PFIL_IN, NULL); 196287bbb333SNavdeep Parhar CURVNET_RESTORE(); 196387bbb333SNavdeep Parhar if (rc == PFIL_DROPPED || rc == PFIL_CONSUMED) { 196487bbb333SNavdeep Parhar skip_fl_payload(sc, fl, plen); 196587bbb333SNavdeep Parhar return (0); 196687bbb333SNavdeep Parhar } 196787bbb333SNavdeep Parhar if (rc == PFIL_REALLOCED) { 196887bbb333SNavdeep Parhar skip_fl_payload(sc, fl, plen); 196987bbb333SNavdeep Parhar m0 = pfil_mem2mbuf(frame); 197087bbb333SNavdeep Parhar goto have_mbuf; 197187bbb333SNavdeep Parhar } 197287bbb333SNavdeep Parhar } 197387bbb333SNavdeep Parhar 19741486d2deSNavdeep Parhar m0 = get_fl_payload(sc, fl, plen); 19751486d2deSNavdeep Parhar if (__predict_false(m0 == NULL)) 19761486d2deSNavdeep Parhar return (ENOMEM); 1977733b9277SNavdeep Parhar 197890e7434aSNavdeep Parhar m0->m_pkthdr.len -= sc->params.sge.fl_pktshift; 197990e7434aSNavdeep Parhar m0->m_len -= sc->params.sge.fl_pktshift; 198090e7434aSNavdeep Parhar m0->m_data += sc->params.sge.fl_pktshift; 198154e4ee71SNavdeep Parhar 198287bbb333SNavdeep Parhar have_mbuf: 198354e4ee71SNavdeep Parhar m0->m_pkthdr.rcvif = ifp; 19841486d2deSNavdeep Parhar M_HASHTYPE_SET(m0, sw_hashtype[d->rss.hash_type][d->rss.ipv6]); 19851486d2deSNavdeep Parhar m0->m_pkthdr.flowid = be32toh(d->rss.hash_val); 198654e4ee71SNavdeep Parhar 19871486d2deSNavdeep Parhar cpl = (const void *)(&d->rss + 1); 1988a4a4ad2dSNavdeep Parhar if (sc->params.tp.rx_pkt_encap) { 1989a4a4ad2dSNavdeep Parhar const uint16_t ev = be16toh(cpl->err_vec); 19909600bf00SNavdeep Parhar 1991a4a4ad2dSNavdeep Parhar err_vec = G_T6_COMPR_RXERR_VEC(ev); 1992a4a4ad2dSNavdeep Parhar tnl_type = G_T6_RX_TNL_TYPE(ev); 1993a4a4ad2dSNavdeep Parhar tnlhdr_len = G_T6_RX_TNLHDR_LEN(ev); 1994a4a4ad2dSNavdeep Parhar } else { 1995a4a4ad2dSNavdeep Parhar err_vec = be16toh(cpl->err_vec); 1996a4a4ad2dSNavdeep Parhar tnl_type = 0; 1997a4a4ad2dSNavdeep Parhar tnlhdr_len = 0; 1998a4a4ad2dSNavdeep Parhar } 1999a4a4ad2dSNavdeep Parhar if (cpl->csum_calc && err_vec == 0) { 2000a4a4ad2dSNavdeep Parhar int ipv6 = !!(cpl->l2info & htobe32(F_RXF_IP6)); 2001a4a4ad2dSNavdeep Parhar 2002a4a4ad2dSNavdeep Parhar /* checksum(s) calculated and found to be correct. */ 2003a4a4ad2dSNavdeep Parhar 2004a4a4ad2dSNavdeep Parhar MPASS((cpl->l2info & htobe32(F_RXF_IP)) ^ 2005a4a4ad2dSNavdeep Parhar (cpl->l2info & htobe32(F_RXF_IP6))); 200654e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = be16toh(cpl->csum); 2007a4a4ad2dSNavdeep Parhar if (tnl_type == 0) { 2008a4a4ad2dSNavdeep Parhar if (!ipv6 && ifp->if_capenable & IFCAP_RXCSUM) { 2009a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L3_CALC | 2010a4a4ad2dSNavdeep Parhar CSUM_L3_VALID | CSUM_L4_CALC | 2011a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2012a4a4ad2dSNavdeep Parhar } else if (ipv6 && ifp->if_capenable & IFCAP_RXCSUM_IPV6) { 2013a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L4_CALC | 2014a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2015a4a4ad2dSNavdeep Parhar } 2016a4a4ad2dSNavdeep Parhar rxq->rxcsum++; 2017a4a4ad2dSNavdeep Parhar } else { 2018a4a4ad2dSNavdeep Parhar MPASS(tnl_type == RX_PKT_TNL_TYPE_VXLAN); 2019d107ee06SNavdeep Parhar 2020d107ee06SNavdeep Parhar M_HASHTYPE_SETINNER(m0); 2021a4a4ad2dSNavdeep Parhar if (__predict_false(cpl->ip_frag)) { 2022a4a4ad2dSNavdeep Parhar /* 2023a4a4ad2dSNavdeep Parhar * csum_data is for the inner frame (which is an 2024a4a4ad2dSNavdeep Parhar * IP fragment) and is not 0xffff. There is no 2025a4a4ad2dSNavdeep Parhar * way to pass the inner csum_data to the stack. 2026a4a4ad2dSNavdeep Parhar * We don't want the stack to use the inner 2027a4a4ad2dSNavdeep Parhar * csum_data to validate the outer frame or it 2028a4a4ad2dSNavdeep Parhar * will get rejected. So we fix csum_data here 2029a4a4ad2dSNavdeep Parhar * and let sw do the checksum of inner IP 2030a4a4ad2dSNavdeep Parhar * fragments. 2031a4a4ad2dSNavdeep Parhar * 2032a4a4ad2dSNavdeep Parhar * XXX: Need 32b for csum_data2 in an rx mbuf. 2033a4a4ad2dSNavdeep Parhar * Maybe stuff it into rcv_tstmp? 2034a4a4ad2dSNavdeep Parhar */ 203554e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = 0xffff; 2036a4a4ad2dSNavdeep Parhar if (ipv6) { 2037a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L4_CALC | 2038a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2039a4a4ad2dSNavdeep Parhar } else { 2040a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L3_CALC | 2041a4a4ad2dSNavdeep Parhar CSUM_L3_VALID | CSUM_L4_CALC | 2042a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2043a4a4ad2dSNavdeep Parhar } 2044a4a4ad2dSNavdeep Parhar } else { 2045a4a4ad2dSNavdeep Parhar int outer_ipv6; 2046a4a4ad2dSNavdeep Parhar 2047a4a4ad2dSNavdeep Parhar MPASS(m0->m_pkthdr.csum_data == 0xffff); 2048a4a4ad2dSNavdeep Parhar 2049a4a4ad2dSNavdeep Parhar outer_ipv6 = tnlhdr_len >= 2050a4a4ad2dSNavdeep Parhar sizeof(struct ether_header) + 2051a4a4ad2dSNavdeep Parhar sizeof(struct ip6_hdr); 2052a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = 2053a4a4ad2dSNavdeep Parhar sw_csum_flags[outer_ipv6][ipv6]; 2054a4a4ad2dSNavdeep Parhar } 2055a4a4ad2dSNavdeep Parhar rxq->vxlan_rxcsum++; 2056a4a4ad2dSNavdeep Parhar } 205754e4ee71SNavdeep Parhar } 205854e4ee71SNavdeep Parhar 205954e4ee71SNavdeep Parhar if (cpl->vlan_ex) { 206054e4ee71SNavdeep Parhar m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan); 206154e4ee71SNavdeep Parhar m0->m_flags |= M_VLANTAG; 206254e4ee71SNavdeep Parhar rxq->vlan_extraction++; 206354e4ee71SNavdeep Parhar } 206454e4ee71SNavdeep Parhar 20651486d2deSNavdeep Parhar if (rxq->iq.flags & IQ_RX_TIMESTAMP) { 20661486d2deSNavdeep Parhar /* 20671486d2deSNavdeep Parhar * Fill up rcv_tstmp but do not set M_TSTMP. 20681486d2deSNavdeep Parhar * rcv_tstmp is not in the format that the 20691486d2deSNavdeep Parhar * kernel expects and we don't want to mislead 20701486d2deSNavdeep Parhar * it. For now this is only for custom code 20711486d2deSNavdeep Parhar * that knows how to interpret cxgbe's stamp. 20721486d2deSNavdeep Parhar */ 20731486d2deSNavdeep Parhar m0->m_pkthdr.rcv_tstmp = 20741486d2deSNavdeep Parhar last_flit_to_ns(sc, d->rsp.u.last_flit); 20751486d2deSNavdeep Parhar #ifdef notyet 20761486d2deSNavdeep Parhar m0->m_flags |= M_TSTMP; 20771486d2deSNavdeep Parhar #endif 20781486d2deSNavdeep Parhar } 20791486d2deSNavdeep Parhar 208050575ce1SAndrew Gallatin #ifdef NUMA 208150575ce1SAndrew Gallatin m0->m_pkthdr.numa_domain = ifp->if_numa_domain; 208250575ce1SAndrew Gallatin #endif 2083a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 2084a4a4ad2dSNavdeep Parhar if (rxq->iq.flags & IQ_LRO_ENABLED && tnl_type == 0 && 20859087a3dfSNavdeep Parhar (M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV4 || 20869087a3dfSNavdeep Parhar M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV6)) { 208746f48ee5SNavdeep Parhar if (sort_before_lro(lro)) { 208846f48ee5SNavdeep Parhar tcp_lro_queue_mbuf(lro, m0); 208946f48ee5SNavdeep Parhar return (0); /* queued for sort, then LRO */ 209046f48ee5SNavdeep Parhar } 209146f48ee5SNavdeep Parhar if (tcp_lro_rx(lro, m0, 0) == 0) 209246f48ee5SNavdeep Parhar return (0); /* queued for LRO */ 209346f48ee5SNavdeep Parhar } 209454e4ee71SNavdeep Parhar #endif 20957d29df59SNavdeep Parhar ifp->if_input(ifp, m0); 209654e4ee71SNavdeep Parhar 2097733b9277SNavdeep Parhar return (0); 209854e4ee71SNavdeep Parhar } 209954e4ee71SNavdeep Parhar 2100733b9277SNavdeep Parhar /* 21017951040fSNavdeep Parhar * Must drain the wrq or make sure that someone else will. 21027951040fSNavdeep Parhar */ 21037951040fSNavdeep Parhar static void 21047951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n) 21057951040fSNavdeep Parhar { 21067951040fSNavdeep Parhar struct sge_wrq *wrq = arg; 21077951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 21087951040fSNavdeep Parhar 21097951040fSNavdeep Parhar EQ_LOCK(eq); 21107951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 21117951040fSNavdeep Parhar drain_wrq_wr_list(wrq->adapter, wrq); 21127951040fSNavdeep Parhar EQ_UNLOCK(eq); 21137951040fSNavdeep Parhar } 21147951040fSNavdeep Parhar 21157951040fSNavdeep Parhar static void 21167951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq) 21177951040fSNavdeep Parhar { 21187951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 21197951040fSNavdeep Parhar u_int available, dbdiff; /* # of hardware descriptors */ 21207951040fSNavdeep Parhar u_int n; 21217951040fSNavdeep Parhar struct wrqe *wr; 21227951040fSNavdeep Parhar struct fw_eth_tx_pkt_wr *dst; /* any fw WR struct will do */ 21237951040fSNavdeep Parhar 21247951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 21257951040fSNavdeep Parhar MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs)); 21267951040fSNavdeep Parhar wr = STAILQ_FIRST(&wrq->wr_list); 21277951040fSNavdeep Parhar MPASS(wr != NULL); /* Must be called with something useful to do */ 2128cda2ab0eSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 2129cda2ab0eSNavdeep Parhar dbdiff = 0; 21307951040fSNavdeep Parhar 21317951040fSNavdeep Parhar do { 21327951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 21337951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 21347951040fSNavdeep Parhar available = eq->sidx - 1; 21357951040fSNavdeep Parhar else 21367951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 21377951040fSNavdeep Parhar 21387951040fSNavdeep Parhar MPASS(wr->wrq == wrq); 21397951040fSNavdeep Parhar n = howmany(wr->wr_len, EQ_ESIZE); 21407951040fSNavdeep Parhar if (available < n) 2141cda2ab0eSNavdeep Parhar break; 21427951040fSNavdeep Parhar 21437951040fSNavdeep Parhar dst = (void *)&eq->desc[eq->pidx]; 21447951040fSNavdeep Parhar if (__predict_true(eq->sidx - eq->pidx > n)) { 21457951040fSNavdeep Parhar /* Won't wrap, won't end exactly at the status page. */ 21467951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, wr->wr_len); 21477951040fSNavdeep Parhar eq->pidx += n; 21487951040fSNavdeep Parhar } else { 21497951040fSNavdeep Parhar int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE; 21507951040fSNavdeep Parhar 21517951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, first_portion); 21527951040fSNavdeep Parhar if (wr->wr_len > first_portion) { 21537951040fSNavdeep Parhar bcopy(&wr->wr[first_portion], &eq->desc[0], 21547951040fSNavdeep Parhar wr->wr_len - first_portion); 21557951040fSNavdeep Parhar } 21567951040fSNavdeep Parhar eq->pidx = n - (eq->sidx - eq->pidx); 21577951040fSNavdeep Parhar } 21580459a175SNavdeep Parhar wrq->tx_wrs_copied++; 21597951040fSNavdeep Parhar 21607951040fSNavdeep Parhar if (available < eq->sidx / 4 && 21617951040fSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 2162ddf09ad6SNavdeep Parhar /* 2163ddf09ad6SNavdeep Parhar * XXX: This is not 100% reliable with some 2164ddf09ad6SNavdeep Parhar * types of WRs. But this is a very unusual 2165ddf09ad6SNavdeep Parhar * situation for an ofld/ctrl queue anyway. 2166ddf09ad6SNavdeep Parhar */ 21677951040fSNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 21687951040fSNavdeep Parhar F_FW_WR_EQUEQ); 21697951040fSNavdeep Parhar } 21707951040fSNavdeep Parhar 21717951040fSNavdeep Parhar dbdiff += n; 21727951040fSNavdeep Parhar if (dbdiff >= 16) { 21737951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 21747951040fSNavdeep Parhar dbdiff = 0; 21757951040fSNavdeep Parhar } 21767951040fSNavdeep Parhar 21777951040fSNavdeep Parhar STAILQ_REMOVE_HEAD(&wrq->wr_list, link); 21787951040fSNavdeep Parhar free_wrqe(wr); 21797951040fSNavdeep Parhar MPASS(wrq->nwr_pending > 0); 21807951040fSNavdeep Parhar wrq->nwr_pending--; 21817951040fSNavdeep Parhar MPASS(wrq->ndesc_needed >= n); 21827951040fSNavdeep Parhar wrq->ndesc_needed -= n; 21837951040fSNavdeep Parhar } while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL); 21847951040fSNavdeep Parhar 21857951040fSNavdeep Parhar if (dbdiff) 21867951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 21877951040fSNavdeep Parhar } 21887951040fSNavdeep Parhar 21897951040fSNavdeep Parhar /* 2190733b9277SNavdeep Parhar * Doesn't fail. Holds on to work requests it can't send right away. 2191733b9277SNavdeep Parhar */ 219209fe6320SNavdeep Parhar void 219309fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr) 2194733b9277SNavdeep Parhar { 2195733b9277SNavdeep Parhar #ifdef INVARIANTS 21967951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 2197733b9277SNavdeep Parhar #endif 2198733b9277SNavdeep Parhar 21997951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 22007951040fSNavdeep Parhar MPASS(wr != NULL); 22017951040fSNavdeep Parhar MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN); 22027951040fSNavdeep Parhar MPASS((wr->wr_len & 0x7) == 0); 2203733b9277SNavdeep Parhar 22047951040fSNavdeep Parhar STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link); 22057951040fSNavdeep Parhar wrq->nwr_pending++; 22067951040fSNavdeep Parhar wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE); 2207733b9277SNavdeep Parhar 22087951040fSNavdeep Parhar if (!TAILQ_EMPTY(&wrq->incomplete_wrs)) 22097951040fSNavdeep Parhar return; /* commit_wrq_wr will drain wr_list as well. */ 2210733b9277SNavdeep Parhar 22117951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 2212733b9277SNavdeep Parhar 22137951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 22147951040fSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 221554e4ee71SNavdeep Parhar } 221654e4ee71SNavdeep Parhar 221754e4ee71SNavdeep Parhar void 221854e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp) 221954e4ee71SNavdeep Parhar { 2220fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 22217c228be3SNavdeep Parhar struct adapter *sc = vi->adapter; 222254e4ee71SNavdeep Parhar struct sge_rxq *rxq; 22236eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 22246eb3180fSNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 22256eb3180fSNavdeep Parhar #endif 222654e4ee71SNavdeep Parhar struct sge_fl *fl; 22276a59b994SNavdeep Parhar int i, maxp; 222854e4ee71SNavdeep Parhar 22296a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, false); 2230fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 223154e4ee71SNavdeep Parhar fl = &rxq->fl; 223254e4ee71SNavdeep Parhar 223354e4ee71SNavdeep Parhar FL_LOCK(fl); 223446e1e307SNavdeep Parhar fl->zidx = find_refill_source(sc, maxp, 223546e1e307SNavdeep Parhar fl->flags & FL_BUF_PACKING); 223654e4ee71SNavdeep Parhar FL_UNLOCK(fl); 223754e4ee71SNavdeep Parhar } 22386eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 22396a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, true); 2240fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 22416eb3180fSNavdeep Parhar fl = &ofld_rxq->fl; 22426eb3180fSNavdeep Parhar 22436eb3180fSNavdeep Parhar FL_LOCK(fl); 224446e1e307SNavdeep Parhar fl->zidx = find_refill_source(sc, maxp, 224546e1e307SNavdeep Parhar fl->flags & FL_BUF_PACKING); 22466eb3180fSNavdeep Parhar FL_UNLOCK(fl); 22476eb3180fSNavdeep Parhar } 22486eb3180fSNavdeep Parhar #endif 224954e4ee71SNavdeep Parhar } 225054e4ee71SNavdeep Parhar 22517951040fSNavdeep Parhar static inline int 22527951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m) 2253733b9277SNavdeep Parhar { 22540835ddc7SNavdeep Parhar 22557951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 2256a4a4ad2dSNavdeep Parhar KASSERT(m->m_pkthdr.inner_l5hlen > 0, 22577951040fSNavdeep Parhar ("%s: mbuf %p missing information on # of segments.", __func__, m)); 22587951040fSNavdeep Parhar 2259a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.inner_l5hlen); 22607951040fSNavdeep Parhar } 22617951040fSNavdeep Parhar 22627951040fSNavdeep Parhar static inline void 22637951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs) 22647951040fSNavdeep Parhar { 22657951040fSNavdeep Parhar 22667951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 2267a4a4ad2dSNavdeep Parhar m->m_pkthdr.inner_l5hlen = nsegs; 22687951040fSNavdeep Parhar } 22697951040fSNavdeep Parhar 22707951040fSNavdeep Parhar static inline int 22715cdaef71SJohn Baldwin mbuf_cflags(struct mbuf *m) 22725cdaef71SJohn Baldwin { 22735cdaef71SJohn Baldwin 22745cdaef71SJohn Baldwin M_ASSERTPKTHDR(m); 22755cdaef71SJohn Baldwin return (m->m_pkthdr.PH_loc.eight[4]); 22765cdaef71SJohn Baldwin } 22775cdaef71SJohn Baldwin 22785cdaef71SJohn Baldwin static inline void 22795cdaef71SJohn Baldwin set_mbuf_cflags(struct mbuf *m, uint8_t flags) 22805cdaef71SJohn Baldwin { 22815cdaef71SJohn Baldwin 22825cdaef71SJohn Baldwin M_ASSERTPKTHDR(m); 22835cdaef71SJohn Baldwin m->m_pkthdr.PH_loc.eight[4] = flags; 22845cdaef71SJohn Baldwin } 22855cdaef71SJohn Baldwin 22865cdaef71SJohn Baldwin static inline int 22877951040fSNavdeep Parhar mbuf_len16(struct mbuf *m) 22887951040fSNavdeep Parhar { 22897951040fSNavdeep Parhar int n; 22907951040fSNavdeep Parhar 22917951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 22927951040fSNavdeep Parhar n = m->m_pkthdr.PH_loc.eight[0]; 2293bddf7343SJohn Baldwin if (!(mbuf_cflags(m) & MC_TLS)) 22947951040fSNavdeep Parhar MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16); 22957951040fSNavdeep Parhar 22967951040fSNavdeep Parhar return (n); 22977951040fSNavdeep Parhar } 22987951040fSNavdeep Parhar 22997951040fSNavdeep Parhar static inline void 23007951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16) 23017951040fSNavdeep Parhar { 23027951040fSNavdeep Parhar 23037951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 230430e3f2b4SNavdeep Parhar if (!(mbuf_cflags(m) & MC_TLS)) 230530e3f2b4SNavdeep Parhar MPASS(len16 > 0 && len16 <= SGE_MAX_WR_LEN / 16); 23067951040fSNavdeep Parhar m->m_pkthdr.PH_loc.eight[0] = len16; 23077951040fSNavdeep Parhar } 23087951040fSNavdeep Parhar 2309786099deSNavdeep Parhar #ifdef RATELIMIT 2310786099deSNavdeep Parhar static inline int 2311786099deSNavdeep Parhar mbuf_eo_nsegs(struct mbuf *m) 2312786099deSNavdeep Parhar { 2313786099deSNavdeep Parhar 2314786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2315786099deSNavdeep Parhar return (m->m_pkthdr.PH_loc.eight[1]); 2316786099deSNavdeep Parhar } 2317786099deSNavdeep Parhar 2318ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2319786099deSNavdeep Parhar static inline void 2320786099deSNavdeep Parhar set_mbuf_eo_nsegs(struct mbuf *m, uint8_t nsegs) 2321786099deSNavdeep Parhar { 2322786099deSNavdeep Parhar 2323786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2324786099deSNavdeep Parhar m->m_pkthdr.PH_loc.eight[1] = nsegs; 2325786099deSNavdeep Parhar } 2326ffbb373cSNavdeep Parhar #endif 2327786099deSNavdeep Parhar 2328786099deSNavdeep Parhar static inline int 2329786099deSNavdeep Parhar mbuf_eo_len16(struct mbuf *m) 2330786099deSNavdeep Parhar { 2331786099deSNavdeep Parhar int n; 2332786099deSNavdeep Parhar 2333786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2334786099deSNavdeep Parhar n = m->m_pkthdr.PH_loc.eight[2]; 2335786099deSNavdeep Parhar MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16); 2336786099deSNavdeep Parhar 2337786099deSNavdeep Parhar return (n); 2338786099deSNavdeep Parhar } 2339786099deSNavdeep Parhar 2340ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2341786099deSNavdeep Parhar static inline void 2342786099deSNavdeep Parhar set_mbuf_eo_len16(struct mbuf *m, uint8_t len16) 2343786099deSNavdeep Parhar { 2344786099deSNavdeep Parhar 2345786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2346786099deSNavdeep Parhar m->m_pkthdr.PH_loc.eight[2] = len16; 2347786099deSNavdeep Parhar } 2348ffbb373cSNavdeep Parhar #endif 2349786099deSNavdeep Parhar 2350786099deSNavdeep Parhar static inline int 2351786099deSNavdeep Parhar mbuf_eo_tsclk_tsoff(struct mbuf *m) 2352786099deSNavdeep Parhar { 2353786099deSNavdeep Parhar 2354786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2355786099deSNavdeep Parhar return (m->m_pkthdr.PH_loc.eight[3]); 2356786099deSNavdeep Parhar } 2357786099deSNavdeep Parhar 2358ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2359786099deSNavdeep Parhar static inline void 2360786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(struct mbuf *m, uint8_t tsclk_tsoff) 2361786099deSNavdeep Parhar { 2362786099deSNavdeep Parhar 2363786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2364786099deSNavdeep Parhar m->m_pkthdr.PH_loc.eight[3] = tsclk_tsoff; 2365786099deSNavdeep Parhar } 2366ffbb373cSNavdeep Parhar #endif 2367786099deSNavdeep Parhar 2368786099deSNavdeep Parhar static inline int 236956fb710fSJohn Baldwin needs_eo(struct m_snd_tag *mst) 2370786099deSNavdeep Parhar { 2371786099deSNavdeep Parhar 2372*c782ea8bSJohn Baldwin return (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_RATE_LIMIT); 2373786099deSNavdeep Parhar } 2374786099deSNavdeep Parhar #endif 2375786099deSNavdeep Parhar 23765cdaef71SJohn Baldwin /* 23775cdaef71SJohn Baldwin * Try to allocate an mbuf to contain a raw work request. To make it 23785cdaef71SJohn Baldwin * easy to construct the work request, don't allocate a chain but a 23795cdaef71SJohn Baldwin * single mbuf. 23805cdaef71SJohn Baldwin */ 23815cdaef71SJohn Baldwin struct mbuf * 23825cdaef71SJohn Baldwin alloc_wr_mbuf(int len, int how) 23835cdaef71SJohn Baldwin { 23845cdaef71SJohn Baldwin struct mbuf *m; 23855cdaef71SJohn Baldwin 23865cdaef71SJohn Baldwin if (len <= MHLEN) 23875cdaef71SJohn Baldwin m = m_gethdr(how, MT_DATA); 23885cdaef71SJohn Baldwin else if (len <= MCLBYTES) 23895cdaef71SJohn Baldwin m = m_getcl(how, MT_DATA, M_PKTHDR); 23905cdaef71SJohn Baldwin else 23915cdaef71SJohn Baldwin m = NULL; 23925cdaef71SJohn Baldwin if (m == NULL) 23935cdaef71SJohn Baldwin return (NULL); 23945cdaef71SJohn Baldwin m->m_pkthdr.len = len; 23955cdaef71SJohn Baldwin m->m_len = len; 23965cdaef71SJohn Baldwin set_mbuf_cflags(m, MC_RAW_WR); 23975cdaef71SJohn Baldwin set_mbuf_len16(m, howmany(len, 16)); 23985cdaef71SJohn Baldwin return (m); 23995cdaef71SJohn Baldwin } 24005cdaef71SJohn Baldwin 2401a4a4ad2dSNavdeep Parhar static inline bool 2402c0236bd9SNavdeep Parhar needs_hwcsum(struct mbuf *m) 2403c0236bd9SNavdeep Parhar { 2404a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP | CSUM_IP_UDP | CSUM_IP_TCP | 2405a4a4ad2dSNavdeep Parhar CSUM_IP_TSO | CSUM_INNER_IP | CSUM_INNER_IP_UDP | 2406a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO | CSUM_IP6_UDP | 2407a4a4ad2dSNavdeep Parhar CSUM_IP6_TCP | CSUM_IP6_TSO | CSUM_INNER_IP6_UDP | 2408a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO; 2409c0236bd9SNavdeep Parhar 2410c0236bd9SNavdeep Parhar M_ASSERTPKTHDR(m); 2411c0236bd9SNavdeep Parhar 2412a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2413c0236bd9SNavdeep Parhar } 2414c0236bd9SNavdeep Parhar 2415a4a4ad2dSNavdeep Parhar static inline bool 24167951040fSNavdeep Parhar needs_tso(struct mbuf *m) 24177951040fSNavdeep Parhar { 2418a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_TSO | CSUM_IP6_TSO | 2419a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO; 24207951040fSNavdeep Parhar 24217951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 24227951040fSNavdeep Parhar 2423a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 24247951040fSNavdeep Parhar } 24257951040fSNavdeep Parhar 2426a4a4ad2dSNavdeep Parhar static inline bool 2427a4a4ad2dSNavdeep Parhar needs_vxlan_csum(struct mbuf *m) 2428a4a4ad2dSNavdeep Parhar { 2429a4a4ad2dSNavdeep Parhar 2430a4a4ad2dSNavdeep Parhar M_ASSERTPKTHDR(m); 2431a4a4ad2dSNavdeep Parhar 2432a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & CSUM_ENCAP_VXLAN); 2433a4a4ad2dSNavdeep Parhar } 2434a4a4ad2dSNavdeep Parhar 2435a4a4ad2dSNavdeep Parhar static inline bool 2436a4a4ad2dSNavdeep Parhar needs_vxlan_tso(struct mbuf *m) 2437a4a4ad2dSNavdeep Parhar { 2438a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_ENCAP_VXLAN | CSUM_INNER_IP_TSO | 2439a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TSO; 2440a4a4ad2dSNavdeep Parhar 2441a4a4ad2dSNavdeep Parhar M_ASSERTPKTHDR(m); 2442a4a4ad2dSNavdeep Parhar 2443a4a4ad2dSNavdeep Parhar return ((m->m_pkthdr.csum_flags & csum_flags) != 0 && 2444a4a4ad2dSNavdeep Parhar (m->m_pkthdr.csum_flags & csum_flags) != CSUM_ENCAP_VXLAN); 2445a4a4ad2dSNavdeep Parhar } 2446a4a4ad2dSNavdeep Parhar 2447ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2448a4a4ad2dSNavdeep Parhar static inline bool 2449a4a4ad2dSNavdeep Parhar needs_inner_tcp_csum(struct mbuf *m) 2450a4a4ad2dSNavdeep Parhar { 2451a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO; 2452a4a4ad2dSNavdeep Parhar 2453a4a4ad2dSNavdeep Parhar M_ASSERTPKTHDR(m); 2454a4a4ad2dSNavdeep Parhar 2455a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2456a4a4ad2dSNavdeep Parhar } 2457ffbb373cSNavdeep Parhar #endif 2458a4a4ad2dSNavdeep Parhar 2459a4a4ad2dSNavdeep Parhar static inline bool 24607951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m) 24617951040fSNavdeep Parhar { 2462a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP | CSUM_IP_TSO | CSUM_INNER_IP | 2463a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_TSO; 24647951040fSNavdeep Parhar 24657951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 24667951040fSNavdeep Parhar 2467a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 24687951040fSNavdeep Parhar } 24697951040fSNavdeep Parhar 2470a4a4ad2dSNavdeep Parhar static inline bool 2471a4a4ad2dSNavdeep Parhar needs_outer_tcp_csum(struct mbuf *m) 2472c0236bd9SNavdeep Parhar { 2473a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_TCP | CSUM_IP_TSO | CSUM_IP6_TCP | 2474a4a4ad2dSNavdeep Parhar CSUM_IP6_TSO; 2475c0236bd9SNavdeep Parhar 2476c0236bd9SNavdeep Parhar M_ASSERTPKTHDR(m); 2477a4a4ad2dSNavdeep Parhar 2478a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2479c0236bd9SNavdeep Parhar } 2480c0236bd9SNavdeep Parhar 2481c0236bd9SNavdeep Parhar #ifdef RATELIMIT 2482a4a4ad2dSNavdeep Parhar static inline bool 2483a4a4ad2dSNavdeep Parhar needs_outer_l4_csum(struct mbuf *m) 24847951040fSNavdeep Parhar { 2485a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP_TCP | CSUM_IP_TSO | 2486a4a4ad2dSNavdeep Parhar CSUM_IP6_UDP | CSUM_IP6_TCP | CSUM_IP6_TSO; 24877951040fSNavdeep Parhar 24887951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 24897951040fSNavdeep Parhar 2490a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 24917951040fSNavdeep Parhar } 24927951040fSNavdeep Parhar 2493a4a4ad2dSNavdeep Parhar static inline bool 2494a4a4ad2dSNavdeep Parhar needs_outer_udp_csum(struct mbuf *m) 2495786099deSNavdeep Parhar { 2496a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP6_UDP; 2497786099deSNavdeep Parhar 2498786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2499a4a4ad2dSNavdeep Parhar 2500a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2501786099deSNavdeep Parhar } 2502c3fce948SNavdeep Parhar #endif 2503786099deSNavdeep Parhar 2504a4a4ad2dSNavdeep Parhar static inline bool 25057951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m) 25067951040fSNavdeep Parhar { 25077951040fSNavdeep Parhar 25087951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 25097951040fSNavdeep Parhar 2510a6a8ff35SNavdeep Parhar return (m->m_flags & M_VLANTAG); 25117951040fSNavdeep Parhar } 25127951040fSNavdeep Parhar 25137951040fSNavdeep Parhar static void * 25147951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len) 25157951040fSNavdeep Parhar { 25167951040fSNavdeep Parhar struct mbuf *m = *pm; 25177951040fSNavdeep Parhar int offset = *poffset; 25187951040fSNavdeep Parhar uintptr_t p = 0; 25197951040fSNavdeep Parhar 25207951040fSNavdeep Parhar MPASS(len > 0); 25217951040fSNavdeep Parhar 2522e06ab612SJohn Baldwin for (;;) { 25237951040fSNavdeep Parhar if (offset + len < m->m_len) { 25247951040fSNavdeep Parhar offset += len; 25257951040fSNavdeep Parhar p = mtod(m, uintptr_t) + offset; 25267951040fSNavdeep Parhar break; 25277951040fSNavdeep Parhar } 25287951040fSNavdeep Parhar len -= m->m_len - offset; 25297951040fSNavdeep Parhar m = m->m_next; 25307951040fSNavdeep Parhar offset = 0; 25317951040fSNavdeep Parhar MPASS(m != NULL); 25327951040fSNavdeep Parhar } 25337951040fSNavdeep Parhar *poffset = offset; 25347951040fSNavdeep Parhar *pm = m; 25357951040fSNavdeep Parhar return ((void *)p); 25367951040fSNavdeep Parhar } 25377951040fSNavdeep Parhar 2538d76bbe17SJohn Baldwin static inline int 2539d76bbe17SJohn Baldwin count_mbuf_ext_pgs(struct mbuf *m, int skip, vm_paddr_t *nextaddr) 2540d76bbe17SJohn Baldwin { 2541d76bbe17SJohn Baldwin vm_paddr_t paddr; 2542d76bbe17SJohn Baldwin int i, len, off, pglen, pgoff, seglen, segoff; 2543d76bbe17SJohn Baldwin int nsegs = 0; 2544d76bbe17SJohn Baldwin 2545365e8da4SGleb Smirnoff M_ASSERTEXTPG(m); 2546d76bbe17SJohn Baldwin off = mtod(m, vm_offset_t); 2547d76bbe17SJohn Baldwin len = m->m_len; 2548d76bbe17SJohn Baldwin off += skip; 2549d76bbe17SJohn Baldwin len -= skip; 2550d76bbe17SJohn Baldwin 25517b6c99d0SGleb Smirnoff if (m->m_epg_hdrlen != 0) { 25527b6c99d0SGleb Smirnoff if (off >= m->m_epg_hdrlen) { 25537b6c99d0SGleb Smirnoff off -= m->m_epg_hdrlen; 2554d76bbe17SJohn Baldwin } else { 25557b6c99d0SGleb Smirnoff seglen = m->m_epg_hdrlen - off; 2556d76bbe17SJohn Baldwin segoff = off; 2557d76bbe17SJohn Baldwin seglen = min(seglen, len); 2558d76bbe17SJohn Baldwin off = 0; 2559d76bbe17SJohn Baldwin len -= seglen; 2560d76bbe17SJohn Baldwin paddr = pmap_kextract( 25610c103266SGleb Smirnoff (vm_offset_t)&m->m_epg_hdr[segoff]); 2562d76bbe17SJohn Baldwin if (*nextaddr != paddr) 2563d76bbe17SJohn Baldwin nsegs++; 2564d76bbe17SJohn Baldwin *nextaddr = paddr + seglen; 2565d76bbe17SJohn Baldwin } 2566d76bbe17SJohn Baldwin } 25677b6c99d0SGleb Smirnoff pgoff = m->m_epg_1st_off; 25687b6c99d0SGleb Smirnoff for (i = 0; i < m->m_epg_npgs && len > 0; i++) { 2569c4ee38f8SGleb Smirnoff pglen = m_epg_pagelen(m, i, pgoff); 2570d76bbe17SJohn Baldwin if (off >= pglen) { 2571d76bbe17SJohn Baldwin off -= pglen; 2572d76bbe17SJohn Baldwin pgoff = 0; 2573d76bbe17SJohn Baldwin continue; 2574d76bbe17SJohn Baldwin } 2575d76bbe17SJohn Baldwin seglen = pglen - off; 2576d76bbe17SJohn Baldwin segoff = pgoff + off; 2577d76bbe17SJohn Baldwin off = 0; 2578d76bbe17SJohn Baldwin seglen = min(seglen, len); 2579d76bbe17SJohn Baldwin len -= seglen; 25800c103266SGleb Smirnoff paddr = m->m_epg_pa[i] + segoff; 2581d76bbe17SJohn Baldwin if (*nextaddr != paddr) 2582d76bbe17SJohn Baldwin nsegs++; 2583d76bbe17SJohn Baldwin *nextaddr = paddr + seglen; 2584d76bbe17SJohn Baldwin pgoff = 0; 2585d76bbe17SJohn Baldwin }; 2586d76bbe17SJohn Baldwin if (len != 0) { 25877b6c99d0SGleb Smirnoff seglen = min(len, m->m_epg_trllen - off); 2588d76bbe17SJohn Baldwin len -= seglen; 25890c103266SGleb Smirnoff paddr = pmap_kextract((vm_offset_t)&m->m_epg_trail[off]); 2590d76bbe17SJohn Baldwin if (*nextaddr != paddr) 2591d76bbe17SJohn Baldwin nsegs++; 2592d76bbe17SJohn Baldwin *nextaddr = paddr + seglen; 2593d76bbe17SJohn Baldwin } 2594d76bbe17SJohn Baldwin 2595d76bbe17SJohn Baldwin return (nsegs); 2596d76bbe17SJohn Baldwin } 2597d76bbe17SJohn Baldwin 2598d76bbe17SJohn Baldwin 25997951040fSNavdeep Parhar /* 26007951040fSNavdeep Parhar * Can deal with empty mbufs in the chain that have m_len = 0, but the chain 2601786099deSNavdeep Parhar * must have at least one mbuf that's not empty. It is possible for this 2602786099deSNavdeep Parhar * routine to return 0 if skip accounts for all the contents of the mbuf chain. 26037951040fSNavdeep Parhar */ 26047951040fSNavdeep Parhar static inline int 2605d76bbe17SJohn Baldwin count_mbuf_nsegs(struct mbuf *m, int skip, uint8_t *cflags) 26067951040fSNavdeep Parhar { 2607d76bbe17SJohn Baldwin vm_paddr_t nextaddr, paddr; 260877e9044cSNavdeep Parhar vm_offset_t va; 26097951040fSNavdeep Parhar int len, nsegs; 26107951040fSNavdeep Parhar 2611786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2612786099deSNavdeep Parhar MPASS(m->m_pkthdr.len > 0); 2613786099deSNavdeep Parhar MPASS(m->m_pkthdr.len >= skip); 26147951040fSNavdeep Parhar 26157951040fSNavdeep Parhar nsegs = 0; 2616d76bbe17SJohn Baldwin nextaddr = 0; 26177951040fSNavdeep Parhar for (; m; m = m->m_next) { 26187951040fSNavdeep Parhar len = m->m_len; 26197951040fSNavdeep Parhar if (__predict_false(len == 0)) 26207951040fSNavdeep Parhar continue; 2621786099deSNavdeep Parhar if (skip >= len) { 2622786099deSNavdeep Parhar skip -= len; 2623786099deSNavdeep Parhar continue; 2624786099deSNavdeep Parhar } 26256edfd179SGleb Smirnoff if ((m->m_flags & M_EXTPG) != 0) { 2626d76bbe17SJohn Baldwin *cflags |= MC_NOMAP; 2627d76bbe17SJohn Baldwin nsegs += count_mbuf_ext_pgs(m, skip, &nextaddr); 2628d76bbe17SJohn Baldwin skip = 0; 2629d76bbe17SJohn Baldwin continue; 2630d76bbe17SJohn Baldwin } 2631786099deSNavdeep Parhar va = mtod(m, vm_offset_t) + skip; 2632786099deSNavdeep Parhar len -= skip; 2633786099deSNavdeep Parhar skip = 0; 2634d76bbe17SJohn Baldwin paddr = pmap_kextract(va); 2635786099deSNavdeep Parhar nsegs += sglist_count((void *)(uintptr_t)va, len); 2636d76bbe17SJohn Baldwin if (paddr == nextaddr) 26377951040fSNavdeep Parhar nsegs--; 2638d76bbe17SJohn Baldwin nextaddr = pmap_kextract(va + len - 1) + 1; 26397951040fSNavdeep Parhar } 26407951040fSNavdeep Parhar 26417951040fSNavdeep Parhar return (nsegs); 26427951040fSNavdeep Parhar } 26437951040fSNavdeep Parhar 26447951040fSNavdeep Parhar /* 2645a4a4ad2dSNavdeep Parhar * The maximum number of segments that can fit in a WR. 2646a4a4ad2dSNavdeep Parhar */ 2647a4a4ad2dSNavdeep Parhar static int 264830e3f2b4SNavdeep Parhar max_nsegs_allowed(struct mbuf *m, bool vm_wr) 2649a4a4ad2dSNavdeep Parhar { 2650a4a4ad2dSNavdeep Parhar 265130e3f2b4SNavdeep Parhar if (vm_wr) { 265230e3f2b4SNavdeep Parhar if (needs_tso(m)) 265330e3f2b4SNavdeep Parhar return (TX_SGL_SEGS_VM_TSO); 265430e3f2b4SNavdeep Parhar return (TX_SGL_SEGS_VM); 265530e3f2b4SNavdeep Parhar } 265630e3f2b4SNavdeep Parhar 2657a4a4ad2dSNavdeep Parhar if (needs_tso(m)) { 2658a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m)) 2659a4a4ad2dSNavdeep Parhar return (TX_SGL_SEGS_VXLAN_TSO); 2660a4a4ad2dSNavdeep Parhar else 2661a4a4ad2dSNavdeep Parhar return (TX_SGL_SEGS_TSO); 2662a4a4ad2dSNavdeep Parhar } 2663a4a4ad2dSNavdeep Parhar 2664a4a4ad2dSNavdeep Parhar return (TX_SGL_SEGS); 2665a4a4ad2dSNavdeep Parhar } 2666a4a4ad2dSNavdeep Parhar 2667b9820bcaSNavdeep Parhar static struct timeval txerr_ratecheck = {0}; 2668b9820bcaSNavdeep Parhar static const struct timeval txerr_interval = {3, 0}; 2669b9820bcaSNavdeep Parhar 2670a4a4ad2dSNavdeep Parhar /* 26717951040fSNavdeep Parhar * Analyze the mbuf to determine its tx needs. The mbuf passed in may change: 26727951040fSNavdeep Parhar * a) caller can assume it's been freed if this function returns with an error. 26737951040fSNavdeep Parhar * b) it may get defragged up if the gather list is too long for the hardware. 26747951040fSNavdeep Parhar */ 26757951040fSNavdeep Parhar int 267630e3f2b4SNavdeep Parhar parse_pkt(struct mbuf **mp, bool vm_wr) 26777951040fSNavdeep Parhar { 26787951040fSNavdeep Parhar struct mbuf *m0 = *mp, *m; 26797951040fSNavdeep Parhar int rc, nsegs, defragged = 0, offset; 26807951040fSNavdeep Parhar struct ether_header *eh; 26817951040fSNavdeep Parhar void *l3hdr; 26827951040fSNavdeep Parhar #if defined(INET) || defined(INET6) 26837951040fSNavdeep Parhar struct tcphdr *tcp; 26847951040fSNavdeep Parhar #endif 2685bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT) 268656fb710fSJohn Baldwin struct m_snd_tag *mst; 2687e38a50e8SJohn Baldwin #endif 26887951040fSNavdeep Parhar uint16_t eh_type; 2689d76bbe17SJohn Baldwin uint8_t cflags; 26907951040fSNavdeep Parhar 2691d76bbe17SJohn Baldwin cflags = 0; 26927951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 26937951040fSNavdeep Parhar if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) { 26947951040fSNavdeep Parhar rc = EINVAL; 26957951040fSNavdeep Parhar fail: 26967951040fSNavdeep Parhar m_freem(m0); 26977951040fSNavdeep Parhar *mp = NULL; 26987951040fSNavdeep Parhar return (rc); 26997951040fSNavdeep Parhar } 27007951040fSNavdeep Parhar restart: 27017951040fSNavdeep Parhar /* 27027951040fSNavdeep Parhar * First count the number of gather list segments in the payload. 27037951040fSNavdeep Parhar * Defrag the mbuf if nsegs exceeds the hardware limit. 27047951040fSNavdeep Parhar */ 27057951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 27067951040fSNavdeep Parhar MPASS(m0->m_pkthdr.len > 0); 2707d76bbe17SJohn Baldwin nsegs = count_mbuf_nsegs(m0, 0, &cflags); 2708bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT) 2709e38a50e8SJohn Baldwin if (m0->m_pkthdr.csum_flags & CSUM_SND_TAG) 271056fb710fSJohn Baldwin mst = m0->m_pkthdr.snd_tag; 2711e38a50e8SJohn Baldwin else 271256fb710fSJohn Baldwin mst = NULL; 2713e38a50e8SJohn Baldwin #endif 2714bddf7343SJohn Baldwin #ifdef KERN_TLS 2715*c782ea8bSJohn Baldwin if (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_TLS) { 2716bddf7343SJohn Baldwin int len16; 2717bddf7343SJohn Baldwin 2718bddf7343SJohn Baldwin cflags |= MC_TLS; 2719bddf7343SJohn Baldwin set_mbuf_cflags(m0, cflags); 2720bddf7343SJohn Baldwin rc = t6_ktls_parse_pkt(m0, &nsegs, &len16); 2721bddf7343SJohn Baldwin if (rc != 0) 2722bddf7343SJohn Baldwin goto fail; 2723bddf7343SJohn Baldwin set_mbuf_nsegs(m0, nsegs); 2724bddf7343SJohn Baldwin set_mbuf_len16(m0, len16); 2725bddf7343SJohn Baldwin return (0); 2726bddf7343SJohn Baldwin } 2727bddf7343SJohn Baldwin #endif 272830e3f2b4SNavdeep Parhar if (nsegs > max_nsegs_allowed(m0, vm_wr)) { 27297054f6ecSNavdeep Parhar if (defragged++ > 0) { 27307951040fSNavdeep Parhar rc = EFBIG; 27317951040fSNavdeep Parhar goto fail; 27327951040fSNavdeep Parhar } 27337054f6ecSNavdeep Parhar counter_u64_add(defrags, 1); 27347054f6ecSNavdeep Parhar if ((m = m_defrag(m0, M_NOWAIT)) == NULL) { 27357054f6ecSNavdeep Parhar rc = ENOMEM; 27367054f6ecSNavdeep Parhar goto fail; 27377054f6ecSNavdeep Parhar } 27387951040fSNavdeep Parhar *mp = m0 = m; /* update caller's copy after defrag */ 27397951040fSNavdeep Parhar goto restart; 27407951040fSNavdeep Parhar } 27417951040fSNavdeep Parhar 2742d76bbe17SJohn Baldwin if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN && 2743d76bbe17SJohn Baldwin !(cflags & MC_NOMAP))) { 27447054f6ecSNavdeep Parhar counter_u64_add(pullups, 1); 27457951040fSNavdeep Parhar m0 = m_pullup(m0, m0->m_pkthdr.len); 27467951040fSNavdeep Parhar if (m0 == NULL) { 27477951040fSNavdeep Parhar /* Should have left well enough alone. */ 27487951040fSNavdeep Parhar rc = EFBIG; 27497951040fSNavdeep Parhar goto fail; 27507951040fSNavdeep Parhar } 27517951040fSNavdeep Parhar *mp = m0; /* update caller's copy after pullup */ 27527951040fSNavdeep Parhar goto restart; 27537951040fSNavdeep Parhar } 27547951040fSNavdeep Parhar set_mbuf_nsegs(m0, nsegs); 2755d76bbe17SJohn Baldwin set_mbuf_cflags(m0, cflags); 275630e3f2b4SNavdeep Parhar calculate_mbuf_len16(m0, vm_wr); 27577951040fSNavdeep Parhar 2758786099deSNavdeep Parhar #ifdef RATELIMIT 2759786099deSNavdeep Parhar /* 2760786099deSNavdeep Parhar * Ethofld is limited to TCP and UDP for now, and only when L4 hw 2761a4a4ad2dSNavdeep Parhar * checksumming is enabled. needs_outer_l4_csum happens to check for 2762a4a4ad2dSNavdeep Parhar * all the right things. 2763786099deSNavdeep Parhar */ 276456fb710fSJohn Baldwin if (__predict_false(needs_eo(mst) && !needs_outer_l4_csum(m0))) { 2765fb3bc596SJohn Baldwin m_snd_tag_rele(m0->m_pkthdr.snd_tag); 2766786099deSNavdeep Parhar m0->m_pkthdr.snd_tag = NULL; 2767fb3bc596SJohn Baldwin m0->m_pkthdr.csum_flags &= ~CSUM_SND_TAG; 276856fb710fSJohn Baldwin mst = NULL; 2769fb3bc596SJohn Baldwin } 2770786099deSNavdeep Parhar #endif 2771786099deSNavdeep Parhar 2772c0236bd9SNavdeep Parhar if (!needs_hwcsum(m0) 2773786099deSNavdeep Parhar #ifdef RATELIMIT 277456fb710fSJohn Baldwin && !needs_eo(mst) 2775786099deSNavdeep Parhar #endif 2776c0236bd9SNavdeep Parhar ) 27777951040fSNavdeep Parhar return (0); 27787951040fSNavdeep Parhar 27797951040fSNavdeep Parhar m = m0; 27807951040fSNavdeep Parhar eh = mtod(m, struct ether_header *); 27817951040fSNavdeep Parhar eh_type = ntohs(eh->ether_type); 27827951040fSNavdeep Parhar if (eh_type == ETHERTYPE_VLAN) { 27837951040fSNavdeep Parhar struct ether_vlan_header *evh = (void *)eh; 27847951040fSNavdeep Parhar 27857951040fSNavdeep Parhar eh_type = ntohs(evh->evl_proto); 27867951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*evh); 27877951040fSNavdeep Parhar } else 27887951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*eh); 27897951040fSNavdeep Parhar 27907951040fSNavdeep Parhar offset = 0; 27917951040fSNavdeep Parhar l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen); 27927951040fSNavdeep Parhar 27937951040fSNavdeep Parhar switch (eh_type) { 27947951040fSNavdeep Parhar #ifdef INET6 27957951040fSNavdeep Parhar case ETHERTYPE_IPV6: 2796a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l3hlen = sizeof(struct ip6_hdr); 27977951040fSNavdeep Parhar break; 27987951040fSNavdeep Parhar #endif 27997951040fSNavdeep Parhar #ifdef INET 28007951040fSNavdeep Parhar case ETHERTYPE_IP: 28017951040fSNavdeep Parhar { 28027951040fSNavdeep Parhar struct ip *ip = l3hdr; 28037951040fSNavdeep Parhar 2804a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m0)) { 2805a4a4ad2dSNavdeep Parhar /* Driver will do the outer IP hdr checksum. */ 2806a4a4ad2dSNavdeep Parhar ip->ip_sum = 0; 2807a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m0)) { 2808a4a4ad2dSNavdeep Parhar const uint16_t ipl = ip->ip_len; 2809a4a4ad2dSNavdeep Parhar 2810a4a4ad2dSNavdeep Parhar ip->ip_len = 0; 2811a4a4ad2dSNavdeep Parhar ip->ip_sum = ~in_cksum_hdr(ip); 2812a4a4ad2dSNavdeep Parhar ip->ip_len = ipl; 2813a4a4ad2dSNavdeep Parhar } else 2814a4a4ad2dSNavdeep Parhar ip->ip_sum = in_cksum_hdr(ip); 2815a4a4ad2dSNavdeep Parhar } 2816a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l3hlen = ip->ip_hl << 2; 28177951040fSNavdeep Parhar break; 28187951040fSNavdeep Parhar } 28197951040fSNavdeep Parhar #endif 28207951040fSNavdeep Parhar default: 2821b9820bcaSNavdeep Parhar if (ratecheck(&txerr_ratecheck, &txerr_interval)) { 2822b9820bcaSNavdeep Parhar log(LOG_ERR, "%s: ethertype 0x%04x unknown. " 2823b9820bcaSNavdeep Parhar "if_cxgbe must be compiled with the same " 2824b9820bcaSNavdeep Parhar "INET/INET6 options as the kernel.\n", __func__, 2825b9820bcaSNavdeep Parhar eh_type); 2826b9820bcaSNavdeep Parhar } 2827b9820bcaSNavdeep Parhar rc = EINVAL; 2828b9820bcaSNavdeep Parhar goto fail; 28297951040fSNavdeep Parhar } 28307951040fSNavdeep Parhar 2831a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m0)) { 2832a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l4hlen = sizeof(struct udphdr); 2833a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l5hlen = sizeof(struct vxlan_header); 2834a4a4ad2dSNavdeep Parhar 2835a4a4ad2dSNavdeep Parhar /* Inner headers. */ 2836a4a4ad2dSNavdeep Parhar eh = m_advance(&m, &offset, m0->m_pkthdr.l3hlen + 2837a4a4ad2dSNavdeep Parhar sizeof(struct udphdr) + sizeof(struct vxlan_header)); 2838a4a4ad2dSNavdeep Parhar eh_type = ntohs(eh->ether_type); 2839a4a4ad2dSNavdeep Parhar if (eh_type == ETHERTYPE_VLAN) { 2840a4a4ad2dSNavdeep Parhar struct ether_vlan_header *evh = (void *)eh; 2841a4a4ad2dSNavdeep Parhar 2842a4a4ad2dSNavdeep Parhar eh_type = ntohs(evh->evl_proto); 2843a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l2hlen = sizeof(*evh); 2844a4a4ad2dSNavdeep Parhar } else 2845a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l2hlen = sizeof(*eh); 2846a4a4ad2dSNavdeep Parhar l3hdr = m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen); 2847a4a4ad2dSNavdeep Parhar 2848a4a4ad2dSNavdeep Parhar switch (eh_type) { 2849a4a4ad2dSNavdeep Parhar #ifdef INET6 2850a4a4ad2dSNavdeep Parhar case ETHERTYPE_IPV6: 2851a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l3hlen = sizeof(struct ip6_hdr); 2852a4a4ad2dSNavdeep Parhar break; 2853a4a4ad2dSNavdeep Parhar #endif 2854a4a4ad2dSNavdeep Parhar #ifdef INET 2855a4a4ad2dSNavdeep Parhar case ETHERTYPE_IP: 2856a4a4ad2dSNavdeep Parhar { 2857a4a4ad2dSNavdeep Parhar struct ip *ip = l3hdr; 2858a4a4ad2dSNavdeep Parhar 2859a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l3hlen = ip->ip_hl << 2; 2860a4a4ad2dSNavdeep Parhar break; 2861a4a4ad2dSNavdeep Parhar } 2862a4a4ad2dSNavdeep Parhar #endif 2863a4a4ad2dSNavdeep Parhar default: 2864b9820bcaSNavdeep Parhar if (ratecheck(&txerr_ratecheck, &txerr_interval)) { 2865b9820bcaSNavdeep Parhar log(LOG_ERR, "%s: VXLAN hw offload requested" 2866b9820bcaSNavdeep Parhar "with unknown ethertype 0x%04x. if_cxgbe " 2867b9820bcaSNavdeep Parhar "must be compiled with the same INET/INET6 " 2868b9820bcaSNavdeep Parhar "options as the kernel.\n", __func__, 2869b9820bcaSNavdeep Parhar eh_type); 2870b9820bcaSNavdeep Parhar } 2871b9820bcaSNavdeep Parhar rc = EINVAL; 2872b9820bcaSNavdeep Parhar goto fail; 2873a4a4ad2dSNavdeep Parhar } 28747951040fSNavdeep Parhar #if defined(INET) || defined(INET6) 2875a4a4ad2dSNavdeep Parhar if (needs_inner_tcp_csum(m0)) { 2876a4a4ad2dSNavdeep Parhar tcp = m_advance(&m, &offset, m0->m_pkthdr.inner_l3hlen); 2877a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l4hlen = tcp->th_off * 4; 2878a4a4ad2dSNavdeep Parhar } 2879a4a4ad2dSNavdeep Parhar #endif 2880a4a4ad2dSNavdeep Parhar MPASS((m0->m_pkthdr.csum_flags & CSUM_SND_TAG) == 0); 2881a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags &= CSUM_INNER_IP6_UDP | 2882a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO | CSUM_INNER_IP | 2883a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_UDP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO | 2884a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN; 2885a4a4ad2dSNavdeep Parhar } 2886a4a4ad2dSNavdeep Parhar 2887a4a4ad2dSNavdeep Parhar #if defined(INET) || defined(INET6) 2888a4a4ad2dSNavdeep Parhar if (needs_outer_tcp_csum(m0)) { 28897951040fSNavdeep Parhar tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen); 28907951040fSNavdeep Parhar m0->m_pkthdr.l4hlen = tcp->th_off * 4; 2891786099deSNavdeep Parhar #ifdef RATELIMIT 2892786099deSNavdeep Parhar if (tsclk >= 0 && *(uint32_t *)(tcp + 1) == ntohl(0x0101080a)) { 2893786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(m0, 2894786099deSNavdeep Parhar V_FW_ETH_TX_EO_WR_TSCLK(tsclk) | 2895786099deSNavdeep Parhar V_FW_ETH_TX_EO_WR_TSOFF(sizeof(*tcp) / 2 + 1)); 2896786099deSNavdeep Parhar } else 2897786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(m0, 0); 2898a4a4ad2dSNavdeep Parhar } else if (needs_outer_udp_csum(m0)) { 2899786099deSNavdeep Parhar m0->m_pkthdr.l4hlen = sizeof(struct udphdr); 2900786099deSNavdeep Parhar #endif 29016af45170SJohn Baldwin } 2902786099deSNavdeep Parhar #ifdef RATELIMIT 290356fb710fSJohn Baldwin if (needs_eo(mst)) { 2904786099deSNavdeep Parhar u_int immhdrs; 2905786099deSNavdeep Parhar 2906786099deSNavdeep Parhar /* EO WRs have the headers in the WR and not the GL. */ 2907786099deSNavdeep Parhar immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + 2908786099deSNavdeep Parhar m0->m_pkthdr.l4hlen; 2909d76bbe17SJohn Baldwin cflags = 0; 2910d76bbe17SJohn Baldwin nsegs = count_mbuf_nsegs(m0, immhdrs, &cflags); 2911d76bbe17SJohn Baldwin MPASS(cflags == mbuf_cflags(m0)); 2912786099deSNavdeep Parhar set_mbuf_eo_nsegs(m0, nsegs); 2913786099deSNavdeep Parhar set_mbuf_eo_len16(m0, 2914786099deSNavdeep Parhar txpkt_eo_len16(nsegs, immhdrs, needs_tso(m0))); 2915786099deSNavdeep Parhar } 2916786099deSNavdeep Parhar #endif 29177951040fSNavdeep Parhar #endif 29187951040fSNavdeep Parhar MPASS(m0 == *mp); 29197951040fSNavdeep Parhar return (0); 29207951040fSNavdeep Parhar } 29217951040fSNavdeep Parhar 29227951040fSNavdeep Parhar void * 29237951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie) 29247951040fSNavdeep Parhar { 29257951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 29267951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 29277951040fSNavdeep Parhar int ndesc, available; 29287951040fSNavdeep Parhar struct wrqe *wr; 29297951040fSNavdeep Parhar void *w; 29307951040fSNavdeep Parhar 29317951040fSNavdeep Parhar MPASS(len16 > 0); 29320cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 29337951040fSNavdeep Parhar MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC); 29347951040fSNavdeep Parhar 29357951040fSNavdeep Parhar EQ_LOCK(eq); 29367951040fSNavdeep Parhar 29378d6ae10aSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 29387951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 29397951040fSNavdeep Parhar 29407951040fSNavdeep Parhar if (!STAILQ_EMPTY(&wrq->wr_list)) { 29417951040fSNavdeep Parhar slowpath: 29427951040fSNavdeep Parhar EQ_UNLOCK(eq); 29437951040fSNavdeep Parhar wr = alloc_wrqe(len16 * 16, wrq); 29447951040fSNavdeep Parhar if (__predict_false(wr == NULL)) 29457951040fSNavdeep Parhar return (NULL); 29467951040fSNavdeep Parhar cookie->pidx = -1; 29477951040fSNavdeep Parhar cookie->ndesc = ndesc; 29487951040fSNavdeep Parhar return (&wr->wr); 29497951040fSNavdeep Parhar } 29507951040fSNavdeep Parhar 29517951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 29527951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 29537951040fSNavdeep Parhar available = eq->sidx - 1; 29547951040fSNavdeep Parhar else 29557951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 29567951040fSNavdeep Parhar if (available < ndesc) 29577951040fSNavdeep Parhar goto slowpath; 29587951040fSNavdeep Parhar 29597951040fSNavdeep Parhar cookie->pidx = eq->pidx; 29607951040fSNavdeep Parhar cookie->ndesc = ndesc; 29617951040fSNavdeep Parhar TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link); 29627951040fSNavdeep Parhar 29637951040fSNavdeep Parhar w = &eq->desc[eq->pidx]; 29647951040fSNavdeep Parhar IDXINCR(eq->pidx, ndesc, eq->sidx); 2965f50c49ccSNavdeep Parhar if (__predict_false(cookie->pidx + ndesc > eq->sidx)) { 29667951040fSNavdeep Parhar w = &wrq->ss[0]; 29677951040fSNavdeep Parhar wrq->ss_pidx = cookie->pidx; 29687951040fSNavdeep Parhar wrq->ss_len = len16 * 16; 29697951040fSNavdeep Parhar } 29707951040fSNavdeep Parhar 29717951040fSNavdeep Parhar EQ_UNLOCK(eq); 29727951040fSNavdeep Parhar 29737951040fSNavdeep Parhar return (w); 29747951040fSNavdeep Parhar } 29757951040fSNavdeep Parhar 29767951040fSNavdeep Parhar void 29777951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie) 29787951040fSNavdeep Parhar { 29797951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 29807951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 29817951040fSNavdeep Parhar int ndesc, pidx; 29827951040fSNavdeep Parhar struct wrq_cookie *prev, *next; 29837951040fSNavdeep Parhar 29847951040fSNavdeep Parhar if (cookie->pidx == -1) { 29857951040fSNavdeep Parhar struct wrqe *wr = __containerof(w, struct wrqe, wr); 29867951040fSNavdeep Parhar 29877951040fSNavdeep Parhar t4_wrq_tx(sc, wr); 29887951040fSNavdeep Parhar return; 29897951040fSNavdeep Parhar } 29907951040fSNavdeep Parhar 29917951040fSNavdeep Parhar if (__predict_false(w == &wrq->ss[0])) { 29927951040fSNavdeep Parhar int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE; 29937951040fSNavdeep Parhar 29947951040fSNavdeep Parhar MPASS(wrq->ss_len > n); /* WR had better wrap around. */ 29957951040fSNavdeep Parhar bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n); 29967951040fSNavdeep Parhar bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n); 29977951040fSNavdeep Parhar wrq->tx_wrs_ss++; 29987951040fSNavdeep Parhar } else 29997951040fSNavdeep Parhar wrq->tx_wrs_direct++; 30007951040fSNavdeep Parhar 30017951040fSNavdeep Parhar EQ_LOCK(eq); 30028d6ae10aSNavdeep Parhar ndesc = cookie->ndesc; /* Can be more than SGE_MAX_WR_NDESC here. */ 30038d6ae10aSNavdeep Parhar pidx = cookie->pidx; 30048d6ae10aSNavdeep Parhar MPASS(pidx >= 0 && pidx < eq->sidx); 30057951040fSNavdeep Parhar prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link); 30067951040fSNavdeep Parhar next = TAILQ_NEXT(cookie, link); 30077951040fSNavdeep Parhar if (prev == NULL) { 30087951040fSNavdeep Parhar MPASS(pidx == eq->dbidx); 30092e09fe91SNavdeep Parhar if (next == NULL || ndesc >= 16) { 30102e09fe91SNavdeep Parhar int available; 30112e09fe91SNavdeep Parhar struct fw_eth_tx_pkt_wr *dst; /* any fw WR struct will do */ 30122e09fe91SNavdeep Parhar 30132e09fe91SNavdeep Parhar /* 30142e09fe91SNavdeep Parhar * Note that the WR via which we'll request tx updates 30152e09fe91SNavdeep Parhar * is at pidx and not eq->pidx, which has moved on 30162e09fe91SNavdeep Parhar * already. 30172e09fe91SNavdeep Parhar */ 30182e09fe91SNavdeep Parhar dst = (void *)&eq->desc[pidx]; 30192e09fe91SNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 30202e09fe91SNavdeep Parhar if (available < eq->sidx / 4 && 30212e09fe91SNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 3022ddf09ad6SNavdeep Parhar /* 3023ddf09ad6SNavdeep Parhar * XXX: This is not 100% reliable with some 3024ddf09ad6SNavdeep Parhar * types of WRs. But this is a very unusual 3025ddf09ad6SNavdeep Parhar * situation for an ofld/ctrl queue anyway. 3026ddf09ad6SNavdeep Parhar */ 30272e09fe91SNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 30282e09fe91SNavdeep Parhar F_FW_WR_EQUEQ); 30292e09fe91SNavdeep Parhar } 30302e09fe91SNavdeep Parhar 30317951040fSNavdeep Parhar ring_eq_db(wrq->adapter, eq, ndesc); 30322e09fe91SNavdeep Parhar } else { 30337951040fSNavdeep Parhar MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc); 30347951040fSNavdeep Parhar next->pidx = pidx; 30357951040fSNavdeep Parhar next->ndesc += ndesc; 30367951040fSNavdeep Parhar } 30377951040fSNavdeep Parhar } else { 30387951040fSNavdeep Parhar MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc); 30397951040fSNavdeep Parhar prev->ndesc += ndesc; 30407951040fSNavdeep Parhar } 30417951040fSNavdeep Parhar TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link); 30427951040fSNavdeep Parhar 30437951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 30447951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 30457951040fSNavdeep Parhar 30467951040fSNavdeep Parhar #ifdef INVARIANTS 30477951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs)) { 30487951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 30497951040fSNavdeep Parhar MPASS(wrq->eq.pidx == wrq->eq.dbidx); 30507951040fSNavdeep Parhar } 30517951040fSNavdeep Parhar #endif 30527951040fSNavdeep Parhar EQ_UNLOCK(eq); 30537951040fSNavdeep Parhar } 30547951040fSNavdeep Parhar 30557951040fSNavdeep Parhar static u_int 30567951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r) 30577951040fSNavdeep Parhar { 30587951040fSNavdeep Parhar struct sge_eq *eq = r->cookie; 30597951040fSNavdeep Parhar 30607951040fSNavdeep Parhar return (total_available_tx_desc(eq) > eq->sidx / 8); 30617951040fSNavdeep Parhar } 30627951040fSNavdeep Parhar 3063d735920dSNavdeep Parhar static inline bool 30647951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m) 30657951040fSNavdeep Parhar { 30667951040fSNavdeep Parhar /* maybe put a GL limit too, to avoid silliness? */ 30677951040fSNavdeep Parhar 3068bddf7343SJohn Baldwin return (needs_tso(m) || (mbuf_cflags(m) & (MC_RAW_WR | MC_TLS)) != 0); 30697951040fSNavdeep Parhar } 30707951040fSNavdeep Parhar 30711404daa7SNavdeep Parhar static inline int 30721404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq) 30731404daa7SNavdeep Parhar { 30741404daa7SNavdeep Parhar 30751404daa7SNavdeep Parhar return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED); 30761404daa7SNavdeep Parhar } 30771404daa7SNavdeep Parhar 30785cdaef71SJohn Baldwin static inline int 3079d735920dSNavdeep Parhar wr_can_update_eq(void *p) 30805cdaef71SJohn Baldwin { 3081d735920dSNavdeep Parhar struct fw_eth_tx_pkts_wr *wr = p; 30825cdaef71SJohn Baldwin 30835cdaef71SJohn Baldwin switch (G_FW_WR_OP(be32toh(wr->op_pkd))) { 30845cdaef71SJohn Baldwin case FW_ULPTX_WR: 30855cdaef71SJohn Baldwin case FW_ETH_TX_PKT_WR: 30865cdaef71SJohn Baldwin case FW_ETH_TX_PKTS_WR: 3087693a9dfcSNavdeep Parhar case FW_ETH_TX_PKTS2_WR: 30885cdaef71SJohn Baldwin case FW_ETH_TX_PKT_VM_WR: 3089d735920dSNavdeep Parhar case FW_ETH_TX_PKTS_VM_WR: 30905cdaef71SJohn Baldwin return (1); 30915cdaef71SJohn Baldwin default: 30925cdaef71SJohn Baldwin return (0); 30935cdaef71SJohn Baldwin } 30945cdaef71SJohn Baldwin } 30955cdaef71SJohn Baldwin 3096d735920dSNavdeep Parhar static inline void 3097d735920dSNavdeep Parhar set_txupdate_flags(struct sge_txq *txq, u_int avail, 3098d735920dSNavdeep Parhar struct fw_eth_tx_pkt_wr *wr) 3099d735920dSNavdeep Parhar { 3100d735920dSNavdeep Parhar struct sge_eq *eq = &txq->eq; 3101d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 3102d735920dSNavdeep Parhar 3103d735920dSNavdeep Parhar if ((txp->npkt > 0 || avail < eq->sidx / 2) && 3104d735920dSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 3105d735920dSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ | F_FW_WR_EQUIQ); 3106d735920dSNavdeep Parhar eq->equeqidx = eq->pidx; 3107d735920dSNavdeep Parhar } else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) { 3108d735920dSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ); 3109d735920dSNavdeep Parhar eq->equeqidx = eq->pidx; 3110d735920dSNavdeep Parhar } 3111d735920dSNavdeep Parhar } 3112d735920dSNavdeep Parhar 31133447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 31143447df8bSNavdeep Parhar extern uint64_t tsc_freq; 31153447df8bSNavdeep Parhar #endif 31163447df8bSNavdeep Parhar 31173447df8bSNavdeep Parhar static inline bool 31183447df8bSNavdeep Parhar record_eth_tx_time(struct sge_txq *txq) 31193447df8bSNavdeep Parhar { 31203447df8bSNavdeep Parhar const uint64_t cycles = get_cyclecount(); 31213447df8bSNavdeep Parhar const uint64_t last_tx = txq->last_tx; 31223447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 31233447df8bSNavdeep Parhar const uint64_t itg = tsc_freq * t4_tx_coalesce_gap / 1000000; 31243447df8bSNavdeep Parhar #else 31253447df8bSNavdeep Parhar const uint64_t itg = 0; 31263447df8bSNavdeep Parhar #endif 31273447df8bSNavdeep Parhar 31283447df8bSNavdeep Parhar MPASS(cycles >= last_tx); 31293447df8bSNavdeep Parhar txq->last_tx = cycles; 31303447df8bSNavdeep Parhar return (cycles - last_tx < itg); 31313447df8bSNavdeep Parhar } 31323447df8bSNavdeep Parhar 31337951040fSNavdeep Parhar /* 31347951040fSNavdeep Parhar * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to 31357951040fSNavdeep Parhar * be consumed. Return the actual number consumed. 0 indicates a stall. 31367951040fSNavdeep Parhar */ 31377951040fSNavdeep Parhar static u_int 3138d735920dSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx, bool *coalescing) 31397951040fSNavdeep Parhar { 31407951040fSNavdeep Parhar struct sge_txq *txq = r->cookie; 31417951040fSNavdeep Parhar struct ifnet *ifp = txq->ifp; 3142d735920dSNavdeep Parhar struct sge_eq *eq = &txq->eq; 3143d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 3144fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 31457c228be3SNavdeep Parhar struct adapter *sc = vi->adapter; 31467951040fSNavdeep Parhar u_int total, remaining; /* # of packets */ 3147d735920dSNavdeep Parhar u_int n, avail, dbdiff; /* # of hardware descriptors */ 3148d735920dSNavdeep Parhar int i, rc; 3149d735920dSNavdeep Parhar struct mbuf *m0; 31503447df8bSNavdeep Parhar bool snd, recent_tx; 3151d735920dSNavdeep Parhar void *wr; /* start of the last WR written to the ring */ 3152d735920dSNavdeep Parhar 3153d735920dSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 31543447df8bSNavdeep Parhar recent_tx = record_eth_tx_time(txq); 31557951040fSNavdeep Parhar 31567951040fSNavdeep Parhar remaining = IDXDIFF(pidx, cidx, r->size); 31571404daa7SNavdeep Parhar if (__predict_false(discard_tx(eq))) { 3158d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) 3159d735920dSNavdeep Parhar m_freem(txp->mb[i]); 3160d735920dSNavdeep Parhar txp->npkt = 0; 31617951040fSNavdeep Parhar while (cidx != pidx) { 31627951040fSNavdeep Parhar m0 = r->items[cidx]; 31637951040fSNavdeep Parhar m_freem(m0); 31647951040fSNavdeep Parhar if (++cidx == r->size) 31657951040fSNavdeep Parhar cidx = 0; 31667951040fSNavdeep Parhar } 3167d735920dSNavdeep Parhar reclaim_tx_descs(txq, eq->sidx); 3168d735920dSNavdeep Parhar *coalescing = false; 3169d735920dSNavdeep Parhar return (remaining); /* emptied */ 31707951040fSNavdeep Parhar } 31717951040fSNavdeep Parhar 31727951040fSNavdeep Parhar /* How many hardware descriptors do we have readily available. */ 31733447df8bSNavdeep Parhar if (eq->pidx == eq->cidx) 3174d735920dSNavdeep Parhar avail = eq->sidx - 1; 31753447df8bSNavdeep Parhar else 3176d735920dSNavdeep Parhar avail = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 31777951040fSNavdeep Parhar 3178d735920dSNavdeep Parhar total = 0; 3179d735920dSNavdeep Parhar if (remaining == 0) { 31803447df8bSNavdeep Parhar txp->score = 0; 31813447df8bSNavdeep Parhar txq->txpkts_flush++; 3182d735920dSNavdeep Parhar goto send_txpkts; 3183d735920dSNavdeep Parhar } 3184d735920dSNavdeep Parhar 3185d735920dSNavdeep Parhar dbdiff = 0; 3186d735920dSNavdeep Parhar MPASS(remaining > 0); 31877951040fSNavdeep Parhar while (remaining > 0) { 31887951040fSNavdeep Parhar m0 = r->items[cidx]; 31897951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 31907951040fSNavdeep Parhar MPASS(m0->m_nextpkt == NULL); 31917951040fSNavdeep Parhar 3192d735920dSNavdeep Parhar if (avail < 2 * SGE_MAX_WR_NDESC) 3193d735920dSNavdeep Parhar avail += reclaim_tx_descs(txq, 64); 3194d735920dSNavdeep Parhar 31953447df8bSNavdeep Parhar if (t4_tx_coalesce == 0 && txp->npkt == 0) 31963447df8bSNavdeep Parhar goto skip_coalescing; 31973447df8bSNavdeep Parhar if (cannot_use_txpkts(m0)) 31983447df8bSNavdeep Parhar txp->score = 0; 31993447df8bSNavdeep Parhar else if (recent_tx) { 32003447df8bSNavdeep Parhar if (++txp->score == 0) 32013447df8bSNavdeep Parhar txp->score = UINT8_MAX; 32023447df8bSNavdeep Parhar } else 32033447df8bSNavdeep Parhar txp->score = 1; 32043447df8bSNavdeep Parhar if (txp->npkt > 0 || remaining > 1 || 32053447df8bSNavdeep Parhar txp->score >= t4_tx_coalesce_pkts || 3206d735920dSNavdeep Parhar atomic_load_int(&txq->eq.equiq) != 0) { 320730e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3208d735920dSNavdeep Parhar rc = add_to_txpkts_vf(sc, txq, m0, avail, &snd); 3209d735920dSNavdeep Parhar else 3210d735920dSNavdeep Parhar rc = add_to_txpkts_pf(sc, txq, m0, avail, &snd); 3211d735920dSNavdeep Parhar } else { 3212d735920dSNavdeep Parhar snd = false; 3213d735920dSNavdeep Parhar rc = EINVAL; 3214d735920dSNavdeep Parhar } 3215d735920dSNavdeep Parhar if (snd) { 3216d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 3217d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) 3218d735920dSNavdeep Parhar ETHER_BPF_MTAP(ifp, txp->mb[i]); 3219d735920dSNavdeep Parhar if (txp->npkt > 1) { 3220d735920dSNavdeep Parhar MPASS(avail >= tx_len16_to_desc(txp->len16)); 322130e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3222d735920dSNavdeep Parhar n = write_txpkts_vm_wr(sc, txq); 3223d735920dSNavdeep Parhar else 3224d735920dSNavdeep Parhar n = write_txpkts_wr(sc, txq); 3225d735920dSNavdeep Parhar } else { 3226d735920dSNavdeep Parhar MPASS(avail >= 3227d735920dSNavdeep Parhar tx_len16_to_desc(mbuf_len16(txp->mb[0]))); 322830e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3229d735920dSNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, 3230d735920dSNavdeep Parhar txp->mb[0]); 3231d735920dSNavdeep Parhar else 3232d735920dSNavdeep Parhar n = write_txpkt_wr(sc, txq, txp->mb[0], 3233d735920dSNavdeep Parhar avail); 3234d735920dSNavdeep Parhar } 3235d735920dSNavdeep Parhar MPASS(n <= SGE_MAX_WR_NDESC); 3236d735920dSNavdeep Parhar avail -= n; 3237d735920dSNavdeep Parhar dbdiff += n; 3238d735920dSNavdeep Parhar wr = &eq->desc[eq->pidx]; 3239d735920dSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 3240d735920dSNavdeep Parhar txp->npkt = 0; /* emptied */ 3241d735920dSNavdeep Parhar } 3242d735920dSNavdeep Parhar if (rc == 0) { 3243d735920dSNavdeep Parhar /* m0 was coalesced into txq->txpkts. */ 3244d735920dSNavdeep Parhar goto next_mbuf; 3245d735920dSNavdeep Parhar } 3246d735920dSNavdeep Parhar if (rc == EAGAIN) { 3247d735920dSNavdeep Parhar /* 3248d735920dSNavdeep Parhar * m0 is suitable for tx coalescing but could not be 3249d735920dSNavdeep Parhar * combined with the existing txq->txpkts, which has now 3250d735920dSNavdeep Parhar * been transmitted. Start a new txpkts with m0. 3251d735920dSNavdeep Parhar */ 3252d735920dSNavdeep Parhar MPASS(snd); 3253d735920dSNavdeep Parhar MPASS(txp->npkt == 0); 3254d735920dSNavdeep Parhar continue; 32557951040fSNavdeep Parhar } 32567951040fSNavdeep Parhar 3257d735920dSNavdeep Parhar MPASS(rc != 0 && rc != EAGAIN); 3258d735920dSNavdeep Parhar MPASS(txp->npkt == 0); 32593447df8bSNavdeep Parhar skip_coalescing: 3260565b8fceSNavdeep Parhar n = tx_len16_to_desc(mbuf_len16(m0)); 3261565b8fceSNavdeep Parhar if (__predict_false(avail < n)) { 3262565b8fceSNavdeep Parhar avail += reclaim_tx_descs(txq, min(n, 32)); 3263565b8fceSNavdeep Parhar if (avail < n) 3264565b8fceSNavdeep Parhar break; /* out of descriptors */ 3265565b8fceSNavdeep Parhar } 3266565b8fceSNavdeep Parhar 3267d735920dSNavdeep Parhar wr = &eq->desc[eq->pidx]; 3268bddf7343SJohn Baldwin if (mbuf_cflags(m0) & MC_RAW_WR) { 3269d735920dSNavdeep Parhar n = write_raw_wr(txq, wr, m0, avail); 3270bddf7343SJohn Baldwin #ifdef KERN_TLS 3271bddf7343SJohn Baldwin } else if (mbuf_cflags(m0) & MC_TLS) { 3272bddf7343SJohn Baldwin ETHER_BPF_MTAP(ifp, m0); 3273d735920dSNavdeep Parhar n = t6_ktls_write_wr(txq, wr, m0, mbuf_nsegs(m0), 3274d735920dSNavdeep Parhar avail); 3275bddf7343SJohn Baldwin #endif 32767951040fSNavdeep Parhar } else { 32773bbb68f0SNavdeep Parhar ETHER_BPF_MTAP(ifp, m0); 327830e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3279d735920dSNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, m0); 3280d735920dSNavdeep Parhar else 3281d735920dSNavdeep Parhar n = write_txpkt_wr(sc, txq, m0, avail); 3282d735920dSNavdeep Parhar } 3283d735920dSNavdeep Parhar MPASS(n >= 1 && n <= avail); 3284bddf7343SJohn Baldwin if (!(mbuf_cflags(m0) & MC_TLS)) 3285bddf7343SJohn Baldwin MPASS(n <= SGE_MAX_WR_NDESC); 32867951040fSNavdeep Parhar 3287d735920dSNavdeep Parhar avail -= n; 32887951040fSNavdeep Parhar dbdiff += n; 32897951040fSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 32907951040fSNavdeep Parhar 3291d735920dSNavdeep Parhar if (dbdiff >= 512 / EQ_ESIZE) { /* X_FETCHBURSTMAX_512B */ 3292d735920dSNavdeep Parhar if (wr_can_update_eq(wr)) 3293d735920dSNavdeep Parhar set_txupdate_flags(txq, avail, wr); 32947951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 3295d735920dSNavdeep Parhar avail += reclaim_tx_descs(txq, 32); 32967951040fSNavdeep Parhar dbdiff = 0; 32977951040fSNavdeep Parhar } 3298d735920dSNavdeep Parhar next_mbuf: 3299d735920dSNavdeep Parhar total++; 3300d735920dSNavdeep Parhar remaining--; 3301d735920dSNavdeep Parhar if (__predict_false(++cidx == r->size)) 3302d735920dSNavdeep Parhar cidx = 0; 33037951040fSNavdeep Parhar } 33047951040fSNavdeep Parhar if (dbdiff != 0) { 3305d735920dSNavdeep Parhar if (wr_can_update_eq(wr)) 3306d735920dSNavdeep Parhar set_txupdate_flags(txq, avail, wr); 33077951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 33087951040fSNavdeep Parhar reclaim_tx_descs(txq, 32); 3309d735920dSNavdeep Parhar } else if (eq->pidx == eq->cidx && txp->npkt > 0 && 3310d735920dSNavdeep Parhar atomic_load_int(&txq->eq.equiq) == 0) { 3311d735920dSNavdeep Parhar /* 3312d735920dSNavdeep Parhar * If nothing was submitted to the chip for tx (it was coalesced 3313d735920dSNavdeep Parhar * into txpkts instead) and there is no tx update outstanding 3314d735920dSNavdeep Parhar * then we need to send txpkts now. 3315d735920dSNavdeep Parhar */ 3316d735920dSNavdeep Parhar send_txpkts: 3317d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 3318d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) 3319d735920dSNavdeep Parhar ETHER_BPF_MTAP(ifp, txp->mb[i]); 3320d735920dSNavdeep Parhar if (txp->npkt > 1) { 3321d735920dSNavdeep Parhar MPASS(avail >= tx_len16_to_desc(txp->len16)); 332230e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3323d735920dSNavdeep Parhar n = write_txpkts_vm_wr(sc, txq); 3324d735920dSNavdeep Parhar else 3325d735920dSNavdeep Parhar n = write_txpkts_wr(sc, txq); 3326d735920dSNavdeep Parhar } else { 3327d735920dSNavdeep Parhar MPASS(avail >= 3328d735920dSNavdeep Parhar tx_len16_to_desc(mbuf_len16(txp->mb[0]))); 332930e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3330d735920dSNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, txp->mb[0]); 3331d735920dSNavdeep Parhar else 3332d735920dSNavdeep Parhar n = write_txpkt_wr(sc, txq, txp->mb[0], avail); 33337951040fSNavdeep Parhar } 3334d735920dSNavdeep Parhar MPASS(n <= SGE_MAX_WR_NDESC); 3335d735920dSNavdeep Parhar wr = &eq->desc[eq->pidx]; 3336d735920dSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 3337d735920dSNavdeep Parhar txp->npkt = 0; /* emptied */ 3338d735920dSNavdeep Parhar 3339d735920dSNavdeep Parhar MPASS(wr_can_update_eq(wr)); 3340d735920dSNavdeep Parhar set_txupdate_flags(txq, avail - n, wr); 3341d735920dSNavdeep Parhar ring_eq_db(sc, eq, n); 3342d735920dSNavdeep Parhar reclaim_tx_descs(txq, 32); 3343d735920dSNavdeep Parhar } 3344d735920dSNavdeep Parhar *coalescing = txp->npkt > 0; 33457951040fSNavdeep Parhar 33467951040fSNavdeep Parhar return (total); 3347733b9277SNavdeep Parhar } 3348733b9277SNavdeep Parhar 334954e4ee71SNavdeep Parhar static inline void 335054e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx, 335143bbae19SNavdeep Parhar int qsize, int intr_idx, int cong) 335254e4ee71SNavdeep Parhar { 3353b2daa9a9SNavdeep Parhar 335454e4ee71SNavdeep Parhar KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS, 335554e4ee71SNavdeep Parhar ("%s: bad tmr_idx %d", __func__, tmr_idx)); 335654e4ee71SNavdeep Parhar KASSERT(pktc_idx < SGE_NCOUNTERS, /* -ve is ok, means don't use */ 335754e4ee71SNavdeep Parhar ("%s: bad pktc_idx %d", __func__, pktc_idx)); 335843bbae19SNavdeep Parhar KASSERT(intr_idx >= -1 && intr_idx < sc->intr_count, 335943bbae19SNavdeep Parhar ("%s: bad intr_idx %d", __func__, intr_idx)); 336054e4ee71SNavdeep Parhar 336154e4ee71SNavdeep Parhar iq->flags = 0; 336243bbae19SNavdeep Parhar iq->state = IQS_DISABLED; 336354e4ee71SNavdeep Parhar iq->adapter = sc; 33647a32954cSNavdeep Parhar iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx); 33657a32954cSNavdeep Parhar iq->intr_pktc_idx = SGE_NCOUNTERS - 1; 33667a32954cSNavdeep Parhar if (pktc_idx >= 0) { 33677a32954cSNavdeep Parhar iq->intr_params |= F_QINTR_CNT_EN; 336854e4ee71SNavdeep Parhar iq->intr_pktc_idx = pktc_idx; 33697a32954cSNavdeep Parhar } 3370d14b0ac1SNavdeep Parhar iq->qsize = roundup2(qsize, 16); /* See FW_IQ_CMD/iqsize */ 337190e7434aSNavdeep Parhar iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE; 337243bbae19SNavdeep Parhar iq->intr_idx = intr_idx; 337343bbae19SNavdeep Parhar iq->cong = cong; 337454e4ee71SNavdeep Parhar } 337554e4ee71SNavdeep Parhar 337654e4ee71SNavdeep Parhar static inline void 3377e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name) 337854e4ee71SNavdeep Parhar { 337943bbae19SNavdeep Parhar struct sge_params *sp = &sc->params.sge; 33801458bff9SNavdeep Parhar 338154e4ee71SNavdeep Parhar fl->qsize = qsize; 338290e7434aSNavdeep Parhar fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 338354e4ee71SNavdeep Parhar strlcpy(fl->lockname, name, sizeof(fl->lockname)); 338443bbae19SNavdeep Parhar mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF); 3385e3207e19SNavdeep Parhar if (sc->flags & BUF_PACKING_OK && 3386e3207e19SNavdeep Parhar ((!is_t4(sc) && buffer_packing) || /* T5+: enabled unless 0 */ 3387e3207e19SNavdeep Parhar (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */ 33881458bff9SNavdeep Parhar fl->flags |= FL_BUF_PACKING; 338946e1e307SNavdeep Parhar fl->zidx = find_refill_source(sc, maxp, fl->flags & FL_BUF_PACKING); 339046e1e307SNavdeep Parhar fl->safe_zidx = sc->sge.safe_zidx; 339143bbae19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 339243bbae19SNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold2, 8); 339343bbae19SNavdeep Parhar fl->buf_boundary = sp->pack_boundary; 339443bbae19SNavdeep Parhar } else { 339543bbae19SNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold, 8); 339643bbae19SNavdeep Parhar fl->buf_boundary = 16; 339743bbae19SNavdeep Parhar } 339843bbae19SNavdeep Parhar if (fl_pad && fl->buf_boundary < sp->pad_boundary) 339943bbae19SNavdeep Parhar fl->buf_boundary = sp->pad_boundary; 340054e4ee71SNavdeep Parhar } 340154e4ee71SNavdeep Parhar 340254e4ee71SNavdeep Parhar static inline void 340390e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize, 340443bbae19SNavdeep Parhar uint8_t tx_chan, struct sge_iq *iq, char *name) 340554e4ee71SNavdeep Parhar { 340643bbae19SNavdeep Parhar KASSERT(eqtype >= EQ_CTRL && eqtype <= EQ_OFLD, 340743bbae19SNavdeep Parhar ("%s: bad qtype %d", __func__, eqtype)); 3408733b9277SNavdeep Parhar 340943bbae19SNavdeep Parhar eq->type = eqtype; 3410733b9277SNavdeep Parhar eq->tx_chan = tx_chan; 341143bbae19SNavdeep Parhar eq->iq = iq; 341290e7434aSNavdeep Parhar eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 3413f7dfe243SNavdeep Parhar strlcpy(eq->lockname, name, sizeof(eq->lockname)); 341443bbae19SNavdeep Parhar mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF); 341554e4ee71SNavdeep Parhar } 341654e4ee71SNavdeep Parhar 34178eba75edSNavdeep Parhar int 341854e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag, 341954e4ee71SNavdeep Parhar bus_dmamap_t *map, bus_addr_t *pa, void **va) 342054e4ee71SNavdeep Parhar { 342154e4ee71SNavdeep Parhar int rc; 342254e4ee71SNavdeep Parhar 342354e4ee71SNavdeep Parhar rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR, 342454e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag); 342554e4ee71SNavdeep Parhar if (rc != 0) { 342643bbae19SNavdeep Parhar CH_ERR(sc, "cannot allocate DMA tag: %d\n", rc); 342754e4ee71SNavdeep Parhar goto done; 342854e4ee71SNavdeep Parhar } 342954e4ee71SNavdeep Parhar 343054e4ee71SNavdeep Parhar rc = bus_dmamem_alloc(*tag, va, 343154e4ee71SNavdeep Parhar BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map); 343254e4ee71SNavdeep Parhar if (rc != 0) { 343343bbae19SNavdeep Parhar CH_ERR(sc, "cannot allocate DMA memory: %d\n", rc); 343454e4ee71SNavdeep Parhar goto done; 343554e4ee71SNavdeep Parhar } 343654e4ee71SNavdeep Parhar 343754e4ee71SNavdeep Parhar rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0); 343854e4ee71SNavdeep Parhar if (rc != 0) { 343943bbae19SNavdeep Parhar CH_ERR(sc, "cannot load DMA map: %d\n", rc); 344054e4ee71SNavdeep Parhar goto done; 344154e4ee71SNavdeep Parhar } 344254e4ee71SNavdeep Parhar done: 344354e4ee71SNavdeep Parhar if (rc) 344454e4ee71SNavdeep Parhar free_ring(sc, *tag, *map, *pa, *va); 344554e4ee71SNavdeep Parhar 344654e4ee71SNavdeep Parhar return (rc); 344754e4ee71SNavdeep Parhar } 344854e4ee71SNavdeep Parhar 34498eba75edSNavdeep Parhar int 345054e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map, 345154e4ee71SNavdeep Parhar bus_addr_t pa, void *va) 345254e4ee71SNavdeep Parhar { 345354e4ee71SNavdeep Parhar if (pa) 345454e4ee71SNavdeep Parhar bus_dmamap_unload(tag, map); 345554e4ee71SNavdeep Parhar if (va) 345654e4ee71SNavdeep Parhar bus_dmamem_free(tag, va, map); 345754e4ee71SNavdeep Parhar if (tag) 345854e4ee71SNavdeep Parhar bus_dma_tag_destroy(tag); 345954e4ee71SNavdeep Parhar 346054e4ee71SNavdeep Parhar return (0); 346154e4ee71SNavdeep Parhar } 346254e4ee71SNavdeep Parhar 346354e4ee71SNavdeep Parhar /* 346443bbae19SNavdeep Parhar * Allocates the software resources (mainly memory and sysctl nodes) for an 346543bbae19SNavdeep Parhar * ingress queue and an optional freelist. 346654e4ee71SNavdeep Parhar * 346743bbae19SNavdeep Parhar * Sets IQ_SW_ALLOCATED and returns 0 on success. 346854e4ee71SNavdeep Parhar */ 346954e4ee71SNavdeep Parhar static int 3470fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl, 347143bbae19SNavdeep Parhar struct sysctl_ctx_list *ctx, struct sysctl_oid *oid) 347254e4ee71SNavdeep Parhar { 347343bbae19SNavdeep Parhar int rc; 347454e4ee71SNavdeep Parhar size_t len; 347543bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 347643bbae19SNavdeep Parhar 347743bbae19SNavdeep Parhar MPASS(!(iq->flags & IQ_SW_ALLOCATED)); 347854e4ee71SNavdeep Parhar 3479b2daa9a9SNavdeep Parhar len = iq->qsize * IQ_ESIZE; 348054e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba, 348154e4ee71SNavdeep Parhar (void **)&iq->desc); 348254e4ee71SNavdeep Parhar if (rc != 0) 348354e4ee71SNavdeep Parhar return (rc); 348454e4ee71SNavdeep Parhar 348543bbae19SNavdeep Parhar if (fl) { 348643bbae19SNavdeep Parhar len = fl->qsize * EQ_ESIZE; 348743bbae19SNavdeep Parhar rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map, 348843bbae19SNavdeep Parhar &fl->ba, (void **)&fl->desc); 348943bbae19SNavdeep Parhar if (rc) { 349043bbae19SNavdeep Parhar free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, 349143bbae19SNavdeep Parhar iq->desc); 349243bbae19SNavdeep Parhar return (rc); 349343bbae19SNavdeep Parhar } 349443bbae19SNavdeep Parhar 349543bbae19SNavdeep Parhar /* Allocate space for one software descriptor per buffer. */ 349643bbae19SNavdeep Parhar fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), 349743bbae19SNavdeep Parhar M_CXGBE, M_ZERO | M_WAITOK); 349843bbae19SNavdeep Parhar 349943bbae19SNavdeep Parhar add_fl_sysctls(sc, ctx, oid, fl); 350043bbae19SNavdeep Parhar iq->flags |= IQ_HAS_FL; 350143bbae19SNavdeep Parhar } 350243bbae19SNavdeep Parhar add_iq_sysctls(ctx, oid, iq); 350343bbae19SNavdeep Parhar iq->flags |= IQ_SW_ALLOCATED; 350443bbae19SNavdeep Parhar 350543bbae19SNavdeep Parhar return (0); 350643bbae19SNavdeep Parhar } 350743bbae19SNavdeep Parhar 350843bbae19SNavdeep Parhar /* 350943bbae19SNavdeep Parhar * Frees all software resources (memory and locks) associated with an ingress 351043bbae19SNavdeep Parhar * queue and an optional freelist. 351143bbae19SNavdeep Parhar */ 351243bbae19SNavdeep Parhar static void 351343bbae19SNavdeep Parhar free_iq_fl(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl) 351443bbae19SNavdeep Parhar { 351543bbae19SNavdeep Parhar MPASS(iq->flags & IQ_SW_ALLOCATED); 351643bbae19SNavdeep Parhar 351743bbae19SNavdeep Parhar if (fl) { 351843bbae19SNavdeep Parhar MPASS(iq->flags & IQ_HAS_FL); 351943bbae19SNavdeep Parhar free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, fl->desc); 352043bbae19SNavdeep Parhar free_fl_buffers(sc, fl); 352143bbae19SNavdeep Parhar free(fl->sdesc, M_CXGBE); 352243bbae19SNavdeep Parhar mtx_destroy(&fl->fl_lock); 352343bbae19SNavdeep Parhar bzero(fl, sizeof(*fl)); 352443bbae19SNavdeep Parhar } 352543bbae19SNavdeep Parhar free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc); 352643bbae19SNavdeep Parhar bzero(iq, sizeof(*iq)); 352743bbae19SNavdeep Parhar } 352843bbae19SNavdeep Parhar 352943bbae19SNavdeep Parhar /* 353043bbae19SNavdeep Parhar * Allocates a hardware ingress queue and an optional freelist that will be 353143bbae19SNavdeep Parhar * associated with it. 353243bbae19SNavdeep Parhar * 353343bbae19SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 353443bbae19SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 353543bbae19SNavdeep Parhar */ 353643bbae19SNavdeep Parhar static int 353743bbae19SNavdeep Parhar alloc_iq_fl_hwq(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl) 353843bbae19SNavdeep Parhar { 353943bbae19SNavdeep Parhar int rc, i, cntxt_id; 354043bbae19SNavdeep Parhar struct fw_iq_cmd c; 354143bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 354243bbae19SNavdeep Parhar __be32 v = 0; 354343bbae19SNavdeep Parhar 354443bbae19SNavdeep Parhar MPASS (!(iq->flags & IQ_HW_ALLOCATED)); 354543bbae19SNavdeep Parhar 354654e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 354754e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST | 354854e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) | 354954e4ee71SNavdeep Parhar V_FW_IQ_CMD_VFN(0)); 355054e4ee71SNavdeep Parhar 355154e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART | 355254e4ee71SNavdeep Parhar FW_LEN16(c)); 355354e4ee71SNavdeep Parhar 355454e4ee71SNavdeep Parhar /* Special handling for firmware event queue */ 355554e4ee71SNavdeep Parhar if (iq == &sc->sge.fwq) 355654e4ee71SNavdeep Parhar v |= F_FW_IQ_CMD_IQASYNCH; 355754e4ee71SNavdeep Parhar 355843bbae19SNavdeep Parhar if (iq->intr_idx < 0) { 3559f549e352SNavdeep Parhar /* Forwarded interrupts, all headed to fwq */ 3560f549e352SNavdeep Parhar v |= F_FW_IQ_CMD_IQANDST; 3561f549e352SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id); 3562f549e352SNavdeep Parhar } else { 356343bbae19SNavdeep Parhar KASSERT(iq->intr_idx < sc->intr_count, 356443bbae19SNavdeep Parhar ("%s: invalid direct intr_idx %d", __func__, iq->intr_idx)); 356543bbae19SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(iq->intr_idx); 3566f549e352SNavdeep Parhar } 356754e4ee71SNavdeep Parhar 356843bbae19SNavdeep Parhar bzero(iq->desc, iq->qsize * IQ_ESIZE); 356954e4ee71SNavdeep Parhar c.type_to_iqandstindex = htobe32(v | 357054e4ee71SNavdeep Parhar V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) | 3571fe2ebb76SJohn Baldwin V_FW_IQ_CMD_VIID(vi->viid) | 357254e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT)); 357343bbae19SNavdeep Parhar c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(vi->pi->tx_chan) | 357454e4ee71SNavdeep Parhar F_FW_IQ_CMD_IQGTSMODE | 357554e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) | 3576b2daa9a9SNavdeep Parhar V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4)); 357754e4ee71SNavdeep Parhar c.iqsize = htobe16(iq->qsize); 357854e4ee71SNavdeep Parhar c.iqaddr = htobe64(iq->ba); 357943bbae19SNavdeep Parhar if (iq->cong >= 0) 3580bc14b14dSNavdeep Parhar c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN); 358154e4ee71SNavdeep Parhar 358254e4ee71SNavdeep Parhar if (fl) { 358343bbae19SNavdeep Parhar bzero(fl->desc, fl->sidx * EQ_ESIZE + sc->params.sge.spg_len); 3584214c3582SNavdeep Parhar c.iqns_to_fl0congen |= 3585bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) | 3586bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO | 35871458bff9SNavdeep Parhar (fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) | 35881458bff9SNavdeep Parhar (fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN : 35891458bff9SNavdeep Parhar 0)); 359043bbae19SNavdeep Parhar if (iq->cong >= 0) { 3591bc14b14dSNavdeep Parhar c.iqns_to_fl0congen |= 359243bbae19SNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(iq->cong) | 3593bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGCIF | 3594bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGEN); 3595bc14b14dSNavdeep Parhar } 359654e4ee71SNavdeep Parhar c.fl0dcaen_to_fl0cidxfthresh = 3597ed7e5640SNavdeep Parhar htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ? 3598adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B_T6) | 3599ed7e5640SNavdeep Parhar V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ? 3600ed7e5640SNavdeep Parhar X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B)); 360154e4ee71SNavdeep Parhar c.fl0size = htobe16(fl->qsize); 360254e4ee71SNavdeep Parhar c.fl0addr = htobe64(fl->ba); 360354e4ee71SNavdeep Parhar } 360454e4ee71SNavdeep Parhar 360554e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 360654e4ee71SNavdeep Parhar if (rc != 0) { 360743bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw ingress queue: %d\n", rc); 360854e4ee71SNavdeep Parhar return (rc); 360954e4ee71SNavdeep Parhar } 361054e4ee71SNavdeep Parhar 361154e4ee71SNavdeep Parhar iq->cidx = 0; 3612b2daa9a9SNavdeep Parhar iq->gen = F_RSPD_GEN; 361354e4ee71SNavdeep Parhar iq->cntxt_id = be16toh(c.iqid); 361454e4ee71SNavdeep Parhar iq->abs_id = be16toh(c.physiqid); 361554e4ee71SNavdeep Parhar 361654e4ee71SNavdeep Parhar cntxt_id = iq->cntxt_id - sc->sge.iq_start; 3617b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.iqmap_sz) { 3618733b9277SNavdeep Parhar panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__, 3619b20b25e7SNavdeep Parhar cntxt_id, sc->sge.iqmap_sz - 1); 3620733b9277SNavdeep Parhar } 362154e4ee71SNavdeep Parhar sc->sge.iqmap[cntxt_id] = iq; 362254e4ee71SNavdeep Parhar 362354e4ee71SNavdeep Parhar if (fl) { 36244d6db4e0SNavdeep Parhar u_int qid; 362543bbae19SNavdeep Parhar #ifdef INVARIANTS 362643bbae19SNavdeep Parhar MPASS(!(fl->flags & FL_BUF_RESUME)); 362743bbae19SNavdeep Parhar for (i = 0; i < fl->sidx * 8; i++) 362843bbae19SNavdeep Parhar MPASS(fl->sdesc[i].cl == NULL); 362943bbae19SNavdeep Parhar #endif 363054e4ee71SNavdeep Parhar fl->cntxt_id = be16toh(c.fl0id); 363143bbae19SNavdeep Parhar fl->pidx = fl->cidx = fl->hw_cidx = fl->dbidx = 0; 363243bbae19SNavdeep Parhar fl->rx_offset = 0; 363343bbae19SNavdeep Parhar fl->flags &= ~(FL_STARVING | FL_DOOMED); 363454e4ee71SNavdeep Parhar 36359f1f7ec9SNavdeep Parhar cntxt_id = fl->cntxt_id - sc->sge.eq_start; 3636b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) { 3637733b9277SNavdeep Parhar panic("%s: fl->cntxt_id (%d) more than the max (%d)", 3638b20b25e7SNavdeep Parhar __func__, cntxt_id, sc->sge.eqmap_sz - 1); 3639733b9277SNavdeep Parhar } 364054e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = (void *)fl; 364154e4ee71SNavdeep Parhar 36424d6db4e0SNavdeep Parhar qid = fl->cntxt_id; 36434d6db4e0SNavdeep Parhar if (isset(&sc->doorbells, DOORBELL_UDB)) { 364490e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 36454d6db4e0SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 36464d6db4e0SNavdeep Parhar volatile uint8_t *udb; 36474d6db4e0SNavdeep Parhar 36484d6db4e0SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 36494d6db4e0SNavdeep Parhar udb += (qid >> s_qpp) << PAGE_SHIFT; 36504d6db4e0SNavdeep Parhar qid &= mask; 36514d6db4e0SNavdeep Parhar if (qid < PAGE_SIZE / UDBS_SEG_SIZE) { 36524d6db4e0SNavdeep Parhar udb += qid << UDBS_SEG_SHIFT; 36534d6db4e0SNavdeep Parhar qid = 0; 36544d6db4e0SNavdeep Parhar } 36554d6db4e0SNavdeep Parhar fl->udb = (volatile void *)udb; 36564d6db4e0SNavdeep Parhar } 3657d1205d09SNavdeep Parhar fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db; 36584d6db4e0SNavdeep Parhar 365954e4ee71SNavdeep Parhar FL_LOCK(fl); 3660733b9277SNavdeep Parhar /* Enough to make sure the SGE doesn't think it's starved */ 3661733b9277SNavdeep Parhar refill_fl(sc, fl, fl->lowat); 366254e4ee71SNavdeep Parhar FL_UNLOCK(fl); 366354e4ee71SNavdeep Parhar } 366454e4ee71SNavdeep Parhar 366543bbae19SNavdeep Parhar if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && iq->cong >= 0) { 3666ba41ec48SNavdeep Parhar uint32_t param, val; 3667ba41ec48SNavdeep Parhar 3668ba41ec48SNavdeep Parhar param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) | 3669ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) | 3670ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_YZ(iq->cntxt_id); 367143bbae19SNavdeep Parhar if (iq->cong == 0) 367273cd9220SNavdeep Parhar val = 1 << 19; 367373cd9220SNavdeep Parhar else { 367473cd9220SNavdeep Parhar val = 2 << 19; 367573cd9220SNavdeep Parhar for (i = 0; i < 4; i++) { 367643bbae19SNavdeep Parhar if (iq->cong & (1 << i)) 367773cd9220SNavdeep Parhar val |= 1 << (i << 2); 367873cd9220SNavdeep Parhar } 367973cd9220SNavdeep Parhar } 368073cd9220SNavdeep Parhar 3681ba41ec48SNavdeep Parhar rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, ¶m, &val); 3682ba41ec48SNavdeep Parhar if (rc != 0) { 3683ba41ec48SNavdeep Parhar /* report error but carry on */ 368443bbae19SNavdeep Parhar CH_ERR(sc, "failed to set congestion manager context " 368543bbae19SNavdeep Parhar "for ingress queue %d: %d\n", iq->cntxt_id, rc); 3686ba41ec48SNavdeep Parhar } 3687ba41ec48SNavdeep Parhar } 3688ba41ec48SNavdeep Parhar 368954e4ee71SNavdeep Parhar /* Enable IQ interrupts */ 3690733b9277SNavdeep Parhar atomic_store_rel_int(&iq->state, IQS_IDLE); 3691315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) | 369254e4ee71SNavdeep Parhar V_INGRESSQID(iq->cntxt_id)); 369354e4ee71SNavdeep Parhar 369443bbae19SNavdeep Parhar iq->flags |= IQ_HW_ALLOCATED; 369543bbae19SNavdeep Parhar 369654e4ee71SNavdeep Parhar return (0); 369754e4ee71SNavdeep Parhar } 369854e4ee71SNavdeep Parhar 369954e4ee71SNavdeep Parhar static int 370043bbae19SNavdeep Parhar free_iq_fl_hwq(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl) 370154e4ee71SNavdeep Parhar { 370238035ed6SNavdeep Parhar int rc; 370354e4ee71SNavdeep Parhar 370443bbae19SNavdeep Parhar MPASS(iq->flags & IQ_HW_ALLOCATED); 370543bbae19SNavdeep Parhar rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, FW_IQ_TYPE_FL_INT_CAP, 370643bbae19SNavdeep Parhar iq->cntxt_id, fl ? fl->cntxt_id : 0xffff, 0xffff); 370754e4ee71SNavdeep Parhar if (rc != 0) { 370843bbae19SNavdeep Parhar CH_ERR(sc, "failed to free iq %p: %d\n", iq, rc); 370954e4ee71SNavdeep Parhar return (rc); 371054e4ee71SNavdeep Parhar } 371143bbae19SNavdeep Parhar iq->flags &= ~IQ_HW_ALLOCATED; 371254e4ee71SNavdeep Parhar 371354e4ee71SNavdeep Parhar return (0); 371454e4ee71SNavdeep Parhar } 371554e4ee71SNavdeep Parhar 371638035ed6SNavdeep Parhar static void 3717348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 3718348694daSNavdeep Parhar struct sge_iq *iq) 3719348694daSNavdeep Parhar { 372043bbae19SNavdeep Parhar struct sysctl_oid_list *children; 3721348694daSNavdeep Parhar 372243bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 372343bbae19SNavdeep Parhar return; 372443bbae19SNavdeep Parhar 372543bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3726348694daSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba, 3727348694daSNavdeep Parhar "bus address of descriptor ring"); 3728348694daSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3729348694daSNavdeep Parhar iq->qsize * IQ_ESIZE, "descriptor ring size in bytes"); 3730473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD, 3731473f6163SNavdeep Parhar &iq->abs_id, 0, "absolute id of the queue"); 3732473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3733473f6163SNavdeep Parhar &iq->cntxt_id, 0, "SGE context id of the queue"); 3734473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &iq->cidx, 3735473f6163SNavdeep Parhar 0, "consumer index"); 3736348694daSNavdeep Parhar } 3737348694daSNavdeep Parhar 3738348694daSNavdeep Parhar static void 3739aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 3740aa93b99aSNavdeep Parhar struct sysctl_oid *oid, struct sge_fl *fl) 374138035ed6SNavdeep Parhar { 374243bbae19SNavdeep Parhar struct sysctl_oid_list *children; 374338035ed6SNavdeep Parhar 374443bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 374543bbae19SNavdeep Parhar return; 374643bbae19SNavdeep Parhar 374743bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 37487029da5cSPawel Biernacki oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", 37497029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "freelist"); 375038035ed6SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 375138035ed6SNavdeep Parhar 3752aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3753aa93b99aSNavdeep Parhar &fl->ba, "bus address of descriptor ring"); 3754aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3755aa93b99aSNavdeep Parhar fl->sidx * EQ_ESIZE + sc->params.sge.spg_len, 3756aa93b99aSNavdeep Parhar "desc ring size in bytes"); 3757473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3758473f6163SNavdeep Parhar &fl->cntxt_id, 0, "SGE context id of the freelist"); 3759e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL, 3760e3207e19SNavdeep Parhar fl_pad ? 1 : 0, "padding enabled"); 3761e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL, 3762e3207e19SNavdeep Parhar fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled"); 376338035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx, 376438035ed6SNavdeep Parhar 0, "consumer index"); 376538035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 376638035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset", 376738035ed6SNavdeep Parhar CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset"); 376838035ed6SNavdeep Parhar } 376938035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx, 377038035ed6SNavdeep Parhar 0, "producer index"); 377138035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated", 377238035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated"); 377338035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled", 377438035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled"); 377538035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled", 377638035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)"); 377738035ed6SNavdeep Parhar } 377838035ed6SNavdeep Parhar 377943bbae19SNavdeep Parhar /* 378043bbae19SNavdeep Parhar * Idempotent. 378143bbae19SNavdeep Parhar */ 378254e4ee71SNavdeep Parhar static int 3783733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc) 378454e4ee71SNavdeep Parhar { 3785733b9277SNavdeep Parhar int rc, intr_idx; 378656599263SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 378743bbae19SNavdeep Parhar struct vi_info *vi = &sc->port[0]->vi[0]; 378856599263SNavdeep Parhar 378943bbae19SNavdeep Parhar if (!(fwq->flags & IQ_SW_ALLOCATED)) { 379043bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_HW_ALLOCATED)); 379143bbae19SNavdeep Parhar 37926af45170SJohn Baldwin if (sc->flags & IS_VF) 37936af45170SJohn Baldwin intr_idx = 0; 37944535e804SNavdeep Parhar else 3795733b9277SNavdeep Parhar intr_idx = sc->intr_count > 1 ? 1 : 0; 379643bbae19SNavdeep Parhar init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, intr_idx, -1); 379743bbae19SNavdeep Parhar rc = alloc_iq_fl(vi, fwq, NULL, &sc->ctx, sc->fwq_oid); 3798733b9277SNavdeep Parhar if (rc != 0) { 379943bbae19SNavdeep Parhar CH_ERR(sc, "failed to allocate fwq: %d\n", rc); 380056599263SNavdeep Parhar return (rc); 3801733b9277SNavdeep Parhar } 380243bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_SW_ALLOCATED); 380343bbae19SNavdeep Parhar } 380456599263SNavdeep Parhar 380543bbae19SNavdeep Parhar if (!(fwq->flags & IQ_HW_ALLOCATED)) { 380643bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_SW_ALLOCATED); 380743bbae19SNavdeep Parhar 380843bbae19SNavdeep Parhar rc = alloc_iq_fl_hwq(vi, fwq, NULL); 380943bbae19SNavdeep Parhar if (rc != 0) { 381043bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw fwq: %d\n", rc); 381143bbae19SNavdeep Parhar return (rc); 381243bbae19SNavdeep Parhar } 381343bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_HW_ALLOCATED); 381443bbae19SNavdeep Parhar } 381556599263SNavdeep Parhar 3816733b9277SNavdeep Parhar return (0); 3817733b9277SNavdeep Parhar } 3818733b9277SNavdeep Parhar 381943bbae19SNavdeep Parhar /* 382043bbae19SNavdeep Parhar * Idempotent. 382143bbae19SNavdeep Parhar */ 382243bbae19SNavdeep Parhar static void 3823733b9277SNavdeep Parhar free_fwq(struct adapter *sc) 3824733b9277SNavdeep Parhar { 382543bbae19SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 382643bbae19SNavdeep Parhar 382743bbae19SNavdeep Parhar if (fwq->flags & IQ_HW_ALLOCATED) { 382843bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_SW_ALLOCATED); 382943bbae19SNavdeep Parhar free_iq_fl_hwq(sc, fwq, NULL); 383043bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_HW_ALLOCATED)); 3831733b9277SNavdeep Parhar } 3832733b9277SNavdeep Parhar 383343bbae19SNavdeep Parhar if (fwq->flags & IQ_SW_ALLOCATED) { 383443bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_HW_ALLOCATED)); 383543bbae19SNavdeep Parhar free_iq_fl(sc, fwq, NULL); 383643bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_SW_ALLOCATED)); 383743bbae19SNavdeep Parhar } 383843bbae19SNavdeep Parhar } 383943bbae19SNavdeep Parhar 384043bbae19SNavdeep Parhar /* 384143bbae19SNavdeep Parhar * Idempotent. 384243bbae19SNavdeep Parhar */ 3843733b9277SNavdeep Parhar static int 384443bbae19SNavdeep Parhar alloc_ctrlq(struct adapter *sc, int idx) 3845733b9277SNavdeep Parhar { 3846733b9277SNavdeep Parhar int rc; 3847733b9277SNavdeep Parhar char name[16]; 384843bbae19SNavdeep Parhar struct sysctl_oid *oid; 384943bbae19SNavdeep Parhar struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx]; 3850733b9277SNavdeep Parhar 385143bbae19SNavdeep Parhar MPASS(idx < sc->params.nports); 385237310a98SNavdeep Parhar 385343bbae19SNavdeep Parhar if (!(ctrlq->eq.flags & EQ_SW_ALLOCATED)) { 385443bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED)); 385543bbae19SNavdeep Parhar 385637310a98SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 385743bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, SYSCTL_CHILDREN(sc->ctrlq_oid), 385843bbae19SNavdeep Parhar OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 385943bbae19SNavdeep Parhar "ctrl queue"); 386037310a98SNavdeep Parhar 386143bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s ctrlq%d", 386243bbae19SNavdeep Parhar device_get_nameunit(sc->dev), idx); 386343bbae19SNavdeep Parhar init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, 386443bbae19SNavdeep Parhar sc->port[idx]->tx_chan, &sc->sge.fwq, name); 386543bbae19SNavdeep Parhar rc = alloc_wrq(sc, NULL, ctrlq, &sc->ctx, oid); 386643bbae19SNavdeep Parhar if (rc != 0) { 386743bbae19SNavdeep Parhar CH_ERR(sc, "failed to allocate ctrlq%d: %d\n", idx, rc); 386843bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 386956599263SNavdeep Parhar return (rc); 387056599263SNavdeep Parhar } 387143bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED); 387243bbae19SNavdeep Parhar } 387343bbae19SNavdeep Parhar 387443bbae19SNavdeep Parhar if (!(ctrlq->eq.flags & EQ_HW_ALLOCATED)) { 387543bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED); 387643bbae19SNavdeep Parhar 387743bbae19SNavdeep Parhar rc = alloc_eq_hwq(sc, NULL, &ctrlq->eq); 387843bbae19SNavdeep Parhar if (rc != 0) { 387943bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw ctrlq%d: %d\n", idx, rc); 388043bbae19SNavdeep Parhar return (rc); 388143bbae19SNavdeep Parhar } 388243bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_HW_ALLOCATED); 388343bbae19SNavdeep Parhar } 388443bbae19SNavdeep Parhar 388543bbae19SNavdeep Parhar return (0); 388643bbae19SNavdeep Parhar } 388743bbae19SNavdeep Parhar 388843bbae19SNavdeep Parhar /* 388943bbae19SNavdeep Parhar * Idempotent. 389043bbae19SNavdeep Parhar */ 389143bbae19SNavdeep Parhar static void 389243bbae19SNavdeep Parhar free_ctrlq(struct adapter *sc, int idx) 389343bbae19SNavdeep Parhar { 389443bbae19SNavdeep Parhar struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx]; 389543bbae19SNavdeep Parhar 389643bbae19SNavdeep Parhar if (ctrlq->eq.flags & EQ_HW_ALLOCATED) { 389743bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED); 389843bbae19SNavdeep Parhar free_eq_hwq(sc, NULL, &ctrlq->eq); 389943bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED)); 390043bbae19SNavdeep Parhar } 390143bbae19SNavdeep Parhar 390243bbae19SNavdeep Parhar if (ctrlq->eq.flags & EQ_SW_ALLOCATED) { 390343bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED)); 390443bbae19SNavdeep Parhar free_wrq(sc, ctrlq); 390543bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_SW_ALLOCATED)); 390643bbae19SNavdeep Parhar } 390743bbae19SNavdeep Parhar } 390856599263SNavdeep Parhar 39091605bac6SNavdeep Parhar int 39109af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop) 39119fb8886bSNavdeep Parhar { 39129fb8886bSNavdeep Parhar 39139af71ab3SNavdeep Parhar if (drop == -1) 39149fb8886bSNavdeep Parhar return (-1); 39159af71ab3SNavdeep Parhar else if (drop == 1) 39169fb8886bSNavdeep Parhar return (0); 39179fb8886bSNavdeep Parhar else 39185bcae8ddSNavdeep Parhar return (pi->rx_e_chan_map); 39199fb8886bSNavdeep Parhar } 39209fb8886bSNavdeep Parhar 392143bbae19SNavdeep Parhar /* 392243bbae19SNavdeep Parhar * Idempotent. 392343bbae19SNavdeep Parhar */ 3924733b9277SNavdeep Parhar static int 392543bbae19SNavdeep Parhar alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int idx, int intr_idx, 392643bbae19SNavdeep Parhar int maxp) 392754e4ee71SNavdeep Parhar { 392854e4ee71SNavdeep Parhar int rc; 39297c228be3SNavdeep Parhar struct adapter *sc = vi->adapter; 393043bbae19SNavdeep Parhar struct ifnet *ifp = vi->ifp; 393143bbae19SNavdeep Parhar struct sysctl_oid *oid; 393254e4ee71SNavdeep Parhar char name[16]; 393354e4ee71SNavdeep Parhar 393443bbae19SNavdeep Parhar if (!(rxq->iq.flags & IQ_SW_ALLOCATED)) { 393543bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED)); 393643bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 393743bbae19SNavdeep Parhar rc = tcp_lro_init_args(&rxq->lro, ifp, lro_entries, lro_mbufs); 393854e4ee71SNavdeep Parhar if (rc != 0) 393954e4ee71SNavdeep Parhar return (rc); 394043bbae19SNavdeep Parhar MPASS(rxq->lro.ifp == ifp); /* also indicates LRO init'ed */ 394143bbae19SNavdeep Parhar #endif 394243bbae19SNavdeep Parhar rxq->ifp = ifp; 394343bbae19SNavdeep Parhar 394443bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 394543bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->rxq_oid), 394643bbae19SNavdeep Parhar OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 394743bbae19SNavdeep Parhar "rx queue"); 394843bbae19SNavdeep Parhar 394943bbae19SNavdeep Parhar init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq, 395043bbae19SNavdeep Parhar intr_idx, tnl_cong(vi->pi, cong_drop)); 3951df8437a9SAndrew Gallatin #if defined(INET) || defined(INET6) 3952df8437a9SAndrew Gallatin if (ifp->if_capenable & IFCAP_LRO) 3953df8437a9SAndrew Gallatin rxq->iq.flags |= IQ_LRO_ENABLED; 3954df8437a9SAndrew Gallatin #endif 3955df8437a9SAndrew Gallatin if (ifp->if_capenable & IFCAP_HWRXTSTMP) 3956df8437a9SAndrew Gallatin rxq->iq.flags |= IQ_RX_TIMESTAMP; 395743bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s rxq%d-fl", 395843bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 395943bbae19SNavdeep Parhar init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name); 396043bbae19SNavdeep Parhar rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, &vi->ctx, oid); 396143bbae19SNavdeep Parhar if (rc != 0) { 396243bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate rxq%d: %d\n", idx, rc); 396343bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 396443bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 396543bbae19SNavdeep Parhar tcp_lro_free(&rxq->lro); 396643bbae19SNavdeep Parhar rxq->lro.ifp = NULL; 396743bbae19SNavdeep Parhar #endif 396843bbae19SNavdeep Parhar return (rc); 396943bbae19SNavdeep Parhar } 397043bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_SW_ALLOCATED); 397143bbae19SNavdeep Parhar add_rxq_sysctls(&vi->ctx, oid, rxq); 397243bbae19SNavdeep Parhar } 397343bbae19SNavdeep Parhar 397443bbae19SNavdeep Parhar if (!(rxq->iq.flags & IQ_HW_ALLOCATED)) { 397543bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_SW_ALLOCATED); 397643bbae19SNavdeep Parhar rc = alloc_iq_fl_hwq(vi, &rxq->iq, &rxq->fl); 397743bbae19SNavdeep Parhar if (rc != 0) { 397843bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw rxq%d: %d\n", idx, rc); 397943bbae19SNavdeep Parhar return (rc); 398043bbae19SNavdeep Parhar } 398143bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_HW_ALLOCATED); 398254e4ee71SNavdeep Parhar 3983ec55567cSJohn Baldwin if (idx == 0) 3984ec55567cSJohn Baldwin sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id; 3985ec55567cSJohn Baldwin else 3986ec55567cSJohn Baldwin KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id, 3987ec55567cSJohn Baldwin ("iq_base mismatch")); 3988ec55567cSJohn Baldwin KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF, 3989ec55567cSJohn Baldwin ("PF with non-zero iq_base")); 3990ec55567cSJohn Baldwin 39914d6db4e0SNavdeep Parhar /* 399243bbae19SNavdeep Parhar * The freelist is just barely above the starvation threshold 399343bbae19SNavdeep Parhar * right now, fill it up a bit more. 39944d6db4e0SNavdeep Parhar */ 39959b4d7b4eSNavdeep Parhar FL_LOCK(&rxq->fl); 3996ec55567cSJohn Baldwin refill_fl(sc, &rxq->fl, 128); 39979b4d7b4eSNavdeep Parhar FL_UNLOCK(&rxq->fl); 399854e4ee71SNavdeep Parhar } 399954e4ee71SNavdeep Parhar 400043bbae19SNavdeep Parhar return (0); 400143bbae19SNavdeep Parhar } 400243bbae19SNavdeep Parhar 400343bbae19SNavdeep Parhar /* 400443bbae19SNavdeep Parhar * Idempotent. 400543bbae19SNavdeep Parhar */ 400643bbae19SNavdeep Parhar static void 4007fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq) 400854e4ee71SNavdeep Parhar { 400943bbae19SNavdeep Parhar if (rxq->iq.flags & IQ_HW_ALLOCATED) { 401043bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_SW_ALLOCATED); 401143bbae19SNavdeep Parhar free_iq_fl_hwq(vi->adapter, &rxq->iq, &rxq->fl); 401243bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED)); 401354e4ee71SNavdeep Parhar } 401443bbae19SNavdeep Parhar 401543bbae19SNavdeep Parhar if (rxq->iq.flags & IQ_SW_ALLOCATED) { 401643bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED)); 401743bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 401843bbae19SNavdeep Parhar tcp_lro_free(&rxq->lro); 401954e4ee71SNavdeep Parhar #endif 402043bbae19SNavdeep Parhar free_iq_fl(vi->adapter, &rxq->iq, &rxq->fl); 402143bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_SW_ALLOCATED)); 402254e4ee71SNavdeep Parhar bzero(rxq, sizeof(*rxq)); 402343bbae19SNavdeep Parhar } 402443bbae19SNavdeep Parhar } 402554e4ee71SNavdeep Parhar 402643bbae19SNavdeep Parhar static void 402743bbae19SNavdeep Parhar add_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 402843bbae19SNavdeep Parhar struct sge_rxq *rxq) 402943bbae19SNavdeep Parhar { 403043bbae19SNavdeep Parhar struct sysctl_oid_list *children; 403143bbae19SNavdeep Parhar 403243bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 403343bbae19SNavdeep Parhar return; 403443bbae19SNavdeep Parhar 403543bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 403643bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 403743bbae19SNavdeep Parhar SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD, 403843bbae19SNavdeep Parhar &rxq->lro.lro_queued, 0, NULL); 403943bbae19SNavdeep Parhar SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD, 404043bbae19SNavdeep Parhar &rxq->lro.lro_flushed, 0, NULL); 404143bbae19SNavdeep Parhar #endif 404243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD, 404343bbae19SNavdeep Parhar &rxq->rxcsum, "# of times hardware assisted with checksum"); 404443bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_extraction", CTLFLAG_RD, 404543bbae19SNavdeep Parhar &rxq->vlan_extraction, "# of times hardware extracted 802.1Q tag"); 404643bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_rxcsum", CTLFLAG_RD, 404743bbae19SNavdeep Parhar &rxq->vxlan_rxcsum, 404843bbae19SNavdeep Parhar "# of times hardware assisted with inner checksum (VXLAN)"); 404954e4ee71SNavdeep Parhar } 405054e4ee71SNavdeep Parhar 405109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 405243bbae19SNavdeep Parhar /* 405343bbae19SNavdeep Parhar * Idempotent. 405443bbae19SNavdeep Parhar */ 405554e4ee71SNavdeep Parhar static int 405643bbae19SNavdeep Parhar alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq, int idx, 405743bbae19SNavdeep Parhar int intr_idx, int maxp) 4058f7dfe243SNavdeep Parhar { 4059733b9277SNavdeep Parhar int rc; 406043bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 406143bbae19SNavdeep Parhar struct sysctl_oid *oid; 4062733b9277SNavdeep Parhar char name[16]; 4063f7dfe243SNavdeep Parhar 406443bbae19SNavdeep Parhar if (!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED)) { 406543bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)); 4066733b9277SNavdeep Parhar 4067733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 406843bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, 406943bbae19SNavdeep Parhar SYSCTL_CHILDREN(vi->ofld_rxq_oid), OID_AUTO, name, 407043bbae19SNavdeep Parhar CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload rx queue"); 4071733b9277SNavdeep Parhar 407243bbae19SNavdeep Parhar init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx, 407343bbae19SNavdeep Parhar vi->qsize_rxq, intr_idx, 0); 407443bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_rxq%d-fl", 407543bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 407643bbae19SNavdeep Parhar init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name); 407743bbae19SNavdeep Parhar rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, &vi->ctx, 407843bbae19SNavdeep Parhar oid); 407943bbae19SNavdeep Parhar if (rc != 0) { 408043bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate ofld_rxq%d: %d\n", idx, 408143bbae19SNavdeep Parhar rc); 408243bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 408343bbae19SNavdeep Parhar return (rc); 408443bbae19SNavdeep Parhar } 408543bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED); 4086a9f0cf48SJohn Baldwin ofld_rxq->rx_iscsi_ddp_setup_ok = counter_u64_alloc(M_WAITOK); 4087a9f0cf48SJohn Baldwin ofld_rxq->rx_iscsi_ddp_setup_error = 4088a9f0cf48SJohn Baldwin counter_u64_alloc(M_WAITOK); 408943bbae19SNavdeep Parhar add_ofld_rxq_sysctls(&vi->ctx, oid, ofld_rxq); 409043bbae19SNavdeep Parhar } 4091fe496dc0SJohn Baldwin 409243bbae19SNavdeep Parhar if (!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)) { 409343bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED); 409443bbae19SNavdeep Parhar rc = alloc_iq_fl_hwq(vi, &ofld_rxq->iq, &ofld_rxq->fl); 409543bbae19SNavdeep Parhar if (rc != 0) { 409643bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw ofld_rxq%d: %d\n", idx, 409743bbae19SNavdeep Parhar rc); 409843bbae19SNavdeep Parhar return (rc); 409943bbae19SNavdeep Parhar } 410043bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_HW_ALLOCATED); 410143bbae19SNavdeep Parhar } 4102733b9277SNavdeep Parhar return (rc); 4103733b9277SNavdeep Parhar } 4104733b9277SNavdeep Parhar 410543bbae19SNavdeep Parhar /* 410643bbae19SNavdeep Parhar * Idempotent. 410743bbae19SNavdeep Parhar */ 410843bbae19SNavdeep Parhar static void 4109fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq) 4110733b9277SNavdeep Parhar { 411143bbae19SNavdeep Parhar if (ofld_rxq->iq.flags & IQ_HW_ALLOCATED) { 411243bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED); 411343bbae19SNavdeep Parhar free_iq_fl_hwq(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl); 411443bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)); 411543bbae19SNavdeep Parhar } 4116733b9277SNavdeep Parhar 411743bbae19SNavdeep Parhar if (ofld_rxq->iq.flags & IQ_SW_ALLOCATED) { 411843bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)); 411943bbae19SNavdeep Parhar free_iq_fl(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl); 412043bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED)); 4121a9f0cf48SJohn Baldwin counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_ok); 4122a9f0cf48SJohn Baldwin counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_error); 4123733b9277SNavdeep Parhar bzero(ofld_rxq, sizeof(*ofld_rxq)); 412443bbae19SNavdeep Parhar } 412543bbae19SNavdeep Parhar } 4126733b9277SNavdeep Parhar 412743bbae19SNavdeep Parhar static void 412843bbae19SNavdeep Parhar add_ofld_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 412943bbae19SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq) 413043bbae19SNavdeep Parhar { 413143bbae19SNavdeep Parhar struct sysctl_oid_list *children; 413243bbae19SNavdeep Parhar 413343bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 413443bbae19SNavdeep Parhar return; 413543bbae19SNavdeep Parhar 413643bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 41374b6ed075SJohn Baldwin SYSCTL_ADD_ULONG(ctx, children, OID_AUTO, 413843bbae19SNavdeep Parhar "rx_toe_tls_records", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_records, 413943bbae19SNavdeep Parhar "# of TOE TLS records received"); 41404b6ed075SJohn Baldwin SYSCTL_ADD_ULONG(ctx, children, OID_AUTO, 414143bbae19SNavdeep Parhar "rx_toe_tls_octets", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_octets, 414243bbae19SNavdeep Parhar "# of payload octets in received TOE TLS records"); 41434b6ed075SJohn Baldwin 41444b6ed075SJohn Baldwin oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "iscsi", 41454b6ed075SJohn Baldwin CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "TOE iSCSI statistics"); 41464b6ed075SJohn Baldwin children = SYSCTL_CHILDREN(oid); 41474b6ed075SJohn Baldwin 41484b6ed075SJohn Baldwin SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_ok", 41494b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_ok, 41504b6ed075SJohn Baldwin "# of times DDP buffer was setup successfully."); 41514b6ed075SJohn Baldwin SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_error", 41524b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_error, 41534b6ed075SJohn Baldwin "# of times DDP buffer setup failed."); 41544b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_octets", 41554b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_octets, 0, 41564b6ed075SJohn Baldwin "# of octets placed directly"); 41574b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_pdus", 41584b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_pdus, 0, 41594b6ed075SJohn Baldwin "# of PDUs with data placed directly."); 41604b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_octets", 41614b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_octets, 0, 41624b6ed075SJohn Baldwin "# of data octets delivered in freelist"); 41634b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_pdus", 41644b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_pdus, 0, 41654b6ed075SJohn Baldwin "# of PDUs with data delivered in freelist"); 41664d4cf62eSJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "padding_errors", 41674d4cf62eSJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_padding_errors, 0, 41684d4cf62eSJohn Baldwin "# of PDUs with invalid padding"); 41694d4cf62eSJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "header_digest_errors", 41704d4cf62eSJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_header_digest_errors, 0, 41714d4cf62eSJohn Baldwin "# of PDUs with invalid header digests"); 41724d4cf62eSJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "data_digest_errors", 41734d4cf62eSJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_data_digest_errors, 0, 41744d4cf62eSJohn Baldwin "# of PDUs with invalid data digests"); 4175733b9277SNavdeep Parhar } 4176733b9277SNavdeep Parhar #endif 4177733b9277SNavdeep Parhar 4178ddf09ad6SNavdeep Parhar /* 4179ddf09ad6SNavdeep Parhar * Returns a reasonable automatic cidx flush threshold for a given queue size. 4180ddf09ad6SNavdeep Parhar */ 4181ddf09ad6SNavdeep Parhar static u_int 4182ddf09ad6SNavdeep Parhar qsize_to_fthresh(int qsize) 4183ddf09ad6SNavdeep Parhar { 4184ddf09ad6SNavdeep Parhar u_int fthresh; 4185ddf09ad6SNavdeep Parhar 4186ddf09ad6SNavdeep Parhar while (!powerof2(qsize)) 4187ddf09ad6SNavdeep Parhar qsize++; 4188ddf09ad6SNavdeep Parhar fthresh = ilog2(qsize); 4189ddf09ad6SNavdeep Parhar if (fthresh > X_CIDXFLUSHTHRESH_128) 4190ddf09ad6SNavdeep Parhar fthresh = X_CIDXFLUSHTHRESH_128; 4191ddf09ad6SNavdeep Parhar 4192ddf09ad6SNavdeep Parhar return (fthresh); 4193ddf09ad6SNavdeep Parhar } 4194ddf09ad6SNavdeep Parhar 4195733b9277SNavdeep Parhar static int 4196733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq) 4197733b9277SNavdeep Parhar { 4198733b9277SNavdeep Parhar int rc, cntxt_id; 4199733b9277SNavdeep Parhar struct fw_eq_ctrl_cmd c; 420090e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 4201f7dfe243SNavdeep Parhar 4202f7dfe243SNavdeep Parhar bzero(&c, sizeof(c)); 4203f7dfe243SNavdeep Parhar 4204f7dfe243SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST | 4205f7dfe243SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) | 4206f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_VFN(0)); 4207f7dfe243SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC | 4208f7dfe243SNavdeep Parhar F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c)); 42097951040fSNavdeep Parhar c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); 4210f7dfe243SNavdeep Parhar c.physeqid_pkd = htobe32(0); 4211f7dfe243SNavdeep Parhar c.fetchszm_to_iqid = 421287b027baSNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 4213733b9277SNavdeep Parhar V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) | 421456599263SNavdeep Parhar F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid)); 4215f7dfe243SNavdeep Parhar c.dcaen_to_eqsize = 4216adb0cd84SNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ? 4217adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) | 4218f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 4219ddf09ad6SNavdeep Parhar V_FW_EQ_CTRL_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) | 42207951040fSNavdeep Parhar V_FW_EQ_CTRL_CMD_EQSIZE(qsize)); 4221f7dfe243SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 4222f7dfe243SNavdeep Parhar 4223f7dfe243SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 4224f7dfe243SNavdeep Parhar if (rc != 0) { 422543bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw ctrlq for tx_chan %d: %d\n", 422643bbae19SNavdeep Parhar eq->tx_chan, rc); 4227f7dfe243SNavdeep Parhar return (rc); 4228f7dfe243SNavdeep Parhar } 4229f7dfe243SNavdeep Parhar 4230f7dfe243SNavdeep Parhar eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid)); 423176c89022SNavdeep Parhar eq->abs_id = G_FW_EQ_CTRL_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 4232f7dfe243SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 4233b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) 4234733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 4235b20b25e7SNavdeep Parhar cntxt_id, sc->sge.eqmap_sz - 1); 4236f7dfe243SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 4237f7dfe243SNavdeep Parhar 4238f7dfe243SNavdeep Parhar return (rc); 4239f7dfe243SNavdeep Parhar } 4240f7dfe243SNavdeep Parhar 4241f7dfe243SNavdeep Parhar static int 4242fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 424354e4ee71SNavdeep Parhar { 424454e4ee71SNavdeep Parhar int rc, cntxt_id; 424554e4ee71SNavdeep Parhar struct fw_eq_eth_cmd c; 424690e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 424754e4ee71SNavdeep Parhar 424854e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 424954e4ee71SNavdeep Parhar 425054e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST | 425154e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) | 425254e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_VFN(0)); 425354e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC | 425454e4ee71SNavdeep Parhar F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c)); 42557951040fSNavdeep Parhar c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE | 4256fe2ebb76SJohn Baldwin F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid)); 425754e4ee71SNavdeep Parhar c.fetchszm_to_iqid = 42587951040fSNavdeep Parhar htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) | 4259733b9277SNavdeep Parhar V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO | 4260aa2457e1SNavdeep Parhar V_FW_EQ_ETH_CMD_IQID(eq->iqid)); 4261adb0cd84SNavdeep Parhar c.dcaen_to_eqsize = 4262adb0cd84SNavdeep Parhar htobe32(V_FW_EQ_ETH_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ? 4263adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) | 426454e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 42657951040fSNavdeep Parhar V_FW_EQ_ETH_CMD_EQSIZE(qsize)); 426654e4ee71SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 426754e4ee71SNavdeep Parhar 426854e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 426954e4ee71SNavdeep Parhar if (rc != 0) { 4270fe2ebb76SJohn Baldwin device_printf(vi->dev, 4271733b9277SNavdeep Parhar "failed to create Ethernet egress queue: %d\n", rc); 4272733b9277SNavdeep Parhar return (rc); 4273733b9277SNavdeep Parhar } 4274733b9277SNavdeep Parhar 4275733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd)); 4276ec55567cSJohn Baldwin eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 4277733b9277SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 4278b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) 4279733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 4280b20b25e7SNavdeep Parhar cntxt_id, sc->sge.eqmap_sz - 1); 4281733b9277SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 4282733b9277SNavdeep Parhar 428354e4ee71SNavdeep Parhar return (rc); 428454e4ee71SNavdeep Parhar } 428554e4ee71SNavdeep Parhar 4286eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 4287733b9277SNavdeep Parhar static int 4288fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 4289733b9277SNavdeep Parhar { 4290733b9277SNavdeep Parhar int rc, cntxt_id; 4291733b9277SNavdeep Parhar struct fw_eq_ofld_cmd c; 429290e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 429354e4ee71SNavdeep Parhar 4294733b9277SNavdeep Parhar bzero(&c, sizeof(c)); 4295733b9277SNavdeep Parhar 4296733b9277SNavdeep Parhar c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST | 4297733b9277SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) | 4298733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_VFN(0)); 4299733b9277SNavdeep Parhar c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC | 4300733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c)); 4301733b9277SNavdeep Parhar c.fetchszm_to_iqid = 4302ddf09ad6SNavdeep Parhar htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 4303733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) | 4304733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid)); 4305733b9277SNavdeep Parhar c.dcaen_to_eqsize = 4306adb0cd84SNavdeep Parhar htobe32(V_FW_EQ_OFLD_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ? 4307adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) | 4308733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 4309ddf09ad6SNavdeep Parhar V_FW_EQ_OFLD_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) | 43107951040fSNavdeep Parhar V_FW_EQ_OFLD_CMD_EQSIZE(qsize)); 4311733b9277SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 4312733b9277SNavdeep Parhar 4313733b9277SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 4314733b9277SNavdeep Parhar if (rc != 0) { 4315fe2ebb76SJohn Baldwin device_printf(vi->dev, 4316733b9277SNavdeep Parhar "failed to create egress queue for TCP offload: %d\n", rc); 4317733b9277SNavdeep Parhar return (rc); 4318733b9277SNavdeep Parhar } 4319733b9277SNavdeep Parhar 4320733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd)); 432176c89022SNavdeep Parhar eq->abs_id = G_FW_EQ_OFLD_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 432254e4ee71SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 4323b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) 4324733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 4325b20b25e7SNavdeep Parhar cntxt_id, sc->sge.eqmap_sz - 1); 432654e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 432754e4ee71SNavdeep Parhar 4328733b9277SNavdeep Parhar return (rc); 4329733b9277SNavdeep Parhar } 4330733b9277SNavdeep Parhar #endif 4331733b9277SNavdeep Parhar 433243bbae19SNavdeep Parhar /* SW only */ 4333733b9277SNavdeep Parhar static int 433443bbae19SNavdeep Parhar alloc_eq(struct adapter *sc, struct sge_eq *eq, struct sysctl_ctx_list *ctx, 433543bbae19SNavdeep Parhar struct sysctl_oid *oid) 4336733b9277SNavdeep Parhar { 43377951040fSNavdeep Parhar int rc, qsize; 4338733b9277SNavdeep Parhar size_t len; 4339733b9277SNavdeep Parhar 434043bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 4341733b9277SNavdeep Parhar 434290e7434aSNavdeep Parhar qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 43437951040fSNavdeep Parhar len = qsize * EQ_ESIZE; 434443bbae19SNavdeep Parhar rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, &eq->ba, 434543bbae19SNavdeep Parhar (void **)&eq->desc); 4346733b9277SNavdeep Parhar if (rc) 4347733b9277SNavdeep Parhar return (rc); 434843bbae19SNavdeep Parhar if (ctx != NULL && oid != NULL) 434943bbae19SNavdeep Parhar add_eq_sysctls(sc, ctx, oid, eq); 435043bbae19SNavdeep Parhar eq->flags |= EQ_SW_ALLOCATED; 4351733b9277SNavdeep Parhar 435243bbae19SNavdeep Parhar return (0); 435343bbae19SNavdeep Parhar } 435443bbae19SNavdeep Parhar 435543bbae19SNavdeep Parhar /* SW only */ 435643bbae19SNavdeep Parhar static void 435743bbae19SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq) 435843bbae19SNavdeep Parhar { 435943bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 43605ef87bf8SNavdeep Parhar if (eq->type == EQ_ETH) 436143bbae19SNavdeep Parhar MPASS(eq->pidx == eq->cidx); 436243bbae19SNavdeep Parhar 436343bbae19SNavdeep Parhar free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc); 436443bbae19SNavdeep Parhar mtx_destroy(&eq->eq_lock); 436543bbae19SNavdeep Parhar bzero(eq, sizeof(*eq)); 436643bbae19SNavdeep Parhar } 436743bbae19SNavdeep Parhar 436843bbae19SNavdeep Parhar static void 436943bbae19SNavdeep Parhar add_eq_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 437043bbae19SNavdeep Parhar struct sysctl_oid *oid, struct sge_eq *eq) 437143bbae19SNavdeep Parhar { 437243bbae19SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 437343bbae19SNavdeep Parhar 437443bbae19SNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &eq->ba, 437543bbae19SNavdeep Parhar "bus address of descriptor ring"); 437643bbae19SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 437743bbae19SNavdeep Parhar eq->sidx * EQ_ESIZE + sc->params.sge.spg_len, 437843bbae19SNavdeep Parhar "desc ring size in bytes"); 437943bbae19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD, 438043bbae19SNavdeep Parhar &eq->abs_id, 0, "absolute id of the queue"); 438143bbae19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 438243bbae19SNavdeep Parhar &eq->cntxt_id, 0, "SGE context id of the queue"); 438343bbae19SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &eq->cidx, 438443bbae19SNavdeep Parhar 0, "consumer index"); 438543bbae19SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &eq->pidx, 438643bbae19SNavdeep Parhar 0, "producer index"); 438743bbae19SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL, 438843bbae19SNavdeep Parhar eq->sidx, "status page index"); 438943bbae19SNavdeep Parhar } 439043bbae19SNavdeep Parhar 439143bbae19SNavdeep Parhar static int 439243bbae19SNavdeep Parhar alloc_eq_hwq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 439343bbae19SNavdeep Parhar { 439443bbae19SNavdeep Parhar int rc; 439543bbae19SNavdeep Parhar 439643bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 439743bbae19SNavdeep Parhar 439843bbae19SNavdeep Parhar eq->iqid = eq->iq->cntxt_id; 4399ddf09ad6SNavdeep Parhar eq->pidx = eq->cidx = eq->dbidx = 0; 4400ddf09ad6SNavdeep Parhar /* Note that equeqidx is not used with sge_wrq (OFLD/CTRL) queues. */ 4401ddf09ad6SNavdeep Parhar eq->equeqidx = 0; 4402d14b0ac1SNavdeep Parhar eq->doorbells = sc->doorbells; 440343bbae19SNavdeep Parhar bzero(eq->desc, eq->sidx * EQ_ESIZE + sc->params.sge.spg_len); 4404733b9277SNavdeep Parhar 440543bbae19SNavdeep Parhar switch (eq->type) { 4406733b9277SNavdeep Parhar case EQ_CTRL: 4407733b9277SNavdeep Parhar rc = ctrl_eq_alloc(sc, eq); 4408733b9277SNavdeep Parhar break; 4409733b9277SNavdeep Parhar 4410733b9277SNavdeep Parhar case EQ_ETH: 4411fe2ebb76SJohn Baldwin rc = eth_eq_alloc(sc, vi, eq); 4412733b9277SNavdeep Parhar break; 4413733b9277SNavdeep Parhar 4414eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 4415733b9277SNavdeep Parhar case EQ_OFLD: 4416fe2ebb76SJohn Baldwin rc = ofld_eq_alloc(sc, vi, eq); 4417733b9277SNavdeep Parhar break; 4418733b9277SNavdeep Parhar #endif 4419733b9277SNavdeep Parhar 4420733b9277SNavdeep Parhar default: 442143bbae19SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, eq->type); 4422733b9277SNavdeep Parhar } 4423733b9277SNavdeep Parhar if (rc != 0) { 442443bbae19SNavdeep Parhar CH_ERR(sc, "failed to allocate egress queue(%d): %d\n", 442543bbae19SNavdeep Parhar eq->type, rc); 442643bbae19SNavdeep Parhar return (rc); 4427733b9277SNavdeep Parhar } 4428733b9277SNavdeep Parhar 4429d14b0ac1SNavdeep Parhar if (isset(&eq->doorbells, DOORBELL_UDB) || 4430d14b0ac1SNavdeep Parhar isset(&eq->doorbells, DOORBELL_UDBWC) || 443177ad3c41SNavdeep Parhar isset(&eq->doorbells, DOORBELL_WCWR)) { 443290e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 4433d14b0ac1SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 4434d14b0ac1SNavdeep Parhar volatile uint8_t *udb; 4435d14b0ac1SNavdeep Parhar 4436d14b0ac1SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 4437d14b0ac1SNavdeep Parhar udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT; /* pg offset */ 4438d14b0ac1SNavdeep Parhar eq->udb_qid = eq->cntxt_id & mask; /* id in page */ 4439f10405b3SNavdeep Parhar if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE) 444077ad3c41SNavdeep Parhar clrbit(&eq->doorbells, DOORBELL_WCWR); 4441d14b0ac1SNavdeep Parhar else { 4442d14b0ac1SNavdeep Parhar udb += eq->udb_qid << UDBS_SEG_SHIFT; /* seg offset */ 4443d14b0ac1SNavdeep Parhar eq->udb_qid = 0; 4444d14b0ac1SNavdeep Parhar } 4445d14b0ac1SNavdeep Parhar eq->udb = (volatile void *)udb; 4446d14b0ac1SNavdeep Parhar } 4447d14b0ac1SNavdeep Parhar 444843bbae19SNavdeep Parhar eq->flags |= EQ_HW_ALLOCATED; 444943bbae19SNavdeep Parhar return (0); 4450733b9277SNavdeep Parhar } 4451733b9277SNavdeep Parhar 4452733b9277SNavdeep Parhar static int 445343bbae19SNavdeep Parhar free_eq_hwq(struct adapter *sc, struct vi_info *vi __unused, struct sge_eq *eq) 4454733b9277SNavdeep Parhar { 4455733b9277SNavdeep Parhar int rc; 4456733b9277SNavdeep Parhar 445743bbae19SNavdeep Parhar MPASS(eq->flags & EQ_HW_ALLOCATED); 445843bbae19SNavdeep Parhar 445943bbae19SNavdeep Parhar switch (eq->type) { 4460733b9277SNavdeep Parhar case EQ_CTRL: 446143bbae19SNavdeep Parhar rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id); 4462733b9277SNavdeep Parhar break; 4463733b9277SNavdeep Parhar case EQ_ETH: 446443bbae19SNavdeep Parhar rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id); 4465733b9277SNavdeep Parhar break; 4466eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 4467733b9277SNavdeep Parhar case EQ_OFLD: 446843bbae19SNavdeep Parhar rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id); 4469733b9277SNavdeep Parhar break; 4470733b9277SNavdeep Parhar #endif 4471733b9277SNavdeep Parhar default: 447243bbae19SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, eq->type); 4473733b9277SNavdeep Parhar } 4474733b9277SNavdeep Parhar if (rc != 0) { 447543bbae19SNavdeep Parhar CH_ERR(sc, "failed to free eq (type %d): %d\n", eq->type, rc); 4476733b9277SNavdeep Parhar return (rc); 4477733b9277SNavdeep Parhar } 447843bbae19SNavdeep Parhar eq->flags &= ~EQ_HW_ALLOCATED; 4479733b9277SNavdeep Parhar 4480733b9277SNavdeep Parhar return (0); 4481733b9277SNavdeep Parhar } 4482733b9277SNavdeep Parhar 4483733b9277SNavdeep Parhar static int 4484fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq, 448543bbae19SNavdeep Parhar struct sysctl_ctx_list *ctx, struct sysctl_oid *oid) 4486733b9277SNavdeep Parhar { 448743bbae19SNavdeep Parhar struct sge_eq *eq = &wrq->eq; 4488733b9277SNavdeep Parhar int rc; 4489733b9277SNavdeep Parhar 449043bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 449143bbae19SNavdeep Parhar 449243bbae19SNavdeep Parhar rc = alloc_eq(sc, eq, ctx, oid); 4493733b9277SNavdeep Parhar if (rc) 4494733b9277SNavdeep Parhar return (rc); 449543bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 449643bbae19SNavdeep Parhar /* Can't fail after this. */ 4497733b9277SNavdeep Parhar 4498733b9277SNavdeep Parhar wrq->adapter = sc; 44997951040fSNavdeep Parhar TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq); 45007951040fSNavdeep Parhar TAILQ_INIT(&wrq->incomplete_wrs); 450109fe6320SNavdeep Parhar STAILQ_INIT(&wrq->wr_list); 45027951040fSNavdeep Parhar wrq->nwr_pending = 0; 45037951040fSNavdeep Parhar wrq->ndesc_needed = 0; 450443bbae19SNavdeep Parhar add_wrq_sysctls(ctx, oid, wrq); 4505733b9277SNavdeep Parhar 450643bbae19SNavdeep Parhar return (0); 450743bbae19SNavdeep Parhar } 450843bbae19SNavdeep Parhar 450943bbae19SNavdeep Parhar static void 451043bbae19SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq) 451143bbae19SNavdeep Parhar { 451243bbae19SNavdeep Parhar free_eq(sc, &wrq->eq); 451343bbae19SNavdeep Parhar MPASS(wrq->nwr_pending == 0); 45145ef87bf8SNavdeep Parhar MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs)); 45155ef87bf8SNavdeep Parhar MPASS(STAILQ_EMPTY(&wrq->wr_list)); 451643bbae19SNavdeep Parhar bzero(wrq, sizeof(*wrq)); 451743bbae19SNavdeep Parhar } 451843bbae19SNavdeep Parhar 451943bbae19SNavdeep Parhar static void 452043bbae19SNavdeep Parhar add_wrq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 452143bbae19SNavdeep Parhar struct sge_wrq *wrq) 452243bbae19SNavdeep Parhar { 452343bbae19SNavdeep Parhar struct sysctl_oid_list *children; 452443bbae19SNavdeep Parhar 452543bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 452643bbae19SNavdeep Parhar return; 452743bbae19SNavdeep Parhar 452843bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 45297951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD, 45307951040fSNavdeep Parhar &wrq->tx_wrs_direct, "# of work requests (direct)"); 45317951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD, 45327951040fSNavdeep Parhar &wrq->tx_wrs_copied, "# of work requests (copied)"); 45330459a175SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD, 45340459a175SNavdeep Parhar &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)"); 4535733b9277SNavdeep Parhar } 4536733b9277SNavdeep Parhar 453743bbae19SNavdeep Parhar /* 453843bbae19SNavdeep Parhar * Idempotent. 453943bbae19SNavdeep Parhar */ 4540733b9277SNavdeep Parhar static int 454143bbae19SNavdeep Parhar alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx) 4542733b9277SNavdeep Parhar { 454343bbae19SNavdeep Parhar int rc, iqidx; 4544fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 454543bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 4546733b9277SNavdeep Parhar struct sge_eq *eq = &txq->eq; 4547d735920dSNavdeep Parhar struct txpkts *txp; 4548733b9277SNavdeep Parhar char name[16]; 454943bbae19SNavdeep Parhar struct sysctl_oid *oid; 4550733b9277SNavdeep Parhar 455143bbae19SNavdeep Parhar if (!(eq->flags & EQ_SW_ALLOCATED)) { 455243bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 455343bbae19SNavdeep Parhar 455443bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 455543bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->txq_oid), 455643bbae19SNavdeep Parhar OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 455743bbae19SNavdeep Parhar "tx queue"); 455843bbae19SNavdeep Parhar 455943bbae19SNavdeep Parhar iqidx = vi->first_rxq + (idx % vi->nrxq); 456043bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s txq%d", 456143bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 456243bbae19SNavdeep Parhar init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan, 456343bbae19SNavdeep Parhar &sc->sge.rxq[iqidx].iq, name); 456443bbae19SNavdeep Parhar 456543bbae19SNavdeep Parhar rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, 456643bbae19SNavdeep Parhar can_resume_eth_tx, M_CXGBE, &eq->eq_lock, M_WAITOK); 45677951040fSNavdeep Parhar if (rc != 0) { 456843bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate mp_ring for txq%d: %d\n", 456943bbae19SNavdeep Parhar idx, rc); 457043bbae19SNavdeep Parhar failed: 457143bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 45727951040fSNavdeep Parhar return (rc); 45737951040fSNavdeep Parhar } 45747951040fSNavdeep Parhar 457543bbae19SNavdeep Parhar rc = alloc_eq(sc, eq, &vi->ctx, oid); 457643bbae19SNavdeep Parhar if (rc) { 457743bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate txq%d: %d\n", idx, rc); 45787951040fSNavdeep Parhar mp_ring_free(txq->r); 457943bbae19SNavdeep Parhar goto failed; 458043bbae19SNavdeep Parhar } 458143bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 458243bbae19SNavdeep Parhar /* Can't fail after this point. */ 458343bbae19SNavdeep Parhar 458443bbae19SNavdeep Parhar TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq); 458543bbae19SNavdeep Parhar txq->ifp = vi->ifp; 458643bbae19SNavdeep Parhar txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK); 458743bbae19SNavdeep Parhar txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE, 458843bbae19SNavdeep Parhar M_ZERO | M_WAITOK); 458943bbae19SNavdeep Parhar 459043bbae19SNavdeep Parhar add_txq_sysctls(vi, &vi->ctx, oid, txq); 45917951040fSNavdeep Parhar } 4592733b9277SNavdeep Parhar 459343bbae19SNavdeep Parhar if (!(eq->flags & EQ_HW_ALLOCATED)) { 459443bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 459543bbae19SNavdeep Parhar rc = alloc_eq_hwq(sc, vi, eq); 459643bbae19SNavdeep Parhar if (rc != 0) { 459743bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw txq%d: %d\n", idx, rc); 459843bbae19SNavdeep Parhar return (rc); 459943bbae19SNavdeep Parhar } 460043bbae19SNavdeep Parhar MPASS(eq->flags & EQ_HW_ALLOCATED); 46017951040fSNavdeep Parhar /* Can't fail after this point. */ 46027951040fSNavdeep Parhar 4603ec55567cSJohn Baldwin if (idx == 0) 4604ec55567cSJohn Baldwin sc->sge.eq_base = eq->abs_id - eq->cntxt_id; 4605ec55567cSJohn Baldwin else 4606ec55567cSJohn Baldwin KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id, 4607ec55567cSJohn Baldwin ("eq_base mismatch")); 4608ec55567cSJohn Baldwin KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF, 4609ec55567cSJohn Baldwin ("PF with non-zero eq_base")); 4610ec55567cSJohn Baldwin 4611d735920dSNavdeep Parhar txp = &txq->txp; 4612d735920dSNavdeep Parhar MPASS(nitems(txp->mb) >= sc->params.max_pkts_per_eth_tx_pkts_wr); 4613d735920dSNavdeep Parhar txq->txp.max_npkt = min(nitems(txp->mb), 4614d735920dSNavdeep Parhar sc->params.max_pkts_per_eth_tx_pkts_wr); 461530e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR && !(sc->flags & IS_VF)) 461630e3f2b4SNavdeep Parhar txq->txp.max_npkt--; 4617d735920dSNavdeep Parhar 461843bbae19SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 461943bbae19SNavdeep Parhar txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) | 462043bbae19SNavdeep Parhar V_TXPKT_INTF(pi->tx_chan)); 462143bbae19SNavdeep Parhar else 462243bbae19SNavdeep Parhar txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) | 462343bbae19SNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) | 462443bbae19SNavdeep Parhar V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld)); 462543bbae19SNavdeep Parhar 462643bbae19SNavdeep Parhar txq->tc_idx = -1; 462743bbae19SNavdeep Parhar } 462843bbae19SNavdeep Parhar 462943bbae19SNavdeep Parhar return (0); 463043bbae19SNavdeep Parhar } 463143bbae19SNavdeep Parhar 463243bbae19SNavdeep Parhar /* 463343bbae19SNavdeep Parhar * Idempotent. 463443bbae19SNavdeep Parhar */ 463543bbae19SNavdeep Parhar static void 463643bbae19SNavdeep Parhar free_txq(struct vi_info *vi, struct sge_txq *txq) 463743bbae19SNavdeep Parhar { 463843bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 463943bbae19SNavdeep Parhar struct sge_eq *eq = &txq->eq; 464043bbae19SNavdeep Parhar 464143bbae19SNavdeep Parhar if (eq->flags & EQ_HW_ALLOCATED) { 464243bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 464343bbae19SNavdeep Parhar free_eq_hwq(sc, NULL, eq); 464443bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 464543bbae19SNavdeep Parhar } 464643bbae19SNavdeep Parhar 464743bbae19SNavdeep Parhar if (eq->flags & EQ_SW_ALLOCATED) { 464843bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 464943bbae19SNavdeep Parhar sglist_free(txq->gl); 465043bbae19SNavdeep Parhar free(txq->sdesc, M_CXGBE); 465143bbae19SNavdeep Parhar mp_ring_free(txq->r); 465243bbae19SNavdeep Parhar free_eq(sc, eq); 465343bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 465443bbae19SNavdeep Parhar bzero(txq, sizeof(*txq)); 465543bbae19SNavdeep Parhar } 465643bbae19SNavdeep Parhar } 465743bbae19SNavdeep Parhar 465843bbae19SNavdeep Parhar static void 465943bbae19SNavdeep Parhar add_txq_sysctls(struct vi_info *vi, struct sysctl_ctx_list *ctx, 466043bbae19SNavdeep Parhar struct sysctl_oid *oid, struct sge_txq *txq) 466143bbae19SNavdeep Parhar { 466243bbae19SNavdeep Parhar struct adapter *sc; 466343bbae19SNavdeep Parhar struct sysctl_oid_list *children; 466443bbae19SNavdeep Parhar 466543bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 466643bbae19SNavdeep Parhar return; 466743bbae19SNavdeep Parhar 466843bbae19SNavdeep Parhar sc = vi->adapter; 466954e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 467054e4ee71SNavdeep Parhar 467143bbae19SNavdeep Parhar mp_ring_sysctls(txq->r, ctx, children); 467259bc8ce0SNavdeep Parhar 467343bbae19SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tc", 467443bbae19SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_MPSAFE, vi, txq - sc->sge.txq, 467543bbae19SNavdeep Parhar sysctl_tc, "I", "traffic class (-1 means none)"); 467602f972e8SNavdeep Parhar 467743bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD, 467854e4ee71SNavdeep Parhar &txq->txcsum, "# of times hardware assisted with checksum"); 467943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_insertion", CTLFLAG_RD, 468043bbae19SNavdeep Parhar &txq->vlan_insertion, "# of times hardware inserted 802.1Q tag"); 468143bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD, 4682a1ea9a82SNavdeep Parhar &txq->tso_wrs, "# of TSO work requests"); 468343bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD, 468454e4ee71SNavdeep Parhar &txq->imm_wrs, "# of work requests with immediate data"); 468543bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD, 468654e4ee71SNavdeep Parhar &txq->sgl_wrs, "# of work requests with direct SGL"); 468743bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD, 468854e4ee71SNavdeep Parhar &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)"); 468943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_wrs", CTLFLAG_RD, 469043bbae19SNavdeep Parhar &txq->txpkts0_wrs, "# of txpkts (type 0) work requests"); 469143bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_wrs", CTLFLAG_RD, 469243bbae19SNavdeep Parhar &txq->txpkts1_wrs, "# of txpkts (type 1) work requests"); 469343bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_pkts", CTLFLAG_RD, 469443bbae19SNavdeep Parhar &txq->txpkts0_pkts, 46957951040fSNavdeep Parhar "# of frames tx'd using type0 txpkts work requests"); 469643bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_pkts", CTLFLAG_RD, 469743bbae19SNavdeep Parhar &txq->txpkts1_pkts, 46987951040fSNavdeep Parhar "# of frames tx'd using type1 txpkts work requests"); 469943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts_flush", CTLFLAG_RD, 470043bbae19SNavdeep Parhar &txq->txpkts_flush, 47013447df8bSNavdeep Parhar "# of times txpkts had to be flushed out by an egress-update"); 470243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "raw_wrs", CTLFLAG_RD, 47035cdaef71SJohn Baldwin &txq->raw_wrs, "# of raw work requests (non-packets)"); 470443bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_tso_wrs", CTLFLAG_RD, 470543bbae19SNavdeep Parhar &txq->vxlan_tso_wrs, "# of VXLAN TSO work requests"); 470643bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_txcsum", CTLFLAG_RD, 470743bbae19SNavdeep Parhar &txq->vxlan_txcsum, 4708a4a4ad2dSNavdeep Parhar "# of times hardware assisted with inner checksums (VXLAN)"); 4709bddf7343SJohn Baldwin 4710bddf7343SJohn Baldwin #ifdef KERN_TLS 471115f33555SNavdeep Parhar if (is_ktls(sc)) { 471243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_records", 471343bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_records, 4714bddf7343SJohn Baldwin "# of NIC TLS records transmitted"); 471543bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_short", 471643bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_short, 4717bddf7343SJohn Baldwin "# of short NIC TLS records transmitted"); 471843bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_partial", 471943bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_partial, 4720bddf7343SJohn Baldwin "# of partial NIC TLS records transmitted"); 472143bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_full", 472243bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_full, 4723bddf7343SJohn Baldwin "# of full NIC TLS records transmitted"); 472443bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_octets", 472543bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_octets, 4726bddf7343SJohn Baldwin "# of payload octets in transmitted NIC TLS records"); 472743bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_waste", 472843bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_waste, 4729bddf7343SJohn Baldwin "# of octets DMAd but not transmitted in NIC TLS records"); 473043bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_options", 473143bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_options, 4732bddf7343SJohn Baldwin "# of NIC TLS options-only packets transmitted"); 473343bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_header", 473443bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_header, 4735bddf7343SJohn Baldwin "# of NIC TLS header-only packets transmitted"); 473643bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin", 473743bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_fin, 4738bddf7343SJohn Baldwin "# of NIC TLS FIN-only packets transmitted"); 473943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin_short", 474043bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_fin_short, 4741bddf7343SJohn Baldwin "# of NIC TLS padded FIN packets on short TLS records"); 474243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_cbc", 474343bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_cbc, 4744bddf7343SJohn Baldwin "# of NIC TLS sessions using AES-CBC"); 474543bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_gcm", 474643bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_gcm, 4747bddf7343SJohn Baldwin "# of NIC TLS sessions using AES-GCM"); 4748bddf7343SJohn Baldwin } 4749bddf7343SJohn Baldwin #endif 475054e4ee71SNavdeep Parhar } 475154e4ee71SNavdeep Parhar 4752077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 475343bbae19SNavdeep Parhar /* 475443bbae19SNavdeep Parhar * Idempotent. 475543bbae19SNavdeep Parhar */ 4756077ba6a8SJohn Baldwin static int 475743bbae19SNavdeep Parhar alloc_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq, int idx) 4758077ba6a8SJohn Baldwin { 475943bbae19SNavdeep Parhar struct sysctl_oid *oid; 476043bbae19SNavdeep Parhar struct port_info *pi = vi->pi; 4761077ba6a8SJohn Baldwin struct adapter *sc = vi->adapter; 476243bbae19SNavdeep Parhar struct sge_eq *eq = &ofld_txq->wrq.eq; 476343bbae19SNavdeep Parhar int rc, iqidx; 4764077ba6a8SJohn Baldwin char name[16]; 4765077ba6a8SJohn Baldwin 476643bbae19SNavdeep Parhar MPASS(idx >= 0); 476743bbae19SNavdeep Parhar MPASS(idx < vi->nofldtxq); 4768077ba6a8SJohn Baldwin 476943bbae19SNavdeep Parhar if (!(eq->flags & EQ_SW_ALLOCATED)) { 4770077ba6a8SJohn Baldwin snprintf(name, sizeof(name), "%d", idx); 477143bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, 477243bbae19SNavdeep Parhar SYSCTL_CHILDREN(vi->ofld_txq_oid), OID_AUTO, name, 4773077ba6a8SJohn Baldwin CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload tx queue"); 4774077ba6a8SJohn Baldwin 477543bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_txq%d", 477643bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 477743bbae19SNavdeep Parhar if (vi->nofldrxq > 0) { 477843bbae19SNavdeep Parhar iqidx = vi->first_ofld_rxq + (idx % vi->nofldrxq); 477943bbae19SNavdeep Parhar init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan, 478043bbae19SNavdeep Parhar &sc->sge.ofld_rxq[iqidx].iq, name); 478143bbae19SNavdeep Parhar } else { 478243bbae19SNavdeep Parhar iqidx = vi->first_rxq + (idx % vi->nrxq); 478343bbae19SNavdeep Parhar init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan, 478443bbae19SNavdeep Parhar &sc->sge.rxq[iqidx].iq, name); 478543bbae19SNavdeep Parhar } 478643bbae19SNavdeep Parhar 478743bbae19SNavdeep Parhar rc = alloc_wrq(sc, vi, &ofld_txq->wrq, &vi->ctx, oid); 478843bbae19SNavdeep Parhar if (rc != 0) { 478943bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate ofld_txq%d: %d\n", idx, 479043bbae19SNavdeep Parhar rc); 479143bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 4792077ba6a8SJohn Baldwin return (rc); 479343bbae19SNavdeep Parhar } 479443bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 479543bbae19SNavdeep Parhar /* Can't fail after this point. */ 4796077ba6a8SJohn Baldwin 4797568e69e4SJohn Baldwin ofld_txq->tx_iscsi_pdus = counter_u64_alloc(M_WAITOK); 4798568e69e4SJohn Baldwin ofld_txq->tx_iscsi_octets = counter_u64_alloc(M_WAITOK); 47995b27e4b2SJohn Baldwin ofld_txq->tx_iscsi_iso_wrs = counter_u64_alloc(M_WAITOK); 4800fe496dc0SJohn Baldwin ofld_txq->tx_toe_tls_records = counter_u64_alloc(M_WAITOK); 4801fe496dc0SJohn Baldwin ofld_txq->tx_toe_tls_octets = counter_u64_alloc(M_WAITOK); 480243bbae19SNavdeep Parhar add_ofld_txq_sysctls(&vi->ctx, oid, ofld_txq); 4803077ba6a8SJohn Baldwin } 4804077ba6a8SJohn Baldwin 480543bbae19SNavdeep Parhar if (!(eq->flags & EQ_HW_ALLOCATED)) { 480643bbae19SNavdeep Parhar rc = alloc_eq_hwq(sc, vi, eq); 480743bbae19SNavdeep Parhar if (rc != 0) { 480843bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw ofld_txq%d: %d\n", idx, 480943bbae19SNavdeep Parhar rc); 481043bbae19SNavdeep Parhar return (rc); 481143bbae19SNavdeep Parhar } 481243bbae19SNavdeep Parhar MPASS(eq->flags & EQ_HW_ALLOCATED); 481343bbae19SNavdeep Parhar } 481443bbae19SNavdeep Parhar 481543bbae19SNavdeep Parhar return (0); 481643bbae19SNavdeep Parhar } 481743bbae19SNavdeep Parhar 481843bbae19SNavdeep Parhar /* 481943bbae19SNavdeep Parhar * Idempotent. 482043bbae19SNavdeep Parhar */ 482143bbae19SNavdeep Parhar static void 4822077ba6a8SJohn Baldwin free_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq) 4823077ba6a8SJohn Baldwin { 4824077ba6a8SJohn Baldwin struct adapter *sc = vi->adapter; 482543bbae19SNavdeep Parhar struct sge_eq *eq = &ofld_txq->wrq.eq; 4826077ba6a8SJohn Baldwin 482743bbae19SNavdeep Parhar if (eq->flags & EQ_HW_ALLOCATED) { 482843bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 482943bbae19SNavdeep Parhar free_eq_hwq(sc, NULL, eq); 483043bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 483143bbae19SNavdeep Parhar } 4832077ba6a8SJohn Baldwin 483343bbae19SNavdeep Parhar if (eq->flags & EQ_SW_ALLOCATED) { 483443bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 4835568e69e4SJohn Baldwin counter_u64_free(ofld_txq->tx_iscsi_pdus); 4836568e69e4SJohn Baldwin counter_u64_free(ofld_txq->tx_iscsi_octets); 48375b27e4b2SJohn Baldwin counter_u64_free(ofld_txq->tx_iscsi_iso_wrs); 4838fe496dc0SJohn Baldwin counter_u64_free(ofld_txq->tx_toe_tls_records); 4839fe496dc0SJohn Baldwin counter_u64_free(ofld_txq->tx_toe_tls_octets); 484043bbae19SNavdeep Parhar free_wrq(sc, &ofld_txq->wrq); 484143bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 4842077ba6a8SJohn Baldwin bzero(ofld_txq, sizeof(*ofld_txq)); 484343bbae19SNavdeep Parhar } 484443bbae19SNavdeep Parhar } 484543bbae19SNavdeep Parhar 484643bbae19SNavdeep Parhar static void 484743bbae19SNavdeep Parhar add_ofld_txq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 484843bbae19SNavdeep Parhar struct sge_ofld_txq *ofld_txq) 484943bbae19SNavdeep Parhar { 485043bbae19SNavdeep Parhar struct sysctl_oid_list *children; 485143bbae19SNavdeep Parhar 485243bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 485343bbae19SNavdeep Parhar return; 485443bbae19SNavdeep Parhar 485543bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 485643bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_pdus", 485743bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_iscsi_pdus, 485843bbae19SNavdeep Parhar "# of iSCSI PDUs transmitted"); 485943bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_octets", 486043bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_iscsi_octets, 486143bbae19SNavdeep Parhar "# of payload octets in transmitted iSCSI PDUs"); 48625b27e4b2SJohn Baldwin SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_iso_wrs", 48635b27e4b2SJohn Baldwin CTLFLAG_RD, &ofld_txq->tx_iscsi_iso_wrs, 48645b27e4b2SJohn Baldwin "# of iSCSI segmentation offload work requests"); 486543bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_records", 486643bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_toe_tls_records, 486743bbae19SNavdeep Parhar "# of TOE TLS records transmitted"); 486843bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_octets", 486943bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_toe_tls_octets, 487043bbae19SNavdeep Parhar "# of payload octets in transmitted TOE TLS records"); 4871077ba6a8SJohn Baldwin } 4872077ba6a8SJohn Baldwin #endif 4873077ba6a8SJohn Baldwin 487454e4ee71SNavdeep Parhar static void 487554e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error) 487654e4ee71SNavdeep Parhar { 487754e4ee71SNavdeep Parhar bus_addr_t *ba = arg; 487854e4ee71SNavdeep Parhar 487954e4ee71SNavdeep Parhar KASSERT(nseg == 1, 488054e4ee71SNavdeep Parhar ("%s meant for single segment mappings only.", __func__)); 488154e4ee71SNavdeep Parhar 488254e4ee71SNavdeep Parhar *ba = error ? 0 : segs->ds_addr; 488354e4ee71SNavdeep Parhar } 488454e4ee71SNavdeep Parhar 488554e4ee71SNavdeep Parhar static inline void 488654e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl) 488754e4ee71SNavdeep Parhar { 48884d6db4e0SNavdeep Parhar uint32_t n, v; 488954e4ee71SNavdeep Parhar 489046e1e307SNavdeep Parhar n = IDXDIFF(fl->pidx >> 3, fl->dbidx, fl->sidx); 48914d6db4e0SNavdeep Parhar MPASS(n > 0); 4892d14b0ac1SNavdeep Parhar 489354e4ee71SNavdeep Parhar wmb(); 48944d6db4e0SNavdeep Parhar v = fl->dbval | V_PIDX(n); 48954d6db4e0SNavdeep Parhar if (fl->udb) 48964d6db4e0SNavdeep Parhar *fl->udb = htole32(v); 48974d6db4e0SNavdeep Parhar else 4898315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, v); 48994d6db4e0SNavdeep Parhar IDXINCR(fl->dbidx, n, fl->sidx); 490054e4ee71SNavdeep Parhar } 490154e4ee71SNavdeep Parhar 4902fb12416cSNavdeep Parhar /* 49034d6db4e0SNavdeep Parhar * Fills up the freelist by allocating up to 'n' buffers. Buffers that are 49044d6db4e0SNavdeep Parhar * recycled do not count towards this allocation budget. 4905733b9277SNavdeep Parhar * 49064d6db4e0SNavdeep Parhar * Returns non-zero to indicate that this freelist should be added to the list 49074d6db4e0SNavdeep Parhar * of starving freelists. 4908fb12416cSNavdeep Parhar */ 4909733b9277SNavdeep Parhar static int 49104d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n) 491154e4ee71SNavdeep Parhar { 49124d6db4e0SNavdeep Parhar __be64 *d; 49134d6db4e0SNavdeep Parhar struct fl_sdesc *sd; 491438035ed6SNavdeep Parhar uintptr_t pa; 491554e4ee71SNavdeep Parhar caddr_t cl; 491646e1e307SNavdeep Parhar struct rx_buf_info *rxb; 491738035ed6SNavdeep Parhar struct cluster_metadata *clm; 4918294e62beSAlexander Motin uint16_t max_pidx, zidx = fl->zidx; 49194d6db4e0SNavdeep Parhar uint16_t hw_cidx = fl->hw_cidx; /* stable snapshot */ 492054e4ee71SNavdeep Parhar 492154e4ee71SNavdeep Parhar FL_LOCK_ASSERT_OWNED(fl); 492254e4ee71SNavdeep Parhar 49234d6db4e0SNavdeep Parhar /* 4924453130d9SPedro F. Giffuni * We always stop at the beginning of the hardware descriptor that's just 49254d6db4e0SNavdeep Parhar * before the one with the hw cidx. This is to avoid hw pidx = hw cidx, 49264d6db4e0SNavdeep Parhar * which would mean an empty freelist to the chip. 49274d6db4e0SNavdeep Parhar */ 49284d6db4e0SNavdeep Parhar max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1; 49294d6db4e0SNavdeep Parhar if (fl->pidx == max_pidx * 8) 49304d6db4e0SNavdeep Parhar return (0); 493154e4ee71SNavdeep Parhar 49324d6db4e0SNavdeep Parhar d = &fl->desc[fl->pidx]; 49334d6db4e0SNavdeep Parhar sd = &fl->sdesc[fl->pidx]; 4934294e62beSAlexander Motin rxb = &sc->sge.rx_buf_info[zidx]; 49354d6db4e0SNavdeep Parhar 49364d6db4e0SNavdeep Parhar while (n > 0) { 493754e4ee71SNavdeep Parhar 493854e4ee71SNavdeep Parhar if (sd->cl != NULL) { 493954e4ee71SNavdeep Parhar 4940c3fb7725SNavdeep Parhar if (sd->nmbuf == 0) { 494138035ed6SNavdeep Parhar /* 494238035ed6SNavdeep Parhar * Fast recycle without involving any atomics on 494338035ed6SNavdeep Parhar * the cluster's metadata (if the cluster has 494438035ed6SNavdeep Parhar * metadata). This happens when all frames 494538035ed6SNavdeep Parhar * received in the cluster were small enough to 494638035ed6SNavdeep Parhar * fit within a single mbuf each. 494738035ed6SNavdeep Parhar */ 494838035ed6SNavdeep Parhar fl->cl_fast_recycled++; 4949a9c4062aSNavdeep Parhar goto recycled; 495038035ed6SNavdeep Parhar } 495154e4ee71SNavdeep Parhar 495238035ed6SNavdeep Parhar /* 495338035ed6SNavdeep Parhar * Cluster is guaranteed to have metadata. Clusters 495438035ed6SNavdeep Parhar * without metadata always take the fast recycle path 495538035ed6SNavdeep Parhar * when they're recycled. 495638035ed6SNavdeep Parhar */ 495746e1e307SNavdeep Parhar clm = cl_metadata(sd); 495838035ed6SNavdeep Parhar MPASS(clm != NULL); 49591458bff9SNavdeep Parhar 496038035ed6SNavdeep Parhar if (atomic_fetchadd_int(&clm->refcount, -1) == 1) { 496138035ed6SNavdeep Parhar fl->cl_recycled++; 496282eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 496354e4ee71SNavdeep Parhar goto recycled; 496454e4ee71SNavdeep Parhar } 49651458bff9SNavdeep Parhar sd->cl = NULL; /* gave up my reference */ 49661458bff9SNavdeep Parhar } 496738035ed6SNavdeep Parhar MPASS(sd->cl == NULL); 496846e1e307SNavdeep Parhar cl = uma_zalloc(rxb->zone, M_NOWAIT); 49692b9010f0SNavdeep Parhar if (__predict_false(cl == NULL)) { 4970294e62beSAlexander Motin if (zidx != fl->safe_zidx) { 4971294e62beSAlexander Motin zidx = fl->safe_zidx; 4972294e62beSAlexander Motin rxb = &sc->sge.rx_buf_info[zidx]; 497346e1e307SNavdeep Parhar cl = uma_zalloc(rxb->zone, M_NOWAIT); 49742b9010f0SNavdeep Parhar } 49752b9010f0SNavdeep Parhar if (cl == NULL) 497654e4ee71SNavdeep Parhar break; 497754e4ee71SNavdeep Parhar } 497838035ed6SNavdeep Parhar fl->cl_allocated++; 49794d6db4e0SNavdeep Parhar n--; 498054e4ee71SNavdeep Parhar 498138035ed6SNavdeep Parhar pa = pmap_kextract((vm_offset_t)cl); 498254e4ee71SNavdeep Parhar sd->cl = cl; 4983294e62beSAlexander Motin sd->zidx = zidx; 498446e1e307SNavdeep Parhar 498546e1e307SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 498646e1e307SNavdeep Parhar *d = htobe64(pa | rxb->hwidx2); 498746e1e307SNavdeep Parhar sd->moff = rxb->size2; 498846e1e307SNavdeep Parhar } else { 498946e1e307SNavdeep Parhar *d = htobe64(pa | rxb->hwidx1); 499046e1e307SNavdeep Parhar sd->moff = 0; 499146e1e307SNavdeep Parhar } 49927d29df59SNavdeep Parhar recycled: 4993c3fb7725SNavdeep Parhar sd->nmbuf = 0; 499438035ed6SNavdeep Parhar d++; 499554e4ee71SNavdeep Parhar sd++; 499646e1e307SNavdeep Parhar if (__predict_false((++fl->pidx & 7) == 0)) { 499746e1e307SNavdeep Parhar uint16_t pidx = fl->pidx >> 3; 49984d6db4e0SNavdeep Parhar 49994d6db4e0SNavdeep Parhar if (__predict_false(pidx == fl->sidx)) { 500054e4ee71SNavdeep Parhar fl->pidx = 0; 50014d6db4e0SNavdeep Parhar pidx = 0; 500254e4ee71SNavdeep Parhar sd = fl->sdesc; 500354e4ee71SNavdeep Parhar d = fl->desc; 500454e4ee71SNavdeep Parhar } 500546e1e307SNavdeep Parhar if (n < 8 || pidx == max_pidx) 50064d6db4e0SNavdeep Parhar break; 50074d6db4e0SNavdeep Parhar 50084d6db4e0SNavdeep Parhar if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4) 50094d6db4e0SNavdeep Parhar ring_fl_db(sc, fl); 50104d6db4e0SNavdeep Parhar } 501154e4ee71SNavdeep Parhar } 5012fb12416cSNavdeep Parhar 501346e1e307SNavdeep Parhar if ((fl->pidx >> 3) != fl->dbidx) 5014fb12416cSNavdeep Parhar ring_fl_db(sc, fl); 5015733b9277SNavdeep Parhar 5016733b9277SNavdeep Parhar return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING)); 5017733b9277SNavdeep Parhar } 5018733b9277SNavdeep Parhar 5019733b9277SNavdeep Parhar /* 5020733b9277SNavdeep Parhar * Attempt to refill all starving freelists. 5021733b9277SNavdeep Parhar */ 5022733b9277SNavdeep Parhar static void 5023733b9277SNavdeep Parhar refill_sfl(void *arg) 5024733b9277SNavdeep Parhar { 5025733b9277SNavdeep Parhar struct adapter *sc = arg; 5026733b9277SNavdeep Parhar struct sge_fl *fl, *fl_temp; 5027733b9277SNavdeep Parhar 5028fe2ebb76SJohn Baldwin mtx_assert(&sc->sfl_lock, MA_OWNED); 5029733b9277SNavdeep Parhar TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) { 5030733b9277SNavdeep Parhar FL_LOCK(fl); 5031733b9277SNavdeep Parhar refill_fl(sc, fl, 64); 5032733b9277SNavdeep Parhar if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) { 5033733b9277SNavdeep Parhar TAILQ_REMOVE(&sc->sfl, fl, link); 5034733b9277SNavdeep Parhar fl->flags &= ~FL_STARVING; 5035733b9277SNavdeep Parhar } 5036733b9277SNavdeep Parhar FL_UNLOCK(fl); 5037733b9277SNavdeep Parhar } 5038733b9277SNavdeep Parhar 5039733b9277SNavdeep Parhar if (!TAILQ_EMPTY(&sc->sfl)) 5040733b9277SNavdeep Parhar callout_schedule(&sc->sfl_callout, hz / 5); 504154e4ee71SNavdeep Parhar } 504254e4ee71SNavdeep Parhar 504343bbae19SNavdeep Parhar /* 504443bbae19SNavdeep Parhar * Release the driver's reference on all buffers in the given freelist. Buffers 504543bbae19SNavdeep Parhar * with kernel references cannot be freed and will prevent the driver from being 504643bbae19SNavdeep Parhar * unloaded safely. 504743bbae19SNavdeep Parhar */ 504843bbae19SNavdeep Parhar void 504943bbae19SNavdeep Parhar free_fl_buffers(struct adapter *sc, struct sge_fl *fl) 505054e4ee71SNavdeep Parhar { 505154e4ee71SNavdeep Parhar struct fl_sdesc *sd; 505238035ed6SNavdeep Parhar struct cluster_metadata *clm; 505354e4ee71SNavdeep Parhar int i; 505454e4ee71SNavdeep Parhar 505554e4ee71SNavdeep Parhar sd = fl->sdesc; 50564d6db4e0SNavdeep Parhar for (i = 0; i < fl->sidx * 8; i++, sd++) { 505738035ed6SNavdeep Parhar if (sd->cl == NULL) 505838035ed6SNavdeep Parhar continue; 505954e4ee71SNavdeep Parhar 506082eff304SNavdeep Parhar if (sd->nmbuf == 0) 506146e1e307SNavdeep Parhar uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, sd->cl); 506246e1e307SNavdeep Parhar else if (fl->flags & FL_BUF_PACKING) { 506346e1e307SNavdeep Parhar clm = cl_metadata(sd); 506446e1e307SNavdeep Parhar if (atomic_fetchadd_int(&clm->refcount, -1) == 1) { 506546e1e307SNavdeep Parhar uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, 506646e1e307SNavdeep Parhar sd->cl); 506782eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 506854e4ee71SNavdeep Parhar } 506946e1e307SNavdeep Parhar } 507038035ed6SNavdeep Parhar sd->cl = NULL; 507154e4ee71SNavdeep Parhar } 507254e4ee71SNavdeep Parhar 507343bbae19SNavdeep Parhar if (fl->flags & FL_BUF_RESUME) { 507443bbae19SNavdeep Parhar m_freem(fl->m0); 507543bbae19SNavdeep Parhar fl->flags &= ~FL_BUF_RESUME; 507643bbae19SNavdeep Parhar } 507754e4ee71SNavdeep Parhar } 507854e4ee71SNavdeep Parhar 50797951040fSNavdeep Parhar static inline void 50807951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl) 508154e4ee71SNavdeep Parhar { 50827951040fSNavdeep Parhar int rc; 508354e4ee71SNavdeep Parhar 50847951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 508554e4ee71SNavdeep Parhar 50867951040fSNavdeep Parhar sglist_reset(gl); 50877951040fSNavdeep Parhar rc = sglist_append_mbuf(gl, m); 50887951040fSNavdeep Parhar if (__predict_false(rc != 0)) { 50897951040fSNavdeep Parhar panic("%s: mbuf %p (%d segs) was vetted earlier but now fails " 50907951040fSNavdeep Parhar "with %d.", __func__, m, mbuf_nsegs(m), rc); 509154e4ee71SNavdeep Parhar } 509254e4ee71SNavdeep Parhar 50937951040fSNavdeep Parhar KASSERT(gl->sg_nseg == mbuf_nsegs(m), 50947951040fSNavdeep Parhar ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m, 50957951040fSNavdeep Parhar mbuf_nsegs(m), gl->sg_nseg)); 509630e3f2b4SNavdeep Parhar #if 0 /* vm_wr not readily available here. */ 509730e3f2b4SNavdeep Parhar KASSERT(gl->sg_nseg > 0 && gl->sg_nseg <= max_nsegs_allowed(m, vm_wr), 50987951040fSNavdeep Parhar ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__, 509930e3f2b4SNavdeep Parhar gl->sg_nseg, max_nsegs_allowed(m, vm_wr))); 510030e3f2b4SNavdeep Parhar #endif 510154e4ee71SNavdeep Parhar } 510254e4ee71SNavdeep Parhar 510354e4ee71SNavdeep Parhar /* 51047951040fSNavdeep Parhar * len16 for a txpkt WR with a GL. Includes the firmware work request header. 510554e4ee71SNavdeep Parhar */ 51067951040fSNavdeep Parhar static inline u_int 5107a4a4ad2dSNavdeep Parhar txpkt_len16(u_int nsegs, const u_int extra) 51087951040fSNavdeep Parhar { 51097951040fSNavdeep Parhar u_int n; 51107951040fSNavdeep Parhar 51117951040fSNavdeep Parhar MPASS(nsegs > 0); 51127951040fSNavdeep Parhar 51137951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 5114a4a4ad2dSNavdeep Parhar n = extra + sizeof(struct fw_eth_tx_pkt_wr) + 5115a4a4ad2dSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + 51167951040fSNavdeep Parhar sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 51177951040fSNavdeep Parhar 51187951040fSNavdeep Parhar return (howmany(n, 16)); 51197951040fSNavdeep Parhar } 512054e4ee71SNavdeep Parhar 512154e4ee71SNavdeep Parhar /* 51226af45170SJohn Baldwin * len16 for a txpkt_vm WR with a GL. Includes the firmware work 51236af45170SJohn Baldwin * request header. 51246af45170SJohn Baldwin */ 51256af45170SJohn Baldwin static inline u_int 5126a4a4ad2dSNavdeep Parhar txpkt_vm_len16(u_int nsegs, const u_int extra) 51276af45170SJohn Baldwin { 51286af45170SJohn Baldwin u_int n; 51296af45170SJohn Baldwin 51306af45170SJohn Baldwin MPASS(nsegs > 0); 51316af45170SJohn Baldwin 51326af45170SJohn Baldwin nsegs--; /* first segment is part of ulptx_sgl */ 5133a4a4ad2dSNavdeep Parhar n = extra + sizeof(struct fw_eth_tx_pkt_vm_wr) + 51346af45170SJohn Baldwin sizeof(struct cpl_tx_pkt_core) + 51356af45170SJohn Baldwin sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 51366af45170SJohn Baldwin 51376af45170SJohn Baldwin return (howmany(n, 16)); 51386af45170SJohn Baldwin } 51396af45170SJohn Baldwin 5140a4a4ad2dSNavdeep Parhar static inline void 514130e3f2b4SNavdeep Parhar calculate_mbuf_len16(struct mbuf *m, bool vm_wr) 5142a4a4ad2dSNavdeep Parhar { 5143a4a4ad2dSNavdeep Parhar const int lso = sizeof(struct cpl_tx_pkt_lso_core); 5144a4a4ad2dSNavdeep Parhar const int tnl_lso = sizeof(struct cpl_tx_tnl_lso); 5145a4a4ad2dSNavdeep Parhar 514630e3f2b4SNavdeep Parhar if (vm_wr) { 5147a4a4ad2dSNavdeep Parhar if (needs_tso(m)) 5148a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), lso)); 5149a4a4ad2dSNavdeep Parhar else 5150a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), 0)); 5151a4a4ad2dSNavdeep Parhar return; 5152a4a4ad2dSNavdeep Parhar } 5153a4a4ad2dSNavdeep Parhar 5154a4a4ad2dSNavdeep Parhar if (needs_tso(m)) { 5155a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m)) 5156a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), tnl_lso)); 5157a4a4ad2dSNavdeep Parhar else 5158a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), lso)); 5159a4a4ad2dSNavdeep Parhar } else 5160a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), 0)); 5161a4a4ad2dSNavdeep Parhar } 5162a4a4ad2dSNavdeep Parhar 51636af45170SJohn Baldwin /* 51647951040fSNavdeep Parhar * len16 for a txpkts type 0 WR with a GL. Does not include the firmware work 51657951040fSNavdeep Parhar * request header. 51667951040fSNavdeep Parhar */ 51677951040fSNavdeep Parhar static inline u_int 51687951040fSNavdeep Parhar txpkts0_len16(u_int nsegs) 51697951040fSNavdeep Parhar { 51707951040fSNavdeep Parhar u_int n; 51717951040fSNavdeep Parhar 51727951040fSNavdeep Parhar MPASS(nsegs > 0); 51737951040fSNavdeep Parhar 51747951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 51757951040fSNavdeep Parhar n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) + 51767951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) + 51777951040fSNavdeep Parhar 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 51787951040fSNavdeep Parhar 51797951040fSNavdeep Parhar return (howmany(n, 16)); 51807951040fSNavdeep Parhar } 51817951040fSNavdeep Parhar 51827951040fSNavdeep Parhar /* 51837951040fSNavdeep Parhar * len16 for a txpkts type 1 WR with a GL. Does not include the firmware work 51847951040fSNavdeep Parhar * request header. 51857951040fSNavdeep Parhar */ 51867951040fSNavdeep Parhar static inline u_int 51877951040fSNavdeep Parhar txpkts1_len16(void) 51887951040fSNavdeep Parhar { 51897951040fSNavdeep Parhar u_int n; 51907951040fSNavdeep Parhar 51917951040fSNavdeep Parhar n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl); 51927951040fSNavdeep Parhar 51937951040fSNavdeep Parhar return (howmany(n, 16)); 51947951040fSNavdeep Parhar } 51957951040fSNavdeep Parhar 51967951040fSNavdeep Parhar static inline u_int 51977951040fSNavdeep Parhar imm_payload(u_int ndesc) 51987951040fSNavdeep Parhar { 51997951040fSNavdeep Parhar u_int n; 52007951040fSNavdeep Parhar 52017951040fSNavdeep Parhar n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) - 52027951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core); 52037951040fSNavdeep Parhar 52047951040fSNavdeep Parhar return (n); 52057951040fSNavdeep Parhar } 52067951040fSNavdeep Parhar 5207c0236bd9SNavdeep Parhar static inline uint64_t 5208c0236bd9SNavdeep Parhar csum_to_ctrl(struct adapter *sc, struct mbuf *m) 5209c0236bd9SNavdeep Parhar { 5210c0236bd9SNavdeep Parhar uint64_t ctrl; 5211a4a4ad2dSNavdeep Parhar int csum_type, l2hlen, l3hlen; 5212a4a4ad2dSNavdeep Parhar int x, y; 5213a4a4ad2dSNavdeep Parhar static const int csum_types[3][2] = { 5214a4a4ad2dSNavdeep Parhar {TX_CSUM_TCPIP, TX_CSUM_TCPIP6}, 5215a4a4ad2dSNavdeep Parhar {TX_CSUM_UDPIP, TX_CSUM_UDPIP6}, 5216a4a4ad2dSNavdeep Parhar {TX_CSUM_IP, 0} 5217a4a4ad2dSNavdeep Parhar }; 5218c0236bd9SNavdeep Parhar 5219c0236bd9SNavdeep Parhar M_ASSERTPKTHDR(m); 5220c0236bd9SNavdeep Parhar 5221a4a4ad2dSNavdeep Parhar if (!needs_hwcsum(m)) 5222c0236bd9SNavdeep Parhar return (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS); 5223c0236bd9SNavdeep Parhar 5224a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l2hlen >= ETHER_HDR_LEN); 5225a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l3hlen >= sizeof(struct ip)); 5226a4a4ad2dSNavdeep Parhar 5227a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m)) { 5228a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l4hlen > 0); 5229a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l5hlen > 0); 5230a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.inner_l2hlen >= ETHER_HDR_LEN); 5231a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.inner_l3hlen >= sizeof(struct ip)); 5232a4a4ad2dSNavdeep Parhar 5233a4a4ad2dSNavdeep Parhar l2hlen = m->m_pkthdr.l2hlen + m->m_pkthdr.l3hlen + 5234a4a4ad2dSNavdeep Parhar m->m_pkthdr.l4hlen + m->m_pkthdr.l5hlen + 5235a4a4ad2dSNavdeep Parhar m->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN; 5236a4a4ad2dSNavdeep Parhar l3hlen = m->m_pkthdr.inner_l3hlen; 5237a4a4ad2dSNavdeep Parhar } else { 5238a4a4ad2dSNavdeep Parhar l2hlen = m->m_pkthdr.l2hlen - ETHER_HDR_LEN; 5239a4a4ad2dSNavdeep Parhar l3hlen = m->m_pkthdr.l3hlen; 5240c0236bd9SNavdeep Parhar } 5241c0236bd9SNavdeep Parhar 5242a4a4ad2dSNavdeep Parhar ctrl = 0; 5243a4a4ad2dSNavdeep Parhar if (!needs_l3_csum(m)) 5244a4a4ad2dSNavdeep Parhar ctrl |= F_TXPKT_IPCSUM_DIS; 5245a4a4ad2dSNavdeep Parhar 5246a4a4ad2dSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP_TCP | CSUM_INNER_IP_TCP | 5247a4a4ad2dSNavdeep Parhar CSUM_IP6_TCP | CSUM_INNER_IP6_TCP)) 5248a4a4ad2dSNavdeep Parhar x = 0; /* TCP */ 5249a4a4ad2dSNavdeep Parhar else if (m->m_pkthdr.csum_flags & (CSUM_IP_UDP | CSUM_INNER_IP_UDP | 5250a4a4ad2dSNavdeep Parhar CSUM_IP6_UDP | CSUM_INNER_IP6_UDP)) 5251a4a4ad2dSNavdeep Parhar x = 1; /* UDP */ 5252c0236bd9SNavdeep Parhar else 5253a4a4ad2dSNavdeep Parhar x = 2; 5254a4a4ad2dSNavdeep Parhar 5255a4a4ad2dSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_IP_TCP | CSUM_IP_UDP | 5256a4a4ad2dSNavdeep Parhar CSUM_INNER_IP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_UDP)) 5257a4a4ad2dSNavdeep Parhar y = 0; /* IPv4 */ 5258a4a4ad2dSNavdeep Parhar else { 5259a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.csum_flags & (CSUM_IP6_TCP | CSUM_IP6_UDP | 5260a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_UDP)); 5261a4a4ad2dSNavdeep Parhar y = 1; /* IPv6 */ 5262a4a4ad2dSNavdeep Parhar } 5263a4a4ad2dSNavdeep Parhar /* 5264a4a4ad2dSNavdeep Parhar * needs_hwcsum returned true earlier so there must be some kind of 5265a4a4ad2dSNavdeep Parhar * checksum to calculate. 5266a4a4ad2dSNavdeep Parhar */ 5267a4a4ad2dSNavdeep Parhar csum_type = csum_types[x][y]; 5268a4a4ad2dSNavdeep Parhar MPASS(csum_type != 0); 5269a4a4ad2dSNavdeep Parhar if (csum_type == TX_CSUM_IP) 5270a4a4ad2dSNavdeep Parhar ctrl |= F_TXPKT_L4CSUM_DIS; 5271a4a4ad2dSNavdeep Parhar ctrl |= V_TXPKT_CSUM_TYPE(csum_type) | V_TXPKT_IPHDR_LEN(l3hlen); 5272a4a4ad2dSNavdeep Parhar if (chip_id(sc) <= CHELSIO_T5) 5273a4a4ad2dSNavdeep Parhar ctrl |= V_TXPKT_ETHHDR_LEN(l2hlen); 5274a4a4ad2dSNavdeep Parhar else 5275a4a4ad2dSNavdeep Parhar ctrl |= V_T6_TXPKT_ETHHDR_LEN(l2hlen); 5276c0236bd9SNavdeep Parhar 5277c0236bd9SNavdeep Parhar return (ctrl); 5278c0236bd9SNavdeep Parhar } 5279c0236bd9SNavdeep Parhar 5280a4a4ad2dSNavdeep Parhar static inline void * 5281a4a4ad2dSNavdeep Parhar write_lso_cpl(void *cpl, struct mbuf *m0) 5282a4a4ad2dSNavdeep Parhar { 5283a4a4ad2dSNavdeep Parhar struct cpl_tx_pkt_lso_core *lso; 5284a4a4ad2dSNavdeep Parhar uint32_t ctrl; 5285a4a4ad2dSNavdeep Parhar 5286a4a4ad2dSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 5287a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l4hlen > 0, 5288a4a4ad2dSNavdeep Parhar ("%s: mbuf %p needs TSO but missing header lengths", 5289a4a4ad2dSNavdeep Parhar __func__, m0)); 5290a4a4ad2dSNavdeep Parhar 5291a4a4ad2dSNavdeep Parhar ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | 5292a4a4ad2dSNavdeep Parhar F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE | 5293a4a4ad2dSNavdeep Parhar V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) | 5294a4a4ad2dSNavdeep Parhar V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) | 5295a4a4ad2dSNavdeep Parhar V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 5296a4a4ad2dSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 5297a4a4ad2dSNavdeep Parhar ctrl |= F_LSO_IPV6; 5298a4a4ad2dSNavdeep Parhar 5299a4a4ad2dSNavdeep Parhar lso = cpl; 5300a4a4ad2dSNavdeep Parhar lso->lso_ctrl = htobe32(ctrl); 5301a4a4ad2dSNavdeep Parhar lso->ipid_ofst = htobe16(0); 5302a4a4ad2dSNavdeep Parhar lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 5303a4a4ad2dSNavdeep Parhar lso->seqno_offset = htobe32(0); 5304a4a4ad2dSNavdeep Parhar lso->len = htobe32(m0->m_pkthdr.len); 5305a4a4ad2dSNavdeep Parhar 5306a4a4ad2dSNavdeep Parhar return (lso + 1); 5307a4a4ad2dSNavdeep Parhar } 5308a4a4ad2dSNavdeep Parhar 5309a4a4ad2dSNavdeep Parhar static void * 5310a4a4ad2dSNavdeep Parhar write_tnl_lso_cpl(void *cpl, struct mbuf *m0) 5311a4a4ad2dSNavdeep Parhar { 5312a4a4ad2dSNavdeep Parhar struct cpl_tx_tnl_lso *tnl_lso = cpl; 5313a4a4ad2dSNavdeep Parhar uint32_t ctrl; 5314a4a4ad2dSNavdeep Parhar 5315a4a4ad2dSNavdeep Parhar KASSERT(m0->m_pkthdr.inner_l2hlen > 0 && 5316a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l3hlen > 0 && m0->m_pkthdr.inner_l4hlen > 0 && 5317a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l5hlen > 0, 5318a4a4ad2dSNavdeep Parhar ("%s: mbuf %p needs VXLAN_TSO but missing inner header lengths", 5319a4a4ad2dSNavdeep Parhar __func__, m0)); 5320a4a4ad2dSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 5321a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l4hlen > 0 && m0->m_pkthdr.l5hlen > 0, 5322a4a4ad2dSNavdeep Parhar ("%s: mbuf %p needs VXLAN_TSO but missing outer header lengths", 5323a4a4ad2dSNavdeep Parhar __func__, m0)); 5324a4a4ad2dSNavdeep Parhar 5325a4a4ad2dSNavdeep Parhar /* Outer headers. */ 5326a4a4ad2dSNavdeep Parhar ctrl = V_CPL_TX_TNL_LSO_OPCODE(CPL_TX_TNL_LSO) | 5327a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_FIRST | F_CPL_TX_TNL_LSO_LAST | 5328a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_ETHHDRLENOUT( 5329a4a4ad2dSNavdeep Parhar (m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) | 5330a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_IPHDRLENOUT(m0->m_pkthdr.l3hlen >> 2) | 5331a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_IPLENSETOUT; 5332a4a4ad2dSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 5333a4a4ad2dSNavdeep Parhar ctrl |= F_CPL_TX_TNL_LSO_IPV6OUT; 5334a4a4ad2dSNavdeep Parhar else { 5335a4a4ad2dSNavdeep Parhar ctrl |= F_CPL_TX_TNL_LSO_IPHDRCHKOUT | 5336a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_IPIDINCOUT; 5337a4a4ad2dSNavdeep Parhar } 5338a4a4ad2dSNavdeep Parhar tnl_lso->op_to_IpIdSplitOut = htobe32(ctrl); 5339a4a4ad2dSNavdeep Parhar tnl_lso->IpIdOffsetOut = 0; 5340a4a4ad2dSNavdeep Parhar tnl_lso->UdpLenSetOut_to_TnlHdrLen = 5341a4a4ad2dSNavdeep Parhar htobe16(F_CPL_TX_TNL_LSO_UDPCHKCLROUT | 5342a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_UDPLENSETOUT | 5343a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_TNLHDRLEN(m0->m_pkthdr.l2hlen + 5344a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen + 5345a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l5hlen) | 5346a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_TNLTYPE(TX_TNL_TYPE_VXLAN)); 5347a4a4ad2dSNavdeep Parhar tnl_lso->r1 = 0; 5348a4a4ad2dSNavdeep Parhar 5349a4a4ad2dSNavdeep Parhar /* Inner headers. */ 5350a4a4ad2dSNavdeep Parhar ctrl = V_CPL_TX_TNL_LSO_ETHHDRLEN( 5351a4a4ad2dSNavdeep Parhar (m0->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN) >> 2) | 5352a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_IPHDRLEN(m0->m_pkthdr.inner_l3hlen >> 2) | 5353a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_TCPHDRLEN(m0->m_pkthdr.inner_l4hlen >> 2); 5354a4a4ad2dSNavdeep Parhar if (m0->m_pkthdr.inner_l3hlen == sizeof(struct ip6_hdr)) 5355a4a4ad2dSNavdeep Parhar ctrl |= F_CPL_TX_TNL_LSO_IPV6; 5356a4a4ad2dSNavdeep Parhar tnl_lso->Flow_to_TcpHdrLen = htobe32(ctrl); 5357a4a4ad2dSNavdeep Parhar tnl_lso->IpIdOffset = 0; 5358a4a4ad2dSNavdeep Parhar tnl_lso->IpIdSplit_to_Mss = 5359a4a4ad2dSNavdeep Parhar htobe16(V_CPL_TX_TNL_LSO_MSS(m0->m_pkthdr.tso_segsz)); 5360a4a4ad2dSNavdeep Parhar tnl_lso->TCPSeqOffset = 0; 5361a4a4ad2dSNavdeep Parhar tnl_lso->EthLenOffset_Size = 5362a4a4ad2dSNavdeep Parhar htobe32(V_CPL_TX_TNL_LSO_SIZE(m0->m_pkthdr.len)); 5363a4a4ad2dSNavdeep Parhar 5364a4a4ad2dSNavdeep Parhar return (tnl_lso + 1); 5365a4a4ad2dSNavdeep Parhar } 5366a4a4ad2dSNavdeep Parhar 5367800535c2SNavdeep Parhar #define VM_TX_L2HDR_LEN 16 /* ethmacdst to vlantci */ 5368800535c2SNavdeep Parhar 53697951040fSNavdeep Parhar /* 53706af45170SJohn Baldwin * Write a VM txpkt WR for this packet to the hardware descriptors, update the 53716af45170SJohn Baldwin * software descriptor, and advance the pidx. It is guaranteed that enough 53726af45170SJohn Baldwin * descriptors are available. 53736af45170SJohn Baldwin * 53746af45170SJohn Baldwin * The return value is the # of hardware descriptors used. 53756af45170SJohn Baldwin */ 53766af45170SJohn Baldwin static u_int 5377d735920dSNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0) 53786af45170SJohn Baldwin { 5379d735920dSNavdeep Parhar struct sge_eq *eq; 5380d735920dSNavdeep Parhar struct fw_eth_tx_pkt_vm_wr *wr; 53816af45170SJohn Baldwin struct tx_sdesc *txsd; 53826af45170SJohn Baldwin struct cpl_tx_pkt_core *cpl; 53836af45170SJohn Baldwin uint32_t ctrl; /* used in many unrelated places */ 53846af45170SJohn Baldwin uint64_t ctrl1; 5385c0236bd9SNavdeep Parhar int len16, ndesc, pktlen, nsegs; 53866af45170SJohn Baldwin caddr_t dst; 53876af45170SJohn Baldwin 53886af45170SJohn Baldwin TXQ_LOCK_ASSERT_OWNED(txq); 53896af45170SJohn Baldwin M_ASSERTPKTHDR(m0); 53906af45170SJohn Baldwin 53916af45170SJohn Baldwin len16 = mbuf_len16(m0); 53926af45170SJohn Baldwin nsegs = mbuf_nsegs(m0); 53936af45170SJohn Baldwin pktlen = m0->m_pkthdr.len; 53946af45170SJohn Baldwin ctrl = sizeof(struct cpl_tx_pkt_core); 53956af45170SJohn Baldwin if (needs_tso(m0)) 53966af45170SJohn Baldwin ctrl += sizeof(struct cpl_tx_pkt_lso_core); 53970cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 53986af45170SJohn Baldwin 53996af45170SJohn Baldwin /* Firmware work request header */ 5400d735920dSNavdeep Parhar eq = &txq->eq; 5401d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 54026af45170SJohn Baldwin wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) | 54036af45170SJohn Baldwin V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 54046af45170SJohn Baldwin 54056af45170SJohn Baldwin ctrl = V_FW_WR_LEN16(len16); 54066af45170SJohn Baldwin wr->equiq_to_len16 = htobe32(ctrl); 54076af45170SJohn Baldwin wr->r3[0] = 0; 54086af45170SJohn Baldwin wr->r3[1] = 0; 54096af45170SJohn Baldwin 54106af45170SJohn Baldwin /* 54116af45170SJohn Baldwin * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci. 54126af45170SJohn Baldwin * vlantci is ignored unless the ethtype is 0x8100, so it's 54136af45170SJohn Baldwin * simpler to always copy it rather than making it 54146af45170SJohn Baldwin * conditional. Also, it seems that we do not have to set 54156af45170SJohn Baldwin * vlantci or fake the ethtype when doing VLAN tag insertion. 54166af45170SJohn Baldwin */ 5417800535c2SNavdeep Parhar m_copydata(m0, 0, VM_TX_L2HDR_LEN, wr->ethmacdst); 54186af45170SJohn Baldwin 54196af45170SJohn Baldwin if (needs_tso(m0)) { 5420a4a4ad2dSNavdeep Parhar cpl = write_lso_cpl(wr + 1, m0); 54216af45170SJohn Baldwin txq->tso_wrs++; 5422c0236bd9SNavdeep Parhar } else 54236af45170SJohn Baldwin cpl = (void *)(wr + 1); 54246af45170SJohn Baldwin 54256af45170SJohn Baldwin /* Checksum offload */ 5426c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m0); 5427c0236bd9SNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) 54286af45170SJohn Baldwin txq->txcsum++; /* some hardware assistance provided */ 54296af45170SJohn Baldwin 54306af45170SJohn Baldwin /* VLAN tag insertion */ 54316af45170SJohn Baldwin if (needs_vlan_insertion(m0)) { 54326af45170SJohn Baldwin ctrl1 |= F_TXPKT_VLAN_VLD | 54336af45170SJohn Baldwin V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 54346af45170SJohn Baldwin txq->vlan_insertion++; 54356af45170SJohn Baldwin } 54366af45170SJohn Baldwin 54376af45170SJohn Baldwin /* CPL header */ 54386af45170SJohn Baldwin cpl->ctrl0 = txq->cpl_ctrl0; 54396af45170SJohn Baldwin cpl->pack = 0; 54406af45170SJohn Baldwin cpl->len = htobe16(pktlen); 54416af45170SJohn Baldwin cpl->ctrl1 = htobe64(ctrl1); 54426af45170SJohn Baldwin 54436af45170SJohn Baldwin /* SGL */ 54446af45170SJohn Baldwin dst = (void *)(cpl + 1); 54456af45170SJohn Baldwin 54466af45170SJohn Baldwin /* 54476af45170SJohn Baldwin * A packet using TSO will use up an entire descriptor for the 54486af45170SJohn Baldwin * firmware work request header, LSO CPL, and TX_PKT_XT CPL. 54496af45170SJohn Baldwin * If this descriptor is the last descriptor in the ring, wrap 54506af45170SJohn Baldwin * around to the front of the ring explicitly for the start of 54516af45170SJohn Baldwin * the sgl. 54526af45170SJohn Baldwin */ 54536af45170SJohn Baldwin if (dst == (void *)&eq->desc[eq->sidx]) { 54546af45170SJohn Baldwin dst = (void *)&eq->desc[0]; 54556af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, 0); 54566af45170SJohn Baldwin } else 54576af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 54586af45170SJohn Baldwin txq->sgl_wrs++; 54596af45170SJohn Baldwin txq->txpkt_wrs++; 54606af45170SJohn Baldwin 54616af45170SJohn Baldwin txsd = &txq->sdesc[eq->pidx]; 54626af45170SJohn Baldwin txsd->m = m0; 54636af45170SJohn Baldwin txsd->desc_used = ndesc; 54646af45170SJohn Baldwin 54656af45170SJohn Baldwin return (ndesc); 54666af45170SJohn Baldwin } 54676af45170SJohn Baldwin 54686af45170SJohn Baldwin /* 54695cdaef71SJohn Baldwin * Write a raw WR to the hardware descriptors, update the software 54705cdaef71SJohn Baldwin * descriptor, and advance the pidx. It is guaranteed that enough 54715cdaef71SJohn Baldwin * descriptors are available. 54725cdaef71SJohn Baldwin * 54735cdaef71SJohn Baldwin * The return value is the # of hardware descriptors used. 54745cdaef71SJohn Baldwin */ 54755cdaef71SJohn Baldwin static u_int 54765cdaef71SJohn Baldwin write_raw_wr(struct sge_txq *txq, void *wr, struct mbuf *m0, u_int available) 54775cdaef71SJohn Baldwin { 54785cdaef71SJohn Baldwin struct sge_eq *eq = &txq->eq; 54795cdaef71SJohn Baldwin struct tx_sdesc *txsd; 54805cdaef71SJohn Baldwin struct mbuf *m; 54815cdaef71SJohn Baldwin caddr_t dst; 54825cdaef71SJohn Baldwin int len16, ndesc; 54835cdaef71SJohn Baldwin 54845cdaef71SJohn Baldwin len16 = mbuf_len16(m0); 54850cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 54865cdaef71SJohn Baldwin MPASS(ndesc <= available); 54875cdaef71SJohn Baldwin 54885cdaef71SJohn Baldwin dst = wr; 54895cdaef71SJohn Baldwin for (m = m0; m != NULL; m = m->m_next) 54905cdaef71SJohn Baldwin copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len); 54915cdaef71SJohn Baldwin 54925cdaef71SJohn Baldwin txq->raw_wrs++; 54935cdaef71SJohn Baldwin 54945cdaef71SJohn Baldwin txsd = &txq->sdesc[eq->pidx]; 54955cdaef71SJohn Baldwin txsd->m = m0; 54965cdaef71SJohn Baldwin txsd->desc_used = ndesc; 54975cdaef71SJohn Baldwin 54985cdaef71SJohn Baldwin return (ndesc); 54995cdaef71SJohn Baldwin } 55005cdaef71SJohn Baldwin 55015cdaef71SJohn Baldwin /* 55027951040fSNavdeep Parhar * Write a txpkt WR for this packet to the hardware descriptors, update the 55037951040fSNavdeep Parhar * software descriptor, and advance the pidx. It is guaranteed that enough 55047951040fSNavdeep Parhar * descriptors are available. 550554e4ee71SNavdeep Parhar * 55067951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 550754e4ee71SNavdeep Parhar */ 55087951040fSNavdeep Parhar static u_int 5509d735920dSNavdeep Parhar write_txpkt_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0, 5510d735920dSNavdeep Parhar u_int available) 551154e4ee71SNavdeep Parhar { 5512d735920dSNavdeep Parhar struct sge_eq *eq; 5513d735920dSNavdeep Parhar struct fw_eth_tx_pkt_wr *wr; 55147951040fSNavdeep Parhar struct tx_sdesc *txsd; 551554e4ee71SNavdeep Parhar struct cpl_tx_pkt_core *cpl; 551654e4ee71SNavdeep Parhar uint32_t ctrl; /* used in many unrelated places */ 551754e4ee71SNavdeep Parhar uint64_t ctrl1; 55187951040fSNavdeep Parhar int len16, ndesc, pktlen, nsegs; 551954e4ee71SNavdeep Parhar caddr_t dst; 552054e4ee71SNavdeep Parhar 552154e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 55227951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 552354e4ee71SNavdeep Parhar 55247951040fSNavdeep Parhar len16 = mbuf_len16(m0); 55257951040fSNavdeep Parhar nsegs = mbuf_nsegs(m0); 55267951040fSNavdeep Parhar pktlen = m0->m_pkthdr.len; 552754e4ee71SNavdeep Parhar ctrl = sizeof(struct cpl_tx_pkt_core); 5528a4a4ad2dSNavdeep Parhar if (needs_tso(m0)) { 5529a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m0)) 5530a4a4ad2dSNavdeep Parhar ctrl += sizeof(struct cpl_tx_tnl_lso); 5531a4a4ad2dSNavdeep Parhar else 55322a5f6b0eSNavdeep Parhar ctrl += sizeof(struct cpl_tx_pkt_lso_core); 5533a4a4ad2dSNavdeep Parhar } else if (!(mbuf_cflags(m0) & MC_NOMAP) && pktlen <= imm_payload(2) && 5534d76bbe17SJohn Baldwin available >= 2) { 55357951040fSNavdeep Parhar /* Immediate data. Recalculate len16 and set nsegs to 0. */ 5536ecb79ca4SNavdeep Parhar ctrl += pktlen; 55377951040fSNavdeep Parhar len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) + 55387951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + pktlen, 16); 55397951040fSNavdeep Parhar nsegs = 0; 554054e4ee71SNavdeep Parhar } 55410cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 55427951040fSNavdeep Parhar MPASS(ndesc <= available); 554354e4ee71SNavdeep Parhar 554454e4ee71SNavdeep Parhar /* Firmware work request header */ 5545d735920dSNavdeep Parhar eq = &txq->eq; 5546d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 554754e4ee71SNavdeep Parhar wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) | 5548733b9277SNavdeep Parhar V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 55496b49a4ecSNavdeep Parhar 55507951040fSNavdeep Parhar ctrl = V_FW_WR_LEN16(len16); 555154e4ee71SNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 555254e4ee71SNavdeep Parhar wr->r3 = 0; 555354e4ee71SNavdeep Parhar 55547951040fSNavdeep Parhar if (needs_tso(m0)) { 5555a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m0)) { 5556a4a4ad2dSNavdeep Parhar cpl = write_tnl_lso_cpl(wr + 1, m0); 5557a4a4ad2dSNavdeep Parhar txq->vxlan_tso_wrs++; 5558a4a4ad2dSNavdeep Parhar } else { 5559a4a4ad2dSNavdeep Parhar cpl = write_lso_cpl(wr + 1, m0); 556054e4ee71SNavdeep Parhar txq->tso_wrs++; 5561a4a4ad2dSNavdeep Parhar } 556254e4ee71SNavdeep Parhar } else 556354e4ee71SNavdeep Parhar cpl = (void *)(wr + 1); 556454e4ee71SNavdeep Parhar 556554e4ee71SNavdeep Parhar /* Checksum offload */ 5566c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m0); 5567a4a4ad2dSNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) { 5568a4a4ad2dSNavdeep Parhar /* some hardware assistance provided */ 5569a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m0)) 5570a4a4ad2dSNavdeep Parhar txq->vxlan_txcsum++; 5571a4a4ad2dSNavdeep Parhar else 5572a4a4ad2dSNavdeep Parhar txq->txcsum++; 5573a4a4ad2dSNavdeep Parhar } 557454e4ee71SNavdeep Parhar 557554e4ee71SNavdeep Parhar /* VLAN tag insertion */ 55767951040fSNavdeep Parhar if (needs_vlan_insertion(m0)) { 5577a4a4ad2dSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 5578a4a4ad2dSNavdeep Parhar V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 557954e4ee71SNavdeep Parhar txq->vlan_insertion++; 558054e4ee71SNavdeep Parhar } 558154e4ee71SNavdeep Parhar 558254e4ee71SNavdeep Parhar /* CPL header */ 55837951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 558454e4ee71SNavdeep Parhar cpl->pack = 0; 5585ecb79ca4SNavdeep Parhar cpl->len = htobe16(pktlen); 558654e4ee71SNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 558754e4ee71SNavdeep Parhar 558854e4ee71SNavdeep Parhar /* SGL */ 558954e4ee71SNavdeep Parhar dst = (void *)(cpl + 1); 5590a4a4ad2dSNavdeep Parhar if (__predict_false((uintptr_t)dst == (uintptr_t)&eq->desc[eq->sidx])) 5591a4a4ad2dSNavdeep Parhar dst = (caddr_t)&eq->desc[0]; 55927951040fSNavdeep Parhar if (nsegs > 0) { 55937951040fSNavdeep Parhar 55947951040fSNavdeep Parhar write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 559554e4ee71SNavdeep Parhar txq->sgl_wrs++; 559654e4ee71SNavdeep Parhar } else { 55977951040fSNavdeep Parhar struct mbuf *m; 55987951040fSNavdeep Parhar 55997951040fSNavdeep Parhar for (m = m0; m != NULL; m = m->m_next) { 560054e4ee71SNavdeep Parhar copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len); 5601ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 5602ecb79ca4SNavdeep Parhar pktlen -= m->m_len; 5603ecb79ca4SNavdeep Parhar #endif 560454e4ee71SNavdeep Parhar } 5605ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 5606ecb79ca4SNavdeep Parhar KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen)); 5607ecb79ca4SNavdeep Parhar #endif 56087951040fSNavdeep Parhar txq->imm_wrs++; 560954e4ee71SNavdeep Parhar } 561054e4ee71SNavdeep Parhar 561154e4ee71SNavdeep Parhar txq->txpkt_wrs++; 561254e4ee71SNavdeep Parhar 5613f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 56147951040fSNavdeep Parhar txsd->m = m0; 561554e4ee71SNavdeep Parhar txsd->desc_used = ndesc; 561654e4ee71SNavdeep Parhar 56177951040fSNavdeep Parhar return (ndesc); 561854e4ee71SNavdeep Parhar } 561954e4ee71SNavdeep Parhar 5620d735920dSNavdeep Parhar static inline bool 5621d735920dSNavdeep Parhar cmp_l2hdr(struct txpkts *txp, struct mbuf *m) 562254e4ee71SNavdeep Parhar { 5623d735920dSNavdeep Parhar int len; 56247951040fSNavdeep Parhar 5625d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 5626800535c2SNavdeep Parhar MPASS(m->m_len >= VM_TX_L2HDR_LEN); 56277951040fSNavdeep Parhar 5628d735920dSNavdeep Parhar if (txp->ethtype == be16toh(ETHERTYPE_VLAN)) 5629800535c2SNavdeep Parhar len = VM_TX_L2HDR_LEN; 5630d735920dSNavdeep Parhar else 5631d735920dSNavdeep Parhar len = sizeof(struct ether_header); 5632d735920dSNavdeep Parhar 5633d735920dSNavdeep Parhar return (memcmp(m->m_data, &txp->ethmacdst[0], len) != 0); 56347951040fSNavdeep Parhar } 56357951040fSNavdeep Parhar 5636d735920dSNavdeep Parhar static inline void 5637d735920dSNavdeep Parhar save_l2hdr(struct txpkts *txp, struct mbuf *m) 5638d735920dSNavdeep Parhar { 5639800535c2SNavdeep Parhar MPASS(m->m_len >= VM_TX_L2HDR_LEN); 56407951040fSNavdeep Parhar 5641800535c2SNavdeep Parhar memcpy(&txp->ethmacdst[0], mtod(m, const void *), VM_TX_L2HDR_LEN); 5642d735920dSNavdeep Parhar } 56437951040fSNavdeep Parhar 5644d735920dSNavdeep Parhar static int 5645d735920dSNavdeep Parhar add_to_txpkts_vf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m, 5646d735920dSNavdeep Parhar int avail, bool *send) 5647d735920dSNavdeep Parhar { 5648d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 5649d735920dSNavdeep Parhar 5650d735920dSNavdeep Parhar /* Cannot have TSO and coalesce at the same time. */ 5651d735920dSNavdeep Parhar if (cannot_use_txpkts(m)) { 5652d735920dSNavdeep Parhar cannot_coalesce: 5653d735920dSNavdeep Parhar *send = txp->npkt > 0; 5654d735920dSNavdeep Parhar return (EINVAL); 5655d735920dSNavdeep Parhar } 5656d735920dSNavdeep Parhar 5657d735920dSNavdeep Parhar /* VF allows coalescing of type 1 (1 GL) only */ 5658d735920dSNavdeep Parhar if (mbuf_nsegs(m) > 1) 5659d735920dSNavdeep Parhar goto cannot_coalesce; 5660d735920dSNavdeep Parhar 5661d735920dSNavdeep Parhar *send = false; 5662d735920dSNavdeep Parhar if (txp->npkt > 0) { 5663d735920dSNavdeep Parhar MPASS(tx_len16_to_desc(txp->len16) <= avail); 5664d735920dSNavdeep Parhar MPASS(txp->npkt < txp->max_npkt); 5665d735920dSNavdeep Parhar MPASS(txp->wr_type == 1); /* VF supports type 1 only */ 5666d735920dSNavdeep Parhar 5667d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) > avail) { 5668d735920dSNavdeep Parhar retry_after_send: 5669d735920dSNavdeep Parhar *send = true; 5670d735920dSNavdeep Parhar return (EAGAIN); 5671d735920dSNavdeep Parhar } 5672d735920dSNavdeep Parhar if (m->m_pkthdr.len + txp->plen > 65535) 5673d735920dSNavdeep Parhar goto retry_after_send; 5674d735920dSNavdeep Parhar if (cmp_l2hdr(txp, m)) 5675d735920dSNavdeep Parhar goto retry_after_send; 5676d735920dSNavdeep Parhar 5677d735920dSNavdeep Parhar txp->len16 += txpkts1_len16(); 5678d735920dSNavdeep Parhar txp->plen += m->m_pkthdr.len; 5679d735920dSNavdeep Parhar txp->mb[txp->npkt++] = m; 5680d735920dSNavdeep Parhar if (txp->npkt == txp->max_npkt) 5681d735920dSNavdeep Parhar *send = true; 5682d735920dSNavdeep Parhar } else { 5683d735920dSNavdeep Parhar txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_vm_wr), 16) + 5684d735920dSNavdeep Parhar txpkts1_len16(); 5685d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16) > avail) 5686d735920dSNavdeep Parhar goto cannot_coalesce; 5687d735920dSNavdeep Parhar txp->npkt = 1; 5688d735920dSNavdeep Parhar txp->wr_type = 1; 5689d735920dSNavdeep Parhar txp->plen = m->m_pkthdr.len; 5690d735920dSNavdeep Parhar txp->mb[0] = m; 5691d735920dSNavdeep Parhar save_l2hdr(txp, m); 5692d735920dSNavdeep Parhar } 56937951040fSNavdeep Parhar return (0); 56947951040fSNavdeep Parhar } 56957951040fSNavdeep Parhar 56967951040fSNavdeep Parhar static int 5697d735920dSNavdeep Parhar add_to_txpkts_pf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m, 5698d735920dSNavdeep Parhar int avail, bool *send) 56997951040fSNavdeep Parhar { 5700d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 5701d735920dSNavdeep Parhar int nsegs; 5702d735920dSNavdeep Parhar 5703d735920dSNavdeep Parhar MPASS(!(sc->flags & IS_VF)); 5704d735920dSNavdeep Parhar 5705d735920dSNavdeep Parhar /* Cannot have TSO and coalesce at the same time. */ 5706d735920dSNavdeep Parhar if (cannot_use_txpkts(m)) { 5707d735920dSNavdeep Parhar cannot_coalesce: 5708d735920dSNavdeep Parhar *send = txp->npkt > 0; 5709d735920dSNavdeep Parhar return (EINVAL); 5710d735920dSNavdeep Parhar } 5711d735920dSNavdeep Parhar 5712d735920dSNavdeep Parhar *send = false; 5713d735920dSNavdeep Parhar nsegs = mbuf_nsegs(m); 5714d735920dSNavdeep Parhar if (txp->npkt == 0) { 5715d735920dSNavdeep Parhar if (m->m_pkthdr.len > 65535) 5716d735920dSNavdeep Parhar goto cannot_coalesce; 5717d735920dSNavdeep Parhar if (nsegs > 1) { 5718d735920dSNavdeep Parhar txp->wr_type = 0; 5719d735920dSNavdeep Parhar txp->len16 = 5720d735920dSNavdeep Parhar howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + 5721d735920dSNavdeep Parhar txpkts0_len16(nsegs); 5722d735920dSNavdeep Parhar } else { 5723d735920dSNavdeep Parhar txp->wr_type = 1; 5724d735920dSNavdeep Parhar txp->len16 = 5725d735920dSNavdeep Parhar howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + 5726d735920dSNavdeep Parhar txpkts1_len16(); 5727d735920dSNavdeep Parhar } 5728d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16) > avail) 5729d735920dSNavdeep Parhar goto cannot_coalesce; 5730d735920dSNavdeep Parhar txp->npkt = 1; 5731d735920dSNavdeep Parhar txp->plen = m->m_pkthdr.len; 5732d735920dSNavdeep Parhar txp->mb[0] = m; 5733d735920dSNavdeep Parhar } else { 5734d735920dSNavdeep Parhar MPASS(tx_len16_to_desc(txp->len16) <= avail); 5735d735920dSNavdeep Parhar MPASS(txp->npkt < txp->max_npkt); 5736d735920dSNavdeep Parhar 5737d735920dSNavdeep Parhar if (m->m_pkthdr.len + txp->plen > 65535) { 5738d735920dSNavdeep Parhar retry_after_send: 5739d735920dSNavdeep Parhar *send = true; 5740d735920dSNavdeep Parhar return (EAGAIN); 5741d735920dSNavdeep Parhar } 57427951040fSNavdeep Parhar 57437951040fSNavdeep Parhar MPASS(txp->wr_type == 0 || txp->wr_type == 1); 5744d735920dSNavdeep Parhar if (txp->wr_type == 0) { 5745d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16 + 5746d735920dSNavdeep Parhar txpkts0_len16(nsegs)) > min(avail, SGE_MAX_WR_NDESC)) 5747d735920dSNavdeep Parhar goto retry_after_send; 5748d735920dSNavdeep Parhar txp->len16 += txpkts0_len16(nsegs); 5749d735920dSNavdeep Parhar } else { 5750d735920dSNavdeep Parhar if (nsegs != 1) 5751d735920dSNavdeep Parhar goto retry_after_send; 5752d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) > 5753d735920dSNavdeep Parhar avail) 5754d735920dSNavdeep Parhar goto retry_after_send; 5755d735920dSNavdeep Parhar txp->len16 += txpkts1_len16(); 5756d735920dSNavdeep Parhar } 57577951040fSNavdeep Parhar 5758d735920dSNavdeep Parhar txp->plen += m->m_pkthdr.len; 5759d735920dSNavdeep Parhar txp->mb[txp->npkt++] = m; 5760d735920dSNavdeep Parhar if (txp->npkt == txp->max_npkt) 5761d735920dSNavdeep Parhar *send = true; 5762d735920dSNavdeep Parhar } 57637951040fSNavdeep Parhar return (0); 57647951040fSNavdeep Parhar } 57657951040fSNavdeep Parhar 57667951040fSNavdeep Parhar /* 57677951040fSNavdeep Parhar * Write a txpkts WR for the packets in txp to the hardware descriptors, update 57687951040fSNavdeep Parhar * the software descriptor, and advance the pidx. It is guaranteed that enough 57697951040fSNavdeep Parhar * descriptors are available. 57707951040fSNavdeep Parhar * 57717951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 57727951040fSNavdeep Parhar */ 57737951040fSNavdeep Parhar static u_int 5774d735920dSNavdeep Parhar write_txpkts_wr(struct adapter *sc, struct sge_txq *txq) 57757951040fSNavdeep Parhar { 5776d735920dSNavdeep Parhar const struct txpkts *txp = &txq->txp; 57777951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 5778d735920dSNavdeep Parhar struct fw_eth_tx_pkts_wr *wr; 57797951040fSNavdeep Parhar struct tx_sdesc *txsd; 57807951040fSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 57817951040fSNavdeep Parhar uint64_t ctrl1; 5782d735920dSNavdeep Parhar int ndesc, i, checkwrap; 5783d735920dSNavdeep Parhar struct mbuf *m, *last; 57847951040fSNavdeep Parhar void *flitp; 57857951040fSNavdeep Parhar 57867951040fSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 57877951040fSNavdeep Parhar MPASS(txp->npkt > 0); 57887951040fSNavdeep Parhar MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16)); 57897951040fSNavdeep Parhar 5790d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 57917951040fSNavdeep Parhar wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR)); 5792d735920dSNavdeep Parhar wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16)); 57937951040fSNavdeep Parhar wr->plen = htobe16(txp->plen); 57947951040fSNavdeep Parhar wr->npkt = txp->npkt; 57957951040fSNavdeep Parhar wr->r3 = 0; 57967951040fSNavdeep Parhar wr->type = txp->wr_type; 57977951040fSNavdeep Parhar flitp = wr + 1; 57987951040fSNavdeep Parhar 57997951040fSNavdeep Parhar /* 58007951040fSNavdeep Parhar * At this point we are 16B into a hardware descriptor. If checkwrap is 58017951040fSNavdeep Parhar * set then we know the WR is going to wrap around somewhere. We'll 58027951040fSNavdeep Parhar * check for that at appropriate points. 58037951040fSNavdeep Parhar */ 5804d735920dSNavdeep Parhar ndesc = tx_len16_to_desc(txp->len16); 5805d735920dSNavdeep Parhar last = NULL; 58067951040fSNavdeep Parhar checkwrap = eq->sidx - ndesc < eq->pidx; 5807d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) { 5808d735920dSNavdeep Parhar m = txp->mb[i]; 58097951040fSNavdeep Parhar if (txp->wr_type == 0) { 581054e4ee71SNavdeep Parhar struct ulp_txpkt *ulpmc; 581154e4ee71SNavdeep Parhar struct ulptx_idata *ulpsc; 581254e4ee71SNavdeep Parhar 58137951040fSNavdeep Parhar /* ULP master command */ 58147951040fSNavdeep Parhar ulpmc = flitp; 58157951040fSNavdeep Parhar ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) | 58167951040fSNavdeep Parhar V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid)); 5817d735920dSNavdeep Parhar ulpmc->len = htobe32(txpkts0_len16(mbuf_nsegs(m))); 581854e4ee71SNavdeep Parhar 58197951040fSNavdeep Parhar /* ULP subcommand */ 58207951040fSNavdeep Parhar ulpsc = (void *)(ulpmc + 1); 58217951040fSNavdeep Parhar ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) | 58227951040fSNavdeep Parhar F_ULP_TX_SC_MORE); 58237951040fSNavdeep Parhar ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core)); 58247951040fSNavdeep Parhar 58257951040fSNavdeep Parhar cpl = (void *)(ulpsc + 1); 58267951040fSNavdeep Parhar if (checkwrap && 58277951040fSNavdeep Parhar (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx]) 58287951040fSNavdeep Parhar cpl = (void *)&eq->desc[0]; 58297951040fSNavdeep Parhar } else { 58307951040fSNavdeep Parhar cpl = flitp; 58317951040fSNavdeep Parhar } 583254e4ee71SNavdeep Parhar 583354e4ee71SNavdeep Parhar /* Checksum offload */ 5834c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m); 5835a4a4ad2dSNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) { 5836a4a4ad2dSNavdeep Parhar /* some hardware assistance provided */ 5837a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m)) 5838a4a4ad2dSNavdeep Parhar txq->vxlan_txcsum++; 5839a4a4ad2dSNavdeep Parhar else 5840a4a4ad2dSNavdeep Parhar txq->txcsum++; 5841a4a4ad2dSNavdeep Parhar } 584254e4ee71SNavdeep Parhar 584354e4ee71SNavdeep Parhar /* VLAN tag insertion */ 58447951040fSNavdeep Parhar if (needs_vlan_insertion(m)) { 58457951040fSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 58467951040fSNavdeep Parhar V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 584754e4ee71SNavdeep Parhar txq->vlan_insertion++; 584854e4ee71SNavdeep Parhar } 584954e4ee71SNavdeep Parhar 58507951040fSNavdeep Parhar /* CPL header */ 58517951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 585254e4ee71SNavdeep Parhar cpl->pack = 0; 585354e4ee71SNavdeep Parhar cpl->len = htobe16(m->m_pkthdr.len); 58547951040fSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 585554e4ee71SNavdeep Parhar 58567951040fSNavdeep Parhar flitp = cpl + 1; 58577951040fSNavdeep Parhar if (checkwrap && 58587951040fSNavdeep Parhar (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx]) 58597951040fSNavdeep Parhar flitp = (void *)&eq->desc[0]; 586054e4ee71SNavdeep Parhar 58617951040fSNavdeep Parhar write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap); 586254e4ee71SNavdeep Parhar 5863d735920dSNavdeep Parhar if (last != NULL) 5864d735920dSNavdeep Parhar last->m_nextpkt = m; 5865d735920dSNavdeep Parhar last = m; 58667951040fSNavdeep Parhar } 58677951040fSNavdeep Parhar 5868d735920dSNavdeep Parhar txq->sgl_wrs++; 5869a59a1477SNavdeep Parhar if (txp->wr_type == 0) { 5870a59a1477SNavdeep Parhar txq->txpkts0_pkts += txp->npkt; 5871a59a1477SNavdeep Parhar txq->txpkts0_wrs++; 5872a59a1477SNavdeep Parhar } else { 5873a59a1477SNavdeep Parhar txq->txpkts1_pkts += txp->npkt; 5874a59a1477SNavdeep Parhar txq->txpkts1_wrs++; 5875a59a1477SNavdeep Parhar } 5876a59a1477SNavdeep Parhar 58777951040fSNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 5878d735920dSNavdeep Parhar txsd->m = txp->mb[0]; 5879d735920dSNavdeep Parhar txsd->desc_used = ndesc; 5880d735920dSNavdeep Parhar 5881d735920dSNavdeep Parhar return (ndesc); 5882d735920dSNavdeep Parhar } 5883d735920dSNavdeep Parhar 5884d735920dSNavdeep Parhar static u_int 5885d735920dSNavdeep Parhar write_txpkts_vm_wr(struct adapter *sc, struct sge_txq *txq) 5886d735920dSNavdeep Parhar { 5887d735920dSNavdeep Parhar const struct txpkts *txp = &txq->txp; 5888d735920dSNavdeep Parhar struct sge_eq *eq = &txq->eq; 5889d735920dSNavdeep Parhar struct fw_eth_tx_pkts_vm_wr *wr; 5890d735920dSNavdeep Parhar struct tx_sdesc *txsd; 5891d735920dSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 5892d735920dSNavdeep Parhar uint64_t ctrl1; 5893d735920dSNavdeep Parhar int ndesc, i; 5894d735920dSNavdeep Parhar struct mbuf *m, *last; 5895d735920dSNavdeep Parhar void *flitp; 5896d735920dSNavdeep Parhar 5897d735920dSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 5898d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 5899d735920dSNavdeep Parhar MPASS(txp->wr_type == 1); /* VF supports type 1 only */ 5900d735920dSNavdeep Parhar MPASS(txp->mb[0] != NULL); 5901d735920dSNavdeep Parhar MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16)); 5902d735920dSNavdeep Parhar 5903d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 5904d735920dSNavdeep Parhar wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_VM_WR)); 5905d735920dSNavdeep Parhar wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16)); 5906d735920dSNavdeep Parhar wr->r3 = 0; 5907d735920dSNavdeep Parhar wr->plen = htobe16(txp->plen); 5908d735920dSNavdeep Parhar wr->npkt = txp->npkt; 5909d735920dSNavdeep Parhar wr->r4 = 0; 5910d735920dSNavdeep Parhar memcpy(&wr->ethmacdst[0], &txp->ethmacdst[0], 16); 5911d735920dSNavdeep Parhar flitp = wr + 1; 5912d735920dSNavdeep Parhar 5913d735920dSNavdeep Parhar /* 5914d735920dSNavdeep Parhar * At this point we are 32B into a hardware descriptor. Each mbuf in 5915d735920dSNavdeep Parhar * the WR will take 32B so we check for the end of the descriptor ring 5916d735920dSNavdeep Parhar * before writing odd mbufs (mb[1], 3, 5, ..) 5917d735920dSNavdeep Parhar */ 5918d735920dSNavdeep Parhar ndesc = tx_len16_to_desc(txp->len16); 5919d735920dSNavdeep Parhar last = NULL; 5920d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) { 5921d735920dSNavdeep Parhar m = txp->mb[i]; 5922d735920dSNavdeep Parhar if (i & 1 && (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx]) 5923d735920dSNavdeep Parhar flitp = &eq->desc[0]; 5924d735920dSNavdeep Parhar cpl = flitp; 5925d735920dSNavdeep Parhar 5926d735920dSNavdeep Parhar /* Checksum offload */ 5927d735920dSNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m); 5928d735920dSNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) 5929d735920dSNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 5930d735920dSNavdeep Parhar 5931d735920dSNavdeep Parhar /* VLAN tag insertion */ 5932d735920dSNavdeep Parhar if (needs_vlan_insertion(m)) { 5933d735920dSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 5934d735920dSNavdeep Parhar V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 5935d735920dSNavdeep Parhar txq->vlan_insertion++; 5936d735920dSNavdeep Parhar } 5937d735920dSNavdeep Parhar 5938d735920dSNavdeep Parhar /* CPL header */ 5939d735920dSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 5940d735920dSNavdeep Parhar cpl->pack = 0; 5941d735920dSNavdeep Parhar cpl->len = htobe16(m->m_pkthdr.len); 5942d735920dSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 5943d735920dSNavdeep Parhar 5944d735920dSNavdeep Parhar flitp = cpl + 1; 5945d735920dSNavdeep Parhar MPASS(mbuf_nsegs(m) == 1); 5946d735920dSNavdeep Parhar write_gl_to_txd(txq, m, (caddr_t *)(&flitp), 0); 5947d735920dSNavdeep Parhar 5948d735920dSNavdeep Parhar if (last != NULL) 5949d735920dSNavdeep Parhar last->m_nextpkt = m; 5950d735920dSNavdeep Parhar last = m; 5951d735920dSNavdeep Parhar } 5952d735920dSNavdeep Parhar 5953d735920dSNavdeep Parhar txq->sgl_wrs++; 5954d735920dSNavdeep Parhar txq->txpkts1_pkts += txp->npkt; 5955d735920dSNavdeep Parhar txq->txpkts1_wrs++; 5956d735920dSNavdeep Parhar 5957d735920dSNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 5958d735920dSNavdeep Parhar txsd->m = txp->mb[0]; 59597951040fSNavdeep Parhar txsd->desc_used = ndesc; 59607951040fSNavdeep Parhar 59617951040fSNavdeep Parhar return (ndesc); 596254e4ee71SNavdeep Parhar } 596354e4ee71SNavdeep Parhar 596454e4ee71SNavdeep Parhar /* 596554e4ee71SNavdeep Parhar * If the SGL ends on an address that is not 16 byte aligned, this function will 59667951040fSNavdeep Parhar * add a 0 filled flit at the end. 596754e4ee71SNavdeep Parhar */ 59687951040fSNavdeep Parhar static void 59697951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap) 597054e4ee71SNavdeep Parhar { 59717951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 59727951040fSNavdeep Parhar struct sglist *gl = txq->gl; 59737951040fSNavdeep Parhar struct sglist_seg *seg; 59747951040fSNavdeep Parhar __be64 *flitp, *wrap; 597554e4ee71SNavdeep Parhar struct ulptx_sgl *usgl; 59767951040fSNavdeep Parhar int i, nflits, nsegs; 597754e4ee71SNavdeep Parhar 597854e4ee71SNavdeep Parhar KASSERT(((uintptr_t)(*to) & 0xf) == 0, 597954e4ee71SNavdeep Parhar ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to)); 59807951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 59817951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 598254e4ee71SNavdeep Parhar 59837951040fSNavdeep Parhar get_pkt_gl(m, gl); 59847951040fSNavdeep Parhar nsegs = gl->sg_nseg; 59857951040fSNavdeep Parhar MPASS(nsegs > 0); 59867951040fSNavdeep Parhar 59877951040fSNavdeep Parhar nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2; 598854e4ee71SNavdeep Parhar flitp = (__be64 *)(*to); 59897951040fSNavdeep Parhar wrap = (__be64 *)(&eq->desc[eq->sidx]); 59907951040fSNavdeep Parhar seg = &gl->sg_segs[0]; 599154e4ee71SNavdeep Parhar usgl = (void *)flitp; 599254e4ee71SNavdeep Parhar 599354e4ee71SNavdeep Parhar /* 599454e4ee71SNavdeep Parhar * We start at a 16 byte boundary somewhere inside the tx descriptor 599554e4ee71SNavdeep Parhar * ring, so we're at least 16 bytes away from the status page. There is 599654e4ee71SNavdeep Parhar * no chance of a wrap around in the middle of usgl (which is 16 bytes). 599754e4ee71SNavdeep Parhar */ 599854e4ee71SNavdeep Parhar 599954e4ee71SNavdeep Parhar usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) | 60007951040fSNavdeep Parhar V_ULPTX_NSGE(nsegs)); 60017951040fSNavdeep Parhar usgl->len0 = htobe32(seg->ss_len); 60027951040fSNavdeep Parhar usgl->addr0 = htobe64(seg->ss_paddr); 600354e4ee71SNavdeep Parhar seg++; 600454e4ee71SNavdeep Parhar 60057951040fSNavdeep Parhar if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) { 600654e4ee71SNavdeep Parhar 600754e4ee71SNavdeep Parhar /* Won't wrap around at all */ 600854e4ee71SNavdeep Parhar 60097951040fSNavdeep Parhar for (i = 0; i < nsegs - 1; i++, seg++) { 60107951040fSNavdeep Parhar usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len); 60117951040fSNavdeep Parhar usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr); 601254e4ee71SNavdeep Parhar } 601354e4ee71SNavdeep Parhar if (i & 1) 601454e4ee71SNavdeep Parhar usgl->sge[i / 2].len[1] = htobe32(0); 60157951040fSNavdeep Parhar flitp += nflits; 601654e4ee71SNavdeep Parhar } else { 601754e4ee71SNavdeep Parhar 601854e4ee71SNavdeep Parhar /* Will wrap somewhere in the rest of the SGL */ 601954e4ee71SNavdeep Parhar 602054e4ee71SNavdeep Parhar /* 2 flits already written, write the rest flit by flit */ 602154e4ee71SNavdeep Parhar flitp = (void *)(usgl + 1); 60227951040fSNavdeep Parhar for (i = 0; i < nflits - 2; i++) { 60237951040fSNavdeep Parhar if (flitp == wrap) 602454e4ee71SNavdeep Parhar flitp = (void *)eq->desc; 60257951040fSNavdeep Parhar *flitp++ = get_flit(seg, nsegs - 1, i); 602654e4ee71SNavdeep Parhar } 602754e4ee71SNavdeep Parhar } 602854e4ee71SNavdeep Parhar 60297951040fSNavdeep Parhar if (nflits & 1) { 60307951040fSNavdeep Parhar MPASS(((uintptr_t)flitp) & 0xf); 60317951040fSNavdeep Parhar *flitp++ = 0; 60327951040fSNavdeep Parhar } 603354e4ee71SNavdeep Parhar 60347951040fSNavdeep Parhar MPASS((((uintptr_t)flitp) & 0xf) == 0); 60357951040fSNavdeep Parhar if (__predict_false(flitp == wrap)) 603654e4ee71SNavdeep Parhar *to = (void *)eq->desc; 603754e4ee71SNavdeep Parhar else 60387951040fSNavdeep Parhar *to = (void *)flitp; 603954e4ee71SNavdeep Parhar } 604054e4ee71SNavdeep Parhar 604154e4ee71SNavdeep Parhar static inline void 604254e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len) 604354e4ee71SNavdeep Parhar { 60447951040fSNavdeep Parhar 60457951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 60467951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 60477951040fSNavdeep Parhar 60487951040fSNavdeep Parhar if (__predict_true((uintptr_t)(*to) + len <= 60497951040fSNavdeep Parhar (uintptr_t)&eq->desc[eq->sidx])) { 605054e4ee71SNavdeep Parhar bcopy(from, *to, len); 605154e4ee71SNavdeep Parhar (*to) += len; 605254e4ee71SNavdeep Parhar } else { 60537951040fSNavdeep Parhar int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to); 605454e4ee71SNavdeep Parhar 605554e4ee71SNavdeep Parhar bcopy(from, *to, portion); 605654e4ee71SNavdeep Parhar from += portion; 605754e4ee71SNavdeep Parhar portion = len - portion; /* remaining */ 605854e4ee71SNavdeep Parhar bcopy(from, (void *)eq->desc, portion); 605954e4ee71SNavdeep Parhar (*to) = (caddr_t)eq->desc + portion; 606054e4ee71SNavdeep Parhar } 606154e4ee71SNavdeep Parhar } 606254e4ee71SNavdeep Parhar 606354e4ee71SNavdeep Parhar static inline void 60647951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n) 606554e4ee71SNavdeep Parhar { 60667951040fSNavdeep Parhar u_int db; 60677951040fSNavdeep Parhar 60687951040fSNavdeep Parhar MPASS(n > 0); 6069d14b0ac1SNavdeep Parhar 6070d14b0ac1SNavdeep Parhar db = eq->doorbells; 60717951040fSNavdeep Parhar if (n > 1) 607277ad3c41SNavdeep Parhar clrbit(&db, DOORBELL_WCWR); 6073d14b0ac1SNavdeep Parhar wmb(); 6074d14b0ac1SNavdeep Parhar 6075d14b0ac1SNavdeep Parhar switch (ffs(db) - 1) { 6076d14b0ac1SNavdeep Parhar case DOORBELL_UDB: 60777951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 60787951040fSNavdeep Parhar break; 6079d14b0ac1SNavdeep Parhar 608077ad3c41SNavdeep Parhar case DOORBELL_WCWR: { 6081d14b0ac1SNavdeep Parhar volatile uint64_t *dst, *src; 6082d14b0ac1SNavdeep Parhar int i; 6083d14b0ac1SNavdeep Parhar 6084d14b0ac1SNavdeep Parhar /* 6085d14b0ac1SNavdeep Parhar * Queues whose 128B doorbell segment fits in the page do not 6086d14b0ac1SNavdeep Parhar * use relative qid (udb_qid is always 0). Only queues with 608777ad3c41SNavdeep Parhar * doorbell segments can do WCWR. 6088d14b0ac1SNavdeep Parhar */ 60897951040fSNavdeep Parhar KASSERT(eq->udb_qid == 0 && n == 1, 6090d14b0ac1SNavdeep Parhar ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p", 60917951040fSNavdeep Parhar __func__, eq->doorbells, n, eq->dbidx, eq)); 6092d14b0ac1SNavdeep Parhar 6093d14b0ac1SNavdeep Parhar dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET - 6094d14b0ac1SNavdeep Parhar UDBS_DB_OFFSET); 60957951040fSNavdeep Parhar i = eq->dbidx; 6096d14b0ac1SNavdeep Parhar src = (void *)&eq->desc[i]; 6097d14b0ac1SNavdeep Parhar while (src != (void *)&eq->desc[i + 1]) 6098d14b0ac1SNavdeep Parhar *dst++ = *src++; 6099d14b0ac1SNavdeep Parhar wmb(); 61007951040fSNavdeep Parhar break; 6101d14b0ac1SNavdeep Parhar } 6102d14b0ac1SNavdeep Parhar 6103d14b0ac1SNavdeep Parhar case DOORBELL_UDBWC: 61047951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 6105d14b0ac1SNavdeep Parhar wmb(); 61067951040fSNavdeep Parhar break; 6107d14b0ac1SNavdeep Parhar 6108d14b0ac1SNavdeep Parhar case DOORBELL_KDB: 6109315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, 61107951040fSNavdeep Parhar V_QID(eq->cntxt_id) | V_PIDX(n)); 61117951040fSNavdeep Parhar break; 611254e4ee71SNavdeep Parhar } 611354e4ee71SNavdeep Parhar 61147951040fSNavdeep Parhar IDXINCR(eq->dbidx, n, eq->sidx); 61157951040fSNavdeep Parhar } 61167951040fSNavdeep Parhar 61177951040fSNavdeep Parhar static inline u_int 61187951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq) 611954e4ee71SNavdeep Parhar { 61207951040fSNavdeep Parhar uint16_t hw_cidx; 612154e4ee71SNavdeep Parhar 61227951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 61237951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx)); 61247951040fSNavdeep Parhar } 612554e4ee71SNavdeep Parhar 61267951040fSNavdeep Parhar static inline u_int 61277951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq) 61287951040fSNavdeep Parhar { 61297951040fSNavdeep Parhar uint16_t hw_cidx, pidx; 61307951040fSNavdeep Parhar 61317951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 61327951040fSNavdeep Parhar pidx = eq->pidx; 61337951040fSNavdeep Parhar 61347951040fSNavdeep Parhar if (pidx == hw_cidx) 61357951040fSNavdeep Parhar return (eq->sidx - 1); 613654e4ee71SNavdeep Parhar else 61377951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1); 61387951040fSNavdeep Parhar } 61397951040fSNavdeep Parhar 61407951040fSNavdeep Parhar static inline uint16_t 61417951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq) 61427951040fSNavdeep Parhar { 61437951040fSNavdeep Parhar struct sge_qstat *spg = (void *)&eq->desc[eq->sidx]; 61447951040fSNavdeep Parhar uint16_t cidx = spg->cidx; /* stable snapshot */ 61457951040fSNavdeep Parhar 61467951040fSNavdeep Parhar return (be16toh(cidx)); 6147e874ff7aSNavdeep Parhar } 614854e4ee71SNavdeep Parhar 6149e874ff7aSNavdeep Parhar /* 61507951040fSNavdeep Parhar * Reclaim 'n' descriptors approximately. 6151e874ff7aSNavdeep Parhar */ 61527951040fSNavdeep Parhar static u_int 61537951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n) 6154e874ff7aSNavdeep Parhar { 6155e874ff7aSNavdeep Parhar struct tx_sdesc *txsd; 6156f7dfe243SNavdeep Parhar struct sge_eq *eq = &txq->eq; 61577951040fSNavdeep Parhar u_int can_reclaim, reclaimed; 615854e4ee71SNavdeep Parhar 6159733b9277SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 61607951040fSNavdeep Parhar MPASS(n > 0); 6161e874ff7aSNavdeep Parhar 61627951040fSNavdeep Parhar reclaimed = 0; 61637951040fSNavdeep Parhar can_reclaim = reclaimable_tx_desc(eq); 61647951040fSNavdeep Parhar while (can_reclaim && reclaimed < n) { 616554e4ee71SNavdeep Parhar int ndesc; 61667951040fSNavdeep Parhar struct mbuf *m, *nextpkt; 616754e4ee71SNavdeep Parhar 6168f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->cidx]; 616954e4ee71SNavdeep Parhar ndesc = txsd->desc_used; 617054e4ee71SNavdeep Parhar 617154e4ee71SNavdeep Parhar /* Firmware doesn't return "partial" credits. */ 617254e4ee71SNavdeep Parhar KASSERT(can_reclaim >= ndesc, 617354e4ee71SNavdeep Parhar ("%s: unexpected number of credits: %d, %d", 617454e4ee71SNavdeep Parhar __func__, can_reclaim, ndesc)); 6175dcd50a20SJohn Baldwin KASSERT(ndesc != 0, 6176dcd50a20SJohn Baldwin ("%s: descriptor with no credits: cidx %d", 6177dcd50a20SJohn Baldwin __func__, eq->cidx)); 617854e4ee71SNavdeep Parhar 61797951040fSNavdeep Parhar for (m = txsd->m; m != NULL; m = nextpkt) { 61807951040fSNavdeep Parhar nextpkt = m->m_nextpkt; 61817951040fSNavdeep Parhar m->m_nextpkt = NULL; 61827951040fSNavdeep Parhar m_freem(m); 61837951040fSNavdeep Parhar } 618454e4ee71SNavdeep Parhar reclaimed += ndesc; 618554e4ee71SNavdeep Parhar can_reclaim -= ndesc; 61867951040fSNavdeep Parhar IDXINCR(eq->cidx, ndesc, eq->sidx); 618754e4ee71SNavdeep Parhar } 618854e4ee71SNavdeep Parhar 618954e4ee71SNavdeep Parhar return (reclaimed); 619054e4ee71SNavdeep Parhar } 619154e4ee71SNavdeep Parhar 619254e4ee71SNavdeep Parhar static void 61937951040fSNavdeep Parhar tx_reclaim(void *arg, int n) 619454e4ee71SNavdeep Parhar { 61957951040fSNavdeep Parhar struct sge_txq *txq = arg; 61967951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 619754e4ee71SNavdeep Parhar 61987951040fSNavdeep Parhar do { 61997951040fSNavdeep Parhar if (TXQ_TRYLOCK(txq) == 0) 62007951040fSNavdeep Parhar break; 62017951040fSNavdeep Parhar n = reclaim_tx_descs(txq, 32); 62027951040fSNavdeep Parhar if (eq->cidx == eq->pidx) 62037951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 62047951040fSNavdeep Parhar TXQ_UNLOCK(txq); 62057951040fSNavdeep Parhar } while (n > 0); 620654e4ee71SNavdeep Parhar } 620754e4ee71SNavdeep Parhar 620854e4ee71SNavdeep Parhar static __be64 62097951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx) 621054e4ee71SNavdeep Parhar { 621154e4ee71SNavdeep Parhar int i = (idx / 3) * 2; 621254e4ee71SNavdeep Parhar 621354e4ee71SNavdeep Parhar switch (idx % 3) { 621454e4ee71SNavdeep Parhar case 0: { 6215f078ecf6SWojciech Macek uint64_t rc; 621654e4ee71SNavdeep Parhar 6217f078ecf6SWojciech Macek rc = (uint64_t)segs[i].ss_len << 32; 621854e4ee71SNavdeep Parhar if (i + 1 < nsegs) 6219f078ecf6SWojciech Macek rc |= (uint64_t)(segs[i + 1].ss_len); 622054e4ee71SNavdeep Parhar 6221f078ecf6SWojciech Macek return (htobe64(rc)); 622254e4ee71SNavdeep Parhar } 622354e4ee71SNavdeep Parhar case 1: 62247951040fSNavdeep Parhar return (htobe64(segs[i].ss_paddr)); 622554e4ee71SNavdeep Parhar case 2: 62267951040fSNavdeep Parhar return (htobe64(segs[i + 1].ss_paddr)); 622754e4ee71SNavdeep Parhar } 622854e4ee71SNavdeep Parhar 622954e4ee71SNavdeep Parhar return (0); 623054e4ee71SNavdeep Parhar } 623154e4ee71SNavdeep Parhar 623246e1e307SNavdeep Parhar static int 623346e1e307SNavdeep Parhar find_refill_source(struct adapter *sc, int maxp, bool packing) 623454e4ee71SNavdeep Parhar { 623546e1e307SNavdeep Parhar int i, zidx = -1; 623646e1e307SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0]; 623754e4ee71SNavdeep Parhar 623846e1e307SNavdeep Parhar if (packing) { 623946e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 624046e1e307SNavdeep Parhar if (rxb->hwidx2 == -1) 624146e1e307SNavdeep Parhar continue; 624246e1e307SNavdeep Parhar if (rxb->size1 < PAGE_SIZE && 624346e1e307SNavdeep Parhar rxb->size1 < largest_rx_cluster) 624446e1e307SNavdeep Parhar continue; 624546e1e307SNavdeep Parhar if (rxb->size1 > largest_rx_cluster) 624638035ed6SNavdeep Parhar break; 624746e1e307SNavdeep Parhar MPASS(rxb->size1 - rxb->size2 >= CL_METADATA_SIZE); 624846e1e307SNavdeep Parhar if (rxb->size2 >= maxp) 624946e1e307SNavdeep Parhar return (i); 625046e1e307SNavdeep Parhar zidx = i; 625138035ed6SNavdeep Parhar } 625238035ed6SNavdeep Parhar } else { 625346e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 625446e1e307SNavdeep Parhar if (rxb->hwidx1 == -1) 625546e1e307SNavdeep Parhar continue; 625646e1e307SNavdeep Parhar if (rxb->size1 > largest_rx_cluster) 625738035ed6SNavdeep Parhar break; 625846e1e307SNavdeep Parhar if (rxb->size1 >= maxp) 625946e1e307SNavdeep Parhar return (i); 626046e1e307SNavdeep Parhar zidx = i; 626138035ed6SNavdeep Parhar } 626238035ed6SNavdeep Parhar } 626338035ed6SNavdeep Parhar 626446e1e307SNavdeep Parhar return (zidx); 626554e4ee71SNavdeep Parhar } 6266ecb79ca4SNavdeep Parhar 6267733b9277SNavdeep Parhar static void 6268733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl) 6269ecb79ca4SNavdeep Parhar { 6270733b9277SNavdeep Parhar mtx_lock(&sc->sfl_lock); 6271733b9277SNavdeep Parhar FL_LOCK(fl); 6272733b9277SNavdeep Parhar if ((fl->flags & FL_DOOMED) == 0) { 6273733b9277SNavdeep Parhar fl->flags |= FL_STARVING; 6274733b9277SNavdeep Parhar TAILQ_INSERT_TAIL(&sc->sfl, fl, link); 6275733b9277SNavdeep Parhar callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc); 6276733b9277SNavdeep Parhar } 6277733b9277SNavdeep Parhar FL_UNLOCK(fl); 6278733b9277SNavdeep Parhar mtx_unlock(&sc->sfl_lock); 6279733b9277SNavdeep Parhar } 6280ecb79ca4SNavdeep Parhar 62817951040fSNavdeep Parhar static void 62827951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq) 62837951040fSNavdeep Parhar { 62847951040fSNavdeep Parhar struct sge_wrq *wrq = (void *)eq; 62857951040fSNavdeep Parhar 62867951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 62877951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task); 62887951040fSNavdeep Parhar } 62897951040fSNavdeep Parhar 62907951040fSNavdeep Parhar static void 62917951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq) 62927951040fSNavdeep Parhar { 62937951040fSNavdeep Parhar struct sge_txq *txq = (void *)eq; 62947951040fSNavdeep Parhar 629543bbae19SNavdeep Parhar MPASS(eq->type == EQ_ETH); 62967951040fSNavdeep Parhar 62977951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 6298d735920dSNavdeep Parhar if (mp_ring_is_idle(txq->r)) 62997951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task); 6300d735920dSNavdeep Parhar else 6301d735920dSNavdeep Parhar mp_ring_check_drainage(txq->r, 64); 63027951040fSNavdeep Parhar } 63037951040fSNavdeep Parhar 6304733b9277SNavdeep Parhar static int 6305733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss, 6306733b9277SNavdeep Parhar struct mbuf *m) 6307733b9277SNavdeep Parhar { 6308733b9277SNavdeep Parhar const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1); 6309733b9277SNavdeep Parhar unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid)); 6310733b9277SNavdeep Parhar struct adapter *sc = iq->adapter; 6311733b9277SNavdeep Parhar struct sge *s = &sc->sge; 6312733b9277SNavdeep Parhar struct sge_eq *eq; 63137951040fSNavdeep Parhar static void (*h[])(struct adapter *, struct sge_eq *) = {NULL, 63147951040fSNavdeep Parhar &handle_wrq_egr_update, &handle_eth_egr_update, 63157951040fSNavdeep Parhar &handle_wrq_egr_update}; 6316733b9277SNavdeep Parhar 6317733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 6318733b9277SNavdeep Parhar rss->opcode)); 6319733b9277SNavdeep Parhar 6320ec55567cSJohn Baldwin eq = s->eqmap[qid - s->eq_start - s->eq_base]; 632143bbae19SNavdeep Parhar (*h[eq->type])(sc, eq); 6322ecb79ca4SNavdeep Parhar 6323ecb79ca4SNavdeep Parhar return (0); 6324ecb79ca4SNavdeep Parhar } 6325f7dfe243SNavdeep Parhar 63260abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */ 63270abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \ 63280abd31e2SNavdeep Parhar offsetof(struct cpl_fw6_msg, data)); 63290abd31e2SNavdeep Parhar 6330733b9277SNavdeep Parhar static int 63311b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 633256599263SNavdeep Parhar { 63331b4cc91fSNavdeep Parhar struct adapter *sc = iq->adapter; 633456599263SNavdeep Parhar const struct cpl_fw6_msg *cpl = (const void *)(rss + 1); 633556599263SNavdeep Parhar 6336733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 6337733b9277SNavdeep Parhar rss->opcode)); 6338733b9277SNavdeep Parhar 63390abd31e2SNavdeep Parhar if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) { 63400abd31e2SNavdeep Parhar const struct rss_header *rss2; 63410abd31e2SNavdeep Parhar 63420abd31e2SNavdeep Parhar rss2 = (const struct rss_header *)&cpl->data[0]; 6343671bf2b8SNavdeep Parhar return (t4_cpl_handler[rss2->opcode](iq, rss2, m)); 63440abd31e2SNavdeep Parhar } 63450abd31e2SNavdeep Parhar 6346671bf2b8SNavdeep Parhar return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0])); 6347f7dfe243SNavdeep Parhar } 6348af49c942SNavdeep Parhar 6349069af0ebSJohn Baldwin /** 6350069af0ebSJohn Baldwin * t4_handle_wrerr_rpl - process a FW work request error message 6351069af0ebSJohn Baldwin * @adap: the adapter 6352069af0ebSJohn Baldwin * @rpl: start of the FW message 6353069af0ebSJohn Baldwin */ 6354069af0ebSJohn Baldwin static int 6355069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl) 6356069af0ebSJohn Baldwin { 6357069af0ebSJohn Baldwin u8 opcode = *(const u8 *)rpl; 6358069af0ebSJohn Baldwin const struct fw_error_cmd *e = (const void *)rpl; 6359069af0ebSJohn Baldwin unsigned int i; 6360069af0ebSJohn Baldwin 6361069af0ebSJohn Baldwin if (opcode != FW_ERROR_CMD) { 6362069af0ebSJohn Baldwin log(LOG_ERR, 6363069af0ebSJohn Baldwin "%s: Received WRERR_RPL message with opcode %#x\n", 6364069af0ebSJohn Baldwin device_get_nameunit(adap->dev), opcode); 6365069af0ebSJohn Baldwin return (EINVAL); 6366069af0ebSJohn Baldwin } 6367069af0ebSJohn Baldwin log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev), 6368069af0ebSJohn Baldwin G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" : 6369069af0ebSJohn Baldwin "non-fatal"); 6370069af0ebSJohn Baldwin switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) { 6371069af0ebSJohn Baldwin case FW_ERROR_TYPE_EXCEPTION: 6372069af0ebSJohn Baldwin log(LOG_ERR, "exception info:\n"); 6373069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.exception.info); i++) 6374069af0ebSJohn Baldwin log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ", 6375069af0ebSJohn Baldwin be32toh(e->u.exception.info[i])); 6376069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 6377069af0ebSJohn Baldwin break; 6378069af0ebSJohn Baldwin case FW_ERROR_TYPE_HWMODULE: 6379069af0ebSJohn Baldwin log(LOG_ERR, "HW module regaddr %08x regval %08x\n", 6380069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regaddr), 6381069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regval)); 6382069af0ebSJohn Baldwin break; 6383069af0ebSJohn Baldwin case FW_ERROR_TYPE_WR: 6384069af0ebSJohn Baldwin log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n", 6385069af0ebSJohn Baldwin be16toh(e->u.wr.cidx), 6386069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)), 6387069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)), 6388069af0ebSJohn Baldwin be32toh(e->u.wr.eqid)); 6389069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.wr.wrhdr); i++) 6390069af0ebSJohn Baldwin log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ", 6391069af0ebSJohn Baldwin e->u.wr.wrhdr[i]); 6392069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 6393069af0ebSJohn Baldwin break; 6394069af0ebSJohn Baldwin case FW_ERROR_TYPE_ACL: 6395069af0ebSJohn Baldwin log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s", 6396069af0ebSJohn Baldwin be16toh(e->u.acl.cidx), 6397069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)), 6398069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)), 6399069af0ebSJohn Baldwin be32toh(e->u.acl.eqid), 6400069af0ebSJohn Baldwin G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" : 6401069af0ebSJohn Baldwin "MAC"); 6402069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.acl.val); i++) 6403069af0ebSJohn Baldwin log(LOG_ERR, " %02x", e->u.acl.val[i]); 6404069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 6405069af0ebSJohn Baldwin break; 6406069af0ebSJohn Baldwin default: 6407069af0ebSJohn Baldwin log(LOG_ERR, "type %#x\n", 6408069af0ebSJohn Baldwin G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))); 6409069af0ebSJohn Baldwin return (EINVAL); 6410069af0ebSJohn Baldwin } 6411069af0ebSJohn Baldwin return (0); 6412069af0ebSJohn Baldwin } 6413069af0ebSJohn Baldwin 641446e1e307SNavdeep Parhar static inline bool 641546e1e307SNavdeep Parhar bufidx_used(struct adapter *sc, int idx) 641646e1e307SNavdeep Parhar { 641746e1e307SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0]; 641846e1e307SNavdeep Parhar int i; 641946e1e307SNavdeep Parhar 642046e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 642146e1e307SNavdeep Parhar if (rxb->size1 > largest_rx_cluster) 642246e1e307SNavdeep Parhar continue; 642346e1e307SNavdeep Parhar if (rxb->hwidx1 == idx || rxb->hwidx2 == idx) 642446e1e307SNavdeep Parhar return (true); 642546e1e307SNavdeep Parhar } 642646e1e307SNavdeep Parhar 642746e1e307SNavdeep Parhar return (false); 642846e1e307SNavdeep Parhar } 642946e1e307SNavdeep Parhar 643038035ed6SNavdeep Parhar static int 643138035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS) 643238035ed6SNavdeep Parhar { 643346e1e307SNavdeep Parhar struct adapter *sc = arg1; 643446e1e307SNavdeep Parhar struct sge_params *sp = &sc->params.sge; 643538035ed6SNavdeep Parhar int i, rc; 643638035ed6SNavdeep Parhar struct sbuf sb; 643738035ed6SNavdeep Parhar char c; 643838035ed6SNavdeep Parhar 643946e1e307SNavdeep Parhar sbuf_new(&sb, NULL, 128, SBUF_AUTOEXTEND); 644046e1e307SNavdeep Parhar for (i = 0; i < SGE_FLBUF_SIZES; i++) { 644146e1e307SNavdeep Parhar if (bufidx_used(sc, i)) 644238035ed6SNavdeep Parhar c = '*'; 644338035ed6SNavdeep Parhar else 644438035ed6SNavdeep Parhar c = '\0'; 644538035ed6SNavdeep Parhar 644646e1e307SNavdeep Parhar sbuf_printf(&sb, "%u%c ", sp->sge_fl_buffer_size[i], c); 644738035ed6SNavdeep Parhar } 644838035ed6SNavdeep Parhar sbuf_trim(&sb); 644938035ed6SNavdeep Parhar sbuf_finish(&sb); 645038035ed6SNavdeep Parhar rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req); 645138035ed6SNavdeep Parhar sbuf_delete(&sb); 645238035ed6SNavdeep Parhar return (rc); 645338035ed6SNavdeep Parhar } 645402f972e8SNavdeep Parhar 6455786099deSNavdeep Parhar #ifdef RATELIMIT 6456ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 6457786099deSNavdeep Parhar /* 6458786099deSNavdeep Parhar * len16 for a txpkt WR with a GL. Includes the firmware work request header. 6459786099deSNavdeep Parhar */ 6460786099deSNavdeep Parhar static inline u_int 6461786099deSNavdeep Parhar txpkt_eo_len16(u_int nsegs, u_int immhdrs, u_int tso) 6462786099deSNavdeep Parhar { 6463786099deSNavdeep Parhar u_int n; 6464786099deSNavdeep Parhar 6465786099deSNavdeep Parhar MPASS(immhdrs > 0); 6466786099deSNavdeep Parhar 6467786099deSNavdeep Parhar n = roundup2(sizeof(struct fw_eth_tx_eo_wr) + 6468786099deSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + immhdrs, 16); 6469786099deSNavdeep Parhar if (__predict_false(nsegs == 0)) 6470786099deSNavdeep Parhar goto done; 6471786099deSNavdeep Parhar 6472786099deSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 6473786099deSNavdeep Parhar n += sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 6474786099deSNavdeep Parhar if (tso) 6475786099deSNavdeep Parhar n += sizeof(struct cpl_tx_pkt_lso_core); 6476786099deSNavdeep Parhar 6477786099deSNavdeep Parhar done: 6478786099deSNavdeep Parhar return (howmany(n, 16)); 6479786099deSNavdeep Parhar } 6480ffbb373cSNavdeep Parhar #endif 6481786099deSNavdeep Parhar 6482786099deSNavdeep Parhar #define ETID_FLOWC_NPARAMS 6 6483786099deSNavdeep Parhar #define ETID_FLOWC_LEN (roundup2((sizeof(struct fw_flowc_wr) + \ 6484786099deSNavdeep Parhar ETID_FLOWC_NPARAMS * sizeof(struct fw_flowc_mnemval)), 16)) 6485786099deSNavdeep Parhar #define ETID_FLOWC_LEN16 (howmany(ETID_FLOWC_LEN, 16)) 6486786099deSNavdeep Parhar 6487786099deSNavdeep Parhar static int 6488e38a50e8SJohn Baldwin send_etid_flowc_wr(struct cxgbe_rate_tag *cst, struct port_info *pi, 6489786099deSNavdeep Parhar struct vi_info *vi) 6490786099deSNavdeep Parhar { 6491786099deSNavdeep Parhar struct wrq_cookie cookie; 6492edb518f4SNavdeep Parhar u_int pfvf = pi->adapter->pf << S_FW_VIID_PFN; 6493786099deSNavdeep Parhar struct fw_flowc_wr *flowc; 6494786099deSNavdeep Parhar 6495786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6496786099deSNavdeep Parhar MPASS((cst->flags & (EO_FLOWC_PENDING | EO_FLOWC_RPL_PENDING)) == 6497786099deSNavdeep Parhar EO_FLOWC_PENDING); 6498786099deSNavdeep Parhar 6499077ba6a8SJohn Baldwin flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLOWC_LEN16, &cookie); 6500786099deSNavdeep Parhar if (__predict_false(flowc == NULL)) 6501786099deSNavdeep Parhar return (ENOMEM); 6502786099deSNavdeep Parhar 6503786099deSNavdeep Parhar bzero(flowc, ETID_FLOWC_LEN); 6504786099deSNavdeep Parhar flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) | 6505786099deSNavdeep Parhar V_FW_FLOWC_WR_NPARAMS(ETID_FLOWC_NPARAMS) | V_FW_WR_COMPL(0)); 6506786099deSNavdeep Parhar flowc->flowid_len16 = htonl(V_FW_WR_LEN16(ETID_FLOWC_LEN16) | 6507786099deSNavdeep Parhar V_FW_WR_FLOWID(cst->etid)); 6508786099deSNavdeep Parhar flowc->mnemval[0].mnemonic = FW_FLOWC_MNEM_PFNVFN; 6509786099deSNavdeep Parhar flowc->mnemval[0].val = htobe32(pfvf); 6510786099deSNavdeep Parhar flowc->mnemval[1].mnemonic = FW_FLOWC_MNEM_CH; 6511786099deSNavdeep Parhar flowc->mnemval[1].val = htobe32(pi->tx_chan); 6512786099deSNavdeep Parhar flowc->mnemval[2].mnemonic = FW_FLOWC_MNEM_PORT; 6513786099deSNavdeep Parhar flowc->mnemval[2].val = htobe32(pi->tx_chan); 6514786099deSNavdeep Parhar flowc->mnemval[3].mnemonic = FW_FLOWC_MNEM_IQID; 6515786099deSNavdeep Parhar flowc->mnemval[3].val = htobe32(cst->iqid); 6516786099deSNavdeep Parhar flowc->mnemval[4].mnemonic = FW_FLOWC_MNEM_EOSTATE; 6517786099deSNavdeep Parhar flowc->mnemval[4].val = htobe32(FW_FLOWC_MNEM_EOSTATE_ESTABLISHED); 6518786099deSNavdeep Parhar flowc->mnemval[5].mnemonic = FW_FLOWC_MNEM_SCHEDCLASS; 6519786099deSNavdeep Parhar flowc->mnemval[5].val = htobe32(cst->schedcl); 6520786099deSNavdeep Parhar 6521077ba6a8SJohn Baldwin commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie); 6522786099deSNavdeep Parhar 6523786099deSNavdeep Parhar cst->flags &= ~EO_FLOWC_PENDING; 6524786099deSNavdeep Parhar cst->flags |= EO_FLOWC_RPL_PENDING; 6525786099deSNavdeep Parhar MPASS(cst->tx_credits >= ETID_FLOWC_LEN16); /* flowc is first WR. */ 6526786099deSNavdeep Parhar cst->tx_credits -= ETID_FLOWC_LEN16; 6527786099deSNavdeep Parhar 6528786099deSNavdeep Parhar return (0); 6529786099deSNavdeep Parhar } 6530786099deSNavdeep Parhar 6531786099deSNavdeep Parhar #define ETID_FLUSH_LEN16 (howmany(sizeof (struct fw_flowc_wr), 16)) 6532786099deSNavdeep Parhar 6533786099deSNavdeep Parhar void 6534e38a50e8SJohn Baldwin send_etid_flush_wr(struct cxgbe_rate_tag *cst) 6535786099deSNavdeep Parhar { 6536786099deSNavdeep Parhar struct fw_flowc_wr *flowc; 6537786099deSNavdeep Parhar struct wrq_cookie cookie; 6538786099deSNavdeep Parhar 6539786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6540786099deSNavdeep Parhar 6541077ba6a8SJohn Baldwin flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLUSH_LEN16, &cookie); 6542786099deSNavdeep Parhar if (__predict_false(flowc == NULL)) 6543786099deSNavdeep Parhar CXGBE_UNIMPLEMENTED(__func__); 6544786099deSNavdeep Parhar 6545786099deSNavdeep Parhar bzero(flowc, ETID_FLUSH_LEN16 * 16); 6546786099deSNavdeep Parhar flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) | 6547786099deSNavdeep Parhar V_FW_FLOWC_WR_NPARAMS(0) | F_FW_WR_COMPL); 6548786099deSNavdeep Parhar flowc->flowid_len16 = htobe32(V_FW_WR_LEN16(ETID_FLUSH_LEN16) | 6549786099deSNavdeep Parhar V_FW_WR_FLOWID(cst->etid)); 6550786099deSNavdeep Parhar 6551077ba6a8SJohn Baldwin commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie); 6552786099deSNavdeep Parhar 6553786099deSNavdeep Parhar cst->flags |= EO_FLUSH_RPL_PENDING; 6554786099deSNavdeep Parhar MPASS(cst->tx_credits >= ETID_FLUSH_LEN16); 6555786099deSNavdeep Parhar cst->tx_credits -= ETID_FLUSH_LEN16; 6556786099deSNavdeep Parhar cst->ncompl++; 6557786099deSNavdeep Parhar } 6558786099deSNavdeep Parhar 6559786099deSNavdeep Parhar static void 6560e38a50e8SJohn Baldwin write_ethofld_wr(struct cxgbe_rate_tag *cst, struct fw_eth_tx_eo_wr *wr, 6561786099deSNavdeep Parhar struct mbuf *m0, int compl) 6562786099deSNavdeep Parhar { 6563786099deSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 6564786099deSNavdeep Parhar uint64_t ctrl1; 6565786099deSNavdeep Parhar uint32_t ctrl; /* used in many unrelated places */ 6566786099deSNavdeep Parhar int len16, pktlen, nsegs, immhdrs; 6567786099deSNavdeep Parhar caddr_t dst; 6568786099deSNavdeep Parhar uintptr_t p; 6569786099deSNavdeep Parhar struct ulptx_sgl *usgl; 6570786099deSNavdeep Parhar struct sglist sg; 6571786099deSNavdeep Parhar struct sglist_seg segs[38]; /* XXX: find real limit. XXX: get off the stack */ 6572786099deSNavdeep Parhar 6573786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6574786099deSNavdeep Parhar M_ASSERTPKTHDR(m0); 6575786099deSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 6576786099deSNavdeep Parhar m0->m_pkthdr.l4hlen > 0, 6577786099deSNavdeep Parhar ("%s: ethofld mbuf %p is missing header lengths", __func__, m0)); 6578786099deSNavdeep Parhar 6579786099deSNavdeep Parhar len16 = mbuf_eo_len16(m0); 6580786099deSNavdeep Parhar nsegs = mbuf_eo_nsegs(m0); 6581786099deSNavdeep Parhar pktlen = m0->m_pkthdr.len; 6582786099deSNavdeep Parhar ctrl = sizeof(struct cpl_tx_pkt_core); 6583786099deSNavdeep Parhar if (needs_tso(m0)) 6584786099deSNavdeep Parhar ctrl += sizeof(struct cpl_tx_pkt_lso_core); 6585786099deSNavdeep Parhar immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen; 6586786099deSNavdeep Parhar ctrl += immhdrs; 6587786099deSNavdeep Parhar 6588786099deSNavdeep Parhar wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_EO_WR) | 6589786099deSNavdeep Parhar V_FW_ETH_TX_EO_WR_IMMDLEN(ctrl) | V_FW_WR_COMPL(!!compl)); 6590786099deSNavdeep Parhar wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(len16) | 6591786099deSNavdeep Parhar V_FW_WR_FLOWID(cst->etid)); 6592786099deSNavdeep Parhar wr->r3 = 0; 6593a4a4ad2dSNavdeep Parhar if (needs_outer_udp_csum(m0)) { 65946933902dSNavdeep Parhar wr->u.udpseg.type = FW_ETH_TX_EO_TYPE_UDPSEG; 65956933902dSNavdeep Parhar wr->u.udpseg.ethlen = m0->m_pkthdr.l2hlen; 65966933902dSNavdeep Parhar wr->u.udpseg.iplen = htobe16(m0->m_pkthdr.l3hlen); 65976933902dSNavdeep Parhar wr->u.udpseg.udplen = m0->m_pkthdr.l4hlen; 65986933902dSNavdeep Parhar wr->u.udpseg.rtplen = 0; 65996933902dSNavdeep Parhar wr->u.udpseg.r4 = 0; 66006933902dSNavdeep Parhar wr->u.udpseg.mss = htobe16(pktlen - immhdrs); 66016933902dSNavdeep Parhar wr->u.udpseg.schedpktsize = wr->u.udpseg.mss; 66026933902dSNavdeep Parhar wr->u.udpseg.plen = htobe32(pktlen - immhdrs); 66036933902dSNavdeep Parhar cpl = (void *)(wr + 1); 66046933902dSNavdeep Parhar } else { 6605a4a4ad2dSNavdeep Parhar MPASS(needs_outer_tcp_csum(m0)); 6606786099deSNavdeep Parhar wr->u.tcpseg.type = FW_ETH_TX_EO_TYPE_TCPSEG; 6607786099deSNavdeep Parhar wr->u.tcpseg.ethlen = m0->m_pkthdr.l2hlen; 6608786099deSNavdeep Parhar wr->u.tcpseg.iplen = htobe16(m0->m_pkthdr.l3hlen); 6609786099deSNavdeep Parhar wr->u.tcpseg.tcplen = m0->m_pkthdr.l4hlen; 6610786099deSNavdeep Parhar wr->u.tcpseg.tsclk_tsoff = mbuf_eo_tsclk_tsoff(m0); 6611786099deSNavdeep Parhar wr->u.tcpseg.r4 = 0; 6612786099deSNavdeep Parhar wr->u.tcpseg.r5 = 0; 6613786099deSNavdeep Parhar wr->u.tcpseg.plen = htobe32(pktlen - immhdrs); 6614786099deSNavdeep Parhar 6615786099deSNavdeep Parhar if (needs_tso(m0)) { 6616786099deSNavdeep Parhar struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1); 6617786099deSNavdeep Parhar 6618786099deSNavdeep Parhar wr->u.tcpseg.mss = htobe16(m0->m_pkthdr.tso_segsz); 6619786099deSNavdeep Parhar 66206933902dSNavdeep Parhar ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | 66216933902dSNavdeep Parhar F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE | 6622c0236bd9SNavdeep Parhar V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen - 6623c0236bd9SNavdeep Parhar ETHER_HDR_LEN) >> 2) | 66246933902dSNavdeep Parhar V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) | 66256933902dSNavdeep Parhar V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 6626786099deSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 6627786099deSNavdeep Parhar ctrl |= F_LSO_IPV6; 6628786099deSNavdeep Parhar lso->lso_ctrl = htobe32(ctrl); 6629786099deSNavdeep Parhar lso->ipid_ofst = htobe16(0); 6630786099deSNavdeep Parhar lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 6631786099deSNavdeep Parhar lso->seqno_offset = htobe32(0); 6632786099deSNavdeep Parhar lso->len = htobe32(pktlen); 6633786099deSNavdeep Parhar 6634786099deSNavdeep Parhar cpl = (void *)(lso + 1); 6635786099deSNavdeep Parhar } else { 6636786099deSNavdeep Parhar wr->u.tcpseg.mss = htobe16(0xffff); 6637786099deSNavdeep Parhar cpl = (void *)(wr + 1); 6638786099deSNavdeep Parhar } 66396933902dSNavdeep Parhar } 6640786099deSNavdeep Parhar 6641786099deSNavdeep Parhar /* Checksum offload must be requested for ethofld. */ 6642a4a4ad2dSNavdeep Parhar MPASS(needs_outer_l4_csum(m0)); 6643c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(cst->adapter, m0); 6644786099deSNavdeep Parhar 6645786099deSNavdeep Parhar /* VLAN tag insertion */ 6646786099deSNavdeep Parhar if (needs_vlan_insertion(m0)) { 6647786099deSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 6648786099deSNavdeep Parhar V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 6649786099deSNavdeep Parhar } 6650786099deSNavdeep Parhar 6651786099deSNavdeep Parhar /* CPL header */ 6652786099deSNavdeep Parhar cpl->ctrl0 = cst->ctrl0; 6653786099deSNavdeep Parhar cpl->pack = 0; 6654786099deSNavdeep Parhar cpl->len = htobe16(pktlen); 6655786099deSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 6656786099deSNavdeep Parhar 66576933902dSNavdeep Parhar /* Copy Ethernet, IP & TCP/UDP hdrs as immediate data */ 6658786099deSNavdeep Parhar p = (uintptr_t)(cpl + 1); 6659786099deSNavdeep Parhar m_copydata(m0, 0, immhdrs, (void *)p); 6660786099deSNavdeep Parhar 6661786099deSNavdeep Parhar /* SGL */ 6662786099deSNavdeep Parhar dst = (void *)(cpl + 1); 6663786099deSNavdeep Parhar if (nsegs > 0) { 6664786099deSNavdeep Parhar int i, pad; 6665786099deSNavdeep Parhar 6666786099deSNavdeep Parhar /* zero-pad upto next 16Byte boundary, if not 16Byte aligned */ 6667786099deSNavdeep Parhar p += immhdrs; 6668786099deSNavdeep Parhar pad = 16 - (immhdrs & 0xf); 6669786099deSNavdeep Parhar bzero((void *)p, pad); 6670786099deSNavdeep Parhar 6671786099deSNavdeep Parhar usgl = (void *)(p + pad); 6672786099deSNavdeep Parhar usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) | 6673786099deSNavdeep Parhar V_ULPTX_NSGE(nsegs)); 6674786099deSNavdeep Parhar 6675786099deSNavdeep Parhar sglist_init(&sg, nitems(segs), segs); 6676786099deSNavdeep Parhar for (; m0 != NULL; m0 = m0->m_next) { 6677786099deSNavdeep Parhar if (__predict_false(m0->m_len == 0)) 6678786099deSNavdeep Parhar continue; 6679786099deSNavdeep Parhar if (immhdrs >= m0->m_len) { 6680786099deSNavdeep Parhar immhdrs -= m0->m_len; 6681786099deSNavdeep Parhar continue; 6682786099deSNavdeep Parhar } 66836edfd179SGleb Smirnoff if (m0->m_flags & M_EXTPG) 668449b6b60eSGleb Smirnoff sglist_append_mbuf_epg(&sg, m0, 668549b6b60eSGleb Smirnoff mtod(m0, vm_offset_t), m0->m_len); 668649b6b60eSGleb Smirnoff else 6687786099deSNavdeep Parhar sglist_append(&sg, mtod(m0, char *) + immhdrs, 6688786099deSNavdeep Parhar m0->m_len - immhdrs); 6689786099deSNavdeep Parhar immhdrs = 0; 6690786099deSNavdeep Parhar } 6691786099deSNavdeep Parhar MPASS(sg.sg_nseg == nsegs); 6692786099deSNavdeep Parhar 6693786099deSNavdeep Parhar /* 6694786099deSNavdeep Parhar * Zero pad last 8B in case the WR doesn't end on a 16B 6695786099deSNavdeep Parhar * boundary. 6696786099deSNavdeep Parhar */ 6697786099deSNavdeep Parhar *(uint64_t *)((char *)wr + len16 * 16 - 8) = 0; 6698786099deSNavdeep Parhar 6699786099deSNavdeep Parhar usgl->len0 = htobe32(segs[0].ss_len); 6700786099deSNavdeep Parhar usgl->addr0 = htobe64(segs[0].ss_paddr); 6701786099deSNavdeep Parhar for (i = 0; i < nsegs - 1; i++) { 6702786099deSNavdeep Parhar usgl->sge[i / 2].len[i & 1] = htobe32(segs[i + 1].ss_len); 6703786099deSNavdeep Parhar usgl->sge[i / 2].addr[i & 1] = htobe64(segs[i + 1].ss_paddr); 6704786099deSNavdeep Parhar } 6705786099deSNavdeep Parhar if (i & 1) 6706786099deSNavdeep Parhar usgl->sge[i / 2].len[1] = htobe32(0); 6707786099deSNavdeep Parhar } 6708786099deSNavdeep Parhar 6709786099deSNavdeep Parhar } 6710786099deSNavdeep Parhar 6711786099deSNavdeep Parhar static void 6712e38a50e8SJohn Baldwin ethofld_tx(struct cxgbe_rate_tag *cst) 6713786099deSNavdeep Parhar { 6714786099deSNavdeep Parhar struct mbuf *m; 6715786099deSNavdeep Parhar struct wrq_cookie cookie; 6716786099deSNavdeep Parhar int next_credits, compl; 6717786099deSNavdeep Parhar struct fw_eth_tx_eo_wr *wr; 6718786099deSNavdeep Parhar 6719786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6720786099deSNavdeep Parhar 6721786099deSNavdeep Parhar while ((m = mbufq_first(&cst->pending_tx)) != NULL) { 6722786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 6723786099deSNavdeep Parhar 6724786099deSNavdeep Parhar /* How many len16 credits do we need to send this mbuf. */ 6725786099deSNavdeep Parhar next_credits = mbuf_eo_len16(m); 6726786099deSNavdeep Parhar MPASS(next_credits > 0); 6727786099deSNavdeep Parhar if (next_credits > cst->tx_credits) { 6728786099deSNavdeep Parhar /* 6729786099deSNavdeep Parhar * Tx will make progress eventually because there is at 6730786099deSNavdeep Parhar * least one outstanding fw4_ack that will return 6731786099deSNavdeep Parhar * credits and kick the tx. 6732786099deSNavdeep Parhar */ 6733786099deSNavdeep Parhar MPASS(cst->ncompl > 0); 6734786099deSNavdeep Parhar return; 6735786099deSNavdeep Parhar } 6736077ba6a8SJohn Baldwin wr = start_wrq_wr(&cst->eo_txq->wrq, next_credits, &cookie); 6737786099deSNavdeep Parhar if (__predict_false(wr == NULL)) { 6738786099deSNavdeep Parhar /* XXX: wishful thinking, not a real assertion. */ 6739786099deSNavdeep Parhar MPASS(cst->ncompl > 0); 6740786099deSNavdeep Parhar return; 6741786099deSNavdeep Parhar } 6742786099deSNavdeep Parhar cst->tx_credits -= next_credits; 6743786099deSNavdeep Parhar cst->tx_nocompl += next_credits; 6744786099deSNavdeep Parhar compl = cst->ncompl == 0 || cst->tx_nocompl >= cst->tx_total / 2; 674556fb710fSJohn Baldwin ETHER_BPF_MTAP(cst->com.ifp, m); 6746786099deSNavdeep Parhar write_ethofld_wr(cst, wr, m, compl); 6747077ba6a8SJohn Baldwin commit_wrq_wr(&cst->eo_txq->wrq, wr, &cookie); 6748786099deSNavdeep Parhar if (compl) { 6749786099deSNavdeep Parhar cst->ncompl++; 6750786099deSNavdeep Parhar cst->tx_nocompl = 0; 6751786099deSNavdeep Parhar } 6752786099deSNavdeep Parhar (void) mbufq_dequeue(&cst->pending_tx); 6753fb3bc596SJohn Baldwin 6754fb3bc596SJohn Baldwin /* 6755fb3bc596SJohn Baldwin * Drop the mbuf's reference on the tag now rather 6756fb3bc596SJohn Baldwin * than waiting until m_freem(). This ensures that 6757e38a50e8SJohn Baldwin * cxgbe_rate_tag_free gets called when the inp drops 6758fb3bc596SJohn Baldwin * its reference on the tag and there are no more 6759fb3bc596SJohn Baldwin * mbufs in the pending_tx queue and can flush any 6760fb3bc596SJohn Baldwin * pending requests. Otherwise if the last mbuf 6761fb3bc596SJohn Baldwin * doesn't request a completion the etid will never be 6762fb3bc596SJohn Baldwin * released. 6763fb3bc596SJohn Baldwin */ 6764fb3bc596SJohn Baldwin m->m_pkthdr.snd_tag = NULL; 6765fb3bc596SJohn Baldwin m->m_pkthdr.csum_flags &= ~CSUM_SND_TAG; 676656fb710fSJohn Baldwin m_snd_tag_rele(&cst->com); 6767fb3bc596SJohn Baldwin 6768786099deSNavdeep Parhar mbufq_enqueue(&cst->pending_fwack, m); 6769786099deSNavdeep Parhar } 6770786099deSNavdeep Parhar } 6771786099deSNavdeep Parhar 6772786099deSNavdeep Parhar int 6773786099deSNavdeep Parhar ethofld_transmit(struct ifnet *ifp, struct mbuf *m0) 6774786099deSNavdeep Parhar { 6775e38a50e8SJohn Baldwin struct cxgbe_rate_tag *cst; 6776786099deSNavdeep Parhar int rc; 6777786099deSNavdeep Parhar 6778786099deSNavdeep Parhar MPASS(m0->m_nextpkt == NULL); 6779fb3bc596SJohn Baldwin MPASS(m0->m_pkthdr.csum_flags & CSUM_SND_TAG); 6780786099deSNavdeep Parhar MPASS(m0->m_pkthdr.snd_tag != NULL); 6781e38a50e8SJohn Baldwin cst = mst_to_crt(m0->m_pkthdr.snd_tag); 6782786099deSNavdeep Parhar 6783786099deSNavdeep Parhar mtx_lock(&cst->lock); 6784786099deSNavdeep Parhar MPASS(cst->flags & EO_SND_TAG_REF); 6785786099deSNavdeep Parhar 6786786099deSNavdeep Parhar if (__predict_false(cst->flags & EO_FLOWC_PENDING)) { 6787786099deSNavdeep Parhar struct vi_info *vi = ifp->if_softc; 6788786099deSNavdeep Parhar struct port_info *pi = vi->pi; 6789786099deSNavdeep Parhar struct adapter *sc = pi->adapter; 6790786099deSNavdeep Parhar const uint32_t rss_mask = vi->rss_size - 1; 6791786099deSNavdeep Parhar uint32_t rss_hash; 6792786099deSNavdeep Parhar 6793786099deSNavdeep Parhar cst->eo_txq = &sc->sge.ofld_txq[vi->first_ofld_txq]; 6794786099deSNavdeep Parhar if (M_HASHTYPE_ISHASH(m0)) 6795786099deSNavdeep Parhar rss_hash = m0->m_pkthdr.flowid; 6796786099deSNavdeep Parhar else 6797786099deSNavdeep Parhar rss_hash = arc4random(); 6798786099deSNavdeep Parhar /* We assume RSS hashing */ 6799786099deSNavdeep Parhar cst->iqid = vi->rss[rss_hash & rss_mask]; 6800786099deSNavdeep Parhar cst->eo_txq += rss_hash % vi->nofldtxq; 6801786099deSNavdeep Parhar rc = send_etid_flowc_wr(cst, pi, vi); 6802786099deSNavdeep Parhar if (rc != 0) 6803786099deSNavdeep Parhar goto done; 6804786099deSNavdeep Parhar } 6805786099deSNavdeep Parhar 6806786099deSNavdeep Parhar if (__predict_false(cst->plen + m0->m_pkthdr.len > eo_max_backlog)) { 6807786099deSNavdeep Parhar rc = ENOBUFS; 6808786099deSNavdeep Parhar goto done; 6809786099deSNavdeep Parhar } 6810786099deSNavdeep Parhar 6811786099deSNavdeep Parhar mbufq_enqueue(&cst->pending_tx, m0); 6812786099deSNavdeep Parhar cst->plen += m0->m_pkthdr.len; 6813786099deSNavdeep Parhar 6814fb3bc596SJohn Baldwin /* 6815fb3bc596SJohn Baldwin * Hold an extra reference on the tag while generating work 6816fb3bc596SJohn Baldwin * requests to ensure that we don't try to free the tag during 6817fb3bc596SJohn Baldwin * ethofld_tx() in case we are sending the final mbuf after 6818fb3bc596SJohn Baldwin * the inp was freed. 6819fb3bc596SJohn Baldwin */ 682056fb710fSJohn Baldwin m_snd_tag_ref(&cst->com); 6821786099deSNavdeep Parhar ethofld_tx(cst); 6822fb3bc596SJohn Baldwin mtx_unlock(&cst->lock); 682356fb710fSJohn Baldwin m_snd_tag_rele(&cst->com); 6824fb3bc596SJohn Baldwin return (0); 6825fb3bc596SJohn Baldwin 6826786099deSNavdeep Parhar done: 6827786099deSNavdeep Parhar mtx_unlock(&cst->lock); 6828786099deSNavdeep Parhar if (__predict_false(rc != 0)) 6829786099deSNavdeep Parhar m_freem(m0); 6830786099deSNavdeep Parhar return (rc); 6831786099deSNavdeep Parhar } 6832786099deSNavdeep Parhar 6833786099deSNavdeep Parhar static int 6834786099deSNavdeep Parhar ethofld_fw4_ack(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0) 6835786099deSNavdeep Parhar { 6836786099deSNavdeep Parhar struct adapter *sc = iq->adapter; 6837786099deSNavdeep Parhar const struct cpl_fw4_ack *cpl = (const void *)(rss + 1); 6838786099deSNavdeep Parhar struct mbuf *m; 6839786099deSNavdeep Parhar u_int etid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl))); 6840e38a50e8SJohn Baldwin struct cxgbe_rate_tag *cst; 6841786099deSNavdeep Parhar uint8_t credits = cpl->credits; 6842786099deSNavdeep Parhar 6843786099deSNavdeep Parhar cst = lookup_etid(sc, etid); 6844786099deSNavdeep Parhar mtx_lock(&cst->lock); 6845786099deSNavdeep Parhar if (__predict_false(cst->flags & EO_FLOWC_RPL_PENDING)) { 6846786099deSNavdeep Parhar MPASS(credits >= ETID_FLOWC_LEN16); 6847786099deSNavdeep Parhar credits -= ETID_FLOWC_LEN16; 6848786099deSNavdeep Parhar cst->flags &= ~EO_FLOWC_RPL_PENDING; 6849786099deSNavdeep Parhar } 6850786099deSNavdeep Parhar 6851786099deSNavdeep Parhar KASSERT(cst->ncompl > 0, 6852786099deSNavdeep Parhar ("%s: etid %u (%p) wasn't expecting completion.", 6853786099deSNavdeep Parhar __func__, etid, cst)); 6854786099deSNavdeep Parhar cst->ncompl--; 6855786099deSNavdeep Parhar 6856786099deSNavdeep Parhar while (credits > 0) { 6857786099deSNavdeep Parhar m = mbufq_dequeue(&cst->pending_fwack); 6858786099deSNavdeep Parhar if (__predict_false(m == NULL)) { 6859786099deSNavdeep Parhar /* 6860786099deSNavdeep Parhar * The remaining credits are for the final flush that 6861786099deSNavdeep Parhar * was issued when the tag was freed by the kernel. 6862786099deSNavdeep Parhar */ 6863786099deSNavdeep Parhar MPASS((cst->flags & 6864786099deSNavdeep Parhar (EO_FLUSH_RPL_PENDING | EO_SND_TAG_REF)) == 6865786099deSNavdeep Parhar EO_FLUSH_RPL_PENDING); 6866786099deSNavdeep Parhar MPASS(credits == ETID_FLUSH_LEN16); 6867786099deSNavdeep Parhar MPASS(cst->tx_credits + cpl->credits == cst->tx_total); 6868786099deSNavdeep Parhar MPASS(cst->ncompl == 0); 6869786099deSNavdeep Parhar 6870786099deSNavdeep Parhar cst->flags &= ~EO_FLUSH_RPL_PENDING; 6871786099deSNavdeep Parhar cst->tx_credits += cpl->credits; 6872e38a50e8SJohn Baldwin cxgbe_rate_tag_free_locked(cst); 6873786099deSNavdeep Parhar return (0); /* cst is gone. */ 6874786099deSNavdeep Parhar } 6875786099deSNavdeep Parhar KASSERT(m != NULL, 6876786099deSNavdeep Parhar ("%s: too many credits (%u, %u)", __func__, cpl->credits, 6877786099deSNavdeep Parhar credits)); 6878786099deSNavdeep Parhar KASSERT(credits >= mbuf_eo_len16(m), 6879786099deSNavdeep Parhar ("%s: too few credits (%u, %u, %u)", __func__, 6880786099deSNavdeep Parhar cpl->credits, credits, mbuf_eo_len16(m))); 6881786099deSNavdeep Parhar credits -= mbuf_eo_len16(m); 6882786099deSNavdeep Parhar cst->plen -= m->m_pkthdr.len; 6883786099deSNavdeep Parhar m_freem(m); 6884786099deSNavdeep Parhar } 6885786099deSNavdeep Parhar 6886786099deSNavdeep Parhar cst->tx_credits += cpl->credits; 6887786099deSNavdeep Parhar MPASS(cst->tx_credits <= cst->tx_total); 6888786099deSNavdeep Parhar 6889fb3bc596SJohn Baldwin if (cst->flags & EO_SND_TAG_REF) { 6890fb3bc596SJohn Baldwin /* 6891fb3bc596SJohn Baldwin * As with ethofld_transmit(), hold an extra reference 6892fb3bc596SJohn Baldwin * so that the tag is stable across ethold_tx(). 6893fb3bc596SJohn Baldwin */ 689456fb710fSJohn Baldwin m_snd_tag_ref(&cst->com); 6895786099deSNavdeep Parhar m = mbufq_first(&cst->pending_tx); 6896786099deSNavdeep Parhar if (m != NULL && cst->tx_credits >= mbuf_eo_len16(m)) 6897786099deSNavdeep Parhar ethofld_tx(cst); 6898786099deSNavdeep Parhar mtx_unlock(&cst->lock); 689956fb710fSJohn Baldwin m_snd_tag_rele(&cst->com); 6900fb3bc596SJohn Baldwin } else { 6901fb3bc596SJohn Baldwin /* 6902fb3bc596SJohn Baldwin * There shouldn't be any pending packets if the tag 6903fb3bc596SJohn Baldwin * was freed by the kernel since any pending packet 6904fb3bc596SJohn Baldwin * should hold a reference to the tag. 6905fb3bc596SJohn Baldwin */ 6906fb3bc596SJohn Baldwin MPASS(mbufq_first(&cst->pending_tx) == NULL); 6907fb3bc596SJohn Baldwin mtx_unlock(&cst->lock); 6908fb3bc596SJohn Baldwin } 6909786099deSNavdeep Parhar 6910786099deSNavdeep Parhar return (0); 6911786099deSNavdeep Parhar } 6912786099deSNavdeep Parhar #endif 6913