154e4ee71SNavdeep Parhar /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 454e4ee71SNavdeep Parhar * Copyright (c) 2011 Chelsio Communications, Inc. 554e4ee71SNavdeep Parhar * All rights reserved. 654e4ee71SNavdeep Parhar * Written by: Navdeep Parhar <np@FreeBSD.org> 754e4ee71SNavdeep Parhar * 854e4ee71SNavdeep Parhar * Redistribution and use in source and binary forms, with or without 954e4ee71SNavdeep Parhar * modification, are permitted provided that the following conditions 1054e4ee71SNavdeep Parhar * are met: 1154e4ee71SNavdeep Parhar * 1. Redistributions of source code must retain the above copyright 1254e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer. 1354e4ee71SNavdeep Parhar * 2. Redistributions in binary form must reproduce the above copyright 1454e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer in the 1554e4ee71SNavdeep Parhar * documentation and/or other materials provided with the distribution. 1654e4ee71SNavdeep Parhar * 1754e4ee71SNavdeep Parhar * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1854e4ee71SNavdeep Parhar * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1954e4ee71SNavdeep Parhar * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2054e4ee71SNavdeep Parhar * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2154e4ee71SNavdeep Parhar * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2254e4ee71SNavdeep Parhar * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2354e4ee71SNavdeep Parhar * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2454e4ee71SNavdeep Parhar * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2554e4ee71SNavdeep Parhar * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2654e4ee71SNavdeep Parhar * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2754e4ee71SNavdeep Parhar * SUCH DAMAGE. 2854e4ee71SNavdeep Parhar */ 2954e4ee71SNavdeep Parhar 3054e4ee71SNavdeep Parhar #include <sys/cdefs.h> 3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$"); 3254e4ee71SNavdeep Parhar 3354e4ee71SNavdeep Parhar #include "opt_inet.h" 34a1ea9a82SNavdeep Parhar #include "opt_inet6.h" 35bddf7343SJohn Baldwin #include "opt_kern_tls.h" 36eff62dbaSNavdeep Parhar #include "opt_ratelimit.h" 3754e4ee71SNavdeep Parhar 3854e4ee71SNavdeep Parhar #include <sys/types.h> 39c3322cb9SGleb Smirnoff #include <sys/eventhandler.h> 4054e4ee71SNavdeep Parhar #include <sys/mbuf.h> 4154e4ee71SNavdeep Parhar #include <sys/socket.h> 4254e4ee71SNavdeep Parhar #include <sys/kernel.h> 43bddf7343SJohn Baldwin #include <sys/ktls.h> 44ecb79ca4SNavdeep Parhar #include <sys/malloc.h> 4514a634dfSMark Johnston #include <sys/msan.h> 46ecb79ca4SNavdeep Parhar #include <sys/queue.h> 4738035ed6SNavdeep Parhar #include <sys/sbuf.h> 48ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h> 49480e603cSNavdeep Parhar #include <sys/time.h> 507951040fSNavdeep Parhar #include <sys/sglist.h> 5154e4ee71SNavdeep Parhar #include <sys/sysctl.h> 52733b9277SNavdeep Parhar #include <sys/smp.h> 53bddf7343SJohn Baldwin #include <sys/socketvar.h> 5482eff304SNavdeep Parhar #include <sys/counter.h> 5554e4ee71SNavdeep Parhar #include <net/bpf.h> 5654e4ee71SNavdeep Parhar #include <net/ethernet.h> 5754e4ee71SNavdeep Parhar #include <net/if.h> 5854e4ee71SNavdeep Parhar #include <net/if_vlan_var.h> 59a4a4ad2dSNavdeep Parhar #include <net/if_vxlan.h> 6054e4ee71SNavdeep Parhar #include <netinet/in.h> 6154e4ee71SNavdeep Parhar #include <netinet/ip.h> 62a1ea9a82SNavdeep Parhar #include <netinet/ip6.h> 6354e4ee71SNavdeep Parhar #include <netinet/tcp.h> 64786099deSNavdeep Parhar #include <netinet/udp.h> 656af45170SJohn Baldwin #include <machine/in_cksum.h> 6664db8966SDimitry Andric #include <machine/md_var.h> 6738035ed6SNavdeep Parhar #include <vm/vm.h> 6838035ed6SNavdeep Parhar #include <vm/pmap.h> 69298d969cSNavdeep Parhar #ifdef DEV_NETMAP 70298d969cSNavdeep Parhar #include <machine/bus.h> 71298d969cSNavdeep Parhar #include <sys/selinfo.h> 72298d969cSNavdeep Parhar #include <net/if_var.h> 73298d969cSNavdeep Parhar #include <net/netmap.h> 74298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h> 75298d969cSNavdeep Parhar #endif 7654e4ee71SNavdeep Parhar 7754e4ee71SNavdeep Parhar #include "common/common.h" 7854e4ee71SNavdeep Parhar #include "common/t4_regs.h" 7954e4ee71SNavdeep Parhar #include "common/t4_regs_values.h" 8054e4ee71SNavdeep Parhar #include "common/t4_msg.h" 81671bf2b8SNavdeep Parhar #include "t4_l2t.h" 827951040fSNavdeep Parhar #include "t4_mp_ring.h" 8354e4ee71SNavdeep Parhar 84d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 85d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8) 86d14b0ac1SNavdeep Parhar #else 87d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE 88d14b0ac1SNavdeep Parhar #endif 89d14b0ac1SNavdeep Parhar 905cdaef71SJohn Baldwin /* Internal mbuf flags stored in PH_loc.eight[1]. */ 91d76bbe17SJohn Baldwin #define MC_NOMAP 0x01 925cdaef71SJohn Baldwin #define MC_RAW_WR 0x02 93bddf7343SJohn Baldwin #define MC_TLS 0x04 945cdaef71SJohn Baldwin 959fb8886bSNavdeep Parhar /* 969fb8886bSNavdeep Parhar * Ethernet frames are DMA'd at this byte offset into the freelist buffer. 979fb8886bSNavdeep Parhar * 0-7 are valid values. 989fb8886bSNavdeep Parhar */ 99518bca2cSNavdeep Parhar static int fl_pktshift = 0; 1002d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pktshift, CTLFLAG_RDTUN, &fl_pktshift, 0, 1012d714dbcSJohn Baldwin "payload DMA offset in rx buffer (bytes)"); 10254e4ee71SNavdeep Parhar 1039fb8886bSNavdeep Parhar /* 1049fb8886bSNavdeep Parhar * Pad ethernet payload up to this boundary. 1059fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 1061458bff9SNavdeep Parhar * 0: disable padding. 1071458bff9SNavdeep Parhar * Any power of 2 from 32 to 4096 (both inclusive) is also a valid value. 1089fb8886bSNavdeep Parhar */ 109298d969cSNavdeep Parhar int fl_pad = -1; 1102d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pad, CTLFLAG_RDTUN, &fl_pad, 0, 1112d714dbcSJohn Baldwin "payload pad boundary (bytes)"); 1129fb8886bSNavdeep Parhar 1139fb8886bSNavdeep Parhar /* 1149fb8886bSNavdeep Parhar * Status page length. 1159fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 1169fb8886bSNavdeep Parhar * 64 or 128 are the only other valid values. 1179fb8886bSNavdeep Parhar */ 11829c229e9SJohn Baldwin static int spg_len = -1; 1192d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, spg_len, CTLFLAG_RDTUN, &spg_len, 0, 1202d714dbcSJohn Baldwin "status page size (bytes)"); 1219fb8886bSNavdeep Parhar 1229fb8886bSNavdeep Parhar /* 1239fb8886bSNavdeep Parhar * Congestion drops. 1249fb8886bSNavdeep Parhar * -1: no congestion feedback (not recommended). 1259fb8886bSNavdeep Parhar * 0: backpressure the channel instead of dropping packets right away. 1269fb8886bSNavdeep Parhar * 1: no backpressure, drop packets for the congested queue immediately. 1279fb8886bSNavdeep Parhar */ 1289fb8886bSNavdeep Parhar static int cong_drop = 0; 1292d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, cong_drop, CTLFLAG_RDTUN, &cong_drop, 0, 1302d714dbcSJohn Baldwin "Congestion control for RX queues (0 = backpressure, 1 = drop"); 13154e4ee71SNavdeep Parhar 1321458bff9SNavdeep Parhar /* 1331458bff9SNavdeep Parhar * Deliver multiple frames in the same free list buffer if they fit. 1341458bff9SNavdeep Parhar * -1: let the driver decide whether to enable buffer packing or not. 1351458bff9SNavdeep Parhar * 0: disable buffer packing. 1361458bff9SNavdeep Parhar * 1: enable buffer packing. 1371458bff9SNavdeep Parhar */ 1381458bff9SNavdeep Parhar static int buffer_packing = -1; 1392d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, buffer_packing, CTLFLAG_RDTUN, &buffer_packing, 1402d714dbcSJohn Baldwin 0, "Enable buffer packing"); 1411458bff9SNavdeep Parhar 1421458bff9SNavdeep Parhar /* 1431458bff9SNavdeep Parhar * Start next frame in a packed buffer at this boundary. 1441458bff9SNavdeep Parhar * -1: driver should figure out a good value. 145e3207e19SNavdeep Parhar * T4: driver will ignore this and use the same value as fl_pad above. 146e3207e19SNavdeep Parhar * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value. 1471458bff9SNavdeep Parhar */ 1481458bff9SNavdeep Parhar static int fl_pack = -1; 1492d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pack, CTLFLAG_RDTUN, &fl_pack, 0, 1502d714dbcSJohn Baldwin "payload pack boundary (bytes)"); 1511458bff9SNavdeep Parhar 15238035ed6SNavdeep Parhar /* 15338035ed6SNavdeep Parhar * Largest rx cluster size that the driver is allowed to allocate. 15438035ed6SNavdeep Parhar */ 15538035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES; 1562d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, largest_rx_cluster, CTLFLAG_RDTUN, 1572d714dbcSJohn Baldwin &largest_rx_cluster, 0, "Largest rx cluster (bytes)"); 15838035ed6SNavdeep Parhar 15938035ed6SNavdeep Parhar /* 16038035ed6SNavdeep Parhar * Size of cluster allocation that's most likely to succeed. The driver will 16138035ed6SNavdeep Parhar * fall back to this size if it fails to allocate clusters larger than this. 16238035ed6SNavdeep Parhar */ 16338035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE; 1642d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, safest_rx_cluster, CTLFLAG_RDTUN, 1652d714dbcSJohn Baldwin &safest_rx_cluster, 0, "Safe rx cluster (bytes)"); 16638035ed6SNavdeep Parhar 167786099deSNavdeep Parhar #ifdef RATELIMIT 168786099deSNavdeep Parhar /* 169786099deSNavdeep Parhar * Knob to control TCP timestamp rewriting, and the granularity of the tick used 170786099deSNavdeep Parhar * for rewriting. -1 and 0-3 are all valid values. 171786099deSNavdeep Parhar * -1: hardware should leave the TCP timestamps alone. 172786099deSNavdeep Parhar * 0: 1ms 173786099deSNavdeep Parhar * 1: 100us 174786099deSNavdeep Parhar * 2: 10us 175786099deSNavdeep Parhar * 3: 1us 176786099deSNavdeep Parhar */ 177786099deSNavdeep Parhar static int tsclk = -1; 1782d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tsclk, CTLFLAG_RDTUN, &tsclk, 0, 1792d714dbcSJohn Baldwin "Control TCP timestamp rewriting when using pacing"); 180786099deSNavdeep Parhar 181786099deSNavdeep Parhar static int eo_max_backlog = 1024 * 1024; 1822d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, eo_max_backlog, CTLFLAG_RDTUN, &eo_max_backlog, 1832d714dbcSJohn Baldwin 0, "Maximum backlog of ratelimited data per flow"); 184786099deSNavdeep Parhar #endif 185786099deSNavdeep Parhar 186d491f8caSNavdeep Parhar /* 187d491f8caSNavdeep Parhar * The interrupt holdoff timers are multiplied by this value on T6+. 188d491f8caSNavdeep Parhar * 1 and 3-17 (both inclusive) are legal values. 189d491f8caSNavdeep Parhar */ 190d491f8caSNavdeep Parhar static int tscale = 1; 1912d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tscale, CTLFLAG_RDTUN, &tscale, 0, 1922d714dbcSJohn Baldwin "Interrupt holdoff timer scale on T6+"); 193d491f8caSNavdeep Parhar 19446f48ee5SNavdeep Parhar /* 19546f48ee5SNavdeep Parhar * Number of LRO entries in the lro_ctrl structure per rx queue. 19646f48ee5SNavdeep Parhar */ 19746f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES; 1982d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_entries, CTLFLAG_RDTUN, &lro_entries, 0, 1992d714dbcSJohn Baldwin "Number of LRO entries per RX queue"); 20046f48ee5SNavdeep Parhar 20146f48ee5SNavdeep Parhar /* 20246f48ee5SNavdeep Parhar * This enables presorting of frames before they're fed into tcp_lro_rx. 20346f48ee5SNavdeep Parhar */ 20446f48ee5SNavdeep Parhar static int lro_mbufs = 0; 2052d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_mbufs, CTLFLAG_RDTUN, &lro_mbufs, 0, 2062d714dbcSJohn Baldwin "Enable presorting of LRO frames"); 20746f48ee5SNavdeep Parhar 2087054f6ecSNavdeep Parhar static counter_u64_t pullups; 2097054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, pullups, CTLFLAG_RD, &pullups, 2107054f6ecSNavdeep Parhar "Number of mbuf pullups performed"); 2117054f6ecSNavdeep Parhar 2127054f6ecSNavdeep Parhar static counter_u64_t defrags; 2137054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, defrags, CTLFLAG_RD, &defrags, 2147054f6ecSNavdeep Parhar "Number of mbuf defrags performed"); 2157054f6ecSNavdeep Parhar 2163447df8bSNavdeep Parhar static int t4_tx_coalesce = 1; 2173447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce, CTLFLAG_RWTUN, &t4_tx_coalesce, 0, 2183447df8bSNavdeep Parhar "tx coalescing allowed"); 2193447df8bSNavdeep Parhar 2203447df8bSNavdeep Parhar /* 2213447df8bSNavdeep Parhar * The driver will make aggressive attempts at tx coalescing if it sees these 2223447df8bSNavdeep Parhar * many packets eligible for coalescing in quick succession, with no more than 2233447df8bSNavdeep Parhar * the specified gap in between the eth_tx calls that delivered the packets. 2243447df8bSNavdeep Parhar */ 2253447df8bSNavdeep Parhar static int t4_tx_coalesce_pkts = 32; 2263447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_pkts, CTLFLAG_RWTUN, 2273447df8bSNavdeep Parhar &t4_tx_coalesce_pkts, 0, 2283447df8bSNavdeep Parhar "# of consecutive packets (1 - 255) that will trigger tx coalescing"); 2293447df8bSNavdeep Parhar static int t4_tx_coalesce_gap = 5; 2303447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_gap, CTLFLAG_RWTUN, 2313447df8bSNavdeep Parhar &t4_tx_coalesce_gap, 0, "tx gap (in microseconds)"); 2327054f6ecSNavdeep Parhar 233733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int); 2343098bcfcSNavdeep Parhar static int service_iq_fl(struct sge_iq *, int); 2354d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t); 2361486d2deSNavdeep Parhar static int eth_rx(struct adapter *, struct sge_rxq *, const struct iq_desc *, 2371486d2deSNavdeep Parhar u_int); 23843bbae19SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int, 239*c387ff00SNavdeep Parhar int, int, int); 240e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *); 24190e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t, 24243bbae19SNavdeep Parhar struct sge_iq *, char *); 243fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *, 24443bbae19SNavdeep Parhar struct sysctl_ctx_list *, struct sysctl_oid *); 24543bbae19SNavdeep Parhar static void free_iq_fl(struct adapter *, struct sge_iq *, struct sge_fl *); 246348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 247348694daSNavdeep Parhar struct sge_iq *); 248aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *, 249aa93b99aSNavdeep Parhar struct sysctl_oid *, struct sge_fl *); 25043bbae19SNavdeep Parhar static int alloc_iq_fl_hwq(struct vi_info *, struct sge_iq *, struct sge_fl *); 25143bbae19SNavdeep Parhar static int free_iq_fl_hwq(struct adapter *, struct sge_iq *, struct sge_fl *); 252733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *); 25343bbae19SNavdeep Parhar static void free_fwq(struct adapter *); 25443bbae19SNavdeep Parhar static int alloc_ctrlq(struct adapter *, int); 25543bbae19SNavdeep Parhar static void free_ctrlq(struct adapter *, int); 25643bbae19SNavdeep Parhar static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int, int); 25743bbae19SNavdeep Parhar static void free_rxq(struct vi_info *, struct sge_rxq *); 25843bbae19SNavdeep Parhar static void add_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 25943bbae19SNavdeep Parhar struct sge_rxq *); 26009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 261fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int, 26243bbae19SNavdeep Parhar int); 26343bbae19SNavdeep Parhar static void free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *); 26443bbae19SNavdeep Parhar static void add_ofld_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 26543bbae19SNavdeep Parhar struct sge_ofld_rxq *); 266733b9277SNavdeep Parhar #endif 267733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *); 268fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 269eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 270fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 271733b9277SNavdeep Parhar #endif 27243bbae19SNavdeep Parhar static int alloc_eq(struct adapter *, struct sge_eq *, struct sysctl_ctx_list *, 27343bbae19SNavdeep Parhar struct sysctl_oid *); 27443bbae19SNavdeep Parhar static void free_eq(struct adapter *, struct sge_eq *); 27543bbae19SNavdeep Parhar static void add_eq_sysctls(struct adapter *, struct sysctl_ctx_list *, 27643bbae19SNavdeep Parhar struct sysctl_oid *, struct sge_eq *); 27743bbae19SNavdeep Parhar static int alloc_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *); 27843bbae19SNavdeep Parhar static int free_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *); 279fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *, 28043bbae19SNavdeep Parhar struct sysctl_ctx_list *, struct sysctl_oid *); 28143bbae19SNavdeep Parhar static void free_wrq(struct adapter *, struct sge_wrq *); 28243bbae19SNavdeep Parhar static void add_wrq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 28343bbae19SNavdeep Parhar struct sge_wrq *); 28443bbae19SNavdeep Parhar static int alloc_txq(struct vi_info *, struct sge_txq *, int); 28543bbae19SNavdeep Parhar static void free_txq(struct vi_info *, struct sge_txq *); 28643bbae19SNavdeep Parhar static void add_txq_sysctls(struct vi_info *, struct sysctl_ctx_list *, 28743bbae19SNavdeep Parhar struct sysctl_oid *, struct sge_txq *); 288077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 28943bbae19SNavdeep Parhar static int alloc_ofld_txq(struct vi_info *, struct sge_ofld_txq *, int); 29043bbae19SNavdeep Parhar static void free_ofld_txq(struct vi_info *, struct sge_ofld_txq *); 29143bbae19SNavdeep Parhar static void add_ofld_txq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 29243bbae19SNavdeep Parhar struct sge_ofld_txq *); 293077ba6a8SJohn Baldwin #endif 29454e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int); 29554e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *); 296733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int); 297733b9277SNavdeep Parhar static void refill_sfl(void *); 29846e1e307SNavdeep Parhar static int find_refill_source(struct adapter *, int, bool); 299733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *); 30054e4ee71SNavdeep Parhar 3017951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *); 302a4a4ad2dSNavdeep Parhar static inline u_int txpkt_len16(u_int, const u_int); 303a4a4ad2dSNavdeep Parhar static inline u_int txpkt_vm_len16(u_int, const u_int); 30430e3f2b4SNavdeep Parhar static inline void calculate_mbuf_len16(struct mbuf *, bool); 3057951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int); 3067951040fSNavdeep Parhar static inline u_int txpkts1_len16(void); 3075cdaef71SJohn Baldwin static u_int write_raw_wr(struct sge_txq *, void *, struct mbuf *, u_int); 308d735920dSNavdeep Parhar static u_int write_txpkt_wr(struct adapter *, struct sge_txq *, struct mbuf *, 309d735920dSNavdeep Parhar u_int); 310472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *, 311d735920dSNavdeep Parhar struct mbuf *); 312d735920dSNavdeep Parhar static int add_to_txpkts_vf(struct adapter *, struct sge_txq *, struct mbuf *, 313d735920dSNavdeep Parhar int, bool *); 314d735920dSNavdeep Parhar static int add_to_txpkts_pf(struct adapter *, struct sge_txq *, struct mbuf *, 315d735920dSNavdeep Parhar int, bool *); 316d735920dSNavdeep Parhar static u_int write_txpkts_wr(struct adapter *, struct sge_txq *); 317d735920dSNavdeep Parhar static u_int write_txpkts_vm_wr(struct adapter *, struct sge_txq *); 3187951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int); 31954e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int); 3207951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int); 3217951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *); 3227951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *); 3237951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *); 3247951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int); 3257951040fSNavdeep Parhar static void tx_reclaim(void *, int); 3267951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int); 327733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *, 328733b9277SNavdeep Parhar struct mbuf *); 3291b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *, 330733b9277SNavdeep Parhar struct mbuf *); 331069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *); 3327951040fSNavdeep Parhar static void wrq_tx_drain(void *, int); 3337951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *); 33454e4ee71SNavdeep Parhar 33538035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS); 336786099deSNavdeep Parhar #ifdef RATELIMIT 337ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 338786099deSNavdeep Parhar static inline u_int txpkt_eo_len16(u_int, u_int, u_int); 339ffbb373cSNavdeep Parhar #endif 340786099deSNavdeep Parhar static int ethofld_fw4_ack(struct sge_iq *, const struct rss_header *, 341786099deSNavdeep Parhar struct mbuf *); 342786099deSNavdeep Parhar #endif 343f7dfe243SNavdeep Parhar 34482eff304SNavdeep Parhar static counter_u64_t extfree_refs; 34582eff304SNavdeep Parhar static counter_u64_t extfree_rels; 34682eff304SNavdeep Parhar 347671bf2b8SNavdeep Parhar an_handler_t t4_an_handler; 348671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES]; 349671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS]; 3504535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES]; 3514535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES]; 352111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES]; 35389f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES]; 3549c707b32SNavdeep Parhar cpl_handler_t fw4_ack_handlers[NUM_CPL_COOKIES]; 355671bf2b8SNavdeep Parhar 3564535e804SNavdeep Parhar void 357671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h) 358671bf2b8SNavdeep Parhar { 3594535e804SNavdeep Parhar uintptr_t *loc; 360671bf2b8SNavdeep Parhar 3614535e804SNavdeep Parhar MPASS(h == NULL || t4_an_handler == NULL); 3624535e804SNavdeep Parhar 363671bf2b8SNavdeep Parhar loc = (uintptr_t *)&t4_an_handler; 3644535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 365671bf2b8SNavdeep Parhar } 366671bf2b8SNavdeep Parhar 3674535e804SNavdeep Parhar void 368671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h) 369671bf2b8SNavdeep Parhar { 3704535e804SNavdeep Parhar uintptr_t *loc; 371671bf2b8SNavdeep Parhar 3724535e804SNavdeep Parhar MPASS(type < nitems(t4_fw_msg_handler)); 3734535e804SNavdeep Parhar MPASS(h == NULL || t4_fw_msg_handler[type] == NULL); 374671bf2b8SNavdeep Parhar /* 375671bf2b8SNavdeep Parhar * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL 376671bf2b8SNavdeep Parhar * handler dispatch table. Reject any attempt to install a handler for 377671bf2b8SNavdeep Parhar * this subtype. 378671bf2b8SNavdeep Parhar */ 3794535e804SNavdeep Parhar MPASS(type != FW_TYPE_RSSCPL); 3804535e804SNavdeep Parhar MPASS(type != FW6_TYPE_RSSCPL); 381671bf2b8SNavdeep Parhar 382671bf2b8SNavdeep Parhar loc = (uintptr_t *)&t4_fw_msg_handler[type]; 3834535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 3844535e804SNavdeep Parhar } 385671bf2b8SNavdeep Parhar 3864535e804SNavdeep Parhar void 3874535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h) 3884535e804SNavdeep Parhar { 3894535e804SNavdeep Parhar uintptr_t *loc; 3904535e804SNavdeep Parhar 3914535e804SNavdeep Parhar MPASS(opcode < nitems(t4_cpl_handler)); 3924535e804SNavdeep Parhar MPASS(h == NULL || t4_cpl_handler[opcode] == NULL); 3934535e804SNavdeep Parhar 3944535e804SNavdeep Parhar loc = (uintptr_t *)&t4_cpl_handler[opcode]; 3954535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 396671bf2b8SNavdeep Parhar } 397671bf2b8SNavdeep Parhar 398671bf2b8SNavdeep Parhar static int 3994535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 4004535e804SNavdeep Parhar struct mbuf *m) 401671bf2b8SNavdeep Parhar { 4024535e804SNavdeep Parhar const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1); 4034535e804SNavdeep Parhar u_int tid; 4044535e804SNavdeep Parhar int cookie; 405671bf2b8SNavdeep Parhar 4064535e804SNavdeep Parhar MPASS(m == NULL); 4074535e804SNavdeep Parhar 4084535e804SNavdeep Parhar tid = GET_TID(cpl); 4095fc0f72fSNavdeep Parhar if (is_hpftid(iq->adapter, tid) || is_ftid(iq->adapter, tid)) { 4104535e804SNavdeep Parhar /* 4114535e804SNavdeep Parhar * The return code for filter-write is put in the CPL cookie so 4124535e804SNavdeep Parhar * we have to rely on the hardware tid (is_ftid) to determine 4134535e804SNavdeep Parhar * that this is a response to a filter. 4144535e804SNavdeep Parhar */ 4154535e804SNavdeep Parhar cookie = CPL_COOKIE_FILTER; 4164535e804SNavdeep Parhar } else { 4174535e804SNavdeep Parhar cookie = G_COOKIE(cpl->cookie); 4184535e804SNavdeep Parhar } 4194535e804SNavdeep Parhar MPASS(cookie > CPL_COOKIE_RESERVED); 4204535e804SNavdeep Parhar MPASS(cookie < nitems(set_tcb_rpl_handlers)); 4214535e804SNavdeep Parhar 4224535e804SNavdeep Parhar return (set_tcb_rpl_handlers[cookie](iq, rss, m)); 423671bf2b8SNavdeep Parhar } 424671bf2b8SNavdeep Parhar 4254535e804SNavdeep Parhar static int 4264535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 4274535e804SNavdeep Parhar struct mbuf *m) 428671bf2b8SNavdeep Parhar { 4294535e804SNavdeep Parhar const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1); 4304535e804SNavdeep Parhar unsigned int cookie; 431671bf2b8SNavdeep Parhar 4324535e804SNavdeep Parhar MPASS(m == NULL); 433671bf2b8SNavdeep Parhar 4344535e804SNavdeep Parhar cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER; 4354535e804SNavdeep Parhar return (l2t_write_rpl_handlers[cookie](iq, rss, m)); 4364535e804SNavdeep Parhar } 437671bf2b8SNavdeep Parhar 438111638bfSNavdeep Parhar static int 439111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 440111638bfSNavdeep Parhar struct mbuf *m) 441111638bfSNavdeep Parhar { 442111638bfSNavdeep Parhar const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1); 443111638bfSNavdeep Parhar u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status))); 444111638bfSNavdeep Parhar 445111638bfSNavdeep Parhar MPASS(m == NULL); 446111638bfSNavdeep Parhar MPASS(cookie != CPL_COOKIE_RESERVED); 447111638bfSNavdeep Parhar 448111638bfSNavdeep Parhar return (act_open_rpl_handlers[cookie](iq, rss, m)); 449111638bfSNavdeep Parhar } 450111638bfSNavdeep Parhar 45189f651e7SNavdeep Parhar static int 45289f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss, 45389f651e7SNavdeep Parhar struct mbuf *m) 45489f651e7SNavdeep Parhar { 45589f651e7SNavdeep Parhar struct adapter *sc = iq->adapter; 45689f651e7SNavdeep Parhar u_int cookie; 45789f651e7SNavdeep Parhar 45889f651e7SNavdeep Parhar MPASS(m == NULL); 45989f651e7SNavdeep Parhar if (is_hashfilter(sc)) 46089f651e7SNavdeep Parhar cookie = CPL_COOKIE_HASHFILTER; 46189f651e7SNavdeep Parhar else 46289f651e7SNavdeep Parhar cookie = CPL_COOKIE_TOM; 46389f651e7SNavdeep Parhar 46489f651e7SNavdeep Parhar return (abort_rpl_rss_handlers[cookie](iq, rss, m)); 46589f651e7SNavdeep Parhar } 46689f651e7SNavdeep Parhar 4679c707b32SNavdeep Parhar static int 4689c707b32SNavdeep Parhar fw4_ack_handler(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 4699c707b32SNavdeep Parhar { 4709c707b32SNavdeep Parhar struct adapter *sc = iq->adapter; 4719c707b32SNavdeep Parhar const struct cpl_fw4_ack *cpl = (const void *)(rss + 1); 4729c707b32SNavdeep Parhar unsigned int tid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl))); 4739c707b32SNavdeep Parhar u_int cookie; 4749c707b32SNavdeep Parhar 4759c707b32SNavdeep Parhar MPASS(m == NULL); 4769c707b32SNavdeep Parhar if (is_etid(sc, tid)) 4779c707b32SNavdeep Parhar cookie = CPL_COOKIE_ETHOFLD; 4789c707b32SNavdeep Parhar else 4799c707b32SNavdeep Parhar cookie = CPL_COOKIE_TOM; 4809c707b32SNavdeep Parhar 4819c707b32SNavdeep Parhar return (fw4_ack_handlers[cookie](iq, rss, m)); 4829c707b32SNavdeep Parhar } 4839c707b32SNavdeep Parhar 4844535e804SNavdeep Parhar static void 4854535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void) 4864535e804SNavdeep Parhar { 4874535e804SNavdeep Parhar 4884535e804SNavdeep Parhar t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler); 4894535e804SNavdeep Parhar t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler); 490111638bfSNavdeep Parhar t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler); 49189f651e7SNavdeep Parhar t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler); 4929c707b32SNavdeep Parhar t4_register_cpl_handler(CPL_FW4_ACK, fw4_ack_handler); 4934535e804SNavdeep Parhar } 4944535e804SNavdeep Parhar 4954535e804SNavdeep Parhar void 4964535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie) 4974535e804SNavdeep Parhar { 4984535e804SNavdeep Parhar uintptr_t *loc; 4994535e804SNavdeep Parhar 5004535e804SNavdeep Parhar MPASS(opcode < nitems(t4_cpl_handler)); 5014535e804SNavdeep Parhar MPASS(cookie > CPL_COOKIE_RESERVED); 5024535e804SNavdeep Parhar MPASS(cookie < NUM_CPL_COOKIES); 5034535e804SNavdeep Parhar MPASS(t4_cpl_handler[opcode] != NULL); 5044535e804SNavdeep Parhar 5054535e804SNavdeep Parhar switch (opcode) { 5064535e804SNavdeep Parhar case CPL_SET_TCB_RPL: 5074535e804SNavdeep Parhar loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie]; 5084535e804SNavdeep Parhar break; 5094535e804SNavdeep Parhar case CPL_L2T_WRITE_RPL: 5104535e804SNavdeep Parhar loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie]; 5114535e804SNavdeep Parhar break; 512111638bfSNavdeep Parhar case CPL_ACT_OPEN_RPL: 513111638bfSNavdeep Parhar loc = (uintptr_t *)&act_open_rpl_handlers[cookie]; 514111638bfSNavdeep Parhar break; 51589f651e7SNavdeep Parhar case CPL_ABORT_RPL_RSS: 51689f651e7SNavdeep Parhar loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie]; 51789f651e7SNavdeep Parhar break; 5189c707b32SNavdeep Parhar case CPL_FW4_ACK: 5199c707b32SNavdeep Parhar loc = (uintptr_t *)&fw4_ack_handlers[cookie]; 5209c707b32SNavdeep Parhar break; 5214535e804SNavdeep Parhar default: 5224535e804SNavdeep Parhar MPASS(0); 5234535e804SNavdeep Parhar return; 5244535e804SNavdeep Parhar } 5254535e804SNavdeep Parhar MPASS(h == NULL || *loc == (uintptr_t)NULL); 5264535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 527671bf2b8SNavdeep Parhar } 528671bf2b8SNavdeep Parhar 52994586193SNavdeep Parhar /* 5301458bff9SNavdeep Parhar * Called on MOD_LOAD. Validates and calculates the SGE tunables. 53194586193SNavdeep Parhar */ 53294586193SNavdeep Parhar void 53394586193SNavdeep Parhar t4_sge_modload(void) 53494586193SNavdeep Parhar { 5354defc81bSNavdeep Parhar 5369fb8886bSNavdeep Parhar if (fl_pktshift < 0 || fl_pktshift > 7) { 5379fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.fl_pktshift value (%d)," 538518bca2cSNavdeep Parhar " using 0 instead.\n", fl_pktshift); 539518bca2cSNavdeep Parhar fl_pktshift = 0; 5409fb8886bSNavdeep Parhar } 5419fb8886bSNavdeep Parhar 5429fb8886bSNavdeep Parhar if (spg_len != 64 && spg_len != 128) { 5439fb8886bSNavdeep Parhar int len; 5449fb8886bSNavdeep Parhar 5459fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 5469fb8886bSNavdeep Parhar len = cpu_clflush_line_size > 64 ? 128 : 64; 5479fb8886bSNavdeep Parhar #else 5489fb8886bSNavdeep Parhar len = 64; 5499fb8886bSNavdeep Parhar #endif 5509fb8886bSNavdeep Parhar if (spg_len != -1) { 5519fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.spg_len value (%d)," 5529fb8886bSNavdeep Parhar " using %d instead.\n", spg_len, len); 5539fb8886bSNavdeep Parhar } 5549fb8886bSNavdeep Parhar spg_len = len; 5559fb8886bSNavdeep Parhar } 5569fb8886bSNavdeep Parhar 5579fb8886bSNavdeep Parhar if (cong_drop < -1 || cong_drop > 1) { 5589fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.cong_drop value (%d)," 5599fb8886bSNavdeep Parhar " using 0 instead.\n", cong_drop); 5609fb8886bSNavdeep Parhar cong_drop = 0; 5619fb8886bSNavdeep Parhar } 56282eff304SNavdeep Parhar 563d491f8caSNavdeep Parhar if (tscale != 1 && (tscale < 3 || tscale > 17)) { 564d491f8caSNavdeep Parhar printf("Invalid hw.cxgbe.tscale value (%d)," 565d491f8caSNavdeep Parhar " using 1 instead.\n", tscale); 566d491f8caSNavdeep Parhar tscale = 1; 567d491f8caSNavdeep Parhar } 568d491f8caSNavdeep Parhar 5697676c62aSNavdeep Parhar if (largest_rx_cluster != MCLBYTES && 5707676c62aSNavdeep Parhar largest_rx_cluster != MJUMPAGESIZE && 5717676c62aSNavdeep Parhar largest_rx_cluster != MJUM9BYTES && 5727676c62aSNavdeep Parhar largest_rx_cluster != MJUM16BYTES) { 5737676c62aSNavdeep Parhar printf("Invalid hw.cxgbe.largest_rx_cluster value (%d)," 5747676c62aSNavdeep Parhar " using %d instead.\n", largest_rx_cluster, MJUM16BYTES); 5757676c62aSNavdeep Parhar largest_rx_cluster = MJUM16BYTES; 5767676c62aSNavdeep Parhar } 5777676c62aSNavdeep Parhar 5787676c62aSNavdeep Parhar if (safest_rx_cluster != MCLBYTES && 5797676c62aSNavdeep Parhar safest_rx_cluster != MJUMPAGESIZE && 5807676c62aSNavdeep Parhar safest_rx_cluster != MJUM9BYTES && 5817676c62aSNavdeep Parhar safest_rx_cluster != MJUM16BYTES) { 5827676c62aSNavdeep Parhar printf("Invalid hw.cxgbe.safest_rx_cluster value (%d)," 5837676c62aSNavdeep Parhar " using %d instead.\n", safest_rx_cluster, MJUMPAGESIZE); 5847676c62aSNavdeep Parhar safest_rx_cluster = MJUMPAGESIZE; 5857676c62aSNavdeep Parhar } 5867676c62aSNavdeep Parhar 58782eff304SNavdeep Parhar extfree_refs = counter_u64_alloc(M_WAITOK); 58882eff304SNavdeep Parhar extfree_rels = counter_u64_alloc(M_WAITOK); 5897054f6ecSNavdeep Parhar pullups = counter_u64_alloc(M_WAITOK); 5907054f6ecSNavdeep Parhar defrags = counter_u64_alloc(M_WAITOK); 59182eff304SNavdeep Parhar counter_u64_zero(extfree_refs); 59282eff304SNavdeep Parhar counter_u64_zero(extfree_rels); 5937054f6ecSNavdeep Parhar counter_u64_zero(pullups); 5947054f6ecSNavdeep Parhar counter_u64_zero(defrags); 595671bf2b8SNavdeep Parhar 5964535e804SNavdeep Parhar t4_init_shared_cpl_handlers(); 597671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg); 598671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg); 599671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update); 600786099deSNavdeep Parhar #ifdef RATELIMIT 601786099deSNavdeep Parhar t4_register_shared_cpl_handler(CPL_FW4_ACK, ethofld_fw4_ack, 602786099deSNavdeep Parhar CPL_COOKIE_ETHOFLD); 603786099deSNavdeep Parhar #endif 604671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl); 605069af0ebSJohn Baldwin t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl); 60682eff304SNavdeep Parhar } 60782eff304SNavdeep Parhar 60882eff304SNavdeep Parhar void 60982eff304SNavdeep Parhar t4_sge_modunload(void) 61082eff304SNavdeep Parhar { 61182eff304SNavdeep Parhar 61282eff304SNavdeep Parhar counter_u64_free(extfree_refs); 61382eff304SNavdeep Parhar counter_u64_free(extfree_rels); 6147054f6ecSNavdeep Parhar counter_u64_free(pullups); 6157054f6ecSNavdeep Parhar counter_u64_free(defrags); 61682eff304SNavdeep Parhar } 61782eff304SNavdeep Parhar 61882eff304SNavdeep Parhar uint64_t 61982eff304SNavdeep Parhar t4_sge_extfree_refs(void) 62082eff304SNavdeep Parhar { 62182eff304SNavdeep Parhar uint64_t refs, rels; 62282eff304SNavdeep Parhar 62382eff304SNavdeep Parhar rels = counter_u64_fetch(extfree_rels); 62482eff304SNavdeep Parhar refs = counter_u64_fetch(extfree_refs); 62582eff304SNavdeep Parhar 62682eff304SNavdeep Parhar return (refs - rels); 62794586193SNavdeep Parhar } 62894586193SNavdeep Parhar 62944c6fea8SNavdeep Parhar /* max 4096 */ 63044c6fea8SNavdeep Parhar #define MAX_PACK_BOUNDARY 512 63144c6fea8SNavdeep Parhar 632e3207e19SNavdeep Parhar static inline void 633e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc) 634e3207e19SNavdeep Parhar { 635e3207e19SNavdeep Parhar uint32_t v, m; 6360dbc6cfdSNavdeep Parhar int pad, pack, pad_shift; 637e3207e19SNavdeep Parhar 6380dbc6cfdSNavdeep Parhar pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT : 6390dbc6cfdSNavdeep Parhar X_INGPADBOUNDARY_SHIFT; 640e3207e19SNavdeep Parhar pad = fl_pad; 6410dbc6cfdSNavdeep Parhar if (fl_pad < (1 << pad_shift) || 6420dbc6cfdSNavdeep Parhar fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) || 6430dbc6cfdSNavdeep Parhar !powerof2(fl_pad)) { 644e3207e19SNavdeep Parhar /* 645e3207e19SNavdeep Parhar * If there is any chance that we might use buffer packing and 646e3207e19SNavdeep Parhar * the chip is a T4, then pick 64 as the pad/pack boundary. Set 6470dbc6cfdSNavdeep Parhar * it to the minimum allowed in all other cases. 648e3207e19SNavdeep Parhar */ 6490dbc6cfdSNavdeep Parhar pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift; 650e3207e19SNavdeep Parhar 651e3207e19SNavdeep Parhar /* 652e3207e19SNavdeep Parhar * For fl_pad = 0 we'll still write a reasonable value to the 653e3207e19SNavdeep Parhar * register but all the freelists will opt out of padding. 654e3207e19SNavdeep Parhar * We'll complain here only if the user tried to set it to a 655e3207e19SNavdeep Parhar * value greater than 0 that was invalid. 656e3207e19SNavdeep Parhar */ 657e3207e19SNavdeep Parhar if (fl_pad > 0) { 658e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value" 659e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pad, pad); 660e3207e19SNavdeep Parhar } 661e3207e19SNavdeep Parhar } 662e3207e19SNavdeep Parhar m = V_INGPADBOUNDARY(M_INGPADBOUNDARY); 6630dbc6cfdSNavdeep Parhar v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift); 664e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 665e3207e19SNavdeep Parhar 666e3207e19SNavdeep Parhar if (is_t4(sc)) { 667e3207e19SNavdeep Parhar if (fl_pack != -1 && fl_pack != pad) { 668e3207e19SNavdeep Parhar /* Complain but carry on. */ 669e3207e19SNavdeep Parhar device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored," 670e3207e19SNavdeep Parhar " using %d instead.\n", fl_pack, pad); 671e3207e19SNavdeep Parhar } 672e3207e19SNavdeep Parhar return; 673e3207e19SNavdeep Parhar } 674e3207e19SNavdeep Parhar 675e3207e19SNavdeep Parhar pack = fl_pack; 676e3207e19SNavdeep Parhar if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 || 677e3207e19SNavdeep Parhar !powerof2(fl_pack)) { 67844c6fea8SNavdeep Parhar if (sc->params.pci.mps > MAX_PACK_BOUNDARY) 67944c6fea8SNavdeep Parhar pack = MAX_PACK_BOUNDARY; 68044c6fea8SNavdeep Parhar else 681e3207e19SNavdeep Parhar pack = max(sc->params.pci.mps, CACHE_LINE_SIZE); 682e3207e19SNavdeep Parhar MPASS(powerof2(pack)); 683e3207e19SNavdeep Parhar if (pack < 16) 684e3207e19SNavdeep Parhar pack = 16; 685e3207e19SNavdeep Parhar if (pack == 32) 686e3207e19SNavdeep Parhar pack = 64; 687e3207e19SNavdeep Parhar if (pack > 4096) 688e3207e19SNavdeep Parhar pack = 4096; 689e3207e19SNavdeep Parhar if (fl_pack != -1) { 690e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value" 691e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pack, pack); 692e3207e19SNavdeep Parhar } 693e3207e19SNavdeep Parhar } 694e3207e19SNavdeep Parhar m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY); 695e3207e19SNavdeep Parhar if (pack == 16) 696e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(0); 697e3207e19SNavdeep Parhar else 698e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(ilog2(pack) - 5); 699e3207e19SNavdeep Parhar 700e3207e19SNavdeep Parhar MPASS(!is_t4(sc)); /* T4 doesn't have SGE_CONTROL2 */ 701e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL2, m, v); 702e3207e19SNavdeep Parhar } 703e3207e19SNavdeep Parhar 704cf738022SNavdeep Parhar /* 705cf738022SNavdeep Parhar * adap->params.vpd.cclk must be set up before this is called. 706cf738022SNavdeep Parhar */ 707d14b0ac1SNavdeep Parhar void 708d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc) 709d14b0ac1SNavdeep Parhar { 71046e1e307SNavdeep Parhar int i, reg; 711d14b0ac1SNavdeep Parhar uint32_t v, m; 712d14b0ac1SNavdeep Parhar int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200}; 713cf738022SNavdeep Parhar int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk; 714d14b0ac1SNavdeep Parhar int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */ 715d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 71646e1e307SNavdeep Parhar static int sw_buf_sizes[] = { 7171458bff9SNavdeep Parhar MCLBYTES, 7181458bff9SNavdeep Parhar MJUMPAGESIZE, 7191458bff9SNavdeep Parhar MJUM9BYTES, 72046e1e307SNavdeep Parhar MJUM16BYTES 7211458bff9SNavdeep Parhar }; 722d14b0ac1SNavdeep Parhar 723d14b0ac1SNavdeep Parhar KASSERT(sc->flags & MASTER_PF, 724d14b0ac1SNavdeep Parhar ("%s: trying to change chip settings when not master.", __func__)); 725d14b0ac1SNavdeep Parhar 7261458bff9SNavdeep Parhar m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE; 727d14b0ac1SNavdeep Parhar v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE | 7284defc81bSNavdeep Parhar V_EGRSTATUSPAGESIZE(spg_len == 128); 729d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 73054e4ee71SNavdeep Parhar 731e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(sc); 7321458bff9SNavdeep Parhar 733d14b0ac1SNavdeep Parhar v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) | 734733b9277SNavdeep Parhar V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) | 735733b9277SNavdeep Parhar V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) | 736733b9277SNavdeep Parhar V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) | 737733b9277SNavdeep Parhar V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) | 738733b9277SNavdeep Parhar V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) | 739733b9277SNavdeep Parhar V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) | 740733b9277SNavdeep Parhar V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10); 741d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v); 742733b9277SNavdeep Parhar 7439b11a65dSNavdeep Parhar t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0, 4096); 7449b11a65dSNavdeep Parhar t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE1, 65536); 74546e1e307SNavdeep Parhar reg = A_SGE_FL_BUFFER_SIZE2; 74646e1e307SNavdeep Parhar for (i = 0; i < nitems(sw_buf_sizes); i++) { 74746e1e307SNavdeep Parhar MPASS(reg <= A_SGE_FL_BUFFER_SIZE15); 74846e1e307SNavdeep Parhar t4_write_reg(sc, reg, sw_buf_sizes[i]); 74946e1e307SNavdeep Parhar reg += 4; 75046e1e307SNavdeep Parhar MPASS(reg <= A_SGE_FL_BUFFER_SIZE15); 75146e1e307SNavdeep Parhar t4_write_reg(sc, reg, sw_buf_sizes[i] - CL_METADATA_SIZE); 75246e1e307SNavdeep Parhar reg += 4; 75354e4ee71SNavdeep Parhar } 75454e4ee71SNavdeep Parhar 755d14b0ac1SNavdeep Parhar v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) | 756d14b0ac1SNavdeep Parhar V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]); 757d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v); 75854e4ee71SNavdeep Parhar 759cf738022SNavdeep Parhar KASSERT(intr_timer[0] <= timer_max, 760cf738022SNavdeep Parhar ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0], 761cf738022SNavdeep Parhar timer_max)); 762cf738022SNavdeep Parhar for (i = 1; i < nitems(intr_timer); i++) { 763cf738022SNavdeep Parhar KASSERT(intr_timer[i] >= intr_timer[i - 1], 764cf738022SNavdeep Parhar ("%s: timers not listed in increasing order (%d)", 765cf738022SNavdeep Parhar __func__, i)); 766cf738022SNavdeep Parhar 767cf738022SNavdeep Parhar while (intr_timer[i] > timer_max) { 768cf738022SNavdeep Parhar if (i == nitems(intr_timer) - 1) { 769cf738022SNavdeep Parhar intr_timer[i] = timer_max; 770cf738022SNavdeep Parhar break; 771cf738022SNavdeep Parhar } 772cf738022SNavdeep Parhar intr_timer[i] += intr_timer[i - 1]; 773cf738022SNavdeep Parhar intr_timer[i] /= 2; 774cf738022SNavdeep Parhar } 775cf738022SNavdeep Parhar } 776cf738022SNavdeep Parhar 777d14b0ac1SNavdeep Parhar v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) | 778d14b0ac1SNavdeep Parhar V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1])); 779d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v); 780d14b0ac1SNavdeep Parhar v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) | 781d14b0ac1SNavdeep Parhar V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3])); 782d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v); 783d14b0ac1SNavdeep Parhar v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) | 784d14b0ac1SNavdeep Parhar V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5])); 785d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v); 78686e02bf2SNavdeep Parhar 787d491f8caSNavdeep Parhar if (chip_id(sc) >= CHELSIO_T6) { 788d491f8caSNavdeep Parhar m = V_TSCALE(M_TSCALE); 789d491f8caSNavdeep Parhar if (tscale == 1) 790d491f8caSNavdeep Parhar v = 0; 791d491f8caSNavdeep Parhar else 792d491f8caSNavdeep Parhar v = V_TSCALE(tscale - 2); 793d491f8caSNavdeep Parhar t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v); 7942f318252SNavdeep Parhar 7952f318252SNavdeep Parhar if (sc->debug_flags & DF_DISABLE_TCB_CACHE) { 7962f318252SNavdeep Parhar m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN | 7972f318252SNavdeep Parhar V_WRTHRTHRESH(M_WRTHRTHRESH); 7982f318252SNavdeep Parhar t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1); 7992f318252SNavdeep Parhar v &= ~m; 8002f318252SNavdeep Parhar v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN | 8012f318252SNavdeep Parhar V_WRTHRTHRESH(16); 8022f318252SNavdeep Parhar t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1); 8032f318252SNavdeep Parhar } 804d491f8caSNavdeep Parhar } 805d491f8caSNavdeep Parhar 8067cba15b1SNavdeep Parhar /* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */ 807d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 808d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v); 809d14b0ac1SNavdeep Parhar 8107cba15b1SNavdeep Parhar /* 8117cba15b1SNavdeep Parhar * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP. These have been 8127cba15b1SNavdeep Parhar * chosen with MAXPHYS = 128K in mind. The largest DDP buffer that we 8137cba15b1SNavdeep Parhar * may have to deal with is MAXPHYS + 1 page. 8147cba15b1SNavdeep Parhar */ 8157cba15b1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4); 8167cba15b1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v); 8177cba15b1SNavdeep Parhar 8187cba15b1SNavdeep Parhar /* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */ 8197cba15b1SNavdeep Parhar m = v = F_TDDPTAGTCB | F_ISCSITAGTCB; 820d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_ULP_RX_CTL, m, v); 821d14b0ac1SNavdeep Parhar 822d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 823d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 824d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 825d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_TP_PARA_REG5, m, v); 826d14b0ac1SNavdeep Parhar } 827d14b0ac1SNavdeep Parhar 828d14b0ac1SNavdeep Parhar /* 82946e1e307SNavdeep Parhar * SGE wants the buffer to be at least 64B and then a multiple of 16. Its 83046e1e307SNavdeep Parhar * address mut be 16B aligned. If padding is in use the buffer's start and end 83146e1e307SNavdeep Parhar * need to be aligned to the pad boundary as well. We'll just make sure that 83246e1e307SNavdeep Parhar * the size is a multiple of the pad boundary here, it is up to the buffer 83346e1e307SNavdeep Parhar * allocation code to make sure the start of the buffer is aligned. 83438035ed6SNavdeep Parhar */ 83538035ed6SNavdeep Parhar static inline int 836e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz) 83738035ed6SNavdeep Parhar { 83890e7434aSNavdeep Parhar int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1; 83938035ed6SNavdeep Parhar 840b741402cSNavdeep Parhar return (hwsz >= 64 && (hwsz & mask) == 0); 84138035ed6SNavdeep Parhar } 84238035ed6SNavdeep Parhar 84338035ed6SNavdeep Parhar /* 844fae028ddSNavdeep Parhar * Initialize the rx buffer sizes and figure out which zones the buffers will 845fae028ddSNavdeep Parhar * be allocated from. 846d14b0ac1SNavdeep Parhar */ 847fae028ddSNavdeep Parhar void 848fae028ddSNavdeep Parhar t4_init_rx_buf_info(struct adapter *sc) 849d14b0ac1SNavdeep Parhar { 850d14b0ac1SNavdeep Parhar struct sge *s = &sc->sge; 85190e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 852fae028ddSNavdeep Parhar int i, j, n; 85338035ed6SNavdeep Parhar static int sw_buf_sizes[] = { /* Sorted by size */ 8541458bff9SNavdeep Parhar MCLBYTES, 8551458bff9SNavdeep Parhar MJUMPAGESIZE, 8561458bff9SNavdeep Parhar MJUM9BYTES, 8571458bff9SNavdeep Parhar MJUM16BYTES 8581458bff9SNavdeep Parhar }; 85946e1e307SNavdeep Parhar struct rx_buf_info *rxb; 860d14b0ac1SNavdeep Parhar 86146e1e307SNavdeep Parhar s->safe_zidx = -1; 86246e1e307SNavdeep Parhar rxb = &s->rx_buf_info[0]; 86346e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 86446e1e307SNavdeep Parhar rxb->size1 = sw_buf_sizes[i]; 86546e1e307SNavdeep Parhar rxb->zone = m_getzone(rxb->size1); 86646e1e307SNavdeep Parhar rxb->type = m_gettype(rxb->size1); 86746e1e307SNavdeep Parhar rxb->size2 = 0; 86846e1e307SNavdeep Parhar rxb->hwidx1 = -1; 86946e1e307SNavdeep Parhar rxb->hwidx2 = -1; 87046e1e307SNavdeep Parhar for (j = 0; j < SGE_FLBUF_SIZES; j++) { 87146e1e307SNavdeep Parhar int hwsize = sp->sge_fl_buffer_size[j]; 87238035ed6SNavdeep Parhar 87346e1e307SNavdeep Parhar if (!hwsz_ok(sc, hwsize)) 874e3207e19SNavdeep Parhar continue; 875e3207e19SNavdeep Parhar 87646e1e307SNavdeep Parhar /* hwidx for size1 */ 87746e1e307SNavdeep Parhar if (rxb->hwidx1 == -1 && rxb->size1 == hwsize) 87846e1e307SNavdeep Parhar rxb->hwidx1 = j; 87938035ed6SNavdeep Parhar 88046e1e307SNavdeep Parhar /* hwidx for size2 (buffer packing) */ 88146e1e307SNavdeep Parhar if (rxb->size1 - CL_METADATA_SIZE < hwsize) 8821458bff9SNavdeep Parhar continue; 88346e1e307SNavdeep Parhar n = rxb->size1 - hwsize - CL_METADATA_SIZE; 8841458bff9SNavdeep Parhar if (n == 0) { 88546e1e307SNavdeep Parhar rxb->hwidx2 = j; 88646e1e307SNavdeep Parhar rxb->size2 = hwsize; 88746e1e307SNavdeep Parhar break; /* stop looking */ 888733b9277SNavdeep Parhar } 88946e1e307SNavdeep Parhar if (rxb->hwidx2 != -1) { 89046e1e307SNavdeep Parhar if (n < sp->sge_fl_buffer_size[rxb->hwidx2] - 89146e1e307SNavdeep Parhar hwsize - CL_METADATA_SIZE) { 89246e1e307SNavdeep Parhar rxb->hwidx2 = j; 89346e1e307SNavdeep Parhar rxb->size2 = hwsize; 89446e1e307SNavdeep Parhar } 89546e1e307SNavdeep Parhar } else if (n <= 2 * CL_METADATA_SIZE) { 89646e1e307SNavdeep Parhar rxb->hwidx2 = j; 89746e1e307SNavdeep Parhar rxb->size2 = hwsize; 89838035ed6SNavdeep Parhar } 89938035ed6SNavdeep Parhar } 90046e1e307SNavdeep Parhar if (rxb->hwidx2 != -1) 90146e1e307SNavdeep Parhar sc->flags |= BUF_PACKING_OK; 90246e1e307SNavdeep Parhar if (s->safe_zidx == -1 && rxb->size1 == safest_rx_cluster) 90346e1e307SNavdeep Parhar s->safe_zidx = i; 904e3207e19SNavdeep Parhar } 905fae028ddSNavdeep Parhar } 906fae028ddSNavdeep Parhar 907fae028ddSNavdeep Parhar /* 908fae028ddSNavdeep Parhar * Verify some basic SGE settings for the PF and VF driver, and other 909fae028ddSNavdeep Parhar * miscellaneous settings for the PF driver. 910fae028ddSNavdeep Parhar */ 911fae028ddSNavdeep Parhar int 912fae028ddSNavdeep Parhar t4_verify_chip_settings(struct adapter *sc) 913fae028ddSNavdeep Parhar { 914fae028ddSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 915fae028ddSNavdeep Parhar uint32_t m, v, r; 916fae028ddSNavdeep Parhar int rc = 0; 917fae028ddSNavdeep Parhar const uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 918fae028ddSNavdeep Parhar 919fae028ddSNavdeep Parhar m = F_RXPKTCPLMODE; 920fae028ddSNavdeep Parhar v = F_RXPKTCPLMODE; 921fae028ddSNavdeep Parhar r = sp->sge_control; 922fae028ddSNavdeep Parhar if ((r & m) != v) { 923fae028ddSNavdeep Parhar device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r); 924fae028ddSNavdeep Parhar rc = EINVAL; 925fae028ddSNavdeep Parhar } 926fae028ddSNavdeep Parhar 927fae028ddSNavdeep Parhar /* 928fae028ddSNavdeep Parhar * If this changes then every single use of PAGE_SHIFT in the driver 929fae028ddSNavdeep Parhar * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift. 930fae028ddSNavdeep Parhar */ 931fae028ddSNavdeep Parhar if (sp->page_shift != PAGE_SHIFT) { 932fae028ddSNavdeep Parhar device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r); 933fae028ddSNavdeep Parhar rc = EINVAL; 934fae028ddSNavdeep Parhar } 935733b9277SNavdeep Parhar 9366af45170SJohn Baldwin if (sc->flags & IS_VF) 9376af45170SJohn Baldwin return (0); 9386af45170SJohn Baldwin 939d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 940d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ); 941d14b0ac1SNavdeep Parhar if (r != v) { 942d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r); 943fae028ddSNavdeep Parhar if (sc->vres.ddp.size != 0) 944d14b0ac1SNavdeep Parhar rc = EINVAL; 945d14b0ac1SNavdeep Parhar } 946733b9277SNavdeep Parhar 947d14b0ac1SNavdeep Parhar m = v = F_TDDPTAGTCB; 948d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_CTL); 949d14b0ac1SNavdeep Parhar if ((r & m) != v) { 950d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r); 951fae028ddSNavdeep Parhar if (sc->vres.ddp.size != 0) 952d14b0ac1SNavdeep Parhar rc = EINVAL; 953d14b0ac1SNavdeep Parhar } 954d14b0ac1SNavdeep Parhar 955d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 956d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 957d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 958d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_TP_PARA_REG5); 959d14b0ac1SNavdeep Parhar if ((r & m) != v) { 960d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r); 961fae028ddSNavdeep Parhar if (sc->vres.ddp.size != 0) 962d14b0ac1SNavdeep Parhar rc = EINVAL; 963d14b0ac1SNavdeep Parhar } 964d14b0ac1SNavdeep Parhar 965733b9277SNavdeep Parhar return (rc); 96654e4ee71SNavdeep Parhar } 96754e4ee71SNavdeep Parhar 96854e4ee71SNavdeep Parhar int 96954e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc) 97054e4ee71SNavdeep Parhar { 97154e4ee71SNavdeep Parhar int rc; 97254e4ee71SNavdeep Parhar 97354e4ee71SNavdeep Parhar rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 97454e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE, 97554e4ee71SNavdeep Parhar BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, 97654e4ee71SNavdeep Parhar NULL, &sc->dmat); 97754e4ee71SNavdeep Parhar if (rc != 0) { 97854e4ee71SNavdeep Parhar device_printf(sc->dev, 97954e4ee71SNavdeep Parhar "failed to create main DMA tag: %d\n", rc); 98054e4ee71SNavdeep Parhar } 98154e4ee71SNavdeep Parhar 98254e4ee71SNavdeep Parhar return (rc); 98354e4ee71SNavdeep Parhar } 98454e4ee71SNavdeep Parhar 9856e22f9f3SNavdeep Parhar void 9866e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 9876e22f9f3SNavdeep Parhar struct sysctl_oid_list *children) 9886e22f9f3SNavdeep Parhar { 98990e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 9906e22f9f3SNavdeep Parhar 99138035ed6SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes", 9928741306bSNavdeep Parhar CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, sc, 0, 9937029da5cSPawel Biernacki sysctl_bufsizes, "A", "freelist buffer sizes"); 99438035ed6SNavdeep Parhar 9956e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD, 99690e7434aSNavdeep Parhar NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)"); 9976e22f9f3SNavdeep Parhar 9986e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD, 99990e7434aSNavdeep Parhar NULL, sp->pad_boundary, "payload pad boundary (bytes)"); 10006e22f9f3SNavdeep Parhar 10016e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD, 100290e7434aSNavdeep Parhar NULL, sp->spg_len, "status page size (bytes)"); 10036e22f9f3SNavdeep Parhar 10046e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD, 10056e22f9f3SNavdeep Parhar NULL, cong_drop, "congestion drop setting"); 10061458bff9SNavdeep Parhar 10071458bff9SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD, 100890e7434aSNavdeep Parhar NULL, sp->pack_boundary, "payload pack boundary (bytes)"); 10096e22f9f3SNavdeep Parhar } 10106e22f9f3SNavdeep Parhar 101154e4ee71SNavdeep Parhar int 101254e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc) 101354e4ee71SNavdeep Parhar { 101454e4ee71SNavdeep Parhar if (sc->dmat) 101554e4ee71SNavdeep Parhar bus_dma_tag_destroy(sc->dmat); 101654e4ee71SNavdeep Parhar 101754e4ee71SNavdeep Parhar return (0); 101854e4ee71SNavdeep Parhar } 101954e4ee71SNavdeep Parhar 102054e4ee71SNavdeep Parhar /* 102137310a98SNavdeep Parhar * Allocate and initialize the firmware event queue, control queues, and special 102237310a98SNavdeep Parhar * purpose rx queues owned by the adapter. 102354e4ee71SNavdeep Parhar * 102454e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 102554e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 102654e4ee71SNavdeep Parhar */ 102754e4ee71SNavdeep Parhar int 1028f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc) 102954e4ee71SNavdeep Parhar { 103037310a98SNavdeep Parhar int rc, i; 103154e4ee71SNavdeep Parhar 103254e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 103354e4ee71SNavdeep Parhar 103456599263SNavdeep Parhar /* 103556599263SNavdeep Parhar * Firmware event queue 103656599263SNavdeep Parhar */ 1037733b9277SNavdeep Parhar rc = alloc_fwq(sc); 1038aa95b653SNavdeep Parhar if (rc != 0) 1039f7dfe243SNavdeep Parhar return (rc); 1040f7dfe243SNavdeep Parhar 1041f7dfe243SNavdeep Parhar /* 104237310a98SNavdeep Parhar * That's all for the VF driver. 1043f7dfe243SNavdeep Parhar */ 104437310a98SNavdeep Parhar if (sc->flags & IS_VF) 104537310a98SNavdeep Parhar return (rc); 104637310a98SNavdeep Parhar 104737310a98SNavdeep Parhar /* 104837310a98SNavdeep Parhar * XXX: General purpose rx queues, one per port. 104937310a98SNavdeep Parhar */ 105037310a98SNavdeep Parhar 105137310a98SNavdeep Parhar /* 105237310a98SNavdeep Parhar * Control queues, one per port. 105337310a98SNavdeep Parhar */ 105437310a98SNavdeep Parhar for_each_port(sc, i) { 105543bbae19SNavdeep Parhar rc = alloc_ctrlq(sc, i); 105637310a98SNavdeep Parhar if (rc != 0) 105737310a98SNavdeep Parhar return (rc); 105837310a98SNavdeep Parhar } 105954e4ee71SNavdeep Parhar 106054e4ee71SNavdeep Parhar return (rc); 106154e4ee71SNavdeep Parhar } 106254e4ee71SNavdeep Parhar 106354e4ee71SNavdeep Parhar /* 106454e4ee71SNavdeep Parhar * Idempotent 106554e4ee71SNavdeep Parhar */ 106654e4ee71SNavdeep Parhar int 1067f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc) 106854e4ee71SNavdeep Parhar { 106937310a98SNavdeep Parhar int i; 107054e4ee71SNavdeep Parhar 107154e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 107254e4ee71SNavdeep Parhar 1073b99651c5SNavdeep Parhar if (sc->sge.ctrlq != NULL) { 1074b99651c5SNavdeep Parhar MPASS(!(sc->flags & IS_VF)); /* VFs don't allocate ctrlq. */ 107537310a98SNavdeep Parhar for_each_port(sc, i) 107643bbae19SNavdeep Parhar free_ctrlq(sc, i); 1077b8bfcb71SNavdeep Parhar } 1078733b9277SNavdeep Parhar free_fwq(sc); 107954e4ee71SNavdeep Parhar 108054e4ee71SNavdeep Parhar return (0); 108154e4ee71SNavdeep Parhar } 108254e4ee71SNavdeep Parhar 10836a59b994SNavdeep Parhar /* Maximum payload that could arrive with a single iq descriptor. */ 10848340ece5SNavdeep Parhar static inline int 10856a59b994SNavdeep Parhar max_rx_payload(struct adapter *sc, struct ifnet *ifp, const bool ofld) 10868340ece5SNavdeep Parhar { 10876a59b994SNavdeep Parhar int maxp; 10888340ece5SNavdeep Parhar 108938035ed6SNavdeep Parhar /* large enough even when hw VLAN extraction is disabled */ 10906a59b994SNavdeep Parhar maxp = sc->params.sge.fl_pktshift + ETHER_HDR_LEN + 10916a59b994SNavdeep Parhar ETHER_VLAN_ENCAP_LEN + ifp->if_mtu; 10926a59b994SNavdeep Parhar if (ofld && sc->tt.tls && sc->cryptocaps & FW_CAPS_CONFIG_TLSKEYS && 10936a59b994SNavdeep Parhar maxp < sc->params.tp.max_rx_pdu) 10946a59b994SNavdeep Parhar maxp = sc->params.tp.max_rx_pdu; 10956a59b994SNavdeep Parhar return (maxp); 109638035ed6SNavdeep Parhar } 10976eb3180fSNavdeep Parhar 1098733b9277SNavdeep Parhar int 1099fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi) 1100733b9277SNavdeep Parhar { 110143bbae19SNavdeep Parhar int rc = 0, i, intr_idx; 1102733b9277SNavdeep Parhar struct sge_rxq *rxq; 1103733b9277SNavdeep Parhar struct sge_txq *txq; 110409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1105733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1106eff62dbaSNavdeep Parhar #endif 1107eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1108077ba6a8SJohn Baldwin struct sge_ofld_txq *ofld_txq; 1109298d969cSNavdeep Parhar #endif 1110298d969cSNavdeep Parhar #ifdef DEV_NETMAP 111143bbae19SNavdeep Parhar int saved_idx, iqidx; 1112298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1113298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1114733b9277SNavdeep Parhar #endif 111543bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 1116fe2ebb76SJohn Baldwin struct ifnet *ifp = vi->ifp; 11176a59b994SNavdeep Parhar int maxp; 1118733b9277SNavdeep Parhar 1119733b9277SNavdeep Parhar /* Interrupt vector to start from (when using multiple vectors) */ 1120f549e352SNavdeep Parhar intr_idx = vi->first_intr; 1121fe2ebb76SJohn Baldwin 1122fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 112362291463SNavdeep Parhar saved_idx = intr_idx; 112462291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) { 112562291463SNavdeep Parhar 112662291463SNavdeep Parhar /* netmap is supported with direct interrupts only. */ 1127f549e352SNavdeep Parhar MPASS(!forwarding_intr_to_fwq(sc)); 112843bbae19SNavdeep Parhar MPASS(vi->first_intr >= 0); 112962291463SNavdeep Parhar 1130fe2ebb76SJohn Baldwin /* 1131fe2ebb76SJohn Baldwin * We don't have buffers to back the netmap rx queues 1132fe2ebb76SJohn Baldwin * right now so we create the queues in a way that 1133fe2ebb76SJohn Baldwin * doesn't set off any congestion signal in the chip. 1134fe2ebb76SJohn Baldwin */ 1135fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 113643bbae19SNavdeep Parhar rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i); 1137fe2ebb76SJohn Baldwin if (rc != 0) 1138fe2ebb76SJohn Baldwin goto done; 1139fe2ebb76SJohn Baldwin intr_idx++; 1140fe2ebb76SJohn Baldwin } 1141fe2ebb76SJohn Baldwin 1142fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 1143f549e352SNavdeep Parhar iqidx = vi->first_nm_rxq + (i % vi->nnmrxq); 114443bbae19SNavdeep Parhar rc = alloc_nm_txq(vi, nm_txq, iqidx, i); 1145fe2ebb76SJohn Baldwin if (rc != 0) 1146fe2ebb76SJohn Baldwin goto done; 1147fe2ebb76SJohn Baldwin } 1148fe2ebb76SJohn Baldwin } 114962291463SNavdeep Parhar 115062291463SNavdeep Parhar /* Normal rx queues and netmap rx queues share the same interrupts. */ 115162291463SNavdeep Parhar intr_idx = saved_idx; 1152fe2ebb76SJohn Baldwin #endif 1153733b9277SNavdeep Parhar 1154733b9277SNavdeep Parhar /* 1155f549e352SNavdeep Parhar * Allocate rx queues first because a default iqid is required when 1156f549e352SNavdeep Parhar * creating a tx queue. 1157733b9277SNavdeep Parhar */ 11586a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, false); 1159fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 116043bbae19SNavdeep Parhar rc = alloc_rxq(vi, rxq, i, intr_idx, maxp); 116154e4ee71SNavdeep Parhar if (rc != 0) 116254e4ee71SNavdeep Parhar goto done; 116343bbae19SNavdeep Parhar if (!forwarding_intr_to_fwq(sc)) 1164733b9277SNavdeep Parhar intr_idx++; 1165733b9277SNavdeep Parhar } 116662291463SNavdeep Parhar #ifdef DEV_NETMAP 116762291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) 116862291463SNavdeep Parhar intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq); 116962291463SNavdeep Parhar #endif 117009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 11716a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, true); 1172fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 117343bbae19SNavdeep Parhar rc = alloc_ofld_rxq(vi, ofld_rxq, i, intr_idx, maxp); 1174733b9277SNavdeep Parhar if (rc != 0) 1175733b9277SNavdeep Parhar goto done; 117643bbae19SNavdeep Parhar if (!forwarding_intr_to_fwq(sc)) 1177733b9277SNavdeep Parhar intr_idx++; 1178733b9277SNavdeep Parhar } 1179733b9277SNavdeep Parhar #endif 1180733b9277SNavdeep Parhar 1181733b9277SNavdeep Parhar /* 1182f549e352SNavdeep Parhar * Now the tx queues. 1183733b9277SNavdeep Parhar */ 1184fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 118543bbae19SNavdeep Parhar rc = alloc_txq(vi, txq, i); 118654e4ee71SNavdeep Parhar if (rc != 0) 118754e4ee71SNavdeep Parhar goto done; 118854e4ee71SNavdeep Parhar } 1189eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1190fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 119143bbae19SNavdeep Parhar rc = alloc_ofld_txq(vi, ofld_txq, i); 1192298d969cSNavdeep Parhar if (rc != 0) 1193298d969cSNavdeep Parhar goto done; 1194298d969cSNavdeep Parhar } 1195298d969cSNavdeep Parhar #endif 119654e4ee71SNavdeep Parhar done: 119754e4ee71SNavdeep Parhar if (rc) 1198fe2ebb76SJohn Baldwin t4_teardown_vi_queues(vi); 119954e4ee71SNavdeep Parhar 120054e4ee71SNavdeep Parhar return (rc); 120154e4ee71SNavdeep Parhar } 120254e4ee71SNavdeep Parhar 120354e4ee71SNavdeep Parhar /* 120454e4ee71SNavdeep Parhar * Idempotent 120554e4ee71SNavdeep Parhar */ 120654e4ee71SNavdeep Parhar int 1207fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi) 120854e4ee71SNavdeep Parhar { 120954e4ee71SNavdeep Parhar int i; 121054e4ee71SNavdeep Parhar struct sge_rxq *rxq; 121154e4ee71SNavdeep Parhar struct sge_txq *txq; 121237310a98SNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1213077ba6a8SJohn Baldwin struct sge_ofld_txq *ofld_txq; 121437310a98SNavdeep Parhar #endif 121509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1216733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1217eff62dbaSNavdeep Parhar #endif 1218298d969cSNavdeep Parhar #ifdef DEV_NETMAP 1219298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1220298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1221298d969cSNavdeep Parhar #endif 122254e4ee71SNavdeep Parhar 1223fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 122462291463SNavdeep Parhar if (vi->ifp->if_capabilities & IFCAP_NETMAP) { 1225fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 1226fe2ebb76SJohn Baldwin free_nm_txq(vi, nm_txq); 1227fe2ebb76SJohn Baldwin } 1228fe2ebb76SJohn Baldwin 1229fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 1230fe2ebb76SJohn Baldwin free_nm_rxq(vi, nm_rxq); 1231fe2ebb76SJohn Baldwin } 1232fe2ebb76SJohn Baldwin } 1233fe2ebb76SJohn Baldwin #endif 1234fe2ebb76SJohn Baldwin 1235733b9277SNavdeep Parhar /* 1236733b9277SNavdeep Parhar * Take down all the tx queues first, as they reference the rx queues 1237733b9277SNavdeep Parhar * (for egress updates, etc.). 1238733b9277SNavdeep Parhar */ 1239733b9277SNavdeep Parhar 1240fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 1241fe2ebb76SJohn Baldwin free_txq(vi, txq); 124254e4ee71SNavdeep Parhar } 1243eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 1244fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 1245077ba6a8SJohn Baldwin free_ofld_txq(vi, ofld_txq); 1246733b9277SNavdeep Parhar } 1247733b9277SNavdeep Parhar #endif 1248733b9277SNavdeep Parhar 1249733b9277SNavdeep Parhar /* 1250f549e352SNavdeep Parhar * Then take down the rx queues. 1251733b9277SNavdeep Parhar */ 1252733b9277SNavdeep Parhar 1253fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 1254fe2ebb76SJohn Baldwin free_rxq(vi, rxq); 125554e4ee71SNavdeep Parhar } 125609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1257fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1258fe2ebb76SJohn Baldwin free_ofld_rxq(vi, ofld_rxq); 1259733b9277SNavdeep Parhar } 1260733b9277SNavdeep Parhar #endif 1261733b9277SNavdeep Parhar 126254e4ee71SNavdeep Parhar return (0); 126354e4ee71SNavdeep Parhar } 126454e4ee71SNavdeep Parhar 1265733b9277SNavdeep Parhar /* 12663098bcfcSNavdeep Parhar * Interrupt handler when the driver is using only 1 interrupt. This is a very 12673098bcfcSNavdeep Parhar * unusual scenario. 12683098bcfcSNavdeep Parhar * 12693098bcfcSNavdeep Parhar * a) Deals with errors, if any. 12703098bcfcSNavdeep Parhar * b) Services firmware event queue, which is taking interrupts for all other 12713098bcfcSNavdeep Parhar * queues. 1272733b9277SNavdeep Parhar */ 127354e4ee71SNavdeep Parhar void 127454e4ee71SNavdeep Parhar t4_intr_all(void *arg) 127554e4ee71SNavdeep Parhar { 127654e4ee71SNavdeep Parhar struct adapter *sc = arg; 1277733b9277SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 127854e4ee71SNavdeep Parhar 12793098bcfcSNavdeep Parhar MPASS(sc->intr_count == 1); 12803098bcfcSNavdeep Parhar 12811dca7005SNavdeep Parhar if (sc->intr_type == INTR_INTX) 12821dca7005SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0); 12831dca7005SNavdeep Parhar 128454e4ee71SNavdeep Parhar t4_intr_err(arg); 12853098bcfcSNavdeep Parhar t4_intr_evt(fwq); 128654e4ee71SNavdeep Parhar } 128754e4ee71SNavdeep Parhar 12883098bcfcSNavdeep Parhar /* 12893098bcfcSNavdeep Parhar * Interrupt handler for errors (installed directly when multiple interrupts are 12903098bcfcSNavdeep Parhar * being used, or called by t4_intr_all). 12913098bcfcSNavdeep Parhar */ 129254e4ee71SNavdeep Parhar void 129354e4ee71SNavdeep Parhar t4_intr_err(void *arg) 129454e4ee71SNavdeep Parhar { 129554e4ee71SNavdeep Parhar struct adapter *sc = arg; 1296dd3b96ecSNavdeep Parhar uint32_t v; 1297cb7c3f12SNavdeep Parhar const bool verbose = (sc->debug_flags & DF_VERBOSE_SLOWINTR) != 0; 129854e4ee71SNavdeep Parhar 1299e9e7bc82SNavdeep Parhar if (atomic_load_int(&sc->error_flags) & ADAP_FATAL_ERR) 1300cb7c3f12SNavdeep Parhar return; 1301cb7c3f12SNavdeep Parhar 1302dd3b96ecSNavdeep Parhar v = t4_read_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE)); 1303dd3b96ecSNavdeep Parhar if (v & F_PFSW) { 1304dd3b96ecSNavdeep Parhar sc->swintr++; 1305dd3b96ecSNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE), v); 1306dd3b96ecSNavdeep Parhar } 1307dd3b96ecSNavdeep Parhar 1308e9e7bc82SNavdeep Parhar if (t4_slow_intr_handler(sc, verbose)) 1309e9e7bc82SNavdeep Parhar t4_fatal_err(sc, false); 131054e4ee71SNavdeep Parhar } 131154e4ee71SNavdeep Parhar 13123098bcfcSNavdeep Parhar /* 13133098bcfcSNavdeep Parhar * Interrupt handler for iq-only queues. The firmware event queue is the only 13143098bcfcSNavdeep Parhar * such queue right now. 13153098bcfcSNavdeep Parhar */ 131654e4ee71SNavdeep Parhar void 131754e4ee71SNavdeep Parhar t4_intr_evt(void *arg) 131854e4ee71SNavdeep Parhar { 131954e4ee71SNavdeep Parhar struct sge_iq *iq = arg; 13202be67d29SNavdeep Parhar 1321733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 1322733b9277SNavdeep Parhar service_iq(iq, 0); 1323da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 13242be67d29SNavdeep Parhar } 13252be67d29SNavdeep Parhar } 13262be67d29SNavdeep Parhar 13273098bcfcSNavdeep Parhar /* 13283098bcfcSNavdeep Parhar * Interrupt handler for iq+fl queues. 13293098bcfcSNavdeep Parhar */ 1330733b9277SNavdeep Parhar void 1331733b9277SNavdeep Parhar t4_intr(void *arg) 13322be67d29SNavdeep Parhar { 13332be67d29SNavdeep Parhar struct sge_iq *iq = arg; 1334733b9277SNavdeep Parhar 1335733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 13363098bcfcSNavdeep Parhar service_iq_fl(iq, 0); 1337da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 1338733b9277SNavdeep Parhar } 1339733b9277SNavdeep Parhar } 1340733b9277SNavdeep Parhar 13413098bcfcSNavdeep Parhar #ifdef DEV_NETMAP 13423098bcfcSNavdeep Parhar /* 13433098bcfcSNavdeep Parhar * Interrupt handler for netmap rx queues. 13443098bcfcSNavdeep Parhar */ 13453098bcfcSNavdeep Parhar void 13463098bcfcSNavdeep Parhar t4_nm_intr(void *arg) 13473098bcfcSNavdeep Parhar { 13483098bcfcSNavdeep Parhar struct sge_nm_rxq *nm_rxq = arg; 13493098bcfcSNavdeep Parhar 13503098bcfcSNavdeep Parhar if (atomic_cmpset_int(&nm_rxq->nm_state, NM_ON, NM_BUSY)) { 13513098bcfcSNavdeep Parhar service_nm_rxq(nm_rxq); 1352da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&nm_rxq->nm_state, NM_BUSY, NM_ON); 13533098bcfcSNavdeep Parhar } 13543098bcfcSNavdeep Parhar } 13553098bcfcSNavdeep Parhar 13563098bcfcSNavdeep Parhar /* 13573098bcfcSNavdeep Parhar * Interrupt handler for vectors shared between NIC and netmap rx queues. 13583098bcfcSNavdeep Parhar */ 135962291463SNavdeep Parhar void 136062291463SNavdeep Parhar t4_vi_intr(void *arg) 136162291463SNavdeep Parhar { 136262291463SNavdeep Parhar struct irq *irq = arg; 136362291463SNavdeep Parhar 13643098bcfcSNavdeep Parhar MPASS(irq->nm_rxq != NULL); 136562291463SNavdeep Parhar t4_nm_intr(irq->nm_rxq); 13663098bcfcSNavdeep Parhar 13673098bcfcSNavdeep Parhar MPASS(irq->rxq != NULL); 136862291463SNavdeep Parhar t4_intr(irq->rxq); 136962291463SNavdeep Parhar } 13703098bcfcSNavdeep Parhar #endif 137146f48ee5SNavdeep Parhar 1372733b9277SNavdeep Parhar /* 13733098bcfcSNavdeep Parhar * Deals with interrupts on an iq-only (no freelist) queue. 1374733b9277SNavdeep Parhar */ 1375733b9277SNavdeep Parhar static int 1376733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget) 1377733b9277SNavdeep Parhar { 1378733b9277SNavdeep Parhar struct sge_iq *q; 137954e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 1380b2daa9a9SNavdeep Parhar struct iq_desc *d = &iq->desc[iq->cidx]; 13814d6db4e0SNavdeep Parhar int ndescs = 0, limit; 13823098bcfcSNavdeep Parhar int rsp_type; 1383733b9277SNavdeep Parhar uint32_t lq; 1384733b9277SNavdeep Parhar STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql); 1385733b9277SNavdeep Parhar 1386733b9277SNavdeep Parhar KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq)); 13873098bcfcSNavdeep Parhar KASSERT((iq->flags & IQ_HAS_FL) == 0, 13883098bcfcSNavdeep Parhar ("%s: called for iq %p with fl (iq->flags 0x%x)", __func__, iq, 13893098bcfcSNavdeep Parhar iq->flags)); 13903098bcfcSNavdeep Parhar MPASS((iq->flags & IQ_ADJ_CREDIT) == 0); 13913098bcfcSNavdeep Parhar MPASS((iq->flags & IQ_LRO_ENABLED) == 0); 1392733b9277SNavdeep Parhar 13934d6db4e0SNavdeep Parhar limit = budget ? budget : iq->qsize / 16; 13944d6db4e0SNavdeep Parhar 1395733b9277SNavdeep Parhar /* 1396733b9277SNavdeep Parhar * We always come back and check the descriptor ring for new indirect 1397733b9277SNavdeep Parhar * interrupts and other responses after running a single handler. 1398733b9277SNavdeep Parhar */ 1399733b9277SNavdeep Parhar for (;;) { 1400b2daa9a9SNavdeep Parhar while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) { 140154e4ee71SNavdeep Parhar 140254e4ee71SNavdeep Parhar rmb(); 140354e4ee71SNavdeep Parhar 1404b2daa9a9SNavdeep Parhar rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen); 1405b2daa9a9SNavdeep Parhar lq = be32toh(d->rsp.pldbuflen_qid); 140654e4ee71SNavdeep Parhar 1407733b9277SNavdeep Parhar switch (rsp_type) { 1408733b9277SNavdeep Parhar case X_RSPD_TYPE_FLBUF: 14093098bcfcSNavdeep Parhar panic("%s: data for an iq (%p) with no freelist", 14103098bcfcSNavdeep Parhar __func__, iq); 141154e4ee71SNavdeep Parhar 14123098bcfcSNavdeep Parhar /* NOTREACHED */ 1413733b9277SNavdeep Parhar 1414733b9277SNavdeep Parhar case X_RSPD_TYPE_CPL: 1415b2daa9a9SNavdeep Parhar KASSERT(d->rss.opcode < NUM_CPL_CMDS, 1416733b9277SNavdeep Parhar ("%s: bad opcode %02x.", __func__, 1417b2daa9a9SNavdeep Parhar d->rss.opcode)); 14183098bcfcSNavdeep Parhar t4_cpl_handler[d->rss.opcode](iq, &d->rss, NULL); 1419733b9277SNavdeep Parhar break; 1420733b9277SNavdeep Parhar 1421733b9277SNavdeep Parhar case X_RSPD_TYPE_INTR: 142298005176SNavdeep Parhar /* 142398005176SNavdeep Parhar * There are 1K interrupt-capable queues (qids 0 142498005176SNavdeep Parhar * through 1023). A response type indicating a 142598005176SNavdeep Parhar * forwarded interrupt with a qid >= 1K is an 142698005176SNavdeep Parhar * iWARP async notification. 142798005176SNavdeep Parhar */ 14283098bcfcSNavdeep Parhar if (__predict_true(lq >= 1024)) { 1429671bf2b8SNavdeep Parhar t4_an_handler(iq, &d->rsp); 143098005176SNavdeep Parhar break; 143198005176SNavdeep Parhar } 143298005176SNavdeep Parhar 1433ec55567cSJohn Baldwin q = sc->sge.iqmap[lq - sc->sge.iq_start - 1434ec55567cSJohn Baldwin sc->sge.iq_base]; 1435733b9277SNavdeep Parhar if (atomic_cmpset_int(&q->state, IQS_IDLE, 1436733b9277SNavdeep Parhar IQS_BUSY)) { 14373098bcfcSNavdeep Parhar if (service_iq_fl(q, q->qsize / 16) == 0) { 1438da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&q->state, 1439733b9277SNavdeep Parhar IQS_BUSY, IQS_IDLE); 1440733b9277SNavdeep Parhar } else { 1441733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, 1442733b9277SNavdeep Parhar link); 1443733b9277SNavdeep Parhar } 1444733b9277SNavdeep Parhar } 1445733b9277SNavdeep Parhar break; 1446733b9277SNavdeep Parhar 1447733b9277SNavdeep Parhar default: 144898005176SNavdeep Parhar KASSERT(0, 144998005176SNavdeep Parhar ("%s: illegal response type %d on iq %p", 145098005176SNavdeep Parhar __func__, rsp_type, iq)); 145198005176SNavdeep Parhar log(LOG_ERR, 145298005176SNavdeep Parhar "%s: illegal response type %d on iq %p", 145398005176SNavdeep Parhar device_get_nameunit(sc->dev), rsp_type, iq); 145409fe6320SNavdeep Parhar break; 145554e4ee71SNavdeep Parhar } 145656599263SNavdeep Parhar 1457b2daa9a9SNavdeep Parhar d++; 1458b2daa9a9SNavdeep Parhar if (__predict_false(++iq->cidx == iq->sidx)) { 1459b2daa9a9SNavdeep Parhar iq->cidx = 0; 1460b2daa9a9SNavdeep Parhar iq->gen ^= F_RSPD_GEN; 1461b2daa9a9SNavdeep Parhar d = &iq->desc[0]; 1462b2daa9a9SNavdeep Parhar } 1463b2daa9a9SNavdeep Parhar if (__predict_false(++ndescs == limit)) { 1464315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, 1465733b9277SNavdeep Parhar V_CIDXINC(ndescs) | 1466733b9277SNavdeep Parhar V_INGRESSQID(iq->cntxt_id) | 1467733b9277SNavdeep Parhar V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX))); 1468733b9277SNavdeep Parhar ndescs = 0; 1469733b9277SNavdeep Parhar 14703098bcfcSNavdeep Parhar if (budget) { 14713098bcfcSNavdeep Parhar return (EINPROGRESS); 14723098bcfcSNavdeep Parhar } 14733098bcfcSNavdeep Parhar } 14743098bcfcSNavdeep Parhar } 14753098bcfcSNavdeep Parhar 14763098bcfcSNavdeep Parhar if (STAILQ_EMPTY(&iql)) 14773098bcfcSNavdeep Parhar break; 14783098bcfcSNavdeep Parhar 14793098bcfcSNavdeep Parhar /* 14803098bcfcSNavdeep Parhar * Process the head only, and send it to the back of the list if 14813098bcfcSNavdeep Parhar * it's still not done. 14823098bcfcSNavdeep Parhar */ 14833098bcfcSNavdeep Parhar q = STAILQ_FIRST(&iql); 14843098bcfcSNavdeep Parhar STAILQ_REMOVE_HEAD(&iql, link); 14853098bcfcSNavdeep Parhar if (service_iq_fl(q, q->qsize / 8) == 0) 1486da6e3387SNavdeep Parhar (void) atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE); 14873098bcfcSNavdeep Parhar else 14883098bcfcSNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, link); 14893098bcfcSNavdeep Parhar } 14903098bcfcSNavdeep Parhar 14913098bcfcSNavdeep Parhar t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 14923098bcfcSNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params)); 14933098bcfcSNavdeep Parhar 14943098bcfcSNavdeep Parhar return (0); 14953098bcfcSNavdeep Parhar } 14963098bcfcSNavdeep Parhar 1497ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 14983098bcfcSNavdeep Parhar static inline int 14993098bcfcSNavdeep Parhar sort_before_lro(struct lro_ctrl *lro) 15003098bcfcSNavdeep Parhar { 15013098bcfcSNavdeep Parhar 15023098bcfcSNavdeep Parhar return (lro->lro_mbuf_max != 0); 15033098bcfcSNavdeep Parhar } 1504ffbb373cSNavdeep Parhar #endif 15053098bcfcSNavdeep Parhar 1506e7e08444SNavdeep Parhar static inline uint64_t 1507e7e08444SNavdeep Parhar last_flit_to_ns(struct adapter *sc, uint64_t lf) 1508e7e08444SNavdeep Parhar { 1509e7e08444SNavdeep Parhar uint64_t n = be64toh(lf) & 0xfffffffffffffff; /* 60b, not 64b. */ 1510e7e08444SNavdeep Parhar 1511e7e08444SNavdeep Parhar if (n > UINT64_MAX / 1000000) 1512e7e08444SNavdeep Parhar return (n / sc->params.vpd.cclk * 1000000); 1513e7e08444SNavdeep Parhar else 1514e7e08444SNavdeep Parhar return (n * 1000000 / sc->params.vpd.cclk); 1515e7e08444SNavdeep Parhar } 1516e7e08444SNavdeep Parhar 151746e1e307SNavdeep Parhar static inline void 151846e1e307SNavdeep Parhar move_to_next_rxbuf(struct sge_fl *fl) 151946e1e307SNavdeep Parhar { 152046e1e307SNavdeep Parhar 152146e1e307SNavdeep Parhar fl->rx_offset = 0; 152246e1e307SNavdeep Parhar if (__predict_false((++fl->cidx & 7) == 0)) { 152346e1e307SNavdeep Parhar uint16_t cidx = fl->cidx >> 3; 152446e1e307SNavdeep Parhar 152546e1e307SNavdeep Parhar if (__predict_false(cidx == fl->sidx)) 152646e1e307SNavdeep Parhar fl->cidx = cidx = 0; 152746e1e307SNavdeep Parhar fl->hw_cidx = cidx; 152846e1e307SNavdeep Parhar } 152946e1e307SNavdeep Parhar } 153046e1e307SNavdeep Parhar 15313098bcfcSNavdeep Parhar /* 15323098bcfcSNavdeep Parhar * Deals with interrupts on an iq+fl queue. 15333098bcfcSNavdeep Parhar */ 15343098bcfcSNavdeep Parhar static int 15353098bcfcSNavdeep Parhar service_iq_fl(struct sge_iq *iq, int budget) 15363098bcfcSNavdeep Parhar { 15373098bcfcSNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); 15383098bcfcSNavdeep Parhar struct sge_fl *fl; 15393098bcfcSNavdeep Parhar struct adapter *sc = iq->adapter; 15403098bcfcSNavdeep Parhar struct iq_desc *d = &iq->desc[iq->cidx]; 154146e1e307SNavdeep Parhar int ndescs, limit; 154246e1e307SNavdeep Parhar int rsp_type, starved; 15433098bcfcSNavdeep Parhar uint32_t lq; 15443098bcfcSNavdeep Parhar uint16_t fl_hw_cidx; 15453098bcfcSNavdeep Parhar struct mbuf *m0; 15463098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6) 15473098bcfcSNavdeep Parhar const struct timeval lro_timeout = {0, sc->lro_timeout}; 15483098bcfcSNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 15493098bcfcSNavdeep Parhar #endif 15503098bcfcSNavdeep Parhar 15513098bcfcSNavdeep Parhar KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq)); 15523098bcfcSNavdeep Parhar MPASS(iq->flags & IQ_HAS_FL); 15533098bcfcSNavdeep Parhar 155446e1e307SNavdeep Parhar ndescs = 0; 15553098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6) 15563098bcfcSNavdeep Parhar if (iq->flags & IQ_ADJ_CREDIT) { 15573098bcfcSNavdeep Parhar MPASS(sort_before_lro(lro)); 15583098bcfcSNavdeep Parhar iq->flags &= ~IQ_ADJ_CREDIT; 15593098bcfcSNavdeep Parhar if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) { 15603098bcfcSNavdeep Parhar tcp_lro_flush_all(lro); 15613098bcfcSNavdeep Parhar t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) | 15623098bcfcSNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | 15633098bcfcSNavdeep Parhar V_SEINTARM(iq->intr_params)); 15643098bcfcSNavdeep Parhar return (0); 15653098bcfcSNavdeep Parhar } 15663098bcfcSNavdeep Parhar ndescs = 1; 15673098bcfcSNavdeep Parhar } 15683098bcfcSNavdeep Parhar #else 15693098bcfcSNavdeep Parhar MPASS((iq->flags & IQ_ADJ_CREDIT) == 0); 15703098bcfcSNavdeep Parhar #endif 15713098bcfcSNavdeep Parhar 157246e1e307SNavdeep Parhar limit = budget ? budget : iq->qsize / 16; 157346e1e307SNavdeep Parhar fl = &rxq->fl; 157446e1e307SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; /* stable snapshot */ 15753098bcfcSNavdeep Parhar while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) { 15763098bcfcSNavdeep Parhar 15773098bcfcSNavdeep Parhar rmb(); 15783098bcfcSNavdeep Parhar 15793098bcfcSNavdeep Parhar m0 = NULL; 15803098bcfcSNavdeep Parhar rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen); 15813098bcfcSNavdeep Parhar lq = be32toh(d->rsp.pldbuflen_qid); 15823098bcfcSNavdeep Parhar 15833098bcfcSNavdeep Parhar switch (rsp_type) { 15843098bcfcSNavdeep Parhar case X_RSPD_TYPE_FLBUF: 158546e1e307SNavdeep Parhar if (lq & F_RSPD_NEWBUF) { 158646e1e307SNavdeep Parhar if (fl->rx_offset > 0) 158746e1e307SNavdeep Parhar move_to_next_rxbuf(fl); 158846e1e307SNavdeep Parhar lq = G_RSPD_LEN(lq); 158946e1e307SNavdeep Parhar } 159046e1e307SNavdeep Parhar if (IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 4) { 159146e1e307SNavdeep Parhar FL_LOCK(fl); 159246e1e307SNavdeep Parhar refill_fl(sc, fl, 64); 159346e1e307SNavdeep Parhar FL_UNLOCK(fl); 159446e1e307SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; 159546e1e307SNavdeep Parhar } 15963098bcfcSNavdeep Parhar 15971486d2deSNavdeep Parhar if (d->rss.opcode == CPL_RX_PKT) { 15981486d2deSNavdeep Parhar if (__predict_true(eth_rx(sc, rxq, d, lq) == 0)) 15991486d2deSNavdeep Parhar break; 16001486d2deSNavdeep Parhar goto out; 16011486d2deSNavdeep Parhar } 16023098bcfcSNavdeep Parhar m0 = get_fl_payload(sc, fl, lq); 16033098bcfcSNavdeep Parhar if (__predict_false(m0 == NULL)) 16043098bcfcSNavdeep Parhar goto out; 1605e7e08444SNavdeep Parhar 16063098bcfcSNavdeep Parhar /* fall through */ 16073098bcfcSNavdeep Parhar 16083098bcfcSNavdeep Parhar case X_RSPD_TYPE_CPL: 16093098bcfcSNavdeep Parhar KASSERT(d->rss.opcode < NUM_CPL_CMDS, 16103098bcfcSNavdeep Parhar ("%s: bad opcode %02x.", __func__, d->rss.opcode)); 16113098bcfcSNavdeep Parhar t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0); 16123098bcfcSNavdeep Parhar break; 16133098bcfcSNavdeep Parhar 16143098bcfcSNavdeep Parhar case X_RSPD_TYPE_INTR: 16153098bcfcSNavdeep Parhar 16163098bcfcSNavdeep Parhar /* 16173098bcfcSNavdeep Parhar * There are 1K interrupt-capable queues (qids 0 16183098bcfcSNavdeep Parhar * through 1023). A response type indicating a 16193098bcfcSNavdeep Parhar * forwarded interrupt with a qid >= 1K is an 16203098bcfcSNavdeep Parhar * iWARP async notification. That is the only 16213098bcfcSNavdeep Parhar * acceptable indirect interrupt on this queue. 16223098bcfcSNavdeep Parhar */ 16233098bcfcSNavdeep Parhar if (__predict_false(lq < 1024)) { 16243098bcfcSNavdeep Parhar panic("%s: indirect interrupt on iq_fl %p " 16253098bcfcSNavdeep Parhar "with qid %u", __func__, iq, lq); 16263098bcfcSNavdeep Parhar } 16273098bcfcSNavdeep Parhar 16283098bcfcSNavdeep Parhar t4_an_handler(iq, &d->rsp); 16293098bcfcSNavdeep Parhar break; 16303098bcfcSNavdeep Parhar 16313098bcfcSNavdeep Parhar default: 16323098bcfcSNavdeep Parhar KASSERT(0, ("%s: illegal response type %d on iq %p", 16333098bcfcSNavdeep Parhar __func__, rsp_type, iq)); 16343098bcfcSNavdeep Parhar log(LOG_ERR, "%s: illegal response type %d on iq %p", 16353098bcfcSNavdeep Parhar device_get_nameunit(sc->dev), rsp_type, iq); 16363098bcfcSNavdeep Parhar break; 16373098bcfcSNavdeep Parhar } 16383098bcfcSNavdeep Parhar 16393098bcfcSNavdeep Parhar d++; 16403098bcfcSNavdeep Parhar if (__predict_false(++iq->cidx == iq->sidx)) { 16413098bcfcSNavdeep Parhar iq->cidx = 0; 16423098bcfcSNavdeep Parhar iq->gen ^= F_RSPD_GEN; 16433098bcfcSNavdeep Parhar d = &iq->desc[0]; 16443098bcfcSNavdeep Parhar } 16453098bcfcSNavdeep Parhar if (__predict_false(++ndescs == limit)) { 16463098bcfcSNavdeep Parhar t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 16473098bcfcSNavdeep Parhar V_INGRESSQID(iq->cntxt_id) | 16483098bcfcSNavdeep Parhar V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX))); 16493098bcfcSNavdeep Parhar 1650480e603cSNavdeep Parhar #if defined(INET) || defined(INET6) 1651480e603cSNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED && 165246f48ee5SNavdeep Parhar !sort_before_lro(lro) && 1653480e603cSNavdeep Parhar sc->lro_timeout != 0) { 16543098bcfcSNavdeep Parhar tcp_lro_flush_inactive(lro, &lro_timeout); 1655480e603cSNavdeep Parhar } 1656480e603cSNavdeep Parhar #endif 165746e1e307SNavdeep Parhar if (budget) 1658733b9277SNavdeep Parhar return (EINPROGRESS); 165946e1e307SNavdeep Parhar ndescs = 0; 16604d6db4e0SNavdeep Parhar } 1661861e42b2SNavdeep Parhar } 16623098bcfcSNavdeep Parhar out: 1663a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1664733b9277SNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED) { 166546f48ee5SNavdeep Parhar if (ndescs > 0 && lro->lro_mbuf_count > 8) { 166646f48ee5SNavdeep Parhar MPASS(sort_before_lro(lro)); 166746f48ee5SNavdeep Parhar /* hold back one credit and don't flush LRO state */ 166846f48ee5SNavdeep Parhar iq->flags |= IQ_ADJ_CREDIT; 166946f48ee5SNavdeep Parhar ndescs--; 167046f48ee5SNavdeep Parhar } else { 16716dd38b87SSepherosa Ziehau tcp_lro_flush_all(lro); 1672733b9277SNavdeep Parhar } 167346f48ee5SNavdeep Parhar } 1674733b9277SNavdeep Parhar #endif 1675733b9277SNavdeep Parhar 1676315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 1677733b9277SNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params)); 1678733b9277SNavdeep Parhar 1679733b9277SNavdeep Parhar FL_LOCK(fl); 168038035ed6SNavdeep Parhar starved = refill_fl(sc, fl, 64); 1681733b9277SNavdeep Parhar FL_UNLOCK(fl); 1682733b9277SNavdeep Parhar if (__predict_false(starved != 0)) 1683733b9277SNavdeep Parhar add_fl_to_sfl(sc, fl); 1684733b9277SNavdeep Parhar 1685733b9277SNavdeep Parhar return (0); 1686733b9277SNavdeep Parhar } 1687733b9277SNavdeep Parhar 168838035ed6SNavdeep Parhar static inline struct cluster_metadata * 168946e1e307SNavdeep Parhar cl_metadata(struct fl_sdesc *sd) 16901458bff9SNavdeep Parhar { 16911458bff9SNavdeep Parhar 169246e1e307SNavdeep Parhar return ((void *)(sd->cl + sd->moff)); 16931458bff9SNavdeep Parhar } 16941458bff9SNavdeep Parhar 169515c28f87SGleb Smirnoff static void 1696e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m) 16971458bff9SNavdeep Parhar { 1698d6f79b27SNavdeep Parhar struct cluster_metadata *clm = m->m_ext.ext_arg1; 16991458bff9SNavdeep Parhar 1700d6f79b27SNavdeep Parhar uma_zfree(clm->zone, clm->cl); 170182eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 17021458bff9SNavdeep Parhar } 17031458bff9SNavdeep Parhar 170438035ed6SNavdeep Parhar /* 170546e1e307SNavdeep Parhar * The mbuf returned comes from zone_muf and carries the payload in one of these 170646e1e307SNavdeep Parhar * ways 170746e1e307SNavdeep Parhar * a) complete frame inside the mbuf 170846e1e307SNavdeep Parhar * b) m_cljset (for clusters without metadata) 170946e1e307SNavdeep Parhar * d) m_extaddref (cluster with metadata) 171038035ed6SNavdeep Parhar */ 17111458bff9SNavdeep Parhar static struct mbuf * 1712b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset, 1713b741402cSNavdeep Parhar int remaining) 171438035ed6SNavdeep Parhar { 171538035ed6SNavdeep Parhar struct mbuf *m; 171638035ed6SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 171746e1e307SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx]; 171846e1e307SNavdeep Parhar struct cluster_metadata *clm; 1719b741402cSNavdeep Parhar int len, blen; 172038035ed6SNavdeep Parhar caddr_t payload; 172138035ed6SNavdeep Parhar 1722e3207e19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 172346e1e307SNavdeep Parhar u_int l, pad; 1724b741402cSNavdeep Parhar 172546e1e307SNavdeep Parhar blen = rxb->size2 - fl->rx_offset; /* max possible in this buf */ 172646e1e307SNavdeep Parhar len = min(remaining, blen); 172746e1e307SNavdeep Parhar payload = sd->cl + fl->rx_offset; 172846e1e307SNavdeep Parhar 172946e1e307SNavdeep Parhar l = fr_offset + len; 173046e1e307SNavdeep Parhar pad = roundup2(l, fl->buf_boundary) - l; 173146e1e307SNavdeep Parhar if (fl->rx_offset + len + pad < rxb->size2) 1732b741402cSNavdeep Parhar blen = len + pad; 173346e1e307SNavdeep Parhar MPASS(fl->rx_offset + blen <= rxb->size2); 1734e3207e19SNavdeep Parhar } else { 1735e3207e19SNavdeep Parhar MPASS(fl->rx_offset == 0); /* not packing */ 173646e1e307SNavdeep Parhar blen = rxb->size1; 173746e1e307SNavdeep Parhar len = min(remaining, blen); 173846e1e307SNavdeep Parhar payload = sd->cl; 1739e3207e19SNavdeep Parhar } 174038035ed6SNavdeep Parhar 174146e1e307SNavdeep Parhar if (fr_offset == 0) { 174246e1e307SNavdeep Parhar m = m_gethdr(M_NOWAIT, MT_DATA); 174346e1e307SNavdeep Parhar if (__predict_false(m == NULL)) 174446e1e307SNavdeep Parhar return (NULL); 174546e1e307SNavdeep Parhar m->m_pkthdr.len = remaining; 174646e1e307SNavdeep Parhar } else { 174746e1e307SNavdeep Parhar m = m_get(M_NOWAIT, MT_DATA); 174846e1e307SNavdeep Parhar if (__predict_false(m == NULL)) 174946e1e307SNavdeep Parhar return (NULL); 175046e1e307SNavdeep Parhar } 175146e1e307SNavdeep Parhar m->m_len = len; 175214a634dfSMark Johnston kmsan_mark(payload, len, KMSAN_STATE_INITED); 1753b741402cSNavdeep Parhar 175438035ed6SNavdeep Parhar if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) { 175538035ed6SNavdeep Parhar /* copy data to mbuf */ 175638035ed6SNavdeep Parhar bcopy(payload, mtod(m, caddr_t), len); 175746e1e307SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 175846e1e307SNavdeep Parhar fl->rx_offset += blen; 175946e1e307SNavdeep Parhar MPASS(fl->rx_offset <= rxb->size2); 176046e1e307SNavdeep Parhar if (fl->rx_offset < rxb->size2) 176146e1e307SNavdeep Parhar return (m); /* without advancing the cidx */ 176246e1e307SNavdeep Parhar } 176346e1e307SNavdeep Parhar } else if (fl->flags & FL_BUF_PACKING) { 176446e1e307SNavdeep Parhar clm = cl_metadata(sd); 1765a9c4062aSNavdeep Parhar if (sd->nmbuf++ == 0) { 1766a9c4062aSNavdeep Parhar clm->refcount = 1; 176746e1e307SNavdeep Parhar clm->zone = rxb->zone; 1768d6f79b27SNavdeep Parhar clm->cl = sd->cl; 1769a9c4062aSNavdeep Parhar counter_u64_add(extfree_refs, 1); 1770a9c4062aSNavdeep Parhar } 1771d6f79b27SNavdeep Parhar m_extaddref(m, payload, blen, &clm->refcount, rxb_free, clm, 1772d6f79b27SNavdeep Parhar NULL); 177338035ed6SNavdeep Parhar 177446e1e307SNavdeep Parhar fl->rx_offset += blen; 177546e1e307SNavdeep Parhar MPASS(fl->rx_offset <= rxb->size2); 177646e1e307SNavdeep Parhar if (fl->rx_offset < rxb->size2) 177746e1e307SNavdeep Parhar return (m); /* without advancing the cidx */ 1778ccc69b2fSNavdeep Parhar } else { 177946e1e307SNavdeep Parhar m_cljset(m, sd->cl, rxb->type); 178038035ed6SNavdeep Parhar sd->cl = NULL; /* consumed, not a recycle candidate */ 178138035ed6SNavdeep Parhar } 178238035ed6SNavdeep Parhar 178346e1e307SNavdeep Parhar move_to_next_rxbuf(fl); 178438035ed6SNavdeep Parhar 178538035ed6SNavdeep Parhar return (m); 178638035ed6SNavdeep Parhar } 178738035ed6SNavdeep Parhar 178838035ed6SNavdeep Parhar static struct mbuf * 178946e1e307SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, const u_int plen) 17901458bff9SNavdeep Parhar { 179138035ed6SNavdeep Parhar struct mbuf *m0, *m, **pnext; 1792b741402cSNavdeep Parhar u_int remaining; 17931458bff9SNavdeep Parhar 17944d6db4e0SNavdeep Parhar if (__predict_false(fl->flags & FL_BUF_RESUME)) { 1795368541baSNavdeep Parhar M_ASSERTPKTHDR(fl->m0); 179646e1e307SNavdeep Parhar MPASS(fl->m0->m_pkthdr.len == plen); 179746e1e307SNavdeep Parhar MPASS(fl->remaining < plen); 17981458bff9SNavdeep Parhar 179938035ed6SNavdeep Parhar m0 = fl->m0; 180038035ed6SNavdeep Parhar pnext = fl->pnext; 1801b741402cSNavdeep Parhar remaining = fl->remaining; 18024d6db4e0SNavdeep Parhar fl->flags &= ~FL_BUF_RESUME; 180338035ed6SNavdeep Parhar goto get_segment; 18041458bff9SNavdeep Parhar } 18051458bff9SNavdeep Parhar 18061458bff9SNavdeep Parhar /* 180738035ed6SNavdeep Parhar * Payload starts at rx_offset in the current hw buffer. Its length is 180838035ed6SNavdeep Parhar * 'len' and it may span multiple hw buffers. 18091458bff9SNavdeep Parhar */ 18101458bff9SNavdeep Parhar 181146e1e307SNavdeep Parhar m0 = get_scatter_segment(sc, fl, 0, plen); 1812368541baSNavdeep Parhar if (m0 == NULL) 18134d6db4e0SNavdeep Parhar return (NULL); 181446e1e307SNavdeep Parhar remaining = plen - m0->m_len; 181538035ed6SNavdeep Parhar pnext = &m0->m_next; 1816b741402cSNavdeep Parhar while (remaining > 0) { 181738035ed6SNavdeep Parhar get_segment: 181838035ed6SNavdeep Parhar MPASS(fl->rx_offset == 0); 181946e1e307SNavdeep Parhar m = get_scatter_segment(sc, fl, plen - remaining, remaining); 18204d6db4e0SNavdeep Parhar if (__predict_false(m == NULL)) { 182138035ed6SNavdeep Parhar fl->m0 = m0; 182238035ed6SNavdeep Parhar fl->pnext = pnext; 1823b741402cSNavdeep Parhar fl->remaining = remaining; 18244d6db4e0SNavdeep Parhar fl->flags |= FL_BUF_RESUME; 18254d6db4e0SNavdeep Parhar return (NULL); 18261458bff9SNavdeep Parhar } 182738035ed6SNavdeep Parhar *pnext = m; 182838035ed6SNavdeep Parhar pnext = &m->m_next; 1829b741402cSNavdeep Parhar remaining -= m->m_len; 1830733b9277SNavdeep Parhar } 183138035ed6SNavdeep Parhar *pnext = NULL; 18324d6db4e0SNavdeep Parhar 1833dbbf46c4SNavdeep Parhar M_ASSERTPKTHDR(m0); 1834733b9277SNavdeep Parhar return (m0); 1835733b9277SNavdeep Parhar } 1836733b9277SNavdeep Parhar 1837733b9277SNavdeep Parhar static int 183887bbb333SNavdeep Parhar skip_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset, 183987bbb333SNavdeep Parhar int remaining) 184087bbb333SNavdeep Parhar { 184187bbb333SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 184287bbb333SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx]; 184387bbb333SNavdeep Parhar int len, blen; 184487bbb333SNavdeep Parhar 184587bbb333SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 184687bbb333SNavdeep Parhar u_int l, pad; 184787bbb333SNavdeep Parhar 184887bbb333SNavdeep Parhar blen = rxb->size2 - fl->rx_offset; /* max possible in this buf */ 184987bbb333SNavdeep Parhar len = min(remaining, blen); 185087bbb333SNavdeep Parhar 185187bbb333SNavdeep Parhar l = fr_offset + len; 185287bbb333SNavdeep Parhar pad = roundup2(l, fl->buf_boundary) - l; 185387bbb333SNavdeep Parhar if (fl->rx_offset + len + pad < rxb->size2) 185487bbb333SNavdeep Parhar blen = len + pad; 185587bbb333SNavdeep Parhar fl->rx_offset += blen; 185687bbb333SNavdeep Parhar MPASS(fl->rx_offset <= rxb->size2); 185787bbb333SNavdeep Parhar if (fl->rx_offset < rxb->size2) 185887bbb333SNavdeep Parhar return (len); /* without advancing the cidx */ 185987bbb333SNavdeep Parhar } else { 186087bbb333SNavdeep Parhar MPASS(fl->rx_offset == 0); /* not packing */ 186187bbb333SNavdeep Parhar blen = rxb->size1; 186287bbb333SNavdeep Parhar len = min(remaining, blen); 186387bbb333SNavdeep Parhar } 186487bbb333SNavdeep Parhar move_to_next_rxbuf(fl); 186587bbb333SNavdeep Parhar return (len); 186687bbb333SNavdeep Parhar } 186787bbb333SNavdeep Parhar 186887bbb333SNavdeep Parhar static inline void 186987bbb333SNavdeep Parhar skip_fl_payload(struct adapter *sc, struct sge_fl *fl, int plen) 187087bbb333SNavdeep Parhar { 187187bbb333SNavdeep Parhar int remaining, fr_offset, len; 187287bbb333SNavdeep Parhar 187387bbb333SNavdeep Parhar fr_offset = 0; 187487bbb333SNavdeep Parhar remaining = plen; 187587bbb333SNavdeep Parhar while (remaining > 0) { 187687bbb333SNavdeep Parhar len = skip_scatter_segment(sc, fl, fr_offset, remaining); 187787bbb333SNavdeep Parhar fr_offset += len; 187887bbb333SNavdeep Parhar remaining -= len; 187987bbb333SNavdeep Parhar } 188087bbb333SNavdeep Parhar } 188187bbb333SNavdeep Parhar 188287bbb333SNavdeep Parhar static inline int 188387bbb333SNavdeep Parhar get_segment_len(struct adapter *sc, struct sge_fl *fl, int plen) 188487bbb333SNavdeep Parhar { 188587bbb333SNavdeep Parhar int len; 188687bbb333SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 188787bbb333SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx]; 188887bbb333SNavdeep Parhar 188987bbb333SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) 189087bbb333SNavdeep Parhar len = rxb->size2 - fl->rx_offset; 189187bbb333SNavdeep Parhar else 189287bbb333SNavdeep Parhar len = rxb->size1; 189387bbb333SNavdeep Parhar 189487bbb333SNavdeep Parhar return (min(plen, len)); 189587bbb333SNavdeep Parhar } 189687bbb333SNavdeep Parhar 189787bbb333SNavdeep Parhar static int 18981486d2deSNavdeep Parhar eth_rx(struct adapter *sc, struct sge_rxq *rxq, const struct iq_desc *d, 18991486d2deSNavdeep Parhar u_int plen) 1900733b9277SNavdeep Parhar { 19011486d2deSNavdeep Parhar struct mbuf *m0; 1902733b9277SNavdeep Parhar struct ifnet *ifp = rxq->ifp; 19031486d2deSNavdeep Parhar struct sge_fl *fl = &rxq->fl; 190487bbb333SNavdeep Parhar struct vi_info *vi = ifp->if_softc; 19051486d2deSNavdeep Parhar const struct cpl_rx_pkt *cpl; 1906a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1907733b9277SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1908733b9277SNavdeep Parhar #endif 1909a4a4ad2dSNavdeep Parhar uint16_t err_vec, tnl_type, tnlhdr_len; 191070ca6229SNavdeep Parhar static const int sw_hashtype[4][2] = { 191170ca6229SNavdeep Parhar {M_HASHTYPE_NONE, M_HASHTYPE_NONE}, 191270ca6229SNavdeep Parhar {M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6}, 191370ca6229SNavdeep Parhar {M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6}, 191470ca6229SNavdeep Parhar {M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6}, 191570ca6229SNavdeep Parhar }; 1916a4a4ad2dSNavdeep Parhar static const int sw_csum_flags[2][2] = { 1917a4a4ad2dSNavdeep Parhar { 1918a4a4ad2dSNavdeep Parhar /* IP, inner IP */ 1919a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1920a4a4ad2dSNavdeep Parhar CSUM_L3_CALC | CSUM_L3_VALID | 1921a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1922a4a4ad2dSNavdeep Parhar CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID | 1923a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1924a4a4ad2dSNavdeep Parhar 1925a4a4ad2dSNavdeep Parhar /* IP, inner IP6 */ 1926a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1927a4a4ad2dSNavdeep Parhar CSUM_L3_CALC | CSUM_L3_VALID | 1928a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1929a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1930a4a4ad2dSNavdeep Parhar }, 1931a4a4ad2dSNavdeep Parhar { 1932a4a4ad2dSNavdeep Parhar /* IP6, inner IP */ 1933a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1934a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1935a4a4ad2dSNavdeep Parhar CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID | 1936a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1937a4a4ad2dSNavdeep Parhar 1938a4a4ad2dSNavdeep Parhar /* IP6, inner IP6 */ 1939a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN | 1940a4a4ad2dSNavdeep Parhar CSUM_L4_CALC | CSUM_L4_VALID | 1941a4a4ad2dSNavdeep Parhar CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID, 1942a4a4ad2dSNavdeep Parhar }, 1943a4a4ad2dSNavdeep Parhar }; 1944733b9277SNavdeep Parhar 19451486d2deSNavdeep Parhar MPASS(plen > sc->params.sge.fl_pktshift); 194687bbb333SNavdeep Parhar if (vi->pfil != NULL && PFIL_HOOKED_IN(vi->pfil) && 194787bbb333SNavdeep Parhar __predict_true((fl->flags & FL_BUF_RESUME) == 0)) { 194887bbb333SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 194987bbb333SNavdeep Parhar caddr_t frame; 195087bbb333SNavdeep Parhar int rc, slen; 195187bbb333SNavdeep Parhar 195287bbb333SNavdeep Parhar slen = get_segment_len(sc, fl, plen) - 195387bbb333SNavdeep Parhar sc->params.sge.fl_pktshift; 195487bbb333SNavdeep Parhar frame = sd->cl + fl->rx_offset + sc->params.sge.fl_pktshift; 195587bbb333SNavdeep Parhar CURVNET_SET_QUIET(ifp->if_vnet); 195687bbb333SNavdeep Parhar rc = pfil_run_hooks(vi->pfil, frame, ifp, 195787bbb333SNavdeep Parhar slen | PFIL_MEMPTR | PFIL_IN, NULL); 195887bbb333SNavdeep Parhar CURVNET_RESTORE(); 195987bbb333SNavdeep Parhar if (rc == PFIL_DROPPED || rc == PFIL_CONSUMED) { 196087bbb333SNavdeep Parhar skip_fl_payload(sc, fl, plen); 196187bbb333SNavdeep Parhar return (0); 196287bbb333SNavdeep Parhar } 196387bbb333SNavdeep Parhar if (rc == PFIL_REALLOCED) { 196487bbb333SNavdeep Parhar skip_fl_payload(sc, fl, plen); 196587bbb333SNavdeep Parhar m0 = pfil_mem2mbuf(frame); 196687bbb333SNavdeep Parhar goto have_mbuf; 196787bbb333SNavdeep Parhar } 196887bbb333SNavdeep Parhar } 196987bbb333SNavdeep Parhar 19701486d2deSNavdeep Parhar m0 = get_fl_payload(sc, fl, plen); 19711486d2deSNavdeep Parhar if (__predict_false(m0 == NULL)) 19721486d2deSNavdeep Parhar return (ENOMEM); 1973733b9277SNavdeep Parhar 197490e7434aSNavdeep Parhar m0->m_pkthdr.len -= sc->params.sge.fl_pktshift; 197590e7434aSNavdeep Parhar m0->m_len -= sc->params.sge.fl_pktshift; 197690e7434aSNavdeep Parhar m0->m_data += sc->params.sge.fl_pktshift; 197754e4ee71SNavdeep Parhar 197887bbb333SNavdeep Parhar have_mbuf: 197954e4ee71SNavdeep Parhar m0->m_pkthdr.rcvif = ifp; 19801486d2deSNavdeep Parhar M_HASHTYPE_SET(m0, sw_hashtype[d->rss.hash_type][d->rss.ipv6]); 19811486d2deSNavdeep Parhar m0->m_pkthdr.flowid = be32toh(d->rss.hash_val); 198254e4ee71SNavdeep Parhar 19831486d2deSNavdeep Parhar cpl = (const void *)(&d->rss + 1); 1984a4a4ad2dSNavdeep Parhar if (sc->params.tp.rx_pkt_encap) { 1985a4a4ad2dSNavdeep Parhar const uint16_t ev = be16toh(cpl->err_vec); 19869600bf00SNavdeep Parhar 1987a4a4ad2dSNavdeep Parhar err_vec = G_T6_COMPR_RXERR_VEC(ev); 1988a4a4ad2dSNavdeep Parhar tnl_type = G_T6_RX_TNL_TYPE(ev); 1989a4a4ad2dSNavdeep Parhar tnlhdr_len = G_T6_RX_TNLHDR_LEN(ev); 1990a4a4ad2dSNavdeep Parhar } else { 1991a4a4ad2dSNavdeep Parhar err_vec = be16toh(cpl->err_vec); 1992a4a4ad2dSNavdeep Parhar tnl_type = 0; 1993a4a4ad2dSNavdeep Parhar tnlhdr_len = 0; 1994a4a4ad2dSNavdeep Parhar } 1995a4a4ad2dSNavdeep Parhar if (cpl->csum_calc && err_vec == 0) { 1996a4a4ad2dSNavdeep Parhar int ipv6 = !!(cpl->l2info & htobe32(F_RXF_IP6)); 1997a4a4ad2dSNavdeep Parhar 1998a4a4ad2dSNavdeep Parhar /* checksum(s) calculated and found to be correct. */ 1999a4a4ad2dSNavdeep Parhar 2000a4a4ad2dSNavdeep Parhar MPASS((cpl->l2info & htobe32(F_RXF_IP)) ^ 2001a4a4ad2dSNavdeep Parhar (cpl->l2info & htobe32(F_RXF_IP6))); 200254e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = be16toh(cpl->csum); 2003a4a4ad2dSNavdeep Parhar if (tnl_type == 0) { 2004a4a4ad2dSNavdeep Parhar if (!ipv6 && ifp->if_capenable & IFCAP_RXCSUM) { 2005a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L3_CALC | 2006a4a4ad2dSNavdeep Parhar CSUM_L3_VALID | CSUM_L4_CALC | 2007a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2008a4a4ad2dSNavdeep Parhar } else if (ipv6 && ifp->if_capenable & IFCAP_RXCSUM_IPV6) { 2009a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L4_CALC | 2010a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2011a4a4ad2dSNavdeep Parhar } 2012a4a4ad2dSNavdeep Parhar rxq->rxcsum++; 2013a4a4ad2dSNavdeep Parhar } else { 2014a4a4ad2dSNavdeep Parhar MPASS(tnl_type == RX_PKT_TNL_TYPE_VXLAN); 2015d107ee06SNavdeep Parhar 2016d107ee06SNavdeep Parhar M_HASHTYPE_SETINNER(m0); 2017a4a4ad2dSNavdeep Parhar if (__predict_false(cpl->ip_frag)) { 2018a4a4ad2dSNavdeep Parhar /* 2019a4a4ad2dSNavdeep Parhar * csum_data is for the inner frame (which is an 2020a4a4ad2dSNavdeep Parhar * IP fragment) and is not 0xffff. There is no 2021a4a4ad2dSNavdeep Parhar * way to pass the inner csum_data to the stack. 2022a4a4ad2dSNavdeep Parhar * We don't want the stack to use the inner 2023a4a4ad2dSNavdeep Parhar * csum_data to validate the outer frame or it 2024a4a4ad2dSNavdeep Parhar * will get rejected. So we fix csum_data here 2025a4a4ad2dSNavdeep Parhar * and let sw do the checksum of inner IP 2026a4a4ad2dSNavdeep Parhar * fragments. 2027a4a4ad2dSNavdeep Parhar * 2028a4a4ad2dSNavdeep Parhar * XXX: Need 32b for csum_data2 in an rx mbuf. 2029a4a4ad2dSNavdeep Parhar * Maybe stuff it into rcv_tstmp? 2030a4a4ad2dSNavdeep Parhar */ 203154e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = 0xffff; 2032a4a4ad2dSNavdeep Parhar if (ipv6) { 2033a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L4_CALC | 2034a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2035a4a4ad2dSNavdeep Parhar } else { 2036a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = CSUM_L3_CALC | 2037a4a4ad2dSNavdeep Parhar CSUM_L3_VALID | CSUM_L4_CALC | 2038a4a4ad2dSNavdeep Parhar CSUM_L4_VALID; 2039a4a4ad2dSNavdeep Parhar } 2040a4a4ad2dSNavdeep Parhar } else { 2041a4a4ad2dSNavdeep Parhar int outer_ipv6; 2042a4a4ad2dSNavdeep Parhar 2043a4a4ad2dSNavdeep Parhar MPASS(m0->m_pkthdr.csum_data == 0xffff); 2044a4a4ad2dSNavdeep Parhar 2045a4a4ad2dSNavdeep Parhar outer_ipv6 = tnlhdr_len >= 2046a4a4ad2dSNavdeep Parhar sizeof(struct ether_header) + 2047a4a4ad2dSNavdeep Parhar sizeof(struct ip6_hdr); 2048a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags = 2049a4a4ad2dSNavdeep Parhar sw_csum_flags[outer_ipv6][ipv6]; 2050a4a4ad2dSNavdeep Parhar } 2051a4a4ad2dSNavdeep Parhar rxq->vxlan_rxcsum++; 2052a4a4ad2dSNavdeep Parhar } 205354e4ee71SNavdeep Parhar } 205454e4ee71SNavdeep Parhar 205554e4ee71SNavdeep Parhar if (cpl->vlan_ex) { 205654e4ee71SNavdeep Parhar m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan); 205754e4ee71SNavdeep Parhar m0->m_flags |= M_VLANTAG; 205854e4ee71SNavdeep Parhar rxq->vlan_extraction++; 205954e4ee71SNavdeep Parhar } 206054e4ee71SNavdeep Parhar 20611486d2deSNavdeep Parhar if (rxq->iq.flags & IQ_RX_TIMESTAMP) { 20621486d2deSNavdeep Parhar /* 20631486d2deSNavdeep Parhar * Fill up rcv_tstmp but do not set M_TSTMP. 20641486d2deSNavdeep Parhar * rcv_tstmp is not in the format that the 20651486d2deSNavdeep Parhar * kernel expects and we don't want to mislead 20661486d2deSNavdeep Parhar * it. For now this is only for custom code 20671486d2deSNavdeep Parhar * that knows how to interpret cxgbe's stamp. 20681486d2deSNavdeep Parhar */ 20691486d2deSNavdeep Parhar m0->m_pkthdr.rcv_tstmp = 20701486d2deSNavdeep Parhar last_flit_to_ns(sc, d->rsp.u.last_flit); 20711486d2deSNavdeep Parhar #ifdef notyet 20721486d2deSNavdeep Parhar m0->m_flags |= M_TSTMP; 20731486d2deSNavdeep Parhar #endif 20741486d2deSNavdeep Parhar } 20751486d2deSNavdeep Parhar 207650575ce1SAndrew Gallatin #ifdef NUMA 207750575ce1SAndrew Gallatin m0->m_pkthdr.numa_domain = ifp->if_numa_domain; 207850575ce1SAndrew Gallatin #endif 2079a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 2080a4a4ad2dSNavdeep Parhar if (rxq->iq.flags & IQ_LRO_ENABLED && tnl_type == 0 && 20819087a3dfSNavdeep Parhar (M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV4 || 20829087a3dfSNavdeep Parhar M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV6)) { 208346f48ee5SNavdeep Parhar if (sort_before_lro(lro)) { 208446f48ee5SNavdeep Parhar tcp_lro_queue_mbuf(lro, m0); 208546f48ee5SNavdeep Parhar return (0); /* queued for sort, then LRO */ 208646f48ee5SNavdeep Parhar } 208746f48ee5SNavdeep Parhar if (tcp_lro_rx(lro, m0, 0) == 0) 208846f48ee5SNavdeep Parhar return (0); /* queued for LRO */ 208946f48ee5SNavdeep Parhar } 209054e4ee71SNavdeep Parhar #endif 20917d29df59SNavdeep Parhar ifp->if_input(ifp, m0); 209254e4ee71SNavdeep Parhar 2093733b9277SNavdeep Parhar return (0); 209454e4ee71SNavdeep Parhar } 209554e4ee71SNavdeep Parhar 2096733b9277SNavdeep Parhar /* 20977951040fSNavdeep Parhar * Must drain the wrq or make sure that someone else will. 20987951040fSNavdeep Parhar */ 20997951040fSNavdeep Parhar static void 21007951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n) 21017951040fSNavdeep Parhar { 21027951040fSNavdeep Parhar struct sge_wrq *wrq = arg; 21037951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 21047951040fSNavdeep Parhar 21057951040fSNavdeep Parhar EQ_LOCK(eq); 21067951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 21077951040fSNavdeep Parhar drain_wrq_wr_list(wrq->adapter, wrq); 21087951040fSNavdeep Parhar EQ_UNLOCK(eq); 21097951040fSNavdeep Parhar } 21107951040fSNavdeep Parhar 21117951040fSNavdeep Parhar static void 21127951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq) 21137951040fSNavdeep Parhar { 21147951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 21157951040fSNavdeep Parhar u_int available, dbdiff; /* # of hardware descriptors */ 21167951040fSNavdeep Parhar u_int n; 21177951040fSNavdeep Parhar struct wrqe *wr; 21187951040fSNavdeep Parhar struct fw_eth_tx_pkt_wr *dst; /* any fw WR struct will do */ 21197951040fSNavdeep Parhar 21207951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 21217951040fSNavdeep Parhar MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs)); 21227951040fSNavdeep Parhar wr = STAILQ_FIRST(&wrq->wr_list); 21237951040fSNavdeep Parhar MPASS(wr != NULL); /* Must be called with something useful to do */ 2124cda2ab0eSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 2125cda2ab0eSNavdeep Parhar dbdiff = 0; 21267951040fSNavdeep Parhar 21277951040fSNavdeep Parhar do { 21287951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 21297951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 21307951040fSNavdeep Parhar available = eq->sidx - 1; 21317951040fSNavdeep Parhar else 21327951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 21337951040fSNavdeep Parhar 21347951040fSNavdeep Parhar MPASS(wr->wrq == wrq); 21357951040fSNavdeep Parhar n = howmany(wr->wr_len, EQ_ESIZE); 21367951040fSNavdeep Parhar if (available < n) 2137cda2ab0eSNavdeep Parhar break; 21387951040fSNavdeep Parhar 21397951040fSNavdeep Parhar dst = (void *)&eq->desc[eq->pidx]; 21407951040fSNavdeep Parhar if (__predict_true(eq->sidx - eq->pidx > n)) { 21417951040fSNavdeep Parhar /* Won't wrap, won't end exactly at the status page. */ 21427951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, wr->wr_len); 21437951040fSNavdeep Parhar eq->pidx += n; 21447951040fSNavdeep Parhar } else { 21457951040fSNavdeep Parhar int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE; 21467951040fSNavdeep Parhar 21477951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, first_portion); 21487951040fSNavdeep Parhar if (wr->wr_len > first_portion) { 21497951040fSNavdeep Parhar bcopy(&wr->wr[first_portion], &eq->desc[0], 21507951040fSNavdeep Parhar wr->wr_len - first_portion); 21517951040fSNavdeep Parhar } 21527951040fSNavdeep Parhar eq->pidx = n - (eq->sidx - eq->pidx); 21537951040fSNavdeep Parhar } 21540459a175SNavdeep Parhar wrq->tx_wrs_copied++; 21557951040fSNavdeep Parhar 21567951040fSNavdeep Parhar if (available < eq->sidx / 4 && 21577951040fSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 2158ddf09ad6SNavdeep Parhar /* 2159ddf09ad6SNavdeep Parhar * XXX: This is not 100% reliable with some 2160ddf09ad6SNavdeep Parhar * types of WRs. But this is a very unusual 2161ddf09ad6SNavdeep Parhar * situation for an ofld/ctrl queue anyway. 2162ddf09ad6SNavdeep Parhar */ 21637951040fSNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 21647951040fSNavdeep Parhar F_FW_WR_EQUEQ); 21657951040fSNavdeep Parhar } 21667951040fSNavdeep Parhar 21677951040fSNavdeep Parhar dbdiff += n; 21687951040fSNavdeep Parhar if (dbdiff >= 16) { 21697951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 21707951040fSNavdeep Parhar dbdiff = 0; 21717951040fSNavdeep Parhar } 21727951040fSNavdeep Parhar 21737951040fSNavdeep Parhar STAILQ_REMOVE_HEAD(&wrq->wr_list, link); 21747951040fSNavdeep Parhar free_wrqe(wr); 21757951040fSNavdeep Parhar MPASS(wrq->nwr_pending > 0); 21767951040fSNavdeep Parhar wrq->nwr_pending--; 21777951040fSNavdeep Parhar MPASS(wrq->ndesc_needed >= n); 21787951040fSNavdeep Parhar wrq->ndesc_needed -= n; 21797951040fSNavdeep Parhar } while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL); 21807951040fSNavdeep Parhar 21817951040fSNavdeep Parhar if (dbdiff) 21827951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 21837951040fSNavdeep Parhar } 21847951040fSNavdeep Parhar 21857951040fSNavdeep Parhar /* 2186733b9277SNavdeep Parhar * Doesn't fail. Holds on to work requests it can't send right away. 2187733b9277SNavdeep Parhar */ 218809fe6320SNavdeep Parhar void 218909fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr) 2190733b9277SNavdeep Parhar { 2191733b9277SNavdeep Parhar #ifdef INVARIANTS 21927951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 2193733b9277SNavdeep Parhar #endif 2194733b9277SNavdeep Parhar 21957951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 21967951040fSNavdeep Parhar MPASS(wr != NULL); 21977951040fSNavdeep Parhar MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN); 21987951040fSNavdeep Parhar MPASS((wr->wr_len & 0x7) == 0); 2199733b9277SNavdeep Parhar 22007951040fSNavdeep Parhar STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link); 22017951040fSNavdeep Parhar wrq->nwr_pending++; 22027951040fSNavdeep Parhar wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE); 2203733b9277SNavdeep Parhar 22047951040fSNavdeep Parhar if (!TAILQ_EMPTY(&wrq->incomplete_wrs)) 22057951040fSNavdeep Parhar return; /* commit_wrq_wr will drain wr_list as well. */ 2206733b9277SNavdeep Parhar 22077951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 2208733b9277SNavdeep Parhar 22097951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 22107951040fSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 221154e4ee71SNavdeep Parhar } 221254e4ee71SNavdeep Parhar 221354e4ee71SNavdeep Parhar void 221454e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp) 221554e4ee71SNavdeep Parhar { 2216fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 22177c228be3SNavdeep Parhar struct adapter *sc = vi->adapter; 221854e4ee71SNavdeep Parhar struct sge_rxq *rxq; 22196eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 22206eb3180fSNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 22216eb3180fSNavdeep Parhar #endif 222254e4ee71SNavdeep Parhar struct sge_fl *fl; 22236a59b994SNavdeep Parhar int i, maxp; 222454e4ee71SNavdeep Parhar 22256a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, false); 2226fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 222754e4ee71SNavdeep Parhar fl = &rxq->fl; 222854e4ee71SNavdeep Parhar 222954e4ee71SNavdeep Parhar FL_LOCK(fl); 223046e1e307SNavdeep Parhar fl->zidx = find_refill_source(sc, maxp, 223146e1e307SNavdeep Parhar fl->flags & FL_BUF_PACKING); 223254e4ee71SNavdeep Parhar FL_UNLOCK(fl); 223354e4ee71SNavdeep Parhar } 22346eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 22356a59b994SNavdeep Parhar maxp = max_rx_payload(sc, ifp, true); 2236fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 22376eb3180fSNavdeep Parhar fl = &ofld_rxq->fl; 22386eb3180fSNavdeep Parhar 22396eb3180fSNavdeep Parhar FL_LOCK(fl); 224046e1e307SNavdeep Parhar fl->zidx = find_refill_source(sc, maxp, 224146e1e307SNavdeep Parhar fl->flags & FL_BUF_PACKING); 22426eb3180fSNavdeep Parhar FL_UNLOCK(fl); 22436eb3180fSNavdeep Parhar } 22446eb3180fSNavdeep Parhar #endif 224554e4ee71SNavdeep Parhar } 224654e4ee71SNavdeep Parhar 22477951040fSNavdeep Parhar static inline int 22487951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m) 2249733b9277SNavdeep Parhar { 22500835ddc7SNavdeep Parhar 22517951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 2252a4a4ad2dSNavdeep Parhar KASSERT(m->m_pkthdr.inner_l5hlen > 0, 22537951040fSNavdeep Parhar ("%s: mbuf %p missing information on # of segments.", __func__, m)); 22547951040fSNavdeep Parhar 2255a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.inner_l5hlen); 22567951040fSNavdeep Parhar } 22577951040fSNavdeep Parhar 22587951040fSNavdeep Parhar static inline void 22597951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs) 22607951040fSNavdeep Parhar { 22617951040fSNavdeep Parhar 22627951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 2263a4a4ad2dSNavdeep Parhar m->m_pkthdr.inner_l5hlen = nsegs; 22647951040fSNavdeep Parhar } 22657951040fSNavdeep Parhar 22667951040fSNavdeep Parhar static inline int 22675cdaef71SJohn Baldwin mbuf_cflags(struct mbuf *m) 22685cdaef71SJohn Baldwin { 22695cdaef71SJohn Baldwin 22705cdaef71SJohn Baldwin M_ASSERTPKTHDR(m); 22715cdaef71SJohn Baldwin return (m->m_pkthdr.PH_loc.eight[4]); 22725cdaef71SJohn Baldwin } 22735cdaef71SJohn Baldwin 22745cdaef71SJohn Baldwin static inline void 22755cdaef71SJohn Baldwin set_mbuf_cflags(struct mbuf *m, uint8_t flags) 22765cdaef71SJohn Baldwin { 22775cdaef71SJohn Baldwin 22785cdaef71SJohn Baldwin M_ASSERTPKTHDR(m); 22795cdaef71SJohn Baldwin m->m_pkthdr.PH_loc.eight[4] = flags; 22805cdaef71SJohn Baldwin } 22815cdaef71SJohn Baldwin 22825cdaef71SJohn Baldwin static inline int 22837951040fSNavdeep Parhar mbuf_len16(struct mbuf *m) 22847951040fSNavdeep Parhar { 22857951040fSNavdeep Parhar int n; 22867951040fSNavdeep Parhar 22877951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 22887951040fSNavdeep Parhar n = m->m_pkthdr.PH_loc.eight[0]; 2289bddf7343SJohn Baldwin if (!(mbuf_cflags(m) & MC_TLS)) 22907951040fSNavdeep Parhar MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16); 22917951040fSNavdeep Parhar 22927951040fSNavdeep Parhar return (n); 22937951040fSNavdeep Parhar } 22947951040fSNavdeep Parhar 22957951040fSNavdeep Parhar static inline void 22967951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16) 22977951040fSNavdeep Parhar { 22987951040fSNavdeep Parhar 22997951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 230030e3f2b4SNavdeep Parhar if (!(mbuf_cflags(m) & MC_TLS)) 230130e3f2b4SNavdeep Parhar MPASS(len16 > 0 && len16 <= SGE_MAX_WR_LEN / 16); 23027951040fSNavdeep Parhar m->m_pkthdr.PH_loc.eight[0] = len16; 23037951040fSNavdeep Parhar } 23047951040fSNavdeep Parhar 2305786099deSNavdeep Parhar #ifdef RATELIMIT 2306786099deSNavdeep Parhar static inline int 2307786099deSNavdeep Parhar mbuf_eo_nsegs(struct mbuf *m) 2308786099deSNavdeep Parhar { 2309786099deSNavdeep Parhar 2310786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2311786099deSNavdeep Parhar return (m->m_pkthdr.PH_loc.eight[1]); 2312786099deSNavdeep Parhar } 2313786099deSNavdeep Parhar 2314ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2315786099deSNavdeep Parhar static inline void 2316786099deSNavdeep Parhar set_mbuf_eo_nsegs(struct mbuf *m, uint8_t nsegs) 2317786099deSNavdeep Parhar { 2318786099deSNavdeep Parhar 2319786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2320786099deSNavdeep Parhar m->m_pkthdr.PH_loc.eight[1] = nsegs; 2321786099deSNavdeep Parhar } 2322ffbb373cSNavdeep Parhar #endif 2323786099deSNavdeep Parhar 2324786099deSNavdeep Parhar static inline int 2325786099deSNavdeep Parhar mbuf_eo_len16(struct mbuf *m) 2326786099deSNavdeep Parhar { 2327786099deSNavdeep Parhar int n; 2328786099deSNavdeep Parhar 2329786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2330786099deSNavdeep Parhar n = m->m_pkthdr.PH_loc.eight[2]; 2331786099deSNavdeep Parhar MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16); 2332786099deSNavdeep Parhar 2333786099deSNavdeep Parhar return (n); 2334786099deSNavdeep Parhar } 2335786099deSNavdeep Parhar 2336ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2337786099deSNavdeep Parhar static inline void 2338786099deSNavdeep Parhar set_mbuf_eo_len16(struct mbuf *m, uint8_t len16) 2339786099deSNavdeep Parhar { 2340786099deSNavdeep Parhar 2341786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2342786099deSNavdeep Parhar m->m_pkthdr.PH_loc.eight[2] = len16; 2343786099deSNavdeep Parhar } 2344ffbb373cSNavdeep Parhar #endif 2345786099deSNavdeep Parhar 2346786099deSNavdeep Parhar static inline int 2347786099deSNavdeep Parhar mbuf_eo_tsclk_tsoff(struct mbuf *m) 2348786099deSNavdeep Parhar { 2349786099deSNavdeep Parhar 2350786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2351786099deSNavdeep Parhar return (m->m_pkthdr.PH_loc.eight[3]); 2352786099deSNavdeep Parhar } 2353786099deSNavdeep Parhar 2354ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2355786099deSNavdeep Parhar static inline void 2356786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(struct mbuf *m, uint8_t tsclk_tsoff) 2357786099deSNavdeep Parhar { 2358786099deSNavdeep Parhar 2359786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2360786099deSNavdeep Parhar m->m_pkthdr.PH_loc.eight[3] = tsclk_tsoff; 2361786099deSNavdeep Parhar } 2362ffbb373cSNavdeep Parhar #endif 2363786099deSNavdeep Parhar 2364786099deSNavdeep Parhar static inline int 236556fb710fSJohn Baldwin needs_eo(struct m_snd_tag *mst) 2366786099deSNavdeep Parhar { 2367786099deSNavdeep Parhar 2368c782ea8bSJohn Baldwin return (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_RATE_LIMIT); 2369786099deSNavdeep Parhar } 2370786099deSNavdeep Parhar #endif 2371786099deSNavdeep Parhar 23725cdaef71SJohn Baldwin /* 23735cdaef71SJohn Baldwin * Try to allocate an mbuf to contain a raw work request. To make it 23745cdaef71SJohn Baldwin * easy to construct the work request, don't allocate a chain but a 23755cdaef71SJohn Baldwin * single mbuf. 23765cdaef71SJohn Baldwin */ 23775cdaef71SJohn Baldwin struct mbuf * 23785cdaef71SJohn Baldwin alloc_wr_mbuf(int len, int how) 23795cdaef71SJohn Baldwin { 23805cdaef71SJohn Baldwin struct mbuf *m; 23815cdaef71SJohn Baldwin 23825cdaef71SJohn Baldwin if (len <= MHLEN) 23835cdaef71SJohn Baldwin m = m_gethdr(how, MT_DATA); 23845cdaef71SJohn Baldwin else if (len <= MCLBYTES) 23855cdaef71SJohn Baldwin m = m_getcl(how, MT_DATA, M_PKTHDR); 23865cdaef71SJohn Baldwin else 23875cdaef71SJohn Baldwin m = NULL; 23885cdaef71SJohn Baldwin if (m == NULL) 23895cdaef71SJohn Baldwin return (NULL); 23905cdaef71SJohn Baldwin m->m_pkthdr.len = len; 23915cdaef71SJohn Baldwin m->m_len = len; 23925cdaef71SJohn Baldwin set_mbuf_cflags(m, MC_RAW_WR); 23935cdaef71SJohn Baldwin set_mbuf_len16(m, howmany(len, 16)); 23945cdaef71SJohn Baldwin return (m); 23955cdaef71SJohn Baldwin } 23965cdaef71SJohn Baldwin 2397a4a4ad2dSNavdeep Parhar static inline bool 2398c0236bd9SNavdeep Parhar needs_hwcsum(struct mbuf *m) 2399c0236bd9SNavdeep Parhar { 2400a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP | CSUM_IP_UDP | CSUM_IP_TCP | 2401a4a4ad2dSNavdeep Parhar CSUM_IP_TSO | CSUM_INNER_IP | CSUM_INNER_IP_UDP | 2402a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO | CSUM_IP6_UDP | 2403a4a4ad2dSNavdeep Parhar CSUM_IP6_TCP | CSUM_IP6_TSO | CSUM_INNER_IP6_UDP | 2404a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO; 2405c0236bd9SNavdeep Parhar 2406c0236bd9SNavdeep Parhar M_ASSERTPKTHDR(m); 2407c0236bd9SNavdeep Parhar 2408a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2409c0236bd9SNavdeep Parhar } 2410c0236bd9SNavdeep Parhar 2411a4a4ad2dSNavdeep Parhar static inline bool 24127951040fSNavdeep Parhar needs_tso(struct mbuf *m) 24137951040fSNavdeep Parhar { 2414a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_TSO | CSUM_IP6_TSO | 2415a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO; 24167951040fSNavdeep Parhar 24177951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 24187951040fSNavdeep Parhar 2419a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 24207951040fSNavdeep Parhar } 24217951040fSNavdeep Parhar 2422a4a4ad2dSNavdeep Parhar static inline bool 2423a4a4ad2dSNavdeep Parhar needs_vxlan_csum(struct mbuf *m) 2424a4a4ad2dSNavdeep Parhar { 2425a4a4ad2dSNavdeep Parhar 2426a4a4ad2dSNavdeep Parhar M_ASSERTPKTHDR(m); 2427a4a4ad2dSNavdeep Parhar 2428a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & CSUM_ENCAP_VXLAN); 2429a4a4ad2dSNavdeep Parhar } 2430a4a4ad2dSNavdeep Parhar 2431a4a4ad2dSNavdeep Parhar static inline bool 2432a4a4ad2dSNavdeep Parhar needs_vxlan_tso(struct mbuf *m) 2433a4a4ad2dSNavdeep Parhar { 2434a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_ENCAP_VXLAN | CSUM_INNER_IP_TSO | 2435a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TSO; 2436a4a4ad2dSNavdeep Parhar 2437a4a4ad2dSNavdeep Parhar M_ASSERTPKTHDR(m); 2438a4a4ad2dSNavdeep Parhar 2439a4a4ad2dSNavdeep Parhar return ((m->m_pkthdr.csum_flags & csum_flags) != 0 && 2440a4a4ad2dSNavdeep Parhar (m->m_pkthdr.csum_flags & csum_flags) != CSUM_ENCAP_VXLAN); 2441a4a4ad2dSNavdeep Parhar } 2442a4a4ad2dSNavdeep Parhar 2443ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 2444a4a4ad2dSNavdeep Parhar static inline bool 2445a4a4ad2dSNavdeep Parhar needs_inner_tcp_csum(struct mbuf *m) 2446a4a4ad2dSNavdeep Parhar { 2447a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO; 2448a4a4ad2dSNavdeep Parhar 2449a4a4ad2dSNavdeep Parhar M_ASSERTPKTHDR(m); 2450a4a4ad2dSNavdeep Parhar 2451a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2452a4a4ad2dSNavdeep Parhar } 2453ffbb373cSNavdeep Parhar #endif 2454a4a4ad2dSNavdeep Parhar 2455a4a4ad2dSNavdeep Parhar static inline bool 24567951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m) 24577951040fSNavdeep Parhar { 2458a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP | CSUM_IP_TSO | CSUM_INNER_IP | 2459a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_TSO; 24607951040fSNavdeep Parhar 24617951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 24627951040fSNavdeep Parhar 2463a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 24647951040fSNavdeep Parhar } 24657951040fSNavdeep Parhar 2466a4a4ad2dSNavdeep Parhar static inline bool 2467a4a4ad2dSNavdeep Parhar needs_outer_tcp_csum(struct mbuf *m) 2468c0236bd9SNavdeep Parhar { 2469a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_TCP | CSUM_IP_TSO | CSUM_IP6_TCP | 2470a4a4ad2dSNavdeep Parhar CSUM_IP6_TSO; 2471c0236bd9SNavdeep Parhar 2472c0236bd9SNavdeep Parhar M_ASSERTPKTHDR(m); 2473a4a4ad2dSNavdeep Parhar 2474a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2475c0236bd9SNavdeep Parhar } 2476c0236bd9SNavdeep Parhar 2477c0236bd9SNavdeep Parhar #ifdef RATELIMIT 2478a4a4ad2dSNavdeep Parhar static inline bool 2479a4a4ad2dSNavdeep Parhar needs_outer_l4_csum(struct mbuf *m) 24807951040fSNavdeep Parhar { 2481a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP_TCP | CSUM_IP_TSO | 2482a4a4ad2dSNavdeep Parhar CSUM_IP6_UDP | CSUM_IP6_TCP | CSUM_IP6_TSO; 24837951040fSNavdeep Parhar 24847951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 24857951040fSNavdeep Parhar 2486a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 24877951040fSNavdeep Parhar } 24887951040fSNavdeep Parhar 2489a4a4ad2dSNavdeep Parhar static inline bool 2490a4a4ad2dSNavdeep Parhar needs_outer_udp_csum(struct mbuf *m) 2491786099deSNavdeep Parhar { 2492a4a4ad2dSNavdeep Parhar const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP6_UDP; 2493786099deSNavdeep Parhar 2494786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2495a4a4ad2dSNavdeep Parhar 2496a4a4ad2dSNavdeep Parhar return (m->m_pkthdr.csum_flags & csum_flags); 2497786099deSNavdeep Parhar } 2498c3fce948SNavdeep Parhar #endif 2499786099deSNavdeep Parhar 2500a4a4ad2dSNavdeep Parhar static inline bool 25017951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m) 25027951040fSNavdeep Parhar { 25037951040fSNavdeep Parhar 25047951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 25057951040fSNavdeep Parhar 2506a6a8ff35SNavdeep Parhar return (m->m_flags & M_VLANTAG); 25077951040fSNavdeep Parhar } 25087951040fSNavdeep Parhar 250994e6b3feSNavdeep Parhar #if defined(INET) || defined(INET6) 25107951040fSNavdeep Parhar static void * 25117951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len) 25127951040fSNavdeep Parhar { 25137951040fSNavdeep Parhar struct mbuf *m = *pm; 25147951040fSNavdeep Parhar int offset = *poffset; 25157951040fSNavdeep Parhar uintptr_t p = 0; 25167951040fSNavdeep Parhar 25177951040fSNavdeep Parhar MPASS(len > 0); 25187951040fSNavdeep Parhar 2519e06ab612SJohn Baldwin for (;;) { 25207951040fSNavdeep Parhar if (offset + len < m->m_len) { 25217951040fSNavdeep Parhar offset += len; 25227951040fSNavdeep Parhar p = mtod(m, uintptr_t) + offset; 25237951040fSNavdeep Parhar break; 25247951040fSNavdeep Parhar } 25257951040fSNavdeep Parhar len -= m->m_len - offset; 25267951040fSNavdeep Parhar m = m->m_next; 25277951040fSNavdeep Parhar offset = 0; 25287951040fSNavdeep Parhar MPASS(m != NULL); 25297951040fSNavdeep Parhar } 25307951040fSNavdeep Parhar *poffset = offset; 25317951040fSNavdeep Parhar *pm = m; 25327951040fSNavdeep Parhar return ((void *)p); 25337951040fSNavdeep Parhar } 253494e6b3feSNavdeep Parhar #endif 25357951040fSNavdeep Parhar 2536d76bbe17SJohn Baldwin static inline int 2537d76bbe17SJohn Baldwin count_mbuf_ext_pgs(struct mbuf *m, int skip, vm_paddr_t *nextaddr) 2538d76bbe17SJohn Baldwin { 2539d76bbe17SJohn Baldwin vm_paddr_t paddr; 2540d76bbe17SJohn Baldwin int i, len, off, pglen, pgoff, seglen, segoff; 2541d76bbe17SJohn Baldwin int nsegs = 0; 2542d76bbe17SJohn Baldwin 2543365e8da4SGleb Smirnoff M_ASSERTEXTPG(m); 2544d76bbe17SJohn Baldwin off = mtod(m, vm_offset_t); 2545d76bbe17SJohn Baldwin len = m->m_len; 2546d76bbe17SJohn Baldwin off += skip; 2547d76bbe17SJohn Baldwin len -= skip; 2548d76bbe17SJohn Baldwin 25497b6c99d0SGleb Smirnoff if (m->m_epg_hdrlen != 0) { 25507b6c99d0SGleb Smirnoff if (off >= m->m_epg_hdrlen) { 25517b6c99d0SGleb Smirnoff off -= m->m_epg_hdrlen; 2552d76bbe17SJohn Baldwin } else { 25537b6c99d0SGleb Smirnoff seglen = m->m_epg_hdrlen - off; 2554d76bbe17SJohn Baldwin segoff = off; 2555d76bbe17SJohn Baldwin seglen = min(seglen, len); 2556d76bbe17SJohn Baldwin off = 0; 2557d76bbe17SJohn Baldwin len -= seglen; 2558d76bbe17SJohn Baldwin paddr = pmap_kextract( 25590c103266SGleb Smirnoff (vm_offset_t)&m->m_epg_hdr[segoff]); 2560d76bbe17SJohn Baldwin if (*nextaddr != paddr) 2561d76bbe17SJohn Baldwin nsegs++; 2562d76bbe17SJohn Baldwin *nextaddr = paddr + seglen; 2563d76bbe17SJohn Baldwin } 2564d76bbe17SJohn Baldwin } 25657b6c99d0SGleb Smirnoff pgoff = m->m_epg_1st_off; 25667b6c99d0SGleb Smirnoff for (i = 0; i < m->m_epg_npgs && len > 0; i++) { 2567c4ee38f8SGleb Smirnoff pglen = m_epg_pagelen(m, i, pgoff); 2568d76bbe17SJohn Baldwin if (off >= pglen) { 2569d76bbe17SJohn Baldwin off -= pglen; 2570d76bbe17SJohn Baldwin pgoff = 0; 2571d76bbe17SJohn Baldwin continue; 2572d76bbe17SJohn Baldwin } 2573d76bbe17SJohn Baldwin seglen = pglen - off; 2574d76bbe17SJohn Baldwin segoff = pgoff + off; 2575d76bbe17SJohn Baldwin off = 0; 2576d76bbe17SJohn Baldwin seglen = min(seglen, len); 2577d76bbe17SJohn Baldwin len -= seglen; 25780c103266SGleb Smirnoff paddr = m->m_epg_pa[i] + segoff; 2579d76bbe17SJohn Baldwin if (*nextaddr != paddr) 2580d76bbe17SJohn Baldwin nsegs++; 2581d76bbe17SJohn Baldwin *nextaddr = paddr + seglen; 2582d76bbe17SJohn Baldwin pgoff = 0; 2583d76bbe17SJohn Baldwin }; 2584d76bbe17SJohn Baldwin if (len != 0) { 25857b6c99d0SGleb Smirnoff seglen = min(len, m->m_epg_trllen - off); 2586d76bbe17SJohn Baldwin len -= seglen; 25870c103266SGleb Smirnoff paddr = pmap_kextract((vm_offset_t)&m->m_epg_trail[off]); 2588d76bbe17SJohn Baldwin if (*nextaddr != paddr) 2589d76bbe17SJohn Baldwin nsegs++; 2590d76bbe17SJohn Baldwin *nextaddr = paddr + seglen; 2591d76bbe17SJohn Baldwin } 2592d76bbe17SJohn Baldwin 2593d76bbe17SJohn Baldwin return (nsegs); 2594d76bbe17SJohn Baldwin } 2595d76bbe17SJohn Baldwin 2596d76bbe17SJohn Baldwin 25977951040fSNavdeep Parhar /* 25987951040fSNavdeep Parhar * Can deal with empty mbufs in the chain that have m_len = 0, but the chain 2599786099deSNavdeep Parhar * must have at least one mbuf that's not empty. It is possible for this 2600786099deSNavdeep Parhar * routine to return 0 if skip accounts for all the contents of the mbuf chain. 26017951040fSNavdeep Parhar */ 26027951040fSNavdeep Parhar static inline int 2603d76bbe17SJohn Baldwin count_mbuf_nsegs(struct mbuf *m, int skip, uint8_t *cflags) 26047951040fSNavdeep Parhar { 2605d76bbe17SJohn Baldwin vm_paddr_t nextaddr, paddr; 260677e9044cSNavdeep Parhar vm_offset_t va; 26077951040fSNavdeep Parhar int len, nsegs; 26087951040fSNavdeep Parhar 2609786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 2610786099deSNavdeep Parhar MPASS(m->m_pkthdr.len > 0); 2611786099deSNavdeep Parhar MPASS(m->m_pkthdr.len >= skip); 26127951040fSNavdeep Parhar 26137951040fSNavdeep Parhar nsegs = 0; 2614d76bbe17SJohn Baldwin nextaddr = 0; 26157951040fSNavdeep Parhar for (; m; m = m->m_next) { 26167951040fSNavdeep Parhar len = m->m_len; 26177951040fSNavdeep Parhar if (__predict_false(len == 0)) 26187951040fSNavdeep Parhar continue; 2619786099deSNavdeep Parhar if (skip >= len) { 2620786099deSNavdeep Parhar skip -= len; 2621786099deSNavdeep Parhar continue; 2622786099deSNavdeep Parhar } 26236edfd179SGleb Smirnoff if ((m->m_flags & M_EXTPG) != 0) { 2624d76bbe17SJohn Baldwin *cflags |= MC_NOMAP; 2625d76bbe17SJohn Baldwin nsegs += count_mbuf_ext_pgs(m, skip, &nextaddr); 2626d76bbe17SJohn Baldwin skip = 0; 2627d76bbe17SJohn Baldwin continue; 2628d76bbe17SJohn Baldwin } 2629786099deSNavdeep Parhar va = mtod(m, vm_offset_t) + skip; 2630786099deSNavdeep Parhar len -= skip; 2631786099deSNavdeep Parhar skip = 0; 2632d76bbe17SJohn Baldwin paddr = pmap_kextract(va); 2633786099deSNavdeep Parhar nsegs += sglist_count((void *)(uintptr_t)va, len); 2634d76bbe17SJohn Baldwin if (paddr == nextaddr) 26357951040fSNavdeep Parhar nsegs--; 2636d76bbe17SJohn Baldwin nextaddr = pmap_kextract(va + len - 1) + 1; 26377951040fSNavdeep Parhar } 26387951040fSNavdeep Parhar 26397951040fSNavdeep Parhar return (nsegs); 26407951040fSNavdeep Parhar } 26417951040fSNavdeep Parhar 26427951040fSNavdeep Parhar /* 2643a4a4ad2dSNavdeep Parhar * The maximum number of segments that can fit in a WR. 2644a4a4ad2dSNavdeep Parhar */ 2645a4a4ad2dSNavdeep Parhar static int 264630e3f2b4SNavdeep Parhar max_nsegs_allowed(struct mbuf *m, bool vm_wr) 2647a4a4ad2dSNavdeep Parhar { 2648a4a4ad2dSNavdeep Parhar 264930e3f2b4SNavdeep Parhar if (vm_wr) { 265030e3f2b4SNavdeep Parhar if (needs_tso(m)) 265130e3f2b4SNavdeep Parhar return (TX_SGL_SEGS_VM_TSO); 265230e3f2b4SNavdeep Parhar return (TX_SGL_SEGS_VM); 265330e3f2b4SNavdeep Parhar } 265430e3f2b4SNavdeep Parhar 2655a4a4ad2dSNavdeep Parhar if (needs_tso(m)) { 2656a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m)) 2657a4a4ad2dSNavdeep Parhar return (TX_SGL_SEGS_VXLAN_TSO); 2658a4a4ad2dSNavdeep Parhar else 2659a4a4ad2dSNavdeep Parhar return (TX_SGL_SEGS_TSO); 2660a4a4ad2dSNavdeep Parhar } 2661a4a4ad2dSNavdeep Parhar 2662a4a4ad2dSNavdeep Parhar return (TX_SGL_SEGS); 2663a4a4ad2dSNavdeep Parhar } 2664a4a4ad2dSNavdeep Parhar 2665b9820bcaSNavdeep Parhar static struct timeval txerr_ratecheck = {0}; 2666b9820bcaSNavdeep Parhar static const struct timeval txerr_interval = {3, 0}; 2667b9820bcaSNavdeep Parhar 2668a4a4ad2dSNavdeep Parhar /* 26697951040fSNavdeep Parhar * Analyze the mbuf to determine its tx needs. The mbuf passed in may change: 26707951040fSNavdeep Parhar * a) caller can assume it's been freed if this function returns with an error. 26717951040fSNavdeep Parhar * b) it may get defragged up if the gather list is too long for the hardware. 26727951040fSNavdeep Parhar */ 26737951040fSNavdeep Parhar int 267430e3f2b4SNavdeep Parhar parse_pkt(struct mbuf **mp, bool vm_wr) 26757951040fSNavdeep Parhar { 26767951040fSNavdeep Parhar struct mbuf *m0 = *mp, *m; 267739d5cbdcSNavdeep Parhar int rc, nsegs, defragged = 0; 26787951040fSNavdeep Parhar struct ether_header *eh; 267939d5cbdcSNavdeep Parhar #ifdef INET 26807951040fSNavdeep Parhar void *l3hdr; 268139d5cbdcSNavdeep Parhar #endif 26827951040fSNavdeep Parhar #if defined(INET) || defined(INET6) 268339d5cbdcSNavdeep Parhar int offset; 26847951040fSNavdeep Parhar struct tcphdr *tcp; 26857951040fSNavdeep Parhar #endif 2686bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT) 268756fb710fSJohn Baldwin struct m_snd_tag *mst; 2688e38a50e8SJohn Baldwin #endif 26897951040fSNavdeep Parhar uint16_t eh_type; 2690d76bbe17SJohn Baldwin uint8_t cflags; 26917951040fSNavdeep Parhar 2692d76bbe17SJohn Baldwin cflags = 0; 26937951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 26947951040fSNavdeep Parhar if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) { 26957951040fSNavdeep Parhar rc = EINVAL; 26967951040fSNavdeep Parhar fail: 26977951040fSNavdeep Parhar m_freem(m0); 26987951040fSNavdeep Parhar *mp = NULL; 26997951040fSNavdeep Parhar return (rc); 27007951040fSNavdeep Parhar } 27017951040fSNavdeep Parhar restart: 27027951040fSNavdeep Parhar /* 27037951040fSNavdeep Parhar * First count the number of gather list segments in the payload. 27047951040fSNavdeep Parhar * Defrag the mbuf if nsegs exceeds the hardware limit. 27057951040fSNavdeep Parhar */ 27067951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 27077951040fSNavdeep Parhar MPASS(m0->m_pkthdr.len > 0); 2708d76bbe17SJohn Baldwin nsegs = count_mbuf_nsegs(m0, 0, &cflags); 2709bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT) 2710e38a50e8SJohn Baldwin if (m0->m_pkthdr.csum_flags & CSUM_SND_TAG) 271156fb710fSJohn Baldwin mst = m0->m_pkthdr.snd_tag; 2712e38a50e8SJohn Baldwin else 271356fb710fSJohn Baldwin mst = NULL; 2714e38a50e8SJohn Baldwin #endif 2715bddf7343SJohn Baldwin #ifdef KERN_TLS 2716c782ea8bSJohn Baldwin if (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_TLS) { 2717bddf7343SJohn Baldwin int len16; 2718bddf7343SJohn Baldwin 2719bddf7343SJohn Baldwin cflags |= MC_TLS; 2720bddf7343SJohn Baldwin set_mbuf_cflags(m0, cflags); 2721bddf7343SJohn Baldwin rc = t6_ktls_parse_pkt(m0, &nsegs, &len16); 2722bddf7343SJohn Baldwin if (rc != 0) 2723bddf7343SJohn Baldwin goto fail; 2724bddf7343SJohn Baldwin set_mbuf_nsegs(m0, nsegs); 2725bddf7343SJohn Baldwin set_mbuf_len16(m0, len16); 2726bddf7343SJohn Baldwin return (0); 2727bddf7343SJohn Baldwin } 2728bddf7343SJohn Baldwin #endif 272930e3f2b4SNavdeep Parhar if (nsegs > max_nsegs_allowed(m0, vm_wr)) { 27307054f6ecSNavdeep Parhar if (defragged++ > 0) { 27317951040fSNavdeep Parhar rc = EFBIG; 27327951040fSNavdeep Parhar goto fail; 27337951040fSNavdeep Parhar } 27347054f6ecSNavdeep Parhar counter_u64_add(defrags, 1); 27357054f6ecSNavdeep Parhar if ((m = m_defrag(m0, M_NOWAIT)) == NULL) { 27367054f6ecSNavdeep Parhar rc = ENOMEM; 27377054f6ecSNavdeep Parhar goto fail; 27387054f6ecSNavdeep Parhar } 27397951040fSNavdeep Parhar *mp = m0 = m; /* update caller's copy after defrag */ 27407951040fSNavdeep Parhar goto restart; 27417951040fSNavdeep Parhar } 27427951040fSNavdeep Parhar 2743d76bbe17SJohn Baldwin if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN && 2744d76bbe17SJohn Baldwin !(cflags & MC_NOMAP))) { 27457054f6ecSNavdeep Parhar counter_u64_add(pullups, 1); 27467951040fSNavdeep Parhar m0 = m_pullup(m0, m0->m_pkthdr.len); 27477951040fSNavdeep Parhar if (m0 == NULL) { 27487951040fSNavdeep Parhar /* Should have left well enough alone. */ 27497951040fSNavdeep Parhar rc = EFBIG; 27507951040fSNavdeep Parhar goto fail; 27517951040fSNavdeep Parhar } 27527951040fSNavdeep Parhar *mp = m0; /* update caller's copy after pullup */ 27537951040fSNavdeep Parhar goto restart; 27547951040fSNavdeep Parhar } 27557951040fSNavdeep Parhar set_mbuf_nsegs(m0, nsegs); 2756d76bbe17SJohn Baldwin set_mbuf_cflags(m0, cflags); 275730e3f2b4SNavdeep Parhar calculate_mbuf_len16(m0, vm_wr); 27587951040fSNavdeep Parhar 2759786099deSNavdeep Parhar #ifdef RATELIMIT 2760786099deSNavdeep Parhar /* 2761786099deSNavdeep Parhar * Ethofld is limited to TCP and UDP for now, and only when L4 hw 2762a4a4ad2dSNavdeep Parhar * checksumming is enabled. needs_outer_l4_csum happens to check for 2763a4a4ad2dSNavdeep Parhar * all the right things. 2764786099deSNavdeep Parhar */ 276556fb710fSJohn Baldwin if (__predict_false(needs_eo(mst) && !needs_outer_l4_csum(m0))) { 2766fb3bc596SJohn Baldwin m_snd_tag_rele(m0->m_pkthdr.snd_tag); 2767786099deSNavdeep Parhar m0->m_pkthdr.snd_tag = NULL; 2768fb3bc596SJohn Baldwin m0->m_pkthdr.csum_flags &= ~CSUM_SND_TAG; 276956fb710fSJohn Baldwin mst = NULL; 2770fb3bc596SJohn Baldwin } 2771786099deSNavdeep Parhar #endif 2772786099deSNavdeep Parhar 2773c0236bd9SNavdeep Parhar if (!needs_hwcsum(m0) 2774786099deSNavdeep Parhar #ifdef RATELIMIT 277556fb710fSJohn Baldwin && !needs_eo(mst) 2776786099deSNavdeep Parhar #endif 2777c0236bd9SNavdeep Parhar ) 27787951040fSNavdeep Parhar return (0); 27797951040fSNavdeep Parhar 27807951040fSNavdeep Parhar m = m0; 27817951040fSNavdeep Parhar eh = mtod(m, struct ether_header *); 27827951040fSNavdeep Parhar eh_type = ntohs(eh->ether_type); 27837951040fSNavdeep Parhar if (eh_type == ETHERTYPE_VLAN) { 27847951040fSNavdeep Parhar struct ether_vlan_header *evh = (void *)eh; 27857951040fSNavdeep Parhar 27867951040fSNavdeep Parhar eh_type = ntohs(evh->evl_proto); 27877951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*evh); 27887951040fSNavdeep Parhar } else 27897951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*eh); 27907951040fSNavdeep Parhar 279139d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6) 27927951040fSNavdeep Parhar offset = 0; 279339d5cbdcSNavdeep Parhar #ifdef INET 27947951040fSNavdeep Parhar l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen); 279539d5cbdcSNavdeep Parhar #else 279639d5cbdcSNavdeep Parhar m_advance(&m, &offset, m0->m_pkthdr.l2hlen); 279739d5cbdcSNavdeep Parhar #endif 279839d5cbdcSNavdeep Parhar #endif 27997951040fSNavdeep Parhar 28007951040fSNavdeep Parhar switch (eh_type) { 28017951040fSNavdeep Parhar #ifdef INET6 28027951040fSNavdeep Parhar case ETHERTYPE_IPV6: 2803a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l3hlen = sizeof(struct ip6_hdr); 28047951040fSNavdeep Parhar break; 28057951040fSNavdeep Parhar #endif 28067951040fSNavdeep Parhar #ifdef INET 28077951040fSNavdeep Parhar case ETHERTYPE_IP: 28087951040fSNavdeep Parhar { 28097951040fSNavdeep Parhar struct ip *ip = l3hdr; 28107951040fSNavdeep Parhar 2811a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m0)) { 2812a4a4ad2dSNavdeep Parhar /* Driver will do the outer IP hdr checksum. */ 2813a4a4ad2dSNavdeep Parhar ip->ip_sum = 0; 2814a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m0)) { 2815a4a4ad2dSNavdeep Parhar const uint16_t ipl = ip->ip_len; 2816a4a4ad2dSNavdeep Parhar 2817a4a4ad2dSNavdeep Parhar ip->ip_len = 0; 2818a4a4ad2dSNavdeep Parhar ip->ip_sum = ~in_cksum_hdr(ip); 2819a4a4ad2dSNavdeep Parhar ip->ip_len = ipl; 2820a4a4ad2dSNavdeep Parhar } else 2821a4a4ad2dSNavdeep Parhar ip->ip_sum = in_cksum_hdr(ip); 2822a4a4ad2dSNavdeep Parhar } 2823a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l3hlen = ip->ip_hl << 2; 28247951040fSNavdeep Parhar break; 28257951040fSNavdeep Parhar } 28267951040fSNavdeep Parhar #endif 28277951040fSNavdeep Parhar default: 2828b9820bcaSNavdeep Parhar if (ratecheck(&txerr_ratecheck, &txerr_interval)) { 2829b9820bcaSNavdeep Parhar log(LOG_ERR, "%s: ethertype 0x%04x unknown. " 2830b9820bcaSNavdeep Parhar "if_cxgbe must be compiled with the same " 2831b9820bcaSNavdeep Parhar "INET/INET6 options as the kernel.\n", __func__, 2832b9820bcaSNavdeep Parhar eh_type); 2833b9820bcaSNavdeep Parhar } 2834b9820bcaSNavdeep Parhar rc = EINVAL; 2835b9820bcaSNavdeep Parhar goto fail; 28367951040fSNavdeep Parhar } 28377951040fSNavdeep Parhar 283839d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6) 2839a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m0)) { 2840a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l4hlen = sizeof(struct udphdr); 2841a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l5hlen = sizeof(struct vxlan_header); 2842a4a4ad2dSNavdeep Parhar 2843a4a4ad2dSNavdeep Parhar /* Inner headers. */ 2844a4a4ad2dSNavdeep Parhar eh = m_advance(&m, &offset, m0->m_pkthdr.l3hlen + 2845a4a4ad2dSNavdeep Parhar sizeof(struct udphdr) + sizeof(struct vxlan_header)); 2846a4a4ad2dSNavdeep Parhar eh_type = ntohs(eh->ether_type); 2847a4a4ad2dSNavdeep Parhar if (eh_type == ETHERTYPE_VLAN) { 2848a4a4ad2dSNavdeep Parhar struct ether_vlan_header *evh = (void *)eh; 2849a4a4ad2dSNavdeep Parhar 2850a4a4ad2dSNavdeep Parhar eh_type = ntohs(evh->evl_proto); 2851a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l2hlen = sizeof(*evh); 2852a4a4ad2dSNavdeep Parhar } else 2853a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l2hlen = sizeof(*eh); 285439d5cbdcSNavdeep Parhar #ifdef INET 2855a4a4ad2dSNavdeep Parhar l3hdr = m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen); 285639d5cbdcSNavdeep Parhar #else 285739d5cbdcSNavdeep Parhar m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen); 285839d5cbdcSNavdeep Parhar #endif 2859a4a4ad2dSNavdeep Parhar 2860a4a4ad2dSNavdeep Parhar switch (eh_type) { 2861a4a4ad2dSNavdeep Parhar #ifdef INET6 2862a4a4ad2dSNavdeep Parhar case ETHERTYPE_IPV6: 2863a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l3hlen = sizeof(struct ip6_hdr); 2864a4a4ad2dSNavdeep Parhar break; 2865a4a4ad2dSNavdeep Parhar #endif 2866a4a4ad2dSNavdeep Parhar #ifdef INET 2867a4a4ad2dSNavdeep Parhar case ETHERTYPE_IP: 2868a4a4ad2dSNavdeep Parhar { 2869a4a4ad2dSNavdeep Parhar struct ip *ip = l3hdr; 2870a4a4ad2dSNavdeep Parhar 2871a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l3hlen = ip->ip_hl << 2; 2872a4a4ad2dSNavdeep Parhar break; 2873a4a4ad2dSNavdeep Parhar } 2874a4a4ad2dSNavdeep Parhar #endif 2875a4a4ad2dSNavdeep Parhar default: 2876b9820bcaSNavdeep Parhar if (ratecheck(&txerr_ratecheck, &txerr_interval)) { 2877b9820bcaSNavdeep Parhar log(LOG_ERR, "%s: VXLAN hw offload requested" 2878b9820bcaSNavdeep Parhar "with unknown ethertype 0x%04x. if_cxgbe " 2879b9820bcaSNavdeep Parhar "must be compiled with the same INET/INET6 " 2880b9820bcaSNavdeep Parhar "options as the kernel.\n", __func__, 2881b9820bcaSNavdeep Parhar eh_type); 2882b9820bcaSNavdeep Parhar } 2883b9820bcaSNavdeep Parhar rc = EINVAL; 2884b9820bcaSNavdeep Parhar goto fail; 2885a4a4ad2dSNavdeep Parhar } 2886a4a4ad2dSNavdeep Parhar if (needs_inner_tcp_csum(m0)) { 2887a4a4ad2dSNavdeep Parhar tcp = m_advance(&m, &offset, m0->m_pkthdr.inner_l3hlen); 2888a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l4hlen = tcp->th_off * 4; 2889a4a4ad2dSNavdeep Parhar } 2890a4a4ad2dSNavdeep Parhar MPASS((m0->m_pkthdr.csum_flags & CSUM_SND_TAG) == 0); 2891a4a4ad2dSNavdeep Parhar m0->m_pkthdr.csum_flags &= CSUM_INNER_IP6_UDP | 2892a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO | CSUM_INNER_IP | 2893a4a4ad2dSNavdeep Parhar CSUM_INNER_IP_UDP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO | 2894a4a4ad2dSNavdeep Parhar CSUM_ENCAP_VXLAN; 2895a4a4ad2dSNavdeep Parhar } 2896a4a4ad2dSNavdeep Parhar 2897a4a4ad2dSNavdeep Parhar if (needs_outer_tcp_csum(m0)) { 28987951040fSNavdeep Parhar tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen); 28997951040fSNavdeep Parhar m0->m_pkthdr.l4hlen = tcp->th_off * 4; 2900786099deSNavdeep Parhar #ifdef RATELIMIT 2901786099deSNavdeep Parhar if (tsclk >= 0 && *(uint32_t *)(tcp + 1) == ntohl(0x0101080a)) { 2902786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(m0, 2903786099deSNavdeep Parhar V_FW_ETH_TX_EO_WR_TSCLK(tsclk) | 2904786099deSNavdeep Parhar V_FW_ETH_TX_EO_WR_TSOFF(sizeof(*tcp) / 2 + 1)); 2905786099deSNavdeep Parhar } else 2906786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(m0, 0); 2907a4a4ad2dSNavdeep Parhar } else if (needs_outer_udp_csum(m0)) { 2908786099deSNavdeep Parhar m0->m_pkthdr.l4hlen = sizeof(struct udphdr); 2909786099deSNavdeep Parhar #endif 29106af45170SJohn Baldwin } 2911786099deSNavdeep Parhar #ifdef RATELIMIT 291256fb710fSJohn Baldwin if (needs_eo(mst)) { 2913786099deSNavdeep Parhar u_int immhdrs; 2914786099deSNavdeep Parhar 2915786099deSNavdeep Parhar /* EO WRs have the headers in the WR and not the GL. */ 2916786099deSNavdeep Parhar immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + 2917786099deSNavdeep Parhar m0->m_pkthdr.l4hlen; 2918d76bbe17SJohn Baldwin cflags = 0; 2919d76bbe17SJohn Baldwin nsegs = count_mbuf_nsegs(m0, immhdrs, &cflags); 2920d76bbe17SJohn Baldwin MPASS(cflags == mbuf_cflags(m0)); 2921786099deSNavdeep Parhar set_mbuf_eo_nsegs(m0, nsegs); 2922786099deSNavdeep Parhar set_mbuf_eo_len16(m0, 2923786099deSNavdeep Parhar txpkt_eo_len16(nsegs, immhdrs, needs_tso(m0))); 2924786099deSNavdeep Parhar } 2925786099deSNavdeep Parhar #endif 29267951040fSNavdeep Parhar #endif 29277951040fSNavdeep Parhar MPASS(m0 == *mp); 29287951040fSNavdeep Parhar return (0); 29297951040fSNavdeep Parhar } 29307951040fSNavdeep Parhar 29317951040fSNavdeep Parhar void * 29327951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie) 29337951040fSNavdeep Parhar { 29347951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 29357951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 29367951040fSNavdeep Parhar int ndesc, available; 29377951040fSNavdeep Parhar struct wrqe *wr; 29387951040fSNavdeep Parhar void *w; 29397951040fSNavdeep Parhar 29407951040fSNavdeep Parhar MPASS(len16 > 0); 29410cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 29427951040fSNavdeep Parhar MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC); 29437951040fSNavdeep Parhar 29447951040fSNavdeep Parhar EQ_LOCK(eq); 29457951040fSNavdeep Parhar 29468d6ae10aSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 29477951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 29487951040fSNavdeep Parhar 29497951040fSNavdeep Parhar if (!STAILQ_EMPTY(&wrq->wr_list)) { 29507951040fSNavdeep Parhar slowpath: 29517951040fSNavdeep Parhar EQ_UNLOCK(eq); 29527951040fSNavdeep Parhar wr = alloc_wrqe(len16 * 16, wrq); 29537951040fSNavdeep Parhar if (__predict_false(wr == NULL)) 29547951040fSNavdeep Parhar return (NULL); 29557951040fSNavdeep Parhar cookie->pidx = -1; 29567951040fSNavdeep Parhar cookie->ndesc = ndesc; 29577951040fSNavdeep Parhar return (&wr->wr); 29587951040fSNavdeep Parhar } 29597951040fSNavdeep Parhar 29607951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 29617951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 29627951040fSNavdeep Parhar available = eq->sidx - 1; 29637951040fSNavdeep Parhar else 29647951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 29657951040fSNavdeep Parhar if (available < ndesc) 29667951040fSNavdeep Parhar goto slowpath; 29677951040fSNavdeep Parhar 29687951040fSNavdeep Parhar cookie->pidx = eq->pidx; 29697951040fSNavdeep Parhar cookie->ndesc = ndesc; 29707951040fSNavdeep Parhar TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link); 29717951040fSNavdeep Parhar 29727951040fSNavdeep Parhar w = &eq->desc[eq->pidx]; 29737951040fSNavdeep Parhar IDXINCR(eq->pidx, ndesc, eq->sidx); 2974f50c49ccSNavdeep Parhar if (__predict_false(cookie->pidx + ndesc > eq->sidx)) { 29757951040fSNavdeep Parhar w = &wrq->ss[0]; 29767951040fSNavdeep Parhar wrq->ss_pidx = cookie->pidx; 29777951040fSNavdeep Parhar wrq->ss_len = len16 * 16; 29787951040fSNavdeep Parhar } 29797951040fSNavdeep Parhar 29807951040fSNavdeep Parhar EQ_UNLOCK(eq); 29817951040fSNavdeep Parhar 29827951040fSNavdeep Parhar return (w); 29837951040fSNavdeep Parhar } 29847951040fSNavdeep Parhar 29857951040fSNavdeep Parhar void 29867951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie) 29877951040fSNavdeep Parhar { 29887951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 29897951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 29907951040fSNavdeep Parhar int ndesc, pidx; 29917951040fSNavdeep Parhar struct wrq_cookie *prev, *next; 29927951040fSNavdeep Parhar 29937951040fSNavdeep Parhar if (cookie->pidx == -1) { 29947951040fSNavdeep Parhar struct wrqe *wr = __containerof(w, struct wrqe, wr); 29957951040fSNavdeep Parhar 29967951040fSNavdeep Parhar t4_wrq_tx(sc, wr); 29977951040fSNavdeep Parhar return; 29987951040fSNavdeep Parhar } 29997951040fSNavdeep Parhar 30007951040fSNavdeep Parhar if (__predict_false(w == &wrq->ss[0])) { 30017951040fSNavdeep Parhar int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE; 30027951040fSNavdeep Parhar 30037951040fSNavdeep Parhar MPASS(wrq->ss_len > n); /* WR had better wrap around. */ 30047951040fSNavdeep Parhar bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n); 30057951040fSNavdeep Parhar bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n); 30067951040fSNavdeep Parhar wrq->tx_wrs_ss++; 30077951040fSNavdeep Parhar } else 30087951040fSNavdeep Parhar wrq->tx_wrs_direct++; 30097951040fSNavdeep Parhar 30107951040fSNavdeep Parhar EQ_LOCK(eq); 30118d6ae10aSNavdeep Parhar ndesc = cookie->ndesc; /* Can be more than SGE_MAX_WR_NDESC here. */ 30128d6ae10aSNavdeep Parhar pidx = cookie->pidx; 30138d6ae10aSNavdeep Parhar MPASS(pidx >= 0 && pidx < eq->sidx); 30147951040fSNavdeep Parhar prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link); 30157951040fSNavdeep Parhar next = TAILQ_NEXT(cookie, link); 30167951040fSNavdeep Parhar if (prev == NULL) { 30177951040fSNavdeep Parhar MPASS(pidx == eq->dbidx); 30182e09fe91SNavdeep Parhar if (next == NULL || ndesc >= 16) { 30192e09fe91SNavdeep Parhar int available; 30202e09fe91SNavdeep Parhar struct fw_eth_tx_pkt_wr *dst; /* any fw WR struct will do */ 30212e09fe91SNavdeep Parhar 30222e09fe91SNavdeep Parhar /* 30232e09fe91SNavdeep Parhar * Note that the WR via which we'll request tx updates 30242e09fe91SNavdeep Parhar * is at pidx and not eq->pidx, which has moved on 30252e09fe91SNavdeep Parhar * already. 30262e09fe91SNavdeep Parhar */ 30272e09fe91SNavdeep Parhar dst = (void *)&eq->desc[pidx]; 30282e09fe91SNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 30292e09fe91SNavdeep Parhar if (available < eq->sidx / 4 && 30302e09fe91SNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 3031ddf09ad6SNavdeep Parhar /* 3032ddf09ad6SNavdeep Parhar * XXX: This is not 100% reliable with some 3033ddf09ad6SNavdeep Parhar * types of WRs. But this is a very unusual 3034ddf09ad6SNavdeep Parhar * situation for an ofld/ctrl queue anyway. 3035ddf09ad6SNavdeep Parhar */ 30362e09fe91SNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 30372e09fe91SNavdeep Parhar F_FW_WR_EQUEQ); 30382e09fe91SNavdeep Parhar } 30392e09fe91SNavdeep Parhar 30407951040fSNavdeep Parhar ring_eq_db(wrq->adapter, eq, ndesc); 30412e09fe91SNavdeep Parhar } else { 30427951040fSNavdeep Parhar MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc); 30437951040fSNavdeep Parhar next->pidx = pidx; 30447951040fSNavdeep Parhar next->ndesc += ndesc; 30457951040fSNavdeep Parhar } 30467951040fSNavdeep Parhar } else { 30477951040fSNavdeep Parhar MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc); 30487951040fSNavdeep Parhar prev->ndesc += ndesc; 30497951040fSNavdeep Parhar } 30507951040fSNavdeep Parhar TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link); 30517951040fSNavdeep Parhar 30527951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 30537951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 30547951040fSNavdeep Parhar 30557951040fSNavdeep Parhar #ifdef INVARIANTS 30567951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs)) { 30577951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 30587951040fSNavdeep Parhar MPASS(wrq->eq.pidx == wrq->eq.dbidx); 30597951040fSNavdeep Parhar } 30607951040fSNavdeep Parhar #endif 30617951040fSNavdeep Parhar EQ_UNLOCK(eq); 30627951040fSNavdeep Parhar } 30637951040fSNavdeep Parhar 30647951040fSNavdeep Parhar static u_int 30657951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r) 30667951040fSNavdeep Parhar { 30677951040fSNavdeep Parhar struct sge_eq *eq = r->cookie; 30687951040fSNavdeep Parhar 30697951040fSNavdeep Parhar return (total_available_tx_desc(eq) > eq->sidx / 8); 30707951040fSNavdeep Parhar } 30717951040fSNavdeep Parhar 3072d735920dSNavdeep Parhar static inline bool 30737951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m) 30747951040fSNavdeep Parhar { 30757951040fSNavdeep Parhar /* maybe put a GL limit too, to avoid silliness? */ 30767951040fSNavdeep Parhar 3077bddf7343SJohn Baldwin return (needs_tso(m) || (mbuf_cflags(m) & (MC_RAW_WR | MC_TLS)) != 0); 30787951040fSNavdeep Parhar } 30797951040fSNavdeep Parhar 30801404daa7SNavdeep Parhar static inline int 30811404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq) 30821404daa7SNavdeep Parhar { 30831404daa7SNavdeep Parhar 30841404daa7SNavdeep Parhar return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED); 30851404daa7SNavdeep Parhar } 30861404daa7SNavdeep Parhar 30875cdaef71SJohn Baldwin static inline int 3088d735920dSNavdeep Parhar wr_can_update_eq(void *p) 30895cdaef71SJohn Baldwin { 3090d735920dSNavdeep Parhar struct fw_eth_tx_pkts_wr *wr = p; 30915cdaef71SJohn Baldwin 30925cdaef71SJohn Baldwin switch (G_FW_WR_OP(be32toh(wr->op_pkd))) { 30935cdaef71SJohn Baldwin case FW_ULPTX_WR: 30945cdaef71SJohn Baldwin case FW_ETH_TX_PKT_WR: 30955cdaef71SJohn Baldwin case FW_ETH_TX_PKTS_WR: 3096693a9dfcSNavdeep Parhar case FW_ETH_TX_PKTS2_WR: 30975cdaef71SJohn Baldwin case FW_ETH_TX_PKT_VM_WR: 3098d735920dSNavdeep Parhar case FW_ETH_TX_PKTS_VM_WR: 30995cdaef71SJohn Baldwin return (1); 31005cdaef71SJohn Baldwin default: 31015cdaef71SJohn Baldwin return (0); 31025cdaef71SJohn Baldwin } 31035cdaef71SJohn Baldwin } 31045cdaef71SJohn Baldwin 3105d735920dSNavdeep Parhar static inline void 3106d735920dSNavdeep Parhar set_txupdate_flags(struct sge_txq *txq, u_int avail, 3107d735920dSNavdeep Parhar struct fw_eth_tx_pkt_wr *wr) 3108d735920dSNavdeep Parhar { 3109d735920dSNavdeep Parhar struct sge_eq *eq = &txq->eq; 3110d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 3111d735920dSNavdeep Parhar 3112d735920dSNavdeep Parhar if ((txp->npkt > 0 || avail < eq->sidx / 2) && 3113d735920dSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 3114d735920dSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ | F_FW_WR_EQUIQ); 3115d735920dSNavdeep Parhar eq->equeqidx = eq->pidx; 3116d735920dSNavdeep Parhar } else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) { 3117d735920dSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ); 3118d735920dSNavdeep Parhar eq->equeqidx = eq->pidx; 3119d735920dSNavdeep Parhar } 3120d735920dSNavdeep Parhar } 3121d735920dSNavdeep Parhar 31223447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 31233447df8bSNavdeep Parhar extern uint64_t tsc_freq; 31243447df8bSNavdeep Parhar #endif 31253447df8bSNavdeep Parhar 31263447df8bSNavdeep Parhar static inline bool 31273447df8bSNavdeep Parhar record_eth_tx_time(struct sge_txq *txq) 31283447df8bSNavdeep Parhar { 31293447df8bSNavdeep Parhar const uint64_t cycles = get_cyclecount(); 31303447df8bSNavdeep Parhar const uint64_t last_tx = txq->last_tx; 31313447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 31323447df8bSNavdeep Parhar const uint64_t itg = tsc_freq * t4_tx_coalesce_gap / 1000000; 31333447df8bSNavdeep Parhar #else 31343447df8bSNavdeep Parhar const uint64_t itg = 0; 31353447df8bSNavdeep Parhar #endif 31363447df8bSNavdeep Parhar 31373447df8bSNavdeep Parhar MPASS(cycles >= last_tx); 31383447df8bSNavdeep Parhar txq->last_tx = cycles; 31393447df8bSNavdeep Parhar return (cycles - last_tx < itg); 31403447df8bSNavdeep Parhar } 31413447df8bSNavdeep Parhar 31427951040fSNavdeep Parhar /* 31437951040fSNavdeep Parhar * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to 31447951040fSNavdeep Parhar * be consumed. Return the actual number consumed. 0 indicates a stall. 31457951040fSNavdeep Parhar */ 31467951040fSNavdeep Parhar static u_int 3147d735920dSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx, bool *coalescing) 31487951040fSNavdeep Parhar { 31497951040fSNavdeep Parhar struct sge_txq *txq = r->cookie; 31507951040fSNavdeep Parhar struct ifnet *ifp = txq->ifp; 3151d735920dSNavdeep Parhar struct sge_eq *eq = &txq->eq; 3152d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 3153fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 31547c228be3SNavdeep Parhar struct adapter *sc = vi->adapter; 31557951040fSNavdeep Parhar u_int total, remaining; /* # of packets */ 3156d735920dSNavdeep Parhar u_int n, avail, dbdiff; /* # of hardware descriptors */ 3157d735920dSNavdeep Parhar int i, rc; 3158d735920dSNavdeep Parhar struct mbuf *m0; 31593447df8bSNavdeep Parhar bool snd, recent_tx; 3160d735920dSNavdeep Parhar void *wr; /* start of the last WR written to the ring */ 3161d735920dSNavdeep Parhar 3162d735920dSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 31633447df8bSNavdeep Parhar recent_tx = record_eth_tx_time(txq); 31647951040fSNavdeep Parhar 31657951040fSNavdeep Parhar remaining = IDXDIFF(pidx, cidx, r->size); 31661404daa7SNavdeep Parhar if (__predict_false(discard_tx(eq))) { 3167d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) 3168d735920dSNavdeep Parhar m_freem(txp->mb[i]); 3169d735920dSNavdeep Parhar txp->npkt = 0; 31707951040fSNavdeep Parhar while (cidx != pidx) { 31717951040fSNavdeep Parhar m0 = r->items[cidx]; 31727951040fSNavdeep Parhar m_freem(m0); 31737951040fSNavdeep Parhar if (++cidx == r->size) 31747951040fSNavdeep Parhar cidx = 0; 31757951040fSNavdeep Parhar } 3176d735920dSNavdeep Parhar reclaim_tx_descs(txq, eq->sidx); 3177d735920dSNavdeep Parhar *coalescing = false; 3178d735920dSNavdeep Parhar return (remaining); /* emptied */ 31797951040fSNavdeep Parhar } 31807951040fSNavdeep Parhar 31817951040fSNavdeep Parhar /* How many hardware descriptors do we have readily available. */ 31823447df8bSNavdeep Parhar if (eq->pidx == eq->cidx) 3183d735920dSNavdeep Parhar avail = eq->sidx - 1; 31843447df8bSNavdeep Parhar else 3185d735920dSNavdeep Parhar avail = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 31867951040fSNavdeep Parhar 3187d735920dSNavdeep Parhar total = 0; 3188d735920dSNavdeep Parhar if (remaining == 0) { 31893447df8bSNavdeep Parhar txp->score = 0; 31903447df8bSNavdeep Parhar txq->txpkts_flush++; 3191d735920dSNavdeep Parhar goto send_txpkts; 3192d735920dSNavdeep Parhar } 3193d735920dSNavdeep Parhar 3194d735920dSNavdeep Parhar dbdiff = 0; 3195d735920dSNavdeep Parhar MPASS(remaining > 0); 31967951040fSNavdeep Parhar while (remaining > 0) { 31977951040fSNavdeep Parhar m0 = r->items[cidx]; 31987951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 31997951040fSNavdeep Parhar MPASS(m0->m_nextpkt == NULL); 32007951040fSNavdeep Parhar 3201d735920dSNavdeep Parhar if (avail < 2 * SGE_MAX_WR_NDESC) 3202d735920dSNavdeep Parhar avail += reclaim_tx_descs(txq, 64); 3203d735920dSNavdeep Parhar 32043447df8bSNavdeep Parhar if (t4_tx_coalesce == 0 && txp->npkt == 0) 32053447df8bSNavdeep Parhar goto skip_coalescing; 32063447df8bSNavdeep Parhar if (cannot_use_txpkts(m0)) 32073447df8bSNavdeep Parhar txp->score = 0; 32083447df8bSNavdeep Parhar else if (recent_tx) { 32093447df8bSNavdeep Parhar if (++txp->score == 0) 32103447df8bSNavdeep Parhar txp->score = UINT8_MAX; 32113447df8bSNavdeep Parhar } else 32123447df8bSNavdeep Parhar txp->score = 1; 32133447df8bSNavdeep Parhar if (txp->npkt > 0 || remaining > 1 || 32143447df8bSNavdeep Parhar txp->score >= t4_tx_coalesce_pkts || 3215d735920dSNavdeep Parhar atomic_load_int(&txq->eq.equiq) != 0) { 321630e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3217d735920dSNavdeep Parhar rc = add_to_txpkts_vf(sc, txq, m0, avail, &snd); 3218d735920dSNavdeep Parhar else 3219d735920dSNavdeep Parhar rc = add_to_txpkts_pf(sc, txq, m0, avail, &snd); 3220d735920dSNavdeep Parhar } else { 3221d735920dSNavdeep Parhar snd = false; 3222d735920dSNavdeep Parhar rc = EINVAL; 3223d735920dSNavdeep Parhar } 3224d735920dSNavdeep Parhar if (snd) { 3225d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 3226d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) 3227d735920dSNavdeep Parhar ETHER_BPF_MTAP(ifp, txp->mb[i]); 3228d735920dSNavdeep Parhar if (txp->npkt > 1) { 3229d735920dSNavdeep Parhar MPASS(avail >= tx_len16_to_desc(txp->len16)); 323030e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3231d735920dSNavdeep Parhar n = write_txpkts_vm_wr(sc, txq); 3232d735920dSNavdeep Parhar else 3233d735920dSNavdeep Parhar n = write_txpkts_wr(sc, txq); 3234d735920dSNavdeep Parhar } else { 3235d735920dSNavdeep Parhar MPASS(avail >= 3236d735920dSNavdeep Parhar tx_len16_to_desc(mbuf_len16(txp->mb[0]))); 323730e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3238d735920dSNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, 3239d735920dSNavdeep Parhar txp->mb[0]); 3240d735920dSNavdeep Parhar else 3241d735920dSNavdeep Parhar n = write_txpkt_wr(sc, txq, txp->mb[0], 3242d735920dSNavdeep Parhar avail); 3243d735920dSNavdeep Parhar } 3244d735920dSNavdeep Parhar MPASS(n <= SGE_MAX_WR_NDESC); 3245d735920dSNavdeep Parhar avail -= n; 3246d735920dSNavdeep Parhar dbdiff += n; 3247d735920dSNavdeep Parhar wr = &eq->desc[eq->pidx]; 3248d735920dSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 3249d735920dSNavdeep Parhar txp->npkt = 0; /* emptied */ 3250d735920dSNavdeep Parhar } 3251d735920dSNavdeep Parhar if (rc == 0) { 3252d735920dSNavdeep Parhar /* m0 was coalesced into txq->txpkts. */ 3253d735920dSNavdeep Parhar goto next_mbuf; 3254d735920dSNavdeep Parhar } 3255d735920dSNavdeep Parhar if (rc == EAGAIN) { 3256d735920dSNavdeep Parhar /* 3257d735920dSNavdeep Parhar * m0 is suitable for tx coalescing but could not be 3258d735920dSNavdeep Parhar * combined with the existing txq->txpkts, which has now 3259d735920dSNavdeep Parhar * been transmitted. Start a new txpkts with m0. 3260d735920dSNavdeep Parhar */ 3261d735920dSNavdeep Parhar MPASS(snd); 3262d735920dSNavdeep Parhar MPASS(txp->npkt == 0); 3263d735920dSNavdeep Parhar continue; 32647951040fSNavdeep Parhar } 32657951040fSNavdeep Parhar 3266d735920dSNavdeep Parhar MPASS(rc != 0 && rc != EAGAIN); 3267d735920dSNavdeep Parhar MPASS(txp->npkt == 0); 32683447df8bSNavdeep Parhar skip_coalescing: 3269565b8fceSNavdeep Parhar n = tx_len16_to_desc(mbuf_len16(m0)); 3270565b8fceSNavdeep Parhar if (__predict_false(avail < n)) { 3271565b8fceSNavdeep Parhar avail += reclaim_tx_descs(txq, min(n, 32)); 3272565b8fceSNavdeep Parhar if (avail < n) 3273565b8fceSNavdeep Parhar break; /* out of descriptors */ 3274565b8fceSNavdeep Parhar } 3275565b8fceSNavdeep Parhar 3276d735920dSNavdeep Parhar wr = &eq->desc[eq->pidx]; 3277bddf7343SJohn Baldwin if (mbuf_cflags(m0) & MC_RAW_WR) { 3278d735920dSNavdeep Parhar n = write_raw_wr(txq, wr, m0, avail); 3279bddf7343SJohn Baldwin #ifdef KERN_TLS 3280bddf7343SJohn Baldwin } else if (mbuf_cflags(m0) & MC_TLS) { 3281bddf7343SJohn Baldwin ETHER_BPF_MTAP(ifp, m0); 3282d735920dSNavdeep Parhar n = t6_ktls_write_wr(txq, wr, m0, mbuf_nsegs(m0), 3283d735920dSNavdeep Parhar avail); 3284bddf7343SJohn Baldwin #endif 32857951040fSNavdeep Parhar } else { 32863bbb68f0SNavdeep Parhar ETHER_BPF_MTAP(ifp, m0); 328730e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3288d735920dSNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, m0); 3289d735920dSNavdeep Parhar else 3290d735920dSNavdeep Parhar n = write_txpkt_wr(sc, txq, m0, avail); 3291d735920dSNavdeep Parhar } 3292d735920dSNavdeep Parhar MPASS(n >= 1 && n <= avail); 3293bddf7343SJohn Baldwin if (!(mbuf_cflags(m0) & MC_TLS)) 3294bddf7343SJohn Baldwin MPASS(n <= SGE_MAX_WR_NDESC); 32957951040fSNavdeep Parhar 3296d735920dSNavdeep Parhar avail -= n; 32977951040fSNavdeep Parhar dbdiff += n; 32987951040fSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 32997951040fSNavdeep Parhar 3300d735920dSNavdeep Parhar if (dbdiff >= 512 / EQ_ESIZE) { /* X_FETCHBURSTMAX_512B */ 3301d735920dSNavdeep Parhar if (wr_can_update_eq(wr)) 3302d735920dSNavdeep Parhar set_txupdate_flags(txq, avail, wr); 33037951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 3304d735920dSNavdeep Parhar avail += reclaim_tx_descs(txq, 32); 33057951040fSNavdeep Parhar dbdiff = 0; 33067951040fSNavdeep Parhar } 3307d735920dSNavdeep Parhar next_mbuf: 3308d735920dSNavdeep Parhar total++; 3309d735920dSNavdeep Parhar remaining--; 3310d735920dSNavdeep Parhar if (__predict_false(++cidx == r->size)) 3311d735920dSNavdeep Parhar cidx = 0; 33127951040fSNavdeep Parhar } 33137951040fSNavdeep Parhar if (dbdiff != 0) { 3314d735920dSNavdeep Parhar if (wr_can_update_eq(wr)) 3315d735920dSNavdeep Parhar set_txupdate_flags(txq, avail, wr); 33167951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 33177951040fSNavdeep Parhar reclaim_tx_descs(txq, 32); 3318d735920dSNavdeep Parhar } else if (eq->pidx == eq->cidx && txp->npkt > 0 && 3319d735920dSNavdeep Parhar atomic_load_int(&txq->eq.equiq) == 0) { 3320d735920dSNavdeep Parhar /* 3321d735920dSNavdeep Parhar * If nothing was submitted to the chip for tx (it was coalesced 3322d735920dSNavdeep Parhar * into txpkts instead) and there is no tx update outstanding 3323d735920dSNavdeep Parhar * then we need to send txpkts now. 3324d735920dSNavdeep Parhar */ 3325d735920dSNavdeep Parhar send_txpkts: 3326d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 3327d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) 3328d735920dSNavdeep Parhar ETHER_BPF_MTAP(ifp, txp->mb[i]); 3329d735920dSNavdeep Parhar if (txp->npkt > 1) { 3330d735920dSNavdeep Parhar MPASS(avail >= tx_len16_to_desc(txp->len16)); 333130e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3332d735920dSNavdeep Parhar n = write_txpkts_vm_wr(sc, txq); 3333d735920dSNavdeep Parhar else 3334d735920dSNavdeep Parhar n = write_txpkts_wr(sc, txq); 3335d735920dSNavdeep Parhar } else { 3336d735920dSNavdeep Parhar MPASS(avail >= 3337d735920dSNavdeep Parhar tx_len16_to_desc(mbuf_len16(txp->mb[0]))); 333830e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 3339d735920dSNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, txp->mb[0]); 3340d735920dSNavdeep Parhar else 3341d735920dSNavdeep Parhar n = write_txpkt_wr(sc, txq, txp->mb[0], avail); 33427951040fSNavdeep Parhar } 3343d735920dSNavdeep Parhar MPASS(n <= SGE_MAX_WR_NDESC); 3344d735920dSNavdeep Parhar wr = &eq->desc[eq->pidx]; 3345d735920dSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 3346d735920dSNavdeep Parhar txp->npkt = 0; /* emptied */ 3347d735920dSNavdeep Parhar 3348d735920dSNavdeep Parhar MPASS(wr_can_update_eq(wr)); 3349d735920dSNavdeep Parhar set_txupdate_flags(txq, avail - n, wr); 3350d735920dSNavdeep Parhar ring_eq_db(sc, eq, n); 3351d735920dSNavdeep Parhar reclaim_tx_descs(txq, 32); 3352d735920dSNavdeep Parhar } 3353d735920dSNavdeep Parhar *coalescing = txp->npkt > 0; 33547951040fSNavdeep Parhar 33557951040fSNavdeep Parhar return (total); 3356733b9277SNavdeep Parhar } 3357733b9277SNavdeep Parhar 335854e4ee71SNavdeep Parhar static inline void 335954e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx, 3360*c387ff00SNavdeep Parhar int qsize, int intr_idx, int cong, int qtype) 336154e4ee71SNavdeep Parhar { 3362b2daa9a9SNavdeep Parhar 336354e4ee71SNavdeep Parhar KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS, 336454e4ee71SNavdeep Parhar ("%s: bad tmr_idx %d", __func__, tmr_idx)); 336554e4ee71SNavdeep Parhar KASSERT(pktc_idx < SGE_NCOUNTERS, /* -ve is ok, means don't use */ 336654e4ee71SNavdeep Parhar ("%s: bad pktc_idx %d", __func__, pktc_idx)); 336743bbae19SNavdeep Parhar KASSERT(intr_idx >= -1 && intr_idx < sc->intr_count, 336843bbae19SNavdeep Parhar ("%s: bad intr_idx %d", __func__, intr_idx)); 3369*c387ff00SNavdeep Parhar KASSERT(qtype == FW_IQ_IQTYPE_OTHER || qtype == FW_IQ_IQTYPE_NIC || 3370*c387ff00SNavdeep Parhar qtype == FW_IQ_IQTYPE_OFLD, ("%s: bad qtype %d", __func__, qtype)); 337154e4ee71SNavdeep Parhar 337254e4ee71SNavdeep Parhar iq->flags = 0; 337343bbae19SNavdeep Parhar iq->state = IQS_DISABLED; 337454e4ee71SNavdeep Parhar iq->adapter = sc; 3375*c387ff00SNavdeep Parhar iq->qtype = qtype; 33767a32954cSNavdeep Parhar iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx); 33777a32954cSNavdeep Parhar iq->intr_pktc_idx = SGE_NCOUNTERS - 1; 33787a32954cSNavdeep Parhar if (pktc_idx >= 0) { 33797a32954cSNavdeep Parhar iq->intr_params |= F_QINTR_CNT_EN; 338054e4ee71SNavdeep Parhar iq->intr_pktc_idx = pktc_idx; 33817a32954cSNavdeep Parhar } 3382d14b0ac1SNavdeep Parhar iq->qsize = roundup2(qsize, 16); /* See FW_IQ_CMD/iqsize */ 338390e7434aSNavdeep Parhar iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE; 338443bbae19SNavdeep Parhar iq->intr_idx = intr_idx; 338543bbae19SNavdeep Parhar iq->cong = cong; 338654e4ee71SNavdeep Parhar } 338754e4ee71SNavdeep Parhar 338854e4ee71SNavdeep Parhar static inline void 3389e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name) 339054e4ee71SNavdeep Parhar { 339143bbae19SNavdeep Parhar struct sge_params *sp = &sc->params.sge; 33921458bff9SNavdeep Parhar 339354e4ee71SNavdeep Parhar fl->qsize = qsize; 339490e7434aSNavdeep Parhar fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 339554e4ee71SNavdeep Parhar strlcpy(fl->lockname, name, sizeof(fl->lockname)); 339643bbae19SNavdeep Parhar mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF); 3397e3207e19SNavdeep Parhar if (sc->flags & BUF_PACKING_OK && 3398e3207e19SNavdeep Parhar ((!is_t4(sc) && buffer_packing) || /* T5+: enabled unless 0 */ 3399e3207e19SNavdeep Parhar (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */ 34001458bff9SNavdeep Parhar fl->flags |= FL_BUF_PACKING; 340146e1e307SNavdeep Parhar fl->zidx = find_refill_source(sc, maxp, fl->flags & FL_BUF_PACKING); 340246e1e307SNavdeep Parhar fl->safe_zidx = sc->sge.safe_zidx; 340343bbae19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 340443bbae19SNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold2, 8); 340543bbae19SNavdeep Parhar fl->buf_boundary = sp->pack_boundary; 340643bbae19SNavdeep Parhar } else { 340743bbae19SNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold, 8); 340843bbae19SNavdeep Parhar fl->buf_boundary = 16; 340943bbae19SNavdeep Parhar } 341043bbae19SNavdeep Parhar if (fl_pad && fl->buf_boundary < sp->pad_boundary) 341143bbae19SNavdeep Parhar fl->buf_boundary = sp->pad_boundary; 341254e4ee71SNavdeep Parhar } 341354e4ee71SNavdeep Parhar 341454e4ee71SNavdeep Parhar static inline void 341590e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize, 341643bbae19SNavdeep Parhar uint8_t tx_chan, struct sge_iq *iq, char *name) 341754e4ee71SNavdeep Parhar { 341843bbae19SNavdeep Parhar KASSERT(eqtype >= EQ_CTRL && eqtype <= EQ_OFLD, 341943bbae19SNavdeep Parhar ("%s: bad qtype %d", __func__, eqtype)); 3420733b9277SNavdeep Parhar 342143bbae19SNavdeep Parhar eq->type = eqtype; 3422733b9277SNavdeep Parhar eq->tx_chan = tx_chan; 342343bbae19SNavdeep Parhar eq->iq = iq; 342490e7434aSNavdeep Parhar eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 3425f7dfe243SNavdeep Parhar strlcpy(eq->lockname, name, sizeof(eq->lockname)); 342643bbae19SNavdeep Parhar mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF); 342754e4ee71SNavdeep Parhar } 342854e4ee71SNavdeep Parhar 34298eba75edSNavdeep Parhar int 343054e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag, 343154e4ee71SNavdeep Parhar bus_dmamap_t *map, bus_addr_t *pa, void **va) 343254e4ee71SNavdeep Parhar { 343354e4ee71SNavdeep Parhar int rc; 343454e4ee71SNavdeep Parhar 343554e4ee71SNavdeep Parhar rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR, 343654e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag); 343754e4ee71SNavdeep Parhar if (rc != 0) { 343843bbae19SNavdeep Parhar CH_ERR(sc, "cannot allocate DMA tag: %d\n", rc); 343954e4ee71SNavdeep Parhar goto done; 344054e4ee71SNavdeep Parhar } 344154e4ee71SNavdeep Parhar 344254e4ee71SNavdeep Parhar rc = bus_dmamem_alloc(*tag, va, 344354e4ee71SNavdeep Parhar BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map); 344454e4ee71SNavdeep Parhar if (rc != 0) { 344543bbae19SNavdeep Parhar CH_ERR(sc, "cannot allocate DMA memory: %d\n", rc); 344654e4ee71SNavdeep Parhar goto done; 344754e4ee71SNavdeep Parhar } 344854e4ee71SNavdeep Parhar 344954e4ee71SNavdeep Parhar rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0); 345054e4ee71SNavdeep Parhar if (rc != 0) { 345143bbae19SNavdeep Parhar CH_ERR(sc, "cannot load DMA map: %d\n", rc); 345254e4ee71SNavdeep Parhar goto done; 345354e4ee71SNavdeep Parhar } 345454e4ee71SNavdeep Parhar done: 345554e4ee71SNavdeep Parhar if (rc) 345654e4ee71SNavdeep Parhar free_ring(sc, *tag, *map, *pa, *va); 345754e4ee71SNavdeep Parhar 345854e4ee71SNavdeep Parhar return (rc); 345954e4ee71SNavdeep Parhar } 346054e4ee71SNavdeep Parhar 34618eba75edSNavdeep Parhar int 346254e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map, 346354e4ee71SNavdeep Parhar bus_addr_t pa, void *va) 346454e4ee71SNavdeep Parhar { 346554e4ee71SNavdeep Parhar if (pa) 346654e4ee71SNavdeep Parhar bus_dmamap_unload(tag, map); 346754e4ee71SNavdeep Parhar if (va) 346854e4ee71SNavdeep Parhar bus_dmamem_free(tag, va, map); 346954e4ee71SNavdeep Parhar if (tag) 347054e4ee71SNavdeep Parhar bus_dma_tag_destroy(tag); 347154e4ee71SNavdeep Parhar 347254e4ee71SNavdeep Parhar return (0); 347354e4ee71SNavdeep Parhar } 347454e4ee71SNavdeep Parhar 347554e4ee71SNavdeep Parhar /* 347643bbae19SNavdeep Parhar * Allocates the software resources (mainly memory and sysctl nodes) for an 347743bbae19SNavdeep Parhar * ingress queue and an optional freelist. 347854e4ee71SNavdeep Parhar * 347943bbae19SNavdeep Parhar * Sets IQ_SW_ALLOCATED and returns 0 on success. 348054e4ee71SNavdeep Parhar */ 348154e4ee71SNavdeep Parhar static int 3482fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl, 348343bbae19SNavdeep Parhar struct sysctl_ctx_list *ctx, struct sysctl_oid *oid) 348454e4ee71SNavdeep Parhar { 348543bbae19SNavdeep Parhar int rc; 348654e4ee71SNavdeep Parhar size_t len; 348743bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 348843bbae19SNavdeep Parhar 348943bbae19SNavdeep Parhar MPASS(!(iq->flags & IQ_SW_ALLOCATED)); 349054e4ee71SNavdeep Parhar 3491b2daa9a9SNavdeep Parhar len = iq->qsize * IQ_ESIZE; 349254e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba, 349354e4ee71SNavdeep Parhar (void **)&iq->desc); 349454e4ee71SNavdeep Parhar if (rc != 0) 349554e4ee71SNavdeep Parhar return (rc); 349654e4ee71SNavdeep Parhar 349743bbae19SNavdeep Parhar if (fl) { 349843bbae19SNavdeep Parhar len = fl->qsize * EQ_ESIZE; 349943bbae19SNavdeep Parhar rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map, 350043bbae19SNavdeep Parhar &fl->ba, (void **)&fl->desc); 350143bbae19SNavdeep Parhar if (rc) { 350243bbae19SNavdeep Parhar free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, 350343bbae19SNavdeep Parhar iq->desc); 350443bbae19SNavdeep Parhar return (rc); 350543bbae19SNavdeep Parhar } 350643bbae19SNavdeep Parhar 350743bbae19SNavdeep Parhar /* Allocate space for one software descriptor per buffer. */ 350843bbae19SNavdeep Parhar fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), 350943bbae19SNavdeep Parhar M_CXGBE, M_ZERO | M_WAITOK); 351043bbae19SNavdeep Parhar 351143bbae19SNavdeep Parhar add_fl_sysctls(sc, ctx, oid, fl); 351243bbae19SNavdeep Parhar iq->flags |= IQ_HAS_FL; 351343bbae19SNavdeep Parhar } 351443bbae19SNavdeep Parhar add_iq_sysctls(ctx, oid, iq); 351543bbae19SNavdeep Parhar iq->flags |= IQ_SW_ALLOCATED; 351643bbae19SNavdeep Parhar 351743bbae19SNavdeep Parhar return (0); 351843bbae19SNavdeep Parhar } 351943bbae19SNavdeep Parhar 352043bbae19SNavdeep Parhar /* 352143bbae19SNavdeep Parhar * Frees all software resources (memory and locks) associated with an ingress 352243bbae19SNavdeep Parhar * queue and an optional freelist. 352343bbae19SNavdeep Parhar */ 352443bbae19SNavdeep Parhar static void 352543bbae19SNavdeep Parhar free_iq_fl(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl) 352643bbae19SNavdeep Parhar { 352743bbae19SNavdeep Parhar MPASS(iq->flags & IQ_SW_ALLOCATED); 352843bbae19SNavdeep Parhar 352943bbae19SNavdeep Parhar if (fl) { 353043bbae19SNavdeep Parhar MPASS(iq->flags & IQ_HAS_FL); 353143bbae19SNavdeep Parhar free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, fl->desc); 353243bbae19SNavdeep Parhar free_fl_buffers(sc, fl); 353343bbae19SNavdeep Parhar free(fl->sdesc, M_CXGBE); 353443bbae19SNavdeep Parhar mtx_destroy(&fl->fl_lock); 353543bbae19SNavdeep Parhar bzero(fl, sizeof(*fl)); 353643bbae19SNavdeep Parhar } 353743bbae19SNavdeep Parhar free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc); 353843bbae19SNavdeep Parhar bzero(iq, sizeof(*iq)); 353943bbae19SNavdeep Parhar } 354043bbae19SNavdeep Parhar 354143bbae19SNavdeep Parhar /* 354243bbae19SNavdeep Parhar * Allocates a hardware ingress queue and an optional freelist that will be 354343bbae19SNavdeep Parhar * associated with it. 354443bbae19SNavdeep Parhar * 354543bbae19SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 354643bbae19SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 354743bbae19SNavdeep Parhar */ 354843bbae19SNavdeep Parhar static int 354943bbae19SNavdeep Parhar alloc_iq_fl_hwq(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl) 355043bbae19SNavdeep Parhar { 355143bbae19SNavdeep Parhar int rc, i, cntxt_id; 355243bbae19SNavdeep Parhar struct fw_iq_cmd c; 355343bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 355443bbae19SNavdeep Parhar __be32 v = 0; 355543bbae19SNavdeep Parhar 355643bbae19SNavdeep Parhar MPASS (!(iq->flags & IQ_HW_ALLOCATED)); 355743bbae19SNavdeep Parhar 355854e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 355954e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST | 356054e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) | 356154e4ee71SNavdeep Parhar V_FW_IQ_CMD_VFN(0)); 356254e4ee71SNavdeep Parhar 356354e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART | 356454e4ee71SNavdeep Parhar FW_LEN16(c)); 356554e4ee71SNavdeep Parhar 356654e4ee71SNavdeep Parhar /* Special handling for firmware event queue */ 356754e4ee71SNavdeep Parhar if (iq == &sc->sge.fwq) 356854e4ee71SNavdeep Parhar v |= F_FW_IQ_CMD_IQASYNCH; 356954e4ee71SNavdeep Parhar 357043bbae19SNavdeep Parhar if (iq->intr_idx < 0) { 3571f549e352SNavdeep Parhar /* Forwarded interrupts, all headed to fwq */ 3572f549e352SNavdeep Parhar v |= F_FW_IQ_CMD_IQANDST; 3573f549e352SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id); 3574f549e352SNavdeep Parhar } else { 357543bbae19SNavdeep Parhar KASSERT(iq->intr_idx < sc->intr_count, 357643bbae19SNavdeep Parhar ("%s: invalid direct intr_idx %d", __func__, iq->intr_idx)); 357743bbae19SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(iq->intr_idx); 3578f549e352SNavdeep Parhar } 357954e4ee71SNavdeep Parhar 358043bbae19SNavdeep Parhar bzero(iq->desc, iq->qsize * IQ_ESIZE); 358154e4ee71SNavdeep Parhar c.type_to_iqandstindex = htobe32(v | 358254e4ee71SNavdeep Parhar V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) | 3583fe2ebb76SJohn Baldwin V_FW_IQ_CMD_VIID(vi->viid) | 358454e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT)); 358543bbae19SNavdeep Parhar c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(vi->pi->tx_chan) | 358654e4ee71SNavdeep Parhar F_FW_IQ_CMD_IQGTSMODE | 358754e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) | 3588b2daa9a9SNavdeep Parhar V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4)); 358954e4ee71SNavdeep Parhar c.iqsize = htobe16(iq->qsize); 359054e4ee71SNavdeep Parhar c.iqaddr = htobe64(iq->ba); 3591*c387ff00SNavdeep Parhar c.iqns_to_fl0congen = htobe32(V_FW_IQ_CMD_IQTYPE(iq->qtype)); 359243bbae19SNavdeep Parhar if (iq->cong >= 0) 3593*c387ff00SNavdeep Parhar c.iqns_to_fl0congen |= htobe32(F_FW_IQ_CMD_IQFLINTCONGEN); 359454e4ee71SNavdeep Parhar 359554e4ee71SNavdeep Parhar if (fl) { 359643bbae19SNavdeep Parhar bzero(fl->desc, fl->sidx * EQ_ESIZE + sc->params.sge.spg_len); 3597214c3582SNavdeep Parhar c.iqns_to_fl0congen |= 3598bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) | 3599bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO | 36001458bff9SNavdeep Parhar (fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) | 36011458bff9SNavdeep Parhar (fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN : 36021458bff9SNavdeep Parhar 0)); 360343bbae19SNavdeep Parhar if (iq->cong >= 0) { 3604bc14b14dSNavdeep Parhar c.iqns_to_fl0congen |= 360543bbae19SNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(iq->cong) | 3606bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGCIF | 3607bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGEN); 3608bc14b14dSNavdeep Parhar } 360954e4ee71SNavdeep Parhar c.fl0dcaen_to_fl0cidxfthresh = 3610ed7e5640SNavdeep Parhar htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ? 3611adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B_T6) | 3612ed7e5640SNavdeep Parhar V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ? 3613ed7e5640SNavdeep Parhar X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B)); 361454e4ee71SNavdeep Parhar c.fl0size = htobe16(fl->qsize); 361554e4ee71SNavdeep Parhar c.fl0addr = htobe64(fl->ba); 361654e4ee71SNavdeep Parhar } 361754e4ee71SNavdeep Parhar 361854e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 361954e4ee71SNavdeep Parhar if (rc != 0) { 362043bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw ingress queue: %d\n", rc); 362154e4ee71SNavdeep Parhar return (rc); 362254e4ee71SNavdeep Parhar } 362354e4ee71SNavdeep Parhar 362454e4ee71SNavdeep Parhar iq->cidx = 0; 3625b2daa9a9SNavdeep Parhar iq->gen = F_RSPD_GEN; 362654e4ee71SNavdeep Parhar iq->cntxt_id = be16toh(c.iqid); 362754e4ee71SNavdeep Parhar iq->abs_id = be16toh(c.physiqid); 362854e4ee71SNavdeep Parhar 362954e4ee71SNavdeep Parhar cntxt_id = iq->cntxt_id - sc->sge.iq_start; 3630b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.iqmap_sz) { 3631733b9277SNavdeep Parhar panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__, 3632b20b25e7SNavdeep Parhar cntxt_id, sc->sge.iqmap_sz - 1); 3633733b9277SNavdeep Parhar } 363454e4ee71SNavdeep Parhar sc->sge.iqmap[cntxt_id] = iq; 363554e4ee71SNavdeep Parhar 363654e4ee71SNavdeep Parhar if (fl) { 36374d6db4e0SNavdeep Parhar u_int qid; 363843bbae19SNavdeep Parhar #ifdef INVARIANTS 363943bbae19SNavdeep Parhar MPASS(!(fl->flags & FL_BUF_RESUME)); 364043bbae19SNavdeep Parhar for (i = 0; i < fl->sidx * 8; i++) 364143bbae19SNavdeep Parhar MPASS(fl->sdesc[i].cl == NULL); 364243bbae19SNavdeep Parhar #endif 364354e4ee71SNavdeep Parhar fl->cntxt_id = be16toh(c.fl0id); 364443bbae19SNavdeep Parhar fl->pidx = fl->cidx = fl->hw_cidx = fl->dbidx = 0; 364543bbae19SNavdeep Parhar fl->rx_offset = 0; 364643bbae19SNavdeep Parhar fl->flags &= ~(FL_STARVING | FL_DOOMED); 364754e4ee71SNavdeep Parhar 36489f1f7ec9SNavdeep Parhar cntxt_id = fl->cntxt_id - sc->sge.eq_start; 3649b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) { 3650733b9277SNavdeep Parhar panic("%s: fl->cntxt_id (%d) more than the max (%d)", 3651b20b25e7SNavdeep Parhar __func__, cntxt_id, sc->sge.eqmap_sz - 1); 3652733b9277SNavdeep Parhar } 365354e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = (void *)fl; 365454e4ee71SNavdeep Parhar 36554d6db4e0SNavdeep Parhar qid = fl->cntxt_id; 36564d6db4e0SNavdeep Parhar if (isset(&sc->doorbells, DOORBELL_UDB)) { 365790e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 36584d6db4e0SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 36594d6db4e0SNavdeep Parhar volatile uint8_t *udb; 36604d6db4e0SNavdeep Parhar 36614d6db4e0SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 36624d6db4e0SNavdeep Parhar udb += (qid >> s_qpp) << PAGE_SHIFT; 36634d6db4e0SNavdeep Parhar qid &= mask; 36644d6db4e0SNavdeep Parhar if (qid < PAGE_SIZE / UDBS_SEG_SIZE) { 36654d6db4e0SNavdeep Parhar udb += qid << UDBS_SEG_SHIFT; 36664d6db4e0SNavdeep Parhar qid = 0; 36674d6db4e0SNavdeep Parhar } 36684d6db4e0SNavdeep Parhar fl->udb = (volatile void *)udb; 36694d6db4e0SNavdeep Parhar } 3670d1205d09SNavdeep Parhar fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db; 36714d6db4e0SNavdeep Parhar 367254e4ee71SNavdeep Parhar FL_LOCK(fl); 3673733b9277SNavdeep Parhar /* Enough to make sure the SGE doesn't think it's starved */ 3674733b9277SNavdeep Parhar refill_fl(sc, fl, fl->lowat); 367554e4ee71SNavdeep Parhar FL_UNLOCK(fl); 367654e4ee71SNavdeep Parhar } 367754e4ee71SNavdeep Parhar 367843bbae19SNavdeep Parhar if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && iq->cong >= 0) { 3679ba41ec48SNavdeep Parhar uint32_t param, val; 3680ba41ec48SNavdeep Parhar 3681ba41ec48SNavdeep Parhar param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) | 3682ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) | 3683ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_YZ(iq->cntxt_id); 368443bbae19SNavdeep Parhar if (iq->cong == 0) 368573cd9220SNavdeep Parhar val = 1 << 19; 368673cd9220SNavdeep Parhar else { 368773cd9220SNavdeep Parhar val = 2 << 19; 368873cd9220SNavdeep Parhar for (i = 0; i < 4; i++) { 368943bbae19SNavdeep Parhar if (iq->cong & (1 << i)) 369073cd9220SNavdeep Parhar val |= 1 << (i << 2); 369173cd9220SNavdeep Parhar } 369273cd9220SNavdeep Parhar } 369373cd9220SNavdeep Parhar 3694ba41ec48SNavdeep Parhar rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, ¶m, &val); 3695ba41ec48SNavdeep Parhar if (rc != 0) { 3696ba41ec48SNavdeep Parhar /* report error but carry on */ 369743bbae19SNavdeep Parhar CH_ERR(sc, "failed to set congestion manager context " 369843bbae19SNavdeep Parhar "for ingress queue %d: %d\n", iq->cntxt_id, rc); 3699ba41ec48SNavdeep Parhar } 3700ba41ec48SNavdeep Parhar } 3701ba41ec48SNavdeep Parhar 370254e4ee71SNavdeep Parhar /* Enable IQ interrupts */ 3703733b9277SNavdeep Parhar atomic_store_rel_int(&iq->state, IQS_IDLE); 3704315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) | 370554e4ee71SNavdeep Parhar V_INGRESSQID(iq->cntxt_id)); 370654e4ee71SNavdeep Parhar 370743bbae19SNavdeep Parhar iq->flags |= IQ_HW_ALLOCATED; 370843bbae19SNavdeep Parhar 370954e4ee71SNavdeep Parhar return (0); 371054e4ee71SNavdeep Parhar } 371154e4ee71SNavdeep Parhar 371254e4ee71SNavdeep Parhar static int 371343bbae19SNavdeep Parhar free_iq_fl_hwq(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl) 371454e4ee71SNavdeep Parhar { 371538035ed6SNavdeep Parhar int rc; 371654e4ee71SNavdeep Parhar 371743bbae19SNavdeep Parhar MPASS(iq->flags & IQ_HW_ALLOCATED); 371843bbae19SNavdeep Parhar rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, FW_IQ_TYPE_FL_INT_CAP, 371943bbae19SNavdeep Parhar iq->cntxt_id, fl ? fl->cntxt_id : 0xffff, 0xffff); 372054e4ee71SNavdeep Parhar if (rc != 0) { 372143bbae19SNavdeep Parhar CH_ERR(sc, "failed to free iq %p: %d\n", iq, rc); 372254e4ee71SNavdeep Parhar return (rc); 372354e4ee71SNavdeep Parhar } 372443bbae19SNavdeep Parhar iq->flags &= ~IQ_HW_ALLOCATED; 372554e4ee71SNavdeep Parhar 372654e4ee71SNavdeep Parhar return (0); 372754e4ee71SNavdeep Parhar } 372854e4ee71SNavdeep Parhar 372938035ed6SNavdeep Parhar static void 3730348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 3731348694daSNavdeep Parhar struct sge_iq *iq) 3732348694daSNavdeep Parhar { 373343bbae19SNavdeep Parhar struct sysctl_oid_list *children; 3734348694daSNavdeep Parhar 373543bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 373643bbae19SNavdeep Parhar return; 373743bbae19SNavdeep Parhar 373843bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3739348694daSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba, 3740348694daSNavdeep Parhar "bus address of descriptor ring"); 3741348694daSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3742348694daSNavdeep Parhar iq->qsize * IQ_ESIZE, "descriptor ring size in bytes"); 3743473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD, 3744473f6163SNavdeep Parhar &iq->abs_id, 0, "absolute id of the queue"); 3745473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3746473f6163SNavdeep Parhar &iq->cntxt_id, 0, "SGE context id of the queue"); 3747473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &iq->cidx, 3748473f6163SNavdeep Parhar 0, "consumer index"); 3749348694daSNavdeep Parhar } 3750348694daSNavdeep Parhar 3751348694daSNavdeep Parhar static void 3752aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 3753aa93b99aSNavdeep Parhar struct sysctl_oid *oid, struct sge_fl *fl) 375438035ed6SNavdeep Parhar { 375543bbae19SNavdeep Parhar struct sysctl_oid_list *children; 375638035ed6SNavdeep Parhar 375743bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 375843bbae19SNavdeep Parhar return; 375943bbae19SNavdeep Parhar 376043bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 37617029da5cSPawel Biernacki oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", 37627029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "freelist"); 376338035ed6SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 376438035ed6SNavdeep Parhar 3765aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3766aa93b99aSNavdeep Parhar &fl->ba, "bus address of descriptor ring"); 3767aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3768aa93b99aSNavdeep Parhar fl->sidx * EQ_ESIZE + sc->params.sge.spg_len, 3769aa93b99aSNavdeep Parhar "desc ring size in bytes"); 3770473f6163SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3771473f6163SNavdeep Parhar &fl->cntxt_id, 0, "SGE context id of the freelist"); 3772e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL, 3773e3207e19SNavdeep Parhar fl_pad ? 1 : 0, "padding enabled"); 3774e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL, 3775e3207e19SNavdeep Parhar fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled"); 377638035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx, 377738035ed6SNavdeep Parhar 0, "consumer index"); 377838035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 377938035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset", 378038035ed6SNavdeep Parhar CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset"); 378138035ed6SNavdeep Parhar } 378238035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx, 378338035ed6SNavdeep Parhar 0, "producer index"); 378438035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated", 378538035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated"); 378638035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled", 378738035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled"); 378838035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled", 378938035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)"); 379038035ed6SNavdeep Parhar } 379138035ed6SNavdeep Parhar 379243bbae19SNavdeep Parhar /* 379343bbae19SNavdeep Parhar * Idempotent. 379443bbae19SNavdeep Parhar */ 379554e4ee71SNavdeep Parhar static int 3796733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc) 379754e4ee71SNavdeep Parhar { 3798733b9277SNavdeep Parhar int rc, intr_idx; 379956599263SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 380043bbae19SNavdeep Parhar struct vi_info *vi = &sc->port[0]->vi[0]; 380156599263SNavdeep Parhar 380243bbae19SNavdeep Parhar if (!(fwq->flags & IQ_SW_ALLOCATED)) { 380343bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_HW_ALLOCATED)); 380443bbae19SNavdeep Parhar 38056af45170SJohn Baldwin if (sc->flags & IS_VF) 38066af45170SJohn Baldwin intr_idx = 0; 38074535e804SNavdeep Parhar else 3808733b9277SNavdeep Parhar intr_idx = sc->intr_count > 1 ? 1 : 0; 3809*c387ff00SNavdeep Parhar init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, intr_idx, -1, IQ_OTHER); 381043bbae19SNavdeep Parhar rc = alloc_iq_fl(vi, fwq, NULL, &sc->ctx, sc->fwq_oid); 3811733b9277SNavdeep Parhar if (rc != 0) { 381243bbae19SNavdeep Parhar CH_ERR(sc, "failed to allocate fwq: %d\n", rc); 381356599263SNavdeep Parhar return (rc); 3814733b9277SNavdeep Parhar } 381543bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_SW_ALLOCATED); 381643bbae19SNavdeep Parhar } 381756599263SNavdeep Parhar 381843bbae19SNavdeep Parhar if (!(fwq->flags & IQ_HW_ALLOCATED)) { 381943bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_SW_ALLOCATED); 382043bbae19SNavdeep Parhar 382143bbae19SNavdeep Parhar rc = alloc_iq_fl_hwq(vi, fwq, NULL); 382243bbae19SNavdeep Parhar if (rc != 0) { 382343bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw fwq: %d\n", rc); 382443bbae19SNavdeep Parhar return (rc); 382543bbae19SNavdeep Parhar } 382643bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_HW_ALLOCATED); 382743bbae19SNavdeep Parhar } 382856599263SNavdeep Parhar 3829733b9277SNavdeep Parhar return (0); 3830733b9277SNavdeep Parhar } 3831733b9277SNavdeep Parhar 383243bbae19SNavdeep Parhar /* 383343bbae19SNavdeep Parhar * Idempotent. 383443bbae19SNavdeep Parhar */ 383543bbae19SNavdeep Parhar static void 3836733b9277SNavdeep Parhar free_fwq(struct adapter *sc) 3837733b9277SNavdeep Parhar { 383843bbae19SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 383943bbae19SNavdeep Parhar 384043bbae19SNavdeep Parhar if (fwq->flags & IQ_HW_ALLOCATED) { 384143bbae19SNavdeep Parhar MPASS(fwq->flags & IQ_SW_ALLOCATED); 384243bbae19SNavdeep Parhar free_iq_fl_hwq(sc, fwq, NULL); 384343bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_HW_ALLOCATED)); 3844733b9277SNavdeep Parhar } 3845733b9277SNavdeep Parhar 384643bbae19SNavdeep Parhar if (fwq->flags & IQ_SW_ALLOCATED) { 384743bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_HW_ALLOCATED)); 384843bbae19SNavdeep Parhar free_iq_fl(sc, fwq, NULL); 384943bbae19SNavdeep Parhar MPASS(!(fwq->flags & IQ_SW_ALLOCATED)); 385043bbae19SNavdeep Parhar } 385143bbae19SNavdeep Parhar } 385243bbae19SNavdeep Parhar 385343bbae19SNavdeep Parhar /* 385443bbae19SNavdeep Parhar * Idempotent. 385543bbae19SNavdeep Parhar */ 3856733b9277SNavdeep Parhar static int 385743bbae19SNavdeep Parhar alloc_ctrlq(struct adapter *sc, int idx) 3858733b9277SNavdeep Parhar { 3859733b9277SNavdeep Parhar int rc; 3860733b9277SNavdeep Parhar char name[16]; 386143bbae19SNavdeep Parhar struct sysctl_oid *oid; 386243bbae19SNavdeep Parhar struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx]; 3863733b9277SNavdeep Parhar 386443bbae19SNavdeep Parhar MPASS(idx < sc->params.nports); 386537310a98SNavdeep Parhar 386643bbae19SNavdeep Parhar if (!(ctrlq->eq.flags & EQ_SW_ALLOCATED)) { 386743bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED)); 386843bbae19SNavdeep Parhar 386937310a98SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 387043bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, SYSCTL_CHILDREN(sc->ctrlq_oid), 387143bbae19SNavdeep Parhar OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 387243bbae19SNavdeep Parhar "ctrl queue"); 387337310a98SNavdeep Parhar 387443bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s ctrlq%d", 387543bbae19SNavdeep Parhar device_get_nameunit(sc->dev), idx); 387643bbae19SNavdeep Parhar init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, 387743bbae19SNavdeep Parhar sc->port[idx]->tx_chan, &sc->sge.fwq, name); 387843bbae19SNavdeep Parhar rc = alloc_wrq(sc, NULL, ctrlq, &sc->ctx, oid); 387943bbae19SNavdeep Parhar if (rc != 0) { 388043bbae19SNavdeep Parhar CH_ERR(sc, "failed to allocate ctrlq%d: %d\n", idx, rc); 388143bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 388256599263SNavdeep Parhar return (rc); 388356599263SNavdeep Parhar } 388443bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED); 388543bbae19SNavdeep Parhar } 388643bbae19SNavdeep Parhar 388743bbae19SNavdeep Parhar if (!(ctrlq->eq.flags & EQ_HW_ALLOCATED)) { 388843bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED); 388943bbae19SNavdeep Parhar 389043bbae19SNavdeep Parhar rc = alloc_eq_hwq(sc, NULL, &ctrlq->eq); 389143bbae19SNavdeep Parhar if (rc != 0) { 389243bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw ctrlq%d: %d\n", idx, rc); 389343bbae19SNavdeep Parhar return (rc); 389443bbae19SNavdeep Parhar } 389543bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_HW_ALLOCATED); 389643bbae19SNavdeep Parhar } 389743bbae19SNavdeep Parhar 389843bbae19SNavdeep Parhar return (0); 389943bbae19SNavdeep Parhar } 390043bbae19SNavdeep Parhar 390143bbae19SNavdeep Parhar /* 390243bbae19SNavdeep Parhar * Idempotent. 390343bbae19SNavdeep Parhar */ 390443bbae19SNavdeep Parhar static void 390543bbae19SNavdeep Parhar free_ctrlq(struct adapter *sc, int idx) 390643bbae19SNavdeep Parhar { 390743bbae19SNavdeep Parhar struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx]; 390843bbae19SNavdeep Parhar 390943bbae19SNavdeep Parhar if (ctrlq->eq.flags & EQ_HW_ALLOCATED) { 391043bbae19SNavdeep Parhar MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED); 391143bbae19SNavdeep Parhar free_eq_hwq(sc, NULL, &ctrlq->eq); 391243bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED)); 391343bbae19SNavdeep Parhar } 391443bbae19SNavdeep Parhar 391543bbae19SNavdeep Parhar if (ctrlq->eq.flags & EQ_SW_ALLOCATED) { 391643bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED)); 391743bbae19SNavdeep Parhar free_wrq(sc, ctrlq); 391843bbae19SNavdeep Parhar MPASS(!(ctrlq->eq.flags & EQ_SW_ALLOCATED)); 391943bbae19SNavdeep Parhar } 392043bbae19SNavdeep Parhar } 392156599263SNavdeep Parhar 39221605bac6SNavdeep Parhar int 39239af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop) 39249fb8886bSNavdeep Parhar { 39259fb8886bSNavdeep Parhar 39269af71ab3SNavdeep Parhar if (drop == -1) 39279fb8886bSNavdeep Parhar return (-1); 39289af71ab3SNavdeep Parhar else if (drop == 1) 39299fb8886bSNavdeep Parhar return (0); 39309fb8886bSNavdeep Parhar else 39315bcae8ddSNavdeep Parhar return (pi->rx_e_chan_map); 39329fb8886bSNavdeep Parhar } 39339fb8886bSNavdeep Parhar 393443bbae19SNavdeep Parhar /* 393543bbae19SNavdeep Parhar * Idempotent. 393643bbae19SNavdeep Parhar */ 3937733b9277SNavdeep Parhar static int 393843bbae19SNavdeep Parhar alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int idx, int intr_idx, 393943bbae19SNavdeep Parhar int maxp) 394054e4ee71SNavdeep Parhar { 394154e4ee71SNavdeep Parhar int rc; 39427c228be3SNavdeep Parhar struct adapter *sc = vi->adapter; 394343bbae19SNavdeep Parhar struct ifnet *ifp = vi->ifp; 394443bbae19SNavdeep Parhar struct sysctl_oid *oid; 394554e4ee71SNavdeep Parhar char name[16]; 394654e4ee71SNavdeep Parhar 394743bbae19SNavdeep Parhar if (!(rxq->iq.flags & IQ_SW_ALLOCATED)) { 394843bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED)); 394943bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 395043bbae19SNavdeep Parhar rc = tcp_lro_init_args(&rxq->lro, ifp, lro_entries, lro_mbufs); 395154e4ee71SNavdeep Parhar if (rc != 0) 395254e4ee71SNavdeep Parhar return (rc); 395343bbae19SNavdeep Parhar MPASS(rxq->lro.ifp == ifp); /* also indicates LRO init'ed */ 395443bbae19SNavdeep Parhar #endif 395543bbae19SNavdeep Parhar rxq->ifp = ifp; 395643bbae19SNavdeep Parhar 395743bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 395843bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->rxq_oid), 395943bbae19SNavdeep Parhar OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 396043bbae19SNavdeep Parhar "rx queue"); 396143bbae19SNavdeep Parhar 396243bbae19SNavdeep Parhar init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq, 3963*c387ff00SNavdeep Parhar intr_idx, tnl_cong(vi->pi, cong_drop), IQ_ETH); 3964df8437a9SAndrew Gallatin #if defined(INET) || defined(INET6) 3965df8437a9SAndrew Gallatin if (ifp->if_capenable & IFCAP_LRO) 3966df8437a9SAndrew Gallatin rxq->iq.flags |= IQ_LRO_ENABLED; 3967df8437a9SAndrew Gallatin #endif 3968df8437a9SAndrew Gallatin if (ifp->if_capenable & IFCAP_HWRXTSTMP) 3969df8437a9SAndrew Gallatin rxq->iq.flags |= IQ_RX_TIMESTAMP; 397043bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s rxq%d-fl", 397143bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 397243bbae19SNavdeep Parhar init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name); 397343bbae19SNavdeep Parhar rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, &vi->ctx, oid); 397443bbae19SNavdeep Parhar if (rc != 0) { 397543bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate rxq%d: %d\n", idx, rc); 397643bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 397743bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 397843bbae19SNavdeep Parhar tcp_lro_free(&rxq->lro); 397943bbae19SNavdeep Parhar rxq->lro.ifp = NULL; 398043bbae19SNavdeep Parhar #endif 398143bbae19SNavdeep Parhar return (rc); 398243bbae19SNavdeep Parhar } 398343bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_SW_ALLOCATED); 398443bbae19SNavdeep Parhar add_rxq_sysctls(&vi->ctx, oid, rxq); 398543bbae19SNavdeep Parhar } 398643bbae19SNavdeep Parhar 398743bbae19SNavdeep Parhar if (!(rxq->iq.flags & IQ_HW_ALLOCATED)) { 398843bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_SW_ALLOCATED); 398943bbae19SNavdeep Parhar rc = alloc_iq_fl_hwq(vi, &rxq->iq, &rxq->fl); 399043bbae19SNavdeep Parhar if (rc != 0) { 399143bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw rxq%d: %d\n", idx, rc); 399243bbae19SNavdeep Parhar return (rc); 399343bbae19SNavdeep Parhar } 399443bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_HW_ALLOCATED); 399554e4ee71SNavdeep Parhar 3996ec55567cSJohn Baldwin if (idx == 0) 3997ec55567cSJohn Baldwin sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id; 3998ec55567cSJohn Baldwin else 3999ec55567cSJohn Baldwin KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id, 4000ec55567cSJohn Baldwin ("iq_base mismatch")); 4001ec55567cSJohn Baldwin KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF, 4002ec55567cSJohn Baldwin ("PF with non-zero iq_base")); 4003ec55567cSJohn Baldwin 40044d6db4e0SNavdeep Parhar /* 400543bbae19SNavdeep Parhar * The freelist is just barely above the starvation threshold 400643bbae19SNavdeep Parhar * right now, fill it up a bit more. 40074d6db4e0SNavdeep Parhar */ 40089b4d7b4eSNavdeep Parhar FL_LOCK(&rxq->fl); 4009ec55567cSJohn Baldwin refill_fl(sc, &rxq->fl, 128); 40109b4d7b4eSNavdeep Parhar FL_UNLOCK(&rxq->fl); 401154e4ee71SNavdeep Parhar } 401254e4ee71SNavdeep Parhar 401343bbae19SNavdeep Parhar return (0); 401443bbae19SNavdeep Parhar } 401543bbae19SNavdeep Parhar 401643bbae19SNavdeep Parhar /* 401743bbae19SNavdeep Parhar * Idempotent. 401843bbae19SNavdeep Parhar */ 401943bbae19SNavdeep Parhar static void 4020fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq) 402154e4ee71SNavdeep Parhar { 402243bbae19SNavdeep Parhar if (rxq->iq.flags & IQ_HW_ALLOCATED) { 402343bbae19SNavdeep Parhar MPASS(rxq->iq.flags & IQ_SW_ALLOCATED); 402443bbae19SNavdeep Parhar free_iq_fl_hwq(vi->adapter, &rxq->iq, &rxq->fl); 402543bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED)); 402654e4ee71SNavdeep Parhar } 402743bbae19SNavdeep Parhar 402843bbae19SNavdeep Parhar if (rxq->iq.flags & IQ_SW_ALLOCATED) { 402943bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED)); 403043bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 403143bbae19SNavdeep Parhar tcp_lro_free(&rxq->lro); 403254e4ee71SNavdeep Parhar #endif 403343bbae19SNavdeep Parhar free_iq_fl(vi->adapter, &rxq->iq, &rxq->fl); 403443bbae19SNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_SW_ALLOCATED)); 403554e4ee71SNavdeep Parhar bzero(rxq, sizeof(*rxq)); 403643bbae19SNavdeep Parhar } 403743bbae19SNavdeep Parhar } 403854e4ee71SNavdeep Parhar 403943bbae19SNavdeep Parhar static void 404043bbae19SNavdeep Parhar add_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 404143bbae19SNavdeep Parhar struct sge_rxq *rxq) 404243bbae19SNavdeep Parhar { 404343bbae19SNavdeep Parhar struct sysctl_oid_list *children; 404443bbae19SNavdeep Parhar 404543bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 404643bbae19SNavdeep Parhar return; 404743bbae19SNavdeep Parhar 404843bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 404943bbae19SNavdeep Parhar #if defined(INET) || defined(INET6) 405043bbae19SNavdeep Parhar SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD, 405143bbae19SNavdeep Parhar &rxq->lro.lro_queued, 0, NULL); 405243bbae19SNavdeep Parhar SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD, 405343bbae19SNavdeep Parhar &rxq->lro.lro_flushed, 0, NULL); 405443bbae19SNavdeep Parhar #endif 405543bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD, 405643bbae19SNavdeep Parhar &rxq->rxcsum, "# of times hardware assisted with checksum"); 405743bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_extraction", CTLFLAG_RD, 405843bbae19SNavdeep Parhar &rxq->vlan_extraction, "# of times hardware extracted 802.1Q tag"); 405943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_rxcsum", CTLFLAG_RD, 406043bbae19SNavdeep Parhar &rxq->vxlan_rxcsum, 406143bbae19SNavdeep Parhar "# of times hardware assisted with inner checksum (VXLAN)"); 406254e4ee71SNavdeep Parhar } 406354e4ee71SNavdeep Parhar 406409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 406543bbae19SNavdeep Parhar /* 406643bbae19SNavdeep Parhar * Idempotent. 406743bbae19SNavdeep Parhar */ 406854e4ee71SNavdeep Parhar static int 406943bbae19SNavdeep Parhar alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq, int idx, 407043bbae19SNavdeep Parhar int intr_idx, int maxp) 4071f7dfe243SNavdeep Parhar { 4072733b9277SNavdeep Parhar int rc; 407343bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 407443bbae19SNavdeep Parhar struct sysctl_oid *oid; 4075733b9277SNavdeep Parhar char name[16]; 4076f7dfe243SNavdeep Parhar 407743bbae19SNavdeep Parhar if (!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED)) { 407843bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)); 4079733b9277SNavdeep Parhar 4080733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 408143bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, 408243bbae19SNavdeep Parhar SYSCTL_CHILDREN(vi->ofld_rxq_oid), OID_AUTO, name, 408343bbae19SNavdeep Parhar CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload rx queue"); 4084733b9277SNavdeep Parhar 408543bbae19SNavdeep Parhar init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx, 4086*c387ff00SNavdeep Parhar vi->qsize_rxq, intr_idx, 0, IQ_OFLD); 408743bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_rxq%d-fl", 408843bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 408943bbae19SNavdeep Parhar init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name); 409043bbae19SNavdeep Parhar rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, &vi->ctx, 409143bbae19SNavdeep Parhar oid); 409243bbae19SNavdeep Parhar if (rc != 0) { 409343bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate ofld_rxq%d: %d\n", idx, 409443bbae19SNavdeep Parhar rc); 409543bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 409643bbae19SNavdeep Parhar return (rc); 409743bbae19SNavdeep Parhar } 409843bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED); 4099a9f0cf48SJohn Baldwin ofld_rxq->rx_iscsi_ddp_setup_ok = counter_u64_alloc(M_WAITOK); 4100a9f0cf48SJohn Baldwin ofld_rxq->rx_iscsi_ddp_setup_error = 4101a9f0cf48SJohn Baldwin counter_u64_alloc(M_WAITOK); 410243bbae19SNavdeep Parhar add_ofld_rxq_sysctls(&vi->ctx, oid, ofld_rxq); 410343bbae19SNavdeep Parhar } 4104fe496dc0SJohn Baldwin 410543bbae19SNavdeep Parhar if (!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)) { 410643bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED); 410743bbae19SNavdeep Parhar rc = alloc_iq_fl_hwq(vi, &ofld_rxq->iq, &ofld_rxq->fl); 410843bbae19SNavdeep Parhar if (rc != 0) { 410943bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw ofld_rxq%d: %d\n", idx, 411043bbae19SNavdeep Parhar rc); 411143bbae19SNavdeep Parhar return (rc); 411243bbae19SNavdeep Parhar } 411343bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_HW_ALLOCATED); 411443bbae19SNavdeep Parhar } 4115733b9277SNavdeep Parhar return (rc); 4116733b9277SNavdeep Parhar } 4117733b9277SNavdeep Parhar 411843bbae19SNavdeep Parhar /* 411943bbae19SNavdeep Parhar * Idempotent. 412043bbae19SNavdeep Parhar */ 412143bbae19SNavdeep Parhar static void 4122fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq) 4123733b9277SNavdeep Parhar { 412443bbae19SNavdeep Parhar if (ofld_rxq->iq.flags & IQ_HW_ALLOCATED) { 412543bbae19SNavdeep Parhar MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED); 412643bbae19SNavdeep Parhar free_iq_fl_hwq(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl); 412743bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)); 412843bbae19SNavdeep Parhar } 4129733b9277SNavdeep Parhar 413043bbae19SNavdeep Parhar if (ofld_rxq->iq.flags & IQ_SW_ALLOCATED) { 413143bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)); 413243bbae19SNavdeep Parhar free_iq_fl(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl); 413343bbae19SNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED)); 4134a9f0cf48SJohn Baldwin counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_ok); 4135a9f0cf48SJohn Baldwin counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_error); 4136733b9277SNavdeep Parhar bzero(ofld_rxq, sizeof(*ofld_rxq)); 413743bbae19SNavdeep Parhar } 413843bbae19SNavdeep Parhar } 4139733b9277SNavdeep Parhar 414043bbae19SNavdeep Parhar static void 414143bbae19SNavdeep Parhar add_ofld_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 414243bbae19SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq) 414343bbae19SNavdeep Parhar { 414443bbae19SNavdeep Parhar struct sysctl_oid_list *children; 414543bbae19SNavdeep Parhar 414643bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 414743bbae19SNavdeep Parhar return; 414843bbae19SNavdeep Parhar 414943bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 41504b6ed075SJohn Baldwin SYSCTL_ADD_ULONG(ctx, children, OID_AUTO, 415143bbae19SNavdeep Parhar "rx_toe_tls_records", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_records, 415243bbae19SNavdeep Parhar "# of TOE TLS records received"); 41534b6ed075SJohn Baldwin SYSCTL_ADD_ULONG(ctx, children, OID_AUTO, 415443bbae19SNavdeep Parhar "rx_toe_tls_octets", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_octets, 415543bbae19SNavdeep Parhar "# of payload octets in received TOE TLS records"); 41564b6ed075SJohn Baldwin 41574b6ed075SJohn Baldwin oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "iscsi", 41584b6ed075SJohn Baldwin CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "TOE iSCSI statistics"); 41594b6ed075SJohn Baldwin children = SYSCTL_CHILDREN(oid); 41604b6ed075SJohn Baldwin 41614b6ed075SJohn Baldwin SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_ok", 41624b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_ok, 41634b6ed075SJohn Baldwin "# of times DDP buffer was setup successfully."); 41644b6ed075SJohn Baldwin SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_error", 41654b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_error, 41664b6ed075SJohn Baldwin "# of times DDP buffer setup failed."); 41674b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_octets", 41684b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_octets, 0, 41694b6ed075SJohn Baldwin "# of octets placed directly"); 41704b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_pdus", 41714b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_pdus, 0, 41724b6ed075SJohn Baldwin "# of PDUs with data placed directly."); 41734b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_octets", 41744b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_octets, 0, 41754b6ed075SJohn Baldwin "# of data octets delivered in freelist"); 41764b6ed075SJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_pdus", 41774b6ed075SJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_pdus, 0, 41784b6ed075SJohn Baldwin "# of PDUs with data delivered in freelist"); 41794d4cf62eSJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "padding_errors", 41804d4cf62eSJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_padding_errors, 0, 41814d4cf62eSJohn Baldwin "# of PDUs with invalid padding"); 41824d4cf62eSJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "header_digest_errors", 41834d4cf62eSJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_header_digest_errors, 0, 41844d4cf62eSJohn Baldwin "# of PDUs with invalid header digests"); 41854d4cf62eSJohn Baldwin SYSCTL_ADD_U64(ctx, children, OID_AUTO, "data_digest_errors", 41864d4cf62eSJohn Baldwin CTLFLAG_RD, &ofld_rxq->rx_iscsi_data_digest_errors, 0, 41874d4cf62eSJohn Baldwin "# of PDUs with invalid data digests"); 4188733b9277SNavdeep Parhar } 4189733b9277SNavdeep Parhar #endif 4190733b9277SNavdeep Parhar 4191ddf09ad6SNavdeep Parhar /* 4192ddf09ad6SNavdeep Parhar * Returns a reasonable automatic cidx flush threshold for a given queue size. 4193ddf09ad6SNavdeep Parhar */ 4194ddf09ad6SNavdeep Parhar static u_int 4195ddf09ad6SNavdeep Parhar qsize_to_fthresh(int qsize) 4196ddf09ad6SNavdeep Parhar { 4197ddf09ad6SNavdeep Parhar u_int fthresh; 4198ddf09ad6SNavdeep Parhar 4199ddf09ad6SNavdeep Parhar while (!powerof2(qsize)) 4200ddf09ad6SNavdeep Parhar qsize++; 4201ddf09ad6SNavdeep Parhar fthresh = ilog2(qsize); 4202ddf09ad6SNavdeep Parhar if (fthresh > X_CIDXFLUSHTHRESH_128) 4203ddf09ad6SNavdeep Parhar fthresh = X_CIDXFLUSHTHRESH_128; 4204ddf09ad6SNavdeep Parhar 4205ddf09ad6SNavdeep Parhar return (fthresh); 4206ddf09ad6SNavdeep Parhar } 4207ddf09ad6SNavdeep Parhar 4208733b9277SNavdeep Parhar static int 4209733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq) 4210733b9277SNavdeep Parhar { 4211733b9277SNavdeep Parhar int rc, cntxt_id; 4212733b9277SNavdeep Parhar struct fw_eq_ctrl_cmd c; 421390e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 4214f7dfe243SNavdeep Parhar 4215f7dfe243SNavdeep Parhar bzero(&c, sizeof(c)); 4216f7dfe243SNavdeep Parhar 4217f7dfe243SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST | 4218f7dfe243SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) | 4219f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_VFN(0)); 4220f7dfe243SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC | 4221f7dfe243SNavdeep Parhar F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c)); 42227951040fSNavdeep Parhar c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); 4223f7dfe243SNavdeep Parhar c.physeqid_pkd = htobe32(0); 4224f7dfe243SNavdeep Parhar c.fetchszm_to_iqid = 422587b027baSNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 4226733b9277SNavdeep Parhar V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) | 422756599263SNavdeep Parhar F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid)); 4228f7dfe243SNavdeep Parhar c.dcaen_to_eqsize = 4229adb0cd84SNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ? 4230adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) | 4231f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 4232ddf09ad6SNavdeep Parhar V_FW_EQ_CTRL_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) | 42337951040fSNavdeep Parhar V_FW_EQ_CTRL_CMD_EQSIZE(qsize)); 4234f7dfe243SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 4235f7dfe243SNavdeep Parhar 4236f7dfe243SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 4237f7dfe243SNavdeep Parhar if (rc != 0) { 423843bbae19SNavdeep Parhar CH_ERR(sc, "failed to create hw ctrlq for tx_chan %d: %d\n", 423943bbae19SNavdeep Parhar eq->tx_chan, rc); 4240f7dfe243SNavdeep Parhar return (rc); 4241f7dfe243SNavdeep Parhar } 4242f7dfe243SNavdeep Parhar 4243f7dfe243SNavdeep Parhar eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid)); 424476c89022SNavdeep Parhar eq->abs_id = G_FW_EQ_CTRL_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 4245f7dfe243SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 4246b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) 4247733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 4248b20b25e7SNavdeep Parhar cntxt_id, sc->sge.eqmap_sz - 1); 4249f7dfe243SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 4250f7dfe243SNavdeep Parhar 4251f7dfe243SNavdeep Parhar return (rc); 4252f7dfe243SNavdeep Parhar } 4253f7dfe243SNavdeep Parhar 4254f7dfe243SNavdeep Parhar static int 4255fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 425654e4ee71SNavdeep Parhar { 425754e4ee71SNavdeep Parhar int rc, cntxt_id; 425854e4ee71SNavdeep Parhar struct fw_eq_eth_cmd c; 425990e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 426054e4ee71SNavdeep Parhar 426154e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 426254e4ee71SNavdeep Parhar 426354e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST | 426454e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) | 426554e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_VFN(0)); 426654e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC | 426754e4ee71SNavdeep Parhar F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c)); 42687951040fSNavdeep Parhar c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE | 4269fe2ebb76SJohn Baldwin F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid)); 427054e4ee71SNavdeep Parhar c.fetchszm_to_iqid = 42717951040fSNavdeep Parhar htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) | 4272733b9277SNavdeep Parhar V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO | 4273aa2457e1SNavdeep Parhar V_FW_EQ_ETH_CMD_IQID(eq->iqid)); 4274adb0cd84SNavdeep Parhar c.dcaen_to_eqsize = 4275adb0cd84SNavdeep Parhar htobe32(V_FW_EQ_ETH_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ? 4276adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) | 427754e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 42787951040fSNavdeep Parhar V_FW_EQ_ETH_CMD_EQSIZE(qsize)); 427954e4ee71SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 428054e4ee71SNavdeep Parhar 428154e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 428254e4ee71SNavdeep Parhar if (rc != 0) { 4283fe2ebb76SJohn Baldwin device_printf(vi->dev, 4284733b9277SNavdeep Parhar "failed to create Ethernet egress queue: %d\n", rc); 4285733b9277SNavdeep Parhar return (rc); 4286733b9277SNavdeep Parhar } 4287733b9277SNavdeep Parhar 4288733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd)); 4289ec55567cSJohn Baldwin eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 4290733b9277SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 4291b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) 4292733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 4293b20b25e7SNavdeep Parhar cntxt_id, sc->sge.eqmap_sz - 1); 4294733b9277SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 4295733b9277SNavdeep Parhar 429654e4ee71SNavdeep Parhar return (rc); 429754e4ee71SNavdeep Parhar } 429854e4ee71SNavdeep Parhar 4299eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 4300733b9277SNavdeep Parhar static int 4301fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 4302733b9277SNavdeep Parhar { 4303733b9277SNavdeep Parhar int rc, cntxt_id; 4304733b9277SNavdeep Parhar struct fw_eq_ofld_cmd c; 430590e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 430654e4ee71SNavdeep Parhar 4307733b9277SNavdeep Parhar bzero(&c, sizeof(c)); 4308733b9277SNavdeep Parhar 4309733b9277SNavdeep Parhar c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST | 4310733b9277SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) | 4311733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_VFN(0)); 4312733b9277SNavdeep Parhar c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC | 4313733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c)); 4314733b9277SNavdeep Parhar c.fetchszm_to_iqid = 4315ddf09ad6SNavdeep Parhar htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 4316733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) | 4317733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid)); 4318733b9277SNavdeep Parhar c.dcaen_to_eqsize = 4319adb0cd84SNavdeep Parhar htobe32(V_FW_EQ_OFLD_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ? 4320adb0cd84SNavdeep Parhar X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) | 4321733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 4322ddf09ad6SNavdeep Parhar V_FW_EQ_OFLD_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) | 43237951040fSNavdeep Parhar V_FW_EQ_OFLD_CMD_EQSIZE(qsize)); 4324733b9277SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 4325733b9277SNavdeep Parhar 4326733b9277SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 4327733b9277SNavdeep Parhar if (rc != 0) { 4328fe2ebb76SJohn Baldwin device_printf(vi->dev, 4329733b9277SNavdeep Parhar "failed to create egress queue for TCP offload: %d\n", rc); 4330733b9277SNavdeep Parhar return (rc); 4331733b9277SNavdeep Parhar } 4332733b9277SNavdeep Parhar 4333733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd)); 433476c89022SNavdeep Parhar eq->abs_id = G_FW_EQ_OFLD_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 433554e4ee71SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 4336b20b25e7SNavdeep Parhar if (cntxt_id >= sc->sge.eqmap_sz) 4337733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 4338b20b25e7SNavdeep Parhar cntxt_id, sc->sge.eqmap_sz - 1); 433954e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 434054e4ee71SNavdeep Parhar 4341733b9277SNavdeep Parhar return (rc); 4342733b9277SNavdeep Parhar } 4343733b9277SNavdeep Parhar #endif 4344733b9277SNavdeep Parhar 434543bbae19SNavdeep Parhar /* SW only */ 4346733b9277SNavdeep Parhar static int 434743bbae19SNavdeep Parhar alloc_eq(struct adapter *sc, struct sge_eq *eq, struct sysctl_ctx_list *ctx, 434843bbae19SNavdeep Parhar struct sysctl_oid *oid) 4349733b9277SNavdeep Parhar { 43507951040fSNavdeep Parhar int rc, qsize; 4351733b9277SNavdeep Parhar size_t len; 4352733b9277SNavdeep Parhar 435343bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 4354733b9277SNavdeep Parhar 435590e7434aSNavdeep Parhar qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 43567951040fSNavdeep Parhar len = qsize * EQ_ESIZE; 435743bbae19SNavdeep Parhar rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, &eq->ba, 435843bbae19SNavdeep Parhar (void **)&eq->desc); 4359733b9277SNavdeep Parhar if (rc) 4360733b9277SNavdeep Parhar return (rc); 436143bbae19SNavdeep Parhar if (ctx != NULL && oid != NULL) 436243bbae19SNavdeep Parhar add_eq_sysctls(sc, ctx, oid, eq); 436343bbae19SNavdeep Parhar eq->flags |= EQ_SW_ALLOCATED; 4364733b9277SNavdeep Parhar 436543bbae19SNavdeep Parhar return (0); 436643bbae19SNavdeep Parhar } 436743bbae19SNavdeep Parhar 436843bbae19SNavdeep Parhar /* SW only */ 436943bbae19SNavdeep Parhar static void 437043bbae19SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq) 437143bbae19SNavdeep Parhar { 437243bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 43735ef87bf8SNavdeep Parhar if (eq->type == EQ_ETH) 437443bbae19SNavdeep Parhar MPASS(eq->pidx == eq->cidx); 437543bbae19SNavdeep Parhar 437643bbae19SNavdeep Parhar free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc); 437743bbae19SNavdeep Parhar mtx_destroy(&eq->eq_lock); 437843bbae19SNavdeep Parhar bzero(eq, sizeof(*eq)); 437943bbae19SNavdeep Parhar } 438043bbae19SNavdeep Parhar 438143bbae19SNavdeep Parhar static void 438243bbae19SNavdeep Parhar add_eq_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 438343bbae19SNavdeep Parhar struct sysctl_oid *oid, struct sge_eq *eq) 438443bbae19SNavdeep Parhar { 438543bbae19SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 438643bbae19SNavdeep Parhar 438743bbae19SNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &eq->ba, 438843bbae19SNavdeep Parhar "bus address of descriptor ring"); 438943bbae19SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 439043bbae19SNavdeep Parhar eq->sidx * EQ_ESIZE + sc->params.sge.spg_len, 439143bbae19SNavdeep Parhar "desc ring size in bytes"); 439243bbae19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD, 439343bbae19SNavdeep Parhar &eq->abs_id, 0, "absolute id of the queue"); 439443bbae19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 439543bbae19SNavdeep Parhar &eq->cntxt_id, 0, "SGE context id of the queue"); 439643bbae19SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &eq->cidx, 439743bbae19SNavdeep Parhar 0, "consumer index"); 439843bbae19SNavdeep Parhar SYSCTL_ADD_U16(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &eq->pidx, 439943bbae19SNavdeep Parhar 0, "producer index"); 440043bbae19SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL, 440143bbae19SNavdeep Parhar eq->sidx, "status page index"); 440243bbae19SNavdeep Parhar } 440343bbae19SNavdeep Parhar 440443bbae19SNavdeep Parhar static int 440543bbae19SNavdeep Parhar alloc_eq_hwq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 440643bbae19SNavdeep Parhar { 440743bbae19SNavdeep Parhar int rc; 440843bbae19SNavdeep Parhar 440943bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 441043bbae19SNavdeep Parhar 441143bbae19SNavdeep Parhar eq->iqid = eq->iq->cntxt_id; 4412ddf09ad6SNavdeep Parhar eq->pidx = eq->cidx = eq->dbidx = 0; 4413ddf09ad6SNavdeep Parhar /* Note that equeqidx is not used with sge_wrq (OFLD/CTRL) queues. */ 4414ddf09ad6SNavdeep Parhar eq->equeqidx = 0; 4415d14b0ac1SNavdeep Parhar eq->doorbells = sc->doorbells; 441643bbae19SNavdeep Parhar bzero(eq->desc, eq->sidx * EQ_ESIZE + sc->params.sge.spg_len); 4417733b9277SNavdeep Parhar 441843bbae19SNavdeep Parhar switch (eq->type) { 4419733b9277SNavdeep Parhar case EQ_CTRL: 4420733b9277SNavdeep Parhar rc = ctrl_eq_alloc(sc, eq); 4421733b9277SNavdeep Parhar break; 4422733b9277SNavdeep Parhar 4423733b9277SNavdeep Parhar case EQ_ETH: 4424fe2ebb76SJohn Baldwin rc = eth_eq_alloc(sc, vi, eq); 4425733b9277SNavdeep Parhar break; 4426733b9277SNavdeep Parhar 4427eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 4428733b9277SNavdeep Parhar case EQ_OFLD: 4429fe2ebb76SJohn Baldwin rc = ofld_eq_alloc(sc, vi, eq); 4430733b9277SNavdeep Parhar break; 4431733b9277SNavdeep Parhar #endif 4432733b9277SNavdeep Parhar 4433733b9277SNavdeep Parhar default: 443443bbae19SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, eq->type); 4435733b9277SNavdeep Parhar } 4436733b9277SNavdeep Parhar if (rc != 0) { 443743bbae19SNavdeep Parhar CH_ERR(sc, "failed to allocate egress queue(%d): %d\n", 443843bbae19SNavdeep Parhar eq->type, rc); 443943bbae19SNavdeep Parhar return (rc); 4440733b9277SNavdeep Parhar } 4441733b9277SNavdeep Parhar 4442d14b0ac1SNavdeep Parhar if (isset(&eq->doorbells, DOORBELL_UDB) || 4443d14b0ac1SNavdeep Parhar isset(&eq->doorbells, DOORBELL_UDBWC) || 444477ad3c41SNavdeep Parhar isset(&eq->doorbells, DOORBELL_WCWR)) { 444590e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 4446d14b0ac1SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 4447d14b0ac1SNavdeep Parhar volatile uint8_t *udb; 4448d14b0ac1SNavdeep Parhar 4449d14b0ac1SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 4450d14b0ac1SNavdeep Parhar udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT; /* pg offset */ 4451d14b0ac1SNavdeep Parhar eq->udb_qid = eq->cntxt_id & mask; /* id in page */ 4452f10405b3SNavdeep Parhar if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE) 445377ad3c41SNavdeep Parhar clrbit(&eq->doorbells, DOORBELL_WCWR); 4454d14b0ac1SNavdeep Parhar else { 4455d14b0ac1SNavdeep Parhar udb += eq->udb_qid << UDBS_SEG_SHIFT; /* seg offset */ 4456d14b0ac1SNavdeep Parhar eq->udb_qid = 0; 4457d14b0ac1SNavdeep Parhar } 4458d14b0ac1SNavdeep Parhar eq->udb = (volatile void *)udb; 4459d14b0ac1SNavdeep Parhar } 4460d14b0ac1SNavdeep Parhar 446143bbae19SNavdeep Parhar eq->flags |= EQ_HW_ALLOCATED; 446243bbae19SNavdeep Parhar return (0); 4463733b9277SNavdeep Parhar } 4464733b9277SNavdeep Parhar 4465733b9277SNavdeep Parhar static int 446643bbae19SNavdeep Parhar free_eq_hwq(struct adapter *sc, struct vi_info *vi __unused, struct sge_eq *eq) 4467733b9277SNavdeep Parhar { 4468733b9277SNavdeep Parhar int rc; 4469733b9277SNavdeep Parhar 447043bbae19SNavdeep Parhar MPASS(eq->flags & EQ_HW_ALLOCATED); 447143bbae19SNavdeep Parhar 447243bbae19SNavdeep Parhar switch (eq->type) { 4473733b9277SNavdeep Parhar case EQ_CTRL: 447443bbae19SNavdeep Parhar rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id); 4475733b9277SNavdeep Parhar break; 4476733b9277SNavdeep Parhar case EQ_ETH: 447743bbae19SNavdeep Parhar rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id); 4478733b9277SNavdeep Parhar break; 4479eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 4480733b9277SNavdeep Parhar case EQ_OFLD: 448143bbae19SNavdeep Parhar rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id); 4482733b9277SNavdeep Parhar break; 4483733b9277SNavdeep Parhar #endif 4484733b9277SNavdeep Parhar default: 448543bbae19SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, eq->type); 4486733b9277SNavdeep Parhar } 4487733b9277SNavdeep Parhar if (rc != 0) { 448843bbae19SNavdeep Parhar CH_ERR(sc, "failed to free eq (type %d): %d\n", eq->type, rc); 4489733b9277SNavdeep Parhar return (rc); 4490733b9277SNavdeep Parhar } 449143bbae19SNavdeep Parhar eq->flags &= ~EQ_HW_ALLOCATED; 4492733b9277SNavdeep Parhar 4493733b9277SNavdeep Parhar return (0); 4494733b9277SNavdeep Parhar } 4495733b9277SNavdeep Parhar 4496733b9277SNavdeep Parhar static int 4497fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq, 449843bbae19SNavdeep Parhar struct sysctl_ctx_list *ctx, struct sysctl_oid *oid) 4499733b9277SNavdeep Parhar { 450043bbae19SNavdeep Parhar struct sge_eq *eq = &wrq->eq; 4501733b9277SNavdeep Parhar int rc; 4502733b9277SNavdeep Parhar 450343bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 450443bbae19SNavdeep Parhar 450543bbae19SNavdeep Parhar rc = alloc_eq(sc, eq, ctx, oid); 4506733b9277SNavdeep Parhar if (rc) 4507733b9277SNavdeep Parhar return (rc); 450843bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 450943bbae19SNavdeep Parhar /* Can't fail after this. */ 4510733b9277SNavdeep Parhar 4511733b9277SNavdeep Parhar wrq->adapter = sc; 45127951040fSNavdeep Parhar TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq); 45137951040fSNavdeep Parhar TAILQ_INIT(&wrq->incomplete_wrs); 451409fe6320SNavdeep Parhar STAILQ_INIT(&wrq->wr_list); 45157951040fSNavdeep Parhar wrq->nwr_pending = 0; 45167951040fSNavdeep Parhar wrq->ndesc_needed = 0; 451743bbae19SNavdeep Parhar add_wrq_sysctls(ctx, oid, wrq); 4518733b9277SNavdeep Parhar 451943bbae19SNavdeep Parhar return (0); 452043bbae19SNavdeep Parhar } 452143bbae19SNavdeep Parhar 452243bbae19SNavdeep Parhar static void 452343bbae19SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq) 452443bbae19SNavdeep Parhar { 452543bbae19SNavdeep Parhar free_eq(sc, &wrq->eq); 452643bbae19SNavdeep Parhar MPASS(wrq->nwr_pending == 0); 45275ef87bf8SNavdeep Parhar MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs)); 45285ef87bf8SNavdeep Parhar MPASS(STAILQ_EMPTY(&wrq->wr_list)); 452943bbae19SNavdeep Parhar bzero(wrq, sizeof(*wrq)); 453043bbae19SNavdeep Parhar } 453143bbae19SNavdeep Parhar 453243bbae19SNavdeep Parhar static void 453343bbae19SNavdeep Parhar add_wrq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 453443bbae19SNavdeep Parhar struct sge_wrq *wrq) 453543bbae19SNavdeep Parhar { 453643bbae19SNavdeep Parhar struct sysctl_oid_list *children; 453743bbae19SNavdeep Parhar 453843bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 453943bbae19SNavdeep Parhar return; 454043bbae19SNavdeep Parhar 454143bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 45427951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD, 45437951040fSNavdeep Parhar &wrq->tx_wrs_direct, "# of work requests (direct)"); 45447951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD, 45457951040fSNavdeep Parhar &wrq->tx_wrs_copied, "# of work requests (copied)"); 45460459a175SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD, 45470459a175SNavdeep Parhar &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)"); 4548733b9277SNavdeep Parhar } 4549733b9277SNavdeep Parhar 455043bbae19SNavdeep Parhar /* 455143bbae19SNavdeep Parhar * Idempotent. 455243bbae19SNavdeep Parhar */ 4553733b9277SNavdeep Parhar static int 455443bbae19SNavdeep Parhar alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx) 4555733b9277SNavdeep Parhar { 455643bbae19SNavdeep Parhar int rc, iqidx; 4557fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 455843bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 4559733b9277SNavdeep Parhar struct sge_eq *eq = &txq->eq; 4560d735920dSNavdeep Parhar struct txpkts *txp; 4561733b9277SNavdeep Parhar char name[16]; 456243bbae19SNavdeep Parhar struct sysctl_oid *oid; 4563733b9277SNavdeep Parhar 456443bbae19SNavdeep Parhar if (!(eq->flags & EQ_SW_ALLOCATED)) { 456543bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 456643bbae19SNavdeep Parhar 456743bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 456843bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->txq_oid), 456943bbae19SNavdeep Parhar OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, 457043bbae19SNavdeep Parhar "tx queue"); 457143bbae19SNavdeep Parhar 457243bbae19SNavdeep Parhar iqidx = vi->first_rxq + (idx % vi->nrxq); 457343bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s txq%d", 457443bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 457543bbae19SNavdeep Parhar init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan, 457643bbae19SNavdeep Parhar &sc->sge.rxq[iqidx].iq, name); 457743bbae19SNavdeep Parhar 457843bbae19SNavdeep Parhar rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, 457943bbae19SNavdeep Parhar can_resume_eth_tx, M_CXGBE, &eq->eq_lock, M_WAITOK); 45807951040fSNavdeep Parhar if (rc != 0) { 458143bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate mp_ring for txq%d: %d\n", 458243bbae19SNavdeep Parhar idx, rc); 458343bbae19SNavdeep Parhar failed: 458443bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 45857951040fSNavdeep Parhar return (rc); 45867951040fSNavdeep Parhar } 45877951040fSNavdeep Parhar 458843bbae19SNavdeep Parhar rc = alloc_eq(sc, eq, &vi->ctx, oid); 458943bbae19SNavdeep Parhar if (rc) { 459043bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate txq%d: %d\n", idx, rc); 45917951040fSNavdeep Parhar mp_ring_free(txq->r); 459243bbae19SNavdeep Parhar goto failed; 459343bbae19SNavdeep Parhar } 459443bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 459543bbae19SNavdeep Parhar /* Can't fail after this point. */ 459643bbae19SNavdeep Parhar 459743bbae19SNavdeep Parhar TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq); 459843bbae19SNavdeep Parhar txq->ifp = vi->ifp; 459943bbae19SNavdeep Parhar txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK); 460043bbae19SNavdeep Parhar txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE, 460143bbae19SNavdeep Parhar M_ZERO | M_WAITOK); 460243bbae19SNavdeep Parhar 460343bbae19SNavdeep Parhar add_txq_sysctls(vi, &vi->ctx, oid, txq); 46047951040fSNavdeep Parhar } 4605733b9277SNavdeep Parhar 460643bbae19SNavdeep Parhar if (!(eq->flags & EQ_HW_ALLOCATED)) { 460743bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 460843bbae19SNavdeep Parhar rc = alloc_eq_hwq(sc, vi, eq); 460943bbae19SNavdeep Parhar if (rc != 0) { 461043bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw txq%d: %d\n", idx, rc); 461143bbae19SNavdeep Parhar return (rc); 461243bbae19SNavdeep Parhar } 461343bbae19SNavdeep Parhar MPASS(eq->flags & EQ_HW_ALLOCATED); 46147951040fSNavdeep Parhar /* Can't fail after this point. */ 46157951040fSNavdeep Parhar 4616ec55567cSJohn Baldwin if (idx == 0) 4617ec55567cSJohn Baldwin sc->sge.eq_base = eq->abs_id - eq->cntxt_id; 4618ec55567cSJohn Baldwin else 4619ec55567cSJohn Baldwin KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id, 4620ec55567cSJohn Baldwin ("eq_base mismatch")); 4621ec55567cSJohn Baldwin KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF, 4622ec55567cSJohn Baldwin ("PF with non-zero eq_base")); 4623ec55567cSJohn Baldwin 4624d735920dSNavdeep Parhar txp = &txq->txp; 4625d735920dSNavdeep Parhar MPASS(nitems(txp->mb) >= sc->params.max_pkts_per_eth_tx_pkts_wr); 4626d735920dSNavdeep Parhar txq->txp.max_npkt = min(nitems(txp->mb), 4627d735920dSNavdeep Parhar sc->params.max_pkts_per_eth_tx_pkts_wr); 462830e3f2b4SNavdeep Parhar if (vi->flags & TX_USES_VM_WR && !(sc->flags & IS_VF)) 462930e3f2b4SNavdeep Parhar txq->txp.max_npkt--; 4630d735920dSNavdeep Parhar 463143bbae19SNavdeep Parhar if (vi->flags & TX_USES_VM_WR) 463243bbae19SNavdeep Parhar txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) | 463343bbae19SNavdeep Parhar V_TXPKT_INTF(pi->tx_chan)); 463443bbae19SNavdeep Parhar else 463543bbae19SNavdeep Parhar txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) | 463643bbae19SNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) | 463743bbae19SNavdeep Parhar V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld)); 463843bbae19SNavdeep Parhar 463943bbae19SNavdeep Parhar txq->tc_idx = -1; 464043bbae19SNavdeep Parhar } 464143bbae19SNavdeep Parhar 464243bbae19SNavdeep Parhar return (0); 464343bbae19SNavdeep Parhar } 464443bbae19SNavdeep Parhar 464543bbae19SNavdeep Parhar /* 464643bbae19SNavdeep Parhar * Idempotent. 464743bbae19SNavdeep Parhar */ 464843bbae19SNavdeep Parhar static void 464943bbae19SNavdeep Parhar free_txq(struct vi_info *vi, struct sge_txq *txq) 465043bbae19SNavdeep Parhar { 465143bbae19SNavdeep Parhar struct adapter *sc = vi->adapter; 465243bbae19SNavdeep Parhar struct sge_eq *eq = &txq->eq; 465343bbae19SNavdeep Parhar 465443bbae19SNavdeep Parhar if (eq->flags & EQ_HW_ALLOCATED) { 465543bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 465643bbae19SNavdeep Parhar free_eq_hwq(sc, NULL, eq); 465743bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 465843bbae19SNavdeep Parhar } 465943bbae19SNavdeep Parhar 466043bbae19SNavdeep Parhar if (eq->flags & EQ_SW_ALLOCATED) { 466143bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 466243bbae19SNavdeep Parhar sglist_free(txq->gl); 466343bbae19SNavdeep Parhar free(txq->sdesc, M_CXGBE); 466443bbae19SNavdeep Parhar mp_ring_free(txq->r); 466543bbae19SNavdeep Parhar free_eq(sc, eq); 466643bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 466743bbae19SNavdeep Parhar bzero(txq, sizeof(*txq)); 466843bbae19SNavdeep Parhar } 466943bbae19SNavdeep Parhar } 467043bbae19SNavdeep Parhar 467143bbae19SNavdeep Parhar static void 467243bbae19SNavdeep Parhar add_txq_sysctls(struct vi_info *vi, struct sysctl_ctx_list *ctx, 467343bbae19SNavdeep Parhar struct sysctl_oid *oid, struct sge_txq *txq) 467443bbae19SNavdeep Parhar { 467543bbae19SNavdeep Parhar struct adapter *sc; 467643bbae19SNavdeep Parhar struct sysctl_oid_list *children; 467743bbae19SNavdeep Parhar 467843bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 467943bbae19SNavdeep Parhar return; 468043bbae19SNavdeep Parhar 468143bbae19SNavdeep Parhar sc = vi->adapter; 468254e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 468354e4ee71SNavdeep Parhar 468443bbae19SNavdeep Parhar mp_ring_sysctls(txq->r, ctx, children); 468559bc8ce0SNavdeep Parhar 468643bbae19SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tc", 468743bbae19SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_MPSAFE, vi, txq - sc->sge.txq, 468843bbae19SNavdeep Parhar sysctl_tc, "I", "traffic class (-1 means none)"); 468902f972e8SNavdeep Parhar 469043bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD, 469154e4ee71SNavdeep Parhar &txq->txcsum, "# of times hardware assisted with checksum"); 469243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_insertion", CTLFLAG_RD, 469343bbae19SNavdeep Parhar &txq->vlan_insertion, "# of times hardware inserted 802.1Q tag"); 469443bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD, 4695a1ea9a82SNavdeep Parhar &txq->tso_wrs, "# of TSO work requests"); 469643bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD, 469754e4ee71SNavdeep Parhar &txq->imm_wrs, "# of work requests with immediate data"); 469843bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD, 469954e4ee71SNavdeep Parhar &txq->sgl_wrs, "# of work requests with direct SGL"); 470043bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD, 470154e4ee71SNavdeep Parhar &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)"); 470243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_wrs", CTLFLAG_RD, 470343bbae19SNavdeep Parhar &txq->txpkts0_wrs, "# of txpkts (type 0) work requests"); 470443bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_wrs", CTLFLAG_RD, 470543bbae19SNavdeep Parhar &txq->txpkts1_wrs, "# of txpkts (type 1) work requests"); 470643bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_pkts", CTLFLAG_RD, 470743bbae19SNavdeep Parhar &txq->txpkts0_pkts, 47087951040fSNavdeep Parhar "# of frames tx'd using type0 txpkts work requests"); 470943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_pkts", CTLFLAG_RD, 471043bbae19SNavdeep Parhar &txq->txpkts1_pkts, 47117951040fSNavdeep Parhar "# of frames tx'd using type1 txpkts work requests"); 471243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts_flush", CTLFLAG_RD, 471343bbae19SNavdeep Parhar &txq->txpkts_flush, 47143447df8bSNavdeep Parhar "# of times txpkts had to be flushed out by an egress-update"); 471543bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "raw_wrs", CTLFLAG_RD, 47165cdaef71SJohn Baldwin &txq->raw_wrs, "# of raw work requests (non-packets)"); 471743bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_tso_wrs", CTLFLAG_RD, 471843bbae19SNavdeep Parhar &txq->vxlan_tso_wrs, "# of VXLAN TSO work requests"); 471943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_txcsum", CTLFLAG_RD, 472043bbae19SNavdeep Parhar &txq->vxlan_txcsum, 4721a4a4ad2dSNavdeep Parhar "# of times hardware assisted with inner checksums (VXLAN)"); 4722bddf7343SJohn Baldwin 4723bddf7343SJohn Baldwin #ifdef KERN_TLS 472415f33555SNavdeep Parhar if (is_ktls(sc)) { 472543bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_records", 472643bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_records, 4727bddf7343SJohn Baldwin "# of NIC TLS records transmitted"); 472843bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_short", 472943bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_short, 4730bddf7343SJohn Baldwin "# of short NIC TLS records transmitted"); 473143bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_partial", 473243bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_partial, 4733bddf7343SJohn Baldwin "# of partial NIC TLS records transmitted"); 473443bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_full", 473543bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_full, 4736bddf7343SJohn Baldwin "# of full NIC TLS records transmitted"); 473743bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_octets", 473843bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_octets, 4739bddf7343SJohn Baldwin "# of payload octets in transmitted NIC TLS records"); 474043bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_waste", 474143bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_waste, 4742bddf7343SJohn Baldwin "# of octets DMAd but not transmitted in NIC TLS records"); 474343bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_options", 474443bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_options, 4745bddf7343SJohn Baldwin "# of NIC TLS options-only packets transmitted"); 474643bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_header", 474743bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_header, 4748bddf7343SJohn Baldwin "# of NIC TLS header-only packets transmitted"); 474943bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin", 475043bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_fin, 4751bddf7343SJohn Baldwin "# of NIC TLS FIN-only packets transmitted"); 475243bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin_short", 475343bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_fin_short, 4754bddf7343SJohn Baldwin "# of NIC TLS padded FIN packets on short TLS records"); 475543bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_cbc", 475643bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_cbc, 4757bddf7343SJohn Baldwin "# of NIC TLS sessions using AES-CBC"); 475843bbae19SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_gcm", 475943bbae19SNavdeep Parhar CTLFLAG_RD, &txq->kern_tls_gcm, 4760bddf7343SJohn Baldwin "# of NIC TLS sessions using AES-GCM"); 4761bddf7343SJohn Baldwin } 4762bddf7343SJohn Baldwin #endif 476354e4ee71SNavdeep Parhar } 476454e4ee71SNavdeep Parhar 4765077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT) 476643bbae19SNavdeep Parhar /* 476743bbae19SNavdeep Parhar * Idempotent. 476843bbae19SNavdeep Parhar */ 4769077ba6a8SJohn Baldwin static int 477043bbae19SNavdeep Parhar alloc_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq, int idx) 4771077ba6a8SJohn Baldwin { 477243bbae19SNavdeep Parhar struct sysctl_oid *oid; 477343bbae19SNavdeep Parhar struct port_info *pi = vi->pi; 4774077ba6a8SJohn Baldwin struct adapter *sc = vi->adapter; 477543bbae19SNavdeep Parhar struct sge_eq *eq = &ofld_txq->wrq.eq; 477643bbae19SNavdeep Parhar int rc, iqidx; 4777077ba6a8SJohn Baldwin char name[16]; 4778077ba6a8SJohn Baldwin 477943bbae19SNavdeep Parhar MPASS(idx >= 0); 478043bbae19SNavdeep Parhar MPASS(idx < vi->nofldtxq); 4781077ba6a8SJohn Baldwin 478243bbae19SNavdeep Parhar if (!(eq->flags & EQ_SW_ALLOCATED)) { 4783077ba6a8SJohn Baldwin snprintf(name, sizeof(name), "%d", idx); 478443bbae19SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, 478543bbae19SNavdeep Parhar SYSCTL_CHILDREN(vi->ofld_txq_oid), OID_AUTO, name, 4786077ba6a8SJohn Baldwin CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload tx queue"); 4787077ba6a8SJohn Baldwin 478843bbae19SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_txq%d", 478943bbae19SNavdeep Parhar device_get_nameunit(vi->dev), idx); 479043bbae19SNavdeep Parhar if (vi->nofldrxq > 0) { 479143bbae19SNavdeep Parhar iqidx = vi->first_ofld_rxq + (idx % vi->nofldrxq); 479243bbae19SNavdeep Parhar init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan, 479343bbae19SNavdeep Parhar &sc->sge.ofld_rxq[iqidx].iq, name); 479443bbae19SNavdeep Parhar } else { 479543bbae19SNavdeep Parhar iqidx = vi->first_rxq + (idx % vi->nrxq); 479643bbae19SNavdeep Parhar init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan, 479743bbae19SNavdeep Parhar &sc->sge.rxq[iqidx].iq, name); 479843bbae19SNavdeep Parhar } 479943bbae19SNavdeep Parhar 480043bbae19SNavdeep Parhar rc = alloc_wrq(sc, vi, &ofld_txq->wrq, &vi->ctx, oid); 480143bbae19SNavdeep Parhar if (rc != 0) { 480243bbae19SNavdeep Parhar CH_ERR(vi, "failed to allocate ofld_txq%d: %d\n", idx, 480343bbae19SNavdeep Parhar rc); 480443bbae19SNavdeep Parhar sysctl_remove_oid(oid, 1, 1); 4805077ba6a8SJohn Baldwin return (rc); 480643bbae19SNavdeep Parhar } 480743bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 480843bbae19SNavdeep Parhar /* Can't fail after this point. */ 4809077ba6a8SJohn Baldwin 4810568e69e4SJohn Baldwin ofld_txq->tx_iscsi_pdus = counter_u64_alloc(M_WAITOK); 4811568e69e4SJohn Baldwin ofld_txq->tx_iscsi_octets = counter_u64_alloc(M_WAITOK); 48125b27e4b2SJohn Baldwin ofld_txq->tx_iscsi_iso_wrs = counter_u64_alloc(M_WAITOK); 4813fe496dc0SJohn Baldwin ofld_txq->tx_toe_tls_records = counter_u64_alloc(M_WAITOK); 4814fe496dc0SJohn Baldwin ofld_txq->tx_toe_tls_octets = counter_u64_alloc(M_WAITOK); 481543bbae19SNavdeep Parhar add_ofld_txq_sysctls(&vi->ctx, oid, ofld_txq); 4816077ba6a8SJohn Baldwin } 4817077ba6a8SJohn Baldwin 481843bbae19SNavdeep Parhar if (!(eq->flags & EQ_HW_ALLOCATED)) { 481943bbae19SNavdeep Parhar rc = alloc_eq_hwq(sc, vi, eq); 482043bbae19SNavdeep Parhar if (rc != 0) { 482143bbae19SNavdeep Parhar CH_ERR(vi, "failed to create hw ofld_txq%d: %d\n", idx, 482243bbae19SNavdeep Parhar rc); 482343bbae19SNavdeep Parhar return (rc); 482443bbae19SNavdeep Parhar } 482543bbae19SNavdeep Parhar MPASS(eq->flags & EQ_HW_ALLOCATED); 482643bbae19SNavdeep Parhar } 482743bbae19SNavdeep Parhar 482843bbae19SNavdeep Parhar return (0); 482943bbae19SNavdeep Parhar } 483043bbae19SNavdeep Parhar 483143bbae19SNavdeep Parhar /* 483243bbae19SNavdeep Parhar * Idempotent. 483343bbae19SNavdeep Parhar */ 483443bbae19SNavdeep Parhar static void 4835077ba6a8SJohn Baldwin free_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq) 4836077ba6a8SJohn Baldwin { 4837077ba6a8SJohn Baldwin struct adapter *sc = vi->adapter; 483843bbae19SNavdeep Parhar struct sge_eq *eq = &ofld_txq->wrq.eq; 4839077ba6a8SJohn Baldwin 484043bbae19SNavdeep Parhar if (eq->flags & EQ_HW_ALLOCATED) { 484143bbae19SNavdeep Parhar MPASS(eq->flags & EQ_SW_ALLOCATED); 484243bbae19SNavdeep Parhar free_eq_hwq(sc, NULL, eq); 484343bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 484443bbae19SNavdeep Parhar } 4845077ba6a8SJohn Baldwin 484643bbae19SNavdeep Parhar if (eq->flags & EQ_SW_ALLOCATED) { 484743bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_HW_ALLOCATED)); 4848568e69e4SJohn Baldwin counter_u64_free(ofld_txq->tx_iscsi_pdus); 4849568e69e4SJohn Baldwin counter_u64_free(ofld_txq->tx_iscsi_octets); 48505b27e4b2SJohn Baldwin counter_u64_free(ofld_txq->tx_iscsi_iso_wrs); 4851fe496dc0SJohn Baldwin counter_u64_free(ofld_txq->tx_toe_tls_records); 4852fe496dc0SJohn Baldwin counter_u64_free(ofld_txq->tx_toe_tls_octets); 485343bbae19SNavdeep Parhar free_wrq(sc, &ofld_txq->wrq); 485443bbae19SNavdeep Parhar MPASS(!(eq->flags & EQ_SW_ALLOCATED)); 4855077ba6a8SJohn Baldwin bzero(ofld_txq, sizeof(*ofld_txq)); 485643bbae19SNavdeep Parhar } 485743bbae19SNavdeep Parhar } 485843bbae19SNavdeep Parhar 485943bbae19SNavdeep Parhar static void 486043bbae19SNavdeep Parhar add_ofld_txq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 486143bbae19SNavdeep Parhar struct sge_ofld_txq *ofld_txq) 486243bbae19SNavdeep Parhar { 486343bbae19SNavdeep Parhar struct sysctl_oid_list *children; 486443bbae19SNavdeep Parhar 486543bbae19SNavdeep Parhar if (ctx == NULL || oid == NULL) 486643bbae19SNavdeep Parhar return; 486743bbae19SNavdeep Parhar 486843bbae19SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 486943bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_pdus", 487043bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_iscsi_pdus, 487143bbae19SNavdeep Parhar "# of iSCSI PDUs transmitted"); 487243bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_octets", 487343bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_iscsi_octets, 487443bbae19SNavdeep Parhar "# of payload octets in transmitted iSCSI PDUs"); 48755b27e4b2SJohn Baldwin SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_iso_wrs", 48765b27e4b2SJohn Baldwin CTLFLAG_RD, &ofld_txq->tx_iscsi_iso_wrs, 48775b27e4b2SJohn Baldwin "# of iSCSI segmentation offload work requests"); 487843bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_records", 487943bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_toe_tls_records, 488043bbae19SNavdeep Parhar "# of TOE TLS records transmitted"); 488143bbae19SNavdeep Parhar SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_octets", 488243bbae19SNavdeep Parhar CTLFLAG_RD, &ofld_txq->tx_toe_tls_octets, 488343bbae19SNavdeep Parhar "# of payload octets in transmitted TOE TLS records"); 4884077ba6a8SJohn Baldwin } 4885077ba6a8SJohn Baldwin #endif 4886077ba6a8SJohn Baldwin 488754e4ee71SNavdeep Parhar static void 488854e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error) 488954e4ee71SNavdeep Parhar { 489054e4ee71SNavdeep Parhar bus_addr_t *ba = arg; 489154e4ee71SNavdeep Parhar 489254e4ee71SNavdeep Parhar KASSERT(nseg == 1, 489354e4ee71SNavdeep Parhar ("%s meant for single segment mappings only.", __func__)); 489454e4ee71SNavdeep Parhar 489554e4ee71SNavdeep Parhar *ba = error ? 0 : segs->ds_addr; 489654e4ee71SNavdeep Parhar } 489754e4ee71SNavdeep Parhar 489854e4ee71SNavdeep Parhar static inline void 489954e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl) 490054e4ee71SNavdeep Parhar { 49014d6db4e0SNavdeep Parhar uint32_t n, v; 490254e4ee71SNavdeep Parhar 490346e1e307SNavdeep Parhar n = IDXDIFF(fl->pidx >> 3, fl->dbidx, fl->sidx); 49044d6db4e0SNavdeep Parhar MPASS(n > 0); 4905d14b0ac1SNavdeep Parhar 490654e4ee71SNavdeep Parhar wmb(); 49074d6db4e0SNavdeep Parhar v = fl->dbval | V_PIDX(n); 49084d6db4e0SNavdeep Parhar if (fl->udb) 49094d6db4e0SNavdeep Parhar *fl->udb = htole32(v); 49104d6db4e0SNavdeep Parhar else 4911315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, v); 49124d6db4e0SNavdeep Parhar IDXINCR(fl->dbidx, n, fl->sidx); 491354e4ee71SNavdeep Parhar } 491454e4ee71SNavdeep Parhar 4915fb12416cSNavdeep Parhar /* 49164d6db4e0SNavdeep Parhar * Fills up the freelist by allocating up to 'n' buffers. Buffers that are 49174d6db4e0SNavdeep Parhar * recycled do not count towards this allocation budget. 4918733b9277SNavdeep Parhar * 49194d6db4e0SNavdeep Parhar * Returns non-zero to indicate that this freelist should be added to the list 49204d6db4e0SNavdeep Parhar * of starving freelists. 4921fb12416cSNavdeep Parhar */ 4922733b9277SNavdeep Parhar static int 49234d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n) 492454e4ee71SNavdeep Parhar { 49254d6db4e0SNavdeep Parhar __be64 *d; 49264d6db4e0SNavdeep Parhar struct fl_sdesc *sd; 492738035ed6SNavdeep Parhar uintptr_t pa; 492854e4ee71SNavdeep Parhar caddr_t cl; 492946e1e307SNavdeep Parhar struct rx_buf_info *rxb; 493038035ed6SNavdeep Parhar struct cluster_metadata *clm; 4931294e62beSAlexander Motin uint16_t max_pidx, zidx = fl->zidx; 49324d6db4e0SNavdeep Parhar uint16_t hw_cidx = fl->hw_cidx; /* stable snapshot */ 493354e4ee71SNavdeep Parhar 493454e4ee71SNavdeep Parhar FL_LOCK_ASSERT_OWNED(fl); 493554e4ee71SNavdeep Parhar 49364d6db4e0SNavdeep Parhar /* 4937453130d9SPedro F. Giffuni * We always stop at the beginning of the hardware descriptor that's just 49384d6db4e0SNavdeep Parhar * before the one with the hw cidx. This is to avoid hw pidx = hw cidx, 49394d6db4e0SNavdeep Parhar * which would mean an empty freelist to the chip. 49404d6db4e0SNavdeep Parhar */ 49414d6db4e0SNavdeep Parhar max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1; 49424d6db4e0SNavdeep Parhar if (fl->pidx == max_pidx * 8) 49434d6db4e0SNavdeep Parhar return (0); 494454e4ee71SNavdeep Parhar 49454d6db4e0SNavdeep Parhar d = &fl->desc[fl->pidx]; 49464d6db4e0SNavdeep Parhar sd = &fl->sdesc[fl->pidx]; 4947294e62beSAlexander Motin rxb = &sc->sge.rx_buf_info[zidx]; 49484d6db4e0SNavdeep Parhar 49494d6db4e0SNavdeep Parhar while (n > 0) { 495054e4ee71SNavdeep Parhar 495154e4ee71SNavdeep Parhar if (sd->cl != NULL) { 495254e4ee71SNavdeep Parhar 4953c3fb7725SNavdeep Parhar if (sd->nmbuf == 0) { 495438035ed6SNavdeep Parhar /* 495538035ed6SNavdeep Parhar * Fast recycle without involving any atomics on 495638035ed6SNavdeep Parhar * the cluster's metadata (if the cluster has 495738035ed6SNavdeep Parhar * metadata). This happens when all frames 495838035ed6SNavdeep Parhar * received in the cluster were small enough to 495938035ed6SNavdeep Parhar * fit within a single mbuf each. 496038035ed6SNavdeep Parhar */ 496138035ed6SNavdeep Parhar fl->cl_fast_recycled++; 4962a9c4062aSNavdeep Parhar goto recycled; 496338035ed6SNavdeep Parhar } 496454e4ee71SNavdeep Parhar 496538035ed6SNavdeep Parhar /* 496638035ed6SNavdeep Parhar * Cluster is guaranteed to have metadata. Clusters 496738035ed6SNavdeep Parhar * without metadata always take the fast recycle path 496838035ed6SNavdeep Parhar * when they're recycled. 496938035ed6SNavdeep Parhar */ 497046e1e307SNavdeep Parhar clm = cl_metadata(sd); 497138035ed6SNavdeep Parhar MPASS(clm != NULL); 49721458bff9SNavdeep Parhar 497338035ed6SNavdeep Parhar if (atomic_fetchadd_int(&clm->refcount, -1) == 1) { 497438035ed6SNavdeep Parhar fl->cl_recycled++; 497582eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 497654e4ee71SNavdeep Parhar goto recycled; 497754e4ee71SNavdeep Parhar } 49781458bff9SNavdeep Parhar sd->cl = NULL; /* gave up my reference */ 49791458bff9SNavdeep Parhar } 498038035ed6SNavdeep Parhar MPASS(sd->cl == NULL); 498146e1e307SNavdeep Parhar cl = uma_zalloc(rxb->zone, M_NOWAIT); 49822b9010f0SNavdeep Parhar if (__predict_false(cl == NULL)) { 4983294e62beSAlexander Motin if (zidx != fl->safe_zidx) { 4984294e62beSAlexander Motin zidx = fl->safe_zidx; 4985294e62beSAlexander Motin rxb = &sc->sge.rx_buf_info[zidx]; 498646e1e307SNavdeep Parhar cl = uma_zalloc(rxb->zone, M_NOWAIT); 49872b9010f0SNavdeep Parhar } 49882b9010f0SNavdeep Parhar if (cl == NULL) 498954e4ee71SNavdeep Parhar break; 499054e4ee71SNavdeep Parhar } 499138035ed6SNavdeep Parhar fl->cl_allocated++; 49924d6db4e0SNavdeep Parhar n--; 499354e4ee71SNavdeep Parhar 499438035ed6SNavdeep Parhar pa = pmap_kextract((vm_offset_t)cl); 499554e4ee71SNavdeep Parhar sd->cl = cl; 4996294e62beSAlexander Motin sd->zidx = zidx; 499746e1e307SNavdeep Parhar 499846e1e307SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 499946e1e307SNavdeep Parhar *d = htobe64(pa | rxb->hwidx2); 500046e1e307SNavdeep Parhar sd->moff = rxb->size2; 500146e1e307SNavdeep Parhar } else { 500246e1e307SNavdeep Parhar *d = htobe64(pa | rxb->hwidx1); 500346e1e307SNavdeep Parhar sd->moff = 0; 500446e1e307SNavdeep Parhar } 50057d29df59SNavdeep Parhar recycled: 5006c3fb7725SNavdeep Parhar sd->nmbuf = 0; 500738035ed6SNavdeep Parhar d++; 500854e4ee71SNavdeep Parhar sd++; 500946e1e307SNavdeep Parhar if (__predict_false((++fl->pidx & 7) == 0)) { 501046e1e307SNavdeep Parhar uint16_t pidx = fl->pidx >> 3; 50114d6db4e0SNavdeep Parhar 50124d6db4e0SNavdeep Parhar if (__predict_false(pidx == fl->sidx)) { 501354e4ee71SNavdeep Parhar fl->pidx = 0; 50144d6db4e0SNavdeep Parhar pidx = 0; 501554e4ee71SNavdeep Parhar sd = fl->sdesc; 501654e4ee71SNavdeep Parhar d = fl->desc; 501754e4ee71SNavdeep Parhar } 501846e1e307SNavdeep Parhar if (n < 8 || pidx == max_pidx) 50194d6db4e0SNavdeep Parhar break; 50204d6db4e0SNavdeep Parhar 50214d6db4e0SNavdeep Parhar if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4) 50224d6db4e0SNavdeep Parhar ring_fl_db(sc, fl); 50234d6db4e0SNavdeep Parhar } 502454e4ee71SNavdeep Parhar } 5025fb12416cSNavdeep Parhar 502646e1e307SNavdeep Parhar if ((fl->pidx >> 3) != fl->dbidx) 5027fb12416cSNavdeep Parhar ring_fl_db(sc, fl); 5028733b9277SNavdeep Parhar 5029733b9277SNavdeep Parhar return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING)); 5030733b9277SNavdeep Parhar } 5031733b9277SNavdeep Parhar 5032733b9277SNavdeep Parhar /* 5033733b9277SNavdeep Parhar * Attempt to refill all starving freelists. 5034733b9277SNavdeep Parhar */ 5035733b9277SNavdeep Parhar static void 5036733b9277SNavdeep Parhar refill_sfl(void *arg) 5037733b9277SNavdeep Parhar { 5038733b9277SNavdeep Parhar struct adapter *sc = arg; 5039733b9277SNavdeep Parhar struct sge_fl *fl, *fl_temp; 5040733b9277SNavdeep Parhar 5041fe2ebb76SJohn Baldwin mtx_assert(&sc->sfl_lock, MA_OWNED); 5042733b9277SNavdeep Parhar TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) { 5043733b9277SNavdeep Parhar FL_LOCK(fl); 5044733b9277SNavdeep Parhar refill_fl(sc, fl, 64); 5045733b9277SNavdeep Parhar if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) { 5046733b9277SNavdeep Parhar TAILQ_REMOVE(&sc->sfl, fl, link); 5047733b9277SNavdeep Parhar fl->flags &= ~FL_STARVING; 5048733b9277SNavdeep Parhar } 5049733b9277SNavdeep Parhar FL_UNLOCK(fl); 5050733b9277SNavdeep Parhar } 5051733b9277SNavdeep Parhar 5052733b9277SNavdeep Parhar if (!TAILQ_EMPTY(&sc->sfl)) 5053733b9277SNavdeep Parhar callout_schedule(&sc->sfl_callout, hz / 5); 505454e4ee71SNavdeep Parhar } 505554e4ee71SNavdeep Parhar 505643bbae19SNavdeep Parhar /* 505743bbae19SNavdeep Parhar * Release the driver's reference on all buffers in the given freelist. Buffers 505843bbae19SNavdeep Parhar * with kernel references cannot be freed and will prevent the driver from being 505943bbae19SNavdeep Parhar * unloaded safely. 506043bbae19SNavdeep Parhar */ 506143bbae19SNavdeep Parhar void 506243bbae19SNavdeep Parhar free_fl_buffers(struct adapter *sc, struct sge_fl *fl) 506354e4ee71SNavdeep Parhar { 506454e4ee71SNavdeep Parhar struct fl_sdesc *sd; 506538035ed6SNavdeep Parhar struct cluster_metadata *clm; 506654e4ee71SNavdeep Parhar int i; 506754e4ee71SNavdeep Parhar 506854e4ee71SNavdeep Parhar sd = fl->sdesc; 50694d6db4e0SNavdeep Parhar for (i = 0; i < fl->sidx * 8; i++, sd++) { 507038035ed6SNavdeep Parhar if (sd->cl == NULL) 507138035ed6SNavdeep Parhar continue; 507254e4ee71SNavdeep Parhar 507382eff304SNavdeep Parhar if (sd->nmbuf == 0) 507446e1e307SNavdeep Parhar uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, sd->cl); 507546e1e307SNavdeep Parhar else if (fl->flags & FL_BUF_PACKING) { 507646e1e307SNavdeep Parhar clm = cl_metadata(sd); 507746e1e307SNavdeep Parhar if (atomic_fetchadd_int(&clm->refcount, -1) == 1) { 507846e1e307SNavdeep Parhar uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, 507946e1e307SNavdeep Parhar sd->cl); 508082eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 508154e4ee71SNavdeep Parhar } 508246e1e307SNavdeep Parhar } 508338035ed6SNavdeep Parhar sd->cl = NULL; 508454e4ee71SNavdeep Parhar } 508554e4ee71SNavdeep Parhar 508643bbae19SNavdeep Parhar if (fl->flags & FL_BUF_RESUME) { 508743bbae19SNavdeep Parhar m_freem(fl->m0); 508843bbae19SNavdeep Parhar fl->flags &= ~FL_BUF_RESUME; 508943bbae19SNavdeep Parhar } 509054e4ee71SNavdeep Parhar } 509154e4ee71SNavdeep Parhar 50927951040fSNavdeep Parhar static inline void 50937951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl) 509454e4ee71SNavdeep Parhar { 50957951040fSNavdeep Parhar int rc; 509654e4ee71SNavdeep Parhar 50977951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 509854e4ee71SNavdeep Parhar 50997951040fSNavdeep Parhar sglist_reset(gl); 51007951040fSNavdeep Parhar rc = sglist_append_mbuf(gl, m); 51017951040fSNavdeep Parhar if (__predict_false(rc != 0)) { 51027951040fSNavdeep Parhar panic("%s: mbuf %p (%d segs) was vetted earlier but now fails " 51037951040fSNavdeep Parhar "with %d.", __func__, m, mbuf_nsegs(m), rc); 510454e4ee71SNavdeep Parhar } 510554e4ee71SNavdeep Parhar 51067951040fSNavdeep Parhar KASSERT(gl->sg_nseg == mbuf_nsegs(m), 51077951040fSNavdeep Parhar ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m, 51087951040fSNavdeep Parhar mbuf_nsegs(m), gl->sg_nseg)); 510930e3f2b4SNavdeep Parhar #if 0 /* vm_wr not readily available here. */ 511030e3f2b4SNavdeep Parhar KASSERT(gl->sg_nseg > 0 && gl->sg_nseg <= max_nsegs_allowed(m, vm_wr), 51117951040fSNavdeep Parhar ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__, 511230e3f2b4SNavdeep Parhar gl->sg_nseg, max_nsegs_allowed(m, vm_wr))); 511330e3f2b4SNavdeep Parhar #endif 511454e4ee71SNavdeep Parhar } 511554e4ee71SNavdeep Parhar 511654e4ee71SNavdeep Parhar /* 51177951040fSNavdeep Parhar * len16 for a txpkt WR with a GL. Includes the firmware work request header. 511854e4ee71SNavdeep Parhar */ 51197951040fSNavdeep Parhar static inline u_int 5120a4a4ad2dSNavdeep Parhar txpkt_len16(u_int nsegs, const u_int extra) 51217951040fSNavdeep Parhar { 51227951040fSNavdeep Parhar u_int n; 51237951040fSNavdeep Parhar 51247951040fSNavdeep Parhar MPASS(nsegs > 0); 51257951040fSNavdeep Parhar 51267951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 5127a4a4ad2dSNavdeep Parhar n = extra + sizeof(struct fw_eth_tx_pkt_wr) + 5128a4a4ad2dSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + 51297951040fSNavdeep Parhar sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 51307951040fSNavdeep Parhar 51317951040fSNavdeep Parhar return (howmany(n, 16)); 51327951040fSNavdeep Parhar } 513354e4ee71SNavdeep Parhar 513454e4ee71SNavdeep Parhar /* 51356af45170SJohn Baldwin * len16 for a txpkt_vm WR with a GL. Includes the firmware work 51366af45170SJohn Baldwin * request header. 51376af45170SJohn Baldwin */ 51386af45170SJohn Baldwin static inline u_int 5139a4a4ad2dSNavdeep Parhar txpkt_vm_len16(u_int nsegs, const u_int extra) 51406af45170SJohn Baldwin { 51416af45170SJohn Baldwin u_int n; 51426af45170SJohn Baldwin 51436af45170SJohn Baldwin MPASS(nsegs > 0); 51446af45170SJohn Baldwin 51456af45170SJohn Baldwin nsegs--; /* first segment is part of ulptx_sgl */ 5146a4a4ad2dSNavdeep Parhar n = extra + sizeof(struct fw_eth_tx_pkt_vm_wr) + 51476af45170SJohn Baldwin sizeof(struct cpl_tx_pkt_core) + 51486af45170SJohn Baldwin sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 51496af45170SJohn Baldwin 51506af45170SJohn Baldwin return (howmany(n, 16)); 51516af45170SJohn Baldwin } 51526af45170SJohn Baldwin 5153a4a4ad2dSNavdeep Parhar static inline void 515430e3f2b4SNavdeep Parhar calculate_mbuf_len16(struct mbuf *m, bool vm_wr) 5155a4a4ad2dSNavdeep Parhar { 5156a4a4ad2dSNavdeep Parhar const int lso = sizeof(struct cpl_tx_pkt_lso_core); 5157a4a4ad2dSNavdeep Parhar const int tnl_lso = sizeof(struct cpl_tx_tnl_lso); 5158a4a4ad2dSNavdeep Parhar 515930e3f2b4SNavdeep Parhar if (vm_wr) { 5160a4a4ad2dSNavdeep Parhar if (needs_tso(m)) 5161a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), lso)); 5162a4a4ad2dSNavdeep Parhar else 5163a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), 0)); 5164a4a4ad2dSNavdeep Parhar return; 5165a4a4ad2dSNavdeep Parhar } 5166a4a4ad2dSNavdeep Parhar 5167a4a4ad2dSNavdeep Parhar if (needs_tso(m)) { 5168a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m)) 5169a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), tnl_lso)); 5170a4a4ad2dSNavdeep Parhar else 5171a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), lso)); 5172a4a4ad2dSNavdeep Parhar } else 5173a4a4ad2dSNavdeep Parhar set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), 0)); 5174a4a4ad2dSNavdeep Parhar } 5175a4a4ad2dSNavdeep Parhar 51766af45170SJohn Baldwin /* 51777951040fSNavdeep Parhar * len16 for a txpkts type 0 WR with a GL. Does not include the firmware work 51787951040fSNavdeep Parhar * request header. 51797951040fSNavdeep Parhar */ 51807951040fSNavdeep Parhar static inline u_int 51817951040fSNavdeep Parhar txpkts0_len16(u_int nsegs) 51827951040fSNavdeep Parhar { 51837951040fSNavdeep Parhar u_int n; 51847951040fSNavdeep Parhar 51857951040fSNavdeep Parhar MPASS(nsegs > 0); 51867951040fSNavdeep Parhar 51877951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 51887951040fSNavdeep Parhar n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) + 51897951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) + 51907951040fSNavdeep Parhar 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 51917951040fSNavdeep Parhar 51927951040fSNavdeep Parhar return (howmany(n, 16)); 51937951040fSNavdeep Parhar } 51947951040fSNavdeep Parhar 51957951040fSNavdeep Parhar /* 51967951040fSNavdeep Parhar * len16 for a txpkts type 1 WR with a GL. Does not include the firmware work 51977951040fSNavdeep Parhar * request header. 51987951040fSNavdeep Parhar */ 51997951040fSNavdeep Parhar static inline u_int 52007951040fSNavdeep Parhar txpkts1_len16(void) 52017951040fSNavdeep Parhar { 52027951040fSNavdeep Parhar u_int n; 52037951040fSNavdeep Parhar 52047951040fSNavdeep Parhar n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl); 52057951040fSNavdeep Parhar 52067951040fSNavdeep Parhar return (howmany(n, 16)); 52077951040fSNavdeep Parhar } 52087951040fSNavdeep Parhar 52097951040fSNavdeep Parhar static inline u_int 52107951040fSNavdeep Parhar imm_payload(u_int ndesc) 52117951040fSNavdeep Parhar { 52127951040fSNavdeep Parhar u_int n; 52137951040fSNavdeep Parhar 52147951040fSNavdeep Parhar n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) - 52157951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core); 52167951040fSNavdeep Parhar 52177951040fSNavdeep Parhar return (n); 52187951040fSNavdeep Parhar } 52197951040fSNavdeep Parhar 5220c0236bd9SNavdeep Parhar static inline uint64_t 5221c0236bd9SNavdeep Parhar csum_to_ctrl(struct adapter *sc, struct mbuf *m) 5222c0236bd9SNavdeep Parhar { 5223c0236bd9SNavdeep Parhar uint64_t ctrl; 5224a4a4ad2dSNavdeep Parhar int csum_type, l2hlen, l3hlen; 5225a4a4ad2dSNavdeep Parhar int x, y; 5226a4a4ad2dSNavdeep Parhar static const int csum_types[3][2] = { 5227a4a4ad2dSNavdeep Parhar {TX_CSUM_TCPIP, TX_CSUM_TCPIP6}, 5228a4a4ad2dSNavdeep Parhar {TX_CSUM_UDPIP, TX_CSUM_UDPIP6}, 5229a4a4ad2dSNavdeep Parhar {TX_CSUM_IP, 0} 5230a4a4ad2dSNavdeep Parhar }; 5231c0236bd9SNavdeep Parhar 5232c0236bd9SNavdeep Parhar M_ASSERTPKTHDR(m); 5233c0236bd9SNavdeep Parhar 5234a4a4ad2dSNavdeep Parhar if (!needs_hwcsum(m)) 5235c0236bd9SNavdeep Parhar return (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS); 5236c0236bd9SNavdeep Parhar 5237a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l2hlen >= ETHER_HDR_LEN); 5238a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l3hlen >= sizeof(struct ip)); 5239a4a4ad2dSNavdeep Parhar 5240a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m)) { 5241a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l4hlen > 0); 5242a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.l5hlen > 0); 5243a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.inner_l2hlen >= ETHER_HDR_LEN); 5244a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.inner_l3hlen >= sizeof(struct ip)); 5245a4a4ad2dSNavdeep Parhar 5246a4a4ad2dSNavdeep Parhar l2hlen = m->m_pkthdr.l2hlen + m->m_pkthdr.l3hlen + 5247a4a4ad2dSNavdeep Parhar m->m_pkthdr.l4hlen + m->m_pkthdr.l5hlen + 5248a4a4ad2dSNavdeep Parhar m->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN; 5249a4a4ad2dSNavdeep Parhar l3hlen = m->m_pkthdr.inner_l3hlen; 5250a4a4ad2dSNavdeep Parhar } else { 5251a4a4ad2dSNavdeep Parhar l2hlen = m->m_pkthdr.l2hlen - ETHER_HDR_LEN; 5252a4a4ad2dSNavdeep Parhar l3hlen = m->m_pkthdr.l3hlen; 5253c0236bd9SNavdeep Parhar } 5254c0236bd9SNavdeep Parhar 5255a4a4ad2dSNavdeep Parhar ctrl = 0; 5256a4a4ad2dSNavdeep Parhar if (!needs_l3_csum(m)) 5257a4a4ad2dSNavdeep Parhar ctrl |= F_TXPKT_IPCSUM_DIS; 5258a4a4ad2dSNavdeep Parhar 5259a4a4ad2dSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP_TCP | CSUM_INNER_IP_TCP | 5260a4a4ad2dSNavdeep Parhar CSUM_IP6_TCP | CSUM_INNER_IP6_TCP)) 5261a4a4ad2dSNavdeep Parhar x = 0; /* TCP */ 5262a4a4ad2dSNavdeep Parhar else if (m->m_pkthdr.csum_flags & (CSUM_IP_UDP | CSUM_INNER_IP_UDP | 5263a4a4ad2dSNavdeep Parhar CSUM_IP6_UDP | CSUM_INNER_IP6_UDP)) 5264a4a4ad2dSNavdeep Parhar x = 1; /* UDP */ 5265c0236bd9SNavdeep Parhar else 5266a4a4ad2dSNavdeep Parhar x = 2; 5267a4a4ad2dSNavdeep Parhar 5268a4a4ad2dSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_IP_TCP | CSUM_IP_UDP | 5269a4a4ad2dSNavdeep Parhar CSUM_INNER_IP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_UDP)) 5270a4a4ad2dSNavdeep Parhar y = 0; /* IPv4 */ 5271a4a4ad2dSNavdeep Parhar else { 5272a4a4ad2dSNavdeep Parhar MPASS(m->m_pkthdr.csum_flags & (CSUM_IP6_TCP | CSUM_IP6_UDP | 5273a4a4ad2dSNavdeep Parhar CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_UDP)); 5274a4a4ad2dSNavdeep Parhar y = 1; /* IPv6 */ 5275a4a4ad2dSNavdeep Parhar } 5276a4a4ad2dSNavdeep Parhar /* 5277a4a4ad2dSNavdeep Parhar * needs_hwcsum returned true earlier so there must be some kind of 5278a4a4ad2dSNavdeep Parhar * checksum to calculate. 5279a4a4ad2dSNavdeep Parhar */ 5280a4a4ad2dSNavdeep Parhar csum_type = csum_types[x][y]; 5281a4a4ad2dSNavdeep Parhar MPASS(csum_type != 0); 5282a4a4ad2dSNavdeep Parhar if (csum_type == TX_CSUM_IP) 5283a4a4ad2dSNavdeep Parhar ctrl |= F_TXPKT_L4CSUM_DIS; 5284a4a4ad2dSNavdeep Parhar ctrl |= V_TXPKT_CSUM_TYPE(csum_type) | V_TXPKT_IPHDR_LEN(l3hlen); 5285a4a4ad2dSNavdeep Parhar if (chip_id(sc) <= CHELSIO_T5) 5286a4a4ad2dSNavdeep Parhar ctrl |= V_TXPKT_ETHHDR_LEN(l2hlen); 5287a4a4ad2dSNavdeep Parhar else 5288a4a4ad2dSNavdeep Parhar ctrl |= V_T6_TXPKT_ETHHDR_LEN(l2hlen); 5289c0236bd9SNavdeep Parhar 5290c0236bd9SNavdeep Parhar return (ctrl); 5291c0236bd9SNavdeep Parhar } 5292c0236bd9SNavdeep Parhar 5293a4a4ad2dSNavdeep Parhar static inline void * 5294a4a4ad2dSNavdeep Parhar write_lso_cpl(void *cpl, struct mbuf *m0) 5295a4a4ad2dSNavdeep Parhar { 5296a4a4ad2dSNavdeep Parhar struct cpl_tx_pkt_lso_core *lso; 5297a4a4ad2dSNavdeep Parhar uint32_t ctrl; 5298a4a4ad2dSNavdeep Parhar 5299a4a4ad2dSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 5300a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l4hlen > 0, 5301a4a4ad2dSNavdeep Parhar ("%s: mbuf %p needs TSO but missing header lengths", 5302a4a4ad2dSNavdeep Parhar __func__, m0)); 5303a4a4ad2dSNavdeep Parhar 5304a4a4ad2dSNavdeep Parhar ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | 5305a4a4ad2dSNavdeep Parhar F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE | 5306a4a4ad2dSNavdeep Parhar V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) | 5307a4a4ad2dSNavdeep Parhar V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) | 5308a4a4ad2dSNavdeep Parhar V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 5309a4a4ad2dSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 5310a4a4ad2dSNavdeep Parhar ctrl |= F_LSO_IPV6; 5311a4a4ad2dSNavdeep Parhar 5312a4a4ad2dSNavdeep Parhar lso = cpl; 5313a4a4ad2dSNavdeep Parhar lso->lso_ctrl = htobe32(ctrl); 5314a4a4ad2dSNavdeep Parhar lso->ipid_ofst = htobe16(0); 5315a4a4ad2dSNavdeep Parhar lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 5316a4a4ad2dSNavdeep Parhar lso->seqno_offset = htobe32(0); 5317a4a4ad2dSNavdeep Parhar lso->len = htobe32(m0->m_pkthdr.len); 5318a4a4ad2dSNavdeep Parhar 5319a4a4ad2dSNavdeep Parhar return (lso + 1); 5320a4a4ad2dSNavdeep Parhar } 5321a4a4ad2dSNavdeep Parhar 5322a4a4ad2dSNavdeep Parhar static void * 5323a4a4ad2dSNavdeep Parhar write_tnl_lso_cpl(void *cpl, struct mbuf *m0) 5324a4a4ad2dSNavdeep Parhar { 5325a4a4ad2dSNavdeep Parhar struct cpl_tx_tnl_lso *tnl_lso = cpl; 5326a4a4ad2dSNavdeep Parhar uint32_t ctrl; 5327a4a4ad2dSNavdeep Parhar 5328a4a4ad2dSNavdeep Parhar KASSERT(m0->m_pkthdr.inner_l2hlen > 0 && 5329a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l3hlen > 0 && m0->m_pkthdr.inner_l4hlen > 0 && 5330a4a4ad2dSNavdeep Parhar m0->m_pkthdr.inner_l5hlen > 0, 5331a4a4ad2dSNavdeep Parhar ("%s: mbuf %p needs VXLAN_TSO but missing inner header lengths", 5332a4a4ad2dSNavdeep Parhar __func__, m0)); 5333a4a4ad2dSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 5334a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l4hlen > 0 && m0->m_pkthdr.l5hlen > 0, 5335a4a4ad2dSNavdeep Parhar ("%s: mbuf %p needs VXLAN_TSO but missing outer header lengths", 5336a4a4ad2dSNavdeep Parhar __func__, m0)); 5337a4a4ad2dSNavdeep Parhar 5338a4a4ad2dSNavdeep Parhar /* Outer headers. */ 5339a4a4ad2dSNavdeep Parhar ctrl = V_CPL_TX_TNL_LSO_OPCODE(CPL_TX_TNL_LSO) | 5340a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_FIRST | F_CPL_TX_TNL_LSO_LAST | 5341a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_ETHHDRLENOUT( 5342a4a4ad2dSNavdeep Parhar (m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) | 5343a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_IPHDRLENOUT(m0->m_pkthdr.l3hlen >> 2) | 5344a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_IPLENSETOUT; 5345a4a4ad2dSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 5346a4a4ad2dSNavdeep Parhar ctrl |= F_CPL_TX_TNL_LSO_IPV6OUT; 5347a4a4ad2dSNavdeep Parhar else { 5348a4a4ad2dSNavdeep Parhar ctrl |= F_CPL_TX_TNL_LSO_IPHDRCHKOUT | 5349a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_IPIDINCOUT; 5350a4a4ad2dSNavdeep Parhar } 5351a4a4ad2dSNavdeep Parhar tnl_lso->op_to_IpIdSplitOut = htobe32(ctrl); 5352a4a4ad2dSNavdeep Parhar tnl_lso->IpIdOffsetOut = 0; 5353a4a4ad2dSNavdeep Parhar tnl_lso->UdpLenSetOut_to_TnlHdrLen = 5354a4a4ad2dSNavdeep Parhar htobe16(F_CPL_TX_TNL_LSO_UDPCHKCLROUT | 5355a4a4ad2dSNavdeep Parhar F_CPL_TX_TNL_LSO_UDPLENSETOUT | 5356a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_TNLHDRLEN(m0->m_pkthdr.l2hlen + 5357a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen + 5358a4a4ad2dSNavdeep Parhar m0->m_pkthdr.l5hlen) | 5359a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_TNLTYPE(TX_TNL_TYPE_VXLAN)); 5360a4a4ad2dSNavdeep Parhar tnl_lso->r1 = 0; 5361a4a4ad2dSNavdeep Parhar 5362a4a4ad2dSNavdeep Parhar /* Inner headers. */ 5363a4a4ad2dSNavdeep Parhar ctrl = V_CPL_TX_TNL_LSO_ETHHDRLEN( 5364a4a4ad2dSNavdeep Parhar (m0->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN) >> 2) | 5365a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_IPHDRLEN(m0->m_pkthdr.inner_l3hlen >> 2) | 5366a4a4ad2dSNavdeep Parhar V_CPL_TX_TNL_LSO_TCPHDRLEN(m0->m_pkthdr.inner_l4hlen >> 2); 5367a4a4ad2dSNavdeep Parhar if (m0->m_pkthdr.inner_l3hlen == sizeof(struct ip6_hdr)) 5368a4a4ad2dSNavdeep Parhar ctrl |= F_CPL_TX_TNL_LSO_IPV6; 5369a4a4ad2dSNavdeep Parhar tnl_lso->Flow_to_TcpHdrLen = htobe32(ctrl); 5370a4a4ad2dSNavdeep Parhar tnl_lso->IpIdOffset = 0; 5371a4a4ad2dSNavdeep Parhar tnl_lso->IpIdSplit_to_Mss = 5372a4a4ad2dSNavdeep Parhar htobe16(V_CPL_TX_TNL_LSO_MSS(m0->m_pkthdr.tso_segsz)); 5373a4a4ad2dSNavdeep Parhar tnl_lso->TCPSeqOffset = 0; 5374a4a4ad2dSNavdeep Parhar tnl_lso->EthLenOffset_Size = 5375a4a4ad2dSNavdeep Parhar htobe32(V_CPL_TX_TNL_LSO_SIZE(m0->m_pkthdr.len)); 5376a4a4ad2dSNavdeep Parhar 5377a4a4ad2dSNavdeep Parhar return (tnl_lso + 1); 5378a4a4ad2dSNavdeep Parhar } 5379a4a4ad2dSNavdeep Parhar 5380800535c2SNavdeep Parhar #define VM_TX_L2HDR_LEN 16 /* ethmacdst to vlantci */ 5381800535c2SNavdeep Parhar 53827951040fSNavdeep Parhar /* 53836af45170SJohn Baldwin * Write a VM txpkt WR for this packet to the hardware descriptors, update the 53846af45170SJohn Baldwin * software descriptor, and advance the pidx. It is guaranteed that enough 53856af45170SJohn Baldwin * descriptors are available. 53866af45170SJohn Baldwin * 53876af45170SJohn Baldwin * The return value is the # of hardware descriptors used. 53886af45170SJohn Baldwin */ 53896af45170SJohn Baldwin static u_int 5390d735920dSNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0) 53916af45170SJohn Baldwin { 5392d735920dSNavdeep Parhar struct sge_eq *eq; 5393d735920dSNavdeep Parhar struct fw_eth_tx_pkt_vm_wr *wr; 53946af45170SJohn Baldwin struct tx_sdesc *txsd; 53956af45170SJohn Baldwin struct cpl_tx_pkt_core *cpl; 53966af45170SJohn Baldwin uint32_t ctrl; /* used in many unrelated places */ 53976af45170SJohn Baldwin uint64_t ctrl1; 539839d5cbdcSNavdeep Parhar int len16, ndesc, pktlen; 53996af45170SJohn Baldwin caddr_t dst; 54006af45170SJohn Baldwin 54016af45170SJohn Baldwin TXQ_LOCK_ASSERT_OWNED(txq); 54026af45170SJohn Baldwin M_ASSERTPKTHDR(m0); 54036af45170SJohn Baldwin 54046af45170SJohn Baldwin len16 = mbuf_len16(m0); 54056af45170SJohn Baldwin pktlen = m0->m_pkthdr.len; 54066af45170SJohn Baldwin ctrl = sizeof(struct cpl_tx_pkt_core); 54076af45170SJohn Baldwin if (needs_tso(m0)) 54086af45170SJohn Baldwin ctrl += sizeof(struct cpl_tx_pkt_lso_core); 54090cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 54106af45170SJohn Baldwin 54116af45170SJohn Baldwin /* Firmware work request header */ 5412d735920dSNavdeep Parhar eq = &txq->eq; 5413d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 54146af45170SJohn Baldwin wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) | 54156af45170SJohn Baldwin V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 54166af45170SJohn Baldwin 54176af45170SJohn Baldwin ctrl = V_FW_WR_LEN16(len16); 54186af45170SJohn Baldwin wr->equiq_to_len16 = htobe32(ctrl); 54196af45170SJohn Baldwin wr->r3[0] = 0; 54206af45170SJohn Baldwin wr->r3[1] = 0; 54216af45170SJohn Baldwin 54226af45170SJohn Baldwin /* 54236af45170SJohn Baldwin * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci. 54246af45170SJohn Baldwin * vlantci is ignored unless the ethtype is 0x8100, so it's 54256af45170SJohn Baldwin * simpler to always copy it rather than making it 54266af45170SJohn Baldwin * conditional. Also, it seems that we do not have to set 54276af45170SJohn Baldwin * vlantci or fake the ethtype when doing VLAN tag insertion. 54286af45170SJohn Baldwin */ 5429800535c2SNavdeep Parhar m_copydata(m0, 0, VM_TX_L2HDR_LEN, wr->ethmacdst); 54306af45170SJohn Baldwin 54316af45170SJohn Baldwin if (needs_tso(m0)) { 5432a4a4ad2dSNavdeep Parhar cpl = write_lso_cpl(wr + 1, m0); 54336af45170SJohn Baldwin txq->tso_wrs++; 5434c0236bd9SNavdeep Parhar } else 54356af45170SJohn Baldwin cpl = (void *)(wr + 1); 54366af45170SJohn Baldwin 54376af45170SJohn Baldwin /* Checksum offload */ 5438c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m0); 5439c0236bd9SNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) 54406af45170SJohn Baldwin txq->txcsum++; /* some hardware assistance provided */ 54416af45170SJohn Baldwin 54426af45170SJohn Baldwin /* VLAN tag insertion */ 54436af45170SJohn Baldwin if (needs_vlan_insertion(m0)) { 54446af45170SJohn Baldwin ctrl1 |= F_TXPKT_VLAN_VLD | 54456af45170SJohn Baldwin V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 54466af45170SJohn Baldwin txq->vlan_insertion++; 54476af45170SJohn Baldwin } 54486af45170SJohn Baldwin 54496af45170SJohn Baldwin /* CPL header */ 54506af45170SJohn Baldwin cpl->ctrl0 = txq->cpl_ctrl0; 54516af45170SJohn Baldwin cpl->pack = 0; 54526af45170SJohn Baldwin cpl->len = htobe16(pktlen); 54536af45170SJohn Baldwin cpl->ctrl1 = htobe64(ctrl1); 54546af45170SJohn Baldwin 54556af45170SJohn Baldwin /* SGL */ 54566af45170SJohn Baldwin dst = (void *)(cpl + 1); 54576af45170SJohn Baldwin 54586af45170SJohn Baldwin /* 54596af45170SJohn Baldwin * A packet using TSO will use up an entire descriptor for the 54606af45170SJohn Baldwin * firmware work request header, LSO CPL, and TX_PKT_XT CPL. 54616af45170SJohn Baldwin * If this descriptor is the last descriptor in the ring, wrap 54626af45170SJohn Baldwin * around to the front of the ring explicitly for the start of 54636af45170SJohn Baldwin * the sgl. 54646af45170SJohn Baldwin */ 54656af45170SJohn Baldwin if (dst == (void *)&eq->desc[eq->sidx]) { 54666af45170SJohn Baldwin dst = (void *)&eq->desc[0]; 54676af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, 0); 54686af45170SJohn Baldwin } else 54696af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 54706af45170SJohn Baldwin txq->sgl_wrs++; 54716af45170SJohn Baldwin txq->txpkt_wrs++; 54726af45170SJohn Baldwin 54736af45170SJohn Baldwin txsd = &txq->sdesc[eq->pidx]; 54746af45170SJohn Baldwin txsd->m = m0; 54756af45170SJohn Baldwin txsd->desc_used = ndesc; 54766af45170SJohn Baldwin 54776af45170SJohn Baldwin return (ndesc); 54786af45170SJohn Baldwin } 54796af45170SJohn Baldwin 54806af45170SJohn Baldwin /* 54815cdaef71SJohn Baldwin * Write a raw WR to the hardware descriptors, update the software 54825cdaef71SJohn Baldwin * descriptor, and advance the pidx. It is guaranteed that enough 54835cdaef71SJohn Baldwin * descriptors are available. 54845cdaef71SJohn Baldwin * 54855cdaef71SJohn Baldwin * The return value is the # of hardware descriptors used. 54865cdaef71SJohn Baldwin */ 54875cdaef71SJohn Baldwin static u_int 54885cdaef71SJohn Baldwin write_raw_wr(struct sge_txq *txq, void *wr, struct mbuf *m0, u_int available) 54895cdaef71SJohn Baldwin { 54905cdaef71SJohn Baldwin struct sge_eq *eq = &txq->eq; 54915cdaef71SJohn Baldwin struct tx_sdesc *txsd; 54925cdaef71SJohn Baldwin struct mbuf *m; 54935cdaef71SJohn Baldwin caddr_t dst; 54945cdaef71SJohn Baldwin int len16, ndesc; 54955cdaef71SJohn Baldwin 54965cdaef71SJohn Baldwin len16 = mbuf_len16(m0); 54970cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 54985cdaef71SJohn Baldwin MPASS(ndesc <= available); 54995cdaef71SJohn Baldwin 55005cdaef71SJohn Baldwin dst = wr; 55015cdaef71SJohn Baldwin for (m = m0; m != NULL; m = m->m_next) 55025cdaef71SJohn Baldwin copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len); 55035cdaef71SJohn Baldwin 55045cdaef71SJohn Baldwin txq->raw_wrs++; 55055cdaef71SJohn Baldwin 55065cdaef71SJohn Baldwin txsd = &txq->sdesc[eq->pidx]; 55075cdaef71SJohn Baldwin txsd->m = m0; 55085cdaef71SJohn Baldwin txsd->desc_used = ndesc; 55095cdaef71SJohn Baldwin 55105cdaef71SJohn Baldwin return (ndesc); 55115cdaef71SJohn Baldwin } 55125cdaef71SJohn Baldwin 55135cdaef71SJohn Baldwin /* 55147951040fSNavdeep Parhar * Write a txpkt WR for this packet to the hardware descriptors, update the 55157951040fSNavdeep Parhar * software descriptor, and advance the pidx. It is guaranteed that enough 55167951040fSNavdeep Parhar * descriptors are available. 551754e4ee71SNavdeep Parhar * 55187951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 551954e4ee71SNavdeep Parhar */ 55207951040fSNavdeep Parhar static u_int 5521d735920dSNavdeep Parhar write_txpkt_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0, 5522d735920dSNavdeep Parhar u_int available) 552354e4ee71SNavdeep Parhar { 5524d735920dSNavdeep Parhar struct sge_eq *eq; 5525d735920dSNavdeep Parhar struct fw_eth_tx_pkt_wr *wr; 55267951040fSNavdeep Parhar struct tx_sdesc *txsd; 552754e4ee71SNavdeep Parhar struct cpl_tx_pkt_core *cpl; 552854e4ee71SNavdeep Parhar uint32_t ctrl; /* used in many unrelated places */ 552954e4ee71SNavdeep Parhar uint64_t ctrl1; 55307951040fSNavdeep Parhar int len16, ndesc, pktlen, nsegs; 553154e4ee71SNavdeep Parhar caddr_t dst; 553254e4ee71SNavdeep Parhar 553354e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 55347951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 553554e4ee71SNavdeep Parhar 55367951040fSNavdeep Parhar len16 = mbuf_len16(m0); 55377951040fSNavdeep Parhar nsegs = mbuf_nsegs(m0); 55387951040fSNavdeep Parhar pktlen = m0->m_pkthdr.len; 553954e4ee71SNavdeep Parhar ctrl = sizeof(struct cpl_tx_pkt_core); 5540a4a4ad2dSNavdeep Parhar if (needs_tso(m0)) { 5541a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m0)) 5542a4a4ad2dSNavdeep Parhar ctrl += sizeof(struct cpl_tx_tnl_lso); 5543a4a4ad2dSNavdeep Parhar else 55442a5f6b0eSNavdeep Parhar ctrl += sizeof(struct cpl_tx_pkt_lso_core); 5545a4a4ad2dSNavdeep Parhar } else if (!(mbuf_cflags(m0) & MC_NOMAP) && pktlen <= imm_payload(2) && 5546d76bbe17SJohn Baldwin available >= 2) { 55477951040fSNavdeep Parhar /* Immediate data. Recalculate len16 and set nsegs to 0. */ 5548ecb79ca4SNavdeep Parhar ctrl += pktlen; 55497951040fSNavdeep Parhar len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) + 55507951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + pktlen, 16); 55517951040fSNavdeep Parhar nsegs = 0; 555254e4ee71SNavdeep Parhar } 55530cadedfcSNavdeep Parhar ndesc = tx_len16_to_desc(len16); 55547951040fSNavdeep Parhar MPASS(ndesc <= available); 555554e4ee71SNavdeep Parhar 555654e4ee71SNavdeep Parhar /* Firmware work request header */ 5557d735920dSNavdeep Parhar eq = &txq->eq; 5558d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 555954e4ee71SNavdeep Parhar wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) | 5560733b9277SNavdeep Parhar V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 55616b49a4ecSNavdeep Parhar 55627951040fSNavdeep Parhar ctrl = V_FW_WR_LEN16(len16); 556354e4ee71SNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 556454e4ee71SNavdeep Parhar wr->r3 = 0; 556554e4ee71SNavdeep Parhar 55667951040fSNavdeep Parhar if (needs_tso(m0)) { 5567a4a4ad2dSNavdeep Parhar if (needs_vxlan_tso(m0)) { 5568a4a4ad2dSNavdeep Parhar cpl = write_tnl_lso_cpl(wr + 1, m0); 5569a4a4ad2dSNavdeep Parhar txq->vxlan_tso_wrs++; 5570a4a4ad2dSNavdeep Parhar } else { 5571a4a4ad2dSNavdeep Parhar cpl = write_lso_cpl(wr + 1, m0); 557254e4ee71SNavdeep Parhar txq->tso_wrs++; 5573a4a4ad2dSNavdeep Parhar } 557454e4ee71SNavdeep Parhar } else 557554e4ee71SNavdeep Parhar cpl = (void *)(wr + 1); 557654e4ee71SNavdeep Parhar 557754e4ee71SNavdeep Parhar /* Checksum offload */ 5578c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m0); 5579a4a4ad2dSNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) { 5580a4a4ad2dSNavdeep Parhar /* some hardware assistance provided */ 5581a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m0)) 5582a4a4ad2dSNavdeep Parhar txq->vxlan_txcsum++; 5583a4a4ad2dSNavdeep Parhar else 5584a4a4ad2dSNavdeep Parhar txq->txcsum++; 5585a4a4ad2dSNavdeep Parhar } 558654e4ee71SNavdeep Parhar 558754e4ee71SNavdeep Parhar /* VLAN tag insertion */ 55887951040fSNavdeep Parhar if (needs_vlan_insertion(m0)) { 5589a4a4ad2dSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 5590a4a4ad2dSNavdeep Parhar V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 559154e4ee71SNavdeep Parhar txq->vlan_insertion++; 559254e4ee71SNavdeep Parhar } 559354e4ee71SNavdeep Parhar 559454e4ee71SNavdeep Parhar /* CPL header */ 55957951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 559654e4ee71SNavdeep Parhar cpl->pack = 0; 5597ecb79ca4SNavdeep Parhar cpl->len = htobe16(pktlen); 559854e4ee71SNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 559954e4ee71SNavdeep Parhar 560054e4ee71SNavdeep Parhar /* SGL */ 560154e4ee71SNavdeep Parhar dst = (void *)(cpl + 1); 5602a4a4ad2dSNavdeep Parhar if (__predict_false((uintptr_t)dst == (uintptr_t)&eq->desc[eq->sidx])) 5603a4a4ad2dSNavdeep Parhar dst = (caddr_t)&eq->desc[0]; 56047951040fSNavdeep Parhar if (nsegs > 0) { 56057951040fSNavdeep Parhar 56067951040fSNavdeep Parhar write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 560754e4ee71SNavdeep Parhar txq->sgl_wrs++; 560854e4ee71SNavdeep Parhar } else { 56097951040fSNavdeep Parhar struct mbuf *m; 56107951040fSNavdeep Parhar 56117951040fSNavdeep Parhar for (m = m0; m != NULL; m = m->m_next) { 561254e4ee71SNavdeep Parhar copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len); 5613ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 5614ecb79ca4SNavdeep Parhar pktlen -= m->m_len; 5615ecb79ca4SNavdeep Parhar #endif 561654e4ee71SNavdeep Parhar } 5617ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 5618ecb79ca4SNavdeep Parhar KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen)); 5619ecb79ca4SNavdeep Parhar #endif 56207951040fSNavdeep Parhar txq->imm_wrs++; 562154e4ee71SNavdeep Parhar } 562254e4ee71SNavdeep Parhar 562354e4ee71SNavdeep Parhar txq->txpkt_wrs++; 562454e4ee71SNavdeep Parhar 5625f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 56267951040fSNavdeep Parhar txsd->m = m0; 562754e4ee71SNavdeep Parhar txsd->desc_used = ndesc; 562854e4ee71SNavdeep Parhar 56297951040fSNavdeep Parhar return (ndesc); 563054e4ee71SNavdeep Parhar } 563154e4ee71SNavdeep Parhar 5632d735920dSNavdeep Parhar static inline bool 5633d735920dSNavdeep Parhar cmp_l2hdr(struct txpkts *txp, struct mbuf *m) 563454e4ee71SNavdeep Parhar { 5635d735920dSNavdeep Parhar int len; 56367951040fSNavdeep Parhar 5637d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 5638800535c2SNavdeep Parhar MPASS(m->m_len >= VM_TX_L2HDR_LEN); 56397951040fSNavdeep Parhar 5640d735920dSNavdeep Parhar if (txp->ethtype == be16toh(ETHERTYPE_VLAN)) 5641800535c2SNavdeep Parhar len = VM_TX_L2HDR_LEN; 5642d735920dSNavdeep Parhar else 5643d735920dSNavdeep Parhar len = sizeof(struct ether_header); 5644d735920dSNavdeep Parhar 5645d735920dSNavdeep Parhar return (memcmp(m->m_data, &txp->ethmacdst[0], len) != 0); 56467951040fSNavdeep Parhar } 56477951040fSNavdeep Parhar 5648d735920dSNavdeep Parhar static inline void 5649d735920dSNavdeep Parhar save_l2hdr(struct txpkts *txp, struct mbuf *m) 5650d735920dSNavdeep Parhar { 5651800535c2SNavdeep Parhar MPASS(m->m_len >= VM_TX_L2HDR_LEN); 56527951040fSNavdeep Parhar 5653800535c2SNavdeep Parhar memcpy(&txp->ethmacdst[0], mtod(m, const void *), VM_TX_L2HDR_LEN); 5654d735920dSNavdeep Parhar } 56557951040fSNavdeep Parhar 5656d735920dSNavdeep Parhar static int 5657d735920dSNavdeep Parhar add_to_txpkts_vf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m, 5658d735920dSNavdeep Parhar int avail, bool *send) 5659d735920dSNavdeep Parhar { 5660d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 5661d735920dSNavdeep Parhar 5662d735920dSNavdeep Parhar /* Cannot have TSO and coalesce at the same time. */ 5663d735920dSNavdeep Parhar if (cannot_use_txpkts(m)) { 5664d735920dSNavdeep Parhar cannot_coalesce: 5665d735920dSNavdeep Parhar *send = txp->npkt > 0; 5666d735920dSNavdeep Parhar return (EINVAL); 5667d735920dSNavdeep Parhar } 5668d735920dSNavdeep Parhar 5669d735920dSNavdeep Parhar /* VF allows coalescing of type 1 (1 GL) only */ 5670d735920dSNavdeep Parhar if (mbuf_nsegs(m) > 1) 5671d735920dSNavdeep Parhar goto cannot_coalesce; 5672d735920dSNavdeep Parhar 5673d735920dSNavdeep Parhar *send = false; 5674d735920dSNavdeep Parhar if (txp->npkt > 0) { 5675d735920dSNavdeep Parhar MPASS(tx_len16_to_desc(txp->len16) <= avail); 5676d735920dSNavdeep Parhar MPASS(txp->npkt < txp->max_npkt); 5677d735920dSNavdeep Parhar MPASS(txp->wr_type == 1); /* VF supports type 1 only */ 5678d735920dSNavdeep Parhar 5679d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) > avail) { 5680d735920dSNavdeep Parhar retry_after_send: 5681d735920dSNavdeep Parhar *send = true; 5682d735920dSNavdeep Parhar return (EAGAIN); 5683d735920dSNavdeep Parhar } 5684d735920dSNavdeep Parhar if (m->m_pkthdr.len + txp->plen > 65535) 5685d735920dSNavdeep Parhar goto retry_after_send; 5686d735920dSNavdeep Parhar if (cmp_l2hdr(txp, m)) 5687d735920dSNavdeep Parhar goto retry_after_send; 5688d735920dSNavdeep Parhar 5689d735920dSNavdeep Parhar txp->len16 += txpkts1_len16(); 5690d735920dSNavdeep Parhar txp->plen += m->m_pkthdr.len; 5691d735920dSNavdeep Parhar txp->mb[txp->npkt++] = m; 5692d735920dSNavdeep Parhar if (txp->npkt == txp->max_npkt) 5693d735920dSNavdeep Parhar *send = true; 5694d735920dSNavdeep Parhar } else { 5695d735920dSNavdeep Parhar txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_vm_wr), 16) + 5696d735920dSNavdeep Parhar txpkts1_len16(); 5697d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16) > avail) 5698d735920dSNavdeep Parhar goto cannot_coalesce; 5699d735920dSNavdeep Parhar txp->npkt = 1; 5700d735920dSNavdeep Parhar txp->wr_type = 1; 5701d735920dSNavdeep Parhar txp->plen = m->m_pkthdr.len; 5702d735920dSNavdeep Parhar txp->mb[0] = m; 5703d735920dSNavdeep Parhar save_l2hdr(txp, m); 5704d735920dSNavdeep Parhar } 57057951040fSNavdeep Parhar return (0); 57067951040fSNavdeep Parhar } 57077951040fSNavdeep Parhar 57087951040fSNavdeep Parhar static int 5709d735920dSNavdeep Parhar add_to_txpkts_pf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m, 5710d735920dSNavdeep Parhar int avail, bool *send) 57117951040fSNavdeep Parhar { 5712d735920dSNavdeep Parhar struct txpkts *txp = &txq->txp; 5713d735920dSNavdeep Parhar int nsegs; 5714d735920dSNavdeep Parhar 5715d735920dSNavdeep Parhar MPASS(!(sc->flags & IS_VF)); 5716d735920dSNavdeep Parhar 5717d735920dSNavdeep Parhar /* Cannot have TSO and coalesce at the same time. */ 5718d735920dSNavdeep Parhar if (cannot_use_txpkts(m)) { 5719d735920dSNavdeep Parhar cannot_coalesce: 5720d735920dSNavdeep Parhar *send = txp->npkt > 0; 5721d735920dSNavdeep Parhar return (EINVAL); 5722d735920dSNavdeep Parhar } 5723d735920dSNavdeep Parhar 5724d735920dSNavdeep Parhar *send = false; 5725d735920dSNavdeep Parhar nsegs = mbuf_nsegs(m); 5726d735920dSNavdeep Parhar if (txp->npkt == 0) { 5727d735920dSNavdeep Parhar if (m->m_pkthdr.len > 65535) 5728d735920dSNavdeep Parhar goto cannot_coalesce; 5729d735920dSNavdeep Parhar if (nsegs > 1) { 5730d735920dSNavdeep Parhar txp->wr_type = 0; 5731d735920dSNavdeep Parhar txp->len16 = 5732d735920dSNavdeep Parhar howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + 5733d735920dSNavdeep Parhar txpkts0_len16(nsegs); 5734d735920dSNavdeep Parhar } else { 5735d735920dSNavdeep Parhar txp->wr_type = 1; 5736d735920dSNavdeep Parhar txp->len16 = 5737d735920dSNavdeep Parhar howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + 5738d735920dSNavdeep Parhar txpkts1_len16(); 5739d735920dSNavdeep Parhar } 5740d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16) > avail) 5741d735920dSNavdeep Parhar goto cannot_coalesce; 5742d735920dSNavdeep Parhar txp->npkt = 1; 5743d735920dSNavdeep Parhar txp->plen = m->m_pkthdr.len; 5744d735920dSNavdeep Parhar txp->mb[0] = m; 5745d735920dSNavdeep Parhar } else { 5746d735920dSNavdeep Parhar MPASS(tx_len16_to_desc(txp->len16) <= avail); 5747d735920dSNavdeep Parhar MPASS(txp->npkt < txp->max_npkt); 5748d735920dSNavdeep Parhar 5749d735920dSNavdeep Parhar if (m->m_pkthdr.len + txp->plen > 65535) { 5750d735920dSNavdeep Parhar retry_after_send: 5751d735920dSNavdeep Parhar *send = true; 5752d735920dSNavdeep Parhar return (EAGAIN); 5753d735920dSNavdeep Parhar } 57547951040fSNavdeep Parhar 57557951040fSNavdeep Parhar MPASS(txp->wr_type == 0 || txp->wr_type == 1); 5756d735920dSNavdeep Parhar if (txp->wr_type == 0) { 5757d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16 + 5758d735920dSNavdeep Parhar txpkts0_len16(nsegs)) > min(avail, SGE_MAX_WR_NDESC)) 5759d735920dSNavdeep Parhar goto retry_after_send; 5760d735920dSNavdeep Parhar txp->len16 += txpkts0_len16(nsegs); 5761d735920dSNavdeep Parhar } else { 5762d735920dSNavdeep Parhar if (nsegs != 1) 5763d735920dSNavdeep Parhar goto retry_after_send; 5764d735920dSNavdeep Parhar if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) > 5765d735920dSNavdeep Parhar avail) 5766d735920dSNavdeep Parhar goto retry_after_send; 5767d735920dSNavdeep Parhar txp->len16 += txpkts1_len16(); 5768d735920dSNavdeep Parhar } 57697951040fSNavdeep Parhar 5770d735920dSNavdeep Parhar txp->plen += m->m_pkthdr.len; 5771d735920dSNavdeep Parhar txp->mb[txp->npkt++] = m; 5772d735920dSNavdeep Parhar if (txp->npkt == txp->max_npkt) 5773d735920dSNavdeep Parhar *send = true; 5774d735920dSNavdeep Parhar } 57757951040fSNavdeep Parhar return (0); 57767951040fSNavdeep Parhar } 57777951040fSNavdeep Parhar 57787951040fSNavdeep Parhar /* 57797951040fSNavdeep Parhar * Write a txpkts WR for the packets in txp to the hardware descriptors, update 57807951040fSNavdeep Parhar * the software descriptor, and advance the pidx. It is guaranteed that enough 57817951040fSNavdeep Parhar * descriptors are available. 57827951040fSNavdeep Parhar * 57837951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 57847951040fSNavdeep Parhar */ 57857951040fSNavdeep Parhar static u_int 5786d735920dSNavdeep Parhar write_txpkts_wr(struct adapter *sc, struct sge_txq *txq) 57877951040fSNavdeep Parhar { 5788d735920dSNavdeep Parhar const struct txpkts *txp = &txq->txp; 57897951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 5790d735920dSNavdeep Parhar struct fw_eth_tx_pkts_wr *wr; 57917951040fSNavdeep Parhar struct tx_sdesc *txsd; 57927951040fSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 57937951040fSNavdeep Parhar uint64_t ctrl1; 5794d735920dSNavdeep Parhar int ndesc, i, checkwrap; 5795d735920dSNavdeep Parhar struct mbuf *m, *last; 57967951040fSNavdeep Parhar void *flitp; 57977951040fSNavdeep Parhar 57987951040fSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 57997951040fSNavdeep Parhar MPASS(txp->npkt > 0); 58007951040fSNavdeep Parhar MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16)); 58017951040fSNavdeep Parhar 5802d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 58037951040fSNavdeep Parhar wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR)); 5804d735920dSNavdeep Parhar wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16)); 58057951040fSNavdeep Parhar wr->plen = htobe16(txp->plen); 58067951040fSNavdeep Parhar wr->npkt = txp->npkt; 58077951040fSNavdeep Parhar wr->r3 = 0; 58087951040fSNavdeep Parhar wr->type = txp->wr_type; 58097951040fSNavdeep Parhar flitp = wr + 1; 58107951040fSNavdeep Parhar 58117951040fSNavdeep Parhar /* 58127951040fSNavdeep Parhar * At this point we are 16B into a hardware descriptor. If checkwrap is 58137951040fSNavdeep Parhar * set then we know the WR is going to wrap around somewhere. We'll 58147951040fSNavdeep Parhar * check for that at appropriate points. 58157951040fSNavdeep Parhar */ 5816d735920dSNavdeep Parhar ndesc = tx_len16_to_desc(txp->len16); 5817d735920dSNavdeep Parhar last = NULL; 58187951040fSNavdeep Parhar checkwrap = eq->sidx - ndesc < eq->pidx; 5819d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) { 5820d735920dSNavdeep Parhar m = txp->mb[i]; 58217951040fSNavdeep Parhar if (txp->wr_type == 0) { 582254e4ee71SNavdeep Parhar struct ulp_txpkt *ulpmc; 582354e4ee71SNavdeep Parhar struct ulptx_idata *ulpsc; 582454e4ee71SNavdeep Parhar 58257951040fSNavdeep Parhar /* ULP master command */ 58267951040fSNavdeep Parhar ulpmc = flitp; 58277951040fSNavdeep Parhar ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) | 58287951040fSNavdeep Parhar V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid)); 5829d735920dSNavdeep Parhar ulpmc->len = htobe32(txpkts0_len16(mbuf_nsegs(m))); 583054e4ee71SNavdeep Parhar 58317951040fSNavdeep Parhar /* ULP subcommand */ 58327951040fSNavdeep Parhar ulpsc = (void *)(ulpmc + 1); 58337951040fSNavdeep Parhar ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) | 58347951040fSNavdeep Parhar F_ULP_TX_SC_MORE); 58357951040fSNavdeep Parhar ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core)); 58367951040fSNavdeep Parhar 58377951040fSNavdeep Parhar cpl = (void *)(ulpsc + 1); 58387951040fSNavdeep Parhar if (checkwrap && 58397951040fSNavdeep Parhar (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx]) 58407951040fSNavdeep Parhar cpl = (void *)&eq->desc[0]; 58417951040fSNavdeep Parhar } else { 58427951040fSNavdeep Parhar cpl = flitp; 58437951040fSNavdeep Parhar } 584454e4ee71SNavdeep Parhar 584554e4ee71SNavdeep Parhar /* Checksum offload */ 5846c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m); 5847a4a4ad2dSNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) { 5848a4a4ad2dSNavdeep Parhar /* some hardware assistance provided */ 5849a4a4ad2dSNavdeep Parhar if (needs_vxlan_csum(m)) 5850a4a4ad2dSNavdeep Parhar txq->vxlan_txcsum++; 5851a4a4ad2dSNavdeep Parhar else 5852a4a4ad2dSNavdeep Parhar txq->txcsum++; 5853a4a4ad2dSNavdeep Parhar } 585454e4ee71SNavdeep Parhar 585554e4ee71SNavdeep Parhar /* VLAN tag insertion */ 58567951040fSNavdeep Parhar if (needs_vlan_insertion(m)) { 58577951040fSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 58587951040fSNavdeep Parhar V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 585954e4ee71SNavdeep Parhar txq->vlan_insertion++; 586054e4ee71SNavdeep Parhar } 586154e4ee71SNavdeep Parhar 58627951040fSNavdeep Parhar /* CPL header */ 58637951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 586454e4ee71SNavdeep Parhar cpl->pack = 0; 586554e4ee71SNavdeep Parhar cpl->len = htobe16(m->m_pkthdr.len); 58667951040fSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 586754e4ee71SNavdeep Parhar 58687951040fSNavdeep Parhar flitp = cpl + 1; 58697951040fSNavdeep Parhar if (checkwrap && 58707951040fSNavdeep Parhar (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx]) 58717951040fSNavdeep Parhar flitp = (void *)&eq->desc[0]; 587254e4ee71SNavdeep Parhar 58737951040fSNavdeep Parhar write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap); 587454e4ee71SNavdeep Parhar 5875d735920dSNavdeep Parhar if (last != NULL) 5876d735920dSNavdeep Parhar last->m_nextpkt = m; 5877d735920dSNavdeep Parhar last = m; 58787951040fSNavdeep Parhar } 58797951040fSNavdeep Parhar 5880d735920dSNavdeep Parhar txq->sgl_wrs++; 5881a59a1477SNavdeep Parhar if (txp->wr_type == 0) { 5882a59a1477SNavdeep Parhar txq->txpkts0_pkts += txp->npkt; 5883a59a1477SNavdeep Parhar txq->txpkts0_wrs++; 5884a59a1477SNavdeep Parhar } else { 5885a59a1477SNavdeep Parhar txq->txpkts1_pkts += txp->npkt; 5886a59a1477SNavdeep Parhar txq->txpkts1_wrs++; 5887a59a1477SNavdeep Parhar } 5888a59a1477SNavdeep Parhar 58897951040fSNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 5890d735920dSNavdeep Parhar txsd->m = txp->mb[0]; 5891d735920dSNavdeep Parhar txsd->desc_used = ndesc; 5892d735920dSNavdeep Parhar 5893d735920dSNavdeep Parhar return (ndesc); 5894d735920dSNavdeep Parhar } 5895d735920dSNavdeep Parhar 5896d735920dSNavdeep Parhar static u_int 5897d735920dSNavdeep Parhar write_txpkts_vm_wr(struct adapter *sc, struct sge_txq *txq) 5898d735920dSNavdeep Parhar { 5899d735920dSNavdeep Parhar const struct txpkts *txp = &txq->txp; 5900d735920dSNavdeep Parhar struct sge_eq *eq = &txq->eq; 5901d735920dSNavdeep Parhar struct fw_eth_tx_pkts_vm_wr *wr; 5902d735920dSNavdeep Parhar struct tx_sdesc *txsd; 5903d735920dSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 5904d735920dSNavdeep Parhar uint64_t ctrl1; 5905d735920dSNavdeep Parhar int ndesc, i; 5906d735920dSNavdeep Parhar struct mbuf *m, *last; 5907d735920dSNavdeep Parhar void *flitp; 5908d735920dSNavdeep Parhar 5909d735920dSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 5910d735920dSNavdeep Parhar MPASS(txp->npkt > 0); 5911d735920dSNavdeep Parhar MPASS(txp->wr_type == 1); /* VF supports type 1 only */ 5912d735920dSNavdeep Parhar MPASS(txp->mb[0] != NULL); 5913d735920dSNavdeep Parhar MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16)); 5914d735920dSNavdeep Parhar 5915d735920dSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 5916d735920dSNavdeep Parhar wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_VM_WR)); 5917d735920dSNavdeep Parhar wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16)); 5918d735920dSNavdeep Parhar wr->r3 = 0; 5919d735920dSNavdeep Parhar wr->plen = htobe16(txp->plen); 5920d735920dSNavdeep Parhar wr->npkt = txp->npkt; 5921d735920dSNavdeep Parhar wr->r4 = 0; 5922d735920dSNavdeep Parhar memcpy(&wr->ethmacdst[0], &txp->ethmacdst[0], 16); 5923d735920dSNavdeep Parhar flitp = wr + 1; 5924d735920dSNavdeep Parhar 5925d735920dSNavdeep Parhar /* 5926d735920dSNavdeep Parhar * At this point we are 32B into a hardware descriptor. Each mbuf in 5927d735920dSNavdeep Parhar * the WR will take 32B so we check for the end of the descriptor ring 5928d735920dSNavdeep Parhar * before writing odd mbufs (mb[1], 3, 5, ..) 5929d735920dSNavdeep Parhar */ 5930d735920dSNavdeep Parhar ndesc = tx_len16_to_desc(txp->len16); 5931d735920dSNavdeep Parhar last = NULL; 5932d735920dSNavdeep Parhar for (i = 0; i < txp->npkt; i++) { 5933d735920dSNavdeep Parhar m = txp->mb[i]; 5934d735920dSNavdeep Parhar if (i & 1 && (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx]) 5935d735920dSNavdeep Parhar flitp = &eq->desc[0]; 5936d735920dSNavdeep Parhar cpl = flitp; 5937d735920dSNavdeep Parhar 5938d735920dSNavdeep Parhar /* Checksum offload */ 5939d735920dSNavdeep Parhar ctrl1 = csum_to_ctrl(sc, m); 5940d735920dSNavdeep Parhar if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) 5941d735920dSNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 5942d735920dSNavdeep Parhar 5943d735920dSNavdeep Parhar /* VLAN tag insertion */ 5944d735920dSNavdeep Parhar if (needs_vlan_insertion(m)) { 5945d735920dSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 5946d735920dSNavdeep Parhar V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 5947d735920dSNavdeep Parhar txq->vlan_insertion++; 5948d735920dSNavdeep Parhar } 5949d735920dSNavdeep Parhar 5950d735920dSNavdeep Parhar /* CPL header */ 5951d735920dSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 5952d735920dSNavdeep Parhar cpl->pack = 0; 5953d735920dSNavdeep Parhar cpl->len = htobe16(m->m_pkthdr.len); 5954d735920dSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 5955d735920dSNavdeep Parhar 5956d735920dSNavdeep Parhar flitp = cpl + 1; 5957d735920dSNavdeep Parhar MPASS(mbuf_nsegs(m) == 1); 5958d735920dSNavdeep Parhar write_gl_to_txd(txq, m, (caddr_t *)(&flitp), 0); 5959d735920dSNavdeep Parhar 5960d735920dSNavdeep Parhar if (last != NULL) 5961d735920dSNavdeep Parhar last->m_nextpkt = m; 5962d735920dSNavdeep Parhar last = m; 5963d735920dSNavdeep Parhar } 5964d735920dSNavdeep Parhar 5965d735920dSNavdeep Parhar txq->sgl_wrs++; 5966d735920dSNavdeep Parhar txq->txpkts1_pkts += txp->npkt; 5967d735920dSNavdeep Parhar txq->txpkts1_wrs++; 5968d735920dSNavdeep Parhar 5969d735920dSNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 5970d735920dSNavdeep Parhar txsd->m = txp->mb[0]; 59717951040fSNavdeep Parhar txsd->desc_used = ndesc; 59727951040fSNavdeep Parhar 59737951040fSNavdeep Parhar return (ndesc); 597454e4ee71SNavdeep Parhar } 597554e4ee71SNavdeep Parhar 597654e4ee71SNavdeep Parhar /* 597754e4ee71SNavdeep Parhar * If the SGL ends on an address that is not 16 byte aligned, this function will 59787951040fSNavdeep Parhar * add a 0 filled flit at the end. 597954e4ee71SNavdeep Parhar */ 59807951040fSNavdeep Parhar static void 59817951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap) 598254e4ee71SNavdeep Parhar { 59837951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 59847951040fSNavdeep Parhar struct sglist *gl = txq->gl; 59857951040fSNavdeep Parhar struct sglist_seg *seg; 59867951040fSNavdeep Parhar __be64 *flitp, *wrap; 598754e4ee71SNavdeep Parhar struct ulptx_sgl *usgl; 59887951040fSNavdeep Parhar int i, nflits, nsegs; 598954e4ee71SNavdeep Parhar 599054e4ee71SNavdeep Parhar KASSERT(((uintptr_t)(*to) & 0xf) == 0, 599154e4ee71SNavdeep Parhar ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to)); 59927951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 59937951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 599454e4ee71SNavdeep Parhar 59957951040fSNavdeep Parhar get_pkt_gl(m, gl); 59967951040fSNavdeep Parhar nsegs = gl->sg_nseg; 59977951040fSNavdeep Parhar MPASS(nsegs > 0); 59987951040fSNavdeep Parhar 59997951040fSNavdeep Parhar nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2; 600054e4ee71SNavdeep Parhar flitp = (__be64 *)(*to); 60017951040fSNavdeep Parhar wrap = (__be64 *)(&eq->desc[eq->sidx]); 60027951040fSNavdeep Parhar seg = &gl->sg_segs[0]; 600354e4ee71SNavdeep Parhar usgl = (void *)flitp; 600454e4ee71SNavdeep Parhar 600554e4ee71SNavdeep Parhar /* 600654e4ee71SNavdeep Parhar * We start at a 16 byte boundary somewhere inside the tx descriptor 600754e4ee71SNavdeep Parhar * ring, so we're at least 16 bytes away from the status page. There is 600854e4ee71SNavdeep Parhar * no chance of a wrap around in the middle of usgl (which is 16 bytes). 600954e4ee71SNavdeep Parhar */ 601054e4ee71SNavdeep Parhar 601154e4ee71SNavdeep Parhar usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) | 60127951040fSNavdeep Parhar V_ULPTX_NSGE(nsegs)); 60137951040fSNavdeep Parhar usgl->len0 = htobe32(seg->ss_len); 60147951040fSNavdeep Parhar usgl->addr0 = htobe64(seg->ss_paddr); 601554e4ee71SNavdeep Parhar seg++; 601654e4ee71SNavdeep Parhar 60177951040fSNavdeep Parhar if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) { 601854e4ee71SNavdeep Parhar 601954e4ee71SNavdeep Parhar /* Won't wrap around at all */ 602054e4ee71SNavdeep Parhar 60217951040fSNavdeep Parhar for (i = 0; i < nsegs - 1; i++, seg++) { 60227951040fSNavdeep Parhar usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len); 60237951040fSNavdeep Parhar usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr); 602454e4ee71SNavdeep Parhar } 602554e4ee71SNavdeep Parhar if (i & 1) 602654e4ee71SNavdeep Parhar usgl->sge[i / 2].len[1] = htobe32(0); 60277951040fSNavdeep Parhar flitp += nflits; 602854e4ee71SNavdeep Parhar } else { 602954e4ee71SNavdeep Parhar 603054e4ee71SNavdeep Parhar /* Will wrap somewhere in the rest of the SGL */ 603154e4ee71SNavdeep Parhar 603254e4ee71SNavdeep Parhar /* 2 flits already written, write the rest flit by flit */ 603354e4ee71SNavdeep Parhar flitp = (void *)(usgl + 1); 60347951040fSNavdeep Parhar for (i = 0; i < nflits - 2; i++) { 60357951040fSNavdeep Parhar if (flitp == wrap) 603654e4ee71SNavdeep Parhar flitp = (void *)eq->desc; 60377951040fSNavdeep Parhar *flitp++ = get_flit(seg, nsegs - 1, i); 603854e4ee71SNavdeep Parhar } 603954e4ee71SNavdeep Parhar } 604054e4ee71SNavdeep Parhar 60417951040fSNavdeep Parhar if (nflits & 1) { 60427951040fSNavdeep Parhar MPASS(((uintptr_t)flitp) & 0xf); 60437951040fSNavdeep Parhar *flitp++ = 0; 60447951040fSNavdeep Parhar } 604554e4ee71SNavdeep Parhar 60467951040fSNavdeep Parhar MPASS((((uintptr_t)flitp) & 0xf) == 0); 60477951040fSNavdeep Parhar if (__predict_false(flitp == wrap)) 604854e4ee71SNavdeep Parhar *to = (void *)eq->desc; 604954e4ee71SNavdeep Parhar else 60507951040fSNavdeep Parhar *to = (void *)flitp; 605154e4ee71SNavdeep Parhar } 605254e4ee71SNavdeep Parhar 605354e4ee71SNavdeep Parhar static inline void 605454e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len) 605554e4ee71SNavdeep Parhar { 60567951040fSNavdeep Parhar 60577951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 60587951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 60597951040fSNavdeep Parhar 60607951040fSNavdeep Parhar if (__predict_true((uintptr_t)(*to) + len <= 60617951040fSNavdeep Parhar (uintptr_t)&eq->desc[eq->sidx])) { 606254e4ee71SNavdeep Parhar bcopy(from, *to, len); 606354e4ee71SNavdeep Parhar (*to) += len; 606454e4ee71SNavdeep Parhar } else { 60657951040fSNavdeep Parhar int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to); 606654e4ee71SNavdeep Parhar 606754e4ee71SNavdeep Parhar bcopy(from, *to, portion); 606854e4ee71SNavdeep Parhar from += portion; 606954e4ee71SNavdeep Parhar portion = len - portion; /* remaining */ 607054e4ee71SNavdeep Parhar bcopy(from, (void *)eq->desc, portion); 607154e4ee71SNavdeep Parhar (*to) = (caddr_t)eq->desc + portion; 607254e4ee71SNavdeep Parhar } 607354e4ee71SNavdeep Parhar } 607454e4ee71SNavdeep Parhar 607554e4ee71SNavdeep Parhar static inline void 60767951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n) 607754e4ee71SNavdeep Parhar { 60787951040fSNavdeep Parhar u_int db; 60797951040fSNavdeep Parhar 60807951040fSNavdeep Parhar MPASS(n > 0); 6081d14b0ac1SNavdeep Parhar 6082d14b0ac1SNavdeep Parhar db = eq->doorbells; 60837951040fSNavdeep Parhar if (n > 1) 608477ad3c41SNavdeep Parhar clrbit(&db, DOORBELL_WCWR); 6085d14b0ac1SNavdeep Parhar wmb(); 6086d14b0ac1SNavdeep Parhar 6087d14b0ac1SNavdeep Parhar switch (ffs(db) - 1) { 6088d14b0ac1SNavdeep Parhar case DOORBELL_UDB: 60897951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 60907951040fSNavdeep Parhar break; 6091d14b0ac1SNavdeep Parhar 609277ad3c41SNavdeep Parhar case DOORBELL_WCWR: { 6093d14b0ac1SNavdeep Parhar volatile uint64_t *dst, *src; 6094d14b0ac1SNavdeep Parhar int i; 6095d14b0ac1SNavdeep Parhar 6096d14b0ac1SNavdeep Parhar /* 6097d14b0ac1SNavdeep Parhar * Queues whose 128B doorbell segment fits in the page do not 6098d14b0ac1SNavdeep Parhar * use relative qid (udb_qid is always 0). Only queues with 609977ad3c41SNavdeep Parhar * doorbell segments can do WCWR. 6100d14b0ac1SNavdeep Parhar */ 61017951040fSNavdeep Parhar KASSERT(eq->udb_qid == 0 && n == 1, 6102d14b0ac1SNavdeep Parhar ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p", 61037951040fSNavdeep Parhar __func__, eq->doorbells, n, eq->dbidx, eq)); 6104d14b0ac1SNavdeep Parhar 6105d14b0ac1SNavdeep Parhar dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET - 6106d14b0ac1SNavdeep Parhar UDBS_DB_OFFSET); 61077951040fSNavdeep Parhar i = eq->dbidx; 6108d14b0ac1SNavdeep Parhar src = (void *)&eq->desc[i]; 6109d14b0ac1SNavdeep Parhar while (src != (void *)&eq->desc[i + 1]) 6110d14b0ac1SNavdeep Parhar *dst++ = *src++; 6111d14b0ac1SNavdeep Parhar wmb(); 61127951040fSNavdeep Parhar break; 6113d14b0ac1SNavdeep Parhar } 6114d14b0ac1SNavdeep Parhar 6115d14b0ac1SNavdeep Parhar case DOORBELL_UDBWC: 61167951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 6117d14b0ac1SNavdeep Parhar wmb(); 61187951040fSNavdeep Parhar break; 6119d14b0ac1SNavdeep Parhar 6120d14b0ac1SNavdeep Parhar case DOORBELL_KDB: 6121315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, 61227951040fSNavdeep Parhar V_QID(eq->cntxt_id) | V_PIDX(n)); 61237951040fSNavdeep Parhar break; 612454e4ee71SNavdeep Parhar } 612554e4ee71SNavdeep Parhar 61267951040fSNavdeep Parhar IDXINCR(eq->dbidx, n, eq->sidx); 61277951040fSNavdeep Parhar } 61287951040fSNavdeep Parhar 61297951040fSNavdeep Parhar static inline u_int 61307951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq) 613154e4ee71SNavdeep Parhar { 61327951040fSNavdeep Parhar uint16_t hw_cidx; 613354e4ee71SNavdeep Parhar 61347951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 61357951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx)); 61367951040fSNavdeep Parhar } 613754e4ee71SNavdeep Parhar 61387951040fSNavdeep Parhar static inline u_int 61397951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq) 61407951040fSNavdeep Parhar { 61417951040fSNavdeep Parhar uint16_t hw_cidx, pidx; 61427951040fSNavdeep Parhar 61437951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 61447951040fSNavdeep Parhar pidx = eq->pidx; 61457951040fSNavdeep Parhar 61467951040fSNavdeep Parhar if (pidx == hw_cidx) 61477951040fSNavdeep Parhar return (eq->sidx - 1); 614854e4ee71SNavdeep Parhar else 61497951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1); 61507951040fSNavdeep Parhar } 61517951040fSNavdeep Parhar 61527951040fSNavdeep Parhar static inline uint16_t 61537951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq) 61547951040fSNavdeep Parhar { 61557951040fSNavdeep Parhar struct sge_qstat *spg = (void *)&eq->desc[eq->sidx]; 61567951040fSNavdeep Parhar uint16_t cidx = spg->cidx; /* stable snapshot */ 61577951040fSNavdeep Parhar 61587951040fSNavdeep Parhar return (be16toh(cidx)); 6159e874ff7aSNavdeep Parhar } 616054e4ee71SNavdeep Parhar 6161e874ff7aSNavdeep Parhar /* 61627951040fSNavdeep Parhar * Reclaim 'n' descriptors approximately. 6163e874ff7aSNavdeep Parhar */ 61647951040fSNavdeep Parhar static u_int 61657951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n) 6166e874ff7aSNavdeep Parhar { 6167e874ff7aSNavdeep Parhar struct tx_sdesc *txsd; 6168f7dfe243SNavdeep Parhar struct sge_eq *eq = &txq->eq; 61697951040fSNavdeep Parhar u_int can_reclaim, reclaimed; 617054e4ee71SNavdeep Parhar 6171733b9277SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 61727951040fSNavdeep Parhar MPASS(n > 0); 6173e874ff7aSNavdeep Parhar 61747951040fSNavdeep Parhar reclaimed = 0; 61757951040fSNavdeep Parhar can_reclaim = reclaimable_tx_desc(eq); 61767951040fSNavdeep Parhar while (can_reclaim && reclaimed < n) { 617754e4ee71SNavdeep Parhar int ndesc; 61787951040fSNavdeep Parhar struct mbuf *m, *nextpkt; 617954e4ee71SNavdeep Parhar 6180f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->cidx]; 618154e4ee71SNavdeep Parhar ndesc = txsd->desc_used; 618254e4ee71SNavdeep Parhar 618354e4ee71SNavdeep Parhar /* Firmware doesn't return "partial" credits. */ 618454e4ee71SNavdeep Parhar KASSERT(can_reclaim >= ndesc, 618554e4ee71SNavdeep Parhar ("%s: unexpected number of credits: %d, %d", 618654e4ee71SNavdeep Parhar __func__, can_reclaim, ndesc)); 6187dcd50a20SJohn Baldwin KASSERT(ndesc != 0, 6188dcd50a20SJohn Baldwin ("%s: descriptor with no credits: cidx %d", 6189dcd50a20SJohn Baldwin __func__, eq->cidx)); 619054e4ee71SNavdeep Parhar 61917951040fSNavdeep Parhar for (m = txsd->m; m != NULL; m = nextpkt) { 61927951040fSNavdeep Parhar nextpkt = m->m_nextpkt; 61937951040fSNavdeep Parhar m->m_nextpkt = NULL; 61947951040fSNavdeep Parhar m_freem(m); 61957951040fSNavdeep Parhar } 619654e4ee71SNavdeep Parhar reclaimed += ndesc; 619754e4ee71SNavdeep Parhar can_reclaim -= ndesc; 61987951040fSNavdeep Parhar IDXINCR(eq->cidx, ndesc, eq->sidx); 619954e4ee71SNavdeep Parhar } 620054e4ee71SNavdeep Parhar 620154e4ee71SNavdeep Parhar return (reclaimed); 620254e4ee71SNavdeep Parhar } 620354e4ee71SNavdeep Parhar 620454e4ee71SNavdeep Parhar static void 62057951040fSNavdeep Parhar tx_reclaim(void *arg, int n) 620654e4ee71SNavdeep Parhar { 62077951040fSNavdeep Parhar struct sge_txq *txq = arg; 62087951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 620954e4ee71SNavdeep Parhar 62107951040fSNavdeep Parhar do { 62117951040fSNavdeep Parhar if (TXQ_TRYLOCK(txq) == 0) 62127951040fSNavdeep Parhar break; 62137951040fSNavdeep Parhar n = reclaim_tx_descs(txq, 32); 62147951040fSNavdeep Parhar if (eq->cidx == eq->pidx) 62157951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 62167951040fSNavdeep Parhar TXQ_UNLOCK(txq); 62177951040fSNavdeep Parhar } while (n > 0); 621854e4ee71SNavdeep Parhar } 621954e4ee71SNavdeep Parhar 622054e4ee71SNavdeep Parhar static __be64 62217951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx) 622254e4ee71SNavdeep Parhar { 622354e4ee71SNavdeep Parhar int i = (idx / 3) * 2; 622454e4ee71SNavdeep Parhar 622554e4ee71SNavdeep Parhar switch (idx % 3) { 622654e4ee71SNavdeep Parhar case 0: { 6227f078ecf6SWojciech Macek uint64_t rc; 622854e4ee71SNavdeep Parhar 6229f078ecf6SWojciech Macek rc = (uint64_t)segs[i].ss_len << 32; 623054e4ee71SNavdeep Parhar if (i + 1 < nsegs) 6231f078ecf6SWojciech Macek rc |= (uint64_t)(segs[i + 1].ss_len); 623254e4ee71SNavdeep Parhar 6233f078ecf6SWojciech Macek return (htobe64(rc)); 623454e4ee71SNavdeep Parhar } 623554e4ee71SNavdeep Parhar case 1: 62367951040fSNavdeep Parhar return (htobe64(segs[i].ss_paddr)); 623754e4ee71SNavdeep Parhar case 2: 62387951040fSNavdeep Parhar return (htobe64(segs[i + 1].ss_paddr)); 623954e4ee71SNavdeep Parhar } 624054e4ee71SNavdeep Parhar 624154e4ee71SNavdeep Parhar return (0); 624254e4ee71SNavdeep Parhar } 624354e4ee71SNavdeep Parhar 624446e1e307SNavdeep Parhar static int 624546e1e307SNavdeep Parhar find_refill_source(struct adapter *sc, int maxp, bool packing) 624654e4ee71SNavdeep Parhar { 624746e1e307SNavdeep Parhar int i, zidx = -1; 624846e1e307SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0]; 624954e4ee71SNavdeep Parhar 625046e1e307SNavdeep Parhar if (packing) { 625146e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 625246e1e307SNavdeep Parhar if (rxb->hwidx2 == -1) 625346e1e307SNavdeep Parhar continue; 625446e1e307SNavdeep Parhar if (rxb->size1 < PAGE_SIZE && 625546e1e307SNavdeep Parhar rxb->size1 < largest_rx_cluster) 625646e1e307SNavdeep Parhar continue; 625746e1e307SNavdeep Parhar if (rxb->size1 > largest_rx_cluster) 625838035ed6SNavdeep Parhar break; 625946e1e307SNavdeep Parhar MPASS(rxb->size1 - rxb->size2 >= CL_METADATA_SIZE); 626046e1e307SNavdeep Parhar if (rxb->size2 >= maxp) 626146e1e307SNavdeep Parhar return (i); 626246e1e307SNavdeep Parhar zidx = i; 626338035ed6SNavdeep Parhar } 626438035ed6SNavdeep Parhar } else { 626546e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 626646e1e307SNavdeep Parhar if (rxb->hwidx1 == -1) 626746e1e307SNavdeep Parhar continue; 626846e1e307SNavdeep Parhar if (rxb->size1 > largest_rx_cluster) 626938035ed6SNavdeep Parhar break; 627046e1e307SNavdeep Parhar if (rxb->size1 >= maxp) 627146e1e307SNavdeep Parhar return (i); 627246e1e307SNavdeep Parhar zidx = i; 627338035ed6SNavdeep Parhar } 627438035ed6SNavdeep Parhar } 627538035ed6SNavdeep Parhar 627646e1e307SNavdeep Parhar return (zidx); 627754e4ee71SNavdeep Parhar } 6278ecb79ca4SNavdeep Parhar 6279733b9277SNavdeep Parhar static void 6280733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl) 6281ecb79ca4SNavdeep Parhar { 6282733b9277SNavdeep Parhar mtx_lock(&sc->sfl_lock); 6283733b9277SNavdeep Parhar FL_LOCK(fl); 6284733b9277SNavdeep Parhar if ((fl->flags & FL_DOOMED) == 0) { 6285733b9277SNavdeep Parhar fl->flags |= FL_STARVING; 6286733b9277SNavdeep Parhar TAILQ_INSERT_TAIL(&sc->sfl, fl, link); 6287733b9277SNavdeep Parhar callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc); 6288733b9277SNavdeep Parhar } 6289733b9277SNavdeep Parhar FL_UNLOCK(fl); 6290733b9277SNavdeep Parhar mtx_unlock(&sc->sfl_lock); 6291733b9277SNavdeep Parhar } 6292ecb79ca4SNavdeep Parhar 62937951040fSNavdeep Parhar static void 62947951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq) 62957951040fSNavdeep Parhar { 62967951040fSNavdeep Parhar struct sge_wrq *wrq = (void *)eq; 62977951040fSNavdeep Parhar 62987951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 62997951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task); 63007951040fSNavdeep Parhar } 63017951040fSNavdeep Parhar 63027951040fSNavdeep Parhar static void 63037951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq) 63047951040fSNavdeep Parhar { 63057951040fSNavdeep Parhar struct sge_txq *txq = (void *)eq; 63067951040fSNavdeep Parhar 630743bbae19SNavdeep Parhar MPASS(eq->type == EQ_ETH); 63087951040fSNavdeep Parhar 63097951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 6310d735920dSNavdeep Parhar if (mp_ring_is_idle(txq->r)) 63117951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task); 6312d735920dSNavdeep Parhar else 6313d735920dSNavdeep Parhar mp_ring_check_drainage(txq->r, 64); 63147951040fSNavdeep Parhar } 63157951040fSNavdeep Parhar 6316733b9277SNavdeep Parhar static int 6317733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss, 6318733b9277SNavdeep Parhar struct mbuf *m) 6319733b9277SNavdeep Parhar { 6320733b9277SNavdeep Parhar const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1); 6321733b9277SNavdeep Parhar unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid)); 6322733b9277SNavdeep Parhar struct adapter *sc = iq->adapter; 6323733b9277SNavdeep Parhar struct sge *s = &sc->sge; 6324733b9277SNavdeep Parhar struct sge_eq *eq; 63257951040fSNavdeep Parhar static void (*h[])(struct adapter *, struct sge_eq *) = {NULL, 63267951040fSNavdeep Parhar &handle_wrq_egr_update, &handle_eth_egr_update, 63277951040fSNavdeep Parhar &handle_wrq_egr_update}; 6328733b9277SNavdeep Parhar 6329733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 6330733b9277SNavdeep Parhar rss->opcode)); 6331733b9277SNavdeep Parhar 6332ec55567cSJohn Baldwin eq = s->eqmap[qid - s->eq_start - s->eq_base]; 633343bbae19SNavdeep Parhar (*h[eq->type])(sc, eq); 6334ecb79ca4SNavdeep Parhar 6335ecb79ca4SNavdeep Parhar return (0); 6336ecb79ca4SNavdeep Parhar } 6337f7dfe243SNavdeep Parhar 63380abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */ 63390abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \ 63400abd31e2SNavdeep Parhar offsetof(struct cpl_fw6_msg, data)); 63410abd31e2SNavdeep Parhar 6342733b9277SNavdeep Parhar static int 63431b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 634456599263SNavdeep Parhar { 63451b4cc91fSNavdeep Parhar struct adapter *sc = iq->adapter; 634656599263SNavdeep Parhar const struct cpl_fw6_msg *cpl = (const void *)(rss + 1); 634756599263SNavdeep Parhar 6348733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 6349733b9277SNavdeep Parhar rss->opcode)); 6350733b9277SNavdeep Parhar 63510abd31e2SNavdeep Parhar if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) { 63520abd31e2SNavdeep Parhar const struct rss_header *rss2; 63530abd31e2SNavdeep Parhar 63540abd31e2SNavdeep Parhar rss2 = (const struct rss_header *)&cpl->data[0]; 6355671bf2b8SNavdeep Parhar return (t4_cpl_handler[rss2->opcode](iq, rss2, m)); 63560abd31e2SNavdeep Parhar } 63570abd31e2SNavdeep Parhar 6358671bf2b8SNavdeep Parhar return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0])); 6359f7dfe243SNavdeep Parhar } 6360af49c942SNavdeep Parhar 6361069af0ebSJohn Baldwin /** 6362069af0ebSJohn Baldwin * t4_handle_wrerr_rpl - process a FW work request error message 6363069af0ebSJohn Baldwin * @adap: the adapter 6364069af0ebSJohn Baldwin * @rpl: start of the FW message 6365069af0ebSJohn Baldwin */ 6366069af0ebSJohn Baldwin static int 6367069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl) 6368069af0ebSJohn Baldwin { 6369069af0ebSJohn Baldwin u8 opcode = *(const u8 *)rpl; 6370069af0ebSJohn Baldwin const struct fw_error_cmd *e = (const void *)rpl; 6371069af0ebSJohn Baldwin unsigned int i; 6372069af0ebSJohn Baldwin 6373069af0ebSJohn Baldwin if (opcode != FW_ERROR_CMD) { 6374069af0ebSJohn Baldwin log(LOG_ERR, 6375069af0ebSJohn Baldwin "%s: Received WRERR_RPL message with opcode %#x\n", 6376069af0ebSJohn Baldwin device_get_nameunit(adap->dev), opcode); 6377069af0ebSJohn Baldwin return (EINVAL); 6378069af0ebSJohn Baldwin } 6379069af0ebSJohn Baldwin log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev), 6380069af0ebSJohn Baldwin G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" : 6381069af0ebSJohn Baldwin "non-fatal"); 6382069af0ebSJohn Baldwin switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) { 6383069af0ebSJohn Baldwin case FW_ERROR_TYPE_EXCEPTION: 6384069af0ebSJohn Baldwin log(LOG_ERR, "exception info:\n"); 6385069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.exception.info); i++) 6386069af0ebSJohn Baldwin log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ", 6387069af0ebSJohn Baldwin be32toh(e->u.exception.info[i])); 6388069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 6389069af0ebSJohn Baldwin break; 6390069af0ebSJohn Baldwin case FW_ERROR_TYPE_HWMODULE: 6391069af0ebSJohn Baldwin log(LOG_ERR, "HW module regaddr %08x regval %08x\n", 6392069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regaddr), 6393069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regval)); 6394069af0ebSJohn Baldwin break; 6395069af0ebSJohn Baldwin case FW_ERROR_TYPE_WR: 6396069af0ebSJohn Baldwin log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n", 6397069af0ebSJohn Baldwin be16toh(e->u.wr.cidx), 6398069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)), 6399069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)), 6400069af0ebSJohn Baldwin be32toh(e->u.wr.eqid)); 6401069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.wr.wrhdr); i++) 6402069af0ebSJohn Baldwin log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ", 6403069af0ebSJohn Baldwin e->u.wr.wrhdr[i]); 6404069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 6405069af0ebSJohn Baldwin break; 6406069af0ebSJohn Baldwin case FW_ERROR_TYPE_ACL: 6407069af0ebSJohn Baldwin log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s", 6408069af0ebSJohn Baldwin be16toh(e->u.acl.cidx), 6409069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)), 6410069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)), 6411069af0ebSJohn Baldwin be32toh(e->u.acl.eqid), 6412069af0ebSJohn Baldwin G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" : 6413069af0ebSJohn Baldwin "MAC"); 6414069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.acl.val); i++) 6415069af0ebSJohn Baldwin log(LOG_ERR, " %02x", e->u.acl.val[i]); 6416069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 6417069af0ebSJohn Baldwin break; 6418069af0ebSJohn Baldwin default: 6419069af0ebSJohn Baldwin log(LOG_ERR, "type %#x\n", 6420069af0ebSJohn Baldwin G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))); 6421069af0ebSJohn Baldwin return (EINVAL); 6422069af0ebSJohn Baldwin } 6423069af0ebSJohn Baldwin return (0); 6424069af0ebSJohn Baldwin } 6425069af0ebSJohn Baldwin 642646e1e307SNavdeep Parhar static inline bool 642746e1e307SNavdeep Parhar bufidx_used(struct adapter *sc, int idx) 642846e1e307SNavdeep Parhar { 642946e1e307SNavdeep Parhar struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0]; 643046e1e307SNavdeep Parhar int i; 643146e1e307SNavdeep Parhar 643246e1e307SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) { 643346e1e307SNavdeep Parhar if (rxb->size1 > largest_rx_cluster) 643446e1e307SNavdeep Parhar continue; 643546e1e307SNavdeep Parhar if (rxb->hwidx1 == idx || rxb->hwidx2 == idx) 643646e1e307SNavdeep Parhar return (true); 643746e1e307SNavdeep Parhar } 643846e1e307SNavdeep Parhar 643946e1e307SNavdeep Parhar return (false); 644046e1e307SNavdeep Parhar } 644146e1e307SNavdeep Parhar 644238035ed6SNavdeep Parhar static int 644338035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS) 644438035ed6SNavdeep Parhar { 644546e1e307SNavdeep Parhar struct adapter *sc = arg1; 644646e1e307SNavdeep Parhar struct sge_params *sp = &sc->params.sge; 644738035ed6SNavdeep Parhar int i, rc; 644838035ed6SNavdeep Parhar struct sbuf sb; 644938035ed6SNavdeep Parhar char c; 645038035ed6SNavdeep Parhar 645146e1e307SNavdeep Parhar sbuf_new(&sb, NULL, 128, SBUF_AUTOEXTEND); 645246e1e307SNavdeep Parhar for (i = 0; i < SGE_FLBUF_SIZES; i++) { 645346e1e307SNavdeep Parhar if (bufidx_used(sc, i)) 645438035ed6SNavdeep Parhar c = '*'; 645538035ed6SNavdeep Parhar else 645638035ed6SNavdeep Parhar c = '\0'; 645738035ed6SNavdeep Parhar 645846e1e307SNavdeep Parhar sbuf_printf(&sb, "%u%c ", sp->sge_fl_buffer_size[i], c); 645938035ed6SNavdeep Parhar } 646038035ed6SNavdeep Parhar sbuf_trim(&sb); 646138035ed6SNavdeep Parhar sbuf_finish(&sb); 646238035ed6SNavdeep Parhar rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req); 646338035ed6SNavdeep Parhar sbuf_delete(&sb); 646438035ed6SNavdeep Parhar return (rc); 646538035ed6SNavdeep Parhar } 646602f972e8SNavdeep Parhar 6467786099deSNavdeep Parhar #ifdef RATELIMIT 6468ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6) 6469786099deSNavdeep Parhar /* 6470786099deSNavdeep Parhar * len16 for a txpkt WR with a GL. Includes the firmware work request header. 6471786099deSNavdeep Parhar */ 6472786099deSNavdeep Parhar static inline u_int 6473786099deSNavdeep Parhar txpkt_eo_len16(u_int nsegs, u_int immhdrs, u_int tso) 6474786099deSNavdeep Parhar { 6475786099deSNavdeep Parhar u_int n; 6476786099deSNavdeep Parhar 6477786099deSNavdeep Parhar MPASS(immhdrs > 0); 6478786099deSNavdeep Parhar 6479786099deSNavdeep Parhar n = roundup2(sizeof(struct fw_eth_tx_eo_wr) + 6480786099deSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + immhdrs, 16); 6481786099deSNavdeep Parhar if (__predict_false(nsegs == 0)) 6482786099deSNavdeep Parhar goto done; 6483786099deSNavdeep Parhar 6484786099deSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 6485786099deSNavdeep Parhar n += sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 6486786099deSNavdeep Parhar if (tso) 6487786099deSNavdeep Parhar n += sizeof(struct cpl_tx_pkt_lso_core); 6488786099deSNavdeep Parhar 6489786099deSNavdeep Parhar done: 6490786099deSNavdeep Parhar return (howmany(n, 16)); 6491786099deSNavdeep Parhar } 6492ffbb373cSNavdeep Parhar #endif 6493786099deSNavdeep Parhar 6494786099deSNavdeep Parhar #define ETID_FLOWC_NPARAMS 6 6495786099deSNavdeep Parhar #define ETID_FLOWC_LEN (roundup2((sizeof(struct fw_flowc_wr) + \ 6496786099deSNavdeep Parhar ETID_FLOWC_NPARAMS * sizeof(struct fw_flowc_mnemval)), 16)) 6497786099deSNavdeep Parhar #define ETID_FLOWC_LEN16 (howmany(ETID_FLOWC_LEN, 16)) 6498786099deSNavdeep Parhar 6499786099deSNavdeep Parhar static int 6500e38a50e8SJohn Baldwin send_etid_flowc_wr(struct cxgbe_rate_tag *cst, struct port_info *pi, 6501786099deSNavdeep Parhar struct vi_info *vi) 6502786099deSNavdeep Parhar { 6503786099deSNavdeep Parhar struct wrq_cookie cookie; 6504edb518f4SNavdeep Parhar u_int pfvf = pi->adapter->pf << S_FW_VIID_PFN; 6505786099deSNavdeep Parhar struct fw_flowc_wr *flowc; 6506786099deSNavdeep Parhar 6507786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6508786099deSNavdeep Parhar MPASS((cst->flags & (EO_FLOWC_PENDING | EO_FLOWC_RPL_PENDING)) == 6509786099deSNavdeep Parhar EO_FLOWC_PENDING); 6510786099deSNavdeep Parhar 6511077ba6a8SJohn Baldwin flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLOWC_LEN16, &cookie); 6512786099deSNavdeep Parhar if (__predict_false(flowc == NULL)) 6513786099deSNavdeep Parhar return (ENOMEM); 6514786099deSNavdeep Parhar 6515786099deSNavdeep Parhar bzero(flowc, ETID_FLOWC_LEN); 6516786099deSNavdeep Parhar flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) | 6517786099deSNavdeep Parhar V_FW_FLOWC_WR_NPARAMS(ETID_FLOWC_NPARAMS) | V_FW_WR_COMPL(0)); 6518786099deSNavdeep Parhar flowc->flowid_len16 = htonl(V_FW_WR_LEN16(ETID_FLOWC_LEN16) | 6519786099deSNavdeep Parhar V_FW_WR_FLOWID(cst->etid)); 6520786099deSNavdeep Parhar flowc->mnemval[0].mnemonic = FW_FLOWC_MNEM_PFNVFN; 6521786099deSNavdeep Parhar flowc->mnemval[0].val = htobe32(pfvf); 6522786099deSNavdeep Parhar flowc->mnemval[1].mnemonic = FW_FLOWC_MNEM_CH; 6523786099deSNavdeep Parhar flowc->mnemval[1].val = htobe32(pi->tx_chan); 6524786099deSNavdeep Parhar flowc->mnemval[2].mnemonic = FW_FLOWC_MNEM_PORT; 6525786099deSNavdeep Parhar flowc->mnemval[2].val = htobe32(pi->tx_chan); 6526786099deSNavdeep Parhar flowc->mnemval[3].mnemonic = FW_FLOWC_MNEM_IQID; 6527786099deSNavdeep Parhar flowc->mnemval[3].val = htobe32(cst->iqid); 6528786099deSNavdeep Parhar flowc->mnemval[4].mnemonic = FW_FLOWC_MNEM_EOSTATE; 6529786099deSNavdeep Parhar flowc->mnemval[4].val = htobe32(FW_FLOWC_MNEM_EOSTATE_ESTABLISHED); 6530786099deSNavdeep Parhar flowc->mnemval[5].mnemonic = FW_FLOWC_MNEM_SCHEDCLASS; 6531786099deSNavdeep Parhar flowc->mnemval[5].val = htobe32(cst->schedcl); 6532786099deSNavdeep Parhar 6533077ba6a8SJohn Baldwin commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie); 6534786099deSNavdeep Parhar 6535786099deSNavdeep Parhar cst->flags &= ~EO_FLOWC_PENDING; 6536786099deSNavdeep Parhar cst->flags |= EO_FLOWC_RPL_PENDING; 6537786099deSNavdeep Parhar MPASS(cst->tx_credits >= ETID_FLOWC_LEN16); /* flowc is first WR. */ 6538786099deSNavdeep Parhar cst->tx_credits -= ETID_FLOWC_LEN16; 6539786099deSNavdeep Parhar 6540786099deSNavdeep Parhar return (0); 6541786099deSNavdeep Parhar } 6542786099deSNavdeep Parhar 6543786099deSNavdeep Parhar #define ETID_FLUSH_LEN16 (howmany(sizeof (struct fw_flowc_wr), 16)) 6544786099deSNavdeep Parhar 6545786099deSNavdeep Parhar void 6546e38a50e8SJohn Baldwin send_etid_flush_wr(struct cxgbe_rate_tag *cst) 6547786099deSNavdeep Parhar { 6548786099deSNavdeep Parhar struct fw_flowc_wr *flowc; 6549786099deSNavdeep Parhar struct wrq_cookie cookie; 6550786099deSNavdeep Parhar 6551786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6552786099deSNavdeep Parhar 6553077ba6a8SJohn Baldwin flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLUSH_LEN16, &cookie); 6554786099deSNavdeep Parhar if (__predict_false(flowc == NULL)) 6555786099deSNavdeep Parhar CXGBE_UNIMPLEMENTED(__func__); 6556786099deSNavdeep Parhar 6557786099deSNavdeep Parhar bzero(flowc, ETID_FLUSH_LEN16 * 16); 6558786099deSNavdeep Parhar flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) | 6559786099deSNavdeep Parhar V_FW_FLOWC_WR_NPARAMS(0) | F_FW_WR_COMPL); 6560786099deSNavdeep Parhar flowc->flowid_len16 = htobe32(V_FW_WR_LEN16(ETID_FLUSH_LEN16) | 6561786099deSNavdeep Parhar V_FW_WR_FLOWID(cst->etid)); 6562786099deSNavdeep Parhar 6563077ba6a8SJohn Baldwin commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie); 6564786099deSNavdeep Parhar 6565786099deSNavdeep Parhar cst->flags |= EO_FLUSH_RPL_PENDING; 6566786099deSNavdeep Parhar MPASS(cst->tx_credits >= ETID_FLUSH_LEN16); 6567786099deSNavdeep Parhar cst->tx_credits -= ETID_FLUSH_LEN16; 6568786099deSNavdeep Parhar cst->ncompl++; 6569786099deSNavdeep Parhar } 6570786099deSNavdeep Parhar 6571786099deSNavdeep Parhar static void 6572e38a50e8SJohn Baldwin write_ethofld_wr(struct cxgbe_rate_tag *cst, struct fw_eth_tx_eo_wr *wr, 6573786099deSNavdeep Parhar struct mbuf *m0, int compl) 6574786099deSNavdeep Parhar { 6575786099deSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 6576786099deSNavdeep Parhar uint64_t ctrl1; 6577786099deSNavdeep Parhar uint32_t ctrl; /* used in many unrelated places */ 6578786099deSNavdeep Parhar int len16, pktlen, nsegs, immhdrs; 6579786099deSNavdeep Parhar uintptr_t p; 6580786099deSNavdeep Parhar struct ulptx_sgl *usgl; 6581786099deSNavdeep Parhar struct sglist sg; 6582786099deSNavdeep Parhar struct sglist_seg segs[38]; /* XXX: find real limit. XXX: get off the stack */ 6583786099deSNavdeep Parhar 6584786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6585786099deSNavdeep Parhar M_ASSERTPKTHDR(m0); 6586786099deSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 6587786099deSNavdeep Parhar m0->m_pkthdr.l4hlen > 0, 6588786099deSNavdeep Parhar ("%s: ethofld mbuf %p is missing header lengths", __func__, m0)); 6589786099deSNavdeep Parhar 6590786099deSNavdeep Parhar len16 = mbuf_eo_len16(m0); 6591786099deSNavdeep Parhar nsegs = mbuf_eo_nsegs(m0); 6592786099deSNavdeep Parhar pktlen = m0->m_pkthdr.len; 6593786099deSNavdeep Parhar ctrl = sizeof(struct cpl_tx_pkt_core); 6594786099deSNavdeep Parhar if (needs_tso(m0)) 6595786099deSNavdeep Parhar ctrl += sizeof(struct cpl_tx_pkt_lso_core); 6596786099deSNavdeep Parhar immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen; 6597786099deSNavdeep Parhar ctrl += immhdrs; 6598786099deSNavdeep Parhar 6599786099deSNavdeep Parhar wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_EO_WR) | 6600786099deSNavdeep Parhar V_FW_ETH_TX_EO_WR_IMMDLEN(ctrl) | V_FW_WR_COMPL(!!compl)); 6601786099deSNavdeep Parhar wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(len16) | 6602786099deSNavdeep Parhar V_FW_WR_FLOWID(cst->etid)); 6603786099deSNavdeep Parhar wr->r3 = 0; 6604a4a4ad2dSNavdeep Parhar if (needs_outer_udp_csum(m0)) { 66056933902dSNavdeep Parhar wr->u.udpseg.type = FW_ETH_TX_EO_TYPE_UDPSEG; 66066933902dSNavdeep Parhar wr->u.udpseg.ethlen = m0->m_pkthdr.l2hlen; 66076933902dSNavdeep Parhar wr->u.udpseg.iplen = htobe16(m0->m_pkthdr.l3hlen); 66086933902dSNavdeep Parhar wr->u.udpseg.udplen = m0->m_pkthdr.l4hlen; 66096933902dSNavdeep Parhar wr->u.udpseg.rtplen = 0; 66106933902dSNavdeep Parhar wr->u.udpseg.r4 = 0; 66116933902dSNavdeep Parhar wr->u.udpseg.mss = htobe16(pktlen - immhdrs); 66126933902dSNavdeep Parhar wr->u.udpseg.schedpktsize = wr->u.udpseg.mss; 66136933902dSNavdeep Parhar wr->u.udpseg.plen = htobe32(pktlen - immhdrs); 66146933902dSNavdeep Parhar cpl = (void *)(wr + 1); 66156933902dSNavdeep Parhar } else { 6616a4a4ad2dSNavdeep Parhar MPASS(needs_outer_tcp_csum(m0)); 6617786099deSNavdeep Parhar wr->u.tcpseg.type = FW_ETH_TX_EO_TYPE_TCPSEG; 6618786099deSNavdeep Parhar wr->u.tcpseg.ethlen = m0->m_pkthdr.l2hlen; 6619786099deSNavdeep Parhar wr->u.tcpseg.iplen = htobe16(m0->m_pkthdr.l3hlen); 6620786099deSNavdeep Parhar wr->u.tcpseg.tcplen = m0->m_pkthdr.l4hlen; 6621786099deSNavdeep Parhar wr->u.tcpseg.tsclk_tsoff = mbuf_eo_tsclk_tsoff(m0); 6622786099deSNavdeep Parhar wr->u.tcpseg.r4 = 0; 6623786099deSNavdeep Parhar wr->u.tcpseg.r5 = 0; 6624786099deSNavdeep Parhar wr->u.tcpseg.plen = htobe32(pktlen - immhdrs); 6625786099deSNavdeep Parhar 6626786099deSNavdeep Parhar if (needs_tso(m0)) { 6627786099deSNavdeep Parhar struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1); 6628786099deSNavdeep Parhar 6629786099deSNavdeep Parhar wr->u.tcpseg.mss = htobe16(m0->m_pkthdr.tso_segsz); 6630786099deSNavdeep Parhar 66316933902dSNavdeep Parhar ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | 66326933902dSNavdeep Parhar F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE | 6633c0236bd9SNavdeep Parhar V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen - 6634c0236bd9SNavdeep Parhar ETHER_HDR_LEN) >> 2) | 66356933902dSNavdeep Parhar V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) | 66366933902dSNavdeep Parhar V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 6637786099deSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 6638786099deSNavdeep Parhar ctrl |= F_LSO_IPV6; 6639786099deSNavdeep Parhar lso->lso_ctrl = htobe32(ctrl); 6640786099deSNavdeep Parhar lso->ipid_ofst = htobe16(0); 6641786099deSNavdeep Parhar lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 6642786099deSNavdeep Parhar lso->seqno_offset = htobe32(0); 6643786099deSNavdeep Parhar lso->len = htobe32(pktlen); 6644786099deSNavdeep Parhar 6645786099deSNavdeep Parhar cpl = (void *)(lso + 1); 6646786099deSNavdeep Parhar } else { 6647786099deSNavdeep Parhar wr->u.tcpseg.mss = htobe16(0xffff); 6648786099deSNavdeep Parhar cpl = (void *)(wr + 1); 6649786099deSNavdeep Parhar } 66506933902dSNavdeep Parhar } 6651786099deSNavdeep Parhar 6652786099deSNavdeep Parhar /* Checksum offload must be requested for ethofld. */ 6653a4a4ad2dSNavdeep Parhar MPASS(needs_outer_l4_csum(m0)); 6654c0236bd9SNavdeep Parhar ctrl1 = csum_to_ctrl(cst->adapter, m0); 6655786099deSNavdeep Parhar 6656786099deSNavdeep Parhar /* VLAN tag insertion */ 6657786099deSNavdeep Parhar if (needs_vlan_insertion(m0)) { 6658786099deSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 6659786099deSNavdeep Parhar V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 6660786099deSNavdeep Parhar } 6661786099deSNavdeep Parhar 6662786099deSNavdeep Parhar /* CPL header */ 6663786099deSNavdeep Parhar cpl->ctrl0 = cst->ctrl0; 6664786099deSNavdeep Parhar cpl->pack = 0; 6665786099deSNavdeep Parhar cpl->len = htobe16(pktlen); 6666786099deSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 6667786099deSNavdeep Parhar 66686933902dSNavdeep Parhar /* Copy Ethernet, IP & TCP/UDP hdrs as immediate data */ 6669786099deSNavdeep Parhar p = (uintptr_t)(cpl + 1); 6670786099deSNavdeep Parhar m_copydata(m0, 0, immhdrs, (void *)p); 6671786099deSNavdeep Parhar 6672786099deSNavdeep Parhar /* SGL */ 6673786099deSNavdeep Parhar if (nsegs > 0) { 6674786099deSNavdeep Parhar int i, pad; 6675786099deSNavdeep Parhar 6676786099deSNavdeep Parhar /* zero-pad upto next 16Byte boundary, if not 16Byte aligned */ 6677786099deSNavdeep Parhar p += immhdrs; 6678786099deSNavdeep Parhar pad = 16 - (immhdrs & 0xf); 6679786099deSNavdeep Parhar bzero((void *)p, pad); 6680786099deSNavdeep Parhar 6681786099deSNavdeep Parhar usgl = (void *)(p + pad); 6682786099deSNavdeep Parhar usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) | 6683786099deSNavdeep Parhar V_ULPTX_NSGE(nsegs)); 6684786099deSNavdeep Parhar 6685786099deSNavdeep Parhar sglist_init(&sg, nitems(segs), segs); 6686786099deSNavdeep Parhar for (; m0 != NULL; m0 = m0->m_next) { 6687786099deSNavdeep Parhar if (__predict_false(m0->m_len == 0)) 6688786099deSNavdeep Parhar continue; 6689786099deSNavdeep Parhar if (immhdrs >= m0->m_len) { 6690786099deSNavdeep Parhar immhdrs -= m0->m_len; 6691786099deSNavdeep Parhar continue; 6692786099deSNavdeep Parhar } 66936edfd179SGleb Smirnoff if (m0->m_flags & M_EXTPG) 669449b6b60eSGleb Smirnoff sglist_append_mbuf_epg(&sg, m0, 669549b6b60eSGleb Smirnoff mtod(m0, vm_offset_t), m0->m_len); 669649b6b60eSGleb Smirnoff else 6697786099deSNavdeep Parhar sglist_append(&sg, mtod(m0, char *) + immhdrs, 6698786099deSNavdeep Parhar m0->m_len - immhdrs); 6699786099deSNavdeep Parhar immhdrs = 0; 6700786099deSNavdeep Parhar } 6701786099deSNavdeep Parhar MPASS(sg.sg_nseg == nsegs); 6702786099deSNavdeep Parhar 6703786099deSNavdeep Parhar /* 6704786099deSNavdeep Parhar * Zero pad last 8B in case the WR doesn't end on a 16B 6705786099deSNavdeep Parhar * boundary. 6706786099deSNavdeep Parhar */ 6707786099deSNavdeep Parhar *(uint64_t *)((char *)wr + len16 * 16 - 8) = 0; 6708786099deSNavdeep Parhar 6709786099deSNavdeep Parhar usgl->len0 = htobe32(segs[0].ss_len); 6710786099deSNavdeep Parhar usgl->addr0 = htobe64(segs[0].ss_paddr); 6711786099deSNavdeep Parhar for (i = 0; i < nsegs - 1; i++) { 6712786099deSNavdeep Parhar usgl->sge[i / 2].len[i & 1] = htobe32(segs[i + 1].ss_len); 6713786099deSNavdeep Parhar usgl->sge[i / 2].addr[i & 1] = htobe64(segs[i + 1].ss_paddr); 6714786099deSNavdeep Parhar } 6715786099deSNavdeep Parhar if (i & 1) 6716786099deSNavdeep Parhar usgl->sge[i / 2].len[1] = htobe32(0); 6717786099deSNavdeep Parhar } 6718786099deSNavdeep Parhar 6719786099deSNavdeep Parhar } 6720786099deSNavdeep Parhar 6721786099deSNavdeep Parhar static void 6722e38a50e8SJohn Baldwin ethofld_tx(struct cxgbe_rate_tag *cst) 6723786099deSNavdeep Parhar { 6724786099deSNavdeep Parhar struct mbuf *m; 6725786099deSNavdeep Parhar struct wrq_cookie cookie; 6726786099deSNavdeep Parhar int next_credits, compl; 6727786099deSNavdeep Parhar struct fw_eth_tx_eo_wr *wr; 6728786099deSNavdeep Parhar 6729786099deSNavdeep Parhar mtx_assert(&cst->lock, MA_OWNED); 6730786099deSNavdeep Parhar 6731786099deSNavdeep Parhar while ((m = mbufq_first(&cst->pending_tx)) != NULL) { 6732786099deSNavdeep Parhar M_ASSERTPKTHDR(m); 6733786099deSNavdeep Parhar 6734786099deSNavdeep Parhar /* How many len16 credits do we need to send this mbuf. */ 6735786099deSNavdeep Parhar next_credits = mbuf_eo_len16(m); 6736786099deSNavdeep Parhar MPASS(next_credits > 0); 6737786099deSNavdeep Parhar if (next_credits > cst->tx_credits) { 6738786099deSNavdeep Parhar /* 6739786099deSNavdeep Parhar * Tx will make progress eventually because there is at 6740786099deSNavdeep Parhar * least one outstanding fw4_ack that will return 6741786099deSNavdeep Parhar * credits and kick the tx. 6742786099deSNavdeep Parhar */ 6743786099deSNavdeep Parhar MPASS(cst->ncompl > 0); 6744786099deSNavdeep Parhar return; 6745786099deSNavdeep Parhar } 6746077ba6a8SJohn Baldwin wr = start_wrq_wr(&cst->eo_txq->wrq, next_credits, &cookie); 6747786099deSNavdeep Parhar if (__predict_false(wr == NULL)) { 6748786099deSNavdeep Parhar /* XXX: wishful thinking, not a real assertion. */ 6749786099deSNavdeep Parhar MPASS(cst->ncompl > 0); 6750786099deSNavdeep Parhar return; 6751786099deSNavdeep Parhar } 6752786099deSNavdeep Parhar cst->tx_credits -= next_credits; 6753786099deSNavdeep Parhar cst->tx_nocompl += next_credits; 6754786099deSNavdeep Parhar compl = cst->ncompl == 0 || cst->tx_nocompl >= cst->tx_total / 2; 675556fb710fSJohn Baldwin ETHER_BPF_MTAP(cst->com.ifp, m); 6756786099deSNavdeep Parhar write_ethofld_wr(cst, wr, m, compl); 6757077ba6a8SJohn Baldwin commit_wrq_wr(&cst->eo_txq->wrq, wr, &cookie); 6758786099deSNavdeep Parhar if (compl) { 6759786099deSNavdeep Parhar cst->ncompl++; 6760786099deSNavdeep Parhar cst->tx_nocompl = 0; 6761786099deSNavdeep Parhar } 6762786099deSNavdeep Parhar (void) mbufq_dequeue(&cst->pending_tx); 6763fb3bc596SJohn Baldwin 6764fb3bc596SJohn Baldwin /* 6765fb3bc596SJohn Baldwin * Drop the mbuf's reference on the tag now rather 6766fb3bc596SJohn Baldwin * than waiting until m_freem(). This ensures that 6767e38a50e8SJohn Baldwin * cxgbe_rate_tag_free gets called when the inp drops 6768fb3bc596SJohn Baldwin * its reference on the tag and there are no more 6769fb3bc596SJohn Baldwin * mbufs in the pending_tx queue and can flush any 6770fb3bc596SJohn Baldwin * pending requests. Otherwise if the last mbuf 6771fb3bc596SJohn Baldwin * doesn't request a completion the etid will never be 6772fb3bc596SJohn Baldwin * released. 6773fb3bc596SJohn Baldwin */ 6774fb3bc596SJohn Baldwin m->m_pkthdr.snd_tag = NULL; 6775fb3bc596SJohn Baldwin m->m_pkthdr.csum_flags &= ~CSUM_SND_TAG; 677656fb710fSJohn Baldwin m_snd_tag_rele(&cst->com); 6777fb3bc596SJohn Baldwin 6778786099deSNavdeep Parhar mbufq_enqueue(&cst->pending_fwack, m); 6779786099deSNavdeep Parhar } 6780786099deSNavdeep Parhar } 6781786099deSNavdeep Parhar 6782786099deSNavdeep Parhar int 6783786099deSNavdeep Parhar ethofld_transmit(struct ifnet *ifp, struct mbuf *m0) 6784786099deSNavdeep Parhar { 6785e38a50e8SJohn Baldwin struct cxgbe_rate_tag *cst; 6786786099deSNavdeep Parhar int rc; 6787786099deSNavdeep Parhar 6788786099deSNavdeep Parhar MPASS(m0->m_nextpkt == NULL); 6789fb3bc596SJohn Baldwin MPASS(m0->m_pkthdr.csum_flags & CSUM_SND_TAG); 6790786099deSNavdeep Parhar MPASS(m0->m_pkthdr.snd_tag != NULL); 6791e38a50e8SJohn Baldwin cst = mst_to_crt(m0->m_pkthdr.snd_tag); 6792786099deSNavdeep Parhar 6793786099deSNavdeep Parhar mtx_lock(&cst->lock); 6794786099deSNavdeep Parhar MPASS(cst->flags & EO_SND_TAG_REF); 6795786099deSNavdeep Parhar 6796786099deSNavdeep Parhar if (__predict_false(cst->flags & EO_FLOWC_PENDING)) { 6797786099deSNavdeep Parhar struct vi_info *vi = ifp->if_softc; 6798786099deSNavdeep Parhar struct port_info *pi = vi->pi; 6799786099deSNavdeep Parhar struct adapter *sc = pi->adapter; 6800786099deSNavdeep Parhar const uint32_t rss_mask = vi->rss_size - 1; 6801786099deSNavdeep Parhar uint32_t rss_hash; 6802786099deSNavdeep Parhar 6803786099deSNavdeep Parhar cst->eo_txq = &sc->sge.ofld_txq[vi->first_ofld_txq]; 6804786099deSNavdeep Parhar if (M_HASHTYPE_ISHASH(m0)) 6805786099deSNavdeep Parhar rss_hash = m0->m_pkthdr.flowid; 6806786099deSNavdeep Parhar else 6807786099deSNavdeep Parhar rss_hash = arc4random(); 6808786099deSNavdeep Parhar /* We assume RSS hashing */ 6809786099deSNavdeep Parhar cst->iqid = vi->rss[rss_hash & rss_mask]; 6810786099deSNavdeep Parhar cst->eo_txq += rss_hash % vi->nofldtxq; 6811786099deSNavdeep Parhar rc = send_etid_flowc_wr(cst, pi, vi); 6812786099deSNavdeep Parhar if (rc != 0) 6813786099deSNavdeep Parhar goto done; 6814786099deSNavdeep Parhar } 6815786099deSNavdeep Parhar 6816786099deSNavdeep Parhar if (__predict_false(cst->plen + m0->m_pkthdr.len > eo_max_backlog)) { 6817786099deSNavdeep Parhar rc = ENOBUFS; 6818786099deSNavdeep Parhar goto done; 6819786099deSNavdeep Parhar } 6820786099deSNavdeep Parhar 6821786099deSNavdeep Parhar mbufq_enqueue(&cst->pending_tx, m0); 6822786099deSNavdeep Parhar cst->plen += m0->m_pkthdr.len; 6823786099deSNavdeep Parhar 6824fb3bc596SJohn Baldwin /* 6825fb3bc596SJohn Baldwin * Hold an extra reference on the tag while generating work 6826fb3bc596SJohn Baldwin * requests to ensure that we don't try to free the tag during 6827fb3bc596SJohn Baldwin * ethofld_tx() in case we are sending the final mbuf after 6828fb3bc596SJohn Baldwin * the inp was freed. 6829fb3bc596SJohn Baldwin */ 683056fb710fSJohn Baldwin m_snd_tag_ref(&cst->com); 6831786099deSNavdeep Parhar ethofld_tx(cst); 6832fb3bc596SJohn Baldwin mtx_unlock(&cst->lock); 683356fb710fSJohn Baldwin m_snd_tag_rele(&cst->com); 6834fb3bc596SJohn Baldwin return (0); 6835fb3bc596SJohn Baldwin 6836786099deSNavdeep Parhar done: 6837786099deSNavdeep Parhar mtx_unlock(&cst->lock); 6838786099deSNavdeep Parhar if (__predict_false(rc != 0)) 6839786099deSNavdeep Parhar m_freem(m0); 6840786099deSNavdeep Parhar return (rc); 6841786099deSNavdeep Parhar } 6842786099deSNavdeep Parhar 6843786099deSNavdeep Parhar static int 6844786099deSNavdeep Parhar ethofld_fw4_ack(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0) 6845786099deSNavdeep Parhar { 6846786099deSNavdeep Parhar struct adapter *sc = iq->adapter; 6847786099deSNavdeep Parhar const struct cpl_fw4_ack *cpl = (const void *)(rss + 1); 6848786099deSNavdeep Parhar struct mbuf *m; 6849786099deSNavdeep Parhar u_int etid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl))); 6850e38a50e8SJohn Baldwin struct cxgbe_rate_tag *cst; 6851786099deSNavdeep Parhar uint8_t credits = cpl->credits; 6852786099deSNavdeep Parhar 6853786099deSNavdeep Parhar cst = lookup_etid(sc, etid); 6854786099deSNavdeep Parhar mtx_lock(&cst->lock); 6855786099deSNavdeep Parhar if (__predict_false(cst->flags & EO_FLOWC_RPL_PENDING)) { 6856786099deSNavdeep Parhar MPASS(credits >= ETID_FLOWC_LEN16); 6857786099deSNavdeep Parhar credits -= ETID_FLOWC_LEN16; 6858786099deSNavdeep Parhar cst->flags &= ~EO_FLOWC_RPL_PENDING; 6859786099deSNavdeep Parhar } 6860786099deSNavdeep Parhar 6861786099deSNavdeep Parhar KASSERT(cst->ncompl > 0, 6862786099deSNavdeep Parhar ("%s: etid %u (%p) wasn't expecting completion.", 6863786099deSNavdeep Parhar __func__, etid, cst)); 6864786099deSNavdeep Parhar cst->ncompl--; 6865786099deSNavdeep Parhar 6866786099deSNavdeep Parhar while (credits > 0) { 6867786099deSNavdeep Parhar m = mbufq_dequeue(&cst->pending_fwack); 6868786099deSNavdeep Parhar if (__predict_false(m == NULL)) { 6869786099deSNavdeep Parhar /* 6870786099deSNavdeep Parhar * The remaining credits are for the final flush that 6871786099deSNavdeep Parhar * was issued when the tag was freed by the kernel. 6872786099deSNavdeep Parhar */ 6873786099deSNavdeep Parhar MPASS((cst->flags & 6874786099deSNavdeep Parhar (EO_FLUSH_RPL_PENDING | EO_SND_TAG_REF)) == 6875786099deSNavdeep Parhar EO_FLUSH_RPL_PENDING); 6876786099deSNavdeep Parhar MPASS(credits == ETID_FLUSH_LEN16); 6877786099deSNavdeep Parhar MPASS(cst->tx_credits + cpl->credits == cst->tx_total); 6878786099deSNavdeep Parhar MPASS(cst->ncompl == 0); 6879786099deSNavdeep Parhar 6880786099deSNavdeep Parhar cst->flags &= ~EO_FLUSH_RPL_PENDING; 6881786099deSNavdeep Parhar cst->tx_credits += cpl->credits; 6882e38a50e8SJohn Baldwin cxgbe_rate_tag_free_locked(cst); 6883786099deSNavdeep Parhar return (0); /* cst is gone. */ 6884786099deSNavdeep Parhar } 6885786099deSNavdeep Parhar KASSERT(m != NULL, 6886786099deSNavdeep Parhar ("%s: too many credits (%u, %u)", __func__, cpl->credits, 6887786099deSNavdeep Parhar credits)); 6888786099deSNavdeep Parhar KASSERT(credits >= mbuf_eo_len16(m), 6889786099deSNavdeep Parhar ("%s: too few credits (%u, %u, %u)", __func__, 6890786099deSNavdeep Parhar cpl->credits, credits, mbuf_eo_len16(m))); 6891786099deSNavdeep Parhar credits -= mbuf_eo_len16(m); 6892786099deSNavdeep Parhar cst->plen -= m->m_pkthdr.len; 6893786099deSNavdeep Parhar m_freem(m); 6894786099deSNavdeep Parhar } 6895786099deSNavdeep Parhar 6896786099deSNavdeep Parhar cst->tx_credits += cpl->credits; 6897786099deSNavdeep Parhar MPASS(cst->tx_credits <= cst->tx_total); 6898786099deSNavdeep Parhar 6899fb3bc596SJohn Baldwin if (cst->flags & EO_SND_TAG_REF) { 6900fb3bc596SJohn Baldwin /* 6901fb3bc596SJohn Baldwin * As with ethofld_transmit(), hold an extra reference 6902fb3bc596SJohn Baldwin * so that the tag is stable across ethold_tx(). 6903fb3bc596SJohn Baldwin */ 690456fb710fSJohn Baldwin m_snd_tag_ref(&cst->com); 6905786099deSNavdeep Parhar m = mbufq_first(&cst->pending_tx); 6906786099deSNavdeep Parhar if (m != NULL && cst->tx_credits >= mbuf_eo_len16(m)) 6907786099deSNavdeep Parhar ethofld_tx(cst); 6908786099deSNavdeep Parhar mtx_unlock(&cst->lock); 690956fb710fSJohn Baldwin m_snd_tag_rele(&cst->com); 6910fb3bc596SJohn Baldwin } else { 6911fb3bc596SJohn Baldwin /* 6912fb3bc596SJohn Baldwin * There shouldn't be any pending packets if the tag 6913fb3bc596SJohn Baldwin * was freed by the kernel since any pending packet 6914fb3bc596SJohn Baldwin * should hold a reference to the tag. 6915fb3bc596SJohn Baldwin */ 6916fb3bc596SJohn Baldwin MPASS(mbufq_first(&cst->pending_tx) == NULL); 6917fb3bc596SJohn Baldwin mtx_unlock(&cst->lock); 6918fb3bc596SJohn Baldwin } 6919786099deSNavdeep Parhar 6920786099deSNavdeep Parhar return (0); 6921786099deSNavdeep Parhar } 6922786099deSNavdeep Parhar #endif 6923