xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision aa95b6533b1e10c25f8b4fc94b1c04847bb24955)
154e4ee71SNavdeep Parhar /*-
254e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
354e4ee71SNavdeep Parhar  * All rights reserved.
454e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
554e4ee71SNavdeep Parhar  *
654e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
754e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
854e4ee71SNavdeep Parhar  * are met:
954e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1054e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1154e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1354e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1454e4ee71SNavdeep Parhar  *
1554e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1654e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1754e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1854e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1954e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2054e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2154e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2254e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2354e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2454e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2554e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2654e4ee71SNavdeep Parhar  */
2754e4ee71SNavdeep Parhar 
2854e4ee71SNavdeep Parhar #include <sys/cdefs.h>
2954e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3054e4ee71SNavdeep Parhar 
3154e4ee71SNavdeep Parhar #include "opt_inet.h"
32a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
3354e4ee71SNavdeep Parhar 
3454e4ee71SNavdeep Parhar #include <sys/types.h>
3554e4ee71SNavdeep Parhar #include <sys/mbuf.h>
3654e4ee71SNavdeep Parhar #include <sys/socket.h>
3754e4ee71SNavdeep Parhar #include <sys/kernel.h>
3809fe6320SNavdeep Parhar #include <sys/kdb.h>
39ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
40ecb79ca4SNavdeep Parhar #include <sys/queue.h>
41ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
4254e4ee71SNavdeep Parhar #include <sys/sysctl.h>
43733b9277SNavdeep Parhar #include <sys/smp.h>
4454e4ee71SNavdeep Parhar #include <net/bpf.h>
4554e4ee71SNavdeep Parhar #include <net/ethernet.h>
4654e4ee71SNavdeep Parhar #include <net/if.h>
4754e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
4854e4ee71SNavdeep Parhar #include <netinet/in.h>
4954e4ee71SNavdeep Parhar #include <netinet/ip.h>
50a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
5154e4ee71SNavdeep Parhar #include <netinet/tcp.h>
5254e4ee71SNavdeep Parhar 
5354e4ee71SNavdeep Parhar #include "common/common.h"
5454e4ee71SNavdeep Parhar #include "common/t4_regs.h"
5554e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
5654e4ee71SNavdeep Parhar #include "common/t4_msg.h"
5754e4ee71SNavdeep Parhar 
5854e4ee71SNavdeep Parhar struct fl_buf_info {
5954e4ee71SNavdeep Parhar 	int size;
6054e4ee71SNavdeep Parhar 	int type;
6154e4ee71SNavdeep Parhar 	uma_zone_t zone;
6254e4ee71SNavdeep Parhar };
6354e4ee71SNavdeep Parhar 
6494586193SNavdeep Parhar /* Filled up by t4_sge_modload */
6594586193SNavdeep Parhar static struct fl_buf_info fl_buf_info[FL_BUF_SIZES];
6694586193SNavdeep Parhar 
6754e4ee71SNavdeep Parhar #define FL_BUF_SIZE(x)	(fl_buf_info[x].size)
6854e4ee71SNavdeep Parhar #define FL_BUF_TYPE(x)	(fl_buf_info[x].type)
6954e4ee71SNavdeep Parhar #define FL_BUF_ZONE(x)	(fl_buf_info[x].zone)
7054e4ee71SNavdeep Parhar 
719fb8886bSNavdeep Parhar /*
729fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
739fb8886bSNavdeep Parhar  * 0-7 are valid values.
749fb8886bSNavdeep Parhar  */
759fb8886bSNavdeep Parhar static int fl_pktshift = 2;
769fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift);
7754e4ee71SNavdeep Parhar 
789fb8886bSNavdeep Parhar /*
799fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
809fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
819fb8886bSNavdeep Parhar  *  Any power of 2, from 32 to 4096 (both inclusive) is a valid value.
829fb8886bSNavdeep Parhar  */
839fb8886bSNavdeep Parhar static int fl_pad = -1;
849fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad);
859fb8886bSNavdeep Parhar 
869fb8886bSNavdeep Parhar /*
879fb8886bSNavdeep Parhar  * Status page length.
889fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
899fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
909fb8886bSNavdeep Parhar  */
919fb8886bSNavdeep Parhar static int spg_len = -1;
929fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len);
939fb8886bSNavdeep Parhar 
949fb8886bSNavdeep Parhar /*
959fb8886bSNavdeep Parhar  * Congestion drops.
969fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
979fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
989fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
999fb8886bSNavdeep Parhar  */
1009fb8886bSNavdeep Parhar static int cong_drop = 0;
1019fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop);
10254e4ee71SNavdeep Parhar 
10354e4ee71SNavdeep Parhar /* Used to track coalesced tx work request */
10454e4ee71SNavdeep Parhar struct txpkts {
10554e4ee71SNavdeep Parhar 	uint64_t *flitp;	/* ptr to flit where next pkt should start */
10654e4ee71SNavdeep Parhar 	uint8_t npkt;		/* # of packets in this work request */
10754e4ee71SNavdeep Parhar 	uint8_t nflits;		/* # of flits used by this work request */
10854e4ee71SNavdeep Parhar 	uint16_t plen;		/* total payload (sum of all packets) */
10954e4ee71SNavdeep Parhar };
11054e4ee71SNavdeep Parhar 
11154e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
11254e4ee71SNavdeep Parhar struct sgl {
11354e4ee71SNavdeep Parhar 	int nsegs;		/* # of segments in the SGL, 0 means imm. tx */
11454e4ee71SNavdeep Parhar 	int nflits;		/* # of flits needed for the SGL */
11554e4ee71SNavdeep Parhar 	bus_dma_segment_t seg[TX_SGL_SEGS];
11654e4ee71SNavdeep Parhar };
11754e4ee71SNavdeep Parhar 
118733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
119733b9277SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t,
120733b9277SNavdeep Parhar     int *);
121733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *);
12254e4ee71SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int,
1235323ca8fSNavdeep Parhar     int);
124733b9277SNavdeep Parhar static inline void init_fl(struct sge_fl *, int, int, char *);
125733b9277SNavdeep Parhar static inline void init_eq(struct sge_eq *, int, int, uint8_t, uint16_t,
126733b9277SNavdeep Parhar     char *);
12754e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
12854e4ee71SNavdeep Parhar     bus_addr_t *, void **);
12954e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
13054e4ee71SNavdeep Parhar     void *);
13154e4ee71SNavdeep Parhar static int alloc_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *,
132bc14b14dSNavdeep Parhar     int, int);
13354e4ee71SNavdeep Parhar static int free_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *);
134733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
135733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
136733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *);
137733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *);
138733b9277SNavdeep Parhar static int alloc_rxq(struct port_info *, struct sge_rxq *, int, int,
139733b9277SNavdeep Parhar     struct sysctl_oid *);
14054e4ee71SNavdeep Parhar static int free_rxq(struct port_info *, struct sge_rxq *);
14109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
142733b9277SNavdeep Parhar static int alloc_ofld_rxq(struct port_info *, struct sge_ofld_rxq *, int, int,
143733b9277SNavdeep Parhar     struct sysctl_oid *);
144733b9277SNavdeep Parhar static int free_ofld_rxq(struct port_info *, struct sge_ofld_rxq *);
145733b9277SNavdeep Parhar #endif
146733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
147733b9277SNavdeep Parhar static int eth_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *);
14809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
149733b9277SNavdeep Parhar static int ofld_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *);
150733b9277SNavdeep Parhar #endif
151733b9277SNavdeep Parhar static int alloc_eq(struct adapter *, struct port_info *, struct sge_eq *);
152733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
153733b9277SNavdeep Parhar static int alloc_wrq(struct adapter *, struct port_info *, struct sge_wrq *,
154733b9277SNavdeep Parhar     struct sysctl_oid *);
155733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
156733b9277SNavdeep Parhar static int alloc_txq(struct port_info *, struct sge_txq *, int,
157733b9277SNavdeep Parhar     struct sysctl_oid *);
15854e4ee71SNavdeep Parhar static int free_txq(struct port_info *, struct sge_txq *);
15954e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
16054e4ee71SNavdeep Parhar static inline bool is_new_response(const struct sge_iq *, struct rsp_ctrl **);
16154e4ee71SNavdeep Parhar static inline void iq_next(struct sge_iq *);
16254e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
163733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
164733b9277SNavdeep Parhar static void refill_sfl(void *);
16554e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
16654e4ee71SNavdeep Parhar static void free_fl_sdesc(struct sge_fl *);
16754e4ee71SNavdeep Parhar static void set_fl_tag_idx(struct sge_fl *, int);
168733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
16954e4ee71SNavdeep Parhar 
17054e4ee71SNavdeep Parhar static int get_pkt_sgl(struct sge_txq *, struct mbuf **, struct sgl *, int);
17154e4ee71SNavdeep Parhar static int free_pkt_sgl(struct sge_txq *, struct sgl *);
17254e4ee71SNavdeep Parhar static int write_txpkt_wr(struct port_info *, struct sge_txq *, struct mbuf *,
17354e4ee71SNavdeep Parhar     struct sgl *);
17454e4ee71SNavdeep Parhar static int add_to_txpkts(struct port_info *, struct sge_txq *, struct txpkts *,
17554e4ee71SNavdeep Parhar     struct mbuf *, struct sgl *);
17654e4ee71SNavdeep Parhar static void write_txpkts_wr(struct sge_txq *, struct txpkts *);
17754e4ee71SNavdeep Parhar static inline void write_ulp_cpl_sgl(struct port_info *, struct sge_txq *,
17854e4ee71SNavdeep Parhar     struct txpkts *, struct mbuf *, struct sgl *);
17954e4ee71SNavdeep Parhar static int write_sgl_to_txd(struct sge_eq *, struct sgl *, caddr_t *);
18054e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
181f7dfe243SNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *);
182e874ff7aSNavdeep Parhar static inline int reclaimable(struct sge_eq *);
183f7dfe243SNavdeep Parhar static int reclaim_tx_descs(struct sge_txq *, int, int);
18454e4ee71SNavdeep Parhar static void write_eqflush_wr(struct sge_eq *);
18554e4ee71SNavdeep Parhar static __be64 get_flit(bus_dma_segment_t *, int, int);
186733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
187733b9277SNavdeep Parhar     struct mbuf *);
1881b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
189733b9277SNavdeep Parhar     struct mbuf *);
19054e4ee71SNavdeep Parhar 
19156599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
192f7dfe243SNavdeep Parhar 
1934defc81bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
1944defc81bSNavdeep Parhar extern u_int cpu_clflush_line_size;
1954defc81bSNavdeep Parhar #endif
1964defc81bSNavdeep Parhar 
19794586193SNavdeep Parhar /*
1989fb8886bSNavdeep Parhar  * Called on MOD_LOAD.  Fills up fl_buf_info[] and validates/calculates the SGE
1999fb8886bSNavdeep Parhar  * tunables.
20094586193SNavdeep Parhar  */
20194586193SNavdeep Parhar void
20294586193SNavdeep Parhar t4_sge_modload(void)
20394586193SNavdeep Parhar {
20494586193SNavdeep Parhar 	int i;
20594586193SNavdeep Parhar 	int bufsize[FL_BUF_SIZES] = {
20694586193SNavdeep Parhar 		MCLBYTES,
20794586193SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
20894586193SNavdeep Parhar 		MJUMPAGESIZE,
20994586193SNavdeep Parhar #endif
21094586193SNavdeep Parhar 		MJUM9BYTES,
21194586193SNavdeep Parhar 		MJUM16BYTES
21294586193SNavdeep Parhar 	};
21394586193SNavdeep Parhar 
21494586193SNavdeep Parhar 	for (i = 0; i < FL_BUF_SIZES; i++) {
21594586193SNavdeep Parhar 		FL_BUF_SIZE(i) = bufsize[i];
21694586193SNavdeep Parhar 		FL_BUF_TYPE(i) = m_gettype(bufsize[i]);
21794586193SNavdeep Parhar 		FL_BUF_ZONE(i) = m_getzone(bufsize[i]);
21894586193SNavdeep Parhar 	}
2194defc81bSNavdeep Parhar 
2209fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
2219fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
2229fb8886bSNavdeep Parhar 		    " using 2 instead.\n", fl_pktshift);
2239fb8886bSNavdeep Parhar 		fl_pktshift = 2;
2249fb8886bSNavdeep Parhar 	}
2259fb8886bSNavdeep Parhar 
2269fb8886bSNavdeep Parhar 	if (fl_pad < 32 || fl_pad > 4096 || !powerof2(fl_pad)) {
2279fb8886bSNavdeep Parhar 		int pad;
2289fb8886bSNavdeep Parhar 
2294defc81bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
2309fb8886bSNavdeep Parhar 		pad = max(cpu_clflush_line_size, 32);
2319fb8886bSNavdeep Parhar #else
2329fb8886bSNavdeep Parhar 		pad = max(CACHE_LINE_SIZE, 32);
2334defc81bSNavdeep Parhar #endif
2349fb8886bSNavdeep Parhar 		pad = min(pad, 4096);
2359fb8886bSNavdeep Parhar 
2369fb8886bSNavdeep Parhar 		if (fl_pad != -1) {
2379fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.fl_pad value (%d),"
2389fb8886bSNavdeep Parhar 			    " using %d instead.\n", fl_pad, pad);
2399fb8886bSNavdeep Parhar 		}
2409fb8886bSNavdeep Parhar 		fl_pad = pad;
2419fb8886bSNavdeep Parhar 	}
2429fb8886bSNavdeep Parhar 
2439fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
2449fb8886bSNavdeep Parhar 		int len;
2459fb8886bSNavdeep Parhar 
2469fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
2479fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
2489fb8886bSNavdeep Parhar #else
2499fb8886bSNavdeep Parhar 		len = 64;
2509fb8886bSNavdeep Parhar #endif
2519fb8886bSNavdeep Parhar 		if (spg_len != -1) {
2529fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
2539fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
2549fb8886bSNavdeep Parhar 		}
2559fb8886bSNavdeep Parhar 		spg_len = len;
2569fb8886bSNavdeep Parhar 	}
2579fb8886bSNavdeep Parhar 
2589fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
2599fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
2609fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
2619fb8886bSNavdeep Parhar 		cong_drop = 0;
2629fb8886bSNavdeep Parhar 	}
26394586193SNavdeep Parhar }
26494586193SNavdeep Parhar 
26554e4ee71SNavdeep Parhar /**
26654e4ee71SNavdeep Parhar  *	t4_sge_init - initialize SGE
26754e4ee71SNavdeep Parhar  *	@sc: the adapter
26854e4ee71SNavdeep Parhar  *
26954e4ee71SNavdeep Parhar  *	Performs SGE initialization needed every time after a chip reset.
27054e4ee71SNavdeep Parhar  *	We do not initialize any of the queues here, instead the driver
27154e4ee71SNavdeep Parhar  *	top-level must request them individually.
27254e4ee71SNavdeep Parhar  */
273733b9277SNavdeep Parhar int
27454e4ee71SNavdeep Parhar t4_sge_init(struct adapter *sc)
27554e4ee71SNavdeep Parhar {
27654e4ee71SNavdeep Parhar 	struct sge *s = &sc->sge;
277733b9277SNavdeep Parhar 	int i, rc = 0;
278733b9277SNavdeep Parhar 	uint32_t ctrl_mask, ctrl_val, hpsize, v;
27954e4ee71SNavdeep Parhar 
280733b9277SNavdeep Parhar 	ctrl_mask = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE |
28154e4ee71SNavdeep Parhar 	    V_INGPADBOUNDARY(M_INGPADBOUNDARY) |
282733b9277SNavdeep Parhar 	    F_EGRSTATUSPAGESIZE;
2839fb8886bSNavdeep Parhar 	ctrl_val = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
2844defc81bSNavdeep Parhar 	    V_INGPADBOUNDARY(ilog2(fl_pad) - 5) |
2854defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
28654e4ee71SNavdeep Parhar 
287733b9277SNavdeep Parhar 	hpsize = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
288733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
289733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
290733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
291733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
292733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
293733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
294733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
295733b9277SNavdeep Parhar 
296733b9277SNavdeep Parhar 	if (sc->flags & MASTER_PF) {
297733b9277SNavdeep Parhar 		int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
298733b9277SNavdeep Parhar 		int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
299733b9277SNavdeep Parhar 
300733b9277SNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_CONTROL, ctrl_mask, ctrl_val);
301733b9277SNavdeep Parhar 		t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, hpsize);
30254e4ee71SNavdeep Parhar 		for (i = 0; i < FL_BUF_SIZES; i++) {
30354e4ee71SNavdeep Parhar 			t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i),
30454e4ee71SNavdeep Parhar 			    FL_BUF_SIZE(i));
30554e4ee71SNavdeep Parhar 		}
30654e4ee71SNavdeep Parhar 
30754e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD,
308733b9277SNavdeep Parhar 		    V_THRESHOLD_0(intr_pktcount[0]) |
309733b9277SNavdeep Parhar 		    V_THRESHOLD_1(intr_pktcount[1]) |
310733b9277SNavdeep Parhar 		    V_THRESHOLD_2(intr_pktcount[2]) |
311733b9277SNavdeep Parhar 		    V_THRESHOLD_3(intr_pktcount[3]));
31254e4ee71SNavdeep Parhar 
31354e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1,
314733b9277SNavdeep Parhar 		    V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
315733b9277SNavdeep Parhar 		    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1])));
31654e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3,
317733b9277SNavdeep Parhar 		    V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
318733b9277SNavdeep Parhar 		    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3])));
31954e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5,
320733b9277SNavdeep Parhar 		    V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
321733b9277SNavdeep Parhar 		    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5])));
322733b9277SNavdeep Parhar 	}
323733b9277SNavdeep Parhar 
324733b9277SNavdeep Parhar 	v = t4_read_reg(sc, A_SGE_CONTROL);
325733b9277SNavdeep Parhar 	if ((v & ctrl_mask) != ctrl_val) {
326733b9277SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", v);
327733b9277SNavdeep Parhar 		rc = EINVAL;
328733b9277SNavdeep Parhar 	}
329733b9277SNavdeep Parhar 
330733b9277SNavdeep Parhar 	v = t4_read_reg(sc, A_SGE_HOST_PAGE_SIZE);
331733b9277SNavdeep Parhar 	if (v != hpsize) {
332733b9277SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", v);
333733b9277SNavdeep Parhar 		rc = EINVAL;
334733b9277SNavdeep Parhar 	}
335733b9277SNavdeep Parhar 
336733b9277SNavdeep Parhar 	for (i = 0; i < FL_BUF_SIZES; i++) {
337733b9277SNavdeep Parhar 		v = t4_read_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i));
338733b9277SNavdeep Parhar 		if (v != FL_BUF_SIZE(i)) {
339733b9277SNavdeep Parhar 			device_printf(sc->dev,
340733b9277SNavdeep Parhar 			    "invalid SGE_FL_BUFFER_SIZE[%d](0x%x)\n", i, v);
341733b9277SNavdeep Parhar 			rc = EINVAL;
342733b9277SNavdeep Parhar 		}
343733b9277SNavdeep Parhar 	}
344733b9277SNavdeep Parhar 
345733b9277SNavdeep Parhar 	v = t4_read_reg(sc, A_SGE_CONM_CTRL);
346733b9277SNavdeep Parhar 	s->fl_starve_threshold = G_EGRTHRESHOLD(v) * 2 + 1;
347733b9277SNavdeep Parhar 
348733b9277SNavdeep Parhar 	v = t4_read_reg(sc, A_SGE_INGRESS_RX_THRESHOLD);
349733b9277SNavdeep Parhar 	sc->sge.counter_val[0] = G_THRESHOLD_0(v);
350733b9277SNavdeep Parhar 	sc->sge.counter_val[1] = G_THRESHOLD_1(v);
351733b9277SNavdeep Parhar 	sc->sge.counter_val[2] = G_THRESHOLD_2(v);
352733b9277SNavdeep Parhar 	sc->sge.counter_val[3] = G_THRESHOLD_3(v);
353733b9277SNavdeep Parhar 
354733b9277SNavdeep Parhar 	v = t4_read_reg(sc, A_SGE_TIMER_VALUE_0_AND_1);
355733b9277SNavdeep Parhar 	sc->sge.timer_val[0] = G_TIMERVALUE0(v) / core_ticks_per_usec(sc);
356733b9277SNavdeep Parhar 	sc->sge.timer_val[1] = G_TIMERVALUE1(v) / core_ticks_per_usec(sc);
357733b9277SNavdeep Parhar 	v = t4_read_reg(sc, A_SGE_TIMER_VALUE_2_AND_3);
358733b9277SNavdeep Parhar 	sc->sge.timer_val[2] = G_TIMERVALUE2(v) / core_ticks_per_usec(sc);
359733b9277SNavdeep Parhar 	sc->sge.timer_val[3] = G_TIMERVALUE3(v) / core_ticks_per_usec(sc);
360733b9277SNavdeep Parhar 	v = t4_read_reg(sc, A_SGE_TIMER_VALUE_4_AND_5);
361733b9277SNavdeep Parhar 	sc->sge.timer_val[4] = G_TIMERVALUE4(v) / core_ticks_per_usec(sc);
362733b9277SNavdeep Parhar 	sc->sge.timer_val[5] = G_TIMERVALUE5(v) / core_ticks_per_usec(sc);
363733b9277SNavdeep Parhar 
3641b4cc91fSNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW4_MSG, handle_fw_msg);
3651b4cc91fSNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW6_MSG, handle_fw_msg);
366733b9277SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
367733b9277SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_RX_PKT, t4_eth_rx);
368733b9277SNavdeep Parhar 
3691b4cc91fSNavdeep Parhar 	t4_register_fw_msg_handler(sc, FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
3701b4cc91fSNavdeep Parhar 
371733b9277SNavdeep Parhar 	return (rc);
37254e4ee71SNavdeep Parhar }
37354e4ee71SNavdeep Parhar 
37454e4ee71SNavdeep Parhar int
37554e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
37654e4ee71SNavdeep Parhar {
37754e4ee71SNavdeep Parhar 	int rc;
37854e4ee71SNavdeep Parhar 
37954e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
38054e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
38154e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
38254e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
38354e4ee71SNavdeep Parhar 	if (rc != 0) {
38454e4ee71SNavdeep Parhar 		device_printf(sc->dev,
38554e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
38654e4ee71SNavdeep Parhar 	}
38754e4ee71SNavdeep Parhar 
38854e4ee71SNavdeep Parhar 	return (rc);
38954e4ee71SNavdeep Parhar }
39054e4ee71SNavdeep Parhar 
39154e4ee71SNavdeep Parhar int
39254e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
39354e4ee71SNavdeep Parhar {
39454e4ee71SNavdeep Parhar 	if (sc->dmat)
39554e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
39654e4ee71SNavdeep Parhar 
39754e4ee71SNavdeep Parhar 	return (0);
39854e4ee71SNavdeep Parhar }
39954e4ee71SNavdeep Parhar 
40054e4ee71SNavdeep Parhar /*
401733b9277SNavdeep Parhar  * Allocate and initialize the firmware event queue and the management queue.
40254e4ee71SNavdeep Parhar  *
40354e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
40454e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
40554e4ee71SNavdeep Parhar  */
40654e4ee71SNavdeep Parhar int
407f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
40854e4ee71SNavdeep Parhar {
409733b9277SNavdeep Parhar 	int rc;
41054e4ee71SNavdeep Parhar 
41154e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
41254e4ee71SNavdeep Parhar 
413733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
414733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
41554e4ee71SNavdeep Parhar 
41656599263SNavdeep Parhar 	/*
41756599263SNavdeep Parhar 	 * Firmware event queue
41856599263SNavdeep Parhar 	 */
419733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
420*aa95b653SNavdeep Parhar 	if (rc != 0)
421f7dfe243SNavdeep Parhar 		return (rc);
422f7dfe243SNavdeep Parhar 
423f7dfe243SNavdeep Parhar 	/*
424733b9277SNavdeep Parhar 	 * Management queue.  This is just a control queue that uses the fwq as
425733b9277SNavdeep Parhar 	 * its associated iq.
426f7dfe243SNavdeep Parhar 	 */
427733b9277SNavdeep Parhar 	rc = alloc_mgmtq(sc);
42854e4ee71SNavdeep Parhar 
42954e4ee71SNavdeep Parhar 	return (rc);
43054e4ee71SNavdeep Parhar }
43154e4ee71SNavdeep Parhar 
43254e4ee71SNavdeep Parhar /*
43354e4ee71SNavdeep Parhar  * Idempotent
43454e4ee71SNavdeep Parhar  */
43554e4ee71SNavdeep Parhar int
436f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
43754e4ee71SNavdeep Parhar {
43854e4ee71SNavdeep Parhar 
43954e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
44054e4ee71SNavdeep Parhar 
441733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
442733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
443f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
444733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
445f7dfe243SNavdeep Parhar 	}
446f7dfe243SNavdeep Parhar 
447733b9277SNavdeep Parhar 	free_mgmtq(sc);
448733b9277SNavdeep Parhar 	free_fwq(sc);
44954e4ee71SNavdeep Parhar 
45054e4ee71SNavdeep Parhar 	return (0);
45154e4ee71SNavdeep Parhar }
45254e4ee71SNavdeep Parhar 
453733b9277SNavdeep Parhar static inline int
454733b9277SNavdeep Parhar first_vector(struct port_info *pi)
45554e4ee71SNavdeep Parhar {
45654e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
457733b9277SNavdeep Parhar 	int rc = T4_EXTRA_INTR, i;
45854e4ee71SNavdeep Parhar 
459733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
460733b9277SNavdeep Parhar 		return (0);
46154e4ee71SNavdeep Parhar 
462733b9277SNavdeep Parhar 	for_each_port(sc, i) {
463c8d954abSNavdeep Parhar 		struct port_info *p = sc->port[i];
464c8d954abSNavdeep Parhar 
465733b9277SNavdeep Parhar 		if (i == pi->port_id)
466733b9277SNavdeep Parhar 			break;
467733b9277SNavdeep Parhar 
46809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
469733b9277SNavdeep Parhar 		if (sc->flags & INTR_DIRECT)
470c8d954abSNavdeep Parhar 			rc += p->nrxq + p->nofldrxq;
471733b9277SNavdeep Parhar 		else
472c8d954abSNavdeep Parhar 			rc += max(p->nrxq, p->nofldrxq);
473733b9277SNavdeep Parhar #else
474733b9277SNavdeep Parhar 		/*
475733b9277SNavdeep Parhar 		 * Not compiled with offload support and intr_count > 1.  Only
476733b9277SNavdeep Parhar 		 * NIC queues exist and they'd better be taking direct
477733b9277SNavdeep Parhar 		 * interrupts.
478733b9277SNavdeep Parhar 		 */
479733b9277SNavdeep Parhar 		KASSERT(sc->flags & INTR_DIRECT,
480733b9277SNavdeep Parhar 		    ("%s: intr_count %d, !INTR_DIRECT", __func__,
481733b9277SNavdeep Parhar 		    sc->intr_count));
482733b9277SNavdeep Parhar 
483c8d954abSNavdeep Parhar 		rc += p->nrxq;
484733b9277SNavdeep Parhar #endif
48554e4ee71SNavdeep Parhar 	}
48654e4ee71SNavdeep Parhar 
487733b9277SNavdeep Parhar 	return (rc);
488733b9277SNavdeep Parhar }
489733b9277SNavdeep Parhar 
490733b9277SNavdeep Parhar /*
491733b9277SNavdeep Parhar  * Given an arbitrary "index," come up with an iq that can be used by other
492733b9277SNavdeep Parhar  * queues (of this port) for interrupt forwarding, SGE egress updates, etc.
493733b9277SNavdeep Parhar  * The iq returned is guaranteed to be something that takes direct interrupts.
494733b9277SNavdeep Parhar  */
495733b9277SNavdeep Parhar static struct sge_iq *
496733b9277SNavdeep Parhar port_intr_iq(struct port_info *pi, int idx)
497733b9277SNavdeep Parhar {
498733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
499733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
500733b9277SNavdeep Parhar 	struct sge_iq *iq = NULL;
501733b9277SNavdeep Parhar 
502733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
503733b9277SNavdeep Parhar 		return (&sc->sge.fwq);
504733b9277SNavdeep Parhar 
50509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
506733b9277SNavdeep Parhar 	if (sc->flags & INTR_DIRECT) {
507733b9277SNavdeep Parhar 		idx %= pi->nrxq + pi->nofldrxq;
508733b9277SNavdeep Parhar 
509733b9277SNavdeep Parhar 		if (idx >= pi->nrxq) {
510733b9277SNavdeep Parhar 			idx -= pi->nrxq;
511733b9277SNavdeep Parhar 			iq = &s->ofld_rxq[pi->first_ofld_rxq + idx].iq;
512733b9277SNavdeep Parhar 		} else
513733b9277SNavdeep Parhar 			iq = &s->rxq[pi->first_rxq + idx].iq;
514733b9277SNavdeep Parhar 
515733b9277SNavdeep Parhar 	} else {
516733b9277SNavdeep Parhar 		idx %= max(pi->nrxq, pi->nofldrxq);
517733b9277SNavdeep Parhar 
518733b9277SNavdeep Parhar 		if (pi->nrxq >= pi->nofldrxq)
519733b9277SNavdeep Parhar 			iq = &s->rxq[pi->first_rxq + idx].iq;
520733b9277SNavdeep Parhar 		else
521733b9277SNavdeep Parhar 			iq = &s->ofld_rxq[pi->first_ofld_rxq + idx].iq;
522733b9277SNavdeep Parhar 	}
523733b9277SNavdeep Parhar #else
524733b9277SNavdeep Parhar 	/*
525733b9277SNavdeep Parhar 	 * Not compiled with offload support and intr_count > 1.  Only NIC
526733b9277SNavdeep Parhar 	 * queues exist and they'd better be taking direct interrupts.
527733b9277SNavdeep Parhar 	 */
528733b9277SNavdeep Parhar 	KASSERT(sc->flags & INTR_DIRECT,
529733b9277SNavdeep Parhar 	    ("%s: intr_count %d, !INTR_DIRECT", __func__, sc->intr_count));
530733b9277SNavdeep Parhar 
531733b9277SNavdeep Parhar 	idx %= pi->nrxq;
532733b9277SNavdeep Parhar 	iq = &s->rxq[pi->first_rxq + idx].iq;
533733b9277SNavdeep Parhar #endif
534733b9277SNavdeep Parhar 
535733b9277SNavdeep Parhar 	KASSERT(iq->flags & IQ_INTR, ("%s: EDOOFUS", __func__));
536733b9277SNavdeep Parhar 	return (iq);
537733b9277SNavdeep Parhar }
538733b9277SNavdeep Parhar 
5398340ece5SNavdeep Parhar static inline int
5408340ece5SNavdeep Parhar mtu_to_bufsize(int mtu)
5418340ece5SNavdeep Parhar {
5428340ece5SNavdeep Parhar 	int bufsize;
5438340ece5SNavdeep Parhar 
5448340ece5SNavdeep Parhar 	/* large enough for a frame even when VLAN extraction is disabled */
5458340ece5SNavdeep Parhar 	bufsize = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + mtu;
5468340ece5SNavdeep Parhar 	bufsize = roundup(bufsize + fl_pktshift, fl_pad);
5478340ece5SNavdeep Parhar 
5488340ece5SNavdeep Parhar 	return (bufsize);
5498340ece5SNavdeep Parhar }
5508340ece5SNavdeep Parhar 
551733b9277SNavdeep Parhar int
552733b9277SNavdeep Parhar t4_setup_port_queues(struct port_info *pi)
553733b9277SNavdeep Parhar {
554733b9277SNavdeep Parhar 	int rc = 0, i, j, intr_idx, iqid;
555733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
556733b9277SNavdeep Parhar 	struct sge_txq *txq;
557733b9277SNavdeep Parhar 	struct sge_wrq *ctrlq;
55809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
559733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
560733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
56109fe6320SNavdeep Parhar 	struct sysctl_oid *oid2 = NULL;
562733b9277SNavdeep Parhar #endif
563733b9277SNavdeep Parhar 	char name[16];
564733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
56509fe6320SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(pi->dev);
566733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
5678340ece5SNavdeep Parhar 	int bufsize = mtu_to_bufsize(pi->ifp->if_mtu);
568733b9277SNavdeep Parhar 
569733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "rxq", CTLFLAG_RD,
570733b9277SNavdeep Parhar 	    NULL, "rx queues");
571733b9277SNavdeep Parhar 
57209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
573733b9277SNavdeep Parhar 	if (is_offload(sc)) {
574733b9277SNavdeep Parhar 		oid2 = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_rxq",
575733b9277SNavdeep Parhar 		    CTLFLAG_RD, NULL,
576733b9277SNavdeep Parhar 		    "rx queues for offloaded TCP connections");
577733b9277SNavdeep Parhar 	}
578733b9277SNavdeep Parhar #endif
579733b9277SNavdeep Parhar 
580733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
581733b9277SNavdeep Parhar 	intr_idx = first_vector(pi);
582733b9277SNavdeep Parhar 
583733b9277SNavdeep Parhar 	/*
584733b9277SNavdeep Parhar 	 * First pass over all rx queues (NIC and TOE):
585733b9277SNavdeep Parhar 	 * a) initialize iq and fl
586733b9277SNavdeep Parhar 	 * b) allocate queue iff it will take direct interrupts.
587733b9277SNavdeep Parhar 	 */
58854e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
58954e4ee71SNavdeep Parhar 
590733b9277SNavdeep Parhar 		init_iq(&rxq->iq, sc, pi->tmr_idx, pi->pktc_idx, pi->qsize_rxq,
5915323ca8fSNavdeep Parhar 		    RX_IQ_ESIZE);
59254e4ee71SNavdeep Parhar 
59354e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
59454e4ee71SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
5958340ece5SNavdeep Parhar 		init_fl(&rxq->fl, pi->qsize_rxq / 8, bufsize, name);
59654e4ee71SNavdeep Parhar 
597733b9277SNavdeep Parhar 		if (sc->flags & INTR_DIRECT
59809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
599733b9277SNavdeep Parhar 		    || (sc->intr_count > 1 && pi->nrxq >= pi->nofldrxq)
600733b9277SNavdeep Parhar #endif
601733b9277SNavdeep Parhar 		   ) {
602733b9277SNavdeep Parhar 			rxq->iq.flags |= IQ_INTR;
603733b9277SNavdeep Parhar 			rc = alloc_rxq(pi, rxq, intr_idx, i, oid);
60454e4ee71SNavdeep Parhar 			if (rc != 0)
60554e4ee71SNavdeep Parhar 				goto done;
606733b9277SNavdeep Parhar 			intr_idx++;
607733b9277SNavdeep Parhar 		}
60854e4ee71SNavdeep Parhar 	}
60954e4ee71SNavdeep Parhar 
61009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
611733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
612733b9277SNavdeep Parhar 
613733b9277SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, pi->tmr_idx, pi->pktc_idx,
6145323ca8fSNavdeep Parhar 		    pi->qsize_rxq, RX_IQ_ESIZE);
615733b9277SNavdeep Parhar 
616733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
617733b9277SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
6185f7a6408SNavdeep Parhar 		init_fl(&ofld_rxq->fl, pi->qsize_rxq / 8, OFLD_BUF_SIZE, name);
619733b9277SNavdeep Parhar 
620733b9277SNavdeep Parhar 		if (sc->flags & INTR_DIRECT ||
621733b9277SNavdeep Parhar 		    (sc->intr_count > 1 && pi->nofldrxq > pi->nrxq)) {
622733b9277SNavdeep Parhar 			ofld_rxq->iq.flags |= IQ_INTR;
623733b9277SNavdeep Parhar 			rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid2);
624733b9277SNavdeep Parhar 			if (rc != 0)
625733b9277SNavdeep Parhar 				goto done;
626733b9277SNavdeep Parhar 			intr_idx++;
627733b9277SNavdeep Parhar 		}
628733b9277SNavdeep Parhar 	}
629733b9277SNavdeep Parhar #endif
630733b9277SNavdeep Parhar 
631733b9277SNavdeep Parhar 	/*
632733b9277SNavdeep Parhar 	 * Second pass over all rx queues (NIC and TOE).  The queues forwarding
633733b9277SNavdeep Parhar 	 * their interrupts are allocated now.
634733b9277SNavdeep Parhar 	 */
635733b9277SNavdeep Parhar 	j = 0;
636733b9277SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
637733b9277SNavdeep Parhar 		if (rxq->iq.flags & IQ_INTR)
638733b9277SNavdeep Parhar 			continue;
639733b9277SNavdeep Parhar 
640733b9277SNavdeep Parhar 		intr_idx = port_intr_iq(pi, j)->abs_id;
641733b9277SNavdeep Parhar 
642733b9277SNavdeep Parhar 		rc = alloc_rxq(pi, rxq, intr_idx, i, oid);
643733b9277SNavdeep Parhar 		if (rc != 0)
644733b9277SNavdeep Parhar 			goto done;
645733b9277SNavdeep Parhar 		j++;
646733b9277SNavdeep Parhar 	}
647733b9277SNavdeep Parhar 
64809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
649733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
650733b9277SNavdeep Parhar 		if (ofld_rxq->iq.flags & IQ_INTR)
651733b9277SNavdeep Parhar 			continue;
652733b9277SNavdeep Parhar 
653733b9277SNavdeep Parhar 		intr_idx = port_intr_iq(pi, j)->abs_id;
654733b9277SNavdeep Parhar 
655733b9277SNavdeep Parhar 		rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid2);
656733b9277SNavdeep Parhar 		if (rc != 0)
657733b9277SNavdeep Parhar 			goto done;
658733b9277SNavdeep Parhar 		j++;
659733b9277SNavdeep Parhar 	}
660733b9277SNavdeep Parhar #endif
661733b9277SNavdeep Parhar 
662733b9277SNavdeep Parhar 	/*
663733b9277SNavdeep Parhar 	 * Now the tx queues.  Only one pass needed.
664733b9277SNavdeep Parhar 	 */
665733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
666733b9277SNavdeep Parhar 	    NULL, "tx queues");
667733b9277SNavdeep Parhar 	j = 0;
66854e4ee71SNavdeep Parhar 	for_each_txq(pi, i, txq) {
669733b9277SNavdeep Parhar 		uint16_t iqid;
670733b9277SNavdeep Parhar 
671733b9277SNavdeep Parhar 		iqid = port_intr_iq(pi, j)->cntxt_id;
67254e4ee71SNavdeep Parhar 
67354e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
67454e4ee71SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
675733b9277SNavdeep Parhar 		init_eq(&txq->eq, EQ_ETH, pi->qsize_txq, pi->tx_chan, iqid,
676733b9277SNavdeep Parhar 		    name);
67754e4ee71SNavdeep Parhar 
678733b9277SNavdeep Parhar 		rc = alloc_txq(pi, txq, i, oid);
67954e4ee71SNavdeep Parhar 		if (rc != 0)
68054e4ee71SNavdeep Parhar 			goto done;
681733b9277SNavdeep Parhar 		j++;
68254e4ee71SNavdeep Parhar 	}
68354e4ee71SNavdeep Parhar 
68409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
685733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_txq",
686733b9277SNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections");
687733b9277SNavdeep Parhar 	for_each_ofld_txq(pi, i, ofld_txq) {
688733b9277SNavdeep Parhar 		uint16_t iqid;
689733b9277SNavdeep Parhar 
690733b9277SNavdeep Parhar 		iqid = port_intr_iq(pi, j)->cntxt_id;
691733b9277SNavdeep Parhar 
692733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
693733b9277SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
694733b9277SNavdeep Parhar 		init_eq(&ofld_txq->eq, EQ_OFLD, pi->qsize_txq, pi->tx_chan,
695733b9277SNavdeep Parhar 		    iqid, name);
696733b9277SNavdeep Parhar 
697733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
698733b9277SNavdeep Parhar 		oid2 = SYSCTL_ADD_NODE(&pi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
699733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
700733b9277SNavdeep Parhar 
701733b9277SNavdeep Parhar 		rc = alloc_wrq(sc, pi, ofld_txq, oid2);
702733b9277SNavdeep Parhar 		if (rc != 0)
703733b9277SNavdeep Parhar 			goto done;
704733b9277SNavdeep Parhar 		j++;
705733b9277SNavdeep Parhar 	}
706733b9277SNavdeep Parhar #endif
707733b9277SNavdeep Parhar 
708733b9277SNavdeep Parhar 	/*
709733b9277SNavdeep Parhar 	 * Finally, the control queue.
710733b9277SNavdeep Parhar 	 */
711733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD,
712733b9277SNavdeep Parhar 	    NULL, "ctrl queue");
713733b9277SNavdeep Parhar 	ctrlq = &sc->sge.ctrlq[pi->port_id];
714733b9277SNavdeep Parhar 	iqid = port_intr_iq(pi, 0)->cntxt_id;
715733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(pi->dev));
716733b9277SNavdeep Parhar 	init_eq(&ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, iqid, name);
717733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, pi, ctrlq, oid);
718733b9277SNavdeep Parhar 
71954e4ee71SNavdeep Parhar done:
72054e4ee71SNavdeep Parhar 	if (rc)
721733b9277SNavdeep Parhar 		t4_teardown_port_queues(pi);
72254e4ee71SNavdeep Parhar 
72354e4ee71SNavdeep Parhar 	return (rc);
72454e4ee71SNavdeep Parhar }
72554e4ee71SNavdeep Parhar 
72654e4ee71SNavdeep Parhar /*
72754e4ee71SNavdeep Parhar  * Idempotent
72854e4ee71SNavdeep Parhar  */
72954e4ee71SNavdeep Parhar int
730733b9277SNavdeep Parhar t4_teardown_port_queues(struct port_info *pi)
73154e4ee71SNavdeep Parhar {
73254e4ee71SNavdeep Parhar 	int i;
733733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
73454e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
73554e4ee71SNavdeep Parhar 	struct sge_txq *txq;
73609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
737733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
738733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
739733b9277SNavdeep Parhar #endif
74054e4ee71SNavdeep Parhar 
74154e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
742733b9277SNavdeep Parhar 	if (pi->flags & PORT_SYSCTL_CTX) {
74354e4ee71SNavdeep Parhar 		sysctl_ctx_free(&pi->ctx);
744733b9277SNavdeep Parhar 		pi->flags &= ~PORT_SYSCTL_CTX;
74554e4ee71SNavdeep Parhar 	}
74654e4ee71SNavdeep Parhar 
747733b9277SNavdeep Parhar 	/*
748733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
749733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
750733b9277SNavdeep Parhar 	 */
751733b9277SNavdeep Parhar 
752733b9277SNavdeep Parhar 	free_wrq(sc, &sc->sge.ctrlq[pi->port_id]);
753733b9277SNavdeep Parhar 
75454e4ee71SNavdeep Parhar 	for_each_txq(pi, i, txq) {
75554e4ee71SNavdeep Parhar 		free_txq(pi, txq);
75654e4ee71SNavdeep Parhar 	}
75754e4ee71SNavdeep Parhar 
75809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
759733b9277SNavdeep Parhar 	for_each_ofld_txq(pi, i, ofld_txq) {
760733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
761733b9277SNavdeep Parhar 	}
762733b9277SNavdeep Parhar #endif
763733b9277SNavdeep Parhar 
764733b9277SNavdeep Parhar 	/*
765733b9277SNavdeep Parhar 	 * Then take down the rx queues that forward their interrupts, as they
766733b9277SNavdeep Parhar 	 * reference other rx queues.
767733b9277SNavdeep Parhar 	 */
768733b9277SNavdeep Parhar 
76954e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
770733b9277SNavdeep Parhar 		if ((rxq->iq.flags & IQ_INTR) == 0)
77154e4ee71SNavdeep Parhar 			free_rxq(pi, rxq);
77254e4ee71SNavdeep Parhar 	}
77354e4ee71SNavdeep Parhar 
77409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
775733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
776733b9277SNavdeep Parhar 		if ((ofld_rxq->iq.flags & IQ_INTR) == 0)
777733b9277SNavdeep Parhar 			free_ofld_rxq(pi, ofld_rxq);
778733b9277SNavdeep Parhar 	}
779733b9277SNavdeep Parhar #endif
780733b9277SNavdeep Parhar 
781733b9277SNavdeep Parhar 	/*
782733b9277SNavdeep Parhar 	 * Then take down the rx queues that take direct interrupts.
783733b9277SNavdeep Parhar 	 */
784733b9277SNavdeep Parhar 
785733b9277SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
786733b9277SNavdeep Parhar 		if (rxq->iq.flags & IQ_INTR)
787733b9277SNavdeep Parhar 			free_rxq(pi, rxq);
788733b9277SNavdeep Parhar 	}
789733b9277SNavdeep Parhar 
79009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
791733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
792733b9277SNavdeep Parhar 		if (ofld_rxq->iq.flags & IQ_INTR)
793733b9277SNavdeep Parhar 			free_ofld_rxq(pi, ofld_rxq);
794733b9277SNavdeep Parhar 	}
795733b9277SNavdeep Parhar #endif
796733b9277SNavdeep Parhar 
79754e4ee71SNavdeep Parhar 	return (0);
79854e4ee71SNavdeep Parhar }
79954e4ee71SNavdeep Parhar 
800733b9277SNavdeep Parhar /*
801733b9277SNavdeep Parhar  * Deals with errors and the firmware event queue.  All data rx queues forward
802733b9277SNavdeep Parhar  * their interrupt to the firmware event queue.
803733b9277SNavdeep Parhar  */
80454e4ee71SNavdeep Parhar void
80554e4ee71SNavdeep Parhar t4_intr_all(void *arg)
80654e4ee71SNavdeep Parhar {
80754e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
808733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
80954e4ee71SNavdeep Parhar 
81054e4ee71SNavdeep Parhar 	t4_intr_err(arg);
811733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) {
812733b9277SNavdeep Parhar 		service_iq(fwq, 0);
813733b9277SNavdeep Parhar 		atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE);
81454e4ee71SNavdeep Parhar 	}
81554e4ee71SNavdeep Parhar }
81654e4ee71SNavdeep Parhar 
81754e4ee71SNavdeep Parhar /* Deals with error interrupts */
81854e4ee71SNavdeep Parhar void
81954e4ee71SNavdeep Parhar t4_intr_err(void *arg)
82054e4ee71SNavdeep Parhar {
82154e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
82254e4ee71SNavdeep Parhar 
82354e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
82454e4ee71SNavdeep Parhar 	t4_slow_intr_handler(sc);
82554e4ee71SNavdeep Parhar }
82654e4ee71SNavdeep Parhar 
82754e4ee71SNavdeep Parhar void
82854e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
82954e4ee71SNavdeep Parhar {
83054e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
8312be67d29SNavdeep Parhar 
832733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
833733b9277SNavdeep Parhar 		service_iq(iq, 0);
834733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
8352be67d29SNavdeep Parhar 	}
8362be67d29SNavdeep Parhar }
8372be67d29SNavdeep Parhar 
838733b9277SNavdeep Parhar void
839733b9277SNavdeep Parhar t4_intr(void *arg)
8402be67d29SNavdeep Parhar {
8412be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
842733b9277SNavdeep Parhar 
843733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
844733b9277SNavdeep Parhar 		service_iq(iq, 0);
845733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
846733b9277SNavdeep Parhar 	}
847733b9277SNavdeep Parhar }
848733b9277SNavdeep Parhar 
849733b9277SNavdeep Parhar /*
850733b9277SNavdeep Parhar  * Deals with anything and everything on the given ingress queue.
851733b9277SNavdeep Parhar  */
852733b9277SNavdeep Parhar static int
853733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
854733b9277SNavdeep Parhar {
855733b9277SNavdeep Parhar 	struct sge_iq *q;
85609fe6320SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);	/* Use iff iq is part of rxq */
857733b9277SNavdeep Parhar 	struct sge_fl *fl = &rxq->fl;		/* Use iff IQ_HAS_FL */
85854e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
85954e4ee71SNavdeep Parhar 	struct rsp_ctrl *ctrl;
860733b9277SNavdeep Parhar 	const struct rss_header *rss;
861733b9277SNavdeep Parhar 	int ndescs = 0, limit, fl_bufs_used = 0;
86256599263SNavdeep Parhar 	int rsp_type;
863733b9277SNavdeep Parhar 	uint32_t lq;
864733b9277SNavdeep Parhar 	struct mbuf *m0;
865733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
866733b9277SNavdeep Parhar 
867733b9277SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 8;
868733b9277SNavdeep Parhar 
869733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
870733b9277SNavdeep Parhar 
871733b9277SNavdeep Parhar 	/*
872733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
873733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
874733b9277SNavdeep Parhar 	 */
875733b9277SNavdeep Parhar 	for (;;) {
876733b9277SNavdeep Parhar 		while (is_new_response(iq, &ctrl)) {
87754e4ee71SNavdeep Parhar 
87854e4ee71SNavdeep Parhar 			rmb();
87954e4ee71SNavdeep Parhar 
880733b9277SNavdeep Parhar 			m0 = NULL;
88156599263SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(ctrl->u.type_gen);
882733b9277SNavdeep Parhar 			lq = be32toh(ctrl->pldbuflen_qid);
883733b9277SNavdeep Parhar 			rss = (const void *)iq->cdesc;
88454e4ee71SNavdeep Parhar 
885733b9277SNavdeep Parhar 			switch (rsp_type) {
886733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
88754e4ee71SNavdeep Parhar 
888733b9277SNavdeep Parhar 				KASSERT(iq->flags & IQ_HAS_FL,
889733b9277SNavdeep Parhar 				    ("%s: data for an iq (%p) with no freelist",
890733b9277SNavdeep Parhar 				    __func__, iq));
891733b9277SNavdeep Parhar 
892733b9277SNavdeep Parhar 				m0 = get_fl_payload(sc, fl, lq, &fl_bufs_used);
893733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
894733b9277SNavdeep Parhar 				/*
895733b9277SNavdeep Parhar 				 * 60 bit timestamp for the payload is
896733b9277SNavdeep Parhar 				 * *(uint64_t *)m0->m_pktdat.  Note that it is
897733b9277SNavdeep Parhar 				 * in the leading free-space in the mbuf.  The
898733b9277SNavdeep Parhar 				 * kernel can clobber it during a pullup,
899733b9277SNavdeep Parhar 				 * m_copymdata, etc.  You need to make sure that
900733b9277SNavdeep Parhar 				 * the mbuf reaches you unmolested if you care
901733b9277SNavdeep Parhar 				 * about the timestamp.
902733b9277SNavdeep Parhar 				 */
903733b9277SNavdeep Parhar 				*(uint64_t *)m0->m_pktdat =
904733b9277SNavdeep Parhar 				    be64toh(ctrl->u.last_flit) &
905733b9277SNavdeep Parhar 				    0xfffffffffffffff;
906733b9277SNavdeep Parhar #endif
907733b9277SNavdeep Parhar 
908733b9277SNavdeep Parhar 				/* fall through */
909733b9277SNavdeep Parhar 
910733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
911733b9277SNavdeep Parhar 				KASSERT(rss->opcode < NUM_CPL_CMDS,
912733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
913733b9277SNavdeep Parhar 				    rss->opcode));
914733b9277SNavdeep Parhar 				sc->cpl_handler[rss->opcode](iq, rss, m0);
915733b9277SNavdeep Parhar 				break;
916733b9277SNavdeep Parhar 
917733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
918733b9277SNavdeep Parhar 
919733b9277SNavdeep Parhar 				/*
920733b9277SNavdeep Parhar 				 * Interrupts should be forwarded only to queues
921733b9277SNavdeep Parhar 				 * that are not forwarding their interrupts.
922733b9277SNavdeep Parhar 				 * This means service_iq can recurse but only 1
923733b9277SNavdeep Parhar 				 * level deep.
924733b9277SNavdeep Parhar 				 */
925733b9277SNavdeep Parhar 				KASSERT(budget == 0,
926733b9277SNavdeep Parhar 				    ("%s: budget %u, rsp_type %u", __func__,
927733b9277SNavdeep Parhar 				    budget, rsp_type));
928733b9277SNavdeep Parhar 
929733b9277SNavdeep Parhar 				q = sc->sge.iqmap[lq - sc->sge.iq_start];
930733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
931733b9277SNavdeep Parhar 				    IQS_BUSY)) {
932733b9277SNavdeep Parhar 					if (service_iq(q, q->qsize / 8) == 0) {
933733b9277SNavdeep Parhar 						atomic_cmpset_int(&q->state,
934733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
935733b9277SNavdeep Parhar 					} else {
936733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
937733b9277SNavdeep Parhar 						    link);
938733b9277SNavdeep Parhar 					}
939733b9277SNavdeep Parhar 				}
940733b9277SNavdeep Parhar 				break;
941733b9277SNavdeep Parhar 
942733b9277SNavdeep Parhar 			default:
94309fe6320SNavdeep Parhar 				sc->an_handler(iq, ctrl);
94409fe6320SNavdeep Parhar 				break;
94554e4ee71SNavdeep Parhar 			}
94656599263SNavdeep Parhar 
94754e4ee71SNavdeep Parhar 			iq_next(iq);
948733b9277SNavdeep Parhar 			if (++ndescs == limit) {
949733b9277SNavdeep Parhar 				t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS),
950733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
951733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
952733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
953733b9277SNavdeep Parhar 				ndescs = 0;
954733b9277SNavdeep Parhar 
955733b9277SNavdeep Parhar 				if (fl_bufs_used > 0) {
956733b9277SNavdeep Parhar 					FL_LOCK(fl);
957733b9277SNavdeep Parhar 					fl->needed += fl_bufs_used;
958733b9277SNavdeep Parhar 					refill_fl(sc, fl, fl->cap / 8);
959733b9277SNavdeep Parhar 					FL_UNLOCK(fl);
960733b9277SNavdeep Parhar 					fl_bufs_used = 0;
96154e4ee71SNavdeep Parhar 				}
96254e4ee71SNavdeep Parhar 
963733b9277SNavdeep Parhar 				if (budget)
964733b9277SNavdeep Parhar 					return (EINPROGRESS);
96554e4ee71SNavdeep Parhar 			}
966733b9277SNavdeep Parhar 		}
967733b9277SNavdeep Parhar 
968733b9277SNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
969733b9277SNavdeep Parhar 			break;
970733b9277SNavdeep Parhar 
971733b9277SNavdeep Parhar 		/*
972733b9277SNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
973733b9277SNavdeep Parhar 		 * it's still not done.
974733b9277SNavdeep Parhar 		 */
975733b9277SNavdeep Parhar 		q = STAILQ_FIRST(&iql);
976733b9277SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
977733b9277SNavdeep Parhar 		if (service_iq(q, q->qsize / 8) == 0)
978733b9277SNavdeep Parhar 			atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
979733b9277SNavdeep Parhar 		else
980733b9277SNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
981733b9277SNavdeep Parhar 	}
982733b9277SNavdeep Parhar 
983a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
984733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
985733b9277SNavdeep Parhar 		struct lro_ctrl *lro = &rxq->lro;
986733b9277SNavdeep Parhar 		struct lro_entry *l;
987733b9277SNavdeep Parhar 
988733b9277SNavdeep Parhar 		while (!SLIST_EMPTY(&lro->lro_active)) {
989733b9277SNavdeep Parhar 			l = SLIST_FIRST(&lro->lro_active);
990733b9277SNavdeep Parhar 			SLIST_REMOVE_HEAD(&lro->lro_active, next);
991733b9277SNavdeep Parhar 			tcp_lro_flush(lro, l);
992733b9277SNavdeep Parhar 		}
993733b9277SNavdeep Parhar 	}
994733b9277SNavdeep Parhar #endif
995733b9277SNavdeep Parhar 
996733b9277SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_CIDXINC(ndescs) |
997733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
998733b9277SNavdeep Parhar 
999733b9277SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
1000733b9277SNavdeep Parhar 		int starved;
1001733b9277SNavdeep Parhar 
1002733b9277SNavdeep Parhar 		FL_LOCK(fl);
1003733b9277SNavdeep Parhar 		fl->needed += fl_bufs_used;
1004733b9277SNavdeep Parhar 		starved = refill_fl(sc, fl, fl->cap / 4);
1005733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
1006733b9277SNavdeep Parhar 		if (__predict_false(starved != 0))
1007733b9277SNavdeep Parhar 			add_fl_to_sfl(sc, fl);
1008733b9277SNavdeep Parhar 	}
1009733b9277SNavdeep Parhar 
1010733b9277SNavdeep Parhar 	return (0);
1011733b9277SNavdeep Parhar }
1012733b9277SNavdeep Parhar 
1013733b9277SNavdeep Parhar static struct mbuf *
1014733b9277SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf,
1015733b9277SNavdeep Parhar     int *fl_bufs_used)
101654e4ee71SNavdeep Parhar {
101754e4ee71SNavdeep Parhar 	struct mbuf *m0, *m;
1018733b9277SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
1019733b9277SNavdeep Parhar 	unsigned int nbuf, len;
102054e4ee71SNavdeep Parhar 
1021733b9277SNavdeep Parhar 	/*
1022733b9277SNavdeep Parhar 	 * No assertion for the fl lock because we don't need it.  This routine
1023733b9277SNavdeep Parhar 	 * is called only from the rx interrupt handler and it only updates
1024733b9277SNavdeep Parhar 	 * fl->cidx.  (Contrast that with fl->pidx/fl->needed which could be
1025733b9277SNavdeep Parhar 	 * updated in the rx interrupt handler or the starvation helper routine.
1026733b9277SNavdeep Parhar 	 * That's why code that manipulates fl->pidx/fl->needed needs the fl
1027733b9277SNavdeep Parhar 	 * lock but this routine does not).
1028733b9277SNavdeep Parhar 	 */
10297d29df59SNavdeep Parhar 
1030733b9277SNavdeep Parhar 	if (__predict_false((len_newbuf & F_RSPD_NEWBUF) == 0))
1031733b9277SNavdeep Parhar 		panic("%s: cannot handle packed frames", __func__);
1032733b9277SNavdeep Parhar 	len = G_RSPD_LEN(len_newbuf);
10337d29df59SNavdeep Parhar 
10347d29df59SNavdeep Parhar 	m0 = sd->m;
10357d29df59SNavdeep Parhar 	sd->m = NULL;	/* consumed */
103654e4ee71SNavdeep Parhar 
1037733b9277SNavdeep Parhar 	bus_dmamap_sync(fl->tag[sd->tag_idx], sd->map, BUS_DMASYNC_POSTREAD);
103894586193SNavdeep Parhar 	m_init(m0, NULL, 0, M_NOWAIT, MT_DATA, M_PKTHDR);
1039489eeba9SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
1040733b9277SNavdeep Parhar 	/* Leave room for a timestamp */
1041489eeba9SNavdeep Parhar 	m0->m_data += 8;
1042489eeba9SNavdeep Parhar #endif
1043489eeba9SNavdeep Parhar 
1044489eeba9SNavdeep Parhar 	if (len < RX_COPY_THRESHOLD) {
10457d29df59SNavdeep Parhar 		/* copy data to mbuf, buffer will be recycled */
10467d29df59SNavdeep Parhar 		bcopy(sd->cl, mtod(m0, caddr_t), len);
10477d29df59SNavdeep Parhar 		m0->m_len = len;
10487d29df59SNavdeep Parhar 	} else {
10497d29df59SNavdeep Parhar 		bus_dmamap_unload(fl->tag[sd->tag_idx], sd->map);
10507d29df59SNavdeep Parhar 		m_cljset(m0, sd->cl, FL_BUF_TYPE(sd->tag_idx));
10517d29df59SNavdeep Parhar 		sd->cl = NULL;	/* consumed */
10527d29df59SNavdeep Parhar 		m0->m_len = min(len, FL_BUF_SIZE(sd->tag_idx));
105354e4ee71SNavdeep Parhar 	}
1054733b9277SNavdeep Parhar 	m0->m_pkthdr.len = len;
105554e4ee71SNavdeep Parhar 
1056733b9277SNavdeep Parhar 	sd++;
1057733b9277SNavdeep Parhar 	if (__predict_false(++fl->cidx == fl->cap)) {
1058733b9277SNavdeep Parhar 		sd = fl->sdesc;
1059733b9277SNavdeep Parhar 		fl->cidx = 0;
1060733b9277SNavdeep Parhar 	}
1061733b9277SNavdeep Parhar 
1062733b9277SNavdeep Parhar 	m = m0;
1063733b9277SNavdeep Parhar 	len -= m->m_len;
1064733b9277SNavdeep Parhar 	nbuf = 1;	/* # of fl buffers used */
1065733b9277SNavdeep Parhar 
1066733b9277SNavdeep Parhar 	while (len > 0) {
1067733b9277SNavdeep Parhar 		m->m_next = sd->m;
1068733b9277SNavdeep Parhar 		sd->m = NULL;	/* consumed */
1069733b9277SNavdeep Parhar 		m = m->m_next;
1070733b9277SNavdeep Parhar 
1071733b9277SNavdeep Parhar 		bus_dmamap_sync(fl->tag[sd->tag_idx], sd->map,
1072733b9277SNavdeep Parhar 		    BUS_DMASYNC_POSTREAD);
1073733b9277SNavdeep Parhar 
1074733b9277SNavdeep Parhar 		m_init(m, NULL, 0, M_NOWAIT, MT_DATA, 0);
1075733b9277SNavdeep Parhar 		if (len <= MLEN) {
1076733b9277SNavdeep Parhar 			bcopy(sd->cl, mtod(m, caddr_t), len);
1077733b9277SNavdeep Parhar 			m->m_len = len;
1078733b9277SNavdeep Parhar 		} else {
1079733b9277SNavdeep Parhar 			bus_dmamap_unload(fl->tag[sd->tag_idx],
1080733b9277SNavdeep Parhar 			    sd->map);
1081733b9277SNavdeep Parhar 			m_cljset(m, sd->cl, FL_BUF_TYPE(sd->tag_idx));
1082733b9277SNavdeep Parhar 			sd->cl = NULL;	/* consumed */
1083733b9277SNavdeep Parhar 			m->m_len = min(len, FL_BUF_SIZE(sd->tag_idx));
1084733b9277SNavdeep Parhar 		}
1085733b9277SNavdeep Parhar 
1086733b9277SNavdeep Parhar 		sd++;
1087733b9277SNavdeep Parhar 		if (__predict_false(++fl->cidx == fl->cap)) {
1088733b9277SNavdeep Parhar 			sd = fl->sdesc;
1089733b9277SNavdeep Parhar 			fl->cidx = 0;
1090733b9277SNavdeep Parhar 		}
1091733b9277SNavdeep Parhar 
1092733b9277SNavdeep Parhar 		len -= m->m_len;
1093733b9277SNavdeep Parhar 		nbuf++;
1094733b9277SNavdeep Parhar 	}
1095733b9277SNavdeep Parhar 
1096733b9277SNavdeep Parhar 	(*fl_bufs_used) += nbuf;
1097733b9277SNavdeep Parhar 
1098733b9277SNavdeep Parhar 	return (m0);
1099733b9277SNavdeep Parhar }
1100733b9277SNavdeep Parhar 
1101733b9277SNavdeep Parhar static int
1102733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
1103733b9277SNavdeep Parhar {
11043c51d154SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
1105733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
1106733b9277SNavdeep Parhar 	const struct cpl_rx_pkt *cpl = (const void *)(rss + 1);
1107a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1108733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1109733b9277SNavdeep Parhar #endif
1110733b9277SNavdeep Parhar 
1111733b9277SNavdeep Parhar 	KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__,
1112733b9277SNavdeep Parhar 	    rss->opcode));
1113733b9277SNavdeep Parhar 
11149fb8886bSNavdeep Parhar 	m0->m_pkthdr.len -= fl_pktshift;
11159fb8886bSNavdeep Parhar 	m0->m_len -= fl_pktshift;
11169fb8886bSNavdeep Parhar 	m0->m_data += fl_pktshift;
111754e4ee71SNavdeep Parhar 
111854e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
111954e4ee71SNavdeep Parhar 	m0->m_flags |= M_FLOWID;
112054e4ee71SNavdeep Parhar 	m0->m_pkthdr.flowid = rss->hash_val;
112154e4ee71SNavdeep Parhar 
11229600bf00SNavdeep Parhar 	if (cpl->csum_calc && !cpl->err_vec) {
11239600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
11249600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
1125932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
112654e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
11279600bf00SNavdeep Parhar 			rxq->rxcsum++;
11289600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
11299600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
1130932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
11319600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
11329600bf00SNavdeep Parhar 			rxq->rxcsum++;
11339600bf00SNavdeep Parhar 		}
11349600bf00SNavdeep Parhar 
11359600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
113654e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
113754e4ee71SNavdeep Parhar 		else
113854e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
113954e4ee71SNavdeep Parhar 	}
114054e4ee71SNavdeep Parhar 
114154e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
114254e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
114354e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
114454e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
114554e4ee71SNavdeep Parhar 	}
114654e4ee71SNavdeep Parhar 
1147a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
114854e4ee71SNavdeep Parhar 	if (cpl->l2info & htobe32(F_RXF_LRO) &&
1149733b9277SNavdeep Parhar 	    iq->flags & IQ_LRO_ENABLED &&
115054e4ee71SNavdeep Parhar 	    tcp_lro_rx(lro, m0, 0) == 0) {
115154e4ee71SNavdeep Parhar 		/* queued for LRO */
115254e4ee71SNavdeep Parhar 	} else
115354e4ee71SNavdeep Parhar #endif
11547d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
115554e4ee71SNavdeep Parhar 
1156733b9277SNavdeep Parhar 	return (0);
115754e4ee71SNavdeep Parhar }
115854e4ee71SNavdeep Parhar 
1159733b9277SNavdeep Parhar /*
1160733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
1161733b9277SNavdeep Parhar  */
116209fe6320SNavdeep Parhar void
116309fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
1164733b9277SNavdeep Parhar {
1165733b9277SNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
1166733b9277SNavdeep Parhar 	int can_reclaim;
1167733b9277SNavdeep Parhar 	caddr_t dst;
1168733b9277SNavdeep Parhar 
1169733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(wrq);
117009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1171733b9277SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_OFLD ||
1172733b9277SNavdeep Parhar 	    (eq->flags & EQ_TYPEMASK) == EQ_CTRL,
1173733b9277SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
117409fe6320SNavdeep Parhar #else
117509fe6320SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_CTRL,
117609fe6320SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
117709fe6320SNavdeep Parhar #endif
1178733b9277SNavdeep Parhar 
117909fe6320SNavdeep Parhar 	if (__predict_true(wr != NULL))
118009fe6320SNavdeep Parhar 		STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
1181733b9277SNavdeep Parhar 
1182733b9277SNavdeep Parhar 	can_reclaim = reclaimable(eq);
1183733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_STALLED)) {
1184733b9277SNavdeep Parhar 		if (can_reclaim < tx_resume_threshold(eq))
118509fe6320SNavdeep Parhar 			return;
1186733b9277SNavdeep Parhar 		eq->flags &= ~EQ_STALLED;
1187733b9277SNavdeep Parhar 		eq->unstalled++;
1188733b9277SNavdeep Parhar 	}
1189733b9277SNavdeep Parhar 	eq->cidx += can_reclaim;
1190733b9277SNavdeep Parhar 	eq->avail += can_reclaim;
1191733b9277SNavdeep Parhar 	if (__predict_false(eq->cidx >= eq->cap))
1192733b9277SNavdeep Parhar 		eq->cidx -= eq->cap;
1193733b9277SNavdeep Parhar 
119409fe6320SNavdeep Parhar 	while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL) {
1195733b9277SNavdeep Parhar 		int ndesc;
1196733b9277SNavdeep Parhar 
119709fe6320SNavdeep Parhar 		if (__predict_false(wr->wr_len < 0 ||
119809fe6320SNavdeep Parhar 		    wr->wr_len > SGE_MAX_WR_LEN || (wr->wr_len & 0x7))) {
1199733b9277SNavdeep Parhar 
1200733b9277SNavdeep Parhar #ifdef INVARIANTS
120109fe6320SNavdeep Parhar 			panic("%s: work request with length %d", __func__,
120209fe6320SNavdeep Parhar 			    wr->wr_len);
1203733b9277SNavdeep Parhar #endif
120409fe6320SNavdeep Parhar #ifdef KDB
120509fe6320SNavdeep Parhar 			kdb_backtrace();
120609fe6320SNavdeep Parhar #endif
120709fe6320SNavdeep Parhar 			log(LOG_ERR, "%s: %s work request with length %d",
120809fe6320SNavdeep Parhar 			    device_get_nameunit(sc->dev), __func__, wr->wr_len);
120909fe6320SNavdeep Parhar 			STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
121009fe6320SNavdeep Parhar 			free_wrqe(wr);
121109fe6320SNavdeep Parhar 			continue;
1212733b9277SNavdeep Parhar 		}
1213733b9277SNavdeep Parhar 
121409fe6320SNavdeep Parhar 		ndesc = howmany(wr->wr_len, EQ_ESIZE);
1215733b9277SNavdeep Parhar 		if (eq->avail < ndesc) {
1216733b9277SNavdeep Parhar 			wrq->no_desc++;
1217733b9277SNavdeep Parhar 			break;
1218733b9277SNavdeep Parhar 		}
1219733b9277SNavdeep Parhar 
1220733b9277SNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
122109fe6320SNavdeep Parhar 		copy_to_txd(eq, wrtod(wr), &dst, wr->wr_len);
1222733b9277SNavdeep Parhar 
1223733b9277SNavdeep Parhar 		eq->pidx += ndesc;
1224733b9277SNavdeep Parhar 		eq->avail -= ndesc;
1225733b9277SNavdeep Parhar 		if (__predict_false(eq->pidx >= eq->cap))
1226733b9277SNavdeep Parhar 			eq->pidx -= eq->cap;
1227733b9277SNavdeep Parhar 
1228733b9277SNavdeep Parhar 		eq->pending += ndesc;
1229733b9277SNavdeep Parhar 		if (eq->pending > 16)
1230733b9277SNavdeep Parhar 			ring_eq_db(sc, eq);
1231733b9277SNavdeep Parhar 
1232733b9277SNavdeep Parhar 		wrq->tx_wrs++;
123309fe6320SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
123409fe6320SNavdeep Parhar 		free_wrqe(wr);
1235733b9277SNavdeep Parhar 
1236733b9277SNavdeep Parhar 		if (eq->avail < 8) {
1237733b9277SNavdeep Parhar 			can_reclaim = reclaimable(eq);
1238733b9277SNavdeep Parhar 			eq->cidx += can_reclaim;
1239733b9277SNavdeep Parhar 			eq->avail += can_reclaim;
1240733b9277SNavdeep Parhar 			if (__predict_false(eq->cidx >= eq->cap))
1241733b9277SNavdeep Parhar 				eq->cidx -= eq->cap;
1242733b9277SNavdeep Parhar 		}
1243733b9277SNavdeep Parhar 	}
1244733b9277SNavdeep Parhar 
1245733b9277SNavdeep Parhar 	if (eq->pending)
1246733b9277SNavdeep Parhar 		ring_eq_db(sc, eq);
1247733b9277SNavdeep Parhar 
124809fe6320SNavdeep Parhar 	if (wr != NULL) {
1249733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
1250733b9277SNavdeep Parhar 		if (callout_pending(&eq->tx_callout) == 0)
1251733b9277SNavdeep Parhar 			callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq);
1252733b9277SNavdeep Parhar 	}
1253f7dfe243SNavdeep Parhar }
1254f7dfe243SNavdeep Parhar 
125554e4ee71SNavdeep Parhar /* Per-packet header in a coalesced tx WR, before the SGL starts (in flits) */
125654e4ee71SNavdeep Parhar #define TXPKTS_PKT_HDR ((\
125754e4ee71SNavdeep Parhar     sizeof(struct ulp_txpkt) + \
125854e4ee71SNavdeep Parhar     sizeof(struct ulptx_idata) + \
125954e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
126054e4ee71SNavdeep Parhar     ) / 8)
126154e4ee71SNavdeep Parhar 
126254e4ee71SNavdeep Parhar /* Header of a coalesced tx WR, before SGL of first packet (in flits) */
126354e4ee71SNavdeep Parhar #define TXPKTS_WR_HDR (\
126454e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkts_wr) / 8 + \
126554e4ee71SNavdeep Parhar     TXPKTS_PKT_HDR)
126654e4ee71SNavdeep Parhar 
126754e4ee71SNavdeep Parhar /* Header of a tx WR, before SGL of first packet (in flits) */
126854e4ee71SNavdeep Parhar #define TXPKT_WR_HDR ((\
126954e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkt_wr) + \
127054e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
127154e4ee71SNavdeep Parhar     ) / 8 )
127254e4ee71SNavdeep Parhar 
127354e4ee71SNavdeep Parhar /* Header of a tx LSO WR, before SGL of first packet (in flits) */
127454e4ee71SNavdeep Parhar #define TXPKT_LSO_WR_HDR ((\
127554e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkt_wr) + \
12762a5f6b0eSNavdeep Parhar     sizeof(struct cpl_tx_pkt_lso_core) + \
127754e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
127854e4ee71SNavdeep Parhar     ) / 8 )
127954e4ee71SNavdeep Parhar 
128054e4ee71SNavdeep Parhar int
128154e4ee71SNavdeep Parhar t4_eth_tx(struct ifnet *ifp, struct sge_txq *txq, struct mbuf *m)
128254e4ee71SNavdeep Parhar {
128354e4ee71SNavdeep Parhar 	struct port_info *pi = (void *)ifp->if_softc;
128454e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
128554e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
1286f7dfe243SNavdeep Parhar 	struct buf_ring *br = txq->br;
128754e4ee71SNavdeep Parhar 	struct mbuf *next;
1288e874ff7aSNavdeep Parhar 	int rc, coalescing, can_reclaim;
128954e4ee71SNavdeep Parhar 	struct txpkts txpkts;
129054e4ee71SNavdeep Parhar 	struct sgl sgl;
129154e4ee71SNavdeep Parhar 
129254e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
129354e4ee71SNavdeep Parhar 	KASSERT(m, ("%s: called with nothing to do.", __func__));
1294733b9277SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_ETH,
1295733b9277SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
129654e4ee71SNavdeep Parhar 
1297e874ff7aSNavdeep Parhar 	prefetch(&eq->desc[eq->pidx]);
1298f7dfe243SNavdeep Parhar 	prefetch(&txq->sdesc[eq->pidx]);
1299e874ff7aSNavdeep Parhar 
130054e4ee71SNavdeep Parhar 	txpkts.npkt = 0;/* indicates there's nothing in txpkts */
130154e4ee71SNavdeep Parhar 	coalescing = 0;
130254e4ee71SNavdeep Parhar 
1303733b9277SNavdeep Parhar 	can_reclaim = reclaimable(eq);
1304733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_STALLED)) {
1305733b9277SNavdeep Parhar 		if (can_reclaim < tx_resume_threshold(eq)) {
1306733b9277SNavdeep Parhar 			txq->m = m;
1307733b9277SNavdeep Parhar 			return (0);
1308733b9277SNavdeep Parhar 		}
1309733b9277SNavdeep Parhar 		eq->flags &= ~EQ_STALLED;
1310733b9277SNavdeep Parhar 		eq->unstalled++;
1311733b9277SNavdeep Parhar 	}
1312733b9277SNavdeep Parhar 
1313733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_DOOMED)) {
1314733b9277SNavdeep Parhar 		m_freem(m);
1315733b9277SNavdeep Parhar 		while ((m = buf_ring_dequeue_sc(txq->br)) != NULL)
1316733b9277SNavdeep Parhar 			m_freem(m);
1317733b9277SNavdeep Parhar 		return (ENETDOWN);
1318733b9277SNavdeep Parhar 	}
1319733b9277SNavdeep Parhar 
1320733b9277SNavdeep Parhar 	if (eq->avail < 8 && can_reclaim)
1321733b9277SNavdeep Parhar 		reclaim_tx_descs(txq, can_reclaim, 32);
132254e4ee71SNavdeep Parhar 
132354e4ee71SNavdeep Parhar 	for (; m; m = next ? next : drbr_dequeue(ifp, br)) {
132454e4ee71SNavdeep Parhar 
132554e4ee71SNavdeep Parhar 		if (eq->avail < 8)
132654e4ee71SNavdeep Parhar 			break;
132754e4ee71SNavdeep Parhar 
132854e4ee71SNavdeep Parhar 		next = m->m_nextpkt;
132954e4ee71SNavdeep Parhar 		m->m_nextpkt = NULL;
133054e4ee71SNavdeep Parhar 
133154e4ee71SNavdeep Parhar 		if (next || buf_ring_peek(br))
133254e4ee71SNavdeep Parhar 			coalescing = 1;
133354e4ee71SNavdeep Parhar 
133454e4ee71SNavdeep Parhar 		rc = get_pkt_sgl(txq, &m, &sgl, coalescing);
133554e4ee71SNavdeep Parhar 		if (rc != 0) {
133654e4ee71SNavdeep Parhar 			if (rc == ENOMEM) {
133754e4ee71SNavdeep Parhar 
133854e4ee71SNavdeep Parhar 				/* Short of resources, suspend tx */
133954e4ee71SNavdeep Parhar 
134054e4ee71SNavdeep Parhar 				m->m_nextpkt = next;
134154e4ee71SNavdeep Parhar 				break;
134254e4ee71SNavdeep Parhar 			}
134354e4ee71SNavdeep Parhar 
134454e4ee71SNavdeep Parhar 			/*
134554e4ee71SNavdeep Parhar 			 * Unrecoverable error for this packet, throw it away
134654e4ee71SNavdeep Parhar 			 * and move on to the next.  get_pkt_sgl may already
134754e4ee71SNavdeep Parhar 			 * have freed m (it will be NULL in that case and the
134854e4ee71SNavdeep Parhar 			 * m_freem here is still safe).
134954e4ee71SNavdeep Parhar 			 */
135054e4ee71SNavdeep Parhar 
135154e4ee71SNavdeep Parhar 			m_freem(m);
135254e4ee71SNavdeep Parhar 			continue;
135354e4ee71SNavdeep Parhar 		}
135454e4ee71SNavdeep Parhar 
135554e4ee71SNavdeep Parhar 		if (coalescing &&
135654e4ee71SNavdeep Parhar 		    add_to_txpkts(pi, txq, &txpkts, m, &sgl) == 0) {
135754e4ee71SNavdeep Parhar 
135854e4ee71SNavdeep Parhar 			/* Successfully absorbed into txpkts */
135954e4ee71SNavdeep Parhar 
136054e4ee71SNavdeep Parhar 			write_ulp_cpl_sgl(pi, txq, &txpkts, m, &sgl);
136154e4ee71SNavdeep Parhar 			goto doorbell;
136254e4ee71SNavdeep Parhar 		}
136354e4ee71SNavdeep Parhar 
136454e4ee71SNavdeep Parhar 		/*
136554e4ee71SNavdeep Parhar 		 * We weren't coalescing to begin with, or current frame could
136654e4ee71SNavdeep Parhar 		 * not be coalesced (add_to_txpkts flushes txpkts if a frame
136754e4ee71SNavdeep Parhar 		 * given to it can't be coalesced).  Either way there should be
136854e4ee71SNavdeep Parhar 		 * nothing in txpkts.
136954e4ee71SNavdeep Parhar 		 */
137054e4ee71SNavdeep Parhar 		KASSERT(txpkts.npkt == 0,
137154e4ee71SNavdeep Parhar 		    ("%s: txpkts not empty: %d", __func__, txpkts.npkt));
137254e4ee71SNavdeep Parhar 
137354e4ee71SNavdeep Parhar 		/* We're sending out individual packets now */
137454e4ee71SNavdeep Parhar 		coalescing = 0;
137554e4ee71SNavdeep Parhar 
137654e4ee71SNavdeep Parhar 		if (eq->avail < 8)
1377f7dfe243SNavdeep Parhar 			reclaim_tx_descs(txq, 0, 8);
137854e4ee71SNavdeep Parhar 		rc = write_txpkt_wr(pi, txq, m, &sgl);
137954e4ee71SNavdeep Parhar 		if (rc != 0) {
138054e4ee71SNavdeep Parhar 
138154e4ee71SNavdeep Parhar 			/* Short of hardware descriptors, suspend tx */
138254e4ee71SNavdeep Parhar 
138354e4ee71SNavdeep Parhar 			/*
138454e4ee71SNavdeep Parhar 			 * This is an unlikely but expensive failure.  We've
138554e4ee71SNavdeep Parhar 			 * done all the hard work (DMA mappings etc.) and now we
138654e4ee71SNavdeep Parhar 			 * can't send out the packet.  What's worse, we have to
138754e4ee71SNavdeep Parhar 			 * spend even more time freeing up everything in sgl.
138854e4ee71SNavdeep Parhar 			 */
138954e4ee71SNavdeep Parhar 			txq->no_desc++;
139054e4ee71SNavdeep Parhar 			free_pkt_sgl(txq, &sgl);
139154e4ee71SNavdeep Parhar 
139254e4ee71SNavdeep Parhar 			m->m_nextpkt = next;
139354e4ee71SNavdeep Parhar 			break;
139454e4ee71SNavdeep Parhar 		}
139554e4ee71SNavdeep Parhar 
139654e4ee71SNavdeep Parhar 		ETHER_BPF_MTAP(ifp, m);
139754e4ee71SNavdeep Parhar 		if (sgl.nsegs == 0)
139854e4ee71SNavdeep Parhar 			m_freem(m);
139954e4ee71SNavdeep Parhar doorbell:
1400733b9277SNavdeep Parhar 		if (eq->pending >= 64)
1401f7dfe243SNavdeep Parhar 		    ring_eq_db(sc, eq);
1402e874ff7aSNavdeep Parhar 
1403e874ff7aSNavdeep Parhar 		can_reclaim = reclaimable(eq);
1404e874ff7aSNavdeep Parhar 		if (can_reclaim >= 32)
1405733b9277SNavdeep Parhar 			reclaim_tx_descs(txq, can_reclaim, 64);
140654e4ee71SNavdeep Parhar 	}
140754e4ee71SNavdeep Parhar 
140854e4ee71SNavdeep Parhar 	if (txpkts.npkt > 0)
140954e4ee71SNavdeep Parhar 		write_txpkts_wr(txq, &txpkts);
141054e4ee71SNavdeep Parhar 
141154e4ee71SNavdeep Parhar 	/*
141254e4ee71SNavdeep Parhar 	 * m not NULL means there was an error but we haven't thrown it away.
141354e4ee71SNavdeep Parhar 	 * This can happen when we're short of tx descriptors (no_desc) or maybe
141454e4ee71SNavdeep Parhar 	 * even DMA maps (no_dmamap).  Either way, a credit flush and reclaim
141554e4ee71SNavdeep Parhar 	 * will get things going again.
141654e4ee71SNavdeep Parhar 	 */
1417733b9277SNavdeep Parhar 	if (m && !(eq->flags & EQ_CRFLUSHED)) {
1418f7dfe243SNavdeep Parhar 		struct tx_sdesc *txsd = &txq->sdesc[eq->pidx];
1419f7dfe243SNavdeep Parhar 
1420733b9277SNavdeep Parhar 		/*
1421733b9277SNavdeep Parhar 		 * If EQ_CRFLUSHED is not set then we know we have at least one
1422733b9277SNavdeep Parhar 		 * available descriptor because any WR that reduces eq->avail to
1423733b9277SNavdeep Parhar 		 * 0 also sets EQ_CRFLUSHED.
1424733b9277SNavdeep Parhar 		 */
1425733b9277SNavdeep Parhar 		KASSERT(eq->avail > 0, ("%s: no space for eqflush.", __func__));
1426733b9277SNavdeep Parhar 
1427f7dfe243SNavdeep Parhar 		txsd->desc_used = 1;
1428f7dfe243SNavdeep Parhar 		txsd->credits = 0;
142954e4ee71SNavdeep Parhar 		write_eqflush_wr(eq);
1430f7dfe243SNavdeep Parhar 	}
143154e4ee71SNavdeep Parhar 	txq->m = m;
143254e4ee71SNavdeep Parhar 
143354e4ee71SNavdeep Parhar 	if (eq->pending)
1434f7dfe243SNavdeep Parhar 		ring_eq_db(sc, eq);
143554e4ee71SNavdeep Parhar 
1436733b9277SNavdeep Parhar 	reclaim_tx_descs(txq, 0, 128);
1437733b9277SNavdeep Parhar 
1438733b9277SNavdeep Parhar 	if (eq->flags & EQ_STALLED && callout_pending(&eq->tx_callout) == 0)
1439733b9277SNavdeep Parhar 		callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq);
144054e4ee71SNavdeep Parhar 
144154e4ee71SNavdeep Parhar 	return (0);
144254e4ee71SNavdeep Parhar }
144354e4ee71SNavdeep Parhar 
144454e4ee71SNavdeep Parhar void
144554e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
144654e4ee71SNavdeep Parhar {
144754e4ee71SNavdeep Parhar 	struct port_info *pi = ifp->if_softc;
144854e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
144954e4ee71SNavdeep Parhar 	struct sge_fl *fl;
14508340ece5SNavdeep Parhar 	int i, bufsize = mtu_to_bufsize(ifp->if_mtu);
145154e4ee71SNavdeep Parhar 
145254e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
145354e4ee71SNavdeep Parhar 		fl = &rxq->fl;
145454e4ee71SNavdeep Parhar 
145554e4ee71SNavdeep Parhar 		FL_LOCK(fl);
1456733b9277SNavdeep Parhar 		set_fl_tag_idx(fl, bufsize);
145754e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
145854e4ee71SNavdeep Parhar 	}
145954e4ee71SNavdeep Parhar }
146054e4ee71SNavdeep Parhar 
1461733b9277SNavdeep Parhar int
1462733b9277SNavdeep Parhar can_resume_tx(struct sge_eq *eq)
1463733b9277SNavdeep Parhar {
1464733b9277SNavdeep Parhar 	return (reclaimable(eq) >= tx_resume_threshold(eq));
1465733b9277SNavdeep Parhar }
1466733b9277SNavdeep Parhar 
146754e4ee71SNavdeep Parhar static inline void
146854e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
14695323ca8fSNavdeep Parhar     int qsize, int esize)
147054e4ee71SNavdeep Parhar {
147154e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
147254e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
147354e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
147454e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
147554e4ee71SNavdeep Parhar 
147654e4ee71SNavdeep Parhar 	iq->flags = 0;
147754e4ee71SNavdeep Parhar 	iq->adapter = sc;
14787a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
14797a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
14807a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
14817a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
148254e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
14837a32954cSNavdeep Parhar 	}
148454e4ee71SNavdeep Parhar 	iq->qsize = roundup(qsize, 16);		/* See FW_IQ_CMD/iqsize */
148554e4ee71SNavdeep Parhar 	iq->esize = max(esize, 16);		/* See FW_IQ_CMD/iqesize */
148654e4ee71SNavdeep Parhar }
148754e4ee71SNavdeep Parhar 
148854e4ee71SNavdeep Parhar static inline void
1489733b9277SNavdeep Parhar init_fl(struct sge_fl *fl, int qsize, int bufsize, char *name)
149054e4ee71SNavdeep Parhar {
149154e4ee71SNavdeep Parhar 	fl->qsize = qsize;
149254e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
1493733b9277SNavdeep Parhar 	set_fl_tag_idx(fl, bufsize);
149454e4ee71SNavdeep Parhar }
149554e4ee71SNavdeep Parhar 
149654e4ee71SNavdeep Parhar static inline void
1497733b9277SNavdeep Parhar init_eq(struct sge_eq *eq, int eqtype, int qsize, uint8_t tx_chan,
1498733b9277SNavdeep Parhar     uint16_t iqid, char *name)
149954e4ee71SNavdeep Parhar {
1500733b9277SNavdeep Parhar 	KASSERT(tx_chan < NCHAN, ("%s: bad tx channel %d", __func__, tx_chan));
1501733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
1502733b9277SNavdeep Parhar 
1503733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
1504733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
1505733b9277SNavdeep Parhar 	eq->iqid = iqid;
1506f7dfe243SNavdeep Parhar 	eq->qsize = qsize;
1507f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
1508733b9277SNavdeep Parhar 
1509733b9277SNavdeep Parhar 	TASK_INIT(&eq->tx_task, 0, t4_tx_task, eq);
1510733b9277SNavdeep Parhar 	callout_init(&eq->tx_callout, CALLOUT_MPSAFE);
151154e4ee71SNavdeep Parhar }
151254e4ee71SNavdeep Parhar 
151354e4ee71SNavdeep Parhar static int
151454e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
151554e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
151654e4ee71SNavdeep Parhar {
151754e4ee71SNavdeep Parhar 	int rc;
151854e4ee71SNavdeep Parhar 
151954e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
152054e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
152154e4ee71SNavdeep Parhar 	if (rc != 0) {
152254e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
152354e4ee71SNavdeep Parhar 		goto done;
152454e4ee71SNavdeep Parhar 	}
152554e4ee71SNavdeep Parhar 
152654e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
152754e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
152854e4ee71SNavdeep Parhar 	if (rc != 0) {
152954e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
153054e4ee71SNavdeep Parhar 		goto done;
153154e4ee71SNavdeep Parhar 	}
153254e4ee71SNavdeep Parhar 
153354e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
153454e4ee71SNavdeep Parhar 	if (rc != 0) {
153554e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
153654e4ee71SNavdeep Parhar 		goto done;
153754e4ee71SNavdeep Parhar 	}
153854e4ee71SNavdeep Parhar done:
153954e4ee71SNavdeep Parhar 	if (rc)
154054e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
154154e4ee71SNavdeep Parhar 
154254e4ee71SNavdeep Parhar 	return (rc);
154354e4ee71SNavdeep Parhar }
154454e4ee71SNavdeep Parhar 
154554e4ee71SNavdeep Parhar static int
154654e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
154754e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
154854e4ee71SNavdeep Parhar {
154954e4ee71SNavdeep Parhar 	if (pa)
155054e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
155154e4ee71SNavdeep Parhar 	if (va)
155254e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
155354e4ee71SNavdeep Parhar 	if (tag)
155454e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
155554e4ee71SNavdeep Parhar 
155654e4ee71SNavdeep Parhar 	return (0);
155754e4ee71SNavdeep Parhar }
155854e4ee71SNavdeep Parhar 
155954e4ee71SNavdeep Parhar /*
156054e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
156154e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
156254e4ee71SNavdeep Parhar  * ingress queue.
156354e4ee71SNavdeep Parhar  *
156454e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
156554e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
156654e4ee71SNavdeep Parhar  *
1567733b9277SNavdeep Parhar  * If the ingress queue will take interrupts directly (iq->flags & IQ_INTR) then
156854e4ee71SNavdeep Parhar  * the intr_idx specifies the vector, starting from 0.  Otherwise it specifies
1569733b9277SNavdeep Parhar  * the abs_id of the ingress queue to which its interrupts should be forwarded.
157054e4ee71SNavdeep Parhar  */
157154e4ee71SNavdeep Parhar static int
157254e4ee71SNavdeep Parhar alloc_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl,
1573bc14b14dSNavdeep Parhar     int intr_idx, int cong)
157454e4ee71SNavdeep Parhar {
157554e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
157654e4ee71SNavdeep Parhar 	size_t len;
157754e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
157854e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
157954e4ee71SNavdeep Parhar 	__be32 v = 0;
158054e4ee71SNavdeep Parhar 
158154e4ee71SNavdeep Parhar 	len = iq->qsize * iq->esize;
158254e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
158354e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
158454e4ee71SNavdeep Parhar 	if (rc != 0)
158554e4ee71SNavdeep Parhar 		return (rc);
158654e4ee71SNavdeep Parhar 
158754e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
158854e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
158954e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
159054e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
159154e4ee71SNavdeep Parhar 
159254e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
159354e4ee71SNavdeep Parhar 	    FW_LEN16(c));
159454e4ee71SNavdeep Parhar 
159554e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
159654e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
159754e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
159854e4ee71SNavdeep Parhar 
1599733b9277SNavdeep Parhar 	if (iq->flags & IQ_INTR) {
160054e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
160154e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
1602733b9277SNavdeep Parhar 	} else
1603733b9277SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
160454e4ee71SNavdeep Parhar 	v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
160554e4ee71SNavdeep Parhar 
160654e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
160754e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
160854e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VIID(pi->viid) |
160954e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
161054e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
161154e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
161254e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
161354e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(iq->esize) - 4));
161454e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
161554e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
1616bc14b14dSNavdeep Parhar 	if (cong >= 0)
1617bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
161854e4ee71SNavdeep Parhar 
161954e4ee71SNavdeep Parhar 	if (fl) {
162054e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
162154e4ee71SNavdeep Parhar 
162254e4ee71SNavdeep Parhar 		for (i = 0; i < FL_BUF_SIZES; i++) {
162354e4ee71SNavdeep Parhar 
162454e4ee71SNavdeep Parhar 			/*
162554e4ee71SNavdeep Parhar 			 * A freelist buffer must be 16 byte aligned as the SGE
162654e4ee71SNavdeep Parhar 			 * uses the low 4 bits of the bus addr to figure out the
162754e4ee71SNavdeep Parhar 			 * buffer size.
162854e4ee71SNavdeep Parhar 			 */
162954e4ee71SNavdeep Parhar 			rc = bus_dma_tag_create(sc->dmat, 16, 0,
163054e4ee71SNavdeep Parhar 			    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
163154e4ee71SNavdeep Parhar 			    FL_BUF_SIZE(i), 1, FL_BUF_SIZE(i), BUS_DMA_ALLOCNOW,
163254e4ee71SNavdeep Parhar 			    NULL, NULL, &fl->tag[i]);
163354e4ee71SNavdeep Parhar 			if (rc != 0) {
163454e4ee71SNavdeep Parhar 				device_printf(sc->dev,
163554e4ee71SNavdeep Parhar 				    "failed to create fl DMA tag[%d]: %d\n",
163654e4ee71SNavdeep Parhar 				    i, rc);
163754e4ee71SNavdeep Parhar 				return (rc);
163854e4ee71SNavdeep Parhar 			}
163954e4ee71SNavdeep Parhar 		}
164054e4ee71SNavdeep Parhar 		len = fl->qsize * RX_FL_ESIZE;
164154e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
164254e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
164354e4ee71SNavdeep Parhar 		if (rc)
164454e4ee71SNavdeep Parhar 			return (rc);
164554e4ee71SNavdeep Parhar 
164654e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
16474defc81bSNavdeep Parhar 		fl->cap = (fl->qsize - spg_len / RX_FL_ESIZE) * 8;
164854e4ee71SNavdeep Parhar 		FL_LOCK(fl);
164954e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
165054e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
165154e4ee71SNavdeep Parhar 		if (rc != 0) {
165254e4ee71SNavdeep Parhar 			device_printf(sc->dev,
165354e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
165454e4ee71SNavdeep Parhar 			    rc);
165554e4ee71SNavdeep Parhar 			return (rc);
165654e4ee71SNavdeep Parhar 		}
1657fb12416cSNavdeep Parhar 		fl->needed = fl->cap;
1658733b9277SNavdeep Parhar 		fl->lowat = roundup(sc->sge.fl_starve_threshold, 8);
165954e4ee71SNavdeep Parhar 
1660214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
1661bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
1662bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
1663bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0PADEN);
1664bc14b14dSNavdeep Parhar 		if (cong >= 0) {
1665bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
1666bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
1667bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
1668bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
1669bc14b14dSNavdeep Parhar 		}
167054e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
167154e4ee71SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(X_FETCHBURSTMIN_64B) |
167254e4ee71SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(X_FETCHBURSTMAX_512B));
167354e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
167454e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
167554e4ee71SNavdeep Parhar 	}
167654e4ee71SNavdeep Parhar 
167754e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
167854e4ee71SNavdeep Parhar 	if (rc != 0) {
167954e4ee71SNavdeep Parhar 		device_printf(sc->dev,
168054e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
168154e4ee71SNavdeep Parhar 		return (rc);
168254e4ee71SNavdeep Parhar 	}
168354e4ee71SNavdeep Parhar 
168454e4ee71SNavdeep Parhar 	iq->cdesc = iq->desc;
168554e4ee71SNavdeep Parhar 	iq->cidx = 0;
168654e4ee71SNavdeep Parhar 	iq->gen = 1;
168754e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
168854e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
168954e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
1690733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
169154e4ee71SNavdeep Parhar 
169254e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
1693733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
1694733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
1695733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
1696733b9277SNavdeep Parhar 	}
169754e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
169854e4ee71SNavdeep Parhar 
169954e4ee71SNavdeep Parhar 	if (fl) {
170054e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
170154e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
170254e4ee71SNavdeep Parhar 
17039f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
1704733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
1705733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
1706733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
1707733b9277SNavdeep Parhar 		}
170854e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
170954e4ee71SNavdeep Parhar 
171054e4ee71SNavdeep Parhar 		FL_LOCK(fl);
1711733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
1712733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
171354e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
1714733b9277SNavdeep Parhar 
1715733b9277SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
171654e4ee71SNavdeep Parhar 	}
171754e4ee71SNavdeep Parhar 
171854e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
1719733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
172054e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_SEINTARM(iq->intr_params) |
172154e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
172254e4ee71SNavdeep Parhar 
172354e4ee71SNavdeep Parhar 	return (0);
172454e4ee71SNavdeep Parhar }
172554e4ee71SNavdeep Parhar 
172654e4ee71SNavdeep Parhar static int
172754e4ee71SNavdeep Parhar free_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl)
172854e4ee71SNavdeep Parhar {
172954e4ee71SNavdeep Parhar 	int i, rc;
173054e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
173154e4ee71SNavdeep Parhar 	device_t dev;
173254e4ee71SNavdeep Parhar 
173354e4ee71SNavdeep Parhar 	if (sc == NULL)
173454e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
173554e4ee71SNavdeep Parhar 
173654e4ee71SNavdeep Parhar 	dev = pi ? pi->dev : sc->dev;
173754e4ee71SNavdeep Parhar 
173854e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
173954e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
174054e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
174154e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
174254e4ee71SNavdeep Parhar 		if (rc != 0) {
174354e4ee71SNavdeep Parhar 			device_printf(dev,
174454e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
174554e4ee71SNavdeep Parhar 			return (rc);
174654e4ee71SNavdeep Parhar 		}
174754e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
174854e4ee71SNavdeep Parhar 	}
174954e4ee71SNavdeep Parhar 
175054e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
175154e4ee71SNavdeep Parhar 
175254e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
175354e4ee71SNavdeep Parhar 
175454e4ee71SNavdeep Parhar 	if (fl) {
175554e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
175654e4ee71SNavdeep Parhar 		    fl->desc);
175754e4ee71SNavdeep Parhar 
175854e4ee71SNavdeep Parhar 		if (fl->sdesc) {
175954e4ee71SNavdeep Parhar 			FL_LOCK(fl);
176054e4ee71SNavdeep Parhar 			free_fl_sdesc(fl);
176154e4ee71SNavdeep Parhar 			FL_UNLOCK(fl);
176254e4ee71SNavdeep Parhar 		}
176354e4ee71SNavdeep Parhar 
176454e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
176554e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
176654e4ee71SNavdeep Parhar 
176754e4ee71SNavdeep Parhar 		for (i = 0; i < FL_BUF_SIZES; i++) {
176854e4ee71SNavdeep Parhar 			if (fl->tag[i])
176954e4ee71SNavdeep Parhar 				bus_dma_tag_destroy(fl->tag[i]);
177054e4ee71SNavdeep Parhar 		}
177154e4ee71SNavdeep Parhar 
177254e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
177354e4ee71SNavdeep Parhar 	}
177454e4ee71SNavdeep Parhar 
177554e4ee71SNavdeep Parhar 	return (0);
177654e4ee71SNavdeep Parhar }
177754e4ee71SNavdeep Parhar 
177854e4ee71SNavdeep Parhar static int
1779733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
178054e4ee71SNavdeep Parhar {
1781733b9277SNavdeep Parhar 	int rc, intr_idx;
178256599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
1783733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
1784733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
178556599263SNavdeep Parhar 
17865323ca8fSNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, FW_IQ_ESIZE);
1787733b9277SNavdeep Parhar 	fwq->flags |= IQ_INTR;	/* always */
1788733b9277SNavdeep Parhar 	intr_idx = sc->intr_count > 1 ? 1 : 0;
178956599263SNavdeep Parhar 	rc = alloc_iq_fl(sc->port[0], fwq, NULL, intr_idx, -1);
1790733b9277SNavdeep Parhar 	if (rc != 0) {
1791733b9277SNavdeep Parhar 		device_printf(sc->dev,
1792733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
179356599263SNavdeep Parhar 		return (rc);
1794733b9277SNavdeep Parhar 	}
179556599263SNavdeep Parhar 
1796733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
1797733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
1798733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
179956599263SNavdeep Parhar 
180059bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id",
180159bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I",
180259bc8ce0SNavdeep Parhar 	    "absolute id of the queue");
180359bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id",
180459bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I",
180559bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
180656599263SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx",
180756599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I",
180856599263SNavdeep Parhar 	    "consumer index");
180956599263SNavdeep Parhar 
1810733b9277SNavdeep Parhar 	return (0);
1811733b9277SNavdeep Parhar }
1812733b9277SNavdeep Parhar 
1813733b9277SNavdeep Parhar static int
1814733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
1815733b9277SNavdeep Parhar {
1816733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
1817733b9277SNavdeep Parhar }
1818733b9277SNavdeep Parhar 
1819733b9277SNavdeep Parhar static int
1820733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc)
1821733b9277SNavdeep Parhar {
1822733b9277SNavdeep Parhar 	int rc;
1823733b9277SNavdeep Parhar 	struct sge_wrq *mgmtq = &sc->sge.mgmtq;
1824733b9277SNavdeep Parhar 	char name[16];
1825733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
1826733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
1827733b9277SNavdeep Parhar 
1828733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD,
1829733b9277SNavdeep Parhar 	    NULL, "management queue");
1830733b9277SNavdeep Parhar 
1831733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev));
1832733b9277SNavdeep Parhar 	init_eq(&mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan,
1833733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
1834733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, mgmtq, oid);
1835733b9277SNavdeep Parhar 	if (rc != 0) {
1836733b9277SNavdeep Parhar 		device_printf(sc->dev,
1837733b9277SNavdeep Parhar 		    "failed to create management queue: %d\n", rc);
183856599263SNavdeep Parhar 		return (rc);
183956599263SNavdeep Parhar 	}
184056599263SNavdeep Parhar 
1841733b9277SNavdeep Parhar 	return (0);
184254e4ee71SNavdeep Parhar }
184354e4ee71SNavdeep Parhar 
184454e4ee71SNavdeep Parhar static int
1845733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc)
1846733b9277SNavdeep Parhar {
184709fe6320SNavdeep Parhar 
1848733b9277SNavdeep Parhar 	return free_wrq(sc, &sc->sge.mgmtq);
1849733b9277SNavdeep Parhar }
1850733b9277SNavdeep Parhar 
18519fb8886bSNavdeep Parhar static inline int
18529fb8886bSNavdeep Parhar tnl_cong(struct port_info *pi)
18539fb8886bSNavdeep Parhar {
18549fb8886bSNavdeep Parhar 
18559fb8886bSNavdeep Parhar 	if (cong_drop == -1)
18569fb8886bSNavdeep Parhar 		return (-1);
18579fb8886bSNavdeep Parhar 	else if (cong_drop == 1)
18589fb8886bSNavdeep Parhar 		return (0);
18599fb8886bSNavdeep Parhar 	else
18609fb8886bSNavdeep Parhar 		return (1 << pi->tx_chan);
18619fb8886bSNavdeep Parhar }
18629fb8886bSNavdeep Parhar 
1863733b9277SNavdeep Parhar static int
1864733b9277SNavdeep Parhar alloc_rxq(struct port_info *pi, struct sge_rxq *rxq, int intr_idx, int idx,
1865733b9277SNavdeep Parhar     struct sysctl_oid *oid)
186654e4ee71SNavdeep Parhar {
186754e4ee71SNavdeep Parhar 	int rc;
186854e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
186954e4ee71SNavdeep Parhar 	char name[16];
187054e4ee71SNavdeep Parhar 
18719fb8886bSNavdeep Parhar 	rc = alloc_iq_fl(pi, &rxq->iq, &rxq->fl, intr_idx, tnl_cong(pi));
187254e4ee71SNavdeep Parhar 	if (rc != 0)
187354e4ee71SNavdeep Parhar 		return (rc);
187454e4ee71SNavdeep Parhar 
18759b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
1876733b9277SNavdeep Parhar 	refill_fl(pi->adapter, &rxq->fl, rxq->fl.needed / 8);
18779b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
18789b4d7b4eSNavdeep Parhar 
1879a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
188054e4ee71SNavdeep Parhar 	rc = tcp_lro_init(&rxq->lro);
188154e4ee71SNavdeep Parhar 	if (rc != 0)
188254e4ee71SNavdeep Parhar 		return (rc);
188354e4ee71SNavdeep Parhar 	rxq->lro.ifp = pi->ifp; /* also indicates LRO init'ed */
188454e4ee71SNavdeep Parhar 
188554e4ee71SNavdeep Parhar 	if (pi->ifp->if_capenable & IFCAP_LRO)
1886733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
188754e4ee71SNavdeep Parhar #endif
188829ca78e1SNavdeep Parhar 	rxq->ifp = pi->ifp;
188954e4ee71SNavdeep Parhar 
1890733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
189154e4ee71SNavdeep Parhar 
189254e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
189354e4ee71SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
189454e4ee71SNavdeep Parhar 	    NULL, "rx queue");
189554e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
189654e4ee71SNavdeep Parhar 
1897af49c942SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id",
189856599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I",
1899af49c942SNavdeep Parhar 	    "absolute id of the queue");
190059bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
190159bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I",
190259bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
190359bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
190459bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I",
190559bc8ce0SNavdeep Parhar 	    "consumer index");
1906a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
190754e4ee71SNavdeep Parhar 	SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
190854e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
190954e4ee71SNavdeep Parhar 	SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
191054e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
19117d29df59SNavdeep Parhar #endif
191254e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
191354e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
191454e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_extraction",
191554e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
191654e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
191754e4ee71SNavdeep Parhar 
191859bc8ce0SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
191959bc8ce0SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "fl", CTLFLAG_RD,
192059bc8ce0SNavdeep Parhar 	    NULL, "freelist");
192159bc8ce0SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
192259bc8ce0SNavdeep Parhar 
192359bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
192459bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->fl.cntxt_id, 0, sysctl_uint16, "I",
192559bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
192659bc8ce0SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
192759bc8ce0SNavdeep Parhar 	    &rxq->fl.cidx, 0, "consumer index");
192859bc8ce0SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
192959bc8ce0SNavdeep Parhar 	    &rxq->fl.pidx, 0, "producer index");
193059bc8ce0SNavdeep Parhar 
193154e4ee71SNavdeep Parhar 	return (rc);
193254e4ee71SNavdeep Parhar }
193354e4ee71SNavdeep Parhar 
193454e4ee71SNavdeep Parhar static int
193554e4ee71SNavdeep Parhar free_rxq(struct port_info *pi, struct sge_rxq *rxq)
193654e4ee71SNavdeep Parhar {
193754e4ee71SNavdeep Parhar 	int rc;
193854e4ee71SNavdeep Parhar 
1939a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
194054e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
194154e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
194254e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
194354e4ee71SNavdeep Parhar 	}
194454e4ee71SNavdeep Parhar #endif
194554e4ee71SNavdeep Parhar 
194654e4ee71SNavdeep Parhar 	rc = free_iq_fl(pi, &rxq->iq, &rxq->fl);
194754e4ee71SNavdeep Parhar 	if (rc == 0)
194854e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
194954e4ee71SNavdeep Parhar 
195054e4ee71SNavdeep Parhar 	return (rc);
195154e4ee71SNavdeep Parhar }
195254e4ee71SNavdeep Parhar 
195309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
195454e4ee71SNavdeep Parhar static int
1955733b9277SNavdeep Parhar alloc_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq,
1956733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
1957f7dfe243SNavdeep Parhar {
1958733b9277SNavdeep Parhar 	int rc;
1959f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
1960733b9277SNavdeep Parhar 	char name[16];
1961f7dfe243SNavdeep Parhar 
1962733b9277SNavdeep Parhar 	rc = alloc_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx,
1963733b9277SNavdeep Parhar 	    1 << pi->tx_chan);
1964733b9277SNavdeep Parhar 	if (rc != 0)
1965f7dfe243SNavdeep Parhar 		return (rc);
1966f7dfe243SNavdeep Parhar 
1967733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
1968733b9277SNavdeep Parhar 
1969733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
1970733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
1971733b9277SNavdeep Parhar 	    NULL, "rx queue");
1972733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
1973733b9277SNavdeep Parhar 
1974733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id",
1975733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16,
1976733b9277SNavdeep Parhar 	    "I", "absolute id of the queue");
1977733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
1978733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16,
1979733b9277SNavdeep Parhar 	    "I", "SGE context id of the queue");
1980733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
1981733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I",
1982733b9277SNavdeep Parhar 	    "consumer index");
1983733b9277SNavdeep Parhar 
1984733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
1985733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "fl", CTLFLAG_RD,
1986733b9277SNavdeep Parhar 	    NULL, "freelist");
1987733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
1988733b9277SNavdeep Parhar 
1989733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
1990733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->fl.cntxt_id, 0, sysctl_uint16,
1991733b9277SNavdeep Parhar 	    "I", "SGE context id of the queue");
1992733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
1993733b9277SNavdeep Parhar 	    &ofld_rxq->fl.cidx, 0, "consumer index");
1994733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
1995733b9277SNavdeep Parhar 	    &ofld_rxq->fl.pidx, 0, "producer index");
1996733b9277SNavdeep Parhar 
1997733b9277SNavdeep Parhar 	return (rc);
1998733b9277SNavdeep Parhar }
1999733b9277SNavdeep Parhar 
2000733b9277SNavdeep Parhar static int
2001733b9277SNavdeep Parhar free_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq)
2002733b9277SNavdeep Parhar {
2003733b9277SNavdeep Parhar 	int rc;
2004733b9277SNavdeep Parhar 
2005733b9277SNavdeep Parhar 	rc = free_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl);
2006733b9277SNavdeep Parhar 	if (rc == 0)
2007733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
2008733b9277SNavdeep Parhar 
2009733b9277SNavdeep Parhar 	return (rc);
2010733b9277SNavdeep Parhar }
2011733b9277SNavdeep Parhar #endif
2012733b9277SNavdeep Parhar 
2013733b9277SNavdeep Parhar static int
2014733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
2015733b9277SNavdeep Parhar {
2016733b9277SNavdeep Parhar 	int rc, cntxt_id;
2017733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
2018f7dfe243SNavdeep Parhar 
2019f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
2020f7dfe243SNavdeep Parhar 
2021f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
2022f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
2023f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
2024f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
2025f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
2026f7dfe243SNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); /* XXX */
2027f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
2028f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
2029f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2030733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
203156599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
2032f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
2033f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
2034f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
2035f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
2036f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(eq->qsize));
2037f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
2038f7dfe243SNavdeep Parhar 
2039f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
2040f7dfe243SNavdeep Parhar 	if (rc != 0) {
2041f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
2042733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
2043f7dfe243SNavdeep Parhar 		return (rc);
2044f7dfe243SNavdeep Parhar 	}
2045733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2046f7dfe243SNavdeep Parhar 
2047f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
2048f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2049733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2050733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2051733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
2052f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
2053f7dfe243SNavdeep Parhar 
2054f7dfe243SNavdeep Parhar 	return (rc);
2055f7dfe243SNavdeep Parhar }
2056f7dfe243SNavdeep Parhar 
2057f7dfe243SNavdeep Parhar static int
2058733b9277SNavdeep Parhar eth_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
205954e4ee71SNavdeep Parhar {
206054e4ee71SNavdeep Parhar 	int rc, cntxt_id;
206154e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
206254e4ee71SNavdeep Parhar 
206354e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
206454e4ee71SNavdeep Parhar 
206554e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
206654e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
206754e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
206854e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
206954e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
207054e4ee71SNavdeep Parhar 	c.viid_pkd = htobe32(V_FW_EQ_ETH_CMD_VIID(pi->viid));
207154e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
207254e4ee71SNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2073733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
2074aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
207554e4ee71SNavdeep Parhar 	c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
207654e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
207754e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
207854e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_EQSIZE(eq->qsize));
207954e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
208054e4ee71SNavdeep Parhar 
208154e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
208254e4ee71SNavdeep Parhar 	if (rc != 0) {
208354e4ee71SNavdeep Parhar 		device_printf(pi->dev,
2084733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
2085733b9277SNavdeep Parhar 		return (rc);
2086733b9277SNavdeep Parhar 	}
2087733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2088733b9277SNavdeep Parhar 
2089733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
2090733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2091733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2092733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2093733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
2094733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
2095733b9277SNavdeep Parhar 
209654e4ee71SNavdeep Parhar 	return (rc);
209754e4ee71SNavdeep Parhar }
209854e4ee71SNavdeep Parhar 
209909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
2100733b9277SNavdeep Parhar static int
2101733b9277SNavdeep Parhar ofld_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
2102733b9277SNavdeep Parhar {
2103733b9277SNavdeep Parhar 	int rc, cntxt_id;
2104733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
210554e4ee71SNavdeep Parhar 
2106733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
2107733b9277SNavdeep Parhar 
2108733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
2109733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
2110733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
2111733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
2112733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
2113733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
2114733b9277SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2115733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
2116733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
2117733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
2118733b9277SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
2119733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
2120733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
2121733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(eq->qsize));
2122733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
2123733b9277SNavdeep Parhar 
2124733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
2125733b9277SNavdeep Parhar 	if (rc != 0) {
2126733b9277SNavdeep Parhar 		device_printf(pi->dev,
2127733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
2128733b9277SNavdeep Parhar 		return (rc);
2129733b9277SNavdeep Parhar 	}
2130733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2131733b9277SNavdeep Parhar 
2132733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
213354e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2134733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2135733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2136733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
213754e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
213854e4ee71SNavdeep Parhar 
2139733b9277SNavdeep Parhar 	return (rc);
2140733b9277SNavdeep Parhar }
2141733b9277SNavdeep Parhar #endif
2142733b9277SNavdeep Parhar 
2143733b9277SNavdeep Parhar static int
2144733b9277SNavdeep Parhar alloc_eq(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
2145733b9277SNavdeep Parhar {
2146733b9277SNavdeep Parhar 	int rc;
2147733b9277SNavdeep Parhar 	size_t len;
2148733b9277SNavdeep Parhar 
2149733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
2150733b9277SNavdeep Parhar 
2151733b9277SNavdeep Parhar 	len = eq->qsize * EQ_ESIZE;
2152733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
2153733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
2154733b9277SNavdeep Parhar 	if (rc)
2155733b9277SNavdeep Parhar 		return (rc);
2156733b9277SNavdeep Parhar 
21574defc81bSNavdeep Parhar 	eq->cap = eq->qsize - spg_len / EQ_ESIZE;
2158733b9277SNavdeep Parhar 	eq->spg = (void *)&eq->desc[eq->cap];
2159733b9277SNavdeep Parhar 	eq->avail = eq->cap - 1;	/* one less to avoid cidx = pidx */
2160733b9277SNavdeep Parhar 	eq->pidx = eq->cidx = 0;
2161733b9277SNavdeep Parhar 
2162733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
2163733b9277SNavdeep Parhar 	case EQ_CTRL:
2164733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
2165733b9277SNavdeep Parhar 		break;
2166733b9277SNavdeep Parhar 
2167733b9277SNavdeep Parhar 	case EQ_ETH:
2168733b9277SNavdeep Parhar 		rc = eth_eq_alloc(sc, pi, eq);
2169733b9277SNavdeep Parhar 		break;
2170733b9277SNavdeep Parhar 
217109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
2172733b9277SNavdeep Parhar 	case EQ_OFLD:
2173733b9277SNavdeep Parhar 		rc = ofld_eq_alloc(sc, pi, eq);
2174733b9277SNavdeep Parhar 		break;
2175733b9277SNavdeep Parhar #endif
2176733b9277SNavdeep Parhar 
2177733b9277SNavdeep Parhar 	default:
2178733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
2179733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
2180733b9277SNavdeep Parhar 	}
2181733b9277SNavdeep Parhar 	if (rc != 0) {
2182733b9277SNavdeep Parhar 		device_printf(sc->dev,
2183733b9277SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d",
2184733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
2185733b9277SNavdeep Parhar 	}
2186733b9277SNavdeep Parhar 
2187733b9277SNavdeep Parhar 	eq->tx_callout.c_cpu = eq->cntxt_id % mp_ncpus;
2188733b9277SNavdeep Parhar 
2189733b9277SNavdeep Parhar 	return (rc);
2190733b9277SNavdeep Parhar }
2191733b9277SNavdeep Parhar 
2192733b9277SNavdeep Parhar static int
2193733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
2194733b9277SNavdeep Parhar {
2195733b9277SNavdeep Parhar 	int rc;
2196733b9277SNavdeep Parhar 
2197733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
2198733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
2199733b9277SNavdeep Parhar 		case EQ_CTRL:
2200733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
2201733b9277SNavdeep Parhar 			    eq->cntxt_id);
2202733b9277SNavdeep Parhar 			break;
2203733b9277SNavdeep Parhar 
2204733b9277SNavdeep Parhar 		case EQ_ETH:
2205733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
2206733b9277SNavdeep Parhar 			    eq->cntxt_id);
2207733b9277SNavdeep Parhar 			break;
2208733b9277SNavdeep Parhar 
220909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
2210733b9277SNavdeep Parhar 		case EQ_OFLD:
2211733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
2212733b9277SNavdeep Parhar 			    eq->cntxt_id);
2213733b9277SNavdeep Parhar 			break;
2214733b9277SNavdeep Parhar #endif
2215733b9277SNavdeep Parhar 
2216733b9277SNavdeep Parhar 		default:
2217733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
2218733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
2219733b9277SNavdeep Parhar 		}
2220733b9277SNavdeep Parhar 		if (rc != 0) {
2221733b9277SNavdeep Parhar 			device_printf(sc->dev,
2222733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
2223733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
2224733b9277SNavdeep Parhar 			return (rc);
2225733b9277SNavdeep Parhar 		}
2226733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
2227733b9277SNavdeep Parhar 	}
2228733b9277SNavdeep Parhar 
2229733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
2230733b9277SNavdeep Parhar 
2231733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
2232733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
2233733b9277SNavdeep Parhar 
2234733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
2235733b9277SNavdeep Parhar 	return (0);
2236733b9277SNavdeep Parhar }
2237733b9277SNavdeep Parhar 
2238733b9277SNavdeep Parhar static int
2239733b9277SNavdeep Parhar alloc_wrq(struct adapter *sc, struct port_info *pi, struct sge_wrq *wrq,
2240733b9277SNavdeep Parhar     struct sysctl_oid *oid)
2241733b9277SNavdeep Parhar {
2242733b9277SNavdeep Parhar 	int rc;
2243733b9277SNavdeep Parhar 	struct sysctl_ctx_list *ctx = pi ? &pi->ctx : &sc->ctx;
2244733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2245733b9277SNavdeep Parhar 
2246733b9277SNavdeep Parhar 	rc = alloc_eq(sc, pi, &wrq->eq);
2247733b9277SNavdeep Parhar 	if (rc)
2248733b9277SNavdeep Parhar 		return (rc);
2249733b9277SNavdeep Parhar 
2250733b9277SNavdeep Parhar 	wrq->adapter = sc;
225109fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
2252733b9277SNavdeep Parhar 
2253733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
2254733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
2255733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
2256733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
2257733b9277SNavdeep Parhar 	    "consumer index");
2258733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
2259733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
2260733b9277SNavdeep Parhar 	    "producer index");
2261733b9277SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs", CTLFLAG_RD,
2262733b9277SNavdeep Parhar 	    &wrq->tx_wrs, "# of work requests");
2263733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD,
2264733b9277SNavdeep Parhar 	    &wrq->no_desc, 0,
2265733b9277SNavdeep Parhar 	    "# of times queue ran out of hardware descriptors");
2266733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD,
2267733b9277SNavdeep Parhar 	    &wrq->eq.unstalled, 0, "# of times queue recovered after stall");
2268733b9277SNavdeep Parhar 
2269733b9277SNavdeep Parhar 
2270733b9277SNavdeep Parhar 	return (rc);
2271733b9277SNavdeep Parhar }
2272733b9277SNavdeep Parhar 
2273733b9277SNavdeep Parhar static int
2274733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
2275733b9277SNavdeep Parhar {
2276733b9277SNavdeep Parhar 	int rc;
2277733b9277SNavdeep Parhar 
2278733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
2279733b9277SNavdeep Parhar 	if (rc)
2280733b9277SNavdeep Parhar 		return (rc);
2281733b9277SNavdeep Parhar 
2282733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
2283733b9277SNavdeep Parhar 	return (0);
2284733b9277SNavdeep Parhar }
2285733b9277SNavdeep Parhar 
2286733b9277SNavdeep Parhar static int
2287733b9277SNavdeep Parhar alloc_txq(struct port_info *pi, struct sge_txq *txq, int idx,
2288733b9277SNavdeep Parhar     struct sysctl_oid *oid)
2289733b9277SNavdeep Parhar {
2290733b9277SNavdeep Parhar 	int rc;
2291733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
2292733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
2293733b9277SNavdeep Parhar 	char name[16];
2294733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2295733b9277SNavdeep Parhar 
2296733b9277SNavdeep Parhar 	rc = alloc_eq(sc, pi, eq);
2297733b9277SNavdeep Parhar 	if (rc)
2298733b9277SNavdeep Parhar 		return (rc);
2299733b9277SNavdeep Parhar 
2300733b9277SNavdeep Parhar 	txq->ifp = pi->ifp;
2301733b9277SNavdeep Parhar 
2302733b9277SNavdeep Parhar 	txq->sdesc = malloc(eq->cap * sizeof(struct tx_sdesc), M_CXGBE,
2303733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
2304733b9277SNavdeep Parhar 	txq->br = buf_ring_alloc(eq->qsize, M_CXGBE, M_WAITOK, &eq->eq_lock);
2305733b9277SNavdeep Parhar 
2306733b9277SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 1, 0, BUS_SPACE_MAXADDR,
2307733b9277SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, 64 * 1024, TX_SGL_SEGS,
2308733b9277SNavdeep Parhar 	    BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, NULL, &txq->tx_tag);
2309733b9277SNavdeep Parhar 	if (rc != 0) {
2310733b9277SNavdeep Parhar 		device_printf(sc->dev,
2311733b9277SNavdeep Parhar 		    "failed to create tx DMA tag: %d\n", rc);
2312733b9277SNavdeep Parhar 		return (rc);
2313733b9277SNavdeep Parhar 	}
2314733b9277SNavdeep Parhar 
2315733b9277SNavdeep Parhar 	/*
2316733b9277SNavdeep Parhar 	 * We can stuff ~10 frames in an 8-descriptor txpkts WR (8 is the SGE
2317733b9277SNavdeep Parhar 	 * limit for any WR).  txq->no_dmamap events shouldn't occur if maps is
2318733b9277SNavdeep Parhar 	 * sized for the worst case.
2319733b9277SNavdeep Parhar 	 */
2320733b9277SNavdeep Parhar 	rc = t4_alloc_tx_maps(&txq->txmaps, txq->tx_tag, eq->qsize * 10 / 8,
2321733b9277SNavdeep Parhar 	    M_WAITOK);
2322733b9277SNavdeep Parhar 	if (rc != 0) {
2323733b9277SNavdeep Parhar 		device_printf(sc->dev, "failed to setup tx DMA maps: %d\n", rc);
2324733b9277SNavdeep Parhar 		return (rc);
2325733b9277SNavdeep Parhar 	}
232654e4ee71SNavdeep Parhar 
232754e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
232854e4ee71SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
232954e4ee71SNavdeep Parhar 	    NULL, "tx queue");
233054e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
233154e4ee71SNavdeep Parhar 
233259bc8ce0SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
233359bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
233459bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
233559bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
233659bc8ce0SNavdeep Parhar 	    "consumer index");
233759bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "pidx",
233859bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
233959bc8ce0SNavdeep Parhar 	    "producer index");
234059bc8ce0SNavdeep Parhar 
234154e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
234254e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
234354e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_insertion",
234454e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
234554e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
234654e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
2347a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
234854e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
234954e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
235054e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
235154e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
235254e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
235354e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
235454e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_wrs", CTLFLAG_RD,
235554e4ee71SNavdeep Parhar 	    &txq->txpkts_wrs, "# of txpkts work requests (multiple pkts/WR)");
235654e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_pkts", CTLFLAG_RD,
235754e4ee71SNavdeep Parhar 	    &txq->txpkts_pkts, "# of frames tx'd using txpkts work requests");
235854e4ee71SNavdeep Parhar 
235954e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_dmamap", CTLFLAG_RD,
236054e4ee71SNavdeep Parhar 	    &txq->no_dmamap, 0, "# of times txq ran out of DMA maps");
236154e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD,
236254e4ee71SNavdeep Parhar 	    &txq->no_desc, 0, "# of times txq ran out of hardware descriptors");
236354e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "egr_update", CTLFLAG_RD,
2364733b9277SNavdeep Parhar 	    &eq->egr_update, 0, "egress update notifications from the SGE");
2365733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD,
2366733b9277SNavdeep Parhar 	    &eq->unstalled, 0, "# of times txq recovered after stall");
236754e4ee71SNavdeep Parhar 
236854e4ee71SNavdeep Parhar 	return (rc);
236954e4ee71SNavdeep Parhar }
237054e4ee71SNavdeep Parhar 
237154e4ee71SNavdeep Parhar static int
237254e4ee71SNavdeep Parhar free_txq(struct port_info *pi, struct sge_txq *txq)
237354e4ee71SNavdeep Parhar {
237454e4ee71SNavdeep Parhar 	int rc;
237554e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
237654e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
237754e4ee71SNavdeep Parhar 
2378733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
2379733b9277SNavdeep Parhar 	if (rc)
238054e4ee71SNavdeep Parhar 		return (rc);
238154e4ee71SNavdeep Parhar 
2382f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
238354e4ee71SNavdeep Parhar 
2384733b9277SNavdeep Parhar 	if (txq->txmaps.maps)
2385733b9277SNavdeep Parhar 		t4_free_tx_maps(&txq->txmaps, txq->tx_tag);
238654e4ee71SNavdeep Parhar 
2387f7dfe243SNavdeep Parhar 	buf_ring_free(txq->br, M_CXGBE);
238854e4ee71SNavdeep Parhar 
2389f7dfe243SNavdeep Parhar 	if (txq->tx_tag)
2390f7dfe243SNavdeep Parhar 		bus_dma_tag_destroy(txq->tx_tag);
239154e4ee71SNavdeep Parhar 
239254e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
239354e4ee71SNavdeep Parhar 	return (0);
239454e4ee71SNavdeep Parhar }
239554e4ee71SNavdeep Parhar 
239654e4ee71SNavdeep Parhar static void
239754e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
239854e4ee71SNavdeep Parhar {
239954e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
240054e4ee71SNavdeep Parhar 
240154e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
240254e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
240354e4ee71SNavdeep Parhar 
240454e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
240554e4ee71SNavdeep Parhar }
240654e4ee71SNavdeep Parhar 
240754e4ee71SNavdeep Parhar static inline bool
240854e4ee71SNavdeep Parhar is_new_response(const struct sge_iq *iq, struct rsp_ctrl **ctrl)
240954e4ee71SNavdeep Parhar {
241054e4ee71SNavdeep Parhar 	*ctrl = (void *)((uintptr_t)iq->cdesc +
241154e4ee71SNavdeep Parhar 	    (iq->esize - sizeof(struct rsp_ctrl)));
241254e4ee71SNavdeep Parhar 
241354e4ee71SNavdeep Parhar 	return (((*ctrl)->u.type_gen >> S_RSPD_GEN) == iq->gen);
241454e4ee71SNavdeep Parhar }
241554e4ee71SNavdeep Parhar 
241654e4ee71SNavdeep Parhar static inline void
241754e4ee71SNavdeep Parhar iq_next(struct sge_iq *iq)
241854e4ee71SNavdeep Parhar {
241954e4ee71SNavdeep Parhar 	iq->cdesc = (void *) ((uintptr_t)iq->cdesc + iq->esize);
242054e4ee71SNavdeep Parhar 	if (__predict_false(++iq->cidx == iq->qsize - 1)) {
242154e4ee71SNavdeep Parhar 		iq->cidx = 0;
242254e4ee71SNavdeep Parhar 		iq->gen ^= 1;
242354e4ee71SNavdeep Parhar 		iq->cdesc = iq->desc;
242454e4ee71SNavdeep Parhar 	}
242554e4ee71SNavdeep Parhar }
242654e4ee71SNavdeep Parhar 
2427fb12416cSNavdeep Parhar #define FL_HW_IDX(x) ((x) >> 3)
242854e4ee71SNavdeep Parhar static inline void
242954e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
243054e4ee71SNavdeep Parhar {
243154e4ee71SNavdeep Parhar 	int ndesc = fl->pending / 8;
243254e4ee71SNavdeep Parhar 
2433fb12416cSNavdeep Parhar 	if (FL_HW_IDX(fl->pidx) == FL_HW_IDX(fl->cidx))
2434fb12416cSNavdeep Parhar 		ndesc--;	/* hold back one credit */
2435fb12416cSNavdeep Parhar 
2436fb12416cSNavdeep Parhar 	if (ndesc <= 0)
2437fb12416cSNavdeep Parhar 		return;		/* nothing to do */
243854e4ee71SNavdeep Parhar 
243954e4ee71SNavdeep Parhar 	wmb();
244054e4ee71SNavdeep Parhar 
244154e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL), F_DBPRIO |
244254e4ee71SNavdeep Parhar 	    V_QID(fl->cntxt_id) | V_PIDX(ndesc));
2443fb12416cSNavdeep Parhar 	fl->pending -= ndesc * 8;
244454e4ee71SNavdeep Parhar }
244554e4ee71SNavdeep Parhar 
2446fb12416cSNavdeep Parhar /*
2447733b9277SNavdeep Parhar  * Fill up the freelist by upto nbufs and maybe ring its doorbell.
2448733b9277SNavdeep Parhar  *
2449733b9277SNavdeep Parhar  * Returns non-zero to indicate that it should be added to the list of starving
2450733b9277SNavdeep Parhar  * freelists.
2451fb12416cSNavdeep Parhar  */
2452733b9277SNavdeep Parhar static int
2453733b9277SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int nbufs)
245454e4ee71SNavdeep Parhar {
245554e4ee71SNavdeep Parhar 	__be64 *d = &fl->desc[fl->pidx];
245654e4ee71SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->pidx];
245754e4ee71SNavdeep Parhar 	bus_dma_tag_t tag;
245854e4ee71SNavdeep Parhar 	bus_addr_t pa;
245954e4ee71SNavdeep Parhar 	caddr_t cl;
246054e4ee71SNavdeep Parhar 	int rc;
246154e4ee71SNavdeep Parhar 
246254e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
246354e4ee71SNavdeep Parhar 
2464733b9277SNavdeep Parhar 	if (nbufs > fl->needed)
246554e4ee71SNavdeep Parhar 		nbufs = fl->needed;
246654e4ee71SNavdeep Parhar 
246754e4ee71SNavdeep Parhar 	while (nbufs--) {
246854e4ee71SNavdeep Parhar 
246954e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
247054e4ee71SNavdeep Parhar 
247154e4ee71SNavdeep Parhar 			/*
247254e4ee71SNavdeep Parhar 			 * This happens when a frame small enough to fit
247354e4ee71SNavdeep Parhar 			 * entirely in an mbuf was received in cl last time.
247454e4ee71SNavdeep Parhar 			 * We'd held on to cl and can reuse it now.  Note that
247554e4ee71SNavdeep Parhar 			 * we reuse a cluster of the old size if fl->tag_idx is
247654e4ee71SNavdeep Parhar 			 * no longer the same as sd->tag_idx.
247754e4ee71SNavdeep Parhar 			 */
247854e4ee71SNavdeep Parhar 
247954e4ee71SNavdeep Parhar 			KASSERT(*d == sd->ba_tag,
248054e4ee71SNavdeep Parhar 			    ("%s: recyling problem at pidx %d",
248154e4ee71SNavdeep Parhar 			    __func__, fl->pidx));
248254e4ee71SNavdeep Parhar 
248354e4ee71SNavdeep Parhar 			d++;
248454e4ee71SNavdeep Parhar 			goto recycled;
248554e4ee71SNavdeep Parhar 		}
248654e4ee71SNavdeep Parhar 
248754e4ee71SNavdeep Parhar 
248854e4ee71SNavdeep Parhar 		if (fl->tag_idx != sd->tag_idx) {
248954e4ee71SNavdeep Parhar 			bus_dmamap_t map;
249054e4ee71SNavdeep Parhar 			bus_dma_tag_t newtag = fl->tag[fl->tag_idx];
249154e4ee71SNavdeep Parhar 			bus_dma_tag_t oldtag = fl->tag[sd->tag_idx];
249254e4ee71SNavdeep Parhar 
249354e4ee71SNavdeep Parhar 			/*
249454e4ee71SNavdeep Parhar 			 * An MTU change can get us here.  Discard the old map
249554e4ee71SNavdeep Parhar 			 * which was created with the old tag, but only if
249654e4ee71SNavdeep Parhar 			 * we're able to get a new one.
249754e4ee71SNavdeep Parhar 			 */
249854e4ee71SNavdeep Parhar 			rc = bus_dmamap_create(newtag, 0, &map);
249954e4ee71SNavdeep Parhar 			if (rc == 0) {
250054e4ee71SNavdeep Parhar 				bus_dmamap_destroy(oldtag, sd->map);
250154e4ee71SNavdeep Parhar 				sd->map = map;
250254e4ee71SNavdeep Parhar 				sd->tag_idx = fl->tag_idx;
250354e4ee71SNavdeep Parhar 			}
250454e4ee71SNavdeep Parhar 		}
250554e4ee71SNavdeep Parhar 
250654e4ee71SNavdeep Parhar 		tag = fl->tag[sd->tag_idx];
250754e4ee71SNavdeep Parhar 
250854e4ee71SNavdeep Parhar 		cl = m_cljget(NULL, M_NOWAIT, FL_BUF_SIZE(sd->tag_idx));
250954e4ee71SNavdeep Parhar 		if (cl == NULL)
251054e4ee71SNavdeep Parhar 			break;
251154e4ee71SNavdeep Parhar 
25127d29df59SNavdeep Parhar 		rc = bus_dmamap_load(tag, sd->map, cl, FL_BUF_SIZE(sd->tag_idx),
25137d29df59SNavdeep Parhar 		    oneseg_dma_callback, &pa, 0);
251454e4ee71SNavdeep Parhar 		if (rc != 0 || pa == 0) {
251554e4ee71SNavdeep Parhar 			fl->dmamap_failed++;
251654e4ee71SNavdeep Parhar 			uma_zfree(FL_BUF_ZONE(sd->tag_idx), cl);
251754e4ee71SNavdeep Parhar 			break;
251854e4ee71SNavdeep Parhar 		}
251954e4ee71SNavdeep Parhar 
252054e4ee71SNavdeep Parhar 		sd->cl = cl;
252154e4ee71SNavdeep Parhar 		*d++ = htobe64(pa | sd->tag_idx);
252254e4ee71SNavdeep Parhar 
252354e4ee71SNavdeep Parhar #ifdef INVARIANTS
252454e4ee71SNavdeep Parhar 		sd->ba_tag = htobe64(pa | sd->tag_idx);
252554e4ee71SNavdeep Parhar #endif
252654e4ee71SNavdeep Parhar 
25277d29df59SNavdeep Parhar recycled:
25287d29df59SNavdeep Parhar 		/* sd->m is never recycled, should always be NULL */
25297d29df59SNavdeep Parhar 		KASSERT(sd->m == NULL, ("%s: stray mbuf", __func__));
25307d29df59SNavdeep Parhar 
25317d29df59SNavdeep Parhar 		sd->m = m_gethdr(M_NOWAIT, MT_NOINIT);
25327d29df59SNavdeep Parhar 		if (sd->m == NULL)
25337d29df59SNavdeep Parhar 			break;
25347d29df59SNavdeep Parhar 
25357d29df59SNavdeep Parhar 		fl->pending++;
253654e4ee71SNavdeep Parhar 		fl->needed--;
253754e4ee71SNavdeep Parhar 		sd++;
253854e4ee71SNavdeep Parhar 		if (++fl->pidx == fl->cap) {
253954e4ee71SNavdeep Parhar 			fl->pidx = 0;
254054e4ee71SNavdeep Parhar 			sd = fl->sdesc;
254154e4ee71SNavdeep Parhar 			d = fl->desc;
254254e4ee71SNavdeep Parhar 		}
254354e4ee71SNavdeep Parhar 	}
2544fb12416cSNavdeep Parhar 
2545733b9277SNavdeep Parhar 	if (fl->pending >= 8)
2546fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
2547733b9277SNavdeep Parhar 
2548733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
2549733b9277SNavdeep Parhar }
2550733b9277SNavdeep Parhar 
2551733b9277SNavdeep Parhar /*
2552733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
2553733b9277SNavdeep Parhar  */
2554733b9277SNavdeep Parhar static void
2555733b9277SNavdeep Parhar refill_sfl(void *arg)
2556733b9277SNavdeep Parhar {
2557733b9277SNavdeep Parhar 	struct adapter *sc = arg;
2558733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
2559733b9277SNavdeep Parhar 
2560733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
2561733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
2562733b9277SNavdeep Parhar 		FL_LOCK(fl);
2563733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
2564733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
2565733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
2566733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
2567733b9277SNavdeep Parhar 		}
2568733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
2569733b9277SNavdeep Parhar 	}
2570733b9277SNavdeep Parhar 
2571733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
2572733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
2573733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
257454e4ee71SNavdeep Parhar }
257554e4ee71SNavdeep Parhar 
257654e4ee71SNavdeep Parhar static int
257754e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
257854e4ee71SNavdeep Parhar {
257954e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
258054e4ee71SNavdeep Parhar 	bus_dma_tag_t tag;
258154e4ee71SNavdeep Parhar 	int i, rc;
258254e4ee71SNavdeep Parhar 
258354e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
258454e4ee71SNavdeep Parhar 
258554e4ee71SNavdeep Parhar 	fl->sdesc = malloc(fl->cap * sizeof(struct fl_sdesc), M_CXGBE,
258654e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
258754e4ee71SNavdeep Parhar 
258854e4ee71SNavdeep Parhar 	tag = fl->tag[fl->tag_idx];
258954e4ee71SNavdeep Parhar 	sd = fl->sdesc;
259054e4ee71SNavdeep Parhar 	for (i = 0; i < fl->cap; i++, sd++) {
259154e4ee71SNavdeep Parhar 
259254e4ee71SNavdeep Parhar 		sd->tag_idx = fl->tag_idx;
259354e4ee71SNavdeep Parhar 		rc = bus_dmamap_create(tag, 0, &sd->map);
259454e4ee71SNavdeep Parhar 		if (rc != 0)
259554e4ee71SNavdeep Parhar 			goto failed;
259654e4ee71SNavdeep Parhar 	}
259754e4ee71SNavdeep Parhar 
259854e4ee71SNavdeep Parhar 	return (0);
259954e4ee71SNavdeep Parhar failed:
260054e4ee71SNavdeep Parhar 	while (--i >= 0) {
260154e4ee71SNavdeep Parhar 		sd--;
260254e4ee71SNavdeep Parhar 		bus_dmamap_destroy(tag, sd->map);
260354e4ee71SNavdeep Parhar 		if (sd->m) {
260494586193SNavdeep Parhar 			m_init(sd->m, NULL, 0, M_NOWAIT, MT_DATA, 0);
260554e4ee71SNavdeep Parhar 			m_free(sd->m);
260654e4ee71SNavdeep Parhar 			sd->m = NULL;
260754e4ee71SNavdeep Parhar 		}
260854e4ee71SNavdeep Parhar 	}
260954e4ee71SNavdeep Parhar 	KASSERT(sd == fl->sdesc, ("%s: EDOOFUS", __func__));
261054e4ee71SNavdeep Parhar 
261154e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
261254e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
261354e4ee71SNavdeep Parhar 
261454e4ee71SNavdeep Parhar 	return (rc);
261554e4ee71SNavdeep Parhar }
261654e4ee71SNavdeep Parhar 
261754e4ee71SNavdeep Parhar static void
261854e4ee71SNavdeep Parhar free_fl_sdesc(struct sge_fl *fl)
261954e4ee71SNavdeep Parhar {
262054e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
262154e4ee71SNavdeep Parhar 	int i;
262254e4ee71SNavdeep Parhar 
262354e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
262454e4ee71SNavdeep Parhar 
262554e4ee71SNavdeep Parhar 	sd = fl->sdesc;
262654e4ee71SNavdeep Parhar 	for (i = 0; i < fl->cap; i++, sd++) {
262754e4ee71SNavdeep Parhar 
262854e4ee71SNavdeep Parhar 		if (sd->m) {
262994586193SNavdeep Parhar 			m_init(sd->m, NULL, 0, M_NOWAIT, MT_DATA, 0);
263054e4ee71SNavdeep Parhar 			m_free(sd->m);
263154e4ee71SNavdeep Parhar 			sd->m = NULL;
263254e4ee71SNavdeep Parhar 		}
263354e4ee71SNavdeep Parhar 
263454e4ee71SNavdeep Parhar 		if (sd->cl) {
263554e4ee71SNavdeep Parhar 			bus_dmamap_unload(fl->tag[sd->tag_idx], sd->map);
263654e4ee71SNavdeep Parhar 			uma_zfree(FL_BUF_ZONE(sd->tag_idx), sd->cl);
263754e4ee71SNavdeep Parhar 			sd->cl = NULL;
263854e4ee71SNavdeep Parhar 		}
263954e4ee71SNavdeep Parhar 
264054e4ee71SNavdeep Parhar 		bus_dmamap_destroy(fl->tag[sd->tag_idx], sd->map);
264154e4ee71SNavdeep Parhar 	}
264254e4ee71SNavdeep Parhar 
264354e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
264454e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
264554e4ee71SNavdeep Parhar }
264654e4ee71SNavdeep Parhar 
2647733b9277SNavdeep Parhar int
2648733b9277SNavdeep Parhar t4_alloc_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag, int count,
2649733b9277SNavdeep Parhar     int flags)
265054e4ee71SNavdeep Parhar {
265154e4ee71SNavdeep Parhar 	struct tx_map *txm;
2652733b9277SNavdeep Parhar 	int i, rc;
265354e4ee71SNavdeep Parhar 
2654733b9277SNavdeep Parhar 	txmaps->map_total = txmaps->map_avail = count;
2655733b9277SNavdeep Parhar 	txmaps->map_cidx = txmaps->map_pidx = 0;
265654e4ee71SNavdeep Parhar 
2657733b9277SNavdeep Parhar 	txmaps->maps = malloc(count * sizeof(struct tx_map), M_CXGBE,
2658733b9277SNavdeep Parhar 	    M_ZERO | flags);
265954e4ee71SNavdeep Parhar 
2660733b9277SNavdeep Parhar 	txm = txmaps->maps;
266154e4ee71SNavdeep Parhar 	for (i = 0; i < count; i++, txm++) {
2662733b9277SNavdeep Parhar 		rc = bus_dmamap_create(tx_tag, 0, &txm->map);
266354e4ee71SNavdeep Parhar 		if (rc != 0)
266454e4ee71SNavdeep Parhar 			goto failed;
266554e4ee71SNavdeep Parhar 	}
266654e4ee71SNavdeep Parhar 
266754e4ee71SNavdeep Parhar 	return (0);
266854e4ee71SNavdeep Parhar failed:
266954e4ee71SNavdeep Parhar 	while (--i >= 0) {
267054e4ee71SNavdeep Parhar 		txm--;
2671733b9277SNavdeep Parhar 		bus_dmamap_destroy(tx_tag, txm->map);
267254e4ee71SNavdeep Parhar 	}
2673733b9277SNavdeep Parhar 	KASSERT(txm == txmaps->maps, ("%s: EDOOFUS", __func__));
267454e4ee71SNavdeep Parhar 
2675733b9277SNavdeep Parhar 	free(txmaps->maps, M_CXGBE);
2676733b9277SNavdeep Parhar 	txmaps->maps = NULL;
267754e4ee71SNavdeep Parhar 
267854e4ee71SNavdeep Parhar 	return (rc);
267954e4ee71SNavdeep Parhar }
268054e4ee71SNavdeep Parhar 
2681733b9277SNavdeep Parhar void
2682733b9277SNavdeep Parhar t4_free_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag)
268354e4ee71SNavdeep Parhar {
268454e4ee71SNavdeep Parhar 	struct tx_map *txm;
268554e4ee71SNavdeep Parhar 	int i;
268654e4ee71SNavdeep Parhar 
2687733b9277SNavdeep Parhar 	txm = txmaps->maps;
2688733b9277SNavdeep Parhar 	for (i = 0; i < txmaps->map_total; i++, txm++) {
268954e4ee71SNavdeep Parhar 
269054e4ee71SNavdeep Parhar 		if (txm->m) {
2691733b9277SNavdeep Parhar 			bus_dmamap_unload(tx_tag, txm->map);
269254e4ee71SNavdeep Parhar 			m_freem(txm->m);
269354e4ee71SNavdeep Parhar 			txm->m = NULL;
269454e4ee71SNavdeep Parhar 		}
269554e4ee71SNavdeep Parhar 
2696733b9277SNavdeep Parhar 		bus_dmamap_destroy(tx_tag, txm->map);
269754e4ee71SNavdeep Parhar 	}
269854e4ee71SNavdeep Parhar 
2699733b9277SNavdeep Parhar 	free(txmaps->maps, M_CXGBE);
2700733b9277SNavdeep Parhar 	txmaps->maps = NULL;
270154e4ee71SNavdeep Parhar }
270254e4ee71SNavdeep Parhar 
270354e4ee71SNavdeep Parhar /*
270454e4ee71SNavdeep Parhar  * We'll do immediate data tx for non-TSO, but only when not coalescing.  We're
270554e4ee71SNavdeep Parhar  * willing to use upto 2 hardware descriptors which means a maximum of 96 bytes
270654e4ee71SNavdeep Parhar  * of immediate data.
270754e4ee71SNavdeep Parhar  */
270854e4ee71SNavdeep Parhar #define IMM_LEN ( \
2709733b9277SNavdeep Parhar       2 * EQ_ESIZE \
271054e4ee71SNavdeep Parhar     - sizeof(struct fw_eth_tx_pkt_wr) \
271154e4ee71SNavdeep Parhar     - sizeof(struct cpl_tx_pkt_core))
271254e4ee71SNavdeep Parhar 
271354e4ee71SNavdeep Parhar /*
271454e4ee71SNavdeep Parhar  * Returns non-zero on failure, no need to cleanup anything in that case.
271554e4ee71SNavdeep Parhar  *
271654e4ee71SNavdeep Parhar  * Note 1: We always try to defrag the mbuf if required and return EFBIG only
271754e4ee71SNavdeep Parhar  * if the resulting chain still won't fit in a tx descriptor.
271854e4ee71SNavdeep Parhar  *
271954e4ee71SNavdeep Parhar  * Note 2: We'll pullup the mbuf chain if TSO is requested and the first mbuf
272054e4ee71SNavdeep Parhar  * does not have the TCP header in it.
272154e4ee71SNavdeep Parhar  */
272254e4ee71SNavdeep Parhar static int
272354e4ee71SNavdeep Parhar get_pkt_sgl(struct sge_txq *txq, struct mbuf **fp, struct sgl *sgl,
272454e4ee71SNavdeep Parhar     int sgl_only)
272554e4ee71SNavdeep Parhar {
272654e4ee71SNavdeep Parhar 	struct mbuf *m = *fp;
2727733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
272854e4ee71SNavdeep Parhar 	struct tx_map *txm;
272954e4ee71SNavdeep Parhar 	int rc, defragged = 0, n;
273054e4ee71SNavdeep Parhar 
273154e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
273254e4ee71SNavdeep Parhar 
273354e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz)
273454e4ee71SNavdeep Parhar 		sgl_only = 1;	/* Do not allow immediate data with LSO */
273554e4ee71SNavdeep Parhar 
273654e4ee71SNavdeep Parhar start:	sgl->nsegs = 0;
273754e4ee71SNavdeep Parhar 
273854e4ee71SNavdeep Parhar 	if (m->m_pkthdr.len <= IMM_LEN && !sgl_only)
273954e4ee71SNavdeep Parhar 		return (0);	/* nsegs = 0 tells caller to use imm. tx */
274054e4ee71SNavdeep Parhar 
2741733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
2742733b9277SNavdeep Parhar 	if (txmaps->map_avail == 0) {
274354e4ee71SNavdeep Parhar 		txq->no_dmamap++;
274454e4ee71SNavdeep Parhar 		return (ENOMEM);
274554e4ee71SNavdeep Parhar 	}
2746733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_pidx];
274754e4ee71SNavdeep Parhar 
274854e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz && m->m_len < 50) {
274954e4ee71SNavdeep Parhar 		*fp = m_pullup(m, 50);
275054e4ee71SNavdeep Parhar 		m = *fp;
275154e4ee71SNavdeep Parhar 		if (m == NULL)
275254e4ee71SNavdeep Parhar 			return (ENOBUFS);
275354e4ee71SNavdeep Parhar 	}
275454e4ee71SNavdeep Parhar 
2755f7dfe243SNavdeep Parhar 	rc = bus_dmamap_load_mbuf_sg(txq->tx_tag, txm->map, m, sgl->seg,
275654e4ee71SNavdeep Parhar 	    &sgl->nsegs, BUS_DMA_NOWAIT);
275754e4ee71SNavdeep Parhar 	if (rc == EFBIG && defragged == 0) {
275854e4ee71SNavdeep Parhar 		m = m_defrag(m, M_DONTWAIT);
275954e4ee71SNavdeep Parhar 		if (m == NULL)
276054e4ee71SNavdeep Parhar 			return (EFBIG);
276154e4ee71SNavdeep Parhar 
276254e4ee71SNavdeep Parhar 		defragged = 1;
276354e4ee71SNavdeep Parhar 		*fp = m;
276454e4ee71SNavdeep Parhar 		goto start;
276554e4ee71SNavdeep Parhar 	}
276654e4ee71SNavdeep Parhar 	if (rc != 0)
276754e4ee71SNavdeep Parhar 		return (rc);
276854e4ee71SNavdeep Parhar 
276954e4ee71SNavdeep Parhar 	txm->m = m;
2770733b9277SNavdeep Parhar 	txmaps->map_avail--;
2771733b9277SNavdeep Parhar 	if (++txmaps->map_pidx == txmaps->map_total)
2772733b9277SNavdeep Parhar 		txmaps->map_pidx = 0;
277354e4ee71SNavdeep Parhar 
277454e4ee71SNavdeep Parhar 	KASSERT(sgl->nsegs > 0 && sgl->nsegs <= TX_SGL_SEGS,
277554e4ee71SNavdeep Parhar 	    ("%s: bad DMA mapping (%d segments)", __func__, sgl->nsegs));
277654e4ee71SNavdeep Parhar 
277754e4ee71SNavdeep Parhar 	/*
277854e4ee71SNavdeep Parhar 	 * Store the # of flits required to hold this frame's SGL in nflits.  An
277954e4ee71SNavdeep Parhar 	 * SGL has a (ULPTX header + len0, addr0) tuple optionally followed by
278054e4ee71SNavdeep Parhar 	 * multiple (len0 + len1, addr0, addr1) tuples.  If addr1 is not used
278154e4ee71SNavdeep Parhar 	 * then len1 must be set to 0.
278254e4ee71SNavdeep Parhar 	 */
278354e4ee71SNavdeep Parhar 	n = sgl->nsegs - 1;
278454e4ee71SNavdeep Parhar 	sgl->nflits = (3 * n) / 2 + (n & 1) + 2;
278554e4ee71SNavdeep Parhar 
278654e4ee71SNavdeep Parhar 	return (0);
278754e4ee71SNavdeep Parhar }
278854e4ee71SNavdeep Parhar 
278954e4ee71SNavdeep Parhar 
279054e4ee71SNavdeep Parhar /*
279154e4ee71SNavdeep Parhar  * Releases all the txq resources used up in the specified sgl.
279254e4ee71SNavdeep Parhar  */
279354e4ee71SNavdeep Parhar static int
279454e4ee71SNavdeep Parhar free_pkt_sgl(struct sge_txq *txq, struct sgl *sgl)
279554e4ee71SNavdeep Parhar {
2796733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
279754e4ee71SNavdeep Parhar 	struct tx_map *txm;
279854e4ee71SNavdeep Parhar 
279954e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
280054e4ee71SNavdeep Parhar 
280154e4ee71SNavdeep Parhar 	if (sgl->nsegs == 0)
280254e4ee71SNavdeep Parhar 		return (0);	/* didn't use any map */
280354e4ee71SNavdeep Parhar 
2804733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
2805733b9277SNavdeep Parhar 
280654e4ee71SNavdeep Parhar 	/* 1 pkt uses exactly 1 map, back it out */
280754e4ee71SNavdeep Parhar 
2808733b9277SNavdeep Parhar 	txmaps->map_avail++;
2809733b9277SNavdeep Parhar 	if (txmaps->map_pidx > 0)
2810733b9277SNavdeep Parhar 		txmaps->map_pidx--;
281154e4ee71SNavdeep Parhar 	else
2812733b9277SNavdeep Parhar 		txmaps->map_pidx = txmaps->map_total - 1;
281354e4ee71SNavdeep Parhar 
2814733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_pidx];
2815f7dfe243SNavdeep Parhar 	bus_dmamap_unload(txq->tx_tag, txm->map);
281654e4ee71SNavdeep Parhar 	txm->m = NULL;
281754e4ee71SNavdeep Parhar 
281854e4ee71SNavdeep Parhar 	return (0);
281954e4ee71SNavdeep Parhar }
282054e4ee71SNavdeep Parhar 
282154e4ee71SNavdeep Parhar static int
282254e4ee71SNavdeep Parhar write_txpkt_wr(struct port_info *pi, struct sge_txq *txq, struct mbuf *m,
282354e4ee71SNavdeep Parhar     struct sgl *sgl)
282454e4ee71SNavdeep Parhar {
282554e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
282654e4ee71SNavdeep Parhar 	struct fw_eth_tx_pkt_wr *wr;
282754e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
282854e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
282954e4ee71SNavdeep Parhar 	uint64_t ctrl1;
2830ecb79ca4SNavdeep Parhar 	int nflits, ndesc, pktlen;
283154e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
283254e4ee71SNavdeep Parhar 	caddr_t dst;
283354e4ee71SNavdeep Parhar 
283454e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
283554e4ee71SNavdeep Parhar 
2836ecb79ca4SNavdeep Parhar 	pktlen = m->m_pkthdr.len;
2837ecb79ca4SNavdeep Parhar 
283854e4ee71SNavdeep Parhar 	/*
283954e4ee71SNavdeep Parhar 	 * Do we have enough flits to send this frame out?
284054e4ee71SNavdeep Parhar 	 */
284154e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
284254e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz) {
284354e4ee71SNavdeep Parhar 		nflits = TXPKT_LSO_WR_HDR;
28442a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
284554e4ee71SNavdeep Parhar 	} else
284654e4ee71SNavdeep Parhar 		nflits = TXPKT_WR_HDR;
284754e4ee71SNavdeep Parhar 	if (sgl->nsegs > 0)
284854e4ee71SNavdeep Parhar 		nflits += sgl->nflits;
284954e4ee71SNavdeep Parhar 	else {
2850ecb79ca4SNavdeep Parhar 		nflits += howmany(pktlen, 8);
2851ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
285254e4ee71SNavdeep Parhar 	}
285354e4ee71SNavdeep Parhar 	ndesc = howmany(nflits, 8);
285454e4ee71SNavdeep Parhar 	if (ndesc > eq->avail)
285554e4ee71SNavdeep Parhar 		return (ENOMEM);
285654e4ee71SNavdeep Parhar 
285754e4ee71SNavdeep Parhar 	/* Firmware work request header */
285854e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
285954e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
2860733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
286154e4ee71SNavdeep Parhar 	ctrl = V_FW_WR_LEN16(howmany(nflits, 2));
2862733b9277SNavdeep Parhar 	if (eq->avail == ndesc) {
2863733b9277SNavdeep Parhar 		if (!(eq->flags & EQ_CRFLUSHED)) {
286454e4ee71SNavdeep Parhar 			ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ;
28656b49a4ecSNavdeep Parhar 			eq->flags |= EQ_CRFLUSHED;
28666b49a4ecSNavdeep Parhar 		}
2867733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
2868733b9277SNavdeep Parhar 	}
28696b49a4ecSNavdeep Parhar 
287054e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
287154e4ee71SNavdeep Parhar 	wr->r3 = 0;
287254e4ee71SNavdeep Parhar 
287354e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz) {
28742a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
287554e4ee71SNavdeep Parhar 		struct ether_header *eh;
2876a1ea9a82SNavdeep Parhar 		void *l3hdr;
2877a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
287854e4ee71SNavdeep Parhar 		struct tcphdr *tcp;
2879a1ea9a82SNavdeep Parhar #endif
2880a1ea9a82SNavdeep Parhar 		uint16_t eh_type;
288154e4ee71SNavdeep Parhar 
288254e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
288354e4ee71SNavdeep Parhar 		    F_LSO_LAST_SLICE;
288454e4ee71SNavdeep Parhar 
288554e4ee71SNavdeep Parhar 		eh = mtod(m, struct ether_header *);
2886a1ea9a82SNavdeep Parhar 		eh_type = ntohs(eh->ether_type);
2887a1ea9a82SNavdeep Parhar 		if (eh_type == ETHERTYPE_VLAN) {
2888a1ea9a82SNavdeep Parhar 			struct ether_vlan_header *evh = (void *)eh;
2889a1ea9a82SNavdeep Parhar 
289054e4ee71SNavdeep Parhar 			ctrl |= V_LSO_ETHHDR_LEN(1);
2891a1ea9a82SNavdeep Parhar 			l3hdr = evh + 1;
2892a1ea9a82SNavdeep Parhar 			eh_type = ntohs(evh->evl_proto);
289354e4ee71SNavdeep Parhar 		} else
2894a1ea9a82SNavdeep Parhar 			l3hdr = eh + 1;
2895a1ea9a82SNavdeep Parhar 
2896a1ea9a82SNavdeep Parhar 		switch (eh_type) {
2897a1ea9a82SNavdeep Parhar #ifdef INET6
2898a1ea9a82SNavdeep Parhar 		case ETHERTYPE_IPV6:
2899a1ea9a82SNavdeep Parhar 		{
2900a1ea9a82SNavdeep Parhar 			struct ip6_hdr *ip6 = l3hdr;
2901a1ea9a82SNavdeep Parhar 
2902a1ea9a82SNavdeep Parhar 			/*
2903a1ea9a82SNavdeep Parhar 			 * XXX-BZ For now we do not pretend to support
2904a1ea9a82SNavdeep Parhar 			 * IPv6 extension headers.
2905a1ea9a82SNavdeep Parhar 			 */
2906a1ea9a82SNavdeep Parhar 			KASSERT(ip6->ip6_nxt == IPPROTO_TCP, ("%s: CSUM_TSO "
2907a1ea9a82SNavdeep Parhar 			    "with ip6_nxt != TCP: %u", __func__, ip6->ip6_nxt));
2908a1ea9a82SNavdeep Parhar 			tcp = (struct tcphdr *)(ip6 + 1);
2909a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
2910a1ea9a82SNavdeep Parhar 			ctrl |= V_LSO_IPHDR_LEN(sizeof(*ip6) >> 2) |
2911a1ea9a82SNavdeep Parhar 			    V_LSO_TCPHDR_LEN(tcp->th_off);
2912a1ea9a82SNavdeep Parhar 			break;
2913a1ea9a82SNavdeep Parhar 		}
2914a1ea9a82SNavdeep Parhar #endif
2915a1ea9a82SNavdeep Parhar #ifdef INET
2916a1ea9a82SNavdeep Parhar 		case ETHERTYPE_IP:
2917a1ea9a82SNavdeep Parhar 		{
2918a1ea9a82SNavdeep Parhar 			struct ip *ip = l3hdr;
291954e4ee71SNavdeep Parhar 
292054e4ee71SNavdeep Parhar 			tcp = (void *)((uintptr_t)ip + ip->ip_hl * 4);
292154e4ee71SNavdeep Parhar 			ctrl |= V_LSO_IPHDR_LEN(ip->ip_hl) |
292254e4ee71SNavdeep Parhar 			    V_LSO_TCPHDR_LEN(tcp->th_off);
2923a1ea9a82SNavdeep Parhar 			break;
2924a1ea9a82SNavdeep Parhar 		}
2925a1ea9a82SNavdeep Parhar #endif
2926a1ea9a82SNavdeep Parhar 		default:
2927a1ea9a82SNavdeep Parhar 			panic("%s: CSUM_TSO but no supported IP version "
2928a1ea9a82SNavdeep Parhar 			    "(0x%04x)", __func__, eh_type);
2929a1ea9a82SNavdeep Parhar 		}
293054e4ee71SNavdeep Parhar 
293154e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
293254e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
293354e4ee71SNavdeep Parhar 		lso->mss = htobe16(m->m_pkthdr.tso_segsz);
293454e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
2935ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
293654e4ee71SNavdeep Parhar 
293754e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
293854e4ee71SNavdeep Parhar 
293954e4ee71SNavdeep Parhar 		txq->tso_wrs++;
294054e4ee71SNavdeep Parhar 	} else
294154e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
294254e4ee71SNavdeep Parhar 
294354e4ee71SNavdeep Parhar 	/* Checksum offload */
294454e4ee71SNavdeep Parhar 	ctrl1 = 0;
294554e4ee71SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & CSUM_IP))
294654e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
29479600bf00SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
29489600bf00SNavdeep Parhar 	    CSUM_TCP_IPV6)))
294954e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
29509600bf00SNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
29519600bf00SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6))
295254e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
295354e4ee71SNavdeep Parhar 
295454e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
295554e4ee71SNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
295654e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
295754e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
295854e4ee71SNavdeep Parhar 	}
295954e4ee71SNavdeep Parhar 
296054e4ee71SNavdeep Parhar 	/* CPL header */
296154e4ee71SNavdeep Parhar 	cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
296254e4ee71SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf));
296354e4ee71SNavdeep Parhar 	cpl->pack = 0;
2964ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
296554e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
296654e4ee71SNavdeep Parhar 
296754e4ee71SNavdeep Parhar 	/* Software descriptor */
2968f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
296954e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
297054e4ee71SNavdeep Parhar 
297154e4ee71SNavdeep Parhar 	eq->pending += ndesc;
297254e4ee71SNavdeep Parhar 	eq->avail -= ndesc;
297354e4ee71SNavdeep Parhar 	eq->pidx += ndesc;
297454e4ee71SNavdeep Parhar 	if (eq->pidx >= eq->cap)
297554e4ee71SNavdeep Parhar 		eq->pidx -= eq->cap;
297654e4ee71SNavdeep Parhar 
297754e4ee71SNavdeep Parhar 	/* SGL */
297854e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
297954e4ee71SNavdeep Parhar 	if (sgl->nsegs > 0) {
2980f7dfe243SNavdeep Parhar 		txsd->credits = 1;
298154e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
298254e4ee71SNavdeep Parhar 		write_sgl_to_txd(eq, sgl, &dst);
298354e4ee71SNavdeep Parhar 	} else {
2984f7dfe243SNavdeep Parhar 		txsd->credits = 0;
298554e4ee71SNavdeep Parhar 		txq->imm_wrs++;
298654e4ee71SNavdeep Parhar 		for (; m; m = m->m_next) {
298754e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
2988ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
2989ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
2990ecb79ca4SNavdeep Parhar #endif
299154e4ee71SNavdeep Parhar 		}
2992ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
2993ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
2994ecb79ca4SNavdeep Parhar #endif
2995ecb79ca4SNavdeep Parhar 
299654e4ee71SNavdeep Parhar 	}
299754e4ee71SNavdeep Parhar 
299854e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
299954e4ee71SNavdeep Parhar 	return (0);
300054e4ee71SNavdeep Parhar }
300154e4ee71SNavdeep Parhar 
300254e4ee71SNavdeep Parhar /*
300354e4ee71SNavdeep Parhar  * Returns 0 to indicate that m has been accepted into a coalesced tx work
300454e4ee71SNavdeep Parhar  * request.  It has either been folded into txpkts or txpkts was flushed and m
300554e4ee71SNavdeep Parhar  * has started a new coalesced work request (as the first frame in a fresh
300654e4ee71SNavdeep Parhar  * txpkts).
300754e4ee71SNavdeep Parhar  *
300854e4ee71SNavdeep Parhar  * Returns non-zero to indicate a failure - caller is responsible for
300954e4ee71SNavdeep Parhar  * transmitting m, if there was anything in txpkts it has been flushed.
301054e4ee71SNavdeep Parhar  */
301154e4ee71SNavdeep Parhar static int
301254e4ee71SNavdeep Parhar add_to_txpkts(struct port_info *pi, struct sge_txq *txq, struct txpkts *txpkts,
301354e4ee71SNavdeep Parhar     struct mbuf *m, struct sgl *sgl)
301454e4ee71SNavdeep Parhar {
301554e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
301654e4ee71SNavdeep Parhar 	int can_coalesce;
301754e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
301854e4ee71SNavdeep Parhar 	int flits;
301954e4ee71SNavdeep Parhar 
302054e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
302154e4ee71SNavdeep Parhar 
3022733b9277SNavdeep Parhar 	KASSERT(sgl->nsegs, ("%s: can't coalesce imm data", __func__));
3023733b9277SNavdeep Parhar 
302454e4ee71SNavdeep Parhar 	if (txpkts->npkt > 0) {
302554e4ee71SNavdeep Parhar 		flits = TXPKTS_PKT_HDR + sgl->nflits;
302654e4ee71SNavdeep Parhar 		can_coalesce = m->m_pkthdr.tso_segsz == 0 &&
302754e4ee71SNavdeep Parhar 		    txpkts->nflits + flits <= TX_WR_FLITS &&
302854e4ee71SNavdeep Parhar 		    txpkts->nflits + flits <= eq->avail * 8 &&
302954e4ee71SNavdeep Parhar 		    txpkts->plen + m->m_pkthdr.len < 65536;
303054e4ee71SNavdeep Parhar 
303154e4ee71SNavdeep Parhar 		if (can_coalesce) {
303254e4ee71SNavdeep Parhar 			txpkts->npkt++;
303354e4ee71SNavdeep Parhar 			txpkts->nflits += flits;
303454e4ee71SNavdeep Parhar 			txpkts->plen += m->m_pkthdr.len;
303554e4ee71SNavdeep Parhar 
3036f7dfe243SNavdeep Parhar 			txsd = &txq->sdesc[eq->pidx];
3037f7dfe243SNavdeep Parhar 			txsd->credits++;
303854e4ee71SNavdeep Parhar 
303954e4ee71SNavdeep Parhar 			return (0);
304054e4ee71SNavdeep Parhar 		}
304154e4ee71SNavdeep Parhar 
304254e4ee71SNavdeep Parhar 		/*
304354e4ee71SNavdeep Parhar 		 * Couldn't coalesce m into txpkts.  The first order of business
304454e4ee71SNavdeep Parhar 		 * is to send txpkts on its way.  Then we'll revisit m.
304554e4ee71SNavdeep Parhar 		 */
304654e4ee71SNavdeep Parhar 		write_txpkts_wr(txq, txpkts);
304754e4ee71SNavdeep Parhar 	}
304854e4ee71SNavdeep Parhar 
304954e4ee71SNavdeep Parhar 	/*
305054e4ee71SNavdeep Parhar 	 * Check if we can start a new coalesced tx work request with m as
305154e4ee71SNavdeep Parhar 	 * the first packet in it.
305254e4ee71SNavdeep Parhar 	 */
305354e4ee71SNavdeep Parhar 
305454e4ee71SNavdeep Parhar 	KASSERT(txpkts->npkt == 0, ("%s: txpkts not empty", __func__));
305554e4ee71SNavdeep Parhar 
305654e4ee71SNavdeep Parhar 	flits = TXPKTS_WR_HDR + sgl->nflits;
305754e4ee71SNavdeep Parhar 	can_coalesce = m->m_pkthdr.tso_segsz == 0 &&
305854e4ee71SNavdeep Parhar 	    flits <= eq->avail * 8 && flits <= TX_WR_FLITS;
305954e4ee71SNavdeep Parhar 
306054e4ee71SNavdeep Parhar 	if (can_coalesce == 0)
306154e4ee71SNavdeep Parhar 		return (EINVAL);
306254e4ee71SNavdeep Parhar 
306354e4ee71SNavdeep Parhar 	/*
306454e4ee71SNavdeep Parhar 	 * Start a fresh coalesced tx WR with m as the first frame in it.
306554e4ee71SNavdeep Parhar 	 */
306654e4ee71SNavdeep Parhar 	txpkts->npkt = 1;
306754e4ee71SNavdeep Parhar 	txpkts->nflits = flits;
306854e4ee71SNavdeep Parhar 	txpkts->flitp = &eq->desc[eq->pidx].flit[2];
306954e4ee71SNavdeep Parhar 	txpkts->plen = m->m_pkthdr.len;
307054e4ee71SNavdeep Parhar 
3071f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
3072f7dfe243SNavdeep Parhar 	txsd->credits = 1;
307354e4ee71SNavdeep Parhar 
307454e4ee71SNavdeep Parhar 	return (0);
307554e4ee71SNavdeep Parhar }
307654e4ee71SNavdeep Parhar 
307754e4ee71SNavdeep Parhar /*
307854e4ee71SNavdeep Parhar  * Note that write_txpkts_wr can never run out of hardware descriptors (but
307954e4ee71SNavdeep Parhar  * write_txpkt_wr can).  add_to_txpkts ensures that a frame is accepted for
308054e4ee71SNavdeep Parhar  * coalescing only if sufficient hardware descriptors are available.
308154e4ee71SNavdeep Parhar  */
308254e4ee71SNavdeep Parhar static void
308354e4ee71SNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct txpkts *txpkts)
308454e4ee71SNavdeep Parhar {
308554e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
308654e4ee71SNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;
308754e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
308854e4ee71SNavdeep Parhar 	uint32_t ctrl;
308954e4ee71SNavdeep Parhar 	int ndesc;
309054e4ee71SNavdeep Parhar 
309154e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
309254e4ee71SNavdeep Parhar 
309354e4ee71SNavdeep Parhar 	ndesc = howmany(txpkts->nflits, 8);
309454e4ee71SNavdeep Parhar 
309554e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
3096733b9277SNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
309754e4ee71SNavdeep Parhar 	ctrl = V_FW_WR_LEN16(howmany(txpkts->nflits, 2));
3098733b9277SNavdeep Parhar 	if (eq->avail == ndesc) {
3099733b9277SNavdeep Parhar 		if (!(eq->flags & EQ_CRFLUSHED)) {
310054e4ee71SNavdeep Parhar 			ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ;
31016b49a4ecSNavdeep Parhar 			eq->flags |= EQ_CRFLUSHED;
31026b49a4ecSNavdeep Parhar 		}
3103733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
3104733b9277SNavdeep Parhar 	}
310554e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
310654e4ee71SNavdeep Parhar 	wr->plen = htobe16(txpkts->plen);
310754e4ee71SNavdeep Parhar 	wr->npkt = txpkts->npkt;
3108b400f1eaSNavdeep Parhar 	wr->r3 = wr->type = 0;
310954e4ee71SNavdeep Parhar 
311054e4ee71SNavdeep Parhar 	/* Everything else already written */
311154e4ee71SNavdeep Parhar 
3112f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
311354e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
311454e4ee71SNavdeep Parhar 
31156b49a4ecSNavdeep Parhar 	KASSERT(eq->avail >= ndesc, ("%s: out of descriptors", __func__));
311654e4ee71SNavdeep Parhar 
311754e4ee71SNavdeep Parhar 	eq->pending += ndesc;
311854e4ee71SNavdeep Parhar 	eq->avail -= ndesc;
311954e4ee71SNavdeep Parhar 	eq->pidx += ndesc;
312054e4ee71SNavdeep Parhar 	if (eq->pidx >= eq->cap)
312154e4ee71SNavdeep Parhar 		eq->pidx -= eq->cap;
312254e4ee71SNavdeep Parhar 
312354e4ee71SNavdeep Parhar 	txq->txpkts_pkts += txpkts->npkt;
312454e4ee71SNavdeep Parhar 	txq->txpkts_wrs++;
312554e4ee71SNavdeep Parhar 	txpkts->npkt = 0;	/* emptied */
312654e4ee71SNavdeep Parhar }
312754e4ee71SNavdeep Parhar 
312854e4ee71SNavdeep Parhar static inline void
312954e4ee71SNavdeep Parhar write_ulp_cpl_sgl(struct port_info *pi, struct sge_txq *txq,
313054e4ee71SNavdeep Parhar     struct txpkts *txpkts, struct mbuf *m, struct sgl *sgl)
313154e4ee71SNavdeep Parhar {
313254e4ee71SNavdeep Parhar 	struct ulp_txpkt *ulpmc;
313354e4ee71SNavdeep Parhar 	struct ulptx_idata *ulpsc;
313454e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
313554e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
313654e4ee71SNavdeep Parhar 	uintptr_t flitp, start, end;
313754e4ee71SNavdeep Parhar 	uint64_t ctrl;
313854e4ee71SNavdeep Parhar 	caddr_t dst;
313954e4ee71SNavdeep Parhar 
314054e4ee71SNavdeep Parhar 	KASSERT(txpkts->npkt > 0, ("%s: txpkts is empty", __func__));
314154e4ee71SNavdeep Parhar 
314254e4ee71SNavdeep Parhar 	start = (uintptr_t)eq->desc;
314354e4ee71SNavdeep Parhar 	end = (uintptr_t)eq->spg;
314454e4ee71SNavdeep Parhar 
314554e4ee71SNavdeep Parhar 	/* Checksum offload */
314654e4ee71SNavdeep Parhar 	ctrl = 0;
314754e4ee71SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & CSUM_IP))
314854e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_IPCSUM_DIS;
314954e4ee71SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)))
315054e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_L4CSUM_DIS;
315154e4ee71SNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP))
315254e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
315354e4ee71SNavdeep Parhar 
315454e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
315554e4ee71SNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
315654e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
315754e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
315854e4ee71SNavdeep Parhar 	}
315954e4ee71SNavdeep Parhar 
316054e4ee71SNavdeep Parhar 	/*
316154e4ee71SNavdeep Parhar 	 * The previous packet's SGL must have ended at a 16 byte boundary (this
316254e4ee71SNavdeep Parhar 	 * is required by the firmware/hardware).  It follows that flitp cannot
316354e4ee71SNavdeep Parhar 	 * wrap around between the ULPTX master command and ULPTX subcommand (8
316454e4ee71SNavdeep Parhar 	 * bytes each), and that it can not wrap around in the middle of the
316554e4ee71SNavdeep Parhar 	 * cpl_tx_pkt_core either.
316654e4ee71SNavdeep Parhar 	 */
316754e4ee71SNavdeep Parhar 	flitp = (uintptr_t)txpkts->flitp;
316854e4ee71SNavdeep Parhar 	KASSERT((flitp & 0xf) == 0,
316954e4ee71SNavdeep Parhar 	    ("%s: last SGL did not end at 16 byte boundary: %p",
317054e4ee71SNavdeep Parhar 	    __func__, txpkts->flitp));
317154e4ee71SNavdeep Parhar 
317254e4ee71SNavdeep Parhar 	/* ULP master command */
317354e4ee71SNavdeep Parhar 	ulpmc = (void *)flitp;
3174aa2457e1SNavdeep Parhar 	ulpmc->cmd_dest = htonl(V_ULPTX_CMD(ULP_TX_PKT) | V_ULP_TXPKT_DEST(0) |
3175aa2457e1SNavdeep Parhar 	    V_ULP_TXPKT_FID(eq->iqid));
317654e4ee71SNavdeep Parhar 	ulpmc->len = htonl(howmany(sizeof(*ulpmc) + sizeof(*ulpsc) +
317754e4ee71SNavdeep Parhar 	    sizeof(*cpl) + 8 * sgl->nflits, 16));
317854e4ee71SNavdeep Parhar 
317954e4ee71SNavdeep Parhar 	/* ULP subcommand */
318054e4ee71SNavdeep Parhar 	ulpsc = (void *)(ulpmc + 1);
318154e4ee71SNavdeep Parhar 	ulpsc->cmd_more = htobe32(V_ULPTX_CMD((u32)ULP_TX_SC_IMM) |
318254e4ee71SNavdeep Parhar 	    F_ULP_TX_SC_MORE);
318354e4ee71SNavdeep Parhar 	ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
318454e4ee71SNavdeep Parhar 
318554e4ee71SNavdeep Parhar 	flitp += sizeof(*ulpmc) + sizeof(*ulpsc);
318654e4ee71SNavdeep Parhar 	if (flitp == end)
318754e4ee71SNavdeep Parhar 		flitp = start;
318854e4ee71SNavdeep Parhar 
318954e4ee71SNavdeep Parhar 	/* CPL_TX_PKT */
319054e4ee71SNavdeep Parhar 	cpl = (void *)flitp;
319154e4ee71SNavdeep Parhar 	cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
319254e4ee71SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf));
319354e4ee71SNavdeep Parhar 	cpl->pack = 0;
319454e4ee71SNavdeep Parhar 	cpl->len = htobe16(m->m_pkthdr.len);
319554e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl);
319654e4ee71SNavdeep Parhar 
319754e4ee71SNavdeep Parhar 	flitp += sizeof(*cpl);
319854e4ee71SNavdeep Parhar 	if (flitp == end)
319954e4ee71SNavdeep Parhar 		flitp = start;
320054e4ee71SNavdeep Parhar 
320154e4ee71SNavdeep Parhar 	/* SGL for this frame */
320254e4ee71SNavdeep Parhar 	dst = (caddr_t)flitp;
320354e4ee71SNavdeep Parhar 	txpkts->nflits += write_sgl_to_txd(eq, sgl, &dst);
320454e4ee71SNavdeep Parhar 	txpkts->flitp = (void *)dst;
320554e4ee71SNavdeep Parhar 
320654e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)dst & 0xf) == 0,
320754e4ee71SNavdeep Parhar 	    ("%s: SGL ends at %p (not a 16 byte boundary)", __func__, dst));
320854e4ee71SNavdeep Parhar }
320954e4ee71SNavdeep Parhar 
321054e4ee71SNavdeep Parhar /*
321154e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
321254e4ee71SNavdeep Parhar  * add a 0 filled flit at the end.  It returns 1 in that case.
321354e4ee71SNavdeep Parhar  */
321454e4ee71SNavdeep Parhar static int
321554e4ee71SNavdeep Parhar write_sgl_to_txd(struct sge_eq *eq, struct sgl *sgl, caddr_t *to)
321654e4ee71SNavdeep Parhar {
321754e4ee71SNavdeep Parhar 	__be64 *flitp, *end;
321854e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
321954e4ee71SNavdeep Parhar 	bus_dma_segment_t *seg;
322054e4ee71SNavdeep Parhar 	int i, padded;
322154e4ee71SNavdeep Parhar 
322254e4ee71SNavdeep Parhar 	KASSERT(sgl->nsegs > 0 && sgl->nflits > 0,
322354e4ee71SNavdeep Parhar 	    ("%s: bad SGL - nsegs=%d, nflits=%d",
322454e4ee71SNavdeep Parhar 	    __func__, sgl->nsegs, sgl->nflits));
322554e4ee71SNavdeep Parhar 
322654e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
322754e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
322854e4ee71SNavdeep Parhar 
322954e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
323054e4ee71SNavdeep Parhar 	end = flitp + sgl->nflits;
323154e4ee71SNavdeep Parhar 	seg = &sgl->seg[0];
323254e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
323354e4ee71SNavdeep Parhar 
323454e4ee71SNavdeep Parhar 	/*
323554e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
323654e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
323754e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
323854e4ee71SNavdeep Parhar 	 */
323954e4ee71SNavdeep Parhar 
324054e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
324154e4ee71SNavdeep Parhar 	    V_ULPTX_NSGE(sgl->nsegs));
324254e4ee71SNavdeep Parhar 	usgl->len0 = htobe32(seg->ds_len);
324354e4ee71SNavdeep Parhar 	usgl->addr0 = htobe64(seg->ds_addr);
324454e4ee71SNavdeep Parhar 	seg++;
324554e4ee71SNavdeep Parhar 
324654e4ee71SNavdeep Parhar 	if ((uintptr_t)end <= (uintptr_t)eq->spg) {
324754e4ee71SNavdeep Parhar 
324854e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
324954e4ee71SNavdeep Parhar 
325054e4ee71SNavdeep Parhar 		for (i = 0; i < sgl->nsegs - 1; i++, seg++) {
325154e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ds_len);
325254e4ee71SNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ds_addr);
325354e4ee71SNavdeep Parhar 		}
325454e4ee71SNavdeep Parhar 		if (i & 1)
325554e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
325654e4ee71SNavdeep Parhar 	} else {
325754e4ee71SNavdeep Parhar 
325854e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
325954e4ee71SNavdeep Parhar 
326054e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
326154e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
326254e4ee71SNavdeep Parhar 		for (i = 0; i < sgl->nflits - 2; i++) {
326354e4ee71SNavdeep Parhar 			if ((uintptr_t)flitp == (uintptr_t)eq->spg)
326454e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
326554e4ee71SNavdeep Parhar 			*flitp++ = get_flit(seg, sgl->nsegs - 1, i);
326654e4ee71SNavdeep Parhar 		}
326754e4ee71SNavdeep Parhar 		end = flitp;
326854e4ee71SNavdeep Parhar 	}
326954e4ee71SNavdeep Parhar 
327054e4ee71SNavdeep Parhar 	if ((uintptr_t)end & 0xf) {
327154e4ee71SNavdeep Parhar 		*(uint64_t *)end = 0;
327254e4ee71SNavdeep Parhar 		end++;
327354e4ee71SNavdeep Parhar 		padded = 1;
327454e4ee71SNavdeep Parhar 	} else
327554e4ee71SNavdeep Parhar 		padded = 0;
327654e4ee71SNavdeep Parhar 
327754e4ee71SNavdeep Parhar 	if ((uintptr_t)end == (uintptr_t)eq->spg)
327854e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
327954e4ee71SNavdeep Parhar 	else
328054e4ee71SNavdeep Parhar 		*to = (void *)end;
328154e4ee71SNavdeep Parhar 
328254e4ee71SNavdeep Parhar 	return (padded);
328354e4ee71SNavdeep Parhar }
328454e4ee71SNavdeep Parhar 
328554e4ee71SNavdeep Parhar static inline void
328654e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
328754e4ee71SNavdeep Parhar {
328809fe6320SNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <= (uintptr_t)eq->spg)) {
328954e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
329054e4ee71SNavdeep Parhar 		(*to) += len;
329154e4ee71SNavdeep Parhar 	} else {
329254e4ee71SNavdeep Parhar 		int portion = (uintptr_t)eq->spg - (uintptr_t)(*to);
329354e4ee71SNavdeep Parhar 
329454e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
329554e4ee71SNavdeep Parhar 		from += portion;
329654e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
329754e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
329854e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
329954e4ee71SNavdeep Parhar 	}
330054e4ee71SNavdeep Parhar }
330154e4ee71SNavdeep Parhar 
330254e4ee71SNavdeep Parhar static inline void
3303f7dfe243SNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq)
330454e4ee71SNavdeep Parhar {
330554e4ee71SNavdeep Parhar 	wmb();
330654e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL),
330754e4ee71SNavdeep Parhar 	    V_QID(eq->cntxt_id) | V_PIDX(eq->pending));
330854e4ee71SNavdeep Parhar 	eq->pending = 0;
330954e4ee71SNavdeep Parhar }
331054e4ee71SNavdeep Parhar 
3311e874ff7aSNavdeep Parhar static inline int
3312e874ff7aSNavdeep Parhar reclaimable(struct sge_eq *eq)
331354e4ee71SNavdeep Parhar {
3314e874ff7aSNavdeep Parhar 	unsigned int cidx;
331554e4ee71SNavdeep Parhar 
331654e4ee71SNavdeep Parhar 	cidx = eq->spg->cidx;	/* stable snapshot */
3317733b9277SNavdeep Parhar 	cidx = be16toh(cidx);
331854e4ee71SNavdeep Parhar 
331954e4ee71SNavdeep Parhar 	if (cidx >= eq->cidx)
3320e874ff7aSNavdeep Parhar 		return (cidx - eq->cidx);
332154e4ee71SNavdeep Parhar 	else
3322e874ff7aSNavdeep Parhar 		return (cidx + eq->cap - eq->cidx);
3323e874ff7aSNavdeep Parhar }
332454e4ee71SNavdeep Parhar 
3325e874ff7aSNavdeep Parhar /*
3326e874ff7aSNavdeep Parhar  * There are "can_reclaim" tx descriptors ready to be reclaimed.  Reclaim as
3327e874ff7aSNavdeep Parhar  * many as possible but stop when there are around "n" mbufs to free.
3328e874ff7aSNavdeep Parhar  *
3329e874ff7aSNavdeep Parhar  * The actual number reclaimed is provided as the return value.
3330e874ff7aSNavdeep Parhar  */
3331e874ff7aSNavdeep Parhar static int
3332f7dfe243SNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, int can_reclaim, int n)
3333e874ff7aSNavdeep Parhar {
3334e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
3335733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
3336e874ff7aSNavdeep Parhar 	struct tx_map *txm;
3337e874ff7aSNavdeep Parhar 	unsigned int reclaimed, maps;
3338f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
333954e4ee71SNavdeep Parhar 
3340733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
3341e874ff7aSNavdeep Parhar 
3342e874ff7aSNavdeep Parhar 	if (can_reclaim == 0)
3343e874ff7aSNavdeep Parhar 		can_reclaim = reclaimable(eq);
334454e4ee71SNavdeep Parhar 
334554e4ee71SNavdeep Parhar 	maps = reclaimed = 0;
3346e874ff7aSNavdeep Parhar 	while (can_reclaim && maps < n) {
334754e4ee71SNavdeep Parhar 		int ndesc;
334854e4ee71SNavdeep Parhar 
3349f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
335054e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
335154e4ee71SNavdeep Parhar 
335254e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
335354e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
335454e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
335554e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
335654e4ee71SNavdeep Parhar 
3357f7dfe243SNavdeep Parhar 		maps += txsd->credits;
3358e874ff7aSNavdeep Parhar 
335954e4ee71SNavdeep Parhar 		reclaimed += ndesc;
336054e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
336154e4ee71SNavdeep Parhar 
3362e874ff7aSNavdeep Parhar 		eq->cidx += ndesc;
3363e874ff7aSNavdeep Parhar 		if (__predict_false(eq->cidx >= eq->cap))
3364e874ff7aSNavdeep Parhar 			eq->cidx -= eq->cap;
3365e874ff7aSNavdeep Parhar 	}
3366e874ff7aSNavdeep Parhar 
3367733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
3368733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_cidx];
3369e874ff7aSNavdeep Parhar 	if (maps)
3370e874ff7aSNavdeep Parhar 		prefetch(txm->m);
337154e4ee71SNavdeep Parhar 
337254e4ee71SNavdeep Parhar 	eq->avail += reclaimed;
337354e4ee71SNavdeep Parhar 	KASSERT(eq->avail < eq->cap,	/* avail tops out at (cap - 1) */
337454e4ee71SNavdeep Parhar 	    ("%s: too many descriptors available", __func__));
337554e4ee71SNavdeep Parhar 
3376733b9277SNavdeep Parhar 	txmaps->map_avail += maps;
3377733b9277SNavdeep Parhar 	KASSERT(txmaps->map_avail <= txmaps->map_total,
337854e4ee71SNavdeep Parhar 	    ("%s: too many maps available", __func__));
337954e4ee71SNavdeep Parhar 
338054e4ee71SNavdeep Parhar 	while (maps--) {
3381e874ff7aSNavdeep Parhar 		struct tx_map *next;
3382e874ff7aSNavdeep Parhar 
3383e874ff7aSNavdeep Parhar 		next = txm + 1;
3384733b9277SNavdeep Parhar 		if (__predict_false(txmaps->map_cidx + 1 == txmaps->map_total))
3385733b9277SNavdeep Parhar 			next = txmaps->maps;
3386e874ff7aSNavdeep Parhar 		prefetch(next->m);
338754e4ee71SNavdeep Parhar 
3388f7dfe243SNavdeep Parhar 		bus_dmamap_unload(txq->tx_tag, txm->map);
338954e4ee71SNavdeep Parhar 		m_freem(txm->m);
339054e4ee71SNavdeep Parhar 		txm->m = NULL;
339154e4ee71SNavdeep Parhar 
3392e874ff7aSNavdeep Parhar 		txm = next;
3393733b9277SNavdeep Parhar 		if (__predict_false(++txmaps->map_cidx == txmaps->map_total))
3394733b9277SNavdeep Parhar 			txmaps->map_cidx = 0;
339554e4ee71SNavdeep Parhar 	}
339654e4ee71SNavdeep Parhar 
339754e4ee71SNavdeep Parhar 	return (reclaimed);
339854e4ee71SNavdeep Parhar }
339954e4ee71SNavdeep Parhar 
340054e4ee71SNavdeep Parhar static void
340154e4ee71SNavdeep Parhar write_eqflush_wr(struct sge_eq *eq)
340254e4ee71SNavdeep Parhar {
340354e4ee71SNavdeep Parhar 	struct fw_eq_flush_wr *wr;
340454e4ee71SNavdeep Parhar 
340554e4ee71SNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
340654e4ee71SNavdeep Parhar 	KASSERT(eq->avail > 0, ("%s: no descriptors left.", __func__));
3407733b9277SNavdeep Parhar 	KASSERT(!(eq->flags & EQ_CRFLUSHED), ("%s: flushed already", __func__));
340854e4ee71SNavdeep Parhar 
340954e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
341054e4ee71SNavdeep Parhar 	bzero(wr, sizeof(*wr));
341154e4ee71SNavdeep Parhar 	wr->opcode = FW_EQ_FLUSH_WR;
341254e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(sizeof(*wr) / 16) |
341354e4ee71SNavdeep Parhar 	    F_FW_WR_EQUEQ | F_FW_WR_EQUIQ);
341454e4ee71SNavdeep Parhar 
3415733b9277SNavdeep Parhar 	eq->flags |= (EQ_CRFLUSHED | EQ_STALLED);
341654e4ee71SNavdeep Parhar 	eq->pending++;
341754e4ee71SNavdeep Parhar 	eq->avail--;
341854e4ee71SNavdeep Parhar 	if (++eq->pidx == eq->cap)
341954e4ee71SNavdeep Parhar 		eq->pidx = 0;
342054e4ee71SNavdeep Parhar }
342154e4ee71SNavdeep Parhar 
342254e4ee71SNavdeep Parhar static __be64
342354e4ee71SNavdeep Parhar get_flit(bus_dma_segment_t *sgl, int nsegs, int idx)
342454e4ee71SNavdeep Parhar {
342554e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
342654e4ee71SNavdeep Parhar 
342754e4ee71SNavdeep Parhar 	switch (idx % 3) {
342854e4ee71SNavdeep Parhar 	case 0: {
342954e4ee71SNavdeep Parhar 		__be64 rc;
343054e4ee71SNavdeep Parhar 
343154e4ee71SNavdeep Parhar 		rc = htobe32(sgl[i].ds_len);
343254e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
343354e4ee71SNavdeep Parhar 			rc |= (uint64_t)htobe32(sgl[i + 1].ds_len) << 32;
343454e4ee71SNavdeep Parhar 
343554e4ee71SNavdeep Parhar 		return (rc);
343654e4ee71SNavdeep Parhar 	}
343754e4ee71SNavdeep Parhar 	case 1:
343854e4ee71SNavdeep Parhar 		return htobe64(sgl[i].ds_addr);
343954e4ee71SNavdeep Parhar 	case 2:
344054e4ee71SNavdeep Parhar 		return htobe64(sgl[i + 1].ds_addr);
344154e4ee71SNavdeep Parhar 	}
344254e4ee71SNavdeep Parhar 
344354e4ee71SNavdeep Parhar 	return (0);
344454e4ee71SNavdeep Parhar }
344554e4ee71SNavdeep Parhar 
344654e4ee71SNavdeep Parhar static void
3447733b9277SNavdeep Parhar set_fl_tag_idx(struct sge_fl *fl, int bufsize)
344854e4ee71SNavdeep Parhar {
344954e4ee71SNavdeep Parhar 	int i;
345054e4ee71SNavdeep Parhar 
345154e4ee71SNavdeep Parhar 	for (i = 0; i < FL_BUF_SIZES - 1; i++) {
3452733b9277SNavdeep Parhar 		if (FL_BUF_SIZE(i) >= bufsize)
345354e4ee71SNavdeep Parhar 			break;
345454e4ee71SNavdeep Parhar 	}
345554e4ee71SNavdeep Parhar 
345654e4ee71SNavdeep Parhar 	fl->tag_idx = i;
345754e4ee71SNavdeep Parhar }
3458ecb79ca4SNavdeep Parhar 
3459733b9277SNavdeep Parhar static void
3460733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
3461ecb79ca4SNavdeep Parhar {
3462733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
3463733b9277SNavdeep Parhar 	FL_LOCK(fl);
3464733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
3465733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
3466733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
3467733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
3468733b9277SNavdeep Parhar 	}
3469733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
3470733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
3471733b9277SNavdeep Parhar }
3472ecb79ca4SNavdeep Parhar 
3473733b9277SNavdeep Parhar static int
3474733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
3475733b9277SNavdeep Parhar     struct mbuf *m)
3476733b9277SNavdeep Parhar {
3477733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
3478733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
3479733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
3480733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
3481733b9277SNavdeep Parhar 	struct sge_eq *eq;
3482733b9277SNavdeep Parhar 
3483733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
3484733b9277SNavdeep Parhar 	    rss->opcode));
3485733b9277SNavdeep Parhar 
3486733b9277SNavdeep Parhar 	eq = s->eqmap[qid - s->eq_start];
3487733b9277SNavdeep Parhar 	EQ_LOCK(eq);
3488733b9277SNavdeep Parhar 	KASSERT(eq->flags & EQ_CRFLUSHED,
3489733b9277SNavdeep Parhar 	    ("%s: unsolicited egress update", __func__));
3490733b9277SNavdeep Parhar 	eq->flags &= ~EQ_CRFLUSHED;
3491733b9277SNavdeep Parhar 	eq->egr_update++;
3492733b9277SNavdeep Parhar 
3493733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_DOOMED))
3494733b9277SNavdeep Parhar 		wakeup_one(eq);
3495733b9277SNavdeep Parhar 	else if (eq->flags & EQ_STALLED && can_resume_tx(eq))
3496733b9277SNavdeep Parhar 		taskqueue_enqueue(sc->tq[eq->tx_chan], &eq->tx_task);
3497733b9277SNavdeep Parhar 	EQ_UNLOCK(eq);
3498ecb79ca4SNavdeep Parhar 
3499ecb79ca4SNavdeep Parhar 	return (0);
3500ecb79ca4SNavdeep Parhar }
3501f7dfe243SNavdeep Parhar 
3502733b9277SNavdeep Parhar static int
35031b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
350456599263SNavdeep Parhar {
35051b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
350656599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
350756599263SNavdeep Parhar 
3508733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
3509733b9277SNavdeep Parhar 	    rss->opcode));
3510733b9277SNavdeep Parhar 
35111b4cc91fSNavdeep Parhar 	return (sc->fw_msg_handler[cpl->type](sc, &cpl->data[0]));
3512f7dfe243SNavdeep Parhar }
3513af49c942SNavdeep Parhar 
3514af49c942SNavdeep Parhar static int
351556599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
3516af49c942SNavdeep Parhar {
3517af49c942SNavdeep Parhar 	uint16_t *id = arg1;
3518af49c942SNavdeep Parhar 	int i = *id;
3519af49c942SNavdeep Parhar 
3520af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
3521af49c942SNavdeep Parhar }
3522