xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision 8afd23de92768ed4c80f0c3913bf30f72635d13d)
154e4ee71SNavdeep Parhar /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  */
2954e4ee71SNavdeep Parhar 
3054e4ee71SNavdeep Parhar #include <sys/cdefs.h>
3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3254e4ee71SNavdeep Parhar 
3354e4ee71SNavdeep Parhar #include "opt_inet.h"
34a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
35bddf7343SJohn Baldwin #include "opt_kern_tls.h"
36eff62dbaSNavdeep Parhar #include "opt_ratelimit.h"
3754e4ee71SNavdeep Parhar 
3854e4ee71SNavdeep Parhar #include <sys/types.h>
39c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
4054e4ee71SNavdeep Parhar #include <sys/mbuf.h>
4154e4ee71SNavdeep Parhar #include <sys/socket.h>
4254e4ee71SNavdeep Parhar #include <sys/kernel.h>
43bddf7343SJohn Baldwin #include <sys/ktls.h>
44ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
4514a634dfSMark Johnston #include <sys/msan.h>
46ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4738035ed6SNavdeep Parhar #include <sys/sbuf.h>
48ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
49480e603cSNavdeep Parhar #include <sys/time.h>
507951040fSNavdeep Parhar #include <sys/sglist.h>
5154e4ee71SNavdeep Parhar #include <sys/sysctl.h>
52733b9277SNavdeep Parhar #include <sys/smp.h>
53bddf7343SJohn Baldwin #include <sys/socketvar.h>
5482eff304SNavdeep Parhar #include <sys/counter.h>
5554e4ee71SNavdeep Parhar #include <net/bpf.h>
5654e4ee71SNavdeep Parhar #include <net/ethernet.h>
5754e4ee71SNavdeep Parhar #include <net/if.h>
5854e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
59a4a4ad2dSNavdeep Parhar #include <net/if_vxlan.h>
6054e4ee71SNavdeep Parhar #include <netinet/in.h>
6154e4ee71SNavdeep Parhar #include <netinet/ip.h>
62a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
6354e4ee71SNavdeep Parhar #include <netinet/tcp.h>
64786099deSNavdeep Parhar #include <netinet/udp.h>
656af45170SJohn Baldwin #include <machine/in_cksum.h>
6664db8966SDimitry Andric #include <machine/md_var.h>
6738035ed6SNavdeep Parhar #include <vm/vm.h>
6838035ed6SNavdeep Parhar #include <vm/pmap.h>
69298d969cSNavdeep Parhar #ifdef DEV_NETMAP
70298d969cSNavdeep Parhar #include <machine/bus.h>
71298d969cSNavdeep Parhar #include <sys/selinfo.h>
72298d969cSNavdeep Parhar #include <net/if_var.h>
73298d969cSNavdeep Parhar #include <net/netmap.h>
74298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
75298d969cSNavdeep Parhar #endif
7654e4ee71SNavdeep Parhar 
7754e4ee71SNavdeep Parhar #include "common/common.h"
7854e4ee71SNavdeep Parhar #include "common/t4_regs.h"
7954e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
8054e4ee71SNavdeep Parhar #include "common/t4_msg.h"
81671bf2b8SNavdeep Parhar #include "t4_l2t.h"
827951040fSNavdeep Parhar #include "t4_mp_ring.h"
8354e4ee71SNavdeep Parhar 
84d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
85d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
86d14b0ac1SNavdeep Parhar #else
87d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
88d14b0ac1SNavdeep Parhar #endif
89d14b0ac1SNavdeep Parhar 
905cdaef71SJohn Baldwin /* Internal mbuf flags stored in PH_loc.eight[1]. */
91d76bbe17SJohn Baldwin #define	MC_NOMAP		0x01
925cdaef71SJohn Baldwin #define	MC_RAW_WR		0x02
93bddf7343SJohn Baldwin #define	MC_TLS			0x04
945cdaef71SJohn Baldwin 
959fb8886bSNavdeep Parhar /*
969fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
979fb8886bSNavdeep Parhar  * 0-7 are valid values.
989fb8886bSNavdeep Parhar  */
99518bca2cSNavdeep Parhar static int fl_pktshift = 0;
1002d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pktshift, CTLFLAG_RDTUN, &fl_pktshift, 0,
1012d714dbcSJohn Baldwin     "payload DMA offset in rx buffer (bytes)");
10254e4ee71SNavdeep Parhar 
1039fb8886bSNavdeep Parhar /*
1049fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
1059fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1061458bff9SNavdeep Parhar  *  0: disable padding.
1071458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
1089fb8886bSNavdeep Parhar  */
109298d969cSNavdeep Parhar int fl_pad = -1;
1102d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pad, CTLFLAG_RDTUN, &fl_pad, 0,
1112d714dbcSJohn Baldwin     "payload pad boundary (bytes)");
1129fb8886bSNavdeep Parhar 
1139fb8886bSNavdeep Parhar /*
1149fb8886bSNavdeep Parhar  * Status page length.
1159fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1169fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
1179fb8886bSNavdeep Parhar  */
11829c229e9SJohn Baldwin static int spg_len = -1;
1192d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, spg_len, CTLFLAG_RDTUN, &spg_len, 0,
1202d714dbcSJohn Baldwin     "status page size (bytes)");
1219fb8886bSNavdeep Parhar 
1229fb8886bSNavdeep Parhar /*
1239fb8886bSNavdeep Parhar  * Congestion drops.
1249fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1259fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1269fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
127df275ae5SNavdeep Parhar  *  2: both backpressure and drop.
1289fb8886bSNavdeep Parhar  */
1299fb8886bSNavdeep Parhar static int cong_drop = 0;
1302d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, cong_drop, CTLFLAG_RDTUN, &cong_drop, 0,
131df275ae5SNavdeep Parhar     "Congestion control for NIC RX queues (0 = backpressure, 1 = drop, 2 = both");
132998eb37aSNavdeep Parhar #ifdef TCP_OFFLOAD
133998eb37aSNavdeep Parhar static int ofld_cong_drop = 0;
134998eb37aSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, ofld_cong_drop, CTLFLAG_RDTUN, &ofld_cong_drop, 0,
135998eb37aSNavdeep Parhar     "Congestion control for TOE RX queues (0 = backpressure, 1 = drop, 2 = both");
136998eb37aSNavdeep Parhar #endif
13754e4ee71SNavdeep Parhar 
1381458bff9SNavdeep Parhar /*
1391458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1401458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1411458bff9SNavdeep Parhar  *  0: disable buffer packing.
1421458bff9SNavdeep Parhar  *  1: enable buffer packing.
1431458bff9SNavdeep Parhar  */
1441458bff9SNavdeep Parhar static int buffer_packing = -1;
1452d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, buffer_packing, CTLFLAG_RDTUN, &buffer_packing,
1462d714dbcSJohn Baldwin     0, "Enable buffer packing");
1471458bff9SNavdeep Parhar 
1481458bff9SNavdeep Parhar /*
1491458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1501458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
151e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
152e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1531458bff9SNavdeep Parhar  */
1541458bff9SNavdeep Parhar static int fl_pack = -1;
1552d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pack, CTLFLAG_RDTUN, &fl_pack, 0,
1562d714dbcSJohn Baldwin     "payload pack boundary (bytes)");
1571458bff9SNavdeep Parhar 
15838035ed6SNavdeep Parhar /*
15938035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
16038035ed6SNavdeep Parhar  */
16138035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
1622d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, largest_rx_cluster, CTLFLAG_RDTUN,
1632d714dbcSJohn Baldwin     &largest_rx_cluster, 0, "Largest rx cluster (bytes)");
16438035ed6SNavdeep Parhar 
16538035ed6SNavdeep Parhar /*
16638035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
16738035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
16838035ed6SNavdeep Parhar  */
16938035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
1702d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, safest_rx_cluster, CTLFLAG_RDTUN,
1712d714dbcSJohn Baldwin     &safest_rx_cluster, 0, "Safe rx cluster (bytes)");
17238035ed6SNavdeep Parhar 
173786099deSNavdeep Parhar #ifdef RATELIMIT
174786099deSNavdeep Parhar /*
175786099deSNavdeep Parhar  * Knob to control TCP timestamp rewriting, and the granularity of the tick used
176786099deSNavdeep Parhar  * for rewriting.  -1 and 0-3 are all valid values.
177786099deSNavdeep Parhar  * -1: hardware should leave the TCP timestamps alone.
178786099deSNavdeep Parhar  * 0: 1ms
179786099deSNavdeep Parhar  * 1: 100us
180786099deSNavdeep Parhar  * 2: 10us
181786099deSNavdeep Parhar  * 3: 1us
182786099deSNavdeep Parhar  */
183786099deSNavdeep Parhar static int tsclk = -1;
1842d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tsclk, CTLFLAG_RDTUN, &tsclk, 0,
1852d714dbcSJohn Baldwin     "Control TCP timestamp rewriting when using pacing");
186786099deSNavdeep Parhar 
187786099deSNavdeep Parhar static int eo_max_backlog = 1024 * 1024;
1882d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, eo_max_backlog, CTLFLAG_RDTUN, &eo_max_backlog,
1892d714dbcSJohn Baldwin     0, "Maximum backlog of ratelimited data per flow");
190786099deSNavdeep Parhar #endif
191786099deSNavdeep Parhar 
192d491f8caSNavdeep Parhar /*
193d491f8caSNavdeep Parhar  * The interrupt holdoff timers are multiplied by this value on T6+.
194d491f8caSNavdeep Parhar  * 1 and 3-17 (both inclusive) are legal values.
195d491f8caSNavdeep Parhar  */
196d491f8caSNavdeep Parhar static int tscale = 1;
1972d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tscale, CTLFLAG_RDTUN, &tscale, 0,
1982d714dbcSJohn Baldwin     "Interrupt holdoff timer scale on T6+");
199d491f8caSNavdeep Parhar 
20046f48ee5SNavdeep Parhar /*
20146f48ee5SNavdeep Parhar  * Number of LRO entries in the lro_ctrl structure per rx queue.
20246f48ee5SNavdeep Parhar  */
20346f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES;
2042d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_entries, CTLFLAG_RDTUN, &lro_entries, 0,
2052d714dbcSJohn Baldwin     "Number of LRO entries per RX queue");
20646f48ee5SNavdeep Parhar 
20746f48ee5SNavdeep Parhar /*
20846f48ee5SNavdeep Parhar  * This enables presorting of frames before they're fed into tcp_lro_rx.
20946f48ee5SNavdeep Parhar  */
21046f48ee5SNavdeep Parhar static int lro_mbufs = 0;
2112d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_mbufs, CTLFLAG_RDTUN, &lro_mbufs, 0,
2122d714dbcSJohn Baldwin     "Enable presorting of LRO frames");
21346f48ee5SNavdeep Parhar 
2147054f6ecSNavdeep Parhar static counter_u64_t pullups;
2157054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, pullups, CTLFLAG_RD, &pullups,
2167054f6ecSNavdeep Parhar     "Number of mbuf pullups performed");
2177054f6ecSNavdeep Parhar 
2187054f6ecSNavdeep Parhar static counter_u64_t defrags;
2197054f6ecSNavdeep Parhar SYSCTL_COUNTER_U64(_hw_cxgbe, OID_AUTO, defrags, CTLFLAG_RD, &defrags,
2207054f6ecSNavdeep Parhar     "Number of mbuf defrags performed");
2217054f6ecSNavdeep Parhar 
2223447df8bSNavdeep Parhar static int t4_tx_coalesce = 1;
2233447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce, CTLFLAG_RWTUN, &t4_tx_coalesce, 0,
2243447df8bSNavdeep Parhar     "tx coalescing allowed");
2253447df8bSNavdeep Parhar 
2263447df8bSNavdeep Parhar /*
2273447df8bSNavdeep Parhar  * The driver will make aggressive attempts at tx coalescing if it sees these
2283447df8bSNavdeep Parhar  * many packets eligible for coalescing in quick succession, with no more than
2293447df8bSNavdeep Parhar  * the specified gap in between the eth_tx calls that delivered the packets.
2303447df8bSNavdeep Parhar  */
2313447df8bSNavdeep Parhar static int t4_tx_coalesce_pkts = 32;
2323447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_pkts, CTLFLAG_RWTUN,
2333447df8bSNavdeep Parhar     &t4_tx_coalesce_pkts, 0,
2343447df8bSNavdeep Parhar     "# of consecutive packets (1 - 255) that will trigger tx coalescing");
2353447df8bSNavdeep Parhar static int t4_tx_coalesce_gap = 5;
2363447df8bSNavdeep Parhar SYSCTL_INT(_hw_cxgbe, OID_AUTO, tx_coalesce_gap, CTLFLAG_RWTUN,
2373447df8bSNavdeep Parhar     &t4_tx_coalesce_gap, 0, "tx gap (in microseconds)");
2387054f6ecSNavdeep Parhar 
239733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
2403098bcfcSNavdeep Parhar static int service_iq_fl(struct sge_iq *, int);
2414d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
2421486d2deSNavdeep Parhar static int eth_rx(struct adapter *, struct sge_rxq *, const struct iq_desc *,
2431486d2deSNavdeep Parhar     u_int);
24443bbae19SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int,
245c387ff00SNavdeep Parhar     int, int, int);
246e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
24790e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t,
24843bbae19SNavdeep Parhar     struct sge_iq *, char *);
249fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
25043bbae19SNavdeep Parhar     struct sysctl_ctx_list *, struct sysctl_oid *);
25143bbae19SNavdeep Parhar static void free_iq_fl(struct adapter *, struct sge_iq *, struct sge_fl *);
252348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
253348694daSNavdeep Parhar     struct sge_iq *);
254aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *,
255aa93b99aSNavdeep Parhar     struct sysctl_oid *, struct sge_fl *);
25643bbae19SNavdeep Parhar static int alloc_iq_fl_hwq(struct vi_info *, struct sge_iq *, struct sge_fl *);
25743bbae19SNavdeep Parhar static int free_iq_fl_hwq(struct adapter *, struct sge_iq *, struct sge_fl *);
258733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
25943bbae19SNavdeep Parhar static void free_fwq(struct adapter *);
26043bbae19SNavdeep Parhar static int alloc_ctrlq(struct adapter *, int);
26143bbae19SNavdeep Parhar static void free_ctrlq(struct adapter *, int);
26243bbae19SNavdeep Parhar static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int, int);
26343bbae19SNavdeep Parhar static void free_rxq(struct vi_info *, struct sge_rxq *);
26443bbae19SNavdeep Parhar static void add_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
26543bbae19SNavdeep Parhar     struct sge_rxq *);
26609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
267fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
26843bbae19SNavdeep Parhar     int);
26943bbae19SNavdeep Parhar static void free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
27043bbae19SNavdeep Parhar static void add_ofld_rxq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
27143bbae19SNavdeep Parhar     struct sge_ofld_rxq *);
272733b9277SNavdeep Parhar #endif
273733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
274fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
275eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
276fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
277733b9277SNavdeep Parhar #endif
27843bbae19SNavdeep Parhar static int alloc_eq(struct adapter *, struct sge_eq *, struct sysctl_ctx_list *,
27943bbae19SNavdeep Parhar     struct sysctl_oid *);
28043bbae19SNavdeep Parhar static void free_eq(struct adapter *, struct sge_eq *);
28143bbae19SNavdeep Parhar static void add_eq_sysctls(struct adapter *, struct sysctl_ctx_list *,
28243bbae19SNavdeep Parhar     struct sysctl_oid *, struct sge_eq *);
28343bbae19SNavdeep Parhar static int alloc_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *);
28443bbae19SNavdeep Parhar static int free_eq_hwq(struct adapter *, struct vi_info *, struct sge_eq *);
285fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
28643bbae19SNavdeep Parhar     struct sysctl_ctx_list *, struct sysctl_oid *);
28743bbae19SNavdeep Parhar static void free_wrq(struct adapter *, struct sge_wrq *);
28843bbae19SNavdeep Parhar static void add_wrq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
28943bbae19SNavdeep Parhar     struct sge_wrq *);
29043bbae19SNavdeep Parhar static int alloc_txq(struct vi_info *, struct sge_txq *, int);
29143bbae19SNavdeep Parhar static void free_txq(struct vi_info *, struct sge_txq *);
29243bbae19SNavdeep Parhar static void add_txq_sysctls(struct vi_info *, struct sysctl_ctx_list *,
29343bbae19SNavdeep Parhar     struct sysctl_oid *, struct sge_txq *);
294077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
29543bbae19SNavdeep Parhar static int alloc_ofld_txq(struct vi_info *, struct sge_ofld_txq *, int);
29643bbae19SNavdeep Parhar static void free_ofld_txq(struct vi_info *, struct sge_ofld_txq *);
29743bbae19SNavdeep Parhar static void add_ofld_txq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
29843bbae19SNavdeep Parhar     struct sge_ofld_txq *);
299077ba6a8SJohn Baldwin #endif
30054e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
30154e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
302733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
303733b9277SNavdeep Parhar static void refill_sfl(void *);
30446e1e307SNavdeep Parhar static int find_refill_source(struct adapter *, int, bool);
305733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
30654e4ee71SNavdeep Parhar 
3077951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
308a4a4ad2dSNavdeep Parhar static inline u_int txpkt_len16(u_int, const u_int);
309a4a4ad2dSNavdeep Parhar static inline u_int txpkt_vm_len16(u_int, const u_int);
31030e3f2b4SNavdeep Parhar static inline void calculate_mbuf_len16(struct mbuf *, bool);
3117951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
3127951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
3135cdaef71SJohn Baldwin static u_int write_raw_wr(struct sge_txq *, void *, struct mbuf *, u_int);
314d735920dSNavdeep Parhar static u_int write_txpkt_wr(struct adapter *, struct sge_txq *, struct mbuf *,
315d735920dSNavdeep Parhar     u_int);
316472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *,
317d735920dSNavdeep Parhar     struct mbuf *);
318d735920dSNavdeep Parhar static int add_to_txpkts_vf(struct adapter *, struct sge_txq *, struct mbuf *,
319d735920dSNavdeep Parhar     int, bool *);
320d735920dSNavdeep Parhar static int add_to_txpkts_pf(struct adapter *, struct sge_txq *, struct mbuf *,
321d735920dSNavdeep Parhar     int, bool *);
322d735920dSNavdeep Parhar static u_int write_txpkts_wr(struct adapter *, struct sge_txq *);
323d735920dSNavdeep Parhar static u_int write_txpkts_vm_wr(struct adapter *, struct sge_txq *);
3247951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
32554e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
3267951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
3277951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
3287951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
3297951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
3307951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
3317951040fSNavdeep Parhar static void tx_reclaim(void *, int);
3327951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
333733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
334733b9277SNavdeep Parhar     struct mbuf *);
3351b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
336733b9277SNavdeep Parhar     struct mbuf *);
337069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *);
3387951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
3397951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
34054e4ee71SNavdeep Parhar 
34138035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
342786099deSNavdeep Parhar #ifdef RATELIMIT
343ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
344786099deSNavdeep Parhar static inline u_int txpkt_eo_len16(u_int, u_int, u_int);
345ffbb373cSNavdeep Parhar #endif
346786099deSNavdeep Parhar static int ethofld_fw4_ack(struct sge_iq *, const struct rss_header *,
347786099deSNavdeep Parhar     struct mbuf *);
348*8afd23deSJohn Baldwin static int ethofld_transmit(struct ifnet *, struct mbuf *);
349786099deSNavdeep Parhar #endif
350f7dfe243SNavdeep Parhar 
35182eff304SNavdeep Parhar static counter_u64_t extfree_refs;
35282eff304SNavdeep Parhar static counter_u64_t extfree_rels;
35382eff304SNavdeep Parhar 
354671bf2b8SNavdeep Parhar an_handler_t t4_an_handler;
355671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES];
356671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS];
3574535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES];
3584535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES];
359111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES];
36089f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES];
3619c707b32SNavdeep Parhar cpl_handler_t fw4_ack_handlers[NUM_CPL_COOKIES];
362671bf2b8SNavdeep Parhar 
3634535e804SNavdeep Parhar void
364671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h)
365671bf2b8SNavdeep Parhar {
3664535e804SNavdeep Parhar 	uintptr_t *loc;
367671bf2b8SNavdeep Parhar 
3684535e804SNavdeep Parhar 	MPASS(h == NULL || t4_an_handler == NULL);
3694535e804SNavdeep Parhar 
370671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_an_handler;
3714535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
372671bf2b8SNavdeep Parhar }
373671bf2b8SNavdeep Parhar 
3744535e804SNavdeep Parhar void
375671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h)
376671bf2b8SNavdeep Parhar {
3774535e804SNavdeep Parhar 	uintptr_t *loc;
378671bf2b8SNavdeep Parhar 
3794535e804SNavdeep Parhar 	MPASS(type < nitems(t4_fw_msg_handler));
3804535e804SNavdeep Parhar 	MPASS(h == NULL || t4_fw_msg_handler[type] == NULL);
381671bf2b8SNavdeep Parhar 	/*
382671bf2b8SNavdeep Parhar 	 * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL
383671bf2b8SNavdeep Parhar 	 * handler dispatch table.  Reject any attempt to install a handler for
384671bf2b8SNavdeep Parhar 	 * this subtype.
385671bf2b8SNavdeep Parhar 	 */
3864535e804SNavdeep Parhar 	MPASS(type != FW_TYPE_RSSCPL);
3874535e804SNavdeep Parhar 	MPASS(type != FW6_TYPE_RSSCPL);
388671bf2b8SNavdeep Parhar 
389671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_fw_msg_handler[type];
3904535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
3914535e804SNavdeep Parhar }
392671bf2b8SNavdeep Parhar 
3934535e804SNavdeep Parhar void
3944535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h)
3954535e804SNavdeep Parhar {
3964535e804SNavdeep Parhar 	uintptr_t *loc;
3974535e804SNavdeep Parhar 
3984535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
3994535e804SNavdeep Parhar 	MPASS(h == NULL || t4_cpl_handler[opcode] == NULL);
4004535e804SNavdeep Parhar 
4014535e804SNavdeep Parhar 	loc = (uintptr_t *)&t4_cpl_handler[opcode];
4024535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
403671bf2b8SNavdeep Parhar }
404671bf2b8SNavdeep Parhar 
405671bf2b8SNavdeep Parhar static int
4064535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4074535e804SNavdeep Parhar     struct mbuf *m)
408671bf2b8SNavdeep Parhar {
4094535e804SNavdeep Parhar 	const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1);
4104535e804SNavdeep Parhar 	u_int tid;
4114535e804SNavdeep Parhar 	int cookie;
412671bf2b8SNavdeep Parhar 
4134535e804SNavdeep Parhar 	MPASS(m == NULL);
4144535e804SNavdeep Parhar 
4154535e804SNavdeep Parhar 	tid = GET_TID(cpl);
4165fc0f72fSNavdeep Parhar 	if (is_hpftid(iq->adapter, tid) || is_ftid(iq->adapter, tid)) {
4174535e804SNavdeep Parhar 		/*
4184535e804SNavdeep Parhar 		 * The return code for filter-write is put in the CPL cookie so
4194535e804SNavdeep Parhar 		 * we have to rely on the hardware tid (is_ftid) to determine
4204535e804SNavdeep Parhar 		 * that this is a response to a filter.
4214535e804SNavdeep Parhar 		 */
4224535e804SNavdeep Parhar 		cookie = CPL_COOKIE_FILTER;
4234535e804SNavdeep Parhar 	} else {
4244535e804SNavdeep Parhar 		cookie = G_COOKIE(cpl->cookie);
4254535e804SNavdeep Parhar 	}
4264535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
4274535e804SNavdeep Parhar 	MPASS(cookie < nitems(set_tcb_rpl_handlers));
4284535e804SNavdeep Parhar 
4294535e804SNavdeep Parhar 	return (set_tcb_rpl_handlers[cookie](iq, rss, m));
430671bf2b8SNavdeep Parhar }
431671bf2b8SNavdeep Parhar 
4324535e804SNavdeep Parhar static int
4334535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4344535e804SNavdeep Parhar     struct mbuf *m)
435671bf2b8SNavdeep Parhar {
4364535e804SNavdeep Parhar 	const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1);
4374535e804SNavdeep Parhar 	unsigned int cookie;
438671bf2b8SNavdeep Parhar 
4394535e804SNavdeep Parhar 	MPASS(m == NULL);
440671bf2b8SNavdeep Parhar 
4414535e804SNavdeep Parhar 	cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER;
4424535e804SNavdeep Parhar 	return (l2t_write_rpl_handlers[cookie](iq, rss, m));
4434535e804SNavdeep Parhar }
444671bf2b8SNavdeep Parhar 
445111638bfSNavdeep Parhar static int
446111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
447111638bfSNavdeep Parhar     struct mbuf *m)
448111638bfSNavdeep Parhar {
449111638bfSNavdeep Parhar 	const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1);
450111638bfSNavdeep Parhar 	u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status)));
451111638bfSNavdeep Parhar 
452111638bfSNavdeep Parhar 	MPASS(m == NULL);
453111638bfSNavdeep Parhar 	MPASS(cookie != CPL_COOKIE_RESERVED);
454111638bfSNavdeep Parhar 
455111638bfSNavdeep Parhar 	return (act_open_rpl_handlers[cookie](iq, rss, m));
456111638bfSNavdeep Parhar }
457111638bfSNavdeep Parhar 
45889f651e7SNavdeep Parhar static int
45989f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss,
46089f651e7SNavdeep Parhar     struct mbuf *m)
46189f651e7SNavdeep Parhar {
46289f651e7SNavdeep Parhar 	struct adapter *sc = iq->adapter;
46389f651e7SNavdeep Parhar 	u_int cookie;
46489f651e7SNavdeep Parhar 
46589f651e7SNavdeep Parhar 	MPASS(m == NULL);
46689f651e7SNavdeep Parhar 	if (is_hashfilter(sc))
46789f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_HASHFILTER;
46889f651e7SNavdeep Parhar 	else
46989f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
47089f651e7SNavdeep Parhar 
47189f651e7SNavdeep Parhar 	return (abort_rpl_rss_handlers[cookie](iq, rss, m));
47289f651e7SNavdeep Parhar }
47389f651e7SNavdeep Parhar 
4749c707b32SNavdeep Parhar static int
4759c707b32SNavdeep Parhar fw4_ack_handler(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
4769c707b32SNavdeep Parhar {
4779c707b32SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4789c707b32SNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
4799c707b32SNavdeep Parhar 	unsigned int tid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
4809c707b32SNavdeep Parhar 	u_int cookie;
4819c707b32SNavdeep Parhar 
4829c707b32SNavdeep Parhar 	MPASS(m == NULL);
4839c707b32SNavdeep Parhar 	if (is_etid(sc, tid))
4849c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_ETHOFLD;
4859c707b32SNavdeep Parhar 	else
4869c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
4879c707b32SNavdeep Parhar 
4889c707b32SNavdeep Parhar 	return (fw4_ack_handlers[cookie](iq, rss, m));
4899c707b32SNavdeep Parhar }
4909c707b32SNavdeep Parhar 
4914535e804SNavdeep Parhar static void
4924535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void)
4934535e804SNavdeep Parhar {
4944535e804SNavdeep Parhar 
4954535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler);
4964535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler);
497111638bfSNavdeep Parhar 	t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler);
49889f651e7SNavdeep Parhar 	t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler);
4999c707b32SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_ACK, fw4_ack_handler);
5004535e804SNavdeep Parhar }
5014535e804SNavdeep Parhar 
5024535e804SNavdeep Parhar void
5034535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie)
5044535e804SNavdeep Parhar {
5054535e804SNavdeep Parhar 	uintptr_t *loc;
5064535e804SNavdeep Parhar 
5074535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
5084535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
5094535e804SNavdeep Parhar 	MPASS(cookie < NUM_CPL_COOKIES);
5104535e804SNavdeep Parhar 	MPASS(t4_cpl_handler[opcode] != NULL);
5114535e804SNavdeep Parhar 
5124535e804SNavdeep Parhar 	switch (opcode) {
5134535e804SNavdeep Parhar 	case CPL_SET_TCB_RPL:
5144535e804SNavdeep Parhar 		loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie];
5154535e804SNavdeep Parhar 		break;
5164535e804SNavdeep Parhar 	case CPL_L2T_WRITE_RPL:
5174535e804SNavdeep Parhar 		loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie];
5184535e804SNavdeep Parhar 		break;
519111638bfSNavdeep Parhar 	case CPL_ACT_OPEN_RPL:
520111638bfSNavdeep Parhar 		loc = (uintptr_t *)&act_open_rpl_handlers[cookie];
521111638bfSNavdeep Parhar 		break;
52289f651e7SNavdeep Parhar 	case CPL_ABORT_RPL_RSS:
52389f651e7SNavdeep Parhar 		loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie];
52489f651e7SNavdeep Parhar 		break;
5259c707b32SNavdeep Parhar 	case CPL_FW4_ACK:
5269c707b32SNavdeep Parhar 		loc = (uintptr_t *)&fw4_ack_handlers[cookie];
5279c707b32SNavdeep Parhar 		break;
5284535e804SNavdeep Parhar 	default:
5294535e804SNavdeep Parhar 		MPASS(0);
5304535e804SNavdeep Parhar 		return;
5314535e804SNavdeep Parhar 	}
5324535e804SNavdeep Parhar 	MPASS(h == NULL || *loc == (uintptr_t)NULL);
5334535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
534671bf2b8SNavdeep Parhar }
535671bf2b8SNavdeep Parhar 
53694586193SNavdeep Parhar /*
5371458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
53894586193SNavdeep Parhar  */
53994586193SNavdeep Parhar void
54094586193SNavdeep Parhar t4_sge_modload(void)
54194586193SNavdeep Parhar {
5424defc81bSNavdeep Parhar 
5439fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
5449fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
545518bca2cSNavdeep Parhar 		    " using 0 instead.\n", fl_pktshift);
546518bca2cSNavdeep Parhar 		fl_pktshift = 0;
5479fb8886bSNavdeep Parhar 	}
5489fb8886bSNavdeep Parhar 
5499fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
5509fb8886bSNavdeep Parhar 		int len;
5519fb8886bSNavdeep Parhar 
5529fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
5539fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
5549fb8886bSNavdeep Parhar #else
5559fb8886bSNavdeep Parhar 		len = 64;
5569fb8886bSNavdeep Parhar #endif
5579fb8886bSNavdeep Parhar 		if (spg_len != -1) {
5589fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
5599fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
5609fb8886bSNavdeep Parhar 		}
5619fb8886bSNavdeep Parhar 		spg_len = len;
5629fb8886bSNavdeep Parhar 	}
5639fb8886bSNavdeep Parhar 
564df275ae5SNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 2) {
5659fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
5669fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
5679fb8886bSNavdeep Parhar 		cong_drop = 0;
5689fb8886bSNavdeep Parhar 	}
569998eb37aSNavdeep Parhar #ifdef TCP_OFFLOAD
570998eb37aSNavdeep Parhar 	if (ofld_cong_drop < -1 || ofld_cong_drop > 2) {
571998eb37aSNavdeep Parhar 		printf("Invalid hw.cxgbe.ofld_cong_drop value (%d),"
572998eb37aSNavdeep Parhar 		    " using 0 instead.\n", ofld_cong_drop);
573998eb37aSNavdeep Parhar 		ofld_cong_drop = 0;
574998eb37aSNavdeep Parhar 	}
575998eb37aSNavdeep Parhar #endif
57682eff304SNavdeep Parhar 
577d491f8caSNavdeep Parhar 	if (tscale != 1 && (tscale < 3 || tscale > 17)) {
578d491f8caSNavdeep Parhar 		printf("Invalid hw.cxgbe.tscale value (%d),"
579d491f8caSNavdeep Parhar 		    " using 1 instead.\n", tscale);
580d491f8caSNavdeep Parhar 		tscale = 1;
581d491f8caSNavdeep Parhar 	}
582d491f8caSNavdeep Parhar 
5837676c62aSNavdeep Parhar 	if (largest_rx_cluster != MCLBYTES &&
5847676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUMPAGESIZE &&
5857676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUM9BYTES &&
5867676c62aSNavdeep Parhar 	    largest_rx_cluster != MJUM16BYTES) {
5877676c62aSNavdeep Parhar 		printf("Invalid hw.cxgbe.largest_rx_cluster value (%d),"
5887676c62aSNavdeep Parhar 		    " using %d instead.\n", largest_rx_cluster, MJUM16BYTES);
5897676c62aSNavdeep Parhar 		largest_rx_cluster = MJUM16BYTES;
5907676c62aSNavdeep Parhar 	}
5917676c62aSNavdeep Parhar 
5927676c62aSNavdeep Parhar 	if (safest_rx_cluster != MCLBYTES &&
5937676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUMPAGESIZE &&
5947676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUM9BYTES &&
5957676c62aSNavdeep Parhar 	    safest_rx_cluster != MJUM16BYTES) {
5967676c62aSNavdeep Parhar 		printf("Invalid hw.cxgbe.safest_rx_cluster value (%d),"
5977676c62aSNavdeep Parhar 		    " using %d instead.\n", safest_rx_cluster, MJUMPAGESIZE);
5987676c62aSNavdeep Parhar 		safest_rx_cluster = MJUMPAGESIZE;
5997676c62aSNavdeep Parhar 	}
6007676c62aSNavdeep Parhar 
60182eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
60282eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
6037054f6ecSNavdeep Parhar 	pullups = counter_u64_alloc(M_WAITOK);
6047054f6ecSNavdeep Parhar 	defrags = counter_u64_alloc(M_WAITOK);
60582eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
60682eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
6077054f6ecSNavdeep Parhar 	counter_u64_zero(pullups);
6087054f6ecSNavdeep Parhar 	counter_u64_zero(defrags);
609671bf2b8SNavdeep Parhar 
6104535e804SNavdeep Parhar 	t4_init_shared_cpl_handlers();
611671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg);
612671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg);
613671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
614786099deSNavdeep Parhar #ifdef RATELIMIT
615786099deSNavdeep Parhar 	t4_register_shared_cpl_handler(CPL_FW4_ACK, ethofld_fw4_ack,
616786099deSNavdeep Parhar 	    CPL_COOKIE_ETHOFLD);
617786099deSNavdeep Parhar #endif
618671bf2b8SNavdeep Parhar 	t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
619069af0ebSJohn Baldwin 	t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl);
62082eff304SNavdeep Parhar }
62182eff304SNavdeep Parhar 
62282eff304SNavdeep Parhar void
62382eff304SNavdeep Parhar t4_sge_modunload(void)
62482eff304SNavdeep Parhar {
62582eff304SNavdeep Parhar 
62682eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
62782eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
6287054f6ecSNavdeep Parhar 	counter_u64_free(pullups);
6297054f6ecSNavdeep Parhar 	counter_u64_free(defrags);
63082eff304SNavdeep Parhar }
63182eff304SNavdeep Parhar 
63282eff304SNavdeep Parhar uint64_t
63382eff304SNavdeep Parhar t4_sge_extfree_refs(void)
63482eff304SNavdeep Parhar {
63582eff304SNavdeep Parhar 	uint64_t refs, rels;
63682eff304SNavdeep Parhar 
63782eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
63882eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
63982eff304SNavdeep Parhar 
64082eff304SNavdeep Parhar 	return (refs - rels);
64194586193SNavdeep Parhar }
64294586193SNavdeep Parhar 
64344c6fea8SNavdeep Parhar /* max 4096 */
64444c6fea8SNavdeep Parhar #define MAX_PACK_BOUNDARY 512
64544c6fea8SNavdeep Parhar 
646e3207e19SNavdeep Parhar static inline void
647e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
648e3207e19SNavdeep Parhar {
649e3207e19SNavdeep Parhar 	uint32_t v, m;
6500dbc6cfdSNavdeep Parhar 	int pad, pack, pad_shift;
651e3207e19SNavdeep Parhar 
6520dbc6cfdSNavdeep Parhar 	pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT :
6530dbc6cfdSNavdeep Parhar 	    X_INGPADBOUNDARY_SHIFT;
654e3207e19SNavdeep Parhar 	pad = fl_pad;
6550dbc6cfdSNavdeep Parhar 	if (fl_pad < (1 << pad_shift) ||
6560dbc6cfdSNavdeep Parhar 	    fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) ||
6570dbc6cfdSNavdeep Parhar 	    !powerof2(fl_pad)) {
658e3207e19SNavdeep Parhar 		/*
659e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
660e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
6610dbc6cfdSNavdeep Parhar 		 * it to the minimum allowed in all other cases.
662e3207e19SNavdeep Parhar 		 */
6630dbc6cfdSNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift;
664e3207e19SNavdeep Parhar 
665e3207e19SNavdeep Parhar 		/*
666e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
667e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
668e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
669e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
670e3207e19SNavdeep Parhar 		 */
671e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
672e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
673e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
674e3207e19SNavdeep Parhar 		}
675e3207e19SNavdeep Parhar 	}
676e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
6770dbc6cfdSNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift);
678e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
679e3207e19SNavdeep Parhar 
680e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
681e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
682e3207e19SNavdeep Parhar 			/* Complain but carry on. */
683e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
684e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
685e3207e19SNavdeep Parhar 		}
686e3207e19SNavdeep Parhar 		return;
687e3207e19SNavdeep Parhar 	}
688e3207e19SNavdeep Parhar 
689e3207e19SNavdeep Parhar 	pack = fl_pack;
690e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
691e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
69244c6fea8SNavdeep Parhar 		if (sc->params.pci.mps > MAX_PACK_BOUNDARY)
69344c6fea8SNavdeep Parhar 			pack = MAX_PACK_BOUNDARY;
69444c6fea8SNavdeep Parhar 		else
695e3207e19SNavdeep Parhar 			pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
696e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
697e3207e19SNavdeep Parhar 		if (pack < 16)
698e3207e19SNavdeep Parhar 			pack = 16;
699e3207e19SNavdeep Parhar 		if (pack == 32)
700e3207e19SNavdeep Parhar 			pack = 64;
701e3207e19SNavdeep Parhar 		if (pack > 4096)
702e3207e19SNavdeep Parhar 			pack = 4096;
703e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
704e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
705e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
706e3207e19SNavdeep Parhar 		}
707e3207e19SNavdeep Parhar 	}
708e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
709e3207e19SNavdeep Parhar 	if (pack == 16)
710e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
711e3207e19SNavdeep Parhar 	else
712e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
713e3207e19SNavdeep Parhar 
714e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
715e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
716e3207e19SNavdeep Parhar }
717e3207e19SNavdeep Parhar 
718cf738022SNavdeep Parhar /*
719cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
720cf738022SNavdeep Parhar  */
721d14b0ac1SNavdeep Parhar void
722d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
723d14b0ac1SNavdeep Parhar {
72446e1e307SNavdeep Parhar 	int i, reg;
725d14b0ac1SNavdeep Parhar 	uint32_t v, m;
726d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
727cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
728d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
729d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
73046e1e307SNavdeep Parhar 	static int sw_buf_sizes[] = {
7311458bff9SNavdeep Parhar 		MCLBYTES,
7321458bff9SNavdeep Parhar 		MJUMPAGESIZE,
7331458bff9SNavdeep Parhar 		MJUM9BYTES,
73446e1e307SNavdeep Parhar 		MJUM16BYTES
7351458bff9SNavdeep Parhar 	};
736d14b0ac1SNavdeep Parhar 
737d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
738d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
739d14b0ac1SNavdeep Parhar 
7401458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
741d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
7424defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
743d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
74454e4ee71SNavdeep Parhar 
745e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
7461458bff9SNavdeep Parhar 
747d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
748733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
749733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
750733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
751733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
752733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
753733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
754733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
755d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
756733b9277SNavdeep Parhar 
7579b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0, 4096);
7589b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE1, 65536);
75946e1e307SNavdeep Parhar 	reg = A_SGE_FL_BUFFER_SIZE2;
76046e1e307SNavdeep Parhar 	for (i = 0; i < nitems(sw_buf_sizes); i++) {
76146e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
76246e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i]);
76346e1e307SNavdeep Parhar 		reg += 4;
76446e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
76546e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i] - CL_METADATA_SIZE);
76646e1e307SNavdeep Parhar 		reg += 4;
76754e4ee71SNavdeep Parhar 	}
76854e4ee71SNavdeep Parhar 
769d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
770d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
771d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
77254e4ee71SNavdeep Parhar 
773cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
774cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
775cf738022SNavdeep Parhar 	    timer_max));
776cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
777cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
778cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
779cf738022SNavdeep Parhar 		    __func__, i));
780cf738022SNavdeep Parhar 
781cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
782cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
783cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
784cf738022SNavdeep Parhar 				break;
785cf738022SNavdeep Parhar 			}
786cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
787cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
788cf738022SNavdeep Parhar 		}
789cf738022SNavdeep Parhar 	}
790cf738022SNavdeep Parhar 
791d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
792d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
793d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
794d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
795d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
796d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
797d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
798d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
799d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
80086e02bf2SNavdeep Parhar 
801d491f8caSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T6) {
802d491f8caSNavdeep Parhar 		m = V_TSCALE(M_TSCALE);
803d491f8caSNavdeep Parhar 		if (tscale == 1)
804d491f8caSNavdeep Parhar 			v = 0;
805d491f8caSNavdeep Parhar 		else
806d491f8caSNavdeep Parhar 			v = V_TSCALE(tscale - 2);
807d491f8caSNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v);
8082f318252SNavdeep Parhar 
8092f318252SNavdeep Parhar 		if (sc->debug_flags & DF_DISABLE_TCB_CACHE) {
8102f318252SNavdeep Parhar 			m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN |
8112f318252SNavdeep Parhar 			    V_WRTHRTHRESH(M_WRTHRTHRESH);
8122f318252SNavdeep Parhar 			t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1);
8132f318252SNavdeep Parhar 			v &= ~m;
8142f318252SNavdeep Parhar 			v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN |
8152f318252SNavdeep Parhar 			    V_WRTHRTHRESH(16);
8162f318252SNavdeep Parhar 			t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1);
8172f318252SNavdeep Parhar 		}
818d491f8caSNavdeep Parhar 	}
819d491f8caSNavdeep Parhar 
8207cba15b1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */
821d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
822d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
823d14b0ac1SNavdeep Parhar 
8247cba15b1SNavdeep Parhar 	/*
8257cba15b1SNavdeep Parhar 	 * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP.  These have been
8267cba15b1SNavdeep Parhar 	 * chosen with MAXPHYS = 128K in mind.  The largest DDP buffer that we
8277cba15b1SNavdeep Parhar 	 * may have to deal with is MAXPHYS + 1 page.
8287cba15b1SNavdeep Parhar 	 */
8297cba15b1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4);
8307cba15b1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v);
8317cba15b1SNavdeep Parhar 
8327cba15b1SNavdeep Parhar 	/* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */
8337cba15b1SNavdeep Parhar 	m = v = F_TDDPTAGTCB | F_ISCSITAGTCB;
834d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
835d14b0ac1SNavdeep Parhar 
836d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
837d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
838d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
839d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
840d14b0ac1SNavdeep Parhar }
841d14b0ac1SNavdeep Parhar 
842d14b0ac1SNavdeep Parhar /*
84346e1e307SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  Its
84446e1e307SNavdeep Parhar  * address mut be 16B aligned.  If padding is in use the buffer's start and end
84546e1e307SNavdeep Parhar  * need to be aligned to the pad boundary as well.  We'll just make sure that
84646e1e307SNavdeep Parhar  * the size is a multiple of the pad boundary here, it is up to the buffer
84746e1e307SNavdeep Parhar  * allocation code to make sure the start of the buffer is aligned.
84838035ed6SNavdeep Parhar  */
84938035ed6SNavdeep Parhar static inline int
850e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
85138035ed6SNavdeep Parhar {
85290e7434aSNavdeep Parhar 	int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1;
85338035ed6SNavdeep Parhar 
854b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
85538035ed6SNavdeep Parhar }
85638035ed6SNavdeep Parhar 
85738035ed6SNavdeep Parhar /*
858fae028ddSNavdeep Parhar  * Initialize the rx buffer sizes and figure out which zones the buffers will
859fae028ddSNavdeep Parhar  * be allocated from.
860d14b0ac1SNavdeep Parhar  */
861fae028ddSNavdeep Parhar void
862fae028ddSNavdeep Parhar t4_init_rx_buf_info(struct adapter *sc)
863d14b0ac1SNavdeep Parhar {
864d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
86590e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
866fae028ddSNavdeep Parhar 	int i, j, n;
86738035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
8681458bff9SNavdeep Parhar 		MCLBYTES,
8691458bff9SNavdeep Parhar 		MJUMPAGESIZE,
8701458bff9SNavdeep Parhar 		MJUM9BYTES,
8711458bff9SNavdeep Parhar 		MJUM16BYTES
8721458bff9SNavdeep Parhar 	};
87346e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
874d14b0ac1SNavdeep Parhar 
87546e1e307SNavdeep Parhar 	s->safe_zidx = -1;
87646e1e307SNavdeep Parhar 	rxb = &s->rx_buf_info[0];
87746e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
87846e1e307SNavdeep Parhar 		rxb->size1 = sw_buf_sizes[i];
87946e1e307SNavdeep Parhar 		rxb->zone = m_getzone(rxb->size1);
88046e1e307SNavdeep Parhar 		rxb->type = m_gettype(rxb->size1);
88146e1e307SNavdeep Parhar 		rxb->size2 = 0;
88246e1e307SNavdeep Parhar 		rxb->hwidx1 = -1;
88346e1e307SNavdeep Parhar 		rxb->hwidx2 = -1;
88446e1e307SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++) {
88546e1e307SNavdeep Parhar 			int hwsize = sp->sge_fl_buffer_size[j];
88638035ed6SNavdeep Parhar 
88746e1e307SNavdeep Parhar 			if (!hwsz_ok(sc, hwsize))
888e3207e19SNavdeep Parhar 				continue;
889e3207e19SNavdeep Parhar 
89046e1e307SNavdeep Parhar 			/* hwidx for size1 */
89146e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1 && rxb->size1 == hwsize)
89246e1e307SNavdeep Parhar 				rxb->hwidx1 = j;
89338035ed6SNavdeep Parhar 
89446e1e307SNavdeep Parhar 			/* hwidx for size2 (buffer packing) */
89546e1e307SNavdeep Parhar 			if (rxb->size1 - CL_METADATA_SIZE < hwsize)
8961458bff9SNavdeep Parhar 				continue;
89746e1e307SNavdeep Parhar 			n = rxb->size1 - hwsize - CL_METADATA_SIZE;
8981458bff9SNavdeep Parhar 			if (n == 0) {
89946e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
90046e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
90146e1e307SNavdeep Parhar 				break;	/* stop looking */
902733b9277SNavdeep Parhar 			}
90346e1e307SNavdeep Parhar 			if (rxb->hwidx2 != -1) {
90446e1e307SNavdeep Parhar 				if (n < sp->sge_fl_buffer_size[rxb->hwidx2] -
90546e1e307SNavdeep Parhar 				    hwsize - CL_METADATA_SIZE) {
90646e1e307SNavdeep Parhar 					rxb->hwidx2 = j;
90746e1e307SNavdeep Parhar 					rxb->size2 = hwsize;
90846e1e307SNavdeep Parhar 				}
90946e1e307SNavdeep Parhar 			} else if (n <= 2 * CL_METADATA_SIZE) {
91046e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
91146e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
91238035ed6SNavdeep Parhar 			}
91338035ed6SNavdeep Parhar 		}
91446e1e307SNavdeep Parhar 		if (rxb->hwidx2 != -1)
91546e1e307SNavdeep Parhar 			sc->flags |= BUF_PACKING_OK;
91646e1e307SNavdeep Parhar 		if (s->safe_zidx == -1 && rxb->size1 == safest_rx_cluster)
91746e1e307SNavdeep Parhar 			s->safe_zidx = i;
918e3207e19SNavdeep Parhar 	}
919fae028ddSNavdeep Parhar }
920fae028ddSNavdeep Parhar 
921fae028ddSNavdeep Parhar /*
922fae028ddSNavdeep Parhar  * Verify some basic SGE settings for the PF and VF driver, and other
923fae028ddSNavdeep Parhar  * miscellaneous settings for the PF driver.
924fae028ddSNavdeep Parhar  */
925fae028ddSNavdeep Parhar int
926fae028ddSNavdeep Parhar t4_verify_chip_settings(struct adapter *sc)
927fae028ddSNavdeep Parhar {
928fae028ddSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
929fae028ddSNavdeep Parhar 	uint32_t m, v, r;
930fae028ddSNavdeep Parhar 	int rc = 0;
931fae028ddSNavdeep Parhar 	const uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
932fae028ddSNavdeep Parhar 
933fae028ddSNavdeep Parhar 	m = F_RXPKTCPLMODE;
934fae028ddSNavdeep Parhar 	v = F_RXPKTCPLMODE;
935fae028ddSNavdeep Parhar 	r = sp->sge_control;
936fae028ddSNavdeep Parhar 	if ((r & m) != v) {
937fae028ddSNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
938fae028ddSNavdeep Parhar 		rc = EINVAL;
939fae028ddSNavdeep Parhar 	}
940fae028ddSNavdeep Parhar 
941fae028ddSNavdeep Parhar 	/*
942fae028ddSNavdeep Parhar 	 * If this changes then every single use of PAGE_SHIFT in the driver
943fae028ddSNavdeep Parhar 	 * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift.
944fae028ddSNavdeep Parhar 	 */
945fae028ddSNavdeep Parhar 	if (sp->page_shift != PAGE_SHIFT) {
946fae028ddSNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
947fae028ddSNavdeep Parhar 		rc = EINVAL;
948fae028ddSNavdeep Parhar 	}
949733b9277SNavdeep Parhar 
9506af45170SJohn Baldwin 	if (sc->flags & IS_VF)
9516af45170SJohn Baldwin 		return (0);
9526af45170SJohn Baldwin 
953d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
954d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
955d14b0ac1SNavdeep Parhar 	if (r != v) {
956d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
957fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
958d14b0ac1SNavdeep Parhar 			rc = EINVAL;
959d14b0ac1SNavdeep Parhar 	}
960733b9277SNavdeep Parhar 
961d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
962d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
963d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
964d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
965fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
966d14b0ac1SNavdeep Parhar 			rc = EINVAL;
967d14b0ac1SNavdeep Parhar 	}
968d14b0ac1SNavdeep Parhar 
969d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
970d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
971d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
972d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
973d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
974d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
975fae028ddSNavdeep Parhar 		if (sc->vres.ddp.size != 0)
976d14b0ac1SNavdeep Parhar 			rc = EINVAL;
977d14b0ac1SNavdeep Parhar 	}
978d14b0ac1SNavdeep Parhar 
979733b9277SNavdeep Parhar 	return (rc);
98054e4ee71SNavdeep Parhar }
98154e4ee71SNavdeep Parhar 
98254e4ee71SNavdeep Parhar int
98354e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
98454e4ee71SNavdeep Parhar {
98554e4ee71SNavdeep Parhar 	int rc;
98654e4ee71SNavdeep Parhar 
98754e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
98854e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
98954e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
99054e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
99154e4ee71SNavdeep Parhar 	if (rc != 0) {
99254e4ee71SNavdeep Parhar 		device_printf(sc->dev,
99354e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
99454e4ee71SNavdeep Parhar 	}
99554e4ee71SNavdeep Parhar 
99654e4ee71SNavdeep Parhar 	return (rc);
99754e4ee71SNavdeep Parhar }
99854e4ee71SNavdeep Parhar 
9996e22f9f3SNavdeep Parhar void
10006e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
10016e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
10026e22f9f3SNavdeep Parhar {
100390e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
10046e22f9f3SNavdeep Parhar 
100538035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
10068741306bSNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD | CTLFLAG_MPSAFE, sc, 0,
10077029da5cSPawel Biernacki 	    sysctl_bufsizes, "A", "freelist buffer sizes");
100838035ed6SNavdeep Parhar 
10096e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
101090e7434aSNavdeep Parhar 	    NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)");
10116e22f9f3SNavdeep Parhar 
10126e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
101390e7434aSNavdeep Parhar 	    NULL, sp->pad_boundary, "payload pad boundary (bytes)");
10146e22f9f3SNavdeep Parhar 
10156e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
101690e7434aSNavdeep Parhar 	    NULL, sp->spg_len, "status page size (bytes)");
10176e22f9f3SNavdeep Parhar 
10186e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
10196e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
1020998eb37aSNavdeep Parhar #ifdef TCP_OFFLOAD
1021998eb37aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "ofld_cong_drop", CTLFLAG_RD,
1022998eb37aSNavdeep Parhar 	    NULL, ofld_cong_drop, "congestion drop setting");
1023998eb37aSNavdeep Parhar #endif
10241458bff9SNavdeep Parhar 
10251458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
102690e7434aSNavdeep Parhar 	    NULL, sp->pack_boundary, "payload pack boundary (bytes)");
10276e22f9f3SNavdeep Parhar }
10286e22f9f3SNavdeep Parhar 
102954e4ee71SNavdeep Parhar int
103054e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
103154e4ee71SNavdeep Parhar {
103254e4ee71SNavdeep Parhar 	if (sc->dmat)
103354e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
103454e4ee71SNavdeep Parhar 
103554e4ee71SNavdeep Parhar 	return (0);
103654e4ee71SNavdeep Parhar }
103754e4ee71SNavdeep Parhar 
103854e4ee71SNavdeep Parhar /*
103937310a98SNavdeep Parhar  * Allocate and initialize the firmware event queue, control queues, and special
104037310a98SNavdeep Parhar  * purpose rx queues owned by the adapter.
104154e4ee71SNavdeep Parhar  *
104254e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
104354e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
104454e4ee71SNavdeep Parhar  */
104554e4ee71SNavdeep Parhar int
1046f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
104754e4ee71SNavdeep Parhar {
104837310a98SNavdeep Parhar 	int rc, i;
104954e4ee71SNavdeep Parhar 
105054e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
105154e4ee71SNavdeep Parhar 
105256599263SNavdeep Parhar 	/*
105356599263SNavdeep Parhar 	 * Firmware event queue
105456599263SNavdeep Parhar 	 */
1055733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
1056aa95b653SNavdeep Parhar 	if (rc != 0)
1057f7dfe243SNavdeep Parhar 		return (rc);
1058f7dfe243SNavdeep Parhar 
1059f7dfe243SNavdeep Parhar 	/*
106037310a98SNavdeep Parhar 	 * That's all for the VF driver.
1061f7dfe243SNavdeep Parhar 	 */
106237310a98SNavdeep Parhar 	if (sc->flags & IS_VF)
106337310a98SNavdeep Parhar 		return (rc);
106437310a98SNavdeep Parhar 
106537310a98SNavdeep Parhar 	/*
106637310a98SNavdeep Parhar 	 * XXX: General purpose rx queues, one per port.
106737310a98SNavdeep Parhar 	 */
106837310a98SNavdeep Parhar 
106937310a98SNavdeep Parhar 	/*
107037310a98SNavdeep Parhar 	 * Control queues, one per port.
107137310a98SNavdeep Parhar 	 */
107237310a98SNavdeep Parhar 	for_each_port(sc, i) {
107343bbae19SNavdeep Parhar 		rc = alloc_ctrlq(sc, i);
107437310a98SNavdeep Parhar 		if (rc != 0)
107537310a98SNavdeep Parhar 			return (rc);
107637310a98SNavdeep Parhar 	}
107754e4ee71SNavdeep Parhar 
107854e4ee71SNavdeep Parhar 	return (rc);
107954e4ee71SNavdeep Parhar }
108054e4ee71SNavdeep Parhar 
108154e4ee71SNavdeep Parhar /*
108254e4ee71SNavdeep Parhar  * Idempotent
108354e4ee71SNavdeep Parhar  */
108454e4ee71SNavdeep Parhar int
1085f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
108654e4ee71SNavdeep Parhar {
108737310a98SNavdeep Parhar 	int i;
108854e4ee71SNavdeep Parhar 
108954e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
109054e4ee71SNavdeep Parhar 
1091b99651c5SNavdeep Parhar 	if (sc->sge.ctrlq != NULL) {
1092b99651c5SNavdeep Parhar 		MPASS(!(sc->flags & IS_VF));	/* VFs don't allocate ctrlq. */
109337310a98SNavdeep Parhar 		for_each_port(sc, i)
109443bbae19SNavdeep Parhar 			free_ctrlq(sc, i);
1095b8bfcb71SNavdeep Parhar 	}
1096733b9277SNavdeep Parhar 	free_fwq(sc);
109754e4ee71SNavdeep Parhar 
109854e4ee71SNavdeep Parhar 	return (0);
109954e4ee71SNavdeep Parhar }
110054e4ee71SNavdeep Parhar 
11016a59b994SNavdeep Parhar /* Maximum payload that could arrive with a single iq descriptor. */
11028340ece5SNavdeep Parhar static inline int
11036a59b994SNavdeep Parhar max_rx_payload(struct adapter *sc, struct ifnet *ifp, const bool ofld)
11048340ece5SNavdeep Parhar {
11056a59b994SNavdeep Parhar 	int maxp;
11068340ece5SNavdeep Parhar 
110738035ed6SNavdeep Parhar 	/* large enough even when hw VLAN extraction is disabled */
11086a59b994SNavdeep Parhar 	maxp = sc->params.sge.fl_pktshift + ETHER_HDR_LEN +
11096a59b994SNavdeep Parhar 	    ETHER_VLAN_ENCAP_LEN + ifp->if_mtu;
11106a59b994SNavdeep Parhar 	if (ofld && sc->tt.tls && sc->cryptocaps & FW_CAPS_CONFIG_TLSKEYS &&
11116a59b994SNavdeep Parhar 	    maxp < sc->params.tp.max_rx_pdu)
11126a59b994SNavdeep Parhar 		maxp = sc->params.tp.max_rx_pdu;
11136a59b994SNavdeep Parhar 	return (maxp);
111438035ed6SNavdeep Parhar }
11156eb3180fSNavdeep Parhar 
1116733b9277SNavdeep Parhar int
1117fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
1118733b9277SNavdeep Parhar {
111943bbae19SNavdeep Parhar 	int rc = 0, i, intr_idx;
1120733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
1121733b9277SNavdeep Parhar 	struct sge_txq *txq;
112209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1123733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1124eff62dbaSNavdeep Parhar #endif
1125eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1126077ba6a8SJohn Baldwin 	struct sge_ofld_txq *ofld_txq;
1127298d969cSNavdeep Parhar #endif
1128298d969cSNavdeep Parhar #ifdef DEV_NETMAP
112943bbae19SNavdeep Parhar 	int saved_idx, iqidx;
1130298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1131298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1132733b9277SNavdeep Parhar #endif
113343bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
1134fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
11356a59b994SNavdeep Parhar 	int maxp;
1136733b9277SNavdeep Parhar 
1137733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1138f549e352SNavdeep Parhar 	intr_idx = vi->first_intr;
1139fe2ebb76SJohn Baldwin 
1140fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
114162291463SNavdeep Parhar 	saved_idx = intr_idx;
114262291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP) {
114362291463SNavdeep Parhar 
114462291463SNavdeep Parhar 		/* netmap is supported with direct interrupts only. */
1145f549e352SNavdeep Parhar 		MPASS(!forwarding_intr_to_fwq(sc));
114643bbae19SNavdeep Parhar 		MPASS(vi->first_intr >= 0);
114762291463SNavdeep Parhar 
1148fe2ebb76SJohn Baldwin 		/*
1149fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
1150fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
1151fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
1152fe2ebb76SJohn Baldwin 		 */
1153fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
115443bbae19SNavdeep Parhar 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i);
1155fe2ebb76SJohn Baldwin 			if (rc != 0)
1156fe2ebb76SJohn Baldwin 				goto done;
1157fe2ebb76SJohn Baldwin 			intr_idx++;
1158fe2ebb76SJohn Baldwin 		}
1159fe2ebb76SJohn Baldwin 
1160fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1161f549e352SNavdeep Parhar 			iqidx = vi->first_nm_rxq + (i % vi->nnmrxq);
116243bbae19SNavdeep Parhar 			rc = alloc_nm_txq(vi, nm_txq, iqidx, i);
1163fe2ebb76SJohn Baldwin 			if (rc != 0)
1164fe2ebb76SJohn Baldwin 				goto done;
1165fe2ebb76SJohn Baldwin 		}
1166fe2ebb76SJohn Baldwin 	}
116762291463SNavdeep Parhar 
116862291463SNavdeep Parhar 	/* Normal rx queues and netmap rx queues share the same interrupts. */
116962291463SNavdeep Parhar 	intr_idx = saved_idx;
1170fe2ebb76SJohn Baldwin #endif
1171733b9277SNavdeep Parhar 
1172733b9277SNavdeep Parhar 	/*
1173f549e352SNavdeep Parhar 	 * Allocate rx queues first because a default iqid is required when
1174f549e352SNavdeep Parhar 	 * creating a tx queue.
1175733b9277SNavdeep Parhar 	 */
11766a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, false);
1177fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
117843bbae19SNavdeep Parhar 		rc = alloc_rxq(vi, rxq, i, intr_idx, maxp);
117954e4ee71SNavdeep Parhar 		if (rc != 0)
118054e4ee71SNavdeep Parhar 			goto done;
118143bbae19SNavdeep Parhar 		if (!forwarding_intr_to_fwq(sc))
1182733b9277SNavdeep Parhar 			intr_idx++;
1183733b9277SNavdeep Parhar 	}
118462291463SNavdeep Parhar #ifdef DEV_NETMAP
118562291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP)
118662291463SNavdeep Parhar 		intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq);
118762291463SNavdeep Parhar #endif
118809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
11896a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, true);
1190fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
119143bbae19SNavdeep Parhar 		rc = alloc_ofld_rxq(vi, ofld_rxq, i, intr_idx, maxp);
1192733b9277SNavdeep Parhar 		if (rc != 0)
1193733b9277SNavdeep Parhar 			goto done;
119443bbae19SNavdeep Parhar 		if (!forwarding_intr_to_fwq(sc))
1195733b9277SNavdeep Parhar 			intr_idx++;
1196733b9277SNavdeep Parhar 	}
1197733b9277SNavdeep Parhar #endif
1198733b9277SNavdeep Parhar 
1199733b9277SNavdeep Parhar 	/*
1200f549e352SNavdeep Parhar 	 * Now the tx queues.
1201733b9277SNavdeep Parhar 	 */
1202fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
120343bbae19SNavdeep Parhar 		rc = alloc_txq(vi, txq, i);
120454e4ee71SNavdeep Parhar 		if (rc != 0)
120554e4ee71SNavdeep Parhar 			goto done;
120654e4ee71SNavdeep Parhar 	}
1207eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1208fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
120943bbae19SNavdeep Parhar 		rc = alloc_ofld_txq(vi, ofld_txq, i);
1210298d969cSNavdeep Parhar 		if (rc != 0)
1211298d969cSNavdeep Parhar 			goto done;
1212298d969cSNavdeep Parhar 	}
1213298d969cSNavdeep Parhar #endif
121454e4ee71SNavdeep Parhar done:
121554e4ee71SNavdeep Parhar 	if (rc)
1216fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
121754e4ee71SNavdeep Parhar 
121854e4ee71SNavdeep Parhar 	return (rc);
121954e4ee71SNavdeep Parhar }
122054e4ee71SNavdeep Parhar 
122154e4ee71SNavdeep Parhar /*
122254e4ee71SNavdeep Parhar  * Idempotent
122354e4ee71SNavdeep Parhar  */
122454e4ee71SNavdeep Parhar int
1225fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
122654e4ee71SNavdeep Parhar {
122754e4ee71SNavdeep Parhar 	int i;
122854e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
122954e4ee71SNavdeep Parhar 	struct sge_txq *txq;
123037310a98SNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1231077ba6a8SJohn Baldwin 	struct sge_ofld_txq *ofld_txq;
123237310a98SNavdeep Parhar #endif
123309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1234733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1235eff62dbaSNavdeep Parhar #endif
1236298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1237298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1238298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1239298d969cSNavdeep Parhar #endif
124054e4ee71SNavdeep Parhar 
1241fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
124262291463SNavdeep Parhar 	if (vi->ifp->if_capabilities & IFCAP_NETMAP) {
1243fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1244fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1245fe2ebb76SJohn Baldwin 		}
1246fe2ebb76SJohn Baldwin 
1247fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1248fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1249fe2ebb76SJohn Baldwin 		}
1250fe2ebb76SJohn Baldwin 	}
1251fe2ebb76SJohn Baldwin #endif
1252fe2ebb76SJohn Baldwin 
1253733b9277SNavdeep Parhar 	/*
1254733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1255733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1256733b9277SNavdeep Parhar 	 */
1257733b9277SNavdeep Parhar 
1258fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1259fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
126054e4ee71SNavdeep Parhar 	}
1261eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1262fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1263077ba6a8SJohn Baldwin 		free_ofld_txq(vi, ofld_txq);
1264733b9277SNavdeep Parhar 	}
1265733b9277SNavdeep Parhar #endif
1266733b9277SNavdeep Parhar 
1267733b9277SNavdeep Parhar 	/*
1268f549e352SNavdeep Parhar 	 * Then take down the rx queues.
1269733b9277SNavdeep Parhar 	 */
1270733b9277SNavdeep Parhar 
1271fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1272fe2ebb76SJohn Baldwin 		free_rxq(vi, rxq);
127354e4ee71SNavdeep Parhar 	}
127409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1275fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1276fe2ebb76SJohn Baldwin 		free_ofld_rxq(vi, ofld_rxq);
1277733b9277SNavdeep Parhar 	}
1278733b9277SNavdeep Parhar #endif
1279733b9277SNavdeep Parhar 
128054e4ee71SNavdeep Parhar 	return (0);
128154e4ee71SNavdeep Parhar }
128254e4ee71SNavdeep Parhar 
1283733b9277SNavdeep Parhar /*
12843098bcfcSNavdeep Parhar  * Interrupt handler when the driver is using only 1 interrupt.  This is a very
12853098bcfcSNavdeep Parhar  * unusual scenario.
12863098bcfcSNavdeep Parhar  *
12873098bcfcSNavdeep Parhar  * a) Deals with errors, if any.
12883098bcfcSNavdeep Parhar  * b) Services firmware event queue, which is taking interrupts for all other
12893098bcfcSNavdeep Parhar  *    queues.
1290733b9277SNavdeep Parhar  */
129154e4ee71SNavdeep Parhar void
129254e4ee71SNavdeep Parhar t4_intr_all(void *arg)
129354e4ee71SNavdeep Parhar {
129454e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1295733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
129654e4ee71SNavdeep Parhar 
12973098bcfcSNavdeep Parhar 	MPASS(sc->intr_count == 1);
12983098bcfcSNavdeep Parhar 
12991dca7005SNavdeep Parhar 	if (sc->intr_type == INTR_INTX)
13001dca7005SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
13011dca7005SNavdeep Parhar 
130254e4ee71SNavdeep Parhar 	t4_intr_err(arg);
13033098bcfcSNavdeep Parhar 	t4_intr_evt(fwq);
130454e4ee71SNavdeep Parhar }
130554e4ee71SNavdeep Parhar 
13063098bcfcSNavdeep Parhar /*
13073098bcfcSNavdeep Parhar  * Interrupt handler for errors (installed directly when multiple interrupts are
13083098bcfcSNavdeep Parhar  * being used, or called by t4_intr_all).
13093098bcfcSNavdeep Parhar  */
131054e4ee71SNavdeep Parhar void
131154e4ee71SNavdeep Parhar t4_intr_err(void *arg)
131254e4ee71SNavdeep Parhar {
131354e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1314dd3b96ecSNavdeep Parhar 	uint32_t v;
1315cb7c3f12SNavdeep Parhar 	const bool verbose = (sc->debug_flags & DF_VERBOSE_SLOWINTR) != 0;
131654e4ee71SNavdeep Parhar 
1317e9e7bc82SNavdeep Parhar 	if (atomic_load_int(&sc->error_flags) & ADAP_FATAL_ERR)
1318cb7c3f12SNavdeep Parhar 		return;
1319cb7c3f12SNavdeep Parhar 
1320dd3b96ecSNavdeep Parhar 	v = t4_read_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE));
1321dd3b96ecSNavdeep Parhar 	if (v & F_PFSW) {
1322dd3b96ecSNavdeep Parhar 		sc->swintr++;
1323dd3b96ecSNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE), v);
1324dd3b96ecSNavdeep Parhar 	}
1325dd3b96ecSNavdeep Parhar 
1326e9e7bc82SNavdeep Parhar 	if (t4_slow_intr_handler(sc, verbose))
1327e9e7bc82SNavdeep Parhar 		t4_fatal_err(sc, false);
132854e4ee71SNavdeep Parhar }
132954e4ee71SNavdeep Parhar 
13303098bcfcSNavdeep Parhar /*
13313098bcfcSNavdeep Parhar  * Interrupt handler for iq-only queues.  The firmware event queue is the only
13323098bcfcSNavdeep Parhar  * such queue right now.
13333098bcfcSNavdeep Parhar  */
133454e4ee71SNavdeep Parhar void
133554e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
133654e4ee71SNavdeep Parhar {
133754e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
13382be67d29SNavdeep Parhar 
1339733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1340733b9277SNavdeep Parhar 		service_iq(iq, 0);
1341da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
13422be67d29SNavdeep Parhar 	}
13432be67d29SNavdeep Parhar }
13442be67d29SNavdeep Parhar 
13453098bcfcSNavdeep Parhar /*
13463098bcfcSNavdeep Parhar  * Interrupt handler for iq+fl queues.
13473098bcfcSNavdeep Parhar  */
1348733b9277SNavdeep Parhar void
1349733b9277SNavdeep Parhar t4_intr(void *arg)
13502be67d29SNavdeep Parhar {
13512be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1352733b9277SNavdeep Parhar 
1353733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
13543098bcfcSNavdeep Parhar 		service_iq_fl(iq, 0);
1355da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1356733b9277SNavdeep Parhar 	}
1357733b9277SNavdeep Parhar }
1358733b9277SNavdeep Parhar 
13593098bcfcSNavdeep Parhar #ifdef DEV_NETMAP
13603098bcfcSNavdeep Parhar /*
13613098bcfcSNavdeep Parhar  * Interrupt handler for netmap rx queues.
13623098bcfcSNavdeep Parhar  */
13633098bcfcSNavdeep Parhar void
13643098bcfcSNavdeep Parhar t4_nm_intr(void *arg)
13653098bcfcSNavdeep Parhar {
13663098bcfcSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq = arg;
13673098bcfcSNavdeep Parhar 
13683098bcfcSNavdeep Parhar 	if (atomic_cmpset_int(&nm_rxq->nm_state, NM_ON, NM_BUSY)) {
13693098bcfcSNavdeep Parhar 		service_nm_rxq(nm_rxq);
1370da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&nm_rxq->nm_state, NM_BUSY, NM_ON);
13713098bcfcSNavdeep Parhar 	}
13723098bcfcSNavdeep Parhar }
13733098bcfcSNavdeep Parhar 
13743098bcfcSNavdeep Parhar /*
13753098bcfcSNavdeep Parhar  * Interrupt handler for vectors shared between NIC and netmap rx queues.
13763098bcfcSNavdeep Parhar  */
137762291463SNavdeep Parhar void
137862291463SNavdeep Parhar t4_vi_intr(void *arg)
137962291463SNavdeep Parhar {
138062291463SNavdeep Parhar 	struct irq *irq = arg;
138162291463SNavdeep Parhar 
13823098bcfcSNavdeep Parhar 	MPASS(irq->nm_rxq != NULL);
138362291463SNavdeep Parhar 	t4_nm_intr(irq->nm_rxq);
13843098bcfcSNavdeep Parhar 
13853098bcfcSNavdeep Parhar 	MPASS(irq->rxq != NULL);
138662291463SNavdeep Parhar 	t4_intr(irq->rxq);
138762291463SNavdeep Parhar }
13883098bcfcSNavdeep Parhar #endif
138946f48ee5SNavdeep Parhar 
1390733b9277SNavdeep Parhar /*
13913098bcfcSNavdeep Parhar  * Deals with interrupts on an iq-only (no freelist) queue.
1392733b9277SNavdeep Parhar  */
1393733b9277SNavdeep Parhar static int
1394733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1395733b9277SNavdeep Parhar {
1396733b9277SNavdeep Parhar 	struct sge_iq *q;
139754e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1398b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
13994d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
14003098bcfcSNavdeep Parhar 	int rsp_type;
1401733b9277SNavdeep Parhar 	uint32_t lq;
1402733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1403733b9277SNavdeep Parhar 
1404733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
14053098bcfcSNavdeep Parhar 	KASSERT((iq->flags & IQ_HAS_FL) == 0,
14063098bcfcSNavdeep Parhar 	    ("%s: called for iq %p with fl (iq->flags 0x%x)", __func__, iq,
14073098bcfcSNavdeep Parhar 	    iq->flags));
14083098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
14093098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_LRO_ENABLED) == 0);
1410733b9277SNavdeep Parhar 
14114d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
14124d6db4e0SNavdeep Parhar 
1413733b9277SNavdeep Parhar 	/*
1414733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1415733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1416733b9277SNavdeep Parhar 	 */
1417733b9277SNavdeep Parhar 	for (;;) {
1418b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
141954e4ee71SNavdeep Parhar 
142054e4ee71SNavdeep Parhar 			rmb();
142154e4ee71SNavdeep Parhar 
1422b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1423b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
142454e4ee71SNavdeep Parhar 
1425733b9277SNavdeep Parhar 			switch (rsp_type) {
1426733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
14273098bcfcSNavdeep Parhar 				panic("%s: data for an iq (%p) with no freelist",
14283098bcfcSNavdeep Parhar 				    __func__, iq);
142954e4ee71SNavdeep Parhar 
14303098bcfcSNavdeep Parhar 				/* NOTREACHED */
1431733b9277SNavdeep Parhar 
1432733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1433b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1434733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1435b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
14363098bcfcSNavdeep Parhar 				t4_cpl_handler[d->rss.opcode](iq, &d->rss, NULL);
1437733b9277SNavdeep Parhar 				break;
1438733b9277SNavdeep Parhar 
1439733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
144098005176SNavdeep Parhar 				/*
144198005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
144298005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
144398005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
144498005176SNavdeep Parhar 				 * iWARP async notification.
144598005176SNavdeep Parhar 				 */
14463098bcfcSNavdeep Parhar 				if (__predict_true(lq >= 1024)) {
1447671bf2b8SNavdeep Parhar 					t4_an_handler(iq, &d->rsp);
144898005176SNavdeep Parhar 					break;
144998005176SNavdeep Parhar 				}
145098005176SNavdeep Parhar 
1451ec55567cSJohn Baldwin 				q = sc->sge.iqmap[lq - sc->sge.iq_start -
1452ec55567cSJohn Baldwin 				    sc->sge.iq_base];
1453733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1454733b9277SNavdeep Parhar 				    IQS_BUSY)) {
14553098bcfcSNavdeep Parhar 					if (service_iq_fl(q, q->qsize / 16) == 0) {
1456da6e3387SNavdeep Parhar 						(void) atomic_cmpset_int(&q->state,
1457733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1458733b9277SNavdeep Parhar 					} else {
1459733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1460733b9277SNavdeep Parhar 						    link);
1461733b9277SNavdeep Parhar 					}
1462733b9277SNavdeep Parhar 				}
1463733b9277SNavdeep Parhar 				break;
1464733b9277SNavdeep Parhar 
1465733b9277SNavdeep Parhar 			default:
146698005176SNavdeep Parhar 				KASSERT(0,
146798005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
146898005176SNavdeep Parhar 				    __func__, rsp_type, iq));
146998005176SNavdeep Parhar 				log(LOG_ERR,
147098005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
147198005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
147209fe6320SNavdeep Parhar 				break;
147354e4ee71SNavdeep Parhar 			}
147456599263SNavdeep Parhar 
1475b2daa9a9SNavdeep Parhar 			d++;
1476b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1477b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1478b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1479b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1480b2daa9a9SNavdeep Parhar 			}
1481b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1482315048f2SJohn Baldwin 				t4_write_reg(sc, sc->sge_gts_reg,
1483733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1484733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1485733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1486733b9277SNavdeep Parhar 				ndescs = 0;
1487733b9277SNavdeep Parhar 
14883098bcfcSNavdeep Parhar 				if (budget) {
14893098bcfcSNavdeep Parhar 					return (EINPROGRESS);
14903098bcfcSNavdeep Parhar 				}
14913098bcfcSNavdeep Parhar 			}
14923098bcfcSNavdeep Parhar 		}
14933098bcfcSNavdeep Parhar 
14943098bcfcSNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
14953098bcfcSNavdeep Parhar 			break;
14963098bcfcSNavdeep Parhar 
14973098bcfcSNavdeep Parhar 		/*
14983098bcfcSNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
14993098bcfcSNavdeep Parhar 		 * it's still not done.
15003098bcfcSNavdeep Parhar 		 */
15013098bcfcSNavdeep Parhar 		q = STAILQ_FIRST(&iql);
15023098bcfcSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
15033098bcfcSNavdeep Parhar 		if (service_iq_fl(q, q->qsize / 8) == 0)
1504da6e3387SNavdeep Parhar 			(void) atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
15053098bcfcSNavdeep Parhar 		else
15063098bcfcSNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
15073098bcfcSNavdeep Parhar 	}
15083098bcfcSNavdeep Parhar 
15093098bcfcSNavdeep Parhar 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
15103098bcfcSNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
15113098bcfcSNavdeep Parhar 
15123098bcfcSNavdeep Parhar 	return (0);
15133098bcfcSNavdeep Parhar }
15143098bcfcSNavdeep Parhar 
1515ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
15163098bcfcSNavdeep Parhar static inline int
15173098bcfcSNavdeep Parhar sort_before_lro(struct lro_ctrl *lro)
15183098bcfcSNavdeep Parhar {
15193098bcfcSNavdeep Parhar 
15203098bcfcSNavdeep Parhar 	return (lro->lro_mbuf_max != 0);
15213098bcfcSNavdeep Parhar }
1522ffbb373cSNavdeep Parhar #endif
15233098bcfcSNavdeep Parhar 
1524e398922eSRandall Stewart #define CGBE_SHIFT_SCALE 10
1525e7e08444SNavdeep Parhar 
1526e398922eSRandall Stewart static inline uint64_t
1527e398922eSRandall Stewart t4_tstmp_to_ns(struct adapter *sc, uint64_t lf)
1528e398922eSRandall Stewart {
1529e398922eSRandall Stewart 	struct clock_sync *cur, dcur;
1530e398922eSRandall Stewart 	uint64_t hw_clocks;
15312c74c9daSJohn Baldwin 	uint64_t hw_clk_div;
15322c74c9daSJohn Baldwin 	sbintime_t sbt_cur_to_prev, sbt;
1533e398922eSRandall Stewart 	uint64_t hw_tstmp = lf & 0xfffffffffffffffULL;	/* 60b, not 64b. */
1534cee4fc7cSJohn Baldwin 	seqc_t gen;
1535e398922eSRandall Stewart 
1536cee4fc7cSJohn Baldwin 	for (;;) {
1537e398922eSRandall Stewart 		cur = &sc->cal_info[sc->cal_current];
1538cee4fc7cSJohn Baldwin 		gen = seqc_read(&cur->gen);
1539e398922eSRandall Stewart 		if (gen == 0)
1540e398922eSRandall Stewart 			return (0);
1541e398922eSRandall Stewart 		dcur = *cur;
1542cee4fc7cSJohn Baldwin 		if (seqc_consistent(&cur->gen, gen))
1543cee4fc7cSJohn Baldwin 			break;
1544cee4fc7cSJohn Baldwin 	}
1545e398922eSRandall Stewart 
1546e398922eSRandall Stewart 	/*
1547e398922eSRandall Stewart 	 * Our goal here is to have a result that is:
1548e398922eSRandall Stewart 	 *
1549e398922eSRandall Stewart 	 * (                             (cur_time - prev_time)   )
1550e398922eSRandall Stewart 	 * ((hw_tstmp - hw_prev) *  ----------------------------- ) + prev_time
1551e398922eSRandall Stewart 	 * (                             (hw_cur - hw_prev)       )
1552e398922eSRandall Stewart 	 *
1553e398922eSRandall Stewart 	 * With the constraints that we cannot use float and we
1554e398922eSRandall Stewart 	 * don't want to overflow the uint64_t numbers we are using.
1555e398922eSRandall Stewart 	 */
1556e398922eSRandall Stewart 	hw_clocks = hw_tstmp - dcur.hw_prev;
15572c74c9daSJohn Baldwin 	sbt_cur_to_prev = (dcur.sbt_cur - dcur.sbt_prev);
1558e398922eSRandall Stewart 	hw_clk_div = dcur.hw_cur - dcur.hw_prev;
15592c74c9daSJohn Baldwin 	sbt = hw_clocks * sbt_cur_to_prev / hw_clk_div + dcur.sbt_prev;
15602c74c9daSJohn Baldwin 	return (sbttons(sbt));
1561e7e08444SNavdeep Parhar }
1562e7e08444SNavdeep Parhar 
156346e1e307SNavdeep Parhar static inline void
156446e1e307SNavdeep Parhar move_to_next_rxbuf(struct sge_fl *fl)
156546e1e307SNavdeep Parhar {
156646e1e307SNavdeep Parhar 
156746e1e307SNavdeep Parhar 	fl->rx_offset = 0;
156846e1e307SNavdeep Parhar 	if (__predict_false((++fl->cidx & 7) == 0)) {
156946e1e307SNavdeep Parhar 		uint16_t cidx = fl->cidx >> 3;
157046e1e307SNavdeep Parhar 
157146e1e307SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
157246e1e307SNavdeep Parhar 			fl->cidx = cidx = 0;
157346e1e307SNavdeep Parhar 		fl->hw_cidx = cidx;
157446e1e307SNavdeep Parhar 	}
157546e1e307SNavdeep Parhar }
157646e1e307SNavdeep Parhar 
15773098bcfcSNavdeep Parhar /*
15783098bcfcSNavdeep Parhar  * Deals with interrupts on an iq+fl queue.
15793098bcfcSNavdeep Parhar  */
15803098bcfcSNavdeep Parhar static int
15813098bcfcSNavdeep Parhar service_iq_fl(struct sge_iq *iq, int budget)
15823098bcfcSNavdeep Parhar {
15833098bcfcSNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
15843098bcfcSNavdeep Parhar 	struct sge_fl *fl;
15853098bcfcSNavdeep Parhar 	struct adapter *sc = iq->adapter;
15863098bcfcSNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
158746e1e307SNavdeep Parhar 	int ndescs, limit;
158846e1e307SNavdeep Parhar 	int rsp_type, starved;
15893098bcfcSNavdeep Parhar 	uint32_t lq;
15903098bcfcSNavdeep Parhar 	uint16_t fl_hw_cidx;
15913098bcfcSNavdeep Parhar 	struct mbuf *m0;
15923098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
15933098bcfcSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
15943098bcfcSNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
15953098bcfcSNavdeep Parhar #endif
15963098bcfcSNavdeep Parhar 
15973098bcfcSNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
15983098bcfcSNavdeep Parhar 	MPASS(iq->flags & IQ_HAS_FL);
15993098bcfcSNavdeep Parhar 
160046e1e307SNavdeep Parhar 	ndescs = 0;
16013098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
16023098bcfcSNavdeep Parhar 	if (iq->flags & IQ_ADJ_CREDIT) {
16033098bcfcSNavdeep Parhar 		MPASS(sort_before_lro(lro));
16043098bcfcSNavdeep Parhar 		iq->flags &= ~IQ_ADJ_CREDIT;
16053098bcfcSNavdeep Parhar 		if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) {
16063098bcfcSNavdeep Parhar 			tcp_lro_flush_all(lro);
16073098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) |
16083098bcfcSNavdeep Parhar 			    V_INGRESSQID((u32)iq->cntxt_id) |
16093098bcfcSNavdeep Parhar 			    V_SEINTARM(iq->intr_params));
16103098bcfcSNavdeep Parhar 			return (0);
16113098bcfcSNavdeep Parhar 		}
16123098bcfcSNavdeep Parhar 		ndescs = 1;
16133098bcfcSNavdeep Parhar 	}
16143098bcfcSNavdeep Parhar #else
16153098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
16163098bcfcSNavdeep Parhar #endif
16173098bcfcSNavdeep Parhar 
161846e1e307SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
161946e1e307SNavdeep Parhar 	fl = &rxq->fl;
162046e1e307SNavdeep Parhar 	fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
16213098bcfcSNavdeep Parhar 	while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
16223098bcfcSNavdeep Parhar 
16233098bcfcSNavdeep Parhar 		rmb();
16243098bcfcSNavdeep Parhar 
16253098bcfcSNavdeep Parhar 		m0 = NULL;
16263098bcfcSNavdeep Parhar 		rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
16273098bcfcSNavdeep Parhar 		lq = be32toh(d->rsp.pldbuflen_qid);
16283098bcfcSNavdeep Parhar 
16293098bcfcSNavdeep Parhar 		switch (rsp_type) {
16303098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_FLBUF:
163146e1e307SNavdeep Parhar 			if (lq & F_RSPD_NEWBUF) {
163246e1e307SNavdeep Parhar 				if (fl->rx_offset > 0)
163346e1e307SNavdeep Parhar 					move_to_next_rxbuf(fl);
163446e1e307SNavdeep Parhar 				lq = G_RSPD_LEN(lq);
163546e1e307SNavdeep Parhar 			}
163646e1e307SNavdeep Parhar 			if (IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 4) {
163746e1e307SNavdeep Parhar 				FL_LOCK(fl);
163846e1e307SNavdeep Parhar 				refill_fl(sc, fl, 64);
163946e1e307SNavdeep Parhar 				FL_UNLOCK(fl);
164046e1e307SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
164146e1e307SNavdeep Parhar 			}
16423098bcfcSNavdeep Parhar 
16431486d2deSNavdeep Parhar 			if (d->rss.opcode == CPL_RX_PKT) {
16441486d2deSNavdeep Parhar 				if (__predict_true(eth_rx(sc, rxq, d, lq) == 0))
16451486d2deSNavdeep Parhar 					break;
16461486d2deSNavdeep Parhar 				goto out;
16471486d2deSNavdeep Parhar 			}
16483098bcfcSNavdeep Parhar 			m0 = get_fl_payload(sc, fl, lq);
16493098bcfcSNavdeep Parhar 			if (__predict_false(m0 == NULL))
16503098bcfcSNavdeep Parhar 				goto out;
1651e7e08444SNavdeep Parhar 
16523098bcfcSNavdeep Parhar 			/* fall through */
16533098bcfcSNavdeep Parhar 
16543098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_CPL:
16553098bcfcSNavdeep Parhar 			KASSERT(d->rss.opcode < NUM_CPL_CMDS,
16563098bcfcSNavdeep Parhar 			    ("%s: bad opcode %02x.", __func__, d->rss.opcode));
16573098bcfcSNavdeep Parhar 			t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0);
16583098bcfcSNavdeep Parhar 			break;
16593098bcfcSNavdeep Parhar 
16603098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_INTR:
16613098bcfcSNavdeep Parhar 
16623098bcfcSNavdeep Parhar 			/*
16633098bcfcSNavdeep Parhar 			 * There are 1K interrupt-capable queues (qids 0
16643098bcfcSNavdeep Parhar 			 * through 1023).  A response type indicating a
16653098bcfcSNavdeep Parhar 			 * forwarded interrupt with a qid >= 1K is an
16663098bcfcSNavdeep Parhar 			 * iWARP async notification.  That is the only
16673098bcfcSNavdeep Parhar 			 * acceptable indirect interrupt on this queue.
16683098bcfcSNavdeep Parhar 			 */
16693098bcfcSNavdeep Parhar 			if (__predict_false(lq < 1024)) {
16703098bcfcSNavdeep Parhar 				panic("%s: indirect interrupt on iq_fl %p "
16713098bcfcSNavdeep Parhar 				    "with qid %u", __func__, iq, lq);
16723098bcfcSNavdeep Parhar 			}
16733098bcfcSNavdeep Parhar 
16743098bcfcSNavdeep Parhar 			t4_an_handler(iq, &d->rsp);
16753098bcfcSNavdeep Parhar 			break;
16763098bcfcSNavdeep Parhar 
16773098bcfcSNavdeep Parhar 		default:
16783098bcfcSNavdeep Parhar 			KASSERT(0, ("%s: illegal response type %d on iq %p",
16793098bcfcSNavdeep Parhar 			    __func__, rsp_type, iq));
16803098bcfcSNavdeep Parhar 			log(LOG_ERR, "%s: illegal response type %d on iq %p",
16813098bcfcSNavdeep Parhar 			    device_get_nameunit(sc->dev), rsp_type, iq);
16823098bcfcSNavdeep Parhar 			break;
16833098bcfcSNavdeep Parhar 		}
16843098bcfcSNavdeep Parhar 
16853098bcfcSNavdeep Parhar 		d++;
16863098bcfcSNavdeep Parhar 		if (__predict_false(++iq->cidx == iq->sidx)) {
16873098bcfcSNavdeep Parhar 			iq->cidx = 0;
16883098bcfcSNavdeep Parhar 			iq->gen ^= F_RSPD_GEN;
16893098bcfcSNavdeep Parhar 			d = &iq->desc[0];
16903098bcfcSNavdeep Parhar 		}
16913098bcfcSNavdeep Parhar 		if (__predict_false(++ndescs == limit)) {
16923098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
16933098bcfcSNavdeep Parhar 			    V_INGRESSQID(iq->cntxt_id) |
16943098bcfcSNavdeep Parhar 			    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
16953098bcfcSNavdeep Parhar 
1696480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1697480e603cSNavdeep Parhar 			if (iq->flags & IQ_LRO_ENABLED &&
169846f48ee5SNavdeep Parhar 			    !sort_before_lro(lro) &&
1699480e603cSNavdeep Parhar 			    sc->lro_timeout != 0) {
17003098bcfcSNavdeep Parhar 				tcp_lro_flush_inactive(lro, &lro_timeout);
1701480e603cSNavdeep Parhar 			}
1702480e603cSNavdeep Parhar #endif
170346e1e307SNavdeep Parhar 			if (budget)
1704733b9277SNavdeep Parhar 				return (EINPROGRESS);
170546e1e307SNavdeep Parhar 			ndescs = 0;
17064d6db4e0SNavdeep Parhar 		}
1707861e42b2SNavdeep Parhar 	}
17083098bcfcSNavdeep Parhar out:
1709a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1710733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
171146f48ee5SNavdeep Parhar 		if (ndescs > 0 && lro->lro_mbuf_count > 8) {
171246f48ee5SNavdeep Parhar 			MPASS(sort_before_lro(lro));
171346f48ee5SNavdeep Parhar 			/* hold back one credit and don't flush LRO state */
171446f48ee5SNavdeep Parhar 			iq->flags |= IQ_ADJ_CREDIT;
171546f48ee5SNavdeep Parhar 			ndescs--;
171646f48ee5SNavdeep Parhar 		} else {
17176dd38b87SSepherosa Ziehau 			tcp_lro_flush_all(lro);
1718733b9277SNavdeep Parhar 		}
171946f48ee5SNavdeep Parhar 	}
1720733b9277SNavdeep Parhar #endif
1721733b9277SNavdeep Parhar 
1722315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
1723733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1724733b9277SNavdeep Parhar 
1725733b9277SNavdeep Parhar 	FL_LOCK(fl);
172638035ed6SNavdeep Parhar 	starved = refill_fl(sc, fl, 64);
1727733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
1728733b9277SNavdeep Parhar 	if (__predict_false(starved != 0))
1729733b9277SNavdeep Parhar 		add_fl_to_sfl(sc, fl);
1730733b9277SNavdeep Parhar 
1731733b9277SNavdeep Parhar 	return (0);
1732733b9277SNavdeep Parhar }
1733733b9277SNavdeep Parhar 
173438035ed6SNavdeep Parhar static inline struct cluster_metadata *
173546e1e307SNavdeep Parhar cl_metadata(struct fl_sdesc *sd)
17361458bff9SNavdeep Parhar {
17371458bff9SNavdeep Parhar 
173846e1e307SNavdeep Parhar 	return ((void *)(sd->cl + sd->moff));
17391458bff9SNavdeep Parhar }
17401458bff9SNavdeep Parhar 
174115c28f87SGleb Smirnoff static void
1742e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m)
17431458bff9SNavdeep Parhar {
1744d6f79b27SNavdeep Parhar 	struct cluster_metadata *clm = m->m_ext.ext_arg1;
17451458bff9SNavdeep Parhar 
1746d6f79b27SNavdeep Parhar 	uma_zfree(clm->zone, clm->cl);
174782eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
17481458bff9SNavdeep Parhar }
17491458bff9SNavdeep Parhar 
175038035ed6SNavdeep Parhar /*
175146e1e307SNavdeep Parhar  * The mbuf returned comes from zone_muf and carries the payload in one of these
175246e1e307SNavdeep Parhar  * ways
175346e1e307SNavdeep Parhar  * a) complete frame inside the mbuf
175446e1e307SNavdeep Parhar  * b) m_cljset (for clusters without metadata)
175546e1e307SNavdeep Parhar  * d) m_extaddref (cluster with metadata)
175638035ed6SNavdeep Parhar  */
17571458bff9SNavdeep Parhar static struct mbuf *
1758b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1759b741402cSNavdeep Parhar     int remaining)
176038035ed6SNavdeep Parhar {
176138035ed6SNavdeep Parhar 	struct mbuf *m;
176238035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
176346e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
176446e1e307SNavdeep Parhar 	struct cluster_metadata *clm;
1765b741402cSNavdeep Parhar 	int len, blen;
176638035ed6SNavdeep Parhar 	caddr_t payload;
176738035ed6SNavdeep Parhar 
1768e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
176946e1e307SNavdeep Parhar 		u_int l, pad;
1770b741402cSNavdeep Parhar 
177146e1e307SNavdeep Parhar 		blen = rxb->size2 - fl->rx_offset;	/* max possible in this buf */
177246e1e307SNavdeep Parhar 		len = min(remaining, blen);
177346e1e307SNavdeep Parhar 		payload = sd->cl + fl->rx_offset;
177446e1e307SNavdeep Parhar 
177546e1e307SNavdeep Parhar 		l = fr_offset + len;
177646e1e307SNavdeep Parhar 		pad = roundup2(l, fl->buf_boundary) - l;
177746e1e307SNavdeep Parhar 		if (fl->rx_offset + len + pad < rxb->size2)
1778b741402cSNavdeep Parhar 			blen = len + pad;
177946e1e307SNavdeep Parhar 		MPASS(fl->rx_offset + blen <= rxb->size2);
1780e3207e19SNavdeep Parhar 	} else {
1781e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
178246e1e307SNavdeep Parhar 		blen = rxb->size1;
178346e1e307SNavdeep Parhar 		len = min(remaining, blen);
178446e1e307SNavdeep Parhar 		payload = sd->cl;
1785e3207e19SNavdeep Parhar 	}
178638035ed6SNavdeep Parhar 
178746e1e307SNavdeep Parhar 	if (fr_offset == 0) {
178846e1e307SNavdeep Parhar 		m = m_gethdr(M_NOWAIT, MT_DATA);
178946e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
179046e1e307SNavdeep Parhar 			return (NULL);
179146e1e307SNavdeep Parhar 		m->m_pkthdr.len = remaining;
179246e1e307SNavdeep Parhar 	} else {
179346e1e307SNavdeep Parhar 		m = m_get(M_NOWAIT, MT_DATA);
179446e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
179546e1e307SNavdeep Parhar 			return (NULL);
179646e1e307SNavdeep Parhar 	}
179746e1e307SNavdeep Parhar 	m->m_len = len;
179814a634dfSMark Johnston 	kmsan_mark(payload, len, KMSAN_STATE_INITED);
1799b741402cSNavdeep Parhar 
180038035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
180138035ed6SNavdeep Parhar 		/* copy data to mbuf */
180238035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
180346e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
180446e1e307SNavdeep Parhar 			fl->rx_offset += blen;
180546e1e307SNavdeep Parhar 			MPASS(fl->rx_offset <= rxb->size2);
180646e1e307SNavdeep Parhar 			if (fl->rx_offset < rxb->size2)
180746e1e307SNavdeep Parhar 				return (m);	/* without advancing the cidx */
180846e1e307SNavdeep Parhar 		}
180946e1e307SNavdeep Parhar 	} else if (fl->flags & FL_BUF_PACKING) {
181046e1e307SNavdeep Parhar 		clm = cl_metadata(sd);
1811a9c4062aSNavdeep Parhar 		if (sd->nmbuf++ == 0) {
1812a9c4062aSNavdeep Parhar 			clm->refcount = 1;
181346e1e307SNavdeep Parhar 			clm->zone = rxb->zone;
1814d6f79b27SNavdeep Parhar 			clm->cl = sd->cl;
1815a9c4062aSNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
1816a9c4062aSNavdeep Parhar 		}
1817d6f79b27SNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free, clm,
1818d6f79b27SNavdeep Parhar 		    NULL);
181938035ed6SNavdeep Parhar 
182046e1e307SNavdeep Parhar 		fl->rx_offset += blen;
182146e1e307SNavdeep Parhar 		MPASS(fl->rx_offset <= rxb->size2);
182246e1e307SNavdeep Parhar 		if (fl->rx_offset < rxb->size2)
182346e1e307SNavdeep Parhar 			return (m);	/* without advancing the cidx */
1824ccc69b2fSNavdeep Parhar 	} else {
182546e1e307SNavdeep Parhar 		m_cljset(m, sd->cl, rxb->type);
182638035ed6SNavdeep Parhar 		sd->cl = NULL;	/* consumed, not a recycle candidate */
182738035ed6SNavdeep Parhar 	}
182838035ed6SNavdeep Parhar 
182946e1e307SNavdeep Parhar 	move_to_next_rxbuf(fl);
183038035ed6SNavdeep Parhar 
183138035ed6SNavdeep Parhar 	return (m);
183238035ed6SNavdeep Parhar }
183338035ed6SNavdeep Parhar 
183438035ed6SNavdeep Parhar static struct mbuf *
183546e1e307SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, const u_int plen)
18361458bff9SNavdeep Parhar {
183738035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1838b741402cSNavdeep Parhar 	u_int remaining;
18391458bff9SNavdeep Parhar 
18404d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1841368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
184246e1e307SNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == plen);
184346e1e307SNavdeep Parhar 		MPASS(fl->remaining < plen);
18441458bff9SNavdeep Parhar 
184538035ed6SNavdeep Parhar 		m0 = fl->m0;
184638035ed6SNavdeep Parhar 		pnext = fl->pnext;
1847b741402cSNavdeep Parhar 		remaining = fl->remaining;
18484d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
184938035ed6SNavdeep Parhar 		goto get_segment;
18501458bff9SNavdeep Parhar 	}
18511458bff9SNavdeep Parhar 
18521458bff9SNavdeep Parhar 	/*
185338035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
185438035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
18551458bff9SNavdeep Parhar 	 */
18561458bff9SNavdeep Parhar 
185746e1e307SNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, plen);
1858368541baSNavdeep Parhar 	if (m0 == NULL)
18594d6db4e0SNavdeep Parhar 		return (NULL);
186046e1e307SNavdeep Parhar 	remaining = plen - m0->m_len;
186138035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1862b741402cSNavdeep Parhar 	while (remaining > 0) {
186338035ed6SNavdeep Parhar get_segment:
186438035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
186546e1e307SNavdeep Parhar 		m = get_scatter_segment(sc, fl, plen - remaining, remaining);
18664d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
186738035ed6SNavdeep Parhar 			fl->m0 = m0;
186838035ed6SNavdeep Parhar 			fl->pnext = pnext;
1869b741402cSNavdeep Parhar 			fl->remaining = remaining;
18704d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
18714d6db4e0SNavdeep Parhar 			return (NULL);
18721458bff9SNavdeep Parhar 		}
187338035ed6SNavdeep Parhar 		*pnext = m;
187438035ed6SNavdeep Parhar 		pnext = &m->m_next;
1875b741402cSNavdeep Parhar 		remaining -= m->m_len;
1876733b9277SNavdeep Parhar 	}
187738035ed6SNavdeep Parhar 	*pnext = NULL;
18784d6db4e0SNavdeep Parhar 
1879dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1880733b9277SNavdeep Parhar 	return (m0);
1881733b9277SNavdeep Parhar }
1882733b9277SNavdeep Parhar 
1883733b9277SNavdeep Parhar static int
188487bbb333SNavdeep Parhar skip_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
188587bbb333SNavdeep Parhar     int remaining)
188687bbb333SNavdeep Parhar {
188787bbb333SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
188887bbb333SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
188987bbb333SNavdeep Parhar 	int len, blen;
189087bbb333SNavdeep Parhar 
189187bbb333SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
189287bbb333SNavdeep Parhar 		u_int l, pad;
189387bbb333SNavdeep Parhar 
189487bbb333SNavdeep Parhar 		blen = rxb->size2 - fl->rx_offset;	/* max possible in this buf */
189587bbb333SNavdeep Parhar 		len = min(remaining, blen);
189687bbb333SNavdeep Parhar 
189787bbb333SNavdeep Parhar 		l = fr_offset + len;
189887bbb333SNavdeep Parhar 		pad = roundup2(l, fl->buf_boundary) - l;
189987bbb333SNavdeep Parhar 		if (fl->rx_offset + len + pad < rxb->size2)
190087bbb333SNavdeep Parhar 			blen = len + pad;
190187bbb333SNavdeep Parhar 		fl->rx_offset += blen;
190287bbb333SNavdeep Parhar 		MPASS(fl->rx_offset <= rxb->size2);
190387bbb333SNavdeep Parhar 		if (fl->rx_offset < rxb->size2)
190487bbb333SNavdeep Parhar 			return (len);	/* without advancing the cidx */
190587bbb333SNavdeep Parhar 	} else {
190687bbb333SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
190787bbb333SNavdeep Parhar 		blen = rxb->size1;
190887bbb333SNavdeep Parhar 		len = min(remaining, blen);
190987bbb333SNavdeep Parhar 	}
191087bbb333SNavdeep Parhar 	move_to_next_rxbuf(fl);
191187bbb333SNavdeep Parhar 	return (len);
191287bbb333SNavdeep Parhar }
191387bbb333SNavdeep Parhar 
191487bbb333SNavdeep Parhar static inline void
191587bbb333SNavdeep Parhar skip_fl_payload(struct adapter *sc, struct sge_fl *fl, int plen)
191687bbb333SNavdeep Parhar {
191787bbb333SNavdeep Parhar 	int remaining, fr_offset, len;
191887bbb333SNavdeep Parhar 
191987bbb333SNavdeep Parhar 	fr_offset = 0;
192087bbb333SNavdeep Parhar 	remaining = plen;
192187bbb333SNavdeep Parhar 	while (remaining > 0) {
192287bbb333SNavdeep Parhar 		len = skip_scatter_segment(sc, fl, fr_offset, remaining);
192387bbb333SNavdeep Parhar 		fr_offset += len;
192487bbb333SNavdeep Parhar 		remaining -= len;
192587bbb333SNavdeep Parhar 	}
192687bbb333SNavdeep Parhar }
192787bbb333SNavdeep Parhar 
192887bbb333SNavdeep Parhar static inline int
192987bbb333SNavdeep Parhar get_segment_len(struct adapter *sc, struct sge_fl *fl, int plen)
193087bbb333SNavdeep Parhar {
193187bbb333SNavdeep Parhar 	int len;
193287bbb333SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
193387bbb333SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
193487bbb333SNavdeep Parhar 
193587bbb333SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
193687bbb333SNavdeep Parhar 		len = rxb->size2 - fl->rx_offset;
193787bbb333SNavdeep Parhar 	else
193887bbb333SNavdeep Parhar 		len = rxb->size1;
193987bbb333SNavdeep Parhar 
194087bbb333SNavdeep Parhar 	return (min(plen, len));
194187bbb333SNavdeep Parhar }
194287bbb333SNavdeep Parhar 
194387bbb333SNavdeep Parhar static int
19441486d2deSNavdeep Parhar eth_rx(struct adapter *sc, struct sge_rxq *rxq, const struct iq_desc *d,
19451486d2deSNavdeep Parhar     u_int plen)
1946733b9277SNavdeep Parhar {
19471486d2deSNavdeep Parhar 	struct mbuf *m0;
1948733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
19491486d2deSNavdeep Parhar 	struct sge_fl *fl = &rxq->fl;
195087bbb333SNavdeep Parhar 	struct vi_info *vi = ifp->if_softc;
19511486d2deSNavdeep Parhar 	const struct cpl_rx_pkt *cpl;
1952a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1953733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1954733b9277SNavdeep Parhar #endif
1955a4a4ad2dSNavdeep Parhar 	uint16_t err_vec, tnl_type, tnlhdr_len;
195670ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
195770ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
195870ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
195970ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
196070ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
196170ca6229SNavdeep Parhar 	};
1962a4a4ad2dSNavdeep Parhar 	static const int sw_csum_flags[2][2] = {
1963a4a4ad2dSNavdeep Parhar 		{
1964a4a4ad2dSNavdeep Parhar 			/* IP, inner IP */
1965a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1966a4a4ad2dSNavdeep Parhar 			    CSUM_L3_CALC | CSUM_L3_VALID |
1967a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1968a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID |
1969a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1970a4a4ad2dSNavdeep Parhar 
1971a4a4ad2dSNavdeep Parhar 			/* IP, inner IP6 */
1972a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1973a4a4ad2dSNavdeep Parhar 			    CSUM_L3_CALC | CSUM_L3_VALID |
1974a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1975a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1976a4a4ad2dSNavdeep Parhar 		},
1977a4a4ad2dSNavdeep Parhar 		{
1978a4a4ad2dSNavdeep Parhar 			/* IP6, inner IP */
1979a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1980a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1981a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L3_CALC | CSUM_INNER_L3_VALID |
1982a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1983a4a4ad2dSNavdeep Parhar 
1984a4a4ad2dSNavdeep Parhar 			/* IP6, inner IP6 */
1985a4a4ad2dSNavdeep Parhar 			CSUM_ENCAP_VXLAN |
1986a4a4ad2dSNavdeep Parhar 			    CSUM_L4_CALC | CSUM_L4_VALID |
1987a4a4ad2dSNavdeep Parhar 			    CSUM_INNER_L4_CALC | CSUM_INNER_L4_VALID,
1988a4a4ad2dSNavdeep Parhar 		},
1989a4a4ad2dSNavdeep Parhar 	};
1990733b9277SNavdeep Parhar 
19911486d2deSNavdeep Parhar 	MPASS(plen > sc->params.sge.fl_pktshift);
199287bbb333SNavdeep Parhar 	if (vi->pfil != NULL && PFIL_HOOKED_IN(vi->pfil) &&
199387bbb333SNavdeep Parhar 	    __predict_true((fl->flags & FL_BUF_RESUME) == 0)) {
199487bbb333SNavdeep Parhar 		struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
199587bbb333SNavdeep Parhar 		caddr_t frame;
199687bbb333SNavdeep Parhar 		int rc, slen;
199787bbb333SNavdeep Parhar 
199887bbb333SNavdeep Parhar 		slen = get_segment_len(sc, fl, plen) -
199987bbb333SNavdeep Parhar 		    sc->params.sge.fl_pktshift;
200087bbb333SNavdeep Parhar 		frame = sd->cl + fl->rx_offset + sc->params.sge.fl_pktshift;
200187bbb333SNavdeep Parhar 		CURVNET_SET_QUIET(ifp->if_vnet);
2002caf32b26SGleb Smirnoff 		rc = pfil_mem_in(vi->pfil, frame, slen, ifp, &m0);
200387bbb333SNavdeep Parhar 		CURVNET_RESTORE();
200487bbb333SNavdeep Parhar 		if (rc == PFIL_DROPPED || rc == PFIL_CONSUMED) {
200587bbb333SNavdeep Parhar 			skip_fl_payload(sc, fl, plen);
200687bbb333SNavdeep Parhar 			return (0);
200787bbb333SNavdeep Parhar 		}
200887bbb333SNavdeep Parhar 		if (rc == PFIL_REALLOCED) {
200987bbb333SNavdeep Parhar 			skip_fl_payload(sc, fl, plen);
201087bbb333SNavdeep Parhar 			goto have_mbuf;
201187bbb333SNavdeep Parhar 		}
201287bbb333SNavdeep Parhar 	}
201387bbb333SNavdeep Parhar 
20141486d2deSNavdeep Parhar 	m0 = get_fl_payload(sc, fl, plen);
20151486d2deSNavdeep Parhar 	if (__predict_false(m0 == NULL))
20161486d2deSNavdeep Parhar 		return (ENOMEM);
2017733b9277SNavdeep Parhar 
201890e7434aSNavdeep Parhar 	m0->m_pkthdr.len -= sc->params.sge.fl_pktshift;
201990e7434aSNavdeep Parhar 	m0->m_len -= sc->params.sge.fl_pktshift;
202090e7434aSNavdeep Parhar 	m0->m_data += sc->params.sge.fl_pktshift;
202154e4ee71SNavdeep Parhar 
202287bbb333SNavdeep Parhar have_mbuf:
202354e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
20241486d2deSNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[d->rss.hash_type][d->rss.ipv6]);
20251486d2deSNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(d->rss.hash_val);
202654e4ee71SNavdeep Parhar 
20271486d2deSNavdeep Parhar 	cpl = (const void *)(&d->rss + 1);
2028a4a4ad2dSNavdeep Parhar 	if (sc->params.tp.rx_pkt_encap) {
2029a4a4ad2dSNavdeep Parhar 		const uint16_t ev = be16toh(cpl->err_vec);
20309600bf00SNavdeep Parhar 
2031a4a4ad2dSNavdeep Parhar 		err_vec = G_T6_COMPR_RXERR_VEC(ev);
2032a4a4ad2dSNavdeep Parhar 		tnl_type = G_T6_RX_TNL_TYPE(ev);
2033a4a4ad2dSNavdeep Parhar 		tnlhdr_len = G_T6_RX_TNLHDR_LEN(ev);
2034a4a4ad2dSNavdeep Parhar 	} else {
2035a4a4ad2dSNavdeep Parhar 		err_vec = be16toh(cpl->err_vec);
2036a4a4ad2dSNavdeep Parhar 		tnl_type = 0;
2037a4a4ad2dSNavdeep Parhar 		tnlhdr_len = 0;
2038a4a4ad2dSNavdeep Parhar 	}
2039a4a4ad2dSNavdeep Parhar 	if (cpl->csum_calc && err_vec == 0) {
2040a4a4ad2dSNavdeep Parhar 		int ipv6 = !!(cpl->l2info & htobe32(F_RXF_IP6));
2041a4a4ad2dSNavdeep Parhar 
2042a4a4ad2dSNavdeep Parhar 		/* checksum(s) calculated and found to be correct. */
2043a4a4ad2dSNavdeep Parhar 
2044a4a4ad2dSNavdeep Parhar 		MPASS((cpl->l2info & htobe32(F_RXF_IP)) ^
2045a4a4ad2dSNavdeep Parhar 		    (cpl->l2info & htobe32(F_RXF_IP6)));
204654e4ee71SNavdeep Parhar 		m0->m_pkthdr.csum_data = be16toh(cpl->csum);
2047a4a4ad2dSNavdeep Parhar 		if (tnl_type == 0) {
2048a4a4ad2dSNavdeep Parhar 			if (!ipv6 && ifp->if_capenable & IFCAP_RXCSUM) {
2049a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags = CSUM_L3_CALC |
2050a4a4ad2dSNavdeep Parhar 				    CSUM_L3_VALID | CSUM_L4_CALC |
2051a4a4ad2dSNavdeep Parhar 				    CSUM_L4_VALID;
2052a4a4ad2dSNavdeep Parhar 			} else if (ipv6 && ifp->if_capenable & IFCAP_RXCSUM_IPV6) {
2053a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags = CSUM_L4_CALC |
2054a4a4ad2dSNavdeep Parhar 				    CSUM_L4_VALID;
2055a4a4ad2dSNavdeep Parhar 			}
2056a4a4ad2dSNavdeep Parhar 			rxq->rxcsum++;
2057a4a4ad2dSNavdeep Parhar 		} else {
2058a4a4ad2dSNavdeep Parhar 			MPASS(tnl_type == RX_PKT_TNL_TYPE_VXLAN);
2059d107ee06SNavdeep Parhar 
2060d107ee06SNavdeep Parhar 			M_HASHTYPE_SETINNER(m0);
2061a4a4ad2dSNavdeep Parhar 			if (__predict_false(cpl->ip_frag)) {
2062a4a4ad2dSNavdeep Parhar 				/*
2063a4a4ad2dSNavdeep Parhar 				 * csum_data is for the inner frame (which is an
2064a4a4ad2dSNavdeep Parhar 				 * IP fragment) and is not 0xffff.  There is no
2065a4a4ad2dSNavdeep Parhar 				 * way to pass the inner csum_data to the stack.
2066a4a4ad2dSNavdeep Parhar 				 * We don't want the stack to use the inner
2067a4a4ad2dSNavdeep Parhar 				 * csum_data to validate the outer frame or it
2068a4a4ad2dSNavdeep Parhar 				 * will get rejected.  So we fix csum_data here
2069a4a4ad2dSNavdeep Parhar 				 * and let sw do the checksum of inner IP
2070a4a4ad2dSNavdeep Parhar 				 * fragments.
2071a4a4ad2dSNavdeep Parhar 				 *
2072a4a4ad2dSNavdeep Parhar 				 * XXX: Need 32b for csum_data2 in an rx mbuf.
2073a4a4ad2dSNavdeep Parhar 				 * Maybe stuff it into rcv_tstmp?
2074a4a4ad2dSNavdeep Parhar 				 */
207554e4ee71SNavdeep Parhar 				m0->m_pkthdr.csum_data = 0xffff;
2076a4a4ad2dSNavdeep Parhar 				if (ipv6) {
2077a4a4ad2dSNavdeep Parhar 					m0->m_pkthdr.csum_flags = CSUM_L4_CALC |
2078a4a4ad2dSNavdeep Parhar 					    CSUM_L4_VALID;
2079a4a4ad2dSNavdeep Parhar 				} else {
2080a4a4ad2dSNavdeep Parhar 					m0->m_pkthdr.csum_flags = CSUM_L3_CALC |
2081a4a4ad2dSNavdeep Parhar 					    CSUM_L3_VALID | CSUM_L4_CALC |
2082a4a4ad2dSNavdeep Parhar 					    CSUM_L4_VALID;
2083a4a4ad2dSNavdeep Parhar 				}
2084a4a4ad2dSNavdeep Parhar 			} else {
2085a4a4ad2dSNavdeep Parhar 				int outer_ipv6;
2086a4a4ad2dSNavdeep Parhar 
2087a4a4ad2dSNavdeep Parhar 				MPASS(m0->m_pkthdr.csum_data == 0xffff);
2088a4a4ad2dSNavdeep Parhar 
2089a4a4ad2dSNavdeep Parhar 				outer_ipv6 = tnlhdr_len >=
2090a4a4ad2dSNavdeep Parhar 				    sizeof(struct ether_header) +
2091a4a4ad2dSNavdeep Parhar 				    sizeof(struct ip6_hdr);
2092a4a4ad2dSNavdeep Parhar 				m0->m_pkthdr.csum_flags =
2093a4a4ad2dSNavdeep Parhar 				    sw_csum_flags[outer_ipv6][ipv6];
2094a4a4ad2dSNavdeep Parhar 			}
2095a4a4ad2dSNavdeep Parhar 			rxq->vxlan_rxcsum++;
2096a4a4ad2dSNavdeep Parhar 		}
209754e4ee71SNavdeep Parhar 	}
209854e4ee71SNavdeep Parhar 
209954e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
210054e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
210154e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
210254e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
210354e4ee71SNavdeep Parhar 	}
210454e4ee71SNavdeep Parhar 
21051486d2deSNavdeep Parhar 	if (rxq->iq.flags & IQ_RX_TIMESTAMP) {
21061486d2deSNavdeep Parhar 		/*
2107e398922eSRandall Stewart 		 * Fill up rcv_tstmp but do not set M_TSTMP as
2108e398922eSRandall Stewart 		 * long as we get a non-zero back from t4_tstmp_to_ns().
21091486d2deSNavdeep Parhar 		 */
2110e398922eSRandall Stewart 		m0->m_pkthdr.rcv_tstmp = t4_tstmp_to_ns(sc,
2111e398922eSRandall Stewart 		    be64toh(d->rsp.u.last_flit));
2112e398922eSRandall Stewart 		if (m0->m_pkthdr.rcv_tstmp != 0)
21131486d2deSNavdeep Parhar 			m0->m_flags |= M_TSTMP;
21141486d2deSNavdeep Parhar 	}
21151486d2deSNavdeep Parhar 
211650575ce1SAndrew Gallatin #ifdef NUMA
211750575ce1SAndrew Gallatin 	m0->m_pkthdr.numa_domain = ifp->if_numa_domain;
211850575ce1SAndrew Gallatin #endif
2119a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
2120a4a4ad2dSNavdeep Parhar 	if (rxq->iq.flags & IQ_LRO_ENABLED && tnl_type == 0 &&
21219087a3dfSNavdeep Parhar 	    (M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV4 ||
21229087a3dfSNavdeep Parhar 	    M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV6)) {
212346f48ee5SNavdeep Parhar 		if (sort_before_lro(lro)) {
212446f48ee5SNavdeep Parhar 			tcp_lro_queue_mbuf(lro, m0);
212546f48ee5SNavdeep Parhar 			return (0); /* queued for sort, then LRO */
212646f48ee5SNavdeep Parhar 		}
212746f48ee5SNavdeep Parhar 		if (tcp_lro_rx(lro, m0, 0) == 0)
212846f48ee5SNavdeep Parhar 			return (0); /* queued for LRO */
212946f48ee5SNavdeep Parhar 	}
213054e4ee71SNavdeep Parhar #endif
21317d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
213254e4ee71SNavdeep Parhar 
2133733b9277SNavdeep Parhar 	return (0);
213454e4ee71SNavdeep Parhar }
213554e4ee71SNavdeep Parhar 
2136733b9277SNavdeep Parhar /*
21377951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
21387951040fSNavdeep Parhar  */
21397951040fSNavdeep Parhar static void
21407951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
21417951040fSNavdeep Parhar {
21427951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
21437951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
21447951040fSNavdeep Parhar 
21457951040fSNavdeep Parhar 	EQ_LOCK(eq);
21467951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
21477951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
21487951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
21497951040fSNavdeep Parhar }
21507951040fSNavdeep Parhar 
21517951040fSNavdeep Parhar static void
21527951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
21537951040fSNavdeep Parhar {
21547951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
21557951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
21567951040fSNavdeep Parhar 	u_int n;
21577951040fSNavdeep Parhar 	struct wrqe *wr;
21587951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
21597951040fSNavdeep Parhar 
21607951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
21617951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
21627951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
21637951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
2164cda2ab0eSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
2165cda2ab0eSNavdeep Parhar 	dbdiff = 0;
21667951040fSNavdeep Parhar 
21677951040fSNavdeep Parhar 	do {
21687951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
21697951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
21707951040fSNavdeep Parhar 			available = eq->sidx - 1;
21717951040fSNavdeep Parhar 		else
21727951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
21737951040fSNavdeep Parhar 
21747951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
21757951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
21767951040fSNavdeep Parhar 		if (available < n)
2177cda2ab0eSNavdeep Parhar 			break;
21787951040fSNavdeep Parhar 
21797951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
21807951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
21817951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
21827951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
21837951040fSNavdeep Parhar 			eq->pidx += n;
21847951040fSNavdeep Parhar 		} else {
21857951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
21867951040fSNavdeep Parhar 
21877951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
21887951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
21897951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
21907951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
21917951040fSNavdeep Parhar 			}
21927951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
21937951040fSNavdeep Parhar 		}
21940459a175SNavdeep Parhar 		wrq->tx_wrs_copied++;
21957951040fSNavdeep Parhar 
21967951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
21977951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
2198ddf09ad6SNavdeep Parhar 				/*
2199ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
2200ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
2201ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
2202ddf09ad6SNavdeep Parhar 				 */
22037951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
22047951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
22057951040fSNavdeep Parhar 		}
22067951040fSNavdeep Parhar 
22077951040fSNavdeep Parhar 		dbdiff += n;
22087951040fSNavdeep Parhar 		if (dbdiff >= 16) {
22097951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
22107951040fSNavdeep Parhar 			dbdiff = 0;
22117951040fSNavdeep Parhar 		}
22127951040fSNavdeep Parhar 
22137951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
22147951040fSNavdeep Parhar 		free_wrqe(wr);
22157951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
22167951040fSNavdeep Parhar 		wrq->nwr_pending--;
22177951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
22187951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
22197951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
22207951040fSNavdeep Parhar 
22217951040fSNavdeep Parhar 	if (dbdiff)
22227951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
22237951040fSNavdeep Parhar }
22247951040fSNavdeep Parhar 
22257951040fSNavdeep Parhar /*
2226733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
2227733b9277SNavdeep Parhar  */
222809fe6320SNavdeep Parhar void
222909fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
2230733b9277SNavdeep Parhar {
2231733b9277SNavdeep Parhar #ifdef INVARIANTS
22327951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
2233733b9277SNavdeep Parhar #endif
2234733b9277SNavdeep Parhar 
22357951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
22367951040fSNavdeep Parhar 	MPASS(wr != NULL);
22377951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
22387951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
2239733b9277SNavdeep Parhar 
22407951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
22417951040fSNavdeep Parhar 	wrq->nwr_pending++;
22427951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
2243733b9277SNavdeep Parhar 
22447951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
22457951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
2246733b9277SNavdeep Parhar 
22477951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
2248733b9277SNavdeep Parhar 
22497951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
22507951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
225154e4ee71SNavdeep Parhar }
225254e4ee71SNavdeep Parhar 
225354e4ee71SNavdeep Parhar void
225454e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
225554e4ee71SNavdeep Parhar {
2256fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
22577c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
225854e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
22596eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
22606eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
22616eb3180fSNavdeep Parhar #endif
226254e4ee71SNavdeep Parhar 	struct sge_fl *fl;
22636a59b994SNavdeep Parhar 	int i, maxp;
226454e4ee71SNavdeep Parhar 
22656a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, false);
2266fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
226754e4ee71SNavdeep Parhar 		fl = &rxq->fl;
226854e4ee71SNavdeep Parhar 
226954e4ee71SNavdeep Parhar 		FL_LOCK(fl);
227046e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
227146e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
227254e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
227354e4ee71SNavdeep Parhar 	}
22746eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
22756a59b994SNavdeep Parhar 	maxp = max_rx_payload(sc, ifp, true);
2276fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
22776eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
22786eb3180fSNavdeep Parhar 
22796eb3180fSNavdeep Parhar 		FL_LOCK(fl);
228046e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
228146e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
22826eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
22836eb3180fSNavdeep Parhar 	}
22846eb3180fSNavdeep Parhar #endif
228554e4ee71SNavdeep Parhar }
228654e4ee71SNavdeep Parhar 
22877951040fSNavdeep Parhar static inline int
22887951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
2289733b9277SNavdeep Parhar {
22900835ddc7SNavdeep Parhar 
22917951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2292a4a4ad2dSNavdeep Parhar 	KASSERT(m->m_pkthdr.inner_l5hlen > 0,
22937951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
22947951040fSNavdeep Parhar 
2295a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.inner_l5hlen);
22967951040fSNavdeep Parhar }
22977951040fSNavdeep Parhar 
22987951040fSNavdeep Parhar static inline void
22997951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
23007951040fSNavdeep Parhar {
23017951040fSNavdeep Parhar 
23027951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2303a4a4ad2dSNavdeep Parhar 	m->m_pkthdr.inner_l5hlen = nsegs;
23047951040fSNavdeep Parhar }
23057951040fSNavdeep Parhar 
23067951040fSNavdeep Parhar static inline int
23075cdaef71SJohn Baldwin mbuf_cflags(struct mbuf *m)
23085cdaef71SJohn Baldwin {
23095cdaef71SJohn Baldwin 
23105cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
23115cdaef71SJohn Baldwin 	return (m->m_pkthdr.PH_loc.eight[4]);
23125cdaef71SJohn Baldwin }
23135cdaef71SJohn Baldwin 
23145cdaef71SJohn Baldwin static inline void
23155cdaef71SJohn Baldwin set_mbuf_cflags(struct mbuf *m, uint8_t flags)
23165cdaef71SJohn Baldwin {
23175cdaef71SJohn Baldwin 
23185cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
23195cdaef71SJohn Baldwin 	m->m_pkthdr.PH_loc.eight[4] = flags;
23205cdaef71SJohn Baldwin }
23215cdaef71SJohn Baldwin 
23225cdaef71SJohn Baldwin static inline int
23237951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
23247951040fSNavdeep Parhar {
23257951040fSNavdeep Parhar 	int n;
23267951040fSNavdeep Parhar 
23277951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
23287951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
2329bddf7343SJohn Baldwin 	if (!(mbuf_cflags(m) & MC_TLS))
23307951040fSNavdeep Parhar 		MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
23317951040fSNavdeep Parhar 
23327951040fSNavdeep Parhar 	return (n);
23337951040fSNavdeep Parhar }
23347951040fSNavdeep Parhar 
23357951040fSNavdeep Parhar static inline void
23367951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
23377951040fSNavdeep Parhar {
23387951040fSNavdeep Parhar 
23397951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
234030e3f2b4SNavdeep Parhar 	if (!(mbuf_cflags(m) & MC_TLS))
234130e3f2b4SNavdeep Parhar 		MPASS(len16 > 0 && len16 <= SGE_MAX_WR_LEN / 16);
23427951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
23437951040fSNavdeep Parhar }
23447951040fSNavdeep Parhar 
2345786099deSNavdeep Parhar #ifdef RATELIMIT
2346786099deSNavdeep Parhar static inline int
2347786099deSNavdeep Parhar mbuf_eo_nsegs(struct mbuf *m)
2348786099deSNavdeep Parhar {
2349786099deSNavdeep Parhar 
2350786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2351786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[1]);
2352786099deSNavdeep Parhar }
2353786099deSNavdeep Parhar 
2354ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2355786099deSNavdeep Parhar static inline void
2356786099deSNavdeep Parhar set_mbuf_eo_nsegs(struct mbuf *m, uint8_t nsegs)
2357786099deSNavdeep Parhar {
2358786099deSNavdeep Parhar 
2359786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2360786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[1] = nsegs;
2361786099deSNavdeep Parhar }
2362ffbb373cSNavdeep Parhar #endif
2363786099deSNavdeep Parhar 
2364786099deSNavdeep Parhar static inline int
2365786099deSNavdeep Parhar mbuf_eo_len16(struct mbuf *m)
2366786099deSNavdeep Parhar {
2367786099deSNavdeep Parhar 	int n;
2368786099deSNavdeep Parhar 
2369786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2370786099deSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[2];
2371786099deSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
2372786099deSNavdeep Parhar 
2373786099deSNavdeep Parhar 	return (n);
2374786099deSNavdeep Parhar }
2375786099deSNavdeep Parhar 
2376ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2377786099deSNavdeep Parhar static inline void
2378786099deSNavdeep Parhar set_mbuf_eo_len16(struct mbuf *m, uint8_t len16)
2379786099deSNavdeep Parhar {
2380786099deSNavdeep Parhar 
2381786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2382786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[2] = len16;
2383786099deSNavdeep Parhar }
2384ffbb373cSNavdeep Parhar #endif
2385786099deSNavdeep Parhar 
2386786099deSNavdeep Parhar static inline int
2387786099deSNavdeep Parhar mbuf_eo_tsclk_tsoff(struct mbuf *m)
2388786099deSNavdeep Parhar {
2389786099deSNavdeep Parhar 
2390786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2391786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[3]);
2392786099deSNavdeep Parhar }
2393786099deSNavdeep Parhar 
2394ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2395786099deSNavdeep Parhar static inline void
2396786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(struct mbuf *m, uint8_t tsclk_tsoff)
2397786099deSNavdeep Parhar {
2398786099deSNavdeep Parhar 
2399786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2400786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[3] = tsclk_tsoff;
2401786099deSNavdeep Parhar }
2402ffbb373cSNavdeep Parhar #endif
2403786099deSNavdeep Parhar 
2404786099deSNavdeep Parhar static inline int
240556fb710fSJohn Baldwin needs_eo(struct m_snd_tag *mst)
2406786099deSNavdeep Parhar {
2407786099deSNavdeep Parhar 
2408c782ea8bSJohn Baldwin 	return (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_RATE_LIMIT);
2409786099deSNavdeep Parhar }
2410786099deSNavdeep Parhar #endif
2411786099deSNavdeep Parhar 
24125cdaef71SJohn Baldwin /*
24135cdaef71SJohn Baldwin  * Try to allocate an mbuf to contain a raw work request.  To make it
24145cdaef71SJohn Baldwin  * easy to construct the work request, don't allocate a chain but a
24155cdaef71SJohn Baldwin  * single mbuf.
24165cdaef71SJohn Baldwin  */
24175cdaef71SJohn Baldwin struct mbuf *
24185cdaef71SJohn Baldwin alloc_wr_mbuf(int len, int how)
24195cdaef71SJohn Baldwin {
24205cdaef71SJohn Baldwin 	struct mbuf *m;
24215cdaef71SJohn Baldwin 
24225cdaef71SJohn Baldwin 	if (len <= MHLEN)
24235cdaef71SJohn Baldwin 		m = m_gethdr(how, MT_DATA);
24245cdaef71SJohn Baldwin 	else if (len <= MCLBYTES)
24255cdaef71SJohn Baldwin 		m = m_getcl(how, MT_DATA, M_PKTHDR);
24265cdaef71SJohn Baldwin 	else
24275cdaef71SJohn Baldwin 		m = NULL;
24285cdaef71SJohn Baldwin 	if (m == NULL)
24295cdaef71SJohn Baldwin 		return (NULL);
24305cdaef71SJohn Baldwin 	m->m_pkthdr.len = len;
24315cdaef71SJohn Baldwin 	m->m_len = len;
24325cdaef71SJohn Baldwin 	set_mbuf_cflags(m, MC_RAW_WR);
24335cdaef71SJohn Baldwin 	set_mbuf_len16(m, howmany(len, 16));
24345cdaef71SJohn Baldwin 	return (m);
24355cdaef71SJohn Baldwin }
24365cdaef71SJohn Baldwin 
2437a4a4ad2dSNavdeep Parhar static inline bool
2438c0236bd9SNavdeep Parhar needs_hwcsum(struct mbuf *m)
2439c0236bd9SNavdeep Parhar {
2440a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP | CSUM_IP_UDP | CSUM_IP_TCP |
2441a4a4ad2dSNavdeep Parhar 	    CSUM_IP_TSO | CSUM_INNER_IP | CSUM_INNER_IP_UDP |
2442a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO | CSUM_IP6_UDP |
2443a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TCP | CSUM_IP6_TSO | CSUM_INNER_IP6_UDP |
2444a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO;
2445c0236bd9SNavdeep Parhar 
2446c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2447c0236bd9SNavdeep Parhar 
2448a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2449c0236bd9SNavdeep Parhar }
2450c0236bd9SNavdeep Parhar 
2451a4a4ad2dSNavdeep Parhar static inline bool
24527951040fSNavdeep Parhar needs_tso(struct mbuf *m)
24537951040fSNavdeep Parhar {
2454a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_TSO | CSUM_IP6_TSO |
2455a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO;
24567951040fSNavdeep Parhar 
24577951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
24587951040fSNavdeep Parhar 
2459a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
24607951040fSNavdeep Parhar }
24617951040fSNavdeep Parhar 
2462a4a4ad2dSNavdeep Parhar static inline bool
2463a4a4ad2dSNavdeep Parhar needs_vxlan_csum(struct mbuf *m)
2464a4a4ad2dSNavdeep Parhar {
2465a4a4ad2dSNavdeep Parhar 
2466a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2467a4a4ad2dSNavdeep Parhar 
2468a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & CSUM_ENCAP_VXLAN);
2469a4a4ad2dSNavdeep Parhar }
2470a4a4ad2dSNavdeep Parhar 
2471a4a4ad2dSNavdeep Parhar static inline bool
2472a4a4ad2dSNavdeep Parhar needs_vxlan_tso(struct mbuf *m)
2473a4a4ad2dSNavdeep Parhar {
2474a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_ENCAP_VXLAN | CSUM_INNER_IP_TSO |
2475a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP6_TSO;
2476a4a4ad2dSNavdeep Parhar 
2477a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2478a4a4ad2dSNavdeep Parhar 
2479a4a4ad2dSNavdeep Parhar 	return ((m->m_pkthdr.csum_flags & csum_flags) != 0 &&
2480a4a4ad2dSNavdeep Parhar 	    (m->m_pkthdr.csum_flags & csum_flags) != CSUM_ENCAP_VXLAN);
2481a4a4ad2dSNavdeep Parhar }
2482a4a4ad2dSNavdeep Parhar 
2483ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
2484a4a4ad2dSNavdeep Parhar static inline bool
2485a4a4ad2dSNavdeep Parhar needs_inner_tcp_csum(struct mbuf *m)
2486a4a4ad2dSNavdeep Parhar {
2487a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_INNER_IP_TSO | CSUM_INNER_IP6_TSO;
2488a4a4ad2dSNavdeep Parhar 
2489a4a4ad2dSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2490a4a4ad2dSNavdeep Parhar 
2491a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2492a4a4ad2dSNavdeep Parhar }
2493ffbb373cSNavdeep Parhar #endif
2494a4a4ad2dSNavdeep Parhar 
2495a4a4ad2dSNavdeep Parhar static inline bool
24967951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
24977951040fSNavdeep Parhar {
2498a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP | CSUM_IP_TSO | CSUM_INNER_IP |
2499a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP_TSO;
25007951040fSNavdeep Parhar 
25017951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
25027951040fSNavdeep Parhar 
2503a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
25047951040fSNavdeep Parhar }
25057951040fSNavdeep Parhar 
2506a4a4ad2dSNavdeep Parhar static inline bool
2507a4a4ad2dSNavdeep Parhar needs_outer_tcp_csum(struct mbuf *m)
2508c0236bd9SNavdeep Parhar {
2509a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_TCP | CSUM_IP_TSO | CSUM_IP6_TCP |
2510a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TSO;
2511c0236bd9SNavdeep Parhar 
2512c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2513a4a4ad2dSNavdeep Parhar 
2514a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2515c0236bd9SNavdeep Parhar }
2516c0236bd9SNavdeep Parhar 
2517c0236bd9SNavdeep Parhar #ifdef RATELIMIT
2518a4a4ad2dSNavdeep Parhar static inline bool
2519a4a4ad2dSNavdeep Parhar needs_outer_l4_csum(struct mbuf *m)
25207951040fSNavdeep Parhar {
2521a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP_TCP | CSUM_IP_TSO |
2522a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_UDP | CSUM_IP6_TCP | CSUM_IP6_TSO;
25237951040fSNavdeep Parhar 
25247951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
25257951040fSNavdeep Parhar 
2526a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
25277951040fSNavdeep Parhar }
25287951040fSNavdeep Parhar 
2529a4a4ad2dSNavdeep Parhar static inline bool
2530a4a4ad2dSNavdeep Parhar needs_outer_udp_csum(struct mbuf *m)
2531786099deSNavdeep Parhar {
2532a4a4ad2dSNavdeep Parhar 	const uint32_t csum_flags = CSUM_IP_UDP | CSUM_IP6_UDP;
2533786099deSNavdeep Parhar 
2534786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2535a4a4ad2dSNavdeep Parhar 
2536a4a4ad2dSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & csum_flags);
2537786099deSNavdeep Parhar }
2538c3fce948SNavdeep Parhar #endif
2539786099deSNavdeep Parhar 
2540a4a4ad2dSNavdeep Parhar static inline bool
25417951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
25427951040fSNavdeep Parhar {
25437951040fSNavdeep Parhar 
25447951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
25457951040fSNavdeep Parhar 
2546a6a8ff35SNavdeep Parhar 	return (m->m_flags & M_VLANTAG);
25477951040fSNavdeep Parhar }
25487951040fSNavdeep Parhar 
254994e6b3feSNavdeep Parhar #if defined(INET) || defined(INET6)
25507951040fSNavdeep Parhar static void *
25517951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
25527951040fSNavdeep Parhar {
25537951040fSNavdeep Parhar 	struct mbuf *m = *pm;
25547951040fSNavdeep Parhar 	int offset = *poffset;
25557951040fSNavdeep Parhar 	uintptr_t p = 0;
25567951040fSNavdeep Parhar 
25577951040fSNavdeep Parhar 	MPASS(len > 0);
25587951040fSNavdeep Parhar 
2559e06ab612SJohn Baldwin 	for (;;) {
25607951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
25617951040fSNavdeep Parhar 			offset += len;
25627951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
25637951040fSNavdeep Parhar 			break;
25647951040fSNavdeep Parhar 		}
25657951040fSNavdeep Parhar 		len -= m->m_len - offset;
25667951040fSNavdeep Parhar 		m = m->m_next;
25677951040fSNavdeep Parhar 		offset = 0;
25687951040fSNavdeep Parhar 		MPASS(m != NULL);
25697951040fSNavdeep Parhar 	}
25707951040fSNavdeep Parhar 	*poffset = offset;
25717951040fSNavdeep Parhar 	*pm = m;
25727951040fSNavdeep Parhar 	return ((void *)p);
25737951040fSNavdeep Parhar }
257494e6b3feSNavdeep Parhar #endif
25757951040fSNavdeep Parhar 
2576d76bbe17SJohn Baldwin static inline int
2577d76bbe17SJohn Baldwin count_mbuf_ext_pgs(struct mbuf *m, int skip, vm_paddr_t *nextaddr)
2578d76bbe17SJohn Baldwin {
2579d76bbe17SJohn Baldwin 	vm_paddr_t paddr;
2580d76bbe17SJohn Baldwin 	int i, len, off, pglen, pgoff, seglen, segoff;
2581d76bbe17SJohn Baldwin 	int nsegs = 0;
2582d76bbe17SJohn Baldwin 
2583365e8da4SGleb Smirnoff 	M_ASSERTEXTPG(m);
2584d76bbe17SJohn Baldwin 	off = mtod(m, vm_offset_t);
2585d76bbe17SJohn Baldwin 	len = m->m_len;
2586d76bbe17SJohn Baldwin 	off += skip;
2587d76bbe17SJohn Baldwin 	len -= skip;
2588d76bbe17SJohn Baldwin 
25897b6c99d0SGleb Smirnoff 	if (m->m_epg_hdrlen != 0) {
25907b6c99d0SGleb Smirnoff 		if (off >= m->m_epg_hdrlen) {
25917b6c99d0SGleb Smirnoff 			off -= m->m_epg_hdrlen;
2592d76bbe17SJohn Baldwin 		} else {
25937b6c99d0SGleb Smirnoff 			seglen = m->m_epg_hdrlen - off;
2594d76bbe17SJohn Baldwin 			segoff = off;
2595d76bbe17SJohn Baldwin 			seglen = min(seglen, len);
2596d76bbe17SJohn Baldwin 			off = 0;
2597d76bbe17SJohn Baldwin 			len -= seglen;
2598d76bbe17SJohn Baldwin 			paddr = pmap_kextract(
25990c103266SGleb Smirnoff 			    (vm_offset_t)&m->m_epg_hdr[segoff]);
2600d76bbe17SJohn Baldwin 			if (*nextaddr != paddr)
2601d76bbe17SJohn Baldwin 				nsegs++;
2602d76bbe17SJohn Baldwin 			*nextaddr = paddr + seglen;
2603d76bbe17SJohn Baldwin 		}
2604d76bbe17SJohn Baldwin 	}
26057b6c99d0SGleb Smirnoff 	pgoff = m->m_epg_1st_off;
26067b6c99d0SGleb Smirnoff 	for (i = 0; i < m->m_epg_npgs && len > 0; i++) {
2607c4ee38f8SGleb Smirnoff 		pglen = m_epg_pagelen(m, i, pgoff);
2608d76bbe17SJohn Baldwin 		if (off >= pglen) {
2609d76bbe17SJohn Baldwin 			off -= pglen;
2610d76bbe17SJohn Baldwin 			pgoff = 0;
2611d76bbe17SJohn Baldwin 			continue;
2612d76bbe17SJohn Baldwin 		}
2613d76bbe17SJohn Baldwin 		seglen = pglen - off;
2614d76bbe17SJohn Baldwin 		segoff = pgoff + off;
2615d76bbe17SJohn Baldwin 		off = 0;
2616d76bbe17SJohn Baldwin 		seglen = min(seglen, len);
2617d76bbe17SJohn Baldwin 		len -= seglen;
26180c103266SGleb Smirnoff 		paddr = m->m_epg_pa[i] + segoff;
2619d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2620d76bbe17SJohn Baldwin 			nsegs++;
2621d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2622d76bbe17SJohn Baldwin 		pgoff = 0;
2623d76bbe17SJohn Baldwin 	};
2624d76bbe17SJohn Baldwin 	if (len != 0) {
26257b6c99d0SGleb Smirnoff 		seglen = min(len, m->m_epg_trllen - off);
2626d76bbe17SJohn Baldwin 		len -= seglen;
26270c103266SGleb Smirnoff 		paddr = pmap_kextract((vm_offset_t)&m->m_epg_trail[off]);
2628d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2629d76bbe17SJohn Baldwin 			nsegs++;
2630d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2631d76bbe17SJohn Baldwin 	}
2632d76bbe17SJohn Baldwin 
2633d76bbe17SJohn Baldwin 	return (nsegs);
2634d76bbe17SJohn Baldwin }
2635d76bbe17SJohn Baldwin 
2636d76bbe17SJohn Baldwin 
26377951040fSNavdeep Parhar /*
26387951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
2639786099deSNavdeep Parhar  * must have at least one mbuf that's not empty.  It is possible for this
2640786099deSNavdeep Parhar  * routine to return 0 if skip accounts for all the contents of the mbuf chain.
26417951040fSNavdeep Parhar  */
26427951040fSNavdeep Parhar static inline int
2643d76bbe17SJohn Baldwin count_mbuf_nsegs(struct mbuf *m, int skip, uint8_t *cflags)
26447951040fSNavdeep Parhar {
2645d76bbe17SJohn Baldwin 	vm_paddr_t nextaddr, paddr;
264677e9044cSNavdeep Parhar 	vm_offset_t va;
26477951040fSNavdeep Parhar 	int len, nsegs;
26487951040fSNavdeep Parhar 
2649786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2650786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len > 0);
2651786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len >= skip);
26527951040fSNavdeep Parhar 
26537951040fSNavdeep Parhar 	nsegs = 0;
2654d76bbe17SJohn Baldwin 	nextaddr = 0;
26557951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
26567951040fSNavdeep Parhar 		len = m->m_len;
26577951040fSNavdeep Parhar 		if (__predict_false(len == 0))
26587951040fSNavdeep Parhar 			continue;
2659786099deSNavdeep Parhar 		if (skip >= len) {
2660786099deSNavdeep Parhar 			skip -= len;
2661786099deSNavdeep Parhar 			continue;
2662786099deSNavdeep Parhar 		}
26636edfd179SGleb Smirnoff 		if ((m->m_flags & M_EXTPG) != 0) {
2664d76bbe17SJohn Baldwin 			*cflags |= MC_NOMAP;
2665d76bbe17SJohn Baldwin 			nsegs += count_mbuf_ext_pgs(m, skip, &nextaddr);
2666d76bbe17SJohn Baldwin 			skip = 0;
2667d76bbe17SJohn Baldwin 			continue;
2668d76bbe17SJohn Baldwin 		}
2669786099deSNavdeep Parhar 		va = mtod(m, vm_offset_t) + skip;
2670786099deSNavdeep Parhar 		len -= skip;
2671786099deSNavdeep Parhar 		skip = 0;
2672d76bbe17SJohn Baldwin 		paddr = pmap_kextract(va);
2673786099deSNavdeep Parhar 		nsegs += sglist_count((void *)(uintptr_t)va, len);
2674d76bbe17SJohn Baldwin 		if (paddr == nextaddr)
26757951040fSNavdeep Parhar 			nsegs--;
2676d76bbe17SJohn Baldwin 		nextaddr = pmap_kextract(va + len - 1) + 1;
26777951040fSNavdeep Parhar 	}
26787951040fSNavdeep Parhar 
26797951040fSNavdeep Parhar 	return (nsegs);
26807951040fSNavdeep Parhar }
26817951040fSNavdeep Parhar 
26827951040fSNavdeep Parhar /*
2683a4a4ad2dSNavdeep Parhar  * The maximum number of segments that can fit in a WR.
2684a4a4ad2dSNavdeep Parhar  */
2685a4a4ad2dSNavdeep Parhar static int
268630e3f2b4SNavdeep Parhar max_nsegs_allowed(struct mbuf *m, bool vm_wr)
2687a4a4ad2dSNavdeep Parhar {
2688a4a4ad2dSNavdeep Parhar 
268930e3f2b4SNavdeep Parhar 	if (vm_wr) {
269030e3f2b4SNavdeep Parhar 		if (needs_tso(m))
269130e3f2b4SNavdeep Parhar 			return (TX_SGL_SEGS_VM_TSO);
269230e3f2b4SNavdeep Parhar 		return (TX_SGL_SEGS_VM);
269330e3f2b4SNavdeep Parhar 	}
269430e3f2b4SNavdeep Parhar 
2695a4a4ad2dSNavdeep Parhar 	if (needs_tso(m)) {
2696a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m))
2697a4a4ad2dSNavdeep Parhar 			return (TX_SGL_SEGS_VXLAN_TSO);
2698a4a4ad2dSNavdeep Parhar 		else
2699a4a4ad2dSNavdeep Parhar 			return (TX_SGL_SEGS_TSO);
2700a4a4ad2dSNavdeep Parhar 	}
2701a4a4ad2dSNavdeep Parhar 
2702a4a4ad2dSNavdeep Parhar 	return (TX_SGL_SEGS);
2703a4a4ad2dSNavdeep Parhar }
2704a4a4ad2dSNavdeep Parhar 
2705b9820bcaSNavdeep Parhar static struct timeval txerr_ratecheck = {0};
2706b9820bcaSNavdeep Parhar static const struct timeval txerr_interval = {3, 0};
2707b9820bcaSNavdeep Parhar 
2708a4a4ad2dSNavdeep Parhar /*
27097951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
27107951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
27117951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
27127951040fSNavdeep Parhar  */
27137951040fSNavdeep Parhar int
271430e3f2b4SNavdeep Parhar parse_pkt(struct mbuf **mp, bool vm_wr)
27157951040fSNavdeep Parhar {
27167951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
271739d5cbdcSNavdeep Parhar 	int rc, nsegs, defragged = 0;
27187951040fSNavdeep Parhar 	struct ether_header *eh;
271939d5cbdcSNavdeep Parhar #ifdef INET
27207951040fSNavdeep Parhar 	void *l3hdr;
272139d5cbdcSNavdeep Parhar #endif
27227951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
272339d5cbdcSNavdeep Parhar 	int offset;
27247951040fSNavdeep Parhar 	struct tcphdr *tcp;
27257951040fSNavdeep Parhar #endif
2726bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
272756fb710fSJohn Baldwin 	struct m_snd_tag *mst;
2728e38a50e8SJohn Baldwin #endif
27297951040fSNavdeep Parhar 	uint16_t eh_type;
2730d76bbe17SJohn Baldwin 	uint8_t cflags;
27317951040fSNavdeep Parhar 
2732d76bbe17SJohn Baldwin 	cflags = 0;
27337951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
27347951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
27357951040fSNavdeep Parhar 		rc = EINVAL;
27367951040fSNavdeep Parhar fail:
27377951040fSNavdeep Parhar 		m_freem(m0);
27387951040fSNavdeep Parhar 		*mp = NULL;
27397951040fSNavdeep Parhar 		return (rc);
27407951040fSNavdeep Parhar 	}
27417951040fSNavdeep Parhar restart:
27427951040fSNavdeep Parhar 	/*
27437951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
27447951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
27457951040fSNavdeep Parhar 	 */
27467951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
27477951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
2748d76bbe17SJohn Baldwin 	nsegs = count_mbuf_nsegs(m0, 0, &cflags);
2749bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
2750e38a50e8SJohn Baldwin 	if (m0->m_pkthdr.csum_flags & CSUM_SND_TAG)
275156fb710fSJohn Baldwin 		mst = m0->m_pkthdr.snd_tag;
2752e38a50e8SJohn Baldwin 	else
275356fb710fSJohn Baldwin 		mst = NULL;
2754e38a50e8SJohn Baldwin #endif
2755bddf7343SJohn Baldwin #ifdef KERN_TLS
2756c782ea8bSJohn Baldwin 	if (mst != NULL && mst->sw->type == IF_SND_TAG_TYPE_TLS) {
2757bddf7343SJohn Baldwin 		int len16;
2758bddf7343SJohn Baldwin 
2759bddf7343SJohn Baldwin 		cflags |= MC_TLS;
2760bddf7343SJohn Baldwin 		set_mbuf_cflags(m0, cflags);
2761bddf7343SJohn Baldwin 		rc = t6_ktls_parse_pkt(m0, &nsegs, &len16);
2762bddf7343SJohn Baldwin 		if (rc != 0)
2763bddf7343SJohn Baldwin 			goto fail;
2764bddf7343SJohn Baldwin 		set_mbuf_nsegs(m0, nsegs);
2765bddf7343SJohn Baldwin 		set_mbuf_len16(m0, len16);
2766bddf7343SJohn Baldwin 		return (0);
2767bddf7343SJohn Baldwin 	}
2768bddf7343SJohn Baldwin #endif
276930e3f2b4SNavdeep Parhar 	if (nsegs > max_nsegs_allowed(m0, vm_wr)) {
27707054f6ecSNavdeep Parhar 		if (defragged++ > 0) {
27717951040fSNavdeep Parhar 			rc = EFBIG;
27727951040fSNavdeep Parhar 			goto fail;
27737951040fSNavdeep Parhar 		}
27747054f6ecSNavdeep Parhar 		counter_u64_add(defrags, 1);
27757054f6ecSNavdeep Parhar 		if ((m = m_defrag(m0, M_NOWAIT)) == NULL) {
27767054f6ecSNavdeep Parhar 			rc = ENOMEM;
27777054f6ecSNavdeep Parhar 			goto fail;
27787054f6ecSNavdeep Parhar 		}
27797951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
27807951040fSNavdeep Parhar 		goto restart;
27817951040fSNavdeep Parhar 	}
27827951040fSNavdeep Parhar 
2783d76bbe17SJohn Baldwin 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN &&
2784d76bbe17SJohn Baldwin 	    !(cflags & MC_NOMAP))) {
27857054f6ecSNavdeep Parhar 		counter_u64_add(pullups, 1);
27867951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
27877951040fSNavdeep Parhar 		if (m0 == NULL) {
27887951040fSNavdeep Parhar 			/* Should have left well enough alone. */
27897951040fSNavdeep Parhar 			rc = EFBIG;
27907951040fSNavdeep Parhar 			goto fail;
27917951040fSNavdeep Parhar 		}
27927951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
27937951040fSNavdeep Parhar 		goto restart;
27947951040fSNavdeep Parhar 	}
27957951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
2796d76bbe17SJohn Baldwin 	set_mbuf_cflags(m0, cflags);
279730e3f2b4SNavdeep Parhar 	calculate_mbuf_len16(m0, vm_wr);
27987951040fSNavdeep Parhar 
2799786099deSNavdeep Parhar #ifdef RATELIMIT
2800786099deSNavdeep Parhar 	/*
2801786099deSNavdeep Parhar 	 * Ethofld is limited to TCP and UDP for now, and only when L4 hw
2802a4a4ad2dSNavdeep Parhar 	 * checksumming is enabled.  needs_outer_l4_csum happens to check for
2803a4a4ad2dSNavdeep Parhar 	 * all the right things.
2804786099deSNavdeep Parhar 	 */
280556fb710fSJohn Baldwin 	if (__predict_false(needs_eo(mst) && !needs_outer_l4_csum(m0))) {
2806fb3bc596SJohn Baldwin 		m_snd_tag_rele(m0->m_pkthdr.snd_tag);
2807786099deSNavdeep Parhar 		m0->m_pkthdr.snd_tag = NULL;
2808fb3bc596SJohn Baldwin 		m0->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
280956fb710fSJohn Baldwin 		mst = NULL;
2810fb3bc596SJohn Baldwin 	}
2811786099deSNavdeep Parhar #endif
2812786099deSNavdeep Parhar 
2813c0236bd9SNavdeep Parhar 	if (!needs_hwcsum(m0)
2814786099deSNavdeep Parhar #ifdef RATELIMIT
281556fb710fSJohn Baldwin 		 && !needs_eo(mst)
2816786099deSNavdeep Parhar #endif
2817c0236bd9SNavdeep Parhar 	)
28187951040fSNavdeep Parhar 		return (0);
28197951040fSNavdeep Parhar 
28207951040fSNavdeep Parhar 	m = m0;
28217951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
28227951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
28237951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
28247951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
28257951040fSNavdeep Parhar 
28267951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
28277951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
28287951040fSNavdeep Parhar 	} else
28297951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
28307951040fSNavdeep Parhar 
283139d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6)
28327951040fSNavdeep Parhar 	offset = 0;
283339d5cbdcSNavdeep Parhar #ifdef INET
28347951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
283539d5cbdcSNavdeep Parhar #else
283639d5cbdcSNavdeep Parhar 	m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
283739d5cbdcSNavdeep Parhar #endif
283839d5cbdcSNavdeep Parhar #endif
28397951040fSNavdeep Parhar 
28407951040fSNavdeep Parhar 	switch (eh_type) {
28417951040fSNavdeep Parhar #ifdef INET6
28427951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
2843a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(struct ip6_hdr);
28447951040fSNavdeep Parhar 		break;
28457951040fSNavdeep Parhar #endif
28467951040fSNavdeep Parhar #ifdef INET
28477951040fSNavdeep Parhar 	case ETHERTYPE_IP:
28487951040fSNavdeep Parhar 	{
28497951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
28507951040fSNavdeep Parhar 
2851a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_csum(m0)) {
2852a4a4ad2dSNavdeep Parhar 			/* Driver will do the outer IP hdr checksum. */
2853a4a4ad2dSNavdeep Parhar 			ip->ip_sum = 0;
2854a4a4ad2dSNavdeep Parhar 			if (needs_vxlan_tso(m0)) {
2855a4a4ad2dSNavdeep Parhar 				const uint16_t ipl = ip->ip_len;
2856a4a4ad2dSNavdeep Parhar 
2857a4a4ad2dSNavdeep Parhar 				ip->ip_len = 0;
2858a4a4ad2dSNavdeep Parhar 				ip->ip_sum = ~in_cksum_hdr(ip);
2859a4a4ad2dSNavdeep Parhar 				ip->ip_len = ipl;
2860a4a4ad2dSNavdeep Parhar 			} else
2861a4a4ad2dSNavdeep Parhar 				ip->ip_sum = in_cksum_hdr(ip);
2862a4a4ad2dSNavdeep Parhar 		}
2863a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl << 2;
28647951040fSNavdeep Parhar 		break;
28657951040fSNavdeep Parhar 	}
28667951040fSNavdeep Parhar #endif
28677951040fSNavdeep Parhar 	default:
2868b9820bcaSNavdeep Parhar 		if (ratecheck(&txerr_ratecheck, &txerr_interval)) {
2869b9820bcaSNavdeep Parhar 			log(LOG_ERR, "%s: ethertype 0x%04x unknown.  "
2870b9820bcaSNavdeep Parhar 			    "if_cxgbe must be compiled with the same "
2871b9820bcaSNavdeep Parhar 			    "INET/INET6 options as the kernel.\n", __func__,
2872b9820bcaSNavdeep Parhar 			    eh_type);
2873b9820bcaSNavdeep Parhar 		}
2874b9820bcaSNavdeep Parhar 		rc = EINVAL;
2875b9820bcaSNavdeep Parhar 		goto fail;
28767951040fSNavdeep Parhar 	}
28777951040fSNavdeep Parhar 
287839d5cbdcSNavdeep Parhar #if defined(INET) || defined(INET6)
2879a4a4ad2dSNavdeep Parhar 	if (needs_vxlan_csum(m0)) {
2880a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2881a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.l5hlen = sizeof(struct vxlan_header);
2882a4a4ad2dSNavdeep Parhar 
2883a4a4ad2dSNavdeep Parhar 		/* Inner headers. */
2884a4a4ad2dSNavdeep Parhar 		eh = m_advance(&m, &offset, m0->m_pkthdr.l3hlen +
2885a4a4ad2dSNavdeep Parhar 		    sizeof(struct udphdr) + sizeof(struct vxlan_header));
2886a4a4ad2dSNavdeep Parhar 		eh_type = ntohs(eh->ether_type);
2887a4a4ad2dSNavdeep Parhar 		if (eh_type == ETHERTYPE_VLAN) {
2888a4a4ad2dSNavdeep Parhar 			struct ether_vlan_header *evh = (void *)eh;
2889a4a4ad2dSNavdeep Parhar 
2890a4a4ad2dSNavdeep Parhar 			eh_type = ntohs(evh->evl_proto);
2891a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l2hlen = sizeof(*evh);
2892a4a4ad2dSNavdeep Parhar 		} else
2893a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l2hlen = sizeof(*eh);
289439d5cbdcSNavdeep Parhar #ifdef INET
2895a4a4ad2dSNavdeep Parhar 		l3hdr = m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen);
289639d5cbdcSNavdeep Parhar #else
289739d5cbdcSNavdeep Parhar 		m_advance(&m, &offset, m0->m_pkthdr.inner_l2hlen);
289839d5cbdcSNavdeep Parhar #endif
2899a4a4ad2dSNavdeep Parhar 
2900a4a4ad2dSNavdeep Parhar 		switch (eh_type) {
2901a4a4ad2dSNavdeep Parhar #ifdef INET6
2902a4a4ad2dSNavdeep Parhar 		case ETHERTYPE_IPV6:
2903a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l3hlen = sizeof(struct ip6_hdr);
2904a4a4ad2dSNavdeep Parhar 			break;
2905a4a4ad2dSNavdeep Parhar #endif
2906a4a4ad2dSNavdeep Parhar #ifdef INET
2907a4a4ad2dSNavdeep Parhar 		case ETHERTYPE_IP:
2908a4a4ad2dSNavdeep Parhar 		{
2909a4a4ad2dSNavdeep Parhar 			struct ip *ip = l3hdr;
2910a4a4ad2dSNavdeep Parhar 
2911a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l3hlen = ip->ip_hl << 2;
2912a4a4ad2dSNavdeep Parhar 			break;
2913a4a4ad2dSNavdeep Parhar 		}
2914a4a4ad2dSNavdeep Parhar #endif
2915a4a4ad2dSNavdeep Parhar 		default:
2916b9820bcaSNavdeep Parhar 			if (ratecheck(&txerr_ratecheck, &txerr_interval)) {
2917b9820bcaSNavdeep Parhar 				log(LOG_ERR, "%s: VXLAN hw offload requested"
2918b9820bcaSNavdeep Parhar 				    "with unknown ethertype 0x%04x.  if_cxgbe "
2919b9820bcaSNavdeep Parhar 				    "must be compiled with the same INET/INET6 "
2920b9820bcaSNavdeep Parhar 				    "options as the kernel.\n", __func__,
2921b9820bcaSNavdeep Parhar 				    eh_type);
2922b9820bcaSNavdeep Parhar 			}
2923b9820bcaSNavdeep Parhar 			rc = EINVAL;
2924b9820bcaSNavdeep Parhar 			goto fail;
2925a4a4ad2dSNavdeep Parhar 		}
2926a4a4ad2dSNavdeep Parhar 		if (needs_inner_tcp_csum(m0)) {
2927a4a4ad2dSNavdeep Parhar 			tcp = m_advance(&m, &offset, m0->m_pkthdr.inner_l3hlen);
2928a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.inner_l4hlen = tcp->th_off * 4;
2929a4a4ad2dSNavdeep Parhar 		}
2930a4a4ad2dSNavdeep Parhar 		MPASS((m0->m_pkthdr.csum_flags & CSUM_SND_TAG) == 0);
2931a4a4ad2dSNavdeep Parhar 		m0->m_pkthdr.csum_flags &= CSUM_INNER_IP6_UDP |
2932a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_TSO | CSUM_INNER_IP |
2933a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP_UDP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_TSO |
2934a4a4ad2dSNavdeep Parhar 		    CSUM_ENCAP_VXLAN;
2935a4a4ad2dSNavdeep Parhar 	}
2936a4a4ad2dSNavdeep Parhar 
2937a4a4ad2dSNavdeep Parhar 	if (needs_outer_tcp_csum(m0)) {
29387951040fSNavdeep Parhar 		tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
29397951040fSNavdeep Parhar 		m0->m_pkthdr.l4hlen = tcp->th_off * 4;
2940786099deSNavdeep Parhar #ifdef RATELIMIT
2941786099deSNavdeep Parhar 		if (tsclk >= 0 && *(uint32_t *)(tcp + 1) == ntohl(0x0101080a)) {
2942786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0,
2943786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSCLK(tsclk) |
2944786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSOFF(sizeof(*tcp) / 2 + 1));
2945786099deSNavdeep Parhar 		} else
2946786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0, 0);
2947a4a4ad2dSNavdeep Parhar 	} else if (needs_outer_udp_csum(m0)) {
2948786099deSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2949786099deSNavdeep Parhar #endif
29506af45170SJohn Baldwin 	}
2951786099deSNavdeep Parhar #ifdef RATELIMIT
295256fb710fSJohn Baldwin 	if (needs_eo(mst)) {
2953786099deSNavdeep Parhar 		u_int immhdrs;
2954786099deSNavdeep Parhar 
2955786099deSNavdeep Parhar 		/* EO WRs have the headers in the WR and not the GL. */
2956786099deSNavdeep Parhar 		immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen +
2957786099deSNavdeep Parhar 		    m0->m_pkthdr.l4hlen;
2958d76bbe17SJohn Baldwin 		cflags = 0;
2959d76bbe17SJohn Baldwin 		nsegs = count_mbuf_nsegs(m0, immhdrs, &cflags);
2960d76bbe17SJohn Baldwin 		MPASS(cflags == mbuf_cflags(m0));
2961786099deSNavdeep Parhar 		set_mbuf_eo_nsegs(m0, nsegs);
2962786099deSNavdeep Parhar 		set_mbuf_eo_len16(m0,
2963786099deSNavdeep Parhar 		    txpkt_eo_len16(nsegs, immhdrs, needs_tso(m0)));
2964*8afd23deSJohn Baldwin 		rc = ethofld_transmit(mst->ifp, m0);
2965*8afd23deSJohn Baldwin 		if (rc != 0)
2966*8afd23deSJohn Baldwin 			goto fail;
2967*8afd23deSJohn Baldwin 		return (EINPROGRESS);
2968786099deSNavdeep Parhar 	}
2969786099deSNavdeep Parhar #endif
29707951040fSNavdeep Parhar #endif
29717951040fSNavdeep Parhar 	MPASS(m0 == *mp);
29727951040fSNavdeep Parhar 	return (0);
29737951040fSNavdeep Parhar }
29747951040fSNavdeep Parhar 
29757951040fSNavdeep Parhar void *
29767951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
29777951040fSNavdeep Parhar {
29787951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
29797951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
29807951040fSNavdeep Parhar 	int ndesc, available;
29817951040fSNavdeep Parhar 	struct wrqe *wr;
29827951040fSNavdeep Parhar 	void *w;
29837951040fSNavdeep Parhar 
29847951040fSNavdeep Parhar 	MPASS(len16 > 0);
29850cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
29867951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
29877951040fSNavdeep Parhar 
29887951040fSNavdeep Parhar 	EQ_LOCK(eq);
29897951040fSNavdeep Parhar 
29908d6ae10aSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
29917951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
29927951040fSNavdeep Parhar 
29937951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
29947951040fSNavdeep Parhar slowpath:
29957951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
29967951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
29977951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
29987951040fSNavdeep Parhar 			return (NULL);
29997951040fSNavdeep Parhar 		cookie->pidx = -1;
30007951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
30017951040fSNavdeep Parhar 		return (&wr->wr);
30027951040fSNavdeep Parhar 	}
30037951040fSNavdeep Parhar 
30047951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
30057951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
30067951040fSNavdeep Parhar 		available = eq->sidx - 1;
30077951040fSNavdeep Parhar 	else
30087951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
30097951040fSNavdeep Parhar 	if (available < ndesc)
30107951040fSNavdeep Parhar 		goto slowpath;
30117951040fSNavdeep Parhar 
30127951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
30137951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
30147951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
30157951040fSNavdeep Parhar 
30167951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
30177951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
3018f50c49ccSNavdeep Parhar 	if (__predict_false(cookie->pidx + ndesc > eq->sidx)) {
30197951040fSNavdeep Parhar 		w = &wrq->ss[0];
30207951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
30217951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
30227951040fSNavdeep Parhar 	}
30237951040fSNavdeep Parhar 
30247951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
30257951040fSNavdeep Parhar 
30267951040fSNavdeep Parhar 	return (w);
30277951040fSNavdeep Parhar }
30287951040fSNavdeep Parhar 
30297951040fSNavdeep Parhar void
30307951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
30317951040fSNavdeep Parhar {
30327951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
30337951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
30347951040fSNavdeep Parhar 	int ndesc, pidx;
30357951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
30367951040fSNavdeep Parhar 
30377951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
30387951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
30397951040fSNavdeep Parhar 
30407951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
30417951040fSNavdeep Parhar 		return;
30427951040fSNavdeep Parhar 	}
30437951040fSNavdeep Parhar 
30447951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
30457951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
30467951040fSNavdeep Parhar 
30477951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
30487951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
30497951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
30507951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
30517951040fSNavdeep Parhar 	} else
30527951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
30537951040fSNavdeep Parhar 
30547951040fSNavdeep Parhar 	EQ_LOCK(eq);
30558d6ae10aSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
30568d6ae10aSNavdeep Parhar 	pidx = cookie->pidx;
30578d6ae10aSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
30587951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
30597951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
30607951040fSNavdeep Parhar 	if (prev == NULL) {
30617951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
30622e09fe91SNavdeep Parhar 		if (next == NULL || ndesc >= 16) {
30632e09fe91SNavdeep Parhar 			int available;
30642e09fe91SNavdeep Parhar 			struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
30652e09fe91SNavdeep Parhar 
30662e09fe91SNavdeep Parhar 			/*
30672e09fe91SNavdeep Parhar 			 * Note that the WR via which we'll request tx updates
30682e09fe91SNavdeep Parhar 			 * is at pidx and not eq->pidx, which has moved on
30692e09fe91SNavdeep Parhar 			 * already.
30702e09fe91SNavdeep Parhar 			 */
30712e09fe91SNavdeep Parhar 			dst = (void *)&eq->desc[pidx];
30722e09fe91SNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
30732e09fe91SNavdeep Parhar 			if (available < eq->sidx / 4 &&
30742e09fe91SNavdeep Parhar 			    atomic_cmpset_int(&eq->equiq, 0, 1)) {
3075ddf09ad6SNavdeep Parhar 				/*
3076ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
3077ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
3078ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
3079ddf09ad6SNavdeep Parhar 				 */
30802e09fe91SNavdeep Parhar 				dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
30812e09fe91SNavdeep Parhar 				    F_FW_WR_EQUEQ);
30822e09fe91SNavdeep Parhar 			}
30832e09fe91SNavdeep Parhar 
30847951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
30852e09fe91SNavdeep Parhar 		} else {
30867951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
30877951040fSNavdeep Parhar 			next->pidx = pidx;
30887951040fSNavdeep Parhar 			next->ndesc += ndesc;
30897951040fSNavdeep Parhar 		}
30907951040fSNavdeep Parhar 	} else {
30917951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
30927951040fSNavdeep Parhar 		prev->ndesc += ndesc;
30937951040fSNavdeep Parhar 	}
30947951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
30957951040fSNavdeep Parhar 
30967951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
30977951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
30987951040fSNavdeep Parhar 
30997951040fSNavdeep Parhar #ifdef INVARIANTS
31007951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
31017951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
31027951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
31037951040fSNavdeep Parhar 	}
31047951040fSNavdeep Parhar #endif
31057951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
31067951040fSNavdeep Parhar }
31077951040fSNavdeep Parhar 
31087951040fSNavdeep Parhar static u_int
31097951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
31107951040fSNavdeep Parhar {
31117951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
31127951040fSNavdeep Parhar 
31137951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
31147951040fSNavdeep Parhar }
31157951040fSNavdeep Parhar 
3116d735920dSNavdeep Parhar static inline bool
31177951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
31187951040fSNavdeep Parhar {
31197951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
31207951040fSNavdeep Parhar 
3121bddf7343SJohn Baldwin 	return (needs_tso(m) || (mbuf_cflags(m) & (MC_RAW_WR | MC_TLS)) != 0);
31227951040fSNavdeep Parhar }
31237951040fSNavdeep Parhar 
31241404daa7SNavdeep Parhar static inline int
31251404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq)
31261404daa7SNavdeep Parhar {
31271404daa7SNavdeep Parhar 
31281404daa7SNavdeep Parhar 	return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED);
31291404daa7SNavdeep Parhar }
31301404daa7SNavdeep Parhar 
31315cdaef71SJohn Baldwin static inline int
3132d735920dSNavdeep Parhar wr_can_update_eq(void *p)
31335cdaef71SJohn Baldwin {
3134d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr = p;
31355cdaef71SJohn Baldwin 
31365cdaef71SJohn Baldwin 	switch (G_FW_WR_OP(be32toh(wr->op_pkd))) {
31375cdaef71SJohn Baldwin 	case FW_ULPTX_WR:
31385cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_WR:
31395cdaef71SJohn Baldwin 	case FW_ETH_TX_PKTS_WR:
3140693a9dfcSNavdeep Parhar 	case FW_ETH_TX_PKTS2_WR:
31415cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_VM_WR:
3142d735920dSNavdeep Parhar 	case FW_ETH_TX_PKTS_VM_WR:
31435cdaef71SJohn Baldwin 		return (1);
31445cdaef71SJohn Baldwin 	default:
31455cdaef71SJohn Baldwin 		return (0);
31465cdaef71SJohn Baldwin 	}
31475cdaef71SJohn Baldwin }
31485cdaef71SJohn Baldwin 
3149d735920dSNavdeep Parhar static inline void
3150d735920dSNavdeep Parhar set_txupdate_flags(struct sge_txq *txq, u_int avail,
3151d735920dSNavdeep Parhar     struct fw_eth_tx_pkt_wr *wr)
3152d735920dSNavdeep Parhar {
3153d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3154d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
3155d735920dSNavdeep Parhar 
3156d735920dSNavdeep Parhar 	if ((txp->npkt > 0 || avail < eq->sidx / 2) &&
3157d735920dSNavdeep Parhar 	    atomic_cmpset_int(&eq->equiq, 0, 1)) {
3158d735920dSNavdeep Parhar 		wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ | F_FW_WR_EQUIQ);
3159d735920dSNavdeep Parhar 		eq->equeqidx = eq->pidx;
3160d735920dSNavdeep Parhar 	} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
3161d735920dSNavdeep Parhar 		wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
3162d735920dSNavdeep Parhar 		eq->equeqidx = eq->pidx;
3163d735920dSNavdeep Parhar 	}
3164d735920dSNavdeep Parhar }
3165d735920dSNavdeep Parhar 
31663447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
31673447df8bSNavdeep Parhar extern uint64_t tsc_freq;
31683447df8bSNavdeep Parhar #endif
31693447df8bSNavdeep Parhar 
31703447df8bSNavdeep Parhar static inline bool
31713447df8bSNavdeep Parhar record_eth_tx_time(struct sge_txq *txq)
31723447df8bSNavdeep Parhar {
31733447df8bSNavdeep Parhar 	const uint64_t cycles = get_cyclecount();
31743447df8bSNavdeep Parhar 	const uint64_t last_tx = txq->last_tx;
31753447df8bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
31763447df8bSNavdeep Parhar 	const uint64_t itg = tsc_freq * t4_tx_coalesce_gap / 1000000;
31773447df8bSNavdeep Parhar #else
31783447df8bSNavdeep Parhar 	const uint64_t itg = 0;
31793447df8bSNavdeep Parhar #endif
31803447df8bSNavdeep Parhar 
31813447df8bSNavdeep Parhar 	MPASS(cycles >= last_tx);
31823447df8bSNavdeep Parhar 	txq->last_tx = cycles;
31833447df8bSNavdeep Parhar 	return (cycles - last_tx < itg);
31843447df8bSNavdeep Parhar }
31853447df8bSNavdeep Parhar 
31867951040fSNavdeep Parhar /*
31877951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
31887951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
31897951040fSNavdeep Parhar  */
31907951040fSNavdeep Parhar static u_int
3191d735920dSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx, bool *coalescing)
31927951040fSNavdeep Parhar {
31937951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
31947951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
3195d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3196d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
3197fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
31987c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
31997951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
3200d735920dSNavdeep Parhar 	u_int n, avail, dbdiff;		/* # of hardware descriptors */
3201d735920dSNavdeep Parhar 	int i, rc;
3202d735920dSNavdeep Parhar 	struct mbuf *m0;
32033447df8bSNavdeep Parhar 	bool snd, recent_tx;
3204d735920dSNavdeep Parhar 	void *wr;	/* start of the last WR written to the ring */
3205d735920dSNavdeep Parhar 
3206d735920dSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
32073447df8bSNavdeep Parhar 	recent_tx = record_eth_tx_time(txq);
32087951040fSNavdeep Parhar 
32097951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
32101404daa7SNavdeep Parhar 	if (__predict_false(discard_tx(eq))) {
3211d735920dSNavdeep Parhar 		for (i = 0; i < txp->npkt; i++)
3212d735920dSNavdeep Parhar 			m_freem(txp->mb[i]);
3213d735920dSNavdeep Parhar 		txp->npkt = 0;
32147951040fSNavdeep Parhar 		while (cidx != pidx) {
32157951040fSNavdeep Parhar 			m0 = r->items[cidx];
32167951040fSNavdeep Parhar 			m_freem(m0);
32177951040fSNavdeep Parhar 			if (++cidx == r->size)
32187951040fSNavdeep Parhar 				cidx = 0;
32197951040fSNavdeep Parhar 		}
3220d735920dSNavdeep Parhar 		reclaim_tx_descs(txq, eq->sidx);
3221d735920dSNavdeep Parhar 		*coalescing = false;
3222d735920dSNavdeep Parhar 		return (remaining);	/* emptied */
32237951040fSNavdeep Parhar 	}
32247951040fSNavdeep Parhar 
32257951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
32263447df8bSNavdeep Parhar 	if (eq->pidx == eq->cidx)
3227d735920dSNavdeep Parhar 		avail = eq->sidx - 1;
32283447df8bSNavdeep Parhar 	else
3229d735920dSNavdeep Parhar 		avail = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
32307951040fSNavdeep Parhar 
3231d735920dSNavdeep Parhar 	total = 0;
3232d735920dSNavdeep Parhar 	if (remaining == 0) {
32333447df8bSNavdeep Parhar 		txp->score = 0;
32343447df8bSNavdeep Parhar 		txq->txpkts_flush++;
3235d735920dSNavdeep Parhar 		goto send_txpkts;
3236d735920dSNavdeep Parhar 	}
3237d735920dSNavdeep Parhar 
3238d735920dSNavdeep Parhar 	dbdiff = 0;
3239d735920dSNavdeep Parhar 	MPASS(remaining > 0);
32407951040fSNavdeep Parhar 	while (remaining > 0) {
32417951040fSNavdeep Parhar 		m0 = r->items[cidx];
32427951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
32437951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
32447951040fSNavdeep Parhar 
3245d735920dSNavdeep Parhar 		if (avail < 2 * SGE_MAX_WR_NDESC)
3246d735920dSNavdeep Parhar 			avail += reclaim_tx_descs(txq, 64);
3247d735920dSNavdeep Parhar 
32483447df8bSNavdeep Parhar 		if (t4_tx_coalesce == 0 && txp->npkt == 0)
32493447df8bSNavdeep Parhar 			goto skip_coalescing;
32503447df8bSNavdeep Parhar 		if (cannot_use_txpkts(m0))
32513447df8bSNavdeep Parhar 			txp->score = 0;
32523447df8bSNavdeep Parhar 		else if (recent_tx) {
32533447df8bSNavdeep Parhar 			if (++txp->score == 0)
32543447df8bSNavdeep Parhar 				txp->score = UINT8_MAX;
32553447df8bSNavdeep Parhar 		} else
32563447df8bSNavdeep Parhar 			txp->score = 1;
32573447df8bSNavdeep Parhar 		if (txp->npkt > 0 || remaining > 1 ||
32583447df8bSNavdeep Parhar 		    txp->score >= t4_tx_coalesce_pkts ||
3259d735920dSNavdeep Parhar 		    atomic_load_int(&txq->eq.equiq) != 0) {
326030e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3261d735920dSNavdeep Parhar 				rc = add_to_txpkts_vf(sc, txq, m0, avail, &snd);
3262d735920dSNavdeep Parhar 			else
3263d735920dSNavdeep Parhar 				rc = add_to_txpkts_pf(sc, txq, m0, avail, &snd);
3264d735920dSNavdeep Parhar 		} else {
3265d735920dSNavdeep Parhar 			snd = false;
3266d735920dSNavdeep Parhar 			rc = EINVAL;
3267d735920dSNavdeep Parhar 		}
3268d735920dSNavdeep Parhar 		if (snd) {
3269d735920dSNavdeep Parhar 			MPASS(txp->npkt > 0);
3270d735920dSNavdeep Parhar 			for (i = 0; i < txp->npkt; i++)
3271d735920dSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, txp->mb[i]);
3272d735920dSNavdeep Parhar 			if (txp->npkt > 1) {
3273d735920dSNavdeep Parhar 				MPASS(avail >= tx_len16_to_desc(txp->len16));
327430e3f2b4SNavdeep Parhar 				if (vi->flags & TX_USES_VM_WR)
3275d735920dSNavdeep Parhar 					n = write_txpkts_vm_wr(sc, txq);
3276d735920dSNavdeep Parhar 				else
3277d735920dSNavdeep Parhar 					n = write_txpkts_wr(sc, txq);
3278d735920dSNavdeep Parhar 			} else {
3279d735920dSNavdeep Parhar 				MPASS(avail >=
3280d735920dSNavdeep Parhar 				    tx_len16_to_desc(mbuf_len16(txp->mb[0])));
328130e3f2b4SNavdeep Parhar 				if (vi->flags & TX_USES_VM_WR)
3282d735920dSNavdeep Parhar 					n = write_txpkt_vm_wr(sc, txq,
3283d735920dSNavdeep Parhar 					    txp->mb[0]);
3284d735920dSNavdeep Parhar 				else
3285d735920dSNavdeep Parhar 					n = write_txpkt_wr(sc, txq, txp->mb[0],
3286d735920dSNavdeep Parhar 					    avail);
3287d735920dSNavdeep Parhar 			}
3288d735920dSNavdeep Parhar 			MPASS(n <= SGE_MAX_WR_NDESC);
3289d735920dSNavdeep Parhar 			avail -= n;
3290d735920dSNavdeep Parhar 			dbdiff += n;
3291d735920dSNavdeep Parhar 			wr = &eq->desc[eq->pidx];
3292d735920dSNavdeep Parhar 			IDXINCR(eq->pidx, n, eq->sidx);
3293d735920dSNavdeep Parhar 			txp->npkt = 0;	/* emptied */
3294d735920dSNavdeep Parhar 		}
3295d735920dSNavdeep Parhar 		if (rc == 0) {
3296d735920dSNavdeep Parhar 			/* m0 was coalesced into txq->txpkts. */
3297d735920dSNavdeep Parhar 			goto next_mbuf;
3298d735920dSNavdeep Parhar 		}
3299d735920dSNavdeep Parhar 		if (rc == EAGAIN) {
3300d735920dSNavdeep Parhar 			/*
3301d735920dSNavdeep Parhar 			 * m0 is suitable for tx coalescing but could not be
3302d735920dSNavdeep Parhar 			 * combined with the existing txq->txpkts, which has now
3303d735920dSNavdeep Parhar 			 * been transmitted.  Start a new txpkts with m0.
3304d735920dSNavdeep Parhar 			 */
3305d735920dSNavdeep Parhar 			MPASS(snd);
3306d735920dSNavdeep Parhar 			MPASS(txp->npkt == 0);
3307d735920dSNavdeep Parhar 			continue;
33087951040fSNavdeep Parhar 		}
33097951040fSNavdeep Parhar 
3310d735920dSNavdeep Parhar 		MPASS(rc != 0 && rc != EAGAIN);
3311d735920dSNavdeep Parhar 		MPASS(txp->npkt == 0);
33123447df8bSNavdeep Parhar skip_coalescing:
3313565b8fceSNavdeep Parhar 		n = tx_len16_to_desc(mbuf_len16(m0));
3314565b8fceSNavdeep Parhar 		if (__predict_false(avail < n)) {
3315565b8fceSNavdeep Parhar 			avail += reclaim_tx_descs(txq, min(n, 32));
3316565b8fceSNavdeep Parhar 			if (avail < n)
3317565b8fceSNavdeep Parhar 				break;	/* out of descriptors */
3318565b8fceSNavdeep Parhar 		}
3319565b8fceSNavdeep Parhar 
3320d735920dSNavdeep Parhar 		wr = &eq->desc[eq->pidx];
3321bddf7343SJohn Baldwin 		if (mbuf_cflags(m0) & MC_RAW_WR) {
3322d735920dSNavdeep Parhar 			n = write_raw_wr(txq, wr, m0, avail);
3323bddf7343SJohn Baldwin #ifdef KERN_TLS
3324bddf7343SJohn Baldwin 		} else if (mbuf_cflags(m0) & MC_TLS) {
3325bddf7343SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
3326d735920dSNavdeep Parhar 			n = t6_ktls_write_wr(txq, wr, m0, mbuf_nsegs(m0),
3327d735920dSNavdeep Parhar 			    avail);
3328bddf7343SJohn Baldwin #endif
33297951040fSNavdeep Parhar 		} else {
33303bbb68f0SNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
333130e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3332d735920dSNavdeep Parhar 				n = write_txpkt_vm_wr(sc, txq, m0);
3333d735920dSNavdeep Parhar 			else
3334d735920dSNavdeep Parhar 				n = write_txpkt_wr(sc, txq, m0, avail);
3335d735920dSNavdeep Parhar 		}
3336d735920dSNavdeep Parhar 		MPASS(n >= 1 && n <= avail);
3337bddf7343SJohn Baldwin 		if (!(mbuf_cflags(m0) & MC_TLS))
3338bddf7343SJohn Baldwin 			MPASS(n <= SGE_MAX_WR_NDESC);
33397951040fSNavdeep Parhar 
3340d735920dSNavdeep Parhar 		avail -= n;
33417951040fSNavdeep Parhar 		dbdiff += n;
33427951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
33437951040fSNavdeep Parhar 
3344d735920dSNavdeep Parhar 		if (dbdiff >= 512 / EQ_ESIZE) {	/* X_FETCHBURSTMAX_512B */
3345d735920dSNavdeep Parhar 			if (wr_can_update_eq(wr))
3346d735920dSNavdeep Parhar 				set_txupdate_flags(txq, avail, wr);
33477951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
3348d735920dSNavdeep Parhar 			avail += reclaim_tx_descs(txq, 32);
33497951040fSNavdeep Parhar 			dbdiff = 0;
33507951040fSNavdeep Parhar 		}
3351d735920dSNavdeep Parhar next_mbuf:
3352d735920dSNavdeep Parhar 		total++;
3353d735920dSNavdeep Parhar 		remaining--;
3354d735920dSNavdeep Parhar 		if (__predict_false(++cidx == r->size))
3355d735920dSNavdeep Parhar 			cidx = 0;
33567951040fSNavdeep Parhar 	}
33577951040fSNavdeep Parhar 	if (dbdiff != 0) {
3358d735920dSNavdeep Parhar 		if (wr_can_update_eq(wr))
3359d735920dSNavdeep Parhar 			set_txupdate_flags(txq, avail, wr);
33607951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
33617951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
3362d735920dSNavdeep Parhar 	} else if (eq->pidx == eq->cidx && txp->npkt > 0 &&
3363d735920dSNavdeep Parhar 	    atomic_load_int(&txq->eq.equiq) == 0) {
3364d735920dSNavdeep Parhar 		/*
3365d735920dSNavdeep Parhar 		 * If nothing was submitted to the chip for tx (it was coalesced
3366d735920dSNavdeep Parhar 		 * into txpkts instead) and there is no tx update outstanding
3367d735920dSNavdeep Parhar 		 * then we need to send txpkts now.
3368d735920dSNavdeep Parhar 		 */
3369d735920dSNavdeep Parhar send_txpkts:
3370d735920dSNavdeep Parhar 		MPASS(txp->npkt > 0);
3371d735920dSNavdeep Parhar 		for (i = 0; i < txp->npkt; i++)
3372d735920dSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, txp->mb[i]);
3373d735920dSNavdeep Parhar 		if (txp->npkt > 1) {
3374d735920dSNavdeep Parhar 			MPASS(avail >= tx_len16_to_desc(txp->len16));
337530e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3376d735920dSNavdeep Parhar 				n = write_txpkts_vm_wr(sc, txq);
3377d735920dSNavdeep Parhar 			else
3378d735920dSNavdeep Parhar 				n = write_txpkts_wr(sc, txq);
3379d735920dSNavdeep Parhar 		} else {
3380d735920dSNavdeep Parhar 			MPASS(avail >=
3381d735920dSNavdeep Parhar 			    tx_len16_to_desc(mbuf_len16(txp->mb[0])));
338230e3f2b4SNavdeep Parhar 			if (vi->flags & TX_USES_VM_WR)
3383d735920dSNavdeep Parhar 				n = write_txpkt_vm_wr(sc, txq, txp->mb[0]);
3384d735920dSNavdeep Parhar 			else
3385d735920dSNavdeep Parhar 				n = write_txpkt_wr(sc, txq, txp->mb[0], avail);
33867951040fSNavdeep Parhar 		}
3387d735920dSNavdeep Parhar 		MPASS(n <= SGE_MAX_WR_NDESC);
3388d735920dSNavdeep Parhar 		wr = &eq->desc[eq->pidx];
3389d735920dSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
3390d735920dSNavdeep Parhar 		txp->npkt = 0;	/* emptied */
3391d735920dSNavdeep Parhar 
3392d735920dSNavdeep Parhar 		MPASS(wr_can_update_eq(wr));
3393d735920dSNavdeep Parhar 		set_txupdate_flags(txq, avail - n, wr);
3394d735920dSNavdeep Parhar 		ring_eq_db(sc, eq, n);
3395d735920dSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
3396d735920dSNavdeep Parhar 	}
3397d735920dSNavdeep Parhar 	*coalescing = txp->npkt > 0;
33987951040fSNavdeep Parhar 
33997951040fSNavdeep Parhar 	return (total);
3400733b9277SNavdeep Parhar }
3401733b9277SNavdeep Parhar 
340254e4ee71SNavdeep Parhar static inline void
340354e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
3404c387ff00SNavdeep Parhar     int qsize, int intr_idx, int cong, int qtype)
340554e4ee71SNavdeep Parhar {
3406b2daa9a9SNavdeep Parhar 
340754e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
340854e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
340954e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
341054e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
341143bbae19SNavdeep Parhar 	KASSERT(intr_idx >= -1 && intr_idx < sc->intr_count,
341243bbae19SNavdeep Parhar 	    ("%s: bad intr_idx %d", __func__, intr_idx));
3413c387ff00SNavdeep Parhar 	KASSERT(qtype == FW_IQ_IQTYPE_OTHER || qtype == FW_IQ_IQTYPE_NIC ||
3414c387ff00SNavdeep Parhar 	    qtype == FW_IQ_IQTYPE_OFLD, ("%s: bad qtype %d", __func__, qtype));
341554e4ee71SNavdeep Parhar 
341654e4ee71SNavdeep Parhar 	iq->flags = 0;
341743bbae19SNavdeep Parhar 	iq->state = IQS_DISABLED;
341854e4ee71SNavdeep Parhar 	iq->adapter = sc;
3419c387ff00SNavdeep Parhar 	iq->qtype = qtype;
34207a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
34217a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
34227a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
34237a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
342454e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
34257a32954cSNavdeep Parhar 	}
3426d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
342790e7434aSNavdeep Parhar 	iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE;
342843bbae19SNavdeep Parhar 	iq->intr_idx = intr_idx;
3429df275ae5SNavdeep Parhar 	iq->cong_drop = cong;
343054e4ee71SNavdeep Parhar }
343154e4ee71SNavdeep Parhar 
343254e4ee71SNavdeep Parhar static inline void
3433e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
343454e4ee71SNavdeep Parhar {
343543bbae19SNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
34361458bff9SNavdeep Parhar 
343754e4ee71SNavdeep Parhar 	fl->qsize = qsize;
343890e7434aSNavdeep Parhar 	fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
343954e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
344043bbae19SNavdeep Parhar 	mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
3441e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
3442e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
3443e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
34441458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
344546e1e307SNavdeep Parhar 	fl->zidx = find_refill_source(sc, maxp, fl->flags & FL_BUF_PACKING);
344646e1e307SNavdeep Parhar 	fl->safe_zidx = sc->sge.safe_zidx;
344743bbae19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
344843bbae19SNavdeep Parhar 		fl->lowat = roundup2(sp->fl_starve_threshold2, 8);
344943bbae19SNavdeep Parhar 		fl->buf_boundary = sp->pack_boundary;
345043bbae19SNavdeep Parhar 	} else {
345143bbae19SNavdeep Parhar 		fl->lowat = roundup2(sp->fl_starve_threshold, 8);
345243bbae19SNavdeep Parhar 		fl->buf_boundary = 16;
345343bbae19SNavdeep Parhar 	}
345443bbae19SNavdeep Parhar 	if (fl_pad && fl->buf_boundary < sp->pad_boundary)
345543bbae19SNavdeep Parhar 		fl->buf_boundary = sp->pad_boundary;
345654e4ee71SNavdeep Parhar }
345754e4ee71SNavdeep Parhar 
345854e4ee71SNavdeep Parhar static inline void
345990e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize,
346043bbae19SNavdeep Parhar     uint8_t tx_chan, struct sge_iq *iq, char *name)
346154e4ee71SNavdeep Parhar {
346243bbae19SNavdeep Parhar 	KASSERT(eqtype >= EQ_CTRL && eqtype <= EQ_OFLD,
346343bbae19SNavdeep Parhar 	    ("%s: bad qtype %d", __func__, eqtype));
3464733b9277SNavdeep Parhar 
346543bbae19SNavdeep Parhar 	eq->type = eqtype;
3466733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
346743bbae19SNavdeep Parhar 	eq->iq = iq;
346890e7434aSNavdeep Parhar 	eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
3469f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
347043bbae19SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
347154e4ee71SNavdeep Parhar }
347254e4ee71SNavdeep Parhar 
34738eba75edSNavdeep Parhar int
347454e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
347554e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
347654e4ee71SNavdeep Parhar {
347754e4ee71SNavdeep Parhar 	int rc;
347854e4ee71SNavdeep Parhar 
347954e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
348054e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
348154e4ee71SNavdeep Parhar 	if (rc != 0) {
348243bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot allocate DMA tag: %d\n", rc);
348354e4ee71SNavdeep Parhar 		goto done;
348454e4ee71SNavdeep Parhar 	}
348554e4ee71SNavdeep Parhar 
348654e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
348754e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
348854e4ee71SNavdeep Parhar 	if (rc != 0) {
348943bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot allocate DMA memory: %d\n", rc);
349054e4ee71SNavdeep Parhar 		goto done;
349154e4ee71SNavdeep Parhar 	}
349254e4ee71SNavdeep Parhar 
349354e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
349454e4ee71SNavdeep Parhar 	if (rc != 0) {
349543bbae19SNavdeep Parhar 		CH_ERR(sc, "cannot load DMA map: %d\n", rc);
349654e4ee71SNavdeep Parhar 		goto done;
349754e4ee71SNavdeep Parhar 	}
349854e4ee71SNavdeep Parhar done:
349954e4ee71SNavdeep Parhar 	if (rc)
350054e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
350154e4ee71SNavdeep Parhar 
350254e4ee71SNavdeep Parhar 	return (rc);
350354e4ee71SNavdeep Parhar }
350454e4ee71SNavdeep Parhar 
35058eba75edSNavdeep Parhar int
350654e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
350754e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
350854e4ee71SNavdeep Parhar {
350954e4ee71SNavdeep Parhar 	if (pa)
351054e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
351154e4ee71SNavdeep Parhar 	if (va)
351254e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
351354e4ee71SNavdeep Parhar 	if (tag)
351454e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
351554e4ee71SNavdeep Parhar 
351654e4ee71SNavdeep Parhar 	return (0);
351754e4ee71SNavdeep Parhar }
351854e4ee71SNavdeep Parhar 
351954e4ee71SNavdeep Parhar /*
352043bbae19SNavdeep Parhar  * Allocates the software resources (mainly memory and sysctl nodes) for an
352143bbae19SNavdeep Parhar  * ingress queue and an optional freelist.
352254e4ee71SNavdeep Parhar  *
352343bbae19SNavdeep Parhar  * Sets IQ_SW_ALLOCATED and returns 0 on success.
352454e4ee71SNavdeep Parhar  */
352554e4ee71SNavdeep Parhar static int
3526fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
352743bbae19SNavdeep Parhar     struct sysctl_ctx_list *ctx, struct sysctl_oid *oid)
352854e4ee71SNavdeep Parhar {
352943bbae19SNavdeep Parhar 	int rc;
353054e4ee71SNavdeep Parhar 	size_t len;
353143bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
353243bbae19SNavdeep Parhar 
353343bbae19SNavdeep Parhar 	MPASS(!(iq->flags & IQ_SW_ALLOCATED));
353454e4ee71SNavdeep Parhar 
3535b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
353654e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
353754e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
353854e4ee71SNavdeep Parhar 	if (rc != 0)
353954e4ee71SNavdeep Parhar 		return (rc);
354054e4ee71SNavdeep Parhar 
354143bbae19SNavdeep Parhar 	if (fl) {
354243bbae19SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
354343bbae19SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
354443bbae19SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
354543bbae19SNavdeep Parhar 		if (rc) {
354643bbae19SNavdeep Parhar 			free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba,
354743bbae19SNavdeep Parhar 			    iq->desc);
354843bbae19SNavdeep Parhar 			return (rc);
354943bbae19SNavdeep Parhar 		}
355043bbae19SNavdeep Parhar 
355143bbae19SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
355243bbae19SNavdeep Parhar 		fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc),
355343bbae19SNavdeep Parhar 		    M_CXGBE, M_ZERO | M_WAITOK);
355443bbae19SNavdeep Parhar 
355543bbae19SNavdeep Parhar 		add_fl_sysctls(sc, ctx, oid, fl);
355643bbae19SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
355743bbae19SNavdeep Parhar 	}
355843bbae19SNavdeep Parhar 	add_iq_sysctls(ctx, oid, iq);
355943bbae19SNavdeep Parhar 	iq->flags |= IQ_SW_ALLOCATED;
356043bbae19SNavdeep Parhar 
356143bbae19SNavdeep Parhar 	return (0);
356243bbae19SNavdeep Parhar }
356343bbae19SNavdeep Parhar 
356443bbae19SNavdeep Parhar /*
356543bbae19SNavdeep Parhar  * Frees all software resources (memory and locks) associated with an ingress
356643bbae19SNavdeep Parhar  * queue and an optional freelist.
356743bbae19SNavdeep Parhar  */
356843bbae19SNavdeep Parhar static void
356943bbae19SNavdeep Parhar free_iq_fl(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl)
357043bbae19SNavdeep Parhar {
357143bbae19SNavdeep Parhar 	MPASS(iq->flags & IQ_SW_ALLOCATED);
357243bbae19SNavdeep Parhar 
357343bbae19SNavdeep Parhar 	if (fl) {
357443bbae19SNavdeep Parhar 		MPASS(iq->flags & IQ_HAS_FL);
357543bbae19SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, fl->desc);
357643bbae19SNavdeep Parhar 		free_fl_buffers(sc, fl);
357743bbae19SNavdeep Parhar 		free(fl->sdesc, M_CXGBE);
357843bbae19SNavdeep Parhar 		mtx_destroy(&fl->fl_lock);
357943bbae19SNavdeep Parhar 		bzero(fl, sizeof(*fl));
358043bbae19SNavdeep Parhar 	}
358143bbae19SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
358243bbae19SNavdeep Parhar 	bzero(iq, sizeof(*iq));
358343bbae19SNavdeep Parhar }
358443bbae19SNavdeep Parhar 
358543bbae19SNavdeep Parhar /*
358643bbae19SNavdeep Parhar  * Allocates a hardware ingress queue and an optional freelist that will be
358743bbae19SNavdeep Parhar  * associated with it.
358843bbae19SNavdeep Parhar  *
358943bbae19SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
359043bbae19SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
359143bbae19SNavdeep Parhar  */
359243bbae19SNavdeep Parhar static int
359343bbae19SNavdeep Parhar alloc_iq_fl_hwq(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
359443bbae19SNavdeep Parhar {
3595df275ae5SNavdeep Parhar 	int rc, cntxt_id, cong_map;
359643bbae19SNavdeep Parhar 	struct fw_iq_cmd c;
359743bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
3598df275ae5SNavdeep Parhar 	struct port_info *pi = vi->pi;
359943bbae19SNavdeep Parhar 	__be32 v = 0;
360043bbae19SNavdeep Parhar 
360143bbae19SNavdeep Parhar 	MPASS (!(iq->flags & IQ_HW_ALLOCATED));
360243bbae19SNavdeep Parhar 
360354e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
360454e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
360554e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
360654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
360754e4ee71SNavdeep Parhar 
360854e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
360954e4ee71SNavdeep Parhar 	    FW_LEN16(c));
361054e4ee71SNavdeep Parhar 
361154e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
361254e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
361354e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
361454e4ee71SNavdeep Parhar 
361543bbae19SNavdeep Parhar 	if (iq->intr_idx < 0) {
3616f549e352SNavdeep Parhar 		/* Forwarded interrupts, all headed to fwq */
3617f549e352SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
3618f549e352SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id);
3619f549e352SNavdeep Parhar 	} else {
362043bbae19SNavdeep Parhar 		KASSERT(iq->intr_idx < sc->intr_count,
362143bbae19SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, iq->intr_idx));
362243bbae19SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(iq->intr_idx);
3623f549e352SNavdeep Parhar 	}
362454e4ee71SNavdeep Parhar 
362543bbae19SNavdeep Parhar 	bzero(iq->desc, iq->qsize * IQ_ESIZE);
362654e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
362754e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
3628fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
362954e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
3630df275ae5SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
363154e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
363254e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
3633b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
363454e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
363554e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
3636c387ff00SNavdeep Parhar 	c.iqns_to_fl0congen = htobe32(V_FW_IQ_CMD_IQTYPE(iq->qtype));
3637df275ae5SNavdeep Parhar 	if (iq->cong_drop != -1) {
3638df275ae5SNavdeep Parhar 		cong_map = iq->qtype == IQ_ETH ? pi->rx_e_chan_map : 0;
3639c387ff00SNavdeep Parhar 		c.iqns_to_fl0congen |= htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
3640df275ae5SNavdeep Parhar 	}
364154e4ee71SNavdeep Parhar 
364254e4ee71SNavdeep Parhar 	if (fl) {
364343bbae19SNavdeep Parhar 		bzero(fl->desc, fl->sidx * EQ_ESIZE + sc->params.sge.spg_len);
3644214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
3645bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
3646bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
36471458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
36481458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
36491458bff9SNavdeep Parhar 			    0));
3650df275ae5SNavdeep Parhar 		if (iq->cong_drop != -1) {
3651bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
3652df275ae5SNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong_map) |
3653bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
3654bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
3655bc14b14dSNavdeep Parhar 		}
365654e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
3657ed7e5640SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3658adb0cd84SNavdeep Parhar 			X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B_T6) |
3659ed7e5640SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ?
3660ed7e5640SNavdeep Parhar 			X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B));
366154e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
366254e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
366354e4ee71SNavdeep Parhar 	}
366454e4ee71SNavdeep Parhar 
366554e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
366654e4ee71SNavdeep Parhar 	if (rc != 0) {
366743bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to create hw ingress queue: %d\n", rc);
366854e4ee71SNavdeep Parhar 		return (rc);
366954e4ee71SNavdeep Parhar 	}
367054e4ee71SNavdeep Parhar 
367154e4ee71SNavdeep Parhar 	iq->cidx = 0;
3672b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
367354e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
367454e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
367554e4ee71SNavdeep Parhar 
367654e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
3677b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.iqmap_sz) {
3678733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
3679b20b25e7SNavdeep Parhar 		    cntxt_id, sc->sge.iqmap_sz - 1);
3680733b9277SNavdeep Parhar 	}
368154e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
368254e4ee71SNavdeep Parhar 
368354e4ee71SNavdeep Parhar 	if (fl) {
36844d6db4e0SNavdeep Parhar 		u_int qid;
368543bbae19SNavdeep Parhar #ifdef INVARIANTS
3686df275ae5SNavdeep Parhar 		int i;
3687df275ae5SNavdeep Parhar 
368843bbae19SNavdeep Parhar 		MPASS(!(fl->flags & FL_BUF_RESUME));
368943bbae19SNavdeep Parhar 		for (i = 0; i < fl->sidx * 8; i++)
369043bbae19SNavdeep Parhar 			MPASS(fl->sdesc[i].cl == NULL);
369143bbae19SNavdeep Parhar #endif
369254e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
369343bbae19SNavdeep Parhar 		fl->pidx = fl->cidx = fl->hw_cidx = fl->dbidx = 0;
369443bbae19SNavdeep Parhar 		fl->rx_offset = 0;
369543bbae19SNavdeep Parhar 		fl->flags &= ~(FL_STARVING | FL_DOOMED);
369654e4ee71SNavdeep Parhar 
36979f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
3698b20b25e7SNavdeep Parhar 		if (cntxt_id >= sc->sge.eqmap_sz) {
3699733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
3700b20b25e7SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.eqmap_sz - 1);
3701733b9277SNavdeep Parhar 		}
370254e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
370354e4ee71SNavdeep Parhar 
37044d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
37054d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
370690e7434aSNavdeep Parhar 			uint32_t s_qpp = sc->params.sge.eq_s_qpp;
37074d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
37084d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
37094d6db4e0SNavdeep Parhar 
37104d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
37114d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
37124d6db4e0SNavdeep Parhar 			qid &= mask;
37134d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
37144d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
37154d6db4e0SNavdeep Parhar 				qid = 0;
37164d6db4e0SNavdeep Parhar 			}
37174d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
37184d6db4e0SNavdeep Parhar 		}
3719d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
37204d6db4e0SNavdeep Parhar 
372154e4ee71SNavdeep Parhar 		FL_LOCK(fl);
3722733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
3723733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
372454e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
372554e4ee71SNavdeep Parhar 	}
372654e4ee71SNavdeep Parhar 
3727df275ae5SNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) &&
3728df275ae5SNavdeep Parhar 	    iq->cong_drop != -1) {
3729df275ae5SNavdeep Parhar 		t4_sge_set_conm_context(sc, iq->cntxt_id, iq->cong_drop,
3730df275ae5SNavdeep Parhar 		    cong_map);
3731ba41ec48SNavdeep Parhar 	}
3732ba41ec48SNavdeep Parhar 
373354e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
3734733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
3735315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) |
373654e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
373754e4ee71SNavdeep Parhar 
373843bbae19SNavdeep Parhar 	iq->flags |= IQ_HW_ALLOCATED;
373943bbae19SNavdeep Parhar 
374054e4ee71SNavdeep Parhar 	return (0);
374154e4ee71SNavdeep Parhar }
374254e4ee71SNavdeep Parhar 
374354e4ee71SNavdeep Parhar static int
374443bbae19SNavdeep Parhar free_iq_fl_hwq(struct adapter *sc, struct sge_iq *iq, struct sge_fl *fl)
374554e4ee71SNavdeep Parhar {
374638035ed6SNavdeep Parhar 	int rc;
374754e4ee71SNavdeep Parhar 
374843bbae19SNavdeep Parhar 	MPASS(iq->flags & IQ_HW_ALLOCATED);
374943bbae19SNavdeep Parhar 	rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, FW_IQ_TYPE_FL_INT_CAP,
375043bbae19SNavdeep Parhar 	    iq->cntxt_id, fl ? fl->cntxt_id : 0xffff, 0xffff);
375154e4ee71SNavdeep Parhar 	if (rc != 0) {
375243bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to free iq %p: %d\n", iq, rc);
375354e4ee71SNavdeep Parhar 		return (rc);
375454e4ee71SNavdeep Parhar 	}
375543bbae19SNavdeep Parhar 	iq->flags &= ~IQ_HW_ALLOCATED;
375654e4ee71SNavdeep Parhar 
375754e4ee71SNavdeep Parhar 	return (0);
375854e4ee71SNavdeep Parhar }
375954e4ee71SNavdeep Parhar 
376038035ed6SNavdeep Parhar static void
3761348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
3762348694daSNavdeep Parhar     struct sge_iq *iq)
3763348694daSNavdeep Parhar {
376443bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
3765348694daSNavdeep Parhar 
376643bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
376743bbae19SNavdeep Parhar 		return;
376843bbae19SNavdeep Parhar 
376943bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3770348694daSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba,
3771348694daSNavdeep Parhar 	    "bus address of descriptor ring");
3772348694daSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3773348694daSNavdeep Parhar 	    iq->qsize * IQ_ESIZE, "descriptor ring size in bytes");
3774473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
3775473f6163SNavdeep Parhar 	    &iq->abs_id, 0, "absolute id of the queue");
3776473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3777473f6163SNavdeep Parhar 	    &iq->cntxt_id, 0, "SGE context id of the queue");
3778473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &iq->cidx,
3779473f6163SNavdeep Parhar 	    0, "consumer index");
3780348694daSNavdeep Parhar }
3781348694daSNavdeep Parhar 
3782348694daSNavdeep Parhar static void
3783aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
3784aa93b99aSNavdeep Parhar     struct sysctl_oid *oid, struct sge_fl *fl)
378538035ed6SNavdeep Parhar {
378643bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
378738035ed6SNavdeep Parhar 
378843bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
378943bbae19SNavdeep Parhar 		return;
379043bbae19SNavdeep Parhar 
379143bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
37927029da5cSPawel Biernacki 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl",
37937029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "freelist");
379438035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
379538035ed6SNavdeep Parhar 
3796aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3797aa93b99aSNavdeep Parhar 	    &fl->ba, "bus address of descriptor ring");
3798aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3799aa93b99aSNavdeep Parhar 	    fl->sidx * EQ_ESIZE + sc->params.sge.spg_len,
3800aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3801473f6163SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3802473f6163SNavdeep Parhar 	    &fl->cntxt_id, 0, "SGE context id of the freelist");
3803e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
3804e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
3805e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
3806e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
380738035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
380838035ed6SNavdeep Parhar 	    0, "consumer index");
380938035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
381038035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
381138035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
381238035ed6SNavdeep Parhar 	}
381338035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
381438035ed6SNavdeep Parhar 	    0, "producer index");
381538035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
381638035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
381738035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
381838035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
381938035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
382038035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
382138035ed6SNavdeep Parhar }
382238035ed6SNavdeep Parhar 
382343bbae19SNavdeep Parhar /*
382443bbae19SNavdeep Parhar  * Idempotent.
382543bbae19SNavdeep Parhar  */
382654e4ee71SNavdeep Parhar static int
3827733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
382854e4ee71SNavdeep Parhar {
3829733b9277SNavdeep Parhar 	int rc, intr_idx;
383056599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
383143bbae19SNavdeep Parhar 	struct vi_info *vi = &sc->port[0]->vi[0];
383256599263SNavdeep Parhar 
383343bbae19SNavdeep Parhar 	if (!(fwq->flags & IQ_SW_ALLOCATED)) {
383443bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
383543bbae19SNavdeep Parhar 
38366af45170SJohn Baldwin 		if (sc->flags & IS_VF)
38376af45170SJohn Baldwin 			intr_idx = 0;
38384535e804SNavdeep Parhar 		else
3839733b9277SNavdeep Parhar 			intr_idx = sc->intr_count > 1 ? 1 : 0;
3840c387ff00SNavdeep Parhar 		init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, intr_idx, -1, IQ_OTHER);
384143bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, fwq, NULL, &sc->ctx, sc->fwq_oid);
3842733b9277SNavdeep Parhar 		if (rc != 0) {
384343bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to allocate fwq: %d\n", rc);
384456599263SNavdeep Parhar 			return (rc);
3845733b9277SNavdeep Parhar 		}
384643bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
384743bbae19SNavdeep Parhar 	}
384856599263SNavdeep Parhar 
384943bbae19SNavdeep Parhar 	if (!(fwq->flags & IQ_HW_ALLOCATED)) {
385043bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
385143bbae19SNavdeep Parhar 
385243bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, fwq, NULL);
385343bbae19SNavdeep Parhar 		if (rc != 0) {
385443bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to create hw fwq: %d\n", rc);
385543bbae19SNavdeep Parhar 			return (rc);
385643bbae19SNavdeep Parhar 		}
385743bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_HW_ALLOCATED);
385843bbae19SNavdeep Parhar 	}
385956599263SNavdeep Parhar 
3860733b9277SNavdeep Parhar 	return (0);
3861733b9277SNavdeep Parhar }
3862733b9277SNavdeep Parhar 
386343bbae19SNavdeep Parhar /*
386443bbae19SNavdeep Parhar  * Idempotent.
386543bbae19SNavdeep Parhar  */
386643bbae19SNavdeep Parhar static void
3867733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
3868733b9277SNavdeep Parhar {
386943bbae19SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
387043bbae19SNavdeep Parhar 
387143bbae19SNavdeep Parhar 	if (fwq->flags & IQ_HW_ALLOCATED) {
387243bbae19SNavdeep Parhar 		MPASS(fwq->flags & IQ_SW_ALLOCATED);
387343bbae19SNavdeep Parhar 		free_iq_fl_hwq(sc, fwq, NULL);
387443bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
3875733b9277SNavdeep Parhar 	}
3876733b9277SNavdeep Parhar 
387743bbae19SNavdeep Parhar 	if (fwq->flags & IQ_SW_ALLOCATED) {
387843bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_HW_ALLOCATED));
387943bbae19SNavdeep Parhar 		free_iq_fl(sc, fwq, NULL);
388043bbae19SNavdeep Parhar 		MPASS(!(fwq->flags & IQ_SW_ALLOCATED));
388143bbae19SNavdeep Parhar 	}
388243bbae19SNavdeep Parhar }
388343bbae19SNavdeep Parhar 
388443bbae19SNavdeep Parhar /*
388543bbae19SNavdeep Parhar  * Idempotent.
388643bbae19SNavdeep Parhar  */
3887733b9277SNavdeep Parhar static int
388843bbae19SNavdeep Parhar alloc_ctrlq(struct adapter *sc, int idx)
3889733b9277SNavdeep Parhar {
3890733b9277SNavdeep Parhar 	int rc;
3891733b9277SNavdeep Parhar 	char name[16];
389243bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
389343bbae19SNavdeep Parhar 	struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx];
3894733b9277SNavdeep Parhar 
389543bbae19SNavdeep Parhar 	MPASS(idx < sc->params.nports);
389637310a98SNavdeep Parhar 
389743bbae19SNavdeep Parhar 	if (!(ctrlq->eq.flags & EQ_SW_ALLOCATED)) {
389843bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
389943bbae19SNavdeep Parhar 
390037310a98SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
390143bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&sc->ctx, SYSCTL_CHILDREN(sc->ctrlq_oid),
390243bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
390343bbae19SNavdeep Parhar 		    "ctrl queue");
390437310a98SNavdeep Parhar 
390543bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ctrlq%d",
390643bbae19SNavdeep Parhar 		    device_get_nameunit(sc->dev), idx);
390743bbae19SNavdeep Parhar 		init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE,
390843bbae19SNavdeep Parhar 		    sc->port[idx]->tx_chan, &sc->sge.fwq, name);
390943bbae19SNavdeep Parhar 		rc = alloc_wrq(sc, NULL, ctrlq, &sc->ctx, oid);
391043bbae19SNavdeep Parhar 		if (rc != 0) {
391143bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to allocate ctrlq%d: %d\n", idx, rc);
391243bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
391356599263SNavdeep Parhar 			return (rc);
391456599263SNavdeep Parhar 		}
391543bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
391643bbae19SNavdeep Parhar 	}
391743bbae19SNavdeep Parhar 
391843bbae19SNavdeep Parhar 	if (!(ctrlq->eq.flags & EQ_HW_ALLOCATED)) {
391943bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
392043bbae19SNavdeep Parhar 
392143bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, NULL, &ctrlq->eq);
392243bbae19SNavdeep Parhar 		if (rc != 0) {
392343bbae19SNavdeep Parhar 			CH_ERR(sc, "failed to create hw ctrlq%d: %d\n", idx, rc);
392443bbae19SNavdeep Parhar 			return (rc);
392543bbae19SNavdeep Parhar 		}
392643bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_HW_ALLOCATED);
392743bbae19SNavdeep Parhar 	}
392843bbae19SNavdeep Parhar 
392943bbae19SNavdeep Parhar 	return (0);
393043bbae19SNavdeep Parhar }
393143bbae19SNavdeep Parhar 
393243bbae19SNavdeep Parhar /*
393343bbae19SNavdeep Parhar  * Idempotent.
393443bbae19SNavdeep Parhar  */
393543bbae19SNavdeep Parhar static void
393643bbae19SNavdeep Parhar free_ctrlq(struct adapter *sc, int idx)
393743bbae19SNavdeep Parhar {
393843bbae19SNavdeep Parhar 	struct sge_wrq *ctrlq = &sc->sge.ctrlq[idx];
393943bbae19SNavdeep Parhar 
394043bbae19SNavdeep Parhar 	if (ctrlq->eq.flags & EQ_HW_ALLOCATED) {
394143bbae19SNavdeep Parhar 		MPASS(ctrlq->eq.flags & EQ_SW_ALLOCATED);
394243bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, &ctrlq->eq);
394343bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
394443bbae19SNavdeep Parhar 	}
394543bbae19SNavdeep Parhar 
394643bbae19SNavdeep Parhar 	if (ctrlq->eq.flags & EQ_SW_ALLOCATED) {
394743bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_HW_ALLOCATED));
394843bbae19SNavdeep Parhar 		free_wrq(sc, ctrlq);
394943bbae19SNavdeep Parhar 		MPASS(!(ctrlq->eq.flags & EQ_SW_ALLOCATED));
395043bbae19SNavdeep Parhar 	}
395143bbae19SNavdeep Parhar }
395256599263SNavdeep Parhar 
39531605bac6SNavdeep Parhar int
3954df275ae5SNavdeep Parhar t4_sge_set_conm_context(struct adapter *sc, int cntxt_id, int cong_drop,
3955df275ae5SNavdeep Parhar     int cong_map)
39569fb8886bSNavdeep Parhar {
3957df275ae5SNavdeep Parhar 	const int cng_ch_bits_log = sc->chip_params->cng_ch_bits_log;
3958df275ae5SNavdeep Parhar 	uint32_t param, val;
3959df275ae5SNavdeep Parhar 	uint16_t ch_map;
3960df275ae5SNavdeep Parhar 	int cong_mode, rc, i;
39619fb8886bSNavdeep Parhar 
3962df275ae5SNavdeep Parhar 	if (chip_id(sc) < CHELSIO_T5)
3963df275ae5SNavdeep Parhar 		return (ENOTSUP);
3964df275ae5SNavdeep Parhar 
3965df275ae5SNavdeep Parhar 	/* Convert the driver knob to the mode understood by the firmware. */
3966df275ae5SNavdeep Parhar 	switch (cong_drop) {
3967df275ae5SNavdeep Parhar 	case -1:
3968df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_DISABLE;
3969df275ae5SNavdeep Parhar 		break;
3970df275ae5SNavdeep Parhar 	case 0:
3971df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_CHANNEL;
3972df275ae5SNavdeep Parhar 		break;
3973df275ae5SNavdeep Parhar 	case 1:
3974df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_QUEUE;
3975df275ae5SNavdeep Parhar 		break;
3976df275ae5SNavdeep Parhar 	case 2:
3977df275ae5SNavdeep Parhar 		cong_mode = X_CONMCTXT_CNGTPMODE_BOTH;
3978df275ae5SNavdeep Parhar 		break;
3979df275ae5SNavdeep Parhar 	default:
3980df275ae5SNavdeep Parhar 		MPASS(0);
3981df275ae5SNavdeep Parhar 		CH_ERR(sc, "cong_drop = %d is invalid (ingress queue %d).\n",
3982df275ae5SNavdeep Parhar 		    cong_drop, cntxt_id);
3983df275ae5SNavdeep Parhar 		return (EINVAL);
3984df275ae5SNavdeep Parhar 	}
3985df275ae5SNavdeep Parhar 
3986df275ae5SNavdeep Parhar 	param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
3987df275ae5SNavdeep Parhar 	    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
3988df275ae5SNavdeep Parhar 	    V_FW_PARAMS_PARAM_YZ(cntxt_id);
3989df275ae5SNavdeep Parhar 	val = V_CONMCTXT_CNGTPMODE(cong_mode);
3990df275ae5SNavdeep Parhar 	if (cong_mode == X_CONMCTXT_CNGTPMODE_CHANNEL ||
3991df275ae5SNavdeep Parhar 	    cong_mode == X_CONMCTXT_CNGTPMODE_BOTH) {
3992df275ae5SNavdeep Parhar 		for (i = 0, ch_map = 0; i < 4; i++) {
3993df275ae5SNavdeep Parhar 			if (cong_map & (1 << i))
3994df275ae5SNavdeep Parhar 				ch_map |= 1 << (i << cng_ch_bits_log);
3995df275ae5SNavdeep Parhar 		}
3996df275ae5SNavdeep Parhar 		val |= V_CONMCTXT_CNGCHMAP(ch_map);
3997df275ae5SNavdeep Parhar 	}
3998df275ae5SNavdeep Parhar 	rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
3999df275ae5SNavdeep Parhar 	if (rc != 0) {
4000df275ae5SNavdeep Parhar 		CH_ERR(sc, "failed to set congestion manager context "
4001df275ae5SNavdeep Parhar 		    "for ingress queue %d: %d\n", cntxt_id, rc);
4002df275ae5SNavdeep Parhar 	}
4003df275ae5SNavdeep Parhar 
4004df275ae5SNavdeep Parhar 	return (rc);
40059fb8886bSNavdeep Parhar }
40069fb8886bSNavdeep Parhar 
400743bbae19SNavdeep Parhar /*
400843bbae19SNavdeep Parhar  * Idempotent.
400943bbae19SNavdeep Parhar  */
4010733b9277SNavdeep Parhar static int
401143bbae19SNavdeep Parhar alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int idx, int intr_idx,
401243bbae19SNavdeep Parhar     int maxp)
401354e4ee71SNavdeep Parhar {
401454e4ee71SNavdeep Parhar 	int rc;
40157c228be3SNavdeep Parhar 	struct adapter *sc = vi->adapter;
401643bbae19SNavdeep Parhar 	struct ifnet *ifp = vi->ifp;
401743bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
401854e4ee71SNavdeep Parhar 	char name[16];
401954e4ee71SNavdeep Parhar 
402043bbae19SNavdeep Parhar 	if (!(rxq->iq.flags & IQ_SW_ALLOCATED)) {
402143bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
402243bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
402343bbae19SNavdeep Parhar 		rc = tcp_lro_init_args(&rxq->lro, ifp, lro_entries, lro_mbufs);
402454e4ee71SNavdeep Parhar 		if (rc != 0)
402554e4ee71SNavdeep Parhar 			return (rc);
402643bbae19SNavdeep Parhar 		MPASS(rxq->lro.ifp == ifp);	/* also indicates LRO init'ed */
402743bbae19SNavdeep Parhar #endif
402843bbae19SNavdeep Parhar 		rxq->ifp = ifp;
402943bbae19SNavdeep Parhar 
403043bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
403143bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->rxq_oid),
403243bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
403343bbae19SNavdeep Parhar 		    "rx queue");
403443bbae19SNavdeep Parhar 
403543bbae19SNavdeep Parhar 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq,
4036df275ae5SNavdeep Parhar 		    intr_idx, cong_drop, IQ_ETH);
4037df8437a9SAndrew Gallatin #if defined(INET) || defined(INET6)
4038df8437a9SAndrew Gallatin 		if (ifp->if_capenable & IFCAP_LRO)
4039df8437a9SAndrew Gallatin 			rxq->iq.flags |= IQ_LRO_ENABLED;
4040df8437a9SAndrew Gallatin #endif
4041df8437a9SAndrew Gallatin 		if (ifp->if_capenable & IFCAP_HWRXTSTMP)
4042df8437a9SAndrew Gallatin 			rxq->iq.flags |= IQ_RX_TIMESTAMP;
404343bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
404443bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
404543bbae19SNavdeep Parhar 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
404643bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, &vi->ctx, oid);
404743bbae19SNavdeep Parhar 		if (rc != 0) {
404843bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate rxq%d: %d\n", idx, rc);
404943bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
405043bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
405143bbae19SNavdeep Parhar 			tcp_lro_free(&rxq->lro);
405243bbae19SNavdeep Parhar 			rxq->lro.ifp = NULL;
405343bbae19SNavdeep Parhar #endif
405443bbae19SNavdeep Parhar 			return (rc);
405543bbae19SNavdeep Parhar 		}
405643bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
405743bbae19SNavdeep Parhar 		add_rxq_sysctls(&vi->ctx, oid, rxq);
405843bbae19SNavdeep Parhar 	}
405943bbae19SNavdeep Parhar 
406043bbae19SNavdeep Parhar 	if (!(rxq->iq.flags & IQ_HW_ALLOCATED)) {
406143bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
406243bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, &rxq->iq, &rxq->fl);
406343bbae19SNavdeep Parhar 		if (rc != 0) {
406443bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw rxq%d: %d\n", idx, rc);
406543bbae19SNavdeep Parhar 			return (rc);
406643bbae19SNavdeep Parhar 		}
406743bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_HW_ALLOCATED);
406854e4ee71SNavdeep Parhar 
4069ec55567cSJohn Baldwin 		if (idx == 0)
4070ec55567cSJohn Baldwin 			sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id;
4071ec55567cSJohn Baldwin 		else
4072ec55567cSJohn Baldwin 			KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id,
4073ec55567cSJohn Baldwin 			    ("iq_base mismatch"));
4074ec55567cSJohn Baldwin 		KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF,
4075ec55567cSJohn Baldwin 		    ("PF with non-zero iq_base"));
4076ec55567cSJohn Baldwin 
40774d6db4e0SNavdeep Parhar 		/*
407843bbae19SNavdeep Parhar 		 * The freelist is just barely above the starvation threshold
407943bbae19SNavdeep Parhar 		 * right now, fill it up a bit more.
40804d6db4e0SNavdeep Parhar 		 */
40819b4d7b4eSNavdeep Parhar 		FL_LOCK(&rxq->fl);
4082ec55567cSJohn Baldwin 		refill_fl(sc, &rxq->fl, 128);
40839b4d7b4eSNavdeep Parhar 		FL_UNLOCK(&rxq->fl);
408454e4ee71SNavdeep Parhar 	}
408554e4ee71SNavdeep Parhar 
408643bbae19SNavdeep Parhar 	return (0);
408743bbae19SNavdeep Parhar }
408843bbae19SNavdeep Parhar 
408943bbae19SNavdeep Parhar /*
409043bbae19SNavdeep Parhar  * Idempotent.
409143bbae19SNavdeep Parhar  */
409243bbae19SNavdeep Parhar static void
4093fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
409454e4ee71SNavdeep Parhar {
409543bbae19SNavdeep Parhar 	if (rxq->iq.flags & IQ_HW_ALLOCATED) {
409643bbae19SNavdeep Parhar 		MPASS(rxq->iq.flags & IQ_SW_ALLOCATED);
409743bbae19SNavdeep Parhar 		free_iq_fl_hwq(vi->adapter, &rxq->iq, &rxq->fl);
409843bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
409954e4ee71SNavdeep Parhar 	}
410043bbae19SNavdeep Parhar 
410143bbae19SNavdeep Parhar 	if (rxq->iq.flags & IQ_SW_ALLOCATED) {
410243bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_HW_ALLOCATED));
410343bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
410443bbae19SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
410554e4ee71SNavdeep Parhar #endif
410643bbae19SNavdeep Parhar 		free_iq_fl(vi->adapter, &rxq->iq, &rxq->fl);
410743bbae19SNavdeep Parhar 		MPASS(!(rxq->iq.flags & IQ_SW_ALLOCATED));
410854e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
410943bbae19SNavdeep Parhar 	}
411043bbae19SNavdeep Parhar }
411154e4ee71SNavdeep Parhar 
411243bbae19SNavdeep Parhar static void
411343bbae19SNavdeep Parhar add_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
411443bbae19SNavdeep Parhar     struct sge_rxq *rxq)
411543bbae19SNavdeep Parhar {
411643bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
411743bbae19SNavdeep Parhar 
411843bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
411943bbae19SNavdeep Parhar 		return;
412043bbae19SNavdeep Parhar 
412143bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
412243bbae19SNavdeep Parhar #if defined(INET) || defined(INET6)
412343bbae19SNavdeep Parhar 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
412443bbae19SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
412543bbae19SNavdeep Parhar 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
412643bbae19SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
412743bbae19SNavdeep Parhar #endif
412843bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
412943bbae19SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
413043bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_extraction", CTLFLAG_RD,
413143bbae19SNavdeep Parhar 	    &rxq->vlan_extraction, "# of times hardware extracted 802.1Q tag");
413243bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_rxcsum", CTLFLAG_RD,
413343bbae19SNavdeep Parhar 	    &rxq->vxlan_rxcsum,
413443bbae19SNavdeep Parhar 	    "# of times hardware assisted with inner checksum (VXLAN)");
413554e4ee71SNavdeep Parhar }
413654e4ee71SNavdeep Parhar 
413709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
413843bbae19SNavdeep Parhar /*
413943bbae19SNavdeep Parhar  * Idempotent.
414043bbae19SNavdeep Parhar  */
414154e4ee71SNavdeep Parhar static int
414243bbae19SNavdeep Parhar alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq, int idx,
414343bbae19SNavdeep Parhar     int intr_idx, int maxp)
4144f7dfe243SNavdeep Parhar {
4145733b9277SNavdeep Parhar 	int rc;
414643bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
414743bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
4148733b9277SNavdeep Parhar 	char name[16];
4149f7dfe243SNavdeep Parhar 
415043bbae19SNavdeep Parhar 	if (!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED)) {
415143bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
4152733b9277SNavdeep Parhar 
4153733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
415443bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx,
415543bbae19SNavdeep Parhar 		    SYSCTL_CHILDREN(vi->ofld_rxq_oid), OID_AUTO, name,
415643bbae19SNavdeep Parhar 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload rx queue");
4157733b9277SNavdeep Parhar 
415843bbae19SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx,
4159998eb37aSNavdeep Parhar 		    vi->qsize_rxq, intr_idx, ofld_cong_drop, IQ_OFLD);
416043bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
416143bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
416243bbae19SNavdeep Parhar 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
416343bbae19SNavdeep Parhar 		rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, &vi->ctx,
416443bbae19SNavdeep Parhar 		    oid);
416543bbae19SNavdeep Parhar 		if (rc != 0) {
416643bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate ofld_rxq%d: %d\n", idx,
416743bbae19SNavdeep Parhar 			    rc);
416843bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
416943bbae19SNavdeep Parhar 			return (rc);
417043bbae19SNavdeep Parhar 		}
417143bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
4172a9f0cf48SJohn Baldwin 		ofld_rxq->rx_iscsi_ddp_setup_ok = counter_u64_alloc(M_WAITOK);
4173a9f0cf48SJohn Baldwin 		ofld_rxq->rx_iscsi_ddp_setup_error =
4174a9f0cf48SJohn Baldwin 		    counter_u64_alloc(M_WAITOK);
417543bbae19SNavdeep Parhar 		add_ofld_rxq_sysctls(&vi->ctx, oid, ofld_rxq);
417643bbae19SNavdeep Parhar 	}
4177fe496dc0SJohn Baldwin 
417843bbae19SNavdeep Parhar 	if (!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED)) {
417943bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
418043bbae19SNavdeep Parhar 		rc = alloc_iq_fl_hwq(vi, &ofld_rxq->iq, &ofld_rxq->fl);
418143bbae19SNavdeep Parhar 		if (rc != 0) {
418243bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw ofld_rxq%d: %d\n", idx,
418343bbae19SNavdeep Parhar 			    rc);
418443bbae19SNavdeep Parhar 			return (rc);
418543bbae19SNavdeep Parhar 		}
418643bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_HW_ALLOCATED);
418743bbae19SNavdeep Parhar 	}
4188733b9277SNavdeep Parhar 	return (rc);
4189733b9277SNavdeep Parhar }
4190733b9277SNavdeep Parhar 
419143bbae19SNavdeep Parhar /*
419243bbae19SNavdeep Parhar  * Idempotent.
419343bbae19SNavdeep Parhar  */
419443bbae19SNavdeep Parhar static void
4195fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
4196733b9277SNavdeep Parhar {
419743bbae19SNavdeep Parhar 	if (ofld_rxq->iq.flags & IQ_HW_ALLOCATED) {
419843bbae19SNavdeep Parhar 		MPASS(ofld_rxq->iq.flags & IQ_SW_ALLOCATED);
419943bbae19SNavdeep Parhar 		free_iq_fl_hwq(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl);
420043bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
420143bbae19SNavdeep Parhar 	}
4202733b9277SNavdeep Parhar 
420343bbae19SNavdeep Parhar 	if (ofld_rxq->iq.flags & IQ_SW_ALLOCATED) {
420443bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_HW_ALLOCATED));
420543bbae19SNavdeep Parhar 		free_iq_fl(vi->adapter, &ofld_rxq->iq, &ofld_rxq->fl);
420643bbae19SNavdeep Parhar 		MPASS(!(ofld_rxq->iq.flags & IQ_SW_ALLOCATED));
4207a9f0cf48SJohn Baldwin 		counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_ok);
4208a9f0cf48SJohn Baldwin 		counter_u64_free(ofld_rxq->rx_iscsi_ddp_setup_error);
4209733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
421043bbae19SNavdeep Parhar 	}
421143bbae19SNavdeep Parhar }
4212733b9277SNavdeep Parhar 
421343bbae19SNavdeep Parhar static void
421443bbae19SNavdeep Parhar add_ofld_rxq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
421543bbae19SNavdeep Parhar     struct sge_ofld_rxq *ofld_rxq)
421643bbae19SNavdeep Parhar {
421743bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
421843bbae19SNavdeep Parhar 
421943bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
422043bbae19SNavdeep Parhar 		return;
422143bbae19SNavdeep Parhar 
422243bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
42234b6ed075SJohn Baldwin 	SYSCTL_ADD_ULONG(ctx, children, OID_AUTO,
422443bbae19SNavdeep Parhar 	    "rx_toe_tls_records", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_records,
422543bbae19SNavdeep Parhar 	    "# of TOE TLS records received");
42264b6ed075SJohn Baldwin 	SYSCTL_ADD_ULONG(ctx, children, OID_AUTO,
422743bbae19SNavdeep Parhar 	    "rx_toe_tls_octets", CTLFLAG_RD, &ofld_rxq->rx_toe_tls_octets,
422843bbae19SNavdeep Parhar 	    "# of payload octets in received TOE TLS records");
42294b6ed075SJohn Baldwin 
42304b6ed075SJohn Baldwin 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "iscsi",
42314b6ed075SJohn Baldwin 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "TOE iSCSI statistics");
42324b6ed075SJohn Baldwin 	children = SYSCTL_CHILDREN(oid);
42334b6ed075SJohn Baldwin 
42344b6ed075SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_ok",
42354b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_ok,
42364b6ed075SJohn Baldwin 	    "# of times DDP buffer was setup successfully.");
42374b6ed075SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "ddp_setup_error",
42384b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_setup_error,
42394b6ed075SJohn Baldwin 	    "# of times DDP buffer setup failed.");
42404b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_octets",
42414b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_octets, 0,
42424b6ed075SJohn Baldwin 	    "# of octets placed directly");
42434b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "ddp_pdus",
42444b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_ddp_pdus, 0,
42454b6ed075SJohn Baldwin 	    "# of PDUs with data placed directly.");
42464b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_octets",
42474b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_octets, 0,
42484b6ed075SJohn Baldwin 	    "# of data octets delivered in freelist");
42494b6ed075SJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "fl_pdus",
42504b6ed075SJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_fl_pdus, 0,
42514b6ed075SJohn Baldwin 	    "# of PDUs with data delivered in freelist");
42524d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "padding_errors",
42534d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_padding_errors, 0,
42544d4cf62eSJohn Baldwin 	    "# of PDUs with invalid padding");
42554d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "header_digest_errors",
42564d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_header_digest_errors, 0,
42574d4cf62eSJohn Baldwin 	    "# of PDUs with invalid header digests");
42584d4cf62eSJohn Baldwin 	SYSCTL_ADD_U64(ctx, children, OID_AUTO, "data_digest_errors",
42594d4cf62eSJohn Baldwin 	    CTLFLAG_RD, &ofld_rxq->rx_iscsi_data_digest_errors, 0,
42604d4cf62eSJohn Baldwin 	    "# of PDUs with invalid data digests");
4261733b9277SNavdeep Parhar }
4262733b9277SNavdeep Parhar #endif
4263733b9277SNavdeep Parhar 
4264ddf09ad6SNavdeep Parhar /*
4265ddf09ad6SNavdeep Parhar  * Returns a reasonable automatic cidx flush threshold for a given queue size.
4266ddf09ad6SNavdeep Parhar  */
4267ddf09ad6SNavdeep Parhar static u_int
4268ddf09ad6SNavdeep Parhar qsize_to_fthresh(int qsize)
4269ddf09ad6SNavdeep Parhar {
4270ddf09ad6SNavdeep Parhar 	u_int fthresh;
4271ddf09ad6SNavdeep Parhar 
4272ddf09ad6SNavdeep Parhar 	while (!powerof2(qsize))
4273ddf09ad6SNavdeep Parhar 		qsize++;
4274ddf09ad6SNavdeep Parhar 	fthresh = ilog2(qsize);
4275ddf09ad6SNavdeep Parhar 	if (fthresh > X_CIDXFLUSHTHRESH_128)
4276ddf09ad6SNavdeep Parhar 		fthresh = X_CIDXFLUSHTHRESH_128;
4277ddf09ad6SNavdeep Parhar 
4278ddf09ad6SNavdeep Parhar 	return (fthresh);
4279ddf09ad6SNavdeep Parhar }
4280ddf09ad6SNavdeep Parhar 
4281733b9277SNavdeep Parhar static int
4282733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
4283733b9277SNavdeep Parhar {
4284733b9277SNavdeep Parhar 	int rc, cntxt_id;
4285733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
428690e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
4287f7dfe243SNavdeep Parhar 
4288f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
4289f7dfe243SNavdeep Parhar 
4290f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
4291f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
4292f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
4293f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
4294f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
42957951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
4296f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
4297f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
429887b027baSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
4299733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
430056599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
4301f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
4302adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4303adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
4304f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
4305ddf09ad6SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
43067951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
4307f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
4308f7dfe243SNavdeep Parhar 
4309f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
4310f7dfe243SNavdeep Parhar 	if (rc != 0) {
431143bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to create hw ctrlq for tx_chan %d: %d\n",
431243bbae19SNavdeep Parhar 		    eq->tx_chan, rc);
4313f7dfe243SNavdeep Parhar 		return (rc);
4314f7dfe243SNavdeep Parhar 	}
4315f7dfe243SNavdeep Parhar 
4316f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
431776c89022SNavdeep Parhar 	eq->abs_id = G_FW_EQ_CTRL_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
4318f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4319b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4320733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4321b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
4322f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
4323f7dfe243SNavdeep Parhar 
4324f7dfe243SNavdeep Parhar 	return (rc);
4325f7dfe243SNavdeep Parhar }
4326f7dfe243SNavdeep Parhar 
4327f7dfe243SNavdeep Parhar static int
4328fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
432954e4ee71SNavdeep Parhar {
433054e4ee71SNavdeep Parhar 	int rc, cntxt_id;
433154e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
433290e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
433354e4ee71SNavdeep Parhar 
433454e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
433554e4ee71SNavdeep Parhar 
433654e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
433754e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
433854e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
433954e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
434054e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
43417951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
4342fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
434354e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
43447951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
4345733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
4346aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
4347adb0cd84SNavdeep Parhar 	c.dcaen_to_eqsize =
4348adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4349adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
435054e4ee71SNavdeep Parhar 		V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
43517951040fSNavdeep Parhar 		V_FW_EQ_ETH_CMD_EQSIZE(qsize));
435254e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
435354e4ee71SNavdeep Parhar 
435454e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
435554e4ee71SNavdeep Parhar 	if (rc != 0) {
4356fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
4357733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
4358733b9277SNavdeep Parhar 		return (rc);
4359733b9277SNavdeep Parhar 	}
4360733b9277SNavdeep Parhar 
4361733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
4362ec55567cSJohn Baldwin 	eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
4363733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4364b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4365733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4366b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
4367733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
4368733b9277SNavdeep Parhar 
436954e4ee71SNavdeep Parhar 	return (rc);
437054e4ee71SNavdeep Parhar }
437154e4ee71SNavdeep Parhar 
4372eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4373733b9277SNavdeep Parhar static int
4374fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
4375733b9277SNavdeep Parhar {
4376733b9277SNavdeep Parhar 	int rc, cntxt_id;
4377733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
437890e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
437954e4ee71SNavdeep Parhar 
4380733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
4381733b9277SNavdeep Parhar 
4382733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
4383733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
4384733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
4385733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
4386733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
4387733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
4388ddf09ad6SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
4389733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
4390733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
4391733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
4392adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
4393adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
4394733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
4395ddf09ad6SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
43967951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
4397733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
4398733b9277SNavdeep Parhar 
4399733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
4400733b9277SNavdeep Parhar 	if (rc != 0) {
4401fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
4402733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
4403733b9277SNavdeep Parhar 		return (rc);
4404733b9277SNavdeep Parhar 	}
4405733b9277SNavdeep Parhar 
4406733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
440776c89022SNavdeep Parhar 	eq->abs_id = G_FW_EQ_OFLD_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
440854e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
4409b20b25e7SNavdeep Parhar 	if (cntxt_id >= sc->sge.eqmap_sz)
4410733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
4411b20b25e7SNavdeep Parhar 		cntxt_id, sc->sge.eqmap_sz - 1);
441254e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
441354e4ee71SNavdeep Parhar 
4414733b9277SNavdeep Parhar 	return (rc);
4415733b9277SNavdeep Parhar }
4416733b9277SNavdeep Parhar #endif
4417733b9277SNavdeep Parhar 
441843bbae19SNavdeep Parhar /* SW only */
4419733b9277SNavdeep Parhar static int
442043bbae19SNavdeep Parhar alloc_eq(struct adapter *sc, struct sge_eq *eq, struct sysctl_ctx_list *ctx,
442143bbae19SNavdeep Parhar     struct sysctl_oid *oid)
4422733b9277SNavdeep Parhar {
44237951040fSNavdeep Parhar 	int rc, qsize;
4424733b9277SNavdeep Parhar 	size_t len;
4425733b9277SNavdeep Parhar 
442643bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_SW_ALLOCATED));
4427733b9277SNavdeep Parhar 
442890e7434aSNavdeep Parhar 	qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
44297951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
443043bbae19SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, &eq->ba,
443143bbae19SNavdeep Parhar 	    (void **)&eq->desc);
4432733b9277SNavdeep Parhar 	if (rc)
4433733b9277SNavdeep Parhar 		return (rc);
443443bbae19SNavdeep Parhar 	if (ctx != NULL && oid != NULL)
443543bbae19SNavdeep Parhar 		add_eq_sysctls(sc, ctx, oid, eq);
443643bbae19SNavdeep Parhar 	eq->flags |= EQ_SW_ALLOCATED;
4437733b9277SNavdeep Parhar 
443843bbae19SNavdeep Parhar 	return (0);
443943bbae19SNavdeep Parhar }
444043bbae19SNavdeep Parhar 
444143bbae19SNavdeep Parhar /* SW only */
444243bbae19SNavdeep Parhar static void
444343bbae19SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
444443bbae19SNavdeep Parhar {
444543bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_SW_ALLOCATED);
44465ef87bf8SNavdeep Parhar 	if (eq->type == EQ_ETH)
444743bbae19SNavdeep Parhar 		MPASS(eq->pidx == eq->cidx);
444843bbae19SNavdeep Parhar 
444943bbae19SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
445043bbae19SNavdeep Parhar 	mtx_destroy(&eq->eq_lock);
445143bbae19SNavdeep Parhar 	bzero(eq, sizeof(*eq));
445243bbae19SNavdeep Parhar }
445343bbae19SNavdeep Parhar 
445443bbae19SNavdeep Parhar static void
445543bbae19SNavdeep Parhar add_eq_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
445643bbae19SNavdeep Parhar     struct sysctl_oid *oid, struct sge_eq *eq)
445743bbae19SNavdeep Parhar {
445843bbae19SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
445943bbae19SNavdeep Parhar 
446043bbae19SNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &eq->ba,
446143bbae19SNavdeep Parhar 	    "bus address of descriptor ring");
446243bbae19SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
446343bbae19SNavdeep Parhar 	    eq->sidx * EQ_ESIZE + sc->params.sge.spg_len,
446443bbae19SNavdeep Parhar 	    "desc ring size in bytes");
446543bbae19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
446643bbae19SNavdeep Parhar 	    &eq->abs_id, 0, "absolute id of the queue");
446743bbae19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
446843bbae19SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
446943bbae19SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &eq->cidx,
447043bbae19SNavdeep Parhar 	    0, "consumer index");
447143bbae19SNavdeep Parhar 	SYSCTL_ADD_U16(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &eq->pidx,
447243bbae19SNavdeep Parhar 	    0, "producer index");
447343bbae19SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
447443bbae19SNavdeep Parhar 	    eq->sidx, "status page index");
447543bbae19SNavdeep Parhar }
447643bbae19SNavdeep Parhar 
447743bbae19SNavdeep Parhar static int
447843bbae19SNavdeep Parhar alloc_eq_hwq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
447943bbae19SNavdeep Parhar {
448043bbae19SNavdeep Parhar 	int rc;
448143bbae19SNavdeep Parhar 
448243bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_HW_ALLOCATED));
448343bbae19SNavdeep Parhar 
448443bbae19SNavdeep Parhar 	eq->iqid = eq->iq->cntxt_id;
4485ddf09ad6SNavdeep Parhar 	eq->pidx = eq->cidx = eq->dbidx = 0;
4486ddf09ad6SNavdeep Parhar 	/* Note that equeqidx is not used with sge_wrq (OFLD/CTRL) queues. */
4487ddf09ad6SNavdeep Parhar 	eq->equeqidx = 0;
4488d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
448943bbae19SNavdeep Parhar 	bzero(eq->desc, eq->sidx * EQ_ESIZE + sc->params.sge.spg_len);
4490733b9277SNavdeep Parhar 
449143bbae19SNavdeep Parhar 	switch (eq->type) {
4492733b9277SNavdeep Parhar 	case EQ_CTRL:
4493733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
4494733b9277SNavdeep Parhar 		break;
4495733b9277SNavdeep Parhar 
4496733b9277SNavdeep Parhar 	case EQ_ETH:
4497fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
4498733b9277SNavdeep Parhar 		break;
4499733b9277SNavdeep Parhar 
4500eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4501733b9277SNavdeep Parhar 	case EQ_OFLD:
4502fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
4503733b9277SNavdeep Parhar 		break;
4504733b9277SNavdeep Parhar #endif
4505733b9277SNavdeep Parhar 
4506733b9277SNavdeep Parhar 	default:
450743bbae19SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__, eq->type);
4508733b9277SNavdeep Parhar 	}
4509733b9277SNavdeep Parhar 	if (rc != 0) {
451043bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to allocate egress queue(%d): %d\n",
451143bbae19SNavdeep Parhar 		    eq->type, rc);
451243bbae19SNavdeep Parhar 		return (rc);
4513733b9277SNavdeep Parhar 	}
4514733b9277SNavdeep Parhar 
4515d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
4516d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
451777ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
451890e7434aSNavdeep Parhar 		uint32_t s_qpp = sc->params.sge.eq_s_qpp;
4519d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
4520d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
4521d14b0ac1SNavdeep Parhar 
4522d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
4523d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
4524d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
4525f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
452677ad3c41SNavdeep Parhar 			clrbit(&eq->doorbells, DOORBELL_WCWR);
4527d14b0ac1SNavdeep Parhar 		else {
4528d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
4529d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
4530d14b0ac1SNavdeep Parhar 		}
4531d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
4532d14b0ac1SNavdeep Parhar 	}
4533d14b0ac1SNavdeep Parhar 
453443bbae19SNavdeep Parhar 	eq->flags |= EQ_HW_ALLOCATED;
453543bbae19SNavdeep Parhar 	return (0);
4536733b9277SNavdeep Parhar }
4537733b9277SNavdeep Parhar 
4538733b9277SNavdeep Parhar static int
453943bbae19SNavdeep Parhar free_eq_hwq(struct adapter *sc, struct vi_info *vi __unused, struct sge_eq *eq)
4540733b9277SNavdeep Parhar {
4541733b9277SNavdeep Parhar 	int rc;
4542733b9277SNavdeep Parhar 
454343bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_HW_ALLOCATED);
454443bbae19SNavdeep Parhar 
454543bbae19SNavdeep Parhar 	switch (eq->type) {
4546733b9277SNavdeep Parhar 	case EQ_CTRL:
454743bbae19SNavdeep Parhar 		rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4548733b9277SNavdeep Parhar 		break;
4549733b9277SNavdeep Parhar 	case EQ_ETH:
455043bbae19SNavdeep Parhar 		rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4551733b9277SNavdeep Parhar 		break;
4552eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
4553733b9277SNavdeep Parhar 	case EQ_OFLD:
455443bbae19SNavdeep Parhar 		rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, eq->cntxt_id);
4555733b9277SNavdeep Parhar 		break;
4556733b9277SNavdeep Parhar #endif
4557733b9277SNavdeep Parhar 	default:
455843bbae19SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__, eq->type);
4559733b9277SNavdeep Parhar 	}
4560733b9277SNavdeep Parhar 	if (rc != 0) {
456143bbae19SNavdeep Parhar 		CH_ERR(sc, "failed to free eq (type %d): %d\n", eq->type, rc);
4562733b9277SNavdeep Parhar 		return (rc);
4563733b9277SNavdeep Parhar 	}
456443bbae19SNavdeep Parhar 	eq->flags &= ~EQ_HW_ALLOCATED;
4565733b9277SNavdeep Parhar 
4566733b9277SNavdeep Parhar 	return (0);
4567733b9277SNavdeep Parhar }
4568733b9277SNavdeep Parhar 
4569733b9277SNavdeep Parhar static int
4570fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
457143bbae19SNavdeep Parhar     struct sysctl_ctx_list *ctx, struct sysctl_oid *oid)
4572733b9277SNavdeep Parhar {
457343bbae19SNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
4574733b9277SNavdeep Parhar 	int rc;
4575733b9277SNavdeep Parhar 
457643bbae19SNavdeep Parhar 	MPASS(!(eq->flags & EQ_SW_ALLOCATED));
457743bbae19SNavdeep Parhar 
457843bbae19SNavdeep Parhar 	rc = alloc_eq(sc, eq, ctx, oid);
4579733b9277SNavdeep Parhar 	if (rc)
4580733b9277SNavdeep Parhar 		return (rc);
458143bbae19SNavdeep Parhar 	MPASS(eq->flags & EQ_SW_ALLOCATED);
458243bbae19SNavdeep Parhar 	/* Can't fail after this. */
4583733b9277SNavdeep Parhar 
4584733b9277SNavdeep Parhar 	wrq->adapter = sc;
45857951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
45867951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
458709fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
45887951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
45897951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
459043bbae19SNavdeep Parhar 	add_wrq_sysctls(ctx, oid, wrq);
4591733b9277SNavdeep Parhar 
459243bbae19SNavdeep Parhar 	return (0);
459343bbae19SNavdeep Parhar }
459443bbae19SNavdeep Parhar 
459543bbae19SNavdeep Parhar static void
459643bbae19SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
459743bbae19SNavdeep Parhar {
459843bbae19SNavdeep Parhar 	free_eq(sc, &wrq->eq);
459943bbae19SNavdeep Parhar 	MPASS(wrq->nwr_pending == 0);
46005ef87bf8SNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
46015ef87bf8SNavdeep Parhar 	MPASS(STAILQ_EMPTY(&wrq->wr_list));
460243bbae19SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
460343bbae19SNavdeep Parhar }
460443bbae19SNavdeep Parhar 
460543bbae19SNavdeep Parhar static void
460643bbae19SNavdeep Parhar add_wrq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
460743bbae19SNavdeep Parhar     struct sge_wrq *wrq)
460843bbae19SNavdeep Parhar {
460943bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
461043bbae19SNavdeep Parhar 
461143bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
461243bbae19SNavdeep Parhar 		return;
461343bbae19SNavdeep Parhar 
461443bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
46157951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
46167951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
46177951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
46187951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
46190459a175SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD,
46200459a175SNavdeep Parhar 	    &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)");
4621733b9277SNavdeep Parhar }
4622733b9277SNavdeep Parhar 
462343bbae19SNavdeep Parhar /*
462443bbae19SNavdeep Parhar  * Idempotent.
462543bbae19SNavdeep Parhar  */
4626733b9277SNavdeep Parhar static int
462743bbae19SNavdeep Parhar alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx)
4628733b9277SNavdeep Parhar {
462943bbae19SNavdeep Parhar 	int rc, iqidx;
4630fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
463143bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
4632733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
4633d735920dSNavdeep Parhar 	struct txpkts *txp;
4634733b9277SNavdeep Parhar 	char name[16];
463543bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
4636733b9277SNavdeep Parhar 
463743bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_SW_ALLOCATED)) {
463843bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
463943bbae19SNavdeep Parhar 
464043bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", idx);
464143bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(vi->txq_oid),
464243bbae19SNavdeep Parhar 		    OID_AUTO, name, CTLFLAG_RD | CTLFLAG_MPSAFE, NULL,
464343bbae19SNavdeep Parhar 		    "tx queue");
464443bbae19SNavdeep Parhar 
464543bbae19SNavdeep Parhar 		iqidx = vi->first_rxq + (idx % vi->nrxq);
464643bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
464743bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
464843bbae19SNavdeep Parhar 		init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan,
464943bbae19SNavdeep Parhar 		    &sc->sge.rxq[iqidx].iq, name);
465043bbae19SNavdeep Parhar 
465143bbae19SNavdeep Parhar 		rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx,
465243bbae19SNavdeep Parhar 		    can_resume_eth_tx, M_CXGBE, &eq->eq_lock, M_WAITOK);
46537951040fSNavdeep Parhar 		if (rc != 0) {
465443bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate mp_ring for txq%d: %d\n",
465543bbae19SNavdeep Parhar 			    idx, rc);
465643bbae19SNavdeep Parhar failed:
465743bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
46587951040fSNavdeep Parhar 			return (rc);
46597951040fSNavdeep Parhar 		}
46607951040fSNavdeep Parhar 
466143bbae19SNavdeep Parhar 		rc = alloc_eq(sc, eq, &vi->ctx, oid);
466243bbae19SNavdeep Parhar 		if (rc) {
466343bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate txq%d: %d\n", idx, rc);
46647951040fSNavdeep Parhar 			mp_ring_free(txq->r);
466543bbae19SNavdeep Parhar 			goto failed;
466643bbae19SNavdeep Parhar 		}
466743bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
466843bbae19SNavdeep Parhar 		/* Can't fail after this point. */
466943bbae19SNavdeep Parhar 
467043bbae19SNavdeep Parhar 		TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
467143bbae19SNavdeep Parhar 		txq->ifp = vi->ifp;
467243bbae19SNavdeep Parhar 		txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
467343bbae19SNavdeep Parhar 		txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
467443bbae19SNavdeep Parhar 		    M_ZERO | M_WAITOK);
467543bbae19SNavdeep Parhar 
467643bbae19SNavdeep Parhar 		add_txq_sysctls(vi, &vi->ctx, oid, txq);
46777951040fSNavdeep Parhar 	}
4678733b9277SNavdeep Parhar 
467943bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_HW_ALLOCATED)) {
468043bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
468143bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, vi, eq);
468243bbae19SNavdeep Parhar 		if (rc != 0) {
468343bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw txq%d: %d\n", idx, rc);
468443bbae19SNavdeep Parhar 			return (rc);
468543bbae19SNavdeep Parhar 		}
468643bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_HW_ALLOCATED);
46877951040fSNavdeep Parhar 		/* Can't fail after this point. */
46887951040fSNavdeep Parhar 
4689ec55567cSJohn Baldwin 		if (idx == 0)
4690ec55567cSJohn Baldwin 			sc->sge.eq_base = eq->abs_id - eq->cntxt_id;
4691ec55567cSJohn Baldwin 		else
4692ec55567cSJohn Baldwin 			KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id,
4693ec55567cSJohn Baldwin 			    ("eq_base mismatch"));
4694ec55567cSJohn Baldwin 		KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF,
4695ec55567cSJohn Baldwin 		    ("PF with non-zero eq_base"));
4696ec55567cSJohn Baldwin 
4697d735920dSNavdeep Parhar 		txp = &txq->txp;
4698d735920dSNavdeep Parhar 		MPASS(nitems(txp->mb) >= sc->params.max_pkts_per_eth_tx_pkts_wr);
4699d735920dSNavdeep Parhar 		txq->txp.max_npkt = min(nitems(txp->mb),
4700d735920dSNavdeep Parhar 		    sc->params.max_pkts_per_eth_tx_pkts_wr);
470130e3f2b4SNavdeep Parhar 		if (vi->flags & TX_USES_VM_WR && !(sc->flags & IS_VF))
470230e3f2b4SNavdeep Parhar 			txq->txp.max_npkt--;
4703d735920dSNavdeep Parhar 
470443bbae19SNavdeep Parhar 		if (vi->flags & TX_USES_VM_WR)
470543bbae19SNavdeep Parhar 			txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
470643bbae19SNavdeep Parhar 			    V_TXPKT_INTF(pi->tx_chan));
470743bbae19SNavdeep Parhar 		else
470843bbae19SNavdeep Parhar 			txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
470943bbae19SNavdeep Parhar 			    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) |
471043bbae19SNavdeep Parhar 			    V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld));
471143bbae19SNavdeep Parhar 
471243bbae19SNavdeep Parhar 		txq->tc_idx = -1;
471343bbae19SNavdeep Parhar 	}
471443bbae19SNavdeep Parhar 
471543bbae19SNavdeep Parhar 	return (0);
471643bbae19SNavdeep Parhar }
471743bbae19SNavdeep Parhar 
471843bbae19SNavdeep Parhar /*
471943bbae19SNavdeep Parhar  * Idempotent.
472043bbae19SNavdeep Parhar  */
472143bbae19SNavdeep Parhar static void
472243bbae19SNavdeep Parhar free_txq(struct vi_info *vi, struct sge_txq *txq)
472343bbae19SNavdeep Parhar {
472443bbae19SNavdeep Parhar 	struct adapter *sc = vi->adapter;
472543bbae19SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
472643bbae19SNavdeep Parhar 
472743bbae19SNavdeep Parhar 	if (eq->flags & EQ_HW_ALLOCATED) {
472843bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
472943bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, eq);
473043bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
473143bbae19SNavdeep Parhar 	}
473243bbae19SNavdeep Parhar 
473343bbae19SNavdeep Parhar 	if (eq->flags & EQ_SW_ALLOCATED) {
473443bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
473543bbae19SNavdeep Parhar 		sglist_free(txq->gl);
473643bbae19SNavdeep Parhar 		free(txq->sdesc, M_CXGBE);
473743bbae19SNavdeep Parhar 		mp_ring_free(txq->r);
473843bbae19SNavdeep Parhar 		free_eq(sc, eq);
473943bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_SW_ALLOCATED));
474043bbae19SNavdeep Parhar 		bzero(txq, sizeof(*txq));
474143bbae19SNavdeep Parhar 	}
474243bbae19SNavdeep Parhar }
474343bbae19SNavdeep Parhar 
474443bbae19SNavdeep Parhar static void
474543bbae19SNavdeep Parhar add_txq_sysctls(struct vi_info *vi, struct sysctl_ctx_list *ctx,
474643bbae19SNavdeep Parhar     struct sysctl_oid *oid, struct sge_txq *txq)
474743bbae19SNavdeep Parhar {
474843bbae19SNavdeep Parhar 	struct adapter *sc;
474943bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
475043bbae19SNavdeep Parhar 
475143bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
475243bbae19SNavdeep Parhar 		return;
475343bbae19SNavdeep Parhar 
475443bbae19SNavdeep Parhar 	sc = vi->adapter;
475554e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
475654e4ee71SNavdeep Parhar 
475743bbae19SNavdeep Parhar 	mp_ring_sysctls(txq->r, ctx, children);
475859bc8ce0SNavdeep Parhar 
475943bbae19SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "tc",
476043bbae19SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_MPSAFE, vi, txq - sc->sge.txq,
476143bbae19SNavdeep Parhar 	    sysctl_tc, "I", "traffic class (-1 means none)");
476202f972e8SNavdeep Parhar 
476343bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
476454e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
476543bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vlan_insertion", CTLFLAG_RD,
476643bbae19SNavdeep Parhar 	    &txq->vlan_insertion, "# of times hardware inserted 802.1Q tag");
476743bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
4768a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
476943bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
477054e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
477143bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
477254e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
477343bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
477454e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
477543bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_wrs", CTLFLAG_RD,
477643bbae19SNavdeep Parhar 	    &txq->txpkts0_wrs, "# of txpkts (type 0) work requests");
477743bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_wrs", CTLFLAG_RD,
477843bbae19SNavdeep Parhar 	    &txq->txpkts1_wrs, "# of txpkts (type 1) work requests");
477943bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts0_pkts", CTLFLAG_RD,
478043bbae19SNavdeep Parhar 	    &txq->txpkts0_pkts,
47817951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
478243bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts1_pkts", CTLFLAG_RD,
478343bbae19SNavdeep Parhar 	    &txq->txpkts1_pkts,
47847951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
478543bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "txpkts_flush", CTLFLAG_RD,
478643bbae19SNavdeep Parhar 	    &txq->txpkts_flush,
47873447df8bSNavdeep Parhar 	    "# of times txpkts had to be flushed out by an egress-update");
478843bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "raw_wrs", CTLFLAG_RD,
47895cdaef71SJohn Baldwin 	    &txq->raw_wrs, "# of raw work requests (non-packets)");
479043bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_tso_wrs", CTLFLAG_RD,
479143bbae19SNavdeep Parhar 	    &txq->vxlan_tso_wrs, "# of VXLAN TSO work requests");
479243bbae19SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "vxlan_txcsum", CTLFLAG_RD,
479343bbae19SNavdeep Parhar 	    &txq->vxlan_txcsum,
4794a4a4ad2dSNavdeep Parhar 	    "# of times hardware assisted with inner checksums (VXLAN)");
4795bddf7343SJohn Baldwin 
4796bddf7343SJohn Baldwin #ifdef KERN_TLS
479715f33555SNavdeep Parhar 	if (is_ktls(sc)) {
479843bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_records",
479943bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_records,
4800bddf7343SJohn Baldwin 		    "# of NIC TLS records transmitted");
480143bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_short",
480243bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_short,
4803bddf7343SJohn Baldwin 		    "# of short NIC TLS records transmitted");
480443bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_partial",
480543bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_partial,
4806bddf7343SJohn Baldwin 		    "# of partial NIC TLS records transmitted");
480743bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_full",
480843bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_full,
4809bddf7343SJohn Baldwin 		    "# of full NIC TLS records transmitted");
481043bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_octets",
481143bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_octets,
4812bddf7343SJohn Baldwin 		    "# of payload octets in transmitted NIC TLS records");
481343bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_waste",
481443bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_waste,
4815bddf7343SJohn Baldwin 		    "# of octets DMAd but not transmitted in NIC TLS records");
481643bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_options",
481743bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_options,
4818bddf7343SJohn Baldwin 		    "# of NIC TLS options-only packets transmitted");
481943bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_header",
482043bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_header,
4821bddf7343SJohn Baldwin 		    "# of NIC TLS header-only packets transmitted");
482243bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin",
482343bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_fin,
4824bddf7343SJohn Baldwin 		    "# of NIC TLS FIN-only packets transmitted");
482543bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_fin_short",
482643bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_fin_short,
4827bddf7343SJohn Baldwin 		    "# of NIC TLS padded FIN packets on short TLS records");
482843bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_cbc",
482943bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_cbc,
4830bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-CBC");
483143bbae19SNavdeep Parhar 		SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "kern_tls_gcm",
483243bbae19SNavdeep Parhar 		    CTLFLAG_RD, &txq->kern_tls_gcm,
4833bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-GCM");
4834bddf7343SJohn Baldwin 	}
4835bddf7343SJohn Baldwin #endif
483654e4ee71SNavdeep Parhar }
483754e4ee71SNavdeep Parhar 
4838077ba6a8SJohn Baldwin #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
483943bbae19SNavdeep Parhar /*
484043bbae19SNavdeep Parhar  * Idempotent.
484143bbae19SNavdeep Parhar  */
4842077ba6a8SJohn Baldwin static int
484343bbae19SNavdeep Parhar alloc_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq, int idx)
4844077ba6a8SJohn Baldwin {
484543bbae19SNavdeep Parhar 	struct sysctl_oid *oid;
484643bbae19SNavdeep Parhar 	struct port_info *pi = vi->pi;
4847077ba6a8SJohn Baldwin 	struct adapter *sc = vi->adapter;
484843bbae19SNavdeep Parhar 	struct sge_eq *eq = &ofld_txq->wrq.eq;
484943bbae19SNavdeep Parhar 	int rc, iqidx;
4850077ba6a8SJohn Baldwin 	char name[16];
4851077ba6a8SJohn Baldwin 
485243bbae19SNavdeep Parhar 	MPASS(idx >= 0);
485343bbae19SNavdeep Parhar 	MPASS(idx < vi->nofldtxq);
4854077ba6a8SJohn Baldwin 
485543bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_SW_ALLOCATED)) {
4856077ba6a8SJohn Baldwin 		snprintf(name, sizeof(name), "%d", idx);
485743bbae19SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx,
485843bbae19SNavdeep Parhar 		    SYSCTL_CHILDREN(vi->ofld_txq_oid), OID_AUTO, name,
4859077ba6a8SJohn Baldwin 		    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "offload tx queue");
4860077ba6a8SJohn Baldwin 
486143bbae19SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
486243bbae19SNavdeep Parhar 		    device_get_nameunit(vi->dev), idx);
486343bbae19SNavdeep Parhar 		if (vi->nofldrxq > 0) {
486443bbae19SNavdeep Parhar 			iqidx = vi->first_ofld_rxq + (idx % vi->nofldrxq);
486543bbae19SNavdeep Parhar 			init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
486643bbae19SNavdeep Parhar 			    &sc->sge.ofld_rxq[iqidx].iq, name);
486743bbae19SNavdeep Parhar 		} else {
486843bbae19SNavdeep Parhar 			iqidx = vi->first_rxq + (idx % vi->nrxq);
486943bbae19SNavdeep Parhar 			init_eq(sc, eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
487043bbae19SNavdeep Parhar 			    &sc->sge.rxq[iqidx].iq, name);
487143bbae19SNavdeep Parhar 		}
487243bbae19SNavdeep Parhar 
487343bbae19SNavdeep Parhar 		rc = alloc_wrq(sc, vi, &ofld_txq->wrq, &vi->ctx, oid);
487443bbae19SNavdeep Parhar 		if (rc != 0) {
487543bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to allocate ofld_txq%d: %d\n", idx,
487643bbae19SNavdeep Parhar 			    rc);
487743bbae19SNavdeep Parhar 			sysctl_remove_oid(oid, 1, 1);
4878077ba6a8SJohn Baldwin 			return (rc);
487943bbae19SNavdeep Parhar 		}
488043bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
488143bbae19SNavdeep Parhar 		/* Can't fail after this point. */
4882077ba6a8SJohn Baldwin 
4883568e69e4SJohn Baldwin 		ofld_txq->tx_iscsi_pdus = counter_u64_alloc(M_WAITOK);
4884568e69e4SJohn Baldwin 		ofld_txq->tx_iscsi_octets = counter_u64_alloc(M_WAITOK);
48855b27e4b2SJohn Baldwin 		ofld_txq->tx_iscsi_iso_wrs = counter_u64_alloc(M_WAITOK);
4886fe496dc0SJohn Baldwin 		ofld_txq->tx_toe_tls_records = counter_u64_alloc(M_WAITOK);
4887fe496dc0SJohn Baldwin 		ofld_txq->tx_toe_tls_octets = counter_u64_alloc(M_WAITOK);
488843bbae19SNavdeep Parhar 		add_ofld_txq_sysctls(&vi->ctx, oid, ofld_txq);
4889077ba6a8SJohn Baldwin 	}
4890077ba6a8SJohn Baldwin 
489143bbae19SNavdeep Parhar 	if (!(eq->flags & EQ_HW_ALLOCATED)) {
489243bbae19SNavdeep Parhar 		rc = alloc_eq_hwq(sc, vi, eq);
489343bbae19SNavdeep Parhar 		if (rc != 0) {
489443bbae19SNavdeep Parhar 			CH_ERR(vi, "failed to create hw ofld_txq%d: %d\n", idx,
489543bbae19SNavdeep Parhar 			    rc);
489643bbae19SNavdeep Parhar 			return (rc);
489743bbae19SNavdeep Parhar 		}
489843bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_HW_ALLOCATED);
489943bbae19SNavdeep Parhar 	}
490043bbae19SNavdeep Parhar 
490143bbae19SNavdeep Parhar 	return (0);
490243bbae19SNavdeep Parhar }
490343bbae19SNavdeep Parhar 
490443bbae19SNavdeep Parhar /*
490543bbae19SNavdeep Parhar  * Idempotent.
490643bbae19SNavdeep Parhar  */
490743bbae19SNavdeep Parhar static void
4908077ba6a8SJohn Baldwin free_ofld_txq(struct vi_info *vi, struct sge_ofld_txq *ofld_txq)
4909077ba6a8SJohn Baldwin {
4910077ba6a8SJohn Baldwin 	struct adapter *sc = vi->adapter;
491143bbae19SNavdeep Parhar 	struct sge_eq *eq = &ofld_txq->wrq.eq;
4912077ba6a8SJohn Baldwin 
491343bbae19SNavdeep Parhar 	if (eq->flags & EQ_HW_ALLOCATED) {
491443bbae19SNavdeep Parhar 		MPASS(eq->flags & EQ_SW_ALLOCATED);
491543bbae19SNavdeep Parhar 		free_eq_hwq(sc, NULL, eq);
491643bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
491743bbae19SNavdeep Parhar 	}
4918077ba6a8SJohn Baldwin 
491943bbae19SNavdeep Parhar 	if (eq->flags & EQ_SW_ALLOCATED) {
492043bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_HW_ALLOCATED));
4921568e69e4SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_pdus);
4922568e69e4SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_octets);
49235b27e4b2SJohn Baldwin 		counter_u64_free(ofld_txq->tx_iscsi_iso_wrs);
4924fe496dc0SJohn Baldwin 		counter_u64_free(ofld_txq->tx_toe_tls_records);
4925fe496dc0SJohn Baldwin 		counter_u64_free(ofld_txq->tx_toe_tls_octets);
492643bbae19SNavdeep Parhar 		free_wrq(sc, &ofld_txq->wrq);
492743bbae19SNavdeep Parhar 		MPASS(!(eq->flags & EQ_SW_ALLOCATED));
4928077ba6a8SJohn Baldwin 		bzero(ofld_txq, sizeof(*ofld_txq));
492943bbae19SNavdeep Parhar 	}
493043bbae19SNavdeep Parhar }
493143bbae19SNavdeep Parhar 
493243bbae19SNavdeep Parhar static void
493343bbae19SNavdeep Parhar add_ofld_txq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
493443bbae19SNavdeep Parhar     struct sge_ofld_txq *ofld_txq)
493543bbae19SNavdeep Parhar {
493643bbae19SNavdeep Parhar 	struct sysctl_oid_list *children;
493743bbae19SNavdeep Parhar 
493843bbae19SNavdeep Parhar 	if (ctx == NULL || oid == NULL)
493943bbae19SNavdeep Parhar 		return;
494043bbae19SNavdeep Parhar 
494143bbae19SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
494243bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_pdus",
494343bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_pdus,
494443bbae19SNavdeep Parhar 	    "# of iSCSI PDUs transmitted");
494543bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_octets",
494643bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_octets,
494743bbae19SNavdeep Parhar 	    "# of payload octets in transmitted iSCSI PDUs");
49485b27e4b2SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_iscsi_iso_wrs",
49495b27e4b2SJohn Baldwin 	    CTLFLAG_RD, &ofld_txq->tx_iscsi_iso_wrs,
49505b27e4b2SJohn Baldwin 	    "# of iSCSI segmentation offload work requests");
495143bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_records",
495243bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_toe_tls_records,
495343bbae19SNavdeep Parhar 	    "# of TOE TLS records transmitted");
495443bbae19SNavdeep Parhar 	SYSCTL_ADD_COUNTER_U64(ctx, children, OID_AUTO, "tx_toe_tls_octets",
495543bbae19SNavdeep Parhar 	    CTLFLAG_RD, &ofld_txq->tx_toe_tls_octets,
495643bbae19SNavdeep Parhar 	    "# of payload octets in transmitted TOE TLS records");
4957077ba6a8SJohn Baldwin }
4958077ba6a8SJohn Baldwin #endif
4959077ba6a8SJohn Baldwin 
496054e4ee71SNavdeep Parhar static void
496154e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
496254e4ee71SNavdeep Parhar {
496354e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
496454e4ee71SNavdeep Parhar 
496554e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
496654e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
496754e4ee71SNavdeep Parhar 
496854e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
496954e4ee71SNavdeep Parhar }
497054e4ee71SNavdeep Parhar 
497154e4ee71SNavdeep Parhar static inline void
497254e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
497354e4ee71SNavdeep Parhar {
49744d6db4e0SNavdeep Parhar 	uint32_t n, v;
497554e4ee71SNavdeep Parhar 
497646e1e307SNavdeep Parhar 	n = IDXDIFF(fl->pidx >> 3, fl->dbidx, fl->sidx);
49774d6db4e0SNavdeep Parhar 	MPASS(n > 0);
4978d14b0ac1SNavdeep Parhar 
497954e4ee71SNavdeep Parhar 	wmb();
49804d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
49814d6db4e0SNavdeep Parhar 	if (fl->udb)
49824d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
49834d6db4e0SNavdeep Parhar 	else
4984315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg, v);
49854d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
498654e4ee71SNavdeep Parhar }
498754e4ee71SNavdeep Parhar 
4988fb12416cSNavdeep Parhar /*
49894d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating up to 'n' buffers.  Buffers that are
49904d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
4991733b9277SNavdeep Parhar  *
49924d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
49934d6db4e0SNavdeep Parhar  * of starving freelists.
4994fb12416cSNavdeep Parhar  */
4995733b9277SNavdeep Parhar static int
49964d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
499754e4ee71SNavdeep Parhar {
49984d6db4e0SNavdeep Parhar 	__be64 *d;
49994d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
500038035ed6SNavdeep Parhar 	uintptr_t pa;
500154e4ee71SNavdeep Parhar 	caddr_t cl;
500246e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
500338035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
5004294e62beSAlexander Motin 	uint16_t max_pidx, zidx = fl->zidx;
50054d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
500654e4ee71SNavdeep Parhar 
500754e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
500854e4ee71SNavdeep Parhar 
50094d6db4e0SNavdeep Parhar 	/*
5010453130d9SPedro F. Giffuni 	 * We always stop at the beginning of the hardware descriptor that's just
50114d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
50124d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
50134d6db4e0SNavdeep Parhar 	 */
50144d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
50154d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
50164d6db4e0SNavdeep Parhar 		return (0);
501754e4ee71SNavdeep Parhar 
50184d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
50194d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
5020294e62beSAlexander Motin 	rxb = &sc->sge.rx_buf_info[zidx];
50214d6db4e0SNavdeep Parhar 
50224d6db4e0SNavdeep Parhar 	while (n > 0) {
502354e4ee71SNavdeep Parhar 
502454e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
502554e4ee71SNavdeep Parhar 
5026c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
502738035ed6SNavdeep Parhar 				/*
502838035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
502938035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
503038035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
503138035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
503238035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
503338035ed6SNavdeep Parhar 				 */
503438035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
5035a9c4062aSNavdeep Parhar 				goto recycled;
503638035ed6SNavdeep Parhar 			}
503754e4ee71SNavdeep Parhar 
503838035ed6SNavdeep Parhar 			/*
503938035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
504038035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
504138035ed6SNavdeep Parhar 			 * when they're recycled.
504238035ed6SNavdeep Parhar 			 */
504346e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
504438035ed6SNavdeep Parhar 			MPASS(clm != NULL);
50451458bff9SNavdeep Parhar 
504638035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
504738035ed6SNavdeep Parhar 				fl->cl_recycled++;
504882eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
504954e4ee71SNavdeep Parhar 				goto recycled;
505054e4ee71SNavdeep Parhar 			}
50511458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
50521458bff9SNavdeep Parhar 		}
505338035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
505446e1e307SNavdeep Parhar 		cl = uma_zalloc(rxb->zone, M_NOWAIT);
50552b9010f0SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
5056294e62beSAlexander Motin 			if (zidx != fl->safe_zidx) {
5057294e62beSAlexander Motin 				zidx = fl->safe_zidx;
5058294e62beSAlexander Motin 				rxb = &sc->sge.rx_buf_info[zidx];
505946e1e307SNavdeep Parhar 				cl = uma_zalloc(rxb->zone, M_NOWAIT);
50602b9010f0SNavdeep Parhar 			}
50612b9010f0SNavdeep Parhar 			if (cl == NULL)
506254e4ee71SNavdeep Parhar 				break;
506354e4ee71SNavdeep Parhar 		}
506438035ed6SNavdeep Parhar 		fl->cl_allocated++;
50654d6db4e0SNavdeep Parhar 		n--;
506654e4ee71SNavdeep Parhar 
506738035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
506854e4ee71SNavdeep Parhar 		sd->cl = cl;
5069294e62beSAlexander Motin 		sd->zidx = zidx;
507046e1e307SNavdeep Parhar 
507146e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
507246e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx2);
507346e1e307SNavdeep Parhar 			sd->moff = rxb->size2;
507446e1e307SNavdeep Parhar 		} else {
507546e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx1);
507646e1e307SNavdeep Parhar 			sd->moff = 0;
507746e1e307SNavdeep Parhar 		}
50787d29df59SNavdeep Parhar recycled:
5079c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
508038035ed6SNavdeep Parhar 		d++;
508154e4ee71SNavdeep Parhar 		sd++;
508246e1e307SNavdeep Parhar 		if (__predict_false((++fl->pidx & 7) == 0)) {
508346e1e307SNavdeep Parhar 			uint16_t pidx = fl->pidx >> 3;
50844d6db4e0SNavdeep Parhar 
50854d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
508654e4ee71SNavdeep Parhar 				fl->pidx = 0;
50874d6db4e0SNavdeep Parhar 				pidx = 0;
508854e4ee71SNavdeep Parhar 				sd = fl->sdesc;
508954e4ee71SNavdeep Parhar 				d = fl->desc;
509054e4ee71SNavdeep Parhar 			}
509146e1e307SNavdeep Parhar 			if (n < 8 || pidx == max_pidx)
50924d6db4e0SNavdeep Parhar 				break;
50934d6db4e0SNavdeep Parhar 
50944d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
50954d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
50964d6db4e0SNavdeep Parhar 		}
509754e4ee71SNavdeep Parhar 	}
5098fb12416cSNavdeep Parhar 
509946e1e307SNavdeep Parhar 	if ((fl->pidx >> 3) != fl->dbidx)
5100fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
5101733b9277SNavdeep Parhar 
5102733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
5103733b9277SNavdeep Parhar }
5104733b9277SNavdeep Parhar 
5105733b9277SNavdeep Parhar /*
5106733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
5107733b9277SNavdeep Parhar  */
5108733b9277SNavdeep Parhar static void
5109733b9277SNavdeep Parhar refill_sfl(void *arg)
5110733b9277SNavdeep Parhar {
5111733b9277SNavdeep Parhar 	struct adapter *sc = arg;
5112733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
5113733b9277SNavdeep Parhar 
5114fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
5115733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
5116733b9277SNavdeep Parhar 		FL_LOCK(fl);
5117733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
5118733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
5119733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
5120733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
5121733b9277SNavdeep Parhar 		}
5122733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
5123733b9277SNavdeep Parhar 	}
5124733b9277SNavdeep Parhar 
5125733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
5126733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
512754e4ee71SNavdeep Parhar }
512854e4ee71SNavdeep Parhar 
512943bbae19SNavdeep Parhar /*
513043bbae19SNavdeep Parhar  * Release the driver's reference on all buffers in the given freelist.  Buffers
513143bbae19SNavdeep Parhar  * with kernel references cannot be freed and will prevent the driver from being
513243bbae19SNavdeep Parhar  * unloaded safely.
513343bbae19SNavdeep Parhar  */
513443bbae19SNavdeep Parhar void
513543bbae19SNavdeep Parhar free_fl_buffers(struct adapter *sc, struct sge_fl *fl)
513654e4ee71SNavdeep Parhar {
513754e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
513838035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
513954e4ee71SNavdeep Parhar 	int i;
514054e4ee71SNavdeep Parhar 
514154e4ee71SNavdeep Parhar 	sd = fl->sdesc;
51424d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
514338035ed6SNavdeep Parhar 		if (sd->cl == NULL)
514438035ed6SNavdeep Parhar 			continue;
514554e4ee71SNavdeep Parhar 
514682eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
514746e1e307SNavdeep Parhar 			uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, sd->cl);
514846e1e307SNavdeep Parhar 		else if (fl->flags & FL_BUF_PACKING) {
514946e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
515046e1e307SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
515146e1e307SNavdeep Parhar 				uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone,
515246e1e307SNavdeep Parhar 				    sd->cl);
515382eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
515454e4ee71SNavdeep Parhar 			}
515546e1e307SNavdeep Parhar 		}
515638035ed6SNavdeep Parhar 		sd->cl = NULL;
515754e4ee71SNavdeep Parhar 	}
515854e4ee71SNavdeep Parhar 
515943bbae19SNavdeep Parhar 	if (fl->flags & FL_BUF_RESUME) {
516043bbae19SNavdeep Parhar 		m_freem(fl->m0);
516143bbae19SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
516243bbae19SNavdeep Parhar 	}
516354e4ee71SNavdeep Parhar }
516454e4ee71SNavdeep Parhar 
51657951040fSNavdeep Parhar static inline void
51667951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
516754e4ee71SNavdeep Parhar {
51687951040fSNavdeep Parhar 	int rc;
516954e4ee71SNavdeep Parhar 
51707951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
517154e4ee71SNavdeep Parhar 
51727951040fSNavdeep Parhar 	sglist_reset(gl);
51737951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
51747951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
51757951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
51767951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
517754e4ee71SNavdeep Parhar 	}
517854e4ee71SNavdeep Parhar 
51797951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
51807951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
51817951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
518230e3f2b4SNavdeep Parhar #if 0	/* vm_wr not readily available here. */
518330e3f2b4SNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 && gl->sg_nseg <= max_nsegs_allowed(m, vm_wr),
51847951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
518530e3f2b4SNavdeep Parhar 		gl->sg_nseg, max_nsegs_allowed(m, vm_wr)));
518630e3f2b4SNavdeep Parhar #endif
518754e4ee71SNavdeep Parhar }
518854e4ee71SNavdeep Parhar 
518954e4ee71SNavdeep Parhar /*
51907951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
519154e4ee71SNavdeep Parhar  */
51927951040fSNavdeep Parhar static inline u_int
5193a4a4ad2dSNavdeep Parhar txpkt_len16(u_int nsegs, const u_int extra)
51947951040fSNavdeep Parhar {
51957951040fSNavdeep Parhar 	u_int n;
51967951040fSNavdeep Parhar 
51977951040fSNavdeep Parhar 	MPASS(nsegs > 0);
51987951040fSNavdeep Parhar 
51997951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
5200a4a4ad2dSNavdeep Parhar 	n = extra + sizeof(struct fw_eth_tx_pkt_wr) +
5201a4a4ad2dSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) +
52027951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
52037951040fSNavdeep Parhar 
52047951040fSNavdeep Parhar 	return (howmany(n, 16));
52057951040fSNavdeep Parhar }
520654e4ee71SNavdeep Parhar 
520754e4ee71SNavdeep Parhar /*
52086af45170SJohn Baldwin  * len16 for a txpkt_vm WR with a GL.  Includes the firmware work
52096af45170SJohn Baldwin  * request header.
52106af45170SJohn Baldwin  */
52116af45170SJohn Baldwin static inline u_int
5212a4a4ad2dSNavdeep Parhar txpkt_vm_len16(u_int nsegs, const u_int extra)
52136af45170SJohn Baldwin {
52146af45170SJohn Baldwin 	u_int n;
52156af45170SJohn Baldwin 
52166af45170SJohn Baldwin 	MPASS(nsegs > 0);
52176af45170SJohn Baldwin 
52186af45170SJohn Baldwin 	nsegs--; /* first segment is part of ulptx_sgl */
5219a4a4ad2dSNavdeep Parhar 	n = extra + sizeof(struct fw_eth_tx_pkt_vm_wr) +
52206af45170SJohn Baldwin 	    sizeof(struct cpl_tx_pkt_core) +
52216af45170SJohn Baldwin 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
52226af45170SJohn Baldwin 
52236af45170SJohn Baldwin 	return (howmany(n, 16));
52246af45170SJohn Baldwin }
52256af45170SJohn Baldwin 
5226a4a4ad2dSNavdeep Parhar static inline void
522730e3f2b4SNavdeep Parhar calculate_mbuf_len16(struct mbuf *m, bool vm_wr)
5228a4a4ad2dSNavdeep Parhar {
5229a4a4ad2dSNavdeep Parhar 	const int lso = sizeof(struct cpl_tx_pkt_lso_core);
5230a4a4ad2dSNavdeep Parhar 	const int tnl_lso = sizeof(struct cpl_tx_tnl_lso);
5231a4a4ad2dSNavdeep Parhar 
523230e3f2b4SNavdeep Parhar 	if (vm_wr) {
5233a4a4ad2dSNavdeep Parhar 		if (needs_tso(m))
5234a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), lso));
5235a4a4ad2dSNavdeep Parhar 		else
5236a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_vm_len16(mbuf_nsegs(m), 0));
5237a4a4ad2dSNavdeep Parhar 		return;
5238a4a4ad2dSNavdeep Parhar 	}
5239a4a4ad2dSNavdeep Parhar 
5240a4a4ad2dSNavdeep Parhar 	if (needs_tso(m)) {
5241a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m))
5242a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), tnl_lso));
5243a4a4ad2dSNavdeep Parhar 		else
5244a4a4ad2dSNavdeep Parhar 			set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), lso));
5245a4a4ad2dSNavdeep Parhar 	} else
5246a4a4ad2dSNavdeep Parhar 		set_mbuf_len16(m, txpkt_len16(mbuf_nsegs(m), 0));
5247a4a4ad2dSNavdeep Parhar }
5248a4a4ad2dSNavdeep Parhar 
52496af45170SJohn Baldwin /*
52507951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
52517951040fSNavdeep Parhar  * request header.
52527951040fSNavdeep Parhar  */
52537951040fSNavdeep Parhar static inline u_int
52547951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
52557951040fSNavdeep Parhar {
52567951040fSNavdeep Parhar 	u_int n;
52577951040fSNavdeep Parhar 
52587951040fSNavdeep Parhar 	MPASS(nsegs > 0);
52597951040fSNavdeep Parhar 
52607951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
52617951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
52627951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
52637951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
52647951040fSNavdeep Parhar 
52657951040fSNavdeep Parhar 	return (howmany(n, 16));
52667951040fSNavdeep Parhar }
52677951040fSNavdeep Parhar 
52687951040fSNavdeep Parhar /*
52697951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
52707951040fSNavdeep Parhar  * request header.
52717951040fSNavdeep Parhar  */
52727951040fSNavdeep Parhar static inline u_int
52737951040fSNavdeep Parhar txpkts1_len16(void)
52747951040fSNavdeep Parhar {
52757951040fSNavdeep Parhar 	u_int n;
52767951040fSNavdeep Parhar 
52777951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
52787951040fSNavdeep Parhar 
52797951040fSNavdeep Parhar 	return (howmany(n, 16));
52807951040fSNavdeep Parhar }
52817951040fSNavdeep Parhar 
52827951040fSNavdeep Parhar static inline u_int
52837951040fSNavdeep Parhar imm_payload(u_int ndesc)
52847951040fSNavdeep Parhar {
52857951040fSNavdeep Parhar 	u_int n;
52867951040fSNavdeep Parhar 
52877951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
52887951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
52897951040fSNavdeep Parhar 
52907951040fSNavdeep Parhar 	return (n);
52917951040fSNavdeep Parhar }
52927951040fSNavdeep Parhar 
5293c0236bd9SNavdeep Parhar static inline uint64_t
5294c0236bd9SNavdeep Parhar csum_to_ctrl(struct adapter *sc, struct mbuf *m)
5295c0236bd9SNavdeep Parhar {
5296c0236bd9SNavdeep Parhar 	uint64_t ctrl;
5297a4a4ad2dSNavdeep Parhar 	int csum_type, l2hlen, l3hlen;
5298a4a4ad2dSNavdeep Parhar 	int x, y;
5299a4a4ad2dSNavdeep Parhar 	static const int csum_types[3][2] = {
5300a4a4ad2dSNavdeep Parhar 		{TX_CSUM_TCPIP, TX_CSUM_TCPIP6},
5301a4a4ad2dSNavdeep Parhar 		{TX_CSUM_UDPIP, TX_CSUM_UDPIP6},
5302a4a4ad2dSNavdeep Parhar 		{TX_CSUM_IP, 0}
5303a4a4ad2dSNavdeep Parhar 	};
5304c0236bd9SNavdeep Parhar 
5305c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
5306c0236bd9SNavdeep Parhar 
5307a4a4ad2dSNavdeep Parhar 	if (!needs_hwcsum(m))
5308c0236bd9SNavdeep Parhar 		return (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS);
5309c0236bd9SNavdeep Parhar 
5310a4a4ad2dSNavdeep Parhar 	MPASS(m->m_pkthdr.l2hlen >= ETHER_HDR_LEN);
5311a4a4ad2dSNavdeep Parhar 	MPASS(m->m_pkthdr.l3hlen >= sizeof(struct ip));
5312a4a4ad2dSNavdeep Parhar 
5313a4a4ad2dSNavdeep Parhar 	if (needs_vxlan_csum(m)) {
5314a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.l4hlen > 0);
5315a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.l5hlen > 0);
5316a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.inner_l2hlen >= ETHER_HDR_LEN);
5317a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.inner_l3hlen >= sizeof(struct ip));
5318a4a4ad2dSNavdeep Parhar 
5319a4a4ad2dSNavdeep Parhar 		l2hlen = m->m_pkthdr.l2hlen + m->m_pkthdr.l3hlen +
5320a4a4ad2dSNavdeep Parhar 		    m->m_pkthdr.l4hlen + m->m_pkthdr.l5hlen +
5321a4a4ad2dSNavdeep Parhar 		    m->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN;
5322a4a4ad2dSNavdeep Parhar 		l3hlen = m->m_pkthdr.inner_l3hlen;
5323a4a4ad2dSNavdeep Parhar 	} else {
5324a4a4ad2dSNavdeep Parhar 		l2hlen = m->m_pkthdr.l2hlen - ETHER_HDR_LEN;
5325a4a4ad2dSNavdeep Parhar 		l3hlen = m->m_pkthdr.l3hlen;
5326c0236bd9SNavdeep Parhar 	}
5327c0236bd9SNavdeep Parhar 
5328a4a4ad2dSNavdeep Parhar 	ctrl = 0;
5329a4a4ad2dSNavdeep Parhar 	if (!needs_l3_csum(m))
5330a4a4ad2dSNavdeep Parhar 		ctrl |= F_TXPKT_IPCSUM_DIS;
5331a4a4ad2dSNavdeep Parhar 
5332a4a4ad2dSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP_TCP | CSUM_INNER_IP_TCP |
5333a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_TCP | CSUM_INNER_IP6_TCP))
5334a4a4ad2dSNavdeep Parhar 		x = 0;	/* TCP */
5335a4a4ad2dSNavdeep Parhar 	else if (m->m_pkthdr.csum_flags & (CSUM_IP_UDP | CSUM_INNER_IP_UDP |
5336a4a4ad2dSNavdeep Parhar 	    CSUM_IP6_UDP | CSUM_INNER_IP6_UDP))
5337a4a4ad2dSNavdeep Parhar 		x = 1;	/* UDP */
5338c0236bd9SNavdeep Parhar 	else
5339a4a4ad2dSNavdeep Parhar 		x = 2;
5340a4a4ad2dSNavdeep Parhar 
5341a4a4ad2dSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_IP_TCP | CSUM_IP_UDP |
5342a4a4ad2dSNavdeep Parhar 	    CSUM_INNER_IP | CSUM_INNER_IP_TCP | CSUM_INNER_IP_UDP))
5343a4a4ad2dSNavdeep Parhar 		y = 0;	/* IPv4 */
5344a4a4ad2dSNavdeep Parhar 	else {
5345a4a4ad2dSNavdeep Parhar 		MPASS(m->m_pkthdr.csum_flags & (CSUM_IP6_TCP | CSUM_IP6_UDP |
5346a4a4ad2dSNavdeep Parhar 		    CSUM_INNER_IP6_TCP | CSUM_INNER_IP6_UDP));
5347a4a4ad2dSNavdeep Parhar 		y = 1;	/* IPv6 */
5348a4a4ad2dSNavdeep Parhar 	}
5349a4a4ad2dSNavdeep Parhar 	/*
5350a4a4ad2dSNavdeep Parhar 	 * needs_hwcsum returned true earlier so there must be some kind of
5351a4a4ad2dSNavdeep Parhar 	 * checksum to calculate.
5352a4a4ad2dSNavdeep Parhar 	 */
5353a4a4ad2dSNavdeep Parhar 	csum_type = csum_types[x][y];
5354a4a4ad2dSNavdeep Parhar 	MPASS(csum_type != 0);
5355a4a4ad2dSNavdeep Parhar 	if (csum_type == TX_CSUM_IP)
5356a4a4ad2dSNavdeep Parhar 		ctrl |= F_TXPKT_L4CSUM_DIS;
5357a4a4ad2dSNavdeep Parhar 	ctrl |= V_TXPKT_CSUM_TYPE(csum_type) | V_TXPKT_IPHDR_LEN(l3hlen);
5358a4a4ad2dSNavdeep Parhar 	if (chip_id(sc) <= CHELSIO_T5)
5359a4a4ad2dSNavdeep Parhar 		ctrl |= V_TXPKT_ETHHDR_LEN(l2hlen);
5360a4a4ad2dSNavdeep Parhar 	else
5361a4a4ad2dSNavdeep Parhar 		ctrl |= V_T6_TXPKT_ETHHDR_LEN(l2hlen);
5362c0236bd9SNavdeep Parhar 
5363c0236bd9SNavdeep Parhar 	return (ctrl);
5364c0236bd9SNavdeep Parhar }
5365c0236bd9SNavdeep Parhar 
5366a4a4ad2dSNavdeep Parhar static inline void *
5367a4a4ad2dSNavdeep Parhar write_lso_cpl(void *cpl, struct mbuf *m0)
5368a4a4ad2dSNavdeep Parhar {
5369a4a4ad2dSNavdeep Parhar 	struct cpl_tx_pkt_lso_core *lso;
5370a4a4ad2dSNavdeep Parhar 	uint32_t ctrl;
5371a4a4ad2dSNavdeep Parhar 
5372a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5373a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
5374a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs TSO but missing header lengths",
5375a4a4ad2dSNavdeep Parhar 		__func__, m0));
5376a4a4ad2dSNavdeep Parhar 
5377a4a4ad2dSNavdeep Parhar 	ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
5378a4a4ad2dSNavdeep Parhar 	    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
5379a4a4ad2dSNavdeep Parhar 	    V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) |
5380a4a4ad2dSNavdeep Parhar 	    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
5381a4a4ad2dSNavdeep Parhar 	    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
5382a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5383a4a4ad2dSNavdeep Parhar 		ctrl |= F_LSO_IPV6;
5384a4a4ad2dSNavdeep Parhar 
5385a4a4ad2dSNavdeep Parhar 	lso = cpl;
5386a4a4ad2dSNavdeep Parhar 	lso->lso_ctrl = htobe32(ctrl);
5387a4a4ad2dSNavdeep Parhar 	lso->ipid_ofst = htobe16(0);
5388a4a4ad2dSNavdeep Parhar 	lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
5389a4a4ad2dSNavdeep Parhar 	lso->seqno_offset = htobe32(0);
5390a4a4ad2dSNavdeep Parhar 	lso->len = htobe32(m0->m_pkthdr.len);
5391a4a4ad2dSNavdeep Parhar 
5392a4a4ad2dSNavdeep Parhar 	return (lso + 1);
5393a4a4ad2dSNavdeep Parhar }
5394a4a4ad2dSNavdeep Parhar 
5395a4a4ad2dSNavdeep Parhar static void *
5396a4a4ad2dSNavdeep Parhar write_tnl_lso_cpl(void *cpl, struct mbuf *m0)
5397a4a4ad2dSNavdeep Parhar {
5398a4a4ad2dSNavdeep Parhar 	struct cpl_tx_tnl_lso *tnl_lso = cpl;
5399a4a4ad2dSNavdeep Parhar 	uint32_t ctrl;
5400a4a4ad2dSNavdeep Parhar 
5401a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.inner_l2hlen > 0 &&
5402a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.inner_l3hlen > 0 && m0->m_pkthdr.inner_l4hlen > 0 &&
5403a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.inner_l5hlen > 0,
5404a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs VXLAN_TSO but missing inner header lengths",
5405a4a4ad2dSNavdeep Parhar 		__func__, m0));
5406a4a4ad2dSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5407a4a4ad2dSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0 && m0->m_pkthdr.l5hlen > 0,
5408a4a4ad2dSNavdeep Parhar 	    ("%s: mbuf %p needs VXLAN_TSO but missing outer header lengths",
5409a4a4ad2dSNavdeep Parhar 		__func__, m0));
5410a4a4ad2dSNavdeep Parhar 
5411a4a4ad2dSNavdeep Parhar 	/* Outer headers. */
5412a4a4ad2dSNavdeep Parhar 	ctrl = V_CPL_TX_TNL_LSO_OPCODE(CPL_TX_TNL_LSO) |
5413a4a4ad2dSNavdeep Parhar 	    F_CPL_TX_TNL_LSO_FIRST | F_CPL_TX_TNL_LSO_LAST |
5414a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_ETHHDRLENOUT(
5415a4a4ad2dSNavdeep Parhar 		(m0->m_pkthdr.l2hlen - ETHER_HDR_LEN) >> 2) |
5416a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_IPHDRLENOUT(m0->m_pkthdr.l3hlen >> 2) |
5417a4a4ad2dSNavdeep Parhar 	    F_CPL_TX_TNL_LSO_IPLENSETOUT;
5418a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5419a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPV6OUT;
5420a4a4ad2dSNavdeep Parhar 	else {
5421a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPHDRCHKOUT |
5422a4a4ad2dSNavdeep Parhar 		    F_CPL_TX_TNL_LSO_IPIDINCOUT;
5423a4a4ad2dSNavdeep Parhar 	}
5424a4a4ad2dSNavdeep Parhar 	tnl_lso->op_to_IpIdSplitOut = htobe32(ctrl);
5425a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdOffsetOut = 0;
5426a4a4ad2dSNavdeep Parhar 	tnl_lso->UdpLenSetOut_to_TnlHdrLen =
5427a4a4ad2dSNavdeep Parhar 		htobe16(F_CPL_TX_TNL_LSO_UDPCHKCLROUT |
5428a4a4ad2dSNavdeep Parhar 		    F_CPL_TX_TNL_LSO_UDPLENSETOUT |
5429a4a4ad2dSNavdeep Parhar 		    V_CPL_TX_TNL_LSO_TNLHDRLEN(m0->m_pkthdr.l2hlen +
5430a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen +
5431a4a4ad2dSNavdeep Parhar 			m0->m_pkthdr.l5hlen) |
5432a4a4ad2dSNavdeep Parhar 		    V_CPL_TX_TNL_LSO_TNLTYPE(TX_TNL_TYPE_VXLAN));
5433a4a4ad2dSNavdeep Parhar 	tnl_lso->r1 = 0;
5434a4a4ad2dSNavdeep Parhar 
5435a4a4ad2dSNavdeep Parhar 	/* Inner headers. */
5436a4a4ad2dSNavdeep Parhar 	ctrl = V_CPL_TX_TNL_LSO_ETHHDRLEN(
5437a4a4ad2dSNavdeep Parhar 	    (m0->m_pkthdr.inner_l2hlen - ETHER_HDR_LEN) >> 2) |
5438a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_IPHDRLEN(m0->m_pkthdr.inner_l3hlen >> 2) |
5439a4a4ad2dSNavdeep Parhar 	    V_CPL_TX_TNL_LSO_TCPHDRLEN(m0->m_pkthdr.inner_l4hlen >> 2);
5440a4a4ad2dSNavdeep Parhar 	if (m0->m_pkthdr.inner_l3hlen == sizeof(struct ip6_hdr))
5441a4a4ad2dSNavdeep Parhar 		ctrl |= F_CPL_TX_TNL_LSO_IPV6;
5442a4a4ad2dSNavdeep Parhar 	tnl_lso->Flow_to_TcpHdrLen = htobe32(ctrl);
5443a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdOffset = 0;
5444a4a4ad2dSNavdeep Parhar 	tnl_lso->IpIdSplit_to_Mss =
5445a4a4ad2dSNavdeep Parhar 	    htobe16(V_CPL_TX_TNL_LSO_MSS(m0->m_pkthdr.tso_segsz));
5446a4a4ad2dSNavdeep Parhar 	tnl_lso->TCPSeqOffset = 0;
5447a4a4ad2dSNavdeep Parhar 	tnl_lso->EthLenOffset_Size =
5448a4a4ad2dSNavdeep Parhar 	    htobe32(V_CPL_TX_TNL_LSO_SIZE(m0->m_pkthdr.len));
5449a4a4ad2dSNavdeep Parhar 
5450a4a4ad2dSNavdeep Parhar 	return (tnl_lso + 1);
5451a4a4ad2dSNavdeep Parhar }
5452a4a4ad2dSNavdeep Parhar 
5453800535c2SNavdeep Parhar #define VM_TX_L2HDR_LEN	16	/* ethmacdst to vlantci */
5454800535c2SNavdeep Parhar 
54557951040fSNavdeep Parhar /*
54566af45170SJohn Baldwin  * Write a VM txpkt WR for this packet to the hardware descriptors, update the
54576af45170SJohn Baldwin  * software descriptor, and advance the pidx.  It is guaranteed that enough
54586af45170SJohn Baldwin  * descriptors are available.
54596af45170SJohn Baldwin  *
54606af45170SJohn Baldwin  * The return value is the # of hardware descriptors used.
54616af45170SJohn Baldwin  */
54626af45170SJohn Baldwin static u_int
5463d735920dSNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0)
54646af45170SJohn Baldwin {
5465d735920dSNavdeep Parhar 	struct sge_eq *eq;
5466d735920dSNavdeep Parhar 	struct fw_eth_tx_pkt_vm_wr *wr;
54676af45170SJohn Baldwin 	struct tx_sdesc *txsd;
54686af45170SJohn Baldwin 	struct cpl_tx_pkt_core *cpl;
54696af45170SJohn Baldwin 	uint32_t ctrl;	/* used in many unrelated places */
54706af45170SJohn Baldwin 	uint64_t ctrl1;
547139d5cbdcSNavdeep Parhar 	int len16, ndesc, pktlen;
54726af45170SJohn Baldwin 	caddr_t dst;
54736af45170SJohn Baldwin 
54746af45170SJohn Baldwin 	TXQ_LOCK_ASSERT_OWNED(txq);
54756af45170SJohn Baldwin 	M_ASSERTPKTHDR(m0);
54766af45170SJohn Baldwin 
54776af45170SJohn Baldwin 	len16 = mbuf_len16(m0);
54786af45170SJohn Baldwin 	pktlen = m0->m_pkthdr.len;
54796af45170SJohn Baldwin 	ctrl = sizeof(struct cpl_tx_pkt_core);
54806af45170SJohn Baldwin 	if (needs_tso(m0))
54816af45170SJohn Baldwin 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
54820cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
54836af45170SJohn Baldwin 
54846af45170SJohn Baldwin 	/* Firmware work request header */
5485d735920dSNavdeep Parhar 	eq = &txq->eq;
5486d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
54876af45170SJohn Baldwin 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
54886af45170SJohn Baldwin 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
54896af45170SJohn Baldwin 
54906af45170SJohn Baldwin 	ctrl = V_FW_WR_LEN16(len16);
54916af45170SJohn Baldwin 	wr->equiq_to_len16 = htobe32(ctrl);
54926af45170SJohn Baldwin 	wr->r3[0] = 0;
54936af45170SJohn Baldwin 	wr->r3[1] = 0;
54946af45170SJohn Baldwin 
54956af45170SJohn Baldwin 	/*
54966af45170SJohn Baldwin 	 * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci.
54976af45170SJohn Baldwin 	 * vlantci is ignored unless the ethtype is 0x8100, so it's
54986af45170SJohn Baldwin 	 * simpler to always copy it rather than making it
54996af45170SJohn Baldwin 	 * conditional.  Also, it seems that we do not have to set
55006af45170SJohn Baldwin 	 * vlantci or fake the ethtype when doing VLAN tag insertion.
55016af45170SJohn Baldwin 	 */
5502800535c2SNavdeep Parhar 	m_copydata(m0, 0, VM_TX_L2HDR_LEN, wr->ethmacdst);
55036af45170SJohn Baldwin 
55046af45170SJohn Baldwin 	if (needs_tso(m0)) {
5505a4a4ad2dSNavdeep Parhar 		cpl = write_lso_cpl(wr + 1, m0);
55066af45170SJohn Baldwin 		txq->tso_wrs++;
5507c0236bd9SNavdeep Parhar 	} else
55086af45170SJohn Baldwin 		cpl = (void *)(wr + 1);
55096af45170SJohn Baldwin 
55106af45170SJohn Baldwin 	/* Checksum offload */
5511c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
5512c0236bd9SNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
55136af45170SJohn Baldwin 		txq->txcsum++;	/* some hardware assistance provided */
55146af45170SJohn Baldwin 
55156af45170SJohn Baldwin 	/* VLAN tag insertion */
55166af45170SJohn Baldwin 	if (needs_vlan_insertion(m0)) {
55176af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_VLAN_VLD |
55186af45170SJohn Baldwin 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
55196af45170SJohn Baldwin 		txq->vlan_insertion++;
55206af45170SJohn Baldwin 	}
55216af45170SJohn Baldwin 
55226af45170SJohn Baldwin 	/* CPL header */
55236af45170SJohn Baldwin 	cpl->ctrl0 = txq->cpl_ctrl0;
55246af45170SJohn Baldwin 	cpl->pack = 0;
55256af45170SJohn Baldwin 	cpl->len = htobe16(pktlen);
55266af45170SJohn Baldwin 	cpl->ctrl1 = htobe64(ctrl1);
55276af45170SJohn Baldwin 
55286af45170SJohn Baldwin 	/* SGL */
55296af45170SJohn Baldwin 	dst = (void *)(cpl + 1);
55306af45170SJohn Baldwin 
55316af45170SJohn Baldwin 	/*
55326af45170SJohn Baldwin 	 * A packet using TSO will use up an entire descriptor for the
55336af45170SJohn Baldwin 	 * firmware work request header, LSO CPL, and TX_PKT_XT CPL.
55346af45170SJohn Baldwin 	 * If this descriptor is the last descriptor in the ring, wrap
55356af45170SJohn Baldwin 	 * around to the front of the ring explicitly for the start of
55366af45170SJohn Baldwin 	 * the sgl.
55376af45170SJohn Baldwin 	 */
55386af45170SJohn Baldwin 	if (dst == (void *)&eq->desc[eq->sidx]) {
55396af45170SJohn Baldwin 		dst = (void *)&eq->desc[0];
55406af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, 0);
55416af45170SJohn Baldwin 	} else
55426af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
55436af45170SJohn Baldwin 	txq->sgl_wrs++;
55446af45170SJohn Baldwin 	txq->txpkt_wrs++;
55456af45170SJohn Baldwin 
55466af45170SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
55476af45170SJohn Baldwin 	txsd->m = m0;
55486af45170SJohn Baldwin 	txsd->desc_used = ndesc;
55496af45170SJohn Baldwin 
55506af45170SJohn Baldwin 	return (ndesc);
55516af45170SJohn Baldwin }
55526af45170SJohn Baldwin 
55536af45170SJohn Baldwin /*
55545cdaef71SJohn Baldwin  * Write a raw WR to the hardware descriptors, update the software
55555cdaef71SJohn Baldwin  * descriptor, and advance the pidx.  It is guaranteed that enough
55565cdaef71SJohn Baldwin  * descriptors are available.
55575cdaef71SJohn Baldwin  *
55585cdaef71SJohn Baldwin  * The return value is the # of hardware descriptors used.
55595cdaef71SJohn Baldwin  */
55605cdaef71SJohn Baldwin static u_int
55615cdaef71SJohn Baldwin write_raw_wr(struct sge_txq *txq, void *wr, struct mbuf *m0, u_int available)
55625cdaef71SJohn Baldwin {
55635cdaef71SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
55645cdaef71SJohn Baldwin 	struct tx_sdesc *txsd;
55655cdaef71SJohn Baldwin 	struct mbuf *m;
55665cdaef71SJohn Baldwin 	caddr_t dst;
55675cdaef71SJohn Baldwin 	int len16, ndesc;
55685cdaef71SJohn Baldwin 
55695cdaef71SJohn Baldwin 	len16 = mbuf_len16(m0);
55700cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
55715cdaef71SJohn Baldwin 	MPASS(ndesc <= available);
55725cdaef71SJohn Baldwin 
55735cdaef71SJohn Baldwin 	dst = wr;
55745cdaef71SJohn Baldwin 	for (m = m0; m != NULL; m = m->m_next)
55755cdaef71SJohn Baldwin 		copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
55765cdaef71SJohn Baldwin 
55775cdaef71SJohn Baldwin 	txq->raw_wrs++;
55785cdaef71SJohn Baldwin 
55795cdaef71SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
55805cdaef71SJohn Baldwin 	txsd->m = m0;
55815cdaef71SJohn Baldwin 	txsd->desc_used = ndesc;
55825cdaef71SJohn Baldwin 
55835cdaef71SJohn Baldwin 	return (ndesc);
55845cdaef71SJohn Baldwin }
55855cdaef71SJohn Baldwin 
55865cdaef71SJohn Baldwin /*
55877951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
55887951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
55897951040fSNavdeep Parhar  * descriptors are available.
559054e4ee71SNavdeep Parhar  *
55917951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
559254e4ee71SNavdeep Parhar  */
55937951040fSNavdeep Parhar static u_int
5594d735920dSNavdeep Parhar write_txpkt_wr(struct adapter *sc, struct sge_txq *txq, struct mbuf *m0,
5595d735920dSNavdeep Parhar     u_int available)
559654e4ee71SNavdeep Parhar {
5597d735920dSNavdeep Parhar 	struct sge_eq *eq;
5598d735920dSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *wr;
55997951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
560054e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
560154e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
560254e4ee71SNavdeep Parhar 	uint64_t ctrl1;
56037951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
560454e4ee71SNavdeep Parhar 	caddr_t dst;
560554e4ee71SNavdeep Parhar 
560654e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
56077951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
560854e4ee71SNavdeep Parhar 
56097951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
56107951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
56117951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
561254e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
5613a4a4ad2dSNavdeep Parhar 	if (needs_tso(m0)) {
5614a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m0))
5615a4a4ad2dSNavdeep Parhar 			ctrl += sizeof(struct cpl_tx_tnl_lso);
5616a4a4ad2dSNavdeep Parhar 		else
56172a5f6b0eSNavdeep Parhar 			ctrl += sizeof(struct cpl_tx_pkt_lso_core);
5618a4a4ad2dSNavdeep Parhar 	} else if (!(mbuf_cflags(m0) & MC_NOMAP) && pktlen <= imm_payload(2) &&
5619d76bbe17SJohn Baldwin 	    available >= 2) {
56207951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
5621ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
56227951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
56237951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
56247951040fSNavdeep Parhar 		nsegs = 0;
562554e4ee71SNavdeep Parhar 	}
56260cadedfcSNavdeep Parhar 	ndesc = tx_len16_to_desc(len16);
56277951040fSNavdeep Parhar 	MPASS(ndesc <= available);
562854e4ee71SNavdeep Parhar 
562954e4ee71SNavdeep Parhar 	/* Firmware work request header */
5630d735920dSNavdeep Parhar 	eq = &txq->eq;
5631d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
563254e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
5633733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
56346b49a4ecSNavdeep Parhar 
56357951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
563654e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
563754e4ee71SNavdeep Parhar 	wr->r3 = 0;
563854e4ee71SNavdeep Parhar 
56397951040fSNavdeep Parhar 	if (needs_tso(m0)) {
5640a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_tso(m0)) {
5641a4a4ad2dSNavdeep Parhar 			cpl = write_tnl_lso_cpl(wr + 1, m0);
5642a4a4ad2dSNavdeep Parhar 			txq->vxlan_tso_wrs++;
5643a4a4ad2dSNavdeep Parhar 		} else {
5644a4a4ad2dSNavdeep Parhar 			cpl = write_lso_cpl(wr + 1, m0);
564554e4ee71SNavdeep Parhar 			txq->tso_wrs++;
5646a4a4ad2dSNavdeep Parhar 		}
564754e4ee71SNavdeep Parhar 	} else
564854e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
564954e4ee71SNavdeep Parhar 
565054e4ee71SNavdeep Parhar 	/* Checksum offload */
5651c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
5652a4a4ad2dSNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) {
5653a4a4ad2dSNavdeep Parhar 		/* some hardware assistance provided */
5654a4a4ad2dSNavdeep Parhar 		if (needs_vxlan_csum(m0))
5655a4a4ad2dSNavdeep Parhar 			txq->vxlan_txcsum++;
5656a4a4ad2dSNavdeep Parhar 		else
5657a4a4ad2dSNavdeep Parhar 			txq->txcsum++;
5658a4a4ad2dSNavdeep Parhar 	}
565954e4ee71SNavdeep Parhar 
566054e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
56617951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
5662a4a4ad2dSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
5663a4a4ad2dSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
566454e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
566554e4ee71SNavdeep Parhar 	}
566654e4ee71SNavdeep Parhar 
566754e4ee71SNavdeep Parhar 	/* CPL header */
56687951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
566954e4ee71SNavdeep Parhar 	cpl->pack = 0;
5670ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
567154e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
567254e4ee71SNavdeep Parhar 
567354e4ee71SNavdeep Parhar 	/* SGL */
567454e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
5675a4a4ad2dSNavdeep Parhar 	if (__predict_false((uintptr_t)dst == (uintptr_t)&eq->desc[eq->sidx]))
5676a4a4ad2dSNavdeep Parhar 		dst = (caddr_t)&eq->desc[0];
56777951040fSNavdeep Parhar 	if (nsegs > 0) {
56787951040fSNavdeep Parhar 
56797951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
568054e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
568154e4ee71SNavdeep Parhar 	} else {
56827951040fSNavdeep Parhar 		struct mbuf *m;
56837951040fSNavdeep Parhar 
56847951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
568554e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
5686ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
5687ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
5688ecb79ca4SNavdeep Parhar #endif
568954e4ee71SNavdeep Parhar 		}
5690ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
5691ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
5692ecb79ca4SNavdeep Parhar #endif
56937951040fSNavdeep Parhar 		txq->imm_wrs++;
569454e4ee71SNavdeep Parhar 	}
569554e4ee71SNavdeep Parhar 
569654e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
569754e4ee71SNavdeep Parhar 
5698f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
56997951040fSNavdeep Parhar 	txsd->m = m0;
570054e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
570154e4ee71SNavdeep Parhar 
57027951040fSNavdeep Parhar 	return (ndesc);
570354e4ee71SNavdeep Parhar }
570454e4ee71SNavdeep Parhar 
5705d735920dSNavdeep Parhar static inline bool
5706d735920dSNavdeep Parhar cmp_l2hdr(struct txpkts *txp, struct mbuf *m)
570754e4ee71SNavdeep Parhar {
5708d735920dSNavdeep Parhar 	int len;
57097951040fSNavdeep Parhar 
5710d735920dSNavdeep Parhar 	MPASS(txp->npkt > 0);
5711800535c2SNavdeep Parhar 	MPASS(m->m_len >= VM_TX_L2HDR_LEN);
57127951040fSNavdeep Parhar 
5713d735920dSNavdeep Parhar 	if (txp->ethtype == be16toh(ETHERTYPE_VLAN))
5714800535c2SNavdeep Parhar 		len = VM_TX_L2HDR_LEN;
5715d735920dSNavdeep Parhar 	else
5716d735920dSNavdeep Parhar 		len = sizeof(struct ether_header);
5717d735920dSNavdeep Parhar 
5718d735920dSNavdeep Parhar 	return (memcmp(m->m_data, &txp->ethmacdst[0], len) != 0);
57197951040fSNavdeep Parhar }
57207951040fSNavdeep Parhar 
5721d735920dSNavdeep Parhar static inline void
5722d735920dSNavdeep Parhar save_l2hdr(struct txpkts *txp, struct mbuf *m)
5723d735920dSNavdeep Parhar {
5724800535c2SNavdeep Parhar 	MPASS(m->m_len >= VM_TX_L2HDR_LEN);
57257951040fSNavdeep Parhar 
5726800535c2SNavdeep Parhar 	memcpy(&txp->ethmacdst[0], mtod(m, const void *), VM_TX_L2HDR_LEN);
5727d735920dSNavdeep Parhar }
57287951040fSNavdeep Parhar 
5729d735920dSNavdeep Parhar static int
5730d735920dSNavdeep Parhar add_to_txpkts_vf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m,
5731d735920dSNavdeep Parhar     int avail, bool *send)
5732d735920dSNavdeep Parhar {
5733d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
5734d735920dSNavdeep Parhar 
5735d735920dSNavdeep Parhar 	/* Cannot have TSO and coalesce at the same time. */
5736d735920dSNavdeep Parhar 	if (cannot_use_txpkts(m)) {
5737d735920dSNavdeep Parhar cannot_coalesce:
5738d735920dSNavdeep Parhar 		*send = txp->npkt > 0;
5739d735920dSNavdeep Parhar 		return (EINVAL);
5740d735920dSNavdeep Parhar 	}
5741d735920dSNavdeep Parhar 
5742d735920dSNavdeep Parhar 	/* VF allows coalescing of type 1 (1 GL) only */
5743d735920dSNavdeep Parhar 	if (mbuf_nsegs(m) > 1)
5744d735920dSNavdeep Parhar 		goto cannot_coalesce;
5745d735920dSNavdeep Parhar 
5746d735920dSNavdeep Parhar 	*send = false;
5747d735920dSNavdeep Parhar 	if (txp->npkt > 0) {
5748d735920dSNavdeep Parhar 		MPASS(tx_len16_to_desc(txp->len16) <= avail);
5749d735920dSNavdeep Parhar 		MPASS(txp->npkt < txp->max_npkt);
5750d735920dSNavdeep Parhar 		MPASS(txp->wr_type == 1);	/* VF supports type 1 only */
5751d735920dSNavdeep Parhar 
5752d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) > avail) {
5753d735920dSNavdeep Parhar retry_after_send:
5754d735920dSNavdeep Parhar 			*send = true;
5755d735920dSNavdeep Parhar 			return (EAGAIN);
5756d735920dSNavdeep Parhar 		}
5757d735920dSNavdeep Parhar 		if (m->m_pkthdr.len + txp->plen > 65535)
5758d735920dSNavdeep Parhar 			goto retry_after_send;
5759d735920dSNavdeep Parhar 		if (cmp_l2hdr(txp, m))
5760d735920dSNavdeep Parhar 			goto retry_after_send;
5761d735920dSNavdeep Parhar 
5762d735920dSNavdeep Parhar 		txp->len16 += txpkts1_len16();
5763d735920dSNavdeep Parhar 		txp->plen += m->m_pkthdr.len;
5764d735920dSNavdeep Parhar 		txp->mb[txp->npkt++] = m;
5765d735920dSNavdeep Parhar 		if (txp->npkt == txp->max_npkt)
5766d735920dSNavdeep Parhar 			*send = true;
5767d735920dSNavdeep Parhar 	} else {
5768d735920dSNavdeep Parhar 		txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_vm_wr), 16) +
5769d735920dSNavdeep Parhar 		    txpkts1_len16();
5770d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16) > avail)
5771d735920dSNavdeep Parhar 			goto cannot_coalesce;
5772d735920dSNavdeep Parhar 		txp->npkt = 1;
5773d735920dSNavdeep Parhar 		txp->wr_type = 1;
5774d735920dSNavdeep Parhar 		txp->plen = m->m_pkthdr.len;
5775d735920dSNavdeep Parhar 		txp->mb[0] = m;
5776d735920dSNavdeep Parhar 		save_l2hdr(txp, m);
5777d735920dSNavdeep Parhar 	}
57787951040fSNavdeep Parhar 	return (0);
57797951040fSNavdeep Parhar }
57807951040fSNavdeep Parhar 
57817951040fSNavdeep Parhar static int
5782d735920dSNavdeep Parhar add_to_txpkts_pf(struct adapter *sc, struct sge_txq *txq, struct mbuf *m,
5783d735920dSNavdeep Parhar     int avail, bool *send)
57847951040fSNavdeep Parhar {
5785d735920dSNavdeep Parhar 	struct txpkts *txp = &txq->txp;
5786d735920dSNavdeep Parhar 	int nsegs;
5787d735920dSNavdeep Parhar 
5788d735920dSNavdeep Parhar 	MPASS(!(sc->flags & IS_VF));
5789d735920dSNavdeep Parhar 
5790d735920dSNavdeep Parhar 	/* Cannot have TSO and coalesce at the same time. */
5791d735920dSNavdeep Parhar 	if (cannot_use_txpkts(m)) {
5792d735920dSNavdeep Parhar cannot_coalesce:
5793d735920dSNavdeep Parhar 		*send = txp->npkt > 0;
5794d735920dSNavdeep Parhar 		return (EINVAL);
5795d735920dSNavdeep Parhar 	}
5796d735920dSNavdeep Parhar 
5797d735920dSNavdeep Parhar 	*send = false;
5798d735920dSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
5799d735920dSNavdeep Parhar 	if (txp->npkt == 0) {
5800d735920dSNavdeep Parhar 		if (m->m_pkthdr.len > 65535)
5801d735920dSNavdeep Parhar 			goto cannot_coalesce;
5802d735920dSNavdeep Parhar 		if (nsegs > 1) {
5803d735920dSNavdeep Parhar 			txp->wr_type = 0;
5804d735920dSNavdeep Parhar 			txp->len16 =
5805d735920dSNavdeep Parhar 			    howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) +
5806d735920dSNavdeep Parhar 			    txpkts0_len16(nsegs);
5807d735920dSNavdeep Parhar 		} else {
5808d735920dSNavdeep Parhar 			txp->wr_type = 1;
5809d735920dSNavdeep Parhar 			txp->len16 =
5810d735920dSNavdeep Parhar 			    howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) +
5811d735920dSNavdeep Parhar 			    txpkts1_len16();
5812d735920dSNavdeep Parhar 		}
5813d735920dSNavdeep Parhar 		if (tx_len16_to_desc(txp->len16) > avail)
5814d735920dSNavdeep Parhar 			goto cannot_coalesce;
5815d735920dSNavdeep Parhar 		txp->npkt = 1;
5816d735920dSNavdeep Parhar 		txp->plen = m->m_pkthdr.len;
5817d735920dSNavdeep Parhar 		txp->mb[0] = m;
5818d735920dSNavdeep Parhar 	} else {
5819d735920dSNavdeep Parhar 		MPASS(tx_len16_to_desc(txp->len16) <= avail);
5820d735920dSNavdeep Parhar 		MPASS(txp->npkt < txp->max_npkt);
5821d735920dSNavdeep Parhar 
5822d735920dSNavdeep Parhar 		if (m->m_pkthdr.len + txp->plen > 65535) {
5823d735920dSNavdeep Parhar retry_after_send:
5824d735920dSNavdeep Parhar 			*send = true;
5825d735920dSNavdeep Parhar 			return (EAGAIN);
5826d735920dSNavdeep Parhar 		}
58277951040fSNavdeep Parhar 
58287951040fSNavdeep Parhar 		MPASS(txp->wr_type == 0 || txp->wr_type == 1);
5829d735920dSNavdeep Parhar 		if (txp->wr_type == 0) {
5830d735920dSNavdeep Parhar 			if (tx_len16_to_desc(txp->len16 +
5831d735920dSNavdeep Parhar 			    txpkts0_len16(nsegs)) > min(avail, SGE_MAX_WR_NDESC))
5832d735920dSNavdeep Parhar 				goto retry_after_send;
5833d735920dSNavdeep Parhar 			txp->len16 += txpkts0_len16(nsegs);
5834d735920dSNavdeep Parhar 		} else {
5835d735920dSNavdeep Parhar 			if (nsegs != 1)
5836d735920dSNavdeep Parhar 				goto retry_after_send;
5837d735920dSNavdeep Parhar 			if (tx_len16_to_desc(txp->len16 + txpkts1_len16()) >
5838d735920dSNavdeep Parhar 			    avail)
5839d735920dSNavdeep Parhar 				goto retry_after_send;
5840d735920dSNavdeep Parhar 			txp->len16 += txpkts1_len16();
5841d735920dSNavdeep Parhar 		}
58427951040fSNavdeep Parhar 
5843d735920dSNavdeep Parhar 		txp->plen += m->m_pkthdr.len;
5844d735920dSNavdeep Parhar 		txp->mb[txp->npkt++] = m;
5845d735920dSNavdeep Parhar 		if (txp->npkt == txp->max_npkt)
5846d735920dSNavdeep Parhar 			*send = true;
5847d735920dSNavdeep Parhar 	}
58487951040fSNavdeep Parhar 	return (0);
58497951040fSNavdeep Parhar }
58507951040fSNavdeep Parhar 
58517951040fSNavdeep Parhar /*
58527951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
58537951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
58547951040fSNavdeep Parhar  * descriptors are available.
58557951040fSNavdeep Parhar  *
58567951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
58577951040fSNavdeep Parhar  */
58587951040fSNavdeep Parhar static u_int
5859d735920dSNavdeep Parhar write_txpkts_wr(struct adapter *sc, struct sge_txq *txq)
58607951040fSNavdeep Parhar {
5861d735920dSNavdeep Parhar 	const struct txpkts *txp = &txq->txp;
58627951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
5863d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;
58647951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
58657951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
58667951040fSNavdeep Parhar 	uint64_t ctrl1;
5867d735920dSNavdeep Parhar 	int ndesc, i, checkwrap;
5868d735920dSNavdeep Parhar 	struct mbuf *m, *last;
58697951040fSNavdeep Parhar 	void *flitp;
58707951040fSNavdeep Parhar 
58717951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
58727951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
58737951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
58747951040fSNavdeep Parhar 
5875d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
58767951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
5877d735920dSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16));
58787951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
58797951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
58807951040fSNavdeep Parhar 	wr->r3 = 0;
58817951040fSNavdeep Parhar 	wr->type = txp->wr_type;
58827951040fSNavdeep Parhar 	flitp = wr + 1;
58837951040fSNavdeep Parhar 
58847951040fSNavdeep Parhar 	/*
58857951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
58867951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
58877951040fSNavdeep Parhar 	 * check for that at appropriate points.
58887951040fSNavdeep Parhar 	 */
5889d735920dSNavdeep Parhar 	ndesc = tx_len16_to_desc(txp->len16);
5890d735920dSNavdeep Parhar 	last = NULL;
58917951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
5892d735920dSNavdeep Parhar 	for (i = 0; i < txp->npkt; i++) {
5893d735920dSNavdeep Parhar 		m = txp->mb[i];
58947951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
589554e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
589654e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
589754e4ee71SNavdeep Parhar 
58987951040fSNavdeep Parhar 			/* ULP master command */
58997951040fSNavdeep Parhar 			ulpmc = flitp;
59007951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
59017951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
5902d735920dSNavdeep Parhar 			ulpmc->len = htobe32(txpkts0_len16(mbuf_nsegs(m)));
590354e4ee71SNavdeep Parhar 
59047951040fSNavdeep Parhar 			/* ULP subcommand */
59057951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
59067951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
59077951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
59087951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
59097951040fSNavdeep Parhar 
59107951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
59117951040fSNavdeep Parhar 			if (checkwrap &&
59127951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
59137951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
59147951040fSNavdeep Parhar 		} else {
59157951040fSNavdeep Parhar 			cpl = flitp;
59167951040fSNavdeep Parhar 		}
591754e4ee71SNavdeep Parhar 
591854e4ee71SNavdeep Parhar 		/* Checksum offload */
5919c0236bd9SNavdeep Parhar 		ctrl1 = csum_to_ctrl(sc, m);
5920a4a4ad2dSNavdeep Parhar 		if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS)) {
5921a4a4ad2dSNavdeep Parhar 			/* some hardware assistance provided */
5922a4a4ad2dSNavdeep Parhar 			if (needs_vxlan_csum(m))
5923a4a4ad2dSNavdeep Parhar 				txq->vxlan_txcsum++;
5924a4a4ad2dSNavdeep Parhar 			else
5925a4a4ad2dSNavdeep Parhar 				txq->txcsum++;
5926a4a4ad2dSNavdeep Parhar 		}
592754e4ee71SNavdeep Parhar 
592854e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
59297951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
59307951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
59317951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
593254e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
593354e4ee71SNavdeep Parhar 		}
593454e4ee71SNavdeep Parhar 
59357951040fSNavdeep Parhar 		/* CPL header */
59367951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
593754e4ee71SNavdeep Parhar 		cpl->pack = 0;
593854e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
59397951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
594054e4ee71SNavdeep Parhar 
59417951040fSNavdeep Parhar 		flitp = cpl + 1;
59427951040fSNavdeep Parhar 		if (checkwrap &&
59437951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
59447951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
594554e4ee71SNavdeep Parhar 
59467951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
594754e4ee71SNavdeep Parhar 
5948d735920dSNavdeep Parhar 		if (last != NULL)
5949d735920dSNavdeep Parhar 			last->m_nextpkt = m;
5950d735920dSNavdeep Parhar 		last = m;
59517951040fSNavdeep Parhar 	}
59527951040fSNavdeep Parhar 
5953d735920dSNavdeep Parhar 	txq->sgl_wrs++;
5954a59a1477SNavdeep Parhar 	if (txp->wr_type == 0) {
5955a59a1477SNavdeep Parhar 		txq->txpkts0_pkts += txp->npkt;
5956a59a1477SNavdeep Parhar 		txq->txpkts0_wrs++;
5957a59a1477SNavdeep Parhar 	} else {
5958a59a1477SNavdeep Parhar 		txq->txpkts1_pkts += txp->npkt;
5959a59a1477SNavdeep Parhar 		txq->txpkts1_wrs++;
5960a59a1477SNavdeep Parhar 	}
5961a59a1477SNavdeep Parhar 
59627951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
5963d735920dSNavdeep Parhar 	txsd->m = txp->mb[0];
5964d735920dSNavdeep Parhar 	txsd->desc_used = ndesc;
5965d735920dSNavdeep Parhar 
5966d735920dSNavdeep Parhar 	return (ndesc);
5967d735920dSNavdeep Parhar }
5968d735920dSNavdeep Parhar 
5969d735920dSNavdeep Parhar static u_int
5970d735920dSNavdeep Parhar write_txpkts_vm_wr(struct adapter *sc, struct sge_txq *txq)
5971d735920dSNavdeep Parhar {
5972d735920dSNavdeep Parhar 	const struct txpkts *txp = &txq->txp;
5973d735920dSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
5974d735920dSNavdeep Parhar 	struct fw_eth_tx_pkts_vm_wr *wr;
5975d735920dSNavdeep Parhar 	struct tx_sdesc *txsd;
5976d735920dSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
5977d735920dSNavdeep Parhar 	uint64_t ctrl1;
5978d735920dSNavdeep Parhar 	int ndesc, i;
5979d735920dSNavdeep Parhar 	struct mbuf *m, *last;
5980d735920dSNavdeep Parhar 	void *flitp;
5981d735920dSNavdeep Parhar 
5982d735920dSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
5983d735920dSNavdeep Parhar 	MPASS(txp->npkt > 0);
5984d735920dSNavdeep Parhar 	MPASS(txp->wr_type == 1);	/* VF supports type 1 only */
5985d735920dSNavdeep Parhar 	MPASS(txp->mb[0] != NULL);
5986d735920dSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
5987d735920dSNavdeep Parhar 
5988d735920dSNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
5989d735920dSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_VM_WR));
5990d735920dSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(txp->len16));
5991d735920dSNavdeep Parhar 	wr->r3 = 0;
5992d735920dSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
5993d735920dSNavdeep Parhar 	wr->npkt = txp->npkt;
5994d735920dSNavdeep Parhar 	wr->r4 = 0;
5995d735920dSNavdeep Parhar 	memcpy(&wr->ethmacdst[0], &txp->ethmacdst[0], 16);
5996d735920dSNavdeep Parhar 	flitp = wr + 1;
5997d735920dSNavdeep Parhar 
5998d735920dSNavdeep Parhar 	/*
5999d735920dSNavdeep Parhar 	 * At this point we are 32B into a hardware descriptor.  Each mbuf in
6000d735920dSNavdeep Parhar 	 * the WR will take 32B so we check for the end of the descriptor ring
6001d735920dSNavdeep Parhar 	 * before writing odd mbufs (mb[1], 3, 5, ..)
6002d735920dSNavdeep Parhar 	 */
6003d735920dSNavdeep Parhar 	ndesc = tx_len16_to_desc(txp->len16);
6004d735920dSNavdeep Parhar 	last = NULL;
6005d735920dSNavdeep Parhar 	for (i = 0; i < txp->npkt; i++) {
6006d735920dSNavdeep Parhar 		m = txp->mb[i];
6007d735920dSNavdeep Parhar 		if (i & 1 && (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
6008d735920dSNavdeep Parhar 			flitp = &eq->desc[0];
6009d735920dSNavdeep Parhar 		cpl = flitp;
6010d735920dSNavdeep Parhar 
6011d735920dSNavdeep Parhar 		/* Checksum offload */
6012d735920dSNavdeep Parhar 		ctrl1 = csum_to_ctrl(sc, m);
6013d735920dSNavdeep Parhar 		if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
6014d735920dSNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
6015d735920dSNavdeep Parhar 
6016d735920dSNavdeep Parhar 		/* VLAN tag insertion */
6017d735920dSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
6018d735920dSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
6019d735920dSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
6020d735920dSNavdeep Parhar 			txq->vlan_insertion++;
6021d735920dSNavdeep Parhar 		}
6022d735920dSNavdeep Parhar 
6023d735920dSNavdeep Parhar 		/* CPL header */
6024d735920dSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
6025d735920dSNavdeep Parhar 		cpl->pack = 0;
6026d735920dSNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
6027d735920dSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
6028d735920dSNavdeep Parhar 
6029d735920dSNavdeep Parhar 		flitp = cpl + 1;
6030d735920dSNavdeep Parhar 		MPASS(mbuf_nsegs(m) == 1);
6031d735920dSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), 0);
6032d735920dSNavdeep Parhar 
6033d735920dSNavdeep Parhar 		if (last != NULL)
6034d735920dSNavdeep Parhar 			last->m_nextpkt = m;
6035d735920dSNavdeep Parhar 		last = m;
6036d735920dSNavdeep Parhar 	}
6037d735920dSNavdeep Parhar 
6038d735920dSNavdeep Parhar 	txq->sgl_wrs++;
6039d735920dSNavdeep Parhar 	txq->txpkts1_pkts += txp->npkt;
6040d735920dSNavdeep Parhar 	txq->txpkts1_wrs++;
6041d735920dSNavdeep Parhar 
6042d735920dSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
6043d735920dSNavdeep Parhar 	txsd->m = txp->mb[0];
60447951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
60457951040fSNavdeep Parhar 
60467951040fSNavdeep Parhar 	return (ndesc);
604754e4ee71SNavdeep Parhar }
604854e4ee71SNavdeep Parhar 
604954e4ee71SNavdeep Parhar /*
605054e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
60517951040fSNavdeep Parhar  * add a 0 filled flit at the end.
605254e4ee71SNavdeep Parhar  */
60537951040fSNavdeep Parhar static void
60547951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
605554e4ee71SNavdeep Parhar {
60567951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
60577951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
60587951040fSNavdeep Parhar 	struct sglist_seg *seg;
60597951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
606054e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
60617951040fSNavdeep Parhar 	int i, nflits, nsegs;
606254e4ee71SNavdeep Parhar 
606354e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
606454e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
60657951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
60667951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
606754e4ee71SNavdeep Parhar 
60687951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
60697951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
60707951040fSNavdeep Parhar 	MPASS(nsegs > 0);
60717951040fSNavdeep Parhar 
60727951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
607354e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
60747951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
60757951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
607654e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
607754e4ee71SNavdeep Parhar 
607854e4ee71SNavdeep Parhar 	/*
607954e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
608054e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
608154e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
608254e4ee71SNavdeep Parhar 	 */
608354e4ee71SNavdeep Parhar 
608454e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
60857951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
60867951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
60877951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
608854e4ee71SNavdeep Parhar 	seg++;
608954e4ee71SNavdeep Parhar 
60907951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
609154e4ee71SNavdeep Parhar 
609254e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
609354e4ee71SNavdeep Parhar 
60947951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
60957951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
60967951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
609754e4ee71SNavdeep Parhar 		}
609854e4ee71SNavdeep Parhar 		if (i & 1)
609954e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
61007951040fSNavdeep Parhar 		flitp += nflits;
610154e4ee71SNavdeep Parhar 	} else {
610254e4ee71SNavdeep Parhar 
610354e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
610454e4ee71SNavdeep Parhar 
610554e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
610654e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
61077951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
61087951040fSNavdeep Parhar 			if (flitp == wrap)
610954e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
61107951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
611154e4ee71SNavdeep Parhar 		}
611254e4ee71SNavdeep Parhar 	}
611354e4ee71SNavdeep Parhar 
61147951040fSNavdeep Parhar 	if (nflits & 1) {
61157951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
61167951040fSNavdeep Parhar 		*flitp++ = 0;
61177951040fSNavdeep Parhar 	}
611854e4ee71SNavdeep Parhar 
61197951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
61207951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
612154e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
612254e4ee71SNavdeep Parhar 	else
61237951040fSNavdeep Parhar 		*to = (void *)flitp;
612454e4ee71SNavdeep Parhar }
612554e4ee71SNavdeep Parhar 
612654e4ee71SNavdeep Parhar static inline void
612754e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
612854e4ee71SNavdeep Parhar {
61297951040fSNavdeep Parhar 
61307951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
61317951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
61327951040fSNavdeep Parhar 
61337951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
61347951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
613554e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
613654e4ee71SNavdeep Parhar 		(*to) += len;
613754e4ee71SNavdeep Parhar 	} else {
61387951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
613954e4ee71SNavdeep Parhar 
614054e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
614154e4ee71SNavdeep Parhar 		from += portion;
614254e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
614354e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
614454e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
614554e4ee71SNavdeep Parhar 	}
614654e4ee71SNavdeep Parhar }
614754e4ee71SNavdeep Parhar 
614854e4ee71SNavdeep Parhar static inline void
61497951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
615054e4ee71SNavdeep Parhar {
61517951040fSNavdeep Parhar 	u_int db;
61527951040fSNavdeep Parhar 
61537951040fSNavdeep Parhar 	MPASS(n > 0);
6154d14b0ac1SNavdeep Parhar 
6155d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
61567951040fSNavdeep Parhar 	if (n > 1)
615777ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
6158d14b0ac1SNavdeep Parhar 	wmb();
6159d14b0ac1SNavdeep Parhar 
6160d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
6161d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
61627951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
61637951040fSNavdeep Parhar 		break;
6164d14b0ac1SNavdeep Parhar 
616577ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
6166d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
6167d14b0ac1SNavdeep Parhar 		int i;
6168d14b0ac1SNavdeep Parhar 
6169d14b0ac1SNavdeep Parhar 		/*
6170d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
6171d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
617277ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
6173d14b0ac1SNavdeep Parhar 		 */
61747951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
6175d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
61767951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
6177d14b0ac1SNavdeep Parhar 
6178d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
6179d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
61807951040fSNavdeep Parhar 		i = eq->dbidx;
6181d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
6182d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
6183d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
6184d14b0ac1SNavdeep Parhar 		wmb();
61857951040fSNavdeep Parhar 		break;
6186d14b0ac1SNavdeep Parhar 	}
6187d14b0ac1SNavdeep Parhar 
6188d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
61897951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
6190d14b0ac1SNavdeep Parhar 		wmb();
61917951040fSNavdeep Parhar 		break;
6192d14b0ac1SNavdeep Parhar 
6193d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
6194315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg,
61957951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
61967951040fSNavdeep Parhar 		break;
619754e4ee71SNavdeep Parhar 	}
619854e4ee71SNavdeep Parhar 
61997951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
62007951040fSNavdeep Parhar }
62017951040fSNavdeep Parhar 
62027951040fSNavdeep Parhar static inline u_int
62037951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
620454e4ee71SNavdeep Parhar {
62057951040fSNavdeep Parhar 	uint16_t hw_cidx;
620654e4ee71SNavdeep Parhar 
62077951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
62087951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
62097951040fSNavdeep Parhar }
621054e4ee71SNavdeep Parhar 
62117951040fSNavdeep Parhar static inline u_int
62127951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
62137951040fSNavdeep Parhar {
62147951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
62157951040fSNavdeep Parhar 
62167951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
62177951040fSNavdeep Parhar 	pidx = eq->pidx;
62187951040fSNavdeep Parhar 
62197951040fSNavdeep Parhar 	if (pidx == hw_cidx)
62207951040fSNavdeep Parhar 		return (eq->sidx - 1);
622154e4ee71SNavdeep Parhar 	else
62227951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
62237951040fSNavdeep Parhar }
62247951040fSNavdeep Parhar 
62257951040fSNavdeep Parhar static inline uint16_t
62267951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
62277951040fSNavdeep Parhar {
62287951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
62297951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
62307951040fSNavdeep Parhar 
62317951040fSNavdeep Parhar 	return (be16toh(cidx));
6232e874ff7aSNavdeep Parhar }
623354e4ee71SNavdeep Parhar 
6234e874ff7aSNavdeep Parhar /*
62357951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
6236e874ff7aSNavdeep Parhar  */
62377951040fSNavdeep Parhar static u_int
62387951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
6239e874ff7aSNavdeep Parhar {
6240e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
6241f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
62427951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
624354e4ee71SNavdeep Parhar 
6244733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
62457951040fSNavdeep Parhar 	MPASS(n > 0);
6246e874ff7aSNavdeep Parhar 
62477951040fSNavdeep Parhar 	reclaimed = 0;
62487951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
62497951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
625054e4ee71SNavdeep Parhar 		int ndesc;
62517951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
625254e4ee71SNavdeep Parhar 
6253f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
625454e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
625554e4ee71SNavdeep Parhar 
625654e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
625754e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
625854e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
625954e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
6260dcd50a20SJohn Baldwin 		KASSERT(ndesc != 0,
6261dcd50a20SJohn Baldwin 		    ("%s: descriptor with no credits: cidx %d",
6262dcd50a20SJohn Baldwin 		    __func__, eq->cidx));
626354e4ee71SNavdeep Parhar 
62647951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
62657951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
62667951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
62677951040fSNavdeep Parhar 			m_freem(m);
62687951040fSNavdeep Parhar 		}
626954e4ee71SNavdeep Parhar 		reclaimed += ndesc;
627054e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
62717951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
627254e4ee71SNavdeep Parhar 	}
627354e4ee71SNavdeep Parhar 
627454e4ee71SNavdeep Parhar 	return (reclaimed);
627554e4ee71SNavdeep Parhar }
627654e4ee71SNavdeep Parhar 
627754e4ee71SNavdeep Parhar static void
62787951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
627954e4ee71SNavdeep Parhar {
62807951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
62817951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
628254e4ee71SNavdeep Parhar 
62837951040fSNavdeep Parhar 	do {
62847951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
62857951040fSNavdeep Parhar 			break;
62867951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
62877951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
62887951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
62897951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
62907951040fSNavdeep Parhar 	} while (n > 0);
629154e4ee71SNavdeep Parhar }
629254e4ee71SNavdeep Parhar 
629354e4ee71SNavdeep Parhar static __be64
62947951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
629554e4ee71SNavdeep Parhar {
629654e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
629754e4ee71SNavdeep Parhar 
629854e4ee71SNavdeep Parhar 	switch (idx % 3) {
629954e4ee71SNavdeep Parhar 	case 0: {
6300f078ecf6SWojciech Macek 		uint64_t rc;
630154e4ee71SNavdeep Parhar 
6302f078ecf6SWojciech Macek 		rc = (uint64_t)segs[i].ss_len << 32;
630354e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
6304f078ecf6SWojciech Macek 			rc |= (uint64_t)(segs[i + 1].ss_len);
630554e4ee71SNavdeep Parhar 
6306f078ecf6SWojciech Macek 		return (htobe64(rc));
630754e4ee71SNavdeep Parhar 	}
630854e4ee71SNavdeep Parhar 	case 1:
63097951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
631054e4ee71SNavdeep Parhar 	case 2:
63117951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
631254e4ee71SNavdeep Parhar 	}
631354e4ee71SNavdeep Parhar 
631454e4ee71SNavdeep Parhar 	return (0);
631554e4ee71SNavdeep Parhar }
631654e4ee71SNavdeep Parhar 
631746e1e307SNavdeep Parhar static int
631846e1e307SNavdeep Parhar find_refill_source(struct adapter *sc, int maxp, bool packing)
631954e4ee71SNavdeep Parhar {
632046e1e307SNavdeep Parhar 	int i, zidx = -1;
632146e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
632254e4ee71SNavdeep Parhar 
632346e1e307SNavdeep Parhar 	if (packing) {
632446e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
632546e1e307SNavdeep Parhar 			if (rxb->hwidx2 == -1)
632646e1e307SNavdeep Parhar 				continue;
632746e1e307SNavdeep Parhar 			if (rxb->size1 < PAGE_SIZE &&
632846e1e307SNavdeep Parhar 			    rxb->size1 < largest_rx_cluster)
632946e1e307SNavdeep Parhar 				continue;
633046e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
633138035ed6SNavdeep Parhar 				break;
633246e1e307SNavdeep Parhar 			MPASS(rxb->size1 - rxb->size2 >= CL_METADATA_SIZE);
633346e1e307SNavdeep Parhar 			if (rxb->size2 >= maxp)
633446e1e307SNavdeep Parhar 				return (i);
633546e1e307SNavdeep Parhar 			zidx = i;
633638035ed6SNavdeep Parhar 		}
633738035ed6SNavdeep Parhar 	} else {
633846e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
633946e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1)
634046e1e307SNavdeep Parhar 				continue;
634146e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
634238035ed6SNavdeep Parhar 				break;
634346e1e307SNavdeep Parhar 			if (rxb->size1 >= maxp)
634446e1e307SNavdeep Parhar 				return (i);
634546e1e307SNavdeep Parhar 			zidx = i;
634638035ed6SNavdeep Parhar 		}
634738035ed6SNavdeep Parhar 	}
634838035ed6SNavdeep Parhar 
634946e1e307SNavdeep Parhar 	return (zidx);
635054e4ee71SNavdeep Parhar }
6351ecb79ca4SNavdeep Parhar 
6352733b9277SNavdeep Parhar static void
6353733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
6354ecb79ca4SNavdeep Parhar {
6355733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
6356733b9277SNavdeep Parhar 	FL_LOCK(fl);
6357733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
6358733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
6359733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
6360733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
6361733b9277SNavdeep Parhar 	}
6362733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
6363733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
6364733b9277SNavdeep Parhar }
6365ecb79ca4SNavdeep Parhar 
63667951040fSNavdeep Parhar static void
63677951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
63687951040fSNavdeep Parhar {
63697951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
63707951040fSNavdeep Parhar 
63717951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
63727951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
63737951040fSNavdeep Parhar }
63747951040fSNavdeep Parhar 
63757951040fSNavdeep Parhar static void
63767951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
63777951040fSNavdeep Parhar {
63787951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
63797951040fSNavdeep Parhar 
638043bbae19SNavdeep Parhar 	MPASS(eq->type == EQ_ETH);
63817951040fSNavdeep Parhar 
63827951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
6383d735920dSNavdeep Parhar 	if (mp_ring_is_idle(txq->r))
63847951040fSNavdeep Parhar 		taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
6385d735920dSNavdeep Parhar 	else
6386d735920dSNavdeep Parhar 		mp_ring_check_drainage(txq->r, 64);
63877951040fSNavdeep Parhar }
63887951040fSNavdeep Parhar 
6389733b9277SNavdeep Parhar static int
6390733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
6391733b9277SNavdeep Parhar     struct mbuf *m)
6392733b9277SNavdeep Parhar {
6393733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
6394733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
6395733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
6396733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
6397733b9277SNavdeep Parhar 	struct sge_eq *eq;
63987951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
63997951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
64007951040fSNavdeep Parhar 		&handle_wrq_egr_update};
6401733b9277SNavdeep Parhar 
6402733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
6403733b9277SNavdeep Parhar 	    rss->opcode));
6404733b9277SNavdeep Parhar 
6405ec55567cSJohn Baldwin 	eq = s->eqmap[qid - s->eq_start - s->eq_base];
640643bbae19SNavdeep Parhar 	(*h[eq->type])(sc, eq);
6407ecb79ca4SNavdeep Parhar 
6408ecb79ca4SNavdeep Parhar 	return (0);
6409ecb79ca4SNavdeep Parhar }
6410f7dfe243SNavdeep Parhar 
64110abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
64120abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
64130abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
64140abd31e2SNavdeep Parhar 
6415733b9277SNavdeep Parhar static int
64161b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
641756599263SNavdeep Parhar {
64181b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
641956599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
642056599263SNavdeep Parhar 
6421733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
6422733b9277SNavdeep Parhar 	    rss->opcode));
6423733b9277SNavdeep Parhar 
64240abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
64250abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
64260abd31e2SNavdeep Parhar 
64270abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
6428671bf2b8SNavdeep Parhar 		return (t4_cpl_handler[rss2->opcode](iq, rss2, m));
64290abd31e2SNavdeep Parhar 	}
64300abd31e2SNavdeep Parhar 
6431671bf2b8SNavdeep Parhar 	return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0]));
6432f7dfe243SNavdeep Parhar }
6433af49c942SNavdeep Parhar 
6434069af0ebSJohn Baldwin /**
6435069af0ebSJohn Baldwin  *	t4_handle_wrerr_rpl - process a FW work request error message
6436069af0ebSJohn Baldwin  *	@adap: the adapter
6437069af0ebSJohn Baldwin  *	@rpl: start of the FW message
6438069af0ebSJohn Baldwin  */
6439069af0ebSJohn Baldwin static int
6440069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl)
6441069af0ebSJohn Baldwin {
6442069af0ebSJohn Baldwin 	u8 opcode = *(const u8 *)rpl;
6443069af0ebSJohn Baldwin 	const struct fw_error_cmd *e = (const void *)rpl;
6444069af0ebSJohn Baldwin 	unsigned int i;
6445069af0ebSJohn Baldwin 
6446069af0ebSJohn Baldwin 	if (opcode != FW_ERROR_CMD) {
6447069af0ebSJohn Baldwin 		log(LOG_ERR,
6448069af0ebSJohn Baldwin 		    "%s: Received WRERR_RPL message with opcode %#x\n",
6449069af0ebSJohn Baldwin 		    device_get_nameunit(adap->dev), opcode);
6450069af0ebSJohn Baldwin 		return (EINVAL);
6451069af0ebSJohn Baldwin 	}
6452069af0ebSJohn Baldwin 	log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev),
6453069af0ebSJohn Baldwin 	    G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" :
6454069af0ebSJohn Baldwin 	    "non-fatal");
6455069af0ebSJohn Baldwin 	switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) {
6456069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_EXCEPTION:
6457069af0ebSJohn Baldwin 		log(LOG_ERR, "exception info:\n");
6458069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.exception.info); i++)
6459069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ",
6460069af0ebSJohn Baldwin 			    be32toh(e->u.exception.info[i]));
6461069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6462069af0ebSJohn Baldwin 		break;
6463069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_HWMODULE:
6464069af0ebSJohn Baldwin 		log(LOG_ERR, "HW module regaddr %08x regval %08x\n",
6465069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regaddr),
6466069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regval));
6467069af0ebSJohn Baldwin 		break;
6468069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_WR:
6469069af0ebSJohn Baldwin 		log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n",
6470069af0ebSJohn Baldwin 		    be16toh(e->u.wr.cidx),
6471069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)),
6472069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)),
6473069af0ebSJohn Baldwin 		    be32toh(e->u.wr.eqid));
6474069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.wr.wrhdr); i++)
6475069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ",
6476069af0ebSJohn Baldwin 			    e->u.wr.wrhdr[i]);
6477069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6478069af0ebSJohn Baldwin 		break;
6479069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_ACL:
6480069af0ebSJohn Baldwin 		log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s",
6481069af0ebSJohn Baldwin 		    be16toh(e->u.acl.cidx),
6482069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)),
6483069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)),
6484069af0ebSJohn Baldwin 		    be32toh(e->u.acl.eqid),
6485069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" :
6486069af0ebSJohn Baldwin 		    "MAC");
6487069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.acl.val); i++)
6488069af0ebSJohn Baldwin 			log(LOG_ERR, " %02x", e->u.acl.val[i]);
6489069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
6490069af0ebSJohn Baldwin 		break;
6491069af0ebSJohn Baldwin 	default:
6492069af0ebSJohn Baldwin 		log(LOG_ERR, "type %#x\n",
6493069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type)));
6494069af0ebSJohn Baldwin 		return (EINVAL);
6495069af0ebSJohn Baldwin 	}
6496069af0ebSJohn Baldwin 	return (0);
6497069af0ebSJohn Baldwin }
6498069af0ebSJohn Baldwin 
649946e1e307SNavdeep Parhar static inline bool
650046e1e307SNavdeep Parhar bufidx_used(struct adapter *sc, int idx)
650146e1e307SNavdeep Parhar {
650246e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
650346e1e307SNavdeep Parhar 	int i;
650446e1e307SNavdeep Parhar 
650546e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
650646e1e307SNavdeep Parhar 		if (rxb->size1 > largest_rx_cluster)
650746e1e307SNavdeep Parhar 			continue;
650846e1e307SNavdeep Parhar 		if (rxb->hwidx1 == idx || rxb->hwidx2 == idx)
650946e1e307SNavdeep Parhar 			return (true);
651046e1e307SNavdeep Parhar 	}
651146e1e307SNavdeep Parhar 
651246e1e307SNavdeep Parhar 	return (false);
651346e1e307SNavdeep Parhar }
651446e1e307SNavdeep Parhar 
651538035ed6SNavdeep Parhar static int
651638035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
651738035ed6SNavdeep Parhar {
651846e1e307SNavdeep Parhar 	struct adapter *sc = arg1;
651946e1e307SNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
652038035ed6SNavdeep Parhar 	int i, rc;
652138035ed6SNavdeep Parhar 	struct sbuf sb;
652238035ed6SNavdeep Parhar 	char c;
652338035ed6SNavdeep Parhar 
652446e1e307SNavdeep Parhar 	sbuf_new(&sb, NULL, 128, SBUF_AUTOEXTEND);
652546e1e307SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++) {
652646e1e307SNavdeep Parhar 		if (bufidx_used(sc, i))
652738035ed6SNavdeep Parhar 			c = '*';
652838035ed6SNavdeep Parhar 		else
652938035ed6SNavdeep Parhar 			c = '\0';
653038035ed6SNavdeep Parhar 
653146e1e307SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", sp->sge_fl_buffer_size[i], c);
653238035ed6SNavdeep Parhar 	}
653338035ed6SNavdeep Parhar 	sbuf_trim(&sb);
653438035ed6SNavdeep Parhar 	sbuf_finish(&sb);
653538035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
653638035ed6SNavdeep Parhar 	sbuf_delete(&sb);
653738035ed6SNavdeep Parhar 	return (rc);
653838035ed6SNavdeep Parhar }
653902f972e8SNavdeep Parhar 
6540786099deSNavdeep Parhar #ifdef RATELIMIT
6541ffbb373cSNavdeep Parhar #if defined(INET) || defined(INET6)
6542786099deSNavdeep Parhar /*
6543786099deSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
6544786099deSNavdeep Parhar  */
6545786099deSNavdeep Parhar static inline u_int
6546786099deSNavdeep Parhar txpkt_eo_len16(u_int nsegs, u_int immhdrs, u_int tso)
6547786099deSNavdeep Parhar {
6548786099deSNavdeep Parhar 	u_int n;
6549786099deSNavdeep Parhar 
6550786099deSNavdeep Parhar 	MPASS(immhdrs > 0);
6551786099deSNavdeep Parhar 
6552786099deSNavdeep Parhar 	n = roundup2(sizeof(struct fw_eth_tx_eo_wr) +
6553786099deSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + immhdrs, 16);
6554786099deSNavdeep Parhar 	if (__predict_false(nsegs == 0))
6555786099deSNavdeep Parhar 		goto done;
6556786099deSNavdeep Parhar 
6557786099deSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
6558786099deSNavdeep Parhar 	n += sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
6559786099deSNavdeep Parhar 	if (tso)
6560786099deSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
6561786099deSNavdeep Parhar 
6562786099deSNavdeep Parhar done:
6563786099deSNavdeep Parhar 	return (howmany(n, 16));
6564786099deSNavdeep Parhar }
6565ffbb373cSNavdeep Parhar #endif
6566786099deSNavdeep Parhar 
6567786099deSNavdeep Parhar #define ETID_FLOWC_NPARAMS 6
6568786099deSNavdeep Parhar #define ETID_FLOWC_LEN (roundup2((sizeof(struct fw_flowc_wr) + \
6569786099deSNavdeep Parhar     ETID_FLOWC_NPARAMS * sizeof(struct fw_flowc_mnemval)), 16))
6570786099deSNavdeep Parhar #define ETID_FLOWC_LEN16 (howmany(ETID_FLOWC_LEN, 16))
6571786099deSNavdeep Parhar 
6572786099deSNavdeep Parhar static int
6573e38a50e8SJohn Baldwin send_etid_flowc_wr(struct cxgbe_rate_tag *cst, struct port_info *pi,
6574786099deSNavdeep Parhar     struct vi_info *vi)
6575786099deSNavdeep Parhar {
6576786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6577edb518f4SNavdeep Parhar 	u_int pfvf = pi->adapter->pf << S_FW_VIID_PFN;
6578786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
6579786099deSNavdeep Parhar 
6580786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6581786099deSNavdeep Parhar 	MPASS((cst->flags & (EO_FLOWC_PENDING | EO_FLOWC_RPL_PENDING)) ==
6582786099deSNavdeep Parhar 	    EO_FLOWC_PENDING);
6583786099deSNavdeep Parhar 
6584077ba6a8SJohn Baldwin 	flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLOWC_LEN16, &cookie);
6585786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
6586786099deSNavdeep Parhar 		return (ENOMEM);
6587786099deSNavdeep Parhar 
6588786099deSNavdeep Parhar 	bzero(flowc, ETID_FLOWC_LEN);
6589786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
6590786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(ETID_FLOWC_NPARAMS) | V_FW_WR_COMPL(0));
6591786099deSNavdeep Parhar 	flowc->flowid_len16 = htonl(V_FW_WR_LEN16(ETID_FLOWC_LEN16) |
6592786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6593786099deSNavdeep Parhar 	flowc->mnemval[0].mnemonic = FW_FLOWC_MNEM_PFNVFN;
6594786099deSNavdeep Parhar 	flowc->mnemval[0].val = htobe32(pfvf);
6595786099deSNavdeep Parhar 	flowc->mnemval[1].mnemonic = FW_FLOWC_MNEM_CH;
6596786099deSNavdeep Parhar 	flowc->mnemval[1].val = htobe32(pi->tx_chan);
6597786099deSNavdeep Parhar 	flowc->mnemval[2].mnemonic = FW_FLOWC_MNEM_PORT;
6598786099deSNavdeep Parhar 	flowc->mnemval[2].val = htobe32(pi->tx_chan);
6599786099deSNavdeep Parhar 	flowc->mnemval[3].mnemonic = FW_FLOWC_MNEM_IQID;
6600786099deSNavdeep Parhar 	flowc->mnemval[3].val = htobe32(cst->iqid);
6601786099deSNavdeep Parhar 	flowc->mnemval[4].mnemonic = FW_FLOWC_MNEM_EOSTATE;
6602786099deSNavdeep Parhar 	flowc->mnemval[4].val = htobe32(FW_FLOWC_MNEM_EOSTATE_ESTABLISHED);
6603786099deSNavdeep Parhar 	flowc->mnemval[5].mnemonic = FW_FLOWC_MNEM_SCHEDCLASS;
6604786099deSNavdeep Parhar 	flowc->mnemval[5].val = htobe32(cst->schedcl);
6605786099deSNavdeep Parhar 
6606077ba6a8SJohn Baldwin 	commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie);
6607786099deSNavdeep Parhar 
6608786099deSNavdeep Parhar 	cst->flags &= ~EO_FLOWC_PENDING;
6609786099deSNavdeep Parhar 	cst->flags |= EO_FLOWC_RPL_PENDING;
6610786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLOWC_LEN16);	/* flowc is first WR. */
6611786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLOWC_LEN16;
6612786099deSNavdeep Parhar 
6613786099deSNavdeep Parhar 	return (0);
6614786099deSNavdeep Parhar }
6615786099deSNavdeep Parhar 
6616786099deSNavdeep Parhar #define ETID_FLUSH_LEN16 (howmany(sizeof (struct fw_flowc_wr), 16))
6617786099deSNavdeep Parhar 
6618786099deSNavdeep Parhar void
6619e38a50e8SJohn Baldwin send_etid_flush_wr(struct cxgbe_rate_tag *cst)
6620786099deSNavdeep Parhar {
6621786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
6622786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6623786099deSNavdeep Parhar 
6624786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6625786099deSNavdeep Parhar 
6626077ba6a8SJohn Baldwin 	flowc = start_wrq_wr(&cst->eo_txq->wrq, ETID_FLUSH_LEN16, &cookie);
6627786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
6628786099deSNavdeep Parhar 		CXGBE_UNIMPLEMENTED(__func__);
6629786099deSNavdeep Parhar 
6630786099deSNavdeep Parhar 	bzero(flowc, ETID_FLUSH_LEN16 * 16);
6631786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
6632786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(0) | F_FW_WR_COMPL);
6633786099deSNavdeep Parhar 	flowc->flowid_len16 = htobe32(V_FW_WR_LEN16(ETID_FLUSH_LEN16) |
6634786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6635786099deSNavdeep Parhar 
6636077ba6a8SJohn Baldwin 	commit_wrq_wr(&cst->eo_txq->wrq, flowc, &cookie);
6637786099deSNavdeep Parhar 
6638786099deSNavdeep Parhar 	cst->flags |= EO_FLUSH_RPL_PENDING;
6639786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLUSH_LEN16);
6640786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLUSH_LEN16;
6641786099deSNavdeep Parhar 	cst->ncompl++;
6642786099deSNavdeep Parhar }
6643786099deSNavdeep Parhar 
6644786099deSNavdeep Parhar static void
6645e38a50e8SJohn Baldwin write_ethofld_wr(struct cxgbe_rate_tag *cst, struct fw_eth_tx_eo_wr *wr,
6646786099deSNavdeep Parhar     struct mbuf *m0, int compl)
6647786099deSNavdeep Parhar {
6648786099deSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
6649786099deSNavdeep Parhar 	uint64_t ctrl1;
6650786099deSNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
6651786099deSNavdeep Parhar 	int len16, pktlen, nsegs, immhdrs;
6652786099deSNavdeep Parhar 	uintptr_t p;
6653786099deSNavdeep Parhar 	struct ulptx_sgl *usgl;
6654786099deSNavdeep Parhar 	struct sglist sg;
6655786099deSNavdeep Parhar 	struct sglist_seg segs[38];	/* XXX: find real limit.  XXX: get off the stack */
6656786099deSNavdeep Parhar 
6657786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6658786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
6659786099deSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
6660786099deSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
6661786099deSNavdeep Parhar 	    ("%s: ethofld mbuf %p is missing header lengths", __func__, m0));
6662786099deSNavdeep Parhar 
6663786099deSNavdeep Parhar 	len16 = mbuf_eo_len16(m0);
6664786099deSNavdeep Parhar 	nsegs = mbuf_eo_nsegs(m0);
6665786099deSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
6666786099deSNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
6667786099deSNavdeep Parhar 	if (needs_tso(m0))
6668786099deSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
6669786099deSNavdeep Parhar 	immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen;
6670786099deSNavdeep Parhar 	ctrl += immhdrs;
6671786099deSNavdeep Parhar 
6672786099deSNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_EO_WR) |
6673786099deSNavdeep Parhar 	    V_FW_ETH_TX_EO_WR_IMMDLEN(ctrl) | V_FW_WR_COMPL(!!compl));
6674786099deSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(len16) |
6675786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
6676786099deSNavdeep Parhar 	wr->r3 = 0;
6677a4a4ad2dSNavdeep Parhar 	if (needs_outer_udp_csum(m0)) {
66786933902dSNavdeep Parhar 		wr->u.udpseg.type = FW_ETH_TX_EO_TYPE_UDPSEG;
66796933902dSNavdeep Parhar 		wr->u.udpseg.ethlen = m0->m_pkthdr.l2hlen;
66806933902dSNavdeep Parhar 		wr->u.udpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
66816933902dSNavdeep Parhar 		wr->u.udpseg.udplen = m0->m_pkthdr.l4hlen;
66826933902dSNavdeep Parhar 		wr->u.udpseg.rtplen = 0;
66836933902dSNavdeep Parhar 		wr->u.udpseg.r4 = 0;
66846933902dSNavdeep Parhar 		wr->u.udpseg.mss = htobe16(pktlen - immhdrs);
66856933902dSNavdeep Parhar 		wr->u.udpseg.schedpktsize = wr->u.udpseg.mss;
66866933902dSNavdeep Parhar 		wr->u.udpseg.plen = htobe32(pktlen - immhdrs);
66876933902dSNavdeep Parhar 		cpl = (void *)(wr + 1);
66886933902dSNavdeep Parhar 	} else {
6689a4a4ad2dSNavdeep Parhar 		MPASS(needs_outer_tcp_csum(m0));
6690786099deSNavdeep Parhar 		wr->u.tcpseg.type = FW_ETH_TX_EO_TYPE_TCPSEG;
6691786099deSNavdeep Parhar 		wr->u.tcpseg.ethlen = m0->m_pkthdr.l2hlen;
6692786099deSNavdeep Parhar 		wr->u.tcpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
6693786099deSNavdeep Parhar 		wr->u.tcpseg.tcplen = m0->m_pkthdr.l4hlen;
6694786099deSNavdeep Parhar 		wr->u.tcpseg.tsclk_tsoff = mbuf_eo_tsclk_tsoff(m0);
6695786099deSNavdeep Parhar 		wr->u.tcpseg.r4 = 0;
6696786099deSNavdeep Parhar 		wr->u.tcpseg.r5 = 0;
6697786099deSNavdeep Parhar 		wr->u.tcpseg.plen = htobe32(pktlen - immhdrs);
6698786099deSNavdeep Parhar 
6699786099deSNavdeep Parhar 		if (needs_tso(m0)) {
6700786099deSNavdeep Parhar 			struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
6701786099deSNavdeep Parhar 
6702786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(m0->m_pkthdr.tso_segsz);
6703786099deSNavdeep Parhar 
67046933902dSNavdeep Parhar 			ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
67056933902dSNavdeep Parhar 			    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
6706c0236bd9SNavdeep Parhar 			    V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen -
6707c0236bd9SNavdeep Parhar 				ETHER_HDR_LEN) >> 2) |
67086933902dSNavdeep Parhar 			    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
67096933902dSNavdeep Parhar 			    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
6710786099deSNavdeep Parhar 			if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
6711786099deSNavdeep Parhar 				ctrl |= F_LSO_IPV6;
6712786099deSNavdeep Parhar 			lso->lso_ctrl = htobe32(ctrl);
6713786099deSNavdeep Parhar 			lso->ipid_ofst = htobe16(0);
6714786099deSNavdeep Parhar 			lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
6715786099deSNavdeep Parhar 			lso->seqno_offset = htobe32(0);
6716786099deSNavdeep Parhar 			lso->len = htobe32(pktlen);
6717786099deSNavdeep Parhar 
6718786099deSNavdeep Parhar 			cpl = (void *)(lso + 1);
6719786099deSNavdeep Parhar 		} else {
6720786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(0xffff);
6721786099deSNavdeep Parhar 			cpl = (void *)(wr + 1);
6722786099deSNavdeep Parhar 		}
67236933902dSNavdeep Parhar 	}
6724786099deSNavdeep Parhar 
6725786099deSNavdeep Parhar 	/* Checksum offload must be requested for ethofld. */
6726a4a4ad2dSNavdeep Parhar 	MPASS(needs_outer_l4_csum(m0));
6727c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(cst->adapter, m0);
6728786099deSNavdeep Parhar 
6729786099deSNavdeep Parhar 	/* VLAN tag insertion */
6730786099deSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
6731786099deSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
6732786099deSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
6733786099deSNavdeep Parhar 	}
6734786099deSNavdeep Parhar 
6735786099deSNavdeep Parhar 	/* CPL header */
6736786099deSNavdeep Parhar 	cpl->ctrl0 = cst->ctrl0;
6737786099deSNavdeep Parhar 	cpl->pack = 0;
6738786099deSNavdeep Parhar 	cpl->len = htobe16(pktlen);
6739786099deSNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
6740786099deSNavdeep Parhar 
67416933902dSNavdeep Parhar 	/* Copy Ethernet, IP & TCP/UDP hdrs as immediate data */
6742786099deSNavdeep Parhar 	p = (uintptr_t)(cpl + 1);
6743786099deSNavdeep Parhar 	m_copydata(m0, 0, immhdrs, (void *)p);
6744786099deSNavdeep Parhar 
6745786099deSNavdeep Parhar 	/* SGL */
6746786099deSNavdeep Parhar 	if (nsegs > 0) {
6747786099deSNavdeep Parhar 		int i, pad;
6748786099deSNavdeep Parhar 
6749786099deSNavdeep Parhar 		/* zero-pad upto next 16Byte boundary, if not 16Byte aligned */
6750786099deSNavdeep Parhar 		p += immhdrs;
6751786099deSNavdeep Parhar 		pad = 16 - (immhdrs & 0xf);
6752786099deSNavdeep Parhar 		bzero((void *)p, pad);
6753786099deSNavdeep Parhar 
6754786099deSNavdeep Parhar 		usgl = (void *)(p + pad);
6755786099deSNavdeep Parhar 		usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
6756786099deSNavdeep Parhar 		    V_ULPTX_NSGE(nsegs));
6757786099deSNavdeep Parhar 
6758786099deSNavdeep Parhar 		sglist_init(&sg, nitems(segs), segs);
6759786099deSNavdeep Parhar 		for (; m0 != NULL; m0 = m0->m_next) {
6760786099deSNavdeep Parhar 			if (__predict_false(m0->m_len == 0))
6761786099deSNavdeep Parhar 				continue;
6762786099deSNavdeep Parhar 			if (immhdrs >= m0->m_len) {
6763786099deSNavdeep Parhar 				immhdrs -= m0->m_len;
6764786099deSNavdeep Parhar 				continue;
6765786099deSNavdeep Parhar 			}
67666edfd179SGleb Smirnoff 			if (m0->m_flags & M_EXTPG)
676749b6b60eSGleb Smirnoff 				sglist_append_mbuf_epg(&sg, m0,
676849b6b60eSGleb Smirnoff 				    mtod(m0, vm_offset_t), m0->m_len);
676949b6b60eSGleb Smirnoff                         else
6770786099deSNavdeep Parhar 				sglist_append(&sg, mtod(m0, char *) + immhdrs,
6771786099deSNavdeep Parhar 				    m0->m_len - immhdrs);
6772786099deSNavdeep Parhar 			immhdrs = 0;
6773786099deSNavdeep Parhar 		}
6774786099deSNavdeep Parhar 		MPASS(sg.sg_nseg == nsegs);
6775786099deSNavdeep Parhar 
6776786099deSNavdeep Parhar 		/*
6777786099deSNavdeep Parhar 		 * Zero pad last 8B in case the WR doesn't end on a 16B
6778786099deSNavdeep Parhar 		 * boundary.
6779786099deSNavdeep Parhar 		 */
6780786099deSNavdeep Parhar 		*(uint64_t *)((char *)wr + len16 * 16 - 8) = 0;
6781786099deSNavdeep Parhar 
6782786099deSNavdeep Parhar 		usgl->len0 = htobe32(segs[0].ss_len);
6783786099deSNavdeep Parhar 		usgl->addr0 = htobe64(segs[0].ss_paddr);
6784786099deSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++) {
6785786099deSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(segs[i + 1].ss_len);
6786786099deSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(segs[i + 1].ss_paddr);
6787786099deSNavdeep Parhar 		}
6788786099deSNavdeep Parhar 		if (i & 1)
6789786099deSNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
6790786099deSNavdeep Parhar 	}
6791786099deSNavdeep Parhar 
6792786099deSNavdeep Parhar }
6793786099deSNavdeep Parhar 
6794786099deSNavdeep Parhar static void
6795e38a50e8SJohn Baldwin ethofld_tx(struct cxgbe_rate_tag *cst)
6796786099deSNavdeep Parhar {
6797786099deSNavdeep Parhar 	struct mbuf *m;
6798786099deSNavdeep Parhar 	struct wrq_cookie cookie;
6799786099deSNavdeep Parhar 	int next_credits, compl;
6800786099deSNavdeep Parhar 	struct fw_eth_tx_eo_wr *wr;
6801786099deSNavdeep Parhar 
6802786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
6803786099deSNavdeep Parhar 
6804786099deSNavdeep Parhar 	while ((m = mbufq_first(&cst->pending_tx)) != NULL) {
6805786099deSNavdeep Parhar 		M_ASSERTPKTHDR(m);
6806786099deSNavdeep Parhar 
6807786099deSNavdeep Parhar 		/* How many len16 credits do we need to send this mbuf. */
6808786099deSNavdeep Parhar 		next_credits = mbuf_eo_len16(m);
6809786099deSNavdeep Parhar 		MPASS(next_credits > 0);
6810786099deSNavdeep Parhar 		if (next_credits > cst->tx_credits) {
6811786099deSNavdeep Parhar 			/*
6812786099deSNavdeep Parhar 			 * Tx will make progress eventually because there is at
6813786099deSNavdeep Parhar 			 * least one outstanding fw4_ack that will return
6814786099deSNavdeep Parhar 			 * credits and kick the tx.
6815786099deSNavdeep Parhar 			 */
6816786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
6817786099deSNavdeep Parhar 			return;
6818786099deSNavdeep Parhar 		}
6819077ba6a8SJohn Baldwin 		wr = start_wrq_wr(&cst->eo_txq->wrq, next_credits, &cookie);
6820786099deSNavdeep Parhar 		if (__predict_false(wr == NULL)) {
6821786099deSNavdeep Parhar 			/* XXX: wishful thinking, not a real assertion. */
6822786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
6823786099deSNavdeep Parhar 			return;
6824786099deSNavdeep Parhar 		}
6825786099deSNavdeep Parhar 		cst->tx_credits -= next_credits;
6826786099deSNavdeep Parhar 		cst->tx_nocompl += next_credits;
6827786099deSNavdeep Parhar 		compl = cst->ncompl == 0 || cst->tx_nocompl >= cst->tx_total / 2;
682856fb710fSJohn Baldwin 		ETHER_BPF_MTAP(cst->com.ifp, m);
6829786099deSNavdeep Parhar 		write_ethofld_wr(cst, wr, m, compl);
6830077ba6a8SJohn Baldwin 		commit_wrq_wr(&cst->eo_txq->wrq, wr, &cookie);
6831786099deSNavdeep Parhar 		if (compl) {
6832786099deSNavdeep Parhar 			cst->ncompl++;
6833786099deSNavdeep Parhar 			cst->tx_nocompl	= 0;
6834786099deSNavdeep Parhar 		}
6835786099deSNavdeep Parhar 		(void) mbufq_dequeue(&cst->pending_tx);
6836fb3bc596SJohn Baldwin 
6837fb3bc596SJohn Baldwin 		/*
6838fb3bc596SJohn Baldwin 		 * Drop the mbuf's reference on the tag now rather
6839fb3bc596SJohn Baldwin 		 * than waiting until m_freem().  This ensures that
6840e38a50e8SJohn Baldwin 		 * cxgbe_rate_tag_free gets called when the inp drops
6841fb3bc596SJohn Baldwin 		 * its reference on the tag and there are no more
6842fb3bc596SJohn Baldwin 		 * mbufs in the pending_tx queue and can flush any
6843fb3bc596SJohn Baldwin 		 * pending requests.  Otherwise if the last mbuf
6844fb3bc596SJohn Baldwin 		 * doesn't request a completion the etid will never be
6845fb3bc596SJohn Baldwin 		 * released.
6846fb3bc596SJohn Baldwin 		 */
6847fb3bc596SJohn Baldwin 		m->m_pkthdr.snd_tag = NULL;
6848fb3bc596SJohn Baldwin 		m->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
684956fb710fSJohn Baldwin 		m_snd_tag_rele(&cst->com);
6850fb3bc596SJohn Baldwin 
6851786099deSNavdeep Parhar 		mbufq_enqueue(&cst->pending_fwack, m);
6852786099deSNavdeep Parhar 	}
6853786099deSNavdeep Parhar }
6854786099deSNavdeep Parhar 
6855*8afd23deSJohn Baldwin static int
6856786099deSNavdeep Parhar ethofld_transmit(struct ifnet *ifp, struct mbuf *m0)
6857786099deSNavdeep Parhar {
6858e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
6859786099deSNavdeep Parhar 	int rc;
6860786099deSNavdeep Parhar 
6861786099deSNavdeep Parhar 	MPASS(m0->m_nextpkt == NULL);
6862fb3bc596SJohn Baldwin 	MPASS(m0->m_pkthdr.csum_flags & CSUM_SND_TAG);
6863786099deSNavdeep Parhar 	MPASS(m0->m_pkthdr.snd_tag != NULL);
6864e38a50e8SJohn Baldwin 	cst = mst_to_crt(m0->m_pkthdr.snd_tag);
6865786099deSNavdeep Parhar 
6866786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6867786099deSNavdeep Parhar 	MPASS(cst->flags & EO_SND_TAG_REF);
6868786099deSNavdeep Parhar 
6869786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_PENDING)) {
6870786099deSNavdeep Parhar 		struct vi_info *vi = ifp->if_softc;
6871786099deSNavdeep Parhar 		struct port_info *pi = vi->pi;
6872786099deSNavdeep Parhar 		struct adapter *sc = pi->adapter;
6873786099deSNavdeep Parhar 		const uint32_t rss_mask = vi->rss_size - 1;
6874786099deSNavdeep Parhar 		uint32_t rss_hash;
6875786099deSNavdeep Parhar 
6876786099deSNavdeep Parhar 		cst->eo_txq = &sc->sge.ofld_txq[vi->first_ofld_txq];
6877786099deSNavdeep Parhar 		if (M_HASHTYPE_ISHASH(m0))
6878786099deSNavdeep Parhar 			rss_hash = m0->m_pkthdr.flowid;
6879786099deSNavdeep Parhar 		else
6880786099deSNavdeep Parhar 			rss_hash = arc4random();
6881786099deSNavdeep Parhar 		/* We assume RSS hashing */
6882786099deSNavdeep Parhar 		cst->iqid = vi->rss[rss_hash & rss_mask];
6883786099deSNavdeep Parhar 		cst->eo_txq += rss_hash % vi->nofldtxq;
6884786099deSNavdeep Parhar 		rc = send_etid_flowc_wr(cst, pi, vi);
6885786099deSNavdeep Parhar 		if (rc != 0)
6886786099deSNavdeep Parhar 			goto done;
6887786099deSNavdeep Parhar 	}
6888786099deSNavdeep Parhar 
6889786099deSNavdeep Parhar 	if (__predict_false(cst->plen + m0->m_pkthdr.len > eo_max_backlog)) {
6890786099deSNavdeep Parhar 		rc = ENOBUFS;
6891786099deSNavdeep Parhar 		goto done;
6892786099deSNavdeep Parhar 	}
6893786099deSNavdeep Parhar 
6894786099deSNavdeep Parhar 	mbufq_enqueue(&cst->pending_tx, m0);
6895786099deSNavdeep Parhar 	cst->plen += m0->m_pkthdr.len;
6896786099deSNavdeep Parhar 
6897fb3bc596SJohn Baldwin 	/*
6898fb3bc596SJohn Baldwin 	 * Hold an extra reference on the tag while generating work
6899fb3bc596SJohn Baldwin 	 * requests to ensure that we don't try to free the tag during
6900fb3bc596SJohn Baldwin 	 * ethofld_tx() in case we are sending the final mbuf after
6901fb3bc596SJohn Baldwin 	 * the inp was freed.
6902fb3bc596SJohn Baldwin 	 */
690356fb710fSJohn Baldwin 	m_snd_tag_ref(&cst->com);
6904786099deSNavdeep Parhar 	ethofld_tx(cst);
6905fb3bc596SJohn Baldwin 	mtx_unlock(&cst->lock);
690656fb710fSJohn Baldwin 	m_snd_tag_rele(&cst->com);
6907fb3bc596SJohn Baldwin 	return (0);
6908fb3bc596SJohn Baldwin 
6909786099deSNavdeep Parhar done:
6910786099deSNavdeep Parhar 	mtx_unlock(&cst->lock);
6911786099deSNavdeep Parhar 	return (rc);
6912786099deSNavdeep Parhar }
6913786099deSNavdeep Parhar 
6914786099deSNavdeep Parhar static int
6915786099deSNavdeep Parhar ethofld_fw4_ack(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
6916786099deSNavdeep Parhar {
6917786099deSNavdeep Parhar 	struct adapter *sc = iq->adapter;
6918786099deSNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
6919786099deSNavdeep Parhar 	struct mbuf *m;
6920786099deSNavdeep Parhar 	u_int etid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
6921e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
6922786099deSNavdeep Parhar 	uint8_t credits = cpl->credits;
6923786099deSNavdeep Parhar 
6924786099deSNavdeep Parhar 	cst = lookup_etid(sc, etid);
6925786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
6926786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_RPL_PENDING)) {
6927786099deSNavdeep Parhar 		MPASS(credits >= ETID_FLOWC_LEN16);
6928786099deSNavdeep Parhar 		credits -= ETID_FLOWC_LEN16;
6929786099deSNavdeep Parhar 		cst->flags &= ~EO_FLOWC_RPL_PENDING;
6930786099deSNavdeep Parhar 	}
6931786099deSNavdeep Parhar 
6932786099deSNavdeep Parhar 	KASSERT(cst->ncompl > 0,
6933786099deSNavdeep Parhar 	    ("%s: etid %u (%p) wasn't expecting completion.",
6934786099deSNavdeep Parhar 	    __func__, etid, cst));
6935786099deSNavdeep Parhar 	cst->ncompl--;
6936786099deSNavdeep Parhar 
6937786099deSNavdeep Parhar 	while (credits > 0) {
6938786099deSNavdeep Parhar 		m = mbufq_dequeue(&cst->pending_fwack);
6939786099deSNavdeep Parhar 		if (__predict_false(m == NULL)) {
6940786099deSNavdeep Parhar 			/*
6941786099deSNavdeep Parhar 			 * The remaining credits are for the final flush that
6942786099deSNavdeep Parhar 			 * was issued when the tag was freed by the kernel.
6943786099deSNavdeep Parhar 			 */
6944786099deSNavdeep Parhar 			MPASS((cst->flags &
6945786099deSNavdeep Parhar 			    (EO_FLUSH_RPL_PENDING | EO_SND_TAG_REF)) ==
6946786099deSNavdeep Parhar 			    EO_FLUSH_RPL_PENDING);
6947786099deSNavdeep Parhar 			MPASS(credits == ETID_FLUSH_LEN16);
6948786099deSNavdeep Parhar 			MPASS(cst->tx_credits + cpl->credits == cst->tx_total);
6949786099deSNavdeep Parhar 			MPASS(cst->ncompl == 0);
6950786099deSNavdeep Parhar 
6951786099deSNavdeep Parhar 			cst->flags &= ~EO_FLUSH_RPL_PENDING;
6952786099deSNavdeep Parhar 			cst->tx_credits += cpl->credits;
6953e38a50e8SJohn Baldwin 			cxgbe_rate_tag_free_locked(cst);
6954786099deSNavdeep Parhar 			return (0);	/* cst is gone. */
6955786099deSNavdeep Parhar 		}
6956786099deSNavdeep Parhar 		KASSERT(m != NULL,
6957786099deSNavdeep Parhar 		    ("%s: too many credits (%u, %u)", __func__, cpl->credits,
6958786099deSNavdeep Parhar 		    credits));
6959786099deSNavdeep Parhar 		KASSERT(credits >= mbuf_eo_len16(m),
6960786099deSNavdeep Parhar 		    ("%s: too few credits (%u, %u, %u)", __func__,
6961786099deSNavdeep Parhar 		    cpl->credits, credits, mbuf_eo_len16(m)));
6962786099deSNavdeep Parhar 		credits -= mbuf_eo_len16(m);
6963786099deSNavdeep Parhar 		cst->plen -= m->m_pkthdr.len;
6964786099deSNavdeep Parhar 		m_freem(m);
6965786099deSNavdeep Parhar 	}
6966786099deSNavdeep Parhar 
6967786099deSNavdeep Parhar 	cst->tx_credits += cpl->credits;
6968786099deSNavdeep Parhar 	MPASS(cst->tx_credits <= cst->tx_total);
6969786099deSNavdeep Parhar 
6970fb3bc596SJohn Baldwin 	if (cst->flags & EO_SND_TAG_REF) {
6971fb3bc596SJohn Baldwin 		/*
6972fb3bc596SJohn Baldwin 		 * As with ethofld_transmit(), hold an extra reference
6973fb3bc596SJohn Baldwin 		 * so that the tag is stable across ethold_tx().
6974fb3bc596SJohn Baldwin 		 */
697556fb710fSJohn Baldwin 		m_snd_tag_ref(&cst->com);
6976786099deSNavdeep Parhar 		m = mbufq_first(&cst->pending_tx);
6977786099deSNavdeep Parhar 		if (m != NULL && cst->tx_credits >= mbuf_eo_len16(m))
6978786099deSNavdeep Parhar 			ethofld_tx(cst);
6979786099deSNavdeep Parhar 		mtx_unlock(&cst->lock);
698056fb710fSJohn Baldwin 		m_snd_tag_rele(&cst->com);
6981fb3bc596SJohn Baldwin 	} else {
6982fb3bc596SJohn Baldwin 		/*
6983fb3bc596SJohn Baldwin 		 * There shouldn't be any pending packets if the tag
6984fb3bc596SJohn Baldwin 		 * was freed by the kernel since any pending packet
6985fb3bc596SJohn Baldwin 		 * should hold a reference to the tag.
6986fb3bc596SJohn Baldwin 		 */
6987fb3bc596SJohn Baldwin 		MPASS(mbufq_first(&cst->pending_tx) == NULL);
6988fb3bc596SJohn Baldwin 		mtx_unlock(&cst->lock);
6989fb3bc596SJohn Baldwin 	}
6990786099deSNavdeep Parhar 
6991786099deSNavdeep Parhar 	return (0);
6992786099deSNavdeep Parhar }
6993786099deSNavdeep Parhar #endif
6994