154e4ee71SNavdeep Parhar /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 454e4ee71SNavdeep Parhar * Copyright (c) 2011 Chelsio Communications, Inc. 554e4ee71SNavdeep Parhar * All rights reserved. 654e4ee71SNavdeep Parhar * Written by: Navdeep Parhar <np@FreeBSD.org> 754e4ee71SNavdeep Parhar * 854e4ee71SNavdeep Parhar * Redistribution and use in source and binary forms, with or without 954e4ee71SNavdeep Parhar * modification, are permitted provided that the following conditions 1054e4ee71SNavdeep Parhar * are met: 1154e4ee71SNavdeep Parhar * 1. Redistributions of source code must retain the above copyright 1254e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer. 1354e4ee71SNavdeep Parhar * 2. Redistributions in binary form must reproduce the above copyright 1454e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer in the 1554e4ee71SNavdeep Parhar * documentation and/or other materials provided with the distribution. 1654e4ee71SNavdeep Parhar * 1754e4ee71SNavdeep Parhar * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1854e4ee71SNavdeep Parhar * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1954e4ee71SNavdeep Parhar * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2054e4ee71SNavdeep Parhar * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2154e4ee71SNavdeep Parhar * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2254e4ee71SNavdeep Parhar * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2354e4ee71SNavdeep Parhar * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2454e4ee71SNavdeep Parhar * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2554e4ee71SNavdeep Parhar * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2654e4ee71SNavdeep Parhar * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2754e4ee71SNavdeep Parhar * SUCH DAMAGE. 2854e4ee71SNavdeep Parhar */ 2954e4ee71SNavdeep Parhar 3054e4ee71SNavdeep Parhar #include <sys/cdefs.h> 3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$"); 3254e4ee71SNavdeep Parhar 3354e4ee71SNavdeep Parhar #include "opt_inet.h" 34a1ea9a82SNavdeep Parhar #include "opt_inet6.h" 3554e4ee71SNavdeep Parhar 3654e4ee71SNavdeep Parhar #include <sys/types.h> 37c3322cb9SGleb Smirnoff #include <sys/eventhandler.h> 3854e4ee71SNavdeep Parhar #include <sys/mbuf.h> 3954e4ee71SNavdeep Parhar #include <sys/socket.h> 4054e4ee71SNavdeep Parhar #include <sys/kernel.h> 41ecb79ca4SNavdeep Parhar #include <sys/malloc.h> 42ecb79ca4SNavdeep Parhar #include <sys/queue.h> 4338035ed6SNavdeep Parhar #include <sys/sbuf.h> 44ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h> 45480e603cSNavdeep Parhar #include <sys/time.h> 467951040fSNavdeep Parhar #include <sys/sglist.h> 4754e4ee71SNavdeep Parhar #include <sys/sysctl.h> 48733b9277SNavdeep Parhar #include <sys/smp.h> 4982eff304SNavdeep Parhar #include <sys/counter.h> 5054e4ee71SNavdeep Parhar #include <net/bpf.h> 5154e4ee71SNavdeep Parhar #include <net/ethernet.h> 5254e4ee71SNavdeep Parhar #include <net/if.h> 5354e4ee71SNavdeep Parhar #include <net/if_vlan_var.h> 5454e4ee71SNavdeep Parhar #include <netinet/in.h> 5554e4ee71SNavdeep Parhar #include <netinet/ip.h> 56a1ea9a82SNavdeep Parhar #include <netinet/ip6.h> 5754e4ee71SNavdeep Parhar #include <netinet/tcp.h> 586af45170SJohn Baldwin #include <machine/in_cksum.h> 5964db8966SDimitry Andric #include <machine/md_var.h> 6038035ed6SNavdeep Parhar #include <vm/vm.h> 6138035ed6SNavdeep Parhar #include <vm/pmap.h> 62298d969cSNavdeep Parhar #ifdef DEV_NETMAP 63298d969cSNavdeep Parhar #include <machine/bus.h> 64298d969cSNavdeep Parhar #include <sys/selinfo.h> 65298d969cSNavdeep Parhar #include <net/if_var.h> 66298d969cSNavdeep Parhar #include <net/netmap.h> 67298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h> 68298d969cSNavdeep Parhar #endif 6954e4ee71SNavdeep Parhar 7054e4ee71SNavdeep Parhar #include "common/common.h" 7154e4ee71SNavdeep Parhar #include "common/t4_regs.h" 7254e4ee71SNavdeep Parhar #include "common/t4_regs_values.h" 7354e4ee71SNavdeep Parhar #include "common/t4_msg.h" 74671bf2b8SNavdeep Parhar #include "t4_l2t.h" 757951040fSNavdeep Parhar #include "t4_mp_ring.h" 7654e4ee71SNavdeep Parhar 77d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 78d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8) 79d14b0ac1SNavdeep Parhar #else 80d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE 81d14b0ac1SNavdeep Parhar #endif 82d14b0ac1SNavdeep Parhar 839fb8886bSNavdeep Parhar /* 849fb8886bSNavdeep Parhar * Ethernet frames are DMA'd at this byte offset into the freelist buffer. 859fb8886bSNavdeep Parhar * 0-7 are valid values. 869fb8886bSNavdeep Parhar */ 8729c229e9SJohn Baldwin static int fl_pktshift = 2; 889fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift); 8954e4ee71SNavdeep Parhar 909fb8886bSNavdeep Parhar /* 919fb8886bSNavdeep Parhar * Pad ethernet payload up to this boundary. 929fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 931458bff9SNavdeep Parhar * 0: disable padding. 941458bff9SNavdeep Parhar * Any power of 2 from 32 to 4096 (both inclusive) is also a valid value. 959fb8886bSNavdeep Parhar */ 96298d969cSNavdeep Parhar int fl_pad = -1; 979fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad); 989fb8886bSNavdeep Parhar 999fb8886bSNavdeep Parhar /* 1009fb8886bSNavdeep Parhar * Status page length. 1019fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 1029fb8886bSNavdeep Parhar * 64 or 128 are the only other valid values. 1039fb8886bSNavdeep Parhar */ 10429c229e9SJohn Baldwin static int spg_len = -1; 1059fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len); 1069fb8886bSNavdeep Parhar 1079fb8886bSNavdeep Parhar /* 1089fb8886bSNavdeep Parhar * Congestion drops. 1099fb8886bSNavdeep Parhar * -1: no congestion feedback (not recommended). 1109fb8886bSNavdeep Parhar * 0: backpressure the channel instead of dropping packets right away. 1119fb8886bSNavdeep Parhar * 1: no backpressure, drop packets for the congested queue immediately. 1129fb8886bSNavdeep Parhar */ 1139fb8886bSNavdeep Parhar static int cong_drop = 0; 1149fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop); 11554e4ee71SNavdeep Parhar 1161458bff9SNavdeep Parhar /* 1171458bff9SNavdeep Parhar * Deliver multiple frames in the same free list buffer if they fit. 1181458bff9SNavdeep Parhar * -1: let the driver decide whether to enable buffer packing or not. 1191458bff9SNavdeep Parhar * 0: disable buffer packing. 1201458bff9SNavdeep Parhar * 1: enable buffer packing. 1211458bff9SNavdeep Parhar */ 1221458bff9SNavdeep Parhar static int buffer_packing = -1; 1231458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.buffer_packing", &buffer_packing); 1241458bff9SNavdeep Parhar 1251458bff9SNavdeep Parhar /* 1261458bff9SNavdeep Parhar * Start next frame in a packed buffer at this boundary. 1271458bff9SNavdeep Parhar * -1: driver should figure out a good value. 128e3207e19SNavdeep Parhar * T4: driver will ignore this and use the same value as fl_pad above. 129e3207e19SNavdeep Parhar * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value. 1301458bff9SNavdeep Parhar */ 1311458bff9SNavdeep Parhar static int fl_pack = -1; 1321458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pack", &fl_pack); 1331458bff9SNavdeep Parhar 13438035ed6SNavdeep Parhar /* 13538035ed6SNavdeep Parhar * Allow the driver to create mbuf(s) in a cluster allocated for rx. 13638035ed6SNavdeep Parhar * 0: never; always allocate mbufs from the zone_mbuf UMA zone. 13738035ed6SNavdeep Parhar * 1: ok to create mbuf(s) within a cluster if there is room. 13838035ed6SNavdeep Parhar */ 13938035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1; 14038035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.allow_mbufs_in_cluster", &allow_mbufs_in_cluster); 14138035ed6SNavdeep Parhar 14238035ed6SNavdeep Parhar /* 14338035ed6SNavdeep Parhar * Largest rx cluster size that the driver is allowed to allocate. 14438035ed6SNavdeep Parhar */ 14538035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES; 14638035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.largest_rx_cluster", &largest_rx_cluster); 14738035ed6SNavdeep Parhar 14838035ed6SNavdeep Parhar /* 14938035ed6SNavdeep Parhar * Size of cluster allocation that's most likely to succeed. The driver will 15038035ed6SNavdeep Parhar * fall back to this size if it fails to allocate clusters larger than this. 15138035ed6SNavdeep Parhar */ 15238035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE; 15338035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.safest_rx_cluster", &safest_rx_cluster); 15438035ed6SNavdeep Parhar 155d491f8caSNavdeep Parhar /* 156d491f8caSNavdeep Parhar * The interrupt holdoff timers are multiplied by this value on T6+. 157d491f8caSNavdeep Parhar * 1 and 3-17 (both inclusive) are legal values. 158d491f8caSNavdeep Parhar */ 159d491f8caSNavdeep Parhar static int tscale = 1; 160d491f8caSNavdeep Parhar TUNABLE_INT("hw.cxgbe.tscale", &tscale); 161d491f8caSNavdeep Parhar 16246f48ee5SNavdeep Parhar /* 16346f48ee5SNavdeep Parhar * Number of LRO entries in the lro_ctrl structure per rx queue. 16446f48ee5SNavdeep Parhar */ 16546f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES; 16646f48ee5SNavdeep Parhar TUNABLE_INT("hw.cxgbe.lro_entries", &lro_entries); 16746f48ee5SNavdeep Parhar 16846f48ee5SNavdeep Parhar /* 16946f48ee5SNavdeep Parhar * This enables presorting of frames before they're fed into tcp_lro_rx. 17046f48ee5SNavdeep Parhar */ 17146f48ee5SNavdeep Parhar static int lro_mbufs = 0; 17246f48ee5SNavdeep Parhar TUNABLE_INT("hw.cxgbe.lro_mbufs", &lro_mbufs); 17346f48ee5SNavdeep Parhar 17454e4ee71SNavdeep Parhar struct txpkts { 1757951040fSNavdeep Parhar u_int wr_type; /* type 0 or type 1 */ 1767951040fSNavdeep Parhar u_int npkt; /* # of packets in this work request */ 1777951040fSNavdeep Parhar u_int plen; /* total payload (sum of all packets) */ 1787951040fSNavdeep Parhar u_int len16; /* # of 16B pieces used by this work request */ 17954e4ee71SNavdeep Parhar }; 18054e4ee71SNavdeep Parhar 18154e4ee71SNavdeep Parhar /* A packet's SGL. This + m_pkthdr has all info needed for tx */ 18254e4ee71SNavdeep Parhar struct sgl { 1837951040fSNavdeep Parhar struct sglist sg; 1847951040fSNavdeep Parhar struct sglist_seg seg[TX_SGL_SEGS]; 18554e4ee71SNavdeep Parhar }; 18654e4ee71SNavdeep Parhar 187733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int); 1884d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t); 189733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *); 190b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int); 191e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *); 19290e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t, 19390e7434aSNavdeep Parhar uint16_t, char *); 19454e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *, 19554e4ee71SNavdeep Parhar bus_addr_t *, void **); 19654e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t, 19754e4ee71SNavdeep Parhar void *); 198fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *, 199bc14b14dSNavdeep Parhar int, int); 200fe2ebb76SJohn Baldwin static int free_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *); 201348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *, 202348694daSNavdeep Parhar struct sge_iq *); 203aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *, 204aa93b99aSNavdeep Parhar struct sysctl_oid *, struct sge_fl *); 205733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *); 206733b9277SNavdeep Parhar static int free_fwq(struct adapter *); 207733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *); 208733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *); 209fe2ebb76SJohn Baldwin static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int, 210733b9277SNavdeep Parhar struct sysctl_oid *); 211fe2ebb76SJohn Baldwin static int free_rxq(struct vi_info *, struct sge_rxq *); 21209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 213fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int, 214733b9277SNavdeep Parhar struct sysctl_oid *); 215fe2ebb76SJohn Baldwin static int free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *); 216733b9277SNavdeep Parhar #endif 217298d969cSNavdeep Parhar #ifdef DEV_NETMAP 218fe2ebb76SJohn Baldwin static int alloc_nm_rxq(struct vi_info *, struct sge_nm_rxq *, int, int, 219298d969cSNavdeep Parhar struct sysctl_oid *); 220fe2ebb76SJohn Baldwin static int free_nm_rxq(struct vi_info *, struct sge_nm_rxq *); 221fe2ebb76SJohn Baldwin static int alloc_nm_txq(struct vi_info *, struct sge_nm_txq *, int, int, 222298d969cSNavdeep Parhar struct sysctl_oid *); 223fe2ebb76SJohn Baldwin static int free_nm_txq(struct vi_info *, struct sge_nm_txq *); 224298d969cSNavdeep Parhar #endif 225733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *); 226fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 22709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 228fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 229733b9277SNavdeep Parhar #endif 230fe2ebb76SJohn Baldwin static int alloc_eq(struct adapter *, struct vi_info *, struct sge_eq *); 231733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *); 232fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *, 233733b9277SNavdeep Parhar struct sysctl_oid *); 234733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *); 235fe2ebb76SJohn Baldwin static int alloc_txq(struct vi_info *, struct sge_txq *, int, 236733b9277SNavdeep Parhar struct sysctl_oid *); 237fe2ebb76SJohn Baldwin static int free_txq(struct vi_info *, struct sge_txq *); 23854e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int); 23954e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *); 240733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int); 241733b9277SNavdeep Parhar static void refill_sfl(void *); 24254e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *); 2431458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *); 24438035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int); 24538035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *); 246733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *); 24754e4ee71SNavdeep Parhar 2487951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *); 2497951040fSNavdeep Parhar static inline u_int txpkt_len16(u_int, u_int); 2506af45170SJohn Baldwin static inline u_int txpkt_vm_len16(u_int, u_int); 2517951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int); 2527951040fSNavdeep Parhar static inline u_int txpkts1_len16(void); 2537951040fSNavdeep Parhar static u_int write_txpkt_wr(struct sge_txq *, struct fw_eth_tx_pkt_wr *, 2547951040fSNavdeep Parhar struct mbuf *, u_int); 255472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *, 256472a6004SNavdeep Parhar struct fw_eth_tx_pkt_vm_wr *, struct mbuf *, u_int); 2577951040fSNavdeep Parhar static int try_txpkts(struct mbuf *, struct mbuf *, struct txpkts *, u_int); 2587951040fSNavdeep Parhar static int add_to_txpkts(struct mbuf *, struct txpkts *, u_int); 2597951040fSNavdeep Parhar static u_int write_txpkts_wr(struct sge_txq *, struct fw_eth_tx_pkts_wr *, 2607951040fSNavdeep Parhar struct mbuf *, const struct txpkts *, u_int); 2617951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int); 26254e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int); 2637951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int); 2647951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *); 2657951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *); 2667951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *); 2677951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int); 2687951040fSNavdeep Parhar static void tx_reclaim(void *, int); 2697951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int); 270733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *, 271733b9277SNavdeep Parhar struct mbuf *); 2721b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *, 273733b9277SNavdeep Parhar struct mbuf *); 274069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *); 2757951040fSNavdeep Parhar static void wrq_tx_drain(void *, int); 2767951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *); 27754e4ee71SNavdeep Parhar 27856599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS); 27938035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS); 28002f972e8SNavdeep Parhar static int sysctl_tc(SYSCTL_HANDLER_ARGS); 281f7dfe243SNavdeep Parhar 28282eff304SNavdeep Parhar static counter_u64_t extfree_refs; 28382eff304SNavdeep Parhar static counter_u64_t extfree_rels; 28482eff304SNavdeep Parhar 285671bf2b8SNavdeep Parhar an_handler_t t4_an_handler; 286671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES]; 287671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS]; 2884535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES]; 2894535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES]; 290111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES]; 291*89f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES]; 292671bf2b8SNavdeep Parhar 2934535e804SNavdeep Parhar void 294671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h) 295671bf2b8SNavdeep Parhar { 2964535e804SNavdeep Parhar uintptr_t *loc; 297671bf2b8SNavdeep Parhar 2984535e804SNavdeep Parhar MPASS(h == NULL || t4_an_handler == NULL); 2994535e804SNavdeep Parhar 300671bf2b8SNavdeep Parhar loc = (uintptr_t *)&t4_an_handler; 3014535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 302671bf2b8SNavdeep Parhar } 303671bf2b8SNavdeep Parhar 3044535e804SNavdeep Parhar void 305671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h) 306671bf2b8SNavdeep Parhar { 3074535e804SNavdeep Parhar uintptr_t *loc; 308671bf2b8SNavdeep Parhar 3094535e804SNavdeep Parhar MPASS(type < nitems(t4_fw_msg_handler)); 3104535e804SNavdeep Parhar MPASS(h == NULL || t4_fw_msg_handler[type] == NULL); 311671bf2b8SNavdeep Parhar /* 312671bf2b8SNavdeep Parhar * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL 313671bf2b8SNavdeep Parhar * handler dispatch table. Reject any attempt to install a handler for 314671bf2b8SNavdeep Parhar * this subtype. 315671bf2b8SNavdeep Parhar */ 3164535e804SNavdeep Parhar MPASS(type != FW_TYPE_RSSCPL); 3174535e804SNavdeep Parhar MPASS(type != FW6_TYPE_RSSCPL); 318671bf2b8SNavdeep Parhar 319671bf2b8SNavdeep Parhar loc = (uintptr_t *)&t4_fw_msg_handler[type]; 3204535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 3214535e804SNavdeep Parhar } 322671bf2b8SNavdeep Parhar 3234535e804SNavdeep Parhar void 3244535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h) 3254535e804SNavdeep Parhar { 3264535e804SNavdeep Parhar uintptr_t *loc; 3274535e804SNavdeep Parhar 3284535e804SNavdeep Parhar MPASS(opcode < nitems(t4_cpl_handler)); 3294535e804SNavdeep Parhar MPASS(h == NULL || t4_cpl_handler[opcode] == NULL); 3304535e804SNavdeep Parhar 3314535e804SNavdeep Parhar loc = (uintptr_t *)&t4_cpl_handler[opcode]; 3324535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 333671bf2b8SNavdeep Parhar } 334671bf2b8SNavdeep Parhar 335671bf2b8SNavdeep Parhar static int 3364535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 3374535e804SNavdeep Parhar struct mbuf *m) 338671bf2b8SNavdeep Parhar { 3394535e804SNavdeep Parhar const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1); 3404535e804SNavdeep Parhar u_int tid; 3414535e804SNavdeep Parhar int cookie; 342671bf2b8SNavdeep Parhar 3434535e804SNavdeep Parhar MPASS(m == NULL); 3444535e804SNavdeep Parhar 3454535e804SNavdeep Parhar tid = GET_TID(cpl); 3464535e804SNavdeep Parhar if (is_ftid(iq->adapter, tid)) { 3474535e804SNavdeep Parhar /* 3484535e804SNavdeep Parhar * The return code for filter-write is put in the CPL cookie so 3494535e804SNavdeep Parhar * we have to rely on the hardware tid (is_ftid) to determine 3504535e804SNavdeep Parhar * that this is a response to a filter. 3514535e804SNavdeep Parhar */ 3524535e804SNavdeep Parhar cookie = CPL_COOKIE_FILTER; 3534535e804SNavdeep Parhar } else { 3544535e804SNavdeep Parhar cookie = G_COOKIE(cpl->cookie); 3554535e804SNavdeep Parhar } 3564535e804SNavdeep Parhar MPASS(cookie > CPL_COOKIE_RESERVED); 3574535e804SNavdeep Parhar MPASS(cookie < nitems(set_tcb_rpl_handlers)); 3584535e804SNavdeep Parhar 3594535e804SNavdeep Parhar return (set_tcb_rpl_handlers[cookie](iq, rss, m)); 360671bf2b8SNavdeep Parhar } 361671bf2b8SNavdeep Parhar 3624535e804SNavdeep Parhar static int 3634535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 3644535e804SNavdeep Parhar struct mbuf *m) 365671bf2b8SNavdeep Parhar { 3664535e804SNavdeep Parhar const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1); 3674535e804SNavdeep Parhar unsigned int cookie; 368671bf2b8SNavdeep Parhar 3694535e804SNavdeep Parhar MPASS(m == NULL); 370671bf2b8SNavdeep Parhar 3714535e804SNavdeep Parhar cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER; 3724535e804SNavdeep Parhar return (l2t_write_rpl_handlers[cookie](iq, rss, m)); 3734535e804SNavdeep Parhar } 374671bf2b8SNavdeep Parhar 375111638bfSNavdeep Parhar static int 376111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss, 377111638bfSNavdeep Parhar struct mbuf *m) 378111638bfSNavdeep Parhar { 379111638bfSNavdeep Parhar const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1); 380111638bfSNavdeep Parhar u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status))); 381111638bfSNavdeep Parhar 382111638bfSNavdeep Parhar MPASS(m == NULL); 383111638bfSNavdeep Parhar MPASS(cookie != CPL_COOKIE_RESERVED); 384111638bfSNavdeep Parhar 385111638bfSNavdeep Parhar return (act_open_rpl_handlers[cookie](iq, rss, m)); 386111638bfSNavdeep Parhar } 387111638bfSNavdeep Parhar 388*89f651e7SNavdeep Parhar static int 389*89f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss, 390*89f651e7SNavdeep Parhar struct mbuf *m) 391*89f651e7SNavdeep Parhar { 392*89f651e7SNavdeep Parhar struct adapter *sc = iq->adapter; 393*89f651e7SNavdeep Parhar u_int cookie; 394*89f651e7SNavdeep Parhar 395*89f651e7SNavdeep Parhar MPASS(m == NULL); 396*89f651e7SNavdeep Parhar if (is_hashfilter(sc)) 397*89f651e7SNavdeep Parhar cookie = CPL_COOKIE_HASHFILTER; 398*89f651e7SNavdeep Parhar else 399*89f651e7SNavdeep Parhar cookie = CPL_COOKIE_TOM; 400*89f651e7SNavdeep Parhar 401*89f651e7SNavdeep Parhar return (abort_rpl_rss_handlers[cookie](iq, rss, m)); 402*89f651e7SNavdeep Parhar } 403*89f651e7SNavdeep Parhar 4044535e804SNavdeep Parhar static void 4054535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void) 4064535e804SNavdeep Parhar { 4074535e804SNavdeep Parhar 4084535e804SNavdeep Parhar t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler); 4094535e804SNavdeep Parhar t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler); 410111638bfSNavdeep Parhar t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler); 411*89f651e7SNavdeep Parhar t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler); 4124535e804SNavdeep Parhar } 4134535e804SNavdeep Parhar 4144535e804SNavdeep Parhar void 4154535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie) 4164535e804SNavdeep Parhar { 4174535e804SNavdeep Parhar uintptr_t *loc; 4184535e804SNavdeep Parhar 4194535e804SNavdeep Parhar MPASS(opcode < nitems(t4_cpl_handler)); 4204535e804SNavdeep Parhar MPASS(cookie > CPL_COOKIE_RESERVED); 4214535e804SNavdeep Parhar MPASS(cookie < NUM_CPL_COOKIES); 4224535e804SNavdeep Parhar MPASS(t4_cpl_handler[opcode] != NULL); 4234535e804SNavdeep Parhar 4244535e804SNavdeep Parhar switch (opcode) { 4254535e804SNavdeep Parhar case CPL_SET_TCB_RPL: 4264535e804SNavdeep Parhar loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie]; 4274535e804SNavdeep Parhar break; 4284535e804SNavdeep Parhar case CPL_L2T_WRITE_RPL: 4294535e804SNavdeep Parhar loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie]; 4304535e804SNavdeep Parhar break; 431111638bfSNavdeep Parhar case CPL_ACT_OPEN_RPL: 432111638bfSNavdeep Parhar loc = (uintptr_t *)&act_open_rpl_handlers[cookie]; 433111638bfSNavdeep Parhar break; 434*89f651e7SNavdeep Parhar case CPL_ABORT_RPL_RSS: 435*89f651e7SNavdeep Parhar loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie]; 436*89f651e7SNavdeep Parhar break; 4374535e804SNavdeep Parhar default: 4384535e804SNavdeep Parhar MPASS(0); 4394535e804SNavdeep Parhar return; 4404535e804SNavdeep Parhar } 4414535e804SNavdeep Parhar MPASS(h == NULL || *loc == (uintptr_t)NULL); 4424535e804SNavdeep Parhar atomic_store_rel_ptr(loc, (uintptr_t)h); 443671bf2b8SNavdeep Parhar } 444671bf2b8SNavdeep Parhar 44594586193SNavdeep Parhar /* 4461458bff9SNavdeep Parhar * Called on MOD_LOAD. Validates and calculates the SGE tunables. 44794586193SNavdeep Parhar */ 44894586193SNavdeep Parhar void 44994586193SNavdeep Parhar t4_sge_modload(void) 45094586193SNavdeep Parhar { 4514defc81bSNavdeep Parhar 4529fb8886bSNavdeep Parhar if (fl_pktshift < 0 || fl_pktshift > 7) { 4539fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.fl_pktshift value (%d)," 4549fb8886bSNavdeep Parhar " using 2 instead.\n", fl_pktshift); 4559fb8886bSNavdeep Parhar fl_pktshift = 2; 4569fb8886bSNavdeep Parhar } 4579fb8886bSNavdeep Parhar 4589fb8886bSNavdeep Parhar if (spg_len != 64 && spg_len != 128) { 4599fb8886bSNavdeep Parhar int len; 4609fb8886bSNavdeep Parhar 4619fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 4629fb8886bSNavdeep Parhar len = cpu_clflush_line_size > 64 ? 128 : 64; 4639fb8886bSNavdeep Parhar #else 4649fb8886bSNavdeep Parhar len = 64; 4659fb8886bSNavdeep Parhar #endif 4669fb8886bSNavdeep Parhar if (spg_len != -1) { 4679fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.spg_len value (%d)," 4689fb8886bSNavdeep Parhar " using %d instead.\n", spg_len, len); 4699fb8886bSNavdeep Parhar } 4709fb8886bSNavdeep Parhar spg_len = len; 4719fb8886bSNavdeep Parhar } 4729fb8886bSNavdeep Parhar 4739fb8886bSNavdeep Parhar if (cong_drop < -1 || cong_drop > 1) { 4749fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.cong_drop value (%d)," 4759fb8886bSNavdeep Parhar " using 0 instead.\n", cong_drop); 4769fb8886bSNavdeep Parhar cong_drop = 0; 4779fb8886bSNavdeep Parhar } 47882eff304SNavdeep Parhar 479d491f8caSNavdeep Parhar if (tscale != 1 && (tscale < 3 || tscale > 17)) { 480d491f8caSNavdeep Parhar printf("Invalid hw.cxgbe.tscale value (%d)," 481d491f8caSNavdeep Parhar " using 1 instead.\n", tscale); 482d491f8caSNavdeep Parhar tscale = 1; 483d491f8caSNavdeep Parhar } 484d491f8caSNavdeep Parhar 48582eff304SNavdeep Parhar extfree_refs = counter_u64_alloc(M_WAITOK); 48682eff304SNavdeep Parhar extfree_rels = counter_u64_alloc(M_WAITOK); 48782eff304SNavdeep Parhar counter_u64_zero(extfree_refs); 48882eff304SNavdeep Parhar counter_u64_zero(extfree_rels); 489671bf2b8SNavdeep Parhar 4904535e804SNavdeep Parhar t4_init_shared_cpl_handlers(); 491671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg); 492671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg); 493671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update); 494671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_RX_PKT, t4_eth_rx); 495671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl); 496069af0ebSJohn Baldwin t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl); 49782eff304SNavdeep Parhar } 49882eff304SNavdeep Parhar 49982eff304SNavdeep Parhar void 50082eff304SNavdeep Parhar t4_sge_modunload(void) 50182eff304SNavdeep Parhar { 50282eff304SNavdeep Parhar 50382eff304SNavdeep Parhar counter_u64_free(extfree_refs); 50482eff304SNavdeep Parhar counter_u64_free(extfree_rels); 50582eff304SNavdeep Parhar } 50682eff304SNavdeep Parhar 50782eff304SNavdeep Parhar uint64_t 50882eff304SNavdeep Parhar t4_sge_extfree_refs(void) 50982eff304SNavdeep Parhar { 51082eff304SNavdeep Parhar uint64_t refs, rels; 51182eff304SNavdeep Parhar 51282eff304SNavdeep Parhar rels = counter_u64_fetch(extfree_rels); 51382eff304SNavdeep Parhar refs = counter_u64_fetch(extfree_refs); 51482eff304SNavdeep Parhar 51582eff304SNavdeep Parhar return (refs - rels); 51694586193SNavdeep Parhar } 51794586193SNavdeep Parhar 518e3207e19SNavdeep Parhar static inline void 519e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc) 520e3207e19SNavdeep Parhar { 521e3207e19SNavdeep Parhar uint32_t v, m; 5220dbc6cfdSNavdeep Parhar int pad, pack, pad_shift; 523e3207e19SNavdeep Parhar 5240dbc6cfdSNavdeep Parhar pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT : 5250dbc6cfdSNavdeep Parhar X_INGPADBOUNDARY_SHIFT; 526e3207e19SNavdeep Parhar pad = fl_pad; 5270dbc6cfdSNavdeep Parhar if (fl_pad < (1 << pad_shift) || 5280dbc6cfdSNavdeep Parhar fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) || 5290dbc6cfdSNavdeep Parhar !powerof2(fl_pad)) { 530e3207e19SNavdeep Parhar /* 531e3207e19SNavdeep Parhar * If there is any chance that we might use buffer packing and 532e3207e19SNavdeep Parhar * the chip is a T4, then pick 64 as the pad/pack boundary. Set 5330dbc6cfdSNavdeep Parhar * it to the minimum allowed in all other cases. 534e3207e19SNavdeep Parhar */ 5350dbc6cfdSNavdeep Parhar pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift; 536e3207e19SNavdeep Parhar 537e3207e19SNavdeep Parhar /* 538e3207e19SNavdeep Parhar * For fl_pad = 0 we'll still write a reasonable value to the 539e3207e19SNavdeep Parhar * register but all the freelists will opt out of padding. 540e3207e19SNavdeep Parhar * We'll complain here only if the user tried to set it to a 541e3207e19SNavdeep Parhar * value greater than 0 that was invalid. 542e3207e19SNavdeep Parhar */ 543e3207e19SNavdeep Parhar if (fl_pad > 0) { 544e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value" 545e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pad, pad); 546e3207e19SNavdeep Parhar } 547e3207e19SNavdeep Parhar } 548e3207e19SNavdeep Parhar m = V_INGPADBOUNDARY(M_INGPADBOUNDARY); 5490dbc6cfdSNavdeep Parhar v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift); 550e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 551e3207e19SNavdeep Parhar 552e3207e19SNavdeep Parhar if (is_t4(sc)) { 553e3207e19SNavdeep Parhar if (fl_pack != -1 && fl_pack != pad) { 554e3207e19SNavdeep Parhar /* Complain but carry on. */ 555e3207e19SNavdeep Parhar device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored," 556e3207e19SNavdeep Parhar " using %d instead.\n", fl_pack, pad); 557e3207e19SNavdeep Parhar } 558e3207e19SNavdeep Parhar return; 559e3207e19SNavdeep Parhar } 560e3207e19SNavdeep Parhar 561e3207e19SNavdeep Parhar pack = fl_pack; 562e3207e19SNavdeep Parhar if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 || 563e3207e19SNavdeep Parhar !powerof2(fl_pack)) { 564e3207e19SNavdeep Parhar pack = max(sc->params.pci.mps, CACHE_LINE_SIZE); 565e3207e19SNavdeep Parhar MPASS(powerof2(pack)); 566e3207e19SNavdeep Parhar if (pack < 16) 567e3207e19SNavdeep Parhar pack = 16; 568e3207e19SNavdeep Parhar if (pack == 32) 569e3207e19SNavdeep Parhar pack = 64; 570e3207e19SNavdeep Parhar if (pack > 4096) 571e3207e19SNavdeep Parhar pack = 4096; 572e3207e19SNavdeep Parhar if (fl_pack != -1) { 573e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value" 574e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pack, pack); 575e3207e19SNavdeep Parhar } 576e3207e19SNavdeep Parhar } 577e3207e19SNavdeep Parhar m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY); 578e3207e19SNavdeep Parhar if (pack == 16) 579e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(0); 580e3207e19SNavdeep Parhar else 581e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(ilog2(pack) - 5); 582e3207e19SNavdeep Parhar 583e3207e19SNavdeep Parhar MPASS(!is_t4(sc)); /* T4 doesn't have SGE_CONTROL2 */ 584e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL2, m, v); 585e3207e19SNavdeep Parhar } 586e3207e19SNavdeep Parhar 587cf738022SNavdeep Parhar /* 588cf738022SNavdeep Parhar * adap->params.vpd.cclk must be set up before this is called. 589cf738022SNavdeep Parhar */ 590d14b0ac1SNavdeep Parhar void 591d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc) 592d14b0ac1SNavdeep Parhar { 593d14b0ac1SNavdeep Parhar int i; 594d14b0ac1SNavdeep Parhar uint32_t v, m; 595d14b0ac1SNavdeep Parhar int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200}; 596cf738022SNavdeep Parhar int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk; 597d14b0ac1SNavdeep Parhar int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */ 598d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 59938035ed6SNavdeep Parhar static int sge_flbuf_sizes[] = { 6001458bff9SNavdeep Parhar MCLBYTES, 6011458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 6021458bff9SNavdeep Parhar MJUMPAGESIZE, 60338035ed6SNavdeep Parhar MJUMPAGESIZE - CL_METADATA_SIZE, 60438035ed6SNavdeep Parhar MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE, 6051458bff9SNavdeep Parhar #endif 6061458bff9SNavdeep Parhar MJUM9BYTES, 6071458bff9SNavdeep Parhar MJUM16BYTES, 60838035ed6SNavdeep Parhar MCLBYTES - MSIZE - CL_METADATA_SIZE, 60938035ed6SNavdeep Parhar MJUM9BYTES - CL_METADATA_SIZE, 61038035ed6SNavdeep Parhar MJUM16BYTES - CL_METADATA_SIZE, 6111458bff9SNavdeep Parhar }; 612d14b0ac1SNavdeep Parhar 613d14b0ac1SNavdeep Parhar KASSERT(sc->flags & MASTER_PF, 614d14b0ac1SNavdeep Parhar ("%s: trying to change chip settings when not master.", __func__)); 615d14b0ac1SNavdeep Parhar 6161458bff9SNavdeep Parhar m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE; 617d14b0ac1SNavdeep Parhar v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE | 6184defc81bSNavdeep Parhar V_EGRSTATUSPAGESIZE(spg_len == 128); 619d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 62054e4ee71SNavdeep Parhar 621e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(sc); 6221458bff9SNavdeep Parhar 623d14b0ac1SNavdeep Parhar v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) | 624733b9277SNavdeep Parhar V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) | 625733b9277SNavdeep Parhar V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) | 626733b9277SNavdeep Parhar V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) | 627733b9277SNavdeep Parhar V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) | 628733b9277SNavdeep Parhar V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) | 629733b9277SNavdeep Parhar V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) | 630733b9277SNavdeep Parhar V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10); 631d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v); 632733b9277SNavdeep Parhar 63338035ed6SNavdeep Parhar KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES, 63438035ed6SNavdeep Parhar ("%s: hw buffer size table too big", __func__)); 63538035ed6SNavdeep Parhar for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) { 63654e4ee71SNavdeep Parhar t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i), 63738035ed6SNavdeep Parhar sge_flbuf_sizes[i]); 63854e4ee71SNavdeep Parhar } 63954e4ee71SNavdeep Parhar 640d14b0ac1SNavdeep Parhar v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) | 641d14b0ac1SNavdeep Parhar V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]); 642d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v); 64354e4ee71SNavdeep Parhar 644cf738022SNavdeep Parhar KASSERT(intr_timer[0] <= timer_max, 645cf738022SNavdeep Parhar ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0], 646cf738022SNavdeep Parhar timer_max)); 647cf738022SNavdeep Parhar for (i = 1; i < nitems(intr_timer); i++) { 648cf738022SNavdeep Parhar KASSERT(intr_timer[i] >= intr_timer[i - 1], 649cf738022SNavdeep Parhar ("%s: timers not listed in increasing order (%d)", 650cf738022SNavdeep Parhar __func__, i)); 651cf738022SNavdeep Parhar 652cf738022SNavdeep Parhar while (intr_timer[i] > timer_max) { 653cf738022SNavdeep Parhar if (i == nitems(intr_timer) - 1) { 654cf738022SNavdeep Parhar intr_timer[i] = timer_max; 655cf738022SNavdeep Parhar break; 656cf738022SNavdeep Parhar } 657cf738022SNavdeep Parhar intr_timer[i] += intr_timer[i - 1]; 658cf738022SNavdeep Parhar intr_timer[i] /= 2; 659cf738022SNavdeep Parhar } 660cf738022SNavdeep Parhar } 661cf738022SNavdeep Parhar 662d14b0ac1SNavdeep Parhar v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) | 663d14b0ac1SNavdeep Parhar V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1])); 664d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v); 665d14b0ac1SNavdeep Parhar v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) | 666d14b0ac1SNavdeep Parhar V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3])); 667d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v); 668d14b0ac1SNavdeep Parhar v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) | 669d14b0ac1SNavdeep Parhar V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5])); 670d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v); 67186e02bf2SNavdeep Parhar 672d491f8caSNavdeep Parhar if (chip_id(sc) >= CHELSIO_T6) { 673d491f8caSNavdeep Parhar m = V_TSCALE(M_TSCALE); 674d491f8caSNavdeep Parhar if (tscale == 1) 675d491f8caSNavdeep Parhar v = 0; 676d491f8caSNavdeep Parhar else 677d491f8caSNavdeep Parhar v = V_TSCALE(tscale - 2); 678d491f8caSNavdeep Parhar t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v); 6792f318252SNavdeep Parhar 6802f318252SNavdeep Parhar if (sc->debug_flags & DF_DISABLE_TCB_CACHE) { 6812f318252SNavdeep Parhar m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN | 6822f318252SNavdeep Parhar V_WRTHRTHRESH(M_WRTHRTHRESH); 6832f318252SNavdeep Parhar t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1); 6842f318252SNavdeep Parhar v &= ~m; 6852f318252SNavdeep Parhar v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN | 6862f318252SNavdeep Parhar V_WRTHRTHRESH(16); 6872f318252SNavdeep Parhar t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1); 6882f318252SNavdeep Parhar } 689d491f8caSNavdeep Parhar } 690d491f8caSNavdeep Parhar 6917cba15b1SNavdeep Parhar /* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */ 692d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 693d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v); 694d14b0ac1SNavdeep Parhar 6957cba15b1SNavdeep Parhar /* 6967cba15b1SNavdeep Parhar * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP. These have been 6977cba15b1SNavdeep Parhar * chosen with MAXPHYS = 128K in mind. The largest DDP buffer that we 6987cba15b1SNavdeep Parhar * may have to deal with is MAXPHYS + 1 page. 6997cba15b1SNavdeep Parhar */ 7007cba15b1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4); 7017cba15b1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v); 7027cba15b1SNavdeep Parhar 7037cba15b1SNavdeep Parhar /* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */ 7047cba15b1SNavdeep Parhar m = v = F_TDDPTAGTCB | F_ISCSITAGTCB; 705d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_ULP_RX_CTL, m, v); 706d14b0ac1SNavdeep Parhar 707d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 708d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 709d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 710d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_TP_PARA_REG5, m, v); 711d14b0ac1SNavdeep Parhar } 712d14b0ac1SNavdeep Parhar 713d14b0ac1SNavdeep Parhar /* 714e3207e19SNavdeep Parhar * SGE wants the buffer to be at least 64B and then a multiple of 16. If 7158f6690d3SJohn Baldwin * padding is in use, the buffer's start and end need to be aligned to the pad 716b741402cSNavdeep Parhar * boundary as well. We'll just make sure that the size is a multiple of the 717b741402cSNavdeep Parhar * boundary here, it is up to the buffer allocation code to make sure the start 718b741402cSNavdeep Parhar * of the buffer is aligned as well. 71938035ed6SNavdeep Parhar */ 72038035ed6SNavdeep Parhar static inline int 721e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz) 72238035ed6SNavdeep Parhar { 72390e7434aSNavdeep Parhar int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1; 72438035ed6SNavdeep Parhar 725b741402cSNavdeep Parhar return (hwsz >= 64 && (hwsz & mask) == 0); 72638035ed6SNavdeep Parhar } 72738035ed6SNavdeep Parhar 72838035ed6SNavdeep Parhar /* 729d14b0ac1SNavdeep Parhar * XXX: driver really should be able to deal with unexpected settings. 730d14b0ac1SNavdeep Parhar */ 731d14b0ac1SNavdeep Parhar int 732d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc) 733d14b0ac1SNavdeep Parhar { 734d14b0ac1SNavdeep Parhar struct sge *s = &sc->sge; 73590e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 7361458bff9SNavdeep Parhar int i, j, n, rc = 0; 737d14b0ac1SNavdeep Parhar uint32_t m, v, r; 738d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 73938035ed6SNavdeep Parhar static int sw_buf_sizes[] = { /* Sorted by size */ 7401458bff9SNavdeep Parhar MCLBYTES, 7411458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 7421458bff9SNavdeep Parhar MJUMPAGESIZE, 7431458bff9SNavdeep Parhar #endif 7441458bff9SNavdeep Parhar MJUM9BYTES, 7451458bff9SNavdeep Parhar MJUM16BYTES 7461458bff9SNavdeep Parhar }; 74738035ed6SNavdeep Parhar struct sw_zone_info *swz, *safe_swz; 74838035ed6SNavdeep Parhar struct hw_buf_info *hwb; 749d14b0ac1SNavdeep Parhar 75090e7434aSNavdeep Parhar m = F_RXPKTCPLMODE; 75190e7434aSNavdeep Parhar v = F_RXPKTCPLMODE; 75259c1e950SJohn Baldwin r = sc->params.sge.sge_control; 753d14b0ac1SNavdeep Parhar if ((r & m) != v) { 754d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r); 755733b9277SNavdeep Parhar rc = EINVAL; 756733b9277SNavdeep Parhar } 757733b9277SNavdeep Parhar 75890e7434aSNavdeep Parhar /* 75990e7434aSNavdeep Parhar * If this changes then every single use of PAGE_SHIFT in the driver 76090e7434aSNavdeep Parhar * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift. 76190e7434aSNavdeep Parhar */ 76290e7434aSNavdeep Parhar if (sp->page_shift != PAGE_SHIFT) { 763d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r); 764733b9277SNavdeep Parhar rc = EINVAL; 765733b9277SNavdeep Parhar } 766733b9277SNavdeep Parhar 76738035ed6SNavdeep Parhar /* Filter out unusable hw buffer sizes entirely (mark with -2). */ 76838035ed6SNavdeep Parhar hwb = &s->hw_buf_info[0]; 76938035ed6SNavdeep Parhar for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) { 77059c1e950SJohn Baldwin r = sc->params.sge.sge_fl_buffer_size[i]; 77138035ed6SNavdeep Parhar hwb->size = r; 772e3207e19SNavdeep Parhar hwb->zidx = hwsz_ok(sc, r) ? -1 : -2; 77338035ed6SNavdeep Parhar hwb->next = -1; 7741458bff9SNavdeep Parhar } 77538035ed6SNavdeep Parhar 77638035ed6SNavdeep Parhar /* 77738035ed6SNavdeep Parhar * Create a sorted list in decreasing order of hw buffer sizes (and so 77838035ed6SNavdeep Parhar * increasing order of spare area) for each software zone. 779e3207e19SNavdeep Parhar * 780e3207e19SNavdeep Parhar * If padding is enabled then the start and end of the buffer must align 781e3207e19SNavdeep Parhar * to the pad boundary; if packing is enabled then they must align with 782e3207e19SNavdeep Parhar * the pack boundary as well. Allocations from the cluster zones are 783e3207e19SNavdeep Parhar * aligned to min(size, 4K), so the buffer starts at that alignment and 784e3207e19SNavdeep Parhar * ends at hwb->size alignment. If mbuf inlining is allowed the 785e3207e19SNavdeep Parhar * starting alignment will be reduced to MSIZE and the driver will 786e3207e19SNavdeep Parhar * exercise appropriate caution when deciding on the best buffer layout 787e3207e19SNavdeep Parhar * to use. 78838035ed6SNavdeep Parhar */ 78938035ed6SNavdeep Parhar n = 0; /* no usable buffer size to begin with */ 79038035ed6SNavdeep Parhar swz = &s->sw_zone_info[0]; 79138035ed6SNavdeep Parhar safe_swz = NULL; 79238035ed6SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, swz++) { 79338035ed6SNavdeep Parhar int8_t head = -1, tail = -1; 79438035ed6SNavdeep Parhar 79538035ed6SNavdeep Parhar swz->size = sw_buf_sizes[i]; 79638035ed6SNavdeep Parhar swz->zone = m_getzone(swz->size); 79738035ed6SNavdeep Parhar swz->type = m_gettype(swz->size); 79838035ed6SNavdeep Parhar 799e3207e19SNavdeep Parhar if (swz->size < PAGE_SIZE) { 800e3207e19SNavdeep Parhar MPASS(powerof2(swz->size)); 80190e7434aSNavdeep Parhar if (fl_pad && (swz->size % sp->pad_boundary != 0)) 802e3207e19SNavdeep Parhar continue; 803e3207e19SNavdeep Parhar } 804e3207e19SNavdeep Parhar 80538035ed6SNavdeep Parhar if (swz->size == safest_rx_cluster) 80638035ed6SNavdeep Parhar safe_swz = swz; 80738035ed6SNavdeep Parhar 80838035ed6SNavdeep Parhar hwb = &s->hw_buf_info[0]; 80938035ed6SNavdeep Parhar for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) { 81038035ed6SNavdeep Parhar if (hwb->zidx != -1 || hwb->size > swz->size) 8111458bff9SNavdeep Parhar continue; 812e3207e19SNavdeep Parhar #ifdef INVARIANTS 813e3207e19SNavdeep Parhar if (fl_pad) 81490e7434aSNavdeep Parhar MPASS(hwb->size % sp->pad_boundary == 0); 815e3207e19SNavdeep Parhar #endif 81638035ed6SNavdeep Parhar hwb->zidx = i; 81738035ed6SNavdeep Parhar if (head == -1) 81838035ed6SNavdeep Parhar head = tail = j; 81938035ed6SNavdeep Parhar else if (hwb->size < s->hw_buf_info[tail].size) { 82038035ed6SNavdeep Parhar s->hw_buf_info[tail].next = j; 82138035ed6SNavdeep Parhar tail = j; 82238035ed6SNavdeep Parhar } else { 82338035ed6SNavdeep Parhar int8_t *cur; 82438035ed6SNavdeep Parhar struct hw_buf_info *t; 82538035ed6SNavdeep Parhar 82638035ed6SNavdeep Parhar for (cur = &head; *cur != -1; cur = &t->next) { 82738035ed6SNavdeep Parhar t = &s->hw_buf_info[*cur]; 82838035ed6SNavdeep Parhar if (hwb->size == t->size) { 82938035ed6SNavdeep Parhar hwb->zidx = -2; 8301458bff9SNavdeep Parhar break; 8311458bff9SNavdeep Parhar } 83238035ed6SNavdeep Parhar if (hwb->size > t->size) { 83338035ed6SNavdeep Parhar hwb->next = *cur; 83438035ed6SNavdeep Parhar *cur = j; 83538035ed6SNavdeep Parhar break; 83638035ed6SNavdeep Parhar } 83738035ed6SNavdeep Parhar } 83838035ed6SNavdeep Parhar } 83938035ed6SNavdeep Parhar } 84038035ed6SNavdeep Parhar swz->head_hwidx = head; 84138035ed6SNavdeep Parhar swz->tail_hwidx = tail; 84238035ed6SNavdeep Parhar 84338035ed6SNavdeep Parhar if (tail != -1) { 84438035ed6SNavdeep Parhar n++; 84538035ed6SNavdeep Parhar if (swz->size - s->hw_buf_info[tail].size >= 84638035ed6SNavdeep Parhar CL_METADATA_SIZE) 84738035ed6SNavdeep Parhar sc->flags |= BUF_PACKING_OK; 84838035ed6SNavdeep Parhar } 8491458bff9SNavdeep Parhar } 8501458bff9SNavdeep Parhar if (n == 0) { 8511458bff9SNavdeep Parhar device_printf(sc->dev, "no usable SGE FL buffer size.\n"); 8521458bff9SNavdeep Parhar rc = EINVAL; 853733b9277SNavdeep Parhar } 85438035ed6SNavdeep Parhar 85538035ed6SNavdeep Parhar s->safe_hwidx1 = -1; 85638035ed6SNavdeep Parhar s->safe_hwidx2 = -1; 85738035ed6SNavdeep Parhar if (safe_swz != NULL) { 85838035ed6SNavdeep Parhar s->safe_hwidx1 = safe_swz->head_hwidx; 85938035ed6SNavdeep Parhar for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) { 86038035ed6SNavdeep Parhar int spare; 86138035ed6SNavdeep Parhar 86238035ed6SNavdeep Parhar hwb = &s->hw_buf_info[i]; 863e3207e19SNavdeep Parhar #ifdef INVARIANTS 864e3207e19SNavdeep Parhar if (fl_pad) 86590e7434aSNavdeep Parhar MPASS(hwb->size % sp->pad_boundary == 0); 866e3207e19SNavdeep Parhar #endif 86738035ed6SNavdeep Parhar spare = safe_swz->size - hwb->size; 868e3207e19SNavdeep Parhar if (spare >= CL_METADATA_SIZE) { 86938035ed6SNavdeep Parhar s->safe_hwidx2 = i; 87038035ed6SNavdeep Parhar break; 87138035ed6SNavdeep Parhar } 87238035ed6SNavdeep Parhar } 873e3207e19SNavdeep Parhar } 874733b9277SNavdeep Parhar 8756af45170SJohn Baldwin if (sc->flags & IS_VF) 8766af45170SJohn Baldwin return (0); 8776af45170SJohn Baldwin 878d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 879d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ); 880d14b0ac1SNavdeep Parhar if (r != v) { 881d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r); 882d14b0ac1SNavdeep Parhar rc = EINVAL; 883d14b0ac1SNavdeep Parhar } 884733b9277SNavdeep Parhar 885d14b0ac1SNavdeep Parhar m = v = F_TDDPTAGTCB; 886d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_CTL); 887d14b0ac1SNavdeep Parhar if ((r & m) != v) { 888d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r); 889d14b0ac1SNavdeep Parhar rc = EINVAL; 890d14b0ac1SNavdeep Parhar } 891d14b0ac1SNavdeep Parhar 892d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 893d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 894d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 895d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_TP_PARA_REG5); 896d14b0ac1SNavdeep Parhar if ((r & m) != v) { 897d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r); 898d14b0ac1SNavdeep Parhar rc = EINVAL; 899d14b0ac1SNavdeep Parhar } 900d14b0ac1SNavdeep Parhar 901c45b1868SNavdeep Parhar t4_init_tp_params(sc, 1); 902d14b0ac1SNavdeep Parhar 903d14b0ac1SNavdeep Parhar t4_read_mtu_tbl(sc, sc->params.mtus, NULL); 904d14b0ac1SNavdeep Parhar t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd); 905d14b0ac1SNavdeep Parhar 906733b9277SNavdeep Parhar return (rc); 90754e4ee71SNavdeep Parhar } 90854e4ee71SNavdeep Parhar 90954e4ee71SNavdeep Parhar int 91054e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc) 91154e4ee71SNavdeep Parhar { 91254e4ee71SNavdeep Parhar int rc; 91354e4ee71SNavdeep Parhar 91454e4ee71SNavdeep Parhar rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 91554e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE, 91654e4ee71SNavdeep Parhar BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, 91754e4ee71SNavdeep Parhar NULL, &sc->dmat); 91854e4ee71SNavdeep Parhar if (rc != 0) { 91954e4ee71SNavdeep Parhar device_printf(sc->dev, 92054e4ee71SNavdeep Parhar "failed to create main DMA tag: %d\n", rc); 92154e4ee71SNavdeep Parhar } 92254e4ee71SNavdeep Parhar 92354e4ee71SNavdeep Parhar return (rc); 92454e4ee71SNavdeep Parhar } 92554e4ee71SNavdeep Parhar 9266e22f9f3SNavdeep Parhar void 9276e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 9286e22f9f3SNavdeep Parhar struct sysctl_oid_list *children) 9296e22f9f3SNavdeep Parhar { 93090e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 9316e22f9f3SNavdeep Parhar 93238035ed6SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes", 93338035ed6SNavdeep Parhar CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A", 93438035ed6SNavdeep Parhar "freelist buffer sizes"); 93538035ed6SNavdeep Parhar 9366e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD, 93790e7434aSNavdeep Parhar NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)"); 9386e22f9f3SNavdeep Parhar 9396e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD, 94090e7434aSNavdeep Parhar NULL, sp->pad_boundary, "payload pad boundary (bytes)"); 9416e22f9f3SNavdeep Parhar 9426e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD, 94390e7434aSNavdeep Parhar NULL, sp->spg_len, "status page size (bytes)"); 9446e22f9f3SNavdeep Parhar 9456e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD, 9466e22f9f3SNavdeep Parhar NULL, cong_drop, "congestion drop setting"); 9471458bff9SNavdeep Parhar 9481458bff9SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD, 94990e7434aSNavdeep Parhar NULL, sp->pack_boundary, "payload pack boundary (bytes)"); 9506e22f9f3SNavdeep Parhar } 9516e22f9f3SNavdeep Parhar 95254e4ee71SNavdeep Parhar int 95354e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc) 95454e4ee71SNavdeep Parhar { 95554e4ee71SNavdeep Parhar if (sc->dmat) 95654e4ee71SNavdeep Parhar bus_dma_tag_destroy(sc->dmat); 95754e4ee71SNavdeep Parhar 95854e4ee71SNavdeep Parhar return (0); 95954e4ee71SNavdeep Parhar } 96054e4ee71SNavdeep Parhar 96154e4ee71SNavdeep Parhar /* 962733b9277SNavdeep Parhar * Allocate and initialize the firmware event queue and the management queue. 96354e4ee71SNavdeep Parhar * 96454e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 96554e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 96654e4ee71SNavdeep Parhar */ 96754e4ee71SNavdeep Parhar int 968f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc) 96954e4ee71SNavdeep Parhar { 970733b9277SNavdeep Parhar int rc; 97154e4ee71SNavdeep Parhar 97254e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 97354e4ee71SNavdeep Parhar 974733b9277SNavdeep Parhar sysctl_ctx_init(&sc->ctx); 975733b9277SNavdeep Parhar sc->flags |= ADAP_SYSCTL_CTX; 97654e4ee71SNavdeep Parhar 97756599263SNavdeep Parhar /* 97856599263SNavdeep Parhar * Firmware event queue 97956599263SNavdeep Parhar */ 980733b9277SNavdeep Parhar rc = alloc_fwq(sc); 981aa95b653SNavdeep Parhar if (rc != 0) 982f7dfe243SNavdeep Parhar return (rc); 983f7dfe243SNavdeep Parhar 984f7dfe243SNavdeep Parhar /* 985733b9277SNavdeep Parhar * Management queue. This is just a control queue that uses the fwq as 986733b9277SNavdeep Parhar * its associated iq. 987f7dfe243SNavdeep Parhar */ 9886af45170SJohn Baldwin if (!(sc->flags & IS_VF)) 989733b9277SNavdeep Parhar rc = alloc_mgmtq(sc); 99054e4ee71SNavdeep Parhar 99154e4ee71SNavdeep Parhar return (rc); 99254e4ee71SNavdeep Parhar } 99354e4ee71SNavdeep Parhar 99454e4ee71SNavdeep Parhar /* 99554e4ee71SNavdeep Parhar * Idempotent 99654e4ee71SNavdeep Parhar */ 99754e4ee71SNavdeep Parhar int 998f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc) 99954e4ee71SNavdeep Parhar { 100054e4ee71SNavdeep Parhar 100154e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 100254e4ee71SNavdeep Parhar 1003733b9277SNavdeep Parhar /* Do this before freeing the queue */ 1004733b9277SNavdeep Parhar if (sc->flags & ADAP_SYSCTL_CTX) { 1005f7dfe243SNavdeep Parhar sysctl_ctx_free(&sc->ctx); 1006733b9277SNavdeep Parhar sc->flags &= ~ADAP_SYSCTL_CTX; 1007f7dfe243SNavdeep Parhar } 1008f7dfe243SNavdeep Parhar 1009733b9277SNavdeep Parhar free_mgmtq(sc); 1010733b9277SNavdeep Parhar free_fwq(sc); 101154e4ee71SNavdeep Parhar 101254e4ee71SNavdeep Parhar return (0); 101354e4ee71SNavdeep Parhar } 101454e4ee71SNavdeep Parhar 101538035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */ 10168340ece5SNavdeep Parhar static inline int 101738035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe) 10188340ece5SNavdeep Parhar { 101938035ed6SNavdeep Parhar int payload; 10208340ece5SNavdeep Parhar 10216eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 102238035ed6SNavdeep Parhar if (toe) { 10231131c927SNavdeep Parhar int rxcs = G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2)); 10241131c927SNavdeep Parhar 10251131c927SNavdeep Parhar /* Note that COP can set rx_coalesce on/off per connection. */ 10261131c927SNavdeep Parhar payload = max(mtu, rxcs); 102738035ed6SNavdeep Parhar } else { 102838035ed6SNavdeep Parhar #endif 102938035ed6SNavdeep Parhar /* large enough even when hw VLAN extraction is disabled */ 103090e7434aSNavdeep Parhar payload = sc->params.sge.fl_pktshift + ETHER_HDR_LEN + 103190e7434aSNavdeep Parhar ETHER_VLAN_ENCAP_LEN + mtu; 103238035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD 10336eb3180fSNavdeep Parhar } 10346eb3180fSNavdeep Parhar #endif 103538035ed6SNavdeep Parhar 103638035ed6SNavdeep Parhar return (payload); 103738035ed6SNavdeep Parhar } 10386eb3180fSNavdeep Parhar 1039733b9277SNavdeep Parhar int 1040fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi) 1041733b9277SNavdeep Parhar { 1042f549e352SNavdeep Parhar int rc = 0, i, intr_idx, iqidx; 1043733b9277SNavdeep Parhar struct sge_rxq *rxq; 1044733b9277SNavdeep Parhar struct sge_txq *txq; 1045733b9277SNavdeep Parhar struct sge_wrq *ctrlq; 104609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1047733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1048733b9277SNavdeep Parhar struct sge_wrq *ofld_txq; 1049298d969cSNavdeep Parhar #endif 1050298d969cSNavdeep Parhar #ifdef DEV_NETMAP 105162291463SNavdeep Parhar int saved_idx; 1052298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1053298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1054733b9277SNavdeep Parhar #endif 1055733b9277SNavdeep Parhar char name[16]; 1056fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 1057733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 1058fe2ebb76SJohn Baldwin struct ifnet *ifp = vi->ifp; 1059fe2ebb76SJohn Baldwin struct sysctl_oid *oid = device_get_sysctl_tree(vi->dev); 1060733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 1061e3207e19SNavdeep Parhar int maxp, mtu = ifp->if_mtu; 1062733b9277SNavdeep Parhar 1063733b9277SNavdeep Parhar /* Interrupt vector to start from (when using multiple vectors) */ 1064f549e352SNavdeep Parhar intr_idx = vi->first_intr; 1065fe2ebb76SJohn Baldwin 1066fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 106762291463SNavdeep Parhar saved_idx = intr_idx; 106862291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) { 106962291463SNavdeep Parhar 107062291463SNavdeep Parhar /* netmap is supported with direct interrupts only. */ 1071f549e352SNavdeep Parhar MPASS(!forwarding_intr_to_fwq(sc)); 107262291463SNavdeep Parhar 1073fe2ebb76SJohn Baldwin /* 1074fe2ebb76SJohn Baldwin * We don't have buffers to back the netmap rx queues 1075fe2ebb76SJohn Baldwin * right now so we create the queues in a way that 1076fe2ebb76SJohn Baldwin * doesn't set off any congestion signal in the chip. 1077fe2ebb76SJohn Baldwin */ 107862291463SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_rxq", 1079fe2ebb76SJohn Baldwin CTLFLAG_RD, NULL, "rx queues"); 1080fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 1081fe2ebb76SJohn Baldwin rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i, oid); 1082fe2ebb76SJohn Baldwin if (rc != 0) 1083fe2ebb76SJohn Baldwin goto done; 1084fe2ebb76SJohn Baldwin intr_idx++; 1085fe2ebb76SJohn Baldwin } 1086fe2ebb76SJohn Baldwin 108762291463SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_txq", 1088fe2ebb76SJohn Baldwin CTLFLAG_RD, NULL, "tx queues"); 1089fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 1090f549e352SNavdeep Parhar iqidx = vi->first_nm_rxq + (i % vi->nnmrxq); 1091f549e352SNavdeep Parhar rc = alloc_nm_txq(vi, nm_txq, iqidx, i, oid); 1092fe2ebb76SJohn Baldwin if (rc != 0) 1093fe2ebb76SJohn Baldwin goto done; 1094fe2ebb76SJohn Baldwin } 1095fe2ebb76SJohn Baldwin } 109662291463SNavdeep Parhar 109762291463SNavdeep Parhar /* Normal rx queues and netmap rx queues share the same interrupts. */ 109862291463SNavdeep Parhar intr_idx = saved_idx; 1099fe2ebb76SJohn Baldwin #endif 1100733b9277SNavdeep Parhar 1101733b9277SNavdeep Parhar /* 1102f549e352SNavdeep Parhar * Allocate rx queues first because a default iqid is required when 1103f549e352SNavdeep Parhar * creating a tx queue. 1104733b9277SNavdeep Parhar */ 110538035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 0); 1106fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq", 1107298d969cSNavdeep Parhar CTLFLAG_RD, NULL, "rx queues"); 1108fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 110954e4ee71SNavdeep Parhar 1110fe2ebb76SJohn Baldwin init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq); 111154e4ee71SNavdeep Parhar 111254e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%s rxq%d-fl", 1113fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 1114fe2ebb76SJohn Baldwin init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name); 111554e4ee71SNavdeep Parhar 1116f549e352SNavdeep Parhar rc = alloc_rxq(vi, rxq, 1117f549e352SNavdeep Parhar forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid); 111854e4ee71SNavdeep Parhar if (rc != 0) 111954e4ee71SNavdeep Parhar goto done; 1120733b9277SNavdeep Parhar intr_idx++; 1121733b9277SNavdeep Parhar } 112262291463SNavdeep Parhar #ifdef DEV_NETMAP 112362291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) 112462291463SNavdeep Parhar intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq); 112562291463SNavdeep Parhar #endif 112609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 112738035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 1); 1128fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq", 1129f549e352SNavdeep Parhar CTLFLAG_RD, NULL, "rx queues for offloaded TCP connections"); 1130fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1131733b9277SNavdeep Parhar 113208cd1f11SNavdeep Parhar init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx, 1133fe2ebb76SJohn Baldwin vi->qsize_rxq); 1134733b9277SNavdeep Parhar 1135733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_rxq%d-fl", 1136fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 1137fe2ebb76SJohn Baldwin init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name); 1138733b9277SNavdeep Parhar 1139f549e352SNavdeep Parhar rc = alloc_ofld_rxq(vi, ofld_rxq, 1140f549e352SNavdeep Parhar forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid); 1141733b9277SNavdeep Parhar if (rc != 0) 1142733b9277SNavdeep Parhar goto done; 1143733b9277SNavdeep Parhar intr_idx++; 1144733b9277SNavdeep Parhar } 1145733b9277SNavdeep Parhar #endif 1146733b9277SNavdeep Parhar 1147733b9277SNavdeep Parhar /* 1148f549e352SNavdeep Parhar * Now the tx queues. 1149733b9277SNavdeep Parhar */ 1150fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD, 1151733b9277SNavdeep Parhar NULL, "tx queues"); 1152fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 1153f549e352SNavdeep Parhar iqidx = vi->first_rxq + (i % vi->nrxq); 115454e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%s txq%d", 1155fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 1156f549e352SNavdeep Parhar init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan, 1157f549e352SNavdeep Parhar sc->sge.rxq[iqidx].iq.cntxt_id, name); 115854e4ee71SNavdeep Parhar 1159fe2ebb76SJohn Baldwin rc = alloc_txq(vi, txq, i, oid); 116054e4ee71SNavdeep Parhar if (rc != 0) 116154e4ee71SNavdeep Parhar goto done; 116254e4ee71SNavdeep Parhar } 116309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1164fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_txq", 1165733b9277SNavdeep Parhar CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections"); 1166fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 1167298d969cSNavdeep Parhar struct sysctl_oid *oid2; 1168733b9277SNavdeep Parhar 1169f549e352SNavdeep Parhar iqidx = vi->first_ofld_rxq + (i % vi->nofldrxq); 1170733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_txq%d", 1171fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 117290e7434aSNavdeep Parhar init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan, 1173f549e352SNavdeep Parhar sc->sge.ofld_rxq[iqidx].iq.cntxt_id, name); 1174733b9277SNavdeep Parhar 1175733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", i); 1176fe2ebb76SJohn Baldwin oid2 = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO, 1177733b9277SNavdeep Parhar name, CTLFLAG_RD, NULL, "offload tx queue"); 1178733b9277SNavdeep Parhar 1179fe2ebb76SJohn Baldwin rc = alloc_wrq(sc, vi, ofld_txq, oid2); 1180298d969cSNavdeep Parhar if (rc != 0) 1181298d969cSNavdeep Parhar goto done; 1182298d969cSNavdeep Parhar } 1183298d969cSNavdeep Parhar #endif 1184733b9277SNavdeep Parhar 1185733b9277SNavdeep Parhar /* 1186733b9277SNavdeep Parhar * Finally, the control queue. 1187733b9277SNavdeep Parhar */ 11886af45170SJohn Baldwin if (!IS_MAIN_VI(vi) || sc->flags & IS_VF) 1189fe2ebb76SJohn Baldwin goto done; 1190fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD, 1191733b9277SNavdeep Parhar NULL, "ctrl queue"); 1192733b9277SNavdeep Parhar ctrlq = &sc->sge.ctrlq[pi->port_id]; 1193fe2ebb76SJohn Baldwin snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(vi->dev)); 1194f549e352SNavdeep Parhar init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, 1195f549e352SNavdeep Parhar sc->sge.rxq[vi->first_rxq].iq.cntxt_id, name); 1196fe2ebb76SJohn Baldwin rc = alloc_wrq(sc, vi, ctrlq, oid); 1197733b9277SNavdeep Parhar 119854e4ee71SNavdeep Parhar done: 119954e4ee71SNavdeep Parhar if (rc) 1200fe2ebb76SJohn Baldwin t4_teardown_vi_queues(vi); 120154e4ee71SNavdeep Parhar 120254e4ee71SNavdeep Parhar return (rc); 120354e4ee71SNavdeep Parhar } 120454e4ee71SNavdeep Parhar 120554e4ee71SNavdeep Parhar /* 120654e4ee71SNavdeep Parhar * Idempotent 120754e4ee71SNavdeep Parhar */ 120854e4ee71SNavdeep Parhar int 1209fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi) 121054e4ee71SNavdeep Parhar { 121154e4ee71SNavdeep Parhar int i; 1212fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 1213733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 121454e4ee71SNavdeep Parhar struct sge_rxq *rxq; 121554e4ee71SNavdeep Parhar struct sge_txq *txq; 121609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1217733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1218733b9277SNavdeep Parhar struct sge_wrq *ofld_txq; 1219733b9277SNavdeep Parhar #endif 1220298d969cSNavdeep Parhar #ifdef DEV_NETMAP 1221298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1222298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1223298d969cSNavdeep Parhar #endif 122454e4ee71SNavdeep Parhar 122554e4ee71SNavdeep Parhar /* Do this before freeing the queues */ 1226fe2ebb76SJohn Baldwin if (vi->flags & VI_SYSCTL_CTX) { 1227fe2ebb76SJohn Baldwin sysctl_ctx_free(&vi->ctx); 1228fe2ebb76SJohn Baldwin vi->flags &= ~VI_SYSCTL_CTX; 122954e4ee71SNavdeep Parhar } 123054e4ee71SNavdeep Parhar 1231fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 123262291463SNavdeep Parhar if (vi->ifp->if_capabilities & IFCAP_NETMAP) { 1233fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 1234fe2ebb76SJohn Baldwin free_nm_txq(vi, nm_txq); 1235fe2ebb76SJohn Baldwin } 1236fe2ebb76SJohn Baldwin 1237fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 1238fe2ebb76SJohn Baldwin free_nm_rxq(vi, nm_rxq); 1239fe2ebb76SJohn Baldwin } 1240fe2ebb76SJohn Baldwin } 1241fe2ebb76SJohn Baldwin #endif 1242fe2ebb76SJohn Baldwin 1243733b9277SNavdeep Parhar /* 1244733b9277SNavdeep Parhar * Take down all the tx queues first, as they reference the rx queues 1245733b9277SNavdeep Parhar * (for egress updates, etc.). 1246733b9277SNavdeep Parhar */ 1247733b9277SNavdeep Parhar 12486af45170SJohn Baldwin if (IS_MAIN_VI(vi) && !(sc->flags & IS_VF)) 1249733b9277SNavdeep Parhar free_wrq(sc, &sc->sge.ctrlq[pi->port_id]); 1250733b9277SNavdeep Parhar 1251fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 1252fe2ebb76SJohn Baldwin free_txq(vi, txq); 125354e4ee71SNavdeep Parhar } 125409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1255fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 1256733b9277SNavdeep Parhar free_wrq(sc, ofld_txq); 1257733b9277SNavdeep Parhar } 1258733b9277SNavdeep Parhar #endif 1259733b9277SNavdeep Parhar 1260733b9277SNavdeep Parhar /* 1261f549e352SNavdeep Parhar * Then take down the rx queues. 1262733b9277SNavdeep Parhar */ 1263733b9277SNavdeep Parhar 1264fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 1265fe2ebb76SJohn Baldwin free_rxq(vi, rxq); 126654e4ee71SNavdeep Parhar } 126709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1268fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1269fe2ebb76SJohn Baldwin free_ofld_rxq(vi, ofld_rxq); 1270733b9277SNavdeep Parhar } 1271733b9277SNavdeep Parhar #endif 1272733b9277SNavdeep Parhar 127354e4ee71SNavdeep Parhar return (0); 127454e4ee71SNavdeep Parhar } 127554e4ee71SNavdeep Parhar 1276733b9277SNavdeep Parhar /* 1277733b9277SNavdeep Parhar * Deals with errors and the firmware event queue. All data rx queues forward 1278733b9277SNavdeep Parhar * their interrupt to the firmware event queue. 1279733b9277SNavdeep Parhar */ 128054e4ee71SNavdeep Parhar void 128154e4ee71SNavdeep Parhar t4_intr_all(void *arg) 128254e4ee71SNavdeep Parhar { 128354e4ee71SNavdeep Parhar struct adapter *sc = arg; 1284733b9277SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 128554e4ee71SNavdeep Parhar 128654e4ee71SNavdeep Parhar t4_intr_err(arg); 1287733b9277SNavdeep Parhar if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) { 1288733b9277SNavdeep Parhar service_iq(fwq, 0); 1289733b9277SNavdeep Parhar atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE); 129054e4ee71SNavdeep Parhar } 129154e4ee71SNavdeep Parhar } 129254e4ee71SNavdeep Parhar 129354e4ee71SNavdeep Parhar /* Deals with error interrupts */ 129454e4ee71SNavdeep Parhar void 129554e4ee71SNavdeep Parhar t4_intr_err(void *arg) 129654e4ee71SNavdeep Parhar { 129754e4ee71SNavdeep Parhar struct adapter *sc = arg; 129854e4ee71SNavdeep Parhar 129954e4ee71SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0); 130054e4ee71SNavdeep Parhar t4_slow_intr_handler(sc); 130154e4ee71SNavdeep Parhar } 130254e4ee71SNavdeep Parhar 130354e4ee71SNavdeep Parhar void 130454e4ee71SNavdeep Parhar t4_intr_evt(void *arg) 130554e4ee71SNavdeep Parhar { 130654e4ee71SNavdeep Parhar struct sge_iq *iq = arg; 13072be67d29SNavdeep Parhar 1308733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 1309733b9277SNavdeep Parhar service_iq(iq, 0); 1310733b9277SNavdeep Parhar atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 13112be67d29SNavdeep Parhar } 13122be67d29SNavdeep Parhar } 13132be67d29SNavdeep Parhar 1314733b9277SNavdeep Parhar void 1315733b9277SNavdeep Parhar t4_intr(void *arg) 13162be67d29SNavdeep Parhar { 13172be67d29SNavdeep Parhar struct sge_iq *iq = arg; 1318733b9277SNavdeep Parhar 1319733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 1320733b9277SNavdeep Parhar service_iq(iq, 0); 1321733b9277SNavdeep Parhar atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 1322733b9277SNavdeep Parhar } 1323733b9277SNavdeep Parhar } 1324733b9277SNavdeep Parhar 132562291463SNavdeep Parhar void 132662291463SNavdeep Parhar t4_vi_intr(void *arg) 132762291463SNavdeep Parhar { 132862291463SNavdeep Parhar struct irq *irq = arg; 132962291463SNavdeep Parhar 133062291463SNavdeep Parhar #ifdef DEV_NETMAP 133162291463SNavdeep Parhar if (atomic_cmpset_int(&irq->nm_state, NM_ON, NM_BUSY)) { 133262291463SNavdeep Parhar t4_nm_intr(irq->nm_rxq); 133362291463SNavdeep Parhar atomic_cmpset_int(&irq->nm_state, NM_BUSY, NM_ON); 133462291463SNavdeep Parhar } 133562291463SNavdeep Parhar #endif 133662291463SNavdeep Parhar if (irq->rxq != NULL) 133762291463SNavdeep Parhar t4_intr(irq->rxq); 133862291463SNavdeep Parhar } 133962291463SNavdeep Parhar 134046f48ee5SNavdeep Parhar static inline int 134146f48ee5SNavdeep Parhar sort_before_lro(struct lro_ctrl *lro) 134246f48ee5SNavdeep Parhar { 134346f48ee5SNavdeep Parhar 134446f48ee5SNavdeep Parhar return (lro->lro_mbuf_max != 0); 134546f48ee5SNavdeep Parhar } 134646f48ee5SNavdeep Parhar 1347733b9277SNavdeep Parhar /* 1348733b9277SNavdeep Parhar * Deals with anything and everything on the given ingress queue. 1349733b9277SNavdeep Parhar */ 1350733b9277SNavdeep Parhar static int 1351733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget) 1352733b9277SNavdeep Parhar { 1353733b9277SNavdeep Parhar struct sge_iq *q; 135409fe6320SNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); /* Use iff iq is part of rxq */ 13554d6db4e0SNavdeep Parhar struct sge_fl *fl; /* Use iff IQ_HAS_FL */ 135654e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 1357b2daa9a9SNavdeep Parhar struct iq_desc *d = &iq->desc[iq->cidx]; 13584d6db4e0SNavdeep Parhar int ndescs = 0, limit; 13594d6db4e0SNavdeep Parhar int rsp_type, refill; 1360733b9277SNavdeep Parhar uint32_t lq; 13614d6db4e0SNavdeep Parhar uint16_t fl_hw_cidx; 1362733b9277SNavdeep Parhar struct mbuf *m0; 1363733b9277SNavdeep Parhar STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql); 1364480e603cSNavdeep Parhar #if defined(INET) || defined(INET6) 1365480e603cSNavdeep Parhar const struct timeval lro_timeout = {0, sc->lro_timeout}; 136646f48ee5SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1367480e603cSNavdeep Parhar #endif 1368733b9277SNavdeep Parhar 1369733b9277SNavdeep Parhar KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq)); 1370733b9277SNavdeep Parhar 13714d6db4e0SNavdeep Parhar limit = budget ? budget : iq->qsize / 16; 13724d6db4e0SNavdeep Parhar 13734d6db4e0SNavdeep Parhar if (iq->flags & IQ_HAS_FL) { 13744d6db4e0SNavdeep Parhar fl = &rxq->fl; 13754d6db4e0SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; /* stable snapshot */ 13764d6db4e0SNavdeep Parhar } else { 13774d6db4e0SNavdeep Parhar fl = NULL; 13784d6db4e0SNavdeep Parhar fl_hw_cidx = 0; /* to silence gcc warning */ 13794d6db4e0SNavdeep Parhar } 13804d6db4e0SNavdeep Parhar 138146f48ee5SNavdeep Parhar #if defined(INET) || defined(INET6) 138246f48ee5SNavdeep Parhar if (iq->flags & IQ_ADJ_CREDIT) { 138346f48ee5SNavdeep Parhar MPASS(sort_before_lro(lro)); 138446f48ee5SNavdeep Parhar iq->flags &= ~IQ_ADJ_CREDIT; 138546f48ee5SNavdeep Parhar if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) { 138646f48ee5SNavdeep Parhar tcp_lro_flush_all(lro); 138746f48ee5SNavdeep Parhar t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) | 138846f48ee5SNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | 138946f48ee5SNavdeep Parhar V_SEINTARM(iq->intr_params)); 139046f48ee5SNavdeep Parhar return (0); 139146f48ee5SNavdeep Parhar } 139246f48ee5SNavdeep Parhar ndescs = 1; 139346f48ee5SNavdeep Parhar } 139446f48ee5SNavdeep Parhar #else 139546f48ee5SNavdeep Parhar MPASS((iq->flags & IQ_ADJ_CREDIT) == 0); 139646f48ee5SNavdeep Parhar #endif 139746f48ee5SNavdeep Parhar 1398733b9277SNavdeep Parhar /* 1399733b9277SNavdeep Parhar * We always come back and check the descriptor ring for new indirect 1400733b9277SNavdeep Parhar * interrupts and other responses after running a single handler. 1401733b9277SNavdeep Parhar */ 1402733b9277SNavdeep Parhar for (;;) { 1403b2daa9a9SNavdeep Parhar while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) { 140454e4ee71SNavdeep Parhar 140554e4ee71SNavdeep Parhar rmb(); 140654e4ee71SNavdeep Parhar 14074d6db4e0SNavdeep Parhar refill = 0; 1408733b9277SNavdeep Parhar m0 = NULL; 1409b2daa9a9SNavdeep Parhar rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen); 1410b2daa9a9SNavdeep Parhar lq = be32toh(d->rsp.pldbuflen_qid); 141154e4ee71SNavdeep Parhar 1412733b9277SNavdeep Parhar switch (rsp_type) { 1413733b9277SNavdeep Parhar case X_RSPD_TYPE_FLBUF: 141454e4ee71SNavdeep Parhar 1415733b9277SNavdeep Parhar KASSERT(iq->flags & IQ_HAS_FL, 1416733b9277SNavdeep Parhar ("%s: data for an iq (%p) with no freelist", 1417733b9277SNavdeep Parhar __func__, iq)); 1418733b9277SNavdeep Parhar 14194d6db4e0SNavdeep Parhar m0 = get_fl_payload(sc, fl, lq); 14201458bff9SNavdeep Parhar if (__predict_false(m0 == NULL)) 14211458bff9SNavdeep Parhar goto process_iql; 14224d6db4e0SNavdeep Parhar refill = IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 2; 1423733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 1424733b9277SNavdeep Parhar /* 1425733b9277SNavdeep Parhar * 60 bit timestamp for the payload is 1426733b9277SNavdeep Parhar * *(uint64_t *)m0->m_pktdat. Note that it is 1427733b9277SNavdeep Parhar * in the leading free-space in the mbuf. The 1428733b9277SNavdeep Parhar * kernel can clobber it during a pullup, 1429733b9277SNavdeep Parhar * m_copymdata, etc. You need to make sure that 1430733b9277SNavdeep Parhar * the mbuf reaches you unmolested if you care 1431733b9277SNavdeep Parhar * about the timestamp. 1432733b9277SNavdeep Parhar */ 1433733b9277SNavdeep Parhar *(uint64_t *)m0->m_pktdat = 1434733b9277SNavdeep Parhar be64toh(ctrl->u.last_flit) & 1435733b9277SNavdeep Parhar 0xfffffffffffffff; 1436733b9277SNavdeep Parhar #endif 1437733b9277SNavdeep Parhar 1438733b9277SNavdeep Parhar /* fall through */ 1439733b9277SNavdeep Parhar 1440733b9277SNavdeep Parhar case X_RSPD_TYPE_CPL: 1441b2daa9a9SNavdeep Parhar KASSERT(d->rss.opcode < NUM_CPL_CMDS, 1442733b9277SNavdeep Parhar ("%s: bad opcode %02x.", __func__, 1443b2daa9a9SNavdeep Parhar d->rss.opcode)); 1444671bf2b8SNavdeep Parhar t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0); 1445733b9277SNavdeep Parhar break; 1446733b9277SNavdeep Parhar 1447733b9277SNavdeep Parhar case X_RSPD_TYPE_INTR: 1448733b9277SNavdeep Parhar 1449733b9277SNavdeep Parhar /* 1450733b9277SNavdeep Parhar * Interrupts should be forwarded only to queues 1451733b9277SNavdeep Parhar * that are not forwarding their interrupts. 1452733b9277SNavdeep Parhar * This means service_iq can recurse but only 1 1453733b9277SNavdeep Parhar * level deep. 1454733b9277SNavdeep Parhar */ 1455733b9277SNavdeep Parhar KASSERT(budget == 0, 1456733b9277SNavdeep Parhar ("%s: budget %u, rsp_type %u", __func__, 1457733b9277SNavdeep Parhar budget, rsp_type)); 1458733b9277SNavdeep Parhar 145998005176SNavdeep Parhar /* 146098005176SNavdeep Parhar * There are 1K interrupt-capable queues (qids 0 146198005176SNavdeep Parhar * through 1023). A response type indicating a 146298005176SNavdeep Parhar * forwarded interrupt with a qid >= 1K is an 146398005176SNavdeep Parhar * iWARP async notification. 146498005176SNavdeep Parhar */ 146598005176SNavdeep Parhar if (lq >= 1024) { 1466671bf2b8SNavdeep Parhar t4_an_handler(iq, &d->rsp); 146798005176SNavdeep Parhar break; 146898005176SNavdeep Parhar } 146998005176SNavdeep Parhar 1470ec55567cSJohn Baldwin q = sc->sge.iqmap[lq - sc->sge.iq_start - 1471ec55567cSJohn Baldwin sc->sge.iq_base]; 1472733b9277SNavdeep Parhar if (atomic_cmpset_int(&q->state, IQS_IDLE, 1473733b9277SNavdeep Parhar IQS_BUSY)) { 14744d6db4e0SNavdeep Parhar if (service_iq(q, q->qsize / 16) == 0) { 1475733b9277SNavdeep Parhar atomic_cmpset_int(&q->state, 1476733b9277SNavdeep Parhar IQS_BUSY, IQS_IDLE); 1477733b9277SNavdeep Parhar } else { 1478733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, 1479733b9277SNavdeep Parhar link); 1480733b9277SNavdeep Parhar } 1481733b9277SNavdeep Parhar } 1482733b9277SNavdeep Parhar break; 1483733b9277SNavdeep Parhar 1484733b9277SNavdeep Parhar default: 148598005176SNavdeep Parhar KASSERT(0, 148698005176SNavdeep Parhar ("%s: illegal response type %d on iq %p", 148798005176SNavdeep Parhar __func__, rsp_type, iq)); 148898005176SNavdeep Parhar log(LOG_ERR, 148998005176SNavdeep Parhar "%s: illegal response type %d on iq %p", 149098005176SNavdeep Parhar device_get_nameunit(sc->dev), rsp_type, iq); 149109fe6320SNavdeep Parhar break; 149254e4ee71SNavdeep Parhar } 149356599263SNavdeep Parhar 1494b2daa9a9SNavdeep Parhar d++; 1495b2daa9a9SNavdeep Parhar if (__predict_false(++iq->cidx == iq->sidx)) { 1496b2daa9a9SNavdeep Parhar iq->cidx = 0; 1497b2daa9a9SNavdeep Parhar iq->gen ^= F_RSPD_GEN; 1498b2daa9a9SNavdeep Parhar d = &iq->desc[0]; 1499b2daa9a9SNavdeep Parhar } 1500b2daa9a9SNavdeep Parhar if (__predict_false(++ndescs == limit)) { 1501315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, 1502733b9277SNavdeep Parhar V_CIDXINC(ndescs) | 1503733b9277SNavdeep Parhar V_INGRESSQID(iq->cntxt_id) | 1504733b9277SNavdeep Parhar V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX))); 1505733b9277SNavdeep Parhar ndescs = 0; 1506733b9277SNavdeep Parhar 1507480e603cSNavdeep Parhar #if defined(INET) || defined(INET6) 1508480e603cSNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED && 150946f48ee5SNavdeep Parhar !sort_before_lro(lro) && 1510480e603cSNavdeep Parhar sc->lro_timeout != 0) { 151146f48ee5SNavdeep Parhar tcp_lro_flush_inactive(lro, 1512480e603cSNavdeep Parhar &lro_timeout); 1513480e603cSNavdeep Parhar } 1514480e603cSNavdeep Parhar #endif 1515480e603cSNavdeep Parhar 1516861e42b2SNavdeep Parhar if (budget) { 15174d6db4e0SNavdeep Parhar if (iq->flags & IQ_HAS_FL) { 1518861e42b2SNavdeep Parhar FL_LOCK(fl); 1519861e42b2SNavdeep Parhar refill_fl(sc, fl, 32); 1520861e42b2SNavdeep Parhar FL_UNLOCK(fl); 1521861e42b2SNavdeep Parhar } 1522733b9277SNavdeep Parhar return (EINPROGRESS); 152354e4ee71SNavdeep Parhar } 1524733b9277SNavdeep Parhar } 15254d6db4e0SNavdeep Parhar if (refill) { 15264d6db4e0SNavdeep Parhar FL_LOCK(fl); 15274d6db4e0SNavdeep Parhar refill_fl(sc, fl, 32); 15284d6db4e0SNavdeep Parhar FL_UNLOCK(fl); 15294d6db4e0SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; 15304d6db4e0SNavdeep Parhar } 1531861e42b2SNavdeep Parhar } 1532733b9277SNavdeep Parhar 15331458bff9SNavdeep Parhar process_iql: 1534733b9277SNavdeep Parhar if (STAILQ_EMPTY(&iql)) 1535733b9277SNavdeep Parhar break; 1536733b9277SNavdeep Parhar 1537733b9277SNavdeep Parhar /* 1538733b9277SNavdeep Parhar * Process the head only, and send it to the back of the list if 1539733b9277SNavdeep Parhar * it's still not done. 1540733b9277SNavdeep Parhar */ 1541733b9277SNavdeep Parhar q = STAILQ_FIRST(&iql); 1542733b9277SNavdeep Parhar STAILQ_REMOVE_HEAD(&iql, link); 1543733b9277SNavdeep Parhar if (service_iq(q, q->qsize / 8) == 0) 1544733b9277SNavdeep Parhar atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE); 1545733b9277SNavdeep Parhar else 1546733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, link); 1547733b9277SNavdeep Parhar } 1548733b9277SNavdeep Parhar 1549a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1550733b9277SNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED) { 155146f48ee5SNavdeep Parhar if (ndescs > 0 && lro->lro_mbuf_count > 8) { 155246f48ee5SNavdeep Parhar MPASS(sort_before_lro(lro)); 155346f48ee5SNavdeep Parhar /* hold back one credit and don't flush LRO state */ 155446f48ee5SNavdeep Parhar iq->flags |= IQ_ADJ_CREDIT; 155546f48ee5SNavdeep Parhar ndescs--; 155646f48ee5SNavdeep Parhar } else { 15576dd38b87SSepherosa Ziehau tcp_lro_flush_all(lro); 1558733b9277SNavdeep Parhar } 155946f48ee5SNavdeep Parhar } 1560733b9277SNavdeep Parhar #endif 1561733b9277SNavdeep Parhar 1562315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 1563733b9277SNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params)); 1564733b9277SNavdeep Parhar 1565733b9277SNavdeep Parhar if (iq->flags & IQ_HAS_FL) { 1566733b9277SNavdeep Parhar int starved; 1567733b9277SNavdeep Parhar 1568733b9277SNavdeep Parhar FL_LOCK(fl); 156938035ed6SNavdeep Parhar starved = refill_fl(sc, fl, 64); 1570733b9277SNavdeep Parhar FL_UNLOCK(fl); 1571733b9277SNavdeep Parhar if (__predict_false(starved != 0)) 1572733b9277SNavdeep Parhar add_fl_to_sfl(sc, fl); 1573733b9277SNavdeep Parhar } 1574733b9277SNavdeep Parhar 1575733b9277SNavdeep Parhar return (0); 1576733b9277SNavdeep Parhar } 1577733b9277SNavdeep Parhar 157838035ed6SNavdeep Parhar static inline int 157938035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll) 15801458bff9SNavdeep Parhar { 158138035ed6SNavdeep Parhar int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0; 15821458bff9SNavdeep Parhar 158338035ed6SNavdeep Parhar if (rc) 158438035ed6SNavdeep Parhar MPASS(cll->region3 >= CL_METADATA_SIZE); 158538035ed6SNavdeep Parhar 158638035ed6SNavdeep Parhar return (rc); 15871458bff9SNavdeep Parhar } 15881458bff9SNavdeep Parhar 158938035ed6SNavdeep Parhar static inline struct cluster_metadata * 159038035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll, 159138035ed6SNavdeep Parhar caddr_t cl) 15921458bff9SNavdeep Parhar { 15931458bff9SNavdeep Parhar 159438035ed6SNavdeep Parhar if (cl_has_metadata(fl, cll)) { 159538035ed6SNavdeep Parhar struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx]; 15961458bff9SNavdeep Parhar 159738035ed6SNavdeep Parhar return ((struct cluster_metadata *)(cl + swz->size) - 1); 15981458bff9SNavdeep Parhar } 159938035ed6SNavdeep Parhar return (NULL); 16001458bff9SNavdeep Parhar } 16011458bff9SNavdeep Parhar 160215c28f87SGleb Smirnoff static void 1603e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m) 16041458bff9SNavdeep Parhar { 1605e8fd18f3SGleb Smirnoff uma_zone_t zone = m->m_ext.ext_arg1; 1606e8fd18f3SGleb Smirnoff void *cl = m->m_ext.ext_arg2; 16071458bff9SNavdeep Parhar 16081458bff9SNavdeep Parhar uma_zfree(zone, cl); 160982eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 16101458bff9SNavdeep Parhar } 16111458bff9SNavdeep Parhar 161238035ed6SNavdeep Parhar /* 161338035ed6SNavdeep Parhar * The mbuf returned by this function could be allocated from zone_mbuf or 161438035ed6SNavdeep Parhar * constructed in spare room in the cluster. 161538035ed6SNavdeep Parhar * 161638035ed6SNavdeep Parhar * The mbuf carries the payload in one of these ways 161738035ed6SNavdeep Parhar * a) frame inside the mbuf (mbuf from zone_mbuf) 161838035ed6SNavdeep Parhar * b) m_cljset (for clusters without metadata) zone_mbuf 161938035ed6SNavdeep Parhar * c) m_extaddref (cluster with metadata) inline mbuf 162038035ed6SNavdeep Parhar * d) m_extaddref (cluster with metadata) zone_mbuf 162138035ed6SNavdeep Parhar */ 16221458bff9SNavdeep Parhar static struct mbuf * 1623b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset, 1624b741402cSNavdeep Parhar int remaining) 162538035ed6SNavdeep Parhar { 162638035ed6SNavdeep Parhar struct mbuf *m; 162738035ed6SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 162838035ed6SNavdeep Parhar struct cluster_layout *cll = &sd->cll; 162938035ed6SNavdeep Parhar struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx]; 163038035ed6SNavdeep Parhar struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx]; 163138035ed6SNavdeep Parhar struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl); 1632b741402cSNavdeep Parhar int len, blen; 163338035ed6SNavdeep Parhar caddr_t payload; 163438035ed6SNavdeep Parhar 1635b741402cSNavdeep Parhar blen = hwb->size - fl->rx_offset; /* max possible in this buf */ 1636b741402cSNavdeep Parhar len = min(remaining, blen); 163738035ed6SNavdeep Parhar payload = sd->cl + cll->region1 + fl->rx_offset; 1638e3207e19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 1639b741402cSNavdeep Parhar const u_int l = fr_offset + len; 1640b741402cSNavdeep Parhar const u_int pad = roundup2(l, fl->buf_boundary) - l; 1641b741402cSNavdeep Parhar 1642b741402cSNavdeep Parhar if (fl->rx_offset + len + pad < hwb->size) 1643b741402cSNavdeep Parhar blen = len + pad; 1644b741402cSNavdeep Parhar MPASS(fl->rx_offset + blen <= hwb->size); 1645e3207e19SNavdeep Parhar } else { 1646e3207e19SNavdeep Parhar MPASS(fl->rx_offset == 0); /* not packing */ 1647e3207e19SNavdeep Parhar } 164838035ed6SNavdeep Parhar 1649b741402cSNavdeep Parhar 165038035ed6SNavdeep Parhar if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) { 165138035ed6SNavdeep Parhar 165238035ed6SNavdeep Parhar /* 165338035ed6SNavdeep Parhar * Copy payload into a freshly allocated mbuf. 165438035ed6SNavdeep Parhar */ 165538035ed6SNavdeep Parhar 1656b741402cSNavdeep Parhar m = fr_offset == 0 ? 165738035ed6SNavdeep Parhar m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA); 165838035ed6SNavdeep Parhar if (m == NULL) 165938035ed6SNavdeep Parhar return (NULL); 166038035ed6SNavdeep Parhar fl->mbuf_allocated++; 166138035ed6SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 166238035ed6SNavdeep Parhar /* Leave room for a timestamp */ 166338035ed6SNavdeep Parhar m->m_data += 8; 166438035ed6SNavdeep Parhar #endif 166538035ed6SNavdeep Parhar /* copy data to mbuf */ 166638035ed6SNavdeep Parhar bcopy(payload, mtod(m, caddr_t), len); 166738035ed6SNavdeep Parhar 1668c3fb7725SNavdeep Parhar } else if (sd->nmbuf * MSIZE < cll->region1) { 166938035ed6SNavdeep Parhar 167038035ed6SNavdeep Parhar /* 167138035ed6SNavdeep Parhar * There's spare room in the cluster for an mbuf. Create one 1672ccc69b2fSNavdeep Parhar * and associate it with the payload that's in the cluster. 167338035ed6SNavdeep Parhar */ 167438035ed6SNavdeep Parhar 167538035ed6SNavdeep Parhar MPASS(clm != NULL); 1676c3fb7725SNavdeep Parhar m = (struct mbuf *)(sd->cl + sd->nmbuf * MSIZE); 167738035ed6SNavdeep Parhar /* No bzero required */ 1678b4b12e52SGleb Smirnoff if (m_init(m, M_NOWAIT, MT_DATA, 1679b741402cSNavdeep Parhar fr_offset == 0 ? M_PKTHDR | M_NOFREE : M_NOFREE)) 168038035ed6SNavdeep Parhar return (NULL); 168138035ed6SNavdeep Parhar fl->mbuf_inlined++; 1682b741402cSNavdeep Parhar m_extaddref(m, payload, blen, &clm->refcount, rxb_free, 168338035ed6SNavdeep Parhar swz->zone, sd->cl); 168482eff304SNavdeep Parhar if (sd->nmbuf++ == 0) 168582eff304SNavdeep Parhar counter_u64_add(extfree_refs, 1); 168638035ed6SNavdeep Parhar 168738035ed6SNavdeep Parhar } else { 168838035ed6SNavdeep Parhar 168938035ed6SNavdeep Parhar /* 169038035ed6SNavdeep Parhar * Grab an mbuf from zone_mbuf and associate it with the 169138035ed6SNavdeep Parhar * payload in the cluster. 169238035ed6SNavdeep Parhar */ 169338035ed6SNavdeep Parhar 1694b741402cSNavdeep Parhar m = fr_offset == 0 ? 169538035ed6SNavdeep Parhar m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA); 169638035ed6SNavdeep Parhar if (m == NULL) 169738035ed6SNavdeep Parhar return (NULL); 169838035ed6SNavdeep Parhar fl->mbuf_allocated++; 1699ccc69b2fSNavdeep Parhar if (clm != NULL) { 1700b741402cSNavdeep Parhar m_extaddref(m, payload, blen, &clm->refcount, 170138035ed6SNavdeep Parhar rxb_free, swz->zone, sd->cl); 170282eff304SNavdeep Parhar if (sd->nmbuf++ == 0) 170382eff304SNavdeep Parhar counter_u64_add(extfree_refs, 1); 1704ccc69b2fSNavdeep Parhar } else { 170538035ed6SNavdeep Parhar m_cljset(m, sd->cl, swz->type); 170638035ed6SNavdeep Parhar sd->cl = NULL; /* consumed, not a recycle candidate */ 170738035ed6SNavdeep Parhar } 170838035ed6SNavdeep Parhar } 1709b741402cSNavdeep Parhar if (fr_offset == 0) 1710b741402cSNavdeep Parhar m->m_pkthdr.len = remaining; 171138035ed6SNavdeep Parhar m->m_len = len; 171238035ed6SNavdeep Parhar 171338035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 1714b741402cSNavdeep Parhar fl->rx_offset += blen; 171538035ed6SNavdeep Parhar MPASS(fl->rx_offset <= hwb->size); 171638035ed6SNavdeep Parhar if (fl->rx_offset < hwb->size) 171738035ed6SNavdeep Parhar return (m); /* without advancing the cidx */ 171838035ed6SNavdeep Parhar } 171938035ed6SNavdeep Parhar 17204d6db4e0SNavdeep Parhar if (__predict_false(++fl->cidx % 8 == 0)) { 17214d6db4e0SNavdeep Parhar uint16_t cidx = fl->cidx / 8; 17224d6db4e0SNavdeep Parhar 17234d6db4e0SNavdeep Parhar if (__predict_false(cidx == fl->sidx)) 17244d6db4e0SNavdeep Parhar fl->cidx = cidx = 0; 17254d6db4e0SNavdeep Parhar fl->hw_cidx = cidx; 17264d6db4e0SNavdeep Parhar } 172738035ed6SNavdeep Parhar fl->rx_offset = 0; 172838035ed6SNavdeep Parhar 172938035ed6SNavdeep Parhar return (m); 173038035ed6SNavdeep Parhar } 173138035ed6SNavdeep Parhar 173238035ed6SNavdeep Parhar static struct mbuf * 17334d6db4e0SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf) 17341458bff9SNavdeep Parhar { 173538035ed6SNavdeep Parhar struct mbuf *m0, *m, **pnext; 1736b741402cSNavdeep Parhar u_int remaining; 1737b741402cSNavdeep Parhar const u_int total = G_RSPD_LEN(len_newbuf); 17381458bff9SNavdeep Parhar 17394d6db4e0SNavdeep Parhar if (__predict_false(fl->flags & FL_BUF_RESUME)) { 1740368541baSNavdeep Parhar M_ASSERTPKTHDR(fl->m0); 1741b741402cSNavdeep Parhar MPASS(fl->m0->m_pkthdr.len == total); 1742b741402cSNavdeep Parhar MPASS(fl->remaining < total); 17431458bff9SNavdeep Parhar 174438035ed6SNavdeep Parhar m0 = fl->m0; 174538035ed6SNavdeep Parhar pnext = fl->pnext; 1746b741402cSNavdeep Parhar remaining = fl->remaining; 17474d6db4e0SNavdeep Parhar fl->flags &= ~FL_BUF_RESUME; 174838035ed6SNavdeep Parhar goto get_segment; 17491458bff9SNavdeep Parhar } 17501458bff9SNavdeep Parhar 175138035ed6SNavdeep Parhar if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) { 17521458bff9SNavdeep Parhar fl->rx_offset = 0; 17534d6db4e0SNavdeep Parhar if (__predict_false(++fl->cidx % 8 == 0)) { 17544d6db4e0SNavdeep Parhar uint16_t cidx = fl->cidx / 8; 17554d6db4e0SNavdeep Parhar 17564d6db4e0SNavdeep Parhar if (__predict_false(cidx == fl->sidx)) 17574d6db4e0SNavdeep Parhar fl->cidx = cidx = 0; 17584d6db4e0SNavdeep Parhar fl->hw_cidx = cidx; 17594d6db4e0SNavdeep Parhar } 17601458bff9SNavdeep Parhar } 17611458bff9SNavdeep Parhar 17621458bff9SNavdeep Parhar /* 176338035ed6SNavdeep Parhar * Payload starts at rx_offset in the current hw buffer. Its length is 176438035ed6SNavdeep Parhar * 'len' and it may span multiple hw buffers. 17651458bff9SNavdeep Parhar */ 17661458bff9SNavdeep Parhar 1767b741402cSNavdeep Parhar m0 = get_scatter_segment(sc, fl, 0, total); 1768368541baSNavdeep Parhar if (m0 == NULL) 17694d6db4e0SNavdeep Parhar return (NULL); 1770b741402cSNavdeep Parhar remaining = total - m0->m_len; 177138035ed6SNavdeep Parhar pnext = &m0->m_next; 1772b741402cSNavdeep Parhar while (remaining > 0) { 177338035ed6SNavdeep Parhar get_segment: 177438035ed6SNavdeep Parhar MPASS(fl->rx_offset == 0); 1775b741402cSNavdeep Parhar m = get_scatter_segment(sc, fl, total - remaining, remaining); 17764d6db4e0SNavdeep Parhar if (__predict_false(m == NULL)) { 177738035ed6SNavdeep Parhar fl->m0 = m0; 177838035ed6SNavdeep Parhar fl->pnext = pnext; 1779b741402cSNavdeep Parhar fl->remaining = remaining; 17804d6db4e0SNavdeep Parhar fl->flags |= FL_BUF_RESUME; 17814d6db4e0SNavdeep Parhar return (NULL); 17821458bff9SNavdeep Parhar } 178338035ed6SNavdeep Parhar *pnext = m; 178438035ed6SNavdeep Parhar pnext = &m->m_next; 1785b741402cSNavdeep Parhar remaining -= m->m_len; 1786733b9277SNavdeep Parhar } 178738035ed6SNavdeep Parhar *pnext = NULL; 17884d6db4e0SNavdeep Parhar 1789dbbf46c4SNavdeep Parhar M_ASSERTPKTHDR(m0); 1790733b9277SNavdeep Parhar return (m0); 1791733b9277SNavdeep Parhar } 1792733b9277SNavdeep Parhar 1793733b9277SNavdeep Parhar static int 1794733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0) 1795733b9277SNavdeep Parhar { 17963c51d154SNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); 1797733b9277SNavdeep Parhar struct ifnet *ifp = rxq->ifp; 179890e7434aSNavdeep Parhar struct adapter *sc = iq->adapter; 1799733b9277SNavdeep Parhar const struct cpl_rx_pkt *cpl = (const void *)(rss + 1); 1800a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1801733b9277SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1802733b9277SNavdeep Parhar #endif 180370ca6229SNavdeep Parhar static const int sw_hashtype[4][2] = { 180470ca6229SNavdeep Parhar {M_HASHTYPE_NONE, M_HASHTYPE_NONE}, 180570ca6229SNavdeep Parhar {M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6}, 180670ca6229SNavdeep Parhar {M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6}, 180770ca6229SNavdeep Parhar {M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6}, 180870ca6229SNavdeep Parhar }; 1809733b9277SNavdeep Parhar 1810733b9277SNavdeep Parhar KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__, 1811733b9277SNavdeep Parhar rss->opcode)); 1812733b9277SNavdeep Parhar 181390e7434aSNavdeep Parhar m0->m_pkthdr.len -= sc->params.sge.fl_pktshift; 181490e7434aSNavdeep Parhar m0->m_len -= sc->params.sge.fl_pktshift; 181590e7434aSNavdeep Parhar m0->m_data += sc->params.sge.fl_pktshift; 181654e4ee71SNavdeep Parhar 181754e4ee71SNavdeep Parhar m0->m_pkthdr.rcvif = ifp; 181870ca6229SNavdeep Parhar M_HASHTYPE_SET(m0, sw_hashtype[rss->hash_type][rss->ipv6]); 1819273ef991SNavdeep Parhar m0->m_pkthdr.flowid = be32toh(rss->hash_val); 182054e4ee71SNavdeep Parhar 18211de8c69dSNavdeep Parhar if (cpl->csum_calc && !(cpl->err_vec & sc->params.tp.err_vec_mask)) { 18229600bf00SNavdeep Parhar if (ifp->if_capenable & IFCAP_RXCSUM && 18239600bf00SNavdeep Parhar cpl->l2info & htobe32(F_RXF_IP)) { 1824932b1a5fSNavdeep Parhar m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED | 182554e4ee71SNavdeep Parhar CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR); 18269600bf00SNavdeep Parhar rxq->rxcsum++; 18279600bf00SNavdeep Parhar } else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 && 18289600bf00SNavdeep Parhar cpl->l2info & htobe32(F_RXF_IP6)) { 1829932b1a5fSNavdeep Parhar m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 | 18309600bf00SNavdeep Parhar CSUM_PSEUDO_HDR); 18319600bf00SNavdeep Parhar rxq->rxcsum++; 18329600bf00SNavdeep Parhar } 18339600bf00SNavdeep Parhar 18349600bf00SNavdeep Parhar if (__predict_false(cpl->ip_frag)) 183554e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = be16toh(cpl->csum); 183654e4ee71SNavdeep Parhar else 183754e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = 0xffff; 183854e4ee71SNavdeep Parhar } 183954e4ee71SNavdeep Parhar 184054e4ee71SNavdeep Parhar if (cpl->vlan_ex) { 184154e4ee71SNavdeep Parhar m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan); 184254e4ee71SNavdeep Parhar m0->m_flags |= M_VLANTAG; 184354e4ee71SNavdeep Parhar rxq->vlan_extraction++; 184454e4ee71SNavdeep Parhar } 184554e4ee71SNavdeep Parhar 1846a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 184746f48ee5SNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED) { 184846f48ee5SNavdeep Parhar if (sort_before_lro(lro)) { 184946f48ee5SNavdeep Parhar tcp_lro_queue_mbuf(lro, m0); 185046f48ee5SNavdeep Parhar return (0); /* queued for sort, then LRO */ 185146f48ee5SNavdeep Parhar } 185246f48ee5SNavdeep Parhar if (tcp_lro_rx(lro, m0, 0) == 0) 185346f48ee5SNavdeep Parhar return (0); /* queued for LRO */ 185446f48ee5SNavdeep Parhar } 185554e4ee71SNavdeep Parhar #endif 18567d29df59SNavdeep Parhar ifp->if_input(ifp, m0); 185754e4ee71SNavdeep Parhar 1858733b9277SNavdeep Parhar return (0); 185954e4ee71SNavdeep Parhar } 186054e4ee71SNavdeep Parhar 1861733b9277SNavdeep Parhar /* 18627951040fSNavdeep Parhar * Must drain the wrq or make sure that someone else will. 18637951040fSNavdeep Parhar */ 18647951040fSNavdeep Parhar static void 18657951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n) 18667951040fSNavdeep Parhar { 18677951040fSNavdeep Parhar struct sge_wrq *wrq = arg; 18687951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 18697951040fSNavdeep Parhar 18707951040fSNavdeep Parhar EQ_LOCK(eq); 18717951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 18727951040fSNavdeep Parhar drain_wrq_wr_list(wrq->adapter, wrq); 18737951040fSNavdeep Parhar EQ_UNLOCK(eq); 18747951040fSNavdeep Parhar } 18757951040fSNavdeep Parhar 18767951040fSNavdeep Parhar static void 18777951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq) 18787951040fSNavdeep Parhar { 18797951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 18807951040fSNavdeep Parhar u_int available, dbdiff; /* # of hardware descriptors */ 18817951040fSNavdeep Parhar u_int n; 18827951040fSNavdeep Parhar struct wrqe *wr; 18837951040fSNavdeep Parhar struct fw_eth_tx_pkt_wr *dst; /* any fw WR struct will do */ 18847951040fSNavdeep Parhar 18857951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 18867951040fSNavdeep Parhar MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs)); 18877951040fSNavdeep Parhar wr = STAILQ_FIRST(&wrq->wr_list); 18887951040fSNavdeep Parhar MPASS(wr != NULL); /* Must be called with something useful to do */ 1889cda2ab0eSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 1890cda2ab0eSNavdeep Parhar dbdiff = 0; 18917951040fSNavdeep Parhar 18927951040fSNavdeep Parhar do { 18937951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 18947951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 18957951040fSNavdeep Parhar available = eq->sidx - 1; 18967951040fSNavdeep Parhar else 18977951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 18987951040fSNavdeep Parhar 18997951040fSNavdeep Parhar MPASS(wr->wrq == wrq); 19007951040fSNavdeep Parhar n = howmany(wr->wr_len, EQ_ESIZE); 19017951040fSNavdeep Parhar if (available < n) 1902cda2ab0eSNavdeep Parhar break; 19037951040fSNavdeep Parhar 19047951040fSNavdeep Parhar dst = (void *)&eq->desc[eq->pidx]; 19057951040fSNavdeep Parhar if (__predict_true(eq->sidx - eq->pidx > n)) { 19067951040fSNavdeep Parhar /* Won't wrap, won't end exactly at the status page. */ 19077951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, wr->wr_len); 19087951040fSNavdeep Parhar eq->pidx += n; 19097951040fSNavdeep Parhar } else { 19107951040fSNavdeep Parhar int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE; 19117951040fSNavdeep Parhar 19127951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, first_portion); 19137951040fSNavdeep Parhar if (wr->wr_len > first_portion) { 19147951040fSNavdeep Parhar bcopy(&wr->wr[first_portion], &eq->desc[0], 19157951040fSNavdeep Parhar wr->wr_len - first_portion); 19167951040fSNavdeep Parhar } 19177951040fSNavdeep Parhar eq->pidx = n - (eq->sidx - eq->pidx); 19187951040fSNavdeep Parhar } 19190459a175SNavdeep Parhar wrq->tx_wrs_copied++; 19207951040fSNavdeep Parhar 19217951040fSNavdeep Parhar if (available < eq->sidx / 4 && 19227951040fSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 19237951040fSNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 19247951040fSNavdeep Parhar F_FW_WR_EQUEQ); 19257951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 19267951040fSNavdeep Parhar } else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) { 19277951040fSNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ); 19287951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 19297951040fSNavdeep Parhar } 19307951040fSNavdeep Parhar 19317951040fSNavdeep Parhar dbdiff += n; 19327951040fSNavdeep Parhar if (dbdiff >= 16) { 19337951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 19347951040fSNavdeep Parhar dbdiff = 0; 19357951040fSNavdeep Parhar } 19367951040fSNavdeep Parhar 19377951040fSNavdeep Parhar STAILQ_REMOVE_HEAD(&wrq->wr_list, link); 19387951040fSNavdeep Parhar free_wrqe(wr); 19397951040fSNavdeep Parhar MPASS(wrq->nwr_pending > 0); 19407951040fSNavdeep Parhar wrq->nwr_pending--; 19417951040fSNavdeep Parhar MPASS(wrq->ndesc_needed >= n); 19427951040fSNavdeep Parhar wrq->ndesc_needed -= n; 19437951040fSNavdeep Parhar } while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL); 19447951040fSNavdeep Parhar 19457951040fSNavdeep Parhar if (dbdiff) 19467951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 19477951040fSNavdeep Parhar } 19487951040fSNavdeep Parhar 19497951040fSNavdeep Parhar /* 1950733b9277SNavdeep Parhar * Doesn't fail. Holds on to work requests it can't send right away. 1951733b9277SNavdeep Parhar */ 195209fe6320SNavdeep Parhar void 195309fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr) 1954733b9277SNavdeep Parhar { 1955733b9277SNavdeep Parhar #ifdef INVARIANTS 19567951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 1957733b9277SNavdeep Parhar #endif 1958733b9277SNavdeep Parhar 19597951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 19607951040fSNavdeep Parhar MPASS(wr != NULL); 19617951040fSNavdeep Parhar MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN); 19627951040fSNavdeep Parhar MPASS((wr->wr_len & 0x7) == 0); 1963733b9277SNavdeep Parhar 19647951040fSNavdeep Parhar STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link); 19657951040fSNavdeep Parhar wrq->nwr_pending++; 19667951040fSNavdeep Parhar wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE); 1967733b9277SNavdeep Parhar 19687951040fSNavdeep Parhar if (!TAILQ_EMPTY(&wrq->incomplete_wrs)) 19697951040fSNavdeep Parhar return; /* commit_wrq_wr will drain wr_list as well. */ 1970733b9277SNavdeep Parhar 19717951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 1972733b9277SNavdeep Parhar 19737951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 19747951040fSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 197554e4ee71SNavdeep Parhar } 197654e4ee71SNavdeep Parhar 197754e4ee71SNavdeep Parhar void 197854e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp) 197954e4ee71SNavdeep Parhar { 1980fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 1981fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 198254e4ee71SNavdeep Parhar struct sge_rxq *rxq; 19836eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 19846eb3180fSNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 19856eb3180fSNavdeep Parhar #endif 198654e4ee71SNavdeep Parhar struct sge_fl *fl; 198738035ed6SNavdeep Parhar int i, maxp, mtu = ifp->if_mtu; 198854e4ee71SNavdeep Parhar 198938035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 0); 1990fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 199154e4ee71SNavdeep Parhar fl = &rxq->fl; 199254e4ee71SNavdeep Parhar 199354e4ee71SNavdeep Parhar FL_LOCK(fl); 199438035ed6SNavdeep Parhar find_best_refill_source(sc, fl, maxp); 199554e4ee71SNavdeep Parhar FL_UNLOCK(fl); 199654e4ee71SNavdeep Parhar } 19976eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 199838035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 1); 1999fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 20006eb3180fSNavdeep Parhar fl = &ofld_rxq->fl; 20016eb3180fSNavdeep Parhar 20026eb3180fSNavdeep Parhar FL_LOCK(fl); 200338035ed6SNavdeep Parhar find_best_refill_source(sc, fl, maxp); 20046eb3180fSNavdeep Parhar FL_UNLOCK(fl); 20056eb3180fSNavdeep Parhar } 20066eb3180fSNavdeep Parhar #endif 200754e4ee71SNavdeep Parhar } 200854e4ee71SNavdeep Parhar 20097951040fSNavdeep Parhar static inline int 20107951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m) 2011733b9277SNavdeep Parhar { 20120835ddc7SNavdeep Parhar 20137951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20147951040fSNavdeep Parhar KASSERT(m->m_pkthdr.l5hlen > 0, 20157951040fSNavdeep Parhar ("%s: mbuf %p missing information on # of segments.", __func__, m)); 20167951040fSNavdeep Parhar 20177951040fSNavdeep Parhar return (m->m_pkthdr.l5hlen); 20187951040fSNavdeep Parhar } 20197951040fSNavdeep Parhar 20207951040fSNavdeep Parhar static inline void 20217951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs) 20227951040fSNavdeep Parhar { 20237951040fSNavdeep Parhar 20247951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20257951040fSNavdeep Parhar m->m_pkthdr.l5hlen = nsegs; 20267951040fSNavdeep Parhar } 20277951040fSNavdeep Parhar 20287951040fSNavdeep Parhar static inline int 20297951040fSNavdeep Parhar mbuf_len16(struct mbuf *m) 20307951040fSNavdeep Parhar { 20317951040fSNavdeep Parhar int n; 20327951040fSNavdeep Parhar 20337951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20347951040fSNavdeep Parhar n = m->m_pkthdr.PH_loc.eight[0]; 20357951040fSNavdeep Parhar MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16); 20367951040fSNavdeep Parhar 20377951040fSNavdeep Parhar return (n); 20387951040fSNavdeep Parhar } 20397951040fSNavdeep Parhar 20407951040fSNavdeep Parhar static inline void 20417951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16) 20427951040fSNavdeep Parhar { 20437951040fSNavdeep Parhar 20447951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20457951040fSNavdeep Parhar m->m_pkthdr.PH_loc.eight[0] = len16; 20467951040fSNavdeep Parhar } 20477951040fSNavdeep Parhar 20487951040fSNavdeep Parhar static inline int 20497951040fSNavdeep Parhar needs_tso(struct mbuf *m) 20507951040fSNavdeep Parhar { 20517951040fSNavdeep Parhar 20527951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20537951040fSNavdeep Parhar 20547951040fSNavdeep Parhar if (m->m_pkthdr.csum_flags & CSUM_TSO) { 20557951040fSNavdeep Parhar KASSERT(m->m_pkthdr.tso_segsz > 0, 20567951040fSNavdeep Parhar ("%s: TSO requested in mbuf %p but MSS not provided", 20577951040fSNavdeep Parhar __func__, m)); 20587951040fSNavdeep Parhar return (1); 20597951040fSNavdeep Parhar } 20607951040fSNavdeep Parhar 20617951040fSNavdeep Parhar return (0); 20627951040fSNavdeep Parhar } 20637951040fSNavdeep Parhar 20647951040fSNavdeep Parhar static inline int 20657951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m) 20667951040fSNavdeep Parhar { 20677951040fSNavdeep Parhar 20687951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20697951040fSNavdeep Parhar 20707951040fSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO)) 20717951040fSNavdeep Parhar return (1); 20727951040fSNavdeep Parhar return (0); 20737951040fSNavdeep Parhar } 20747951040fSNavdeep Parhar 20757951040fSNavdeep Parhar static inline int 20767951040fSNavdeep Parhar needs_l4_csum(struct mbuf *m) 20777951040fSNavdeep Parhar { 20787951040fSNavdeep Parhar 20797951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20807951040fSNavdeep Parhar 20817951040fSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 | 20827951040fSNavdeep Parhar CSUM_TCP_IPV6 | CSUM_TSO)) 20837951040fSNavdeep Parhar return (1); 20847951040fSNavdeep Parhar return (0); 20857951040fSNavdeep Parhar } 20867951040fSNavdeep Parhar 20877951040fSNavdeep Parhar static inline int 20887951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m) 20897951040fSNavdeep Parhar { 20907951040fSNavdeep Parhar 20917951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20927951040fSNavdeep Parhar 20937951040fSNavdeep Parhar if (m->m_flags & M_VLANTAG) { 20947951040fSNavdeep Parhar KASSERT(m->m_pkthdr.ether_vtag != 0, 20957951040fSNavdeep Parhar ("%s: HWVLAN requested in mbuf %p but tag not provided", 20967951040fSNavdeep Parhar __func__, m)); 20977951040fSNavdeep Parhar return (1); 20987951040fSNavdeep Parhar } 20997951040fSNavdeep Parhar return (0); 21007951040fSNavdeep Parhar } 21017951040fSNavdeep Parhar 21027951040fSNavdeep Parhar static void * 21037951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len) 21047951040fSNavdeep Parhar { 21057951040fSNavdeep Parhar struct mbuf *m = *pm; 21067951040fSNavdeep Parhar int offset = *poffset; 21077951040fSNavdeep Parhar uintptr_t p = 0; 21087951040fSNavdeep Parhar 21097951040fSNavdeep Parhar MPASS(len > 0); 21107951040fSNavdeep Parhar 2111e06ab612SJohn Baldwin for (;;) { 21127951040fSNavdeep Parhar if (offset + len < m->m_len) { 21137951040fSNavdeep Parhar offset += len; 21147951040fSNavdeep Parhar p = mtod(m, uintptr_t) + offset; 21157951040fSNavdeep Parhar break; 21167951040fSNavdeep Parhar } 21177951040fSNavdeep Parhar len -= m->m_len - offset; 21187951040fSNavdeep Parhar m = m->m_next; 21197951040fSNavdeep Parhar offset = 0; 21207951040fSNavdeep Parhar MPASS(m != NULL); 21217951040fSNavdeep Parhar } 21227951040fSNavdeep Parhar *poffset = offset; 21237951040fSNavdeep Parhar *pm = m; 21247951040fSNavdeep Parhar return ((void *)p); 21257951040fSNavdeep Parhar } 21267951040fSNavdeep Parhar 21277951040fSNavdeep Parhar /* 21287951040fSNavdeep Parhar * Can deal with empty mbufs in the chain that have m_len = 0, but the chain 21297951040fSNavdeep Parhar * must have at least one mbuf that's not empty. 21307951040fSNavdeep Parhar */ 21317951040fSNavdeep Parhar static inline int 21327951040fSNavdeep Parhar count_mbuf_nsegs(struct mbuf *m) 21337951040fSNavdeep Parhar { 213477e9044cSNavdeep Parhar vm_paddr_t lastb, next; 213577e9044cSNavdeep Parhar vm_offset_t va; 21367951040fSNavdeep Parhar int len, nsegs; 21377951040fSNavdeep Parhar 21387951040fSNavdeep Parhar MPASS(m != NULL); 21397951040fSNavdeep Parhar 21407951040fSNavdeep Parhar nsegs = 0; 214177e9044cSNavdeep Parhar lastb = 0; 21427951040fSNavdeep Parhar for (; m; m = m->m_next) { 21437951040fSNavdeep Parhar 21447951040fSNavdeep Parhar len = m->m_len; 21457951040fSNavdeep Parhar if (__predict_false(len == 0)) 21467951040fSNavdeep Parhar continue; 214777e9044cSNavdeep Parhar va = mtod(m, vm_offset_t); 214877e9044cSNavdeep Parhar next = pmap_kextract(va); 214977e9044cSNavdeep Parhar nsegs += sglist_count(m->m_data, len); 215077e9044cSNavdeep Parhar if (lastb + 1 == next) 21517951040fSNavdeep Parhar nsegs--; 215277e9044cSNavdeep Parhar lastb = pmap_kextract(va + len - 1); 21537951040fSNavdeep Parhar } 21547951040fSNavdeep Parhar 21557951040fSNavdeep Parhar MPASS(nsegs > 0); 21567951040fSNavdeep Parhar return (nsegs); 21577951040fSNavdeep Parhar } 21587951040fSNavdeep Parhar 21597951040fSNavdeep Parhar /* 21607951040fSNavdeep Parhar * Analyze the mbuf to determine its tx needs. The mbuf passed in may change: 21617951040fSNavdeep Parhar * a) caller can assume it's been freed if this function returns with an error. 21627951040fSNavdeep Parhar * b) it may get defragged up if the gather list is too long for the hardware. 21637951040fSNavdeep Parhar */ 21647951040fSNavdeep Parhar int 21656af45170SJohn Baldwin parse_pkt(struct adapter *sc, struct mbuf **mp) 21667951040fSNavdeep Parhar { 21677951040fSNavdeep Parhar struct mbuf *m0 = *mp, *m; 21687951040fSNavdeep Parhar int rc, nsegs, defragged = 0, offset; 21697951040fSNavdeep Parhar struct ether_header *eh; 21707951040fSNavdeep Parhar void *l3hdr; 21717951040fSNavdeep Parhar #if defined(INET) || defined(INET6) 21727951040fSNavdeep Parhar struct tcphdr *tcp; 21737951040fSNavdeep Parhar #endif 21747951040fSNavdeep Parhar uint16_t eh_type; 21757951040fSNavdeep Parhar 21767951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 21777951040fSNavdeep Parhar if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) { 21787951040fSNavdeep Parhar rc = EINVAL; 21797951040fSNavdeep Parhar fail: 21807951040fSNavdeep Parhar m_freem(m0); 21817951040fSNavdeep Parhar *mp = NULL; 21827951040fSNavdeep Parhar return (rc); 21837951040fSNavdeep Parhar } 21847951040fSNavdeep Parhar restart: 21857951040fSNavdeep Parhar /* 21867951040fSNavdeep Parhar * First count the number of gather list segments in the payload. 21877951040fSNavdeep Parhar * Defrag the mbuf if nsegs exceeds the hardware limit. 21887951040fSNavdeep Parhar */ 21897951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 21907951040fSNavdeep Parhar MPASS(m0->m_pkthdr.len > 0); 21917951040fSNavdeep Parhar nsegs = count_mbuf_nsegs(m0); 21927951040fSNavdeep Parhar if (nsegs > (needs_tso(m0) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)) { 21937951040fSNavdeep Parhar if (defragged++ > 0 || (m = m_defrag(m0, M_NOWAIT)) == NULL) { 21947951040fSNavdeep Parhar rc = EFBIG; 21957951040fSNavdeep Parhar goto fail; 21967951040fSNavdeep Parhar } 21977951040fSNavdeep Parhar *mp = m0 = m; /* update caller's copy after defrag */ 21987951040fSNavdeep Parhar goto restart; 21997951040fSNavdeep Parhar } 22007951040fSNavdeep Parhar 22017951040fSNavdeep Parhar if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN)) { 22027951040fSNavdeep Parhar m0 = m_pullup(m0, m0->m_pkthdr.len); 22037951040fSNavdeep Parhar if (m0 == NULL) { 22047951040fSNavdeep Parhar /* Should have left well enough alone. */ 22057951040fSNavdeep Parhar rc = EFBIG; 22067951040fSNavdeep Parhar goto fail; 22077951040fSNavdeep Parhar } 22087951040fSNavdeep Parhar *mp = m0; /* update caller's copy after pullup */ 22097951040fSNavdeep Parhar goto restart; 22107951040fSNavdeep Parhar } 22117951040fSNavdeep Parhar set_mbuf_nsegs(m0, nsegs); 22126af45170SJohn Baldwin if (sc->flags & IS_VF) 22136af45170SJohn Baldwin set_mbuf_len16(m0, txpkt_vm_len16(nsegs, needs_tso(m0))); 22146af45170SJohn Baldwin else 22157951040fSNavdeep Parhar set_mbuf_len16(m0, txpkt_len16(nsegs, needs_tso(m0))); 22167951040fSNavdeep Parhar 22176af45170SJohn Baldwin if (!needs_tso(m0) && 22186af45170SJohn Baldwin !(sc->flags & IS_VF && (needs_l3_csum(m0) || needs_l4_csum(m0)))) 22197951040fSNavdeep Parhar return (0); 22207951040fSNavdeep Parhar 22217951040fSNavdeep Parhar m = m0; 22227951040fSNavdeep Parhar eh = mtod(m, struct ether_header *); 22237951040fSNavdeep Parhar eh_type = ntohs(eh->ether_type); 22247951040fSNavdeep Parhar if (eh_type == ETHERTYPE_VLAN) { 22257951040fSNavdeep Parhar struct ether_vlan_header *evh = (void *)eh; 22267951040fSNavdeep Parhar 22277951040fSNavdeep Parhar eh_type = ntohs(evh->evl_proto); 22287951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*evh); 22297951040fSNavdeep Parhar } else 22307951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*eh); 22317951040fSNavdeep Parhar 22327951040fSNavdeep Parhar offset = 0; 22337951040fSNavdeep Parhar l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen); 22347951040fSNavdeep Parhar 22357951040fSNavdeep Parhar switch (eh_type) { 22367951040fSNavdeep Parhar #ifdef INET6 22377951040fSNavdeep Parhar case ETHERTYPE_IPV6: 22387951040fSNavdeep Parhar { 22397951040fSNavdeep Parhar struct ip6_hdr *ip6 = l3hdr; 22407951040fSNavdeep Parhar 22416af45170SJohn Baldwin MPASS(!needs_tso(m0) || ip6->ip6_nxt == IPPROTO_TCP); 22427951040fSNavdeep Parhar 22437951040fSNavdeep Parhar m0->m_pkthdr.l3hlen = sizeof(*ip6); 22447951040fSNavdeep Parhar break; 22457951040fSNavdeep Parhar } 22467951040fSNavdeep Parhar #endif 22477951040fSNavdeep Parhar #ifdef INET 22487951040fSNavdeep Parhar case ETHERTYPE_IP: 22497951040fSNavdeep Parhar { 22507951040fSNavdeep Parhar struct ip *ip = l3hdr; 22517951040fSNavdeep Parhar 22527951040fSNavdeep Parhar m0->m_pkthdr.l3hlen = ip->ip_hl * 4; 22537951040fSNavdeep Parhar break; 22547951040fSNavdeep Parhar } 22557951040fSNavdeep Parhar #endif 22567951040fSNavdeep Parhar default: 22577951040fSNavdeep Parhar panic("%s: ethertype 0x%04x unknown. if_cxgbe must be compiled" 22587951040fSNavdeep Parhar " with the same INET/INET6 options as the kernel.", 22597951040fSNavdeep Parhar __func__, eh_type); 22607951040fSNavdeep Parhar } 22617951040fSNavdeep Parhar 22627951040fSNavdeep Parhar #if defined(INET) || defined(INET6) 22636af45170SJohn Baldwin if (needs_tso(m0)) { 22647951040fSNavdeep Parhar tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen); 22657951040fSNavdeep Parhar m0->m_pkthdr.l4hlen = tcp->th_off * 4; 22666af45170SJohn Baldwin } 22677951040fSNavdeep Parhar #endif 22687951040fSNavdeep Parhar MPASS(m0 == *mp); 22697951040fSNavdeep Parhar return (0); 22707951040fSNavdeep Parhar } 22717951040fSNavdeep Parhar 22727951040fSNavdeep Parhar void * 22737951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie) 22747951040fSNavdeep Parhar { 22757951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 22767951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 22777951040fSNavdeep Parhar int ndesc, available; 22787951040fSNavdeep Parhar struct wrqe *wr; 22797951040fSNavdeep Parhar void *w; 22807951040fSNavdeep Parhar 22817951040fSNavdeep Parhar MPASS(len16 > 0); 22827951040fSNavdeep Parhar ndesc = howmany(len16, EQ_ESIZE / 16); 22837951040fSNavdeep Parhar MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC); 22847951040fSNavdeep Parhar 22857951040fSNavdeep Parhar EQ_LOCK(eq); 22867951040fSNavdeep Parhar 22878d6ae10aSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 22887951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 22897951040fSNavdeep Parhar 22907951040fSNavdeep Parhar if (!STAILQ_EMPTY(&wrq->wr_list)) { 22917951040fSNavdeep Parhar slowpath: 22927951040fSNavdeep Parhar EQ_UNLOCK(eq); 22937951040fSNavdeep Parhar wr = alloc_wrqe(len16 * 16, wrq); 22947951040fSNavdeep Parhar if (__predict_false(wr == NULL)) 22957951040fSNavdeep Parhar return (NULL); 22967951040fSNavdeep Parhar cookie->pidx = -1; 22977951040fSNavdeep Parhar cookie->ndesc = ndesc; 22987951040fSNavdeep Parhar return (&wr->wr); 22997951040fSNavdeep Parhar } 23007951040fSNavdeep Parhar 23017951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 23027951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 23037951040fSNavdeep Parhar available = eq->sidx - 1; 23047951040fSNavdeep Parhar else 23057951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 23067951040fSNavdeep Parhar if (available < ndesc) 23077951040fSNavdeep Parhar goto slowpath; 23087951040fSNavdeep Parhar 23097951040fSNavdeep Parhar cookie->pidx = eq->pidx; 23107951040fSNavdeep Parhar cookie->ndesc = ndesc; 23117951040fSNavdeep Parhar TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link); 23127951040fSNavdeep Parhar 23137951040fSNavdeep Parhar w = &eq->desc[eq->pidx]; 23147951040fSNavdeep Parhar IDXINCR(eq->pidx, ndesc, eq->sidx); 2315f50c49ccSNavdeep Parhar if (__predict_false(cookie->pidx + ndesc > eq->sidx)) { 23167951040fSNavdeep Parhar w = &wrq->ss[0]; 23177951040fSNavdeep Parhar wrq->ss_pidx = cookie->pidx; 23187951040fSNavdeep Parhar wrq->ss_len = len16 * 16; 23197951040fSNavdeep Parhar } 23207951040fSNavdeep Parhar 23217951040fSNavdeep Parhar EQ_UNLOCK(eq); 23227951040fSNavdeep Parhar 23237951040fSNavdeep Parhar return (w); 23247951040fSNavdeep Parhar } 23257951040fSNavdeep Parhar 23267951040fSNavdeep Parhar void 23277951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie) 23287951040fSNavdeep Parhar { 23297951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 23307951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 23317951040fSNavdeep Parhar int ndesc, pidx; 23327951040fSNavdeep Parhar struct wrq_cookie *prev, *next; 23337951040fSNavdeep Parhar 23347951040fSNavdeep Parhar if (cookie->pidx == -1) { 23357951040fSNavdeep Parhar struct wrqe *wr = __containerof(w, struct wrqe, wr); 23367951040fSNavdeep Parhar 23377951040fSNavdeep Parhar t4_wrq_tx(sc, wr); 23387951040fSNavdeep Parhar return; 23397951040fSNavdeep Parhar } 23407951040fSNavdeep Parhar 23417951040fSNavdeep Parhar if (__predict_false(w == &wrq->ss[0])) { 23427951040fSNavdeep Parhar int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE; 23437951040fSNavdeep Parhar 23447951040fSNavdeep Parhar MPASS(wrq->ss_len > n); /* WR had better wrap around. */ 23457951040fSNavdeep Parhar bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n); 23467951040fSNavdeep Parhar bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n); 23477951040fSNavdeep Parhar wrq->tx_wrs_ss++; 23487951040fSNavdeep Parhar } else 23497951040fSNavdeep Parhar wrq->tx_wrs_direct++; 23507951040fSNavdeep Parhar 23517951040fSNavdeep Parhar EQ_LOCK(eq); 23528d6ae10aSNavdeep Parhar ndesc = cookie->ndesc; /* Can be more than SGE_MAX_WR_NDESC here. */ 23538d6ae10aSNavdeep Parhar pidx = cookie->pidx; 23548d6ae10aSNavdeep Parhar MPASS(pidx >= 0 && pidx < eq->sidx); 23557951040fSNavdeep Parhar prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link); 23567951040fSNavdeep Parhar next = TAILQ_NEXT(cookie, link); 23577951040fSNavdeep Parhar if (prev == NULL) { 23587951040fSNavdeep Parhar MPASS(pidx == eq->dbidx); 23597951040fSNavdeep Parhar if (next == NULL || ndesc >= 16) 23607951040fSNavdeep Parhar ring_eq_db(wrq->adapter, eq, ndesc); 23617951040fSNavdeep Parhar else { 23627951040fSNavdeep Parhar MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc); 23637951040fSNavdeep Parhar next->pidx = pidx; 23647951040fSNavdeep Parhar next->ndesc += ndesc; 23657951040fSNavdeep Parhar } 23667951040fSNavdeep Parhar } else { 23677951040fSNavdeep Parhar MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc); 23687951040fSNavdeep Parhar prev->ndesc += ndesc; 23697951040fSNavdeep Parhar } 23707951040fSNavdeep Parhar TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link); 23717951040fSNavdeep Parhar 23727951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 23737951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 23747951040fSNavdeep Parhar 23757951040fSNavdeep Parhar #ifdef INVARIANTS 23767951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs)) { 23777951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 23787951040fSNavdeep Parhar MPASS(wrq->eq.pidx == wrq->eq.dbidx); 23797951040fSNavdeep Parhar } 23807951040fSNavdeep Parhar #endif 23817951040fSNavdeep Parhar EQ_UNLOCK(eq); 23827951040fSNavdeep Parhar } 23837951040fSNavdeep Parhar 23847951040fSNavdeep Parhar static u_int 23857951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r) 23867951040fSNavdeep Parhar { 23877951040fSNavdeep Parhar struct sge_eq *eq = r->cookie; 23887951040fSNavdeep Parhar 23897951040fSNavdeep Parhar return (total_available_tx_desc(eq) > eq->sidx / 8); 23907951040fSNavdeep Parhar } 23917951040fSNavdeep Parhar 23927951040fSNavdeep Parhar static inline int 23937951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m) 23947951040fSNavdeep Parhar { 23957951040fSNavdeep Parhar /* maybe put a GL limit too, to avoid silliness? */ 23967951040fSNavdeep Parhar 23977951040fSNavdeep Parhar return (needs_tso(m)); 23987951040fSNavdeep Parhar } 23997951040fSNavdeep Parhar 24001404daa7SNavdeep Parhar static inline int 24011404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq) 24021404daa7SNavdeep Parhar { 24031404daa7SNavdeep Parhar 24041404daa7SNavdeep Parhar return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED); 24051404daa7SNavdeep Parhar } 24061404daa7SNavdeep Parhar 24077951040fSNavdeep Parhar /* 24087951040fSNavdeep Parhar * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to 24097951040fSNavdeep Parhar * be consumed. Return the actual number consumed. 0 indicates a stall. 24107951040fSNavdeep Parhar */ 24117951040fSNavdeep Parhar static u_int 24127951040fSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx) 24137951040fSNavdeep Parhar { 24147951040fSNavdeep Parhar struct sge_txq *txq = r->cookie; 24157951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 24167951040fSNavdeep Parhar struct ifnet *ifp = txq->ifp; 2417fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 2418fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 24197951040fSNavdeep Parhar struct adapter *sc = pi->adapter; 24207951040fSNavdeep Parhar u_int total, remaining; /* # of packets */ 24217951040fSNavdeep Parhar u_int available, dbdiff; /* # of hardware descriptors */ 24227951040fSNavdeep Parhar u_int n, next_cidx; 24237951040fSNavdeep Parhar struct mbuf *m0, *tail; 24247951040fSNavdeep Parhar struct txpkts txp; 24257951040fSNavdeep Parhar struct fw_eth_tx_pkts_wr *wr; /* any fw WR struct will do */ 24267951040fSNavdeep Parhar 24277951040fSNavdeep Parhar remaining = IDXDIFF(pidx, cidx, r->size); 24287951040fSNavdeep Parhar MPASS(remaining > 0); /* Must not be called without work to do. */ 24297951040fSNavdeep Parhar total = 0; 24307951040fSNavdeep Parhar 24317951040fSNavdeep Parhar TXQ_LOCK(txq); 24321404daa7SNavdeep Parhar if (__predict_false(discard_tx(eq))) { 24337951040fSNavdeep Parhar while (cidx != pidx) { 24347951040fSNavdeep Parhar m0 = r->items[cidx]; 24357951040fSNavdeep Parhar m_freem(m0); 24367951040fSNavdeep Parhar if (++cidx == r->size) 24377951040fSNavdeep Parhar cidx = 0; 24387951040fSNavdeep Parhar } 24397951040fSNavdeep Parhar reclaim_tx_descs(txq, 2048); 24407951040fSNavdeep Parhar total = remaining; 24417951040fSNavdeep Parhar goto done; 24427951040fSNavdeep Parhar } 24437951040fSNavdeep Parhar 24447951040fSNavdeep Parhar /* How many hardware descriptors do we have readily available. */ 24457951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 24467951040fSNavdeep Parhar available = eq->sidx - 1; 24477951040fSNavdeep Parhar else 24487951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 24497951040fSNavdeep Parhar dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx); 24507951040fSNavdeep Parhar 24517951040fSNavdeep Parhar while (remaining > 0) { 24527951040fSNavdeep Parhar 24537951040fSNavdeep Parhar m0 = r->items[cidx]; 24547951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 24557951040fSNavdeep Parhar MPASS(m0->m_nextpkt == NULL); 24567951040fSNavdeep Parhar 24577951040fSNavdeep Parhar if (available < SGE_MAX_WR_NDESC) { 24587951040fSNavdeep Parhar available += reclaim_tx_descs(txq, 64); 24597951040fSNavdeep Parhar if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16)) 24607951040fSNavdeep Parhar break; /* out of descriptors */ 24617951040fSNavdeep Parhar } 24627951040fSNavdeep Parhar 24637951040fSNavdeep Parhar next_cidx = cidx + 1; 24647951040fSNavdeep Parhar if (__predict_false(next_cidx == r->size)) 24657951040fSNavdeep Parhar next_cidx = 0; 24667951040fSNavdeep Parhar 24677951040fSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 24686af45170SJohn Baldwin if (sc->flags & IS_VF) { 24696af45170SJohn Baldwin total++; 24706af45170SJohn Baldwin remaining--; 24716af45170SJohn Baldwin ETHER_BPF_MTAP(ifp, m0); 2472472a6004SNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, (void *)wr, m0, 2473472a6004SNavdeep Parhar available); 24746af45170SJohn Baldwin } else if (remaining > 1 && 24757951040fSNavdeep Parhar try_txpkts(m0, r->items[next_cidx], &txp, available) == 0) { 24767951040fSNavdeep Parhar 24777951040fSNavdeep Parhar /* pkts at cidx, next_cidx should both be in txp. */ 24787951040fSNavdeep Parhar MPASS(txp.npkt == 2); 24797951040fSNavdeep Parhar tail = r->items[next_cidx]; 24807951040fSNavdeep Parhar MPASS(tail->m_nextpkt == NULL); 24817951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, m0); 24827951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, tail); 24837951040fSNavdeep Parhar m0->m_nextpkt = tail; 24847951040fSNavdeep Parhar 24857951040fSNavdeep Parhar if (__predict_false(++next_cidx == r->size)) 24867951040fSNavdeep Parhar next_cidx = 0; 24877951040fSNavdeep Parhar 24887951040fSNavdeep Parhar while (next_cidx != pidx) { 24897951040fSNavdeep Parhar if (add_to_txpkts(r->items[next_cidx], &txp, 24907951040fSNavdeep Parhar available) != 0) 24917951040fSNavdeep Parhar break; 24927951040fSNavdeep Parhar tail->m_nextpkt = r->items[next_cidx]; 24937951040fSNavdeep Parhar tail = tail->m_nextpkt; 24947951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, tail); 24957951040fSNavdeep Parhar if (__predict_false(++next_cidx == r->size)) 24967951040fSNavdeep Parhar next_cidx = 0; 24977951040fSNavdeep Parhar } 24987951040fSNavdeep Parhar 24997951040fSNavdeep Parhar n = write_txpkts_wr(txq, wr, m0, &txp, available); 25007951040fSNavdeep Parhar total += txp.npkt; 25017951040fSNavdeep Parhar remaining -= txp.npkt; 25027951040fSNavdeep Parhar } else { 25037951040fSNavdeep Parhar total++; 25047951040fSNavdeep Parhar remaining--; 25057951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, m0); 250678552b23SNavdeep Parhar n = write_txpkt_wr(txq, (void *)wr, m0, available); 25077951040fSNavdeep Parhar } 25087951040fSNavdeep Parhar MPASS(n >= 1 && n <= available && n <= SGE_MAX_WR_NDESC); 25097951040fSNavdeep Parhar 25107951040fSNavdeep Parhar available -= n; 25117951040fSNavdeep Parhar dbdiff += n; 25127951040fSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 25137951040fSNavdeep Parhar 25147951040fSNavdeep Parhar if (total_available_tx_desc(eq) < eq->sidx / 4 && 25157951040fSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 25167951040fSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 25177951040fSNavdeep Parhar F_FW_WR_EQUEQ); 25187951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 25197951040fSNavdeep Parhar } else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) { 25207951040fSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ); 25217951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 25227951040fSNavdeep Parhar } 25237951040fSNavdeep Parhar 25247951040fSNavdeep Parhar if (dbdiff >= 16 && remaining >= 4) { 25257951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 25267951040fSNavdeep Parhar available += reclaim_tx_descs(txq, 4 * dbdiff); 25277951040fSNavdeep Parhar dbdiff = 0; 25287951040fSNavdeep Parhar } 25297951040fSNavdeep Parhar 25307951040fSNavdeep Parhar cidx = next_cidx; 25317951040fSNavdeep Parhar } 25327951040fSNavdeep Parhar if (dbdiff != 0) { 25337951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 25347951040fSNavdeep Parhar reclaim_tx_descs(txq, 32); 25357951040fSNavdeep Parhar } 25367951040fSNavdeep Parhar done: 25377951040fSNavdeep Parhar TXQ_UNLOCK(txq); 25387951040fSNavdeep Parhar 25397951040fSNavdeep Parhar return (total); 2540733b9277SNavdeep Parhar } 2541733b9277SNavdeep Parhar 254254e4ee71SNavdeep Parhar static inline void 254354e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx, 2544b2daa9a9SNavdeep Parhar int qsize) 254554e4ee71SNavdeep Parhar { 2546b2daa9a9SNavdeep Parhar 254754e4ee71SNavdeep Parhar KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS, 254854e4ee71SNavdeep Parhar ("%s: bad tmr_idx %d", __func__, tmr_idx)); 254954e4ee71SNavdeep Parhar KASSERT(pktc_idx < SGE_NCOUNTERS, /* -ve is ok, means don't use */ 255054e4ee71SNavdeep Parhar ("%s: bad pktc_idx %d", __func__, pktc_idx)); 255154e4ee71SNavdeep Parhar 255254e4ee71SNavdeep Parhar iq->flags = 0; 255354e4ee71SNavdeep Parhar iq->adapter = sc; 25547a32954cSNavdeep Parhar iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx); 25557a32954cSNavdeep Parhar iq->intr_pktc_idx = SGE_NCOUNTERS - 1; 25567a32954cSNavdeep Parhar if (pktc_idx >= 0) { 25577a32954cSNavdeep Parhar iq->intr_params |= F_QINTR_CNT_EN; 255854e4ee71SNavdeep Parhar iq->intr_pktc_idx = pktc_idx; 25597a32954cSNavdeep Parhar } 2560d14b0ac1SNavdeep Parhar iq->qsize = roundup2(qsize, 16); /* See FW_IQ_CMD/iqsize */ 256190e7434aSNavdeep Parhar iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE; 256254e4ee71SNavdeep Parhar } 256354e4ee71SNavdeep Parhar 256454e4ee71SNavdeep Parhar static inline void 2565e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name) 256654e4ee71SNavdeep Parhar { 25671458bff9SNavdeep Parhar 256854e4ee71SNavdeep Parhar fl->qsize = qsize; 256990e7434aSNavdeep Parhar fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 257054e4ee71SNavdeep Parhar strlcpy(fl->lockname, name, sizeof(fl->lockname)); 2571e3207e19SNavdeep Parhar if (sc->flags & BUF_PACKING_OK && 2572e3207e19SNavdeep Parhar ((!is_t4(sc) && buffer_packing) || /* T5+: enabled unless 0 */ 2573e3207e19SNavdeep Parhar (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */ 25741458bff9SNavdeep Parhar fl->flags |= FL_BUF_PACKING; 257538035ed6SNavdeep Parhar find_best_refill_source(sc, fl, maxp); 257638035ed6SNavdeep Parhar find_safe_refill_source(sc, fl); 257754e4ee71SNavdeep Parhar } 257854e4ee71SNavdeep Parhar 257954e4ee71SNavdeep Parhar static inline void 258090e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize, 258190e7434aSNavdeep Parhar uint8_t tx_chan, uint16_t iqid, char *name) 258254e4ee71SNavdeep Parhar { 2583733b9277SNavdeep Parhar KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype)); 2584733b9277SNavdeep Parhar 2585733b9277SNavdeep Parhar eq->flags = eqtype & EQ_TYPEMASK; 2586733b9277SNavdeep Parhar eq->tx_chan = tx_chan; 2587733b9277SNavdeep Parhar eq->iqid = iqid; 258890e7434aSNavdeep Parhar eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 2589f7dfe243SNavdeep Parhar strlcpy(eq->lockname, name, sizeof(eq->lockname)); 259054e4ee71SNavdeep Parhar } 259154e4ee71SNavdeep Parhar 259254e4ee71SNavdeep Parhar static int 259354e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag, 259454e4ee71SNavdeep Parhar bus_dmamap_t *map, bus_addr_t *pa, void **va) 259554e4ee71SNavdeep Parhar { 259654e4ee71SNavdeep Parhar int rc; 259754e4ee71SNavdeep Parhar 259854e4ee71SNavdeep Parhar rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR, 259954e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag); 260054e4ee71SNavdeep Parhar if (rc != 0) { 260154e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc); 260254e4ee71SNavdeep Parhar goto done; 260354e4ee71SNavdeep Parhar } 260454e4ee71SNavdeep Parhar 260554e4ee71SNavdeep Parhar rc = bus_dmamem_alloc(*tag, va, 260654e4ee71SNavdeep Parhar BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map); 260754e4ee71SNavdeep Parhar if (rc != 0) { 260854e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc); 260954e4ee71SNavdeep Parhar goto done; 261054e4ee71SNavdeep Parhar } 261154e4ee71SNavdeep Parhar 261254e4ee71SNavdeep Parhar rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0); 261354e4ee71SNavdeep Parhar if (rc != 0) { 261454e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot load DMA map: %d\n", rc); 261554e4ee71SNavdeep Parhar goto done; 261654e4ee71SNavdeep Parhar } 261754e4ee71SNavdeep Parhar done: 261854e4ee71SNavdeep Parhar if (rc) 261954e4ee71SNavdeep Parhar free_ring(sc, *tag, *map, *pa, *va); 262054e4ee71SNavdeep Parhar 262154e4ee71SNavdeep Parhar return (rc); 262254e4ee71SNavdeep Parhar } 262354e4ee71SNavdeep Parhar 262454e4ee71SNavdeep Parhar static int 262554e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map, 262654e4ee71SNavdeep Parhar bus_addr_t pa, void *va) 262754e4ee71SNavdeep Parhar { 262854e4ee71SNavdeep Parhar if (pa) 262954e4ee71SNavdeep Parhar bus_dmamap_unload(tag, map); 263054e4ee71SNavdeep Parhar if (va) 263154e4ee71SNavdeep Parhar bus_dmamem_free(tag, va, map); 263254e4ee71SNavdeep Parhar if (tag) 263354e4ee71SNavdeep Parhar bus_dma_tag_destroy(tag); 263454e4ee71SNavdeep Parhar 263554e4ee71SNavdeep Parhar return (0); 263654e4ee71SNavdeep Parhar } 263754e4ee71SNavdeep Parhar 263854e4ee71SNavdeep Parhar /* 263954e4ee71SNavdeep Parhar * Allocates the ring for an ingress queue and an optional freelist. If the 264054e4ee71SNavdeep Parhar * freelist is specified it will be allocated and then associated with the 264154e4ee71SNavdeep Parhar * ingress queue. 264254e4ee71SNavdeep Parhar * 264354e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 264454e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 264554e4ee71SNavdeep Parhar * 2646f549e352SNavdeep Parhar * If the ingress queue will take interrupts directly then the intr_idx 2647f549e352SNavdeep Parhar * specifies the vector, starting from 0. -1 means the interrupts for this 2648f549e352SNavdeep Parhar * queue should be forwarded to the fwq. 264954e4ee71SNavdeep Parhar */ 265054e4ee71SNavdeep Parhar static int 2651fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl, 2652bc14b14dSNavdeep Parhar int intr_idx, int cong) 265354e4ee71SNavdeep Parhar { 265454e4ee71SNavdeep Parhar int rc, i, cntxt_id; 265554e4ee71SNavdeep Parhar size_t len; 265654e4ee71SNavdeep Parhar struct fw_iq_cmd c; 2657fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 265854e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 265990e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 266054e4ee71SNavdeep Parhar __be32 v = 0; 266154e4ee71SNavdeep Parhar 2662b2daa9a9SNavdeep Parhar len = iq->qsize * IQ_ESIZE; 266354e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba, 266454e4ee71SNavdeep Parhar (void **)&iq->desc); 266554e4ee71SNavdeep Parhar if (rc != 0) 266654e4ee71SNavdeep Parhar return (rc); 266754e4ee71SNavdeep Parhar 266854e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 266954e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST | 267054e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) | 267154e4ee71SNavdeep Parhar V_FW_IQ_CMD_VFN(0)); 267254e4ee71SNavdeep Parhar 267354e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART | 267454e4ee71SNavdeep Parhar FW_LEN16(c)); 267554e4ee71SNavdeep Parhar 267654e4ee71SNavdeep Parhar /* Special handling for firmware event queue */ 267754e4ee71SNavdeep Parhar if (iq == &sc->sge.fwq) 267854e4ee71SNavdeep Parhar v |= F_FW_IQ_CMD_IQASYNCH; 267954e4ee71SNavdeep Parhar 2680f549e352SNavdeep Parhar if (intr_idx < 0) { 2681f549e352SNavdeep Parhar /* Forwarded interrupts, all headed to fwq */ 2682f549e352SNavdeep Parhar v |= F_FW_IQ_CMD_IQANDST; 2683f549e352SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id); 2684f549e352SNavdeep Parhar } else { 268554e4ee71SNavdeep Parhar KASSERT(intr_idx < sc->intr_count, 268654e4ee71SNavdeep Parhar ("%s: invalid direct intr_idx %d", __func__, intr_idx)); 268754e4ee71SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx); 2688f549e352SNavdeep Parhar } 268954e4ee71SNavdeep Parhar 269054e4ee71SNavdeep Parhar c.type_to_iqandstindex = htobe32(v | 269154e4ee71SNavdeep Parhar V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) | 2692fe2ebb76SJohn Baldwin V_FW_IQ_CMD_VIID(vi->viid) | 269354e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT)); 269454e4ee71SNavdeep Parhar c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) | 269554e4ee71SNavdeep Parhar F_FW_IQ_CMD_IQGTSMODE | 269654e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) | 2697b2daa9a9SNavdeep Parhar V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4)); 269854e4ee71SNavdeep Parhar c.iqsize = htobe16(iq->qsize); 269954e4ee71SNavdeep Parhar c.iqaddr = htobe64(iq->ba); 2700bc14b14dSNavdeep Parhar if (cong >= 0) 2701bc14b14dSNavdeep Parhar c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN); 270254e4ee71SNavdeep Parhar 270354e4ee71SNavdeep Parhar if (fl) { 270454e4ee71SNavdeep Parhar mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF); 270554e4ee71SNavdeep Parhar 2706b2daa9a9SNavdeep Parhar len = fl->qsize * EQ_ESIZE; 270754e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map, 270854e4ee71SNavdeep Parhar &fl->ba, (void **)&fl->desc); 270954e4ee71SNavdeep Parhar if (rc) 271054e4ee71SNavdeep Parhar return (rc); 271154e4ee71SNavdeep Parhar 271254e4ee71SNavdeep Parhar /* Allocate space for one software descriptor per buffer. */ 271354e4ee71SNavdeep Parhar rc = alloc_fl_sdesc(fl); 271454e4ee71SNavdeep Parhar if (rc != 0) { 271554e4ee71SNavdeep Parhar device_printf(sc->dev, 271654e4ee71SNavdeep Parhar "failed to setup fl software descriptors: %d\n", 271754e4ee71SNavdeep Parhar rc); 271854e4ee71SNavdeep Parhar return (rc); 271954e4ee71SNavdeep Parhar } 27204d6db4e0SNavdeep Parhar 27214d6db4e0SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 272290e7434aSNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold2, 8); 272390e7434aSNavdeep Parhar fl->buf_boundary = sp->pack_boundary; 27244d6db4e0SNavdeep Parhar } else { 272590e7434aSNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold, 8); 2726e3207e19SNavdeep Parhar fl->buf_boundary = 16; 27274d6db4e0SNavdeep Parhar } 272890e7434aSNavdeep Parhar if (fl_pad && fl->buf_boundary < sp->pad_boundary) 272990e7434aSNavdeep Parhar fl->buf_boundary = sp->pad_boundary; 273054e4ee71SNavdeep Parhar 2731214c3582SNavdeep Parhar c.iqns_to_fl0congen |= 2732bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) | 2733bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO | 27341458bff9SNavdeep Parhar (fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) | 27351458bff9SNavdeep Parhar (fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN : 27361458bff9SNavdeep Parhar 0)); 2737bc14b14dSNavdeep Parhar if (cong >= 0) { 2738bc14b14dSNavdeep Parhar c.iqns_to_fl0congen |= 2739bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) | 2740bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGCIF | 2741bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGEN); 2742bc14b14dSNavdeep Parhar } 274354e4ee71SNavdeep Parhar c.fl0dcaen_to_fl0cidxfthresh = 2744ed7e5640SNavdeep Parhar htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ? 2745ed7e5640SNavdeep Parhar X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B) | 2746ed7e5640SNavdeep Parhar V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ? 2747ed7e5640SNavdeep Parhar X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B)); 274854e4ee71SNavdeep Parhar c.fl0size = htobe16(fl->qsize); 274954e4ee71SNavdeep Parhar c.fl0addr = htobe64(fl->ba); 275054e4ee71SNavdeep Parhar } 275154e4ee71SNavdeep Parhar 275254e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 275354e4ee71SNavdeep Parhar if (rc != 0) { 275454e4ee71SNavdeep Parhar device_printf(sc->dev, 275554e4ee71SNavdeep Parhar "failed to create ingress queue: %d\n", rc); 275654e4ee71SNavdeep Parhar return (rc); 275754e4ee71SNavdeep Parhar } 275854e4ee71SNavdeep Parhar 275954e4ee71SNavdeep Parhar iq->cidx = 0; 2760b2daa9a9SNavdeep Parhar iq->gen = F_RSPD_GEN; 276154e4ee71SNavdeep Parhar iq->intr_next = iq->intr_params; 276254e4ee71SNavdeep Parhar iq->cntxt_id = be16toh(c.iqid); 276354e4ee71SNavdeep Parhar iq->abs_id = be16toh(c.physiqid); 2764733b9277SNavdeep Parhar iq->flags |= IQ_ALLOCATED; 276554e4ee71SNavdeep Parhar 276654e4ee71SNavdeep Parhar cntxt_id = iq->cntxt_id - sc->sge.iq_start; 2767733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.niq) { 2768733b9277SNavdeep Parhar panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__, 2769733b9277SNavdeep Parhar cntxt_id, sc->sge.niq - 1); 2770733b9277SNavdeep Parhar } 277154e4ee71SNavdeep Parhar sc->sge.iqmap[cntxt_id] = iq; 277254e4ee71SNavdeep Parhar 277354e4ee71SNavdeep Parhar if (fl) { 27744d6db4e0SNavdeep Parhar u_int qid; 27754d6db4e0SNavdeep Parhar 27764d6db4e0SNavdeep Parhar iq->flags |= IQ_HAS_FL; 277754e4ee71SNavdeep Parhar fl->cntxt_id = be16toh(c.fl0id); 277854e4ee71SNavdeep Parhar fl->pidx = fl->cidx = 0; 277954e4ee71SNavdeep Parhar 27809f1f7ec9SNavdeep Parhar cntxt_id = fl->cntxt_id - sc->sge.eq_start; 2781733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) { 2782733b9277SNavdeep Parhar panic("%s: fl->cntxt_id (%d) more than the max (%d)", 2783733b9277SNavdeep Parhar __func__, cntxt_id, sc->sge.neq - 1); 2784733b9277SNavdeep Parhar } 278554e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = (void *)fl; 278654e4ee71SNavdeep Parhar 27874d6db4e0SNavdeep Parhar qid = fl->cntxt_id; 27884d6db4e0SNavdeep Parhar if (isset(&sc->doorbells, DOORBELL_UDB)) { 278990e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 27904d6db4e0SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 27914d6db4e0SNavdeep Parhar volatile uint8_t *udb; 27924d6db4e0SNavdeep Parhar 27934d6db4e0SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 27944d6db4e0SNavdeep Parhar udb += (qid >> s_qpp) << PAGE_SHIFT; 27954d6db4e0SNavdeep Parhar qid &= mask; 27964d6db4e0SNavdeep Parhar if (qid < PAGE_SIZE / UDBS_SEG_SIZE) { 27974d6db4e0SNavdeep Parhar udb += qid << UDBS_SEG_SHIFT; 27984d6db4e0SNavdeep Parhar qid = 0; 27994d6db4e0SNavdeep Parhar } 28004d6db4e0SNavdeep Parhar fl->udb = (volatile void *)udb; 28014d6db4e0SNavdeep Parhar } 2802d1205d09SNavdeep Parhar fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db; 28034d6db4e0SNavdeep Parhar 280454e4ee71SNavdeep Parhar FL_LOCK(fl); 2805733b9277SNavdeep Parhar /* Enough to make sure the SGE doesn't think it's starved */ 2806733b9277SNavdeep Parhar refill_fl(sc, fl, fl->lowat); 280754e4ee71SNavdeep Parhar FL_UNLOCK(fl); 280854e4ee71SNavdeep Parhar } 280954e4ee71SNavdeep Parhar 28108c0ca00bSNavdeep Parhar if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && cong >= 0) { 2811ba41ec48SNavdeep Parhar uint32_t param, val; 2812ba41ec48SNavdeep Parhar 2813ba41ec48SNavdeep Parhar param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) | 2814ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) | 2815ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_YZ(iq->cntxt_id); 281673cd9220SNavdeep Parhar if (cong == 0) 281773cd9220SNavdeep Parhar val = 1 << 19; 281873cd9220SNavdeep Parhar else { 281973cd9220SNavdeep Parhar val = 2 << 19; 282073cd9220SNavdeep Parhar for (i = 0; i < 4; i++) { 282173cd9220SNavdeep Parhar if (cong & (1 << i)) 282273cd9220SNavdeep Parhar val |= 1 << (i << 2); 282373cd9220SNavdeep Parhar } 282473cd9220SNavdeep Parhar } 282573cd9220SNavdeep Parhar 2826ba41ec48SNavdeep Parhar rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, ¶m, &val); 2827ba41ec48SNavdeep Parhar if (rc != 0) { 2828ba41ec48SNavdeep Parhar /* report error but carry on */ 2829ba41ec48SNavdeep Parhar device_printf(sc->dev, 2830ba41ec48SNavdeep Parhar "failed to set congestion manager context for " 2831ba41ec48SNavdeep Parhar "ingress queue %d: %d\n", iq->cntxt_id, rc); 2832ba41ec48SNavdeep Parhar } 2833ba41ec48SNavdeep Parhar } 2834ba41ec48SNavdeep Parhar 283554e4ee71SNavdeep Parhar /* Enable IQ interrupts */ 2836733b9277SNavdeep Parhar atomic_store_rel_int(&iq->state, IQS_IDLE); 2837315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) | 283854e4ee71SNavdeep Parhar V_INGRESSQID(iq->cntxt_id)); 283954e4ee71SNavdeep Parhar 284054e4ee71SNavdeep Parhar return (0); 284154e4ee71SNavdeep Parhar } 284254e4ee71SNavdeep Parhar 284354e4ee71SNavdeep Parhar static int 2844fe2ebb76SJohn Baldwin free_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl) 284554e4ee71SNavdeep Parhar { 284638035ed6SNavdeep Parhar int rc; 284754e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 284854e4ee71SNavdeep Parhar device_t dev; 284954e4ee71SNavdeep Parhar 285054e4ee71SNavdeep Parhar if (sc == NULL) 285154e4ee71SNavdeep Parhar return (0); /* nothing to do */ 285254e4ee71SNavdeep Parhar 2853fe2ebb76SJohn Baldwin dev = vi ? vi->dev : sc->dev; 285454e4ee71SNavdeep Parhar 285554e4ee71SNavdeep Parhar if (iq->flags & IQ_ALLOCATED) { 285654e4ee71SNavdeep Parhar rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, 285754e4ee71SNavdeep Parhar FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id, 285854e4ee71SNavdeep Parhar fl ? fl->cntxt_id : 0xffff, 0xffff); 285954e4ee71SNavdeep Parhar if (rc != 0) { 286054e4ee71SNavdeep Parhar device_printf(dev, 286154e4ee71SNavdeep Parhar "failed to free queue %p: %d\n", iq, rc); 286254e4ee71SNavdeep Parhar return (rc); 286354e4ee71SNavdeep Parhar } 286454e4ee71SNavdeep Parhar iq->flags &= ~IQ_ALLOCATED; 286554e4ee71SNavdeep Parhar } 286654e4ee71SNavdeep Parhar 286754e4ee71SNavdeep Parhar free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc); 286854e4ee71SNavdeep Parhar 286954e4ee71SNavdeep Parhar bzero(iq, sizeof(*iq)); 287054e4ee71SNavdeep Parhar 287154e4ee71SNavdeep Parhar if (fl) { 287254e4ee71SNavdeep Parhar free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, 287354e4ee71SNavdeep Parhar fl->desc); 287454e4ee71SNavdeep Parhar 2875aa9a5cc0SNavdeep Parhar if (fl->sdesc) 28761458bff9SNavdeep Parhar free_fl_sdesc(sc, fl); 28771458bff9SNavdeep Parhar 287854e4ee71SNavdeep Parhar if (mtx_initialized(&fl->fl_lock)) 287954e4ee71SNavdeep Parhar mtx_destroy(&fl->fl_lock); 288054e4ee71SNavdeep Parhar 288154e4ee71SNavdeep Parhar bzero(fl, sizeof(*fl)); 288254e4ee71SNavdeep Parhar } 288354e4ee71SNavdeep Parhar 288454e4ee71SNavdeep Parhar return (0); 288554e4ee71SNavdeep Parhar } 288654e4ee71SNavdeep Parhar 288738035ed6SNavdeep Parhar static void 2888348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid, 2889348694daSNavdeep Parhar struct sge_iq *iq) 2890348694daSNavdeep Parhar { 2891348694daSNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 2892348694daSNavdeep Parhar 2893348694daSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba, 2894348694daSNavdeep Parhar "bus address of descriptor ring"); 2895348694daSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 2896348694daSNavdeep Parhar iq->qsize * IQ_ESIZE, "descriptor ring size in bytes"); 2897348694daSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id", 2898348694daSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &iq->abs_id, 0, sysctl_uint16, "I", 2899348694daSNavdeep Parhar "absolute id of the queue"); 2900348694daSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id", 2901348694daSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &iq->cntxt_id, 0, sysctl_uint16, "I", 2902348694daSNavdeep Parhar "SGE context id of the queue"); 2903348694daSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx", 2904348694daSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &iq->cidx, 0, sysctl_uint16, "I", 2905348694daSNavdeep Parhar "consumer index"); 2906348694daSNavdeep Parhar } 2907348694daSNavdeep Parhar 2908348694daSNavdeep Parhar static void 2909aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 2910aa93b99aSNavdeep Parhar struct sysctl_oid *oid, struct sge_fl *fl) 291138035ed6SNavdeep Parhar { 291238035ed6SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 291338035ed6SNavdeep Parhar 291438035ed6SNavdeep Parhar oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL, 291538035ed6SNavdeep Parhar "freelist"); 291638035ed6SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 291738035ed6SNavdeep Parhar 2918aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 2919aa93b99aSNavdeep Parhar &fl->ba, "bus address of descriptor ring"); 2920aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 2921aa93b99aSNavdeep Parhar fl->sidx * EQ_ESIZE + sc->params.sge.spg_len, 2922aa93b99aSNavdeep Parhar "desc ring size in bytes"); 292338035ed6SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id", 292438035ed6SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I", 292538035ed6SNavdeep Parhar "SGE context id of the freelist"); 2926e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL, 2927e3207e19SNavdeep Parhar fl_pad ? 1 : 0, "padding enabled"); 2928e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL, 2929e3207e19SNavdeep Parhar fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled"); 293038035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx, 293138035ed6SNavdeep Parhar 0, "consumer index"); 293238035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 293338035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset", 293438035ed6SNavdeep Parhar CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset"); 293538035ed6SNavdeep Parhar } 293638035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx, 293738035ed6SNavdeep Parhar 0, "producer index"); 293838035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated", 293938035ed6SNavdeep Parhar CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated"); 294038035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined", 294138035ed6SNavdeep Parhar CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters"); 294238035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated", 294338035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated"); 294438035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled", 294538035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled"); 294638035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled", 294738035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)"); 294838035ed6SNavdeep Parhar } 294938035ed6SNavdeep Parhar 295054e4ee71SNavdeep Parhar static int 2951733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc) 295254e4ee71SNavdeep Parhar { 2953733b9277SNavdeep Parhar int rc, intr_idx; 295456599263SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 2955733b9277SNavdeep Parhar struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev); 2956733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 295756599263SNavdeep Parhar 2958b2daa9a9SNavdeep Parhar init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE); 29596af45170SJohn Baldwin if (sc->flags & IS_VF) 29606af45170SJohn Baldwin intr_idx = 0; 29614535e804SNavdeep Parhar else 2962733b9277SNavdeep Parhar intr_idx = sc->intr_count > 1 ? 1 : 0; 2963fe2ebb76SJohn Baldwin rc = alloc_iq_fl(&sc->port[0]->vi[0], fwq, NULL, intr_idx, -1); 2964733b9277SNavdeep Parhar if (rc != 0) { 2965733b9277SNavdeep Parhar device_printf(sc->dev, 2966733b9277SNavdeep Parhar "failed to create firmware event queue: %d\n", rc); 296756599263SNavdeep Parhar return (rc); 2968733b9277SNavdeep Parhar } 296956599263SNavdeep Parhar 2970733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD, 2971733b9277SNavdeep Parhar NULL, "firmware event queue"); 2972348694daSNavdeep Parhar add_iq_sysctls(&sc->ctx, oid, fwq); 297356599263SNavdeep Parhar 2974733b9277SNavdeep Parhar return (0); 2975733b9277SNavdeep Parhar } 2976733b9277SNavdeep Parhar 2977733b9277SNavdeep Parhar static int 2978733b9277SNavdeep Parhar free_fwq(struct adapter *sc) 2979733b9277SNavdeep Parhar { 2980733b9277SNavdeep Parhar return free_iq_fl(NULL, &sc->sge.fwq, NULL); 2981733b9277SNavdeep Parhar } 2982733b9277SNavdeep Parhar 2983733b9277SNavdeep Parhar static int 2984733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc) 2985733b9277SNavdeep Parhar { 2986733b9277SNavdeep Parhar int rc; 2987733b9277SNavdeep Parhar struct sge_wrq *mgmtq = &sc->sge.mgmtq; 2988733b9277SNavdeep Parhar char name[16]; 2989733b9277SNavdeep Parhar struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev); 2990733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 2991733b9277SNavdeep Parhar 2992733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD, 2993733b9277SNavdeep Parhar NULL, "management queue"); 2994733b9277SNavdeep Parhar 2995733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev)); 299690e7434aSNavdeep Parhar init_eq(sc, &mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan, 2997733b9277SNavdeep Parhar sc->sge.fwq.cntxt_id, name); 2998733b9277SNavdeep Parhar rc = alloc_wrq(sc, NULL, mgmtq, oid); 2999733b9277SNavdeep Parhar if (rc != 0) { 3000733b9277SNavdeep Parhar device_printf(sc->dev, 3001733b9277SNavdeep Parhar "failed to create management queue: %d\n", rc); 300256599263SNavdeep Parhar return (rc); 300356599263SNavdeep Parhar } 300456599263SNavdeep Parhar 3005733b9277SNavdeep Parhar return (0); 300654e4ee71SNavdeep Parhar } 300754e4ee71SNavdeep Parhar 300854e4ee71SNavdeep Parhar static int 3009733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc) 3010733b9277SNavdeep Parhar { 301109fe6320SNavdeep Parhar 3012733b9277SNavdeep Parhar return free_wrq(sc, &sc->sge.mgmtq); 3013733b9277SNavdeep Parhar } 3014733b9277SNavdeep Parhar 30151605bac6SNavdeep Parhar int 30169af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop) 30179fb8886bSNavdeep Parhar { 30189fb8886bSNavdeep Parhar 30199af71ab3SNavdeep Parhar if (drop == -1) 30209fb8886bSNavdeep Parhar return (-1); 30219af71ab3SNavdeep Parhar else if (drop == 1) 30229fb8886bSNavdeep Parhar return (0); 30239fb8886bSNavdeep Parhar else 30245bcae8ddSNavdeep Parhar return (pi->rx_e_chan_map); 30259fb8886bSNavdeep Parhar } 30269fb8886bSNavdeep Parhar 3027733b9277SNavdeep Parhar static int 3028fe2ebb76SJohn Baldwin alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int intr_idx, int idx, 3029733b9277SNavdeep Parhar struct sysctl_oid *oid) 303054e4ee71SNavdeep Parhar { 303154e4ee71SNavdeep Parhar int rc; 3032ec55567cSJohn Baldwin struct adapter *sc = vi->pi->adapter; 303354e4ee71SNavdeep Parhar struct sysctl_oid_list *children; 303454e4ee71SNavdeep Parhar char name[16]; 303554e4ee71SNavdeep Parhar 3036fe2ebb76SJohn Baldwin rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, intr_idx, 3037fe2ebb76SJohn Baldwin tnl_cong(vi->pi, cong_drop)); 303854e4ee71SNavdeep Parhar if (rc != 0) 303954e4ee71SNavdeep Parhar return (rc); 304054e4ee71SNavdeep Parhar 3041ec55567cSJohn Baldwin if (idx == 0) 3042ec55567cSJohn Baldwin sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id; 3043ec55567cSJohn Baldwin else 3044ec55567cSJohn Baldwin KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id, 3045ec55567cSJohn Baldwin ("iq_base mismatch")); 3046ec55567cSJohn Baldwin KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF, 3047ec55567cSJohn Baldwin ("PF with non-zero iq_base")); 3048ec55567cSJohn Baldwin 30494d6db4e0SNavdeep Parhar /* 30504d6db4e0SNavdeep Parhar * The freelist is just barely above the starvation threshold right now, 30514d6db4e0SNavdeep Parhar * fill it up a bit more. 30524d6db4e0SNavdeep Parhar */ 30539b4d7b4eSNavdeep Parhar FL_LOCK(&rxq->fl); 3054ec55567cSJohn Baldwin refill_fl(sc, &rxq->fl, 128); 30559b4d7b4eSNavdeep Parhar FL_UNLOCK(&rxq->fl); 30569b4d7b4eSNavdeep Parhar 3057a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 305846f48ee5SNavdeep Parhar rc = tcp_lro_init_args(&rxq->lro, vi->ifp, lro_entries, lro_mbufs); 305954e4ee71SNavdeep Parhar if (rc != 0) 306054e4ee71SNavdeep Parhar return (rc); 306146f48ee5SNavdeep Parhar MPASS(rxq->lro.ifp == vi->ifp); /* also indicates LRO init'ed */ 306254e4ee71SNavdeep Parhar 3063fe2ebb76SJohn Baldwin if (vi->ifp->if_capenable & IFCAP_LRO) 3064733b9277SNavdeep Parhar rxq->iq.flags |= IQ_LRO_ENABLED; 306554e4ee71SNavdeep Parhar #endif 3066fe2ebb76SJohn Baldwin rxq->ifp = vi->ifp; 306754e4ee71SNavdeep Parhar 3068733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 306954e4ee71SNavdeep Parhar 307054e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3071fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 307254e4ee71SNavdeep Parhar NULL, "rx queue"); 307354e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 307454e4ee71SNavdeep Parhar 3075348694daSNavdeep Parhar add_iq_sysctls(&vi->ctx, oid, &rxq->iq); 3076a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 3077e936121dSHans Petter Selasky SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD, 307854e4ee71SNavdeep Parhar &rxq->lro.lro_queued, 0, NULL); 3079e936121dSHans Petter Selasky SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD, 308054e4ee71SNavdeep Parhar &rxq->lro.lro_flushed, 0, NULL); 30817d29df59SNavdeep Parhar #endif 3082fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD, 308354e4ee71SNavdeep Parhar &rxq->rxcsum, "# of times hardware assisted with checksum"); 3084fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_extraction", 308554e4ee71SNavdeep Parhar CTLFLAG_RD, &rxq->vlan_extraction, 308654e4ee71SNavdeep Parhar "# of times hardware extracted 802.1Q tag"); 308754e4ee71SNavdeep Parhar 3088aa93b99aSNavdeep Parhar add_fl_sysctls(sc, &vi->ctx, oid, &rxq->fl); 308959bc8ce0SNavdeep Parhar 309054e4ee71SNavdeep Parhar return (rc); 309154e4ee71SNavdeep Parhar } 309254e4ee71SNavdeep Parhar 309354e4ee71SNavdeep Parhar static int 3094fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq) 309554e4ee71SNavdeep Parhar { 309654e4ee71SNavdeep Parhar int rc; 309754e4ee71SNavdeep Parhar 3098a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 309954e4ee71SNavdeep Parhar if (rxq->lro.ifp) { 310054e4ee71SNavdeep Parhar tcp_lro_free(&rxq->lro); 310154e4ee71SNavdeep Parhar rxq->lro.ifp = NULL; 310254e4ee71SNavdeep Parhar } 310354e4ee71SNavdeep Parhar #endif 310454e4ee71SNavdeep Parhar 3105fe2ebb76SJohn Baldwin rc = free_iq_fl(vi, &rxq->iq, &rxq->fl); 310654e4ee71SNavdeep Parhar if (rc == 0) 310754e4ee71SNavdeep Parhar bzero(rxq, sizeof(*rxq)); 310854e4ee71SNavdeep Parhar 310954e4ee71SNavdeep Parhar return (rc); 311054e4ee71SNavdeep Parhar } 311154e4ee71SNavdeep Parhar 311209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 311354e4ee71SNavdeep Parhar static int 3114fe2ebb76SJohn Baldwin alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq, 3115733b9277SNavdeep Parhar int intr_idx, int idx, struct sysctl_oid *oid) 3116f7dfe243SNavdeep Parhar { 3117aa93b99aSNavdeep Parhar struct port_info *pi = vi->pi; 3118733b9277SNavdeep Parhar int rc; 3119f7dfe243SNavdeep Parhar struct sysctl_oid_list *children; 3120733b9277SNavdeep Parhar char name[16]; 3121f7dfe243SNavdeep Parhar 31225bcae8ddSNavdeep Parhar rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx, 0); 3123733b9277SNavdeep Parhar if (rc != 0) 3124f7dfe243SNavdeep Parhar return (rc); 3125f7dfe243SNavdeep Parhar 3126733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3127733b9277SNavdeep Parhar 3128733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3129fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 3130733b9277SNavdeep Parhar NULL, "rx queue"); 3131348694daSNavdeep Parhar add_iq_sysctls(&vi->ctx, oid, &ofld_rxq->iq); 3132aa93b99aSNavdeep Parhar add_fl_sysctls(pi->adapter, &vi->ctx, oid, &ofld_rxq->fl); 3133733b9277SNavdeep Parhar 3134733b9277SNavdeep Parhar return (rc); 3135733b9277SNavdeep Parhar } 3136733b9277SNavdeep Parhar 3137733b9277SNavdeep Parhar static int 3138fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq) 3139733b9277SNavdeep Parhar { 3140733b9277SNavdeep Parhar int rc; 3141733b9277SNavdeep Parhar 3142fe2ebb76SJohn Baldwin rc = free_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl); 3143733b9277SNavdeep Parhar if (rc == 0) 3144733b9277SNavdeep Parhar bzero(ofld_rxq, sizeof(*ofld_rxq)); 3145733b9277SNavdeep Parhar 3146733b9277SNavdeep Parhar return (rc); 3147733b9277SNavdeep Parhar } 3148733b9277SNavdeep Parhar #endif 3149733b9277SNavdeep Parhar 3150298d969cSNavdeep Parhar #ifdef DEV_NETMAP 3151298d969cSNavdeep Parhar static int 3152fe2ebb76SJohn Baldwin alloc_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq, int intr_idx, 3153298d969cSNavdeep Parhar int idx, struct sysctl_oid *oid) 3154298d969cSNavdeep Parhar { 3155298d969cSNavdeep Parhar int rc; 3156298d969cSNavdeep Parhar struct sysctl_oid_list *children; 3157298d969cSNavdeep Parhar struct sysctl_ctx_list *ctx; 3158298d969cSNavdeep Parhar char name[16]; 3159298d969cSNavdeep Parhar size_t len; 3160fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 3161fe2ebb76SJohn Baldwin struct netmap_adapter *na = NA(vi->ifp); 3162298d969cSNavdeep Parhar 3163298d969cSNavdeep Parhar MPASS(na != NULL); 3164298d969cSNavdeep Parhar 3165fe2ebb76SJohn Baldwin len = vi->qsize_rxq * IQ_ESIZE; 3166298d969cSNavdeep Parhar rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map, 3167298d969cSNavdeep Parhar &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc); 3168298d969cSNavdeep Parhar if (rc != 0) 3169298d969cSNavdeep Parhar return (rc); 3170298d969cSNavdeep Parhar 317190e7434aSNavdeep Parhar len = na->num_rx_desc * EQ_ESIZE + sc->params.sge.spg_len; 3172298d969cSNavdeep Parhar rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map, 3173298d969cSNavdeep Parhar &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc); 3174298d969cSNavdeep Parhar if (rc != 0) 3175298d969cSNavdeep Parhar return (rc); 3176298d969cSNavdeep Parhar 3177fe2ebb76SJohn Baldwin nm_rxq->vi = vi; 3178298d969cSNavdeep Parhar nm_rxq->nid = idx; 3179298d969cSNavdeep Parhar nm_rxq->iq_cidx = 0; 318090e7434aSNavdeep Parhar nm_rxq->iq_sidx = vi->qsize_rxq - sc->params.sge.spg_len / IQ_ESIZE; 3181298d969cSNavdeep Parhar nm_rxq->iq_gen = F_RSPD_GEN; 3182298d969cSNavdeep Parhar nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0; 3183298d969cSNavdeep Parhar nm_rxq->fl_sidx = na->num_rx_desc; 3184298d969cSNavdeep Parhar nm_rxq->intr_idx = intr_idx; 3185a8c4fcb9SNavdeep Parhar nm_rxq->iq_cntxt_id = INVALID_NM_RXQ_CNTXT_ID; 3186298d969cSNavdeep Parhar 3187fe2ebb76SJohn Baldwin ctx = &vi->ctx; 3188298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3189298d969cSNavdeep Parhar 3190298d969cSNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3191298d969cSNavdeep Parhar oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL, 3192298d969cSNavdeep Parhar "rx queue"); 3193298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3194298d969cSNavdeep Parhar 3195298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id", 3196298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16, 3197298d969cSNavdeep Parhar "I", "absolute id of the queue"); 3198298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id", 3199298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16, 3200298d969cSNavdeep Parhar "I", "SGE context id of the queue"); 3201298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx", 3202298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I", 3203298d969cSNavdeep Parhar "consumer index"); 3204298d969cSNavdeep Parhar 3205298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3206298d969cSNavdeep Parhar oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL, 3207298d969cSNavdeep Parhar "freelist"); 3208298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3209298d969cSNavdeep Parhar 3210298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id", 3211298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16, 3212298d969cSNavdeep Parhar "I", "SGE context id of the freelist"); 3213298d969cSNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, 3214298d969cSNavdeep Parhar &nm_rxq->fl_cidx, 0, "consumer index"); 3215298d969cSNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, 3216298d969cSNavdeep Parhar &nm_rxq->fl_pidx, 0, "producer index"); 3217298d969cSNavdeep Parhar 3218298d969cSNavdeep Parhar return (rc); 3219298d969cSNavdeep Parhar } 3220298d969cSNavdeep Parhar 3221298d969cSNavdeep Parhar 3222298d969cSNavdeep Parhar static int 3223fe2ebb76SJohn Baldwin free_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq) 3224298d969cSNavdeep Parhar { 3225fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 3226298d969cSNavdeep Parhar 32270fa7560dSNavdeep Parhar if (vi->flags & VI_INIT_DONE) 3228a8c4fcb9SNavdeep Parhar MPASS(nm_rxq->iq_cntxt_id == INVALID_NM_RXQ_CNTXT_ID); 32290fa7560dSNavdeep Parhar else 32300fa7560dSNavdeep Parhar MPASS(nm_rxq->iq_cntxt_id == 0); 3231a8c4fcb9SNavdeep Parhar 3232298d969cSNavdeep Parhar free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba, 3233298d969cSNavdeep Parhar nm_rxq->iq_desc); 3234298d969cSNavdeep Parhar free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba, 3235298d969cSNavdeep Parhar nm_rxq->fl_desc); 3236298d969cSNavdeep Parhar 3237298d969cSNavdeep Parhar return (0); 3238298d969cSNavdeep Parhar } 3239298d969cSNavdeep Parhar 3240298d969cSNavdeep Parhar static int 3241fe2ebb76SJohn Baldwin alloc_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq, int iqidx, int idx, 3242298d969cSNavdeep Parhar struct sysctl_oid *oid) 3243298d969cSNavdeep Parhar { 3244298d969cSNavdeep Parhar int rc; 3245298d969cSNavdeep Parhar size_t len; 3246fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 3247298d969cSNavdeep Parhar struct adapter *sc = pi->adapter; 3248fe2ebb76SJohn Baldwin struct netmap_adapter *na = NA(vi->ifp); 3249298d969cSNavdeep Parhar char name[16]; 3250298d969cSNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 3251298d969cSNavdeep Parhar 325290e7434aSNavdeep Parhar len = na->num_tx_desc * EQ_ESIZE + sc->params.sge.spg_len; 3253298d969cSNavdeep Parhar rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map, 3254298d969cSNavdeep Parhar &nm_txq->ba, (void **)&nm_txq->desc); 3255298d969cSNavdeep Parhar if (rc) 3256298d969cSNavdeep Parhar return (rc); 3257298d969cSNavdeep Parhar 3258298d969cSNavdeep Parhar nm_txq->pidx = nm_txq->cidx = 0; 3259298d969cSNavdeep Parhar nm_txq->sidx = na->num_tx_desc; 3260298d969cSNavdeep Parhar nm_txq->nid = idx; 3261298d969cSNavdeep Parhar nm_txq->iqidx = iqidx; 3262298d969cSNavdeep Parhar nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) | 326397f2919dSNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) | 326497f2919dSNavdeep Parhar V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) | 326597f2919dSNavdeep Parhar V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid))); 3266a8c4fcb9SNavdeep Parhar nm_txq->cntxt_id = INVALID_NM_TXQ_CNTXT_ID; 3267298d969cSNavdeep Parhar 3268298d969cSNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3269fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 3270298d969cSNavdeep Parhar NULL, "netmap tx queue"); 3271298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3272298d969cSNavdeep Parhar 3273fe2ebb76SJohn Baldwin SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3274298d969cSNavdeep Parhar &nm_txq->cntxt_id, 0, "SGE context id of the queue"); 3275fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx", 3276298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I", 3277298d969cSNavdeep Parhar "consumer index"); 3278fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx", 3279298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I", 3280298d969cSNavdeep Parhar "producer index"); 3281298d969cSNavdeep Parhar 3282298d969cSNavdeep Parhar return (rc); 3283298d969cSNavdeep Parhar } 3284298d969cSNavdeep Parhar 3285298d969cSNavdeep Parhar static int 3286fe2ebb76SJohn Baldwin free_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq) 3287298d969cSNavdeep Parhar { 3288fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 3289298d969cSNavdeep Parhar 32900fa7560dSNavdeep Parhar if (vi->flags & VI_INIT_DONE) 3291a8c4fcb9SNavdeep Parhar MPASS(nm_txq->cntxt_id == INVALID_NM_TXQ_CNTXT_ID); 32920fa7560dSNavdeep Parhar else 32930fa7560dSNavdeep Parhar MPASS(nm_txq->cntxt_id == 0); 3294a8c4fcb9SNavdeep Parhar 3295298d969cSNavdeep Parhar free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba, 3296298d969cSNavdeep Parhar nm_txq->desc); 3297298d969cSNavdeep Parhar 3298298d969cSNavdeep Parhar return (0); 3299298d969cSNavdeep Parhar } 3300298d969cSNavdeep Parhar #endif 3301298d969cSNavdeep Parhar 3302733b9277SNavdeep Parhar static int 3303733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq) 3304733b9277SNavdeep Parhar { 3305733b9277SNavdeep Parhar int rc, cntxt_id; 3306733b9277SNavdeep Parhar struct fw_eq_ctrl_cmd c; 330790e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 3308f7dfe243SNavdeep Parhar 3309f7dfe243SNavdeep Parhar bzero(&c, sizeof(c)); 3310f7dfe243SNavdeep Parhar 3311f7dfe243SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST | 3312f7dfe243SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) | 3313f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_VFN(0)); 3314f7dfe243SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC | 3315f7dfe243SNavdeep Parhar F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c)); 33167951040fSNavdeep Parhar c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); 3317f7dfe243SNavdeep Parhar c.physeqid_pkd = htobe32(0); 3318f7dfe243SNavdeep Parhar c.fetchszm_to_iqid = 331987b027baSNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 3320733b9277SNavdeep Parhar V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) | 332156599263SNavdeep Parhar F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid)); 3322f7dfe243SNavdeep Parhar c.dcaen_to_eqsize = 3323f7dfe243SNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 3324f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 332587b027baSNavdeep Parhar V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) | 33267951040fSNavdeep Parhar V_FW_EQ_CTRL_CMD_EQSIZE(qsize)); 3327f7dfe243SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 3328f7dfe243SNavdeep Parhar 3329f7dfe243SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 3330f7dfe243SNavdeep Parhar if (rc != 0) { 3331f7dfe243SNavdeep Parhar device_printf(sc->dev, 3332733b9277SNavdeep Parhar "failed to create control queue %d: %d\n", eq->tx_chan, rc); 3333f7dfe243SNavdeep Parhar return (rc); 3334f7dfe243SNavdeep Parhar } 3335733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 3336f7dfe243SNavdeep Parhar 3337f7dfe243SNavdeep Parhar eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid)); 3338f7dfe243SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 3339733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 3340733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 3341733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 3342f7dfe243SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 3343f7dfe243SNavdeep Parhar 3344f7dfe243SNavdeep Parhar return (rc); 3345f7dfe243SNavdeep Parhar } 3346f7dfe243SNavdeep Parhar 3347f7dfe243SNavdeep Parhar static int 3348fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 334954e4ee71SNavdeep Parhar { 335054e4ee71SNavdeep Parhar int rc, cntxt_id; 335154e4ee71SNavdeep Parhar struct fw_eq_eth_cmd c; 335290e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 335354e4ee71SNavdeep Parhar 335454e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 335554e4ee71SNavdeep Parhar 335654e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST | 335754e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) | 335854e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_VFN(0)); 335954e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC | 336054e4ee71SNavdeep Parhar F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c)); 33617951040fSNavdeep Parhar c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE | 3362fe2ebb76SJohn Baldwin F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid)); 336354e4ee71SNavdeep Parhar c.fetchszm_to_iqid = 33647951040fSNavdeep Parhar htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) | 3365733b9277SNavdeep Parhar V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO | 3366aa2457e1SNavdeep Parhar V_FW_EQ_ETH_CMD_IQID(eq->iqid)); 336754e4ee71SNavdeep Parhar c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 336854e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 33697951040fSNavdeep Parhar V_FW_EQ_ETH_CMD_EQSIZE(qsize)); 337054e4ee71SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 337154e4ee71SNavdeep Parhar 337254e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 337354e4ee71SNavdeep Parhar if (rc != 0) { 3374fe2ebb76SJohn Baldwin device_printf(vi->dev, 3375733b9277SNavdeep Parhar "failed to create Ethernet egress queue: %d\n", rc); 3376733b9277SNavdeep Parhar return (rc); 3377733b9277SNavdeep Parhar } 3378733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 3379733b9277SNavdeep Parhar 3380733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd)); 3381ec55567cSJohn Baldwin eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 3382733b9277SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 3383733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 3384733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 3385733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 3386733b9277SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 3387733b9277SNavdeep Parhar 338854e4ee71SNavdeep Parhar return (rc); 338954e4ee71SNavdeep Parhar } 339054e4ee71SNavdeep Parhar 339109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 3392733b9277SNavdeep Parhar static int 3393fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 3394733b9277SNavdeep Parhar { 3395733b9277SNavdeep Parhar int rc, cntxt_id; 3396733b9277SNavdeep Parhar struct fw_eq_ofld_cmd c; 339790e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 339854e4ee71SNavdeep Parhar 3399733b9277SNavdeep Parhar bzero(&c, sizeof(c)); 3400733b9277SNavdeep Parhar 3401733b9277SNavdeep Parhar c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST | 3402733b9277SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) | 3403733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_VFN(0)); 3404733b9277SNavdeep Parhar c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC | 3405733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c)); 3406733b9277SNavdeep Parhar c.fetchszm_to_iqid = 34077951040fSNavdeep Parhar htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) | 3408733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) | 3409733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid)); 3410733b9277SNavdeep Parhar c.dcaen_to_eqsize = 3411733b9277SNavdeep Parhar htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 3412733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 34137951040fSNavdeep Parhar V_FW_EQ_OFLD_CMD_EQSIZE(qsize)); 3414733b9277SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 3415733b9277SNavdeep Parhar 3416733b9277SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 3417733b9277SNavdeep Parhar if (rc != 0) { 3418fe2ebb76SJohn Baldwin device_printf(vi->dev, 3419733b9277SNavdeep Parhar "failed to create egress queue for TCP offload: %d\n", rc); 3420733b9277SNavdeep Parhar return (rc); 3421733b9277SNavdeep Parhar } 3422733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 3423733b9277SNavdeep Parhar 3424733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd)); 342554e4ee71SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 3426733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 3427733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 3428733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 342954e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 343054e4ee71SNavdeep Parhar 3431733b9277SNavdeep Parhar return (rc); 3432733b9277SNavdeep Parhar } 3433733b9277SNavdeep Parhar #endif 3434733b9277SNavdeep Parhar 3435733b9277SNavdeep Parhar static int 3436fe2ebb76SJohn Baldwin alloc_eq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 3437733b9277SNavdeep Parhar { 34387951040fSNavdeep Parhar int rc, qsize; 3439733b9277SNavdeep Parhar size_t len; 3440733b9277SNavdeep Parhar 3441733b9277SNavdeep Parhar mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF); 3442733b9277SNavdeep Parhar 344390e7434aSNavdeep Parhar qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 34447951040fSNavdeep Parhar len = qsize * EQ_ESIZE; 3445733b9277SNavdeep Parhar rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, 3446733b9277SNavdeep Parhar &eq->ba, (void **)&eq->desc); 3447733b9277SNavdeep Parhar if (rc) 3448733b9277SNavdeep Parhar return (rc); 3449733b9277SNavdeep Parhar 3450733b9277SNavdeep Parhar eq->pidx = eq->cidx = 0; 34517951040fSNavdeep Parhar eq->equeqidx = eq->dbidx = 0; 3452d14b0ac1SNavdeep Parhar eq->doorbells = sc->doorbells; 3453733b9277SNavdeep Parhar 3454733b9277SNavdeep Parhar switch (eq->flags & EQ_TYPEMASK) { 3455733b9277SNavdeep Parhar case EQ_CTRL: 3456733b9277SNavdeep Parhar rc = ctrl_eq_alloc(sc, eq); 3457733b9277SNavdeep Parhar break; 3458733b9277SNavdeep Parhar 3459733b9277SNavdeep Parhar case EQ_ETH: 3460fe2ebb76SJohn Baldwin rc = eth_eq_alloc(sc, vi, eq); 3461733b9277SNavdeep Parhar break; 3462733b9277SNavdeep Parhar 346309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 3464733b9277SNavdeep Parhar case EQ_OFLD: 3465fe2ebb76SJohn Baldwin rc = ofld_eq_alloc(sc, vi, eq); 3466733b9277SNavdeep Parhar break; 3467733b9277SNavdeep Parhar #endif 3468733b9277SNavdeep Parhar 3469733b9277SNavdeep Parhar default: 3470733b9277SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, 3471733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK); 3472733b9277SNavdeep Parhar } 3473733b9277SNavdeep Parhar if (rc != 0) { 3474733b9277SNavdeep Parhar device_printf(sc->dev, 3475c086e3d1SNavdeep Parhar "failed to allocate egress queue(%d): %d\n", 3476733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK, rc); 3477733b9277SNavdeep Parhar } 3478733b9277SNavdeep Parhar 3479d14b0ac1SNavdeep Parhar if (isset(&eq->doorbells, DOORBELL_UDB) || 3480d14b0ac1SNavdeep Parhar isset(&eq->doorbells, DOORBELL_UDBWC) || 348177ad3c41SNavdeep Parhar isset(&eq->doorbells, DOORBELL_WCWR)) { 348290e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 3483d14b0ac1SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 3484d14b0ac1SNavdeep Parhar volatile uint8_t *udb; 3485d14b0ac1SNavdeep Parhar 3486d14b0ac1SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 3487d14b0ac1SNavdeep Parhar udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT; /* pg offset */ 3488d14b0ac1SNavdeep Parhar eq->udb_qid = eq->cntxt_id & mask; /* id in page */ 3489f10405b3SNavdeep Parhar if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE) 349077ad3c41SNavdeep Parhar clrbit(&eq->doorbells, DOORBELL_WCWR); 3491d14b0ac1SNavdeep Parhar else { 3492d14b0ac1SNavdeep Parhar udb += eq->udb_qid << UDBS_SEG_SHIFT; /* seg offset */ 3493d14b0ac1SNavdeep Parhar eq->udb_qid = 0; 3494d14b0ac1SNavdeep Parhar } 3495d14b0ac1SNavdeep Parhar eq->udb = (volatile void *)udb; 3496d14b0ac1SNavdeep Parhar } 3497d14b0ac1SNavdeep Parhar 3498733b9277SNavdeep Parhar return (rc); 3499733b9277SNavdeep Parhar } 3500733b9277SNavdeep Parhar 3501733b9277SNavdeep Parhar static int 3502733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq) 3503733b9277SNavdeep Parhar { 3504733b9277SNavdeep Parhar int rc; 3505733b9277SNavdeep Parhar 3506733b9277SNavdeep Parhar if (eq->flags & EQ_ALLOCATED) { 3507733b9277SNavdeep Parhar switch (eq->flags & EQ_TYPEMASK) { 3508733b9277SNavdeep Parhar case EQ_CTRL: 3509733b9277SNavdeep Parhar rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, 3510733b9277SNavdeep Parhar eq->cntxt_id); 3511733b9277SNavdeep Parhar break; 3512733b9277SNavdeep Parhar 3513733b9277SNavdeep Parhar case EQ_ETH: 3514733b9277SNavdeep Parhar rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, 3515733b9277SNavdeep Parhar eq->cntxt_id); 3516733b9277SNavdeep Parhar break; 3517733b9277SNavdeep Parhar 351809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 3519733b9277SNavdeep Parhar case EQ_OFLD: 3520733b9277SNavdeep Parhar rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, 3521733b9277SNavdeep Parhar eq->cntxt_id); 3522733b9277SNavdeep Parhar break; 3523733b9277SNavdeep Parhar #endif 3524733b9277SNavdeep Parhar 3525733b9277SNavdeep Parhar default: 3526733b9277SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, 3527733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK); 3528733b9277SNavdeep Parhar } 3529733b9277SNavdeep Parhar if (rc != 0) { 3530733b9277SNavdeep Parhar device_printf(sc->dev, 3531733b9277SNavdeep Parhar "failed to free egress queue (%d): %d\n", 3532733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK, rc); 3533733b9277SNavdeep Parhar return (rc); 3534733b9277SNavdeep Parhar } 3535733b9277SNavdeep Parhar eq->flags &= ~EQ_ALLOCATED; 3536733b9277SNavdeep Parhar } 3537733b9277SNavdeep Parhar 3538733b9277SNavdeep Parhar free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc); 3539733b9277SNavdeep Parhar 3540733b9277SNavdeep Parhar if (mtx_initialized(&eq->eq_lock)) 3541733b9277SNavdeep Parhar mtx_destroy(&eq->eq_lock); 3542733b9277SNavdeep Parhar 3543733b9277SNavdeep Parhar bzero(eq, sizeof(*eq)); 3544733b9277SNavdeep Parhar return (0); 3545733b9277SNavdeep Parhar } 3546733b9277SNavdeep Parhar 3547733b9277SNavdeep Parhar static int 3548fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq, 3549733b9277SNavdeep Parhar struct sysctl_oid *oid) 3550733b9277SNavdeep Parhar { 3551733b9277SNavdeep Parhar int rc; 3552fe2ebb76SJohn Baldwin struct sysctl_ctx_list *ctx = vi ? &vi->ctx : &sc->ctx; 3553733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 3554733b9277SNavdeep Parhar 3555fe2ebb76SJohn Baldwin rc = alloc_eq(sc, vi, &wrq->eq); 3556733b9277SNavdeep Parhar if (rc) 3557733b9277SNavdeep Parhar return (rc); 3558733b9277SNavdeep Parhar 3559733b9277SNavdeep Parhar wrq->adapter = sc; 35607951040fSNavdeep Parhar TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq); 35617951040fSNavdeep Parhar TAILQ_INIT(&wrq->incomplete_wrs); 356209fe6320SNavdeep Parhar STAILQ_INIT(&wrq->wr_list); 35637951040fSNavdeep Parhar wrq->nwr_pending = 0; 35647951040fSNavdeep Parhar wrq->ndesc_needed = 0; 3565733b9277SNavdeep Parhar 3566aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3567aa93b99aSNavdeep Parhar &wrq->eq.ba, "bus address of descriptor ring"); 3568aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3569aa93b99aSNavdeep Parhar wrq->eq.sidx * EQ_ESIZE + sc->params.sge.spg_len, 3570aa93b99aSNavdeep Parhar "desc ring size in bytes"); 3571733b9277SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3572733b9277SNavdeep Parhar &wrq->eq.cntxt_id, 0, "SGE context id of the queue"); 3573733b9277SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx", 3574733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I", 3575733b9277SNavdeep Parhar "consumer index"); 3576733b9277SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx", 3577733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I", 3578733b9277SNavdeep Parhar "producer index"); 3579aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL, 3580aa93b99aSNavdeep Parhar wrq->eq.sidx, "status page index"); 35817951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD, 35827951040fSNavdeep Parhar &wrq->tx_wrs_direct, "# of work requests (direct)"); 35837951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD, 35847951040fSNavdeep Parhar &wrq->tx_wrs_copied, "# of work requests (copied)"); 35850459a175SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD, 35860459a175SNavdeep Parhar &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)"); 3587733b9277SNavdeep Parhar 3588733b9277SNavdeep Parhar return (rc); 3589733b9277SNavdeep Parhar } 3590733b9277SNavdeep Parhar 3591733b9277SNavdeep Parhar static int 3592733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq) 3593733b9277SNavdeep Parhar { 3594733b9277SNavdeep Parhar int rc; 3595733b9277SNavdeep Parhar 3596733b9277SNavdeep Parhar rc = free_eq(sc, &wrq->eq); 3597733b9277SNavdeep Parhar if (rc) 3598733b9277SNavdeep Parhar return (rc); 3599733b9277SNavdeep Parhar 3600733b9277SNavdeep Parhar bzero(wrq, sizeof(*wrq)); 3601733b9277SNavdeep Parhar return (0); 3602733b9277SNavdeep Parhar } 3603733b9277SNavdeep Parhar 3604733b9277SNavdeep Parhar static int 3605fe2ebb76SJohn Baldwin alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx, 3606733b9277SNavdeep Parhar struct sysctl_oid *oid) 3607733b9277SNavdeep Parhar { 3608733b9277SNavdeep Parhar int rc; 3609fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 3610733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 3611733b9277SNavdeep Parhar struct sge_eq *eq = &txq->eq; 3612733b9277SNavdeep Parhar char name[16]; 3613733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 3614733b9277SNavdeep Parhar 36157951040fSNavdeep Parhar rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, can_resume_eth_tx, 36167951040fSNavdeep Parhar M_CXGBE, M_WAITOK); 36177951040fSNavdeep Parhar if (rc != 0) { 36187951040fSNavdeep Parhar device_printf(sc->dev, "failed to allocate mp_ring: %d\n", rc); 36197951040fSNavdeep Parhar return (rc); 36207951040fSNavdeep Parhar } 36217951040fSNavdeep Parhar 3622fe2ebb76SJohn Baldwin rc = alloc_eq(sc, vi, eq); 36237951040fSNavdeep Parhar if (rc != 0) { 36247951040fSNavdeep Parhar mp_ring_free(txq->r); 36257951040fSNavdeep Parhar txq->r = NULL; 3626733b9277SNavdeep Parhar return (rc); 36277951040fSNavdeep Parhar } 3628733b9277SNavdeep Parhar 36297951040fSNavdeep Parhar /* Can't fail after this point. */ 36307951040fSNavdeep Parhar 3631ec55567cSJohn Baldwin if (idx == 0) 3632ec55567cSJohn Baldwin sc->sge.eq_base = eq->abs_id - eq->cntxt_id; 3633ec55567cSJohn Baldwin else 3634ec55567cSJohn Baldwin KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id, 3635ec55567cSJohn Baldwin ("eq_base mismatch")); 3636ec55567cSJohn Baldwin KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF, 3637ec55567cSJohn Baldwin ("PF with non-zero eq_base")); 3638ec55567cSJohn Baldwin 36397951040fSNavdeep Parhar TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq); 3640fe2ebb76SJohn Baldwin txq->ifp = vi->ifp; 36417951040fSNavdeep Parhar txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK); 36426af45170SJohn Baldwin if (sc->flags & IS_VF) 36436af45170SJohn Baldwin txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) | 36446af45170SJohn Baldwin V_TXPKT_INTF(pi->tx_chan)); 36456af45170SJohn Baldwin else 36467951040fSNavdeep Parhar txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) | 364797f2919dSNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | 364897f2919dSNavdeep Parhar V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) | 364997f2919dSNavdeep Parhar V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) | 365097f2919dSNavdeep Parhar V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid))); 365102f972e8SNavdeep Parhar txq->tc_idx = -1; 36527951040fSNavdeep Parhar txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE, 3653733b9277SNavdeep Parhar M_ZERO | M_WAITOK); 365454e4ee71SNavdeep Parhar 365554e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3656fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 365754e4ee71SNavdeep Parhar NULL, "tx queue"); 365854e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 365954e4ee71SNavdeep Parhar 3660aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3661aa93b99aSNavdeep Parhar &eq->ba, "bus address of descriptor ring"); 3662aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3663aa93b99aSNavdeep Parhar eq->sidx * EQ_ESIZE + sc->params.sge.spg_len, 3664aa93b99aSNavdeep Parhar "desc ring size in bytes"); 3665ec55567cSJohn Baldwin SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD, 3666ec55567cSJohn Baldwin &eq->abs_id, 0, "absolute id of the queue"); 3667fe2ebb76SJohn Baldwin SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 366859bc8ce0SNavdeep Parhar &eq->cntxt_id, 0, "SGE context id of the queue"); 3669fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx", 367059bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I", 367159bc8ce0SNavdeep Parhar "consumer index"); 3672fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx", 367359bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I", 367459bc8ce0SNavdeep Parhar "producer index"); 3675aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL, 3676aa93b99aSNavdeep Parhar eq->sidx, "status page index"); 367759bc8ce0SNavdeep Parhar 367802f972e8SNavdeep Parhar SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "tc", 367902f972e8SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RW, vi, idx, sysctl_tc, "I", 368002f972e8SNavdeep Parhar "traffic class (-1 means none)"); 368102f972e8SNavdeep Parhar 3682fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD, 368354e4ee71SNavdeep Parhar &txq->txcsum, "# of times hardware assisted with checksum"); 3684fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_insertion", 368554e4ee71SNavdeep Parhar CTLFLAG_RD, &txq->vlan_insertion, 368654e4ee71SNavdeep Parhar "# of times hardware inserted 802.1Q tag"); 3687fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD, 3688a1ea9a82SNavdeep Parhar &txq->tso_wrs, "# of TSO work requests"); 3689fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD, 369054e4ee71SNavdeep Parhar &txq->imm_wrs, "# of work requests with immediate data"); 3691fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD, 369254e4ee71SNavdeep Parhar &txq->sgl_wrs, "# of work requests with direct SGL"); 3693fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD, 369454e4ee71SNavdeep Parhar &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)"); 3695fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_wrs", 36967951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts0_wrs, 36977951040fSNavdeep Parhar "# of txpkts (type 0) work requests"); 3698fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_wrs", 36997951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts1_wrs, 37007951040fSNavdeep Parhar "# of txpkts (type 1) work requests"); 3701fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_pkts", 37027951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts0_pkts, 37037951040fSNavdeep Parhar "# of frames tx'd using type0 txpkts work requests"); 3704fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_pkts", 37057951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts1_pkts, 37067951040fSNavdeep Parhar "# of frames tx'd using type1 txpkts work requests"); 370754e4ee71SNavdeep Parhar 3708fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_enqueues", 37097951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->enqueues, 37107951040fSNavdeep Parhar "# of enqueues to the mp_ring for this queue"); 3711fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_drops", 37127951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->drops, 37137951040fSNavdeep Parhar "# of drops in the mp_ring for this queue"); 3714fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_starts", 37157951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->starts, 37167951040fSNavdeep Parhar "# of normal consumer starts in the mp_ring for this queue"); 3717fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_stalls", 37187951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->stalls, 37197951040fSNavdeep Parhar "# of consumer stalls in the mp_ring for this queue"); 3720fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_restarts", 37217951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->restarts, 37227951040fSNavdeep Parhar "# of consumer restarts in the mp_ring for this queue"); 3723fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_abdications", 37247951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->abdications, 37257951040fSNavdeep Parhar "# of consumer abdications in the mp_ring for this queue"); 372654e4ee71SNavdeep Parhar 37277951040fSNavdeep Parhar return (0); 372854e4ee71SNavdeep Parhar } 372954e4ee71SNavdeep Parhar 373054e4ee71SNavdeep Parhar static int 3731fe2ebb76SJohn Baldwin free_txq(struct vi_info *vi, struct sge_txq *txq) 373254e4ee71SNavdeep Parhar { 373354e4ee71SNavdeep Parhar int rc; 3734fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 373554e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 373654e4ee71SNavdeep Parhar 3737733b9277SNavdeep Parhar rc = free_eq(sc, eq); 3738733b9277SNavdeep Parhar if (rc) 373954e4ee71SNavdeep Parhar return (rc); 374054e4ee71SNavdeep Parhar 37417951040fSNavdeep Parhar sglist_free(txq->gl); 3742f7dfe243SNavdeep Parhar free(txq->sdesc, M_CXGBE); 37437951040fSNavdeep Parhar mp_ring_free(txq->r); 374454e4ee71SNavdeep Parhar 374554e4ee71SNavdeep Parhar bzero(txq, sizeof(*txq)); 374654e4ee71SNavdeep Parhar return (0); 374754e4ee71SNavdeep Parhar } 374854e4ee71SNavdeep Parhar 374954e4ee71SNavdeep Parhar static void 375054e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error) 375154e4ee71SNavdeep Parhar { 375254e4ee71SNavdeep Parhar bus_addr_t *ba = arg; 375354e4ee71SNavdeep Parhar 375454e4ee71SNavdeep Parhar KASSERT(nseg == 1, 375554e4ee71SNavdeep Parhar ("%s meant for single segment mappings only.", __func__)); 375654e4ee71SNavdeep Parhar 375754e4ee71SNavdeep Parhar *ba = error ? 0 : segs->ds_addr; 375854e4ee71SNavdeep Parhar } 375954e4ee71SNavdeep Parhar 376054e4ee71SNavdeep Parhar static inline void 376154e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl) 376254e4ee71SNavdeep Parhar { 37634d6db4e0SNavdeep Parhar uint32_t n, v; 376454e4ee71SNavdeep Parhar 37654d6db4e0SNavdeep Parhar n = IDXDIFF(fl->pidx / 8, fl->dbidx, fl->sidx); 37664d6db4e0SNavdeep Parhar MPASS(n > 0); 3767d14b0ac1SNavdeep Parhar 376854e4ee71SNavdeep Parhar wmb(); 37694d6db4e0SNavdeep Parhar v = fl->dbval | V_PIDX(n); 37704d6db4e0SNavdeep Parhar if (fl->udb) 37714d6db4e0SNavdeep Parhar *fl->udb = htole32(v); 37724d6db4e0SNavdeep Parhar else 3773315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, v); 37744d6db4e0SNavdeep Parhar IDXINCR(fl->dbidx, n, fl->sidx); 377554e4ee71SNavdeep Parhar } 377654e4ee71SNavdeep Parhar 3777fb12416cSNavdeep Parhar /* 37784d6db4e0SNavdeep Parhar * Fills up the freelist by allocating up to 'n' buffers. Buffers that are 37794d6db4e0SNavdeep Parhar * recycled do not count towards this allocation budget. 3780733b9277SNavdeep Parhar * 37814d6db4e0SNavdeep Parhar * Returns non-zero to indicate that this freelist should be added to the list 37824d6db4e0SNavdeep Parhar * of starving freelists. 3783fb12416cSNavdeep Parhar */ 3784733b9277SNavdeep Parhar static int 37854d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n) 378654e4ee71SNavdeep Parhar { 37874d6db4e0SNavdeep Parhar __be64 *d; 37884d6db4e0SNavdeep Parhar struct fl_sdesc *sd; 378938035ed6SNavdeep Parhar uintptr_t pa; 379054e4ee71SNavdeep Parhar caddr_t cl; 37914d6db4e0SNavdeep Parhar struct cluster_layout *cll; 37924d6db4e0SNavdeep Parhar struct sw_zone_info *swz; 379338035ed6SNavdeep Parhar struct cluster_metadata *clm; 37944d6db4e0SNavdeep Parhar uint16_t max_pidx; 37954d6db4e0SNavdeep Parhar uint16_t hw_cidx = fl->hw_cidx; /* stable snapshot */ 379654e4ee71SNavdeep Parhar 379754e4ee71SNavdeep Parhar FL_LOCK_ASSERT_OWNED(fl); 379854e4ee71SNavdeep Parhar 37994d6db4e0SNavdeep Parhar /* 3800453130d9SPedro F. Giffuni * We always stop at the beginning of the hardware descriptor that's just 38014d6db4e0SNavdeep Parhar * before the one with the hw cidx. This is to avoid hw pidx = hw cidx, 38024d6db4e0SNavdeep Parhar * which would mean an empty freelist to the chip. 38034d6db4e0SNavdeep Parhar */ 38044d6db4e0SNavdeep Parhar max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1; 38054d6db4e0SNavdeep Parhar if (fl->pidx == max_pidx * 8) 38064d6db4e0SNavdeep Parhar return (0); 380754e4ee71SNavdeep Parhar 38084d6db4e0SNavdeep Parhar d = &fl->desc[fl->pidx]; 38094d6db4e0SNavdeep Parhar sd = &fl->sdesc[fl->pidx]; 38104d6db4e0SNavdeep Parhar cll = &fl->cll_def; /* default layout */ 38114d6db4e0SNavdeep Parhar swz = &sc->sge.sw_zone_info[cll->zidx]; 38124d6db4e0SNavdeep Parhar 38134d6db4e0SNavdeep Parhar while (n > 0) { 381454e4ee71SNavdeep Parhar 381554e4ee71SNavdeep Parhar if (sd->cl != NULL) { 381654e4ee71SNavdeep Parhar 3817c3fb7725SNavdeep Parhar if (sd->nmbuf == 0) { 381838035ed6SNavdeep Parhar /* 381938035ed6SNavdeep Parhar * Fast recycle without involving any atomics on 382038035ed6SNavdeep Parhar * the cluster's metadata (if the cluster has 382138035ed6SNavdeep Parhar * metadata). This happens when all frames 382238035ed6SNavdeep Parhar * received in the cluster were small enough to 382338035ed6SNavdeep Parhar * fit within a single mbuf each. 382438035ed6SNavdeep Parhar */ 382538035ed6SNavdeep Parhar fl->cl_fast_recycled++; 3826ccc69b2fSNavdeep Parhar #ifdef INVARIANTS 3827ccc69b2fSNavdeep Parhar clm = cl_metadata(sc, fl, &sd->cll, sd->cl); 3828ccc69b2fSNavdeep Parhar if (clm != NULL) 3829ccc69b2fSNavdeep Parhar MPASS(clm->refcount == 1); 3830ccc69b2fSNavdeep Parhar #endif 383138035ed6SNavdeep Parhar goto recycled_fast; 383238035ed6SNavdeep Parhar } 383354e4ee71SNavdeep Parhar 383438035ed6SNavdeep Parhar /* 383538035ed6SNavdeep Parhar * Cluster is guaranteed to have metadata. Clusters 383638035ed6SNavdeep Parhar * without metadata always take the fast recycle path 383738035ed6SNavdeep Parhar * when they're recycled. 383838035ed6SNavdeep Parhar */ 383938035ed6SNavdeep Parhar clm = cl_metadata(sc, fl, &sd->cll, sd->cl); 384038035ed6SNavdeep Parhar MPASS(clm != NULL); 38411458bff9SNavdeep Parhar 384238035ed6SNavdeep Parhar if (atomic_fetchadd_int(&clm->refcount, -1) == 1) { 384338035ed6SNavdeep Parhar fl->cl_recycled++; 384482eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 384554e4ee71SNavdeep Parhar goto recycled; 384654e4ee71SNavdeep Parhar } 38471458bff9SNavdeep Parhar sd->cl = NULL; /* gave up my reference */ 38481458bff9SNavdeep Parhar } 384938035ed6SNavdeep Parhar MPASS(sd->cl == NULL); 385038035ed6SNavdeep Parhar alloc: 385138035ed6SNavdeep Parhar cl = uma_zalloc(swz->zone, M_NOWAIT); 385238035ed6SNavdeep Parhar if (__predict_false(cl == NULL)) { 385338035ed6SNavdeep Parhar if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 || 385438035ed6SNavdeep Parhar fl->cll_def.zidx == fl->cll_alt.zidx) 385554e4ee71SNavdeep Parhar break; 385654e4ee71SNavdeep Parhar 385738035ed6SNavdeep Parhar /* fall back to the safe zone */ 385838035ed6SNavdeep Parhar cll = &fl->cll_alt; 385938035ed6SNavdeep Parhar swz = &sc->sge.sw_zone_info[cll->zidx]; 386038035ed6SNavdeep Parhar goto alloc; 386154e4ee71SNavdeep Parhar } 386238035ed6SNavdeep Parhar fl->cl_allocated++; 38634d6db4e0SNavdeep Parhar n--; 386454e4ee71SNavdeep Parhar 386538035ed6SNavdeep Parhar pa = pmap_kextract((vm_offset_t)cl); 386638035ed6SNavdeep Parhar pa += cll->region1; 386754e4ee71SNavdeep Parhar sd->cl = cl; 386838035ed6SNavdeep Parhar sd->cll = *cll; 386938035ed6SNavdeep Parhar *d = htobe64(pa | cll->hwidx); 387038035ed6SNavdeep Parhar clm = cl_metadata(sc, fl, cll, cl); 387138035ed6SNavdeep Parhar if (clm != NULL) { 38727d29df59SNavdeep Parhar recycled: 387338035ed6SNavdeep Parhar #ifdef INVARIANTS 387438035ed6SNavdeep Parhar clm->sd = sd; 387538035ed6SNavdeep Parhar #endif 387638035ed6SNavdeep Parhar clm->refcount = 1; 387738035ed6SNavdeep Parhar } 3878c3fb7725SNavdeep Parhar sd->nmbuf = 0; 387938035ed6SNavdeep Parhar recycled_fast: 388038035ed6SNavdeep Parhar d++; 388154e4ee71SNavdeep Parhar sd++; 38824d6db4e0SNavdeep Parhar if (__predict_false(++fl->pidx % 8 == 0)) { 38834d6db4e0SNavdeep Parhar uint16_t pidx = fl->pidx / 8; 38844d6db4e0SNavdeep Parhar 38854d6db4e0SNavdeep Parhar if (__predict_false(pidx == fl->sidx)) { 388654e4ee71SNavdeep Parhar fl->pidx = 0; 38874d6db4e0SNavdeep Parhar pidx = 0; 388854e4ee71SNavdeep Parhar sd = fl->sdesc; 388954e4ee71SNavdeep Parhar d = fl->desc; 389054e4ee71SNavdeep Parhar } 38914d6db4e0SNavdeep Parhar if (pidx == max_pidx) 38924d6db4e0SNavdeep Parhar break; 38934d6db4e0SNavdeep Parhar 38944d6db4e0SNavdeep Parhar if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4) 38954d6db4e0SNavdeep Parhar ring_fl_db(sc, fl); 38964d6db4e0SNavdeep Parhar } 389754e4ee71SNavdeep Parhar } 3898fb12416cSNavdeep Parhar 38994d6db4e0SNavdeep Parhar if (fl->pidx / 8 != fl->dbidx) 3900fb12416cSNavdeep Parhar ring_fl_db(sc, fl); 3901733b9277SNavdeep Parhar 3902733b9277SNavdeep Parhar return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING)); 3903733b9277SNavdeep Parhar } 3904733b9277SNavdeep Parhar 3905733b9277SNavdeep Parhar /* 3906733b9277SNavdeep Parhar * Attempt to refill all starving freelists. 3907733b9277SNavdeep Parhar */ 3908733b9277SNavdeep Parhar static void 3909733b9277SNavdeep Parhar refill_sfl(void *arg) 3910733b9277SNavdeep Parhar { 3911733b9277SNavdeep Parhar struct adapter *sc = arg; 3912733b9277SNavdeep Parhar struct sge_fl *fl, *fl_temp; 3913733b9277SNavdeep Parhar 3914fe2ebb76SJohn Baldwin mtx_assert(&sc->sfl_lock, MA_OWNED); 3915733b9277SNavdeep Parhar TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) { 3916733b9277SNavdeep Parhar FL_LOCK(fl); 3917733b9277SNavdeep Parhar refill_fl(sc, fl, 64); 3918733b9277SNavdeep Parhar if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) { 3919733b9277SNavdeep Parhar TAILQ_REMOVE(&sc->sfl, fl, link); 3920733b9277SNavdeep Parhar fl->flags &= ~FL_STARVING; 3921733b9277SNavdeep Parhar } 3922733b9277SNavdeep Parhar FL_UNLOCK(fl); 3923733b9277SNavdeep Parhar } 3924733b9277SNavdeep Parhar 3925733b9277SNavdeep Parhar if (!TAILQ_EMPTY(&sc->sfl)) 3926733b9277SNavdeep Parhar callout_schedule(&sc->sfl_callout, hz / 5); 392754e4ee71SNavdeep Parhar } 392854e4ee71SNavdeep Parhar 392954e4ee71SNavdeep Parhar static int 393054e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl) 393154e4ee71SNavdeep Parhar { 393254e4ee71SNavdeep Parhar 39334d6db4e0SNavdeep Parhar fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE, 393454e4ee71SNavdeep Parhar M_ZERO | M_WAITOK); 393554e4ee71SNavdeep Parhar 393654e4ee71SNavdeep Parhar return (0); 393754e4ee71SNavdeep Parhar } 393854e4ee71SNavdeep Parhar 393954e4ee71SNavdeep Parhar static void 39401458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl) 394154e4ee71SNavdeep Parhar { 394254e4ee71SNavdeep Parhar struct fl_sdesc *sd; 394338035ed6SNavdeep Parhar struct cluster_metadata *clm; 394438035ed6SNavdeep Parhar struct cluster_layout *cll; 394554e4ee71SNavdeep Parhar int i; 394654e4ee71SNavdeep Parhar 394754e4ee71SNavdeep Parhar sd = fl->sdesc; 39484d6db4e0SNavdeep Parhar for (i = 0; i < fl->sidx * 8; i++, sd++) { 394938035ed6SNavdeep Parhar if (sd->cl == NULL) 395038035ed6SNavdeep Parhar continue; 395154e4ee71SNavdeep Parhar 395238035ed6SNavdeep Parhar cll = &sd->cll; 395338035ed6SNavdeep Parhar clm = cl_metadata(sc, fl, cll, sd->cl); 395482eff304SNavdeep Parhar if (sd->nmbuf == 0) 395538035ed6SNavdeep Parhar uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl); 395682eff304SNavdeep Parhar else if (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1) { 395782eff304SNavdeep Parhar uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl); 395882eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 395954e4ee71SNavdeep Parhar } 396038035ed6SNavdeep Parhar sd->cl = NULL; 396154e4ee71SNavdeep Parhar } 396254e4ee71SNavdeep Parhar 396354e4ee71SNavdeep Parhar free(fl->sdesc, M_CXGBE); 396454e4ee71SNavdeep Parhar fl->sdesc = NULL; 396554e4ee71SNavdeep Parhar } 396654e4ee71SNavdeep Parhar 39677951040fSNavdeep Parhar static inline void 39687951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl) 396954e4ee71SNavdeep Parhar { 39707951040fSNavdeep Parhar int rc; 397154e4ee71SNavdeep Parhar 39727951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 397354e4ee71SNavdeep Parhar 39747951040fSNavdeep Parhar sglist_reset(gl); 39757951040fSNavdeep Parhar rc = sglist_append_mbuf(gl, m); 39767951040fSNavdeep Parhar if (__predict_false(rc != 0)) { 39777951040fSNavdeep Parhar panic("%s: mbuf %p (%d segs) was vetted earlier but now fails " 39787951040fSNavdeep Parhar "with %d.", __func__, m, mbuf_nsegs(m), rc); 397954e4ee71SNavdeep Parhar } 398054e4ee71SNavdeep Parhar 39817951040fSNavdeep Parhar KASSERT(gl->sg_nseg == mbuf_nsegs(m), 39827951040fSNavdeep Parhar ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m, 39837951040fSNavdeep Parhar mbuf_nsegs(m), gl->sg_nseg)); 39847951040fSNavdeep Parhar KASSERT(gl->sg_nseg > 0 && 39857951040fSNavdeep Parhar gl->sg_nseg <= (needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS), 39867951040fSNavdeep Parhar ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__, 39877951040fSNavdeep Parhar gl->sg_nseg, needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)); 398854e4ee71SNavdeep Parhar } 398954e4ee71SNavdeep Parhar 399054e4ee71SNavdeep Parhar /* 39917951040fSNavdeep Parhar * len16 for a txpkt WR with a GL. Includes the firmware work request header. 399254e4ee71SNavdeep Parhar */ 39937951040fSNavdeep Parhar static inline u_int 39947951040fSNavdeep Parhar txpkt_len16(u_int nsegs, u_int tso) 39957951040fSNavdeep Parhar { 39967951040fSNavdeep Parhar u_int n; 39977951040fSNavdeep Parhar 39987951040fSNavdeep Parhar MPASS(nsegs > 0); 39997951040fSNavdeep Parhar 40007951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 40017951040fSNavdeep Parhar n = sizeof(struct fw_eth_tx_pkt_wr) + sizeof(struct cpl_tx_pkt_core) + 40027951040fSNavdeep Parhar sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 40037951040fSNavdeep Parhar if (tso) 40047951040fSNavdeep Parhar n += sizeof(struct cpl_tx_pkt_lso_core); 40057951040fSNavdeep Parhar 40067951040fSNavdeep Parhar return (howmany(n, 16)); 40077951040fSNavdeep Parhar } 400854e4ee71SNavdeep Parhar 400954e4ee71SNavdeep Parhar /* 40106af45170SJohn Baldwin * len16 for a txpkt_vm WR with a GL. Includes the firmware work 40116af45170SJohn Baldwin * request header. 40126af45170SJohn Baldwin */ 40136af45170SJohn Baldwin static inline u_int 40146af45170SJohn Baldwin txpkt_vm_len16(u_int nsegs, u_int tso) 40156af45170SJohn Baldwin { 40166af45170SJohn Baldwin u_int n; 40176af45170SJohn Baldwin 40186af45170SJohn Baldwin MPASS(nsegs > 0); 40196af45170SJohn Baldwin 40206af45170SJohn Baldwin nsegs--; /* first segment is part of ulptx_sgl */ 40216af45170SJohn Baldwin n = sizeof(struct fw_eth_tx_pkt_vm_wr) + 40226af45170SJohn Baldwin sizeof(struct cpl_tx_pkt_core) + 40236af45170SJohn Baldwin sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 40246af45170SJohn Baldwin if (tso) 40256af45170SJohn Baldwin n += sizeof(struct cpl_tx_pkt_lso_core); 40266af45170SJohn Baldwin 40276af45170SJohn Baldwin return (howmany(n, 16)); 40286af45170SJohn Baldwin } 40296af45170SJohn Baldwin 40306af45170SJohn Baldwin /* 40317951040fSNavdeep Parhar * len16 for a txpkts type 0 WR with a GL. Does not include the firmware work 40327951040fSNavdeep Parhar * request header. 40337951040fSNavdeep Parhar */ 40347951040fSNavdeep Parhar static inline u_int 40357951040fSNavdeep Parhar txpkts0_len16(u_int nsegs) 40367951040fSNavdeep Parhar { 40377951040fSNavdeep Parhar u_int n; 40387951040fSNavdeep Parhar 40397951040fSNavdeep Parhar MPASS(nsegs > 0); 40407951040fSNavdeep Parhar 40417951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 40427951040fSNavdeep Parhar n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) + 40437951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) + 40447951040fSNavdeep Parhar 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 40457951040fSNavdeep Parhar 40467951040fSNavdeep Parhar return (howmany(n, 16)); 40477951040fSNavdeep Parhar } 40487951040fSNavdeep Parhar 40497951040fSNavdeep Parhar /* 40507951040fSNavdeep Parhar * len16 for a txpkts type 1 WR with a GL. Does not include the firmware work 40517951040fSNavdeep Parhar * request header. 40527951040fSNavdeep Parhar */ 40537951040fSNavdeep Parhar static inline u_int 40547951040fSNavdeep Parhar txpkts1_len16(void) 40557951040fSNavdeep Parhar { 40567951040fSNavdeep Parhar u_int n; 40577951040fSNavdeep Parhar 40587951040fSNavdeep Parhar n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl); 40597951040fSNavdeep Parhar 40607951040fSNavdeep Parhar return (howmany(n, 16)); 40617951040fSNavdeep Parhar } 40627951040fSNavdeep Parhar 40637951040fSNavdeep Parhar static inline u_int 40647951040fSNavdeep Parhar imm_payload(u_int ndesc) 40657951040fSNavdeep Parhar { 40667951040fSNavdeep Parhar u_int n; 40677951040fSNavdeep Parhar 40687951040fSNavdeep Parhar n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) - 40697951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core); 40707951040fSNavdeep Parhar 40717951040fSNavdeep Parhar return (n); 40727951040fSNavdeep Parhar } 40737951040fSNavdeep Parhar 40747951040fSNavdeep Parhar /* 40756af45170SJohn Baldwin * Write a VM txpkt WR for this packet to the hardware descriptors, update the 40766af45170SJohn Baldwin * software descriptor, and advance the pidx. It is guaranteed that enough 40776af45170SJohn Baldwin * descriptors are available. 40786af45170SJohn Baldwin * 40796af45170SJohn Baldwin * The return value is the # of hardware descriptors used. 40806af45170SJohn Baldwin */ 40816af45170SJohn Baldwin static u_int 4082472a6004SNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq, 4083472a6004SNavdeep Parhar struct fw_eth_tx_pkt_vm_wr *wr, struct mbuf *m0, u_int available) 40846af45170SJohn Baldwin { 40856af45170SJohn Baldwin struct sge_eq *eq = &txq->eq; 40866af45170SJohn Baldwin struct tx_sdesc *txsd; 40876af45170SJohn Baldwin struct cpl_tx_pkt_core *cpl; 40886af45170SJohn Baldwin uint32_t ctrl; /* used in many unrelated places */ 40896af45170SJohn Baldwin uint64_t ctrl1; 40906af45170SJohn Baldwin int csum_type, len16, ndesc, pktlen, nsegs; 40916af45170SJohn Baldwin caddr_t dst; 40926af45170SJohn Baldwin 40936af45170SJohn Baldwin TXQ_LOCK_ASSERT_OWNED(txq); 40946af45170SJohn Baldwin M_ASSERTPKTHDR(m0); 40956af45170SJohn Baldwin MPASS(available > 0 && available < eq->sidx); 40966af45170SJohn Baldwin 40976af45170SJohn Baldwin len16 = mbuf_len16(m0); 40986af45170SJohn Baldwin nsegs = mbuf_nsegs(m0); 40996af45170SJohn Baldwin pktlen = m0->m_pkthdr.len; 41006af45170SJohn Baldwin ctrl = sizeof(struct cpl_tx_pkt_core); 41016af45170SJohn Baldwin if (needs_tso(m0)) 41026af45170SJohn Baldwin ctrl += sizeof(struct cpl_tx_pkt_lso_core); 41036af45170SJohn Baldwin ndesc = howmany(len16, EQ_ESIZE / 16); 41046af45170SJohn Baldwin MPASS(ndesc <= available); 41056af45170SJohn Baldwin 41066af45170SJohn Baldwin /* Firmware work request header */ 41076af45170SJohn Baldwin MPASS(wr == (void *)&eq->desc[eq->pidx]); 41086af45170SJohn Baldwin wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) | 41096af45170SJohn Baldwin V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 41106af45170SJohn Baldwin 41116af45170SJohn Baldwin ctrl = V_FW_WR_LEN16(len16); 41126af45170SJohn Baldwin wr->equiq_to_len16 = htobe32(ctrl); 41136af45170SJohn Baldwin wr->r3[0] = 0; 41146af45170SJohn Baldwin wr->r3[1] = 0; 41156af45170SJohn Baldwin 41166af45170SJohn Baldwin /* 41176af45170SJohn Baldwin * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci. 41186af45170SJohn Baldwin * vlantci is ignored unless the ethtype is 0x8100, so it's 41196af45170SJohn Baldwin * simpler to always copy it rather than making it 41206af45170SJohn Baldwin * conditional. Also, it seems that we do not have to set 41216af45170SJohn Baldwin * vlantci or fake the ethtype when doing VLAN tag insertion. 41226af45170SJohn Baldwin */ 41236af45170SJohn Baldwin m_copydata(m0, 0, sizeof(struct ether_header) + 2, wr->ethmacdst); 41246af45170SJohn Baldwin 41256af45170SJohn Baldwin csum_type = -1; 41266af45170SJohn Baldwin if (needs_tso(m0)) { 41276af45170SJohn Baldwin struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1); 41286af45170SJohn Baldwin 41296af45170SJohn Baldwin KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 41306af45170SJohn Baldwin m0->m_pkthdr.l4hlen > 0, 41316af45170SJohn Baldwin ("%s: mbuf %p needs TSO but missing header lengths", 41326af45170SJohn Baldwin __func__, m0)); 41336af45170SJohn Baldwin 41346af45170SJohn Baldwin ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE | 41356af45170SJohn Baldwin F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) 41366af45170SJohn Baldwin | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 41376af45170SJohn Baldwin if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header)) 41386af45170SJohn Baldwin ctrl |= V_LSO_ETHHDR_LEN(1); 41396af45170SJohn Baldwin if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 41406af45170SJohn Baldwin ctrl |= F_LSO_IPV6; 41416af45170SJohn Baldwin 41426af45170SJohn Baldwin lso->lso_ctrl = htobe32(ctrl); 41436af45170SJohn Baldwin lso->ipid_ofst = htobe16(0); 41446af45170SJohn Baldwin lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 41456af45170SJohn Baldwin lso->seqno_offset = htobe32(0); 41466af45170SJohn Baldwin lso->len = htobe32(pktlen); 41476af45170SJohn Baldwin 41486af45170SJohn Baldwin if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 41496af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP6; 41506af45170SJohn Baldwin else 41516af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP; 41526af45170SJohn Baldwin 41536af45170SJohn Baldwin cpl = (void *)(lso + 1); 41546af45170SJohn Baldwin 41556af45170SJohn Baldwin txq->tso_wrs++; 41566af45170SJohn Baldwin } else { 41576af45170SJohn Baldwin if (m0->m_pkthdr.csum_flags & CSUM_IP_TCP) 41586af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP; 41596af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP_UDP) 41606af45170SJohn Baldwin csum_type = TX_CSUM_UDPIP; 41616af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP6_TCP) 41626af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP6; 41636af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP6_UDP) 41646af45170SJohn Baldwin csum_type = TX_CSUM_UDPIP6; 41656af45170SJohn Baldwin #if defined(INET) 41666af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP) { 41676af45170SJohn Baldwin /* 41686af45170SJohn Baldwin * XXX: The firmware appears to stomp on the 41696af45170SJohn Baldwin * fragment/flags field of the IP header when 41706af45170SJohn Baldwin * using TX_CSUM_IP. Fall back to doing 41716af45170SJohn Baldwin * software checksums. 41726af45170SJohn Baldwin */ 41736af45170SJohn Baldwin u_short *sump; 41746af45170SJohn Baldwin struct mbuf *m; 41756af45170SJohn Baldwin int offset; 41766af45170SJohn Baldwin 41776af45170SJohn Baldwin m = m0; 41786af45170SJohn Baldwin offset = 0; 41796af45170SJohn Baldwin sump = m_advance(&m, &offset, m0->m_pkthdr.l2hlen + 41806af45170SJohn Baldwin offsetof(struct ip, ip_sum)); 41816af45170SJohn Baldwin *sump = in_cksum_skip(m0, m0->m_pkthdr.l2hlen + 41826af45170SJohn Baldwin m0->m_pkthdr.l3hlen, m0->m_pkthdr.l2hlen); 41836af45170SJohn Baldwin m0->m_pkthdr.csum_flags &= ~CSUM_IP; 41846af45170SJohn Baldwin } 41856af45170SJohn Baldwin #endif 41866af45170SJohn Baldwin 41876af45170SJohn Baldwin cpl = (void *)(wr + 1); 41886af45170SJohn Baldwin } 41896af45170SJohn Baldwin 41906af45170SJohn Baldwin /* Checksum offload */ 41916af45170SJohn Baldwin ctrl1 = 0; 41926af45170SJohn Baldwin if (needs_l3_csum(m0) == 0) 41936af45170SJohn Baldwin ctrl1 |= F_TXPKT_IPCSUM_DIS; 41946af45170SJohn Baldwin if (csum_type >= 0) { 41956af45170SJohn Baldwin KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0, 41966af45170SJohn Baldwin ("%s: mbuf %p needs checksum offload but missing header lengths", 41976af45170SJohn Baldwin __func__, m0)); 41986af45170SJohn Baldwin 4199472a6004SNavdeep Parhar if (chip_id(sc) <= CHELSIO_T5) { 42006af45170SJohn Baldwin ctrl1 |= V_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen - 42016af45170SJohn Baldwin ETHER_HDR_LEN); 4202472a6004SNavdeep Parhar } else { 4203472a6004SNavdeep Parhar ctrl1 |= V_T6_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen - 4204472a6004SNavdeep Parhar ETHER_HDR_LEN); 4205472a6004SNavdeep Parhar } 42066af45170SJohn Baldwin ctrl1 |= V_TXPKT_IPHDR_LEN(m0->m_pkthdr.l3hlen); 42076af45170SJohn Baldwin ctrl1 |= V_TXPKT_CSUM_TYPE(csum_type); 42086af45170SJohn Baldwin } else 42096af45170SJohn Baldwin ctrl1 |= F_TXPKT_L4CSUM_DIS; 42106af45170SJohn Baldwin if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 42116af45170SJohn Baldwin CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 42126af45170SJohn Baldwin txq->txcsum++; /* some hardware assistance provided */ 42136af45170SJohn Baldwin 42146af45170SJohn Baldwin /* VLAN tag insertion */ 42156af45170SJohn Baldwin if (needs_vlan_insertion(m0)) { 42166af45170SJohn Baldwin ctrl1 |= F_TXPKT_VLAN_VLD | 42176af45170SJohn Baldwin V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 42186af45170SJohn Baldwin txq->vlan_insertion++; 42196af45170SJohn Baldwin } 42206af45170SJohn Baldwin 42216af45170SJohn Baldwin /* CPL header */ 42226af45170SJohn Baldwin cpl->ctrl0 = txq->cpl_ctrl0; 42236af45170SJohn Baldwin cpl->pack = 0; 42246af45170SJohn Baldwin cpl->len = htobe16(pktlen); 42256af45170SJohn Baldwin cpl->ctrl1 = htobe64(ctrl1); 42266af45170SJohn Baldwin 42276af45170SJohn Baldwin /* SGL */ 42286af45170SJohn Baldwin dst = (void *)(cpl + 1); 42296af45170SJohn Baldwin 42306af45170SJohn Baldwin /* 42316af45170SJohn Baldwin * A packet using TSO will use up an entire descriptor for the 42326af45170SJohn Baldwin * firmware work request header, LSO CPL, and TX_PKT_XT CPL. 42336af45170SJohn Baldwin * If this descriptor is the last descriptor in the ring, wrap 42346af45170SJohn Baldwin * around to the front of the ring explicitly for the start of 42356af45170SJohn Baldwin * the sgl. 42366af45170SJohn Baldwin */ 42376af45170SJohn Baldwin if (dst == (void *)&eq->desc[eq->sidx]) { 42386af45170SJohn Baldwin dst = (void *)&eq->desc[0]; 42396af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, 0); 42406af45170SJohn Baldwin } else 42416af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 42426af45170SJohn Baldwin txq->sgl_wrs++; 42436af45170SJohn Baldwin 42446af45170SJohn Baldwin txq->txpkt_wrs++; 42456af45170SJohn Baldwin 42466af45170SJohn Baldwin txsd = &txq->sdesc[eq->pidx]; 42476af45170SJohn Baldwin txsd->m = m0; 42486af45170SJohn Baldwin txsd->desc_used = ndesc; 42496af45170SJohn Baldwin 42506af45170SJohn Baldwin return (ndesc); 42516af45170SJohn Baldwin } 42526af45170SJohn Baldwin 42536af45170SJohn Baldwin /* 42547951040fSNavdeep Parhar * Write a txpkt WR for this packet to the hardware descriptors, update the 42557951040fSNavdeep Parhar * software descriptor, and advance the pidx. It is guaranteed that enough 42567951040fSNavdeep Parhar * descriptors are available. 425754e4ee71SNavdeep Parhar * 42587951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 425954e4ee71SNavdeep Parhar */ 42607951040fSNavdeep Parhar static u_int 42617951040fSNavdeep Parhar write_txpkt_wr(struct sge_txq *txq, struct fw_eth_tx_pkt_wr *wr, 42627951040fSNavdeep Parhar struct mbuf *m0, u_int available) 426354e4ee71SNavdeep Parhar { 426454e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 42657951040fSNavdeep Parhar struct tx_sdesc *txsd; 426654e4ee71SNavdeep Parhar struct cpl_tx_pkt_core *cpl; 426754e4ee71SNavdeep Parhar uint32_t ctrl; /* used in many unrelated places */ 426854e4ee71SNavdeep Parhar uint64_t ctrl1; 42697951040fSNavdeep Parhar int len16, ndesc, pktlen, nsegs; 427054e4ee71SNavdeep Parhar caddr_t dst; 427154e4ee71SNavdeep Parhar 427254e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 42737951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 42747951040fSNavdeep Parhar MPASS(available > 0 && available < eq->sidx); 427554e4ee71SNavdeep Parhar 42767951040fSNavdeep Parhar len16 = mbuf_len16(m0); 42777951040fSNavdeep Parhar nsegs = mbuf_nsegs(m0); 42787951040fSNavdeep Parhar pktlen = m0->m_pkthdr.len; 427954e4ee71SNavdeep Parhar ctrl = sizeof(struct cpl_tx_pkt_core); 42807951040fSNavdeep Parhar if (needs_tso(m0)) 42812a5f6b0eSNavdeep Parhar ctrl += sizeof(struct cpl_tx_pkt_lso_core); 42827951040fSNavdeep Parhar else if (pktlen <= imm_payload(2) && available >= 2) { 42837951040fSNavdeep Parhar /* Immediate data. Recalculate len16 and set nsegs to 0. */ 4284ecb79ca4SNavdeep Parhar ctrl += pktlen; 42857951040fSNavdeep Parhar len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) + 42867951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + pktlen, 16); 42877951040fSNavdeep Parhar nsegs = 0; 428854e4ee71SNavdeep Parhar } 42897951040fSNavdeep Parhar ndesc = howmany(len16, EQ_ESIZE / 16); 42907951040fSNavdeep Parhar MPASS(ndesc <= available); 429154e4ee71SNavdeep Parhar 429254e4ee71SNavdeep Parhar /* Firmware work request header */ 42937951040fSNavdeep Parhar MPASS(wr == (void *)&eq->desc[eq->pidx]); 429454e4ee71SNavdeep Parhar wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) | 4295733b9277SNavdeep Parhar V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 42966b49a4ecSNavdeep Parhar 42977951040fSNavdeep Parhar ctrl = V_FW_WR_LEN16(len16); 429854e4ee71SNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 429954e4ee71SNavdeep Parhar wr->r3 = 0; 430054e4ee71SNavdeep Parhar 43017951040fSNavdeep Parhar if (needs_tso(m0)) { 43022a5f6b0eSNavdeep Parhar struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1); 43037951040fSNavdeep Parhar 43047951040fSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 43057951040fSNavdeep Parhar m0->m_pkthdr.l4hlen > 0, 43067951040fSNavdeep Parhar ("%s: mbuf %p needs TSO but missing header lengths", 43077951040fSNavdeep Parhar __func__, m0)); 430854e4ee71SNavdeep Parhar 430954e4ee71SNavdeep Parhar ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE | 43107951040fSNavdeep Parhar F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) 43117951040fSNavdeep Parhar | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 43127951040fSNavdeep Parhar if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header)) 431354e4ee71SNavdeep Parhar ctrl |= V_LSO_ETHHDR_LEN(1); 43147951040fSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 4315a1ea9a82SNavdeep Parhar ctrl |= F_LSO_IPV6; 431654e4ee71SNavdeep Parhar 431754e4ee71SNavdeep Parhar lso->lso_ctrl = htobe32(ctrl); 431854e4ee71SNavdeep Parhar lso->ipid_ofst = htobe16(0); 43197951040fSNavdeep Parhar lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 432054e4ee71SNavdeep Parhar lso->seqno_offset = htobe32(0); 4321ecb79ca4SNavdeep Parhar lso->len = htobe32(pktlen); 432254e4ee71SNavdeep Parhar 432354e4ee71SNavdeep Parhar cpl = (void *)(lso + 1); 432454e4ee71SNavdeep Parhar 432554e4ee71SNavdeep Parhar txq->tso_wrs++; 432654e4ee71SNavdeep Parhar } else 432754e4ee71SNavdeep Parhar cpl = (void *)(wr + 1); 432854e4ee71SNavdeep Parhar 432954e4ee71SNavdeep Parhar /* Checksum offload */ 433054e4ee71SNavdeep Parhar ctrl1 = 0; 43317951040fSNavdeep Parhar if (needs_l3_csum(m0) == 0) 433254e4ee71SNavdeep Parhar ctrl1 |= F_TXPKT_IPCSUM_DIS; 43337951040fSNavdeep Parhar if (needs_l4_csum(m0) == 0) 433454e4ee71SNavdeep Parhar ctrl1 |= F_TXPKT_L4CSUM_DIS; 43357951040fSNavdeep Parhar if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 4336b8531380SNavdeep Parhar CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 433754e4ee71SNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 433854e4ee71SNavdeep Parhar 433954e4ee71SNavdeep Parhar /* VLAN tag insertion */ 43407951040fSNavdeep Parhar if (needs_vlan_insertion(m0)) { 43417951040fSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 434254e4ee71SNavdeep Parhar txq->vlan_insertion++; 434354e4ee71SNavdeep Parhar } 434454e4ee71SNavdeep Parhar 434554e4ee71SNavdeep Parhar /* CPL header */ 43467951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 434754e4ee71SNavdeep Parhar cpl->pack = 0; 4348ecb79ca4SNavdeep Parhar cpl->len = htobe16(pktlen); 434954e4ee71SNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 435054e4ee71SNavdeep Parhar 435154e4ee71SNavdeep Parhar /* SGL */ 435254e4ee71SNavdeep Parhar dst = (void *)(cpl + 1); 43537951040fSNavdeep Parhar if (nsegs > 0) { 43547951040fSNavdeep Parhar 43557951040fSNavdeep Parhar write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 435654e4ee71SNavdeep Parhar txq->sgl_wrs++; 435754e4ee71SNavdeep Parhar } else { 43587951040fSNavdeep Parhar struct mbuf *m; 43597951040fSNavdeep Parhar 43607951040fSNavdeep Parhar for (m = m0; m != NULL; m = m->m_next) { 436154e4ee71SNavdeep Parhar copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len); 4362ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 4363ecb79ca4SNavdeep Parhar pktlen -= m->m_len; 4364ecb79ca4SNavdeep Parhar #endif 436554e4ee71SNavdeep Parhar } 4366ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 4367ecb79ca4SNavdeep Parhar KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen)); 4368ecb79ca4SNavdeep Parhar #endif 43697951040fSNavdeep Parhar txq->imm_wrs++; 437054e4ee71SNavdeep Parhar } 437154e4ee71SNavdeep Parhar 437254e4ee71SNavdeep Parhar txq->txpkt_wrs++; 437354e4ee71SNavdeep Parhar 4374f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 43757951040fSNavdeep Parhar txsd->m = m0; 437654e4ee71SNavdeep Parhar txsd->desc_used = ndesc; 437754e4ee71SNavdeep Parhar 43787951040fSNavdeep Parhar return (ndesc); 437954e4ee71SNavdeep Parhar } 438054e4ee71SNavdeep Parhar 43817951040fSNavdeep Parhar static int 43827951040fSNavdeep Parhar try_txpkts(struct mbuf *m, struct mbuf *n, struct txpkts *txp, u_int available) 438354e4ee71SNavdeep Parhar { 43847951040fSNavdeep Parhar u_int needed, nsegs1, nsegs2, l1, l2; 43857951040fSNavdeep Parhar 43867951040fSNavdeep Parhar if (cannot_use_txpkts(m) || cannot_use_txpkts(n)) 43877951040fSNavdeep Parhar return (1); 43887951040fSNavdeep Parhar 43897951040fSNavdeep Parhar nsegs1 = mbuf_nsegs(m); 43907951040fSNavdeep Parhar nsegs2 = mbuf_nsegs(n); 43917951040fSNavdeep Parhar if (nsegs1 + nsegs2 == 2) { 43927951040fSNavdeep Parhar txp->wr_type = 1; 43937951040fSNavdeep Parhar l1 = l2 = txpkts1_len16(); 43947951040fSNavdeep Parhar } else { 43957951040fSNavdeep Parhar txp->wr_type = 0; 43967951040fSNavdeep Parhar l1 = txpkts0_len16(nsegs1); 43977951040fSNavdeep Parhar l2 = txpkts0_len16(nsegs2); 43987951040fSNavdeep Parhar } 43997951040fSNavdeep Parhar txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + l1 + l2; 44007951040fSNavdeep Parhar needed = howmany(txp->len16, EQ_ESIZE / 16); 44017951040fSNavdeep Parhar if (needed > SGE_MAX_WR_NDESC || needed > available) 44027951040fSNavdeep Parhar return (1); 44037951040fSNavdeep Parhar 44047951040fSNavdeep Parhar txp->plen = m->m_pkthdr.len + n->m_pkthdr.len; 44057951040fSNavdeep Parhar if (txp->plen > 65535) 44067951040fSNavdeep Parhar return (1); 44077951040fSNavdeep Parhar 44087951040fSNavdeep Parhar txp->npkt = 2; 44097951040fSNavdeep Parhar set_mbuf_len16(m, l1); 44107951040fSNavdeep Parhar set_mbuf_len16(n, l2); 44117951040fSNavdeep Parhar 44127951040fSNavdeep Parhar return (0); 44137951040fSNavdeep Parhar } 44147951040fSNavdeep Parhar 44157951040fSNavdeep Parhar static int 44167951040fSNavdeep Parhar add_to_txpkts(struct mbuf *m, struct txpkts *txp, u_int available) 44177951040fSNavdeep Parhar { 44187951040fSNavdeep Parhar u_int plen, len16, needed, nsegs; 44197951040fSNavdeep Parhar 44207951040fSNavdeep Parhar MPASS(txp->wr_type == 0 || txp->wr_type == 1); 44217951040fSNavdeep Parhar 44227951040fSNavdeep Parhar nsegs = mbuf_nsegs(m); 44237951040fSNavdeep Parhar if (needs_tso(m) || (txp->wr_type == 1 && nsegs != 1)) 44247951040fSNavdeep Parhar return (1); 44257951040fSNavdeep Parhar 44267951040fSNavdeep Parhar plen = txp->plen + m->m_pkthdr.len; 44277951040fSNavdeep Parhar if (plen > 65535) 44287951040fSNavdeep Parhar return (1); 44297951040fSNavdeep Parhar 44307951040fSNavdeep Parhar if (txp->wr_type == 0) 44317951040fSNavdeep Parhar len16 = txpkts0_len16(nsegs); 44327951040fSNavdeep Parhar else 44337951040fSNavdeep Parhar len16 = txpkts1_len16(); 44347951040fSNavdeep Parhar needed = howmany(txp->len16 + len16, EQ_ESIZE / 16); 44357951040fSNavdeep Parhar if (needed > SGE_MAX_WR_NDESC || needed > available) 44367951040fSNavdeep Parhar return (1); 44377951040fSNavdeep Parhar 44387951040fSNavdeep Parhar txp->npkt++; 44397951040fSNavdeep Parhar txp->plen = plen; 44407951040fSNavdeep Parhar txp->len16 += len16; 44417951040fSNavdeep Parhar set_mbuf_len16(m, len16); 44427951040fSNavdeep Parhar 44437951040fSNavdeep Parhar return (0); 44447951040fSNavdeep Parhar } 44457951040fSNavdeep Parhar 44467951040fSNavdeep Parhar /* 44477951040fSNavdeep Parhar * Write a txpkts WR for the packets in txp to the hardware descriptors, update 44487951040fSNavdeep Parhar * the software descriptor, and advance the pidx. It is guaranteed that enough 44497951040fSNavdeep Parhar * descriptors are available. 44507951040fSNavdeep Parhar * 44517951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 44527951040fSNavdeep Parhar */ 44537951040fSNavdeep Parhar static u_int 44547951040fSNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct fw_eth_tx_pkts_wr *wr, 44557951040fSNavdeep Parhar struct mbuf *m0, const struct txpkts *txp, u_int available) 44567951040fSNavdeep Parhar { 44577951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 44587951040fSNavdeep Parhar struct tx_sdesc *txsd; 44597951040fSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 44607951040fSNavdeep Parhar uint32_t ctrl; 44617951040fSNavdeep Parhar uint64_t ctrl1; 44627951040fSNavdeep Parhar int ndesc, checkwrap; 44637951040fSNavdeep Parhar struct mbuf *m; 44647951040fSNavdeep Parhar void *flitp; 44657951040fSNavdeep Parhar 44667951040fSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 44677951040fSNavdeep Parhar MPASS(txp->npkt > 0); 44687951040fSNavdeep Parhar MPASS(txp->plen < 65536); 44697951040fSNavdeep Parhar MPASS(m0 != NULL); 44707951040fSNavdeep Parhar MPASS(m0->m_nextpkt != NULL); 44717951040fSNavdeep Parhar MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16)); 44727951040fSNavdeep Parhar MPASS(available > 0 && available < eq->sidx); 44737951040fSNavdeep Parhar 44747951040fSNavdeep Parhar ndesc = howmany(txp->len16, EQ_ESIZE / 16); 44757951040fSNavdeep Parhar MPASS(ndesc <= available); 44767951040fSNavdeep Parhar 44777951040fSNavdeep Parhar MPASS(wr == (void *)&eq->desc[eq->pidx]); 44787951040fSNavdeep Parhar wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR)); 44797951040fSNavdeep Parhar ctrl = V_FW_WR_LEN16(txp->len16); 44807951040fSNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 44817951040fSNavdeep Parhar wr->plen = htobe16(txp->plen); 44827951040fSNavdeep Parhar wr->npkt = txp->npkt; 44837951040fSNavdeep Parhar wr->r3 = 0; 44847951040fSNavdeep Parhar wr->type = txp->wr_type; 44857951040fSNavdeep Parhar flitp = wr + 1; 44867951040fSNavdeep Parhar 44877951040fSNavdeep Parhar /* 44887951040fSNavdeep Parhar * At this point we are 16B into a hardware descriptor. If checkwrap is 44897951040fSNavdeep Parhar * set then we know the WR is going to wrap around somewhere. We'll 44907951040fSNavdeep Parhar * check for that at appropriate points. 44917951040fSNavdeep Parhar */ 44927951040fSNavdeep Parhar checkwrap = eq->sidx - ndesc < eq->pidx; 44937951040fSNavdeep Parhar for (m = m0; m != NULL; m = m->m_nextpkt) { 44947951040fSNavdeep Parhar if (txp->wr_type == 0) { 449554e4ee71SNavdeep Parhar struct ulp_txpkt *ulpmc; 449654e4ee71SNavdeep Parhar struct ulptx_idata *ulpsc; 449754e4ee71SNavdeep Parhar 44987951040fSNavdeep Parhar /* ULP master command */ 44997951040fSNavdeep Parhar ulpmc = flitp; 45007951040fSNavdeep Parhar ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) | 45017951040fSNavdeep Parhar V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid)); 45027951040fSNavdeep Parhar ulpmc->len = htobe32(mbuf_len16(m)); 450354e4ee71SNavdeep Parhar 45047951040fSNavdeep Parhar /* ULP subcommand */ 45057951040fSNavdeep Parhar ulpsc = (void *)(ulpmc + 1); 45067951040fSNavdeep Parhar ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) | 45077951040fSNavdeep Parhar F_ULP_TX_SC_MORE); 45087951040fSNavdeep Parhar ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core)); 45097951040fSNavdeep Parhar 45107951040fSNavdeep Parhar cpl = (void *)(ulpsc + 1); 45117951040fSNavdeep Parhar if (checkwrap && 45127951040fSNavdeep Parhar (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx]) 45137951040fSNavdeep Parhar cpl = (void *)&eq->desc[0]; 45147951040fSNavdeep Parhar } else { 45157951040fSNavdeep Parhar cpl = flitp; 45167951040fSNavdeep Parhar } 451754e4ee71SNavdeep Parhar 451854e4ee71SNavdeep Parhar /* Checksum offload */ 45197951040fSNavdeep Parhar ctrl1 = 0; 45207951040fSNavdeep Parhar if (needs_l3_csum(m) == 0) 45217951040fSNavdeep Parhar ctrl1 |= F_TXPKT_IPCSUM_DIS; 45227951040fSNavdeep Parhar if (needs_l4_csum(m) == 0) 45237951040fSNavdeep Parhar ctrl1 |= F_TXPKT_L4CSUM_DIS; 4524b8531380SNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 4525b8531380SNavdeep Parhar CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 452654e4ee71SNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 452754e4ee71SNavdeep Parhar 452854e4ee71SNavdeep Parhar /* VLAN tag insertion */ 45297951040fSNavdeep Parhar if (needs_vlan_insertion(m)) { 45307951040fSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 45317951040fSNavdeep Parhar V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 453254e4ee71SNavdeep Parhar txq->vlan_insertion++; 453354e4ee71SNavdeep Parhar } 453454e4ee71SNavdeep Parhar 45357951040fSNavdeep Parhar /* CPL header */ 45367951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 453754e4ee71SNavdeep Parhar cpl->pack = 0; 453854e4ee71SNavdeep Parhar cpl->len = htobe16(m->m_pkthdr.len); 45397951040fSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 454054e4ee71SNavdeep Parhar 45417951040fSNavdeep Parhar flitp = cpl + 1; 45427951040fSNavdeep Parhar if (checkwrap && 45437951040fSNavdeep Parhar (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx]) 45447951040fSNavdeep Parhar flitp = (void *)&eq->desc[0]; 454554e4ee71SNavdeep Parhar 45467951040fSNavdeep Parhar write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap); 454754e4ee71SNavdeep Parhar 45487951040fSNavdeep Parhar } 45497951040fSNavdeep Parhar 4550a59a1477SNavdeep Parhar if (txp->wr_type == 0) { 4551a59a1477SNavdeep Parhar txq->txpkts0_pkts += txp->npkt; 4552a59a1477SNavdeep Parhar txq->txpkts0_wrs++; 4553a59a1477SNavdeep Parhar } else { 4554a59a1477SNavdeep Parhar txq->txpkts1_pkts += txp->npkt; 4555a59a1477SNavdeep Parhar txq->txpkts1_wrs++; 4556a59a1477SNavdeep Parhar } 4557a59a1477SNavdeep Parhar 45587951040fSNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 45597951040fSNavdeep Parhar txsd->m = m0; 45607951040fSNavdeep Parhar txsd->desc_used = ndesc; 45617951040fSNavdeep Parhar 45627951040fSNavdeep Parhar return (ndesc); 456354e4ee71SNavdeep Parhar } 456454e4ee71SNavdeep Parhar 456554e4ee71SNavdeep Parhar /* 456654e4ee71SNavdeep Parhar * If the SGL ends on an address that is not 16 byte aligned, this function will 45677951040fSNavdeep Parhar * add a 0 filled flit at the end. 456854e4ee71SNavdeep Parhar */ 45697951040fSNavdeep Parhar static void 45707951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap) 457154e4ee71SNavdeep Parhar { 45727951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 45737951040fSNavdeep Parhar struct sglist *gl = txq->gl; 45747951040fSNavdeep Parhar struct sglist_seg *seg; 45757951040fSNavdeep Parhar __be64 *flitp, *wrap; 457654e4ee71SNavdeep Parhar struct ulptx_sgl *usgl; 45777951040fSNavdeep Parhar int i, nflits, nsegs; 457854e4ee71SNavdeep Parhar 457954e4ee71SNavdeep Parhar KASSERT(((uintptr_t)(*to) & 0xf) == 0, 458054e4ee71SNavdeep Parhar ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to)); 45817951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 45827951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 458354e4ee71SNavdeep Parhar 45847951040fSNavdeep Parhar get_pkt_gl(m, gl); 45857951040fSNavdeep Parhar nsegs = gl->sg_nseg; 45867951040fSNavdeep Parhar MPASS(nsegs > 0); 45877951040fSNavdeep Parhar 45887951040fSNavdeep Parhar nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2; 458954e4ee71SNavdeep Parhar flitp = (__be64 *)(*to); 45907951040fSNavdeep Parhar wrap = (__be64 *)(&eq->desc[eq->sidx]); 45917951040fSNavdeep Parhar seg = &gl->sg_segs[0]; 459254e4ee71SNavdeep Parhar usgl = (void *)flitp; 459354e4ee71SNavdeep Parhar 459454e4ee71SNavdeep Parhar /* 459554e4ee71SNavdeep Parhar * We start at a 16 byte boundary somewhere inside the tx descriptor 459654e4ee71SNavdeep Parhar * ring, so we're at least 16 bytes away from the status page. There is 459754e4ee71SNavdeep Parhar * no chance of a wrap around in the middle of usgl (which is 16 bytes). 459854e4ee71SNavdeep Parhar */ 459954e4ee71SNavdeep Parhar 460054e4ee71SNavdeep Parhar usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) | 46017951040fSNavdeep Parhar V_ULPTX_NSGE(nsegs)); 46027951040fSNavdeep Parhar usgl->len0 = htobe32(seg->ss_len); 46037951040fSNavdeep Parhar usgl->addr0 = htobe64(seg->ss_paddr); 460454e4ee71SNavdeep Parhar seg++; 460554e4ee71SNavdeep Parhar 46067951040fSNavdeep Parhar if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) { 460754e4ee71SNavdeep Parhar 460854e4ee71SNavdeep Parhar /* Won't wrap around at all */ 460954e4ee71SNavdeep Parhar 46107951040fSNavdeep Parhar for (i = 0; i < nsegs - 1; i++, seg++) { 46117951040fSNavdeep Parhar usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len); 46127951040fSNavdeep Parhar usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr); 461354e4ee71SNavdeep Parhar } 461454e4ee71SNavdeep Parhar if (i & 1) 461554e4ee71SNavdeep Parhar usgl->sge[i / 2].len[1] = htobe32(0); 46167951040fSNavdeep Parhar flitp += nflits; 461754e4ee71SNavdeep Parhar } else { 461854e4ee71SNavdeep Parhar 461954e4ee71SNavdeep Parhar /* Will wrap somewhere in the rest of the SGL */ 462054e4ee71SNavdeep Parhar 462154e4ee71SNavdeep Parhar /* 2 flits already written, write the rest flit by flit */ 462254e4ee71SNavdeep Parhar flitp = (void *)(usgl + 1); 46237951040fSNavdeep Parhar for (i = 0; i < nflits - 2; i++) { 46247951040fSNavdeep Parhar if (flitp == wrap) 462554e4ee71SNavdeep Parhar flitp = (void *)eq->desc; 46267951040fSNavdeep Parhar *flitp++ = get_flit(seg, nsegs - 1, i); 462754e4ee71SNavdeep Parhar } 462854e4ee71SNavdeep Parhar } 462954e4ee71SNavdeep Parhar 46307951040fSNavdeep Parhar if (nflits & 1) { 46317951040fSNavdeep Parhar MPASS(((uintptr_t)flitp) & 0xf); 46327951040fSNavdeep Parhar *flitp++ = 0; 46337951040fSNavdeep Parhar } 463454e4ee71SNavdeep Parhar 46357951040fSNavdeep Parhar MPASS((((uintptr_t)flitp) & 0xf) == 0); 46367951040fSNavdeep Parhar if (__predict_false(flitp == wrap)) 463754e4ee71SNavdeep Parhar *to = (void *)eq->desc; 463854e4ee71SNavdeep Parhar else 46397951040fSNavdeep Parhar *to = (void *)flitp; 464054e4ee71SNavdeep Parhar } 464154e4ee71SNavdeep Parhar 464254e4ee71SNavdeep Parhar static inline void 464354e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len) 464454e4ee71SNavdeep Parhar { 46457951040fSNavdeep Parhar 46467951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 46477951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 46487951040fSNavdeep Parhar 46497951040fSNavdeep Parhar if (__predict_true((uintptr_t)(*to) + len <= 46507951040fSNavdeep Parhar (uintptr_t)&eq->desc[eq->sidx])) { 465154e4ee71SNavdeep Parhar bcopy(from, *to, len); 465254e4ee71SNavdeep Parhar (*to) += len; 465354e4ee71SNavdeep Parhar } else { 46547951040fSNavdeep Parhar int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to); 465554e4ee71SNavdeep Parhar 465654e4ee71SNavdeep Parhar bcopy(from, *to, portion); 465754e4ee71SNavdeep Parhar from += portion; 465854e4ee71SNavdeep Parhar portion = len - portion; /* remaining */ 465954e4ee71SNavdeep Parhar bcopy(from, (void *)eq->desc, portion); 466054e4ee71SNavdeep Parhar (*to) = (caddr_t)eq->desc + portion; 466154e4ee71SNavdeep Parhar } 466254e4ee71SNavdeep Parhar } 466354e4ee71SNavdeep Parhar 466454e4ee71SNavdeep Parhar static inline void 46657951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n) 466654e4ee71SNavdeep Parhar { 46677951040fSNavdeep Parhar u_int db; 46687951040fSNavdeep Parhar 46697951040fSNavdeep Parhar MPASS(n > 0); 4670d14b0ac1SNavdeep Parhar 4671d14b0ac1SNavdeep Parhar db = eq->doorbells; 46727951040fSNavdeep Parhar if (n > 1) 467377ad3c41SNavdeep Parhar clrbit(&db, DOORBELL_WCWR); 4674d14b0ac1SNavdeep Parhar wmb(); 4675d14b0ac1SNavdeep Parhar 4676d14b0ac1SNavdeep Parhar switch (ffs(db) - 1) { 4677d14b0ac1SNavdeep Parhar case DOORBELL_UDB: 46787951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 46797951040fSNavdeep Parhar break; 4680d14b0ac1SNavdeep Parhar 468177ad3c41SNavdeep Parhar case DOORBELL_WCWR: { 4682d14b0ac1SNavdeep Parhar volatile uint64_t *dst, *src; 4683d14b0ac1SNavdeep Parhar int i; 4684d14b0ac1SNavdeep Parhar 4685d14b0ac1SNavdeep Parhar /* 4686d14b0ac1SNavdeep Parhar * Queues whose 128B doorbell segment fits in the page do not 4687d14b0ac1SNavdeep Parhar * use relative qid (udb_qid is always 0). Only queues with 468877ad3c41SNavdeep Parhar * doorbell segments can do WCWR. 4689d14b0ac1SNavdeep Parhar */ 46907951040fSNavdeep Parhar KASSERT(eq->udb_qid == 0 && n == 1, 4691d14b0ac1SNavdeep Parhar ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p", 46927951040fSNavdeep Parhar __func__, eq->doorbells, n, eq->dbidx, eq)); 4693d14b0ac1SNavdeep Parhar 4694d14b0ac1SNavdeep Parhar dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET - 4695d14b0ac1SNavdeep Parhar UDBS_DB_OFFSET); 46967951040fSNavdeep Parhar i = eq->dbidx; 4697d14b0ac1SNavdeep Parhar src = (void *)&eq->desc[i]; 4698d14b0ac1SNavdeep Parhar while (src != (void *)&eq->desc[i + 1]) 4699d14b0ac1SNavdeep Parhar *dst++ = *src++; 4700d14b0ac1SNavdeep Parhar wmb(); 47017951040fSNavdeep Parhar break; 4702d14b0ac1SNavdeep Parhar } 4703d14b0ac1SNavdeep Parhar 4704d14b0ac1SNavdeep Parhar case DOORBELL_UDBWC: 47057951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 4706d14b0ac1SNavdeep Parhar wmb(); 47077951040fSNavdeep Parhar break; 4708d14b0ac1SNavdeep Parhar 4709d14b0ac1SNavdeep Parhar case DOORBELL_KDB: 4710315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, 47117951040fSNavdeep Parhar V_QID(eq->cntxt_id) | V_PIDX(n)); 47127951040fSNavdeep Parhar break; 471354e4ee71SNavdeep Parhar } 471454e4ee71SNavdeep Parhar 47157951040fSNavdeep Parhar IDXINCR(eq->dbidx, n, eq->sidx); 47167951040fSNavdeep Parhar } 47177951040fSNavdeep Parhar 47187951040fSNavdeep Parhar static inline u_int 47197951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq) 472054e4ee71SNavdeep Parhar { 47217951040fSNavdeep Parhar uint16_t hw_cidx; 472254e4ee71SNavdeep Parhar 47237951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 47247951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx)); 47257951040fSNavdeep Parhar } 472654e4ee71SNavdeep Parhar 47277951040fSNavdeep Parhar static inline u_int 47287951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq) 47297951040fSNavdeep Parhar { 47307951040fSNavdeep Parhar uint16_t hw_cidx, pidx; 47317951040fSNavdeep Parhar 47327951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 47337951040fSNavdeep Parhar pidx = eq->pidx; 47347951040fSNavdeep Parhar 47357951040fSNavdeep Parhar if (pidx == hw_cidx) 47367951040fSNavdeep Parhar return (eq->sidx - 1); 473754e4ee71SNavdeep Parhar else 47387951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1); 47397951040fSNavdeep Parhar } 47407951040fSNavdeep Parhar 47417951040fSNavdeep Parhar static inline uint16_t 47427951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq) 47437951040fSNavdeep Parhar { 47447951040fSNavdeep Parhar struct sge_qstat *spg = (void *)&eq->desc[eq->sidx]; 47457951040fSNavdeep Parhar uint16_t cidx = spg->cidx; /* stable snapshot */ 47467951040fSNavdeep Parhar 47477951040fSNavdeep Parhar return (be16toh(cidx)); 4748e874ff7aSNavdeep Parhar } 474954e4ee71SNavdeep Parhar 4750e874ff7aSNavdeep Parhar /* 47517951040fSNavdeep Parhar * Reclaim 'n' descriptors approximately. 4752e874ff7aSNavdeep Parhar */ 47537951040fSNavdeep Parhar static u_int 47547951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n) 4755e874ff7aSNavdeep Parhar { 4756e874ff7aSNavdeep Parhar struct tx_sdesc *txsd; 4757f7dfe243SNavdeep Parhar struct sge_eq *eq = &txq->eq; 47587951040fSNavdeep Parhar u_int can_reclaim, reclaimed; 475954e4ee71SNavdeep Parhar 4760733b9277SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 47617951040fSNavdeep Parhar MPASS(n > 0); 4762e874ff7aSNavdeep Parhar 47637951040fSNavdeep Parhar reclaimed = 0; 47647951040fSNavdeep Parhar can_reclaim = reclaimable_tx_desc(eq); 47657951040fSNavdeep Parhar while (can_reclaim && reclaimed < n) { 476654e4ee71SNavdeep Parhar int ndesc; 47677951040fSNavdeep Parhar struct mbuf *m, *nextpkt; 476854e4ee71SNavdeep Parhar 4769f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->cidx]; 477054e4ee71SNavdeep Parhar ndesc = txsd->desc_used; 477154e4ee71SNavdeep Parhar 477254e4ee71SNavdeep Parhar /* Firmware doesn't return "partial" credits. */ 477354e4ee71SNavdeep Parhar KASSERT(can_reclaim >= ndesc, 477454e4ee71SNavdeep Parhar ("%s: unexpected number of credits: %d, %d", 477554e4ee71SNavdeep Parhar __func__, can_reclaim, ndesc)); 477654e4ee71SNavdeep Parhar 47777951040fSNavdeep Parhar for (m = txsd->m; m != NULL; m = nextpkt) { 47787951040fSNavdeep Parhar nextpkt = m->m_nextpkt; 47797951040fSNavdeep Parhar m->m_nextpkt = NULL; 47807951040fSNavdeep Parhar m_freem(m); 47817951040fSNavdeep Parhar } 478254e4ee71SNavdeep Parhar reclaimed += ndesc; 478354e4ee71SNavdeep Parhar can_reclaim -= ndesc; 47847951040fSNavdeep Parhar IDXINCR(eq->cidx, ndesc, eq->sidx); 478554e4ee71SNavdeep Parhar } 478654e4ee71SNavdeep Parhar 478754e4ee71SNavdeep Parhar return (reclaimed); 478854e4ee71SNavdeep Parhar } 478954e4ee71SNavdeep Parhar 479054e4ee71SNavdeep Parhar static void 47917951040fSNavdeep Parhar tx_reclaim(void *arg, int n) 479254e4ee71SNavdeep Parhar { 47937951040fSNavdeep Parhar struct sge_txq *txq = arg; 47947951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 479554e4ee71SNavdeep Parhar 47967951040fSNavdeep Parhar do { 47977951040fSNavdeep Parhar if (TXQ_TRYLOCK(txq) == 0) 47987951040fSNavdeep Parhar break; 47997951040fSNavdeep Parhar n = reclaim_tx_descs(txq, 32); 48007951040fSNavdeep Parhar if (eq->cidx == eq->pidx) 48017951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 48027951040fSNavdeep Parhar TXQ_UNLOCK(txq); 48037951040fSNavdeep Parhar } while (n > 0); 480454e4ee71SNavdeep Parhar } 480554e4ee71SNavdeep Parhar 480654e4ee71SNavdeep Parhar static __be64 48077951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx) 480854e4ee71SNavdeep Parhar { 480954e4ee71SNavdeep Parhar int i = (idx / 3) * 2; 481054e4ee71SNavdeep Parhar 481154e4ee71SNavdeep Parhar switch (idx % 3) { 481254e4ee71SNavdeep Parhar case 0: { 4813f078ecf6SWojciech Macek uint64_t rc; 481454e4ee71SNavdeep Parhar 4815f078ecf6SWojciech Macek rc = (uint64_t)segs[i].ss_len << 32; 481654e4ee71SNavdeep Parhar if (i + 1 < nsegs) 4817f078ecf6SWojciech Macek rc |= (uint64_t)(segs[i + 1].ss_len); 481854e4ee71SNavdeep Parhar 4819f078ecf6SWojciech Macek return (htobe64(rc)); 482054e4ee71SNavdeep Parhar } 482154e4ee71SNavdeep Parhar case 1: 48227951040fSNavdeep Parhar return (htobe64(segs[i].ss_paddr)); 482354e4ee71SNavdeep Parhar case 2: 48247951040fSNavdeep Parhar return (htobe64(segs[i + 1].ss_paddr)); 482554e4ee71SNavdeep Parhar } 482654e4ee71SNavdeep Parhar 482754e4ee71SNavdeep Parhar return (0); 482854e4ee71SNavdeep Parhar } 482954e4ee71SNavdeep Parhar 483054e4ee71SNavdeep Parhar static void 483138035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp) 483254e4ee71SNavdeep Parhar { 483338035ed6SNavdeep Parhar int8_t zidx, hwidx, idx; 483438035ed6SNavdeep Parhar uint16_t region1, region3; 483538035ed6SNavdeep Parhar int spare, spare_needed, n; 483638035ed6SNavdeep Parhar struct sw_zone_info *swz; 483738035ed6SNavdeep Parhar struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0]; 483854e4ee71SNavdeep Parhar 483938035ed6SNavdeep Parhar /* 484038035ed6SNavdeep Parhar * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize 484138035ed6SNavdeep Parhar * large enough for the max payload and cluster metadata. Otherwise 484238035ed6SNavdeep Parhar * settle for the largest bufsize that leaves enough room in the cluster 484338035ed6SNavdeep Parhar * for metadata. 484438035ed6SNavdeep Parhar * 484538035ed6SNavdeep Parhar * Without buffer packing: Look for the smallest zone which has a 484638035ed6SNavdeep Parhar * bufsize large enough for the max payload. Settle for the largest 484738035ed6SNavdeep Parhar * bufsize available if there's nothing big enough for max payload. 484838035ed6SNavdeep Parhar */ 484938035ed6SNavdeep Parhar spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0; 485038035ed6SNavdeep Parhar swz = &sc->sge.sw_zone_info[0]; 485138035ed6SNavdeep Parhar hwidx = -1; 485238035ed6SNavdeep Parhar for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) { 485338035ed6SNavdeep Parhar if (swz->size > largest_rx_cluster) { 485438035ed6SNavdeep Parhar if (__predict_true(hwidx != -1)) 485538035ed6SNavdeep Parhar break; 485638035ed6SNavdeep Parhar 485738035ed6SNavdeep Parhar /* 485838035ed6SNavdeep Parhar * This is a misconfiguration. largest_rx_cluster is 485938035ed6SNavdeep Parhar * preventing us from finding a refill source. See 486038035ed6SNavdeep Parhar * dev.t5nex.<n>.buffer_sizes to figure out why. 486138035ed6SNavdeep Parhar */ 486238035ed6SNavdeep Parhar device_printf(sc->dev, "largest_rx_cluster=%u leaves no" 486338035ed6SNavdeep Parhar " refill source for fl %p (dma %u). Ignored.\n", 486438035ed6SNavdeep Parhar largest_rx_cluster, fl, maxp); 486538035ed6SNavdeep Parhar } 486638035ed6SNavdeep Parhar for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) { 486738035ed6SNavdeep Parhar hwb = &hwb_list[idx]; 486838035ed6SNavdeep Parhar spare = swz->size - hwb->size; 486938035ed6SNavdeep Parhar if (spare < spare_needed) 487038035ed6SNavdeep Parhar continue; 487138035ed6SNavdeep Parhar 487238035ed6SNavdeep Parhar hwidx = idx; /* best option so far */ 487338035ed6SNavdeep Parhar if (hwb->size >= maxp) { 487438035ed6SNavdeep Parhar 487538035ed6SNavdeep Parhar if ((fl->flags & FL_BUF_PACKING) == 0) 487638035ed6SNavdeep Parhar goto done; /* stop looking (not packing) */ 487738035ed6SNavdeep Parhar 487838035ed6SNavdeep Parhar if (swz->size >= safest_rx_cluster) 487938035ed6SNavdeep Parhar goto done; /* stop looking (packing) */ 488038035ed6SNavdeep Parhar } 488138035ed6SNavdeep Parhar break; /* keep looking, next zone */ 488238035ed6SNavdeep Parhar } 488338035ed6SNavdeep Parhar } 488438035ed6SNavdeep Parhar done: 488538035ed6SNavdeep Parhar /* A usable hwidx has been located. */ 488638035ed6SNavdeep Parhar MPASS(hwidx != -1); 488738035ed6SNavdeep Parhar hwb = &hwb_list[hwidx]; 488838035ed6SNavdeep Parhar zidx = hwb->zidx; 488938035ed6SNavdeep Parhar swz = &sc->sge.sw_zone_info[zidx]; 489038035ed6SNavdeep Parhar region1 = 0; 489138035ed6SNavdeep Parhar region3 = swz->size - hwb->size; 489238035ed6SNavdeep Parhar 489338035ed6SNavdeep Parhar /* 489438035ed6SNavdeep Parhar * Stay within this zone and see if there is a better match when mbuf 489538035ed6SNavdeep Parhar * inlining is allowed. Remember that the hwidx's are sorted in 489638035ed6SNavdeep Parhar * decreasing order of size (so in increasing order of spare area). 489738035ed6SNavdeep Parhar */ 489838035ed6SNavdeep Parhar for (idx = hwidx; idx != -1; idx = hwb->next) { 489938035ed6SNavdeep Parhar hwb = &hwb_list[idx]; 490038035ed6SNavdeep Parhar spare = swz->size - hwb->size; 490138035ed6SNavdeep Parhar 490238035ed6SNavdeep Parhar if (allow_mbufs_in_cluster == 0 || hwb->size < maxp) 490338035ed6SNavdeep Parhar break; 4904e3207e19SNavdeep Parhar 4905e3207e19SNavdeep Parhar /* 4906e3207e19SNavdeep Parhar * Do not inline mbufs if doing so would violate the pad/pack 4907e3207e19SNavdeep Parhar * boundary alignment requirement. 4908e3207e19SNavdeep Parhar */ 490990e7434aSNavdeep Parhar if (fl_pad && (MSIZE % sc->params.sge.pad_boundary) != 0) 4910e3207e19SNavdeep Parhar continue; 4911e3207e19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING && 491290e7434aSNavdeep Parhar (MSIZE % sc->params.sge.pack_boundary) != 0) 4913e3207e19SNavdeep Parhar continue; 4914e3207e19SNavdeep Parhar 491538035ed6SNavdeep Parhar if (spare < CL_METADATA_SIZE + MSIZE) 491638035ed6SNavdeep Parhar continue; 491738035ed6SNavdeep Parhar n = (spare - CL_METADATA_SIZE) / MSIZE; 491838035ed6SNavdeep Parhar if (n > howmany(hwb->size, maxp)) 491938035ed6SNavdeep Parhar break; 492038035ed6SNavdeep Parhar 492138035ed6SNavdeep Parhar hwidx = idx; 49221458bff9SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 492338035ed6SNavdeep Parhar region1 = n * MSIZE; 492438035ed6SNavdeep Parhar region3 = spare - region1; 492538035ed6SNavdeep Parhar } else { 492638035ed6SNavdeep Parhar region1 = MSIZE; 492738035ed6SNavdeep Parhar region3 = spare - region1; 492838035ed6SNavdeep Parhar break; 492938035ed6SNavdeep Parhar } 493038035ed6SNavdeep Parhar } 493138035ed6SNavdeep Parhar 493238035ed6SNavdeep Parhar KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES, 493338035ed6SNavdeep Parhar ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp)); 493438035ed6SNavdeep Parhar KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES, 493538035ed6SNavdeep Parhar ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp)); 493638035ed6SNavdeep Parhar KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 == 493738035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, 493838035ed6SNavdeep Parhar ("%s: bad buffer layout for fl %p, maxp %d. " 493938035ed6SNavdeep Parhar "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp, 494038035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, region1, 494138035ed6SNavdeep Parhar sc->sge.hw_buf_info[hwidx].size, region3)); 494238035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING || region1 > 0) { 494338035ed6SNavdeep Parhar KASSERT(region3 >= CL_METADATA_SIZE, 494438035ed6SNavdeep Parhar ("%s: no room for metadata. fl %p, maxp %d; " 494538035ed6SNavdeep Parhar "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp, 494638035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, region1, 494738035ed6SNavdeep Parhar sc->sge.hw_buf_info[hwidx].size, region3)); 494838035ed6SNavdeep Parhar KASSERT(region1 % MSIZE == 0, 494938035ed6SNavdeep Parhar ("%s: bad mbuf region for fl %p, maxp %d. " 495038035ed6SNavdeep Parhar "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp, 495138035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, region1, 495238035ed6SNavdeep Parhar sc->sge.hw_buf_info[hwidx].size, region3)); 495338035ed6SNavdeep Parhar } 495438035ed6SNavdeep Parhar 495538035ed6SNavdeep Parhar fl->cll_def.zidx = zidx; 495638035ed6SNavdeep Parhar fl->cll_def.hwidx = hwidx; 495738035ed6SNavdeep Parhar fl->cll_def.region1 = region1; 495838035ed6SNavdeep Parhar fl->cll_def.region3 = region3; 495938035ed6SNavdeep Parhar } 496038035ed6SNavdeep Parhar 496138035ed6SNavdeep Parhar static void 496238035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl) 496338035ed6SNavdeep Parhar { 496438035ed6SNavdeep Parhar struct sge *s = &sc->sge; 496538035ed6SNavdeep Parhar struct hw_buf_info *hwb; 496638035ed6SNavdeep Parhar struct sw_zone_info *swz; 496738035ed6SNavdeep Parhar int spare; 496838035ed6SNavdeep Parhar int8_t hwidx; 496938035ed6SNavdeep Parhar 497038035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) 497138035ed6SNavdeep Parhar hwidx = s->safe_hwidx2; /* with room for metadata */ 497238035ed6SNavdeep Parhar else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) { 497338035ed6SNavdeep Parhar hwidx = s->safe_hwidx2; 497438035ed6SNavdeep Parhar hwb = &s->hw_buf_info[hwidx]; 497538035ed6SNavdeep Parhar swz = &s->sw_zone_info[hwb->zidx]; 497638035ed6SNavdeep Parhar spare = swz->size - hwb->size; 497738035ed6SNavdeep Parhar 497838035ed6SNavdeep Parhar /* no good if there isn't room for an mbuf as well */ 497938035ed6SNavdeep Parhar if (spare < CL_METADATA_SIZE + MSIZE) 498038035ed6SNavdeep Parhar hwidx = s->safe_hwidx1; 498138035ed6SNavdeep Parhar } else 498238035ed6SNavdeep Parhar hwidx = s->safe_hwidx1; 498338035ed6SNavdeep Parhar 498438035ed6SNavdeep Parhar if (hwidx == -1) { 498538035ed6SNavdeep Parhar /* No fallback source */ 498638035ed6SNavdeep Parhar fl->cll_alt.hwidx = -1; 498738035ed6SNavdeep Parhar fl->cll_alt.zidx = -1; 498838035ed6SNavdeep Parhar 49891458bff9SNavdeep Parhar return; 499054e4ee71SNavdeep Parhar } 499154e4ee71SNavdeep Parhar 499238035ed6SNavdeep Parhar hwb = &s->hw_buf_info[hwidx]; 499338035ed6SNavdeep Parhar swz = &s->sw_zone_info[hwb->zidx]; 499438035ed6SNavdeep Parhar spare = swz->size - hwb->size; 499538035ed6SNavdeep Parhar fl->cll_alt.hwidx = hwidx; 499638035ed6SNavdeep Parhar fl->cll_alt.zidx = hwb->zidx; 4997e3207e19SNavdeep Parhar if (allow_mbufs_in_cluster && 499890e7434aSNavdeep Parhar (fl_pad == 0 || (MSIZE % sc->params.sge.pad_boundary) == 0)) 499938035ed6SNavdeep Parhar fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE; 50001458bff9SNavdeep Parhar else 500138035ed6SNavdeep Parhar fl->cll_alt.region1 = 0; 500238035ed6SNavdeep Parhar fl->cll_alt.region3 = spare - fl->cll_alt.region1; 500354e4ee71SNavdeep Parhar } 5004ecb79ca4SNavdeep Parhar 5005733b9277SNavdeep Parhar static void 5006733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl) 5007ecb79ca4SNavdeep Parhar { 5008733b9277SNavdeep Parhar mtx_lock(&sc->sfl_lock); 5009733b9277SNavdeep Parhar FL_LOCK(fl); 5010733b9277SNavdeep Parhar if ((fl->flags & FL_DOOMED) == 0) { 5011733b9277SNavdeep Parhar fl->flags |= FL_STARVING; 5012733b9277SNavdeep Parhar TAILQ_INSERT_TAIL(&sc->sfl, fl, link); 5013733b9277SNavdeep Parhar callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc); 5014733b9277SNavdeep Parhar } 5015733b9277SNavdeep Parhar FL_UNLOCK(fl); 5016733b9277SNavdeep Parhar mtx_unlock(&sc->sfl_lock); 5017733b9277SNavdeep Parhar } 5018ecb79ca4SNavdeep Parhar 50197951040fSNavdeep Parhar static void 50207951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq) 50217951040fSNavdeep Parhar { 50227951040fSNavdeep Parhar struct sge_wrq *wrq = (void *)eq; 50237951040fSNavdeep Parhar 50247951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 50257951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task); 50267951040fSNavdeep Parhar } 50277951040fSNavdeep Parhar 50287951040fSNavdeep Parhar static void 50297951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq) 50307951040fSNavdeep Parhar { 50317951040fSNavdeep Parhar struct sge_txq *txq = (void *)eq; 50327951040fSNavdeep Parhar 50337951040fSNavdeep Parhar MPASS((eq->flags & EQ_TYPEMASK) == EQ_ETH); 50347951040fSNavdeep Parhar 50357951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 50367951040fSNavdeep Parhar mp_ring_check_drainage(txq->r, 0); 50377951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task); 50387951040fSNavdeep Parhar } 50397951040fSNavdeep Parhar 5040733b9277SNavdeep Parhar static int 5041733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss, 5042733b9277SNavdeep Parhar struct mbuf *m) 5043733b9277SNavdeep Parhar { 5044733b9277SNavdeep Parhar const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1); 5045733b9277SNavdeep Parhar unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid)); 5046733b9277SNavdeep Parhar struct adapter *sc = iq->adapter; 5047733b9277SNavdeep Parhar struct sge *s = &sc->sge; 5048733b9277SNavdeep Parhar struct sge_eq *eq; 50497951040fSNavdeep Parhar static void (*h[])(struct adapter *, struct sge_eq *) = {NULL, 50507951040fSNavdeep Parhar &handle_wrq_egr_update, &handle_eth_egr_update, 50517951040fSNavdeep Parhar &handle_wrq_egr_update}; 5052733b9277SNavdeep Parhar 5053733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 5054733b9277SNavdeep Parhar rss->opcode)); 5055733b9277SNavdeep Parhar 5056ec55567cSJohn Baldwin eq = s->eqmap[qid - s->eq_start - s->eq_base]; 50577951040fSNavdeep Parhar (*h[eq->flags & EQ_TYPEMASK])(sc, eq); 5058ecb79ca4SNavdeep Parhar 5059ecb79ca4SNavdeep Parhar return (0); 5060ecb79ca4SNavdeep Parhar } 5061f7dfe243SNavdeep Parhar 50620abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */ 50630abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \ 50640abd31e2SNavdeep Parhar offsetof(struct cpl_fw6_msg, data)); 50650abd31e2SNavdeep Parhar 5066733b9277SNavdeep Parhar static int 50671b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 506856599263SNavdeep Parhar { 50691b4cc91fSNavdeep Parhar struct adapter *sc = iq->adapter; 507056599263SNavdeep Parhar const struct cpl_fw6_msg *cpl = (const void *)(rss + 1); 507156599263SNavdeep Parhar 5072733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 5073733b9277SNavdeep Parhar rss->opcode)); 5074733b9277SNavdeep Parhar 50750abd31e2SNavdeep Parhar if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) { 50760abd31e2SNavdeep Parhar const struct rss_header *rss2; 50770abd31e2SNavdeep Parhar 50780abd31e2SNavdeep Parhar rss2 = (const struct rss_header *)&cpl->data[0]; 5079671bf2b8SNavdeep Parhar return (t4_cpl_handler[rss2->opcode](iq, rss2, m)); 50800abd31e2SNavdeep Parhar } 50810abd31e2SNavdeep Parhar 5082671bf2b8SNavdeep Parhar return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0])); 5083f7dfe243SNavdeep Parhar } 5084af49c942SNavdeep Parhar 5085069af0ebSJohn Baldwin /** 5086069af0ebSJohn Baldwin * t4_handle_wrerr_rpl - process a FW work request error message 5087069af0ebSJohn Baldwin * @adap: the adapter 5088069af0ebSJohn Baldwin * @rpl: start of the FW message 5089069af0ebSJohn Baldwin */ 5090069af0ebSJohn Baldwin static int 5091069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl) 5092069af0ebSJohn Baldwin { 5093069af0ebSJohn Baldwin u8 opcode = *(const u8 *)rpl; 5094069af0ebSJohn Baldwin const struct fw_error_cmd *e = (const void *)rpl; 5095069af0ebSJohn Baldwin unsigned int i; 5096069af0ebSJohn Baldwin 5097069af0ebSJohn Baldwin if (opcode != FW_ERROR_CMD) { 5098069af0ebSJohn Baldwin log(LOG_ERR, 5099069af0ebSJohn Baldwin "%s: Received WRERR_RPL message with opcode %#x\n", 5100069af0ebSJohn Baldwin device_get_nameunit(adap->dev), opcode); 5101069af0ebSJohn Baldwin return (EINVAL); 5102069af0ebSJohn Baldwin } 5103069af0ebSJohn Baldwin log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev), 5104069af0ebSJohn Baldwin G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" : 5105069af0ebSJohn Baldwin "non-fatal"); 5106069af0ebSJohn Baldwin switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) { 5107069af0ebSJohn Baldwin case FW_ERROR_TYPE_EXCEPTION: 5108069af0ebSJohn Baldwin log(LOG_ERR, "exception info:\n"); 5109069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.exception.info); i++) 5110069af0ebSJohn Baldwin log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ", 5111069af0ebSJohn Baldwin be32toh(e->u.exception.info[i])); 5112069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 5113069af0ebSJohn Baldwin break; 5114069af0ebSJohn Baldwin case FW_ERROR_TYPE_HWMODULE: 5115069af0ebSJohn Baldwin log(LOG_ERR, "HW module regaddr %08x regval %08x\n", 5116069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regaddr), 5117069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regval)); 5118069af0ebSJohn Baldwin break; 5119069af0ebSJohn Baldwin case FW_ERROR_TYPE_WR: 5120069af0ebSJohn Baldwin log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n", 5121069af0ebSJohn Baldwin be16toh(e->u.wr.cidx), 5122069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)), 5123069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)), 5124069af0ebSJohn Baldwin be32toh(e->u.wr.eqid)); 5125069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.wr.wrhdr); i++) 5126069af0ebSJohn Baldwin log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ", 5127069af0ebSJohn Baldwin e->u.wr.wrhdr[i]); 5128069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 5129069af0ebSJohn Baldwin break; 5130069af0ebSJohn Baldwin case FW_ERROR_TYPE_ACL: 5131069af0ebSJohn Baldwin log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s", 5132069af0ebSJohn Baldwin be16toh(e->u.acl.cidx), 5133069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)), 5134069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)), 5135069af0ebSJohn Baldwin be32toh(e->u.acl.eqid), 5136069af0ebSJohn Baldwin G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" : 5137069af0ebSJohn Baldwin "MAC"); 5138069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.acl.val); i++) 5139069af0ebSJohn Baldwin log(LOG_ERR, " %02x", e->u.acl.val[i]); 5140069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 5141069af0ebSJohn Baldwin break; 5142069af0ebSJohn Baldwin default: 5143069af0ebSJohn Baldwin log(LOG_ERR, "type %#x\n", 5144069af0ebSJohn Baldwin G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))); 5145069af0ebSJohn Baldwin return (EINVAL); 5146069af0ebSJohn Baldwin } 5147069af0ebSJohn Baldwin return (0); 5148069af0ebSJohn Baldwin } 5149069af0ebSJohn Baldwin 5150af49c942SNavdeep Parhar static int 515156599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS) 5152af49c942SNavdeep Parhar { 5153af49c942SNavdeep Parhar uint16_t *id = arg1; 5154af49c942SNavdeep Parhar int i = *id; 5155af49c942SNavdeep Parhar 5156af49c942SNavdeep Parhar return sysctl_handle_int(oidp, &i, 0, req); 5157af49c942SNavdeep Parhar } 515838035ed6SNavdeep Parhar 515938035ed6SNavdeep Parhar static int 516038035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS) 516138035ed6SNavdeep Parhar { 516238035ed6SNavdeep Parhar struct sge *s = arg1; 516338035ed6SNavdeep Parhar struct hw_buf_info *hwb = &s->hw_buf_info[0]; 516438035ed6SNavdeep Parhar struct sw_zone_info *swz = &s->sw_zone_info[0]; 516538035ed6SNavdeep Parhar int i, rc; 516638035ed6SNavdeep Parhar struct sbuf sb; 516738035ed6SNavdeep Parhar char c; 516838035ed6SNavdeep Parhar 516938035ed6SNavdeep Parhar sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND); 517038035ed6SNavdeep Parhar for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) { 517138035ed6SNavdeep Parhar if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster) 517238035ed6SNavdeep Parhar c = '*'; 517338035ed6SNavdeep Parhar else 517438035ed6SNavdeep Parhar c = '\0'; 517538035ed6SNavdeep Parhar 517638035ed6SNavdeep Parhar sbuf_printf(&sb, "%u%c ", hwb->size, c); 517738035ed6SNavdeep Parhar } 517838035ed6SNavdeep Parhar sbuf_trim(&sb); 517938035ed6SNavdeep Parhar sbuf_finish(&sb); 518038035ed6SNavdeep Parhar rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req); 518138035ed6SNavdeep Parhar sbuf_delete(&sb); 518238035ed6SNavdeep Parhar return (rc); 518338035ed6SNavdeep Parhar } 518402f972e8SNavdeep Parhar 518502f972e8SNavdeep Parhar static int 518602f972e8SNavdeep Parhar sysctl_tc(SYSCTL_HANDLER_ARGS) 518702f972e8SNavdeep Parhar { 518802f972e8SNavdeep Parhar struct vi_info *vi = arg1; 518902f972e8SNavdeep Parhar struct port_info *pi; 519002f972e8SNavdeep Parhar struct adapter *sc; 519102f972e8SNavdeep Parhar struct sge_txq *txq; 51922204b427SNavdeep Parhar struct tx_cl_rl_params *tc; 519302f972e8SNavdeep Parhar int qidx = arg2, rc, tc_idx; 519402f972e8SNavdeep Parhar uint32_t fw_queue, fw_class; 519502f972e8SNavdeep Parhar 519602f972e8SNavdeep Parhar MPASS(qidx >= 0 && qidx < vi->ntxq); 519702f972e8SNavdeep Parhar pi = vi->pi; 519802f972e8SNavdeep Parhar sc = pi->adapter; 519902f972e8SNavdeep Parhar txq = &sc->sge.txq[vi->first_txq + qidx]; 520002f972e8SNavdeep Parhar 520102f972e8SNavdeep Parhar tc_idx = txq->tc_idx; 520202f972e8SNavdeep Parhar rc = sysctl_handle_int(oidp, &tc_idx, 0, req); 520302f972e8SNavdeep Parhar if (rc != 0 || req->newptr == NULL) 520402f972e8SNavdeep Parhar return (rc); 520502f972e8SNavdeep Parhar 52062204b427SNavdeep Parhar if (sc->flags & IS_VF) 52072204b427SNavdeep Parhar return (EPERM); 52082204b427SNavdeep Parhar 520902f972e8SNavdeep Parhar /* Note that -1 is legitimate input (it means unbind). */ 521002f972e8SNavdeep Parhar if (tc_idx < -1 || tc_idx >= sc->chip_params->nsched_cls) 521102f972e8SNavdeep Parhar return (EINVAL); 521202f972e8SNavdeep Parhar 52132204b427SNavdeep Parhar mtx_lock(&sc->tc_lock); 521402f972e8SNavdeep Parhar if (tc_idx == txq->tc_idx) { 521502f972e8SNavdeep Parhar rc = 0; /* No change, nothing to do. */ 521602f972e8SNavdeep Parhar goto done; 521702f972e8SNavdeep Parhar } 521802f972e8SNavdeep Parhar 521902f972e8SNavdeep Parhar fw_queue = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) | 522002f972e8SNavdeep Parhar V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH) | 522102f972e8SNavdeep Parhar V_FW_PARAMS_PARAM_YZ(txq->eq.cntxt_id); 522202f972e8SNavdeep Parhar 522302f972e8SNavdeep Parhar if (tc_idx == -1) 522402f972e8SNavdeep Parhar fw_class = 0xffffffff; /* Unbind. */ 522502f972e8SNavdeep Parhar else { 522602f972e8SNavdeep Parhar /* 52272204b427SNavdeep Parhar * Bind to a different class. 522802f972e8SNavdeep Parhar */ 52292204b427SNavdeep Parhar tc = &pi->sched_params->cl_rl[tc_idx]; 52302204b427SNavdeep Parhar if (tc->flags & TX_CLRL_ERROR) { 52312204b427SNavdeep Parhar /* Previous attempt to set the cl-rl params failed. */ 52322204b427SNavdeep Parhar rc = EIO; 523302f972e8SNavdeep Parhar goto done; 52342204b427SNavdeep Parhar } else { 52352204b427SNavdeep Parhar /* 52362204b427SNavdeep Parhar * Ok to proceed. Place a reference on the new class 52372204b427SNavdeep Parhar * while still holding on to the reference on the 52382204b427SNavdeep Parhar * previous class, if any. 52392204b427SNavdeep Parhar */ 52402204b427SNavdeep Parhar fw_class = tc_idx; 52412204b427SNavdeep Parhar tc->refcount++; 524202f972e8SNavdeep Parhar } 524302f972e8SNavdeep Parhar } 52442204b427SNavdeep Parhar mtx_unlock(&sc->tc_lock); 524502f972e8SNavdeep Parhar 52462204b427SNavdeep Parhar rc = begin_synchronized_op(sc, vi, SLEEP_OK | INTR_OK, "t4stc"); 52472204b427SNavdeep Parhar if (rc) 52482204b427SNavdeep Parhar return (rc); 524902f972e8SNavdeep Parhar rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &fw_queue, &fw_class); 52502204b427SNavdeep Parhar end_synchronized_op(sc, 0); 52512204b427SNavdeep Parhar 52522204b427SNavdeep Parhar mtx_lock(&sc->tc_lock); 525302f972e8SNavdeep Parhar if (rc == 0) { 525402f972e8SNavdeep Parhar if (txq->tc_idx != -1) { 52552204b427SNavdeep Parhar tc = &pi->sched_params->cl_rl[txq->tc_idx]; 525602f972e8SNavdeep Parhar MPASS(tc->refcount > 0); 525702f972e8SNavdeep Parhar tc->refcount--; 525802f972e8SNavdeep Parhar } 525902f972e8SNavdeep Parhar txq->tc_idx = tc_idx; 52603f1466a5SNavdeep Parhar } else if (tc_idx != -1) { 52612204b427SNavdeep Parhar tc = &pi->sched_params->cl_rl[tc_idx]; 52622204b427SNavdeep Parhar MPASS(tc->refcount > 0); 52632204b427SNavdeep Parhar tc->refcount--; 526402f972e8SNavdeep Parhar } 526502f972e8SNavdeep Parhar done: 52662204b427SNavdeep Parhar mtx_unlock(&sc->tc_lock); 526702f972e8SNavdeep Parhar return (rc); 526802f972e8SNavdeep Parhar } 5269