154e4ee71SNavdeep Parhar /*- 254e4ee71SNavdeep Parhar * Copyright (c) 2011 Chelsio Communications, Inc. 354e4ee71SNavdeep Parhar * All rights reserved. 454e4ee71SNavdeep Parhar * Written by: Navdeep Parhar <np@FreeBSD.org> 554e4ee71SNavdeep Parhar * 654e4ee71SNavdeep Parhar * Redistribution and use in source and binary forms, with or without 754e4ee71SNavdeep Parhar * modification, are permitted provided that the following conditions 854e4ee71SNavdeep Parhar * are met: 954e4ee71SNavdeep Parhar * 1. Redistributions of source code must retain the above copyright 1054e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer. 1154e4ee71SNavdeep Parhar * 2. Redistributions in binary form must reproduce the above copyright 1254e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer in the 1354e4ee71SNavdeep Parhar * documentation and/or other materials provided with the distribution. 1454e4ee71SNavdeep Parhar * 1554e4ee71SNavdeep Parhar * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1654e4ee71SNavdeep Parhar * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1754e4ee71SNavdeep Parhar * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1854e4ee71SNavdeep Parhar * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1954e4ee71SNavdeep Parhar * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2054e4ee71SNavdeep Parhar * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2154e4ee71SNavdeep Parhar * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2254e4ee71SNavdeep Parhar * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2354e4ee71SNavdeep Parhar * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2454e4ee71SNavdeep Parhar * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2554e4ee71SNavdeep Parhar * SUCH DAMAGE. 2654e4ee71SNavdeep Parhar */ 2754e4ee71SNavdeep Parhar 2854e4ee71SNavdeep Parhar #include <sys/cdefs.h> 2954e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$"); 3054e4ee71SNavdeep Parhar 3154e4ee71SNavdeep Parhar #include "opt_inet.h" 32a1ea9a82SNavdeep Parhar #include "opt_inet6.h" 3354e4ee71SNavdeep Parhar 3454e4ee71SNavdeep Parhar #include <sys/types.h> 35c3322cb9SGleb Smirnoff #include <sys/eventhandler.h> 3654e4ee71SNavdeep Parhar #include <sys/mbuf.h> 3754e4ee71SNavdeep Parhar #include <sys/socket.h> 3854e4ee71SNavdeep Parhar #include <sys/kernel.h> 39ecb79ca4SNavdeep Parhar #include <sys/malloc.h> 40ecb79ca4SNavdeep Parhar #include <sys/queue.h> 4138035ed6SNavdeep Parhar #include <sys/sbuf.h> 42ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h> 43480e603cSNavdeep Parhar #include <sys/time.h> 447951040fSNavdeep Parhar #include <sys/sglist.h> 4554e4ee71SNavdeep Parhar #include <sys/sysctl.h> 46733b9277SNavdeep Parhar #include <sys/smp.h> 4782eff304SNavdeep Parhar #include <sys/counter.h> 4854e4ee71SNavdeep Parhar #include <net/bpf.h> 4954e4ee71SNavdeep Parhar #include <net/ethernet.h> 5054e4ee71SNavdeep Parhar #include <net/if.h> 5154e4ee71SNavdeep Parhar #include <net/if_vlan_var.h> 5254e4ee71SNavdeep Parhar #include <netinet/in.h> 5354e4ee71SNavdeep Parhar #include <netinet/ip.h> 54a1ea9a82SNavdeep Parhar #include <netinet/ip6.h> 5554e4ee71SNavdeep Parhar #include <netinet/tcp.h> 566af45170SJohn Baldwin #include <machine/in_cksum.h> 5764db8966SDimitry Andric #include <machine/md_var.h> 5838035ed6SNavdeep Parhar #include <vm/vm.h> 5938035ed6SNavdeep Parhar #include <vm/pmap.h> 60298d969cSNavdeep Parhar #ifdef DEV_NETMAP 61298d969cSNavdeep Parhar #include <machine/bus.h> 62298d969cSNavdeep Parhar #include <sys/selinfo.h> 63298d969cSNavdeep Parhar #include <net/if_var.h> 64298d969cSNavdeep Parhar #include <net/netmap.h> 65298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h> 66298d969cSNavdeep Parhar #endif 6754e4ee71SNavdeep Parhar 6854e4ee71SNavdeep Parhar #include "common/common.h" 6954e4ee71SNavdeep Parhar #include "common/t4_regs.h" 7054e4ee71SNavdeep Parhar #include "common/t4_regs_values.h" 7154e4ee71SNavdeep Parhar #include "common/t4_msg.h" 72671bf2b8SNavdeep Parhar #include "t4_l2t.h" 737951040fSNavdeep Parhar #include "t4_mp_ring.h" 7454e4ee71SNavdeep Parhar 75d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 76d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8) 77d14b0ac1SNavdeep Parhar #else 78d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE 79d14b0ac1SNavdeep Parhar #endif 80d14b0ac1SNavdeep Parhar 819fb8886bSNavdeep Parhar /* 829fb8886bSNavdeep Parhar * Ethernet frames are DMA'd at this byte offset into the freelist buffer. 839fb8886bSNavdeep Parhar * 0-7 are valid values. 849fb8886bSNavdeep Parhar */ 8529c229e9SJohn Baldwin static int fl_pktshift = 2; 869fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift); 8754e4ee71SNavdeep Parhar 889fb8886bSNavdeep Parhar /* 899fb8886bSNavdeep Parhar * Pad ethernet payload up to this boundary. 909fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 911458bff9SNavdeep Parhar * 0: disable padding. 921458bff9SNavdeep Parhar * Any power of 2 from 32 to 4096 (both inclusive) is also a valid value. 939fb8886bSNavdeep Parhar */ 94298d969cSNavdeep Parhar int fl_pad = -1; 959fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad); 969fb8886bSNavdeep Parhar 979fb8886bSNavdeep Parhar /* 989fb8886bSNavdeep Parhar * Status page length. 999fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 1009fb8886bSNavdeep Parhar * 64 or 128 are the only other valid values. 1019fb8886bSNavdeep Parhar */ 10229c229e9SJohn Baldwin static int spg_len = -1; 1039fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len); 1049fb8886bSNavdeep Parhar 1059fb8886bSNavdeep Parhar /* 1069fb8886bSNavdeep Parhar * Congestion drops. 1079fb8886bSNavdeep Parhar * -1: no congestion feedback (not recommended). 1089fb8886bSNavdeep Parhar * 0: backpressure the channel instead of dropping packets right away. 1099fb8886bSNavdeep Parhar * 1: no backpressure, drop packets for the congested queue immediately. 1109fb8886bSNavdeep Parhar */ 1119fb8886bSNavdeep Parhar static int cong_drop = 0; 1129fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop); 11354e4ee71SNavdeep Parhar 1141458bff9SNavdeep Parhar /* 1151458bff9SNavdeep Parhar * Deliver multiple frames in the same free list buffer if they fit. 1161458bff9SNavdeep Parhar * -1: let the driver decide whether to enable buffer packing or not. 1171458bff9SNavdeep Parhar * 0: disable buffer packing. 1181458bff9SNavdeep Parhar * 1: enable buffer packing. 1191458bff9SNavdeep Parhar */ 1201458bff9SNavdeep Parhar static int buffer_packing = -1; 1211458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.buffer_packing", &buffer_packing); 1221458bff9SNavdeep Parhar 1231458bff9SNavdeep Parhar /* 1241458bff9SNavdeep Parhar * Start next frame in a packed buffer at this boundary. 1251458bff9SNavdeep Parhar * -1: driver should figure out a good value. 126e3207e19SNavdeep Parhar * T4: driver will ignore this and use the same value as fl_pad above. 127e3207e19SNavdeep Parhar * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value. 1281458bff9SNavdeep Parhar */ 1291458bff9SNavdeep Parhar static int fl_pack = -1; 1301458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pack", &fl_pack); 1311458bff9SNavdeep Parhar 13238035ed6SNavdeep Parhar /* 13338035ed6SNavdeep Parhar * Allow the driver to create mbuf(s) in a cluster allocated for rx. 13438035ed6SNavdeep Parhar * 0: never; always allocate mbufs from the zone_mbuf UMA zone. 13538035ed6SNavdeep Parhar * 1: ok to create mbuf(s) within a cluster if there is room. 13638035ed6SNavdeep Parhar */ 13738035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1; 13838035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.allow_mbufs_in_cluster", &allow_mbufs_in_cluster); 13938035ed6SNavdeep Parhar 14038035ed6SNavdeep Parhar /* 14138035ed6SNavdeep Parhar * Largest rx cluster size that the driver is allowed to allocate. 14238035ed6SNavdeep Parhar */ 14338035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES; 14438035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.largest_rx_cluster", &largest_rx_cluster); 14538035ed6SNavdeep Parhar 14638035ed6SNavdeep Parhar /* 14738035ed6SNavdeep Parhar * Size of cluster allocation that's most likely to succeed. The driver will 14838035ed6SNavdeep Parhar * fall back to this size if it fails to allocate clusters larger than this. 14938035ed6SNavdeep Parhar */ 15038035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE; 15138035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.safest_rx_cluster", &safest_rx_cluster); 15238035ed6SNavdeep Parhar 15354e4ee71SNavdeep Parhar struct txpkts { 1547951040fSNavdeep Parhar u_int wr_type; /* type 0 or type 1 */ 1557951040fSNavdeep Parhar u_int npkt; /* # of packets in this work request */ 1567951040fSNavdeep Parhar u_int plen; /* total payload (sum of all packets) */ 1577951040fSNavdeep Parhar u_int len16; /* # of 16B pieces used by this work request */ 15854e4ee71SNavdeep Parhar }; 15954e4ee71SNavdeep Parhar 16054e4ee71SNavdeep Parhar /* A packet's SGL. This + m_pkthdr has all info needed for tx */ 16154e4ee71SNavdeep Parhar struct sgl { 1627951040fSNavdeep Parhar struct sglist sg; 1637951040fSNavdeep Parhar struct sglist_seg seg[TX_SGL_SEGS]; 16454e4ee71SNavdeep Parhar }; 16554e4ee71SNavdeep Parhar 166733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int); 1674d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t); 168733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *); 169b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int); 170e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *); 17190e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t, 17290e7434aSNavdeep Parhar uint16_t, char *); 17354e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *, 17454e4ee71SNavdeep Parhar bus_addr_t *, void **); 17554e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t, 17654e4ee71SNavdeep Parhar void *); 177fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *, 178bc14b14dSNavdeep Parhar int, int); 179fe2ebb76SJohn Baldwin static int free_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *); 180aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *, 181aa93b99aSNavdeep Parhar struct sysctl_oid *, struct sge_fl *); 182733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *); 183733b9277SNavdeep Parhar static int free_fwq(struct adapter *); 184733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *); 185733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *); 186fe2ebb76SJohn Baldwin static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int, 187733b9277SNavdeep Parhar struct sysctl_oid *); 188fe2ebb76SJohn Baldwin static int free_rxq(struct vi_info *, struct sge_rxq *); 18909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 190fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int, 191733b9277SNavdeep Parhar struct sysctl_oid *); 192fe2ebb76SJohn Baldwin static int free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *); 193733b9277SNavdeep Parhar #endif 194298d969cSNavdeep Parhar #ifdef DEV_NETMAP 195fe2ebb76SJohn Baldwin static int alloc_nm_rxq(struct vi_info *, struct sge_nm_rxq *, int, int, 196298d969cSNavdeep Parhar struct sysctl_oid *); 197fe2ebb76SJohn Baldwin static int free_nm_rxq(struct vi_info *, struct sge_nm_rxq *); 198fe2ebb76SJohn Baldwin static int alloc_nm_txq(struct vi_info *, struct sge_nm_txq *, int, int, 199298d969cSNavdeep Parhar struct sysctl_oid *); 200fe2ebb76SJohn Baldwin static int free_nm_txq(struct vi_info *, struct sge_nm_txq *); 201298d969cSNavdeep Parhar #endif 202733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *); 203fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 20409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 205fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *); 206733b9277SNavdeep Parhar #endif 207fe2ebb76SJohn Baldwin static int alloc_eq(struct adapter *, struct vi_info *, struct sge_eq *); 208733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *); 209fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *, 210733b9277SNavdeep Parhar struct sysctl_oid *); 211733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *); 212fe2ebb76SJohn Baldwin static int alloc_txq(struct vi_info *, struct sge_txq *, int, 213733b9277SNavdeep Parhar struct sysctl_oid *); 214fe2ebb76SJohn Baldwin static int free_txq(struct vi_info *, struct sge_txq *); 21554e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int); 21654e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *); 217733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int); 218733b9277SNavdeep Parhar static void refill_sfl(void *); 21954e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *); 2201458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *); 22138035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int); 22238035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *); 223733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *); 22454e4ee71SNavdeep Parhar 2257951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *); 2267951040fSNavdeep Parhar static inline u_int txpkt_len16(u_int, u_int); 2276af45170SJohn Baldwin static inline u_int txpkt_vm_len16(u_int, u_int); 2287951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int); 2297951040fSNavdeep Parhar static inline u_int txpkts1_len16(void); 2307951040fSNavdeep Parhar static u_int write_txpkt_wr(struct sge_txq *, struct fw_eth_tx_pkt_wr *, 2317951040fSNavdeep Parhar struct mbuf *, u_int); 232472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *, 233472a6004SNavdeep Parhar struct fw_eth_tx_pkt_vm_wr *, struct mbuf *, u_int); 2347951040fSNavdeep Parhar static int try_txpkts(struct mbuf *, struct mbuf *, struct txpkts *, u_int); 2357951040fSNavdeep Parhar static int add_to_txpkts(struct mbuf *, struct txpkts *, u_int); 2367951040fSNavdeep Parhar static u_int write_txpkts_wr(struct sge_txq *, struct fw_eth_tx_pkts_wr *, 2377951040fSNavdeep Parhar struct mbuf *, const struct txpkts *, u_int); 2387951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int); 23954e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int); 2407951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int); 2417951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *); 2427951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *); 2437951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *); 2447951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int); 2457951040fSNavdeep Parhar static void tx_reclaim(void *, int); 2467951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int); 247733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *, 248733b9277SNavdeep Parhar struct mbuf *); 2491b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *, 250733b9277SNavdeep Parhar struct mbuf *); 251069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *); 2527951040fSNavdeep Parhar static void wrq_tx_drain(void *, int); 2537951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *); 25454e4ee71SNavdeep Parhar 25556599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS); 25638035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS); 25702f972e8SNavdeep Parhar static int sysctl_tc(SYSCTL_HANDLER_ARGS); 258f7dfe243SNavdeep Parhar 25982eff304SNavdeep Parhar static counter_u64_t extfree_refs; 26082eff304SNavdeep Parhar static counter_u64_t extfree_rels; 26182eff304SNavdeep Parhar 262671bf2b8SNavdeep Parhar an_handler_t t4_an_handler; 263671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES]; 264671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS]; 265671bf2b8SNavdeep Parhar 266671bf2b8SNavdeep Parhar 267671bf2b8SNavdeep Parhar static int 268671bf2b8SNavdeep Parhar an_not_handled(struct sge_iq *iq, const struct rsp_ctrl *ctrl) 269671bf2b8SNavdeep Parhar { 270671bf2b8SNavdeep Parhar 271671bf2b8SNavdeep Parhar #ifdef INVARIANTS 272671bf2b8SNavdeep Parhar panic("%s: async notification on iq %p (ctrl %p)", __func__, iq, ctrl); 273671bf2b8SNavdeep Parhar #else 274671bf2b8SNavdeep Parhar log(LOG_ERR, "%s: async notification on iq %p (ctrl %p)\n", 275671bf2b8SNavdeep Parhar __func__, iq, ctrl); 276671bf2b8SNavdeep Parhar #endif 277671bf2b8SNavdeep Parhar return (EDOOFUS); 278671bf2b8SNavdeep Parhar } 279671bf2b8SNavdeep Parhar 280671bf2b8SNavdeep Parhar int 281671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h) 282671bf2b8SNavdeep Parhar { 283671bf2b8SNavdeep Parhar uintptr_t *loc, new; 284671bf2b8SNavdeep Parhar 285671bf2b8SNavdeep Parhar new = h ? (uintptr_t)h : (uintptr_t)an_not_handled; 286671bf2b8SNavdeep Parhar loc = (uintptr_t *) &t4_an_handler; 287671bf2b8SNavdeep Parhar atomic_store_rel_ptr(loc, new); 288671bf2b8SNavdeep Parhar 289671bf2b8SNavdeep Parhar return (0); 290671bf2b8SNavdeep Parhar } 291671bf2b8SNavdeep Parhar 292671bf2b8SNavdeep Parhar static int 293671bf2b8SNavdeep Parhar fw_msg_not_handled(struct adapter *sc, const __be64 *rpl) 294671bf2b8SNavdeep Parhar { 295671bf2b8SNavdeep Parhar const struct cpl_fw6_msg *cpl = 296671bf2b8SNavdeep Parhar __containerof(rpl, struct cpl_fw6_msg, data[0]); 297671bf2b8SNavdeep Parhar 298671bf2b8SNavdeep Parhar #ifdef INVARIANTS 299671bf2b8SNavdeep Parhar panic("%s: fw_msg type %d", __func__, cpl->type); 300671bf2b8SNavdeep Parhar #else 301671bf2b8SNavdeep Parhar log(LOG_ERR, "%s: fw_msg type %d\n", __func__, cpl->type); 302671bf2b8SNavdeep Parhar #endif 303671bf2b8SNavdeep Parhar return (EDOOFUS); 304671bf2b8SNavdeep Parhar } 305671bf2b8SNavdeep Parhar 306671bf2b8SNavdeep Parhar int 307671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h) 308671bf2b8SNavdeep Parhar { 309671bf2b8SNavdeep Parhar uintptr_t *loc, new; 310671bf2b8SNavdeep Parhar 311671bf2b8SNavdeep Parhar if (type >= nitems(t4_fw_msg_handler)) 312671bf2b8SNavdeep Parhar return (EINVAL); 313671bf2b8SNavdeep Parhar 314671bf2b8SNavdeep Parhar /* 315671bf2b8SNavdeep Parhar * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL 316671bf2b8SNavdeep Parhar * handler dispatch table. Reject any attempt to install a handler for 317671bf2b8SNavdeep Parhar * this subtype. 318671bf2b8SNavdeep Parhar */ 319671bf2b8SNavdeep Parhar if (type == FW_TYPE_RSSCPL || type == FW6_TYPE_RSSCPL) 320671bf2b8SNavdeep Parhar return (EINVAL); 321671bf2b8SNavdeep Parhar 322671bf2b8SNavdeep Parhar new = h ? (uintptr_t)h : (uintptr_t)fw_msg_not_handled; 323671bf2b8SNavdeep Parhar loc = (uintptr_t *) &t4_fw_msg_handler[type]; 324671bf2b8SNavdeep Parhar atomic_store_rel_ptr(loc, new); 325671bf2b8SNavdeep Parhar 326671bf2b8SNavdeep Parhar return (0); 327671bf2b8SNavdeep Parhar } 328671bf2b8SNavdeep Parhar 329671bf2b8SNavdeep Parhar static int 330671bf2b8SNavdeep Parhar cpl_not_handled(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 331671bf2b8SNavdeep Parhar { 332671bf2b8SNavdeep Parhar 333671bf2b8SNavdeep Parhar #ifdef INVARIANTS 334671bf2b8SNavdeep Parhar panic("%s: opcode 0x%02x on iq %p with payload %p", 335671bf2b8SNavdeep Parhar __func__, rss->opcode, iq, m); 336671bf2b8SNavdeep Parhar #else 337671bf2b8SNavdeep Parhar log(LOG_ERR, "%s: opcode 0x%02x on iq %p with payload %p\n", 338671bf2b8SNavdeep Parhar __func__, rss->opcode, iq, m); 339671bf2b8SNavdeep Parhar m_freem(m); 340671bf2b8SNavdeep Parhar #endif 341671bf2b8SNavdeep Parhar return (EDOOFUS); 342671bf2b8SNavdeep Parhar } 343671bf2b8SNavdeep Parhar 344671bf2b8SNavdeep Parhar int 345671bf2b8SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h) 346671bf2b8SNavdeep Parhar { 347671bf2b8SNavdeep Parhar uintptr_t *loc, new; 348671bf2b8SNavdeep Parhar 349671bf2b8SNavdeep Parhar if (opcode >= nitems(t4_cpl_handler)) 350671bf2b8SNavdeep Parhar return (EINVAL); 351671bf2b8SNavdeep Parhar 352671bf2b8SNavdeep Parhar new = h ? (uintptr_t)h : (uintptr_t)cpl_not_handled; 353671bf2b8SNavdeep Parhar loc = (uintptr_t *) &t4_cpl_handler[opcode]; 354671bf2b8SNavdeep Parhar atomic_store_rel_ptr(loc, new); 355671bf2b8SNavdeep Parhar 356671bf2b8SNavdeep Parhar return (0); 357671bf2b8SNavdeep Parhar } 358671bf2b8SNavdeep Parhar 35994586193SNavdeep Parhar /* 3601458bff9SNavdeep Parhar * Called on MOD_LOAD. Validates and calculates the SGE tunables. 36194586193SNavdeep Parhar */ 36294586193SNavdeep Parhar void 36394586193SNavdeep Parhar t4_sge_modload(void) 36494586193SNavdeep Parhar { 365671bf2b8SNavdeep Parhar int i; 3664defc81bSNavdeep Parhar 3679fb8886bSNavdeep Parhar if (fl_pktshift < 0 || fl_pktshift > 7) { 3689fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.fl_pktshift value (%d)," 3699fb8886bSNavdeep Parhar " using 2 instead.\n", fl_pktshift); 3709fb8886bSNavdeep Parhar fl_pktshift = 2; 3719fb8886bSNavdeep Parhar } 3729fb8886bSNavdeep Parhar 3739fb8886bSNavdeep Parhar if (spg_len != 64 && spg_len != 128) { 3749fb8886bSNavdeep Parhar int len; 3759fb8886bSNavdeep Parhar 3769fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 3779fb8886bSNavdeep Parhar len = cpu_clflush_line_size > 64 ? 128 : 64; 3789fb8886bSNavdeep Parhar #else 3799fb8886bSNavdeep Parhar len = 64; 3809fb8886bSNavdeep Parhar #endif 3819fb8886bSNavdeep Parhar if (spg_len != -1) { 3829fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.spg_len value (%d)," 3839fb8886bSNavdeep Parhar " using %d instead.\n", spg_len, len); 3849fb8886bSNavdeep Parhar } 3859fb8886bSNavdeep Parhar spg_len = len; 3869fb8886bSNavdeep Parhar } 3879fb8886bSNavdeep Parhar 3889fb8886bSNavdeep Parhar if (cong_drop < -1 || cong_drop > 1) { 3899fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.cong_drop value (%d)," 3909fb8886bSNavdeep Parhar " using 0 instead.\n", cong_drop); 3919fb8886bSNavdeep Parhar cong_drop = 0; 3929fb8886bSNavdeep Parhar } 39382eff304SNavdeep Parhar 39482eff304SNavdeep Parhar extfree_refs = counter_u64_alloc(M_WAITOK); 39582eff304SNavdeep Parhar extfree_rels = counter_u64_alloc(M_WAITOK); 39682eff304SNavdeep Parhar counter_u64_zero(extfree_refs); 39782eff304SNavdeep Parhar counter_u64_zero(extfree_rels); 398671bf2b8SNavdeep Parhar 399671bf2b8SNavdeep Parhar t4_an_handler = an_not_handled; 400671bf2b8SNavdeep Parhar for (i = 0; i < nitems(t4_fw_msg_handler); i++) 401671bf2b8SNavdeep Parhar t4_fw_msg_handler[i] = fw_msg_not_handled; 402671bf2b8SNavdeep Parhar for (i = 0; i < nitems(t4_cpl_handler); i++) 403671bf2b8SNavdeep Parhar t4_cpl_handler[i] = cpl_not_handled; 404671bf2b8SNavdeep Parhar 405671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg); 406671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg); 407671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update); 408671bf2b8SNavdeep Parhar t4_register_cpl_handler(CPL_RX_PKT, t4_eth_rx); 409671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl); 410069af0ebSJohn Baldwin t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl); 41182eff304SNavdeep Parhar } 41282eff304SNavdeep Parhar 41382eff304SNavdeep Parhar void 41482eff304SNavdeep Parhar t4_sge_modunload(void) 41582eff304SNavdeep Parhar { 41682eff304SNavdeep Parhar 41782eff304SNavdeep Parhar counter_u64_free(extfree_refs); 41882eff304SNavdeep Parhar counter_u64_free(extfree_rels); 41982eff304SNavdeep Parhar } 42082eff304SNavdeep Parhar 42182eff304SNavdeep Parhar uint64_t 42282eff304SNavdeep Parhar t4_sge_extfree_refs(void) 42382eff304SNavdeep Parhar { 42482eff304SNavdeep Parhar uint64_t refs, rels; 42582eff304SNavdeep Parhar 42682eff304SNavdeep Parhar rels = counter_u64_fetch(extfree_rels); 42782eff304SNavdeep Parhar refs = counter_u64_fetch(extfree_refs); 42882eff304SNavdeep Parhar 42982eff304SNavdeep Parhar return (refs - rels); 43094586193SNavdeep Parhar } 43194586193SNavdeep Parhar 432e3207e19SNavdeep Parhar static inline void 433e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc) 434e3207e19SNavdeep Parhar { 435e3207e19SNavdeep Parhar uint32_t v, m; 4360dbc6cfdSNavdeep Parhar int pad, pack, pad_shift; 437e3207e19SNavdeep Parhar 4380dbc6cfdSNavdeep Parhar pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT : 4390dbc6cfdSNavdeep Parhar X_INGPADBOUNDARY_SHIFT; 440e3207e19SNavdeep Parhar pad = fl_pad; 4410dbc6cfdSNavdeep Parhar if (fl_pad < (1 << pad_shift) || 4420dbc6cfdSNavdeep Parhar fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) || 4430dbc6cfdSNavdeep Parhar !powerof2(fl_pad)) { 444e3207e19SNavdeep Parhar /* 445e3207e19SNavdeep Parhar * If there is any chance that we might use buffer packing and 446e3207e19SNavdeep Parhar * the chip is a T4, then pick 64 as the pad/pack boundary. Set 4470dbc6cfdSNavdeep Parhar * it to the minimum allowed in all other cases. 448e3207e19SNavdeep Parhar */ 4490dbc6cfdSNavdeep Parhar pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift; 450e3207e19SNavdeep Parhar 451e3207e19SNavdeep Parhar /* 452e3207e19SNavdeep Parhar * For fl_pad = 0 we'll still write a reasonable value to the 453e3207e19SNavdeep Parhar * register but all the freelists will opt out of padding. 454e3207e19SNavdeep Parhar * We'll complain here only if the user tried to set it to a 455e3207e19SNavdeep Parhar * value greater than 0 that was invalid. 456e3207e19SNavdeep Parhar */ 457e3207e19SNavdeep Parhar if (fl_pad > 0) { 458e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value" 459e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pad, pad); 460e3207e19SNavdeep Parhar } 461e3207e19SNavdeep Parhar } 462e3207e19SNavdeep Parhar m = V_INGPADBOUNDARY(M_INGPADBOUNDARY); 4630dbc6cfdSNavdeep Parhar v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift); 464e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 465e3207e19SNavdeep Parhar 466e3207e19SNavdeep Parhar if (is_t4(sc)) { 467e3207e19SNavdeep Parhar if (fl_pack != -1 && fl_pack != pad) { 468e3207e19SNavdeep Parhar /* Complain but carry on. */ 469e3207e19SNavdeep Parhar device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored," 470e3207e19SNavdeep Parhar " using %d instead.\n", fl_pack, pad); 471e3207e19SNavdeep Parhar } 472e3207e19SNavdeep Parhar return; 473e3207e19SNavdeep Parhar } 474e3207e19SNavdeep Parhar 475e3207e19SNavdeep Parhar pack = fl_pack; 476e3207e19SNavdeep Parhar if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 || 477e3207e19SNavdeep Parhar !powerof2(fl_pack)) { 478e3207e19SNavdeep Parhar pack = max(sc->params.pci.mps, CACHE_LINE_SIZE); 479e3207e19SNavdeep Parhar MPASS(powerof2(pack)); 480e3207e19SNavdeep Parhar if (pack < 16) 481e3207e19SNavdeep Parhar pack = 16; 482e3207e19SNavdeep Parhar if (pack == 32) 483e3207e19SNavdeep Parhar pack = 64; 484e3207e19SNavdeep Parhar if (pack > 4096) 485e3207e19SNavdeep Parhar pack = 4096; 486e3207e19SNavdeep Parhar if (fl_pack != -1) { 487e3207e19SNavdeep Parhar device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value" 488e3207e19SNavdeep Parhar " (%d), using %d instead.\n", fl_pack, pack); 489e3207e19SNavdeep Parhar } 490e3207e19SNavdeep Parhar } 491e3207e19SNavdeep Parhar m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY); 492e3207e19SNavdeep Parhar if (pack == 16) 493e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(0); 494e3207e19SNavdeep Parhar else 495e3207e19SNavdeep Parhar v = V_INGPACKBOUNDARY(ilog2(pack) - 5); 496e3207e19SNavdeep Parhar 497e3207e19SNavdeep Parhar MPASS(!is_t4(sc)); /* T4 doesn't have SGE_CONTROL2 */ 498e3207e19SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL2, m, v); 499e3207e19SNavdeep Parhar } 500e3207e19SNavdeep Parhar 501cf738022SNavdeep Parhar /* 502cf738022SNavdeep Parhar * adap->params.vpd.cclk must be set up before this is called. 503cf738022SNavdeep Parhar */ 504d14b0ac1SNavdeep Parhar void 505d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc) 506d14b0ac1SNavdeep Parhar { 507d14b0ac1SNavdeep Parhar int i; 508d14b0ac1SNavdeep Parhar uint32_t v, m; 509d14b0ac1SNavdeep Parhar int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200}; 510cf738022SNavdeep Parhar int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk; 511d14b0ac1SNavdeep Parhar int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */ 512d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 51338035ed6SNavdeep Parhar static int sge_flbuf_sizes[] = { 5141458bff9SNavdeep Parhar MCLBYTES, 5151458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 5161458bff9SNavdeep Parhar MJUMPAGESIZE, 51738035ed6SNavdeep Parhar MJUMPAGESIZE - CL_METADATA_SIZE, 51838035ed6SNavdeep Parhar MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE, 5191458bff9SNavdeep Parhar #endif 5201458bff9SNavdeep Parhar MJUM9BYTES, 5211458bff9SNavdeep Parhar MJUM16BYTES, 52238035ed6SNavdeep Parhar MCLBYTES - MSIZE - CL_METADATA_SIZE, 52338035ed6SNavdeep Parhar MJUM9BYTES - CL_METADATA_SIZE, 52438035ed6SNavdeep Parhar MJUM16BYTES - CL_METADATA_SIZE, 5251458bff9SNavdeep Parhar }; 526d14b0ac1SNavdeep Parhar 527d14b0ac1SNavdeep Parhar KASSERT(sc->flags & MASTER_PF, 528d14b0ac1SNavdeep Parhar ("%s: trying to change chip settings when not master.", __func__)); 529d14b0ac1SNavdeep Parhar 5301458bff9SNavdeep Parhar m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE; 531d14b0ac1SNavdeep Parhar v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE | 5324defc81bSNavdeep Parhar V_EGRSTATUSPAGESIZE(spg_len == 128); 533d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 53454e4ee71SNavdeep Parhar 535e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(sc); 5361458bff9SNavdeep Parhar 537d14b0ac1SNavdeep Parhar v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) | 538733b9277SNavdeep Parhar V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) | 539733b9277SNavdeep Parhar V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) | 540733b9277SNavdeep Parhar V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) | 541733b9277SNavdeep Parhar V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) | 542733b9277SNavdeep Parhar V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) | 543733b9277SNavdeep Parhar V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) | 544733b9277SNavdeep Parhar V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10); 545d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v); 546733b9277SNavdeep Parhar 54738035ed6SNavdeep Parhar KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES, 54838035ed6SNavdeep Parhar ("%s: hw buffer size table too big", __func__)); 54938035ed6SNavdeep Parhar for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) { 55054e4ee71SNavdeep Parhar t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i), 55138035ed6SNavdeep Parhar sge_flbuf_sizes[i]); 55254e4ee71SNavdeep Parhar } 55354e4ee71SNavdeep Parhar 554d14b0ac1SNavdeep Parhar v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) | 555d14b0ac1SNavdeep Parhar V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]); 556d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v); 55754e4ee71SNavdeep Parhar 558cf738022SNavdeep Parhar KASSERT(intr_timer[0] <= timer_max, 559cf738022SNavdeep Parhar ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0], 560cf738022SNavdeep Parhar timer_max)); 561cf738022SNavdeep Parhar for (i = 1; i < nitems(intr_timer); i++) { 562cf738022SNavdeep Parhar KASSERT(intr_timer[i] >= intr_timer[i - 1], 563cf738022SNavdeep Parhar ("%s: timers not listed in increasing order (%d)", 564cf738022SNavdeep Parhar __func__, i)); 565cf738022SNavdeep Parhar 566cf738022SNavdeep Parhar while (intr_timer[i] > timer_max) { 567cf738022SNavdeep Parhar if (i == nitems(intr_timer) - 1) { 568cf738022SNavdeep Parhar intr_timer[i] = timer_max; 569cf738022SNavdeep Parhar break; 570cf738022SNavdeep Parhar } 571cf738022SNavdeep Parhar intr_timer[i] += intr_timer[i - 1]; 572cf738022SNavdeep Parhar intr_timer[i] /= 2; 573cf738022SNavdeep Parhar } 574cf738022SNavdeep Parhar } 575cf738022SNavdeep Parhar 576d14b0ac1SNavdeep Parhar v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) | 577d14b0ac1SNavdeep Parhar V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1])); 578d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v); 579d14b0ac1SNavdeep Parhar v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) | 580d14b0ac1SNavdeep Parhar V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3])); 581d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v); 582d14b0ac1SNavdeep Parhar v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) | 583d14b0ac1SNavdeep Parhar V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5])); 584d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v); 58586e02bf2SNavdeep Parhar 5867cba15b1SNavdeep Parhar /* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */ 587d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 588d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v); 589d14b0ac1SNavdeep Parhar 5907cba15b1SNavdeep Parhar /* 5917cba15b1SNavdeep Parhar * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP. These have been 5927cba15b1SNavdeep Parhar * chosen with MAXPHYS = 128K in mind. The largest DDP buffer that we 5937cba15b1SNavdeep Parhar * may have to deal with is MAXPHYS + 1 page. 5947cba15b1SNavdeep Parhar */ 5957cba15b1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4); 5967cba15b1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v); 5977cba15b1SNavdeep Parhar 5987cba15b1SNavdeep Parhar /* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */ 5997cba15b1SNavdeep Parhar m = v = F_TDDPTAGTCB | F_ISCSITAGTCB; 600d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_ULP_RX_CTL, m, v); 601d14b0ac1SNavdeep Parhar 602d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 603d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 604d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 605d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_TP_PARA_REG5, m, v); 606d14b0ac1SNavdeep Parhar } 607d14b0ac1SNavdeep Parhar 608d14b0ac1SNavdeep Parhar /* 609e3207e19SNavdeep Parhar * SGE wants the buffer to be at least 64B and then a multiple of 16. If 6108f6690d3SJohn Baldwin * padding is in use, the buffer's start and end need to be aligned to the pad 611b741402cSNavdeep Parhar * boundary as well. We'll just make sure that the size is a multiple of the 612b741402cSNavdeep Parhar * boundary here, it is up to the buffer allocation code to make sure the start 613b741402cSNavdeep Parhar * of the buffer is aligned as well. 61438035ed6SNavdeep Parhar */ 61538035ed6SNavdeep Parhar static inline int 616e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz) 61738035ed6SNavdeep Parhar { 61890e7434aSNavdeep Parhar int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1; 61938035ed6SNavdeep Parhar 620b741402cSNavdeep Parhar return (hwsz >= 64 && (hwsz & mask) == 0); 62138035ed6SNavdeep Parhar } 62238035ed6SNavdeep Parhar 62338035ed6SNavdeep Parhar /* 624d14b0ac1SNavdeep Parhar * XXX: driver really should be able to deal with unexpected settings. 625d14b0ac1SNavdeep Parhar */ 626d14b0ac1SNavdeep Parhar int 627d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc) 628d14b0ac1SNavdeep Parhar { 629d14b0ac1SNavdeep Parhar struct sge *s = &sc->sge; 63090e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 6311458bff9SNavdeep Parhar int i, j, n, rc = 0; 632d14b0ac1SNavdeep Parhar uint32_t m, v, r; 633d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 63438035ed6SNavdeep Parhar static int sw_buf_sizes[] = { /* Sorted by size */ 6351458bff9SNavdeep Parhar MCLBYTES, 6361458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 6371458bff9SNavdeep Parhar MJUMPAGESIZE, 6381458bff9SNavdeep Parhar #endif 6391458bff9SNavdeep Parhar MJUM9BYTES, 6401458bff9SNavdeep Parhar MJUM16BYTES 6411458bff9SNavdeep Parhar }; 64238035ed6SNavdeep Parhar struct sw_zone_info *swz, *safe_swz; 64338035ed6SNavdeep Parhar struct hw_buf_info *hwb; 644d14b0ac1SNavdeep Parhar 64590e7434aSNavdeep Parhar m = F_RXPKTCPLMODE; 64690e7434aSNavdeep Parhar v = F_RXPKTCPLMODE; 64759c1e950SJohn Baldwin r = sc->params.sge.sge_control; 648d14b0ac1SNavdeep Parhar if ((r & m) != v) { 649d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r); 650733b9277SNavdeep Parhar rc = EINVAL; 651733b9277SNavdeep Parhar } 652733b9277SNavdeep Parhar 65390e7434aSNavdeep Parhar /* 65490e7434aSNavdeep Parhar * If this changes then every single use of PAGE_SHIFT in the driver 65590e7434aSNavdeep Parhar * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift. 65690e7434aSNavdeep Parhar */ 65790e7434aSNavdeep Parhar if (sp->page_shift != PAGE_SHIFT) { 658d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r); 659733b9277SNavdeep Parhar rc = EINVAL; 660733b9277SNavdeep Parhar } 661733b9277SNavdeep Parhar 66238035ed6SNavdeep Parhar /* Filter out unusable hw buffer sizes entirely (mark with -2). */ 66338035ed6SNavdeep Parhar hwb = &s->hw_buf_info[0]; 66438035ed6SNavdeep Parhar for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) { 66559c1e950SJohn Baldwin r = sc->params.sge.sge_fl_buffer_size[i]; 66638035ed6SNavdeep Parhar hwb->size = r; 667e3207e19SNavdeep Parhar hwb->zidx = hwsz_ok(sc, r) ? -1 : -2; 66838035ed6SNavdeep Parhar hwb->next = -1; 6691458bff9SNavdeep Parhar } 67038035ed6SNavdeep Parhar 67138035ed6SNavdeep Parhar /* 67238035ed6SNavdeep Parhar * Create a sorted list in decreasing order of hw buffer sizes (and so 67338035ed6SNavdeep Parhar * increasing order of spare area) for each software zone. 674e3207e19SNavdeep Parhar * 675e3207e19SNavdeep Parhar * If padding is enabled then the start and end of the buffer must align 676e3207e19SNavdeep Parhar * to the pad boundary; if packing is enabled then they must align with 677e3207e19SNavdeep Parhar * the pack boundary as well. Allocations from the cluster zones are 678e3207e19SNavdeep Parhar * aligned to min(size, 4K), so the buffer starts at that alignment and 679e3207e19SNavdeep Parhar * ends at hwb->size alignment. If mbuf inlining is allowed the 680e3207e19SNavdeep Parhar * starting alignment will be reduced to MSIZE and the driver will 681e3207e19SNavdeep Parhar * exercise appropriate caution when deciding on the best buffer layout 682e3207e19SNavdeep Parhar * to use. 68338035ed6SNavdeep Parhar */ 68438035ed6SNavdeep Parhar n = 0; /* no usable buffer size to begin with */ 68538035ed6SNavdeep Parhar swz = &s->sw_zone_info[0]; 68638035ed6SNavdeep Parhar safe_swz = NULL; 68738035ed6SNavdeep Parhar for (i = 0; i < SW_ZONE_SIZES; i++, swz++) { 68838035ed6SNavdeep Parhar int8_t head = -1, tail = -1; 68938035ed6SNavdeep Parhar 69038035ed6SNavdeep Parhar swz->size = sw_buf_sizes[i]; 69138035ed6SNavdeep Parhar swz->zone = m_getzone(swz->size); 69238035ed6SNavdeep Parhar swz->type = m_gettype(swz->size); 69338035ed6SNavdeep Parhar 694e3207e19SNavdeep Parhar if (swz->size < PAGE_SIZE) { 695e3207e19SNavdeep Parhar MPASS(powerof2(swz->size)); 69690e7434aSNavdeep Parhar if (fl_pad && (swz->size % sp->pad_boundary != 0)) 697e3207e19SNavdeep Parhar continue; 698e3207e19SNavdeep Parhar } 699e3207e19SNavdeep Parhar 70038035ed6SNavdeep Parhar if (swz->size == safest_rx_cluster) 70138035ed6SNavdeep Parhar safe_swz = swz; 70238035ed6SNavdeep Parhar 70338035ed6SNavdeep Parhar hwb = &s->hw_buf_info[0]; 70438035ed6SNavdeep Parhar for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) { 70538035ed6SNavdeep Parhar if (hwb->zidx != -1 || hwb->size > swz->size) 7061458bff9SNavdeep Parhar continue; 707e3207e19SNavdeep Parhar #ifdef INVARIANTS 708e3207e19SNavdeep Parhar if (fl_pad) 70990e7434aSNavdeep Parhar MPASS(hwb->size % sp->pad_boundary == 0); 710e3207e19SNavdeep Parhar #endif 71138035ed6SNavdeep Parhar hwb->zidx = i; 71238035ed6SNavdeep Parhar if (head == -1) 71338035ed6SNavdeep Parhar head = tail = j; 71438035ed6SNavdeep Parhar else if (hwb->size < s->hw_buf_info[tail].size) { 71538035ed6SNavdeep Parhar s->hw_buf_info[tail].next = j; 71638035ed6SNavdeep Parhar tail = j; 71738035ed6SNavdeep Parhar } else { 71838035ed6SNavdeep Parhar int8_t *cur; 71938035ed6SNavdeep Parhar struct hw_buf_info *t; 72038035ed6SNavdeep Parhar 72138035ed6SNavdeep Parhar for (cur = &head; *cur != -1; cur = &t->next) { 72238035ed6SNavdeep Parhar t = &s->hw_buf_info[*cur]; 72338035ed6SNavdeep Parhar if (hwb->size == t->size) { 72438035ed6SNavdeep Parhar hwb->zidx = -2; 7251458bff9SNavdeep Parhar break; 7261458bff9SNavdeep Parhar } 72738035ed6SNavdeep Parhar if (hwb->size > t->size) { 72838035ed6SNavdeep Parhar hwb->next = *cur; 72938035ed6SNavdeep Parhar *cur = j; 73038035ed6SNavdeep Parhar break; 73138035ed6SNavdeep Parhar } 73238035ed6SNavdeep Parhar } 73338035ed6SNavdeep Parhar } 73438035ed6SNavdeep Parhar } 73538035ed6SNavdeep Parhar swz->head_hwidx = head; 73638035ed6SNavdeep Parhar swz->tail_hwidx = tail; 73738035ed6SNavdeep Parhar 73838035ed6SNavdeep Parhar if (tail != -1) { 73938035ed6SNavdeep Parhar n++; 74038035ed6SNavdeep Parhar if (swz->size - s->hw_buf_info[tail].size >= 74138035ed6SNavdeep Parhar CL_METADATA_SIZE) 74238035ed6SNavdeep Parhar sc->flags |= BUF_PACKING_OK; 74338035ed6SNavdeep Parhar } 7441458bff9SNavdeep Parhar } 7451458bff9SNavdeep Parhar if (n == 0) { 7461458bff9SNavdeep Parhar device_printf(sc->dev, "no usable SGE FL buffer size.\n"); 7471458bff9SNavdeep Parhar rc = EINVAL; 748733b9277SNavdeep Parhar } 74938035ed6SNavdeep Parhar 75038035ed6SNavdeep Parhar s->safe_hwidx1 = -1; 75138035ed6SNavdeep Parhar s->safe_hwidx2 = -1; 75238035ed6SNavdeep Parhar if (safe_swz != NULL) { 75338035ed6SNavdeep Parhar s->safe_hwidx1 = safe_swz->head_hwidx; 75438035ed6SNavdeep Parhar for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) { 75538035ed6SNavdeep Parhar int spare; 75638035ed6SNavdeep Parhar 75738035ed6SNavdeep Parhar hwb = &s->hw_buf_info[i]; 758e3207e19SNavdeep Parhar #ifdef INVARIANTS 759e3207e19SNavdeep Parhar if (fl_pad) 76090e7434aSNavdeep Parhar MPASS(hwb->size % sp->pad_boundary == 0); 761e3207e19SNavdeep Parhar #endif 76238035ed6SNavdeep Parhar spare = safe_swz->size - hwb->size; 763e3207e19SNavdeep Parhar if (spare >= CL_METADATA_SIZE) { 76438035ed6SNavdeep Parhar s->safe_hwidx2 = i; 76538035ed6SNavdeep Parhar break; 76638035ed6SNavdeep Parhar } 76738035ed6SNavdeep Parhar } 768e3207e19SNavdeep Parhar } 769733b9277SNavdeep Parhar 7706af45170SJohn Baldwin if (sc->flags & IS_VF) 7716af45170SJohn Baldwin return (0); 7726af45170SJohn Baldwin 773d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 774d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ); 775d14b0ac1SNavdeep Parhar if (r != v) { 776d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r); 777d14b0ac1SNavdeep Parhar rc = EINVAL; 778d14b0ac1SNavdeep Parhar } 779733b9277SNavdeep Parhar 780d14b0ac1SNavdeep Parhar m = v = F_TDDPTAGTCB; 781d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_CTL); 782d14b0ac1SNavdeep Parhar if ((r & m) != v) { 783d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r); 784d14b0ac1SNavdeep Parhar rc = EINVAL; 785d14b0ac1SNavdeep Parhar } 786d14b0ac1SNavdeep Parhar 787d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 788d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 789d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 790d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_TP_PARA_REG5); 791d14b0ac1SNavdeep Parhar if ((r & m) != v) { 792d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r); 793d14b0ac1SNavdeep Parhar rc = EINVAL; 794d14b0ac1SNavdeep Parhar } 795d14b0ac1SNavdeep Parhar 796c337fa30SNavdeep Parhar t4_init_tp_params(sc); 797d14b0ac1SNavdeep Parhar 798d14b0ac1SNavdeep Parhar t4_read_mtu_tbl(sc, sc->params.mtus, NULL); 799d14b0ac1SNavdeep Parhar t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd); 800d14b0ac1SNavdeep Parhar 801733b9277SNavdeep Parhar return (rc); 80254e4ee71SNavdeep Parhar } 80354e4ee71SNavdeep Parhar 80454e4ee71SNavdeep Parhar int 80554e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc) 80654e4ee71SNavdeep Parhar { 80754e4ee71SNavdeep Parhar int rc; 80854e4ee71SNavdeep Parhar 80954e4ee71SNavdeep Parhar rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 81054e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE, 81154e4ee71SNavdeep Parhar BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, 81254e4ee71SNavdeep Parhar NULL, &sc->dmat); 81354e4ee71SNavdeep Parhar if (rc != 0) { 81454e4ee71SNavdeep Parhar device_printf(sc->dev, 81554e4ee71SNavdeep Parhar "failed to create main DMA tag: %d\n", rc); 81654e4ee71SNavdeep Parhar } 81754e4ee71SNavdeep Parhar 81854e4ee71SNavdeep Parhar return (rc); 81954e4ee71SNavdeep Parhar } 82054e4ee71SNavdeep Parhar 8216e22f9f3SNavdeep Parhar void 8226e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 8236e22f9f3SNavdeep Parhar struct sysctl_oid_list *children) 8246e22f9f3SNavdeep Parhar { 82590e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 8266e22f9f3SNavdeep Parhar 82738035ed6SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes", 82838035ed6SNavdeep Parhar CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A", 82938035ed6SNavdeep Parhar "freelist buffer sizes"); 83038035ed6SNavdeep Parhar 8316e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD, 83290e7434aSNavdeep Parhar NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)"); 8336e22f9f3SNavdeep Parhar 8346e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD, 83590e7434aSNavdeep Parhar NULL, sp->pad_boundary, "payload pad boundary (bytes)"); 8366e22f9f3SNavdeep Parhar 8376e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD, 83890e7434aSNavdeep Parhar NULL, sp->spg_len, "status page size (bytes)"); 8396e22f9f3SNavdeep Parhar 8406e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD, 8416e22f9f3SNavdeep Parhar NULL, cong_drop, "congestion drop setting"); 8421458bff9SNavdeep Parhar 8431458bff9SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD, 84490e7434aSNavdeep Parhar NULL, sp->pack_boundary, "payload pack boundary (bytes)"); 8456e22f9f3SNavdeep Parhar } 8466e22f9f3SNavdeep Parhar 84754e4ee71SNavdeep Parhar int 84854e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc) 84954e4ee71SNavdeep Parhar { 85054e4ee71SNavdeep Parhar if (sc->dmat) 85154e4ee71SNavdeep Parhar bus_dma_tag_destroy(sc->dmat); 85254e4ee71SNavdeep Parhar 85354e4ee71SNavdeep Parhar return (0); 85454e4ee71SNavdeep Parhar } 85554e4ee71SNavdeep Parhar 85654e4ee71SNavdeep Parhar /* 857733b9277SNavdeep Parhar * Allocate and initialize the firmware event queue and the management queue. 85854e4ee71SNavdeep Parhar * 85954e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 86054e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 86154e4ee71SNavdeep Parhar */ 86254e4ee71SNavdeep Parhar int 863f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc) 86454e4ee71SNavdeep Parhar { 865733b9277SNavdeep Parhar int rc; 86654e4ee71SNavdeep Parhar 86754e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 86854e4ee71SNavdeep Parhar 869733b9277SNavdeep Parhar sysctl_ctx_init(&sc->ctx); 870733b9277SNavdeep Parhar sc->flags |= ADAP_SYSCTL_CTX; 87154e4ee71SNavdeep Parhar 87256599263SNavdeep Parhar /* 87356599263SNavdeep Parhar * Firmware event queue 87456599263SNavdeep Parhar */ 875733b9277SNavdeep Parhar rc = alloc_fwq(sc); 876aa95b653SNavdeep Parhar if (rc != 0) 877f7dfe243SNavdeep Parhar return (rc); 878f7dfe243SNavdeep Parhar 879f7dfe243SNavdeep Parhar /* 880733b9277SNavdeep Parhar * Management queue. This is just a control queue that uses the fwq as 881733b9277SNavdeep Parhar * its associated iq. 882f7dfe243SNavdeep Parhar */ 8836af45170SJohn Baldwin if (!(sc->flags & IS_VF)) 884733b9277SNavdeep Parhar rc = alloc_mgmtq(sc); 88554e4ee71SNavdeep Parhar 88654e4ee71SNavdeep Parhar return (rc); 88754e4ee71SNavdeep Parhar } 88854e4ee71SNavdeep Parhar 88954e4ee71SNavdeep Parhar /* 89054e4ee71SNavdeep Parhar * Idempotent 89154e4ee71SNavdeep Parhar */ 89254e4ee71SNavdeep Parhar int 893f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc) 89454e4ee71SNavdeep Parhar { 89554e4ee71SNavdeep Parhar 89654e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 89754e4ee71SNavdeep Parhar 898733b9277SNavdeep Parhar /* Do this before freeing the queue */ 899733b9277SNavdeep Parhar if (sc->flags & ADAP_SYSCTL_CTX) { 900f7dfe243SNavdeep Parhar sysctl_ctx_free(&sc->ctx); 901733b9277SNavdeep Parhar sc->flags &= ~ADAP_SYSCTL_CTX; 902f7dfe243SNavdeep Parhar } 903f7dfe243SNavdeep Parhar 904733b9277SNavdeep Parhar free_mgmtq(sc); 905733b9277SNavdeep Parhar free_fwq(sc); 90654e4ee71SNavdeep Parhar 90754e4ee71SNavdeep Parhar return (0); 90854e4ee71SNavdeep Parhar } 90954e4ee71SNavdeep Parhar 910733b9277SNavdeep Parhar static inline int 911fe2ebb76SJohn Baldwin first_vector(struct vi_info *vi) 912298d969cSNavdeep Parhar { 913fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 91454e4ee71SNavdeep Parhar 915733b9277SNavdeep Parhar if (sc->intr_count == 1) 916733b9277SNavdeep Parhar return (0); 91754e4ee71SNavdeep Parhar 918fe2ebb76SJohn Baldwin return (vi->first_intr); 919733b9277SNavdeep Parhar } 920733b9277SNavdeep Parhar 921733b9277SNavdeep Parhar /* 922733b9277SNavdeep Parhar * Given an arbitrary "index," come up with an iq that can be used by other 923fe2ebb76SJohn Baldwin * queues (of this VI) for interrupt forwarding, SGE egress updates, etc. 924733b9277SNavdeep Parhar * The iq returned is guaranteed to be something that takes direct interrupts. 925733b9277SNavdeep Parhar */ 926733b9277SNavdeep Parhar static struct sge_iq * 927fe2ebb76SJohn Baldwin vi_intr_iq(struct vi_info *vi, int idx) 928733b9277SNavdeep Parhar { 929fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 930733b9277SNavdeep Parhar struct sge *s = &sc->sge; 931733b9277SNavdeep Parhar struct sge_iq *iq = NULL; 932298d969cSNavdeep Parhar int nintr, i; 933733b9277SNavdeep Parhar 934733b9277SNavdeep Parhar if (sc->intr_count == 1) 935733b9277SNavdeep Parhar return (&sc->sge.fwq); 936733b9277SNavdeep Parhar 937fe2ebb76SJohn Baldwin nintr = vi->nintr; 938298d969cSNavdeep Parhar KASSERT(nintr != 0, 939fe2ebb76SJohn Baldwin ("%s: vi %p has no exclusive interrupts, total interrupts = %d", 940fe2ebb76SJohn Baldwin __func__, vi, sc->intr_count)); 941298d969cSNavdeep Parhar i = idx % nintr; 942733b9277SNavdeep Parhar 943fe2ebb76SJohn Baldwin if (vi->flags & INTR_RXQ) { 944fe2ebb76SJohn Baldwin if (i < vi->nrxq) { 945fe2ebb76SJohn Baldwin iq = &s->rxq[vi->first_rxq + i].iq; 946298d969cSNavdeep Parhar goto done; 947298d969cSNavdeep Parhar } 948fe2ebb76SJohn Baldwin i -= vi->nrxq; 949298d969cSNavdeep Parhar } 950298d969cSNavdeep Parhar #ifdef TCP_OFFLOAD 951fe2ebb76SJohn Baldwin if (vi->flags & INTR_OFLD_RXQ) { 952fe2ebb76SJohn Baldwin if (i < vi->nofldrxq) { 953fe2ebb76SJohn Baldwin iq = &s->ofld_rxq[vi->first_ofld_rxq + i].iq; 954298d969cSNavdeep Parhar goto done; 955298d969cSNavdeep Parhar } 956fe2ebb76SJohn Baldwin i -= vi->nofldrxq; 957298d969cSNavdeep Parhar } 958298d969cSNavdeep Parhar #endif 959fe2ebb76SJohn Baldwin panic("%s: vi %p, intr_flags 0x%lx, idx %d, total intr %d\n", __func__, 960fe2ebb76SJohn Baldwin vi, vi->flags & INTR_ALL, idx, nintr); 961298d969cSNavdeep Parhar done: 962298d969cSNavdeep Parhar MPASS(iq != NULL); 963298d969cSNavdeep Parhar KASSERT(iq->flags & IQ_INTR, 964fe2ebb76SJohn Baldwin ("%s: iq %p (vi %p, intr_flags 0x%lx, idx %d)", __func__, iq, vi, 965fe2ebb76SJohn Baldwin vi->flags & INTR_ALL, idx)); 966733b9277SNavdeep Parhar return (iq); 967733b9277SNavdeep Parhar } 968733b9277SNavdeep Parhar 96938035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */ 9708340ece5SNavdeep Parhar static inline int 97138035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe) 9728340ece5SNavdeep Parhar { 97338035ed6SNavdeep Parhar int payload; 9748340ece5SNavdeep Parhar 9756eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 97638035ed6SNavdeep Parhar if (toe) { 97738035ed6SNavdeep Parhar payload = sc->tt.rx_coalesce ? 97838035ed6SNavdeep Parhar G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2)) : mtu; 97938035ed6SNavdeep Parhar } else { 98038035ed6SNavdeep Parhar #endif 98138035ed6SNavdeep Parhar /* large enough even when hw VLAN extraction is disabled */ 98290e7434aSNavdeep Parhar payload = sc->params.sge.fl_pktshift + ETHER_HDR_LEN + 98390e7434aSNavdeep Parhar ETHER_VLAN_ENCAP_LEN + mtu; 98438035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD 9856eb3180fSNavdeep Parhar } 9866eb3180fSNavdeep Parhar #endif 98738035ed6SNavdeep Parhar 98838035ed6SNavdeep Parhar return (payload); 98938035ed6SNavdeep Parhar } 9906eb3180fSNavdeep Parhar 991733b9277SNavdeep Parhar int 992fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi) 993733b9277SNavdeep Parhar { 994733b9277SNavdeep Parhar int rc = 0, i, j, intr_idx, iqid; 995733b9277SNavdeep Parhar struct sge_rxq *rxq; 996733b9277SNavdeep Parhar struct sge_txq *txq; 997733b9277SNavdeep Parhar struct sge_wrq *ctrlq; 99809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 999733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1000733b9277SNavdeep Parhar struct sge_wrq *ofld_txq; 1001298d969cSNavdeep Parhar #endif 1002298d969cSNavdeep Parhar #ifdef DEV_NETMAP 100362291463SNavdeep Parhar int saved_idx; 1004298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1005298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1006733b9277SNavdeep Parhar #endif 1007733b9277SNavdeep Parhar char name[16]; 1008fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 1009733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 1010fe2ebb76SJohn Baldwin struct ifnet *ifp = vi->ifp; 1011fe2ebb76SJohn Baldwin struct sysctl_oid *oid = device_get_sysctl_tree(vi->dev); 1012733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 1013e3207e19SNavdeep Parhar int maxp, mtu = ifp->if_mtu; 1014733b9277SNavdeep Parhar 1015733b9277SNavdeep Parhar /* Interrupt vector to start from (when using multiple vectors) */ 1016fe2ebb76SJohn Baldwin intr_idx = first_vector(vi); 1017fe2ebb76SJohn Baldwin 1018fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 101962291463SNavdeep Parhar saved_idx = intr_idx; 102062291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) { 102162291463SNavdeep Parhar 102262291463SNavdeep Parhar /* netmap is supported with direct interrupts only. */ 102362291463SNavdeep Parhar MPASS(vi->flags & INTR_RXQ); 102462291463SNavdeep Parhar 1025fe2ebb76SJohn Baldwin /* 1026fe2ebb76SJohn Baldwin * We don't have buffers to back the netmap rx queues 1027fe2ebb76SJohn Baldwin * right now so we create the queues in a way that 1028fe2ebb76SJohn Baldwin * doesn't set off any congestion signal in the chip. 1029fe2ebb76SJohn Baldwin */ 103062291463SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_rxq", 1031fe2ebb76SJohn Baldwin CTLFLAG_RD, NULL, "rx queues"); 1032fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 1033fe2ebb76SJohn Baldwin rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i, oid); 1034fe2ebb76SJohn Baldwin if (rc != 0) 1035fe2ebb76SJohn Baldwin goto done; 1036fe2ebb76SJohn Baldwin intr_idx++; 1037fe2ebb76SJohn Baldwin } 1038fe2ebb76SJohn Baldwin 103962291463SNavdeep Parhar oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_txq", 1040fe2ebb76SJohn Baldwin CTLFLAG_RD, NULL, "tx queues"); 1041fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 104262291463SNavdeep Parhar iqid = vi->first_nm_rxq + (i % vi->nnmrxq); 1043fe2ebb76SJohn Baldwin rc = alloc_nm_txq(vi, nm_txq, iqid, i, oid); 1044fe2ebb76SJohn Baldwin if (rc != 0) 1045fe2ebb76SJohn Baldwin goto done; 1046fe2ebb76SJohn Baldwin } 1047fe2ebb76SJohn Baldwin } 104862291463SNavdeep Parhar 104962291463SNavdeep Parhar /* Normal rx queues and netmap rx queues share the same interrupts. */ 105062291463SNavdeep Parhar intr_idx = saved_idx; 1051fe2ebb76SJohn Baldwin #endif 1052733b9277SNavdeep Parhar 1053733b9277SNavdeep Parhar /* 1054298d969cSNavdeep Parhar * First pass over all NIC and TOE rx queues: 1055733b9277SNavdeep Parhar * a) initialize iq and fl 1056733b9277SNavdeep Parhar * b) allocate queue iff it will take direct interrupts. 1057733b9277SNavdeep Parhar */ 105838035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 0); 1059fe2ebb76SJohn Baldwin if (vi->flags & INTR_RXQ) { 1060fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq", 1061298d969cSNavdeep Parhar CTLFLAG_RD, NULL, "rx queues"); 1062298d969cSNavdeep Parhar } 1063fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 106454e4ee71SNavdeep Parhar 1065fe2ebb76SJohn Baldwin init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq); 106654e4ee71SNavdeep Parhar 106754e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%s rxq%d-fl", 1068fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 1069fe2ebb76SJohn Baldwin init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name); 107054e4ee71SNavdeep Parhar 1071fe2ebb76SJohn Baldwin if (vi->flags & INTR_RXQ) { 1072733b9277SNavdeep Parhar rxq->iq.flags |= IQ_INTR; 1073fe2ebb76SJohn Baldwin rc = alloc_rxq(vi, rxq, intr_idx, i, oid); 107454e4ee71SNavdeep Parhar if (rc != 0) 107554e4ee71SNavdeep Parhar goto done; 1076733b9277SNavdeep Parhar intr_idx++; 1077733b9277SNavdeep Parhar } 107854e4ee71SNavdeep Parhar } 107962291463SNavdeep Parhar #ifdef DEV_NETMAP 108062291463SNavdeep Parhar if (ifp->if_capabilities & IFCAP_NETMAP) 108162291463SNavdeep Parhar intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq); 108262291463SNavdeep Parhar #endif 108309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 108438035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 1); 1085fe2ebb76SJohn Baldwin if (vi->flags & INTR_OFLD_RXQ) { 1086fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq", 1087298d969cSNavdeep Parhar CTLFLAG_RD, NULL, 1088298d969cSNavdeep Parhar "rx queues for offloaded TCP connections"); 1089298d969cSNavdeep Parhar } 1090fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1091733b9277SNavdeep Parhar 1092fe2ebb76SJohn Baldwin init_iq(&ofld_rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, 1093fe2ebb76SJohn Baldwin vi->qsize_rxq); 1094733b9277SNavdeep Parhar 1095733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_rxq%d-fl", 1096fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 1097fe2ebb76SJohn Baldwin init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name); 1098733b9277SNavdeep Parhar 1099fe2ebb76SJohn Baldwin if (vi->flags & INTR_OFLD_RXQ) { 1100733b9277SNavdeep Parhar ofld_rxq->iq.flags |= IQ_INTR; 1101fe2ebb76SJohn Baldwin rc = alloc_ofld_rxq(vi, ofld_rxq, intr_idx, i, oid); 1102733b9277SNavdeep Parhar if (rc != 0) 1103733b9277SNavdeep Parhar goto done; 1104733b9277SNavdeep Parhar intr_idx++; 1105733b9277SNavdeep Parhar } 1106733b9277SNavdeep Parhar } 1107733b9277SNavdeep Parhar #endif 1108733b9277SNavdeep Parhar 1109733b9277SNavdeep Parhar /* 1110298d969cSNavdeep Parhar * Second pass over all NIC and TOE rx queues. The queues forwarding 1111733b9277SNavdeep Parhar * their interrupts are allocated now. 1112733b9277SNavdeep Parhar */ 1113733b9277SNavdeep Parhar j = 0; 1114fe2ebb76SJohn Baldwin if (!(vi->flags & INTR_RXQ)) { 1115fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq", 1116298d969cSNavdeep Parhar CTLFLAG_RD, NULL, "rx queues"); 1117fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 1118298d969cSNavdeep Parhar MPASS(!(rxq->iq.flags & IQ_INTR)); 1119733b9277SNavdeep Parhar 1120fe2ebb76SJohn Baldwin intr_idx = vi_intr_iq(vi, j)->abs_id; 1121733b9277SNavdeep Parhar 1122fe2ebb76SJohn Baldwin rc = alloc_rxq(vi, rxq, intr_idx, i, oid); 1123733b9277SNavdeep Parhar if (rc != 0) 1124733b9277SNavdeep Parhar goto done; 1125733b9277SNavdeep Parhar j++; 1126733b9277SNavdeep Parhar } 1127298d969cSNavdeep Parhar } 112809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1129fe2ebb76SJohn Baldwin if (vi->nofldrxq != 0 && !(vi->flags & INTR_OFLD_RXQ)) { 1130fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq", 1131298d969cSNavdeep Parhar CTLFLAG_RD, NULL, 1132298d969cSNavdeep Parhar "rx queues for offloaded TCP connections"); 1133fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1134298d969cSNavdeep Parhar MPASS(!(ofld_rxq->iq.flags & IQ_INTR)); 1135733b9277SNavdeep Parhar 1136fe2ebb76SJohn Baldwin intr_idx = vi_intr_iq(vi, j)->abs_id; 1137733b9277SNavdeep Parhar 1138fe2ebb76SJohn Baldwin rc = alloc_ofld_rxq(vi, ofld_rxq, intr_idx, i, oid); 1139733b9277SNavdeep Parhar if (rc != 0) 1140733b9277SNavdeep Parhar goto done; 1141733b9277SNavdeep Parhar j++; 1142733b9277SNavdeep Parhar } 1143298d969cSNavdeep Parhar } 1144298d969cSNavdeep Parhar #endif 1145733b9277SNavdeep Parhar 1146733b9277SNavdeep Parhar /* 1147733b9277SNavdeep Parhar * Now the tx queues. Only one pass needed. 1148733b9277SNavdeep Parhar */ 1149fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD, 1150733b9277SNavdeep Parhar NULL, "tx queues"); 1151733b9277SNavdeep Parhar j = 0; 1152fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 1153fe2ebb76SJohn Baldwin iqid = vi_intr_iq(vi, j)->cntxt_id; 115454e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%s txq%d", 1155fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 115690e7434aSNavdeep Parhar init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan, iqid, 1157733b9277SNavdeep Parhar name); 115854e4ee71SNavdeep Parhar 1159fe2ebb76SJohn Baldwin rc = alloc_txq(vi, txq, i, oid); 116054e4ee71SNavdeep Parhar if (rc != 0) 116154e4ee71SNavdeep Parhar goto done; 1162733b9277SNavdeep Parhar j++; 116354e4ee71SNavdeep Parhar } 116409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1165fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_txq", 1166733b9277SNavdeep Parhar CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections"); 1167fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 1168298d969cSNavdeep Parhar struct sysctl_oid *oid2; 1169733b9277SNavdeep Parhar 1170fe2ebb76SJohn Baldwin iqid = vi_intr_iq(vi, j)->cntxt_id; 1171733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_txq%d", 1172fe2ebb76SJohn Baldwin device_get_nameunit(vi->dev), i); 117390e7434aSNavdeep Parhar init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan, 1174733b9277SNavdeep Parhar iqid, name); 1175733b9277SNavdeep Parhar 1176733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", i); 1177fe2ebb76SJohn Baldwin oid2 = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO, 1178733b9277SNavdeep Parhar name, CTLFLAG_RD, NULL, "offload tx queue"); 1179733b9277SNavdeep Parhar 1180fe2ebb76SJohn Baldwin rc = alloc_wrq(sc, vi, ofld_txq, oid2); 1181298d969cSNavdeep Parhar if (rc != 0) 1182298d969cSNavdeep Parhar goto done; 1183298d969cSNavdeep Parhar j++; 1184298d969cSNavdeep Parhar } 1185298d969cSNavdeep Parhar #endif 1186733b9277SNavdeep Parhar 1187733b9277SNavdeep Parhar /* 1188733b9277SNavdeep Parhar * Finally, the control queue. 1189733b9277SNavdeep Parhar */ 11906af45170SJohn Baldwin if (!IS_MAIN_VI(vi) || sc->flags & IS_VF) 1191fe2ebb76SJohn Baldwin goto done; 1192fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD, 1193733b9277SNavdeep Parhar NULL, "ctrl queue"); 1194733b9277SNavdeep Parhar ctrlq = &sc->sge.ctrlq[pi->port_id]; 1195fe2ebb76SJohn Baldwin iqid = vi_intr_iq(vi, 0)->cntxt_id; 1196fe2ebb76SJohn Baldwin snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(vi->dev)); 119790e7434aSNavdeep Parhar init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, iqid, 119890e7434aSNavdeep Parhar name); 1199fe2ebb76SJohn Baldwin rc = alloc_wrq(sc, vi, ctrlq, oid); 1200733b9277SNavdeep Parhar 120154e4ee71SNavdeep Parhar done: 120254e4ee71SNavdeep Parhar if (rc) 1203fe2ebb76SJohn Baldwin t4_teardown_vi_queues(vi); 120454e4ee71SNavdeep Parhar 120554e4ee71SNavdeep Parhar return (rc); 120654e4ee71SNavdeep Parhar } 120754e4ee71SNavdeep Parhar 120854e4ee71SNavdeep Parhar /* 120954e4ee71SNavdeep Parhar * Idempotent 121054e4ee71SNavdeep Parhar */ 121154e4ee71SNavdeep Parhar int 1212fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi) 121354e4ee71SNavdeep Parhar { 121454e4ee71SNavdeep Parhar int i; 1215fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 1216733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 121754e4ee71SNavdeep Parhar struct sge_rxq *rxq; 121854e4ee71SNavdeep Parhar struct sge_txq *txq; 121909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1220733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 1221733b9277SNavdeep Parhar struct sge_wrq *ofld_txq; 1222733b9277SNavdeep Parhar #endif 1223298d969cSNavdeep Parhar #ifdef DEV_NETMAP 1224298d969cSNavdeep Parhar struct sge_nm_rxq *nm_rxq; 1225298d969cSNavdeep Parhar struct sge_nm_txq *nm_txq; 1226298d969cSNavdeep Parhar #endif 122754e4ee71SNavdeep Parhar 122854e4ee71SNavdeep Parhar /* Do this before freeing the queues */ 1229fe2ebb76SJohn Baldwin if (vi->flags & VI_SYSCTL_CTX) { 1230fe2ebb76SJohn Baldwin sysctl_ctx_free(&vi->ctx); 1231fe2ebb76SJohn Baldwin vi->flags &= ~VI_SYSCTL_CTX; 123254e4ee71SNavdeep Parhar } 123354e4ee71SNavdeep Parhar 1234fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP 123562291463SNavdeep Parhar if (vi->ifp->if_capabilities & IFCAP_NETMAP) { 1236fe2ebb76SJohn Baldwin for_each_nm_txq(vi, i, nm_txq) { 1237fe2ebb76SJohn Baldwin free_nm_txq(vi, nm_txq); 1238fe2ebb76SJohn Baldwin } 1239fe2ebb76SJohn Baldwin 1240fe2ebb76SJohn Baldwin for_each_nm_rxq(vi, i, nm_rxq) { 1241fe2ebb76SJohn Baldwin free_nm_rxq(vi, nm_rxq); 1242fe2ebb76SJohn Baldwin } 1243fe2ebb76SJohn Baldwin } 1244fe2ebb76SJohn Baldwin #endif 1245fe2ebb76SJohn Baldwin 1246733b9277SNavdeep Parhar /* 1247733b9277SNavdeep Parhar * Take down all the tx queues first, as they reference the rx queues 1248733b9277SNavdeep Parhar * (for egress updates, etc.). 1249733b9277SNavdeep Parhar */ 1250733b9277SNavdeep Parhar 12516af45170SJohn Baldwin if (IS_MAIN_VI(vi) && !(sc->flags & IS_VF)) 1252733b9277SNavdeep Parhar free_wrq(sc, &sc->sge.ctrlq[pi->port_id]); 1253733b9277SNavdeep Parhar 1254fe2ebb76SJohn Baldwin for_each_txq(vi, i, txq) { 1255fe2ebb76SJohn Baldwin free_txq(vi, txq); 125654e4ee71SNavdeep Parhar } 125709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1258fe2ebb76SJohn Baldwin for_each_ofld_txq(vi, i, ofld_txq) { 1259733b9277SNavdeep Parhar free_wrq(sc, ofld_txq); 1260733b9277SNavdeep Parhar } 1261733b9277SNavdeep Parhar #endif 1262733b9277SNavdeep Parhar 1263733b9277SNavdeep Parhar /* 1264733b9277SNavdeep Parhar * Then take down the rx queues that forward their interrupts, as they 1265733b9277SNavdeep Parhar * reference other rx queues. 1266733b9277SNavdeep Parhar */ 1267733b9277SNavdeep Parhar 1268fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 1269733b9277SNavdeep Parhar if ((rxq->iq.flags & IQ_INTR) == 0) 1270fe2ebb76SJohn Baldwin free_rxq(vi, rxq); 127154e4ee71SNavdeep Parhar } 127209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1273fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1274733b9277SNavdeep Parhar if ((ofld_rxq->iq.flags & IQ_INTR) == 0) 1275fe2ebb76SJohn Baldwin free_ofld_rxq(vi, ofld_rxq); 1276733b9277SNavdeep Parhar } 1277733b9277SNavdeep Parhar #endif 1278733b9277SNavdeep Parhar 1279733b9277SNavdeep Parhar /* 1280733b9277SNavdeep Parhar * Then take down the rx queues that take direct interrupts. 1281733b9277SNavdeep Parhar */ 1282733b9277SNavdeep Parhar 1283fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 1284733b9277SNavdeep Parhar if (rxq->iq.flags & IQ_INTR) 1285fe2ebb76SJohn Baldwin free_rxq(vi, rxq); 1286733b9277SNavdeep Parhar } 128709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1288fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 1289733b9277SNavdeep Parhar if (ofld_rxq->iq.flags & IQ_INTR) 1290fe2ebb76SJohn Baldwin free_ofld_rxq(vi, ofld_rxq); 1291733b9277SNavdeep Parhar } 1292733b9277SNavdeep Parhar #endif 1293733b9277SNavdeep Parhar 129454e4ee71SNavdeep Parhar return (0); 129554e4ee71SNavdeep Parhar } 129654e4ee71SNavdeep Parhar 1297733b9277SNavdeep Parhar /* 1298733b9277SNavdeep Parhar * Deals with errors and the firmware event queue. All data rx queues forward 1299733b9277SNavdeep Parhar * their interrupt to the firmware event queue. 1300733b9277SNavdeep Parhar */ 130154e4ee71SNavdeep Parhar void 130254e4ee71SNavdeep Parhar t4_intr_all(void *arg) 130354e4ee71SNavdeep Parhar { 130454e4ee71SNavdeep Parhar struct adapter *sc = arg; 1305733b9277SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 130654e4ee71SNavdeep Parhar 130754e4ee71SNavdeep Parhar t4_intr_err(arg); 1308733b9277SNavdeep Parhar if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) { 1309733b9277SNavdeep Parhar service_iq(fwq, 0); 1310733b9277SNavdeep Parhar atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE); 131154e4ee71SNavdeep Parhar } 131254e4ee71SNavdeep Parhar } 131354e4ee71SNavdeep Parhar 131454e4ee71SNavdeep Parhar /* Deals with error interrupts */ 131554e4ee71SNavdeep Parhar void 131654e4ee71SNavdeep Parhar t4_intr_err(void *arg) 131754e4ee71SNavdeep Parhar { 131854e4ee71SNavdeep Parhar struct adapter *sc = arg; 131954e4ee71SNavdeep Parhar 132054e4ee71SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0); 132154e4ee71SNavdeep Parhar t4_slow_intr_handler(sc); 132254e4ee71SNavdeep Parhar } 132354e4ee71SNavdeep Parhar 132454e4ee71SNavdeep Parhar void 132554e4ee71SNavdeep Parhar t4_intr_evt(void *arg) 132654e4ee71SNavdeep Parhar { 132754e4ee71SNavdeep Parhar struct sge_iq *iq = arg; 13282be67d29SNavdeep Parhar 1329733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 1330733b9277SNavdeep Parhar service_iq(iq, 0); 1331733b9277SNavdeep Parhar atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 13322be67d29SNavdeep Parhar } 13332be67d29SNavdeep Parhar } 13342be67d29SNavdeep Parhar 1335733b9277SNavdeep Parhar void 1336733b9277SNavdeep Parhar t4_intr(void *arg) 13372be67d29SNavdeep Parhar { 13382be67d29SNavdeep Parhar struct sge_iq *iq = arg; 1339733b9277SNavdeep Parhar 1340733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 1341733b9277SNavdeep Parhar service_iq(iq, 0); 1342733b9277SNavdeep Parhar atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 1343733b9277SNavdeep Parhar } 1344733b9277SNavdeep Parhar } 1345733b9277SNavdeep Parhar 134662291463SNavdeep Parhar void 134762291463SNavdeep Parhar t4_vi_intr(void *arg) 134862291463SNavdeep Parhar { 134962291463SNavdeep Parhar struct irq *irq = arg; 135062291463SNavdeep Parhar 135162291463SNavdeep Parhar #ifdef DEV_NETMAP 135262291463SNavdeep Parhar if (atomic_cmpset_int(&irq->nm_state, NM_ON, NM_BUSY)) { 135362291463SNavdeep Parhar t4_nm_intr(irq->nm_rxq); 135462291463SNavdeep Parhar atomic_cmpset_int(&irq->nm_state, NM_BUSY, NM_ON); 135562291463SNavdeep Parhar } 135662291463SNavdeep Parhar #endif 135762291463SNavdeep Parhar if (irq->rxq != NULL) 135862291463SNavdeep Parhar t4_intr(irq->rxq); 135962291463SNavdeep Parhar } 136062291463SNavdeep Parhar 1361733b9277SNavdeep Parhar /* 1362733b9277SNavdeep Parhar * Deals with anything and everything on the given ingress queue. 1363733b9277SNavdeep Parhar */ 1364733b9277SNavdeep Parhar static int 1365733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget) 1366733b9277SNavdeep Parhar { 1367733b9277SNavdeep Parhar struct sge_iq *q; 136809fe6320SNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); /* Use iff iq is part of rxq */ 13694d6db4e0SNavdeep Parhar struct sge_fl *fl; /* Use iff IQ_HAS_FL */ 137054e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 1371b2daa9a9SNavdeep Parhar struct iq_desc *d = &iq->desc[iq->cidx]; 13724d6db4e0SNavdeep Parhar int ndescs = 0, limit; 13734d6db4e0SNavdeep Parhar int rsp_type, refill; 1374733b9277SNavdeep Parhar uint32_t lq; 13754d6db4e0SNavdeep Parhar uint16_t fl_hw_cidx; 1376733b9277SNavdeep Parhar struct mbuf *m0; 1377733b9277SNavdeep Parhar STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql); 1378480e603cSNavdeep Parhar #if defined(INET) || defined(INET6) 1379480e603cSNavdeep Parhar const struct timeval lro_timeout = {0, sc->lro_timeout}; 1380480e603cSNavdeep Parhar #endif 1381733b9277SNavdeep Parhar 1382733b9277SNavdeep Parhar KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq)); 1383733b9277SNavdeep Parhar 13844d6db4e0SNavdeep Parhar limit = budget ? budget : iq->qsize / 16; 13854d6db4e0SNavdeep Parhar 13864d6db4e0SNavdeep Parhar if (iq->flags & IQ_HAS_FL) { 13874d6db4e0SNavdeep Parhar fl = &rxq->fl; 13884d6db4e0SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; /* stable snapshot */ 13894d6db4e0SNavdeep Parhar } else { 13904d6db4e0SNavdeep Parhar fl = NULL; 13914d6db4e0SNavdeep Parhar fl_hw_cidx = 0; /* to silence gcc warning */ 13924d6db4e0SNavdeep Parhar } 13934d6db4e0SNavdeep Parhar 1394733b9277SNavdeep Parhar /* 1395733b9277SNavdeep Parhar * We always come back and check the descriptor ring for new indirect 1396733b9277SNavdeep Parhar * interrupts and other responses after running a single handler. 1397733b9277SNavdeep Parhar */ 1398733b9277SNavdeep Parhar for (;;) { 1399b2daa9a9SNavdeep Parhar while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) { 140054e4ee71SNavdeep Parhar 140154e4ee71SNavdeep Parhar rmb(); 140254e4ee71SNavdeep Parhar 14034d6db4e0SNavdeep Parhar refill = 0; 1404733b9277SNavdeep Parhar m0 = NULL; 1405b2daa9a9SNavdeep Parhar rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen); 1406b2daa9a9SNavdeep Parhar lq = be32toh(d->rsp.pldbuflen_qid); 140754e4ee71SNavdeep Parhar 1408733b9277SNavdeep Parhar switch (rsp_type) { 1409733b9277SNavdeep Parhar case X_RSPD_TYPE_FLBUF: 141054e4ee71SNavdeep Parhar 1411733b9277SNavdeep Parhar KASSERT(iq->flags & IQ_HAS_FL, 1412733b9277SNavdeep Parhar ("%s: data for an iq (%p) with no freelist", 1413733b9277SNavdeep Parhar __func__, iq)); 1414733b9277SNavdeep Parhar 14154d6db4e0SNavdeep Parhar m0 = get_fl_payload(sc, fl, lq); 14161458bff9SNavdeep Parhar if (__predict_false(m0 == NULL)) 14171458bff9SNavdeep Parhar goto process_iql; 14184d6db4e0SNavdeep Parhar refill = IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 2; 1419733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 1420733b9277SNavdeep Parhar /* 1421733b9277SNavdeep Parhar * 60 bit timestamp for the payload is 1422733b9277SNavdeep Parhar * *(uint64_t *)m0->m_pktdat. Note that it is 1423733b9277SNavdeep Parhar * in the leading free-space in the mbuf. The 1424733b9277SNavdeep Parhar * kernel can clobber it during a pullup, 1425733b9277SNavdeep Parhar * m_copymdata, etc. You need to make sure that 1426733b9277SNavdeep Parhar * the mbuf reaches you unmolested if you care 1427733b9277SNavdeep Parhar * about the timestamp. 1428733b9277SNavdeep Parhar */ 1429733b9277SNavdeep Parhar *(uint64_t *)m0->m_pktdat = 1430733b9277SNavdeep Parhar be64toh(ctrl->u.last_flit) & 1431733b9277SNavdeep Parhar 0xfffffffffffffff; 1432733b9277SNavdeep Parhar #endif 1433733b9277SNavdeep Parhar 1434733b9277SNavdeep Parhar /* fall through */ 1435733b9277SNavdeep Parhar 1436733b9277SNavdeep Parhar case X_RSPD_TYPE_CPL: 1437b2daa9a9SNavdeep Parhar KASSERT(d->rss.opcode < NUM_CPL_CMDS, 1438733b9277SNavdeep Parhar ("%s: bad opcode %02x.", __func__, 1439b2daa9a9SNavdeep Parhar d->rss.opcode)); 1440671bf2b8SNavdeep Parhar t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0); 1441733b9277SNavdeep Parhar break; 1442733b9277SNavdeep Parhar 1443733b9277SNavdeep Parhar case X_RSPD_TYPE_INTR: 1444733b9277SNavdeep Parhar 1445733b9277SNavdeep Parhar /* 1446733b9277SNavdeep Parhar * Interrupts should be forwarded only to queues 1447733b9277SNavdeep Parhar * that are not forwarding their interrupts. 1448733b9277SNavdeep Parhar * This means service_iq can recurse but only 1 1449733b9277SNavdeep Parhar * level deep. 1450733b9277SNavdeep Parhar */ 1451733b9277SNavdeep Parhar KASSERT(budget == 0, 1452733b9277SNavdeep Parhar ("%s: budget %u, rsp_type %u", __func__, 1453733b9277SNavdeep Parhar budget, rsp_type)); 1454733b9277SNavdeep Parhar 145598005176SNavdeep Parhar /* 145698005176SNavdeep Parhar * There are 1K interrupt-capable queues (qids 0 145798005176SNavdeep Parhar * through 1023). A response type indicating a 145898005176SNavdeep Parhar * forwarded interrupt with a qid >= 1K is an 145998005176SNavdeep Parhar * iWARP async notification. 146098005176SNavdeep Parhar */ 146198005176SNavdeep Parhar if (lq >= 1024) { 1462671bf2b8SNavdeep Parhar t4_an_handler(iq, &d->rsp); 146398005176SNavdeep Parhar break; 146498005176SNavdeep Parhar } 146598005176SNavdeep Parhar 1466ec55567cSJohn Baldwin q = sc->sge.iqmap[lq - sc->sge.iq_start - 1467ec55567cSJohn Baldwin sc->sge.iq_base]; 1468733b9277SNavdeep Parhar if (atomic_cmpset_int(&q->state, IQS_IDLE, 1469733b9277SNavdeep Parhar IQS_BUSY)) { 14704d6db4e0SNavdeep Parhar if (service_iq(q, q->qsize / 16) == 0) { 1471733b9277SNavdeep Parhar atomic_cmpset_int(&q->state, 1472733b9277SNavdeep Parhar IQS_BUSY, IQS_IDLE); 1473733b9277SNavdeep Parhar } else { 1474733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, 1475733b9277SNavdeep Parhar link); 1476733b9277SNavdeep Parhar } 1477733b9277SNavdeep Parhar } 1478733b9277SNavdeep Parhar break; 1479733b9277SNavdeep Parhar 1480733b9277SNavdeep Parhar default: 148198005176SNavdeep Parhar KASSERT(0, 148298005176SNavdeep Parhar ("%s: illegal response type %d on iq %p", 148398005176SNavdeep Parhar __func__, rsp_type, iq)); 148498005176SNavdeep Parhar log(LOG_ERR, 148598005176SNavdeep Parhar "%s: illegal response type %d on iq %p", 148698005176SNavdeep Parhar device_get_nameunit(sc->dev), rsp_type, iq); 148709fe6320SNavdeep Parhar break; 148854e4ee71SNavdeep Parhar } 148956599263SNavdeep Parhar 1490b2daa9a9SNavdeep Parhar d++; 1491b2daa9a9SNavdeep Parhar if (__predict_false(++iq->cidx == iq->sidx)) { 1492b2daa9a9SNavdeep Parhar iq->cidx = 0; 1493b2daa9a9SNavdeep Parhar iq->gen ^= F_RSPD_GEN; 1494b2daa9a9SNavdeep Parhar d = &iq->desc[0]; 1495b2daa9a9SNavdeep Parhar } 1496b2daa9a9SNavdeep Parhar if (__predict_false(++ndescs == limit)) { 1497315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, 1498733b9277SNavdeep Parhar V_CIDXINC(ndescs) | 1499733b9277SNavdeep Parhar V_INGRESSQID(iq->cntxt_id) | 1500733b9277SNavdeep Parhar V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX))); 1501733b9277SNavdeep Parhar ndescs = 0; 1502733b9277SNavdeep Parhar 1503480e603cSNavdeep Parhar #if defined(INET) || defined(INET6) 1504480e603cSNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED && 1505480e603cSNavdeep Parhar sc->lro_timeout != 0) { 1506480e603cSNavdeep Parhar tcp_lro_flush_inactive(&rxq->lro, 1507480e603cSNavdeep Parhar &lro_timeout); 1508480e603cSNavdeep Parhar } 1509480e603cSNavdeep Parhar #endif 1510480e603cSNavdeep Parhar 1511861e42b2SNavdeep Parhar if (budget) { 15124d6db4e0SNavdeep Parhar if (iq->flags & IQ_HAS_FL) { 1513861e42b2SNavdeep Parhar FL_LOCK(fl); 1514861e42b2SNavdeep Parhar refill_fl(sc, fl, 32); 1515861e42b2SNavdeep Parhar FL_UNLOCK(fl); 1516861e42b2SNavdeep Parhar } 1517733b9277SNavdeep Parhar return (EINPROGRESS); 151854e4ee71SNavdeep Parhar } 1519733b9277SNavdeep Parhar } 15204d6db4e0SNavdeep Parhar if (refill) { 15214d6db4e0SNavdeep Parhar FL_LOCK(fl); 15224d6db4e0SNavdeep Parhar refill_fl(sc, fl, 32); 15234d6db4e0SNavdeep Parhar FL_UNLOCK(fl); 15244d6db4e0SNavdeep Parhar fl_hw_cidx = fl->hw_cidx; 15254d6db4e0SNavdeep Parhar } 1526861e42b2SNavdeep Parhar } 1527733b9277SNavdeep Parhar 15281458bff9SNavdeep Parhar process_iql: 1529733b9277SNavdeep Parhar if (STAILQ_EMPTY(&iql)) 1530733b9277SNavdeep Parhar break; 1531733b9277SNavdeep Parhar 1532733b9277SNavdeep Parhar /* 1533733b9277SNavdeep Parhar * Process the head only, and send it to the back of the list if 1534733b9277SNavdeep Parhar * it's still not done. 1535733b9277SNavdeep Parhar */ 1536733b9277SNavdeep Parhar q = STAILQ_FIRST(&iql); 1537733b9277SNavdeep Parhar STAILQ_REMOVE_HEAD(&iql, link); 1538733b9277SNavdeep Parhar if (service_iq(q, q->qsize / 8) == 0) 1539733b9277SNavdeep Parhar atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE); 1540733b9277SNavdeep Parhar else 1541733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, link); 1542733b9277SNavdeep Parhar } 1543733b9277SNavdeep Parhar 1544a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1545733b9277SNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED) { 1546733b9277SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1547733b9277SNavdeep Parhar 15486dd38b87SSepherosa Ziehau tcp_lro_flush_all(lro); 1549733b9277SNavdeep Parhar } 1550733b9277SNavdeep Parhar #endif 1551733b9277SNavdeep Parhar 1552315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) | 1553733b9277SNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params)); 1554733b9277SNavdeep Parhar 1555733b9277SNavdeep Parhar if (iq->flags & IQ_HAS_FL) { 1556733b9277SNavdeep Parhar int starved; 1557733b9277SNavdeep Parhar 1558733b9277SNavdeep Parhar FL_LOCK(fl); 155938035ed6SNavdeep Parhar starved = refill_fl(sc, fl, 64); 1560733b9277SNavdeep Parhar FL_UNLOCK(fl); 1561733b9277SNavdeep Parhar if (__predict_false(starved != 0)) 1562733b9277SNavdeep Parhar add_fl_to_sfl(sc, fl); 1563733b9277SNavdeep Parhar } 1564733b9277SNavdeep Parhar 1565733b9277SNavdeep Parhar return (0); 1566733b9277SNavdeep Parhar } 1567733b9277SNavdeep Parhar 156838035ed6SNavdeep Parhar static inline int 156938035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll) 15701458bff9SNavdeep Parhar { 157138035ed6SNavdeep Parhar int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0; 15721458bff9SNavdeep Parhar 157338035ed6SNavdeep Parhar if (rc) 157438035ed6SNavdeep Parhar MPASS(cll->region3 >= CL_METADATA_SIZE); 157538035ed6SNavdeep Parhar 157638035ed6SNavdeep Parhar return (rc); 15771458bff9SNavdeep Parhar } 15781458bff9SNavdeep Parhar 157938035ed6SNavdeep Parhar static inline struct cluster_metadata * 158038035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll, 158138035ed6SNavdeep Parhar caddr_t cl) 15821458bff9SNavdeep Parhar { 15831458bff9SNavdeep Parhar 158438035ed6SNavdeep Parhar if (cl_has_metadata(fl, cll)) { 158538035ed6SNavdeep Parhar struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx]; 15861458bff9SNavdeep Parhar 158738035ed6SNavdeep Parhar return ((struct cluster_metadata *)(cl + swz->size) - 1); 15881458bff9SNavdeep Parhar } 158938035ed6SNavdeep Parhar return (NULL); 15901458bff9SNavdeep Parhar } 15911458bff9SNavdeep Parhar 159215c28f87SGleb Smirnoff static void 15931458bff9SNavdeep Parhar rxb_free(struct mbuf *m, void *arg1, void *arg2) 15941458bff9SNavdeep Parhar { 15951458bff9SNavdeep Parhar uma_zone_t zone = arg1; 15961458bff9SNavdeep Parhar caddr_t cl = arg2; 15971458bff9SNavdeep Parhar 15981458bff9SNavdeep Parhar uma_zfree(zone, cl); 159982eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 16001458bff9SNavdeep Parhar } 16011458bff9SNavdeep Parhar 160238035ed6SNavdeep Parhar /* 160338035ed6SNavdeep Parhar * The mbuf returned by this function could be allocated from zone_mbuf or 160438035ed6SNavdeep Parhar * constructed in spare room in the cluster. 160538035ed6SNavdeep Parhar * 160638035ed6SNavdeep Parhar * The mbuf carries the payload in one of these ways 160738035ed6SNavdeep Parhar * a) frame inside the mbuf (mbuf from zone_mbuf) 160838035ed6SNavdeep Parhar * b) m_cljset (for clusters without metadata) zone_mbuf 160938035ed6SNavdeep Parhar * c) m_extaddref (cluster with metadata) inline mbuf 161038035ed6SNavdeep Parhar * d) m_extaddref (cluster with metadata) zone_mbuf 161138035ed6SNavdeep Parhar */ 16121458bff9SNavdeep Parhar static struct mbuf * 1613b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset, 1614b741402cSNavdeep Parhar int remaining) 161538035ed6SNavdeep Parhar { 161638035ed6SNavdeep Parhar struct mbuf *m; 161738035ed6SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 161838035ed6SNavdeep Parhar struct cluster_layout *cll = &sd->cll; 161938035ed6SNavdeep Parhar struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx]; 162038035ed6SNavdeep Parhar struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx]; 162138035ed6SNavdeep Parhar struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl); 1622b741402cSNavdeep Parhar int len, blen; 162338035ed6SNavdeep Parhar caddr_t payload; 162438035ed6SNavdeep Parhar 1625b741402cSNavdeep Parhar blen = hwb->size - fl->rx_offset; /* max possible in this buf */ 1626b741402cSNavdeep Parhar len = min(remaining, blen); 162738035ed6SNavdeep Parhar payload = sd->cl + cll->region1 + fl->rx_offset; 1628e3207e19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 1629b741402cSNavdeep Parhar const u_int l = fr_offset + len; 1630b741402cSNavdeep Parhar const u_int pad = roundup2(l, fl->buf_boundary) - l; 1631b741402cSNavdeep Parhar 1632b741402cSNavdeep Parhar if (fl->rx_offset + len + pad < hwb->size) 1633b741402cSNavdeep Parhar blen = len + pad; 1634b741402cSNavdeep Parhar MPASS(fl->rx_offset + blen <= hwb->size); 1635e3207e19SNavdeep Parhar } else { 1636e3207e19SNavdeep Parhar MPASS(fl->rx_offset == 0); /* not packing */ 1637e3207e19SNavdeep Parhar } 163838035ed6SNavdeep Parhar 1639b741402cSNavdeep Parhar 164038035ed6SNavdeep Parhar if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) { 164138035ed6SNavdeep Parhar 164238035ed6SNavdeep Parhar /* 164338035ed6SNavdeep Parhar * Copy payload into a freshly allocated mbuf. 164438035ed6SNavdeep Parhar */ 164538035ed6SNavdeep Parhar 1646b741402cSNavdeep Parhar m = fr_offset == 0 ? 164738035ed6SNavdeep Parhar m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA); 164838035ed6SNavdeep Parhar if (m == NULL) 164938035ed6SNavdeep Parhar return (NULL); 165038035ed6SNavdeep Parhar fl->mbuf_allocated++; 165138035ed6SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 165238035ed6SNavdeep Parhar /* Leave room for a timestamp */ 165338035ed6SNavdeep Parhar m->m_data += 8; 165438035ed6SNavdeep Parhar #endif 165538035ed6SNavdeep Parhar /* copy data to mbuf */ 165638035ed6SNavdeep Parhar bcopy(payload, mtod(m, caddr_t), len); 165738035ed6SNavdeep Parhar 1658c3fb7725SNavdeep Parhar } else if (sd->nmbuf * MSIZE < cll->region1) { 165938035ed6SNavdeep Parhar 166038035ed6SNavdeep Parhar /* 166138035ed6SNavdeep Parhar * There's spare room in the cluster for an mbuf. Create one 1662ccc69b2fSNavdeep Parhar * and associate it with the payload that's in the cluster. 166338035ed6SNavdeep Parhar */ 166438035ed6SNavdeep Parhar 166538035ed6SNavdeep Parhar MPASS(clm != NULL); 1666c3fb7725SNavdeep Parhar m = (struct mbuf *)(sd->cl + sd->nmbuf * MSIZE); 166738035ed6SNavdeep Parhar /* No bzero required */ 1668b4b12e52SGleb Smirnoff if (m_init(m, M_NOWAIT, MT_DATA, 1669b741402cSNavdeep Parhar fr_offset == 0 ? M_PKTHDR | M_NOFREE : M_NOFREE)) 167038035ed6SNavdeep Parhar return (NULL); 167138035ed6SNavdeep Parhar fl->mbuf_inlined++; 1672b741402cSNavdeep Parhar m_extaddref(m, payload, blen, &clm->refcount, rxb_free, 167338035ed6SNavdeep Parhar swz->zone, sd->cl); 167482eff304SNavdeep Parhar if (sd->nmbuf++ == 0) 167582eff304SNavdeep Parhar counter_u64_add(extfree_refs, 1); 167638035ed6SNavdeep Parhar 167738035ed6SNavdeep Parhar } else { 167838035ed6SNavdeep Parhar 167938035ed6SNavdeep Parhar /* 168038035ed6SNavdeep Parhar * Grab an mbuf from zone_mbuf and associate it with the 168138035ed6SNavdeep Parhar * payload in the cluster. 168238035ed6SNavdeep Parhar */ 168338035ed6SNavdeep Parhar 1684b741402cSNavdeep Parhar m = fr_offset == 0 ? 168538035ed6SNavdeep Parhar m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA); 168638035ed6SNavdeep Parhar if (m == NULL) 168738035ed6SNavdeep Parhar return (NULL); 168838035ed6SNavdeep Parhar fl->mbuf_allocated++; 1689ccc69b2fSNavdeep Parhar if (clm != NULL) { 1690b741402cSNavdeep Parhar m_extaddref(m, payload, blen, &clm->refcount, 169138035ed6SNavdeep Parhar rxb_free, swz->zone, sd->cl); 169282eff304SNavdeep Parhar if (sd->nmbuf++ == 0) 169382eff304SNavdeep Parhar counter_u64_add(extfree_refs, 1); 1694ccc69b2fSNavdeep Parhar } else { 169538035ed6SNavdeep Parhar m_cljset(m, sd->cl, swz->type); 169638035ed6SNavdeep Parhar sd->cl = NULL; /* consumed, not a recycle candidate */ 169738035ed6SNavdeep Parhar } 169838035ed6SNavdeep Parhar } 1699b741402cSNavdeep Parhar if (fr_offset == 0) 1700b741402cSNavdeep Parhar m->m_pkthdr.len = remaining; 170138035ed6SNavdeep Parhar m->m_len = len; 170238035ed6SNavdeep Parhar 170338035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 1704b741402cSNavdeep Parhar fl->rx_offset += blen; 170538035ed6SNavdeep Parhar MPASS(fl->rx_offset <= hwb->size); 170638035ed6SNavdeep Parhar if (fl->rx_offset < hwb->size) 170738035ed6SNavdeep Parhar return (m); /* without advancing the cidx */ 170838035ed6SNavdeep Parhar } 170938035ed6SNavdeep Parhar 17104d6db4e0SNavdeep Parhar if (__predict_false(++fl->cidx % 8 == 0)) { 17114d6db4e0SNavdeep Parhar uint16_t cidx = fl->cidx / 8; 17124d6db4e0SNavdeep Parhar 17134d6db4e0SNavdeep Parhar if (__predict_false(cidx == fl->sidx)) 17144d6db4e0SNavdeep Parhar fl->cidx = cidx = 0; 17154d6db4e0SNavdeep Parhar fl->hw_cidx = cidx; 17164d6db4e0SNavdeep Parhar } 171738035ed6SNavdeep Parhar fl->rx_offset = 0; 171838035ed6SNavdeep Parhar 171938035ed6SNavdeep Parhar return (m); 172038035ed6SNavdeep Parhar } 172138035ed6SNavdeep Parhar 172238035ed6SNavdeep Parhar static struct mbuf * 17234d6db4e0SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf) 17241458bff9SNavdeep Parhar { 172538035ed6SNavdeep Parhar struct mbuf *m0, *m, **pnext; 1726b741402cSNavdeep Parhar u_int remaining; 1727b741402cSNavdeep Parhar const u_int total = G_RSPD_LEN(len_newbuf); 17281458bff9SNavdeep Parhar 17294d6db4e0SNavdeep Parhar if (__predict_false(fl->flags & FL_BUF_RESUME)) { 1730368541baSNavdeep Parhar M_ASSERTPKTHDR(fl->m0); 1731b741402cSNavdeep Parhar MPASS(fl->m0->m_pkthdr.len == total); 1732b741402cSNavdeep Parhar MPASS(fl->remaining < total); 17331458bff9SNavdeep Parhar 173438035ed6SNavdeep Parhar m0 = fl->m0; 173538035ed6SNavdeep Parhar pnext = fl->pnext; 1736b741402cSNavdeep Parhar remaining = fl->remaining; 17374d6db4e0SNavdeep Parhar fl->flags &= ~FL_BUF_RESUME; 173838035ed6SNavdeep Parhar goto get_segment; 17391458bff9SNavdeep Parhar } 17401458bff9SNavdeep Parhar 174138035ed6SNavdeep Parhar if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) { 17421458bff9SNavdeep Parhar fl->rx_offset = 0; 17434d6db4e0SNavdeep Parhar if (__predict_false(++fl->cidx % 8 == 0)) { 17444d6db4e0SNavdeep Parhar uint16_t cidx = fl->cidx / 8; 17454d6db4e0SNavdeep Parhar 17464d6db4e0SNavdeep Parhar if (__predict_false(cidx == fl->sidx)) 17474d6db4e0SNavdeep Parhar fl->cidx = cidx = 0; 17484d6db4e0SNavdeep Parhar fl->hw_cidx = cidx; 17494d6db4e0SNavdeep Parhar } 17501458bff9SNavdeep Parhar } 17511458bff9SNavdeep Parhar 17521458bff9SNavdeep Parhar /* 175338035ed6SNavdeep Parhar * Payload starts at rx_offset in the current hw buffer. Its length is 175438035ed6SNavdeep Parhar * 'len' and it may span multiple hw buffers. 17551458bff9SNavdeep Parhar */ 17561458bff9SNavdeep Parhar 1757b741402cSNavdeep Parhar m0 = get_scatter_segment(sc, fl, 0, total); 1758368541baSNavdeep Parhar if (m0 == NULL) 17594d6db4e0SNavdeep Parhar return (NULL); 1760b741402cSNavdeep Parhar remaining = total - m0->m_len; 176138035ed6SNavdeep Parhar pnext = &m0->m_next; 1762b741402cSNavdeep Parhar while (remaining > 0) { 176338035ed6SNavdeep Parhar get_segment: 176438035ed6SNavdeep Parhar MPASS(fl->rx_offset == 0); 1765b741402cSNavdeep Parhar m = get_scatter_segment(sc, fl, total - remaining, remaining); 17664d6db4e0SNavdeep Parhar if (__predict_false(m == NULL)) { 176738035ed6SNavdeep Parhar fl->m0 = m0; 176838035ed6SNavdeep Parhar fl->pnext = pnext; 1769b741402cSNavdeep Parhar fl->remaining = remaining; 17704d6db4e0SNavdeep Parhar fl->flags |= FL_BUF_RESUME; 17714d6db4e0SNavdeep Parhar return (NULL); 17721458bff9SNavdeep Parhar } 177338035ed6SNavdeep Parhar *pnext = m; 177438035ed6SNavdeep Parhar pnext = &m->m_next; 1775b741402cSNavdeep Parhar remaining -= m->m_len; 1776733b9277SNavdeep Parhar } 177738035ed6SNavdeep Parhar *pnext = NULL; 17784d6db4e0SNavdeep Parhar 1779dbbf46c4SNavdeep Parhar M_ASSERTPKTHDR(m0); 1780733b9277SNavdeep Parhar return (m0); 1781733b9277SNavdeep Parhar } 1782733b9277SNavdeep Parhar 1783733b9277SNavdeep Parhar static int 1784733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0) 1785733b9277SNavdeep Parhar { 17863c51d154SNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); 1787733b9277SNavdeep Parhar struct ifnet *ifp = rxq->ifp; 178890e7434aSNavdeep Parhar struct adapter *sc = iq->adapter; 1789733b9277SNavdeep Parhar const struct cpl_rx_pkt *cpl = (const void *)(rss + 1); 1790a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1791733b9277SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1792733b9277SNavdeep Parhar #endif 179370ca6229SNavdeep Parhar static const int sw_hashtype[4][2] = { 179470ca6229SNavdeep Parhar {M_HASHTYPE_NONE, M_HASHTYPE_NONE}, 179570ca6229SNavdeep Parhar {M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6}, 179670ca6229SNavdeep Parhar {M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6}, 179770ca6229SNavdeep Parhar {M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6}, 179870ca6229SNavdeep Parhar }; 1799733b9277SNavdeep Parhar 1800733b9277SNavdeep Parhar KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__, 1801733b9277SNavdeep Parhar rss->opcode)); 1802733b9277SNavdeep Parhar 180390e7434aSNavdeep Parhar m0->m_pkthdr.len -= sc->params.sge.fl_pktshift; 180490e7434aSNavdeep Parhar m0->m_len -= sc->params.sge.fl_pktshift; 180590e7434aSNavdeep Parhar m0->m_data += sc->params.sge.fl_pktshift; 180654e4ee71SNavdeep Parhar 180754e4ee71SNavdeep Parhar m0->m_pkthdr.rcvif = ifp; 180870ca6229SNavdeep Parhar M_HASHTYPE_SET(m0, sw_hashtype[rss->hash_type][rss->ipv6]); 1809273ef991SNavdeep Parhar m0->m_pkthdr.flowid = be32toh(rss->hash_val); 181054e4ee71SNavdeep Parhar 18111de8c69dSNavdeep Parhar if (cpl->csum_calc && !(cpl->err_vec & sc->params.tp.err_vec_mask)) { 18129600bf00SNavdeep Parhar if (ifp->if_capenable & IFCAP_RXCSUM && 18139600bf00SNavdeep Parhar cpl->l2info & htobe32(F_RXF_IP)) { 1814932b1a5fSNavdeep Parhar m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED | 181554e4ee71SNavdeep Parhar CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR); 18169600bf00SNavdeep Parhar rxq->rxcsum++; 18179600bf00SNavdeep Parhar } else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 && 18189600bf00SNavdeep Parhar cpl->l2info & htobe32(F_RXF_IP6)) { 1819932b1a5fSNavdeep Parhar m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 | 18209600bf00SNavdeep Parhar CSUM_PSEUDO_HDR); 18219600bf00SNavdeep Parhar rxq->rxcsum++; 18229600bf00SNavdeep Parhar } 18239600bf00SNavdeep Parhar 18249600bf00SNavdeep Parhar if (__predict_false(cpl->ip_frag)) 182554e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = be16toh(cpl->csum); 182654e4ee71SNavdeep Parhar else 182754e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = 0xffff; 182854e4ee71SNavdeep Parhar } 182954e4ee71SNavdeep Parhar 183054e4ee71SNavdeep Parhar if (cpl->vlan_ex) { 183154e4ee71SNavdeep Parhar m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan); 183254e4ee71SNavdeep Parhar m0->m_flags |= M_VLANTAG; 183354e4ee71SNavdeep Parhar rxq->vlan_extraction++; 183454e4ee71SNavdeep Parhar } 183554e4ee71SNavdeep Parhar 1836a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 18379e7cb06cSNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED && 183854e4ee71SNavdeep Parhar tcp_lro_rx(lro, m0, 0) == 0) { 183954e4ee71SNavdeep Parhar /* queued for LRO */ 184054e4ee71SNavdeep Parhar } else 184154e4ee71SNavdeep Parhar #endif 18427d29df59SNavdeep Parhar ifp->if_input(ifp, m0); 184354e4ee71SNavdeep Parhar 1844733b9277SNavdeep Parhar return (0); 184554e4ee71SNavdeep Parhar } 184654e4ee71SNavdeep Parhar 1847733b9277SNavdeep Parhar /* 18487951040fSNavdeep Parhar * Must drain the wrq or make sure that someone else will. 18497951040fSNavdeep Parhar */ 18507951040fSNavdeep Parhar static void 18517951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n) 18527951040fSNavdeep Parhar { 18537951040fSNavdeep Parhar struct sge_wrq *wrq = arg; 18547951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 18557951040fSNavdeep Parhar 18567951040fSNavdeep Parhar EQ_LOCK(eq); 18577951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 18587951040fSNavdeep Parhar drain_wrq_wr_list(wrq->adapter, wrq); 18597951040fSNavdeep Parhar EQ_UNLOCK(eq); 18607951040fSNavdeep Parhar } 18617951040fSNavdeep Parhar 18627951040fSNavdeep Parhar static void 18637951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq) 18647951040fSNavdeep Parhar { 18657951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 18667951040fSNavdeep Parhar u_int available, dbdiff; /* # of hardware descriptors */ 18677951040fSNavdeep Parhar u_int n; 18687951040fSNavdeep Parhar struct wrqe *wr; 18697951040fSNavdeep Parhar struct fw_eth_tx_pkt_wr *dst; /* any fw WR struct will do */ 18707951040fSNavdeep Parhar 18717951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 18727951040fSNavdeep Parhar MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs)); 18737951040fSNavdeep Parhar wr = STAILQ_FIRST(&wrq->wr_list); 18747951040fSNavdeep Parhar MPASS(wr != NULL); /* Must be called with something useful to do */ 1875cda2ab0eSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 1876cda2ab0eSNavdeep Parhar dbdiff = 0; 18777951040fSNavdeep Parhar 18787951040fSNavdeep Parhar do { 18797951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 18807951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 18817951040fSNavdeep Parhar available = eq->sidx - 1; 18827951040fSNavdeep Parhar else 18837951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 18847951040fSNavdeep Parhar 18857951040fSNavdeep Parhar MPASS(wr->wrq == wrq); 18867951040fSNavdeep Parhar n = howmany(wr->wr_len, EQ_ESIZE); 18877951040fSNavdeep Parhar if (available < n) 1888cda2ab0eSNavdeep Parhar break; 18897951040fSNavdeep Parhar 18907951040fSNavdeep Parhar dst = (void *)&eq->desc[eq->pidx]; 18917951040fSNavdeep Parhar if (__predict_true(eq->sidx - eq->pidx > n)) { 18927951040fSNavdeep Parhar /* Won't wrap, won't end exactly at the status page. */ 18937951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, wr->wr_len); 18947951040fSNavdeep Parhar eq->pidx += n; 18957951040fSNavdeep Parhar } else { 18967951040fSNavdeep Parhar int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE; 18977951040fSNavdeep Parhar 18987951040fSNavdeep Parhar bcopy(&wr->wr[0], dst, first_portion); 18997951040fSNavdeep Parhar if (wr->wr_len > first_portion) { 19007951040fSNavdeep Parhar bcopy(&wr->wr[first_portion], &eq->desc[0], 19017951040fSNavdeep Parhar wr->wr_len - first_portion); 19027951040fSNavdeep Parhar } 19037951040fSNavdeep Parhar eq->pidx = n - (eq->sidx - eq->pidx); 19047951040fSNavdeep Parhar } 19050459a175SNavdeep Parhar wrq->tx_wrs_copied++; 19067951040fSNavdeep Parhar 19077951040fSNavdeep Parhar if (available < eq->sidx / 4 && 19087951040fSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 19097951040fSNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 19107951040fSNavdeep Parhar F_FW_WR_EQUEQ); 19117951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 19127951040fSNavdeep Parhar } else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) { 19137951040fSNavdeep Parhar dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ); 19147951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 19157951040fSNavdeep Parhar } 19167951040fSNavdeep Parhar 19177951040fSNavdeep Parhar dbdiff += n; 19187951040fSNavdeep Parhar if (dbdiff >= 16) { 19197951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 19207951040fSNavdeep Parhar dbdiff = 0; 19217951040fSNavdeep Parhar } 19227951040fSNavdeep Parhar 19237951040fSNavdeep Parhar STAILQ_REMOVE_HEAD(&wrq->wr_list, link); 19247951040fSNavdeep Parhar free_wrqe(wr); 19257951040fSNavdeep Parhar MPASS(wrq->nwr_pending > 0); 19267951040fSNavdeep Parhar wrq->nwr_pending--; 19277951040fSNavdeep Parhar MPASS(wrq->ndesc_needed >= n); 19287951040fSNavdeep Parhar wrq->ndesc_needed -= n; 19297951040fSNavdeep Parhar } while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL); 19307951040fSNavdeep Parhar 19317951040fSNavdeep Parhar if (dbdiff) 19327951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 19337951040fSNavdeep Parhar } 19347951040fSNavdeep Parhar 19357951040fSNavdeep Parhar /* 1936733b9277SNavdeep Parhar * Doesn't fail. Holds on to work requests it can't send right away. 1937733b9277SNavdeep Parhar */ 193809fe6320SNavdeep Parhar void 193909fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr) 1940733b9277SNavdeep Parhar { 1941733b9277SNavdeep Parhar #ifdef INVARIANTS 19427951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 1943733b9277SNavdeep Parhar #endif 1944733b9277SNavdeep Parhar 19457951040fSNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 19467951040fSNavdeep Parhar MPASS(wr != NULL); 19477951040fSNavdeep Parhar MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN); 19487951040fSNavdeep Parhar MPASS((wr->wr_len & 0x7) == 0); 1949733b9277SNavdeep Parhar 19507951040fSNavdeep Parhar STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link); 19517951040fSNavdeep Parhar wrq->nwr_pending++; 19527951040fSNavdeep Parhar wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE); 1953733b9277SNavdeep Parhar 19547951040fSNavdeep Parhar if (!TAILQ_EMPTY(&wrq->incomplete_wrs)) 19557951040fSNavdeep Parhar return; /* commit_wrq_wr will drain wr_list as well. */ 1956733b9277SNavdeep Parhar 19577951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 1958733b9277SNavdeep Parhar 19597951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 19607951040fSNavdeep Parhar MPASS(eq->pidx == eq->dbidx); 196154e4ee71SNavdeep Parhar } 196254e4ee71SNavdeep Parhar 196354e4ee71SNavdeep Parhar void 196454e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp) 196554e4ee71SNavdeep Parhar { 1966fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 1967fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 196854e4ee71SNavdeep Parhar struct sge_rxq *rxq; 19696eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 19706eb3180fSNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 19716eb3180fSNavdeep Parhar #endif 197254e4ee71SNavdeep Parhar struct sge_fl *fl; 197338035ed6SNavdeep Parhar int i, maxp, mtu = ifp->if_mtu; 197454e4ee71SNavdeep Parhar 197538035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 0); 1976fe2ebb76SJohn Baldwin for_each_rxq(vi, i, rxq) { 197754e4ee71SNavdeep Parhar fl = &rxq->fl; 197854e4ee71SNavdeep Parhar 197954e4ee71SNavdeep Parhar FL_LOCK(fl); 198038035ed6SNavdeep Parhar find_best_refill_source(sc, fl, maxp); 198154e4ee71SNavdeep Parhar FL_UNLOCK(fl); 198254e4ee71SNavdeep Parhar } 19836eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 198438035ed6SNavdeep Parhar maxp = mtu_to_max_payload(sc, mtu, 1); 1985fe2ebb76SJohn Baldwin for_each_ofld_rxq(vi, i, ofld_rxq) { 19866eb3180fSNavdeep Parhar fl = &ofld_rxq->fl; 19876eb3180fSNavdeep Parhar 19886eb3180fSNavdeep Parhar FL_LOCK(fl); 198938035ed6SNavdeep Parhar find_best_refill_source(sc, fl, maxp); 19906eb3180fSNavdeep Parhar FL_UNLOCK(fl); 19916eb3180fSNavdeep Parhar } 19926eb3180fSNavdeep Parhar #endif 199354e4ee71SNavdeep Parhar } 199454e4ee71SNavdeep Parhar 19957951040fSNavdeep Parhar static inline int 19967951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m) 1997733b9277SNavdeep Parhar { 19980835ddc7SNavdeep Parhar 19997951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20007951040fSNavdeep Parhar KASSERT(m->m_pkthdr.l5hlen > 0, 20017951040fSNavdeep Parhar ("%s: mbuf %p missing information on # of segments.", __func__, m)); 20027951040fSNavdeep Parhar 20037951040fSNavdeep Parhar return (m->m_pkthdr.l5hlen); 20047951040fSNavdeep Parhar } 20057951040fSNavdeep Parhar 20067951040fSNavdeep Parhar static inline void 20077951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs) 20087951040fSNavdeep Parhar { 20097951040fSNavdeep Parhar 20107951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20117951040fSNavdeep Parhar m->m_pkthdr.l5hlen = nsegs; 20127951040fSNavdeep Parhar } 20137951040fSNavdeep Parhar 20147951040fSNavdeep Parhar static inline int 20157951040fSNavdeep Parhar mbuf_len16(struct mbuf *m) 20167951040fSNavdeep Parhar { 20177951040fSNavdeep Parhar int n; 20187951040fSNavdeep Parhar 20197951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20207951040fSNavdeep Parhar n = m->m_pkthdr.PH_loc.eight[0]; 20217951040fSNavdeep Parhar MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16); 20227951040fSNavdeep Parhar 20237951040fSNavdeep Parhar return (n); 20247951040fSNavdeep Parhar } 20257951040fSNavdeep Parhar 20267951040fSNavdeep Parhar static inline void 20277951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16) 20287951040fSNavdeep Parhar { 20297951040fSNavdeep Parhar 20307951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20317951040fSNavdeep Parhar m->m_pkthdr.PH_loc.eight[0] = len16; 20327951040fSNavdeep Parhar } 20337951040fSNavdeep Parhar 20347951040fSNavdeep Parhar static inline int 20357951040fSNavdeep Parhar needs_tso(struct mbuf *m) 20367951040fSNavdeep Parhar { 20377951040fSNavdeep Parhar 20387951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20397951040fSNavdeep Parhar 20407951040fSNavdeep Parhar if (m->m_pkthdr.csum_flags & CSUM_TSO) { 20417951040fSNavdeep Parhar KASSERT(m->m_pkthdr.tso_segsz > 0, 20427951040fSNavdeep Parhar ("%s: TSO requested in mbuf %p but MSS not provided", 20437951040fSNavdeep Parhar __func__, m)); 20447951040fSNavdeep Parhar return (1); 20457951040fSNavdeep Parhar } 20467951040fSNavdeep Parhar 20477951040fSNavdeep Parhar return (0); 20487951040fSNavdeep Parhar } 20497951040fSNavdeep Parhar 20507951040fSNavdeep Parhar static inline int 20517951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m) 20527951040fSNavdeep Parhar { 20537951040fSNavdeep Parhar 20547951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20557951040fSNavdeep Parhar 20567951040fSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO)) 20577951040fSNavdeep Parhar return (1); 20587951040fSNavdeep Parhar return (0); 20597951040fSNavdeep Parhar } 20607951040fSNavdeep Parhar 20617951040fSNavdeep Parhar static inline int 20627951040fSNavdeep Parhar needs_l4_csum(struct mbuf *m) 20637951040fSNavdeep Parhar { 20647951040fSNavdeep Parhar 20657951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20667951040fSNavdeep Parhar 20677951040fSNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 | 20687951040fSNavdeep Parhar CSUM_TCP_IPV6 | CSUM_TSO)) 20697951040fSNavdeep Parhar return (1); 20707951040fSNavdeep Parhar return (0); 20717951040fSNavdeep Parhar } 20727951040fSNavdeep Parhar 20737951040fSNavdeep Parhar static inline int 20747951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m) 20757951040fSNavdeep Parhar { 20767951040fSNavdeep Parhar 20777951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 20787951040fSNavdeep Parhar 20797951040fSNavdeep Parhar if (m->m_flags & M_VLANTAG) { 20807951040fSNavdeep Parhar KASSERT(m->m_pkthdr.ether_vtag != 0, 20817951040fSNavdeep Parhar ("%s: HWVLAN requested in mbuf %p but tag not provided", 20827951040fSNavdeep Parhar __func__, m)); 20837951040fSNavdeep Parhar return (1); 20847951040fSNavdeep Parhar } 20857951040fSNavdeep Parhar return (0); 20867951040fSNavdeep Parhar } 20877951040fSNavdeep Parhar 20887951040fSNavdeep Parhar static void * 20897951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len) 20907951040fSNavdeep Parhar { 20917951040fSNavdeep Parhar struct mbuf *m = *pm; 20927951040fSNavdeep Parhar int offset = *poffset; 20937951040fSNavdeep Parhar uintptr_t p = 0; 20947951040fSNavdeep Parhar 20957951040fSNavdeep Parhar MPASS(len > 0); 20967951040fSNavdeep Parhar 2097e06ab612SJohn Baldwin for (;;) { 20987951040fSNavdeep Parhar if (offset + len < m->m_len) { 20997951040fSNavdeep Parhar offset += len; 21007951040fSNavdeep Parhar p = mtod(m, uintptr_t) + offset; 21017951040fSNavdeep Parhar break; 21027951040fSNavdeep Parhar } 21037951040fSNavdeep Parhar len -= m->m_len - offset; 21047951040fSNavdeep Parhar m = m->m_next; 21057951040fSNavdeep Parhar offset = 0; 21067951040fSNavdeep Parhar MPASS(m != NULL); 21077951040fSNavdeep Parhar } 21087951040fSNavdeep Parhar *poffset = offset; 21097951040fSNavdeep Parhar *pm = m; 21107951040fSNavdeep Parhar return ((void *)p); 21117951040fSNavdeep Parhar } 21127951040fSNavdeep Parhar 21137951040fSNavdeep Parhar /* 21147951040fSNavdeep Parhar * Can deal with empty mbufs in the chain that have m_len = 0, but the chain 21157951040fSNavdeep Parhar * must have at least one mbuf that's not empty. 21167951040fSNavdeep Parhar */ 21177951040fSNavdeep Parhar static inline int 21187951040fSNavdeep Parhar count_mbuf_nsegs(struct mbuf *m) 21197951040fSNavdeep Parhar { 212077e9044cSNavdeep Parhar vm_paddr_t lastb, next; 212177e9044cSNavdeep Parhar vm_offset_t va; 21227951040fSNavdeep Parhar int len, nsegs; 21237951040fSNavdeep Parhar 21247951040fSNavdeep Parhar MPASS(m != NULL); 21257951040fSNavdeep Parhar 21267951040fSNavdeep Parhar nsegs = 0; 212777e9044cSNavdeep Parhar lastb = 0; 21287951040fSNavdeep Parhar for (; m; m = m->m_next) { 21297951040fSNavdeep Parhar 21307951040fSNavdeep Parhar len = m->m_len; 21317951040fSNavdeep Parhar if (__predict_false(len == 0)) 21327951040fSNavdeep Parhar continue; 213377e9044cSNavdeep Parhar va = mtod(m, vm_offset_t); 213477e9044cSNavdeep Parhar next = pmap_kextract(va); 213577e9044cSNavdeep Parhar nsegs += sglist_count(m->m_data, len); 213677e9044cSNavdeep Parhar if (lastb + 1 == next) 21377951040fSNavdeep Parhar nsegs--; 213877e9044cSNavdeep Parhar lastb = pmap_kextract(va + len - 1); 21397951040fSNavdeep Parhar } 21407951040fSNavdeep Parhar 21417951040fSNavdeep Parhar MPASS(nsegs > 0); 21427951040fSNavdeep Parhar return (nsegs); 21437951040fSNavdeep Parhar } 21447951040fSNavdeep Parhar 21457951040fSNavdeep Parhar /* 21467951040fSNavdeep Parhar * Analyze the mbuf to determine its tx needs. The mbuf passed in may change: 21477951040fSNavdeep Parhar * a) caller can assume it's been freed if this function returns with an error. 21487951040fSNavdeep Parhar * b) it may get defragged up if the gather list is too long for the hardware. 21497951040fSNavdeep Parhar */ 21507951040fSNavdeep Parhar int 21516af45170SJohn Baldwin parse_pkt(struct adapter *sc, struct mbuf **mp) 21527951040fSNavdeep Parhar { 21537951040fSNavdeep Parhar struct mbuf *m0 = *mp, *m; 21547951040fSNavdeep Parhar int rc, nsegs, defragged = 0, offset; 21557951040fSNavdeep Parhar struct ether_header *eh; 21567951040fSNavdeep Parhar void *l3hdr; 21577951040fSNavdeep Parhar #if defined(INET) || defined(INET6) 21587951040fSNavdeep Parhar struct tcphdr *tcp; 21597951040fSNavdeep Parhar #endif 21607951040fSNavdeep Parhar uint16_t eh_type; 21617951040fSNavdeep Parhar 21627951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 21637951040fSNavdeep Parhar if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) { 21647951040fSNavdeep Parhar rc = EINVAL; 21657951040fSNavdeep Parhar fail: 21667951040fSNavdeep Parhar m_freem(m0); 21677951040fSNavdeep Parhar *mp = NULL; 21687951040fSNavdeep Parhar return (rc); 21697951040fSNavdeep Parhar } 21707951040fSNavdeep Parhar restart: 21717951040fSNavdeep Parhar /* 21727951040fSNavdeep Parhar * First count the number of gather list segments in the payload. 21737951040fSNavdeep Parhar * Defrag the mbuf if nsegs exceeds the hardware limit. 21747951040fSNavdeep Parhar */ 21757951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 21767951040fSNavdeep Parhar MPASS(m0->m_pkthdr.len > 0); 21777951040fSNavdeep Parhar nsegs = count_mbuf_nsegs(m0); 21787951040fSNavdeep Parhar if (nsegs > (needs_tso(m0) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)) { 21797951040fSNavdeep Parhar if (defragged++ > 0 || (m = m_defrag(m0, M_NOWAIT)) == NULL) { 21807951040fSNavdeep Parhar rc = EFBIG; 21817951040fSNavdeep Parhar goto fail; 21827951040fSNavdeep Parhar } 21837951040fSNavdeep Parhar *mp = m0 = m; /* update caller's copy after defrag */ 21847951040fSNavdeep Parhar goto restart; 21857951040fSNavdeep Parhar } 21867951040fSNavdeep Parhar 21877951040fSNavdeep Parhar if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN)) { 21887951040fSNavdeep Parhar m0 = m_pullup(m0, m0->m_pkthdr.len); 21897951040fSNavdeep Parhar if (m0 == NULL) { 21907951040fSNavdeep Parhar /* Should have left well enough alone. */ 21917951040fSNavdeep Parhar rc = EFBIG; 21927951040fSNavdeep Parhar goto fail; 21937951040fSNavdeep Parhar } 21947951040fSNavdeep Parhar *mp = m0; /* update caller's copy after pullup */ 21957951040fSNavdeep Parhar goto restart; 21967951040fSNavdeep Parhar } 21977951040fSNavdeep Parhar set_mbuf_nsegs(m0, nsegs); 21986af45170SJohn Baldwin if (sc->flags & IS_VF) 21996af45170SJohn Baldwin set_mbuf_len16(m0, txpkt_vm_len16(nsegs, needs_tso(m0))); 22006af45170SJohn Baldwin else 22017951040fSNavdeep Parhar set_mbuf_len16(m0, txpkt_len16(nsegs, needs_tso(m0))); 22027951040fSNavdeep Parhar 22036af45170SJohn Baldwin if (!needs_tso(m0) && 22046af45170SJohn Baldwin !(sc->flags & IS_VF && (needs_l3_csum(m0) || needs_l4_csum(m0)))) 22057951040fSNavdeep Parhar return (0); 22067951040fSNavdeep Parhar 22077951040fSNavdeep Parhar m = m0; 22087951040fSNavdeep Parhar eh = mtod(m, struct ether_header *); 22097951040fSNavdeep Parhar eh_type = ntohs(eh->ether_type); 22107951040fSNavdeep Parhar if (eh_type == ETHERTYPE_VLAN) { 22117951040fSNavdeep Parhar struct ether_vlan_header *evh = (void *)eh; 22127951040fSNavdeep Parhar 22137951040fSNavdeep Parhar eh_type = ntohs(evh->evl_proto); 22147951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*evh); 22157951040fSNavdeep Parhar } else 22167951040fSNavdeep Parhar m0->m_pkthdr.l2hlen = sizeof(*eh); 22177951040fSNavdeep Parhar 22187951040fSNavdeep Parhar offset = 0; 22197951040fSNavdeep Parhar l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen); 22207951040fSNavdeep Parhar 22217951040fSNavdeep Parhar switch (eh_type) { 22227951040fSNavdeep Parhar #ifdef INET6 22237951040fSNavdeep Parhar case ETHERTYPE_IPV6: 22247951040fSNavdeep Parhar { 22257951040fSNavdeep Parhar struct ip6_hdr *ip6 = l3hdr; 22267951040fSNavdeep Parhar 22276af45170SJohn Baldwin MPASS(!needs_tso(m0) || ip6->ip6_nxt == IPPROTO_TCP); 22287951040fSNavdeep Parhar 22297951040fSNavdeep Parhar m0->m_pkthdr.l3hlen = sizeof(*ip6); 22307951040fSNavdeep Parhar break; 22317951040fSNavdeep Parhar } 22327951040fSNavdeep Parhar #endif 22337951040fSNavdeep Parhar #ifdef INET 22347951040fSNavdeep Parhar case ETHERTYPE_IP: 22357951040fSNavdeep Parhar { 22367951040fSNavdeep Parhar struct ip *ip = l3hdr; 22377951040fSNavdeep Parhar 22387951040fSNavdeep Parhar m0->m_pkthdr.l3hlen = ip->ip_hl * 4; 22397951040fSNavdeep Parhar break; 22407951040fSNavdeep Parhar } 22417951040fSNavdeep Parhar #endif 22427951040fSNavdeep Parhar default: 22437951040fSNavdeep Parhar panic("%s: ethertype 0x%04x unknown. if_cxgbe must be compiled" 22447951040fSNavdeep Parhar " with the same INET/INET6 options as the kernel.", 22457951040fSNavdeep Parhar __func__, eh_type); 22467951040fSNavdeep Parhar } 22477951040fSNavdeep Parhar 22487951040fSNavdeep Parhar #if defined(INET) || defined(INET6) 22496af45170SJohn Baldwin if (needs_tso(m0)) { 22507951040fSNavdeep Parhar tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen); 22517951040fSNavdeep Parhar m0->m_pkthdr.l4hlen = tcp->th_off * 4; 22526af45170SJohn Baldwin } 22537951040fSNavdeep Parhar #endif 22547951040fSNavdeep Parhar MPASS(m0 == *mp); 22557951040fSNavdeep Parhar return (0); 22567951040fSNavdeep Parhar } 22577951040fSNavdeep Parhar 22587951040fSNavdeep Parhar void * 22597951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie) 22607951040fSNavdeep Parhar { 22617951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 22627951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 22637951040fSNavdeep Parhar int ndesc, available; 22647951040fSNavdeep Parhar struct wrqe *wr; 22657951040fSNavdeep Parhar void *w; 22667951040fSNavdeep Parhar 22677951040fSNavdeep Parhar MPASS(len16 > 0); 22687951040fSNavdeep Parhar ndesc = howmany(len16, EQ_ESIZE / 16); 22697951040fSNavdeep Parhar MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC); 22707951040fSNavdeep Parhar 22717951040fSNavdeep Parhar EQ_LOCK(eq); 22727951040fSNavdeep Parhar 22737951040fSNavdeep Parhar if (!STAILQ_EMPTY(&wrq->wr_list)) 22747951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 22757951040fSNavdeep Parhar 22767951040fSNavdeep Parhar if (!STAILQ_EMPTY(&wrq->wr_list)) { 22777951040fSNavdeep Parhar slowpath: 22787951040fSNavdeep Parhar EQ_UNLOCK(eq); 22797951040fSNavdeep Parhar wr = alloc_wrqe(len16 * 16, wrq); 22807951040fSNavdeep Parhar if (__predict_false(wr == NULL)) 22817951040fSNavdeep Parhar return (NULL); 22827951040fSNavdeep Parhar cookie->pidx = -1; 22837951040fSNavdeep Parhar cookie->ndesc = ndesc; 22847951040fSNavdeep Parhar return (&wr->wr); 22857951040fSNavdeep Parhar } 22867951040fSNavdeep Parhar 22877951040fSNavdeep Parhar eq->cidx = read_hw_cidx(eq); 22887951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 22897951040fSNavdeep Parhar available = eq->sidx - 1; 22907951040fSNavdeep Parhar else 22917951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 22927951040fSNavdeep Parhar if (available < ndesc) 22937951040fSNavdeep Parhar goto slowpath; 22947951040fSNavdeep Parhar 22957951040fSNavdeep Parhar cookie->pidx = eq->pidx; 22967951040fSNavdeep Parhar cookie->ndesc = ndesc; 22977951040fSNavdeep Parhar TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link); 22987951040fSNavdeep Parhar 22997951040fSNavdeep Parhar w = &eq->desc[eq->pidx]; 23007951040fSNavdeep Parhar IDXINCR(eq->pidx, ndesc, eq->sidx); 2301f50c49ccSNavdeep Parhar if (__predict_false(cookie->pidx + ndesc > eq->sidx)) { 23027951040fSNavdeep Parhar w = &wrq->ss[0]; 23037951040fSNavdeep Parhar wrq->ss_pidx = cookie->pidx; 23047951040fSNavdeep Parhar wrq->ss_len = len16 * 16; 23057951040fSNavdeep Parhar } 23067951040fSNavdeep Parhar 23077951040fSNavdeep Parhar EQ_UNLOCK(eq); 23087951040fSNavdeep Parhar 23097951040fSNavdeep Parhar return (w); 23107951040fSNavdeep Parhar } 23117951040fSNavdeep Parhar 23127951040fSNavdeep Parhar void 23137951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie) 23147951040fSNavdeep Parhar { 23157951040fSNavdeep Parhar struct sge_eq *eq = &wrq->eq; 23167951040fSNavdeep Parhar struct adapter *sc = wrq->adapter; 23177951040fSNavdeep Parhar int ndesc, pidx; 23187951040fSNavdeep Parhar struct wrq_cookie *prev, *next; 23197951040fSNavdeep Parhar 23207951040fSNavdeep Parhar if (cookie->pidx == -1) { 23217951040fSNavdeep Parhar struct wrqe *wr = __containerof(w, struct wrqe, wr); 23227951040fSNavdeep Parhar 23237951040fSNavdeep Parhar t4_wrq_tx(sc, wr); 23247951040fSNavdeep Parhar return; 23257951040fSNavdeep Parhar } 23267951040fSNavdeep Parhar 23277951040fSNavdeep Parhar ndesc = cookie->ndesc; /* Can be more than SGE_MAX_WR_NDESC here. */ 23287951040fSNavdeep Parhar pidx = cookie->pidx; 23297951040fSNavdeep Parhar MPASS(pidx >= 0 && pidx < eq->sidx); 23307951040fSNavdeep Parhar if (__predict_false(w == &wrq->ss[0])) { 23317951040fSNavdeep Parhar int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE; 23327951040fSNavdeep Parhar 23337951040fSNavdeep Parhar MPASS(wrq->ss_len > n); /* WR had better wrap around. */ 23347951040fSNavdeep Parhar bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n); 23357951040fSNavdeep Parhar bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n); 23367951040fSNavdeep Parhar wrq->tx_wrs_ss++; 23377951040fSNavdeep Parhar } else 23387951040fSNavdeep Parhar wrq->tx_wrs_direct++; 23397951040fSNavdeep Parhar 23407951040fSNavdeep Parhar EQ_LOCK(eq); 23417951040fSNavdeep Parhar prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link); 23427951040fSNavdeep Parhar next = TAILQ_NEXT(cookie, link); 23437951040fSNavdeep Parhar if (prev == NULL) { 23447951040fSNavdeep Parhar MPASS(pidx == eq->dbidx); 23457951040fSNavdeep Parhar if (next == NULL || ndesc >= 16) 23467951040fSNavdeep Parhar ring_eq_db(wrq->adapter, eq, ndesc); 23477951040fSNavdeep Parhar else { 23487951040fSNavdeep Parhar MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc); 23497951040fSNavdeep Parhar next->pidx = pidx; 23507951040fSNavdeep Parhar next->ndesc += ndesc; 23517951040fSNavdeep Parhar } 23527951040fSNavdeep Parhar } else { 23537951040fSNavdeep Parhar MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc); 23547951040fSNavdeep Parhar prev->ndesc += ndesc; 23557951040fSNavdeep Parhar } 23567951040fSNavdeep Parhar TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link); 23577951040fSNavdeep Parhar 23587951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list)) 23597951040fSNavdeep Parhar drain_wrq_wr_list(sc, wrq); 23607951040fSNavdeep Parhar 23617951040fSNavdeep Parhar #ifdef INVARIANTS 23627951040fSNavdeep Parhar if (TAILQ_EMPTY(&wrq->incomplete_wrs)) { 23637951040fSNavdeep Parhar /* Doorbell must have caught up to the pidx. */ 23647951040fSNavdeep Parhar MPASS(wrq->eq.pidx == wrq->eq.dbidx); 23657951040fSNavdeep Parhar } 23667951040fSNavdeep Parhar #endif 23677951040fSNavdeep Parhar EQ_UNLOCK(eq); 23687951040fSNavdeep Parhar } 23697951040fSNavdeep Parhar 23707951040fSNavdeep Parhar static u_int 23717951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r) 23727951040fSNavdeep Parhar { 23737951040fSNavdeep Parhar struct sge_eq *eq = r->cookie; 23747951040fSNavdeep Parhar 23757951040fSNavdeep Parhar return (total_available_tx_desc(eq) > eq->sidx / 8); 23767951040fSNavdeep Parhar } 23777951040fSNavdeep Parhar 23787951040fSNavdeep Parhar static inline int 23797951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m) 23807951040fSNavdeep Parhar { 23817951040fSNavdeep Parhar /* maybe put a GL limit too, to avoid silliness? */ 23827951040fSNavdeep Parhar 23837951040fSNavdeep Parhar return (needs_tso(m)); 23847951040fSNavdeep Parhar } 23857951040fSNavdeep Parhar 23867951040fSNavdeep Parhar /* 23877951040fSNavdeep Parhar * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to 23887951040fSNavdeep Parhar * be consumed. Return the actual number consumed. 0 indicates a stall. 23897951040fSNavdeep Parhar */ 23907951040fSNavdeep Parhar static u_int 23917951040fSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx) 23927951040fSNavdeep Parhar { 23937951040fSNavdeep Parhar struct sge_txq *txq = r->cookie; 23947951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 23957951040fSNavdeep Parhar struct ifnet *ifp = txq->ifp; 2396fe2ebb76SJohn Baldwin struct vi_info *vi = ifp->if_softc; 2397fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 23987951040fSNavdeep Parhar struct adapter *sc = pi->adapter; 23997951040fSNavdeep Parhar u_int total, remaining; /* # of packets */ 24007951040fSNavdeep Parhar u_int available, dbdiff; /* # of hardware descriptors */ 24017951040fSNavdeep Parhar u_int n, next_cidx; 24027951040fSNavdeep Parhar struct mbuf *m0, *tail; 24037951040fSNavdeep Parhar struct txpkts txp; 24047951040fSNavdeep Parhar struct fw_eth_tx_pkts_wr *wr; /* any fw WR struct will do */ 24057951040fSNavdeep Parhar 24067951040fSNavdeep Parhar remaining = IDXDIFF(pidx, cidx, r->size); 24077951040fSNavdeep Parhar MPASS(remaining > 0); /* Must not be called without work to do. */ 24087951040fSNavdeep Parhar total = 0; 24097951040fSNavdeep Parhar 24107951040fSNavdeep Parhar TXQ_LOCK(txq); 24117951040fSNavdeep Parhar if (__predict_false((eq->flags & EQ_ENABLED) == 0)) { 24127951040fSNavdeep Parhar while (cidx != pidx) { 24137951040fSNavdeep Parhar m0 = r->items[cidx]; 24147951040fSNavdeep Parhar m_freem(m0); 24157951040fSNavdeep Parhar if (++cidx == r->size) 24167951040fSNavdeep Parhar cidx = 0; 24177951040fSNavdeep Parhar } 24187951040fSNavdeep Parhar reclaim_tx_descs(txq, 2048); 24197951040fSNavdeep Parhar total = remaining; 24207951040fSNavdeep Parhar goto done; 24217951040fSNavdeep Parhar } 24227951040fSNavdeep Parhar 24237951040fSNavdeep Parhar /* How many hardware descriptors do we have readily available. */ 24247951040fSNavdeep Parhar if (eq->pidx == eq->cidx) 24257951040fSNavdeep Parhar available = eq->sidx - 1; 24267951040fSNavdeep Parhar else 24277951040fSNavdeep Parhar available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1; 24287951040fSNavdeep Parhar dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx); 24297951040fSNavdeep Parhar 24307951040fSNavdeep Parhar while (remaining > 0) { 24317951040fSNavdeep Parhar 24327951040fSNavdeep Parhar m0 = r->items[cidx]; 24337951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 24347951040fSNavdeep Parhar MPASS(m0->m_nextpkt == NULL); 24357951040fSNavdeep Parhar 24367951040fSNavdeep Parhar if (available < SGE_MAX_WR_NDESC) { 24377951040fSNavdeep Parhar available += reclaim_tx_descs(txq, 64); 24387951040fSNavdeep Parhar if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16)) 24397951040fSNavdeep Parhar break; /* out of descriptors */ 24407951040fSNavdeep Parhar } 24417951040fSNavdeep Parhar 24427951040fSNavdeep Parhar next_cidx = cidx + 1; 24437951040fSNavdeep Parhar if (__predict_false(next_cidx == r->size)) 24447951040fSNavdeep Parhar next_cidx = 0; 24457951040fSNavdeep Parhar 24467951040fSNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 24476af45170SJohn Baldwin if (sc->flags & IS_VF) { 24486af45170SJohn Baldwin total++; 24496af45170SJohn Baldwin remaining--; 24506af45170SJohn Baldwin ETHER_BPF_MTAP(ifp, m0); 2451472a6004SNavdeep Parhar n = write_txpkt_vm_wr(sc, txq, (void *)wr, m0, 2452472a6004SNavdeep Parhar available); 24536af45170SJohn Baldwin } else if (remaining > 1 && 24547951040fSNavdeep Parhar try_txpkts(m0, r->items[next_cidx], &txp, available) == 0) { 24557951040fSNavdeep Parhar 24567951040fSNavdeep Parhar /* pkts at cidx, next_cidx should both be in txp. */ 24577951040fSNavdeep Parhar MPASS(txp.npkt == 2); 24587951040fSNavdeep Parhar tail = r->items[next_cidx]; 24597951040fSNavdeep Parhar MPASS(tail->m_nextpkt == NULL); 24607951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, m0); 24617951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, tail); 24627951040fSNavdeep Parhar m0->m_nextpkt = tail; 24637951040fSNavdeep Parhar 24647951040fSNavdeep Parhar if (__predict_false(++next_cidx == r->size)) 24657951040fSNavdeep Parhar next_cidx = 0; 24667951040fSNavdeep Parhar 24677951040fSNavdeep Parhar while (next_cidx != pidx) { 24687951040fSNavdeep Parhar if (add_to_txpkts(r->items[next_cidx], &txp, 24697951040fSNavdeep Parhar available) != 0) 24707951040fSNavdeep Parhar break; 24717951040fSNavdeep Parhar tail->m_nextpkt = r->items[next_cidx]; 24727951040fSNavdeep Parhar tail = tail->m_nextpkt; 24737951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, tail); 24747951040fSNavdeep Parhar if (__predict_false(++next_cidx == r->size)) 24757951040fSNavdeep Parhar next_cidx = 0; 24767951040fSNavdeep Parhar } 24777951040fSNavdeep Parhar 24787951040fSNavdeep Parhar n = write_txpkts_wr(txq, wr, m0, &txp, available); 24797951040fSNavdeep Parhar total += txp.npkt; 24807951040fSNavdeep Parhar remaining -= txp.npkt; 24817951040fSNavdeep Parhar } else { 24827951040fSNavdeep Parhar total++; 24837951040fSNavdeep Parhar remaining--; 24847951040fSNavdeep Parhar ETHER_BPF_MTAP(ifp, m0); 248578552b23SNavdeep Parhar n = write_txpkt_wr(txq, (void *)wr, m0, available); 24867951040fSNavdeep Parhar } 24877951040fSNavdeep Parhar MPASS(n >= 1 && n <= available && n <= SGE_MAX_WR_NDESC); 24887951040fSNavdeep Parhar 24897951040fSNavdeep Parhar available -= n; 24907951040fSNavdeep Parhar dbdiff += n; 24917951040fSNavdeep Parhar IDXINCR(eq->pidx, n, eq->sidx); 24927951040fSNavdeep Parhar 24937951040fSNavdeep Parhar if (total_available_tx_desc(eq) < eq->sidx / 4 && 24947951040fSNavdeep Parhar atomic_cmpset_int(&eq->equiq, 0, 1)) { 24957951040fSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ | 24967951040fSNavdeep Parhar F_FW_WR_EQUEQ); 24977951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 24987951040fSNavdeep Parhar } else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) { 24997951040fSNavdeep Parhar wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ); 25007951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 25017951040fSNavdeep Parhar } 25027951040fSNavdeep Parhar 25037951040fSNavdeep Parhar if (dbdiff >= 16 && remaining >= 4) { 25047951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 25057951040fSNavdeep Parhar available += reclaim_tx_descs(txq, 4 * dbdiff); 25067951040fSNavdeep Parhar dbdiff = 0; 25077951040fSNavdeep Parhar } 25087951040fSNavdeep Parhar 25097951040fSNavdeep Parhar cidx = next_cidx; 25107951040fSNavdeep Parhar } 25117951040fSNavdeep Parhar if (dbdiff != 0) { 25127951040fSNavdeep Parhar ring_eq_db(sc, eq, dbdiff); 25137951040fSNavdeep Parhar reclaim_tx_descs(txq, 32); 25147951040fSNavdeep Parhar } 25157951040fSNavdeep Parhar done: 25167951040fSNavdeep Parhar TXQ_UNLOCK(txq); 25177951040fSNavdeep Parhar 25187951040fSNavdeep Parhar return (total); 2519733b9277SNavdeep Parhar } 2520733b9277SNavdeep Parhar 252154e4ee71SNavdeep Parhar static inline void 252254e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx, 2523b2daa9a9SNavdeep Parhar int qsize) 252454e4ee71SNavdeep Parhar { 2525b2daa9a9SNavdeep Parhar 252654e4ee71SNavdeep Parhar KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS, 252754e4ee71SNavdeep Parhar ("%s: bad tmr_idx %d", __func__, tmr_idx)); 252854e4ee71SNavdeep Parhar KASSERT(pktc_idx < SGE_NCOUNTERS, /* -ve is ok, means don't use */ 252954e4ee71SNavdeep Parhar ("%s: bad pktc_idx %d", __func__, pktc_idx)); 253054e4ee71SNavdeep Parhar 253154e4ee71SNavdeep Parhar iq->flags = 0; 253254e4ee71SNavdeep Parhar iq->adapter = sc; 25337a32954cSNavdeep Parhar iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx); 25347a32954cSNavdeep Parhar iq->intr_pktc_idx = SGE_NCOUNTERS - 1; 25357a32954cSNavdeep Parhar if (pktc_idx >= 0) { 25367a32954cSNavdeep Parhar iq->intr_params |= F_QINTR_CNT_EN; 253754e4ee71SNavdeep Parhar iq->intr_pktc_idx = pktc_idx; 25387a32954cSNavdeep Parhar } 2539d14b0ac1SNavdeep Parhar iq->qsize = roundup2(qsize, 16); /* See FW_IQ_CMD/iqsize */ 254090e7434aSNavdeep Parhar iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE; 254154e4ee71SNavdeep Parhar } 254254e4ee71SNavdeep Parhar 254354e4ee71SNavdeep Parhar static inline void 2544e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name) 254554e4ee71SNavdeep Parhar { 25461458bff9SNavdeep Parhar 254754e4ee71SNavdeep Parhar fl->qsize = qsize; 254890e7434aSNavdeep Parhar fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 254954e4ee71SNavdeep Parhar strlcpy(fl->lockname, name, sizeof(fl->lockname)); 2550e3207e19SNavdeep Parhar if (sc->flags & BUF_PACKING_OK && 2551e3207e19SNavdeep Parhar ((!is_t4(sc) && buffer_packing) || /* T5+: enabled unless 0 */ 2552e3207e19SNavdeep Parhar (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */ 25531458bff9SNavdeep Parhar fl->flags |= FL_BUF_PACKING; 255438035ed6SNavdeep Parhar find_best_refill_source(sc, fl, maxp); 255538035ed6SNavdeep Parhar find_safe_refill_source(sc, fl); 255654e4ee71SNavdeep Parhar } 255754e4ee71SNavdeep Parhar 255854e4ee71SNavdeep Parhar static inline void 255990e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize, 256090e7434aSNavdeep Parhar uint8_t tx_chan, uint16_t iqid, char *name) 256154e4ee71SNavdeep Parhar { 2562733b9277SNavdeep Parhar KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype)); 2563733b9277SNavdeep Parhar 2564733b9277SNavdeep Parhar eq->flags = eqtype & EQ_TYPEMASK; 2565733b9277SNavdeep Parhar eq->tx_chan = tx_chan; 2566733b9277SNavdeep Parhar eq->iqid = iqid; 256790e7434aSNavdeep Parhar eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE; 2568f7dfe243SNavdeep Parhar strlcpy(eq->lockname, name, sizeof(eq->lockname)); 256954e4ee71SNavdeep Parhar } 257054e4ee71SNavdeep Parhar 257154e4ee71SNavdeep Parhar static int 257254e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag, 257354e4ee71SNavdeep Parhar bus_dmamap_t *map, bus_addr_t *pa, void **va) 257454e4ee71SNavdeep Parhar { 257554e4ee71SNavdeep Parhar int rc; 257654e4ee71SNavdeep Parhar 257754e4ee71SNavdeep Parhar rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR, 257854e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag); 257954e4ee71SNavdeep Parhar if (rc != 0) { 258054e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc); 258154e4ee71SNavdeep Parhar goto done; 258254e4ee71SNavdeep Parhar } 258354e4ee71SNavdeep Parhar 258454e4ee71SNavdeep Parhar rc = bus_dmamem_alloc(*tag, va, 258554e4ee71SNavdeep Parhar BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map); 258654e4ee71SNavdeep Parhar if (rc != 0) { 258754e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc); 258854e4ee71SNavdeep Parhar goto done; 258954e4ee71SNavdeep Parhar } 259054e4ee71SNavdeep Parhar 259154e4ee71SNavdeep Parhar rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0); 259254e4ee71SNavdeep Parhar if (rc != 0) { 259354e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot load DMA map: %d\n", rc); 259454e4ee71SNavdeep Parhar goto done; 259554e4ee71SNavdeep Parhar } 259654e4ee71SNavdeep Parhar done: 259754e4ee71SNavdeep Parhar if (rc) 259854e4ee71SNavdeep Parhar free_ring(sc, *tag, *map, *pa, *va); 259954e4ee71SNavdeep Parhar 260054e4ee71SNavdeep Parhar return (rc); 260154e4ee71SNavdeep Parhar } 260254e4ee71SNavdeep Parhar 260354e4ee71SNavdeep Parhar static int 260454e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map, 260554e4ee71SNavdeep Parhar bus_addr_t pa, void *va) 260654e4ee71SNavdeep Parhar { 260754e4ee71SNavdeep Parhar if (pa) 260854e4ee71SNavdeep Parhar bus_dmamap_unload(tag, map); 260954e4ee71SNavdeep Parhar if (va) 261054e4ee71SNavdeep Parhar bus_dmamem_free(tag, va, map); 261154e4ee71SNavdeep Parhar if (tag) 261254e4ee71SNavdeep Parhar bus_dma_tag_destroy(tag); 261354e4ee71SNavdeep Parhar 261454e4ee71SNavdeep Parhar return (0); 261554e4ee71SNavdeep Parhar } 261654e4ee71SNavdeep Parhar 261754e4ee71SNavdeep Parhar /* 261854e4ee71SNavdeep Parhar * Allocates the ring for an ingress queue and an optional freelist. If the 261954e4ee71SNavdeep Parhar * freelist is specified it will be allocated and then associated with the 262054e4ee71SNavdeep Parhar * ingress queue. 262154e4ee71SNavdeep Parhar * 262254e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 262354e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 262454e4ee71SNavdeep Parhar * 2625733b9277SNavdeep Parhar * If the ingress queue will take interrupts directly (iq->flags & IQ_INTR) then 262654e4ee71SNavdeep Parhar * the intr_idx specifies the vector, starting from 0. Otherwise it specifies 2627733b9277SNavdeep Parhar * the abs_id of the ingress queue to which its interrupts should be forwarded. 262854e4ee71SNavdeep Parhar */ 262954e4ee71SNavdeep Parhar static int 2630fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl, 2631bc14b14dSNavdeep Parhar int intr_idx, int cong) 263254e4ee71SNavdeep Parhar { 263354e4ee71SNavdeep Parhar int rc, i, cntxt_id; 263454e4ee71SNavdeep Parhar size_t len; 263554e4ee71SNavdeep Parhar struct fw_iq_cmd c; 2636fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 263754e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 263890e7434aSNavdeep Parhar struct sge_params *sp = &sc->params.sge; 263954e4ee71SNavdeep Parhar __be32 v = 0; 264054e4ee71SNavdeep Parhar 2641b2daa9a9SNavdeep Parhar len = iq->qsize * IQ_ESIZE; 264254e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba, 264354e4ee71SNavdeep Parhar (void **)&iq->desc); 264454e4ee71SNavdeep Parhar if (rc != 0) 264554e4ee71SNavdeep Parhar return (rc); 264654e4ee71SNavdeep Parhar 264754e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 264854e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST | 264954e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) | 265054e4ee71SNavdeep Parhar V_FW_IQ_CMD_VFN(0)); 265154e4ee71SNavdeep Parhar 265254e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART | 265354e4ee71SNavdeep Parhar FW_LEN16(c)); 265454e4ee71SNavdeep Parhar 265554e4ee71SNavdeep Parhar /* Special handling for firmware event queue */ 265654e4ee71SNavdeep Parhar if (iq == &sc->sge.fwq) 265754e4ee71SNavdeep Parhar v |= F_FW_IQ_CMD_IQASYNCH; 265854e4ee71SNavdeep Parhar 2659733b9277SNavdeep Parhar if (iq->flags & IQ_INTR) { 266054e4ee71SNavdeep Parhar KASSERT(intr_idx < sc->intr_count, 266154e4ee71SNavdeep Parhar ("%s: invalid direct intr_idx %d", __func__, intr_idx)); 2662733b9277SNavdeep Parhar } else 2663733b9277SNavdeep Parhar v |= F_FW_IQ_CMD_IQANDST; 266454e4ee71SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx); 266554e4ee71SNavdeep Parhar 266654e4ee71SNavdeep Parhar c.type_to_iqandstindex = htobe32(v | 266754e4ee71SNavdeep Parhar V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) | 2668fe2ebb76SJohn Baldwin V_FW_IQ_CMD_VIID(vi->viid) | 266954e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT)); 267054e4ee71SNavdeep Parhar c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) | 267154e4ee71SNavdeep Parhar F_FW_IQ_CMD_IQGTSMODE | 267254e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) | 2673b2daa9a9SNavdeep Parhar V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4)); 267454e4ee71SNavdeep Parhar c.iqsize = htobe16(iq->qsize); 267554e4ee71SNavdeep Parhar c.iqaddr = htobe64(iq->ba); 2676bc14b14dSNavdeep Parhar if (cong >= 0) 2677bc14b14dSNavdeep Parhar c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN); 267854e4ee71SNavdeep Parhar 267954e4ee71SNavdeep Parhar if (fl) { 268054e4ee71SNavdeep Parhar mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF); 268154e4ee71SNavdeep Parhar 2682b2daa9a9SNavdeep Parhar len = fl->qsize * EQ_ESIZE; 268354e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map, 268454e4ee71SNavdeep Parhar &fl->ba, (void **)&fl->desc); 268554e4ee71SNavdeep Parhar if (rc) 268654e4ee71SNavdeep Parhar return (rc); 268754e4ee71SNavdeep Parhar 268854e4ee71SNavdeep Parhar /* Allocate space for one software descriptor per buffer. */ 268954e4ee71SNavdeep Parhar rc = alloc_fl_sdesc(fl); 269054e4ee71SNavdeep Parhar if (rc != 0) { 269154e4ee71SNavdeep Parhar device_printf(sc->dev, 269254e4ee71SNavdeep Parhar "failed to setup fl software descriptors: %d\n", 269354e4ee71SNavdeep Parhar rc); 269454e4ee71SNavdeep Parhar return (rc); 269554e4ee71SNavdeep Parhar } 26964d6db4e0SNavdeep Parhar 26974d6db4e0SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 269890e7434aSNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold2, 8); 269990e7434aSNavdeep Parhar fl->buf_boundary = sp->pack_boundary; 27004d6db4e0SNavdeep Parhar } else { 270190e7434aSNavdeep Parhar fl->lowat = roundup2(sp->fl_starve_threshold, 8); 2702e3207e19SNavdeep Parhar fl->buf_boundary = 16; 27034d6db4e0SNavdeep Parhar } 270490e7434aSNavdeep Parhar if (fl_pad && fl->buf_boundary < sp->pad_boundary) 270590e7434aSNavdeep Parhar fl->buf_boundary = sp->pad_boundary; 270654e4ee71SNavdeep Parhar 2707214c3582SNavdeep Parhar c.iqns_to_fl0congen |= 2708bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) | 2709bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO | 27101458bff9SNavdeep Parhar (fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) | 27111458bff9SNavdeep Parhar (fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN : 27121458bff9SNavdeep Parhar 0)); 2713bc14b14dSNavdeep Parhar if (cong >= 0) { 2714bc14b14dSNavdeep Parhar c.iqns_to_fl0congen |= 2715bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) | 2716bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGCIF | 2717bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGEN); 2718bc14b14dSNavdeep Parhar } 271954e4ee71SNavdeep Parhar c.fl0dcaen_to_fl0cidxfthresh = 2720ed7e5640SNavdeep Parhar htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ? 2721ed7e5640SNavdeep Parhar X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B) | 2722ed7e5640SNavdeep Parhar V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ? 2723ed7e5640SNavdeep Parhar X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B)); 272454e4ee71SNavdeep Parhar c.fl0size = htobe16(fl->qsize); 272554e4ee71SNavdeep Parhar c.fl0addr = htobe64(fl->ba); 272654e4ee71SNavdeep Parhar } 272754e4ee71SNavdeep Parhar 272854e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 272954e4ee71SNavdeep Parhar if (rc != 0) { 273054e4ee71SNavdeep Parhar device_printf(sc->dev, 273154e4ee71SNavdeep Parhar "failed to create ingress queue: %d\n", rc); 273254e4ee71SNavdeep Parhar return (rc); 273354e4ee71SNavdeep Parhar } 273454e4ee71SNavdeep Parhar 273554e4ee71SNavdeep Parhar iq->cidx = 0; 2736b2daa9a9SNavdeep Parhar iq->gen = F_RSPD_GEN; 273754e4ee71SNavdeep Parhar iq->intr_next = iq->intr_params; 273854e4ee71SNavdeep Parhar iq->cntxt_id = be16toh(c.iqid); 273954e4ee71SNavdeep Parhar iq->abs_id = be16toh(c.physiqid); 2740733b9277SNavdeep Parhar iq->flags |= IQ_ALLOCATED; 274154e4ee71SNavdeep Parhar 274254e4ee71SNavdeep Parhar cntxt_id = iq->cntxt_id - sc->sge.iq_start; 2743733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.niq) { 2744733b9277SNavdeep Parhar panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__, 2745733b9277SNavdeep Parhar cntxt_id, sc->sge.niq - 1); 2746733b9277SNavdeep Parhar } 274754e4ee71SNavdeep Parhar sc->sge.iqmap[cntxt_id] = iq; 274854e4ee71SNavdeep Parhar 274954e4ee71SNavdeep Parhar if (fl) { 27504d6db4e0SNavdeep Parhar u_int qid; 27514d6db4e0SNavdeep Parhar 27524d6db4e0SNavdeep Parhar iq->flags |= IQ_HAS_FL; 275354e4ee71SNavdeep Parhar fl->cntxt_id = be16toh(c.fl0id); 275454e4ee71SNavdeep Parhar fl->pidx = fl->cidx = 0; 275554e4ee71SNavdeep Parhar 27569f1f7ec9SNavdeep Parhar cntxt_id = fl->cntxt_id - sc->sge.eq_start; 2757733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) { 2758733b9277SNavdeep Parhar panic("%s: fl->cntxt_id (%d) more than the max (%d)", 2759733b9277SNavdeep Parhar __func__, cntxt_id, sc->sge.neq - 1); 2760733b9277SNavdeep Parhar } 276154e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = (void *)fl; 276254e4ee71SNavdeep Parhar 27634d6db4e0SNavdeep Parhar qid = fl->cntxt_id; 27644d6db4e0SNavdeep Parhar if (isset(&sc->doorbells, DOORBELL_UDB)) { 276590e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 27664d6db4e0SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 27674d6db4e0SNavdeep Parhar volatile uint8_t *udb; 27684d6db4e0SNavdeep Parhar 27694d6db4e0SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 27704d6db4e0SNavdeep Parhar udb += (qid >> s_qpp) << PAGE_SHIFT; 27714d6db4e0SNavdeep Parhar qid &= mask; 27724d6db4e0SNavdeep Parhar if (qid < PAGE_SIZE / UDBS_SEG_SIZE) { 27734d6db4e0SNavdeep Parhar udb += qid << UDBS_SEG_SHIFT; 27744d6db4e0SNavdeep Parhar qid = 0; 27754d6db4e0SNavdeep Parhar } 27764d6db4e0SNavdeep Parhar fl->udb = (volatile void *)udb; 27774d6db4e0SNavdeep Parhar } 2778d1205d09SNavdeep Parhar fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db; 27794d6db4e0SNavdeep Parhar 278054e4ee71SNavdeep Parhar FL_LOCK(fl); 2781733b9277SNavdeep Parhar /* Enough to make sure the SGE doesn't think it's starved */ 2782733b9277SNavdeep Parhar refill_fl(sc, fl, fl->lowat); 278354e4ee71SNavdeep Parhar FL_UNLOCK(fl); 278454e4ee71SNavdeep Parhar } 278554e4ee71SNavdeep Parhar 27868c0ca00bSNavdeep Parhar if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && cong >= 0) { 2787ba41ec48SNavdeep Parhar uint32_t param, val; 2788ba41ec48SNavdeep Parhar 2789ba41ec48SNavdeep Parhar param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) | 2790ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) | 2791ba41ec48SNavdeep Parhar V_FW_PARAMS_PARAM_YZ(iq->cntxt_id); 279273cd9220SNavdeep Parhar if (cong == 0) 279373cd9220SNavdeep Parhar val = 1 << 19; 279473cd9220SNavdeep Parhar else { 279573cd9220SNavdeep Parhar val = 2 << 19; 279673cd9220SNavdeep Parhar for (i = 0; i < 4; i++) { 279773cd9220SNavdeep Parhar if (cong & (1 << i)) 279873cd9220SNavdeep Parhar val |= 1 << (i << 2); 279973cd9220SNavdeep Parhar } 280073cd9220SNavdeep Parhar } 280173cd9220SNavdeep Parhar 2802ba41ec48SNavdeep Parhar rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, ¶m, &val); 2803ba41ec48SNavdeep Parhar if (rc != 0) { 2804ba41ec48SNavdeep Parhar /* report error but carry on */ 2805ba41ec48SNavdeep Parhar device_printf(sc->dev, 2806ba41ec48SNavdeep Parhar "failed to set congestion manager context for " 2807ba41ec48SNavdeep Parhar "ingress queue %d: %d\n", iq->cntxt_id, rc); 2808ba41ec48SNavdeep Parhar } 2809ba41ec48SNavdeep Parhar } 2810ba41ec48SNavdeep Parhar 281154e4ee71SNavdeep Parhar /* Enable IQ interrupts */ 2812733b9277SNavdeep Parhar atomic_store_rel_int(&iq->state, IQS_IDLE); 2813315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) | 281454e4ee71SNavdeep Parhar V_INGRESSQID(iq->cntxt_id)); 281554e4ee71SNavdeep Parhar 281654e4ee71SNavdeep Parhar return (0); 281754e4ee71SNavdeep Parhar } 281854e4ee71SNavdeep Parhar 281954e4ee71SNavdeep Parhar static int 2820fe2ebb76SJohn Baldwin free_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl) 282154e4ee71SNavdeep Parhar { 282238035ed6SNavdeep Parhar int rc; 282354e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 282454e4ee71SNavdeep Parhar device_t dev; 282554e4ee71SNavdeep Parhar 282654e4ee71SNavdeep Parhar if (sc == NULL) 282754e4ee71SNavdeep Parhar return (0); /* nothing to do */ 282854e4ee71SNavdeep Parhar 2829fe2ebb76SJohn Baldwin dev = vi ? vi->dev : sc->dev; 283054e4ee71SNavdeep Parhar 283154e4ee71SNavdeep Parhar if (iq->flags & IQ_ALLOCATED) { 283254e4ee71SNavdeep Parhar rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, 283354e4ee71SNavdeep Parhar FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id, 283454e4ee71SNavdeep Parhar fl ? fl->cntxt_id : 0xffff, 0xffff); 283554e4ee71SNavdeep Parhar if (rc != 0) { 283654e4ee71SNavdeep Parhar device_printf(dev, 283754e4ee71SNavdeep Parhar "failed to free queue %p: %d\n", iq, rc); 283854e4ee71SNavdeep Parhar return (rc); 283954e4ee71SNavdeep Parhar } 284054e4ee71SNavdeep Parhar iq->flags &= ~IQ_ALLOCATED; 284154e4ee71SNavdeep Parhar } 284254e4ee71SNavdeep Parhar 284354e4ee71SNavdeep Parhar free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc); 284454e4ee71SNavdeep Parhar 284554e4ee71SNavdeep Parhar bzero(iq, sizeof(*iq)); 284654e4ee71SNavdeep Parhar 284754e4ee71SNavdeep Parhar if (fl) { 284854e4ee71SNavdeep Parhar free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, 284954e4ee71SNavdeep Parhar fl->desc); 285054e4ee71SNavdeep Parhar 2851aa9a5cc0SNavdeep Parhar if (fl->sdesc) 28521458bff9SNavdeep Parhar free_fl_sdesc(sc, fl); 28531458bff9SNavdeep Parhar 285454e4ee71SNavdeep Parhar if (mtx_initialized(&fl->fl_lock)) 285554e4ee71SNavdeep Parhar mtx_destroy(&fl->fl_lock); 285654e4ee71SNavdeep Parhar 285754e4ee71SNavdeep Parhar bzero(fl, sizeof(*fl)); 285854e4ee71SNavdeep Parhar } 285954e4ee71SNavdeep Parhar 286054e4ee71SNavdeep Parhar return (0); 286154e4ee71SNavdeep Parhar } 286254e4ee71SNavdeep Parhar 286338035ed6SNavdeep Parhar static void 2864aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 2865aa93b99aSNavdeep Parhar struct sysctl_oid *oid, struct sge_fl *fl) 286638035ed6SNavdeep Parhar { 286738035ed6SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 286838035ed6SNavdeep Parhar 286938035ed6SNavdeep Parhar oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL, 287038035ed6SNavdeep Parhar "freelist"); 287138035ed6SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 287238035ed6SNavdeep Parhar 2873aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 2874aa93b99aSNavdeep Parhar &fl->ba, "bus address of descriptor ring"); 2875aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 2876aa93b99aSNavdeep Parhar fl->sidx * EQ_ESIZE + sc->params.sge.spg_len, 2877aa93b99aSNavdeep Parhar "desc ring size in bytes"); 287838035ed6SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id", 287938035ed6SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I", 288038035ed6SNavdeep Parhar "SGE context id of the freelist"); 2881e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL, 2882e3207e19SNavdeep Parhar fl_pad ? 1 : 0, "padding enabled"); 2883e3207e19SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL, 2884e3207e19SNavdeep Parhar fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled"); 288538035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx, 288638035ed6SNavdeep Parhar 0, "consumer index"); 288738035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 288838035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset", 288938035ed6SNavdeep Parhar CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset"); 289038035ed6SNavdeep Parhar } 289138035ed6SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx, 289238035ed6SNavdeep Parhar 0, "producer index"); 289338035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated", 289438035ed6SNavdeep Parhar CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated"); 289538035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined", 289638035ed6SNavdeep Parhar CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters"); 289738035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated", 289838035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated"); 289938035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled", 290038035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled"); 290138035ed6SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled", 290238035ed6SNavdeep Parhar CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)"); 290338035ed6SNavdeep Parhar } 290438035ed6SNavdeep Parhar 290554e4ee71SNavdeep Parhar static int 2906733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc) 290754e4ee71SNavdeep Parhar { 2908733b9277SNavdeep Parhar int rc, intr_idx; 290956599263SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 2910733b9277SNavdeep Parhar struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev); 2911733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 291256599263SNavdeep Parhar 2913b2daa9a9SNavdeep Parhar init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE); 2914733b9277SNavdeep Parhar fwq->flags |= IQ_INTR; /* always */ 29156af45170SJohn Baldwin if (sc->flags & IS_VF) 29166af45170SJohn Baldwin intr_idx = 0; 29176af45170SJohn Baldwin else { 2918733b9277SNavdeep Parhar intr_idx = sc->intr_count > 1 ? 1 : 0; 2919671bf2b8SNavdeep Parhar fwq->set_tcb_rpl = t4_filter_rpl; 2920671bf2b8SNavdeep Parhar fwq->l2t_write_rpl = do_l2t_write_rpl; 29216af45170SJohn Baldwin } 2922fe2ebb76SJohn Baldwin rc = alloc_iq_fl(&sc->port[0]->vi[0], fwq, NULL, intr_idx, -1); 2923733b9277SNavdeep Parhar if (rc != 0) { 2924733b9277SNavdeep Parhar device_printf(sc->dev, 2925733b9277SNavdeep Parhar "failed to create firmware event queue: %d\n", rc); 292656599263SNavdeep Parhar return (rc); 2927733b9277SNavdeep Parhar } 292856599263SNavdeep Parhar 2929733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD, 2930733b9277SNavdeep Parhar NULL, "firmware event queue"); 2931733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 293256599263SNavdeep Parhar 2933aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(&sc->ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 2934aa93b99aSNavdeep Parhar &fwq->ba, "bus address of descriptor ring"); 2935aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(&sc->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 2936aa93b99aSNavdeep Parhar fwq->qsize * IQ_ESIZE, "descriptor ring size in bytes"); 293759bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id", 293859bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I", 293959bc8ce0SNavdeep Parhar "absolute id of the queue"); 294059bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id", 294159bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I", 294259bc8ce0SNavdeep Parhar "SGE context id of the queue"); 294356599263SNavdeep Parhar SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx", 294456599263SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I", 294556599263SNavdeep Parhar "consumer index"); 294656599263SNavdeep Parhar 2947733b9277SNavdeep Parhar return (0); 2948733b9277SNavdeep Parhar } 2949733b9277SNavdeep Parhar 2950733b9277SNavdeep Parhar static int 2951733b9277SNavdeep Parhar free_fwq(struct adapter *sc) 2952733b9277SNavdeep Parhar { 2953733b9277SNavdeep Parhar return free_iq_fl(NULL, &sc->sge.fwq, NULL); 2954733b9277SNavdeep Parhar } 2955733b9277SNavdeep Parhar 2956733b9277SNavdeep Parhar static int 2957733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc) 2958733b9277SNavdeep Parhar { 2959733b9277SNavdeep Parhar int rc; 2960733b9277SNavdeep Parhar struct sge_wrq *mgmtq = &sc->sge.mgmtq; 2961733b9277SNavdeep Parhar char name[16]; 2962733b9277SNavdeep Parhar struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev); 2963733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 2964733b9277SNavdeep Parhar 2965733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD, 2966733b9277SNavdeep Parhar NULL, "management queue"); 2967733b9277SNavdeep Parhar 2968733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev)); 296990e7434aSNavdeep Parhar init_eq(sc, &mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan, 2970733b9277SNavdeep Parhar sc->sge.fwq.cntxt_id, name); 2971733b9277SNavdeep Parhar rc = alloc_wrq(sc, NULL, mgmtq, oid); 2972733b9277SNavdeep Parhar if (rc != 0) { 2973733b9277SNavdeep Parhar device_printf(sc->dev, 2974733b9277SNavdeep Parhar "failed to create management queue: %d\n", rc); 297556599263SNavdeep Parhar return (rc); 297656599263SNavdeep Parhar } 297756599263SNavdeep Parhar 2978733b9277SNavdeep Parhar return (0); 297954e4ee71SNavdeep Parhar } 298054e4ee71SNavdeep Parhar 298154e4ee71SNavdeep Parhar static int 2982733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc) 2983733b9277SNavdeep Parhar { 298409fe6320SNavdeep Parhar 2985733b9277SNavdeep Parhar return free_wrq(sc, &sc->sge.mgmtq); 2986733b9277SNavdeep Parhar } 2987733b9277SNavdeep Parhar 29881605bac6SNavdeep Parhar int 29899af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop) 29909fb8886bSNavdeep Parhar { 29919fb8886bSNavdeep Parhar 29929af71ab3SNavdeep Parhar if (drop == -1) 29939fb8886bSNavdeep Parhar return (-1); 29949af71ab3SNavdeep Parhar else if (drop == 1) 29959fb8886bSNavdeep Parhar return (0); 29969fb8886bSNavdeep Parhar else 2997e46dcc56SNavdeep Parhar return (pi->rx_chan_map); 29989fb8886bSNavdeep Parhar } 29999fb8886bSNavdeep Parhar 3000733b9277SNavdeep Parhar static int 3001fe2ebb76SJohn Baldwin alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int intr_idx, int idx, 3002733b9277SNavdeep Parhar struct sysctl_oid *oid) 300354e4ee71SNavdeep Parhar { 300454e4ee71SNavdeep Parhar int rc; 3005ec55567cSJohn Baldwin struct adapter *sc = vi->pi->adapter; 300654e4ee71SNavdeep Parhar struct sysctl_oid_list *children; 300754e4ee71SNavdeep Parhar char name[16]; 300854e4ee71SNavdeep Parhar 3009fe2ebb76SJohn Baldwin rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, intr_idx, 3010fe2ebb76SJohn Baldwin tnl_cong(vi->pi, cong_drop)); 301154e4ee71SNavdeep Parhar if (rc != 0) 301254e4ee71SNavdeep Parhar return (rc); 301354e4ee71SNavdeep Parhar 3014ec55567cSJohn Baldwin if (idx == 0) 3015ec55567cSJohn Baldwin sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id; 3016ec55567cSJohn Baldwin else 3017ec55567cSJohn Baldwin KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id, 3018ec55567cSJohn Baldwin ("iq_base mismatch")); 3019ec55567cSJohn Baldwin KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF, 3020ec55567cSJohn Baldwin ("PF with non-zero iq_base")); 3021ec55567cSJohn Baldwin 30224d6db4e0SNavdeep Parhar /* 30234d6db4e0SNavdeep Parhar * The freelist is just barely above the starvation threshold right now, 30244d6db4e0SNavdeep Parhar * fill it up a bit more. 30254d6db4e0SNavdeep Parhar */ 30269b4d7b4eSNavdeep Parhar FL_LOCK(&rxq->fl); 3027ec55567cSJohn Baldwin refill_fl(sc, &rxq->fl, 128); 30289b4d7b4eSNavdeep Parhar FL_UNLOCK(&rxq->fl); 30299b4d7b4eSNavdeep Parhar 3030a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 303154e4ee71SNavdeep Parhar rc = tcp_lro_init(&rxq->lro); 303254e4ee71SNavdeep Parhar if (rc != 0) 303354e4ee71SNavdeep Parhar return (rc); 3034fe2ebb76SJohn Baldwin rxq->lro.ifp = vi->ifp; /* also indicates LRO init'ed */ 303554e4ee71SNavdeep Parhar 3036fe2ebb76SJohn Baldwin if (vi->ifp->if_capenable & IFCAP_LRO) 3037733b9277SNavdeep Parhar rxq->iq.flags |= IQ_LRO_ENABLED; 303854e4ee71SNavdeep Parhar #endif 3039fe2ebb76SJohn Baldwin rxq->ifp = vi->ifp; 304054e4ee71SNavdeep Parhar 3041733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 304254e4ee71SNavdeep Parhar 304354e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3044fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 304554e4ee71SNavdeep Parhar NULL, "rx queue"); 304654e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 304754e4ee71SNavdeep Parhar 3048aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3049aa93b99aSNavdeep Parhar &rxq->iq.ba, "bus address of descriptor ring"); 3050aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3051aa93b99aSNavdeep Parhar rxq->iq.qsize * IQ_ESIZE, "descriptor ring size in bytes"); 3052fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id", 305356599263SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I", 3054af49c942SNavdeep Parhar "absolute id of the queue"); 3055fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id", 305659bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I", 305759bc8ce0SNavdeep Parhar "SGE context id of the queue"); 3058fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx", 305959bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I", 306059bc8ce0SNavdeep Parhar "consumer index"); 3061a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 3062e936121dSHans Petter Selasky SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD, 306354e4ee71SNavdeep Parhar &rxq->lro.lro_queued, 0, NULL); 3064e936121dSHans Petter Selasky SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD, 306554e4ee71SNavdeep Parhar &rxq->lro.lro_flushed, 0, NULL); 30667d29df59SNavdeep Parhar #endif 3067fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD, 306854e4ee71SNavdeep Parhar &rxq->rxcsum, "# of times hardware assisted with checksum"); 3069fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_extraction", 307054e4ee71SNavdeep Parhar CTLFLAG_RD, &rxq->vlan_extraction, 307154e4ee71SNavdeep Parhar "# of times hardware extracted 802.1Q tag"); 307254e4ee71SNavdeep Parhar 3073aa93b99aSNavdeep Parhar add_fl_sysctls(sc, &vi->ctx, oid, &rxq->fl); 307459bc8ce0SNavdeep Parhar 307554e4ee71SNavdeep Parhar return (rc); 307654e4ee71SNavdeep Parhar } 307754e4ee71SNavdeep Parhar 307854e4ee71SNavdeep Parhar static int 3079fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq) 308054e4ee71SNavdeep Parhar { 308154e4ee71SNavdeep Parhar int rc; 308254e4ee71SNavdeep Parhar 3083a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 308454e4ee71SNavdeep Parhar if (rxq->lro.ifp) { 308554e4ee71SNavdeep Parhar tcp_lro_free(&rxq->lro); 308654e4ee71SNavdeep Parhar rxq->lro.ifp = NULL; 308754e4ee71SNavdeep Parhar } 308854e4ee71SNavdeep Parhar #endif 308954e4ee71SNavdeep Parhar 3090fe2ebb76SJohn Baldwin rc = free_iq_fl(vi, &rxq->iq, &rxq->fl); 309154e4ee71SNavdeep Parhar if (rc == 0) 309254e4ee71SNavdeep Parhar bzero(rxq, sizeof(*rxq)); 309354e4ee71SNavdeep Parhar 309454e4ee71SNavdeep Parhar return (rc); 309554e4ee71SNavdeep Parhar } 309654e4ee71SNavdeep Parhar 309709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 309854e4ee71SNavdeep Parhar static int 3099fe2ebb76SJohn Baldwin alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq, 3100733b9277SNavdeep Parhar int intr_idx, int idx, struct sysctl_oid *oid) 3101f7dfe243SNavdeep Parhar { 3102aa93b99aSNavdeep Parhar struct port_info *pi = vi->pi; 3103733b9277SNavdeep Parhar int rc; 3104f7dfe243SNavdeep Parhar struct sysctl_oid_list *children; 3105733b9277SNavdeep Parhar char name[16]; 3106f7dfe243SNavdeep Parhar 3107fe2ebb76SJohn Baldwin rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx, 3108aa93b99aSNavdeep Parhar pi->rx_chan_map); 3109733b9277SNavdeep Parhar if (rc != 0) 3110f7dfe243SNavdeep Parhar return (rc); 3111f7dfe243SNavdeep Parhar 3112733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3113733b9277SNavdeep Parhar 3114733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3115fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 3116733b9277SNavdeep Parhar NULL, "rx queue"); 3117733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3118733b9277SNavdeep Parhar 3119aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3120aa93b99aSNavdeep Parhar &ofld_rxq->iq.ba, "bus address of descriptor ring"); 3121aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3122aa93b99aSNavdeep Parhar ofld_rxq->iq.qsize * IQ_ESIZE, "descriptor ring size in bytes"); 3123fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id", 3124733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16, 3125733b9277SNavdeep Parhar "I", "absolute id of the queue"); 3126fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id", 3127733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16, 3128733b9277SNavdeep Parhar "I", "SGE context id of the queue"); 3129fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx", 3130733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I", 3131733b9277SNavdeep Parhar "consumer index"); 3132733b9277SNavdeep Parhar 3133aa93b99aSNavdeep Parhar add_fl_sysctls(pi->adapter, &vi->ctx, oid, &ofld_rxq->fl); 3134733b9277SNavdeep Parhar 3135733b9277SNavdeep Parhar return (rc); 3136733b9277SNavdeep Parhar } 3137733b9277SNavdeep Parhar 3138733b9277SNavdeep Parhar static int 3139fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq) 3140733b9277SNavdeep Parhar { 3141733b9277SNavdeep Parhar int rc; 3142733b9277SNavdeep Parhar 3143fe2ebb76SJohn Baldwin rc = free_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl); 3144733b9277SNavdeep Parhar if (rc == 0) 3145733b9277SNavdeep Parhar bzero(ofld_rxq, sizeof(*ofld_rxq)); 3146733b9277SNavdeep Parhar 3147733b9277SNavdeep Parhar return (rc); 3148733b9277SNavdeep Parhar } 3149733b9277SNavdeep Parhar #endif 3150733b9277SNavdeep Parhar 3151298d969cSNavdeep Parhar #ifdef DEV_NETMAP 3152298d969cSNavdeep Parhar static int 3153fe2ebb76SJohn Baldwin alloc_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq, int intr_idx, 3154298d969cSNavdeep Parhar int idx, struct sysctl_oid *oid) 3155298d969cSNavdeep Parhar { 3156298d969cSNavdeep Parhar int rc; 3157298d969cSNavdeep Parhar struct sysctl_oid_list *children; 3158298d969cSNavdeep Parhar struct sysctl_ctx_list *ctx; 3159298d969cSNavdeep Parhar char name[16]; 3160298d969cSNavdeep Parhar size_t len; 3161fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 3162fe2ebb76SJohn Baldwin struct netmap_adapter *na = NA(vi->ifp); 3163298d969cSNavdeep Parhar 3164298d969cSNavdeep Parhar MPASS(na != NULL); 3165298d969cSNavdeep Parhar 3166fe2ebb76SJohn Baldwin len = vi->qsize_rxq * IQ_ESIZE; 3167298d969cSNavdeep Parhar rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map, 3168298d969cSNavdeep Parhar &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc); 3169298d969cSNavdeep Parhar if (rc != 0) 3170298d969cSNavdeep Parhar return (rc); 3171298d969cSNavdeep Parhar 317290e7434aSNavdeep Parhar len = na->num_rx_desc * EQ_ESIZE + sc->params.sge.spg_len; 3173298d969cSNavdeep Parhar rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map, 3174298d969cSNavdeep Parhar &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc); 3175298d969cSNavdeep Parhar if (rc != 0) 3176298d969cSNavdeep Parhar return (rc); 3177298d969cSNavdeep Parhar 3178fe2ebb76SJohn Baldwin nm_rxq->vi = vi; 3179298d969cSNavdeep Parhar nm_rxq->nid = idx; 3180298d969cSNavdeep Parhar nm_rxq->iq_cidx = 0; 318190e7434aSNavdeep Parhar nm_rxq->iq_sidx = vi->qsize_rxq - sc->params.sge.spg_len / IQ_ESIZE; 3182298d969cSNavdeep Parhar nm_rxq->iq_gen = F_RSPD_GEN; 3183298d969cSNavdeep Parhar nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0; 3184298d969cSNavdeep Parhar nm_rxq->fl_sidx = na->num_rx_desc; 3185298d969cSNavdeep Parhar nm_rxq->intr_idx = intr_idx; 3186298d969cSNavdeep Parhar 3187fe2ebb76SJohn Baldwin ctx = &vi->ctx; 3188298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3189298d969cSNavdeep Parhar 3190298d969cSNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3191298d969cSNavdeep Parhar oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL, 3192298d969cSNavdeep Parhar "rx queue"); 3193298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3194298d969cSNavdeep Parhar 3195298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id", 3196298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16, 3197298d969cSNavdeep Parhar "I", "absolute id of the queue"); 3198298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id", 3199298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16, 3200298d969cSNavdeep Parhar "I", "SGE context id of the queue"); 3201298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx", 3202298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I", 3203298d969cSNavdeep Parhar "consumer index"); 3204298d969cSNavdeep Parhar 3205298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3206298d969cSNavdeep Parhar oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL, 3207298d969cSNavdeep Parhar "freelist"); 3208298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3209298d969cSNavdeep Parhar 3210298d969cSNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id", 3211298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16, 3212298d969cSNavdeep Parhar "I", "SGE context id of the freelist"); 3213298d969cSNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, 3214298d969cSNavdeep Parhar &nm_rxq->fl_cidx, 0, "consumer index"); 3215298d969cSNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, 3216298d969cSNavdeep Parhar &nm_rxq->fl_pidx, 0, "producer index"); 3217298d969cSNavdeep Parhar 3218298d969cSNavdeep Parhar return (rc); 3219298d969cSNavdeep Parhar } 3220298d969cSNavdeep Parhar 3221298d969cSNavdeep Parhar 3222298d969cSNavdeep Parhar static int 3223fe2ebb76SJohn Baldwin free_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq) 3224298d969cSNavdeep Parhar { 3225fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 3226298d969cSNavdeep Parhar 3227298d969cSNavdeep Parhar free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba, 3228298d969cSNavdeep Parhar nm_rxq->iq_desc); 3229298d969cSNavdeep Parhar free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba, 3230298d969cSNavdeep Parhar nm_rxq->fl_desc); 3231298d969cSNavdeep Parhar 3232298d969cSNavdeep Parhar return (0); 3233298d969cSNavdeep Parhar } 3234298d969cSNavdeep Parhar 3235298d969cSNavdeep Parhar static int 3236fe2ebb76SJohn Baldwin alloc_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq, int iqidx, int idx, 3237298d969cSNavdeep Parhar struct sysctl_oid *oid) 3238298d969cSNavdeep Parhar { 3239298d969cSNavdeep Parhar int rc; 3240298d969cSNavdeep Parhar size_t len; 3241fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 3242298d969cSNavdeep Parhar struct adapter *sc = pi->adapter; 3243fe2ebb76SJohn Baldwin struct netmap_adapter *na = NA(vi->ifp); 3244298d969cSNavdeep Parhar char name[16]; 3245298d969cSNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 3246298d969cSNavdeep Parhar 324790e7434aSNavdeep Parhar len = na->num_tx_desc * EQ_ESIZE + sc->params.sge.spg_len; 3248298d969cSNavdeep Parhar rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map, 3249298d969cSNavdeep Parhar &nm_txq->ba, (void **)&nm_txq->desc); 3250298d969cSNavdeep Parhar if (rc) 3251298d969cSNavdeep Parhar return (rc); 3252298d969cSNavdeep Parhar 3253298d969cSNavdeep Parhar nm_txq->pidx = nm_txq->cidx = 0; 3254298d969cSNavdeep Parhar nm_txq->sidx = na->num_tx_desc; 3255298d969cSNavdeep Parhar nm_txq->nid = idx; 3256298d969cSNavdeep Parhar nm_txq->iqidx = iqidx; 3257298d969cSNavdeep Parhar nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) | 325897f2919dSNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) | 325997f2919dSNavdeep Parhar V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) | 326097f2919dSNavdeep Parhar V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid))); 3261298d969cSNavdeep Parhar 3262298d969cSNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3263fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 3264298d969cSNavdeep Parhar NULL, "netmap tx queue"); 3265298d969cSNavdeep Parhar children = SYSCTL_CHILDREN(oid); 3266298d969cSNavdeep Parhar 3267fe2ebb76SJohn Baldwin SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3268298d969cSNavdeep Parhar &nm_txq->cntxt_id, 0, "SGE context id of the queue"); 3269fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx", 3270298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I", 3271298d969cSNavdeep Parhar "consumer index"); 3272fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx", 3273298d969cSNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I", 3274298d969cSNavdeep Parhar "producer index"); 3275298d969cSNavdeep Parhar 3276298d969cSNavdeep Parhar return (rc); 3277298d969cSNavdeep Parhar } 3278298d969cSNavdeep Parhar 3279298d969cSNavdeep Parhar static int 3280fe2ebb76SJohn Baldwin free_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq) 3281298d969cSNavdeep Parhar { 3282fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 3283298d969cSNavdeep Parhar 3284298d969cSNavdeep Parhar free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba, 3285298d969cSNavdeep Parhar nm_txq->desc); 3286298d969cSNavdeep Parhar 3287298d969cSNavdeep Parhar return (0); 3288298d969cSNavdeep Parhar } 3289298d969cSNavdeep Parhar #endif 3290298d969cSNavdeep Parhar 3291733b9277SNavdeep Parhar static int 3292733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq) 3293733b9277SNavdeep Parhar { 3294733b9277SNavdeep Parhar int rc, cntxt_id; 3295733b9277SNavdeep Parhar struct fw_eq_ctrl_cmd c; 329690e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 3297f7dfe243SNavdeep Parhar 3298f7dfe243SNavdeep Parhar bzero(&c, sizeof(c)); 3299f7dfe243SNavdeep Parhar 3300f7dfe243SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST | 3301f7dfe243SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) | 3302f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_VFN(0)); 3303f7dfe243SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC | 3304f7dfe243SNavdeep Parhar F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c)); 33057951040fSNavdeep Parhar c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); 3306f7dfe243SNavdeep Parhar c.physeqid_pkd = htobe32(0); 3307f7dfe243SNavdeep Parhar c.fetchszm_to_iqid = 3308*87b027baSNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 3309733b9277SNavdeep Parhar V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) | 331056599263SNavdeep Parhar F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid)); 3311f7dfe243SNavdeep Parhar c.dcaen_to_eqsize = 3312f7dfe243SNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 3313f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 3314*87b027baSNavdeep Parhar V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) | 33157951040fSNavdeep Parhar V_FW_EQ_CTRL_CMD_EQSIZE(qsize)); 3316f7dfe243SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 3317f7dfe243SNavdeep Parhar 3318f7dfe243SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 3319f7dfe243SNavdeep Parhar if (rc != 0) { 3320f7dfe243SNavdeep Parhar device_printf(sc->dev, 3321733b9277SNavdeep Parhar "failed to create control queue %d: %d\n", eq->tx_chan, rc); 3322f7dfe243SNavdeep Parhar return (rc); 3323f7dfe243SNavdeep Parhar } 3324733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 3325f7dfe243SNavdeep Parhar 3326f7dfe243SNavdeep Parhar eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid)); 3327f7dfe243SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 3328733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 3329733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 3330733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 3331f7dfe243SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 3332f7dfe243SNavdeep Parhar 3333f7dfe243SNavdeep Parhar return (rc); 3334f7dfe243SNavdeep Parhar } 3335f7dfe243SNavdeep Parhar 3336f7dfe243SNavdeep Parhar static int 3337fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 333854e4ee71SNavdeep Parhar { 333954e4ee71SNavdeep Parhar int rc, cntxt_id; 334054e4ee71SNavdeep Parhar struct fw_eq_eth_cmd c; 334190e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 334254e4ee71SNavdeep Parhar 334354e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 334454e4ee71SNavdeep Parhar 334554e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST | 334654e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) | 334754e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_VFN(0)); 334854e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC | 334954e4ee71SNavdeep Parhar F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c)); 33507951040fSNavdeep Parhar c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE | 3351fe2ebb76SJohn Baldwin F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid)); 335254e4ee71SNavdeep Parhar c.fetchszm_to_iqid = 33537951040fSNavdeep Parhar htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) | 3354733b9277SNavdeep Parhar V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO | 3355aa2457e1SNavdeep Parhar V_FW_EQ_ETH_CMD_IQID(eq->iqid)); 335654e4ee71SNavdeep Parhar c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 335754e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 33587951040fSNavdeep Parhar V_FW_EQ_ETH_CMD_EQSIZE(qsize)); 335954e4ee71SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 336054e4ee71SNavdeep Parhar 336154e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 336254e4ee71SNavdeep Parhar if (rc != 0) { 3363fe2ebb76SJohn Baldwin device_printf(vi->dev, 3364733b9277SNavdeep Parhar "failed to create Ethernet egress queue: %d\n", rc); 3365733b9277SNavdeep Parhar return (rc); 3366733b9277SNavdeep Parhar } 3367733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 3368733b9277SNavdeep Parhar 3369733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd)); 3370ec55567cSJohn Baldwin eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd)); 3371733b9277SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 3372733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 3373733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 3374733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 3375733b9277SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 3376733b9277SNavdeep Parhar 337754e4ee71SNavdeep Parhar return (rc); 337854e4ee71SNavdeep Parhar } 337954e4ee71SNavdeep Parhar 338009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 3381733b9277SNavdeep Parhar static int 3382fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 3383733b9277SNavdeep Parhar { 3384733b9277SNavdeep Parhar int rc, cntxt_id; 3385733b9277SNavdeep Parhar struct fw_eq_ofld_cmd c; 338690e7434aSNavdeep Parhar int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 338754e4ee71SNavdeep Parhar 3388733b9277SNavdeep Parhar bzero(&c, sizeof(c)); 3389733b9277SNavdeep Parhar 3390733b9277SNavdeep Parhar c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST | 3391733b9277SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) | 3392733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_VFN(0)); 3393733b9277SNavdeep Parhar c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC | 3394733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c)); 3395733b9277SNavdeep Parhar c.fetchszm_to_iqid = 33967951040fSNavdeep Parhar htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) | 3397733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) | 3398733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid)); 3399733b9277SNavdeep Parhar c.dcaen_to_eqsize = 3400733b9277SNavdeep Parhar htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 3401733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 34027951040fSNavdeep Parhar V_FW_EQ_OFLD_CMD_EQSIZE(qsize)); 3403733b9277SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 3404733b9277SNavdeep Parhar 3405733b9277SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 3406733b9277SNavdeep Parhar if (rc != 0) { 3407fe2ebb76SJohn Baldwin device_printf(vi->dev, 3408733b9277SNavdeep Parhar "failed to create egress queue for TCP offload: %d\n", rc); 3409733b9277SNavdeep Parhar return (rc); 3410733b9277SNavdeep Parhar } 3411733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 3412733b9277SNavdeep Parhar 3413733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd)); 341454e4ee71SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 3415733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 3416733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 3417733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 341854e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 341954e4ee71SNavdeep Parhar 3420733b9277SNavdeep Parhar return (rc); 3421733b9277SNavdeep Parhar } 3422733b9277SNavdeep Parhar #endif 3423733b9277SNavdeep Parhar 3424733b9277SNavdeep Parhar static int 3425fe2ebb76SJohn Baldwin alloc_eq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq) 3426733b9277SNavdeep Parhar { 34277951040fSNavdeep Parhar int rc, qsize; 3428733b9277SNavdeep Parhar size_t len; 3429733b9277SNavdeep Parhar 3430733b9277SNavdeep Parhar mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF); 3431733b9277SNavdeep Parhar 343290e7434aSNavdeep Parhar qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE; 34337951040fSNavdeep Parhar len = qsize * EQ_ESIZE; 3434733b9277SNavdeep Parhar rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, 3435733b9277SNavdeep Parhar &eq->ba, (void **)&eq->desc); 3436733b9277SNavdeep Parhar if (rc) 3437733b9277SNavdeep Parhar return (rc); 3438733b9277SNavdeep Parhar 3439733b9277SNavdeep Parhar eq->pidx = eq->cidx = 0; 34407951040fSNavdeep Parhar eq->equeqidx = eq->dbidx = 0; 3441d14b0ac1SNavdeep Parhar eq->doorbells = sc->doorbells; 3442733b9277SNavdeep Parhar 3443733b9277SNavdeep Parhar switch (eq->flags & EQ_TYPEMASK) { 3444733b9277SNavdeep Parhar case EQ_CTRL: 3445733b9277SNavdeep Parhar rc = ctrl_eq_alloc(sc, eq); 3446733b9277SNavdeep Parhar break; 3447733b9277SNavdeep Parhar 3448733b9277SNavdeep Parhar case EQ_ETH: 3449fe2ebb76SJohn Baldwin rc = eth_eq_alloc(sc, vi, eq); 3450733b9277SNavdeep Parhar break; 3451733b9277SNavdeep Parhar 345209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 3453733b9277SNavdeep Parhar case EQ_OFLD: 3454fe2ebb76SJohn Baldwin rc = ofld_eq_alloc(sc, vi, eq); 3455733b9277SNavdeep Parhar break; 3456733b9277SNavdeep Parhar #endif 3457733b9277SNavdeep Parhar 3458733b9277SNavdeep Parhar default: 3459733b9277SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, 3460733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK); 3461733b9277SNavdeep Parhar } 3462733b9277SNavdeep Parhar if (rc != 0) { 3463733b9277SNavdeep Parhar device_printf(sc->dev, 3464c086e3d1SNavdeep Parhar "failed to allocate egress queue(%d): %d\n", 3465733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK, rc); 3466733b9277SNavdeep Parhar } 3467733b9277SNavdeep Parhar 3468d14b0ac1SNavdeep Parhar if (isset(&eq->doorbells, DOORBELL_UDB) || 3469d14b0ac1SNavdeep Parhar isset(&eq->doorbells, DOORBELL_UDBWC) || 347077ad3c41SNavdeep Parhar isset(&eq->doorbells, DOORBELL_WCWR)) { 347190e7434aSNavdeep Parhar uint32_t s_qpp = sc->params.sge.eq_s_qpp; 3472d14b0ac1SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 3473d14b0ac1SNavdeep Parhar volatile uint8_t *udb; 3474d14b0ac1SNavdeep Parhar 3475d14b0ac1SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 3476d14b0ac1SNavdeep Parhar udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT; /* pg offset */ 3477d14b0ac1SNavdeep Parhar eq->udb_qid = eq->cntxt_id & mask; /* id in page */ 3478f10405b3SNavdeep Parhar if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE) 347977ad3c41SNavdeep Parhar clrbit(&eq->doorbells, DOORBELL_WCWR); 3480d14b0ac1SNavdeep Parhar else { 3481d14b0ac1SNavdeep Parhar udb += eq->udb_qid << UDBS_SEG_SHIFT; /* seg offset */ 3482d14b0ac1SNavdeep Parhar eq->udb_qid = 0; 3483d14b0ac1SNavdeep Parhar } 3484d14b0ac1SNavdeep Parhar eq->udb = (volatile void *)udb; 3485d14b0ac1SNavdeep Parhar } 3486d14b0ac1SNavdeep Parhar 3487733b9277SNavdeep Parhar return (rc); 3488733b9277SNavdeep Parhar } 3489733b9277SNavdeep Parhar 3490733b9277SNavdeep Parhar static int 3491733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq) 3492733b9277SNavdeep Parhar { 3493733b9277SNavdeep Parhar int rc; 3494733b9277SNavdeep Parhar 3495733b9277SNavdeep Parhar if (eq->flags & EQ_ALLOCATED) { 3496733b9277SNavdeep Parhar switch (eq->flags & EQ_TYPEMASK) { 3497733b9277SNavdeep Parhar case EQ_CTRL: 3498733b9277SNavdeep Parhar rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, 3499733b9277SNavdeep Parhar eq->cntxt_id); 3500733b9277SNavdeep Parhar break; 3501733b9277SNavdeep Parhar 3502733b9277SNavdeep Parhar case EQ_ETH: 3503733b9277SNavdeep Parhar rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, 3504733b9277SNavdeep Parhar eq->cntxt_id); 3505733b9277SNavdeep Parhar break; 3506733b9277SNavdeep Parhar 350709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 3508733b9277SNavdeep Parhar case EQ_OFLD: 3509733b9277SNavdeep Parhar rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, 3510733b9277SNavdeep Parhar eq->cntxt_id); 3511733b9277SNavdeep Parhar break; 3512733b9277SNavdeep Parhar #endif 3513733b9277SNavdeep Parhar 3514733b9277SNavdeep Parhar default: 3515733b9277SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, 3516733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK); 3517733b9277SNavdeep Parhar } 3518733b9277SNavdeep Parhar if (rc != 0) { 3519733b9277SNavdeep Parhar device_printf(sc->dev, 3520733b9277SNavdeep Parhar "failed to free egress queue (%d): %d\n", 3521733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK, rc); 3522733b9277SNavdeep Parhar return (rc); 3523733b9277SNavdeep Parhar } 3524733b9277SNavdeep Parhar eq->flags &= ~EQ_ALLOCATED; 3525733b9277SNavdeep Parhar } 3526733b9277SNavdeep Parhar 3527733b9277SNavdeep Parhar free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc); 3528733b9277SNavdeep Parhar 3529733b9277SNavdeep Parhar if (mtx_initialized(&eq->eq_lock)) 3530733b9277SNavdeep Parhar mtx_destroy(&eq->eq_lock); 3531733b9277SNavdeep Parhar 3532733b9277SNavdeep Parhar bzero(eq, sizeof(*eq)); 3533733b9277SNavdeep Parhar return (0); 3534733b9277SNavdeep Parhar } 3535733b9277SNavdeep Parhar 3536733b9277SNavdeep Parhar static int 3537fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq, 3538733b9277SNavdeep Parhar struct sysctl_oid *oid) 3539733b9277SNavdeep Parhar { 3540733b9277SNavdeep Parhar int rc; 3541fe2ebb76SJohn Baldwin struct sysctl_ctx_list *ctx = vi ? &vi->ctx : &sc->ctx; 3542733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 3543733b9277SNavdeep Parhar 3544fe2ebb76SJohn Baldwin rc = alloc_eq(sc, vi, &wrq->eq); 3545733b9277SNavdeep Parhar if (rc) 3546733b9277SNavdeep Parhar return (rc); 3547733b9277SNavdeep Parhar 3548733b9277SNavdeep Parhar wrq->adapter = sc; 35497951040fSNavdeep Parhar TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq); 35507951040fSNavdeep Parhar TAILQ_INIT(&wrq->incomplete_wrs); 355109fe6320SNavdeep Parhar STAILQ_INIT(&wrq->wr_list); 35527951040fSNavdeep Parhar wrq->nwr_pending = 0; 35537951040fSNavdeep Parhar wrq->ndesc_needed = 0; 3554733b9277SNavdeep Parhar 3555aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3556aa93b99aSNavdeep Parhar &wrq->eq.ba, "bus address of descriptor ring"); 3557aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3558aa93b99aSNavdeep Parhar wrq->eq.sidx * EQ_ESIZE + sc->params.sge.spg_len, 3559aa93b99aSNavdeep Parhar "desc ring size in bytes"); 3560733b9277SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 3561733b9277SNavdeep Parhar &wrq->eq.cntxt_id, 0, "SGE context id of the queue"); 3562733b9277SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx", 3563733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I", 3564733b9277SNavdeep Parhar "consumer index"); 3565733b9277SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx", 3566733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I", 3567733b9277SNavdeep Parhar "producer index"); 3568aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL, 3569aa93b99aSNavdeep Parhar wrq->eq.sidx, "status page index"); 35707951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD, 35717951040fSNavdeep Parhar &wrq->tx_wrs_direct, "# of work requests (direct)"); 35727951040fSNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD, 35737951040fSNavdeep Parhar &wrq->tx_wrs_copied, "# of work requests (copied)"); 35740459a175SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD, 35750459a175SNavdeep Parhar &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)"); 3576733b9277SNavdeep Parhar 3577733b9277SNavdeep Parhar return (rc); 3578733b9277SNavdeep Parhar } 3579733b9277SNavdeep Parhar 3580733b9277SNavdeep Parhar static int 3581733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq) 3582733b9277SNavdeep Parhar { 3583733b9277SNavdeep Parhar int rc; 3584733b9277SNavdeep Parhar 3585733b9277SNavdeep Parhar rc = free_eq(sc, &wrq->eq); 3586733b9277SNavdeep Parhar if (rc) 3587733b9277SNavdeep Parhar return (rc); 3588733b9277SNavdeep Parhar 3589733b9277SNavdeep Parhar bzero(wrq, sizeof(*wrq)); 3590733b9277SNavdeep Parhar return (0); 3591733b9277SNavdeep Parhar } 3592733b9277SNavdeep Parhar 3593733b9277SNavdeep Parhar static int 3594fe2ebb76SJohn Baldwin alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx, 3595733b9277SNavdeep Parhar struct sysctl_oid *oid) 3596733b9277SNavdeep Parhar { 3597733b9277SNavdeep Parhar int rc; 3598fe2ebb76SJohn Baldwin struct port_info *pi = vi->pi; 3599733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 3600733b9277SNavdeep Parhar struct sge_eq *eq = &txq->eq; 3601733b9277SNavdeep Parhar char name[16]; 3602733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 3603733b9277SNavdeep Parhar 36047951040fSNavdeep Parhar rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, can_resume_eth_tx, 36057951040fSNavdeep Parhar M_CXGBE, M_WAITOK); 36067951040fSNavdeep Parhar if (rc != 0) { 36077951040fSNavdeep Parhar device_printf(sc->dev, "failed to allocate mp_ring: %d\n", rc); 36087951040fSNavdeep Parhar return (rc); 36097951040fSNavdeep Parhar } 36107951040fSNavdeep Parhar 3611fe2ebb76SJohn Baldwin rc = alloc_eq(sc, vi, eq); 36127951040fSNavdeep Parhar if (rc != 0) { 36137951040fSNavdeep Parhar mp_ring_free(txq->r); 36147951040fSNavdeep Parhar txq->r = NULL; 3615733b9277SNavdeep Parhar return (rc); 36167951040fSNavdeep Parhar } 3617733b9277SNavdeep Parhar 36187951040fSNavdeep Parhar /* Can't fail after this point. */ 36197951040fSNavdeep Parhar 3620ec55567cSJohn Baldwin if (idx == 0) 3621ec55567cSJohn Baldwin sc->sge.eq_base = eq->abs_id - eq->cntxt_id; 3622ec55567cSJohn Baldwin else 3623ec55567cSJohn Baldwin KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id, 3624ec55567cSJohn Baldwin ("eq_base mismatch")); 3625ec55567cSJohn Baldwin KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF, 3626ec55567cSJohn Baldwin ("PF with non-zero eq_base")); 3627ec55567cSJohn Baldwin 36287951040fSNavdeep Parhar TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq); 3629fe2ebb76SJohn Baldwin txq->ifp = vi->ifp; 36307951040fSNavdeep Parhar txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK); 36316af45170SJohn Baldwin if (sc->flags & IS_VF) 36326af45170SJohn Baldwin txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) | 36336af45170SJohn Baldwin V_TXPKT_INTF(pi->tx_chan)); 36346af45170SJohn Baldwin else 36357951040fSNavdeep Parhar txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) | 363697f2919dSNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | 363797f2919dSNavdeep Parhar V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) | 363897f2919dSNavdeep Parhar V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) | 363997f2919dSNavdeep Parhar V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid))); 364002f972e8SNavdeep Parhar txq->tc_idx = -1; 36417951040fSNavdeep Parhar txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE, 3642733b9277SNavdeep Parhar M_ZERO | M_WAITOK); 364354e4ee71SNavdeep Parhar 364454e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 3645fe2ebb76SJohn Baldwin oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 364654e4ee71SNavdeep Parhar NULL, "tx queue"); 364754e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 364854e4ee71SNavdeep Parhar 3649aa93b99aSNavdeep Parhar SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD, 3650aa93b99aSNavdeep Parhar &eq->ba, "bus address of descriptor ring"); 3651aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL, 3652aa93b99aSNavdeep Parhar eq->sidx * EQ_ESIZE + sc->params.sge.spg_len, 3653aa93b99aSNavdeep Parhar "desc ring size in bytes"); 3654ec55567cSJohn Baldwin SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD, 3655ec55567cSJohn Baldwin &eq->abs_id, 0, "absolute id of the queue"); 3656fe2ebb76SJohn Baldwin SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 365759bc8ce0SNavdeep Parhar &eq->cntxt_id, 0, "SGE context id of the queue"); 3658fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx", 365959bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I", 366059bc8ce0SNavdeep Parhar "consumer index"); 3661fe2ebb76SJohn Baldwin SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx", 366259bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I", 366359bc8ce0SNavdeep Parhar "producer index"); 3664aa93b99aSNavdeep Parhar SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL, 3665aa93b99aSNavdeep Parhar eq->sidx, "status page index"); 366659bc8ce0SNavdeep Parhar 366702f972e8SNavdeep Parhar SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "tc", 366802f972e8SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RW, vi, idx, sysctl_tc, "I", 366902f972e8SNavdeep Parhar "traffic class (-1 means none)"); 367002f972e8SNavdeep Parhar 3671fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD, 367254e4ee71SNavdeep Parhar &txq->txcsum, "# of times hardware assisted with checksum"); 3673fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_insertion", 367454e4ee71SNavdeep Parhar CTLFLAG_RD, &txq->vlan_insertion, 367554e4ee71SNavdeep Parhar "# of times hardware inserted 802.1Q tag"); 3676fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD, 3677a1ea9a82SNavdeep Parhar &txq->tso_wrs, "# of TSO work requests"); 3678fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD, 367954e4ee71SNavdeep Parhar &txq->imm_wrs, "# of work requests with immediate data"); 3680fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD, 368154e4ee71SNavdeep Parhar &txq->sgl_wrs, "# of work requests with direct SGL"); 3682fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD, 368354e4ee71SNavdeep Parhar &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)"); 3684fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_wrs", 36857951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts0_wrs, 36867951040fSNavdeep Parhar "# of txpkts (type 0) work requests"); 3687fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_wrs", 36887951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts1_wrs, 36897951040fSNavdeep Parhar "# of txpkts (type 1) work requests"); 3690fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_pkts", 36917951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts0_pkts, 36927951040fSNavdeep Parhar "# of frames tx'd using type0 txpkts work requests"); 3693fe2ebb76SJohn Baldwin SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_pkts", 36947951040fSNavdeep Parhar CTLFLAG_RD, &txq->txpkts1_pkts, 36957951040fSNavdeep Parhar "# of frames tx'd using type1 txpkts work requests"); 369654e4ee71SNavdeep Parhar 3697fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_enqueues", 36987951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->enqueues, 36997951040fSNavdeep Parhar "# of enqueues to the mp_ring for this queue"); 3700fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_drops", 37017951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->drops, 37027951040fSNavdeep Parhar "# of drops in the mp_ring for this queue"); 3703fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_starts", 37047951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->starts, 37057951040fSNavdeep Parhar "# of normal consumer starts in the mp_ring for this queue"); 3706fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_stalls", 37077951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->stalls, 37087951040fSNavdeep Parhar "# of consumer stalls in the mp_ring for this queue"); 3709fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_restarts", 37107951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->restarts, 37117951040fSNavdeep Parhar "# of consumer restarts in the mp_ring for this queue"); 3712fe2ebb76SJohn Baldwin SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_abdications", 37137951040fSNavdeep Parhar CTLFLAG_RD, &txq->r->abdications, 37147951040fSNavdeep Parhar "# of consumer abdications in the mp_ring for this queue"); 371554e4ee71SNavdeep Parhar 37167951040fSNavdeep Parhar return (0); 371754e4ee71SNavdeep Parhar } 371854e4ee71SNavdeep Parhar 371954e4ee71SNavdeep Parhar static int 3720fe2ebb76SJohn Baldwin free_txq(struct vi_info *vi, struct sge_txq *txq) 372154e4ee71SNavdeep Parhar { 372254e4ee71SNavdeep Parhar int rc; 3723fe2ebb76SJohn Baldwin struct adapter *sc = vi->pi->adapter; 372454e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 372554e4ee71SNavdeep Parhar 3726733b9277SNavdeep Parhar rc = free_eq(sc, eq); 3727733b9277SNavdeep Parhar if (rc) 372854e4ee71SNavdeep Parhar return (rc); 372954e4ee71SNavdeep Parhar 37307951040fSNavdeep Parhar sglist_free(txq->gl); 3731f7dfe243SNavdeep Parhar free(txq->sdesc, M_CXGBE); 37327951040fSNavdeep Parhar mp_ring_free(txq->r); 373354e4ee71SNavdeep Parhar 373454e4ee71SNavdeep Parhar bzero(txq, sizeof(*txq)); 373554e4ee71SNavdeep Parhar return (0); 373654e4ee71SNavdeep Parhar } 373754e4ee71SNavdeep Parhar 373854e4ee71SNavdeep Parhar static void 373954e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error) 374054e4ee71SNavdeep Parhar { 374154e4ee71SNavdeep Parhar bus_addr_t *ba = arg; 374254e4ee71SNavdeep Parhar 374354e4ee71SNavdeep Parhar KASSERT(nseg == 1, 374454e4ee71SNavdeep Parhar ("%s meant for single segment mappings only.", __func__)); 374554e4ee71SNavdeep Parhar 374654e4ee71SNavdeep Parhar *ba = error ? 0 : segs->ds_addr; 374754e4ee71SNavdeep Parhar } 374854e4ee71SNavdeep Parhar 374954e4ee71SNavdeep Parhar static inline void 375054e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl) 375154e4ee71SNavdeep Parhar { 37524d6db4e0SNavdeep Parhar uint32_t n, v; 375354e4ee71SNavdeep Parhar 37544d6db4e0SNavdeep Parhar n = IDXDIFF(fl->pidx / 8, fl->dbidx, fl->sidx); 37554d6db4e0SNavdeep Parhar MPASS(n > 0); 3756d14b0ac1SNavdeep Parhar 375754e4ee71SNavdeep Parhar wmb(); 37584d6db4e0SNavdeep Parhar v = fl->dbval | V_PIDX(n); 37594d6db4e0SNavdeep Parhar if (fl->udb) 37604d6db4e0SNavdeep Parhar *fl->udb = htole32(v); 37614d6db4e0SNavdeep Parhar else 3762315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, v); 37634d6db4e0SNavdeep Parhar IDXINCR(fl->dbidx, n, fl->sidx); 376454e4ee71SNavdeep Parhar } 376554e4ee71SNavdeep Parhar 3766fb12416cSNavdeep Parhar /* 37674d6db4e0SNavdeep Parhar * Fills up the freelist by allocating up to 'n' buffers. Buffers that are 37684d6db4e0SNavdeep Parhar * recycled do not count towards this allocation budget. 3769733b9277SNavdeep Parhar * 37704d6db4e0SNavdeep Parhar * Returns non-zero to indicate that this freelist should be added to the list 37714d6db4e0SNavdeep Parhar * of starving freelists. 3772fb12416cSNavdeep Parhar */ 3773733b9277SNavdeep Parhar static int 37744d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n) 377554e4ee71SNavdeep Parhar { 37764d6db4e0SNavdeep Parhar __be64 *d; 37774d6db4e0SNavdeep Parhar struct fl_sdesc *sd; 377838035ed6SNavdeep Parhar uintptr_t pa; 377954e4ee71SNavdeep Parhar caddr_t cl; 37804d6db4e0SNavdeep Parhar struct cluster_layout *cll; 37814d6db4e0SNavdeep Parhar struct sw_zone_info *swz; 378238035ed6SNavdeep Parhar struct cluster_metadata *clm; 37834d6db4e0SNavdeep Parhar uint16_t max_pidx; 37844d6db4e0SNavdeep Parhar uint16_t hw_cidx = fl->hw_cidx; /* stable snapshot */ 378554e4ee71SNavdeep Parhar 378654e4ee71SNavdeep Parhar FL_LOCK_ASSERT_OWNED(fl); 378754e4ee71SNavdeep Parhar 37884d6db4e0SNavdeep Parhar /* 3789453130d9SPedro F. Giffuni * We always stop at the beginning of the hardware descriptor that's just 37904d6db4e0SNavdeep Parhar * before the one with the hw cidx. This is to avoid hw pidx = hw cidx, 37914d6db4e0SNavdeep Parhar * which would mean an empty freelist to the chip. 37924d6db4e0SNavdeep Parhar */ 37934d6db4e0SNavdeep Parhar max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1; 37944d6db4e0SNavdeep Parhar if (fl->pidx == max_pidx * 8) 37954d6db4e0SNavdeep Parhar return (0); 379654e4ee71SNavdeep Parhar 37974d6db4e0SNavdeep Parhar d = &fl->desc[fl->pidx]; 37984d6db4e0SNavdeep Parhar sd = &fl->sdesc[fl->pidx]; 37994d6db4e0SNavdeep Parhar cll = &fl->cll_def; /* default layout */ 38004d6db4e0SNavdeep Parhar swz = &sc->sge.sw_zone_info[cll->zidx]; 38014d6db4e0SNavdeep Parhar 38024d6db4e0SNavdeep Parhar while (n > 0) { 380354e4ee71SNavdeep Parhar 380454e4ee71SNavdeep Parhar if (sd->cl != NULL) { 380554e4ee71SNavdeep Parhar 3806c3fb7725SNavdeep Parhar if (sd->nmbuf == 0) { 380738035ed6SNavdeep Parhar /* 380838035ed6SNavdeep Parhar * Fast recycle without involving any atomics on 380938035ed6SNavdeep Parhar * the cluster's metadata (if the cluster has 381038035ed6SNavdeep Parhar * metadata). This happens when all frames 381138035ed6SNavdeep Parhar * received in the cluster were small enough to 381238035ed6SNavdeep Parhar * fit within a single mbuf each. 381338035ed6SNavdeep Parhar */ 381438035ed6SNavdeep Parhar fl->cl_fast_recycled++; 3815ccc69b2fSNavdeep Parhar #ifdef INVARIANTS 3816ccc69b2fSNavdeep Parhar clm = cl_metadata(sc, fl, &sd->cll, sd->cl); 3817ccc69b2fSNavdeep Parhar if (clm != NULL) 3818ccc69b2fSNavdeep Parhar MPASS(clm->refcount == 1); 3819ccc69b2fSNavdeep Parhar #endif 382038035ed6SNavdeep Parhar goto recycled_fast; 382138035ed6SNavdeep Parhar } 382254e4ee71SNavdeep Parhar 382338035ed6SNavdeep Parhar /* 382438035ed6SNavdeep Parhar * Cluster is guaranteed to have metadata. Clusters 382538035ed6SNavdeep Parhar * without metadata always take the fast recycle path 382638035ed6SNavdeep Parhar * when they're recycled. 382738035ed6SNavdeep Parhar */ 382838035ed6SNavdeep Parhar clm = cl_metadata(sc, fl, &sd->cll, sd->cl); 382938035ed6SNavdeep Parhar MPASS(clm != NULL); 38301458bff9SNavdeep Parhar 383138035ed6SNavdeep Parhar if (atomic_fetchadd_int(&clm->refcount, -1) == 1) { 383238035ed6SNavdeep Parhar fl->cl_recycled++; 383382eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 383454e4ee71SNavdeep Parhar goto recycled; 383554e4ee71SNavdeep Parhar } 38361458bff9SNavdeep Parhar sd->cl = NULL; /* gave up my reference */ 38371458bff9SNavdeep Parhar } 383838035ed6SNavdeep Parhar MPASS(sd->cl == NULL); 383938035ed6SNavdeep Parhar alloc: 384038035ed6SNavdeep Parhar cl = uma_zalloc(swz->zone, M_NOWAIT); 384138035ed6SNavdeep Parhar if (__predict_false(cl == NULL)) { 384238035ed6SNavdeep Parhar if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 || 384338035ed6SNavdeep Parhar fl->cll_def.zidx == fl->cll_alt.zidx) 384454e4ee71SNavdeep Parhar break; 384554e4ee71SNavdeep Parhar 384638035ed6SNavdeep Parhar /* fall back to the safe zone */ 384738035ed6SNavdeep Parhar cll = &fl->cll_alt; 384838035ed6SNavdeep Parhar swz = &sc->sge.sw_zone_info[cll->zidx]; 384938035ed6SNavdeep Parhar goto alloc; 385054e4ee71SNavdeep Parhar } 385138035ed6SNavdeep Parhar fl->cl_allocated++; 38524d6db4e0SNavdeep Parhar n--; 385354e4ee71SNavdeep Parhar 385438035ed6SNavdeep Parhar pa = pmap_kextract((vm_offset_t)cl); 385538035ed6SNavdeep Parhar pa += cll->region1; 385654e4ee71SNavdeep Parhar sd->cl = cl; 385738035ed6SNavdeep Parhar sd->cll = *cll; 385838035ed6SNavdeep Parhar *d = htobe64(pa | cll->hwidx); 385938035ed6SNavdeep Parhar clm = cl_metadata(sc, fl, cll, cl); 386038035ed6SNavdeep Parhar if (clm != NULL) { 38617d29df59SNavdeep Parhar recycled: 386238035ed6SNavdeep Parhar #ifdef INVARIANTS 386338035ed6SNavdeep Parhar clm->sd = sd; 386438035ed6SNavdeep Parhar #endif 386538035ed6SNavdeep Parhar clm->refcount = 1; 386638035ed6SNavdeep Parhar } 3867c3fb7725SNavdeep Parhar sd->nmbuf = 0; 386838035ed6SNavdeep Parhar recycled_fast: 386938035ed6SNavdeep Parhar d++; 387054e4ee71SNavdeep Parhar sd++; 38714d6db4e0SNavdeep Parhar if (__predict_false(++fl->pidx % 8 == 0)) { 38724d6db4e0SNavdeep Parhar uint16_t pidx = fl->pidx / 8; 38734d6db4e0SNavdeep Parhar 38744d6db4e0SNavdeep Parhar if (__predict_false(pidx == fl->sidx)) { 387554e4ee71SNavdeep Parhar fl->pidx = 0; 38764d6db4e0SNavdeep Parhar pidx = 0; 387754e4ee71SNavdeep Parhar sd = fl->sdesc; 387854e4ee71SNavdeep Parhar d = fl->desc; 387954e4ee71SNavdeep Parhar } 38804d6db4e0SNavdeep Parhar if (pidx == max_pidx) 38814d6db4e0SNavdeep Parhar break; 38824d6db4e0SNavdeep Parhar 38834d6db4e0SNavdeep Parhar if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4) 38844d6db4e0SNavdeep Parhar ring_fl_db(sc, fl); 38854d6db4e0SNavdeep Parhar } 388654e4ee71SNavdeep Parhar } 3887fb12416cSNavdeep Parhar 38884d6db4e0SNavdeep Parhar if (fl->pidx / 8 != fl->dbidx) 3889fb12416cSNavdeep Parhar ring_fl_db(sc, fl); 3890733b9277SNavdeep Parhar 3891733b9277SNavdeep Parhar return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING)); 3892733b9277SNavdeep Parhar } 3893733b9277SNavdeep Parhar 3894733b9277SNavdeep Parhar /* 3895733b9277SNavdeep Parhar * Attempt to refill all starving freelists. 3896733b9277SNavdeep Parhar */ 3897733b9277SNavdeep Parhar static void 3898733b9277SNavdeep Parhar refill_sfl(void *arg) 3899733b9277SNavdeep Parhar { 3900733b9277SNavdeep Parhar struct adapter *sc = arg; 3901733b9277SNavdeep Parhar struct sge_fl *fl, *fl_temp; 3902733b9277SNavdeep Parhar 3903fe2ebb76SJohn Baldwin mtx_assert(&sc->sfl_lock, MA_OWNED); 3904733b9277SNavdeep Parhar TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) { 3905733b9277SNavdeep Parhar FL_LOCK(fl); 3906733b9277SNavdeep Parhar refill_fl(sc, fl, 64); 3907733b9277SNavdeep Parhar if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) { 3908733b9277SNavdeep Parhar TAILQ_REMOVE(&sc->sfl, fl, link); 3909733b9277SNavdeep Parhar fl->flags &= ~FL_STARVING; 3910733b9277SNavdeep Parhar } 3911733b9277SNavdeep Parhar FL_UNLOCK(fl); 3912733b9277SNavdeep Parhar } 3913733b9277SNavdeep Parhar 3914733b9277SNavdeep Parhar if (!TAILQ_EMPTY(&sc->sfl)) 3915733b9277SNavdeep Parhar callout_schedule(&sc->sfl_callout, hz / 5); 391654e4ee71SNavdeep Parhar } 391754e4ee71SNavdeep Parhar 391854e4ee71SNavdeep Parhar static int 391954e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl) 392054e4ee71SNavdeep Parhar { 392154e4ee71SNavdeep Parhar 39224d6db4e0SNavdeep Parhar fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE, 392354e4ee71SNavdeep Parhar M_ZERO | M_WAITOK); 392454e4ee71SNavdeep Parhar 392554e4ee71SNavdeep Parhar return (0); 392654e4ee71SNavdeep Parhar } 392754e4ee71SNavdeep Parhar 392854e4ee71SNavdeep Parhar static void 39291458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl) 393054e4ee71SNavdeep Parhar { 393154e4ee71SNavdeep Parhar struct fl_sdesc *sd; 393238035ed6SNavdeep Parhar struct cluster_metadata *clm; 393338035ed6SNavdeep Parhar struct cluster_layout *cll; 393454e4ee71SNavdeep Parhar int i; 393554e4ee71SNavdeep Parhar 393654e4ee71SNavdeep Parhar sd = fl->sdesc; 39374d6db4e0SNavdeep Parhar for (i = 0; i < fl->sidx * 8; i++, sd++) { 393838035ed6SNavdeep Parhar if (sd->cl == NULL) 393938035ed6SNavdeep Parhar continue; 394054e4ee71SNavdeep Parhar 394138035ed6SNavdeep Parhar cll = &sd->cll; 394238035ed6SNavdeep Parhar clm = cl_metadata(sc, fl, cll, sd->cl); 394382eff304SNavdeep Parhar if (sd->nmbuf == 0) 394438035ed6SNavdeep Parhar uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl); 394582eff304SNavdeep Parhar else if (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1) { 394682eff304SNavdeep Parhar uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl); 394782eff304SNavdeep Parhar counter_u64_add(extfree_rels, 1); 394854e4ee71SNavdeep Parhar } 394938035ed6SNavdeep Parhar sd->cl = NULL; 395054e4ee71SNavdeep Parhar } 395154e4ee71SNavdeep Parhar 395254e4ee71SNavdeep Parhar free(fl->sdesc, M_CXGBE); 395354e4ee71SNavdeep Parhar fl->sdesc = NULL; 395454e4ee71SNavdeep Parhar } 395554e4ee71SNavdeep Parhar 39567951040fSNavdeep Parhar static inline void 39577951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl) 395854e4ee71SNavdeep Parhar { 39597951040fSNavdeep Parhar int rc; 396054e4ee71SNavdeep Parhar 39617951040fSNavdeep Parhar M_ASSERTPKTHDR(m); 396254e4ee71SNavdeep Parhar 39637951040fSNavdeep Parhar sglist_reset(gl); 39647951040fSNavdeep Parhar rc = sglist_append_mbuf(gl, m); 39657951040fSNavdeep Parhar if (__predict_false(rc != 0)) { 39667951040fSNavdeep Parhar panic("%s: mbuf %p (%d segs) was vetted earlier but now fails " 39677951040fSNavdeep Parhar "with %d.", __func__, m, mbuf_nsegs(m), rc); 396854e4ee71SNavdeep Parhar } 396954e4ee71SNavdeep Parhar 39707951040fSNavdeep Parhar KASSERT(gl->sg_nseg == mbuf_nsegs(m), 39717951040fSNavdeep Parhar ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m, 39727951040fSNavdeep Parhar mbuf_nsegs(m), gl->sg_nseg)); 39737951040fSNavdeep Parhar KASSERT(gl->sg_nseg > 0 && 39747951040fSNavdeep Parhar gl->sg_nseg <= (needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS), 39757951040fSNavdeep Parhar ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__, 39767951040fSNavdeep Parhar gl->sg_nseg, needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)); 397754e4ee71SNavdeep Parhar } 397854e4ee71SNavdeep Parhar 397954e4ee71SNavdeep Parhar /* 39807951040fSNavdeep Parhar * len16 for a txpkt WR with a GL. Includes the firmware work request header. 398154e4ee71SNavdeep Parhar */ 39827951040fSNavdeep Parhar static inline u_int 39837951040fSNavdeep Parhar txpkt_len16(u_int nsegs, u_int tso) 39847951040fSNavdeep Parhar { 39857951040fSNavdeep Parhar u_int n; 39867951040fSNavdeep Parhar 39877951040fSNavdeep Parhar MPASS(nsegs > 0); 39887951040fSNavdeep Parhar 39897951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 39907951040fSNavdeep Parhar n = sizeof(struct fw_eth_tx_pkt_wr) + sizeof(struct cpl_tx_pkt_core) + 39917951040fSNavdeep Parhar sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 39927951040fSNavdeep Parhar if (tso) 39937951040fSNavdeep Parhar n += sizeof(struct cpl_tx_pkt_lso_core); 39947951040fSNavdeep Parhar 39957951040fSNavdeep Parhar return (howmany(n, 16)); 39967951040fSNavdeep Parhar } 399754e4ee71SNavdeep Parhar 399854e4ee71SNavdeep Parhar /* 39996af45170SJohn Baldwin * len16 for a txpkt_vm WR with a GL. Includes the firmware work 40006af45170SJohn Baldwin * request header. 40016af45170SJohn Baldwin */ 40026af45170SJohn Baldwin static inline u_int 40036af45170SJohn Baldwin txpkt_vm_len16(u_int nsegs, u_int tso) 40046af45170SJohn Baldwin { 40056af45170SJohn Baldwin u_int n; 40066af45170SJohn Baldwin 40076af45170SJohn Baldwin MPASS(nsegs > 0); 40086af45170SJohn Baldwin 40096af45170SJohn Baldwin nsegs--; /* first segment is part of ulptx_sgl */ 40106af45170SJohn Baldwin n = sizeof(struct fw_eth_tx_pkt_vm_wr) + 40116af45170SJohn Baldwin sizeof(struct cpl_tx_pkt_core) + 40126af45170SJohn Baldwin sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 40136af45170SJohn Baldwin if (tso) 40146af45170SJohn Baldwin n += sizeof(struct cpl_tx_pkt_lso_core); 40156af45170SJohn Baldwin 40166af45170SJohn Baldwin return (howmany(n, 16)); 40176af45170SJohn Baldwin } 40186af45170SJohn Baldwin 40196af45170SJohn Baldwin /* 40207951040fSNavdeep Parhar * len16 for a txpkts type 0 WR with a GL. Does not include the firmware work 40217951040fSNavdeep Parhar * request header. 40227951040fSNavdeep Parhar */ 40237951040fSNavdeep Parhar static inline u_int 40247951040fSNavdeep Parhar txpkts0_len16(u_int nsegs) 40257951040fSNavdeep Parhar { 40267951040fSNavdeep Parhar u_int n; 40277951040fSNavdeep Parhar 40287951040fSNavdeep Parhar MPASS(nsegs > 0); 40297951040fSNavdeep Parhar 40307951040fSNavdeep Parhar nsegs--; /* first segment is part of ulptx_sgl */ 40317951040fSNavdeep Parhar n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) + 40327951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) + 40337951040fSNavdeep Parhar 8 * ((3 * nsegs) / 2 + (nsegs & 1)); 40347951040fSNavdeep Parhar 40357951040fSNavdeep Parhar return (howmany(n, 16)); 40367951040fSNavdeep Parhar } 40377951040fSNavdeep Parhar 40387951040fSNavdeep Parhar /* 40397951040fSNavdeep Parhar * len16 for a txpkts type 1 WR with a GL. Does not include the firmware work 40407951040fSNavdeep Parhar * request header. 40417951040fSNavdeep Parhar */ 40427951040fSNavdeep Parhar static inline u_int 40437951040fSNavdeep Parhar txpkts1_len16(void) 40447951040fSNavdeep Parhar { 40457951040fSNavdeep Parhar u_int n; 40467951040fSNavdeep Parhar 40477951040fSNavdeep Parhar n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl); 40487951040fSNavdeep Parhar 40497951040fSNavdeep Parhar return (howmany(n, 16)); 40507951040fSNavdeep Parhar } 40517951040fSNavdeep Parhar 40527951040fSNavdeep Parhar static inline u_int 40537951040fSNavdeep Parhar imm_payload(u_int ndesc) 40547951040fSNavdeep Parhar { 40557951040fSNavdeep Parhar u_int n; 40567951040fSNavdeep Parhar 40577951040fSNavdeep Parhar n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) - 40587951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core); 40597951040fSNavdeep Parhar 40607951040fSNavdeep Parhar return (n); 40617951040fSNavdeep Parhar } 40627951040fSNavdeep Parhar 40637951040fSNavdeep Parhar /* 40646af45170SJohn Baldwin * Write a VM txpkt WR for this packet to the hardware descriptors, update the 40656af45170SJohn Baldwin * software descriptor, and advance the pidx. It is guaranteed that enough 40666af45170SJohn Baldwin * descriptors are available. 40676af45170SJohn Baldwin * 40686af45170SJohn Baldwin * The return value is the # of hardware descriptors used. 40696af45170SJohn Baldwin */ 40706af45170SJohn Baldwin static u_int 4071472a6004SNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq, 4072472a6004SNavdeep Parhar struct fw_eth_tx_pkt_vm_wr *wr, struct mbuf *m0, u_int available) 40736af45170SJohn Baldwin { 40746af45170SJohn Baldwin struct sge_eq *eq = &txq->eq; 40756af45170SJohn Baldwin struct tx_sdesc *txsd; 40766af45170SJohn Baldwin struct cpl_tx_pkt_core *cpl; 40776af45170SJohn Baldwin uint32_t ctrl; /* used in many unrelated places */ 40786af45170SJohn Baldwin uint64_t ctrl1; 40796af45170SJohn Baldwin int csum_type, len16, ndesc, pktlen, nsegs; 40806af45170SJohn Baldwin caddr_t dst; 40816af45170SJohn Baldwin 40826af45170SJohn Baldwin TXQ_LOCK_ASSERT_OWNED(txq); 40836af45170SJohn Baldwin M_ASSERTPKTHDR(m0); 40846af45170SJohn Baldwin MPASS(available > 0 && available < eq->sidx); 40856af45170SJohn Baldwin 40866af45170SJohn Baldwin len16 = mbuf_len16(m0); 40876af45170SJohn Baldwin nsegs = mbuf_nsegs(m0); 40886af45170SJohn Baldwin pktlen = m0->m_pkthdr.len; 40896af45170SJohn Baldwin ctrl = sizeof(struct cpl_tx_pkt_core); 40906af45170SJohn Baldwin if (needs_tso(m0)) 40916af45170SJohn Baldwin ctrl += sizeof(struct cpl_tx_pkt_lso_core); 40926af45170SJohn Baldwin ndesc = howmany(len16, EQ_ESIZE / 16); 40936af45170SJohn Baldwin MPASS(ndesc <= available); 40946af45170SJohn Baldwin 40956af45170SJohn Baldwin /* Firmware work request header */ 40966af45170SJohn Baldwin MPASS(wr == (void *)&eq->desc[eq->pidx]); 40976af45170SJohn Baldwin wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) | 40986af45170SJohn Baldwin V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 40996af45170SJohn Baldwin 41006af45170SJohn Baldwin ctrl = V_FW_WR_LEN16(len16); 41016af45170SJohn Baldwin wr->equiq_to_len16 = htobe32(ctrl); 41026af45170SJohn Baldwin wr->r3[0] = 0; 41036af45170SJohn Baldwin wr->r3[1] = 0; 41046af45170SJohn Baldwin 41056af45170SJohn Baldwin /* 41066af45170SJohn Baldwin * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci. 41076af45170SJohn Baldwin * vlantci is ignored unless the ethtype is 0x8100, so it's 41086af45170SJohn Baldwin * simpler to always copy it rather than making it 41096af45170SJohn Baldwin * conditional. Also, it seems that we do not have to set 41106af45170SJohn Baldwin * vlantci or fake the ethtype when doing VLAN tag insertion. 41116af45170SJohn Baldwin */ 41126af45170SJohn Baldwin m_copydata(m0, 0, sizeof(struct ether_header) + 2, wr->ethmacdst); 41136af45170SJohn Baldwin 41146af45170SJohn Baldwin csum_type = -1; 41156af45170SJohn Baldwin if (needs_tso(m0)) { 41166af45170SJohn Baldwin struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1); 41176af45170SJohn Baldwin 41186af45170SJohn Baldwin KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 41196af45170SJohn Baldwin m0->m_pkthdr.l4hlen > 0, 41206af45170SJohn Baldwin ("%s: mbuf %p needs TSO but missing header lengths", 41216af45170SJohn Baldwin __func__, m0)); 41226af45170SJohn Baldwin 41236af45170SJohn Baldwin ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE | 41246af45170SJohn Baldwin F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) 41256af45170SJohn Baldwin | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 41266af45170SJohn Baldwin if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header)) 41276af45170SJohn Baldwin ctrl |= V_LSO_ETHHDR_LEN(1); 41286af45170SJohn Baldwin if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 41296af45170SJohn Baldwin ctrl |= F_LSO_IPV6; 41306af45170SJohn Baldwin 41316af45170SJohn Baldwin lso->lso_ctrl = htobe32(ctrl); 41326af45170SJohn Baldwin lso->ipid_ofst = htobe16(0); 41336af45170SJohn Baldwin lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 41346af45170SJohn Baldwin lso->seqno_offset = htobe32(0); 41356af45170SJohn Baldwin lso->len = htobe32(pktlen); 41366af45170SJohn Baldwin 41376af45170SJohn Baldwin if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 41386af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP6; 41396af45170SJohn Baldwin else 41406af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP; 41416af45170SJohn Baldwin 41426af45170SJohn Baldwin cpl = (void *)(lso + 1); 41436af45170SJohn Baldwin 41446af45170SJohn Baldwin txq->tso_wrs++; 41456af45170SJohn Baldwin } else { 41466af45170SJohn Baldwin if (m0->m_pkthdr.csum_flags & CSUM_IP_TCP) 41476af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP; 41486af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP_UDP) 41496af45170SJohn Baldwin csum_type = TX_CSUM_UDPIP; 41506af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP6_TCP) 41516af45170SJohn Baldwin csum_type = TX_CSUM_TCPIP6; 41526af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP6_UDP) 41536af45170SJohn Baldwin csum_type = TX_CSUM_UDPIP6; 41546af45170SJohn Baldwin #if defined(INET) 41556af45170SJohn Baldwin else if (m0->m_pkthdr.csum_flags & CSUM_IP) { 41566af45170SJohn Baldwin /* 41576af45170SJohn Baldwin * XXX: The firmware appears to stomp on the 41586af45170SJohn Baldwin * fragment/flags field of the IP header when 41596af45170SJohn Baldwin * using TX_CSUM_IP. Fall back to doing 41606af45170SJohn Baldwin * software checksums. 41616af45170SJohn Baldwin */ 41626af45170SJohn Baldwin u_short *sump; 41636af45170SJohn Baldwin struct mbuf *m; 41646af45170SJohn Baldwin int offset; 41656af45170SJohn Baldwin 41666af45170SJohn Baldwin m = m0; 41676af45170SJohn Baldwin offset = 0; 41686af45170SJohn Baldwin sump = m_advance(&m, &offset, m0->m_pkthdr.l2hlen + 41696af45170SJohn Baldwin offsetof(struct ip, ip_sum)); 41706af45170SJohn Baldwin *sump = in_cksum_skip(m0, m0->m_pkthdr.l2hlen + 41716af45170SJohn Baldwin m0->m_pkthdr.l3hlen, m0->m_pkthdr.l2hlen); 41726af45170SJohn Baldwin m0->m_pkthdr.csum_flags &= ~CSUM_IP; 41736af45170SJohn Baldwin } 41746af45170SJohn Baldwin #endif 41756af45170SJohn Baldwin 41766af45170SJohn Baldwin cpl = (void *)(wr + 1); 41776af45170SJohn Baldwin } 41786af45170SJohn Baldwin 41796af45170SJohn Baldwin /* Checksum offload */ 41806af45170SJohn Baldwin ctrl1 = 0; 41816af45170SJohn Baldwin if (needs_l3_csum(m0) == 0) 41826af45170SJohn Baldwin ctrl1 |= F_TXPKT_IPCSUM_DIS; 41836af45170SJohn Baldwin if (csum_type >= 0) { 41846af45170SJohn Baldwin KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0, 41856af45170SJohn Baldwin ("%s: mbuf %p needs checksum offload but missing header lengths", 41866af45170SJohn Baldwin __func__, m0)); 41876af45170SJohn Baldwin 4188472a6004SNavdeep Parhar if (chip_id(sc) <= CHELSIO_T5) { 41896af45170SJohn Baldwin ctrl1 |= V_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen - 41906af45170SJohn Baldwin ETHER_HDR_LEN); 4191472a6004SNavdeep Parhar } else { 4192472a6004SNavdeep Parhar ctrl1 |= V_T6_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen - 4193472a6004SNavdeep Parhar ETHER_HDR_LEN); 4194472a6004SNavdeep Parhar } 41956af45170SJohn Baldwin ctrl1 |= V_TXPKT_IPHDR_LEN(m0->m_pkthdr.l3hlen); 41966af45170SJohn Baldwin ctrl1 |= V_TXPKT_CSUM_TYPE(csum_type); 41976af45170SJohn Baldwin } else 41986af45170SJohn Baldwin ctrl1 |= F_TXPKT_L4CSUM_DIS; 41996af45170SJohn Baldwin if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 42006af45170SJohn Baldwin CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 42016af45170SJohn Baldwin txq->txcsum++; /* some hardware assistance provided */ 42026af45170SJohn Baldwin 42036af45170SJohn Baldwin /* VLAN tag insertion */ 42046af45170SJohn Baldwin if (needs_vlan_insertion(m0)) { 42056af45170SJohn Baldwin ctrl1 |= F_TXPKT_VLAN_VLD | 42066af45170SJohn Baldwin V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 42076af45170SJohn Baldwin txq->vlan_insertion++; 42086af45170SJohn Baldwin } 42096af45170SJohn Baldwin 42106af45170SJohn Baldwin /* CPL header */ 42116af45170SJohn Baldwin cpl->ctrl0 = txq->cpl_ctrl0; 42126af45170SJohn Baldwin cpl->pack = 0; 42136af45170SJohn Baldwin cpl->len = htobe16(pktlen); 42146af45170SJohn Baldwin cpl->ctrl1 = htobe64(ctrl1); 42156af45170SJohn Baldwin 42166af45170SJohn Baldwin /* SGL */ 42176af45170SJohn Baldwin dst = (void *)(cpl + 1); 42186af45170SJohn Baldwin 42196af45170SJohn Baldwin /* 42206af45170SJohn Baldwin * A packet using TSO will use up an entire descriptor for the 42216af45170SJohn Baldwin * firmware work request header, LSO CPL, and TX_PKT_XT CPL. 42226af45170SJohn Baldwin * If this descriptor is the last descriptor in the ring, wrap 42236af45170SJohn Baldwin * around to the front of the ring explicitly for the start of 42246af45170SJohn Baldwin * the sgl. 42256af45170SJohn Baldwin */ 42266af45170SJohn Baldwin if (dst == (void *)&eq->desc[eq->sidx]) { 42276af45170SJohn Baldwin dst = (void *)&eq->desc[0]; 42286af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, 0); 42296af45170SJohn Baldwin } else 42306af45170SJohn Baldwin write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 42316af45170SJohn Baldwin txq->sgl_wrs++; 42326af45170SJohn Baldwin 42336af45170SJohn Baldwin txq->txpkt_wrs++; 42346af45170SJohn Baldwin 42356af45170SJohn Baldwin txsd = &txq->sdesc[eq->pidx]; 42366af45170SJohn Baldwin txsd->m = m0; 42376af45170SJohn Baldwin txsd->desc_used = ndesc; 42386af45170SJohn Baldwin 42396af45170SJohn Baldwin return (ndesc); 42406af45170SJohn Baldwin } 42416af45170SJohn Baldwin 42426af45170SJohn Baldwin /* 42437951040fSNavdeep Parhar * Write a txpkt WR for this packet to the hardware descriptors, update the 42447951040fSNavdeep Parhar * software descriptor, and advance the pidx. It is guaranteed that enough 42457951040fSNavdeep Parhar * descriptors are available. 424654e4ee71SNavdeep Parhar * 42477951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 424854e4ee71SNavdeep Parhar */ 42497951040fSNavdeep Parhar static u_int 42507951040fSNavdeep Parhar write_txpkt_wr(struct sge_txq *txq, struct fw_eth_tx_pkt_wr *wr, 42517951040fSNavdeep Parhar struct mbuf *m0, u_int available) 425254e4ee71SNavdeep Parhar { 425354e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 42547951040fSNavdeep Parhar struct tx_sdesc *txsd; 425554e4ee71SNavdeep Parhar struct cpl_tx_pkt_core *cpl; 425654e4ee71SNavdeep Parhar uint32_t ctrl; /* used in many unrelated places */ 425754e4ee71SNavdeep Parhar uint64_t ctrl1; 42587951040fSNavdeep Parhar int len16, ndesc, pktlen, nsegs; 425954e4ee71SNavdeep Parhar caddr_t dst; 426054e4ee71SNavdeep Parhar 426154e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 42627951040fSNavdeep Parhar M_ASSERTPKTHDR(m0); 42637951040fSNavdeep Parhar MPASS(available > 0 && available < eq->sidx); 426454e4ee71SNavdeep Parhar 42657951040fSNavdeep Parhar len16 = mbuf_len16(m0); 42667951040fSNavdeep Parhar nsegs = mbuf_nsegs(m0); 42677951040fSNavdeep Parhar pktlen = m0->m_pkthdr.len; 426854e4ee71SNavdeep Parhar ctrl = sizeof(struct cpl_tx_pkt_core); 42697951040fSNavdeep Parhar if (needs_tso(m0)) 42702a5f6b0eSNavdeep Parhar ctrl += sizeof(struct cpl_tx_pkt_lso_core); 42717951040fSNavdeep Parhar else if (pktlen <= imm_payload(2) && available >= 2) { 42727951040fSNavdeep Parhar /* Immediate data. Recalculate len16 and set nsegs to 0. */ 4273ecb79ca4SNavdeep Parhar ctrl += pktlen; 42747951040fSNavdeep Parhar len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) + 42757951040fSNavdeep Parhar sizeof(struct cpl_tx_pkt_core) + pktlen, 16); 42767951040fSNavdeep Parhar nsegs = 0; 427754e4ee71SNavdeep Parhar } 42787951040fSNavdeep Parhar ndesc = howmany(len16, EQ_ESIZE / 16); 42797951040fSNavdeep Parhar MPASS(ndesc <= available); 428054e4ee71SNavdeep Parhar 428154e4ee71SNavdeep Parhar /* Firmware work request header */ 42827951040fSNavdeep Parhar MPASS(wr == (void *)&eq->desc[eq->pidx]); 428354e4ee71SNavdeep Parhar wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) | 4284733b9277SNavdeep Parhar V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 42856b49a4ecSNavdeep Parhar 42867951040fSNavdeep Parhar ctrl = V_FW_WR_LEN16(len16); 428754e4ee71SNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 428854e4ee71SNavdeep Parhar wr->r3 = 0; 428954e4ee71SNavdeep Parhar 42907951040fSNavdeep Parhar if (needs_tso(m0)) { 42912a5f6b0eSNavdeep Parhar struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1); 42927951040fSNavdeep Parhar 42937951040fSNavdeep Parhar KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 && 42947951040fSNavdeep Parhar m0->m_pkthdr.l4hlen > 0, 42957951040fSNavdeep Parhar ("%s: mbuf %p needs TSO but missing header lengths", 42967951040fSNavdeep Parhar __func__, m0)); 429754e4ee71SNavdeep Parhar 429854e4ee71SNavdeep Parhar ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE | 42997951040fSNavdeep Parhar F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) 43007951040fSNavdeep Parhar | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2); 43017951040fSNavdeep Parhar if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header)) 430254e4ee71SNavdeep Parhar ctrl |= V_LSO_ETHHDR_LEN(1); 43037951040fSNavdeep Parhar if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr)) 4304a1ea9a82SNavdeep Parhar ctrl |= F_LSO_IPV6; 430554e4ee71SNavdeep Parhar 430654e4ee71SNavdeep Parhar lso->lso_ctrl = htobe32(ctrl); 430754e4ee71SNavdeep Parhar lso->ipid_ofst = htobe16(0); 43087951040fSNavdeep Parhar lso->mss = htobe16(m0->m_pkthdr.tso_segsz); 430954e4ee71SNavdeep Parhar lso->seqno_offset = htobe32(0); 4310ecb79ca4SNavdeep Parhar lso->len = htobe32(pktlen); 431154e4ee71SNavdeep Parhar 431254e4ee71SNavdeep Parhar cpl = (void *)(lso + 1); 431354e4ee71SNavdeep Parhar 431454e4ee71SNavdeep Parhar txq->tso_wrs++; 431554e4ee71SNavdeep Parhar } else 431654e4ee71SNavdeep Parhar cpl = (void *)(wr + 1); 431754e4ee71SNavdeep Parhar 431854e4ee71SNavdeep Parhar /* Checksum offload */ 431954e4ee71SNavdeep Parhar ctrl1 = 0; 43207951040fSNavdeep Parhar if (needs_l3_csum(m0) == 0) 432154e4ee71SNavdeep Parhar ctrl1 |= F_TXPKT_IPCSUM_DIS; 43227951040fSNavdeep Parhar if (needs_l4_csum(m0) == 0) 432354e4ee71SNavdeep Parhar ctrl1 |= F_TXPKT_L4CSUM_DIS; 43247951040fSNavdeep Parhar if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 4325b8531380SNavdeep Parhar CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 432654e4ee71SNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 432754e4ee71SNavdeep Parhar 432854e4ee71SNavdeep Parhar /* VLAN tag insertion */ 43297951040fSNavdeep Parhar if (needs_vlan_insertion(m0)) { 43307951040fSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag); 433154e4ee71SNavdeep Parhar txq->vlan_insertion++; 433254e4ee71SNavdeep Parhar } 433354e4ee71SNavdeep Parhar 433454e4ee71SNavdeep Parhar /* CPL header */ 43357951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 433654e4ee71SNavdeep Parhar cpl->pack = 0; 4337ecb79ca4SNavdeep Parhar cpl->len = htobe16(pktlen); 433854e4ee71SNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 433954e4ee71SNavdeep Parhar 434054e4ee71SNavdeep Parhar /* SGL */ 434154e4ee71SNavdeep Parhar dst = (void *)(cpl + 1); 43427951040fSNavdeep Parhar if (nsegs > 0) { 43437951040fSNavdeep Parhar 43447951040fSNavdeep Parhar write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx); 434554e4ee71SNavdeep Parhar txq->sgl_wrs++; 434654e4ee71SNavdeep Parhar } else { 43477951040fSNavdeep Parhar struct mbuf *m; 43487951040fSNavdeep Parhar 43497951040fSNavdeep Parhar for (m = m0; m != NULL; m = m->m_next) { 435054e4ee71SNavdeep Parhar copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len); 4351ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 4352ecb79ca4SNavdeep Parhar pktlen -= m->m_len; 4353ecb79ca4SNavdeep Parhar #endif 435454e4ee71SNavdeep Parhar } 4355ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 4356ecb79ca4SNavdeep Parhar KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen)); 4357ecb79ca4SNavdeep Parhar #endif 43587951040fSNavdeep Parhar txq->imm_wrs++; 435954e4ee71SNavdeep Parhar } 436054e4ee71SNavdeep Parhar 436154e4ee71SNavdeep Parhar txq->txpkt_wrs++; 436254e4ee71SNavdeep Parhar 4363f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 43647951040fSNavdeep Parhar txsd->m = m0; 436554e4ee71SNavdeep Parhar txsd->desc_used = ndesc; 436654e4ee71SNavdeep Parhar 43677951040fSNavdeep Parhar return (ndesc); 436854e4ee71SNavdeep Parhar } 436954e4ee71SNavdeep Parhar 43707951040fSNavdeep Parhar static int 43717951040fSNavdeep Parhar try_txpkts(struct mbuf *m, struct mbuf *n, struct txpkts *txp, u_int available) 437254e4ee71SNavdeep Parhar { 43737951040fSNavdeep Parhar u_int needed, nsegs1, nsegs2, l1, l2; 43747951040fSNavdeep Parhar 43757951040fSNavdeep Parhar if (cannot_use_txpkts(m) || cannot_use_txpkts(n)) 43767951040fSNavdeep Parhar return (1); 43777951040fSNavdeep Parhar 43787951040fSNavdeep Parhar nsegs1 = mbuf_nsegs(m); 43797951040fSNavdeep Parhar nsegs2 = mbuf_nsegs(n); 43807951040fSNavdeep Parhar if (nsegs1 + nsegs2 == 2) { 43817951040fSNavdeep Parhar txp->wr_type = 1; 43827951040fSNavdeep Parhar l1 = l2 = txpkts1_len16(); 43837951040fSNavdeep Parhar } else { 43847951040fSNavdeep Parhar txp->wr_type = 0; 43857951040fSNavdeep Parhar l1 = txpkts0_len16(nsegs1); 43867951040fSNavdeep Parhar l2 = txpkts0_len16(nsegs2); 43877951040fSNavdeep Parhar } 43887951040fSNavdeep Parhar txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + l1 + l2; 43897951040fSNavdeep Parhar needed = howmany(txp->len16, EQ_ESIZE / 16); 43907951040fSNavdeep Parhar if (needed > SGE_MAX_WR_NDESC || needed > available) 43917951040fSNavdeep Parhar return (1); 43927951040fSNavdeep Parhar 43937951040fSNavdeep Parhar txp->plen = m->m_pkthdr.len + n->m_pkthdr.len; 43947951040fSNavdeep Parhar if (txp->plen > 65535) 43957951040fSNavdeep Parhar return (1); 43967951040fSNavdeep Parhar 43977951040fSNavdeep Parhar txp->npkt = 2; 43987951040fSNavdeep Parhar set_mbuf_len16(m, l1); 43997951040fSNavdeep Parhar set_mbuf_len16(n, l2); 44007951040fSNavdeep Parhar 44017951040fSNavdeep Parhar return (0); 44027951040fSNavdeep Parhar } 44037951040fSNavdeep Parhar 44047951040fSNavdeep Parhar static int 44057951040fSNavdeep Parhar add_to_txpkts(struct mbuf *m, struct txpkts *txp, u_int available) 44067951040fSNavdeep Parhar { 44077951040fSNavdeep Parhar u_int plen, len16, needed, nsegs; 44087951040fSNavdeep Parhar 44097951040fSNavdeep Parhar MPASS(txp->wr_type == 0 || txp->wr_type == 1); 44107951040fSNavdeep Parhar 44117951040fSNavdeep Parhar nsegs = mbuf_nsegs(m); 44127951040fSNavdeep Parhar if (needs_tso(m) || (txp->wr_type == 1 && nsegs != 1)) 44137951040fSNavdeep Parhar return (1); 44147951040fSNavdeep Parhar 44157951040fSNavdeep Parhar plen = txp->plen + m->m_pkthdr.len; 44167951040fSNavdeep Parhar if (plen > 65535) 44177951040fSNavdeep Parhar return (1); 44187951040fSNavdeep Parhar 44197951040fSNavdeep Parhar if (txp->wr_type == 0) 44207951040fSNavdeep Parhar len16 = txpkts0_len16(nsegs); 44217951040fSNavdeep Parhar else 44227951040fSNavdeep Parhar len16 = txpkts1_len16(); 44237951040fSNavdeep Parhar needed = howmany(txp->len16 + len16, EQ_ESIZE / 16); 44247951040fSNavdeep Parhar if (needed > SGE_MAX_WR_NDESC || needed > available) 44257951040fSNavdeep Parhar return (1); 44267951040fSNavdeep Parhar 44277951040fSNavdeep Parhar txp->npkt++; 44287951040fSNavdeep Parhar txp->plen = plen; 44297951040fSNavdeep Parhar txp->len16 += len16; 44307951040fSNavdeep Parhar set_mbuf_len16(m, len16); 44317951040fSNavdeep Parhar 44327951040fSNavdeep Parhar return (0); 44337951040fSNavdeep Parhar } 44347951040fSNavdeep Parhar 44357951040fSNavdeep Parhar /* 44367951040fSNavdeep Parhar * Write a txpkts WR for the packets in txp to the hardware descriptors, update 44377951040fSNavdeep Parhar * the software descriptor, and advance the pidx. It is guaranteed that enough 44387951040fSNavdeep Parhar * descriptors are available. 44397951040fSNavdeep Parhar * 44407951040fSNavdeep Parhar * The return value is the # of hardware descriptors used. 44417951040fSNavdeep Parhar */ 44427951040fSNavdeep Parhar static u_int 44437951040fSNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct fw_eth_tx_pkts_wr *wr, 44447951040fSNavdeep Parhar struct mbuf *m0, const struct txpkts *txp, u_int available) 44457951040fSNavdeep Parhar { 44467951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 44477951040fSNavdeep Parhar struct tx_sdesc *txsd; 44487951040fSNavdeep Parhar struct cpl_tx_pkt_core *cpl; 44497951040fSNavdeep Parhar uint32_t ctrl; 44507951040fSNavdeep Parhar uint64_t ctrl1; 44517951040fSNavdeep Parhar int ndesc, checkwrap; 44527951040fSNavdeep Parhar struct mbuf *m; 44537951040fSNavdeep Parhar void *flitp; 44547951040fSNavdeep Parhar 44557951040fSNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 44567951040fSNavdeep Parhar MPASS(txp->npkt > 0); 44577951040fSNavdeep Parhar MPASS(txp->plen < 65536); 44587951040fSNavdeep Parhar MPASS(m0 != NULL); 44597951040fSNavdeep Parhar MPASS(m0->m_nextpkt != NULL); 44607951040fSNavdeep Parhar MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16)); 44617951040fSNavdeep Parhar MPASS(available > 0 && available < eq->sidx); 44627951040fSNavdeep Parhar 44637951040fSNavdeep Parhar ndesc = howmany(txp->len16, EQ_ESIZE / 16); 44647951040fSNavdeep Parhar MPASS(ndesc <= available); 44657951040fSNavdeep Parhar 44667951040fSNavdeep Parhar MPASS(wr == (void *)&eq->desc[eq->pidx]); 44677951040fSNavdeep Parhar wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR)); 44687951040fSNavdeep Parhar ctrl = V_FW_WR_LEN16(txp->len16); 44697951040fSNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 44707951040fSNavdeep Parhar wr->plen = htobe16(txp->plen); 44717951040fSNavdeep Parhar wr->npkt = txp->npkt; 44727951040fSNavdeep Parhar wr->r3 = 0; 44737951040fSNavdeep Parhar wr->type = txp->wr_type; 44747951040fSNavdeep Parhar flitp = wr + 1; 44757951040fSNavdeep Parhar 44767951040fSNavdeep Parhar /* 44777951040fSNavdeep Parhar * At this point we are 16B into a hardware descriptor. If checkwrap is 44787951040fSNavdeep Parhar * set then we know the WR is going to wrap around somewhere. We'll 44797951040fSNavdeep Parhar * check for that at appropriate points. 44807951040fSNavdeep Parhar */ 44817951040fSNavdeep Parhar checkwrap = eq->sidx - ndesc < eq->pidx; 44827951040fSNavdeep Parhar for (m = m0; m != NULL; m = m->m_nextpkt) { 44837951040fSNavdeep Parhar if (txp->wr_type == 0) { 448454e4ee71SNavdeep Parhar struct ulp_txpkt *ulpmc; 448554e4ee71SNavdeep Parhar struct ulptx_idata *ulpsc; 448654e4ee71SNavdeep Parhar 44877951040fSNavdeep Parhar /* ULP master command */ 44887951040fSNavdeep Parhar ulpmc = flitp; 44897951040fSNavdeep Parhar ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) | 44907951040fSNavdeep Parhar V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid)); 44917951040fSNavdeep Parhar ulpmc->len = htobe32(mbuf_len16(m)); 449254e4ee71SNavdeep Parhar 44937951040fSNavdeep Parhar /* ULP subcommand */ 44947951040fSNavdeep Parhar ulpsc = (void *)(ulpmc + 1); 44957951040fSNavdeep Parhar ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) | 44967951040fSNavdeep Parhar F_ULP_TX_SC_MORE); 44977951040fSNavdeep Parhar ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core)); 44987951040fSNavdeep Parhar 44997951040fSNavdeep Parhar cpl = (void *)(ulpsc + 1); 45007951040fSNavdeep Parhar if (checkwrap && 45017951040fSNavdeep Parhar (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx]) 45027951040fSNavdeep Parhar cpl = (void *)&eq->desc[0]; 45037951040fSNavdeep Parhar txq->txpkts0_pkts += txp->npkt; 45047951040fSNavdeep Parhar txq->txpkts0_wrs++; 45057951040fSNavdeep Parhar } else { 45067951040fSNavdeep Parhar cpl = flitp; 45077951040fSNavdeep Parhar txq->txpkts1_pkts += txp->npkt; 45087951040fSNavdeep Parhar txq->txpkts1_wrs++; 45097951040fSNavdeep Parhar } 451054e4ee71SNavdeep Parhar 451154e4ee71SNavdeep Parhar /* Checksum offload */ 45127951040fSNavdeep Parhar ctrl1 = 0; 45137951040fSNavdeep Parhar if (needs_l3_csum(m) == 0) 45147951040fSNavdeep Parhar ctrl1 |= F_TXPKT_IPCSUM_DIS; 45157951040fSNavdeep Parhar if (needs_l4_csum(m) == 0) 45167951040fSNavdeep Parhar ctrl1 |= F_TXPKT_L4CSUM_DIS; 4517b8531380SNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 4518b8531380SNavdeep Parhar CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 451954e4ee71SNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 452054e4ee71SNavdeep Parhar 452154e4ee71SNavdeep Parhar /* VLAN tag insertion */ 45227951040fSNavdeep Parhar if (needs_vlan_insertion(m)) { 45237951040fSNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | 45247951040fSNavdeep Parhar V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 452554e4ee71SNavdeep Parhar txq->vlan_insertion++; 452654e4ee71SNavdeep Parhar } 452754e4ee71SNavdeep Parhar 45287951040fSNavdeep Parhar /* CPL header */ 45297951040fSNavdeep Parhar cpl->ctrl0 = txq->cpl_ctrl0; 453054e4ee71SNavdeep Parhar cpl->pack = 0; 453154e4ee71SNavdeep Parhar cpl->len = htobe16(m->m_pkthdr.len); 45327951040fSNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 453354e4ee71SNavdeep Parhar 45347951040fSNavdeep Parhar flitp = cpl + 1; 45357951040fSNavdeep Parhar if (checkwrap && 45367951040fSNavdeep Parhar (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx]) 45377951040fSNavdeep Parhar flitp = (void *)&eq->desc[0]; 453854e4ee71SNavdeep Parhar 45397951040fSNavdeep Parhar write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap); 454054e4ee71SNavdeep Parhar 45417951040fSNavdeep Parhar } 45427951040fSNavdeep Parhar 45437951040fSNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 45447951040fSNavdeep Parhar txsd->m = m0; 45457951040fSNavdeep Parhar txsd->desc_used = ndesc; 45467951040fSNavdeep Parhar 45477951040fSNavdeep Parhar return (ndesc); 454854e4ee71SNavdeep Parhar } 454954e4ee71SNavdeep Parhar 455054e4ee71SNavdeep Parhar /* 455154e4ee71SNavdeep Parhar * If the SGL ends on an address that is not 16 byte aligned, this function will 45527951040fSNavdeep Parhar * add a 0 filled flit at the end. 455354e4ee71SNavdeep Parhar */ 45547951040fSNavdeep Parhar static void 45557951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap) 455654e4ee71SNavdeep Parhar { 45577951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 45587951040fSNavdeep Parhar struct sglist *gl = txq->gl; 45597951040fSNavdeep Parhar struct sglist_seg *seg; 45607951040fSNavdeep Parhar __be64 *flitp, *wrap; 456154e4ee71SNavdeep Parhar struct ulptx_sgl *usgl; 45627951040fSNavdeep Parhar int i, nflits, nsegs; 456354e4ee71SNavdeep Parhar 456454e4ee71SNavdeep Parhar KASSERT(((uintptr_t)(*to) & 0xf) == 0, 456554e4ee71SNavdeep Parhar ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to)); 45667951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 45677951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 456854e4ee71SNavdeep Parhar 45697951040fSNavdeep Parhar get_pkt_gl(m, gl); 45707951040fSNavdeep Parhar nsegs = gl->sg_nseg; 45717951040fSNavdeep Parhar MPASS(nsegs > 0); 45727951040fSNavdeep Parhar 45737951040fSNavdeep Parhar nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2; 457454e4ee71SNavdeep Parhar flitp = (__be64 *)(*to); 45757951040fSNavdeep Parhar wrap = (__be64 *)(&eq->desc[eq->sidx]); 45767951040fSNavdeep Parhar seg = &gl->sg_segs[0]; 457754e4ee71SNavdeep Parhar usgl = (void *)flitp; 457854e4ee71SNavdeep Parhar 457954e4ee71SNavdeep Parhar /* 458054e4ee71SNavdeep Parhar * We start at a 16 byte boundary somewhere inside the tx descriptor 458154e4ee71SNavdeep Parhar * ring, so we're at least 16 bytes away from the status page. There is 458254e4ee71SNavdeep Parhar * no chance of a wrap around in the middle of usgl (which is 16 bytes). 458354e4ee71SNavdeep Parhar */ 458454e4ee71SNavdeep Parhar 458554e4ee71SNavdeep Parhar usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) | 45867951040fSNavdeep Parhar V_ULPTX_NSGE(nsegs)); 45877951040fSNavdeep Parhar usgl->len0 = htobe32(seg->ss_len); 45887951040fSNavdeep Parhar usgl->addr0 = htobe64(seg->ss_paddr); 458954e4ee71SNavdeep Parhar seg++; 459054e4ee71SNavdeep Parhar 45917951040fSNavdeep Parhar if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) { 459254e4ee71SNavdeep Parhar 459354e4ee71SNavdeep Parhar /* Won't wrap around at all */ 459454e4ee71SNavdeep Parhar 45957951040fSNavdeep Parhar for (i = 0; i < nsegs - 1; i++, seg++) { 45967951040fSNavdeep Parhar usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len); 45977951040fSNavdeep Parhar usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr); 459854e4ee71SNavdeep Parhar } 459954e4ee71SNavdeep Parhar if (i & 1) 460054e4ee71SNavdeep Parhar usgl->sge[i / 2].len[1] = htobe32(0); 46017951040fSNavdeep Parhar flitp += nflits; 460254e4ee71SNavdeep Parhar } else { 460354e4ee71SNavdeep Parhar 460454e4ee71SNavdeep Parhar /* Will wrap somewhere in the rest of the SGL */ 460554e4ee71SNavdeep Parhar 460654e4ee71SNavdeep Parhar /* 2 flits already written, write the rest flit by flit */ 460754e4ee71SNavdeep Parhar flitp = (void *)(usgl + 1); 46087951040fSNavdeep Parhar for (i = 0; i < nflits - 2; i++) { 46097951040fSNavdeep Parhar if (flitp == wrap) 461054e4ee71SNavdeep Parhar flitp = (void *)eq->desc; 46117951040fSNavdeep Parhar *flitp++ = get_flit(seg, nsegs - 1, i); 461254e4ee71SNavdeep Parhar } 461354e4ee71SNavdeep Parhar } 461454e4ee71SNavdeep Parhar 46157951040fSNavdeep Parhar if (nflits & 1) { 46167951040fSNavdeep Parhar MPASS(((uintptr_t)flitp) & 0xf); 46177951040fSNavdeep Parhar *flitp++ = 0; 46187951040fSNavdeep Parhar } 461954e4ee71SNavdeep Parhar 46207951040fSNavdeep Parhar MPASS((((uintptr_t)flitp) & 0xf) == 0); 46217951040fSNavdeep Parhar if (__predict_false(flitp == wrap)) 462254e4ee71SNavdeep Parhar *to = (void *)eq->desc; 462354e4ee71SNavdeep Parhar else 46247951040fSNavdeep Parhar *to = (void *)flitp; 462554e4ee71SNavdeep Parhar } 462654e4ee71SNavdeep Parhar 462754e4ee71SNavdeep Parhar static inline void 462854e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len) 462954e4ee71SNavdeep Parhar { 46307951040fSNavdeep Parhar 46317951040fSNavdeep Parhar MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]); 46327951040fSNavdeep Parhar MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]); 46337951040fSNavdeep Parhar 46347951040fSNavdeep Parhar if (__predict_true((uintptr_t)(*to) + len <= 46357951040fSNavdeep Parhar (uintptr_t)&eq->desc[eq->sidx])) { 463654e4ee71SNavdeep Parhar bcopy(from, *to, len); 463754e4ee71SNavdeep Parhar (*to) += len; 463854e4ee71SNavdeep Parhar } else { 46397951040fSNavdeep Parhar int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to); 464054e4ee71SNavdeep Parhar 464154e4ee71SNavdeep Parhar bcopy(from, *to, portion); 464254e4ee71SNavdeep Parhar from += portion; 464354e4ee71SNavdeep Parhar portion = len - portion; /* remaining */ 464454e4ee71SNavdeep Parhar bcopy(from, (void *)eq->desc, portion); 464554e4ee71SNavdeep Parhar (*to) = (caddr_t)eq->desc + portion; 464654e4ee71SNavdeep Parhar } 464754e4ee71SNavdeep Parhar } 464854e4ee71SNavdeep Parhar 464954e4ee71SNavdeep Parhar static inline void 46507951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n) 465154e4ee71SNavdeep Parhar { 46527951040fSNavdeep Parhar u_int db; 46537951040fSNavdeep Parhar 46547951040fSNavdeep Parhar MPASS(n > 0); 4655d14b0ac1SNavdeep Parhar 4656d14b0ac1SNavdeep Parhar db = eq->doorbells; 46577951040fSNavdeep Parhar if (n > 1) 465877ad3c41SNavdeep Parhar clrbit(&db, DOORBELL_WCWR); 4659d14b0ac1SNavdeep Parhar wmb(); 4660d14b0ac1SNavdeep Parhar 4661d14b0ac1SNavdeep Parhar switch (ffs(db) - 1) { 4662d14b0ac1SNavdeep Parhar case DOORBELL_UDB: 46637951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 46647951040fSNavdeep Parhar break; 4665d14b0ac1SNavdeep Parhar 466677ad3c41SNavdeep Parhar case DOORBELL_WCWR: { 4667d14b0ac1SNavdeep Parhar volatile uint64_t *dst, *src; 4668d14b0ac1SNavdeep Parhar int i; 4669d14b0ac1SNavdeep Parhar 4670d14b0ac1SNavdeep Parhar /* 4671d14b0ac1SNavdeep Parhar * Queues whose 128B doorbell segment fits in the page do not 4672d14b0ac1SNavdeep Parhar * use relative qid (udb_qid is always 0). Only queues with 467377ad3c41SNavdeep Parhar * doorbell segments can do WCWR. 4674d14b0ac1SNavdeep Parhar */ 46757951040fSNavdeep Parhar KASSERT(eq->udb_qid == 0 && n == 1, 4676d14b0ac1SNavdeep Parhar ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p", 46777951040fSNavdeep Parhar __func__, eq->doorbells, n, eq->dbidx, eq)); 4678d14b0ac1SNavdeep Parhar 4679d14b0ac1SNavdeep Parhar dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET - 4680d14b0ac1SNavdeep Parhar UDBS_DB_OFFSET); 46817951040fSNavdeep Parhar i = eq->dbidx; 4682d14b0ac1SNavdeep Parhar src = (void *)&eq->desc[i]; 4683d14b0ac1SNavdeep Parhar while (src != (void *)&eq->desc[i + 1]) 4684d14b0ac1SNavdeep Parhar *dst++ = *src++; 4685d14b0ac1SNavdeep Parhar wmb(); 46867951040fSNavdeep Parhar break; 4687d14b0ac1SNavdeep Parhar } 4688d14b0ac1SNavdeep Parhar 4689d14b0ac1SNavdeep Parhar case DOORBELL_UDBWC: 46907951040fSNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n)); 4691d14b0ac1SNavdeep Parhar wmb(); 46927951040fSNavdeep Parhar break; 4693d14b0ac1SNavdeep Parhar 4694d14b0ac1SNavdeep Parhar case DOORBELL_KDB: 4695315048f2SJohn Baldwin t4_write_reg(sc, sc->sge_kdoorbell_reg, 46967951040fSNavdeep Parhar V_QID(eq->cntxt_id) | V_PIDX(n)); 46977951040fSNavdeep Parhar break; 469854e4ee71SNavdeep Parhar } 469954e4ee71SNavdeep Parhar 47007951040fSNavdeep Parhar IDXINCR(eq->dbidx, n, eq->sidx); 47017951040fSNavdeep Parhar } 47027951040fSNavdeep Parhar 47037951040fSNavdeep Parhar static inline u_int 47047951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq) 470554e4ee71SNavdeep Parhar { 47067951040fSNavdeep Parhar uint16_t hw_cidx; 470754e4ee71SNavdeep Parhar 47087951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 47097951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx)); 47107951040fSNavdeep Parhar } 471154e4ee71SNavdeep Parhar 47127951040fSNavdeep Parhar static inline u_int 47137951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq) 47147951040fSNavdeep Parhar { 47157951040fSNavdeep Parhar uint16_t hw_cidx, pidx; 47167951040fSNavdeep Parhar 47177951040fSNavdeep Parhar hw_cidx = read_hw_cidx(eq); 47187951040fSNavdeep Parhar pidx = eq->pidx; 47197951040fSNavdeep Parhar 47207951040fSNavdeep Parhar if (pidx == hw_cidx) 47217951040fSNavdeep Parhar return (eq->sidx - 1); 472254e4ee71SNavdeep Parhar else 47237951040fSNavdeep Parhar return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1); 47247951040fSNavdeep Parhar } 47257951040fSNavdeep Parhar 47267951040fSNavdeep Parhar static inline uint16_t 47277951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq) 47287951040fSNavdeep Parhar { 47297951040fSNavdeep Parhar struct sge_qstat *spg = (void *)&eq->desc[eq->sidx]; 47307951040fSNavdeep Parhar uint16_t cidx = spg->cidx; /* stable snapshot */ 47317951040fSNavdeep Parhar 47327951040fSNavdeep Parhar return (be16toh(cidx)); 4733e874ff7aSNavdeep Parhar } 473454e4ee71SNavdeep Parhar 4735e874ff7aSNavdeep Parhar /* 47367951040fSNavdeep Parhar * Reclaim 'n' descriptors approximately. 4737e874ff7aSNavdeep Parhar */ 47387951040fSNavdeep Parhar static u_int 47397951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n) 4740e874ff7aSNavdeep Parhar { 4741e874ff7aSNavdeep Parhar struct tx_sdesc *txsd; 4742f7dfe243SNavdeep Parhar struct sge_eq *eq = &txq->eq; 47437951040fSNavdeep Parhar u_int can_reclaim, reclaimed; 474454e4ee71SNavdeep Parhar 4745733b9277SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 47467951040fSNavdeep Parhar MPASS(n > 0); 4747e874ff7aSNavdeep Parhar 47487951040fSNavdeep Parhar reclaimed = 0; 47497951040fSNavdeep Parhar can_reclaim = reclaimable_tx_desc(eq); 47507951040fSNavdeep Parhar while (can_reclaim && reclaimed < n) { 475154e4ee71SNavdeep Parhar int ndesc; 47527951040fSNavdeep Parhar struct mbuf *m, *nextpkt; 475354e4ee71SNavdeep Parhar 4754f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->cidx]; 475554e4ee71SNavdeep Parhar ndesc = txsd->desc_used; 475654e4ee71SNavdeep Parhar 475754e4ee71SNavdeep Parhar /* Firmware doesn't return "partial" credits. */ 475854e4ee71SNavdeep Parhar KASSERT(can_reclaim >= ndesc, 475954e4ee71SNavdeep Parhar ("%s: unexpected number of credits: %d, %d", 476054e4ee71SNavdeep Parhar __func__, can_reclaim, ndesc)); 476154e4ee71SNavdeep Parhar 47627951040fSNavdeep Parhar for (m = txsd->m; m != NULL; m = nextpkt) { 47637951040fSNavdeep Parhar nextpkt = m->m_nextpkt; 47647951040fSNavdeep Parhar m->m_nextpkt = NULL; 47657951040fSNavdeep Parhar m_freem(m); 47667951040fSNavdeep Parhar } 476754e4ee71SNavdeep Parhar reclaimed += ndesc; 476854e4ee71SNavdeep Parhar can_reclaim -= ndesc; 47697951040fSNavdeep Parhar IDXINCR(eq->cidx, ndesc, eq->sidx); 477054e4ee71SNavdeep Parhar } 477154e4ee71SNavdeep Parhar 477254e4ee71SNavdeep Parhar return (reclaimed); 477354e4ee71SNavdeep Parhar } 477454e4ee71SNavdeep Parhar 477554e4ee71SNavdeep Parhar static void 47767951040fSNavdeep Parhar tx_reclaim(void *arg, int n) 477754e4ee71SNavdeep Parhar { 47787951040fSNavdeep Parhar struct sge_txq *txq = arg; 47797951040fSNavdeep Parhar struct sge_eq *eq = &txq->eq; 478054e4ee71SNavdeep Parhar 47817951040fSNavdeep Parhar do { 47827951040fSNavdeep Parhar if (TXQ_TRYLOCK(txq) == 0) 47837951040fSNavdeep Parhar break; 47847951040fSNavdeep Parhar n = reclaim_tx_descs(txq, 32); 47857951040fSNavdeep Parhar if (eq->cidx == eq->pidx) 47867951040fSNavdeep Parhar eq->equeqidx = eq->pidx; 47877951040fSNavdeep Parhar TXQ_UNLOCK(txq); 47887951040fSNavdeep Parhar } while (n > 0); 478954e4ee71SNavdeep Parhar } 479054e4ee71SNavdeep Parhar 479154e4ee71SNavdeep Parhar static __be64 47927951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx) 479354e4ee71SNavdeep Parhar { 479454e4ee71SNavdeep Parhar int i = (idx / 3) * 2; 479554e4ee71SNavdeep Parhar 479654e4ee71SNavdeep Parhar switch (idx % 3) { 479754e4ee71SNavdeep Parhar case 0: { 479854e4ee71SNavdeep Parhar __be64 rc; 479954e4ee71SNavdeep Parhar 48007951040fSNavdeep Parhar rc = htobe32(segs[i].ss_len); 480154e4ee71SNavdeep Parhar if (i + 1 < nsegs) 48027951040fSNavdeep Parhar rc |= (uint64_t)htobe32(segs[i + 1].ss_len) << 32; 480354e4ee71SNavdeep Parhar 480454e4ee71SNavdeep Parhar return (rc); 480554e4ee71SNavdeep Parhar } 480654e4ee71SNavdeep Parhar case 1: 48077951040fSNavdeep Parhar return (htobe64(segs[i].ss_paddr)); 480854e4ee71SNavdeep Parhar case 2: 48097951040fSNavdeep Parhar return (htobe64(segs[i + 1].ss_paddr)); 481054e4ee71SNavdeep Parhar } 481154e4ee71SNavdeep Parhar 481254e4ee71SNavdeep Parhar return (0); 481354e4ee71SNavdeep Parhar } 481454e4ee71SNavdeep Parhar 481554e4ee71SNavdeep Parhar static void 481638035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp) 481754e4ee71SNavdeep Parhar { 481838035ed6SNavdeep Parhar int8_t zidx, hwidx, idx; 481938035ed6SNavdeep Parhar uint16_t region1, region3; 482038035ed6SNavdeep Parhar int spare, spare_needed, n; 482138035ed6SNavdeep Parhar struct sw_zone_info *swz; 482238035ed6SNavdeep Parhar struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0]; 482354e4ee71SNavdeep Parhar 482438035ed6SNavdeep Parhar /* 482538035ed6SNavdeep Parhar * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize 482638035ed6SNavdeep Parhar * large enough for the max payload and cluster metadata. Otherwise 482738035ed6SNavdeep Parhar * settle for the largest bufsize that leaves enough room in the cluster 482838035ed6SNavdeep Parhar * for metadata. 482938035ed6SNavdeep Parhar * 483038035ed6SNavdeep Parhar * Without buffer packing: Look for the smallest zone which has a 483138035ed6SNavdeep Parhar * bufsize large enough for the max payload. Settle for the largest 483238035ed6SNavdeep Parhar * bufsize available if there's nothing big enough for max payload. 483338035ed6SNavdeep Parhar */ 483438035ed6SNavdeep Parhar spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0; 483538035ed6SNavdeep Parhar swz = &sc->sge.sw_zone_info[0]; 483638035ed6SNavdeep Parhar hwidx = -1; 483738035ed6SNavdeep Parhar for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) { 483838035ed6SNavdeep Parhar if (swz->size > largest_rx_cluster) { 483938035ed6SNavdeep Parhar if (__predict_true(hwidx != -1)) 484038035ed6SNavdeep Parhar break; 484138035ed6SNavdeep Parhar 484238035ed6SNavdeep Parhar /* 484338035ed6SNavdeep Parhar * This is a misconfiguration. largest_rx_cluster is 484438035ed6SNavdeep Parhar * preventing us from finding a refill source. See 484538035ed6SNavdeep Parhar * dev.t5nex.<n>.buffer_sizes to figure out why. 484638035ed6SNavdeep Parhar */ 484738035ed6SNavdeep Parhar device_printf(sc->dev, "largest_rx_cluster=%u leaves no" 484838035ed6SNavdeep Parhar " refill source for fl %p (dma %u). Ignored.\n", 484938035ed6SNavdeep Parhar largest_rx_cluster, fl, maxp); 485038035ed6SNavdeep Parhar } 485138035ed6SNavdeep Parhar for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) { 485238035ed6SNavdeep Parhar hwb = &hwb_list[idx]; 485338035ed6SNavdeep Parhar spare = swz->size - hwb->size; 485438035ed6SNavdeep Parhar if (spare < spare_needed) 485538035ed6SNavdeep Parhar continue; 485638035ed6SNavdeep Parhar 485738035ed6SNavdeep Parhar hwidx = idx; /* best option so far */ 485838035ed6SNavdeep Parhar if (hwb->size >= maxp) { 485938035ed6SNavdeep Parhar 486038035ed6SNavdeep Parhar if ((fl->flags & FL_BUF_PACKING) == 0) 486138035ed6SNavdeep Parhar goto done; /* stop looking (not packing) */ 486238035ed6SNavdeep Parhar 486338035ed6SNavdeep Parhar if (swz->size >= safest_rx_cluster) 486438035ed6SNavdeep Parhar goto done; /* stop looking (packing) */ 486538035ed6SNavdeep Parhar } 486638035ed6SNavdeep Parhar break; /* keep looking, next zone */ 486738035ed6SNavdeep Parhar } 486838035ed6SNavdeep Parhar } 486938035ed6SNavdeep Parhar done: 487038035ed6SNavdeep Parhar /* A usable hwidx has been located. */ 487138035ed6SNavdeep Parhar MPASS(hwidx != -1); 487238035ed6SNavdeep Parhar hwb = &hwb_list[hwidx]; 487338035ed6SNavdeep Parhar zidx = hwb->zidx; 487438035ed6SNavdeep Parhar swz = &sc->sge.sw_zone_info[zidx]; 487538035ed6SNavdeep Parhar region1 = 0; 487638035ed6SNavdeep Parhar region3 = swz->size - hwb->size; 487738035ed6SNavdeep Parhar 487838035ed6SNavdeep Parhar /* 487938035ed6SNavdeep Parhar * Stay within this zone and see if there is a better match when mbuf 488038035ed6SNavdeep Parhar * inlining is allowed. Remember that the hwidx's are sorted in 488138035ed6SNavdeep Parhar * decreasing order of size (so in increasing order of spare area). 488238035ed6SNavdeep Parhar */ 488338035ed6SNavdeep Parhar for (idx = hwidx; idx != -1; idx = hwb->next) { 488438035ed6SNavdeep Parhar hwb = &hwb_list[idx]; 488538035ed6SNavdeep Parhar spare = swz->size - hwb->size; 488638035ed6SNavdeep Parhar 488738035ed6SNavdeep Parhar if (allow_mbufs_in_cluster == 0 || hwb->size < maxp) 488838035ed6SNavdeep Parhar break; 4889e3207e19SNavdeep Parhar 4890e3207e19SNavdeep Parhar /* 4891e3207e19SNavdeep Parhar * Do not inline mbufs if doing so would violate the pad/pack 4892e3207e19SNavdeep Parhar * boundary alignment requirement. 4893e3207e19SNavdeep Parhar */ 489490e7434aSNavdeep Parhar if (fl_pad && (MSIZE % sc->params.sge.pad_boundary) != 0) 4895e3207e19SNavdeep Parhar continue; 4896e3207e19SNavdeep Parhar if (fl->flags & FL_BUF_PACKING && 489790e7434aSNavdeep Parhar (MSIZE % sc->params.sge.pack_boundary) != 0) 4898e3207e19SNavdeep Parhar continue; 4899e3207e19SNavdeep Parhar 490038035ed6SNavdeep Parhar if (spare < CL_METADATA_SIZE + MSIZE) 490138035ed6SNavdeep Parhar continue; 490238035ed6SNavdeep Parhar n = (spare - CL_METADATA_SIZE) / MSIZE; 490338035ed6SNavdeep Parhar if (n > howmany(hwb->size, maxp)) 490438035ed6SNavdeep Parhar break; 490538035ed6SNavdeep Parhar 490638035ed6SNavdeep Parhar hwidx = idx; 49071458bff9SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) { 490838035ed6SNavdeep Parhar region1 = n * MSIZE; 490938035ed6SNavdeep Parhar region3 = spare - region1; 491038035ed6SNavdeep Parhar } else { 491138035ed6SNavdeep Parhar region1 = MSIZE; 491238035ed6SNavdeep Parhar region3 = spare - region1; 491338035ed6SNavdeep Parhar break; 491438035ed6SNavdeep Parhar } 491538035ed6SNavdeep Parhar } 491638035ed6SNavdeep Parhar 491738035ed6SNavdeep Parhar KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES, 491838035ed6SNavdeep Parhar ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp)); 491938035ed6SNavdeep Parhar KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES, 492038035ed6SNavdeep Parhar ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp)); 492138035ed6SNavdeep Parhar KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 == 492238035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, 492338035ed6SNavdeep Parhar ("%s: bad buffer layout for fl %p, maxp %d. " 492438035ed6SNavdeep Parhar "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp, 492538035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, region1, 492638035ed6SNavdeep Parhar sc->sge.hw_buf_info[hwidx].size, region3)); 492738035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING || region1 > 0) { 492838035ed6SNavdeep Parhar KASSERT(region3 >= CL_METADATA_SIZE, 492938035ed6SNavdeep Parhar ("%s: no room for metadata. fl %p, maxp %d; " 493038035ed6SNavdeep Parhar "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp, 493138035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, region1, 493238035ed6SNavdeep Parhar sc->sge.hw_buf_info[hwidx].size, region3)); 493338035ed6SNavdeep Parhar KASSERT(region1 % MSIZE == 0, 493438035ed6SNavdeep Parhar ("%s: bad mbuf region for fl %p, maxp %d. " 493538035ed6SNavdeep Parhar "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp, 493638035ed6SNavdeep Parhar sc->sge.sw_zone_info[zidx].size, region1, 493738035ed6SNavdeep Parhar sc->sge.hw_buf_info[hwidx].size, region3)); 493838035ed6SNavdeep Parhar } 493938035ed6SNavdeep Parhar 494038035ed6SNavdeep Parhar fl->cll_def.zidx = zidx; 494138035ed6SNavdeep Parhar fl->cll_def.hwidx = hwidx; 494238035ed6SNavdeep Parhar fl->cll_def.region1 = region1; 494338035ed6SNavdeep Parhar fl->cll_def.region3 = region3; 494438035ed6SNavdeep Parhar } 494538035ed6SNavdeep Parhar 494638035ed6SNavdeep Parhar static void 494738035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl) 494838035ed6SNavdeep Parhar { 494938035ed6SNavdeep Parhar struct sge *s = &sc->sge; 495038035ed6SNavdeep Parhar struct hw_buf_info *hwb; 495138035ed6SNavdeep Parhar struct sw_zone_info *swz; 495238035ed6SNavdeep Parhar int spare; 495338035ed6SNavdeep Parhar int8_t hwidx; 495438035ed6SNavdeep Parhar 495538035ed6SNavdeep Parhar if (fl->flags & FL_BUF_PACKING) 495638035ed6SNavdeep Parhar hwidx = s->safe_hwidx2; /* with room for metadata */ 495738035ed6SNavdeep Parhar else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) { 495838035ed6SNavdeep Parhar hwidx = s->safe_hwidx2; 495938035ed6SNavdeep Parhar hwb = &s->hw_buf_info[hwidx]; 496038035ed6SNavdeep Parhar swz = &s->sw_zone_info[hwb->zidx]; 496138035ed6SNavdeep Parhar spare = swz->size - hwb->size; 496238035ed6SNavdeep Parhar 496338035ed6SNavdeep Parhar /* no good if there isn't room for an mbuf as well */ 496438035ed6SNavdeep Parhar if (spare < CL_METADATA_SIZE + MSIZE) 496538035ed6SNavdeep Parhar hwidx = s->safe_hwidx1; 496638035ed6SNavdeep Parhar } else 496738035ed6SNavdeep Parhar hwidx = s->safe_hwidx1; 496838035ed6SNavdeep Parhar 496938035ed6SNavdeep Parhar if (hwidx == -1) { 497038035ed6SNavdeep Parhar /* No fallback source */ 497138035ed6SNavdeep Parhar fl->cll_alt.hwidx = -1; 497238035ed6SNavdeep Parhar fl->cll_alt.zidx = -1; 497338035ed6SNavdeep Parhar 49741458bff9SNavdeep Parhar return; 497554e4ee71SNavdeep Parhar } 497654e4ee71SNavdeep Parhar 497738035ed6SNavdeep Parhar hwb = &s->hw_buf_info[hwidx]; 497838035ed6SNavdeep Parhar swz = &s->sw_zone_info[hwb->zidx]; 497938035ed6SNavdeep Parhar spare = swz->size - hwb->size; 498038035ed6SNavdeep Parhar fl->cll_alt.hwidx = hwidx; 498138035ed6SNavdeep Parhar fl->cll_alt.zidx = hwb->zidx; 4982e3207e19SNavdeep Parhar if (allow_mbufs_in_cluster && 498390e7434aSNavdeep Parhar (fl_pad == 0 || (MSIZE % sc->params.sge.pad_boundary) == 0)) 498438035ed6SNavdeep Parhar fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE; 49851458bff9SNavdeep Parhar else 498638035ed6SNavdeep Parhar fl->cll_alt.region1 = 0; 498738035ed6SNavdeep Parhar fl->cll_alt.region3 = spare - fl->cll_alt.region1; 498854e4ee71SNavdeep Parhar } 4989ecb79ca4SNavdeep Parhar 4990733b9277SNavdeep Parhar static void 4991733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl) 4992ecb79ca4SNavdeep Parhar { 4993733b9277SNavdeep Parhar mtx_lock(&sc->sfl_lock); 4994733b9277SNavdeep Parhar FL_LOCK(fl); 4995733b9277SNavdeep Parhar if ((fl->flags & FL_DOOMED) == 0) { 4996733b9277SNavdeep Parhar fl->flags |= FL_STARVING; 4997733b9277SNavdeep Parhar TAILQ_INSERT_TAIL(&sc->sfl, fl, link); 4998733b9277SNavdeep Parhar callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc); 4999733b9277SNavdeep Parhar } 5000733b9277SNavdeep Parhar FL_UNLOCK(fl); 5001733b9277SNavdeep Parhar mtx_unlock(&sc->sfl_lock); 5002733b9277SNavdeep Parhar } 5003ecb79ca4SNavdeep Parhar 50047951040fSNavdeep Parhar static void 50057951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq) 50067951040fSNavdeep Parhar { 50077951040fSNavdeep Parhar struct sge_wrq *wrq = (void *)eq; 50087951040fSNavdeep Parhar 50097951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 50107951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task); 50117951040fSNavdeep Parhar } 50127951040fSNavdeep Parhar 50137951040fSNavdeep Parhar static void 50147951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq) 50157951040fSNavdeep Parhar { 50167951040fSNavdeep Parhar struct sge_txq *txq = (void *)eq; 50177951040fSNavdeep Parhar 50187951040fSNavdeep Parhar MPASS((eq->flags & EQ_TYPEMASK) == EQ_ETH); 50197951040fSNavdeep Parhar 50207951040fSNavdeep Parhar atomic_readandclear_int(&eq->equiq); 50217951040fSNavdeep Parhar mp_ring_check_drainage(txq->r, 0); 50227951040fSNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task); 50237951040fSNavdeep Parhar } 50247951040fSNavdeep Parhar 5025733b9277SNavdeep Parhar static int 5026733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss, 5027733b9277SNavdeep Parhar struct mbuf *m) 5028733b9277SNavdeep Parhar { 5029733b9277SNavdeep Parhar const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1); 5030733b9277SNavdeep Parhar unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid)); 5031733b9277SNavdeep Parhar struct adapter *sc = iq->adapter; 5032733b9277SNavdeep Parhar struct sge *s = &sc->sge; 5033733b9277SNavdeep Parhar struct sge_eq *eq; 50347951040fSNavdeep Parhar static void (*h[])(struct adapter *, struct sge_eq *) = {NULL, 50357951040fSNavdeep Parhar &handle_wrq_egr_update, &handle_eth_egr_update, 50367951040fSNavdeep Parhar &handle_wrq_egr_update}; 5037733b9277SNavdeep Parhar 5038733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 5039733b9277SNavdeep Parhar rss->opcode)); 5040733b9277SNavdeep Parhar 5041ec55567cSJohn Baldwin eq = s->eqmap[qid - s->eq_start - s->eq_base]; 50427951040fSNavdeep Parhar (*h[eq->flags & EQ_TYPEMASK])(sc, eq); 5043ecb79ca4SNavdeep Parhar 5044ecb79ca4SNavdeep Parhar return (0); 5045ecb79ca4SNavdeep Parhar } 5046f7dfe243SNavdeep Parhar 50470abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */ 50480abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \ 50490abd31e2SNavdeep Parhar offsetof(struct cpl_fw6_msg, data)); 50500abd31e2SNavdeep Parhar 5051733b9277SNavdeep Parhar static int 50521b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 505356599263SNavdeep Parhar { 50541b4cc91fSNavdeep Parhar struct adapter *sc = iq->adapter; 505556599263SNavdeep Parhar const struct cpl_fw6_msg *cpl = (const void *)(rss + 1); 505656599263SNavdeep Parhar 5057733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 5058733b9277SNavdeep Parhar rss->opcode)); 5059733b9277SNavdeep Parhar 50600abd31e2SNavdeep Parhar if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) { 50610abd31e2SNavdeep Parhar const struct rss_header *rss2; 50620abd31e2SNavdeep Parhar 50630abd31e2SNavdeep Parhar rss2 = (const struct rss_header *)&cpl->data[0]; 5064671bf2b8SNavdeep Parhar return (t4_cpl_handler[rss2->opcode](iq, rss2, m)); 50650abd31e2SNavdeep Parhar } 50660abd31e2SNavdeep Parhar 5067671bf2b8SNavdeep Parhar return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0])); 5068f7dfe243SNavdeep Parhar } 5069af49c942SNavdeep Parhar 5070069af0ebSJohn Baldwin /** 5071069af0ebSJohn Baldwin * t4_handle_wrerr_rpl - process a FW work request error message 5072069af0ebSJohn Baldwin * @adap: the adapter 5073069af0ebSJohn Baldwin * @rpl: start of the FW message 5074069af0ebSJohn Baldwin */ 5075069af0ebSJohn Baldwin static int 5076069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl) 5077069af0ebSJohn Baldwin { 5078069af0ebSJohn Baldwin u8 opcode = *(const u8 *)rpl; 5079069af0ebSJohn Baldwin const struct fw_error_cmd *e = (const void *)rpl; 5080069af0ebSJohn Baldwin unsigned int i; 5081069af0ebSJohn Baldwin 5082069af0ebSJohn Baldwin if (opcode != FW_ERROR_CMD) { 5083069af0ebSJohn Baldwin log(LOG_ERR, 5084069af0ebSJohn Baldwin "%s: Received WRERR_RPL message with opcode %#x\n", 5085069af0ebSJohn Baldwin device_get_nameunit(adap->dev), opcode); 5086069af0ebSJohn Baldwin return (EINVAL); 5087069af0ebSJohn Baldwin } 5088069af0ebSJohn Baldwin log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev), 5089069af0ebSJohn Baldwin G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" : 5090069af0ebSJohn Baldwin "non-fatal"); 5091069af0ebSJohn Baldwin switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) { 5092069af0ebSJohn Baldwin case FW_ERROR_TYPE_EXCEPTION: 5093069af0ebSJohn Baldwin log(LOG_ERR, "exception info:\n"); 5094069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.exception.info); i++) 5095069af0ebSJohn Baldwin log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ", 5096069af0ebSJohn Baldwin be32toh(e->u.exception.info[i])); 5097069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 5098069af0ebSJohn Baldwin break; 5099069af0ebSJohn Baldwin case FW_ERROR_TYPE_HWMODULE: 5100069af0ebSJohn Baldwin log(LOG_ERR, "HW module regaddr %08x regval %08x\n", 5101069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regaddr), 5102069af0ebSJohn Baldwin be32toh(e->u.hwmodule.regval)); 5103069af0ebSJohn Baldwin break; 5104069af0ebSJohn Baldwin case FW_ERROR_TYPE_WR: 5105069af0ebSJohn Baldwin log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n", 5106069af0ebSJohn Baldwin be16toh(e->u.wr.cidx), 5107069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)), 5108069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)), 5109069af0ebSJohn Baldwin be32toh(e->u.wr.eqid)); 5110069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.wr.wrhdr); i++) 5111069af0ebSJohn Baldwin log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ", 5112069af0ebSJohn Baldwin e->u.wr.wrhdr[i]); 5113069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 5114069af0ebSJohn Baldwin break; 5115069af0ebSJohn Baldwin case FW_ERROR_TYPE_ACL: 5116069af0ebSJohn Baldwin log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s", 5117069af0ebSJohn Baldwin be16toh(e->u.acl.cidx), 5118069af0ebSJohn Baldwin G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)), 5119069af0ebSJohn Baldwin G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)), 5120069af0ebSJohn Baldwin be32toh(e->u.acl.eqid), 5121069af0ebSJohn Baldwin G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" : 5122069af0ebSJohn Baldwin "MAC"); 5123069af0ebSJohn Baldwin for (i = 0; i < nitems(e->u.acl.val); i++) 5124069af0ebSJohn Baldwin log(LOG_ERR, " %02x", e->u.acl.val[i]); 5125069af0ebSJohn Baldwin log(LOG_ERR, "\n"); 5126069af0ebSJohn Baldwin break; 5127069af0ebSJohn Baldwin default: 5128069af0ebSJohn Baldwin log(LOG_ERR, "type %#x\n", 5129069af0ebSJohn Baldwin G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))); 5130069af0ebSJohn Baldwin return (EINVAL); 5131069af0ebSJohn Baldwin } 5132069af0ebSJohn Baldwin return (0); 5133069af0ebSJohn Baldwin } 5134069af0ebSJohn Baldwin 5135af49c942SNavdeep Parhar static int 513656599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS) 5137af49c942SNavdeep Parhar { 5138af49c942SNavdeep Parhar uint16_t *id = arg1; 5139af49c942SNavdeep Parhar int i = *id; 5140af49c942SNavdeep Parhar 5141af49c942SNavdeep Parhar return sysctl_handle_int(oidp, &i, 0, req); 5142af49c942SNavdeep Parhar } 514338035ed6SNavdeep Parhar 514438035ed6SNavdeep Parhar static int 514538035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS) 514638035ed6SNavdeep Parhar { 514738035ed6SNavdeep Parhar struct sge *s = arg1; 514838035ed6SNavdeep Parhar struct hw_buf_info *hwb = &s->hw_buf_info[0]; 514938035ed6SNavdeep Parhar struct sw_zone_info *swz = &s->sw_zone_info[0]; 515038035ed6SNavdeep Parhar int i, rc; 515138035ed6SNavdeep Parhar struct sbuf sb; 515238035ed6SNavdeep Parhar char c; 515338035ed6SNavdeep Parhar 515438035ed6SNavdeep Parhar sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND); 515538035ed6SNavdeep Parhar for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) { 515638035ed6SNavdeep Parhar if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster) 515738035ed6SNavdeep Parhar c = '*'; 515838035ed6SNavdeep Parhar else 515938035ed6SNavdeep Parhar c = '\0'; 516038035ed6SNavdeep Parhar 516138035ed6SNavdeep Parhar sbuf_printf(&sb, "%u%c ", hwb->size, c); 516238035ed6SNavdeep Parhar } 516338035ed6SNavdeep Parhar sbuf_trim(&sb); 516438035ed6SNavdeep Parhar sbuf_finish(&sb); 516538035ed6SNavdeep Parhar rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req); 516638035ed6SNavdeep Parhar sbuf_delete(&sb); 516738035ed6SNavdeep Parhar return (rc); 516838035ed6SNavdeep Parhar } 516902f972e8SNavdeep Parhar 517002f972e8SNavdeep Parhar static int 517102f972e8SNavdeep Parhar sysctl_tc(SYSCTL_HANDLER_ARGS) 517202f972e8SNavdeep Parhar { 517302f972e8SNavdeep Parhar struct vi_info *vi = arg1; 517402f972e8SNavdeep Parhar struct port_info *pi; 517502f972e8SNavdeep Parhar struct adapter *sc; 517602f972e8SNavdeep Parhar struct sge_txq *txq; 517702f972e8SNavdeep Parhar struct tx_sched_class *tc; 517802f972e8SNavdeep Parhar int qidx = arg2, rc, tc_idx; 517902f972e8SNavdeep Parhar uint32_t fw_queue, fw_class; 518002f972e8SNavdeep Parhar 518102f972e8SNavdeep Parhar MPASS(qidx >= 0 && qidx < vi->ntxq); 518202f972e8SNavdeep Parhar pi = vi->pi; 518302f972e8SNavdeep Parhar sc = pi->adapter; 518402f972e8SNavdeep Parhar txq = &sc->sge.txq[vi->first_txq + qidx]; 518502f972e8SNavdeep Parhar 518602f972e8SNavdeep Parhar tc_idx = txq->tc_idx; 518702f972e8SNavdeep Parhar rc = sysctl_handle_int(oidp, &tc_idx, 0, req); 518802f972e8SNavdeep Parhar if (rc != 0 || req->newptr == NULL) 518902f972e8SNavdeep Parhar return (rc); 519002f972e8SNavdeep Parhar 519102f972e8SNavdeep Parhar /* Note that -1 is legitimate input (it means unbind). */ 519202f972e8SNavdeep Parhar if (tc_idx < -1 || tc_idx >= sc->chip_params->nsched_cls) 519302f972e8SNavdeep Parhar return (EINVAL); 519402f972e8SNavdeep Parhar 519502f972e8SNavdeep Parhar rc = begin_synchronized_op(sc, vi, SLEEP_OK | INTR_OK, "t4stc"); 519602f972e8SNavdeep Parhar if (rc) 519702f972e8SNavdeep Parhar return (rc); 519802f972e8SNavdeep Parhar 519902f972e8SNavdeep Parhar if (tc_idx == txq->tc_idx) { 520002f972e8SNavdeep Parhar rc = 0; /* No change, nothing to do. */ 520102f972e8SNavdeep Parhar goto done; 520202f972e8SNavdeep Parhar } 520302f972e8SNavdeep Parhar 520402f972e8SNavdeep Parhar fw_queue = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) | 520502f972e8SNavdeep Parhar V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH) | 520602f972e8SNavdeep Parhar V_FW_PARAMS_PARAM_YZ(txq->eq.cntxt_id); 520702f972e8SNavdeep Parhar 520802f972e8SNavdeep Parhar if (tc_idx == -1) 520902f972e8SNavdeep Parhar fw_class = 0xffffffff; /* Unbind. */ 521002f972e8SNavdeep Parhar else { 521102f972e8SNavdeep Parhar /* 521202f972e8SNavdeep Parhar * Bind to a different class. Ethernet txq's are only allowed 521302f972e8SNavdeep Parhar * to bind to cl-rl mode-class for now. XXX: too restrictive. 521402f972e8SNavdeep Parhar */ 521502f972e8SNavdeep Parhar tc = &pi->tc[tc_idx]; 521602f972e8SNavdeep Parhar if (tc->flags & TX_SC_OK && 521702f972e8SNavdeep Parhar tc->params.level == SCHED_CLASS_LEVEL_CL_RL && 521802f972e8SNavdeep Parhar tc->params.mode == SCHED_CLASS_MODE_CLASS) { 521902f972e8SNavdeep Parhar /* Ok to proceed. */ 522002f972e8SNavdeep Parhar fw_class = tc_idx; 522102f972e8SNavdeep Parhar } else { 522202f972e8SNavdeep Parhar rc = tc->flags & TX_SC_OK ? EBUSY : ENXIO; 522302f972e8SNavdeep Parhar goto done; 522402f972e8SNavdeep Parhar } 522502f972e8SNavdeep Parhar } 522602f972e8SNavdeep Parhar 522702f972e8SNavdeep Parhar rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &fw_queue, &fw_class); 522802f972e8SNavdeep Parhar if (rc == 0) { 522902f972e8SNavdeep Parhar if (txq->tc_idx != -1) { 523002f972e8SNavdeep Parhar tc = &pi->tc[txq->tc_idx]; 523102f972e8SNavdeep Parhar MPASS(tc->refcount > 0); 523202f972e8SNavdeep Parhar tc->refcount--; 523302f972e8SNavdeep Parhar } 523402f972e8SNavdeep Parhar if (tc_idx != -1) { 523502f972e8SNavdeep Parhar tc = &pi->tc[tc_idx]; 523602f972e8SNavdeep Parhar tc->refcount++; 523702f972e8SNavdeep Parhar } 523802f972e8SNavdeep Parhar txq->tc_idx = tc_idx; 523902f972e8SNavdeep Parhar } 524002f972e8SNavdeep Parhar done: 524102f972e8SNavdeep Parhar end_synchronized_op(sc, 0); 524202f972e8SNavdeep Parhar return (rc); 524302f972e8SNavdeep Parhar } 5244