xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision 718cf2ccb9956613756ab15d7a0e28f2c8e91cab)
154e4ee71SNavdeep Parhar /*-
2*718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3*718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  */
2954e4ee71SNavdeep Parhar 
3054e4ee71SNavdeep Parhar #include <sys/cdefs.h>
3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3254e4ee71SNavdeep Parhar 
3354e4ee71SNavdeep Parhar #include "opt_inet.h"
34a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
3554e4ee71SNavdeep Parhar 
3654e4ee71SNavdeep Parhar #include <sys/types.h>
37c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
3854e4ee71SNavdeep Parhar #include <sys/mbuf.h>
3954e4ee71SNavdeep Parhar #include <sys/socket.h>
4054e4ee71SNavdeep Parhar #include <sys/kernel.h>
41ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
42ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4338035ed6SNavdeep Parhar #include <sys/sbuf.h>
44ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
45480e603cSNavdeep Parhar #include <sys/time.h>
467951040fSNavdeep Parhar #include <sys/sglist.h>
4754e4ee71SNavdeep Parhar #include <sys/sysctl.h>
48733b9277SNavdeep Parhar #include <sys/smp.h>
4982eff304SNavdeep Parhar #include <sys/counter.h>
5054e4ee71SNavdeep Parhar #include <net/bpf.h>
5154e4ee71SNavdeep Parhar #include <net/ethernet.h>
5254e4ee71SNavdeep Parhar #include <net/if.h>
5354e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
5454e4ee71SNavdeep Parhar #include <netinet/in.h>
5554e4ee71SNavdeep Parhar #include <netinet/ip.h>
56a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
5754e4ee71SNavdeep Parhar #include <netinet/tcp.h>
586af45170SJohn Baldwin #include <machine/in_cksum.h>
5964db8966SDimitry Andric #include <machine/md_var.h>
6038035ed6SNavdeep Parhar #include <vm/vm.h>
6138035ed6SNavdeep Parhar #include <vm/pmap.h>
62298d969cSNavdeep Parhar #ifdef DEV_NETMAP
63298d969cSNavdeep Parhar #include <machine/bus.h>
64298d969cSNavdeep Parhar #include <sys/selinfo.h>
65298d969cSNavdeep Parhar #include <net/if_var.h>
66298d969cSNavdeep Parhar #include <net/netmap.h>
67298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
68298d969cSNavdeep Parhar #endif
6954e4ee71SNavdeep Parhar 
7054e4ee71SNavdeep Parhar #include "common/common.h"
7154e4ee71SNavdeep Parhar #include "common/t4_regs.h"
7254e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
7354e4ee71SNavdeep Parhar #include "common/t4_msg.h"
74671bf2b8SNavdeep Parhar #include "t4_l2t.h"
757951040fSNavdeep Parhar #include "t4_mp_ring.h"
7654e4ee71SNavdeep Parhar 
77d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
78d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
79d14b0ac1SNavdeep Parhar #else
80d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
81d14b0ac1SNavdeep Parhar #endif
82d14b0ac1SNavdeep Parhar 
839fb8886bSNavdeep Parhar /*
849fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
859fb8886bSNavdeep Parhar  * 0-7 are valid values.
869fb8886bSNavdeep Parhar  */
8729c229e9SJohn Baldwin static int fl_pktshift = 2;
889fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift);
8954e4ee71SNavdeep Parhar 
909fb8886bSNavdeep Parhar /*
919fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
929fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
931458bff9SNavdeep Parhar  *  0: disable padding.
941458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
959fb8886bSNavdeep Parhar  */
96298d969cSNavdeep Parhar int fl_pad = -1;
979fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad);
989fb8886bSNavdeep Parhar 
999fb8886bSNavdeep Parhar /*
1009fb8886bSNavdeep Parhar  * Status page length.
1019fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1029fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
1039fb8886bSNavdeep Parhar  */
10429c229e9SJohn Baldwin static int spg_len = -1;
1059fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len);
1069fb8886bSNavdeep Parhar 
1079fb8886bSNavdeep Parhar /*
1089fb8886bSNavdeep Parhar  * Congestion drops.
1099fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1109fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1119fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1129fb8886bSNavdeep Parhar  */
1139fb8886bSNavdeep Parhar static int cong_drop = 0;
1149fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop);
11554e4ee71SNavdeep Parhar 
1161458bff9SNavdeep Parhar /*
1171458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1181458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1191458bff9SNavdeep Parhar  *  0: disable buffer packing.
1201458bff9SNavdeep Parhar  *  1: enable buffer packing.
1211458bff9SNavdeep Parhar  */
1221458bff9SNavdeep Parhar static int buffer_packing = -1;
1231458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.buffer_packing", &buffer_packing);
1241458bff9SNavdeep Parhar 
1251458bff9SNavdeep Parhar /*
1261458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1271458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
128e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
129e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1301458bff9SNavdeep Parhar  */
1311458bff9SNavdeep Parhar static int fl_pack = -1;
1321458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pack", &fl_pack);
1331458bff9SNavdeep Parhar 
13438035ed6SNavdeep Parhar /*
13538035ed6SNavdeep Parhar  * Allow the driver to create mbuf(s) in a cluster allocated for rx.
13638035ed6SNavdeep Parhar  * 0: never; always allocate mbufs from the zone_mbuf UMA zone.
13738035ed6SNavdeep Parhar  * 1: ok to create mbuf(s) within a cluster if there is room.
13838035ed6SNavdeep Parhar  */
13938035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1;
14038035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.allow_mbufs_in_cluster", &allow_mbufs_in_cluster);
14138035ed6SNavdeep Parhar 
14238035ed6SNavdeep Parhar /*
14338035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
14438035ed6SNavdeep Parhar  */
14538035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
14638035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.largest_rx_cluster", &largest_rx_cluster);
14738035ed6SNavdeep Parhar 
14838035ed6SNavdeep Parhar /*
14938035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
15038035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
15138035ed6SNavdeep Parhar  */
15238035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
15338035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.safest_rx_cluster", &safest_rx_cluster);
15438035ed6SNavdeep Parhar 
155d491f8caSNavdeep Parhar /*
156d491f8caSNavdeep Parhar  * The interrupt holdoff timers are multiplied by this value on T6+.
157d491f8caSNavdeep Parhar  * 1 and 3-17 (both inclusive) are legal values.
158d491f8caSNavdeep Parhar  */
159d491f8caSNavdeep Parhar static int tscale = 1;
160d491f8caSNavdeep Parhar TUNABLE_INT("hw.cxgbe.tscale", &tscale);
161d491f8caSNavdeep Parhar 
16246f48ee5SNavdeep Parhar /*
16346f48ee5SNavdeep Parhar  * Number of LRO entries in the lro_ctrl structure per rx queue.
16446f48ee5SNavdeep Parhar  */
16546f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES;
16646f48ee5SNavdeep Parhar TUNABLE_INT("hw.cxgbe.lro_entries", &lro_entries);
16746f48ee5SNavdeep Parhar 
16846f48ee5SNavdeep Parhar /*
16946f48ee5SNavdeep Parhar  * This enables presorting of frames before they're fed into tcp_lro_rx.
17046f48ee5SNavdeep Parhar  */
17146f48ee5SNavdeep Parhar static int lro_mbufs = 0;
17246f48ee5SNavdeep Parhar TUNABLE_INT("hw.cxgbe.lro_mbufs", &lro_mbufs);
17346f48ee5SNavdeep Parhar 
17454e4ee71SNavdeep Parhar struct txpkts {
1757951040fSNavdeep Parhar 	u_int wr_type;		/* type 0 or type 1 */
1767951040fSNavdeep Parhar 	u_int npkt;		/* # of packets in this work request */
1777951040fSNavdeep Parhar 	u_int plen;		/* total payload (sum of all packets) */
1787951040fSNavdeep Parhar 	u_int len16;		/* # of 16B pieces used by this work request */
17954e4ee71SNavdeep Parhar };
18054e4ee71SNavdeep Parhar 
18154e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
18254e4ee71SNavdeep Parhar struct sgl {
1837951040fSNavdeep Parhar 	struct sglist sg;
1847951040fSNavdeep Parhar 	struct sglist_seg seg[TX_SGL_SEGS];
18554e4ee71SNavdeep Parhar };
18654e4ee71SNavdeep Parhar 
187733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
1884d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
189733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *);
190b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int);
191e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
19290e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t,
19390e7434aSNavdeep Parhar     uint16_t, char *);
19454e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
19554e4ee71SNavdeep Parhar     bus_addr_t *, void **);
19654e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
19754e4ee71SNavdeep Parhar     void *);
198fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
199bc14b14dSNavdeep Parhar     int, int);
200fe2ebb76SJohn Baldwin static int free_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *);
201aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *,
202aa93b99aSNavdeep Parhar     struct sysctl_oid *, struct sge_fl *);
203733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
204733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
205733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *);
206733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *);
207fe2ebb76SJohn Baldwin static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int,
208733b9277SNavdeep Parhar     struct sysctl_oid *);
209fe2ebb76SJohn Baldwin static int free_rxq(struct vi_info *, struct sge_rxq *);
21009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
211fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
212733b9277SNavdeep Parhar     struct sysctl_oid *);
213fe2ebb76SJohn Baldwin static int free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
214733b9277SNavdeep Parhar #endif
215298d969cSNavdeep Parhar #ifdef DEV_NETMAP
216fe2ebb76SJohn Baldwin static int alloc_nm_rxq(struct vi_info *, struct sge_nm_rxq *, int, int,
217298d969cSNavdeep Parhar     struct sysctl_oid *);
218fe2ebb76SJohn Baldwin static int free_nm_rxq(struct vi_info *, struct sge_nm_rxq *);
219fe2ebb76SJohn Baldwin static int alloc_nm_txq(struct vi_info *, struct sge_nm_txq *, int, int,
220298d969cSNavdeep Parhar     struct sysctl_oid *);
221fe2ebb76SJohn Baldwin static int free_nm_txq(struct vi_info *, struct sge_nm_txq *);
222298d969cSNavdeep Parhar #endif
223733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
224fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
22509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
226fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
227733b9277SNavdeep Parhar #endif
228fe2ebb76SJohn Baldwin static int alloc_eq(struct adapter *, struct vi_info *, struct sge_eq *);
229733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
230fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
231733b9277SNavdeep Parhar     struct sysctl_oid *);
232733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
233fe2ebb76SJohn Baldwin static int alloc_txq(struct vi_info *, struct sge_txq *, int,
234733b9277SNavdeep Parhar     struct sysctl_oid *);
235fe2ebb76SJohn Baldwin static int free_txq(struct vi_info *, struct sge_txq *);
23654e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
23754e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
238733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
239733b9277SNavdeep Parhar static void refill_sfl(void *);
24054e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
2411458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *);
24238035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int);
24338035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *);
244733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
24554e4ee71SNavdeep Parhar 
2467951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
2477951040fSNavdeep Parhar static inline u_int txpkt_len16(u_int, u_int);
2486af45170SJohn Baldwin static inline u_int txpkt_vm_len16(u_int, u_int);
2497951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
2507951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
2517951040fSNavdeep Parhar static u_int write_txpkt_wr(struct sge_txq *, struct fw_eth_tx_pkt_wr *,
2527951040fSNavdeep Parhar     struct mbuf *, u_int);
253472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *,
254472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *, struct mbuf *, u_int);
2557951040fSNavdeep Parhar static int try_txpkts(struct mbuf *, struct mbuf *, struct txpkts *, u_int);
2567951040fSNavdeep Parhar static int add_to_txpkts(struct mbuf *, struct txpkts *, u_int);
2577951040fSNavdeep Parhar static u_int write_txpkts_wr(struct sge_txq *, struct fw_eth_tx_pkts_wr *,
2587951040fSNavdeep Parhar     struct mbuf *, const struct txpkts *, u_int);
2597951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
26054e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
2617951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
2627951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
2637951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
2647951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
2657951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
2667951040fSNavdeep Parhar static void tx_reclaim(void *, int);
2677951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
268733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
269733b9277SNavdeep Parhar     struct mbuf *);
2701b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
271733b9277SNavdeep Parhar     struct mbuf *);
272069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *);
2737951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
2747951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
27554e4ee71SNavdeep Parhar 
27656599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
27738035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
27802f972e8SNavdeep Parhar static int sysctl_tc(SYSCTL_HANDLER_ARGS);
279f7dfe243SNavdeep Parhar 
28082eff304SNavdeep Parhar static counter_u64_t extfree_refs;
28182eff304SNavdeep Parhar static counter_u64_t extfree_rels;
28282eff304SNavdeep Parhar 
283671bf2b8SNavdeep Parhar an_handler_t t4_an_handler;
284671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES];
285671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS];
286671bf2b8SNavdeep Parhar 
287671bf2b8SNavdeep Parhar 
288671bf2b8SNavdeep Parhar static int
289671bf2b8SNavdeep Parhar an_not_handled(struct sge_iq *iq, const struct rsp_ctrl *ctrl)
290671bf2b8SNavdeep Parhar {
291671bf2b8SNavdeep Parhar 
292671bf2b8SNavdeep Parhar #ifdef INVARIANTS
293671bf2b8SNavdeep Parhar 	panic("%s: async notification on iq %p (ctrl %p)", __func__, iq, ctrl);
294671bf2b8SNavdeep Parhar #else
295671bf2b8SNavdeep Parhar 	log(LOG_ERR, "%s: async notification on iq %p (ctrl %p)\n",
296671bf2b8SNavdeep Parhar 	    __func__, iq, ctrl);
297671bf2b8SNavdeep Parhar #endif
298671bf2b8SNavdeep Parhar 	return (EDOOFUS);
299671bf2b8SNavdeep Parhar }
300671bf2b8SNavdeep Parhar 
301671bf2b8SNavdeep Parhar int
302671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h)
303671bf2b8SNavdeep Parhar {
304671bf2b8SNavdeep Parhar 	uintptr_t *loc, new;
305671bf2b8SNavdeep Parhar 
306671bf2b8SNavdeep Parhar 	new = h ? (uintptr_t)h : (uintptr_t)an_not_handled;
307671bf2b8SNavdeep Parhar 	loc = (uintptr_t *) &t4_an_handler;
308671bf2b8SNavdeep Parhar 	atomic_store_rel_ptr(loc, new);
309671bf2b8SNavdeep Parhar 
310671bf2b8SNavdeep Parhar 	return (0);
311671bf2b8SNavdeep Parhar }
312671bf2b8SNavdeep Parhar 
313671bf2b8SNavdeep Parhar static int
314671bf2b8SNavdeep Parhar fw_msg_not_handled(struct adapter *sc, const __be64 *rpl)
315671bf2b8SNavdeep Parhar {
316671bf2b8SNavdeep Parhar 	const struct cpl_fw6_msg *cpl =
317671bf2b8SNavdeep Parhar 	    __containerof(rpl, struct cpl_fw6_msg, data[0]);
318671bf2b8SNavdeep Parhar 
319671bf2b8SNavdeep Parhar #ifdef INVARIANTS
320671bf2b8SNavdeep Parhar 	panic("%s: fw_msg type %d", __func__, cpl->type);
321671bf2b8SNavdeep Parhar #else
322671bf2b8SNavdeep Parhar 	log(LOG_ERR, "%s: fw_msg type %d\n", __func__, cpl->type);
323671bf2b8SNavdeep Parhar #endif
324671bf2b8SNavdeep Parhar 	return (EDOOFUS);
325671bf2b8SNavdeep Parhar }
326671bf2b8SNavdeep Parhar 
327671bf2b8SNavdeep Parhar int
328671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h)
329671bf2b8SNavdeep Parhar {
330671bf2b8SNavdeep Parhar 	uintptr_t *loc, new;
331671bf2b8SNavdeep Parhar 
332671bf2b8SNavdeep Parhar 	if (type >= nitems(t4_fw_msg_handler))
333671bf2b8SNavdeep Parhar 		return (EINVAL);
334671bf2b8SNavdeep Parhar 
335671bf2b8SNavdeep Parhar 	/*
336671bf2b8SNavdeep Parhar 	 * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL
337671bf2b8SNavdeep Parhar 	 * handler dispatch table.  Reject any attempt to install a handler for
338671bf2b8SNavdeep Parhar 	 * this subtype.
339671bf2b8SNavdeep Parhar 	 */
340671bf2b8SNavdeep Parhar 	if (type == FW_TYPE_RSSCPL || type == FW6_TYPE_RSSCPL)
341671bf2b8SNavdeep Parhar 		return (EINVAL);
342671bf2b8SNavdeep Parhar 
343671bf2b8SNavdeep Parhar 	new = h ? (uintptr_t)h : (uintptr_t)fw_msg_not_handled;
344671bf2b8SNavdeep Parhar 	loc = (uintptr_t *) &t4_fw_msg_handler[type];
345671bf2b8SNavdeep Parhar 	atomic_store_rel_ptr(loc, new);
346671bf2b8SNavdeep Parhar 
347671bf2b8SNavdeep Parhar 	return (0);
348671bf2b8SNavdeep Parhar }
349671bf2b8SNavdeep Parhar 
350671bf2b8SNavdeep Parhar static int
351671bf2b8SNavdeep Parhar cpl_not_handled(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
352671bf2b8SNavdeep Parhar {
353671bf2b8SNavdeep Parhar 
354671bf2b8SNavdeep Parhar #ifdef INVARIANTS
355671bf2b8SNavdeep Parhar 	panic("%s: opcode 0x%02x on iq %p with payload %p",
356671bf2b8SNavdeep Parhar 	    __func__, rss->opcode, iq, m);
357671bf2b8SNavdeep Parhar #else
358671bf2b8SNavdeep Parhar 	log(LOG_ERR, "%s: opcode 0x%02x on iq %p with payload %p\n",
359671bf2b8SNavdeep Parhar 	    __func__, rss->opcode, iq, m);
360671bf2b8SNavdeep Parhar 	m_freem(m);
361671bf2b8SNavdeep Parhar #endif
362671bf2b8SNavdeep Parhar 	return (EDOOFUS);
363671bf2b8SNavdeep Parhar }
364671bf2b8SNavdeep Parhar 
365671bf2b8SNavdeep Parhar int
366671bf2b8SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h)
367671bf2b8SNavdeep Parhar {
368671bf2b8SNavdeep Parhar 	uintptr_t *loc, new;
369671bf2b8SNavdeep Parhar 
370671bf2b8SNavdeep Parhar 	if (opcode >= nitems(t4_cpl_handler))
371671bf2b8SNavdeep Parhar 		return (EINVAL);
372671bf2b8SNavdeep Parhar 
373671bf2b8SNavdeep Parhar 	new = h ? (uintptr_t)h : (uintptr_t)cpl_not_handled;
374671bf2b8SNavdeep Parhar 	loc = (uintptr_t *) &t4_cpl_handler[opcode];
375671bf2b8SNavdeep Parhar 	atomic_store_rel_ptr(loc, new);
376671bf2b8SNavdeep Parhar 
377671bf2b8SNavdeep Parhar 	return (0);
378671bf2b8SNavdeep Parhar }
379671bf2b8SNavdeep Parhar 
38094586193SNavdeep Parhar /*
3811458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
38294586193SNavdeep Parhar  */
38394586193SNavdeep Parhar void
38494586193SNavdeep Parhar t4_sge_modload(void)
38594586193SNavdeep Parhar {
386671bf2b8SNavdeep Parhar 	int i;
3874defc81bSNavdeep Parhar 
3889fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
3899fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
3909fb8886bSNavdeep Parhar 		    " using 2 instead.\n", fl_pktshift);
3919fb8886bSNavdeep Parhar 		fl_pktshift = 2;
3929fb8886bSNavdeep Parhar 	}
3939fb8886bSNavdeep Parhar 
3949fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
3959fb8886bSNavdeep Parhar 		int len;
3969fb8886bSNavdeep Parhar 
3979fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
3989fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
3999fb8886bSNavdeep Parhar #else
4009fb8886bSNavdeep Parhar 		len = 64;
4019fb8886bSNavdeep Parhar #endif
4029fb8886bSNavdeep Parhar 		if (spg_len != -1) {
4039fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
4049fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
4059fb8886bSNavdeep Parhar 		}
4069fb8886bSNavdeep Parhar 		spg_len = len;
4079fb8886bSNavdeep Parhar 	}
4089fb8886bSNavdeep Parhar 
4099fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
4109fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
4119fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
4129fb8886bSNavdeep Parhar 		cong_drop = 0;
4139fb8886bSNavdeep Parhar 	}
41482eff304SNavdeep Parhar 
415d491f8caSNavdeep Parhar 	if (tscale != 1 && (tscale < 3 || tscale > 17)) {
416d491f8caSNavdeep Parhar 		printf("Invalid hw.cxgbe.tscale value (%d),"
417d491f8caSNavdeep Parhar 		    " using 1 instead.\n", tscale);
418d491f8caSNavdeep Parhar 		tscale = 1;
419d491f8caSNavdeep Parhar 	}
420d491f8caSNavdeep Parhar 
42182eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
42282eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
42382eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
42482eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
425671bf2b8SNavdeep Parhar 
426671bf2b8SNavdeep Parhar 	t4_an_handler = an_not_handled;
427671bf2b8SNavdeep Parhar 	for (i = 0; i < nitems(t4_fw_msg_handler); i++)
428671bf2b8SNavdeep Parhar 		t4_fw_msg_handler[i] = fw_msg_not_handled;
429671bf2b8SNavdeep Parhar 	for (i = 0; i < nitems(t4_cpl_handler); i++)
430671bf2b8SNavdeep Parhar 		t4_cpl_handler[i] = cpl_not_handled;
431671bf2b8SNavdeep Parhar 
432671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg);
433671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg);
434671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
435671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_RX_PKT, t4_eth_rx);
436671bf2b8SNavdeep Parhar 	t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
437069af0ebSJohn Baldwin 	t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl);
43882eff304SNavdeep Parhar }
43982eff304SNavdeep Parhar 
44082eff304SNavdeep Parhar void
44182eff304SNavdeep Parhar t4_sge_modunload(void)
44282eff304SNavdeep Parhar {
44382eff304SNavdeep Parhar 
44482eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
44582eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
44682eff304SNavdeep Parhar }
44782eff304SNavdeep Parhar 
44882eff304SNavdeep Parhar uint64_t
44982eff304SNavdeep Parhar t4_sge_extfree_refs(void)
45082eff304SNavdeep Parhar {
45182eff304SNavdeep Parhar 	uint64_t refs, rels;
45282eff304SNavdeep Parhar 
45382eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
45482eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
45582eff304SNavdeep Parhar 
45682eff304SNavdeep Parhar 	return (refs - rels);
45794586193SNavdeep Parhar }
45894586193SNavdeep Parhar 
459e3207e19SNavdeep Parhar static inline void
460e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
461e3207e19SNavdeep Parhar {
462e3207e19SNavdeep Parhar 	uint32_t v, m;
4630dbc6cfdSNavdeep Parhar 	int pad, pack, pad_shift;
464e3207e19SNavdeep Parhar 
4650dbc6cfdSNavdeep Parhar 	pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT :
4660dbc6cfdSNavdeep Parhar 	    X_INGPADBOUNDARY_SHIFT;
467e3207e19SNavdeep Parhar 	pad = fl_pad;
4680dbc6cfdSNavdeep Parhar 	if (fl_pad < (1 << pad_shift) ||
4690dbc6cfdSNavdeep Parhar 	    fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) ||
4700dbc6cfdSNavdeep Parhar 	    !powerof2(fl_pad)) {
471e3207e19SNavdeep Parhar 		/*
472e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
473e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
4740dbc6cfdSNavdeep Parhar 		 * it to the minimum allowed in all other cases.
475e3207e19SNavdeep Parhar 		 */
4760dbc6cfdSNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift;
477e3207e19SNavdeep Parhar 
478e3207e19SNavdeep Parhar 		/*
479e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
480e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
481e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
482e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
483e3207e19SNavdeep Parhar 		 */
484e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
485e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
486e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
487e3207e19SNavdeep Parhar 		}
488e3207e19SNavdeep Parhar 	}
489e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
4900dbc6cfdSNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift);
491e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
492e3207e19SNavdeep Parhar 
493e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
494e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
495e3207e19SNavdeep Parhar 			/* Complain but carry on. */
496e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
497e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
498e3207e19SNavdeep Parhar 		}
499e3207e19SNavdeep Parhar 		return;
500e3207e19SNavdeep Parhar 	}
501e3207e19SNavdeep Parhar 
502e3207e19SNavdeep Parhar 	pack = fl_pack;
503e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
504e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
505e3207e19SNavdeep Parhar 		pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
506e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
507e3207e19SNavdeep Parhar 		if (pack < 16)
508e3207e19SNavdeep Parhar 			pack = 16;
509e3207e19SNavdeep Parhar 		if (pack == 32)
510e3207e19SNavdeep Parhar 			pack = 64;
511e3207e19SNavdeep Parhar 		if (pack > 4096)
512e3207e19SNavdeep Parhar 			pack = 4096;
513e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
514e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
515e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
516e3207e19SNavdeep Parhar 		}
517e3207e19SNavdeep Parhar 	}
518e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
519e3207e19SNavdeep Parhar 	if (pack == 16)
520e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
521e3207e19SNavdeep Parhar 	else
522e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
523e3207e19SNavdeep Parhar 
524e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
525e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
526e3207e19SNavdeep Parhar }
527e3207e19SNavdeep Parhar 
528cf738022SNavdeep Parhar /*
529cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
530cf738022SNavdeep Parhar  */
531d14b0ac1SNavdeep Parhar void
532d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
533d14b0ac1SNavdeep Parhar {
534d14b0ac1SNavdeep Parhar 	int i;
535d14b0ac1SNavdeep Parhar 	uint32_t v, m;
536d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
537cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
538d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
539d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
54038035ed6SNavdeep Parhar 	static int sge_flbuf_sizes[] = {
5411458bff9SNavdeep Parhar 		MCLBYTES,
5421458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
5431458bff9SNavdeep Parhar 		MJUMPAGESIZE,
54438035ed6SNavdeep Parhar 		MJUMPAGESIZE - CL_METADATA_SIZE,
54538035ed6SNavdeep Parhar 		MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE,
5461458bff9SNavdeep Parhar #endif
5471458bff9SNavdeep Parhar 		MJUM9BYTES,
5481458bff9SNavdeep Parhar 		MJUM16BYTES,
54938035ed6SNavdeep Parhar 		MCLBYTES - MSIZE - CL_METADATA_SIZE,
55038035ed6SNavdeep Parhar 		MJUM9BYTES - CL_METADATA_SIZE,
55138035ed6SNavdeep Parhar 		MJUM16BYTES - CL_METADATA_SIZE,
5521458bff9SNavdeep Parhar 	};
553d14b0ac1SNavdeep Parhar 
554d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
555d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
556d14b0ac1SNavdeep Parhar 
5571458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
558d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
5594defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
560d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
56154e4ee71SNavdeep Parhar 
562e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
5631458bff9SNavdeep Parhar 
564d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
565733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
566733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
567733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
568733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
569733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
570733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
571733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
572d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
573733b9277SNavdeep Parhar 
57438035ed6SNavdeep Parhar 	KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES,
57538035ed6SNavdeep Parhar 	    ("%s: hw buffer size table too big", __func__));
57638035ed6SNavdeep Parhar 	for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) {
57754e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i),
57838035ed6SNavdeep Parhar 		    sge_flbuf_sizes[i]);
57954e4ee71SNavdeep Parhar 	}
58054e4ee71SNavdeep Parhar 
581d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
582d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
583d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
58454e4ee71SNavdeep Parhar 
585cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
586cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
587cf738022SNavdeep Parhar 	    timer_max));
588cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
589cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
590cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
591cf738022SNavdeep Parhar 		    __func__, i));
592cf738022SNavdeep Parhar 
593cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
594cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
595cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
596cf738022SNavdeep Parhar 				break;
597cf738022SNavdeep Parhar 			}
598cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
599cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
600cf738022SNavdeep Parhar 		}
601cf738022SNavdeep Parhar 	}
602cf738022SNavdeep Parhar 
603d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
604d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
605d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
606d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
607d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
608d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
609d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
610d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
611d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
61286e02bf2SNavdeep Parhar 
613d491f8caSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T6) {
614d491f8caSNavdeep Parhar 		m = V_TSCALE(M_TSCALE);
615d491f8caSNavdeep Parhar 		if (tscale == 1)
616d491f8caSNavdeep Parhar 			v = 0;
617d491f8caSNavdeep Parhar 		else
618d491f8caSNavdeep Parhar 			v = V_TSCALE(tscale - 2);
619d491f8caSNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v);
6202f318252SNavdeep Parhar 
6212f318252SNavdeep Parhar 		if (sc->debug_flags & DF_DISABLE_TCB_CACHE) {
6222f318252SNavdeep Parhar 			m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN |
6232f318252SNavdeep Parhar 			    V_WRTHRTHRESH(M_WRTHRTHRESH);
6242f318252SNavdeep Parhar 			t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1);
6252f318252SNavdeep Parhar 			v &= ~m;
6262f318252SNavdeep Parhar 			v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN |
6272f318252SNavdeep Parhar 			    V_WRTHRTHRESH(16);
6282f318252SNavdeep Parhar 			t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1);
6292f318252SNavdeep Parhar 		}
630d491f8caSNavdeep Parhar 	}
631d491f8caSNavdeep Parhar 
6327cba15b1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */
633d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
634d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
635d14b0ac1SNavdeep Parhar 
6367cba15b1SNavdeep Parhar 	/*
6377cba15b1SNavdeep Parhar 	 * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP.  These have been
6387cba15b1SNavdeep Parhar 	 * chosen with MAXPHYS = 128K in mind.  The largest DDP buffer that we
6397cba15b1SNavdeep Parhar 	 * may have to deal with is MAXPHYS + 1 page.
6407cba15b1SNavdeep Parhar 	 */
6417cba15b1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4);
6427cba15b1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v);
6437cba15b1SNavdeep Parhar 
6447cba15b1SNavdeep Parhar 	/* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */
6457cba15b1SNavdeep Parhar 	m = v = F_TDDPTAGTCB | F_ISCSITAGTCB;
646d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
647d14b0ac1SNavdeep Parhar 
648d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
649d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
650d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
651d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
652d14b0ac1SNavdeep Parhar }
653d14b0ac1SNavdeep Parhar 
654d14b0ac1SNavdeep Parhar /*
655e3207e19SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  If
6568f6690d3SJohn Baldwin  * padding is in use, the buffer's start and end need to be aligned to the pad
657b741402cSNavdeep Parhar  * boundary as well.  We'll just make sure that the size is a multiple of the
658b741402cSNavdeep Parhar  * boundary here, it is up to the buffer allocation code to make sure the start
659b741402cSNavdeep Parhar  * of the buffer is aligned as well.
66038035ed6SNavdeep Parhar  */
66138035ed6SNavdeep Parhar static inline int
662e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
66338035ed6SNavdeep Parhar {
66490e7434aSNavdeep Parhar 	int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1;
66538035ed6SNavdeep Parhar 
666b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
66738035ed6SNavdeep Parhar }
66838035ed6SNavdeep Parhar 
66938035ed6SNavdeep Parhar /*
670d14b0ac1SNavdeep Parhar  * XXX: driver really should be able to deal with unexpected settings.
671d14b0ac1SNavdeep Parhar  */
672d14b0ac1SNavdeep Parhar int
673d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc)
674d14b0ac1SNavdeep Parhar {
675d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
67690e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
6771458bff9SNavdeep Parhar 	int i, j, n, rc = 0;
678d14b0ac1SNavdeep Parhar 	uint32_t m, v, r;
679d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
68038035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
6811458bff9SNavdeep Parhar 		MCLBYTES,
6821458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
6831458bff9SNavdeep Parhar 		MJUMPAGESIZE,
6841458bff9SNavdeep Parhar #endif
6851458bff9SNavdeep Parhar 		MJUM9BYTES,
6861458bff9SNavdeep Parhar 		MJUM16BYTES
6871458bff9SNavdeep Parhar 	};
68838035ed6SNavdeep Parhar 	struct sw_zone_info *swz, *safe_swz;
68938035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
690d14b0ac1SNavdeep Parhar 
69190e7434aSNavdeep Parhar 	m = F_RXPKTCPLMODE;
69290e7434aSNavdeep Parhar 	v = F_RXPKTCPLMODE;
69359c1e950SJohn Baldwin 	r = sc->params.sge.sge_control;
694d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
695d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
696733b9277SNavdeep Parhar 		rc = EINVAL;
697733b9277SNavdeep Parhar 	}
698733b9277SNavdeep Parhar 
69990e7434aSNavdeep Parhar 	/*
70090e7434aSNavdeep Parhar 	 * If this changes then every single use of PAGE_SHIFT in the driver
70190e7434aSNavdeep Parhar 	 * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift.
70290e7434aSNavdeep Parhar 	 */
70390e7434aSNavdeep Parhar 	if (sp->page_shift != PAGE_SHIFT) {
704d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
705733b9277SNavdeep Parhar 		rc = EINVAL;
706733b9277SNavdeep Parhar 	}
707733b9277SNavdeep Parhar 
70838035ed6SNavdeep Parhar 	/* Filter out unusable hw buffer sizes entirely (mark with -2). */
70938035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[0];
71038035ed6SNavdeep Parhar 	for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) {
71159c1e950SJohn Baldwin 		r = sc->params.sge.sge_fl_buffer_size[i];
71238035ed6SNavdeep Parhar 		hwb->size = r;
713e3207e19SNavdeep Parhar 		hwb->zidx = hwsz_ok(sc, r) ? -1 : -2;
71438035ed6SNavdeep Parhar 		hwb->next = -1;
7151458bff9SNavdeep Parhar 	}
71638035ed6SNavdeep Parhar 
71738035ed6SNavdeep Parhar 	/*
71838035ed6SNavdeep Parhar 	 * Create a sorted list in decreasing order of hw buffer sizes (and so
71938035ed6SNavdeep Parhar 	 * increasing order of spare area) for each software zone.
720e3207e19SNavdeep Parhar 	 *
721e3207e19SNavdeep Parhar 	 * If padding is enabled then the start and end of the buffer must align
722e3207e19SNavdeep Parhar 	 * to the pad boundary; if packing is enabled then they must align with
723e3207e19SNavdeep Parhar 	 * the pack boundary as well.  Allocations from the cluster zones are
724e3207e19SNavdeep Parhar 	 * aligned to min(size, 4K), so the buffer starts at that alignment and
725e3207e19SNavdeep Parhar 	 * ends at hwb->size alignment.  If mbuf inlining is allowed the
726e3207e19SNavdeep Parhar 	 * starting alignment will be reduced to MSIZE and the driver will
727e3207e19SNavdeep Parhar 	 * exercise appropriate caution when deciding on the best buffer layout
728e3207e19SNavdeep Parhar 	 * to use.
72938035ed6SNavdeep Parhar 	 */
73038035ed6SNavdeep Parhar 	n = 0;	/* no usable buffer size to begin with */
73138035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[0];
73238035ed6SNavdeep Parhar 	safe_swz = NULL;
73338035ed6SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, swz++) {
73438035ed6SNavdeep Parhar 		int8_t head = -1, tail = -1;
73538035ed6SNavdeep Parhar 
73638035ed6SNavdeep Parhar 		swz->size = sw_buf_sizes[i];
73738035ed6SNavdeep Parhar 		swz->zone = m_getzone(swz->size);
73838035ed6SNavdeep Parhar 		swz->type = m_gettype(swz->size);
73938035ed6SNavdeep Parhar 
740e3207e19SNavdeep Parhar 		if (swz->size < PAGE_SIZE) {
741e3207e19SNavdeep Parhar 			MPASS(powerof2(swz->size));
74290e7434aSNavdeep Parhar 			if (fl_pad && (swz->size % sp->pad_boundary != 0))
743e3207e19SNavdeep Parhar 				continue;
744e3207e19SNavdeep Parhar 		}
745e3207e19SNavdeep Parhar 
74638035ed6SNavdeep Parhar 		if (swz->size == safest_rx_cluster)
74738035ed6SNavdeep Parhar 			safe_swz = swz;
74838035ed6SNavdeep Parhar 
74938035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[0];
75038035ed6SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) {
75138035ed6SNavdeep Parhar 			if (hwb->zidx != -1 || hwb->size > swz->size)
7521458bff9SNavdeep Parhar 				continue;
753e3207e19SNavdeep Parhar #ifdef INVARIANTS
754e3207e19SNavdeep Parhar 			if (fl_pad)
75590e7434aSNavdeep Parhar 				MPASS(hwb->size % sp->pad_boundary == 0);
756e3207e19SNavdeep Parhar #endif
75738035ed6SNavdeep Parhar 			hwb->zidx = i;
75838035ed6SNavdeep Parhar 			if (head == -1)
75938035ed6SNavdeep Parhar 				head = tail = j;
76038035ed6SNavdeep Parhar 			else if (hwb->size < s->hw_buf_info[tail].size) {
76138035ed6SNavdeep Parhar 				s->hw_buf_info[tail].next = j;
76238035ed6SNavdeep Parhar 				tail = j;
76338035ed6SNavdeep Parhar 			} else {
76438035ed6SNavdeep Parhar 				int8_t *cur;
76538035ed6SNavdeep Parhar 				struct hw_buf_info *t;
76638035ed6SNavdeep Parhar 
76738035ed6SNavdeep Parhar 				for (cur = &head; *cur != -1; cur = &t->next) {
76838035ed6SNavdeep Parhar 					t = &s->hw_buf_info[*cur];
76938035ed6SNavdeep Parhar 					if (hwb->size == t->size) {
77038035ed6SNavdeep Parhar 						hwb->zidx = -2;
7711458bff9SNavdeep Parhar 						break;
7721458bff9SNavdeep Parhar 					}
77338035ed6SNavdeep Parhar 					if (hwb->size > t->size) {
77438035ed6SNavdeep Parhar 						hwb->next = *cur;
77538035ed6SNavdeep Parhar 						*cur = j;
77638035ed6SNavdeep Parhar 						break;
77738035ed6SNavdeep Parhar 					}
77838035ed6SNavdeep Parhar 				}
77938035ed6SNavdeep Parhar 			}
78038035ed6SNavdeep Parhar 		}
78138035ed6SNavdeep Parhar 		swz->head_hwidx = head;
78238035ed6SNavdeep Parhar 		swz->tail_hwidx = tail;
78338035ed6SNavdeep Parhar 
78438035ed6SNavdeep Parhar 		if (tail != -1) {
78538035ed6SNavdeep Parhar 			n++;
78638035ed6SNavdeep Parhar 			if (swz->size - s->hw_buf_info[tail].size >=
78738035ed6SNavdeep Parhar 			    CL_METADATA_SIZE)
78838035ed6SNavdeep Parhar 				sc->flags |= BUF_PACKING_OK;
78938035ed6SNavdeep Parhar 		}
7901458bff9SNavdeep Parhar 	}
7911458bff9SNavdeep Parhar 	if (n == 0) {
7921458bff9SNavdeep Parhar 		device_printf(sc->dev, "no usable SGE FL buffer size.\n");
7931458bff9SNavdeep Parhar 		rc = EINVAL;
794733b9277SNavdeep Parhar 	}
79538035ed6SNavdeep Parhar 
79638035ed6SNavdeep Parhar 	s->safe_hwidx1 = -1;
79738035ed6SNavdeep Parhar 	s->safe_hwidx2 = -1;
79838035ed6SNavdeep Parhar 	if (safe_swz != NULL) {
79938035ed6SNavdeep Parhar 		s->safe_hwidx1 = safe_swz->head_hwidx;
80038035ed6SNavdeep Parhar 		for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) {
80138035ed6SNavdeep Parhar 			int spare;
80238035ed6SNavdeep Parhar 
80338035ed6SNavdeep Parhar 			hwb = &s->hw_buf_info[i];
804e3207e19SNavdeep Parhar #ifdef INVARIANTS
805e3207e19SNavdeep Parhar 			if (fl_pad)
80690e7434aSNavdeep Parhar 				MPASS(hwb->size % sp->pad_boundary == 0);
807e3207e19SNavdeep Parhar #endif
80838035ed6SNavdeep Parhar 			spare = safe_swz->size - hwb->size;
809e3207e19SNavdeep Parhar 			if (spare >= CL_METADATA_SIZE) {
81038035ed6SNavdeep Parhar 				s->safe_hwidx2 = i;
81138035ed6SNavdeep Parhar 				break;
81238035ed6SNavdeep Parhar 			}
81338035ed6SNavdeep Parhar 		}
814e3207e19SNavdeep Parhar 	}
815733b9277SNavdeep Parhar 
8166af45170SJohn Baldwin 	if (sc->flags & IS_VF)
8176af45170SJohn Baldwin 		return (0);
8186af45170SJohn Baldwin 
819d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
820d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
821d14b0ac1SNavdeep Parhar 	if (r != v) {
822d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
823d14b0ac1SNavdeep Parhar 		rc = EINVAL;
824d14b0ac1SNavdeep Parhar 	}
825733b9277SNavdeep Parhar 
826d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
827d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
828d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
829d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
830d14b0ac1SNavdeep Parhar 		rc = EINVAL;
831d14b0ac1SNavdeep Parhar 	}
832d14b0ac1SNavdeep Parhar 
833d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
834d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
835d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
836d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
837d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
838d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
839d14b0ac1SNavdeep Parhar 		rc = EINVAL;
840d14b0ac1SNavdeep Parhar 	}
841d14b0ac1SNavdeep Parhar 
842c45b1868SNavdeep Parhar 	t4_init_tp_params(sc, 1);
843d14b0ac1SNavdeep Parhar 
844d14b0ac1SNavdeep Parhar 	t4_read_mtu_tbl(sc, sc->params.mtus, NULL);
845d14b0ac1SNavdeep Parhar 	t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd);
846d14b0ac1SNavdeep Parhar 
847733b9277SNavdeep Parhar 	return (rc);
84854e4ee71SNavdeep Parhar }
84954e4ee71SNavdeep Parhar 
85054e4ee71SNavdeep Parhar int
85154e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
85254e4ee71SNavdeep Parhar {
85354e4ee71SNavdeep Parhar 	int rc;
85454e4ee71SNavdeep Parhar 
85554e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
85654e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
85754e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
85854e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
85954e4ee71SNavdeep Parhar 	if (rc != 0) {
86054e4ee71SNavdeep Parhar 		device_printf(sc->dev,
86154e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
86254e4ee71SNavdeep Parhar 	}
86354e4ee71SNavdeep Parhar 
86454e4ee71SNavdeep Parhar 	return (rc);
86554e4ee71SNavdeep Parhar }
86654e4ee71SNavdeep Parhar 
8676e22f9f3SNavdeep Parhar void
8686e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
8696e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
8706e22f9f3SNavdeep Parhar {
87190e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
8726e22f9f3SNavdeep Parhar 
87338035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
87438035ed6SNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A",
87538035ed6SNavdeep Parhar 	    "freelist buffer sizes");
87638035ed6SNavdeep Parhar 
8776e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
87890e7434aSNavdeep Parhar 	    NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)");
8796e22f9f3SNavdeep Parhar 
8806e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
88190e7434aSNavdeep Parhar 	    NULL, sp->pad_boundary, "payload pad boundary (bytes)");
8826e22f9f3SNavdeep Parhar 
8836e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
88490e7434aSNavdeep Parhar 	    NULL, sp->spg_len, "status page size (bytes)");
8856e22f9f3SNavdeep Parhar 
8866e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
8876e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
8881458bff9SNavdeep Parhar 
8891458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
89090e7434aSNavdeep Parhar 	    NULL, sp->pack_boundary, "payload pack boundary (bytes)");
8916e22f9f3SNavdeep Parhar }
8926e22f9f3SNavdeep Parhar 
89354e4ee71SNavdeep Parhar int
89454e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
89554e4ee71SNavdeep Parhar {
89654e4ee71SNavdeep Parhar 	if (sc->dmat)
89754e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
89854e4ee71SNavdeep Parhar 
89954e4ee71SNavdeep Parhar 	return (0);
90054e4ee71SNavdeep Parhar }
90154e4ee71SNavdeep Parhar 
90254e4ee71SNavdeep Parhar /*
903733b9277SNavdeep Parhar  * Allocate and initialize the firmware event queue and the management queue.
90454e4ee71SNavdeep Parhar  *
90554e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
90654e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
90754e4ee71SNavdeep Parhar  */
90854e4ee71SNavdeep Parhar int
909f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
91054e4ee71SNavdeep Parhar {
911733b9277SNavdeep Parhar 	int rc;
91254e4ee71SNavdeep Parhar 
91354e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
91454e4ee71SNavdeep Parhar 
915733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
916733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
91754e4ee71SNavdeep Parhar 
91856599263SNavdeep Parhar 	/*
91956599263SNavdeep Parhar 	 * Firmware event queue
92056599263SNavdeep Parhar 	 */
921733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
922aa95b653SNavdeep Parhar 	if (rc != 0)
923f7dfe243SNavdeep Parhar 		return (rc);
924f7dfe243SNavdeep Parhar 
925f7dfe243SNavdeep Parhar 	/*
926733b9277SNavdeep Parhar 	 * Management queue.  This is just a control queue that uses the fwq as
927733b9277SNavdeep Parhar 	 * its associated iq.
928f7dfe243SNavdeep Parhar 	 */
9296af45170SJohn Baldwin 	if (!(sc->flags & IS_VF))
930733b9277SNavdeep Parhar 		rc = alloc_mgmtq(sc);
93154e4ee71SNavdeep Parhar 
93254e4ee71SNavdeep Parhar 	return (rc);
93354e4ee71SNavdeep Parhar }
93454e4ee71SNavdeep Parhar 
93554e4ee71SNavdeep Parhar /*
93654e4ee71SNavdeep Parhar  * Idempotent
93754e4ee71SNavdeep Parhar  */
93854e4ee71SNavdeep Parhar int
939f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
94054e4ee71SNavdeep Parhar {
94154e4ee71SNavdeep Parhar 
94254e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
94354e4ee71SNavdeep Parhar 
944733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
945733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
946f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
947733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
948f7dfe243SNavdeep Parhar 	}
949f7dfe243SNavdeep Parhar 
950733b9277SNavdeep Parhar 	free_mgmtq(sc);
951733b9277SNavdeep Parhar 	free_fwq(sc);
95254e4ee71SNavdeep Parhar 
95354e4ee71SNavdeep Parhar 	return (0);
95454e4ee71SNavdeep Parhar }
95554e4ee71SNavdeep Parhar 
956733b9277SNavdeep Parhar static inline int
957fe2ebb76SJohn Baldwin first_vector(struct vi_info *vi)
958298d969cSNavdeep Parhar {
959fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
96054e4ee71SNavdeep Parhar 
961733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
962733b9277SNavdeep Parhar 		return (0);
96354e4ee71SNavdeep Parhar 
964fe2ebb76SJohn Baldwin 	return (vi->first_intr);
965733b9277SNavdeep Parhar }
966733b9277SNavdeep Parhar 
967733b9277SNavdeep Parhar /*
968733b9277SNavdeep Parhar  * Given an arbitrary "index," come up with an iq that can be used by other
969fe2ebb76SJohn Baldwin  * queues (of this VI) for interrupt forwarding, SGE egress updates, etc.
970733b9277SNavdeep Parhar  * The iq returned is guaranteed to be something that takes direct interrupts.
971733b9277SNavdeep Parhar  */
972733b9277SNavdeep Parhar static struct sge_iq *
973fe2ebb76SJohn Baldwin vi_intr_iq(struct vi_info *vi, int idx)
974733b9277SNavdeep Parhar {
975fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
976733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
977733b9277SNavdeep Parhar 	struct sge_iq *iq = NULL;
978298d969cSNavdeep Parhar 	int nintr, i;
979733b9277SNavdeep Parhar 
980733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
981733b9277SNavdeep Parhar 		return (&sc->sge.fwq);
982733b9277SNavdeep Parhar 
983fe2ebb76SJohn Baldwin 	nintr = vi->nintr;
984c8da9163SNavdeep Parhar #ifdef DEV_NETMAP
985c8da9163SNavdeep Parhar 	/* Do not consider any netmap-only interrupts */
986c8da9163SNavdeep Parhar 	if (vi->flags & INTR_RXQ && vi->nnmrxq > vi->nrxq)
987c8da9163SNavdeep Parhar 		nintr -= vi->nnmrxq - vi->nrxq;
988c8da9163SNavdeep Parhar #endif
989298d969cSNavdeep Parhar 	KASSERT(nintr != 0,
990fe2ebb76SJohn Baldwin 	    ("%s: vi %p has no exclusive interrupts, total interrupts = %d",
991fe2ebb76SJohn Baldwin 	    __func__, vi, sc->intr_count));
992298d969cSNavdeep Parhar 	i = idx % nintr;
993733b9277SNavdeep Parhar 
994fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_RXQ) {
995fe2ebb76SJohn Baldwin 	       	if (i < vi->nrxq) {
996fe2ebb76SJohn Baldwin 			iq = &s->rxq[vi->first_rxq + i].iq;
997298d969cSNavdeep Parhar 			goto done;
998298d969cSNavdeep Parhar 		}
999fe2ebb76SJohn Baldwin 		i -= vi->nrxq;
1000298d969cSNavdeep Parhar 	}
1001298d969cSNavdeep Parhar #ifdef TCP_OFFLOAD
1002fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_OFLD_RXQ) {
1003fe2ebb76SJohn Baldwin 	       	if (i < vi->nofldrxq) {
1004fe2ebb76SJohn Baldwin 			iq = &s->ofld_rxq[vi->first_ofld_rxq + i].iq;
1005298d969cSNavdeep Parhar 			goto done;
1006298d969cSNavdeep Parhar 		}
1007fe2ebb76SJohn Baldwin 		i -= vi->nofldrxq;
1008298d969cSNavdeep Parhar 	}
1009298d969cSNavdeep Parhar #endif
1010fe2ebb76SJohn Baldwin 	panic("%s: vi %p, intr_flags 0x%lx, idx %d, total intr %d\n", __func__,
1011fe2ebb76SJohn Baldwin 	    vi, vi->flags & INTR_ALL, idx, nintr);
1012298d969cSNavdeep Parhar done:
1013298d969cSNavdeep Parhar 	MPASS(iq != NULL);
1014298d969cSNavdeep Parhar 	KASSERT(iq->flags & IQ_INTR,
1015fe2ebb76SJohn Baldwin 	    ("%s: iq %p (vi %p, intr_flags 0x%lx, idx %d)", __func__, iq, vi,
1016fe2ebb76SJohn Baldwin 	    vi->flags & INTR_ALL, idx));
1017733b9277SNavdeep Parhar 	return (iq);
1018733b9277SNavdeep Parhar }
1019733b9277SNavdeep Parhar 
102038035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */
10218340ece5SNavdeep Parhar static inline int
102238035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe)
10238340ece5SNavdeep Parhar {
102438035ed6SNavdeep Parhar 	int payload;
10258340ece5SNavdeep Parhar 
10266eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
102738035ed6SNavdeep Parhar 	if (toe) {
102838035ed6SNavdeep Parhar 		payload = sc->tt.rx_coalesce ?
102938035ed6SNavdeep Parhar 		    G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2)) : mtu;
103038035ed6SNavdeep Parhar 	} else {
103138035ed6SNavdeep Parhar #endif
103238035ed6SNavdeep Parhar 		/* large enough even when hw VLAN extraction is disabled */
103390e7434aSNavdeep Parhar 		payload = sc->params.sge.fl_pktshift + ETHER_HDR_LEN +
103490e7434aSNavdeep Parhar 		    ETHER_VLAN_ENCAP_LEN + mtu;
103538035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD
10366eb3180fSNavdeep Parhar 	}
10376eb3180fSNavdeep Parhar #endif
103838035ed6SNavdeep Parhar 
103938035ed6SNavdeep Parhar 	return (payload);
104038035ed6SNavdeep Parhar }
10416eb3180fSNavdeep Parhar 
1042733b9277SNavdeep Parhar int
1043fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
1044733b9277SNavdeep Parhar {
1045733b9277SNavdeep Parhar 	int rc = 0, i, j, intr_idx, iqid;
1046733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
1047733b9277SNavdeep Parhar 	struct sge_txq *txq;
1048733b9277SNavdeep Parhar 	struct sge_wrq *ctrlq;
104909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1050733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1051733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1052298d969cSNavdeep Parhar #endif
1053298d969cSNavdeep Parhar #ifdef DEV_NETMAP
105462291463SNavdeep Parhar 	int saved_idx;
1055298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1056298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1057733b9277SNavdeep Parhar #endif
1058733b9277SNavdeep Parhar 	char name[16];
1059fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
1060733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
1061fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
1062fe2ebb76SJohn Baldwin 	struct sysctl_oid *oid = device_get_sysctl_tree(vi->dev);
1063733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
1064e3207e19SNavdeep Parhar 	int maxp, mtu = ifp->if_mtu;
1065733b9277SNavdeep Parhar 
1066733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1067fe2ebb76SJohn Baldwin 	intr_idx = first_vector(vi);
1068fe2ebb76SJohn Baldwin 
1069fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
107062291463SNavdeep Parhar 	saved_idx = intr_idx;
107162291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP) {
107262291463SNavdeep Parhar 
107362291463SNavdeep Parhar 		/* netmap is supported with direct interrupts only. */
107462291463SNavdeep Parhar 		MPASS(vi->flags & INTR_RXQ);
107562291463SNavdeep Parhar 
1076fe2ebb76SJohn Baldwin 		/*
1077fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
1078fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
1079fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
1080fe2ebb76SJohn Baldwin 		 */
108162291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_rxq",
1082fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "rx queues");
1083fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1084fe2ebb76SJohn Baldwin 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i, oid);
1085fe2ebb76SJohn Baldwin 			if (rc != 0)
1086fe2ebb76SJohn Baldwin 				goto done;
1087fe2ebb76SJohn Baldwin 			intr_idx++;
1088fe2ebb76SJohn Baldwin 		}
1089fe2ebb76SJohn Baldwin 
109062291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_txq",
1091fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "tx queues");
1092fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
109362291463SNavdeep Parhar 			iqid = vi->first_nm_rxq + (i % vi->nnmrxq);
1094fe2ebb76SJohn Baldwin 			rc = alloc_nm_txq(vi, nm_txq, iqid, i, oid);
1095fe2ebb76SJohn Baldwin 			if (rc != 0)
1096fe2ebb76SJohn Baldwin 				goto done;
1097fe2ebb76SJohn Baldwin 		}
1098fe2ebb76SJohn Baldwin 	}
109962291463SNavdeep Parhar 
110062291463SNavdeep Parhar 	/* Normal rx queues and netmap rx queues share the same interrupts. */
110162291463SNavdeep Parhar 	intr_idx = saved_idx;
1102fe2ebb76SJohn Baldwin #endif
1103733b9277SNavdeep Parhar 
1104733b9277SNavdeep Parhar 	/*
1105298d969cSNavdeep Parhar 	 * First pass over all NIC and TOE rx queues:
1106733b9277SNavdeep Parhar 	 * a) initialize iq and fl
1107733b9277SNavdeep Parhar 	 * b) allocate queue iff it will take direct interrupts.
1108733b9277SNavdeep Parhar 	 */
110938035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
1110fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_RXQ) {
1111fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
1112298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
1113298d969cSNavdeep Parhar 	}
1114fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
111554e4ee71SNavdeep Parhar 
1116fe2ebb76SJohn Baldwin 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq);
111754e4ee71SNavdeep Parhar 
111854e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
1119fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1120fe2ebb76SJohn Baldwin 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
112154e4ee71SNavdeep Parhar 
1122fe2ebb76SJohn Baldwin 		if (vi->flags & INTR_RXQ) {
1123733b9277SNavdeep Parhar 			rxq->iq.flags |= IQ_INTR;
1124fe2ebb76SJohn Baldwin 			rc = alloc_rxq(vi, rxq, intr_idx, i, oid);
112554e4ee71SNavdeep Parhar 			if (rc != 0)
112654e4ee71SNavdeep Parhar 				goto done;
1127733b9277SNavdeep Parhar 			intr_idx++;
1128733b9277SNavdeep Parhar 		}
112954e4ee71SNavdeep Parhar 	}
113062291463SNavdeep Parhar #ifdef DEV_NETMAP
113162291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP)
113262291463SNavdeep Parhar 		intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq);
113362291463SNavdeep Parhar #endif
113409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
113538035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
1136fe2ebb76SJohn Baldwin 	if (vi->flags & INTR_OFLD_RXQ) {
1137fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq",
1138298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1139298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1140298d969cSNavdeep Parhar 	}
1141fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1142733b9277SNavdeep Parhar 
114308cd1f11SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx,
1144fe2ebb76SJohn Baldwin 		    vi->qsize_rxq);
1145733b9277SNavdeep Parhar 
1146733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
1147fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1148fe2ebb76SJohn Baldwin 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
1149733b9277SNavdeep Parhar 
1150fe2ebb76SJohn Baldwin 		if (vi->flags & INTR_OFLD_RXQ) {
1151733b9277SNavdeep Parhar 			ofld_rxq->iq.flags |= IQ_INTR;
1152fe2ebb76SJohn Baldwin 			rc = alloc_ofld_rxq(vi, ofld_rxq, intr_idx, i, oid);
1153733b9277SNavdeep Parhar 			if (rc != 0)
1154733b9277SNavdeep Parhar 				goto done;
1155733b9277SNavdeep Parhar 			intr_idx++;
1156733b9277SNavdeep Parhar 		}
1157733b9277SNavdeep Parhar 	}
1158733b9277SNavdeep Parhar #endif
1159733b9277SNavdeep Parhar 
1160733b9277SNavdeep Parhar 	/*
1161298d969cSNavdeep Parhar 	 * Second pass over all NIC and TOE rx queues.  The queues forwarding
1162733b9277SNavdeep Parhar 	 * their interrupts are allocated now.
1163733b9277SNavdeep Parhar 	 */
1164733b9277SNavdeep Parhar 	j = 0;
1165fe2ebb76SJohn Baldwin 	if (!(vi->flags & INTR_RXQ)) {
1166fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
1167298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
1168fe2ebb76SJohn Baldwin 		for_each_rxq(vi, i, rxq) {
1169298d969cSNavdeep Parhar 			MPASS(!(rxq->iq.flags & IQ_INTR));
1170733b9277SNavdeep Parhar 
1171fe2ebb76SJohn Baldwin 			intr_idx = vi_intr_iq(vi, j)->abs_id;
1172733b9277SNavdeep Parhar 
1173fe2ebb76SJohn Baldwin 			rc = alloc_rxq(vi, rxq, intr_idx, i, oid);
1174733b9277SNavdeep Parhar 			if (rc != 0)
1175733b9277SNavdeep Parhar 				goto done;
1176733b9277SNavdeep Parhar 			j++;
1177733b9277SNavdeep Parhar 		}
1178298d969cSNavdeep Parhar 	}
117909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1180fe2ebb76SJohn Baldwin 	if (vi->nofldrxq != 0 && !(vi->flags & INTR_OFLD_RXQ)) {
1181fe2ebb76SJohn Baldwin 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq",
1182298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1183298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1184fe2ebb76SJohn Baldwin 		for_each_ofld_rxq(vi, i, ofld_rxq) {
1185298d969cSNavdeep Parhar 			MPASS(!(ofld_rxq->iq.flags & IQ_INTR));
1186733b9277SNavdeep Parhar 
1187fe2ebb76SJohn Baldwin 			intr_idx = vi_intr_iq(vi, j)->abs_id;
1188733b9277SNavdeep Parhar 
1189fe2ebb76SJohn Baldwin 			rc = alloc_ofld_rxq(vi, ofld_rxq, intr_idx, i, oid);
1190733b9277SNavdeep Parhar 			if (rc != 0)
1191733b9277SNavdeep Parhar 				goto done;
1192733b9277SNavdeep Parhar 			j++;
1193733b9277SNavdeep Parhar 		}
1194298d969cSNavdeep Parhar 	}
1195298d969cSNavdeep Parhar #endif
1196733b9277SNavdeep Parhar 
1197733b9277SNavdeep Parhar 	/*
1198733b9277SNavdeep Parhar 	 * Now the tx queues.  Only one pass needed.
1199733b9277SNavdeep Parhar 	 */
1200fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
1201733b9277SNavdeep Parhar 	    NULL, "tx queues");
1202733b9277SNavdeep Parhar 	j = 0;
1203fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1204fe2ebb76SJohn Baldwin 		iqid = vi_intr_iq(vi, j)->cntxt_id;
120554e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
1206fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
120790e7434aSNavdeep Parhar 		init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan, iqid,
1208733b9277SNavdeep Parhar 		    name);
120954e4ee71SNavdeep Parhar 
1210fe2ebb76SJohn Baldwin 		rc = alloc_txq(vi, txq, i, oid);
121154e4ee71SNavdeep Parhar 		if (rc != 0)
121254e4ee71SNavdeep Parhar 			goto done;
1213733b9277SNavdeep Parhar 		j++;
121454e4ee71SNavdeep Parhar 	}
121509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1216fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_txq",
1217733b9277SNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections");
1218fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1219298d969cSNavdeep Parhar 		struct sysctl_oid *oid2;
1220733b9277SNavdeep Parhar 
1221fe2ebb76SJohn Baldwin 		iqid = vi_intr_iq(vi, j)->cntxt_id;
1222733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
1223fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
122490e7434aSNavdeep Parhar 		init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq, pi->tx_chan,
1225733b9277SNavdeep Parhar 		    iqid, name);
1226733b9277SNavdeep Parhar 
1227733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
1228fe2ebb76SJohn Baldwin 		oid2 = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
1229733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
1230733b9277SNavdeep Parhar 
1231fe2ebb76SJohn Baldwin 		rc = alloc_wrq(sc, vi, ofld_txq, oid2);
1232298d969cSNavdeep Parhar 		if (rc != 0)
1233298d969cSNavdeep Parhar 			goto done;
1234298d969cSNavdeep Parhar 		j++;
1235298d969cSNavdeep Parhar 	}
1236298d969cSNavdeep Parhar #endif
1237733b9277SNavdeep Parhar 
1238733b9277SNavdeep Parhar 	/*
1239733b9277SNavdeep Parhar 	 * Finally, the control queue.
1240733b9277SNavdeep Parhar 	 */
12416af45170SJohn Baldwin 	if (!IS_MAIN_VI(vi) || sc->flags & IS_VF)
1242fe2ebb76SJohn Baldwin 		goto done;
1243fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD,
1244733b9277SNavdeep Parhar 	    NULL, "ctrl queue");
1245733b9277SNavdeep Parhar 	ctrlq = &sc->sge.ctrlq[pi->port_id];
1246fe2ebb76SJohn Baldwin 	iqid = vi_intr_iq(vi, 0)->cntxt_id;
1247fe2ebb76SJohn Baldwin 	snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(vi->dev));
124890e7434aSNavdeep Parhar 	init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, iqid,
124990e7434aSNavdeep Parhar 	    name);
1250fe2ebb76SJohn Baldwin 	rc = alloc_wrq(sc, vi, ctrlq, oid);
1251733b9277SNavdeep Parhar 
125254e4ee71SNavdeep Parhar done:
125354e4ee71SNavdeep Parhar 	if (rc)
1254fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
125554e4ee71SNavdeep Parhar 
125654e4ee71SNavdeep Parhar 	return (rc);
125754e4ee71SNavdeep Parhar }
125854e4ee71SNavdeep Parhar 
125954e4ee71SNavdeep Parhar /*
126054e4ee71SNavdeep Parhar  * Idempotent
126154e4ee71SNavdeep Parhar  */
126254e4ee71SNavdeep Parhar int
1263fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
126454e4ee71SNavdeep Parhar {
126554e4ee71SNavdeep Parhar 	int i;
1266fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
1267733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
126854e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
126954e4ee71SNavdeep Parhar 	struct sge_txq *txq;
127009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1271733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1272733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1273733b9277SNavdeep Parhar #endif
1274298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1275298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1276298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1277298d969cSNavdeep Parhar #endif
127854e4ee71SNavdeep Parhar 
127954e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
1280fe2ebb76SJohn Baldwin 	if (vi->flags & VI_SYSCTL_CTX) {
1281fe2ebb76SJohn Baldwin 		sysctl_ctx_free(&vi->ctx);
1282fe2ebb76SJohn Baldwin 		vi->flags &= ~VI_SYSCTL_CTX;
128354e4ee71SNavdeep Parhar 	}
128454e4ee71SNavdeep Parhar 
1285fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
128662291463SNavdeep Parhar 	if (vi->ifp->if_capabilities & IFCAP_NETMAP) {
1287fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1288fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1289fe2ebb76SJohn Baldwin 		}
1290fe2ebb76SJohn Baldwin 
1291fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1292fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1293fe2ebb76SJohn Baldwin 		}
1294fe2ebb76SJohn Baldwin 	}
1295fe2ebb76SJohn Baldwin #endif
1296fe2ebb76SJohn Baldwin 
1297733b9277SNavdeep Parhar 	/*
1298733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1299733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1300733b9277SNavdeep Parhar 	 */
1301733b9277SNavdeep Parhar 
13026af45170SJohn Baldwin 	if (IS_MAIN_VI(vi) && !(sc->flags & IS_VF))
1303733b9277SNavdeep Parhar 		free_wrq(sc, &sc->sge.ctrlq[pi->port_id]);
1304733b9277SNavdeep Parhar 
1305fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1306fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
130754e4ee71SNavdeep Parhar 	}
130809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1309fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1310733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
1311733b9277SNavdeep Parhar 	}
1312733b9277SNavdeep Parhar #endif
1313733b9277SNavdeep Parhar 
1314733b9277SNavdeep Parhar 	/*
1315733b9277SNavdeep Parhar 	 * Then take down the rx queues that forward their interrupts, as they
1316733b9277SNavdeep Parhar 	 * reference other rx queues.
1317733b9277SNavdeep Parhar 	 */
1318733b9277SNavdeep Parhar 
1319fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1320733b9277SNavdeep Parhar 		if ((rxq->iq.flags & IQ_INTR) == 0)
1321fe2ebb76SJohn Baldwin 			free_rxq(vi, rxq);
132254e4ee71SNavdeep Parhar 	}
132309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1324fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1325733b9277SNavdeep Parhar 		if ((ofld_rxq->iq.flags & IQ_INTR) == 0)
1326fe2ebb76SJohn Baldwin 			free_ofld_rxq(vi, ofld_rxq);
1327733b9277SNavdeep Parhar 	}
1328733b9277SNavdeep Parhar #endif
1329733b9277SNavdeep Parhar 
1330733b9277SNavdeep Parhar 	/*
1331733b9277SNavdeep Parhar 	 * Then take down the rx queues that take direct interrupts.
1332733b9277SNavdeep Parhar 	 */
1333733b9277SNavdeep Parhar 
1334fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1335733b9277SNavdeep Parhar 		if (rxq->iq.flags & IQ_INTR)
1336fe2ebb76SJohn Baldwin 			free_rxq(vi, rxq);
1337733b9277SNavdeep Parhar 	}
133809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1339fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1340733b9277SNavdeep Parhar 		if (ofld_rxq->iq.flags & IQ_INTR)
1341fe2ebb76SJohn Baldwin 			free_ofld_rxq(vi, ofld_rxq);
1342733b9277SNavdeep Parhar 	}
1343733b9277SNavdeep Parhar #endif
1344733b9277SNavdeep Parhar 
134554e4ee71SNavdeep Parhar 	return (0);
134654e4ee71SNavdeep Parhar }
134754e4ee71SNavdeep Parhar 
1348733b9277SNavdeep Parhar /*
1349733b9277SNavdeep Parhar  * Deals with errors and the firmware event queue.  All data rx queues forward
1350733b9277SNavdeep Parhar  * their interrupt to the firmware event queue.
1351733b9277SNavdeep Parhar  */
135254e4ee71SNavdeep Parhar void
135354e4ee71SNavdeep Parhar t4_intr_all(void *arg)
135454e4ee71SNavdeep Parhar {
135554e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1356733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
135754e4ee71SNavdeep Parhar 
135854e4ee71SNavdeep Parhar 	t4_intr_err(arg);
1359733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) {
1360733b9277SNavdeep Parhar 		service_iq(fwq, 0);
1361733b9277SNavdeep Parhar 		atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE);
136254e4ee71SNavdeep Parhar 	}
136354e4ee71SNavdeep Parhar }
136454e4ee71SNavdeep Parhar 
136554e4ee71SNavdeep Parhar /* Deals with error interrupts */
136654e4ee71SNavdeep Parhar void
136754e4ee71SNavdeep Parhar t4_intr_err(void *arg)
136854e4ee71SNavdeep Parhar {
136954e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
137054e4ee71SNavdeep Parhar 
137154e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
137254e4ee71SNavdeep Parhar 	t4_slow_intr_handler(sc);
137354e4ee71SNavdeep Parhar }
137454e4ee71SNavdeep Parhar 
137554e4ee71SNavdeep Parhar void
137654e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
137754e4ee71SNavdeep Parhar {
137854e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
13792be67d29SNavdeep Parhar 
1380733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1381733b9277SNavdeep Parhar 		service_iq(iq, 0);
1382733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
13832be67d29SNavdeep Parhar 	}
13842be67d29SNavdeep Parhar }
13852be67d29SNavdeep Parhar 
1386733b9277SNavdeep Parhar void
1387733b9277SNavdeep Parhar t4_intr(void *arg)
13882be67d29SNavdeep Parhar {
13892be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1390733b9277SNavdeep Parhar 
1391733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1392733b9277SNavdeep Parhar 		service_iq(iq, 0);
1393733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1394733b9277SNavdeep Parhar 	}
1395733b9277SNavdeep Parhar }
1396733b9277SNavdeep Parhar 
139762291463SNavdeep Parhar void
139862291463SNavdeep Parhar t4_vi_intr(void *arg)
139962291463SNavdeep Parhar {
140062291463SNavdeep Parhar 	struct irq *irq = arg;
140162291463SNavdeep Parhar 
140262291463SNavdeep Parhar #ifdef DEV_NETMAP
140362291463SNavdeep Parhar 	if (atomic_cmpset_int(&irq->nm_state, NM_ON, NM_BUSY)) {
140462291463SNavdeep Parhar 		t4_nm_intr(irq->nm_rxq);
140562291463SNavdeep Parhar 		atomic_cmpset_int(&irq->nm_state, NM_BUSY, NM_ON);
140662291463SNavdeep Parhar 	}
140762291463SNavdeep Parhar #endif
140862291463SNavdeep Parhar 	if (irq->rxq != NULL)
140962291463SNavdeep Parhar 		t4_intr(irq->rxq);
141062291463SNavdeep Parhar }
141162291463SNavdeep Parhar 
141246f48ee5SNavdeep Parhar static inline int
141346f48ee5SNavdeep Parhar sort_before_lro(struct lro_ctrl *lro)
141446f48ee5SNavdeep Parhar {
141546f48ee5SNavdeep Parhar 
141646f48ee5SNavdeep Parhar 	return (lro->lro_mbuf_max != 0);
141746f48ee5SNavdeep Parhar }
141846f48ee5SNavdeep Parhar 
1419733b9277SNavdeep Parhar /*
1420733b9277SNavdeep Parhar  * Deals with anything and everything on the given ingress queue.
1421733b9277SNavdeep Parhar  */
1422733b9277SNavdeep Parhar static int
1423733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1424733b9277SNavdeep Parhar {
1425733b9277SNavdeep Parhar 	struct sge_iq *q;
142609fe6320SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);	/* Use iff iq is part of rxq */
14274d6db4e0SNavdeep Parhar 	struct sge_fl *fl;			/* Use iff IQ_HAS_FL */
142854e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1429b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
14304d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
14314d6db4e0SNavdeep Parhar 	int rsp_type, refill;
1432733b9277SNavdeep Parhar 	uint32_t lq;
14334d6db4e0SNavdeep Parhar 	uint16_t fl_hw_cidx;
1434733b9277SNavdeep Parhar 	struct mbuf *m0;
1435733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1436480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1437480e603cSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
143846f48ee5SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1439480e603cSNavdeep Parhar #endif
1440733b9277SNavdeep Parhar 
1441733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
1442733b9277SNavdeep Parhar 
14434d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
14444d6db4e0SNavdeep Parhar 
14454d6db4e0SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
14464d6db4e0SNavdeep Parhar 		fl = &rxq->fl;
14474d6db4e0SNavdeep Parhar 		fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
14484d6db4e0SNavdeep Parhar 	} else {
14494d6db4e0SNavdeep Parhar 		fl = NULL;
14504d6db4e0SNavdeep Parhar 		fl_hw_cidx = 0;			/* to silence gcc warning */
14514d6db4e0SNavdeep Parhar 	}
14524d6db4e0SNavdeep Parhar 
145346f48ee5SNavdeep Parhar #if defined(INET) || defined(INET6)
145446f48ee5SNavdeep Parhar 	if (iq->flags & IQ_ADJ_CREDIT) {
145546f48ee5SNavdeep Parhar 		MPASS(sort_before_lro(lro));
145646f48ee5SNavdeep Parhar 		iq->flags &= ~IQ_ADJ_CREDIT;
145746f48ee5SNavdeep Parhar 		if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) {
145846f48ee5SNavdeep Parhar 			tcp_lro_flush_all(lro);
145946f48ee5SNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) |
146046f48ee5SNavdeep Parhar 			    V_INGRESSQID((u32)iq->cntxt_id) |
146146f48ee5SNavdeep Parhar 			    V_SEINTARM(iq->intr_params));
146246f48ee5SNavdeep Parhar 			return (0);
146346f48ee5SNavdeep Parhar 		}
146446f48ee5SNavdeep Parhar 		ndescs = 1;
146546f48ee5SNavdeep Parhar 	}
146646f48ee5SNavdeep Parhar #else
146746f48ee5SNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
146846f48ee5SNavdeep Parhar #endif
146946f48ee5SNavdeep Parhar 
1470733b9277SNavdeep Parhar 	/*
1471733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1472733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1473733b9277SNavdeep Parhar 	 */
1474733b9277SNavdeep Parhar 	for (;;) {
1475b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
147654e4ee71SNavdeep Parhar 
147754e4ee71SNavdeep Parhar 			rmb();
147854e4ee71SNavdeep Parhar 
14794d6db4e0SNavdeep Parhar 			refill = 0;
1480733b9277SNavdeep Parhar 			m0 = NULL;
1481b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1482b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
148354e4ee71SNavdeep Parhar 
1484733b9277SNavdeep Parhar 			switch (rsp_type) {
1485733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
148654e4ee71SNavdeep Parhar 
1487733b9277SNavdeep Parhar 				KASSERT(iq->flags & IQ_HAS_FL,
1488733b9277SNavdeep Parhar 				    ("%s: data for an iq (%p) with no freelist",
1489733b9277SNavdeep Parhar 				    __func__, iq));
1490733b9277SNavdeep Parhar 
14914d6db4e0SNavdeep Parhar 				m0 = get_fl_payload(sc, fl, lq);
14921458bff9SNavdeep Parhar 				if (__predict_false(m0 == NULL))
14931458bff9SNavdeep Parhar 					goto process_iql;
14944d6db4e0SNavdeep Parhar 				refill = IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 2;
1495733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
1496733b9277SNavdeep Parhar 				/*
1497733b9277SNavdeep Parhar 				 * 60 bit timestamp for the payload is
1498733b9277SNavdeep Parhar 				 * *(uint64_t *)m0->m_pktdat.  Note that it is
1499733b9277SNavdeep Parhar 				 * in the leading free-space in the mbuf.  The
1500733b9277SNavdeep Parhar 				 * kernel can clobber it during a pullup,
1501733b9277SNavdeep Parhar 				 * m_copymdata, etc.  You need to make sure that
1502733b9277SNavdeep Parhar 				 * the mbuf reaches you unmolested if you care
1503733b9277SNavdeep Parhar 				 * about the timestamp.
1504733b9277SNavdeep Parhar 				 */
1505733b9277SNavdeep Parhar 				*(uint64_t *)m0->m_pktdat =
1506733b9277SNavdeep Parhar 				    be64toh(ctrl->u.last_flit) &
1507733b9277SNavdeep Parhar 				    0xfffffffffffffff;
1508733b9277SNavdeep Parhar #endif
1509733b9277SNavdeep Parhar 
1510733b9277SNavdeep Parhar 				/* fall through */
1511733b9277SNavdeep Parhar 
1512733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1513b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1514733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1515b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
1516671bf2b8SNavdeep Parhar 				t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0);
1517733b9277SNavdeep Parhar 				break;
1518733b9277SNavdeep Parhar 
1519733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
1520733b9277SNavdeep Parhar 
1521733b9277SNavdeep Parhar 				/*
1522733b9277SNavdeep Parhar 				 * Interrupts should be forwarded only to queues
1523733b9277SNavdeep Parhar 				 * that are not forwarding their interrupts.
1524733b9277SNavdeep Parhar 				 * This means service_iq can recurse but only 1
1525733b9277SNavdeep Parhar 				 * level deep.
1526733b9277SNavdeep Parhar 				 */
1527733b9277SNavdeep Parhar 				KASSERT(budget == 0,
1528733b9277SNavdeep Parhar 				    ("%s: budget %u, rsp_type %u", __func__,
1529733b9277SNavdeep Parhar 				    budget, rsp_type));
1530733b9277SNavdeep Parhar 
153198005176SNavdeep Parhar 				/*
153298005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
153398005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
153498005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
153598005176SNavdeep Parhar 				 * iWARP async notification.
153698005176SNavdeep Parhar 				 */
153798005176SNavdeep Parhar 				if (lq >= 1024) {
1538671bf2b8SNavdeep Parhar                                         t4_an_handler(iq, &d->rsp);
153998005176SNavdeep Parhar                                         break;
154098005176SNavdeep Parhar                                 }
154198005176SNavdeep Parhar 
1542ec55567cSJohn Baldwin 				q = sc->sge.iqmap[lq - sc->sge.iq_start -
1543ec55567cSJohn Baldwin 				    sc->sge.iq_base];
1544733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1545733b9277SNavdeep Parhar 				    IQS_BUSY)) {
15464d6db4e0SNavdeep Parhar 					if (service_iq(q, q->qsize / 16) == 0) {
1547733b9277SNavdeep Parhar 						atomic_cmpset_int(&q->state,
1548733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1549733b9277SNavdeep Parhar 					} else {
1550733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1551733b9277SNavdeep Parhar 						    link);
1552733b9277SNavdeep Parhar 					}
1553733b9277SNavdeep Parhar 				}
1554733b9277SNavdeep Parhar 				break;
1555733b9277SNavdeep Parhar 
1556733b9277SNavdeep Parhar 			default:
155798005176SNavdeep Parhar 				KASSERT(0,
155898005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
155998005176SNavdeep Parhar 				    __func__, rsp_type, iq));
156098005176SNavdeep Parhar 				log(LOG_ERR,
156198005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
156298005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
156309fe6320SNavdeep Parhar 				break;
156454e4ee71SNavdeep Parhar 			}
156556599263SNavdeep Parhar 
1566b2daa9a9SNavdeep Parhar 			d++;
1567b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1568b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1569b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1570b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1571b2daa9a9SNavdeep Parhar 			}
1572b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1573315048f2SJohn Baldwin 				t4_write_reg(sc, sc->sge_gts_reg,
1574733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1575733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1576733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1577733b9277SNavdeep Parhar 				ndescs = 0;
1578733b9277SNavdeep Parhar 
1579480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1580480e603cSNavdeep Parhar 				if (iq->flags & IQ_LRO_ENABLED &&
158146f48ee5SNavdeep Parhar 				    !sort_before_lro(lro) &&
1582480e603cSNavdeep Parhar 				    sc->lro_timeout != 0) {
158346f48ee5SNavdeep Parhar 					tcp_lro_flush_inactive(lro,
1584480e603cSNavdeep Parhar 					    &lro_timeout);
1585480e603cSNavdeep Parhar 				}
1586480e603cSNavdeep Parhar #endif
1587480e603cSNavdeep Parhar 
1588861e42b2SNavdeep Parhar 				if (budget) {
15894d6db4e0SNavdeep Parhar 					if (iq->flags & IQ_HAS_FL) {
1590861e42b2SNavdeep Parhar 						FL_LOCK(fl);
1591861e42b2SNavdeep Parhar 						refill_fl(sc, fl, 32);
1592861e42b2SNavdeep Parhar 						FL_UNLOCK(fl);
1593861e42b2SNavdeep Parhar 					}
1594733b9277SNavdeep Parhar 					return (EINPROGRESS);
159554e4ee71SNavdeep Parhar 				}
1596733b9277SNavdeep Parhar 			}
15974d6db4e0SNavdeep Parhar 			if (refill) {
15984d6db4e0SNavdeep Parhar 				FL_LOCK(fl);
15994d6db4e0SNavdeep Parhar 				refill_fl(sc, fl, 32);
16004d6db4e0SNavdeep Parhar 				FL_UNLOCK(fl);
16014d6db4e0SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
16024d6db4e0SNavdeep Parhar 			}
1603861e42b2SNavdeep Parhar 		}
1604733b9277SNavdeep Parhar 
16051458bff9SNavdeep Parhar process_iql:
1606733b9277SNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
1607733b9277SNavdeep Parhar 			break;
1608733b9277SNavdeep Parhar 
1609733b9277SNavdeep Parhar 		/*
1610733b9277SNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
1611733b9277SNavdeep Parhar 		 * it's still not done.
1612733b9277SNavdeep Parhar 		 */
1613733b9277SNavdeep Parhar 		q = STAILQ_FIRST(&iql);
1614733b9277SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
1615733b9277SNavdeep Parhar 		if (service_iq(q, q->qsize / 8) == 0)
1616733b9277SNavdeep Parhar 			atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
1617733b9277SNavdeep Parhar 		else
1618733b9277SNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
1619733b9277SNavdeep Parhar 	}
1620733b9277SNavdeep Parhar 
1621a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1622733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
162346f48ee5SNavdeep Parhar 		if (ndescs > 0 && lro->lro_mbuf_count > 8) {
162446f48ee5SNavdeep Parhar 			MPASS(sort_before_lro(lro));
162546f48ee5SNavdeep Parhar 			/* hold back one credit and don't flush LRO state */
162646f48ee5SNavdeep Parhar 			iq->flags |= IQ_ADJ_CREDIT;
162746f48ee5SNavdeep Parhar 			ndescs--;
162846f48ee5SNavdeep Parhar 		} else {
16296dd38b87SSepherosa Ziehau 			tcp_lro_flush_all(lro);
1630733b9277SNavdeep Parhar 		}
163146f48ee5SNavdeep Parhar 	}
1632733b9277SNavdeep Parhar #endif
1633733b9277SNavdeep Parhar 
1634315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
1635733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1636733b9277SNavdeep Parhar 
1637733b9277SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
1638733b9277SNavdeep Parhar 		int starved;
1639733b9277SNavdeep Parhar 
1640733b9277SNavdeep Parhar 		FL_LOCK(fl);
164138035ed6SNavdeep Parhar 		starved = refill_fl(sc, fl, 64);
1642733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
1643733b9277SNavdeep Parhar 		if (__predict_false(starved != 0))
1644733b9277SNavdeep Parhar 			add_fl_to_sfl(sc, fl);
1645733b9277SNavdeep Parhar 	}
1646733b9277SNavdeep Parhar 
1647733b9277SNavdeep Parhar 	return (0);
1648733b9277SNavdeep Parhar }
1649733b9277SNavdeep Parhar 
165038035ed6SNavdeep Parhar static inline int
165138035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll)
16521458bff9SNavdeep Parhar {
165338035ed6SNavdeep Parhar 	int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0;
16541458bff9SNavdeep Parhar 
165538035ed6SNavdeep Parhar 	if (rc)
165638035ed6SNavdeep Parhar 		MPASS(cll->region3 >= CL_METADATA_SIZE);
165738035ed6SNavdeep Parhar 
165838035ed6SNavdeep Parhar 	return (rc);
16591458bff9SNavdeep Parhar }
16601458bff9SNavdeep Parhar 
166138035ed6SNavdeep Parhar static inline struct cluster_metadata *
166238035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll,
166338035ed6SNavdeep Parhar     caddr_t cl)
16641458bff9SNavdeep Parhar {
16651458bff9SNavdeep Parhar 
166638035ed6SNavdeep Parhar 	if (cl_has_metadata(fl, cll)) {
166738035ed6SNavdeep Parhar 		struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
16681458bff9SNavdeep Parhar 
166938035ed6SNavdeep Parhar 		return ((struct cluster_metadata *)(cl + swz->size) - 1);
16701458bff9SNavdeep Parhar 	}
167138035ed6SNavdeep Parhar 	return (NULL);
16721458bff9SNavdeep Parhar }
16731458bff9SNavdeep Parhar 
167415c28f87SGleb Smirnoff static void
1675e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m)
16761458bff9SNavdeep Parhar {
1677e8fd18f3SGleb Smirnoff 	uma_zone_t zone = m->m_ext.ext_arg1;
1678e8fd18f3SGleb Smirnoff 	void *cl = m->m_ext.ext_arg2;
16791458bff9SNavdeep Parhar 
16801458bff9SNavdeep Parhar 	uma_zfree(zone, cl);
168182eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
16821458bff9SNavdeep Parhar }
16831458bff9SNavdeep Parhar 
168438035ed6SNavdeep Parhar /*
168538035ed6SNavdeep Parhar  * The mbuf returned by this function could be allocated from zone_mbuf or
168638035ed6SNavdeep Parhar  * constructed in spare room in the cluster.
168738035ed6SNavdeep Parhar  *
168838035ed6SNavdeep Parhar  * The mbuf carries the payload in one of these ways
168938035ed6SNavdeep Parhar  * a) frame inside the mbuf (mbuf from zone_mbuf)
169038035ed6SNavdeep Parhar  * b) m_cljset (for clusters without metadata) zone_mbuf
169138035ed6SNavdeep Parhar  * c) m_extaddref (cluster with metadata) inline mbuf
169238035ed6SNavdeep Parhar  * d) m_extaddref (cluster with metadata) zone_mbuf
169338035ed6SNavdeep Parhar  */
16941458bff9SNavdeep Parhar static struct mbuf *
1695b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1696b741402cSNavdeep Parhar     int remaining)
169738035ed6SNavdeep Parhar {
169838035ed6SNavdeep Parhar 	struct mbuf *m;
169938035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
170038035ed6SNavdeep Parhar 	struct cluster_layout *cll = &sd->cll;
170138035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
170238035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx];
170338035ed6SNavdeep Parhar 	struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl);
1704b741402cSNavdeep Parhar 	int len, blen;
170538035ed6SNavdeep Parhar 	caddr_t payload;
170638035ed6SNavdeep Parhar 
1707b741402cSNavdeep Parhar 	blen = hwb->size - fl->rx_offset;	/* max possible in this buf */
1708b741402cSNavdeep Parhar 	len = min(remaining, blen);
170938035ed6SNavdeep Parhar 	payload = sd->cl + cll->region1 + fl->rx_offset;
1710e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1711b741402cSNavdeep Parhar 		const u_int l = fr_offset + len;
1712b741402cSNavdeep Parhar 		const u_int pad = roundup2(l, fl->buf_boundary) - l;
1713b741402cSNavdeep Parhar 
1714b741402cSNavdeep Parhar 		if (fl->rx_offset + len + pad < hwb->size)
1715b741402cSNavdeep Parhar 			blen = len + pad;
1716b741402cSNavdeep Parhar 		MPASS(fl->rx_offset + blen <= hwb->size);
1717e3207e19SNavdeep Parhar 	} else {
1718e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
1719e3207e19SNavdeep Parhar 	}
172038035ed6SNavdeep Parhar 
1721b741402cSNavdeep Parhar 
172238035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
172338035ed6SNavdeep Parhar 
172438035ed6SNavdeep Parhar 		/*
172538035ed6SNavdeep Parhar 		 * Copy payload into a freshly allocated mbuf.
172638035ed6SNavdeep Parhar 		 */
172738035ed6SNavdeep Parhar 
1728b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
172938035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
173038035ed6SNavdeep Parhar 		if (m == NULL)
173138035ed6SNavdeep Parhar 			return (NULL);
173238035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
173338035ed6SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
173438035ed6SNavdeep Parhar 		/* Leave room for a timestamp */
173538035ed6SNavdeep Parhar 		m->m_data += 8;
173638035ed6SNavdeep Parhar #endif
173738035ed6SNavdeep Parhar 		/* copy data to mbuf */
173838035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
173938035ed6SNavdeep Parhar 
1740c3fb7725SNavdeep Parhar 	} else if (sd->nmbuf * MSIZE < cll->region1) {
174138035ed6SNavdeep Parhar 
174238035ed6SNavdeep Parhar 		/*
174338035ed6SNavdeep Parhar 		 * There's spare room in the cluster for an mbuf.  Create one
1744ccc69b2fSNavdeep Parhar 		 * and associate it with the payload that's in the cluster.
174538035ed6SNavdeep Parhar 		 */
174638035ed6SNavdeep Parhar 
174738035ed6SNavdeep Parhar 		MPASS(clm != NULL);
1748c3fb7725SNavdeep Parhar 		m = (struct mbuf *)(sd->cl + sd->nmbuf * MSIZE);
174938035ed6SNavdeep Parhar 		/* No bzero required */
1750b4b12e52SGleb Smirnoff 		if (m_init(m, M_NOWAIT, MT_DATA,
1751b741402cSNavdeep Parhar 		    fr_offset == 0 ? M_PKTHDR | M_NOFREE : M_NOFREE))
175238035ed6SNavdeep Parhar 			return (NULL);
175338035ed6SNavdeep Parhar 		fl->mbuf_inlined++;
1754b741402cSNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free,
175538035ed6SNavdeep Parhar 		    swz->zone, sd->cl);
175682eff304SNavdeep Parhar 		if (sd->nmbuf++ == 0)
175782eff304SNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
175838035ed6SNavdeep Parhar 
175938035ed6SNavdeep Parhar 	} else {
176038035ed6SNavdeep Parhar 
176138035ed6SNavdeep Parhar 		/*
176238035ed6SNavdeep Parhar 		 * Grab an mbuf from zone_mbuf and associate it with the
176338035ed6SNavdeep Parhar 		 * payload in the cluster.
176438035ed6SNavdeep Parhar 		 */
176538035ed6SNavdeep Parhar 
1766b741402cSNavdeep Parhar 		m = fr_offset == 0 ?
176738035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
176838035ed6SNavdeep Parhar 		if (m == NULL)
176938035ed6SNavdeep Parhar 			return (NULL);
177038035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
1771ccc69b2fSNavdeep Parhar 		if (clm != NULL) {
1772b741402cSNavdeep Parhar 			m_extaddref(m, payload, blen, &clm->refcount,
177338035ed6SNavdeep Parhar 			    rxb_free, swz->zone, sd->cl);
177482eff304SNavdeep Parhar 			if (sd->nmbuf++ == 0)
177582eff304SNavdeep Parhar 				counter_u64_add(extfree_refs, 1);
1776ccc69b2fSNavdeep Parhar 		} else {
177738035ed6SNavdeep Parhar 			m_cljset(m, sd->cl, swz->type);
177838035ed6SNavdeep Parhar 			sd->cl = NULL;	/* consumed, not a recycle candidate */
177938035ed6SNavdeep Parhar 		}
178038035ed6SNavdeep Parhar 	}
1781b741402cSNavdeep Parhar 	if (fr_offset == 0)
1782b741402cSNavdeep Parhar 		m->m_pkthdr.len = remaining;
178338035ed6SNavdeep Parhar 	m->m_len = len;
178438035ed6SNavdeep Parhar 
178538035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
1786b741402cSNavdeep Parhar 		fl->rx_offset += blen;
178738035ed6SNavdeep Parhar 		MPASS(fl->rx_offset <= hwb->size);
178838035ed6SNavdeep Parhar 		if (fl->rx_offset < hwb->size)
178938035ed6SNavdeep Parhar 			return (m);	/* without advancing the cidx */
179038035ed6SNavdeep Parhar 	}
179138035ed6SNavdeep Parhar 
17924d6db4e0SNavdeep Parhar 	if (__predict_false(++fl->cidx % 8 == 0)) {
17934d6db4e0SNavdeep Parhar 		uint16_t cidx = fl->cidx / 8;
17944d6db4e0SNavdeep Parhar 
17954d6db4e0SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
17964d6db4e0SNavdeep Parhar 			fl->cidx = cidx = 0;
17974d6db4e0SNavdeep Parhar 		fl->hw_cidx = cidx;
17984d6db4e0SNavdeep Parhar 	}
179938035ed6SNavdeep Parhar 	fl->rx_offset = 0;
180038035ed6SNavdeep Parhar 
180138035ed6SNavdeep Parhar 	return (m);
180238035ed6SNavdeep Parhar }
180338035ed6SNavdeep Parhar 
180438035ed6SNavdeep Parhar static struct mbuf *
18054d6db4e0SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf)
18061458bff9SNavdeep Parhar {
180738035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1808b741402cSNavdeep Parhar 	u_int remaining;
1809b741402cSNavdeep Parhar 	const u_int total = G_RSPD_LEN(len_newbuf);
18101458bff9SNavdeep Parhar 
18114d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1812368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
1813b741402cSNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == total);
1814b741402cSNavdeep Parhar 		MPASS(fl->remaining < total);
18151458bff9SNavdeep Parhar 
181638035ed6SNavdeep Parhar 		m0 = fl->m0;
181738035ed6SNavdeep Parhar 		pnext = fl->pnext;
1818b741402cSNavdeep Parhar 		remaining = fl->remaining;
18194d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
182038035ed6SNavdeep Parhar 		goto get_segment;
18211458bff9SNavdeep Parhar 	}
18221458bff9SNavdeep Parhar 
182338035ed6SNavdeep Parhar 	if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) {
18241458bff9SNavdeep Parhar 		fl->rx_offset = 0;
18254d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->cidx % 8 == 0)) {
18264d6db4e0SNavdeep Parhar 			uint16_t cidx = fl->cidx / 8;
18274d6db4e0SNavdeep Parhar 
18284d6db4e0SNavdeep Parhar 			if (__predict_false(cidx == fl->sidx))
18294d6db4e0SNavdeep Parhar 				fl->cidx = cidx = 0;
18304d6db4e0SNavdeep Parhar 			fl->hw_cidx = cidx;
18314d6db4e0SNavdeep Parhar 		}
18321458bff9SNavdeep Parhar 	}
18331458bff9SNavdeep Parhar 
18341458bff9SNavdeep Parhar 	/*
183538035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
183638035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
18371458bff9SNavdeep Parhar 	 */
18381458bff9SNavdeep Parhar 
1839b741402cSNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, total);
1840368541baSNavdeep Parhar 	if (m0 == NULL)
18414d6db4e0SNavdeep Parhar 		return (NULL);
1842b741402cSNavdeep Parhar 	remaining = total - m0->m_len;
184338035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1844b741402cSNavdeep Parhar 	while (remaining > 0) {
184538035ed6SNavdeep Parhar get_segment:
184638035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
1847b741402cSNavdeep Parhar 		m = get_scatter_segment(sc, fl, total - remaining, remaining);
18484d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
184938035ed6SNavdeep Parhar 			fl->m0 = m0;
185038035ed6SNavdeep Parhar 			fl->pnext = pnext;
1851b741402cSNavdeep Parhar 			fl->remaining = remaining;
18524d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
18534d6db4e0SNavdeep Parhar 			return (NULL);
18541458bff9SNavdeep Parhar 		}
185538035ed6SNavdeep Parhar 		*pnext = m;
185638035ed6SNavdeep Parhar 		pnext = &m->m_next;
1857b741402cSNavdeep Parhar 		remaining -= m->m_len;
1858733b9277SNavdeep Parhar 	}
185938035ed6SNavdeep Parhar 	*pnext = NULL;
18604d6db4e0SNavdeep Parhar 
1861dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1862733b9277SNavdeep Parhar 	return (m0);
1863733b9277SNavdeep Parhar }
1864733b9277SNavdeep Parhar 
1865733b9277SNavdeep Parhar static int
1866733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
1867733b9277SNavdeep Parhar {
18683c51d154SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
1869733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
187090e7434aSNavdeep Parhar 	struct adapter *sc = iq->adapter;
1871733b9277SNavdeep Parhar 	const struct cpl_rx_pkt *cpl = (const void *)(rss + 1);
1872a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1873733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1874733b9277SNavdeep Parhar #endif
187570ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
187670ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
187770ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
187870ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
187970ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
188070ca6229SNavdeep Parhar 	};
1881733b9277SNavdeep Parhar 
1882733b9277SNavdeep Parhar 	KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__,
1883733b9277SNavdeep Parhar 	    rss->opcode));
1884733b9277SNavdeep Parhar 
188590e7434aSNavdeep Parhar 	m0->m_pkthdr.len -= sc->params.sge.fl_pktshift;
188690e7434aSNavdeep Parhar 	m0->m_len -= sc->params.sge.fl_pktshift;
188790e7434aSNavdeep Parhar 	m0->m_data += sc->params.sge.fl_pktshift;
188854e4ee71SNavdeep Parhar 
188954e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
189070ca6229SNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[rss->hash_type][rss->ipv6]);
1891273ef991SNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(rss->hash_val);
189254e4ee71SNavdeep Parhar 
18931de8c69dSNavdeep Parhar 	if (cpl->csum_calc && !(cpl->err_vec & sc->params.tp.err_vec_mask)) {
18949600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
18959600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
1896932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
189754e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
18989600bf00SNavdeep Parhar 			rxq->rxcsum++;
18999600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
19009600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
1901932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
19029600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
19039600bf00SNavdeep Parhar 			rxq->rxcsum++;
19049600bf00SNavdeep Parhar 		}
19059600bf00SNavdeep Parhar 
19069600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
190754e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
190854e4ee71SNavdeep Parhar 		else
190954e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
191054e4ee71SNavdeep Parhar 	}
191154e4ee71SNavdeep Parhar 
191254e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
191354e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
191454e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
191554e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
191654e4ee71SNavdeep Parhar 	}
191754e4ee71SNavdeep Parhar 
1918a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
191946f48ee5SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
192046f48ee5SNavdeep Parhar 		if (sort_before_lro(lro)) {
192146f48ee5SNavdeep Parhar 			tcp_lro_queue_mbuf(lro, m0);
192246f48ee5SNavdeep Parhar 			return (0); /* queued for sort, then LRO */
192346f48ee5SNavdeep Parhar 		}
192446f48ee5SNavdeep Parhar 		if (tcp_lro_rx(lro, m0, 0) == 0)
192546f48ee5SNavdeep Parhar 			return (0); /* queued for LRO */
192646f48ee5SNavdeep Parhar 	}
192754e4ee71SNavdeep Parhar #endif
19287d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
192954e4ee71SNavdeep Parhar 
1930733b9277SNavdeep Parhar 	return (0);
193154e4ee71SNavdeep Parhar }
193254e4ee71SNavdeep Parhar 
1933733b9277SNavdeep Parhar /*
19347951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
19357951040fSNavdeep Parhar  */
19367951040fSNavdeep Parhar static void
19377951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
19387951040fSNavdeep Parhar {
19397951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
19407951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
19417951040fSNavdeep Parhar 
19427951040fSNavdeep Parhar 	EQ_LOCK(eq);
19437951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
19447951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
19457951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
19467951040fSNavdeep Parhar }
19477951040fSNavdeep Parhar 
19487951040fSNavdeep Parhar static void
19497951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
19507951040fSNavdeep Parhar {
19517951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
19527951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
19537951040fSNavdeep Parhar 	u_int n;
19547951040fSNavdeep Parhar 	struct wrqe *wr;
19557951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
19567951040fSNavdeep Parhar 
19577951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
19587951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
19597951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
19607951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
1961cda2ab0eSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
1962cda2ab0eSNavdeep Parhar 	dbdiff = 0;
19637951040fSNavdeep Parhar 
19647951040fSNavdeep Parhar 	do {
19657951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
19667951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
19677951040fSNavdeep Parhar 			available = eq->sidx - 1;
19687951040fSNavdeep Parhar 		else
19697951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
19707951040fSNavdeep Parhar 
19717951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
19727951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
19737951040fSNavdeep Parhar 		if (available < n)
1974cda2ab0eSNavdeep Parhar 			break;
19757951040fSNavdeep Parhar 
19767951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
19777951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
19787951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
19797951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
19807951040fSNavdeep Parhar 			eq->pidx += n;
19817951040fSNavdeep Parhar 		} else {
19827951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
19837951040fSNavdeep Parhar 
19847951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
19857951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
19867951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
19877951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
19887951040fSNavdeep Parhar 			}
19897951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
19907951040fSNavdeep Parhar 		}
19910459a175SNavdeep Parhar 		wrq->tx_wrs_copied++;
19927951040fSNavdeep Parhar 
19937951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
19947951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
19957951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
19967951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
19977951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
19987951040fSNavdeep Parhar 		} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
19997951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
20007951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
20017951040fSNavdeep Parhar 		}
20027951040fSNavdeep Parhar 
20037951040fSNavdeep Parhar 		dbdiff += n;
20047951040fSNavdeep Parhar 		if (dbdiff >= 16) {
20057951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
20067951040fSNavdeep Parhar 			dbdiff = 0;
20077951040fSNavdeep Parhar 		}
20087951040fSNavdeep Parhar 
20097951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
20107951040fSNavdeep Parhar 		free_wrqe(wr);
20117951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
20127951040fSNavdeep Parhar 		wrq->nwr_pending--;
20137951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
20147951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
20157951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
20167951040fSNavdeep Parhar 
20177951040fSNavdeep Parhar 	if (dbdiff)
20187951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
20197951040fSNavdeep Parhar }
20207951040fSNavdeep Parhar 
20217951040fSNavdeep Parhar /*
2022733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
2023733b9277SNavdeep Parhar  */
202409fe6320SNavdeep Parhar void
202509fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
2026733b9277SNavdeep Parhar {
2027733b9277SNavdeep Parhar #ifdef INVARIANTS
20287951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
2029733b9277SNavdeep Parhar #endif
2030733b9277SNavdeep Parhar 
20317951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
20327951040fSNavdeep Parhar 	MPASS(wr != NULL);
20337951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
20347951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
2035733b9277SNavdeep Parhar 
20367951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
20377951040fSNavdeep Parhar 	wrq->nwr_pending++;
20387951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
2039733b9277SNavdeep Parhar 
20407951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
20417951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
2042733b9277SNavdeep Parhar 
20437951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
2044733b9277SNavdeep Parhar 
20457951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
20467951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
204754e4ee71SNavdeep Parhar }
204854e4ee71SNavdeep Parhar 
204954e4ee71SNavdeep Parhar void
205054e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
205154e4ee71SNavdeep Parhar {
2052fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2053fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
205454e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
20556eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
20566eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
20576eb3180fSNavdeep Parhar #endif
205854e4ee71SNavdeep Parhar 	struct sge_fl *fl;
205938035ed6SNavdeep Parhar 	int i, maxp, mtu = ifp->if_mtu;
206054e4ee71SNavdeep Parhar 
206138035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
2062fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
206354e4ee71SNavdeep Parhar 		fl = &rxq->fl;
206454e4ee71SNavdeep Parhar 
206554e4ee71SNavdeep Parhar 		FL_LOCK(fl);
206638035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
206754e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
206854e4ee71SNavdeep Parhar 	}
20696eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
207038035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
2071fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
20726eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
20736eb3180fSNavdeep Parhar 
20746eb3180fSNavdeep Parhar 		FL_LOCK(fl);
207538035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
20766eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
20776eb3180fSNavdeep Parhar 	}
20786eb3180fSNavdeep Parhar #endif
207954e4ee71SNavdeep Parhar }
208054e4ee71SNavdeep Parhar 
20817951040fSNavdeep Parhar static inline int
20827951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
2083733b9277SNavdeep Parhar {
20840835ddc7SNavdeep Parhar 
20857951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
20867951040fSNavdeep Parhar 	KASSERT(m->m_pkthdr.l5hlen > 0,
20877951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
20887951040fSNavdeep Parhar 
20897951040fSNavdeep Parhar 	return (m->m_pkthdr.l5hlen);
20907951040fSNavdeep Parhar }
20917951040fSNavdeep Parhar 
20927951040fSNavdeep Parhar static inline void
20937951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
20947951040fSNavdeep Parhar {
20957951040fSNavdeep Parhar 
20967951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
20977951040fSNavdeep Parhar 	m->m_pkthdr.l5hlen = nsegs;
20987951040fSNavdeep Parhar }
20997951040fSNavdeep Parhar 
21007951040fSNavdeep Parhar static inline int
21017951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
21027951040fSNavdeep Parhar {
21037951040fSNavdeep Parhar 	int n;
21047951040fSNavdeep Parhar 
21057951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21067951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
21077951040fSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
21087951040fSNavdeep Parhar 
21097951040fSNavdeep Parhar 	return (n);
21107951040fSNavdeep Parhar }
21117951040fSNavdeep Parhar 
21127951040fSNavdeep Parhar static inline void
21137951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
21147951040fSNavdeep Parhar {
21157951040fSNavdeep Parhar 
21167951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21177951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
21187951040fSNavdeep Parhar }
21197951040fSNavdeep Parhar 
21207951040fSNavdeep Parhar static inline int
21217951040fSNavdeep Parhar needs_tso(struct mbuf *m)
21227951040fSNavdeep Parhar {
21237951040fSNavdeep Parhar 
21247951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21257951040fSNavdeep Parhar 
21267951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & CSUM_TSO) {
21277951040fSNavdeep Parhar 		KASSERT(m->m_pkthdr.tso_segsz > 0,
21287951040fSNavdeep Parhar 		    ("%s: TSO requested in mbuf %p but MSS not provided",
21297951040fSNavdeep Parhar 		    __func__, m));
21307951040fSNavdeep Parhar 		return (1);
21317951040fSNavdeep Parhar 	}
21327951040fSNavdeep Parhar 
21337951040fSNavdeep Parhar 	return (0);
21347951040fSNavdeep Parhar }
21357951040fSNavdeep Parhar 
21367951040fSNavdeep Parhar static inline int
21377951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
21387951040fSNavdeep Parhar {
21397951040fSNavdeep Parhar 
21407951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21417951040fSNavdeep Parhar 
21427951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO))
21437951040fSNavdeep Parhar 		return (1);
21447951040fSNavdeep Parhar 	return (0);
21457951040fSNavdeep Parhar }
21467951040fSNavdeep Parhar 
21477951040fSNavdeep Parhar static inline int
21487951040fSNavdeep Parhar needs_l4_csum(struct mbuf *m)
21497951040fSNavdeep Parhar {
21507951040fSNavdeep Parhar 
21517951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21527951040fSNavdeep Parhar 
21537951040fSNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
21547951040fSNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO))
21557951040fSNavdeep Parhar 		return (1);
21567951040fSNavdeep Parhar 	return (0);
21577951040fSNavdeep Parhar }
21587951040fSNavdeep Parhar 
21597951040fSNavdeep Parhar static inline int
21607951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
21617951040fSNavdeep Parhar {
21627951040fSNavdeep Parhar 
21637951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21647951040fSNavdeep Parhar 
21657951040fSNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
21667951040fSNavdeep Parhar 		KASSERT(m->m_pkthdr.ether_vtag != 0,
21677951040fSNavdeep Parhar 		    ("%s: HWVLAN requested in mbuf %p but tag not provided",
21687951040fSNavdeep Parhar 		    __func__, m));
21697951040fSNavdeep Parhar 		return (1);
21707951040fSNavdeep Parhar 	}
21717951040fSNavdeep Parhar 	return (0);
21727951040fSNavdeep Parhar }
21737951040fSNavdeep Parhar 
21747951040fSNavdeep Parhar static void *
21757951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
21767951040fSNavdeep Parhar {
21777951040fSNavdeep Parhar 	struct mbuf *m = *pm;
21787951040fSNavdeep Parhar 	int offset = *poffset;
21797951040fSNavdeep Parhar 	uintptr_t p = 0;
21807951040fSNavdeep Parhar 
21817951040fSNavdeep Parhar 	MPASS(len > 0);
21827951040fSNavdeep Parhar 
2183e06ab612SJohn Baldwin 	for (;;) {
21847951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
21857951040fSNavdeep Parhar 			offset += len;
21867951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
21877951040fSNavdeep Parhar 			break;
21887951040fSNavdeep Parhar 		}
21897951040fSNavdeep Parhar 		len -= m->m_len - offset;
21907951040fSNavdeep Parhar 		m = m->m_next;
21917951040fSNavdeep Parhar 		offset = 0;
21927951040fSNavdeep Parhar 		MPASS(m != NULL);
21937951040fSNavdeep Parhar 	}
21947951040fSNavdeep Parhar 	*poffset = offset;
21957951040fSNavdeep Parhar 	*pm = m;
21967951040fSNavdeep Parhar 	return ((void *)p);
21977951040fSNavdeep Parhar }
21987951040fSNavdeep Parhar 
21997951040fSNavdeep Parhar /*
22007951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
22017951040fSNavdeep Parhar  * must have at least one mbuf that's not empty.
22027951040fSNavdeep Parhar  */
22037951040fSNavdeep Parhar static inline int
22047951040fSNavdeep Parhar count_mbuf_nsegs(struct mbuf *m)
22057951040fSNavdeep Parhar {
220677e9044cSNavdeep Parhar 	vm_paddr_t lastb, next;
220777e9044cSNavdeep Parhar 	vm_offset_t va;
22087951040fSNavdeep Parhar 	int len, nsegs;
22097951040fSNavdeep Parhar 
22107951040fSNavdeep Parhar 	MPASS(m != NULL);
22117951040fSNavdeep Parhar 
22127951040fSNavdeep Parhar 	nsegs = 0;
221377e9044cSNavdeep Parhar 	lastb = 0;
22147951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
22157951040fSNavdeep Parhar 
22167951040fSNavdeep Parhar 		len = m->m_len;
22177951040fSNavdeep Parhar 		if (__predict_false(len == 0))
22187951040fSNavdeep Parhar 			continue;
221977e9044cSNavdeep Parhar 		va = mtod(m, vm_offset_t);
222077e9044cSNavdeep Parhar 		next = pmap_kextract(va);
222177e9044cSNavdeep Parhar 		nsegs += sglist_count(m->m_data, len);
222277e9044cSNavdeep Parhar 		if (lastb + 1 == next)
22237951040fSNavdeep Parhar 			nsegs--;
222477e9044cSNavdeep Parhar 		lastb = pmap_kextract(va + len - 1);
22257951040fSNavdeep Parhar 	}
22267951040fSNavdeep Parhar 
22277951040fSNavdeep Parhar 	MPASS(nsegs > 0);
22287951040fSNavdeep Parhar 	return (nsegs);
22297951040fSNavdeep Parhar }
22307951040fSNavdeep Parhar 
22317951040fSNavdeep Parhar /*
22327951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
22337951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
22347951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
22357951040fSNavdeep Parhar  */
22367951040fSNavdeep Parhar int
22376af45170SJohn Baldwin parse_pkt(struct adapter *sc, struct mbuf **mp)
22387951040fSNavdeep Parhar {
22397951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
22407951040fSNavdeep Parhar 	int rc, nsegs, defragged = 0, offset;
22417951040fSNavdeep Parhar 	struct ether_header *eh;
22427951040fSNavdeep Parhar 	void *l3hdr;
22437951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
22447951040fSNavdeep Parhar 	struct tcphdr *tcp;
22457951040fSNavdeep Parhar #endif
22467951040fSNavdeep Parhar 	uint16_t eh_type;
22477951040fSNavdeep Parhar 
22487951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
22497951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
22507951040fSNavdeep Parhar 		rc = EINVAL;
22517951040fSNavdeep Parhar fail:
22527951040fSNavdeep Parhar 		m_freem(m0);
22537951040fSNavdeep Parhar 		*mp = NULL;
22547951040fSNavdeep Parhar 		return (rc);
22557951040fSNavdeep Parhar 	}
22567951040fSNavdeep Parhar restart:
22577951040fSNavdeep Parhar 	/*
22587951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
22597951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
22607951040fSNavdeep Parhar 	 */
22617951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
22627951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
22637951040fSNavdeep Parhar 	nsegs = count_mbuf_nsegs(m0);
22647951040fSNavdeep Parhar 	if (nsegs > (needs_tso(m0) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)) {
22657951040fSNavdeep Parhar 		if (defragged++ > 0 || (m = m_defrag(m0, M_NOWAIT)) == NULL) {
22667951040fSNavdeep Parhar 			rc = EFBIG;
22677951040fSNavdeep Parhar 			goto fail;
22687951040fSNavdeep Parhar 		}
22697951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
22707951040fSNavdeep Parhar 		goto restart;
22717951040fSNavdeep Parhar 	}
22727951040fSNavdeep Parhar 
22737951040fSNavdeep Parhar 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN)) {
22747951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
22757951040fSNavdeep Parhar 		if (m0 == NULL) {
22767951040fSNavdeep Parhar 			/* Should have left well enough alone. */
22777951040fSNavdeep Parhar 			rc = EFBIG;
22787951040fSNavdeep Parhar 			goto fail;
22797951040fSNavdeep Parhar 		}
22807951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
22817951040fSNavdeep Parhar 		goto restart;
22827951040fSNavdeep Parhar 	}
22837951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
22846af45170SJohn Baldwin 	if (sc->flags & IS_VF)
22856af45170SJohn Baldwin 		set_mbuf_len16(m0, txpkt_vm_len16(nsegs, needs_tso(m0)));
22866af45170SJohn Baldwin 	else
22877951040fSNavdeep Parhar 		set_mbuf_len16(m0, txpkt_len16(nsegs, needs_tso(m0)));
22887951040fSNavdeep Parhar 
22896af45170SJohn Baldwin 	if (!needs_tso(m0) &&
22906af45170SJohn Baldwin 	    !(sc->flags & IS_VF && (needs_l3_csum(m0) || needs_l4_csum(m0))))
22917951040fSNavdeep Parhar 		return (0);
22927951040fSNavdeep Parhar 
22937951040fSNavdeep Parhar 	m = m0;
22947951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
22957951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
22967951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
22977951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
22987951040fSNavdeep Parhar 
22997951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
23007951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
23017951040fSNavdeep Parhar 	} else
23027951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
23037951040fSNavdeep Parhar 
23047951040fSNavdeep Parhar 	offset = 0;
23057951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
23067951040fSNavdeep Parhar 
23077951040fSNavdeep Parhar 	switch (eh_type) {
23087951040fSNavdeep Parhar #ifdef INET6
23097951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
23107951040fSNavdeep Parhar 	{
23117951040fSNavdeep Parhar 		struct ip6_hdr *ip6 = l3hdr;
23127951040fSNavdeep Parhar 
23136af45170SJohn Baldwin 		MPASS(!needs_tso(m0) || ip6->ip6_nxt == IPPROTO_TCP);
23147951040fSNavdeep Parhar 
23157951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(*ip6);
23167951040fSNavdeep Parhar 		break;
23177951040fSNavdeep Parhar 	}
23187951040fSNavdeep Parhar #endif
23197951040fSNavdeep Parhar #ifdef INET
23207951040fSNavdeep Parhar 	case ETHERTYPE_IP:
23217951040fSNavdeep Parhar 	{
23227951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
23237951040fSNavdeep Parhar 
23247951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl * 4;
23257951040fSNavdeep Parhar 		break;
23267951040fSNavdeep Parhar 	}
23277951040fSNavdeep Parhar #endif
23287951040fSNavdeep Parhar 	default:
23297951040fSNavdeep Parhar 		panic("%s: ethertype 0x%04x unknown.  if_cxgbe must be compiled"
23307951040fSNavdeep Parhar 		    " with the same INET/INET6 options as the kernel.",
23317951040fSNavdeep Parhar 		    __func__, eh_type);
23327951040fSNavdeep Parhar 	}
23337951040fSNavdeep Parhar 
23347951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
23356af45170SJohn Baldwin 	if (needs_tso(m0)) {
23367951040fSNavdeep Parhar 		tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
23377951040fSNavdeep Parhar 		m0->m_pkthdr.l4hlen = tcp->th_off * 4;
23386af45170SJohn Baldwin 	}
23397951040fSNavdeep Parhar #endif
23407951040fSNavdeep Parhar 	MPASS(m0 == *mp);
23417951040fSNavdeep Parhar 	return (0);
23427951040fSNavdeep Parhar }
23437951040fSNavdeep Parhar 
23447951040fSNavdeep Parhar void *
23457951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
23467951040fSNavdeep Parhar {
23477951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
23487951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
23497951040fSNavdeep Parhar 	int ndesc, available;
23507951040fSNavdeep Parhar 	struct wrqe *wr;
23517951040fSNavdeep Parhar 	void *w;
23527951040fSNavdeep Parhar 
23537951040fSNavdeep Parhar 	MPASS(len16 > 0);
23547951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
23557951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
23567951040fSNavdeep Parhar 
23577951040fSNavdeep Parhar 	EQ_LOCK(eq);
23587951040fSNavdeep Parhar 
23598d6ae10aSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
23607951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
23617951040fSNavdeep Parhar 
23627951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
23637951040fSNavdeep Parhar slowpath:
23647951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
23657951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
23667951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
23677951040fSNavdeep Parhar 			return (NULL);
23687951040fSNavdeep Parhar 		cookie->pidx = -1;
23697951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
23707951040fSNavdeep Parhar 		return (&wr->wr);
23717951040fSNavdeep Parhar 	}
23727951040fSNavdeep Parhar 
23737951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
23747951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
23757951040fSNavdeep Parhar 		available = eq->sidx - 1;
23767951040fSNavdeep Parhar 	else
23777951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
23787951040fSNavdeep Parhar 	if (available < ndesc)
23797951040fSNavdeep Parhar 		goto slowpath;
23807951040fSNavdeep Parhar 
23817951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
23827951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
23837951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
23847951040fSNavdeep Parhar 
23857951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
23867951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
2387f50c49ccSNavdeep Parhar 	if (__predict_false(cookie->pidx + ndesc > eq->sidx)) {
23887951040fSNavdeep Parhar 		w = &wrq->ss[0];
23897951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
23907951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
23917951040fSNavdeep Parhar 	}
23927951040fSNavdeep Parhar 
23937951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
23947951040fSNavdeep Parhar 
23957951040fSNavdeep Parhar 	return (w);
23967951040fSNavdeep Parhar }
23977951040fSNavdeep Parhar 
23987951040fSNavdeep Parhar void
23997951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
24007951040fSNavdeep Parhar {
24017951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
24027951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
24037951040fSNavdeep Parhar 	int ndesc, pidx;
24047951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
24057951040fSNavdeep Parhar 
24067951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
24077951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
24087951040fSNavdeep Parhar 
24097951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
24107951040fSNavdeep Parhar 		return;
24117951040fSNavdeep Parhar 	}
24127951040fSNavdeep Parhar 
24137951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
24147951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
24157951040fSNavdeep Parhar 
24167951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
24177951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
24187951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
24197951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
24207951040fSNavdeep Parhar 	} else
24217951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
24227951040fSNavdeep Parhar 
24237951040fSNavdeep Parhar 	EQ_LOCK(eq);
24248d6ae10aSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
24258d6ae10aSNavdeep Parhar 	pidx = cookie->pidx;
24268d6ae10aSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
24277951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
24287951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
24297951040fSNavdeep Parhar 	if (prev == NULL) {
24307951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
24317951040fSNavdeep Parhar 		if (next == NULL || ndesc >= 16)
24327951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
24337951040fSNavdeep Parhar 		else {
24347951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
24357951040fSNavdeep Parhar 			next->pidx = pidx;
24367951040fSNavdeep Parhar 			next->ndesc += ndesc;
24377951040fSNavdeep Parhar 		}
24387951040fSNavdeep Parhar 	} else {
24397951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
24407951040fSNavdeep Parhar 		prev->ndesc += ndesc;
24417951040fSNavdeep Parhar 	}
24427951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
24437951040fSNavdeep Parhar 
24447951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
24457951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
24467951040fSNavdeep Parhar 
24477951040fSNavdeep Parhar #ifdef INVARIANTS
24487951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
24497951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
24507951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
24517951040fSNavdeep Parhar 	}
24527951040fSNavdeep Parhar #endif
24537951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
24547951040fSNavdeep Parhar }
24557951040fSNavdeep Parhar 
24567951040fSNavdeep Parhar static u_int
24577951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
24587951040fSNavdeep Parhar {
24597951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
24607951040fSNavdeep Parhar 
24617951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
24627951040fSNavdeep Parhar }
24637951040fSNavdeep Parhar 
24647951040fSNavdeep Parhar static inline int
24657951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
24667951040fSNavdeep Parhar {
24677951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
24687951040fSNavdeep Parhar 
24697951040fSNavdeep Parhar 	return (needs_tso(m));
24707951040fSNavdeep Parhar }
24717951040fSNavdeep Parhar 
24721404daa7SNavdeep Parhar static inline int
24731404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq)
24741404daa7SNavdeep Parhar {
24751404daa7SNavdeep Parhar 
24761404daa7SNavdeep Parhar 	return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED);
24771404daa7SNavdeep Parhar }
24781404daa7SNavdeep Parhar 
24797951040fSNavdeep Parhar /*
24807951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
24817951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
24827951040fSNavdeep Parhar  */
24837951040fSNavdeep Parhar static u_int
24847951040fSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx)
24857951040fSNavdeep Parhar {
24867951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
24877951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
24887951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
2489fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2490fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
24917951040fSNavdeep Parhar 	struct adapter *sc = pi->adapter;
24927951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
24937951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
24947951040fSNavdeep Parhar 	u_int n, next_cidx;
24957951040fSNavdeep Parhar 	struct mbuf *m0, *tail;
24967951040fSNavdeep Parhar 	struct txpkts txp;
24977951040fSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;	/* any fw WR struct will do */
24987951040fSNavdeep Parhar 
24997951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
25007951040fSNavdeep Parhar 	MPASS(remaining > 0);	/* Must not be called without work to do. */
25017951040fSNavdeep Parhar 	total = 0;
25027951040fSNavdeep Parhar 
25037951040fSNavdeep Parhar 	TXQ_LOCK(txq);
25041404daa7SNavdeep Parhar 	if (__predict_false(discard_tx(eq))) {
25057951040fSNavdeep Parhar 		while (cidx != pidx) {
25067951040fSNavdeep Parhar 			m0 = r->items[cidx];
25077951040fSNavdeep Parhar 			m_freem(m0);
25087951040fSNavdeep Parhar 			if (++cidx == r->size)
25097951040fSNavdeep Parhar 				cidx = 0;
25107951040fSNavdeep Parhar 		}
25117951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 2048);
25127951040fSNavdeep Parhar 		total = remaining;
25137951040fSNavdeep Parhar 		goto done;
25147951040fSNavdeep Parhar 	}
25157951040fSNavdeep Parhar 
25167951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
25177951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
25187951040fSNavdeep Parhar 		available = eq->sidx - 1;
25197951040fSNavdeep Parhar 	else
25207951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
25217951040fSNavdeep Parhar 	dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx);
25227951040fSNavdeep Parhar 
25237951040fSNavdeep Parhar 	while (remaining > 0) {
25247951040fSNavdeep Parhar 
25257951040fSNavdeep Parhar 		m0 = r->items[cidx];
25267951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
25277951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
25287951040fSNavdeep Parhar 
25297951040fSNavdeep Parhar 		if (available < SGE_MAX_WR_NDESC) {
25307951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 64);
25317951040fSNavdeep Parhar 			if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16))
25327951040fSNavdeep Parhar 				break;	/* out of descriptors */
25337951040fSNavdeep Parhar 		}
25347951040fSNavdeep Parhar 
25357951040fSNavdeep Parhar 		next_cidx = cidx + 1;
25367951040fSNavdeep Parhar 		if (__predict_false(next_cidx == r->size))
25377951040fSNavdeep Parhar 			next_cidx = 0;
25387951040fSNavdeep Parhar 
25397951040fSNavdeep Parhar 		wr = (void *)&eq->desc[eq->pidx];
25406af45170SJohn Baldwin 		if (sc->flags & IS_VF) {
25416af45170SJohn Baldwin 			total++;
25426af45170SJohn Baldwin 			remaining--;
25436af45170SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
2544472a6004SNavdeep Parhar 			n = write_txpkt_vm_wr(sc, txq, (void *)wr, m0,
2545472a6004SNavdeep Parhar 			    available);
25466af45170SJohn Baldwin 		} else if (remaining > 1 &&
25477951040fSNavdeep Parhar 		    try_txpkts(m0, r->items[next_cidx], &txp, available) == 0) {
25487951040fSNavdeep Parhar 
25497951040fSNavdeep Parhar 			/* pkts at cidx, next_cidx should both be in txp. */
25507951040fSNavdeep Parhar 			MPASS(txp.npkt == 2);
25517951040fSNavdeep Parhar 			tail = r->items[next_cidx];
25527951040fSNavdeep Parhar 			MPASS(tail->m_nextpkt == NULL);
25537951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
25547951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, tail);
25557951040fSNavdeep Parhar 			m0->m_nextpkt = tail;
25567951040fSNavdeep Parhar 
25577951040fSNavdeep Parhar 			if (__predict_false(++next_cidx == r->size))
25587951040fSNavdeep Parhar 				next_cidx = 0;
25597951040fSNavdeep Parhar 
25607951040fSNavdeep Parhar 			while (next_cidx != pidx) {
25617951040fSNavdeep Parhar 				if (add_to_txpkts(r->items[next_cidx], &txp,
25627951040fSNavdeep Parhar 				    available) != 0)
25637951040fSNavdeep Parhar 					break;
25647951040fSNavdeep Parhar 				tail->m_nextpkt = r->items[next_cidx];
25657951040fSNavdeep Parhar 				tail = tail->m_nextpkt;
25667951040fSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, tail);
25677951040fSNavdeep Parhar 				if (__predict_false(++next_cidx == r->size))
25687951040fSNavdeep Parhar 					next_cidx = 0;
25697951040fSNavdeep Parhar 			}
25707951040fSNavdeep Parhar 
25717951040fSNavdeep Parhar 			n = write_txpkts_wr(txq, wr, m0, &txp, available);
25727951040fSNavdeep Parhar 			total += txp.npkt;
25737951040fSNavdeep Parhar 			remaining -= txp.npkt;
25747951040fSNavdeep Parhar 		} else {
25757951040fSNavdeep Parhar 			total++;
25767951040fSNavdeep Parhar 			remaining--;
25777951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
257878552b23SNavdeep Parhar 			n = write_txpkt_wr(txq, (void *)wr, m0, available);
25797951040fSNavdeep Parhar 		}
25807951040fSNavdeep Parhar 		MPASS(n >= 1 && n <= available && n <= SGE_MAX_WR_NDESC);
25817951040fSNavdeep Parhar 
25827951040fSNavdeep Parhar 		available -= n;
25837951040fSNavdeep Parhar 		dbdiff += n;
25847951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
25857951040fSNavdeep Parhar 
25867951040fSNavdeep Parhar 		if (total_available_tx_desc(eq) < eq->sidx / 4 &&
25877951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
25887951040fSNavdeep Parhar 			wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
25897951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
25907951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
25917951040fSNavdeep Parhar 		} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >= 32) {
25927951040fSNavdeep Parhar 			wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
25937951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
25947951040fSNavdeep Parhar 		}
25957951040fSNavdeep Parhar 
25967951040fSNavdeep Parhar 		if (dbdiff >= 16 && remaining >= 4) {
25977951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
25987951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 4 * dbdiff);
25997951040fSNavdeep Parhar 			dbdiff = 0;
26007951040fSNavdeep Parhar 		}
26017951040fSNavdeep Parhar 
26027951040fSNavdeep Parhar 		cidx = next_cidx;
26037951040fSNavdeep Parhar 	}
26047951040fSNavdeep Parhar 	if (dbdiff != 0) {
26057951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
26067951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
26077951040fSNavdeep Parhar 	}
26087951040fSNavdeep Parhar done:
26097951040fSNavdeep Parhar 	TXQ_UNLOCK(txq);
26107951040fSNavdeep Parhar 
26117951040fSNavdeep Parhar 	return (total);
2612733b9277SNavdeep Parhar }
2613733b9277SNavdeep Parhar 
261454e4ee71SNavdeep Parhar static inline void
261554e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
2616b2daa9a9SNavdeep Parhar     int qsize)
261754e4ee71SNavdeep Parhar {
2618b2daa9a9SNavdeep Parhar 
261954e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
262054e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
262154e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
262254e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
262354e4ee71SNavdeep Parhar 
262454e4ee71SNavdeep Parhar 	iq->flags = 0;
262554e4ee71SNavdeep Parhar 	iq->adapter = sc;
26267a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
26277a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
26287a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
26297a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
263054e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
26317a32954cSNavdeep Parhar 	}
2632d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
263390e7434aSNavdeep Parhar 	iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE;
263454e4ee71SNavdeep Parhar }
263554e4ee71SNavdeep Parhar 
263654e4ee71SNavdeep Parhar static inline void
2637e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
263854e4ee71SNavdeep Parhar {
26391458bff9SNavdeep Parhar 
264054e4ee71SNavdeep Parhar 	fl->qsize = qsize;
264190e7434aSNavdeep Parhar 	fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
264254e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
2643e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
2644e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
2645e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
26461458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
264738035ed6SNavdeep Parhar 	find_best_refill_source(sc, fl, maxp);
264838035ed6SNavdeep Parhar 	find_safe_refill_source(sc, fl);
264954e4ee71SNavdeep Parhar }
265054e4ee71SNavdeep Parhar 
265154e4ee71SNavdeep Parhar static inline void
265290e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize,
265390e7434aSNavdeep Parhar     uint8_t tx_chan, uint16_t iqid, char *name)
265454e4ee71SNavdeep Parhar {
2655733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
2656733b9277SNavdeep Parhar 
2657733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
2658733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
2659733b9277SNavdeep Parhar 	eq->iqid = iqid;
266090e7434aSNavdeep Parhar 	eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
2661f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
266254e4ee71SNavdeep Parhar }
266354e4ee71SNavdeep Parhar 
266454e4ee71SNavdeep Parhar static int
266554e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
266654e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
266754e4ee71SNavdeep Parhar {
266854e4ee71SNavdeep Parhar 	int rc;
266954e4ee71SNavdeep Parhar 
267054e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
267154e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
267254e4ee71SNavdeep Parhar 	if (rc != 0) {
267354e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
267454e4ee71SNavdeep Parhar 		goto done;
267554e4ee71SNavdeep Parhar 	}
267654e4ee71SNavdeep Parhar 
267754e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
267854e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
267954e4ee71SNavdeep Parhar 	if (rc != 0) {
268054e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
268154e4ee71SNavdeep Parhar 		goto done;
268254e4ee71SNavdeep Parhar 	}
268354e4ee71SNavdeep Parhar 
268454e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
268554e4ee71SNavdeep Parhar 	if (rc != 0) {
268654e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
268754e4ee71SNavdeep Parhar 		goto done;
268854e4ee71SNavdeep Parhar 	}
268954e4ee71SNavdeep Parhar done:
269054e4ee71SNavdeep Parhar 	if (rc)
269154e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
269254e4ee71SNavdeep Parhar 
269354e4ee71SNavdeep Parhar 	return (rc);
269454e4ee71SNavdeep Parhar }
269554e4ee71SNavdeep Parhar 
269654e4ee71SNavdeep Parhar static int
269754e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
269854e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
269954e4ee71SNavdeep Parhar {
270054e4ee71SNavdeep Parhar 	if (pa)
270154e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
270254e4ee71SNavdeep Parhar 	if (va)
270354e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
270454e4ee71SNavdeep Parhar 	if (tag)
270554e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
270654e4ee71SNavdeep Parhar 
270754e4ee71SNavdeep Parhar 	return (0);
270854e4ee71SNavdeep Parhar }
270954e4ee71SNavdeep Parhar 
271054e4ee71SNavdeep Parhar /*
271154e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
271254e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
271354e4ee71SNavdeep Parhar  * ingress queue.
271454e4ee71SNavdeep Parhar  *
271554e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
271654e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
271754e4ee71SNavdeep Parhar  *
2718733b9277SNavdeep Parhar  * If the ingress queue will take interrupts directly (iq->flags & IQ_INTR) then
271954e4ee71SNavdeep Parhar  * the intr_idx specifies the vector, starting from 0.  Otherwise it specifies
2720733b9277SNavdeep Parhar  * the abs_id of the ingress queue to which its interrupts should be forwarded.
272154e4ee71SNavdeep Parhar  */
272254e4ee71SNavdeep Parhar static int
2723fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
2724bc14b14dSNavdeep Parhar     int intr_idx, int cong)
272554e4ee71SNavdeep Parhar {
272654e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
272754e4ee71SNavdeep Parhar 	size_t len;
272854e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
2729fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
273054e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
273190e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
273254e4ee71SNavdeep Parhar 	__be32 v = 0;
273354e4ee71SNavdeep Parhar 
2734b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
273554e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
273654e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
273754e4ee71SNavdeep Parhar 	if (rc != 0)
273854e4ee71SNavdeep Parhar 		return (rc);
273954e4ee71SNavdeep Parhar 
274054e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
274154e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
274254e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
274354e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
274454e4ee71SNavdeep Parhar 
274554e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
274654e4ee71SNavdeep Parhar 	    FW_LEN16(c));
274754e4ee71SNavdeep Parhar 
274854e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
274954e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
275054e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
275154e4ee71SNavdeep Parhar 
2752733b9277SNavdeep Parhar 	if (iq->flags & IQ_INTR) {
275354e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
275454e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
2755733b9277SNavdeep Parhar 	} else
2756733b9277SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
275754e4ee71SNavdeep Parhar 	v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
275854e4ee71SNavdeep Parhar 
275954e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
276054e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
2761fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
276254e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
276354e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
276454e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
276554e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
2766b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
276754e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
276854e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
2769bc14b14dSNavdeep Parhar 	if (cong >= 0)
2770bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
277154e4ee71SNavdeep Parhar 
277254e4ee71SNavdeep Parhar 	if (fl) {
277354e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
277454e4ee71SNavdeep Parhar 
2775b2daa9a9SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
277654e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
277754e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
277854e4ee71SNavdeep Parhar 		if (rc)
277954e4ee71SNavdeep Parhar 			return (rc);
278054e4ee71SNavdeep Parhar 
278154e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
278254e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
278354e4ee71SNavdeep Parhar 		if (rc != 0) {
278454e4ee71SNavdeep Parhar 			device_printf(sc->dev,
278554e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
278654e4ee71SNavdeep Parhar 			    rc);
278754e4ee71SNavdeep Parhar 			return (rc);
278854e4ee71SNavdeep Parhar 		}
27894d6db4e0SNavdeep Parhar 
27904d6db4e0SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
279190e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold2, 8);
279290e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pack_boundary;
27934d6db4e0SNavdeep Parhar 		} else {
279490e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold, 8);
2795e3207e19SNavdeep Parhar 			fl->buf_boundary = 16;
27964d6db4e0SNavdeep Parhar 		}
279790e7434aSNavdeep Parhar 		if (fl_pad && fl->buf_boundary < sp->pad_boundary)
279890e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pad_boundary;
279954e4ee71SNavdeep Parhar 
2800214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
2801bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
2802bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
28031458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
28041458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
28051458bff9SNavdeep Parhar 			    0));
2806bc14b14dSNavdeep Parhar 		if (cong >= 0) {
2807bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
2808bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
2809bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
2810bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
2811bc14b14dSNavdeep Parhar 		}
281254e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
2813ed7e5640SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ?
2814ed7e5640SNavdeep Parhar 			X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B) |
2815ed7e5640SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ?
2816ed7e5640SNavdeep Parhar 			X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B));
281754e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
281854e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
281954e4ee71SNavdeep Parhar 	}
282054e4ee71SNavdeep Parhar 
282154e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
282254e4ee71SNavdeep Parhar 	if (rc != 0) {
282354e4ee71SNavdeep Parhar 		device_printf(sc->dev,
282454e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
282554e4ee71SNavdeep Parhar 		return (rc);
282654e4ee71SNavdeep Parhar 	}
282754e4ee71SNavdeep Parhar 
282854e4ee71SNavdeep Parhar 	iq->cidx = 0;
2829b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
283054e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
283154e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
283254e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
2833733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
283454e4ee71SNavdeep Parhar 
283554e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
2836733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
2837733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
2838733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
2839733b9277SNavdeep Parhar 	}
284054e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
284154e4ee71SNavdeep Parhar 
284254e4ee71SNavdeep Parhar 	if (fl) {
28434d6db4e0SNavdeep Parhar 		u_int qid;
28444d6db4e0SNavdeep Parhar 
28454d6db4e0SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
284654e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
284754e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
284854e4ee71SNavdeep Parhar 
28499f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
2850733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
2851733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
2852733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
2853733b9277SNavdeep Parhar 		}
285454e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
285554e4ee71SNavdeep Parhar 
28564d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
28574d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
285890e7434aSNavdeep Parhar 			uint32_t s_qpp = sc->params.sge.eq_s_qpp;
28594d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
28604d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
28614d6db4e0SNavdeep Parhar 
28624d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
28634d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
28644d6db4e0SNavdeep Parhar 			qid &= mask;
28654d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
28664d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
28674d6db4e0SNavdeep Parhar 				qid = 0;
28684d6db4e0SNavdeep Parhar 			}
28694d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
28704d6db4e0SNavdeep Parhar 		}
2871d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
28724d6db4e0SNavdeep Parhar 
287354e4ee71SNavdeep Parhar 		FL_LOCK(fl);
2874733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
2875733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
287654e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
287754e4ee71SNavdeep Parhar 	}
287854e4ee71SNavdeep Parhar 
28798c0ca00bSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && cong >= 0) {
2880ba41ec48SNavdeep Parhar 		uint32_t param, val;
2881ba41ec48SNavdeep Parhar 
2882ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
2883ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
2884ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
288573cd9220SNavdeep Parhar 		if (cong == 0)
288673cd9220SNavdeep Parhar 			val = 1 << 19;
288773cd9220SNavdeep Parhar 		else {
288873cd9220SNavdeep Parhar 			val = 2 << 19;
288973cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
289073cd9220SNavdeep Parhar 				if (cong & (1 << i))
289173cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
289273cd9220SNavdeep Parhar 			}
289373cd9220SNavdeep Parhar 		}
289473cd9220SNavdeep Parhar 
2895ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
2896ba41ec48SNavdeep Parhar 		if (rc != 0) {
2897ba41ec48SNavdeep Parhar 			/* report error but carry on */
2898ba41ec48SNavdeep Parhar 			device_printf(sc->dev,
2899ba41ec48SNavdeep Parhar 			    "failed to set congestion manager context for "
2900ba41ec48SNavdeep Parhar 			    "ingress queue %d: %d\n", iq->cntxt_id, rc);
2901ba41ec48SNavdeep Parhar 		}
2902ba41ec48SNavdeep Parhar 	}
2903ba41ec48SNavdeep Parhar 
290454e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
2905733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
2906315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) |
290754e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
290854e4ee71SNavdeep Parhar 
290954e4ee71SNavdeep Parhar 	return (0);
291054e4ee71SNavdeep Parhar }
291154e4ee71SNavdeep Parhar 
291254e4ee71SNavdeep Parhar static int
2913fe2ebb76SJohn Baldwin free_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
291454e4ee71SNavdeep Parhar {
291538035ed6SNavdeep Parhar 	int rc;
291654e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
291754e4ee71SNavdeep Parhar 	device_t dev;
291854e4ee71SNavdeep Parhar 
291954e4ee71SNavdeep Parhar 	if (sc == NULL)
292054e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
292154e4ee71SNavdeep Parhar 
2922fe2ebb76SJohn Baldwin 	dev = vi ? vi->dev : sc->dev;
292354e4ee71SNavdeep Parhar 
292454e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
292554e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
292654e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
292754e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
292854e4ee71SNavdeep Parhar 		if (rc != 0) {
292954e4ee71SNavdeep Parhar 			device_printf(dev,
293054e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
293154e4ee71SNavdeep Parhar 			return (rc);
293254e4ee71SNavdeep Parhar 		}
293354e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
293454e4ee71SNavdeep Parhar 	}
293554e4ee71SNavdeep Parhar 
293654e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
293754e4ee71SNavdeep Parhar 
293854e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
293954e4ee71SNavdeep Parhar 
294054e4ee71SNavdeep Parhar 	if (fl) {
294154e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
294254e4ee71SNavdeep Parhar 		    fl->desc);
294354e4ee71SNavdeep Parhar 
2944aa9a5cc0SNavdeep Parhar 		if (fl->sdesc)
29451458bff9SNavdeep Parhar 			free_fl_sdesc(sc, fl);
29461458bff9SNavdeep Parhar 
294754e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
294854e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
294954e4ee71SNavdeep Parhar 
295054e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
295154e4ee71SNavdeep Parhar 	}
295254e4ee71SNavdeep Parhar 
295354e4ee71SNavdeep Parhar 	return (0);
295454e4ee71SNavdeep Parhar }
295554e4ee71SNavdeep Parhar 
295638035ed6SNavdeep Parhar static void
2957aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
2958aa93b99aSNavdeep Parhar     struct sysctl_oid *oid, struct sge_fl *fl)
295938035ed6SNavdeep Parhar {
296038035ed6SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
296138035ed6SNavdeep Parhar 
296238035ed6SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
296338035ed6SNavdeep Parhar 	    "freelist");
296438035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
296538035ed6SNavdeep Parhar 
2966aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
2967aa93b99aSNavdeep Parhar 	    &fl->ba, "bus address of descriptor ring");
2968aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
2969aa93b99aSNavdeep Parhar 	    fl->sidx * EQ_ESIZE + sc->params.sge.spg_len,
2970aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
297138035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
297238035ed6SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I",
297338035ed6SNavdeep Parhar 	    "SGE context id of the freelist");
2974e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
2975e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
2976e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
2977e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
297838035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
297938035ed6SNavdeep Parhar 	    0, "consumer index");
298038035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
298138035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
298238035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
298338035ed6SNavdeep Parhar 	}
298438035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
298538035ed6SNavdeep Parhar 	    0, "producer index");
298638035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated",
298738035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated");
298838035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined",
298938035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters");
299038035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
299138035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
299238035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
299338035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
299438035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
299538035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
299638035ed6SNavdeep Parhar }
299738035ed6SNavdeep Parhar 
299854e4ee71SNavdeep Parhar static int
2999733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
300054e4ee71SNavdeep Parhar {
3001733b9277SNavdeep Parhar 	int rc, intr_idx;
300256599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
3003733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
3004733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
300556599263SNavdeep Parhar 
3006b2daa9a9SNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE);
3007733b9277SNavdeep Parhar 	fwq->flags |= IQ_INTR;	/* always */
30086af45170SJohn Baldwin 	if (sc->flags & IS_VF)
30096af45170SJohn Baldwin 		intr_idx = 0;
30106af45170SJohn Baldwin 	else {
3011733b9277SNavdeep Parhar 		intr_idx = sc->intr_count > 1 ? 1 : 0;
3012671bf2b8SNavdeep Parhar 		fwq->set_tcb_rpl = t4_filter_rpl;
3013671bf2b8SNavdeep Parhar 		fwq->l2t_write_rpl = do_l2t_write_rpl;
30146af45170SJohn Baldwin 	}
3015fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(&sc->port[0]->vi[0], fwq, NULL, intr_idx, -1);
3016733b9277SNavdeep Parhar 	if (rc != 0) {
3017733b9277SNavdeep Parhar 		device_printf(sc->dev,
3018733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
301956599263SNavdeep Parhar 		return (rc);
3020733b9277SNavdeep Parhar 	}
302156599263SNavdeep Parhar 
3022733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
3023733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
3024733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
302556599263SNavdeep Parhar 
3026aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&sc->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3027aa93b99aSNavdeep Parhar 	    &fwq->ba, "bus address of descriptor ring");
3028aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&sc->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3029aa93b99aSNavdeep Parhar 	    fwq->qsize * IQ_ESIZE, "descriptor ring size in bytes");
303059bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id",
303159bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I",
303259bc8ce0SNavdeep Parhar 	    "absolute id of the queue");
303359bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id",
303459bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I",
303559bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
303656599263SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx",
303756599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I",
303856599263SNavdeep Parhar 	    "consumer index");
303956599263SNavdeep Parhar 
3040733b9277SNavdeep Parhar 	return (0);
3041733b9277SNavdeep Parhar }
3042733b9277SNavdeep Parhar 
3043733b9277SNavdeep Parhar static int
3044733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
3045733b9277SNavdeep Parhar {
3046733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
3047733b9277SNavdeep Parhar }
3048733b9277SNavdeep Parhar 
3049733b9277SNavdeep Parhar static int
3050733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc)
3051733b9277SNavdeep Parhar {
3052733b9277SNavdeep Parhar 	int rc;
3053733b9277SNavdeep Parhar 	struct sge_wrq *mgmtq = &sc->sge.mgmtq;
3054733b9277SNavdeep Parhar 	char name[16];
3055733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
3056733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3057733b9277SNavdeep Parhar 
3058733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD,
3059733b9277SNavdeep Parhar 	    NULL, "management queue");
3060733b9277SNavdeep Parhar 
3061733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev));
306290e7434aSNavdeep Parhar 	init_eq(sc, &mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan,
3063733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
3064733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, mgmtq, oid);
3065733b9277SNavdeep Parhar 	if (rc != 0) {
3066733b9277SNavdeep Parhar 		device_printf(sc->dev,
3067733b9277SNavdeep Parhar 		    "failed to create management queue: %d\n", rc);
306856599263SNavdeep Parhar 		return (rc);
306956599263SNavdeep Parhar 	}
307056599263SNavdeep Parhar 
3071733b9277SNavdeep Parhar 	return (0);
307254e4ee71SNavdeep Parhar }
307354e4ee71SNavdeep Parhar 
307454e4ee71SNavdeep Parhar static int
3075733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc)
3076733b9277SNavdeep Parhar {
307709fe6320SNavdeep Parhar 
3078733b9277SNavdeep Parhar 	return free_wrq(sc, &sc->sge.mgmtq);
3079733b9277SNavdeep Parhar }
3080733b9277SNavdeep Parhar 
30811605bac6SNavdeep Parhar int
30829af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop)
30839fb8886bSNavdeep Parhar {
30849fb8886bSNavdeep Parhar 
30859af71ab3SNavdeep Parhar 	if (drop == -1)
30869fb8886bSNavdeep Parhar 		return (-1);
30879af71ab3SNavdeep Parhar 	else if (drop == 1)
30889fb8886bSNavdeep Parhar 		return (0);
30899fb8886bSNavdeep Parhar 	else
30905bcae8ddSNavdeep Parhar 		return (pi->rx_e_chan_map);
30919fb8886bSNavdeep Parhar }
30929fb8886bSNavdeep Parhar 
3093733b9277SNavdeep Parhar static int
3094fe2ebb76SJohn Baldwin alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int intr_idx, int idx,
3095733b9277SNavdeep Parhar     struct sysctl_oid *oid)
309654e4ee71SNavdeep Parhar {
309754e4ee71SNavdeep Parhar 	int rc;
3098ec55567cSJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
309954e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
310054e4ee71SNavdeep Parhar 	char name[16];
310154e4ee71SNavdeep Parhar 
3102fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, intr_idx,
3103fe2ebb76SJohn Baldwin 	    tnl_cong(vi->pi, cong_drop));
310454e4ee71SNavdeep Parhar 	if (rc != 0)
310554e4ee71SNavdeep Parhar 		return (rc);
310654e4ee71SNavdeep Parhar 
3107ec55567cSJohn Baldwin 	if (idx == 0)
3108ec55567cSJohn Baldwin 		sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id;
3109ec55567cSJohn Baldwin 	else
3110ec55567cSJohn Baldwin 		KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id,
3111ec55567cSJohn Baldwin 		    ("iq_base mismatch"));
3112ec55567cSJohn Baldwin 	KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF,
3113ec55567cSJohn Baldwin 	    ("PF with non-zero iq_base"));
3114ec55567cSJohn Baldwin 
31154d6db4e0SNavdeep Parhar 	/*
31164d6db4e0SNavdeep Parhar 	 * The freelist is just barely above the starvation threshold right now,
31174d6db4e0SNavdeep Parhar 	 * fill it up a bit more.
31184d6db4e0SNavdeep Parhar 	 */
31199b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
3120ec55567cSJohn Baldwin 	refill_fl(sc, &rxq->fl, 128);
31219b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
31229b4d7b4eSNavdeep Parhar 
3123a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
312446f48ee5SNavdeep Parhar 	rc = tcp_lro_init_args(&rxq->lro, vi->ifp, lro_entries, lro_mbufs);
312554e4ee71SNavdeep Parhar 	if (rc != 0)
312654e4ee71SNavdeep Parhar 		return (rc);
312746f48ee5SNavdeep Parhar 	MPASS(rxq->lro.ifp == vi->ifp);	/* also indicates LRO init'ed */
312854e4ee71SNavdeep Parhar 
3129fe2ebb76SJohn Baldwin 	if (vi->ifp->if_capenable & IFCAP_LRO)
3130733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
313154e4ee71SNavdeep Parhar #endif
3132fe2ebb76SJohn Baldwin 	rxq->ifp = vi->ifp;
313354e4ee71SNavdeep Parhar 
3134733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
313554e4ee71SNavdeep Parhar 
313654e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3137fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
313854e4ee71SNavdeep Parhar 	    NULL, "rx queue");
313954e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
314054e4ee71SNavdeep Parhar 
3141aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3142aa93b99aSNavdeep Parhar 	    &rxq->iq.ba, "bus address of descriptor ring");
3143aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3144aa93b99aSNavdeep Parhar 	    rxq->iq.qsize * IQ_ESIZE, "descriptor ring size in bytes");
3145fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id",
314656599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I",
3147af49c942SNavdeep Parhar 	    "absolute id of the queue");
3148fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id",
314959bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I",
315059bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
3151fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
315259bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I",
315359bc8ce0SNavdeep Parhar 	    "consumer index");
3154a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
3155e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
315654e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
3157e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
315854e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
31597d29df59SNavdeep Parhar #endif
3160fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
316154e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
3162fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_extraction",
316354e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
316454e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
316554e4ee71SNavdeep Parhar 
3166aa93b99aSNavdeep Parhar 	add_fl_sysctls(sc, &vi->ctx, oid, &rxq->fl);
316759bc8ce0SNavdeep Parhar 
316854e4ee71SNavdeep Parhar 	return (rc);
316954e4ee71SNavdeep Parhar }
317054e4ee71SNavdeep Parhar 
317154e4ee71SNavdeep Parhar static int
3172fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
317354e4ee71SNavdeep Parhar {
317454e4ee71SNavdeep Parhar 	int rc;
317554e4ee71SNavdeep Parhar 
3176a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
317754e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
317854e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
317954e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
318054e4ee71SNavdeep Parhar 	}
318154e4ee71SNavdeep Parhar #endif
318254e4ee71SNavdeep Parhar 
3183fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &rxq->iq, &rxq->fl);
318454e4ee71SNavdeep Parhar 	if (rc == 0)
318554e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
318654e4ee71SNavdeep Parhar 
318754e4ee71SNavdeep Parhar 	return (rc);
318854e4ee71SNavdeep Parhar }
318954e4ee71SNavdeep Parhar 
319009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
319154e4ee71SNavdeep Parhar static int
3192fe2ebb76SJohn Baldwin alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq,
3193733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
3194f7dfe243SNavdeep Parhar {
3195aa93b99aSNavdeep Parhar 	struct port_info *pi = vi->pi;
3196733b9277SNavdeep Parhar 	int rc;
3197f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
3198733b9277SNavdeep Parhar 	char name[16];
3199f7dfe243SNavdeep Parhar 
32005bcae8ddSNavdeep Parhar 	rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx, 0);
3201733b9277SNavdeep Parhar 	if (rc != 0)
3202f7dfe243SNavdeep Parhar 		return (rc);
3203f7dfe243SNavdeep Parhar 
3204733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3205733b9277SNavdeep Parhar 
3206733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3207fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3208733b9277SNavdeep Parhar 	    NULL, "rx queue");
3209733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3210733b9277SNavdeep Parhar 
3211aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3212aa93b99aSNavdeep Parhar 	    &ofld_rxq->iq.ba, "bus address of descriptor ring");
3213aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3214aa93b99aSNavdeep Parhar 	    ofld_rxq->iq.qsize * IQ_ESIZE, "descriptor ring size in bytes");
3215fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "abs_id",
3216733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16,
3217733b9277SNavdeep Parhar 	    "I", "absolute id of the queue");
3218fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cntxt_id",
3219733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16,
3220733b9277SNavdeep Parhar 	    "I", "SGE context id of the queue");
3221fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3222733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I",
3223733b9277SNavdeep Parhar 	    "consumer index");
3224733b9277SNavdeep Parhar 
3225aa93b99aSNavdeep Parhar 	add_fl_sysctls(pi->adapter, &vi->ctx, oid, &ofld_rxq->fl);
3226733b9277SNavdeep Parhar 
3227733b9277SNavdeep Parhar 	return (rc);
3228733b9277SNavdeep Parhar }
3229733b9277SNavdeep Parhar 
3230733b9277SNavdeep Parhar static int
3231fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
3232733b9277SNavdeep Parhar {
3233733b9277SNavdeep Parhar 	int rc;
3234733b9277SNavdeep Parhar 
3235fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl);
3236733b9277SNavdeep Parhar 	if (rc == 0)
3237733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
3238733b9277SNavdeep Parhar 
3239733b9277SNavdeep Parhar 	return (rc);
3240733b9277SNavdeep Parhar }
3241733b9277SNavdeep Parhar #endif
3242733b9277SNavdeep Parhar 
3243298d969cSNavdeep Parhar #ifdef DEV_NETMAP
3244298d969cSNavdeep Parhar static int
3245fe2ebb76SJohn Baldwin alloc_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq, int intr_idx,
3246298d969cSNavdeep Parhar     int idx, struct sysctl_oid *oid)
3247298d969cSNavdeep Parhar {
3248298d969cSNavdeep Parhar 	int rc;
3249298d969cSNavdeep Parhar 	struct sysctl_oid_list *children;
3250298d969cSNavdeep Parhar 	struct sysctl_ctx_list *ctx;
3251298d969cSNavdeep Parhar 	char name[16];
3252298d969cSNavdeep Parhar 	size_t len;
3253fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3254fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3255298d969cSNavdeep Parhar 
3256298d969cSNavdeep Parhar 	MPASS(na != NULL);
3257298d969cSNavdeep Parhar 
3258fe2ebb76SJohn Baldwin 	len = vi->qsize_rxq * IQ_ESIZE;
3259298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map,
3260298d969cSNavdeep Parhar 	    &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc);
3261298d969cSNavdeep Parhar 	if (rc != 0)
3262298d969cSNavdeep Parhar 		return (rc);
3263298d969cSNavdeep Parhar 
326490e7434aSNavdeep Parhar 	len = na->num_rx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3265298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map,
3266298d969cSNavdeep Parhar 	    &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc);
3267298d969cSNavdeep Parhar 	if (rc != 0)
3268298d969cSNavdeep Parhar 		return (rc);
3269298d969cSNavdeep Parhar 
3270fe2ebb76SJohn Baldwin 	nm_rxq->vi = vi;
3271298d969cSNavdeep Parhar 	nm_rxq->nid = idx;
3272298d969cSNavdeep Parhar 	nm_rxq->iq_cidx = 0;
327390e7434aSNavdeep Parhar 	nm_rxq->iq_sidx = vi->qsize_rxq - sc->params.sge.spg_len / IQ_ESIZE;
3274298d969cSNavdeep Parhar 	nm_rxq->iq_gen = F_RSPD_GEN;
3275298d969cSNavdeep Parhar 	nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0;
3276298d969cSNavdeep Parhar 	nm_rxq->fl_sidx = na->num_rx_desc;
3277298d969cSNavdeep Parhar 	nm_rxq->intr_idx = intr_idx;
3278a8c4fcb9SNavdeep Parhar 	nm_rxq->iq_cntxt_id = INVALID_NM_RXQ_CNTXT_ID;
3279298d969cSNavdeep Parhar 
3280fe2ebb76SJohn Baldwin 	ctx = &vi->ctx;
3281298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3282298d969cSNavdeep Parhar 
3283298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3284298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL,
3285298d969cSNavdeep Parhar 	    "rx queue");
3286298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3287298d969cSNavdeep Parhar 
3288298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
3289298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16,
3290298d969cSNavdeep Parhar 	    "I", "absolute id of the queue");
3291298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3292298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16,
3293298d969cSNavdeep Parhar 	    "I", "SGE context id of the queue");
3294298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3295298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I",
3296298d969cSNavdeep Parhar 	    "consumer index");
3297298d969cSNavdeep Parhar 
3298298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3299298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
3300298d969cSNavdeep Parhar 	    "freelist");
3301298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3302298d969cSNavdeep Parhar 
3303298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3304298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16,
3305298d969cSNavdeep Parhar 	    "I", "SGE context id of the freelist");
3306298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
3307298d969cSNavdeep Parhar 	    &nm_rxq->fl_cidx, 0, "consumer index");
3308298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
3309298d969cSNavdeep Parhar 	    &nm_rxq->fl_pidx, 0, "producer index");
3310298d969cSNavdeep Parhar 
3311298d969cSNavdeep Parhar 	return (rc);
3312298d969cSNavdeep Parhar }
3313298d969cSNavdeep Parhar 
3314298d969cSNavdeep Parhar 
3315298d969cSNavdeep Parhar static int
3316fe2ebb76SJohn Baldwin free_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq)
3317298d969cSNavdeep Parhar {
3318fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3319298d969cSNavdeep Parhar 
33200fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3321a8c4fcb9SNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == INVALID_NM_RXQ_CNTXT_ID);
33220fa7560dSNavdeep Parhar 	else
33230fa7560dSNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == 0);
3324a8c4fcb9SNavdeep Parhar 
3325298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba,
3326298d969cSNavdeep Parhar 	    nm_rxq->iq_desc);
3327298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba,
3328298d969cSNavdeep Parhar 	    nm_rxq->fl_desc);
3329298d969cSNavdeep Parhar 
3330298d969cSNavdeep Parhar 	return (0);
3331298d969cSNavdeep Parhar }
3332298d969cSNavdeep Parhar 
3333298d969cSNavdeep Parhar static int
3334fe2ebb76SJohn Baldwin alloc_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq, int iqidx, int idx,
3335298d969cSNavdeep Parhar     struct sysctl_oid *oid)
3336298d969cSNavdeep Parhar {
3337298d969cSNavdeep Parhar 	int rc;
3338298d969cSNavdeep Parhar 	size_t len;
3339fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3340298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
3341fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3342298d969cSNavdeep Parhar 	char name[16];
3343298d969cSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3344298d969cSNavdeep Parhar 
334590e7434aSNavdeep Parhar 	len = na->num_tx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3346298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map,
3347298d969cSNavdeep Parhar 	    &nm_txq->ba, (void **)&nm_txq->desc);
3348298d969cSNavdeep Parhar 	if (rc)
3349298d969cSNavdeep Parhar 		return (rc);
3350298d969cSNavdeep Parhar 
3351298d969cSNavdeep Parhar 	nm_txq->pidx = nm_txq->cidx = 0;
3352298d969cSNavdeep Parhar 	nm_txq->sidx = na->num_tx_desc;
3353298d969cSNavdeep Parhar 	nm_txq->nid = idx;
3354298d969cSNavdeep Parhar 	nm_txq->iqidx = iqidx;
3355298d969cSNavdeep Parhar 	nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
335697f2919dSNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) |
335797f2919dSNavdeep Parhar 	    V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) |
335897f2919dSNavdeep Parhar 	    V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid)));
3359a8c4fcb9SNavdeep Parhar 	nm_txq->cntxt_id = INVALID_NM_TXQ_CNTXT_ID;
3360298d969cSNavdeep Parhar 
3361298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3362fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3363298d969cSNavdeep Parhar 	    NULL, "netmap tx queue");
3364298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3365298d969cSNavdeep Parhar 
3366fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3367298d969cSNavdeep Parhar 	    &nm_txq->cntxt_id, 0, "SGE context id of the queue");
3368fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3369298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I",
3370298d969cSNavdeep Parhar 	    "consumer index");
3371fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
3372298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I",
3373298d969cSNavdeep Parhar 	    "producer index");
3374298d969cSNavdeep Parhar 
3375298d969cSNavdeep Parhar 	return (rc);
3376298d969cSNavdeep Parhar }
3377298d969cSNavdeep Parhar 
3378298d969cSNavdeep Parhar static int
3379fe2ebb76SJohn Baldwin free_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq)
3380298d969cSNavdeep Parhar {
3381fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3382298d969cSNavdeep Parhar 
33830fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3384a8c4fcb9SNavdeep Parhar 		MPASS(nm_txq->cntxt_id == INVALID_NM_TXQ_CNTXT_ID);
33850fa7560dSNavdeep Parhar 	else
33860fa7560dSNavdeep Parhar 		MPASS(nm_txq->cntxt_id == 0);
3387a8c4fcb9SNavdeep Parhar 
3388298d969cSNavdeep Parhar 	free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba,
3389298d969cSNavdeep Parhar 	    nm_txq->desc);
3390298d969cSNavdeep Parhar 
3391298d969cSNavdeep Parhar 	return (0);
3392298d969cSNavdeep Parhar }
3393298d969cSNavdeep Parhar #endif
3394298d969cSNavdeep Parhar 
3395733b9277SNavdeep Parhar static int
3396733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
3397733b9277SNavdeep Parhar {
3398733b9277SNavdeep Parhar 	int rc, cntxt_id;
3399733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
340090e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
3401f7dfe243SNavdeep Parhar 
3402f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
3403f7dfe243SNavdeep Parhar 
3404f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
3405f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
3406f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
3407f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
3408f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
34097951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
3410f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
3411f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
341287b027baSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
3413733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
341456599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
3415f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
3416f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3417f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
341887b027baSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
34197951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
3420f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3421f7dfe243SNavdeep Parhar 
3422f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3423f7dfe243SNavdeep Parhar 	if (rc != 0) {
3424f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
3425733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
3426f7dfe243SNavdeep Parhar 		return (rc);
3427f7dfe243SNavdeep Parhar 	}
3428733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3429f7dfe243SNavdeep Parhar 
3430f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
3431f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3432733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3433733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3434733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3435f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3436f7dfe243SNavdeep Parhar 
3437f7dfe243SNavdeep Parhar 	return (rc);
3438f7dfe243SNavdeep Parhar }
3439f7dfe243SNavdeep Parhar 
3440f7dfe243SNavdeep Parhar static int
3441fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
344254e4ee71SNavdeep Parhar {
344354e4ee71SNavdeep Parhar 	int rc, cntxt_id;
344454e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
344590e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
344654e4ee71SNavdeep Parhar 
344754e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
344854e4ee71SNavdeep Parhar 
344954e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
345054e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
345154e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
345254e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
345354e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
34547951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
3455fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
345654e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
34577951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3458733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
3459aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
346054e4ee71SNavdeep Parhar 	c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
346154e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
34627951040fSNavdeep Parhar 	    V_FW_EQ_ETH_CMD_EQSIZE(qsize));
346354e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
346454e4ee71SNavdeep Parhar 
346554e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
346654e4ee71SNavdeep Parhar 	if (rc != 0) {
3467fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3468733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
3469733b9277SNavdeep Parhar 		return (rc);
3470733b9277SNavdeep Parhar 	}
3471733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3472733b9277SNavdeep Parhar 
3473733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
3474ec55567cSJohn Baldwin 	eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
3475733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3476733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3477733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3478733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3479733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3480733b9277SNavdeep Parhar 
348154e4ee71SNavdeep Parhar 	return (rc);
348254e4ee71SNavdeep Parhar }
348354e4ee71SNavdeep Parhar 
348409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3485733b9277SNavdeep Parhar static int
3486fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3487733b9277SNavdeep Parhar {
3488733b9277SNavdeep Parhar 	int rc, cntxt_id;
3489733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
349090e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
349154e4ee71SNavdeep Parhar 
3492733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
3493733b9277SNavdeep Parhar 
3494733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
3495733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
3496733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
3497733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
3498733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
3499733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
35007951040fSNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3501733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
3502733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
3503733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
3504733b9277SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
3505733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
35067951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
3507733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3508733b9277SNavdeep Parhar 
3509733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3510733b9277SNavdeep Parhar 	if (rc != 0) {
3511fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3512733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
3513733b9277SNavdeep Parhar 		return (rc);
3514733b9277SNavdeep Parhar 	}
3515733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3516733b9277SNavdeep Parhar 
3517733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
351854e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3519733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3520733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3521733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
352254e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
352354e4ee71SNavdeep Parhar 
3524733b9277SNavdeep Parhar 	return (rc);
3525733b9277SNavdeep Parhar }
3526733b9277SNavdeep Parhar #endif
3527733b9277SNavdeep Parhar 
3528733b9277SNavdeep Parhar static int
3529fe2ebb76SJohn Baldwin alloc_eq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3530733b9277SNavdeep Parhar {
35317951040fSNavdeep Parhar 	int rc, qsize;
3532733b9277SNavdeep Parhar 	size_t len;
3533733b9277SNavdeep Parhar 
3534733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
3535733b9277SNavdeep Parhar 
353690e7434aSNavdeep Parhar 	qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
35377951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
3538733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
3539733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
3540733b9277SNavdeep Parhar 	if (rc)
3541733b9277SNavdeep Parhar 		return (rc);
3542733b9277SNavdeep Parhar 
3543733b9277SNavdeep Parhar 	eq->pidx = eq->cidx = 0;
35447951040fSNavdeep Parhar 	eq->equeqidx = eq->dbidx = 0;
3545d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
3546733b9277SNavdeep Parhar 
3547733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
3548733b9277SNavdeep Parhar 	case EQ_CTRL:
3549733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
3550733b9277SNavdeep Parhar 		break;
3551733b9277SNavdeep Parhar 
3552733b9277SNavdeep Parhar 	case EQ_ETH:
3553fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
3554733b9277SNavdeep Parhar 		break;
3555733b9277SNavdeep Parhar 
355609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3557733b9277SNavdeep Parhar 	case EQ_OFLD:
3558fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
3559733b9277SNavdeep Parhar 		break;
3560733b9277SNavdeep Parhar #endif
3561733b9277SNavdeep Parhar 
3562733b9277SNavdeep Parhar 	default:
3563733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
3564733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
3565733b9277SNavdeep Parhar 	}
3566733b9277SNavdeep Parhar 	if (rc != 0) {
3567733b9277SNavdeep Parhar 		device_printf(sc->dev,
3568c086e3d1SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d\n",
3569733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
3570733b9277SNavdeep Parhar 	}
3571733b9277SNavdeep Parhar 
3572d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
3573d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
357477ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
357590e7434aSNavdeep Parhar 		uint32_t s_qpp = sc->params.sge.eq_s_qpp;
3576d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
3577d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
3578d14b0ac1SNavdeep Parhar 
3579d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
3580d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
3581d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
3582f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
358377ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
3584d14b0ac1SNavdeep Parhar 		else {
3585d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
3586d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
3587d14b0ac1SNavdeep Parhar 		}
3588d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
3589d14b0ac1SNavdeep Parhar 	}
3590d14b0ac1SNavdeep Parhar 
3591733b9277SNavdeep Parhar 	return (rc);
3592733b9277SNavdeep Parhar }
3593733b9277SNavdeep Parhar 
3594733b9277SNavdeep Parhar static int
3595733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
3596733b9277SNavdeep Parhar {
3597733b9277SNavdeep Parhar 	int rc;
3598733b9277SNavdeep Parhar 
3599733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
3600733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
3601733b9277SNavdeep Parhar 		case EQ_CTRL:
3602733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
3603733b9277SNavdeep Parhar 			    eq->cntxt_id);
3604733b9277SNavdeep Parhar 			break;
3605733b9277SNavdeep Parhar 
3606733b9277SNavdeep Parhar 		case EQ_ETH:
3607733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
3608733b9277SNavdeep Parhar 			    eq->cntxt_id);
3609733b9277SNavdeep Parhar 			break;
3610733b9277SNavdeep Parhar 
361109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
3612733b9277SNavdeep Parhar 		case EQ_OFLD:
3613733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
3614733b9277SNavdeep Parhar 			    eq->cntxt_id);
3615733b9277SNavdeep Parhar 			break;
3616733b9277SNavdeep Parhar #endif
3617733b9277SNavdeep Parhar 
3618733b9277SNavdeep Parhar 		default:
3619733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
3620733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
3621733b9277SNavdeep Parhar 		}
3622733b9277SNavdeep Parhar 		if (rc != 0) {
3623733b9277SNavdeep Parhar 			device_printf(sc->dev,
3624733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
3625733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
3626733b9277SNavdeep Parhar 			return (rc);
3627733b9277SNavdeep Parhar 		}
3628733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
3629733b9277SNavdeep Parhar 	}
3630733b9277SNavdeep Parhar 
3631733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
3632733b9277SNavdeep Parhar 
3633733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
3634733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
3635733b9277SNavdeep Parhar 
3636733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
3637733b9277SNavdeep Parhar 	return (0);
3638733b9277SNavdeep Parhar }
3639733b9277SNavdeep Parhar 
3640733b9277SNavdeep Parhar static int
3641fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
3642733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3643733b9277SNavdeep Parhar {
3644733b9277SNavdeep Parhar 	int rc;
3645fe2ebb76SJohn Baldwin 	struct sysctl_ctx_list *ctx = vi ? &vi->ctx : &sc->ctx;
3646733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3647733b9277SNavdeep Parhar 
3648fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, &wrq->eq);
3649733b9277SNavdeep Parhar 	if (rc)
3650733b9277SNavdeep Parhar 		return (rc);
3651733b9277SNavdeep Parhar 
3652733b9277SNavdeep Parhar 	wrq->adapter = sc;
36537951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
36547951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
365509fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
36567951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
36577951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
3658733b9277SNavdeep Parhar 
3659aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3660aa93b99aSNavdeep Parhar 	    &wrq->eq.ba, "bus address of descriptor ring");
3661aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3662aa93b99aSNavdeep Parhar 	    wrq->eq.sidx * EQ_ESIZE + sc->params.sge.spg_len,
3663aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3664733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3665733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
3666733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3667733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
3668733b9277SNavdeep Parhar 	    "consumer index");
3669733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
3670733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
3671733b9277SNavdeep Parhar 	    "producer index");
3672aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
3673aa93b99aSNavdeep Parhar 	    wrq->eq.sidx, "status page index");
36747951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
36757951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
36767951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
36777951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
36780459a175SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD,
36790459a175SNavdeep Parhar 	    &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)");
3680733b9277SNavdeep Parhar 
3681733b9277SNavdeep Parhar 	return (rc);
3682733b9277SNavdeep Parhar }
3683733b9277SNavdeep Parhar 
3684733b9277SNavdeep Parhar static int
3685733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
3686733b9277SNavdeep Parhar {
3687733b9277SNavdeep Parhar 	int rc;
3688733b9277SNavdeep Parhar 
3689733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
3690733b9277SNavdeep Parhar 	if (rc)
3691733b9277SNavdeep Parhar 		return (rc);
3692733b9277SNavdeep Parhar 
3693733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
3694733b9277SNavdeep Parhar 	return (0);
3695733b9277SNavdeep Parhar }
3696733b9277SNavdeep Parhar 
3697733b9277SNavdeep Parhar static int
3698fe2ebb76SJohn Baldwin alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx,
3699733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3700733b9277SNavdeep Parhar {
3701733b9277SNavdeep Parhar 	int rc;
3702fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3703733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
3704733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3705733b9277SNavdeep Parhar 	char name[16];
3706733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3707733b9277SNavdeep Parhar 
37087951040fSNavdeep Parhar 	rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, can_resume_eth_tx,
37097951040fSNavdeep Parhar 	    M_CXGBE, M_WAITOK);
37107951040fSNavdeep Parhar 	if (rc != 0) {
37117951040fSNavdeep Parhar 		device_printf(sc->dev, "failed to allocate mp_ring: %d\n", rc);
37127951040fSNavdeep Parhar 		return (rc);
37137951040fSNavdeep Parhar 	}
37147951040fSNavdeep Parhar 
3715fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, eq);
37167951040fSNavdeep Parhar 	if (rc != 0) {
37177951040fSNavdeep Parhar 		mp_ring_free(txq->r);
37187951040fSNavdeep Parhar 		txq->r = NULL;
3719733b9277SNavdeep Parhar 		return (rc);
37207951040fSNavdeep Parhar 	}
3721733b9277SNavdeep Parhar 
37227951040fSNavdeep Parhar 	/* Can't fail after this point. */
37237951040fSNavdeep Parhar 
3724ec55567cSJohn Baldwin 	if (idx == 0)
3725ec55567cSJohn Baldwin 		sc->sge.eq_base = eq->abs_id - eq->cntxt_id;
3726ec55567cSJohn Baldwin 	else
3727ec55567cSJohn Baldwin 		KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id,
3728ec55567cSJohn Baldwin 		    ("eq_base mismatch"));
3729ec55567cSJohn Baldwin 	KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF,
3730ec55567cSJohn Baldwin 	    ("PF with non-zero eq_base"));
3731ec55567cSJohn Baldwin 
37327951040fSNavdeep Parhar 	TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
3733fe2ebb76SJohn Baldwin 	txq->ifp = vi->ifp;
37347951040fSNavdeep Parhar 	txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
37356af45170SJohn Baldwin 	if (sc->flags & IS_VF)
37366af45170SJohn Baldwin 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
37376af45170SJohn Baldwin 		    V_TXPKT_INTF(pi->tx_chan));
37386af45170SJohn Baldwin 	else
37397951040fSNavdeep Parhar 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
374097f2919dSNavdeep Parhar 		    V_TXPKT_INTF(pi->tx_chan) |
374197f2919dSNavdeep Parhar 		    V_TXPKT_PF(G_FW_VIID_PFN(vi->viid)) |
374297f2919dSNavdeep Parhar 		    V_TXPKT_VF(G_FW_VIID_VIN(vi->viid)) |
374397f2919dSNavdeep Parhar 		    V_TXPKT_VF_VLD(G_FW_VIID_VIVLD(vi->viid)));
374402f972e8SNavdeep Parhar 	txq->tc_idx = -1;
37457951040fSNavdeep Parhar 	txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
3746733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
374754e4ee71SNavdeep Parhar 
374854e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3749fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
375054e4ee71SNavdeep Parhar 	    NULL, "tx queue");
375154e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
375254e4ee71SNavdeep Parhar 
3753aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3754aa93b99aSNavdeep Parhar 	    &eq->ba, "bus address of descriptor ring");
3755aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3756aa93b99aSNavdeep Parhar 	    eq->sidx * EQ_ESIZE + sc->params.sge.spg_len,
3757aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3758ec55567cSJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
3759ec55567cSJohn Baldwin 	    &eq->abs_id, 0, "absolute id of the queue");
3760fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
376159bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
3762fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
376359bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
376459bc8ce0SNavdeep Parhar 	    "consumer index");
3765fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
376659bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
376759bc8ce0SNavdeep Parhar 	    "producer index");
3768aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
3769aa93b99aSNavdeep Parhar 	    eq->sidx, "status page index");
377059bc8ce0SNavdeep Parhar 
377102f972e8SNavdeep Parhar 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "tc",
377202f972e8SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RW, vi, idx, sysctl_tc, "I",
377302f972e8SNavdeep Parhar 	    "traffic class (-1 means none)");
377402f972e8SNavdeep Parhar 
3775fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
377654e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
3777fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_insertion",
377854e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
377954e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
3780fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
3781a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
3782fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
378354e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
3784fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
378554e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
3786fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
378754e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
3788fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_wrs",
37897951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_wrs,
37907951040fSNavdeep Parhar 	    "# of txpkts (type 0) work requests");
3791fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_wrs",
37927951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_wrs,
37937951040fSNavdeep Parhar 	    "# of txpkts (type 1) work requests");
3794fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_pkts",
37957951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_pkts,
37967951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
3797fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_pkts",
37987951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_pkts,
37997951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
380054e4ee71SNavdeep Parhar 
3801fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_enqueues",
38027951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->enqueues,
38037951040fSNavdeep Parhar 	    "# of enqueues to the mp_ring for this queue");
3804fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_drops",
38057951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->drops,
38067951040fSNavdeep Parhar 	    "# of drops in the mp_ring for this queue");
3807fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_starts",
38087951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->starts,
38097951040fSNavdeep Parhar 	    "# of normal consumer starts in the mp_ring for this queue");
3810fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_stalls",
38117951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->stalls,
38127951040fSNavdeep Parhar 	    "# of consumer stalls in the mp_ring for this queue");
3813fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_restarts",
38147951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->restarts,
38157951040fSNavdeep Parhar 	    "# of consumer restarts in the mp_ring for this queue");
3816fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_abdications",
38177951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->abdications,
38187951040fSNavdeep Parhar 	    "# of consumer abdications in the mp_ring for this queue");
381954e4ee71SNavdeep Parhar 
38207951040fSNavdeep Parhar 	return (0);
382154e4ee71SNavdeep Parhar }
382254e4ee71SNavdeep Parhar 
382354e4ee71SNavdeep Parhar static int
3824fe2ebb76SJohn Baldwin free_txq(struct vi_info *vi, struct sge_txq *txq)
382554e4ee71SNavdeep Parhar {
382654e4ee71SNavdeep Parhar 	int rc;
3827fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
382854e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
382954e4ee71SNavdeep Parhar 
3830733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
3831733b9277SNavdeep Parhar 	if (rc)
383254e4ee71SNavdeep Parhar 		return (rc);
383354e4ee71SNavdeep Parhar 
38347951040fSNavdeep Parhar 	sglist_free(txq->gl);
3835f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
38367951040fSNavdeep Parhar 	mp_ring_free(txq->r);
383754e4ee71SNavdeep Parhar 
383854e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
383954e4ee71SNavdeep Parhar 	return (0);
384054e4ee71SNavdeep Parhar }
384154e4ee71SNavdeep Parhar 
384254e4ee71SNavdeep Parhar static void
384354e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
384454e4ee71SNavdeep Parhar {
384554e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
384654e4ee71SNavdeep Parhar 
384754e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
384854e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
384954e4ee71SNavdeep Parhar 
385054e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
385154e4ee71SNavdeep Parhar }
385254e4ee71SNavdeep Parhar 
385354e4ee71SNavdeep Parhar static inline void
385454e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
385554e4ee71SNavdeep Parhar {
38564d6db4e0SNavdeep Parhar 	uint32_t n, v;
385754e4ee71SNavdeep Parhar 
38584d6db4e0SNavdeep Parhar 	n = IDXDIFF(fl->pidx / 8, fl->dbidx, fl->sidx);
38594d6db4e0SNavdeep Parhar 	MPASS(n > 0);
3860d14b0ac1SNavdeep Parhar 
386154e4ee71SNavdeep Parhar 	wmb();
38624d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
38634d6db4e0SNavdeep Parhar 	if (fl->udb)
38644d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
38654d6db4e0SNavdeep Parhar 	else
3866315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg, v);
38674d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
386854e4ee71SNavdeep Parhar }
386954e4ee71SNavdeep Parhar 
3870fb12416cSNavdeep Parhar /*
38714d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating up to 'n' buffers.  Buffers that are
38724d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
3873733b9277SNavdeep Parhar  *
38744d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
38754d6db4e0SNavdeep Parhar  * of starving freelists.
3876fb12416cSNavdeep Parhar  */
3877733b9277SNavdeep Parhar static int
38784d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
387954e4ee71SNavdeep Parhar {
38804d6db4e0SNavdeep Parhar 	__be64 *d;
38814d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
388238035ed6SNavdeep Parhar 	uintptr_t pa;
388354e4ee71SNavdeep Parhar 	caddr_t cl;
38844d6db4e0SNavdeep Parhar 	struct cluster_layout *cll;
38854d6db4e0SNavdeep Parhar 	struct sw_zone_info *swz;
388638035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
38874d6db4e0SNavdeep Parhar 	uint16_t max_pidx;
38884d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
388954e4ee71SNavdeep Parhar 
389054e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
389154e4ee71SNavdeep Parhar 
38924d6db4e0SNavdeep Parhar 	/*
3893453130d9SPedro F. Giffuni 	 * We always stop at the beginning of the hardware descriptor that's just
38944d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
38954d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
38964d6db4e0SNavdeep Parhar 	 */
38974d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
38984d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
38994d6db4e0SNavdeep Parhar 		return (0);
390054e4ee71SNavdeep Parhar 
39014d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
39024d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
39034d6db4e0SNavdeep Parhar 	cll = &fl->cll_def;	/* default layout */
39044d6db4e0SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[cll->zidx];
39054d6db4e0SNavdeep Parhar 
39064d6db4e0SNavdeep Parhar 	while (n > 0) {
390754e4ee71SNavdeep Parhar 
390854e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
390954e4ee71SNavdeep Parhar 
3910c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
391138035ed6SNavdeep Parhar 				/*
391238035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
391338035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
391438035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
391538035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
391638035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
391738035ed6SNavdeep Parhar 				 */
391838035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
3919ccc69b2fSNavdeep Parhar #ifdef INVARIANTS
3920ccc69b2fSNavdeep Parhar 				clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
3921ccc69b2fSNavdeep Parhar 				if (clm != NULL)
3922ccc69b2fSNavdeep Parhar 					MPASS(clm->refcount == 1);
3923ccc69b2fSNavdeep Parhar #endif
392438035ed6SNavdeep Parhar 				goto recycled_fast;
392538035ed6SNavdeep Parhar 			}
392654e4ee71SNavdeep Parhar 
392738035ed6SNavdeep Parhar 			/*
392838035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
392938035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
393038035ed6SNavdeep Parhar 			 * when they're recycled.
393138035ed6SNavdeep Parhar 			 */
393238035ed6SNavdeep Parhar 			clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
393338035ed6SNavdeep Parhar 			MPASS(clm != NULL);
39341458bff9SNavdeep Parhar 
393538035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
393638035ed6SNavdeep Parhar 				fl->cl_recycled++;
393782eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
393854e4ee71SNavdeep Parhar 				goto recycled;
393954e4ee71SNavdeep Parhar 			}
39401458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
39411458bff9SNavdeep Parhar 		}
394238035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
394338035ed6SNavdeep Parhar alloc:
394438035ed6SNavdeep Parhar 		cl = uma_zalloc(swz->zone, M_NOWAIT);
394538035ed6SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
394638035ed6SNavdeep Parhar 			if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 ||
394738035ed6SNavdeep Parhar 			    fl->cll_def.zidx == fl->cll_alt.zidx)
394854e4ee71SNavdeep Parhar 				break;
394954e4ee71SNavdeep Parhar 
395038035ed6SNavdeep Parhar 			/* fall back to the safe zone */
395138035ed6SNavdeep Parhar 			cll = &fl->cll_alt;
395238035ed6SNavdeep Parhar 			swz = &sc->sge.sw_zone_info[cll->zidx];
395338035ed6SNavdeep Parhar 			goto alloc;
395454e4ee71SNavdeep Parhar 		}
395538035ed6SNavdeep Parhar 		fl->cl_allocated++;
39564d6db4e0SNavdeep Parhar 		n--;
395754e4ee71SNavdeep Parhar 
395838035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
395938035ed6SNavdeep Parhar 		pa += cll->region1;
396054e4ee71SNavdeep Parhar 		sd->cl = cl;
396138035ed6SNavdeep Parhar 		sd->cll = *cll;
396238035ed6SNavdeep Parhar 		*d = htobe64(pa | cll->hwidx);
396338035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, cl);
396438035ed6SNavdeep Parhar 		if (clm != NULL) {
39657d29df59SNavdeep Parhar recycled:
396638035ed6SNavdeep Parhar #ifdef INVARIANTS
396738035ed6SNavdeep Parhar 			clm->sd = sd;
396838035ed6SNavdeep Parhar #endif
396938035ed6SNavdeep Parhar 			clm->refcount = 1;
397038035ed6SNavdeep Parhar 		}
3971c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
397238035ed6SNavdeep Parhar recycled_fast:
397338035ed6SNavdeep Parhar 		d++;
397454e4ee71SNavdeep Parhar 		sd++;
39754d6db4e0SNavdeep Parhar 		if (__predict_false(++fl->pidx % 8 == 0)) {
39764d6db4e0SNavdeep Parhar 			uint16_t pidx = fl->pidx / 8;
39774d6db4e0SNavdeep Parhar 
39784d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
397954e4ee71SNavdeep Parhar 				fl->pidx = 0;
39804d6db4e0SNavdeep Parhar 				pidx = 0;
398154e4ee71SNavdeep Parhar 				sd = fl->sdesc;
398254e4ee71SNavdeep Parhar 				d = fl->desc;
398354e4ee71SNavdeep Parhar 			}
39844d6db4e0SNavdeep Parhar 			if (pidx == max_pidx)
39854d6db4e0SNavdeep Parhar 				break;
39864d6db4e0SNavdeep Parhar 
39874d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
39884d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
39894d6db4e0SNavdeep Parhar 		}
399054e4ee71SNavdeep Parhar 	}
3991fb12416cSNavdeep Parhar 
39924d6db4e0SNavdeep Parhar 	if (fl->pidx / 8 != fl->dbidx)
3993fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
3994733b9277SNavdeep Parhar 
3995733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
3996733b9277SNavdeep Parhar }
3997733b9277SNavdeep Parhar 
3998733b9277SNavdeep Parhar /*
3999733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
4000733b9277SNavdeep Parhar  */
4001733b9277SNavdeep Parhar static void
4002733b9277SNavdeep Parhar refill_sfl(void *arg)
4003733b9277SNavdeep Parhar {
4004733b9277SNavdeep Parhar 	struct adapter *sc = arg;
4005733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
4006733b9277SNavdeep Parhar 
4007fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
4008733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
4009733b9277SNavdeep Parhar 		FL_LOCK(fl);
4010733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
4011733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
4012733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
4013733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
4014733b9277SNavdeep Parhar 		}
4015733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
4016733b9277SNavdeep Parhar 	}
4017733b9277SNavdeep Parhar 
4018733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
4019733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
402054e4ee71SNavdeep Parhar }
402154e4ee71SNavdeep Parhar 
402254e4ee71SNavdeep Parhar static int
402354e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
402454e4ee71SNavdeep Parhar {
402554e4ee71SNavdeep Parhar 
40264d6db4e0SNavdeep Parhar 	fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE,
402754e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
402854e4ee71SNavdeep Parhar 
402954e4ee71SNavdeep Parhar 	return (0);
403054e4ee71SNavdeep Parhar }
403154e4ee71SNavdeep Parhar 
403254e4ee71SNavdeep Parhar static void
40331458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl)
403454e4ee71SNavdeep Parhar {
403554e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
403638035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
403738035ed6SNavdeep Parhar 	struct cluster_layout *cll;
403854e4ee71SNavdeep Parhar 	int i;
403954e4ee71SNavdeep Parhar 
404054e4ee71SNavdeep Parhar 	sd = fl->sdesc;
40414d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
404238035ed6SNavdeep Parhar 		if (sd->cl == NULL)
404338035ed6SNavdeep Parhar 			continue;
404454e4ee71SNavdeep Parhar 
404538035ed6SNavdeep Parhar 		cll = &sd->cll;
404638035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, sd->cl);
404782eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
404838035ed6SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
404982eff304SNavdeep Parhar 		else if (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1) {
405082eff304SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
405182eff304SNavdeep Parhar 			counter_u64_add(extfree_rels, 1);
405254e4ee71SNavdeep Parhar 		}
405338035ed6SNavdeep Parhar 		sd->cl = NULL;
405454e4ee71SNavdeep Parhar 	}
405554e4ee71SNavdeep Parhar 
405654e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
405754e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
405854e4ee71SNavdeep Parhar }
405954e4ee71SNavdeep Parhar 
40607951040fSNavdeep Parhar static inline void
40617951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
406254e4ee71SNavdeep Parhar {
40637951040fSNavdeep Parhar 	int rc;
406454e4ee71SNavdeep Parhar 
40657951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
406654e4ee71SNavdeep Parhar 
40677951040fSNavdeep Parhar 	sglist_reset(gl);
40687951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
40697951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
40707951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
40717951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
407254e4ee71SNavdeep Parhar 	}
407354e4ee71SNavdeep Parhar 
40747951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
40757951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
40767951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
40777951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 &&
40787951040fSNavdeep Parhar 	    gl->sg_nseg <= (needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS),
40797951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
40807951040fSNavdeep Parhar 		gl->sg_nseg, needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS));
408154e4ee71SNavdeep Parhar }
408254e4ee71SNavdeep Parhar 
408354e4ee71SNavdeep Parhar /*
40847951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
408554e4ee71SNavdeep Parhar  */
40867951040fSNavdeep Parhar static inline u_int
40877951040fSNavdeep Parhar txpkt_len16(u_int nsegs, u_int tso)
40887951040fSNavdeep Parhar {
40897951040fSNavdeep Parhar 	u_int n;
40907951040fSNavdeep Parhar 
40917951040fSNavdeep Parhar 	MPASS(nsegs > 0);
40927951040fSNavdeep Parhar 
40937951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
40947951040fSNavdeep Parhar 	n = sizeof(struct fw_eth_tx_pkt_wr) + sizeof(struct cpl_tx_pkt_core) +
40957951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
40967951040fSNavdeep Parhar 	if (tso)
40977951040fSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
40987951040fSNavdeep Parhar 
40997951040fSNavdeep Parhar 	return (howmany(n, 16));
41007951040fSNavdeep Parhar }
410154e4ee71SNavdeep Parhar 
410254e4ee71SNavdeep Parhar /*
41036af45170SJohn Baldwin  * len16 for a txpkt_vm WR with a GL.  Includes the firmware work
41046af45170SJohn Baldwin  * request header.
41056af45170SJohn Baldwin  */
41066af45170SJohn Baldwin static inline u_int
41076af45170SJohn Baldwin txpkt_vm_len16(u_int nsegs, u_int tso)
41086af45170SJohn Baldwin {
41096af45170SJohn Baldwin 	u_int n;
41106af45170SJohn Baldwin 
41116af45170SJohn Baldwin 	MPASS(nsegs > 0);
41126af45170SJohn Baldwin 
41136af45170SJohn Baldwin 	nsegs--; /* first segment is part of ulptx_sgl */
41146af45170SJohn Baldwin 	n = sizeof(struct fw_eth_tx_pkt_vm_wr) +
41156af45170SJohn Baldwin 	    sizeof(struct cpl_tx_pkt_core) +
41166af45170SJohn Baldwin 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
41176af45170SJohn Baldwin 	if (tso)
41186af45170SJohn Baldwin 		n += sizeof(struct cpl_tx_pkt_lso_core);
41196af45170SJohn Baldwin 
41206af45170SJohn Baldwin 	return (howmany(n, 16));
41216af45170SJohn Baldwin }
41226af45170SJohn Baldwin 
41236af45170SJohn Baldwin /*
41247951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
41257951040fSNavdeep Parhar  * request header.
41267951040fSNavdeep Parhar  */
41277951040fSNavdeep Parhar static inline u_int
41287951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
41297951040fSNavdeep Parhar {
41307951040fSNavdeep Parhar 	u_int n;
41317951040fSNavdeep Parhar 
41327951040fSNavdeep Parhar 	MPASS(nsegs > 0);
41337951040fSNavdeep Parhar 
41347951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
41357951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
41367951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
41377951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
41387951040fSNavdeep Parhar 
41397951040fSNavdeep Parhar 	return (howmany(n, 16));
41407951040fSNavdeep Parhar }
41417951040fSNavdeep Parhar 
41427951040fSNavdeep Parhar /*
41437951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
41447951040fSNavdeep Parhar  * request header.
41457951040fSNavdeep Parhar  */
41467951040fSNavdeep Parhar static inline u_int
41477951040fSNavdeep Parhar txpkts1_len16(void)
41487951040fSNavdeep Parhar {
41497951040fSNavdeep Parhar 	u_int n;
41507951040fSNavdeep Parhar 
41517951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
41527951040fSNavdeep Parhar 
41537951040fSNavdeep Parhar 	return (howmany(n, 16));
41547951040fSNavdeep Parhar }
41557951040fSNavdeep Parhar 
41567951040fSNavdeep Parhar static inline u_int
41577951040fSNavdeep Parhar imm_payload(u_int ndesc)
41587951040fSNavdeep Parhar {
41597951040fSNavdeep Parhar 	u_int n;
41607951040fSNavdeep Parhar 
41617951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
41627951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
41637951040fSNavdeep Parhar 
41647951040fSNavdeep Parhar 	return (n);
41657951040fSNavdeep Parhar }
41667951040fSNavdeep Parhar 
41677951040fSNavdeep Parhar /*
41686af45170SJohn Baldwin  * Write a VM txpkt WR for this packet to the hardware descriptors, update the
41696af45170SJohn Baldwin  * software descriptor, and advance the pidx.  It is guaranteed that enough
41706af45170SJohn Baldwin  * descriptors are available.
41716af45170SJohn Baldwin  *
41726af45170SJohn Baldwin  * The return value is the # of hardware descriptors used.
41736af45170SJohn Baldwin  */
41746af45170SJohn Baldwin static u_int
4175472a6004SNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq,
4176472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *wr, struct mbuf *m0, u_int available)
41776af45170SJohn Baldwin {
41786af45170SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
41796af45170SJohn Baldwin 	struct tx_sdesc *txsd;
41806af45170SJohn Baldwin 	struct cpl_tx_pkt_core *cpl;
41816af45170SJohn Baldwin 	uint32_t ctrl;	/* used in many unrelated places */
41826af45170SJohn Baldwin 	uint64_t ctrl1;
41836af45170SJohn Baldwin 	int csum_type, len16, ndesc, pktlen, nsegs;
41846af45170SJohn Baldwin 	caddr_t dst;
41856af45170SJohn Baldwin 
41866af45170SJohn Baldwin 	TXQ_LOCK_ASSERT_OWNED(txq);
41876af45170SJohn Baldwin 	M_ASSERTPKTHDR(m0);
41886af45170SJohn Baldwin 	MPASS(available > 0 && available < eq->sidx);
41896af45170SJohn Baldwin 
41906af45170SJohn Baldwin 	len16 = mbuf_len16(m0);
41916af45170SJohn Baldwin 	nsegs = mbuf_nsegs(m0);
41926af45170SJohn Baldwin 	pktlen = m0->m_pkthdr.len;
41936af45170SJohn Baldwin 	ctrl = sizeof(struct cpl_tx_pkt_core);
41946af45170SJohn Baldwin 	if (needs_tso(m0))
41956af45170SJohn Baldwin 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
41966af45170SJohn Baldwin 	ndesc = howmany(len16, EQ_ESIZE / 16);
41976af45170SJohn Baldwin 	MPASS(ndesc <= available);
41986af45170SJohn Baldwin 
41996af45170SJohn Baldwin 	/* Firmware work request header */
42006af45170SJohn Baldwin 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
42016af45170SJohn Baldwin 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
42026af45170SJohn Baldwin 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
42036af45170SJohn Baldwin 
42046af45170SJohn Baldwin 	ctrl = V_FW_WR_LEN16(len16);
42056af45170SJohn Baldwin 	wr->equiq_to_len16 = htobe32(ctrl);
42066af45170SJohn Baldwin 	wr->r3[0] = 0;
42076af45170SJohn Baldwin 	wr->r3[1] = 0;
42086af45170SJohn Baldwin 
42096af45170SJohn Baldwin 	/*
42106af45170SJohn Baldwin 	 * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci.
42116af45170SJohn Baldwin 	 * vlantci is ignored unless the ethtype is 0x8100, so it's
42126af45170SJohn Baldwin 	 * simpler to always copy it rather than making it
42136af45170SJohn Baldwin 	 * conditional.  Also, it seems that we do not have to set
42146af45170SJohn Baldwin 	 * vlantci or fake the ethtype when doing VLAN tag insertion.
42156af45170SJohn Baldwin 	 */
42166af45170SJohn Baldwin 	m_copydata(m0, 0, sizeof(struct ether_header) + 2, wr->ethmacdst);
42176af45170SJohn Baldwin 
42186af45170SJohn Baldwin 	csum_type = -1;
42196af45170SJohn Baldwin 	if (needs_tso(m0)) {
42206af45170SJohn Baldwin 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
42216af45170SJohn Baldwin 
42226af45170SJohn Baldwin 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
42236af45170SJohn Baldwin 		    m0->m_pkthdr.l4hlen > 0,
42246af45170SJohn Baldwin 		    ("%s: mbuf %p needs TSO but missing header lengths",
42256af45170SJohn Baldwin 			__func__, m0));
42266af45170SJohn Baldwin 
42276af45170SJohn Baldwin 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
42286af45170SJohn Baldwin 		    F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2)
42296af45170SJohn Baldwin 		    | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
42306af45170SJohn Baldwin 		if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
42316af45170SJohn Baldwin 			ctrl |= V_LSO_ETHHDR_LEN(1);
42326af45170SJohn Baldwin 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
42336af45170SJohn Baldwin 			ctrl |= F_LSO_IPV6;
42346af45170SJohn Baldwin 
42356af45170SJohn Baldwin 		lso->lso_ctrl = htobe32(ctrl);
42366af45170SJohn Baldwin 		lso->ipid_ofst = htobe16(0);
42376af45170SJohn Baldwin 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
42386af45170SJohn Baldwin 		lso->seqno_offset = htobe32(0);
42396af45170SJohn Baldwin 		lso->len = htobe32(pktlen);
42406af45170SJohn Baldwin 
42416af45170SJohn Baldwin 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
42426af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP6;
42436af45170SJohn Baldwin 		else
42446af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP;
42456af45170SJohn Baldwin 
42466af45170SJohn Baldwin 		cpl = (void *)(lso + 1);
42476af45170SJohn Baldwin 
42486af45170SJohn Baldwin 		txq->tso_wrs++;
42496af45170SJohn Baldwin 	} else {
42506af45170SJohn Baldwin 		if (m0->m_pkthdr.csum_flags & CSUM_IP_TCP)
42516af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP;
42526af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP_UDP)
42536af45170SJohn Baldwin 			csum_type = TX_CSUM_UDPIP;
42546af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP6_TCP)
42556af45170SJohn Baldwin 			csum_type = TX_CSUM_TCPIP6;
42566af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP6_UDP)
42576af45170SJohn Baldwin 			csum_type = TX_CSUM_UDPIP6;
42586af45170SJohn Baldwin #if defined(INET)
42596af45170SJohn Baldwin 		else if (m0->m_pkthdr.csum_flags & CSUM_IP) {
42606af45170SJohn Baldwin 			/*
42616af45170SJohn Baldwin 			 * XXX: The firmware appears to stomp on the
42626af45170SJohn Baldwin 			 * fragment/flags field of the IP header when
42636af45170SJohn Baldwin 			 * using TX_CSUM_IP.  Fall back to doing
42646af45170SJohn Baldwin 			 * software checksums.
42656af45170SJohn Baldwin 			 */
42666af45170SJohn Baldwin 			u_short *sump;
42676af45170SJohn Baldwin 			struct mbuf *m;
42686af45170SJohn Baldwin 			int offset;
42696af45170SJohn Baldwin 
42706af45170SJohn Baldwin 			m = m0;
42716af45170SJohn Baldwin 			offset = 0;
42726af45170SJohn Baldwin 			sump = m_advance(&m, &offset, m0->m_pkthdr.l2hlen +
42736af45170SJohn Baldwin 			    offsetof(struct ip, ip_sum));
42746af45170SJohn Baldwin 			*sump = in_cksum_skip(m0, m0->m_pkthdr.l2hlen +
42756af45170SJohn Baldwin 			    m0->m_pkthdr.l3hlen, m0->m_pkthdr.l2hlen);
42766af45170SJohn Baldwin 			m0->m_pkthdr.csum_flags &= ~CSUM_IP;
42776af45170SJohn Baldwin 		}
42786af45170SJohn Baldwin #endif
42796af45170SJohn Baldwin 
42806af45170SJohn Baldwin 		cpl = (void *)(wr + 1);
42816af45170SJohn Baldwin 	}
42826af45170SJohn Baldwin 
42836af45170SJohn Baldwin 	/* Checksum offload */
42846af45170SJohn Baldwin 	ctrl1 = 0;
42856af45170SJohn Baldwin 	if (needs_l3_csum(m0) == 0)
42866af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
42876af45170SJohn Baldwin 	if (csum_type >= 0) {
42886af45170SJohn Baldwin 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0,
42896af45170SJohn Baldwin 	    ("%s: mbuf %p needs checksum offload but missing header lengths",
42906af45170SJohn Baldwin 			__func__, m0));
42916af45170SJohn Baldwin 
4292472a6004SNavdeep Parhar 		if (chip_id(sc) <= CHELSIO_T5) {
42936af45170SJohn Baldwin 			ctrl1 |= V_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen -
42946af45170SJohn Baldwin 			    ETHER_HDR_LEN);
4295472a6004SNavdeep Parhar 		} else {
4296472a6004SNavdeep Parhar 			ctrl1 |= V_T6_TXPKT_ETHHDR_LEN(m0->m_pkthdr.l2hlen -
4297472a6004SNavdeep Parhar 			    ETHER_HDR_LEN);
4298472a6004SNavdeep Parhar 		}
42996af45170SJohn Baldwin 		ctrl1 |= V_TXPKT_IPHDR_LEN(m0->m_pkthdr.l3hlen);
43006af45170SJohn Baldwin 		ctrl1 |= V_TXPKT_CSUM_TYPE(csum_type);
43016af45170SJohn Baldwin 	} else
43026af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
43036af45170SJohn Baldwin 	if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
43046af45170SJohn Baldwin 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
43056af45170SJohn Baldwin 		txq->txcsum++;	/* some hardware assistance provided */
43066af45170SJohn Baldwin 
43076af45170SJohn Baldwin 	/* VLAN tag insertion */
43086af45170SJohn Baldwin 	if (needs_vlan_insertion(m0)) {
43096af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_VLAN_VLD |
43106af45170SJohn Baldwin 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
43116af45170SJohn Baldwin 		txq->vlan_insertion++;
43126af45170SJohn Baldwin 	}
43136af45170SJohn Baldwin 
43146af45170SJohn Baldwin 	/* CPL header */
43156af45170SJohn Baldwin 	cpl->ctrl0 = txq->cpl_ctrl0;
43166af45170SJohn Baldwin 	cpl->pack = 0;
43176af45170SJohn Baldwin 	cpl->len = htobe16(pktlen);
43186af45170SJohn Baldwin 	cpl->ctrl1 = htobe64(ctrl1);
43196af45170SJohn Baldwin 
43206af45170SJohn Baldwin 	/* SGL */
43216af45170SJohn Baldwin 	dst = (void *)(cpl + 1);
43226af45170SJohn Baldwin 
43236af45170SJohn Baldwin 	/*
43246af45170SJohn Baldwin 	 * A packet using TSO will use up an entire descriptor for the
43256af45170SJohn Baldwin 	 * firmware work request header, LSO CPL, and TX_PKT_XT CPL.
43266af45170SJohn Baldwin 	 * If this descriptor is the last descriptor in the ring, wrap
43276af45170SJohn Baldwin 	 * around to the front of the ring explicitly for the start of
43286af45170SJohn Baldwin 	 * the sgl.
43296af45170SJohn Baldwin 	 */
43306af45170SJohn Baldwin 	if (dst == (void *)&eq->desc[eq->sidx]) {
43316af45170SJohn Baldwin 		dst = (void *)&eq->desc[0];
43326af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, 0);
43336af45170SJohn Baldwin 	} else
43346af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
43356af45170SJohn Baldwin 	txq->sgl_wrs++;
43366af45170SJohn Baldwin 
43376af45170SJohn Baldwin 	txq->txpkt_wrs++;
43386af45170SJohn Baldwin 
43396af45170SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
43406af45170SJohn Baldwin 	txsd->m = m0;
43416af45170SJohn Baldwin 	txsd->desc_used = ndesc;
43426af45170SJohn Baldwin 
43436af45170SJohn Baldwin 	return (ndesc);
43446af45170SJohn Baldwin }
43456af45170SJohn Baldwin 
43466af45170SJohn Baldwin /*
43477951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
43487951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
43497951040fSNavdeep Parhar  * descriptors are available.
435054e4ee71SNavdeep Parhar  *
43517951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
435254e4ee71SNavdeep Parhar  */
43537951040fSNavdeep Parhar static u_int
43547951040fSNavdeep Parhar write_txpkt_wr(struct sge_txq *txq, struct fw_eth_tx_pkt_wr *wr,
43557951040fSNavdeep Parhar     struct mbuf *m0, u_int available)
435654e4ee71SNavdeep Parhar {
435754e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
43587951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
435954e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
436054e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
436154e4ee71SNavdeep Parhar 	uint64_t ctrl1;
43627951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
436354e4ee71SNavdeep Parhar 	caddr_t dst;
436454e4ee71SNavdeep Parhar 
436554e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
43667951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
43677951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
436854e4ee71SNavdeep Parhar 
43697951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
43707951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
43717951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
437254e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
43737951040fSNavdeep Parhar 	if (needs_tso(m0))
43742a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
43757951040fSNavdeep Parhar 	else if (pktlen <= imm_payload(2) && available >= 2) {
43767951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
4377ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
43787951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
43797951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
43807951040fSNavdeep Parhar 		nsegs = 0;
438154e4ee71SNavdeep Parhar 	}
43827951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
43837951040fSNavdeep Parhar 	MPASS(ndesc <= available);
438454e4ee71SNavdeep Parhar 
438554e4ee71SNavdeep Parhar 	/* Firmware work request header */
43867951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
438754e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
4388733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
43896b49a4ecSNavdeep Parhar 
43907951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
439154e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
439254e4ee71SNavdeep Parhar 	wr->r3 = 0;
439354e4ee71SNavdeep Parhar 
43947951040fSNavdeep Parhar 	if (needs_tso(m0)) {
43952a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
43967951040fSNavdeep Parhar 
43977951040fSNavdeep Parhar 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
43987951040fSNavdeep Parhar 		    m0->m_pkthdr.l4hlen > 0,
43997951040fSNavdeep Parhar 		    ("%s: mbuf %p needs TSO but missing header lengths",
44007951040fSNavdeep Parhar 			__func__, m0));
440154e4ee71SNavdeep Parhar 
440254e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
44037951040fSNavdeep Parhar 		    F_LSO_LAST_SLICE | V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2)
44047951040fSNavdeep Parhar 		    | V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
44057951040fSNavdeep Parhar 		if (m0->m_pkthdr.l2hlen == sizeof(struct ether_vlan_header))
440654e4ee71SNavdeep Parhar 			ctrl |= V_LSO_ETHHDR_LEN(1);
44077951040fSNavdeep Parhar 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
4408a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
440954e4ee71SNavdeep Parhar 
441054e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
441154e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
44127951040fSNavdeep Parhar 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
441354e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
4414ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
441554e4ee71SNavdeep Parhar 
441654e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
441754e4ee71SNavdeep Parhar 
441854e4ee71SNavdeep Parhar 		txq->tso_wrs++;
441954e4ee71SNavdeep Parhar 	} else
442054e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
442154e4ee71SNavdeep Parhar 
442254e4ee71SNavdeep Parhar 	/* Checksum offload */
442354e4ee71SNavdeep Parhar 	ctrl1 = 0;
44247951040fSNavdeep Parhar 	if (needs_l3_csum(m0) == 0)
442554e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
44267951040fSNavdeep Parhar 	if (needs_l4_csum(m0) == 0)
442754e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
44287951040fSNavdeep Parhar 	if (m0->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
4429b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
443054e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
443154e4ee71SNavdeep Parhar 
443254e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
44337951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
44347951040fSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
443554e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
443654e4ee71SNavdeep Parhar 	}
443754e4ee71SNavdeep Parhar 
443854e4ee71SNavdeep Parhar 	/* CPL header */
44397951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
444054e4ee71SNavdeep Parhar 	cpl->pack = 0;
4441ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
444254e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
444354e4ee71SNavdeep Parhar 
444454e4ee71SNavdeep Parhar 	/* SGL */
444554e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
44467951040fSNavdeep Parhar 	if (nsegs > 0) {
44477951040fSNavdeep Parhar 
44487951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
444954e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
445054e4ee71SNavdeep Parhar 	} else {
44517951040fSNavdeep Parhar 		struct mbuf *m;
44527951040fSNavdeep Parhar 
44537951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
445454e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
4455ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4456ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
4457ecb79ca4SNavdeep Parhar #endif
445854e4ee71SNavdeep Parhar 		}
4459ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4460ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
4461ecb79ca4SNavdeep Parhar #endif
44627951040fSNavdeep Parhar 		txq->imm_wrs++;
446354e4ee71SNavdeep Parhar 	}
446454e4ee71SNavdeep Parhar 
446554e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
446654e4ee71SNavdeep Parhar 
4467f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
44687951040fSNavdeep Parhar 	txsd->m = m0;
446954e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
447054e4ee71SNavdeep Parhar 
44717951040fSNavdeep Parhar 	return (ndesc);
447254e4ee71SNavdeep Parhar }
447354e4ee71SNavdeep Parhar 
44747951040fSNavdeep Parhar static int
44757951040fSNavdeep Parhar try_txpkts(struct mbuf *m, struct mbuf *n, struct txpkts *txp, u_int available)
447654e4ee71SNavdeep Parhar {
44777951040fSNavdeep Parhar 	u_int needed, nsegs1, nsegs2, l1, l2;
44787951040fSNavdeep Parhar 
44797951040fSNavdeep Parhar 	if (cannot_use_txpkts(m) || cannot_use_txpkts(n))
44807951040fSNavdeep Parhar 		return (1);
44817951040fSNavdeep Parhar 
44827951040fSNavdeep Parhar 	nsegs1 = mbuf_nsegs(m);
44837951040fSNavdeep Parhar 	nsegs2 = mbuf_nsegs(n);
44847951040fSNavdeep Parhar 	if (nsegs1 + nsegs2 == 2) {
44857951040fSNavdeep Parhar 		txp->wr_type = 1;
44867951040fSNavdeep Parhar 		l1 = l2 = txpkts1_len16();
44877951040fSNavdeep Parhar 	} else {
44887951040fSNavdeep Parhar 		txp->wr_type = 0;
44897951040fSNavdeep Parhar 		l1 = txpkts0_len16(nsegs1);
44907951040fSNavdeep Parhar 		l2 = txpkts0_len16(nsegs2);
44917951040fSNavdeep Parhar 	}
44927951040fSNavdeep Parhar 	txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + l1 + l2;
44937951040fSNavdeep Parhar 	needed = howmany(txp->len16, EQ_ESIZE / 16);
44947951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
44957951040fSNavdeep Parhar 		return (1);
44967951040fSNavdeep Parhar 
44977951040fSNavdeep Parhar 	txp->plen = m->m_pkthdr.len + n->m_pkthdr.len;
44987951040fSNavdeep Parhar 	if (txp->plen > 65535)
44997951040fSNavdeep Parhar 		return (1);
45007951040fSNavdeep Parhar 
45017951040fSNavdeep Parhar 	txp->npkt = 2;
45027951040fSNavdeep Parhar 	set_mbuf_len16(m, l1);
45037951040fSNavdeep Parhar 	set_mbuf_len16(n, l2);
45047951040fSNavdeep Parhar 
45057951040fSNavdeep Parhar 	return (0);
45067951040fSNavdeep Parhar }
45077951040fSNavdeep Parhar 
45087951040fSNavdeep Parhar static int
45097951040fSNavdeep Parhar add_to_txpkts(struct mbuf *m, struct txpkts *txp, u_int available)
45107951040fSNavdeep Parhar {
45117951040fSNavdeep Parhar 	u_int plen, len16, needed, nsegs;
45127951040fSNavdeep Parhar 
45137951040fSNavdeep Parhar 	MPASS(txp->wr_type == 0 || txp->wr_type == 1);
45147951040fSNavdeep Parhar 
45157951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
45167951040fSNavdeep Parhar 	if (needs_tso(m) || (txp->wr_type == 1 && nsegs != 1))
45177951040fSNavdeep Parhar 		return (1);
45187951040fSNavdeep Parhar 
45197951040fSNavdeep Parhar 	plen = txp->plen + m->m_pkthdr.len;
45207951040fSNavdeep Parhar 	if (plen > 65535)
45217951040fSNavdeep Parhar 		return (1);
45227951040fSNavdeep Parhar 
45237951040fSNavdeep Parhar 	if (txp->wr_type == 0)
45247951040fSNavdeep Parhar 		len16 = txpkts0_len16(nsegs);
45257951040fSNavdeep Parhar 	else
45267951040fSNavdeep Parhar 		len16 = txpkts1_len16();
45277951040fSNavdeep Parhar 	needed = howmany(txp->len16 + len16, EQ_ESIZE / 16);
45287951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
45297951040fSNavdeep Parhar 		return (1);
45307951040fSNavdeep Parhar 
45317951040fSNavdeep Parhar 	txp->npkt++;
45327951040fSNavdeep Parhar 	txp->plen = plen;
45337951040fSNavdeep Parhar 	txp->len16 += len16;
45347951040fSNavdeep Parhar 	set_mbuf_len16(m, len16);
45357951040fSNavdeep Parhar 
45367951040fSNavdeep Parhar 	return (0);
45377951040fSNavdeep Parhar }
45387951040fSNavdeep Parhar 
45397951040fSNavdeep Parhar /*
45407951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
45417951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
45427951040fSNavdeep Parhar  * descriptors are available.
45437951040fSNavdeep Parhar  *
45447951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
45457951040fSNavdeep Parhar  */
45467951040fSNavdeep Parhar static u_int
45477951040fSNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct fw_eth_tx_pkts_wr *wr,
45487951040fSNavdeep Parhar     struct mbuf *m0, const struct txpkts *txp, u_int available)
45497951040fSNavdeep Parhar {
45507951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
45517951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
45527951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
45537951040fSNavdeep Parhar 	uint32_t ctrl;
45547951040fSNavdeep Parhar 	uint64_t ctrl1;
45557951040fSNavdeep Parhar 	int ndesc, checkwrap;
45567951040fSNavdeep Parhar 	struct mbuf *m;
45577951040fSNavdeep Parhar 	void *flitp;
45587951040fSNavdeep Parhar 
45597951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
45607951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
45617951040fSNavdeep Parhar 	MPASS(txp->plen < 65536);
45627951040fSNavdeep Parhar 	MPASS(m0 != NULL);
45637951040fSNavdeep Parhar 	MPASS(m0->m_nextpkt != NULL);
45647951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
45657951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
45667951040fSNavdeep Parhar 
45677951040fSNavdeep Parhar 	ndesc = howmany(txp->len16, EQ_ESIZE / 16);
45687951040fSNavdeep Parhar 	MPASS(ndesc <= available);
45697951040fSNavdeep Parhar 
45707951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
45717951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
45727951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(txp->len16);
45737951040fSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
45747951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
45757951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
45767951040fSNavdeep Parhar 	wr->r3 = 0;
45777951040fSNavdeep Parhar 	wr->type = txp->wr_type;
45787951040fSNavdeep Parhar 	flitp = wr + 1;
45797951040fSNavdeep Parhar 
45807951040fSNavdeep Parhar 	/*
45817951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
45827951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
45837951040fSNavdeep Parhar 	 * check for that at appropriate points.
45847951040fSNavdeep Parhar 	 */
45857951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
45867951040fSNavdeep Parhar 	for (m = m0; m != NULL; m = m->m_nextpkt) {
45877951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
458854e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
458954e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
459054e4ee71SNavdeep Parhar 
45917951040fSNavdeep Parhar 			/* ULP master command */
45927951040fSNavdeep Parhar 			ulpmc = flitp;
45937951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
45947951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
45957951040fSNavdeep Parhar 			ulpmc->len = htobe32(mbuf_len16(m));
459654e4ee71SNavdeep Parhar 
45977951040fSNavdeep Parhar 			/* ULP subcommand */
45987951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
45997951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
46007951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
46017951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
46027951040fSNavdeep Parhar 
46037951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
46047951040fSNavdeep Parhar 			if (checkwrap &&
46057951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
46067951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
46077951040fSNavdeep Parhar 		} else {
46087951040fSNavdeep Parhar 			cpl = flitp;
46097951040fSNavdeep Parhar 		}
461054e4ee71SNavdeep Parhar 
461154e4ee71SNavdeep Parhar 		/* Checksum offload */
46127951040fSNavdeep Parhar 		ctrl1 = 0;
46137951040fSNavdeep Parhar 		if (needs_l3_csum(m) == 0)
46147951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_IPCSUM_DIS;
46157951040fSNavdeep Parhar 		if (needs_l4_csum(m) == 0)
46167951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_L4CSUM_DIS;
4617b8531380SNavdeep Parhar 		if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
4618b8531380SNavdeep Parhar 		    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
461954e4ee71SNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
462054e4ee71SNavdeep Parhar 
462154e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
46227951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
46237951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
46247951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
462554e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
462654e4ee71SNavdeep Parhar 		}
462754e4ee71SNavdeep Parhar 
46287951040fSNavdeep Parhar 		/* CPL header */
46297951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
463054e4ee71SNavdeep Parhar 		cpl->pack = 0;
463154e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
46327951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
463354e4ee71SNavdeep Parhar 
46347951040fSNavdeep Parhar 		flitp = cpl + 1;
46357951040fSNavdeep Parhar 		if (checkwrap &&
46367951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
46377951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
463854e4ee71SNavdeep Parhar 
46397951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
464054e4ee71SNavdeep Parhar 
46417951040fSNavdeep Parhar 	}
46427951040fSNavdeep Parhar 
4643a59a1477SNavdeep Parhar 	if (txp->wr_type == 0) {
4644a59a1477SNavdeep Parhar 		txq->txpkts0_pkts += txp->npkt;
4645a59a1477SNavdeep Parhar 		txq->txpkts0_wrs++;
4646a59a1477SNavdeep Parhar 	} else {
4647a59a1477SNavdeep Parhar 		txq->txpkts1_pkts += txp->npkt;
4648a59a1477SNavdeep Parhar 		txq->txpkts1_wrs++;
4649a59a1477SNavdeep Parhar 	}
4650a59a1477SNavdeep Parhar 
46517951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
46527951040fSNavdeep Parhar 	txsd->m = m0;
46537951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
46547951040fSNavdeep Parhar 
46557951040fSNavdeep Parhar 	return (ndesc);
465654e4ee71SNavdeep Parhar }
465754e4ee71SNavdeep Parhar 
465854e4ee71SNavdeep Parhar /*
465954e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
46607951040fSNavdeep Parhar  * add a 0 filled flit at the end.
466154e4ee71SNavdeep Parhar  */
46627951040fSNavdeep Parhar static void
46637951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
466454e4ee71SNavdeep Parhar {
46657951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
46667951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
46677951040fSNavdeep Parhar 	struct sglist_seg *seg;
46687951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
466954e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
46707951040fSNavdeep Parhar 	int i, nflits, nsegs;
467154e4ee71SNavdeep Parhar 
467254e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
467354e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
46747951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
46757951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
467654e4ee71SNavdeep Parhar 
46777951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
46787951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
46797951040fSNavdeep Parhar 	MPASS(nsegs > 0);
46807951040fSNavdeep Parhar 
46817951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
468254e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
46837951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
46847951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
468554e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
468654e4ee71SNavdeep Parhar 
468754e4ee71SNavdeep Parhar 	/*
468854e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
468954e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
469054e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
469154e4ee71SNavdeep Parhar 	 */
469254e4ee71SNavdeep Parhar 
469354e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
46947951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
46957951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
46967951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
469754e4ee71SNavdeep Parhar 	seg++;
469854e4ee71SNavdeep Parhar 
46997951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
470054e4ee71SNavdeep Parhar 
470154e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
470254e4ee71SNavdeep Parhar 
47037951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
47047951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
47057951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
470654e4ee71SNavdeep Parhar 		}
470754e4ee71SNavdeep Parhar 		if (i & 1)
470854e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
47097951040fSNavdeep Parhar 		flitp += nflits;
471054e4ee71SNavdeep Parhar 	} else {
471154e4ee71SNavdeep Parhar 
471254e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
471354e4ee71SNavdeep Parhar 
471454e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
471554e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
47167951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
47177951040fSNavdeep Parhar 			if (flitp == wrap)
471854e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
47197951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
472054e4ee71SNavdeep Parhar 		}
472154e4ee71SNavdeep Parhar 	}
472254e4ee71SNavdeep Parhar 
47237951040fSNavdeep Parhar 	if (nflits & 1) {
47247951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
47257951040fSNavdeep Parhar 		*flitp++ = 0;
47267951040fSNavdeep Parhar 	}
472754e4ee71SNavdeep Parhar 
47287951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
47297951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
473054e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
473154e4ee71SNavdeep Parhar 	else
47327951040fSNavdeep Parhar 		*to = (void *)flitp;
473354e4ee71SNavdeep Parhar }
473454e4ee71SNavdeep Parhar 
473554e4ee71SNavdeep Parhar static inline void
473654e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
473754e4ee71SNavdeep Parhar {
47387951040fSNavdeep Parhar 
47397951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
47407951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
47417951040fSNavdeep Parhar 
47427951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
47437951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
474454e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
474554e4ee71SNavdeep Parhar 		(*to) += len;
474654e4ee71SNavdeep Parhar 	} else {
47477951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
474854e4ee71SNavdeep Parhar 
474954e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
475054e4ee71SNavdeep Parhar 		from += portion;
475154e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
475254e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
475354e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
475454e4ee71SNavdeep Parhar 	}
475554e4ee71SNavdeep Parhar }
475654e4ee71SNavdeep Parhar 
475754e4ee71SNavdeep Parhar static inline void
47587951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
475954e4ee71SNavdeep Parhar {
47607951040fSNavdeep Parhar 	u_int db;
47617951040fSNavdeep Parhar 
47627951040fSNavdeep Parhar 	MPASS(n > 0);
4763d14b0ac1SNavdeep Parhar 
4764d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
47657951040fSNavdeep Parhar 	if (n > 1)
476677ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
4767d14b0ac1SNavdeep Parhar 	wmb();
4768d14b0ac1SNavdeep Parhar 
4769d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
4770d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
47717951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
47727951040fSNavdeep Parhar 		break;
4773d14b0ac1SNavdeep Parhar 
477477ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
4775d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
4776d14b0ac1SNavdeep Parhar 		int i;
4777d14b0ac1SNavdeep Parhar 
4778d14b0ac1SNavdeep Parhar 		/*
4779d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
4780d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
478177ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
4782d14b0ac1SNavdeep Parhar 		 */
47837951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
4784d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
47857951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
4786d14b0ac1SNavdeep Parhar 
4787d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
4788d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
47897951040fSNavdeep Parhar 		i = eq->dbidx;
4790d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
4791d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
4792d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
4793d14b0ac1SNavdeep Parhar 		wmb();
47947951040fSNavdeep Parhar 		break;
4795d14b0ac1SNavdeep Parhar 	}
4796d14b0ac1SNavdeep Parhar 
4797d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
47987951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
4799d14b0ac1SNavdeep Parhar 		wmb();
48007951040fSNavdeep Parhar 		break;
4801d14b0ac1SNavdeep Parhar 
4802d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
4803315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg,
48047951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
48057951040fSNavdeep Parhar 		break;
480654e4ee71SNavdeep Parhar 	}
480754e4ee71SNavdeep Parhar 
48087951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
48097951040fSNavdeep Parhar }
48107951040fSNavdeep Parhar 
48117951040fSNavdeep Parhar static inline u_int
48127951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
481354e4ee71SNavdeep Parhar {
48147951040fSNavdeep Parhar 	uint16_t hw_cidx;
481554e4ee71SNavdeep Parhar 
48167951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
48177951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
48187951040fSNavdeep Parhar }
481954e4ee71SNavdeep Parhar 
48207951040fSNavdeep Parhar static inline u_int
48217951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
48227951040fSNavdeep Parhar {
48237951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
48247951040fSNavdeep Parhar 
48257951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
48267951040fSNavdeep Parhar 	pidx = eq->pidx;
48277951040fSNavdeep Parhar 
48287951040fSNavdeep Parhar 	if (pidx == hw_cidx)
48297951040fSNavdeep Parhar 		return (eq->sidx - 1);
483054e4ee71SNavdeep Parhar 	else
48317951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
48327951040fSNavdeep Parhar }
48337951040fSNavdeep Parhar 
48347951040fSNavdeep Parhar static inline uint16_t
48357951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
48367951040fSNavdeep Parhar {
48377951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
48387951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
48397951040fSNavdeep Parhar 
48407951040fSNavdeep Parhar 	return (be16toh(cidx));
4841e874ff7aSNavdeep Parhar }
484254e4ee71SNavdeep Parhar 
4843e874ff7aSNavdeep Parhar /*
48447951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
4845e874ff7aSNavdeep Parhar  */
48467951040fSNavdeep Parhar static u_int
48477951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
4848e874ff7aSNavdeep Parhar {
4849e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
4850f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
48517951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
485254e4ee71SNavdeep Parhar 
4853733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
48547951040fSNavdeep Parhar 	MPASS(n > 0);
4855e874ff7aSNavdeep Parhar 
48567951040fSNavdeep Parhar 	reclaimed = 0;
48577951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
48587951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
485954e4ee71SNavdeep Parhar 		int ndesc;
48607951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
486154e4ee71SNavdeep Parhar 
4862f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
486354e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
486454e4ee71SNavdeep Parhar 
486554e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
486654e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
486754e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
486854e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
486954e4ee71SNavdeep Parhar 
48707951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
48717951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
48727951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
48737951040fSNavdeep Parhar 			m_freem(m);
48747951040fSNavdeep Parhar 		}
487554e4ee71SNavdeep Parhar 		reclaimed += ndesc;
487654e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
48777951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
487854e4ee71SNavdeep Parhar 	}
487954e4ee71SNavdeep Parhar 
488054e4ee71SNavdeep Parhar 	return (reclaimed);
488154e4ee71SNavdeep Parhar }
488254e4ee71SNavdeep Parhar 
488354e4ee71SNavdeep Parhar static void
48847951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
488554e4ee71SNavdeep Parhar {
48867951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
48877951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
488854e4ee71SNavdeep Parhar 
48897951040fSNavdeep Parhar 	do {
48907951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
48917951040fSNavdeep Parhar 			break;
48927951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
48937951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
48947951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
48957951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
48967951040fSNavdeep Parhar 	} while (n > 0);
489754e4ee71SNavdeep Parhar }
489854e4ee71SNavdeep Parhar 
489954e4ee71SNavdeep Parhar static __be64
49007951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
490154e4ee71SNavdeep Parhar {
490254e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
490354e4ee71SNavdeep Parhar 
490454e4ee71SNavdeep Parhar 	switch (idx % 3) {
490554e4ee71SNavdeep Parhar 	case 0: {
490654e4ee71SNavdeep Parhar 		__be64 rc;
490754e4ee71SNavdeep Parhar 
49087951040fSNavdeep Parhar 		rc = htobe32(segs[i].ss_len);
490954e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
49107951040fSNavdeep Parhar 			rc |= (uint64_t)htobe32(segs[i + 1].ss_len) << 32;
491154e4ee71SNavdeep Parhar 
491254e4ee71SNavdeep Parhar 		return (rc);
491354e4ee71SNavdeep Parhar 	}
491454e4ee71SNavdeep Parhar 	case 1:
49157951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
491654e4ee71SNavdeep Parhar 	case 2:
49177951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
491854e4ee71SNavdeep Parhar 	}
491954e4ee71SNavdeep Parhar 
492054e4ee71SNavdeep Parhar 	return (0);
492154e4ee71SNavdeep Parhar }
492254e4ee71SNavdeep Parhar 
492354e4ee71SNavdeep Parhar static void
492438035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp)
492554e4ee71SNavdeep Parhar {
492638035ed6SNavdeep Parhar 	int8_t zidx, hwidx, idx;
492738035ed6SNavdeep Parhar 	uint16_t region1, region3;
492838035ed6SNavdeep Parhar 	int spare, spare_needed, n;
492938035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
493038035ed6SNavdeep Parhar 	struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0];
493154e4ee71SNavdeep Parhar 
493238035ed6SNavdeep Parhar 	/*
493338035ed6SNavdeep Parhar 	 * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize
493438035ed6SNavdeep Parhar 	 * large enough for the max payload and cluster metadata.  Otherwise
493538035ed6SNavdeep Parhar 	 * settle for the largest bufsize that leaves enough room in the cluster
493638035ed6SNavdeep Parhar 	 * for metadata.
493738035ed6SNavdeep Parhar 	 *
493838035ed6SNavdeep Parhar 	 * Without buffer packing: Look for the smallest zone which has a
493938035ed6SNavdeep Parhar 	 * bufsize large enough for the max payload.  Settle for the largest
494038035ed6SNavdeep Parhar 	 * bufsize available if there's nothing big enough for max payload.
494138035ed6SNavdeep Parhar 	 */
494238035ed6SNavdeep Parhar 	spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0;
494338035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[0];
494438035ed6SNavdeep Parhar 	hwidx = -1;
494538035ed6SNavdeep Parhar 	for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) {
494638035ed6SNavdeep Parhar 		if (swz->size > largest_rx_cluster) {
494738035ed6SNavdeep Parhar 			if (__predict_true(hwidx != -1))
494838035ed6SNavdeep Parhar 				break;
494938035ed6SNavdeep Parhar 
495038035ed6SNavdeep Parhar 			/*
495138035ed6SNavdeep Parhar 			 * This is a misconfiguration.  largest_rx_cluster is
495238035ed6SNavdeep Parhar 			 * preventing us from finding a refill source.  See
495338035ed6SNavdeep Parhar 			 * dev.t5nex.<n>.buffer_sizes to figure out why.
495438035ed6SNavdeep Parhar 			 */
495538035ed6SNavdeep Parhar 			device_printf(sc->dev, "largest_rx_cluster=%u leaves no"
495638035ed6SNavdeep Parhar 			    " refill source for fl %p (dma %u).  Ignored.\n",
495738035ed6SNavdeep Parhar 			    largest_rx_cluster, fl, maxp);
495838035ed6SNavdeep Parhar 		}
495938035ed6SNavdeep Parhar 		for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) {
496038035ed6SNavdeep Parhar 			hwb = &hwb_list[idx];
496138035ed6SNavdeep Parhar 			spare = swz->size - hwb->size;
496238035ed6SNavdeep Parhar 			if (spare < spare_needed)
496338035ed6SNavdeep Parhar 				continue;
496438035ed6SNavdeep Parhar 
496538035ed6SNavdeep Parhar 			hwidx = idx;		/* best option so far */
496638035ed6SNavdeep Parhar 			if (hwb->size >= maxp) {
496738035ed6SNavdeep Parhar 
496838035ed6SNavdeep Parhar 				if ((fl->flags & FL_BUF_PACKING) == 0)
496938035ed6SNavdeep Parhar 					goto done; /* stop looking (not packing) */
497038035ed6SNavdeep Parhar 
497138035ed6SNavdeep Parhar 				if (swz->size >= safest_rx_cluster)
497238035ed6SNavdeep Parhar 					goto done; /* stop looking (packing) */
497338035ed6SNavdeep Parhar 			}
497438035ed6SNavdeep Parhar 			break;		/* keep looking, next zone */
497538035ed6SNavdeep Parhar 		}
497638035ed6SNavdeep Parhar 	}
497738035ed6SNavdeep Parhar done:
497838035ed6SNavdeep Parhar 	/* A usable hwidx has been located. */
497938035ed6SNavdeep Parhar 	MPASS(hwidx != -1);
498038035ed6SNavdeep Parhar 	hwb = &hwb_list[hwidx];
498138035ed6SNavdeep Parhar 	zidx = hwb->zidx;
498238035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[zidx];
498338035ed6SNavdeep Parhar 	region1 = 0;
498438035ed6SNavdeep Parhar 	region3 = swz->size - hwb->size;
498538035ed6SNavdeep Parhar 
498638035ed6SNavdeep Parhar 	/*
498738035ed6SNavdeep Parhar 	 * Stay within this zone and see if there is a better match when mbuf
498838035ed6SNavdeep Parhar 	 * inlining is allowed.  Remember that the hwidx's are sorted in
498938035ed6SNavdeep Parhar 	 * decreasing order of size (so in increasing order of spare area).
499038035ed6SNavdeep Parhar 	 */
499138035ed6SNavdeep Parhar 	for (idx = hwidx; idx != -1; idx = hwb->next) {
499238035ed6SNavdeep Parhar 		hwb = &hwb_list[idx];
499338035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
499438035ed6SNavdeep Parhar 
499538035ed6SNavdeep Parhar 		if (allow_mbufs_in_cluster == 0 || hwb->size < maxp)
499638035ed6SNavdeep Parhar 			break;
4997e3207e19SNavdeep Parhar 
4998e3207e19SNavdeep Parhar 		/*
4999e3207e19SNavdeep Parhar 		 * Do not inline mbufs if doing so would violate the pad/pack
5000e3207e19SNavdeep Parhar 		 * boundary alignment requirement.
5001e3207e19SNavdeep Parhar 		 */
500290e7434aSNavdeep Parhar 		if (fl_pad && (MSIZE % sc->params.sge.pad_boundary) != 0)
5003e3207e19SNavdeep Parhar 			continue;
5004e3207e19SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING &&
500590e7434aSNavdeep Parhar 		    (MSIZE % sc->params.sge.pack_boundary) != 0)
5006e3207e19SNavdeep Parhar 			continue;
5007e3207e19SNavdeep Parhar 
500838035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
500938035ed6SNavdeep Parhar 			continue;
501038035ed6SNavdeep Parhar 		n = (spare - CL_METADATA_SIZE) / MSIZE;
501138035ed6SNavdeep Parhar 		if (n > howmany(hwb->size, maxp))
501238035ed6SNavdeep Parhar 			break;
501338035ed6SNavdeep Parhar 
501438035ed6SNavdeep Parhar 		hwidx = idx;
50151458bff9SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
501638035ed6SNavdeep Parhar 			region1 = n * MSIZE;
501738035ed6SNavdeep Parhar 			region3 = spare - region1;
501838035ed6SNavdeep Parhar 		} else {
501938035ed6SNavdeep Parhar 			region1 = MSIZE;
502038035ed6SNavdeep Parhar 			region3 = spare - region1;
502138035ed6SNavdeep Parhar 			break;
502238035ed6SNavdeep Parhar 		}
502338035ed6SNavdeep Parhar 	}
502438035ed6SNavdeep Parhar 
502538035ed6SNavdeep Parhar 	KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES,
502638035ed6SNavdeep Parhar 	    ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp));
502738035ed6SNavdeep Parhar 	KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES,
502838035ed6SNavdeep Parhar 	    ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp));
502938035ed6SNavdeep Parhar 	KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 ==
503038035ed6SNavdeep Parhar 	    sc->sge.sw_zone_info[zidx].size,
503138035ed6SNavdeep Parhar 	    ("%s: bad buffer layout for fl %p, maxp %d. "
503238035ed6SNavdeep Parhar 		"cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
503338035ed6SNavdeep Parhar 		sc->sge.sw_zone_info[zidx].size, region1,
503438035ed6SNavdeep Parhar 		sc->sge.hw_buf_info[hwidx].size, region3));
503538035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING || region1 > 0) {
503638035ed6SNavdeep Parhar 		KASSERT(region3 >= CL_METADATA_SIZE,
503738035ed6SNavdeep Parhar 		    ("%s: no room for metadata.  fl %p, maxp %d; "
503838035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
503938035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
504038035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
504138035ed6SNavdeep Parhar 		KASSERT(region1 % MSIZE == 0,
504238035ed6SNavdeep Parhar 		    ("%s: bad mbuf region for fl %p, maxp %d. "
504338035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
504438035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
504538035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
504638035ed6SNavdeep Parhar 	}
504738035ed6SNavdeep Parhar 
504838035ed6SNavdeep Parhar 	fl->cll_def.zidx = zidx;
504938035ed6SNavdeep Parhar 	fl->cll_def.hwidx = hwidx;
505038035ed6SNavdeep Parhar 	fl->cll_def.region1 = region1;
505138035ed6SNavdeep Parhar 	fl->cll_def.region3 = region3;
505238035ed6SNavdeep Parhar }
505338035ed6SNavdeep Parhar 
505438035ed6SNavdeep Parhar static void
505538035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl)
505638035ed6SNavdeep Parhar {
505738035ed6SNavdeep Parhar 	struct sge *s = &sc->sge;
505838035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
505938035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
506038035ed6SNavdeep Parhar 	int spare;
506138035ed6SNavdeep Parhar 	int8_t hwidx;
506238035ed6SNavdeep Parhar 
506338035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
506438035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;	/* with room for metadata */
506538035ed6SNavdeep Parhar 	else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) {
506638035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;
506738035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[hwidx];
506838035ed6SNavdeep Parhar 		swz = &s->sw_zone_info[hwb->zidx];
506938035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
507038035ed6SNavdeep Parhar 
507138035ed6SNavdeep Parhar 		/* no good if there isn't room for an mbuf as well */
507238035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
507338035ed6SNavdeep Parhar 			hwidx = s->safe_hwidx1;
507438035ed6SNavdeep Parhar 	} else
507538035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx1;
507638035ed6SNavdeep Parhar 
507738035ed6SNavdeep Parhar 	if (hwidx == -1) {
507838035ed6SNavdeep Parhar 		/* No fallback source */
507938035ed6SNavdeep Parhar 		fl->cll_alt.hwidx = -1;
508038035ed6SNavdeep Parhar 		fl->cll_alt.zidx = -1;
508138035ed6SNavdeep Parhar 
50821458bff9SNavdeep Parhar 		return;
508354e4ee71SNavdeep Parhar 	}
508454e4ee71SNavdeep Parhar 
508538035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[hwidx];
508638035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[hwb->zidx];
508738035ed6SNavdeep Parhar 	spare = swz->size - hwb->size;
508838035ed6SNavdeep Parhar 	fl->cll_alt.hwidx = hwidx;
508938035ed6SNavdeep Parhar 	fl->cll_alt.zidx = hwb->zidx;
5090e3207e19SNavdeep Parhar 	if (allow_mbufs_in_cluster &&
509190e7434aSNavdeep Parhar 	    (fl_pad == 0 || (MSIZE % sc->params.sge.pad_boundary) == 0))
509238035ed6SNavdeep Parhar 		fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE;
50931458bff9SNavdeep Parhar 	else
509438035ed6SNavdeep Parhar 		fl->cll_alt.region1 = 0;
509538035ed6SNavdeep Parhar 	fl->cll_alt.region3 = spare - fl->cll_alt.region1;
509654e4ee71SNavdeep Parhar }
5097ecb79ca4SNavdeep Parhar 
5098733b9277SNavdeep Parhar static void
5099733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
5100ecb79ca4SNavdeep Parhar {
5101733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
5102733b9277SNavdeep Parhar 	FL_LOCK(fl);
5103733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
5104733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
5105733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
5106733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
5107733b9277SNavdeep Parhar 	}
5108733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
5109733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
5110733b9277SNavdeep Parhar }
5111ecb79ca4SNavdeep Parhar 
51127951040fSNavdeep Parhar static void
51137951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
51147951040fSNavdeep Parhar {
51157951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
51167951040fSNavdeep Parhar 
51177951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
51187951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
51197951040fSNavdeep Parhar }
51207951040fSNavdeep Parhar 
51217951040fSNavdeep Parhar static void
51227951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
51237951040fSNavdeep Parhar {
51247951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
51257951040fSNavdeep Parhar 
51267951040fSNavdeep Parhar 	MPASS((eq->flags & EQ_TYPEMASK) == EQ_ETH);
51277951040fSNavdeep Parhar 
51287951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
51297951040fSNavdeep Parhar 	mp_ring_check_drainage(txq->r, 0);
51307951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
51317951040fSNavdeep Parhar }
51327951040fSNavdeep Parhar 
5133733b9277SNavdeep Parhar static int
5134733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
5135733b9277SNavdeep Parhar     struct mbuf *m)
5136733b9277SNavdeep Parhar {
5137733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
5138733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
5139733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
5140733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
5141733b9277SNavdeep Parhar 	struct sge_eq *eq;
51427951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
51437951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
51447951040fSNavdeep Parhar 		&handle_wrq_egr_update};
5145733b9277SNavdeep Parhar 
5146733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5147733b9277SNavdeep Parhar 	    rss->opcode));
5148733b9277SNavdeep Parhar 
5149ec55567cSJohn Baldwin 	eq = s->eqmap[qid - s->eq_start - s->eq_base];
51507951040fSNavdeep Parhar 	(*h[eq->flags & EQ_TYPEMASK])(sc, eq);
5151ecb79ca4SNavdeep Parhar 
5152ecb79ca4SNavdeep Parhar 	return (0);
5153ecb79ca4SNavdeep Parhar }
5154f7dfe243SNavdeep Parhar 
51550abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
51560abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
51570abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
51580abd31e2SNavdeep Parhar 
5159733b9277SNavdeep Parhar static int
51601b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
516156599263SNavdeep Parhar {
51621b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
516356599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
516456599263SNavdeep Parhar 
5165733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5166733b9277SNavdeep Parhar 	    rss->opcode));
5167733b9277SNavdeep Parhar 
51680abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
51690abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
51700abd31e2SNavdeep Parhar 
51710abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
5172671bf2b8SNavdeep Parhar 		return (t4_cpl_handler[rss2->opcode](iq, rss2, m));
51730abd31e2SNavdeep Parhar 	}
51740abd31e2SNavdeep Parhar 
5175671bf2b8SNavdeep Parhar 	return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0]));
5176f7dfe243SNavdeep Parhar }
5177af49c942SNavdeep Parhar 
5178069af0ebSJohn Baldwin /**
5179069af0ebSJohn Baldwin  *	t4_handle_wrerr_rpl - process a FW work request error message
5180069af0ebSJohn Baldwin  *	@adap: the adapter
5181069af0ebSJohn Baldwin  *	@rpl: start of the FW message
5182069af0ebSJohn Baldwin  */
5183069af0ebSJohn Baldwin static int
5184069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl)
5185069af0ebSJohn Baldwin {
5186069af0ebSJohn Baldwin 	u8 opcode = *(const u8 *)rpl;
5187069af0ebSJohn Baldwin 	const struct fw_error_cmd *e = (const void *)rpl;
5188069af0ebSJohn Baldwin 	unsigned int i;
5189069af0ebSJohn Baldwin 
5190069af0ebSJohn Baldwin 	if (opcode != FW_ERROR_CMD) {
5191069af0ebSJohn Baldwin 		log(LOG_ERR,
5192069af0ebSJohn Baldwin 		    "%s: Received WRERR_RPL message with opcode %#x\n",
5193069af0ebSJohn Baldwin 		    device_get_nameunit(adap->dev), opcode);
5194069af0ebSJohn Baldwin 		return (EINVAL);
5195069af0ebSJohn Baldwin 	}
5196069af0ebSJohn Baldwin 	log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev),
5197069af0ebSJohn Baldwin 	    G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" :
5198069af0ebSJohn Baldwin 	    "non-fatal");
5199069af0ebSJohn Baldwin 	switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) {
5200069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_EXCEPTION:
5201069af0ebSJohn Baldwin 		log(LOG_ERR, "exception info:\n");
5202069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.exception.info); i++)
5203069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ",
5204069af0ebSJohn Baldwin 			    be32toh(e->u.exception.info[i]));
5205069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5206069af0ebSJohn Baldwin 		break;
5207069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_HWMODULE:
5208069af0ebSJohn Baldwin 		log(LOG_ERR, "HW module regaddr %08x regval %08x\n",
5209069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regaddr),
5210069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regval));
5211069af0ebSJohn Baldwin 		break;
5212069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_WR:
5213069af0ebSJohn Baldwin 		log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n",
5214069af0ebSJohn Baldwin 		    be16toh(e->u.wr.cidx),
5215069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)),
5216069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)),
5217069af0ebSJohn Baldwin 		    be32toh(e->u.wr.eqid));
5218069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.wr.wrhdr); i++)
5219069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ",
5220069af0ebSJohn Baldwin 			    e->u.wr.wrhdr[i]);
5221069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5222069af0ebSJohn Baldwin 		break;
5223069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_ACL:
5224069af0ebSJohn Baldwin 		log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s",
5225069af0ebSJohn Baldwin 		    be16toh(e->u.acl.cidx),
5226069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)),
5227069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)),
5228069af0ebSJohn Baldwin 		    be32toh(e->u.acl.eqid),
5229069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" :
5230069af0ebSJohn Baldwin 		    "MAC");
5231069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.acl.val); i++)
5232069af0ebSJohn Baldwin 			log(LOG_ERR, " %02x", e->u.acl.val[i]);
5233069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5234069af0ebSJohn Baldwin 		break;
5235069af0ebSJohn Baldwin 	default:
5236069af0ebSJohn Baldwin 		log(LOG_ERR, "type %#x\n",
5237069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type)));
5238069af0ebSJohn Baldwin 		return (EINVAL);
5239069af0ebSJohn Baldwin 	}
5240069af0ebSJohn Baldwin 	return (0);
5241069af0ebSJohn Baldwin }
5242069af0ebSJohn Baldwin 
5243af49c942SNavdeep Parhar static int
524456599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
5245af49c942SNavdeep Parhar {
5246af49c942SNavdeep Parhar 	uint16_t *id = arg1;
5247af49c942SNavdeep Parhar 	int i = *id;
5248af49c942SNavdeep Parhar 
5249af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
5250af49c942SNavdeep Parhar }
525138035ed6SNavdeep Parhar 
525238035ed6SNavdeep Parhar static int
525338035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
525438035ed6SNavdeep Parhar {
525538035ed6SNavdeep Parhar 	struct sge *s = arg1;
525638035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &s->hw_buf_info[0];
525738035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &s->sw_zone_info[0];
525838035ed6SNavdeep Parhar 	int i, rc;
525938035ed6SNavdeep Parhar 	struct sbuf sb;
526038035ed6SNavdeep Parhar 	char c;
526138035ed6SNavdeep Parhar 
526238035ed6SNavdeep Parhar 	sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND);
526338035ed6SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) {
526438035ed6SNavdeep Parhar 		if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster)
526538035ed6SNavdeep Parhar 			c = '*';
526638035ed6SNavdeep Parhar 		else
526738035ed6SNavdeep Parhar 			c = '\0';
526838035ed6SNavdeep Parhar 
526938035ed6SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", hwb->size, c);
527038035ed6SNavdeep Parhar 	}
527138035ed6SNavdeep Parhar 	sbuf_trim(&sb);
527238035ed6SNavdeep Parhar 	sbuf_finish(&sb);
527338035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
527438035ed6SNavdeep Parhar 	sbuf_delete(&sb);
527538035ed6SNavdeep Parhar 	return (rc);
527638035ed6SNavdeep Parhar }
527702f972e8SNavdeep Parhar 
527802f972e8SNavdeep Parhar static int
527902f972e8SNavdeep Parhar sysctl_tc(SYSCTL_HANDLER_ARGS)
528002f972e8SNavdeep Parhar {
528102f972e8SNavdeep Parhar 	struct vi_info *vi = arg1;
528202f972e8SNavdeep Parhar 	struct port_info *pi;
528302f972e8SNavdeep Parhar 	struct adapter *sc;
528402f972e8SNavdeep Parhar 	struct sge_txq *txq;
52852204b427SNavdeep Parhar 	struct tx_cl_rl_params *tc;
528602f972e8SNavdeep Parhar 	int qidx = arg2, rc, tc_idx;
528702f972e8SNavdeep Parhar 	uint32_t fw_queue, fw_class;
528802f972e8SNavdeep Parhar 
528902f972e8SNavdeep Parhar 	MPASS(qidx >= 0 && qidx < vi->ntxq);
529002f972e8SNavdeep Parhar 	pi = vi->pi;
529102f972e8SNavdeep Parhar 	sc = pi->adapter;
529202f972e8SNavdeep Parhar 	txq = &sc->sge.txq[vi->first_txq + qidx];
529302f972e8SNavdeep Parhar 
529402f972e8SNavdeep Parhar 	tc_idx = txq->tc_idx;
529502f972e8SNavdeep Parhar 	rc = sysctl_handle_int(oidp, &tc_idx, 0, req);
529602f972e8SNavdeep Parhar 	if (rc != 0 || req->newptr == NULL)
529702f972e8SNavdeep Parhar 		return (rc);
529802f972e8SNavdeep Parhar 
52992204b427SNavdeep Parhar 	if (sc->flags & IS_VF)
53002204b427SNavdeep Parhar 		return (EPERM);
53012204b427SNavdeep Parhar 
530202f972e8SNavdeep Parhar 	/* Note that -1 is legitimate input (it means unbind). */
530302f972e8SNavdeep Parhar 	if (tc_idx < -1 || tc_idx >= sc->chip_params->nsched_cls)
530402f972e8SNavdeep Parhar 		return (EINVAL);
530502f972e8SNavdeep Parhar 
53062204b427SNavdeep Parhar 	mtx_lock(&sc->tc_lock);
530702f972e8SNavdeep Parhar 	if (tc_idx == txq->tc_idx) {
530802f972e8SNavdeep Parhar 		rc = 0;		/* No change, nothing to do. */
530902f972e8SNavdeep Parhar 		goto done;
531002f972e8SNavdeep Parhar 	}
531102f972e8SNavdeep Parhar 
531202f972e8SNavdeep Parhar 	fw_queue = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
531302f972e8SNavdeep Parhar 	    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH) |
531402f972e8SNavdeep Parhar 	    V_FW_PARAMS_PARAM_YZ(txq->eq.cntxt_id);
531502f972e8SNavdeep Parhar 
531602f972e8SNavdeep Parhar 	if (tc_idx == -1)
531702f972e8SNavdeep Parhar 		fw_class = 0xffffffff;	/* Unbind. */
531802f972e8SNavdeep Parhar 	else {
531902f972e8SNavdeep Parhar 		/*
53202204b427SNavdeep Parhar 		 * Bind to a different class.
532102f972e8SNavdeep Parhar 		 */
53222204b427SNavdeep Parhar 		tc = &pi->sched_params->cl_rl[tc_idx];
53232204b427SNavdeep Parhar 		if (tc->flags & TX_CLRL_ERROR) {
53242204b427SNavdeep Parhar 			/* Previous attempt to set the cl-rl params failed. */
53252204b427SNavdeep Parhar 			rc = EIO;
532602f972e8SNavdeep Parhar 			goto done;
53272204b427SNavdeep Parhar 		} else {
53282204b427SNavdeep Parhar 			/*
53292204b427SNavdeep Parhar 			 * Ok to proceed.  Place a reference on the new class
53302204b427SNavdeep Parhar 			 * while still holding on to the reference on the
53312204b427SNavdeep Parhar 			 * previous class, if any.
53322204b427SNavdeep Parhar 			 */
53332204b427SNavdeep Parhar 			fw_class = tc_idx;
53342204b427SNavdeep Parhar 			tc->refcount++;
533502f972e8SNavdeep Parhar 		}
533602f972e8SNavdeep Parhar 	}
53372204b427SNavdeep Parhar 	mtx_unlock(&sc->tc_lock);
533802f972e8SNavdeep Parhar 
53392204b427SNavdeep Parhar 	rc = begin_synchronized_op(sc, vi, SLEEP_OK | INTR_OK, "t4stc");
53402204b427SNavdeep Parhar 	if (rc)
53412204b427SNavdeep Parhar 		return (rc);
534202f972e8SNavdeep Parhar 	rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &fw_queue, &fw_class);
53432204b427SNavdeep Parhar 	end_synchronized_op(sc, 0);
53442204b427SNavdeep Parhar 
53452204b427SNavdeep Parhar 	mtx_lock(&sc->tc_lock);
534602f972e8SNavdeep Parhar 	if (rc == 0) {
534702f972e8SNavdeep Parhar 		if (txq->tc_idx != -1) {
53482204b427SNavdeep Parhar 			tc = &pi->sched_params->cl_rl[txq->tc_idx];
534902f972e8SNavdeep Parhar 			MPASS(tc->refcount > 0);
535002f972e8SNavdeep Parhar 			tc->refcount--;
535102f972e8SNavdeep Parhar 		}
535202f972e8SNavdeep Parhar 		txq->tc_idx = tc_idx;
53533f1466a5SNavdeep Parhar 	} else if (tc_idx != -1) {
53542204b427SNavdeep Parhar 		tc = &pi->sched_params->cl_rl[tc_idx];
53552204b427SNavdeep Parhar 		MPASS(tc->refcount > 0);
53562204b427SNavdeep Parhar 		tc->refcount--;
535702f972e8SNavdeep Parhar 	}
535802f972e8SNavdeep Parhar done:
53592204b427SNavdeep Parhar 	mtx_unlock(&sc->tc_lock);
536002f972e8SNavdeep Parhar 	return (rc);
536102f972e8SNavdeep Parhar }
5362