154e4ee71SNavdeep Parhar /*- 254e4ee71SNavdeep Parhar * Copyright (c) 2011 Chelsio Communications, Inc. 354e4ee71SNavdeep Parhar * All rights reserved. 454e4ee71SNavdeep Parhar * Written by: Navdeep Parhar <np@FreeBSD.org> 554e4ee71SNavdeep Parhar * 654e4ee71SNavdeep Parhar * Redistribution and use in source and binary forms, with or without 754e4ee71SNavdeep Parhar * modification, are permitted provided that the following conditions 854e4ee71SNavdeep Parhar * are met: 954e4ee71SNavdeep Parhar * 1. Redistributions of source code must retain the above copyright 1054e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer. 1154e4ee71SNavdeep Parhar * 2. Redistributions in binary form must reproduce the above copyright 1254e4ee71SNavdeep Parhar * notice, this list of conditions and the following disclaimer in the 1354e4ee71SNavdeep Parhar * documentation and/or other materials provided with the distribution. 1454e4ee71SNavdeep Parhar * 1554e4ee71SNavdeep Parhar * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1654e4ee71SNavdeep Parhar * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1754e4ee71SNavdeep Parhar * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1854e4ee71SNavdeep Parhar * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1954e4ee71SNavdeep Parhar * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2054e4ee71SNavdeep Parhar * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2154e4ee71SNavdeep Parhar * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2254e4ee71SNavdeep Parhar * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2354e4ee71SNavdeep Parhar * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2454e4ee71SNavdeep Parhar * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2554e4ee71SNavdeep Parhar * SUCH DAMAGE. 2654e4ee71SNavdeep Parhar */ 2754e4ee71SNavdeep Parhar 2854e4ee71SNavdeep Parhar #include <sys/cdefs.h> 2954e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$"); 3054e4ee71SNavdeep Parhar 3154e4ee71SNavdeep Parhar #include "opt_inet.h" 32a1ea9a82SNavdeep Parhar #include "opt_inet6.h" 3354e4ee71SNavdeep Parhar 3454e4ee71SNavdeep Parhar #include <sys/types.h> 3554e4ee71SNavdeep Parhar #include <sys/mbuf.h> 3654e4ee71SNavdeep Parhar #include <sys/socket.h> 3754e4ee71SNavdeep Parhar #include <sys/kernel.h> 3809fe6320SNavdeep Parhar #include <sys/kdb.h> 39ecb79ca4SNavdeep Parhar #include <sys/malloc.h> 40ecb79ca4SNavdeep Parhar #include <sys/queue.h> 41ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h> 4254e4ee71SNavdeep Parhar #include <sys/sysctl.h> 43733b9277SNavdeep Parhar #include <sys/smp.h> 4454e4ee71SNavdeep Parhar #include <net/bpf.h> 4554e4ee71SNavdeep Parhar #include <net/ethernet.h> 4654e4ee71SNavdeep Parhar #include <net/if.h> 4754e4ee71SNavdeep Parhar #include <net/if_vlan_var.h> 4854e4ee71SNavdeep Parhar #include <netinet/in.h> 4954e4ee71SNavdeep Parhar #include <netinet/ip.h> 50a1ea9a82SNavdeep Parhar #include <netinet/ip6.h> 5154e4ee71SNavdeep Parhar #include <netinet/tcp.h> 5254e4ee71SNavdeep Parhar 5354e4ee71SNavdeep Parhar #include "common/common.h" 5454e4ee71SNavdeep Parhar #include "common/t4_regs.h" 5554e4ee71SNavdeep Parhar #include "common/t4_regs_values.h" 5654e4ee71SNavdeep Parhar #include "common/t4_msg.h" 5754e4ee71SNavdeep Parhar 5854e4ee71SNavdeep Parhar struct fl_buf_info { 5954e4ee71SNavdeep Parhar int size; 6054e4ee71SNavdeep Parhar int type; 6154e4ee71SNavdeep Parhar uma_zone_t zone; 6254e4ee71SNavdeep Parhar }; 6354e4ee71SNavdeep Parhar 6494586193SNavdeep Parhar /* Filled up by t4_sge_modload */ 6594586193SNavdeep Parhar static struct fl_buf_info fl_buf_info[FL_BUF_SIZES]; 6694586193SNavdeep Parhar 6754e4ee71SNavdeep Parhar #define FL_BUF_SIZE(x) (fl_buf_info[x].size) 6854e4ee71SNavdeep Parhar #define FL_BUF_TYPE(x) (fl_buf_info[x].type) 6954e4ee71SNavdeep Parhar #define FL_BUF_ZONE(x) (fl_buf_info[x].zone) 7054e4ee71SNavdeep Parhar 71d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 72d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8) 73d14b0ac1SNavdeep Parhar #else 74d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE 75d14b0ac1SNavdeep Parhar #endif 76d14b0ac1SNavdeep Parhar 779fb8886bSNavdeep Parhar /* 789fb8886bSNavdeep Parhar * Ethernet frames are DMA'd at this byte offset into the freelist buffer. 799fb8886bSNavdeep Parhar * 0-7 are valid values. 809fb8886bSNavdeep Parhar */ 819fb8886bSNavdeep Parhar static int fl_pktshift = 2; 829fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift); 8354e4ee71SNavdeep Parhar 849fb8886bSNavdeep Parhar /* 859fb8886bSNavdeep Parhar * Pad ethernet payload up to this boundary. 869fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 879fb8886bSNavdeep Parhar * Any power of 2, from 32 to 4096 (both inclusive) is a valid value. 889fb8886bSNavdeep Parhar */ 899fb8886bSNavdeep Parhar static int fl_pad = -1; 909fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad); 919fb8886bSNavdeep Parhar 929fb8886bSNavdeep Parhar /* 939fb8886bSNavdeep Parhar * Status page length. 949fb8886bSNavdeep Parhar * -1: driver should figure out a good value. 959fb8886bSNavdeep Parhar * 64 or 128 are the only other valid values. 969fb8886bSNavdeep Parhar */ 979fb8886bSNavdeep Parhar static int spg_len = -1; 989fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len); 999fb8886bSNavdeep Parhar 1009fb8886bSNavdeep Parhar /* 1019fb8886bSNavdeep Parhar * Congestion drops. 1029fb8886bSNavdeep Parhar * -1: no congestion feedback (not recommended). 1039fb8886bSNavdeep Parhar * 0: backpressure the channel instead of dropping packets right away. 1049fb8886bSNavdeep Parhar * 1: no backpressure, drop packets for the congested queue immediately. 1059fb8886bSNavdeep Parhar */ 1069fb8886bSNavdeep Parhar static int cong_drop = 0; 1079fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop); 10854e4ee71SNavdeep Parhar 10954e4ee71SNavdeep Parhar /* Used to track coalesced tx work request */ 11054e4ee71SNavdeep Parhar struct txpkts { 11154e4ee71SNavdeep Parhar uint64_t *flitp; /* ptr to flit where next pkt should start */ 11254e4ee71SNavdeep Parhar uint8_t npkt; /* # of packets in this work request */ 11354e4ee71SNavdeep Parhar uint8_t nflits; /* # of flits used by this work request */ 11454e4ee71SNavdeep Parhar uint16_t plen; /* total payload (sum of all packets) */ 11554e4ee71SNavdeep Parhar }; 11654e4ee71SNavdeep Parhar 11754e4ee71SNavdeep Parhar /* A packet's SGL. This + m_pkthdr has all info needed for tx */ 11854e4ee71SNavdeep Parhar struct sgl { 11954e4ee71SNavdeep Parhar int nsegs; /* # of segments in the SGL, 0 means imm. tx */ 12054e4ee71SNavdeep Parhar int nflits; /* # of flits needed for the SGL */ 12154e4ee71SNavdeep Parhar bus_dma_segment_t seg[TX_SGL_SEGS]; 12254e4ee71SNavdeep Parhar }; 12354e4ee71SNavdeep Parhar 124733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int); 125733b9277SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t, 126733b9277SNavdeep Parhar int *); 127733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *); 12854e4ee71SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int, 1295323ca8fSNavdeep Parhar int); 130733b9277SNavdeep Parhar static inline void init_fl(struct sge_fl *, int, int, char *); 131733b9277SNavdeep Parhar static inline void init_eq(struct sge_eq *, int, int, uint8_t, uint16_t, 132733b9277SNavdeep Parhar char *); 13354e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *, 13454e4ee71SNavdeep Parhar bus_addr_t *, void **); 13554e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t, 13654e4ee71SNavdeep Parhar void *); 13754e4ee71SNavdeep Parhar static int alloc_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *, 138bc14b14dSNavdeep Parhar int, int); 13954e4ee71SNavdeep Parhar static int free_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *); 140733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *); 141733b9277SNavdeep Parhar static int free_fwq(struct adapter *); 142733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *); 143733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *); 144733b9277SNavdeep Parhar static int alloc_rxq(struct port_info *, struct sge_rxq *, int, int, 145733b9277SNavdeep Parhar struct sysctl_oid *); 14654e4ee71SNavdeep Parhar static int free_rxq(struct port_info *, struct sge_rxq *); 14709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 148733b9277SNavdeep Parhar static int alloc_ofld_rxq(struct port_info *, struct sge_ofld_rxq *, int, int, 149733b9277SNavdeep Parhar struct sysctl_oid *); 150733b9277SNavdeep Parhar static int free_ofld_rxq(struct port_info *, struct sge_ofld_rxq *); 151733b9277SNavdeep Parhar #endif 152733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *); 153733b9277SNavdeep Parhar static int eth_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *); 15409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 155733b9277SNavdeep Parhar static int ofld_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *); 156733b9277SNavdeep Parhar #endif 157733b9277SNavdeep Parhar static int alloc_eq(struct adapter *, struct port_info *, struct sge_eq *); 158733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *); 159733b9277SNavdeep Parhar static int alloc_wrq(struct adapter *, struct port_info *, struct sge_wrq *, 160733b9277SNavdeep Parhar struct sysctl_oid *); 161733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *); 162733b9277SNavdeep Parhar static int alloc_txq(struct port_info *, struct sge_txq *, int, 163733b9277SNavdeep Parhar struct sysctl_oid *); 16454e4ee71SNavdeep Parhar static int free_txq(struct port_info *, struct sge_txq *); 16554e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int); 16654e4ee71SNavdeep Parhar static inline bool is_new_response(const struct sge_iq *, struct rsp_ctrl **); 16754e4ee71SNavdeep Parhar static inline void iq_next(struct sge_iq *); 16854e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *); 169733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int); 170733b9277SNavdeep Parhar static void refill_sfl(void *); 17154e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *); 17254e4ee71SNavdeep Parhar static void free_fl_sdesc(struct sge_fl *); 17354e4ee71SNavdeep Parhar static void set_fl_tag_idx(struct sge_fl *, int); 174733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *); 17554e4ee71SNavdeep Parhar 17654e4ee71SNavdeep Parhar static int get_pkt_sgl(struct sge_txq *, struct mbuf **, struct sgl *, int); 17754e4ee71SNavdeep Parhar static int free_pkt_sgl(struct sge_txq *, struct sgl *); 17854e4ee71SNavdeep Parhar static int write_txpkt_wr(struct port_info *, struct sge_txq *, struct mbuf *, 17954e4ee71SNavdeep Parhar struct sgl *); 18054e4ee71SNavdeep Parhar static int add_to_txpkts(struct port_info *, struct sge_txq *, struct txpkts *, 18154e4ee71SNavdeep Parhar struct mbuf *, struct sgl *); 18254e4ee71SNavdeep Parhar static void write_txpkts_wr(struct sge_txq *, struct txpkts *); 18354e4ee71SNavdeep Parhar static inline void write_ulp_cpl_sgl(struct port_info *, struct sge_txq *, 18454e4ee71SNavdeep Parhar struct txpkts *, struct mbuf *, struct sgl *); 18554e4ee71SNavdeep Parhar static int write_sgl_to_txd(struct sge_eq *, struct sgl *, caddr_t *); 18654e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int); 187f7dfe243SNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *); 188e874ff7aSNavdeep Parhar static inline int reclaimable(struct sge_eq *); 189f7dfe243SNavdeep Parhar static int reclaim_tx_descs(struct sge_txq *, int, int); 19054e4ee71SNavdeep Parhar static void write_eqflush_wr(struct sge_eq *); 19154e4ee71SNavdeep Parhar static __be64 get_flit(bus_dma_segment_t *, int, int); 192733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *, 193733b9277SNavdeep Parhar struct mbuf *); 1941b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *, 195733b9277SNavdeep Parhar struct mbuf *); 19654e4ee71SNavdeep Parhar 19756599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS); 198f7dfe243SNavdeep Parhar 1994defc81bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 2004defc81bSNavdeep Parhar extern u_int cpu_clflush_line_size; 2014defc81bSNavdeep Parhar #endif 2024defc81bSNavdeep Parhar 20394586193SNavdeep Parhar /* 2049fb8886bSNavdeep Parhar * Called on MOD_LOAD. Fills up fl_buf_info[] and validates/calculates the SGE 2059fb8886bSNavdeep Parhar * tunables. 20694586193SNavdeep Parhar */ 20794586193SNavdeep Parhar void 20894586193SNavdeep Parhar t4_sge_modload(void) 20994586193SNavdeep Parhar { 21094586193SNavdeep Parhar int i; 21194586193SNavdeep Parhar int bufsize[FL_BUF_SIZES] = { 21294586193SNavdeep Parhar MCLBYTES, 21394586193SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES 21494586193SNavdeep Parhar MJUMPAGESIZE, 21594586193SNavdeep Parhar #endif 21694586193SNavdeep Parhar MJUM9BYTES, 21794586193SNavdeep Parhar MJUM16BYTES 21894586193SNavdeep Parhar }; 21994586193SNavdeep Parhar 22094586193SNavdeep Parhar for (i = 0; i < FL_BUF_SIZES; i++) { 22194586193SNavdeep Parhar FL_BUF_SIZE(i) = bufsize[i]; 22294586193SNavdeep Parhar FL_BUF_TYPE(i) = m_gettype(bufsize[i]); 22394586193SNavdeep Parhar FL_BUF_ZONE(i) = m_getzone(bufsize[i]); 22494586193SNavdeep Parhar } 2254defc81bSNavdeep Parhar 2269fb8886bSNavdeep Parhar if (fl_pktshift < 0 || fl_pktshift > 7) { 2279fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.fl_pktshift value (%d)," 2289fb8886bSNavdeep Parhar " using 2 instead.\n", fl_pktshift); 2299fb8886bSNavdeep Parhar fl_pktshift = 2; 2309fb8886bSNavdeep Parhar } 2319fb8886bSNavdeep Parhar 2329fb8886bSNavdeep Parhar if (fl_pad < 32 || fl_pad > 4096 || !powerof2(fl_pad)) { 2339fb8886bSNavdeep Parhar int pad; 2349fb8886bSNavdeep Parhar 2354defc81bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 2369fb8886bSNavdeep Parhar pad = max(cpu_clflush_line_size, 32); 2379fb8886bSNavdeep Parhar #else 2389fb8886bSNavdeep Parhar pad = max(CACHE_LINE_SIZE, 32); 2394defc81bSNavdeep Parhar #endif 2409fb8886bSNavdeep Parhar pad = min(pad, 4096); 2419fb8886bSNavdeep Parhar 2429fb8886bSNavdeep Parhar if (fl_pad != -1) { 2439fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.fl_pad value (%d)," 2449fb8886bSNavdeep Parhar " using %d instead.\n", fl_pad, pad); 2459fb8886bSNavdeep Parhar } 2469fb8886bSNavdeep Parhar fl_pad = pad; 2479fb8886bSNavdeep Parhar } 2489fb8886bSNavdeep Parhar 2499fb8886bSNavdeep Parhar if (spg_len != 64 && spg_len != 128) { 2509fb8886bSNavdeep Parhar int len; 2519fb8886bSNavdeep Parhar 2529fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__) 2539fb8886bSNavdeep Parhar len = cpu_clflush_line_size > 64 ? 128 : 64; 2549fb8886bSNavdeep Parhar #else 2559fb8886bSNavdeep Parhar len = 64; 2569fb8886bSNavdeep Parhar #endif 2579fb8886bSNavdeep Parhar if (spg_len != -1) { 2589fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.spg_len value (%d)," 2599fb8886bSNavdeep Parhar " using %d instead.\n", spg_len, len); 2609fb8886bSNavdeep Parhar } 2619fb8886bSNavdeep Parhar spg_len = len; 2629fb8886bSNavdeep Parhar } 2639fb8886bSNavdeep Parhar 2649fb8886bSNavdeep Parhar if (cong_drop < -1 || cong_drop > 1) { 2659fb8886bSNavdeep Parhar printf("Invalid hw.cxgbe.cong_drop value (%d)," 2669fb8886bSNavdeep Parhar " using 0 instead.\n", cong_drop); 2679fb8886bSNavdeep Parhar cong_drop = 0; 2689fb8886bSNavdeep Parhar } 26994586193SNavdeep Parhar } 27094586193SNavdeep Parhar 271d14b0ac1SNavdeep Parhar void 272d14b0ac1SNavdeep Parhar t4_init_sge_cpl_handlers(struct adapter *sc) 27354e4ee71SNavdeep Parhar { 27454e4ee71SNavdeep Parhar 275d14b0ac1SNavdeep Parhar t4_register_cpl_handler(sc, CPL_FW4_MSG, handle_fw_msg); 276d14b0ac1SNavdeep Parhar t4_register_cpl_handler(sc, CPL_FW6_MSG, handle_fw_msg); 277d14b0ac1SNavdeep Parhar t4_register_cpl_handler(sc, CPL_SGE_EGR_UPDATE, handle_sge_egr_update); 278d14b0ac1SNavdeep Parhar t4_register_cpl_handler(sc, CPL_RX_PKT, t4_eth_rx); 279d14b0ac1SNavdeep Parhar t4_register_fw_msg_handler(sc, FW6_TYPE_CMD_RPL, t4_handle_fw_rpl); 280d14b0ac1SNavdeep Parhar } 281d14b0ac1SNavdeep Parhar 282cf738022SNavdeep Parhar /* 283cf738022SNavdeep Parhar * adap->params.vpd.cclk must be set up before this is called. 284cf738022SNavdeep Parhar */ 285d14b0ac1SNavdeep Parhar void 286d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc) 287d14b0ac1SNavdeep Parhar { 288d14b0ac1SNavdeep Parhar int i; 289d14b0ac1SNavdeep Parhar uint32_t v, m; 290d14b0ac1SNavdeep Parhar int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200}; 291cf738022SNavdeep Parhar int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk; 292d14b0ac1SNavdeep Parhar int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */ 293d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 294d14b0ac1SNavdeep Parhar 295d14b0ac1SNavdeep Parhar KASSERT(sc->flags & MASTER_PF, 296d14b0ac1SNavdeep Parhar ("%s: trying to change chip settings when not master.", __func__)); 297d14b0ac1SNavdeep Parhar 298d14b0ac1SNavdeep Parhar m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | 299d14b0ac1SNavdeep Parhar V_INGPADBOUNDARY(M_INGPADBOUNDARY) | F_EGRSTATUSPAGESIZE; 300d14b0ac1SNavdeep Parhar v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE | 3014defc81bSNavdeep Parhar V_INGPADBOUNDARY(ilog2(fl_pad) - 5) | 3024defc81bSNavdeep Parhar V_EGRSTATUSPAGESIZE(spg_len == 128); 303d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_SGE_CONTROL, m, v); 30454e4ee71SNavdeep Parhar 305d14b0ac1SNavdeep Parhar v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) | 306733b9277SNavdeep Parhar V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) | 307733b9277SNavdeep Parhar V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) | 308733b9277SNavdeep Parhar V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) | 309733b9277SNavdeep Parhar V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) | 310733b9277SNavdeep Parhar V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) | 311733b9277SNavdeep Parhar V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) | 312733b9277SNavdeep Parhar V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10); 313d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v); 314733b9277SNavdeep Parhar 31554e4ee71SNavdeep Parhar for (i = 0; i < FL_BUF_SIZES; i++) { 31654e4ee71SNavdeep Parhar t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i), 31754e4ee71SNavdeep Parhar FL_BUF_SIZE(i)); 31854e4ee71SNavdeep Parhar } 31954e4ee71SNavdeep Parhar 320d14b0ac1SNavdeep Parhar v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) | 321d14b0ac1SNavdeep Parhar V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]); 322d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v); 32354e4ee71SNavdeep Parhar 324cf738022SNavdeep Parhar KASSERT(intr_timer[0] <= timer_max, 325cf738022SNavdeep Parhar ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0], 326cf738022SNavdeep Parhar timer_max)); 327cf738022SNavdeep Parhar for (i = 1; i < nitems(intr_timer); i++) { 328cf738022SNavdeep Parhar KASSERT(intr_timer[i] >= intr_timer[i - 1], 329cf738022SNavdeep Parhar ("%s: timers not listed in increasing order (%d)", 330cf738022SNavdeep Parhar __func__, i)); 331cf738022SNavdeep Parhar 332cf738022SNavdeep Parhar while (intr_timer[i] > timer_max) { 333cf738022SNavdeep Parhar if (i == nitems(intr_timer) - 1) { 334cf738022SNavdeep Parhar intr_timer[i] = timer_max; 335cf738022SNavdeep Parhar break; 336cf738022SNavdeep Parhar } 337cf738022SNavdeep Parhar intr_timer[i] += intr_timer[i - 1]; 338cf738022SNavdeep Parhar intr_timer[i] /= 2; 339cf738022SNavdeep Parhar } 340cf738022SNavdeep Parhar } 341cf738022SNavdeep Parhar 342d14b0ac1SNavdeep Parhar v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) | 343d14b0ac1SNavdeep Parhar V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1])); 344d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v); 345d14b0ac1SNavdeep Parhar v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) | 346d14b0ac1SNavdeep Parhar V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3])); 347d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v); 348d14b0ac1SNavdeep Parhar v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) | 349d14b0ac1SNavdeep Parhar V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5])); 350d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v); 35186e02bf2SNavdeep Parhar 35286e02bf2SNavdeep Parhar if (cong_drop == 0) { 353d14b0ac1SNavdeep Parhar m = F_TUNNELCNGDROP0 | F_TUNNELCNGDROP1 | F_TUNNELCNGDROP2 | 354d14b0ac1SNavdeep Parhar F_TUNNELCNGDROP3; 355d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_TP_PARA_REG3, m, 0); 356733b9277SNavdeep Parhar } 357733b9277SNavdeep Parhar 358d14b0ac1SNavdeep Parhar /* 4K, 16K, 64K, 256K DDP "page sizes" */ 359d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 360d14b0ac1SNavdeep Parhar t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v); 361d14b0ac1SNavdeep Parhar 362d14b0ac1SNavdeep Parhar m = v = F_TDDPTAGTCB; 363d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_ULP_RX_CTL, m, v); 364d14b0ac1SNavdeep Parhar 365d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 366d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 367d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 368d14b0ac1SNavdeep Parhar t4_set_reg_field(sc, A_TP_PARA_REG5, m, v); 369d14b0ac1SNavdeep Parhar } 370d14b0ac1SNavdeep Parhar 371d14b0ac1SNavdeep Parhar /* 372d14b0ac1SNavdeep Parhar * XXX: driver really should be able to deal with unexpected settings. 373d14b0ac1SNavdeep Parhar */ 374d14b0ac1SNavdeep Parhar int 375d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc) 376d14b0ac1SNavdeep Parhar { 377d14b0ac1SNavdeep Parhar struct sge *s = &sc->sge; 378d14b0ac1SNavdeep Parhar int i, rc = 0; 379d14b0ac1SNavdeep Parhar uint32_t m, v, r; 380d14b0ac1SNavdeep Parhar uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE); 381d14b0ac1SNavdeep Parhar 382d14b0ac1SNavdeep Parhar m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | 383d14b0ac1SNavdeep Parhar V_INGPADBOUNDARY(M_INGPADBOUNDARY) | F_EGRSTATUSPAGESIZE; 384d14b0ac1SNavdeep Parhar v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE | 385d14b0ac1SNavdeep Parhar V_INGPADBOUNDARY(ilog2(fl_pad) - 5) | 386d14b0ac1SNavdeep Parhar V_EGRSTATUSPAGESIZE(spg_len == 128); 387d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_CONTROL); 388d14b0ac1SNavdeep Parhar if ((r & m) != v) { 389d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r); 390733b9277SNavdeep Parhar rc = EINVAL; 391733b9277SNavdeep Parhar } 392733b9277SNavdeep Parhar 393d14b0ac1SNavdeep Parhar v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) | 394d14b0ac1SNavdeep Parhar V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) | 395d14b0ac1SNavdeep Parhar V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) | 396d14b0ac1SNavdeep Parhar V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) | 397d14b0ac1SNavdeep Parhar V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) | 398d14b0ac1SNavdeep Parhar V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) | 399d14b0ac1SNavdeep Parhar V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) | 400d14b0ac1SNavdeep Parhar V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10); 401d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_HOST_PAGE_SIZE); 402d14b0ac1SNavdeep Parhar if (r != v) { 403d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r); 404733b9277SNavdeep Parhar rc = EINVAL; 405733b9277SNavdeep Parhar } 406733b9277SNavdeep Parhar 407733b9277SNavdeep Parhar for (i = 0; i < FL_BUF_SIZES; i++) { 408733b9277SNavdeep Parhar v = t4_read_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i)); 409733b9277SNavdeep Parhar if (v != FL_BUF_SIZE(i)) { 410733b9277SNavdeep Parhar device_printf(sc->dev, 411733b9277SNavdeep Parhar "invalid SGE_FL_BUFFER_SIZE[%d](0x%x)\n", i, v); 412733b9277SNavdeep Parhar rc = EINVAL; 413733b9277SNavdeep Parhar } 414733b9277SNavdeep Parhar } 415733b9277SNavdeep Parhar 416d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_INGRESS_RX_THRESHOLD); 417d14b0ac1SNavdeep Parhar s->counter_val[0] = G_THRESHOLD_0(r); 418d14b0ac1SNavdeep Parhar s->counter_val[1] = G_THRESHOLD_1(r); 419d14b0ac1SNavdeep Parhar s->counter_val[2] = G_THRESHOLD_2(r); 420d14b0ac1SNavdeep Parhar s->counter_val[3] = G_THRESHOLD_3(r); 421733b9277SNavdeep Parhar 422d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_TIMER_VALUE_0_AND_1); 423d14b0ac1SNavdeep Parhar s->timer_val[0] = G_TIMERVALUE0(r) / core_ticks_per_usec(sc); 424d14b0ac1SNavdeep Parhar s->timer_val[1] = G_TIMERVALUE1(r) / core_ticks_per_usec(sc); 425d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_TIMER_VALUE_2_AND_3); 426d14b0ac1SNavdeep Parhar s->timer_val[2] = G_TIMERVALUE2(r) / core_ticks_per_usec(sc); 427d14b0ac1SNavdeep Parhar s->timer_val[3] = G_TIMERVALUE3(r) / core_ticks_per_usec(sc); 428d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_TIMER_VALUE_4_AND_5); 429d14b0ac1SNavdeep Parhar s->timer_val[4] = G_TIMERVALUE4(r) / core_ticks_per_usec(sc); 430d14b0ac1SNavdeep Parhar s->timer_val[5] = G_TIMERVALUE5(r) / core_ticks_per_usec(sc); 431733b9277SNavdeep Parhar 432d14b0ac1SNavdeep Parhar if (cong_drop == 0) { 433d14b0ac1SNavdeep Parhar m = F_TUNNELCNGDROP0 | F_TUNNELCNGDROP1 | F_TUNNELCNGDROP2 | 434d14b0ac1SNavdeep Parhar F_TUNNELCNGDROP3; 435d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_TP_PARA_REG3); 436d14b0ac1SNavdeep Parhar if (r & m) { 437d14b0ac1SNavdeep Parhar device_printf(sc->dev, 438d14b0ac1SNavdeep Parhar "invalid TP_PARA_REG3(0x%x)\n", r); 439d14b0ac1SNavdeep Parhar rc = EINVAL; 440d14b0ac1SNavdeep Parhar } 441d14b0ac1SNavdeep Parhar } 442733b9277SNavdeep Parhar 443d14b0ac1SNavdeep Parhar v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6); 444d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ); 445d14b0ac1SNavdeep Parhar if (r != v) { 446d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r); 447d14b0ac1SNavdeep Parhar rc = EINVAL; 448d14b0ac1SNavdeep Parhar } 449733b9277SNavdeep Parhar 450d14b0ac1SNavdeep Parhar m = v = F_TDDPTAGTCB; 451d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_ULP_RX_CTL); 452d14b0ac1SNavdeep Parhar if ((r & m) != v) { 453d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r); 454d14b0ac1SNavdeep Parhar rc = EINVAL; 455d14b0ac1SNavdeep Parhar } 456d14b0ac1SNavdeep Parhar 457d14b0ac1SNavdeep Parhar m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET | 458d14b0ac1SNavdeep Parhar F_RESETDDPOFFSET; 459d14b0ac1SNavdeep Parhar v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET; 460d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_TP_PARA_REG5); 461d14b0ac1SNavdeep Parhar if ((r & m) != v) { 462d14b0ac1SNavdeep Parhar device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r); 463d14b0ac1SNavdeep Parhar rc = EINVAL; 464d14b0ac1SNavdeep Parhar } 465d14b0ac1SNavdeep Parhar 466d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_CONM_CTRL); 467d14b0ac1SNavdeep Parhar s->fl_starve_threshold = G_EGRTHRESHOLD(r) * 2 + 1; 468d14b0ac1SNavdeep Parhar 469d14b0ac1SNavdeep Parhar if (is_t5(sc)) { 470d14b0ac1SNavdeep Parhar r = t4_read_reg(sc, A_SGE_EGRESS_QUEUES_PER_PAGE_PF); 471d14b0ac1SNavdeep Parhar r >>= S_QUEUESPERPAGEPF0 + 472d14b0ac1SNavdeep Parhar (S_QUEUESPERPAGEPF1 - S_QUEUESPERPAGEPF0) * sc->pf; 473d14b0ac1SNavdeep Parhar s->s_qpp = r & M_QUEUESPERPAGEPF0; 474d14b0ac1SNavdeep Parhar } 475d14b0ac1SNavdeep Parhar 476c337fa30SNavdeep Parhar t4_init_tp_params(sc); 477d14b0ac1SNavdeep Parhar 478d14b0ac1SNavdeep Parhar t4_read_mtu_tbl(sc, sc->params.mtus, NULL); 479d14b0ac1SNavdeep Parhar t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd); 480d14b0ac1SNavdeep Parhar 481733b9277SNavdeep Parhar return (rc); 48254e4ee71SNavdeep Parhar } 48354e4ee71SNavdeep Parhar 48454e4ee71SNavdeep Parhar int 48554e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc) 48654e4ee71SNavdeep Parhar { 48754e4ee71SNavdeep Parhar int rc; 48854e4ee71SNavdeep Parhar 48954e4ee71SNavdeep Parhar rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0, 49054e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE, 49154e4ee71SNavdeep Parhar BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, 49254e4ee71SNavdeep Parhar NULL, &sc->dmat); 49354e4ee71SNavdeep Parhar if (rc != 0) { 49454e4ee71SNavdeep Parhar device_printf(sc->dev, 49554e4ee71SNavdeep Parhar "failed to create main DMA tag: %d\n", rc); 49654e4ee71SNavdeep Parhar } 49754e4ee71SNavdeep Parhar 49854e4ee71SNavdeep Parhar return (rc); 49954e4ee71SNavdeep Parhar } 50054e4ee71SNavdeep Parhar 501*6e22f9f3SNavdeep Parhar void 502*6e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx, 503*6e22f9f3SNavdeep Parhar struct sysctl_oid_list *children) 504*6e22f9f3SNavdeep Parhar { 505*6e22f9f3SNavdeep Parhar 506*6e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD, 507*6e22f9f3SNavdeep Parhar NULL, fl_pktshift, "payload DMA offset in rx buffer (bytes)"); 508*6e22f9f3SNavdeep Parhar 509*6e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD, 510*6e22f9f3SNavdeep Parhar NULL, fl_pad, "payload pad boundary (bytes)"); 511*6e22f9f3SNavdeep Parhar 512*6e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD, 513*6e22f9f3SNavdeep Parhar NULL, spg_len, "status page size (bytes)"); 514*6e22f9f3SNavdeep Parhar 515*6e22f9f3SNavdeep Parhar SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD, 516*6e22f9f3SNavdeep Parhar NULL, cong_drop, "congestion drop setting"); 517*6e22f9f3SNavdeep Parhar } 518*6e22f9f3SNavdeep Parhar 51954e4ee71SNavdeep Parhar int 52054e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc) 52154e4ee71SNavdeep Parhar { 52254e4ee71SNavdeep Parhar if (sc->dmat) 52354e4ee71SNavdeep Parhar bus_dma_tag_destroy(sc->dmat); 52454e4ee71SNavdeep Parhar 52554e4ee71SNavdeep Parhar return (0); 52654e4ee71SNavdeep Parhar } 52754e4ee71SNavdeep Parhar 52854e4ee71SNavdeep Parhar /* 529733b9277SNavdeep Parhar * Allocate and initialize the firmware event queue and the management queue. 53054e4ee71SNavdeep Parhar * 53154e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 53254e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 53354e4ee71SNavdeep Parhar */ 53454e4ee71SNavdeep Parhar int 535f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc) 53654e4ee71SNavdeep Parhar { 537733b9277SNavdeep Parhar int rc; 53854e4ee71SNavdeep Parhar 53954e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 54054e4ee71SNavdeep Parhar 541733b9277SNavdeep Parhar sysctl_ctx_init(&sc->ctx); 542733b9277SNavdeep Parhar sc->flags |= ADAP_SYSCTL_CTX; 54354e4ee71SNavdeep Parhar 54456599263SNavdeep Parhar /* 54556599263SNavdeep Parhar * Firmware event queue 54656599263SNavdeep Parhar */ 547733b9277SNavdeep Parhar rc = alloc_fwq(sc); 548aa95b653SNavdeep Parhar if (rc != 0) 549f7dfe243SNavdeep Parhar return (rc); 550f7dfe243SNavdeep Parhar 551f7dfe243SNavdeep Parhar /* 552733b9277SNavdeep Parhar * Management queue. This is just a control queue that uses the fwq as 553733b9277SNavdeep Parhar * its associated iq. 554f7dfe243SNavdeep Parhar */ 555733b9277SNavdeep Parhar rc = alloc_mgmtq(sc); 55654e4ee71SNavdeep Parhar 55754e4ee71SNavdeep Parhar return (rc); 55854e4ee71SNavdeep Parhar } 55954e4ee71SNavdeep Parhar 56054e4ee71SNavdeep Parhar /* 56154e4ee71SNavdeep Parhar * Idempotent 56254e4ee71SNavdeep Parhar */ 56354e4ee71SNavdeep Parhar int 564f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc) 56554e4ee71SNavdeep Parhar { 56654e4ee71SNavdeep Parhar 56754e4ee71SNavdeep Parhar ADAPTER_LOCK_ASSERT_NOTOWNED(sc); 56854e4ee71SNavdeep Parhar 569733b9277SNavdeep Parhar /* Do this before freeing the queue */ 570733b9277SNavdeep Parhar if (sc->flags & ADAP_SYSCTL_CTX) { 571f7dfe243SNavdeep Parhar sysctl_ctx_free(&sc->ctx); 572733b9277SNavdeep Parhar sc->flags &= ~ADAP_SYSCTL_CTX; 573f7dfe243SNavdeep Parhar } 574f7dfe243SNavdeep Parhar 575733b9277SNavdeep Parhar free_mgmtq(sc); 576733b9277SNavdeep Parhar free_fwq(sc); 57754e4ee71SNavdeep Parhar 57854e4ee71SNavdeep Parhar return (0); 57954e4ee71SNavdeep Parhar } 58054e4ee71SNavdeep Parhar 581733b9277SNavdeep Parhar static inline int 582733b9277SNavdeep Parhar first_vector(struct port_info *pi) 58354e4ee71SNavdeep Parhar { 58454e4ee71SNavdeep Parhar struct adapter *sc = pi->adapter; 585733b9277SNavdeep Parhar int rc = T4_EXTRA_INTR, i; 58654e4ee71SNavdeep Parhar 587733b9277SNavdeep Parhar if (sc->intr_count == 1) 588733b9277SNavdeep Parhar return (0); 58954e4ee71SNavdeep Parhar 590733b9277SNavdeep Parhar for_each_port(sc, i) { 591c8d954abSNavdeep Parhar struct port_info *p = sc->port[i]; 592c8d954abSNavdeep Parhar 593733b9277SNavdeep Parhar if (i == pi->port_id) 594733b9277SNavdeep Parhar break; 595733b9277SNavdeep Parhar 59609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 597733b9277SNavdeep Parhar if (sc->flags & INTR_DIRECT) 598c8d954abSNavdeep Parhar rc += p->nrxq + p->nofldrxq; 599733b9277SNavdeep Parhar else 600c8d954abSNavdeep Parhar rc += max(p->nrxq, p->nofldrxq); 601733b9277SNavdeep Parhar #else 602733b9277SNavdeep Parhar /* 603733b9277SNavdeep Parhar * Not compiled with offload support and intr_count > 1. Only 604733b9277SNavdeep Parhar * NIC queues exist and they'd better be taking direct 605733b9277SNavdeep Parhar * interrupts. 606733b9277SNavdeep Parhar */ 607733b9277SNavdeep Parhar KASSERT(sc->flags & INTR_DIRECT, 608733b9277SNavdeep Parhar ("%s: intr_count %d, !INTR_DIRECT", __func__, 609733b9277SNavdeep Parhar sc->intr_count)); 610733b9277SNavdeep Parhar 611c8d954abSNavdeep Parhar rc += p->nrxq; 612733b9277SNavdeep Parhar #endif 61354e4ee71SNavdeep Parhar } 61454e4ee71SNavdeep Parhar 615733b9277SNavdeep Parhar return (rc); 616733b9277SNavdeep Parhar } 617733b9277SNavdeep Parhar 618733b9277SNavdeep Parhar /* 619733b9277SNavdeep Parhar * Given an arbitrary "index," come up with an iq that can be used by other 620733b9277SNavdeep Parhar * queues (of this port) for interrupt forwarding, SGE egress updates, etc. 621733b9277SNavdeep Parhar * The iq returned is guaranteed to be something that takes direct interrupts. 622733b9277SNavdeep Parhar */ 623733b9277SNavdeep Parhar static struct sge_iq * 624733b9277SNavdeep Parhar port_intr_iq(struct port_info *pi, int idx) 625733b9277SNavdeep Parhar { 626733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 627733b9277SNavdeep Parhar struct sge *s = &sc->sge; 628733b9277SNavdeep Parhar struct sge_iq *iq = NULL; 629733b9277SNavdeep Parhar 630733b9277SNavdeep Parhar if (sc->intr_count == 1) 631733b9277SNavdeep Parhar return (&sc->sge.fwq); 632733b9277SNavdeep Parhar 63309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 634733b9277SNavdeep Parhar if (sc->flags & INTR_DIRECT) { 635733b9277SNavdeep Parhar idx %= pi->nrxq + pi->nofldrxq; 636733b9277SNavdeep Parhar 637733b9277SNavdeep Parhar if (idx >= pi->nrxq) { 638733b9277SNavdeep Parhar idx -= pi->nrxq; 639733b9277SNavdeep Parhar iq = &s->ofld_rxq[pi->first_ofld_rxq + idx].iq; 640733b9277SNavdeep Parhar } else 641733b9277SNavdeep Parhar iq = &s->rxq[pi->first_rxq + idx].iq; 642733b9277SNavdeep Parhar 643733b9277SNavdeep Parhar } else { 644733b9277SNavdeep Parhar idx %= max(pi->nrxq, pi->nofldrxq); 645733b9277SNavdeep Parhar 646733b9277SNavdeep Parhar if (pi->nrxq >= pi->nofldrxq) 647733b9277SNavdeep Parhar iq = &s->rxq[pi->first_rxq + idx].iq; 648733b9277SNavdeep Parhar else 649733b9277SNavdeep Parhar iq = &s->ofld_rxq[pi->first_ofld_rxq + idx].iq; 650733b9277SNavdeep Parhar } 651733b9277SNavdeep Parhar #else 652733b9277SNavdeep Parhar /* 653733b9277SNavdeep Parhar * Not compiled with offload support and intr_count > 1. Only NIC 654733b9277SNavdeep Parhar * queues exist and they'd better be taking direct interrupts. 655733b9277SNavdeep Parhar */ 656733b9277SNavdeep Parhar KASSERT(sc->flags & INTR_DIRECT, 657733b9277SNavdeep Parhar ("%s: intr_count %d, !INTR_DIRECT", __func__, sc->intr_count)); 658733b9277SNavdeep Parhar 659733b9277SNavdeep Parhar idx %= pi->nrxq; 660733b9277SNavdeep Parhar iq = &s->rxq[pi->first_rxq + idx].iq; 661733b9277SNavdeep Parhar #endif 662733b9277SNavdeep Parhar 663733b9277SNavdeep Parhar KASSERT(iq->flags & IQ_INTR, ("%s: EDOOFUS", __func__)); 664733b9277SNavdeep Parhar return (iq); 665733b9277SNavdeep Parhar } 666733b9277SNavdeep Parhar 6678340ece5SNavdeep Parhar static inline int 6688340ece5SNavdeep Parhar mtu_to_bufsize(int mtu) 6698340ece5SNavdeep Parhar { 6708340ece5SNavdeep Parhar int bufsize; 6718340ece5SNavdeep Parhar 6728340ece5SNavdeep Parhar /* large enough for a frame even when VLAN extraction is disabled */ 6738340ece5SNavdeep Parhar bufsize = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + mtu; 674d14b0ac1SNavdeep Parhar bufsize = roundup2(bufsize + fl_pktshift, fl_pad); 6758340ece5SNavdeep Parhar 6768340ece5SNavdeep Parhar return (bufsize); 6778340ece5SNavdeep Parhar } 6788340ece5SNavdeep Parhar 6796eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 6806eb3180fSNavdeep Parhar static inline int 6816eb3180fSNavdeep Parhar mtu_to_bufsize_toe(struct adapter *sc, int mtu) 6826eb3180fSNavdeep Parhar { 6836eb3180fSNavdeep Parhar 6846eb3180fSNavdeep Parhar if (sc->tt.rx_coalesce) 6856eb3180fSNavdeep Parhar return (G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2))); 6866eb3180fSNavdeep Parhar 6876eb3180fSNavdeep Parhar return (mtu); 6886eb3180fSNavdeep Parhar } 6896eb3180fSNavdeep Parhar #endif 6906eb3180fSNavdeep Parhar 691733b9277SNavdeep Parhar int 692733b9277SNavdeep Parhar t4_setup_port_queues(struct port_info *pi) 693733b9277SNavdeep Parhar { 694733b9277SNavdeep Parhar int rc = 0, i, j, intr_idx, iqid; 695733b9277SNavdeep Parhar struct sge_rxq *rxq; 696733b9277SNavdeep Parhar struct sge_txq *txq; 697733b9277SNavdeep Parhar struct sge_wrq *ctrlq; 69809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 699733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 700733b9277SNavdeep Parhar struct sge_wrq *ofld_txq; 70109fe6320SNavdeep Parhar struct sysctl_oid *oid2 = NULL; 702733b9277SNavdeep Parhar #endif 703733b9277SNavdeep Parhar char name[16]; 704733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 7056eb3180fSNavdeep Parhar struct ifnet *ifp = pi->ifp; 70609fe6320SNavdeep Parhar struct sysctl_oid *oid = device_get_sysctl_tree(pi->dev); 707733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 7086eb3180fSNavdeep Parhar int bufsize; 709733b9277SNavdeep Parhar 710733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "rxq", CTLFLAG_RD, 711733b9277SNavdeep Parhar NULL, "rx queues"); 712733b9277SNavdeep Parhar 71309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 714733b9277SNavdeep Parhar if (is_offload(sc)) { 715733b9277SNavdeep Parhar oid2 = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_rxq", 716733b9277SNavdeep Parhar CTLFLAG_RD, NULL, 717733b9277SNavdeep Parhar "rx queues for offloaded TCP connections"); 718733b9277SNavdeep Parhar } 719733b9277SNavdeep Parhar #endif 720733b9277SNavdeep Parhar 721733b9277SNavdeep Parhar /* Interrupt vector to start from (when using multiple vectors) */ 722733b9277SNavdeep Parhar intr_idx = first_vector(pi); 723733b9277SNavdeep Parhar 724733b9277SNavdeep Parhar /* 725733b9277SNavdeep Parhar * First pass over all rx queues (NIC and TOE): 726733b9277SNavdeep Parhar * a) initialize iq and fl 727733b9277SNavdeep Parhar * b) allocate queue iff it will take direct interrupts. 728733b9277SNavdeep Parhar */ 7296eb3180fSNavdeep Parhar bufsize = mtu_to_bufsize(ifp->if_mtu); 73054e4ee71SNavdeep Parhar for_each_rxq(pi, i, rxq) { 73154e4ee71SNavdeep Parhar 732733b9277SNavdeep Parhar init_iq(&rxq->iq, sc, pi->tmr_idx, pi->pktc_idx, pi->qsize_rxq, 7335323ca8fSNavdeep Parhar RX_IQ_ESIZE); 73454e4ee71SNavdeep Parhar 73554e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%s rxq%d-fl", 73654e4ee71SNavdeep Parhar device_get_nameunit(pi->dev), i); 7378340ece5SNavdeep Parhar init_fl(&rxq->fl, pi->qsize_rxq / 8, bufsize, name); 73854e4ee71SNavdeep Parhar 739733b9277SNavdeep Parhar if (sc->flags & INTR_DIRECT 74009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 741733b9277SNavdeep Parhar || (sc->intr_count > 1 && pi->nrxq >= pi->nofldrxq) 742733b9277SNavdeep Parhar #endif 743733b9277SNavdeep Parhar ) { 744733b9277SNavdeep Parhar rxq->iq.flags |= IQ_INTR; 745733b9277SNavdeep Parhar rc = alloc_rxq(pi, rxq, intr_idx, i, oid); 74654e4ee71SNavdeep Parhar if (rc != 0) 74754e4ee71SNavdeep Parhar goto done; 748733b9277SNavdeep Parhar intr_idx++; 749733b9277SNavdeep Parhar } 75054e4ee71SNavdeep Parhar } 75154e4ee71SNavdeep Parhar 75209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 7536eb3180fSNavdeep Parhar bufsize = mtu_to_bufsize_toe(sc, ifp->if_mtu); 754733b9277SNavdeep Parhar for_each_ofld_rxq(pi, i, ofld_rxq) { 755733b9277SNavdeep Parhar 756733b9277SNavdeep Parhar init_iq(&ofld_rxq->iq, sc, pi->tmr_idx, pi->pktc_idx, 7575323ca8fSNavdeep Parhar pi->qsize_rxq, RX_IQ_ESIZE); 758733b9277SNavdeep Parhar 759733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_rxq%d-fl", 760733b9277SNavdeep Parhar device_get_nameunit(pi->dev), i); 7616eb3180fSNavdeep Parhar init_fl(&ofld_rxq->fl, pi->qsize_rxq / 8, bufsize, name); 762733b9277SNavdeep Parhar 763733b9277SNavdeep Parhar if (sc->flags & INTR_DIRECT || 764733b9277SNavdeep Parhar (sc->intr_count > 1 && pi->nofldrxq > pi->nrxq)) { 765733b9277SNavdeep Parhar ofld_rxq->iq.flags |= IQ_INTR; 766733b9277SNavdeep Parhar rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid2); 767733b9277SNavdeep Parhar if (rc != 0) 768733b9277SNavdeep Parhar goto done; 769733b9277SNavdeep Parhar intr_idx++; 770733b9277SNavdeep Parhar } 771733b9277SNavdeep Parhar } 772733b9277SNavdeep Parhar #endif 773733b9277SNavdeep Parhar 774733b9277SNavdeep Parhar /* 775733b9277SNavdeep Parhar * Second pass over all rx queues (NIC and TOE). The queues forwarding 776733b9277SNavdeep Parhar * their interrupts are allocated now. 777733b9277SNavdeep Parhar */ 778733b9277SNavdeep Parhar j = 0; 779733b9277SNavdeep Parhar for_each_rxq(pi, i, rxq) { 780733b9277SNavdeep Parhar if (rxq->iq.flags & IQ_INTR) 781733b9277SNavdeep Parhar continue; 782733b9277SNavdeep Parhar 783733b9277SNavdeep Parhar intr_idx = port_intr_iq(pi, j)->abs_id; 784733b9277SNavdeep Parhar 785733b9277SNavdeep Parhar rc = alloc_rxq(pi, rxq, intr_idx, i, oid); 786733b9277SNavdeep Parhar if (rc != 0) 787733b9277SNavdeep Parhar goto done; 788733b9277SNavdeep Parhar j++; 789733b9277SNavdeep Parhar } 790733b9277SNavdeep Parhar 79109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 792733b9277SNavdeep Parhar for_each_ofld_rxq(pi, i, ofld_rxq) { 793733b9277SNavdeep Parhar if (ofld_rxq->iq.flags & IQ_INTR) 794733b9277SNavdeep Parhar continue; 795733b9277SNavdeep Parhar 796733b9277SNavdeep Parhar intr_idx = port_intr_iq(pi, j)->abs_id; 797733b9277SNavdeep Parhar 798733b9277SNavdeep Parhar rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid2); 799733b9277SNavdeep Parhar if (rc != 0) 800733b9277SNavdeep Parhar goto done; 801733b9277SNavdeep Parhar j++; 802733b9277SNavdeep Parhar } 803733b9277SNavdeep Parhar #endif 804733b9277SNavdeep Parhar 805733b9277SNavdeep Parhar /* 806733b9277SNavdeep Parhar * Now the tx queues. Only one pass needed. 807733b9277SNavdeep Parhar */ 808733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD, 809733b9277SNavdeep Parhar NULL, "tx queues"); 810733b9277SNavdeep Parhar j = 0; 81154e4ee71SNavdeep Parhar for_each_txq(pi, i, txq) { 812733b9277SNavdeep Parhar uint16_t iqid; 813733b9277SNavdeep Parhar 814733b9277SNavdeep Parhar iqid = port_intr_iq(pi, j)->cntxt_id; 81554e4ee71SNavdeep Parhar 81654e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%s txq%d", 81754e4ee71SNavdeep Parhar device_get_nameunit(pi->dev), i); 818733b9277SNavdeep Parhar init_eq(&txq->eq, EQ_ETH, pi->qsize_txq, pi->tx_chan, iqid, 819733b9277SNavdeep Parhar name); 82054e4ee71SNavdeep Parhar 821733b9277SNavdeep Parhar rc = alloc_txq(pi, txq, i, oid); 82254e4ee71SNavdeep Parhar if (rc != 0) 82354e4ee71SNavdeep Parhar goto done; 824733b9277SNavdeep Parhar j++; 82554e4ee71SNavdeep Parhar } 82654e4ee71SNavdeep Parhar 82709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 828733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_txq", 829733b9277SNavdeep Parhar CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections"); 830733b9277SNavdeep Parhar for_each_ofld_txq(pi, i, ofld_txq) { 831733b9277SNavdeep Parhar uint16_t iqid; 832733b9277SNavdeep Parhar 833733b9277SNavdeep Parhar iqid = port_intr_iq(pi, j)->cntxt_id; 834733b9277SNavdeep Parhar 835733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s ofld_txq%d", 836733b9277SNavdeep Parhar device_get_nameunit(pi->dev), i); 837733b9277SNavdeep Parhar init_eq(&ofld_txq->eq, EQ_OFLD, pi->qsize_txq, pi->tx_chan, 838733b9277SNavdeep Parhar iqid, name); 839733b9277SNavdeep Parhar 840733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", i); 841733b9277SNavdeep Parhar oid2 = SYSCTL_ADD_NODE(&pi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO, 842733b9277SNavdeep Parhar name, CTLFLAG_RD, NULL, "offload tx queue"); 843733b9277SNavdeep Parhar 844733b9277SNavdeep Parhar rc = alloc_wrq(sc, pi, ofld_txq, oid2); 845733b9277SNavdeep Parhar if (rc != 0) 846733b9277SNavdeep Parhar goto done; 847733b9277SNavdeep Parhar j++; 848733b9277SNavdeep Parhar } 849733b9277SNavdeep Parhar #endif 850733b9277SNavdeep Parhar 851733b9277SNavdeep Parhar /* 852733b9277SNavdeep Parhar * Finally, the control queue. 853733b9277SNavdeep Parhar */ 854733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD, 855733b9277SNavdeep Parhar NULL, "ctrl queue"); 856733b9277SNavdeep Parhar ctrlq = &sc->sge.ctrlq[pi->port_id]; 857733b9277SNavdeep Parhar iqid = port_intr_iq(pi, 0)->cntxt_id; 858733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(pi->dev)); 859733b9277SNavdeep Parhar init_eq(&ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, iqid, name); 860733b9277SNavdeep Parhar rc = alloc_wrq(sc, pi, ctrlq, oid); 861733b9277SNavdeep Parhar 86254e4ee71SNavdeep Parhar done: 86354e4ee71SNavdeep Parhar if (rc) 864733b9277SNavdeep Parhar t4_teardown_port_queues(pi); 86554e4ee71SNavdeep Parhar 86654e4ee71SNavdeep Parhar return (rc); 86754e4ee71SNavdeep Parhar } 86854e4ee71SNavdeep Parhar 86954e4ee71SNavdeep Parhar /* 87054e4ee71SNavdeep Parhar * Idempotent 87154e4ee71SNavdeep Parhar */ 87254e4ee71SNavdeep Parhar int 873733b9277SNavdeep Parhar t4_teardown_port_queues(struct port_info *pi) 87454e4ee71SNavdeep Parhar { 87554e4ee71SNavdeep Parhar int i; 876733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 87754e4ee71SNavdeep Parhar struct sge_rxq *rxq; 87854e4ee71SNavdeep Parhar struct sge_txq *txq; 87909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 880733b9277SNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 881733b9277SNavdeep Parhar struct sge_wrq *ofld_txq; 882733b9277SNavdeep Parhar #endif 88354e4ee71SNavdeep Parhar 88454e4ee71SNavdeep Parhar /* Do this before freeing the queues */ 885733b9277SNavdeep Parhar if (pi->flags & PORT_SYSCTL_CTX) { 88654e4ee71SNavdeep Parhar sysctl_ctx_free(&pi->ctx); 887733b9277SNavdeep Parhar pi->flags &= ~PORT_SYSCTL_CTX; 88854e4ee71SNavdeep Parhar } 88954e4ee71SNavdeep Parhar 890733b9277SNavdeep Parhar /* 891733b9277SNavdeep Parhar * Take down all the tx queues first, as they reference the rx queues 892733b9277SNavdeep Parhar * (for egress updates, etc.). 893733b9277SNavdeep Parhar */ 894733b9277SNavdeep Parhar 895733b9277SNavdeep Parhar free_wrq(sc, &sc->sge.ctrlq[pi->port_id]); 896733b9277SNavdeep Parhar 89754e4ee71SNavdeep Parhar for_each_txq(pi, i, txq) { 89854e4ee71SNavdeep Parhar free_txq(pi, txq); 89954e4ee71SNavdeep Parhar } 90054e4ee71SNavdeep Parhar 90109fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 902733b9277SNavdeep Parhar for_each_ofld_txq(pi, i, ofld_txq) { 903733b9277SNavdeep Parhar free_wrq(sc, ofld_txq); 904733b9277SNavdeep Parhar } 905733b9277SNavdeep Parhar #endif 906733b9277SNavdeep Parhar 907733b9277SNavdeep Parhar /* 908733b9277SNavdeep Parhar * Then take down the rx queues that forward their interrupts, as they 909733b9277SNavdeep Parhar * reference other rx queues. 910733b9277SNavdeep Parhar */ 911733b9277SNavdeep Parhar 91254e4ee71SNavdeep Parhar for_each_rxq(pi, i, rxq) { 913733b9277SNavdeep Parhar if ((rxq->iq.flags & IQ_INTR) == 0) 91454e4ee71SNavdeep Parhar free_rxq(pi, rxq); 91554e4ee71SNavdeep Parhar } 91654e4ee71SNavdeep Parhar 91709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 918733b9277SNavdeep Parhar for_each_ofld_rxq(pi, i, ofld_rxq) { 919733b9277SNavdeep Parhar if ((ofld_rxq->iq.flags & IQ_INTR) == 0) 920733b9277SNavdeep Parhar free_ofld_rxq(pi, ofld_rxq); 921733b9277SNavdeep Parhar } 922733b9277SNavdeep Parhar #endif 923733b9277SNavdeep Parhar 924733b9277SNavdeep Parhar /* 925733b9277SNavdeep Parhar * Then take down the rx queues that take direct interrupts. 926733b9277SNavdeep Parhar */ 927733b9277SNavdeep Parhar 928733b9277SNavdeep Parhar for_each_rxq(pi, i, rxq) { 929733b9277SNavdeep Parhar if (rxq->iq.flags & IQ_INTR) 930733b9277SNavdeep Parhar free_rxq(pi, rxq); 931733b9277SNavdeep Parhar } 932733b9277SNavdeep Parhar 93309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 934733b9277SNavdeep Parhar for_each_ofld_rxq(pi, i, ofld_rxq) { 935733b9277SNavdeep Parhar if (ofld_rxq->iq.flags & IQ_INTR) 936733b9277SNavdeep Parhar free_ofld_rxq(pi, ofld_rxq); 937733b9277SNavdeep Parhar } 938733b9277SNavdeep Parhar #endif 939733b9277SNavdeep Parhar 94054e4ee71SNavdeep Parhar return (0); 94154e4ee71SNavdeep Parhar } 94254e4ee71SNavdeep Parhar 943733b9277SNavdeep Parhar /* 944733b9277SNavdeep Parhar * Deals with errors and the firmware event queue. All data rx queues forward 945733b9277SNavdeep Parhar * their interrupt to the firmware event queue. 946733b9277SNavdeep Parhar */ 94754e4ee71SNavdeep Parhar void 94854e4ee71SNavdeep Parhar t4_intr_all(void *arg) 94954e4ee71SNavdeep Parhar { 95054e4ee71SNavdeep Parhar struct adapter *sc = arg; 951733b9277SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 95254e4ee71SNavdeep Parhar 95354e4ee71SNavdeep Parhar t4_intr_err(arg); 954733b9277SNavdeep Parhar if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) { 955733b9277SNavdeep Parhar service_iq(fwq, 0); 956733b9277SNavdeep Parhar atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE); 95754e4ee71SNavdeep Parhar } 95854e4ee71SNavdeep Parhar } 95954e4ee71SNavdeep Parhar 96054e4ee71SNavdeep Parhar /* Deals with error interrupts */ 96154e4ee71SNavdeep Parhar void 96254e4ee71SNavdeep Parhar t4_intr_err(void *arg) 96354e4ee71SNavdeep Parhar { 96454e4ee71SNavdeep Parhar struct adapter *sc = arg; 96554e4ee71SNavdeep Parhar 96654e4ee71SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0); 96754e4ee71SNavdeep Parhar t4_slow_intr_handler(sc); 96854e4ee71SNavdeep Parhar } 96954e4ee71SNavdeep Parhar 97054e4ee71SNavdeep Parhar void 97154e4ee71SNavdeep Parhar t4_intr_evt(void *arg) 97254e4ee71SNavdeep Parhar { 97354e4ee71SNavdeep Parhar struct sge_iq *iq = arg; 9742be67d29SNavdeep Parhar 975733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 976733b9277SNavdeep Parhar service_iq(iq, 0); 977733b9277SNavdeep Parhar atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 9782be67d29SNavdeep Parhar } 9792be67d29SNavdeep Parhar } 9802be67d29SNavdeep Parhar 981733b9277SNavdeep Parhar void 982733b9277SNavdeep Parhar t4_intr(void *arg) 9832be67d29SNavdeep Parhar { 9842be67d29SNavdeep Parhar struct sge_iq *iq = arg; 985733b9277SNavdeep Parhar 986733b9277SNavdeep Parhar if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) { 987733b9277SNavdeep Parhar service_iq(iq, 0); 988733b9277SNavdeep Parhar atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE); 989733b9277SNavdeep Parhar } 990733b9277SNavdeep Parhar } 991733b9277SNavdeep Parhar 992733b9277SNavdeep Parhar /* 993733b9277SNavdeep Parhar * Deals with anything and everything on the given ingress queue. 994733b9277SNavdeep Parhar */ 995733b9277SNavdeep Parhar static int 996733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget) 997733b9277SNavdeep Parhar { 998733b9277SNavdeep Parhar struct sge_iq *q; 99909fe6320SNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); /* Use iff iq is part of rxq */ 1000733b9277SNavdeep Parhar struct sge_fl *fl = &rxq->fl; /* Use iff IQ_HAS_FL */ 100154e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 100254e4ee71SNavdeep Parhar struct rsp_ctrl *ctrl; 1003733b9277SNavdeep Parhar const struct rss_header *rss; 1004733b9277SNavdeep Parhar int ndescs = 0, limit, fl_bufs_used = 0; 100556599263SNavdeep Parhar int rsp_type; 1006733b9277SNavdeep Parhar uint32_t lq; 1007733b9277SNavdeep Parhar struct mbuf *m0; 1008733b9277SNavdeep Parhar STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql); 1009733b9277SNavdeep Parhar 1010733b9277SNavdeep Parhar limit = budget ? budget : iq->qsize / 8; 1011733b9277SNavdeep Parhar 1012733b9277SNavdeep Parhar KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq)); 1013733b9277SNavdeep Parhar 1014733b9277SNavdeep Parhar /* 1015733b9277SNavdeep Parhar * We always come back and check the descriptor ring for new indirect 1016733b9277SNavdeep Parhar * interrupts and other responses after running a single handler. 1017733b9277SNavdeep Parhar */ 1018733b9277SNavdeep Parhar for (;;) { 1019733b9277SNavdeep Parhar while (is_new_response(iq, &ctrl)) { 102054e4ee71SNavdeep Parhar 102154e4ee71SNavdeep Parhar rmb(); 102254e4ee71SNavdeep Parhar 1023733b9277SNavdeep Parhar m0 = NULL; 102456599263SNavdeep Parhar rsp_type = G_RSPD_TYPE(ctrl->u.type_gen); 1025733b9277SNavdeep Parhar lq = be32toh(ctrl->pldbuflen_qid); 1026733b9277SNavdeep Parhar rss = (const void *)iq->cdesc; 102754e4ee71SNavdeep Parhar 1028733b9277SNavdeep Parhar switch (rsp_type) { 1029733b9277SNavdeep Parhar case X_RSPD_TYPE_FLBUF: 103054e4ee71SNavdeep Parhar 1031733b9277SNavdeep Parhar KASSERT(iq->flags & IQ_HAS_FL, 1032733b9277SNavdeep Parhar ("%s: data for an iq (%p) with no freelist", 1033733b9277SNavdeep Parhar __func__, iq)); 1034733b9277SNavdeep Parhar 1035733b9277SNavdeep Parhar m0 = get_fl_payload(sc, fl, lq, &fl_bufs_used); 1036733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 1037733b9277SNavdeep Parhar /* 1038733b9277SNavdeep Parhar * 60 bit timestamp for the payload is 1039733b9277SNavdeep Parhar * *(uint64_t *)m0->m_pktdat. Note that it is 1040733b9277SNavdeep Parhar * in the leading free-space in the mbuf. The 1041733b9277SNavdeep Parhar * kernel can clobber it during a pullup, 1042733b9277SNavdeep Parhar * m_copymdata, etc. You need to make sure that 1043733b9277SNavdeep Parhar * the mbuf reaches you unmolested if you care 1044733b9277SNavdeep Parhar * about the timestamp. 1045733b9277SNavdeep Parhar */ 1046733b9277SNavdeep Parhar *(uint64_t *)m0->m_pktdat = 1047733b9277SNavdeep Parhar be64toh(ctrl->u.last_flit) & 1048733b9277SNavdeep Parhar 0xfffffffffffffff; 1049733b9277SNavdeep Parhar #endif 1050733b9277SNavdeep Parhar 1051733b9277SNavdeep Parhar /* fall through */ 1052733b9277SNavdeep Parhar 1053733b9277SNavdeep Parhar case X_RSPD_TYPE_CPL: 1054733b9277SNavdeep Parhar KASSERT(rss->opcode < NUM_CPL_CMDS, 1055733b9277SNavdeep Parhar ("%s: bad opcode %02x.", __func__, 1056733b9277SNavdeep Parhar rss->opcode)); 1057733b9277SNavdeep Parhar sc->cpl_handler[rss->opcode](iq, rss, m0); 1058733b9277SNavdeep Parhar break; 1059733b9277SNavdeep Parhar 1060733b9277SNavdeep Parhar case X_RSPD_TYPE_INTR: 1061733b9277SNavdeep Parhar 1062733b9277SNavdeep Parhar /* 1063733b9277SNavdeep Parhar * Interrupts should be forwarded only to queues 1064733b9277SNavdeep Parhar * that are not forwarding their interrupts. 1065733b9277SNavdeep Parhar * This means service_iq can recurse but only 1 1066733b9277SNavdeep Parhar * level deep. 1067733b9277SNavdeep Parhar */ 1068733b9277SNavdeep Parhar KASSERT(budget == 0, 1069733b9277SNavdeep Parhar ("%s: budget %u, rsp_type %u", __func__, 1070733b9277SNavdeep Parhar budget, rsp_type)); 1071733b9277SNavdeep Parhar 1072733b9277SNavdeep Parhar q = sc->sge.iqmap[lq - sc->sge.iq_start]; 1073733b9277SNavdeep Parhar if (atomic_cmpset_int(&q->state, IQS_IDLE, 1074733b9277SNavdeep Parhar IQS_BUSY)) { 1075733b9277SNavdeep Parhar if (service_iq(q, q->qsize / 8) == 0) { 1076733b9277SNavdeep Parhar atomic_cmpset_int(&q->state, 1077733b9277SNavdeep Parhar IQS_BUSY, IQS_IDLE); 1078733b9277SNavdeep Parhar } else { 1079733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, 1080733b9277SNavdeep Parhar link); 1081733b9277SNavdeep Parhar } 1082733b9277SNavdeep Parhar } 1083733b9277SNavdeep Parhar break; 1084733b9277SNavdeep Parhar 1085733b9277SNavdeep Parhar default: 108609fe6320SNavdeep Parhar sc->an_handler(iq, ctrl); 108709fe6320SNavdeep Parhar break; 108854e4ee71SNavdeep Parhar } 108956599263SNavdeep Parhar 109054e4ee71SNavdeep Parhar iq_next(iq); 1091733b9277SNavdeep Parhar if (++ndescs == limit) { 1092733b9277SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), 1093733b9277SNavdeep Parhar V_CIDXINC(ndescs) | 1094733b9277SNavdeep Parhar V_INGRESSQID(iq->cntxt_id) | 1095733b9277SNavdeep Parhar V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX))); 1096733b9277SNavdeep Parhar ndescs = 0; 1097733b9277SNavdeep Parhar 1098733b9277SNavdeep Parhar if (fl_bufs_used > 0) { 1099733b9277SNavdeep Parhar FL_LOCK(fl); 1100733b9277SNavdeep Parhar fl->needed += fl_bufs_used; 1101733b9277SNavdeep Parhar refill_fl(sc, fl, fl->cap / 8); 1102733b9277SNavdeep Parhar FL_UNLOCK(fl); 1103733b9277SNavdeep Parhar fl_bufs_used = 0; 110454e4ee71SNavdeep Parhar } 110554e4ee71SNavdeep Parhar 1106733b9277SNavdeep Parhar if (budget) 1107733b9277SNavdeep Parhar return (EINPROGRESS); 110854e4ee71SNavdeep Parhar } 1109733b9277SNavdeep Parhar } 1110733b9277SNavdeep Parhar 1111733b9277SNavdeep Parhar if (STAILQ_EMPTY(&iql)) 1112733b9277SNavdeep Parhar break; 1113733b9277SNavdeep Parhar 1114733b9277SNavdeep Parhar /* 1115733b9277SNavdeep Parhar * Process the head only, and send it to the back of the list if 1116733b9277SNavdeep Parhar * it's still not done. 1117733b9277SNavdeep Parhar */ 1118733b9277SNavdeep Parhar q = STAILQ_FIRST(&iql); 1119733b9277SNavdeep Parhar STAILQ_REMOVE_HEAD(&iql, link); 1120733b9277SNavdeep Parhar if (service_iq(q, q->qsize / 8) == 0) 1121733b9277SNavdeep Parhar atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE); 1122733b9277SNavdeep Parhar else 1123733b9277SNavdeep Parhar STAILQ_INSERT_TAIL(&iql, q, link); 1124733b9277SNavdeep Parhar } 1125733b9277SNavdeep Parhar 1126a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1127733b9277SNavdeep Parhar if (iq->flags & IQ_LRO_ENABLED) { 1128733b9277SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1129733b9277SNavdeep Parhar struct lro_entry *l; 1130733b9277SNavdeep Parhar 1131733b9277SNavdeep Parhar while (!SLIST_EMPTY(&lro->lro_active)) { 1132733b9277SNavdeep Parhar l = SLIST_FIRST(&lro->lro_active); 1133733b9277SNavdeep Parhar SLIST_REMOVE_HEAD(&lro->lro_active, next); 1134733b9277SNavdeep Parhar tcp_lro_flush(lro, l); 1135733b9277SNavdeep Parhar } 1136733b9277SNavdeep Parhar } 1137733b9277SNavdeep Parhar #endif 1138733b9277SNavdeep Parhar 1139733b9277SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_CIDXINC(ndescs) | 1140733b9277SNavdeep Parhar V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params)); 1141733b9277SNavdeep Parhar 1142733b9277SNavdeep Parhar if (iq->flags & IQ_HAS_FL) { 1143733b9277SNavdeep Parhar int starved; 1144733b9277SNavdeep Parhar 1145733b9277SNavdeep Parhar FL_LOCK(fl); 1146733b9277SNavdeep Parhar fl->needed += fl_bufs_used; 1147733b9277SNavdeep Parhar starved = refill_fl(sc, fl, fl->cap / 4); 1148733b9277SNavdeep Parhar FL_UNLOCK(fl); 1149733b9277SNavdeep Parhar if (__predict_false(starved != 0)) 1150733b9277SNavdeep Parhar add_fl_to_sfl(sc, fl); 1151733b9277SNavdeep Parhar } 1152733b9277SNavdeep Parhar 1153733b9277SNavdeep Parhar return (0); 1154733b9277SNavdeep Parhar } 1155733b9277SNavdeep Parhar 1156733b9277SNavdeep Parhar static struct mbuf * 1157733b9277SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf, 1158733b9277SNavdeep Parhar int *fl_bufs_used) 115954e4ee71SNavdeep Parhar { 116054e4ee71SNavdeep Parhar struct mbuf *m0, *m; 1161733b9277SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->cidx]; 1162733b9277SNavdeep Parhar unsigned int nbuf, len; 116354e4ee71SNavdeep Parhar 1164733b9277SNavdeep Parhar /* 1165733b9277SNavdeep Parhar * No assertion for the fl lock because we don't need it. This routine 1166733b9277SNavdeep Parhar * is called only from the rx interrupt handler and it only updates 1167733b9277SNavdeep Parhar * fl->cidx. (Contrast that with fl->pidx/fl->needed which could be 1168733b9277SNavdeep Parhar * updated in the rx interrupt handler or the starvation helper routine. 1169733b9277SNavdeep Parhar * That's why code that manipulates fl->pidx/fl->needed needs the fl 1170733b9277SNavdeep Parhar * lock but this routine does not). 1171733b9277SNavdeep Parhar */ 11727d29df59SNavdeep Parhar 1173733b9277SNavdeep Parhar if (__predict_false((len_newbuf & F_RSPD_NEWBUF) == 0)) 1174733b9277SNavdeep Parhar panic("%s: cannot handle packed frames", __func__); 1175733b9277SNavdeep Parhar len = G_RSPD_LEN(len_newbuf); 11767d29df59SNavdeep Parhar 11777d29df59SNavdeep Parhar m0 = sd->m; 11787d29df59SNavdeep Parhar sd->m = NULL; /* consumed */ 117954e4ee71SNavdeep Parhar 1180733b9277SNavdeep Parhar bus_dmamap_sync(fl->tag[sd->tag_idx], sd->map, BUS_DMASYNC_POSTREAD); 118194586193SNavdeep Parhar m_init(m0, NULL, 0, M_NOWAIT, MT_DATA, M_PKTHDR); 1182489eeba9SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP 1183733b9277SNavdeep Parhar /* Leave room for a timestamp */ 1184489eeba9SNavdeep Parhar m0->m_data += 8; 1185489eeba9SNavdeep Parhar #endif 1186489eeba9SNavdeep Parhar 1187489eeba9SNavdeep Parhar if (len < RX_COPY_THRESHOLD) { 11887d29df59SNavdeep Parhar /* copy data to mbuf, buffer will be recycled */ 11897d29df59SNavdeep Parhar bcopy(sd->cl, mtod(m0, caddr_t), len); 11907d29df59SNavdeep Parhar m0->m_len = len; 11917d29df59SNavdeep Parhar } else { 11927d29df59SNavdeep Parhar bus_dmamap_unload(fl->tag[sd->tag_idx], sd->map); 11937d29df59SNavdeep Parhar m_cljset(m0, sd->cl, FL_BUF_TYPE(sd->tag_idx)); 11947d29df59SNavdeep Parhar sd->cl = NULL; /* consumed */ 11957d29df59SNavdeep Parhar m0->m_len = min(len, FL_BUF_SIZE(sd->tag_idx)); 119654e4ee71SNavdeep Parhar } 1197733b9277SNavdeep Parhar m0->m_pkthdr.len = len; 119854e4ee71SNavdeep Parhar 1199733b9277SNavdeep Parhar sd++; 1200733b9277SNavdeep Parhar if (__predict_false(++fl->cidx == fl->cap)) { 1201733b9277SNavdeep Parhar sd = fl->sdesc; 1202733b9277SNavdeep Parhar fl->cidx = 0; 1203733b9277SNavdeep Parhar } 1204733b9277SNavdeep Parhar 1205733b9277SNavdeep Parhar m = m0; 1206733b9277SNavdeep Parhar len -= m->m_len; 1207733b9277SNavdeep Parhar nbuf = 1; /* # of fl buffers used */ 1208733b9277SNavdeep Parhar 1209733b9277SNavdeep Parhar while (len > 0) { 1210733b9277SNavdeep Parhar m->m_next = sd->m; 1211733b9277SNavdeep Parhar sd->m = NULL; /* consumed */ 1212733b9277SNavdeep Parhar m = m->m_next; 1213733b9277SNavdeep Parhar 1214733b9277SNavdeep Parhar bus_dmamap_sync(fl->tag[sd->tag_idx], sd->map, 1215733b9277SNavdeep Parhar BUS_DMASYNC_POSTREAD); 1216733b9277SNavdeep Parhar 1217733b9277SNavdeep Parhar m_init(m, NULL, 0, M_NOWAIT, MT_DATA, 0); 1218733b9277SNavdeep Parhar if (len <= MLEN) { 1219733b9277SNavdeep Parhar bcopy(sd->cl, mtod(m, caddr_t), len); 1220733b9277SNavdeep Parhar m->m_len = len; 1221733b9277SNavdeep Parhar } else { 1222733b9277SNavdeep Parhar bus_dmamap_unload(fl->tag[sd->tag_idx], 1223733b9277SNavdeep Parhar sd->map); 1224733b9277SNavdeep Parhar m_cljset(m, sd->cl, FL_BUF_TYPE(sd->tag_idx)); 1225733b9277SNavdeep Parhar sd->cl = NULL; /* consumed */ 1226733b9277SNavdeep Parhar m->m_len = min(len, FL_BUF_SIZE(sd->tag_idx)); 1227733b9277SNavdeep Parhar } 1228733b9277SNavdeep Parhar 1229733b9277SNavdeep Parhar sd++; 1230733b9277SNavdeep Parhar if (__predict_false(++fl->cidx == fl->cap)) { 1231733b9277SNavdeep Parhar sd = fl->sdesc; 1232733b9277SNavdeep Parhar fl->cidx = 0; 1233733b9277SNavdeep Parhar } 1234733b9277SNavdeep Parhar 1235733b9277SNavdeep Parhar len -= m->m_len; 1236733b9277SNavdeep Parhar nbuf++; 1237733b9277SNavdeep Parhar } 1238733b9277SNavdeep Parhar 1239733b9277SNavdeep Parhar (*fl_bufs_used) += nbuf; 1240733b9277SNavdeep Parhar 1241733b9277SNavdeep Parhar return (m0); 1242733b9277SNavdeep Parhar } 1243733b9277SNavdeep Parhar 1244733b9277SNavdeep Parhar static int 1245733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0) 1246733b9277SNavdeep Parhar { 12473c51d154SNavdeep Parhar struct sge_rxq *rxq = iq_to_rxq(iq); 1248733b9277SNavdeep Parhar struct ifnet *ifp = rxq->ifp; 1249733b9277SNavdeep Parhar const struct cpl_rx_pkt *cpl = (const void *)(rss + 1); 1250a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 1251733b9277SNavdeep Parhar struct lro_ctrl *lro = &rxq->lro; 1252733b9277SNavdeep Parhar #endif 1253733b9277SNavdeep Parhar 1254733b9277SNavdeep Parhar KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__, 1255733b9277SNavdeep Parhar rss->opcode)); 1256733b9277SNavdeep Parhar 12579fb8886bSNavdeep Parhar m0->m_pkthdr.len -= fl_pktshift; 12589fb8886bSNavdeep Parhar m0->m_len -= fl_pktshift; 12599fb8886bSNavdeep Parhar m0->m_data += fl_pktshift; 126054e4ee71SNavdeep Parhar 126154e4ee71SNavdeep Parhar m0->m_pkthdr.rcvif = ifp; 126254e4ee71SNavdeep Parhar m0->m_flags |= M_FLOWID; 126354e4ee71SNavdeep Parhar m0->m_pkthdr.flowid = rss->hash_val; 126454e4ee71SNavdeep Parhar 12659600bf00SNavdeep Parhar if (cpl->csum_calc && !cpl->err_vec) { 12669600bf00SNavdeep Parhar if (ifp->if_capenable & IFCAP_RXCSUM && 12679600bf00SNavdeep Parhar cpl->l2info & htobe32(F_RXF_IP)) { 1268932b1a5fSNavdeep Parhar m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED | 126954e4ee71SNavdeep Parhar CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR); 12709600bf00SNavdeep Parhar rxq->rxcsum++; 12719600bf00SNavdeep Parhar } else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 && 12729600bf00SNavdeep Parhar cpl->l2info & htobe32(F_RXF_IP6)) { 1273932b1a5fSNavdeep Parhar m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 | 12749600bf00SNavdeep Parhar CSUM_PSEUDO_HDR); 12759600bf00SNavdeep Parhar rxq->rxcsum++; 12769600bf00SNavdeep Parhar } 12779600bf00SNavdeep Parhar 12789600bf00SNavdeep Parhar if (__predict_false(cpl->ip_frag)) 127954e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = be16toh(cpl->csum); 128054e4ee71SNavdeep Parhar else 128154e4ee71SNavdeep Parhar m0->m_pkthdr.csum_data = 0xffff; 128254e4ee71SNavdeep Parhar } 128354e4ee71SNavdeep Parhar 128454e4ee71SNavdeep Parhar if (cpl->vlan_ex) { 128554e4ee71SNavdeep Parhar m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan); 128654e4ee71SNavdeep Parhar m0->m_flags |= M_VLANTAG; 128754e4ee71SNavdeep Parhar rxq->vlan_extraction++; 128854e4ee71SNavdeep Parhar } 128954e4ee71SNavdeep Parhar 1290a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 129154e4ee71SNavdeep Parhar if (cpl->l2info & htobe32(F_RXF_LRO) && 1292733b9277SNavdeep Parhar iq->flags & IQ_LRO_ENABLED && 129354e4ee71SNavdeep Parhar tcp_lro_rx(lro, m0, 0) == 0) { 129454e4ee71SNavdeep Parhar /* queued for LRO */ 129554e4ee71SNavdeep Parhar } else 129654e4ee71SNavdeep Parhar #endif 12977d29df59SNavdeep Parhar ifp->if_input(ifp, m0); 129854e4ee71SNavdeep Parhar 1299733b9277SNavdeep Parhar return (0); 130054e4ee71SNavdeep Parhar } 130154e4ee71SNavdeep Parhar 1302733b9277SNavdeep Parhar /* 1303733b9277SNavdeep Parhar * Doesn't fail. Holds on to work requests it can't send right away. 1304733b9277SNavdeep Parhar */ 130509fe6320SNavdeep Parhar void 130609fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr) 1307733b9277SNavdeep Parhar { 1308733b9277SNavdeep Parhar struct sge_eq *eq = &wrq->eq; 1309733b9277SNavdeep Parhar int can_reclaim; 1310733b9277SNavdeep Parhar caddr_t dst; 1311733b9277SNavdeep Parhar 1312733b9277SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(wrq); 131309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 1314733b9277SNavdeep Parhar KASSERT((eq->flags & EQ_TYPEMASK) == EQ_OFLD || 1315733b9277SNavdeep Parhar (eq->flags & EQ_TYPEMASK) == EQ_CTRL, 1316733b9277SNavdeep Parhar ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK)); 131709fe6320SNavdeep Parhar #else 131809fe6320SNavdeep Parhar KASSERT((eq->flags & EQ_TYPEMASK) == EQ_CTRL, 131909fe6320SNavdeep Parhar ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK)); 132009fe6320SNavdeep Parhar #endif 1321733b9277SNavdeep Parhar 132209fe6320SNavdeep Parhar if (__predict_true(wr != NULL)) 132309fe6320SNavdeep Parhar STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link); 1324733b9277SNavdeep Parhar 1325733b9277SNavdeep Parhar can_reclaim = reclaimable(eq); 1326733b9277SNavdeep Parhar if (__predict_false(eq->flags & EQ_STALLED)) { 1327733b9277SNavdeep Parhar if (can_reclaim < tx_resume_threshold(eq)) 132809fe6320SNavdeep Parhar return; 1329733b9277SNavdeep Parhar eq->flags &= ~EQ_STALLED; 1330733b9277SNavdeep Parhar eq->unstalled++; 1331733b9277SNavdeep Parhar } 1332733b9277SNavdeep Parhar eq->cidx += can_reclaim; 1333733b9277SNavdeep Parhar eq->avail += can_reclaim; 1334733b9277SNavdeep Parhar if (__predict_false(eq->cidx >= eq->cap)) 1335733b9277SNavdeep Parhar eq->cidx -= eq->cap; 1336733b9277SNavdeep Parhar 133709fe6320SNavdeep Parhar while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL) { 1338733b9277SNavdeep Parhar int ndesc; 1339733b9277SNavdeep Parhar 134009fe6320SNavdeep Parhar if (__predict_false(wr->wr_len < 0 || 134109fe6320SNavdeep Parhar wr->wr_len > SGE_MAX_WR_LEN || (wr->wr_len & 0x7))) { 1342733b9277SNavdeep Parhar 1343733b9277SNavdeep Parhar #ifdef INVARIANTS 134409fe6320SNavdeep Parhar panic("%s: work request with length %d", __func__, 134509fe6320SNavdeep Parhar wr->wr_len); 1346733b9277SNavdeep Parhar #endif 134709fe6320SNavdeep Parhar #ifdef KDB 134809fe6320SNavdeep Parhar kdb_backtrace(); 134909fe6320SNavdeep Parhar #endif 135009fe6320SNavdeep Parhar log(LOG_ERR, "%s: %s work request with length %d", 135109fe6320SNavdeep Parhar device_get_nameunit(sc->dev), __func__, wr->wr_len); 135209fe6320SNavdeep Parhar STAILQ_REMOVE_HEAD(&wrq->wr_list, link); 135309fe6320SNavdeep Parhar free_wrqe(wr); 135409fe6320SNavdeep Parhar continue; 1355733b9277SNavdeep Parhar } 1356733b9277SNavdeep Parhar 135709fe6320SNavdeep Parhar ndesc = howmany(wr->wr_len, EQ_ESIZE); 1358733b9277SNavdeep Parhar if (eq->avail < ndesc) { 1359733b9277SNavdeep Parhar wrq->no_desc++; 1360733b9277SNavdeep Parhar break; 1361733b9277SNavdeep Parhar } 1362733b9277SNavdeep Parhar 1363733b9277SNavdeep Parhar dst = (void *)&eq->desc[eq->pidx]; 136409fe6320SNavdeep Parhar copy_to_txd(eq, wrtod(wr), &dst, wr->wr_len); 1365733b9277SNavdeep Parhar 1366733b9277SNavdeep Parhar eq->pidx += ndesc; 1367733b9277SNavdeep Parhar eq->avail -= ndesc; 1368733b9277SNavdeep Parhar if (__predict_false(eq->pidx >= eq->cap)) 1369733b9277SNavdeep Parhar eq->pidx -= eq->cap; 1370733b9277SNavdeep Parhar 1371733b9277SNavdeep Parhar eq->pending += ndesc; 13727e2fb22fSNavdeep Parhar if (eq->pending >= 8) 1373733b9277SNavdeep Parhar ring_eq_db(sc, eq); 1374733b9277SNavdeep Parhar 1375733b9277SNavdeep Parhar wrq->tx_wrs++; 137609fe6320SNavdeep Parhar STAILQ_REMOVE_HEAD(&wrq->wr_list, link); 137709fe6320SNavdeep Parhar free_wrqe(wr); 1378733b9277SNavdeep Parhar 1379733b9277SNavdeep Parhar if (eq->avail < 8) { 1380733b9277SNavdeep Parhar can_reclaim = reclaimable(eq); 1381733b9277SNavdeep Parhar eq->cidx += can_reclaim; 1382733b9277SNavdeep Parhar eq->avail += can_reclaim; 1383733b9277SNavdeep Parhar if (__predict_false(eq->cidx >= eq->cap)) 1384733b9277SNavdeep Parhar eq->cidx -= eq->cap; 1385733b9277SNavdeep Parhar } 1386733b9277SNavdeep Parhar } 1387733b9277SNavdeep Parhar 1388733b9277SNavdeep Parhar if (eq->pending) 1389733b9277SNavdeep Parhar ring_eq_db(sc, eq); 1390733b9277SNavdeep Parhar 139109fe6320SNavdeep Parhar if (wr != NULL) { 1392733b9277SNavdeep Parhar eq->flags |= EQ_STALLED; 1393733b9277SNavdeep Parhar if (callout_pending(&eq->tx_callout) == 0) 1394733b9277SNavdeep Parhar callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq); 1395733b9277SNavdeep Parhar } 1396f7dfe243SNavdeep Parhar } 1397f7dfe243SNavdeep Parhar 139854e4ee71SNavdeep Parhar /* Per-packet header in a coalesced tx WR, before the SGL starts (in flits) */ 139954e4ee71SNavdeep Parhar #define TXPKTS_PKT_HDR ((\ 140054e4ee71SNavdeep Parhar sizeof(struct ulp_txpkt) + \ 140154e4ee71SNavdeep Parhar sizeof(struct ulptx_idata) + \ 140254e4ee71SNavdeep Parhar sizeof(struct cpl_tx_pkt_core) \ 140354e4ee71SNavdeep Parhar ) / 8) 140454e4ee71SNavdeep Parhar 140554e4ee71SNavdeep Parhar /* Header of a coalesced tx WR, before SGL of first packet (in flits) */ 140654e4ee71SNavdeep Parhar #define TXPKTS_WR_HDR (\ 140754e4ee71SNavdeep Parhar sizeof(struct fw_eth_tx_pkts_wr) / 8 + \ 140854e4ee71SNavdeep Parhar TXPKTS_PKT_HDR) 140954e4ee71SNavdeep Parhar 141054e4ee71SNavdeep Parhar /* Header of a tx WR, before SGL of first packet (in flits) */ 141154e4ee71SNavdeep Parhar #define TXPKT_WR_HDR ((\ 141254e4ee71SNavdeep Parhar sizeof(struct fw_eth_tx_pkt_wr) + \ 141354e4ee71SNavdeep Parhar sizeof(struct cpl_tx_pkt_core) \ 141454e4ee71SNavdeep Parhar ) / 8 ) 141554e4ee71SNavdeep Parhar 141654e4ee71SNavdeep Parhar /* Header of a tx LSO WR, before SGL of first packet (in flits) */ 141754e4ee71SNavdeep Parhar #define TXPKT_LSO_WR_HDR ((\ 141854e4ee71SNavdeep Parhar sizeof(struct fw_eth_tx_pkt_wr) + \ 14192a5f6b0eSNavdeep Parhar sizeof(struct cpl_tx_pkt_lso_core) + \ 142054e4ee71SNavdeep Parhar sizeof(struct cpl_tx_pkt_core) \ 142154e4ee71SNavdeep Parhar ) / 8 ) 142254e4ee71SNavdeep Parhar 142354e4ee71SNavdeep Parhar int 142454e4ee71SNavdeep Parhar t4_eth_tx(struct ifnet *ifp, struct sge_txq *txq, struct mbuf *m) 142554e4ee71SNavdeep Parhar { 142654e4ee71SNavdeep Parhar struct port_info *pi = (void *)ifp->if_softc; 142754e4ee71SNavdeep Parhar struct adapter *sc = pi->adapter; 142854e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 1429f7dfe243SNavdeep Parhar struct buf_ring *br = txq->br; 143054e4ee71SNavdeep Parhar struct mbuf *next; 1431e874ff7aSNavdeep Parhar int rc, coalescing, can_reclaim; 143254e4ee71SNavdeep Parhar struct txpkts txpkts; 143354e4ee71SNavdeep Parhar struct sgl sgl; 143454e4ee71SNavdeep Parhar 143554e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 143654e4ee71SNavdeep Parhar KASSERT(m, ("%s: called with nothing to do.", __func__)); 1437733b9277SNavdeep Parhar KASSERT((eq->flags & EQ_TYPEMASK) == EQ_ETH, 1438733b9277SNavdeep Parhar ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK)); 143954e4ee71SNavdeep Parhar 1440e874ff7aSNavdeep Parhar prefetch(&eq->desc[eq->pidx]); 1441f7dfe243SNavdeep Parhar prefetch(&txq->sdesc[eq->pidx]); 1442e874ff7aSNavdeep Parhar 144354e4ee71SNavdeep Parhar txpkts.npkt = 0;/* indicates there's nothing in txpkts */ 144454e4ee71SNavdeep Parhar coalescing = 0; 144554e4ee71SNavdeep Parhar 1446733b9277SNavdeep Parhar can_reclaim = reclaimable(eq); 1447733b9277SNavdeep Parhar if (__predict_false(eq->flags & EQ_STALLED)) { 1448733b9277SNavdeep Parhar if (can_reclaim < tx_resume_threshold(eq)) { 1449733b9277SNavdeep Parhar txq->m = m; 1450733b9277SNavdeep Parhar return (0); 1451733b9277SNavdeep Parhar } 1452733b9277SNavdeep Parhar eq->flags &= ~EQ_STALLED; 1453733b9277SNavdeep Parhar eq->unstalled++; 1454733b9277SNavdeep Parhar } 1455733b9277SNavdeep Parhar 1456733b9277SNavdeep Parhar if (__predict_false(eq->flags & EQ_DOOMED)) { 1457733b9277SNavdeep Parhar m_freem(m); 1458733b9277SNavdeep Parhar while ((m = buf_ring_dequeue_sc(txq->br)) != NULL) 1459733b9277SNavdeep Parhar m_freem(m); 1460733b9277SNavdeep Parhar return (ENETDOWN); 1461733b9277SNavdeep Parhar } 1462733b9277SNavdeep Parhar 1463733b9277SNavdeep Parhar if (eq->avail < 8 && can_reclaim) 1464733b9277SNavdeep Parhar reclaim_tx_descs(txq, can_reclaim, 32); 146554e4ee71SNavdeep Parhar 146654e4ee71SNavdeep Parhar for (; m; m = next ? next : drbr_dequeue(ifp, br)) { 146754e4ee71SNavdeep Parhar 146854e4ee71SNavdeep Parhar if (eq->avail < 8) 146954e4ee71SNavdeep Parhar break; 147054e4ee71SNavdeep Parhar 147154e4ee71SNavdeep Parhar next = m->m_nextpkt; 147254e4ee71SNavdeep Parhar m->m_nextpkt = NULL; 147354e4ee71SNavdeep Parhar 147454e4ee71SNavdeep Parhar if (next || buf_ring_peek(br)) 147554e4ee71SNavdeep Parhar coalescing = 1; 147654e4ee71SNavdeep Parhar 147754e4ee71SNavdeep Parhar rc = get_pkt_sgl(txq, &m, &sgl, coalescing); 147854e4ee71SNavdeep Parhar if (rc != 0) { 147954e4ee71SNavdeep Parhar if (rc == ENOMEM) { 148054e4ee71SNavdeep Parhar 148154e4ee71SNavdeep Parhar /* Short of resources, suspend tx */ 148254e4ee71SNavdeep Parhar 148354e4ee71SNavdeep Parhar m->m_nextpkt = next; 148454e4ee71SNavdeep Parhar break; 148554e4ee71SNavdeep Parhar } 148654e4ee71SNavdeep Parhar 148754e4ee71SNavdeep Parhar /* 148854e4ee71SNavdeep Parhar * Unrecoverable error for this packet, throw it away 148954e4ee71SNavdeep Parhar * and move on to the next. get_pkt_sgl may already 149054e4ee71SNavdeep Parhar * have freed m (it will be NULL in that case and the 149154e4ee71SNavdeep Parhar * m_freem here is still safe). 149254e4ee71SNavdeep Parhar */ 149354e4ee71SNavdeep Parhar 149454e4ee71SNavdeep Parhar m_freem(m); 149554e4ee71SNavdeep Parhar continue; 149654e4ee71SNavdeep Parhar } 149754e4ee71SNavdeep Parhar 149854e4ee71SNavdeep Parhar if (coalescing && 149954e4ee71SNavdeep Parhar add_to_txpkts(pi, txq, &txpkts, m, &sgl) == 0) { 150054e4ee71SNavdeep Parhar 150154e4ee71SNavdeep Parhar /* Successfully absorbed into txpkts */ 150254e4ee71SNavdeep Parhar 150354e4ee71SNavdeep Parhar write_ulp_cpl_sgl(pi, txq, &txpkts, m, &sgl); 150454e4ee71SNavdeep Parhar goto doorbell; 150554e4ee71SNavdeep Parhar } 150654e4ee71SNavdeep Parhar 150754e4ee71SNavdeep Parhar /* 150854e4ee71SNavdeep Parhar * We weren't coalescing to begin with, or current frame could 150954e4ee71SNavdeep Parhar * not be coalesced (add_to_txpkts flushes txpkts if a frame 151054e4ee71SNavdeep Parhar * given to it can't be coalesced). Either way there should be 151154e4ee71SNavdeep Parhar * nothing in txpkts. 151254e4ee71SNavdeep Parhar */ 151354e4ee71SNavdeep Parhar KASSERT(txpkts.npkt == 0, 151454e4ee71SNavdeep Parhar ("%s: txpkts not empty: %d", __func__, txpkts.npkt)); 151554e4ee71SNavdeep Parhar 151654e4ee71SNavdeep Parhar /* We're sending out individual packets now */ 151754e4ee71SNavdeep Parhar coalescing = 0; 151854e4ee71SNavdeep Parhar 151954e4ee71SNavdeep Parhar if (eq->avail < 8) 1520f7dfe243SNavdeep Parhar reclaim_tx_descs(txq, 0, 8); 152154e4ee71SNavdeep Parhar rc = write_txpkt_wr(pi, txq, m, &sgl); 152254e4ee71SNavdeep Parhar if (rc != 0) { 152354e4ee71SNavdeep Parhar 152454e4ee71SNavdeep Parhar /* Short of hardware descriptors, suspend tx */ 152554e4ee71SNavdeep Parhar 152654e4ee71SNavdeep Parhar /* 152754e4ee71SNavdeep Parhar * This is an unlikely but expensive failure. We've 152854e4ee71SNavdeep Parhar * done all the hard work (DMA mappings etc.) and now we 152954e4ee71SNavdeep Parhar * can't send out the packet. What's worse, we have to 153054e4ee71SNavdeep Parhar * spend even more time freeing up everything in sgl. 153154e4ee71SNavdeep Parhar */ 153254e4ee71SNavdeep Parhar txq->no_desc++; 153354e4ee71SNavdeep Parhar free_pkt_sgl(txq, &sgl); 153454e4ee71SNavdeep Parhar 153554e4ee71SNavdeep Parhar m->m_nextpkt = next; 153654e4ee71SNavdeep Parhar break; 153754e4ee71SNavdeep Parhar } 153854e4ee71SNavdeep Parhar 153954e4ee71SNavdeep Parhar ETHER_BPF_MTAP(ifp, m); 154054e4ee71SNavdeep Parhar if (sgl.nsegs == 0) 154154e4ee71SNavdeep Parhar m_freem(m); 154254e4ee71SNavdeep Parhar doorbell: 15437e2fb22fSNavdeep Parhar if (eq->pending >= 8) 1544f7dfe243SNavdeep Parhar ring_eq_db(sc, eq); 1545e874ff7aSNavdeep Parhar 1546e874ff7aSNavdeep Parhar can_reclaim = reclaimable(eq); 1547e874ff7aSNavdeep Parhar if (can_reclaim >= 32) 1548733b9277SNavdeep Parhar reclaim_tx_descs(txq, can_reclaim, 64); 154954e4ee71SNavdeep Parhar } 155054e4ee71SNavdeep Parhar 155154e4ee71SNavdeep Parhar if (txpkts.npkt > 0) 155254e4ee71SNavdeep Parhar write_txpkts_wr(txq, &txpkts); 155354e4ee71SNavdeep Parhar 155454e4ee71SNavdeep Parhar /* 155554e4ee71SNavdeep Parhar * m not NULL means there was an error but we haven't thrown it away. 155654e4ee71SNavdeep Parhar * This can happen when we're short of tx descriptors (no_desc) or maybe 155754e4ee71SNavdeep Parhar * even DMA maps (no_dmamap). Either way, a credit flush and reclaim 155854e4ee71SNavdeep Parhar * will get things going again. 155954e4ee71SNavdeep Parhar */ 1560733b9277SNavdeep Parhar if (m && !(eq->flags & EQ_CRFLUSHED)) { 1561f7dfe243SNavdeep Parhar struct tx_sdesc *txsd = &txq->sdesc[eq->pidx]; 1562f7dfe243SNavdeep Parhar 1563733b9277SNavdeep Parhar /* 1564733b9277SNavdeep Parhar * If EQ_CRFLUSHED is not set then we know we have at least one 1565733b9277SNavdeep Parhar * available descriptor because any WR that reduces eq->avail to 1566733b9277SNavdeep Parhar * 0 also sets EQ_CRFLUSHED. 1567733b9277SNavdeep Parhar */ 1568733b9277SNavdeep Parhar KASSERT(eq->avail > 0, ("%s: no space for eqflush.", __func__)); 1569733b9277SNavdeep Parhar 1570f7dfe243SNavdeep Parhar txsd->desc_used = 1; 1571f7dfe243SNavdeep Parhar txsd->credits = 0; 157254e4ee71SNavdeep Parhar write_eqflush_wr(eq); 1573f7dfe243SNavdeep Parhar } 157454e4ee71SNavdeep Parhar txq->m = m; 157554e4ee71SNavdeep Parhar 157654e4ee71SNavdeep Parhar if (eq->pending) 1577f7dfe243SNavdeep Parhar ring_eq_db(sc, eq); 157854e4ee71SNavdeep Parhar 1579733b9277SNavdeep Parhar reclaim_tx_descs(txq, 0, 128); 1580733b9277SNavdeep Parhar 1581733b9277SNavdeep Parhar if (eq->flags & EQ_STALLED && callout_pending(&eq->tx_callout) == 0) 1582733b9277SNavdeep Parhar callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq); 158354e4ee71SNavdeep Parhar 158454e4ee71SNavdeep Parhar return (0); 158554e4ee71SNavdeep Parhar } 158654e4ee71SNavdeep Parhar 158754e4ee71SNavdeep Parhar void 158854e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp) 158954e4ee71SNavdeep Parhar { 159054e4ee71SNavdeep Parhar struct port_info *pi = ifp->if_softc; 159154e4ee71SNavdeep Parhar struct sge_rxq *rxq; 15926eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 15936eb3180fSNavdeep Parhar struct sge_ofld_rxq *ofld_rxq; 15946eb3180fSNavdeep Parhar #endif 159554e4ee71SNavdeep Parhar struct sge_fl *fl; 15966eb3180fSNavdeep Parhar int i, bufsize; 159754e4ee71SNavdeep Parhar 15986eb3180fSNavdeep Parhar bufsize = mtu_to_bufsize(ifp->if_mtu); 159954e4ee71SNavdeep Parhar for_each_rxq(pi, i, rxq) { 160054e4ee71SNavdeep Parhar fl = &rxq->fl; 160154e4ee71SNavdeep Parhar 160254e4ee71SNavdeep Parhar FL_LOCK(fl); 1603733b9277SNavdeep Parhar set_fl_tag_idx(fl, bufsize); 160454e4ee71SNavdeep Parhar FL_UNLOCK(fl); 160554e4ee71SNavdeep Parhar } 16066eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD 16076eb3180fSNavdeep Parhar bufsize = mtu_to_bufsize_toe(pi->adapter, ifp->if_mtu); 16086eb3180fSNavdeep Parhar for_each_ofld_rxq(pi, i, ofld_rxq) { 16096eb3180fSNavdeep Parhar fl = &ofld_rxq->fl; 16106eb3180fSNavdeep Parhar 16116eb3180fSNavdeep Parhar FL_LOCK(fl); 16126eb3180fSNavdeep Parhar set_fl_tag_idx(fl, bufsize); 16136eb3180fSNavdeep Parhar FL_UNLOCK(fl); 16146eb3180fSNavdeep Parhar } 16156eb3180fSNavdeep Parhar #endif 161654e4ee71SNavdeep Parhar } 161754e4ee71SNavdeep Parhar 1618733b9277SNavdeep Parhar int 1619733b9277SNavdeep Parhar can_resume_tx(struct sge_eq *eq) 1620733b9277SNavdeep Parhar { 1621733b9277SNavdeep Parhar return (reclaimable(eq) >= tx_resume_threshold(eq)); 1622733b9277SNavdeep Parhar } 1623733b9277SNavdeep Parhar 162454e4ee71SNavdeep Parhar static inline void 162554e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx, 16265323ca8fSNavdeep Parhar int qsize, int esize) 162754e4ee71SNavdeep Parhar { 162854e4ee71SNavdeep Parhar KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS, 162954e4ee71SNavdeep Parhar ("%s: bad tmr_idx %d", __func__, tmr_idx)); 163054e4ee71SNavdeep Parhar KASSERT(pktc_idx < SGE_NCOUNTERS, /* -ve is ok, means don't use */ 163154e4ee71SNavdeep Parhar ("%s: bad pktc_idx %d", __func__, pktc_idx)); 163254e4ee71SNavdeep Parhar 163354e4ee71SNavdeep Parhar iq->flags = 0; 163454e4ee71SNavdeep Parhar iq->adapter = sc; 16357a32954cSNavdeep Parhar iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx); 16367a32954cSNavdeep Parhar iq->intr_pktc_idx = SGE_NCOUNTERS - 1; 16377a32954cSNavdeep Parhar if (pktc_idx >= 0) { 16387a32954cSNavdeep Parhar iq->intr_params |= F_QINTR_CNT_EN; 163954e4ee71SNavdeep Parhar iq->intr_pktc_idx = pktc_idx; 16407a32954cSNavdeep Parhar } 1641d14b0ac1SNavdeep Parhar iq->qsize = roundup2(qsize, 16); /* See FW_IQ_CMD/iqsize */ 164254e4ee71SNavdeep Parhar iq->esize = max(esize, 16); /* See FW_IQ_CMD/iqesize */ 164354e4ee71SNavdeep Parhar } 164454e4ee71SNavdeep Parhar 164554e4ee71SNavdeep Parhar static inline void 1646733b9277SNavdeep Parhar init_fl(struct sge_fl *fl, int qsize, int bufsize, char *name) 164754e4ee71SNavdeep Parhar { 164854e4ee71SNavdeep Parhar fl->qsize = qsize; 164954e4ee71SNavdeep Parhar strlcpy(fl->lockname, name, sizeof(fl->lockname)); 1650733b9277SNavdeep Parhar set_fl_tag_idx(fl, bufsize); 165154e4ee71SNavdeep Parhar } 165254e4ee71SNavdeep Parhar 165354e4ee71SNavdeep Parhar static inline void 1654733b9277SNavdeep Parhar init_eq(struct sge_eq *eq, int eqtype, int qsize, uint8_t tx_chan, 1655733b9277SNavdeep Parhar uint16_t iqid, char *name) 165654e4ee71SNavdeep Parhar { 1657733b9277SNavdeep Parhar KASSERT(tx_chan < NCHAN, ("%s: bad tx channel %d", __func__, tx_chan)); 1658733b9277SNavdeep Parhar KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype)); 1659733b9277SNavdeep Parhar 1660733b9277SNavdeep Parhar eq->flags = eqtype & EQ_TYPEMASK; 1661733b9277SNavdeep Parhar eq->tx_chan = tx_chan; 1662733b9277SNavdeep Parhar eq->iqid = iqid; 1663f7dfe243SNavdeep Parhar eq->qsize = qsize; 1664f7dfe243SNavdeep Parhar strlcpy(eq->lockname, name, sizeof(eq->lockname)); 1665733b9277SNavdeep Parhar 1666733b9277SNavdeep Parhar TASK_INIT(&eq->tx_task, 0, t4_tx_task, eq); 1667733b9277SNavdeep Parhar callout_init(&eq->tx_callout, CALLOUT_MPSAFE); 166854e4ee71SNavdeep Parhar } 166954e4ee71SNavdeep Parhar 167054e4ee71SNavdeep Parhar static int 167154e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag, 167254e4ee71SNavdeep Parhar bus_dmamap_t *map, bus_addr_t *pa, void **va) 167354e4ee71SNavdeep Parhar { 167454e4ee71SNavdeep Parhar int rc; 167554e4ee71SNavdeep Parhar 167654e4ee71SNavdeep Parhar rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR, 167754e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag); 167854e4ee71SNavdeep Parhar if (rc != 0) { 167954e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc); 168054e4ee71SNavdeep Parhar goto done; 168154e4ee71SNavdeep Parhar } 168254e4ee71SNavdeep Parhar 168354e4ee71SNavdeep Parhar rc = bus_dmamem_alloc(*tag, va, 168454e4ee71SNavdeep Parhar BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map); 168554e4ee71SNavdeep Parhar if (rc != 0) { 168654e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc); 168754e4ee71SNavdeep Parhar goto done; 168854e4ee71SNavdeep Parhar } 168954e4ee71SNavdeep Parhar 169054e4ee71SNavdeep Parhar rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0); 169154e4ee71SNavdeep Parhar if (rc != 0) { 169254e4ee71SNavdeep Parhar device_printf(sc->dev, "cannot load DMA map: %d\n", rc); 169354e4ee71SNavdeep Parhar goto done; 169454e4ee71SNavdeep Parhar } 169554e4ee71SNavdeep Parhar done: 169654e4ee71SNavdeep Parhar if (rc) 169754e4ee71SNavdeep Parhar free_ring(sc, *tag, *map, *pa, *va); 169854e4ee71SNavdeep Parhar 169954e4ee71SNavdeep Parhar return (rc); 170054e4ee71SNavdeep Parhar } 170154e4ee71SNavdeep Parhar 170254e4ee71SNavdeep Parhar static int 170354e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map, 170454e4ee71SNavdeep Parhar bus_addr_t pa, void *va) 170554e4ee71SNavdeep Parhar { 170654e4ee71SNavdeep Parhar if (pa) 170754e4ee71SNavdeep Parhar bus_dmamap_unload(tag, map); 170854e4ee71SNavdeep Parhar if (va) 170954e4ee71SNavdeep Parhar bus_dmamem_free(tag, va, map); 171054e4ee71SNavdeep Parhar if (tag) 171154e4ee71SNavdeep Parhar bus_dma_tag_destroy(tag); 171254e4ee71SNavdeep Parhar 171354e4ee71SNavdeep Parhar return (0); 171454e4ee71SNavdeep Parhar } 171554e4ee71SNavdeep Parhar 171654e4ee71SNavdeep Parhar /* 171754e4ee71SNavdeep Parhar * Allocates the ring for an ingress queue and an optional freelist. If the 171854e4ee71SNavdeep Parhar * freelist is specified it will be allocated and then associated with the 171954e4ee71SNavdeep Parhar * ingress queue. 172054e4ee71SNavdeep Parhar * 172154e4ee71SNavdeep Parhar * Returns errno on failure. Resources allocated up to that point may still be 172254e4ee71SNavdeep Parhar * allocated. Caller is responsible for cleanup in case this function fails. 172354e4ee71SNavdeep Parhar * 1724733b9277SNavdeep Parhar * If the ingress queue will take interrupts directly (iq->flags & IQ_INTR) then 172554e4ee71SNavdeep Parhar * the intr_idx specifies the vector, starting from 0. Otherwise it specifies 1726733b9277SNavdeep Parhar * the abs_id of the ingress queue to which its interrupts should be forwarded. 172754e4ee71SNavdeep Parhar */ 172854e4ee71SNavdeep Parhar static int 172954e4ee71SNavdeep Parhar alloc_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl, 1730bc14b14dSNavdeep Parhar int intr_idx, int cong) 173154e4ee71SNavdeep Parhar { 173254e4ee71SNavdeep Parhar int rc, i, cntxt_id; 173354e4ee71SNavdeep Parhar size_t len; 173454e4ee71SNavdeep Parhar struct fw_iq_cmd c; 173554e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 173654e4ee71SNavdeep Parhar __be32 v = 0; 173754e4ee71SNavdeep Parhar 173854e4ee71SNavdeep Parhar len = iq->qsize * iq->esize; 173954e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba, 174054e4ee71SNavdeep Parhar (void **)&iq->desc); 174154e4ee71SNavdeep Parhar if (rc != 0) 174254e4ee71SNavdeep Parhar return (rc); 174354e4ee71SNavdeep Parhar 174454e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 174554e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST | 174654e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) | 174754e4ee71SNavdeep Parhar V_FW_IQ_CMD_VFN(0)); 174854e4ee71SNavdeep Parhar 174954e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART | 175054e4ee71SNavdeep Parhar FW_LEN16(c)); 175154e4ee71SNavdeep Parhar 175254e4ee71SNavdeep Parhar /* Special handling for firmware event queue */ 175354e4ee71SNavdeep Parhar if (iq == &sc->sge.fwq) 175454e4ee71SNavdeep Parhar v |= F_FW_IQ_CMD_IQASYNCH; 175554e4ee71SNavdeep Parhar 1756733b9277SNavdeep Parhar if (iq->flags & IQ_INTR) { 175754e4ee71SNavdeep Parhar KASSERT(intr_idx < sc->intr_count, 175854e4ee71SNavdeep Parhar ("%s: invalid direct intr_idx %d", __func__, intr_idx)); 1759733b9277SNavdeep Parhar } else 1760733b9277SNavdeep Parhar v |= F_FW_IQ_CMD_IQANDST; 176154e4ee71SNavdeep Parhar v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx); 176254e4ee71SNavdeep Parhar 176354e4ee71SNavdeep Parhar c.type_to_iqandstindex = htobe32(v | 176454e4ee71SNavdeep Parhar V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) | 176554e4ee71SNavdeep Parhar V_FW_IQ_CMD_VIID(pi->viid) | 176654e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT)); 176754e4ee71SNavdeep Parhar c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) | 176854e4ee71SNavdeep Parhar F_FW_IQ_CMD_IQGTSMODE | 176954e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) | 177054e4ee71SNavdeep Parhar V_FW_IQ_CMD_IQESIZE(ilog2(iq->esize) - 4)); 177154e4ee71SNavdeep Parhar c.iqsize = htobe16(iq->qsize); 177254e4ee71SNavdeep Parhar c.iqaddr = htobe64(iq->ba); 1773bc14b14dSNavdeep Parhar if (cong >= 0) 1774bc14b14dSNavdeep Parhar c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN); 177554e4ee71SNavdeep Parhar 177654e4ee71SNavdeep Parhar if (fl) { 177754e4ee71SNavdeep Parhar mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF); 177854e4ee71SNavdeep Parhar 177954e4ee71SNavdeep Parhar for (i = 0; i < FL_BUF_SIZES; i++) { 178054e4ee71SNavdeep Parhar 178154e4ee71SNavdeep Parhar /* 178254e4ee71SNavdeep Parhar * A freelist buffer must be 16 byte aligned as the SGE 178354e4ee71SNavdeep Parhar * uses the low 4 bits of the bus addr to figure out the 178454e4ee71SNavdeep Parhar * buffer size. 178554e4ee71SNavdeep Parhar */ 178654e4ee71SNavdeep Parhar rc = bus_dma_tag_create(sc->dmat, 16, 0, 178754e4ee71SNavdeep Parhar BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 178854e4ee71SNavdeep Parhar FL_BUF_SIZE(i), 1, FL_BUF_SIZE(i), BUS_DMA_ALLOCNOW, 178954e4ee71SNavdeep Parhar NULL, NULL, &fl->tag[i]); 179054e4ee71SNavdeep Parhar if (rc != 0) { 179154e4ee71SNavdeep Parhar device_printf(sc->dev, 179254e4ee71SNavdeep Parhar "failed to create fl DMA tag[%d]: %d\n", 179354e4ee71SNavdeep Parhar i, rc); 179454e4ee71SNavdeep Parhar return (rc); 179554e4ee71SNavdeep Parhar } 179654e4ee71SNavdeep Parhar } 179754e4ee71SNavdeep Parhar len = fl->qsize * RX_FL_ESIZE; 179854e4ee71SNavdeep Parhar rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map, 179954e4ee71SNavdeep Parhar &fl->ba, (void **)&fl->desc); 180054e4ee71SNavdeep Parhar if (rc) 180154e4ee71SNavdeep Parhar return (rc); 180254e4ee71SNavdeep Parhar 180354e4ee71SNavdeep Parhar /* Allocate space for one software descriptor per buffer. */ 18044defc81bSNavdeep Parhar fl->cap = (fl->qsize - spg_len / RX_FL_ESIZE) * 8; 180554e4ee71SNavdeep Parhar FL_LOCK(fl); 180654e4ee71SNavdeep Parhar rc = alloc_fl_sdesc(fl); 180754e4ee71SNavdeep Parhar FL_UNLOCK(fl); 180854e4ee71SNavdeep Parhar if (rc != 0) { 180954e4ee71SNavdeep Parhar device_printf(sc->dev, 181054e4ee71SNavdeep Parhar "failed to setup fl software descriptors: %d\n", 181154e4ee71SNavdeep Parhar rc); 181254e4ee71SNavdeep Parhar return (rc); 181354e4ee71SNavdeep Parhar } 1814fb12416cSNavdeep Parhar fl->needed = fl->cap; 1815d14b0ac1SNavdeep Parhar fl->lowat = roundup2(sc->sge.fl_starve_threshold, 8); 181654e4ee71SNavdeep Parhar 1817214c3582SNavdeep Parhar c.iqns_to_fl0congen |= 1818bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) | 1819bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO | 1820bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0PADEN); 1821bc14b14dSNavdeep Parhar if (cong >= 0) { 1822bc14b14dSNavdeep Parhar c.iqns_to_fl0congen |= 1823bc14b14dSNavdeep Parhar htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) | 1824bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGCIF | 1825bc14b14dSNavdeep Parhar F_FW_IQ_CMD_FL0CONGEN); 1826bc14b14dSNavdeep Parhar } 182754e4ee71SNavdeep Parhar c.fl0dcaen_to_fl0cidxfthresh = 182854e4ee71SNavdeep Parhar htobe16(V_FW_IQ_CMD_FL0FBMIN(X_FETCHBURSTMIN_64B) | 182954e4ee71SNavdeep Parhar V_FW_IQ_CMD_FL0FBMAX(X_FETCHBURSTMAX_512B)); 183054e4ee71SNavdeep Parhar c.fl0size = htobe16(fl->qsize); 183154e4ee71SNavdeep Parhar c.fl0addr = htobe64(fl->ba); 183254e4ee71SNavdeep Parhar } 183354e4ee71SNavdeep Parhar 183454e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 183554e4ee71SNavdeep Parhar if (rc != 0) { 183654e4ee71SNavdeep Parhar device_printf(sc->dev, 183754e4ee71SNavdeep Parhar "failed to create ingress queue: %d\n", rc); 183854e4ee71SNavdeep Parhar return (rc); 183954e4ee71SNavdeep Parhar } 184054e4ee71SNavdeep Parhar 184154e4ee71SNavdeep Parhar iq->cdesc = iq->desc; 184254e4ee71SNavdeep Parhar iq->cidx = 0; 184354e4ee71SNavdeep Parhar iq->gen = 1; 184454e4ee71SNavdeep Parhar iq->intr_next = iq->intr_params; 184554e4ee71SNavdeep Parhar iq->cntxt_id = be16toh(c.iqid); 184654e4ee71SNavdeep Parhar iq->abs_id = be16toh(c.physiqid); 1847733b9277SNavdeep Parhar iq->flags |= IQ_ALLOCATED; 184854e4ee71SNavdeep Parhar 184954e4ee71SNavdeep Parhar cntxt_id = iq->cntxt_id - sc->sge.iq_start; 1850733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.niq) { 1851733b9277SNavdeep Parhar panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__, 1852733b9277SNavdeep Parhar cntxt_id, sc->sge.niq - 1); 1853733b9277SNavdeep Parhar } 185454e4ee71SNavdeep Parhar sc->sge.iqmap[cntxt_id] = iq; 185554e4ee71SNavdeep Parhar 185654e4ee71SNavdeep Parhar if (fl) { 185754e4ee71SNavdeep Parhar fl->cntxt_id = be16toh(c.fl0id); 185854e4ee71SNavdeep Parhar fl->pidx = fl->cidx = 0; 185954e4ee71SNavdeep Parhar 18609f1f7ec9SNavdeep Parhar cntxt_id = fl->cntxt_id - sc->sge.eq_start; 1861733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) { 1862733b9277SNavdeep Parhar panic("%s: fl->cntxt_id (%d) more than the max (%d)", 1863733b9277SNavdeep Parhar __func__, cntxt_id, sc->sge.neq - 1); 1864733b9277SNavdeep Parhar } 186554e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = (void *)fl; 186654e4ee71SNavdeep Parhar 186754e4ee71SNavdeep Parhar FL_LOCK(fl); 1868733b9277SNavdeep Parhar /* Enough to make sure the SGE doesn't think it's starved */ 1869733b9277SNavdeep Parhar refill_fl(sc, fl, fl->lowat); 187054e4ee71SNavdeep Parhar FL_UNLOCK(fl); 1871733b9277SNavdeep Parhar 1872733b9277SNavdeep Parhar iq->flags |= IQ_HAS_FL; 187354e4ee71SNavdeep Parhar } 187454e4ee71SNavdeep Parhar 187554e4ee71SNavdeep Parhar /* Enable IQ interrupts */ 1876733b9277SNavdeep Parhar atomic_store_rel_int(&iq->state, IQS_IDLE); 187754e4ee71SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_SEINTARM(iq->intr_params) | 187854e4ee71SNavdeep Parhar V_INGRESSQID(iq->cntxt_id)); 187954e4ee71SNavdeep Parhar 188054e4ee71SNavdeep Parhar return (0); 188154e4ee71SNavdeep Parhar } 188254e4ee71SNavdeep Parhar 188354e4ee71SNavdeep Parhar static int 188454e4ee71SNavdeep Parhar free_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl) 188554e4ee71SNavdeep Parhar { 188654e4ee71SNavdeep Parhar int i, rc; 188754e4ee71SNavdeep Parhar struct adapter *sc = iq->adapter; 188854e4ee71SNavdeep Parhar device_t dev; 188954e4ee71SNavdeep Parhar 189054e4ee71SNavdeep Parhar if (sc == NULL) 189154e4ee71SNavdeep Parhar return (0); /* nothing to do */ 189254e4ee71SNavdeep Parhar 189354e4ee71SNavdeep Parhar dev = pi ? pi->dev : sc->dev; 189454e4ee71SNavdeep Parhar 189554e4ee71SNavdeep Parhar if (iq->flags & IQ_ALLOCATED) { 189654e4ee71SNavdeep Parhar rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0, 189754e4ee71SNavdeep Parhar FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id, 189854e4ee71SNavdeep Parhar fl ? fl->cntxt_id : 0xffff, 0xffff); 189954e4ee71SNavdeep Parhar if (rc != 0) { 190054e4ee71SNavdeep Parhar device_printf(dev, 190154e4ee71SNavdeep Parhar "failed to free queue %p: %d\n", iq, rc); 190254e4ee71SNavdeep Parhar return (rc); 190354e4ee71SNavdeep Parhar } 190454e4ee71SNavdeep Parhar iq->flags &= ~IQ_ALLOCATED; 190554e4ee71SNavdeep Parhar } 190654e4ee71SNavdeep Parhar 190754e4ee71SNavdeep Parhar free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc); 190854e4ee71SNavdeep Parhar 190954e4ee71SNavdeep Parhar bzero(iq, sizeof(*iq)); 191054e4ee71SNavdeep Parhar 191154e4ee71SNavdeep Parhar if (fl) { 191254e4ee71SNavdeep Parhar free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba, 191354e4ee71SNavdeep Parhar fl->desc); 191454e4ee71SNavdeep Parhar 191554e4ee71SNavdeep Parhar if (fl->sdesc) { 191654e4ee71SNavdeep Parhar FL_LOCK(fl); 191754e4ee71SNavdeep Parhar free_fl_sdesc(fl); 191854e4ee71SNavdeep Parhar FL_UNLOCK(fl); 191954e4ee71SNavdeep Parhar } 192054e4ee71SNavdeep Parhar 192154e4ee71SNavdeep Parhar if (mtx_initialized(&fl->fl_lock)) 192254e4ee71SNavdeep Parhar mtx_destroy(&fl->fl_lock); 192354e4ee71SNavdeep Parhar 192454e4ee71SNavdeep Parhar for (i = 0; i < FL_BUF_SIZES; i++) { 192554e4ee71SNavdeep Parhar if (fl->tag[i]) 192654e4ee71SNavdeep Parhar bus_dma_tag_destroy(fl->tag[i]); 192754e4ee71SNavdeep Parhar } 192854e4ee71SNavdeep Parhar 192954e4ee71SNavdeep Parhar bzero(fl, sizeof(*fl)); 193054e4ee71SNavdeep Parhar } 193154e4ee71SNavdeep Parhar 193254e4ee71SNavdeep Parhar return (0); 193354e4ee71SNavdeep Parhar } 193454e4ee71SNavdeep Parhar 193554e4ee71SNavdeep Parhar static int 1936733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc) 193754e4ee71SNavdeep Parhar { 1938733b9277SNavdeep Parhar int rc, intr_idx; 193956599263SNavdeep Parhar struct sge_iq *fwq = &sc->sge.fwq; 1940733b9277SNavdeep Parhar struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev); 1941733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 194256599263SNavdeep Parhar 19435323ca8fSNavdeep Parhar init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, FW_IQ_ESIZE); 1944733b9277SNavdeep Parhar fwq->flags |= IQ_INTR; /* always */ 1945733b9277SNavdeep Parhar intr_idx = sc->intr_count > 1 ? 1 : 0; 194656599263SNavdeep Parhar rc = alloc_iq_fl(sc->port[0], fwq, NULL, intr_idx, -1); 1947733b9277SNavdeep Parhar if (rc != 0) { 1948733b9277SNavdeep Parhar device_printf(sc->dev, 1949733b9277SNavdeep Parhar "failed to create firmware event queue: %d\n", rc); 195056599263SNavdeep Parhar return (rc); 1951733b9277SNavdeep Parhar } 195256599263SNavdeep Parhar 1953733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD, 1954733b9277SNavdeep Parhar NULL, "firmware event queue"); 1955733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 195656599263SNavdeep Parhar 195759bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id", 195859bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I", 195959bc8ce0SNavdeep Parhar "absolute id of the queue"); 196059bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id", 196159bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I", 196259bc8ce0SNavdeep Parhar "SGE context id of the queue"); 196356599263SNavdeep Parhar SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx", 196456599263SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I", 196556599263SNavdeep Parhar "consumer index"); 196656599263SNavdeep Parhar 1967733b9277SNavdeep Parhar return (0); 1968733b9277SNavdeep Parhar } 1969733b9277SNavdeep Parhar 1970733b9277SNavdeep Parhar static int 1971733b9277SNavdeep Parhar free_fwq(struct adapter *sc) 1972733b9277SNavdeep Parhar { 1973733b9277SNavdeep Parhar return free_iq_fl(NULL, &sc->sge.fwq, NULL); 1974733b9277SNavdeep Parhar } 1975733b9277SNavdeep Parhar 1976733b9277SNavdeep Parhar static int 1977733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc) 1978733b9277SNavdeep Parhar { 1979733b9277SNavdeep Parhar int rc; 1980733b9277SNavdeep Parhar struct sge_wrq *mgmtq = &sc->sge.mgmtq; 1981733b9277SNavdeep Parhar char name[16]; 1982733b9277SNavdeep Parhar struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev); 1983733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 1984733b9277SNavdeep Parhar 1985733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD, 1986733b9277SNavdeep Parhar NULL, "management queue"); 1987733b9277SNavdeep Parhar 1988733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev)); 1989733b9277SNavdeep Parhar init_eq(&mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan, 1990733b9277SNavdeep Parhar sc->sge.fwq.cntxt_id, name); 1991733b9277SNavdeep Parhar rc = alloc_wrq(sc, NULL, mgmtq, oid); 1992733b9277SNavdeep Parhar if (rc != 0) { 1993733b9277SNavdeep Parhar device_printf(sc->dev, 1994733b9277SNavdeep Parhar "failed to create management queue: %d\n", rc); 199556599263SNavdeep Parhar return (rc); 199656599263SNavdeep Parhar } 199756599263SNavdeep Parhar 1998733b9277SNavdeep Parhar return (0); 199954e4ee71SNavdeep Parhar } 200054e4ee71SNavdeep Parhar 200154e4ee71SNavdeep Parhar static int 2002733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc) 2003733b9277SNavdeep Parhar { 200409fe6320SNavdeep Parhar 2005733b9277SNavdeep Parhar return free_wrq(sc, &sc->sge.mgmtq); 2006733b9277SNavdeep Parhar } 2007733b9277SNavdeep Parhar 20089fb8886bSNavdeep Parhar static inline int 20099fb8886bSNavdeep Parhar tnl_cong(struct port_info *pi) 20109fb8886bSNavdeep Parhar { 20119fb8886bSNavdeep Parhar 20129fb8886bSNavdeep Parhar if (cong_drop == -1) 20139fb8886bSNavdeep Parhar return (-1); 20149fb8886bSNavdeep Parhar else if (cong_drop == 1) 20159fb8886bSNavdeep Parhar return (0); 20169fb8886bSNavdeep Parhar else 20179fb8886bSNavdeep Parhar return (1 << pi->tx_chan); 20189fb8886bSNavdeep Parhar } 20199fb8886bSNavdeep Parhar 2020733b9277SNavdeep Parhar static int 2021733b9277SNavdeep Parhar alloc_rxq(struct port_info *pi, struct sge_rxq *rxq, int intr_idx, int idx, 2022733b9277SNavdeep Parhar struct sysctl_oid *oid) 202354e4ee71SNavdeep Parhar { 202454e4ee71SNavdeep Parhar int rc; 202554e4ee71SNavdeep Parhar struct sysctl_oid_list *children; 202654e4ee71SNavdeep Parhar char name[16]; 202754e4ee71SNavdeep Parhar 20289fb8886bSNavdeep Parhar rc = alloc_iq_fl(pi, &rxq->iq, &rxq->fl, intr_idx, tnl_cong(pi)); 202954e4ee71SNavdeep Parhar if (rc != 0) 203054e4ee71SNavdeep Parhar return (rc); 203154e4ee71SNavdeep Parhar 20329b4d7b4eSNavdeep Parhar FL_LOCK(&rxq->fl); 2033733b9277SNavdeep Parhar refill_fl(pi->adapter, &rxq->fl, rxq->fl.needed / 8); 20349b4d7b4eSNavdeep Parhar FL_UNLOCK(&rxq->fl); 20359b4d7b4eSNavdeep Parhar 2036a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 203754e4ee71SNavdeep Parhar rc = tcp_lro_init(&rxq->lro); 203854e4ee71SNavdeep Parhar if (rc != 0) 203954e4ee71SNavdeep Parhar return (rc); 204054e4ee71SNavdeep Parhar rxq->lro.ifp = pi->ifp; /* also indicates LRO init'ed */ 204154e4ee71SNavdeep Parhar 204254e4ee71SNavdeep Parhar if (pi->ifp->if_capenable & IFCAP_LRO) 2043733b9277SNavdeep Parhar rxq->iq.flags |= IQ_LRO_ENABLED; 204454e4ee71SNavdeep Parhar #endif 204529ca78e1SNavdeep Parhar rxq->ifp = pi->ifp; 204654e4ee71SNavdeep Parhar 2047733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 204854e4ee71SNavdeep Parhar 204954e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 205054e4ee71SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 205154e4ee71SNavdeep Parhar NULL, "rx queue"); 205254e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 205354e4ee71SNavdeep Parhar 2054af49c942SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id", 205556599263SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I", 2056af49c942SNavdeep Parhar "absolute id of the queue"); 205759bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id", 205859bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I", 205959bc8ce0SNavdeep Parhar "SGE context id of the queue"); 206059bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx", 206159bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I", 206259bc8ce0SNavdeep Parhar "consumer index"); 2063a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 206454e4ee71SNavdeep Parhar SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD, 206554e4ee71SNavdeep Parhar &rxq->lro.lro_queued, 0, NULL); 206654e4ee71SNavdeep Parhar SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD, 206754e4ee71SNavdeep Parhar &rxq->lro.lro_flushed, 0, NULL); 20687d29df59SNavdeep Parhar #endif 206954e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD, 207054e4ee71SNavdeep Parhar &rxq->rxcsum, "# of times hardware assisted with checksum"); 207154e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_extraction", 207254e4ee71SNavdeep Parhar CTLFLAG_RD, &rxq->vlan_extraction, 207354e4ee71SNavdeep Parhar "# of times hardware extracted 802.1Q tag"); 207454e4ee71SNavdeep Parhar 207559bc8ce0SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 207659bc8ce0SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "fl", CTLFLAG_RD, 207759bc8ce0SNavdeep Parhar NULL, "freelist"); 207859bc8ce0SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 207959bc8ce0SNavdeep Parhar 208059bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id", 208159bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &rxq->fl.cntxt_id, 0, sysctl_uint16, "I", 208259bc8ce0SNavdeep Parhar "SGE context id of the queue"); 208359bc8ce0SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, 208459bc8ce0SNavdeep Parhar &rxq->fl.cidx, 0, "consumer index"); 208559bc8ce0SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, 208659bc8ce0SNavdeep Parhar &rxq->fl.pidx, 0, "producer index"); 208759bc8ce0SNavdeep Parhar 208854e4ee71SNavdeep Parhar return (rc); 208954e4ee71SNavdeep Parhar } 209054e4ee71SNavdeep Parhar 209154e4ee71SNavdeep Parhar static int 209254e4ee71SNavdeep Parhar free_rxq(struct port_info *pi, struct sge_rxq *rxq) 209354e4ee71SNavdeep Parhar { 209454e4ee71SNavdeep Parhar int rc; 209554e4ee71SNavdeep Parhar 2096a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 209754e4ee71SNavdeep Parhar if (rxq->lro.ifp) { 209854e4ee71SNavdeep Parhar tcp_lro_free(&rxq->lro); 209954e4ee71SNavdeep Parhar rxq->lro.ifp = NULL; 210054e4ee71SNavdeep Parhar } 210154e4ee71SNavdeep Parhar #endif 210254e4ee71SNavdeep Parhar 210354e4ee71SNavdeep Parhar rc = free_iq_fl(pi, &rxq->iq, &rxq->fl); 210454e4ee71SNavdeep Parhar if (rc == 0) 210554e4ee71SNavdeep Parhar bzero(rxq, sizeof(*rxq)); 210654e4ee71SNavdeep Parhar 210754e4ee71SNavdeep Parhar return (rc); 210854e4ee71SNavdeep Parhar } 210954e4ee71SNavdeep Parhar 211009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 211154e4ee71SNavdeep Parhar static int 2112733b9277SNavdeep Parhar alloc_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq, 2113733b9277SNavdeep Parhar int intr_idx, int idx, struct sysctl_oid *oid) 2114f7dfe243SNavdeep Parhar { 2115733b9277SNavdeep Parhar int rc; 2116f7dfe243SNavdeep Parhar struct sysctl_oid_list *children; 2117733b9277SNavdeep Parhar char name[16]; 2118f7dfe243SNavdeep Parhar 2119733b9277SNavdeep Parhar rc = alloc_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx, 2120733b9277SNavdeep Parhar 1 << pi->tx_chan); 2121733b9277SNavdeep Parhar if (rc != 0) 2122f7dfe243SNavdeep Parhar return (rc); 2123f7dfe243SNavdeep Parhar 2124733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 2125733b9277SNavdeep Parhar 2126733b9277SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 2127733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 2128733b9277SNavdeep Parhar NULL, "rx queue"); 2129733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 2130733b9277SNavdeep Parhar 2131733b9277SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id", 2132733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16, 2133733b9277SNavdeep Parhar "I", "absolute id of the queue"); 2134733b9277SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id", 2135733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16, 2136733b9277SNavdeep Parhar "I", "SGE context id of the queue"); 2137733b9277SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx", 2138733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I", 2139733b9277SNavdeep Parhar "consumer index"); 2140733b9277SNavdeep Parhar 2141733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 2142733b9277SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "fl", CTLFLAG_RD, 2143733b9277SNavdeep Parhar NULL, "freelist"); 2144733b9277SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 2145733b9277SNavdeep Parhar 2146733b9277SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id", 2147733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->fl.cntxt_id, 0, sysctl_uint16, 2148733b9277SNavdeep Parhar "I", "SGE context id of the queue"); 2149733b9277SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, 2150733b9277SNavdeep Parhar &ofld_rxq->fl.cidx, 0, "consumer index"); 2151733b9277SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, 2152733b9277SNavdeep Parhar &ofld_rxq->fl.pidx, 0, "producer index"); 2153733b9277SNavdeep Parhar 2154733b9277SNavdeep Parhar return (rc); 2155733b9277SNavdeep Parhar } 2156733b9277SNavdeep Parhar 2157733b9277SNavdeep Parhar static int 2158733b9277SNavdeep Parhar free_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq) 2159733b9277SNavdeep Parhar { 2160733b9277SNavdeep Parhar int rc; 2161733b9277SNavdeep Parhar 2162733b9277SNavdeep Parhar rc = free_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl); 2163733b9277SNavdeep Parhar if (rc == 0) 2164733b9277SNavdeep Parhar bzero(ofld_rxq, sizeof(*ofld_rxq)); 2165733b9277SNavdeep Parhar 2166733b9277SNavdeep Parhar return (rc); 2167733b9277SNavdeep Parhar } 2168733b9277SNavdeep Parhar #endif 2169733b9277SNavdeep Parhar 2170733b9277SNavdeep Parhar static int 2171733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq) 2172733b9277SNavdeep Parhar { 2173733b9277SNavdeep Parhar int rc, cntxt_id; 2174733b9277SNavdeep Parhar struct fw_eq_ctrl_cmd c; 2175f7dfe243SNavdeep Parhar 2176f7dfe243SNavdeep Parhar bzero(&c, sizeof(c)); 2177f7dfe243SNavdeep Parhar 2178f7dfe243SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST | 2179f7dfe243SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) | 2180f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_VFN(0)); 2181f7dfe243SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC | 2182f7dfe243SNavdeep Parhar F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c)); 2183f7dfe243SNavdeep Parhar c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); /* XXX */ 2184f7dfe243SNavdeep Parhar c.physeqid_pkd = htobe32(0); 2185f7dfe243SNavdeep Parhar c.fetchszm_to_iqid = 2186f7dfe243SNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 2187733b9277SNavdeep Parhar V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) | 218856599263SNavdeep Parhar F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid)); 2189f7dfe243SNavdeep Parhar c.dcaen_to_eqsize = 2190f7dfe243SNavdeep Parhar htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 2191f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 2192f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) | 2193f7dfe243SNavdeep Parhar V_FW_EQ_CTRL_CMD_EQSIZE(eq->qsize)); 2194f7dfe243SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 2195f7dfe243SNavdeep Parhar 2196f7dfe243SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 2197f7dfe243SNavdeep Parhar if (rc != 0) { 2198f7dfe243SNavdeep Parhar device_printf(sc->dev, 2199733b9277SNavdeep Parhar "failed to create control queue %d: %d\n", eq->tx_chan, rc); 2200f7dfe243SNavdeep Parhar return (rc); 2201f7dfe243SNavdeep Parhar } 2202733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 2203f7dfe243SNavdeep Parhar 2204f7dfe243SNavdeep Parhar eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid)); 2205f7dfe243SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 2206733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 2207733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 2208733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 2209f7dfe243SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 2210f7dfe243SNavdeep Parhar 2211f7dfe243SNavdeep Parhar return (rc); 2212f7dfe243SNavdeep Parhar } 2213f7dfe243SNavdeep Parhar 2214f7dfe243SNavdeep Parhar static int 2215733b9277SNavdeep Parhar eth_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq) 221654e4ee71SNavdeep Parhar { 221754e4ee71SNavdeep Parhar int rc, cntxt_id; 221854e4ee71SNavdeep Parhar struct fw_eq_eth_cmd c; 221954e4ee71SNavdeep Parhar 222054e4ee71SNavdeep Parhar bzero(&c, sizeof(c)); 222154e4ee71SNavdeep Parhar 222254e4ee71SNavdeep Parhar c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST | 222354e4ee71SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) | 222454e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_VFN(0)); 222554e4ee71SNavdeep Parhar c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC | 222654e4ee71SNavdeep Parhar F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c)); 222754e4ee71SNavdeep Parhar c.viid_pkd = htobe32(V_FW_EQ_ETH_CMD_VIID(pi->viid)); 222854e4ee71SNavdeep Parhar c.fetchszm_to_iqid = 222954e4ee71SNavdeep Parhar htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 2230733b9277SNavdeep Parhar V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO | 2231aa2457e1SNavdeep Parhar V_FW_EQ_ETH_CMD_IQID(eq->iqid)); 223254e4ee71SNavdeep Parhar c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 223354e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 223454e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) | 223554e4ee71SNavdeep Parhar V_FW_EQ_ETH_CMD_EQSIZE(eq->qsize)); 223654e4ee71SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 223754e4ee71SNavdeep Parhar 223854e4ee71SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 223954e4ee71SNavdeep Parhar if (rc != 0) { 224054e4ee71SNavdeep Parhar device_printf(pi->dev, 2241733b9277SNavdeep Parhar "failed to create Ethernet egress queue: %d\n", rc); 2242733b9277SNavdeep Parhar return (rc); 2243733b9277SNavdeep Parhar } 2244733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 2245733b9277SNavdeep Parhar 2246733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd)); 2247733b9277SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 2248733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 2249733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 2250733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 2251733b9277SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 2252733b9277SNavdeep Parhar 225354e4ee71SNavdeep Parhar return (rc); 225454e4ee71SNavdeep Parhar } 225554e4ee71SNavdeep Parhar 225609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 2257733b9277SNavdeep Parhar static int 2258733b9277SNavdeep Parhar ofld_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq) 2259733b9277SNavdeep Parhar { 2260733b9277SNavdeep Parhar int rc, cntxt_id; 2261733b9277SNavdeep Parhar struct fw_eq_ofld_cmd c; 226254e4ee71SNavdeep Parhar 2263733b9277SNavdeep Parhar bzero(&c, sizeof(c)); 2264733b9277SNavdeep Parhar 2265733b9277SNavdeep Parhar c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST | 2266733b9277SNavdeep Parhar F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) | 2267733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_VFN(0)); 2268733b9277SNavdeep Parhar c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC | 2269733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c)); 2270733b9277SNavdeep Parhar c.fetchszm_to_iqid = 2271733b9277SNavdeep Parhar htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) | 2272733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) | 2273733b9277SNavdeep Parhar F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid)); 2274733b9277SNavdeep Parhar c.dcaen_to_eqsize = 2275733b9277SNavdeep Parhar htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) | 2276733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) | 2277733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) | 2278733b9277SNavdeep Parhar V_FW_EQ_OFLD_CMD_EQSIZE(eq->qsize)); 2279733b9277SNavdeep Parhar c.eqaddr = htobe64(eq->ba); 2280733b9277SNavdeep Parhar 2281733b9277SNavdeep Parhar rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c); 2282733b9277SNavdeep Parhar if (rc != 0) { 2283733b9277SNavdeep Parhar device_printf(pi->dev, 2284733b9277SNavdeep Parhar "failed to create egress queue for TCP offload: %d\n", rc); 2285733b9277SNavdeep Parhar return (rc); 2286733b9277SNavdeep Parhar } 2287733b9277SNavdeep Parhar eq->flags |= EQ_ALLOCATED; 2288733b9277SNavdeep Parhar 2289733b9277SNavdeep Parhar eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd)); 229054e4ee71SNavdeep Parhar cntxt_id = eq->cntxt_id - sc->sge.eq_start; 2291733b9277SNavdeep Parhar if (cntxt_id >= sc->sge.neq) 2292733b9277SNavdeep Parhar panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__, 2293733b9277SNavdeep Parhar cntxt_id, sc->sge.neq - 1); 229454e4ee71SNavdeep Parhar sc->sge.eqmap[cntxt_id] = eq; 229554e4ee71SNavdeep Parhar 2296733b9277SNavdeep Parhar return (rc); 2297733b9277SNavdeep Parhar } 2298733b9277SNavdeep Parhar #endif 2299733b9277SNavdeep Parhar 2300733b9277SNavdeep Parhar static int 2301733b9277SNavdeep Parhar alloc_eq(struct adapter *sc, struct port_info *pi, struct sge_eq *eq) 2302733b9277SNavdeep Parhar { 2303733b9277SNavdeep Parhar int rc; 2304733b9277SNavdeep Parhar size_t len; 2305733b9277SNavdeep Parhar 2306733b9277SNavdeep Parhar mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF); 2307733b9277SNavdeep Parhar 2308733b9277SNavdeep Parhar len = eq->qsize * EQ_ESIZE; 2309733b9277SNavdeep Parhar rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map, 2310733b9277SNavdeep Parhar &eq->ba, (void **)&eq->desc); 2311733b9277SNavdeep Parhar if (rc) 2312733b9277SNavdeep Parhar return (rc); 2313733b9277SNavdeep Parhar 23144defc81bSNavdeep Parhar eq->cap = eq->qsize - spg_len / EQ_ESIZE; 2315733b9277SNavdeep Parhar eq->spg = (void *)&eq->desc[eq->cap]; 2316733b9277SNavdeep Parhar eq->avail = eq->cap - 1; /* one less to avoid cidx = pidx */ 2317733b9277SNavdeep Parhar eq->pidx = eq->cidx = 0; 2318d14b0ac1SNavdeep Parhar eq->doorbells = sc->doorbells; 2319733b9277SNavdeep Parhar 2320733b9277SNavdeep Parhar switch (eq->flags & EQ_TYPEMASK) { 2321733b9277SNavdeep Parhar case EQ_CTRL: 2322733b9277SNavdeep Parhar rc = ctrl_eq_alloc(sc, eq); 2323733b9277SNavdeep Parhar break; 2324733b9277SNavdeep Parhar 2325733b9277SNavdeep Parhar case EQ_ETH: 2326733b9277SNavdeep Parhar rc = eth_eq_alloc(sc, pi, eq); 2327733b9277SNavdeep Parhar break; 2328733b9277SNavdeep Parhar 232909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 2330733b9277SNavdeep Parhar case EQ_OFLD: 2331733b9277SNavdeep Parhar rc = ofld_eq_alloc(sc, pi, eq); 2332733b9277SNavdeep Parhar break; 2333733b9277SNavdeep Parhar #endif 2334733b9277SNavdeep Parhar 2335733b9277SNavdeep Parhar default: 2336733b9277SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, 2337733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK); 2338733b9277SNavdeep Parhar } 2339733b9277SNavdeep Parhar if (rc != 0) { 2340733b9277SNavdeep Parhar device_printf(sc->dev, 2341733b9277SNavdeep Parhar "failed to allocate egress queue(%d): %d", 2342733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK, rc); 2343733b9277SNavdeep Parhar } 2344733b9277SNavdeep Parhar 2345733b9277SNavdeep Parhar eq->tx_callout.c_cpu = eq->cntxt_id % mp_ncpus; 2346733b9277SNavdeep Parhar 2347d14b0ac1SNavdeep Parhar if (isset(&eq->doorbells, DOORBELL_UDB) || 2348d14b0ac1SNavdeep Parhar isset(&eq->doorbells, DOORBELL_UDBWC) || 234977ad3c41SNavdeep Parhar isset(&eq->doorbells, DOORBELL_WCWR)) { 2350d14b0ac1SNavdeep Parhar uint32_t s_qpp = sc->sge.s_qpp; 2351d14b0ac1SNavdeep Parhar uint32_t mask = (1 << s_qpp) - 1; 2352d14b0ac1SNavdeep Parhar volatile uint8_t *udb; 2353d14b0ac1SNavdeep Parhar 2354d14b0ac1SNavdeep Parhar udb = sc->udbs_base + UDBS_DB_OFFSET; 2355d14b0ac1SNavdeep Parhar udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT; /* pg offset */ 2356d14b0ac1SNavdeep Parhar eq->udb_qid = eq->cntxt_id & mask; /* id in page */ 2357d14b0ac1SNavdeep Parhar if (eq->udb_qid > PAGE_SIZE / UDBS_SEG_SIZE) 235877ad3c41SNavdeep Parhar clrbit(&eq->doorbells, DOORBELL_WCWR); 2359d14b0ac1SNavdeep Parhar else { 2360d14b0ac1SNavdeep Parhar udb += eq->udb_qid << UDBS_SEG_SHIFT; /* seg offset */ 2361d14b0ac1SNavdeep Parhar eq->udb_qid = 0; 2362d14b0ac1SNavdeep Parhar } 2363d14b0ac1SNavdeep Parhar eq->udb = (volatile void *)udb; 2364d14b0ac1SNavdeep Parhar } 2365d14b0ac1SNavdeep Parhar 2366733b9277SNavdeep Parhar return (rc); 2367733b9277SNavdeep Parhar } 2368733b9277SNavdeep Parhar 2369733b9277SNavdeep Parhar static int 2370733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq) 2371733b9277SNavdeep Parhar { 2372733b9277SNavdeep Parhar int rc; 2373733b9277SNavdeep Parhar 2374733b9277SNavdeep Parhar if (eq->flags & EQ_ALLOCATED) { 2375733b9277SNavdeep Parhar switch (eq->flags & EQ_TYPEMASK) { 2376733b9277SNavdeep Parhar case EQ_CTRL: 2377733b9277SNavdeep Parhar rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0, 2378733b9277SNavdeep Parhar eq->cntxt_id); 2379733b9277SNavdeep Parhar break; 2380733b9277SNavdeep Parhar 2381733b9277SNavdeep Parhar case EQ_ETH: 2382733b9277SNavdeep Parhar rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0, 2383733b9277SNavdeep Parhar eq->cntxt_id); 2384733b9277SNavdeep Parhar break; 2385733b9277SNavdeep Parhar 238609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD 2387733b9277SNavdeep Parhar case EQ_OFLD: 2388733b9277SNavdeep Parhar rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0, 2389733b9277SNavdeep Parhar eq->cntxt_id); 2390733b9277SNavdeep Parhar break; 2391733b9277SNavdeep Parhar #endif 2392733b9277SNavdeep Parhar 2393733b9277SNavdeep Parhar default: 2394733b9277SNavdeep Parhar panic("%s: invalid eq type %d.", __func__, 2395733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK); 2396733b9277SNavdeep Parhar } 2397733b9277SNavdeep Parhar if (rc != 0) { 2398733b9277SNavdeep Parhar device_printf(sc->dev, 2399733b9277SNavdeep Parhar "failed to free egress queue (%d): %d\n", 2400733b9277SNavdeep Parhar eq->flags & EQ_TYPEMASK, rc); 2401733b9277SNavdeep Parhar return (rc); 2402733b9277SNavdeep Parhar } 2403733b9277SNavdeep Parhar eq->flags &= ~EQ_ALLOCATED; 2404733b9277SNavdeep Parhar } 2405733b9277SNavdeep Parhar 2406733b9277SNavdeep Parhar free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc); 2407733b9277SNavdeep Parhar 2408733b9277SNavdeep Parhar if (mtx_initialized(&eq->eq_lock)) 2409733b9277SNavdeep Parhar mtx_destroy(&eq->eq_lock); 2410733b9277SNavdeep Parhar 2411733b9277SNavdeep Parhar bzero(eq, sizeof(*eq)); 2412733b9277SNavdeep Parhar return (0); 2413733b9277SNavdeep Parhar } 2414733b9277SNavdeep Parhar 2415733b9277SNavdeep Parhar static int 2416733b9277SNavdeep Parhar alloc_wrq(struct adapter *sc, struct port_info *pi, struct sge_wrq *wrq, 2417733b9277SNavdeep Parhar struct sysctl_oid *oid) 2418733b9277SNavdeep Parhar { 2419733b9277SNavdeep Parhar int rc; 2420733b9277SNavdeep Parhar struct sysctl_ctx_list *ctx = pi ? &pi->ctx : &sc->ctx; 2421733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 2422733b9277SNavdeep Parhar 2423733b9277SNavdeep Parhar rc = alloc_eq(sc, pi, &wrq->eq); 2424733b9277SNavdeep Parhar if (rc) 2425733b9277SNavdeep Parhar return (rc); 2426733b9277SNavdeep Parhar 2427733b9277SNavdeep Parhar wrq->adapter = sc; 242809fe6320SNavdeep Parhar STAILQ_INIT(&wrq->wr_list); 2429733b9277SNavdeep Parhar 2430733b9277SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 2431733b9277SNavdeep Parhar &wrq->eq.cntxt_id, 0, "SGE context id of the queue"); 2432733b9277SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx", 2433733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I", 2434733b9277SNavdeep Parhar "consumer index"); 2435733b9277SNavdeep Parhar SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx", 2436733b9277SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I", 2437733b9277SNavdeep Parhar "producer index"); 2438733b9277SNavdeep Parhar SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs", CTLFLAG_RD, 2439733b9277SNavdeep Parhar &wrq->tx_wrs, "# of work requests"); 2440733b9277SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD, 2441733b9277SNavdeep Parhar &wrq->no_desc, 0, 2442733b9277SNavdeep Parhar "# of times queue ran out of hardware descriptors"); 2443733b9277SNavdeep Parhar SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD, 2444733b9277SNavdeep Parhar &wrq->eq.unstalled, 0, "# of times queue recovered after stall"); 2445733b9277SNavdeep Parhar 2446733b9277SNavdeep Parhar 2447733b9277SNavdeep Parhar return (rc); 2448733b9277SNavdeep Parhar } 2449733b9277SNavdeep Parhar 2450733b9277SNavdeep Parhar static int 2451733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq) 2452733b9277SNavdeep Parhar { 2453733b9277SNavdeep Parhar int rc; 2454733b9277SNavdeep Parhar 2455733b9277SNavdeep Parhar rc = free_eq(sc, &wrq->eq); 2456733b9277SNavdeep Parhar if (rc) 2457733b9277SNavdeep Parhar return (rc); 2458733b9277SNavdeep Parhar 2459733b9277SNavdeep Parhar bzero(wrq, sizeof(*wrq)); 2460733b9277SNavdeep Parhar return (0); 2461733b9277SNavdeep Parhar } 2462733b9277SNavdeep Parhar 2463733b9277SNavdeep Parhar static int 2464733b9277SNavdeep Parhar alloc_txq(struct port_info *pi, struct sge_txq *txq, int idx, 2465733b9277SNavdeep Parhar struct sysctl_oid *oid) 2466733b9277SNavdeep Parhar { 2467733b9277SNavdeep Parhar int rc; 2468733b9277SNavdeep Parhar struct adapter *sc = pi->adapter; 2469733b9277SNavdeep Parhar struct sge_eq *eq = &txq->eq; 2470733b9277SNavdeep Parhar char name[16]; 2471733b9277SNavdeep Parhar struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid); 2472733b9277SNavdeep Parhar 2473733b9277SNavdeep Parhar rc = alloc_eq(sc, pi, eq); 2474733b9277SNavdeep Parhar if (rc) 2475733b9277SNavdeep Parhar return (rc); 2476733b9277SNavdeep Parhar 2477733b9277SNavdeep Parhar txq->ifp = pi->ifp; 2478733b9277SNavdeep Parhar 2479733b9277SNavdeep Parhar txq->sdesc = malloc(eq->cap * sizeof(struct tx_sdesc), M_CXGBE, 2480733b9277SNavdeep Parhar M_ZERO | M_WAITOK); 2481733b9277SNavdeep Parhar txq->br = buf_ring_alloc(eq->qsize, M_CXGBE, M_WAITOK, &eq->eq_lock); 2482733b9277SNavdeep Parhar 2483733b9277SNavdeep Parhar rc = bus_dma_tag_create(sc->dmat, 1, 0, BUS_SPACE_MAXADDR, 2484733b9277SNavdeep Parhar BUS_SPACE_MAXADDR, NULL, NULL, 64 * 1024, TX_SGL_SEGS, 2485733b9277SNavdeep Parhar BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, NULL, &txq->tx_tag); 2486733b9277SNavdeep Parhar if (rc != 0) { 2487733b9277SNavdeep Parhar device_printf(sc->dev, 2488733b9277SNavdeep Parhar "failed to create tx DMA tag: %d\n", rc); 2489733b9277SNavdeep Parhar return (rc); 2490733b9277SNavdeep Parhar } 2491733b9277SNavdeep Parhar 2492733b9277SNavdeep Parhar /* 2493733b9277SNavdeep Parhar * We can stuff ~10 frames in an 8-descriptor txpkts WR (8 is the SGE 2494733b9277SNavdeep Parhar * limit for any WR). txq->no_dmamap events shouldn't occur if maps is 2495733b9277SNavdeep Parhar * sized for the worst case. 2496733b9277SNavdeep Parhar */ 2497733b9277SNavdeep Parhar rc = t4_alloc_tx_maps(&txq->txmaps, txq->tx_tag, eq->qsize * 10 / 8, 2498733b9277SNavdeep Parhar M_WAITOK); 2499733b9277SNavdeep Parhar if (rc != 0) { 2500733b9277SNavdeep Parhar device_printf(sc->dev, "failed to setup tx DMA maps: %d\n", rc); 2501733b9277SNavdeep Parhar return (rc); 2502733b9277SNavdeep Parhar } 250354e4ee71SNavdeep Parhar 250454e4ee71SNavdeep Parhar snprintf(name, sizeof(name), "%d", idx); 250554e4ee71SNavdeep Parhar oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD, 250654e4ee71SNavdeep Parhar NULL, "tx queue"); 250754e4ee71SNavdeep Parhar children = SYSCTL_CHILDREN(oid); 250854e4ee71SNavdeep Parhar 250959bc8ce0SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD, 251059bc8ce0SNavdeep Parhar &eq->cntxt_id, 0, "SGE context id of the queue"); 251159bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx", 251259bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I", 251359bc8ce0SNavdeep Parhar "consumer index"); 251459bc8ce0SNavdeep Parhar SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "pidx", 251559bc8ce0SNavdeep Parhar CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I", 251659bc8ce0SNavdeep Parhar "producer index"); 251759bc8ce0SNavdeep Parhar 251854e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD, 251954e4ee71SNavdeep Parhar &txq->txcsum, "# of times hardware assisted with checksum"); 252054e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_insertion", 252154e4ee71SNavdeep Parhar CTLFLAG_RD, &txq->vlan_insertion, 252254e4ee71SNavdeep Parhar "# of times hardware inserted 802.1Q tag"); 252354e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD, 2524a1ea9a82SNavdeep Parhar &txq->tso_wrs, "# of TSO work requests"); 252554e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD, 252654e4ee71SNavdeep Parhar &txq->imm_wrs, "# of work requests with immediate data"); 252754e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD, 252854e4ee71SNavdeep Parhar &txq->sgl_wrs, "# of work requests with direct SGL"); 252954e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD, 253054e4ee71SNavdeep Parhar &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)"); 253154e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_wrs", CTLFLAG_RD, 253254e4ee71SNavdeep Parhar &txq->txpkts_wrs, "# of txpkts work requests (multiple pkts/WR)"); 253354e4ee71SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_pkts", CTLFLAG_RD, 253454e4ee71SNavdeep Parhar &txq->txpkts_pkts, "# of frames tx'd using txpkts work requests"); 253554e4ee71SNavdeep Parhar 2536c25f3787SNavdeep Parhar SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "br_drops", CTLFLAG_RD, 2537c25f3787SNavdeep Parhar &txq->br->br_drops, "# of drops in the buf_ring for this queue"); 253854e4ee71SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_dmamap", CTLFLAG_RD, 253954e4ee71SNavdeep Parhar &txq->no_dmamap, 0, "# of times txq ran out of DMA maps"); 254054e4ee71SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD, 254154e4ee71SNavdeep Parhar &txq->no_desc, 0, "# of times txq ran out of hardware descriptors"); 254254e4ee71SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "egr_update", CTLFLAG_RD, 2543733b9277SNavdeep Parhar &eq->egr_update, 0, "egress update notifications from the SGE"); 2544733b9277SNavdeep Parhar SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD, 2545733b9277SNavdeep Parhar &eq->unstalled, 0, "# of times txq recovered after stall"); 254654e4ee71SNavdeep Parhar 254754e4ee71SNavdeep Parhar return (rc); 254854e4ee71SNavdeep Parhar } 254954e4ee71SNavdeep Parhar 255054e4ee71SNavdeep Parhar static int 255154e4ee71SNavdeep Parhar free_txq(struct port_info *pi, struct sge_txq *txq) 255254e4ee71SNavdeep Parhar { 255354e4ee71SNavdeep Parhar int rc; 255454e4ee71SNavdeep Parhar struct adapter *sc = pi->adapter; 255554e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 255654e4ee71SNavdeep Parhar 2557733b9277SNavdeep Parhar rc = free_eq(sc, eq); 2558733b9277SNavdeep Parhar if (rc) 255954e4ee71SNavdeep Parhar return (rc); 256054e4ee71SNavdeep Parhar 2561f7dfe243SNavdeep Parhar free(txq->sdesc, M_CXGBE); 256254e4ee71SNavdeep Parhar 2563733b9277SNavdeep Parhar if (txq->txmaps.maps) 2564733b9277SNavdeep Parhar t4_free_tx_maps(&txq->txmaps, txq->tx_tag); 256554e4ee71SNavdeep Parhar 2566f7dfe243SNavdeep Parhar buf_ring_free(txq->br, M_CXGBE); 256754e4ee71SNavdeep Parhar 2568f7dfe243SNavdeep Parhar if (txq->tx_tag) 2569f7dfe243SNavdeep Parhar bus_dma_tag_destroy(txq->tx_tag); 257054e4ee71SNavdeep Parhar 257154e4ee71SNavdeep Parhar bzero(txq, sizeof(*txq)); 257254e4ee71SNavdeep Parhar return (0); 257354e4ee71SNavdeep Parhar } 257454e4ee71SNavdeep Parhar 257554e4ee71SNavdeep Parhar static void 257654e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error) 257754e4ee71SNavdeep Parhar { 257854e4ee71SNavdeep Parhar bus_addr_t *ba = arg; 257954e4ee71SNavdeep Parhar 258054e4ee71SNavdeep Parhar KASSERT(nseg == 1, 258154e4ee71SNavdeep Parhar ("%s meant for single segment mappings only.", __func__)); 258254e4ee71SNavdeep Parhar 258354e4ee71SNavdeep Parhar *ba = error ? 0 : segs->ds_addr; 258454e4ee71SNavdeep Parhar } 258554e4ee71SNavdeep Parhar 258654e4ee71SNavdeep Parhar static inline bool 258754e4ee71SNavdeep Parhar is_new_response(const struct sge_iq *iq, struct rsp_ctrl **ctrl) 258854e4ee71SNavdeep Parhar { 258954e4ee71SNavdeep Parhar *ctrl = (void *)((uintptr_t)iq->cdesc + 259054e4ee71SNavdeep Parhar (iq->esize - sizeof(struct rsp_ctrl))); 259154e4ee71SNavdeep Parhar 259254e4ee71SNavdeep Parhar return (((*ctrl)->u.type_gen >> S_RSPD_GEN) == iq->gen); 259354e4ee71SNavdeep Parhar } 259454e4ee71SNavdeep Parhar 259554e4ee71SNavdeep Parhar static inline void 259654e4ee71SNavdeep Parhar iq_next(struct sge_iq *iq) 259754e4ee71SNavdeep Parhar { 259854e4ee71SNavdeep Parhar iq->cdesc = (void *) ((uintptr_t)iq->cdesc + iq->esize); 259954e4ee71SNavdeep Parhar if (__predict_false(++iq->cidx == iq->qsize - 1)) { 260054e4ee71SNavdeep Parhar iq->cidx = 0; 260154e4ee71SNavdeep Parhar iq->gen ^= 1; 260254e4ee71SNavdeep Parhar iq->cdesc = iq->desc; 260354e4ee71SNavdeep Parhar } 260454e4ee71SNavdeep Parhar } 260554e4ee71SNavdeep Parhar 2606fb12416cSNavdeep Parhar #define FL_HW_IDX(x) ((x) >> 3) 260754e4ee71SNavdeep Parhar static inline void 260854e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl) 260954e4ee71SNavdeep Parhar { 261054e4ee71SNavdeep Parhar int ndesc = fl->pending / 8; 2611d14b0ac1SNavdeep Parhar uint32_t v; 261254e4ee71SNavdeep Parhar 2613fb12416cSNavdeep Parhar if (FL_HW_IDX(fl->pidx) == FL_HW_IDX(fl->cidx)) 2614fb12416cSNavdeep Parhar ndesc--; /* hold back one credit */ 2615fb12416cSNavdeep Parhar 2616fb12416cSNavdeep Parhar if (ndesc <= 0) 2617fb12416cSNavdeep Parhar return; /* nothing to do */ 261854e4ee71SNavdeep Parhar 2619d14b0ac1SNavdeep Parhar v = F_DBPRIO | V_QID(fl->cntxt_id) | V_PIDX(ndesc); 2620d14b0ac1SNavdeep Parhar if (is_t5(sc)) 2621d14b0ac1SNavdeep Parhar v |= F_DBTYPE; 2622d14b0ac1SNavdeep Parhar 262354e4ee71SNavdeep Parhar wmb(); 262454e4ee71SNavdeep Parhar 2625d14b0ac1SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL), v); 2626fb12416cSNavdeep Parhar fl->pending -= ndesc * 8; 262754e4ee71SNavdeep Parhar } 262854e4ee71SNavdeep Parhar 2629fb12416cSNavdeep Parhar /* 2630733b9277SNavdeep Parhar * Fill up the freelist by upto nbufs and maybe ring its doorbell. 2631733b9277SNavdeep Parhar * 2632733b9277SNavdeep Parhar * Returns non-zero to indicate that it should be added to the list of starving 2633733b9277SNavdeep Parhar * freelists. 2634fb12416cSNavdeep Parhar */ 2635733b9277SNavdeep Parhar static int 2636733b9277SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int nbufs) 263754e4ee71SNavdeep Parhar { 263854e4ee71SNavdeep Parhar __be64 *d = &fl->desc[fl->pidx]; 263954e4ee71SNavdeep Parhar struct fl_sdesc *sd = &fl->sdesc[fl->pidx]; 264054e4ee71SNavdeep Parhar bus_dma_tag_t tag; 264154e4ee71SNavdeep Parhar bus_addr_t pa; 264254e4ee71SNavdeep Parhar caddr_t cl; 264354e4ee71SNavdeep Parhar int rc; 264454e4ee71SNavdeep Parhar 264554e4ee71SNavdeep Parhar FL_LOCK_ASSERT_OWNED(fl); 264654e4ee71SNavdeep Parhar 2647733b9277SNavdeep Parhar if (nbufs > fl->needed) 264854e4ee71SNavdeep Parhar nbufs = fl->needed; 264954e4ee71SNavdeep Parhar 265054e4ee71SNavdeep Parhar while (nbufs--) { 265154e4ee71SNavdeep Parhar 265254e4ee71SNavdeep Parhar if (sd->cl != NULL) { 265354e4ee71SNavdeep Parhar 265454e4ee71SNavdeep Parhar /* 265554e4ee71SNavdeep Parhar * This happens when a frame small enough to fit 265654e4ee71SNavdeep Parhar * entirely in an mbuf was received in cl last time. 265754e4ee71SNavdeep Parhar * We'd held on to cl and can reuse it now. Note that 265854e4ee71SNavdeep Parhar * we reuse a cluster of the old size if fl->tag_idx is 265954e4ee71SNavdeep Parhar * no longer the same as sd->tag_idx. 266054e4ee71SNavdeep Parhar */ 266154e4ee71SNavdeep Parhar 266254e4ee71SNavdeep Parhar KASSERT(*d == sd->ba_tag, 266354e4ee71SNavdeep Parhar ("%s: recyling problem at pidx %d", 266454e4ee71SNavdeep Parhar __func__, fl->pidx)); 266554e4ee71SNavdeep Parhar 266654e4ee71SNavdeep Parhar d++; 266754e4ee71SNavdeep Parhar goto recycled; 266854e4ee71SNavdeep Parhar } 266954e4ee71SNavdeep Parhar 267054e4ee71SNavdeep Parhar 267154e4ee71SNavdeep Parhar if (fl->tag_idx != sd->tag_idx) { 267254e4ee71SNavdeep Parhar bus_dmamap_t map; 267354e4ee71SNavdeep Parhar bus_dma_tag_t newtag = fl->tag[fl->tag_idx]; 267454e4ee71SNavdeep Parhar bus_dma_tag_t oldtag = fl->tag[sd->tag_idx]; 267554e4ee71SNavdeep Parhar 267654e4ee71SNavdeep Parhar /* 267754e4ee71SNavdeep Parhar * An MTU change can get us here. Discard the old map 267854e4ee71SNavdeep Parhar * which was created with the old tag, but only if 267954e4ee71SNavdeep Parhar * we're able to get a new one. 268054e4ee71SNavdeep Parhar */ 268154e4ee71SNavdeep Parhar rc = bus_dmamap_create(newtag, 0, &map); 268254e4ee71SNavdeep Parhar if (rc == 0) { 268354e4ee71SNavdeep Parhar bus_dmamap_destroy(oldtag, sd->map); 268454e4ee71SNavdeep Parhar sd->map = map; 268554e4ee71SNavdeep Parhar sd->tag_idx = fl->tag_idx; 268654e4ee71SNavdeep Parhar } 268754e4ee71SNavdeep Parhar } 268854e4ee71SNavdeep Parhar 268954e4ee71SNavdeep Parhar tag = fl->tag[sd->tag_idx]; 269054e4ee71SNavdeep Parhar 269154e4ee71SNavdeep Parhar cl = m_cljget(NULL, M_NOWAIT, FL_BUF_SIZE(sd->tag_idx)); 269254e4ee71SNavdeep Parhar if (cl == NULL) 269354e4ee71SNavdeep Parhar break; 269454e4ee71SNavdeep Parhar 26957d29df59SNavdeep Parhar rc = bus_dmamap_load(tag, sd->map, cl, FL_BUF_SIZE(sd->tag_idx), 26967d29df59SNavdeep Parhar oneseg_dma_callback, &pa, 0); 269754e4ee71SNavdeep Parhar if (rc != 0 || pa == 0) { 269854e4ee71SNavdeep Parhar fl->dmamap_failed++; 269954e4ee71SNavdeep Parhar uma_zfree(FL_BUF_ZONE(sd->tag_idx), cl); 270054e4ee71SNavdeep Parhar break; 270154e4ee71SNavdeep Parhar } 270254e4ee71SNavdeep Parhar 270354e4ee71SNavdeep Parhar sd->cl = cl; 270454e4ee71SNavdeep Parhar *d++ = htobe64(pa | sd->tag_idx); 270554e4ee71SNavdeep Parhar 270654e4ee71SNavdeep Parhar #ifdef INVARIANTS 270754e4ee71SNavdeep Parhar sd->ba_tag = htobe64(pa | sd->tag_idx); 270854e4ee71SNavdeep Parhar #endif 270954e4ee71SNavdeep Parhar 27107d29df59SNavdeep Parhar recycled: 27117d29df59SNavdeep Parhar /* sd->m is never recycled, should always be NULL */ 27127d29df59SNavdeep Parhar KASSERT(sd->m == NULL, ("%s: stray mbuf", __func__)); 27137d29df59SNavdeep Parhar 27147d29df59SNavdeep Parhar sd->m = m_gethdr(M_NOWAIT, MT_NOINIT); 27157d29df59SNavdeep Parhar if (sd->m == NULL) 27167d29df59SNavdeep Parhar break; 27177d29df59SNavdeep Parhar 27187d29df59SNavdeep Parhar fl->pending++; 271954e4ee71SNavdeep Parhar fl->needed--; 272054e4ee71SNavdeep Parhar sd++; 272154e4ee71SNavdeep Parhar if (++fl->pidx == fl->cap) { 272254e4ee71SNavdeep Parhar fl->pidx = 0; 272354e4ee71SNavdeep Parhar sd = fl->sdesc; 272454e4ee71SNavdeep Parhar d = fl->desc; 272554e4ee71SNavdeep Parhar } 272654e4ee71SNavdeep Parhar } 2727fb12416cSNavdeep Parhar 2728733b9277SNavdeep Parhar if (fl->pending >= 8) 2729fb12416cSNavdeep Parhar ring_fl_db(sc, fl); 2730733b9277SNavdeep Parhar 2731733b9277SNavdeep Parhar return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING)); 2732733b9277SNavdeep Parhar } 2733733b9277SNavdeep Parhar 2734733b9277SNavdeep Parhar /* 2735733b9277SNavdeep Parhar * Attempt to refill all starving freelists. 2736733b9277SNavdeep Parhar */ 2737733b9277SNavdeep Parhar static void 2738733b9277SNavdeep Parhar refill_sfl(void *arg) 2739733b9277SNavdeep Parhar { 2740733b9277SNavdeep Parhar struct adapter *sc = arg; 2741733b9277SNavdeep Parhar struct sge_fl *fl, *fl_temp; 2742733b9277SNavdeep Parhar 2743733b9277SNavdeep Parhar mtx_lock(&sc->sfl_lock); 2744733b9277SNavdeep Parhar TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) { 2745733b9277SNavdeep Parhar FL_LOCK(fl); 2746733b9277SNavdeep Parhar refill_fl(sc, fl, 64); 2747733b9277SNavdeep Parhar if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) { 2748733b9277SNavdeep Parhar TAILQ_REMOVE(&sc->sfl, fl, link); 2749733b9277SNavdeep Parhar fl->flags &= ~FL_STARVING; 2750733b9277SNavdeep Parhar } 2751733b9277SNavdeep Parhar FL_UNLOCK(fl); 2752733b9277SNavdeep Parhar } 2753733b9277SNavdeep Parhar 2754733b9277SNavdeep Parhar if (!TAILQ_EMPTY(&sc->sfl)) 2755733b9277SNavdeep Parhar callout_schedule(&sc->sfl_callout, hz / 5); 2756733b9277SNavdeep Parhar mtx_unlock(&sc->sfl_lock); 275754e4ee71SNavdeep Parhar } 275854e4ee71SNavdeep Parhar 275954e4ee71SNavdeep Parhar static int 276054e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl) 276154e4ee71SNavdeep Parhar { 276254e4ee71SNavdeep Parhar struct fl_sdesc *sd; 276354e4ee71SNavdeep Parhar bus_dma_tag_t tag; 276454e4ee71SNavdeep Parhar int i, rc; 276554e4ee71SNavdeep Parhar 276654e4ee71SNavdeep Parhar FL_LOCK_ASSERT_OWNED(fl); 276754e4ee71SNavdeep Parhar 276854e4ee71SNavdeep Parhar fl->sdesc = malloc(fl->cap * sizeof(struct fl_sdesc), M_CXGBE, 276954e4ee71SNavdeep Parhar M_ZERO | M_WAITOK); 277054e4ee71SNavdeep Parhar 277154e4ee71SNavdeep Parhar tag = fl->tag[fl->tag_idx]; 277254e4ee71SNavdeep Parhar sd = fl->sdesc; 277354e4ee71SNavdeep Parhar for (i = 0; i < fl->cap; i++, sd++) { 277454e4ee71SNavdeep Parhar 277554e4ee71SNavdeep Parhar sd->tag_idx = fl->tag_idx; 277654e4ee71SNavdeep Parhar rc = bus_dmamap_create(tag, 0, &sd->map); 277754e4ee71SNavdeep Parhar if (rc != 0) 277854e4ee71SNavdeep Parhar goto failed; 277954e4ee71SNavdeep Parhar } 278054e4ee71SNavdeep Parhar 278154e4ee71SNavdeep Parhar return (0); 278254e4ee71SNavdeep Parhar failed: 278354e4ee71SNavdeep Parhar while (--i >= 0) { 278454e4ee71SNavdeep Parhar sd--; 278554e4ee71SNavdeep Parhar bus_dmamap_destroy(tag, sd->map); 278654e4ee71SNavdeep Parhar if (sd->m) { 278794586193SNavdeep Parhar m_init(sd->m, NULL, 0, M_NOWAIT, MT_DATA, 0); 278854e4ee71SNavdeep Parhar m_free(sd->m); 278954e4ee71SNavdeep Parhar sd->m = NULL; 279054e4ee71SNavdeep Parhar } 279154e4ee71SNavdeep Parhar } 279254e4ee71SNavdeep Parhar KASSERT(sd == fl->sdesc, ("%s: EDOOFUS", __func__)); 279354e4ee71SNavdeep Parhar 279454e4ee71SNavdeep Parhar free(fl->sdesc, M_CXGBE); 279554e4ee71SNavdeep Parhar fl->sdesc = NULL; 279654e4ee71SNavdeep Parhar 279754e4ee71SNavdeep Parhar return (rc); 279854e4ee71SNavdeep Parhar } 279954e4ee71SNavdeep Parhar 280054e4ee71SNavdeep Parhar static void 280154e4ee71SNavdeep Parhar free_fl_sdesc(struct sge_fl *fl) 280254e4ee71SNavdeep Parhar { 280354e4ee71SNavdeep Parhar struct fl_sdesc *sd; 280454e4ee71SNavdeep Parhar int i; 280554e4ee71SNavdeep Parhar 280654e4ee71SNavdeep Parhar FL_LOCK_ASSERT_OWNED(fl); 280754e4ee71SNavdeep Parhar 280854e4ee71SNavdeep Parhar sd = fl->sdesc; 280954e4ee71SNavdeep Parhar for (i = 0; i < fl->cap; i++, sd++) { 281054e4ee71SNavdeep Parhar 281154e4ee71SNavdeep Parhar if (sd->m) { 281294586193SNavdeep Parhar m_init(sd->m, NULL, 0, M_NOWAIT, MT_DATA, 0); 281354e4ee71SNavdeep Parhar m_free(sd->m); 281454e4ee71SNavdeep Parhar sd->m = NULL; 281554e4ee71SNavdeep Parhar } 281654e4ee71SNavdeep Parhar 281754e4ee71SNavdeep Parhar if (sd->cl) { 281854e4ee71SNavdeep Parhar bus_dmamap_unload(fl->tag[sd->tag_idx], sd->map); 281954e4ee71SNavdeep Parhar uma_zfree(FL_BUF_ZONE(sd->tag_idx), sd->cl); 282054e4ee71SNavdeep Parhar sd->cl = NULL; 282154e4ee71SNavdeep Parhar } 282254e4ee71SNavdeep Parhar 282354e4ee71SNavdeep Parhar bus_dmamap_destroy(fl->tag[sd->tag_idx], sd->map); 282454e4ee71SNavdeep Parhar } 282554e4ee71SNavdeep Parhar 282654e4ee71SNavdeep Parhar free(fl->sdesc, M_CXGBE); 282754e4ee71SNavdeep Parhar fl->sdesc = NULL; 282854e4ee71SNavdeep Parhar } 282954e4ee71SNavdeep Parhar 2830733b9277SNavdeep Parhar int 2831733b9277SNavdeep Parhar t4_alloc_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag, int count, 2832733b9277SNavdeep Parhar int flags) 283354e4ee71SNavdeep Parhar { 283454e4ee71SNavdeep Parhar struct tx_map *txm; 2835733b9277SNavdeep Parhar int i, rc; 283654e4ee71SNavdeep Parhar 2837733b9277SNavdeep Parhar txmaps->map_total = txmaps->map_avail = count; 2838733b9277SNavdeep Parhar txmaps->map_cidx = txmaps->map_pidx = 0; 283954e4ee71SNavdeep Parhar 2840733b9277SNavdeep Parhar txmaps->maps = malloc(count * sizeof(struct tx_map), M_CXGBE, 2841733b9277SNavdeep Parhar M_ZERO | flags); 284254e4ee71SNavdeep Parhar 2843733b9277SNavdeep Parhar txm = txmaps->maps; 284454e4ee71SNavdeep Parhar for (i = 0; i < count; i++, txm++) { 2845733b9277SNavdeep Parhar rc = bus_dmamap_create(tx_tag, 0, &txm->map); 284654e4ee71SNavdeep Parhar if (rc != 0) 284754e4ee71SNavdeep Parhar goto failed; 284854e4ee71SNavdeep Parhar } 284954e4ee71SNavdeep Parhar 285054e4ee71SNavdeep Parhar return (0); 285154e4ee71SNavdeep Parhar failed: 285254e4ee71SNavdeep Parhar while (--i >= 0) { 285354e4ee71SNavdeep Parhar txm--; 2854733b9277SNavdeep Parhar bus_dmamap_destroy(tx_tag, txm->map); 285554e4ee71SNavdeep Parhar } 2856733b9277SNavdeep Parhar KASSERT(txm == txmaps->maps, ("%s: EDOOFUS", __func__)); 285754e4ee71SNavdeep Parhar 2858733b9277SNavdeep Parhar free(txmaps->maps, M_CXGBE); 2859733b9277SNavdeep Parhar txmaps->maps = NULL; 286054e4ee71SNavdeep Parhar 286154e4ee71SNavdeep Parhar return (rc); 286254e4ee71SNavdeep Parhar } 286354e4ee71SNavdeep Parhar 2864733b9277SNavdeep Parhar void 2865733b9277SNavdeep Parhar t4_free_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag) 286654e4ee71SNavdeep Parhar { 286754e4ee71SNavdeep Parhar struct tx_map *txm; 286854e4ee71SNavdeep Parhar int i; 286954e4ee71SNavdeep Parhar 2870733b9277SNavdeep Parhar txm = txmaps->maps; 2871733b9277SNavdeep Parhar for (i = 0; i < txmaps->map_total; i++, txm++) { 287254e4ee71SNavdeep Parhar 287354e4ee71SNavdeep Parhar if (txm->m) { 2874733b9277SNavdeep Parhar bus_dmamap_unload(tx_tag, txm->map); 287554e4ee71SNavdeep Parhar m_freem(txm->m); 287654e4ee71SNavdeep Parhar txm->m = NULL; 287754e4ee71SNavdeep Parhar } 287854e4ee71SNavdeep Parhar 2879733b9277SNavdeep Parhar bus_dmamap_destroy(tx_tag, txm->map); 288054e4ee71SNavdeep Parhar } 288154e4ee71SNavdeep Parhar 2882733b9277SNavdeep Parhar free(txmaps->maps, M_CXGBE); 2883733b9277SNavdeep Parhar txmaps->maps = NULL; 288454e4ee71SNavdeep Parhar } 288554e4ee71SNavdeep Parhar 288654e4ee71SNavdeep Parhar /* 288754e4ee71SNavdeep Parhar * We'll do immediate data tx for non-TSO, but only when not coalescing. We're 288854e4ee71SNavdeep Parhar * willing to use upto 2 hardware descriptors which means a maximum of 96 bytes 288954e4ee71SNavdeep Parhar * of immediate data. 289054e4ee71SNavdeep Parhar */ 289154e4ee71SNavdeep Parhar #define IMM_LEN ( \ 2892733b9277SNavdeep Parhar 2 * EQ_ESIZE \ 289354e4ee71SNavdeep Parhar - sizeof(struct fw_eth_tx_pkt_wr) \ 289454e4ee71SNavdeep Parhar - sizeof(struct cpl_tx_pkt_core)) 289554e4ee71SNavdeep Parhar 289654e4ee71SNavdeep Parhar /* 289754e4ee71SNavdeep Parhar * Returns non-zero on failure, no need to cleanup anything in that case. 289854e4ee71SNavdeep Parhar * 289954e4ee71SNavdeep Parhar * Note 1: We always try to defrag the mbuf if required and return EFBIG only 290054e4ee71SNavdeep Parhar * if the resulting chain still won't fit in a tx descriptor. 290154e4ee71SNavdeep Parhar * 290254e4ee71SNavdeep Parhar * Note 2: We'll pullup the mbuf chain if TSO is requested and the first mbuf 290354e4ee71SNavdeep Parhar * does not have the TCP header in it. 290454e4ee71SNavdeep Parhar */ 290554e4ee71SNavdeep Parhar static int 290654e4ee71SNavdeep Parhar get_pkt_sgl(struct sge_txq *txq, struct mbuf **fp, struct sgl *sgl, 290754e4ee71SNavdeep Parhar int sgl_only) 290854e4ee71SNavdeep Parhar { 290954e4ee71SNavdeep Parhar struct mbuf *m = *fp; 2910733b9277SNavdeep Parhar struct tx_maps *txmaps; 291154e4ee71SNavdeep Parhar struct tx_map *txm; 291254e4ee71SNavdeep Parhar int rc, defragged = 0, n; 291354e4ee71SNavdeep Parhar 291454e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 291554e4ee71SNavdeep Parhar 291654e4ee71SNavdeep Parhar if (m->m_pkthdr.tso_segsz) 291754e4ee71SNavdeep Parhar sgl_only = 1; /* Do not allow immediate data with LSO */ 291854e4ee71SNavdeep Parhar 291954e4ee71SNavdeep Parhar start: sgl->nsegs = 0; 292054e4ee71SNavdeep Parhar 292154e4ee71SNavdeep Parhar if (m->m_pkthdr.len <= IMM_LEN && !sgl_only) 292254e4ee71SNavdeep Parhar return (0); /* nsegs = 0 tells caller to use imm. tx */ 292354e4ee71SNavdeep Parhar 2924733b9277SNavdeep Parhar txmaps = &txq->txmaps; 2925733b9277SNavdeep Parhar if (txmaps->map_avail == 0) { 292654e4ee71SNavdeep Parhar txq->no_dmamap++; 292754e4ee71SNavdeep Parhar return (ENOMEM); 292854e4ee71SNavdeep Parhar } 2929733b9277SNavdeep Parhar txm = &txmaps->maps[txmaps->map_pidx]; 293054e4ee71SNavdeep Parhar 293154e4ee71SNavdeep Parhar if (m->m_pkthdr.tso_segsz && m->m_len < 50) { 293254e4ee71SNavdeep Parhar *fp = m_pullup(m, 50); 293354e4ee71SNavdeep Parhar m = *fp; 293454e4ee71SNavdeep Parhar if (m == NULL) 293554e4ee71SNavdeep Parhar return (ENOBUFS); 293654e4ee71SNavdeep Parhar } 293754e4ee71SNavdeep Parhar 2938f7dfe243SNavdeep Parhar rc = bus_dmamap_load_mbuf_sg(txq->tx_tag, txm->map, m, sgl->seg, 293954e4ee71SNavdeep Parhar &sgl->nsegs, BUS_DMA_NOWAIT); 294054e4ee71SNavdeep Parhar if (rc == EFBIG && defragged == 0) { 2941c6499eccSGleb Smirnoff m = m_defrag(m, M_NOWAIT); 294254e4ee71SNavdeep Parhar if (m == NULL) 294354e4ee71SNavdeep Parhar return (EFBIG); 294454e4ee71SNavdeep Parhar 294554e4ee71SNavdeep Parhar defragged = 1; 294654e4ee71SNavdeep Parhar *fp = m; 294754e4ee71SNavdeep Parhar goto start; 294854e4ee71SNavdeep Parhar } 294954e4ee71SNavdeep Parhar if (rc != 0) 295054e4ee71SNavdeep Parhar return (rc); 295154e4ee71SNavdeep Parhar 295254e4ee71SNavdeep Parhar txm->m = m; 2953733b9277SNavdeep Parhar txmaps->map_avail--; 2954733b9277SNavdeep Parhar if (++txmaps->map_pidx == txmaps->map_total) 2955733b9277SNavdeep Parhar txmaps->map_pidx = 0; 295654e4ee71SNavdeep Parhar 295754e4ee71SNavdeep Parhar KASSERT(sgl->nsegs > 0 && sgl->nsegs <= TX_SGL_SEGS, 295854e4ee71SNavdeep Parhar ("%s: bad DMA mapping (%d segments)", __func__, sgl->nsegs)); 295954e4ee71SNavdeep Parhar 296054e4ee71SNavdeep Parhar /* 296154e4ee71SNavdeep Parhar * Store the # of flits required to hold this frame's SGL in nflits. An 296254e4ee71SNavdeep Parhar * SGL has a (ULPTX header + len0, addr0) tuple optionally followed by 296354e4ee71SNavdeep Parhar * multiple (len0 + len1, addr0, addr1) tuples. If addr1 is not used 296454e4ee71SNavdeep Parhar * then len1 must be set to 0. 296554e4ee71SNavdeep Parhar */ 296654e4ee71SNavdeep Parhar n = sgl->nsegs - 1; 296754e4ee71SNavdeep Parhar sgl->nflits = (3 * n) / 2 + (n & 1) + 2; 296854e4ee71SNavdeep Parhar 296954e4ee71SNavdeep Parhar return (0); 297054e4ee71SNavdeep Parhar } 297154e4ee71SNavdeep Parhar 297254e4ee71SNavdeep Parhar 297354e4ee71SNavdeep Parhar /* 297454e4ee71SNavdeep Parhar * Releases all the txq resources used up in the specified sgl. 297554e4ee71SNavdeep Parhar */ 297654e4ee71SNavdeep Parhar static int 297754e4ee71SNavdeep Parhar free_pkt_sgl(struct sge_txq *txq, struct sgl *sgl) 297854e4ee71SNavdeep Parhar { 2979733b9277SNavdeep Parhar struct tx_maps *txmaps; 298054e4ee71SNavdeep Parhar struct tx_map *txm; 298154e4ee71SNavdeep Parhar 298254e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 298354e4ee71SNavdeep Parhar 298454e4ee71SNavdeep Parhar if (sgl->nsegs == 0) 298554e4ee71SNavdeep Parhar return (0); /* didn't use any map */ 298654e4ee71SNavdeep Parhar 2987733b9277SNavdeep Parhar txmaps = &txq->txmaps; 2988733b9277SNavdeep Parhar 298954e4ee71SNavdeep Parhar /* 1 pkt uses exactly 1 map, back it out */ 299054e4ee71SNavdeep Parhar 2991733b9277SNavdeep Parhar txmaps->map_avail++; 2992733b9277SNavdeep Parhar if (txmaps->map_pidx > 0) 2993733b9277SNavdeep Parhar txmaps->map_pidx--; 299454e4ee71SNavdeep Parhar else 2995733b9277SNavdeep Parhar txmaps->map_pidx = txmaps->map_total - 1; 299654e4ee71SNavdeep Parhar 2997733b9277SNavdeep Parhar txm = &txmaps->maps[txmaps->map_pidx]; 2998f7dfe243SNavdeep Parhar bus_dmamap_unload(txq->tx_tag, txm->map); 299954e4ee71SNavdeep Parhar txm->m = NULL; 300054e4ee71SNavdeep Parhar 300154e4ee71SNavdeep Parhar return (0); 300254e4ee71SNavdeep Parhar } 300354e4ee71SNavdeep Parhar 300454e4ee71SNavdeep Parhar static int 300554e4ee71SNavdeep Parhar write_txpkt_wr(struct port_info *pi, struct sge_txq *txq, struct mbuf *m, 300654e4ee71SNavdeep Parhar struct sgl *sgl) 300754e4ee71SNavdeep Parhar { 300854e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 300954e4ee71SNavdeep Parhar struct fw_eth_tx_pkt_wr *wr; 301054e4ee71SNavdeep Parhar struct cpl_tx_pkt_core *cpl; 301154e4ee71SNavdeep Parhar uint32_t ctrl; /* used in many unrelated places */ 301254e4ee71SNavdeep Parhar uint64_t ctrl1; 3013ecb79ca4SNavdeep Parhar int nflits, ndesc, pktlen; 301454e4ee71SNavdeep Parhar struct tx_sdesc *txsd; 301554e4ee71SNavdeep Parhar caddr_t dst; 301654e4ee71SNavdeep Parhar 301754e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 301854e4ee71SNavdeep Parhar 3019ecb79ca4SNavdeep Parhar pktlen = m->m_pkthdr.len; 3020ecb79ca4SNavdeep Parhar 302154e4ee71SNavdeep Parhar /* 302254e4ee71SNavdeep Parhar * Do we have enough flits to send this frame out? 302354e4ee71SNavdeep Parhar */ 302454e4ee71SNavdeep Parhar ctrl = sizeof(struct cpl_tx_pkt_core); 302554e4ee71SNavdeep Parhar if (m->m_pkthdr.tso_segsz) { 302654e4ee71SNavdeep Parhar nflits = TXPKT_LSO_WR_HDR; 30272a5f6b0eSNavdeep Parhar ctrl += sizeof(struct cpl_tx_pkt_lso_core); 302854e4ee71SNavdeep Parhar } else 302954e4ee71SNavdeep Parhar nflits = TXPKT_WR_HDR; 303054e4ee71SNavdeep Parhar if (sgl->nsegs > 0) 303154e4ee71SNavdeep Parhar nflits += sgl->nflits; 303254e4ee71SNavdeep Parhar else { 3033ecb79ca4SNavdeep Parhar nflits += howmany(pktlen, 8); 3034ecb79ca4SNavdeep Parhar ctrl += pktlen; 303554e4ee71SNavdeep Parhar } 303654e4ee71SNavdeep Parhar ndesc = howmany(nflits, 8); 303754e4ee71SNavdeep Parhar if (ndesc > eq->avail) 303854e4ee71SNavdeep Parhar return (ENOMEM); 303954e4ee71SNavdeep Parhar 304054e4ee71SNavdeep Parhar /* Firmware work request header */ 304154e4ee71SNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 304254e4ee71SNavdeep Parhar wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) | 3043733b9277SNavdeep Parhar V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl)); 304454e4ee71SNavdeep Parhar ctrl = V_FW_WR_LEN16(howmany(nflits, 2)); 3045733b9277SNavdeep Parhar if (eq->avail == ndesc) { 3046733b9277SNavdeep Parhar if (!(eq->flags & EQ_CRFLUSHED)) { 304754e4ee71SNavdeep Parhar ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ; 30486b49a4ecSNavdeep Parhar eq->flags |= EQ_CRFLUSHED; 30496b49a4ecSNavdeep Parhar } 3050733b9277SNavdeep Parhar eq->flags |= EQ_STALLED; 3051733b9277SNavdeep Parhar } 30526b49a4ecSNavdeep Parhar 305354e4ee71SNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 305454e4ee71SNavdeep Parhar wr->r3 = 0; 305554e4ee71SNavdeep Parhar 305654e4ee71SNavdeep Parhar if (m->m_pkthdr.tso_segsz) { 30572a5f6b0eSNavdeep Parhar struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1); 305854e4ee71SNavdeep Parhar struct ether_header *eh; 3059a1ea9a82SNavdeep Parhar void *l3hdr; 3060a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6) 306154e4ee71SNavdeep Parhar struct tcphdr *tcp; 3062a1ea9a82SNavdeep Parhar #endif 3063a1ea9a82SNavdeep Parhar uint16_t eh_type; 306454e4ee71SNavdeep Parhar 306554e4ee71SNavdeep Parhar ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE | 306654e4ee71SNavdeep Parhar F_LSO_LAST_SLICE; 306754e4ee71SNavdeep Parhar 306854e4ee71SNavdeep Parhar eh = mtod(m, struct ether_header *); 3069a1ea9a82SNavdeep Parhar eh_type = ntohs(eh->ether_type); 3070a1ea9a82SNavdeep Parhar if (eh_type == ETHERTYPE_VLAN) { 3071a1ea9a82SNavdeep Parhar struct ether_vlan_header *evh = (void *)eh; 3072a1ea9a82SNavdeep Parhar 307354e4ee71SNavdeep Parhar ctrl |= V_LSO_ETHHDR_LEN(1); 3074a1ea9a82SNavdeep Parhar l3hdr = evh + 1; 3075a1ea9a82SNavdeep Parhar eh_type = ntohs(evh->evl_proto); 307654e4ee71SNavdeep Parhar } else 3077a1ea9a82SNavdeep Parhar l3hdr = eh + 1; 3078a1ea9a82SNavdeep Parhar 3079a1ea9a82SNavdeep Parhar switch (eh_type) { 3080a1ea9a82SNavdeep Parhar #ifdef INET6 3081a1ea9a82SNavdeep Parhar case ETHERTYPE_IPV6: 3082a1ea9a82SNavdeep Parhar { 3083a1ea9a82SNavdeep Parhar struct ip6_hdr *ip6 = l3hdr; 3084a1ea9a82SNavdeep Parhar 3085a1ea9a82SNavdeep Parhar /* 3086a1ea9a82SNavdeep Parhar * XXX-BZ For now we do not pretend to support 3087a1ea9a82SNavdeep Parhar * IPv6 extension headers. 3088a1ea9a82SNavdeep Parhar */ 3089a1ea9a82SNavdeep Parhar KASSERT(ip6->ip6_nxt == IPPROTO_TCP, ("%s: CSUM_TSO " 3090a1ea9a82SNavdeep Parhar "with ip6_nxt != TCP: %u", __func__, ip6->ip6_nxt)); 3091a1ea9a82SNavdeep Parhar tcp = (struct tcphdr *)(ip6 + 1); 3092a1ea9a82SNavdeep Parhar ctrl |= F_LSO_IPV6; 3093a1ea9a82SNavdeep Parhar ctrl |= V_LSO_IPHDR_LEN(sizeof(*ip6) >> 2) | 3094a1ea9a82SNavdeep Parhar V_LSO_TCPHDR_LEN(tcp->th_off); 3095a1ea9a82SNavdeep Parhar break; 3096a1ea9a82SNavdeep Parhar } 3097a1ea9a82SNavdeep Parhar #endif 3098a1ea9a82SNavdeep Parhar #ifdef INET 3099a1ea9a82SNavdeep Parhar case ETHERTYPE_IP: 3100a1ea9a82SNavdeep Parhar { 3101a1ea9a82SNavdeep Parhar struct ip *ip = l3hdr; 310254e4ee71SNavdeep Parhar 310354e4ee71SNavdeep Parhar tcp = (void *)((uintptr_t)ip + ip->ip_hl * 4); 310454e4ee71SNavdeep Parhar ctrl |= V_LSO_IPHDR_LEN(ip->ip_hl) | 310554e4ee71SNavdeep Parhar V_LSO_TCPHDR_LEN(tcp->th_off); 3106a1ea9a82SNavdeep Parhar break; 3107a1ea9a82SNavdeep Parhar } 3108a1ea9a82SNavdeep Parhar #endif 3109a1ea9a82SNavdeep Parhar default: 3110a1ea9a82SNavdeep Parhar panic("%s: CSUM_TSO but no supported IP version " 3111a1ea9a82SNavdeep Parhar "(0x%04x)", __func__, eh_type); 3112a1ea9a82SNavdeep Parhar } 311354e4ee71SNavdeep Parhar 311454e4ee71SNavdeep Parhar lso->lso_ctrl = htobe32(ctrl); 311554e4ee71SNavdeep Parhar lso->ipid_ofst = htobe16(0); 311654e4ee71SNavdeep Parhar lso->mss = htobe16(m->m_pkthdr.tso_segsz); 311754e4ee71SNavdeep Parhar lso->seqno_offset = htobe32(0); 3118ecb79ca4SNavdeep Parhar lso->len = htobe32(pktlen); 311954e4ee71SNavdeep Parhar 312054e4ee71SNavdeep Parhar cpl = (void *)(lso + 1); 312154e4ee71SNavdeep Parhar 312254e4ee71SNavdeep Parhar txq->tso_wrs++; 312354e4ee71SNavdeep Parhar } else 312454e4ee71SNavdeep Parhar cpl = (void *)(wr + 1); 312554e4ee71SNavdeep Parhar 312654e4ee71SNavdeep Parhar /* Checksum offload */ 312754e4ee71SNavdeep Parhar ctrl1 = 0; 3128b8531380SNavdeep Parhar if (!(m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO))) 312954e4ee71SNavdeep Parhar ctrl1 |= F_TXPKT_IPCSUM_DIS; 31309600bf00SNavdeep Parhar if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 | 3131b8531380SNavdeep Parhar CSUM_TCP_IPV6 | CSUM_TSO))) 313254e4ee71SNavdeep Parhar ctrl1 |= F_TXPKT_L4CSUM_DIS; 31339600bf00SNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 3134b8531380SNavdeep Parhar CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 313554e4ee71SNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 313654e4ee71SNavdeep Parhar 313754e4ee71SNavdeep Parhar /* VLAN tag insertion */ 313854e4ee71SNavdeep Parhar if (m->m_flags & M_VLANTAG) { 313954e4ee71SNavdeep Parhar ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 314054e4ee71SNavdeep Parhar txq->vlan_insertion++; 314154e4ee71SNavdeep Parhar } 314254e4ee71SNavdeep Parhar 314354e4ee71SNavdeep Parhar /* CPL header */ 314454e4ee71SNavdeep Parhar cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) | 314554e4ee71SNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf)); 314654e4ee71SNavdeep Parhar cpl->pack = 0; 3147ecb79ca4SNavdeep Parhar cpl->len = htobe16(pktlen); 314854e4ee71SNavdeep Parhar cpl->ctrl1 = htobe64(ctrl1); 314954e4ee71SNavdeep Parhar 315054e4ee71SNavdeep Parhar /* Software descriptor */ 3151f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 315254e4ee71SNavdeep Parhar txsd->desc_used = ndesc; 315354e4ee71SNavdeep Parhar 315454e4ee71SNavdeep Parhar eq->pending += ndesc; 315554e4ee71SNavdeep Parhar eq->avail -= ndesc; 315654e4ee71SNavdeep Parhar eq->pidx += ndesc; 315754e4ee71SNavdeep Parhar if (eq->pidx >= eq->cap) 315854e4ee71SNavdeep Parhar eq->pidx -= eq->cap; 315954e4ee71SNavdeep Parhar 316054e4ee71SNavdeep Parhar /* SGL */ 316154e4ee71SNavdeep Parhar dst = (void *)(cpl + 1); 316254e4ee71SNavdeep Parhar if (sgl->nsegs > 0) { 3163f7dfe243SNavdeep Parhar txsd->credits = 1; 316454e4ee71SNavdeep Parhar txq->sgl_wrs++; 316554e4ee71SNavdeep Parhar write_sgl_to_txd(eq, sgl, &dst); 316654e4ee71SNavdeep Parhar } else { 3167f7dfe243SNavdeep Parhar txsd->credits = 0; 316854e4ee71SNavdeep Parhar txq->imm_wrs++; 316954e4ee71SNavdeep Parhar for (; m; m = m->m_next) { 317054e4ee71SNavdeep Parhar copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len); 3171ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 3172ecb79ca4SNavdeep Parhar pktlen -= m->m_len; 3173ecb79ca4SNavdeep Parhar #endif 317454e4ee71SNavdeep Parhar } 3175ecb79ca4SNavdeep Parhar #ifdef INVARIANTS 3176ecb79ca4SNavdeep Parhar KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen)); 3177ecb79ca4SNavdeep Parhar #endif 3178ecb79ca4SNavdeep Parhar 317954e4ee71SNavdeep Parhar } 318054e4ee71SNavdeep Parhar 318154e4ee71SNavdeep Parhar txq->txpkt_wrs++; 318254e4ee71SNavdeep Parhar return (0); 318354e4ee71SNavdeep Parhar } 318454e4ee71SNavdeep Parhar 318554e4ee71SNavdeep Parhar /* 318654e4ee71SNavdeep Parhar * Returns 0 to indicate that m has been accepted into a coalesced tx work 318754e4ee71SNavdeep Parhar * request. It has either been folded into txpkts or txpkts was flushed and m 318854e4ee71SNavdeep Parhar * has started a new coalesced work request (as the first frame in a fresh 318954e4ee71SNavdeep Parhar * txpkts). 319054e4ee71SNavdeep Parhar * 319154e4ee71SNavdeep Parhar * Returns non-zero to indicate a failure - caller is responsible for 319254e4ee71SNavdeep Parhar * transmitting m, if there was anything in txpkts it has been flushed. 319354e4ee71SNavdeep Parhar */ 319454e4ee71SNavdeep Parhar static int 319554e4ee71SNavdeep Parhar add_to_txpkts(struct port_info *pi, struct sge_txq *txq, struct txpkts *txpkts, 319654e4ee71SNavdeep Parhar struct mbuf *m, struct sgl *sgl) 319754e4ee71SNavdeep Parhar { 319854e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 319954e4ee71SNavdeep Parhar int can_coalesce; 320054e4ee71SNavdeep Parhar struct tx_sdesc *txsd; 320154e4ee71SNavdeep Parhar int flits; 320254e4ee71SNavdeep Parhar 320354e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 320454e4ee71SNavdeep Parhar 3205733b9277SNavdeep Parhar KASSERT(sgl->nsegs, ("%s: can't coalesce imm data", __func__)); 3206733b9277SNavdeep Parhar 320754e4ee71SNavdeep Parhar if (txpkts->npkt > 0) { 320854e4ee71SNavdeep Parhar flits = TXPKTS_PKT_HDR + sgl->nflits; 320954e4ee71SNavdeep Parhar can_coalesce = m->m_pkthdr.tso_segsz == 0 && 321054e4ee71SNavdeep Parhar txpkts->nflits + flits <= TX_WR_FLITS && 321154e4ee71SNavdeep Parhar txpkts->nflits + flits <= eq->avail * 8 && 321254e4ee71SNavdeep Parhar txpkts->plen + m->m_pkthdr.len < 65536; 321354e4ee71SNavdeep Parhar 321454e4ee71SNavdeep Parhar if (can_coalesce) { 321554e4ee71SNavdeep Parhar txpkts->npkt++; 321654e4ee71SNavdeep Parhar txpkts->nflits += flits; 321754e4ee71SNavdeep Parhar txpkts->plen += m->m_pkthdr.len; 321854e4ee71SNavdeep Parhar 3219f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 3220f7dfe243SNavdeep Parhar txsd->credits++; 322154e4ee71SNavdeep Parhar 322254e4ee71SNavdeep Parhar return (0); 322354e4ee71SNavdeep Parhar } 322454e4ee71SNavdeep Parhar 322554e4ee71SNavdeep Parhar /* 322654e4ee71SNavdeep Parhar * Couldn't coalesce m into txpkts. The first order of business 322754e4ee71SNavdeep Parhar * is to send txpkts on its way. Then we'll revisit m. 322854e4ee71SNavdeep Parhar */ 322954e4ee71SNavdeep Parhar write_txpkts_wr(txq, txpkts); 323054e4ee71SNavdeep Parhar } 323154e4ee71SNavdeep Parhar 323254e4ee71SNavdeep Parhar /* 323354e4ee71SNavdeep Parhar * Check if we can start a new coalesced tx work request with m as 323454e4ee71SNavdeep Parhar * the first packet in it. 323554e4ee71SNavdeep Parhar */ 323654e4ee71SNavdeep Parhar 323754e4ee71SNavdeep Parhar KASSERT(txpkts->npkt == 0, ("%s: txpkts not empty", __func__)); 323854e4ee71SNavdeep Parhar 323954e4ee71SNavdeep Parhar flits = TXPKTS_WR_HDR + sgl->nflits; 324054e4ee71SNavdeep Parhar can_coalesce = m->m_pkthdr.tso_segsz == 0 && 324154e4ee71SNavdeep Parhar flits <= eq->avail * 8 && flits <= TX_WR_FLITS; 324254e4ee71SNavdeep Parhar 324354e4ee71SNavdeep Parhar if (can_coalesce == 0) 324454e4ee71SNavdeep Parhar return (EINVAL); 324554e4ee71SNavdeep Parhar 324654e4ee71SNavdeep Parhar /* 324754e4ee71SNavdeep Parhar * Start a fresh coalesced tx WR with m as the first frame in it. 324854e4ee71SNavdeep Parhar */ 324954e4ee71SNavdeep Parhar txpkts->npkt = 1; 325054e4ee71SNavdeep Parhar txpkts->nflits = flits; 325154e4ee71SNavdeep Parhar txpkts->flitp = &eq->desc[eq->pidx].flit[2]; 325254e4ee71SNavdeep Parhar txpkts->plen = m->m_pkthdr.len; 325354e4ee71SNavdeep Parhar 3254f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 3255f7dfe243SNavdeep Parhar txsd->credits = 1; 325654e4ee71SNavdeep Parhar 325754e4ee71SNavdeep Parhar return (0); 325854e4ee71SNavdeep Parhar } 325954e4ee71SNavdeep Parhar 326054e4ee71SNavdeep Parhar /* 326154e4ee71SNavdeep Parhar * Note that write_txpkts_wr can never run out of hardware descriptors (but 326254e4ee71SNavdeep Parhar * write_txpkt_wr can). add_to_txpkts ensures that a frame is accepted for 326354e4ee71SNavdeep Parhar * coalescing only if sufficient hardware descriptors are available. 326454e4ee71SNavdeep Parhar */ 326554e4ee71SNavdeep Parhar static void 326654e4ee71SNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct txpkts *txpkts) 326754e4ee71SNavdeep Parhar { 326854e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 326954e4ee71SNavdeep Parhar struct fw_eth_tx_pkts_wr *wr; 327054e4ee71SNavdeep Parhar struct tx_sdesc *txsd; 327154e4ee71SNavdeep Parhar uint32_t ctrl; 327254e4ee71SNavdeep Parhar int ndesc; 327354e4ee71SNavdeep Parhar 327454e4ee71SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 327554e4ee71SNavdeep Parhar 327654e4ee71SNavdeep Parhar ndesc = howmany(txpkts->nflits, 8); 327754e4ee71SNavdeep Parhar 327854e4ee71SNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 3279733b9277SNavdeep Parhar wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR)); 328054e4ee71SNavdeep Parhar ctrl = V_FW_WR_LEN16(howmany(txpkts->nflits, 2)); 3281733b9277SNavdeep Parhar if (eq->avail == ndesc) { 3282733b9277SNavdeep Parhar if (!(eq->flags & EQ_CRFLUSHED)) { 328354e4ee71SNavdeep Parhar ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ; 32846b49a4ecSNavdeep Parhar eq->flags |= EQ_CRFLUSHED; 32856b49a4ecSNavdeep Parhar } 3286733b9277SNavdeep Parhar eq->flags |= EQ_STALLED; 3287733b9277SNavdeep Parhar } 328854e4ee71SNavdeep Parhar wr->equiq_to_len16 = htobe32(ctrl); 328954e4ee71SNavdeep Parhar wr->plen = htobe16(txpkts->plen); 329054e4ee71SNavdeep Parhar wr->npkt = txpkts->npkt; 3291b400f1eaSNavdeep Parhar wr->r3 = wr->type = 0; 329254e4ee71SNavdeep Parhar 329354e4ee71SNavdeep Parhar /* Everything else already written */ 329454e4ee71SNavdeep Parhar 3295f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->pidx]; 329654e4ee71SNavdeep Parhar txsd->desc_used = ndesc; 329754e4ee71SNavdeep Parhar 32986b49a4ecSNavdeep Parhar KASSERT(eq->avail >= ndesc, ("%s: out of descriptors", __func__)); 329954e4ee71SNavdeep Parhar 330054e4ee71SNavdeep Parhar eq->pending += ndesc; 330154e4ee71SNavdeep Parhar eq->avail -= ndesc; 330254e4ee71SNavdeep Parhar eq->pidx += ndesc; 330354e4ee71SNavdeep Parhar if (eq->pidx >= eq->cap) 330454e4ee71SNavdeep Parhar eq->pidx -= eq->cap; 330554e4ee71SNavdeep Parhar 330654e4ee71SNavdeep Parhar txq->txpkts_pkts += txpkts->npkt; 330754e4ee71SNavdeep Parhar txq->txpkts_wrs++; 330854e4ee71SNavdeep Parhar txpkts->npkt = 0; /* emptied */ 330954e4ee71SNavdeep Parhar } 331054e4ee71SNavdeep Parhar 331154e4ee71SNavdeep Parhar static inline void 331254e4ee71SNavdeep Parhar write_ulp_cpl_sgl(struct port_info *pi, struct sge_txq *txq, 331354e4ee71SNavdeep Parhar struct txpkts *txpkts, struct mbuf *m, struct sgl *sgl) 331454e4ee71SNavdeep Parhar { 331554e4ee71SNavdeep Parhar struct ulp_txpkt *ulpmc; 331654e4ee71SNavdeep Parhar struct ulptx_idata *ulpsc; 331754e4ee71SNavdeep Parhar struct cpl_tx_pkt_core *cpl; 331854e4ee71SNavdeep Parhar struct sge_eq *eq = &txq->eq; 331954e4ee71SNavdeep Parhar uintptr_t flitp, start, end; 332054e4ee71SNavdeep Parhar uint64_t ctrl; 332154e4ee71SNavdeep Parhar caddr_t dst; 332254e4ee71SNavdeep Parhar 332354e4ee71SNavdeep Parhar KASSERT(txpkts->npkt > 0, ("%s: txpkts is empty", __func__)); 332454e4ee71SNavdeep Parhar 332554e4ee71SNavdeep Parhar start = (uintptr_t)eq->desc; 332654e4ee71SNavdeep Parhar end = (uintptr_t)eq->spg; 332754e4ee71SNavdeep Parhar 332854e4ee71SNavdeep Parhar /* Checksum offload */ 332954e4ee71SNavdeep Parhar ctrl = 0; 3330b8531380SNavdeep Parhar if (!(m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO))) 333154e4ee71SNavdeep Parhar ctrl |= F_TXPKT_IPCSUM_DIS; 3332b8531380SNavdeep Parhar if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 | 3333b8531380SNavdeep Parhar CSUM_TCP_IPV6 | CSUM_TSO))) 333454e4ee71SNavdeep Parhar ctrl |= F_TXPKT_L4CSUM_DIS; 3335b8531380SNavdeep Parhar if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP | 3336b8531380SNavdeep Parhar CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO)) 333754e4ee71SNavdeep Parhar txq->txcsum++; /* some hardware assistance provided */ 333854e4ee71SNavdeep Parhar 333954e4ee71SNavdeep Parhar /* VLAN tag insertion */ 334054e4ee71SNavdeep Parhar if (m->m_flags & M_VLANTAG) { 334154e4ee71SNavdeep Parhar ctrl |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag); 334254e4ee71SNavdeep Parhar txq->vlan_insertion++; 334354e4ee71SNavdeep Parhar } 334454e4ee71SNavdeep Parhar 334554e4ee71SNavdeep Parhar /* 334654e4ee71SNavdeep Parhar * The previous packet's SGL must have ended at a 16 byte boundary (this 334754e4ee71SNavdeep Parhar * is required by the firmware/hardware). It follows that flitp cannot 334854e4ee71SNavdeep Parhar * wrap around between the ULPTX master command and ULPTX subcommand (8 334954e4ee71SNavdeep Parhar * bytes each), and that it can not wrap around in the middle of the 335054e4ee71SNavdeep Parhar * cpl_tx_pkt_core either. 335154e4ee71SNavdeep Parhar */ 335254e4ee71SNavdeep Parhar flitp = (uintptr_t)txpkts->flitp; 335354e4ee71SNavdeep Parhar KASSERT((flitp & 0xf) == 0, 335454e4ee71SNavdeep Parhar ("%s: last SGL did not end at 16 byte boundary: %p", 335554e4ee71SNavdeep Parhar __func__, txpkts->flitp)); 335654e4ee71SNavdeep Parhar 335754e4ee71SNavdeep Parhar /* ULP master command */ 335854e4ee71SNavdeep Parhar ulpmc = (void *)flitp; 3359aa2457e1SNavdeep Parhar ulpmc->cmd_dest = htonl(V_ULPTX_CMD(ULP_TX_PKT) | V_ULP_TXPKT_DEST(0) | 3360aa2457e1SNavdeep Parhar V_ULP_TXPKT_FID(eq->iqid)); 336154e4ee71SNavdeep Parhar ulpmc->len = htonl(howmany(sizeof(*ulpmc) + sizeof(*ulpsc) + 336254e4ee71SNavdeep Parhar sizeof(*cpl) + 8 * sgl->nflits, 16)); 336354e4ee71SNavdeep Parhar 336454e4ee71SNavdeep Parhar /* ULP subcommand */ 336554e4ee71SNavdeep Parhar ulpsc = (void *)(ulpmc + 1); 336654e4ee71SNavdeep Parhar ulpsc->cmd_more = htobe32(V_ULPTX_CMD((u32)ULP_TX_SC_IMM) | 336754e4ee71SNavdeep Parhar F_ULP_TX_SC_MORE); 336854e4ee71SNavdeep Parhar ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core)); 336954e4ee71SNavdeep Parhar 337054e4ee71SNavdeep Parhar flitp += sizeof(*ulpmc) + sizeof(*ulpsc); 337154e4ee71SNavdeep Parhar if (flitp == end) 337254e4ee71SNavdeep Parhar flitp = start; 337354e4ee71SNavdeep Parhar 337454e4ee71SNavdeep Parhar /* CPL_TX_PKT */ 337554e4ee71SNavdeep Parhar cpl = (void *)flitp; 337654e4ee71SNavdeep Parhar cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) | 337754e4ee71SNavdeep Parhar V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf)); 337854e4ee71SNavdeep Parhar cpl->pack = 0; 337954e4ee71SNavdeep Parhar cpl->len = htobe16(m->m_pkthdr.len); 338054e4ee71SNavdeep Parhar cpl->ctrl1 = htobe64(ctrl); 338154e4ee71SNavdeep Parhar 338254e4ee71SNavdeep Parhar flitp += sizeof(*cpl); 338354e4ee71SNavdeep Parhar if (flitp == end) 338454e4ee71SNavdeep Parhar flitp = start; 338554e4ee71SNavdeep Parhar 338654e4ee71SNavdeep Parhar /* SGL for this frame */ 338754e4ee71SNavdeep Parhar dst = (caddr_t)flitp; 338854e4ee71SNavdeep Parhar txpkts->nflits += write_sgl_to_txd(eq, sgl, &dst); 338954e4ee71SNavdeep Parhar txpkts->flitp = (void *)dst; 339054e4ee71SNavdeep Parhar 339154e4ee71SNavdeep Parhar KASSERT(((uintptr_t)dst & 0xf) == 0, 339254e4ee71SNavdeep Parhar ("%s: SGL ends at %p (not a 16 byte boundary)", __func__, dst)); 339354e4ee71SNavdeep Parhar } 339454e4ee71SNavdeep Parhar 339554e4ee71SNavdeep Parhar /* 339654e4ee71SNavdeep Parhar * If the SGL ends on an address that is not 16 byte aligned, this function will 339754e4ee71SNavdeep Parhar * add a 0 filled flit at the end. It returns 1 in that case. 339854e4ee71SNavdeep Parhar */ 339954e4ee71SNavdeep Parhar static int 340054e4ee71SNavdeep Parhar write_sgl_to_txd(struct sge_eq *eq, struct sgl *sgl, caddr_t *to) 340154e4ee71SNavdeep Parhar { 340254e4ee71SNavdeep Parhar __be64 *flitp, *end; 340354e4ee71SNavdeep Parhar struct ulptx_sgl *usgl; 340454e4ee71SNavdeep Parhar bus_dma_segment_t *seg; 340554e4ee71SNavdeep Parhar int i, padded; 340654e4ee71SNavdeep Parhar 340754e4ee71SNavdeep Parhar KASSERT(sgl->nsegs > 0 && sgl->nflits > 0, 340854e4ee71SNavdeep Parhar ("%s: bad SGL - nsegs=%d, nflits=%d", 340954e4ee71SNavdeep Parhar __func__, sgl->nsegs, sgl->nflits)); 341054e4ee71SNavdeep Parhar 341154e4ee71SNavdeep Parhar KASSERT(((uintptr_t)(*to) & 0xf) == 0, 341254e4ee71SNavdeep Parhar ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to)); 341354e4ee71SNavdeep Parhar 341454e4ee71SNavdeep Parhar flitp = (__be64 *)(*to); 341554e4ee71SNavdeep Parhar end = flitp + sgl->nflits; 341654e4ee71SNavdeep Parhar seg = &sgl->seg[0]; 341754e4ee71SNavdeep Parhar usgl = (void *)flitp; 341854e4ee71SNavdeep Parhar 341954e4ee71SNavdeep Parhar /* 342054e4ee71SNavdeep Parhar * We start at a 16 byte boundary somewhere inside the tx descriptor 342154e4ee71SNavdeep Parhar * ring, so we're at least 16 bytes away from the status page. There is 342254e4ee71SNavdeep Parhar * no chance of a wrap around in the middle of usgl (which is 16 bytes). 342354e4ee71SNavdeep Parhar */ 342454e4ee71SNavdeep Parhar 342554e4ee71SNavdeep Parhar usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) | 342654e4ee71SNavdeep Parhar V_ULPTX_NSGE(sgl->nsegs)); 342754e4ee71SNavdeep Parhar usgl->len0 = htobe32(seg->ds_len); 342854e4ee71SNavdeep Parhar usgl->addr0 = htobe64(seg->ds_addr); 342954e4ee71SNavdeep Parhar seg++; 343054e4ee71SNavdeep Parhar 343154e4ee71SNavdeep Parhar if ((uintptr_t)end <= (uintptr_t)eq->spg) { 343254e4ee71SNavdeep Parhar 343354e4ee71SNavdeep Parhar /* Won't wrap around at all */ 343454e4ee71SNavdeep Parhar 343554e4ee71SNavdeep Parhar for (i = 0; i < sgl->nsegs - 1; i++, seg++) { 343654e4ee71SNavdeep Parhar usgl->sge[i / 2].len[i & 1] = htobe32(seg->ds_len); 343754e4ee71SNavdeep Parhar usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ds_addr); 343854e4ee71SNavdeep Parhar } 343954e4ee71SNavdeep Parhar if (i & 1) 344054e4ee71SNavdeep Parhar usgl->sge[i / 2].len[1] = htobe32(0); 344154e4ee71SNavdeep Parhar } else { 344254e4ee71SNavdeep Parhar 344354e4ee71SNavdeep Parhar /* Will wrap somewhere in the rest of the SGL */ 344454e4ee71SNavdeep Parhar 344554e4ee71SNavdeep Parhar /* 2 flits already written, write the rest flit by flit */ 344654e4ee71SNavdeep Parhar flitp = (void *)(usgl + 1); 344754e4ee71SNavdeep Parhar for (i = 0; i < sgl->nflits - 2; i++) { 344854e4ee71SNavdeep Parhar if ((uintptr_t)flitp == (uintptr_t)eq->spg) 344954e4ee71SNavdeep Parhar flitp = (void *)eq->desc; 345054e4ee71SNavdeep Parhar *flitp++ = get_flit(seg, sgl->nsegs - 1, i); 345154e4ee71SNavdeep Parhar } 345254e4ee71SNavdeep Parhar end = flitp; 345354e4ee71SNavdeep Parhar } 345454e4ee71SNavdeep Parhar 345554e4ee71SNavdeep Parhar if ((uintptr_t)end & 0xf) { 345654e4ee71SNavdeep Parhar *(uint64_t *)end = 0; 345754e4ee71SNavdeep Parhar end++; 345854e4ee71SNavdeep Parhar padded = 1; 345954e4ee71SNavdeep Parhar } else 346054e4ee71SNavdeep Parhar padded = 0; 346154e4ee71SNavdeep Parhar 346254e4ee71SNavdeep Parhar if ((uintptr_t)end == (uintptr_t)eq->spg) 346354e4ee71SNavdeep Parhar *to = (void *)eq->desc; 346454e4ee71SNavdeep Parhar else 346554e4ee71SNavdeep Parhar *to = (void *)end; 346654e4ee71SNavdeep Parhar 346754e4ee71SNavdeep Parhar return (padded); 346854e4ee71SNavdeep Parhar } 346954e4ee71SNavdeep Parhar 347054e4ee71SNavdeep Parhar static inline void 347154e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len) 347254e4ee71SNavdeep Parhar { 347309fe6320SNavdeep Parhar if (__predict_true((uintptr_t)(*to) + len <= (uintptr_t)eq->spg)) { 347454e4ee71SNavdeep Parhar bcopy(from, *to, len); 347554e4ee71SNavdeep Parhar (*to) += len; 347654e4ee71SNavdeep Parhar } else { 347754e4ee71SNavdeep Parhar int portion = (uintptr_t)eq->spg - (uintptr_t)(*to); 347854e4ee71SNavdeep Parhar 347954e4ee71SNavdeep Parhar bcopy(from, *to, portion); 348054e4ee71SNavdeep Parhar from += portion; 348154e4ee71SNavdeep Parhar portion = len - portion; /* remaining */ 348254e4ee71SNavdeep Parhar bcopy(from, (void *)eq->desc, portion); 348354e4ee71SNavdeep Parhar (*to) = (caddr_t)eq->desc + portion; 348454e4ee71SNavdeep Parhar } 348554e4ee71SNavdeep Parhar } 348654e4ee71SNavdeep Parhar 348754e4ee71SNavdeep Parhar static inline void 3488f7dfe243SNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq) 348954e4ee71SNavdeep Parhar { 3490d14b0ac1SNavdeep Parhar u_int db, pending; 3491d14b0ac1SNavdeep Parhar 3492d14b0ac1SNavdeep Parhar db = eq->doorbells; 3493d14b0ac1SNavdeep Parhar pending = eq->pending; 3494d14b0ac1SNavdeep Parhar if (pending > 1) 349577ad3c41SNavdeep Parhar clrbit(&db, DOORBELL_WCWR); 349654e4ee71SNavdeep Parhar eq->pending = 0; 3497d14b0ac1SNavdeep Parhar wmb(); 3498d14b0ac1SNavdeep Parhar 3499d14b0ac1SNavdeep Parhar switch (ffs(db) - 1) { 3500d14b0ac1SNavdeep Parhar case DOORBELL_UDB: 3501d14b0ac1SNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(pending)); 3502d14b0ac1SNavdeep Parhar return; 3503d14b0ac1SNavdeep Parhar 350477ad3c41SNavdeep Parhar case DOORBELL_WCWR: { 3505d14b0ac1SNavdeep Parhar volatile uint64_t *dst, *src; 3506d14b0ac1SNavdeep Parhar int i; 3507d14b0ac1SNavdeep Parhar 3508d14b0ac1SNavdeep Parhar /* 3509d14b0ac1SNavdeep Parhar * Queues whose 128B doorbell segment fits in the page do not 3510d14b0ac1SNavdeep Parhar * use relative qid (udb_qid is always 0). Only queues with 351177ad3c41SNavdeep Parhar * doorbell segments can do WCWR. 3512d14b0ac1SNavdeep Parhar */ 3513d14b0ac1SNavdeep Parhar KASSERT(eq->udb_qid == 0 && pending == 1, 3514d14b0ac1SNavdeep Parhar ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p", 3515d14b0ac1SNavdeep Parhar __func__, eq->doorbells, pending, eq->pidx, eq)); 3516d14b0ac1SNavdeep Parhar 3517d14b0ac1SNavdeep Parhar dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET - 3518d14b0ac1SNavdeep Parhar UDBS_DB_OFFSET); 3519d14b0ac1SNavdeep Parhar i = eq->pidx ? eq->pidx - 1 : eq->cap - 1; 3520d14b0ac1SNavdeep Parhar src = (void *)&eq->desc[i]; 3521d14b0ac1SNavdeep Parhar while (src != (void *)&eq->desc[i + 1]) 3522d14b0ac1SNavdeep Parhar *dst++ = *src++; 3523d14b0ac1SNavdeep Parhar wmb(); 3524d14b0ac1SNavdeep Parhar return; 3525d14b0ac1SNavdeep Parhar } 3526d14b0ac1SNavdeep Parhar 3527d14b0ac1SNavdeep Parhar case DOORBELL_UDBWC: 3528d14b0ac1SNavdeep Parhar *eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(pending)); 3529d14b0ac1SNavdeep Parhar wmb(); 3530d14b0ac1SNavdeep Parhar return; 3531d14b0ac1SNavdeep Parhar 3532d14b0ac1SNavdeep Parhar case DOORBELL_KDB: 3533d14b0ac1SNavdeep Parhar t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL), 3534d14b0ac1SNavdeep Parhar V_QID(eq->cntxt_id) | V_PIDX(pending)); 3535d14b0ac1SNavdeep Parhar return; 3536d14b0ac1SNavdeep Parhar } 353754e4ee71SNavdeep Parhar } 353854e4ee71SNavdeep Parhar 3539e874ff7aSNavdeep Parhar static inline int 3540e874ff7aSNavdeep Parhar reclaimable(struct sge_eq *eq) 354154e4ee71SNavdeep Parhar { 3542e874ff7aSNavdeep Parhar unsigned int cidx; 354354e4ee71SNavdeep Parhar 354454e4ee71SNavdeep Parhar cidx = eq->spg->cidx; /* stable snapshot */ 3545733b9277SNavdeep Parhar cidx = be16toh(cidx); 354654e4ee71SNavdeep Parhar 354754e4ee71SNavdeep Parhar if (cidx >= eq->cidx) 3548e874ff7aSNavdeep Parhar return (cidx - eq->cidx); 354954e4ee71SNavdeep Parhar else 3550e874ff7aSNavdeep Parhar return (cidx + eq->cap - eq->cidx); 3551e874ff7aSNavdeep Parhar } 355254e4ee71SNavdeep Parhar 3553e874ff7aSNavdeep Parhar /* 3554e874ff7aSNavdeep Parhar * There are "can_reclaim" tx descriptors ready to be reclaimed. Reclaim as 3555e874ff7aSNavdeep Parhar * many as possible but stop when there are around "n" mbufs to free. 3556e874ff7aSNavdeep Parhar * 3557e874ff7aSNavdeep Parhar * The actual number reclaimed is provided as the return value. 3558e874ff7aSNavdeep Parhar */ 3559e874ff7aSNavdeep Parhar static int 3560f7dfe243SNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, int can_reclaim, int n) 3561e874ff7aSNavdeep Parhar { 3562e874ff7aSNavdeep Parhar struct tx_sdesc *txsd; 3563733b9277SNavdeep Parhar struct tx_maps *txmaps; 3564e874ff7aSNavdeep Parhar struct tx_map *txm; 3565e874ff7aSNavdeep Parhar unsigned int reclaimed, maps; 3566f7dfe243SNavdeep Parhar struct sge_eq *eq = &txq->eq; 356754e4ee71SNavdeep Parhar 3568733b9277SNavdeep Parhar TXQ_LOCK_ASSERT_OWNED(txq); 3569e874ff7aSNavdeep Parhar 3570e874ff7aSNavdeep Parhar if (can_reclaim == 0) 3571e874ff7aSNavdeep Parhar can_reclaim = reclaimable(eq); 357254e4ee71SNavdeep Parhar 357354e4ee71SNavdeep Parhar maps = reclaimed = 0; 3574e874ff7aSNavdeep Parhar while (can_reclaim && maps < n) { 357554e4ee71SNavdeep Parhar int ndesc; 357654e4ee71SNavdeep Parhar 3577f7dfe243SNavdeep Parhar txsd = &txq->sdesc[eq->cidx]; 357854e4ee71SNavdeep Parhar ndesc = txsd->desc_used; 357954e4ee71SNavdeep Parhar 358054e4ee71SNavdeep Parhar /* Firmware doesn't return "partial" credits. */ 358154e4ee71SNavdeep Parhar KASSERT(can_reclaim >= ndesc, 358254e4ee71SNavdeep Parhar ("%s: unexpected number of credits: %d, %d", 358354e4ee71SNavdeep Parhar __func__, can_reclaim, ndesc)); 358454e4ee71SNavdeep Parhar 3585f7dfe243SNavdeep Parhar maps += txsd->credits; 3586e874ff7aSNavdeep Parhar 358754e4ee71SNavdeep Parhar reclaimed += ndesc; 358854e4ee71SNavdeep Parhar can_reclaim -= ndesc; 358954e4ee71SNavdeep Parhar 3590e874ff7aSNavdeep Parhar eq->cidx += ndesc; 3591e874ff7aSNavdeep Parhar if (__predict_false(eq->cidx >= eq->cap)) 3592e874ff7aSNavdeep Parhar eq->cidx -= eq->cap; 3593e874ff7aSNavdeep Parhar } 3594e874ff7aSNavdeep Parhar 3595733b9277SNavdeep Parhar txmaps = &txq->txmaps; 3596733b9277SNavdeep Parhar txm = &txmaps->maps[txmaps->map_cidx]; 3597e874ff7aSNavdeep Parhar if (maps) 3598e874ff7aSNavdeep Parhar prefetch(txm->m); 359954e4ee71SNavdeep Parhar 360054e4ee71SNavdeep Parhar eq->avail += reclaimed; 360154e4ee71SNavdeep Parhar KASSERT(eq->avail < eq->cap, /* avail tops out at (cap - 1) */ 360254e4ee71SNavdeep Parhar ("%s: too many descriptors available", __func__)); 360354e4ee71SNavdeep Parhar 3604733b9277SNavdeep Parhar txmaps->map_avail += maps; 3605733b9277SNavdeep Parhar KASSERT(txmaps->map_avail <= txmaps->map_total, 360654e4ee71SNavdeep Parhar ("%s: too many maps available", __func__)); 360754e4ee71SNavdeep Parhar 360854e4ee71SNavdeep Parhar while (maps--) { 3609e874ff7aSNavdeep Parhar struct tx_map *next; 3610e874ff7aSNavdeep Parhar 3611e874ff7aSNavdeep Parhar next = txm + 1; 3612733b9277SNavdeep Parhar if (__predict_false(txmaps->map_cidx + 1 == txmaps->map_total)) 3613733b9277SNavdeep Parhar next = txmaps->maps; 3614e874ff7aSNavdeep Parhar prefetch(next->m); 361554e4ee71SNavdeep Parhar 3616f7dfe243SNavdeep Parhar bus_dmamap_unload(txq->tx_tag, txm->map); 361754e4ee71SNavdeep Parhar m_freem(txm->m); 361854e4ee71SNavdeep Parhar txm->m = NULL; 361954e4ee71SNavdeep Parhar 3620e874ff7aSNavdeep Parhar txm = next; 3621733b9277SNavdeep Parhar if (__predict_false(++txmaps->map_cidx == txmaps->map_total)) 3622733b9277SNavdeep Parhar txmaps->map_cidx = 0; 362354e4ee71SNavdeep Parhar } 362454e4ee71SNavdeep Parhar 362554e4ee71SNavdeep Parhar return (reclaimed); 362654e4ee71SNavdeep Parhar } 362754e4ee71SNavdeep Parhar 362854e4ee71SNavdeep Parhar static void 362954e4ee71SNavdeep Parhar write_eqflush_wr(struct sge_eq *eq) 363054e4ee71SNavdeep Parhar { 363154e4ee71SNavdeep Parhar struct fw_eq_flush_wr *wr; 363254e4ee71SNavdeep Parhar 363354e4ee71SNavdeep Parhar EQ_LOCK_ASSERT_OWNED(eq); 363454e4ee71SNavdeep Parhar KASSERT(eq->avail > 0, ("%s: no descriptors left.", __func__)); 3635733b9277SNavdeep Parhar KASSERT(!(eq->flags & EQ_CRFLUSHED), ("%s: flushed already", __func__)); 363654e4ee71SNavdeep Parhar 363754e4ee71SNavdeep Parhar wr = (void *)&eq->desc[eq->pidx]; 363854e4ee71SNavdeep Parhar bzero(wr, sizeof(*wr)); 363954e4ee71SNavdeep Parhar wr->opcode = FW_EQ_FLUSH_WR; 364054e4ee71SNavdeep Parhar wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(sizeof(*wr) / 16) | 364154e4ee71SNavdeep Parhar F_FW_WR_EQUEQ | F_FW_WR_EQUIQ); 364254e4ee71SNavdeep Parhar 3643733b9277SNavdeep Parhar eq->flags |= (EQ_CRFLUSHED | EQ_STALLED); 364454e4ee71SNavdeep Parhar eq->pending++; 364554e4ee71SNavdeep Parhar eq->avail--; 364654e4ee71SNavdeep Parhar if (++eq->pidx == eq->cap) 364754e4ee71SNavdeep Parhar eq->pidx = 0; 364854e4ee71SNavdeep Parhar } 364954e4ee71SNavdeep Parhar 365054e4ee71SNavdeep Parhar static __be64 365154e4ee71SNavdeep Parhar get_flit(bus_dma_segment_t *sgl, int nsegs, int idx) 365254e4ee71SNavdeep Parhar { 365354e4ee71SNavdeep Parhar int i = (idx / 3) * 2; 365454e4ee71SNavdeep Parhar 365554e4ee71SNavdeep Parhar switch (idx % 3) { 365654e4ee71SNavdeep Parhar case 0: { 365754e4ee71SNavdeep Parhar __be64 rc; 365854e4ee71SNavdeep Parhar 365954e4ee71SNavdeep Parhar rc = htobe32(sgl[i].ds_len); 366054e4ee71SNavdeep Parhar if (i + 1 < nsegs) 366154e4ee71SNavdeep Parhar rc |= (uint64_t)htobe32(sgl[i + 1].ds_len) << 32; 366254e4ee71SNavdeep Parhar 366354e4ee71SNavdeep Parhar return (rc); 366454e4ee71SNavdeep Parhar } 366554e4ee71SNavdeep Parhar case 1: 366654e4ee71SNavdeep Parhar return htobe64(sgl[i].ds_addr); 366754e4ee71SNavdeep Parhar case 2: 366854e4ee71SNavdeep Parhar return htobe64(sgl[i + 1].ds_addr); 366954e4ee71SNavdeep Parhar } 367054e4ee71SNavdeep Parhar 367154e4ee71SNavdeep Parhar return (0); 367254e4ee71SNavdeep Parhar } 367354e4ee71SNavdeep Parhar 367454e4ee71SNavdeep Parhar static void 3675733b9277SNavdeep Parhar set_fl_tag_idx(struct sge_fl *fl, int bufsize) 367654e4ee71SNavdeep Parhar { 367754e4ee71SNavdeep Parhar int i; 367854e4ee71SNavdeep Parhar 367954e4ee71SNavdeep Parhar for (i = 0; i < FL_BUF_SIZES - 1; i++) { 3680733b9277SNavdeep Parhar if (FL_BUF_SIZE(i) >= bufsize) 368154e4ee71SNavdeep Parhar break; 368254e4ee71SNavdeep Parhar } 368354e4ee71SNavdeep Parhar 368454e4ee71SNavdeep Parhar fl->tag_idx = i; 368554e4ee71SNavdeep Parhar } 3686ecb79ca4SNavdeep Parhar 3687733b9277SNavdeep Parhar static void 3688733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl) 3689ecb79ca4SNavdeep Parhar { 3690733b9277SNavdeep Parhar mtx_lock(&sc->sfl_lock); 3691733b9277SNavdeep Parhar FL_LOCK(fl); 3692733b9277SNavdeep Parhar if ((fl->flags & FL_DOOMED) == 0) { 3693733b9277SNavdeep Parhar fl->flags |= FL_STARVING; 3694733b9277SNavdeep Parhar TAILQ_INSERT_TAIL(&sc->sfl, fl, link); 3695733b9277SNavdeep Parhar callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc); 3696733b9277SNavdeep Parhar } 3697733b9277SNavdeep Parhar FL_UNLOCK(fl); 3698733b9277SNavdeep Parhar mtx_unlock(&sc->sfl_lock); 3699733b9277SNavdeep Parhar } 3700ecb79ca4SNavdeep Parhar 3701733b9277SNavdeep Parhar static int 3702733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss, 3703733b9277SNavdeep Parhar struct mbuf *m) 3704733b9277SNavdeep Parhar { 3705733b9277SNavdeep Parhar const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1); 3706733b9277SNavdeep Parhar unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid)); 3707733b9277SNavdeep Parhar struct adapter *sc = iq->adapter; 3708733b9277SNavdeep Parhar struct sge *s = &sc->sge; 3709733b9277SNavdeep Parhar struct sge_eq *eq; 3710733b9277SNavdeep Parhar 3711733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 3712733b9277SNavdeep Parhar rss->opcode)); 3713733b9277SNavdeep Parhar 3714733b9277SNavdeep Parhar eq = s->eqmap[qid - s->eq_start]; 3715733b9277SNavdeep Parhar EQ_LOCK(eq); 3716733b9277SNavdeep Parhar KASSERT(eq->flags & EQ_CRFLUSHED, 3717733b9277SNavdeep Parhar ("%s: unsolicited egress update", __func__)); 3718733b9277SNavdeep Parhar eq->flags &= ~EQ_CRFLUSHED; 3719733b9277SNavdeep Parhar eq->egr_update++; 3720733b9277SNavdeep Parhar 3721733b9277SNavdeep Parhar if (__predict_false(eq->flags & EQ_DOOMED)) 3722733b9277SNavdeep Parhar wakeup_one(eq); 3723733b9277SNavdeep Parhar else if (eq->flags & EQ_STALLED && can_resume_tx(eq)) 3724733b9277SNavdeep Parhar taskqueue_enqueue(sc->tq[eq->tx_chan], &eq->tx_task); 3725733b9277SNavdeep Parhar EQ_UNLOCK(eq); 3726ecb79ca4SNavdeep Parhar 3727ecb79ca4SNavdeep Parhar return (0); 3728ecb79ca4SNavdeep Parhar } 3729f7dfe243SNavdeep Parhar 37300abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */ 37310abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \ 37320abd31e2SNavdeep Parhar offsetof(struct cpl_fw6_msg, data)); 37330abd31e2SNavdeep Parhar 3734733b9277SNavdeep Parhar static int 37351b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m) 373656599263SNavdeep Parhar { 37371b4cc91fSNavdeep Parhar struct adapter *sc = iq->adapter; 373856599263SNavdeep Parhar const struct cpl_fw6_msg *cpl = (const void *)(rss + 1); 373956599263SNavdeep Parhar 3740733b9277SNavdeep Parhar KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__, 3741733b9277SNavdeep Parhar rss->opcode)); 3742733b9277SNavdeep Parhar 37430abd31e2SNavdeep Parhar if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) { 37440abd31e2SNavdeep Parhar const struct rss_header *rss2; 37450abd31e2SNavdeep Parhar 37460abd31e2SNavdeep Parhar rss2 = (const struct rss_header *)&cpl->data[0]; 37470abd31e2SNavdeep Parhar return (sc->cpl_handler[rss2->opcode](iq, rss2, m)); 37480abd31e2SNavdeep Parhar } 37490abd31e2SNavdeep Parhar 37501b4cc91fSNavdeep Parhar return (sc->fw_msg_handler[cpl->type](sc, &cpl->data[0])); 3751f7dfe243SNavdeep Parhar } 3752af49c942SNavdeep Parhar 3753af49c942SNavdeep Parhar static int 375456599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS) 3755af49c942SNavdeep Parhar { 3756af49c942SNavdeep Parhar uint16_t *id = arg1; 3757af49c942SNavdeep Parhar int i = *id; 3758af49c942SNavdeep Parhar 3759af49c942SNavdeep Parhar return sysctl_handle_int(oidp, &i, 0, req); 3760af49c942SNavdeep Parhar } 3761