xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision 15c28f87b8e2f80dfed9581d51e21c026716af6c)
154e4ee71SNavdeep Parhar /*-
254e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
354e4ee71SNavdeep Parhar  * All rights reserved.
454e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
554e4ee71SNavdeep Parhar  *
654e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
754e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
854e4ee71SNavdeep Parhar  * are met:
954e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1054e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1154e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1354e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1454e4ee71SNavdeep Parhar  *
1554e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1654e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1754e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1854e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1954e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2054e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2154e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2254e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2354e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2454e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2554e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2654e4ee71SNavdeep Parhar  */
2754e4ee71SNavdeep Parhar 
2854e4ee71SNavdeep Parhar #include <sys/cdefs.h>
2954e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3054e4ee71SNavdeep Parhar 
3154e4ee71SNavdeep Parhar #include "opt_inet.h"
32a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
3354e4ee71SNavdeep Parhar 
3454e4ee71SNavdeep Parhar #include <sys/types.h>
35c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
3654e4ee71SNavdeep Parhar #include <sys/mbuf.h>
3754e4ee71SNavdeep Parhar #include <sys/socket.h>
3854e4ee71SNavdeep Parhar #include <sys/kernel.h>
3909fe6320SNavdeep Parhar #include <sys/kdb.h>
40ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
41ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4238035ed6SNavdeep Parhar #include <sys/sbuf.h>
43ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
44480e603cSNavdeep Parhar #include <sys/time.h>
4554e4ee71SNavdeep Parhar #include <sys/sysctl.h>
46733b9277SNavdeep Parhar #include <sys/smp.h>
4754e4ee71SNavdeep Parhar #include <net/bpf.h>
4854e4ee71SNavdeep Parhar #include <net/ethernet.h>
4954e4ee71SNavdeep Parhar #include <net/if.h>
5054e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
5154e4ee71SNavdeep Parhar #include <netinet/in.h>
5254e4ee71SNavdeep Parhar #include <netinet/ip.h>
53a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
5454e4ee71SNavdeep Parhar #include <netinet/tcp.h>
5564db8966SDimitry Andric #include <machine/md_var.h>
5638035ed6SNavdeep Parhar #include <vm/vm.h>
5738035ed6SNavdeep Parhar #include <vm/pmap.h>
58298d969cSNavdeep Parhar #ifdef DEV_NETMAP
59298d969cSNavdeep Parhar #include <machine/bus.h>
60298d969cSNavdeep Parhar #include <sys/selinfo.h>
61298d969cSNavdeep Parhar #include <net/if_var.h>
62298d969cSNavdeep Parhar #include <net/netmap.h>
63298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
64298d969cSNavdeep Parhar #endif
6554e4ee71SNavdeep Parhar 
6654e4ee71SNavdeep Parhar #include "common/common.h"
6754e4ee71SNavdeep Parhar #include "common/t4_regs.h"
6854e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
6954e4ee71SNavdeep Parhar #include "common/t4_msg.h"
7054e4ee71SNavdeep Parhar 
71d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
72d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
73d14b0ac1SNavdeep Parhar #else
74d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
75d14b0ac1SNavdeep Parhar #endif
76d14b0ac1SNavdeep Parhar 
779fb8886bSNavdeep Parhar /*
789fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
799fb8886bSNavdeep Parhar  * 0-7 are valid values.
809fb8886bSNavdeep Parhar  */
81298d969cSNavdeep Parhar int fl_pktshift = 2;
829fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pktshift", &fl_pktshift);
8354e4ee71SNavdeep Parhar 
849fb8886bSNavdeep Parhar /*
859fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
869fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
871458bff9SNavdeep Parhar  *  0: disable padding.
881458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
899fb8886bSNavdeep Parhar  */
90298d969cSNavdeep Parhar int fl_pad = -1;
919fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pad", &fl_pad);
929fb8886bSNavdeep Parhar 
939fb8886bSNavdeep Parhar /*
949fb8886bSNavdeep Parhar  * Status page length.
959fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
969fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
979fb8886bSNavdeep Parhar  */
98298d969cSNavdeep Parhar int spg_len = -1;
999fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.spg_len", &spg_len);
1009fb8886bSNavdeep Parhar 
1019fb8886bSNavdeep Parhar /*
1029fb8886bSNavdeep Parhar  * Congestion drops.
1039fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1049fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1059fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1069fb8886bSNavdeep Parhar  */
1079fb8886bSNavdeep Parhar static int cong_drop = 0;
1089fb8886bSNavdeep Parhar TUNABLE_INT("hw.cxgbe.cong_drop", &cong_drop);
10954e4ee71SNavdeep Parhar 
1101458bff9SNavdeep Parhar /*
1111458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1121458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1131458bff9SNavdeep Parhar  *  0: disable buffer packing.
1141458bff9SNavdeep Parhar  *  1: enable buffer packing.
1151458bff9SNavdeep Parhar  */
1161458bff9SNavdeep Parhar static int buffer_packing = -1;
1171458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.buffer_packing", &buffer_packing);
1181458bff9SNavdeep Parhar 
1191458bff9SNavdeep Parhar /*
1201458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1211458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
1221458bff9SNavdeep Parhar  * T4:
1231458bff9SNavdeep Parhar  * ---
1241458bff9SNavdeep Parhar  * if fl_pad != 0
1251458bff9SNavdeep Parhar  * 	value specified here will be overridden by fl_pad.
1261458bff9SNavdeep Parhar  * else
1271458bff9SNavdeep Parhar  * 	power of 2 from 32 to 4096 (both inclusive) is a valid value here.
1281458bff9SNavdeep Parhar  * T5:
1291458bff9SNavdeep Parhar  * ---
1301458bff9SNavdeep Parhar  * 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1311458bff9SNavdeep Parhar  */
1321458bff9SNavdeep Parhar static int fl_pack = -1;
1331458bff9SNavdeep Parhar static int t4_fl_pack;
1341458bff9SNavdeep Parhar static int t5_fl_pack;
1351458bff9SNavdeep Parhar TUNABLE_INT("hw.cxgbe.fl_pack", &fl_pack);
1361458bff9SNavdeep Parhar 
13738035ed6SNavdeep Parhar /*
13838035ed6SNavdeep Parhar  * Allow the driver to create mbuf(s) in a cluster allocated for rx.
13938035ed6SNavdeep Parhar  * 0: never; always allocate mbufs from the zone_mbuf UMA zone.
14038035ed6SNavdeep Parhar  * 1: ok to create mbuf(s) within a cluster if there is room.
14138035ed6SNavdeep Parhar  */
14238035ed6SNavdeep Parhar static int allow_mbufs_in_cluster = 1;
14338035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.allow_mbufs_in_cluster", &allow_mbufs_in_cluster);
14438035ed6SNavdeep Parhar 
14538035ed6SNavdeep Parhar /*
14638035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
14738035ed6SNavdeep Parhar  */
14838035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
14938035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.largest_rx_cluster", &largest_rx_cluster);
15038035ed6SNavdeep Parhar 
15138035ed6SNavdeep Parhar /*
15238035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
15338035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
15438035ed6SNavdeep Parhar  */
15538035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
15638035ed6SNavdeep Parhar TUNABLE_INT("hw.cxgbe.safest_rx_cluster", &safest_rx_cluster);
15738035ed6SNavdeep Parhar 
15854e4ee71SNavdeep Parhar /* Used to track coalesced tx work request */
15954e4ee71SNavdeep Parhar struct txpkts {
16054e4ee71SNavdeep Parhar 	uint64_t *flitp;	/* ptr to flit where next pkt should start */
16154e4ee71SNavdeep Parhar 	uint8_t npkt;		/* # of packets in this work request */
16254e4ee71SNavdeep Parhar 	uint8_t nflits;		/* # of flits used by this work request */
16354e4ee71SNavdeep Parhar 	uint16_t plen;		/* total payload (sum of all packets) */
16454e4ee71SNavdeep Parhar };
16554e4ee71SNavdeep Parhar 
16654e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
16754e4ee71SNavdeep Parhar struct sgl {
16854e4ee71SNavdeep Parhar 	int nsegs;		/* # of segments in the SGL, 0 means imm. tx */
16954e4ee71SNavdeep Parhar 	int nflits;		/* # of flits needed for the SGL */
17054e4ee71SNavdeep Parhar 	bus_dma_segment_t seg[TX_SGL_SEGS];
17154e4ee71SNavdeep Parhar };
17254e4ee71SNavdeep Parhar 
173733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
17438035ed6SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t,
175733b9277SNavdeep Parhar     int *);
176733b9277SNavdeep Parhar static int t4_eth_rx(struct sge_iq *, const struct rss_header *, struct mbuf *);
17754e4ee71SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int,
1785323ca8fSNavdeep Parhar     int);
1791458bff9SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, int,
1801458bff9SNavdeep Parhar     char *);
181733b9277SNavdeep Parhar static inline void init_eq(struct sge_eq *, int, int, uint8_t, uint16_t,
182733b9277SNavdeep Parhar     char *);
18354e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
18454e4ee71SNavdeep Parhar     bus_addr_t *, void **);
18554e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
18654e4ee71SNavdeep Parhar     void *);
18754e4ee71SNavdeep Parhar static int alloc_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *,
188bc14b14dSNavdeep Parhar     int, int);
18954e4ee71SNavdeep Parhar static int free_iq_fl(struct port_info *, struct sge_iq *, struct sge_fl *);
19038035ed6SNavdeep Parhar static void add_fl_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
19138035ed6SNavdeep Parhar     struct sge_fl *);
192733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
193733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
194733b9277SNavdeep Parhar static int alloc_mgmtq(struct adapter *);
195733b9277SNavdeep Parhar static int free_mgmtq(struct adapter *);
196733b9277SNavdeep Parhar static int alloc_rxq(struct port_info *, struct sge_rxq *, int, int,
197733b9277SNavdeep Parhar     struct sysctl_oid *);
19854e4ee71SNavdeep Parhar static int free_rxq(struct port_info *, struct sge_rxq *);
19909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
200733b9277SNavdeep Parhar static int alloc_ofld_rxq(struct port_info *, struct sge_ofld_rxq *, int, int,
201733b9277SNavdeep Parhar     struct sysctl_oid *);
202733b9277SNavdeep Parhar static int free_ofld_rxq(struct port_info *, struct sge_ofld_rxq *);
203733b9277SNavdeep Parhar #endif
204298d969cSNavdeep Parhar #ifdef DEV_NETMAP
205298d969cSNavdeep Parhar static int alloc_nm_rxq(struct port_info *, struct sge_nm_rxq *, int, int,
206298d969cSNavdeep Parhar     struct sysctl_oid *);
207298d969cSNavdeep Parhar static int free_nm_rxq(struct port_info *, struct sge_nm_rxq *);
208298d969cSNavdeep Parhar static int alloc_nm_txq(struct port_info *, struct sge_nm_txq *, int, int,
209298d969cSNavdeep Parhar     struct sysctl_oid *);
210298d969cSNavdeep Parhar static int free_nm_txq(struct port_info *, struct sge_nm_txq *);
211298d969cSNavdeep Parhar #endif
212733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
213733b9277SNavdeep Parhar static int eth_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *);
21409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
215733b9277SNavdeep Parhar static int ofld_eq_alloc(struct adapter *, struct port_info *, struct sge_eq *);
216733b9277SNavdeep Parhar #endif
217733b9277SNavdeep Parhar static int alloc_eq(struct adapter *, struct port_info *, struct sge_eq *);
218733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
219733b9277SNavdeep Parhar static int alloc_wrq(struct adapter *, struct port_info *, struct sge_wrq *,
220733b9277SNavdeep Parhar     struct sysctl_oid *);
221733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
222733b9277SNavdeep Parhar static int alloc_txq(struct port_info *, struct sge_txq *, int,
223733b9277SNavdeep Parhar     struct sysctl_oid *);
22454e4ee71SNavdeep Parhar static int free_txq(struct port_info *, struct sge_txq *);
22554e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
22654e4ee71SNavdeep Parhar static inline bool is_new_response(const struct sge_iq *, struct rsp_ctrl **);
22754e4ee71SNavdeep Parhar static inline void iq_next(struct sge_iq *);
22854e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
229733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
230733b9277SNavdeep Parhar static void refill_sfl(void *);
23154e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
2321458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *);
23338035ed6SNavdeep Parhar static void find_best_refill_source(struct adapter *, struct sge_fl *, int);
23438035ed6SNavdeep Parhar static void find_safe_refill_source(struct adapter *, struct sge_fl *);
235733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
23654e4ee71SNavdeep Parhar 
23754e4ee71SNavdeep Parhar static int get_pkt_sgl(struct sge_txq *, struct mbuf **, struct sgl *, int);
23854e4ee71SNavdeep Parhar static int free_pkt_sgl(struct sge_txq *, struct sgl *);
23954e4ee71SNavdeep Parhar static int write_txpkt_wr(struct port_info *, struct sge_txq *, struct mbuf *,
24054e4ee71SNavdeep Parhar     struct sgl *);
24154e4ee71SNavdeep Parhar static int add_to_txpkts(struct port_info *, struct sge_txq *, struct txpkts *,
24254e4ee71SNavdeep Parhar     struct mbuf *, struct sgl *);
24354e4ee71SNavdeep Parhar static void write_txpkts_wr(struct sge_txq *, struct txpkts *);
24454e4ee71SNavdeep Parhar static inline void write_ulp_cpl_sgl(struct port_info *, struct sge_txq *,
24554e4ee71SNavdeep Parhar     struct txpkts *, struct mbuf *, struct sgl *);
24654e4ee71SNavdeep Parhar static int write_sgl_to_txd(struct sge_eq *, struct sgl *, caddr_t *);
24754e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
248f7dfe243SNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *);
249e874ff7aSNavdeep Parhar static inline int reclaimable(struct sge_eq *);
250f7dfe243SNavdeep Parhar static int reclaim_tx_descs(struct sge_txq *, int, int);
25154e4ee71SNavdeep Parhar static void write_eqflush_wr(struct sge_eq *);
25254e4ee71SNavdeep Parhar static __be64 get_flit(bus_dma_segment_t *, int, int);
253733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
254733b9277SNavdeep Parhar     struct mbuf *);
2551b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
256733b9277SNavdeep Parhar     struct mbuf *);
25754e4ee71SNavdeep Parhar 
25856599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
25938035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
260f7dfe243SNavdeep Parhar 
26194586193SNavdeep Parhar /*
2621458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
26394586193SNavdeep Parhar  */
26494586193SNavdeep Parhar void
26594586193SNavdeep Parhar t4_sge_modload(void)
26694586193SNavdeep Parhar {
2671458bff9SNavdeep Parhar 	int pad;
26894586193SNavdeep Parhar 
2691458bff9SNavdeep Parhar 	/* set pad to a reasonable powerof2 between 16 and 4096 (inclusive) */
2701458bff9SNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
2711458bff9SNavdeep Parhar 	pad = max(cpu_clflush_line_size, 16);
2721458bff9SNavdeep Parhar #else
2731458bff9SNavdeep Parhar 	pad = max(CACHE_LINE_SIZE, 16);
2741458bff9SNavdeep Parhar #endif
2751458bff9SNavdeep Parhar 	pad = min(pad, 4096);
2764defc81bSNavdeep Parhar 
2779fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
2789fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
2799fb8886bSNavdeep Parhar 		    " using 2 instead.\n", fl_pktshift);
2809fb8886bSNavdeep Parhar 		fl_pktshift = 2;
2819fb8886bSNavdeep Parhar 	}
2829fb8886bSNavdeep Parhar 
2831458bff9SNavdeep Parhar 	if (fl_pad != 0 &&
2841458bff9SNavdeep Parhar 	    (fl_pad < 32 || fl_pad > 4096 || !powerof2(fl_pad))) {
2859fb8886bSNavdeep Parhar 
2869fb8886bSNavdeep Parhar 		if (fl_pad != -1) {
2879fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.fl_pad value (%d),"
2881458bff9SNavdeep Parhar 			    " using %d instead.\n", fl_pad, max(pad, 32));
2899fb8886bSNavdeep Parhar 		}
2901458bff9SNavdeep Parhar 		fl_pad = max(pad, 32);
2919fb8886bSNavdeep Parhar 	}
2929fb8886bSNavdeep Parhar 
2931458bff9SNavdeep Parhar 	/*
2941458bff9SNavdeep Parhar 	 * T4 has the same pad and pack boundary.  If a pad boundary is set,
2951458bff9SNavdeep Parhar 	 * pack boundary must be set to the same value.  Otherwise take the
2961458bff9SNavdeep Parhar 	 * specified value or auto-calculate something reasonable.
2971458bff9SNavdeep Parhar 	 */
2981458bff9SNavdeep Parhar 	if (fl_pad)
2991458bff9SNavdeep Parhar 		t4_fl_pack = fl_pad;
3001458bff9SNavdeep Parhar 	else if (fl_pack < 32 || fl_pack > 4096 || !powerof2(fl_pack))
3011458bff9SNavdeep Parhar 		t4_fl_pack = max(pad, 32);
3021458bff9SNavdeep Parhar 	else
3031458bff9SNavdeep Parhar 		t4_fl_pack = fl_pack;
3041458bff9SNavdeep Parhar 
3051458bff9SNavdeep Parhar 	/* T5's pack boundary is independent of the pad boundary. */
3061458bff9SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
3071458bff9SNavdeep Parhar 	    !powerof2(fl_pack))
30838035ed6SNavdeep Parhar 	       t5_fl_pack = max(pad, CACHE_LINE_SIZE);
3091458bff9SNavdeep Parhar 	else
3101458bff9SNavdeep Parhar 	       t5_fl_pack = fl_pack;
3111458bff9SNavdeep Parhar 
3129fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
3139fb8886bSNavdeep Parhar 		int len;
3149fb8886bSNavdeep Parhar 
3159fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
3169fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
3179fb8886bSNavdeep Parhar #else
3189fb8886bSNavdeep Parhar 		len = 64;
3199fb8886bSNavdeep Parhar #endif
3209fb8886bSNavdeep Parhar 		if (spg_len != -1) {
3219fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
3229fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
3239fb8886bSNavdeep Parhar 		}
3249fb8886bSNavdeep Parhar 		spg_len = len;
3259fb8886bSNavdeep Parhar 	}
3269fb8886bSNavdeep Parhar 
3279fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
3289fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
3299fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
3309fb8886bSNavdeep Parhar 		cong_drop = 0;
3319fb8886bSNavdeep Parhar 	}
33294586193SNavdeep Parhar }
33394586193SNavdeep Parhar 
334d14b0ac1SNavdeep Parhar void
335d14b0ac1SNavdeep Parhar t4_init_sge_cpl_handlers(struct adapter *sc)
33654e4ee71SNavdeep Parhar {
33754e4ee71SNavdeep Parhar 
338d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW4_MSG, handle_fw_msg);
339d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_FW6_MSG, handle_fw_msg);
340d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
341d14b0ac1SNavdeep Parhar 	t4_register_cpl_handler(sc, CPL_RX_PKT, t4_eth_rx);
342d14b0ac1SNavdeep Parhar 	t4_register_fw_msg_handler(sc, FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
343d14b0ac1SNavdeep Parhar }
344d14b0ac1SNavdeep Parhar 
345cf738022SNavdeep Parhar /*
346cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
347cf738022SNavdeep Parhar  */
348d14b0ac1SNavdeep Parhar void
349d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
350d14b0ac1SNavdeep Parhar {
351d14b0ac1SNavdeep Parhar 	int i;
352d14b0ac1SNavdeep Parhar 	uint32_t v, m;
353d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
354cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
355d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
356d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
35738035ed6SNavdeep Parhar 	static int sge_flbuf_sizes[] = {
3581458bff9SNavdeep Parhar 		MCLBYTES,
3591458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
3601458bff9SNavdeep Parhar 		MJUMPAGESIZE,
36138035ed6SNavdeep Parhar 		MJUMPAGESIZE - CL_METADATA_SIZE,
36238035ed6SNavdeep Parhar 		MJUMPAGESIZE - 2 * MSIZE - CL_METADATA_SIZE,
3631458bff9SNavdeep Parhar #endif
3641458bff9SNavdeep Parhar 		MJUM9BYTES,
3651458bff9SNavdeep Parhar 		MJUM16BYTES,
36638035ed6SNavdeep Parhar 		MCLBYTES - MSIZE - CL_METADATA_SIZE,
36738035ed6SNavdeep Parhar 		MJUM9BYTES - CL_METADATA_SIZE,
36838035ed6SNavdeep Parhar 		MJUM16BYTES - CL_METADATA_SIZE,
3691458bff9SNavdeep Parhar 	};
370d14b0ac1SNavdeep Parhar 
371d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
372d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
373d14b0ac1SNavdeep Parhar 
3741458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
375d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
3764defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
3771458bff9SNavdeep Parhar 	if (is_t4(sc) && (fl_pad || buffer_packing)) {
3781458bff9SNavdeep Parhar 		/* t4_fl_pack has the correct value even when fl_pad = 0 */
3791458bff9SNavdeep Parhar 		m |= V_INGPADBOUNDARY(M_INGPADBOUNDARY);
3801458bff9SNavdeep Parhar 		v |= V_INGPADBOUNDARY(ilog2(t4_fl_pack) - 5);
3811458bff9SNavdeep Parhar 	} else if (is_t5(sc) && fl_pad) {
3821458bff9SNavdeep Parhar 		m |= V_INGPADBOUNDARY(M_INGPADBOUNDARY);
3831458bff9SNavdeep Parhar 		v |= V_INGPADBOUNDARY(ilog2(fl_pad) - 5);
3841458bff9SNavdeep Parhar 	}
385d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
38654e4ee71SNavdeep Parhar 
3871458bff9SNavdeep Parhar 	if (is_t5(sc) && buffer_packing) {
3881458bff9SNavdeep Parhar 		m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
3891458bff9SNavdeep Parhar 		if (t5_fl_pack == 16)
3901458bff9SNavdeep Parhar 			v = V_INGPACKBOUNDARY(0);
3911458bff9SNavdeep Parhar 		else
3921458bff9SNavdeep Parhar 			v = V_INGPACKBOUNDARY(ilog2(t5_fl_pack) - 5);
3931458bff9SNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
3941458bff9SNavdeep Parhar 	}
3951458bff9SNavdeep Parhar 
396d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
397733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
398733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
399733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
400733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
401733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
402733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
403733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
404d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
405733b9277SNavdeep Parhar 
40638035ed6SNavdeep Parhar 	KASSERT(nitems(sge_flbuf_sizes) <= SGE_FLBUF_SIZES,
40738035ed6SNavdeep Parhar 	    ("%s: hw buffer size table too big", __func__));
40838035ed6SNavdeep Parhar 	for (i = 0; i < min(nitems(sge_flbuf_sizes), SGE_FLBUF_SIZES); i++) {
40954e4ee71SNavdeep Parhar 		t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i),
41038035ed6SNavdeep Parhar 		    sge_flbuf_sizes[i]);
41154e4ee71SNavdeep Parhar 	}
41254e4ee71SNavdeep Parhar 
413d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
414d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
415d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
41654e4ee71SNavdeep Parhar 
417cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
418cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
419cf738022SNavdeep Parhar 	    timer_max));
420cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
421cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
422cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
423cf738022SNavdeep Parhar 		    __func__, i));
424cf738022SNavdeep Parhar 
425cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
426cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
427cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
428cf738022SNavdeep Parhar 				break;
429cf738022SNavdeep Parhar 			}
430cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
431cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
432cf738022SNavdeep Parhar 		}
433cf738022SNavdeep Parhar 	}
434cf738022SNavdeep Parhar 
435d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
436d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
437d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
438d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
439d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
440d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
441d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
442d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
443d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
44486e02bf2SNavdeep Parhar 
44586e02bf2SNavdeep Parhar 	if (cong_drop == 0) {
446d14b0ac1SNavdeep Parhar 		m = F_TUNNELCNGDROP0 | F_TUNNELCNGDROP1 | F_TUNNELCNGDROP2 |
447d14b0ac1SNavdeep Parhar 		    F_TUNNELCNGDROP3;
448d14b0ac1SNavdeep Parhar 		t4_set_reg_field(sc, A_TP_PARA_REG3, m, 0);
449733b9277SNavdeep Parhar 	}
450733b9277SNavdeep Parhar 
451d14b0ac1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" */
452d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
453d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
454d14b0ac1SNavdeep Parhar 
455d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
456d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
457d14b0ac1SNavdeep Parhar 
458d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
459d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
460d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
461d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
462d14b0ac1SNavdeep Parhar }
463d14b0ac1SNavdeep Parhar 
464d14b0ac1SNavdeep Parhar /*
46538035ed6SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of the pad
46638035ed6SNavdeep Parhar  * boundary or 16, whichever is greater.
46738035ed6SNavdeep Parhar  */
46838035ed6SNavdeep Parhar static inline int
46938035ed6SNavdeep Parhar hwsz_ok(int hwsz)
47038035ed6SNavdeep Parhar {
47138035ed6SNavdeep Parhar 	int mask = max(fl_pad, 16) - 1;
47238035ed6SNavdeep Parhar 
47338035ed6SNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
47438035ed6SNavdeep Parhar }
47538035ed6SNavdeep Parhar 
47638035ed6SNavdeep Parhar /*
477d14b0ac1SNavdeep Parhar  * XXX: driver really should be able to deal with unexpected settings.
478d14b0ac1SNavdeep Parhar  */
479d14b0ac1SNavdeep Parhar int
480d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc)
481d14b0ac1SNavdeep Parhar {
482d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
4831458bff9SNavdeep Parhar 	int i, j, n, rc = 0;
484d14b0ac1SNavdeep Parhar 	uint32_t m, v, r;
485d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
48638035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
4871458bff9SNavdeep Parhar 		MCLBYTES,
4881458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
4891458bff9SNavdeep Parhar 		MJUMPAGESIZE,
4901458bff9SNavdeep Parhar #endif
4911458bff9SNavdeep Parhar 		MJUM9BYTES,
4921458bff9SNavdeep Parhar 		MJUM16BYTES
4931458bff9SNavdeep Parhar 	};
49438035ed6SNavdeep Parhar 	struct sw_zone_info *swz, *safe_swz;
49538035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
496d14b0ac1SNavdeep Parhar 
4971458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
498d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
499d14b0ac1SNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
5001458bff9SNavdeep Parhar 	if (is_t4(sc) && (fl_pad || buffer_packing)) {
5011458bff9SNavdeep Parhar 		m |= V_INGPADBOUNDARY(M_INGPADBOUNDARY);
5021458bff9SNavdeep Parhar 		v |= V_INGPADBOUNDARY(ilog2(t4_fl_pack) - 5);
5031458bff9SNavdeep Parhar 	} else if (is_t5(sc) && fl_pad) {
5041458bff9SNavdeep Parhar 		m |= V_INGPADBOUNDARY(M_INGPADBOUNDARY);
5051458bff9SNavdeep Parhar 		v |= V_INGPADBOUNDARY(ilog2(fl_pad) - 5);
5061458bff9SNavdeep Parhar 	}
507d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_CONTROL);
508d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
509d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
510733b9277SNavdeep Parhar 		rc = EINVAL;
511733b9277SNavdeep Parhar 	}
512733b9277SNavdeep Parhar 
5131458bff9SNavdeep Parhar 	if (is_t5(sc) && buffer_packing) {
5141458bff9SNavdeep Parhar 		m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
5151458bff9SNavdeep Parhar 		if (t5_fl_pack == 16)
5161458bff9SNavdeep Parhar 			v = V_INGPACKBOUNDARY(0);
5171458bff9SNavdeep Parhar 		else
5181458bff9SNavdeep Parhar 			v = V_INGPACKBOUNDARY(ilog2(t5_fl_pack) - 5);
5191458bff9SNavdeep Parhar 		r = t4_read_reg(sc, A_SGE_CONTROL2);
5201458bff9SNavdeep Parhar 		if ((r & m) != v) {
5211458bff9SNavdeep Parhar 			device_printf(sc->dev,
5221458bff9SNavdeep Parhar 			    "invalid SGE_CONTROL2(0x%x)\n", r);
5231458bff9SNavdeep Parhar 			rc = EINVAL;
5241458bff9SNavdeep Parhar 		}
5251458bff9SNavdeep Parhar 	}
52638035ed6SNavdeep Parhar 	s->pack_boundary = is_t4(sc) ? t4_fl_pack : t5_fl_pack;
5271458bff9SNavdeep Parhar 
528d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
529d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
530d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
531d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
532d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
533d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
534d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
535d14b0ac1SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
536d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_HOST_PAGE_SIZE);
537d14b0ac1SNavdeep Parhar 	if (r != v) {
538d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
539733b9277SNavdeep Parhar 		rc = EINVAL;
540733b9277SNavdeep Parhar 	}
541733b9277SNavdeep Parhar 
54238035ed6SNavdeep Parhar 	/* Filter out unusable hw buffer sizes entirely (mark with -2). */
54338035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[0];
54438035ed6SNavdeep Parhar 	for (i = 0; i < nitems(s->hw_buf_info); i++, hwb++) {
5451458bff9SNavdeep Parhar 		r = t4_read_reg(sc, A_SGE_FL_BUFFER_SIZE0 + (4 * i));
54638035ed6SNavdeep Parhar 		hwb->size = r;
54738035ed6SNavdeep Parhar 		hwb->zidx = hwsz_ok(r) ? -1 : -2;
54838035ed6SNavdeep Parhar 		hwb->next = -1;
5491458bff9SNavdeep Parhar 	}
55038035ed6SNavdeep Parhar 
55138035ed6SNavdeep Parhar 	/*
55238035ed6SNavdeep Parhar 	 * Create a sorted list in decreasing order of hw buffer sizes (and so
55338035ed6SNavdeep Parhar 	 * increasing order of spare area) for each software zone.
55438035ed6SNavdeep Parhar 	 */
55538035ed6SNavdeep Parhar 	n = 0;	/* no usable buffer size to begin with */
55638035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[0];
55738035ed6SNavdeep Parhar 	safe_swz = NULL;
55838035ed6SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, swz++) {
55938035ed6SNavdeep Parhar 		int8_t head = -1, tail = -1;
56038035ed6SNavdeep Parhar 
56138035ed6SNavdeep Parhar 		swz->size = sw_buf_sizes[i];
56238035ed6SNavdeep Parhar 		swz->zone = m_getzone(swz->size);
56338035ed6SNavdeep Parhar 		swz->type = m_gettype(swz->size);
56438035ed6SNavdeep Parhar 
56538035ed6SNavdeep Parhar 		if (swz->size == safest_rx_cluster)
56638035ed6SNavdeep Parhar 			safe_swz = swz;
56738035ed6SNavdeep Parhar 
56838035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[0];
56938035ed6SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++, hwb++) {
57038035ed6SNavdeep Parhar 			if (hwb->zidx != -1 || hwb->size > swz->size)
5711458bff9SNavdeep Parhar 				continue;
57238035ed6SNavdeep Parhar 			hwb->zidx = i;
57338035ed6SNavdeep Parhar 			if (head == -1)
57438035ed6SNavdeep Parhar 				head = tail = j;
57538035ed6SNavdeep Parhar 			else if (hwb->size < s->hw_buf_info[tail].size) {
57638035ed6SNavdeep Parhar 				s->hw_buf_info[tail].next = j;
57738035ed6SNavdeep Parhar 				tail = j;
57838035ed6SNavdeep Parhar 			} else {
57938035ed6SNavdeep Parhar 				int8_t *cur;
58038035ed6SNavdeep Parhar 				struct hw_buf_info *t;
58138035ed6SNavdeep Parhar 
58238035ed6SNavdeep Parhar 				for (cur = &head; *cur != -1; cur = &t->next) {
58338035ed6SNavdeep Parhar 					t = &s->hw_buf_info[*cur];
58438035ed6SNavdeep Parhar 					if (hwb->size == t->size) {
58538035ed6SNavdeep Parhar 						hwb->zidx = -2;
5861458bff9SNavdeep Parhar 						break;
5871458bff9SNavdeep Parhar 					}
58838035ed6SNavdeep Parhar 					if (hwb->size > t->size) {
58938035ed6SNavdeep Parhar 						hwb->next = *cur;
59038035ed6SNavdeep Parhar 						*cur = j;
59138035ed6SNavdeep Parhar 						break;
59238035ed6SNavdeep Parhar 					}
59338035ed6SNavdeep Parhar 				}
59438035ed6SNavdeep Parhar 			}
59538035ed6SNavdeep Parhar 		}
59638035ed6SNavdeep Parhar 		swz->head_hwidx = head;
59738035ed6SNavdeep Parhar 		swz->tail_hwidx = tail;
59838035ed6SNavdeep Parhar 
59938035ed6SNavdeep Parhar 		if (tail != -1) {
60038035ed6SNavdeep Parhar 			n++;
60138035ed6SNavdeep Parhar 			if (swz->size - s->hw_buf_info[tail].size >=
60238035ed6SNavdeep Parhar 			    CL_METADATA_SIZE)
60338035ed6SNavdeep Parhar 				sc->flags |= BUF_PACKING_OK;
60438035ed6SNavdeep Parhar 		}
6051458bff9SNavdeep Parhar 	}
6061458bff9SNavdeep Parhar 	if (n == 0) {
6071458bff9SNavdeep Parhar 		device_printf(sc->dev, "no usable SGE FL buffer size.\n");
6081458bff9SNavdeep Parhar 		rc = EINVAL;
609733b9277SNavdeep Parhar 	}
61038035ed6SNavdeep Parhar 
61138035ed6SNavdeep Parhar 	s->safe_hwidx1 = -1;
61238035ed6SNavdeep Parhar 	s->safe_hwidx2 = -1;
61338035ed6SNavdeep Parhar 	if (safe_swz != NULL) {
61438035ed6SNavdeep Parhar 		s->safe_hwidx1 = safe_swz->head_hwidx;
61538035ed6SNavdeep Parhar 		for (i = safe_swz->head_hwidx; i != -1; i = hwb->next) {
61638035ed6SNavdeep Parhar 			int spare;
61738035ed6SNavdeep Parhar 
61838035ed6SNavdeep Parhar 			hwb = &s->hw_buf_info[i];
61938035ed6SNavdeep Parhar 			spare = safe_swz->size - hwb->size;
62038035ed6SNavdeep Parhar 			if (spare < CL_METADATA_SIZE)
62138035ed6SNavdeep Parhar 				continue;
62238035ed6SNavdeep Parhar 			if (s->safe_hwidx2 == -1 ||
62338035ed6SNavdeep Parhar 			    spare == CL_METADATA_SIZE + MSIZE)
62438035ed6SNavdeep Parhar 				s->safe_hwidx2 = i;
62538035ed6SNavdeep Parhar 			if (spare >= CL_METADATA_SIZE + MSIZE)
62638035ed6SNavdeep Parhar 				break;
62738035ed6SNavdeep Parhar 		}
62838035ed6SNavdeep Parhar 	}
629733b9277SNavdeep Parhar 
630d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_INGRESS_RX_THRESHOLD);
631d14b0ac1SNavdeep Parhar 	s->counter_val[0] = G_THRESHOLD_0(r);
632d14b0ac1SNavdeep Parhar 	s->counter_val[1] = G_THRESHOLD_1(r);
633d14b0ac1SNavdeep Parhar 	s->counter_val[2] = G_THRESHOLD_2(r);
634d14b0ac1SNavdeep Parhar 	s->counter_val[3] = G_THRESHOLD_3(r);
635733b9277SNavdeep Parhar 
636d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_0_AND_1);
637d14b0ac1SNavdeep Parhar 	s->timer_val[0] = G_TIMERVALUE0(r) / core_ticks_per_usec(sc);
638d14b0ac1SNavdeep Parhar 	s->timer_val[1] = G_TIMERVALUE1(r) / core_ticks_per_usec(sc);
639d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_2_AND_3);
640d14b0ac1SNavdeep Parhar 	s->timer_val[2] = G_TIMERVALUE2(r) / core_ticks_per_usec(sc);
641d14b0ac1SNavdeep Parhar 	s->timer_val[3] = G_TIMERVALUE3(r) / core_ticks_per_usec(sc);
642d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_TIMER_VALUE_4_AND_5);
643d14b0ac1SNavdeep Parhar 	s->timer_val[4] = G_TIMERVALUE4(r) / core_ticks_per_usec(sc);
644d14b0ac1SNavdeep Parhar 	s->timer_val[5] = G_TIMERVALUE5(r) / core_ticks_per_usec(sc);
645733b9277SNavdeep Parhar 
646d14b0ac1SNavdeep Parhar 	if (cong_drop == 0) {
647d14b0ac1SNavdeep Parhar 		m = F_TUNNELCNGDROP0 | F_TUNNELCNGDROP1 | F_TUNNELCNGDROP2 |
648d14b0ac1SNavdeep Parhar 		    F_TUNNELCNGDROP3;
649d14b0ac1SNavdeep Parhar 		r = t4_read_reg(sc, A_TP_PARA_REG3);
650d14b0ac1SNavdeep Parhar 		if (r & m) {
651d14b0ac1SNavdeep Parhar 			device_printf(sc->dev,
652d14b0ac1SNavdeep Parhar 			    "invalid TP_PARA_REG3(0x%x)\n", r);
653d14b0ac1SNavdeep Parhar 			rc = EINVAL;
654d14b0ac1SNavdeep Parhar 		}
655d14b0ac1SNavdeep Parhar 	}
656733b9277SNavdeep Parhar 
657d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
658d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
659d14b0ac1SNavdeep Parhar 	if (r != v) {
660d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
661d14b0ac1SNavdeep Parhar 		rc = EINVAL;
662d14b0ac1SNavdeep Parhar 	}
663733b9277SNavdeep Parhar 
664d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
665d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
666d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
667d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
668d14b0ac1SNavdeep Parhar 		rc = EINVAL;
669d14b0ac1SNavdeep Parhar 	}
670d14b0ac1SNavdeep Parhar 
671d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
672d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
673d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
674d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
675d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
676d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
677d14b0ac1SNavdeep Parhar 		rc = EINVAL;
678d14b0ac1SNavdeep Parhar 	}
679d14b0ac1SNavdeep Parhar 
680d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_CONM_CTRL);
681d14b0ac1SNavdeep Parhar 	s->fl_starve_threshold = G_EGRTHRESHOLD(r) * 2 + 1;
6827293a15fSNavdeep Parhar 	if (is_t4(sc))
6837293a15fSNavdeep Parhar 		s->fl_starve_threshold2 = s->fl_starve_threshold;
6847293a15fSNavdeep Parhar 	else
6857293a15fSNavdeep Parhar 		s->fl_starve_threshold2 = G_EGRTHRESHOLDPACKING(r) * 2 + 1;
686d14b0ac1SNavdeep Parhar 
687b3eda787SNavdeep Parhar 	/* egress queues: log2 of # of doorbells per BAR2 page */
688d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_EGRESS_QUEUES_PER_PAGE_PF);
689d14b0ac1SNavdeep Parhar 	r >>= S_QUEUESPERPAGEPF0 +
690d14b0ac1SNavdeep Parhar 	    (S_QUEUESPERPAGEPF1 - S_QUEUESPERPAGEPF0) * sc->pf;
691b3eda787SNavdeep Parhar 	s->eq_s_qpp = r & M_QUEUESPERPAGEPF0;
692b3eda787SNavdeep Parhar 
693b3eda787SNavdeep Parhar 	/* ingress queues: log2 of # of doorbells per BAR2 page */
694b3eda787SNavdeep Parhar 	r = t4_read_reg(sc, A_SGE_INGRESS_QUEUES_PER_PAGE_PF);
695b3eda787SNavdeep Parhar 	r >>= S_QUEUESPERPAGEPF0 +
696b3eda787SNavdeep Parhar 	    (S_QUEUESPERPAGEPF1 - S_QUEUESPERPAGEPF0) * sc->pf;
697b3eda787SNavdeep Parhar 	s->iq_s_qpp = r & M_QUEUESPERPAGEPF0;
698d14b0ac1SNavdeep Parhar 
699c337fa30SNavdeep Parhar 	t4_init_tp_params(sc);
700d14b0ac1SNavdeep Parhar 
701d14b0ac1SNavdeep Parhar 	t4_read_mtu_tbl(sc, sc->params.mtus, NULL);
702d14b0ac1SNavdeep Parhar 	t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd);
703d14b0ac1SNavdeep Parhar 
704733b9277SNavdeep Parhar 	return (rc);
70554e4ee71SNavdeep Parhar }
70654e4ee71SNavdeep Parhar 
70754e4ee71SNavdeep Parhar int
70854e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
70954e4ee71SNavdeep Parhar {
71054e4ee71SNavdeep Parhar 	int rc;
71154e4ee71SNavdeep Parhar 
71254e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
71354e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
71454e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
71554e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
71654e4ee71SNavdeep Parhar 	if (rc != 0) {
71754e4ee71SNavdeep Parhar 		device_printf(sc->dev,
71854e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
71954e4ee71SNavdeep Parhar 	}
72054e4ee71SNavdeep Parhar 
72154e4ee71SNavdeep Parhar 	return (rc);
72254e4ee71SNavdeep Parhar }
72354e4ee71SNavdeep Parhar 
72432e92190SNavdeep Parhar static inline int
72532e92190SNavdeep Parhar enable_buffer_packing(struct adapter *sc)
72632e92190SNavdeep Parhar {
72732e92190SNavdeep Parhar 
72832e92190SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
72932e92190SNavdeep Parhar 	    ((is_t5(sc) && buffer_packing) ||	/* 1 or -1 both ok for T5 */
73032e92190SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))
73132e92190SNavdeep Parhar 		return (1);
73232e92190SNavdeep Parhar 	return (0);
73332e92190SNavdeep Parhar }
73432e92190SNavdeep Parhar 
7356e22f9f3SNavdeep Parhar void
7366e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
7376e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
7386e22f9f3SNavdeep Parhar {
7396e22f9f3SNavdeep Parhar 
74038035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
74138035ed6SNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD, &sc->sge, 0, sysctl_bufsizes, "A",
74238035ed6SNavdeep Parhar 	    "freelist buffer sizes");
74338035ed6SNavdeep Parhar 
7446e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
7456e22f9f3SNavdeep Parhar 	    NULL, fl_pktshift, "payload DMA offset in rx buffer (bytes)");
7466e22f9f3SNavdeep Parhar 
7476e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
7486e22f9f3SNavdeep Parhar 	    NULL, fl_pad, "payload pad boundary (bytes)");
7496e22f9f3SNavdeep Parhar 
7506e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
7516e22f9f3SNavdeep Parhar 	    NULL, spg_len, "status page size (bytes)");
7526e22f9f3SNavdeep Parhar 
7536e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
7546e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
7551458bff9SNavdeep Parhar 
7561458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "buffer_packing", CTLFLAG_RD,
75732e92190SNavdeep Parhar 	    NULL, enable_buffer_packing(sc),
7581458bff9SNavdeep Parhar 	    "pack multiple frames in one fl buffer");
7591458bff9SNavdeep Parhar 
7601458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
76138035ed6SNavdeep Parhar 	    NULL, sc->sge.pack_boundary, "payload pack boundary (bytes)");
7626e22f9f3SNavdeep Parhar }
7636e22f9f3SNavdeep Parhar 
76454e4ee71SNavdeep Parhar int
76554e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
76654e4ee71SNavdeep Parhar {
76754e4ee71SNavdeep Parhar 	if (sc->dmat)
76854e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
76954e4ee71SNavdeep Parhar 
77054e4ee71SNavdeep Parhar 	return (0);
77154e4ee71SNavdeep Parhar }
77254e4ee71SNavdeep Parhar 
77354e4ee71SNavdeep Parhar /*
774733b9277SNavdeep Parhar  * Allocate and initialize the firmware event queue and the management queue.
77554e4ee71SNavdeep Parhar  *
77654e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
77754e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
77854e4ee71SNavdeep Parhar  */
77954e4ee71SNavdeep Parhar int
780f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
78154e4ee71SNavdeep Parhar {
782733b9277SNavdeep Parhar 	int rc;
78354e4ee71SNavdeep Parhar 
78454e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
78554e4ee71SNavdeep Parhar 
786733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
787733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
78854e4ee71SNavdeep Parhar 
78956599263SNavdeep Parhar 	/*
79056599263SNavdeep Parhar 	 * Firmware event queue
79156599263SNavdeep Parhar 	 */
792733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
793aa95b653SNavdeep Parhar 	if (rc != 0)
794f7dfe243SNavdeep Parhar 		return (rc);
795f7dfe243SNavdeep Parhar 
796f7dfe243SNavdeep Parhar 	/*
797733b9277SNavdeep Parhar 	 * Management queue.  This is just a control queue that uses the fwq as
798733b9277SNavdeep Parhar 	 * its associated iq.
799f7dfe243SNavdeep Parhar 	 */
800733b9277SNavdeep Parhar 	rc = alloc_mgmtq(sc);
80154e4ee71SNavdeep Parhar 
80254e4ee71SNavdeep Parhar 	return (rc);
80354e4ee71SNavdeep Parhar }
80454e4ee71SNavdeep Parhar 
80554e4ee71SNavdeep Parhar /*
80654e4ee71SNavdeep Parhar  * Idempotent
80754e4ee71SNavdeep Parhar  */
80854e4ee71SNavdeep Parhar int
809f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
81054e4ee71SNavdeep Parhar {
81154e4ee71SNavdeep Parhar 
81254e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
81354e4ee71SNavdeep Parhar 
814733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
815733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
816f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
817733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
818f7dfe243SNavdeep Parhar 	}
819f7dfe243SNavdeep Parhar 
820733b9277SNavdeep Parhar 	free_mgmtq(sc);
821733b9277SNavdeep Parhar 	free_fwq(sc);
82254e4ee71SNavdeep Parhar 
82354e4ee71SNavdeep Parhar 	return (0);
82454e4ee71SNavdeep Parhar }
82554e4ee71SNavdeep Parhar 
826733b9277SNavdeep Parhar static inline int
827298d969cSNavdeep Parhar port_intr_count(struct port_info *pi)
828298d969cSNavdeep Parhar {
829298d969cSNavdeep Parhar 	int rc = 0;
830298d969cSNavdeep Parhar 
831298d969cSNavdeep Parhar 	if (pi->flags & INTR_RXQ)
832298d969cSNavdeep Parhar 		rc += pi->nrxq;
833298d969cSNavdeep Parhar #ifdef TCP_OFFLOAD
834298d969cSNavdeep Parhar 	if (pi->flags & INTR_OFLD_RXQ)
835298d969cSNavdeep Parhar 		rc += pi->nofldrxq;
836298d969cSNavdeep Parhar #endif
837298d969cSNavdeep Parhar #ifdef DEV_NETMAP
838298d969cSNavdeep Parhar 	if (pi->flags & INTR_NM_RXQ)
839298d969cSNavdeep Parhar 		rc += pi->nnmrxq;
840298d969cSNavdeep Parhar #endif
841298d969cSNavdeep Parhar 	return (rc);
842298d969cSNavdeep Parhar }
843298d969cSNavdeep Parhar 
844298d969cSNavdeep Parhar static inline int
845733b9277SNavdeep Parhar first_vector(struct port_info *pi)
84654e4ee71SNavdeep Parhar {
84754e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
848733b9277SNavdeep Parhar 	int rc = T4_EXTRA_INTR, i;
84954e4ee71SNavdeep Parhar 
850733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
851733b9277SNavdeep Parhar 		return (0);
85254e4ee71SNavdeep Parhar 
853733b9277SNavdeep Parhar 	for_each_port(sc, i) {
854733b9277SNavdeep Parhar 		if (i == pi->port_id)
855733b9277SNavdeep Parhar 			break;
856733b9277SNavdeep Parhar 
857298d969cSNavdeep Parhar 		rc += port_intr_count(sc->port[i]);
85854e4ee71SNavdeep Parhar 	}
85954e4ee71SNavdeep Parhar 
860733b9277SNavdeep Parhar 	return (rc);
861733b9277SNavdeep Parhar }
862733b9277SNavdeep Parhar 
863733b9277SNavdeep Parhar /*
864733b9277SNavdeep Parhar  * Given an arbitrary "index," come up with an iq that can be used by other
865733b9277SNavdeep Parhar  * queues (of this port) for interrupt forwarding, SGE egress updates, etc.
866733b9277SNavdeep Parhar  * The iq returned is guaranteed to be something that takes direct interrupts.
867733b9277SNavdeep Parhar  */
868733b9277SNavdeep Parhar static struct sge_iq *
869733b9277SNavdeep Parhar port_intr_iq(struct port_info *pi, int idx)
870733b9277SNavdeep Parhar {
871733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
872733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
873733b9277SNavdeep Parhar 	struct sge_iq *iq = NULL;
874298d969cSNavdeep Parhar 	int nintr, i;
875733b9277SNavdeep Parhar 
876733b9277SNavdeep Parhar 	if (sc->intr_count == 1)
877733b9277SNavdeep Parhar 		return (&sc->sge.fwq);
878733b9277SNavdeep Parhar 
879298d969cSNavdeep Parhar 	nintr = port_intr_count(pi);
880298d969cSNavdeep Parhar 	KASSERT(nintr != 0,
881298d969cSNavdeep Parhar 	    ("%s: pi %p has no exclusive interrupts, total interrupts = %d",
882298d969cSNavdeep Parhar 	    __func__, pi, sc->intr_count));
883298d969cSNavdeep Parhar #ifdef DEV_NETMAP
884298d969cSNavdeep Parhar 	/* Exclude netmap queues as they can't take anyone else's interrupts */
885298d969cSNavdeep Parhar 	if (pi->flags & INTR_NM_RXQ)
886298d969cSNavdeep Parhar 		nintr -= pi->nnmrxq;
887298d969cSNavdeep Parhar 	KASSERT(nintr > 0,
888298d969cSNavdeep Parhar 	    ("%s: pi %p has nintr %d after netmap adjustment of %d", __func__,
889298d969cSNavdeep Parhar 	    pi, nintr, pi->nnmrxq));
890733b9277SNavdeep Parhar #endif
891298d969cSNavdeep Parhar 	i = idx % nintr;
892733b9277SNavdeep Parhar 
893298d969cSNavdeep Parhar 	if (pi->flags & INTR_RXQ) {
894298d969cSNavdeep Parhar 	       	if (i < pi->nrxq) {
895298d969cSNavdeep Parhar 			iq = &s->rxq[pi->first_rxq + i].iq;
896298d969cSNavdeep Parhar 			goto done;
897298d969cSNavdeep Parhar 		}
898298d969cSNavdeep Parhar 		i -= pi->nrxq;
899298d969cSNavdeep Parhar 	}
900298d969cSNavdeep Parhar #ifdef TCP_OFFLOAD
901298d969cSNavdeep Parhar 	if (pi->flags & INTR_OFLD_RXQ) {
902298d969cSNavdeep Parhar 	       	if (i < pi->nofldrxq) {
903298d969cSNavdeep Parhar 			iq = &s->ofld_rxq[pi->first_ofld_rxq + i].iq;
904298d969cSNavdeep Parhar 			goto done;
905298d969cSNavdeep Parhar 		}
906298d969cSNavdeep Parhar 		i -= pi->nofldrxq;
907298d969cSNavdeep Parhar 	}
908298d969cSNavdeep Parhar #endif
909298d969cSNavdeep Parhar 	panic("%s: pi %p, intr_flags 0x%lx, idx %d, total intr %d\n", __func__,
910298d969cSNavdeep Parhar 	    pi, pi->flags & INTR_ALL, idx, nintr);
911298d969cSNavdeep Parhar done:
912298d969cSNavdeep Parhar 	MPASS(iq != NULL);
913298d969cSNavdeep Parhar 	KASSERT(iq->flags & IQ_INTR,
914298d969cSNavdeep Parhar 	    ("%s: iq %p (port %p, intr_flags 0x%lx, idx %d)", __func__, iq, pi,
915298d969cSNavdeep Parhar 	    pi->flags & INTR_ALL, idx));
916733b9277SNavdeep Parhar 	return (iq);
917733b9277SNavdeep Parhar }
918733b9277SNavdeep Parhar 
91938035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */
9208340ece5SNavdeep Parhar static inline int
92138035ed6SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu, const int toe)
9228340ece5SNavdeep Parhar {
92338035ed6SNavdeep Parhar 	int payload;
9248340ece5SNavdeep Parhar 
9256eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
92638035ed6SNavdeep Parhar 	if (toe) {
92738035ed6SNavdeep Parhar 		payload = sc->tt.rx_coalesce ?
92838035ed6SNavdeep Parhar 		    G_RXCOALESCESIZE(t4_read_reg(sc, A_TP_PARA_REG2)) : mtu;
92938035ed6SNavdeep Parhar 	} else {
93038035ed6SNavdeep Parhar #endif
93138035ed6SNavdeep Parhar 		/* large enough even when hw VLAN extraction is disabled */
93238035ed6SNavdeep Parhar 		payload = fl_pktshift + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +
93338035ed6SNavdeep Parhar 		    mtu;
93438035ed6SNavdeep Parhar #ifdef TCP_OFFLOAD
9356eb3180fSNavdeep Parhar 	}
9366eb3180fSNavdeep Parhar #endif
93738035ed6SNavdeep Parhar 	payload = roundup2(payload, fl_pad);
93838035ed6SNavdeep Parhar 
93938035ed6SNavdeep Parhar 	return (payload);
94038035ed6SNavdeep Parhar }
9416eb3180fSNavdeep Parhar 
942733b9277SNavdeep Parhar int
943733b9277SNavdeep Parhar t4_setup_port_queues(struct port_info *pi)
944733b9277SNavdeep Parhar {
945733b9277SNavdeep Parhar 	int rc = 0, i, j, intr_idx, iqid;
946733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
947733b9277SNavdeep Parhar 	struct sge_txq *txq;
948733b9277SNavdeep Parhar 	struct sge_wrq *ctrlq;
94909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
950733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
951733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
952298d969cSNavdeep Parhar #endif
953298d969cSNavdeep Parhar #ifdef DEV_NETMAP
954298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
955298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
956733b9277SNavdeep Parhar #endif
957733b9277SNavdeep Parhar 	char name[16];
958733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
9596eb3180fSNavdeep Parhar 	struct ifnet *ifp = pi->ifp;
96009fe6320SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(pi->dev);
961733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
96238035ed6SNavdeep Parhar 	int maxp, pack, mtu = ifp->if_mtu;
963733b9277SNavdeep Parhar 
964733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
965733b9277SNavdeep Parhar 	intr_idx = first_vector(pi);
966733b9277SNavdeep Parhar 
967733b9277SNavdeep Parhar 	/*
968298d969cSNavdeep Parhar 	 * First pass over all NIC and TOE rx queues:
969733b9277SNavdeep Parhar 	 * a) initialize iq and fl
970733b9277SNavdeep Parhar 	 * b) allocate queue iff it will take direct interrupts.
971733b9277SNavdeep Parhar 	 */
97238035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
97332e92190SNavdeep Parhar 	pack = enable_buffer_packing(sc);
974298d969cSNavdeep Parhar 	if (pi->flags & INTR_RXQ) {
975298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "rxq",
976298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
977298d969cSNavdeep Parhar 	}
97854e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
97954e4ee71SNavdeep Parhar 
980733b9277SNavdeep Parhar 		init_iq(&rxq->iq, sc, pi->tmr_idx, pi->pktc_idx, pi->qsize_rxq,
9815323ca8fSNavdeep Parhar 		    RX_IQ_ESIZE);
98254e4ee71SNavdeep Parhar 
98354e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
98454e4ee71SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
98538035ed6SNavdeep Parhar 		init_fl(sc, &rxq->fl, pi->qsize_rxq / 8, maxp, pack, name);
98654e4ee71SNavdeep Parhar 
987298d969cSNavdeep Parhar 		if (pi->flags & INTR_RXQ) {
988733b9277SNavdeep Parhar 			rxq->iq.flags |= IQ_INTR;
989733b9277SNavdeep Parhar 			rc = alloc_rxq(pi, rxq, intr_idx, i, oid);
99054e4ee71SNavdeep Parhar 			if (rc != 0)
99154e4ee71SNavdeep Parhar 				goto done;
992733b9277SNavdeep Parhar 			intr_idx++;
993733b9277SNavdeep Parhar 		}
99454e4ee71SNavdeep Parhar 	}
99509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
99638035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
997298d969cSNavdeep Parhar 	if (is_offload(sc) && pi->flags & INTR_OFLD_RXQ) {
998298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_rxq",
999298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1000298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1001298d969cSNavdeep Parhar 	}
1002733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
1003733b9277SNavdeep Parhar 
1004733b9277SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, pi->tmr_idx, pi->pktc_idx,
10055323ca8fSNavdeep Parhar 		    pi->qsize_rxq, RX_IQ_ESIZE);
1006733b9277SNavdeep Parhar 
1007733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
1008733b9277SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
100938035ed6SNavdeep Parhar 		init_fl(sc, &ofld_rxq->fl, pi->qsize_rxq / 8, maxp, pack, name);
1010733b9277SNavdeep Parhar 
1011298d969cSNavdeep Parhar 		if (pi->flags & INTR_OFLD_RXQ) {
1012733b9277SNavdeep Parhar 			ofld_rxq->iq.flags |= IQ_INTR;
1013298d969cSNavdeep Parhar 			rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid);
1014298d969cSNavdeep Parhar 			if (rc != 0)
1015298d969cSNavdeep Parhar 				goto done;
1016298d969cSNavdeep Parhar 			intr_idx++;
1017298d969cSNavdeep Parhar 		}
1018298d969cSNavdeep Parhar 	}
1019298d969cSNavdeep Parhar #endif
1020298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1021298d969cSNavdeep Parhar 	/*
1022298d969cSNavdeep Parhar 	 * We don't have buffers to back the netmap rx queues right now so we
1023298d969cSNavdeep Parhar 	 * create the queues in a way that doesn't set off any congestion signal
1024298d969cSNavdeep Parhar 	 * in the chip.
1025298d969cSNavdeep Parhar 	 */
1026298d969cSNavdeep Parhar 	if (pi->flags & INTR_NM_RXQ) {
1027298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "nm_rxq",
1028298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues for netmap");
1029298d969cSNavdeep Parhar 		for_each_nm_rxq(pi, i, nm_rxq) {
1030298d969cSNavdeep Parhar 			rc = alloc_nm_rxq(pi, nm_rxq, intr_idx, i, oid);
1031733b9277SNavdeep Parhar 			if (rc != 0)
1032733b9277SNavdeep Parhar 				goto done;
1033733b9277SNavdeep Parhar 			intr_idx++;
1034733b9277SNavdeep Parhar 		}
1035733b9277SNavdeep Parhar 	}
1036733b9277SNavdeep Parhar #endif
1037733b9277SNavdeep Parhar 
1038733b9277SNavdeep Parhar 	/*
1039298d969cSNavdeep Parhar 	 * Second pass over all NIC and TOE rx queues.  The queues forwarding
1040733b9277SNavdeep Parhar 	 * their interrupts are allocated now.
1041733b9277SNavdeep Parhar 	 */
1042733b9277SNavdeep Parhar 	j = 0;
1043298d969cSNavdeep Parhar 	if (!(pi->flags & INTR_RXQ)) {
1044298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "rxq",
1045298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL, "rx queues");
1046733b9277SNavdeep Parhar 		for_each_rxq(pi, i, rxq) {
1047298d969cSNavdeep Parhar 			MPASS(!(rxq->iq.flags & IQ_INTR));
1048733b9277SNavdeep Parhar 
1049733b9277SNavdeep Parhar 			intr_idx = port_intr_iq(pi, j)->abs_id;
1050733b9277SNavdeep Parhar 
1051733b9277SNavdeep Parhar 			rc = alloc_rxq(pi, rxq, intr_idx, i, oid);
1052733b9277SNavdeep Parhar 			if (rc != 0)
1053733b9277SNavdeep Parhar 				goto done;
1054733b9277SNavdeep Parhar 			j++;
1055733b9277SNavdeep Parhar 		}
1056298d969cSNavdeep Parhar 	}
105709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1058298d969cSNavdeep Parhar 	if (is_offload(sc) && !(pi->flags & INTR_OFLD_RXQ)) {
1059298d969cSNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_rxq",
1060298d969cSNavdeep Parhar 		    CTLFLAG_RD, NULL,
1061298d969cSNavdeep Parhar 		    "rx queues for offloaded TCP connections");
1062733b9277SNavdeep Parhar 		for_each_ofld_rxq(pi, i, ofld_rxq) {
1063298d969cSNavdeep Parhar 			MPASS(!(ofld_rxq->iq.flags & IQ_INTR));
1064733b9277SNavdeep Parhar 
1065733b9277SNavdeep Parhar 			intr_idx = port_intr_iq(pi, j)->abs_id;
1066733b9277SNavdeep Parhar 
1067298d969cSNavdeep Parhar 			rc = alloc_ofld_rxq(pi, ofld_rxq, intr_idx, i, oid);
1068733b9277SNavdeep Parhar 			if (rc != 0)
1069733b9277SNavdeep Parhar 				goto done;
1070733b9277SNavdeep Parhar 			j++;
1071733b9277SNavdeep Parhar 		}
1072298d969cSNavdeep Parhar 	}
1073298d969cSNavdeep Parhar #endif
1074298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1075298d969cSNavdeep Parhar 	if (!(pi->flags & INTR_NM_RXQ))
1076298d969cSNavdeep Parhar 		CXGBE_UNIMPLEMENTED(__func__);
1077733b9277SNavdeep Parhar #endif
1078733b9277SNavdeep Parhar 
1079733b9277SNavdeep Parhar 	/*
1080733b9277SNavdeep Parhar 	 * Now the tx queues.  Only one pass needed.
1081733b9277SNavdeep Parhar 	 */
1082733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
1083733b9277SNavdeep Parhar 	    NULL, "tx queues");
1084733b9277SNavdeep Parhar 	j = 0;
108554e4ee71SNavdeep Parhar 	for_each_txq(pi, i, txq) {
1086733b9277SNavdeep Parhar 		iqid = port_intr_iq(pi, j)->cntxt_id;
108754e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
108854e4ee71SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
1089733b9277SNavdeep Parhar 		init_eq(&txq->eq, EQ_ETH, pi->qsize_txq, pi->tx_chan, iqid,
1090733b9277SNavdeep Parhar 		    name);
109154e4ee71SNavdeep Parhar 
1092733b9277SNavdeep Parhar 		rc = alloc_txq(pi, txq, i, oid);
109354e4ee71SNavdeep Parhar 		if (rc != 0)
109454e4ee71SNavdeep Parhar 			goto done;
1095733b9277SNavdeep Parhar 		j++;
109654e4ee71SNavdeep Parhar 	}
109709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1098733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ofld_txq",
1099733b9277SNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for offloaded TCP connections");
1100733b9277SNavdeep Parhar 	for_each_ofld_txq(pi, i, ofld_txq) {
1101298d969cSNavdeep Parhar 		struct sysctl_oid *oid2;
1102733b9277SNavdeep Parhar 
1103733b9277SNavdeep Parhar 		iqid = port_intr_iq(pi, j)->cntxt_id;
1104733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
1105733b9277SNavdeep Parhar 		    device_get_nameunit(pi->dev), i);
1106733b9277SNavdeep Parhar 		init_eq(&ofld_txq->eq, EQ_OFLD, pi->qsize_txq, pi->tx_chan,
1107733b9277SNavdeep Parhar 		    iqid, name);
1108733b9277SNavdeep Parhar 
1109733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
1110733b9277SNavdeep Parhar 		oid2 = SYSCTL_ADD_NODE(&pi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
1111733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
1112733b9277SNavdeep Parhar 
1113733b9277SNavdeep Parhar 		rc = alloc_wrq(sc, pi, ofld_txq, oid2);
1114733b9277SNavdeep Parhar 		if (rc != 0)
1115733b9277SNavdeep Parhar 			goto done;
1116733b9277SNavdeep Parhar 		j++;
1117733b9277SNavdeep Parhar 	}
1118733b9277SNavdeep Parhar #endif
1119298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1120298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "nm_txq",
1121298d969cSNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for netmap use");
1122298d969cSNavdeep Parhar 	for_each_nm_txq(pi, i, nm_txq) {
1123298d969cSNavdeep Parhar 		iqid = pi->first_nm_rxq + (j % pi->nnmrxq);
1124298d969cSNavdeep Parhar 		rc = alloc_nm_txq(pi, nm_txq, iqid, i, oid);
1125298d969cSNavdeep Parhar 		if (rc != 0)
1126298d969cSNavdeep Parhar 			goto done;
1127298d969cSNavdeep Parhar 		j++;
1128298d969cSNavdeep Parhar 	}
1129298d969cSNavdeep Parhar #endif
1130733b9277SNavdeep Parhar 
1131733b9277SNavdeep Parhar 	/*
1132733b9277SNavdeep Parhar 	 * Finally, the control queue.
1133733b9277SNavdeep Parhar 	 */
1134733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, "ctrlq", CTLFLAG_RD,
1135733b9277SNavdeep Parhar 	    NULL, "ctrl queue");
1136733b9277SNavdeep Parhar 	ctrlq = &sc->sge.ctrlq[pi->port_id];
1137733b9277SNavdeep Parhar 	iqid = port_intr_iq(pi, 0)->cntxt_id;
1138733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s ctrlq", device_get_nameunit(pi->dev));
1139733b9277SNavdeep Parhar 	init_eq(&ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, pi->tx_chan, iqid, name);
1140733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, pi, ctrlq, oid);
1141733b9277SNavdeep Parhar 
114254e4ee71SNavdeep Parhar done:
114354e4ee71SNavdeep Parhar 	if (rc)
1144733b9277SNavdeep Parhar 		t4_teardown_port_queues(pi);
114554e4ee71SNavdeep Parhar 
114654e4ee71SNavdeep Parhar 	return (rc);
114754e4ee71SNavdeep Parhar }
114854e4ee71SNavdeep Parhar 
114954e4ee71SNavdeep Parhar /*
115054e4ee71SNavdeep Parhar  * Idempotent
115154e4ee71SNavdeep Parhar  */
115254e4ee71SNavdeep Parhar int
1153733b9277SNavdeep Parhar t4_teardown_port_queues(struct port_info *pi)
115454e4ee71SNavdeep Parhar {
115554e4ee71SNavdeep Parhar 	int i;
1156733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
115754e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
115854e4ee71SNavdeep Parhar 	struct sge_txq *txq;
115909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1160733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1161733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1162733b9277SNavdeep Parhar #endif
1163298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1164298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1165298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1166298d969cSNavdeep Parhar #endif
116754e4ee71SNavdeep Parhar 
116854e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
1169733b9277SNavdeep Parhar 	if (pi->flags & PORT_SYSCTL_CTX) {
117054e4ee71SNavdeep Parhar 		sysctl_ctx_free(&pi->ctx);
1171733b9277SNavdeep Parhar 		pi->flags &= ~PORT_SYSCTL_CTX;
117254e4ee71SNavdeep Parhar 	}
117354e4ee71SNavdeep Parhar 
1174733b9277SNavdeep Parhar 	/*
1175733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1176733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1177733b9277SNavdeep Parhar 	 */
1178733b9277SNavdeep Parhar 
1179733b9277SNavdeep Parhar 	free_wrq(sc, &sc->sge.ctrlq[pi->port_id]);
1180733b9277SNavdeep Parhar 
118154e4ee71SNavdeep Parhar 	for_each_txq(pi, i, txq) {
118254e4ee71SNavdeep Parhar 		free_txq(pi, txq);
118354e4ee71SNavdeep Parhar 	}
118409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1185733b9277SNavdeep Parhar 	for_each_ofld_txq(pi, i, ofld_txq) {
1186733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
1187733b9277SNavdeep Parhar 	}
1188733b9277SNavdeep Parhar #endif
1189298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1190298d969cSNavdeep Parhar 	for_each_nm_txq(pi, i, nm_txq)
1191298d969cSNavdeep Parhar 	    free_nm_txq(pi, nm_txq);
1192298d969cSNavdeep Parhar #endif
1193733b9277SNavdeep Parhar 
1194733b9277SNavdeep Parhar 	/*
1195733b9277SNavdeep Parhar 	 * Then take down the rx queues that forward their interrupts, as they
1196733b9277SNavdeep Parhar 	 * reference other rx queues.
1197733b9277SNavdeep Parhar 	 */
1198733b9277SNavdeep Parhar 
119954e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
1200733b9277SNavdeep Parhar 		if ((rxq->iq.flags & IQ_INTR) == 0)
120154e4ee71SNavdeep Parhar 			free_rxq(pi, rxq);
120254e4ee71SNavdeep Parhar 	}
120309fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1204733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
1205733b9277SNavdeep Parhar 		if ((ofld_rxq->iq.flags & IQ_INTR) == 0)
1206733b9277SNavdeep Parhar 			free_ofld_rxq(pi, ofld_rxq);
1207733b9277SNavdeep Parhar 	}
1208733b9277SNavdeep Parhar #endif
1209298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1210298d969cSNavdeep Parhar 	for_each_nm_rxq(pi, i, nm_rxq)
1211298d969cSNavdeep Parhar 	    free_nm_rxq(pi, nm_rxq);
1212298d969cSNavdeep Parhar #endif
1213733b9277SNavdeep Parhar 
1214733b9277SNavdeep Parhar 	/*
1215733b9277SNavdeep Parhar 	 * Then take down the rx queues that take direct interrupts.
1216733b9277SNavdeep Parhar 	 */
1217733b9277SNavdeep Parhar 
1218733b9277SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
1219733b9277SNavdeep Parhar 		if (rxq->iq.flags & IQ_INTR)
1220733b9277SNavdeep Parhar 			free_rxq(pi, rxq);
1221733b9277SNavdeep Parhar 	}
122209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1223733b9277SNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
1224733b9277SNavdeep Parhar 		if (ofld_rxq->iq.flags & IQ_INTR)
1225733b9277SNavdeep Parhar 			free_ofld_rxq(pi, ofld_rxq);
1226733b9277SNavdeep Parhar 	}
1227733b9277SNavdeep Parhar #endif
1228298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1229298d969cSNavdeep Parhar 	CXGBE_UNIMPLEMENTED(__func__);
1230298d969cSNavdeep Parhar #endif
1231733b9277SNavdeep Parhar 
123254e4ee71SNavdeep Parhar 	return (0);
123354e4ee71SNavdeep Parhar }
123454e4ee71SNavdeep Parhar 
1235733b9277SNavdeep Parhar /*
1236733b9277SNavdeep Parhar  * Deals with errors and the firmware event queue.  All data rx queues forward
1237733b9277SNavdeep Parhar  * their interrupt to the firmware event queue.
1238733b9277SNavdeep Parhar  */
123954e4ee71SNavdeep Parhar void
124054e4ee71SNavdeep Parhar t4_intr_all(void *arg)
124154e4ee71SNavdeep Parhar {
124254e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1243733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
124454e4ee71SNavdeep Parhar 
124554e4ee71SNavdeep Parhar 	t4_intr_err(arg);
1246733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&fwq->state, IQS_IDLE, IQS_BUSY)) {
1247733b9277SNavdeep Parhar 		service_iq(fwq, 0);
1248733b9277SNavdeep Parhar 		atomic_cmpset_int(&fwq->state, IQS_BUSY, IQS_IDLE);
124954e4ee71SNavdeep Parhar 	}
125054e4ee71SNavdeep Parhar }
125154e4ee71SNavdeep Parhar 
125254e4ee71SNavdeep Parhar /* Deals with error interrupts */
125354e4ee71SNavdeep Parhar void
125454e4ee71SNavdeep Parhar t4_intr_err(void *arg)
125554e4ee71SNavdeep Parhar {
125654e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
125754e4ee71SNavdeep Parhar 
125854e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
125954e4ee71SNavdeep Parhar 	t4_slow_intr_handler(sc);
126054e4ee71SNavdeep Parhar }
126154e4ee71SNavdeep Parhar 
126254e4ee71SNavdeep Parhar void
126354e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
126454e4ee71SNavdeep Parhar {
126554e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
12662be67d29SNavdeep Parhar 
1267733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1268733b9277SNavdeep Parhar 		service_iq(iq, 0);
1269733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
12702be67d29SNavdeep Parhar 	}
12712be67d29SNavdeep Parhar }
12722be67d29SNavdeep Parhar 
1273733b9277SNavdeep Parhar void
1274733b9277SNavdeep Parhar t4_intr(void *arg)
12752be67d29SNavdeep Parhar {
12762be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1277733b9277SNavdeep Parhar 
1278733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1279733b9277SNavdeep Parhar 		service_iq(iq, 0);
1280733b9277SNavdeep Parhar 		atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1281733b9277SNavdeep Parhar 	}
1282733b9277SNavdeep Parhar }
1283733b9277SNavdeep Parhar 
1284733b9277SNavdeep Parhar /*
1285733b9277SNavdeep Parhar  * Deals with anything and everything on the given ingress queue.
1286733b9277SNavdeep Parhar  */
1287733b9277SNavdeep Parhar static int
1288733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1289733b9277SNavdeep Parhar {
1290733b9277SNavdeep Parhar 	struct sge_iq *q;
129109fe6320SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);	/* Use iff iq is part of rxq */
1292733b9277SNavdeep Parhar 	struct sge_fl *fl = &rxq->fl;		/* Use iff IQ_HAS_FL */
129354e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
129454e4ee71SNavdeep Parhar 	struct rsp_ctrl *ctrl;
1295733b9277SNavdeep Parhar 	const struct rss_header *rss;
1296733b9277SNavdeep Parhar 	int ndescs = 0, limit, fl_bufs_used = 0;
129756599263SNavdeep Parhar 	int rsp_type;
1298733b9277SNavdeep Parhar 	uint32_t lq;
1299733b9277SNavdeep Parhar 	struct mbuf *m0;
1300733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1301480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1302480e603cSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
1303480e603cSNavdeep Parhar #endif
1304733b9277SNavdeep Parhar 
1305733b9277SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 8;
1306733b9277SNavdeep Parhar 
1307733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
1308733b9277SNavdeep Parhar 
1309733b9277SNavdeep Parhar 	/*
1310733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1311733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1312733b9277SNavdeep Parhar 	 */
1313733b9277SNavdeep Parhar 	for (;;) {
1314733b9277SNavdeep Parhar 		while (is_new_response(iq, &ctrl)) {
131554e4ee71SNavdeep Parhar 
131654e4ee71SNavdeep Parhar 			rmb();
131754e4ee71SNavdeep Parhar 
1318733b9277SNavdeep Parhar 			m0 = NULL;
131956599263SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(ctrl->u.type_gen);
1320733b9277SNavdeep Parhar 			lq = be32toh(ctrl->pldbuflen_qid);
1321733b9277SNavdeep Parhar 			rss = (const void *)iq->cdesc;
132254e4ee71SNavdeep Parhar 
1323733b9277SNavdeep Parhar 			switch (rsp_type) {
1324733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
132554e4ee71SNavdeep Parhar 
1326733b9277SNavdeep Parhar 				KASSERT(iq->flags & IQ_HAS_FL,
1327733b9277SNavdeep Parhar 				    ("%s: data for an iq (%p) with no freelist",
1328733b9277SNavdeep Parhar 				    __func__, iq));
1329733b9277SNavdeep Parhar 
133038035ed6SNavdeep Parhar 				m0 = get_fl_payload(sc, fl, lq, &fl_bufs_used);
13311458bff9SNavdeep Parhar 				if (__predict_false(m0 == NULL))
13321458bff9SNavdeep Parhar 					goto process_iql;
1333733b9277SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
1334733b9277SNavdeep Parhar 				/*
1335733b9277SNavdeep Parhar 				 * 60 bit timestamp for the payload is
1336733b9277SNavdeep Parhar 				 * *(uint64_t *)m0->m_pktdat.  Note that it is
1337733b9277SNavdeep Parhar 				 * in the leading free-space in the mbuf.  The
1338733b9277SNavdeep Parhar 				 * kernel can clobber it during a pullup,
1339733b9277SNavdeep Parhar 				 * m_copymdata, etc.  You need to make sure that
1340733b9277SNavdeep Parhar 				 * the mbuf reaches you unmolested if you care
1341733b9277SNavdeep Parhar 				 * about the timestamp.
1342733b9277SNavdeep Parhar 				 */
1343733b9277SNavdeep Parhar 				*(uint64_t *)m0->m_pktdat =
1344733b9277SNavdeep Parhar 				    be64toh(ctrl->u.last_flit) &
1345733b9277SNavdeep Parhar 				    0xfffffffffffffff;
1346733b9277SNavdeep Parhar #endif
1347733b9277SNavdeep Parhar 
1348733b9277SNavdeep Parhar 				/* fall through */
1349733b9277SNavdeep Parhar 
1350733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1351733b9277SNavdeep Parhar 				KASSERT(rss->opcode < NUM_CPL_CMDS,
1352733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1353733b9277SNavdeep Parhar 				    rss->opcode));
1354733b9277SNavdeep Parhar 				sc->cpl_handler[rss->opcode](iq, rss, m0);
1355733b9277SNavdeep Parhar 				break;
1356733b9277SNavdeep Parhar 
1357733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
1358733b9277SNavdeep Parhar 
1359733b9277SNavdeep Parhar 				/*
1360733b9277SNavdeep Parhar 				 * Interrupts should be forwarded only to queues
1361733b9277SNavdeep Parhar 				 * that are not forwarding their interrupts.
1362733b9277SNavdeep Parhar 				 * This means service_iq can recurse but only 1
1363733b9277SNavdeep Parhar 				 * level deep.
1364733b9277SNavdeep Parhar 				 */
1365733b9277SNavdeep Parhar 				KASSERT(budget == 0,
1366733b9277SNavdeep Parhar 				    ("%s: budget %u, rsp_type %u", __func__,
1367733b9277SNavdeep Parhar 				    budget, rsp_type));
1368733b9277SNavdeep Parhar 
136998005176SNavdeep Parhar 				/*
137098005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
137198005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
137298005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
137398005176SNavdeep Parhar 				 * iWARP async notification.
137498005176SNavdeep Parhar 				 */
137598005176SNavdeep Parhar 				if (lq >= 1024) {
137698005176SNavdeep Parhar                                         sc->an_handler(iq, ctrl);
137798005176SNavdeep Parhar                                         break;
137898005176SNavdeep Parhar                                 }
137998005176SNavdeep Parhar 
1380733b9277SNavdeep Parhar 				q = sc->sge.iqmap[lq - sc->sge.iq_start];
1381733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1382733b9277SNavdeep Parhar 				    IQS_BUSY)) {
1383733b9277SNavdeep Parhar 					if (service_iq(q, q->qsize / 8) == 0) {
1384733b9277SNavdeep Parhar 						atomic_cmpset_int(&q->state,
1385733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1386733b9277SNavdeep Parhar 					} else {
1387733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1388733b9277SNavdeep Parhar 						    link);
1389733b9277SNavdeep Parhar 					}
1390733b9277SNavdeep Parhar 				}
1391733b9277SNavdeep Parhar 				break;
1392733b9277SNavdeep Parhar 
1393733b9277SNavdeep Parhar 			default:
139498005176SNavdeep Parhar 				KASSERT(0,
139598005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
139698005176SNavdeep Parhar 				    __func__, rsp_type, iq));
139798005176SNavdeep Parhar 				log(LOG_ERR,
139898005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
139998005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
140009fe6320SNavdeep Parhar 				break;
140154e4ee71SNavdeep Parhar 			}
140256599263SNavdeep Parhar 
140338035ed6SNavdeep Parhar 			if (fl_bufs_used >= 16) {
140438035ed6SNavdeep Parhar 				FL_LOCK(fl);
140538035ed6SNavdeep Parhar 				fl->needed += fl_bufs_used;
140638035ed6SNavdeep Parhar 				refill_fl(sc, fl, 32);
140738035ed6SNavdeep Parhar 				FL_UNLOCK(fl);
140838035ed6SNavdeep Parhar 				fl_bufs_used = 0;
140938035ed6SNavdeep Parhar 			}
141038035ed6SNavdeep Parhar 
141154e4ee71SNavdeep Parhar 			iq_next(iq);
1412733b9277SNavdeep Parhar 			if (++ndescs == limit) {
1413733b9277SNavdeep Parhar 				t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS),
1414733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1415733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1416733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1417733b9277SNavdeep Parhar 				ndescs = 0;
1418733b9277SNavdeep Parhar 
1419480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1420480e603cSNavdeep Parhar 				if (iq->flags & IQ_LRO_ENABLED &&
1421480e603cSNavdeep Parhar 				    sc->lro_timeout != 0) {
1422480e603cSNavdeep Parhar 					tcp_lro_flush_inactive(&rxq->lro,
1423480e603cSNavdeep Parhar 					    &lro_timeout);
1424480e603cSNavdeep Parhar 				}
1425480e603cSNavdeep Parhar #endif
1426480e603cSNavdeep Parhar 
1427861e42b2SNavdeep Parhar 				if (budget) {
1428861e42b2SNavdeep Parhar 					if (fl_bufs_used) {
1429861e42b2SNavdeep Parhar 						FL_LOCK(fl);
1430861e42b2SNavdeep Parhar 						fl->needed += fl_bufs_used;
1431861e42b2SNavdeep Parhar 						refill_fl(sc, fl, 32);
1432861e42b2SNavdeep Parhar 						FL_UNLOCK(fl);
1433861e42b2SNavdeep Parhar 					}
1434733b9277SNavdeep Parhar 					return (EINPROGRESS);
143554e4ee71SNavdeep Parhar 				}
1436733b9277SNavdeep Parhar 			}
1437861e42b2SNavdeep Parhar 		}
1438733b9277SNavdeep Parhar 
14391458bff9SNavdeep Parhar process_iql:
1440733b9277SNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
1441733b9277SNavdeep Parhar 			break;
1442733b9277SNavdeep Parhar 
1443733b9277SNavdeep Parhar 		/*
1444733b9277SNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
1445733b9277SNavdeep Parhar 		 * it's still not done.
1446733b9277SNavdeep Parhar 		 */
1447733b9277SNavdeep Parhar 		q = STAILQ_FIRST(&iql);
1448733b9277SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
1449733b9277SNavdeep Parhar 		if (service_iq(q, q->qsize / 8) == 0)
1450733b9277SNavdeep Parhar 			atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
1451733b9277SNavdeep Parhar 		else
1452733b9277SNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
1453733b9277SNavdeep Parhar 	}
1454733b9277SNavdeep Parhar 
1455a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1456733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
1457733b9277SNavdeep Parhar 		struct lro_ctrl *lro = &rxq->lro;
1458733b9277SNavdeep Parhar 		struct lro_entry *l;
1459733b9277SNavdeep Parhar 
1460733b9277SNavdeep Parhar 		while (!SLIST_EMPTY(&lro->lro_active)) {
1461733b9277SNavdeep Parhar 			l = SLIST_FIRST(&lro->lro_active);
1462733b9277SNavdeep Parhar 			SLIST_REMOVE_HEAD(&lro->lro_active, next);
1463733b9277SNavdeep Parhar 			tcp_lro_flush(lro, l);
1464733b9277SNavdeep Parhar 		}
1465733b9277SNavdeep Parhar 	}
1466733b9277SNavdeep Parhar #endif
1467733b9277SNavdeep Parhar 
1468733b9277SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_CIDXINC(ndescs) |
1469733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1470733b9277SNavdeep Parhar 
1471733b9277SNavdeep Parhar 	if (iq->flags & IQ_HAS_FL) {
1472733b9277SNavdeep Parhar 		int starved;
1473733b9277SNavdeep Parhar 
1474733b9277SNavdeep Parhar 		FL_LOCK(fl);
1475733b9277SNavdeep Parhar 		fl->needed += fl_bufs_used;
147638035ed6SNavdeep Parhar 		starved = refill_fl(sc, fl, 64);
1477733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
1478733b9277SNavdeep Parhar 		if (__predict_false(starved != 0))
1479733b9277SNavdeep Parhar 			add_fl_to_sfl(sc, fl);
1480733b9277SNavdeep Parhar 	}
1481733b9277SNavdeep Parhar 
1482733b9277SNavdeep Parhar 	return (0);
1483733b9277SNavdeep Parhar }
1484733b9277SNavdeep Parhar 
148538035ed6SNavdeep Parhar static inline int
148638035ed6SNavdeep Parhar cl_has_metadata(struct sge_fl *fl, struct cluster_layout *cll)
14871458bff9SNavdeep Parhar {
148838035ed6SNavdeep Parhar 	int rc = fl->flags & FL_BUF_PACKING || cll->region1 > 0;
14891458bff9SNavdeep Parhar 
149038035ed6SNavdeep Parhar 	if (rc)
149138035ed6SNavdeep Parhar 		MPASS(cll->region3 >= CL_METADATA_SIZE);
149238035ed6SNavdeep Parhar 
149338035ed6SNavdeep Parhar 	return (rc);
14941458bff9SNavdeep Parhar }
14951458bff9SNavdeep Parhar 
149638035ed6SNavdeep Parhar static inline struct cluster_metadata *
149738035ed6SNavdeep Parhar cl_metadata(struct adapter *sc, struct sge_fl *fl, struct cluster_layout *cll,
149838035ed6SNavdeep Parhar     caddr_t cl)
14991458bff9SNavdeep Parhar {
15001458bff9SNavdeep Parhar 
150138035ed6SNavdeep Parhar 	if (cl_has_metadata(fl, cll)) {
150238035ed6SNavdeep Parhar 		struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
15031458bff9SNavdeep Parhar 
150438035ed6SNavdeep Parhar 		return ((struct cluster_metadata *)(cl + swz->size) - 1);
15051458bff9SNavdeep Parhar 	}
150638035ed6SNavdeep Parhar 	return (NULL);
15071458bff9SNavdeep Parhar }
15081458bff9SNavdeep Parhar 
1509*15c28f87SGleb Smirnoff static void
15101458bff9SNavdeep Parhar rxb_free(struct mbuf *m, void *arg1, void *arg2)
15111458bff9SNavdeep Parhar {
15121458bff9SNavdeep Parhar 	uma_zone_t zone = arg1;
15131458bff9SNavdeep Parhar 	caddr_t cl = arg2;
15141458bff9SNavdeep Parhar 
15151458bff9SNavdeep Parhar 	uma_zfree(zone, cl);
15161458bff9SNavdeep Parhar }
15171458bff9SNavdeep Parhar 
151838035ed6SNavdeep Parhar /*
151938035ed6SNavdeep Parhar  * The mbuf returned by this function could be allocated from zone_mbuf or
152038035ed6SNavdeep Parhar  * constructed in spare room in the cluster.
152138035ed6SNavdeep Parhar  *
152238035ed6SNavdeep Parhar  * The mbuf carries the payload in one of these ways
152338035ed6SNavdeep Parhar  * a) frame inside the mbuf (mbuf from zone_mbuf)
152438035ed6SNavdeep Parhar  * b) m_cljset (for clusters without metadata) zone_mbuf
152538035ed6SNavdeep Parhar  * c) m_extaddref (cluster with metadata) inline mbuf
152638035ed6SNavdeep Parhar  * d) m_extaddref (cluster with metadata) zone_mbuf
152738035ed6SNavdeep Parhar  */
15281458bff9SNavdeep Parhar static struct mbuf *
152938035ed6SNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int total, int flags)
153038035ed6SNavdeep Parhar {
153138035ed6SNavdeep Parhar 	struct mbuf *m;
153238035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
153338035ed6SNavdeep Parhar 	struct cluster_layout *cll = &sd->cll;
153438035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
153538035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &sc->sge.hw_buf_info[cll->hwidx];
153638035ed6SNavdeep Parhar 	struct cluster_metadata *clm = cl_metadata(sc, fl, cll, sd->cl);
153738035ed6SNavdeep Parhar 	int len, padded_len;
153838035ed6SNavdeep Parhar 	caddr_t payload;
153938035ed6SNavdeep Parhar 
154038035ed6SNavdeep Parhar 	len = min(total, hwb->size - fl->rx_offset);
154138035ed6SNavdeep Parhar 	padded_len = roundup2(len, fl_pad);
154238035ed6SNavdeep Parhar 	payload = sd->cl + cll->region1 + fl->rx_offset;
154338035ed6SNavdeep Parhar 
154438035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
154538035ed6SNavdeep Parhar 
154638035ed6SNavdeep Parhar 		/*
154738035ed6SNavdeep Parhar 		 * Copy payload into a freshly allocated mbuf.
154838035ed6SNavdeep Parhar 		 */
154938035ed6SNavdeep Parhar 
155038035ed6SNavdeep Parhar 		m = flags & M_PKTHDR ?
155138035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
155238035ed6SNavdeep Parhar 		if (m == NULL)
155338035ed6SNavdeep Parhar 			return (NULL);
155438035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
155538035ed6SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
155638035ed6SNavdeep Parhar 		/* Leave room for a timestamp */
155738035ed6SNavdeep Parhar 		m->m_data += 8;
155838035ed6SNavdeep Parhar #endif
155938035ed6SNavdeep Parhar 		/* copy data to mbuf */
156038035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
156138035ed6SNavdeep Parhar 
1562ccc69b2fSNavdeep Parhar 	} else if (sd->nimbuf * MSIZE < cll->region1) {
156338035ed6SNavdeep Parhar 
156438035ed6SNavdeep Parhar 		/*
156538035ed6SNavdeep Parhar 		 * There's spare room in the cluster for an mbuf.  Create one
1566ccc69b2fSNavdeep Parhar 		 * and associate it with the payload that's in the cluster.
156738035ed6SNavdeep Parhar 		 */
156838035ed6SNavdeep Parhar 
156938035ed6SNavdeep Parhar 		MPASS(clm != NULL);
1570ccc69b2fSNavdeep Parhar 		m = (struct mbuf *)(sd->cl + sd->nimbuf * MSIZE);
157138035ed6SNavdeep Parhar 		/* No bzero required */
157238035ed6SNavdeep Parhar 		if (m_init(m, NULL, 0, M_NOWAIT, MT_DATA, flags | M_NOFREE))
157338035ed6SNavdeep Parhar 			return (NULL);
157438035ed6SNavdeep Parhar 		fl->mbuf_inlined++;
157538035ed6SNavdeep Parhar 		m_extaddref(m, payload, padded_len, &clm->refcount, rxb_free,
157638035ed6SNavdeep Parhar 		    swz->zone, sd->cl);
1577ccc69b2fSNavdeep Parhar 		sd->nimbuf++;
157838035ed6SNavdeep Parhar 
157938035ed6SNavdeep Parhar 	} else {
158038035ed6SNavdeep Parhar 
158138035ed6SNavdeep Parhar 		/*
158238035ed6SNavdeep Parhar 		 * Grab an mbuf from zone_mbuf and associate it with the
158338035ed6SNavdeep Parhar 		 * payload in the cluster.
158438035ed6SNavdeep Parhar 		 */
158538035ed6SNavdeep Parhar 
158638035ed6SNavdeep Parhar 		m = flags & M_PKTHDR ?
158738035ed6SNavdeep Parhar 		    m_gethdr(M_NOWAIT, MT_DATA) : m_get(M_NOWAIT, MT_DATA);
158838035ed6SNavdeep Parhar 		if (m == NULL)
158938035ed6SNavdeep Parhar 			return (NULL);
159038035ed6SNavdeep Parhar 		fl->mbuf_allocated++;
1591ccc69b2fSNavdeep Parhar 		if (clm != NULL) {
159238035ed6SNavdeep Parhar 			m_extaddref(m, payload, padded_len, &clm->refcount,
159338035ed6SNavdeep Parhar 			    rxb_free, swz->zone, sd->cl);
1594ccc69b2fSNavdeep Parhar 			sd->nembuf++;
1595ccc69b2fSNavdeep Parhar 		} else {
159638035ed6SNavdeep Parhar 			m_cljset(m, sd->cl, swz->type);
159738035ed6SNavdeep Parhar 			sd->cl = NULL;	/* consumed, not a recycle candidate */
159838035ed6SNavdeep Parhar 		}
159938035ed6SNavdeep Parhar 	}
160038035ed6SNavdeep Parhar 	if (flags & M_PKTHDR)
160138035ed6SNavdeep Parhar 		m->m_pkthdr.len = total;
160238035ed6SNavdeep Parhar 	m->m_len = len;
160338035ed6SNavdeep Parhar 
160438035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
160538035ed6SNavdeep Parhar 		fl->rx_offset += roundup2(padded_len, sc->sge.pack_boundary);
160638035ed6SNavdeep Parhar 		MPASS(fl->rx_offset <= hwb->size);
160738035ed6SNavdeep Parhar 		if (fl->rx_offset < hwb->size)
160838035ed6SNavdeep Parhar 			return (m);	/* without advancing the cidx */
160938035ed6SNavdeep Parhar 	}
161038035ed6SNavdeep Parhar 
161138035ed6SNavdeep Parhar 	if (__predict_false(++fl->cidx == fl->cap))
161238035ed6SNavdeep Parhar 		fl->cidx = 0;
161338035ed6SNavdeep Parhar 	fl->rx_offset = 0;
161438035ed6SNavdeep Parhar 
161538035ed6SNavdeep Parhar 	return (m);
161638035ed6SNavdeep Parhar }
161738035ed6SNavdeep Parhar 
161838035ed6SNavdeep Parhar static struct mbuf *
161938035ed6SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, uint32_t len_newbuf,
16201458bff9SNavdeep Parhar     int *fl_bufs_used)
16211458bff9SNavdeep Parhar {
162238035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
162338035ed6SNavdeep Parhar 	u_int nbuf, len;
16241458bff9SNavdeep Parhar 
16251458bff9SNavdeep Parhar 	/*
16261458bff9SNavdeep Parhar 	 * No assertion for the fl lock because we don't need it.  This routine
16271458bff9SNavdeep Parhar 	 * is called only from the rx interrupt handler and it only updates
16281458bff9SNavdeep Parhar 	 * fl->cidx.  (Contrast that with fl->pidx/fl->needed which could be
16291458bff9SNavdeep Parhar 	 * updated in the rx interrupt handler or the starvation helper routine.
16301458bff9SNavdeep Parhar 	 * That's why code that manipulates fl->pidx/fl->needed needs the fl
16311458bff9SNavdeep Parhar 	 * lock but this routine does not).
16321458bff9SNavdeep Parhar 	 */
16331458bff9SNavdeep Parhar 
163438035ed6SNavdeep Parhar 	nbuf = 0;
16351458bff9SNavdeep Parhar 	len = G_RSPD_LEN(len_newbuf);
163638035ed6SNavdeep Parhar 	if (__predict_false(fl->m0 != NULL)) {
1637368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
163838035ed6SNavdeep Parhar 		MPASS(len == fl->m0->m_pkthdr.len);
163938035ed6SNavdeep Parhar 		MPASS(fl->remaining < len);
16401458bff9SNavdeep Parhar 
164138035ed6SNavdeep Parhar 		m0 = fl->m0;
164238035ed6SNavdeep Parhar 		pnext = fl->pnext;
164338035ed6SNavdeep Parhar 		len = fl->remaining;
164438035ed6SNavdeep Parhar 		fl->m0 = NULL;
164538035ed6SNavdeep Parhar 		goto get_segment;
16461458bff9SNavdeep Parhar 	}
16471458bff9SNavdeep Parhar 
164838035ed6SNavdeep Parhar 	if (fl->rx_offset > 0 && len_newbuf & F_RSPD_NEWBUF) {
164938035ed6SNavdeep Parhar 		nbuf++;
16501458bff9SNavdeep Parhar 		fl->rx_offset = 0;
16511458bff9SNavdeep Parhar 		if (__predict_false(++fl->cidx == fl->cap))
16521458bff9SNavdeep Parhar 			fl->cidx = 0;
16531458bff9SNavdeep Parhar 	}
16541458bff9SNavdeep Parhar 
16551458bff9SNavdeep Parhar 	/*
165638035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
165738035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
16581458bff9SNavdeep Parhar 	 */
16591458bff9SNavdeep Parhar 
166038035ed6SNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, len, M_PKTHDR);
1661368541baSNavdeep Parhar 	if (m0 == NULL)
1662368541baSNavdeep Parhar 		goto done;
166338035ed6SNavdeep Parhar 	len -= m0->m_len;
166438035ed6SNavdeep Parhar 	pnext = &m0->m_next;
16651458bff9SNavdeep Parhar 	while (len > 0) {
16661458bff9SNavdeep Parhar 		nbuf++;
166738035ed6SNavdeep Parhar get_segment:
166838035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
166938035ed6SNavdeep Parhar 		m = get_scatter_segment(sc, fl, len, 0);
167038035ed6SNavdeep Parhar 		if (m == NULL) {
167138035ed6SNavdeep Parhar 			fl->m0 = m0;
167238035ed6SNavdeep Parhar 			fl->pnext = pnext;
167338035ed6SNavdeep Parhar 			fl->remaining = len;
1674368541baSNavdeep Parhar 			m0 = NULL;
1675368541baSNavdeep Parhar 			goto done;
16761458bff9SNavdeep Parhar 		}
167738035ed6SNavdeep Parhar 		*pnext = m;
167838035ed6SNavdeep Parhar 		pnext = &m->m_next;
1679733b9277SNavdeep Parhar 		len -= m->m_len;
1680733b9277SNavdeep Parhar 	}
168138035ed6SNavdeep Parhar 	*pnext = NULL;
168238035ed6SNavdeep Parhar 	if (fl->rx_offset == 0)
1683733b9277SNavdeep Parhar 		nbuf++;
1684368541baSNavdeep Parhar done:
1685733b9277SNavdeep Parhar 	(*fl_bufs_used) += nbuf;
1686733b9277SNavdeep Parhar 	return (m0);
1687733b9277SNavdeep Parhar }
1688733b9277SNavdeep Parhar 
1689733b9277SNavdeep Parhar static int
1690733b9277SNavdeep Parhar t4_eth_rx(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
1691733b9277SNavdeep Parhar {
16923c51d154SNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
1693733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
1694733b9277SNavdeep Parhar 	const struct cpl_rx_pkt *cpl = (const void *)(rss + 1);
1695a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1696733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1697733b9277SNavdeep Parhar #endif
1698733b9277SNavdeep Parhar 
1699733b9277SNavdeep Parhar 	KASSERT(m0 != NULL, ("%s: no payload with opcode %02x", __func__,
1700733b9277SNavdeep Parhar 	    rss->opcode));
1701733b9277SNavdeep Parhar 
17029fb8886bSNavdeep Parhar 	m0->m_pkthdr.len -= fl_pktshift;
17039fb8886bSNavdeep Parhar 	m0->m_len -= fl_pktshift;
17049fb8886bSNavdeep Parhar 	m0->m_data += fl_pktshift;
170554e4ee71SNavdeep Parhar 
170654e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
170754e4ee71SNavdeep Parhar 	m0->m_flags |= M_FLOWID;
1708273ef991SNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(rss->hash_val);
170954e4ee71SNavdeep Parhar 
17109600bf00SNavdeep Parhar 	if (cpl->csum_calc && !cpl->err_vec) {
17119600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
17129600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
1713932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
171454e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
17159600bf00SNavdeep Parhar 			rxq->rxcsum++;
17169600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
17179600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
1718932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
17199600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
17209600bf00SNavdeep Parhar 			rxq->rxcsum++;
17219600bf00SNavdeep Parhar 		}
17229600bf00SNavdeep Parhar 
17239600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
172454e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
172554e4ee71SNavdeep Parhar 		else
172654e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
172754e4ee71SNavdeep Parhar 	}
172854e4ee71SNavdeep Parhar 
172954e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
173054e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
173154e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
173254e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
173354e4ee71SNavdeep Parhar 	}
173454e4ee71SNavdeep Parhar 
1735a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
173654e4ee71SNavdeep Parhar 	if (cpl->l2info & htobe32(F_RXF_LRO) &&
1737733b9277SNavdeep Parhar 	    iq->flags & IQ_LRO_ENABLED &&
173854e4ee71SNavdeep Parhar 	    tcp_lro_rx(lro, m0, 0) == 0) {
173954e4ee71SNavdeep Parhar 		/* queued for LRO */
174054e4ee71SNavdeep Parhar 	} else
174154e4ee71SNavdeep Parhar #endif
17427d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
174354e4ee71SNavdeep Parhar 
1744733b9277SNavdeep Parhar 	return (0);
174554e4ee71SNavdeep Parhar }
174654e4ee71SNavdeep Parhar 
1747733b9277SNavdeep Parhar /*
1748733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
1749733b9277SNavdeep Parhar  */
175009fe6320SNavdeep Parhar void
175109fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
1752733b9277SNavdeep Parhar {
1753733b9277SNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
1754733b9277SNavdeep Parhar 	int can_reclaim;
1755733b9277SNavdeep Parhar 	caddr_t dst;
1756733b9277SNavdeep Parhar 
1757733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(wrq);
175809fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1759733b9277SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_OFLD ||
1760733b9277SNavdeep Parhar 	    (eq->flags & EQ_TYPEMASK) == EQ_CTRL,
1761733b9277SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
176209fe6320SNavdeep Parhar #else
176309fe6320SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_CTRL,
176409fe6320SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
176509fe6320SNavdeep Parhar #endif
1766733b9277SNavdeep Parhar 
176709fe6320SNavdeep Parhar 	if (__predict_true(wr != NULL))
176809fe6320SNavdeep Parhar 		STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
1769733b9277SNavdeep Parhar 
1770733b9277SNavdeep Parhar 	can_reclaim = reclaimable(eq);
1771733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_STALLED)) {
17720835ddc7SNavdeep Parhar 		if (eq->avail + can_reclaim < tx_resume_threshold(eq))
177309fe6320SNavdeep Parhar 			return;
1774733b9277SNavdeep Parhar 		eq->flags &= ~EQ_STALLED;
1775733b9277SNavdeep Parhar 		eq->unstalled++;
1776733b9277SNavdeep Parhar 	}
1777733b9277SNavdeep Parhar 	eq->cidx += can_reclaim;
1778733b9277SNavdeep Parhar 	eq->avail += can_reclaim;
1779733b9277SNavdeep Parhar 	if (__predict_false(eq->cidx >= eq->cap))
1780733b9277SNavdeep Parhar 		eq->cidx -= eq->cap;
1781733b9277SNavdeep Parhar 
178209fe6320SNavdeep Parhar 	while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL) {
1783733b9277SNavdeep Parhar 		int ndesc;
1784733b9277SNavdeep Parhar 
178509fe6320SNavdeep Parhar 		if (__predict_false(wr->wr_len < 0 ||
178609fe6320SNavdeep Parhar 		    wr->wr_len > SGE_MAX_WR_LEN || (wr->wr_len & 0x7))) {
1787733b9277SNavdeep Parhar 
1788733b9277SNavdeep Parhar #ifdef INVARIANTS
178909fe6320SNavdeep Parhar 			panic("%s: work request with length %d", __func__,
179009fe6320SNavdeep Parhar 			    wr->wr_len);
1791733b9277SNavdeep Parhar #endif
179209fe6320SNavdeep Parhar #ifdef KDB
179309fe6320SNavdeep Parhar 			kdb_backtrace();
179409fe6320SNavdeep Parhar #endif
179509fe6320SNavdeep Parhar 			log(LOG_ERR, "%s: %s work request with length %d",
179609fe6320SNavdeep Parhar 			    device_get_nameunit(sc->dev), __func__, wr->wr_len);
179709fe6320SNavdeep Parhar 			STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
179809fe6320SNavdeep Parhar 			free_wrqe(wr);
179909fe6320SNavdeep Parhar 			continue;
1800733b9277SNavdeep Parhar 		}
1801733b9277SNavdeep Parhar 
180209fe6320SNavdeep Parhar 		ndesc = howmany(wr->wr_len, EQ_ESIZE);
1803733b9277SNavdeep Parhar 		if (eq->avail < ndesc) {
1804733b9277SNavdeep Parhar 			wrq->no_desc++;
1805733b9277SNavdeep Parhar 			break;
1806733b9277SNavdeep Parhar 		}
1807733b9277SNavdeep Parhar 
1808733b9277SNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
180909fe6320SNavdeep Parhar 		copy_to_txd(eq, wrtod(wr), &dst, wr->wr_len);
1810733b9277SNavdeep Parhar 
1811733b9277SNavdeep Parhar 		eq->pidx += ndesc;
1812733b9277SNavdeep Parhar 		eq->avail -= ndesc;
1813733b9277SNavdeep Parhar 		if (__predict_false(eq->pidx >= eq->cap))
1814733b9277SNavdeep Parhar 			eq->pidx -= eq->cap;
1815733b9277SNavdeep Parhar 
1816733b9277SNavdeep Parhar 		eq->pending += ndesc;
18177e2fb22fSNavdeep Parhar 		if (eq->pending >= 8)
1818733b9277SNavdeep Parhar 			ring_eq_db(sc, eq);
1819733b9277SNavdeep Parhar 
1820733b9277SNavdeep Parhar 		wrq->tx_wrs++;
182109fe6320SNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
182209fe6320SNavdeep Parhar 		free_wrqe(wr);
1823733b9277SNavdeep Parhar 
1824733b9277SNavdeep Parhar 		if (eq->avail < 8) {
1825733b9277SNavdeep Parhar 			can_reclaim = reclaimable(eq);
1826733b9277SNavdeep Parhar 			eq->cidx += can_reclaim;
1827733b9277SNavdeep Parhar 			eq->avail += can_reclaim;
1828733b9277SNavdeep Parhar 			if (__predict_false(eq->cidx >= eq->cap))
1829733b9277SNavdeep Parhar 				eq->cidx -= eq->cap;
1830733b9277SNavdeep Parhar 		}
1831733b9277SNavdeep Parhar 	}
1832733b9277SNavdeep Parhar 
1833733b9277SNavdeep Parhar 	if (eq->pending)
1834733b9277SNavdeep Parhar 		ring_eq_db(sc, eq);
1835733b9277SNavdeep Parhar 
183609fe6320SNavdeep Parhar 	if (wr != NULL) {
1837733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
1838733b9277SNavdeep Parhar 		if (callout_pending(&eq->tx_callout) == 0)
1839733b9277SNavdeep Parhar 			callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq);
1840733b9277SNavdeep Parhar 	}
1841f7dfe243SNavdeep Parhar }
1842f7dfe243SNavdeep Parhar 
184354e4ee71SNavdeep Parhar /* Per-packet header in a coalesced tx WR, before the SGL starts (in flits) */
184454e4ee71SNavdeep Parhar #define TXPKTS_PKT_HDR ((\
184554e4ee71SNavdeep Parhar     sizeof(struct ulp_txpkt) + \
184654e4ee71SNavdeep Parhar     sizeof(struct ulptx_idata) + \
184754e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
184854e4ee71SNavdeep Parhar     ) / 8)
184954e4ee71SNavdeep Parhar 
185054e4ee71SNavdeep Parhar /* Header of a coalesced tx WR, before SGL of first packet (in flits) */
185154e4ee71SNavdeep Parhar #define TXPKTS_WR_HDR (\
185254e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkts_wr) / 8 + \
185354e4ee71SNavdeep Parhar     TXPKTS_PKT_HDR)
185454e4ee71SNavdeep Parhar 
185554e4ee71SNavdeep Parhar /* Header of a tx WR, before SGL of first packet (in flits) */
185654e4ee71SNavdeep Parhar #define TXPKT_WR_HDR ((\
185754e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkt_wr) + \
185854e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
185954e4ee71SNavdeep Parhar     ) / 8 )
186054e4ee71SNavdeep Parhar 
186154e4ee71SNavdeep Parhar /* Header of a tx LSO WR, before SGL of first packet (in flits) */
186254e4ee71SNavdeep Parhar #define TXPKT_LSO_WR_HDR ((\
186354e4ee71SNavdeep Parhar     sizeof(struct fw_eth_tx_pkt_wr) + \
18642a5f6b0eSNavdeep Parhar     sizeof(struct cpl_tx_pkt_lso_core) + \
186554e4ee71SNavdeep Parhar     sizeof(struct cpl_tx_pkt_core) \
186654e4ee71SNavdeep Parhar     ) / 8 )
186754e4ee71SNavdeep Parhar 
186854e4ee71SNavdeep Parhar int
186954e4ee71SNavdeep Parhar t4_eth_tx(struct ifnet *ifp, struct sge_txq *txq, struct mbuf *m)
187054e4ee71SNavdeep Parhar {
187154e4ee71SNavdeep Parhar 	struct port_info *pi = (void *)ifp->if_softc;
187254e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
187354e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
1874f7dfe243SNavdeep Parhar 	struct buf_ring *br = txq->br;
187554e4ee71SNavdeep Parhar 	struct mbuf *next;
1876e874ff7aSNavdeep Parhar 	int rc, coalescing, can_reclaim;
187754e4ee71SNavdeep Parhar 	struct txpkts txpkts;
187854e4ee71SNavdeep Parhar 	struct sgl sgl;
187954e4ee71SNavdeep Parhar 
188054e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
188154e4ee71SNavdeep Parhar 	KASSERT(m, ("%s: called with nothing to do.", __func__));
1882733b9277SNavdeep Parhar 	KASSERT((eq->flags & EQ_TYPEMASK) == EQ_ETH,
1883733b9277SNavdeep Parhar 	    ("%s: eq type %d", __func__, eq->flags & EQ_TYPEMASK));
188454e4ee71SNavdeep Parhar 
1885e874ff7aSNavdeep Parhar 	prefetch(&eq->desc[eq->pidx]);
1886f7dfe243SNavdeep Parhar 	prefetch(&txq->sdesc[eq->pidx]);
1887e874ff7aSNavdeep Parhar 
188854e4ee71SNavdeep Parhar 	txpkts.npkt = 0;/* indicates there's nothing in txpkts */
188954e4ee71SNavdeep Parhar 	coalescing = 0;
189054e4ee71SNavdeep Parhar 
1891733b9277SNavdeep Parhar 	can_reclaim = reclaimable(eq);
1892733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_STALLED)) {
18930835ddc7SNavdeep Parhar 		if (eq->avail + can_reclaim < tx_resume_threshold(eq)) {
1894733b9277SNavdeep Parhar 			txq->m = m;
1895733b9277SNavdeep Parhar 			return (0);
1896733b9277SNavdeep Parhar 		}
1897733b9277SNavdeep Parhar 		eq->flags &= ~EQ_STALLED;
1898733b9277SNavdeep Parhar 		eq->unstalled++;
1899733b9277SNavdeep Parhar 	}
1900733b9277SNavdeep Parhar 
1901733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_DOOMED)) {
1902733b9277SNavdeep Parhar 		m_freem(m);
1903733b9277SNavdeep Parhar 		while ((m = buf_ring_dequeue_sc(txq->br)) != NULL)
1904733b9277SNavdeep Parhar 			m_freem(m);
1905733b9277SNavdeep Parhar 		return (ENETDOWN);
1906733b9277SNavdeep Parhar 	}
1907733b9277SNavdeep Parhar 
1908733b9277SNavdeep Parhar 	if (eq->avail < 8 && can_reclaim)
1909733b9277SNavdeep Parhar 		reclaim_tx_descs(txq, can_reclaim, 32);
191054e4ee71SNavdeep Parhar 
191154e4ee71SNavdeep Parhar 	for (; m; m = next ? next : drbr_dequeue(ifp, br)) {
191254e4ee71SNavdeep Parhar 
191354e4ee71SNavdeep Parhar 		if (eq->avail < 8)
191454e4ee71SNavdeep Parhar 			break;
191554e4ee71SNavdeep Parhar 
191654e4ee71SNavdeep Parhar 		next = m->m_nextpkt;
191754e4ee71SNavdeep Parhar 		m->m_nextpkt = NULL;
191854e4ee71SNavdeep Parhar 
191954e4ee71SNavdeep Parhar 		if (next || buf_ring_peek(br))
192054e4ee71SNavdeep Parhar 			coalescing = 1;
192154e4ee71SNavdeep Parhar 
192254e4ee71SNavdeep Parhar 		rc = get_pkt_sgl(txq, &m, &sgl, coalescing);
192354e4ee71SNavdeep Parhar 		if (rc != 0) {
192454e4ee71SNavdeep Parhar 			if (rc == ENOMEM) {
192554e4ee71SNavdeep Parhar 
192654e4ee71SNavdeep Parhar 				/* Short of resources, suspend tx */
192754e4ee71SNavdeep Parhar 
192854e4ee71SNavdeep Parhar 				m->m_nextpkt = next;
192954e4ee71SNavdeep Parhar 				break;
193054e4ee71SNavdeep Parhar 			}
193154e4ee71SNavdeep Parhar 
193254e4ee71SNavdeep Parhar 			/*
193354e4ee71SNavdeep Parhar 			 * Unrecoverable error for this packet, throw it away
193454e4ee71SNavdeep Parhar 			 * and move on to the next.  get_pkt_sgl may already
193554e4ee71SNavdeep Parhar 			 * have freed m (it will be NULL in that case and the
193654e4ee71SNavdeep Parhar 			 * m_freem here is still safe).
193754e4ee71SNavdeep Parhar 			 */
193854e4ee71SNavdeep Parhar 
193954e4ee71SNavdeep Parhar 			m_freem(m);
194054e4ee71SNavdeep Parhar 			continue;
194154e4ee71SNavdeep Parhar 		}
194254e4ee71SNavdeep Parhar 
194354e4ee71SNavdeep Parhar 		if (coalescing &&
194454e4ee71SNavdeep Parhar 		    add_to_txpkts(pi, txq, &txpkts, m, &sgl) == 0) {
194554e4ee71SNavdeep Parhar 
194654e4ee71SNavdeep Parhar 			/* Successfully absorbed into txpkts */
194754e4ee71SNavdeep Parhar 
194854e4ee71SNavdeep Parhar 			write_ulp_cpl_sgl(pi, txq, &txpkts, m, &sgl);
194954e4ee71SNavdeep Parhar 			goto doorbell;
195054e4ee71SNavdeep Parhar 		}
195154e4ee71SNavdeep Parhar 
195254e4ee71SNavdeep Parhar 		/*
195354e4ee71SNavdeep Parhar 		 * We weren't coalescing to begin with, or current frame could
195454e4ee71SNavdeep Parhar 		 * not be coalesced (add_to_txpkts flushes txpkts if a frame
195554e4ee71SNavdeep Parhar 		 * given to it can't be coalesced).  Either way there should be
195654e4ee71SNavdeep Parhar 		 * nothing in txpkts.
195754e4ee71SNavdeep Parhar 		 */
195854e4ee71SNavdeep Parhar 		KASSERT(txpkts.npkt == 0,
195954e4ee71SNavdeep Parhar 		    ("%s: txpkts not empty: %d", __func__, txpkts.npkt));
196054e4ee71SNavdeep Parhar 
196154e4ee71SNavdeep Parhar 		/* We're sending out individual packets now */
196254e4ee71SNavdeep Parhar 		coalescing = 0;
196354e4ee71SNavdeep Parhar 
196454e4ee71SNavdeep Parhar 		if (eq->avail < 8)
1965f7dfe243SNavdeep Parhar 			reclaim_tx_descs(txq, 0, 8);
196654e4ee71SNavdeep Parhar 		rc = write_txpkt_wr(pi, txq, m, &sgl);
196754e4ee71SNavdeep Parhar 		if (rc != 0) {
196854e4ee71SNavdeep Parhar 
196954e4ee71SNavdeep Parhar 			/* Short of hardware descriptors, suspend tx */
197054e4ee71SNavdeep Parhar 
197154e4ee71SNavdeep Parhar 			/*
197254e4ee71SNavdeep Parhar 			 * This is an unlikely but expensive failure.  We've
197354e4ee71SNavdeep Parhar 			 * done all the hard work (DMA mappings etc.) and now we
197454e4ee71SNavdeep Parhar 			 * can't send out the packet.  What's worse, we have to
197554e4ee71SNavdeep Parhar 			 * spend even more time freeing up everything in sgl.
197654e4ee71SNavdeep Parhar 			 */
197754e4ee71SNavdeep Parhar 			txq->no_desc++;
197854e4ee71SNavdeep Parhar 			free_pkt_sgl(txq, &sgl);
197954e4ee71SNavdeep Parhar 
198054e4ee71SNavdeep Parhar 			m->m_nextpkt = next;
198154e4ee71SNavdeep Parhar 			break;
198254e4ee71SNavdeep Parhar 		}
198354e4ee71SNavdeep Parhar 
198454e4ee71SNavdeep Parhar 		ETHER_BPF_MTAP(ifp, m);
198554e4ee71SNavdeep Parhar 		if (sgl.nsegs == 0)
198654e4ee71SNavdeep Parhar 			m_freem(m);
198754e4ee71SNavdeep Parhar doorbell:
19887e2fb22fSNavdeep Parhar 		if (eq->pending >= 8)
1989f7dfe243SNavdeep Parhar 			ring_eq_db(sc, eq);
1990e874ff7aSNavdeep Parhar 
1991e874ff7aSNavdeep Parhar 		can_reclaim = reclaimable(eq);
1992e874ff7aSNavdeep Parhar 		if (can_reclaim >= 32)
1993733b9277SNavdeep Parhar 			reclaim_tx_descs(txq, can_reclaim, 64);
199454e4ee71SNavdeep Parhar 	}
199554e4ee71SNavdeep Parhar 
199654e4ee71SNavdeep Parhar 	if (txpkts.npkt > 0)
199754e4ee71SNavdeep Parhar 		write_txpkts_wr(txq, &txpkts);
199854e4ee71SNavdeep Parhar 
199954e4ee71SNavdeep Parhar 	/*
200054e4ee71SNavdeep Parhar 	 * m not NULL means there was an error but we haven't thrown it away.
200154e4ee71SNavdeep Parhar 	 * This can happen when we're short of tx descriptors (no_desc) or maybe
200254e4ee71SNavdeep Parhar 	 * even DMA maps (no_dmamap).  Either way, a credit flush and reclaim
200354e4ee71SNavdeep Parhar 	 * will get things going again.
200454e4ee71SNavdeep Parhar 	 */
2005733b9277SNavdeep Parhar 	if (m && !(eq->flags & EQ_CRFLUSHED)) {
2006f7dfe243SNavdeep Parhar 		struct tx_sdesc *txsd = &txq->sdesc[eq->pidx];
2007f7dfe243SNavdeep Parhar 
2008733b9277SNavdeep Parhar 		/*
2009733b9277SNavdeep Parhar 		 * If EQ_CRFLUSHED is not set then we know we have at least one
2010733b9277SNavdeep Parhar 		 * available descriptor because any WR that reduces eq->avail to
2011733b9277SNavdeep Parhar 		 * 0 also sets EQ_CRFLUSHED.
2012733b9277SNavdeep Parhar 		 */
2013733b9277SNavdeep Parhar 		KASSERT(eq->avail > 0, ("%s: no space for eqflush.", __func__));
2014733b9277SNavdeep Parhar 
2015f7dfe243SNavdeep Parhar 		txsd->desc_used = 1;
2016f7dfe243SNavdeep Parhar 		txsd->credits = 0;
201754e4ee71SNavdeep Parhar 		write_eqflush_wr(eq);
2018f7dfe243SNavdeep Parhar 	}
201954e4ee71SNavdeep Parhar 	txq->m = m;
202054e4ee71SNavdeep Parhar 
202154e4ee71SNavdeep Parhar 	if (eq->pending)
2022f7dfe243SNavdeep Parhar 		ring_eq_db(sc, eq);
202354e4ee71SNavdeep Parhar 
2024733b9277SNavdeep Parhar 	reclaim_tx_descs(txq, 0, 128);
2025733b9277SNavdeep Parhar 
2026733b9277SNavdeep Parhar 	if (eq->flags & EQ_STALLED && callout_pending(&eq->tx_callout) == 0)
2027733b9277SNavdeep Parhar 		callout_reset(&eq->tx_callout, 1, t4_tx_callout, eq);
202854e4ee71SNavdeep Parhar 
202954e4ee71SNavdeep Parhar 	return (0);
203054e4ee71SNavdeep Parhar }
203154e4ee71SNavdeep Parhar 
203254e4ee71SNavdeep Parhar void
203354e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
203454e4ee71SNavdeep Parhar {
203554e4ee71SNavdeep Parhar 	struct port_info *pi = ifp->if_softc;
20361458bff9SNavdeep Parhar 	struct adapter *sc = pi->adapter;
203754e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
20386eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
20396eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
20406eb3180fSNavdeep Parhar #endif
204154e4ee71SNavdeep Parhar 	struct sge_fl *fl;
204238035ed6SNavdeep Parhar 	int i, maxp, mtu = ifp->if_mtu;
204354e4ee71SNavdeep Parhar 
204438035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 0);
204554e4ee71SNavdeep Parhar 	for_each_rxq(pi, i, rxq) {
204654e4ee71SNavdeep Parhar 		fl = &rxq->fl;
204754e4ee71SNavdeep Parhar 
204854e4ee71SNavdeep Parhar 		FL_LOCK(fl);
204938035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
205054e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
205154e4ee71SNavdeep Parhar 	}
20526eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
205338035ed6SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu, 1);
20546eb3180fSNavdeep Parhar 	for_each_ofld_rxq(pi, i, ofld_rxq) {
20556eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
20566eb3180fSNavdeep Parhar 
20576eb3180fSNavdeep Parhar 		FL_LOCK(fl);
205838035ed6SNavdeep Parhar 		find_best_refill_source(sc, fl, maxp);
20596eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
20606eb3180fSNavdeep Parhar 	}
20616eb3180fSNavdeep Parhar #endif
206254e4ee71SNavdeep Parhar }
206354e4ee71SNavdeep Parhar 
2064733b9277SNavdeep Parhar int
2065733b9277SNavdeep Parhar can_resume_tx(struct sge_eq *eq)
2066733b9277SNavdeep Parhar {
20670835ddc7SNavdeep Parhar 
20680835ddc7SNavdeep Parhar 	return (eq->avail + reclaimable(eq) >= tx_resume_threshold(eq));
2069733b9277SNavdeep Parhar }
2070733b9277SNavdeep Parhar 
207154e4ee71SNavdeep Parhar static inline void
207254e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
20735323ca8fSNavdeep Parhar     int qsize, int esize)
207454e4ee71SNavdeep Parhar {
207554e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
207654e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
207754e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
207854e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
207954e4ee71SNavdeep Parhar 
208054e4ee71SNavdeep Parhar 	iq->flags = 0;
208154e4ee71SNavdeep Parhar 	iq->adapter = sc;
20827a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
20837a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
20847a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
20857a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
208654e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
20877a32954cSNavdeep Parhar 	}
2088d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
208954e4ee71SNavdeep Parhar 	iq->esize = max(esize, 16);		/* See FW_IQ_CMD/iqesize */
209054e4ee71SNavdeep Parhar }
209154e4ee71SNavdeep Parhar 
209254e4ee71SNavdeep Parhar static inline void
209338035ed6SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, int pack,
20941458bff9SNavdeep Parhar     char *name)
209554e4ee71SNavdeep Parhar {
20961458bff9SNavdeep Parhar 
209754e4ee71SNavdeep Parhar 	fl->qsize = qsize;
209854e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
20991458bff9SNavdeep Parhar 	if (pack)
21001458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
210138035ed6SNavdeep Parhar 	find_best_refill_source(sc, fl, maxp);
210238035ed6SNavdeep Parhar 	find_safe_refill_source(sc, fl);
210354e4ee71SNavdeep Parhar }
210454e4ee71SNavdeep Parhar 
210554e4ee71SNavdeep Parhar static inline void
2106733b9277SNavdeep Parhar init_eq(struct sge_eq *eq, int eqtype, int qsize, uint8_t tx_chan,
2107733b9277SNavdeep Parhar     uint16_t iqid, char *name)
210854e4ee71SNavdeep Parhar {
2109733b9277SNavdeep Parhar 	KASSERT(tx_chan < NCHAN, ("%s: bad tx channel %d", __func__, tx_chan));
2110733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
2111733b9277SNavdeep Parhar 
2112733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
2113733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
2114733b9277SNavdeep Parhar 	eq->iqid = iqid;
2115f7dfe243SNavdeep Parhar 	eq->qsize = qsize;
2116f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
2117733b9277SNavdeep Parhar 
2118733b9277SNavdeep Parhar 	TASK_INIT(&eq->tx_task, 0, t4_tx_task, eq);
2119733b9277SNavdeep Parhar 	callout_init(&eq->tx_callout, CALLOUT_MPSAFE);
212054e4ee71SNavdeep Parhar }
212154e4ee71SNavdeep Parhar 
212254e4ee71SNavdeep Parhar static int
212354e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
212454e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
212554e4ee71SNavdeep Parhar {
212654e4ee71SNavdeep Parhar 	int rc;
212754e4ee71SNavdeep Parhar 
212854e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
212954e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
213054e4ee71SNavdeep Parhar 	if (rc != 0) {
213154e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
213254e4ee71SNavdeep Parhar 		goto done;
213354e4ee71SNavdeep Parhar 	}
213454e4ee71SNavdeep Parhar 
213554e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
213654e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
213754e4ee71SNavdeep Parhar 	if (rc != 0) {
213854e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
213954e4ee71SNavdeep Parhar 		goto done;
214054e4ee71SNavdeep Parhar 	}
214154e4ee71SNavdeep Parhar 
214254e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
214354e4ee71SNavdeep Parhar 	if (rc != 0) {
214454e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
214554e4ee71SNavdeep Parhar 		goto done;
214654e4ee71SNavdeep Parhar 	}
214754e4ee71SNavdeep Parhar done:
214854e4ee71SNavdeep Parhar 	if (rc)
214954e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
215054e4ee71SNavdeep Parhar 
215154e4ee71SNavdeep Parhar 	return (rc);
215254e4ee71SNavdeep Parhar }
215354e4ee71SNavdeep Parhar 
215454e4ee71SNavdeep Parhar static int
215554e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
215654e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
215754e4ee71SNavdeep Parhar {
215854e4ee71SNavdeep Parhar 	if (pa)
215954e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
216054e4ee71SNavdeep Parhar 	if (va)
216154e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
216254e4ee71SNavdeep Parhar 	if (tag)
216354e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
216454e4ee71SNavdeep Parhar 
216554e4ee71SNavdeep Parhar 	return (0);
216654e4ee71SNavdeep Parhar }
216754e4ee71SNavdeep Parhar 
216854e4ee71SNavdeep Parhar /*
216954e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
217054e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
217154e4ee71SNavdeep Parhar  * ingress queue.
217254e4ee71SNavdeep Parhar  *
217354e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
217454e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
217554e4ee71SNavdeep Parhar  *
2176733b9277SNavdeep Parhar  * If the ingress queue will take interrupts directly (iq->flags & IQ_INTR) then
217754e4ee71SNavdeep Parhar  * the intr_idx specifies the vector, starting from 0.  Otherwise it specifies
2178733b9277SNavdeep Parhar  * the abs_id of the ingress queue to which its interrupts should be forwarded.
217954e4ee71SNavdeep Parhar  */
218054e4ee71SNavdeep Parhar static int
218154e4ee71SNavdeep Parhar alloc_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl,
2182bc14b14dSNavdeep Parhar     int intr_idx, int cong)
218354e4ee71SNavdeep Parhar {
218454e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
218554e4ee71SNavdeep Parhar 	size_t len;
218654e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
218754e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
218854e4ee71SNavdeep Parhar 	__be32 v = 0;
218954e4ee71SNavdeep Parhar 
219054e4ee71SNavdeep Parhar 	len = iq->qsize * iq->esize;
219154e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
219254e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
219354e4ee71SNavdeep Parhar 	if (rc != 0)
219454e4ee71SNavdeep Parhar 		return (rc);
219554e4ee71SNavdeep Parhar 
219654e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
219754e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
219854e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
219954e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
220054e4ee71SNavdeep Parhar 
220154e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
220254e4ee71SNavdeep Parhar 	    FW_LEN16(c));
220354e4ee71SNavdeep Parhar 
220454e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
220554e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
220654e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
220754e4ee71SNavdeep Parhar 
2208733b9277SNavdeep Parhar 	if (iq->flags & IQ_INTR) {
220954e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
221054e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
2211733b9277SNavdeep Parhar 	} else
2212733b9277SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
221354e4ee71SNavdeep Parhar 	v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
221454e4ee71SNavdeep Parhar 
221554e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
221654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
221754e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VIID(pi->viid) |
221854e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
221954e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
222054e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
222154e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
222254e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(iq->esize) - 4));
222354e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
222454e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
2225bc14b14dSNavdeep Parhar 	if (cong >= 0)
2226bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
222754e4ee71SNavdeep Parhar 
222854e4ee71SNavdeep Parhar 	if (fl) {
222954e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
223054e4ee71SNavdeep Parhar 
223154e4ee71SNavdeep Parhar 		len = fl->qsize * RX_FL_ESIZE;
223254e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
223354e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
223454e4ee71SNavdeep Parhar 		if (rc)
223554e4ee71SNavdeep Parhar 			return (rc);
223654e4ee71SNavdeep Parhar 
223754e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
22384defc81bSNavdeep Parhar 		fl->cap = (fl->qsize - spg_len / RX_FL_ESIZE) * 8;
223954e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
224054e4ee71SNavdeep Parhar 		if (rc != 0) {
224154e4ee71SNavdeep Parhar 			device_printf(sc->dev,
224254e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
224354e4ee71SNavdeep Parhar 			    rc);
224454e4ee71SNavdeep Parhar 			return (rc);
224554e4ee71SNavdeep Parhar 		}
2246fb12416cSNavdeep Parhar 		fl->needed = fl->cap;
22477293a15fSNavdeep Parhar 		fl->lowat = fl->flags & FL_BUF_PACKING ?
22487293a15fSNavdeep Parhar 		    roundup2(sc->sge.fl_starve_threshold2, 8) :
22497293a15fSNavdeep Parhar 		    roundup2(sc->sge.fl_starve_threshold, 8);
225054e4ee71SNavdeep Parhar 
2251214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
2252bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
2253bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
22541458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
22551458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
22561458bff9SNavdeep Parhar 			    0));
2257bc14b14dSNavdeep Parhar 		if (cong >= 0) {
2258bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
2259bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
2260bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
2261bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
2262bc14b14dSNavdeep Parhar 		}
226354e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
226454e4ee71SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(X_FETCHBURSTMIN_64B) |
226554e4ee71SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(X_FETCHBURSTMAX_512B));
226654e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
226754e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
226854e4ee71SNavdeep Parhar 	}
226954e4ee71SNavdeep Parhar 
227054e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
227154e4ee71SNavdeep Parhar 	if (rc != 0) {
227254e4ee71SNavdeep Parhar 		device_printf(sc->dev,
227354e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
227454e4ee71SNavdeep Parhar 		return (rc);
227554e4ee71SNavdeep Parhar 	}
227654e4ee71SNavdeep Parhar 
227754e4ee71SNavdeep Parhar 	iq->cdesc = iq->desc;
227854e4ee71SNavdeep Parhar 	iq->cidx = 0;
227954e4ee71SNavdeep Parhar 	iq->gen = 1;
228054e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
228154e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
228254e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
2283733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
228454e4ee71SNavdeep Parhar 
228554e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
2286733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
2287733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
2288733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
2289733b9277SNavdeep Parhar 	}
229054e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
229154e4ee71SNavdeep Parhar 
229254e4ee71SNavdeep Parhar 	if (fl) {
229354e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
229454e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
229554e4ee71SNavdeep Parhar 
22969f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
2297733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
2298733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
2299733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
2300733b9277SNavdeep Parhar 		}
230154e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
230254e4ee71SNavdeep Parhar 
230354e4ee71SNavdeep Parhar 		FL_LOCK(fl);
2304733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
2305733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
230654e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
2307733b9277SNavdeep Parhar 
2308733b9277SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
230954e4ee71SNavdeep Parhar 	}
231054e4ee71SNavdeep Parhar 
2311ba41ec48SNavdeep Parhar 	if (is_t5(sc) && cong >= 0) {
2312ba41ec48SNavdeep Parhar 		uint32_t param, val;
2313ba41ec48SNavdeep Parhar 
2314ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
2315ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
2316ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
231773cd9220SNavdeep Parhar 		if (cong == 0)
231873cd9220SNavdeep Parhar 			val = 1 << 19;
231973cd9220SNavdeep Parhar 		else {
232073cd9220SNavdeep Parhar 			val = 2 << 19;
232173cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
232273cd9220SNavdeep Parhar 				if (cong & (1 << i))
232373cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
232473cd9220SNavdeep Parhar 			}
232573cd9220SNavdeep Parhar 		}
232673cd9220SNavdeep Parhar 
2327ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
2328ba41ec48SNavdeep Parhar 		if (rc != 0) {
2329ba41ec48SNavdeep Parhar 			/* report error but carry on */
2330ba41ec48SNavdeep Parhar 			device_printf(sc->dev,
2331ba41ec48SNavdeep Parhar 			    "failed to set congestion manager context for "
2332ba41ec48SNavdeep Parhar 			    "ingress queue %d: %d\n", iq->cntxt_id, rc);
2333ba41ec48SNavdeep Parhar 		}
2334ba41ec48SNavdeep Parhar 	}
2335ba41ec48SNavdeep Parhar 
233654e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
2337733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
233854e4ee71SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_GTS), V_SEINTARM(iq->intr_params) |
233954e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
234054e4ee71SNavdeep Parhar 
234154e4ee71SNavdeep Parhar 	return (0);
234254e4ee71SNavdeep Parhar }
234354e4ee71SNavdeep Parhar 
234454e4ee71SNavdeep Parhar static int
234554e4ee71SNavdeep Parhar free_iq_fl(struct port_info *pi, struct sge_iq *iq, struct sge_fl *fl)
234654e4ee71SNavdeep Parhar {
234738035ed6SNavdeep Parhar 	int rc;
234854e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
234954e4ee71SNavdeep Parhar 	device_t dev;
235054e4ee71SNavdeep Parhar 
235154e4ee71SNavdeep Parhar 	if (sc == NULL)
235254e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
235354e4ee71SNavdeep Parhar 
235454e4ee71SNavdeep Parhar 	dev = pi ? pi->dev : sc->dev;
235554e4ee71SNavdeep Parhar 
235654e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
235754e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
235854e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
235954e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
236054e4ee71SNavdeep Parhar 		if (rc != 0) {
236154e4ee71SNavdeep Parhar 			device_printf(dev,
236254e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
236354e4ee71SNavdeep Parhar 			return (rc);
236454e4ee71SNavdeep Parhar 		}
236554e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
236654e4ee71SNavdeep Parhar 	}
236754e4ee71SNavdeep Parhar 
236854e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
236954e4ee71SNavdeep Parhar 
237054e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
237154e4ee71SNavdeep Parhar 
237254e4ee71SNavdeep Parhar 	if (fl) {
237354e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
237454e4ee71SNavdeep Parhar 		    fl->desc);
237554e4ee71SNavdeep Parhar 
2376aa9a5cc0SNavdeep Parhar 		if (fl->sdesc)
23771458bff9SNavdeep Parhar 			free_fl_sdesc(sc, fl);
23781458bff9SNavdeep Parhar 
237954e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
238054e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
238154e4ee71SNavdeep Parhar 
238254e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
238354e4ee71SNavdeep Parhar 	}
238454e4ee71SNavdeep Parhar 
238554e4ee71SNavdeep Parhar 	return (0);
238654e4ee71SNavdeep Parhar }
238754e4ee71SNavdeep Parhar 
238838035ed6SNavdeep Parhar static void
238938035ed6SNavdeep Parhar add_fl_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
239038035ed6SNavdeep Parhar     struct sge_fl *fl)
239138035ed6SNavdeep Parhar {
239238035ed6SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
239338035ed6SNavdeep Parhar 
239438035ed6SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
239538035ed6SNavdeep Parhar 	    "freelist");
239638035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
239738035ed6SNavdeep Parhar 
239838035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
239938035ed6SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I",
240038035ed6SNavdeep Parhar 	    "SGE context id of the freelist");
240138035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
240238035ed6SNavdeep Parhar 	    0, "consumer index");
240338035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
240438035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
240538035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
240638035ed6SNavdeep Parhar 	}
240738035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
240838035ed6SNavdeep Parhar 	    0, "producer index");
240938035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_allocated",
241038035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_allocated, "# of mbuf allocated");
241138035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "mbuf_inlined",
241238035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->mbuf_inlined, "# of mbuf inlined in clusters");
241338035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
241438035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
241538035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
241638035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
241738035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
241838035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
241938035ed6SNavdeep Parhar }
242038035ed6SNavdeep Parhar 
242154e4ee71SNavdeep Parhar static int
2422733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
242354e4ee71SNavdeep Parhar {
2424733b9277SNavdeep Parhar 	int rc, intr_idx;
242556599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
2426733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2427733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
242856599263SNavdeep Parhar 
24295323ca8fSNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE, FW_IQ_ESIZE);
2430733b9277SNavdeep Parhar 	fwq->flags |= IQ_INTR;	/* always */
2431733b9277SNavdeep Parhar 	intr_idx = sc->intr_count > 1 ? 1 : 0;
243256599263SNavdeep Parhar 	rc = alloc_iq_fl(sc->port[0], fwq, NULL, intr_idx, -1);
2433733b9277SNavdeep Parhar 	if (rc != 0) {
2434733b9277SNavdeep Parhar 		device_printf(sc->dev,
2435733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
243656599263SNavdeep Parhar 		return (rc);
2437733b9277SNavdeep Parhar 	}
243856599263SNavdeep Parhar 
2439733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
2440733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
2441733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
244256599263SNavdeep Parhar 
244359bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "abs_id",
244459bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->abs_id, 0, sysctl_uint16, "I",
244559bc8ce0SNavdeep Parhar 	    "absolute id of the queue");
244659bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cntxt_id",
244759bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cntxt_id, 0, sysctl_uint16, "I",
244859bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
244956599263SNavdeep Parhar 	SYSCTL_ADD_PROC(&sc->ctx, children, OID_AUTO, "cidx",
245056599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fwq->cidx, 0, sysctl_uint16, "I",
245156599263SNavdeep Parhar 	    "consumer index");
245256599263SNavdeep Parhar 
2453733b9277SNavdeep Parhar 	return (0);
2454733b9277SNavdeep Parhar }
2455733b9277SNavdeep Parhar 
2456733b9277SNavdeep Parhar static int
2457733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
2458733b9277SNavdeep Parhar {
2459733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
2460733b9277SNavdeep Parhar }
2461733b9277SNavdeep Parhar 
2462733b9277SNavdeep Parhar static int
2463733b9277SNavdeep Parhar alloc_mgmtq(struct adapter *sc)
2464733b9277SNavdeep Parhar {
2465733b9277SNavdeep Parhar 	int rc;
2466733b9277SNavdeep Parhar 	struct sge_wrq *mgmtq = &sc->sge.mgmtq;
2467733b9277SNavdeep Parhar 	char name[16];
2468733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
2469733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2470733b9277SNavdeep Parhar 
2471733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "mgmtq", CTLFLAG_RD,
2472733b9277SNavdeep Parhar 	    NULL, "management queue");
2473733b9277SNavdeep Parhar 
2474733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%s mgmtq", device_get_nameunit(sc->dev));
2475733b9277SNavdeep Parhar 	init_eq(&mgmtq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[0]->tx_chan,
2476733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
2477733b9277SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, mgmtq, oid);
2478733b9277SNavdeep Parhar 	if (rc != 0) {
2479733b9277SNavdeep Parhar 		device_printf(sc->dev,
2480733b9277SNavdeep Parhar 		    "failed to create management queue: %d\n", rc);
248156599263SNavdeep Parhar 		return (rc);
248256599263SNavdeep Parhar 	}
248356599263SNavdeep Parhar 
2484733b9277SNavdeep Parhar 	return (0);
248554e4ee71SNavdeep Parhar }
248654e4ee71SNavdeep Parhar 
248754e4ee71SNavdeep Parhar static int
2488733b9277SNavdeep Parhar free_mgmtq(struct adapter *sc)
2489733b9277SNavdeep Parhar {
249009fe6320SNavdeep Parhar 
2491733b9277SNavdeep Parhar 	return free_wrq(sc, &sc->sge.mgmtq);
2492733b9277SNavdeep Parhar }
2493733b9277SNavdeep Parhar 
24949fb8886bSNavdeep Parhar static inline int
24959fb8886bSNavdeep Parhar tnl_cong(struct port_info *pi)
24969fb8886bSNavdeep Parhar {
24979fb8886bSNavdeep Parhar 
24989fb8886bSNavdeep Parhar 	if (cong_drop == -1)
24999fb8886bSNavdeep Parhar 		return (-1);
25009fb8886bSNavdeep Parhar 	else if (cong_drop == 1)
25019fb8886bSNavdeep Parhar 		return (0);
25029fb8886bSNavdeep Parhar 	else
2503e46dcc56SNavdeep Parhar 		return (pi->rx_chan_map);
25049fb8886bSNavdeep Parhar }
25059fb8886bSNavdeep Parhar 
2506733b9277SNavdeep Parhar static int
2507733b9277SNavdeep Parhar alloc_rxq(struct port_info *pi, struct sge_rxq *rxq, int intr_idx, int idx,
2508733b9277SNavdeep Parhar     struct sysctl_oid *oid)
250954e4ee71SNavdeep Parhar {
251054e4ee71SNavdeep Parhar 	int rc;
251154e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
251254e4ee71SNavdeep Parhar 	char name[16];
251354e4ee71SNavdeep Parhar 
25149fb8886bSNavdeep Parhar 	rc = alloc_iq_fl(pi, &rxq->iq, &rxq->fl, intr_idx, tnl_cong(pi));
251554e4ee71SNavdeep Parhar 	if (rc != 0)
251654e4ee71SNavdeep Parhar 		return (rc);
251754e4ee71SNavdeep Parhar 
25189b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
2519733b9277SNavdeep Parhar 	refill_fl(pi->adapter, &rxq->fl, rxq->fl.needed / 8);
25209b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
25219b4d7b4eSNavdeep Parhar 
2522a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
252354e4ee71SNavdeep Parhar 	rc = tcp_lro_init(&rxq->lro);
252454e4ee71SNavdeep Parhar 	if (rc != 0)
252554e4ee71SNavdeep Parhar 		return (rc);
252654e4ee71SNavdeep Parhar 	rxq->lro.ifp = pi->ifp; /* also indicates LRO init'ed */
252754e4ee71SNavdeep Parhar 
252854e4ee71SNavdeep Parhar 	if (pi->ifp->if_capenable & IFCAP_LRO)
2529733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
253054e4ee71SNavdeep Parhar #endif
253129ca78e1SNavdeep Parhar 	rxq->ifp = pi->ifp;
253254e4ee71SNavdeep Parhar 
2533733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
253454e4ee71SNavdeep Parhar 
253554e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
253654e4ee71SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
253754e4ee71SNavdeep Parhar 	    NULL, "rx queue");
253854e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
253954e4ee71SNavdeep Parhar 
2540af49c942SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id",
254156599263SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.abs_id, 0, sysctl_uint16, "I",
2542af49c942SNavdeep Parhar 	    "absolute id of the queue");
254359bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
254459bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cntxt_id, 0, sysctl_uint16, "I",
254559bc8ce0SNavdeep Parhar 	    "SGE context id of the queue");
254659bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
254759bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &rxq->iq.cidx, 0, sysctl_uint16, "I",
254859bc8ce0SNavdeep Parhar 	    "consumer index");
2549a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
255054e4ee71SNavdeep Parhar 	SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
255154e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
255254e4ee71SNavdeep Parhar 	SYSCTL_ADD_INT(&pi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
255354e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
25547d29df59SNavdeep Parhar #endif
255554e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
255654e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
255754e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_extraction",
255854e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
255954e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
256054e4ee71SNavdeep Parhar 
256138035ed6SNavdeep Parhar 	add_fl_sysctls(&pi->ctx, oid, &rxq->fl);
256259bc8ce0SNavdeep Parhar 
256354e4ee71SNavdeep Parhar 	return (rc);
256454e4ee71SNavdeep Parhar }
256554e4ee71SNavdeep Parhar 
256654e4ee71SNavdeep Parhar static int
256754e4ee71SNavdeep Parhar free_rxq(struct port_info *pi, struct sge_rxq *rxq)
256854e4ee71SNavdeep Parhar {
256954e4ee71SNavdeep Parhar 	int rc;
257054e4ee71SNavdeep Parhar 
2571a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
257254e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
257354e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
257454e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
257554e4ee71SNavdeep Parhar 	}
257654e4ee71SNavdeep Parhar #endif
257754e4ee71SNavdeep Parhar 
257854e4ee71SNavdeep Parhar 	rc = free_iq_fl(pi, &rxq->iq, &rxq->fl);
257954e4ee71SNavdeep Parhar 	if (rc == 0)
258054e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
258154e4ee71SNavdeep Parhar 
258254e4ee71SNavdeep Parhar 	return (rc);
258354e4ee71SNavdeep Parhar }
258454e4ee71SNavdeep Parhar 
258509fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
258654e4ee71SNavdeep Parhar static int
2587733b9277SNavdeep Parhar alloc_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq,
2588733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
2589f7dfe243SNavdeep Parhar {
2590733b9277SNavdeep Parhar 	int rc;
2591f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
2592733b9277SNavdeep Parhar 	char name[16];
2593f7dfe243SNavdeep Parhar 
2594733b9277SNavdeep Parhar 	rc = alloc_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx,
2595e46dcc56SNavdeep Parhar 	    pi->rx_chan_map);
2596733b9277SNavdeep Parhar 	if (rc != 0)
2597f7dfe243SNavdeep Parhar 		return (rc);
2598f7dfe243SNavdeep Parhar 
2599733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2600733b9277SNavdeep Parhar 
2601733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2602733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
2603733b9277SNavdeep Parhar 	    NULL, "rx queue");
2604733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2605733b9277SNavdeep Parhar 
2606733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "abs_id",
2607733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.abs_id, 0, sysctl_uint16,
2608733b9277SNavdeep Parhar 	    "I", "absolute id of the queue");
2609733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cntxt_id",
2610733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cntxt_id, 0, sysctl_uint16,
2611733b9277SNavdeep Parhar 	    "I", "SGE context id of the queue");
2612733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
2613733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &ofld_rxq->iq.cidx, 0, sysctl_uint16, "I",
2614733b9277SNavdeep Parhar 	    "consumer index");
2615733b9277SNavdeep Parhar 
261638035ed6SNavdeep Parhar 	add_fl_sysctls(&pi->ctx, oid, &ofld_rxq->fl);
2617733b9277SNavdeep Parhar 
2618733b9277SNavdeep Parhar 	return (rc);
2619733b9277SNavdeep Parhar }
2620733b9277SNavdeep Parhar 
2621733b9277SNavdeep Parhar static int
2622733b9277SNavdeep Parhar free_ofld_rxq(struct port_info *pi, struct sge_ofld_rxq *ofld_rxq)
2623733b9277SNavdeep Parhar {
2624733b9277SNavdeep Parhar 	int rc;
2625733b9277SNavdeep Parhar 
2626733b9277SNavdeep Parhar 	rc = free_iq_fl(pi, &ofld_rxq->iq, &ofld_rxq->fl);
2627733b9277SNavdeep Parhar 	if (rc == 0)
2628733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
2629733b9277SNavdeep Parhar 
2630733b9277SNavdeep Parhar 	return (rc);
2631733b9277SNavdeep Parhar }
2632733b9277SNavdeep Parhar #endif
2633733b9277SNavdeep Parhar 
2634298d969cSNavdeep Parhar #ifdef DEV_NETMAP
2635298d969cSNavdeep Parhar static int
2636298d969cSNavdeep Parhar alloc_nm_rxq(struct port_info *pi, struct sge_nm_rxq *nm_rxq, int intr_idx,
2637298d969cSNavdeep Parhar     int idx, struct sysctl_oid *oid)
2638298d969cSNavdeep Parhar {
2639298d969cSNavdeep Parhar 	int rc;
2640298d969cSNavdeep Parhar 	struct sysctl_oid_list *children;
2641298d969cSNavdeep Parhar 	struct sysctl_ctx_list *ctx;
2642298d969cSNavdeep Parhar 	char name[16];
2643298d969cSNavdeep Parhar 	size_t len;
2644298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2645298d969cSNavdeep Parhar 	struct netmap_adapter *na = NA(pi->nm_ifp);
2646298d969cSNavdeep Parhar 
2647298d969cSNavdeep Parhar 	MPASS(na != NULL);
2648298d969cSNavdeep Parhar 
2649298d969cSNavdeep Parhar 	len = pi->qsize_rxq * RX_IQ_ESIZE;
2650298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map,
2651298d969cSNavdeep Parhar 	    &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc);
2652298d969cSNavdeep Parhar 	if (rc != 0)
2653298d969cSNavdeep Parhar 		return (rc);
2654298d969cSNavdeep Parhar 
2655298d969cSNavdeep Parhar 	len = na->num_rx_desc * RX_FL_ESIZE + spg_len;
2656298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map,
2657298d969cSNavdeep Parhar 	    &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc);
2658298d969cSNavdeep Parhar 	if (rc != 0)
2659298d969cSNavdeep Parhar 		return (rc);
2660298d969cSNavdeep Parhar 
2661298d969cSNavdeep Parhar 	nm_rxq->pi = pi;
2662298d969cSNavdeep Parhar 	nm_rxq->nid = idx;
2663298d969cSNavdeep Parhar 	nm_rxq->iq_cidx = 0;
2664298d969cSNavdeep Parhar 	nm_rxq->iq_sidx = pi->qsize_rxq - spg_len / RX_IQ_ESIZE;
2665298d969cSNavdeep Parhar 	nm_rxq->iq_gen = F_RSPD_GEN;
2666298d969cSNavdeep Parhar 	nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0;
2667298d969cSNavdeep Parhar 	nm_rxq->fl_sidx = na->num_rx_desc;
2668298d969cSNavdeep Parhar 	nm_rxq->intr_idx = intr_idx;
2669298d969cSNavdeep Parhar 
2670298d969cSNavdeep Parhar 	ctx = &pi->ctx;
2671298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2672298d969cSNavdeep Parhar 
2673298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2674298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL,
2675298d969cSNavdeep Parhar 	    "rx queue");
2676298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2677298d969cSNavdeep Parhar 
2678298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
2679298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16,
2680298d969cSNavdeep Parhar 	    "I", "absolute id of the queue");
2681298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
2682298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16,
2683298d969cSNavdeep Parhar 	    "I", "SGE context id of the queue");
2684298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
2685298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I",
2686298d969cSNavdeep Parhar 	    "consumer index");
2687298d969cSNavdeep Parhar 
2688298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2689298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
2690298d969cSNavdeep Parhar 	    "freelist");
2691298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2692298d969cSNavdeep Parhar 
2693298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
2694298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16,
2695298d969cSNavdeep Parhar 	    "I", "SGE context id of the freelist");
2696298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
2697298d969cSNavdeep Parhar 	    &nm_rxq->fl_cidx, 0, "consumer index");
2698298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
2699298d969cSNavdeep Parhar 	    &nm_rxq->fl_pidx, 0, "producer index");
2700298d969cSNavdeep Parhar 
2701298d969cSNavdeep Parhar 	return (rc);
2702298d969cSNavdeep Parhar }
2703298d969cSNavdeep Parhar 
2704298d969cSNavdeep Parhar 
2705298d969cSNavdeep Parhar static int
2706298d969cSNavdeep Parhar free_nm_rxq(struct port_info *pi, struct sge_nm_rxq *nm_rxq)
2707298d969cSNavdeep Parhar {
2708298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2709298d969cSNavdeep Parhar 
2710298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba,
2711298d969cSNavdeep Parhar 	    nm_rxq->iq_desc);
2712298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba,
2713298d969cSNavdeep Parhar 	    nm_rxq->fl_desc);
2714298d969cSNavdeep Parhar 
2715298d969cSNavdeep Parhar 	return (0);
2716298d969cSNavdeep Parhar }
2717298d969cSNavdeep Parhar 
2718298d969cSNavdeep Parhar static int
2719298d969cSNavdeep Parhar alloc_nm_txq(struct port_info *pi, struct sge_nm_txq *nm_txq, int iqidx, int idx,
2720298d969cSNavdeep Parhar     struct sysctl_oid *oid)
2721298d969cSNavdeep Parhar {
2722298d969cSNavdeep Parhar 	int rc;
2723298d969cSNavdeep Parhar 	size_t len;
2724298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2725298d969cSNavdeep Parhar 	struct netmap_adapter *na = NA(pi->nm_ifp);
2726298d969cSNavdeep Parhar 	char name[16];
2727298d969cSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
2728298d969cSNavdeep Parhar 
2729298d969cSNavdeep Parhar 	len = na->num_tx_desc * EQ_ESIZE + spg_len;
2730298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map,
2731298d969cSNavdeep Parhar 	    &nm_txq->ba, (void **)&nm_txq->desc);
2732298d969cSNavdeep Parhar 	if (rc)
2733298d969cSNavdeep Parhar 		return (rc);
2734298d969cSNavdeep Parhar 
2735298d969cSNavdeep Parhar 	nm_txq->pidx = nm_txq->cidx = 0;
2736298d969cSNavdeep Parhar 	nm_txq->sidx = na->num_tx_desc;
2737298d969cSNavdeep Parhar 	nm_txq->nid = idx;
2738298d969cSNavdeep Parhar 	nm_txq->iqidx = iqidx;
2739298d969cSNavdeep Parhar 	nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
2740298d969cSNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf));
2741298d969cSNavdeep Parhar 
2742298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
2743298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
2744298d969cSNavdeep Parhar 	    NULL, "netmap tx queue");
2745298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
2746298d969cSNavdeep Parhar 
2747298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
2748298d969cSNavdeep Parhar 	    &nm_txq->cntxt_id, 0, "SGE context id of the queue");
2749298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
2750298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I",
2751298d969cSNavdeep Parhar 	    "consumer index");
2752298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "pidx",
2753298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I",
2754298d969cSNavdeep Parhar 	    "producer index");
2755298d969cSNavdeep Parhar 
2756298d969cSNavdeep Parhar 	return (rc);
2757298d969cSNavdeep Parhar }
2758298d969cSNavdeep Parhar 
2759298d969cSNavdeep Parhar static int
2760298d969cSNavdeep Parhar free_nm_txq(struct port_info *pi, struct sge_nm_txq *nm_txq)
2761298d969cSNavdeep Parhar {
2762298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
2763298d969cSNavdeep Parhar 
2764298d969cSNavdeep Parhar 	free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba,
2765298d969cSNavdeep Parhar 	    nm_txq->desc);
2766298d969cSNavdeep Parhar 
2767298d969cSNavdeep Parhar 	return (0);
2768298d969cSNavdeep Parhar }
2769298d969cSNavdeep Parhar #endif
2770298d969cSNavdeep Parhar 
2771733b9277SNavdeep Parhar static int
2772733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
2773733b9277SNavdeep Parhar {
2774733b9277SNavdeep Parhar 	int rc, cntxt_id;
2775733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
2776f7dfe243SNavdeep Parhar 
2777f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
2778f7dfe243SNavdeep Parhar 
2779f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
2780f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
2781f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
2782f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
2783f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
2784f7dfe243SNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid)); /* XXX */
2785f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
2786f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
2787f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2788733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
278956599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
2790f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
2791f7dfe243SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
2792f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
2793f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
2794f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(eq->qsize));
2795f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
2796f7dfe243SNavdeep Parhar 
2797f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
2798f7dfe243SNavdeep Parhar 	if (rc != 0) {
2799f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
2800733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
2801f7dfe243SNavdeep Parhar 		return (rc);
2802f7dfe243SNavdeep Parhar 	}
2803733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2804f7dfe243SNavdeep Parhar 
2805f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
2806f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2807733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2808733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2809733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
2810f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
2811f7dfe243SNavdeep Parhar 
2812f7dfe243SNavdeep Parhar 	return (rc);
2813f7dfe243SNavdeep Parhar }
2814f7dfe243SNavdeep Parhar 
2815f7dfe243SNavdeep Parhar static int
2816733b9277SNavdeep Parhar eth_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
281754e4ee71SNavdeep Parhar {
281854e4ee71SNavdeep Parhar 	int rc, cntxt_id;
281954e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
282054e4ee71SNavdeep Parhar 
282154e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
282254e4ee71SNavdeep Parhar 
282354e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
282454e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
282554e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
282654e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
282754e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
2828327235b3SNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(V_FW_EQ_ETH_CMD_VIID(pi->viid));
282954e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
283054e4ee71SNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2831733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
2832aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
283354e4ee71SNavdeep Parhar 	c.dcaen_to_eqsize = htobe32(V_FW_EQ_ETH_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
283454e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
283554e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
283654e4ee71SNavdeep Parhar 		      V_FW_EQ_ETH_CMD_EQSIZE(eq->qsize));
283754e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
283854e4ee71SNavdeep Parhar 
283954e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
284054e4ee71SNavdeep Parhar 	if (rc != 0) {
284154e4ee71SNavdeep Parhar 		device_printf(pi->dev,
2842733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
2843733b9277SNavdeep Parhar 		return (rc);
2844733b9277SNavdeep Parhar 	}
2845733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2846733b9277SNavdeep Parhar 
2847733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
2848733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2849733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2850733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2851733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
2852733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
2853733b9277SNavdeep Parhar 
285454e4ee71SNavdeep Parhar 	return (rc);
285554e4ee71SNavdeep Parhar }
285654e4ee71SNavdeep Parhar 
285709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
2858733b9277SNavdeep Parhar static int
2859733b9277SNavdeep Parhar ofld_eq_alloc(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
2860733b9277SNavdeep Parhar {
2861733b9277SNavdeep Parhar 	int rc, cntxt_id;
2862733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
286354e4ee71SNavdeep Parhar 
2864733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
2865733b9277SNavdeep Parhar 
2866733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
2867733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
2868733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
2869733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
2870733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
2871733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
2872733b9277SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
2873733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
2874733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
2875733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
2876733b9277SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(X_FETCHBURSTMIN_64B) |
2877733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
2878733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(X_CIDXFLUSHTHRESH_32) |
2879733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(eq->qsize));
2880733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
2881733b9277SNavdeep Parhar 
2882733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
2883733b9277SNavdeep Parhar 	if (rc != 0) {
2884733b9277SNavdeep Parhar 		device_printf(pi->dev,
2885733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
2886733b9277SNavdeep Parhar 		return (rc);
2887733b9277SNavdeep Parhar 	}
2888733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
2889733b9277SNavdeep Parhar 
2890733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
289154e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
2892733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
2893733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
2894733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
289554e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
289654e4ee71SNavdeep Parhar 
2897733b9277SNavdeep Parhar 	return (rc);
2898733b9277SNavdeep Parhar }
2899733b9277SNavdeep Parhar #endif
2900733b9277SNavdeep Parhar 
2901733b9277SNavdeep Parhar static int
2902733b9277SNavdeep Parhar alloc_eq(struct adapter *sc, struct port_info *pi, struct sge_eq *eq)
2903733b9277SNavdeep Parhar {
2904733b9277SNavdeep Parhar 	int rc;
2905733b9277SNavdeep Parhar 	size_t len;
2906733b9277SNavdeep Parhar 
2907733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
2908733b9277SNavdeep Parhar 
2909733b9277SNavdeep Parhar 	len = eq->qsize * EQ_ESIZE;
2910733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
2911733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
2912733b9277SNavdeep Parhar 	if (rc)
2913733b9277SNavdeep Parhar 		return (rc);
2914733b9277SNavdeep Parhar 
29154defc81bSNavdeep Parhar 	eq->cap = eq->qsize - spg_len / EQ_ESIZE;
2916733b9277SNavdeep Parhar 	eq->spg = (void *)&eq->desc[eq->cap];
2917733b9277SNavdeep Parhar 	eq->avail = eq->cap - 1;	/* one less to avoid cidx = pidx */
2918733b9277SNavdeep Parhar 	eq->pidx = eq->cidx = 0;
2919d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
2920733b9277SNavdeep Parhar 
2921733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
2922733b9277SNavdeep Parhar 	case EQ_CTRL:
2923733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
2924733b9277SNavdeep Parhar 		break;
2925733b9277SNavdeep Parhar 
2926733b9277SNavdeep Parhar 	case EQ_ETH:
2927733b9277SNavdeep Parhar 		rc = eth_eq_alloc(sc, pi, eq);
2928733b9277SNavdeep Parhar 		break;
2929733b9277SNavdeep Parhar 
293009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
2931733b9277SNavdeep Parhar 	case EQ_OFLD:
2932733b9277SNavdeep Parhar 		rc = ofld_eq_alloc(sc, pi, eq);
2933733b9277SNavdeep Parhar 		break;
2934733b9277SNavdeep Parhar #endif
2935733b9277SNavdeep Parhar 
2936733b9277SNavdeep Parhar 	default:
2937733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
2938733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
2939733b9277SNavdeep Parhar 	}
2940733b9277SNavdeep Parhar 	if (rc != 0) {
2941733b9277SNavdeep Parhar 		device_printf(sc->dev,
2942733b9277SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d",
2943733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
2944733b9277SNavdeep Parhar 	}
2945733b9277SNavdeep Parhar 
2946733b9277SNavdeep Parhar 	eq->tx_callout.c_cpu = eq->cntxt_id % mp_ncpus;
2947733b9277SNavdeep Parhar 
2948d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
2949d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
295077ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
2951b3eda787SNavdeep Parhar 		uint32_t s_qpp = sc->sge.eq_s_qpp;
2952d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
2953d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
2954d14b0ac1SNavdeep Parhar 
2955d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
2956d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
2957d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
2958d14b0ac1SNavdeep Parhar 		if (eq->udb_qid > PAGE_SIZE / UDBS_SEG_SIZE)
295977ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
2960d14b0ac1SNavdeep Parhar 		else {
2961d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
2962d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
2963d14b0ac1SNavdeep Parhar 		}
2964d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
2965d14b0ac1SNavdeep Parhar 	}
2966d14b0ac1SNavdeep Parhar 
2967733b9277SNavdeep Parhar 	return (rc);
2968733b9277SNavdeep Parhar }
2969733b9277SNavdeep Parhar 
2970733b9277SNavdeep Parhar static int
2971733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
2972733b9277SNavdeep Parhar {
2973733b9277SNavdeep Parhar 	int rc;
2974733b9277SNavdeep Parhar 
2975733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
2976733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
2977733b9277SNavdeep Parhar 		case EQ_CTRL:
2978733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
2979733b9277SNavdeep Parhar 			    eq->cntxt_id);
2980733b9277SNavdeep Parhar 			break;
2981733b9277SNavdeep Parhar 
2982733b9277SNavdeep Parhar 		case EQ_ETH:
2983733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
2984733b9277SNavdeep Parhar 			    eq->cntxt_id);
2985733b9277SNavdeep Parhar 			break;
2986733b9277SNavdeep Parhar 
298709fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
2988733b9277SNavdeep Parhar 		case EQ_OFLD:
2989733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
2990733b9277SNavdeep Parhar 			    eq->cntxt_id);
2991733b9277SNavdeep Parhar 			break;
2992733b9277SNavdeep Parhar #endif
2993733b9277SNavdeep Parhar 
2994733b9277SNavdeep Parhar 		default:
2995733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
2996733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
2997733b9277SNavdeep Parhar 		}
2998733b9277SNavdeep Parhar 		if (rc != 0) {
2999733b9277SNavdeep Parhar 			device_printf(sc->dev,
3000733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
3001733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
3002733b9277SNavdeep Parhar 			return (rc);
3003733b9277SNavdeep Parhar 		}
3004733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
3005733b9277SNavdeep Parhar 	}
3006733b9277SNavdeep Parhar 
3007733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
3008733b9277SNavdeep Parhar 
3009733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
3010733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
3011733b9277SNavdeep Parhar 
3012733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
3013733b9277SNavdeep Parhar 	return (0);
3014733b9277SNavdeep Parhar }
3015733b9277SNavdeep Parhar 
3016733b9277SNavdeep Parhar static int
3017733b9277SNavdeep Parhar alloc_wrq(struct adapter *sc, struct port_info *pi, struct sge_wrq *wrq,
3018733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3019733b9277SNavdeep Parhar {
3020733b9277SNavdeep Parhar 	int rc;
3021733b9277SNavdeep Parhar 	struct sysctl_ctx_list *ctx = pi ? &pi->ctx : &sc->ctx;
3022733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3023733b9277SNavdeep Parhar 
3024733b9277SNavdeep Parhar 	rc = alloc_eq(sc, pi, &wrq->eq);
3025733b9277SNavdeep Parhar 	if (rc)
3026733b9277SNavdeep Parhar 		return (rc);
3027733b9277SNavdeep Parhar 
3028733b9277SNavdeep Parhar 	wrq->adapter = sc;
302909fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
3030733b9277SNavdeep Parhar 
3031733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3032733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
3033733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3034733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
3035733b9277SNavdeep Parhar 	    "consumer index");
3036733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
3037733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
3038733b9277SNavdeep Parhar 	    "producer index");
3039733b9277SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs", CTLFLAG_RD,
3040733b9277SNavdeep Parhar 	    &wrq->tx_wrs, "# of work requests");
3041733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD,
3042733b9277SNavdeep Parhar 	    &wrq->no_desc, 0,
3043733b9277SNavdeep Parhar 	    "# of times queue ran out of hardware descriptors");
3044733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD,
3045733b9277SNavdeep Parhar 	    &wrq->eq.unstalled, 0, "# of times queue recovered after stall");
3046733b9277SNavdeep Parhar 
3047733b9277SNavdeep Parhar 	return (rc);
3048733b9277SNavdeep Parhar }
3049733b9277SNavdeep Parhar 
3050733b9277SNavdeep Parhar static int
3051733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
3052733b9277SNavdeep Parhar {
3053733b9277SNavdeep Parhar 	int rc;
3054733b9277SNavdeep Parhar 
3055733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
3056733b9277SNavdeep Parhar 	if (rc)
3057733b9277SNavdeep Parhar 		return (rc);
3058733b9277SNavdeep Parhar 
3059733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
3060733b9277SNavdeep Parhar 	return (0);
3061733b9277SNavdeep Parhar }
3062733b9277SNavdeep Parhar 
3063733b9277SNavdeep Parhar static int
3064733b9277SNavdeep Parhar alloc_txq(struct port_info *pi, struct sge_txq *txq, int idx,
3065733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3066733b9277SNavdeep Parhar {
3067733b9277SNavdeep Parhar 	int rc;
3068733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
3069733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
3070733b9277SNavdeep Parhar 	char name[16];
3071733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3072733b9277SNavdeep Parhar 
3073733b9277SNavdeep Parhar 	rc = alloc_eq(sc, pi, eq);
3074733b9277SNavdeep Parhar 	if (rc)
3075733b9277SNavdeep Parhar 		return (rc);
3076733b9277SNavdeep Parhar 
3077733b9277SNavdeep Parhar 	txq->ifp = pi->ifp;
3078733b9277SNavdeep Parhar 
3079733b9277SNavdeep Parhar 	txq->sdesc = malloc(eq->cap * sizeof(struct tx_sdesc), M_CXGBE,
3080733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
3081733b9277SNavdeep Parhar 	txq->br = buf_ring_alloc(eq->qsize, M_CXGBE, M_WAITOK, &eq->eq_lock);
3082733b9277SNavdeep Parhar 
3083733b9277SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 1, 0, BUS_SPACE_MAXADDR,
3084733b9277SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, 64 * 1024, TX_SGL_SEGS,
3085733b9277SNavdeep Parhar 	    BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL, NULL, &txq->tx_tag);
3086733b9277SNavdeep Parhar 	if (rc != 0) {
3087733b9277SNavdeep Parhar 		device_printf(sc->dev,
3088733b9277SNavdeep Parhar 		    "failed to create tx DMA tag: %d\n", rc);
3089733b9277SNavdeep Parhar 		return (rc);
3090733b9277SNavdeep Parhar 	}
3091733b9277SNavdeep Parhar 
3092733b9277SNavdeep Parhar 	/*
3093733b9277SNavdeep Parhar 	 * We can stuff ~10 frames in an 8-descriptor txpkts WR (8 is the SGE
3094733b9277SNavdeep Parhar 	 * limit for any WR).  txq->no_dmamap events shouldn't occur if maps is
3095733b9277SNavdeep Parhar 	 * sized for the worst case.
3096733b9277SNavdeep Parhar 	 */
3097733b9277SNavdeep Parhar 	rc = t4_alloc_tx_maps(&txq->txmaps, txq->tx_tag, eq->qsize * 10 / 8,
3098733b9277SNavdeep Parhar 	    M_WAITOK);
3099733b9277SNavdeep Parhar 	if (rc != 0) {
3100733b9277SNavdeep Parhar 		device_printf(sc->dev, "failed to setup tx DMA maps: %d\n", rc);
3101733b9277SNavdeep Parhar 		return (rc);
3102733b9277SNavdeep Parhar 	}
310354e4ee71SNavdeep Parhar 
310454e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
310554e4ee71SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&pi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
310654e4ee71SNavdeep Parhar 	    NULL, "tx queue");
310754e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
310854e4ee71SNavdeep Parhar 
310959bc8ce0SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
311059bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
311159bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "cidx",
311259bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
311359bc8ce0SNavdeep Parhar 	    "consumer index");
311459bc8ce0SNavdeep Parhar 	SYSCTL_ADD_PROC(&pi->ctx, children, OID_AUTO, "pidx",
311559bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
311659bc8ce0SNavdeep Parhar 	    "producer index");
311759bc8ce0SNavdeep Parhar 
311854e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
311954e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
312054e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "vlan_insertion",
312154e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
312254e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
312354e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
3124a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
312554e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
312654e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
312754e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
312854e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
312954e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
313054e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
313154e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_wrs", CTLFLAG_RD,
313254e4ee71SNavdeep Parhar 	    &txq->txpkts_wrs, "# of txpkts work requests (multiple pkts/WR)");
313354e4ee71SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "txpkts_pkts", CTLFLAG_RD,
313454e4ee71SNavdeep Parhar 	    &txq->txpkts_pkts, "# of frames tx'd using txpkts work requests");
313554e4ee71SNavdeep Parhar 
3136c25f3787SNavdeep Parhar 	SYSCTL_ADD_UQUAD(&pi->ctx, children, OID_AUTO, "br_drops", CTLFLAG_RD,
3137c25f3787SNavdeep Parhar 	    &txq->br->br_drops, "# of drops in the buf_ring for this queue");
313854e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_dmamap", CTLFLAG_RD,
313954e4ee71SNavdeep Parhar 	    &txq->no_dmamap, 0, "# of times txq ran out of DMA maps");
314054e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "no_desc", CTLFLAG_RD,
314154e4ee71SNavdeep Parhar 	    &txq->no_desc, 0, "# of times txq ran out of hardware descriptors");
314254e4ee71SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "egr_update", CTLFLAG_RD,
3143733b9277SNavdeep Parhar 	    &eq->egr_update, 0, "egress update notifications from the SGE");
3144733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(&pi->ctx, children, OID_AUTO, "unstalled", CTLFLAG_RD,
3145733b9277SNavdeep Parhar 	    &eq->unstalled, 0, "# of times txq recovered after stall");
314654e4ee71SNavdeep Parhar 
314754e4ee71SNavdeep Parhar 	return (rc);
314854e4ee71SNavdeep Parhar }
314954e4ee71SNavdeep Parhar 
315054e4ee71SNavdeep Parhar static int
315154e4ee71SNavdeep Parhar free_txq(struct port_info *pi, struct sge_txq *txq)
315254e4ee71SNavdeep Parhar {
315354e4ee71SNavdeep Parhar 	int rc;
315454e4ee71SNavdeep Parhar 	struct adapter *sc = pi->adapter;
315554e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
315654e4ee71SNavdeep Parhar 
3157733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
3158733b9277SNavdeep Parhar 	if (rc)
315954e4ee71SNavdeep Parhar 		return (rc);
316054e4ee71SNavdeep Parhar 
3161f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
316254e4ee71SNavdeep Parhar 
3163733b9277SNavdeep Parhar 	if (txq->txmaps.maps)
3164733b9277SNavdeep Parhar 		t4_free_tx_maps(&txq->txmaps, txq->tx_tag);
316554e4ee71SNavdeep Parhar 
3166f7dfe243SNavdeep Parhar 	buf_ring_free(txq->br, M_CXGBE);
316754e4ee71SNavdeep Parhar 
3168f7dfe243SNavdeep Parhar 	if (txq->tx_tag)
3169f7dfe243SNavdeep Parhar 		bus_dma_tag_destroy(txq->tx_tag);
317054e4ee71SNavdeep Parhar 
317154e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
317254e4ee71SNavdeep Parhar 	return (0);
317354e4ee71SNavdeep Parhar }
317454e4ee71SNavdeep Parhar 
317554e4ee71SNavdeep Parhar static void
317654e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
317754e4ee71SNavdeep Parhar {
317854e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
317954e4ee71SNavdeep Parhar 
318054e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
318154e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
318254e4ee71SNavdeep Parhar 
318354e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
318454e4ee71SNavdeep Parhar }
318554e4ee71SNavdeep Parhar 
318654e4ee71SNavdeep Parhar static inline bool
318754e4ee71SNavdeep Parhar is_new_response(const struct sge_iq *iq, struct rsp_ctrl **ctrl)
318854e4ee71SNavdeep Parhar {
318954e4ee71SNavdeep Parhar 	*ctrl = (void *)((uintptr_t)iq->cdesc +
319054e4ee71SNavdeep Parhar 	    (iq->esize - sizeof(struct rsp_ctrl)));
319154e4ee71SNavdeep Parhar 
319254e4ee71SNavdeep Parhar 	return (((*ctrl)->u.type_gen >> S_RSPD_GEN) == iq->gen);
319354e4ee71SNavdeep Parhar }
319454e4ee71SNavdeep Parhar 
319554e4ee71SNavdeep Parhar static inline void
319654e4ee71SNavdeep Parhar iq_next(struct sge_iq *iq)
319754e4ee71SNavdeep Parhar {
319854e4ee71SNavdeep Parhar 	iq->cdesc = (void *) ((uintptr_t)iq->cdesc + iq->esize);
3199298d969cSNavdeep Parhar 	if (__predict_false(++iq->cidx == iq->qsize - spg_len / iq->esize)) {
320054e4ee71SNavdeep Parhar 		iq->cidx = 0;
320154e4ee71SNavdeep Parhar 		iq->gen ^= 1;
320254e4ee71SNavdeep Parhar 		iq->cdesc = iq->desc;
320354e4ee71SNavdeep Parhar 	}
320454e4ee71SNavdeep Parhar }
320554e4ee71SNavdeep Parhar 
3206fb12416cSNavdeep Parhar #define FL_HW_IDX(x) ((x) >> 3)
320754e4ee71SNavdeep Parhar static inline void
320854e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
320954e4ee71SNavdeep Parhar {
321054e4ee71SNavdeep Parhar 	int ndesc = fl->pending / 8;
3211d14b0ac1SNavdeep Parhar 	uint32_t v;
321254e4ee71SNavdeep Parhar 
3213fb12416cSNavdeep Parhar 	if (FL_HW_IDX(fl->pidx) == FL_HW_IDX(fl->cidx))
3214fb12416cSNavdeep Parhar 		ndesc--;	/* hold back one credit */
3215fb12416cSNavdeep Parhar 
3216fb12416cSNavdeep Parhar 	if (ndesc <= 0)
3217fb12416cSNavdeep Parhar 		return;		/* nothing to do */
321854e4ee71SNavdeep Parhar 
3219d14b0ac1SNavdeep Parhar 	v = F_DBPRIO | V_QID(fl->cntxt_id) | V_PIDX(ndesc);
3220d14b0ac1SNavdeep Parhar 	if (is_t5(sc))
3221d14b0ac1SNavdeep Parhar 		v |= F_DBTYPE;
3222d14b0ac1SNavdeep Parhar 
322354e4ee71SNavdeep Parhar 	wmb();
322454e4ee71SNavdeep Parhar 
3225d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL), v);
3226fb12416cSNavdeep Parhar 	fl->pending -= ndesc * 8;
322754e4ee71SNavdeep Parhar }
322854e4ee71SNavdeep Parhar 
3229fb12416cSNavdeep Parhar /*
3230733b9277SNavdeep Parhar  * Fill up the freelist by upto nbufs and maybe ring its doorbell.
3231733b9277SNavdeep Parhar  *
3232733b9277SNavdeep Parhar  * Returns non-zero to indicate that it should be added to the list of starving
3233733b9277SNavdeep Parhar  * freelists.
3234fb12416cSNavdeep Parhar  */
3235733b9277SNavdeep Parhar static int
3236733b9277SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int nbufs)
323754e4ee71SNavdeep Parhar {
323854e4ee71SNavdeep Parhar 	__be64 *d = &fl->desc[fl->pidx];
323954e4ee71SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->pidx];
324038035ed6SNavdeep Parhar 	uintptr_t pa;
324154e4ee71SNavdeep Parhar 	caddr_t cl;
324238035ed6SNavdeep Parhar 	struct cluster_layout *cll = &fl->cll_def;	/* default layout */
324338035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &sc->sge.sw_zone_info[cll->zidx];
324438035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
324554e4ee71SNavdeep Parhar 
324654e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
324754e4ee71SNavdeep Parhar 
3248733b9277SNavdeep Parhar 	if (nbufs > fl->needed)
324954e4ee71SNavdeep Parhar 		nbufs = fl->needed;
325038035ed6SNavdeep Parhar 	nbufs -= (fl->pidx + nbufs) % 8;
325154e4ee71SNavdeep Parhar 
325254e4ee71SNavdeep Parhar 	while (nbufs--) {
325354e4ee71SNavdeep Parhar 
325454e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
325554e4ee71SNavdeep Parhar 
3256ccc69b2fSNavdeep Parhar 			if (sd->nimbuf + sd->nembuf == 0) {
325738035ed6SNavdeep Parhar 				/*
325838035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
325938035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
326038035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
326138035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
326238035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
326338035ed6SNavdeep Parhar 				 */
326438035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
3265ccc69b2fSNavdeep Parhar #ifdef INVARIANTS
3266ccc69b2fSNavdeep Parhar 				clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
3267ccc69b2fSNavdeep Parhar 				if (clm != NULL)
3268ccc69b2fSNavdeep Parhar 					MPASS(clm->refcount == 1);
3269ccc69b2fSNavdeep Parhar #endif
327038035ed6SNavdeep Parhar 				goto recycled_fast;
327138035ed6SNavdeep Parhar 			}
327254e4ee71SNavdeep Parhar 
327338035ed6SNavdeep Parhar 			/*
327438035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
327538035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
327638035ed6SNavdeep Parhar 			 * when they're recycled.
327738035ed6SNavdeep Parhar 			 */
327838035ed6SNavdeep Parhar 			clm = cl_metadata(sc, fl, &sd->cll, sd->cl);
327938035ed6SNavdeep Parhar 			MPASS(clm != NULL);
32801458bff9SNavdeep Parhar 
328138035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
328238035ed6SNavdeep Parhar 				fl->cl_recycled++;
328354e4ee71SNavdeep Parhar 				goto recycled;
328454e4ee71SNavdeep Parhar 			}
32851458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
32861458bff9SNavdeep Parhar 		}
328738035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
328838035ed6SNavdeep Parhar alloc:
328938035ed6SNavdeep Parhar 		cl = uma_zalloc(swz->zone, M_NOWAIT);
329038035ed6SNavdeep Parhar 		if (__predict_false(cl == NULL)) {
329138035ed6SNavdeep Parhar 			if (cll == &fl->cll_alt || fl->cll_alt.zidx == -1 ||
329238035ed6SNavdeep Parhar 			    fl->cll_def.zidx == fl->cll_alt.zidx)
329354e4ee71SNavdeep Parhar 				break;
329454e4ee71SNavdeep Parhar 
329538035ed6SNavdeep Parhar 			/* fall back to the safe zone */
329638035ed6SNavdeep Parhar 			cll = &fl->cll_alt;
329738035ed6SNavdeep Parhar 			swz = &sc->sge.sw_zone_info[cll->zidx];
329838035ed6SNavdeep Parhar 			goto alloc;
329954e4ee71SNavdeep Parhar 		}
330038035ed6SNavdeep Parhar 		fl->cl_allocated++;
330154e4ee71SNavdeep Parhar 
330238035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
330338035ed6SNavdeep Parhar 		pa += cll->region1;
330454e4ee71SNavdeep Parhar 		sd->cl = cl;
330538035ed6SNavdeep Parhar 		sd->cll = *cll;
330638035ed6SNavdeep Parhar 		*d = htobe64(pa | cll->hwidx);
330738035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, cl);
330838035ed6SNavdeep Parhar 		if (clm != NULL) {
33097d29df59SNavdeep Parhar recycled:
331038035ed6SNavdeep Parhar #ifdef INVARIANTS
331138035ed6SNavdeep Parhar 			clm->sd = sd;
331238035ed6SNavdeep Parhar #endif
331338035ed6SNavdeep Parhar 			clm->refcount = 1;
331438035ed6SNavdeep Parhar 		}
3315ccc69b2fSNavdeep Parhar 		sd->nimbuf = 0;
3316ccc69b2fSNavdeep Parhar 		sd->nembuf = 0;
331738035ed6SNavdeep Parhar recycled_fast:
33187d29df59SNavdeep Parhar 		fl->pending++;
331954e4ee71SNavdeep Parhar 		fl->needed--;
332038035ed6SNavdeep Parhar 		d++;
332154e4ee71SNavdeep Parhar 		sd++;
332238035ed6SNavdeep Parhar 		if (__predict_false(++fl->pidx == fl->cap)) {
332354e4ee71SNavdeep Parhar 			fl->pidx = 0;
332454e4ee71SNavdeep Parhar 			sd = fl->sdesc;
332554e4ee71SNavdeep Parhar 			d = fl->desc;
332654e4ee71SNavdeep Parhar 		}
332754e4ee71SNavdeep Parhar 	}
3328fb12416cSNavdeep Parhar 
3329733b9277SNavdeep Parhar 	if (fl->pending >= 8)
3330fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
3331733b9277SNavdeep Parhar 
3332733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
3333733b9277SNavdeep Parhar }
3334733b9277SNavdeep Parhar 
3335733b9277SNavdeep Parhar /*
3336733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
3337733b9277SNavdeep Parhar  */
3338733b9277SNavdeep Parhar static void
3339733b9277SNavdeep Parhar refill_sfl(void *arg)
3340733b9277SNavdeep Parhar {
3341733b9277SNavdeep Parhar 	struct adapter *sc = arg;
3342733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
3343733b9277SNavdeep Parhar 
3344733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
3345733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
3346733b9277SNavdeep Parhar 		FL_LOCK(fl);
3347733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
3348733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
3349733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
3350733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
3351733b9277SNavdeep Parhar 		}
3352733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
3353733b9277SNavdeep Parhar 	}
3354733b9277SNavdeep Parhar 
3355733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
3356733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
3357733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
335854e4ee71SNavdeep Parhar }
335954e4ee71SNavdeep Parhar 
336054e4ee71SNavdeep Parhar static int
336154e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
336254e4ee71SNavdeep Parhar {
336354e4ee71SNavdeep Parhar 
336454e4ee71SNavdeep Parhar 	fl->sdesc = malloc(fl->cap * sizeof(struct fl_sdesc), M_CXGBE,
336554e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
336654e4ee71SNavdeep Parhar 
336754e4ee71SNavdeep Parhar 	return (0);
336854e4ee71SNavdeep Parhar }
336954e4ee71SNavdeep Parhar 
337054e4ee71SNavdeep Parhar static void
33711458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl)
337254e4ee71SNavdeep Parhar {
337354e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
337438035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
337538035ed6SNavdeep Parhar 	struct cluster_layout *cll;
337654e4ee71SNavdeep Parhar 	int i;
337754e4ee71SNavdeep Parhar 
337854e4ee71SNavdeep Parhar 	sd = fl->sdesc;
337954e4ee71SNavdeep Parhar 	for (i = 0; i < fl->cap; i++, sd++) {
338038035ed6SNavdeep Parhar 		if (sd->cl == NULL)
338138035ed6SNavdeep Parhar 			continue;
338254e4ee71SNavdeep Parhar 
338338035ed6SNavdeep Parhar 		cll = &sd->cll;
338438035ed6SNavdeep Parhar 		clm = cl_metadata(sc, fl, cll, sd->cl);
3385ccc69b2fSNavdeep Parhar 		if (sd->nimbuf + sd->nembuf == 0 ||
338638035ed6SNavdeep Parhar 		    (clm && atomic_fetchadd_int(&clm->refcount, -1) == 1)) {
338738035ed6SNavdeep Parhar 			uma_zfree(sc->sge.sw_zone_info[cll->zidx].zone, sd->cl);
338854e4ee71SNavdeep Parhar 		}
338938035ed6SNavdeep Parhar 		sd->cl = NULL;
339054e4ee71SNavdeep Parhar 	}
339154e4ee71SNavdeep Parhar 
339254e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
339354e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
339454e4ee71SNavdeep Parhar }
339554e4ee71SNavdeep Parhar 
3396733b9277SNavdeep Parhar int
3397733b9277SNavdeep Parhar t4_alloc_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag, int count,
3398733b9277SNavdeep Parhar     int flags)
339954e4ee71SNavdeep Parhar {
340054e4ee71SNavdeep Parhar 	struct tx_map *txm;
3401733b9277SNavdeep Parhar 	int i, rc;
340254e4ee71SNavdeep Parhar 
3403733b9277SNavdeep Parhar 	txmaps->map_total = txmaps->map_avail = count;
3404733b9277SNavdeep Parhar 	txmaps->map_cidx = txmaps->map_pidx = 0;
340554e4ee71SNavdeep Parhar 
3406733b9277SNavdeep Parhar 	txmaps->maps = malloc(count * sizeof(struct tx_map), M_CXGBE,
3407733b9277SNavdeep Parhar 	    M_ZERO | flags);
340854e4ee71SNavdeep Parhar 
3409733b9277SNavdeep Parhar 	txm = txmaps->maps;
341054e4ee71SNavdeep Parhar 	for (i = 0; i < count; i++, txm++) {
3411733b9277SNavdeep Parhar 		rc = bus_dmamap_create(tx_tag, 0, &txm->map);
341254e4ee71SNavdeep Parhar 		if (rc != 0)
341354e4ee71SNavdeep Parhar 			goto failed;
341454e4ee71SNavdeep Parhar 	}
341554e4ee71SNavdeep Parhar 
341654e4ee71SNavdeep Parhar 	return (0);
341754e4ee71SNavdeep Parhar failed:
341854e4ee71SNavdeep Parhar 	while (--i >= 0) {
341954e4ee71SNavdeep Parhar 		txm--;
3420733b9277SNavdeep Parhar 		bus_dmamap_destroy(tx_tag, txm->map);
342154e4ee71SNavdeep Parhar 	}
3422733b9277SNavdeep Parhar 	KASSERT(txm == txmaps->maps, ("%s: EDOOFUS", __func__));
342354e4ee71SNavdeep Parhar 
3424733b9277SNavdeep Parhar 	free(txmaps->maps, M_CXGBE);
3425733b9277SNavdeep Parhar 	txmaps->maps = NULL;
342654e4ee71SNavdeep Parhar 
342754e4ee71SNavdeep Parhar 	return (rc);
342854e4ee71SNavdeep Parhar }
342954e4ee71SNavdeep Parhar 
3430733b9277SNavdeep Parhar void
3431733b9277SNavdeep Parhar t4_free_tx_maps(struct tx_maps *txmaps, bus_dma_tag_t tx_tag)
343254e4ee71SNavdeep Parhar {
343354e4ee71SNavdeep Parhar 	struct tx_map *txm;
343454e4ee71SNavdeep Parhar 	int i;
343554e4ee71SNavdeep Parhar 
3436733b9277SNavdeep Parhar 	txm = txmaps->maps;
3437733b9277SNavdeep Parhar 	for (i = 0; i < txmaps->map_total; i++, txm++) {
343854e4ee71SNavdeep Parhar 
343954e4ee71SNavdeep Parhar 		if (txm->m) {
3440733b9277SNavdeep Parhar 			bus_dmamap_unload(tx_tag, txm->map);
344154e4ee71SNavdeep Parhar 			m_freem(txm->m);
344254e4ee71SNavdeep Parhar 			txm->m = NULL;
344354e4ee71SNavdeep Parhar 		}
344454e4ee71SNavdeep Parhar 
3445733b9277SNavdeep Parhar 		bus_dmamap_destroy(tx_tag, txm->map);
344654e4ee71SNavdeep Parhar 	}
344754e4ee71SNavdeep Parhar 
3448733b9277SNavdeep Parhar 	free(txmaps->maps, M_CXGBE);
3449733b9277SNavdeep Parhar 	txmaps->maps = NULL;
345054e4ee71SNavdeep Parhar }
345154e4ee71SNavdeep Parhar 
345254e4ee71SNavdeep Parhar /*
345354e4ee71SNavdeep Parhar  * We'll do immediate data tx for non-TSO, but only when not coalescing.  We're
345454e4ee71SNavdeep Parhar  * willing to use upto 2 hardware descriptors which means a maximum of 96 bytes
345554e4ee71SNavdeep Parhar  * of immediate data.
345654e4ee71SNavdeep Parhar  */
345754e4ee71SNavdeep Parhar #define IMM_LEN ( \
3458733b9277SNavdeep Parhar       2 * EQ_ESIZE \
345954e4ee71SNavdeep Parhar     - sizeof(struct fw_eth_tx_pkt_wr) \
346054e4ee71SNavdeep Parhar     - sizeof(struct cpl_tx_pkt_core))
346154e4ee71SNavdeep Parhar 
346254e4ee71SNavdeep Parhar /*
346354e4ee71SNavdeep Parhar  * Returns non-zero on failure, no need to cleanup anything in that case.
346454e4ee71SNavdeep Parhar  *
346554e4ee71SNavdeep Parhar  * Note 1: We always try to defrag the mbuf if required and return EFBIG only
346654e4ee71SNavdeep Parhar  * if the resulting chain still won't fit in a tx descriptor.
346754e4ee71SNavdeep Parhar  *
346854e4ee71SNavdeep Parhar  * Note 2: We'll pullup the mbuf chain if TSO is requested and the first mbuf
346954e4ee71SNavdeep Parhar  * does not have the TCP header in it.
347054e4ee71SNavdeep Parhar  */
347154e4ee71SNavdeep Parhar static int
347254e4ee71SNavdeep Parhar get_pkt_sgl(struct sge_txq *txq, struct mbuf **fp, struct sgl *sgl,
347354e4ee71SNavdeep Parhar     int sgl_only)
347454e4ee71SNavdeep Parhar {
347554e4ee71SNavdeep Parhar 	struct mbuf *m = *fp;
3476733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
347754e4ee71SNavdeep Parhar 	struct tx_map *txm;
347854e4ee71SNavdeep Parhar 	int rc, defragged = 0, n;
347954e4ee71SNavdeep Parhar 
348054e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
348154e4ee71SNavdeep Parhar 
348254e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz)
348354e4ee71SNavdeep Parhar 		sgl_only = 1;	/* Do not allow immediate data with LSO */
348454e4ee71SNavdeep Parhar 
348554e4ee71SNavdeep Parhar start:	sgl->nsegs = 0;
348654e4ee71SNavdeep Parhar 
348754e4ee71SNavdeep Parhar 	if (m->m_pkthdr.len <= IMM_LEN && !sgl_only)
348854e4ee71SNavdeep Parhar 		return (0);	/* nsegs = 0 tells caller to use imm. tx */
348954e4ee71SNavdeep Parhar 
3490733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
3491733b9277SNavdeep Parhar 	if (txmaps->map_avail == 0) {
349254e4ee71SNavdeep Parhar 		txq->no_dmamap++;
349354e4ee71SNavdeep Parhar 		return (ENOMEM);
349454e4ee71SNavdeep Parhar 	}
3495733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_pidx];
349654e4ee71SNavdeep Parhar 
349754e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz && m->m_len < 50) {
349854e4ee71SNavdeep Parhar 		*fp = m_pullup(m, 50);
349954e4ee71SNavdeep Parhar 		m = *fp;
350054e4ee71SNavdeep Parhar 		if (m == NULL)
350154e4ee71SNavdeep Parhar 			return (ENOBUFS);
350254e4ee71SNavdeep Parhar 	}
350354e4ee71SNavdeep Parhar 
3504f7dfe243SNavdeep Parhar 	rc = bus_dmamap_load_mbuf_sg(txq->tx_tag, txm->map, m, sgl->seg,
350554e4ee71SNavdeep Parhar 	    &sgl->nsegs, BUS_DMA_NOWAIT);
350654e4ee71SNavdeep Parhar 	if (rc == EFBIG && defragged == 0) {
3507c6499eccSGleb Smirnoff 		m = m_defrag(m, M_NOWAIT);
350854e4ee71SNavdeep Parhar 		if (m == NULL)
350954e4ee71SNavdeep Parhar 			return (EFBIG);
351054e4ee71SNavdeep Parhar 
351154e4ee71SNavdeep Parhar 		defragged = 1;
351254e4ee71SNavdeep Parhar 		*fp = m;
351354e4ee71SNavdeep Parhar 		goto start;
351454e4ee71SNavdeep Parhar 	}
351554e4ee71SNavdeep Parhar 	if (rc != 0)
351654e4ee71SNavdeep Parhar 		return (rc);
351754e4ee71SNavdeep Parhar 
351854e4ee71SNavdeep Parhar 	txm->m = m;
3519733b9277SNavdeep Parhar 	txmaps->map_avail--;
3520733b9277SNavdeep Parhar 	if (++txmaps->map_pidx == txmaps->map_total)
3521733b9277SNavdeep Parhar 		txmaps->map_pidx = 0;
352254e4ee71SNavdeep Parhar 
352354e4ee71SNavdeep Parhar 	KASSERT(sgl->nsegs > 0 && sgl->nsegs <= TX_SGL_SEGS,
352454e4ee71SNavdeep Parhar 	    ("%s: bad DMA mapping (%d segments)", __func__, sgl->nsegs));
352554e4ee71SNavdeep Parhar 
352654e4ee71SNavdeep Parhar 	/*
352754e4ee71SNavdeep Parhar 	 * Store the # of flits required to hold this frame's SGL in nflits.  An
352854e4ee71SNavdeep Parhar 	 * SGL has a (ULPTX header + len0, addr0) tuple optionally followed by
352954e4ee71SNavdeep Parhar 	 * multiple (len0 + len1, addr0, addr1) tuples.  If addr1 is not used
353054e4ee71SNavdeep Parhar 	 * then len1 must be set to 0.
353154e4ee71SNavdeep Parhar 	 */
353254e4ee71SNavdeep Parhar 	n = sgl->nsegs - 1;
353354e4ee71SNavdeep Parhar 	sgl->nflits = (3 * n) / 2 + (n & 1) + 2;
353454e4ee71SNavdeep Parhar 
353554e4ee71SNavdeep Parhar 	return (0);
353654e4ee71SNavdeep Parhar }
353754e4ee71SNavdeep Parhar 
353854e4ee71SNavdeep Parhar 
353954e4ee71SNavdeep Parhar /*
354054e4ee71SNavdeep Parhar  * Releases all the txq resources used up in the specified sgl.
354154e4ee71SNavdeep Parhar  */
354254e4ee71SNavdeep Parhar static int
354354e4ee71SNavdeep Parhar free_pkt_sgl(struct sge_txq *txq, struct sgl *sgl)
354454e4ee71SNavdeep Parhar {
3545733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
354654e4ee71SNavdeep Parhar 	struct tx_map *txm;
354754e4ee71SNavdeep Parhar 
354854e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
354954e4ee71SNavdeep Parhar 
355054e4ee71SNavdeep Parhar 	if (sgl->nsegs == 0)
355154e4ee71SNavdeep Parhar 		return (0);	/* didn't use any map */
355254e4ee71SNavdeep Parhar 
3553733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
3554733b9277SNavdeep Parhar 
355554e4ee71SNavdeep Parhar 	/* 1 pkt uses exactly 1 map, back it out */
355654e4ee71SNavdeep Parhar 
3557733b9277SNavdeep Parhar 	txmaps->map_avail++;
3558733b9277SNavdeep Parhar 	if (txmaps->map_pidx > 0)
3559733b9277SNavdeep Parhar 		txmaps->map_pidx--;
356054e4ee71SNavdeep Parhar 	else
3561733b9277SNavdeep Parhar 		txmaps->map_pidx = txmaps->map_total - 1;
356254e4ee71SNavdeep Parhar 
3563733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_pidx];
3564f7dfe243SNavdeep Parhar 	bus_dmamap_unload(txq->tx_tag, txm->map);
356554e4ee71SNavdeep Parhar 	txm->m = NULL;
356654e4ee71SNavdeep Parhar 
356754e4ee71SNavdeep Parhar 	return (0);
356854e4ee71SNavdeep Parhar }
356954e4ee71SNavdeep Parhar 
357054e4ee71SNavdeep Parhar static int
357154e4ee71SNavdeep Parhar write_txpkt_wr(struct port_info *pi, struct sge_txq *txq, struct mbuf *m,
357254e4ee71SNavdeep Parhar     struct sgl *sgl)
357354e4ee71SNavdeep Parhar {
357454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
357554e4ee71SNavdeep Parhar 	struct fw_eth_tx_pkt_wr *wr;
357654e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
357754e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
357854e4ee71SNavdeep Parhar 	uint64_t ctrl1;
3579ecb79ca4SNavdeep Parhar 	int nflits, ndesc, pktlen;
358054e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
358154e4ee71SNavdeep Parhar 	caddr_t dst;
358254e4ee71SNavdeep Parhar 
358354e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
358454e4ee71SNavdeep Parhar 
3585ecb79ca4SNavdeep Parhar 	pktlen = m->m_pkthdr.len;
3586ecb79ca4SNavdeep Parhar 
358754e4ee71SNavdeep Parhar 	/*
358854e4ee71SNavdeep Parhar 	 * Do we have enough flits to send this frame out?
358954e4ee71SNavdeep Parhar 	 */
359054e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
359154e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz) {
359254e4ee71SNavdeep Parhar 		nflits = TXPKT_LSO_WR_HDR;
35932a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
359454e4ee71SNavdeep Parhar 	} else
359554e4ee71SNavdeep Parhar 		nflits = TXPKT_WR_HDR;
359654e4ee71SNavdeep Parhar 	if (sgl->nsegs > 0)
359754e4ee71SNavdeep Parhar 		nflits += sgl->nflits;
359854e4ee71SNavdeep Parhar 	else {
3599ecb79ca4SNavdeep Parhar 		nflits += howmany(pktlen, 8);
3600ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
360154e4ee71SNavdeep Parhar 	}
360254e4ee71SNavdeep Parhar 	ndesc = howmany(nflits, 8);
360354e4ee71SNavdeep Parhar 	if (ndesc > eq->avail)
360454e4ee71SNavdeep Parhar 		return (ENOMEM);
360554e4ee71SNavdeep Parhar 
360654e4ee71SNavdeep Parhar 	/* Firmware work request header */
360754e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
360854e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
3609733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
361054e4ee71SNavdeep Parhar 	ctrl = V_FW_WR_LEN16(howmany(nflits, 2));
3611733b9277SNavdeep Parhar 	if (eq->avail == ndesc) {
3612733b9277SNavdeep Parhar 		if (!(eq->flags & EQ_CRFLUSHED)) {
361354e4ee71SNavdeep Parhar 			ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ;
36146b49a4ecSNavdeep Parhar 			eq->flags |= EQ_CRFLUSHED;
36156b49a4ecSNavdeep Parhar 		}
3616733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
3617733b9277SNavdeep Parhar 	}
36186b49a4ecSNavdeep Parhar 
361954e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
362054e4ee71SNavdeep Parhar 	wr->r3 = 0;
362154e4ee71SNavdeep Parhar 
362254e4ee71SNavdeep Parhar 	if (m->m_pkthdr.tso_segsz) {
36232a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
362454e4ee71SNavdeep Parhar 		struct ether_header *eh;
3625a1ea9a82SNavdeep Parhar 		void *l3hdr;
3626a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
362754e4ee71SNavdeep Parhar 		struct tcphdr *tcp;
3628a1ea9a82SNavdeep Parhar #endif
3629a1ea9a82SNavdeep Parhar 		uint16_t eh_type;
363054e4ee71SNavdeep Parhar 
363154e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
363254e4ee71SNavdeep Parhar 		    F_LSO_LAST_SLICE;
363354e4ee71SNavdeep Parhar 
363454e4ee71SNavdeep Parhar 		eh = mtod(m, struct ether_header *);
3635a1ea9a82SNavdeep Parhar 		eh_type = ntohs(eh->ether_type);
3636a1ea9a82SNavdeep Parhar 		if (eh_type == ETHERTYPE_VLAN) {
3637a1ea9a82SNavdeep Parhar 			struct ether_vlan_header *evh = (void *)eh;
3638a1ea9a82SNavdeep Parhar 
363954e4ee71SNavdeep Parhar 			ctrl |= V_LSO_ETHHDR_LEN(1);
3640a1ea9a82SNavdeep Parhar 			l3hdr = evh + 1;
3641a1ea9a82SNavdeep Parhar 			eh_type = ntohs(evh->evl_proto);
364254e4ee71SNavdeep Parhar 		} else
3643a1ea9a82SNavdeep Parhar 			l3hdr = eh + 1;
3644a1ea9a82SNavdeep Parhar 
3645a1ea9a82SNavdeep Parhar 		switch (eh_type) {
3646a1ea9a82SNavdeep Parhar #ifdef INET6
3647a1ea9a82SNavdeep Parhar 		case ETHERTYPE_IPV6:
3648a1ea9a82SNavdeep Parhar 		{
3649a1ea9a82SNavdeep Parhar 			struct ip6_hdr *ip6 = l3hdr;
3650a1ea9a82SNavdeep Parhar 
3651a1ea9a82SNavdeep Parhar 			/*
3652a1ea9a82SNavdeep Parhar 			 * XXX-BZ For now we do not pretend to support
3653a1ea9a82SNavdeep Parhar 			 * IPv6 extension headers.
3654a1ea9a82SNavdeep Parhar 			 */
3655a1ea9a82SNavdeep Parhar 			KASSERT(ip6->ip6_nxt == IPPROTO_TCP, ("%s: CSUM_TSO "
3656a1ea9a82SNavdeep Parhar 			    "with ip6_nxt != TCP: %u", __func__, ip6->ip6_nxt));
3657a1ea9a82SNavdeep Parhar 			tcp = (struct tcphdr *)(ip6 + 1);
3658a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
3659a1ea9a82SNavdeep Parhar 			ctrl |= V_LSO_IPHDR_LEN(sizeof(*ip6) >> 2) |
3660a1ea9a82SNavdeep Parhar 			    V_LSO_TCPHDR_LEN(tcp->th_off);
3661a1ea9a82SNavdeep Parhar 			break;
3662a1ea9a82SNavdeep Parhar 		}
3663a1ea9a82SNavdeep Parhar #endif
3664a1ea9a82SNavdeep Parhar #ifdef INET
3665a1ea9a82SNavdeep Parhar 		case ETHERTYPE_IP:
3666a1ea9a82SNavdeep Parhar 		{
3667a1ea9a82SNavdeep Parhar 			struct ip *ip = l3hdr;
366854e4ee71SNavdeep Parhar 
366954e4ee71SNavdeep Parhar 			tcp = (void *)((uintptr_t)ip + ip->ip_hl * 4);
367054e4ee71SNavdeep Parhar 			ctrl |= V_LSO_IPHDR_LEN(ip->ip_hl) |
367154e4ee71SNavdeep Parhar 			    V_LSO_TCPHDR_LEN(tcp->th_off);
3672a1ea9a82SNavdeep Parhar 			break;
3673a1ea9a82SNavdeep Parhar 		}
3674a1ea9a82SNavdeep Parhar #endif
3675a1ea9a82SNavdeep Parhar 		default:
3676a1ea9a82SNavdeep Parhar 			panic("%s: CSUM_TSO but no supported IP version "
3677a1ea9a82SNavdeep Parhar 			    "(0x%04x)", __func__, eh_type);
3678a1ea9a82SNavdeep Parhar 		}
367954e4ee71SNavdeep Parhar 
368054e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
368154e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
368254e4ee71SNavdeep Parhar 		lso->mss = htobe16(m->m_pkthdr.tso_segsz);
368354e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
3684ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
368554e4ee71SNavdeep Parhar 
368654e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
368754e4ee71SNavdeep Parhar 
368854e4ee71SNavdeep Parhar 		txq->tso_wrs++;
368954e4ee71SNavdeep Parhar 	} else
369054e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
369154e4ee71SNavdeep Parhar 
369254e4ee71SNavdeep Parhar 	/* Checksum offload */
369354e4ee71SNavdeep Parhar 	ctrl1 = 0;
3694b8531380SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO)))
369554e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_IPCSUM_DIS;
36969600bf00SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
3697b8531380SNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO)))
369854e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_L4CSUM_DIS;
36999600bf00SNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
3700b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
370154e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
370254e4ee71SNavdeep Parhar 
370354e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
370454e4ee71SNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
370554e4ee71SNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
370654e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
370754e4ee71SNavdeep Parhar 	}
370854e4ee71SNavdeep Parhar 
370954e4ee71SNavdeep Parhar 	/* CPL header */
371054e4ee71SNavdeep Parhar 	cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
371154e4ee71SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf));
371254e4ee71SNavdeep Parhar 	cpl->pack = 0;
3713ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
371454e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
371554e4ee71SNavdeep Parhar 
371654e4ee71SNavdeep Parhar 	/* Software descriptor */
3717f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
371854e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
371954e4ee71SNavdeep Parhar 
372054e4ee71SNavdeep Parhar 	eq->pending += ndesc;
372154e4ee71SNavdeep Parhar 	eq->avail -= ndesc;
372254e4ee71SNavdeep Parhar 	eq->pidx += ndesc;
372354e4ee71SNavdeep Parhar 	if (eq->pidx >= eq->cap)
372454e4ee71SNavdeep Parhar 		eq->pidx -= eq->cap;
372554e4ee71SNavdeep Parhar 
372654e4ee71SNavdeep Parhar 	/* SGL */
372754e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
372854e4ee71SNavdeep Parhar 	if (sgl->nsegs > 0) {
3729f7dfe243SNavdeep Parhar 		txsd->credits = 1;
373054e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
373154e4ee71SNavdeep Parhar 		write_sgl_to_txd(eq, sgl, &dst);
373254e4ee71SNavdeep Parhar 	} else {
3733f7dfe243SNavdeep Parhar 		txsd->credits = 0;
373454e4ee71SNavdeep Parhar 		txq->imm_wrs++;
373554e4ee71SNavdeep Parhar 		for (; m; m = m->m_next) {
373654e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
3737ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
3738ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
3739ecb79ca4SNavdeep Parhar #endif
374054e4ee71SNavdeep Parhar 		}
3741ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
3742ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
3743ecb79ca4SNavdeep Parhar #endif
3744ecb79ca4SNavdeep Parhar 
374554e4ee71SNavdeep Parhar 	}
374654e4ee71SNavdeep Parhar 
374754e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
374854e4ee71SNavdeep Parhar 	return (0);
374954e4ee71SNavdeep Parhar }
375054e4ee71SNavdeep Parhar 
375154e4ee71SNavdeep Parhar /*
375254e4ee71SNavdeep Parhar  * Returns 0 to indicate that m has been accepted into a coalesced tx work
375354e4ee71SNavdeep Parhar  * request.  It has either been folded into txpkts or txpkts was flushed and m
375454e4ee71SNavdeep Parhar  * has started a new coalesced work request (as the first frame in a fresh
375554e4ee71SNavdeep Parhar  * txpkts).
375654e4ee71SNavdeep Parhar  *
375754e4ee71SNavdeep Parhar  * Returns non-zero to indicate a failure - caller is responsible for
375854e4ee71SNavdeep Parhar  * transmitting m, if there was anything in txpkts it has been flushed.
375954e4ee71SNavdeep Parhar  */
376054e4ee71SNavdeep Parhar static int
376154e4ee71SNavdeep Parhar add_to_txpkts(struct port_info *pi, struct sge_txq *txq, struct txpkts *txpkts,
376254e4ee71SNavdeep Parhar     struct mbuf *m, struct sgl *sgl)
376354e4ee71SNavdeep Parhar {
376454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
376554e4ee71SNavdeep Parhar 	int can_coalesce;
376654e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
376754e4ee71SNavdeep Parhar 	int flits;
376854e4ee71SNavdeep Parhar 
376954e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
377054e4ee71SNavdeep Parhar 
3771733b9277SNavdeep Parhar 	KASSERT(sgl->nsegs, ("%s: can't coalesce imm data", __func__));
3772733b9277SNavdeep Parhar 
377354e4ee71SNavdeep Parhar 	if (txpkts->npkt > 0) {
377454e4ee71SNavdeep Parhar 		flits = TXPKTS_PKT_HDR + sgl->nflits;
377554e4ee71SNavdeep Parhar 		can_coalesce = m->m_pkthdr.tso_segsz == 0 &&
377654e4ee71SNavdeep Parhar 		    txpkts->nflits + flits <= TX_WR_FLITS &&
377754e4ee71SNavdeep Parhar 		    txpkts->nflits + flits <= eq->avail * 8 &&
377854e4ee71SNavdeep Parhar 		    txpkts->plen + m->m_pkthdr.len < 65536;
377954e4ee71SNavdeep Parhar 
378054e4ee71SNavdeep Parhar 		if (can_coalesce) {
378154e4ee71SNavdeep Parhar 			txpkts->npkt++;
378254e4ee71SNavdeep Parhar 			txpkts->nflits += flits;
378354e4ee71SNavdeep Parhar 			txpkts->plen += m->m_pkthdr.len;
378454e4ee71SNavdeep Parhar 
3785f7dfe243SNavdeep Parhar 			txsd = &txq->sdesc[eq->pidx];
3786f7dfe243SNavdeep Parhar 			txsd->credits++;
378754e4ee71SNavdeep Parhar 
378854e4ee71SNavdeep Parhar 			return (0);
378954e4ee71SNavdeep Parhar 		}
379054e4ee71SNavdeep Parhar 
379154e4ee71SNavdeep Parhar 		/*
379254e4ee71SNavdeep Parhar 		 * Couldn't coalesce m into txpkts.  The first order of business
379354e4ee71SNavdeep Parhar 		 * is to send txpkts on its way.  Then we'll revisit m.
379454e4ee71SNavdeep Parhar 		 */
379554e4ee71SNavdeep Parhar 		write_txpkts_wr(txq, txpkts);
379654e4ee71SNavdeep Parhar 	}
379754e4ee71SNavdeep Parhar 
379854e4ee71SNavdeep Parhar 	/*
379954e4ee71SNavdeep Parhar 	 * Check if we can start a new coalesced tx work request with m as
380054e4ee71SNavdeep Parhar 	 * the first packet in it.
380154e4ee71SNavdeep Parhar 	 */
380254e4ee71SNavdeep Parhar 
380354e4ee71SNavdeep Parhar 	KASSERT(txpkts->npkt == 0, ("%s: txpkts not empty", __func__));
380454e4ee71SNavdeep Parhar 
380554e4ee71SNavdeep Parhar 	flits = TXPKTS_WR_HDR + sgl->nflits;
380654e4ee71SNavdeep Parhar 	can_coalesce = m->m_pkthdr.tso_segsz == 0 &&
380754e4ee71SNavdeep Parhar 	    flits <= eq->avail * 8 && flits <= TX_WR_FLITS;
380854e4ee71SNavdeep Parhar 
380954e4ee71SNavdeep Parhar 	if (can_coalesce == 0)
381054e4ee71SNavdeep Parhar 		return (EINVAL);
381154e4ee71SNavdeep Parhar 
381254e4ee71SNavdeep Parhar 	/*
381354e4ee71SNavdeep Parhar 	 * Start a fresh coalesced tx WR with m as the first frame in it.
381454e4ee71SNavdeep Parhar 	 */
381554e4ee71SNavdeep Parhar 	txpkts->npkt = 1;
381654e4ee71SNavdeep Parhar 	txpkts->nflits = flits;
381754e4ee71SNavdeep Parhar 	txpkts->flitp = &eq->desc[eq->pidx].flit[2];
381854e4ee71SNavdeep Parhar 	txpkts->plen = m->m_pkthdr.len;
381954e4ee71SNavdeep Parhar 
3820f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
3821f7dfe243SNavdeep Parhar 	txsd->credits = 1;
382254e4ee71SNavdeep Parhar 
382354e4ee71SNavdeep Parhar 	return (0);
382454e4ee71SNavdeep Parhar }
382554e4ee71SNavdeep Parhar 
382654e4ee71SNavdeep Parhar /*
382754e4ee71SNavdeep Parhar  * Note that write_txpkts_wr can never run out of hardware descriptors (but
382854e4ee71SNavdeep Parhar  * write_txpkt_wr can).  add_to_txpkts ensures that a frame is accepted for
382954e4ee71SNavdeep Parhar  * coalescing only if sufficient hardware descriptors are available.
383054e4ee71SNavdeep Parhar  */
383154e4ee71SNavdeep Parhar static void
383254e4ee71SNavdeep Parhar write_txpkts_wr(struct sge_txq *txq, struct txpkts *txpkts)
383354e4ee71SNavdeep Parhar {
383454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
383554e4ee71SNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;
383654e4ee71SNavdeep Parhar 	struct tx_sdesc *txsd;
383754e4ee71SNavdeep Parhar 	uint32_t ctrl;
383854e4ee71SNavdeep Parhar 	int ndesc;
383954e4ee71SNavdeep Parhar 
384054e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
384154e4ee71SNavdeep Parhar 
384254e4ee71SNavdeep Parhar 	ndesc = howmany(txpkts->nflits, 8);
384354e4ee71SNavdeep Parhar 
384454e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
3845733b9277SNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
384654e4ee71SNavdeep Parhar 	ctrl = V_FW_WR_LEN16(howmany(txpkts->nflits, 2));
3847733b9277SNavdeep Parhar 	if (eq->avail == ndesc) {
3848733b9277SNavdeep Parhar 		if (!(eq->flags & EQ_CRFLUSHED)) {
384954e4ee71SNavdeep Parhar 			ctrl |= F_FW_WR_EQUEQ | F_FW_WR_EQUIQ;
38506b49a4ecSNavdeep Parhar 			eq->flags |= EQ_CRFLUSHED;
38516b49a4ecSNavdeep Parhar 		}
3852733b9277SNavdeep Parhar 		eq->flags |= EQ_STALLED;
3853733b9277SNavdeep Parhar 	}
385454e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
385554e4ee71SNavdeep Parhar 	wr->plen = htobe16(txpkts->plen);
385654e4ee71SNavdeep Parhar 	wr->npkt = txpkts->npkt;
3857b400f1eaSNavdeep Parhar 	wr->r3 = wr->type = 0;
385854e4ee71SNavdeep Parhar 
385954e4ee71SNavdeep Parhar 	/* Everything else already written */
386054e4ee71SNavdeep Parhar 
3861f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
386254e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
386354e4ee71SNavdeep Parhar 
38646b49a4ecSNavdeep Parhar 	KASSERT(eq->avail >= ndesc, ("%s: out of descriptors", __func__));
386554e4ee71SNavdeep Parhar 
386654e4ee71SNavdeep Parhar 	eq->pending += ndesc;
386754e4ee71SNavdeep Parhar 	eq->avail -= ndesc;
386854e4ee71SNavdeep Parhar 	eq->pidx += ndesc;
386954e4ee71SNavdeep Parhar 	if (eq->pidx >= eq->cap)
387054e4ee71SNavdeep Parhar 		eq->pidx -= eq->cap;
387154e4ee71SNavdeep Parhar 
387254e4ee71SNavdeep Parhar 	txq->txpkts_pkts += txpkts->npkt;
387354e4ee71SNavdeep Parhar 	txq->txpkts_wrs++;
387454e4ee71SNavdeep Parhar 	txpkts->npkt = 0;	/* emptied */
387554e4ee71SNavdeep Parhar }
387654e4ee71SNavdeep Parhar 
387754e4ee71SNavdeep Parhar static inline void
387854e4ee71SNavdeep Parhar write_ulp_cpl_sgl(struct port_info *pi, struct sge_txq *txq,
387954e4ee71SNavdeep Parhar     struct txpkts *txpkts, struct mbuf *m, struct sgl *sgl)
388054e4ee71SNavdeep Parhar {
388154e4ee71SNavdeep Parhar 	struct ulp_txpkt *ulpmc;
388254e4ee71SNavdeep Parhar 	struct ulptx_idata *ulpsc;
388354e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
388454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
388554e4ee71SNavdeep Parhar 	uintptr_t flitp, start, end;
388654e4ee71SNavdeep Parhar 	uint64_t ctrl;
388754e4ee71SNavdeep Parhar 	caddr_t dst;
388854e4ee71SNavdeep Parhar 
388954e4ee71SNavdeep Parhar 	KASSERT(txpkts->npkt > 0, ("%s: txpkts is empty", __func__));
389054e4ee71SNavdeep Parhar 
389154e4ee71SNavdeep Parhar 	start = (uintptr_t)eq->desc;
389254e4ee71SNavdeep Parhar 	end = (uintptr_t)eq->spg;
389354e4ee71SNavdeep Parhar 
389454e4ee71SNavdeep Parhar 	/* Checksum offload */
389554e4ee71SNavdeep Parhar 	ctrl = 0;
3896b8531380SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO)))
389754e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_IPCSUM_DIS;
3898b8531380SNavdeep Parhar 	if (!(m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
3899b8531380SNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO)))
390054e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_L4CSUM_DIS;
3901b8531380SNavdeep Parhar 	if (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TCP | CSUM_UDP |
3902b8531380SNavdeep Parhar 	    CSUM_UDP_IPV6 | CSUM_TCP_IPV6 | CSUM_TSO))
390354e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
390454e4ee71SNavdeep Parhar 
390554e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
390654e4ee71SNavdeep Parhar 	if (m->m_flags & M_VLANTAG) {
390754e4ee71SNavdeep Parhar 		ctrl |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
390854e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
390954e4ee71SNavdeep Parhar 	}
391054e4ee71SNavdeep Parhar 
391154e4ee71SNavdeep Parhar 	/*
391254e4ee71SNavdeep Parhar 	 * The previous packet's SGL must have ended at a 16 byte boundary (this
391354e4ee71SNavdeep Parhar 	 * is required by the firmware/hardware).  It follows that flitp cannot
391454e4ee71SNavdeep Parhar 	 * wrap around between the ULPTX master command and ULPTX subcommand (8
391554e4ee71SNavdeep Parhar 	 * bytes each), and that it can not wrap around in the middle of the
391654e4ee71SNavdeep Parhar 	 * cpl_tx_pkt_core either.
391754e4ee71SNavdeep Parhar 	 */
391854e4ee71SNavdeep Parhar 	flitp = (uintptr_t)txpkts->flitp;
391954e4ee71SNavdeep Parhar 	KASSERT((flitp & 0xf) == 0,
392054e4ee71SNavdeep Parhar 	    ("%s: last SGL did not end at 16 byte boundary: %p",
392154e4ee71SNavdeep Parhar 	    __func__, txpkts->flitp));
392254e4ee71SNavdeep Parhar 
392354e4ee71SNavdeep Parhar 	/* ULP master command */
392454e4ee71SNavdeep Parhar 	ulpmc = (void *)flitp;
3925aa2457e1SNavdeep Parhar 	ulpmc->cmd_dest = htonl(V_ULPTX_CMD(ULP_TX_PKT) | V_ULP_TXPKT_DEST(0) |
3926aa2457e1SNavdeep Parhar 	    V_ULP_TXPKT_FID(eq->iqid));
392754e4ee71SNavdeep Parhar 	ulpmc->len = htonl(howmany(sizeof(*ulpmc) + sizeof(*ulpsc) +
392854e4ee71SNavdeep Parhar 	    sizeof(*cpl) + 8 * sgl->nflits, 16));
392954e4ee71SNavdeep Parhar 
393054e4ee71SNavdeep Parhar 	/* ULP subcommand */
393154e4ee71SNavdeep Parhar 	ulpsc = (void *)(ulpmc + 1);
393254e4ee71SNavdeep Parhar 	ulpsc->cmd_more = htobe32(V_ULPTX_CMD((u32)ULP_TX_SC_IMM) |
393354e4ee71SNavdeep Parhar 	    F_ULP_TX_SC_MORE);
393454e4ee71SNavdeep Parhar 	ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
393554e4ee71SNavdeep Parhar 
393654e4ee71SNavdeep Parhar 	flitp += sizeof(*ulpmc) + sizeof(*ulpsc);
393754e4ee71SNavdeep Parhar 	if (flitp == end)
393854e4ee71SNavdeep Parhar 		flitp = start;
393954e4ee71SNavdeep Parhar 
394054e4ee71SNavdeep Parhar 	/* CPL_TX_PKT */
394154e4ee71SNavdeep Parhar 	cpl = (void *)flitp;
394254e4ee71SNavdeep Parhar 	cpl->ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
394354e4ee71SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(pi->adapter->pf));
394454e4ee71SNavdeep Parhar 	cpl->pack = 0;
394554e4ee71SNavdeep Parhar 	cpl->len = htobe16(m->m_pkthdr.len);
394654e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl);
394754e4ee71SNavdeep Parhar 
394854e4ee71SNavdeep Parhar 	flitp += sizeof(*cpl);
394954e4ee71SNavdeep Parhar 	if (flitp == end)
395054e4ee71SNavdeep Parhar 		flitp = start;
395154e4ee71SNavdeep Parhar 
395254e4ee71SNavdeep Parhar 	/* SGL for this frame */
395354e4ee71SNavdeep Parhar 	dst = (caddr_t)flitp;
395454e4ee71SNavdeep Parhar 	txpkts->nflits += write_sgl_to_txd(eq, sgl, &dst);
395554e4ee71SNavdeep Parhar 	txpkts->flitp = (void *)dst;
395654e4ee71SNavdeep Parhar 
395754e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)dst & 0xf) == 0,
395854e4ee71SNavdeep Parhar 	    ("%s: SGL ends at %p (not a 16 byte boundary)", __func__, dst));
395954e4ee71SNavdeep Parhar }
396054e4ee71SNavdeep Parhar 
396154e4ee71SNavdeep Parhar /*
396254e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
396354e4ee71SNavdeep Parhar  * add a 0 filled flit at the end.  It returns 1 in that case.
396454e4ee71SNavdeep Parhar  */
396554e4ee71SNavdeep Parhar static int
396654e4ee71SNavdeep Parhar write_sgl_to_txd(struct sge_eq *eq, struct sgl *sgl, caddr_t *to)
396754e4ee71SNavdeep Parhar {
396854e4ee71SNavdeep Parhar 	__be64 *flitp, *end;
396954e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
397054e4ee71SNavdeep Parhar 	bus_dma_segment_t *seg;
397154e4ee71SNavdeep Parhar 	int i, padded;
397254e4ee71SNavdeep Parhar 
397354e4ee71SNavdeep Parhar 	KASSERT(sgl->nsegs > 0 && sgl->nflits > 0,
397454e4ee71SNavdeep Parhar 	    ("%s: bad SGL - nsegs=%d, nflits=%d",
397554e4ee71SNavdeep Parhar 	    __func__, sgl->nsegs, sgl->nflits));
397654e4ee71SNavdeep Parhar 
397754e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
397854e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
397954e4ee71SNavdeep Parhar 
398054e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
398154e4ee71SNavdeep Parhar 	end = flitp + sgl->nflits;
398254e4ee71SNavdeep Parhar 	seg = &sgl->seg[0];
398354e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
398454e4ee71SNavdeep Parhar 
398554e4ee71SNavdeep Parhar 	/*
398654e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
398754e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
398854e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
398954e4ee71SNavdeep Parhar 	 */
399054e4ee71SNavdeep Parhar 
399154e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
399254e4ee71SNavdeep Parhar 	    V_ULPTX_NSGE(sgl->nsegs));
399354e4ee71SNavdeep Parhar 	usgl->len0 = htobe32(seg->ds_len);
399454e4ee71SNavdeep Parhar 	usgl->addr0 = htobe64(seg->ds_addr);
399554e4ee71SNavdeep Parhar 	seg++;
399654e4ee71SNavdeep Parhar 
399754e4ee71SNavdeep Parhar 	if ((uintptr_t)end <= (uintptr_t)eq->spg) {
399854e4ee71SNavdeep Parhar 
399954e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
400054e4ee71SNavdeep Parhar 
400154e4ee71SNavdeep Parhar 		for (i = 0; i < sgl->nsegs - 1; i++, seg++) {
400254e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ds_len);
400354e4ee71SNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ds_addr);
400454e4ee71SNavdeep Parhar 		}
400554e4ee71SNavdeep Parhar 		if (i & 1)
400654e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
400754e4ee71SNavdeep Parhar 	} else {
400854e4ee71SNavdeep Parhar 
400954e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
401054e4ee71SNavdeep Parhar 
401154e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
401254e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
401354e4ee71SNavdeep Parhar 		for (i = 0; i < sgl->nflits - 2; i++) {
401454e4ee71SNavdeep Parhar 			if ((uintptr_t)flitp == (uintptr_t)eq->spg)
401554e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
401654e4ee71SNavdeep Parhar 			*flitp++ = get_flit(seg, sgl->nsegs - 1, i);
401754e4ee71SNavdeep Parhar 		}
401854e4ee71SNavdeep Parhar 		end = flitp;
401954e4ee71SNavdeep Parhar 	}
402054e4ee71SNavdeep Parhar 
402154e4ee71SNavdeep Parhar 	if ((uintptr_t)end & 0xf) {
402254e4ee71SNavdeep Parhar 		*(uint64_t *)end = 0;
402354e4ee71SNavdeep Parhar 		end++;
402454e4ee71SNavdeep Parhar 		padded = 1;
402554e4ee71SNavdeep Parhar 	} else
402654e4ee71SNavdeep Parhar 		padded = 0;
402754e4ee71SNavdeep Parhar 
402854e4ee71SNavdeep Parhar 	if ((uintptr_t)end == (uintptr_t)eq->spg)
402954e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
403054e4ee71SNavdeep Parhar 	else
403154e4ee71SNavdeep Parhar 		*to = (void *)end;
403254e4ee71SNavdeep Parhar 
403354e4ee71SNavdeep Parhar 	return (padded);
403454e4ee71SNavdeep Parhar }
403554e4ee71SNavdeep Parhar 
403654e4ee71SNavdeep Parhar static inline void
403754e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
403854e4ee71SNavdeep Parhar {
403909fe6320SNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <= (uintptr_t)eq->spg)) {
404054e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
404154e4ee71SNavdeep Parhar 		(*to) += len;
404254e4ee71SNavdeep Parhar 	} else {
404354e4ee71SNavdeep Parhar 		int portion = (uintptr_t)eq->spg - (uintptr_t)(*to);
404454e4ee71SNavdeep Parhar 
404554e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
404654e4ee71SNavdeep Parhar 		from += portion;
404754e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
404854e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
404954e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
405054e4ee71SNavdeep Parhar 	}
405154e4ee71SNavdeep Parhar }
405254e4ee71SNavdeep Parhar 
405354e4ee71SNavdeep Parhar static inline void
4054f7dfe243SNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq)
405554e4ee71SNavdeep Parhar {
4056d14b0ac1SNavdeep Parhar 	u_int db, pending;
4057d14b0ac1SNavdeep Parhar 
4058d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
4059d14b0ac1SNavdeep Parhar 	pending = eq->pending;
4060d14b0ac1SNavdeep Parhar 	if (pending > 1)
406177ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
406254e4ee71SNavdeep Parhar 	eq->pending = 0;
4063d14b0ac1SNavdeep Parhar 	wmb();
4064d14b0ac1SNavdeep Parhar 
4065d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
4066d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
4067d14b0ac1SNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(pending));
4068d14b0ac1SNavdeep Parhar 		return;
4069d14b0ac1SNavdeep Parhar 
407077ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
4071d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
4072d14b0ac1SNavdeep Parhar 		int i;
4073d14b0ac1SNavdeep Parhar 
4074d14b0ac1SNavdeep Parhar 		/*
4075d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
4076d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
407777ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
4078d14b0ac1SNavdeep Parhar 		 */
4079d14b0ac1SNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && pending == 1,
4080d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
4081d14b0ac1SNavdeep Parhar 		    __func__, eq->doorbells, pending, eq->pidx, eq));
4082d14b0ac1SNavdeep Parhar 
4083d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
4084d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
4085d14b0ac1SNavdeep Parhar 		i = eq->pidx ? eq->pidx - 1 : eq->cap - 1;
4086d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
4087d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
4088d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
4089d14b0ac1SNavdeep Parhar 		wmb();
4090d14b0ac1SNavdeep Parhar 		return;
4091d14b0ac1SNavdeep Parhar 	}
4092d14b0ac1SNavdeep Parhar 
4093d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
4094d14b0ac1SNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(pending));
4095d14b0ac1SNavdeep Parhar 		wmb();
4096d14b0ac1SNavdeep Parhar 		return;
4097d14b0ac1SNavdeep Parhar 
4098d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
4099d14b0ac1SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_SGE_PF_KDOORBELL),
4100d14b0ac1SNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(pending));
4101d14b0ac1SNavdeep Parhar 		return;
4102d14b0ac1SNavdeep Parhar 	}
410354e4ee71SNavdeep Parhar }
410454e4ee71SNavdeep Parhar 
4105e874ff7aSNavdeep Parhar static inline int
4106e874ff7aSNavdeep Parhar reclaimable(struct sge_eq *eq)
410754e4ee71SNavdeep Parhar {
4108e874ff7aSNavdeep Parhar 	unsigned int cidx;
410954e4ee71SNavdeep Parhar 
411054e4ee71SNavdeep Parhar 	cidx = eq->spg->cidx;	/* stable snapshot */
4111733b9277SNavdeep Parhar 	cidx = be16toh(cidx);
411254e4ee71SNavdeep Parhar 
411354e4ee71SNavdeep Parhar 	if (cidx >= eq->cidx)
4114e874ff7aSNavdeep Parhar 		return (cidx - eq->cidx);
411554e4ee71SNavdeep Parhar 	else
4116e874ff7aSNavdeep Parhar 		return (cidx + eq->cap - eq->cidx);
4117e874ff7aSNavdeep Parhar }
411854e4ee71SNavdeep Parhar 
4119e874ff7aSNavdeep Parhar /*
4120e874ff7aSNavdeep Parhar  * There are "can_reclaim" tx descriptors ready to be reclaimed.  Reclaim as
4121e874ff7aSNavdeep Parhar  * many as possible but stop when there are around "n" mbufs to free.
4122e874ff7aSNavdeep Parhar  *
4123e874ff7aSNavdeep Parhar  * The actual number reclaimed is provided as the return value.
4124e874ff7aSNavdeep Parhar  */
4125e874ff7aSNavdeep Parhar static int
4126f7dfe243SNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, int can_reclaim, int n)
4127e874ff7aSNavdeep Parhar {
4128e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
4129733b9277SNavdeep Parhar 	struct tx_maps *txmaps;
4130e874ff7aSNavdeep Parhar 	struct tx_map *txm;
4131e874ff7aSNavdeep Parhar 	unsigned int reclaimed, maps;
4132f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
413354e4ee71SNavdeep Parhar 
4134733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
4135e874ff7aSNavdeep Parhar 
4136e874ff7aSNavdeep Parhar 	if (can_reclaim == 0)
4137e874ff7aSNavdeep Parhar 		can_reclaim = reclaimable(eq);
413854e4ee71SNavdeep Parhar 
413954e4ee71SNavdeep Parhar 	maps = reclaimed = 0;
4140e874ff7aSNavdeep Parhar 	while (can_reclaim && maps < n) {
414154e4ee71SNavdeep Parhar 		int ndesc;
414254e4ee71SNavdeep Parhar 
4143f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
414454e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
414554e4ee71SNavdeep Parhar 
414654e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
414754e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
414854e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
414954e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
415054e4ee71SNavdeep Parhar 
4151f7dfe243SNavdeep Parhar 		maps += txsd->credits;
4152e874ff7aSNavdeep Parhar 
415354e4ee71SNavdeep Parhar 		reclaimed += ndesc;
415454e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
415554e4ee71SNavdeep Parhar 
4156e874ff7aSNavdeep Parhar 		eq->cidx += ndesc;
4157e874ff7aSNavdeep Parhar 		if (__predict_false(eq->cidx >= eq->cap))
4158e874ff7aSNavdeep Parhar 			eq->cidx -= eq->cap;
4159e874ff7aSNavdeep Parhar 	}
4160e874ff7aSNavdeep Parhar 
4161733b9277SNavdeep Parhar 	txmaps = &txq->txmaps;
4162733b9277SNavdeep Parhar 	txm = &txmaps->maps[txmaps->map_cidx];
4163e874ff7aSNavdeep Parhar 	if (maps)
4164e874ff7aSNavdeep Parhar 		prefetch(txm->m);
416554e4ee71SNavdeep Parhar 
416654e4ee71SNavdeep Parhar 	eq->avail += reclaimed;
416754e4ee71SNavdeep Parhar 	KASSERT(eq->avail < eq->cap,	/* avail tops out at (cap - 1) */
416854e4ee71SNavdeep Parhar 	    ("%s: too many descriptors available", __func__));
416954e4ee71SNavdeep Parhar 
4170733b9277SNavdeep Parhar 	txmaps->map_avail += maps;
4171733b9277SNavdeep Parhar 	KASSERT(txmaps->map_avail <= txmaps->map_total,
417254e4ee71SNavdeep Parhar 	    ("%s: too many maps available", __func__));
417354e4ee71SNavdeep Parhar 
417454e4ee71SNavdeep Parhar 	while (maps--) {
4175e874ff7aSNavdeep Parhar 		struct tx_map *next;
4176e874ff7aSNavdeep Parhar 
4177e874ff7aSNavdeep Parhar 		next = txm + 1;
4178733b9277SNavdeep Parhar 		if (__predict_false(txmaps->map_cidx + 1 == txmaps->map_total))
4179733b9277SNavdeep Parhar 			next = txmaps->maps;
4180e874ff7aSNavdeep Parhar 		prefetch(next->m);
418154e4ee71SNavdeep Parhar 
4182f7dfe243SNavdeep Parhar 		bus_dmamap_unload(txq->tx_tag, txm->map);
418354e4ee71SNavdeep Parhar 		m_freem(txm->m);
418454e4ee71SNavdeep Parhar 		txm->m = NULL;
418554e4ee71SNavdeep Parhar 
4186e874ff7aSNavdeep Parhar 		txm = next;
4187733b9277SNavdeep Parhar 		if (__predict_false(++txmaps->map_cidx == txmaps->map_total))
4188733b9277SNavdeep Parhar 			txmaps->map_cidx = 0;
418954e4ee71SNavdeep Parhar 	}
419054e4ee71SNavdeep Parhar 
419154e4ee71SNavdeep Parhar 	return (reclaimed);
419254e4ee71SNavdeep Parhar }
419354e4ee71SNavdeep Parhar 
419454e4ee71SNavdeep Parhar static void
419554e4ee71SNavdeep Parhar write_eqflush_wr(struct sge_eq *eq)
419654e4ee71SNavdeep Parhar {
419754e4ee71SNavdeep Parhar 	struct fw_eq_flush_wr *wr;
419854e4ee71SNavdeep Parhar 
419954e4ee71SNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
420054e4ee71SNavdeep Parhar 	KASSERT(eq->avail > 0, ("%s: no descriptors left.", __func__));
4201733b9277SNavdeep Parhar 	KASSERT(!(eq->flags & EQ_CRFLUSHED), ("%s: flushed already", __func__));
420254e4ee71SNavdeep Parhar 
420354e4ee71SNavdeep Parhar 	wr = (void *)&eq->desc[eq->pidx];
420454e4ee71SNavdeep Parhar 	bzero(wr, sizeof(*wr));
420554e4ee71SNavdeep Parhar 	wr->opcode = FW_EQ_FLUSH_WR;
420654e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(sizeof(*wr) / 16) |
420754e4ee71SNavdeep Parhar 	    F_FW_WR_EQUEQ | F_FW_WR_EQUIQ);
420854e4ee71SNavdeep Parhar 
4209733b9277SNavdeep Parhar 	eq->flags |= (EQ_CRFLUSHED | EQ_STALLED);
421054e4ee71SNavdeep Parhar 	eq->pending++;
421154e4ee71SNavdeep Parhar 	eq->avail--;
421254e4ee71SNavdeep Parhar 	if (++eq->pidx == eq->cap)
421354e4ee71SNavdeep Parhar 		eq->pidx = 0;
421454e4ee71SNavdeep Parhar }
421554e4ee71SNavdeep Parhar 
421654e4ee71SNavdeep Parhar static __be64
421754e4ee71SNavdeep Parhar get_flit(bus_dma_segment_t *sgl, int nsegs, int idx)
421854e4ee71SNavdeep Parhar {
421954e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
422054e4ee71SNavdeep Parhar 
422154e4ee71SNavdeep Parhar 	switch (idx % 3) {
422254e4ee71SNavdeep Parhar 	case 0: {
422354e4ee71SNavdeep Parhar 		__be64 rc;
422454e4ee71SNavdeep Parhar 
422554e4ee71SNavdeep Parhar 		rc = htobe32(sgl[i].ds_len);
422654e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
422754e4ee71SNavdeep Parhar 			rc |= (uint64_t)htobe32(sgl[i + 1].ds_len) << 32;
422854e4ee71SNavdeep Parhar 
422954e4ee71SNavdeep Parhar 		return (rc);
423054e4ee71SNavdeep Parhar 	}
423154e4ee71SNavdeep Parhar 	case 1:
423254e4ee71SNavdeep Parhar 		return htobe64(sgl[i].ds_addr);
423354e4ee71SNavdeep Parhar 	case 2:
423454e4ee71SNavdeep Parhar 		return htobe64(sgl[i + 1].ds_addr);
423554e4ee71SNavdeep Parhar 	}
423654e4ee71SNavdeep Parhar 
423754e4ee71SNavdeep Parhar 	return (0);
423854e4ee71SNavdeep Parhar }
423954e4ee71SNavdeep Parhar 
424054e4ee71SNavdeep Parhar static void
424138035ed6SNavdeep Parhar find_best_refill_source(struct adapter *sc, struct sge_fl *fl, int maxp)
424254e4ee71SNavdeep Parhar {
424338035ed6SNavdeep Parhar 	int8_t zidx, hwidx, idx;
424438035ed6SNavdeep Parhar 	uint16_t region1, region3;
424538035ed6SNavdeep Parhar 	int spare, spare_needed, n;
424638035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
424738035ed6SNavdeep Parhar 	struct hw_buf_info *hwb, *hwb_list = &sc->sge.hw_buf_info[0];
424854e4ee71SNavdeep Parhar 
424938035ed6SNavdeep Parhar 	/*
425038035ed6SNavdeep Parhar 	 * Buffer Packing: Look for PAGE_SIZE or larger zone which has a bufsize
425138035ed6SNavdeep Parhar 	 * large enough for the max payload and cluster metadata.  Otherwise
425238035ed6SNavdeep Parhar 	 * settle for the largest bufsize that leaves enough room in the cluster
425338035ed6SNavdeep Parhar 	 * for metadata.
425438035ed6SNavdeep Parhar 	 *
425538035ed6SNavdeep Parhar 	 * Without buffer packing: Look for the smallest zone which has a
425638035ed6SNavdeep Parhar 	 * bufsize large enough for the max payload.  Settle for the largest
425738035ed6SNavdeep Parhar 	 * bufsize available if there's nothing big enough for max payload.
425838035ed6SNavdeep Parhar 	 */
425938035ed6SNavdeep Parhar 	spare_needed = fl->flags & FL_BUF_PACKING ? CL_METADATA_SIZE : 0;
426038035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[0];
426138035ed6SNavdeep Parhar 	hwidx = -1;
426238035ed6SNavdeep Parhar 	for (zidx = 0; zidx < SW_ZONE_SIZES; zidx++, swz++) {
426338035ed6SNavdeep Parhar 		if (swz->size > largest_rx_cluster) {
426438035ed6SNavdeep Parhar 			if (__predict_true(hwidx != -1))
426538035ed6SNavdeep Parhar 				break;
426638035ed6SNavdeep Parhar 
426738035ed6SNavdeep Parhar 			/*
426838035ed6SNavdeep Parhar 			 * This is a misconfiguration.  largest_rx_cluster is
426938035ed6SNavdeep Parhar 			 * preventing us from finding a refill source.  See
427038035ed6SNavdeep Parhar 			 * dev.t5nex.<n>.buffer_sizes to figure out why.
427138035ed6SNavdeep Parhar 			 */
427238035ed6SNavdeep Parhar 			device_printf(sc->dev, "largest_rx_cluster=%u leaves no"
427338035ed6SNavdeep Parhar 			    " refill source for fl %p (dma %u).  Ignored.\n",
427438035ed6SNavdeep Parhar 			    largest_rx_cluster, fl, maxp);
427538035ed6SNavdeep Parhar 		}
427638035ed6SNavdeep Parhar 		for (idx = swz->head_hwidx; idx != -1; idx = hwb->next) {
427738035ed6SNavdeep Parhar 			hwb = &hwb_list[idx];
427838035ed6SNavdeep Parhar 			spare = swz->size - hwb->size;
427938035ed6SNavdeep Parhar 			if (spare < spare_needed)
428038035ed6SNavdeep Parhar 				continue;
428138035ed6SNavdeep Parhar 
428238035ed6SNavdeep Parhar 			hwidx = idx;		/* best option so far */
428338035ed6SNavdeep Parhar 			if (hwb->size >= maxp) {
428438035ed6SNavdeep Parhar 
428538035ed6SNavdeep Parhar 				if ((fl->flags & FL_BUF_PACKING) == 0)
428638035ed6SNavdeep Parhar 					goto done; /* stop looking (not packing) */
428738035ed6SNavdeep Parhar 
428838035ed6SNavdeep Parhar 				if (swz->size >= safest_rx_cluster)
428938035ed6SNavdeep Parhar 					goto done; /* stop looking (packing) */
429038035ed6SNavdeep Parhar 			}
429138035ed6SNavdeep Parhar 			break;		/* keep looking, next zone */
429238035ed6SNavdeep Parhar 		}
429338035ed6SNavdeep Parhar 	}
429438035ed6SNavdeep Parhar done:
429538035ed6SNavdeep Parhar 	/* A usable hwidx has been located. */
429638035ed6SNavdeep Parhar 	MPASS(hwidx != -1);
429738035ed6SNavdeep Parhar 	hwb = &hwb_list[hwidx];
429838035ed6SNavdeep Parhar 	zidx = hwb->zidx;
429938035ed6SNavdeep Parhar 	swz = &sc->sge.sw_zone_info[zidx];
430038035ed6SNavdeep Parhar 	region1 = 0;
430138035ed6SNavdeep Parhar 	region3 = swz->size - hwb->size;
430238035ed6SNavdeep Parhar 
430338035ed6SNavdeep Parhar 	/*
430438035ed6SNavdeep Parhar 	 * Stay within this zone and see if there is a better match when mbuf
430538035ed6SNavdeep Parhar 	 * inlining is allowed.  Remember that the hwidx's are sorted in
430638035ed6SNavdeep Parhar 	 * decreasing order of size (so in increasing order of spare area).
430738035ed6SNavdeep Parhar 	 */
430838035ed6SNavdeep Parhar 	for (idx = hwidx; idx != -1; idx = hwb->next) {
430938035ed6SNavdeep Parhar 		hwb = &hwb_list[idx];
431038035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
431138035ed6SNavdeep Parhar 
431238035ed6SNavdeep Parhar 		if (allow_mbufs_in_cluster == 0 || hwb->size < maxp)
431338035ed6SNavdeep Parhar 			break;
431438035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
431538035ed6SNavdeep Parhar 			continue;
431638035ed6SNavdeep Parhar 		n = (spare - CL_METADATA_SIZE) / MSIZE;
431738035ed6SNavdeep Parhar 		if (n > howmany(hwb->size, maxp))
431838035ed6SNavdeep Parhar 			break;
431938035ed6SNavdeep Parhar 
432038035ed6SNavdeep Parhar 		hwidx = idx;
43211458bff9SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
432238035ed6SNavdeep Parhar 			region1 = n * MSIZE;
432338035ed6SNavdeep Parhar 			region3 = spare - region1;
432438035ed6SNavdeep Parhar 		} else {
432538035ed6SNavdeep Parhar 			region1 = MSIZE;
432638035ed6SNavdeep Parhar 			region3 = spare - region1;
432738035ed6SNavdeep Parhar 			break;
432838035ed6SNavdeep Parhar 		}
432938035ed6SNavdeep Parhar 	}
433038035ed6SNavdeep Parhar 
433138035ed6SNavdeep Parhar 	KASSERT(zidx >= 0 && zidx < SW_ZONE_SIZES,
433238035ed6SNavdeep Parhar 	    ("%s: bad zone %d for fl %p, maxp %d", __func__, zidx, fl, maxp));
433338035ed6SNavdeep Parhar 	KASSERT(hwidx >= 0 && hwidx <= SGE_FLBUF_SIZES,
433438035ed6SNavdeep Parhar 	    ("%s: bad hwidx %d for fl %p, maxp %d", __func__, hwidx, fl, maxp));
433538035ed6SNavdeep Parhar 	KASSERT(region1 + sc->sge.hw_buf_info[hwidx].size + region3 ==
433638035ed6SNavdeep Parhar 	    sc->sge.sw_zone_info[zidx].size,
433738035ed6SNavdeep Parhar 	    ("%s: bad buffer layout for fl %p, maxp %d. "
433838035ed6SNavdeep Parhar 		"cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
433938035ed6SNavdeep Parhar 		sc->sge.sw_zone_info[zidx].size, region1,
434038035ed6SNavdeep Parhar 		sc->sge.hw_buf_info[hwidx].size, region3));
434138035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING || region1 > 0) {
434238035ed6SNavdeep Parhar 		KASSERT(region3 >= CL_METADATA_SIZE,
434338035ed6SNavdeep Parhar 		    ("%s: no room for metadata.  fl %p, maxp %d; "
434438035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
434538035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
434638035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
434738035ed6SNavdeep Parhar 		KASSERT(region1 % MSIZE == 0,
434838035ed6SNavdeep Parhar 		    ("%s: bad mbuf region for fl %p, maxp %d. "
434938035ed6SNavdeep Parhar 		    "cl %d; r1 %d, payload %d, r3 %d", __func__, fl, maxp,
435038035ed6SNavdeep Parhar 		    sc->sge.sw_zone_info[zidx].size, region1,
435138035ed6SNavdeep Parhar 		    sc->sge.hw_buf_info[hwidx].size, region3));
435238035ed6SNavdeep Parhar 	}
435338035ed6SNavdeep Parhar 
435438035ed6SNavdeep Parhar 	fl->cll_def.zidx = zidx;
435538035ed6SNavdeep Parhar 	fl->cll_def.hwidx = hwidx;
435638035ed6SNavdeep Parhar 	fl->cll_def.region1 = region1;
435738035ed6SNavdeep Parhar 	fl->cll_def.region3 = region3;
435838035ed6SNavdeep Parhar }
435938035ed6SNavdeep Parhar 
436038035ed6SNavdeep Parhar static void
436138035ed6SNavdeep Parhar find_safe_refill_source(struct adapter *sc, struct sge_fl *fl)
436238035ed6SNavdeep Parhar {
436338035ed6SNavdeep Parhar 	struct sge *s = &sc->sge;
436438035ed6SNavdeep Parhar 	struct hw_buf_info *hwb;
436538035ed6SNavdeep Parhar 	struct sw_zone_info *swz;
436638035ed6SNavdeep Parhar 	int spare;
436738035ed6SNavdeep Parhar 	int8_t hwidx;
436838035ed6SNavdeep Parhar 
436938035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING)
437038035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;	/* with room for metadata */
437138035ed6SNavdeep Parhar 	else if (allow_mbufs_in_cluster && s->safe_hwidx2 != -1) {
437238035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx2;
437338035ed6SNavdeep Parhar 		hwb = &s->hw_buf_info[hwidx];
437438035ed6SNavdeep Parhar 		swz = &s->sw_zone_info[hwb->zidx];
437538035ed6SNavdeep Parhar 		spare = swz->size - hwb->size;
437638035ed6SNavdeep Parhar 
437738035ed6SNavdeep Parhar 		/* no good if there isn't room for an mbuf as well */
437838035ed6SNavdeep Parhar 		if (spare < CL_METADATA_SIZE + MSIZE)
437938035ed6SNavdeep Parhar 			hwidx = s->safe_hwidx1;
438038035ed6SNavdeep Parhar 	} else
438138035ed6SNavdeep Parhar 		hwidx = s->safe_hwidx1;
438238035ed6SNavdeep Parhar 
438338035ed6SNavdeep Parhar 	if (hwidx == -1) {
438438035ed6SNavdeep Parhar 		/* No fallback source */
438538035ed6SNavdeep Parhar 		fl->cll_alt.hwidx = -1;
438638035ed6SNavdeep Parhar 		fl->cll_alt.zidx = -1;
438738035ed6SNavdeep Parhar 
43881458bff9SNavdeep Parhar 		return;
438954e4ee71SNavdeep Parhar 	}
439054e4ee71SNavdeep Parhar 
439138035ed6SNavdeep Parhar 	hwb = &s->hw_buf_info[hwidx];
439238035ed6SNavdeep Parhar 	swz = &s->sw_zone_info[hwb->zidx];
439338035ed6SNavdeep Parhar 	spare = swz->size - hwb->size;
439438035ed6SNavdeep Parhar 	fl->cll_alt.hwidx = hwidx;
439538035ed6SNavdeep Parhar 	fl->cll_alt.zidx = hwb->zidx;
439638035ed6SNavdeep Parhar 	if (allow_mbufs_in_cluster)
439738035ed6SNavdeep Parhar 		fl->cll_alt.region1 = ((spare - CL_METADATA_SIZE) / MSIZE) * MSIZE;
43981458bff9SNavdeep Parhar 	else
439938035ed6SNavdeep Parhar 		fl->cll_alt.region1 = 0;
440038035ed6SNavdeep Parhar 	fl->cll_alt.region3 = spare - fl->cll_alt.region1;
440154e4ee71SNavdeep Parhar }
4402ecb79ca4SNavdeep Parhar 
4403733b9277SNavdeep Parhar static void
4404733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
4405ecb79ca4SNavdeep Parhar {
4406733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
4407733b9277SNavdeep Parhar 	FL_LOCK(fl);
4408733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
4409733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
4410733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
4411733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
4412733b9277SNavdeep Parhar 	}
4413733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
4414733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
4415733b9277SNavdeep Parhar }
4416ecb79ca4SNavdeep Parhar 
4417733b9277SNavdeep Parhar static int
4418733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
4419733b9277SNavdeep Parhar     struct mbuf *m)
4420733b9277SNavdeep Parhar {
4421733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
4422733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
4423733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4424733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
4425733b9277SNavdeep Parhar 	struct sge_eq *eq;
4426733b9277SNavdeep Parhar 
4427733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
4428733b9277SNavdeep Parhar 	    rss->opcode));
4429733b9277SNavdeep Parhar 
4430733b9277SNavdeep Parhar 	eq = s->eqmap[qid - s->eq_start];
4431733b9277SNavdeep Parhar 	EQ_LOCK(eq);
4432733b9277SNavdeep Parhar 	KASSERT(eq->flags & EQ_CRFLUSHED,
4433733b9277SNavdeep Parhar 	    ("%s: unsolicited egress update", __func__));
4434733b9277SNavdeep Parhar 	eq->flags &= ~EQ_CRFLUSHED;
4435733b9277SNavdeep Parhar 	eq->egr_update++;
4436733b9277SNavdeep Parhar 
4437733b9277SNavdeep Parhar 	if (__predict_false(eq->flags & EQ_DOOMED))
4438733b9277SNavdeep Parhar 		wakeup_one(eq);
4439733b9277SNavdeep Parhar 	else if (eq->flags & EQ_STALLED && can_resume_tx(eq))
4440733b9277SNavdeep Parhar 		taskqueue_enqueue(sc->tq[eq->tx_chan], &eq->tx_task);
4441733b9277SNavdeep Parhar 	EQ_UNLOCK(eq);
4442ecb79ca4SNavdeep Parhar 
4443ecb79ca4SNavdeep Parhar 	return (0);
4444ecb79ca4SNavdeep Parhar }
4445f7dfe243SNavdeep Parhar 
44460abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
44470abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
44480abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
44490abd31e2SNavdeep Parhar 
4450733b9277SNavdeep Parhar static int
44511b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
445256599263SNavdeep Parhar {
44531b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
445456599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
445556599263SNavdeep Parhar 
4456733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
4457733b9277SNavdeep Parhar 	    rss->opcode));
4458733b9277SNavdeep Parhar 
44590abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
44600abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
44610abd31e2SNavdeep Parhar 
44620abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
44630abd31e2SNavdeep Parhar 		return (sc->cpl_handler[rss2->opcode](iq, rss2, m));
44640abd31e2SNavdeep Parhar 	}
44650abd31e2SNavdeep Parhar 
44661b4cc91fSNavdeep Parhar 	return (sc->fw_msg_handler[cpl->type](sc, &cpl->data[0]));
4467f7dfe243SNavdeep Parhar }
4468af49c942SNavdeep Parhar 
4469af49c942SNavdeep Parhar static int
447056599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
4471af49c942SNavdeep Parhar {
4472af49c942SNavdeep Parhar 	uint16_t *id = arg1;
4473af49c942SNavdeep Parhar 	int i = *id;
4474af49c942SNavdeep Parhar 
4475af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
4476af49c942SNavdeep Parhar }
447738035ed6SNavdeep Parhar 
447838035ed6SNavdeep Parhar static int
447938035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
448038035ed6SNavdeep Parhar {
448138035ed6SNavdeep Parhar 	struct sge *s = arg1;
448238035ed6SNavdeep Parhar 	struct hw_buf_info *hwb = &s->hw_buf_info[0];
448338035ed6SNavdeep Parhar 	struct sw_zone_info *swz = &s->sw_zone_info[0];
448438035ed6SNavdeep Parhar 	int i, rc;
448538035ed6SNavdeep Parhar 	struct sbuf sb;
448638035ed6SNavdeep Parhar 	char c;
448738035ed6SNavdeep Parhar 
448838035ed6SNavdeep Parhar 	sbuf_new(&sb, NULL, 32, SBUF_AUTOEXTEND);
448938035ed6SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++, hwb++) {
449038035ed6SNavdeep Parhar 		if (hwb->zidx >= 0 && swz[hwb->zidx].size <= largest_rx_cluster)
449138035ed6SNavdeep Parhar 			c = '*';
449238035ed6SNavdeep Parhar 		else
449338035ed6SNavdeep Parhar 			c = '\0';
449438035ed6SNavdeep Parhar 
449538035ed6SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", hwb->size, c);
449638035ed6SNavdeep Parhar 	}
449738035ed6SNavdeep Parhar 	sbuf_trim(&sb);
449838035ed6SNavdeep Parhar 	sbuf_finish(&sb);
449938035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
450038035ed6SNavdeep Parhar 	sbuf_delete(&sb);
450138035ed6SNavdeep Parhar 	return (rc);
450238035ed6SNavdeep Parhar }
4503